blob: 36eeb67d6424cf21e5feeb36145101984f90bb59 [file] [log] [blame]
Andrew Trick5429a6b2012-05-17 22:37:09 +00001//===- MachineScheduler.cpp - Machine Instruction Scheduler ---------------===//
Andrew Trick96f678f2012-01-13 06:30:30 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// MachineScheduler schedules machine instructions after phi elimination. It
11// preserves LiveIntervals so it can be invoked before register allocation.
12//
13//===----------------------------------------------------------------------===//
14
15#define DEBUG_TYPE "misched"
16
Andrew Trickc174eaf2012-03-08 01:41:12 +000017#include "llvm/CodeGen/MachineScheduler.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000018#include "llvm/ADT/OwningPtr.h"
19#include "llvm/ADT/PriorityQueue.h"
20#include "llvm/Analysis/AliasAnalysis.h"
21#include "llvm/CodeGen/LiveIntervalAnalysis.h"
Jakub Staszak760fa5d2013-03-10 13:11:23 +000022#include "llvm/CodeGen/MachineDominators.h"
23#include "llvm/CodeGen/MachineLoopInfo.h"
Andrew Trick1f8b48a2013-06-21 18:32:58 +000024#include "llvm/CodeGen/MachineRegisterInfo.h"
Andrew Trick96f678f2012-01-13 06:30:30 +000025#include "llvm/CodeGen/Passes.h"
Andrew Trick15252602012-06-06 20:29:31 +000026#include "llvm/CodeGen/RegisterClassInfo.h"
Andrew Trick53e98a22012-11-28 05:13:24 +000027#include "llvm/CodeGen/ScheduleDFS.h"
Andrew Trick0a39d4e2012-05-24 22:11:09 +000028#include "llvm/CodeGen/ScheduleHazardRecognizer.h"
Andrew Trick96f678f2012-01-13 06:30:30 +000029#include "llvm/Support/CommandLine.h"
30#include "llvm/Support/Debug.h"
31#include "llvm/Support/ErrorHandling.h"
Andrew Trick30849792013-01-25 07:45:29 +000032#include "llvm/Support/GraphWriter.h"
Andrew Trick96f678f2012-01-13 06:30:30 +000033#include "llvm/Support/raw_ostream.h"
Jakub Staszak38084db2013-06-14 00:00:13 +000034#include "llvm/Target/TargetInstrInfo.h"
Andrew Trickc6cf11b2012-01-17 06:55:07 +000035#include <queue>
36
Andrew Trick96f678f2012-01-13 06:30:30 +000037using namespace llvm;
38
Andrew Trick78e5efe2012-09-11 00:39:15 +000039namespace llvm {
40cl::opt<bool> ForceTopDown("misched-topdown", cl::Hidden,
41 cl::desc("Force top-down list scheduling"));
42cl::opt<bool> ForceBottomUp("misched-bottomup", cl::Hidden,
43 cl::desc("Force bottom-up list scheduling"));
44}
Andrew Trick17d35e52012-03-14 04:00:41 +000045
Andrew Trick0df7f882012-03-07 00:18:25 +000046#ifndef NDEBUG
47static cl::opt<bool> ViewMISchedDAGs("view-misched-dags", cl::Hidden,
48 cl::desc("Pop up a window to show MISched dags after they are processed"));
Lang Hames23f1cbb2012-03-19 18:38:38 +000049
50static cl::opt<unsigned> MISchedCutoff("misched-cutoff", cl::Hidden,
51 cl::desc("Stop scheduling after N instructions"), cl::init(~0U));
Andrew Trick0df7f882012-03-07 00:18:25 +000052#else
53static bool ViewMISchedDAGs = false;
54#endif // NDEBUG
55
Andrew Trickea574332013-08-23 17:48:43 +000056static cl::opt<bool> EnableCyclicPath("misched-cyclicpath", cl::Hidden,
57 cl::desc("Enable cyclic critical path analysis."), cl::init(false));
58
Andrew Trick9b5caaa2012-11-12 19:40:10 +000059static cl::opt<bool> EnableLoadCluster("misched-cluster", cl::Hidden,
Andrew Trickad1cc1d2012-11-13 08:47:29 +000060 cl::desc("Enable load clustering."), cl::init(true));
Andrew Trick9b5caaa2012-11-12 19:40:10 +000061
Andrew Trick6996fd02012-11-12 19:52:20 +000062// Experimental heuristics
63static cl::opt<bool> EnableMacroFusion("misched-fusion", cl::Hidden,
Andrew Trickad1cc1d2012-11-13 08:47:29 +000064 cl::desc("Enable scheduling for macro fusion."), cl::init(true));
Andrew Trick6996fd02012-11-12 19:52:20 +000065
Andrew Trickfff2d3a2013-03-08 05:40:34 +000066static cl::opt<bool> VerifyScheduling("verify-misched", cl::Hidden,
67 cl::desc("Verify machine instrs before and after machine scheduling"));
68
Andrew Trick178f7d02013-01-25 04:01:04 +000069// DAG subtrees must have at least this many nodes.
70static const unsigned MinSubtreeSize = 8;
71
Andrew Trick5edf2f02012-01-14 02:17:06 +000072//===----------------------------------------------------------------------===//
73// Machine Instruction Scheduling Pass and Registry
74//===----------------------------------------------------------------------===//
75
Andrew Trick86b7e2a2012-04-24 20:36:19 +000076MachineSchedContext::MachineSchedContext():
77 MF(0), MLI(0), MDT(0), PassConfig(0), AA(0), LIS(0) {
78 RegClassInfo = new RegisterClassInfo();
79}
80
81MachineSchedContext::~MachineSchedContext() {
82 delete RegClassInfo;
83}
84
Andrew Trick96f678f2012-01-13 06:30:30 +000085namespace {
Andrew Trick42b7a712012-01-17 06:55:03 +000086/// MachineScheduler runs after coalescing and before register allocation.
Andrew Trickc174eaf2012-03-08 01:41:12 +000087class MachineScheduler : public MachineSchedContext,
88 public MachineFunctionPass {
Andrew Trick96f678f2012-01-13 06:30:30 +000089public:
Andrew Trick42b7a712012-01-17 06:55:03 +000090 MachineScheduler();
Andrew Trick96f678f2012-01-13 06:30:30 +000091
92 virtual void getAnalysisUsage(AnalysisUsage &AU) const;
93
94 virtual void releaseMemory() {}
95
96 virtual bool runOnMachineFunction(MachineFunction&);
97
98 virtual void print(raw_ostream &O, const Module* = 0) const;
99
100 static char ID; // Class identification, replacement for typeinfo
101};
102} // namespace
103
Andrew Trick42b7a712012-01-17 06:55:03 +0000104char MachineScheduler::ID = 0;
Andrew Trick96f678f2012-01-13 06:30:30 +0000105
Andrew Trick42b7a712012-01-17 06:55:03 +0000106char &llvm::MachineSchedulerID = MachineScheduler::ID;
Andrew Trick96f678f2012-01-13 06:30:30 +0000107
Andrew Trick42b7a712012-01-17 06:55:03 +0000108INITIALIZE_PASS_BEGIN(MachineScheduler, "misched",
Andrew Trick96f678f2012-01-13 06:30:30 +0000109 "Machine Instruction Scheduler", false, false)
110INITIALIZE_AG_DEPENDENCY(AliasAnalysis)
111INITIALIZE_PASS_DEPENDENCY(SlotIndexes)
112INITIALIZE_PASS_DEPENDENCY(LiveIntervals)
Andrew Trick42b7a712012-01-17 06:55:03 +0000113INITIALIZE_PASS_END(MachineScheduler, "misched",
Andrew Trick96f678f2012-01-13 06:30:30 +0000114 "Machine Instruction Scheduler", false, false)
115
Andrew Trick42b7a712012-01-17 06:55:03 +0000116MachineScheduler::MachineScheduler()
Andrew Trickc174eaf2012-03-08 01:41:12 +0000117: MachineFunctionPass(ID) {
Andrew Trick42b7a712012-01-17 06:55:03 +0000118 initializeMachineSchedulerPass(*PassRegistry::getPassRegistry());
Andrew Trick96f678f2012-01-13 06:30:30 +0000119}
120
Andrew Trick42b7a712012-01-17 06:55:03 +0000121void MachineScheduler::getAnalysisUsage(AnalysisUsage &AU) const {
Andrew Trick96f678f2012-01-13 06:30:30 +0000122 AU.setPreservesCFG();
123 AU.addRequiredID(MachineDominatorsID);
124 AU.addRequired<MachineLoopInfo>();
125 AU.addRequired<AliasAnalysis>();
Andrew Trickd04ec0c2012-03-09 00:52:20 +0000126 AU.addRequired<TargetPassConfig>();
Andrew Trick96f678f2012-01-13 06:30:30 +0000127 AU.addRequired<SlotIndexes>();
128 AU.addPreserved<SlotIndexes>();
129 AU.addRequired<LiveIntervals>();
130 AU.addPreserved<LiveIntervals>();
Andrew Trick96f678f2012-01-13 06:30:30 +0000131 MachineFunctionPass::getAnalysisUsage(AU);
132}
133
Andrew Trick96f678f2012-01-13 06:30:30 +0000134MachinePassRegistry MachineSchedRegistry::Registry;
135
Andrew Trickd04ec0c2012-03-09 00:52:20 +0000136/// A dummy default scheduler factory indicates whether the scheduler
137/// is overridden on the command line.
138static ScheduleDAGInstrs *useDefaultMachineSched(MachineSchedContext *C) {
139 return 0;
140}
Andrew Trick96f678f2012-01-13 06:30:30 +0000141
142/// MachineSchedOpt allows command line selection of the scheduler.
143static cl::opt<MachineSchedRegistry::ScheduleDAGCtor, false,
144 RegisterPassParser<MachineSchedRegistry> >
145MachineSchedOpt("misched",
Andrew Trickd04ec0c2012-03-09 00:52:20 +0000146 cl::init(&useDefaultMachineSched), cl::Hidden,
Andrew Trick96f678f2012-01-13 06:30:30 +0000147 cl::desc("Machine instruction scheduler to use"));
148
Andrew Trickd04ec0c2012-03-09 00:52:20 +0000149static MachineSchedRegistry
Andrew Trick17d35e52012-03-14 04:00:41 +0000150DefaultSchedRegistry("default", "Use the target's default scheduler choice.",
Andrew Trickd04ec0c2012-03-09 00:52:20 +0000151 useDefaultMachineSched);
152
Andrew Trick17d35e52012-03-14 04:00:41 +0000153/// Forward declare the standard machine scheduler. This will be used as the
Andrew Trickd04ec0c2012-03-09 00:52:20 +0000154/// default scheduler if the target does not set a default.
Andrew Trick17d35e52012-03-14 04:00:41 +0000155static ScheduleDAGInstrs *createConvergingSched(MachineSchedContext *C);
Andrew Trickd04ec0c2012-03-09 00:52:20 +0000156
Andrew Trickeb45ebb2012-04-24 18:04:34 +0000157
158/// Decrement this iterator until reaching the top or a non-debug instr.
159static MachineBasicBlock::iterator
160priorNonDebug(MachineBasicBlock::iterator I, MachineBasicBlock::iterator Beg) {
161 assert(I != Beg && "reached the top of the region, cannot decrement");
162 while (--I != Beg) {
163 if (!I->isDebugValue())
164 break;
165 }
166 return I;
167}
168
169/// If this iterator is a debug value, increment until reaching the End or a
170/// non-debug instruction.
171static MachineBasicBlock::iterator
172nextIfDebug(MachineBasicBlock::iterator I, MachineBasicBlock::iterator End) {
Andrew Trick811d92682012-05-17 18:35:03 +0000173 for(; I != End; ++I) {
Andrew Trickeb45ebb2012-04-24 18:04:34 +0000174 if (!I->isDebugValue())
175 break;
176 }
177 return I;
178}
179
Andrew Trickcb058d52012-03-14 04:00:38 +0000180/// Top-level MachineScheduler pass driver.
181///
182/// Visit blocks in function order. Divide each block into scheduling regions
Andrew Trick17d35e52012-03-14 04:00:41 +0000183/// and visit them bottom-up. Visiting regions bottom-up is not required, but is
184/// consistent with the DAG builder, which traverses the interior of the
185/// scheduling regions bottom-up.
Andrew Trickcb058d52012-03-14 04:00:38 +0000186///
187/// This design avoids exposing scheduling boundaries to the DAG builder,
Andrew Trick17d35e52012-03-14 04:00:41 +0000188/// simplifying the DAG builder's support for "special" target instructions.
189/// At the same time the design allows target schedulers to operate across
Andrew Trickcb058d52012-03-14 04:00:38 +0000190/// scheduling boundaries, for example to bundle the boudary instructions
191/// without reordering them. This creates complexity, because the target
192/// scheduler must update the RegionBegin and RegionEnd positions cached by
193/// ScheduleDAGInstrs whenever adding or removing instructions. A much simpler
194/// design would be to split blocks at scheduling boundaries, but LLVM has a
195/// general bias against block splitting purely for implementation simplicity.
Andrew Trick42b7a712012-01-17 06:55:03 +0000196bool MachineScheduler::runOnMachineFunction(MachineFunction &mf) {
Andrew Trick89c324b2012-05-10 21:06:21 +0000197 DEBUG(dbgs() << "Before MISsched:\n"; mf.print(dbgs()));
198
Andrew Trick96f678f2012-01-13 06:30:30 +0000199 // Initialize the context of the pass.
200 MF = &mf;
201 MLI = &getAnalysis<MachineLoopInfo>();
202 MDT = &getAnalysis<MachineDominatorTree>();
Andrew Trickd04ec0c2012-03-09 00:52:20 +0000203 PassConfig = &getAnalysis<TargetPassConfig>();
Andrew Trickc174eaf2012-03-08 01:41:12 +0000204 AA = &getAnalysis<AliasAnalysis>();
205
Lang Hames907cc8f2012-01-27 22:36:19 +0000206 LIS = &getAnalysis<LiveIntervals>();
Andrew Trickc174eaf2012-03-08 01:41:12 +0000207 const TargetInstrInfo *TII = MF->getTarget().getInstrInfo();
Andrew Trick96f678f2012-01-13 06:30:30 +0000208
Andrew Trickfff2d3a2013-03-08 05:40:34 +0000209 if (VerifyScheduling) {
Andrew Trick5dca6132013-07-25 07:26:26 +0000210 DEBUG(LIS->dump());
Andrew Trickfff2d3a2013-03-08 05:40:34 +0000211 MF->verify(this, "Before machine scheduling.");
212 }
Andrew Trick86b7e2a2012-04-24 20:36:19 +0000213 RegClassInfo->runOnMachineFunction(*MF);
Andrew Trick006e1ab2012-04-24 17:56:43 +0000214
Andrew Trick96f678f2012-01-13 06:30:30 +0000215 // Select the scheduler, or set the default.
Andrew Trickd04ec0c2012-03-09 00:52:20 +0000216 MachineSchedRegistry::ScheduleDAGCtor Ctor = MachineSchedOpt;
217 if (Ctor == useDefaultMachineSched) {
218 // Get the default scheduler set by the target.
219 Ctor = MachineSchedRegistry::getDefault();
220 if (!Ctor) {
Andrew Trick17d35e52012-03-14 04:00:41 +0000221 Ctor = createConvergingSched;
Andrew Trickd04ec0c2012-03-09 00:52:20 +0000222 MachineSchedRegistry::setDefault(Ctor);
223 }
Andrew Trick96f678f2012-01-13 06:30:30 +0000224 }
225 // Instantiate the selected scheduler.
226 OwningPtr<ScheduleDAGInstrs> Scheduler(Ctor(this));
227
228 // Visit all machine basic blocks.
Andrew Trick006e1ab2012-04-24 17:56:43 +0000229 //
230 // TODO: Visit blocks in global postorder or postorder within the bottom-up
231 // loop tree. Then we can optionally compute global RegPressure.
Andrew Trick96f678f2012-01-13 06:30:30 +0000232 for (MachineFunction::iterator MBB = MF->begin(), MBBEnd = MF->end();
233 MBB != MBBEnd; ++MBB) {
234
Andrew Trick1fabd9f2012-03-09 08:02:51 +0000235 Scheduler->startBlock(MBB);
236
Andrew Tricke9ef4ed2012-01-14 02:17:09 +0000237 // Break the block into scheduling regions [I, RegionEnd), and schedule each
Sylvestre Ledruc8e41c52012-07-23 08:51:15 +0000238 // region as soon as it is discovered. RegionEnd points the scheduling
Andrew Trickfe4d6df2012-03-09 22:34:56 +0000239 // boundary at the bottom of the region. The DAG does not include RegionEnd,
240 // but the region does (i.e. the next RegionEnd is above the previous
241 // RegionBegin). If the current block has no terminator then RegionEnd ==
242 // MBB->end() for the bottom region.
243 //
244 // The Scheduler may insert instructions during either schedule() or
245 // exitRegion(), even for empty regions. So the local iterators 'I' and
246 // 'RegionEnd' are invalid across these calls.
Andrew Trick22764532012-11-06 07:10:34 +0000247 unsigned RemainingInstrs = MBB->size();
Andrew Trick7799eb42012-03-09 03:46:39 +0000248 for(MachineBasicBlock::iterator RegionEnd = MBB->end();
Andrew Trickfe4d6df2012-03-09 22:34:56 +0000249 RegionEnd != MBB->begin(); RegionEnd = Scheduler->begin()) {
Andrew Trick006e1ab2012-04-24 17:56:43 +0000250
Andrew Trick1fabd9f2012-03-09 08:02:51 +0000251 // Avoid decrementing RegionEnd for blocks with no terminator.
252 if (RegionEnd != MBB->end()
253 || TII->isSchedulingBoundary(llvm::prior(RegionEnd), MBB, *MF)) {
254 --RegionEnd;
255 // Count the boundary instruction.
Andrew Trick22764532012-11-06 07:10:34 +0000256 --RemainingInstrs;
Andrew Trick1fabd9f2012-03-09 08:02:51 +0000257 }
258
Andrew Tricke9ef4ed2012-01-14 02:17:09 +0000259 // The next region starts above the previous region. Look backward in the
260 // instruction stream until we find the nearest boundary.
Andrew Trickd2763f62013-08-23 17:48:33 +0000261 unsigned NumRegionInstrs = 0;
Andrew Tricke9ef4ed2012-01-14 02:17:09 +0000262 MachineBasicBlock::iterator I = RegionEnd;
Andrew Trickd2763f62013-08-23 17:48:33 +0000263 for(;I != MBB->begin(); --I, --RemainingInstrs, ++NumRegionInstrs) {
Andrew Tricke9ef4ed2012-01-14 02:17:09 +0000264 if (TII->isSchedulingBoundary(llvm::prior(I), MBB, *MF))
265 break;
266 }
Andrew Trick47c14452012-03-07 05:21:52 +0000267 // Notify the scheduler of the region, even if we may skip scheduling
268 // it. Perhaps it still needs to be bundled.
Andrew Trickd2763f62013-08-23 17:48:33 +0000269 Scheduler->enterRegion(MBB, I, RegionEnd, NumRegionInstrs);
Andrew Trick47c14452012-03-07 05:21:52 +0000270
271 // Skip empty scheduling regions (0 or 1 schedulable instructions).
272 if (I == RegionEnd || I == llvm::prior(RegionEnd)) {
Andrew Trick47c14452012-03-07 05:21:52 +0000273 // Close the current region. Bundle the terminator if needed.
Andrew Trickfe4d6df2012-03-09 22:34:56 +0000274 // This invalidates 'RegionEnd' and 'I'.
Andrew Trick47c14452012-03-07 05:21:52 +0000275 Scheduler->exitRegion();
Andrew Trickc6cf11b2012-01-17 06:55:07 +0000276 continue;
Andrew Trick3c58ba82012-01-14 02:17:18 +0000277 }
Andrew Trickbb0a2422012-05-24 22:11:14 +0000278 DEBUG(dbgs() << "********** MI Scheduling **********\n");
Craig Topper96601ca2012-08-22 06:07:19 +0000279 DEBUG(dbgs() << MF->getName()
Andrew Trickc8554232013-01-25 07:45:31 +0000280 << ":BB#" << MBB->getNumber() << " " << MBB->getName()
281 << "\n From: " << *I << " To: ";
Andrew Trick291411c2012-02-08 02:17:21 +0000282 if (RegionEnd != MBB->end()) dbgs() << *RegionEnd;
283 else dbgs() << "End";
Andrew Trickd2763f62013-08-23 17:48:33 +0000284 dbgs() << " RegionInstrs: " << NumRegionInstrs
285 << " Remaining: " << RemainingInstrs << "\n");
Andrew Trickc6cf11b2012-01-17 06:55:07 +0000286
Andrew Trickd24da972012-03-09 03:46:42 +0000287 // Schedule a region: possibly reorder instructions.
Andrew Trickfe4d6df2012-03-09 22:34:56 +0000288 // This invalidates 'RegionEnd' and 'I'.
Andrew Trick953be892012-03-07 23:00:49 +0000289 Scheduler->schedule();
Andrew Trickd24da972012-03-09 03:46:42 +0000290
291 // Close the current region.
Andrew Trick47c14452012-03-07 05:21:52 +0000292 Scheduler->exitRegion();
293
294 // Scheduling has invalidated the current iterator 'I'. Ask the
295 // scheduler for the top of it's scheduled region.
296 RegionEnd = Scheduler->begin();
Andrew Tricke9ef4ed2012-01-14 02:17:09 +0000297 }
Andrew Trick22764532012-11-06 07:10:34 +0000298 assert(RemainingInstrs == 0 && "Instruction count mismatch!");
Andrew Trick953be892012-03-07 23:00:49 +0000299 Scheduler->finishBlock();
Andrew Trick96f678f2012-01-13 06:30:30 +0000300 }
Andrew Trick830da402012-04-01 07:24:23 +0000301 Scheduler->finalizeSchedule();
Andrew Trick5dca6132013-07-25 07:26:26 +0000302 DEBUG(LIS->dump());
Andrew Trickfff2d3a2013-03-08 05:40:34 +0000303 if (VerifyScheduling)
304 MF->verify(this, "After machine scheduling.");
Andrew Trick96f678f2012-01-13 06:30:30 +0000305 return true;
306}
307
Andrew Trick42b7a712012-01-17 06:55:03 +0000308void MachineScheduler::print(raw_ostream &O, const Module* m) const {
Andrew Trick96f678f2012-01-13 06:30:30 +0000309 // unimplemented
310}
311
Manman Renb720be62012-09-11 22:23:19 +0000312#if !defined(NDEBUG) || defined(LLVM_ENABLE_DUMP)
Andrew Trick78e5efe2012-09-11 00:39:15 +0000313void ReadyQueue::dump() {
Andrew Tricke52d5022013-06-17 21:45:05 +0000314 dbgs() << Name << ": ";
Andrew Trick78e5efe2012-09-11 00:39:15 +0000315 for (unsigned i = 0, e = Queue.size(); i < e; ++i)
316 dbgs() << Queue[i]->NodeNum << " ";
317 dbgs() << "\n";
318}
319#endif
Andrew Trick17d35e52012-03-14 04:00:41 +0000320
321//===----------------------------------------------------------------------===//
322// ScheduleDAGMI - Base class for MachineInstr scheduling with LiveIntervals
323// preservation.
324//===----------------------------------------------------------------------===//
325
Andrew Trick178f7d02013-01-25 04:01:04 +0000326ScheduleDAGMI::~ScheduleDAGMI() {
327 delete DFSResult;
328 DeleteContainerPointers(Mutations);
329 delete SchedImpl;
330}
331
Andrew Tricke38afe12013-04-24 15:54:43 +0000332bool ScheduleDAGMI::canAddEdge(SUnit *SuccSU, SUnit *PredSU) {
333 return SuccSU == &ExitSU || !Topo.IsReachable(PredSU, SuccSU);
334}
335
Andrew Trick9b5caaa2012-11-12 19:40:10 +0000336bool ScheduleDAGMI::addEdge(SUnit *SuccSU, const SDep &PredDep) {
Andrew Trick6996fd02012-11-12 19:52:20 +0000337 if (SuccSU != &ExitSU) {
338 // Do not use WillCreateCycle, it assumes SD scheduling.
339 // If Pred is reachable from Succ, then the edge creates a cycle.
340 if (Topo.IsReachable(PredDep.getSUnit(), SuccSU))
341 return false;
342 Topo.AddPred(SuccSU, PredDep.getSUnit());
343 }
Andrew Trick9b5caaa2012-11-12 19:40:10 +0000344 SuccSU->addPred(PredDep, /*Required=*/!PredDep.isArtificial());
345 // Return true regardless of whether a new edge needed to be inserted.
346 return true;
347}
348
Andrew Trickc174eaf2012-03-08 01:41:12 +0000349/// ReleaseSucc - Decrement the NumPredsLeft count of a successor. When
350/// NumPredsLeft reaches zero, release the successor node.
Andrew Trick0a39d4e2012-05-24 22:11:09 +0000351///
352/// FIXME: Adjust SuccSU height based on MinLatency.
Andrew Trick17d35e52012-03-14 04:00:41 +0000353void ScheduleDAGMI::releaseSucc(SUnit *SU, SDep *SuccEdge) {
Andrew Trickc174eaf2012-03-08 01:41:12 +0000354 SUnit *SuccSU = SuccEdge->getSUnit();
355
Andrew Trickae692f22012-11-12 19:28:57 +0000356 if (SuccEdge->isWeak()) {
357 --SuccSU->WeakPredsLeft;
Andrew Trick9b5caaa2012-11-12 19:40:10 +0000358 if (SuccEdge->isCluster())
359 NextClusterSucc = SuccSU;
Andrew Trickae692f22012-11-12 19:28:57 +0000360 return;
361 }
Andrew Trickc174eaf2012-03-08 01:41:12 +0000362#ifndef NDEBUG
363 if (SuccSU->NumPredsLeft == 0) {
364 dbgs() << "*** Scheduling failed! ***\n";
365 SuccSU->dump(this);
366 dbgs() << " has been released too many times!\n";
367 llvm_unreachable(0);
368 }
369#endif
370 --SuccSU->NumPredsLeft;
371 if (SuccSU->NumPredsLeft == 0 && SuccSU != &ExitSU)
Andrew Trick17d35e52012-03-14 04:00:41 +0000372 SchedImpl->releaseTopNode(SuccSU);
Andrew Trickc174eaf2012-03-08 01:41:12 +0000373}
374
375/// releaseSuccessors - Call releaseSucc on each of SU's successors.
Andrew Trick17d35e52012-03-14 04:00:41 +0000376void ScheduleDAGMI::releaseSuccessors(SUnit *SU) {
Andrew Trickc174eaf2012-03-08 01:41:12 +0000377 for (SUnit::succ_iterator I = SU->Succs.begin(), E = SU->Succs.end();
378 I != E; ++I) {
379 releaseSucc(SU, &*I);
380 }
381}
382
Andrew Trick17d35e52012-03-14 04:00:41 +0000383/// ReleasePred - Decrement the NumSuccsLeft count of a predecessor. When
384/// NumSuccsLeft reaches zero, release the predecessor node.
Andrew Trick0a39d4e2012-05-24 22:11:09 +0000385///
386/// FIXME: Adjust PredSU height based on MinLatency.
Andrew Trick17d35e52012-03-14 04:00:41 +0000387void ScheduleDAGMI::releasePred(SUnit *SU, SDep *PredEdge) {
388 SUnit *PredSU = PredEdge->getSUnit();
389
Andrew Trickae692f22012-11-12 19:28:57 +0000390 if (PredEdge->isWeak()) {
391 --PredSU->WeakSuccsLeft;
Andrew Trick9b5caaa2012-11-12 19:40:10 +0000392 if (PredEdge->isCluster())
393 NextClusterPred = PredSU;
Andrew Trickae692f22012-11-12 19:28:57 +0000394 return;
395 }
Andrew Trick17d35e52012-03-14 04:00:41 +0000396#ifndef NDEBUG
397 if (PredSU->NumSuccsLeft == 0) {
398 dbgs() << "*** Scheduling failed! ***\n";
399 PredSU->dump(this);
400 dbgs() << " has been released too many times!\n";
401 llvm_unreachable(0);
402 }
403#endif
404 --PredSU->NumSuccsLeft;
405 if (PredSU->NumSuccsLeft == 0 && PredSU != &EntrySU)
406 SchedImpl->releaseBottomNode(PredSU);
407}
408
409/// releasePredecessors - Call releasePred on each of SU's predecessors.
410void ScheduleDAGMI::releasePredecessors(SUnit *SU) {
411 for (SUnit::pred_iterator I = SU->Preds.begin(), E = SU->Preds.end();
412 I != E; ++I) {
413 releasePred(SU, &*I);
414 }
415}
416
Andrew Trick4392f0f2013-04-13 06:07:40 +0000417/// This is normally called from the main scheduler loop but may also be invoked
418/// by the scheduling strategy to perform additional code motion.
Andrew Trick17d35e52012-03-14 04:00:41 +0000419void ScheduleDAGMI::moveInstruction(MachineInstr *MI,
420 MachineBasicBlock::iterator InsertPos) {
Andrew Trick811d92682012-05-17 18:35:03 +0000421 // Advance RegionBegin if the first instruction moves down.
Andrew Trick1ce062f2012-03-21 04:12:10 +0000422 if (&*RegionBegin == MI)
Andrew Trick811d92682012-05-17 18:35:03 +0000423 ++RegionBegin;
424
425 // Update the instruction stream.
Andrew Trick17d35e52012-03-14 04:00:41 +0000426 BB->splice(InsertPos, BB, MI);
Andrew Trick811d92682012-05-17 18:35:03 +0000427
428 // Update LiveIntervals
Andrew Trick27c28ce2012-10-16 00:22:51 +0000429 LIS->handleMove(MI, /*UpdateFlags=*/true);
Andrew Trick811d92682012-05-17 18:35:03 +0000430
431 // Recede RegionBegin if an instruction moves above the first.
Andrew Trick17d35e52012-03-14 04:00:41 +0000432 if (RegionBegin == InsertPos)
433 RegionBegin = MI;
434}
435
Andrew Trick0b0d8992012-03-21 04:12:07 +0000436bool ScheduleDAGMI::checkSchedLimit() {
437#ifndef NDEBUG
438 if (NumInstrsScheduled == MISchedCutoff && MISchedCutoff != ~0U) {
439 CurrentTop = CurrentBottom;
440 return false;
441 }
442 ++NumInstrsScheduled;
443#endif
444 return true;
445}
446
Andrew Trick006e1ab2012-04-24 17:56:43 +0000447/// enterRegion - Called back from MachineScheduler::runOnMachineFunction after
448/// crossing a scheduling boundary. [begin, end) includes all instructions in
449/// the region, including the boundary itself and single-instruction regions
450/// that don't get scheduled.
451void ScheduleDAGMI::enterRegion(MachineBasicBlock *bb,
452 MachineBasicBlock::iterator begin,
453 MachineBasicBlock::iterator end,
Andrew Trickd2763f62013-08-23 17:48:33 +0000454 unsigned regioninstrs)
Andrew Trick006e1ab2012-04-24 17:56:43 +0000455{
Andrew Trickd2763f62013-08-23 17:48:33 +0000456 ScheduleDAGInstrs::enterRegion(bb, begin, end, regioninstrs);
Andrew Trick7f8ab782012-05-10 21:06:10 +0000457
458 // For convenience remember the end of the liveness region.
459 LiveRegionEnd =
460 (RegionEnd == bb->end()) ? RegionEnd : llvm::next(RegionEnd);
461}
462
463// Setup the register pressure trackers for the top scheduled top and bottom
464// scheduled regions.
465void ScheduleDAGMI::initRegPressure() {
466 TopRPTracker.init(&MF, RegClassInfo, LIS, BB, RegionBegin);
467 BotRPTracker.init(&MF, RegClassInfo, LIS, BB, LiveRegionEnd);
468
469 // Close the RPTracker to finalize live ins.
470 RPTracker.closeRegion();
471
Andrew Trickd71efff2013-07-30 19:59:12 +0000472 DEBUG(RPTracker.dump());
Andrew Trickbb0a2422012-05-24 22:11:14 +0000473
Andrew Trick7f8ab782012-05-10 21:06:10 +0000474 // Initialize the live ins and live outs.
475 TopRPTracker.addLiveRegs(RPTracker.getPressure().LiveInRegs);
476 BotRPTracker.addLiveRegs(RPTracker.getPressure().LiveOutRegs);
477
478 // Close one end of the tracker so we can call
479 // getMaxUpward/DownwardPressureDelta before advancing across any
480 // instructions. This converts currently live regs into live ins/outs.
481 TopRPTracker.closeTop();
482 BotRPTracker.closeBottom();
483
Andrew Trickd71efff2013-07-30 19:59:12 +0000484 BotRPTracker.initLiveThru(RPTracker);
485 if (!BotRPTracker.getLiveThru().empty()) {
486 TopRPTracker.initLiveThru(BotRPTracker.getLiveThru());
487 DEBUG(dbgs() << "Live Thru: ";
488 dumpRegSetPressure(BotRPTracker.getLiveThru(), TRI));
489 };
490
Andrew Trick7f8ab782012-05-10 21:06:10 +0000491 // Account for liveness generated by the region boundary.
492 if (LiveRegionEnd != RegionEnd)
493 BotRPTracker.recede();
494
495 assert(BotRPTracker.getPos() == RegionEnd && "Can't find the region bottom");
Andrew Trick73a0d8e2012-05-17 18:35:10 +0000496
497 // Cache the list of excess pressure sets in this region. This will also track
498 // the max pressure in the scheduled code for these sets.
499 RegionCriticalPSets.clear();
Jakub Staszakb74564a2013-01-25 21:44:27 +0000500 const std::vector<unsigned> &RegionPressure =
501 RPTracker.getPressure().MaxSetPressure;
Andrew Trick73a0d8e2012-05-17 18:35:10 +0000502 for (unsigned i = 0, e = RegionPressure.size(); i < e; ++i) {
Andrew Trick1f8b48a2013-06-21 18:32:58 +0000503 unsigned Limit = RegClassInfo->getRegPressureSetLimit(i);
Andrew Trick3bf23302013-06-21 18:33:01 +0000504 if (RegionPressure[i] > Limit) {
505 DEBUG(dbgs() << TRI->getRegPressureSetName(i)
506 << " Limit " << Limit
507 << " Actual " << RegionPressure[i] << "\n");
Andrew Trick73a0d8e2012-05-17 18:35:10 +0000508 RegionCriticalPSets.push_back(PressureElement(i, 0));
Andrew Trick3bf23302013-06-21 18:33:01 +0000509 }
Andrew Trick73a0d8e2012-05-17 18:35:10 +0000510 }
511 DEBUG(dbgs() << "Excess PSets: ";
512 for (unsigned i = 0, e = RegionCriticalPSets.size(); i != e; ++i)
513 dbgs() << TRI->getRegPressureSetName(
514 RegionCriticalPSets[i].PSetID) << " ";
515 dbgs() << "\n");
516}
517
518// FIXME: When the pressure tracker deals in pressure differences then we won't
519// iterate over all RegionCriticalPSets[i].
520void ScheduleDAGMI::
Jakub Staszakb717a502013-02-16 15:47:26 +0000521updateScheduledPressure(const std::vector<unsigned> &NewMaxPressure) {
Andrew Trick73a0d8e2012-05-17 18:35:10 +0000522 for (unsigned i = 0, e = RegionCriticalPSets.size(); i < e; ++i) {
523 unsigned ID = RegionCriticalPSets[i].PSetID;
524 int &MaxUnits = RegionCriticalPSets[i].UnitIncrease;
525 if ((int)NewMaxPressure[ID] > MaxUnits)
526 MaxUnits = NewMaxPressure[ID];
527 }
Andrew Trick811a3722013-04-24 15:54:36 +0000528 DEBUG(
529 for (unsigned i = 0, e = NewMaxPressure.size(); i < e; ++i) {
Andrew Trick1f8b48a2013-06-21 18:32:58 +0000530 unsigned Limit = RegClassInfo->getRegPressureSetLimit(i);
Andrew Trick811a3722013-04-24 15:54:36 +0000531 if (NewMaxPressure[i] > Limit ) {
532 dbgs() << " " << TRI->getRegPressureSetName(i) << ": "
533 << NewMaxPressure[i] << " > " << Limit << "\n";
534 }
535 });
Andrew Trick006e1ab2012-04-24 17:56:43 +0000536}
537
Andrew Trick17d35e52012-03-14 04:00:41 +0000538/// schedule - Called back from MachineScheduler::runOnMachineFunction
Andrew Trick006e1ab2012-04-24 17:56:43 +0000539/// after setting up the current scheduling region. [RegionBegin, RegionEnd)
540/// only includes instructions that have DAG nodes, not scheduling boundaries.
Andrew Trick78e5efe2012-09-11 00:39:15 +0000541///
542/// This is a skeletal driver, with all the functionality pushed into helpers,
543/// so that it can be easilly extended by experimental schedulers. Generally,
544/// implementing MachineSchedStrategy should be sufficient to implement a new
545/// scheduling algorithm. However, if a scheduler further subclasses
546/// ScheduleDAGMI then it will want to override this virtual method in order to
547/// update any specialized state.
Andrew Trick17d35e52012-03-14 04:00:41 +0000548void ScheduleDAGMI::schedule() {
Andrew Trick78e5efe2012-09-11 00:39:15 +0000549 buildDAGWithRegPressure();
550
Andrew Trick9b5caaa2012-11-12 19:40:10 +0000551 Topo.InitDAGTopologicalSorting();
552
Andrew Trickd039b382012-09-14 17:22:42 +0000553 postprocessDAG();
554
Andrew Trick4e1fb182013-01-25 06:33:57 +0000555 SmallVector<SUnit*, 8> TopRoots, BotRoots;
556 findRootsAndBiasEdges(TopRoots, BotRoots);
557
558 // Initialize the strategy before modifying the DAG.
559 // This may initialize a DFSResult to be used for queue priority.
560 SchedImpl->initialize(this);
561
Andrew Trick78e5efe2012-09-11 00:39:15 +0000562 DEBUG(for (unsigned su = 0, e = SUnits.size(); su != e; ++su)
563 SUnits[su].dumpAll(this));
Andrew Trick4e1fb182013-01-25 06:33:57 +0000564 if (ViewMISchedDAGs) viewGraph();
Andrew Trick78e5efe2012-09-11 00:39:15 +0000565
Andrew Trick4e1fb182013-01-25 06:33:57 +0000566 // Initialize ready queues now that the DAG and priority data are finalized.
567 initQueues(TopRoots, BotRoots);
Andrew Trick78e5efe2012-09-11 00:39:15 +0000568
569 bool IsTopNode = false;
570 while (SUnit *SU = SchedImpl->pickNode(IsTopNode)) {
Andrew Trick30c6ec22012-10-08 18:53:53 +0000571 assert(!SU->isScheduled && "Node already scheduled");
Andrew Trick78e5efe2012-09-11 00:39:15 +0000572 if (!checkSchedLimit())
573 break;
574
575 scheduleMI(SU, IsTopNode);
576
577 updateQueues(SU, IsTopNode);
578 }
579 assert(CurrentTop == CurrentBottom && "Nonempty unscheduled zone.");
580
581 placeDebugValues();
Andrew Trick3b87f622012-11-07 07:05:09 +0000582
583 DEBUG({
Andrew Trickb4221042012-11-28 03:42:47 +0000584 unsigned BBNum = begin()->getParent()->getNumber();
Andrew Trick3b87f622012-11-07 07:05:09 +0000585 dbgs() << "*** Final schedule for BB#" << BBNum << " ***\n";
586 dumpSchedule();
587 dbgs() << '\n';
588 });
Andrew Trick78e5efe2012-09-11 00:39:15 +0000589}
590
591/// Build the DAG and setup three register pressure trackers.
592void ScheduleDAGMI::buildDAGWithRegPressure() {
Andrew Trick7f8ab782012-05-10 21:06:10 +0000593 // Initialize the register pressure tracker used by buildSchedGraph.
Andrew Trickd71efff2013-07-30 19:59:12 +0000594 RPTracker.init(&MF, RegClassInfo, LIS, BB, LiveRegionEnd,
595 /*TrackUntiedDefs=*/true);
Andrew Trick006e1ab2012-04-24 17:56:43 +0000596
Andrew Trick7f8ab782012-05-10 21:06:10 +0000597 // Account for liveness generate by the region boundary.
598 if (LiveRegionEnd != RegionEnd)
599 RPTracker.recede();
600
601 // Build the DAG, and compute current register pressure.
Andrew Trick006e1ab2012-04-24 17:56:43 +0000602 buildSchedGraph(AA, &RPTracker);
Andrew Trickc174eaf2012-03-08 01:41:12 +0000603
Andrew Trick7f8ab782012-05-10 21:06:10 +0000604 // Initialize top/bottom trackers after computing region pressure.
605 initRegPressure();
Andrew Trick78e5efe2012-09-11 00:39:15 +0000606}
Andrew Trick7f8ab782012-05-10 21:06:10 +0000607
Andrew Trickd039b382012-09-14 17:22:42 +0000608/// Apply each ScheduleDAGMutation step in order.
609void ScheduleDAGMI::postprocessDAG() {
610 for (unsigned i = 0, e = Mutations.size(); i < e; ++i) {
611 Mutations[i]->apply(this);
612 }
613}
614
Andrew Trick4e1fb182013-01-25 06:33:57 +0000615void ScheduleDAGMI::computeDFSResult() {
Andrew Trick178f7d02013-01-25 04:01:04 +0000616 if (!DFSResult)
617 DFSResult = new SchedDFSResult(/*BottomU*/true, MinSubtreeSize);
618 DFSResult->clear();
Andrew Trick178f7d02013-01-25 04:01:04 +0000619 ScheduledTrees.clear();
Andrew Trick4e1fb182013-01-25 06:33:57 +0000620 DFSResult->resize(SUnits.size());
621 DFSResult->compute(SUnits);
Andrew Trick178f7d02013-01-25 04:01:04 +0000622 ScheduledTrees.resize(DFSResult->getNumSubtrees());
623}
624
Andrew Trick4e1fb182013-01-25 06:33:57 +0000625void ScheduleDAGMI::findRootsAndBiasEdges(SmallVectorImpl<SUnit*> &TopRoots,
626 SmallVectorImpl<SUnit*> &BotRoots) {
Andrew Trick1e94e982012-10-15 18:02:27 +0000627 for (std::vector<SUnit>::iterator
628 I = SUnits.begin(), E = SUnits.end(); I != E; ++I) {
Andrew Trickae692f22012-11-12 19:28:57 +0000629 SUnit *SU = &(*I);
Andrew Trick4c6a2ba2013-01-29 06:26:35 +0000630 assert(!SU->isBoundaryNode() && "Boundary node should not be in SUnits");
Andrew Trickdb417062013-01-24 02:09:57 +0000631
632 // Order predecessors so DFSResult follows the critical path.
633 SU->biasCriticalPath();
634
Andrew Trick1e94e982012-10-15 18:02:27 +0000635 // A SUnit is ready to top schedule if it has no predecessors.
Andrew Trick4c6a2ba2013-01-29 06:26:35 +0000636 if (!I->NumPredsLeft)
Andrew Trick4e1fb182013-01-25 06:33:57 +0000637 TopRoots.push_back(SU);
Andrew Trick1e94e982012-10-15 18:02:27 +0000638 // A SUnit is ready to bottom schedule if it has no successors.
Andrew Trick4c6a2ba2013-01-29 06:26:35 +0000639 if (!I->NumSuccsLeft)
Andrew Trickae692f22012-11-12 19:28:57 +0000640 BotRoots.push_back(SU);
Andrew Trick1e94e982012-10-15 18:02:27 +0000641 }
Andrew Trick4c6a2ba2013-01-29 06:26:35 +0000642 ExitSU.biasCriticalPath();
Andrew Trick1e94e982012-10-15 18:02:27 +0000643}
644
Andrew Trick78e5efe2012-09-11 00:39:15 +0000645/// Identify DAG roots and setup scheduler queues.
Andrew Trick4e1fb182013-01-25 06:33:57 +0000646void ScheduleDAGMI::initQueues(ArrayRef<SUnit*> TopRoots,
647 ArrayRef<SUnit*> BotRoots) {
Andrew Trick9b5caaa2012-11-12 19:40:10 +0000648 NextClusterSucc = NULL;
649 NextClusterPred = NULL;
Andrew Trick1e94e982012-10-15 18:02:27 +0000650
Andrew Trickae692f22012-11-12 19:28:57 +0000651 // Release all DAG roots for scheduling, not including EntrySU/ExitSU.
Andrew Trick4e1fb182013-01-25 06:33:57 +0000652 //
653 // Nodes with unreleased weak edges can still be roots.
654 // Release top roots in forward order.
655 for (SmallVectorImpl<SUnit*>::const_iterator
656 I = TopRoots.begin(), E = TopRoots.end(); I != E; ++I) {
657 SchedImpl->releaseTopNode(*I);
658 }
659 // Release bottom roots in reverse order so the higher priority nodes appear
660 // first. This is more natural and slightly more efficient.
661 for (SmallVectorImpl<SUnit*>::const_reverse_iterator
662 I = BotRoots.rbegin(), E = BotRoots.rend(); I != E; ++I) {
663 SchedImpl->releaseBottomNode(*I);
664 }
Andrew Trickae692f22012-11-12 19:28:57 +0000665
Andrew Trickc174eaf2012-03-08 01:41:12 +0000666 releaseSuccessors(&EntrySU);
Andrew Trick17d35e52012-03-14 04:00:41 +0000667 releasePredecessors(&ExitSU);
Andrew Trickc174eaf2012-03-08 01:41:12 +0000668
Andrew Trick1e94e982012-10-15 18:02:27 +0000669 SchedImpl->registerRoots();
670
Andrew Trick657b75b2012-12-01 01:22:49 +0000671 // Advance past initial DebugValues.
672 assert(TopRPTracker.getPos() == RegionBegin && "bad initial Top tracker");
Andrew Trickeb45ebb2012-04-24 18:04:34 +0000673 CurrentTop = nextIfDebug(RegionBegin, RegionEnd);
Andrew Trick657b75b2012-12-01 01:22:49 +0000674 TopRPTracker.setPos(CurrentTop);
675
Andrew Trick17d35e52012-03-14 04:00:41 +0000676 CurrentBottom = RegionEnd;
Andrew Trick78e5efe2012-09-11 00:39:15 +0000677}
Andrew Trickc174eaf2012-03-08 01:41:12 +0000678
Andrew Trick78e5efe2012-09-11 00:39:15 +0000679/// Move an instruction and update register pressure.
680void ScheduleDAGMI::scheduleMI(SUnit *SU, bool IsTopNode) {
681 // Move the instruction to its new location in the instruction stream.
682 MachineInstr *MI = SU->getInstr();
Andrew Trickc174eaf2012-03-08 01:41:12 +0000683
Andrew Trick78e5efe2012-09-11 00:39:15 +0000684 if (IsTopNode) {
685 assert(SU->isTopReady() && "node still has unscheduled dependencies");
686 if (&*CurrentTop == MI)
687 CurrentTop = nextIfDebug(++CurrentTop, CurrentBottom);
Andrew Trick17d35e52012-03-14 04:00:41 +0000688 else {
Andrew Trick78e5efe2012-09-11 00:39:15 +0000689 moveInstruction(MI, CurrentTop);
690 TopRPTracker.setPos(MI);
Andrew Trick17d35e52012-03-14 04:00:41 +0000691 }
Andrew Trick000b2502012-04-24 18:04:37 +0000692
Andrew Trick78e5efe2012-09-11 00:39:15 +0000693 // Update top scheduled pressure.
694 TopRPTracker.advance();
695 assert(TopRPTracker.getPos() == CurrentTop && "out of sync");
696 updateScheduledPressure(TopRPTracker.getPressure().MaxSetPressure);
697 }
698 else {
699 assert(SU->isBottomReady() && "node still has unscheduled dependencies");
700 MachineBasicBlock::iterator priorII =
701 priorNonDebug(CurrentBottom, CurrentTop);
702 if (&*priorII == MI)
703 CurrentBottom = priorII;
704 else {
705 if (&*CurrentTop == MI) {
706 CurrentTop = nextIfDebug(++CurrentTop, priorII);
707 TopRPTracker.setPos(CurrentTop);
708 }
709 moveInstruction(MI, CurrentBottom);
710 CurrentBottom = MI;
711 }
712 // Update bottom scheduled pressure.
713 BotRPTracker.recede();
714 assert(BotRPTracker.getPos() == CurrentBottom && "out of sync");
715 updateScheduledPressure(BotRPTracker.getPressure().MaxSetPressure);
716 }
717}
718
719/// Update scheduler queues after scheduling an instruction.
720void ScheduleDAGMI::updateQueues(SUnit *SU, bool IsTopNode) {
721 // Release dependent instructions for scheduling.
722 if (IsTopNode)
723 releaseSuccessors(SU);
724 else
725 releasePredecessors(SU);
726
727 SU->isScheduled = true;
728
Andrew Trick178f7d02013-01-25 04:01:04 +0000729 if (DFSResult) {
730 unsigned SubtreeID = DFSResult->getSubtreeID(SU);
731 if (!ScheduledTrees.test(SubtreeID)) {
732 ScheduledTrees.set(SubtreeID);
733 DFSResult->scheduleTree(SubtreeID);
734 SchedImpl->scheduleTree(SubtreeID);
735 }
736 }
737
Andrew Trick78e5efe2012-09-11 00:39:15 +0000738 // Notify the scheduling strategy after updating the DAG.
739 SchedImpl->schedNode(SU, IsTopNode);
Andrew Trick000b2502012-04-24 18:04:37 +0000740}
741
742/// Reinsert any remaining debug_values, just like the PostRA scheduler.
743void ScheduleDAGMI::placeDebugValues() {
744 // If first instruction was a DBG_VALUE then put it back.
745 if (FirstDbgValue) {
746 BB->splice(RegionBegin, BB, FirstDbgValue);
747 RegionBegin = FirstDbgValue;
748 }
749
750 for (std::vector<std::pair<MachineInstr *, MachineInstr *> >::iterator
751 DI = DbgValues.end(), DE = DbgValues.begin(); DI != DE; --DI) {
752 std::pair<MachineInstr *, MachineInstr *> P = *prior(DI);
753 MachineInstr *DbgValue = P.first;
754 MachineBasicBlock::iterator OrigPrevMI = P.second;
Andrew Trick67bdd422012-12-01 01:22:38 +0000755 if (&*RegionBegin == DbgValue)
756 ++RegionBegin;
Andrew Trick000b2502012-04-24 18:04:37 +0000757 BB->splice(++OrigPrevMI, BB, DbgValue);
758 if (OrigPrevMI == llvm::prior(RegionEnd))
759 RegionEnd = DbgValue;
760 }
761 DbgValues.clear();
762 FirstDbgValue = NULL;
Andrew Trickc174eaf2012-03-08 01:41:12 +0000763}
764
Andrew Trick3b87f622012-11-07 07:05:09 +0000765#if !defined(NDEBUG) || defined(LLVM_ENABLE_DUMP)
766void ScheduleDAGMI::dumpSchedule() const {
767 for (MachineBasicBlock::iterator MI = begin(), ME = end(); MI != ME; ++MI) {
768 if (SUnit *SU = getSUnit(&(*MI)))
769 SU->dump(this);
770 else
771 dbgs() << "Missing SUnit\n";
772 }
773}
774#endif
775
Andrew Trick6996fd02012-11-12 19:52:20 +0000776//===----------------------------------------------------------------------===//
777// LoadClusterMutation - DAG post-processing to cluster loads.
778//===----------------------------------------------------------------------===//
779
Andrew Trick9b5caaa2012-11-12 19:40:10 +0000780namespace {
781/// \brief Post-process the DAG to create cluster edges between neighboring
782/// loads.
783class LoadClusterMutation : public ScheduleDAGMutation {
784 struct LoadInfo {
785 SUnit *SU;
786 unsigned BaseReg;
787 unsigned Offset;
788 LoadInfo(SUnit *su, unsigned reg, unsigned ofs)
789 : SU(su), BaseReg(reg), Offset(ofs) {}
790 };
791 static bool LoadInfoLess(const LoadClusterMutation::LoadInfo &LHS,
792 const LoadClusterMutation::LoadInfo &RHS);
793
794 const TargetInstrInfo *TII;
795 const TargetRegisterInfo *TRI;
796public:
797 LoadClusterMutation(const TargetInstrInfo *tii,
798 const TargetRegisterInfo *tri)
799 : TII(tii), TRI(tri) {}
800
801 virtual void apply(ScheduleDAGMI *DAG);
802protected:
803 void clusterNeighboringLoads(ArrayRef<SUnit*> Loads, ScheduleDAGMI *DAG);
804};
805} // anonymous
806
807bool LoadClusterMutation::LoadInfoLess(
808 const LoadClusterMutation::LoadInfo &LHS,
809 const LoadClusterMutation::LoadInfo &RHS) {
810 if (LHS.BaseReg != RHS.BaseReg)
811 return LHS.BaseReg < RHS.BaseReg;
812 return LHS.Offset < RHS.Offset;
813}
814
815void LoadClusterMutation::clusterNeighboringLoads(ArrayRef<SUnit*> Loads,
816 ScheduleDAGMI *DAG) {
817 SmallVector<LoadClusterMutation::LoadInfo,32> LoadRecords;
818 for (unsigned Idx = 0, End = Loads.size(); Idx != End; ++Idx) {
819 SUnit *SU = Loads[Idx];
820 unsigned BaseReg;
821 unsigned Offset;
822 if (TII->getLdStBaseRegImmOfs(SU->getInstr(), BaseReg, Offset, TRI))
823 LoadRecords.push_back(LoadInfo(SU, BaseReg, Offset));
824 }
825 if (LoadRecords.size() < 2)
826 return;
827 std::sort(LoadRecords.begin(), LoadRecords.end(), LoadInfoLess);
828 unsigned ClusterLength = 1;
829 for (unsigned Idx = 0, End = LoadRecords.size(); Idx < (End - 1); ++Idx) {
830 if (LoadRecords[Idx].BaseReg != LoadRecords[Idx+1].BaseReg) {
831 ClusterLength = 1;
832 continue;
833 }
834
835 SUnit *SUa = LoadRecords[Idx].SU;
836 SUnit *SUb = LoadRecords[Idx+1].SU;
Andrew Tricka7d2d562012-11-12 21:28:10 +0000837 if (TII->shouldClusterLoads(SUa->getInstr(), SUb->getInstr(), ClusterLength)
Andrew Trick9b5caaa2012-11-12 19:40:10 +0000838 && DAG->addEdge(SUb, SDep(SUa, SDep::Cluster))) {
839
840 DEBUG(dbgs() << "Cluster loads SU(" << SUa->NodeNum << ") - SU("
841 << SUb->NodeNum << ")\n");
842 // Copy successor edges from SUa to SUb. Interleaving computation
843 // dependent on SUa can prevent load combining due to register reuse.
844 // Predecessor edges do not need to be copied from SUb to SUa since nearby
845 // loads should have effectively the same inputs.
846 for (SUnit::const_succ_iterator
847 SI = SUa->Succs.begin(), SE = SUa->Succs.end(); SI != SE; ++SI) {
848 if (SI->getSUnit() == SUb)
849 continue;
850 DEBUG(dbgs() << " Copy Succ SU(" << SI->getSUnit()->NodeNum << ")\n");
851 DAG->addEdge(SI->getSUnit(), SDep(SUb, SDep::Artificial));
852 }
853 ++ClusterLength;
854 }
855 else
856 ClusterLength = 1;
857 }
858}
859
860/// \brief Callback from DAG postProcessing to create cluster edges for loads.
861void LoadClusterMutation::apply(ScheduleDAGMI *DAG) {
862 // Map DAG NodeNum to store chain ID.
863 DenseMap<unsigned, unsigned> StoreChainIDs;
864 // Map each store chain to a set of dependent loads.
865 SmallVector<SmallVector<SUnit*,4>, 32> StoreChainDependents;
866 for (unsigned Idx = 0, End = DAG->SUnits.size(); Idx != End; ++Idx) {
867 SUnit *SU = &DAG->SUnits[Idx];
868 if (!SU->getInstr()->mayLoad())
869 continue;
870 unsigned ChainPredID = DAG->SUnits.size();
871 for (SUnit::const_pred_iterator
872 PI = SU->Preds.begin(), PE = SU->Preds.end(); PI != PE; ++PI) {
873 if (PI->isCtrl()) {
874 ChainPredID = PI->getSUnit()->NodeNum;
875 break;
876 }
877 }
878 // Check if this chain-like pred has been seen
879 // before. ChainPredID==MaxNodeID for loads at the top of the schedule.
880 unsigned NumChains = StoreChainDependents.size();
881 std::pair<DenseMap<unsigned, unsigned>::iterator, bool> Result =
882 StoreChainIDs.insert(std::make_pair(ChainPredID, NumChains));
883 if (Result.second)
884 StoreChainDependents.resize(NumChains + 1);
885 StoreChainDependents[Result.first->second].push_back(SU);
886 }
887 // Iterate over the store chains.
888 for (unsigned Idx = 0, End = StoreChainDependents.size(); Idx != End; ++Idx)
889 clusterNeighboringLoads(StoreChainDependents[Idx], DAG);
890}
891
Andrew Trickc174eaf2012-03-08 01:41:12 +0000892//===----------------------------------------------------------------------===//
Andrew Trick6996fd02012-11-12 19:52:20 +0000893// MacroFusion - DAG post-processing to encourage fusion of macro ops.
894//===----------------------------------------------------------------------===//
895
896namespace {
897/// \brief Post-process the DAG to create cluster edges between instructions
898/// that may be fused by the processor into a single operation.
899class MacroFusion : public ScheduleDAGMutation {
900 const TargetInstrInfo *TII;
901public:
902 MacroFusion(const TargetInstrInfo *tii): TII(tii) {}
903
904 virtual void apply(ScheduleDAGMI *DAG);
905};
906} // anonymous
907
908/// \brief Callback from DAG postProcessing to create cluster edges to encourage
909/// fused operations.
910void MacroFusion::apply(ScheduleDAGMI *DAG) {
911 // For now, assume targets can only fuse with the branch.
912 MachineInstr *Branch = DAG->ExitSU.getInstr();
913 if (!Branch)
914 return;
915
916 for (unsigned Idx = DAG->SUnits.size(); Idx > 0;) {
917 SUnit *SU = &DAG->SUnits[--Idx];
918 if (!TII->shouldScheduleAdjacent(SU->getInstr(), Branch))
919 continue;
920
921 // Create a single weak edge from SU to ExitSU. The only effect is to cause
922 // bottom-up scheduling to heavily prioritize the clustered SU. There is no
923 // need to copy predecessor edges from ExitSU to SU, since top-down
924 // scheduling cannot prioritize ExitSU anyway. To defer top-down scheduling
925 // of SU, we could create an artificial edge from the deepest root, but it
926 // hasn't been needed yet.
927 bool Success = DAG->addEdge(&DAG->ExitSU, SDep(SU, SDep::Cluster));
928 (void)Success;
929 assert(Success && "No DAG nodes should be reachable from ExitSU");
930
931 DEBUG(dbgs() << "Macro Fuse SU(" << SU->NodeNum << ")\n");
932 break;
933 }
934}
935
936//===----------------------------------------------------------------------===//
Andrew Tricke38afe12013-04-24 15:54:43 +0000937// CopyConstrain - DAG post-processing to encourage copy elimination.
938//===----------------------------------------------------------------------===//
939
940namespace {
941/// \brief Post-process the DAG to create weak edges from all uses of a copy to
942/// the one use that defines the copy's source vreg, most likely an induction
943/// variable increment.
944class CopyConstrain : public ScheduleDAGMutation {
945 // Transient state.
946 SlotIndex RegionBeginIdx;
Andrew Tricka264a202013-04-24 23:19:56 +0000947 // RegionEndIdx is the slot index of the last non-debug instruction in the
948 // scheduling region. So we may have RegionBeginIdx == RegionEndIdx.
Andrew Tricke38afe12013-04-24 15:54:43 +0000949 SlotIndex RegionEndIdx;
950public:
951 CopyConstrain(const TargetInstrInfo *, const TargetRegisterInfo *) {}
952
953 virtual void apply(ScheduleDAGMI *DAG);
954
955protected:
956 void constrainLocalCopy(SUnit *CopySU, ScheduleDAGMI *DAG);
957};
958} // anonymous
959
960/// constrainLocalCopy handles two possibilities:
961/// 1) Local src:
962/// I0: = dst
963/// I1: src = ...
964/// I2: = dst
965/// I3: dst = src (copy)
966/// (create pred->succ edges I0->I1, I2->I1)
967///
968/// 2) Local copy:
969/// I0: dst = src (copy)
970/// I1: = dst
971/// I2: src = ...
972/// I3: = dst
973/// (create pred->succ edges I1->I2, I3->I2)
974///
975/// Although the MachineScheduler is currently constrained to single blocks,
976/// this algorithm should handle extended blocks. An EBB is a set of
977/// contiguously numbered blocks such that the previous block in the EBB is
978/// always the single predecessor.
979void CopyConstrain::constrainLocalCopy(SUnit *CopySU, ScheduleDAGMI *DAG) {
980 LiveIntervals *LIS = DAG->getLIS();
981 MachineInstr *Copy = CopySU->getInstr();
982
983 // Check for pure vreg copies.
984 unsigned SrcReg = Copy->getOperand(1).getReg();
985 if (!TargetRegisterInfo::isVirtualRegister(SrcReg))
986 return;
987
988 unsigned DstReg = Copy->getOperand(0).getReg();
989 if (!TargetRegisterInfo::isVirtualRegister(DstReg))
990 return;
991
992 // Check if either the dest or source is local. If it's live across a back
993 // edge, it's not local. Note that if both vregs are live across the back
994 // edge, we cannot successfully contrain the copy without cyclic scheduling.
995 unsigned LocalReg = DstReg;
996 unsigned GlobalReg = SrcReg;
997 LiveInterval *LocalLI = &LIS->getInterval(LocalReg);
998 if (!LocalLI->isLocal(RegionBeginIdx, RegionEndIdx)) {
999 LocalReg = SrcReg;
1000 GlobalReg = DstReg;
1001 LocalLI = &LIS->getInterval(LocalReg);
1002 if (!LocalLI->isLocal(RegionBeginIdx, RegionEndIdx))
1003 return;
1004 }
1005 LiveInterval *GlobalLI = &LIS->getInterval(GlobalReg);
1006
1007 // Find the global segment after the start of the local LI.
1008 LiveInterval::iterator GlobalSegment = GlobalLI->find(LocalLI->beginIndex());
1009 // If GlobalLI does not overlap LocalLI->start, then a copy directly feeds a
1010 // local live range. We could create edges from other global uses to the local
1011 // start, but the coalescer should have already eliminated these cases, so
1012 // don't bother dealing with it.
1013 if (GlobalSegment == GlobalLI->end())
1014 return;
1015
1016 // If GlobalSegment is killed at the LocalLI->start, the call to find()
1017 // returned the next global segment. But if GlobalSegment overlaps with
1018 // LocalLI->start, then advance to the next segement. If a hole in GlobalLI
1019 // exists in LocalLI's vicinity, GlobalSegment will be the end of the hole.
1020 if (GlobalSegment->contains(LocalLI->beginIndex()))
1021 ++GlobalSegment;
1022
1023 if (GlobalSegment == GlobalLI->end())
1024 return;
1025
1026 // Check if GlobalLI contains a hole in the vicinity of LocalLI.
1027 if (GlobalSegment != GlobalLI->begin()) {
1028 // Two address defs have no hole.
1029 if (SlotIndex::isSameInstr(llvm::prior(GlobalSegment)->end,
1030 GlobalSegment->start)) {
1031 return;
1032 }
Andrew Trick1e46fcd2013-07-30 19:59:08 +00001033 // If the prior global segment may be defined by the same two-address
1034 // instruction that also defines LocalLI, then can't make a hole here.
1035 if (SlotIndex::isSameInstr(llvm::prior(GlobalSegment)->start,
1036 LocalLI->beginIndex())) {
1037 return;
1038 }
Andrew Tricke38afe12013-04-24 15:54:43 +00001039 // If GlobalLI has a prior segment, it must be live into the EBB. Otherwise
1040 // it would be a disconnected component in the live range.
1041 assert(llvm::prior(GlobalSegment)->start < LocalLI->beginIndex() &&
1042 "Disconnected LRG within the scheduling region.");
1043 }
1044 MachineInstr *GlobalDef = LIS->getInstructionFromIndex(GlobalSegment->start);
1045 if (!GlobalDef)
1046 return;
1047
1048 SUnit *GlobalSU = DAG->getSUnit(GlobalDef);
1049 if (!GlobalSU)
1050 return;
1051
1052 // GlobalDef is the bottom of the GlobalLI hole. Open the hole by
1053 // constraining the uses of the last local def to precede GlobalDef.
1054 SmallVector<SUnit*,8> LocalUses;
1055 const VNInfo *LastLocalVN = LocalLI->getVNInfoBefore(LocalLI->endIndex());
1056 MachineInstr *LastLocalDef = LIS->getInstructionFromIndex(LastLocalVN->def);
1057 SUnit *LastLocalSU = DAG->getSUnit(LastLocalDef);
1058 for (SUnit::const_succ_iterator
1059 I = LastLocalSU->Succs.begin(), E = LastLocalSU->Succs.end();
1060 I != E; ++I) {
1061 if (I->getKind() != SDep::Data || I->getReg() != LocalReg)
1062 continue;
1063 if (I->getSUnit() == GlobalSU)
1064 continue;
1065 if (!DAG->canAddEdge(GlobalSU, I->getSUnit()))
1066 return;
1067 LocalUses.push_back(I->getSUnit());
1068 }
1069 // Open the top of the GlobalLI hole by constraining any earlier global uses
1070 // to precede the start of LocalLI.
1071 SmallVector<SUnit*,8> GlobalUses;
1072 MachineInstr *FirstLocalDef =
1073 LIS->getInstructionFromIndex(LocalLI->beginIndex());
1074 SUnit *FirstLocalSU = DAG->getSUnit(FirstLocalDef);
1075 for (SUnit::const_pred_iterator
1076 I = GlobalSU->Preds.begin(), E = GlobalSU->Preds.end(); I != E; ++I) {
1077 if (I->getKind() != SDep::Anti || I->getReg() != GlobalReg)
1078 continue;
1079 if (I->getSUnit() == FirstLocalSU)
1080 continue;
1081 if (!DAG->canAddEdge(FirstLocalSU, I->getSUnit()))
1082 return;
1083 GlobalUses.push_back(I->getSUnit());
1084 }
1085 DEBUG(dbgs() << "Constraining copy SU(" << CopySU->NodeNum << ")\n");
1086 // Add the weak edges.
1087 for (SmallVectorImpl<SUnit*>::const_iterator
1088 I = LocalUses.begin(), E = LocalUses.end(); I != E; ++I) {
1089 DEBUG(dbgs() << " Local use SU(" << (*I)->NodeNum << ") -> SU("
1090 << GlobalSU->NodeNum << ")\n");
1091 DAG->addEdge(GlobalSU, SDep(*I, SDep::Weak));
1092 }
1093 for (SmallVectorImpl<SUnit*>::const_iterator
1094 I = GlobalUses.begin(), E = GlobalUses.end(); I != E; ++I) {
1095 DEBUG(dbgs() << " Global use SU(" << (*I)->NodeNum << ") -> SU("
1096 << FirstLocalSU->NodeNum << ")\n");
1097 DAG->addEdge(FirstLocalSU, SDep(*I, SDep::Weak));
1098 }
1099}
1100
1101/// \brief Callback from DAG postProcessing to create weak edges to encourage
1102/// copy elimination.
1103void CopyConstrain::apply(ScheduleDAGMI *DAG) {
Andrew Tricka264a202013-04-24 23:19:56 +00001104 MachineBasicBlock::iterator FirstPos = nextIfDebug(DAG->begin(), DAG->end());
1105 if (FirstPos == DAG->end())
1106 return;
1107 RegionBeginIdx = DAG->getLIS()->getInstructionIndex(&*FirstPos);
Andrew Tricke38afe12013-04-24 15:54:43 +00001108 RegionEndIdx = DAG->getLIS()->getInstructionIndex(
1109 &*priorNonDebug(DAG->end(), DAG->begin()));
1110
1111 for (unsigned Idx = 0, End = DAG->SUnits.size(); Idx != End; ++Idx) {
1112 SUnit *SU = &DAG->SUnits[Idx];
1113 if (!SU->getInstr()->isCopy())
1114 continue;
1115
1116 constrainLocalCopy(SU, DAG);
1117 }
1118}
1119
1120//===----------------------------------------------------------------------===//
Andrew Trickfa989e72013-06-15 05:39:19 +00001121// ConvergingScheduler - Implementation of the generic MachineSchedStrategy.
Andrew Trick42b7a712012-01-17 06:55:03 +00001122//===----------------------------------------------------------------------===//
1123
1124namespace {
Andrew Trick17d35e52012-03-14 04:00:41 +00001125/// ConvergingScheduler shrinks the unscheduled zone using heuristics to balance
1126/// the schedule.
1127class ConvergingScheduler : public MachineSchedStrategy {
Andrew Trick3b87f622012-11-07 07:05:09 +00001128public:
1129 /// Represent the type of SchedCandidate found within a single queue.
1130 /// pickNodeBidirectional depends on these listed by decreasing priority.
1131 enum CandReason {
Andrew Tricka626f502013-06-17 21:45:13 +00001132 NoCand, PhysRegCopy, RegExcess, RegCritical, Cluster, Weak, RegMax,
Andrew Trick9b5caaa2012-11-12 19:40:10 +00001133 ResourceReduce, ResourceDemand, BotHeightReduce, BotPathReduce,
Andrew Tricka626f502013-06-17 21:45:13 +00001134 TopDepthReduce, TopPathReduce, NextDefUse, NodeOrder};
Andrew Trick3b87f622012-11-07 07:05:09 +00001135
1136#ifndef NDEBUG
1137 static const char *getReasonStr(ConvergingScheduler::CandReason Reason);
1138#endif
1139
1140 /// Policy for scheduling the next instruction in the candidate's zone.
1141 struct CandPolicy {
1142 bool ReduceLatency;
1143 unsigned ReduceResIdx;
1144 unsigned DemandResIdx;
1145
1146 CandPolicy(): ReduceLatency(false), ReduceResIdx(0), DemandResIdx(0) {}
1147 };
1148
1149 /// Status of an instruction's critical resource consumption.
1150 struct SchedResourceDelta {
1151 // Count critical resources in the scheduled region required by SU.
1152 unsigned CritResources;
1153
1154 // Count critical resources from another region consumed by SU.
1155 unsigned DemandedResources;
1156
1157 SchedResourceDelta(): CritResources(0), DemandedResources(0) {}
1158
1159 bool operator==(const SchedResourceDelta &RHS) const {
1160 return CritResources == RHS.CritResources
1161 && DemandedResources == RHS.DemandedResources;
1162 }
1163 bool operator!=(const SchedResourceDelta &RHS) const {
1164 return !operator==(RHS);
1165 }
1166 };
Andrew Trick7196a8f2012-05-10 21:06:16 +00001167
1168 /// Store the state used by ConvergingScheduler heuristics, required for the
1169 /// lifetime of one invocation of pickNode().
1170 struct SchedCandidate {
Andrew Trick3b87f622012-11-07 07:05:09 +00001171 CandPolicy Policy;
1172
Andrew Trick7196a8f2012-05-10 21:06:16 +00001173 // The best SUnit candidate.
1174 SUnit *SU;
1175
Andrew Trick3b87f622012-11-07 07:05:09 +00001176 // The reason for this candidate.
1177 CandReason Reason;
1178
Andrew Tricke52d5022013-06-17 21:45:05 +00001179 // Set of reasons that apply to multiple candidates.
1180 uint32_t RepeatReasonSet;
1181
Andrew Trick7196a8f2012-05-10 21:06:16 +00001182 // Register pressure values for the best candidate.
1183 RegPressureDelta RPDelta;
1184
Andrew Trick3b87f622012-11-07 07:05:09 +00001185 // Critical resource consumption of the best candidate.
1186 SchedResourceDelta ResDelta;
1187
1188 SchedCandidate(const CandPolicy &policy)
Andrew Tricke52d5022013-06-17 21:45:05 +00001189 : Policy(policy), SU(NULL), Reason(NoCand), RepeatReasonSet(0) {}
Andrew Trick3b87f622012-11-07 07:05:09 +00001190
1191 bool isValid() const { return SU; }
1192
1193 // Copy the status of another candidate without changing policy.
1194 void setBest(SchedCandidate &Best) {
1195 assert(Best.Reason != NoCand && "uninitialized Sched candidate");
1196 SU = Best.SU;
1197 Reason = Best.Reason;
1198 RPDelta = Best.RPDelta;
1199 ResDelta = Best.ResDelta;
1200 }
1201
Andrew Tricke52d5022013-06-17 21:45:05 +00001202 bool isRepeat(CandReason R) { return RepeatReasonSet & (1 << R); }
1203 void setRepeat(CandReason R) { RepeatReasonSet |= (1 << R); }
1204
Andrew Trick3b87f622012-11-07 07:05:09 +00001205 void initResourceDelta(const ScheduleDAGMI *DAG,
1206 const TargetSchedModel *SchedModel);
Andrew Trick7196a8f2012-05-10 21:06:16 +00001207 };
Andrew Trick3b87f622012-11-07 07:05:09 +00001208
1209 /// Summarize the unscheduled region.
1210 struct SchedRemainder {
1211 // Critical path through the DAG in expected latency.
1212 unsigned CriticalPath;
Andrew Trickea574332013-08-23 17:48:43 +00001213 unsigned CyclicCritPath;
Andrew Trick3b87f622012-11-07 07:05:09 +00001214
Andrew Trickfa989e72013-06-15 05:39:19 +00001215 // Scaled count of micro-ops left to schedule.
1216 unsigned RemIssueCount;
1217
Andrew Trickea574332013-08-23 17:48:43 +00001218 bool IsAcyclicLatencyLimited;
1219
Andrew Trick3b87f622012-11-07 07:05:09 +00001220 // Unscheduled resources
1221 SmallVector<unsigned, 16> RemainingCounts;
Andrew Trick3b87f622012-11-07 07:05:09 +00001222
Andrew Trick3b87f622012-11-07 07:05:09 +00001223 void reset() {
1224 CriticalPath = 0;
Andrew Trickea574332013-08-23 17:48:43 +00001225 CyclicCritPath = 0;
Andrew Trickfa989e72013-06-15 05:39:19 +00001226 RemIssueCount = 0;
Andrew Trickea574332013-08-23 17:48:43 +00001227 IsAcyclicLatencyLimited = false;
Andrew Trick3b87f622012-11-07 07:05:09 +00001228 RemainingCounts.clear();
Andrew Trick3b87f622012-11-07 07:05:09 +00001229 }
1230
1231 SchedRemainder() { reset(); }
1232
1233 void init(ScheduleDAGMI *DAG, const TargetSchedModel *SchedModel);
1234 };
Andrew Trick7196a8f2012-05-10 21:06:16 +00001235
Andrew Trickf3234242012-05-24 22:11:12 +00001236 /// Each Scheduling boundary is associated with ready queues. It tracks the
Andrew Trick3b87f622012-11-07 07:05:09 +00001237 /// current cycle in the direction of movement, and maintains the state
Andrew Trickf3234242012-05-24 22:11:12 +00001238 /// of "hazards" and other interlocks at the current cycle.
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001239 struct SchedBoundary {
Andrew Trick7f8c74c2012-06-29 03:23:22 +00001240 ScheduleDAGMI *DAG;
Andrew Trick412cd2f2012-10-10 05:43:09 +00001241 const TargetSchedModel *SchedModel;
Andrew Trick3b87f622012-11-07 07:05:09 +00001242 SchedRemainder *Rem;
Andrew Trick7f8c74c2012-06-29 03:23:22 +00001243
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001244 ReadyQueue Available;
1245 ReadyQueue Pending;
1246 bool CheckPending;
1247
Andrew Trick3b87f622012-11-07 07:05:09 +00001248 // For heuristics, keep a list of the nodes that immediately depend on the
1249 // most recently scheduled node.
1250 SmallPtrSet<const SUnit*, 8> NextSUs;
1251
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001252 ScheduleHazardRecognizer *HazardRec;
1253
Andrew Trickfa989e72013-06-15 05:39:19 +00001254 /// Number of cycles it takes to issue the instructions scheduled in this
1255 /// zone. It is defined as: scheduled-micro-ops / issue-width + stalls.
1256 /// See getStalls().
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001257 unsigned CurrCycle;
Andrew Trickfa989e72013-06-15 05:39:19 +00001258
1259 /// Micro-ops issued in the current cycle
Andrew Trickbacb2492013-06-15 04:49:49 +00001260 unsigned CurrMOps;
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001261
1262 /// MinReadyCycle - Cycle of the soonest available instruction.
1263 unsigned MinReadyCycle;
1264
Andrew Trick3b87f622012-11-07 07:05:09 +00001265 // The expected latency of the critical path in this scheduled zone.
1266 unsigned ExpectedLatency;
1267
Andrew Trick2c465a32013-06-15 04:49:44 +00001268 // The latency of dependence chains leading into this zone.
Andrew Trickcc47c122013-08-07 17:20:32 +00001269 // For each node scheduled bottom-up: DLat = max DLat, N.Depth.
Andrew Trick2c465a32013-06-15 04:49:44 +00001270 // For each cycle scheduled: DLat -= 1.
1271 unsigned DependentLatency;
1272
Andrew Trickfa989e72013-06-15 05:39:19 +00001273 /// Count the scheduled (issued) micro-ops that can be retired by
1274 /// time=CurrCycle assuming the first scheduled instr is retired at time=0.
1275 unsigned RetiredMOps;
1276
1277 // Count scheduled resources that have been executed. Resources are
1278 // considered executed if they become ready in the time that it takes to
1279 // saturate any resource including the one in question. Counts are scaled
Andrew Trick4e389802013-07-19 00:20:07 +00001280 // for direct comparison with other resources. Counts can be compared with
Andrew Trickfa989e72013-06-15 05:39:19 +00001281 // MOps * getMicroOpFactor and Latency * getLatencyFactor.
1282 SmallVector<unsigned, 16> ExecutedResCounts;
1283
1284 /// Cache the max count for a single resource.
1285 unsigned MaxExecutedResCount;
Andrew Trick3b87f622012-11-07 07:05:09 +00001286
1287 // Cache the critical resources ID in this scheduled zone.
Andrew Trickfa989e72013-06-15 05:39:19 +00001288 unsigned ZoneCritResIdx;
Andrew Trick3b87f622012-11-07 07:05:09 +00001289
1290 // Is the scheduled region resource limited vs. latency limited.
1291 bool IsResourceLimited;
1292
Andrew Trick3b87f622012-11-07 07:05:09 +00001293#ifndef NDEBUG
Andrew Trickb86a0cd2013-06-15 04:49:57 +00001294 // Remember the greatest operand latency as an upper bound on the number of
1295 // times we should retry the pending queue because of a hazard.
1296 unsigned MaxObservedLatency;
Andrew Trick3b87f622012-11-07 07:05:09 +00001297#endif
1298
1299 void reset() {
Andrew Trickecb8c2b2013-02-13 19:22:27 +00001300 // A new HazardRec is created for each DAG and owned by SchedBoundary.
1301 delete HazardRec;
1302
Andrew Trick3b87f622012-11-07 07:05:09 +00001303 Available.clear();
1304 Pending.clear();
1305 CheckPending = false;
1306 NextSUs.clear();
1307 HazardRec = 0;
1308 CurrCycle = 0;
Andrew Trickbacb2492013-06-15 04:49:49 +00001309 CurrMOps = 0;
Andrew Trick3b87f622012-11-07 07:05:09 +00001310 MinReadyCycle = UINT_MAX;
1311 ExpectedLatency = 0;
Andrew Trick2c465a32013-06-15 04:49:44 +00001312 DependentLatency = 0;
Andrew Trickfa989e72013-06-15 05:39:19 +00001313 RetiredMOps = 0;
1314 MaxExecutedResCount = 0;
1315 ZoneCritResIdx = 0;
Andrew Trick3b87f622012-11-07 07:05:09 +00001316 IsResourceLimited = false;
Andrew Trick3b87f622012-11-07 07:05:09 +00001317#ifndef NDEBUG
Andrew Trickb86a0cd2013-06-15 04:49:57 +00001318 MaxObservedLatency = 0;
Andrew Trick3b87f622012-11-07 07:05:09 +00001319#endif
1320 // Reserve a zero-count for invalid CritResIdx.
Andrew Trickfa989e72013-06-15 05:39:19 +00001321 ExecutedResCounts.resize(1);
1322 assert(!ExecutedResCounts[0] && "nonzero count for bad resource");
Andrew Trick3b87f622012-11-07 07:05:09 +00001323 }
Andrew Trickb7e02892012-06-05 21:11:27 +00001324
Andrew Trickf3234242012-05-24 22:11:12 +00001325 /// Pending queues extend the ready queues with the same ID and the
1326 /// PendingFlag set.
1327 SchedBoundary(unsigned ID, const Twine &Name):
Andrew Trick3b87f622012-11-07 07:05:09 +00001328 DAG(0), SchedModel(0), Rem(0), Available(ID, Name+".A"),
Andrew Trickecb8c2b2013-02-13 19:22:27 +00001329 Pending(ID << ConvergingScheduler::LogMaxQID, Name+".P"),
1330 HazardRec(0) {
Andrew Trick3b87f622012-11-07 07:05:09 +00001331 reset();
1332 }
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001333
1334 ~SchedBoundary() { delete HazardRec; }
1335
Andrew Trick3b87f622012-11-07 07:05:09 +00001336 void init(ScheduleDAGMI *dag, const TargetSchedModel *smodel,
1337 SchedRemainder *rem);
Andrew Trick412cd2f2012-10-10 05:43:09 +00001338
Andrew Trickf3234242012-05-24 22:11:12 +00001339 bool isTop() const {
1340 return Available.getID() == ConvergingScheduler::TopQID;
1341 }
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001342
Andrew Trickaaaae512013-06-15 05:46:47 +00001343#ifndef NDEBUG
Andrew Trickfa989e72013-06-15 05:39:19 +00001344 const char *getResourceName(unsigned PIdx) {
1345 if (!PIdx)
1346 return "MOps";
1347 return SchedModel->getProcResource(PIdx)->Name;
Andrew Trick3b87f622012-11-07 07:05:09 +00001348 }
Andrew Trickaaaae512013-06-15 05:46:47 +00001349#endif
Andrew Trick3b87f622012-11-07 07:05:09 +00001350
Andrew Trickfa989e72013-06-15 05:39:19 +00001351 /// Get the number of latency cycles "covered" by the scheduled
1352 /// instructions. This is the larger of the critical path within the zone
1353 /// and the number of cycles required to issue the instructions.
1354 unsigned getScheduledLatency() const {
1355 return std::max(ExpectedLatency, CurrCycle);
1356 }
1357
1358 unsigned getUnscheduledLatency(SUnit *SU) const {
1359 return isTop() ? SU->getHeight() : SU->getDepth();
1360 }
1361
1362 unsigned getResourceCount(unsigned ResIdx) const {
1363 return ExecutedResCounts[ResIdx];
1364 }
1365
1366 /// Get the scaled count of scheduled micro-ops and resources, including
1367 /// executed resources.
Andrew Trick3b87f622012-11-07 07:05:09 +00001368 unsigned getCriticalCount() const {
Andrew Trickfa989e72013-06-15 05:39:19 +00001369 if (!ZoneCritResIdx)
1370 return RetiredMOps * SchedModel->getMicroOpFactor();
1371 return getResourceCount(ZoneCritResIdx);
1372 }
1373
1374 /// Get a scaled count for the minimum execution time of the scheduled
1375 /// micro-ops that are ready to execute by getExecutedCount. Notice the
1376 /// feedback loop.
1377 unsigned getExecutedCount() const {
1378 return std::max(CurrCycle * SchedModel->getLatencyFactor(),
1379 MaxExecutedResCount);
Andrew Trick3b87f622012-11-07 07:05:09 +00001380 }
1381
Andrew Trick5559ffa2012-06-29 03:23:24 +00001382 bool checkHazard(SUnit *SU);
1383
Andrew Trickfa989e72013-06-15 05:39:19 +00001384 unsigned findMaxLatency(ArrayRef<SUnit*> ReadySUs);
1385
1386 unsigned getOtherResourceCount(unsigned &OtherCritIdx);
1387
1388 void setPolicy(CandPolicy &Policy, SchedBoundary &OtherZone);
Andrew Trick3b87f622012-11-07 07:05:09 +00001389
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001390 void releaseNode(SUnit *SU, unsigned ReadyCycle);
1391
Andrew Trickfa989e72013-06-15 05:39:19 +00001392 void bumpCycle(unsigned NextCycle);
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001393
Andrew Trickfa989e72013-06-15 05:39:19 +00001394 void incExecutedResources(unsigned PIdx, unsigned Count);
1395
1396 unsigned countResource(unsigned PIdx, unsigned Cycles, unsigned ReadyCycle);
Andrew Trick3b87f622012-11-07 07:05:09 +00001397
Andrew Trick7f8c74c2012-06-29 03:23:22 +00001398 void bumpNode(SUnit *SU);
Andrew Trickb7e02892012-06-05 21:11:27 +00001399
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001400 void releasePending();
1401
1402 void removeReady(SUnit *SU);
1403
1404 SUnit *pickOnlyChoice();
Andrew Trickfa989e72013-06-15 05:39:19 +00001405
Andrew Trickaaaae512013-06-15 05:46:47 +00001406#ifndef NDEBUG
Andrew Trickfa989e72013-06-15 05:39:19 +00001407 void dumpScheduledState();
Andrew Trickaaaae512013-06-15 05:46:47 +00001408#endif
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001409 };
1410
Andrew Trick3b87f622012-11-07 07:05:09 +00001411private:
Andrew Trick17d35e52012-03-14 04:00:41 +00001412 ScheduleDAGMI *DAG;
Andrew Trick412cd2f2012-10-10 05:43:09 +00001413 const TargetSchedModel *SchedModel;
Andrew Trick7196a8f2012-05-10 21:06:16 +00001414 const TargetRegisterInfo *TRI;
Andrew Trick42b7a712012-01-17 06:55:03 +00001415
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001416 // State of the top and bottom scheduled instruction boundaries.
Andrew Trick3b87f622012-11-07 07:05:09 +00001417 SchedRemainder Rem;
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001418 SchedBoundary Top;
1419 SchedBoundary Bot;
Andrew Trick17d35e52012-03-14 04:00:41 +00001420
1421public:
Andrew Trickf3234242012-05-24 22:11:12 +00001422 /// SUnit::NodeQueueId: 0 (none), 1 (top), 2 (bot), 3 (both)
Andrew Trick7196a8f2012-05-10 21:06:16 +00001423 enum {
1424 TopQID = 1,
Andrew Trickf3234242012-05-24 22:11:12 +00001425 BotQID = 2,
1426 LogMaxQID = 2
Andrew Trick7196a8f2012-05-10 21:06:16 +00001427 };
1428
Andrew Trickf3234242012-05-24 22:11:12 +00001429 ConvergingScheduler():
Andrew Trick412cd2f2012-10-10 05:43:09 +00001430 DAG(0), SchedModel(0), TRI(0), Top(TopQID, "TopQ"), Bot(BotQID, "BotQ") {}
Andrew Trickd38f87e2012-05-10 21:06:12 +00001431
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001432 virtual void initialize(ScheduleDAGMI *dag);
Andrew Trick17d35e52012-03-14 04:00:41 +00001433
Andrew Trick7196a8f2012-05-10 21:06:16 +00001434 virtual SUnit *pickNode(bool &IsTopNode);
Andrew Trick17d35e52012-03-14 04:00:41 +00001435
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001436 virtual void schedNode(SUnit *SU, bool IsTopNode);
1437
1438 virtual void releaseTopNode(SUnit *SU);
1439
1440 virtual void releaseBottomNode(SUnit *SU);
1441
Andrew Trick3b87f622012-11-07 07:05:09 +00001442 virtual void registerRoots();
Andrew Trick73a0d8e2012-05-17 18:35:10 +00001443
Andrew Trick3b87f622012-11-07 07:05:09 +00001444protected:
Andrew Trickea574332013-08-23 17:48:43 +00001445 void checkAcyclicLatency();
1446
Andrew Trick3b87f622012-11-07 07:05:09 +00001447 void tryCandidate(SchedCandidate &Cand,
1448 SchedCandidate &TryCand,
1449 SchedBoundary &Zone,
1450 const RegPressureTracker &RPTracker,
1451 RegPressureTracker &TempTracker);
1452
1453 SUnit *pickNodeBidirectional(bool &IsTopNode);
1454
1455 void pickNodeFromQueue(SchedBoundary &Zone,
1456 const RegPressureTracker &RPTracker,
1457 SchedCandidate &Candidate);
1458
Andrew Trick4392f0f2013-04-13 06:07:40 +00001459 void reschedulePhysRegCopies(SUnit *SU, bool isTop);
1460
Andrew Trick28ebc892012-05-10 21:06:19 +00001461#ifndef NDEBUG
Andrew Trick11189f72013-04-05 00:31:29 +00001462 void traceCandidate(const SchedCandidate &Cand);
Andrew Trick28ebc892012-05-10 21:06:19 +00001463#endif
Andrew Trick42b7a712012-01-17 06:55:03 +00001464};
1465} // namespace
1466
Andrew Trick3b87f622012-11-07 07:05:09 +00001467void ConvergingScheduler::SchedRemainder::
1468init(ScheduleDAGMI *DAG, const TargetSchedModel *SchedModel) {
1469 reset();
1470 if (!SchedModel->hasInstrSchedModel())
1471 return;
1472 RemainingCounts.resize(SchedModel->getNumProcResourceKinds());
1473 for (std::vector<SUnit>::iterator
1474 I = DAG->SUnits.begin(), E = DAG->SUnits.end(); I != E; ++I) {
1475 const MCSchedClassDesc *SC = DAG->getSchedClass(&*I);
Andrew Trickfa989e72013-06-15 05:39:19 +00001476 RemIssueCount += SchedModel->getNumMicroOps(I->getInstr(), SC)
1477 * SchedModel->getMicroOpFactor();
Andrew Trick3b87f622012-11-07 07:05:09 +00001478 for (TargetSchedModel::ProcResIter
1479 PI = SchedModel->getWriteProcResBegin(SC),
1480 PE = SchedModel->getWriteProcResEnd(SC); PI != PE; ++PI) {
1481 unsigned PIdx = PI->ProcResourceIdx;
1482 unsigned Factor = SchedModel->getResourceFactor(PIdx);
1483 RemainingCounts[PIdx] += (Factor * PI->Cycles);
1484 }
1485 }
1486}
1487
1488void ConvergingScheduler::SchedBoundary::
1489init(ScheduleDAGMI *dag, const TargetSchedModel *smodel, SchedRemainder *rem) {
1490 reset();
1491 DAG = dag;
1492 SchedModel = smodel;
1493 Rem = rem;
1494 if (SchedModel->hasInstrSchedModel())
Andrew Trickfa989e72013-06-15 05:39:19 +00001495 ExecutedResCounts.resize(SchedModel->getNumProcResourceKinds());
Andrew Trick3b87f622012-11-07 07:05:09 +00001496}
1497
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001498void ConvergingScheduler::initialize(ScheduleDAGMI *dag) {
1499 DAG = dag;
Andrew Trick412cd2f2012-10-10 05:43:09 +00001500 SchedModel = DAG->getSchedModel();
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001501 TRI = DAG->TRI;
Andrew Trickecb8c2b2013-02-13 19:22:27 +00001502
Andrew Trick3b87f622012-11-07 07:05:09 +00001503 Rem.init(DAG, SchedModel);
1504 Top.init(DAG, SchedModel, &Rem);
1505 Bot.init(DAG, SchedModel, &Rem);
1506
1507 // Initialize resource counts.
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001508
Andrew Trick412cd2f2012-10-10 05:43:09 +00001509 // Initialize the HazardRecognizers. If itineraries don't exist, are empty, or
1510 // are disabled, then these HazardRecs will be disabled.
1511 const InstrItineraryData *Itin = SchedModel->getInstrItineraries();
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001512 const TargetMachine &TM = DAG->MF.getTarget();
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001513 Top.HazardRec = TM.getInstrInfo()->CreateTargetMIHazardRecognizer(Itin, DAG);
1514 Bot.HazardRec = TM.getInstrInfo()->CreateTargetMIHazardRecognizer(Itin, DAG);
1515
1516 assert((!ForceTopDown || !ForceBottomUp) &&
1517 "-misched-topdown incompatible with -misched-bottomup");
1518}
1519
1520void ConvergingScheduler::releaseTopNode(SUnit *SU) {
Andrew Trickb7e02892012-06-05 21:11:27 +00001521 if (SU->isScheduled)
1522 return;
1523
Andrew Trickd4539602012-12-18 20:52:52 +00001524 for (SUnit::pred_iterator I = SU->Preds.begin(), E = SU->Preds.end();
Andrew Trickb7e02892012-06-05 21:11:27 +00001525 I != E; ++I) {
Andrew Trickb86a0cd2013-06-15 04:49:57 +00001526 if (I->isWeak())
1527 continue;
Andrew Trickb7e02892012-06-05 21:11:27 +00001528 unsigned PredReadyCycle = I->getSUnit()->TopReadyCycle;
Andrew Trickb86a0cd2013-06-15 04:49:57 +00001529 unsigned Latency = I->getLatency();
Andrew Trickb7e02892012-06-05 21:11:27 +00001530#ifndef NDEBUG
Andrew Trickb86a0cd2013-06-15 04:49:57 +00001531 Top.MaxObservedLatency = std::max(Latency, Top.MaxObservedLatency);
Andrew Trickb7e02892012-06-05 21:11:27 +00001532#endif
Andrew Trickb86a0cd2013-06-15 04:49:57 +00001533 if (SU->TopReadyCycle < PredReadyCycle + Latency)
1534 SU->TopReadyCycle = PredReadyCycle + Latency;
Andrew Trickb7e02892012-06-05 21:11:27 +00001535 }
1536 Top.releaseNode(SU, SU->TopReadyCycle);
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001537}
1538
1539void ConvergingScheduler::releaseBottomNode(SUnit *SU) {
Andrew Trickb7e02892012-06-05 21:11:27 +00001540 if (SU->isScheduled)
1541 return;
1542
1543 assert(SU->getInstr() && "Scheduled SUnit must have instr");
1544
1545 for (SUnit::succ_iterator I = SU->Succs.begin(), E = SU->Succs.end();
1546 I != E; ++I) {
Andrew Trick9b5caaa2012-11-12 19:40:10 +00001547 if (I->isWeak())
1548 continue;
Andrew Trickb7e02892012-06-05 21:11:27 +00001549 unsigned SuccReadyCycle = I->getSUnit()->BotReadyCycle;
Andrew Trickb86a0cd2013-06-15 04:49:57 +00001550 unsigned Latency = I->getLatency();
Andrew Trickb7e02892012-06-05 21:11:27 +00001551#ifndef NDEBUG
Andrew Trickb86a0cd2013-06-15 04:49:57 +00001552 Bot.MaxObservedLatency = std::max(Latency, Bot.MaxObservedLatency);
Andrew Trickb7e02892012-06-05 21:11:27 +00001553#endif
Andrew Trickb86a0cd2013-06-15 04:49:57 +00001554 if (SU->BotReadyCycle < SuccReadyCycle + Latency)
1555 SU->BotReadyCycle = SuccReadyCycle + Latency;
Andrew Trickb7e02892012-06-05 21:11:27 +00001556 }
1557 Bot.releaseNode(SU, SU->BotReadyCycle);
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001558}
1559
Andrew Trickea574332013-08-23 17:48:43 +00001560void ConvergingScheduler::checkAcyclicLatency() {
1561 if (Rem.CyclicCritPath == 0 || Rem.CyclicCritPath >= Rem.CriticalPath)
1562 return;
1563
1564 unsigned BufferLimit =
1565 SchedModel->getMicroOpBufferSize() * SchedModel->getMicroOpFactor();
1566 unsigned LatencyLag = Rem.CriticalPath - Rem.CyclicCritPath;
1567 Rem.IsAcyclicLatencyLimited =
1568 (LatencyLag * SchedModel->getLatencyFactor()) > BufferLimit;
1569
1570 DEBUG(dbgs() << "BufferLimit " << BufferLimit << "u / "
1571 << Rem.RemIssueCount << "u = "
1572 << (BufferLimit + Rem.RemIssueCount) / Rem.RemIssueCount << " iters. "
1573 << "Latency = " << LatencyLag << "c = "
1574 << LatencyLag * SchedModel->getLatencyFactor() << "u\n";
1575 if (Rem.IsAcyclicLatencyLimited)
1576 dbgs() << " ACYCLIC LATENCY LIMIT\n");
1577}
1578
Andrew Trick3b87f622012-11-07 07:05:09 +00001579void ConvergingScheduler::registerRoots() {
1580 Rem.CriticalPath = DAG->ExitSU.getDepth();
Andrew Trickea574332013-08-23 17:48:43 +00001581
1582 if (EnableCyclicPath) {
1583 Rem.CyclicCritPath = DAG->computeCyclicCriticalPath();
1584 checkAcyclicLatency();
1585 }
Andrew Trick3b87f622012-11-07 07:05:09 +00001586 // Some roots may not feed into ExitSU. Check all of them in case.
1587 for (std::vector<SUnit*>::const_iterator
1588 I = Bot.Available.begin(), E = Bot.Available.end(); I != E; ++I) {
1589 if ((*I)->getDepth() > Rem.CriticalPath)
1590 Rem.CriticalPath = (*I)->getDepth();
1591 }
1592 DEBUG(dbgs() << "Critical Path: " << Rem.CriticalPath << '\n');
1593}
1594
Andrew Trick5559ffa2012-06-29 03:23:24 +00001595/// Does this SU have a hazard within the current instruction group.
1596///
1597/// The scheduler supports two modes of hazard recognition. The first is the
1598/// ScheduleHazardRecognizer API. It is a fully general hazard recognizer that
1599/// supports highly complicated in-order reservation tables
1600/// (ScoreboardHazardRecognizer) and arbitraty target-specific logic.
1601///
1602/// The second is a streamlined mechanism that checks for hazards based on
1603/// simple counters that the scheduler itself maintains. It explicitly checks
1604/// for instruction dispatch limitations, including the number of micro-ops that
1605/// can dispatch per cycle.
1606///
1607/// TODO: Also check whether the SU must start a new group.
1608bool ConvergingScheduler::SchedBoundary::checkHazard(SUnit *SU) {
1609 if (HazardRec->isEnabled())
1610 return HazardRec->getHazardType(SU) != ScheduleHazardRecognizer::NoHazard;
1611
Andrew Trick412cd2f2012-10-10 05:43:09 +00001612 unsigned uops = SchedModel->getNumMicroOps(SU->getInstr());
Andrew Trickbacb2492013-06-15 04:49:49 +00001613 if ((CurrMOps > 0) && (CurrMOps + uops > SchedModel->getIssueWidth())) {
Andrew Trick3b87f622012-11-07 07:05:09 +00001614 DEBUG(dbgs() << " SU(" << SU->NodeNum << ") uops="
1615 << SchedModel->getNumMicroOps(SU->getInstr()) << '\n');
Andrew Trick5559ffa2012-06-29 03:23:24 +00001616 return true;
Andrew Trick3b87f622012-11-07 07:05:09 +00001617 }
Andrew Trick5559ffa2012-06-29 03:23:24 +00001618 return false;
1619}
1620
Andrew Trickfa989e72013-06-15 05:39:19 +00001621// Find the unscheduled node in ReadySUs with the highest latency.
1622unsigned ConvergingScheduler::SchedBoundary::
1623findMaxLatency(ArrayRef<SUnit*> ReadySUs) {
1624 SUnit *LateSU = 0;
1625 unsigned RemLatency = 0;
1626 for (ArrayRef<SUnit*>::iterator I = ReadySUs.begin(), E = ReadySUs.end();
Andrew Trick44fd0bc2012-12-18 20:52:56 +00001627 I != E; ++I) {
1628 unsigned L = getUnscheduledLatency(*I);
Andrew Trick2c465a32013-06-15 04:49:44 +00001629 if (L > RemLatency) {
Andrew Trick44fd0bc2012-12-18 20:52:56 +00001630 RemLatency = L;
Andrew Trickfa989e72013-06-15 05:39:19 +00001631 LateSU = *I;
Andrew Trick2c465a32013-06-15 04:49:44 +00001632 }
Andrew Trick44fd0bc2012-12-18 20:52:56 +00001633 }
Andrew Trickfa989e72013-06-15 05:39:19 +00001634 if (LateSU) {
1635 DEBUG(dbgs() << Available.getName() << " RemLatency SU("
1636 << LateSU->NodeNum << ") " << RemLatency << "c\n");
Andrew Trick44fd0bc2012-12-18 20:52:56 +00001637 }
Andrew Trickfa989e72013-06-15 05:39:19 +00001638 return RemLatency;
1639}
Andrew Trick2c465a32013-06-15 04:49:44 +00001640
Andrew Trickfa989e72013-06-15 05:39:19 +00001641// Count resources in this zone and the remaining unscheduled
1642// instruction. Return the max count, scaled. Set OtherCritIdx to the critical
1643// resource index, or zero if the zone is issue limited.
1644unsigned ConvergingScheduler::SchedBoundary::
1645getOtherResourceCount(unsigned &OtherCritIdx) {
Alexey Samsonov86dc6f92013-07-19 08:55:18 +00001646 OtherCritIdx = 0;
Andrew Trickfa989e72013-06-15 05:39:19 +00001647 if (!SchedModel->hasInstrSchedModel())
1648 return 0;
1649
1650 unsigned OtherCritCount = Rem->RemIssueCount
1651 + (RetiredMOps * SchedModel->getMicroOpFactor());
1652 DEBUG(dbgs() << " " << Available.getName() << " + Remain MOps: "
1653 << OtherCritCount / SchedModel->getMicroOpFactor() << '\n');
Andrew Trickfa989e72013-06-15 05:39:19 +00001654 for (unsigned PIdx = 1, PEnd = SchedModel->getNumProcResourceKinds();
1655 PIdx != PEnd; ++PIdx) {
1656 unsigned OtherCount = getResourceCount(PIdx) + Rem->RemainingCounts[PIdx];
1657 if (OtherCount > OtherCritCount) {
1658 OtherCritCount = OtherCount;
1659 OtherCritIdx = PIdx;
1660 }
Andrew Trick3b87f622012-11-07 07:05:09 +00001661 }
Andrew Trickfa989e72013-06-15 05:39:19 +00001662 if (OtherCritIdx) {
1663 DEBUG(dbgs() << " " << Available.getName() << " + Remain CritRes: "
1664 << OtherCritCount / SchedModel->getResourceFactor(OtherCritIdx)
1665 << " " << getResourceName(OtherCritIdx) << "\n");
1666 }
1667 return OtherCritCount;
1668}
1669
1670/// Set the CandPolicy for this zone given the current resources and latencies
1671/// inside and outside the zone.
1672void ConvergingScheduler::SchedBoundary::setPolicy(CandPolicy &Policy,
1673 SchedBoundary &OtherZone) {
1674 // Now that potential stalls have been considered, apply preemptive heuristics
1675 // based on the the total latency and resources inside and outside this
1676 // zone.
1677
1678 // Compute remaining latency. We need this both to determine whether the
1679 // overall schedule has become latency-limited and whether the instructions
1680 // outside this zone are resource or latency limited.
1681 //
1682 // The "dependent" latency is updated incrementally during scheduling as the
1683 // max height/depth of scheduled nodes minus the cycles since it was
1684 // scheduled:
1685 // DLat = max (N.depth - (CurrCycle - N.ReadyCycle) for N in Zone
1686 //
1687 // The "independent" latency is the max ready queue depth:
1688 // ILat = max N.depth for N in Available|Pending
1689 //
1690 // RemainingLatency is the greater of independent and dependent latency.
1691 unsigned RemLatency = DependentLatency;
1692 RemLatency = std::max(RemLatency, findMaxLatency(Available.elements()));
1693 RemLatency = std::max(RemLatency, findMaxLatency(Pending.elements()));
1694
1695 // Compute the critical resource outside the zone.
1696 unsigned OtherCritIdx;
1697 unsigned OtherCount = OtherZone.getOtherResourceCount(OtherCritIdx);
1698
1699 bool OtherResLimited = false;
1700 if (SchedModel->hasInstrSchedModel()) {
1701 unsigned LFactor = SchedModel->getLatencyFactor();
1702 OtherResLimited = (int)(OtherCount - (RemLatency * LFactor)) > (int)LFactor;
1703 }
1704 if (!OtherResLimited && (RemLatency + CurrCycle > Rem->CriticalPath)) {
1705 Policy.ReduceLatency |= true;
1706 DEBUG(dbgs() << " " << Available.getName() << " RemainingLatency "
1707 << RemLatency << " + " << CurrCycle << "c > CritPath "
1708 << Rem->CriticalPath << "\n");
1709 }
1710 // If the same resource is limiting inside and outside the zone, do nothing.
Andrew Trick4e389802013-07-19 00:20:07 +00001711 if (ZoneCritResIdx == OtherCritIdx)
Andrew Trickfa989e72013-06-15 05:39:19 +00001712 return;
1713
1714 DEBUG(
1715 if (IsResourceLimited) {
1716 dbgs() << " " << Available.getName() << " ResourceLimited: "
1717 << getResourceName(ZoneCritResIdx) << "\n";
1718 }
1719 if (OtherResLimited)
Andrew Trick3bf23302013-06-21 18:33:01 +00001720 dbgs() << " RemainingLimit: " << getResourceName(OtherCritIdx) << "\n";
Andrew Trickfa989e72013-06-15 05:39:19 +00001721 if (!IsResourceLimited && !OtherResLimited)
1722 dbgs() << " Latency limited both directions.\n");
1723
1724 if (IsResourceLimited && !Policy.ReduceResIdx)
1725 Policy.ReduceResIdx = ZoneCritResIdx;
1726
1727 if (OtherResLimited)
1728 Policy.DemandResIdx = OtherCritIdx;
Andrew Trick3b87f622012-11-07 07:05:09 +00001729}
1730
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001731void ConvergingScheduler::SchedBoundary::releaseNode(SUnit *SU,
1732 unsigned ReadyCycle) {
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001733 if (ReadyCycle < MinReadyCycle)
1734 MinReadyCycle = ReadyCycle;
1735
1736 // Check for interlocks first. For the purpose of other heuristics, an
1737 // instruction that cannot issue appears as if it's not in the ReadyQueue.
Andrew Trickfa989e72013-06-15 05:39:19 +00001738 bool IsBuffered = SchedModel->getMicroOpBufferSize() != 0;
1739 if ((!IsBuffered && ReadyCycle > CurrCycle) || checkHazard(SU))
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001740 Pending.push(SU);
1741 else
1742 Available.push(SU);
Andrew Trick3b87f622012-11-07 07:05:09 +00001743
1744 // Record this node as an immediate dependent of the scheduled node.
1745 NextSUs.insert(SU);
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001746}
1747
1748/// Move the boundary of scheduled code by one cycle.
Andrew Trickfa989e72013-06-15 05:39:19 +00001749void ConvergingScheduler::SchedBoundary::bumpCycle(unsigned NextCycle) {
1750 if (SchedModel->getMicroOpBufferSize() == 0) {
1751 assert(MinReadyCycle < UINT_MAX && "MinReadyCycle uninitialized");
1752 if (MinReadyCycle > NextCycle)
1753 NextCycle = MinReadyCycle;
Andrew Trick3b87f622012-11-07 07:05:09 +00001754 }
Andrew Trickfa989e72013-06-15 05:39:19 +00001755 // Update the current micro-ops, which will issue in the next cycle.
1756 unsigned DecMOps = SchedModel->getIssueWidth() * (NextCycle - CurrCycle);
1757 CurrMOps = (CurrMOps <= DecMOps) ? 0 : CurrMOps - DecMOps;
1758
1759 // Decrement DependentLatency based on the next cycle.
Andrew Trick2c465a32013-06-15 04:49:44 +00001760 if ((NextCycle - CurrCycle) > DependentLatency)
1761 DependentLatency = 0;
1762 else
1763 DependentLatency -= (NextCycle - CurrCycle);
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001764
1765 if (!HazardRec->isEnabled()) {
Andrew Trickb7e02892012-06-05 21:11:27 +00001766 // Bypass HazardRec virtual calls.
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001767 CurrCycle = NextCycle;
1768 }
1769 else {
Andrew Trickb7e02892012-06-05 21:11:27 +00001770 // Bypass getHazardType calls in case of long latency.
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001771 for (; CurrCycle != NextCycle; ++CurrCycle) {
1772 if (isTop())
1773 HazardRec->AdvanceCycle();
1774 else
1775 HazardRec->RecedeCycle();
1776 }
1777 }
1778 CheckPending = true;
Andrew Trickfa989e72013-06-15 05:39:19 +00001779 unsigned LFactor = SchedModel->getLatencyFactor();
1780 IsResourceLimited =
1781 (int)(getCriticalCount() - (getScheduledLatency() * LFactor))
1782 > (int)LFactor;
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001783
Andrew Trickfa989e72013-06-15 05:39:19 +00001784 DEBUG(dbgs() << "Cycle: " << CurrCycle << ' ' << Available.getName() << '\n');
1785}
1786
1787void ConvergingScheduler::SchedBoundary::incExecutedResources(unsigned PIdx,
1788 unsigned Count) {
1789 ExecutedResCounts[PIdx] += Count;
1790 if (ExecutedResCounts[PIdx] > MaxExecutedResCount)
1791 MaxExecutedResCount = ExecutedResCounts[PIdx];
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001792}
1793
Andrew Trick3b87f622012-11-07 07:05:09 +00001794/// Add the given processor resource to this scheduled zone.
Andrew Trickfa989e72013-06-15 05:39:19 +00001795///
1796/// \param Cycles indicates the number of consecutive (non-pipelined) cycles
1797/// during which this resource is consumed.
1798///
1799/// \return the next cycle at which the instruction may execute without
1800/// oversubscribing resources.
1801unsigned ConvergingScheduler::SchedBoundary::
1802countResource(unsigned PIdx, unsigned Cycles, unsigned ReadyCycle) {
Andrew Trick3b87f622012-11-07 07:05:09 +00001803 unsigned Factor = SchedModel->getResourceFactor(PIdx);
Andrew Trick3b87f622012-11-07 07:05:09 +00001804 unsigned Count = Factor * Cycles;
Andrew Trickfa989e72013-06-15 05:39:19 +00001805 DEBUG(dbgs() << " " << getResourceName(PIdx)
1806 << " +" << Cycles << "x" << Factor << "u\n");
1807
1808 // Update Executed resources counts.
1809 incExecutedResources(PIdx, Count);
Andrew Trick3b87f622012-11-07 07:05:09 +00001810 assert(Rem->RemainingCounts[PIdx] >= Count && "resource double counted");
1811 Rem->RemainingCounts[PIdx] -= Count;
1812
Andrew Trick4e389802013-07-19 00:20:07 +00001813 // Check if this resource exceeds the current critical resource. If so, it
1814 // becomes the critical resource.
1815 if (ZoneCritResIdx != PIdx && (getResourceCount(PIdx) > getCriticalCount())) {
Andrew Trickfa989e72013-06-15 05:39:19 +00001816 ZoneCritResIdx = PIdx;
Andrew Trick3b87f622012-11-07 07:05:09 +00001817 DEBUG(dbgs() << " *** Critical resource "
Andrew Trickfa989e72013-06-15 05:39:19 +00001818 << getResourceName(PIdx) << ": "
1819 << getResourceCount(PIdx) / SchedModel->getLatencyFactor() << "c\n");
Andrew Trick3b87f622012-11-07 07:05:09 +00001820 }
Andrew Trickfa989e72013-06-15 05:39:19 +00001821 // TODO: We don't yet model reserved resources. It's not hard though.
1822 return CurrCycle;
Andrew Trick3b87f622012-11-07 07:05:09 +00001823}
1824
Andrew Trickb7e02892012-06-05 21:11:27 +00001825/// Move the boundary of scheduled code by one SUnit.
Andrew Trick7f8c74c2012-06-29 03:23:22 +00001826void ConvergingScheduler::SchedBoundary::bumpNode(SUnit *SU) {
Andrew Trickb7e02892012-06-05 21:11:27 +00001827 // Update the reservation table.
1828 if (HazardRec->isEnabled()) {
1829 if (!isTop() && SU->isCall) {
1830 // Calls are scheduled with their preceding instructions. For bottom-up
1831 // scheduling, clear the pipeline state before emitting.
1832 HazardRec->Reset();
1833 }
1834 HazardRec->EmitInstruction(SU);
1835 }
Andrew Trickfa989e72013-06-15 05:39:19 +00001836 const MCSchedClassDesc *SC = DAG->getSchedClass(SU);
1837 unsigned IncMOps = SchedModel->getNumMicroOps(SU->getInstr());
1838 CurrMOps += IncMOps;
Andrew Trick3b87f622012-11-07 07:05:09 +00001839 // checkHazard prevents scheduling multiple instructions per cycle that exceed
1840 // issue width. However, we commonly reach the maximum. In this case
1841 // opportunistically bump the cycle to avoid uselessly checking everything in
1842 // the readyQ. Furthermore, a single instruction may produce more than one
1843 // cycle's worth of micro-ops.
Andrew Trickfa989e72013-06-15 05:39:19 +00001844 //
1845 // TODO: Also check if this SU must end a dispatch group.
1846 unsigned NextCycle = CurrCycle;
Andrew Trickbacb2492013-06-15 04:49:49 +00001847 if (CurrMOps >= SchedModel->getIssueWidth()) {
Andrew Trickfa989e72013-06-15 05:39:19 +00001848 ++NextCycle;
1849 DEBUG(dbgs() << " *** Max MOps " << CurrMOps
1850 << " at cycle " << CurrCycle << '\n');
Andrew Trickb7e02892012-06-05 21:11:27 +00001851 }
Andrew Trickfa989e72013-06-15 05:39:19 +00001852 unsigned ReadyCycle = (isTop() ? SU->TopReadyCycle : SU->BotReadyCycle);
1853 DEBUG(dbgs() << " Ready @" << ReadyCycle << "c\n");
1854
1855 switch (SchedModel->getMicroOpBufferSize()) {
1856 case 0:
1857 assert(ReadyCycle <= CurrCycle && "Broken PendingQueue");
1858 break;
1859 case 1:
1860 if (ReadyCycle > NextCycle) {
1861 NextCycle = ReadyCycle;
1862 DEBUG(dbgs() << " *** Stall until: " << ReadyCycle << "\n");
1863 }
1864 break;
1865 default:
1866 // We don't currently model the OOO reorder buffer, so consider all
1867 // scheduled MOps to be "retired".
1868 break;
1869 }
1870 RetiredMOps += IncMOps;
1871
1872 // Update resource counts and critical resource.
1873 if (SchedModel->hasInstrSchedModel()) {
1874 unsigned DecRemIssue = IncMOps * SchedModel->getMicroOpFactor();
1875 assert(Rem->RemIssueCount >= DecRemIssue && "MOps double counted");
1876 Rem->RemIssueCount -= DecRemIssue;
1877 if (ZoneCritResIdx) {
1878 // Scale scheduled micro-ops for comparing with the critical resource.
1879 unsigned ScaledMOps =
1880 RetiredMOps * SchedModel->getMicroOpFactor();
1881
1882 // If scaled micro-ops are now more than the previous critical resource by
1883 // a full cycle, then micro-ops issue becomes critical.
1884 if ((int)(ScaledMOps - getResourceCount(ZoneCritResIdx))
1885 >= (int)SchedModel->getLatencyFactor()) {
1886 ZoneCritResIdx = 0;
1887 DEBUG(dbgs() << " *** Critical resource NumMicroOps: "
1888 << ScaledMOps / SchedModel->getLatencyFactor() << "c\n");
1889 }
1890 }
1891 for (TargetSchedModel::ProcResIter
1892 PI = SchedModel->getWriteProcResBegin(SC),
1893 PE = SchedModel->getWriteProcResEnd(SC); PI != PE; ++PI) {
1894 unsigned RCycle =
1895 countResource(PI->ProcResourceIdx, PI->Cycles, ReadyCycle);
1896 if (RCycle > NextCycle)
1897 NextCycle = RCycle;
1898 }
1899 }
1900 // Update ExpectedLatency and DependentLatency.
1901 unsigned &TopLatency = isTop() ? ExpectedLatency : DependentLatency;
1902 unsigned &BotLatency = isTop() ? DependentLatency : ExpectedLatency;
1903 if (SU->getDepth() > TopLatency) {
1904 TopLatency = SU->getDepth();
1905 DEBUG(dbgs() << " " << Available.getName()
1906 << " TopLatency SU(" << SU->NodeNum << ") " << TopLatency << "c\n");
1907 }
1908 if (SU->getHeight() > BotLatency) {
1909 BotLatency = SU->getHeight();
1910 DEBUG(dbgs() << " " << Available.getName()
1911 << " BotLatency SU(" << SU->NodeNum << ") " << BotLatency << "c\n");
1912 }
1913 // If we stall for any reason, bump the cycle.
1914 if (NextCycle > CurrCycle) {
1915 bumpCycle(NextCycle);
1916 }
1917 else {
1918 // After updating ZoneCritResIdx and ExpectedLatency, check if we're
1919 // resource limited. If a stall occured, bumpCycle does this.
1920 unsigned LFactor = SchedModel->getLatencyFactor();
1921 IsResourceLimited =
1922 (int)(getCriticalCount() - (getScheduledLatency() * LFactor))
1923 > (int)LFactor;
1924 }
1925 DEBUG(dumpScheduledState());
Andrew Trickb7e02892012-06-05 21:11:27 +00001926}
1927
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001928/// Release pending ready nodes in to the available queue. This makes them
1929/// visible to heuristics.
1930void ConvergingScheduler::SchedBoundary::releasePending() {
1931 // If the available queue is empty, it is safe to reset MinReadyCycle.
1932 if (Available.empty())
1933 MinReadyCycle = UINT_MAX;
1934
1935 // Check to see if any of the pending instructions are ready to issue. If
1936 // so, add them to the available queue.
Andrew Trickfa989e72013-06-15 05:39:19 +00001937 bool IsBuffered = SchedModel->getMicroOpBufferSize() != 0;
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001938 for (unsigned i = 0, e = Pending.size(); i != e; ++i) {
1939 SUnit *SU = *(Pending.begin()+i);
Andrew Trickb7e02892012-06-05 21:11:27 +00001940 unsigned ReadyCycle = isTop() ? SU->TopReadyCycle : SU->BotReadyCycle;
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001941
1942 if (ReadyCycle < MinReadyCycle)
1943 MinReadyCycle = ReadyCycle;
1944
Andrew Trickfa989e72013-06-15 05:39:19 +00001945 if (!IsBuffered && ReadyCycle > CurrCycle)
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001946 continue;
1947
Andrew Trick5559ffa2012-06-29 03:23:24 +00001948 if (checkHazard(SU))
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001949 continue;
1950
1951 Available.push(SU);
1952 Pending.remove(Pending.begin()+i);
1953 --i; --e;
1954 }
Andrew Trick3b87f622012-11-07 07:05:09 +00001955 DEBUG(if (!Pending.empty()) Pending.dump());
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001956 CheckPending = false;
1957}
1958
1959/// Remove SU from the ready set for this boundary.
1960void ConvergingScheduler::SchedBoundary::removeReady(SUnit *SU) {
1961 if (Available.isInQueue(SU))
1962 Available.remove(Available.find(SU));
1963 else {
1964 assert(Pending.isInQueue(SU) && "bad ready count");
1965 Pending.remove(Pending.find(SU));
1966 }
1967}
1968
1969/// If this queue only has one ready candidate, return it. As a side effect,
Andrew Trick3b87f622012-11-07 07:05:09 +00001970/// defer any nodes that now hit a hazard, and advance the cycle until at least
1971/// one node is ready. If multiple instructions are ready, return NULL.
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001972SUnit *ConvergingScheduler::SchedBoundary::pickOnlyChoice() {
1973 if (CheckPending)
1974 releasePending();
1975
Andrew Trickbacb2492013-06-15 04:49:49 +00001976 if (CurrMOps > 0) {
Andrew Trick3b87f622012-11-07 07:05:09 +00001977 // Defer any ready instrs that now have a hazard.
1978 for (ReadyQueue::iterator I = Available.begin(); I != Available.end();) {
1979 if (checkHazard(*I)) {
1980 Pending.push(*I);
1981 I = Available.remove(I);
1982 continue;
1983 }
1984 ++I;
1985 }
1986 }
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001987 for (unsigned i = 0; Available.empty(); ++i) {
Andrew Trickb86a0cd2013-06-15 04:49:57 +00001988 assert(i <= (HazardRec->getMaxLookAhead() + MaxObservedLatency) &&
Andrew Trickb7e02892012-06-05 21:11:27 +00001989 "permanent hazard"); (void)i;
Andrew Trickfa989e72013-06-15 05:39:19 +00001990 bumpCycle(CurrCycle + 1);
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001991 releasePending();
1992 }
1993 if (Available.size() == 1)
1994 return *Available.begin();
1995 return NULL;
1996}
1997
Andrew Trickaaaae512013-06-15 05:46:47 +00001998#ifndef NDEBUG
Andrew Trickfa989e72013-06-15 05:39:19 +00001999// This is useful information to dump after bumpNode.
2000// Note that the Queue contents are more useful before pickNodeFromQueue.
2001void ConvergingScheduler::SchedBoundary::dumpScheduledState() {
2002 unsigned ResFactor;
2003 unsigned ResCount;
2004 if (ZoneCritResIdx) {
2005 ResFactor = SchedModel->getResourceFactor(ZoneCritResIdx);
2006 ResCount = getResourceCount(ZoneCritResIdx);
Andrew Trick3b87f622012-11-07 07:05:09 +00002007 }
Andrew Trickfa989e72013-06-15 05:39:19 +00002008 else {
2009 ResFactor = SchedModel->getMicroOpFactor();
2010 ResCount = RetiredMOps * SchedModel->getMicroOpFactor();
Andrew Trick3b87f622012-11-07 07:05:09 +00002011 }
Andrew Trickfa989e72013-06-15 05:39:19 +00002012 unsigned LFactor = SchedModel->getLatencyFactor();
2013 dbgs() << Available.getName() << " @" << CurrCycle << "c\n"
2014 << " Retired: " << RetiredMOps;
2015 dbgs() << "\n Executed: " << getExecutedCount() / LFactor << "c";
2016 dbgs() << "\n Critical: " << ResCount / LFactor << "c, "
2017 << ResCount / ResFactor << " " << getResourceName(ZoneCritResIdx)
2018 << "\n ExpectedLatency: " << ExpectedLatency << "c\n"
2019 << (IsResourceLimited ? " - Resource" : " - Latency")
2020 << " limited.\n";
Andrew Trick3b87f622012-11-07 07:05:09 +00002021}
Andrew Trickaaaae512013-06-15 05:46:47 +00002022#endif
Andrew Trick3b87f622012-11-07 07:05:09 +00002023
2024void ConvergingScheduler::SchedCandidate::
2025initResourceDelta(const ScheduleDAGMI *DAG,
2026 const TargetSchedModel *SchedModel) {
2027 if (!Policy.ReduceResIdx && !Policy.DemandResIdx)
2028 return;
2029
2030 const MCSchedClassDesc *SC = DAG->getSchedClass(SU);
2031 for (TargetSchedModel::ProcResIter
2032 PI = SchedModel->getWriteProcResBegin(SC),
2033 PE = SchedModel->getWriteProcResEnd(SC); PI != PE; ++PI) {
2034 if (PI->ProcResourceIdx == Policy.ReduceResIdx)
2035 ResDelta.CritResources += PI->Cycles;
2036 if (PI->ProcResourceIdx == Policy.DemandResIdx)
2037 ResDelta.DemandedResources += PI->Cycles;
2038 }
2039}
2040
Andrew Tricke52d5022013-06-17 21:45:05 +00002041
Andrew Trick3b87f622012-11-07 07:05:09 +00002042/// Return true if this heuristic determines order.
Andrew Trick614dacc2013-04-05 00:31:34 +00002043static bool tryLess(int TryVal, int CandVal,
Andrew Trick3b87f622012-11-07 07:05:09 +00002044 ConvergingScheduler::SchedCandidate &TryCand,
2045 ConvergingScheduler::SchedCandidate &Cand,
2046 ConvergingScheduler::CandReason Reason) {
2047 if (TryVal < CandVal) {
2048 TryCand.Reason = Reason;
2049 return true;
2050 }
2051 if (TryVal > CandVal) {
2052 if (Cand.Reason > Reason)
2053 Cand.Reason = Reason;
2054 return true;
2055 }
Andrew Tricke52d5022013-06-17 21:45:05 +00002056 Cand.setRepeat(Reason);
Andrew Trick3b87f622012-11-07 07:05:09 +00002057 return false;
2058}
Andrew Trick9b5caaa2012-11-12 19:40:10 +00002059
Andrew Trick614dacc2013-04-05 00:31:34 +00002060static bool tryGreater(int TryVal, int CandVal,
Andrew Trick3b87f622012-11-07 07:05:09 +00002061 ConvergingScheduler::SchedCandidate &TryCand,
2062 ConvergingScheduler::SchedCandidate &Cand,
2063 ConvergingScheduler::CandReason Reason) {
2064 if (TryVal > CandVal) {
2065 TryCand.Reason = Reason;
2066 return true;
2067 }
2068 if (TryVal < CandVal) {
2069 if (Cand.Reason > Reason)
2070 Cand.Reason = Reason;
2071 return true;
2072 }
Andrew Tricke52d5022013-06-17 21:45:05 +00002073 Cand.setRepeat(Reason);
Andrew Trick3b87f622012-11-07 07:05:09 +00002074 return false;
2075}
2076
Andrew Trick13372882013-07-25 07:26:35 +00002077static bool tryPressure(const PressureElement &TryP,
2078 const PressureElement &CandP,
2079 ConvergingScheduler::SchedCandidate &TryCand,
2080 ConvergingScheduler::SchedCandidate &Cand,
2081 ConvergingScheduler::CandReason Reason) {
2082 // If both candidates affect the same set, go with the smallest increase.
2083 if (TryP.PSetID == CandP.PSetID) {
2084 return tryLess(TryP.UnitIncrease, CandP.UnitIncrease, TryCand, Cand,
2085 Reason);
2086 }
2087 // If one candidate decreases and the other increases, go with it.
2088 if (tryLess(TryP.UnitIncrease < 0, CandP.UnitIncrease < 0, TryCand, Cand,
2089 Reason)) {
2090 return true;
2091 }
2092 // If TryP has lower Rank, it has a higher priority.
2093 int TryRank = TryP.PSetRank();
2094 int CandRank = CandP.PSetRank();
2095 // If the candidates are decreasing pressure, reverse priority.
2096 if (TryP.UnitIncrease < 0)
2097 std::swap(TryRank, CandRank);
2098 return tryGreater(TryRank, CandRank, TryCand, Cand, Reason);
2099}
2100
Andrew Trick9b5caaa2012-11-12 19:40:10 +00002101static unsigned getWeakLeft(const SUnit *SU, bool isTop) {
2102 return (isTop) ? SU->WeakPredsLeft : SU->WeakSuccsLeft;
2103}
2104
Andrew Trick4392f0f2013-04-13 06:07:40 +00002105/// Minimize physical register live ranges. Regalloc wants them adjacent to
2106/// their physreg def/use.
2107///
2108/// FIXME: This is an unnecessary check on the critical path. Most are root/leaf
2109/// copies which can be prescheduled. The rest (e.g. x86 MUL) could be bundled
2110/// with the operation that produces or consumes the physreg. We'll do this when
2111/// regalloc has support for parallel copies.
2112static int biasPhysRegCopy(const SUnit *SU, bool isTop) {
2113 const MachineInstr *MI = SU->getInstr();
2114 if (!MI->isCopy())
2115 return 0;
2116
2117 unsigned ScheduledOper = isTop ? 1 : 0;
2118 unsigned UnscheduledOper = isTop ? 0 : 1;
2119 // If we have already scheduled the physreg produce/consumer, immediately
2120 // schedule the copy.
2121 if (TargetRegisterInfo::isPhysicalRegister(
2122 MI->getOperand(ScheduledOper).getReg()))
2123 return 1;
2124 // If the physreg is at the boundary, defer it. Otherwise schedule it
2125 // immediately to free the dependent. We can hoist the copy later.
2126 bool AtBoundary = isTop ? !SU->NumSuccsLeft : !SU->NumPredsLeft;
2127 if (TargetRegisterInfo::isPhysicalRegister(
2128 MI->getOperand(UnscheduledOper).getReg()))
2129 return AtBoundary ? -1 : 1;
2130 return 0;
2131}
2132
Andrew Trickea574332013-08-23 17:48:43 +00002133static bool tryLatency(ConvergingScheduler::SchedCandidate &TryCand,
2134 ConvergingScheduler::SchedCandidate &Cand,
2135 ConvergingScheduler::SchedBoundary &Zone) {
2136 if (Zone.isTop()) {
2137 if (Cand.SU->getDepth() > Zone.getScheduledLatency()) {
2138 if (tryLess(TryCand.SU->getDepth(), Cand.SU->getDepth(),
2139 TryCand, Cand, ConvergingScheduler::TopDepthReduce))
2140 return true;
2141 }
2142 if (tryGreater(TryCand.SU->getHeight(), Cand.SU->getHeight(),
2143 TryCand, Cand, ConvergingScheduler::TopPathReduce))
2144 return true;
2145 }
2146 else {
2147 if (Cand.SU->getHeight() > Zone.getScheduledLatency()) {
2148 if (tryLess(TryCand.SU->getHeight(), Cand.SU->getHeight(),
2149 TryCand, Cand, ConvergingScheduler::BotHeightReduce))
2150 return true;
2151 }
2152 if (tryGreater(TryCand.SU->getDepth(), Cand.SU->getDepth(),
2153 TryCand, Cand, ConvergingScheduler::BotPathReduce))
2154 return true;
2155 }
2156 return false;
2157}
2158
Andrew Trick3b87f622012-11-07 07:05:09 +00002159/// Apply a set of heursitics to a new candidate. Heuristics are currently
2160/// hierarchical. This may be more efficient than a graduated cost model because
2161/// we don't need to evaluate all aspects of the model for each node in the
2162/// queue. But it's really done to make the heuristics easier to debug and
2163/// statistically analyze.
2164///
2165/// \param Cand provides the policy and current best candidate.
2166/// \param TryCand refers to the next SUnit candidate, otherwise uninitialized.
2167/// \param Zone describes the scheduled zone that we are extending.
2168/// \param RPTracker describes reg pressure within the scheduled zone.
2169/// \param TempTracker is a scratch pressure tracker to reuse in queries.
2170void ConvergingScheduler::tryCandidate(SchedCandidate &Cand,
2171 SchedCandidate &TryCand,
2172 SchedBoundary &Zone,
2173 const RegPressureTracker &RPTracker,
2174 RegPressureTracker &TempTracker) {
2175
2176 // Always initialize TryCand's RPDelta.
2177 TempTracker.getMaxPressureDelta(TryCand.SU->getInstr(), TryCand.RPDelta,
2178 DAG->getRegionCriticalPSets(),
2179 DAG->getRegPressure().MaxSetPressure);
2180
2181 // Initialize the candidate if needed.
2182 if (!Cand.isValid()) {
2183 TryCand.Reason = NodeOrder;
2184 return;
2185 }
Andrew Trick4392f0f2013-04-13 06:07:40 +00002186
2187 if (tryGreater(biasPhysRegCopy(TryCand.SU, Zone.isTop()),
2188 biasPhysRegCopy(Cand.SU, Zone.isTop()),
2189 TryCand, Cand, PhysRegCopy))
2190 return;
2191
Andrew Trick13372882013-07-25 07:26:35 +00002192 // Avoid exceeding the target's limit. If signed PSetID is negative, it is
2193 // invalid; convert it to INT_MAX to give it lowest priority.
2194 if (tryPressure(TryCand.RPDelta.Excess, Cand.RPDelta.Excess, TryCand, Cand,
2195 RegExcess))
Andrew Trick3b87f622012-11-07 07:05:09 +00002196 return;
Andrew Trick3b87f622012-11-07 07:05:09 +00002197
Andrew Trickea574332013-08-23 17:48:43 +00002198 // For loops that are acyclic path limited, aggressively schedule for latency.
2199 if (Rem.IsAcyclicLatencyLimited && tryLatency(TryCand, Cand, Zone))
2200 return;
2201
Andrew Trick3b87f622012-11-07 07:05:09 +00002202 // Avoid increasing the max critical pressure in the scheduled region.
Andrew Trick13372882013-07-25 07:26:35 +00002203 if (tryPressure(TryCand.RPDelta.CriticalMax, Cand.RPDelta.CriticalMax,
2204 TryCand, Cand, RegCritical))
Andrew Trick3b87f622012-11-07 07:05:09 +00002205 return;
Andrew Trick3b87f622012-11-07 07:05:09 +00002206
Andrew Trick9b5caaa2012-11-12 19:40:10 +00002207 // Keep clustered nodes together to encourage downstream peephole
2208 // optimizations which may reduce resource requirements.
2209 //
2210 // This is a best effort to set things up for a post-RA pass. Optimizations
2211 // like generating loads of multiple registers should ideally be done within
2212 // the scheduler pass by combining the loads during DAG postprocessing.
2213 const SUnit *NextClusterSU =
2214 Zone.isTop() ? DAG->getNextClusterSucc() : DAG->getNextClusterPred();
2215 if (tryGreater(TryCand.SU == NextClusterSU, Cand.SU == NextClusterSU,
2216 TryCand, Cand, Cluster))
2217 return;
Andrew Tricke38afe12013-04-24 15:54:43 +00002218
2219 // Weak edges are for clustering and other constraints.
Andrew Trick9b5caaa2012-11-12 19:40:10 +00002220 if (tryLess(getWeakLeft(TryCand.SU, Zone.isTop()),
2221 getWeakLeft(Cand.SU, Zone.isTop()),
Andrew Tricke38afe12013-04-24 15:54:43 +00002222 TryCand, Cand, Weak)) {
Andrew Trick9b5caaa2012-11-12 19:40:10 +00002223 return;
2224 }
Andrew Tricka626f502013-06-17 21:45:13 +00002225 // Avoid increasing the max pressure of the entire region.
Andrew Trick13372882013-07-25 07:26:35 +00002226 if (tryPressure(TryCand.RPDelta.CurrentMax, Cand.RPDelta.CurrentMax,
2227 TryCand, Cand, RegMax))
Andrew Tricka626f502013-06-17 21:45:13 +00002228 return;
2229
Andrew Trick3b87f622012-11-07 07:05:09 +00002230 // Avoid critical resource consumption and balance the schedule.
2231 TryCand.initResourceDelta(DAG, SchedModel);
2232 if (tryLess(TryCand.ResDelta.CritResources, Cand.ResDelta.CritResources,
2233 TryCand, Cand, ResourceReduce))
2234 return;
2235 if (tryGreater(TryCand.ResDelta.DemandedResources,
2236 Cand.ResDelta.DemandedResources,
2237 TryCand, Cand, ResourceDemand))
2238 return;
2239
2240 // Avoid serializing long latency dependence chains.
Andrew Trickea574332013-08-23 17:48:43 +00002241 // For acyclic path limited loops, latency was already checked above.
2242 if (Cand.Policy.ReduceLatency && !Rem.IsAcyclicLatencyLimited
2243 && tryLatency(TryCand, Cand, Zone)) {
2244 return;
Andrew Trick3b87f622012-11-07 07:05:09 +00002245 }
2246
Andrew Trick3b87f622012-11-07 07:05:09 +00002247 // Prefer immediate defs/users of the last scheduled instruction. This is a
Andrew Trickfa989e72013-06-15 05:39:19 +00002248 // local pressure avoidance strategy that also makes the machine code
2249 // readable.
Andrew Trick9b5caaa2012-11-12 19:40:10 +00002250 if (tryGreater(Zone.NextSUs.count(TryCand.SU), Zone.NextSUs.count(Cand.SU),
2251 TryCand, Cand, NextDefUse))
Andrew Trick3b87f622012-11-07 07:05:09 +00002252 return;
Andrew Trick9b5caaa2012-11-12 19:40:10 +00002253
Andrew Trick3b87f622012-11-07 07:05:09 +00002254 // Fall through to original instruction order.
2255 if ((Zone.isTop() && TryCand.SU->NodeNum < Cand.SU->NodeNum)
2256 || (!Zone.isTop() && TryCand.SU->NodeNum > Cand.SU->NodeNum)) {
2257 TryCand.Reason = NodeOrder;
2258 }
2259}
Andrew Trick28ebc892012-05-10 21:06:19 +00002260
Andrew Trick3b87f622012-11-07 07:05:09 +00002261#ifndef NDEBUG
2262const char *ConvergingScheduler::getReasonStr(
2263 ConvergingScheduler::CandReason Reason) {
2264 switch (Reason) {
2265 case NoCand: return "NOCAND ";
Andrew Trick4392f0f2013-04-13 06:07:40 +00002266 case PhysRegCopy: return "PREG-COPY";
Andrew Tricke52d5022013-06-17 21:45:05 +00002267 case RegExcess: return "REG-EXCESS";
2268 case RegCritical: return "REG-CRIT ";
Andrew Trick9b5caaa2012-11-12 19:40:10 +00002269 case Cluster: return "CLUSTER ";
Andrew Tricke38afe12013-04-24 15:54:43 +00002270 case Weak: return "WEAK ";
Andrew Tricka626f502013-06-17 21:45:13 +00002271 case RegMax: return "REG-MAX ";
Andrew Trick3b87f622012-11-07 07:05:09 +00002272 case ResourceReduce: return "RES-REDUCE";
2273 case ResourceDemand: return "RES-DEMAND";
2274 case TopDepthReduce: return "TOP-DEPTH ";
2275 case TopPathReduce: return "TOP-PATH ";
2276 case BotHeightReduce:return "BOT-HEIGHT";
2277 case BotPathReduce: return "BOT-PATH ";
2278 case NextDefUse: return "DEF-USE ";
2279 case NodeOrder: return "ORDER ";
2280 };
Benjamin Kramerb7546872012-11-09 15:45:22 +00002281 llvm_unreachable("Unknown reason!");
Andrew Trick3b87f622012-11-07 07:05:09 +00002282}
2283
Andrew Trick11189f72013-04-05 00:31:29 +00002284void ConvergingScheduler::traceCandidate(const SchedCandidate &Cand) {
Andrew Trick3b87f622012-11-07 07:05:09 +00002285 PressureElement P;
2286 unsigned ResIdx = 0;
2287 unsigned Latency = 0;
2288 switch (Cand.Reason) {
2289 default:
2290 break;
Andrew Tricke52d5022013-06-17 21:45:05 +00002291 case RegExcess:
Andrew Trick3b87f622012-11-07 07:05:09 +00002292 P = Cand.RPDelta.Excess;
2293 break;
Andrew Tricke52d5022013-06-17 21:45:05 +00002294 case RegCritical:
Andrew Trick3b87f622012-11-07 07:05:09 +00002295 P = Cand.RPDelta.CriticalMax;
2296 break;
Andrew Tricka626f502013-06-17 21:45:13 +00002297 case RegMax:
Andrew Trick3b87f622012-11-07 07:05:09 +00002298 P = Cand.RPDelta.CurrentMax;
2299 break;
2300 case ResourceReduce:
2301 ResIdx = Cand.Policy.ReduceResIdx;
2302 break;
2303 case ResourceDemand:
2304 ResIdx = Cand.Policy.DemandResIdx;
2305 break;
2306 case TopDepthReduce:
2307 Latency = Cand.SU->getDepth();
2308 break;
2309 case TopPathReduce:
2310 Latency = Cand.SU->getHeight();
2311 break;
2312 case BotHeightReduce:
2313 Latency = Cand.SU->getHeight();
2314 break;
2315 case BotPathReduce:
2316 Latency = Cand.SU->getDepth();
2317 break;
2318 }
Andrew Trick11189f72013-04-05 00:31:29 +00002319 dbgs() << " SU(" << Cand.SU->NodeNum << ") " << getReasonStr(Cand.Reason);
Andrew Trick3b87f622012-11-07 07:05:09 +00002320 if (P.isValid())
Andrew Trick11189f72013-04-05 00:31:29 +00002321 dbgs() << " " << TRI->getRegPressureSetName(P.PSetID)
2322 << ":" << P.UnitIncrease << " ";
Andrew Trick3b87f622012-11-07 07:05:09 +00002323 else
Andrew Trick11189f72013-04-05 00:31:29 +00002324 dbgs() << " ";
Andrew Trick3b87f622012-11-07 07:05:09 +00002325 if (ResIdx)
Andrew Trick11189f72013-04-05 00:31:29 +00002326 dbgs() << " " << SchedModel->getProcResource(ResIdx)->Name << " ";
Andrew Trick3b87f622012-11-07 07:05:09 +00002327 else
2328 dbgs() << " ";
Andrew Trick11189f72013-04-05 00:31:29 +00002329 if (Latency)
2330 dbgs() << " " << Latency << " cycles ";
2331 else
2332 dbgs() << " ";
2333 dbgs() << '\n';
Andrew Trick3b87f622012-11-07 07:05:09 +00002334}
2335#endif
2336
Andrew Trick7196a8f2012-05-10 21:06:16 +00002337/// Pick the best candidate from the top queue.
2338///
2339/// TODO: getMaxPressureDelta results can be mostly cached for each SUnit during
2340/// DAG building. To adjust for the current scheduling location we need to
2341/// maintain the number of vreg uses remaining to be top-scheduled.
Andrew Trick3b87f622012-11-07 07:05:09 +00002342void ConvergingScheduler::pickNodeFromQueue(SchedBoundary &Zone,
2343 const RegPressureTracker &RPTracker,
2344 SchedCandidate &Cand) {
2345 ReadyQueue &Q = Zone.Available;
2346
Andrew Trickf3234242012-05-24 22:11:12 +00002347 DEBUG(Q.dump());
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002348
Andrew Trick7196a8f2012-05-10 21:06:16 +00002349 // getMaxPressureDelta temporarily modifies the tracker.
2350 RegPressureTracker &TempTracker = const_cast<RegPressureTracker&>(RPTracker);
2351
Andrew Trick8c2d9212012-05-24 22:11:03 +00002352 for (ReadyQueue::iterator I = Q.begin(), E = Q.end(); I != E; ++I) {
Andrew Trick7196a8f2012-05-10 21:06:16 +00002353
Andrew Trick3b87f622012-11-07 07:05:09 +00002354 SchedCandidate TryCand(Cand.Policy);
2355 TryCand.SU = *I;
2356 tryCandidate(Cand, TryCand, Zone, RPTracker, TempTracker);
2357 if (TryCand.Reason != NoCand) {
2358 // Initialize resource delta if needed in case future heuristics query it.
2359 if (TryCand.ResDelta == SchedResourceDelta())
2360 TryCand.initResourceDelta(DAG, SchedModel);
2361 Cand.setBest(TryCand);
Andrew Trick11189f72013-04-05 00:31:29 +00002362 DEBUG(traceCandidate(Cand));
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002363 }
Andrew Trick7196a8f2012-05-10 21:06:16 +00002364 }
Andrew Trick3b87f622012-11-07 07:05:09 +00002365}
2366
2367static void tracePick(const ConvergingScheduler::SchedCandidate &Cand,
2368 bool IsTop) {
Andrew Trickbaedcd72013-04-13 06:07:49 +00002369 DEBUG(dbgs() << "Pick " << (IsTop ? "Top " : "Bot ")
Andrew Trick3b87f622012-11-07 07:05:09 +00002370 << ConvergingScheduler::getReasonStr(Cand.Reason) << '\n');
Andrew Trick7196a8f2012-05-10 21:06:16 +00002371}
2372
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002373/// Pick the best candidate node from either the top or bottom queue.
Andrew Trick3b87f622012-11-07 07:05:09 +00002374SUnit *ConvergingScheduler::pickNodeBidirectional(bool &IsTopNode) {
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002375 // Schedule as far as possible in the direction of no choice. This is most
2376 // efficient, but also provides the best heuristics for CriticalPSets.
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002377 if (SUnit *SU = Bot.pickOnlyChoice()) {
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002378 IsTopNode = false;
Andrew Trickfa989e72013-06-15 05:39:19 +00002379 DEBUG(dbgs() << "Pick Bot NOCAND\n");
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002380 return SU;
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002381 }
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002382 if (SUnit *SU = Top.pickOnlyChoice()) {
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002383 IsTopNode = true;
Andrew Trickfa989e72013-06-15 05:39:19 +00002384 DEBUG(dbgs() << "Pick Top NOCAND\n");
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002385 return SU;
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002386 }
Andrew Trick3b87f622012-11-07 07:05:09 +00002387 CandPolicy NoPolicy;
2388 SchedCandidate BotCand(NoPolicy);
2389 SchedCandidate TopCand(NoPolicy);
Andrew Trickfa989e72013-06-15 05:39:19 +00002390 Bot.setPolicy(BotCand.Policy, Top);
2391 Top.setPolicy(TopCand.Policy, Bot);
Andrew Trick3b87f622012-11-07 07:05:09 +00002392
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002393 // Prefer bottom scheduling when heuristics are silent.
Andrew Trick3b87f622012-11-07 07:05:09 +00002394 pickNodeFromQueue(Bot, DAG->getBotRPTracker(), BotCand);
2395 assert(BotCand.Reason != NoCand && "failed to find the first candidate");
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002396
2397 // If either Q has a single candidate that provides the least increase in
2398 // Excess pressure, we can immediately schedule from that Q.
2399 //
2400 // RegionCriticalPSets summarizes the pressure within the scheduled region and
2401 // affects picking from either Q. If scheduling in one direction must
2402 // increase pressure for one of the excess PSets, then schedule in that
2403 // direction first to provide more freedom in the other direction.
Andrew Tricke52d5022013-06-17 21:45:05 +00002404 if ((BotCand.Reason == RegExcess && !BotCand.isRepeat(RegExcess))
2405 || (BotCand.Reason == RegCritical
2406 && !BotCand.isRepeat(RegCritical)))
2407 {
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002408 IsTopNode = false;
Andrew Trick3b87f622012-11-07 07:05:09 +00002409 tracePick(BotCand, IsTopNode);
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002410 return BotCand.SU;
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002411 }
2412 // Check if the top Q has a better candidate.
Andrew Trick3b87f622012-11-07 07:05:09 +00002413 pickNodeFromQueue(Top, DAG->getTopRPTracker(), TopCand);
2414 assert(TopCand.Reason != NoCand && "failed to find the first candidate");
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002415
Andrew Tricke52d5022013-06-17 21:45:05 +00002416 // Choose the queue with the most important (lowest enum) reason.
Andrew Trick3b87f622012-11-07 07:05:09 +00002417 if (TopCand.Reason < BotCand.Reason) {
2418 IsTopNode = true;
2419 tracePick(TopCand, IsTopNode);
2420 return TopCand.SU;
2421 }
Andrew Tricke52d5022013-06-17 21:45:05 +00002422 // Otherwise prefer the bottom candidate, in node order if all else failed.
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002423 IsTopNode = false;
Andrew Trick3b87f622012-11-07 07:05:09 +00002424 tracePick(BotCand, IsTopNode);
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002425 return BotCand.SU;
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002426}
2427
2428/// Pick the best node to balance the schedule. Implements MachineSchedStrategy.
Andrew Trick7196a8f2012-05-10 21:06:16 +00002429SUnit *ConvergingScheduler::pickNode(bool &IsTopNode) {
2430 if (DAG->top() == DAG->bottom()) {
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002431 assert(Top.Available.empty() && Top.Pending.empty() &&
2432 Bot.Available.empty() && Bot.Pending.empty() && "ReadyQ garbage");
Andrew Trick7196a8f2012-05-10 21:06:16 +00002433 return NULL;
2434 }
Andrew Trick7196a8f2012-05-10 21:06:16 +00002435 SUnit *SU;
Andrew Trick30c6ec22012-10-08 18:53:53 +00002436 do {
2437 if (ForceTopDown) {
2438 SU = Top.pickOnlyChoice();
2439 if (!SU) {
Andrew Trick3b87f622012-11-07 07:05:09 +00002440 CandPolicy NoPolicy;
2441 SchedCandidate TopCand(NoPolicy);
2442 pickNodeFromQueue(Top, DAG->getTopRPTracker(), TopCand);
2443 assert(TopCand.Reason != NoCand && "failed to find the first candidate");
Andrew Trick30c6ec22012-10-08 18:53:53 +00002444 SU = TopCand.SU;
2445 }
2446 IsTopNode = true;
Andrew Trick8ddd9d52012-05-24 23:11:17 +00002447 }
Andrew Trick30c6ec22012-10-08 18:53:53 +00002448 else if (ForceBottomUp) {
2449 SU = Bot.pickOnlyChoice();
2450 if (!SU) {
Andrew Trick3b87f622012-11-07 07:05:09 +00002451 CandPolicy NoPolicy;
2452 SchedCandidate BotCand(NoPolicy);
2453 pickNodeFromQueue(Bot, DAG->getBotRPTracker(), BotCand);
2454 assert(BotCand.Reason != NoCand && "failed to find the first candidate");
Andrew Trick30c6ec22012-10-08 18:53:53 +00002455 SU = BotCand.SU;
2456 }
2457 IsTopNode = false;
Andrew Trick8ddd9d52012-05-24 23:11:17 +00002458 }
Andrew Trick30c6ec22012-10-08 18:53:53 +00002459 else {
Andrew Trick3b87f622012-11-07 07:05:09 +00002460 SU = pickNodeBidirectional(IsTopNode);
Andrew Trick30c6ec22012-10-08 18:53:53 +00002461 }
2462 } while (SU->isScheduled);
2463
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002464 if (SU->isTopReady())
2465 Top.removeReady(SU);
2466 if (SU->isBottomReady())
2467 Bot.removeReady(SU);
Andrew Trickc7a098f2012-05-25 02:02:39 +00002468
Andrew Trickbaedcd72013-04-13 06:07:49 +00002469 DEBUG(dbgs() << "Scheduling SU(" << SU->NodeNum << ") " << *SU->getInstr());
Andrew Trick7196a8f2012-05-10 21:06:16 +00002470 return SU;
2471}
2472
Andrew Trick4392f0f2013-04-13 06:07:40 +00002473void ConvergingScheduler::reschedulePhysRegCopies(SUnit *SU, bool isTop) {
2474
2475 MachineBasicBlock::iterator InsertPos = SU->getInstr();
2476 if (!isTop)
2477 ++InsertPos;
2478 SmallVectorImpl<SDep> &Deps = isTop ? SU->Preds : SU->Succs;
2479
2480 // Find already scheduled copies with a single physreg dependence and move
2481 // them just above the scheduled instruction.
2482 for (SmallVectorImpl<SDep>::iterator I = Deps.begin(), E = Deps.end();
2483 I != E; ++I) {
2484 if (I->getKind() != SDep::Data || !TRI->isPhysicalRegister(I->getReg()))
2485 continue;
2486 SUnit *DepSU = I->getSUnit();
2487 if (isTop ? DepSU->Succs.size() > 1 : DepSU->Preds.size() > 1)
2488 continue;
2489 MachineInstr *Copy = DepSU->getInstr();
2490 if (!Copy->isCopy())
2491 continue;
2492 DEBUG(dbgs() << " Rescheduling physreg copy ";
2493 I->getSUnit()->dump(DAG));
2494 DAG->moveInstruction(Copy, InsertPos);
2495 }
2496}
2497
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002498/// Update the scheduler's state after scheduling a node. This is the same node
2499/// that was just returned by pickNode(). However, ScheduleDAGMI needs to update
Andrew Trickb7e02892012-06-05 21:11:27 +00002500/// it's state based on the current cycle before MachineSchedStrategy does.
Andrew Trick4392f0f2013-04-13 06:07:40 +00002501///
2502/// FIXME: Eventually, we may bundle physreg copies rather than rescheduling
2503/// them here. See comments in biasPhysRegCopy.
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002504void ConvergingScheduler::schedNode(SUnit *SU, bool IsTopNode) {
Andrew Trickb7e02892012-06-05 21:11:27 +00002505 if (IsTopNode) {
Andrew Trickfa989e72013-06-15 05:39:19 +00002506 SU->TopReadyCycle = std::max(SU->TopReadyCycle, Top.CurrCycle);
Andrew Trick7f8c74c2012-06-29 03:23:22 +00002507 Top.bumpNode(SU);
Andrew Trick4392f0f2013-04-13 06:07:40 +00002508 if (SU->hasPhysRegUses)
2509 reschedulePhysRegCopies(SU, true);
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002510 }
Andrew Trickb7e02892012-06-05 21:11:27 +00002511 else {
Andrew Trickfa989e72013-06-15 05:39:19 +00002512 SU->BotReadyCycle = std::max(SU->BotReadyCycle, Bot.CurrCycle);
Andrew Trick7f8c74c2012-06-29 03:23:22 +00002513 Bot.bumpNode(SU);
Andrew Trick4392f0f2013-04-13 06:07:40 +00002514 if (SU->hasPhysRegDefs)
2515 reschedulePhysRegCopies(SU, false);
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002516 }
2517}
2518
Andrew Trick17d35e52012-03-14 04:00:41 +00002519/// Create the standard converging machine scheduler. This will be used as the
2520/// default scheduler if the target does not set a default.
2521static ScheduleDAGInstrs *createConvergingSched(MachineSchedContext *C) {
Benjamin Kramer689e0b42012-03-14 11:26:37 +00002522 assert((!ForceTopDown || !ForceBottomUp) &&
Andrew Trick17d35e52012-03-14 04:00:41 +00002523 "-misched-topdown incompatible with -misched-bottomup");
Andrew Trick9b5caaa2012-11-12 19:40:10 +00002524 ScheduleDAGMI *DAG = new ScheduleDAGMI(C, new ConvergingScheduler());
2525 // Register DAG post-processors.
Andrew Tricke38afe12013-04-24 15:54:43 +00002526 //
2527 // FIXME: extend the mutation API to allow earlier mutations to instantiate
2528 // data and pass it to later mutations. Have a single mutation that gathers
2529 // the interesting nodes in one pass.
Andrew Trick63a8d822013-06-15 04:49:46 +00002530 DAG->addMutation(new CopyConstrain(DAG->TII, DAG->TRI));
Andrew Trick9b5caaa2012-11-12 19:40:10 +00002531 if (EnableLoadCluster)
2532 DAG->addMutation(new LoadClusterMutation(DAG->TII, DAG->TRI));
Andrew Trick6996fd02012-11-12 19:52:20 +00002533 if (EnableMacroFusion)
2534 DAG->addMutation(new MacroFusion(DAG->TII));
Andrew Trick9b5caaa2012-11-12 19:40:10 +00002535 return DAG;
Andrew Trick42b7a712012-01-17 06:55:03 +00002536}
2537static MachineSchedRegistry
Andrew Trick17d35e52012-03-14 04:00:41 +00002538ConvergingSchedRegistry("converge", "Standard converging scheduler.",
2539 createConvergingSched);
Andrew Trick42b7a712012-01-17 06:55:03 +00002540
2541//===----------------------------------------------------------------------===//
Andrew Trick1e94e982012-10-15 18:02:27 +00002542// ILP Scheduler. Currently for experimental analysis of heuristics.
2543//===----------------------------------------------------------------------===//
2544
2545namespace {
2546/// \brief Order nodes by the ILP metric.
2547struct ILPOrder {
Andrew Trick178f7d02013-01-25 04:01:04 +00002548 const SchedDFSResult *DFSResult;
2549 const BitVector *ScheduledTrees;
Andrew Trick1e94e982012-10-15 18:02:27 +00002550 bool MaximizeILP;
2551
Andrew Trick178f7d02013-01-25 04:01:04 +00002552 ILPOrder(bool MaxILP): DFSResult(0), ScheduledTrees(0), MaximizeILP(MaxILP) {}
Andrew Trick1e94e982012-10-15 18:02:27 +00002553
2554 /// \brief Apply a less-than relation on node priority.
Andrew Trick8b1496c2012-11-28 05:13:28 +00002555 ///
2556 /// (Return true if A comes after B in the Q.)
Andrew Trick1e94e982012-10-15 18:02:27 +00002557 bool operator()(const SUnit *A, const SUnit *B) const {
Andrew Trick8b1496c2012-11-28 05:13:28 +00002558 unsigned SchedTreeA = DFSResult->getSubtreeID(A);
2559 unsigned SchedTreeB = DFSResult->getSubtreeID(B);
2560 if (SchedTreeA != SchedTreeB) {
2561 // Unscheduled trees have lower priority.
2562 if (ScheduledTrees->test(SchedTreeA) != ScheduledTrees->test(SchedTreeB))
2563 return ScheduledTrees->test(SchedTreeB);
2564
2565 // Trees with shallower connections have have lower priority.
2566 if (DFSResult->getSubtreeLevel(SchedTreeA)
2567 != DFSResult->getSubtreeLevel(SchedTreeB)) {
2568 return DFSResult->getSubtreeLevel(SchedTreeA)
2569 < DFSResult->getSubtreeLevel(SchedTreeB);
2570 }
2571 }
Andrew Trick1e94e982012-10-15 18:02:27 +00002572 if (MaximizeILP)
Andrew Trick8b1496c2012-11-28 05:13:28 +00002573 return DFSResult->getILP(A) < DFSResult->getILP(B);
Andrew Trick1e94e982012-10-15 18:02:27 +00002574 else
Andrew Trick8b1496c2012-11-28 05:13:28 +00002575 return DFSResult->getILP(A) > DFSResult->getILP(B);
Andrew Trick1e94e982012-10-15 18:02:27 +00002576 }
2577};
2578
2579/// \brief Schedule based on the ILP metric.
2580class ILPScheduler : public MachineSchedStrategy {
Andrew Trick8b1496c2012-11-28 05:13:28 +00002581 /// In case all subtrees are eventually connected to a common root through
2582 /// data dependence (e.g. reduction), place an upper limit on their size.
2583 ///
2584 /// FIXME: A subtree limit is generally good, but in the situation commented
2585 /// above, where multiple similar subtrees feed a common root, we should
2586 /// only split at a point where the resulting subtrees will be balanced.
2587 /// (a motivating test case must be found).
2588 static const unsigned SubtreeLimit = 16;
2589
Andrew Trick178f7d02013-01-25 04:01:04 +00002590 ScheduleDAGMI *DAG;
Andrew Trick1e94e982012-10-15 18:02:27 +00002591 ILPOrder Cmp;
2592
2593 std::vector<SUnit*> ReadyQ;
2594public:
Andrew Trick178f7d02013-01-25 04:01:04 +00002595 ILPScheduler(bool MaximizeILP): DAG(0), Cmp(MaximizeILP) {}
Andrew Trick1e94e982012-10-15 18:02:27 +00002596
Andrew Trick178f7d02013-01-25 04:01:04 +00002597 virtual void initialize(ScheduleDAGMI *dag) {
2598 DAG = dag;
Andrew Trick4e1fb182013-01-25 06:33:57 +00002599 DAG->computeDFSResult();
Andrew Trick178f7d02013-01-25 04:01:04 +00002600 Cmp.DFSResult = DAG->getDFSResult();
2601 Cmp.ScheduledTrees = &DAG->getScheduledTrees();
Andrew Trick1e94e982012-10-15 18:02:27 +00002602 ReadyQ.clear();
Andrew Trick1e94e982012-10-15 18:02:27 +00002603 }
2604
2605 virtual void registerRoots() {
Benjamin Kramer5175fd92012-11-29 14:36:26 +00002606 // Restore the heap in ReadyQ with the updated DFS results.
2607 std::make_heap(ReadyQ.begin(), ReadyQ.end(), Cmp);
Andrew Trick1e94e982012-10-15 18:02:27 +00002608 }
2609
2610 /// Implement MachineSchedStrategy interface.
2611 /// -----------------------------------------
2612
Andrew Trick8b1496c2012-11-28 05:13:28 +00002613 /// Callback to select the highest priority node from the ready Q.
Andrew Trick1e94e982012-10-15 18:02:27 +00002614 virtual SUnit *pickNode(bool &IsTopNode) {
2615 if (ReadyQ.empty()) return NULL;
Matt Arsenault26c417b2013-03-21 00:57:21 +00002616 std::pop_heap(ReadyQ.begin(), ReadyQ.end(), Cmp);
Andrew Trick1e94e982012-10-15 18:02:27 +00002617 SUnit *SU = ReadyQ.back();
2618 ReadyQ.pop_back();
2619 IsTopNode = false;
Andrew Trickbaedcd72013-04-13 06:07:49 +00002620 DEBUG(dbgs() << "Pick node " << "SU(" << SU->NodeNum << ") "
Andrew Trick178f7d02013-01-25 04:01:04 +00002621 << " ILP: " << DAG->getDFSResult()->getILP(SU)
2622 << " Tree: " << DAG->getDFSResult()->getSubtreeID(SU) << " @"
2623 << DAG->getDFSResult()->getSubtreeLevel(
Andrew Trickbaedcd72013-04-13 06:07:49 +00002624 DAG->getDFSResult()->getSubtreeID(SU)) << '\n'
2625 << "Scheduling " << *SU->getInstr());
Andrew Trick1e94e982012-10-15 18:02:27 +00002626 return SU;
2627 }
2628
Andrew Trick178f7d02013-01-25 04:01:04 +00002629 /// \brief Scheduler callback to notify that a new subtree is scheduled.
2630 virtual void scheduleTree(unsigned SubtreeID) {
2631 std::make_heap(ReadyQ.begin(), ReadyQ.end(), Cmp);
2632 }
2633
Andrew Trick8b1496c2012-11-28 05:13:28 +00002634 /// Callback after a node is scheduled. Mark a newly scheduled tree, notify
2635 /// DFSResults, and resort the priority Q.
2636 virtual void schedNode(SUnit *SU, bool IsTopNode) {
2637 assert(!IsTopNode && "SchedDFSResult needs bottom-up");
Andrew Trick8b1496c2012-11-28 05:13:28 +00002638 }
Andrew Trick1e94e982012-10-15 18:02:27 +00002639
2640 virtual void releaseTopNode(SUnit *) { /*only called for top roots*/ }
2641
2642 virtual void releaseBottomNode(SUnit *SU) {
2643 ReadyQ.push_back(SU);
2644 std::push_heap(ReadyQ.begin(), ReadyQ.end(), Cmp);
2645 }
2646};
2647} // namespace
2648
2649static ScheduleDAGInstrs *createILPMaxScheduler(MachineSchedContext *C) {
2650 return new ScheduleDAGMI(C, new ILPScheduler(true));
2651}
2652static ScheduleDAGInstrs *createILPMinScheduler(MachineSchedContext *C) {
2653 return new ScheduleDAGMI(C, new ILPScheduler(false));
2654}
2655static MachineSchedRegistry ILPMaxRegistry(
2656 "ilpmax", "Schedule bottom-up for max ILP", createILPMaxScheduler);
2657static MachineSchedRegistry ILPMinRegistry(
2658 "ilpmin", "Schedule bottom-up for min ILP", createILPMinScheduler);
2659
2660//===----------------------------------------------------------------------===//
Andrew Trick5edf2f02012-01-14 02:17:06 +00002661// Machine Instruction Shuffler for Correctness Testing
2662//===----------------------------------------------------------------------===//
2663
Andrew Trick96f678f2012-01-13 06:30:30 +00002664#ifndef NDEBUG
2665namespace {
Andrew Trick17d35e52012-03-14 04:00:41 +00002666/// Apply a less-than relation on the node order, which corresponds to the
2667/// instruction order prior to scheduling. IsReverse implements greater-than.
2668template<bool IsReverse>
2669struct SUnitOrder {
Andrew Trickc6cf11b2012-01-17 06:55:07 +00002670 bool operator()(SUnit *A, SUnit *B) const {
Andrew Trick17d35e52012-03-14 04:00:41 +00002671 if (IsReverse)
2672 return A->NodeNum > B->NodeNum;
2673 else
2674 return A->NodeNum < B->NodeNum;
Andrew Trickc6cf11b2012-01-17 06:55:07 +00002675 }
2676};
2677
Andrew Trick96f678f2012-01-13 06:30:30 +00002678/// Reorder instructions as much as possible.
Andrew Trick17d35e52012-03-14 04:00:41 +00002679class InstructionShuffler : public MachineSchedStrategy {
2680 bool IsAlternating;
2681 bool IsTopDown;
2682
2683 // Using a less-than relation (SUnitOrder<false>) for the TopQ priority
2684 // gives nodes with a higher number higher priority causing the latest
2685 // instructions to be scheduled first.
2686 PriorityQueue<SUnit*, std::vector<SUnit*>, SUnitOrder<false> >
2687 TopQ;
2688 // When scheduling bottom-up, use greater-than as the queue priority.
2689 PriorityQueue<SUnit*, std::vector<SUnit*>, SUnitOrder<true> >
2690 BottomQ;
Andrew Trick96f678f2012-01-13 06:30:30 +00002691public:
Andrew Trick17d35e52012-03-14 04:00:41 +00002692 InstructionShuffler(bool alternate, bool topdown)
2693 : IsAlternating(alternate), IsTopDown(topdown) {}
Andrew Trick96f678f2012-01-13 06:30:30 +00002694
Andrew Trick17d35e52012-03-14 04:00:41 +00002695 virtual void initialize(ScheduleDAGMI *) {
2696 TopQ.clear();
2697 BottomQ.clear();
2698 }
Andrew Trickc6cf11b2012-01-17 06:55:07 +00002699
Andrew Trick17d35e52012-03-14 04:00:41 +00002700 /// Implement MachineSchedStrategy interface.
2701 /// -----------------------------------------
2702
2703 virtual SUnit *pickNode(bool &IsTopNode) {
2704 SUnit *SU;
2705 if (IsTopDown) {
2706 do {
2707 if (TopQ.empty()) return NULL;
2708 SU = TopQ.top();
2709 TopQ.pop();
2710 } while (SU->isScheduled);
2711 IsTopNode = true;
2712 }
2713 else {
2714 do {
2715 if (BottomQ.empty()) return NULL;
2716 SU = BottomQ.top();
2717 BottomQ.pop();
2718 } while (SU->isScheduled);
2719 IsTopNode = false;
2720 }
2721 if (IsAlternating)
2722 IsTopDown = !IsTopDown;
Andrew Trickc6cf11b2012-01-17 06:55:07 +00002723 return SU;
2724 }
2725
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002726 virtual void schedNode(SUnit *SU, bool IsTopNode) {}
2727
Andrew Trick17d35e52012-03-14 04:00:41 +00002728 virtual void releaseTopNode(SUnit *SU) {
2729 TopQ.push(SU);
2730 }
2731 virtual void releaseBottomNode(SUnit *SU) {
2732 BottomQ.push(SU);
Andrew Trick96f678f2012-01-13 06:30:30 +00002733 }
2734};
2735} // namespace
2736
Andrew Trickc174eaf2012-03-08 01:41:12 +00002737static ScheduleDAGInstrs *createInstructionShuffler(MachineSchedContext *C) {
Andrew Trick17d35e52012-03-14 04:00:41 +00002738 bool Alternate = !ForceTopDown && !ForceBottomUp;
2739 bool TopDown = !ForceBottomUp;
Benjamin Kramer689e0b42012-03-14 11:26:37 +00002740 assert((TopDown || !ForceTopDown) &&
Andrew Trick17d35e52012-03-14 04:00:41 +00002741 "-misched-topdown incompatible with -misched-bottomup");
2742 return new ScheduleDAGMI(C, new InstructionShuffler(Alternate, TopDown));
Andrew Trick96f678f2012-01-13 06:30:30 +00002743}
Andrew Trick17d35e52012-03-14 04:00:41 +00002744static MachineSchedRegistry ShufflerRegistry(
2745 "shuffle", "Shuffle machine instructions alternating directions",
2746 createInstructionShuffler);
Andrew Trick96f678f2012-01-13 06:30:30 +00002747#endif // !NDEBUG
Andrew Trick30849792013-01-25 07:45:29 +00002748
2749//===----------------------------------------------------------------------===//
2750// GraphWriter support for ScheduleDAGMI.
2751//===----------------------------------------------------------------------===//
2752
2753#ifndef NDEBUG
2754namespace llvm {
2755
2756template<> struct GraphTraits<
2757 ScheduleDAGMI*> : public GraphTraits<ScheduleDAG*> {};
2758
2759template<>
2760struct DOTGraphTraits<ScheduleDAGMI*> : public DefaultDOTGraphTraits {
2761
2762 DOTGraphTraits (bool isSimple=false) : DefaultDOTGraphTraits(isSimple) {}
2763
2764 static std::string getGraphName(const ScheduleDAG *G) {
2765 return G->MF.getName();
2766 }
2767
2768 static bool renderGraphFromBottomUp() {
2769 return true;
2770 }
2771
2772 static bool isNodeHidden(const SUnit *Node) {
2773 return (Node->NumPreds > 10 || Node->NumSuccs > 10);
2774 }
2775
2776 static bool hasNodeAddressLabel(const SUnit *Node,
2777 const ScheduleDAG *Graph) {
2778 return false;
2779 }
2780
2781 /// If you want to override the dot attributes printed for a particular
2782 /// edge, override this method.
2783 static std::string getEdgeAttributes(const SUnit *Node,
2784 SUnitIterator EI,
2785 const ScheduleDAG *Graph) {
2786 if (EI.isArtificialDep())
2787 return "color=cyan,style=dashed";
2788 if (EI.isCtrlDep())
2789 return "color=blue,style=dashed";
2790 return "";
2791 }
2792
2793 static std::string getNodeLabel(const SUnit *SU, const ScheduleDAG *G) {
2794 std::string Str;
2795 raw_string_ostream SS(Str);
2796 SS << "SU(" << SU->NodeNum << ')';
2797 return SS.str();
2798 }
2799 static std::string getNodeDescription(const SUnit *SU, const ScheduleDAG *G) {
2800 return G->getGraphNodeLabel(SU);
2801 }
2802
2803 static std::string getNodeAttributes(const SUnit *N,
2804 const ScheduleDAG *Graph) {
2805 std::string Str("shape=Mrecord");
2806 const SchedDFSResult *DFS =
2807 static_cast<const ScheduleDAGMI*>(Graph)->getDFSResult();
2808 if (DFS) {
2809 Str += ",style=filled,fillcolor=\"#";
2810 Str += DOT::getColorString(DFS->getSubtreeID(N));
2811 Str += '"';
2812 }
2813 return Str;
2814 }
2815};
2816} // namespace llvm
2817#endif // NDEBUG
2818
2819/// viewGraph - Pop up a ghostview window with the reachable parts of the DAG
2820/// rendered using 'dot'.
2821///
2822void ScheduleDAGMI::viewGraph(const Twine &Name, const Twine &Title) {
2823#ifndef NDEBUG
2824 ViewGraph(this, Name, false, Title);
2825#else
2826 errs() << "ScheduleDAGMI::viewGraph is only available in debug builds on "
2827 << "systems with Graphviz or gv!\n";
2828#endif // NDEBUG
2829}
2830
2831/// Out-of-line implementation with no arguments is handy for gdb.
2832void ScheduleDAGMI::viewGraph() {
2833 viewGraph(getDAGName(), "Scheduling-Units Graph for " + getDAGName());
2834}