blob: 18ff37332a4f80131b0d5d446634eb59fe44d8af [file] [log] [blame]
Chris Lattner97f06932009-10-19 20:20:46 +00001//===-- ARMAsmPrinter.cpp - Print machine code to an ARM .s file ----------===//
2//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains a printer that converts from our internal representation
11// of machine-dependent LLVM code to GAS-format ARM assembly language.
12//
13//===----------------------------------------------------------------------===//
14
Chris Lattner95b2c7d2006-12-19 22:59:26 +000015#define DEBUG_TYPE "asm-printer"
Jim Grosbachbaf120f2010-12-01 03:45:07 +000016#include "ARMAsmPrinter.h"
Craig Topperc1f6f422012-03-17 07:33:42 +000017#include "ARM.h"
Evan Chengb72d2a92011-01-11 21:46:47 +000018#include "ARMBuildAttrs.h"
Evan Chengb72d2a92011-01-11 21:46:47 +000019#include "ARMConstantPoolValue.h"
Chris Lattner97f06932009-10-19 20:20:46 +000020#include "ARMMachineFunctionInfo.h"
Chris Lattner97f06932009-10-19 20:20:46 +000021#include "ARMTargetMachine.h"
Jason W Kim17b443d2010-10-11 23:01:44 +000022#include "ARMTargetObjectFile.h"
Evan Chengb72d2a92011-01-11 21:46:47 +000023#include "InstPrinter/ARMInstPrinter.h"
Evan Chengee04a6d2011-07-20 23:34:39 +000024#include "MCTargetDesc/ARMAddressingModes.h"
25#include "MCTargetDesc/ARMMCExpr.h"
Dale Johannesen3f282aa2010-04-26 20:07:31 +000026#include "llvm/Analysis/DebugInfo.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000027#include "llvm/Constants.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000028#include "llvm/Module.h"
Benjamin Kramere55b15f2009-12-28 12:27:56 +000029#include "llvm/Type.h"
Dan Gohmancf20ac42009-08-13 01:36:44 +000030#include "llvm/Assembly/Writer.h"
Chris Lattnerb0f294c2009-10-19 18:38:33 +000031#include "llvm/CodeGen/MachineModuleInfoImpls.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000032#include "llvm/CodeGen/MachineFunctionPass.h"
Evan Chenga8e29892007-01-19 07:51:42 +000033#include "llvm/CodeGen/MachineJumpTableInfo.h"
Chris Lattnerb0f294c2009-10-19 18:38:33 +000034#include "llvm/MC/MCAsmInfo.h"
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000035#include "llvm/MC/MCAssembler.h"
Chris Lattnerb0f294c2009-10-19 18:38:33 +000036#include "llvm/MC/MCContext.h"
Chris Lattner97f06932009-10-19 20:20:46 +000037#include "llvm/MC/MCInst.h"
Chris Lattnerf9bdedd2009-08-10 18:15:01 +000038#include "llvm/MC/MCSectionMachO.h"
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000039#include "llvm/MC/MCObjectStreamer.h"
Chris Lattner6c2f9e12009-08-19 05:49:37 +000040#include "llvm/MC/MCStreamer.h"
Chris Lattner325d3dc2009-09-13 17:14:04 +000041#include "llvm/MC/MCSymbol.h"
Chris Lattnerd62f1b42010-03-12 21:19:23 +000042#include "llvm/Target/Mangler.h"
Rafael Espindolab01c4bb2006-07-27 11:38:51 +000043#include "llvm/Target/TargetData.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000044#include "llvm/Target/TargetMachine.h"
Jim Grosbachc40d9f92009-09-01 18:49:12 +000045#include "llvm/ADT/SmallString.h"
Chris Lattner97f06932009-10-19 20:20:46 +000046#include "llvm/Support/CommandLine.h"
Devang Patel59135f42010-08-04 22:39:39 +000047#include "llvm/Support/Debug.h"
Torok Edwin30464702009-07-08 20:55:50 +000048#include "llvm/Support/ErrorHandling.h"
Evan Cheng3e74d6f2011-08-24 18:08:43 +000049#include "llvm/Support/TargetRegistry.h"
Chris Lattnerb23569a2010-04-04 08:18:47 +000050#include "llvm/Support/raw_ostream.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000051#include <cctype>
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000052using namespace llvm;
53
Chris Lattner95b2c7d2006-12-19 22:59:26 +000054namespace {
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000055
56 // Per section and per symbol attributes are not supported.
57 // To implement them we would need the ability to delay this emission
58 // until the assembly file is fully parsed/generated as only then do we
59 // know the symbol and section numbers.
60 class AttributeEmitter {
61 public:
62 virtual void MaybeSwitchVendor(StringRef Vendor) = 0;
63 virtual void EmitAttribute(unsigned Attribute, unsigned Value) = 0;
Jason W Kimf009a962011-02-07 00:49:53 +000064 virtual void EmitTextAttribute(unsigned Attribute, StringRef String) = 0;
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000065 virtual void Finish() = 0;
Rafael Espindola4921e232010-10-25 18:38:32 +000066 virtual ~AttributeEmitter() {}
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000067 };
68
69 class AsmAttributeEmitter : public AttributeEmitter {
70 MCStreamer &Streamer;
71
72 public:
73 AsmAttributeEmitter(MCStreamer &Streamer_) : Streamer(Streamer_) {}
74 void MaybeSwitchVendor(StringRef Vendor) { }
75
76 void EmitAttribute(unsigned Attribute, unsigned Value) {
77 Streamer.EmitRawText("\t.eabi_attribute " +
78 Twine(Attribute) + ", " + Twine(Value));
79 }
80
Jason W Kimf009a962011-02-07 00:49:53 +000081 void EmitTextAttribute(unsigned Attribute, StringRef String) {
82 switch (Attribute) {
Craig Topperbc219812012-02-07 02:50:20 +000083 default: llvm_unreachable("Unsupported Text attribute in ASM Mode");
Jason W Kimf009a962011-02-07 00:49:53 +000084 case ARMBuildAttrs::CPU_name:
Benjamin Kramer59085362011-11-06 20:37:06 +000085 Streamer.EmitRawText(StringRef("\t.cpu ") + String.lower());
Jason W Kimf009a962011-02-07 00:49:53 +000086 break;
Renato Golin728ff0d2011-02-28 22:04:27 +000087 /* GAS requires .fpu to be emitted regardless of EABI attribute */
88 case ARMBuildAttrs::Advanced_SIMD_arch:
89 case ARMBuildAttrs::VFP_arch:
Benjamin Kramer59085362011-11-06 20:37:06 +000090 Streamer.EmitRawText(StringRef("\t.fpu ") + String.lower());
Jim Grosbach8e0c7692011-09-02 18:46:15 +000091 break;
Jason W Kimf009a962011-02-07 00:49:53 +000092 }
93 }
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000094 void Finish() { }
95 };
96
97 class ObjectAttributeEmitter : public AttributeEmitter {
Renato Golin719927a2011-08-09 09:50:10 +000098 // This structure holds all attributes, accounting for
99 // their string/numeric value, so we can later emmit them
100 // in declaration order, keeping all in the same vector
101 struct AttributeItemType {
102 enum {
103 HiddenAttribute = 0,
104 NumericAttribute,
105 TextAttribute
106 } Type;
107 unsigned Tag;
108 unsigned IntValue;
109 StringRef StringValue;
110 } AttributeItem;
111
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000112 MCObjectStreamer &Streamer;
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000113 StringRef CurrentVendor;
Renato Golin719927a2011-08-09 09:50:10 +0000114 SmallVector<AttributeItemType, 64> Contents;
115
116 // Account for the ULEB/String size of each item,
117 // not just the number of items
118 size_t ContentsSize;
119 // FIXME: this should be in a more generic place, but
120 // getULEBSize() is in MCAsmInfo and will be moved to MCDwarf
121 size_t getULEBSize(int Value) {
122 size_t Size = 0;
123 do {
124 Value >>= 7;
125 Size += sizeof(int8_t); // Is this really necessary?
126 } while (Value);
127 return Size;
128 }
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000129
130 public:
131 ObjectAttributeEmitter(MCObjectStreamer &Streamer_) :
Renato Golin719927a2011-08-09 09:50:10 +0000132 Streamer(Streamer_), CurrentVendor(""), ContentsSize(0) { }
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000133
134 void MaybeSwitchVendor(StringRef Vendor) {
135 assert(!Vendor.empty() && "Vendor cannot be empty.");
136
137 if (CurrentVendor.empty())
138 CurrentVendor = Vendor;
139 else if (CurrentVendor == Vendor)
140 return;
141 else
142 Finish();
143
144 CurrentVendor = Vendor;
145
Rafael Espindola33363842010-10-25 22:26:55 +0000146 assert(Contents.size() == 0);
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000147 }
148
149 void EmitAttribute(unsigned Attribute, unsigned Value) {
Renato Golin719927a2011-08-09 09:50:10 +0000150 AttributeItemType attr = {
151 AttributeItemType::NumericAttribute,
152 Attribute,
153 Value,
154 StringRef("")
155 };
156 ContentsSize += getULEBSize(Attribute);
157 ContentsSize += getULEBSize(Value);
158 Contents.push_back(attr);
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000159 }
160
Jason W Kimf009a962011-02-07 00:49:53 +0000161 void EmitTextAttribute(unsigned Attribute, StringRef String) {
Renato Golin719927a2011-08-09 09:50:10 +0000162 AttributeItemType attr = {
163 AttributeItemType::TextAttribute,
164 Attribute,
165 0,
166 String
167 };
168 ContentsSize += getULEBSize(Attribute);
169 // String + \0
170 ContentsSize += String.size()+1;
171
172 Contents.push_back(attr);
Jason W Kimf009a962011-02-07 00:49:53 +0000173 }
174
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000175 void Finish() {
Rafael Espindola33363842010-10-25 22:26:55 +0000176 // Vendor size + Vendor name + '\0'
177 const size_t VendorHeaderSize = 4 + CurrentVendor.size() + 1;
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000178
Rafael Espindola33363842010-10-25 22:26:55 +0000179 // Tag + Tag Size
180 const size_t TagHeaderSize = 1 + 4;
181
182 Streamer.EmitIntValue(VendorHeaderSize + TagHeaderSize + ContentsSize, 4);
183 Streamer.EmitBytes(CurrentVendor, 0);
184 Streamer.EmitIntValue(0, 1); // '\0'
185
186 Streamer.EmitIntValue(ARMBuildAttrs::File, 1);
187 Streamer.EmitIntValue(TagHeaderSize + ContentsSize, 4);
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000188
Renato Golin719927a2011-08-09 09:50:10 +0000189 // Size should have been accounted for already, now
190 // emit each field as its type (ULEB or String)
191 for (unsigned int i=0; i<Contents.size(); ++i) {
192 AttributeItemType item = Contents[i];
193 Streamer.EmitULEB128IntValue(item.Tag, 0);
194 switch (item.Type) {
Craig Topperbc219812012-02-07 02:50:20 +0000195 default: llvm_unreachable("Invalid attribute type");
Renato Golin719927a2011-08-09 09:50:10 +0000196 case AttributeItemType::NumericAttribute:
197 Streamer.EmitULEB128IntValue(item.IntValue, 0);
198 break;
199 case AttributeItemType::TextAttribute:
Benjamin Kramer59085362011-11-06 20:37:06 +0000200 Streamer.EmitBytes(item.StringValue.upper(), 0);
Renato Golin719927a2011-08-09 09:50:10 +0000201 Streamer.EmitIntValue(0, 1); // '\0'
202 break;
Renato Golin719927a2011-08-09 09:50:10 +0000203 }
204 }
Rafael Espindola33363842010-10-25 22:26:55 +0000205
206 Contents.clear();
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000207 }
208 };
209
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000210} // end of anonymous namespace
211
Jim Grosbachbaf120f2010-12-01 03:45:07 +0000212MachineLocation ARMAsmPrinter::
213getDebugValueLocation(const MachineInstr *MI) const {
214 MachineLocation Location;
215 assert(MI->getNumOperands() == 4 && "Invalid no. of machine operands!");
216 // Frame address. Currently handles register +- offset only.
217 if (MI->getOperand(0).isReg() && MI->getOperand(1).isImm())
218 Location.set(MI->getOperand(0).getReg(), MI->getOperand(1).getImm());
219 else {
220 DEBUG(dbgs() << "DBG_VALUE instruction ignored! " << *MI << "\n");
221 }
222 return Location;
223}
224
Devang Patel27f5acb2011-04-21 22:48:26 +0000225/// EmitDwarfRegOp - Emit dwarf register operation.
Devang Patel0be77df2011-04-27 20:29:27 +0000226void ARMAsmPrinter::EmitDwarfRegOp(const MachineLocation &MLoc) const {
Devang Patel27f5acb2011-04-21 22:48:26 +0000227 const TargetRegisterInfo *RI = TM.getRegisterInfo();
228 if (RI->getDwarfRegNum(MLoc.getReg(), false) != -1)
Devang Patel0be77df2011-04-27 20:29:27 +0000229 AsmPrinter::EmitDwarfRegOp(MLoc);
Devang Patel27f5acb2011-04-21 22:48:26 +0000230 else {
231 unsigned Reg = MLoc.getReg();
232 if (Reg >= ARM::S0 && Reg <= ARM::S31) {
Devang Patel0a6ea832011-04-22 16:44:29 +0000233 assert(ARM::S0 + 31 == ARM::S31 && "Unexpected ARM S register numbering");
Devang Patel27f5acb2011-04-21 22:48:26 +0000234 // S registers are described as bit-pieces of a register
235 // S[2x] = DW_OP_regx(256 + (x>>1)) DW_OP_bit_piece(32, 0)
236 // S[2x+1] = DW_OP_regx(256 + (x>>1)) DW_OP_bit_piece(32, 32)
Jim Grosbach8e0c7692011-09-02 18:46:15 +0000237
Devang Patel27f5acb2011-04-21 22:48:26 +0000238 unsigned SReg = Reg - ARM::S0;
239 bool odd = SReg & 0x1;
240 unsigned Rx = 256 + (SReg >> 1);
Devang Patel27f5acb2011-04-21 22:48:26 +0000241
242 OutStreamer.AddComment("DW_OP_regx for S register");
243 EmitInt8(dwarf::DW_OP_regx);
244
245 OutStreamer.AddComment(Twine(SReg));
246 EmitULEB128(Rx);
247
248 if (odd) {
249 OutStreamer.AddComment("DW_OP_bit_piece 32 32");
250 EmitInt8(dwarf::DW_OP_bit_piece);
251 EmitULEB128(32);
252 EmitULEB128(32);
253 } else {
254 OutStreamer.AddComment("DW_OP_bit_piece 32 0");
255 EmitInt8(dwarf::DW_OP_bit_piece);
256 EmitULEB128(32);
257 EmitULEB128(0);
258 }
Devang Patel71f3f112011-04-21 23:22:35 +0000259 } else if (Reg >= ARM::Q0 && Reg <= ARM::Q15) {
Devang Patel0a6ea832011-04-22 16:44:29 +0000260 assert(ARM::Q0 + 15 == ARM::Q15 && "Unexpected ARM Q register numbering");
Devang Patel71f3f112011-04-21 23:22:35 +0000261 // Q registers Q0-Q15 are described by composing two D registers together.
Jim Grosbach8e0c7692011-09-02 18:46:15 +0000262 // Qx = DW_OP_regx(256+2x) DW_OP_piece(8) DW_OP_regx(256+2x+1)
263 // DW_OP_piece(8)
Devang Patel71f3f112011-04-21 23:22:35 +0000264
265 unsigned QReg = Reg - ARM::Q0;
266 unsigned D1 = 256 + 2 * QReg;
267 unsigned D2 = D1 + 1;
Jim Grosbach8e0c7692011-09-02 18:46:15 +0000268
Devang Patel71f3f112011-04-21 23:22:35 +0000269 OutStreamer.AddComment("DW_OP_regx for Q register: D1");
270 EmitInt8(dwarf::DW_OP_regx);
271 EmitULEB128(D1);
272 OutStreamer.AddComment("DW_OP_piece 8");
273 EmitInt8(dwarf::DW_OP_piece);
274 EmitULEB128(8);
275
276 OutStreamer.AddComment("DW_OP_regx for Q register: D2");
277 EmitInt8(dwarf::DW_OP_regx);
278 EmitULEB128(D2);
279 OutStreamer.AddComment("DW_OP_piece 8");
280 EmitInt8(dwarf::DW_OP_piece);
281 EmitULEB128(8);
Devang Patel27f5acb2011-04-21 22:48:26 +0000282 }
283 }
284}
285
Chris Lattner953ebb72010-01-27 23:58:11 +0000286void ARMAsmPrinter::EmitFunctionEntryLabel() {
Owen Anderson2fec6c52011-10-04 23:26:17 +0000287 OutStreamer.ForceCodeRegion();
288
Chris Lattner953ebb72010-01-27 23:58:11 +0000289 if (AFI->isThumbFunction()) {
Jim Grosbachce792992010-11-05 22:08:08 +0000290 OutStreamer.EmitAssemblerFlag(MCAF_Code16);
Rafael Espindola64695402011-05-16 16:17:21 +0000291 OutStreamer.EmitThumbFunc(CurrentFnSym);
Chris Lattner953ebb72010-01-27 23:58:11 +0000292 }
Jim Grosbachb0739b72010-09-02 01:02:06 +0000293
Chris Lattner953ebb72010-01-27 23:58:11 +0000294 OutStreamer.EmitLabel(CurrentFnSym);
295}
296
James Molloy34982572012-01-26 09:25:43 +0000297void ARMAsmPrinter::EmitXXStructor(const Constant *CV) {
298 uint64_t Size = TM.getTargetData()->getTypeAllocSize(CV->getType());
299 assert(Size && "C++ constructor pointer had zero size!");
300
Bill Wendling4a1ff2f2012-02-15 09:14:08 +0000301 const GlobalValue *GV = dyn_cast<GlobalValue>(CV->stripPointerCasts());
James Molloy34982572012-01-26 09:25:43 +0000302 assert(GV && "C++ constructor pointer was not a GlobalValue!");
303
304 const MCExpr *E = MCSymbolRefExpr::Create(Mang->getSymbol(GV),
305 (Subtarget->isTargetDarwin()
306 ? MCSymbolRefExpr::VK_None
307 : MCSymbolRefExpr::VK_ARM_TARGET1),
308 OutContext);
309
310 OutStreamer.EmitValue(E, Size);
311}
312
Jim Grosbach2317e402010-09-30 01:57:53 +0000313/// runOnMachineFunction - This uses the EmitInstruction()
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000314/// method to print assembly for each instruction.
315///
316bool ARMAsmPrinter::runOnMachineFunction(MachineFunction &MF) {
Evan Chenga8e29892007-01-19 07:51:42 +0000317 AFI = MF.getInfo<ARMFunctionInfo>();
Evan Cheng6d63a722008-09-18 07:27:23 +0000318 MCP = MF.getConstantPool();
Rafael Espindola4b442b52006-05-23 02:48:20 +0000319
Chris Lattnerd49fe1b2010-01-28 01:28:58 +0000320 return AsmPrinter::runOnMachineFunction(MF);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000321}
322
Evan Cheng055b0312009-06-29 07:51:04 +0000323void ARMAsmPrinter::printOperand(const MachineInstr *MI, int OpNum,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000324 raw_ostream &O, const char *Modifier) {
Evan Cheng055b0312009-06-29 07:51:04 +0000325 const MachineOperand &MO = MI->getOperand(OpNum);
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000326 unsigned TF = MO.getTargetFlags();
327
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000328 switch (MO.getType()) {
Craig Topperbc219812012-02-07 02:50:20 +0000329 default: llvm_unreachable("<unknown operand type>");
Bob Wilson5bafff32009-06-22 23:27:02 +0000330 case MachineOperand::MO_Register: {
331 unsigned Reg = MO.getReg();
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000332 assert(TargetRegisterInfo::isPhysicalRegister(Reg));
Jim Grosbach35636282010-10-06 21:22:32 +0000333 assert(!MO.getSubReg() && "Subregs should be eliminated!");
334 O << ARMInstPrinter::getRegisterName(Reg);
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000335 break;
Bob Wilson5bafff32009-06-22 23:27:02 +0000336 }
Evan Chenga8e29892007-01-19 07:51:42 +0000337 case MachineOperand::MO_Immediate: {
Evan Cheng5adb66a2009-09-28 09:14:39 +0000338 int64_t Imm = MO.getImm();
Anton Korobeynikov632606c2009-10-08 20:43:22 +0000339 O << '#';
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000340 if ((Modifier && strcmp(Modifier, "lo16") == 0) ||
Jason W Kim650b7d72011-01-12 23:21:49 +0000341 (TF == ARMII::MO_LO16))
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000342 O << ":lower16:";
343 else if ((Modifier && strcmp(Modifier, "hi16") == 0) ||
Jason W Kim650b7d72011-01-12 23:21:49 +0000344 (TF == ARMII::MO_HI16))
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000345 O << ":upper16:";
Anton Korobeynikov632606c2009-10-08 20:43:22 +0000346 O << Imm;
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000347 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000348 }
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000349 case MachineOperand::MO_MachineBasicBlock:
Chris Lattner1b2eb0e2010-03-13 21:04:28 +0000350 O << *MO.getMBB()->getSymbol();
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000351 return;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000352 case MachineOperand::MO_GlobalAddress: {
Dan Gohman46510a72010-04-15 01:51:59 +0000353 const GlobalValue *GV = MO.getGlobal();
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000354 if ((Modifier && strcmp(Modifier, "lo16") == 0) ||
355 (TF & ARMII::MO_LO16))
356 O << ":lower16:";
357 else if ((Modifier && strcmp(Modifier, "hi16") == 0) ||
358 (TF & ARMII::MO_HI16))
359 O << ":upper16:";
Chris Lattnerd62f1b42010-03-12 21:19:23 +0000360 O << *Mang->getSymbol(GV);
Anton Korobeynikov7751ad92008-11-22 16:15:34 +0000361
Chris Lattner0c08d092010-04-03 22:28:33 +0000362 printOffset(MO.getOffset(), O);
Jim Grosbach1d6111c2010-10-06 21:36:43 +0000363 if (TF == ARMII::MO_PLT)
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000364 O << "(PLT)";
Evan Chenga8e29892007-01-19 07:51:42 +0000365 break;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000366 }
Evan Chenga8e29892007-01-19 07:51:42 +0000367 case MachineOperand::MO_ExternalSymbol: {
Chris Lattner10b318b2010-01-17 21:43:43 +0000368 O << *GetExternalSymbolSymbol(MO.getSymbolName());
Jim Grosbach1d6111c2010-10-06 21:36:43 +0000369 if (TF == ARMII::MO_PLT)
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000370 O << "(PLT)";
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000371 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000372 }
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000373 case MachineOperand::MO_ConstantPoolIndex:
Chris Lattner1b46f432010-01-23 07:00:21 +0000374 O << *GetCPISymbol(MO.getIndex());
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000375 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000376 case MachineOperand::MO_JumpTableIndex:
Chris Lattner1b46f432010-01-23 07:00:21 +0000377 O << *GetJTISymbol(MO.getIndex());
Evan Chenga8e29892007-01-19 07:51:42 +0000378 break;
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000379 }
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000380}
381
Evan Cheng055b0312009-06-29 07:51:04 +0000382//===--------------------------------------------------------------------===//
383
Chris Lattner0890cf12010-01-25 19:51:38 +0000384MCSymbol *ARMAsmPrinter::
385GetARMSetPICJumpTableLabel2(unsigned uid, unsigned uid2,
386 const MachineBasicBlock *MBB) const {
387 SmallString<60> Name;
388 raw_svector_ostream(Name) << MAI->getPrivateGlobalPrefix()
Chris Lattnerbfcb0962010-01-25 19:39:52 +0000389 << getFunctionNumber() << '_' << uid << '_' << uid2
Chris Lattner0890cf12010-01-25 19:51:38 +0000390 << "_set_" << MBB->getNumber();
Chris Lattner9b97a732010-03-30 18:10:53 +0000391 return OutContext.GetOrCreateSymbol(Name.str());
Chris Lattner0890cf12010-01-25 19:51:38 +0000392}
393
394MCSymbol *ARMAsmPrinter::
395GetARMJTIPICJumpTableLabel2(unsigned uid, unsigned uid2) const {
396 SmallString<60> Name;
397 raw_svector_ostream(Name) << MAI->getPrivateGlobalPrefix() << "JTI"
Chris Lattner281e7762010-01-25 23:28:03 +0000398 << getFunctionNumber() << '_' << uid << '_' << uid2;
Chris Lattner9b97a732010-03-30 18:10:53 +0000399 return OutContext.GetOrCreateSymbol(Name.str());
Chris Lattnerbfcb0962010-01-25 19:39:52 +0000400}
401
Jim Grosbach433a5782010-09-24 20:47:58 +0000402
403MCSymbol *ARMAsmPrinter::GetARMSJLJEHLabel(void) const {
404 SmallString<60> Name;
405 raw_svector_ostream(Name) << MAI->getPrivateGlobalPrefix() << "SJLJEH"
406 << getFunctionNumber();
407 return OutContext.GetOrCreateSymbol(Name.str());
408}
409
Evan Cheng055b0312009-06-29 07:51:04 +0000410bool ARMAsmPrinter::PrintAsmOperand(const MachineInstr *MI, unsigned OpNum,
Chris Lattnerc75c0282010-04-04 05:29:35 +0000411 unsigned AsmVariant, const char *ExtraCode,
412 raw_ostream &O) {
Evan Chenga8e29892007-01-19 07:51:42 +0000413 // Does this asm operand have a single letter operand modifier?
414 if (ExtraCode && ExtraCode[0]) {
415 if (ExtraCode[1] != 0) return true; // Unknown modifier.
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000416
Evan Chenga8e29892007-01-19 07:51:42 +0000417 switch (ExtraCode[0]) {
418 default: return true; // Unknown modifier.
Bob Wilson9b4b00a2009-07-09 23:54:51 +0000419 case 'a': // Print as a memory address.
420 if (MI->getOperand(OpNum).isReg()) {
Jim Grosbach2f24c4e2010-09-30 15:25:22 +0000421 O << "["
422 << ARMInstPrinter::getRegisterName(MI->getOperand(OpNum).getReg())
423 << "]";
Bob Wilson9b4b00a2009-07-09 23:54:51 +0000424 return false;
425 }
426 // Fallthrough
427 case 'c': // Don't print "#" before an immediate operand.
Bob Wilson4f38b382009-08-21 21:58:55 +0000428 if (!MI->getOperand(OpNum).isImm())
429 return true;
Jim Grosbach2317e402010-09-30 01:57:53 +0000430 O << MI->getOperand(OpNum).getImm();
Bob Wilson8f343462009-04-06 21:46:51 +0000431 return false;
Evan Chenge21e3962007-04-04 00:13:29 +0000432 case 'P': // Print a VFP double precision register.
Evan Chengd831cda2009-12-08 23:06:22 +0000433 case 'q': // Print a NEON quad precision register.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000434 printOperand(MI, OpNum, O);
Evan Cheng23a95702007-03-08 22:42:46 +0000435 return false;
Eric Christopher0628d382011-05-24 22:10:34 +0000436 case 'y': // Print a VFP single precision register as indexed double.
437 // This uses the ordering of the alias table to get the first 'd' register
438 // that overlaps the 's' register. Also, s0 is an odd register, hence the
439 // odd modulus check below.
440 if (MI->getOperand(OpNum).isReg()) {
441 unsigned Reg = MI->getOperand(OpNum).getReg();
442 const TargetRegisterInfo *TRI = MF->getTarget().getRegisterInfo();
443 O << ARMInstPrinter::getRegisterName(TRI->getAliasSet(Reg)[0]) <<
444 (((Reg % 2) == 1) ? "[0]" : "[1]");
445 return false;
446 }
Eric Christopher4db7dec2011-05-24 23:27:13 +0000447 return true;
Eric Christopherfef50062011-05-24 22:27:43 +0000448 case 'B': // Bitwise inverse of integer or symbol without a preceding #.
Eric Christophere1739d52011-05-24 23:15:43 +0000449 if (!MI->getOperand(OpNum).isImm())
450 return true;
451 O << ~(MI->getOperand(OpNum).getImm());
452 return false;
Eric Christopherfef50062011-05-24 22:27:43 +0000453 case 'L': // The low 16 bits of an immediate constant.
Eric Christopher4db7dec2011-05-24 23:27:13 +0000454 if (!MI->getOperand(OpNum).isImm())
455 return true;
456 O << (MI->getOperand(OpNum).getImm() & 0xffff);
457 return false;
Eric Christopher3c14f242011-05-28 01:40:44 +0000458 case 'M': { // A register range suitable for LDM/STM.
459 if (!MI->getOperand(OpNum).isReg())
460 return true;
461 const MachineOperand &MO = MI->getOperand(OpNum);
462 unsigned RegBegin = MO.getReg();
463 // This takes advantage of the 2 operand-ness of ldm/stm and that we've
464 // already got the operands in registers that are operands to the
465 // inline asm statement.
Jim Grosbach8e0c7692011-09-02 18:46:15 +0000466
Eric Christopher3c14f242011-05-28 01:40:44 +0000467 O << "{" << ARMInstPrinter::getRegisterName(RegBegin);
Jim Grosbach8e0c7692011-09-02 18:46:15 +0000468
Eric Christopher3c14f242011-05-28 01:40:44 +0000469 // FIXME: The register allocator not only may not have given us the
470 // registers in sequence, but may not be in ascending registers. This
471 // will require changes in the register allocator that'll need to be
472 // propagated down here if the operands change.
473 unsigned RegOps = OpNum + 1;
474 while (MI->getOperand(RegOps).isReg()) {
Jim Grosbach8e0c7692011-09-02 18:46:15 +0000475 O << ", "
Eric Christopher3c14f242011-05-28 01:40:44 +0000476 << ARMInstPrinter::getRegisterName(MI->getOperand(RegOps).getReg());
477 RegOps++;
478 }
479
480 O << "}";
481
482 return false;
483 }
Rafael Espindolaf5ade5d2011-08-10 16:26:42 +0000484 case 'R': // The most significant register of a pair.
485 case 'Q': { // The least significant register of a pair.
486 if (OpNum == 0)
487 return true;
488 const MachineOperand &FlagsOP = MI->getOperand(OpNum - 1);
489 if (!FlagsOP.isImm())
490 return true;
491 unsigned Flags = FlagsOP.getImm();
492 unsigned NumVals = InlineAsm::getNumOperandRegisters(Flags);
493 if (NumVals != 2)
494 return true;
495 unsigned RegOp = ExtraCode[0] == 'Q' ? OpNum : OpNum + 1;
496 if (RegOp >= MI->getNumOperands())
497 return true;
498 const MachineOperand &MO = MI->getOperand(RegOp);
499 if (!MO.isReg())
500 return true;
501 unsigned Reg = MO.getReg();
502 O << ARMInstPrinter::getRegisterName(Reg);
503 return false;
504 }
505
Eric Christopherfef50062011-05-24 22:27:43 +0000506 case 'e': // The low doubleword register of a NEON quad register.
Bob Wilson9cd2b952011-12-12 21:45:15 +0000507 case 'f': { // The high doubleword register of a NEON quad register.
508 if (!MI->getOperand(OpNum).isReg())
509 return true;
510 unsigned Reg = MI->getOperand(OpNum).getReg();
511 if (!ARM::QPRRegClass.contains(Reg))
512 return true;
513 const TargetRegisterInfo *TRI = MF->getTarget().getRegisterInfo();
514 unsigned SubReg = TRI->getSubReg(Reg, ExtraCode[0] == 'e' ?
515 ARM::dsub_0 : ARM::dsub_1);
516 O << ARMInstPrinter::getRegisterName(SubReg);
517 return false;
518 }
519
520 // These modifiers are not yet supported.
Eric Christopherfef50062011-05-24 22:27:43 +0000521 case 'h': // A range of VFP/NEON registers suitable for VLD1/VST1.
Eric Christopherfef50062011-05-24 22:27:43 +0000522 case 'H': // The highest-numbered register of a pair.
Bob Wilsond984eb62010-05-27 20:23:42 +0000523 return true;
Evan Cheng84f60b72010-05-27 22:08:38 +0000524 }
Evan Chenga8e29892007-01-19 07:51:42 +0000525 }
Jim Grosbache9952212009-09-04 01:38:51 +0000526
Chris Lattner35c33bd2010-04-04 04:47:45 +0000527 printOperand(MI, OpNum, O);
Evan Chenga8e29892007-01-19 07:51:42 +0000528 return false;
529}
530
Bob Wilson224c2442009-05-19 05:53:42 +0000531bool ARMAsmPrinter::PrintAsmMemoryOperand(const MachineInstr *MI,
Evan Cheng055b0312009-06-29 07:51:04 +0000532 unsigned OpNum, unsigned AsmVariant,
Chris Lattnerc75c0282010-04-04 05:29:35 +0000533 const char *ExtraCode,
534 raw_ostream &O) {
Eric Christopher8f894632011-05-25 20:51:58 +0000535 // Does this asm operand have a single letter operand modifier?
536 if (ExtraCode && ExtraCode[0]) {
537 if (ExtraCode[1] != 0) return true; // Unknown modifier.
Jim Grosbach8e0c7692011-09-02 18:46:15 +0000538
Eric Christopher8f894632011-05-25 20:51:58 +0000539 switch (ExtraCode[0]) {
Eric Christopher32bfb2c2011-05-26 18:22:26 +0000540 case 'A': // A memory operand for a VLD1/VST1 instruction.
Eric Christopher8f894632011-05-25 20:51:58 +0000541 default: return true; // Unknown modifier.
542 case 'm': // The base register of a memory operand.
543 if (!MI->getOperand(OpNum).isReg())
544 return true;
545 O << ARMInstPrinter::getRegisterName(MI->getOperand(OpNum).getReg());
546 return false;
547 }
548 }
Jim Grosbach8e0c7692011-09-02 18:46:15 +0000549
Bob Wilson765cc0b2009-10-13 20:50:28 +0000550 const MachineOperand &MO = MI->getOperand(OpNum);
551 assert(MO.isReg() && "unexpected inline asm memory operand");
Jim Grosbach2317e402010-09-30 01:57:53 +0000552 O << "[" << ARMInstPrinter::getRegisterName(MO.getReg()) << "]";
Bob Wilson224c2442009-05-19 05:53:42 +0000553 return false;
554}
555
Bob Wilson812209a2009-09-30 22:06:26 +0000556void ARMAsmPrinter::EmitStartOfAsmFile(Module &M) {
Bob Wilson0fb34682009-09-30 00:23:42 +0000557 if (Subtarget->isTargetDarwin()) {
558 Reloc::Model RelocM = TM.getRelocationModel();
559 if (RelocM == Reloc::PIC_ || RelocM == Reloc::DynamicNoPIC) {
560 // Declare all the text sections up front (before the DWARF sections
561 // emitted by AsmPrinter::doInitialization) so the assembler will keep
562 // them together at the beginning of the object file. This helps
563 // avoid out-of-range branches that are due a fundamental limitation of
564 // the way symbol offsets are encoded with the current Darwin ARM
565 // relocations.
Jim Grosbachb0739b72010-09-02 01:02:06 +0000566 const TargetLoweringObjectFileMachO &TLOFMacho =
Dan Gohman0d805c32010-04-17 16:44:48 +0000567 static_cast<const TargetLoweringObjectFileMachO &>(
568 getObjFileLowering());
Bob Wilson29e06692009-09-30 22:25:37 +0000569 OutStreamer.SwitchSection(TLOFMacho.getTextSection());
570 OutStreamer.SwitchSection(TLOFMacho.getTextCoalSection());
571 OutStreamer.SwitchSection(TLOFMacho.getConstTextCoalSection());
572 if (RelocM == Reloc::DynamicNoPIC) {
573 const MCSection *sect =
Chris Lattner22772212010-04-08 20:40:11 +0000574 OutContext.getMachOSection("__TEXT", "__symbol_stub4",
575 MCSectionMachO::S_SYMBOL_STUBS,
576 12, SectionKind::getText());
Bob Wilson29e06692009-09-30 22:25:37 +0000577 OutStreamer.SwitchSection(sect);
578 } else {
579 const MCSection *sect =
Chris Lattner22772212010-04-08 20:40:11 +0000580 OutContext.getMachOSection("__TEXT", "__picsymbolstub4",
581 MCSectionMachO::S_SYMBOL_STUBS,
582 16, SectionKind::getText());
Bob Wilson29e06692009-09-30 22:25:37 +0000583 OutStreamer.SwitchSection(sect);
584 }
Bob Wilson63db5942010-07-30 19:55:47 +0000585 const MCSection *StaticInitSect =
586 OutContext.getMachOSection("__TEXT", "__StaticInit",
587 MCSectionMachO::S_REGULAR |
588 MCSectionMachO::S_ATTR_PURE_INSTRUCTIONS,
589 SectionKind::getText());
590 OutStreamer.SwitchSection(StaticInitSect);
Bob Wilson0fb34682009-09-30 00:23:42 +0000591 }
592 }
593
Jim Grosbache5165492009-11-09 00:11:35 +0000594 // Use unified assembler syntax.
Jason W Kimafd1cc22010-09-30 02:45:56 +0000595 OutStreamer.EmitAssemblerFlag(MCAF_SyntaxUnified);
Anton Korobeynikovd61eca52009-06-17 23:43:18 +0000596
Anton Korobeynikov88ce6672009-05-23 19:51:20 +0000597 // Emit ARM Build Attributes
Evan Cheng07043272012-02-21 20:46:00 +0000598 if (Subtarget->isTargetELF())
Jason W Kimdef9ac42010-10-06 22:36:46 +0000599 emitAttributes();
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000600}
601
Anton Korobeynikov0f3cc652008-08-07 09:54:23 +0000602
Chris Lattner4a071d62009-10-19 17:59:19 +0000603void ARMAsmPrinter::EmitEndOfAsmFile(Module &M) {
Evan Cheng5be54b02007-01-19 19:25:36 +0000604 if (Subtarget->isTargetDarwin()) {
Chris Lattnerf61159b2009-08-03 22:18:15 +0000605 // All darwin targets use mach-o.
Dan Gohman0d805c32010-04-17 16:44:48 +0000606 const TargetLoweringObjectFileMachO &TLOFMacho =
607 static_cast<const TargetLoweringObjectFileMachO &>(getObjFileLowering());
Chris Lattnerb0f294c2009-10-19 18:38:33 +0000608 MachineModuleInfoMachO &MMIMacho =
609 MMI->getObjFileInfo<MachineModuleInfoMachO>();
Jim Grosbache9952212009-09-04 01:38:51 +0000610
Evan Chenga8e29892007-01-19 07:51:42 +0000611 // Output non-lazy-pointers for external and common global variables.
Chris Lattnerb0f294c2009-10-19 18:38:33 +0000612 MachineModuleInfoMachO::SymbolListTy Stubs = MMIMacho.GetGVStubList();
Bill Wendlingcebae362010-03-10 22:34:10 +0000613
Chris Lattnerb0f294c2009-10-19 18:38:33 +0000614 if (!Stubs.empty()) {
Chris Lattnerff4bc462009-08-10 01:39:42 +0000615 // Switch with ".non_lazy_symbol_pointer" directive.
Chris Lattner6c2f9e12009-08-19 05:49:37 +0000616 OutStreamer.SwitchSection(TLOFMacho.getNonLazySymbolPointerSection());
Chris Lattnerc076a972009-08-10 18:01:34 +0000617 EmitAlignment(2);
Chris Lattnerb0f294c2009-10-19 18:38:33 +0000618 for (unsigned i = 0, e = Stubs.size(); i != e; ++i) {
Bill Wendlingbecd83e2010-03-09 00:40:17 +0000619 // L_foo$stub:
620 OutStreamer.EmitLabel(Stubs[i].first);
621 // .indirect_symbol _foo
Bill Wendling52a50e52010-03-11 01:18:13 +0000622 MachineModuleInfoImpl::StubValueTy &MCSym = Stubs[i].second;
623 OutStreamer.EmitSymbolAttribute(MCSym.getPointer(),MCSA_IndirectSymbol);
Bill Wendlingcf6f28d2010-03-09 00:43:34 +0000624
Bill Wendling52a50e52010-03-11 01:18:13 +0000625 if (MCSym.getInt())
Bill Wendlingcf6f28d2010-03-09 00:43:34 +0000626 // External to current translation unit.
627 OutStreamer.EmitIntValue(0, 4/*size*/, 0/*addrspace*/);
628 else
629 // Internal to current translation unit.
Bill Wendling5e1b55d2010-03-31 18:47:10 +0000630 //
Jim Grosbach1b935a32010-09-22 16:45:13 +0000631 // When we place the LSDA into the TEXT section, the type info
632 // pointers need to be indirect and pc-rel. We accomplish this by
633 // using NLPs; however, sometimes the types are local to the file.
634 // We need to fill in the value for the NLP in those cases.
Bill Wendling52a50e52010-03-11 01:18:13 +0000635 OutStreamer.EmitValue(MCSymbolRefExpr::Create(MCSym.getPointer(),
636 OutContext),
Bill Wendlingcf6f28d2010-03-09 00:43:34 +0000637 4/*size*/, 0/*addrspace*/);
Evan Chengae94e592008-12-05 01:06:39 +0000638 }
Bill Wendlingbecd83e2010-03-09 00:40:17 +0000639
640 Stubs.clear();
641 OutStreamer.AddBlankLine();
Evan Chenga8e29892007-01-19 07:51:42 +0000642 }
643
Chris Lattnere4d9ea82009-10-19 18:44:38 +0000644 Stubs = MMIMacho.GetHiddenGVStubList();
645 if (!Stubs.empty()) {
Chris Lattner6c2f9e12009-08-19 05:49:37 +0000646 OutStreamer.SwitchSection(getObjFileLowering().getDataSection());
Chris Lattnerf3231de2009-08-10 18:02:16 +0000647 EmitAlignment(2);
Bill Wendlingbecd83e2010-03-09 00:40:17 +0000648 for (unsigned i = 0, e = Stubs.size(); i != e; ++i) {
649 // L_foo$stub:
650 OutStreamer.EmitLabel(Stubs[i].first);
651 // .long _foo
Bill Wendlingcebae362010-03-10 22:34:10 +0000652 OutStreamer.EmitValue(MCSymbolRefExpr::
653 Create(Stubs[i].second.getPointer(),
654 OutContext),
Bill Wendlingbecd83e2010-03-09 00:40:17 +0000655 4/*size*/, 0/*addrspace*/);
656 }
Bill Wendlingcf6f28d2010-03-09 00:43:34 +0000657
658 Stubs.clear();
659 OutStreamer.AddBlankLine();
Evan Chengae94e592008-12-05 01:06:39 +0000660 }
661
Evan Chenga8e29892007-01-19 07:51:42 +0000662 // Funny Darwin hack: This flag tells the linker that no global symbols
663 // contain code that falls through to other global symbols (e.g. the obvious
664 // implementation of multiple entry points). If this doesn't occur, the
665 // linker can safely perform dead code stripping. Since LLVM never
666 // generates code that does this, it is always safe to set.
Chris Lattnera5ad93a2010-01-23 06:39:22 +0000667 OutStreamer.EmitAssemblerFlag(MCAF_SubsectionsViaSymbols);
Rafael Espindolab01c4bb2006-07-27 11:38:51 +0000668 }
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000669}
Anton Korobeynikov0bd89712008-08-17 13:55:10 +0000670
Chris Lattner97f06932009-10-19 20:20:46 +0000671//===----------------------------------------------------------------------===//
Jason W Kimdef9ac42010-10-06 22:36:46 +0000672// Helper routines for EmitStartOfAsmFile() and EmitEndOfAsmFile()
673// FIXME:
674// The following seem like one-off assembler flags, but they actually need
Jim Grosbachfa7fb642010-10-06 22:46:47 +0000675// to appear in the .ARM.attributes section in ELF.
Jason W Kimdef9ac42010-10-06 22:36:46 +0000676// Instead of subclassing the MCELFStreamer, we do the work here.
677
678void ARMAsmPrinter::emitAttributes() {
Jim Grosbachfa7fb642010-10-06 22:46:47 +0000679
Jason W Kim17b443d2010-10-11 23:01:44 +0000680 emitARMAttributeSection();
681
Renato Golin728ff0d2011-02-28 22:04:27 +0000682 /* GAS expect .fpu to be emitted, regardless of VFP build attribute */
683 bool emitFPU = false;
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000684 AttributeEmitter *AttrEmitter;
Renato Golin728ff0d2011-02-28 22:04:27 +0000685 if (OutStreamer.hasRawTextSupport()) {
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000686 AttrEmitter = new AsmAttributeEmitter(OutStreamer);
Renato Golin728ff0d2011-02-28 22:04:27 +0000687 emitFPU = true;
688 } else {
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000689 MCObjectStreamer &O = static_cast<MCObjectStreamer&>(OutStreamer);
690 AttrEmitter = new ObjectAttributeEmitter(O);
691 }
692
693 AttrEmitter->MaybeSwitchVendor("aeabi");
694
Jason W Kimdef9ac42010-10-06 22:36:46 +0000695 std::string CPUString = Subtarget->getCPUString();
Jason W Kimf009a962011-02-07 00:49:53 +0000696
697 if (CPUString == "cortex-a8" ||
698 Subtarget->isCortexA8()) {
Jason W Kimc046d642011-02-07 19:07:11 +0000699 AttrEmitter->EmitTextAttribute(ARMBuildAttrs::CPU_name, "cortex-a8");
Jason W Kimf009a962011-02-07 00:49:53 +0000700 AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch, ARMBuildAttrs::v7);
701 AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch_profile,
702 ARMBuildAttrs::ApplicationProfile);
703 AttrEmitter->EmitAttribute(ARMBuildAttrs::ARM_ISA_use,
704 ARMBuildAttrs::Allowed);
705 AttrEmitter->EmitAttribute(ARMBuildAttrs::THUMB_ISA_use,
706 ARMBuildAttrs::AllowThumb32);
707 // Fixme: figure out when this is emitted.
708 //AttrEmitter->EmitAttribute(ARMBuildAttrs::WMMX_arch,
709 // ARMBuildAttrs::AllowWMMXv1);
710 //
711
712 /// ADD additional Else-cases here!
Rafael Espindolab8adb8a2011-05-20 20:10:34 +0000713 } else if (CPUString == "xscale") {
714 AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch, ARMBuildAttrs::v5TEJ);
715 AttrEmitter->EmitAttribute(ARMBuildAttrs::ARM_ISA_use,
716 ARMBuildAttrs::Allowed);
717 AttrEmitter->EmitAttribute(ARMBuildAttrs::THUMB_ISA_use,
718 ARMBuildAttrs::Allowed);
Jason W Kimf009a962011-02-07 00:49:53 +0000719 } else if (CPUString == "generic") {
Dale Johannesen7179d1e2010-11-08 19:17:22 +0000720 // FIXME: Why these defaults?
721 AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch, ARMBuildAttrs::v4T);
Jason W Kimf009a962011-02-07 00:49:53 +0000722 AttrEmitter->EmitAttribute(ARMBuildAttrs::ARM_ISA_use,
723 ARMBuildAttrs::Allowed);
724 AttrEmitter->EmitAttribute(ARMBuildAttrs::THUMB_ISA_use,
725 ARMBuildAttrs::Allowed);
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000726 }
Jason W Kimdef9ac42010-10-06 22:36:46 +0000727
Renato Goline89a0532011-03-02 21:20:09 +0000728 if (Subtarget->hasNEON() && emitFPU) {
Renato Golin728ff0d2011-02-28 22:04:27 +0000729 /* NEON is not exactly a VFP architecture, but GAS emit one of
Anton Korobeynikov4b4e6222012-01-22 12:07:33 +0000730 * neon/neon-vfpv4/vfpv3/vfpv2 for .fpu parameters */
Sebastian Pop74bebde2012-03-05 17:39:52 +0000731 if (Subtarget->hasNEON2())
Anton Korobeynikov4b4e6222012-01-22 12:07:33 +0000732 AttrEmitter->EmitTextAttribute(ARMBuildAttrs::Advanced_SIMD_arch, "neon-vfpv4");
733 else
Sebastian Pop74bebde2012-03-05 17:39:52 +0000734 AttrEmitter->EmitTextAttribute(ARMBuildAttrs::Advanced_SIMD_arch, "neon");
Renato Golin728ff0d2011-02-28 22:04:27 +0000735 /* If emitted for NEON, omit from VFP below, since you can have both
736 * NEON and VFP in build attributes but only one .fpu */
737 emitFPU = false;
738 }
739
Anton Korobeynikov4b4e6222012-01-22 12:07:33 +0000740 /* VFPv4 + .fpu */
741 if (Subtarget->hasVFP4()) {
742 AttrEmitter->EmitAttribute(ARMBuildAttrs::VFP_arch,
743 ARMBuildAttrs::AllowFPv4A);
744 if (emitFPU)
745 AttrEmitter->EmitTextAttribute(ARMBuildAttrs::VFP_arch, "vfpv4");
746
Renato Golin728ff0d2011-02-28 22:04:27 +0000747 /* VFPv3 + .fpu */
Anton Korobeynikov4b4e6222012-01-22 12:07:33 +0000748 } else if (Subtarget->hasVFP3()) {
Renato Golin728ff0d2011-02-28 22:04:27 +0000749 AttrEmitter->EmitAttribute(ARMBuildAttrs::VFP_arch,
750 ARMBuildAttrs::AllowFPv3A);
751 if (emitFPU)
752 AttrEmitter->EmitTextAttribute(ARMBuildAttrs::VFP_arch, "vfpv3");
753
754 /* VFPv2 + .fpu */
755 } else if (Subtarget->hasVFP2()) {
Jason W Kimf009a962011-02-07 00:49:53 +0000756 AttrEmitter->EmitAttribute(ARMBuildAttrs::VFP_arch,
757 ARMBuildAttrs::AllowFPv2);
Renato Golin728ff0d2011-02-28 22:04:27 +0000758 if (emitFPU)
759 AttrEmitter->EmitTextAttribute(ARMBuildAttrs::VFP_arch, "vfpv2");
760 }
761
762 /* TODO: ARMBuildAttrs::Allowed is not completely accurate,
Cameron Zwarich375db7f2011-07-07 08:28:52 +0000763 * since NEON can have 1 (allowed) or 2 (MAC operations) */
Renato Golin728ff0d2011-02-28 22:04:27 +0000764 if (Subtarget->hasNEON()) {
765 AttrEmitter->EmitAttribute(ARMBuildAttrs::Advanced_SIMD_arch,
766 ARMBuildAttrs::Allowed);
767 }
Jason W Kimdef9ac42010-10-06 22:36:46 +0000768
769 // Signal various FP modes.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000770 if (!TM.Options.UnsafeFPMath) {
Jason W Kimf009a962011-02-07 00:49:53 +0000771 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_FP_denormal,
772 ARMBuildAttrs::Allowed);
773 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_FP_exceptions,
774 ARMBuildAttrs::Allowed);
Jason W Kimdef9ac42010-10-06 22:36:46 +0000775 }
776
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000777 if (TM.Options.NoInfsFPMath && TM.Options.NoNaNsFPMath)
Jason W Kimf009a962011-02-07 00:49:53 +0000778 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_FP_number_model,
779 ARMBuildAttrs::Allowed);
Jason W Kimdef9ac42010-10-06 22:36:46 +0000780 else
Jason W Kimf009a962011-02-07 00:49:53 +0000781 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_FP_number_model,
782 ARMBuildAttrs::AllowIEE754);
Jason W Kimdef9ac42010-10-06 22:36:46 +0000783
Jason W Kimf009a962011-02-07 00:49:53 +0000784 // FIXME: add more flags to ARMBuildAttrs.h
Jason W Kimdef9ac42010-10-06 22:36:46 +0000785 // 8-bytes alignment stuff.
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000786 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_align8_needed, 1);
787 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_align8_preserved, 1);
Jason W Kimdef9ac42010-10-06 22:36:46 +0000788
789 // Hard float. Use both S and D registers and conform to AAPCS-VFP.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000790 if (Subtarget->isAAPCS_ABI() && TM.Options.FloatABIType == FloatABI::Hard) {
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000791 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_HardFP_use, 3);
792 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_VFP_args, 1);
Jason W Kimdef9ac42010-10-06 22:36:46 +0000793 }
794 // FIXME: Should we signal R9 usage?
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000795
Jason W Kimf009a962011-02-07 00:49:53 +0000796 if (Subtarget->hasDivide())
797 AttrEmitter->EmitAttribute(ARMBuildAttrs::DIV_use, 1);
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000798
799 AttrEmitter->Finish();
800 delete AttrEmitter;
Jason W Kimdef9ac42010-10-06 22:36:46 +0000801}
802
Jason W Kim17b443d2010-10-11 23:01:44 +0000803void ARMAsmPrinter::emitARMAttributeSection() {
804 // <format-version>
805 // [ <section-length> "vendor-name"
806 // [ <file-tag> <size> <attribute>*
807 // | <section-tag> <size> <section-number>* 0 <attribute>*
808 // | <symbol-tag> <size> <symbol-number>* 0 <attribute>*
809 // ]+
810 // ]*
811
812 if (OutStreamer.hasRawTextSupport())
813 return;
814
815 const ARMElfTargetObjectFile &TLOFELF =
816 static_cast<const ARMElfTargetObjectFile &>
817 (getObjFileLowering());
818
819 OutStreamer.SwitchSection(TLOFELF.getAttributesSection());
Jason W Kim17b443d2010-10-11 23:01:44 +0000820
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000821 // Format version
822 OutStreamer.EmitIntValue(0x41, 1);
Jason W Kim17b443d2010-10-11 23:01:44 +0000823}
824
Jason W Kimdef9ac42010-10-06 22:36:46 +0000825//===----------------------------------------------------------------------===//
Chris Lattner97f06932009-10-19 20:20:46 +0000826
Jim Grosbach988ce092010-09-18 00:05:05 +0000827static MCSymbol *getPICLabel(const char *Prefix, unsigned FunctionNumber,
828 unsigned LabelId, MCContext &Ctx) {
829
830 MCSymbol *Label = Ctx.GetOrCreateSymbol(Twine(Prefix)
831 + "PC" + Twine(FunctionNumber) + "_" + Twine(LabelId));
832 return Label;
833}
834
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000835static MCSymbolRefExpr::VariantKind
836getModifierVariantKind(ARMCP::ARMCPModifier Modifier) {
837 switch (Modifier) {
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000838 case ARMCP::no_modifier: return MCSymbolRefExpr::VK_None;
839 case ARMCP::TLSGD: return MCSymbolRefExpr::VK_ARM_TLSGD;
840 case ARMCP::TPOFF: return MCSymbolRefExpr::VK_ARM_TPOFF;
841 case ARMCP::GOTTPOFF: return MCSymbolRefExpr::VK_ARM_GOTTPOFF;
842 case ARMCP::GOT: return MCSymbolRefExpr::VK_ARM_GOT;
843 case ARMCP::GOTOFF: return MCSymbolRefExpr::VK_ARM_GOTOFF;
844 }
David Blaikie4d6ccb52012-01-20 21:51:11 +0000845 llvm_unreachable("Invalid ARMCPModifier!");
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000846}
847
Evan Cheng5de5d4b2011-01-17 08:03:18 +0000848MCSymbol *ARMAsmPrinter::GetARMGVSymbol(const GlobalValue *GV) {
849 bool isIndirect = Subtarget->isTargetDarwin() &&
850 Subtarget->GVIsIndirectSymbol(GV, TM.getRelocationModel());
851 if (!isIndirect)
852 return Mang->getSymbol(GV);
853
854 // FIXME: Remove this when Darwin transition to @GOT like syntax.
855 MCSymbol *MCSym = GetSymbolWithGlobalValueBase(GV, "$non_lazy_ptr");
856 MachineModuleInfoMachO &MMIMachO =
857 MMI->getObjFileInfo<MachineModuleInfoMachO>();
858 MachineModuleInfoImpl::StubValueTy &StubSym =
859 GV->hasHiddenVisibility() ? MMIMachO.getHiddenGVStubEntry(MCSym) :
860 MMIMachO.getGVStubEntry(MCSym);
861 if (StubSym.getPointer() == 0)
862 StubSym = MachineModuleInfoImpl::
863 StubValueTy(Mang->getSymbol(GV), !GV->hasInternalLinkage());
864 return MCSym;
865}
866
Jim Grosbach5df08d82010-11-09 18:45:04 +0000867void ARMAsmPrinter::
868EmitMachineConstantPoolValue(MachineConstantPoolValue *MCPV) {
869 int Size = TM.getTargetData()->getTypeAllocSize(MCPV->getType());
870
871 ARMConstantPoolValue *ACPV = static_cast<ARMConstantPoolValue*>(MCPV);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000872
Jim Grosbach7c7ddb22010-11-10 17:59:10 +0000873 MCSymbol *MCSym;
Jim Grosbach5df08d82010-11-09 18:45:04 +0000874 if (ACPV->isLSDA()) {
Jim Grosbach7c7ddb22010-11-10 17:59:10 +0000875 SmallString<128> Str;
876 raw_svector_ostream OS(Str);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000877 OS << MAI->getPrivateGlobalPrefix() << "_LSDA_" << getFunctionNumber();
Jim Grosbach7c7ddb22010-11-10 17:59:10 +0000878 MCSym = OutContext.GetOrCreateSymbol(OS.str());
Jim Grosbach5df08d82010-11-09 18:45:04 +0000879 } else if (ACPV->isBlockAddress()) {
Bill Wendling5bb77992011-10-01 08:00:54 +0000880 const BlockAddress *BA =
881 cast<ARMConstantPoolConstant>(ACPV)->getBlockAddress();
882 MCSym = GetBlockAddressSymbol(BA);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000883 } else if (ACPV->isGlobalValue()) {
Bill Wendling5bb77992011-10-01 08:00:54 +0000884 const GlobalValue *GV = cast<ARMConstantPoolConstant>(ACPV)->getGV();
Evan Cheng5de5d4b2011-01-17 08:03:18 +0000885 MCSym = GetARMGVSymbol(GV);
Bill Wendlinge00897c2011-09-29 23:50:42 +0000886 } else if (ACPV->isMachineBasicBlock()) {
Bill Wendling3320f2a2011-10-01 09:30:42 +0000887 const MachineBasicBlock *MBB = cast<ARMConstantPoolMBB>(ACPV)->getMBB();
Bill Wendlinge00897c2011-09-29 23:50:42 +0000888 MCSym = MBB->getSymbol();
Jim Grosbach5df08d82010-11-09 18:45:04 +0000889 } else {
890 assert(ACPV->isExtSymbol() && "unrecognized constant pool value");
Bill Wendlingfe31e672011-10-01 08:58:29 +0000891 const char *Sym = cast<ARMConstantPoolSymbol>(ACPV)->getSymbol();
892 MCSym = GetExternalSymbolSymbol(Sym);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000893 }
894
895 // Create an MCSymbol for the reference.
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000896 const MCExpr *Expr =
897 MCSymbolRefExpr::Create(MCSym, getModifierVariantKind(ACPV->getModifier()),
898 OutContext);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000899
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000900 if (ACPV->getPCAdjustment()) {
901 MCSymbol *PCLabel = getPICLabel(MAI->getPrivateGlobalPrefix(),
902 getFunctionNumber(),
903 ACPV->getLabelId(),
904 OutContext);
905 const MCExpr *PCRelExpr = MCSymbolRefExpr::Create(PCLabel, OutContext);
906 PCRelExpr =
907 MCBinaryExpr::CreateAdd(PCRelExpr,
908 MCConstantExpr::Create(ACPV->getPCAdjustment(),
909 OutContext),
910 OutContext);
911 if (ACPV->mustAddCurrentAddress()) {
912 // We want "(<expr> - .)", but MC doesn't have a concept of the '.'
913 // label, so just emit a local label end reference that instead.
914 MCSymbol *DotSym = OutContext.CreateTempSymbol();
915 OutStreamer.EmitLabel(DotSym);
916 const MCExpr *DotExpr = MCSymbolRefExpr::Create(DotSym, OutContext);
917 PCRelExpr = MCBinaryExpr::CreateSub(PCRelExpr, DotExpr, OutContext);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000918 }
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000919 Expr = MCBinaryExpr::CreateSub(Expr, PCRelExpr, OutContext);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000920 }
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000921 OutStreamer.EmitValue(Expr, Size);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000922}
923
Jim Grosbacha2244cb2010-09-22 17:39:48 +0000924void ARMAsmPrinter::EmitJumpTable(const MachineInstr *MI) {
925 unsigned Opcode = MI->getOpcode();
926 int OpNum = 1;
927 if (Opcode == ARM::BR_JTadd)
928 OpNum = 2;
929 else if (Opcode == ARM::BR_JTm)
930 OpNum = 3;
931
932 const MachineOperand &MO1 = MI->getOperand(OpNum);
933 const MachineOperand &MO2 = MI->getOperand(OpNum+1); // Unique Id
934 unsigned JTI = MO1.getIndex();
935
Owen Anderson2fec6c52011-10-04 23:26:17 +0000936 // Tag the jump table appropriately for precise disassembly.
937 OutStreamer.EmitJumpTable32Region();
938
Jim Grosbacha2244cb2010-09-22 17:39:48 +0000939 // Emit a label for the jump table.
940 MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel2(JTI, MO2.getImm());
941 OutStreamer.EmitLabel(JTISymbol);
942
943 // Emit each entry of the table.
944 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
945 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
946 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
947
948 for (unsigned i = 0, e = JTBBs.size(); i != e; ++i) {
949 MachineBasicBlock *MBB = JTBBs[i];
950 // Construct an MCExpr for the entry. We want a value of the form:
951 // (BasicBlockAddr - TableBeginAddr)
952 //
953 // For example, a table with entries jumping to basic blocks BB0 and BB1
954 // would look like:
955 // LJTI_0_0:
956 // .word (LBB0 - LJTI_0_0)
957 // .word (LBB1 - LJTI_0_0)
958 const MCExpr *Expr = MCSymbolRefExpr::Create(MBB->getSymbol(), OutContext);
959
960 if (TM.getRelocationModel() == Reloc::PIC_)
961 Expr = MCBinaryExpr::CreateSub(Expr, MCSymbolRefExpr::Create(JTISymbol,
962 OutContext),
963 OutContext);
Jim Grosbachde982732011-08-31 22:23:09 +0000964 // If we're generating a table of Thumb addresses in static relocation
965 // model, we need to add one to keep interworking correctly.
966 else if (AFI->isThumbFunction())
967 Expr = MCBinaryExpr::CreateAdd(Expr, MCConstantExpr::Create(1,OutContext),
968 OutContext);
Jim Grosbacha2244cb2010-09-22 17:39:48 +0000969 OutStreamer.EmitValue(Expr, 4);
970 }
971}
972
Jim Grosbach882ef2b2010-09-21 23:28:16 +0000973void ARMAsmPrinter::EmitJump2Table(const MachineInstr *MI) {
974 unsigned Opcode = MI->getOpcode();
975 int OpNum = (Opcode == ARM::t2BR_JT) ? 2 : 1;
976 const MachineOperand &MO1 = MI->getOperand(OpNum);
977 const MachineOperand &MO2 = MI->getOperand(OpNum+1); // Unique Id
978 unsigned JTI = MO1.getIndex();
979
980 // Emit a label for the jump table.
Owen Anderson2fec6c52011-10-04 23:26:17 +0000981 if (MI->getOpcode() == ARM::t2TBB_JT) {
982 OutStreamer.EmitJumpTable8Region();
983 } else if (MI->getOpcode() == ARM::t2TBH_JT) {
984 OutStreamer.EmitJumpTable16Region();
985 } else {
986 OutStreamer.EmitJumpTable32Region();
987 }
988
Jim Grosbach882ef2b2010-09-21 23:28:16 +0000989 MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel2(JTI, MO2.getImm());
990 OutStreamer.EmitLabel(JTISymbol);
991
992 // Emit each entry of the table.
993 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
994 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
995 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
Jim Grosbach205a5fa2010-09-22 17:15:35 +0000996 unsigned OffsetWidth = 4;
Jim Grosbachd092a872010-11-29 21:28:32 +0000997 if (MI->getOpcode() == ARM::t2TBB_JT)
Jim Grosbach205a5fa2010-09-22 17:15:35 +0000998 OffsetWidth = 1;
Jim Grosbachd092a872010-11-29 21:28:32 +0000999 else if (MI->getOpcode() == ARM::t2TBH_JT)
Jim Grosbach205a5fa2010-09-22 17:15:35 +00001000 OffsetWidth = 2;
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001001
1002 for (unsigned i = 0, e = JTBBs.size(); i != e; ++i) {
1003 MachineBasicBlock *MBB = JTBBs[i];
Jim Grosbach205a5fa2010-09-22 17:15:35 +00001004 const MCExpr *MBBSymbolExpr = MCSymbolRefExpr::Create(MBB->getSymbol(),
1005 OutContext);
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001006 // If this isn't a TBB or TBH, the entries are direct branch instructions.
Jim Grosbach205a5fa2010-09-22 17:15:35 +00001007 if (OffsetWidth == 4) {
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001008 MCInst BrInst;
1009 BrInst.setOpcode(ARM::t2B);
Jim Grosbach205a5fa2010-09-22 17:15:35 +00001010 BrInst.addOperand(MCOperand::CreateExpr(MBBSymbolExpr));
Owen Anderson51f6a7a2011-09-09 21:48:23 +00001011 BrInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1012 BrInst.addOperand(MCOperand::CreateReg(0));
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001013 OutStreamer.EmitInstruction(BrInst);
1014 continue;
1015 }
1016 // Otherwise it's an offset from the dispatch instruction. Construct an
Jim Grosbach205a5fa2010-09-22 17:15:35 +00001017 // MCExpr for the entry. We want a value of the form:
1018 // (BasicBlockAddr - TableBeginAddr) / 2
1019 //
1020 // For example, a TBB table with entries jumping to basic blocks BB0 and BB1
1021 // would look like:
1022 // LJTI_0_0:
1023 // .byte (LBB0 - LJTI_0_0) / 2
1024 // .byte (LBB1 - LJTI_0_0) / 2
1025 const MCExpr *Expr =
1026 MCBinaryExpr::CreateSub(MBBSymbolExpr,
1027 MCSymbolRefExpr::Create(JTISymbol, OutContext),
1028 OutContext);
1029 Expr = MCBinaryExpr::CreateDiv(Expr, MCConstantExpr::Create(2, OutContext),
1030 OutContext);
1031 OutStreamer.EmitValue(Expr, OffsetWidth);
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001032 }
1033}
1034
Jim Grosbach2d0f53b2010-09-28 17:05:56 +00001035void ARMAsmPrinter::PrintDebugValueComment(const MachineInstr *MI,
1036 raw_ostream &OS) {
1037 unsigned NOps = MI->getNumOperands();
1038 assert(NOps==4);
1039 OS << '\t' << MAI->getCommentString() << "DEBUG_VALUE: ";
1040 // cast away const; DIetc do not take const operands for some reason.
1041 DIVariable V(const_cast<MDNode *>(MI->getOperand(NOps-1).getMetadata()));
1042 OS << V.getName();
1043 OS << " <- ";
1044 // Frame address. Currently handles register +- offset only.
1045 assert(MI->getOperand(0).isReg() && MI->getOperand(1).isImm());
1046 OS << '['; printOperand(MI, 0, OS); OS << '+'; printOperand(MI, 1, OS);
1047 OS << ']';
1048 OS << "+";
1049 printOperand(MI, NOps-2, OS);
1050}
1051
Jim Grosbach40edf732010-12-14 21:10:47 +00001052static void populateADROperands(MCInst &Inst, unsigned Dest,
1053 const MCSymbol *Label,
1054 unsigned pred, unsigned ccreg,
1055 MCContext &Ctx) {
1056 const MCExpr *SymbolExpr = MCSymbolRefExpr::Create(Label, Ctx);
1057 Inst.addOperand(MCOperand::CreateReg(Dest));
1058 Inst.addOperand(MCOperand::CreateExpr(SymbolExpr));
1059 // Add predicate operands.
1060 Inst.addOperand(MCOperand::CreateImm(pred));
1061 Inst.addOperand(MCOperand::CreateReg(ccreg));
1062}
1063
Anton Korobeynikov4d728602011-01-01 20:38:38 +00001064void ARMAsmPrinter::EmitPatchedInstruction(const MachineInstr *MI,
1065 unsigned Opcode) {
1066 MCInst TmpInst;
1067
1068 // Emit the instruction as usual, just patch the opcode.
1069 LowerARMMachineInstrToMCInst(MI, TmpInst, *this);
1070 TmpInst.setOpcode(Opcode);
1071 OutStreamer.EmitInstruction(TmpInst);
1072}
1073
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001074void ARMAsmPrinter::EmitUnwindingInstruction(const MachineInstr *MI) {
1075 assert(MI->getFlag(MachineInstr::FrameSetup) &&
1076 "Only instruction which are involved into frame setup code are allowed");
1077
1078 const MachineFunction &MF = *MI->getParent()->getParent();
1079 const TargetRegisterInfo *RegInfo = MF.getTarget().getRegisterInfo();
Anton Korobeynikovb3fcc062011-03-05 18:43:55 +00001080 const ARMFunctionInfo &AFI = *MF.getInfo<ARMFunctionInfo>();
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001081
1082 unsigned FramePtr = RegInfo->getFrameRegister(MF);
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001083 unsigned Opc = MI->getOpcode();
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001084 unsigned SrcReg, DstReg;
1085
Anton Korobeynikov3daccd82011-03-05 18:43:50 +00001086 if (Opc == ARM::tPUSH || Opc == ARM::tLDRpci) {
1087 // Two special cases:
1088 // 1) tPUSH does not have src/dst regs.
1089 // 2) for Thumb1 code we sometimes materialize the constant via constpool
1090 // load. Yes, this is pretty fragile, but for now I don't see better
1091 // way... :(
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001092 SrcReg = DstReg = ARM::SP;
1093 } else {
Anton Korobeynikov3daccd82011-03-05 18:43:50 +00001094 SrcReg = MI->getOperand(1).getReg();
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001095 DstReg = MI->getOperand(0).getReg();
1096 }
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001097
1098 // Try to figure out the unwinding opcode out of src / dst regs.
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001099 if (MI->mayStore()) {
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001100 // Register saves.
1101 assert(DstReg == ARM::SP &&
1102 "Only stack pointer as a destination reg is supported");
1103
1104 SmallVector<unsigned, 4> RegList;
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001105 // Skip src & dst reg, and pred ops.
1106 unsigned StartOp = 2 + 2;
1107 // Use all the operands.
1108 unsigned NumOffset = 0;
1109
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001110 switch (Opc) {
1111 default:
1112 MI->dump();
Craig Topperbc219812012-02-07 02:50:20 +00001113 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001114 case ARM::tPUSH:
1115 // Special case here: no src & dst reg, but two extra imp ops.
1116 StartOp = 2; NumOffset = 2;
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001117 case ARM::STMDB_UPD:
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001118 case ARM::t2STMDB_UPD:
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001119 case ARM::VSTMDDB_UPD:
1120 assert(SrcReg == ARM::SP &&
1121 "Only stack pointer as a source reg is supported");
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001122 for (unsigned i = StartOp, NumOps = MI->getNumOperands() - NumOffset;
1123 i != NumOps; ++i)
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001124 RegList.push_back(MI->getOperand(i).getReg());
1125 break;
Owen Anderson793e7962011-07-26 20:54:26 +00001126 case ARM::STR_PRE_IMM:
1127 case ARM::STR_PRE_REG:
Evgeniy Stepanov73dd8bb2012-01-19 12:53:06 +00001128 case ARM::t2STR_PRE:
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001129 assert(MI->getOperand(2).getReg() == ARM::SP &&
1130 "Only stack pointer as a source reg is supported");
1131 RegList.push_back(SrcReg);
1132 break;
1133 }
1134 OutStreamer.EmitRegSave(RegList, Opc == ARM::VSTMDDB_UPD);
1135 } else {
1136 // Changes of stack / frame pointer.
1137 if (SrcReg == ARM::SP) {
1138 int64_t Offset = 0;
1139 switch (Opc) {
1140 default:
1141 MI->dump();
Craig Topperbc219812012-02-07 02:50:20 +00001142 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001143 case ARM::MOVr:
Evgeniy Stepanov73dd8bb2012-01-19 12:53:06 +00001144 case ARM::tMOVr:
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001145 Offset = 0;
1146 break;
1147 case ARM::ADDri:
1148 Offset = -MI->getOperand(2).getImm();
1149 break;
1150 case ARM::SUBri:
Evgeniy Stepanov73dd8bb2012-01-19 12:53:06 +00001151 case ARM::t2SUBri:
Jim Grosbachf6fd9092011-06-29 23:25:04 +00001152 Offset = MI->getOperand(2).getImm();
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001153 break;
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001154 case ARM::tSUBspi:
Jim Grosbachf6fd9092011-06-29 23:25:04 +00001155 Offset = MI->getOperand(2).getImm()*4;
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001156 break;
1157 case ARM::tADDspi:
1158 case ARM::tADDrSPi:
1159 Offset = -MI->getOperand(2).getImm()*4;
1160 break;
Anton Korobeynikovb3fcc062011-03-05 18:43:55 +00001161 case ARM::tLDRpci: {
1162 // Grab the constpool index and check, whether it corresponds to
1163 // original or cloned constpool entry.
1164 unsigned CPI = MI->getOperand(1).getIndex();
1165 const MachineConstantPool *MCP = MF.getConstantPool();
1166 if (CPI >= MCP->getConstants().size())
1167 CPI = AFI.getOriginalCPIdx(CPI);
1168 assert(CPI != -1U && "Invalid constpool index");
1169
1170 // Derive the actual offset.
1171 const MachineConstantPoolEntry &CPE = MCP->getConstants()[CPI];
1172 assert(!CPE.isMachineConstantPoolEntry() && "Invalid constpool entry");
1173 // FIXME: Check for user, it should be "add" instruction!
1174 Offset = -cast<ConstantInt>(CPE.Val.ConstVal)->getSExtValue();
Anton Korobeynikov3daccd82011-03-05 18:43:50 +00001175 break;
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001176 }
Anton Korobeynikovb3fcc062011-03-05 18:43:55 +00001177 }
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001178
1179 if (DstReg == FramePtr && FramePtr != ARM::SP)
Anton Korobeynikove5163792011-03-05 18:44:00 +00001180 // Set-up of the frame pointer. Positive values correspond to "add"
1181 // instruction.
1182 OutStreamer.EmitSetFP(FramePtr, ARM::SP, -Offset);
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001183 else if (DstReg == ARM::SP) {
Anton Korobeynikove5163792011-03-05 18:44:00 +00001184 // Change of SP by an offset. Positive values correspond to "sub"
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001185 // instruction.
1186 OutStreamer.EmitPad(Offset);
1187 } else {
1188 MI->dump();
Craig Topperbc219812012-02-07 02:50:20 +00001189 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001190 }
1191 } else if (DstReg == ARM::SP) {
1192 // FIXME: .movsp goes here
1193 MI->dump();
Craig Topperbc219812012-02-07 02:50:20 +00001194 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001195 }
1196 else {
1197 MI->dump();
Craig Topperbc219812012-02-07 02:50:20 +00001198 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001199 }
1200 }
1201}
1202
Chandler Carruth3eb4be02012-01-24 00:30:17 +00001203extern cl::opt<bool> EnableARMEHABI;
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001204
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001205// Simple pseudo-instructions have their lowering (with expansion to real
1206// instructions) auto-generated.
1207#include "ARMGenMCPseudoLowering.inc"
1208
Jim Grosbachb454cda2010-09-29 15:23:40 +00001209void ARMAsmPrinter::EmitInstruction(const MachineInstr *MI) {
Owen Anderson2fec6c52011-10-04 23:26:17 +00001210 if (MI->getOpcode() != ARM::CONSTPOOL_ENTRY)
1211 OutStreamer.EmitCodeRegion();
1212
Jim Grosbach5aa29a02011-08-23 21:32:34 +00001213 // Emit unwinding stuff for frame-related instructions
Chandler Carruth3eb4be02012-01-24 00:30:17 +00001214 if (EnableARMEHABI && MI->getFlag(MachineInstr::FrameSetup))
Jim Grosbach5aa29a02011-08-23 21:32:34 +00001215 EmitUnwindingInstruction(MI);
1216
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001217 // Do any auto-generated pseudo lowerings.
1218 if (emitPseudoExpansionLowering(OutStreamer, MI))
1219 return;
1220
Andrew Trick3be654f2011-09-21 02:20:46 +00001221 assert(!convertAddSubFlagsOpcode(MI->getOpcode()) &&
1222 "Pseudo flag setting opcode should be expanded early");
1223
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001224 // Check for manual lowerings.
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001225 unsigned Opc = MI->getOpcode();
1226 switch (Opc) {
Craig Topperbc219812012-02-07 02:50:20 +00001227 case ARM::t2MOVi32imm: llvm_unreachable("Should be lowered by thumb2it pass");
Jim Grosbach2d0f53b2010-09-28 17:05:56 +00001228 case ARM::DBG_VALUE: {
1229 if (isVerbose() && OutStreamer.hasRawTextSupport()) {
1230 SmallString<128> TmpStr;
1231 raw_svector_ostream OS(TmpStr);
1232 PrintDebugValueComment(MI, OS);
1233 OutStreamer.EmitRawText(StringRef(OS.str()));
1234 }
1235 return;
1236 }
Jim Grosbach40edf732010-12-14 21:10:47 +00001237 case ARM::LEApcrel:
Jim Grosbachd40963c2010-12-14 22:28:03 +00001238 case ARM::tLEApcrel:
Jim Grosbach40edf732010-12-14 21:10:47 +00001239 case ARM::t2LEApcrel: {
Jim Grosbachdff84b02010-12-02 00:28:45 +00001240 // FIXME: Need to also handle globals and externals
Jim Grosbachdff84b02010-12-02 00:28:45 +00001241 MCInst TmpInst;
Jim Grosbachd40963c2010-12-14 22:28:03 +00001242 TmpInst.setOpcode(MI->getOpcode() == ARM::t2LEApcrel ? ARM::t2ADR
1243 : (MI->getOpcode() == ARM::tLEApcrel ? ARM::tADR
1244 : ARM::ADR));
Jim Grosbach40edf732010-12-14 21:10:47 +00001245 populateADROperands(TmpInst, MI->getOperand(0).getReg(),
1246 GetCPISymbol(MI->getOperand(1).getIndex()),
1247 MI->getOperand(2).getImm(), MI->getOperand(3).getReg(),
1248 OutContext);
Jim Grosbachdff84b02010-12-02 00:28:45 +00001249 OutStreamer.EmitInstruction(TmpInst);
1250 return;
1251 }
Jim Grosbachd40963c2010-12-14 22:28:03 +00001252 case ARM::LEApcrelJT:
1253 case ARM::tLEApcrelJT:
1254 case ARM::t2LEApcrelJT: {
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001255 MCInst TmpInst;
Jim Grosbachd40963c2010-12-14 22:28:03 +00001256 TmpInst.setOpcode(MI->getOpcode() == ARM::t2LEApcrelJT ? ARM::t2ADR
1257 : (MI->getOpcode() == ARM::tLEApcrelJT ? ARM::tADR
1258 : ARM::ADR));
Jim Grosbach40edf732010-12-14 21:10:47 +00001259 populateADROperands(TmpInst, MI->getOperand(0).getReg(),
1260 GetARMJTIPICJumpTableLabel2(MI->getOperand(1).getIndex(),
1261 MI->getOperand(2).getImm()),
1262 MI->getOperand(3).getImm(), MI->getOperand(4).getReg(),
1263 OutContext);
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001264 OutStreamer.EmitInstruction(TmpInst);
1265 return;
1266 }
Jim Grosbachf859a542011-03-12 00:45:26 +00001267 // Darwin call instructions are just normal call instructions with different
1268 // clobber semantics (they clobber R9).
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001269 case ARM::BX_CALL: {
1270 {
1271 MCInst TmpInst;
1272 TmpInst.setOpcode(ARM::MOVr);
1273 TmpInst.addOperand(MCOperand::CreateReg(ARM::LR));
1274 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1275 // Add predicate operands.
1276 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1277 TmpInst.addOperand(MCOperand::CreateReg(0));
1278 // Add 's' bit operand (always reg0 for this)
1279 TmpInst.addOperand(MCOperand::CreateReg(0));
1280 OutStreamer.EmitInstruction(TmpInst);
1281 }
1282 {
1283 MCInst TmpInst;
1284 TmpInst.setOpcode(ARM::BX);
1285 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1286 OutStreamer.EmitInstruction(TmpInst);
1287 }
1288 return;
1289 }
Cameron Zwarichad70f6d2011-05-25 21:53:50 +00001290 case ARM::tBX_CALL: {
1291 {
1292 MCInst TmpInst;
1293 TmpInst.setOpcode(ARM::tMOVr);
1294 TmpInst.addOperand(MCOperand::CreateReg(ARM::LR));
1295 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
Jim Grosbach63b46fa2011-06-30 22:10:46 +00001296 // Add predicate operands.
1297 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1298 TmpInst.addOperand(MCOperand::CreateReg(0));
Cameron Zwarichad70f6d2011-05-25 21:53:50 +00001299 OutStreamer.EmitInstruction(TmpInst);
1300 }
1301 {
1302 MCInst TmpInst;
1303 TmpInst.setOpcode(ARM::tBX);
1304 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1305 // Add predicate operands.
1306 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1307 TmpInst.addOperand(MCOperand::CreateReg(0));
1308 OutStreamer.EmitInstruction(TmpInst);
1309 }
1310 return;
1311 }
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001312 case ARM::BMOVPCRX_CALL: {
1313 {
1314 MCInst TmpInst;
1315 TmpInst.setOpcode(ARM::MOVr);
1316 TmpInst.addOperand(MCOperand::CreateReg(ARM::LR));
1317 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1318 // Add predicate operands.
1319 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1320 TmpInst.addOperand(MCOperand::CreateReg(0));
1321 // Add 's' bit operand (always reg0 for this)
1322 TmpInst.addOperand(MCOperand::CreateReg(0));
1323 OutStreamer.EmitInstruction(TmpInst);
1324 }
1325 {
1326 MCInst TmpInst;
1327 TmpInst.setOpcode(ARM::MOVr);
1328 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1329 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1330 // Add predicate operands.
1331 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1332 TmpInst.addOperand(MCOperand::CreateReg(0));
1333 // Add 's' bit operand (always reg0 for this)
1334 TmpInst.addOperand(MCOperand::CreateReg(0));
1335 OutStreamer.EmitInstruction(TmpInst);
1336 }
1337 return;
1338 }
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001339 case ARM::BMOVPCB_CALL: {
1340 {
1341 MCInst TmpInst;
1342 TmpInst.setOpcode(ARM::MOVr);
1343 TmpInst.addOperand(MCOperand::CreateReg(ARM::LR));
1344 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1345 // Add predicate operands.
1346 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1347 TmpInst.addOperand(MCOperand::CreateReg(0));
1348 // Add 's' bit operand (always reg0 for this)
1349 TmpInst.addOperand(MCOperand::CreateReg(0));
1350 OutStreamer.EmitInstruction(TmpInst);
1351 }
1352 {
1353 MCInst TmpInst;
1354 TmpInst.setOpcode(ARM::Bcc);
1355 const GlobalValue *GV = MI->getOperand(0).getGlobal();
1356 MCSymbol *GVSym = Mang->getSymbol(GV);
1357 const MCExpr *GVSymExpr = MCSymbolRefExpr::Create(GVSym, OutContext);
1358 TmpInst.addOperand(MCOperand::CreateExpr(GVSymExpr));
1359 // Add predicate operands.
1360 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1361 TmpInst.addOperand(MCOperand::CreateReg(0));
1362 OutStreamer.EmitInstruction(TmpInst);
1363 }
1364 return;
1365 }
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001366 case ARM::t2BMOVPCB_CALL: {
1367 {
1368 MCInst TmpInst;
1369 TmpInst.setOpcode(ARM::tMOVr);
1370 TmpInst.addOperand(MCOperand::CreateReg(ARM::LR));
1371 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1372 // Add predicate operands.
1373 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1374 TmpInst.addOperand(MCOperand::CreateReg(0));
1375 OutStreamer.EmitInstruction(TmpInst);
1376 }
1377 {
1378 MCInst TmpInst;
1379 TmpInst.setOpcode(ARM::t2B);
1380 const GlobalValue *GV = MI->getOperand(0).getGlobal();
1381 MCSymbol *GVSym = Mang->getSymbol(GV);
1382 const MCExpr *GVSymExpr = MCSymbolRefExpr::Create(GVSym, OutContext);
1383 TmpInst.addOperand(MCOperand::CreateExpr(GVSymExpr));
1384 // Add predicate operands.
1385 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1386 TmpInst.addOperand(MCOperand::CreateReg(0));
1387 OutStreamer.EmitInstruction(TmpInst);
1388 }
1389 return;
1390 }
Evan Cheng53519f02011-01-21 18:55:51 +00001391 case ARM::MOVi16_ga_pcrel:
1392 case ARM::t2MOVi16_ga_pcrel: {
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001393 MCInst TmpInst;
Evan Cheng53519f02011-01-21 18:55:51 +00001394 TmpInst.setOpcode(Opc == ARM::MOVi16_ga_pcrel? ARM::MOVi16 : ARM::t2MOVi16);
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001395 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1396
Evan Cheng53519f02011-01-21 18:55:51 +00001397 unsigned TF = MI->getOperand(1).getTargetFlags();
1398 bool isPIC = TF == ARMII::MO_LO16_NONLAZY_PIC;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001399 const GlobalValue *GV = MI->getOperand(1).getGlobal();
1400 MCSymbol *GVSym = GetARMGVSymbol(GV);
1401 const MCExpr *GVSymExpr = MCSymbolRefExpr::Create(GVSym, OutContext);
Evan Cheng53519f02011-01-21 18:55:51 +00001402 if (isPIC) {
1403 MCSymbol *LabelSym = getPICLabel(MAI->getPrivateGlobalPrefix(),
1404 getFunctionNumber(),
1405 MI->getOperand(2).getImm(), OutContext);
1406 const MCExpr *LabelSymExpr= MCSymbolRefExpr::Create(LabelSym, OutContext);
1407 unsigned PCAdj = (Opc == ARM::MOVi16_ga_pcrel) ? 8 : 4;
1408 const MCExpr *PCRelExpr =
1409 ARMMCExpr::CreateLower16(MCBinaryExpr::CreateSub(GVSymExpr,
1410 MCBinaryExpr::CreateAdd(LabelSymExpr,
1411 MCConstantExpr::Create(PCAdj, OutContext),
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001412 OutContext), OutContext), OutContext);
Evan Cheng53519f02011-01-21 18:55:51 +00001413 TmpInst.addOperand(MCOperand::CreateExpr(PCRelExpr));
1414 } else {
1415 const MCExpr *RefExpr= ARMMCExpr::CreateLower16(GVSymExpr, OutContext);
1416 TmpInst.addOperand(MCOperand::CreateExpr(RefExpr));
1417 }
1418
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001419 // Add predicate operands.
1420 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1421 TmpInst.addOperand(MCOperand::CreateReg(0));
1422 // Add 's' bit operand (always reg0 for this)
1423 TmpInst.addOperand(MCOperand::CreateReg(0));
1424 OutStreamer.EmitInstruction(TmpInst);
1425 return;
1426 }
Evan Cheng53519f02011-01-21 18:55:51 +00001427 case ARM::MOVTi16_ga_pcrel:
1428 case ARM::t2MOVTi16_ga_pcrel: {
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001429 MCInst TmpInst;
Evan Cheng53519f02011-01-21 18:55:51 +00001430 TmpInst.setOpcode(Opc == ARM::MOVTi16_ga_pcrel
1431 ? ARM::MOVTi16 : ARM::t2MOVTi16);
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001432 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1433 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
1434
Evan Cheng53519f02011-01-21 18:55:51 +00001435 unsigned TF = MI->getOperand(2).getTargetFlags();
1436 bool isPIC = TF == ARMII::MO_HI16_NONLAZY_PIC;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001437 const GlobalValue *GV = MI->getOperand(2).getGlobal();
1438 MCSymbol *GVSym = GetARMGVSymbol(GV);
1439 const MCExpr *GVSymExpr = MCSymbolRefExpr::Create(GVSym, OutContext);
Evan Cheng53519f02011-01-21 18:55:51 +00001440 if (isPIC) {
1441 MCSymbol *LabelSym = getPICLabel(MAI->getPrivateGlobalPrefix(),
1442 getFunctionNumber(),
1443 MI->getOperand(3).getImm(), OutContext);
1444 const MCExpr *LabelSymExpr= MCSymbolRefExpr::Create(LabelSym, OutContext);
1445 unsigned PCAdj = (Opc == ARM::MOVTi16_ga_pcrel) ? 8 : 4;
1446 const MCExpr *PCRelExpr =
1447 ARMMCExpr::CreateUpper16(MCBinaryExpr::CreateSub(GVSymExpr,
1448 MCBinaryExpr::CreateAdd(LabelSymExpr,
1449 MCConstantExpr::Create(PCAdj, OutContext),
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001450 OutContext), OutContext), OutContext);
Evan Cheng53519f02011-01-21 18:55:51 +00001451 TmpInst.addOperand(MCOperand::CreateExpr(PCRelExpr));
1452 } else {
1453 const MCExpr *RefExpr= ARMMCExpr::CreateUpper16(GVSymExpr, OutContext);
1454 TmpInst.addOperand(MCOperand::CreateExpr(RefExpr));
1455 }
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001456 // Add predicate operands.
1457 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1458 TmpInst.addOperand(MCOperand::CreateReg(0));
1459 // Add 's' bit operand (always reg0 for this)
1460 TmpInst.addOperand(MCOperand::CreateReg(0));
1461 OutStreamer.EmitInstruction(TmpInst);
1462 return;
1463 }
Jim Grosbachfbd18732010-09-17 23:41:53 +00001464 case ARM::tPICADD: {
1465 // This is a pseudo op for a label + instruction sequence, which looks like:
1466 // LPC0:
1467 // add r0, pc
1468 // This adds the address of LPC0 to r0.
1469
1470 // Emit the label.
Jim Grosbach988ce092010-09-18 00:05:05 +00001471 OutStreamer.EmitLabel(getPICLabel(MAI->getPrivateGlobalPrefix(),
1472 getFunctionNumber(), MI->getOperand(2).getImm(),
1473 OutContext));
Jim Grosbachfbd18732010-09-17 23:41:53 +00001474
1475 // Form and emit the add.
1476 MCInst AddInst;
1477 AddInst.setOpcode(ARM::tADDhirr);
1478 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1479 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1480 AddInst.addOperand(MCOperand::CreateReg(ARM::PC));
1481 // Add predicate operands.
1482 AddInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1483 AddInst.addOperand(MCOperand::CreateReg(0));
1484 OutStreamer.EmitInstruction(AddInst);
1485 return;
1486 }
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001487 case ARM::PICADD: {
Chris Lattner4d152222009-10-19 22:23:04 +00001488 // This is a pseudo op for a label + instruction sequence, which looks like:
1489 // LPC0:
1490 // add r0, pc, r0
1491 // This adds the address of LPC0 to r0.
Jim Grosbachb0739b72010-09-02 01:02:06 +00001492
Chris Lattner4d152222009-10-19 22:23:04 +00001493 // Emit the label.
Jim Grosbach988ce092010-09-18 00:05:05 +00001494 OutStreamer.EmitLabel(getPICLabel(MAI->getPrivateGlobalPrefix(),
1495 getFunctionNumber(), MI->getOperand(2).getImm(),
1496 OutContext));
Jim Grosbachb0739b72010-09-02 01:02:06 +00001497
Jim Grosbachf3f09522010-09-14 21:05:34 +00001498 // Form and emit the add.
Chris Lattner4d152222009-10-19 22:23:04 +00001499 MCInst AddInst;
1500 AddInst.setOpcode(ARM::ADDrr);
1501 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1502 AddInst.addOperand(MCOperand::CreateReg(ARM::PC));
1503 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
Jim Grosbach5b46d622010-09-14 21:28:17 +00001504 // Add predicate operands.
1505 AddInst.addOperand(MCOperand::CreateImm(MI->getOperand(3).getImm()));
1506 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(4).getReg()));
1507 // Add 's' bit operand (always reg0 for this)
1508 AddInst.addOperand(MCOperand::CreateReg(0));
Chris Lattner850d2e22010-02-03 01:16:28 +00001509 OutStreamer.EmitInstruction(AddInst);
Chris Lattner4d152222009-10-19 22:23:04 +00001510 return;
1511 }
Jim Grosbacha28abbe2010-09-17 16:25:52 +00001512 case ARM::PICSTR:
1513 case ARM::PICSTRB:
1514 case ARM::PICSTRH:
1515 case ARM::PICLDR:
1516 case ARM::PICLDRB:
1517 case ARM::PICLDRH:
1518 case ARM::PICLDRSB:
1519 case ARM::PICLDRSH: {
Jim Grosbachb74ca9d2010-09-16 17:43:25 +00001520 // This is a pseudo op for a label + instruction sequence, which looks like:
1521 // LPC0:
Jim Grosbacha28abbe2010-09-17 16:25:52 +00001522 // OP r0, [pc, r0]
Jim Grosbachb74ca9d2010-09-16 17:43:25 +00001523 // The LCP0 label is referenced by a constant pool entry in order to get
1524 // a PC-relative address at the ldr instruction.
1525
1526 // Emit the label.
Jim Grosbach988ce092010-09-18 00:05:05 +00001527 OutStreamer.EmitLabel(getPICLabel(MAI->getPrivateGlobalPrefix(),
1528 getFunctionNumber(), MI->getOperand(2).getImm(),
1529 OutContext));
Jim Grosbachb74ca9d2010-09-16 17:43:25 +00001530
1531 // Form and emit the load
Jim Grosbacha28abbe2010-09-17 16:25:52 +00001532 unsigned Opcode;
1533 switch (MI->getOpcode()) {
1534 default:
1535 llvm_unreachable("Unexpected opcode!");
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001536 case ARM::PICSTR: Opcode = ARM::STRrs; break;
1537 case ARM::PICSTRB: Opcode = ARM::STRBrs; break;
Jim Grosbacha28abbe2010-09-17 16:25:52 +00001538 case ARM::PICSTRH: Opcode = ARM::STRH; break;
Jim Grosbach3e556122010-10-26 22:37:02 +00001539 case ARM::PICLDR: Opcode = ARM::LDRrs; break;
Jim Grosbachc1d30212010-10-27 00:19:44 +00001540 case ARM::PICLDRB: Opcode = ARM::LDRBrs; break;
Jim Grosbacha28abbe2010-09-17 16:25:52 +00001541 case ARM::PICLDRH: Opcode = ARM::LDRH; break;
1542 case ARM::PICLDRSB: Opcode = ARM::LDRSB; break;
1543 case ARM::PICLDRSH: Opcode = ARM::LDRSH; break;
1544 }
1545 MCInst LdStInst;
1546 LdStInst.setOpcode(Opcode);
1547 LdStInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1548 LdStInst.addOperand(MCOperand::CreateReg(ARM::PC));
1549 LdStInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
1550 LdStInst.addOperand(MCOperand::CreateImm(0));
Jim Grosbachb74ca9d2010-09-16 17:43:25 +00001551 // Add predicate operands.
Jim Grosbacha28abbe2010-09-17 16:25:52 +00001552 LdStInst.addOperand(MCOperand::CreateImm(MI->getOperand(3).getImm()));
1553 LdStInst.addOperand(MCOperand::CreateReg(MI->getOperand(4).getReg()));
1554 OutStreamer.EmitInstruction(LdStInst);
Jim Grosbachb74ca9d2010-09-16 17:43:25 +00001555
1556 return;
1557 }
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001558 case ARM::CONSTPOOL_ENTRY: {
Chris Lattnera70e6442009-10-19 22:33:05 +00001559 /// CONSTPOOL_ENTRY - This instruction represents a floating constant pool
1560 /// in the function. The first operand is the ID# for this instruction, the
1561 /// second is the index into the MachineConstantPool that this is, the third
1562 /// is the size in bytes of this constant pool entry.
Jakob Stoklund Olesen3e572ac2011-12-06 01:43:02 +00001563 /// The required alignment is specified on the basic block holding this MI.
Chris Lattnera70e6442009-10-19 22:33:05 +00001564 unsigned LabelId = (unsigned)MI->getOperand(0).getImm();
1565 unsigned CPIdx = (unsigned)MI->getOperand(1).getIndex();
1566
Owen Anderson2fec6c52011-10-04 23:26:17 +00001567 // Mark the constant pool entry as data if we're not already in a data
1568 // region.
1569 OutStreamer.EmitDataRegion();
Chris Lattner1b46f432010-01-23 07:00:21 +00001570 OutStreamer.EmitLabel(GetCPISymbol(LabelId));
Chris Lattnera70e6442009-10-19 22:33:05 +00001571
1572 const MachineConstantPoolEntry &MCPE = MCP->getConstants()[CPIdx];
1573 if (MCPE.isMachineConstantPoolEntry())
1574 EmitMachineConstantPoolValue(MCPE.Val.MachineCPVal);
1575 else
1576 EmitGlobalConstant(MCPE.Val.ConstVal);
Chris Lattnera70e6442009-10-19 22:33:05 +00001577 return;
1578 }
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001579 case ARM::t2BR_JT: {
1580 // Lower and emit the instruction itself, then the jump table following it.
1581 MCInst TmpInst;
Jim Grosbach2a7b41b2011-06-30 23:38:17 +00001582 TmpInst.setOpcode(ARM::tMOVr);
Jim Grosbach5ca66692010-11-29 22:37:40 +00001583 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1584 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1585 // Add predicate operands.
1586 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1587 TmpInst.addOperand(MCOperand::CreateReg(0));
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001588 OutStreamer.EmitInstruction(TmpInst);
Jim Grosbach5ca66692010-11-29 22:37:40 +00001589 // Output the data for the jump table itself
1590 EmitJump2Table(MI);
1591 return;
1592 }
1593 case ARM::t2TBB_JT: {
1594 // Lower and emit the instruction itself, then the jump table following it.
1595 MCInst TmpInst;
1596
1597 TmpInst.setOpcode(ARM::t2TBB);
1598 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1599 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1600 // Add predicate operands.
1601 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1602 TmpInst.addOperand(MCOperand::CreateReg(0));
1603 OutStreamer.EmitInstruction(TmpInst);
1604 // Output the data for the jump table itself
1605 EmitJump2Table(MI);
1606 // Make sure the next instruction is 2-byte aligned.
1607 EmitAlignment(1);
1608 return;
1609 }
1610 case ARM::t2TBH_JT: {
1611 // Lower and emit the instruction itself, then the jump table following it.
1612 MCInst TmpInst;
1613
1614 TmpInst.setOpcode(ARM::t2TBH);
1615 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1616 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1617 // Add predicate operands.
1618 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1619 TmpInst.addOperand(MCOperand::CreateReg(0));
1620 OutStreamer.EmitInstruction(TmpInst);
1621 // Output the data for the jump table itself
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001622 EmitJump2Table(MI);
1623 return;
1624 }
Jim Grosbachf1aa47d2010-11-29 19:32:47 +00001625 case ARM::tBR_JTr:
Jim Grosbach2dc77682010-11-29 18:37:44 +00001626 case ARM::BR_JTr: {
1627 // Lower and emit the instruction itself, then the jump table following it.
1628 // mov pc, target
1629 MCInst TmpInst;
Jim Grosbach5ca66692010-11-29 22:37:40 +00001630 unsigned Opc = MI->getOpcode() == ARM::BR_JTr ?
Jim Grosbach2a7b41b2011-06-30 23:38:17 +00001631 ARM::MOVr : ARM::tMOVr;
Jim Grosbachf1aa47d2010-11-29 19:32:47 +00001632 TmpInst.setOpcode(Opc);
Jim Grosbach2dc77682010-11-29 18:37:44 +00001633 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1634 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1635 // Add predicate operands.
1636 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1637 TmpInst.addOperand(MCOperand::CreateReg(0));
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001638 // Add 's' bit operand (always reg0 for this)
1639 if (Opc == ARM::MOVr)
1640 TmpInst.addOperand(MCOperand::CreateReg(0));
Jim Grosbach2dc77682010-11-29 18:37:44 +00001641 OutStreamer.EmitInstruction(TmpInst);
1642
Jim Grosbachf1aa47d2010-11-29 19:32:47 +00001643 // Make sure the Thumb jump table is 4-byte aligned.
Jim Grosbach2a7b41b2011-06-30 23:38:17 +00001644 if (Opc == ARM::tMOVr)
Jim Grosbachf1aa47d2010-11-29 19:32:47 +00001645 EmitAlignment(2);
1646
Jim Grosbach2dc77682010-11-29 18:37:44 +00001647 // Output the data for the jump table itself
1648 EmitJumpTable(MI);
1649 return;
1650 }
1651 case ARM::BR_JTm: {
1652 // Lower and emit the instruction itself, then the jump table following it.
1653 // ldr pc, target
1654 MCInst TmpInst;
1655 if (MI->getOperand(1).getReg() == 0) {
1656 // literal offset
1657 TmpInst.setOpcode(ARM::LDRi12);
1658 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1659 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1660 TmpInst.addOperand(MCOperand::CreateImm(MI->getOperand(2).getImm()));
1661 } else {
1662 TmpInst.setOpcode(ARM::LDRrs);
1663 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1664 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1665 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
1666 TmpInst.addOperand(MCOperand::CreateImm(0));
1667 }
1668 // Add predicate operands.
1669 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1670 TmpInst.addOperand(MCOperand::CreateReg(0));
1671 OutStreamer.EmitInstruction(TmpInst);
1672
1673 // Output the data for the jump table itself
Jim Grosbacha2244cb2010-09-22 17:39:48 +00001674 EmitJumpTable(MI);
1675 return;
1676 }
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001677 case ARM::BR_JTadd: {
1678 // Lower and emit the instruction itself, then the jump table following it.
1679 // add pc, target, idx
Jim Grosbach2dc77682010-11-29 18:37:44 +00001680 MCInst TmpInst;
1681 TmpInst.setOpcode(ARM::ADDrr);
1682 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1683 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1684 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001685 // Add predicate operands.
Jim Grosbach2dc77682010-11-29 18:37:44 +00001686 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1687 TmpInst.addOperand(MCOperand::CreateReg(0));
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001688 // Add 's' bit operand (always reg0 for this)
Jim Grosbach2dc77682010-11-29 18:37:44 +00001689 TmpInst.addOperand(MCOperand::CreateReg(0));
1690 OutStreamer.EmitInstruction(TmpInst);
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001691
1692 // Output the data for the jump table itself
1693 EmitJumpTable(MI);
1694 return;
1695 }
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001696 case ARM::TRAP: {
1697 // Non-Darwin binutils don't yet support the "trap" mnemonic.
1698 // FIXME: Remove this special case when they do.
1699 if (!Subtarget->isTargetDarwin()) {
Jim Grosbach78890f42010-10-01 23:21:38 +00001700 //.long 0xe7ffdefe @ trap
Jim Grosbachb2dda4b2010-09-23 19:42:17 +00001701 uint32_t Val = 0xe7ffdefeUL;
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001702 OutStreamer.AddComment("trap");
1703 OutStreamer.EmitIntValue(Val, 4);
1704 return;
1705 }
1706 break;
1707 }
1708 case ARM::tTRAP: {
1709 // Non-Darwin binutils don't yet support the "trap" mnemonic.
1710 // FIXME: Remove this special case when they do.
1711 if (!Subtarget->isTargetDarwin()) {
Jim Grosbach78890f42010-10-01 23:21:38 +00001712 //.short 57086 @ trap
Benjamin Kramerc8ab9eb2010-09-23 18:57:26 +00001713 uint16_t Val = 0xdefe;
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001714 OutStreamer.AddComment("trap");
1715 OutStreamer.EmitIntValue(Val, 2);
1716 return;
1717 }
1718 break;
1719 }
Jim Grosbach433a5782010-09-24 20:47:58 +00001720 case ARM::t2Int_eh_sjlj_setjmp:
1721 case ARM::t2Int_eh_sjlj_setjmp_nofp:
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001722 case ARM::tInt_eh_sjlj_setjmp: {
Jim Grosbach433a5782010-09-24 20:47:58 +00001723 // Two incoming args: GPR:$src, GPR:$val
1724 // mov $val, pc
1725 // adds $val, #7
1726 // str $val, [$src, #4]
1727 // movs r0, #0
1728 // b 1f
1729 // movs r0, #1
1730 // 1:
1731 unsigned SrcReg = MI->getOperand(0).getReg();
1732 unsigned ValReg = MI->getOperand(1).getReg();
1733 MCSymbol *Label = GetARMSJLJEHLabel();
1734 {
1735 MCInst TmpInst;
Jim Grosbach2a7b41b2011-06-30 23:38:17 +00001736 TmpInst.setOpcode(ARM::tMOVr);
Jim Grosbach433a5782010-09-24 20:47:58 +00001737 TmpInst.addOperand(MCOperand::CreateReg(ValReg));
1738 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
Jim Grosbach63b46fa2011-06-30 22:10:46 +00001739 // Predicate.
1740 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1741 TmpInst.addOperand(MCOperand::CreateReg(0));
Jim Grosbach433a5782010-09-24 20:47:58 +00001742 OutStreamer.AddComment("eh_setjmp begin");
1743 OutStreamer.EmitInstruction(TmpInst);
1744 }
1745 {
1746 MCInst TmpInst;
1747 TmpInst.setOpcode(ARM::tADDi3);
1748 TmpInst.addOperand(MCOperand::CreateReg(ValReg));
1749 // 's' bit operand
1750 TmpInst.addOperand(MCOperand::CreateReg(ARM::CPSR));
1751 TmpInst.addOperand(MCOperand::CreateReg(ValReg));
1752 TmpInst.addOperand(MCOperand::CreateImm(7));
1753 // Predicate.
1754 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1755 TmpInst.addOperand(MCOperand::CreateReg(0));
1756 OutStreamer.EmitInstruction(TmpInst);
1757 }
1758 {
1759 MCInst TmpInst;
Bill Wendlingf4caf692010-12-14 03:36:38 +00001760 TmpInst.setOpcode(ARM::tSTRi);
Jim Grosbach433a5782010-09-24 20:47:58 +00001761 TmpInst.addOperand(MCOperand::CreateReg(ValReg));
1762 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
1763 // The offset immediate is #4. The operand value is scaled by 4 for the
1764 // tSTR instruction.
1765 TmpInst.addOperand(MCOperand::CreateImm(1));
Jim Grosbach433a5782010-09-24 20:47:58 +00001766 // Predicate.
1767 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1768 TmpInst.addOperand(MCOperand::CreateReg(0));
1769 OutStreamer.EmitInstruction(TmpInst);
1770 }
1771 {
1772 MCInst TmpInst;
1773 TmpInst.setOpcode(ARM::tMOVi8);
1774 TmpInst.addOperand(MCOperand::CreateReg(ARM::R0));
1775 TmpInst.addOperand(MCOperand::CreateReg(ARM::CPSR));
1776 TmpInst.addOperand(MCOperand::CreateImm(0));
1777 // Predicate.
1778 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1779 TmpInst.addOperand(MCOperand::CreateReg(0));
1780 OutStreamer.EmitInstruction(TmpInst);
1781 }
1782 {
1783 const MCExpr *SymbolExpr = MCSymbolRefExpr::Create(Label, OutContext);
1784 MCInst TmpInst;
1785 TmpInst.setOpcode(ARM::tB);
1786 TmpInst.addOperand(MCOperand::CreateExpr(SymbolExpr));
Owen Anderson51f6a7a2011-09-09 21:48:23 +00001787 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1788 TmpInst.addOperand(MCOperand::CreateReg(0));
Jim Grosbach433a5782010-09-24 20:47:58 +00001789 OutStreamer.EmitInstruction(TmpInst);
1790 }
1791 {
1792 MCInst TmpInst;
1793 TmpInst.setOpcode(ARM::tMOVi8);
1794 TmpInst.addOperand(MCOperand::CreateReg(ARM::R0));
1795 TmpInst.addOperand(MCOperand::CreateReg(ARM::CPSR));
1796 TmpInst.addOperand(MCOperand::CreateImm(1));
1797 // Predicate.
1798 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1799 TmpInst.addOperand(MCOperand::CreateReg(0));
1800 OutStreamer.AddComment("eh_setjmp end");
1801 OutStreamer.EmitInstruction(TmpInst);
1802 }
1803 OutStreamer.EmitLabel(Label);
1804 return;
1805 }
1806
Jim Grosbach45390082010-09-23 23:33:56 +00001807 case ARM::Int_eh_sjlj_setjmp_nofp:
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001808 case ARM::Int_eh_sjlj_setjmp: {
Jim Grosbach45390082010-09-23 23:33:56 +00001809 // Two incoming args: GPR:$src, GPR:$val
1810 // add $val, pc, #8
1811 // str $val, [$src, #+4]
1812 // mov r0, #0
1813 // add pc, pc, #0
1814 // mov r0, #1
1815 unsigned SrcReg = MI->getOperand(0).getReg();
1816 unsigned ValReg = MI->getOperand(1).getReg();
1817
1818 {
1819 MCInst TmpInst;
1820 TmpInst.setOpcode(ARM::ADDri);
1821 TmpInst.addOperand(MCOperand::CreateReg(ValReg));
1822 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1823 TmpInst.addOperand(MCOperand::CreateImm(8));
1824 // Predicate.
1825 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1826 TmpInst.addOperand(MCOperand::CreateReg(0));
1827 // 's' bit operand (always reg0 for this).
1828 TmpInst.addOperand(MCOperand::CreateReg(0));
1829 OutStreamer.AddComment("eh_setjmp begin");
1830 OutStreamer.EmitInstruction(TmpInst);
1831 }
1832 {
1833 MCInst TmpInst;
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001834 TmpInst.setOpcode(ARM::STRi12);
Jim Grosbach45390082010-09-23 23:33:56 +00001835 TmpInst.addOperand(MCOperand::CreateReg(ValReg));
1836 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
Jim Grosbach45390082010-09-23 23:33:56 +00001837 TmpInst.addOperand(MCOperand::CreateImm(4));
1838 // Predicate.
1839 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1840 TmpInst.addOperand(MCOperand::CreateReg(0));
1841 OutStreamer.EmitInstruction(TmpInst);
1842 }
1843 {
1844 MCInst TmpInst;
1845 TmpInst.setOpcode(ARM::MOVi);
1846 TmpInst.addOperand(MCOperand::CreateReg(ARM::R0));
1847 TmpInst.addOperand(MCOperand::CreateImm(0));
1848 // Predicate.
1849 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1850 TmpInst.addOperand(MCOperand::CreateReg(0));
1851 // 's' bit operand (always reg0 for this).
1852 TmpInst.addOperand(MCOperand::CreateReg(0));
1853 OutStreamer.EmitInstruction(TmpInst);
1854 }
1855 {
1856 MCInst TmpInst;
1857 TmpInst.setOpcode(ARM::ADDri);
1858 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1859 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1860 TmpInst.addOperand(MCOperand::CreateImm(0));
1861 // Predicate.
1862 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1863 TmpInst.addOperand(MCOperand::CreateReg(0));
1864 // 's' bit operand (always reg0 for this).
1865 TmpInst.addOperand(MCOperand::CreateReg(0));
1866 OutStreamer.EmitInstruction(TmpInst);
1867 }
1868 {
1869 MCInst TmpInst;
1870 TmpInst.setOpcode(ARM::MOVi);
1871 TmpInst.addOperand(MCOperand::CreateReg(ARM::R0));
1872 TmpInst.addOperand(MCOperand::CreateImm(1));
1873 // Predicate.
1874 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1875 TmpInst.addOperand(MCOperand::CreateReg(0));
1876 // 's' bit operand (always reg0 for this).
1877 TmpInst.addOperand(MCOperand::CreateReg(0));
1878 OutStreamer.AddComment("eh_setjmp end");
1879 OutStreamer.EmitInstruction(TmpInst);
1880 }
1881 return;
1882 }
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001883 case ARM::Int_eh_sjlj_longjmp: {
1884 // ldr sp, [$src, #8]
1885 // ldr $scratch, [$src, #4]
1886 // ldr r7, [$src]
1887 // bx $scratch
1888 unsigned SrcReg = MI->getOperand(0).getReg();
1889 unsigned ScratchReg = MI->getOperand(1).getReg();
1890 {
1891 MCInst TmpInst;
Jim Grosbach3e556122010-10-26 22:37:02 +00001892 TmpInst.setOpcode(ARM::LDRi12);
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001893 TmpInst.addOperand(MCOperand::CreateReg(ARM::SP));
1894 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001895 TmpInst.addOperand(MCOperand::CreateImm(8));
1896 // Predicate.
1897 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1898 TmpInst.addOperand(MCOperand::CreateReg(0));
1899 OutStreamer.EmitInstruction(TmpInst);
1900 }
1901 {
1902 MCInst TmpInst;
Jim Grosbach3e556122010-10-26 22:37:02 +00001903 TmpInst.setOpcode(ARM::LDRi12);
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001904 TmpInst.addOperand(MCOperand::CreateReg(ScratchReg));
1905 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001906 TmpInst.addOperand(MCOperand::CreateImm(4));
1907 // Predicate.
1908 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1909 TmpInst.addOperand(MCOperand::CreateReg(0));
1910 OutStreamer.EmitInstruction(TmpInst);
1911 }
1912 {
1913 MCInst TmpInst;
Jim Grosbach3e556122010-10-26 22:37:02 +00001914 TmpInst.setOpcode(ARM::LDRi12);
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001915 TmpInst.addOperand(MCOperand::CreateReg(ARM::R7));
1916 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001917 TmpInst.addOperand(MCOperand::CreateImm(0));
1918 // Predicate.
1919 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1920 TmpInst.addOperand(MCOperand::CreateReg(0));
1921 OutStreamer.EmitInstruction(TmpInst);
1922 }
1923 {
1924 MCInst TmpInst;
Bill Wendling6e46d842010-11-30 00:48:15 +00001925 TmpInst.setOpcode(ARM::BX);
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001926 TmpInst.addOperand(MCOperand::CreateReg(ScratchReg));
1927 // Predicate.
1928 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1929 TmpInst.addOperand(MCOperand::CreateReg(0));
1930 OutStreamer.EmitInstruction(TmpInst);
1931 }
1932 return;
1933 }
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001934 case ARM::tInt_eh_sjlj_longjmp: {
1935 // ldr $scratch, [$src, #8]
1936 // mov sp, $scratch
1937 // ldr $scratch, [$src, #4]
1938 // ldr r7, [$src]
1939 // bx $scratch
1940 unsigned SrcReg = MI->getOperand(0).getReg();
1941 unsigned ScratchReg = MI->getOperand(1).getReg();
1942 {
1943 MCInst TmpInst;
Bill Wendlingf4caf692010-12-14 03:36:38 +00001944 TmpInst.setOpcode(ARM::tLDRi);
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001945 TmpInst.addOperand(MCOperand::CreateReg(ScratchReg));
1946 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
1947 // The offset immediate is #8. The operand value is scaled by 4 for the
Bill Wendlingf4caf692010-12-14 03:36:38 +00001948 // tLDR instruction.
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001949 TmpInst.addOperand(MCOperand::CreateImm(2));
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001950 // Predicate.
1951 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1952 TmpInst.addOperand(MCOperand::CreateReg(0));
1953 OutStreamer.EmitInstruction(TmpInst);
1954 }
1955 {
1956 MCInst TmpInst;
Jim Grosbach2a7b41b2011-06-30 23:38:17 +00001957 TmpInst.setOpcode(ARM::tMOVr);
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001958 TmpInst.addOperand(MCOperand::CreateReg(ARM::SP));
1959 TmpInst.addOperand(MCOperand::CreateReg(ScratchReg));
1960 // Predicate.
1961 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1962 TmpInst.addOperand(MCOperand::CreateReg(0));
1963 OutStreamer.EmitInstruction(TmpInst);
1964 }
1965 {
1966 MCInst TmpInst;
Bill Wendlingf4caf692010-12-14 03:36:38 +00001967 TmpInst.setOpcode(ARM::tLDRi);
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001968 TmpInst.addOperand(MCOperand::CreateReg(ScratchReg));
1969 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
1970 TmpInst.addOperand(MCOperand::CreateImm(1));
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001971 // Predicate.
1972 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1973 TmpInst.addOperand(MCOperand::CreateReg(0));
1974 OutStreamer.EmitInstruction(TmpInst);
1975 }
1976 {
1977 MCInst TmpInst;
Bill Wendlingf4caf692010-12-14 03:36:38 +00001978 TmpInst.setOpcode(ARM::tLDRr);
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001979 TmpInst.addOperand(MCOperand::CreateReg(ARM::R7));
1980 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001981 TmpInst.addOperand(MCOperand::CreateReg(0));
1982 // Predicate.
1983 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1984 TmpInst.addOperand(MCOperand::CreateReg(0));
1985 OutStreamer.EmitInstruction(TmpInst);
1986 }
1987 {
1988 MCInst TmpInst;
Cameron Zwarich421b1062011-05-26 03:41:12 +00001989 TmpInst.setOpcode(ARM::tBX);
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001990 TmpInst.addOperand(MCOperand::CreateReg(ScratchReg));
1991 // Predicate.
1992 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1993 TmpInst.addOperand(MCOperand::CreateReg(0));
1994 OutStreamer.EmitInstruction(TmpInst);
1995 }
1996 return;
1997 }
Chris Lattner97f06932009-10-19 20:20:46 +00001998 }
Jim Grosbachb0739b72010-09-02 01:02:06 +00001999
Chris Lattner97f06932009-10-19 20:20:46 +00002000 MCInst TmpInst;
Chris Lattner30e2cc22010-11-14 21:00:02 +00002001 LowerARMMachineInstrToMCInst(MI, TmpInst, *this);
Anton Korobeynikov57caad72011-03-05 18:43:32 +00002002
Chris Lattner850d2e22010-02-03 01:16:28 +00002003 OutStreamer.EmitInstruction(TmpInst);
Chris Lattner97f06932009-10-19 20:20:46 +00002004}
Daniel Dunbar2685a292009-10-20 05:15:36 +00002005
2006//===----------------------------------------------------------------------===//
2007// Target Registry Stuff
2008//===----------------------------------------------------------------------===//
2009
Daniel Dunbar2685a292009-10-20 05:15:36 +00002010// Force static initialization.
2011extern "C" void LLVMInitializeARMAsmPrinter() {
2012 RegisterAsmPrinter<ARMAsmPrinter> X(TheARMTarget);
2013 RegisterAsmPrinter<ARMAsmPrinter> Y(TheThumbTarget);
Daniel Dunbar2685a292009-10-20 05:15:36 +00002014}