blob: d492a46dc492c9ce614eb3b0e802265d35470abb [file] [log] [blame]
Evan Cheng148b6a42007-07-05 21:15:40 +00001//===-- ARM/ARMCodeEmitter.cpp - Convert ARM code to machine code ---------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Cheng148b6a42007-07-05 21:15:40 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the pass that transforms the ARM machine instructions into
11// relocatable machine code.
12//
13//===----------------------------------------------------------------------===//
14
Evan Cheng0f282432008-10-29 23:55:43 +000015#define DEBUG_TYPE "jit"
Evan Cheng7602e112008-09-02 06:52:38 +000016#include "ARM.h"
17#include "ARMAddressingModes.h"
Evan Cheng0f282432008-10-29 23:55:43 +000018#include "ARMConstantPoolValue.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000019#include "ARMInstrInfo.h"
Evan Cheng7602e112008-09-02 06:52:38 +000020#include "ARMRelocations.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000021#include "ARMSubtarget.h"
22#include "ARMTargetMachine.h"
Jim Grosbachbc6d8762008-10-28 18:25:49 +000023#include "llvm/Constants.h"
24#include "llvm/DerivedTypes.h"
Evan Cheng42d5ee062008-09-13 01:15:21 +000025#include "llvm/Function.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000026#include "llvm/PassManager.h"
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +000027#include "llvm/CodeGen/JITCodeEmitter.h"
Evan Cheng057d0c32008-09-18 07:28:19 +000028#include "llvm/CodeGen/MachineConstantPool.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000029#include "llvm/CodeGen/MachineFunctionPass.h"
30#include "llvm/CodeGen/MachineInstr.h"
Evan Cheng4df60f52008-11-07 09:06:08 +000031#include "llvm/CodeGen/MachineJumpTableInfo.h"
Daniel Dunbar003de662009-09-21 05:58:35 +000032#include "llvm/CodeGen/MachineModuleInfo.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000033#include "llvm/CodeGen/Passes.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000034#include "llvm/ADT/Statistic.h"
Evan Cheng42d5ee062008-09-13 01:15:21 +000035#include "llvm/Support/Debug.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000036#include "llvm/Support/ErrorHandling.h"
37#include "llvm/Support/raw_ostream.h"
Evan Cheng4df60f52008-11-07 09:06:08 +000038#ifndef NDEBUG
39#include <iomanip>
40#endif
Evan Cheng148b6a42007-07-05 21:15:40 +000041using namespace llvm;
42
43STATISTIC(NumEmitted, "Number of machine instructions emitted");
44
45namespace {
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +000046
Chris Lattner33fabd72010-02-02 21:48:51 +000047 class ARMCodeEmitter : public MachineFunctionPass {
Evan Cheng057d0c32008-09-18 07:28:19 +000048 ARMJITInfo *JTI;
49 const ARMInstrInfo *II;
50 const TargetData *TD;
Evan Cheng08669742009-09-10 01:23:53 +000051 const ARMSubtarget *Subtarget;
Evan Cheng057d0c32008-09-18 07:28:19 +000052 TargetMachine &TM;
Chris Lattner33fabd72010-02-02 21:48:51 +000053 JITCodeEmitter &MCE;
Chris Lattner16112732010-03-14 01:41:15 +000054 MachineModuleInfo *MMI;
Evan Cheng938b9d82008-10-31 19:55:13 +000055 const std::vector<MachineConstantPoolEntry> *MCPEs;
Evan Cheng4df60f52008-11-07 09:06:08 +000056 const std::vector<MachineJumpTableEntry> *MJTEs;
57 bool IsPIC;
Bob Wilson62d24a42010-06-28 22:23:17 +000058 bool IsThumb;
Bob Wilson87949d42010-03-17 21:16:45 +000059
Daniel Dunbar003de662009-09-21 05:58:35 +000060 void getAnalysisUsage(AnalysisUsage &AU) const {
61 AU.addRequired<MachineModuleInfo>();
62 MachineFunctionPass::getAnalysisUsage(AU);
63 }
Bob Wilson87949d42010-03-17 21:16:45 +000064
Evan Cheng148b6a42007-07-05 21:15:40 +000065 static char ID;
Chris Lattner33fabd72010-02-02 21:48:51 +000066 public:
67 ARMCodeEmitter(TargetMachine &tm, JITCodeEmitter &mce)
Owen Anderson90c579d2010-08-06 18:33:48 +000068 : MachineFunctionPass(ID), JTI(0),
Dan Gohman3fb150a2010-04-17 17:42:52 +000069 II((const ARMInstrInfo *)tm.getInstrInfo()),
Chris Lattner33fabd72010-02-02 21:48:51 +000070 TD(tm.getTargetData()), TM(tm),
Bob Wilson62d24a42010-06-28 22:23:17 +000071 MCE(mce), MCPEs(0), MJTEs(0),
72 IsPIC(TM.getRelocationModel() == Reloc::PIC_), IsThumb(false) {}
Bob Wilson87949d42010-03-17 21:16:45 +000073
Chris Lattner33fabd72010-02-02 21:48:51 +000074 /// getBinaryCodeForInstr - This function, generated by the
75 /// CodeEmitterGenerator using TableGen, produces the binary encoding for
76 /// machine instructions.
77 unsigned getBinaryCodeForInstr(const MachineInstr &MI);
Evan Cheng148b6a42007-07-05 21:15:40 +000078
79 bool runOnMachineFunction(MachineFunction &MF);
80
81 virtual const char *getPassName() const {
82 return "ARM Machine Code Emitter";
83 }
84
85 void emitInstruction(const MachineInstr &MI);
Evan Cheng7602e112008-09-02 06:52:38 +000086
87 private:
Evan Cheng057d0c32008-09-18 07:28:19 +000088
Evan Cheng83b5cf02008-11-05 23:22:34 +000089 void emitWordLE(unsigned Binary);
Evan Chengcb5201f2008-11-11 22:19:31 +000090 void emitDWordLE(uint64_t Binary);
Evan Cheng057d0c32008-09-18 07:28:19 +000091 void emitConstPoolInstruction(const MachineInstr &MI);
Zonr Changf86399b2010-05-25 08:42:45 +000092 void emitMOVi32immInstruction(const MachineInstr &MI);
Evan Cheng90922132008-11-06 02:25:39 +000093 void emitMOVi2piecesInstruction(const MachineInstr &MI);
Evan Cheng4df60f52008-11-07 09:06:08 +000094 void emitLEApcrelJTInstruction(const MachineInstr &MI);
Evan Chenga9562552008-11-14 20:09:11 +000095 void emitPseudoMoveInstruction(const MachineInstr &MI);
Evan Cheng83b5cf02008-11-05 23:22:34 +000096 void addPCLabel(unsigned LabelID);
Evan Cheng057d0c32008-09-18 07:28:19 +000097 void emitPseudoInstruction(const MachineInstr &MI);
Evan Cheng5f1db7b2008-09-12 22:01:15 +000098 unsigned getMachineSoRegOpValue(const MachineInstr &MI,
Evan Cheng49a9f292008-09-12 22:45:55 +000099 const TargetInstrDesc &TID,
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000100 const MachineOperand &MO,
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000101 unsigned OpIdx);
102
Evan Cheng90922132008-11-06 02:25:39 +0000103 unsigned getMachineSoImmOpValue(unsigned SoImm);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000104
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000105 unsigned getAddrModeSBit(const MachineInstr &MI,
106 const TargetInstrDesc &TID) const;
Evan Cheng49a9f292008-09-12 22:45:55 +0000107
Evan Cheng83b5cf02008-11-05 23:22:34 +0000108 void emitDataProcessingInstruction(const MachineInstr &MI,
Evan Cheng437c1732008-11-07 22:30:53 +0000109 unsigned ImplicitRd = 0,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000110 unsigned ImplicitRn = 0);
Evan Cheng7602e112008-09-02 06:52:38 +0000111
Evan Cheng83b5cf02008-11-05 23:22:34 +0000112 void emitLoadStoreInstruction(const MachineInstr &MI,
Evan Cheng4df60f52008-11-07 09:06:08 +0000113 unsigned ImplicitRd = 0,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000114 unsigned ImplicitRn = 0);
Evan Chengedda31c2008-11-05 18:35:52 +0000115
Evan Cheng83b5cf02008-11-05 23:22:34 +0000116 void emitMiscLoadStoreInstruction(const MachineInstr &MI,
117 unsigned ImplicitRn = 0);
Evan Chengedda31c2008-11-05 18:35:52 +0000118
119 void emitLoadStoreMultipleInstruction(const MachineInstr &MI);
120
Evan Chengfbc9d412008-11-06 01:21:28 +0000121 void emitMulFrmInstruction(const MachineInstr &MI);
Evan Chengedda31c2008-11-05 18:35:52 +0000122
Evan Cheng97f48c32008-11-06 22:15:19 +0000123 void emitExtendInstruction(const MachineInstr &MI);
124
Evan Cheng8b59db32008-11-07 01:41:35 +0000125 void emitMiscArithInstruction(const MachineInstr &MI);
126
Bob Wilson9a1c1892010-08-11 00:01:18 +0000127 void emitSaturateInstruction(const MachineInstr &MI);
128
Evan Chengedda31c2008-11-05 18:35:52 +0000129 void emitBranchInstruction(const MachineInstr &MI);
130
Evan Cheng437c1732008-11-07 22:30:53 +0000131 void emitInlineJumpTable(unsigned JTIndex);
Evan Cheng4df60f52008-11-07 09:06:08 +0000132
Evan Chengedda31c2008-11-05 18:35:52 +0000133 void emitMiscBranchInstruction(const MachineInstr &MI);
Evan Cheng7602e112008-09-02 06:52:38 +0000134
Evan Cheng96581d32008-11-11 02:11:05 +0000135 void emitVFPArithInstruction(const MachineInstr &MI);
136
Evan Cheng78be83d2008-11-11 19:40:26 +0000137 void emitVFPConversionInstruction(const MachineInstr &MI);
138
Evan Chengcd8e66a2008-11-11 21:48:44 +0000139 void emitVFPLoadStoreInstruction(const MachineInstr &MI);
140
141 void emitVFPLoadStoreMultipleInstruction(const MachineInstr &MI);
142
143 void emitMiscInstruction(const MachineInstr &MI);
144
Bob Wilsond5a563d2010-06-29 17:34:07 +0000145 void emitNEONLaneInstruction(const MachineInstr &MI);
Bob Wilson21773e72010-06-29 20:13:29 +0000146 void emitNEONDupInstruction(const MachineInstr &MI);
Bob Wilson583a2a02010-06-25 21:17:19 +0000147 void emitNEON1RegModImmInstruction(const MachineInstr &MI);
148 void emitNEON2RegInstruction(const MachineInstr &MI);
Bob Wilson5e7b6072010-06-25 22:40:46 +0000149 void emitNEON3RegInstruction(const MachineInstr &MI);
Bob Wilson1a913ed2010-06-11 21:34:50 +0000150
Evan Cheng7602e112008-09-02 06:52:38 +0000151 /// getMachineOpValue - Return binary encoding of operand. If the machine
152 /// operand requires relocation, record the relocation and return zero.
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000153 unsigned getMachineOpValue(const MachineInstr &MI,const MachineOperand &MO);
Evan Cheng7602e112008-09-02 06:52:38 +0000154 unsigned getMachineOpValue(const MachineInstr &MI, unsigned OpIdx) {
155 return getMachineOpValue(MI, MI.getOperand(OpIdx));
156 }
Evan Cheng7602e112008-09-02 06:52:38 +0000157
Shih-wei Liao5170b712010-05-26 00:02:28 +0000158 /// getMovi32Value - Return binary encoding of operand for movw/movt. If the
Jim Grosbach18f30e62010-06-02 21:53:11 +0000159 /// machine operand requires relocation, record the relocation and return
160 /// zero.
Shih-wei Liao5170b712010-05-26 00:02:28 +0000161 unsigned getMovi32Value(const MachineInstr &MI,const MachineOperand &MO,
Zonr Changf86399b2010-05-25 08:42:45 +0000162 unsigned Reloc);
Zonr Changf86399b2010-05-25 08:42:45 +0000163
Evan Cheng83b5cf02008-11-05 23:22:34 +0000164 /// getShiftOp - Return the shift opcode (bit[6:5]) of the immediate value.
Evan Cheng7602e112008-09-02 06:52:38 +0000165 ///
Evan Cheng83b5cf02008-11-05 23:22:34 +0000166 unsigned getShiftOp(unsigned Imm) const ;
Evan Cheng7602e112008-09-02 06:52:38 +0000167
168 /// Routines that handle operands which add machine relocations which are
Evan Cheng437c1732008-11-07 22:30:53 +0000169 /// fixed up by the relocation stage.
Dan Gohman46510a72010-04-15 01:51:59 +0000170 void emitGlobalAddress(const GlobalValue *GV, unsigned Reloc,
Jeffrey Yasskin2d274412009-11-07 08:51:52 +0000171 bool MayNeedFarStub, bool Indirect,
172 intptr_t ACPV = 0);
Evan Cheng0ff94f72007-08-07 01:37:15 +0000173 void emitExternalSymbolAddress(const char *ES, unsigned Reloc);
Evan Cheng437c1732008-11-07 22:30:53 +0000174 void emitConstPoolAddress(unsigned CPI, unsigned Reloc);
175 void emitJumpTableAddress(unsigned JTIndex, unsigned Reloc);
176 void emitMachineBasicBlock(MachineBasicBlock *BB, unsigned Reloc,
177 intptr_t JTBase = 0);
Evan Cheng148b6a42007-07-05 21:15:40 +0000178 };
Evan Cheng148b6a42007-07-05 21:15:40 +0000179}
180
Chris Lattner33fabd72010-02-02 21:48:51 +0000181char ARMCodeEmitter::ID = 0;
182
Bob Wilson87949d42010-03-17 21:16:45 +0000183/// createARMJITCodeEmitterPass - Return a pass that emits the collected ARM
Chris Lattnere0faa542010-02-02 21:38:59 +0000184/// code to the specified MCE object.
Bruno Cardoso Lopesac57e6e2009-07-06 05:09:34 +0000185FunctionPass *llvm::createARMJITCodeEmitterPass(ARMBaseTargetMachine &TM,
186 JITCodeEmitter &JCE) {
Chris Lattner33fabd72010-02-02 21:48:51 +0000187 return new ARMCodeEmitter(TM, JCE);
Evan Cheng148b6a42007-07-05 21:15:40 +0000188}
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +0000189
Chris Lattner33fabd72010-02-02 21:48:51 +0000190bool ARMCodeEmitter::runOnMachineFunction(MachineFunction &MF) {
Evan Cheng148b6a42007-07-05 21:15:40 +0000191 assert((MF.getTarget().getRelocationModel() != Reloc::Default ||
192 MF.getTarget().getRelocationModel() != Reloc::Static) &&
193 "JIT relocation model must be set to static or default!");
Dan Gohman3fb150a2010-04-17 17:42:52 +0000194 JTI = ((ARMTargetMachine &)MF.getTarget()).getJITInfo();
195 II = ((const ARMTargetMachine &)MF.getTarget()).getInstrInfo();
196 TD = ((const ARMTargetMachine &)MF.getTarget()).getTargetData();
Evan Cheng08669742009-09-10 01:23:53 +0000197 Subtarget = &TM.getSubtarget<ARMSubtarget>();
Evan Cheng938b9d82008-10-31 19:55:13 +0000198 MCPEs = &MF.getConstantPool()->getConstants();
Chris Lattnerb1e80392010-01-25 23:22:00 +0000199 MJTEs = 0;
200 if (MF.getJumpTableInfo()) MJTEs = &MF.getJumpTableInfo()->getJumpTables();
Evan Cheng4df60f52008-11-07 09:06:08 +0000201 IsPIC = TM.getRelocationModel() == Reloc::PIC_;
Bob Wilson62d24a42010-06-28 22:23:17 +0000202 IsThumb = MF.getInfo<ARMFunctionInfo>()->isThumbFunction();
Evan Cheng3cc82232008-11-08 07:38:22 +0000203 JTI->Initialize(MF, IsPIC);
Chris Lattner16112732010-03-14 01:41:15 +0000204 MMI = &getAnalysis<MachineModuleInfo>();
205 MCE.setModuleInfo(MMI);
Evan Cheng148b6a42007-07-05 21:15:40 +0000206
207 do {
Jim Grosbach764ab522009-08-11 15:33:49 +0000208 DEBUG(errs() << "JITTing function '"
Daniel Dunbarce63ffb2009-07-25 00:23:56 +0000209 << MF.getFunction()->getName() << "'\n");
Evan Cheng148b6a42007-07-05 21:15:40 +0000210 MCE.startFunction(MF);
Jim Grosbach764ab522009-08-11 15:33:49 +0000211 for (MachineFunction::iterator MBB = MF.begin(), E = MF.end();
Evan Cheng148b6a42007-07-05 21:15:40 +0000212 MBB != E; ++MBB) {
213 MCE.StartMachineBasicBlock(MBB);
214 for (MachineBasicBlock::const_iterator I = MBB->begin(), E = MBB->end();
215 I != E; ++I)
216 emitInstruction(*I);
217 }
218 } while (MCE.finishFunction(MF));
219
220 return false;
221}
222
Evan Cheng83b5cf02008-11-05 23:22:34 +0000223/// getShiftOp - Return the shift opcode (bit[6:5]) of the immediate value.
Evan Cheng7602e112008-09-02 06:52:38 +0000224///
Chris Lattner33fabd72010-02-02 21:48:51 +0000225unsigned ARMCodeEmitter::getShiftOp(unsigned Imm) const {
Evan Cheng83b5cf02008-11-05 23:22:34 +0000226 switch (ARM_AM::getAM2ShiftOpc(Imm)) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000227 default: llvm_unreachable("Unknown shift opc!");
Evan Cheng7602e112008-09-02 06:52:38 +0000228 case ARM_AM::asr: return 2;
229 case ARM_AM::lsl: return 0;
230 case ARM_AM::lsr: return 1;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000231 case ARM_AM::ror:
Evan Cheng7602e112008-09-02 06:52:38 +0000232 case ARM_AM::rrx: return 3;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000233 }
Evan Cheng7602e112008-09-02 06:52:38 +0000234 return 0;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000235}
236
Shih-wei Liao5170b712010-05-26 00:02:28 +0000237/// getMovi32Value - Return binary encoding of operand for movw/movt. If the
Zonr Changf86399b2010-05-25 08:42:45 +0000238/// machine operand requires relocation, record the relocation and return zero.
239unsigned ARMCodeEmitter::getMovi32Value(const MachineInstr &MI,
Shih-wei Liao5170b712010-05-26 00:02:28 +0000240 const MachineOperand &MO,
Zonr Changf86399b2010-05-25 08:42:45 +0000241 unsigned Reloc) {
Shih-wei Liao5170b712010-05-26 00:02:28 +0000242 assert(((Reloc == ARM::reloc_arm_movt) || (Reloc == ARM::reloc_arm_movw))
Zonr Changf86399b2010-05-25 08:42:45 +0000243 && "Relocation to this function should be for movt or movw");
244
245 if (MO.isImm())
246 return static_cast<unsigned>(MO.getImm());
247 else if (MO.isGlobal())
248 emitGlobalAddress(MO.getGlobal(), Reloc, true, false);
249 else if (MO.isSymbol())
250 emitExternalSymbolAddress(MO.getSymbolName(), Reloc);
251 else if (MO.isMBB())
252 emitMachineBasicBlock(MO.getMBB(), Reloc);
253 else {
254#ifndef NDEBUG
255 errs() << MO;
256#endif
257 llvm_unreachable("Unsupported operand type for movw/movt");
258 }
259 return 0;
260}
261
Evan Cheng7602e112008-09-02 06:52:38 +0000262/// getMachineOpValue - Return binary encoding of operand. If the machine
263/// operand requires relocation, record the relocation and return zero.
Chris Lattner33fabd72010-02-02 21:48:51 +0000264unsigned ARMCodeEmitter::getMachineOpValue(const MachineInstr &MI,
265 const MachineOperand &MO) {
Dan Gohmand735b802008-10-03 15:45:36 +0000266 if (MO.isReg())
Evan Cheng7602e112008-09-02 06:52:38 +0000267 return ARMRegisterInfo::getRegisterNumbering(MO.getReg());
Dan Gohmand735b802008-10-03 15:45:36 +0000268 else if (MO.isImm())
Evan Cheng7602e112008-09-02 06:52:38 +0000269 return static_cast<unsigned>(MO.getImm());
Dan Gohmand735b802008-10-03 15:45:36 +0000270 else if (MO.isGlobal())
Evan Cheng08669742009-09-10 01:23:53 +0000271 emitGlobalAddress(MO.getGlobal(), ARM::reloc_arm_branch, true, false);
Dan Gohmand735b802008-10-03 15:45:36 +0000272 else if (MO.isSymbol())
Evan Cheng10332512008-11-08 07:22:33 +0000273 emitExternalSymbolAddress(MO.getSymbolName(), ARM::reloc_arm_branch);
Evan Cheng580c0df2008-11-12 01:02:24 +0000274 else if (MO.isCPI()) {
275 const TargetInstrDesc &TID = MI.getDesc();
276 // For VFP load, the immediate offset is multiplied by 4.
277 unsigned Reloc = ((TID.TSFlags & ARMII::FormMask) == ARMII::VFPLdStFrm)
278 ? ARM::reloc_arm_vfp_cp_entry : ARM::reloc_arm_cp_entry;
279 emitConstPoolAddress(MO.getIndex(), Reloc);
280 } else if (MO.isJTI())
Chris Lattner8aa797a2007-12-30 23:10:15 +0000281 emitJumpTableAddress(MO.getIndex(), ARM::reloc_arm_relative);
Dan Gohmand735b802008-10-03 15:45:36 +0000282 else if (MO.isMBB())
Evan Cheng4df60f52008-11-07 09:06:08 +0000283 emitMachineBasicBlock(MO.getMBB(), ARM::reloc_arm_branch);
Evan Cheng2aa0e642008-09-13 01:55:59 +0000284 else {
Torok Edwindac237e2009-07-08 20:53:28 +0000285#ifndef NDEBUG
Chris Lattner705e07f2009-08-23 03:41:05 +0000286 errs() << MO;
Torok Edwindac237e2009-07-08 20:53:28 +0000287#endif
Torok Edwinc23197a2009-07-14 16:55:14 +0000288 llvm_unreachable(0);
Evan Cheng2aa0e642008-09-13 01:55:59 +0000289 }
Evan Cheng7602e112008-09-02 06:52:38 +0000290 return 0;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000291}
292
Evan Cheng057d0c32008-09-18 07:28:19 +0000293/// emitGlobalAddress - Emit the specified address to the code stream.
Evan Cheng0ff94f72007-08-07 01:37:15 +0000294///
Dan Gohman46510a72010-04-15 01:51:59 +0000295void ARMCodeEmitter::emitGlobalAddress(const GlobalValue *GV, unsigned Reloc,
Chris Lattner33fabd72010-02-02 21:48:51 +0000296 bool MayNeedFarStub, bool Indirect,
297 intptr_t ACPV) {
Evan Cheng08669742009-09-10 01:23:53 +0000298 MachineRelocation MR = Indirect
299 ? MachineRelocation::getIndirectSymbol(MCE.getCurrentPCOffset(), Reloc,
Dan Gohman46510a72010-04-15 01:51:59 +0000300 const_cast<GlobalValue *>(GV),
301 ACPV, MayNeedFarStub)
Evan Cheng08669742009-09-10 01:23:53 +0000302 : MachineRelocation::getGV(MCE.getCurrentPCOffset(), Reloc,
Dan Gohman46510a72010-04-15 01:51:59 +0000303 const_cast<GlobalValue *>(GV), ACPV,
304 MayNeedFarStub);
Evan Cheng08669742009-09-10 01:23:53 +0000305 MCE.addRelocation(MR);
Evan Cheng0ff94f72007-08-07 01:37:15 +0000306}
307
308/// emitExternalSymbolAddress - Arrange for the address of an external symbol to
309/// be emitted to the current location in the function, and allow it to be PC
310/// relative.
Chris Lattner33fabd72010-02-02 21:48:51 +0000311void ARMCodeEmitter::emitExternalSymbolAddress(const char *ES, unsigned Reloc) {
Evan Cheng0ff94f72007-08-07 01:37:15 +0000312 MCE.addRelocation(MachineRelocation::getExtSym(MCE.getCurrentPCOffset(),
313 Reloc, ES));
314}
315
316/// emitConstPoolAddress - Arrange for the address of an constant pool
317/// to be emitted to the current location in the function, and allow it to be PC
318/// relative.
Chris Lattner33fabd72010-02-02 21:48:51 +0000319void ARMCodeEmitter::emitConstPoolAddress(unsigned CPI, unsigned Reloc) {
Evan Cheng0f282432008-10-29 23:55:43 +0000320 // Tell JIT emitter we'll resolve the address.
Evan Cheng0ff94f72007-08-07 01:37:15 +0000321 MCE.addRelocation(MachineRelocation::getConstPool(MCE.getCurrentPCOffset(),
Evan Cheng437c1732008-11-07 22:30:53 +0000322 Reloc, CPI, 0, true));
Evan Cheng0ff94f72007-08-07 01:37:15 +0000323}
324
325/// emitJumpTableAddress - Arrange for the address of a jump table to
326/// be emitted to the current location in the function, and allow it to be PC
327/// relative.
Chris Lattner33fabd72010-02-02 21:48:51 +0000328void ARMCodeEmitter::emitJumpTableAddress(unsigned JTIndex, unsigned Reloc) {
Evan Cheng0ff94f72007-08-07 01:37:15 +0000329 MCE.addRelocation(MachineRelocation::getJumpTable(MCE.getCurrentPCOffset(),
Evan Cheng437c1732008-11-07 22:30:53 +0000330 Reloc, JTIndex, 0, true));
Evan Cheng0ff94f72007-08-07 01:37:15 +0000331}
332
Raul Herbster9c1a3822007-08-30 23:29:26 +0000333/// emitMachineBasicBlock - Emit the specified address basic block.
Chris Lattner33fabd72010-02-02 21:48:51 +0000334void ARMCodeEmitter::emitMachineBasicBlock(MachineBasicBlock *BB,
335 unsigned Reloc, intptr_t JTBase) {
Raul Herbster9c1a3822007-08-30 23:29:26 +0000336 MCE.addRelocation(MachineRelocation::getBB(MCE.getCurrentPCOffset(),
Evan Cheng437c1732008-11-07 22:30:53 +0000337 Reloc, BB, JTBase));
Raul Herbster9c1a3822007-08-30 23:29:26 +0000338}
Evan Cheng0ff94f72007-08-07 01:37:15 +0000339
Chris Lattner33fabd72010-02-02 21:48:51 +0000340void ARMCodeEmitter::emitWordLE(unsigned Binary) {
Chris Lattner893e1c92009-08-23 06:49:22 +0000341 DEBUG(errs() << " 0x";
342 errs().write_hex(Binary) << "\n");
Evan Cheng83b5cf02008-11-05 23:22:34 +0000343 MCE.emitWordLE(Binary);
344}
345
Chris Lattner33fabd72010-02-02 21:48:51 +0000346void ARMCodeEmitter::emitDWordLE(uint64_t Binary) {
Chris Lattner893e1c92009-08-23 06:49:22 +0000347 DEBUG(errs() << " 0x";
348 errs().write_hex(Binary) << "\n");
Evan Chengcb5201f2008-11-11 22:19:31 +0000349 MCE.emitDWordLE(Binary);
350}
351
Chris Lattner33fabd72010-02-02 21:48:51 +0000352void ARMCodeEmitter::emitInstruction(const MachineInstr &MI) {
Chris Lattner705e07f2009-08-23 03:41:05 +0000353 DEBUG(errs() << "JIT: " << (void*)MCE.getCurrentPCValue() << ":\t" << MI);
Evan Cheng42d5ee062008-09-13 01:15:21 +0000354
Devang Patelaf0e2722009-10-06 02:19:11 +0000355 MCE.processDebugLoc(MI.getDebugLoc(), true);
Jeffrey Yasskin75402822009-07-17 18:49:39 +0000356
Dan Gohmanfe601042010-06-22 15:08:57 +0000357 ++NumEmitted; // Keep track of the # of mi's emitted
Evan Chengedda31c2008-11-05 18:35:52 +0000358 switch (MI.getDesc().TSFlags & ARMII::FormMask) {
Evan Chengffa6d962008-11-13 23:36:57 +0000359 default: {
Torok Edwinc23197a2009-07-14 16:55:14 +0000360 llvm_unreachable("Unhandled instruction encoding format!");
Evan Chengedda31c2008-11-05 18:35:52 +0000361 break;
Evan Chengffa6d962008-11-13 23:36:57 +0000362 }
Evan Chengedda31c2008-11-05 18:35:52 +0000363 case ARMII::Pseudo:
Evan Cheng057d0c32008-09-18 07:28:19 +0000364 emitPseudoInstruction(MI);
Evan Chengedda31c2008-11-05 18:35:52 +0000365 break;
366 case ARMII::DPFrm:
367 case ARMII::DPSoRegFrm:
368 emitDataProcessingInstruction(MI);
369 break;
Evan Cheng148cad82008-11-13 07:34:59 +0000370 case ARMII::LdFrm:
371 case ARMII::StFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000372 emitLoadStoreInstruction(MI);
373 break;
Evan Cheng148cad82008-11-13 07:34:59 +0000374 case ARMII::LdMiscFrm:
375 case ARMII::StMiscFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000376 emitMiscLoadStoreInstruction(MI);
377 break;
Evan Cheng3c4a4ff2008-11-12 07:18:38 +0000378 case ARMII::LdStMulFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000379 emitLoadStoreMultipleInstruction(MI);
380 break;
Evan Chengfbc9d412008-11-06 01:21:28 +0000381 case ARMII::MulFrm:
382 emitMulFrmInstruction(MI);
Evan Chengedda31c2008-11-05 18:35:52 +0000383 break;
Evan Cheng97f48c32008-11-06 22:15:19 +0000384 case ARMII::ExtFrm:
385 emitExtendInstruction(MI);
386 break;
Evan Cheng8b59db32008-11-07 01:41:35 +0000387 case ARMII::ArithMiscFrm:
388 emitMiscArithInstruction(MI);
389 break;
Bob Wilson9a1c1892010-08-11 00:01:18 +0000390 case ARMII::SatFrm:
391 emitSaturateInstruction(MI);
392 break;
Evan Cheng12c3a532008-11-06 17:48:05 +0000393 case ARMII::BrFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000394 emitBranchInstruction(MI);
395 break;
Evan Cheng12c3a532008-11-06 17:48:05 +0000396 case ARMII::BrMiscFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000397 emitMiscBranchInstruction(MI);
398 break;
Evan Cheng96581d32008-11-11 02:11:05 +0000399 // VFP instructions.
400 case ARMII::VFPUnaryFrm:
401 case ARMII::VFPBinaryFrm:
402 emitVFPArithInstruction(MI);
403 break;
Evan Cheng78be83d2008-11-11 19:40:26 +0000404 case ARMII::VFPConv1Frm:
405 case ARMII::VFPConv2Frm:
Evan Cheng0a0ab132008-11-11 22:46:12 +0000406 case ARMII::VFPConv3Frm:
Evan Cheng80a11982008-11-12 06:41:41 +0000407 case ARMII::VFPConv4Frm:
408 case ARMII::VFPConv5Frm:
Evan Cheng78be83d2008-11-11 19:40:26 +0000409 emitVFPConversionInstruction(MI);
410 break;
Evan Chengcd8e66a2008-11-11 21:48:44 +0000411 case ARMII::VFPLdStFrm:
412 emitVFPLoadStoreInstruction(MI);
413 break;
414 case ARMII::VFPLdStMulFrm:
415 emitVFPLoadStoreMultipleInstruction(MI);
416 break;
417 case ARMII::VFPMiscFrm:
418 emitMiscInstruction(MI);
419 break;
Bob Wilson1a913ed2010-06-11 21:34:50 +0000420 // NEON instructions.
Bob Wilson52e4a0a2010-06-26 04:07:15 +0000421 case ARMII::NGetLnFrm:
Bob Wilsond5a563d2010-06-29 17:34:07 +0000422 case ARMII::NSetLnFrm:
423 emitNEONLaneInstruction(MI);
Bob Wilson52e4a0a2010-06-26 04:07:15 +0000424 break;
Bob Wilson21773e72010-06-29 20:13:29 +0000425 case ARMII::NDupFrm:
426 emitNEONDupInstruction(MI);
427 break;
Bob Wilson1a913ed2010-06-11 21:34:50 +0000428 case ARMII::N1RegModImmFrm:
Bob Wilson583a2a02010-06-25 21:17:19 +0000429 emitNEON1RegModImmInstruction(MI);
430 break;
431 case ARMII::N2RegFrm:
432 emitNEON2RegInstruction(MI);
Bob Wilson1a913ed2010-06-11 21:34:50 +0000433 break;
Bob Wilson5e7b6072010-06-25 22:40:46 +0000434 case ARMII::N3RegFrm:
435 emitNEON3RegInstruction(MI);
436 break;
Evan Chengedda31c2008-11-05 18:35:52 +0000437 }
Devang Patelaf0e2722009-10-06 02:19:11 +0000438 MCE.processDebugLoc(MI.getDebugLoc(), false);
Evan Cheng0ff94f72007-08-07 01:37:15 +0000439}
440
Chris Lattner33fabd72010-02-02 21:48:51 +0000441void ARMCodeEmitter::emitConstPoolInstruction(const MachineInstr &MI) {
Evan Cheng437c1732008-11-07 22:30:53 +0000442 unsigned CPI = MI.getOperand(0).getImm(); // CP instruction index.
443 unsigned CPIndex = MI.getOperand(1).getIndex(); // Actual cp entry index.
Evan Cheng938b9d82008-10-31 19:55:13 +0000444 const MachineConstantPoolEntry &MCPE = (*MCPEs)[CPIndex];
Jim Grosbach764ab522009-08-11 15:33:49 +0000445
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000446 // Remember the CONSTPOOL_ENTRY address for later relocation.
447 JTI->addConstantPoolEntryAddr(CPI, MCE.getCurrentPCValue());
448
449 // Emit constpool island entry. In most cases, the actual values will be
450 // resolved and relocated after code emission.
451 if (MCPE.isMachineConstantPoolEntry()) {
452 ARMConstantPoolValue *ACPV =
453 static_cast<ARMConstantPoolValue*>(MCPE.Val.MachineCPVal);
454
Chris Lattner705e07f2009-08-23 03:41:05 +0000455 DEBUG(errs() << " ** ARM constant pool #" << CPI << " @ "
456 << (void*)MCE.getCurrentPCValue() << " " << *ACPV << '\n');
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000457
Bob Wilson28989a82009-11-02 16:59:06 +0000458 assert(ACPV->isGlobalValue() && "unsupported constant pool value");
Dan Gohman46510a72010-04-15 01:51:59 +0000459 const GlobalValue *GV = ACPV->getGV();
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000460 if (GV) {
Evan Cheng08669742009-09-10 01:23:53 +0000461 Reloc::Model RelocM = TM.getRelocationModel();
Evan Chenge4e4ed32009-08-28 23:18:09 +0000462 emitGlobalAddress(GV, ARM::reloc_arm_machine_cp_entry,
Evan Cheng08669742009-09-10 01:23:53 +0000463 isa<Function>(GV),
464 Subtarget->GVIsIndirectSymbol(GV, RelocM),
465 (intptr_t)ACPV);
Evan Cheng25e04782008-11-04 00:50:32 +0000466 } else {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000467 emitExternalSymbolAddress(ACPV->getSymbol(), ARM::reloc_arm_absolute);
468 }
Evan Cheng83b5cf02008-11-05 23:22:34 +0000469 emitWordLE(0);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000470 } else {
Dan Gohman46510a72010-04-15 01:51:59 +0000471 const Constant *CV = MCPE.Val.ConstVal;
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000472
Daniel Dunbarce63ffb2009-07-25 00:23:56 +0000473 DEBUG({
474 errs() << " ** Constant pool #" << CPI << " @ "
475 << (void*)MCE.getCurrentPCValue() << " ";
476 if (const Function *F = dyn_cast<Function>(CV))
477 errs() << F->getName();
478 else
479 errs() << *CV;
480 errs() << '\n';
481 });
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000482
Dan Gohman46510a72010-04-15 01:51:59 +0000483 if (const GlobalValue *GV = dyn_cast<GlobalValue>(CV)) {
Evan Cheng08669742009-09-10 01:23:53 +0000484 emitGlobalAddress(GV, ARM::reloc_arm_absolute, isa<Function>(GV), false);
Evan Cheng83b5cf02008-11-05 23:22:34 +0000485 emitWordLE(0);
Evan Chengcb5201f2008-11-11 22:19:31 +0000486 } else if (const ConstantInt *CI = dyn_cast<ConstantInt>(CV)) {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000487 uint32_t Val = *(uint32_t*)CI->getValue().getRawData();
Evan Cheng83b5cf02008-11-05 23:22:34 +0000488 emitWordLE(Val);
Evan Chengcb5201f2008-11-11 22:19:31 +0000489 } else if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CV)) {
Chris Lattnercf0fe8d2009-10-05 05:54:46 +0000490 if (CFP->getType()->isFloatTy())
Evan Chengcb5201f2008-11-11 22:19:31 +0000491 emitWordLE(CFP->getValueAPF().bitcastToAPInt().getZExtValue());
Chris Lattnercf0fe8d2009-10-05 05:54:46 +0000492 else if (CFP->getType()->isDoubleTy())
Evan Chengcb5201f2008-11-11 22:19:31 +0000493 emitDWordLE(CFP->getValueAPF().bitcastToAPInt().getZExtValue());
494 else {
Torok Edwinc23197a2009-07-14 16:55:14 +0000495 llvm_unreachable("Unable to handle this constantpool entry!");
Evan Chengcb5201f2008-11-11 22:19:31 +0000496 }
497 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +0000498 llvm_unreachable("Unable to handle this constantpool entry!");
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000499 }
500 }
501}
502
Zonr Changf86399b2010-05-25 08:42:45 +0000503void ARMCodeEmitter::emitMOVi32immInstruction(const MachineInstr &MI) {
504 const MachineOperand &MO0 = MI.getOperand(0);
505 const MachineOperand &MO1 = MI.getOperand(1);
506
507 // Emit the 'movw' instruction.
508 unsigned Binary = 0x30 << 20; // mov: Insts{27-20} = 0b00110000
509
510 unsigned Lo16 = getMovi32Value(MI, MO1, ARM::reloc_arm_movw) & 0xFFFF;
511
512 // Set the conditional execution predicate.
513 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
514
515 // Encode Rd.
516 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
517
518 // Encode imm16 as imm4:imm12
519 Binary |= Lo16 & 0xFFF; // Insts{11-0} = imm12
520 Binary |= ((Lo16 >> 12) & 0xF) << 16; // Insts{19-16} = imm4
521 emitWordLE(Binary);
522
523 unsigned Hi16 = getMovi32Value(MI, MO1, ARM::reloc_arm_movt) >> 16;
524 // Emit the 'movt' instruction.
525 Binary = 0x34 << 20; // movt: Insts{27-20} = 0b00110100
526
527 // Set the conditional execution predicate.
528 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
529
530 // Encode Rd.
531 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
532
533 // Encode imm16 as imm4:imm1, same as movw above.
534 Binary |= Hi16 & 0xFFF;
535 Binary |= ((Hi16 >> 12) & 0xF) << 16;
536 emitWordLE(Binary);
537}
538
Chris Lattner33fabd72010-02-02 21:48:51 +0000539void ARMCodeEmitter::emitMOVi2piecesInstruction(const MachineInstr &MI) {
Evan Cheng90922132008-11-06 02:25:39 +0000540 const MachineOperand &MO0 = MI.getOperand(0);
541 const MachineOperand &MO1 = MI.getOperand(1);
Bob Wilson5265a122010-03-11 00:46:22 +0000542 assert(MO1.isImm() && ARM_AM::isSOImmTwoPartVal(MO1.getImm()) &&
543 "Not a valid so_imm value!");
Evan Cheng90922132008-11-06 02:25:39 +0000544 unsigned V1 = ARM_AM::getSOImmTwoPartFirst(MO1.getImm());
545 unsigned V2 = ARM_AM::getSOImmTwoPartSecond(MO1.getImm());
546
547 // Emit the 'mov' instruction.
548 unsigned Binary = 0xd << 21; // mov: Insts{24-21} = 0b1101
549
550 // Set the conditional execution predicate.
Evan Cheng97f48c32008-11-06 22:15:19 +0000551 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng90922132008-11-06 02:25:39 +0000552
553 // Encode Rd.
554 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
555
556 // Encode so_imm.
557 // Set bit I(25) to identify this is the immediate form of <shifter_op>
558 Binary |= 1 << ARMII::I_BitShift;
Evan Chenge7cbe412009-07-08 21:03:57 +0000559 Binary |= getMachineSoImmOpValue(V1);
Evan Cheng90922132008-11-06 02:25:39 +0000560 emitWordLE(Binary);
561
562 // Now the 'orr' instruction.
563 Binary = 0xc << 21; // orr: Insts{24-21} = 0b1100
564
565 // Set the conditional execution predicate.
Evan Cheng97f48c32008-11-06 22:15:19 +0000566 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng90922132008-11-06 02:25:39 +0000567
568 // Encode Rd.
569 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
570
571 // Encode Rn.
572 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRnShift;
573
574 // Encode so_imm.
575 // Set bit I(25) to identify this is the immediate form of <shifter_op>
576 Binary |= 1 << ARMII::I_BitShift;
Evan Chenge7cbe412009-07-08 21:03:57 +0000577 Binary |= getMachineSoImmOpValue(V2);
Evan Cheng90922132008-11-06 02:25:39 +0000578 emitWordLE(Binary);
579}
580
Chris Lattner33fabd72010-02-02 21:48:51 +0000581void ARMCodeEmitter::emitLEApcrelJTInstruction(const MachineInstr &MI) {
Evan Cheng4df60f52008-11-07 09:06:08 +0000582 // It's basically add r, pc, (LJTI - $+8)
Jim Grosbach764ab522009-08-11 15:33:49 +0000583
Evan Cheng4df60f52008-11-07 09:06:08 +0000584 const TargetInstrDesc &TID = MI.getDesc();
585
586 // Emit the 'add' instruction.
587 unsigned Binary = 0x4 << 21; // add: Insts{24-31} = 0b0100
588
589 // Set the conditional execution predicate
590 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
591
592 // Encode S bit if MI modifies CPSR.
593 Binary |= getAddrModeSBit(MI, TID);
594
595 // Encode Rd.
596 Binary |= getMachineOpValue(MI, 0) << ARMII::RegRdShift;
597
598 // Encode Rn which is PC.
599 Binary |= ARMRegisterInfo::getRegisterNumbering(ARM::PC) << ARMII::RegRnShift;
600
601 // Encode the displacement.
Evan Cheng4df60f52008-11-07 09:06:08 +0000602 Binary |= 1 << ARMII::I_BitShift;
603 emitJumpTableAddress(MI.getOperand(1).getIndex(), ARM::reloc_arm_jt_base);
604
605 emitWordLE(Binary);
606}
607
Chris Lattner33fabd72010-02-02 21:48:51 +0000608void ARMCodeEmitter::emitPseudoMoveInstruction(const MachineInstr &MI) {
Evan Chenga9562552008-11-14 20:09:11 +0000609 unsigned Opcode = MI.getDesc().Opcode;
610
611 // Part of binary is determined by TableGn.
612 unsigned Binary = getBinaryCodeForInstr(MI);
613
614 // Set the conditional execution predicate
615 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
616
617 // Encode S bit if MI modifies CPSR.
618 if (Opcode == ARM::MOVsrl_flag || Opcode == ARM::MOVsra_flag)
619 Binary |= 1 << ARMII::S_BitShift;
620
621 // Encode register def if there is one.
622 Binary |= getMachineOpValue(MI, 0) << ARMII::RegRdShift;
623
624 // Encode the shift operation.
625 switch (Opcode) {
626 default: break;
627 case ARM::MOVrx:
628 // rrx
629 Binary |= 0x6 << 4;
630 break;
631 case ARM::MOVsrl_flag:
632 // lsr #1
633 Binary |= (0x2 << 4) | (1 << 7);
634 break;
635 case ARM::MOVsra_flag:
636 // asr #1
637 Binary |= (0x4 << 4) | (1 << 7);
638 break;
639 }
640
641 // Encode register Rm.
642 Binary |= getMachineOpValue(MI, 1);
643
644 emitWordLE(Binary);
645}
646
Chris Lattner33fabd72010-02-02 21:48:51 +0000647void ARMCodeEmitter::addPCLabel(unsigned LabelID) {
Chris Lattner893e1c92009-08-23 06:49:22 +0000648 DEBUG(errs() << " ** LPC" << LabelID << " @ "
649 << (void*)MCE.getCurrentPCValue() << '\n');
Evan Cheng83b5cf02008-11-05 23:22:34 +0000650 JTI->addPCLabelAddr(LabelID, MCE.getCurrentPCValue());
651}
652
Chris Lattner33fabd72010-02-02 21:48:51 +0000653void ARMCodeEmitter::emitPseudoInstruction(const MachineInstr &MI) {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000654 unsigned Opcode = MI.getDesc().Opcode;
655 switch (Opcode) {
656 default:
Evan Cheng5adb66a2009-09-28 09:14:39 +0000657 llvm_unreachable("ARMCodeEmitter::emitPseudoInstruction");
Xerxes Ranby99ccffe2010-07-22 17:28:34 +0000658 case ARM::BX:
659 case ARM::BMOVPCRX:
660 case ARM::BXr9:
661 case ARM::BMOVPCRXr9: {
662 // First emit mov lr, pc
663 unsigned Binary = 0x01a0e00f;
664 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
665 emitWordLE(Binary);
666
667 // and then emit the branch.
668 emitMiscBranchInstruction(MI);
669 break;
670 }
Chris Lattner518bb532010-02-09 19:54:29 +0000671 case TargetOpcode::INLINEASM: {
Evan Chenge3066ab2008-11-19 23:21:33 +0000672 // We allow inline assembler nodes with empty bodies - they can
673 // implicitly define registers, which is ok for JIT.
674 if (MI.getOperand(0).getSymbolName()[0]) {
Chris Lattner75361b62010-04-07 22:58:41 +0000675 report_fatal_error("JIT does not support inline asm!");
Evan Chenge3066ab2008-11-19 23:21:33 +0000676 }
Evan Chengffa6d962008-11-13 23:36:57 +0000677 break;
678 }
Bill Wendling7431bea2010-07-16 22:20:36 +0000679 case TargetOpcode::PROLOG_LABEL:
Chris Lattner7561d482010-03-14 02:33:54 +0000680 case TargetOpcode::EH_LABEL:
681 MCE.emitLabel(MI.getOperand(0).getMCSymbol());
682 break;
Chris Lattner518bb532010-02-09 19:54:29 +0000683 case TargetOpcode::IMPLICIT_DEF:
684 case TargetOpcode::KILL:
Evan Chengffa6d962008-11-13 23:36:57 +0000685 // Do nothing.
686 break;
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000687 case ARM::CONSTPOOL_ENTRY:
688 emitConstPoolInstruction(MI);
689 break;
690 case ARM::PICADD: {
Evan Cheng25e04782008-11-04 00:50:32 +0000691 // Remember of the address of the PC label for relocation later.
Evan Cheng83b5cf02008-11-05 23:22:34 +0000692 addPCLabel(MI.getOperand(2).getImm());
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000693 // PICADD is just an add instruction that implicitly read pc.
Evan Cheng437c1732008-11-07 22:30:53 +0000694 emitDataProcessingInstruction(MI, 0, ARM::PC);
Evan Cheng83b5cf02008-11-05 23:22:34 +0000695 break;
696 }
697 case ARM::PICLDR:
698 case ARM::PICLDRB:
699 case ARM::PICSTR:
700 case ARM::PICSTRB: {
701 // Remember of the address of the PC label for relocation later.
702 addPCLabel(MI.getOperand(2).getImm());
703 // These are just load / store instructions that implicitly read pc.
Evan Cheng4df60f52008-11-07 09:06:08 +0000704 emitLoadStoreInstruction(MI, 0, ARM::PC);
Evan Cheng83b5cf02008-11-05 23:22:34 +0000705 break;
706 }
707 case ARM::PICLDRH:
708 case ARM::PICLDRSH:
709 case ARM::PICLDRSB:
710 case ARM::PICSTRH: {
711 // Remember of the address of the PC label for relocation later.
712 addPCLabel(MI.getOperand(2).getImm());
713 // These are just load / store instructions that implicitly read pc.
714 emitMiscLoadStoreInstruction(MI, ARM::PC);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000715 break;
716 }
Zonr Changf86399b2010-05-25 08:42:45 +0000717
718 case ARM::MOVi32imm:
719 emitMOVi32immInstruction(MI);
720 break;
721
Evan Cheng90922132008-11-06 02:25:39 +0000722 case ARM::MOVi2pieces:
723 // Two instructions to materialize a constant.
724 emitMOVi2piecesInstruction(MI);
725 break;
Evan Cheng4df60f52008-11-07 09:06:08 +0000726 case ARM::LEApcrelJT:
727 // Materialize jumptable address.
728 emitLEApcrelJTInstruction(MI);
729 break;
Evan Chenga9562552008-11-14 20:09:11 +0000730 case ARM::MOVrx:
731 case ARM::MOVsrl_flag:
732 case ARM::MOVsra_flag:
733 emitPseudoMoveInstruction(MI);
734 break;
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000735 }
736}
737
Bob Wilson87949d42010-03-17 21:16:45 +0000738unsigned ARMCodeEmitter::getMachineSoRegOpValue(const MachineInstr &MI,
Evan Cheng49a9f292008-09-12 22:45:55 +0000739 const TargetInstrDesc &TID,
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000740 const MachineOperand &MO,
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000741 unsigned OpIdx) {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000742 unsigned Binary = getMachineOpValue(MI, MO);
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000743
744 const MachineOperand &MO1 = MI.getOperand(OpIdx + 1);
745 const MachineOperand &MO2 = MI.getOperand(OpIdx + 2);
746 ARM_AM::ShiftOpc SOpc = ARM_AM::getSORegShOp(MO2.getImm());
747
748 // Encode the shift opcode.
749 unsigned SBits = 0;
750 unsigned Rs = MO1.getReg();
751 if (Rs) {
752 // Set shift operand (bit[7:4]).
753 // LSL - 0001
754 // LSR - 0011
755 // ASR - 0101
756 // ROR - 0111
757 // RRX - 0110 and bit[11:8] clear.
758 switch (SOpc) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000759 default: llvm_unreachable("Unknown shift opc!");
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000760 case ARM_AM::lsl: SBits = 0x1; break;
761 case ARM_AM::lsr: SBits = 0x3; break;
762 case ARM_AM::asr: SBits = 0x5; break;
763 case ARM_AM::ror: SBits = 0x7; break;
764 case ARM_AM::rrx: SBits = 0x6; break;
765 }
766 } else {
767 // Set shift operand (bit[6:4]).
768 // LSL - 000
769 // LSR - 010
770 // ASR - 100
771 // ROR - 110
772 switch (SOpc) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000773 default: llvm_unreachable("Unknown shift opc!");
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000774 case ARM_AM::lsl: SBits = 0x0; break;
775 case ARM_AM::lsr: SBits = 0x2; break;
776 case ARM_AM::asr: SBits = 0x4; break;
777 case ARM_AM::ror: SBits = 0x6; break;
778 }
779 }
780 Binary |= SBits << 4;
781 if (SOpc == ARM_AM::rrx)
782 return Binary;
783
784 // Encode the shift operation Rs or shift_imm (except rrx).
785 if (Rs) {
786 // Encode Rs bit[11:8].
787 assert(ARM_AM::getSORegOffset(MO2.getImm()) == 0);
788 return Binary |
789 (ARMRegisterInfo::getRegisterNumbering(Rs) << ARMII::RegRsShift);
790 }
791
792 // Encode shift_imm bit[11:7].
793 return Binary | ARM_AM::getSORegOffset(MO2.getImm()) << 7;
794}
795
Chris Lattner33fabd72010-02-02 21:48:51 +0000796unsigned ARMCodeEmitter::getMachineSoImmOpValue(unsigned SoImm) {
Evan Chenge7cbe412009-07-08 21:03:57 +0000797 int SoImmVal = ARM_AM::getSOImmVal(SoImm);
798 assert(SoImmVal != -1 && "Not a valid so_imm value!");
799
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000800 // Encode rotate_imm.
Evan Chenge7cbe412009-07-08 21:03:57 +0000801 unsigned Binary = (ARM_AM::getSOImmValRot((unsigned)SoImmVal) >> 1)
Evan Cheng97f48c32008-11-06 22:15:19 +0000802 << ARMII::SoRotImmShift;
803
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000804 // Encode immed_8.
Evan Chenge7cbe412009-07-08 21:03:57 +0000805 Binary |= ARM_AM::getSOImmValImm((unsigned)SoImmVal);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000806 return Binary;
807}
808
Chris Lattner33fabd72010-02-02 21:48:51 +0000809unsigned ARMCodeEmitter::getAddrModeSBit(const MachineInstr &MI,
Bob Wilson87949d42010-03-17 21:16:45 +0000810 const TargetInstrDesc &TID) const {
Evan Cheng97c573d2008-11-20 02:25:51 +0000811 for (unsigned i = MI.getNumOperands(), e = TID.getNumOperands(); i != e; --i){
Evan Cheng49a9f292008-09-12 22:45:55 +0000812 const MachineOperand &MO = MI.getOperand(i-1);
Dan Gohmand735b802008-10-03 15:45:36 +0000813 if (MO.isReg() && MO.isDef() && MO.getReg() == ARM::CPSR)
Evan Cheng49a9f292008-09-12 22:45:55 +0000814 return 1 << ARMII::S_BitShift;
815 }
816 return 0;
817}
818
Bob Wilson87949d42010-03-17 21:16:45 +0000819void ARMCodeEmitter::emitDataProcessingInstruction(const MachineInstr &MI,
Evan Cheng437c1732008-11-07 22:30:53 +0000820 unsigned ImplicitRd,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000821 unsigned ImplicitRn) {
Evan Chengedda31c2008-11-05 18:35:52 +0000822 const TargetInstrDesc &TID = MI.getDesc();
Evan Chengedda31c2008-11-05 18:35:52 +0000823
824 // Part of binary is determined by TableGn.
825 unsigned Binary = getBinaryCodeForInstr(MI);
826
Jim Grosbach33412622008-10-07 19:05:35 +0000827 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +0000828 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000829
Evan Cheng49a9f292008-09-12 22:45:55 +0000830 // Encode S bit if MI modifies CPSR.
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000831 Binary |= getAddrModeSBit(MI, TID);
Evan Cheng49a9f292008-09-12 22:45:55 +0000832
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000833 // Encode register def if there is one.
Evan Cheng49a9f292008-09-12 22:45:55 +0000834 unsigned NumDefs = TID.getNumDefs();
Evan Chenga964b7d2008-09-12 23:15:39 +0000835 unsigned OpIdx = 0;
Evan Cheng437c1732008-11-07 22:30:53 +0000836 if (NumDefs)
837 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
838 else if (ImplicitRd)
839 // Special handling for implicit use (e.g. PC).
840 Binary |= (ARMRegisterInfo::getRegisterNumbering(ImplicitRd)
841 << ARMII::RegRdShift);
Evan Cheng7602e112008-09-02 06:52:38 +0000842
Zonr Changf86399b2010-05-25 08:42:45 +0000843 if (TID.Opcode == ARM::MOVi16) {
844 // Get immediate from MI.
845 unsigned Lo16 = getMovi32Value(MI, MI.getOperand(OpIdx),
846 ARM::reloc_arm_movw);
847 // Encode imm which is the same as in emitMOVi32immInstruction().
848 Binary |= Lo16 & 0xFFF;
849 Binary |= ((Lo16 >> 12) & 0xF) << 16;
850 emitWordLE(Binary);
851 return;
852 } else if(TID.Opcode == ARM::MOVTi16) {
853 unsigned Hi16 = (getMovi32Value(MI, MI.getOperand(OpIdx),
854 ARM::reloc_arm_movt) >> 16);
855 Binary |= Hi16 & 0xFFF;
856 Binary |= ((Hi16 >> 12) & 0xF) << 16;
857 emitWordLE(Binary);
858 return;
Shih-wei Liao9f3b6a32010-05-26 04:46:50 +0000859 } else if ((TID.Opcode == ARM::BFC) || (TID.Opcode == ARM::BFI)) {
Shih-wei Liao6d37a292010-05-26 00:25:05 +0000860 uint32_t v = ~MI.getOperand(2).getImm();
861 int32_t lsb = CountTrailingZeros_32(v);
862 int32_t msb = (32 - CountLeadingZeros_32(v)) - 1;
Shih-wei Liao45469f32010-05-26 03:21:39 +0000863 // Instr{20-16} = msb, Instr{11-7} = lsb
Shih-wei Liao6d37a292010-05-26 00:25:05 +0000864 Binary |= (msb & 0x1F) << 16;
865 Binary |= (lsb & 0x1F) << 7;
866 emitWordLE(Binary);
867 return;
Shih-wei Liao45469f32010-05-26 03:21:39 +0000868 } else if ((TID.Opcode == ARM::UBFX) || (TID.Opcode == ARM::SBFX)) {
869 // Encode Rn in Instr{0-3}
870 Binary |= getMachineOpValue(MI, OpIdx++);
871
872 uint32_t lsb = MI.getOperand(OpIdx++).getImm();
873 uint32_t widthm1 = MI.getOperand(OpIdx++).getImm() - 1;
874
875 // Instr{20-16} = widthm1, Instr{11-7} = lsb
876 Binary |= (widthm1 & 0x1F) << 16;
877 Binary |= (lsb & 0x1F) << 7;
878 emitWordLE(Binary);
879 return;
Zonr Changf86399b2010-05-25 08:42:45 +0000880 }
881
Evan Chengd87293c2008-11-06 08:47:38 +0000882 // If this is a two-address operand, skip it. e.g. MOVCCr operand 1.
883 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
884 ++OpIdx;
885
Jim Grosbachefd30ba2008-10-01 18:16:49 +0000886 // Encode first non-shifter register operand if there is one.
Evan Chengedda31c2008-11-05 18:35:52 +0000887 bool isUnary = TID.TSFlags & ARMII::UnaryDP;
888 if (!isUnary) {
Evan Cheng83b5cf02008-11-05 23:22:34 +0000889 if (ImplicitRn)
890 // Special handling for implicit use (e.g. PC).
891 Binary |= (ARMRegisterInfo::getRegisterNumbering(ImplicitRn)
Evan Chengedda31c2008-11-05 18:35:52 +0000892 << ARMII::RegRnShift);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000893 else {
894 Binary |= getMachineOpValue(MI, OpIdx) << ARMII::RegRnShift;
895 ++OpIdx;
896 }
Evan Cheng7602e112008-09-02 06:52:38 +0000897 }
898
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000899 // Encode shifter operand.
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000900 const MachineOperand &MO = MI.getOperand(OpIdx);
Evan Chengedda31c2008-11-05 18:35:52 +0000901 if ((TID.TSFlags & ARMII::FormMask) == ARMII::DPSoRegFrm) {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000902 // Encode SoReg.
Evan Cheng83b5cf02008-11-05 23:22:34 +0000903 emitWordLE(Binary | getMachineSoRegOpValue(MI, TID, MO, OpIdx));
Evan Chengedda31c2008-11-05 18:35:52 +0000904 return;
905 }
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000906
Evan Chengedda31c2008-11-05 18:35:52 +0000907 if (MO.isReg()) {
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000908 // Encode register Rm.
Evan Cheng83b5cf02008-11-05 23:22:34 +0000909 emitWordLE(Binary | ARMRegisterInfo::getRegisterNumbering(MO.getReg()));
Evan Chengedda31c2008-11-05 18:35:52 +0000910 return;
911 }
Evan Cheng7602e112008-09-02 06:52:38 +0000912
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000913 // Encode so_imm.
Evan Chenge7cbe412009-07-08 21:03:57 +0000914 Binary |= getMachineSoImmOpValue((unsigned)MO.getImm());
Evan Chengedda31c2008-11-05 18:35:52 +0000915
Evan Cheng83b5cf02008-11-05 23:22:34 +0000916 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +0000917}
918
Bob Wilson87949d42010-03-17 21:16:45 +0000919void ARMCodeEmitter::emitLoadStoreInstruction(const MachineInstr &MI,
Evan Cheng4df60f52008-11-07 09:06:08 +0000920 unsigned ImplicitRd,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000921 unsigned ImplicitRn) {
Evan Cheng05c356e2008-11-08 01:44:13 +0000922 const TargetInstrDesc &TID = MI.getDesc();
Evan Cheng148cad82008-11-13 07:34:59 +0000923 unsigned Form = TID.TSFlags & ARMII::FormMask;
924 bool IsPrePost = (TID.TSFlags & ARMII::IndexModeMask) != 0;
Evan Cheng05c356e2008-11-08 01:44:13 +0000925
Evan Chengedda31c2008-11-05 18:35:52 +0000926 // Part of binary is determined by TableGn.
927 unsigned Binary = getBinaryCodeForInstr(MI);
928
Jim Grosbach33412622008-10-07 19:05:35 +0000929 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +0000930 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng057d0c32008-09-18 07:28:19 +0000931
Evan Cheng4df60f52008-11-07 09:06:08 +0000932 unsigned OpIdx = 0;
Evan Cheng148cad82008-11-13 07:34:59 +0000933
934 // Operand 0 of a pre- and post-indexed store is the address base
935 // writeback. Skip it.
936 bool Skipped = false;
937 if (IsPrePost && Form == ARMII::StFrm) {
938 ++OpIdx;
939 Skipped = true;
940 }
941
942 // Set first operand
Evan Cheng4df60f52008-11-07 09:06:08 +0000943 if (ImplicitRd)
944 // Special handling for implicit use (e.g. PC).
945 Binary |= (ARMRegisterInfo::getRegisterNumbering(ImplicitRd)
946 << ARMII::RegRdShift);
947 else
948 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
Evan Cheng7602e112008-09-02 06:52:38 +0000949
950 // Set second operand
Evan Cheng83b5cf02008-11-05 23:22:34 +0000951 if (ImplicitRn)
952 // Special handling for implicit use (e.g. PC).
953 Binary |= (ARMRegisterInfo::getRegisterNumbering(ImplicitRn)
954 << ARMII::RegRnShift);
Evan Cheng4df60f52008-11-07 09:06:08 +0000955 else
956 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Cheng7602e112008-09-02 06:52:38 +0000957
Evan Cheng05c356e2008-11-08 01:44:13 +0000958 // If this is a two-address operand, skip it. e.g. LDR_PRE.
Evan Cheng148cad82008-11-13 07:34:59 +0000959 if (!Skipped && TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
Evan Cheng05c356e2008-11-08 01:44:13 +0000960 ++OpIdx;
961
Evan Cheng83b5cf02008-11-05 23:22:34 +0000962 const MachineOperand &MO2 = MI.getOperand(OpIdx);
Evan Chengd87293c2008-11-06 08:47:38 +0000963 unsigned AM2Opc = (ImplicitRn == ARM::PC)
Evan Cheng83b5cf02008-11-05 23:22:34 +0000964 ? 0 : MI.getOperand(OpIdx+1).getImm();
Evan Cheng7602e112008-09-02 06:52:38 +0000965
Evan Chenge7de7e32008-09-13 01:44:01 +0000966 // Set bit U(23) according to sign of immed value (positive or negative).
Evan Cheng83b5cf02008-11-05 23:22:34 +0000967 Binary |= ((ARM_AM::getAM2Op(AM2Opc) == ARM_AM::add ? 1 : 0) <<
Evan Chenge7de7e32008-09-13 01:44:01 +0000968 ARMII::U_BitShift);
Evan Cheng7602e112008-09-02 06:52:38 +0000969 if (!MO2.getReg()) { // is immediate
Evan Cheng83b5cf02008-11-05 23:22:34 +0000970 if (ARM_AM::getAM2Offset(AM2Opc))
Evan Cheng7602e112008-09-02 06:52:38 +0000971 // Set the value of offset_12 field
Evan Cheng83b5cf02008-11-05 23:22:34 +0000972 Binary |= ARM_AM::getAM2Offset(AM2Opc);
973 emitWordLE(Binary);
Evan Chengedda31c2008-11-05 18:35:52 +0000974 return;
Evan Cheng7602e112008-09-02 06:52:38 +0000975 }
976
977 // Set bit I(25), because this is not in immediate enconding.
978 Binary |= 1 << ARMII::I_BitShift;
979 assert(TargetRegisterInfo::isPhysicalRegister(MO2.getReg()));
980 // Set bit[3:0] to the corresponding Rm register
981 Binary |= ARMRegisterInfo::getRegisterNumbering(MO2.getReg());
982
Evan Cheng70632912008-11-12 07:34:37 +0000983 // If this instr is in scaled register offset/index instruction, set
Evan Cheng7602e112008-09-02 06:52:38 +0000984 // shift_immed(bit[11:7]) and shift(bit[6:5]) fields.
Evan Cheng83b5cf02008-11-05 23:22:34 +0000985 if (unsigned ShImm = ARM_AM::getAM2Offset(AM2Opc)) {
Evan Cheng70632912008-11-12 07:34:37 +0000986 Binary |= getShiftOp(AM2Opc) << ARMII::ShiftImmShift; // shift
987 Binary |= ShImm << ARMII::ShiftShift; // shift_immed
Evan Cheng7602e112008-09-02 06:52:38 +0000988 }
989
Evan Cheng83b5cf02008-11-05 23:22:34 +0000990 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +0000991}
992
Chris Lattner33fabd72010-02-02 21:48:51 +0000993void ARMCodeEmitter::emitMiscLoadStoreInstruction(const MachineInstr &MI,
Bob Wilson87949d42010-03-17 21:16:45 +0000994 unsigned ImplicitRn) {
Evan Cheng05c356e2008-11-08 01:44:13 +0000995 const TargetInstrDesc &TID = MI.getDesc();
Evan Cheng148cad82008-11-13 07:34:59 +0000996 unsigned Form = TID.TSFlags & ARMII::FormMask;
997 bool IsPrePost = (TID.TSFlags & ARMII::IndexModeMask) != 0;
Evan Cheng05c356e2008-11-08 01:44:13 +0000998
Evan Chengedda31c2008-11-05 18:35:52 +0000999 // Part of binary is determined by TableGn.
1000 unsigned Binary = getBinaryCodeForInstr(MI);
1001
Jim Grosbach33412622008-10-07 19:05:35 +00001002 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001003 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng057d0c32008-09-18 07:28:19 +00001004
Evan Cheng148cad82008-11-13 07:34:59 +00001005 unsigned OpIdx = 0;
1006
1007 // Operand 0 of a pre- and post-indexed store is the address base
1008 // writeback. Skip it.
1009 bool Skipped = false;
1010 if (IsPrePost && Form == ARMII::StMiscFrm) {
1011 ++OpIdx;
1012 Skipped = true;
1013 }
1014
Evan Cheng7602e112008-09-02 06:52:38 +00001015 // Set first operand
Evan Cheng148cad82008-11-13 07:34:59 +00001016 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001017
Evan Cheng358dec52009-06-15 08:28:29 +00001018 // Skip LDRD and STRD's second operand.
1019 if (TID.Opcode == ARM::LDRD || TID.Opcode == ARM::STRD)
1020 ++OpIdx;
1021
Evan Cheng7602e112008-09-02 06:52:38 +00001022 // Set second operand
Evan Cheng83b5cf02008-11-05 23:22:34 +00001023 if (ImplicitRn)
1024 // Special handling for implicit use (e.g. PC).
1025 Binary |= (ARMRegisterInfo::getRegisterNumbering(ImplicitRn)
1026 << ARMII::RegRnShift);
Evan Cheng4df60f52008-11-07 09:06:08 +00001027 else
1028 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001029
Evan Cheng05c356e2008-11-08 01:44:13 +00001030 // If this is a two-address operand, skip it. e.g. LDRH_POST.
Evan Cheng148cad82008-11-13 07:34:59 +00001031 if (!Skipped && TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
Evan Cheng05c356e2008-11-08 01:44:13 +00001032 ++OpIdx;
1033
Evan Cheng83b5cf02008-11-05 23:22:34 +00001034 const MachineOperand &MO2 = MI.getOperand(OpIdx);
Evan Chengd87293c2008-11-06 08:47:38 +00001035 unsigned AM3Opc = (ImplicitRn == ARM::PC)
Evan Cheng83b5cf02008-11-05 23:22:34 +00001036 ? 0 : MI.getOperand(OpIdx+1).getImm();
Evan Cheng7602e112008-09-02 06:52:38 +00001037
Evan Chenge7de7e32008-09-13 01:44:01 +00001038 // Set bit U(23) according to sign of immed value (positive or negative)
Evan Cheng83b5cf02008-11-05 23:22:34 +00001039 Binary |= ((ARM_AM::getAM3Op(AM3Opc) == ARM_AM::add ? 1 : 0) <<
Evan Cheng7602e112008-09-02 06:52:38 +00001040 ARMII::U_BitShift);
1041
1042 // If this instr is in register offset/index encoding, set bit[3:0]
1043 // to the corresponding Rm register.
1044 if (MO2.getReg()) {
1045 Binary |= ARMRegisterInfo::getRegisterNumbering(MO2.getReg());
Evan Cheng83b5cf02008-11-05 23:22:34 +00001046 emitWordLE(Binary);
Evan Chengedda31c2008-11-05 18:35:52 +00001047 return;
Evan Cheng7602e112008-09-02 06:52:38 +00001048 }
1049
Evan Chengd87293c2008-11-06 08:47:38 +00001050 // This instr is in immediate offset/index encoding, set bit 22 to 1.
Evan Cheng97f48c32008-11-06 22:15:19 +00001051 Binary |= 1 << ARMII::AM3_I_BitShift;
Evan Cheng83b5cf02008-11-05 23:22:34 +00001052 if (unsigned ImmOffs = ARM_AM::getAM3Offset(AM3Opc)) {
Evan Cheng7602e112008-09-02 06:52:38 +00001053 // Set operands
Evan Cheng70632912008-11-12 07:34:37 +00001054 Binary |= (ImmOffs >> 4) << ARMII::ImmHiShift; // immedH
1055 Binary |= (ImmOffs & 0xF); // immedL
Evan Cheng7602e112008-09-02 06:52:38 +00001056 }
1057
Evan Cheng83b5cf02008-11-05 23:22:34 +00001058 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +00001059}
1060
Evan Chengcd8e66a2008-11-11 21:48:44 +00001061static unsigned getAddrModeUPBits(unsigned Mode) {
1062 unsigned Binary = 0;
Evan Cheng7602e112008-09-02 06:52:38 +00001063
1064 // Set addressing mode by modifying bits U(23) and P(24)
1065 // IA - Increment after - bit U = 1 and bit P = 0
1066 // IB - Increment before - bit U = 1 and bit P = 1
1067 // DA - Decrement after - bit U = 0 and bit P = 0
1068 // DB - Decrement before - bit U = 0 and bit P = 1
Evan Cheng7602e112008-09-02 06:52:38 +00001069 switch (Mode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001070 default: llvm_unreachable("Unknown addressing sub-mode!");
Evan Cheng10bf7342009-09-09 23:55:03 +00001071 case ARM_AM::da: break;
Evan Cheng97f48c32008-11-06 22:15:19 +00001072 case ARM_AM::db: Binary |= 0x1 << ARMII::P_BitShift; break;
1073 case ARM_AM::ia: Binary |= 0x1 << ARMII::U_BitShift; break;
1074 case ARM_AM::ib: Binary |= 0x3 << ARMII::U_BitShift; break;
Evan Cheng7602e112008-09-02 06:52:38 +00001075 }
1076
Evan Chengcd8e66a2008-11-11 21:48:44 +00001077 return Binary;
1078}
1079
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001080void ARMCodeEmitter::emitLoadStoreMultipleInstruction(const MachineInstr &MI) {
1081 const TargetInstrDesc &TID = MI.getDesc();
1082 bool IsUpdating = (TID.TSFlags & ARMII::IndexModeMask) != 0;
1083
Evan Chengcd8e66a2008-11-11 21:48:44 +00001084 // Part of binary is determined by TableGn.
1085 unsigned Binary = getBinaryCodeForInstr(MI);
1086
1087 // Set the conditional execution predicate
1088 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1089
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001090 // Skip operand 0 of an instruction with base register update.
1091 unsigned OpIdx = 0;
1092 if (IsUpdating)
1093 ++OpIdx;
1094
Evan Chengcd8e66a2008-11-11 21:48:44 +00001095 // Set base address operand
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001096 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001097
1098 // Set addressing mode by modifying bits U(23) and P(24)
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001099 const MachineOperand &MO = MI.getOperand(OpIdx++);
Evan Chengcd8e66a2008-11-11 21:48:44 +00001100 Binary |= getAddrModeUPBits(ARM_AM::getAM4SubMode(MO.getImm()));
1101
Evan Cheng7602e112008-09-02 06:52:38 +00001102 // Set bit W(21)
Bob Wilsonab346052010-03-16 17:46:45 +00001103 if (IsUpdating)
Evan Cheng97f48c32008-11-06 22:15:19 +00001104 Binary |= 0x1 << ARMII::W_BitShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001105
1106 // Set registers
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001107 for (unsigned i = OpIdx+2, e = MI.getNumOperands(); i != e; ++i) {
Evan Cheng7602e112008-09-02 06:52:38 +00001108 const MachineOperand &MO = MI.getOperand(i);
Evan Chengcd8e66a2008-11-11 21:48:44 +00001109 if (!MO.isReg() || MO.isImplicit())
1110 break;
Evan Cheng7602e112008-09-02 06:52:38 +00001111 unsigned RegNum = ARMRegisterInfo::getRegisterNumbering(MO.getReg());
1112 assert(TargetRegisterInfo::isPhysicalRegister(MO.getReg()) &&
1113 RegNum < 16);
1114 Binary |= 0x1 << RegNum;
1115 }
1116
Evan Cheng83b5cf02008-11-05 23:22:34 +00001117 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +00001118}
1119
Chris Lattner33fabd72010-02-02 21:48:51 +00001120void ARMCodeEmitter::emitMulFrmInstruction(const MachineInstr &MI) {
Evan Chengedda31c2008-11-05 18:35:52 +00001121 const TargetInstrDesc &TID = MI.getDesc();
1122
1123 // Part of binary is determined by TableGn.
1124 unsigned Binary = getBinaryCodeForInstr(MI);
1125
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001126 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001127 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001128
1129 // Encode S bit if MI modifies CPSR.
1130 Binary |= getAddrModeSBit(MI, TID);
1131
1132 // 32x32->64bit operations have two destination registers. The number
1133 // of register definitions will tell us if that's what we're dealing with.
Evan Cheng97f48c32008-11-06 22:15:19 +00001134 unsigned OpIdx = 0;
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001135 if (TID.getNumDefs() == 2)
1136 Binary |= getMachineOpValue (MI, OpIdx++) << ARMII::RegRdLoShift;
1137
1138 // Encode Rd
1139 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdHiShift;
1140
1141 // Encode Rm
1142 Binary |= getMachineOpValue(MI, OpIdx++);
1143
1144 // Encode Rs
1145 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRsShift;
1146
Evan Chengfbc9d412008-11-06 01:21:28 +00001147 // Many multiple instructions (e.g. MLA) have three src operands. Encode
1148 // it as Rn (for multiply, that's in the same offset as RdLo.
Evan Cheng97f48c32008-11-06 22:15:19 +00001149 if (TID.getNumOperands() > OpIdx &&
1150 !TID.OpInfo[OpIdx].isPredicate() &&
1151 !TID.OpInfo[OpIdx].isOptionalDef())
1152 Binary |= getMachineOpValue(MI, OpIdx) << ARMII::RegRdLoShift;
1153
1154 emitWordLE(Binary);
1155}
1156
Chris Lattner33fabd72010-02-02 21:48:51 +00001157void ARMCodeEmitter::emitExtendInstruction(const MachineInstr &MI) {
Evan Cheng97f48c32008-11-06 22:15:19 +00001158 const TargetInstrDesc &TID = MI.getDesc();
1159
1160 // Part of binary is determined by TableGn.
1161 unsigned Binary = getBinaryCodeForInstr(MI);
1162
1163 // Set the conditional execution predicate
1164 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1165
1166 unsigned OpIdx = 0;
1167
1168 // Encode Rd
1169 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
1170
1171 const MachineOperand &MO1 = MI.getOperand(OpIdx++);
1172 const MachineOperand &MO2 = MI.getOperand(OpIdx);
1173 if (MO2.isReg()) {
1174 // Two register operand form.
1175 // Encode Rn.
1176 Binary |= getMachineOpValue(MI, MO1) << ARMII::RegRnShift;
1177
1178 // Encode Rm.
1179 Binary |= getMachineOpValue(MI, MO2);
1180 ++OpIdx;
1181 } else {
1182 Binary |= getMachineOpValue(MI, MO1);
1183 }
1184
1185 // Encode rot imm (0, 8, 16, or 24) if it has a rotate immediate operand.
1186 if (MI.getOperand(OpIdx).isImm() &&
1187 !TID.OpInfo[OpIdx].isPredicate() &&
1188 !TID.OpInfo[OpIdx].isOptionalDef())
1189 Binary |= (getMachineOpValue(MI, OpIdx) / 8) << ARMII::ExtRotImmShift;
Evan Chengfbc9d412008-11-06 01:21:28 +00001190
Evan Cheng83b5cf02008-11-05 23:22:34 +00001191 emitWordLE(Binary);
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001192}
1193
Chris Lattner33fabd72010-02-02 21:48:51 +00001194void ARMCodeEmitter::emitMiscArithInstruction(const MachineInstr &MI) {
Evan Cheng8b59db32008-11-07 01:41:35 +00001195 const TargetInstrDesc &TID = MI.getDesc();
1196
1197 // Part of binary is determined by TableGn.
1198 unsigned Binary = getBinaryCodeForInstr(MI);
1199
1200 // Set the conditional execution predicate
1201 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1202
1203 unsigned OpIdx = 0;
1204
1205 // Encode Rd
1206 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
1207
1208 const MachineOperand &MO = MI.getOperand(OpIdx++);
1209 if (OpIdx == TID.getNumOperands() ||
1210 TID.OpInfo[OpIdx].isPredicate() ||
1211 TID.OpInfo[OpIdx].isOptionalDef()) {
1212 // Encode Rm and it's done.
1213 Binary |= getMachineOpValue(MI, MO);
1214 emitWordLE(Binary);
1215 return;
1216 }
1217
1218 // Encode Rn.
1219 Binary |= getMachineOpValue(MI, MO) << ARMII::RegRnShift;
1220
1221 // Encode Rm.
1222 Binary |= getMachineOpValue(MI, OpIdx++);
1223
1224 // Encode shift_imm.
1225 unsigned ShiftAmt = MI.getOperand(OpIdx).getImm();
Bob Wilsonf955f292010-08-17 17:23:19 +00001226 if (TID.Opcode == ARM::PKHTB) {
1227 assert(ShiftAmt != 0 && "PKHTB shift_imm is 0!");
1228 if (ShiftAmt == 32)
1229 ShiftAmt = 0;
1230 }
Evan Cheng8b59db32008-11-07 01:41:35 +00001231 assert(ShiftAmt < 32 && "shift_imm range is 0 to 31!");
1232 Binary |= ShiftAmt << ARMII::ShiftShift;
Jim Grosbach764ab522009-08-11 15:33:49 +00001233
Evan Cheng8b59db32008-11-07 01:41:35 +00001234 emitWordLE(Binary);
1235}
1236
Bob Wilson9a1c1892010-08-11 00:01:18 +00001237void ARMCodeEmitter::emitSaturateInstruction(const MachineInstr &MI) {
1238 const TargetInstrDesc &TID = MI.getDesc();
1239
1240 // Part of binary is determined by TableGen.
1241 unsigned Binary = getBinaryCodeForInstr(MI);
1242
1243 // Set the conditional execution predicate
1244 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1245
1246 // Encode Rd
1247 Binary |= getMachineOpValue(MI, 0) << ARMII::RegRdShift;
1248
1249 // Encode saturate bit position.
1250 unsigned Pos = MI.getOperand(1).getImm();
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001251 if (TID.Opcode == ARM::SSAT || TID.Opcode == ARM::SSAT16)
Bob Wilson9a1c1892010-08-11 00:01:18 +00001252 Pos -= 1;
1253 assert((Pos < 16 || (Pos < 32 &&
1254 TID.Opcode != ARM::SSAT16 &&
1255 TID.Opcode != ARM::USAT16)) &&
1256 "saturate bit position out of range");
1257 Binary |= Pos << 16;
1258
1259 // Encode Rm
1260 Binary |= getMachineOpValue(MI, 2);
1261
1262 // Encode shift_imm.
1263 if (TID.getNumOperands() == 4) {
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001264 unsigned ShiftOp = MI.getOperand(3).getImm();
1265 ARM_AM::ShiftOpc Opc = ARM_AM::getSORegShOp(ShiftOp);
1266 if (Opc == ARM_AM::asr)
1267 Binary |= (1 << 6);
Bob Wilson9a1c1892010-08-11 00:01:18 +00001268 unsigned ShiftAmt = MI.getOperand(3).getImm();
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001269 if (ShiftAmt == 32 && Opc == ARM_AM::asr)
Bob Wilson9a1c1892010-08-11 00:01:18 +00001270 ShiftAmt = 0;
1271 assert(ShiftAmt < 32 && "shift_imm range is 0 to 31!");
1272 Binary |= ShiftAmt << ARMII::ShiftShift;
1273 }
1274
1275 emitWordLE(Binary);
1276}
1277
Chris Lattner33fabd72010-02-02 21:48:51 +00001278void ARMCodeEmitter::emitBranchInstruction(const MachineInstr &MI) {
Evan Chengedda31c2008-11-05 18:35:52 +00001279 const TargetInstrDesc &TID = MI.getDesc();
1280
Torok Edwindac237e2009-07-08 20:53:28 +00001281 if (TID.Opcode == ARM::TPsoft) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001282 llvm_unreachable("ARM::TPsoft FIXME"); // FIXME
Torok Edwindac237e2009-07-08 20:53:28 +00001283 }
Evan Cheng12c3a532008-11-06 17:48:05 +00001284
Evan Cheng7602e112008-09-02 06:52:38 +00001285 // Part of binary is determined by TableGn.
1286 unsigned Binary = getBinaryCodeForInstr(MI);
1287
Evan Chengedda31c2008-11-05 18:35:52 +00001288 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001289 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Chengedda31c2008-11-05 18:35:52 +00001290
1291 // Set signed_immed_24 field
1292 Binary |= getMachineOpValue(MI, 0);
1293
Evan Cheng83b5cf02008-11-05 23:22:34 +00001294 emitWordLE(Binary);
Evan Chengedda31c2008-11-05 18:35:52 +00001295}
1296
Chris Lattner33fabd72010-02-02 21:48:51 +00001297void ARMCodeEmitter::emitInlineJumpTable(unsigned JTIndex) {
Evan Cheng4df60f52008-11-07 09:06:08 +00001298 // Remember the base address of the inline jump table.
Evan Cheng5788d1a2008-12-10 02:32:19 +00001299 uintptr_t JTBase = MCE.getCurrentPCValue();
Evan Cheng437c1732008-11-07 22:30:53 +00001300 JTI->addJumpTableBaseAddr(JTIndex, JTBase);
Chris Lattner893e1c92009-08-23 06:49:22 +00001301 DEBUG(errs() << " ** Jump Table #" << JTIndex << " @ " << (void*)JTBase
1302 << '\n');
Evan Cheng4df60f52008-11-07 09:06:08 +00001303
1304 // Now emit the jump table entries.
1305 const std::vector<MachineBasicBlock*> &MBBs = (*MJTEs)[JTIndex].MBBs;
1306 for (unsigned i = 0, e = MBBs.size(); i != e; ++i) {
1307 if (IsPIC)
1308 // DestBB address - JT base.
Evan Cheng437c1732008-11-07 22:30:53 +00001309 emitMachineBasicBlock(MBBs[i], ARM::reloc_arm_pic_jt, JTBase);
Evan Cheng4df60f52008-11-07 09:06:08 +00001310 else
1311 // Absolute DestBB address.
1312 emitMachineBasicBlock(MBBs[i], ARM::reloc_arm_absolute);
1313 emitWordLE(0);
1314 }
1315}
1316
Chris Lattner33fabd72010-02-02 21:48:51 +00001317void ARMCodeEmitter::emitMiscBranchInstruction(const MachineInstr &MI) {
Evan Chengedda31c2008-11-05 18:35:52 +00001318 const TargetInstrDesc &TID = MI.getDesc();
Evan Chengedda31c2008-11-05 18:35:52 +00001319
Evan Cheng437c1732008-11-07 22:30:53 +00001320 // Handle jump tables.
Evan Cheng90daf4d2009-07-25 00:13:11 +00001321 if (TID.Opcode == ARM::BR_JTr || TID.Opcode == ARM::BR_JTadd) {
Evan Cheng437c1732008-11-07 22:30:53 +00001322 // First emit a ldr pc, [] instruction.
1323 emitDataProcessingInstruction(MI, ARM::PC);
1324
1325 // Then emit the inline jump table.
Evan Chengc9a41532009-07-08 00:05:05 +00001326 unsigned JTIndex =
Evan Cheng90daf4d2009-07-25 00:13:11 +00001327 (TID.Opcode == ARM::BR_JTr)
Evan Cheng437c1732008-11-07 22:30:53 +00001328 ? MI.getOperand(1).getIndex() : MI.getOperand(2).getIndex();
1329 emitInlineJumpTable(JTIndex);
1330 return;
Evan Cheng90daf4d2009-07-25 00:13:11 +00001331 } else if (TID.Opcode == ARM::BR_JTm) {
Evan Cheng4df60f52008-11-07 09:06:08 +00001332 // First emit a ldr pc, [] instruction.
1333 emitLoadStoreInstruction(MI, ARM::PC);
1334
1335 // Then emit the inline jump table.
Evan Cheng437c1732008-11-07 22:30:53 +00001336 emitInlineJumpTable(MI.getOperand(3).getIndex());
Evan Cheng4df60f52008-11-07 09:06:08 +00001337 return;
1338 }
1339
Evan Chengedda31c2008-11-05 18:35:52 +00001340 // Part of binary is determined by TableGn.
1341 unsigned Binary = getBinaryCodeForInstr(MI);
1342
1343 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001344 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Chengedda31c2008-11-05 18:35:52 +00001345
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001346 if (TID.Opcode == ARM::BX_RET || TID.Opcode == ARM::MOVPCLR)
Evan Chengedda31c2008-11-05 18:35:52 +00001347 // The return register is LR.
1348 Binary |= ARMRegisterInfo::getRegisterNumbering(ARM::LR);
Jim Grosbach764ab522009-08-11 15:33:49 +00001349 else
Evan Chengedda31c2008-11-05 18:35:52 +00001350 // otherwise, set the return register
1351 Binary |= getMachineOpValue(MI, 0);
1352
Evan Cheng83b5cf02008-11-05 23:22:34 +00001353 emitWordLE(Binary);
Evan Cheng148b6a42007-07-05 21:15:40 +00001354}
Evan Cheng7602e112008-09-02 06:52:38 +00001355
Evan Cheng80a11982008-11-12 06:41:41 +00001356static unsigned encodeVFPRd(const MachineInstr &MI, unsigned OpIdx) {
Evan Chengd06d48d2008-11-12 02:19:38 +00001357 unsigned RegD = MI.getOperand(OpIdx).getReg();
Evan Cheng80a11982008-11-12 06:41:41 +00001358 unsigned Binary = 0;
Jim Grosbach7e2c04f2010-09-15 19:44:57 +00001359 bool isSPVFP = ARM::SPRRegisterClass->contains(RegD);
1360 RegD = ARMRegisterInfo::getRegisterNumbering(RegD);
Evan Chengd06d48d2008-11-12 02:19:38 +00001361 if (!isSPVFP)
1362 Binary |= RegD << ARMII::RegRdShift;
1363 else {
1364 Binary |= ((RegD & 0x1E) >> 1) << ARMII::RegRdShift;
1365 Binary |= (RegD & 0x01) << ARMII::D_BitShift;
1366 }
Evan Cheng80a11982008-11-12 06:41:41 +00001367 return Binary;
1368}
Evan Cheng78be83d2008-11-11 19:40:26 +00001369
Evan Cheng80a11982008-11-12 06:41:41 +00001370static unsigned encodeVFPRn(const MachineInstr &MI, unsigned OpIdx) {
Evan Chengd06d48d2008-11-12 02:19:38 +00001371 unsigned RegN = MI.getOperand(OpIdx).getReg();
Evan Cheng80a11982008-11-12 06:41:41 +00001372 unsigned Binary = 0;
Jim Grosbach7e2c04f2010-09-15 19:44:57 +00001373 bool isSPVFP = ARM::SPRRegisterClass->contains(RegN);
1374 RegN = ARMRegisterInfo::getRegisterNumbering(RegN);
Evan Chengd06d48d2008-11-12 02:19:38 +00001375 if (!isSPVFP)
1376 Binary |= RegN << ARMII::RegRnShift;
1377 else {
1378 Binary |= ((RegN & 0x1E) >> 1) << ARMII::RegRnShift;
1379 Binary |= (RegN & 0x01) << ARMII::N_BitShift;
1380 }
Evan Cheng80a11982008-11-12 06:41:41 +00001381 return Binary;
1382}
Evan Chengd06d48d2008-11-12 02:19:38 +00001383
Evan Cheng80a11982008-11-12 06:41:41 +00001384static unsigned encodeVFPRm(const MachineInstr &MI, unsigned OpIdx) {
1385 unsigned RegM = MI.getOperand(OpIdx).getReg();
1386 unsigned Binary = 0;
Jim Grosbach7e2c04f2010-09-15 19:44:57 +00001387 bool isSPVFP = ARM::SPRRegisterClass->contains(RegM);
1388 RegM = ARMRegisterInfo::getRegisterNumbering(RegM);
Evan Cheng80a11982008-11-12 06:41:41 +00001389 if (!isSPVFP)
1390 Binary |= RegM;
1391 else {
1392 Binary |= ((RegM & 0x1E) >> 1);
1393 Binary |= (RegM & 0x01) << ARMII::M_BitShift;
Evan Cheng78be83d2008-11-11 19:40:26 +00001394 }
Evan Cheng80a11982008-11-12 06:41:41 +00001395 return Binary;
1396}
1397
Chris Lattner33fabd72010-02-02 21:48:51 +00001398void ARMCodeEmitter::emitVFPArithInstruction(const MachineInstr &MI) {
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001399 const TargetInstrDesc &TID = MI.getDesc();
1400
1401 // Part of binary is determined by TableGn.
1402 unsigned Binary = getBinaryCodeForInstr(MI);
1403
1404 // Set the conditional execution predicate
1405 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1406
1407 unsigned OpIdx = 0;
1408 assert((Binary & ARMII::D_BitShift) == 0 &&
1409 (Binary & ARMII::N_BitShift) == 0 &&
1410 (Binary & ARMII::M_BitShift) == 0 && "VFP encoding bug!");
1411
1412 // Encode Dd / Sd.
1413 Binary |= encodeVFPRd(MI, OpIdx++);
1414
1415 // If this is a two-address operand, skip it, e.g. FMACD.
1416 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1417 ++OpIdx;
1418
1419 // Encode Dn / Sn.
1420 if ((TID.TSFlags & ARMII::FormMask) == ARMII::VFPBinaryFrm)
Evan Cheng3f4924e2008-11-12 08:14:21 +00001421 Binary |= encodeVFPRn(MI, OpIdx++);
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001422
1423 if (OpIdx == TID.getNumOperands() ||
1424 TID.OpInfo[OpIdx].isPredicate() ||
1425 TID.OpInfo[OpIdx].isOptionalDef()) {
1426 // FCMPEZD etc. has only one operand.
1427 emitWordLE(Binary);
1428 return;
1429 }
1430
1431 // Encode Dm / Sm.
1432 Binary |= encodeVFPRm(MI, OpIdx);
Jim Grosbach764ab522009-08-11 15:33:49 +00001433
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001434 emitWordLE(Binary);
1435}
1436
Bob Wilson87949d42010-03-17 21:16:45 +00001437void ARMCodeEmitter::emitVFPConversionInstruction(const MachineInstr &MI) {
Evan Cheng80a11982008-11-12 06:41:41 +00001438 const TargetInstrDesc &TID = MI.getDesc();
1439 unsigned Form = TID.TSFlags & ARMII::FormMask;
1440
1441 // Part of binary is determined by TableGn.
1442 unsigned Binary = getBinaryCodeForInstr(MI);
1443
1444 // Set the conditional execution predicate
1445 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1446
1447 switch (Form) {
1448 default: break;
1449 case ARMII::VFPConv1Frm:
1450 case ARMII::VFPConv2Frm:
1451 case ARMII::VFPConv3Frm:
1452 // Encode Dd / Sd.
1453 Binary |= encodeVFPRd(MI, 0);
1454 break;
1455 case ARMII::VFPConv4Frm:
1456 // Encode Dn / Sn.
1457 Binary |= encodeVFPRn(MI, 0);
1458 break;
1459 case ARMII::VFPConv5Frm:
1460 // Encode Dm / Sm.
1461 Binary |= encodeVFPRm(MI, 0);
1462 break;
1463 }
1464
1465 switch (Form) {
1466 default: break;
1467 case ARMII::VFPConv1Frm:
1468 // Encode Dm / Sm.
1469 Binary |= encodeVFPRm(MI, 1);
Evan Cheng67fd91f2008-11-13 07:46:59 +00001470 break;
Evan Cheng80a11982008-11-12 06:41:41 +00001471 case ARMII::VFPConv2Frm:
1472 case ARMII::VFPConv3Frm:
1473 // Encode Dn / Sn.
1474 Binary |= encodeVFPRn(MI, 1);
1475 break;
1476 case ARMII::VFPConv4Frm:
1477 case ARMII::VFPConv5Frm:
1478 // Encode Dd / Sd.
1479 Binary |= encodeVFPRd(MI, 1);
1480 break;
1481 }
1482
1483 if (Form == ARMII::VFPConv5Frm)
1484 // Encode Dn / Sn.
1485 Binary |= encodeVFPRn(MI, 2);
1486 else if (Form == ARMII::VFPConv3Frm)
1487 // Encode Dm / Sm.
1488 Binary |= encodeVFPRm(MI, 2);
Evan Cheng78be83d2008-11-11 19:40:26 +00001489
1490 emitWordLE(Binary);
1491}
1492
Chris Lattner33fabd72010-02-02 21:48:51 +00001493void ARMCodeEmitter::emitVFPLoadStoreInstruction(const MachineInstr &MI) {
Evan Chengcd8e66a2008-11-11 21:48:44 +00001494 // Part of binary is determined by TableGn.
1495 unsigned Binary = getBinaryCodeForInstr(MI);
1496
1497 // Set the conditional execution predicate
1498 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1499
1500 unsigned OpIdx = 0;
1501
1502 // Encode Dd / Sd.
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001503 Binary |= encodeVFPRd(MI, OpIdx++);
Evan Chengcd8e66a2008-11-11 21:48:44 +00001504
1505 // Encode address base.
1506 const MachineOperand &Base = MI.getOperand(OpIdx++);
1507 Binary |= getMachineOpValue(MI, Base) << ARMII::RegRnShift;
1508
1509 // If there is a non-zero immediate offset, encode it.
1510 if (Base.isReg()) {
1511 const MachineOperand &Offset = MI.getOperand(OpIdx);
1512 if (unsigned ImmOffs = ARM_AM::getAM5Offset(Offset.getImm())) {
1513 if (ARM_AM::getAM5Op(Offset.getImm()) == ARM_AM::add)
1514 Binary |= 1 << ARMII::U_BitShift;
Evan Cheng607f1b42008-11-12 08:21:12 +00001515 Binary |= ImmOffs;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001516 emitWordLE(Binary);
1517 return;
1518 }
1519 }
1520
1521 // If immediate offset is omitted, default to +0.
1522 Binary |= 1 << ARMII::U_BitShift;
1523
1524 emitWordLE(Binary);
1525}
1526
Bob Wilson87949d42010-03-17 21:16:45 +00001527void
1528ARMCodeEmitter::emitVFPLoadStoreMultipleInstruction(const MachineInstr &MI) {
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001529 const TargetInstrDesc &TID = MI.getDesc();
1530 bool IsUpdating = (TID.TSFlags & ARMII::IndexModeMask) != 0;
1531
Evan Chengcd8e66a2008-11-11 21:48:44 +00001532 // Part of binary is determined by TableGn.
1533 unsigned Binary = getBinaryCodeForInstr(MI);
1534
1535 // Set the conditional execution predicate
1536 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1537
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001538 // Skip operand 0 of an instruction with base register update.
1539 unsigned OpIdx = 0;
1540 if (IsUpdating)
1541 ++OpIdx;
1542
Evan Chengcd8e66a2008-11-11 21:48:44 +00001543 // Set base address operand
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001544 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001545
1546 // Set addressing mode by modifying bits U(23) and P(24)
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001547 const MachineOperand &MO = MI.getOperand(OpIdx++);
Bob Wilsond4bfd542010-08-27 23:18:17 +00001548 Binary |= getAddrModeUPBits(ARM_AM::getAM4SubMode(MO.getImm()));
Evan Chengcd8e66a2008-11-11 21:48:44 +00001549
1550 // Set bit W(21)
Bob Wilson2d357f62010-03-16 18:38:09 +00001551 if (IsUpdating)
Evan Chengcd8e66a2008-11-11 21:48:44 +00001552 Binary |= 0x1 << ARMII::W_BitShift;
1553
1554 // First register is encoded in Dd.
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001555 Binary |= encodeVFPRd(MI, OpIdx+2);
Evan Chengcd8e66a2008-11-11 21:48:44 +00001556
Bob Wilsond4bfd542010-08-27 23:18:17 +00001557 // Count the number of registers.
Evan Chengcd8e66a2008-11-11 21:48:44 +00001558 unsigned NumRegs = 1;
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001559 for (unsigned i = OpIdx+3, e = MI.getNumOperands(); i != e; ++i) {
Evan Chengcd8e66a2008-11-11 21:48:44 +00001560 const MachineOperand &MO = MI.getOperand(i);
1561 if (!MO.isReg() || MO.isImplicit())
1562 break;
1563 ++NumRegs;
1564 }
Shih-wei Liao5170b712010-05-26 00:02:28 +00001565 // Bit 8 will be set if <list> is consecutive 64-bit registers (e.g., D0)
1566 // Otherwise, it will be 0, in the case of 32-bit registers.
1567 if(Binary & 0x100)
1568 Binary |= NumRegs * 2;
1569 else
1570 Binary |= NumRegs;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001571
1572 emitWordLE(Binary);
1573}
1574
Chris Lattner33fabd72010-02-02 21:48:51 +00001575void ARMCodeEmitter::emitMiscInstruction(const MachineInstr &MI) {
Zonr Changf3c770a2010-05-25 10:23:52 +00001576 unsigned Opcode = MI.getDesc().Opcode;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001577 // Part of binary is determined by TableGn.
1578 unsigned Binary = getBinaryCodeForInstr(MI);
1579
1580 // Set the conditional execution predicate
1581 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1582
Zonr Changf3c770a2010-05-25 10:23:52 +00001583 switch(Opcode) {
1584 default:
1585 llvm_unreachable("ARMCodeEmitter::emitMiscInstruction");
1586
1587 case ARM::FMSTAT:
1588 // No further encoding needed.
1589 break;
1590
1591 case ARM::VMRS:
1592 case ARM::VMSR: {
1593 const MachineOperand &MO0 = MI.getOperand(0);
1594 // Encode Rt.
1595 Binary |= ARMRegisterInfo::getRegisterNumbering(MO0.getReg())
1596 << ARMII::RegRdShift;
1597 break;
1598 }
1599
1600 case ARM::FCONSTD:
1601 case ARM::FCONSTS: {
1602 // Encode Dd / Sd.
1603 Binary |= encodeVFPRd(MI, 0);
1604
1605 // Encode imm., Table A7-18 VFP modified immediate constants
1606 const MachineOperand &MO1 = MI.getOperand(1);
1607 unsigned Imm = static_cast<unsigned>(MO1.getFPImm()->getValueAPF()
1608 .bitcastToAPInt().getHiBits(32).getLimitedValue());
1609 unsigned ModifiedImm;
1610
1611 if(Opcode == ARM::FCONSTS)
1612 ModifiedImm = (Imm & 0x80000000) >> 24 | // a
1613 (Imm & 0x03F80000) >> 19; // bcdefgh
1614 else // Opcode == ARM::FCONSTD
1615 ModifiedImm = (Imm & 0x80000000) >> 24 | // a
1616 (Imm & 0x007F0000) >> 16; // bcdefgh
1617
1618 // Insts{19-16} = abcd, Insts{3-0} = efgh
1619 Binary |= ((ModifiedImm & 0xF0) >> 4) << 16;
1620 Binary |= (ModifiedImm & 0xF);
1621 break;
1622 }
1623 }
1624
Evan Chengcd8e66a2008-11-11 21:48:44 +00001625 emitWordLE(Binary);
1626}
1627
Bob Wilson1a913ed2010-06-11 21:34:50 +00001628static unsigned encodeNEONRd(const MachineInstr &MI, unsigned OpIdx) {
1629 unsigned RegD = MI.getOperand(OpIdx).getReg();
1630 unsigned Binary = 0;
1631 RegD = ARMRegisterInfo::getRegisterNumbering(RegD);
1632 Binary |= (RegD & 0xf) << ARMII::RegRdShift;
1633 Binary |= ((RegD >> 4) & 1) << ARMII::D_BitShift;
1634 return Binary;
1635}
1636
Bob Wilson5e7b6072010-06-25 22:40:46 +00001637static unsigned encodeNEONRn(const MachineInstr &MI, unsigned OpIdx) {
1638 unsigned RegN = MI.getOperand(OpIdx).getReg();
1639 unsigned Binary = 0;
1640 RegN = ARMRegisterInfo::getRegisterNumbering(RegN);
1641 Binary |= (RegN & 0xf) << ARMII::RegRnShift;
1642 Binary |= ((RegN >> 4) & 1) << ARMII::N_BitShift;
1643 return Binary;
1644}
1645
Bob Wilson583a2a02010-06-25 21:17:19 +00001646static unsigned encodeNEONRm(const MachineInstr &MI, unsigned OpIdx) {
1647 unsigned RegM = MI.getOperand(OpIdx).getReg();
1648 unsigned Binary = 0;
1649 RegM = ARMRegisterInfo::getRegisterNumbering(RegM);
1650 Binary |= (RegM & 0xf);
1651 Binary |= ((RegM >> 4) & 1) << ARMII::M_BitShift;
1652 return Binary;
1653}
1654
Bob Wilsond896a972010-06-28 21:12:19 +00001655/// convertNEONDataProcToThumb - Convert the ARM mode encoding for a NEON
1656/// data-processing instruction to the corresponding Thumb encoding.
1657static unsigned convertNEONDataProcToThumb(unsigned Binary) {
1658 assert((Binary & 0xfe000000) == 0xf2000000 &&
1659 "not an ARM NEON data-processing instruction");
1660 unsigned UBit = (Binary >> 24) & 1;
1661 return 0xef000000 | (UBit << 28) | (Binary & 0xffffff);
1662}
1663
Bob Wilsond5a563d2010-06-29 17:34:07 +00001664void ARMCodeEmitter::emitNEONLaneInstruction(const MachineInstr &MI) {
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001665 unsigned Binary = getBinaryCodeForInstr(MI);
1666
Bob Wilsond5a563d2010-06-29 17:34:07 +00001667 unsigned RegTOpIdx, RegNOpIdx, LnOpIdx;
1668 const TargetInstrDesc &TID = MI.getDesc();
1669 if ((TID.TSFlags & ARMII::FormMask) == ARMII::NGetLnFrm) {
1670 RegTOpIdx = 0;
1671 RegNOpIdx = 1;
1672 LnOpIdx = 2;
1673 } else { // ARMII::NSetLnFrm
1674 RegTOpIdx = 2;
1675 RegNOpIdx = 0;
1676 LnOpIdx = 3;
1677 }
1678
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001679 // Set the conditional execution predicate
Bob Wilson5cdede42010-06-29 00:26:13 +00001680 Binary |= (IsThumb ? ARMCC::AL : II->getPredicate(&MI)) << ARMII::CondShift;
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001681
Bob Wilsond5a563d2010-06-29 17:34:07 +00001682 unsigned RegT = MI.getOperand(RegTOpIdx).getReg();
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001683 RegT = ARMRegisterInfo::getRegisterNumbering(RegT);
1684 Binary |= (RegT << ARMII::RegRdShift);
Bob Wilsond5a563d2010-06-29 17:34:07 +00001685 Binary |= encodeNEONRn(MI, RegNOpIdx);
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001686
1687 unsigned LaneShift;
1688 if ((Binary & (1 << 22)) != 0)
1689 LaneShift = 0; // 8-bit elements
1690 else if ((Binary & (1 << 5)) != 0)
1691 LaneShift = 1; // 16-bit elements
1692 else
1693 LaneShift = 2; // 32-bit elements
1694
Bob Wilsond5a563d2010-06-29 17:34:07 +00001695 unsigned Lane = MI.getOperand(LnOpIdx).getImm() << LaneShift;
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001696 unsigned Opc1 = Lane >> 2;
1697 unsigned Opc2 = Lane & 3;
1698 assert((Opc1 & 3) == 0 && "out-of-range lane number operand");
1699 Binary |= (Opc1 << 21);
1700 Binary |= (Opc2 << 5);
1701
1702 emitWordLE(Binary);
1703}
1704
Bob Wilson21773e72010-06-29 20:13:29 +00001705void ARMCodeEmitter::emitNEONDupInstruction(const MachineInstr &MI) {
1706 unsigned Binary = getBinaryCodeForInstr(MI);
1707
1708 // Set the conditional execution predicate
1709 Binary |= (IsThumb ? ARMCC::AL : II->getPredicate(&MI)) << ARMII::CondShift;
1710
1711 unsigned RegT = MI.getOperand(1).getReg();
1712 RegT = ARMRegisterInfo::getRegisterNumbering(RegT);
1713 Binary |= (RegT << ARMII::RegRdShift);
1714 Binary |= encodeNEONRn(MI, 0);
1715 emitWordLE(Binary);
1716}
1717
Bob Wilson583a2a02010-06-25 21:17:19 +00001718void ARMCodeEmitter::emitNEON1RegModImmInstruction(const MachineInstr &MI) {
Bob Wilson1a913ed2010-06-11 21:34:50 +00001719 unsigned Binary = getBinaryCodeForInstr(MI);
1720 // Destination register is encoded in Dd.
1721 Binary |= encodeNEONRd(MI, 0);
1722 // Immediate fields: Op, Cmode, I, Imm3, Imm4
1723 unsigned Imm = MI.getOperand(1).getImm();
1724 unsigned Op = (Imm >> 12) & 1;
Bob Wilson1a913ed2010-06-11 21:34:50 +00001725 unsigned Cmode = (Imm >> 8) & 0xf;
Bob Wilson1a913ed2010-06-11 21:34:50 +00001726 unsigned I = (Imm >> 7) & 1;
Bob Wilson1a913ed2010-06-11 21:34:50 +00001727 unsigned Imm3 = (Imm >> 4) & 0x7;
Bob Wilson1a913ed2010-06-11 21:34:50 +00001728 unsigned Imm4 = Imm & 0xf;
Bob Wilson08baddb2010-06-28 21:16:30 +00001729 Binary |= (I << 24) | (Imm3 << 16) | (Cmode << 8) | (Op << 5) | Imm4;
Bob Wilson62d24a42010-06-28 22:23:17 +00001730 if (IsThumb)
Bob Wilsond896a972010-06-28 21:12:19 +00001731 Binary = convertNEONDataProcToThumb(Binary);
Bob Wilson1a913ed2010-06-11 21:34:50 +00001732 emitWordLE(Binary);
1733}
1734
Bob Wilson583a2a02010-06-25 21:17:19 +00001735void ARMCodeEmitter::emitNEON2RegInstruction(const MachineInstr &MI) {
Bob Wilson5e7b6072010-06-25 22:40:46 +00001736 const TargetInstrDesc &TID = MI.getDesc();
Bob Wilson583a2a02010-06-25 21:17:19 +00001737 unsigned Binary = getBinaryCodeForInstr(MI);
Bob Wilson5e7b6072010-06-25 22:40:46 +00001738 // Destination register is encoded in Dd; source register in Dm.
1739 unsigned OpIdx = 0;
1740 Binary |= encodeNEONRd(MI, OpIdx++);
1741 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1742 ++OpIdx;
1743 Binary |= encodeNEONRm(MI, OpIdx);
Bob Wilson62d24a42010-06-28 22:23:17 +00001744 if (IsThumb)
Bob Wilsond896a972010-06-28 21:12:19 +00001745 Binary = convertNEONDataProcToThumb(Binary);
Bob Wilson583a2a02010-06-25 21:17:19 +00001746 // FIXME: This does not handle VDUPfdf or VDUPfqf.
1747 emitWordLE(Binary);
1748}
1749
Bob Wilson5e7b6072010-06-25 22:40:46 +00001750void ARMCodeEmitter::emitNEON3RegInstruction(const MachineInstr &MI) {
1751 const TargetInstrDesc &TID = MI.getDesc();
1752 unsigned Binary = getBinaryCodeForInstr(MI);
1753 // Destination register is encoded in Dd; source registers in Dn and Dm.
1754 unsigned OpIdx = 0;
1755 Binary |= encodeNEONRd(MI, OpIdx++);
1756 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1757 ++OpIdx;
1758 Binary |= encodeNEONRn(MI, OpIdx++);
1759 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1760 ++OpIdx;
1761 Binary |= encodeNEONRm(MI, OpIdx);
Bob Wilson62d24a42010-06-28 22:23:17 +00001762 if (IsThumb)
Bob Wilsond896a972010-06-28 21:12:19 +00001763 Binary = convertNEONDataProcToThumb(Binary);
Bob Wilson5e7b6072010-06-25 22:40:46 +00001764 // FIXME: This does not handle VMOVDneon or VMOVQ.
1765 emitWordLE(Binary);
1766}
1767
Evan Cheng7602e112008-09-02 06:52:38 +00001768#include "ARMGenCodeEmitter.inc"