blob: bf77bf4e6a7cf8029d11d4db6f2c6bb68bfd9e99 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrThumb.td - Thumb support for ARM ---------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the Thumb instruction set.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// Thumb specific DAG Nodes.
16//
17
18def ARMtcall : SDNode<"ARMISD::tCALL", SDT_ARMcall,
19 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
20
Evan Chenga8e29892007-01-19 07:51:42 +000021def imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000022 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000023}]>;
24def imm_comp_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000025 return CurDAG->getTargetConstant(~((uint32_t)N->getZExtValue()), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000026}]>;
27
28
29/// imm0_7 predicate - True if the 32-bit immediate is in the range [0,7].
30def imm0_7 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000031 return (uint32_t)N->getZExtValue() < 8;
Evan Chenga8e29892007-01-19 07:51:42 +000032}]>;
33def imm0_7_neg : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000034 return (uint32_t)-N->getZExtValue() < 8;
Evan Chenga8e29892007-01-19 07:51:42 +000035}], imm_neg_XFORM>;
36
37def imm0_255 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000038 return (uint32_t)N->getZExtValue() < 256;
Evan Chenga8e29892007-01-19 07:51:42 +000039}]>;
40def imm0_255_comp : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000041 return ~((uint32_t)N->getZExtValue()) < 256;
Evan Chenga8e29892007-01-19 07:51:42 +000042}]>;
43
44def imm8_255 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000045 return (uint32_t)N->getZExtValue() >= 8 && (uint32_t)N->getZExtValue() < 256;
Evan Chenga8e29892007-01-19 07:51:42 +000046}]>;
47def imm8_255_neg : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000048 unsigned Val = -N->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +000049 return Val >= 8 && Val < 256;
50}], imm_neg_XFORM>;
51
52// Break imm's up into two pieces: an immediate + a left shift.
53// This uses thumb_immshifted to match and thumb_immshifted_val and
54// thumb_immshifted_shamt to get the val/shift pieces.
55def thumb_immshifted : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000056 return ARM_AM::isThumbImmShiftedVal((unsigned)N->getZExtValue());
Evan Chenga8e29892007-01-19 07:51:42 +000057}]>;
58
59def thumb_immshifted_val : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000060 unsigned V = ARM_AM::getThumbImmNonShiftedVal((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +000061 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000062}]>;
63
64def thumb_immshifted_shamt : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000065 unsigned V = ARM_AM::getThumbImmValShift((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +000066 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000067}]>;
68
Evan Cheng2ef9c8a2009-11-19 06:57:41 +000069// Scaled 4 immediate.
70def t_imm_s4 : Operand<i32> {
71 let PrintMethod = "printThumbS4ImmOperand";
72}
73
Evan Chenga8e29892007-01-19 07:51:42 +000074// Define Thumb specific addressing modes.
75
76// t_addrmode_rr := reg + reg
77//
78def t_addrmode_rr : Operand<i32>,
79 ComplexPattern<i32, 2, "SelectThumbAddrModeRR", []> {
80 let PrintMethod = "printThumbAddrModeRROperand";
Jim Grosbach30eae3c2009-04-07 20:34:09 +000081 let MIOperandInfo = (ops tGPR:$base, tGPR:$offsreg);
Evan Chenga8e29892007-01-19 07:51:42 +000082}
83
Evan Chengc38f2bc2007-01-23 22:59:13 +000084// t_addrmode_s4 := reg + reg
85// reg + imm5 * 4
Evan Chenga8e29892007-01-19 07:51:42 +000086//
Evan Chengc38f2bc2007-01-23 22:59:13 +000087def t_addrmode_s4 : Operand<i32>,
88 ComplexPattern<i32, 3, "SelectThumbAddrModeS4", []> {
89 let PrintMethod = "printThumbAddrModeS4Operand";
Jim Grosbach30eae3c2009-04-07 20:34:09 +000090 let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm, tGPR:$offsreg);
Evan Chenga8e29892007-01-19 07:51:42 +000091}
Evan Chengc38f2bc2007-01-23 22:59:13 +000092
93// t_addrmode_s2 := reg + reg
94// reg + imm5 * 2
95//
96def t_addrmode_s2 : Operand<i32>,
97 ComplexPattern<i32, 3, "SelectThumbAddrModeS2", []> {
98 let PrintMethod = "printThumbAddrModeS2Operand";
Jim Grosbach30eae3c2009-04-07 20:34:09 +000099 let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm, tGPR:$offsreg);
Evan Chenga8e29892007-01-19 07:51:42 +0000100}
Evan Chengc38f2bc2007-01-23 22:59:13 +0000101
102// t_addrmode_s1 := reg + reg
103// reg + imm5
104//
105def t_addrmode_s1 : Operand<i32>,
106 ComplexPattern<i32, 3, "SelectThumbAddrModeS1", []> {
107 let PrintMethod = "printThumbAddrModeS1Operand";
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000108 let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm, tGPR:$offsreg);
Evan Chenga8e29892007-01-19 07:51:42 +0000109}
110
111// t_addrmode_sp := sp + imm8 * 4
112//
113def t_addrmode_sp : Operand<i32>,
114 ComplexPattern<i32, 2, "SelectThumbAddrModeSP", []> {
115 let PrintMethod = "printThumbAddrModeSPOperand";
Jakob Stoklund Olesenc5b7ef12010-01-13 00:43:06 +0000116 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Evan Chenga8e29892007-01-19 07:51:42 +0000117}
118
119//===----------------------------------------------------------------------===//
120// Miscellaneous Instructions.
121//
122
Jim Grosbach4642ad32010-02-22 23:10:38 +0000123// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
124// from removing one half of the matched pairs. That breaks PEI, which assumes
125// these will always be in pairs, and asserts if it finds otherwise. Better way?
126let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Cheng44bec522007-05-15 01:29:07 +0000127def tADJCALLSTACKUP :
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000128PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2), NoItinerary,
Bill Wendling0f8d9c02007-11-13 00:44:25 +0000129 "@ tADJCALLSTACKUP $amt1",
David Goodwinf1daf7d2009-07-08 23:10:31 +0000130 [(ARMcallseq_end imm:$amt1, imm:$amt2)]>, Requires<[IsThumb1Only]>;
Evan Cheng44bec522007-05-15 01:29:07 +0000131
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000132def tADJCALLSTACKDOWN :
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000133PseudoInst<(outs), (ins i32imm:$amt), NoItinerary,
Evan Cheng44bec522007-05-15 01:29:07 +0000134 "@ tADJCALLSTACKDOWN $amt",
David Goodwinf1daf7d2009-07-08 23:10:31 +0000135 [(ARMcallseq_start imm:$amt)]>, Requires<[IsThumb1Only]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000136}
Evan Cheng44bec522007-05-15 01:29:07 +0000137
Johnny Chenbd2c6232010-02-25 03:28:51 +0000138def tNOP : T1pI<(outs), (ins), NoItinerary, "nop", "",
139 [/* For disassembly only; pattern left blank */]>,
140 T1Encoding<0b101111> {
141 let Inst{9-8} = 0b11;
142 let Inst{7-0} = 0b00000000;
143}
144
Johnny Chend86d2692010-02-25 17:51:03 +0000145def tYIELD : T1pI<(outs), (ins), NoItinerary, "yield", "",
146 [/* For disassembly only; pattern left blank */]>,
147 T1Encoding<0b101111> {
148 let Inst{9-8} = 0b11;
149 let Inst{7-0} = 0b00010000;
150}
151
152def tWFE : T1pI<(outs), (ins), NoItinerary, "wfe", "",
153 [/* For disassembly only; pattern left blank */]>,
154 T1Encoding<0b101111> {
155 let Inst{9-8} = 0b11;
156 let Inst{7-0} = 0b00100000;
157}
158
159def tWFI : T1pI<(outs), (ins), NoItinerary, "wfi", "",
160 [/* For disassembly only; pattern left blank */]>,
161 T1Encoding<0b101111> {
162 let Inst{9-8} = 0b11;
163 let Inst{7-0} = 0b00110000;
164}
165
166def tSEV : T1pI<(outs), (ins), NoItinerary, "sev", "",
167 [/* For disassembly only; pattern left blank */]>,
168 T1Encoding<0b101111> {
169 let Inst{9-8} = 0b11;
170 let Inst{7-0} = 0b01000000;
171}
172
173def tSETENDBE : T1I<(outs), (ins), NoItinerary, "setend\tbe",
174 [/* For disassembly only; pattern left blank */]>,
175 T1Encoding<0b101101> {
176 let Inst{9-5} = 0b10010;
177 let Inst{3} = 1;
178}
179
180def tSETENDLE : T1I<(outs), (ins), NoItinerary, "setend\tle",
181 [/* For disassembly only; pattern left blank */]>,
182 T1Encoding<0b101101> {
183 let Inst{9-5} = 0b10010;
184 let Inst{3} = 0;
185}
186
Johnny Chenc6f7b272010-02-11 18:12:29 +0000187// The i32imm operand $val can be used by a debugger to store more information
188// about the breakpoint.
189def tBKPT : T1I<(outs), (ins i32imm:$val), NoItinerary, "bkpt\t$val",
190 [/* For disassembly only; pattern left blank */]>,
191 T1Encoding<0b101111> {
192 let Inst{9-8} = 0b10;
193}
194
Evan Cheng35d6c412009-08-04 23:47:55 +0000195// For both thumb1 and thumb2.
Evan Chengeaa91b02007-06-19 01:26:51 +0000196let isNotDuplicable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000197def tPICADD : TIt<(outs GPR:$dst), (ins GPR:$lhs, pclabel:$cp), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +0000198 "\n$cp:\n\tadd\t$dst, pc",
Johnny Chend68e1192009-12-15 17:24:14 +0000199 [(set GPR:$dst, (ARMpic_add GPR:$lhs, imm:$cp))]>,
200 T1Special<{0,0,?,?}> {
201 let Inst{6-3} = 0b1111; // A8.6.6 Rm = pc
202}
Evan Chenga8e29892007-01-19 07:51:42 +0000203
Evan Cheng7dcf4a82009-06-25 01:05:06 +0000204// PC relative add.
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000205def tADDrPCi : T1I<(outs tGPR:$dst), (ins t_imm_s4:$rhs), IIC_iALUi,
Johnny Chend68e1192009-12-15 17:24:14 +0000206 "add\t$dst, pc, $rhs", []>,
207 T1Encoding<{1,0,1,0,0,?}>; // A6.2 & A8.6.10
Evan Cheng7dcf4a82009-06-25 01:05:06 +0000208
209// ADD rd, sp, #imm8
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000210def tADDrSPi : T1I<(outs tGPR:$dst), (ins GPR:$sp, t_imm_s4:$rhs), IIC_iALUi,
Johnny Chend68e1192009-12-15 17:24:14 +0000211 "add\t$dst, $sp, $rhs", []>,
212 T1Encoding<{1,0,1,0,1,?}>; // A6.2 & A8.6.8
Evan Cheng7dcf4a82009-06-25 01:05:06 +0000213
214// ADD sp, sp, #imm7
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000215def tADDspi : TIt<(outs GPR:$dst), (ins GPR:$lhs, t_imm_s4:$rhs), IIC_iALUi,
Johnny Chend68e1192009-12-15 17:24:14 +0000216 "add\t$dst, $rhs", []>,
217 T1Misc<{0,0,0,0,0,?,?}>; // A6.2.5 & A8.6.8
Evan Cheng7dcf4a82009-06-25 01:05:06 +0000218
Evan Cheng86198642009-08-07 00:34:42 +0000219// SUB sp, sp, #imm7
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000220def tSUBspi : TIt<(outs GPR:$dst), (ins GPR:$lhs, t_imm_s4:$rhs), IIC_iALUi,
Johnny Chend68e1192009-12-15 17:24:14 +0000221 "sub\t$dst, $rhs", []>,
222 T1Misc<{0,0,0,0,1,?,?}>; // A6.2.5 & A8.6.215
Evan Cheng86198642009-08-07 00:34:42 +0000223
Evan Chengb89030a2009-08-11 23:00:31 +0000224// ADD rm, sp
David Goodwin5d598aa2009-08-19 18:00:44 +0000225def tADDrSP : TIt<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr,
Johnny Chend68e1192009-12-15 17:24:14 +0000226 "add\t$dst, $rhs", []>,
227 T1Special<{0,0,?,?}> {
228 let Inst{6-3} = 0b1101; // A8.6.9 Encoding T1
229}
Evan Cheng86198642009-08-07 00:34:42 +0000230
Evan Cheng7dcf4a82009-06-25 01:05:06 +0000231// ADD sp, rm
David Goodwin5d598aa2009-08-19 18:00:44 +0000232def tADDspr : TIt<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr,
Johnny Chend68e1192009-12-15 17:24:14 +0000233 "add\t$dst, $rhs", []>,
234 T1Special<{0,0,?,?}> {
235 // A8.6.9 Encoding T2
236 let Inst{7} = 1;
237 let Inst{2-0} = 0b101;
238}
Evan Cheng86198642009-08-07 00:34:42 +0000239
240// Pseudo instruction that will expand into a tSUBspi + a copy.
Dan Gohman533297b2009-10-29 18:10:34 +0000241let usesCustomInserter = 1 in { // Expanded after instruction selection.
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000242def tSUBspi_ : PseudoInst<(outs GPR:$dst), (ins GPR:$lhs, t_imm_s4:$rhs),
243 NoItinerary, "@ sub\t$dst, $rhs", []>;
Evan Cheng86198642009-08-07 00:34:42 +0000244
245def tADDspr_ : PseudoInst<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs),
Evan Cheng699beba2009-10-27 00:08:59 +0000246 NoItinerary, "@ add\t$dst, $rhs", []>;
Evan Cheng86198642009-08-07 00:34:42 +0000247
248let Defs = [CPSR] in
249def tANDsp : PseudoInst<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs),
Evan Cheng699beba2009-10-27 00:08:59 +0000250 NoItinerary, "@ and\t$dst, $rhs", []>;
Dan Gohman533297b2009-10-29 18:10:34 +0000251} // usesCustomInserter
Evan Cheng7dcf4a82009-06-25 01:05:06 +0000252
Evan Chenga8e29892007-01-19 07:51:42 +0000253//===----------------------------------------------------------------------===//
254// Control Flow Instructions.
255//
256
Jim Grosbachc732adf2009-09-30 01:35:11 +0000257let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
Johnny Chend68e1192009-12-15 17:24:14 +0000258 def tBX_RET : TI<(outs), (ins), IIC_Br, "bx\tlr", [(ARMretflag)]>,
259 T1Special<{1,1,0,?}> { // A6.2.3 & A8.6.25
260 let Inst{6-3} = 0b1110; // Rm = lr
261 }
Evan Cheng9d945f72007-02-01 01:49:46 +0000262 // Alternative return instruction used by vararg functions.
Jim Grosbach80dc1162010-02-16 21:23:02 +0000263 def tBX_RET_vararg : TI<(outs), (ins tGPR:$target), IIC_Br, "bx\t$target",[]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000264 T1Special<{1,1,0,?}>; // A6.2.3 & A8.6.25
Evan Cheng9d945f72007-02-01 01:49:46 +0000265}
Evan Chenga8e29892007-01-19 07:51:42 +0000266
Bob Wilson8d4de5a2009-10-28 18:26:41 +0000267// Indirect branches
268let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Bob Wilsonaf14e662009-11-03 06:29:56 +0000269 def tBRIND : TI<(outs), (ins GPR:$dst), IIC_Br, "mov\tpc, $dst",
Johnny Chend68e1192009-12-15 17:24:14 +0000270 [(brind GPR:$dst)]>,
Johnny Cheneb231ce2010-01-18 20:15:56 +0000271 T1Special<{1,0,1,?}> {
Johnny Chen12360912010-01-13 21:00:26 +0000272 // <Rd> = Inst{7:2-0} = pc
Johnny Chend68e1192009-12-15 17:24:14 +0000273 let Inst{2-0} = 0b111;
274 }
Bob Wilson8d4de5a2009-10-28 18:26:41 +0000275}
276
Evan Chenga8e29892007-01-19 07:51:42 +0000277// FIXME: remove when we have a way to marking a MI with these properties.
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000278let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
279 hasExtraDefRegAllocReq = 1 in
Evan Chengd20d6582009-10-01 01:33:39 +0000280def tPOP_RET : T1I<(outs), (ins pred:$p, reglist:$wb, variable_ops), IIC_Br,
Johnny Chend68e1192009-12-15 17:24:14 +0000281 "pop${p}\t$wb", []>,
282 T1Misc<{1,1,0,?,?,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000283
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000284let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +0000285 Defs = [R0, R1, R2, R3, R12, LR,
286 D0, D1, D2, D3, D4, D5, D6, D7,
287 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +0000288 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Evan Chengb6207242009-08-01 00:16:10 +0000289 // Also used for Thumb2
Johnny Chend68e1192009-12-15 17:24:14 +0000290 def tBL : TIx2<0b11110, 0b11, 1,
Jim Grosbach64171712010-02-16 21:07:46 +0000291 (outs), (ins i32imm:$func, variable_ops), IIC_Br,
Johnny Chend68e1192009-12-15 17:24:14 +0000292 "bl\t${func:call}",
293 [(ARMtcall tglobaladdr:$func)]>,
Evan Chengb6207242009-08-01 00:16:10 +0000294 Requires<[IsThumb, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000295
Evan Chengb6207242009-08-01 00:16:10 +0000296 // ARMv5T and above, also used for Thumb2
Johnny Chend68e1192009-12-15 17:24:14 +0000297 def tBLXi : TIx2<0b11110, 0b11, 0,
Jim Grosbach64171712010-02-16 21:07:46 +0000298 (outs), (ins i32imm:$func, variable_ops), IIC_Br,
Johnny Chend68e1192009-12-15 17:24:14 +0000299 "blx\t${func:call}",
300 [(ARMcall tglobaladdr:$func)]>,
Evan Chengb6207242009-08-01 00:16:10 +0000301 Requires<[IsThumb, HasV5T, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000302
Evan Chengb6207242009-08-01 00:16:10 +0000303 // Also used for Thumb2
Jim Grosbach64171712010-02-16 21:07:46 +0000304 def tBLXr : TI<(outs), (ins GPR:$func, variable_ops), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +0000305 "blx\t$func",
Evan Chengb6207242009-08-01 00:16:10 +0000306 [(ARMtcall GPR:$func)]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000307 Requires<[IsThumb, HasV5T, IsNotDarwin]>,
308 T1Special<{1,1,1,?}>; // A6.2.3 & A8.6.24;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000309
Lauro Ramos Venanciob8a93a42007-03-27 16:19:21 +0000310 // ARMv4T
Johnny Chend68e1192009-12-15 17:24:14 +0000311 def tBX : TIx2<{?,?,?,?,?}, {?,?}, ?,
Jim Grosbach64171712010-02-16 21:07:46 +0000312 (outs), (ins tGPR:$func, variable_ops), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +0000313 "mov\tlr, pc\n\tbx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000314 [(ARMcall_nolink tGPR:$func)]>,
315 Requires<[IsThumb1Only, IsNotDarwin]>;
316}
317
318// On Darwin R9 is call-clobbered.
319let isCall = 1,
320 Defs = [R0, R1, R2, R3, R9, R12, LR,
321 D0, D1, D2, D3, D4, D5, D6, D7,
322 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +0000323 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Evan Chengb6207242009-08-01 00:16:10 +0000324 // Also used for Thumb2
Johnny Chend68e1192009-12-15 17:24:14 +0000325 def tBLr9 : TIx2<0b11110, 0b11, 1,
Jim Grosbach64171712010-02-16 21:07:46 +0000326 (outs), (ins i32imm:$func, variable_ops), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +0000327 "bl\t${func:call}",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000328 [(ARMtcall tglobaladdr:$func)]>,
Evan Chengb6207242009-08-01 00:16:10 +0000329 Requires<[IsThumb, IsDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000330
Evan Chengb6207242009-08-01 00:16:10 +0000331 // ARMv5T and above, also used for Thumb2
Johnny Chend68e1192009-12-15 17:24:14 +0000332 def tBLXi_r9 : TIx2<0b11110, 0b11, 0,
Jim Grosbach64171712010-02-16 21:07:46 +0000333 (outs), (ins i32imm:$func, variable_ops), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +0000334 "blx\t${func:call}",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000335 [(ARMcall tglobaladdr:$func)]>,
Evan Chengb6207242009-08-01 00:16:10 +0000336 Requires<[IsThumb, HasV5T, IsDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000337
Evan Chengb6207242009-08-01 00:16:10 +0000338 // Also used for Thumb2
Jim Grosbach64171712010-02-16 21:07:46 +0000339 def tBLXr_r9 : TI<(outs), (ins GPR:$func, variable_ops), IIC_Br,
Johnny Chend68e1192009-12-15 17:24:14 +0000340 "blx\t$func",
341 [(ARMtcall GPR:$func)]>,
342 Requires<[IsThumb, HasV5T, IsDarwin]>,
343 T1Special<{1,1,1,?}>; // A6.2.3 & A8.6.24
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000344
345 // ARMv4T
Johnny Chend68e1192009-12-15 17:24:14 +0000346 def tBXr9 : TIx2<{?,?,?,?,?}, {?,?}, ?,
Jim Grosbach64171712010-02-16 21:07:46 +0000347 (outs), (ins tGPR:$func, variable_ops), IIC_Br,
Johnny Chend68e1192009-12-15 17:24:14 +0000348 "mov\tlr, pc\n\tbx\t$func",
349 [(ARMcall_nolink tGPR:$func)]>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000350 Requires<[IsThumb1Only, IsDarwin]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000351}
352
Evan Chengffbacca2007-07-21 00:34:19 +0000353let isBranch = 1, isTerminator = 1 in {
Evan Cheng3f8602c2007-05-16 21:53:43 +0000354 let isBarrier = 1 in {
355 let isPredicable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000356 def tB : T1I<(outs), (ins brtarget:$target), IIC_Br,
Johnny Chend68e1192009-12-15 17:24:14 +0000357 "b\t$target", [(br bb:$target)]>,
358 T1Encoding<{1,1,1,0,0,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000359
Evan Cheng225dfe92007-01-30 01:13:37 +0000360 // Far jump
Evan Cheng53c67c02009-08-07 05:45:07 +0000361 let Defs = [LR] in
Jim Grosbach64171712010-02-16 21:07:46 +0000362 def tBfar : TIx2<0b11110, 0b11, 1, (outs), (ins brtarget:$target), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +0000363 "bl\t$target\t@ far jump",[]>;
Evan Cheng225dfe92007-01-30 01:13:37 +0000364
David Goodwin5e47a9a2009-06-30 18:04:13 +0000365 def tBR_JTr : T1JTI<(outs),
366 (ins tGPR:$target, jtblock_operand:$jt, i32imm:$id),
Evan Cheng699beba2009-10-27 00:08:59 +0000367 IIC_Br, "mov\tpc, $target\n\t.align\t2\n$jt",
Johnny Chenbbc71b22009-12-16 02:32:54 +0000368 [(ARMbrjt tGPR:$target, tjumptable:$jt, imm:$id)]>,
369 Encoding16 {
370 let Inst{15-7} = 0b010001101;
371 let Inst{2-0} = 0b111;
372 }
Evan Cheng3f8602c2007-05-16 21:53:43 +0000373 }
Evan Chengd85ac4d2007-01-27 02:29:45 +0000374}
375
Evan Chengc85e8322007-07-05 07:13:32 +0000376// FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000377// a two-value operand where a dag node expects two operands. :(
Evan Chengffbacca2007-07-21 00:34:19 +0000378let isBranch = 1, isTerminator = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000379 def tBcc : T1I<(outs), (ins brtarget:$target, pred:$cc), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +0000380 "b$cc\t$target",
Johnny Chend68e1192009-12-15 17:24:14 +0000381 [/*(ARMbrcond bb:$target, imm:$cc)*/]>,
382 T1Encoding<{1,1,0,1,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000383
Evan Chengde17fb62009-10-31 23:46:45 +0000384// Compare and branch on zero / non-zero
385let isBranch = 1, isTerminator = 1 in {
386 def tCBZ : T1I<(outs), (ins tGPR:$cmp, brtarget:$target), IIC_Br,
Johnny Chend68e1192009-12-15 17:24:14 +0000387 "cbz\t$cmp, $target", []>,
388 T1Misc<{0,0,?,1,?,?,?}>;
Evan Chengde17fb62009-10-31 23:46:45 +0000389
390 def tCBNZ : T1I<(outs), (ins tGPR:$cmp, brtarget:$target), IIC_Br,
Johnny Chend68e1192009-12-15 17:24:14 +0000391 "cbnz\t$cmp, $target", []>,
392 T1Misc<{1,0,?,1,?,?,?}>;
Evan Chengde17fb62009-10-31 23:46:45 +0000393}
394
Johnny Chen4c61cdd2010-02-25 02:21:11 +0000395// A8.6.218 Supervisor Call (Software Interrupt) -- for disassembly only
396// A8.6.16 B: Encoding T1
397// If Inst{11-8} == 0b1111 then SEE SVC
398let isCall = 1 in {
Johnny Chenbd2c6232010-02-25 03:28:51 +0000399def tSVC : T1pI<(outs), (ins i32imm:$svc), IIC_Br, "svc", "\t$svc", []>,
Johnny Chen4c61cdd2010-02-25 02:21:11 +0000400 Encoding16 {
401 let Inst{15-12} = 0b1101;
402 let Inst{11-8} = 0b1111;
403}
404}
405
406// A8.6.16 B: Encoding T1 -- for disassembly only
407// If Inst{11-8} == 0b1110 then UNDEFINED
408def tTRAP : T1I<(outs), (ins), IIC_Br, "trap", []>, Encoding16 {
409 let Inst{15-12} = 0b1101;
410 let Inst{11-8} = 0b1110;
411}
412
Evan Chenga8e29892007-01-19 07:51:42 +0000413//===----------------------------------------------------------------------===//
414// Load Store Instructions.
415//
416
Dan Gohmanbc9d98b2010-02-27 23:47:46 +0000417let canFoldAsLoad = 1, isReMaterializable = 1 in
Jim Grosbach64171712010-02-16 21:07:46 +0000418def tLDR : T1pI4<(outs tGPR:$dst), (ins t_addrmode_s4:$addr), IIC_iLoadr,
Evan Cheng699beba2009-10-27 00:08:59 +0000419 "ldr", "\t$dst, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000420 [(set tGPR:$dst, (load t_addrmode_s4:$addr))]>,
421 T1LdSt<0b100>;
Jim Grosbach64171712010-02-16 21:07:46 +0000422def tLDRi: T1pI4<(outs tGPR:$dst), (ins t_addrmode_s4:$addr), IIC_iLoadr,
Johnny Chen51bc5612010-01-14 22:42:17 +0000423 "ldr", "\t$dst, $addr",
424 []>,
425 T1LdSt4Imm<{1,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000426
David Goodwin5d598aa2009-08-19 18:00:44 +0000427def tLDRB : T1pI1<(outs tGPR:$dst), (ins t_addrmode_s1:$addr), IIC_iLoadr,
Evan Cheng699beba2009-10-27 00:08:59 +0000428 "ldrb", "\t$dst, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000429 [(set tGPR:$dst, (zextloadi8 t_addrmode_s1:$addr))]>,
430 T1LdSt<0b110>;
Johnny Chen51bc5612010-01-14 22:42:17 +0000431def tLDRBi: T1pI1<(outs tGPR:$dst), (ins t_addrmode_s1:$addr), IIC_iLoadr,
432 "ldrb", "\t$dst, $addr",
433 []>,
434 T1LdSt1Imm<{1,?,?}>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000435
David Goodwin5d598aa2009-08-19 18:00:44 +0000436def tLDRH : T1pI2<(outs tGPR:$dst), (ins t_addrmode_s2:$addr), IIC_iLoadr,
Evan Cheng699beba2009-10-27 00:08:59 +0000437 "ldrh", "\t$dst, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000438 [(set tGPR:$dst, (zextloadi16 t_addrmode_s2:$addr))]>,
439 T1LdSt<0b101>;
Johnny Chen51bc5612010-01-14 22:42:17 +0000440def tLDRHi: T1pI2<(outs tGPR:$dst), (ins t_addrmode_s2:$addr), IIC_iLoadr,
441 "ldrh", "\t$dst, $addr",
442 []>,
443 T1LdSt2Imm<{1,?,?}>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000444
Evan Cheng2f297df2009-07-11 07:08:13 +0000445let AddedComplexity = 10 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000446def tLDRSB : T1pI1<(outs tGPR:$dst), (ins t_addrmode_rr:$addr), IIC_iLoadr,
Evan Cheng699beba2009-10-27 00:08:59 +0000447 "ldrsb", "\t$dst, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000448 [(set tGPR:$dst, (sextloadi8 t_addrmode_rr:$addr))]>,
449 T1LdSt<0b011>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000450
Evan Cheng2f297df2009-07-11 07:08:13 +0000451let AddedComplexity = 10 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000452def tLDRSH : T1pI2<(outs tGPR:$dst), (ins t_addrmode_rr:$addr), IIC_iLoadr,
Evan Cheng699beba2009-10-27 00:08:59 +0000453 "ldrsh", "\t$dst, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000454 [(set tGPR:$dst, (sextloadi16 t_addrmode_rr:$addr))]>,
455 T1LdSt<0b111>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000456
Dan Gohman15511cf2008-12-03 18:15:48 +0000457let canFoldAsLoad = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000458def tLDRspi : T1pIs<(outs tGPR:$dst), (ins t_addrmode_sp:$addr), IIC_iLoadi,
Evan Cheng699beba2009-10-27 00:08:59 +0000459 "ldr", "\t$dst, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000460 [(set tGPR:$dst, (load t_addrmode_sp:$addr))]>,
461 T1LdStSP<{1,?,?}>;
Evan Cheng012f2d92007-01-24 08:53:17 +0000462
Evan Cheng8e59ea92007-02-07 00:06:56 +0000463// Special instruction for restore. It cannot clobber condition register
464// when it's expanded by eliminateCallFramePseudoInstr().
Dan Gohman15511cf2008-12-03 18:15:48 +0000465let canFoldAsLoad = 1, mayLoad = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000466def tRestore : T1pIs<(outs tGPR:$dst), (ins t_addrmode_sp:$addr), IIC_iLoadi,
Johnny Chend68e1192009-12-15 17:24:14 +0000467 "ldr", "\t$dst, $addr", []>,
468 T1LdStSP<{1,?,?}>;
Evan Cheng8e59ea92007-02-07 00:06:56 +0000469
Evan Cheng012f2d92007-01-24 08:53:17 +0000470// Load tconstpool
Evan Cheng7883fa92009-11-04 00:00:39 +0000471// FIXME: Use ldr.n to work around a Darwin assembler bug.
Dan Gohmanbc9d98b2010-02-27 23:47:46 +0000472let canFoldAsLoad = 1, isReMaterializable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000473def tLDRpci : T1pIs<(outs tGPR:$dst), (ins i32imm:$addr), IIC_iLoadi,
Evan Chengb9f51cb2009-11-04 07:38:48 +0000474 "ldr", ".n\t$dst, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000475 [(set tGPR:$dst, (load (ARMWrapper tconstpool:$addr)))]>,
476 T1Encoding<{0,1,0,0,1,?}>; // A6.2 & A8.6.59
Evan Chengfa775d02007-03-19 07:20:03 +0000477
478// Special LDR for loads from non-pc-relative constpools.
Dan Gohmanbc9d98b2010-02-27 23:47:46 +0000479let canFoldAsLoad = 1, mayLoad = 1, isReMaterializable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000480def tLDRcp : T1pIs<(outs tGPR:$dst), (ins i32imm:$addr), IIC_iLoadi,
Johnny Chend68e1192009-12-15 17:24:14 +0000481 "ldr", "\t$dst, $addr", []>,
482 T1LdStSP<{1,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000483
David Goodwin5d598aa2009-08-19 18:00:44 +0000484def tSTR : T1pI4<(outs), (ins tGPR:$src, t_addrmode_s4:$addr), IIC_iStorer,
Evan Cheng699beba2009-10-27 00:08:59 +0000485 "str", "\t$src, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000486 [(store tGPR:$src, t_addrmode_s4:$addr)]>,
487 T1LdSt<0b000>;
Johnny Chen51bc5612010-01-14 22:42:17 +0000488def tSTRi: T1pI4<(outs), (ins tGPR:$src, t_addrmode_s4:$addr), IIC_iStorer,
489 "str", "\t$src, $addr",
490 []>,
491 T1LdSt4Imm<{0,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000492
David Goodwin5d598aa2009-08-19 18:00:44 +0000493def tSTRB : T1pI1<(outs), (ins tGPR:$src, t_addrmode_s1:$addr), IIC_iStorer,
Evan Cheng699beba2009-10-27 00:08:59 +0000494 "strb", "\t$src, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000495 [(truncstorei8 tGPR:$src, t_addrmode_s1:$addr)]>,
496 T1LdSt<0b010>;
Johnny Chen51bc5612010-01-14 22:42:17 +0000497def tSTRBi: T1pI1<(outs), (ins tGPR:$src, t_addrmode_s1:$addr), IIC_iStorer,
498 "strb", "\t$src, $addr",
499 []>,
500 T1LdSt1Imm<{0,?,?}>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000501
David Goodwin5d598aa2009-08-19 18:00:44 +0000502def tSTRH : T1pI2<(outs), (ins tGPR:$src, t_addrmode_s2:$addr), IIC_iStorer,
Evan Cheng699beba2009-10-27 00:08:59 +0000503 "strh", "\t$src, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000504 [(truncstorei16 tGPR:$src, t_addrmode_s2:$addr)]>,
505 T1LdSt<0b001>;
Johnny Chen51bc5612010-01-14 22:42:17 +0000506def tSTRHi: T1pI2<(outs), (ins tGPR:$src, t_addrmode_s2:$addr), IIC_iStorer,
507 "strh", "\t$src, $addr",
508 []>,
509 T1LdSt2Imm<{0,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000510
David Goodwin5d598aa2009-08-19 18:00:44 +0000511def tSTRspi : T1pIs<(outs), (ins tGPR:$src, t_addrmode_sp:$addr), IIC_iStorei,
Evan Cheng699beba2009-10-27 00:08:59 +0000512 "str", "\t$src, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000513 [(store tGPR:$src, t_addrmode_sp:$addr)]>,
514 T1LdStSP<{0,?,?}>;
Evan Cheng8e59ea92007-02-07 00:06:56 +0000515
Chris Lattner2e48a702008-01-06 08:36:04 +0000516let mayStore = 1 in {
Evan Cheng8e59ea92007-02-07 00:06:56 +0000517// Special instruction for spill. It cannot clobber condition register
518// when it's expanded by eliminateCallFramePseudoInstr().
David Goodwin5d598aa2009-08-19 18:00:44 +0000519def tSpill : T1pIs<(outs), (ins tGPR:$src, t_addrmode_sp:$addr), IIC_iStorei,
Johnny Chend68e1192009-12-15 17:24:14 +0000520 "str", "\t$src, $addr", []>,
521 T1LdStSP<{0,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000522}
523
524//===----------------------------------------------------------------------===//
525// Load / store multiple Instructions.
526//
527
Evan Cheng4b322e52009-08-11 21:11:32 +0000528// These requires base address to be written back or one of the loaded regs.
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000529let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
Evan Cheng4b322e52009-08-11 21:11:32 +0000530def tLDM : T1I<(outs),
Evan Chengd20d6582009-10-01 01:33:39 +0000531 (ins addrmode4:$addr, pred:$p, reglist:$wb, variable_ops),
David Goodwin5d598aa2009-08-19 18:00:44 +0000532 IIC_iLoadm,
Johnny Chend68e1192009-12-15 17:24:14 +0000533 "ldm${addr:submode}${p}\t$addr, $wb", []>,
534 T1Encoding<{1,1,0,0,1,?}>; // A6.2 & A8.6.53
Evan Chenga8e29892007-01-19 07:51:42 +0000535
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000536let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
Evan Cheng4b322e52009-08-11 21:11:32 +0000537def tSTM : T1I<(outs),
Evan Chengd20d6582009-10-01 01:33:39 +0000538 (ins addrmode4:$addr, pred:$p, reglist:$wb, variable_ops),
David Goodwin5d598aa2009-08-19 18:00:44 +0000539 IIC_iStorem,
Johnny Chend68e1192009-12-15 17:24:14 +0000540 "stm${addr:submode}${p}\t$addr, $wb", []>,
541 T1Encoding<{1,1,0,0,0,?}>; // A6.2 & A8.6.189
Evan Cheng4b322e52009-08-11 21:11:32 +0000542
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000543let mayLoad = 1, Uses = [SP], Defs = [SP], hasExtraDefRegAllocReq = 1 in
Evan Chengd20d6582009-10-01 01:33:39 +0000544def tPOP : T1I<(outs), (ins pred:$p, reglist:$wb, variable_ops), IIC_Br,
Johnny Chend68e1192009-12-15 17:24:14 +0000545 "pop${p}\t$wb", []>,
546 T1Misc<{1,1,0,?,?,?,?}>;
Evan Cheng4b322e52009-08-11 21:11:32 +0000547
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000548let mayStore = 1, Uses = [SP], Defs = [SP], hasExtraSrcRegAllocReq = 1 in
Evan Chengd20d6582009-10-01 01:33:39 +0000549def tPUSH : T1I<(outs), (ins pred:$p, reglist:$wb, variable_ops), IIC_Br,
Johnny Chend68e1192009-12-15 17:24:14 +0000550 "push${p}\t$wb", []>,
551 T1Misc<{0,1,0,?,?,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000552
553//===----------------------------------------------------------------------===//
554// Arithmetic Instructions.
555//
556
David Goodwinc9ee1182009-06-25 22:49:55 +0000557// Add with carry register
Evan Cheng446c4282009-07-11 06:43:01 +0000558let isCommutable = 1, Uses = [CPSR] in
David Goodwin5d598aa2009-08-19 18:00:44 +0000559def tADC : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +0000560 "adc", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000561 [(set tGPR:$dst, (adde tGPR:$lhs, tGPR:$rhs))]>,
562 T1DataProcessing<0b0101>;
Evan Cheng53d7dba2007-01-27 00:07:15 +0000563
David Goodwinc9ee1182009-06-25 22:49:55 +0000564// Add immediate
David Goodwin5d598aa2009-08-19 18:00:44 +0000565def tADDi3 : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iALUi,
Evan Cheng699beba2009-10-27 00:08:59 +0000566 "add", "\t$dst, $lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000567 [(set tGPR:$dst, (add tGPR:$lhs, imm0_7:$rhs))]>,
568 T1General<0b01110>;
Evan Chenga8e29892007-01-19 07:51:42 +0000569
David Goodwin5d598aa2009-08-19 18:00:44 +0000570def tADDi8 : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iALUi,
Evan Cheng699beba2009-10-27 00:08:59 +0000571 "add", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000572 [(set tGPR:$dst, (add tGPR:$lhs, imm8_255:$rhs))]>,
573 T1General<{1,1,0,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000574
David Goodwinc9ee1182009-06-25 22:49:55 +0000575// Add register
Evan Cheng446c4282009-07-11 06:43:01 +0000576let isCommutable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000577def tADDrr : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +0000578 "add", "\t$dst, $lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000579 [(set tGPR:$dst, (add tGPR:$lhs, tGPR:$rhs))]>,
580 T1General<0b01100>;
Evan Chenga8e29892007-01-19 07:51:42 +0000581
Evan Chengcd799b92009-06-12 20:46:18 +0000582let neverHasSideEffects = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000583def tADDhirr : T1pIt<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr,
Johnny Chend68e1192009-12-15 17:24:14 +0000584 "add", "\t$dst, $rhs", []>,
585 T1Special<{0,0,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000586
David Goodwinc9ee1182009-06-25 22:49:55 +0000587// And register
Evan Cheng446c4282009-07-11 06:43:01 +0000588let isCommutable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000589def tAND : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +0000590 "and", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000591 [(set tGPR:$dst, (and tGPR:$lhs, tGPR:$rhs))]>,
592 T1DataProcessing<0b0000>;
Evan Chenga8e29892007-01-19 07:51:42 +0000593
David Goodwinc9ee1182009-06-25 22:49:55 +0000594// ASR immediate
David Goodwin5d598aa2009-08-19 18:00:44 +0000595def tASRri : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iMOVsi,
Evan Cheng699beba2009-10-27 00:08:59 +0000596 "asr", "\t$dst, $lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000597 [(set tGPR:$dst, (sra tGPR:$lhs, (i32 imm:$rhs)))]>,
598 T1General<{0,1,0,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000599
David Goodwinc9ee1182009-06-25 22:49:55 +0000600// ASR register
David Goodwin5d598aa2009-08-19 18:00:44 +0000601def tASRrr : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iMOVsr,
Evan Cheng699beba2009-10-27 00:08:59 +0000602 "asr", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000603 [(set tGPR:$dst, (sra tGPR:$lhs, tGPR:$rhs))]>,
604 T1DataProcessing<0b0100>;
Evan Chenga8e29892007-01-19 07:51:42 +0000605
David Goodwinc9ee1182009-06-25 22:49:55 +0000606// BIC register
David Goodwin5d598aa2009-08-19 18:00:44 +0000607def tBIC : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +0000608 "bic", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000609 [(set tGPR:$dst, (and tGPR:$lhs, (not tGPR:$rhs)))]>,
610 T1DataProcessing<0b1110>;
Evan Chenga8e29892007-01-19 07:51:42 +0000611
David Goodwinc9ee1182009-06-25 22:49:55 +0000612// CMN register
613let Defs = [CPSR] in {
Jim Grosbachd5d2bae2010-01-22 00:08:13 +0000614//FIXME: Disable CMN, as CCodes are backwards from compare expectations
615// Compare-to-zero still works out, just not the relationals
616//def tCMN : T1pI<(outs), (ins tGPR:$lhs, tGPR:$rhs), IIC_iCMPr,
617// "cmn", "\t$lhs, $rhs",
618// [(ARMcmp tGPR:$lhs, (ineg tGPR:$rhs))]>,
619// T1DataProcessing<0b1011>;
Johnny Chencaedfbc2009-12-16 23:36:52 +0000620def tCMNz : T1pI<(outs), (ins tGPR:$lhs, tGPR:$rhs), IIC_iCMPr,
Evan Cheng699beba2009-10-27 00:08:59 +0000621 "cmn", "\t$lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000622 [(ARMcmpZ tGPR:$lhs, (ineg tGPR:$rhs))]>,
623 T1DataProcessing<0b1011>;
David Goodwinc9ee1182009-06-25 22:49:55 +0000624}
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000625
David Goodwinc9ee1182009-06-25 22:49:55 +0000626// CMP immediate
627let Defs = [CPSR] in {
David Goodwin5d598aa2009-08-19 18:00:44 +0000628def tCMPi8 : T1pI<(outs), (ins tGPR:$lhs, i32imm:$rhs), IIC_iCMPi,
Evan Cheng699beba2009-10-27 00:08:59 +0000629 "cmp", "\t$lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000630 [(ARMcmp tGPR:$lhs, imm0_255:$rhs)]>,
631 T1General<{1,0,1,?,?}>;
David Goodwin5d598aa2009-08-19 18:00:44 +0000632def tCMPzi8 : T1pI<(outs), (ins tGPR:$lhs, i32imm:$rhs), IIC_iCMPi,
Evan Cheng699beba2009-10-27 00:08:59 +0000633 "cmp", "\t$lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000634 [(ARMcmpZ tGPR:$lhs, imm0_255:$rhs)]>,
635 T1General<{1,0,1,?,?}>;
David Goodwinc9ee1182009-06-25 22:49:55 +0000636}
637
638// CMP register
639let Defs = [CPSR] in {
David Goodwin5d598aa2009-08-19 18:00:44 +0000640def tCMPr : T1pI<(outs), (ins tGPR:$lhs, tGPR:$rhs), IIC_iCMPr,
Evan Cheng699beba2009-10-27 00:08:59 +0000641 "cmp", "\t$lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000642 [(ARMcmp tGPR:$lhs, tGPR:$rhs)]>,
643 T1DataProcessing<0b1010>;
David Goodwin5d598aa2009-08-19 18:00:44 +0000644def tCMPzr : T1pI<(outs), (ins tGPR:$lhs, tGPR:$rhs), IIC_iCMPr,
Evan Cheng699beba2009-10-27 00:08:59 +0000645 "cmp", "\t$lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000646 [(ARMcmpZ tGPR:$lhs, tGPR:$rhs)]>,
647 T1DataProcessing<0b1010>;
Evan Cheng446c4282009-07-11 06:43:01 +0000648
David Goodwin5d598aa2009-08-19 18:00:44 +0000649def tCMPhir : T1pI<(outs), (ins GPR:$lhs, GPR:$rhs), IIC_iCMPr,
Johnny Chend68e1192009-12-15 17:24:14 +0000650 "cmp", "\t$lhs, $rhs", []>,
651 T1Special<{0,1,?,?}>;
David Goodwin5d598aa2009-08-19 18:00:44 +0000652def tCMPzhir : T1pI<(outs), (ins GPR:$lhs, GPR:$rhs), IIC_iCMPr,
Johnny Chend68e1192009-12-15 17:24:14 +0000653 "cmp", "\t$lhs, $rhs", []>,
654 T1Special<{0,1,?,?}>;
David Goodwinc9ee1182009-06-25 22:49:55 +0000655}
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000656
Evan Chenga8e29892007-01-19 07:51:42 +0000657
David Goodwinc9ee1182009-06-25 22:49:55 +0000658// XOR register
Evan Cheng446c4282009-07-11 06:43:01 +0000659let isCommutable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000660def tEOR : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +0000661 "eor", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000662 [(set tGPR:$dst, (xor tGPR:$lhs, tGPR:$rhs))]>,
663 T1DataProcessing<0b0001>;
Evan Chenga8e29892007-01-19 07:51:42 +0000664
David Goodwinc9ee1182009-06-25 22:49:55 +0000665// LSL immediate
David Goodwin5d598aa2009-08-19 18:00:44 +0000666def tLSLri : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iMOVsi,
Evan Cheng699beba2009-10-27 00:08:59 +0000667 "lsl", "\t$dst, $lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000668 [(set tGPR:$dst, (shl tGPR:$lhs, (i32 imm:$rhs)))]>,
669 T1General<{0,0,0,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000670
David Goodwinc9ee1182009-06-25 22:49:55 +0000671// LSL register
David Goodwin5d598aa2009-08-19 18:00:44 +0000672def tLSLrr : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iMOVsr,
Evan Cheng699beba2009-10-27 00:08:59 +0000673 "lsl", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000674 [(set tGPR:$dst, (shl tGPR:$lhs, tGPR:$rhs))]>,
675 T1DataProcessing<0b0010>;
Evan Chenga8e29892007-01-19 07:51:42 +0000676
David Goodwinc9ee1182009-06-25 22:49:55 +0000677// LSR immediate
David Goodwin5d598aa2009-08-19 18:00:44 +0000678def tLSRri : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iMOVsi,
Evan Cheng699beba2009-10-27 00:08:59 +0000679 "lsr", "\t$dst, $lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000680 [(set tGPR:$dst, (srl tGPR:$lhs, (i32 imm:$rhs)))]>,
681 T1General<{0,0,1,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000682
David Goodwinc9ee1182009-06-25 22:49:55 +0000683// LSR register
David Goodwin5d598aa2009-08-19 18:00:44 +0000684def tLSRrr : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iMOVsr,
Evan Cheng699beba2009-10-27 00:08:59 +0000685 "lsr", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000686 [(set tGPR:$dst, (srl tGPR:$lhs, tGPR:$rhs))]>,
687 T1DataProcessing<0b0011>;
Evan Chenga8e29892007-01-19 07:51:42 +0000688
David Goodwinc9ee1182009-06-25 22:49:55 +0000689// move register
David Goodwin5d598aa2009-08-19 18:00:44 +0000690def tMOVi8 : T1sI<(outs tGPR:$dst), (ins i32imm:$src), IIC_iMOVi,
Evan Cheng699beba2009-10-27 00:08:59 +0000691 "mov", "\t$dst, $src",
Johnny Chend68e1192009-12-15 17:24:14 +0000692 [(set tGPR:$dst, imm0_255:$src)]>,
693 T1General<{1,0,0,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000694
695// TODO: A7-73: MOV(2) - mov setting flag.
696
697
Evan Chengcd799b92009-06-12 20:46:18 +0000698let neverHasSideEffects = 1 in {
Evan Cheng446c4282009-07-11 06:43:01 +0000699// FIXME: Make this predicable.
David Goodwin5d598aa2009-08-19 18:00:44 +0000700def tMOVr : T1I<(outs tGPR:$dst), (ins tGPR:$src), IIC_iMOVr,
Johnny Chend68e1192009-12-15 17:24:14 +0000701 "mov\t$dst, $src", []>,
702 T1Special<0b1000>;
Evan Cheng446c4282009-07-11 06:43:01 +0000703let Defs = [CPSR] in
David Goodwin5d598aa2009-08-19 18:00:44 +0000704def tMOVSr : T1I<(outs tGPR:$dst), (ins tGPR:$src), IIC_iMOVr,
Johnny Chenbbc71b22009-12-16 02:32:54 +0000705 "movs\t$dst, $src", []>, Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +0000706 let Inst{15-6} = 0b0000000000;
707}
Evan Cheng446c4282009-07-11 06:43:01 +0000708
709// FIXME: Make these predicable.
David Goodwin5d598aa2009-08-19 18:00:44 +0000710def tMOVgpr2tgpr : T1I<(outs tGPR:$dst), (ins GPR:$src), IIC_iMOVr,
Johnny Chend68e1192009-12-15 17:24:14 +0000711 "mov\t$dst, $src", []>,
Johnny Cheneb231ce2010-01-18 20:15:56 +0000712 T1Special<{1,0,0,?}>;
David Goodwin5d598aa2009-08-19 18:00:44 +0000713def tMOVtgpr2gpr : T1I<(outs GPR:$dst), (ins tGPR:$src), IIC_iMOVr,
Johnny Chend68e1192009-12-15 17:24:14 +0000714 "mov\t$dst, $src", []>,
Johnny Cheneb231ce2010-01-18 20:15:56 +0000715 T1Special<{1,0,?,0}>;
David Goodwin5d598aa2009-08-19 18:00:44 +0000716def tMOVgpr2gpr : T1I<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVr,
Johnny Chend68e1192009-12-15 17:24:14 +0000717 "mov\t$dst, $src", []>,
Johnny Cheneb231ce2010-01-18 20:15:56 +0000718 T1Special<{1,0,?,?}>;
Evan Chengcd799b92009-06-12 20:46:18 +0000719} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +0000720
David Goodwinc9ee1182009-06-25 22:49:55 +0000721// multiply register
Evan Cheng446c4282009-07-11 06:43:01 +0000722let isCommutable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000723def tMUL : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iMUL32,
Evan Cheng699beba2009-10-27 00:08:59 +0000724 "mul", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000725 [(set tGPR:$dst, (mul tGPR:$lhs, tGPR:$rhs))]>,
726 T1DataProcessing<0b1101>;
Evan Chenga8e29892007-01-19 07:51:42 +0000727
David Goodwinc9ee1182009-06-25 22:49:55 +0000728// move inverse register
David Goodwin5d598aa2009-08-19 18:00:44 +0000729def tMVN : T1sI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iMOVr,
Evan Cheng699beba2009-10-27 00:08:59 +0000730 "mvn", "\t$dst, $src",
Johnny Chend68e1192009-12-15 17:24:14 +0000731 [(set tGPR:$dst, (not tGPR:$src))]>,
732 T1DataProcessing<0b1111>;
Evan Chenga8e29892007-01-19 07:51:42 +0000733
David Goodwinc9ee1182009-06-25 22:49:55 +0000734// bitwise or register
Evan Cheng446c4282009-07-11 06:43:01 +0000735let isCommutable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000736def tORR : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +0000737 "orr", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000738 [(set tGPR:$dst, (or tGPR:$lhs, tGPR:$rhs))]>,
739 T1DataProcessing<0b1100>;
Evan Chenga8e29892007-01-19 07:51:42 +0000740
David Goodwinc9ee1182009-06-25 22:49:55 +0000741// swaps
David Goodwin5d598aa2009-08-19 18:00:44 +0000742def tREV : T1pI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iUNAr,
Evan Cheng699beba2009-10-27 00:08:59 +0000743 "rev", "\t$dst, $src",
Evan Cheng446c4282009-07-11 06:43:01 +0000744 [(set tGPR:$dst, (bswap tGPR:$src))]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000745 Requires<[IsThumb1Only, HasV6]>,
746 T1Misc<{1,0,1,0,0,0,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000747
David Goodwin5d598aa2009-08-19 18:00:44 +0000748def tREV16 : T1pI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iUNAr,
Evan Cheng699beba2009-10-27 00:08:59 +0000749 "rev16", "\t$dst, $src",
Evan Cheng446c4282009-07-11 06:43:01 +0000750 [(set tGPR:$dst,
751 (or (and (srl tGPR:$src, (i32 8)), 0xFF),
752 (or (and (shl tGPR:$src, (i32 8)), 0xFF00),
753 (or (and (srl tGPR:$src, (i32 8)), 0xFF0000),
754 (and (shl tGPR:$src, (i32 8)), 0xFF000000)))))]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000755 Requires<[IsThumb1Only, HasV6]>,
756 T1Misc<{1,0,1,0,0,1,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000757
David Goodwin5d598aa2009-08-19 18:00:44 +0000758def tREVSH : T1pI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iUNAr,
Evan Cheng699beba2009-10-27 00:08:59 +0000759 "revsh", "\t$dst, $src",
Evan Cheng446c4282009-07-11 06:43:01 +0000760 [(set tGPR:$dst,
761 (sext_inreg
Evan Cheng51f39962009-08-18 05:43:23 +0000762 (or (srl (and tGPR:$src, 0xFF00), (i32 8)),
Evan Cheng446c4282009-07-11 06:43:01 +0000763 (shl tGPR:$src, (i32 8))), i16))]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000764 Requires<[IsThumb1Only, HasV6]>,
765 T1Misc<{1,0,1,0,1,1,?}>;
Evan Cheng446c4282009-07-11 06:43:01 +0000766
David Goodwinc9ee1182009-06-25 22:49:55 +0000767// rotate right register
David Goodwin5d598aa2009-08-19 18:00:44 +0000768def tROR : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iMOVsr,
Evan Cheng699beba2009-10-27 00:08:59 +0000769 "ror", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000770 [(set tGPR:$dst, (rotr tGPR:$lhs, tGPR:$rhs))]>,
771 T1DataProcessing<0b0111>;
Evan Cheng446c4282009-07-11 06:43:01 +0000772
773// negate register
David Goodwin5d598aa2009-08-19 18:00:44 +0000774def tRSB : T1sI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iALUi,
Evan Cheng699beba2009-10-27 00:08:59 +0000775 "rsb", "\t$dst, $src, #0",
Johnny Chend68e1192009-12-15 17:24:14 +0000776 [(set tGPR:$dst, (ineg tGPR:$src))]>,
777 T1DataProcessing<0b1001>;
Evan Chenga8e29892007-01-19 07:51:42 +0000778
David Goodwinc9ee1182009-06-25 22:49:55 +0000779// Subtract with carry register
Evan Cheng446c4282009-07-11 06:43:01 +0000780let Uses = [CPSR] in
David Goodwin5d598aa2009-08-19 18:00:44 +0000781def tSBC : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +0000782 "sbc", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000783 [(set tGPR:$dst, (sube tGPR:$lhs, tGPR:$rhs))]>,
784 T1DataProcessing<0b0110>;
Evan Chenga8e29892007-01-19 07:51:42 +0000785
David Goodwinc9ee1182009-06-25 22:49:55 +0000786// Subtract immediate
David Goodwin5d598aa2009-08-19 18:00:44 +0000787def tSUBi3 : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iALUi,
Evan Cheng699beba2009-10-27 00:08:59 +0000788 "sub", "\t$dst, $lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000789 [(set tGPR:$dst, (add tGPR:$lhs, imm0_7_neg:$rhs))]>,
790 T1General<0b01111>;
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000791
David Goodwin5d598aa2009-08-19 18:00:44 +0000792def tSUBi8 : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iALUi,
Evan Cheng699beba2009-10-27 00:08:59 +0000793 "sub", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000794 [(set tGPR:$dst, (add tGPR:$lhs, imm8_255_neg:$rhs))]>,
795 T1General<{1,1,1,?,?}>;
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000796
David Goodwinc9ee1182009-06-25 22:49:55 +0000797// subtract register
David Goodwin5d598aa2009-08-19 18:00:44 +0000798def tSUBrr : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +0000799 "sub", "\t$dst, $lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000800 [(set tGPR:$dst, (sub tGPR:$lhs, tGPR:$rhs))]>,
801 T1General<0b01101>;
David Goodwinc9ee1182009-06-25 22:49:55 +0000802
803// TODO: A7-96: STMIA - store multiple.
Evan Chenga8e29892007-01-19 07:51:42 +0000804
David Goodwinc9ee1182009-06-25 22:49:55 +0000805// sign-extend byte
David Goodwin5d598aa2009-08-19 18:00:44 +0000806def tSXTB : T1pI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iUNAr,
Evan Cheng699beba2009-10-27 00:08:59 +0000807 "sxtb", "\t$dst, $src",
Evan Cheng446c4282009-07-11 06:43:01 +0000808 [(set tGPR:$dst, (sext_inreg tGPR:$src, i8))]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000809 Requires<[IsThumb1Only, HasV6]>,
810 T1Misc<{0,0,1,0,0,1,?}>;
David Goodwinc9ee1182009-06-25 22:49:55 +0000811
812// sign-extend short
David Goodwin5d598aa2009-08-19 18:00:44 +0000813def tSXTH : T1pI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iUNAr,
Evan Cheng699beba2009-10-27 00:08:59 +0000814 "sxth", "\t$dst, $src",
Evan Cheng446c4282009-07-11 06:43:01 +0000815 [(set tGPR:$dst, (sext_inreg tGPR:$src, i16))]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000816 Requires<[IsThumb1Only, HasV6]>,
817 T1Misc<{0,0,1,0,0,0,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000818
David Goodwinc9ee1182009-06-25 22:49:55 +0000819// test
Evan Chenge864b742009-06-26 00:19:07 +0000820let isCommutable = 1, Defs = [CPSR] in
David Goodwin5d598aa2009-08-19 18:00:44 +0000821def tTST : T1pI<(outs), (ins tGPR:$lhs, tGPR:$rhs), IIC_iCMPr,
Evan Cheng699beba2009-10-27 00:08:59 +0000822 "tst", "\t$lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000823 [(ARMcmpZ (and tGPR:$lhs, tGPR:$rhs), 0)]>,
824 T1DataProcessing<0b1000>;
Evan Chenga8e29892007-01-19 07:51:42 +0000825
David Goodwinc9ee1182009-06-25 22:49:55 +0000826// zero-extend byte
David Goodwin5d598aa2009-08-19 18:00:44 +0000827def tUXTB : T1pI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iUNAr,
Evan Cheng699beba2009-10-27 00:08:59 +0000828 "uxtb", "\t$dst, $src",
Evan Cheng446c4282009-07-11 06:43:01 +0000829 [(set tGPR:$dst, (and tGPR:$src, 0xFF))]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000830 Requires<[IsThumb1Only, HasV6]>,
831 T1Misc<{0,0,1,0,1,1,?}>;
David Goodwinc9ee1182009-06-25 22:49:55 +0000832
833// zero-extend short
David Goodwin5d598aa2009-08-19 18:00:44 +0000834def tUXTH : T1pI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iUNAr,
Evan Cheng699beba2009-10-27 00:08:59 +0000835 "uxth", "\t$dst, $src",
Evan Cheng446c4282009-07-11 06:43:01 +0000836 [(set tGPR:$dst, (and tGPR:$src, 0xFFFF))]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000837 Requires<[IsThumb1Only, HasV6]>,
838 T1Misc<{0,0,1,0,1,0,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000839
840
Jim Grosbach80dc1162010-02-16 21:23:02 +0000841// Conditional move tMOVCCr - Used to implement the Thumb SELECT_CC operation.
Dan Gohman533297b2009-10-29 18:10:34 +0000842// Expanded after instruction selection into a branch sequence.
843let usesCustomInserter = 1 in // Expanded after instruction selection.
Evan Cheng007ea272009-08-12 05:17:19 +0000844 def tMOVCCr_pseudo :
Evan Chengc9721652009-08-12 02:03:03 +0000845 PseudoInst<(outs tGPR:$dst), (ins tGPR:$false, tGPR:$true, pred:$cc),
846 NoItinerary, "@ tMOVCCr $cc",
847 [/*(set tGPR:$dst, (ARMcmov tGPR:$false, tGPR:$true, imm:$cc))*/]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000848
Evan Cheng007ea272009-08-12 05:17:19 +0000849
850// 16-bit movcc in IT blocks for Thumb2.
David Goodwin5d598aa2009-08-19 18:00:44 +0000851def tMOVCCr : T1pIt<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iCMOVr,
Johnny Chend68e1192009-12-15 17:24:14 +0000852 "mov", "\t$dst, $rhs", []>,
Johnny Cheneb231ce2010-01-18 20:15:56 +0000853 T1Special<{1,0,?,?}>;
Evan Cheng007ea272009-08-12 05:17:19 +0000854
Jim Grosbach41527782010-02-09 19:51:37 +0000855def tMOVCCi : T1pIt<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iCMOVi,
Johnny Chend68e1192009-12-15 17:24:14 +0000856 "mov", "\t$dst, $rhs", []>,
857 T1General<{1,0,0,?,?}>;
Evan Cheng007ea272009-08-12 05:17:19 +0000858
Evan Chenga8e29892007-01-19 07:51:42 +0000859// tLEApcrel - Load a pc-relative address into a register without offending the
860// assembler.
David Goodwin5d598aa2009-08-19 18:00:44 +0000861def tLEApcrel : T1I<(outs tGPR:$dst), (ins i32imm:$label, pred:$p), IIC_iALUi,
Johnny Chend68e1192009-12-15 17:24:14 +0000862 "adr$p\t$dst, #$label", []>,
863 T1Encoding<{1,0,1,0,0,?}>; // A6.2 & A8.6.10
Evan Chenga8e29892007-01-19 07:51:42 +0000864
Evan Chenga1efbbd2009-08-14 00:32:16 +0000865def tLEApcrelJT : T1I<(outs tGPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +0000866 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Johnny Chend68e1192009-12-15 17:24:14 +0000867 IIC_iALUi, "adr$p\t$dst, #${label}_${id}", []>,
868 T1Encoding<{1,0,1,0,0,?}>; // A6.2 & A8.6.10
Evan Chengd85ac4d2007-01-27 02:29:45 +0000869
Evan Chenga8e29892007-01-19 07:51:42 +0000870//===----------------------------------------------------------------------===//
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000871// TLS Instructions
872//
873
874// __aeabi_read_tp preserves the registers r1-r3.
875let isCall = 1,
876 Defs = [R0, LR] in {
Johnny Chend68e1192009-12-15 17:24:14 +0000877 def tTPsoft : TIx2<0b11110, 0b11, 1, (outs), (ins), IIC_Br,
878 "bl\t__aeabi_read_tp",
879 [(set R0, ARMthread_pointer)]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000880}
881
Jim Grosbachd1228742009-12-01 18:10:36 +0000882// SJLJ Exception handling intrinsics
883// eh_sjlj_setjmp() is an instruction sequence to store the return
884// address and save #0 in R0 for the non-longjmp case.
885// Since by its nature we may be coming from some other function to get
886// here, and we're using the stack frame for the containing function to
887// save/restore registers, we can't keep anything live in regs across
888// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
889// when we get here from a longjmp(). We force everthing out of registers
890// except for our own input by listing the relevant registers in Defs. By
891// doing so, we also cause the prologue/epilogue code to actively preserve
892// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbacha87ded22010-02-08 23:22:00 +0000893// The current SP is passed in $val, and we reuse the reg as a scratch.
Jim Grosbachd1228742009-12-01 18:10:36 +0000894let Defs =
895 [ R0, R1, R2, R3, R4, R5, R6, R7, R12 ] in {
Jim Grosbacha87ded22010-02-08 23:22:00 +0000896 def tInt_eh_sjlj_setjmp : ThumbXI<(outs),(ins tGPR:$src, tGPR:$val),
Jim Grosbachd1228742009-12-01 18:10:36 +0000897 AddrModeNone, SizeSpecial, NoItinerary,
Jim Grosbacha87ded22010-02-08 23:22:00 +0000898 "str\t$val, [$src, #8]\t@ begin eh.setjmp\n"
899 "\tmov\t$val, pc\n"
900 "\tadds\t$val, #9\n"
901 "\tstr\t$val, [$src, #4]\n"
Jim Grosbachd1228742009-12-01 18:10:36 +0000902 "\tmovs\tr0, #0\n"
903 "\tb\t1f\n"
Jim Grosbachc90a1532010-01-27 00:07:20 +0000904 "\tmovs\tr0, #1\t@ end eh.setjmp\n"
Jim Grosbachd1228742009-12-01 18:10:36 +0000905 "1:", "",
Jim Grosbacha87ded22010-02-08 23:22:00 +0000906 [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>;
Jim Grosbachd1228742009-12-01 18:10:36 +0000907}
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000908//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000909// Non-Instruction Patterns
910//
911
Evan Cheng892837a2009-07-10 02:09:04 +0000912// Add with carry
David Goodwinc9d138f2009-07-27 19:59:26 +0000913def : T1Pat<(addc tGPR:$lhs, imm0_7:$rhs),
914 (tADDi3 tGPR:$lhs, imm0_7:$rhs)>;
915def : T1Pat<(addc tGPR:$lhs, imm8_255:$rhs),
Evan Cheng89d177f2009-08-20 17:01:04 +0000916 (tADDi8 tGPR:$lhs, imm8_255:$rhs)>;
David Goodwinc9d138f2009-07-27 19:59:26 +0000917def : T1Pat<(addc tGPR:$lhs, tGPR:$rhs),
918 (tADDrr tGPR:$lhs, tGPR:$rhs)>;
Evan Cheng892837a2009-07-10 02:09:04 +0000919
920// Subtract with carry
David Goodwinc9d138f2009-07-27 19:59:26 +0000921def : T1Pat<(addc tGPR:$lhs, imm0_7_neg:$rhs),
922 (tSUBi3 tGPR:$lhs, imm0_7_neg:$rhs)>;
923def : T1Pat<(addc tGPR:$lhs, imm8_255_neg:$rhs),
924 (tSUBi8 tGPR:$lhs, imm8_255_neg:$rhs)>;
925def : T1Pat<(subc tGPR:$lhs, tGPR:$rhs),
926 (tSUBrr tGPR:$lhs, tGPR:$rhs)>;
Evan Cheng892837a2009-07-10 02:09:04 +0000927
Evan Chenga8e29892007-01-19 07:51:42 +0000928// ConstantPool, GlobalAddress
David Goodwinc9d138f2009-07-27 19:59:26 +0000929def : T1Pat<(ARMWrapper tglobaladdr :$dst), (tLEApcrel tglobaladdr :$dst)>;
930def : T1Pat<(ARMWrapper tconstpool :$dst), (tLEApcrel tconstpool :$dst)>;
Evan Chenga8e29892007-01-19 07:51:42 +0000931
Evan Chengd85ac4d2007-01-27 02:29:45 +0000932// JumpTable
David Goodwinc9d138f2009-07-27 19:59:26 +0000933def : T1Pat<(ARMWrapperJT tjumptable:$dst, imm:$id),
934 (tLEApcrelJT tjumptable:$dst, imm:$id)>;
Evan Chengd85ac4d2007-01-27 02:29:45 +0000935
Evan Chenga8e29892007-01-19 07:51:42 +0000936// Direct calls
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000937def : T1Pat<(ARMtcall texternalsym:$func), (tBL texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +0000938 Requires<[IsThumb, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000939def : T1Pat<(ARMtcall texternalsym:$func), (tBLr9 texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +0000940 Requires<[IsThumb, IsDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000941
942def : Tv5Pat<(ARMcall texternalsym:$func), (tBLXi texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +0000943 Requires<[IsThumb, HasV5T, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000944def : Tv5Pat<(ARMcall texternalsym:$func), (tBLXi_r9 texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +0000945 Requires<[IsThumb, HasV5T, IsDarwin]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000946
947// Indirect calls to ARM routines
Evan Chengb6207242009-08-01 00:16:10 +0000948def : Tv5Pat<(ARMcall GPR:$dst), (tBLXr GPR:$dst)>,
949 Requires<[IsThumb, HasV5T, IsNotDarwin]>;
950def : Tv5Pat<(ARMcall GPR:$dst), (tBLXr_r9 GPR:$dst)>,
951 Requires<[IsThumb, HasV5T, IsDarwin]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000952
953// zextload i1 -> zextload i8
Evan Chengf3c21b82009-06-30 02:15:48 +0000954def : T1Pat<(zextloadi1 t_addrmode_s1:$addr),
955 (tLDRB t_addrmode_s1:$addr)>;
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000956
Evan Chengb60c02e2007-01-26 19:13:16 +0000957// extload -> zextload
Evan Chengf3c21b82009-06-30 02:15:48 +0000958def : T1Pat<(extloadi1 t_addrmode_s1:$addr), (tLDRB t_addrmode_s1:$addr)>;
959def : T1Pat<(extloadi8 t_addrmode_s1:$addr), (tLDRB t_addrmode_s1:$addr)>;
960def : T1Pat<(extloadi16 t_addrmode_s2:$addr), (tLDRH t_addrmode_s2:$addr)>;
Evan Chengb60c02e2007-01-26 19:13:16 +0000961
Evan Cheng0e87e232009-08-28 00:31:43 +0000962// If it's impossible to use [r,r] address mode for sextload, select to
Evan Cheng2f297df2009-07-11 07:08:13 +0000963// ldr{b|h} + sxt{b|h} instead.
Evan Cheng3ecadc82009-07-21 18:15:26 +0000964def : T1Pat<(sextloadi8 t_addrmode_s1:$addr),
Evan Cheng0e87e232009-08-28 00:31:43 +0000965 (tSXTB (tLDRB t_addrmode_s1:$addr))>,
966 Requires<[IsThumb1Only, HasV6]>;
Evan Cheng3ecadc82009-07-21 18:15:26 +0000967def : T1Pat<(sextloadi16 t_addrmode_s2:$addr),
Evan Cheng0e87e232009-08-28 00:31:43 +0000968 (tSXTH (tLDRH t_addrmode_s2:$addr))>,
969 Requires<[IsThumb1Only, HasV6]>;
Evan Cheng2f297df2009-07-11 07:08:13 +0000970
Evan Cheng0e87e232009-08-28 00:31:43 +0000971def : T1Pat<(sextloadi8 t_addrmode_s1:$addr),
972 (tASRri (tLSLri (tLDRB t_addrmode_s1:$addr), 24), 24)>;
973def : T1Pat<(sextloadi16 t_addrmode_s1:$addr),
974 (tASRri (tLSLri (tLDRH t_addrmode_s1:$addr), 16), 16)>;
Evan Cheng2f297df2009-07-11 07:08:13 +0000975
Evan Chenga8e29892007-01-19 07:51:42 +0000976// Large immediate handling.
977
978// Two piece imms.
Evan Cheng9cb9e672009-06-27 02:26:13 +0000979def : T1Pat<(i32 thumb_immshifted:$src),
980 (tLSLri (tMOVi8 (thumb_immshifted_val imm:$src)),
981 (thumb_immshifted_shamt imm:$src))>;
Evan Chenga8e29892007-01-19 07:51:42 +0000982
Evan Cheng9cb9e672009-06-27 02:26:13 +0000983def : T1Pat<(i32 imm0_255_comp:$src),
984 (tMVN (tMOVi8 (imm_comp_XFORM imm:$src)))>;
Evan Chengb9803a82009-11-06 23:52:48 +0000985
986// Pseudo instruction that combines ldr from constpool and add pc. This should
987// be expanded into two instructions late to allow if-conversion and
988// scheduling.
989let isReMaterializable = 1 in
990def tLDRpci_pic : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr, pclabel:$cp),
991 NoItinerary, "@ ldr.n\t$dst, $addr\n$cp:\n\tadd\t$dst, pc",
992 [(set GPR:$dst, (ARMpic_add (load (ARMWrapper tconstpool:$addr)),
993 imm:$cp))]>,
994 Requires<[IsThumb1Only]>;