blob: 0aacc3a59dc87adb95632ed6f373f1c24f4b2e1c [file] [log] [blame]
Andrew Trick5429a6b2012-05-17 22:37:09 +00001//===- MachineScheduler.cpp - Machine Instruction Scheduler ---------------===//
Andrew Trick96f678f2012-01-13 06:30:30 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// MachineScheduler schedules machine instructions after phi elimination. It
11// preserves LiveIntervals so it can be invoked before register allocation.
12//
13//===----------------------------------------------------------------------===//
14
15#define DEBUG_TYPE "misched"
16
Andrew Trickc174eaf2012-03-08 01:41:12 +000017#include "llvm/CodeGen/MachineScheduler.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000018#include "llvm/ADT/OwningPtr.h"
19#include "llvm/ADT/PriorityQueue.h"
20#include "llvm/Analysis/AliasAnalysis.h"
21#include "llvm/CodeGen/LiveIntervalAnalysis.h"
Jakub Staszak760fa5d2013-03-10 13:11:23 +000022#include "llvm/CodeGen/MachineDominators.h"
23#include "llvm/CodeGen/MachineLoopInfo.h"
Andrew Trick1f8b48a2013-06-21 18:32:58 +000024#include "llvm/CodeGen/MachineRegisterInfo.h"
Andrew Trick96f678f2012-01-13 06:30:30 +000025#include "llvm/CodeGen/Passes.h"
Andrew Trick15252602012-06-06 20:29:31 +000026#include "llvm/CodeGen/RegisterClassInfo.h"
Andrew Trick53e98a22012-11-28 05:13:24 +000027#include "llvm/CodeGen/ScheduleDFS.h"
Andrew Trick0a39d4e2012-05-24 22:11:09 +000028#include "llvm/CodeGen/ScheduleHazardRecognizer.h"
Andrew Trick96f678f2012-01-13 06:30:30 +000029#include "llvm/Support/CommandLine.h"
30#include "llvm/Support/Debug.h"
31#include "llvm/Support/ErrorHandling.h"
Andrew Trick30849792013-01-25 07:45:29 +000032#include "llvm/Support/GraphWriter.h"
Andrew Trick96f678f2012-01-13 06:30:30 +000033#include "llvm/Support/raw_ostream.h"
Jakub Staszak38084db2013-06-14 00:00:13 +000034#include "llvm/Target/TargetInstrInfo.h"
Andrew Trickc6cf11b2012-01-17 06:55:07 +000035#include <queue>
36
Andrew Trick96f678f2012-01-13 06:30:30 +000037using namespace llvm;
38
Andrew Trick78e5efe2012-09-11 00:39:15 +000039namespace llvm {
40cl::opt<bool> ForceTopDown("misched-topdown", cl::Hidden,
41 cl::desc("Force top-down list scheduling"));
42cl::opt<bool> ForceBottomUp("misched-bottomup", cl::Hidden,
43 cl::desc("Force bottom-up list scheduling"));
44}
Andrew Trick17d35e52012-03-14 04:00:41 +000045
Andrew Trick0df7f882012-03-07 00:18:25 +000046#ifndef NDEBUG
47static cl::opt<bool> ViewMISchedDAGs("view-misched-dags", cl::Hidden,
48 cl::desc("Pop up a window to show MISched dags after they are processed"));
Lang Hames23f1cbb2012-03-19 18:38:38 +000049
50static cl::opt<unsigned> MISchedCutoff("misched-cutoff", cl::Hidden,
51 cl::desc("Stop scheduling after N instructions"), cl::init(~0U));
Andrew Trick0df7f882012-03-07 00:18:25 +000052#else
53static bool ViewMISchedDAGs = false;
54#endif // NDEBUG
55
Andrew Trick42ebb3a2013-09-04 20:59:59 +000056static cl::opt<bool> EnableRegPressure("misched-regpressure", cl::Hidden,
57 cl::desc("Enable register pressure scheduling."), cl::init(true));
58
Andrew Trickea574332013-08-23 17:48:43 +000059static cl::opt<bool> EnableCyclicPath("misched-cyclicpath", cl::Hidden,
60 cl::desc("Enable cyclic critical path analysis."), cl::init(false));
61
Andrew Trick9b5caaa2012-11-12 19:40:10 +000062static cl::opt<bool> EnableLoadCluster("misched-cluster", cl::Hidden,
Andrew Trickad1cc1d2012-11-13 08:47:29 +000063 cl::desc("Enable load clustering."), cl::init(true));
Andrew Trick9b5caaa2012-11-12 19:40:10 +000064
Andrew Trick6996fd02012-11-12 19:52:20 +000065// Experimental heuristics
66static cl::opt<bool> EnableMacroFusion("misched-fusion", cl::Hidden,
Andrew Trickad1cc1d2012-11-13 08:47:29 +000067 cl::desc("Enable scheduling for macro fusion."), cl::init(true));
Andrew Trick6996fd02012-11-12 19:52:20 +000068
Andrew Trickfff2d3a2013-03-08 05:40:34 +000069static cl::opt<bool> VerifyScheduling("verify-misched", cl::Hidden,
70 cl::desc("Verify machine instrs before and after machine scheduling"));
71
Andrew Trick178f7d02013-01-25 04:01:04 +000072// DAG subtrees must have at least this many nodes.
73static const unsigned MinSubtreeSize = 8;
74
Andrew Trick5edf2f02012-01-14 02:17:06 +000075//===----------------------------------------------------------------------===//
76// Machine Instruction Scheduling Pass and Registry
77//===----------------------------------------------------------------------===//
78
Andrew Trick86b7e2a2012-04-24 20:36:19 +000079MachineSchedContext::MachineSchedContext():
80 MF(0), MLI(0), MDT(0), PassConfig(0), AA(0), LIS(0) {
81 RegClassInfo = new RegisterClassInfo();
82}
83
84MachineSchedContext::~MachineSchedContext() {
85 delete RegClassInfo;
86}
87
Andrew Trick96f678f2012-01-13 06:30:30 +000088namespace {
Andrew Trick42b7a712012-01-17 06:55:03 +000089/// MachineScheduler runs after coalescing and before register allocation.
Andrew Trickc174eaf2012-03-08 01:41:12 +000090class MachineScheduler : public MachineSchedContext,
91 public MachineFunctionPass {
Andrew Trick96f678f2012-01-13 06:30:30 +000092public:
Andrew Trick42b7a712012-01-17 06:55:03 +000093 MachineScheduler();
Andrew Trick96f678f2012-01-13 06:30:30 +000094
95 virtual void getAnalysisUsage(AnalysisUsage &AU) const;
96
97 virtual void releaseMemory() {}
98
99 virtual bool runOnMachineFunction(MachineFunction&);
100
101 virtual void print(raw_ostream &O, const Module* = 0) const;
102
103 static char ID; // Class identification, replacement for typeinfo
104};
105} // namespace
106
Andrew Trick42b7a712012-01-17 06:55:03 +0000107char MachineScheduler::ID = 0;
Andrew Trick96f678f2012-01-13 06:30:30 +0000108
Andrew Trick42b7a712012-01-17 06:55:03 +0000109char &llvm::MachineSchedulerID = MachineScheduler::ID;
Andrew Trick96f678f2012-01-13 06:30:30 +0000110
Andrew Trick42b7a712012-01-17 06:55:03 +0000111INITIALIZE_PASS_BEGIN(MachineScheduler, "misched",
Andrew Trick96f678f2012-01-13 06:30:30 +0000112 "Machine Instruction Scheduler", false, false)
113INITIALIZE_AG_DEPENDENCY(AliasAnalysis)
114INITIALIZE_PASS_DEPENDENCY(SlotIndexes)
115INITIALIZE_PASS_DEPENDENCY(LiveIntervals)
Andrew Trick42b7a712012-01-17 06:55:03 +0000116INITIALIZE_PASS_END(MachineScheduler, "misched",
Andrew Trick96f678f2012-01-13 06:30:30 +0000117 "Machine Instruction Scheduler", false, false)
118
Andrew Trick42b7a712012-01-17 06:55:03 +0000119MachineScheduler::MachineScheduler()
Andrew Trickc174eaf2012-03-08 01:41:12 +0000120: MachineFunctionPass(ID) {
Andrew Trick42b7a712012-01-17 06:55:03 +0000121 initializeMachineSchedulerPass(*PassRegistry::getPassRegistry());
Andrew Trick96f678f2012-01-13 06:30:30 +0000122}
123
Andrew Trick42b7a712012-01-17 06:55:03 +0000124void MachineScheduler::getAnalysisUsage(AnalysisUsage &AU) const {
Andrew Trick96f678f2012-01-13 06:30:30 +0000125 AU.setPreservesCFG();
126 AU.addRequiredID(MachineDominatorsID);
127 AU.addRequired<MachineLoopInfo>();
128 AU.addRequired<AliasAnalysis>();
Andrew Trickd04ec0c2012-03-09 00:52:20 +0000129 AU.addRequired<TargetPassConfig>();
Andrew Trick96f678f2012-01-13 06:30:30 +0000130 AU.addRequired<SlotIndexes>();
131 AU.addPreserved<SlotIndexes>();
132 AU.addRequired<LiveIntervals>();
133 AU.addPreserved<LiveIntervals>();
Andrew Trick96f678f2012-01-13 06:30:30 +0000134 MachineFunctionPass::getAnalysisUsage(AU);
135}
136
Andrew Trick96f678f2012-01-13 06:30:30 +0000137MachinePassRegistry MachineSchedRegistry::Registry;
138
Andrew Trickd04ec0c2012-03-09 00:52:20 +0000139/// A dummy default scheduler factory indicates whether the scheduler
140/// is overridden on the command line.
141static ScheduleDAGInstrs *useDefaultMachineSched(MachineSchedContext *C) {
142 return 0;
143}
Andrew Trick96f678f2012-01-13 06:30:30 +0000144
145/// MachineSchedOpt allows command line selection of the scheduler.
146static cl::opt<MachineSchedRegistry::ScheduleDAGCtor, false,
147 RegisterPassParser<MachineSchedRegistry> >
148MachineSchedOpt("misched",
Andrew Trickd04ec0c2012-03-09 00:52:20 +0000149 cl::init(&useDefaultMachineSched), cl::Hidden,
Andrew Trick96f678f2012-01-13 06:30:30 +0000150 cl::desc("Machine instruction scheduler to use"));
151
Andrew Trickd04ec0c2012-03-09 00:52:20 +0000152static MachineSchedRegistry
Andrew Trick17d35e52012-03-14 04:00:41 +0000153DefaultSchedRegistry("default", "Use the target's default scheduler choice.",
Andrew Trickd04ec0c2012-03-09 00:52:20 +0000154 useDefaultMachineSched);
155
Andrew Trick17d35e52012-03-14 04:00:41 +0000156/// Forward declare the standard machine scheduler. This will be used as the
Andrew Trickd04ec0c2012-03-09 00:52:20 +0000157/// default scheduler if the target does not set a default.
Andrew Trick17d35e52012-03-14 04:00:41 +0000158static ScheduleDAGInstrs *createConvergingSched(MachineSchedContext *C);
Andrew Trickd04ec0c2012-03-09 00:52:20 +0000159
Andrew Trickeb45ebb2012-04-24 18:04:34 +0000160
161/// Decrement this iterator until reaching the top or a non-debug instr.
Andrew Trick663bd992013-08-30 04:36:57 +0000162static MachineBasicBlock::const_iterator
163priorNonDebug(MachineBasicBlock::const_iterator I,
164 MachineBasicBlock::const_iterator Beg) {
Andrew Trickeb45ebb2012-04-24 18:04:34 +0000165 assert(I != Beg && "reached the top of the region, cannot decrement");
166 while (--I != Beg) {
167 if (!I->isDebugValue())
168 break;
169 }
170 return I;
171}
172
Andrew Trick663bd992013-08-30 04:36:57 +0000173/// Non-const version.
174static MachineBasicBlock::iterator
175priorNonDebug(MachineBasicBlock::iterator I,
176 MachineBasicBlock::const_iterator Beg) {
177 return const_cast<MachineInstr*>(
178 &*priorNonDebug(MachineBasicBlock::const_iterator(I), Beg));
179}
180
Andrew Trickeb45ebb2012-04-24 18:04:34 +0000181/// If this iterator is a debug value, increment until reaching the End or a
182/// non-debug instruction.
Andrew Trickc94e7b52013-08-31 05:17:58 +0000183static MachineBasicBlock::const_iterator
184nextIfDebug(MachineBasicBlock::const_iterator I,
185 MachineBasicBlock::const_iterator End) {
Andrew Trick811d92682012-05-17 18:35:03 +0000186 for(; I != End; ++I) {
Andrew Trickeb45ebb2012-04-24 18:04:34 +0000187 if (!I->isDebugValue())
188 break;
189 }
190 return I;
191}
192
Andrew Trickc94e7b52013-08-31 05:17:58 +0000193/// Non-const version.
194static MachineBasicBlock::iterator
195nextIfDebug(MachineBasicBlock::iterator I,
196 MachineBasicBlock::const_iterator End) {
197 // Cast the return value to nonconst MachineInstr, then cast to an
198 // instr_iterator, which does not check for null, finally return a
199 // bundle_iterator.
200 return MachineBasicBlock::instr_iterator(
201 const_cast<MachineInstr*>(
202 &*nextIfDebug(MachineBasicBlock::const_iterator(I), End)));
203}
204
Andrew Trickcb058d52012-03-14 04:00:38 +0000205/// Top-level MachineScheduler pass driver.
206///
207/// Visit blocks in function order. Divide each block into scheduling regions
Andrew Trick17d35e52012-03-14 04:00:41 +0000208/// and visit them bottom-up. Visiting regions bottom-up is not required, but is
209/// consistent with the DAG builder, which traverses the interior of the
210/// scheduling regions bottom-up.
Andrew Trickcb058d52012-03-14 04:00:38 +0000211///
212/// This design avoids exposing scheduling boundaries to the DAG builder,
Andrew Trick17d35e52012-03-14 04:00:41 +0000213/// simplifying the DAG builder's support for "special" target instructions.
214/// At the same time the design allows target schedulers to operate across
Andrew Trickcb058d52012-03-14 04:00:38 +0000215/// scheduling boundaries, for example to bundle the boudary instructions
216/// without reordering them. This creates complexity, because the target
217/// scheduler must update the RegionBegin and RegionEnd positions cached by
218/// ScheduleDAGInstrs whenever adding or removing instructions. A much simpler
219/// design would be to split blocks at scheduling boundaries, but LLVM has a
220/// general bias against block splitting purely for implementation simplicity.
Andrew Trick42b7a712012-01-17 06:55:03 +0000221bool MachineScheduler::runOnMachineFunction(MachineFunction &mf) {
Andrew Trick89c324b2012-05-10 21:06:21 +0000222 DEBUG(dbgs() << "Before MISsched:\n"; mf.print(dbgs()));
223
Andrew Trick96f678f2012-01-13 06:30:30 +0000224 // Initialize the context of the pass.
225 MF = &mf;
226 MLI = &getAnalysis<MachineLoopInfo>();
227 MDT = &getAnalysis<MachineDominatorTree>();
Andrew Trickd04ec0c2012-03-09 00:52:20 +0000228 PassConfig = &getAnalysis<TargetPassConfig>();
Andrew Trickc174eaf2012-03-08 01:41:12 +0000229 AA = &getAnalysis<AliasAnalysis>();
230
Lang Hames907cc8f2012-01-27 22:36:19 +0000231 LIS = &getAnalysis<LiveIntervals>();
Andrew Trickc174eaf2012-03-08 01:41:12 +0000232 const TargetInstrInfo *TII = MF->getTarget().getInstrInfo();
Andrew Trick96f678f2012-01-13 06:30:30 +0000233
Andrew Trickfff2d3a2013-03-08 05:40:34 +0000234 if (VerifyScheduling) {
Andrew Trick5dca6132013-07-25 07:26:26 +0000235 DEBUG(LIS->dump());
Andrew Trickfff2d3a2013-03-08 05:40:34 +0000236 MF->verify(this, "Before machine scheduling.");
237 }
Andrew Trick86b7e2a2012-04-24 20:36:19 +0000238 RegClassInfo->runOnMachineFunction(*MF);
Andrew Trick006e1ab2012-04-24 17:56:43 +0000239
Andrew Trick96f678f2012-01-13 06:30:30 +0000240 // Select the scheduler, or set the default.
Andrew Trickd04ec0c2012-03-09 00:52:20 +0000241 MachineSchedRegistry::ScheduleDAGCtor Ctor = MachineSchedOpt;
242 if (Ctor == useDefaultMachineSched) {
243 // Get the default scheduler set by the target.
244 Ctor = MachineSchedRegistry::getDefault();
245 if (!Ctor) {
Andrew Trick17d35e52012-03-14 04:00:41 +0000246 Ctor = createConvergingSched;
Andrew Trickd04ec0c2012-03-09 00:52:20 +0000247 MachineSchedRegistry::setDefault(Ctor);
248 }
Andrew Trick96f678f2012-01-13 06:30:30 +0000249 }
250 // Instantiate the selected scheduler.
251 OwningPtr<ScheduleDAGInstrs> Scheduler(Ctor(this));
252
253 // Visit all machine basic blocks.
Andrew Trick006e1ab2012-04-24 17:56:43 +0000254 //
255 // TODO: Visit blocks in global postorder or postorder within the bottom-up
256 // loop tree. Then we can optionally compute global RegPressure.
Andrew Trick96f678f2012-01-13 06:30:30 +0000257 for (MachineFunction::iterator MBB = MF->begin(), MBBEnd = MF->end();
258 MBB != MBBEnd; ++MBB) {
259
Andrew Trick1fabd9f2012-03-09 08:02:51 +0000260 Scheduler->startBlock(MBB);
261
Andrew Tricke9ef4ed2012-01-14 02:17:09 +0000262 // Break the block into scheduling regions [I, RegionEnd), and schedule each
Sylvestre Ledruc8e41c52012-07-23 08:51:15 +0000263 // region as soon as it is discovered. RegionEnd points the scheduling
Andrew Trickfe4d6df2012-03-09 22:34:56 +0000264 // boundary at the bottom of the region. The DAG does not include RegionEnd,
265 // but the region does (i.e. the next RegionEnd is above the previous
266 // RegionBegin). If the current block has no terminator then RegionEnd ==
267 // MBB->end() for the bottom region.
268 //
269 // The Scheduler may insert instructions during either schedule() or
270 // exitRegion(), even for empty regions. So the local iterators 'I' and
271 // 'RegionEnd' are invalid across these calls.
Andrew Trick22764532012-11-06 07:10:34 +0000272 unsigned RemainingInstrs = MBB->size();
Andrew Trick7799eb42012-03-09 03:46:39 +0000273 for(MachineBasicBlock::iterator RegionEnd = MBB->end();
Andrew Trickfe4d6df2012-03-09 22:34:56 +0000274 RegionEnd != MBB->begin(); RegionEnd = Scheduler->begin()) {
Andrew Trick006e1ab2012-04-24 17:56:43 +0000275
Andrew Trick1fabd9f2012-03-09 08:02:51 +0000276 // Avoid decrementing RegionEnd for blocks with no terminator.
277 if (RegionEnd != MBB->end()
278 || TII->isSchedulingBoundary(llvm::prior(RegionEnd), MBB, *MF)) {
279 --RegionEnd;
280 // Count the boundary instruction.
Andrew Trick22764532012-11-06 07:10:34 +0000281 --RemainingInstrs;
Andrew Trick1fabd9f2012-03-09 08:02:51 +0000282 }
283
Andrew Tricke9ef4ed2012-01-14 02:17:09 +0000284 // The next region starts above the previous region. Look backward in the
285 // instruction stream until we find the nearest boundary.
Andrew Trickd2763f62013-08-23 17:48:33 +0000286 unsigned NumRegionInstrs = 0;
Andrew Tricke9ef4ed2012-01-14 02:17:09 +0000287 MachineBasicBlock::iterator I = RegionEnd;
Andrew Trickd2763f62013-08-23 17:48:33 +0000288 for(;I != MBB->begin(); --I, --RemainingInstrs, ++NumRegionInstrs) {
Andrew Tricke9ef4ed2012-01-14 02:17:09 +0000289 if (TII->isSchedulingBoundary(llvm::prior(I), MBB, *MF))
290 break;
291 }
Andrew Trick47c14452012-03-07 05:21:52 +0000292 // Notify the scheduler of the region, even if we may skip scheduling
293 // it. Perhaps it still needs to be bundled.
Andrew Trickd2763f62013-08-23 17:48:33 +0000294 Scheduler->enterRegion(MBB, I, RegionEnd, NumRegionInstrs);
Andrew Trick47c14452012-03-07 05:21:52 +0000295
296 // Skip empty scheduling regions (0 or 1 schedulable instructions).
297 if (I == RegionEnd || I == llvm::prior(RegionEnd)) {
Andrew Trick47c14452012-03-07 05:21:52 +0000298 // Close the current region. Bundle the terminator if needed.
Andrew Trickfe4d6df2012-03-09 22:34:56 +0000299 // This invalidates 'RegionEnd' and 'I'.
Andrew Trick47c14452012-03-07 05:21:52 +0000300 Scheduler->exitRegion();
Andrew Trickc6cf11b2012-01-17 06:55:07 +0000301 continue;
Andrew Trick3c58ba82012-01-14 02:17:18 +0000302 }
Andrew Trickbb0a2422012-05-24 22:11:14 +0000303 DEBUG(dbgs() << "********** MI Scheduling **********\n");
Craig Topper96601ca2012-08-22 06:07:19 +0000304 DEBUG(dbgs() << MF->getName()
Andrew Trickc8554232013-01-25 07:45:31 +0000305 << ":BB#" << MBB->getNumber() << " " << MBB->getName()
306 << "\n From: " << *I << " To: ";
Andrew Trick291411c2012-02-08 02:17:21 +0000307 if (RegionEnd != MBB->end()) dbgs() << *RegionEnd;
308 else dbgs() << "End";
Andrew Trickd2763f62013-08-23 17:48:33 +0000309 dbgs() << " RegionInstrs: " << NumRegionInstrs
310 << " Remaining: " << RemainingInstrs << "\n");
Andrew Trickc6cf11b2012-01-17 06:55:07 +0000311
Andrew Trickd24da972012-03-09 03:46:42 +0000312 // Schedule a region: possibly reorder instructions.
Andrew Trickfe4d6df2012-03-09 22:34:56 +0000313 // This invalidates 'RegionEnd' and 'I'.
Andrew Trick953be892012-03-07 23:00:49 +0000314 Scheduler->schedule();
Andrew Trickd24da972012-03-09 03:46:42 +0000315
316 // Close the current region.
Andrew Trick47c14452012-03-07 05:21:52 +0000317 Scheduler->exitRegion();
318
319 // Scheduling has invalidated the current iterator 'I'. Ask the
320 // scheduler for the top of it's scheduled region.
321 RegionEnd = Scheduler->begin();
Andrew Tricke9ef4ed2012-01-14 02:17:09 +0000322 }
Andrew Trick22764532012-11-06 07:10:34 +0000323 assert(RemainingInstrs == 0 && "Instruction count mismatch!");
Andrew Trick953be892012-03-07 23:00:49 +0000324 Scheduler->finishBlock();
Andrew Trick96f678f2012-01-13 06:30:30 +0000325 }
Andrew Trick830da402012-04-01 07:24:23 +0000326 Scheduler->finalizeSchedule();
Andrew Trick5dca6132013-07-25 07:26:26 +0000327 DEBUG(LIS->dump());
Andrew Trickfff2d3a2013-03-08 05:40:34 +0000328 if (VerifyScheduling)
329 MF->verify(this, "After machine scheduling.");
Andrew Trick96f678f2012-01-13 06:30:30 +0000330 return true;
331}
332
Andrew Trick42b7a712012-01-17 06:55:03 +0000333void MachineScheduler::print(raw_ostream &O, const Module* m) const {
Andrew Trick96f678f2012-01-13 06:30:30 +0000334 // unimplemented
335}
336
Manman Renb720be62012-09-11 22:23:19 +0000337#if !defined(NDEBUG) || defined(LLVM_ENABLE_DUMP)
Andrew Trick78e5efe2012-09-11 00:39:15 +0000338void ReadyQueue::dump() {
Andrew Tricke52d5022013-06-17 21:45:05 +0000339 dbgs() << Name << ": ";
Andrew Trick78e5efe2012-09-11 00:39:15 +0000340 for (unsigned i = 0, e = Queue.size(); i < e; ++i)
341 dbgs() << Queue[i]->NodeNum << " ";
342 dbgs() << "\n";
343}
344#endif
Andrew Trick17d35e52012-03-14 04:00:41 +0000345
346//===----------------------------------------------------------------------===//
347// ScheduleDAGMI - Base class for MachineInstr scheduling with LiveIntervals
348// preservation.
349//===----------------------------------------------------------------------===//
350
Andrew Trick178f7d02013-01-25 04:01:04 +0000351ScheduleDAGMI::~ScheduleDAGMI() {
352 delete DFSResult;
353 DeleteContainerPointers(Mutations);
354 delete SchedImpl;
355}
356
Andrew Tricke38afe12013-04-24 15:54:43 +0000357bool ScheduleDAGMI::canAddEdge(SUnit *SuccSU, SUnit *PredSU) {
358 return SuccSU == &ExitSU || !Topo.IsReachable(PredSU, SuccSU);
359}
360
Andrew Trick9b5caaa2012-11-12 19:40:10 +0000361bool ScheduleDAGMI::addEdge(SUnit *SuccSU, const SDep &PredDep) {
Andrew Trick6996fd02012-11-12 19:52:20 +0000362 if (SuccSU != &ExitSU) {
363 // Do not use WillCreateCycle, it assumes SD scheduling.
364 // If Pred is reachable from Succ, then the edge creates a cycle.
365 if (Topo.IsReachable(PredDep.getSUnit(), SuccSU))
366 return false;
367 Topo.AddPred(SuccSU, PredDep.getSUnit());
368 }
Andrew Trick9b5caaa2012-11-12 19:40:10 +0000369 SuccSU->addPred(PredDep, /*Required=*/!PredDep.isArtificial());
370 // Return true regardless of whether a new edge needed to be inserted.
371 return true;
372}
373
Andrew Trickc174eaf2012-03-08 01:41:12 +0000374/// ReleaseSucc - Decrement the NumPredsLeft count of a successor. When
375/// NumPredsLeft reaches zero, release the successor node.
Andrew Trick0a39d4e2012-05-24 22:11:09 +0000376///
377/// FIXME: Adjust SuccSU height based on MinLatency.
Andrew Trick17d35e52012-03-14 04:00:41 +0000378void ScheduleDAGMI::releaseSucc(SUnit *SU, SDep *SuccEdge) {
Andrew Trickc174eaf2012-03-08 01:41:12 +0000379 SUnit *SuccSU = SuccEdge->getSUnit();
380
Andrew Trickae692f22012-11-12 19:28:57 +0000381 if (SuccEdge->isWeak()) {
382 --SuccSU->WeakPredsLeft;
Andrew Trick9b5caaa2012-11-12 19:40:10 +0000383 if (SuccEdge->isCluster())
384 NextClusterSucc = SuccSU;
Andrew Trickae692f22012-11-12 19:28:57 +0000385 return;
386 }
Andrew Trickc174eaf2012-03-08 01:41:12 +0000387#ifndef NDEBUG
388 if (SuccSU->NumPredsLeft == 0) {
389 dbgs() << "*** Scheduling failed! ***\n";
390 SuccSU->dump(this);
391 dbgs() << " has been released too many times!\n";
392 llvm_unreachable(0);
393 }
394#endif
395 --SuccSU->NumPredsLeft;
396 if (SuccSU->NumPredsLeft == 0 && SuccSU != &ExitSU)
Andrew Trick17d35e52012-03-14 04:00:41 +0000397 SchedImpl->releaseTopNode(SuccSU);
Andrew Trickc174eaf2012-03-08 01:41:12 +0000398}
399
400/// releaseSuccessors - Call releaseSucc on each of SU's successors.
Andrew Trick17d35e52012-03-14 04:00:41 +0000401void ScheduleDAGMI::releaseSuccessors(SUnit *SU) {
Andrew Trickc174eaf2012-03-08 01:41:12 +0000402 for (SUnit::succ_iterator I = SU->Succs.begin(), E = SU->Succs.end();
403 I != E; ++I) {
404 releaseSucc(SU, &*I);
405 }
406}
407
Andrew Trick17d35e52012-03-14 04:00:41 +0000408/// ReleasePred - Decrement the NumSuccsLeft count of a predecessor. When
409/// NumSuccsLeft reaches zero, release the predecessor node.
Andrew Trick0a39d4e2012-05-24 22:11:09 +0000410///
411/// FIXME: Adjust PredSU height based on MinLatency.
Andrew Trick17d35e52012-03-14 04:00:41 +0000412void ScheduleDAGMI::releasePred(SUnit *SU, SDep *PredEdge) {
413 SUnit *PredSU = PredEdge->getSUnit();
414
Andrew Trickae692f22012-11-12 19:28:57 +0000415 if (PredEdge->isWeak()) {
416 --PredSU->WeakSuccsLeft;
Andrew Trick9b5caaa2012-11-12 19:40:10 +0000417 if (PredEdge->isCluster())
418 NextClusterPred = PredSU;
Andrew Trickae692f22012-11-12 19:28:57 +0000419 return;
420 }
Andrew Trick17d35e52012-03-14 04:00:41 +0000421#ifndef NDEBUG
422 if (PredSU->NumSuccsLeft == 0) {
423 dbgs() << "*** Scheduling failed! ***\n";
424 PredSU->dump(this);
425 dbgs() << " has been released too many times!\n";
426 llvm_unreachable(0);
427 }
428#endif
429 --PredSU->NumSuccsLeft;
430 if (PredSU->NumSuccsLeft == 0 && PredSU != &EntrySU)
431 SchedImpl->releaseBottomNode(PredSU);
432}
433
434/// releasePredecessors - Call releasePred on each of SU's predecessors.
435void ScheduleDAGMI::releasePredecessors(SUnit *SU) {
436 for (SUnit::pred_iterator I = SU->Preds.begin(), E = SU->Preds.end();
437 I != E; ++I) {
438 releasePred(SU, &*I);
439 }
440}
441
Andrew Trick4392f0f2013-04-13 06:07:40 +0000442/// This is normally called from the main scheduler loop but may also be invoked
443/// by the scheduling strategy to perform additional code motion.
Andrew Trick17d35e52012-03-14 04:00:41 +0000444void ScheduleDAGMI::moveInstruction(MachineInstr *MI,
445 MachineBasicBlock::iterator InsertPos) {
Andrew Trick811d92682012-05-17 18:35:03 +0000446 // Advance RegionBegin if the first instruction moves down.
Andrew Trick1ce062f2012-03-21 04:12:10 +0000447 if (&*RegionBegin == MI)
Andrew Trick811d92682012-05-17 18:35:03 +0000448 ++RegionBegin;
449
450 // Update the instruction stream.
Andrew Trick17d35e52012-03-14 04:00:41 +0000451 BB->splice(InsertPos, BB, MI);
Andrew Trick811d92682012-05-17 18:35:03 +0000452
453 // Update LiveIntervals
Andrew Trick27c28ce2012-10-16 00:22:51 +0000454 LIS->handleMove(MI, /*UpdateFlags=*/true);
Andrew Trick811d92682012-05-17 18:35:03 +0000455
456 // Recede RegionBegin if an instruction moves above the first.
Andrew Trick17d35e52012-03-14 04:00:41 +0000457 if (RegionBegin == InsertPos)
458 RegionBegin = MI;
459}
460
Andrew Trick0b0d8992012-03-21 04:12:07 +0000461bool ScheduleDAGMI::checkSchedLimit() {
462#ifndef NDEBUG
463 if (NumInstrsScheduled == MISchedCutoff && MISchedCutoff != ~0U) {
464 CurrentTop = CurrentBottom;
465 return false;
466 }
467 ++NumInstrsScheduled;
468#endif
469 return true;
470}
471
Andrew Trick006e1ab2012-04-24 17:56:43 +0000472/// enterRegion - Called back from MachineScheduler::runOnMachineFunction after
473/// crossing a scheduling boundary. [begin, end) includes all instructions in
474/// the region, including the boundary itself and single-instruction regions
475/// that don't get scheduled.
476void ScheduleDAGMI::enterRegion(MachineBasicBlock *bb,
477 MachineBasicBlock::iterator begin,
478 MachineBasicBlock::iterator end,
Andrew Trickd2763f62013-08-23 17:48:33 +0000479 unsigned regioninstrs)
Andrew Trick006e1ab2012-04-24 17:56:43 +0000480{
Andrew Trickd2763f62013-08-23 17:48:33 +0000481 ScheduleDAGInstrs::enterRegion(bb, begin, end, regioninstrs);
Andrew Trick7f8ab782012-05-10 21:06:10 +0000482
Andrew Trick42ebb3a2013-09-04 20:59:59 +0000483 ShouldTrackPressure = EnableRegPressure;
484
Andrew Trick7f8ab782012-05-10 21:06:10 +0000485 // For convenience remember the end of the liveness region.
486 LiveRegionEnd =
487 (RegionEnd == bb->end()) ? RegionEnd : llvm::next(RegionEnd);
488}
489
490// Setup the register pressure trackers for the top scheduled top and bottom
491// scheduled regions.
492void ScheduleDAGMI::initRegPressure() {
493 TopRPTracker.init(&MF, RegClassInfo, LIS, BB, RegionBegin);
494 BotRPTracker.init(&MF, RegClassInfo, LIS, BB, LiveRegionEnd);
495
496 // Close the RPTracker to finalize live ins.
497 RPTracker.closeRegion();
498
Andrew Trickd71efff2013-07-30 19:59:12 +0000499 DEBUG(RPTracker.dump());
Andrew Trickbb0a2422012-05-24 22:11:14 +0000500
Andrew Trick7f8ab782012-05-10 21:06:10 +0000501 // Initialize the live ins and live outs.
502 TopRPTracker.addLiveRegs(RPTracker.getPressure().LiveInRegs);
503 BotRPTracker.addLiveRegs(RPTracker.getPressure().LiveOutRegs);
504
505 // Close one end of the tracker so we can call
506 // getMaxUpward/DownwardPressureDelta before advancing across any
507 // instructions. This converts currently live regs into live ins/outs.
508 TopRPTracker.closeTop();
509 BotRPTracker.closeBottom();
510
Andrew Trickd71efff2013-07-30 19:59:12 +0000511 BotRPTracker.initLiveThru(RPTracker);
512 if (!BotRPTracker.getLiveThru().empty()) {
513 TopRPTracker.initLiveThru(BotRPTracker.getLiveThru());
514 DEBUG(dbgs() << "Live Thru: ";
515 dumpRegSetPressure(BotRPTracker.getLiveThru(), TRI));
516 };
517
Andrew Trick663bd992013-08-30 04:36:57 +0000518 // For each live out vreg reduce the pressure change associated with other
519 // uses of the same vreg below the live-out reaching def.
520 updatePressureDiffs(RPTracker.getPressure().LiveOutRegs);
521
Andrew Trick7f8ab782012-05-10 21:06:10 +0000522 // Account for liveness generated by the region boundary.
Andrew Trick663bd992013-08-30 04:36:57 +0000523 if (LiveRegionEnd != RegionEnd) {
524 SmallVector<unsigned, 8> LiveUses;
525 BotRPTracker.recede(&LiveUses);
526 updatePressureDiffs(LiveUses);
527 }
Andrew Trick7f8ab782012-05-10 21:06:10 +0000528
529 assert(BotRPTracker.getPos() == RegionEnd && "Can't find the region bottom");
Andrew Trick73a0d8e2012-05-17 18:35:10 +0000530
531 // Cache the list of excess pressure sets in this region. This will also track
532 // the max pressure in the scheduled code for these sets.
533 RegionCriticalPSets.clear();
Jakub Staszakb74564a2013-01-25 21:44:27 +0000534 const std::vector<unsigned> &RegionPressure =
535 RPTracker.getPressure().MaxSetPressure;
Andrew Trick73a0d8e2012-05-17 18:35:10 +0000536 for (unsigned i = 0, e = RegionPressure.size(); i < e; ++i) {
Andrew Trick1f8b48a2013-06-21 18:32:58 +0000537 unsigned Limit = RegClassInfo->getRegPressureSetLimit(i);
Andrew Trick3bf23302013-06-21 18:33:01 +0000538 if (RegionPressure[i] > Limit) {
539 DEBUG(dbgs() << TRI->getRegPressureSetName(i)
540 << " Limit " << Limit
541 << " Actual " << RegionPressure[i] << "\n");
Andrew Trick4c60b8a2013-08-30 03:49:48 +0000542 RegionCriticalPSets.push_back(PressureChange(i));
Andrew Trick3bf23302013-06-21 18:33:01 +0000543 }
Andrew Trick73a0d8e2012-05-17 18:35:10 +0000544 }
545 DEBUG(dbgs() << "Excess PSets: ";
546 for (unsigned i = 0, e = RegionCriticalPSets.size(); i != e; ++i)
547 dbgs() << TRI->getRegPressureSetName(
Andrew Trick4c60b8a2013-08-30 03:49:48 +0000548 RegionCriticalPSets[i].getPSet()) << " ";
Andrew Trick73a0d8e2012-05-17 18:35:10 +0000549 dbgs() << "\n");
550}
551
552// FIXME: When the pressure tracker deals in pressure differences then we won't
553// iterate over all RegionCriticalPSets[i].
554void ScheduleDAGMI::
Jakub Staszakb717a502013-02-16 15:47:26 +0000555updateScheduledPressure(const std::vector<unsigned> &NewMaxPressure) {
Andrew Trick73a0d8e2012-05-17 18:35:10 +0000556 for (unsigned i = 0, e = RegionCriticalPSets.size(); i < e; ++i) {
Andrew Trick4c60b8a2013-08-30 03:49:48 +0000557 unsigned ID = RegionCriticalPSets[i].getPSet();
558 if ((int)NewMaxPressure[ID] > RegionCriticalPSets[i].getUnitInc()
559 && NewMaxPressure[ID] <= INT16_MAX)
560 RegionCriticalPSets[i].setUnitInc(NewMaxPressure[ID]);
Andrew Trick73a0d8e2012-05-17 18:35:10 +0000561 }
Andrew Trick811a3722013-04-24 15:54:36 +0000562 DEBUG(
563 for (unsigned i = 0, e = NewMaxPressure.size(); i < e; ++i) {
Andrew Trick1f8b48a2013-06-21 18:32:58 +0000564 unsigned Limit = RegClassInfo->getRegPressureSetLimit(i);
Andrew Trick811a3722013-04-24 15:54:36 +0000565 if (NewMaxPressure[i] > Limit ) {
566 dbgs() << " " << TRI->getRegPressureSetName(i) << ": "
567 << NewMaxPressure[i] << " > " << Limit << "\n";
568 }
569 });
Andrew Trick006e1ab2012-04-24 17:56:43 +0000570}
571
Andrew Trick663bd992013-08-30 04:36:57 +0000572/// Update the PressureDiff array for liveness after scheduling this
573/// instruction.
574void ScheduleDAGMI::updatePressureDiffs(ArrayRef<unsigned> LiveUses) {
575 for (unsigned LUIdx = 0, LUEnd = LiveUses.size(); LUIdx != LUEnd; ++LUIdx) {
576 /// FIXME: Currently assuming single-use physregs.
577 unsigned Reg = LiveUses[LUIdx];
578 if (!TRI->isVirtualRegister(Reg))
579 continue;
580 // This may be called before CurrentBottom has been initialized. However,
581 // BotRPTracker must have a valid position. We want the value live into the
582 // instruction or live out of the block, so ask for the previous
583 // instruction's live-out.
584 const LiveInterval &LI = LIS->getInterval(Reg);
585 VNInfo *VNI;
Andrew Trickc94e7b52013-08-31 05:17:58 +0000586 MachineBasicBlock::const_iterator I =
587 nextIfDebug(BotRPTracker.getPos(), BB->end());
588 if (I == BB->end())
Andrew Trick663bd992013-08-30 04:36:57 +0000589 VNI = LI.getVNInfoBefore(LIS->getMBBEndIdx(BB));
590 else {
Andrew Trickc94e7b52013-08-31 05:17:58 +0000591 LiveRangeQuery LRQ(LI, LIS->getInstructionIndex(I));
Andrew Trick663bd992013-08-30 04:36:57 +0000592 VNI = LRQ.valueIn();
593 }
594 // RegisterPressureTracker guarantees that readsReg is true for LiveUses.
595 assert(VNI && "No live value at use.");
596 for (VReg2UseMap::iterator
597 UI = VRegUses.find(Reg); UI != VRegUses.end(); ++UI) {
598 SUnit *SU = UI->SU;
599 // If this use comes before the reaching def, it cannot be a last use, so
600 // descrease its pressure change.
601 if (!SU->isScheduled && SU != &ExitSU) {
602 LiveRangeQuery LRQ(LI, LIS->getInstructionIndex(SU->getInstr()));
603 if (LRQ.valueIn() == VNI)
604 getPressureDiff(SU).addPressureChange(Reg, true, &MRI);
605 }
606 }
607 }
608}
609
Andrew Trick17d35e52012-03-14 04:00:41 +0000610/// schedule - Called back from MachineScheduler::runOnMachineFunction
Andrew Trick006e1ab2012-04-24 17:56:43 +0000611/// after setting up the current scheduling region. [RegionBegin, RegionEnd)
612/// only includes instructions that have DAG nodes, not scheduling boundaries.
Andrew Trick78e5efe2012-09-11 00:39:15 +0000613///
614/// This is a skeletal driver, with all the functionality pushed into helpers,
615/// so that it can be easilly extended by experimental schedulers. Generally,
616/// implementing MachineSchedStrategy should be sufficient to implement a new
617/// scheduling algorithm. However, if a scheduler further subclasses
618/// ScheduleDAGMI then it will want to override this virtual method in order to
619/// update any specialized state.
Andrew Trick17d35e52012-03-14 04:00:41 +0000620void ScheduleDAGMI::schedule() {
Andrew Trick78e5efe2012-09-11 00:39:15 +0000621 buildDAGWithRegPressure();
622
Andrew Trick9b5caaa2012-11-12 19:40:10 +0000623 Topo.InitDAGTopologicalSorting();
624
Andrew Trickd039b382012-09-14 17:22:42 +0000625 postprocessDAG();
626
Andrew Trick4e1fb182013-01-25 06:33:57 +0000627 SmallVector<SUnit*, 8> TopRoots, BotRoots;
628 findRootsAndBiasEdges(TopRoots, BotRoots);
629
630 // Initialize the strategy before modifying the DAG.
631 // This may initialize a DFSResult to be used for queue priority.
632 SchedImpl->initialize(this);
633
Andrew Trick78e5efe2012-09-11 00:39:15 +0000634 DEBUG(for (unsigned su = 0, e = SUnits.size(); su != e; ++su)
635 SUnits[su].dumpAll(this));
Andrew Trick4e1fb182013-01-25 06:33:57 +0000636 if (ViewMISchedDAGs) viewGraph();
Andrew Trick78e5efe2012-09-11 00:39:15 +0000637
Andrew Trick4e1fb182013-01-25 06:33:57 +0000638 // Initialize ready queues now that the DAG and priority data are finalized.
639 initQueues(TopRoots, BotRoots);
Andrew Trick78e5efe2012-09-11 00:39:15 +0000640
641 bool IsTopNode = false;
642 while (SUnit *SU = SchedImpl->pickNode(IsTopNode)) {
Andrew Trick30c6ec22012-10-08 18:53:53 +0000643 assert(!SU->isScheduled && "Node already scheduled");
Andrew Trick78e5efe2012-09-11 00:39:15 +0000644 if (!checkSchedLimit())
645 break;
646
647 scheduleMI(SU, IsTopNode);
648
649 updateQueues(SU, IsTopNode);
650 }
651 assert(CurrentTop == CurrentBottom && "Nonempty unscheduled zone.");
652
653 placeDebugValues();
Andrew Trick3b87f622012-11-07 07:05:09 +0000654
655 DEBUG({
Andrew Trickb4221042012-11-28 03:42:47 +0000656 unsigned BBNum = begin()->getParent()->getNumber();
Andrew Trick3b87f622012-11-07 07:05:09 +0000657 dbgs() << "*** Final schedule for BB#" << BBNum << " ***\n";
658 dumpSchedule();
659 dbgs() << '\n';
660 });
Andrew Trick78e5efe2012-09-11 00:39:15 +0000661}
662
663/// Build the DAG and setup three register pressure trackers.
664void ScheduleDAGMI::buildDAGWithRegPressure() {
Andrew Trick42ebb3a2013-09-04 20:59:59 +0000665 if (!ShouldTrackPressure) {
666 RPTracker.reset();
667 RegionCriticalPSets.clear();
668 buildSchedGraph(AA);
669 return;
670 }
671
Andrew Trick7f8ab782012-05-10 21:06:10 +0000672 // Initialize the register pressure tracker used by buildSchedGraph.
Andrew Trickd71efff2013-07-30 19:59:12 +0000673 RPTracker.init(&MF, RegClassInfo, LIS, BB, LiveRegionEnd,
674 /*TrackUntiedDefs=*/true);
Andrew Trick006e1ab2012-04-24 17:56:43 +0000675
Andrew Trick7f8ab782012-05-10 21:06:10 +0000676 // Account for liveness generate by the region boundary.
677 if (LiveRegionEnd != RegionEnd)
678 RPTracker.recede();
679
680 // Build the DAG, and compute current register pressure.
Andrew Trick4c60b8a2013-08-30 03:49:48 +0000681 buildSchedGraph(AA, &RPTracker, &SUPressureDiffs);
Andrew Trickc174eaf2012-03-08 01:41:12 +0000682
Andrew Trick7f8ab782012-05-10 21:06:10 +0000683 // Initialize top/bottom trackers after computing region pressure.
684 initRegPressure();
Andrew Trick78e5efe2012-09-11 00:39:15 +0000685}
Andrew Trick7f8ab782012-05-10 21:06:10 +0000686
Andrew Trickd039b382012-09-14 17:22:42 +0000687/// Apply each ScheduleDAGMutation step in order.
688void ScheduleDAGMI::postprocessDAG() {
689 for (unsigned i = 0, e = Mutations.size(); i < e; ++i) {
690 Mutations[i]->apply(this);
691 }
692}
693
Andrew Trick4e1fb182013-01-25 06:33:57 +0000694void ScheduleDAGMI::computeDFSResult() {
Andrew Trick178f7d02013-01-25 04:01:04 +0000695 if (!DFSResult)
696 DFSResult = new SchedDFSResult(/*BottomU*/true, MinSubtreeSize);
697 DFSResult->clear();
Andrew Trick178f7d02013-01-25 04:01:04 +0000698 ScheduledTrees.clear();
Andrew Trick4e1fb182013-01-25 06:33:57 +0000699 DFSResult->resize(SUnits.size());
700 DFSResult->compute(SUnits);
Andrew Trick178f7d02013-01-25 04:01:04 +0000701 ScheduledTrees.resize(DFSResult->getNumSubtrees());
702}
703
Andrew Trick4e1fb182013-01-25 06:33:57 +0000704void ScheduleDAGMI::findRootsAndBiasEdges(SmallVectorImpl<SUnit*> &TopRoots,
705 SmallVectorImpl<SUnit*> &BotRoots) {
Andrew Trick1e94e982012-10-15 18:02:27 +0000706 for (std::vector<SUnit>::iterator
707 I = SUnits.begin(), E = SUnits.end(); I != E; ++I) {
Andrew Trickae692f22012-11-12 19:28:57 +0000708 SUnit *SU = &(*I);
Andrew Trick4c6a2ba2013-01-29 06:26:35 +0000709 assert(!SU->isBoundaryNode() && "Boundary node should not be in SUnits");
Andrew Trickdb417062013-01-24 02:09:57 +0000710
711 // Order predecessors so DFSResult follows the critical path.
712 SU->biasCriticalPath();
713
Andrew Trick1e94e982012-10-15 18:02:27 +0000714 // A SUnit is ready to top schedule if it has no predecessors.
Andrew Trick4c6a2ba2013-01-29 06:26:35 +0000715 if (!I->NumPredsLeft)
Andrew Trick4e1fb182013-01-25 06:33:57 +0000716 TopRoots.push_back(SU);
Andrew Trick1e94e982012-10-15 18:02:27 +0000717 // A SUnit is ready to bottom schedule if it has no successors.
Andrew Trick4c6a2ba2013-01-29 06:26:35 +0000718 if (!I->NumSuccsLeft)
Andrew Trickae692f22012-11-12 19:28:57 +0000719 BotRoots.push_back(SU);
Andrew Trick1e94e982012-10-15 18:02:27 +0000720 }
Andrew Trick4c6a2ba2013-01-29 06:26:35 +0000721 ExitSU.biasCriticalPath();
Andrew Trick1e94e982012-10-15 18:02:27 +0000722}
723
Andrew Trick851bb2c2013-08-29 18:04:49 +0000724/// Compute the max cyclic critical path through the DAG. The scheduling DAG
725/// only provides the critical path for single block loops. To handle loops that
726/// span blocks, we could use the vreg path latencies provided by
727/// MachineTraceMetrics instead. However, MachineTraceMetrics is not currently
728/// available for use in the scheduler.
729///
730/// The cyclic path estimation identifies a def-use pair that crosses the back
Andrew Trick6dc6a892013-08-30 02:02:12 +0000731/// edge and considers the depth and height of the nodes. For example, consider
Andrew Trick851bb2c2013-08-29 18:04:49 +0000732/// the following instruction sequence where each instruction has unit latency
733/// and defines an epomymous virtual register:
734///
735/// a->b(a,c)->c(b)->d(c)->exit
736///
737/// The cyclic critical path is a two cycles: b->c->b
738/// The acyclic critical path is four cycles: a->b->c->d->exit
739/// LiveOutHeight = height(c) = len(c->d->exit) = 2
740/// LiveOutDepth = depth(c) + 1 = len(a->b->c) + 1 = 3
741/// LiveInHeight = height(b) + 1 = len(b->c->d->exit) + 1 = 4
742/// LiveInDepth = depth(b) = len(a->b) = 1
743///
744/// LiveOutDepth - LiveInDepth = 3 - 1 = 2
745/// LiveInHeight - LiveOutHeight = 4 - 2 = 2
746/// CyclicCriticalPath = min(2, 2) = 2
747unsigned ScheduleDAGMI::computeCyclicCriticalPath() {
748 // This only applies to single block loop.
749 if (!BB->isSuccessor(BB))
750 return 0;
751
752 unsigned MaxCyclicLatency = 0;
753 // Visit each live out vreg def to find def/use pairs that cross iterations.
754 ArrayRef<unsigned> LiveOuts = RPTracker.getPressure().LiveOutRegs;
755 for (ArrayRef<unsigned>::iterator RI = LiveOuts.begin(), RE = LiveOuts.end();
756 RI != RE; ++RI) {
757 unsigned Reg = *RI;
758 if (!TRI->isVirtualRegister(Reg))
759 continue;
760 const LiveInterval &LI = LIS->getInterval(Reg);
761 const VNInfo *DefVNI = LI.getVNInfoBefore(LIS->getMBBEndIdx(BB));
762 if (!DefVNI)
763 continue;
764
765 MachineInstr *DefMI = LIS->getInstructionFromIndex(DefVNI->def);
766 const SUnit *DefSU = getSUnit(DefMI);
767 if (!DefSU)
768 continue;
769
770 unsigned LiveOutHeight = DefSU->getHeight();
771 unsigned LiveOutDepth = DefSU->getDepth() + DefSU->Latency;
772 // Visit all local users of the vreg def.
773 for (VReg2UseMap::iterator
774 UI = VRegUses.find(Reg); UI != VRegUses.end(); ++UI) {
775 if (UI->SU == &ExitSU)
776 continue;
777
778 // Only consider uses of the phi.
779 LiveRangeQuery LRQ(LI, LIS->getInstructionIndex(UI->SU->getInstr()));
780 if (!LRQ.valueIn()->isPHIDef())
781 continue;
782
783 // Assume that a path spanning two iterations is a cycle, which could
784 // overestimate in strange cases. This allows cyclic latency to be
785 // estimated as the minimum slack of the vreg's depth or height.
786 unsigned CyclicLatency = 0;
787 if (LiveOutDepth > UI->SU->getDepth())
788 CyclicLatency = LiveOutDepth - UI->SU->getDepth();
789
790 unsigned LiveInHeight = UI->SU->getHeight() + DefSU->Latency;
791 if (LiveInHeight > LiveOutHeight) {
792 if (LiveInHeight - LiveOutHeight < CyclicLatency)
793 CyclicLatency = LiveInHeight - LiveOutHeight;
794 }
795 else
796 CyclicLatency = 0;
797
798 DEBUG(dbgs() << "Cyclic Path: SU(" << DefSU->NodeNum << ") -> SU("
799 << UI->SU->NodeNum << ") = " << CyclicLatency << "c\n");
800 if (CyclicLatency > MaxCyclicLatency)
801 MaxCyclicLatency = CyclicLatency;
802 }
803 }
804 DEBUG(dbgs() << "Cyclic Critical Path: " << MaxCyclicLatency << "c\n");
805 return MaxCyclicLatency;
806}
807
Andrew Trick78e5efe2012-09-11 00:39:15 +0000808/// Identify DAG roots and setup scheduler queues.
Andrew Trick4e1fb182013-01-25 06:33:57 +0000809void ScheduleDAGMI::initQueues(ArrayRef<SUnit*> TopRoots,
810 ArrayRef<SUnit*> BotRoots) {
Andrew Trick9b5caaa2012-11-12 19:40:10 +0000811 NextClusterSucc = NULL;
812 NextClusterPred = NULL;
Andrew Trick1e94e982012-10-15 18:02:27 +0000813
Andrew Trickae692f22012-11-12 19:28:57 +0000814 // Release all DAG roots for scheduling, not including EntrySU/ExitSU.
Andrew Trick4e1fb182013-01-25 06:33:57 +0000815 //
816 // Nodes with unreleased weak edges can still be roots.
817 // Release top roots in forward order.
818 for (SmallVectorImpl<SUnit*>::const_iterator
819 I = TopRoots.begin(), E = TopRoots.end(); I != E; ++I) {
820 SchedImpl->releaseTopNode(*I);
821 }
822 // Release bottom roots in reverse order so the higher priority nodes appear
823 // first. This is more natural and slightly more efficient.
824 for (SmallVectorImpl<SUnit*>::const_reverse_iterator
825 I = BotRoots.rbegin(), E = BotRoots.rend(); I != E; ++I) {
826 SchedImpl->releaseBottomNode(*I);
827 }
Andrew Trickae692f22012-11-12 19:28:57 +0000828
Andrew Trickc174eaf2012-03-08 01:41:12 +0000829 releaseSuccessors(&EntrySU);
Andrew Trick17d35e52012-03-14 04:00:41 +0000830 releasePredecessors(&ExitSU);
Andrew Trickc174eaf2012-03-08 01:41:12 +0000831
Andrew Trick1e94e982012-10-15 18:02:27 +0000832 SchedImpl->registerRoots();
833
Andrew Trick657b75b2012-12-01 01:22:49 +0000834 // Advance past initial DebugValues.
Andrew Trickeb45ebb2012-04-24 18:04:34 +0000835 CurrentTop = nextIfDebug(RegionBegin, RegionEnd);
Andrew Trick17d35e52012-03-14 04:00:41 +0000836 CurrentBottom = RegionEnd;
Andrew Trick42ebb3a2013-09-04 20:59:59 +0000837
838 if (ShouldTrackPressure) {
839 assert(TopRPTracker.getPos() == RegionBegin && "bad initial Top tracker");
840 TopRPTracker.setPos(CurrentTop);
841 }
Andrew Trick78e5efe2012-09-11 00:39:15 +0000842}
Andrew Trickc174eaf2012-03-08 01:41:12 +0000843
Andrew Trick78e5efe2012-09-11 00:39:15 +0000844/// Move an instruction and update register pressure.
845void ScheduleDAGMI::scheduleMI(SUnit *SU, bool IsTopNode) {
846 // Move the instruction to its new location in the instruction stream.
847 MachineInstr *MI = SU->getInstr();
Andrew Trickc174eaf2012-03-08 01:41:12 +0000848
Andrew Trick78e5efe2012-09-11 00:39:15 +0000849 if (IsTopNode) {
850 assert(SU->isTopReady() && "node still has unscheduled dependencies");
851 if (&*CurrentTop == MI)
852 CurrentTop = nextIfDebug(++CurrentTop, CurrentBottom);
Andrew Trick17d35e52012-03-14 04:00:41 +0000853 else {
Andrew Trick78e5efe2012-09-11 00:39:15 +0000854 moveInstruction(MI, CurrentTop);
855 TopRPTracker.setPos(MI);
Andrew Trick17d35e52012-03-14 04:00:41 +0000856 }
Andrew Trick000b2502012-04-24 18:04:37 +0000857
Andrew Trick42ebb3a2013-09-04 20:59:59 +0000858 if (ShouldTrackPressure) {
859 // Update top scheduled pressure.
860 TopRPTracker.advance();
861 assert(TopRPTracker.getPos() == CurrentTop && "out of sync");
862 updateScheduledPressure(TopRPTracker.getPressure().MaxSetPressure);
863 }
Andrew Trick78e5efe2012-09-11 00:39:15 +0000864 }
865 else {
866 assert(SU->isBottomReady() && "node still has unscheduled dependencies");
867 MachineBasicBlock::iterator priorII =
868 priorNonDebug(CurrentBottom, CurrentTop);
869 if (&*priorII == MI)
870 CurrentBottom = priorII;
871 else {
872 if (&*CurrentTop == MI) {
873 CurrentTop = nextIfDebug(++CurrentTop, priorII);
874 TopRPTracker.setPos(CurrentTop);
875 }
876 moveInstruction(MI, CurrentBottom);
877 CurrentBottom = MI;
878 }
Andrew Trick42ebb3a2013-09-04 20:59:59 +0000879 if (ShouldTrackPressure) {
880 // Update bottom scheduled pressure.
881 SmallVector<unsigned, 8> LiveUses;
882 BotRPTracker.recede(&LiveUses);
883 assert(BotRPTracker.getPos() == CurrentBottom && "out of sync");
884 updatePressureDiffs(LiveUses);
885 updateScheduledPressure(BotRPTracker.getPressure().MaxSetPressure);
886 }
Andrew Trick78e5efe2012-09-11 00:39:15 +0000887 }
888}
889
890/// Update scheduler queues after scheduling an instruction.
891void ScheduleDAGMI::updateQueues(SUnit *SU, bool IsTopNode) {
892 // Release dependent instructions for scheduling.
893 if (IsTopNode)
894 releaseSuccessors(SU);
895 else
896 releasePredecessors(SU);
897
898 SU->isScheduled = true;
899
Andrew Trick178f7d02013-01-25 04:01:04 +0000900 if (DFSResult) {
901 unsigned SubtreeID = DFSResult->getSubtreeID(SU);
902 if (!ScheduledTrees.test(SubtreeID)) {
903 ScheduledTrees.set(SubtreeID);
904 DFSResult->scheduleTree(SubtreeID);
905 SchedImpl->scheduleTree(SubtreeID);
906 }
907 }
908
Andrew Trick78e5efe2012-09-11 00:39:15 +0000909 // Notify the scheduling strategy after updating the DAG.
910 SchedImpl->schedNode(SU, IsTopNode);
Andrew Trick000b2502012-04-24 18:04:37 +0000911}
912
913/// Reinsert any remaining debug_values, just like the PostRA scheduler.
914void ScheduleDAGMI::placeDebugValues() {
915 // If first instruction was a DBG_VALUE then put it back.
916 if (FirstDbgValue) {
917 BB->splice(RegionBegin, BB, FirstDbgValue);
918 RegionBegin = FirstDbgValue;
919 }
920
921 for (std::vector<std::pair<MachineInstr *, MachineInstr *> >::iterator
922 DI = DbgValues.end(), DE = DbgValues.begin(); DI != DE; --DI) {
923 std::pair<MachineInstr *, MachineInstr *> P = *prior(DI);
924 MachineInstr *DbgValue = P.first;
925 MachineBasicBlock::iterator OrigPrevMI = P.second;
Andrew Trick67bdd422012-12-01 01:22:38 +0000926 if (&*RegionBegin == DbgValue)
927 ++RegionBegin;
Andrew Trick000b2502012-04-24 18:04:37 +0000928 BB->splice(++OrigPrevMI, BB, DbgValue);
929 if (OrigPrevMI == llvm::prior(RegionEnd))
930 RegionEnd = DbgValue;
931 }
932 DbgValues.clear();
933 FirstDbgValue = NULL;
Andrew Trickc174eaf2012-03-08 01:41:12 +0000934}
935
Andrew Trick3b87f622012-11-07 07:05:09 +0000936#if !defined(NDEBUG) || defined(LLVM_ENABLE_DUMP)
937void ScheduleDAGMI::dumpSchedule() const {
938 for (MachineBasicBlock::iterator MI = begin(), ME = end(); MI != ME; ++MI) {
939 if (SUnit *SU = getSUnit(&(*MI)))
940 SU->dump(this);
941 else
942 dbgs() << "Missing SUnit\n";
943 }
944}
945#endif
946
Andrew Trick6996fd02012-11-12 19:52:20 +0000947//===----------------------------------------------------------------------===//
948// LoadClusterMutation - DAG post-processing to cluster loads.
949//===----------------------------------------------------------------------===//
950
Andrew Trick9b5caaa2012-11-12 19:40:10 +0000951namespace {
952/// \brief Post-process the DAG to create cluster edges between neighboring
953/// loads.
954class LoadClusterMutation : public ScheduleDAGMutation {
955 struct LoadInfo {
956 SUnit *SU;
957 unsigned BaseReg;
958 unsigned Offset;
959 LoadInfo(SUnit *su, unsigned reg, unsigned ofs)
960 : SU(su), BaseReg(reg), Offset(ofs) {}
961 };
962 static bool LoadInfoLess(const LoadClusterMutation::LoadInfo &LHS,
963 const LoadClusterMutation::LoadInfo &RHS);
964
965 const TargetInstrInfo *TII;
966 const TargetRegisterInfo *TRI;
967public:
968 LoadClusterMutation(const TargetInstrInfo *tii,
969 const TargetRegisterInfo *tri)
970 : TII(tii), TRI(tri) {}
971
972 virtual void apply(ScheduleDAGMI *DAG);
973protected:
974 void clusterNeighboringLoads(ArrayRef<SUnit*> Loads, ScheduleDAGMI *DAG);
975};
976} // anonymous
977
978bool LoadClusterMutation::LoadInfoLess(
979 const LoadClusterMutation::LoadInfo &LHS,
980 const LoadClusterMutation::LoadInfo &RHS) {
981 if (LHS.BaseReg != RHS.BaseReg)
982 return LHS.BaseReg < RHS.BaseReg;
983 return LHS.Offset < RHS.Offset;
984}
985
986void LoadClusterMutation::clusterNeighboringLoads(ArrayRef<SUnit*> Loads,
987 ScheduleDAGMI *DAG) {
988 SmallVector<LoadClusterMutation::LoadInfo,32> LoadRecords;
989 for (unsigned Idx = 0, End = Loads.size(); Idx != End; ++Idx) {
990 SUnit *SU = Loads[Idx];
991 unsigned BaseReg;
992 unsigned Offset;
993 if (TII->getLdStBaseRegImmOfs(SU->getInstr(), BaseReg, Offset, TRI))
994 LoadRecords.push_back(LoadInfo(SU, BaseReg, Offset));
995 }
996 if (LoadRecords.size() < 2)
997 return;
998 std::sort(LoadRecords.begin(), LoadRecords.end(), LoadInfoLess);
999 unsigned ClusterLength = 1;
1000 for (unsigned Idx = 0, End = LoadRecords.size(); Idx < (End - 1); ++Idx) {
1001 if (LoadRecords[Idx].BaseReg != LoadRecords[Idx+1].BaseReg) {
1002 ClusterLength = 1;
1003 continue;
1004 }
1005
1006 SUnit *SUa = LoadRecords[Idx].SU;
1007 SUnit *SUb = LoadRecords[Idx+1].SU;
Andrew Tricka7d2d562012-11-12 21:28:10 +00001008 if (TII->shouldClusterLoads(SUa->getInstr(), SUb->getInstr(), ClusterLength)
Andrew Trick9b5caaa2012-11-12 19:40:10 +00001009 && DAG->addEdge(SUb, SDep(SUa, SDep::Cluster))) {
1010
1011 DEBUG(dbgs() << "Cluster loads SU(" << SUa->NodeNum << ") - SU("
1012 << SUb->NodeNum << ")\n");
1013 // Copy successor edges from SUa to SUb. Interleaving computation
1014 // dependent on SUa can prevent load combining due to register reuse.
1015 // Predecessor edges do not need to be copied from SUb to SUa since nearby
1016 // loads should have effectively the same inputs.
1017 for (SUnit::const_succ_iterator
1018 SI = SUa->Succs.begin(), SE = SUa->Succs.end(); SI != SE; ++SI) {
1019 if (SI->getSUnit() == SUb)
1020 continue;
1021 DEBUG(dbgs() << " Copy Succ SU(" << SI->getSUnit()->NodeNum << ")\n");
1022 DAG->addEdge(SI->getSUnit(), SDep(SUb, SDep::Artificial));
1023 }
1024 ++ClusterLength;
1025 }
1026 else
1027 ClusterLength = 1;
1028 }
1029}
1030
1031/// \brief Callback from DAG postProcessing to create cluster edges for loads.
1032void LoadClusterMutation::apply(ScheduleDAGMI *DAG) {
1033 // Map DAG NodeNum to store chain ID.
1034 DenseMap<unsigned, unsigned> StoreChainIDs;
1035 // Map each store chain to a set of dependent loads.
1036 SmallVector<SmallVector<SUnit*,4>, 32> StoreChainDependents;
1037 for (unsigned Idx = 0, End = DAG->SUnits.size(); Idx != End; ++Idx) {
1038 SUnit *SU = &DAG->SUnits[Idx];
1039 if (!SU->getInstr()->mayLoad())
1040 continue;
1041 unsigned ChainPredID = DAG->SUnits.size();
1042 for (SUnit::const_pred_iterator
1043 PI = SU->Preds.begin(), PE = SU->Preds.end(); PI != PE; ++PI) {
1044 if (PI->isCtrl()) {
1045 ChainPredID = PI->getSUnit()->NodeNum;
1046 break;
1047 }
1048 }
1049 // Check if this chain-like pred has been seen
1050 // before. ChainPredID==MaxNodeID for loads at the top of the schedule.
1051 unsigned NumChains = StoreChainDependents.size();
1052 std::pair<DenseMap<unsigned, unsigned>::iterator, bool> Result =
1053 StoreChainIDs.insert(std::make_pair(ChainPredID, NumChains));
1054 if (Result.second)
1055 StoreChainDependents.resize(NumChains + 1);
1056 StoreChainDependents[Result.first->second].push_back(SU);
1057 }
1058 // Iterate over the store chains.
1059 for (unsigned Idx = 0, End = StoreChainDependents.size(); Idx != End; ++Idx)
1060 clusterNeighboringLoads(StoreChainDependents[Idx], DAG);
1061}
1062
Andrew Trickc174eaf2012-03-08 01:41:12 +00001063//===----------------------------------------------------------------------===//
Andrew Trick6996fd02012-11-12 19:52:20 +00001064// MacroFusion - DAG post-processing to encourage fusion of macro ops.
1065//===----------------------------------------------------------------------===//
1066
1067namespace {
1068/// \brief Post-process the DAG to create cluster edges between instructions
1069/// that may be fused by the processor into a single operation.
1070class MacroFusion : public ScheduleDAGMutation {
1071 const TargetInstrInfo *TII;
1072public:
1073 MacroFusion(const TargetInstrInfo *tii): TII(tii) {}
1074
1075 virtual void apply(ScheduleDAGMI *DAG);
1076};
1077} // anonymous
1078
1079/// \brief Callback from DAG postProcessing to create cluster edges to encourage
1080/// fused operations.
1081void MacroFusion::apply(ScheduleDAGMI *DAG) {
1082 // For now, assume targets can only fuse with the branch.
1083 MachineInstr *Branch = DAG->ExitSU.getInstr();
1084 if (!Branch)
1085 return;
1086
1087 for (unsigned Idx = DAG->SUnits.size(); Idx > 0;) {
1088 SUnit *SU = &DAG->SUnits[--Idx];
1089 if (!TII->shouldScheduleAdjacent(SU->getInstr(), Branch))
1090 continue;
1091
1092 // Create a single weak edge from SU to ExitSU. The only effect is to cause
1093 // bottom-up scheduling to heavily prioritize the clustered SU. There is no
1094 // need to copy predecessor edges from ExitSU to SU, since top-down
1095 // scheduling cannot prioritize ExitSU anyway. To defer top-down scheduling
1096 // of SU, we could create an artificial edge from the deepest root, but it
1097 // hasn't been needed yet.
1098 bool Success = DAG->addEdge(&DAG->ExitSU, SDep(SU, SDep::Cluster));
1099 (void)Success;
1100 assert(Success && "No DAG nodes should be reachable from ExitSU");
1101
1102 DEBUG(dbgs() << "Macro Fuse SU(" << SU->NodeNum << ")\n");
1103 break;
1104 }
1105}
1106
1107//===----------------------------------------------------------------------===//
Andrew Tricke38afe12013-04-24 15:54:43 +00001108// CopyConstrain - DAG post-processing to encourage copy elimination.
1109//===----------------------------------------------------------------------===//
1110
1111namespace {
1112/// \brief Post-process the DAG to create weak edges from all uses of a copy to
1113/// the one use that defines the copy's source vreg, most likely an induction
1114/// variable increment.
1115class CopyConstrain : public ScheduleDAGMutation {
1116 // Transient state.
1117 SlotIndex RegionBeginIdx;
Andrew Tricka264a202013-04-24 23:19:56 +00001118 // RegionEndIdx is the slot index of the last non-debug instruction in the
1119 // scheduling region. So we may have RegionBeginIdx == RegionEndIdx.
Andrew Tricke38afe12013-04-24 15:54:43 +00001120 SlotIndex RegionEndIdx;
1121public:
1122 CopyConstrain(const TargetInstrInfo *, const TargetRegisterInfo *) {}
1123
1124 virtual void apply(ScheduleDAGMI *DAG);
1125
1126protected:
1127 void constrainLocalCopy(SUnit *CopySU, ScheduleDAGMI *DAG);
1128};
1129} // anonymous
1130
1131/// constrainLocalCopy handles two possibilities:
1132/// 1) Local src:
1133/// I0: = dst
1134/// I1: src = ...
1135/// I2: = dst
1136/// I3: dst = src (copy)
1137/// (create pred->succ edges I0->I1, I2->I1)
1138///
1139/// 2) Local copy:
1140/// I0: dst = src (copy)
1141/// I1: = dst
1142/// I2: src = ...
1143/// I3: = dst
1144/// (create pred->succ edges I1->I2, I3->I2)
1145///
1146/// Although the MachineScheduler is currently constrained to single blocks,
1147/// this algorithm should handle extended blocks. An EBB is a set of
1148/// contiguously numbered blocks such that the previous block in the EBB is
1149/// always the single predecessor.
1150void CopyConstrain::constrainLocalCopy(SUnit *CopySU, ScheduleDAGMI *DAG) {
1151 LiveIntervals *LIS = DAG->getLIS();
1152 MachineInstr *Copy = CopySU->getInstr();
1153
1154 // Check for pure vreg copies.
1155 unsigned SrcReg = Copy->getOperand(1).getReg();
1156 if (!TargetRegisterInfo::isVirtualRegister(SrcReg))
1157 return;
1158
1159 unsigned DstReg = Copy->getOperand(0).getReg();
1160 if (!TargetRegisterInfo::isVirtualRegister(DstReg))
1161 return;
1162
1163 // Check if either the dest or source is local. If it's live across a back
1164 // edge, it's not local. Note that if both vregs are live across the back
1165 // edge, we cannot successfully contrain the copy without cyclic scheduling.
1166 unsigned LocalReg = DstReg;
1167 unsigned GlobalReg = SrcReg;
1168 LiveInterval *LocalLI = &LIS->getInterval(LocalReg);
1169 if (!LocalLI->isLocal(RegionBeginIdx, RegionEndIdx)) {
1170 LocalReg = SrcReg;
1171 GlobalReg = DstReg;
1172 LocalLI = &LIS->getInterval(LocalReg);
1173 if (!LocalLI->isLocal(RegionBeginIdx, RegionEndIdx))
1174 return;
1175 }
1176 LiveInterval *GlobalLI = &LIS->getInterval(GlobalReg);
1177
1178 // Find the global segment after the start of the local LI.
1179 LiveInterval::iterator GlobalSegment = GlobalLI->find(LocalLI->beginIndex());
1180 // If GlobalLI does not overlap LocalLI->start, then a copy directly feeds a
1181 // local live range. We could create edges from other global uses to the local
1182 // start, but the coalescer should have already eliminated these cases, so
1183 // don't bother dealing with it.
1184 if (GlobalSegment == GlobalLI->end())
1185 return;
1186
1187 // If GlobalSegment is killed at the LocalLI->start, the call to find()
1188 // returned the next global segment. But if GlobalSegment overlaps with
1189 // LocalLI->start, then advance to the next segement. If a hole in GlobalLI
1190 // exists in LocalLI's vicinity, GlobalSegment will be the end of the hole.
1191 if (GlobalSegment->contains(LocalLI->beginIndex()))
1192 ++GlobalSegment;
1193
1194 if (GlobalSegment == GlobalLI->end())
1195 return;
1196
1197 // Check if GlobalLI contains a hole in the vicinity of LocalLI.
1198 if (GlobalSegment != GlobalLI->begin()) {
1199 // Two address defs have no hole.
1200 if (SlotIndex::isSameInstr(llvm::prior(GlobalSegment)->end,
1201 GlobalSegment->start)) {
1202 return;
1203 }
Andrew Trick1e46fcd2013-07-30 19:59:08 +00001204 // If the prior global segment may be defined by the same two-address
1205 // instruction that also defines LocalLI, then can't make a hole here.
1206 if (SlotIndex::isSameInstr(llvm::prior(GlobalSegment)->start,
1207 LocalLI->beginIndex())) {
1208 return;
1209 }
Andrew Tricke38afe12013-04-24 15:54:43 +00001210 // If GlobalLI has a prior segment, it must be live into the EBB. Otherwise
1211 // it would be a disconnected component in the live range.
1212 assert(llvm::prior(GlobalSegment)->start < LocalLI->beginIndex() &&
1213 "Disconnected LRG within the scheduling region.");
1214 }
1215 MachineInstr *GlobalDef = LIS->getInstructionFromIndex(GlobalSegment->start);
1216 if (!GlobalDef)
1217 return;
1218
1219 SUnit *GlobalSU = DAG->getSUnit(GlobalDef);
1220 if (!GlobalSU)
1221 return;
1222
1223 // GlobalDef is the bottom of the GlobalLI hole. Open the hole by
1224 // constraining the uses of the last local def to precede GlobalDef.
1225 SmallVector<SUnit*,8> LocalUses;
1226 const VNInfo *LastLocalVN = LocalLI->getVNInfoBefore(LocalLI->endIndex());
1227 MachineInstr *LastLocalDef = LIS->getInstructionFromIndex(LastLocalVN->def);
1228 SUnit *LastLocalSU = DAG->getSUnit(LastLocalDef);
1229 for (SUnit::const_succ_iterator
1230 I = LastLocalSU->Succs.begin(), E = LastLocalSU->Succs.end();
1231 I != E; ++I) {
1232 if (I->getKind() != SDep::Data || I->getReg() != LocalReg)
1233 continue;
1234 if (I->getSUnit() == GlobalSU)
1235 continue;
1236 if (!DAG->canAddEdge(GlobalSU, I->getSUnit()))
1237 return;
1238 LocalUses.push_back(I->getSUnit());
1239 }
1240 // Open the top of the GlobalLI hole by constraining any earlier global uses
1241 // to precede the start of LocalLI.
1242 SmallVector<SUnit*,8> GlobalUses;
1243 MachineInstr *FirstLocalDef =
1244 LIS->getInstructionFromIndex(LocalLI->beginIndex());
1245 SUnit *FirstLocalSU = DAG->getSUnit(FirstLocalDef);
1246 for (SUnit::const_pred_iterator
1247 I = GlobalSU->Preds.begin(), E = GlobalSU->Preds.end(); I != E; ++I) {
1248 if (I->getKind() != SDep::Anti || I->getReg() != GlobalReg)
1249 continue;
1250 if (I->getSUnit() == FirstLocalSU)
1251 continue;
1252 if (!DAG->canAddEdge(FirstLocalSU, I->getSUnit()))
1253 return;
1254 GlobalUses.push_back(I->getSUnit());
1255 }
1256 DEBUG(dbgs() << "Constraining copy SU(" << CopySU->NodeNum << ")\n");
1257 // Add the weak edges.
1258 for (SmallVectorImpl<SUnit*>::const_iterator
1259 I = LocalUses.begin(), E = LocalUses.end(); I != E; ++I) {
1260 DEBUG(dbgs() << " Local use SU(" << (*I)->NodeNum << ") -> SU("
1261 << GlobalSU->NodeNum << ")\n");
1262 DAG->addEdge(GlobalSU, SDep(*I, SDep::Weak));
1263 }
1264 for (SmallVectorImpl<SUnit*>::const_iterator
1265 I = GlobalUses.begin(), E = GlobalUses.end(); I != E; ++I) {
1266 DEBUG(dbgs() << " Global use SU(" << (*I)->NodeNum << ") -> SU("
1267 << FirstLocalSU->NodeNum << ")\n");
1268 DAG->addEdge(FirstLocalSU, SDep(*I, SDep::Weak));
1269 }
1270}
1271
1272/// \brief Callback from DAG postProcessing to create weak edges to encourage
1273/// copy elimination.
1274void CopyConstrain::apply(ScheduleDAGMI *DAG) {
Andrew Tricka264a202013-04-24 23:19:56 +00001275 MachineBasicBlock::iterator FirstPos = nextIfDebug(DAG->begin(), DAG->end());
1276 if (FirstPos == DAG->end())
1277 return;
1278 RegionBeginIdx = DAG->getLIS()->getInstructionIndex(&*FirstPos);
Andrew Tricke38afe12013-04-24 15:54:43 +00001279 RegionEndIdx = DAG->getLIS()->getInstructionIndex(
1280 &*priorNonDebug(DAG->end(), DAG->begin()));
1281
1282 for (unsigned Idx = 0, End = DAG->SUnits.size(); Idx != End; ++Idx) {
1283 SUnit *SU = &DAG->SUnits[Idx];
1284 if (!SU->getInstr()->isCopy())
1285 continue;
1286
1287 constrainLocalCopy(SU, DAG);
1288 }
1289}
1290
1291//===----------------------------------------------------------------------===//
Andrew Trickfa989e72013-06-15 05:39:19 +00001292// ConvergingScheduler - Implementation of the generic MachineSchedStrategy.
Andrew Trick42b7a712012-01-17 06:55:03 +00001293//===----------------------------------------------------------------------===//
1294
1295namespace {
Andrew Trick17d35e52012-03-14 04:00:41 +00001296/// ConvergingScheduler shrinks the unscheduled zone using heuristics to balance
1297/// the schedule.
1298class ConvergingScheduler : public MachineSchedStrategy {
Andrew Trick3b87f622012-11-07 07:05:09 +00001299public:
1300 /// Represent the type of SchedCandidate found within a single queue.
1301 /// pickNodeBidirectional depends on these listed by decreasing priority.
1302 enum CandReason {
Andrew Tricka626f502013-06-17 21:45:13 +00001303 NoCand, PhysRegCopy, RegExcess, RegCritical, Cluster, Weak, RegMax,
Andrew Trick9b5caaa2012-11-12 19:40:10 +00001304 ResourceReduce, ResourceDemand, BotHeightReduce, BotPathReduce,
Andrew Tricka626f502013-06-17 21:45:13 +00001305 TopDepthReduce, TopPathReduce, NextDefUse, NodeOrder};
Andrew Trick3b87f622012-11-07 07:05:09 +00001306
1307#ifndef NDEBUG
1308 static const char *getReasonStr(ConvergingScheduler::CandReason Reason);
1309#endif
1310
1311 /// Policy for scheduling the next instruction in the candidate's zone.
1312 struct CandPolicy {
1313 bool ReduceLatency;
1314 unsigned ReduceResIdx;
1315 unsigned DemandResIdx;
1316
1317 CandPolicy(): ReduceLatency(false), ReduceResIdx(0), DemandResIdx(0) {}
1318 };
1319
1320 /// Status of an instruction's critical resource consumption.
1321 struct SchedResourceDelta {
1322 // Count critical resources in the scheduled region required by SU.
1323 unsigned CritResources;
1324
1325 // Count critical resources from another region consumed by SU.
1326 unsigned DemandedResources;
1327
1328 SchedResourceDelta(): CritResources(0), DemandedResources(0) {}
1329
1330 bool operator==(const SchedResourceDelta &RHS) const {
1331 return CritResources == RHS.CritResources
1332 && DemandedResources == RHS.DemandedResources;
1333 }
1334 bool operator!=(const SchedResourceDelta &RHS) const {
1335 return !operator==(RHS);
1336 }
1337 };
Andrew Trick7196a8f2012-05-10 21:06:16 +00001338
1339 /// Store the state used by ConvergingScheduler heuristics, required for the
1340 /// lifetime of one invocation of pickNode().
1341 struct SchedCandidate {
Andrew Trick3b87f622012-11-07 07:05:09 +00001342 CandPolicy Policy;
1343
Andrew Trick7196a8f2012-05-10 21:06:16 +00001344 // The best SUnit candidate.
1345 SUnit *SU;
1346
Andrew Trick3b87f622012-11-07 07:05:09 +00001347 // The reason for this candidate.
1348 CandReason Reason;
1349
Andrew Tricke52d5022013-06-17 21:45:05 +00001350 // Set of reasons that apply to multiple candidates.
1351 uint32_t RepeatReasonSet;
1352
Andrew Trick7196a8f2012-05-10 21:06:16 +00001353 // Register pressure values for the best candidate.
1354 RegPressureDelta RPDelta;
1355
Andrew Trick3b87f622012-11-07 07:05:09 +00001356 // Critical resource consumption of the best candidate.
1357 SchedResourceDelta ResDelta;
1358
1359 SchedCandidate(const CandPolicy &policy)
Andrew Tricke52d5022013-06-17 21:45:05 +00001360 : Policy(policy), SU(NULL), Reason(NoCand), RepeatReasonSet(0) {}
Andrew Trick3b87f622012-11-07 07:05:09 +00001361
1362 bool isValid() const { return SU; }
1363
1364 // Copy the status of another candidate without changing policy.
1365 void setBest(SchedCandidate &Best) {
1366 assert(Best.Reason != NoCand && "uninitialized Sched candidate");
1367 SU = Best.SU;
1368 Reason = Best.Reason;
1369 RPDelta = Best.RPDelta;
1370 ResDelta = Best.ResDelta;
1371 }
1372
Andrew Tricke52d5022013-06-17 21:45:05 +00001373 bool isRepeat(CandReason R) { return RepeatReasonSet & (1 << R); }
1374 void setRepeat(CandReason R) { RepeatReasonSet |= (1 << R); }
1375
Andrew Trick3b87f622012-11-07 07:05:09 +00001376 void initResourceDelta(const ScheduleDAGMI *DAG,
1377 const TargetSchedModel *SchedModel);
Andrew Trick7196a8f2012-05-10 21:06:16 +00001378 };
Andrew Trick3b87f622012-11-07 07:05:09 +00001379
1380 /// Summarize the unscheduled region.
1381 struct SchedRemainder {
1382 // Critical path through the DAG in expected latency.
1383 unsigned CriticalPath;
Andrew Trickea574332013-08-23 17:48:43 +00001384 unsigned CyclicCritPath;
Andrew Trick3b87f622012-11-07 07:05:09 +00001385
Andrew Trickfa989e72013-06-15 05:39:19 +00001386 // Scaled count of micro-ops left to schedule.
1387 unsigned RemIssueCount;
1388
Andrew Trickea574332013-08-23 17:48:43 +00001389 bool IsAcyclicLatencyLimited;
1390
Andrew Trick3b87f622012-11-07 07:05:09 +00001391 // Unscheduled resources
1392 SmallVector<unsigned, 16> RemainingCounts;
Andrew Trick3b87f622012-11-07 07:05:09 +00001393
Andrew Trick3b87f622012-11-07 07:05:09 +00001394 void reset() {
1395 CriticalPath = 0;
Andrew Trickea574332013-08-23 17:48:43 +00001396 CyclicCritPath = 0;
Andrew Trickfa989e72013-06-15 05:39:19 +00001397 RemIssueCount = 0;
Andrew Trickea574332013-08-23 17:48:43 +00001398 IsAcyclicLatencyLimited = false;
Andrew Trick3b87f622012-11-07 07:05:09 +00001399 RemainingCounts.clear();
Andrew Trick3b87f622012-11-07 07:05:09 +00001400 }
1401
1402 SchedRemainder() { reset(); }
1403
1404 void init(ScheduleDAGMI *DAG, const TargetSchedModel *SchedModel);
1405 };
Andrew Trick7196a8f2012-05-10 21:06:16 +00001406
Andrew Trickf3234242012-05-24 22:11:12 +00001407 /// Each Scheduling boundary is associated with ready queues. It tracks the
Andrew Trick3b87f622012-11-07 07:05:09 +00001408 /// current cycle in the direction of movement, and maintains the state
Andrew Trickf3234242012-05-24 22:11:12 +00001409 /// of "hazards" and other interlocks at the current cycle.
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001410 struct SchedBoundary {
Andrew Trick7f8c74c2012-06-29 03:23:22 +00001411 ScheduleDAGMI *DAG;
Andrew Trick412cd2f2012-10-10 05:43:09 +00001412 const TargetSchedModel *SchedModel;
Andrew Trick3b87f622012-11-07 07:05:09 +00001413 SchedRemainder *Rem;
Andrew Trick7f8c74c2012-06-29 03:23:22 +00001414
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001415 ReadyQueue Available;
1416 ReadyQueue Pending;
1417 bool CheckPending;
1418
Andrew Trick3b87f622012-11-07 07:05:09 +00001419 // For heuristics, keep a list of the nodes that immediately depend on the
1420 // most recently scheduled node.
1421 SmallPtrSet<const SUnit*, 8> NextSUs;
1422
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001423 ScheduleHazardRecognizer *HazardRec;
1424
Andrew Trickfa989e72013-06-15 05:39:19 +00001425 /// Number of cycles it takes to issue the instructions scheduled in this
1426 /// zone. It is defined as: scheduled-micro-ops / issue-width + stalls.
1427 /// See getStalls().
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001428 unsigned CurrCycle;
Andrew Trickfa989e72013-06-15 05:39:19 +00001429
1430 /// Micro-ops issued in the current cycle
Andrew Trickbacb2492013-06-15 04:49:49 +00001431 unsigned CurrMOps;
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001432
1433 /// MinReadyCycle - Cycle of the soonest available instruction.
1434 unsigned MinReadyCycle;
1435
Andrew Trick3b87f622012-11-07 07:05:09 +00001436 // The expected latency of the critical path in this scheduled zone.
1437 unsigned ExpectedLatency;
1438
Andrew Trick2c465a32013-06-15 04:49:44 +00001439 // The latency of dependence chains leading into this zone.
Andrew Trickcc47c122013-08-07 17:20:32 +00001440 // For each node scheduled bottom-up: DLat = max DLat, N.Depth.
Andrew Trick2c465a32013-06-15 04:49:44 +00001441 // For each cycle scheduled: DLat -= 1.
1442 unsigned DependentLatency;
1443
Andrew Trickfa989e72013-06-15 05:39:19 +00001444 /// Count the scheduled (issued) micro-ops that can be retired by
1445 /// time=CurrCycle assuming the first scheduled instr is retired at time=0.
1446 unsigned RetiredMOps;
1447
1448 // Count scheduled resources that have been executed. Resources are
1449 // considered executed if they become ready in the time that it takes to
1450 // saturate any resource including the one in question. Counts are scaled
Andrew Trick4e389802013-07-19 00:20:07 +00001451 // for direct comparison with other resources. Counts can be compared with
Andrew Trickfa989e72013-06-15 05:39:19 +00001452 // MOps * getMicroOpFactor and Latency * getLatencyFactor.
1453 SmallVector<unsigned, 16> ExecutedResCounts;
1454
1455 /// Cache the max count for a single resource.
1456 unsigned MaxExecutedResCount;
Andrew Trick3b87f622012-11-07 07:05:09 +00001457
1458 // Cache the critical resources ID in this scheduled zone.
Andrew Trickfa989e72013-06-15 05:39:19 +00001459 unsigned ZoneCritResIdx;
Andrew Trick3b87f622012-11-07 07:05:09 +00001460
1461 // Is the scheduled region resource limited vs. latency limited.
1462 bool IsResourceLimited;
1463
Andrew Trick3b87f622012-11-07 07:05:09 +00001464#ifndef NDEBUG
Andrew Trickb86a0cd2013-06-15 04:49:57 +00001465 // Remember the greatest operand latency as an upper bound on the number of
1466 // times we should retry the pending queue because of a hazard.
1467 unsigned MaxObservedLatency;
Andrew Trick3b87f622012-11-07 07:05:09 +00001468#endif
1469
1470 void reset() {
Andrew Trickecb8c2b2013-02-13 19:22:27 +00001471 // A new HazardRec is created for each DAG and owned by SchedBoundary.
Andrew Trick00b5fa42013-09-04 21:00:05 +00001472 // Detroying and reconstructing it is very expensive though. So keep
1473 // invalid, placeholder HazardRecs.
1474 if (HazardRec && HazardRec->isEnabled()) {
1475 delete HazardRec;
1476 HazardRec = 0;
1477 }
Andrew Trick3b87f622012-11-07 07:05:09 +00001478 Available.clear();
1479 Pending.clear();
1480 CheckPending = false;
1481 NextSUs.clear();
Andrew Trick3b87f622012-11-07 07:05:09 +00001482 CurrCycle = 0;
Andrew Trickbacb2492013-06-15 04:49:49 +00001483 CurrMOps = 0;
Andrew Trick3b87f622012-11-07 07:05:09 +00001484 MinReadyCycle = UINT_MAX;
1485 ExpectedLatency = 0;
Andrew Trick2c465a32013-06-15 04:49:44 +00001486 DependentLatency = 0;
Andrew Trickfa989e72013-06-15 05:39:19 +00001487 RetiredMOps = 0;
1488 MaxExecutedResCount = 0;
1489 ZoneCritResIdx = 0;
Andrew Trick3b87f622012-11-07 07:05:09 +00001490 IsResourceLimited = false;
Andrew Trick3b87f622012-11-07 07:05:09 +00001491#ifndef NDEBUG
Andrew Trickb86a0cd2013-06-15 04:49:57 +00001492 MaxObservedLatency = 0;
Andrew Trick3b87f622012-11-07 07:05:09 +00001493#endif
1494 // Reserve a zero-count for invalid CritResIdx.
Andrew Trickfa989e72013-06-15 05:39:19 +00001495 ExecutedResCounts.resize(1);
1496 assert(!ExecutedResCounts[0] && "nonzero count for bad resource");
Andrew Trick3b87f622012-11-07 07:05:09 +00001497 }
Andrew Trickb7e02892012-06-05 21:11:27 +00001498
Andrew Trickf3234242012-05-24 22:11:12 +00001499 /// Pending queues extend the ready queues with the same ID and the
1500 /// PendingFlag set.
1501 SchedBoundary(unsigned ID, const Twine &Name):
Andrew Trick3b87f622012-11-07 07:05:09 +00001502 DAG(0), SchedModel(0), Rem(0), Available(ID, Name+".A"),
Andrew Trickecb8c2b2013-02-13 19:22:27 +00001503 Pending(ID << ConvergingScheduler::LogMaxQID, Name+".P"),
1504 HazardRec(0) {
Andrew Trick3b87f622012-11-07 07:05:09 +00001505 reset();
1506 }
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001507
1508 ~SchedBoundary() { delete HazardRec; }
1509
Andrew Trick3b87f622012-11-07 07:05:09 +00001510 void init(ScheduleDAGMI *dag, const TargetSchedModel *smodel,
1511 SchedRemainder *rem);
Andrew Trick412cd2f2012-10-10 05:43:09 +00001512
Andrew Trickf3234242012-05-24 22:11:12 +00001513 bool isTop() const {
1514 return Available.getID() == ConvergingScheduler::TopQID;
1515 }
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001516
Andrew Trickaaaae512013-06-15 05:46:47 +00001517#ifndef NDEBUG
Andrew Trickfa989e72013-06-15 05:39:19 +00001518 const char *getResourceName(unsigned PIdx) {
1519 if (!PIdx)
1520 return "MOps";
1521 return SchedModel->getProcResource(PIdx)->Name;
Andrew Trick3b87f622012-11-07 07:05:09 +00001522 }
Andrew Trickaaaae512013-06-15 05:46:47 +00001523#endif
Andrew Trick3b87f622012-11-07 07:05:09 +00001524
Andrew Trickfa989e72013-06-15 05:39:19 +00001525 /// Get the number of latency cycles "covered" by the scheduled
1526 /// instructions. This is the larger of the critical path within the zone
1527 /// and the number of cycles required to issue the instructions.
1528 unsigned getScheduledLatency() const {
1529 return std::max(ExpectedLatency, CurrCycle);
1530 }
1531
1532 unsigned getUnscheduledLatency(SUnit *SU) const {
1533 return isTop() ? SU->getHeight() : SU->getDepth();
1534 }
1535
1536 unsigned getResourceCount(unsigned ResIdx) const {
1537 return ExecutedResCounts[ResIdx];
1538 }
1539
1540 /// Get the scaled count of scheduled micro-ops and resources, including
1541 /// executed resources.
Andrew Trick3b87f622012-11-07 07:05:09 +00001542 unsigned getCriticalCount() const {
Andrew Trickfa989e72013-06-15 05:39:19 +00001543 if (!ZoneCritResIdx)
1544 return RetiredMOps * SchedModel->getMicroOpFactor();
1545 return getResourceCount(ZoneCritResIdx);
1546 }
1547
1548 /// Get a scaled count for the minimum execution time of the scheduled
1549 /// micro-ops that are ready to execute by getExecutedCount. Notice the
1550 /// feedback loop.
1551 unsigned getExecutedCount() const {
1552 return std::max(CurrCycle * SchedModel->getLatencyFactor(),
1553 MaxExecutedResCount);
Andrew Trick3b87f622012-11-07 07:05:09 +00001554 }
1555
Andrew Trick5559ffa2012-06-29 03:23:24 +00001556 bool checkHazard(SUnit *SU);
1557
Andrew Trickfa989e72013-06-15 05:39:19 +00001558 unsigned findMaxLatency(ArrayRef<SUnit*> ReadySUs);
1559
1560 unsigned getOtherResourceCount(unsigned &OtherCritIdx);
1561
1562 void setPolicy(CandPolicy &Policy, SchedBoundary &OtherZone);
Andrew Trick3b87f622012-11-07 07:05:09 +00001563
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001564 void releaseNode(SUnit *SU, unsigned ReadyCycle);
1565
Andrew Trickfa989e72013-06-15 05:39:19 +00001566 void bumpCycle(unsigned NextCycle);
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001567
Andrew Trickfa989e72013-06-15 05:39:19 +00001568 void incExecutedResources(unsigned PIdx, unsigned Count);
1569
1570 unsigned countResource(unsigned PIdx, unsigned Cycles, unsigned ReadyCycle);
Andrew Trick3b87f622012-11-07 07:05:09 +00001571
Andrew Trick7f8c74c2012-06-29 03:23:22 +00001572 void bumpNode(SUnit *SU);
Andrew Trickb7e02892012-06-05 21:11:27 +00001573
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001574 void releasePending();
1575
1576 void removeReady(SUnit *SU);
1577
1578 SUnit *pickOnlyChoice();
Andrew Trickfa989e72013-06-15 05:39:19 +00001579
Andrew Trickaaaae512013-06-15 05:46:47 +00001580#ifndef NDEBUG
Andrew Trickfa989e72013-06-15 05:39:19 +00001581 void dumpScheduledState();
Andrew Trickaaaae512013-06-15 05:46:47 +00001582#endif
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001583 };
1584
Andrew Trick3b87f622012-11-07 07:05:09 +00001585private:
Andrew Trick17d35e52012-03-14 04:00:41 +00001586 ScheduleDAGMI *DAG;
Andrew Trick412cd2f2012-10-10 05:43:09 +00001587 const TargetSchedModel *SchedModel;
Andrew Trick7196a8f2012-05-10 21:06:16 +00001588 const TargetRegisterInfo *TRI;
Andrew Trick42b7a712012-01-17 06:55:03 +00001589
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001590 // State of the top and bottom scheduled instruction boundaries.
Andrew Trick3b87f622012-11-07 07:05:09 +00001591 SchedRemainder Rem;
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001592 SchedBoundary Top;
1593 SchedBoundary Bot;
Andrew Trick17d35e52012-03-14 04:00:41 +00001594
1595public:
Andrew Trickf3234242012-05-24 22:11:12 +00001596 /// SUnit::NodeQueueId: 0 (none), 1 (top), 2 (bot), 3 (both)
Andrew Trick7196a8f2012-05-10 21:06:16 +00001597 enum {
1598 TopQID = 1,
Andrew Trickf3234242012-05-24 22:11:12 +00001599 BotQID = 2,
1600 LogMaxQID = 2
Andrew Trick7196a8f2012-05-10 21:06:16 +00001601 };
1602
Andrew Trickf3234242012-05-24 22:11:12 +00001603 ConvergingScheduler():
Andrew Trick412cd2f2012-10-10 05:43:09 +00001604 DAG(0), SchedModel(0), TRI(0), Top(TopQID, "TopQ"), Bot(BotQID, "BotQ") {}
Andrew Trickd38f87e2012-05-10 21:06:12 +00001605
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001606 virtual void initialize(ScheduleDAGMI *dag);
Andrew Trick17d35e52012-03-14 04:00:41 +00001607
Andrew Trick7196a8f2012-05-10 21:06:16 +00001608 virtual SUnit *pickNode(bool &IsTopNode);
Andrew Trick17d35e52012-03-14 04:00:41 +00001609
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001610 virtual void schedNode(SUnit *SU, bool IsTopNode);
1611
1612 virtual void releaseTopNode(SUnit *SU);
1613
1614 virtual void releaseBottomNode(SUnit *SU);
1615
Andrew Trick3b87f622012-11-07 07:05:09 +00001616 virtual void registerRoots();
Andrew Trick73a0d8e2012-05-17 18:35:10 +00001617
Andrew Trick3b87f622012-11-07 07:05:09 +00001618protected:
Andrew Trickea574332013-08-23 17:48:43 +00001619 void checkAcyclicLatency();
1620
Andrew Trick3b87f622012-11-07 07:05:09 +00001621 void tryCandidate(SchedCandidate &Cand,
1622 SchedCandidate &TryCand,
1623 SchedBoundary &Zone,
1624 const RegPressureTracker &RPTracker,
1625 RegPressureTracker &TempTracker);
1626
1627 SUnit *pickNodeBidirectional(bool &IsTopNode);
1628
1629 void pickNodeFromQueue(SchedBoundary &Zone,
1630 const RegPressureTracker &RPTracker,
1631 SchedCandidate &Candidate);
1632
Andrew Trick4392f0f2013-04-13 06:07:40 +00001633 void reschedulePhysRegCopies(SUnit *SU, bool isTop);
1634
Andrew Trick28ebc892012-05-10 21:06:19 +00001635#ifndef NDEBUG
Andrew Trick11189f72013-04-05 00:31:29 +00001636 void traceCandidate(const SchedCandidate &Cand);
Andrew Trick28ebc892012-05-10 21:06:19 +00001637#endif
Andrew Trick42b7a712012-01-17 06:55:03 +00001638};
1639} // namespace
1640
Andrew Trick3b87f622012-11-07 07:05:09 +00001641void ConvergingScheduler::SchedRemainder::
1642init(ScheduleDAGMI *DAG, const TargetSchedModel *SchedModel) {
1643 reset();
1644 if (!SchedModel->hasInstrSchedModel())
1645 return;
1646 RemainingCounts.resize(SchedModel->getNumProcResourceKinds());
1647 for (std::vector<SUnit>::iterator
1648 I = DAG->SUnits.begin(), E = DAG->SUnits.end(); I != E; ++I) {
1649 const MCSchedClassDesc *SC = DAG->getSchedClass(&*I);
Andrew Trickfa989e72013-06-15 05:39:19 +00001650 RemIssueCount += SchedModel->getNumMicroOps(I->getInstr(), SC)
1651 * SchedModel->getMicroOpFactor();
Andrew Trick3b87f622012-11-07 07:05:09 +00001652 for (TargetSchedModel::ProcResIter
1653 PI = SchedModel->getWriteProcResBegin(SC),
1654 PE = SchedModel->getWriteProcResEnd(SC); PI != PE; ++PI) {
1655 unsigned PIdx = PI->ProcResourceIdx;
1656 unsigned Factor = SchedModel->getResourceFactor(PIdx);
1657 RemainingCounts[PIdx] += (Factor * PI->Cycles);
1658 }
1659 }
1660}
1661
1662void ConvergingScheduler::SchedBoundary::
1663init(ScheduleDAGMI *dag, const TargetSchedModel *smodel, SchedRemainder *rem) {
1664 reset();
1665 DAG = dag;
1666 SchedModel = smodel;
1667 Rem = rem;
1668 if (SchedModel->hasInstrSchedModel())
Andrew Trickfa989e72013-06-15 05:39:19 +00001669 ExecutedResCounts.resize(SchedModel->getNumProcResourceKinds());
Andrew Trick3b87f622012-11-07 07:05:09 +00001670}
1671
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001672void ConvergingScheduler::initialize(ScheduleDAGMI *dag) {
1673 DAG = dag;
Andrew Trick412cd2f2012-10-10 05:43:09 +00001674 SchedModel = DAG->getSchedModel();
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001675 TRI = DAG->TRI;
Andrew Trickecb8c2b2013-02-13 19:22:27 +00001676
Andrew Trick3b87f622012-11-07 07:05:09 +00001677 Rem.init(DAG, SchedModel);
1678 Top.init(DAG, SchedModel, &Rem);
1679 Bot.init(DAG, SchedModel, &Rem);
1680
1681 // Initialize resource counts.
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001682
Andrew Trick412cd2f2012-10-10 05:43:09 +00001683 // Initialize the HazardRecognizers. If itineraries don't exist, are empty, or
1684 // are disabled, then these HazardRecs will be disabled.
1685 const InstrItineraryData *Itin = SchedModel->getInstrItineraries();
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001686 const TargetMachine &TM = DAG->MF.getTarget();
Andrew Trick00b5fa42013-09-04 21:00:05 +00001687 if (!Top.HazardRec) {
1688 Top.HazardRec =
1689 TM.getInstrInfo()->CreateTargetMIHazardRecognizer(Itin, DAG);
1690 }
1691 if (!Bot.HazardRec) {
1692 Bot.HazardRec =
1693 TM.getInstrInfo()->CreateTargetMIHazardRecognizer(Itin, DAG);
1694 }
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001695 assert((!ForceTopDown || !ForceBottomUp) &&
1696 "-misched-topdown incompatible with -misched-bottomup");
1697}
1698
1699void ConvergingScheduler::releaseTopNode(SUnit *SU) {
Andrew Trickb7e02892012-06-05 21:11:27 +00001700 if (SU->isScheduled)
1701 return;
1702
Andrew Trickd4539602012-12-18 20:52:52 +00001703 for (SUnit::pred_iterator I = SU->Preds.begin(), E = SU->Preds.end();
Andrew Trickb7e02892012-06-05 21:11:27 +00001704 I != E; ++I) {
Andrew Trickb86a0cd2013-06-15 04:49:57 +00001705 if (I->isWeak())
1706 continue;
Andrew Trickb7e02892012-06-05 21:11:27 +00001707 unsigned PredReadyCycle = I->getSUnit()->TopReadyCycle;
Andrew Trickb86a0cd2013-06-15 04:49:57 +00001708 unsigned Latency = I->getLatency();
Andrew Trickb7e02892012-06-05 21:11:27 +00001709#ifndef NDEBUG
Andrew Trickb86a0cd2013-06-15 04:49:57 +00001710 Top.MaxObservedLatency = std::max(Latency, Top.MaxObservedLatency);
Andrew Trickb7e02892012-06-05 21:11:27 +00001711#endif
Andrew Trickb86a0cd2013-06-15 04:49:57 +00001712 if (SU->TopReadyCycle < PredReadyCycle + Latency)
1713 SU->TopReadyCycle = PredReadyCycle + Latency;
Andrew Trickb7e02892012-06-05 21:11:27 +00001714 }
1715 Top.releaseNode(SU, SU->TopReadyCycle);
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001716}
1717
1718void ConvergingScheduler::releaseBottomNode(SUnit *SU) {
Andrew Trickb7e02892012-06-05 21:11:27 +00001719 if (SU->isScheduled)
1720 return;
1721
1722 assert(SU->getInstr() && "Scheduled SUnit must have instr");
1723
1724 for (SUnit::succ_iterator I = SU->Succs.begin(), E = SU->Succs.end();
1725 I != E; ++I) {
Andrew Trick9b5caaa2012-11-12 19:40:10 +00001726 if (I->isWeak())
1727 continue;
Andrew Trickb7e02892012-06-05 21:11:27 +00001728 unsigned SuccReadyCycle = I->getSUnit()->BotReadyCycle;
Andrew Trickb86a0cd2013-06-15 04:49:57 +00001729 unsigned Latency = I->getLatency();
Andrew Trickb7e02892012-06-05 21:11:27 +00001730#ifndef NDEBUG
Andrew Trickb86a0cd2013-06-15 04:49:57 +00001731 Bot.MaxObservedLatency = std::max(Latency, Bot.MaxObservedLatency);
Andrew Trickb7e02892012-06-05 21:11:27 +00001732#endif
Andrew Trickb86a0cd2013-06-15 04:49:57 +00001733 if (SU->BotReadyCycle < SuccReadyCycle + Latency)
1734 SU->BotReadyCycle = SuccReadyCycle + Latency;
Andrew Trickb7e02892012-06-05 21:11:27 +00001735 }
1736 Bot.releaseNode(SU, SU->BotReadyCycle);
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001737}
1738
Andrew Trick851bb2c2013-08-29 18:04:49 +00001739/// Set IsAcyclicLatencyLimited if the acyclic path is longer than the cyclic
1740/// critical path by more cycles than it takes to drain the instruction buffer.
1741/// We estimate an upper bounds on in-flight instructions as:
1742///
1743/// CyclesPerIteration = max( CyclicPath, Loop-Resource-Height )
1744/// InFlightIterations = AcyclicPath / CyclesPerIteration
1745/// InFlightResources = InFlightIterations * LoopResources
1746///
1747/// TODO: Check execution resources in addition to IssueCount.
Andrew Trickea574332013-08-23 17:48:43 +00001748void ConvergingScheduler::checkAcyclicLatency() {
1749 if (Rem.CyclicCritPath == 0 || Rem.CyclicCritPath >= Rem.CriticalPath)
1750 return;
1751
Andrew Trick851bb2c2013-08-29 18:04:49 +00001752 // Scaled number of cycles per loop iteration.
1753 unsigned IterCount =
1754 std::max(Rem.CyclicCritPath * SchedModel->getLatencyFactor(),
1755 Rem.RemIssueCount);
1756 // Scaled acyclic critical path.
1757 unsigned AcyclicCount = Rem.CriticalPath * SchedModel->getLatencyFactor();
1758 // InFlightCount = (AcyclicPath / IterCycles) * InstrPerLoop
1759 unsigned InFlightCount =
1760 (AcyclicCount * Rem.RemIssueCount + IterCount-1) / IterCount;
Andrew Trickea574332013-08-23 17:48:43 +00001761 unsigned BufferLimit =
1762 SchedModel->getMicroOpBufferSize() * SchedModel->getMicroOpFactor();
Andrew Trickea574332013-08-23 17:48:43 +00001763
Andrew Trick851bb2c2013-08-29 18:04:49 +00001764 Rem.IsAcyclicLatencyLimited = InFlightCount > BufferLimit;
1765
1766 DEBUG(dbgs() << "IssueCycles="
1767 << Rem.RemIssueCount / SchedModel->getLatencyFactor() << "c "
1768 << "IterCycles=" << IterCount / SchedModel->getLatencyFactor()
1769 << "c NumIters=" << (AcyclicCount + IterCount-1) / IterCount
1770 << " InFlight=" << InFlightCount / SchedModel->getMicroOpFactor()
1771 << "m BufferLim=" << SchedModel->getMicroOpBufferSize() << "m\n";
Andrew Trickea574332013-08-23 17:48:43 +00001772 if (Rem.IsAcyclicLatencyLimited)
1773 dbgs() << " ACYCLIC LATENCY LIMIT\n");
1774}
1775
Andrew Trick3b87f622012-11-07 07:05:09 +00001776void ConvergingScheduler::registerRoots() {
1777 Rem.CriticalPath = DAG->ExitSU.getDepth();
Andrew Trickea574332013-08-23 17:48:43 +00001778
Andrew Trick3b87f622012-11-07 07:05:09 +00001779 // Some roots may not feed into ExitSU. Check all of them in case.
1780 for (std::vector<SUnit*>::const_iterator
1781 I = Bot.Available.begin(), E = Bot.Available.end(); I != E; ++I) {
1782 if ((*I)->getDepth() > Rem.CriticalPath)
1783 Rem.CriticalPath = (*I)->getDepth();
1784 }
1785 DEBUG(dbgs() << "Critical Path: " << Rem.CriticalPath << '\n');
Andrew Trick851bb2c2013-08-29 18:04:49 +00001786
1787 if (EnableCyclicPath) {
1788 Rem.CyclicCritPath = DAG->computeCyclicCriticalPath();
1789 checkAcyclicLatency();
1790 }
Andrew Trick3b87f622012-11-07 07:05:09 +00001791}
1792
Andrew Trick5559ffa2012-06-29 03:23:24 +00001793/// Does this SU have a hazard within the current instruction group.
1794///
1795/// The scheduler supports two modes of hazard recognition. The first is the
1796/// ScheduleHazardRecognizer API. It is a fully general hazard recognizer that
1797/// supports highly complicated in-order reservation tables
1798/// (ScoreboardHazardRecognizer) and arbitraty target-specific logic.
1799///
1800/// The second is a streamlined mechanism that checks for hazards based on
1801/// simple counters that the scheduler itself maintains. It explicitly checks
1802/// for instruction dispatch limitations, including the number of micro-ops that
1803/// can dispatch per cycle.
1804///
1805/// TODO: Also check whether the SU must start a new group.
1806bool ConvergingScheduler::SchedBoundary::checkHazard(SUnit *SU) {
1807 if (HazardRec->isEnabled())
1808 return HazardRec->getHazardType(SU) != ScheduleHazardRecognizer::NoHazard;
1809
Andrew Trick412cd2f2012-10-10 05:43:09 +00001810 unsigned uops = SchedModel->getNumMicroOps(SU->getInstr());
Andrew Trickbacb2492013-06-15 04:49:49 +00001811 if ((CurrMOps > 0) && (CurrMOps + uops > SchedModel->getIssueWidth())) {
Andrew Trick3b87f622012-11-07 07:05:09 +00001812 DEBUG(dbgs() << " SU(" << SU->NodeNum << ") uops="
1813 << SchedModel->getNumMicroOps(SU->getInstr()) << '\n');
Andrew Trick5559ffa2012-06-29 03:23:24 +00001814 return true;
Andrew Trick3b87f622012-11-07 07:05:09 +00001815 }
Andrew Trick5559ffa2012-06-29 03:23:24 +00001816 return false;
1817}
1818
Andrew Trickfa989e72013-06-15 05:39:19 +00001819// Find the unscheduled node in ReadySUs with the highest latency.
1820unsigned ConvergingScheduler::SchedBoundary::
1821findMaxLatency(ArrayRef<SUnit*> ReadySUs) {
1822 SUnit *LateSU = 0;
1823 unsigned RemLatency = 0;
1824 for (ArrayRef<SUnit*>::iterator I = ReadySUs.begin(), E = ReadySUs.end();
Andrew Trick44fd0bc2012-12-18 20:52:56 +00001825 I != E; ++I) {
1826 unsigned L = getUnscheduledLatency(*I);
Andrew Trick2c465a32013-06-15 04:49:44 +00001827 if (L > RemLatency) {
Andrew Trick44fd0bc2012-12-18 20:52:56 +00001828 RemLatency = L;
Andrew Trickfa989e72013-06-15 05:39:19 +00001829 LateSU = *I;
Andrew Trick2c465a32013-06-15 04:49:44 +00001830 }
Andrew Trick44fd0bc2012-12-18 20:52:56 +00001831 }
Andrew Trickfa989e72013-06-15 05:39:19 +00001832 if (LateSU) {
1833 DEBUG(dbgs() << Available.getName() << " RemLatency SU("
1834 << LateSU->NodeNum << ") " << RemLatency << "c\n");
Andrew Trick44fd0bc2012-12-18 20:52:56 +00001835 }
Andrew Trickfa989e72013-06-15 05:39:19 +00001836 return RemLatency;
1837}
Andrew Trick2c465a32013-06-15 04:49:44 +00001838
Andrew Trickfa989e72013-06-15 05:39:19 +00001839// Count resources in this zone and the remaining unscheduled
1840// instruction. Return the max count, scaled. Set OtherCritIdx to the critical
1841// resource index, or zero if the zone is issue limited.
1842unsigned ConvergingScheduler::SchedBoundary::
1843getOtherResourceCount(unsigned &OtherCritIdx) {
Alexey Samsonov86dc6f92013-07-19 08:55:18 +00001844 OtherCritIdx = 0;
Andrew Trickfa989e72013-06-15 05:39:19 +00001845 if (!SchedModel->hasInstrSchedModel())
1846 return 0;
1847
1848 unsigned OtherCritCount = Rem->RemIssueCount
1849 + (RetiredMOps * SchedModel->getMicroOpFactor());
1850 DEBUG(dbgs() << " " << Available.getName() << " + Remain MOps: "
1851 << OtherCritCount / SchedModel->getMicroOpFactor() << '\n');
Andrew Trickfa989e72013-06-15 05:39:19 +00001852 for (unsigned PIdx = 1, PEnd = SchedModel->getNumProcResourceKinds();
1853 PIdx != PEnd; ++PIdx) {
1854 unsigned OtherCount = getResourceCount(PIdx) + Rem->RemainingCounts[PIdx];
1855 if (OtherCount > OtherCritCount) {
1856 OtherCritCount = OtherCount;
1857 OtherCritIdx = PIdx;
1858 }
Andrew Trick3b87f622012-11-07 07:05:09 +00001859 }
Andrew Trickfa989e72013-06-15 05:39:19 +00001860 if (OtherCritIdx) {
1861 DEBUG(dbgs() << " " << Available.getName() << " + Remain CritRes: "
1862 << OtherCritCount / SchedModel->getResourceFactor(OtherCritIdx)
1863 << " " << getResourceName(OtherCritIdx) << "\n");
1864 }
1865 return OtherCritCount;
1866}
1867
1868/// Set the CandPolicy for this zone given the current resources and latencies
1869/// inside and outside the zone.
1870void ConvergingScheduler::SchedBoundary::setPolicy(CandPolicy &Policy,
1871 SchedBoundary &OtherZone) {
1872 // Now that potential stalls have been considered, apply preemptive heuristics
1873 // based on the the total latency and resources inside and outside this
1874 // zone.
1875
1876 // Compute remaining latency. We need this both to determine whether the
1877 // overall schedule has become latency-limited and whether the instructions
1878 // outside this zone are resource or latency limited.
1879 //
1880 // The "dependent" latency is updated incrementally during scheduling as the
1881 // max height/depth of scheduled nodes minus the cycles since it was
1882 // scheduled:
1883 // DLat = max (N.depth - (CurrCycle - N.ReadyCycle) for N in Zone
1884 //
1885 // The "independent" latency is the max ready queue depth:
1886 // ILat = max N.depth for N in Available|Pending
1887 //
1888 // RemainingLatency is the greater of independent and dependent latency.
1889 unsigned RemLatency = DependentLatency;
1890 RemLatency = std::max(RemLatency, findMaxLatency(Available.elements()));
1891 RemLatency = std::max(RemLatency, findMaxLatency(Pending.elements()));
1892
1893 // Compute the critical resource outside the zone.
1894 unsigned OtherCritIdx;
1895 unsigned OtherCount = OtherZone.getOtherResourceCount(OtherCritIdx);
1896
1897 bool OtherResLimited = false;
1898 if (SchedModel->hasInstrSchedModel()) {
1899 unsigned LFactor = SchedModel->getLatencyFactor();
1900 OtherResLimited = (int)(OtherCount - (RemLatency * LFactor)) > (int)LFactor;
1901 }
1902 if (!OtherResLimited && (RemLatency + CurrCycle > Rem->CriticalPath)) {
1903 Policy.ReduceLatency |= true;
1904 DEBUG(dbgs() << " " << Available.getName() << " RemainingLatency "
1905 << RemLatency << " + " << CurrCycle << "c > CritPath "
1906 << Rem->CriticalPath << "\n");
1907 }
1908 // If the same resource is limiting inside and outside the zone, do nothing.
Andrew Trick4e389802013-07-19 00:20:07 +00001909 if (ZoneCritResIdx == OtherCritIdx)
Andrew Trickfa989e72013-06-15 05:39:19 +00001910 return;
1911
1912 DEBUG(
1913 if (IsResourceLimited) {
1914 dbgs() << " " << Available.getName() << " ResourceLimited: "
1915 << getResourceName(ZoneCritResIdx) << "\n";
1916 }
1917 if (OtherResLimited)
Andrew Trick3bf23302013-06-21 18:33:01 +00001918 dbgs() << " RemainingLimit: " << getResourceName(OtherCritIdx) << "\n";
Andrew Trickfa989e72013-06-15 05:39:19 +00001919 if (!IsResourceLimited && !OtherResLimited)
1920 dbgs() << " Latency limited both directions.\n");
1921
1922 if (IsResourceLimited && !Policy.ReduceResIdx)
1923 Policy.ReduceResIdx = ZoneCritResIdx;
1924
1925 if (OtherResLimited)
1926 Policy.DemandResIdx = OtherCritIdx;
Andrew Trick3b87f622012-11-07 07:05:09 +00001927}
1928
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001929void ConvergingScheduler::SchedBoundary::releaseNode(SUnit *SU,
1930 unsigned ReadyCycle) {
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001931 if (ReadyCycle < MinReadyCycle)
1932 MinReadyCycle = ReadyCycle;
1933
1934 // Check for interlocks first. For the purpose of other heuristics, an
1935 // instruction that cannot issue appears as if it's not in the ReadyQueue.
Andrew Trickfa989e72013-06-15 05:39:19 +00001936 bool IsBuffered = SchedModel->getMicroOpBufferSize() != 0;
1937 if ((!IsBuffered && ReadyCycle > CurrCycle) || checkHazard(SU))
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001938 Pending.push(SU);
1939 else
1940 Available.push(SU);
Andrew Trick3b87f622012-11-07 07:05:09 +00001941
1942 // Record this node as an immediate dependent of the scheduled node.
1943 NextSUs.insert(SU);
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001944}
1945
1946/// Move the boundary of scheduled code by one cycle.
Andrew Trickfa989e72013-06-15 05:39:19 +00001947void ConvergingScheduler::SchedBoundary::bumpCycle(unsigned NextCycle) {
1948 if (SchedModel->getMicroOpBufferSize() == 0) {
1949 assert(MinReadyCycle < UINT_MAX && "MinReadyCycle uninitialized");
1950 if (MinReadyCycle > NextCycle)
1951 NextCycle = MinReadyCycle;
Andrew Trick3b87f622012-11-07 07:05:09 +00001952 }
Andrew Trickfa989e72013-06-15 05:39:19 +00001953 // Update the current micro-ops, which will issue in the next cycle.
1954 unsigned DecMOps = SchedModel->getIssueWidth() * (NextCycle - CurrCycle);
1955 CurrMOps = (CurrMOps <= DecMOps) ? 0 : CurrMOps - DecMOps;
1956
1957 // Decrement DependentLatency based on the next cycle.
Andrew Trick2c465a32013-06-15 04:49:44 +00001958 if ((NextCycle - CurrCycle) > DependentLatency)
1959 DependentLatency = 0;
1960 else
1961 DependentLatency -= (NextCycle - CurrCycle);
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001962
1963 if (!HazardRec->isEnabled()) {
Andrew Trickb7e02892012-06-05 21:11:27 +00001964 // Bypass HazardRec virtual calls.
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001965 CurrCycle = NextCycle;
1966 }
1967 else {
Andrew Trickb7e02892012-06-05 21:11:27 +00001968 // Bypass getHazardType calls in case of long latency.
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001969 for (; CurrCycle != NextCycle; ++CurrCycle) {
1970 if (isTop())
1971 HazardRec->AdvanceCycle();
1972 else
1973 HazardRec->RecedeCycle();
1974 }
1975 }
1976 CheckPending = true;
Andrew Trickfa989e72013-06-15 05:39:19 +00001977 unsigned LFactor = SchedModel->getLatencyFactor();
1978 IsResourceLimited =
1979 (int)(getCriticalCount() - (getScheduledLatency() * LFactor))
1980 > (int)LFactor;
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001981
Andrew Trickfa989e72013-06-15 05:39:19 +00001982 DEBUG(dbgs() << "Cycle: " << CurrCycle << ' ' << Available.getName() << '\n');
1983}
1984
1985void ConvergingScheduler::SchedBoundary::incExecutedResources(unsigned PIdx,
1986 unsigned Count) {
1987 ExecutedResCounts[PIdx] += Count;
1988 if (ExecutedResCounts[PIdx] > MaxExecutedResCount)
1989 MaxExecutedResCount = ExecutedResCounts[PIdx];
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001990}
1991
Andrew Trick3b87f622012-11-07 07:05:09 +00001992/// Add the given processor resource to this scheduled zone.
Andrew Trickfa989e72013-06-15 05:39:19 +00001993///
1994/// \param Cycles indicates the number of consecutive (non-pipelined) cycles
1995/// during which this resource is consumed.
1996///
1997/// \return the next cycle at which the instruction may execute without
1998/// oversubscribing resources.
1999unsigned ConvergingScheduler::SchedBoundary::
2000countResource(unsigned PIdx, unsigned Cycles, unsigned ReadyCycle) {
Andrew Trick3b87f622012-11-07 07:05:09 +00002001 unsigned Factor = SchedModel->getResourceFactor(PIdx);
Andrew Trick3b87f622012-11-07 07:05:09 +00002002 unsigned Count = Factor * Cycles;
Andrew Trickfa989e72013-06-15 05:39:19 +00002003 DEBUG(dbgs() << " " << getResourceName(PIdx)
2004 << " +" << Cycles << "x" << Factor << "u\n");
2005
2006 // Update Executed resources counts.
2007 incExecutedResources(PIdx, Count);
Andrew Trick3b87f622012-11-07 07:05:09 +00002008 assert(Rem->RemainingCounts[PIdx] >= Count && "resource double counted");
2009 Rem->RemainingCounts[PIdx] -= Count;
2010
Andrew Trick4e389802013-07-19 00:20:07 +00002011 // Check if this resource exceeds the current critical resource. If so, it
2012 // becomes the critical resource.
2013 if (ZoneCritResIdx != PIdx && (getResourceCount(PIdx) > getCriticalCount())) {
Andrew Trickfa989e72013-06-15 05:39:19 +00002014 ZoneCritResIdx = PIdx;
Andrew Trick3b87f622012-11-07 07:05:09 +00002015 DEBUG(dbgs() << " *** Critical resource "
Andrew Trickfa989e72013-06-15 05:39:19 +00002016 << getResourceName(PIdx) << ": "
2017 << getResourceCount(PIdx) / SchedModel->getLatencyFactor() << "c\n");
Andrew Trick3b87f622012-11-07 07:05:09 +00002018 }
Andrew Trickfa989e72013-06-15 05:39:19 +00002019 // TODO: We don't yet model reserved resources. It's not hard though.
2020 return CurrCycle;
Andrew Trick3b87f622012-11-07 07:05:09 +00002021}
2022
Andrew Trickb7e02892012-06-05 21:11:27 +00002023/// Move the boundary of scheduled code by one SUnit.
Andrew Trick7f8c74c2012-06-29 03:23:22 +00002024void ConvergingScheduler::SchedBoundary::bumpNode(SUnit *SU) {
Andrew Trickb7e02892012-06-05 21:11:27 +00002025 // Update the reservation table.
2026 if (HazardRec->isEnabled()) {
2027 if (!isTop() && SU->isCall) {
2028 // Calls are scheduled with their preceding instructions. For bottom-up
2029 // scheduling, clear the pipeline state before emitting.
2030 HazardRec->Reset();
2031 }
2032 HazardRec->EmitInstruction(SU);
2033 }
Andrew Trickfa989e72013-06-15 05:39:19 +00002034 const MCSchedClassDesc *SC = DAG->getSchedClass(SU);
2035 unsigned IncMOps = SchedModel->getNumMicroOps(SU->getInstr());
2036 CurrMOps += IncMOps;
Andrew Trick3b87f622012-11-07 07:05:09 +00002037 // checkHazard prevents scheduling multiple instructions per cycle that exceed
2038 // issue width. However, we commonly reach the maximum. In this case
2039 // opportunistically bump the cycle to avoid uselessly checking everything in
2040 // the readyQ. Furthermore, a single instruction may produce more than one
2041 // cycle's worth of micro-ops.
Andrew Trickfa989e72013-06-15 05:39:19 +00002042 //
2043 // TODO: Also check if this SU must end a dispatch group.
2044 unsigned NextCycle = CurrCycle;
Andrew Trickbacb2492013-06-15 04:49:49 +00002045 if (CurrMOps >= SchedModel->getIssueWidth()) {
Andrew Trickfa989e72013-06-15 05:39:19 +00002046 ++NextCycle;
2047 DEBUG(dbgs() << " *** Max MOps " << CurrMOps
2048 << " at cycle " << CurrCycle << '\n');
Andrew Trickb7e02892012-06-05 21:11:27 +00002049 }
Andrew Trickfa989e72013-06-15 05:39:19 +00002050 unsigned ReadyCycle = (isTop() ? SU->TopReadyCycle : SU->BotReadyCycle);
2051 DEBUG(dbgs() << " Ready @" << ReadyCycle << "c\n");
2052
2053 switch (SchedModel->getMicroOpBufferSize()) {
2054 case 0:
2055 assert(ReadyCycle <= CurrCycle && "Broken PendingQueue");
2056 break;
2057 case 1:
2058 if (ReadyCycle > NextCycle) {
2059 NextCycle = ReadyCycle;
2060 DEBUG(dbgs() << " *** Stall until: " << ReadyCycle << "\n");
2061 }
2062 break;
2063 default:
2064 // We don't currently model the OOO reorder buffer, so consider all
2065 // scheduled MOps to be "retired".
2066 break;
2067 }
2068 RetiredMOps += IncMOps;
2069
2070 // Update resource counts and critical resource.
2071 if (SchedModel->hasInstrSchedModel()) {
2072 unsigned DecRemIssue = IncMOps * SchedModel->getMicroOpFactor();
2073 assert(Rem->RemIssueCount >= DecRemIssue && "MOps double counted");
2074 Rem->RemIssueCount -= DecRemIssue;
2075 if (ZoneCritResIdx) {
2076 // Scale scheduled micro-ops for comparing with the critical resource.
2077 unsigned ScaledMOps =
2078 RetiredMOps * SchedModel->getMicroOpFactor();
2079
2080 // If scaled micro-ops are now more than the previous critical resource by
2081 // a full cycle, then micro-ops issue becomes critical.
2082 if ((int)(ScaledMOps - getResourceCount(ZoneCritResIdx))
2083 >= (int)SchedModel->getLatencyFactor()) {
2084 ZoneCritResIdx = 0;
2085 DEBUG(dbgs() << " *** Critical resource NumMicroOps: "
2086 << ScaledMOps / SchedModel->getLatencyFactor() << "c\n");
2087 }
2088 }
2089 for (TargetSchedModel::ProcResIter
2090 PI = SchedModel->getWriteProcResBegin(SC),
2091 PE = SchedModel->getWriteProcResEnd(SC); PI != PE; ++PI) {
2092 unsigned RCycle =
2093 countResource(PI->ProcResourceIdx, PI->Cycles, ReadyCycle);
2094 if (RCycle > NextCycle)
2095 NextCycle = RCycle;
2096 }
2097 }
2098 // Update ExpectedLatency and DependentLatency.
2099 unsigned &TopLatency = isTop() ? ExpectedLatency : DependentLatency;
2100 unsigned &BotLatency = isTop() ? DependentLatency : ExpectedLatency;
2101 if (SU->getDepth() > TopLatency) {
2102 TopLatency = SU->getDepth();
2103 DEBUG(dbgs() << " " << Available.getName()
2104 << " TopLatency SU(" << SU->NodeNum << ") " << TopLatency << "c\n");
2105 }
2106 if (SU->getHeight() > BotLatency) {
2107 BotLatency = SU->getHeight();
2108 DEBUG(dbgs() << " " << Available.getName()
2109 << " BotLatency SU(" << SU->NodeNum << ") " << BotLatency << "c\n");
2110 }
2111 // If we stall for any reason, bump the cycle.
2112 if (NextCycle > CurrCycle) {
2113 bumpCycle(NextCycle);
2114 }
2115 else {
2116 // After updating ZoneCritResIdx and ExpectedLatency, check if we're
2117 // resource limited. If a stall occured, bumpCycle does this.
2118 unsigned LFactor = SchedModel->getLatencyFactor();
2119 IsResourceLimited =
2120 (int)(getCriticalCount() - (getScheduledLatency() * LFactor))
2121 > (int)LFactor;
2122 }
2123 DEBUG(dumpScheduledState());
Andrew Trickb7e02892012-06-05 21:11:27 +00002124}
2125
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002126/// Release pending ready nodes in to the available queue. This makes them
2127/// visible to heuristics.
2128void ConvergingScheduler::SchedBoundary::releasePending() {
2129 // If the available queue is empty, it is safe to reset MinReadyCycle.
2130 if (Available.empty())
2131 MinReadyCycle = UINT_MAX;
2132
2133 // Check to see if any of the pending instructions are ready to issue. If
2134 // so, add them to the available queue.
Andrew Trickfa989e72013-06-15 05:39:19 +00002135 bool IsBuffered = SchedModel->getMicroOpBufferSize() != 0;
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002136 for (unsigned i = 0, e = Pending.size(); i != e; ++i) {
2137 SUnit *SU = *(Pending.begin()+i);
Andrew Trickb7e02892012-06-05 21:11:27 +00002138 unsigned ReadyCycle = isTop() ? SU->TopReadyCycle : SU->BotReadyCycle;
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002139
2140 if (ReadyCycle < MinReadyCycle)
2141 MinReadyCycle = ReadyCycle;
2142
Andrew Trickfa989e72013-06-15 05:39:19 +00002143 if (!IsBuffered && ReadyCycle > CurrCycle)
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002144 continue;
2145
Andrew Trick5559ffa2012-06-29 03:23:24 +00002146 if (checkHazard(SU))
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002147 continue;
2148
2149 Available.push(SU);
2150 Pending.remove(Pending.begin()+i);
2151 --i; --e;
2152 }
Andrew Trick3b87f622012-11-07 07:05:09 +00002153 DEBUG(if (!Pending.empty()) Pending.dump());
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002154 CheckPending = false;
2155}
2156
2157/// Remove SU from the ready set for this boundary.
2158void ConvergingScheduler::SchedBoundary::removeReady(SUnit *SU) {
2159 if (Available.isInQueue(SU))
2160 Available.remove(Available.find(SU));
2161 else {
2162 assert(Pending.isInQueue(SU) && "bad ready count");
2163 Pending.remove(Pending.find(SU));
2164 }
2165}
2166
2167/// If this queue only has one ready candidate, return it. As a side effect,
Andrew Trick3b87f622012-11-07 07:05:09 +00002168/// defer any nodes that now hit a hazard, and advance the cycle until at least
2169/// one node is ready. If multiple instructions are ready, return NULL.
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002170SUnit *ConvergingScheduler::SchedBoundary::pickOnlyChoice() {
2171 if (CheckPending)
2172 releasePending();
2173
Andrew Trickbacb2492013-06-15 04:49:49 +00002174 if (CurrMOps > 0) {
Andrew Trick3b87f622012-11-07 07:05:09 +00002175 // Defer any ready instrs that now have a hazard.
2176 for (ReadyQueue::iterator I = Available.begin(); I != Available.end();) {
2177 if (checkHazard(*I)) {
2178 Pending.push(*I);
2179 I = Available.remove(I);
2180 continue;
2181 }
2182 ++I;
2183 }
2184 }
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002185 for (unsigned i = 0; Available.empty(); ++i) {
Andrew Trickb86a0cd2013-06-15 04:49:57 +00002186 assert(i <= (HazardRec->getMaxLookAhead() + MaxObservedLatency) &&
Andrew Trickb7e02892012-06-05 21:11:27 +00002187 "permanent hazard"); (void)i;
Andrew Trickfa989e72013-06-15 05:39:19 +00002188 bumpCycle(CurrCycle + 1);
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002189 releasePending();
2190 }
2191 if (Available.size() == 1)
2192 return *Available.begin();
2193 return NULL;
2194}
2195
Andrew Trickaaaae512013-06-15 05:46:47 +00002196#ifndef NDEBUG
Andrew Trickfa989e72013-06-15 05:39:19 +00002197// This is useful information to dump after bumpNode.
2198// Note that the Queue contents are more useful before pickNodeFromQueue.
2199void ConvergingScheduler::SchedBoundary::dumpScheduledState() {
2200 unsigned ResFactor;
2201 unsigned ResCount;
2202 if (ZoneCritResIdx) {
2203 ResFactor = SchedModel->getResourceFactor(ZoneCritResIdx);
2204 ResCount = getResourceCount(ZoneCritResIdx);
Andrew Trick3b87f622012-11-07 07:05:09 +00002205 }
Andrew Trickfa989e72013-06-15 05:39:19 +00002206 else {
2207 ResFactor = SchedModel->getMicroOpFactor();
2208 ResCount = RetiredMOps * SchedModel->getMicroOpFactor();
Andrew Trick3b87f622012-11-07 07:05:09 +00002209 }
Andrew Trickfa989e72013-06-15 05:39:19 +00002210 unsigned LFactor = SchedModel->getLatencyFactor();
2211 dbgs() << Available.getName() << " @" << CurrCycle << "c\n"
2212 << " Retired: " << RetiredMOps;
2213 dbgs() << "\n Executed: " << getExecutedCount() / LFactor << "c";
2214 dbgs() << "\n Critical: " << ResCount / LFactor << "c, "
2215 << ResCount / ResFactor << " " << getResourceName(ZoneCritResIdx)
2216 << "\n ExpectedLatency: " << ExpectedLatency << "c\n"
2217 << (IsResourceLimited ? " - Resource" : " - Latency")
2218 << " limited.\n";
Andrew Trick3b87f622012-11-07 07:05:09 +00002219}
Andrew Trickaaaae512013-06-15 05:46:47 +00002220#endif
Andrew Trick3b87f622012-11-07 07:05:09 +00002221
2222void ConvergingScheduler::SchedCandidate::
2223initResourceDelta(const ScheduleDAGMI *DAG,
2224 const TargetSchedModel *SchedModel) {
2225 if (!Policy.ReduceResIdx && !Policy.DemandResIdx)
2226 return;
2227
2228 const MCSchedClassDesc *SC = DAG->getSchedClass(SU);
2229 for (TargetSchedModel::ProcResIter
2230 PI = SchedModel->getWriteProcResBegin(SC),
2231 PE = SchedModel->getWriteProcResEnd(SC); PI != PE; ++PI) {
2232 if (PI->ProcResourceIdx == Policy.ReduceResIdx)
2233 ResDelta.CritResources += PI->Cycles;
2234 if (PI->ProcResourceIdx == Policy.DemandResIdx)
2235 ResDelta.DemandedResources += PI->Cycles;
2236 }
2237}
2238
Andrew Tricke52d5022013-06-17 21:45:05 +00002239
Andrew Trick3b87f622012-11-07 07:05:09 +00002240/// Return true if this heuristic determines order.
Andrew Trick614dacc2013-04-05 00:31:34 +00002241static bool tryLess(int TryVal, int CandVal,
Andrew Trick3b87f622012-11-07 07:05:09 +00002242 ConvergingScheduler::SchedCandidate &TryCand,
2243 ConvergingScheduler::SchedCandidate &Cand,
2244 ConvergingScheduler::CandReason Reason) {
2245 if (TryVal < CandVal) {
2246 TryCand.Reason = Reason;
2247 return true;
2248 }
2249 if (TryVal > CandVal) {
2250 if (Cand.Reason > Reason)
2251 Cand.Reason = Reason;
2252 return true;
2253 }
Andrew Tricke52d5022013-06-17 21:45:05 +00002254 Cand.setRepeat(Reason);
Andrew Trick3b87f622012-11-07 07:05:09 +00002255 return false;
2256}
Andrew Trick9b5caaa2012-11-12 19:40:10 +00002257
Andrew Trick614dacc2013-04-05 00:31:34 +00002258static bool tryGreater(int TryVal, int CandVal,
Andrew Trick3b87f622012-11-07 07:05:09 +00002259 ConvergingScheduler::SchedCandidate &TryCand,
2260 ConvergingScheduler::SchedCandidate &Cand,
2261 ConvergingScheduler::CandReason Reason) {
2262 if (TryVal > CandVal) {
2263 TryCand.Reason = Reason;
2264 return true;
2265 }
2266 if (TryVal < CandVal) {
2267 if (Cand.Reason > Reason)
2268 Cand.Reason = Reason;
2269 return true;
2270 }
Andrew Tricke52d5022013-06-17 21:45:05 +00002271 Cand.setRepeat(Reason);
Andrew Trick3b87f622012-11-07 07:05:09 +00002272 return false;
2273}
2274
Andrew Trick4c60b8a2013-08-30 03:49:48 +00002275static bool tryPressure(const PressureChange &TryP,
2276 const PressureChange &CandP,
Andrew Trick13372882013-07-25 07:26:35 +00002277 ConvergingScheduler::SchedCandidate &TryCand,
2278 ConvergingScheduler::SchedCandidate &Cand,
2279 ConvergingScheduler::CandReason Reason) {
Andrew Trickda6fc152013-08-30 04:27:29 +00002280 int TryRank = TryP.getPSetOrMax();
2281 int CandRank = CandP.getPSetOrMax();
2282 // If both candidates affect the same set, go with the smallest increase.
2283 if (TryRank == CandRank) {
2284 return tryLess(TryP.getUnitInc(), CandP.getUnitInc(), TryCand, Cand,
2285 Reason);
Andrew Trick13372882013-07-25 07:26:35 +00002286 }
Andrew Trickda6fc152013-08-30 04:27:29 +00002287 // If one candidate decreases and the other increases, go with it.
2288 // Invalid candidates have UnitInc==0.
2289 if (tryLess(TryP.getUnitInc() < 0, CandP.getUnitInc() < 0, TryCand, Cand,
2290 Reason)) {
2291 return true;
2292 }
Andrew Trick13372882013-07-25 07:26:35 +00002293 // If the candidates are decreasing pressure, reverse priority.
Andrew Trick4c60b8a2013-08-30 03:49:48 +00002294 if (TryP.getUnitInc() < 0)
Andrew Trick13372882013-07-25 07:26:35 +00002295 std::swap(TryRank, CandRank);
2296 return tryGreater(TryRank, CandRank, TryCand, Cand, Reason);
2297}
2298
Andrew Trick9b5caaa2012-11-12 19:40:10 +00002299static unsigned getWeakLeft(const SUnit *SU, bool isTop) {
2300 return (isTop) ? SU->WeakPredsLeft : SU->WeakSuccsLeft;
2301}
2302
Andrew Trick4392f0f2013-04-13 06:07:40 +00002303/// Minimize physical register live ranges. Regalloc wants them adjacent to
2304/// their physreg def/use.
2305///
2306/// FIXME: This is an unnecessary check on the critical path. Most are root/leaf
2307/// copies which can be prescheduled. The rest (e.g. x86 MUL) could be bundled
2308/// with the operation that produces or consumes the physreg. We'll do this when
2309/// regalloc has support for parallel copies.
2310static int biasPhysRegCopy(const SUnit *SU, bool isTop) {
2311 const MachineInstr *MI = SU->getInstr();
2312 if (!MI->isCopy())
2313 return 0;
2314
2315 unsigned ScheduledOper = isTop ? 1 : 0;
2316 unsigned UnscheduledOper = isTop ? 0 : 1;
2317 // If we have already scheduled the physreg produce/consumer, immediately
2318 // schedule the copy.
2319 if (TargetRegisterInfo::isPhysicalRegister(
2320 MI->getOperand(ScheduledOper).getReg()))
2321 return 1;
2322 // If the physreg is at the boundary, defer it. Otherwise schedule it
2323 // immediately to free the dependent. We can hoist the copy later.
2324 bool AtBoundary = isTop ? !SU->NumSuccsLeft : !SU->NumPredsLeft;
2325 if (TargetRegisterInfo::isPhysicalRegister(
2326 MI->getOperand(UnscheduledOper).getReg()))
2327 return AtBoundary ? -1 : 1;
2328 return 0;
2329}
2330
Andrew Trickea574332013-08-23 17:48:43 +00002331static bool tryLatency(ConvergingScheduler::SchedCandidate &TryCand,
2332 ConvergingScheduler::SchedCandidate &Cand,
2333 ConvergingScheduler::SchedBoundary &Zone) {
2334 if (Zone.isTop()) {
2335 if (Cand.SU->getDepth() > Zone.getScheduledLatency()) {
2336 if (tryLess(TryCand.SU->getDepth(), Cand.SU->getDepth(),
2337 TryCand, Cand, ConvergingScheduler::TopDepthReduce))
2338 return true;
2339 }
2340 if (tryGreater(TryCand.SU->getHeight(), Cand.SU->getHeight(),
2341 TryCand, Cand, ConvergingScheduler::TopPathReduce))
2342 return true;
2343 }
2344 else {
2345 if (Cand.SU->getHeight() > Zone.getScheduledLatency()) {
2346 if (tryLess(TryCand.SU->getHeight(), Cand.SU->getHeight(),
2347 TryCand, Cand, ConvergingScheduler::BotHeightReduce))
2348 return true;
2349 }
2350 if (tryGreater(TryCand.SU->getDepth(), Cand.SU->getDepth(),
2351 TryCand, Cand, ConvergingScheduler::BotPathReduce))
2352 return true;
2353 }
2354 return false;
2355}
2356
Andrew Trick3b87f622012-11-07 07:05:09 +00002357/// Apply a set of heursitics to a new candidate. Heuristics are currently
2358/// hierarchical. This may be more efficient than a graduated cost model because
2359/// we don't need to evaluate all aspects of the model for each node in the
2360/// queue. But it's really done to make the heuristics easier to debug and
2361/// statistically analyze.
2362///
2363/// \param Cand provides the policy and current best candidate.
2364/// \param TryCand refers to the next SUnit candidate, otherwise uninitialized.
2365/// \param Zone describes the scheduled zone that we are extending.
2366/// \param RPTracker describes reg pressure within the scheduled zone.
2367/// \param TempTracker is a scratch pressure tracker to reuse in queries.
2368void ConvergingScheduler::tryCandidate(SchedCandidate &Cand,
2369 SchedCandidate &TryCand,
2370 SchedBoundary &Zone,
2371 const RegPressureTracker &RPTracker,
2372 RegPressureTracker &TempTracker) {
2373
Andrew Trick40b52bb2013-09-04 21:00:02 +00002374 if (DAG->shouldTrackPressure()) {
2375 // Always initialize TryCand's RPDelta.
2376 if (Zone.isTop()) {
2377 TempTracker.getMaxDownwardPressureDelta(
Andrew Trick4c60b8a2013-08-30 03:49:48 +00002378 TryCand.SU->getInstr(),
Andrew Trick4c60b8a2013-08-30 03:49:48 +00002379 TryCand.RPDelta,
2380 DAG->getRegionCriticalPSets(),
2381 DAG->getRegPressure().MaxSetPressure);
2382 }
2383 else {
Andrew Trick40b52bb2013-09-04 21:00:02 +00002384 if (VerifyScheduling) {
2385 TempTracker.getMaxUpwardPressureDelta(
2386 TryCand.SU->getInstr(),
2387 &DAG->getPressureDiff(TryCand.SU),
2388 TryCand.RPDelta,
2389 DAG->getRegionCriticalPSets(),
2390 DAG->getRegPressure().MaxSetPressure);
2391 }
2392 else {
2393 RPTracker.getUpwardPressureDelta(
2394 TryCand.SU->getInstr(),
2395 DAG->getPressureDiff(TryCand.SU),
2396 TryCand.RPDelta,
2397 DAG->getRegionCriticalPSets(),
2398 DAG->getRegPressure().MaxSetPressure);
2399 }
Andrew Trick4c60b8a2013-08-30 03:49:48 +00002400 }
2401 }
Andrew Trick3b87f622012-11-07 07:05:09 +00002402
2403 // Initialize the candidate if needed.
2404 if (!Cand.isValid()) {
2405 TryCand.Reason = NodeOrder;
2406 return;
2407 }
Andrew Trick4392f0f2013-04-13 06:07:40 +00002408
2409 if (tryGreater(biasPhysRegCopy(TryCand.SU, Zone.isTop()),
2410 biasPhysRegCopy(Cand.SU, Zone.isTop()),
2411 TryCand, Cand, PhysRegCopy))
2412 return;
2413
Andrew Trick13372882013-07-25 07:26:35 +00002414 // Avoid exceeding the target's limit. If signed PSetID is negative, it is
2415 // invalid; convert it to INT_MAX to give it lowest priority.
Andrew Trick40b52bb2013-09-04 21:00:02 +00002416 if (DAG->shouldTrackPressure() && tryPressure(TryCand.RPDelta.Excess,
2417 Cand.RPDelta.Excess,
2418 TryCand, Cand, RegExcess))
Andrew Trick3b87f622012-11-07 07:05:09 +00002419 return;
Andrew Trick3b87f622012-11-07 07:05:09 +00002420
Andrew Trickea574332013-08-23 17:48:43 +00002421 // For loops that are acyclic path limited, aggressively schedule for latency.
2422 if (Rem.IsAcyclicLatencyLimited && tryLatency(TryCand, Cand, Zone))
2423 return;
2424
Andrew Trick3b87f622012-11-07 07:05:09 +00002425 // Avoid increasing the max critical pressure in the scheduled region.
Andrew Trick40b52bb2013-09-04 21:00:02 +00002426 if (DAG->shouldTrackPressure() && tryPressure(TryCand.RPDelta.CriticalMax,
2427 Cand.RPDelta.CriticalMax,
2428 TryCand, Cand, RegCritical))
Andrew Trick3b87f622012-11-07 07:05:09 +00002429 return;
Andrew Trick3b87f622012-11-07 07:05:09 +00002430
Andrew Trick9b5caaa2012-11-12 19:40:10 +00002431 // Keep clustered nodes together to encourage downstream peephole
2432 // optimizations which may reduce resource requirements.
2433 //
2434 // This is a best effort to set things up for a post-RA pass. Optimizations
2435 // like generating loads of multiple registers should ideally be done within
2436 // the scheduler pass by combining the loads during DAG postprocessing.
2437 const SUnit *NextClusterSU =
2438 Zone.isTop() ? DAG->getNextClusterSucc() : DAG->getNextClusterPred();
2439 if (tryGreater(TryCand.SU == NextClusterSU, Cand.SU == NextClusterSU,
2440 TryCand, Cand, Cluster))
2441 return;
Andrew Tricke38afe12013-04-24 15:54:43 +00002442
2443 // Weak edges are for clustering and other constraints.
Andrew Trick9b5caaa2012-11-12 19:40:10 +00002444 if (tryLess(getWeakLeft(TryCand.SU, Zone.isTop()),
2445 getWeakLeft(Cand.SU, Zone.isTop()),
Andrew Tricke38afe12013-04-24 15:54:43 +00002446 TryCand, Cand, Weak)) {
Andrew Trick9b5caaa2012-11-12 19:40:10 +00002447 return;
2448 }
Andrew Tricka626f502013-06-17 21:45:13 +00002449 // Avoid increasing the max pressure of the entire region.
Andrew Trick40b52bb2013-09-04 21:00:02 +00002450 if (DAG->shouldTrackPressure() && tryPressure(TryCand.RPDelta.CurrentMax,
2451 Cand.RPDelta.CurrentMax,
2452 TryCand, Cand, RegMax))
Andrew Tricka626f502013-06-17 21:45:13 +00002453 return;
2454
Andrew Trick3b87f622012-11-07 07:05:09 +00002455 // Avoid critical resource consumption and balance the schedule.
2456 TryCand.initResourceDelta(DAG, SchedModel);
2457 if (tryLess(TryCand.ResDelta.CritResources, Cand.ResDelta.CritResources,
2458 TryCand, Cand, ResourceReduce))
2459 return;
2460 if (tryGreater(TryCand.ResDelta.DemandedResources,
2461 Cand.ResDelta.DemandedResources,
2462 TryCand, Cand, ResourceDemand))
2463 return;
2464
2465 // Avoid serializing long latency dependence chains.
Andrew Trickea574332013-08-23 17:48:43 +00002466 // For acyclic path limited loops, latency was already checked above.
2467 if (Cand.Policy.ReduceLatency && !Rem.IsAcyclicLatencyLimited
2468 && tryLatency(TryCand, Cand, Zone)) {
2469 return;
Andrew Trick3b87f622012-11-07 07:05:09 +00002470 }
2471
Andrew Trick3b87f622012-11-07 07:05:09 +00002472 // Prefer immediate defs/users of the last scheduled instruction. This is a
Andrew Trickfa989e72013-06-15 05:39:19 +00002473 // local pressure avoidance strategy that also makes the machine code
2474 // readable.
Andrew Trick9b5caaa2012-11-12 19:40:10 +00002475 if (tryGreater(Zone.NextSUs.count(TryCand.SU), Zone.NextSUs.count(Cand.SU),
2476 TryCand, Cand, NextDefUse))
Andrew Trick3b87f622012-11-07 07:05:09 +00002477 return;
Andrew Trick9b5caaa2012-11-12 19:40:10 +00002478
Andrew Trick3b87f622012-11-07 07:05:09 +00002479 // Fall through to original instruction order.
2480 if ((Zone.isTop() && TryCand.SU->NodeNum < Cand.SU->NodeNum)
2481 || (!Zone.isTop() && TryCand.SU->NodeNum > Cand.SU->NodeNum)) {
2482 TryCand.Reason = NodeOrder;
2483 }
2484}
Andrew Trick28ebc892012-05-10 21:06:19 +00002485
Andrew Trick3b87f622012-11-07 07:05:09 +00002486#ifndef NDEBUG
2487const char *ConvergingScheduler::getReasonStr(
2488 ConvergingScheduler::CandReason Reason) {
2489 switch (Reason) {
2490 case NoCand: return "NOCAND ";
Andrew Trick4392f0f2013-04-13 06:07:40 +00002491 case PhysRegCopy: return "PREG-COPY";
Andrew Tricke52d5022013-06-17 21:45:05 +00002492 case RegExcess: return "REG-EXCESS";
2493 case RegCritical: return "REG-CRIT ";
Andrew Trick9b5caaa2012-11-12 19:40:10 +00002494 case Cluster: return "CLUSTER ";
Andrew Tricke38afe12013-04-24 15:54:43 +00002495 case Weak: return "WEAK ";
Andrew Tricka626f502013-06-17 21:45:13 +00002496 case RegMax: return "REG-MAX ";
Andrew Trick3b87f622012-11-07 07:05:09 +00002497 case ResourceReduce: return "RES-REDUCE";
2498 case ResourceDemand: return "RES-DEMAND";
2499 case TopDepthReduce: return "TOP-DEPTH ";
2500 case TopPathReduce: return "TOP-PATH ";
2501 case BotHeightReduce:return "BOT-HEIGHT";
2502 case BotPathReduce: return "BOT-PATH ";
2503 case NextDefUse: return "DEF-USE ";
2504 case NodeOrder: return "ORDER ";
2505 };
Benjamin Kramerb7546872012-11-09 15:45:22 +00002506 llvm_unreachable("Unknown reason!");
Andrew Trick3b87f622012-11-07 07:05:09 +00002507}
2508
Andrew Trick11189f72013-04-05 00:31:29 +00002509void ConvergingScheduler::traceCandidate(const SchedCandidate &Cand) {
Andrew Trick4c60b8a2013-08-30 03:49:48 +00002510 PressureChange P;
Andrew Trick3b87f622012-11-07 07:05:09 +00002511 unsigned ResIdx = 0;
2512 unsigned Latency = 0;
2513 switch (Cand.Reason) {
2514 default:
2515 break;
Andrew Tricke52d5022013-06-17 21:45:05 +00002516 case RegExcess:
Andrew Trick3b87f622012-11-07 07:05:09 +00002517 P = Cand.RPDelta.Excess;
2518 break;
Andrew Tricke52d5022013-06-17 21:45:05 +00002519 case RegCritical:
Andrew Trick3b87f622012-11-07 07:05:09 +00002520 P = Cand.RPDelta.CriticalMax;
2521 break;
Andrew Tricka626f502013-06-17 21:45:13 +00002522 case RegMax:
Andrew Trick3b87f622012-11-07 07:05:09 +00002523 P = Cand.RPDelta.CurrentMax;
2524 break;
2525 case ResourceReduce:
2526 ResIdx = Cand.Policy.ReduceResIdx;
2527 break;
2528 case ResourceDemand:
2529 ResIdx = Cand.Policy.DemandResIdx;
2530 break;
2531 case TopDepthReduce:
2532 Latency = Cand.SU->getDepth();
2533 break;
2534 case TopPathReduce:
2535 Latency = Cand.SU->getHeight();
2536 break;
2537 case BotHeightReduce:
2538 Latency = Cand.SU->getHeight();
2539 break;
2540 case BotPathReduce:
2541 Latency = Cand.SU->getDepth();
2542 break;
2543 }
Andrew Trick11189f72013-04-05 00:31:29 +00002544 dbgs() << " SU(" << Cand.SU->NodeNum << ") " << getReasonStr(Cand.Reason);
Andrew Trick3b87f622012-11-07 07:05:09 +00002545 if (P.isValid())
Andrew Trick4c60b8a2013-08-30 03:49:48 +00002546 dbgs() << " " << TRI->getRegPressureSetName(P.getPSet())
2547 << ":" << P.getUnitInc() << " ";
Andrew Trick3b87f622012-11-07 07:05:09 +00002548 else
Andrew Trick11189f72013-04-05 00:31:29 +00002549 dbgs() << " ";
Andrew Trick3b87f622012-11-07 07:05:09 +00002550 if (ResIdx)
Andrew Trick11189f72013-04-05 00:31:29 +00002551 dbgs() << " " << SchedModel->getProcResource(ResIdx)->Name << " ";
Andrew Trick3b87f622012-11-07 07:05:09 +00002552 else
2553 dbgs() << " ";
Andrew Trick11189f72013-04-05 00:31:29 +00002554 if (Latency)
2555 dbgs() << " " << Latency << " cycles ";
2556 else
2557 dbgs() << " ";
2558 dbgs() << '\n';
Andrew Trick3b87f622012-11-07 07:05:09 +00002559}
2560#endif
2561
Andrew Trick7196a8f2012-05-10 21:06:16 +00002562/// Pick the best candidate from the top queue.
2563///
2564/// TODO: getMaxPressureDelta results can be mostly cached for each SUnit during
2565/// DAG building. To adjust for the current scheduling location we need to
2566/// maintain the number of vreg uses remaining to be top-scheduled.
Andrew Trick3b87f622012-11-07 07:05:09 +00002567void ConvergingScheduler::pickNodeFromQueue(SchedBoundary &Zone,
2568 const RegPressureTracker &RPTracker,
2569 SchedCandidate &Cand) {
2570 ReadyQueue &Q = Zone.Available;
2571
Andrew Trickf3234242012-05-24 22:11:12 +00002572 DEBUG(Q.dump());
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002573
Andrew Trick7196a8f2012-05-10 21:06:16 +00002574 // getMaxPressureDelta temporarily modifies the tracker.
2575 RegPressureTracker &TempTracker = const_cast<RegPressureTracker&>(RPTracker);
2576
Andrew Trick8c2d9212012-05-24 22:11:03 +00002577 for (ReadyQueue::iterator I = Q.begin(), E = Q.end(); I != E; ++I) {
Andrew Trick7196a8f2012-05-10 21:06:16 +00002578
Andrew Trick3b87f622012-11-07 07:05:09 +00002579 SchedCandidate TryCand(Cand.Policy);
2580 TryCand.SU = *I;
2581 tryCandidate(Cand, TryCand, Zone, RPTracker, TempTracker);
2582 if (TryCand.Reason != NoCand) {
2583 // Initialize resource delta if needed in case future heuristics query it.
2584 if (TryCand.ResDelta == SchedResourceDelta())
2585 TryCand.initResourceDelta(DAG, SchedModel);
2586 Cand.setBest(TryCand);
Andrew Trick11189f72013-04-05 00:31:29 +00002587 DEBUG(traceCandidate(Cand));
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002588 }
Andrew Trick7196a8f2012-05-10 21:06:16 +00002589 }
Andrew Trick3b87f622012-11-07 07:05:09 +00002590}
2591
2592static void tracePick(const ConvergingScheduler::SchedCandidate &Cand,
2593 bool IsTop) {
Andrew Trickbaedcd72013-04-13 06:07:49 +00002594 DEBUG(dbgs() << "Pick " << (IsTop ? "Top " : "Bot ")
Andrew Trick3b87f622012-11-07 07:05:09 +00002595 << ConvergingScheduler::getReasonStr(Cand.Reason) << '\n');
Andrew Trick7196a8f2012-05-10 21:06:16 +00002596}
2597
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002598/// Pick the best candidate node from either the top or bottom queue.
Andrew Trick3b87f622012-11-07 07:05:09 +00002599SUnit *ConvergingScheduler::pickNodeBidirectional(bool &IsTopNode) {
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002600 // Schedule as far as possible in the direction of no choice. This is most
2601 // efficient, but also provides the best heuristics for CriticalPSets.
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002602 if (SUnit *SU = Bot.pickOnlyChoice()) {
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002603 IsTopNode = false;
Andrew Trickfa989e72013-06-15 05:39:19 +00002604 DEBUG(dbgs() << "Pick Bot NOCAND\n");
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002605 return SU;
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002606 }
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002607 if (SUnit *SU = Top.pickOnlyChoice()) {
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002608 IsTopNode = true;
Andrew Trickfa989e72013-06-15 05:39:19 +00002609 DEBUG(dbgs() << "Pick Top NOCAND\n");
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002610 return SU;
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002611 }
Andrew Trick3b87f622012-11-07 07:05:09 +00002612 CandPolicy NoPolicy;
2613 SchedCandidate BotCand(NoPolicy);
2614 SchedCandidate TopCand(NoPolicy);
Andrew Trickfa989e72013-06-15 05:39:19 +00002615 Bot.setPolicy(BotCand.Policy, Top);
2616 Top.setPolicy(TopCand.Policy, Bot);
Andrew Trick3b87f622012-11-07 07:05:09 +00002617
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002618 // Prefer bottom scheduling when heuristics are silent.
Andrew Trick3b87f622012-11-07 07:05:09 +00002619 pickNodeFromQueue(Bot, DAG->getBotRPTracker(), BotCand);
2620 assert(BotCand.Reason != NoCand && "failed to find the first candidate");
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002621
2622 // If either Q has a single candidate that provides the least increase in
2623 // Excess pressure, we can immediately schedule from that Q.
2624 //
2625 // RegionCriticalPSets summarizes the pressure within the scheduled region and
2626 // affects picking from either Q. If scheduling in one direction must
2627 // increase pressure for one of the excess PSets, then schedule in that
2628 // direction first to provide more freedom in the other direction.
Andrew Tricke52d5022013-06-17 21:45:05 +00002629 if ((BotCand.Reason == RegExcess && !BotCand.isRepeat(RegExcess))
2630 || (BotCand.Reason == RegCritical
2631 && !BotCand.isRepeat(RegCritical)))
2632 {
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002633 IsTopNode = false;
Andrew Trick3b87f622012-11-07 07:05:09 +00002634 tracePick(BotCand, IsTopNode);
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002635 return BotCand.SU;
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002636 }
2637 // Check if the top Q has a better candidate.
Andrew Trick3b87f622012-11-07 07:05:09 +00002638 pickNodeFromQueue(Top, DAG->getTopRPTracker(), TopCand);
2639 assert(TopCand.Reason != NoCand && "failed to find the first candidate");
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002640
Andrew Tricke52d5022013-06-17 21:45:05 +00002641 // Choose the queue with the most important (lowest enum) reason.
Andrew Trick3b87f622012-11-07 07:05:09 +00002642 if (TopCand.Reason < BotCand.Reason) {
2643 IsTopNode = true;
2644 tracePick(TopCand, IsTopNode);
2645 return TopCand.SU;
2646 }
Andrew Tricke52d5022013-06-17 21:45:05 +00002647 // Otherwise prefer the bottom candidate, in node order if all else failed.
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002648 IsTopNode = false;
Andrew Trick3b87f622012-11-07 07:05:09 +00002649 tracePick(BotCand, IsTopNode);
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002650 return BotCand.SU;
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002651}
2652
2653/// Pick the best node to balance the schedule. Implements MachineSchedStrategy.
Andrew Trick7196a8f2012-05-10 21:06:16 +00002654SUnit *ConvergingScheduler::pickNode(bool &IsTopNode) {
2655 if (DAG->top() == DAG->bottom()) {
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002656 assert(Top.Available.empty() && Top.Pending.empty() &&
2657 Bot.Available.empty() && Bot.Pending.empty() && "ReadyQ garbage");
Andrew Trick7196a8f2012-05-10 21:06:16 +00002658 return NULL;
2659 }
Andrew Trick7196a8f2012-05-10 21:06:16 +00002660 SUnit *SU;
Andrew Trick30c6ec22012-10-08 18:53:53 +00002661 do {
2662 if (ForceTopDown) {
2663 SU = Top.pickOnlyChoice();
2664 if (!SU) {
Andrew Trick3b87f622012-11-07 07:05:09 +00002665 CandPolicy NoPolicy;
2666 SchedCandidate TopCand(NoPolicy);
2667 pickNodeFromQueue(Top, DAG->getTopRPTracker(), TopCand);
2668 assert(TopCand.Reason != NoCand && "failed to find the first candidate");
Andrew Trick30c6ec22012-10-08 18:53:53 +00002669 SU = TopCand.SU;
2670 }
2671 IsTopNode = true;
Andrew Trick8ddd9d52012-05-24 23:11:17 +00002672 }
Andrew Trick30c6ec22012-10-08 18:53:53 +00002673 else if (ForceBottomUp) {
2674 SU = Bot.pickOnlyChoice();
2675 if (!SU) {
Andrew Trick3b87f622012-11-07 07:05:09 +00002676 CandPolicy NoPolicy;
2677 SchedCandidate BotCand(NoPolicy);
2678 pickNodeFromQueue(Bot, DAG->getBotRPTracker(), BotCand);
2679 assert(BotCand.Reason != NoCand && "failed to find the first candidate");
Andrew Trick30c6ec22012-10-08 18:53:53 +00002680 SU = BotCand.SU;
2681 }
2682 IsTopNode = false;
Andrew Trick8ddd9d52012-05-24 23:11:17 +00002683 }
Andrew Trick30c6ec22012-10-08 18:53:53 +00002684 else {
Andrew Trick3b87f622012-11-07 07:05:09 +00002685 SU = pickNodeBidirectional(IsTopNode);
Andrew Trick30c6ec22012-10-08 18:53:53 +00002686 }
2687 } while (SU->isScheduled);
2688
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002689 if (SU->isTopReady())
2690 Top.removeReady(SU);
2691 if (SU->isBottomReady())
2692 Bot.removeReady(SU);
Andrew Trickc7a098f2012-05-25 02:02:39 +00002693
Andrew Trickbaedcd72013-04-13 06:07:49 +00002694 DEBUG(dbgs() << "Scheduling SU(" << SU->NodeNum << ") " << *SU->getInstr());
Andrew Trick7196a8f2012-05-10 21:06:16 +00002695 return SU;
2696}
2697
Andrew Trick4392f0f2013-04-13 06:07:40 +00002698void ConvergingScheduler::reschedulePhysRegCopies(SUnit *SU, bool isTop) {
2699
2700 MachineBasicBlock::iterator InsertPos = SU->getInstr();
2701 if (!isTop)
2702 ++InsertPos;
2703 SmallVectorImpl<SDep> &Deps = isTop ? SU->Preds : SU->Succs;
2704
2705 // Find already scheduled copies with a single physreg dependence and move
2706 // them just above the scheduled instruction.
2707 for (SmallVectorImpl<SDep>::iterator I = Deps.begin(), E = Deps.end();
2708 I != E; ++I) {
2709 if (I->getKind() != SDep::Data || !TRI->isPhysicalRegister(I->getReg()))
2710 continue;
2711 SUnit *DepSU = I->getSUnit();
2712 if (isTop ? DepSU->Succs.size() > 1 : DepSU->Preds.size() > 1)
2713 continue;
2714 MachineInstr *Copy = DepSU->getInstr();
2715 if (!Copy->isCopy())
2716 continue;
2717 DEBUG(dbgs() << " Rescheduling physreg copy ";
2718 I->getSUnit()->dump(DAG));
2719 DAG->moveInstruction(Copy, InsertPos);
2720 }
2721}
2722
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002723/// Update the scheduler's state after scheduling a node. This is the same node
2724/// that was just returned by pickNode(). However, ScheduleDAGMI needs to update
Andrew Trickb7e02892012-06-05 21:11:27 +00002725/// it's state based on the current cycle before MachineSchedStrategy does.
Andrew Trick4392f0f2013-04-13 06:07:40 +00002726///
2727/// FIXME: Eventually, we may bundle physreg copies rather than rescheduling
2728/// them here. See comments in biasPhysRegCopy.
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002729void ConvergingScheduler::schedNode(SUnit *SU, bool IsTopNode) {
Andrew Trickb7e02892012-06-05 21:11:27 +00002730 if (IsTopNode) {
Andrew Trickfa989e72013-06-15 05:39:19 +00002731 SU->TopReadyCycle = std::max(SU->TopReadyCycle, Top.CurrCycle);
Andrew Trick7f8c74c2012-06-29 03:23:22 +00002732 Top.bumpNode(SU);
Andrew Trick4392f0f2013-04-13 06:07:40 +00002733 if (SU->hasPhysRegUses)
2734 reschedulePhysRegCopies(SU, true);
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002735 }
Andrew Trickb7e02892012-06-05 21:11:27 +00002736 else {
Andrew Trickfa989e72013-06-15 05:39:19 +00002737 SU->BotReadyCycle = std::max(SU->BotReadyCycle, Bot.CurrCycle);
Andrew Trick7f8c74c2012-06-29 03:23:22 +00002738 Bot.bumpNode(SU);
Andrew Trick4392f0f2013-04-13 06:07:40 +00002739 if (SU->hasPhysRegDefs)
2740 reschedulePhysRegCopies(SU, false);
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002741 }
2742}
2743
Andrew Trick17d35e52012-03-14 04:00:41 +00002744/// Create the standard converging machine scheduler. This will be used as the
2745/// default scheduler if the target does not set a default.
2746static ScheduleDAGInstrs *createConvergingSched(MachineSchedContext *C) {
Benjamin Kramer689e0b42012-03-14 11:26:37 +00002747 assert((!ForceTopDown || !ForceBottomUp) &&
Andrew Trick17d35e52012-03-14 04:00:41 +00002748 "-misched-topdown incompatible with -misched-bottomup");
Andrew Trick9b5caaa2012-11-12 19:40:10 +00002749 ScheduleDAGMI *DAG = new ScheduleDAGMI(C, new ConvergingScheduler());
2750 // Register DAG post-processors.
Andrew Tricke38afe12013-04-24 15:54:43 +00002751 //
2752 // FIXME: extend the mutation API to allow earlier mutations to instantiate
2753 // data and pass it to later mutations. Have a single mutation that gathers
2754 // the interesting nodes in one pass.
Andrew Trick63a8d822013-06-15 04:49:46 +00002755 DAG->addMutation(new CopyConstrain(DAG->TII, DAG->TRI));
Andrew Trick9b5caaa2012-11-12 19:40:10 +00002756 if (EnableLoadCluster)
2757 DAG->addMutation(new LoadClusterMutation(DAG->TII, DAG->TRI));
Andrew Trick6996fd02012-11-12 19:52:20 +00002758 if (EnableMacroFusion)
2759 DAG->addMutation(new MacroFusion(DAG->TII));
Andrew Trick9b5caaa2012-11-12 19:40:10 +00002760 return DAG;
Andrew Trick42b7a712012-01-17 06:55:03 +00002761}
2762static MachineSchedRegistry
Andrew Trick17d35e52012-03-14 04:00:41 +00002763ConvergingSchedRegistry("converge", "Standard converging scheduler.",
2764 createConvergingSched);
Andrew Trick42b7a712012-01-17 06:55:03 +00002765
2766//===----------------------------------------------------------------------===//
Andrew Trick1e94e982012-10-15 18:02:27 +00002767// ILP Scheduler. Currently for experimental analysis of heuristics.
2768//===----------------------------------------------------------------------===//
2769
2770namespace {
2771/// \brief Order nodes by the ILP metric.
2772struct ILPOrder {
Andrew Trick178f7d02013-01-25 04:01:04 +00002773 const SchedDFSResult *DFSResult;
2774 const BitVector *ScheduledTrees;
Andrew Trick1e94e982012-10-15 18:02:27 +00002775 bool MaximizeILP;
2776
Andrew Trick178f7d02013-01-25 04:01:04 +00002777 ILPOrder(bool MaxILP): DFSResult(0), ScheduledTrees(0), MaximizeILP(MaxILP) {}
Andrew Trick1e94e982012-10-15 18:02:27 +00002778
2779 /// \brief Apply a less-than relation on node priority.
Andrew Trick8b1496c2012-11-28 05:13:28 +00002780 ///
2781 /// (Return true if A comes after B in the Q.)
Andrew Trick1e94e982012-10-15 18:02:27 +00002782 bool operator()(const SUnit *A, const SUnit *B) const {
Andrew Trick8b1496c2012-11-28 05:13:28 +00002783 unsigned SchedTreeA = DFSResult->getSubtreeID(A);
2784 unsigned SchedTreeB = DFSResult->getSubtreeID(B);
2785 if (SchedTreeA != SchedTreeB) {
2786 // Unscheduled trees have lower priority.
2787 if (ScheduledTrees->test(SchedTreeA) != ScheduledTrees->test(SchedTreeB))
2788 return ScheduledTrees->test(SchedTreeB);
2789
2790 // Trees with shallower connections have have lower priority.
2791 if (DFSResult->getSubtreeLevel(SchedTreeA)
2792 != DFSResult->getSubtreeLevel(SchedTreeB)) {
2793 return DFSResult->getSubtreeLevel(SchedTreeA)
2794 < DFSResult->getSubtreeLevel(SchedTreeB);
2795 }
2796 }
Andrew Trick1e94e982012-10-15 18:02:27 +00002797 if (MaximizeILP)
Andrew Trick8b1496c2012-11-28 05:13:28 +00002798 return DFSResult->getILP(A) < DFSResult->getILP(B);
Andrew Trick1e94e982012-10-15 18:02:27 +00002799 else
Andrew Trick8b1496c2012-11-28 05:13:28 +00002800 return DFSResult->getILP(A) > DFSResult->getILP(B);
Andrew Trick1e94e982012-10-15 18:02:27 +00002801 }
2802};
2803
2804/// \brief Schedule based on the ILP metric.
2805class ILPScheduler : public MachineSchedStrategy {
Andrew Trick8b1496c2012-11-28 05:13:28 +00002806 /// In case all subtrees are eventually connected to a common root through
2807 /// data dependence (e.g. reduction), place an upper limit on their size.
2808 ///
2809 /// FIXME: A subtree limit is generally good, but in the situation commented
2810 /// above, where multiple similar subtrees feed a common root, we should
2811 /// only split at a point where the resulting subtrees will be balanced.
2812 /// (a motivating test case must be found).
2813 static const unsigned SubtreeLimit = 16;
2814
Andrew Trick178f7d02013-01-25 04:01:04 +00002815 ScheduleDAGMI *DAG;
Andrew Trick1e94e982012-10-15 18:02:27 +00002816 ILPOrder Cmp;
2817
2818 std::vector<SUnit*> ReadyQ;
2819public:
Andrew Trick178f7d02013-01-25 04:01:04 +00002820 ILPScheduler(bool MaximizeILP): DAG(0), Cmp(MaximizeILP) {}
Andrew Trick1e94e982012-10-15 18:02:27 +00002821
Andrew Trick178f7d02013-01-25 04:01:04 +00002822 virtual void initialize(ScheduleDAGMI *dag) {
2823 DAG = dag;
Andrew Trick4e1fb182013-01-25 06:33:57 +00002824 DAG->computeDFSResult();
Andrew Trick178f7d02013-01-25 04:01:04 +00002825 Cmp.DFSResult = DAG->getDFSResult();
2826 Cmp.ScheduledTrees = &DAG->getScheduledTrees();
Andrew Trick1e94e982012-10-15 18:02:27 +00002827 ReadyQ.clear();
Andrew Trick1e94e982012-10-15 18:02:27 +00002828 }
2829
2830 virtual void registerRoots() {
Benjamin Kramer5175fd92012-11-29 14:36:26 +00002831 // Restore the heap in ReadyQ with the updated DFS results.
2832 std::make_heap(ReadyQ.begin(), ReadyQ.end(), Cmp);
Andrew Trick1e94e982012-10-15 18:02:27 +00002833 }
2834
2835 /// Implement MachineSchedStrategy interface.
2836 /// -----------------------------------------
2837
Andrew Trick8b1496c2012-11-28 05:13:28 +00002838 /// Callback to select the highest priority node from the ready Q.
Andrew Trick1e94e982012-10-15 18:02:27 +00002839 virtual SUnit *pickNode(bool &IsTopNode) {
2840 if (ReadyQ.empty()) return NULL;
Matt Arsenault26c417b2013-03-21 00:57:21 +00002841 std::pop_heap(ReadyQ.begin(), ReadyQ.end(), Cmp);
Andrew Trick1e94e982012-10-15 18:02:27 +00002842 SUnit *SU = ReadyQ.back();
2843 ReadyQ.pop_back();
2844 IsTopNode = false;
Andrew Trickbaedcd72013-04-13 06:07:49 +00002845 DEBUG(dbgs() << "Pick node " << "SU(" << SU->NodeNum << ") "
Andrew Trick178f7d02013-01-25 04:01:04 +00002846 << " ILP: " << DAG->getDFSResult()->getILP(SU)
2847 << " Tree: " << DAG->getDFSResult()->getSubtreeID(SU) << " @"
2848 << DAG->getDFSResult()->getSubtreeLevel(
Andrew Trickbaedcd72013-04-13 06:07:49 +00002849 DAG->getDFSResult()->getSubtreeID(SU)) << '\n'
2850 << "Scheduling " << *SU->getInstr());
Andrew Trick1e94e982012-10-15 18:02:27 +00002851 return SU;
2852 }
2853
Andrew Trick178f7d02013-01-25 04:01:04 +00002854 /// \brief Scheduler callback to notify that a new subtree is scheduled.
2855 virtual void scheduleTree(unsigned SubtreeID) {
2856 std::make_heap(ReadyQ.begin(), ReadyQ.end(), Cmp);
2857 }
2858
Andrew Trick8b1496c2012-11-28 05:13:28 +00002859 /// Callback after a node is scheduled. Mark a newly scheduled tree, notify
2860 /// DFSResults, and resort the priority Q.
2861 virtual void schedNode(SUnit *SU, bool IsTopNode) {
2862 assert(!IsTopNode && "SchedDFSResult needs bottom-up");
Andrew Trick8b1496c2012-11-28 05:13:28 +00002863 }
Andrew Trick1e94e982012-10-15 18:02:27 +00002864
2865 virtual void releaseTopNode(SUnit *) { /*only called for top roots*/ }
2866
2867 virtual void releaseBottomNode(SUnit *SU) {
2868 ReadyQ.push_back(SU);
2869 std::push_heap(ReadyQ.begin(), ReadyQ.end(), Cmp);
2870 }
2871};
2872} // namespace
2873
2874static ScheduleDAGInstrs *createILPMaxScheduler(MachineSchedContext *C) {
2875 return new ScheduleDAGMI(C, new ILPScheduler(true));
2876}
2877static ScheduleDAGInstrs *createILPMinScheduler(MachineSchedContext *C) {
2878 return new ScheduleDAGMI(C, new ILPScheduler(false));
2879}
2880static MachineSchedRegistry ILPMaxRegistry(
2881 "ilpmax", "Schedule bottom-up for max ILP", createILPMaxScheduler);
2882static MachineSchedRegistry ILPMinRegistry(
2883 "ilpmin", "Schedule bottom-up for min ILP", createILPMinScheduler);
2884
2885//===----------------------------------------------------------------------===//
Andrew Trick5edf2f02012-01-14 02:17:06 +00002886// Machine Instruction Shuffler for Correctness Testing
2887//===----------------------------------------------------------------------===//
2888
Andrew Trick96f678f2012-01-13 06:30:30 +00002889#ifndef NDEBUG
2890namespace {
Andrew Trick17d35e52012-03-14 04:00:41 +00002891/// Apply a less-than relation on the node order, which corresponds to the
2892/// instruction order prior to scheduling. IsReverse implements greater-than.
2893template<bool IsReverse>
2894struct SUnitOrder {
Andrew Trickc6cf11b2012-01-17 06:55:07 +00002895 bool operator()(SUnit *A, SUnit *B) const {
Andrew Trick17d35e52012-03-14 04:00:41 +00002896 if (IsReverse)
2897 return A->NodeNum > B->NodeNum;
2898 else
2899 return A->NodeNum < B->NodeNum;
Andrew Trickc6cf11b2012-01-17 06:55:07 +00002900 }
2901};
2902
Andrew Trick96f678f2012-01-13 06:30:30 +00002903/// Reorder instructions as much as possible.
Andrew Trick17d35e52012-03-14 04:00:41 +00002904class InstructionShuffler : public MachineSchedStrategy {
2905 bool IsAlternating;
2906 bool IsTopDown;
2907
2908 // Using a less-than relation (SUnitOrder<false>) for the TopQ priority
2909 // gives nodes with a higher number higher priority causing the latest
2910 // instructions to be scheduled first.
2911 PriorityQueue<SUnit*, std::vector<SUnit*>, SUnitOrder<false> >
2912 TopQ;
2913 // When scheduling bottom-up, use greater-than as the queue priority.
2914 PriorityQueue<SUnit*, std::vector<SUnit*>, SUnitOrder<true> >
2915 BottomQ;
Andrew Trick96f678f2012-01-13 06:30:30 +00002916public:
Andrew Trick17d35e52012-03-14 04:00:41 +00002917 InstructionShuffler(bool alternate, bool topdown)
2918 : IsAlternating(alternate), IsTopDown(topdown) {}
Andrew Trick96f678f2012-01-13 06:30:30 +00002919
Andrew Trick17d35e52012-03-14 04:00:41 +00002920 virtual void initialize(ScheduleDAGMI *) {
2921 TopQ.clear();
2922 BottomQ.clear();
2923 }
Andrew Trickc6cf11b2012-01-17 06:55:07 +00002924
Andrew Trick17d35e52012-03-14 04:00:41 +00002925 /// Implement MachineSchedStrategy interface.
2926 /// -----------------------------------------
2927
2928 virtual SUnit *pickNode(bool &IsTopNode) {
2929 SUnit *SU;
2930 if (IsTopDown) {
2931 do {
2932 if (TopQ.empty()) return NULL;
2933 SU = TopQ.top();
2934 TopQ.pop();
2935 } while (SU->isScheduled);
2936 IsTopNode = true;
2937 }
2938 else {
2939 do {
2940 if (BottomQ.empty()) return NULL;
2941 SU = BottomQ.top();
2942 BottomQ.pop();
2943 } while (SU->isScheduled);
2944 IsTopNode = false;
2945 }
2946 if (IsAlternating)
2947 IsTopDown = !IsTopDown;
Andrew Trickc6cf11b2012-01-17 06:55:07 +00002948 return SU;
2949 }
2950
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002951 virtual void schedNode(SUnit *SU, bool IsTopNode) {}
2952
Andrew Trick17d35e52012-03-14 04:00:41 +00002953 virtual void releaseTopNode(SUnit *SU) {
2954 TopQ.push(SU);
2955 }
2956 virtual void releaseBottomNode(SUnit *SU) {
2957 BottomQ.push(SU);
Andrew Trick96f678f2012-01-13 06:30:30 +00002958 }
2959};
2960} // namespace
2961
Andrew Trickc174eaf2012-03-08 01:41:12 +00002962static ScheduleDAGInstrs *createInstructionShuffler(MachineSchedContext *C) {
Andrew Trick17d35e52012-03-14 04:00:41 +00002963 bool Alternate = !ForceTopDown && !ForceBottomUp;
2964 bool TopDown = !ForceBottomUp;
Benjamin Kramer689e0b42012-03-14 11:26:37 +00002965 assert((TopDown || !ForceTopDown) &&
Andrew Trick17d35e52012-03-14 04:00:41 +00002966 "-misched-topdown incompatible with -misched-bottomup");
2967 return new ScheduleDAGMI(C, new InstructionShuffler(Alternate, TopDown));
Andrew Trick96f678f2012-01-13 06:30:30 +00002968}
Andrew Trick17d35e52012-03-14 04:00:41 +00002969static MachineSchedRegistry ShufflerRegistry(
2970 "shuffle", "Shuffle machine instructions alternating directions",
2971 createInstructionShuffler);
Andrew Trick96f678f2012-01-13 06:30:30 +00002972#endif // !NDEBUG
Andrew Trick30849792013-01-25 07:45:29 +00002973
2974//===----------------------------------------------------------------------===//
2975// GraphWriter support for ScheduleDAGMI.
2976//===----------------------------------------------------------------------===//
2977
2978#ifndef NDEBUG
2979namespace llvm {
2980
2981template<> struct GraphTraits<
2982 ScheduleDAGMI*> : public GraphTraits<ScheduleDAG*> {};
2983
2984template<>
2985struct DOTGraphTraits<ScheduleDAGMI*> : public DefaultDOTGraphTraits {
2986
2987 DOTGraphTraits (bool isSimple=false) : DefaultDOTGraphTraits(isSimple) {}
2988
2989 static std::string getGraphName(const ScheduleDAG *G) {
2990 return G->MF.getName();
2991 }
2992
2993 static bool renderGraphFromBottomUp() {
2994 return true;
2995 }
2996
2997 static bool isNodeHidden(const SUnit *Node) {
2998 return (Node->NumPreds > 10 || Node->NumSuccs > 10);
2999 }
3000
3001 static bool hasNodeAddressLabel(const SUnit *Node,
3002 const ScheduleDAG *Graph) {
3003 return false;
3004 }
3005
3006 /// If you want to override the dot attributes printed for a particular
3007 /// edge, override this method.
3008 static std::string getEdgeAttributes(const SUnit *Node,
3009 SUnitIterator EI,
3010 const ScheduleDAG *Graph) {
3011 if (EI.isArtificialDep())
3012 return "color=cyan,style=dashed";
3013 if (EI.isCtrlDep())
3014 return "color=blue,style=dashed";
3015 return "";
3016 }
3017
3018 static std::string getNodeLabel(const SUnit *SU, const ScheduleDAG *G) {
3019 std::string Str;
3020 raw_string_ostream SS(Str);
3021 SS << "SU(" << SU->NodeNum << ')';
3022 return SS.str();
3023 }
3024 static std::string getNodeDescription(const SUnit *SU, const ScheduleDAG *G) {
3025 return G->getGraphNodeLabel(SU);
3026 }
3027
3028 static std::string getNodeAttributes(const SUnit *N,
3029 const ScheduleDAG *Graph) {
3030 std::string Str("shape=Mrecord");
3031 const SchedDFSResult *DFS =
3032 static_cast<const ScheduleDAGMI*>(Graph)->getDFSResult();
3033 if (DFS) {
3034 Str += ",style=filled,fillcolor=\"#";
3035 Str += DOT::getColorString(DFS->getSubtreeID(N));
3036 Str += '"';
3037 }
3038 return Str;
3039 }
3040};
3041} // namespace llvm
3042#endif // NDEBUG
3043
3044/// viewGraph - Pop up a ghostview window with the reachable parts of the DAG
3045/// rendered using 'dot'.
3046///
3047void ScheduleDAGMI::viewGraph(const Twine &Name, const Twine &Title) {
3048#ifndef NDEBUG
3049 ViewGraph(this, Name, false, Title);
3050#else
3051 errs() << "ScheduleDAGMI::viewGraph is only available in debug builds on "
3052 << "systems with Graphviz or gv!\n";
3053#endif // NDEBUG
3054}
3055
3056/// Out-of-line implementation with no arguments is handy for gdb.
3057void ScheduleDAGMI::viewGraph() {
3058 viewGraph(getDAGName(), "Scheduling-Units Graph for " + getDAGName());
3059}