blob: 11a7596695560fecc3874d4a551b55e47afced98 [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000016#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000017#include "X86ISelLowering.h"
18#include "X86TargetMachine.h"
19#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000020#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000021#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000022#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000023#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000024#include "llvm/Function.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000025#include "llvm/Intrinsics.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000026#include "llvm/ADT/BitVector.h"
Evan Cheng30b37b52006-03-13 23:18:16 +000027#include "llvm/ADT/VectorExtras.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000028#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000029#include "llvm/CodeGen/MachineFunction.h"
30#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Chenga844bde2008-02-02 04:07:54 +000031#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000032#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000033#include "llvm/CodeGen/PseudoSourceValue.h"
Evan Chengef6ffb12006-01-31 03:14:29 +000034#include "llvm/Support/MathExtras.h"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +000035#include "llvm/Support/Debug.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000036#include "llvm/Support/ErrorHandling.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000037#include "llvm/Target/TargetOptions.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000038#include "llvm/ADT/SmallSet.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000039#include "llvm/ADT/StringExtras.h"
Mon P Wang3c81d352008-11-23 04:37:22 +000040#include "llvm/Support/CommandLine.h"
Torok Edwindac237e2009-07-08 20:53:28 +000041#include "llvm/Support/raw_ostream.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000042using namespace llvm;
43
Mon P Wang3c81d352008-11-23 04:37:22 +000044static cl::opt<bool>
Mon P Wang9f22a4a2008-11-24 02:10:43 +000045DisableMMX("disable-mmx", cl::Hidden, cl::desc("Disable use of MMX"));
Mon P Wang3c81d352008-11-23 04:37:22 +000046
Evan Cheng10e86422008-04-25 19:11:04 +000047// Forward declarations.
Nate Begeman9008ca62009-04-27 18:41:29 +000048static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, MVT VT, SDValue V1,
49 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000050
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +000051X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000052 : TargetLowering(TM) {
Evan Cheng559806f2006-01-27 08:10:46 +000053 Subtarget = &TM.getSubtarget<X86Subtarget>();
Dale Johannesenf1fc3a82007-09-23 14:52:20 +000054 X86ScalarSSEf64 = Subtarget->hasSSE2();
55 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +000056 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000057
Anton Korobeynikov2365f512007-07-14 14:06:15 +000058 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000059 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +000060
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000061 // Set up the TargetLowering object.
62
63 // X86 is weird, it always uses i8 for shift amounts and setcc results.
64 setShiftAmountType(MVT::i8);
Duncan Sands03228082008-11-23 15:47:28 +000065 setBooleanContents(ZeroOrOneBooleanContent);
Evan Cheng0b2afbd2006-01-25 09:15:17 +000066 setSchedulingPreference(SchedulingForRegPressure);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000067 setShiftAmountFlavor(Mask); // shl X, 32 == shl X, 0
Evan Cheng25ab6902006-09-08 06:48:29 +000068 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +000069
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000070 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +000071 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000072 setUseUnderscoreSetJmp(false);
73 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +000074 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000075 // MS runtime is weird: it exports _setjmp, but longjmp!
76 setUseUnderscoreSetJmp(true);
77 setUseUnderscoreLongJmp(false);
78 } else {
79 setUseUnderscoreSetJmp(true);
80 setUseUnderscoreLongJmp(true);
81 }
Scott Michelfdc40a02009-02-17 22:15:04 +000082
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000083 // Set up the register classes.
Evan Cheng069287d2006-05-16 07:21:53 +000084 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
85 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
86 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +000087 if (Subtarget->is64Bit())
88 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000089
Evan Cheng03294662008-10-14 21:26:46 +000090 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +000091
Scott Michelfdc40a02009-02-17 22:15:04 +000092 // We don't accept any truncstore of integer registers.
Chris Lattnerddf89562008-01-17 19:59:44 +000093 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
94 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
95 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
96 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
97 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
Evan Cheng7f042682008-10-15 02:05:31 +000098 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
99
100 // SETOEQ and SETUNE require checking two conditions.
101 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
102 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
103 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
104 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
105 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
106 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000107
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000108 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
109 // operation.
110 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
111 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
112 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000113
Evan Cheng25ab6902006-09-08 06:48:29 +0000114 if (Subtarget->is64Bit()) {
Evan Cheng6892f282006-01-17 02:32:49 +0000115 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000116 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Eli Friedman948e95a2009-05-23 09:59:16 +0000117 } else if (!UseSoftFloat) {
118 if (X86ScalarSSEf64) {
Dale Johannesen1c15bf52008-10-21 20:50:01 +0000119 // We have an impenetrably clever algorithm for ui64->double only.
120 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000121 }
Eli Friedman948e95a2009-05-23 09:59:16 +0000122 // We have an algorithm for SSE2, and we turn this into a 64-bit
123 // FILD for other targets.
124 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000125 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000126
127 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
128 // this operation.
129 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
130 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000131
Devang Patel6a784892009-06-05 18:48:29 +0000132 if (!UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000133 // SSE has no i16 to fp conversion, only i32
134 if (X86ScalarSSEf32) {
135 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
136 // f32 and f64 cases are Legal, f80 case is not
137 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
138 } else {
139 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
140 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
141 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000142 } else {
Bill Wendling105be5a2009-03-13 08:41:47 +0000143 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
144 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000145 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000146
Dale Johannesen73328d12007-09-19 23:55:34 +0000147 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
148 // are Legal, f80 is custom lowered.
149 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
150 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000151
Evan Cheng02568ff2006-01-30 22:13:22 +0000152 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
153 // this operation.
154 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
155 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
156
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000157 if (X86ScalarSSEf32) {
Evan Cheng02568ff2006-01-30 22:13:22 +0000158 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000159 // f32 and f64 cases are Legal, f80 case is not
160 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000161 } else {
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000162 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000163 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000164 }
165
166 // Handle FP_TO_UINT by promoting the destination to a larger signed
167 // conversion.
168 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
169 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
170 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
171
Evan Cheng25ab6902006-09-08 06:48:29 +0000172 if (Subtarget->is64Bit()) {
173 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000174 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Eli Friedman948e95a2009-05-23 09:59:16 +0000175 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000176 if (X86ScalarSSEf32 && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000177 // Expand FP_TO_UINT into a select.
178 // FIXME: We would like to use a Custom expander here eventually to do
179 // the optimal thing for SSE vs. the default expansion in the legalizer.
180 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
181 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000182 // With SSE3 we can use fisttpll to convert to a signed i64; without
183 // SSE, we're stuck with a fistpll.
184 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000185 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000186
Chris Lattner399610a2006-12-05 18:22:22 +0000187 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000188 if (!X86ScalarSSEf64) {
Chris Lattnerf3597a12006-12-05 18:45:06 +0000189 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
190 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
191 }
Chris Lattner21f66852005-12-23 05:15:23 +0000192
Dan Gohmanb00ee212008-02-18 19:34:53 +0000193 // Scalar integer divide and remainder are lowered to use operations that
194 // produce two results, to match the available instructions. This exposes
195 // the two-result form to trivial CSE, which is able to combine x/y and x%y
196 // into a single instruction.
197 //
198 // Scalar integer multiply-high is also lowered to use two-result
199 // operations, to match the available instructions. However, plain multiply
200 // (low) operations are left as Legal, as there are single-result
201 // instructions for this in x86. Using the two-result multiply instructions
202 // when both high and low results are needed must be arranged by dagcombine.
Dan Gohman525178c2007-10-08 18:33:35 +0000203 setOperationAction(ISD::MULHS , MVT::i8 , Expand);
204 setOperationAction(ISD::MULHU , MVT::i8 , Expand);
205 setOperationAction(ISD::SDIV , MVT::i8 , Expand);
206 setOperationAction(ISD::UDIV , MVT::i8 , Expand);
207 setOperationAction(ISD::SREM , MVT::i8 , Expand);
208 setOperationAction(ISD::UREM , MVT::i8 , Expand);
Dan Gohman525178c2007-10-08 18:33:35 +0000209 setOperationAction(ISD::MULHS , MVT::i16 , Expand);
210 setOperationAction(ISD::MULHU , MVT::i16 , Expand);
211 setOperationAction(ISD::SDIV , MVT::i16 , Expand);
212 setOperationAction(ISD::UDIV , MVT::i16 , Expand);
213 setOperationAction(ISD::SREM , MVT::i16 , Expand);
214 setOperationAction(ISD::UREM , MVT::i16 , Expand);
Dan Gohman525178c2007-10-08 18:33:35 +0000215 setOperationAction(ISD::MULHS , MVT::i32 , Expand);
216 setOperationAction(ISD::MULHU , MVT::i32 , Expand);
217 setOperationAction(ISD::SDIV , MVT::i32 , Expand);
218 setOperationAction(ISD::UDIV , MVT::i32 , Expand);
219 setOperationAction(ISD::SREM , MVT::i32 , Expand);
220 setOperationAction(ISD::UREM , MVT::i32 , Expand);
Dan Gohman525178c2007-10-08 18:33:35 +0000221 setOperationAction(ISD::MULHS , MVT::i64 , Expand);
222 setOperationAction(ISD::MULHU , MVT::i64 , Expand);
223 setOperationAction(ISD::SDIV , MVT::i64 , Expand);
224 setOperationAction(ISD::UDIV , MVT::i64 , Expand);
225 setOperationAction(ISD::SREM , MVT::i64 , Expand);
226 setOperationAction(ISD::UREM , MVT::i64 , Expand);
Dan Gohmana37c9f72007-09-25 18:23:27 +0000227
Evan Chengc35497f2006-10-30 08:02:39 +0000228 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000229 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
Nate Begeman750ac1b2006-02-01 07:19:44 +0000230 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
231 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000232 if (Subtarget->is64Bit())
Christopher Lambc59e5212007-08-10 21:48:46 +0000233 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
234 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
235 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000236 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
237 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
Chris Lattnerd1108222008-03-07 06:36:32 +0000238 setOperationAction(ISD::FREM , MVT::f32 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000239 setOperationAction(ISD::FREM , MVT::f64 , Expand);
Chris Lattnerd1108222008-03-07 06:36:32 +0000240 setOperationAction(ISD::FREM , MVT::f80 , Expand);
Dan Gohman1a024862008-01-31 00:41:03 +0000241 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000242
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000243 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
Evan Cheng18efe262007-12-14 02:13:44 +0000244 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
245 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000246 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
Evan Cheng18efe262007-12-14 02:13:44 +0000247 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
248 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000249 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
Evan Cheng18efe262007-12-14 02:13:44 +0000250 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
251 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000252 if (Subtarget->is64Bit()) {
253 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
Evan Cheng18efe262007-12-14 02:13:44 +0000254 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
255 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000256 }
257
Andrew Lenharthb873ff32005-11-20 21:41:10 +0000258 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
Nate Begemand88fc032006-01-14 03:14:10 +0000259 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000260
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000261 // These should be promoted to a larger select which is supported.
262 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
263 setOperationAction(ISD::SELECT , MVT::i8 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000264 // X86 wants to expand cmov itself.
Evan Cheng5298bcc2006-02-17 07:01:52 +0000265 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
266 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
267 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
268 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000269 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000270 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
271 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
272 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
273 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
274 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000275 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000276 if (Subtarget->is64Bit()) {
277 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
278 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
279 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000280 // X86 ret instruction may pop stack.
Evan Cheng5298bcc2006-02-17 07:01:52 +0000281 setOperationAction(ISD::RET , MVT::Other, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000282 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000283
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000284 // Darwin ABI issue.
Evan Cheng7ccced62006-02-18 00:15:05 +0000285 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
Nate Begeman37efe672006-04-22 18:53:45 +0000286 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000287 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +0000288 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000289 if (Subtarget->is64Bit())
290 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Bill Wendling056292f2008-09-16 21:48:12 +0000291 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000292 if (Subtarget->is64Bit()) {
293 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
294 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
295 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
Bill Wendling056292f2008-09-16 21:48:12 +0000296 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000297 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000298 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Evan Cheng5298bcc2006-02-17 07:01:52 +0000299 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
300 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
301 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000302 if (Subtarget->is64Bit()) {
303 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
304 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
305 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
306 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000307
Evan Chengd2cde682008-03-10 19:38:10 +0000308 if (Subtarget->hasSSE1())
309 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000310
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000311 if (!Subtarget->hasSSE2())
312 setOperationAction(ISD::MEMBARRIER , MVT::Other, Expand);
313
Mon P Wang63307c32008-05-05 19:05:59 +0000314 // Expand certain atomics
Dan Gohman0b1d4a72008-12-23 21:37:04 +0000315 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Custom);
316 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Custom);
317 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Custom);
318 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Custom);
Bill Wendling5bf1b4e2008-08-20 00:28:16 +0000319
Dan Gohman0b1d4a72008-12-23 21:37:04 +0000320 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Custom);
321 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Custom);
322 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Custom);
323 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000324
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000325 if (!Subtarget->is64Bit()) {
Dan Gohman0b1d4a72008-12-23 21:37:04 +0000326 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
327 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
328 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
329 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
330 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
331 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
332 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000333 }
334
Dan Gohman7f460202008-06-30 20:59:49 +0000335 // Use the default ISD::DBG_STOPPOINT, ISD::DECLARE expansion.
336 setOperationAction(ISD::DBG_STOPPOINT, MVT::Other, Expand);
Evan Cheng3c992d22006-03-07 02:02:57 +0000337 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000338 if (!Subtarget->isTargetDarwin() &&
339 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000340 !Subtarget->isTargetCygMing()) {
341 setOperationAction(ISD::DBG_LABEL, MVT::Other, Expand);
342 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
343 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000344
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000345 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
346 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
347 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
348 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
349 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000350 setExceptionPointerRegister(X86::RAX);
351 setExceptionSelectorRegister(X86::RDX);
352 } else {
353 setExceptionPointerRegister(X86::EAX);
354 setExceptionSelectorRegister(X86::EDX);
355 }
Anton Korobeynikov38252622007-09-03 00:36:06 +0000356 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000357 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
358
Duncan Sandsf7331b32007-09-11 14:10:23 +0000359 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000360
Chris Lattnerda68d302008-01-15 21:58:22 +0000361 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000362
Nate Begemanacc398c2006-01-25 18:21:52 +0000363 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
364 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Nate Begemanacc398c2006-01-25 18:21:52 +0000365 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000366 if (Subtarget->is64Bit()) {
367 setOperationAction(ISD::VAARG , MVT::Other, Custom);
Evan Chengae642192007-03-02 23:16:35 +0000368 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000369 } else {
370 setOperationAction(ISD::VAARG , MVT::Other, Expand);
Evan Chengae642192007-03-02 23:16:35 +0000371 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000372 }
Evan Chengae642192007-03-02 23:16:35 +0000373
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000374 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
Chris Lattnere1125522006-01-15 09:00:21 +0000375 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000376 if (Subtarget->is64Bit())
377 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000378 if (Subtarget->isTargetCygMing())
379 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
380 else
381 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000382
Evan Chengc7ce29b2009-02-13 22:36:38 +0000383 if (!UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000384 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000385 // Set up the FP register classes.
Evan Cheng5ee4ccc2006-01-12 08:27:59 +0000386 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
387 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000388
Evan Cheng223547a2006-01-31 22:28:30 +0000389 // Use ANDPD to simulate FABS.
390 setOperationAction(ISD::FABS , MVT::f64, Custom);
391 setOperationAction(ISD::FABS , MVT::f32, Custom);
392
393 // Use XORP to simulate FNEG.
394 setOperationAction(ISD::FNEG , MVT::f64, Custom);
395 setOperationAction(ISD::FNEG , MVT::f32, Custom);
396
Evan Cheng68c47cb2007-01-05 07:55:56 +0000397 // Use ANDPD and ORPD to simulate FCOPYSIGN.
398 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
399 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
400
Evan Chengd25e9e82006-02-02 00:28:23 +0000401 // We don't support sin/cos/fmod
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000402 setOperationAction(ISD::FSIN , MVT::f64, Expand);
403 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000404 setOperationAction(ISD::FSIN , MVT::f32, Expand);
405 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000406
Chris Lattnera54aa942006-01-29 06:26:08 +0000407 // Expand FP immediates into loads from the stack, except for the special
408 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000409 addLegalFPImmediate(APFloat(+0.0)); // xorpd
410 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Evan Chengc7ce29b2009-02-13 22:36:38 +0000411 } else if (!UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000412 // Use SSE for f32, x87 for f64.
413 // Set up the FP register classes.
414 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
415 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
416
417 // Use ANDPS to simulate FABS.
418 setOperationAction(ISD::FABS , MVT::f32, Custom);
419
420 // Use XORP to simulate FNEG.
421 setOperationAction(ISD::FNEG , MVT::f32, Custom);
422
423 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
424
425 // Use ANDPS and ORPS to simulate FCOPYSIGN.
426 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
427 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
428
429 // We don't support sin/cos/fmod
430 setOperationAction(ISD::FSIN , MVT::f32, Expand);
431 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000432
Nate Begemane1795842008-02-14 08:57:00 +0000433 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000434 addLegalFPImmediate(APFloat(+0.0f)); // xorps
435 addLegalFPImmediate(APFloat(+0.0)); // FLD0
436 addLegalFPImmediate(APFloat(+1.0)); // FLD1
437 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
438 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
439
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000440 if (!UnsafeFPMath) {
441 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
442 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
443 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000444 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000445 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000446 // Set up the FP register classes.
Dale Johannesen849f2142007-07-03 00:53:03 +0000447 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
448 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000449
Evan Cheng68c47cb2007-01-05 07:55:56 +0000450 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesen849f2142007-07-03 00:53:03 +0000451 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000452 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
453 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000454
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000455 if (!UnsafeFPMath) {
456 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
457 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
458 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000459 addLegalFPImmediate(APFloat(+0.0)); // FLD0
460 addLegalFPImmediate(APFloat(+1.0)); // FLD1
461 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
462 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000463 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
464 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
465 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
466 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000467 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000468
Dale Johannesen59a58732007-08-05 18:49:15 +0000469 // Long double always uses X87.
Evan Cheng92722532009-03-26 23:06:32 +0000470 if (!UseSoftFloat) {
Evan Chengc7ce29b2009-02-13 22:36:38 +0000471 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
472 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
473 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
474 {
475 bool ignored;
476 APFloat TmpFlt(+0.0);
477 TmpFlt.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
478 &ignored);
479 addLegalFPImmediate(TmpFlt); // FLD0
480 TmpFlt.changeSign();
481 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
482 APFloat TmpFlt2(+1.0);
483 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
484 &ignored);
485 addLegalFPImmediate(TmpFlt2); // FLD1
486 TmpFlt2.changeSign();
487 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
488 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000489
Evan Chengc7ce29b2009-02-13 22:36:38 +0000490 if (!UnsafeFPMath) {
491 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
492 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
493 }
Dale Johannesen2f429012007-09-26 21:10:55 +0000494 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000495
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000496 // Always use a library call for pow.
497 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
498 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
499 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
500
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000501 setOperationAction(ISD::FLOG, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000502 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000503 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000504 setOperationAction(ISD::FEXP, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000505 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
506
Mon P Wangf007a8b2008-11-06 05:31:54 +0000507 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000508 // (for widening) or expand (for scalarization). Then we will selectively
509 // turn on ones that can be effectively codegen'd.
Dan Gohmanfa0f77d2007-05-18 18:44:07 +0000510 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
511 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000512 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
513 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
514 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
515 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
516 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
517 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
518 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
519 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
520 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
521 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
522 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
523 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
524 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
Gabor Greif327ef032008-08-28 23:19:51 +0000525 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
526 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
Eli Friedman108b5192009-05-23 22:44:52 +0000527 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
Gabor Greif327ef032008-08-28 23:19:51 +0000528 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000529 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
530 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
531 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
532 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
533 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
534 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
535 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
536 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
537 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
538 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
539 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
540 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
541 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
542 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
543 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
544 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
545 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
546 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
547 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
548 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
549 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
550 setOperationAction(ISD::VSETCC, (MVT::SimpleValueType)VT, Expand);
Dale Johannesenfb0e1322008-09-10 17:31:40 +0000551 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
552 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
553 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
554 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
555 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
Eli Friedman23ef1052009-06-06 03:57:58 +0000556 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
557 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
558 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
559 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000560 }
561
Evan Chengc7ce29b2009-02-13 22:36:38 +0000562 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
563 // with -msoft-float, disable use of MMX as well.
Evan Cheng92722532009-03-26 23:06:32 +0000564 if (!UseSoftFloat && !DisableMMX && Subtarget->hasMMX()) {
Evan Cheng470a6ad2006-02-22 02:26:30 +0000565 addRegisterClass(MVT::v8i8, X86::VR64RegisterClass);
566 addRegisterClass(MVT::v4i16, X86::VR64RegisterClass);
567 addRegisterClass(MVT::v2i32, X86::VR64RegisterClass);
Dale Johannesena68f9012008-06-24 22:01:44 +0000568 addRegisterClass(MVT::v2f32, X86::VR64RegisterClass);
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000569 addRegisterClass(MVT::v1i64, X86::VR64RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000570
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000571 setOperationAction(ISD::ADD, MVT::v8i8, Legal);
572 setOperationAction(ISD::ADD, MVT::v4i16, Legal);
573 setOperationAction(ISD::ADD, MVT::v2i32, Legal);
Chris Lattner6c284d72007-04-12 04:14:49 +0000574 setOperationAction(ISD::ADD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000575
Bill Wendlingc1fb0472007-03-10 09:57:05 +0000576 setOperationAction(ISD::SUB, MVT::v8i8, Legal);
577 setOperationAction(ISD::SUB, MVT::v4i16, Legal);
578 setOperationAction(ISD::SUB, MVT::v2i32, Legal);
Dale Johannesen8d26e592007-10-30 01:18:38 +0000579 setOperationAction(ISD::SUB, MVT::v1i64, Legal);
Bill Wendlingc1fb0472007-03-10 09:57:05 +0000580
Bill Wendling74027e92007-03-15 21:24:36 +0000581 setOperationAction(ISD::MULHS, MVT::v4i16, Legal);
582 setOperationAction(ISD::MUL, MVT::v4i16, Legal);
583
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000584 setOperationAction(ISD::AND, MVT::v8i8, Promote);
Bill Wendlingab5b49d2007-03-26 08:03:33 +0000585 AddPromotedToType (ISD::AND, MVT::v8i8, MVT::v1i64);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000586 setOperationAction(ISD::AND, MVT::v4i16, Promote);
Bill Wendlingab5b49d2007-03-26 08:03:33 +0000587 AddPromotedToType (ISD::AND, MVT::v4i16, MVT::v1i64);
588 setOperationAction(ISD::AND, MVT::v2i32, Promote);
589 AddPromotedToType (ISD::AND, MVT::v2i32, MVT::v1i64);
590 setOperationAction(ISD::AND, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000591
592 setOperationAction(ISD::OR, MVT::v8i8, Promote);
Bill Wendlingab5b49d2007-03-26 08:03:33 +0000593 AddPromotedToType (ISD::OR, MVT::v8i8, MVT::v1i64);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000594 setOperationAction(ISD::OR, MVT::v4i16, Promote);
Bill Wendlingab5b49d2007-03-26 08:03:33 +0000595 AddPromotedToType (ISD::OR, MVT::v4i16, MVT::v1i64);
596 setOperationAction(ISD::OR, MVT::v2i32, Promote);
597 AddPromotedToType (ISD::OR, MVT::v2i32, MVT::v1i64);
598 setOperationAction(ISD::OR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000599
600 setOperationAction(ISD::XOR, MVT::v8i8, Promote);
Bill Wendlingab5b49d2007-03-26 08:03:33 +0000601 AddPromotedToType (ISD::XOR, MVT::v8i8, MVT::v1i64);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000602 setOperationAction(ISD::XOR, MVT::v4i16, Promote);
Bill Wendlingab5b49d2007-03-26 08:03:33 +0000603 AddPromotedToType (ISD::XOR, MVT::v4i16, MVT::v1i64);
604 setOperationAction(ISD::XOR, MVT::v2i32, Promote);
605 AddPromotedToType (ISD::XOR, MVT::v2i32, MVT::v1i64);
606 setOperationAction(ISD::XOR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000607
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000608 setOperationAction(ISD::LOAD, MVT::v8i8, Promote);
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000609 AddPromotedToType (ISD::LOAD, MVT::v8i8, MVT::v1i64);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000610 setOperationAction(ISD::LOAD, MVT::v4i16, Promote);
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000611 AddPromotedToType (ISD::LOAD, MVT::v4i16, MVT::v1i64);
612 setOperationAction(ISD::LOAD, MVT::v2i32, Promote);
613 AddPromotedToType (ISD::LOAD, MVT::v2i32, MVT::v1i64);
Dale Johannesena68f9012008-06-24 22:01:44 +0000614 setOperationAction(ISD::LOAD, MVT::v2f32, Promote);
615 AddPromotedToType (ISD::LOAD, MVT::v2f32, MVT::v1i64);
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000616 setOperationAction(ISD::LOAD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000617
Bill Wendlingccc44ad2007-03-27 20:22:40 +0000618 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Custom);
619 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Custom);
620 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Custom);
Dale Johannesena68f9012008-06-24 22:01:44 +0000621 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f32, Custom);
Bill Wendlingccc44ad2007-03-27 20:22:40 +0000622 setOperationAction(ISD::BUILD_VECTOR, MVT::v1i64, Custom);
Bill Wendlinga348c562007-03-22 18:42:45 +0000623
624 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i8, Custom);
625 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i16, Custom);
626 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i32, Custom);
Bill Wendlingccc44ad2007-03-27 20:22:40 +0000627 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v1i64, Custom);
Bill Wendling826f36f2007-03-28 00:57:11 +0000628
Evan Cheng52672b82008-07-22 18:39:19 +0000629 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2f32, Custom);
Bill Wendling826f36f2007-03-28 00:57:11 +0000630 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Custom);
631 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Custom);
Bill Wendling2f9bb1a2007-04-24 21:16:55 +0000632 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Custom);
Bill Wendling3180e202008-07-20 02:32:23 +0000633
634 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i16, Custom);
Mon P Wang9e5ecb82008-12-12 01:25:51 +0000635
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000636 setTruncStoreAction(MVT::v8i16, MVT::v8i8, Expand);
Mon P Wang9e5ecb82008-12-12 01:25:51 +0000637 setOperationAction(ISD::TRUNCATE, MVT::v8i8, Expand);
638 setOperationAction(ISD::SELECT, MVT::v8i8, Promote);
639 setOperationAction(ISD::SELECT, MVT::v4i16, Promote);
640 setOperationAction(ISD::SELECT, MVT::v2i32, Promote);
641 setOperationAction(ISD::SELECT, MVT::v1i64, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000642 }
643
Evan Cheng92722532009-03-26 23:06:32 +0000644 if (!UseSoftFloat && Subtarget->hasSSE1()) {
Evan Cheng470a6ad2006-02-22 02:26:30 +0000645 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
646
Evan Cheng6bdb3f62006-10-27 18:49:08 +0000647 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
648 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
649 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
650 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
Dan Gohman20382522007-07-10 00:05:58 +0000651 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
652 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000653 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
654 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
655 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
Evan Cheng11e15b32006-04-03 20:53:28 +0000656 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000657 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
Nate Begeman30a0de92008-07-17 16:51:19 +0000658 setOperationAction(ISD::VSETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000659 }
660
Evan Cheng92722532009-03-26 23:06:32 +0000661 if (!UseSoftFloat && Subtarget->hasSSE2()) {
Evan Cheng470a6ad2006-02-22 02:26:30 +0000662 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000663
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000664 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
665 // registers cannot be used even for integer operations.
Evan Cheng470a6ad2006-02-22 02:26:30 +0000666 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
667 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
668 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
669 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
670
Evan Chengf7c378e2006-04-10 07:23:14 +0000671 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
672 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
673 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
Evan Cheng37e88562007-03-12 22:58:52 +0000674 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
Mon P Wangaf9b9522008-12-18 21:42:19 +0000675 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000676 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
677 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
678 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
Evan Cheng37e88562007-03-12 22:58:52 +0000679 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
Evan Chengf9989842006-04-13 05:10:25 +0000680 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
Evan Cheng6bdb3f62006-10-27 18:49:08 +0000681 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
682 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
683 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
684 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
Dan Gohman20382522007-07-10 00:05:58 +0000685 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
686 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000687
Nate Begeman30a0de92008-07-17 16:51:19 +0000688 setOperationAction(ISD::VSETCC, MVT::v2f64, Custom);
689 setOperationAction(ISD::VSETCC, MVT::v16i8, Custom);
690 setOperationAction(ISD::VSETCC, MVT::v8i16, Custom);
691 setOperationAction(ISD::VSETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000692
Evan Chengf7c378e2006-04-10 07:23:14 +0000693 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
694 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
Evan Chengb067a1e2006-03-31 19:22:53 +0000695 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
Evan Cheng5edb8d22006-04-17 22:04:06 +0000696 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
Evan Cheng5edb8d22006-04-17 22:04:06 +0000697 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000698
Evan Cheng2c3ae372006-04-12 21:21:57 +0000699 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000700 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
701 MVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000702 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000703 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000704 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000705 // Do not attempt to custom lower non-128-bit vectors
706 if (!VT.is128BitVector())
707 continue;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000708 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
709 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
710 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000711 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000712
Evan Cheng2c3ae372006-04-12 21:21:57 +0000713 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
714 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
715 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
716 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000717 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000718 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000719
Nate Begemancdd1eec2008-02-12 22:51:28 +0000720 if (Subtarget->is64Bit()) {
721 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
Dale Johannesen25f1d082007-10-31 00:32:36 +0000722 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000723 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000724
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000725 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
David Greene9b9838d2009-06-29 16:47:10 +0000726 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
727 MVT VT = (MVT::SimpleValueType)i;
728
729 // Do not attempt to promote non-128-bit vectors
730 if (!VT.is128BitVector()) {
731 continue;
732 }
733 setOperationAction(ISD::AND, VT, Promote);
734 AddPromotedToType (ISD::AND, VT, MVT::v2i64);
735 setOperationAction(ISD::OR, VT, Promote);
736 AddPromotedToType (ISD::OR, VT, MVT::v2i64);
737 setOperationAction(ISD::XOR, VT, Promote);
738 AddPromotedToType (ISD::XOR, VT, MVT::v2i64);
739 setOperationAction(ISD::LOAD, VT, Promote);
740 AddPromotedToType (ISD::LOAD, VT, MVT::v2i64);
741 setOperationAction(ISD::SELECT, VT, Promote);
742 AddPromotedToType (ISD::SELECT, VT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000743 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000744
Chris Lattnerddf89562008-01-17 19:59:44 +0000745 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000746
Evan Cheng2c3ae372006-04-12 21:21:57 +0000747 // Custom lower v2i64 and v2f64 selects.
748 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
Evan Cheng91b740d2006-04-12 17:12:36 +0000749 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
Evan Chengf7c378e2006-04-10 07:23:14 +0000750 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000751 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000752
Eli Friedman23ef1052009-06-06 03:57:58 +0000753 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
754 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
755 if (!DisableMMX && Subtarget->hasMMX()) {
756 setOperationAction(ISD::FP_TO_SINT, MVT::v2i32, Custom);
757 setOperationAction(ISD::SINT_TO_FP, MVT::v2i32, Custom);
758 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000759 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000760
Nate Begeman14d12ca2008-02-11 04:19:36 +0000761 if (Subtarget->hasSSE41()) {
762 // FIXME: Do we need to handle scalar-to-vector here?
763 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
764
765 // i8 and i16 vectors are custom , because the source register and source
766 // source memory operand types are not the same width. f32 vectors are
767 // custom since the immediate controlling the insert encodes additional
768 // information.
769 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
770 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
Mon P Wangf0fcdd82009-01-15 21:10:20 +0000771 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000772 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
773
774 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
775 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
Mon P Wangf0fcdd82009-01-15 21:10:20 +0000776 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
Evan Cheng62a3f152008-03-24 21:52:23 +0000777 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000778
779 if (Subtarget->is64Bit()) {
Nate Begemancdd1eec2008-02-12 22:51:28 +0000780 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Legal);
781 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000782 }
783 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000784
Nate Begeman30a0de92008-07-17 16:51:19 +0000785 if (Subtarget->hasSSE42()) {
786 setOperationAction(ISD::VSETCC, MVT::v2i64, Custom);
787 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000788
David Greene9b9838d2009-06-29 16:47:10 +0000789 if (!UseSoftFloat && Subtarget->hasAVX()) {
David Greened94c1012009-06-29 22:50:51 +0000790 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
791 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
792 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
793 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
794
David Greene9b9838d2009-06-29 16:47:10 +0000795 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
796 setOperationAction(ISD::LOAD, MVT::v8i32, Legal);
797 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
798 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
799 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
800 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
801 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
802 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
803 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
804 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
805 //setOperationAction(ISD::BUILD_VECTOR, MVT::v8f32, Custom);
806 //setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8f32, Custom);
807 //setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8f32, Custom);
808 //setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
809 //setOperationAction(ISD::VSETCC, MVT::v8f32, Custom);
810
811 // Operations to consider commented out -v16i16 v32i8
812 //setOperationAction(ISD::ADD, MVT::v16i16, Legal);
813 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
814 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
815 //setOperationAction(ISD::SUB, MVT::v32i8, Legal);
816 //setOperationAction(ISD::SUB, MVT::v16i16, Legal);
817 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
818 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
819 //setOperationAction(ISD::MUL, MVT::v16i16, Legal);
820 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
821 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
822 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
823 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
824 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
825 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
826
827 setOperationAction(ISD::VSETCC, MVT::v4f64, Custom);
828 // setOperationAction(ISD::VSETCC, MVT::v32i8, Custom);
829 // setOperationAction(ISD::VSETCC, MVT::v16i16, Custom);
830 setOperationAction(ISD::VSETCC, MVT::v8i32, Custom);
831
832 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v32i8, Custom);
833 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i16, Custom);
834 // setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i16, Custom);
835 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i32, Custom);
836 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8f32, Custom);
837
838 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f64, Custom);
839 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i64, Custom);
840 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f64, Custom);
841 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i64, Custom);
842 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f64, Custom);
843 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f64, Custom);
844
845#if 0
846 // Not sure we want to do this since there are no 256-bit integer
847 // operations in AVX
848
849 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
850 // This includes 256-bit vectors
851 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; ++i) {
852 MVT VT = (MVT::SimpleValueType)i;
853
854 // Do not attempt to custom lower non-power-of-2 vectors
855 if (!isPowerOf2_32(VT.getVectorNumElements()))
856 continue;
857
858 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
859 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
860 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
861 }
862
863 if (Subtarget->is64Bit()) {
864 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i64, Custom);
865 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i64, Custom);
866 }
867#endif
868
869#if 0
870 // Not sure we want to do this since there are no 256-bit integer
871 // operations in AVX
872
873 // Promote v32i8, v16i16, v8i32 load, select, and, or, xor to v4i64.
874 // Including 256-bit vectors
875 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; i++) {
876 MVT VT = (MVT::SimpleValueType)i;
877
878 if (!VT.is256BitVector()) {
879 continue;
880 }
881 setOperationAction(ISD::AND, VT, Promote);
882 AddPromotedToType (ISD::AND, VT, MVT::v4i64);
883 setOperationAction(ISD::OR, VT, Promote);
884 AddPromotedToType (ISD::OR, VT, MVT::v4i64);
885 setOperationAction(ISD::XOR, VT, Promote);
886 AddPromotedToType (ISD::XOR, VT, MVT::v4i64);
887 setOperationAction(ISD::LOAD, VT, Promote);
888 AddPromotedToType (ISD::LOAD, VT, MVT::v4i64);
889 setOperationAction(ISD::SELECT, VT, Promote);
890 AddPromotedToType (ISD::SELECT, VT, MVT::v4i64);
891 }
892
893 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
894#endif
895 }
896
Evan Cheng6be2c582006-04-05 23:38:46 +0000897 // We want to custom lower some of our intrinsics.
898 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
899
Bill Wendling74c37652008-12-09 22:08:41 +0000900 // Add/Sub/Mul with overflow operations are custom lowered.
Bill Wendling41ea7e72008-11-24 19:21:46 +0000901 setOperationAction(ISD::SADDO, MVT::i32, Custom);
902 setOperationAction(ISD::SADDO, MVT::i64, Custom);
903 setOperationAction(ISD::UADDO, MVT::i32, Custom);
904 setOperationAction(ISD::UADDO, MVT::i64, Custom);
Bill Wendling74c37652008-12-09 22:08:41 +0000905 setOperationAction(ISD::SSUBO, MVT::i32, Custom);
906 setOperationAction(ISD::SSUBO, MVT::i64, Custom);
907 setOperationAction(ISD::USUBO, MVT::i32, Custom);
908 setOperationAction(ISD::USUBO, MVT::i64, Custom);
909 setOperationAction(ISD::SMULO, MVT::i32, Custom);
910 setOperationAction(ISD::SMULO, MVT::i64, Custom);
Bill Wendling41ea7e72008-11-24 19:21:46 +0000911
Evan Chengd54f2d52009-03-31 19:38:51 +0000912 if (!Subtarget->is64Bit()) {
913 // These libcalls are not available in 32-bit.
914 setLibcallName(RTLIB::SHL_I128, 0);
915 setLibcallName(RTLIB::SRL_I128, 0);
916 setLibcallName(RTLIB::SRA_I128, 0);
917 }
918
Evan Cheng206ee9d2006-07-07 08:33:52 +0000919 // We have target-specific dag combine patterns for the following nodes:
920 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Evan Chengd880b972008-05-09 21:53:03 +0000921 setTargetDAGCombine(ISD::BUILD_VECTOR);
Chris Lattner83e6c992006-10-04 06:57:07 +0000922 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +0000923 setTargetDAGCombine(ISD::SHL);
924 setTargetDAGCombine(ISD::SRA);
925 setTargetDAGCombine(ISD::SRL);
Chris Lattner149a4e52008-02-22 02:09:43 +0000926 setTargetDAGCombine(ISD::STORE);
Owen Anderson99177002009-06-29 18:04:45 +0000927 setTargetDAGCombine(ISD::MEMBARRIER);
Evan Cheng0b0cd912009-03-28 05:57:29 +0000928 if (Subtarget->is64Bit())
929 setTargetDAGCombine(ISD::MUL);
Evan Cheng206ee9d2006-07-07 08:33:52 +0000930
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000931 computeRegisterProperties();
932
Evan Cheng87ed7162006-02-14 08:25:08 +0000933 // FIXME: These should be based on subtarget info. Plus, the values should
934 // be smaller when we are in optimizing for size mode.
Dan Gohman87060f52008-06-30 21:00:56 +0000935 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
936 maxStoresPerMemcpy = 16; // For @llvm.memcpy -> sequence of stores
937 maxStoresPerMemmove = 3; // For @llvm.memmove -> sequence of stores
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000938 allowUnalignedMemoryAccesses = true; // x86 supports it!
Evan Chengfb8075d2008-02-28 00:43:03 +0000939 setPrefLoopAlignment(16);
Evan Cheng6ebf7bc2009-05-13 21:42:09 +0000940 benefitFromCodePlacementOpt = true;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000941}
942
Scott Michel5b8f82e2008-03-10 15:42:14 +0000943
Duncan Sands5480c042009-01-01 15:52:00 +0000944MVT X86TargetLowering::getSetCCResultType(MVT VT) const {
Scott Michel5b8f82e2008-03-10 15:42:14 +0000945 return MVT::i8;
946}
947
948
Evan Cheng29286502008-01-23 23:17:41 +0000949/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
950/// the desired ByVal argument alignment.
951static void getMaxByValAlign(const Type *Ty, unsigned &MaxAlign) {
952 if (MaxAlign == 16)
953 return;
954 if (const VectorType *VTy = dyn_cast<VectorType>(Ty)) {
955 if (VTy->getBitWidth() == 128)
956 MaxAlign = 16;
Evan Cheng29286502008-01-23 23:17:41 +0000957 } else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
958 unsigned EltAlign = 0;
959 getMaxByValAlign(ATy->getElementType(), EltAlign);
960 if (EltAlign > MaxAlign)
961 MaxAlign = EltAlign;
962 } else if (const StructType *STy = dyn_cast<StructType>(Ty)) {
963 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
964 unsigned EltAlign = 0;
965 getMaxByValAlign(STy->getElementType(i), EltAlign);
966 if (EltAlign > MaxAlign)
967 MaxAlign = EltAlign;
968 if (MaxAlign == 16)
969 break;
970 }
971 }
972 return;
973}
974
975/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
976/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +0000977/// that contain SSE vectors are placed at 16-byte boundaries while the rest
978/// are at 4-byte boundaries.
Evan Cheng29286502008-01-23 23:17:41 +0000979unsigned X86TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +0000980 if (Subtarget->is64Bit()) {
981 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000982 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +0000983 if (TyAlign > 8)
984 return TyAlign;
985 return 8;
986 }
987
Evan Cheng29286502008-01-23 23:17:41 +0000988 unsigned Align = 4;
Dale Johannesen0c191872008-02-08 19:48:20 +0000989 if (Subtarget->hasSSE1())
990 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +0000991 return Align;
992}
Chris Lattner2b02a442007-02-25 08:29:00 +0000993
Evan Chengf0df0312008-05-15 08:39:06 +0000994/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Cheng0ef8de32008-05-15 22:13:02 +0000995/// and store operations as a result of memset, memcpy, and memmove
996/// lowering. It returns MVT::iAny if SelectionDAG should be responsible for
Evan Chengf0df0312008-05-15 08:39:06 +0000997/// determining it.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000998MVT
Evan Chengf0df0312008-05-15 08:39:06 +0000999X86TargetLowering::getOptimalMemOpType(uint64_t Size, unsigned Align,
Devang Patel578efa92009-06-05 21:57:13 +00001000 bool isSrcConst, bool isSrcStr,
1001 SelectionDAG &DAG) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001002 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1003 // linux. This is because the stack realignment code can't handle certain
1004 // cases like PR2962. This should be removed when PR2962 is fixed.
Devang Patel578efa92009-06-05 21:57:13 +00001005 const Function *F = DAG.getMachineFunction().getFunction();
1006 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
1007 if (!NoImplicitFloatOps && Subtarget->getStackAlignment() >= 16) {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001008 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE2() && Size >= 16)
1009 return MVT::v4i32;
1010 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE1() && Size >= 16)
1011 return MVT::v4f32;
1012 }
Evan Chengf0df0312008-05-15 08:39:06 +00001013 if (Subtarget->is64Bit() && Size >= 8)
1014 return MVT::i64;
1015 return MVT::i32;
1016}
1017
Evan Chengcc415862007-11-09 01:32:10 +00001018/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1019/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001020SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Evan Chengcc415862007-11-09 01:32:10 +00001021 SelectionDAG &DAG) const {
1022 if (usesGlobalOffsetTable())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001023 return DAG.getGLOBAL_OFFSET_TABLE(getPointerTy());
Chris Lattnere4df7562009-07-09 03:15:51 +00001024 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001025 // This doesn't have DebugLoc associated with it, but is not really the
1026 // same as a Register.
1027 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc::getUnknownLoc(),
1028 getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001029 return Table;
1030}
1031
Bill Wendlingb4202b82009-07-01 18:50:55 +00001032/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +00001033unsigned X86TargetLowering::getFunctionAlignment(const Function *F) const {
1034 return F->hasFnAttr(Attribute::OptimizeForSize) ? 1 : 4;
1035}
1036
Chris Lattner2b02a442007-02-25 08:29:00 +00001037//===----------------------------------------------------------------------===//
1038// Return Value Calling Convention Implementation
1039//===----------------------------------------------------------------------===//
1040
Chris Lattner59ed56b2007-02-28 04:55:35 +00001041#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001042
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001043/// LowerRET - Lower an ISD::RET node.
Dan Gohman475871a2008-07-27 21:46:04 +00001044SDValue X86TargetLowering::LowerRET(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001045 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001046 assert((Op.getNumOperands() & 1) == 1 && "ISD::RET should have odd # args");
Scott Michelfdc40a02009-02-17 22:15:04 +00001047
Chris Lattner9774c912007-02-27 05:28:59 +00001048 SmallVector<CCValAssign, 16> RVLocs;
1049 unsigned CC = DAG.getMachineFunction().getFunction()->getCallingConv();
Chris Lattner52387be2007-06-19 00:13:10 +00001050 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
Owen Andersond1474d02009-07-09 17:57:24 +00001051 CCState CCInfo(CC, isVarArg, getTargetMachine(), RVLocs, DAG.getContext());
Gabor Greifba36cb52008-08-28 21:40:38 +00001052 CCInfo.AnalyzeReturn(Op.getNode(), RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001053
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001054 // If this is the first return lowered for this function, add the regs to the
1055 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00001056 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Chris Lattner9774c912007-02-27 05:28:59 +00001057 for (unsigned i = 0; i != RVLocs.size(); ++i)
1058 if (RVLocs[i].isRegLoc())
Chris Lattner84bc5422007-12-31 04:13:23 +00001059 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001060 }
Dan Gohman475871a2008-07-27 21:46:04 +00001061 SDValue Chain = Op.getOperand(0);
Scott Michelfdc40a02009-02-17 22:15:04 +00001062
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001063 // Handle tail call return.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001064 Chain = GetPossiblePreceedingTailCall(Chain, X86ISD::TAILCALL);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001065 if (Chain.getOpcode() == X86ISD::TAILCALL) {
Dan Gohman475871a2008-07-27 21:46:04 +00001066 SDValue TailCall = Chain;
1067 SDValue TargetAddress = TailCall.getOperand(1);
1068 SDValue StackAdjustment = TailCall.getOperand(2);
Chris Lattnerb4a6eaa2008-01-16 05:52:18 +00001069 assert(((TargetAddress.getOpcode() == ISD::Register &&
Arnold Schwaighofer290ae032008-09-22 14:50:07 +00001070 (cast<RegisterSDNode>(TargetAddress)->getReg() == X86::EAX ||
Arnold Schwaighoferbbd8c332009-06-12 16:26:57 +00001071 cast<RegisterSDNode>(TargetAddress)->getReg() == X86::R11)) ||
Bill Wendling056292f2008-09-16 21:48:12 +00001072 TargetAddress.getOpcode() == ISD::TargetExternalSymbol ||
Scott Michelfdc40a02009-02-17 22:15:04 +00001073 TargetAddress.getOpcode() == ISD::TargetGlobalAddress) &&
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001074 "Expecting an global address, external symbol, or register");
Chris Lattnerb4a6eaa2008-01-16 05:52:18 +00001075 assert(StackAdjustment.getOpcode() == ISD::Constant &&
1076 "Expecting a const value");
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001077
Dan Gohman475871a2008-07-27 21:46:04 +00001078 SmallVector<SDValue,8> Operands;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001079 Operands.push_back(Chain.getOperand(0));
1080 Operands.push_back(TargetAddress);
1081 Operands.push_back(StackAdjustment);
1082 // Copy registers used by the call. Last operand is a flag so it is not
1083 // copied.
Arnold Schwaighofer448175f2007-10-16 09:05:00 +00001084 for (unsigned i=3; i < TailCall.getNumOperands()-1; i++) {
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001085 Operands.push_back(Chain.getOperand(i));
1086 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001087 return DAG.getNode(X86ISD::TC_RETURN, dl, MVT::Other, &Operands[0],
Arnold Schwaighofer448175f2007-10-16 09:05:00 +00001088 Operands.size());
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001089 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001090
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001091 // Regular return.
Dan Gohman475871a2008-07-27 21:46:04 +00001092 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001093
Dan Gohman475871a2008-07-27 21:46:04 +00001094 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001095 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1096 // Operand #1 = Bytes To Pop
1097 RetOps.push_back(DAG.getConstant(getBytesToPopOnReturn(), MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001098
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001099 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001100 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1101 CCValAssign &VA = RVLocs[i];
1102 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohman475871a2008-07-27 21:46:04 +00001103 SDValue ValToCopy = Op.getOperand(i*2+1);
Scott Michelfdc40a02009-02-17 22:15:04 +00001104
Chris Lattner447ff682008-03-11 03:23:40 +00001105 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1106 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001107 if (VA.getLocReg() == X86::ST0 ||
1108 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001109 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1110 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001111 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Dale Johannesenace16102009-02-03 19:33:06 +00001112 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001113 RetOps.push_back(ValToCopy);
1114 // Don't emit a copytoreg.
1115 continue;
1116 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001117
Evan Cheng242b38b2009-02-23 09:03:22 +00001118 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1119 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001120 if (Subtarget->is64Bit()) {
1121 MVT ValVT = ValToCopy.getValueType();
Evan Cheng242b38b2009-02-23 09:03:22 +00001122 if (ValVT.isVector() && ValVT.getSizeInBits() == 64) {
Evan Cheng6140a8b2009-02-22 08:05:12 +00001123 ValToCopy = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001124 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1)
1125 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, ValToCopy);
1126 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001127 }
1128
Dale Johannesendd64c412009-02-04 00:33:20 +00001129 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001130 Flag = Chain.getValue(1);
1131 }
Dan Gohman61a92132008-04-21 23:59:07 +00001132
1133 // The x86-64 ABI for returning structs by value requires that we copy
1134 // the sret argument into %rax for the return. We saved the argument into
1135 // a virtual register in the entry block, so now we copy the value out
1136 // and into %rax.
1137 if (Subtarget->is64Bit() &&
1138 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1139 MachineFunction &MF = DAG.getMachineFunction();
1140 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1141 unsigned Reg = FuncInfo->getSRetReturnReg();
1142 if (!Reg) {
1143 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
1144 FuncInfo->setSRetReturnReg(Reg);
1145 }
Dale Johannesendd64c412009-02-04 00:33:20 +00001146 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001147
Dale Johannesendd64c412009-02-04 00:33:20 +00001148 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001149 Flag = Chain.getValue(1);
1150 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001151
Chris Lattner447ff682008-03-11 03:23:40 +00001152 RetOps[0] = Chain; // Update chain.
1153
1154 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001155 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001156 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001157
1158 return DAG.getNode(X86ISD::RET_FLAG, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00001159 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001160}
1161
1162
Chris Lattner3085e152007-02-25 08:59:22 +00001163/// LowerCallResult - Lower the result values of an ISD::CALL into the
1164/// appropriate copies out of appropriate physical registers. This assumes that
1165/// Chain/InFlag are the input chain/flag to use, and that TheCall is the call
1166/// being lowered. The returns a SDNode with the same number of values as the
1167/// ISD::CALL.
1168SDNode *X86TargetLowering::
Scott Michelfdc40a02009-02-17 22:15:04 +00001169LowerCallResult(SDValue Chain, SDValue InFlag, CallSDNode *TheCall,
Chris Lattner3085e152007-02-25 08:59:22 +00001170 unsigned CallingConv, SelectionDAG &DAG) {
Dale Johannesenace16102009-02-03 19:33:06 +00001171
Scott Michelfdc40a02009-02-17 22:15:04 +00001172 DebugLoc dl = TheCall->getDebugLoc();
Chris Lattnere32bbf62007-02-28 07:09:55 +00001173 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001174 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman095cc292008-09-13 01:54:27 +00001175 bool isVarArg = TheCall->isVarArg();
Torok Edwin3f142c32009-02-01 18:15:56 +00001176 bool Is64Bit = Subtarget->is64Bit();
Owen Andersond1474d02009-07-09 17:57:24 +00001177 CCState CCInfo(CallingConv, isVarArg, getTargetMachine(),
1178 RVLocs, DAG.getContext());
Chris Lattnere32bbf62007-02-28 07:09:55 +00001179 CCInfo.AnalyzeCallResult(TheCall, RetCC_X86);
1180
Dan Gohman475871a2008-07-27 21:46:04 +00001181 SmallVector<SDValue, 8> ResultVals;
Scott Michelfdc40a02009-02-17 22:15:04 +00001182
Chris Lattner3085e152007-02-25 08:59:22 +00001183 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001184 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001185 CCValAssign &VA = RVLocs[i];
1186 MVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001187
Torok Edwin3f142c32009-02-01 18:15:56 +00001188 // If this is x86-64, and we disabled SSE, we can't return FP values
Scott Michelfdc40a02009-02-17 22:15:04 +00001189 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001190 ((Is64Bit || TheCall->isInreg()) && !Subtarget->hasSSE1())) {
Torok Edwin804e0fe2009-07-08 19:04:27 +00001191 llvm_report_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001192 }
1193
Chris Lattner8e6da152008-03-10 21:08:41 +00001194 // If this is a call to a function that returns an fp value on the floating
1195 // point stack, but where we prefer to use the value in xmm registers, copy
1196 // it out as F80 and use a truncate to move it from fp stack reg to xmm reg.
Dan Gohman37eed792009-02-04 17:28:58 +00001197 if ((VA.getLocReg() == X86::ST0 ||
1198 VA.getLocReg() == X86::ST1) &&
1199 isScalarFPTypeInSSEReg(VA.getValVT())) {
Chris Lattner8e6da152008-03-10 21:08:41 +00001200 CopyVT = MVT::f80;
Chris Lattner3085e152007-02-25 08:59:22 +00001201 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001202
Evan Cheng79fb3b42009-02-20 20:43:02 +00001203 SDValue Val;
1204 if (Is64Bit && CopyVT.isVector() && CopyVT.getSizeInBits() == 64) {
Evan Cheng242b38b2009-02-23 09:03:22 +00001205 // For x86-64, MMX values are returned in XMM0 / XMM1 except for v1i64.
1206 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
1207 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1208 MVT::v2i64, InFlag).getValue(1);
1209 Val = Chain.getValue(0);
1210 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1211 Val, DAG.getConstant(0, MVT::i64));
1212 } else {
1213 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1214 MVT::i64, InFlag).getValue(1);
1215 Val = Chain.getValue(0);
1216 }
Evan Cheng79fb3b42009-02-20 20:43:02 +00001217 Val = DAG.getNode(ISD::BIT_CONVERT, dl, CopyVT, Val);
1218 } else {
1219 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1220 CopyVT, InFlag).getValue(1);
1221 Val = Chain.getValue(0);
1222 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001223 InFlag = Chain.getValue(2);
Chris Lattner112dedc2007-12-29 06:41:28 +00001224
Dan Gohman37eed792009-02-04 17:28:58 +00001225 if (CopyVT != VA.getValVT()) {
Chris Lattner8e6da152008-03-10 21:08:41 +00001226 // Round the F80 the right size, which also moves to the appropriate xmm
1227 // register.
Dan Gohman37eed792009-02-04 17:28:58 +00001228 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
Chris Lattner8e6da152008-03-10 21:08:41 +00001229 // This truncation won't change the value.
1230 DAG.getIntPtrConstant(1));
1231 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001232
Chris Lattner8e6da152008-03-10 21:08:41 +00001233 ResultVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001234 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001235
Chris Lattner3085e152007-02-25 08:59:22 +00001236 // Merge everything together with a MERGE_VALUES node.
1237 ResultVals.push_back(Chain);
Dale Johannesenace16102009-02-03 19:33:06 +00001238 return DAG.getNode(ISD::MERGE_VALUES, dl, TheCall->getVTList(),
1239 &ResultVals[0], ResultVals.size()).getNode();
Chris Lattner2b02a442007-02-25 08:29:00 +00001240}
1241
1242
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001243//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001244// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001245//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001246// StdCall calling convention seems to be standard for many Windows' API
1247// routines and around. It differs from C calling convention just a little:
1248// callee should clean up the stack, not caller. Symbols should be also
1249// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001250// For info on fast calling convention see Fast Calling Convention (tail call)
1251// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001252
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001253/// CallIsStructReturn - Determines whether a CALL node uses struct return
1254/// semantics.
Dan Gohman095cc292008-09-13 01:54:27 +00001255static bool CallIsStructReturn(CallSDNode *TheCall) {
1256 unsigned NumOps = TheCall->getNumArgs();
Gordon Henriksen86737662008-01-05 16:56:59 +00001257 if (!NumOps)
1258 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001259
Dan Gohman095cc292008-09-13 01:54:27 +00001260 return TheCall->getArgFlags(0).isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001261}
1262
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001263/// ArgsAreStructReturn - Determines whether a FORMAL_ARGUMENTS node uses struct
1264/// return semantics.
Dan Gohman475871a2008-07-27 21:46:04 +00001265static bool ArgsAreStructReturn(SDValue Op) {
Gabor Greifba36cb52008-08-28 21:40:38 +00001266 unsigned NumArgs = Op.getNode()->getNumValues() - 1;
Gordon Henriksen86737662008-01-05 16:56:59 +00001267 if (!NumArgs)
1268 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001269
1270 return cast<ARG_FLAGSSDNode>(Op.getOperand(3))->getArgFlags().isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001271}
1272
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001273/// IsCalleePop - Determines whether a CALL or FORMAL_ARGUMENTS node requires
1274/// the callee to pop its own arguments. Callee pop is necessary to support tail
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001275/// calls.
Dan Gohman095cc292008-09-13 01:54:27 +00001276bool X86TargetLowering::IsCalleePop(bool IsVarArg, unsigned CallingConv) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001277 if (IsVarArg)
1278 return false;
1279
Dan Gohman095cc292008-09-13 01:54:27 +00001280 switch (CallingConv) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001281 default:
1282 return false;
1283 case CallingConv::X86_StdCall:
1284 return !Subtarget->is64Bit();
1285 case CallingConv::X86_FastCall:
1286 return !Subtarget->is64Bit();
1287 case CallingConv::Fast:
1288 return PerformTailCallOpt;
1289 }
1290}
1291
Dan Gohman095cc292008-09-13 01:54:27 +00001292/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
1293/// given CallingConvention value.
1294CCAssignFn *X86TargetLowering::CCAssignFnForNode(unsigned CC) const {
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001295 if (Subtarget->is64Bit()) {
Anton Korobeynikov1a979d92008-03-22 20:57:27 +00001296 if (Subtarget->isTargetWin64())
Anton Korobeynikov8f88cb02008-03-22 20:37:30 +00001297 return CC_X86_Win64_C;
Evan Chenge9ac9e62008-09-07 09:07:23 +00001298 else
1299 return CC_X86_64_C;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001300 }
1301
Gordon Henriksen86737662008-01-05 16:56:59 +00001302 if (CC == CallingConv::X86_FastCall)
1303 return CC_X86_32_FastCall;
Evan Chengb188dd92008-09-10 18:25:29 +00001304 else if (CC == CallingConv::Fast)
1305 return CC_X86_32_FastCC;
Gordon Henriksen86737662008-01-05 16:56:59 +00001306 else
1307 return CC_X86_32_C;
1308}
1309
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001310/// NameDecorationForFORMAL_ARGUMENTS - Selects the appropriate decoration to
1311/// apply to a MachineFunction containing a given FORMAL_ARGUMENTS node.
Gordon Henriksen86737662008-01-05 16:56:59 +00001312NameDecorationStyle
Dan Gohman475871a2008-07-27 21:46:04 +00001313X86TargetLowering::NameDecorationForFORMAL_ARGUMENTS(SDValue Op) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001314 unsigned CC = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Gordon Henriksen86737662008-01-05 16:56:59 +00001315 if (CC == CallingConv::X86_FastCall)
1316 return FastCall;
1317 else if (CC == CallingConv::X86_StdCall)
1318 return StdCall;
1319 return None;
1320}
1321
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001322
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001323/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1324/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001325/// the specific parameter attribute. The copy will be passed as a byval
1326/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001327static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001328CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001329 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1330 DebugLoc dl) {
Dan Gohman475871a2008-07-27 21:46:04 +00001331 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesendd64c412009-02-04 00:33:20 +00001332 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001333 /*AlwaysInline=*/true, NULL, 0, NULL, 0);
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001334}
1335
Dan Gohman475871a2008-07-27 21:46:04 +00001336SDValue X86TargetLowering::LowerMemArgument(SDValue Op, SelectionDAG &DAG,
Rafael Espindola7effac52007-09-14 15:48:13 +00001337 const CCValAssign &VA,
1338 MachineFrameInfo *MFI,
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001339 unsigned CC,
Dan Gohman475871a2008-07-27 21:46:04 +00001340 SDValue Root, unsigned i) {
Rafael Espindola7effac52007-09-14 15:48:13 +00001341 // Create the nodes corresponding to a load from this parameter slot.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001342 ISD::ArgFlagsTy Flags =
1343 cast<ARG_FLAGSSDNode>(Op.getOperand(3 + i))->getArgFlags();
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001344 bool AlwaysUseMutable = (CC==CallingConv::Fast) && PerformTailCallOpt;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001345 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Evan Chenge70bb592008-01-10 02:24:25 +00001346
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001347 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001348 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001349 // In case of tail call optimization mark all arguments mutable. Since they
1350 // could be overwritten by lowering of arguments in case of a tail call.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001351 int FI = MFI->CreateFixedObject(VA.getValVT().getSizeInBits()/8,
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001352 VA.getLocMemOffset(), isImmutable);
Dan Gohman475871a2008-07-27 21:46:04 +00001353 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Duncan Sands276dcbd2008-03-21 09:14:45 +00001354 if (Flags.isByVal())
Rafael Espindola7effac52007-09-14 15:48:13 +00001355 return FIN;
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001356 return DAG.getLoad(VA.getValVT(), Op.getDebugLoc(), Root, FIN,
Dan Gohmana54cf172008-07-11 22:44:52 +00001357 PseudoSourceValue::getFixedStack(FI), 0);
Rafael Espindola7effac52007-09-14 15:48:13 +00001358}
1359
Dan Gohman475871a2008-07-27 21:46:04 +00001360SDValue
1361X86TargetLowering::LowerFORMAL_ARGUMENTS(SDValue Op, SelectionDAG &DAG) {
Evan Cheng1bc78042006-04-26 01:20:17 +00001362 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001363 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001364 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001365
Gordon Henriksen86737662008-01-05 16:56:59 +00001366 const Function* Fn = MF.getFunction();
1367 if (Fn->hasExternalLinkage() &&
1368 Subtarget->isTargetCygMing() &&
1369 Fn->getName() == "main")
1370 FuncInfo->setForceFramePointer(true);
1371
1372 // Decorate the function name.
1373 FuncInfo->setDecorationStyle(NameDecorationForFORMAL_ARGUMENTS(Op));
Scott Michelfdc40a02009-02-17 22:15:04 +00001374
Evan Cheng1bc78042006-04-26 01:20:17 +00001375 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman475871a2008-07-27 21:46:04 +00001376 SDValue Root = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001377 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue() != 0;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001378 unsigned CC = MF.getFunction()->getCallingConv();
Gordon Henriksen86737662008-01-05 16:56:59 +00001379 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001380 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001381
1382 assert(!(isVarArg && CC == CallingConv::Fast) &&
1383 "Var args not supported with calling convention fastcc");
1384
Chris Lattner638402b2007-02-28 07:00:42 +00001385 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001386 SmallVector<CCValAssign, 16> ArgLocs;
Owen Andersond1474d02009-07-09 17:57:24 +00001387 CCState CCInfo(CC, isVarArg, getTargetMachine(), ArgLocs, DAG.getContext());
Dan Gohman095cc292008-09-13 01:54:27 +00001388 CCInfo.AnalyzeFormalArguments(Op.getNode(), CCAssignFnForNode(CC));
Scott Michelfdc40a02009-02-17 22:15:04 +00001389
Dan Gohman475871a2008-07-27 21:46:04 +00001390 SmallVector<SDValue, 8> ArgValues;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001391 unsigned LastVal = ~0U;
1392 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1393 CCValAssign &VA = ArgLocs[i];
1394 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1395 // places.
1396 assert(VA.getValNo() != LastVal &&
1397 "Don't support value assigned to multiple locs yet");
1398 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001399
Chris Lattnerf39f7712007-02-28 05:46:49 +00001400 if (VA.isRegLoc()) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001401 MVT RegVT = VA.getLocVT();
Devang Patel8a84e442009-01-05 17:31:22 +00001402 TargetRegisterClass *RC = NULL;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001403 if (RegVT == MVT::i32)
1404 RC = X86::GR32RegisterClass;
Gordon Henriksen86737662008-01-05 16:56:59 +00001405 else if (Is64Bit && RegVT == MVT::i64)
1406 RC = X86::GR64RegisterClass;
Dale Johannesene672af12008-02-05 20:46:33 +00001407 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001408 RC = X86::FR32RegisterClass;
Dale Johannesene672af12008-02-05 20:46:33 +00001409 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001410 RC = X86::FR64RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001411 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001412 RC = X86::VR128RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001413 else if (RegVT.isVector()) {
1414 assert(RegVT.getSizeInBits() == 64);
Evan Chengee472b12008-04-25 07:56:45 +00001415 if (!Is64Bit)
1416 RC = X86::VR64RegisterClass; // MMX values are passed in MMXs.
1417 else {
1418 // Darwin calling convention passes MMX values in either GPRs or
1419 // XMMs in x86-64. Other targets pass them in memory.
1420 if (RegVT != MVT::v1i64 && Subtarget->hasSSE2()) {
1421 RC = X86::VR128RegisterClass; // MMX values are passed in XMMs.
1422 RegVT = MVT::v2i64;
1423 } else {
1424 RC = X86::GR64RegisterClass; // v1i64 values are passed in GPRs.
1425 RegVT = MVT::i64;
1426 }
1427 }
1428 } else {
1429 assert(0 && "Unknown argument type!");
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001430 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001431
Bob Wilson998e1252009-04-20 18:36:57 +00001432 unsigned Reg = DAG.getMachineFunction().addLiveIn(VA.getLocReg(), RC);
Dale Johannesendd64c412009-02-04 00:33:20 +00001433 SDValue ArgValue = DAG.getCopyFromReg(Root, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001434
Chris Lattnerf39f7712007-02-28 05:46:49 +00001435 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1436 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1437 // right size.
1438 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001439 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001440 DAG.getValueType(VA.getValVT()));
1441 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001442 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001443 DAG.getValueType(VA.getValVT()));
Scott Michelfdc40a02009-02-17 22:15:04 +00001444
Chris Lattnerf39f7712007-02-28 05:46:49 +00001445 if (VA.getLocInfo() != CCValAssign::Full)
Dale Johannesenace16102009-02-03 19:33:06 +00001446 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001447
Gordon Henriksen86737662008-01-05 16:56:59 +00001448 // Handle MMX values passed in GPRs.
Evan Cheng44c0fd12008-04-25 20:13:28 +00001449 if (Is64Bit && RegVT != VA.getLocVT()) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001450 if (RegVT.getSizeInBits() == 64 && RC == X86::GR64RegisterClass)
Dale Johannesenace16102009-02-03 19:33:06 +00001451 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001452 else if (RC == X86::VR128RegisterClass) {
Dale Johannesenace16102009-02-03 19:33:06 +00001453 ArgValue = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1454 ArgValue, DAG.getConstant(0, MVT::i64));
1455 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001456 }
1457 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001458
Chris Lattnerf39f7712007-02-28 05:46:49 +00001459 ArgValues.push_back(ArgValue);
1460 } else {
1461 assert(VA.isMemLoc());
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001462 ArgValues.push_back(LowerMemArgument(Op, DAG, VA, MFI, CC, Root, i));
Evan Cheng1bc78042006-04-26 01:20:17 +00001463 }
Evan Cheng1bc78042006-04-26 01:20:17 +00001464 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001465
Dan Gohman61a92132008-04-21 23:59:07 +00001466 // The x86-64 ABI for returning structs by value requires that we copy
1467 // the sret argument into %rax for the return. Save the argument into
1468 // a virtual register so that we can access it from the return points.
1469 if (Is64Bit && DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1470 MachineFunction &MF = DAG.getMachineFunction();
1471 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1472 unsigned Reg = FuncInfo->getSRetReturnReg();
1473 if (!Reg) {
1474 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
1475 FuncInfo->setSRetReturnReg(Reg);
1476 }
Dale Johannesendd64c412009-02-04 00:33:20 +00001477 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, ArgValues[0]);
Dale Johannesenace16102009-02-03 19:33:06 +00001478 Root = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Root);
Dan Gohman61a92132008-04-21 23:59:07 +00001479 }
1480
Chris Lattnerf39f7712007-02-28 05:46:49 +00001481 unsigned StackSize = CCInfo.getNextStackOffset();
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001482 // align stack specially for tail calls
Evan Chenge9ac9e62008-09-07 09:07:23 +00001483 if (PerformTailCallOpt && CC == CallingConv::Fast)
Gordon Henriksenae636f82008-01-03 16:47:34 +00001484 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001485
Evan Cheng1bc78042006-04-26 01:20:17 +00001486 // If the function takes variable number of arguments, make a frame index for
1487 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001488 if (isVarArg) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001489 if (Is64Bit || CC != CallingConv::X86_FastCall) {
1490 VarArgsFrameIndex = MFI->CreateFixedObject(1, StackSize);
1491 }
1492 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001493 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1494
1495 // FIXME: We should really autogenerate these arrays
1496 static const unsigned GPR64ArgRegsWin64[] = {
1497 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001498 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001499 static const unsigned XMMArgRegsWin64[] = {
1500 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
1501 };
1502 static const unsigned GPR64ArgRegs64Bit[] = {
1503 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1504 };
1505 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001506 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1507 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1508 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001509 const unsigned *GPR64ArgRegs, *XMMArgRegs;
1510
1511 if (IsWin64) {
1512 TotalNumIntRegs = 4; TotalNumXMMRegs = 4;
1513 GPR64ArgRegs = GPR64ArgRegsWin64;
1514 XMMArgRegs = XMMArgRegsWin64;
1515 } else {
1516 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1517 GPR64ArgRegs = GPR64ArgRegs64Bit;
1518 XMMArgRegs = XMMArgRegs64Bit;
1519 }
1520 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1521 TotalNumIntRegs);
1522 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs,
1523 TotalNumXMMRegs);
1524
Devang Patel578efa92009-06-05 21:57:13 +00001525 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Evan Chengc7ce29b2009-02-13 22:36:38 +00001526 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001527 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001528 assert(!(NumXMMRegs && UseSoftFloat && NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001529 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001530 if (UseSoftFloat || NoImplicitFloatOps || !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00001531 // Kernel mode asks for SSE to be disabled, so don't push them
1532 // on the stack.
1533 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001534
Gordon Henriksen86737662008-01-05 16:56:59 +00001535 // For X86-64, if there are vararg parameters that are passed via
1536 // registers, then we must store them to their spots on the stack so they
1537 // may be loaded by deferencing the result of va_next.
1538 VarArgsGPOffset = NumIntRegs * 8;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001539 VarArgsFPOffset = TotalNumIntRegs * 8 + NumXMMRegs * 16;
1540 RegSaveFrameIndex = MFI->CreateStackObject(TotalNumIntRegs * 8 +
1541 TotalNumXMMRegs * 16, 16);
1542
Gordon Henriksen86737662008-01-05 16:56:59 +00001543 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001544 SmallVector<SDValue, 8> MemOps;
1545 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00001546 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
Chris Lattner0bd48932008-01-17 07:00:52 +00001547 DAG.getIntPtrConstant(VarArgsGPOffset));
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001548 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Bob Wilson998e1252009-04-20 18:36:57 +00001549 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
1550 X86::GR64RegisterClass);
Dale Johannesendd64c412009-02-04 00:33:20 +00001551 SDValue Val = DAG.getCopyFromReg(Root, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00001552 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001553 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Dan Gohmana54cf172008-07-11 22:44:52 +00001554 PseudoSourceValue::getFixedStack(RegSaveFrameIndex), 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00001555 MemOps.push_back(Store);
Dale Johannesenace16102009-02-03 19:33:06 +00001556 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), FIN,
Chris Lattner0bd48932008-01-17 07:00:52 +00001557 DAG.getIntPtrConstant(8));
Gordon Henriksen86737662008-01-05 16:56:59 +00001558 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001559
Gordon Henriksen86737662008-01-05 16:56:59 +00001560 // Now store the XMM (fp + vector) parameter registers.
Dale Johannesenace16102009-02-03 19:33:06 +00001561 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
Chris Lattner0bd48932008-01-17 07:00:52 +00001562 DAG.getIntPtrConstant(VarArgsFPOffset));
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001563 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
Bob Wilson998e1252009-04-20 18:36:57 +00001564 unsigned VReg = MF.addLiveIn(XMMArgRegs[NumXMMRegs],
1565 X86::VR128RegisterClass);
Dale Johannesendd64c412009-02-04 00:33:20 +00001566 SDValue Val = DAG.getCopyFromReg(Root, dl, VReg, MVT::v4f32);
Dan Gohman475871a2008-07-27 21:46:04 +00001567 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001568 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Dan Gohmana54cf172008-07-11 22:44:52 +00001569 PseudoSourceValue::getFixedStack(RegSaveFrameIndex), 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00001570 MemOps.push_back(Store);
Dale Johannesenace16102009-02-03 19:33:06 +00001571 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), FIN,
Chris Lattner0bd48932008-01-17 07:00:52 +00001572 DAG.getIntPtrConstant(16));
Gordon Henriksen86737662008-01-05 16:56:59 +00001573 }
1574 if (!MemOps.empty())
Dale Johannesenace16102009-02-03 19:33:06 +00001575 Root = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Gordon Henriksen86737662008-01-05 16:56:59 +00001576 &MemOps[0], MemOps.size());
1577 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001578 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001579
Gordon Henriksenae636f82008-01-03 16:47:34 +00001580 ArgValues.push_back(Root);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001581
Gordon Henriksen86737662008-01-05 16:56:59 +00001582 // Some CCs need callee pop.
Dan Gohman095cc292008-09-13 01:54:27 +00001583 if (IsCalleePop(isVarArg, CC)) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001584 BytesToPopOnReturn = StackSize; // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001585 BytesCallerReserves = 0;
1586 } else {
Anton Korobeynikov1d9bacc2007-03-06 08:12:33 +00001587 BytesToPopOnReturn = 0; // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001588 // If this is an sret function, the return should pop the hidden pointer.
Evan Chengb188dd92008-09-10 18:25:29 +00001589 if (!Is64Bit && CC != CallingConv::Fast && ArgsAreStructReturn(Op))
Scott Michelfdc40a02009-02-17 22:15:04 +00001590 BytesToPopOnReturn = 4;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001591 BytesCallerReserves = StackSize;
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001592 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001593
Gordon Henriksen86737662008-01-05 16:56:59 +00001594 if (!Is64Bit) {
1595 RegSaveFrameIndex = 0xAAAAAAA; // RegSaveFrameIndex is X86-64 only.
1596 if (CC == CallingConv::X86_FastCall)
1597 VarArgsFrameIndex = 0xAAAAAAA; // fastcc functions can't have varargs.
1598 }
Evan Cheng25caf632006-05-23 21:06:34 +00001599
Anton Korobeynikova2780e12007-08-15 17:12:32 +00001600 FuncInfo->setBytesToPopOnReturn(BytesToPopOnReturn);
Evan Cheng1bc78042006-04-26 01:20:17 +00001601
Evan Cheng25caf632006-05-23 21:06:34 +00001602 // Return the new list of results.
Dale Johannesenace16102009-02-03 19:33:06 +00001603 return DAG.getNode(ISD::MERGE_VALUES, dl, Op.getNode()->getVTList(),
Duncan Sandsaaffa052008-12-01 11:41:29 +00001604 &ArgValues[0], ArgValues.size()).getValue(Op.getResNo());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001605}
1606
Dan Gohman475871a2008-07-27 21:46:04 +00001607SDValue
Dan Gohman095cc292008-09-13 01:54:27 +00001608X86TargetLowering::LowerMemOpCallTo(CallSDNode *TheCall, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00001609 const SDValue &StackPtr,
Evan Chengdffbd832008-01-10 00:09:10 +00001610 const CCValAssign &VA,
Dan Gohman475871a2008-07-27 21:46:04 +00001611 SDValue Chain,
Dan Gohman095cc292008-09-13 01:54:27 +00001612 SDValue Arg, ISD::ArgFlagsTy Flags) {
Dale Johannesenace16102009-02-03 19:33:06 +00001613 DebugLoc dl = TheCall->getDebugLoc();
Dan Gohman4fdad172008-02-07 16:28:05 +00001614 unsigned LocMemOffset = VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00001615 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00001616 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001617 if (Flags.isByVal()) {
Dale Johannesendd64c412009-02-04 00:33:20 +00001618 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Evan Chengdffbd832008-01-10 00:09:10 +00001619 }
Dale Johannesenace16102009-02-03 19:33:06 +00001620 return DAG.getStore(Chain, dl, Arg, PtrOff,
Dan Gohman3069b872008-02-07 18:41:25 +00001621 PseudoSourceValue::getStack(), LocMemOffset);
Evan Chengdffbd832008-01-10 00:09:10 +00001622}
1623
Bill Wendling64e87322009-01-16 19:25:27 +00001624/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001625/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00001626SDValue
1627X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00001628 SDValue &OutRetAddr,
Scott Michelfdc40a02009-02-17 22:15:04 +00001629 SDValue Chain,
1630 bool IsTailCall,
1631 bool Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00001632 int FPDiff,
1633 DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001634 if (!IsTailCall || FPDiff==0) return Chain;
1635
1636 // Adjust the Return address stack slot.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001637 MVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001638 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00001639
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001640 // Load the "old" Return address.
Dale Johannesenace16102009-02-03 19:33:06 +00001641 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, NULL, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00001642 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001643}
1644
1645/// EmitTailCallStoreRetAddr - Emit a store of the return adress if tail call
1646/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00001647static SDValue
1648EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00001649 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00001650 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001651 // Store the return address to the appropriate stack slot.
1652 if (!FPDiff) return Chain;
1653 // Calculate the new stack slot for the return address.
1654 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00001655 int NewReturnAddrFI =
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001656 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize);
Duncan Sands83ec4b62008-06-06 12:08:01 +00001657 MVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00001658 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001659 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
Dan Gohmana54cf172008-07-11 22:44:52 +00001660 PseudoSourceValue::getFixedStack(NewReturnAddrFI), 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001661 return Chain;
1662}
1663
Dan Gohman475871a2008-07-27 21:46:04 +00001664SDValue X86TargetLowering::LowerCALL(SDValue Op, SelectionDAG &DAG) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001665 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman095cc292008-09-13 01:54:27 +00001666 CallSDNode *TheCall = cast<CallSDNode>(Op.getNode());
1667 SDValue Chain = TheCall->getChain();
1668 unsigned CC = TheCall->getCallingConv();
1669 bool isVarArg = TheCall->isVarArg();
1670 bool IsTailCall = TheCall->isTailCall() &&
1671 CC == CallingConv::Fast && PerformTailCallOpt;
1672 SDValue Callee = TheCall->getCallee();
Gordon Henriksen86737662008-01-05 16:56:59 +00001673 bool Is64Bit = Subtarget->is64Bit();
Dan Gohman095cc292008-09-13 01:54:27 +00001674 bool IsStructRet = CallIsStructReturn(TheCall);
Dale Johannesenace16102009-02-03 19:33:06 +00001675 DebugLoc dl = TheCall->getDebugLoc();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001676
1677 assert(!(isVarArg && CC == CallingConv::Fast) &&
1678 "Var args not supported with calling convention fastcc");
1679
Chris Lattner638402b2007-02-28 07:00:42 +00001680 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00001681 SmallVector<CCValAssign, 16> ArgLocs;
Owen Andersond1474d02009-07-09 17:57:24 +00001682 CCState CCInfo(CC, isVarArg, getTargetMachine(), ArgLocs, DAG.getContext());
Dan Gohman095cc292008-09-13 01:54:27 +00001683 CCInfo.AnalyzeCallOperands(TheCall, CCAssignFnForNode(CC));
Scott Michelfdc40a02009-02-17 22:15:04 +00001684
Chris Lattner423c5f42007-02-28 05:31:48 +00001685 // Get a count of how many bytes are to be pushed on the stack.
1686 unsigned NumBytes = CCInfo.getNextStackOffset();
Arnold Schwaighofer1fdc40f2008-09-11 20:28:43 +00001687 if (PerformTailCallOpt && CC == CallingConv::Fast)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001688 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001689
Gordon Henriksen86737662008-01-05 16:56:59 +00001690 int FPDiff = 0;
1691 if (IsTailCall) {
1692 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00001693 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00001694 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
1695 FPDiff = NumBytesCallerPushed - NumBytes;
1696
1697 // Set the delta of movement of the returnaddr stackslot.
1698 // But only set if delta is greater than previous delta.
1699 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
1700 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
1701 }
1702
Chris Lattnere563bbc2008-10-11 22:08:30 +00001703 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001704
Dan Gohman475871a2008-07-27 21:46:04 +00001705 SDValue RetAddrFrIdx;
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001706 // Load return adress for tail calls.
1707 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, IsTailCall, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00001708 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00001709
Dan Gohman475871a2008-07-27 21:46:04 +00001710 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
1711 SmallVector<SDValue, 8> MemOpChains;
1712 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00001713
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001714 // Walk the register/memloc assignments, inserting copies/loads. In the case
1715 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00001716 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1717 CCValAssign &VA = ArgLocs[i];
Dan Gohman095cc292008-09-13 01:54:27 +00001718 SDValue Arg = TheCall->getArg(i);
1719 ISD::ArgFlagsTy Flags = TheCall->getArgFlags(i);
1720 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00001721
Chris Lattner423c5f42007-02-28 05:31:48 +00001722 // Promote the value if needed.
1723 switch (VA.getLocInfo()) {
1724 default: assert(0 && "Unknown loc info!");
1725 case CCValAssign::Full: break;
1726 case CCValAssign::SExt:
Dale Johannesenace16102009-02-03 19:33:06 +00001727 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001728 break;
1729 case CCValAssign::ZExt:
Dale Johannesenace16102009-02-03 19:33:06 +00001730 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001731 break;
1732 case CCValAssign::AExt:
Dale Johannesenace16102009-02-03 19:33:06 +00001733 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001734 break;
Evan Cheng6b5783d2006-05-25 18:56:34 +00001735 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001736
Chris Lattner423c5f42007-02-28 05:31:48 +00001737 if (VA.isRegLoc()) {
Evan Cheng10e86422008-04-25 19:11:04 +00001738 if (Is64Bit) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001739 MVT RegVT = VA.getLocVT();
1740 if (RegVT.isVector() && RegVT.getSizeInBits() == 64)
Evan Cheng10e86422008-04-25 19:11:04 +00001741 switch (VA.getLocReg()) {
1742 default:
1743 break;
1744 case X86::RDI: case X86::RSI: case X86::RDX: case X86::RCX:
1745 case X86::R8: {
1746 // Special case: passing MMX values in GPR registers.
Dale Johannesenace16102009-02-03 19:33:06 +00001747 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, Arg);
Evan Cheng10e86422008-04-25 19:11:04 +00001748 break;
1749 }
1750 case X86::XMM0: case X86::XMM1: case X86::XMM2: case X86::XMM3:
1751 case X86::XMM4: case X86::XMM5: case X86::XMM6: case X86::XMM7: {
1752 // Special case: passing MMX values in XMM registers.
Dale Johannesenace16102009-02-03 19:33:06 +00001753 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, Arg);
1754 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
Nate Begeman9008ca62009-04-27 18:41:29 +00001755 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Evan Cheng10e86422008-04-25 19:11:04 +00001756 break;
1757 }
1758 }
1759 }
Chris Lattner423c5f42007-02-28 05:31:48 +00001760 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
1761 } else {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001762 if (!IsTailCall || (IsTailCall && isByVal)) {
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001763 assert(VA.isMemLoc());
Gabor Greifba36cb52008-08-28 21:40:38 +00001764 if (StackPtr.getNode() == 0)
Dale Johannesendd64c412009-02-04 00:33:20 +00001765 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
Scott Michelfdc40a02009-02-17 22:15:04 +00001766
Dan Gohman095cc292008-09-13 01:54:27 +00001767 MemOpChains.push_back(LowerMemOpCallTo(TheCall, DAG, StackPtr, VA,
1768 Chain, Arg, Flags));
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001769 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001770 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001771 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001772
Evan Cheng32fe1032006-05-25 00:59:30 +00001773 if (!MemOpChains.empty())
Dale Johannesenace16102009-02-03 19:33:06 +00001774 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001775 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001776
Evan Cheng347d5f72006-04-28 21:29:37 +00001777 // Build a sequence of copy-to-reg nodes chained together with token chain
1778 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001779 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001780 // Tail call byval lowering might overwrite argument registers so in case of
1781 // tail call optimization the copies to registers are lowered later.
1782 if (!IsTailCall)
1783 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001784 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00001785 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001786 InFlag = Chain.getValue(1);
1787 }
Gordon Henriksen86737662008-01-05 16:56:59 +00001788
Chris Lattner951bf7d2009-07-09 02:44:11 +00001789
Chris Lattner88e1fd52009-07-09 04:24:46 +00001790 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001791 // ELF / PIC requires GOT in the EBX register before function calls via PLT
1792 // GOT pointer.
1793 if (!IsTailCall) {
1794 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
1795 DAG.getNode(X86ISD::GlobalBaseReg,
1796 DebugLoc::getUnknownLoc(),
1797 getPointerTy()),
1798 InFlag);
1799 InFlag = Chain.getValue(1);
1800 } else {
1801 // If we are tail calling and generating PIC/GOT style code load the
1802 // address of the callee into ECX. The value in ecx is used as target of
1803 // the tail jump. This is done to circumvent the ebx/callee-saved problem
1804 // for tail calls on PIC/GOT architectures. Normally we would just put the
1805 // address of GOT into ebx and then call target@PLT. But for tail calls
1806 // ebx would be restored (since ebx is callee saved) before jumping to the
1807 // target@PLT.
1808
1809 // Note: The actual moving to ECX is done further down.
1810 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
1811 if (G && !G->getGlobal()->hasHiddenVisibility() &&
1812 !G->getGlobal()->hasProtectedVisibility())
1813 Callee = LowerGlobalAddress(Callee, DAG);
1814 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00001815 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001816 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00001817 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001818
Gordon Henriksen86737662008-01-05 16:56:59 +00001819 if (Is64Bit && isVarArg) {
1820 // From AMD64 ABI document:
1821 // For calls that may call functions that use varargs or stdargs
1822 // (prototype-less calls or calls to functions containing ellipsis (...) in
1823 // the declaration) %al is used as hidden argument to specify the number
1824 // of SSE registers used. The contents of %al do not need to match exactly
1825 // the number of registers, but must be an ubound on the number of SSE
1826 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001827
1828 // FIXME: Verify this on Win64
Gordon Henriksen86737662008-01-05 16:56:59 +00001829 // Count the number of XMM registers allocated.
1830 static const unsigned XMMArgRegs[] = {
1831 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1832 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1833 };
1834 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Scott Michelfdc40a02009-02-17 22:15:04 +00001835 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00001836 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001837
Dale Johannesendd64c412009-02-04 00:33:20 +00001838 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Gordon Henriksen86737662008-01-05 16:56:59 +00001839 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
1840 InFlag = Chain.getValue(1);
1841 }
1842
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001843
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001844 // For tail calls lower the arguments to the 'real' stack slot.
Gordon Henriksen86737662008-01-05 16:56:59 +00001845 if (IsTailCall) {
Dan Gohman475871a2008-07-27 21:46:04 +00001846 SmallVector<SDValue, 8> MemOpChains2;
1847 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00001848 int FI = 0;
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001849 // Do not flag preceeding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00001850 InFlag = SDValue();
Gordon Henriksen86737662008-01-05 16:56:59 +00001851 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1852 CCValAssign &VA = ArgLocs[i];
1853 if (!VA.isRegLoc()) {
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001854 assert(VA.isMemLoc());
Dan Gohman095cc292008-09-13 01:54:27 +00001855 SDValue Arg = TheCall->getArg(i);
1856 ISD::ArgFlagsTy Flags = TheCall->getArgFlags(i);
Gordon Henriksen86737662008-01-05 16:56:59 +00001857 // Create frame index.
1858 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001859 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Gordon Henriksen86737662008-01-05 16:56:59 +00001860 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001861 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001862
Duncan Sands276dcbd2008-03-21 09:14:45 +00001863 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00001864 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00001865 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00001866 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00001867 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00001868 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00001869 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001870
1871 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN, Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001872 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00001873 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00001874 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00001875 MemOpChains2.push_back(
Dale Johannesenace16102009-02-03 19:33:06 +00001876 DAG.getStore(Chain, dl, Arg, FIN,
Dan Gohmana54cf172008-07-11 22:44:52 +00001877 PseudoSourceValue::getFixedStack(FI), 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00001878 }
Gordon Henriksen86737662008-01-05 16:56:59 +00001879 }
1880 }
1881
1882 if (!MemOpChains2.empty())
Dale Johannesenace16102009-02-03 19:33:06 +00001883 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00001884 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001885
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001886 // Copy arguments to their registers.
1887 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001888 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00001889 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001890 InFlag = Chain.getValue(1);
1891 }
Dan Gohman475871a2008-07-27 21:46:04 +00001892 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001893
Gordon Henriksen86737662008-01-05 16:56:59 +00001894 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001895 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00001896 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00001897 }
1898
Evan Cheng32fe1032006-05-25 00:59:30 +00001899 // If the callee is a GlobalAddress node (quite common, every direct call is)
1900 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
Anton Korobeynikova5986852006-11-20 10:46:14 +00001901 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00001902 // We should use extra load for direct calls to dllimported functions in
1903 // non-JIT mode.
Chris Lattner74e726e2009-07-09 05:27:35 +00001904 GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00001905 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00001906 unsigned char OpFlags = 0;
1907
1908 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
1909 // external symbols most go through the PLT in PIC mode. If the symbol
1910 // has hidden or protected visibility, or if it is static or local, then
1911 // we don't need to use the PLT - we can directly call it.
1912 if (Subtarget->isTargetELF() &&
1913 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00001914 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00001915 OpFlags = X86II::MO_PLT;
Chris Lattner74e726e2009-07-09 05:27:35 +00001916 } else if (Subtarget->isPICStyleStub() &&
1917 (GV->isDeclaration() || GV->isWeakForLinker()) &&
1918 Subtarget->getDarwinVers() < 9) {
1919 // PC-relative references to external symbols should go through $stub,
1920 // unless we're building with the leopard linker or later, which
1921 // automatically synthesizes these stubs.
1922 OpFlags = X86II::MO_DARWIN_STUB;
1923 }
Chris Lattner48a7d022009-07-09 05:02:21 +00001924
Chris Lattner74e726e2009-07-09 05:27:35 +00001925 Callee = DAG.getTargetGlobalAddress(GV, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00001926 G->getOffset(), OpFlags);
1927 }
Bill Wendling056292f2008-09-16 21:48:12 +00001928 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattner48a7d022009-07-09 05:02:21 +00001929 unsigned char OpFlags = 0;
1930
1931 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to external
1932 // symbols should go through the PLT.
1933 if (Subtarget->isTargetELF() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00001934 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Chris Lattner48a7d022009-07-09 05:02:21 +00001935 OpFlags = X86II::MO_PLT;
Chris Lattner74e726e2009-07-09 05:27:35 +00001936 } else if (Subtarget->isPICStyleStub() &&
1937 Subtarget->getDarwinVers() < 9) {
1938 // PC-relative references to external symbols should go through $stub,
1939 // unless we're building with the leopard linker or later, which
1940 // automatically synthesizes these stubs.
1941 OpFlags = X86II::MO_DARWIN_STUB;
1942 }
1943
Chris Lattner48a7d022009-07-09 05:02:21 +00001944 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
1945 OpFlags);
Gordon Henriksen86737662008-01-05 16:56:59 +00001946 } else if (IsTailCall) {
Arnold Schwaighoferbbd8c332009-06-12 16:26:57 +00001947 unsigned Opc = Is64Bit ? X86::R11 : X86::EAX;
Gordon Henriksen86737662008-01-05 16:56:59 +00001948
Dale Johannesendd64c412009-02-04 00:33:20 +00001949 Chain = DAG.getCopyToReg(Chain, dl,
Scott Michelfdc40a02009-02-17 22:15:04 +00001950 DAG.getRegister(Opc, getPointerTy()),
Gordon Henriksen86737662008-01-05 16:56:59 +00001951 Callee,InFlag);
1952 Callee = DAG.getRegister(Opc, getPointerTy());
1953 // Add register as live out.
1954 DAG.getMachineFunction().getRegInfo().addLiveOut(Opc);
Gordon Henriksenae636f82008-01-03 16:47:34 +00001955 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001956
Chris Lattnerd96d0722007-02-25 06:40:16 +00001957 // Returns a chain & a flag for retval copy to use.
1958 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00001959 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00001960
1961 if (IsTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00001962 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
1963 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00001964 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00001965
Gordon Henriksen86737662008-01-05 16:56:59 +00001966 // Returns a chain & a flag for retval copy to use.
1967 NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
1968 Ops.clear();
1969 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001970
Nate Begeman4c5dcf52006-02-17 00:03:04 +00001971 Ops.push_back(Chain);
1972 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00001973
Gordon Henriksen86737662008-01-05 16:56:59 +00001974 if (IsTailCall)
1975 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00001976
Gordon Henriksen86737662008-01-05 16:56:59 +00001977 // Add argument registers to the end of the list so that they are known live
1978 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00001979 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1980 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1981 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00001982
Evan Cheng586ccac2008-03-18 23:36:35 +00001983 // Add an implicit use GOT pointer in EBX.
Chris Lattner88e1fd52009-07-09 04:24:46 +00001984 if (!IsTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00001985 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
1986
1987 // Add an implicit use of AL for x86 vararg functions.
1988 if (Is64Bit && isVarArg)
1989 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
1990
Gabor Greifba36cb52008-08-28 21:40:38 +00001991 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00001992 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00001993
Gordon Henriksen86737662008-01-05 16:56:59 +00001994 if (IsTailCall) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001995 assert(InFlag.getNode() &&
Gordon Henriksen86737662008-01-05 16:56:59 +00001996 "Flag must be set. Depend on flag being set in LowerRET");
Dale Johannesenace16102009-02-03 19:33:06 +00001997 Chain = DAG.getNode(X86ISD::TAILCALL, dl,
Dan Gohman095cc292008-09-13 01:54:27 +00001998 TheCall->getVTList(), &Ops[0], Ops.size());
Scott Michelfdc40a02009-02-17 22:15:04 +00001999
Gabor Greifba36cb52008-08-28 21:40:38 +00002000 return SDValue(Chain.getNode(), Op.getResNo());
Gordon Henriksen86737662008-01-05 16:56:59 +00002001 }
2002
Dale Johannesenace16102009-02-03 19:33:06 +00002003 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002004 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002005
Chris Lattner2d297092006-05-23 18:50:38 +00002006 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002007 unsigned NumBytesForCalleeToPush;
Dan Gohman095cc292008-09-13 01:54:27 +00002008 if (IsCalleePop(isVarArg, CC))
Gordon Henriksen86737662008-01-05 16:56:59 +00002009 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Evan Chengb188dd92008-09-10 18:25:29 +00002010 else if (!Is64Bit && CC != CallingConv::Fast && IsStructRet)
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002011 // If this is is a call to a struct-return function, the callee
2012 // pops the hidden struct pointer, so we have to push it back.
2013 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002014 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002015 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002016 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002017
Gordon Henriksenae636f82008-01-03 16:47:34 +00002018 // Returns a flag for retval copy to use.
Bill Wendling0f8d9c02007-11-13 00:44:25 +00002019 Chain = DAG.getCALLSEQ_END(Chain,
Chris Lattnere563bbc2008-10-11 22:08:30 +00002020 DAG.getIntPtrConstant(NumBytes, true),
2021 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2022 true),
Bill Wendling0f8d9c02007-11-13 00:44:25 +00002023 InFlag);
Chris Lattner3085e152007-02-25 08:59:22 +00002024 InFlag = Chain.getValue(1);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002025
Chris Lattner3085e152007-02-25 08:59:22 +00002026 // Handle result values, copying them out of physregs into vregs that we
2027 // return.
Dan Gohman095cc292008-09-13 01:54:27 +00002028 return SDValue(LowerCallResult(Chain, InFlag, TheCall, CC, DAG),
Gabor Greif327ef032008-08-28 23:19:51 +00002029 Op.getResNo());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002030}
2031
Evan Cheng25ab6902006-09-08 06:48:29 +00002032
2033//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002034// Fast Calling Convention (tail call) implementation
2035//===----------------------------------------------------------------------===//
2036
2037// Like std call, callee cleans arguments, convention except that ECX is
2038// reserved for storing the tail called function address. Only 2 registers are
2039// free for argument passing (inreg). Tail call optimization is performed
2040// provided:
2041// * tailcallopt is enabled
2042// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002043// On X86_64 architecture with GOT-style position independent code only local
2044// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002045// To keep the stack aligned according to platform abi the function
2046// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2047// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002048// If a tail called function callee has more arguments than the caller the
2049// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002050// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002051// original REtADDR, but before the saved framepointer or the spilled registers
2052// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2053// stack layout:
2054// arg1
2055// arg2
2056// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002057// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002058// move area ]
2059// (possible EBP)
2060// ESI
2061// EDI
2062// local1 ..
2063
2064/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2065/// for a 16 byte align requirement.
Scott Michelfdc40a02009-02-17 22:15:04 +00002066unsigned X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002067 SelectionDAG& DAG) {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002068 MachineFunction &MF = DAG.getMachineFunction();
2069 const TargetMachine &TM = MF.getTarget();
2070 const TargetFrameInfo &TFI = *TM.getFrameInfo();
2071 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002072 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002073 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002074 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002075 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2076 // Number smaller than 12 so just add the difference.
2077 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2078 } else {
2079 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002080 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002081 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002082 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002083 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002084}
2085
2086/// IsEligibleForTailCallElimination - Check to see whether the next instruction
Evan Cheng9df7dc52007-11-02 01:26:22 +00002087/// following the call is a return. A function is eligible if caller/callee
2088/// calling conventions match, currently only fastcc supports tail calls, and
2089/// the function CALL is immediatly followed by a RET.
Dan Gohman095cc292008-09-13 01:54:27 +00002090bool X86TargetLowering::IsEligibleForTailCallOptimization(CallSDNode *TheCall,
Dan Gohman475871a2008-07-27 21:46:04 +00002091 SDValue Ret,
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002092 SelectionDAG& DAG) const {
Evan Cheng9df7dc52007-11-02 01:26:22 +00002093 if (!PerformTailCallOpt)
2094 return false;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002095
Dan Gohman095cc292008-09-13 01:54:27 +00002096 if (CheckTailCallReturnConstraints(TheCall, Ret)) {
Chris Lattner3fff30d2009-07-09 04:27:47 +00002097 unsigned CallerCC =
2098 DAG.getMachineFunction().getFunction()->getCallingConv();
2099 unsigned CalleeCC = TheCall->getCallingConv();
2100 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC)
2101 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002102 }
Evan Cheng9df7dc52007-11-02 01:26:22 +00002103
2104 return false;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002105}
2106
Dan Gohman3df24e62008-09-03 23:12:08 +00002107FastISel *
2108X86TargetLowering::createFastISel(MachineFunction &mf,
Dan Gohmand57dd5f2008-09-23 21:53:34 +00002109 MachineModuleInfo *mmo,
Devang Patel83489bb2009-01-13 00:35:13 +00002110 DwarfWriter *dw,
Dan Gohman3df24e62008-09-03 23:12:08 +00002111 DenseMap<const Value *, unsigned> &vm,
2112 DenseMap<const BasicBlock *,
Dan Gohman0586d912008-09-10 20:11:02 +00002113 MachineBasicBlock *> &bm,
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002114 DenseMap<const AllocaInst *, int> &am
2115#ifndef NDEBUG
2116 , SmallSet<Instruction*, 8> &cil
2117#endif
2118 ) {
Devang Patel83489bb2009-01-13 00:35:13 +00002119 return X86::createFastISel(mf, mmo, dw, vm, bm, am
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002120#ifndef NDEBUG
2121 , cil
2122#endif
2123 );
Dan Gohmand9f3c482008-08-19 21:32:53 +00002124}
2125
2126
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002127//===----------------------------------------------------------------------===//
2128// Other Lowering Hooks
2129//===----------------------------------------------------------------------===//
2130
2131
Dan Gohman475871a2008-07-27 21:46:04 +00002132SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002133 MachineFunction &MF = DAG.getMachineFunction();
2134 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2135 int ReturnAddrIndex = FuncInfo->getRAIndex();
2136
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002137 if (ReturnAddrIndex == 0) {
2138 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002139 uint64_t SlotSize = TD->getPointerSize();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002140 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002141 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002142 }
2143
Evan Cheng25ab6902006-09-08 06:48:29 +00002144 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002145}
2146
2147
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002148/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
2149/// specific condition code, returning the condition code and the LHS/RHS of the
2150/// comparison to make.
2151static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
2152 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00002153 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002154 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
2155 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
2156 // X > -1 -> X == 0, jump !sign.
2157 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002158 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002159 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
2160 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002161 return X86::COND_S;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002162 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00002163 // X < 1 -> X <= 0
2164 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002165 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002166 }
Chris Lattnerf9570512006-09-13 03:22:10 +00002167 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002168
Evan Chengd9558e02006-01-06 00:43:03 +00002169 switch (SetCCOpcode) {
Chris Lattner4c78e022008-12-23 23:42:27 +00002170 default: assert(0 && "Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002171 case ISD::SETEQ: return X86::COND_E;
2172 case ISD::SETGT: return X86::COND_G;
2173 case ISD::SETGE: return X86::COND_GE;
2174 case ISD::SETLT: return X86::COND_L;
2175 case ISD::SETLE: return X86::COND_LE;
2176 case ISD::SETNE: return X86::COND_NE;
2177 case ISD::SETULT: return X86::COND_B;
2178 case ISD::SETUGT: return X86::COND_A;
2179 case ISD::SETULE: return X86::COND_BE;
2180 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00002181 }
Chris Lattner4c78e022008-12-23 23:42:27 +00002182 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002183
Chris Lattner4c78e022008-12-23 23:42:27 +00002184 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00002185
Chris Lattner4c78e022008-12-23 23:42:27 +00002186 // If LHS is a foldable load, but RHS is not, flip the condition.
2187 if ((ISD::isNON_EXTLoad(LHS.getNode()) && LHS.hasOneUse()) &&
2188 !(ISD::isNON_EXTLoad(RHS.getNode()) && RHS.hasOneUse())) {
2189 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
2190 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00002191 }
2192
Chris Lattner4c78e022008-12-23 23:42:27 +00002193 switch (SetCCOpcode) {
2194 default: break;
2195 case ISD::SETOLT:
2196 case ISD::SETOLE:
2197 case ISD::SETUGT:
2198 case ISD::SETUGE:
2199 std::swap(LHS, RHS);
2200 break;
2201 }
2202
2203 // On a floating point condition, the flags are set as follows:
2204 // ZF PF CF op
2205 // 0 | 0 | 0 | X > Y
2206 // 0 | 0 | 1 | X < Y
2207 // 1 | 0 | 0 | X == Y
2208 // 1 | 1 | 1 | unordered
2209 switch (SetCCOpcode) {
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002210 default: assert(0 && "Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00002211 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002212 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00002213 case ISD::SETOLT: // flipped
2214 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002215 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00002216 case ISD::SETOLE: // flipped
2217 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002218 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002219 case ISD::SETUGT: // flipped
2220 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002221 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00002222 case ISD::SETUGE: // flipped
2223 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002224 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002225 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002226 case ISD::SETNE: return X86::COND_NE;
2227 case ISD::SETUO: return X86::COND_P;
2228 case ISD::SETO: return X86::COND_NP;
Chris Lattner4c78e022008-12-23 23:42:27 +00002229 }
Evan Chengd9558e02006-01-06 00:43:03 +00002230}
2231
Evan Cheng4a460802006-01-11 00:33:36 +00002232/// hasFPCMov - is there a floating point cmov for the specific X86 condition
2233/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00002234/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00002235static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00002236 switch (X86CC) {
2237 default:
2238 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00002239 case X86::COND_B:
2240 case X86::COND_BE:
2241 case X86::COND_E:
2242 case X86::COND_P:
2243 case X86::COND_A:
2244 case X86::COND_AE:
2245 case X86::COND_NE:
2246 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00002247 return true;
2248 }
2249}
2250
Nate Begeman9008ca62009-04-27 18:41:29 +00002251/// isUndefOrInRange - Return true if Val is undef or if its value falls within
2252/// the specified range (L, H].
2253static bool isUndefOrInRange(int Val, int Low, int Hi) {
2254 return (Val < 0) || (Val >= Low && Val < Hi);
2255}
2256
2257/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
2258/// specified value.
2259static bool isUndefOrEqual(int Val, int CmpVal) {
2260 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00002261 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00002262 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00002263}
2264
Nate Begeman9008ca62009-04-27 18:41:29 +00002265/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
2266/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
2267/// the second operand.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002268static bool isPSHUFDMask(const SmallVectorImpl<int> &Mask, MVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002269 if (VT == MVT::v4f32 || VT == MVT::v4i32 || VT == MVT::v4i16)
2270 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
2271 if (VT == MVT::v2f64 || VT == MVT::v2i64)
2272 return (Mask[0] < 2 && Mask[1] < 2);
2273 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002274}
2275
Nate Begeman9008ca62009-04-27 18:41:29 +00002276bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
2277 SmallVector<int, 8> M;
2278 N->getMask(M);
2279 return ::isPSHUFDMask(M, N->getValueType(0));
2280}
Evan Cheng0188ecb2006-03-22 18:59:22 +00002281
Nate Begeman9008ca62009-04-27 18:41:29 +00002282/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
2283/// is suitable for input to PSHUFHW.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002284static bool isPSHUFHWMask(const SmallVectorImpl<int> &Mask, MVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002285 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00002286 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002287
2288 // Lower quadword copied in order or undef.
2289 for (int i = 0; i != 4; ++i)
2290 if (Mask[i] >= 0 && Mask[i] != i)
Evan Cheng506d3df2006-03-29 23:07:14 +00002291 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002292
Evan Cheng506d3df2006-03-29 23:07:14 +00002293 // Upper quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002294 for (int i = 4; i != 8; ++i)
2295 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00002296 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002297
Evan Cheng506d3df2006-03-29 23:07:14 +00002298 return true;
2299}
2300
Nate Begeman9008ca62009-04-27 18:41:29 +00002301bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
2302 SmallVector<int, 8> M;
2303 N->getMask(M);
2304 return ::isPSHUFHWMask(M, N->getValueType(0));
2305}
Evan Cheng506d3df2006-03-29 23:07:14 +00002306
Nate Begeman9008ca62009-04-27 18:41:29 +00002307/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
2308/// is suitable for input to PSHUFLW.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002309static bool isPSHUFLWMask(const SmallVectorImpl<int> &Mask, MVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002310 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00002311 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002312
Rafael Espindola15684b22009-04-24 12:40:33 +00002313 // Upper quadword copied in order.
Nate Begeman9008ca62009-04-27 18:41:29 +00002314 for (int i = 4; i != 8; ++i)
2315 if (Mask[i] >= 0 && Mask[i] != i)
Rafael Espindola15684b22009-04-24 12:40:33 +00002316 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002317
Rafael Espindola15684b22009-04-24 12:40:33 +00002318 // Lower quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002319 for (int i = 0; i != 4; ++i)
2320 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00002321 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002322
Rafael Espindola15684b22009-04-24 12:40:33 +00002323 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002324}
2325
Nate Begeman9008ca62009-04-27 18:41:29 +00002326bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
2327 SmallVector<int, 8> M;
2328 N->getMask(M);
2329 return ::isPSHUFLWMask(M, N->getValueType(0));
2330}
2331
Evan Cheng14aed5e2006-03-24 01:18:28 +00002332/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
2333/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002334static bool isSHUFPMask(const SmallVectorImpl<int> &Mask, MVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002335 int NumElems = VT.getVectorNumElements();
2336 if (NumElems != 2 && NumElems != 4)
2337 return false;
2338
2339 int Half = NumElems / 2;
2340 for (int i = 0; i < Half; ++i)
2341 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002342 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002343 for (int i = Half; i < NumElems; ++i)
2344 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002345 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002346
Evan Cheng14aed5e2006-03-24 01:18:28 +00002347 return true;
2348}
2349
Nate Begeman9008ca62009-04-27 18:41:29 +00002350bool X86::isSHUFPMask(ShuffleVectorSDNode *N) {
2351 SmallVector<int, 8> M;
2352 N->getMask(M);
2353 return ::isSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002354}
2355
Evan Cheng213d2cf2007-05-17 18:45:50 +00002356/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
Evan Cheng39623da2006-04-20 08:58:49 +00002357/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
2358/// half elements to come from vector 1 (which would equal the dest.) and
2359/// the upper half to come from vector 2.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002360static bool isCommutedSHUFPMask(const SmallVectorImpl<int> &Mask, MVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002361 int NumElems = VT.getVectorNumElements();
2362
2363 if (NumElems != 2 && NumElems != 4)
2364 return false;
2365
2366 int Half = NumElems / 2;
2367 for (int i = 0; i < Half; ++i)
2368 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002369 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002370 for (int i = Half; i < NumElems; ++i)
2371 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002372 return false;
2373 return true;
2374}
2375
Nate Begeman9008ca62009-04-27 18:41:29 +00002376static bool isCommutedSHUFP(ShuffleVectorSDNode *N) {
2377 SmallVector<int, 8> M;
2378 N->getMask(M);
2379 return isCommutedSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002380}
2381
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002382/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
2383/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00002384bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
2385 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002386 return false;
2387
Evan Cheng2064a2b2006-03-28 06:50:32 +00002388 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman9008ca62009-04-27 18:41:29 +00002389 return isUndefOrEqual(N->getMaskElt(0), 6) &&
2390 isUndefOrEqual(N->getMaskElt(1), 7) &&
2391 isUndefOrEqual(N->getMaskElt(2), 2) &&
2392 isUndefOrEqual(N->getMaskElt(3), 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00002393}
2394
Evan Cheng5ced1d82006-04-06 23:23:56 +00002395/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
2396/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman9008ca62009-04-27 18:41:29 +00002397bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
2398 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002399
Evan Cheng5ced1d82006-04-06 23:23:56 +00002400 if (NumElems != 2 && NumElems != 4)
2401 return false;
2402
Evan Chengc5cdff22006-04-07 21:53:05 +00002403 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002404 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002405 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002406
Evan Chengc5cdff22006-04-07 21:53:05 +00002407 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002408 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002409 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002410
2411 return true;
2412}
2413
2414/// isMOVHPMask - Return true if the specified VECTOR_SHUFFLE operand
Evan Cheng533a0aa2006-04-19 20:35:22 +00002415/// specifies a shuffle of elements that is suitable for input to MOVHP{S|D}
2416/// and MOVLHPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00002417bool X86::isMOVHPMask(ShuffleVectorSDNode *N) {
2418 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002419
Evan Cheng5ced1d82006-04-06 23:23:56 +00002420 if (NumElems != 2 && NumElems != 4)
2421 return false;
2422
Evan Chengc5cdff22006-04-07 21:53:05 +00002423 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002424 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002425 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002426
Nate Begeman9008ca62009-04-27 18:41:29 +00002427 for (unsigned i = 0; i < NumElems/2; ++i)
2428 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002429 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002430
2431 return true;
2432}
2433
Nate Begeman9008ca62009-04-27 18:41:29 +00002434/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
2435/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
2436/// <2, 3, 2, 3>
2437bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
2438 unsigned NumElems = N->getValueType(0).getVectorNumElements();
2439
2440 if (NumElems != 4)
2441 return false;
2442
2443 return isUndefOrEqual(N->getMaskElt(0), 2) &&
2444 isUndefOrEqual(N->getMaskElt(1), 3) &&
2445 isUndefOrEqual(N->getMaskElt(2), 2) &&
2446 isUndefOrEqual(N->getMaskElt(3), 3);
2447}
2448
Evan Cheng0038e592006-03-28 00:39:58 +00002449/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
2450/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002451static bool isUNPCKLMask(const SmallVectorImpl<int> &Mask, MVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002452 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002453 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002454 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng0038e592006-03-28 00:39:58 +00002455 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002456
2457 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2458 int BitI = Mask[i];
2459 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002460 if (!isUndefOrEqual(BitI, j))
2461 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002462 if (V2IsSplat) {
Mon P Wang7bcaefa2009-02-04 01:16:59 +00002463 if (!isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002464 return false;
2465 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002466 if (!isUndefOrEqual(BitI1, j + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002467 return false;
2468 }
Evan Cheng0038e592006-03-28 00:39:58 +00002469 }
Evan Cheng0038e592006-03-28 00:39:58 +00002470 return true;
2471}
2472
Nate Begeman9008ca62009-04-27 18:41:29 +00002473bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2474 SmallVector<int, 8> M;
2475 N->getMask(M);
2476 return ::isUNPCKLMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002477}
2478
Evan Cheng4fcb9222006-03-28 02:43:26 +00002479/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
2480/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002481static bool isUNPCKHMask(const SmallVectorImpl<int> &Mask, MVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002482 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002483 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002484 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng4fcb9222006-03-28 02:43:26 +00002485 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002486
2487 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2488 int BitI = Mask[i];
2489 int BitI1 = Mask[i+1];
Chris Lattner5a88b832007-02-25 07:10:00 +00002490 if (!isUndefOrEqual(BitI, j + NumElts/2))
Evan Chengc5cdff22006-04-07 21:53:05 +00002491 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002492 if (V2IsSplat) {
Chris Lattner5a88b832007-02-25 07:10:00 +00002493 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002494 return false;
2495 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002496 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002497 return false;
2498 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002499 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002500 return true;
2501}
2502
Nate Begeman9008ca62009-04-27 18:41:29 +00002503bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2504 SmallVector<int, 8> M;
2505 N->getMask(M);
2506 return ::isUNPCKHMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002507}
2508
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002509/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
2510/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
2511/// <0, 0, 1, 1>
Nate Begeman5a5ca152009-04-29 05:20:52 +00002512static bool isUNPCKL_v_undef_Mask(const SmallVectorImpl<int> &Mask, MVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002513 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002514 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002515 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002516
2517 for (int i = 0, j = 0; i != NumElems; i += 2, ++j) {
2518 int BitI = Mask[i];
2519 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002520 if (!isUndefOrEqual(BitI, j))
2521 return false;
2522 if (!isUndefOrEqual(BitI1, j))
2523 return false;
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002524 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002525 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002526}
2527
Nate Begeman9008ca62009-04-27 18:41:29 +00002528bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N) {
2529 SmallVector<int, 8> M;
2530 N->getMask(M);
2531 return ::isUNPCKL_v_undef_Mask(M, N->getValueType(0));
2532}
2533
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002534/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
2535/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
2536/// <2, 2, 3, 3>
Nate Begeman5a5ca152009-04-29 05:20:52 +00002537static bool isUNPCKH_v_undef_Mask(const SmallVectorImpl<int> &Mask, MVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002538 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002539 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
2540 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002541
2542 for (int i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
2543 int BitI = Mask[i];
2544 int BitI1 = Mask[i+1];
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002545 if (!isUndefOrEqual(BitI, j))
2546 return false;
2547 if (!isUndefOrEqual(BitI1, j))
2548 return false;
2549 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002550 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002551}
2552
Nate Begeman9008ca62009-04-27 18:41:29 +00002553bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N) {
2554 SmallVector<int, 8> M;
2555 N->getMask(M);
2556 return ::isUNPCKH_v_undef_Mask(M, N->getValueType(0));
2557}
2558
Evan Cheng017dcc62006-04-21 01:05:10 +00002559/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
2560/// specifies a shuffle of elements that is suitable for input to MOVSS,
2561/// MOVSD, and MOVD, i.e. setting the lowest element.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002562static bool isMOVLMask(const SmallVectorImpl<int> &Mask, MVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00002563 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002564 return false;
Eli Friedman10415532009-06-06 06:05:10 +00002565
2566 int NumElts = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00002567
2568 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002569 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002570
2571 for (int i = 1; i < NumElts; ++i)
2572 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002573 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002574
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002575 return true;
2576}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002577
Nate Begeman9008ca62009-04-27 18:41:29 +00002578bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
2579 SmallVector<int, 8> M;
2580 N->getMask(M);
2581 return ::isMOVLMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002582}
2583
Evan Cheng017dcc62006-04-21 01:05:10 +00002584/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
2585/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00002586/// element of vector 2 and the other elements to come from vector 1 in order.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002587static bool isCommutedMOVLMask(const SmallVectorImpl<int> &Mask, MVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002588 bool V2IsSplat = false, bool V2IsUndef = false) {
2589 int NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002590 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00002591 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002592
2593 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00002594 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002595
2596 for (int i = 1; i < NumOps; ++i)
2597 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
2598 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
2599 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00002600 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002601
Evan Cheng39623da2006-04-20 08:58:49 +00002602 return true;
2603}
2604
Nate Begeman9008ca62009-04-27 18:41:29 +00002605static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00002606 bool V2IsUndef = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002607 SmallVector<int, 8> M;
2608 N->getMask(M);
2609 return isCommutedMOVLMask(M, N->getValueType(0), V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00002610}
2611
Evan Chengd9539472006-04-14 21:59:03 +00002612/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2613/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002614bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N) {
2615 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00002616 return false;
2617
2618 // Expect 1, 1, 3, 3
Rafael Espindola15684b22009-04-24 12:40:33 +00002619 for (unsigned i = 0; i < 2; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002620 int Elt = N->getMaskElt(i);
2621 if (Elt >= 0 && Elt != 1)
2622 return false;
Rafael Espindola15684b22009-04-24 12:40:33 +00002623 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002624
2625 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00002626 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002627 int Elt = N->getMaskElt(i);
2628 if (Elt >= 0 && Elt != 3)
2629 return false;
2630 if (Elt == 3)
2631 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00002632 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002633 // Don't use movshdup if it can be done with a shufps.
Nate Begeman9008ca62009-04-27 18:41:29 +00002634 // FIXME: verify that matching u, u, 3, 3 is what we want.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002635 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00002636}
2637
2638/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2639/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002640bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N) {
2641 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00002642 return false;
2643
2644 // Expect 0, 0, 2, 2
Nate Begeman9008ca62009-04-27 18:41:29 +00002645 for (unsigned i = 0; i < 2; ++i)
2646 if (N->getMaskElt(i) > 0)
2647 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002648
2649 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00002650 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002651 int Elt = N->getMaskElt(i);
2652 if (Elt >= 0 && Elt != 2)
2653 return false;
2654 if (Elt == 2)
2655 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00002656 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002657 // Don't use movsldup if it can be done with a shufps.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002658 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00002659}
2660
Evan Cheng0b457f02008-09-25 20:50:48 +00002661/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2662/// specifies a shuffle of elements that is suitable for input to MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002663bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
2664 int e = N->getValueType(0).getVectorNumElements() / 2;
2665
2666 for (int i = 0; i < e; ++i)
2667 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00002668 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002669 for (int i = 0; i < e; ++i)
2670 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00002671 return false;
2672 return true;
2673}
2674
Evan Cheng63d33002006-03-22 08:01:21 +00002675/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
2676/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUF* and SHUFP*
2677/// instructions.
2678unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002679 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
2680 int NumOperands = SVOp->getValueType(0).getVectorNumElements();
2681
Evan Chengb9df0ca2006-03-22 02:53:00 +00002682 unsigned Shift = (NumOperands == 4) ? 2 : 1;
2683 unsigned Mask = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00002684 for (int i = 0; i < NumOperands; ++i) {
2685 int Val = SVOp->getMaskElt(NumOperands-i-1);
2686 if (Val < 0) Val = 0;
Evan Cheng14aed5e2006-03-24 01:18:28 +00002687 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng63d33002006-03-22 08:01:21 +00002688 Mask |= Val;
Evan Cheng36b27f32006-03-28 23:41:33 +00002689 if (i != NumOperands - 1)
2690 Mask <<= Shift;
2691 }
Evan Cheng63d33002006-03-22 08:01:21 +00002692 return Mask;
2693}
2694
Evan Cheng506d3df2006-03-29 23:07:14 +00002695/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
2696/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFHW
2697/// instructions.
2698unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002699 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00002700 unsigned Mask = 0;
2701 // 8 nodes, but we only care about the last 4.
2702 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002703 int Val = SVOp->getMaskElt(i);
2704 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00002705 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00002706 if (i != 4)
2707 Mask <<= 2;
2708 }
Evan Cheng506d3df2006-03-29 23:07:14 +00002709 return Mask;
2710}
2711
2712/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
2713/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFLW
2714/// instructions.
2715unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002716 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00002717 unsigned Mask = 0;
2718 // 8 nodes, but we only care about the first 4.
2719 for (int i = 3; i >= 0; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002720 int Val = SVOp->getMaskElt(i);
2721 if (Val >= 0)
2722 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00002723 if (i != 0)
2724 Mask <<= 2;
2725 }
Evan Cheng506d3df2006-03-29 23:07:14 +00002726 return Mask;
2727}
2728
Nate Begeman9008ca62009-04-27 18:41:29 +00002729/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
2730/// their permute mask.
2731static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
2732 SelectionDAG &DAG) {
2733 MVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002734 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00002735 SmallVector<int, 8> MaskVec;
2736
Nate Begeman5a5ca152009-04-29 05:20:52 +00002737 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002738 int idx = SVOp->getMaskElt(i);
2739 if (idx < 0)
2740 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002741 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00002742 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00002743 else
Nate Begeman9008ca62009-04-27 18:41:29 +00002744 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00002745 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002746 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
2747 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00002748}
2749
Evan Cheng779ccea2007-12-07 21:30:01 +00002750/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
2751/// the two vector operands have swapped position.
Nate Begeman9008ca62009-04-27 18:41:29 +00002752static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask, MVT VT) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00002753 unsigned NumElems = VT.getVectorNumElements();
2754 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002755 int idx = Mask[i];
2756 if (idx < 0)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002757 continue;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002758 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00002759 Mask[i] = idx + NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002760 else
Nate Begeman9008ca62009-04-27 18:41:29 +00002761 Mask[i] = idx - NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002762 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002763}
2764
Evan Cheng533a0aa2006-04-19 20:35:22 +00002765/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
2766/// match movhlps. The lower half elements should come from upper half of
2767/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002768/// half of V2 (and in order).
Nate Begeman9008ca62009-04-27 18:41:29 +00002769static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
2770 if (Op->getValueType(0).getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00002771 return false;
2772 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002773 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002774 return false;
2775 for (unsigned i = 2; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002776 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002777 return false;
2778 return true;
2779}
2780
Evan Cheng5ced1d82006-04-06 23:23:56 +00002781/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00002782/// is promoted to a vector. It also returns the LoadSDNode by reference if
2783/// required.
2784static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00002785 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
2786 return false;
2787 N = N->getOperand(0).getNode();
2788 if (!ISD::isNON_EXTLoad(N))
2789 return false;
2790 if (LD)
2791 *LD = cast<LoadSDNode>(N);
2792 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002793}
2794
Evan Cheng533a0aa2006-04-19 20:35:22 +00002795/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
2796/// match movlp{s|d}. The lower half elements should come from lower half of
2797/// V1 (and in order), and the upper half elements should come from the upper
2798/// half of V2 (and in order). And since V1 will become the source of the
2799/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00002800static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
2801 ShuffleVectorSDNode *Op) {
Evan Cheng466685d2006-10-09 20:57:25 +00002802 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002803 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00002804 // Is V2 is a vector load, don't do this transformation. We will try to use
2805 // load folding shufps op.
2806 if (ISD::isNON_EXTLoad(V2))
2807 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002808
Nate Begeman5a5ca152009-04-29 05:20:52 +00002809 unsigned NumElems = Op->getValueType(0).getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00002810
Evan Cheng533a0aa2006-04-19 20:35:22 +00002811 if (NumElems != 2 && NumElems != 4)
2812 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002813 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002814 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002815 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002816 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002817 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002818 return false;
2819 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002820}
2821
Evan Cheng39623da2006-04-20 08:58:49 +00002822/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
2823/// all the same.
2824static bool isSplatVector(SDNode *N) {
2825 if (N->getOpcode() != ISD::BUILD_VECTOR)
2826 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002827
Dan Gohman475871a2008-07-27 21:46:04 +00002828 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00002829 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
2830 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00002831 return false;
2832 return true;
2833}
2834
Evan Cheng213d2cf2007-05-17 18:45:50 +00002835/// isZeroNode - Returns true if Elt is a constant zero or a floating point
2836/// constant +0.0.
Dan Gohman475871a2008-07-27 21:46:04 +00002837static inline bool isZeroNode(SDValue Elt) {
Evan Cheng213d2cf2007-05-17 18:45:50 +00002838 return ((isa<ConstantSDNode>(Elt) &&
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002839 cast<ConstantSDNode>(Elt)->getZExtValue() == 0) ||
Evan Cheng213d2cf2007-05-17 18:45:50 +00002840 (isa<ConstantFPSDNode>(Elt) &&
Dale Johanneseneaf08942007-08-31 04:03:46 +00002841 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
Evan Cheng213d2cf2007-05-17 18:45:50 +00002842}
2843
2844/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Nate Begeman9008ca62009-04-27 18:41:29 +00002845/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002846/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00002847static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00002848 SDValue V1 = N->getOperand(0);
2849 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002850 unsigned NumElems = N->getValueType(0).getVectorNumElements();
2851 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002852 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002853 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002854 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00002855 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
2856 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00002857 if (Opc != ISD::BUILD_VECTOR || !isZeroNode(V2.getOperand(Idx-NumElems)))
2858 return false;
2859 } else if (Idx >= 0) {
2860 unsigned Opc = V1.getOpcode();
2861 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
2862 continue;
2863 if (Opc != ISD::BUILD_VECTOR || !isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00002864 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00002865 }
2866 }
2867 return true;
2868}
2869
2870/// getZeroVector - Returns a vector of specified type with all zero elements.
2871///
Dale Johannesenace16102009-02-03 19:33:06 +00002872static SDValue getZeroVector(MVT VT, bool HasSSE2, SelectionDAG &DAG,
2873 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002874 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00002875
Chris Lattner8a594482007-11-25 00:24:49 +00002876 // Always build zero vectors as <4 x i32> or <2 x i32> bitcasted to their dest
2877 // type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00002878 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002879 if (VT.getSizeInBits() == 64) { // MMX
Dan Gohman475871a2008-07-27 21:46:04 +00002880 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
Evan Chenga87008d2009-02-25 22:49:59 +00002881 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00002882 } else if (HasSSE2) { // SSE2
Dan Gohman475871a2008-07-27 21:46:04 +00002883 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
Evan Chenga87008d2009-02-25 22:49:59 +00002884 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00002885 } else { // SSE1
Dan Gohman475871a2008-07-27 21:46:04 +00002886 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
Evan Chenga87008d2009-02-25 22:49:59 +00002887 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00002888 }
Dale Johannesenace16102009-02-03 19:33:06 +00002889 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00002890}
2891
Chris Lattner8a594482007-11-25 00:24:49 +00002892/// getOnesVector - Returns a vector of specified type with all bits set.
2893///
Dale Johannesenace16102009-02-03 19:33:06 +00002894static SDValue getOnesVector(MVT VT, SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002895 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00002896
Chris Lattner8a594482007-11-25 00:24:49 +00002897 // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest
2898 // type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00002899 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
2900 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002901 if (VT.getSizeInBits() == 64) // MMX
Evan Chenga87008d2009-02-25 22:49:59 +00002902 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Chris Lattner8a594482007-11-25 00:24:49 +00002903 else // SSE
Evan Chenga87008d2009-02-25 22:49:59 +00002904 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Dale Johannesenace16102009-02-03 19:33:06 +00002905 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00002906}
2907
2908
Evan Cheng39623da2006-04-20 08:58:49 +00002909/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
2910/// that point to V2 points to its first element.
Nate Begeman9008ca62009-04-27 18:41:29 +00002911static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
2912 MVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002913 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00002914
Evan Cheng39623da2006-04-20 08:58:49 +00002915 bool Changed = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002916 SmallVector<int, 8> MaskVec;
2917 SVOp->getMask(MaskVec);
2918
Nate Begeman5a5ca152009-04-29 05:20:52 +00002919 for (unsigned i = 0; i != NumElems; ++i) {
2920 if (MaskVec[i] > (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002921 MaskVec[i] = NumElems;
2922 Changed = true;
Evan Cheng39623da2006-04-20 08:58:49 +00002923 }
Evan Cheng39623da2006-04-20 08:58:49 +00002924 }
Evan Cheng39623da2006-04-20 08:58:49 +00002925 if (Changed)
Nate Begeman9008ca62009-04-27 18:41:29 +00002926 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
2927 SVOp->getOperand(1), &MaskVec[0]);
2928 return SDValue(SVOp, 0);
Evan Cheng39623da2006-04-20 08:58:49 +00002929}
2930
Evan Cheng017dcc62006-04-21 01:05:10 +00002931/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
2932/// operation of specified width.
Nate Begeman9008ca62009-04-27 18:41:29 +00002933static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, MVT VT, SDValue V1,
2934 SDValue V2) {
2935 unsigned NumElems = VT.getVectorNumElements();
2936 SmallVector<int, 8> Mask;
2937 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00002938 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002939 Mask.push_back(i);
2940 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00002941}
2942
Nate Begeman9008ca62009-04-27 18:41:29 +00002943/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
2944static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, MVT VT, SDValue V1,
2945 SDValue V2) {
2946 unsigned NumElems = VT.getVectorNumElements();
2947 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00002948 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002949 Mask.push_back(i);
2950 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00002951 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002952 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00002953}
2954
Nate Begeman9008ca62009-04-27 18:41:29 +00002955/// getUnpackhMask - Returns a vector_shuffle node for an unpackh operation.
2956static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, MVT VT, SDValue V1,
2957 SDValue V2) {
2958 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00002959 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00002960 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00002961 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002962 Mask.push_back(i + Half);
2963 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00002964 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002965 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00002966}
2967
Evan Cheng0c0f83f2008-04-05 00:30:36 +00002968/// PromoteSplat - Promote a splat of v4f32, v8i16 or v16i8 to v4i32.
Nate Begeman9008ca62009-04-27 18:41:29 +00002969static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG,
2970 bool HasSSE2) {
2971 if (SV->getValueType(0).getVectorNumElements() <= 4)
2972 return SDValue(SV, 0);
2973
2974 MVT PVT = MVT::v4f32;
2975 MVT VT = SV->getValueType(0);
2976 DebugLoc dl = SV->getDebugLoc();
2977 SDValue V1 = SV->getOperand(0);
2978 int NumElems = VT.getVectorNumElements();
2979 int EltNo = SV->getSplatIndex();
Rafael Espindola15684b22009-04-24 12:40:33 +00002980
Nate Begeman9008ca62009-04-27 18:41:29 +00002981 // unpack elements to the correct location
2982 while (NumElems > 4) {
2983 if (EltNo < NumElems/2) {
2984 V1 = getUnpackl(DAG, dl, VT, V1, V1);
2985 } else {
2986 V1 = getUnpackh(DAG, dl, VT, V1, V1);
2987 EltNo -= NumElems/2;
2988 }
2989 NumElems >>= 1;
2990 }
2991
2992 // Perform the splat.
2993 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Dale Johannesenace16102009-02-03 19:33:06 +00002994 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, PVT, V1);
Nate Begeman9008ca62009-04-27 18:41:29 +00002995 V1 = DAG.getVectorShuffle(PVT, dl, V1, DAG.getUNDEF(PVT), &SplatMask[0]);
2996 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, V1);
Evan Chengc575ca22006-04-17 20:43:08 +00002997}
2998
Evan Chengba05f722006-04-21 23:03:30 +00002999/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00003000/// vector of zero or undef vector. This produces a shuffle where the low
3001/// element of V2 is swizzled into the zero/undef vector, landing at element
3002/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00003003static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Evan Chengf0df0312008-05-15 08:39:06 +00003004 bool isZero, bool HasSSE2,
3005 SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003006 MVT VT = V2.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003007 SDValue V1 = isZero
Nate Begeman9008ca62009-04-27 18:41:29 +00003008 ? getZeroVector(VT, HasSSE2, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
3009 unsigned NumElems = VT.getVectorNumElements();
3010 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00003011 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003012 // If this is the insertion idx, put the low elt of V2 here.
3013 MaskVec.push_back(i == Idx ? NumElems : i);
3014 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00003015}
3016
Evan Chengf26ffe92008-05-29 08:22:04 +00003017/// getNumOfConsecutiveZeros - Return the number of elements in a result of
3018/// a shuffle that is zero.
3019static
Nate Begeman9008ca62009-04-27 18:41:29 +00003020unsigned getNumOfConsecutiveZeros(ShuffleVectorSDNode *SVOp, int NumElems,
3021 bool Low, SelectionDAG &DAG) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003022 unsigned NumZeros = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003023 for (int i = 0; i < NumElems; ++i) {
Evan Chengab262272008-06-25 20:52:59 +00003024 unsigned Index = Low ? i : NumElems-i-1;
Nate Begeman9008ca62009-04-27 18:41:29 +00003025 int Idx = SVOp->getMaskElt(Index);
3026 if (Idx < 0) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003027 ++NumZeros;
3028 continue;
3029 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003030 SDValue Elt = DAG.getShuffleScalarElt(SVOp, Index);
Gabor Greifba36cb52008-08-28 21:40:38 +00003031 if (Elt.getNode() && isZeroNode(Elt))
Evan Chengf26ffe92008-05-29 08:22:04 +00003032 ++NumZeros;
3033 else
3034 break;
3035 }
3036 return NumZeros;
3037}
3038
3039/// isVectorShift - Returns true if the shuffle can be implemented as a
3040/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003041/// FIXME: split into pslldqi, psrldqi, palignr variants.
3042static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00003043 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003044 int NumElems = SVOp->getValueType(0).getVectorNumElements();
Evan Chengf26ffe92008-05-29 08:22:04 +00003045
3046 isLeft = true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003047 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, true, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003048 if (!NumZeros) {
3049 isLeft = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003050 NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, false, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003051 if (!NumZeros)
3052 return false;
3053 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003054 bool SeenV1 = false;
3055 bool SeenV2 = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003056 for (int i = NumZeros; i < NumElems; ++i) {
3057 int Val = isLeft ? (i - NumZeros) : i;
3058 int Idx = SVOp->getMaskElt(isLeft ? i : (i - NumZeros));
3059 if (Idx < 0)
Evan Chengf26ffe92008-05-29 08:22:04 +00003060 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00003061 if (Idx < NumElems)
Evan Chengf26ffe92008-05-29 08:22:04 +00003062 SeenV1 = true;
3063 else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003064 Idx -= NumElems;
Evan Chengf26ffe92008-05-29 08:22:04 +00003065 SeenV2 = true;
3066 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003067 if (Idx != Val)
Evan Chengf26ffe92008-05-29 08:22:04 +00003068 return false;
3069 }
3070 if (SeenV1 && SeenV2)
3071 return false;
3072
Nate Begeman9008ca62009-04-27 18:41:29 +00003073 ShVal = SeenV1 ? SVOp->getOperand(0) : SVOp->getOperand(1);
Evan Chengf26ffe92008-05-29 08:22:04 +00003074 ShAmt = NumZeros;
3075 return true;
3076}
3077
3078
Evan Chengc78d3b42006-04-24 18:01:45 +00003079/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
3080///
Dan Gohman475871a2008-07-27 21:46:04 +00003081static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003082 unsigned NumNonZero, unsigned NumZero,
Evan Cheng25ab6902006-09-08 06:48:29 +00003083 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003084 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00003085 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003086
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003087 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003088 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003089 bool First = true;
3090 for (unsigned i = 0; i < 16; ++i) {
3091 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
3092 if (ThisIsNonZero && First) {
3093 if (NumZero)
Dale Johannesenace16102009-02-03 19:33:06 +00003094 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003095 else
Dale Johannesene8d72302009-02-06 23:05:02 +00003096 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003097 First = false;
3098 }
3099
3100 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00003101 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003102 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
3103 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003104 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00003105 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00003106 }
3107 if (ThisIsNonZero) {
Dale Johannesenace16102009-02-03 19:33:06 +00003108 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
3109 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
Evan Chengc78d3b42006-04-24 18:01:45 +00003110 ThisElt, DAG.getConstant(8, MVT::i8));
3111 if (LastIsNonZero)
Dale Johannesenace16102009-02-03 19:33:06 +00003112 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00003113 } else
3114 ThisElt = LastElt;
3115
Gabor Greifba36cb52008-08-28 21:40:38 +00003116 if (ThisElt.getNode())
Dale Johannesenace16102009-02-03 19:33:06 +00003117 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00003118 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00003119 }
3120 }
3121
Dale Johannesenace16102009-02-03 19:33:06 +00003122 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00003123}
3124
Bill Wendlinga348c562007-03-22 18:42:45 +00003125/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00003126///
Dan Gohman475871a2008-07-27 21:46:04 +00003127static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003128 unsigned NumNonZero, unsigned NumZero,
Evan Cheng25ab6902006-09-08 06:48:29 +00003129 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003130 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00003131 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003132
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003133 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003134 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003135 bool First = true;
3136 for (unsigned i = 0; i < 8; ++i) {
3137 bool isNonZero = (NonZeros & (1 << i)) != 0;
3138 if (isNonZero) {
3139 if (First) {
3140 if (NumZero)
Dale Johannesenace16102009-02-03 19:33:06 +00003141 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003142 else
Dale Johannesene8d72302009-02-06 23:05:02 +00003143 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003144 First = false;
3145 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003146 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00003147 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00003148 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00003149 }
3150 }
3151
3152 return V;
3153}
3154
Evan Chengf26ffe92008-05-29 08:22:04 +00003155/// getVShift - Return a vector logical shift node.
3156///
Dan Gohman475871a2008-07-27 21:46:04 +00003157static SDValue getVShift(bool isLeft, MVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00003158 unsigned NumBits, SelectionDAG &DAG,
3159 const TargetLowering &TLI, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003160 bool isMMX = VT.getSizeInBits() == 64;
3161 MVT ShVT = isMMX ? MVT::v1i64 : MVT::v2i64;
Evan Chengf26ffe92008-05-29 08:22:04 +00003162 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
Dale Johannesenace16102009-02-03 19:33:06 +00003163 SrcOp = DAG.getNode(ISD::BIT_CONVERT, dl, ShVT, SrcOp);
3164 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3165 DAG.getNode(Opc, dl, ShVT, SrcOp,
Gabor Greif327ef032008-08-28 23:19:51 +00003166 DAG.getConstant(NumBits, TLI.getShiftAmountTy())));
Evan Chengf26ffe92008-05-29 08:22:04 +00003167}
3168
Dan Gohman475871a2008-07-27 21:46:04 +00003169SDValue
3170X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003171 DebugLoc dl = Op.getDebugLoc();
Chris Lattner8a594482007-11-25 00:24:49 +00003172 // All zero's are handled with pxor, all one's are handled with pcmpeqd.
Gabor Greif327ef032008-08-28 23:19:51 +00003173 if (ISD::isBuildVectorAllZeros(Op.getNode())
3174 || ISD::isBuildVectorAllOnes(Op.getNode())) {
Chris Lattner8a594482007-11-25 00:24:49 +00003175 // Canonicalize this to either <4 x i32> or <2 x i32> (SSE vs MMX) to
3176 // 1) ensure the zero vectors are CSE'd, and 2) ensure that i64 scalars are
3177 // eliminated on x86-32 hosts.
3178 if (Op.getValueType() == MVT::v4i32 || Op.getValueType() == MVT::v2i32)
3179 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003180
Gabor Greifba36cb52008-08-28 21:40:38 +00003181 if (ISD::isBuildVectorAllOnes(Op.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00003182 return getOnesVector(Op.getValueType(), DAG, dl);
3183 return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(), DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00003184 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003185
Duncan Sands83ec4b62008-06-06 12:08:01 +00003186 MVT VT = Op.getValueType();
3187 MVT EVT = VT.getVectorElementType();
3188 unsigned EVTBits = EVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003189
3190 unsigned NumElems = Op.getNumOperands();
3191 unsigned NumZero = 0;
3192 unsigned NumNonZero = 0;
3193 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003194 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00003195 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003196 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00003197 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00003198 if (Elt.getOpcode() == ISD::UNDEF)
3199 continue;
3200 Values.insert(Elt);
3201 if (Elt.getOpcode() != ISD::Constant &&
3202 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003203 IsAllConstants = false;
Evan Chengdb2d5242007-12-12 06:45:40 +00003204 if (isZeroNode(Elt))
3205 NumZero++;
3206 else {
3207 NonZeros |= (1 << i);
3208 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003209 }
3210 }
3211
Dan Gohman7f321562007-06-25 16:23:39 +00003212 if (NumNonZero == 0) {
Chris Lattner8a594482007-11-25 00:24:49 +00003213 // All undef vector. Return an UNDEF. All zero vectors were handled above.
Dale Johannesene8d72302009-02-06 23:05:02 +00003214 return DAG.getUNDEF(VT);
Dan Gohman7f321562007-06-25 16:23:39 +00003215 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003216
Chris Lattner67f453a2008-03-09 05:42:06 +00003217 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00003218 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00003219 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00003220 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00003221
Chris Lattner62098042008-03-09 01:05:04 +00003222 // If this is an insertion of an i64 value on x86-32, and if the top bits of
3223 // the value are obviously zero, truncate the value to i32 and do the
3224 // insertion that way. Only do this if the value is non-constant or if the
3225 // value is a constant being inserted into element 0. It is cheaper to do
3226 // a constant pool load than it is to do a movd + shuffle.
3227 if (EVT == MVT::i64 && !Subtarget->is64Bit() &&
3228 (!IsAllConstants || Idx == 0)) {
3229 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
3230 // Handle MMX and SSE both.
Duncan Sands83ec4b62008-06-06 12:08:01 +00003231 MVT VecVT = VT == MVT::v2i64 ? MVT::v4i32 : MVT::v2i32;
3232 unsigned VecElts = VT == MVT::v2i64 ? 4 : 2;
Scott Michelfdc40a02009-02-17 22:15:04 +00003233
Chris Lattner62098042008-03-09 01:05:04 +00003234 // Truncate the value (which may itself be a constant) to i32, and
3235 // convert it to a vector with movd (S2V+shuffle to zero extend).
Dale Johannesenace16102009-02-03 19:33:06 +00003236 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
3237 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Evan Chengf0df0312008-05-15 08:39:06 +00003238 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3239 Subtarget->hasSSE2(), DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00003240
Chris Lattner62098042008-03-09 01:05:04 +00003241 // Now we have our 32-bit value zero extended in the low element of
3242 // a vector. If Idx != 0, swizzle it into place.
3243 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003244 SmallVector<int, 4> Mask;
3245 Mask.push_back(Idx);
3246 for (unsigned i = 1; i != VecElts; ++i)
3247 Mask.push_back(i);
3248 Item = DAG.getVectorShuffle(VecVT, dl, Item,
3249 DAG.getUNDEF(Item.getValueType()),
3250 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003251 }
Dale Johannesenace16102009-02-03 19:33:06 +00003252 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Item);
Chris Lattner62098042008-03-09 01:05:04 +00003253 }
3254 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003255
Chris Lattner19f79692008-03-08 22:59:52 +00003256 // If we have a constant or non-constant insertion into the low element of
3257 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
3258 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00003259 // depending on what the source datatype is.
3260 if (Idx == 0) {
3261 if (NumZero == 0) {
3262 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
3263 } else if (EVT == MVT::i32 || EVT == MVT::f32 || EVT == MVT::f64 ||
3264 (EVT == MVT::i64 && Subtarget->is64Bit())) {
3265 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
3266 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
3267 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget->hasSSE2(),
3268 DAG);
3269 } else if (EVT == MVT::i16 || EVT == MVT::i8) {
3270 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
3271 MVT MiddleVT = VT.getSizeInBits() == 64 ? MVT::v2i32 : MVT::v4i32;
3272 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MiddleVT, Item);
3273 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3274 Subtarget->hasSSE2(), DAG);
3275 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Item);
3276 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003277 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003278
3279 // Is it a vector logical left shift?
3280 if (NumElems == 2 && Idx == 1 &&
3281 isZeroNode(Op.getOperand(0)) && !isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003282 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00003283 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00003284 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00003285 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00003286 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00003287 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003288
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003289 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00003290 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003291
Chris Lattner19f79692008-03-08 22:59:52 +00003292 // Otherwise, if this is a vector with i32 or f32 elements, and the element
3293 // is a non-constant being inserted into an element other than the low one,
3294 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
3295 // movd/movss) to move this into the low element, then shuffle it into
3296 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00003297 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00003298 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00003299
Evan Cheng0db9fe62006-04-25 20:13:52 +00003300 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Chengf0df0312008-05-15 08:39:06 +00003301 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
3302 Subtarget->hasSSE2(), DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00003303 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003304 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00003305 MaskVec.push_back(i == Idx ? 0 : 1);
3306 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003307 }
3308 }
3309
Chris Lattner67f453a2008-03-09 05:42:06 +00003310 // Splat is obviously ok. Let legalizer expand it to a shuffle.
3311 if (Values.size() == 1)
Dan Gohman475871a2008-07-27 21:46:04 +00003312 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00003313
Dan Gohmana3941172007-07-24 22:55:08 +00003314 // A vector full of immediates; various special cases are already
3315 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003316 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00003317 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00003318
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003319 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00003320 if (EVTBits == 64) {
3321 if (NumNonZero == 1) {
3322 // One half is zero or undef.
3323 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00003324 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00003325 Op.getOperand(Idx));
Evan Chengf0df0312008-05-15 08:39:06 +00003326 return getShuffleVectorZeroOrUndef(V2, Idx, true,
3327 Subtarget->hasSSE2(), DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00003328 }
Dan Gohman475871a2008-07-27 21:46:04 +00003329 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00003330 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003331
3332 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00003333 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00003334 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003335 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003336 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003337 }
3338
Bill Wendling826f36f2007-03-28 00:57:11 +00003339 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00003340 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003341 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003342 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003343 }
3344
3345 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00003346 SmallVector<SDValue, 8> V;
Chris Lattner5a88b832007-02-25 07:10:00 +00003347 V.resize(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003348 if (NumElems == 4 && NumZero > 0) {
3349 for (unsigned i = 0; i < 4; ++i) {
3350 bool isZero = !(NonZeros & (1 << i));
3351 if (isZero)
Dale Johannesenace16102009-02-03 19:33:06 +00003352 V[i] = getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003353 else
Dale Johannesenace16102009-02-03 19:33:06 +00003354 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003355 }
3356
3357 for (unsigned i = 0; i < 2; ++i) {
3358 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
3359 default: break;
3360 case 0:
3361 V[i] = V[i*2]; // Must be a zero vector.
3362 break;
3363 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00003364 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003365 break;
3366 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00003367 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003368 break;
3369 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00003370 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003371 break;
3372 }
3373 }
3374
Nate Begeman9008ca62009-04-27 18:41:29 +00003375 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003376 bool Reverse = (NonZeros & 0x3) == 2;
3377 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003378 MaskVec.push_back(Reverse ? 1-i : i);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003379 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
3380 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003381 MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems);
3382 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003383 }
3384
3385 if (Values.size() > 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003386 // If we have SSE 4.1, Expand into a number of inserts unless the number of
3387 // values to be inserted is equal to the number of elements, in which case
3388 // use the unpack code below in the hopes of matching the consecutive elts
3389 // load merge pattern for shuffles.
3390 // FIXME: We could probably just check that here directly.
3391 if (Values.size() < NumElems && VT.getSizeInBits() == 128 &&
3392 getSubtarget()->hasSSE41()) {
3393 V[0] = DAG.getUNDEF(VT);
3394 for (unsigned i = 0; i < NumElems; ++i)
3395 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
3396 V[0] = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, V[0],
3397 Op.getOperand(i), DAG.getIntPtrConstant(i));
3398 return V[0];
3399 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003400 // Expand into a number of unpckl*.
3401 // e.g. for v4f32
3402 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
3403 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
3404 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Evan Cheng0db9fe62006-04-25 20:13:52 +00003405 for (unsigned i = 0; i < NumElems; ++i)
Dale Johannesenace16102009-02-03 19:33:06 +00003406 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003407 NumElems >>= 1;
3408 while (NumElems != 0) {
3409 for (unsigned i = 0; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003410 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + NumElems]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003411 NumElems >>= 1;
3412 }
3413 return V[0];
3414 }
3415
Dan Gohman475871a2008-07-27 21:46:04 +00003416 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003417}
3418
Nate Begemanb9a47b82009-02-23 08:49:38 +00003419// v8i16 shuffles - Prefer shuffles in the following order:
3420// 1. [all] pshuflw, pshufhw, optional move
3421// 2. [ssse3] 1 x pshufb
3422// 3. [ssse3] 2 x pshufb + 1 x por
3423// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003424static
Nate Begeman9008ca62009-04-27 18:41:29 +00003425SDValue LowerVECTOR_SHUFFLEv8i16(ShuffleVectorSDNode *SVOp,
3426 SelectionDAG &DAG, X86TargetLowering &TLI) {
3427 SDValue V1 = SVOp->getOperand(0);
3428 SDValue V2 = SVOp->getOperand(1);
3429 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00003430 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00003431
Nate Begemanb9a47b82009-02-23 08:49:38 +00003432 // Determine if more than 1 of the words in each of the low and high quadwords
3433 // of the result come from the same quadword of one of the two inputs. Undef
3434 // mask values count as coming from any quadword, for better codegen.
3435 SmallVector<unsigned, 4> LoQuad(4);
3436 SmallVector<unsigned, 4> HiQuad(4);
3437 BitVector InputQuads(4);
3438 for (unsigned i = 0; i < 8; ++i) {
3439 SmallVectorImpl<unsigned> &Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00003440 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003441 MaskVals.push_back(EltIdx);
3442 if (EltIdx < 0) {
3443 ++Quad[0];
3444 ++Quad[1];
3445 ++Quad[2];
3446 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00003447 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003448 }
3449 ++Quad[EltIdx / 4];
3450 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00003451 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003452
Nate Begemanb9a47b82009-02-23 08:49:38 +00003453 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00003454 unsigned MaxQuad = 1;
3455 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003456 if (LoQuad[i] > MaxQuad) {
3457 BestLoQuad = i;
3458 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00003459 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003460 }
3461
Nate Begemanb9a47b82009-02-23 08:49:38 +00003462 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00003463 MaxQuad = 1;
3464 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003465 if (HiQuad[i] > MaxQuad) {
3466 BestHiQuad = i;
3467 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00003468 }
3469 }
3470
Nate Begemanb9a47b82009-02-23 08:49:38 +00003471 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
3472 // of the two input vectors, shuffle them into one input vector so only a
3473 // single pshufb instruction is necessary. If There are more than 2 input
3474 // quads, disable the next transformation since it does not help SSSE3.
3475 bool V1Used = InputQuads[0] || InputQuads[1];
3476 bool V2Used = InputQuads[2] || InputQuads[3];
3477 if (TLI.getSubtarget()->hasSSSE3()) {
3478 if (InputQuads.count() == 2 && V1Used && V2Used) {
3479 BestLoQuad = InputQuads.find_first();
3480 BestHiQuad = InputQuads.find_next(BestLoQuad);
3481 }
3482 if (InputQuads.count() > 2) {
3483 BestLoQuad = -1;
3484 BestHiQuad = -1;
3485 }
3486 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003487
Nate Begemanb9a47b82009-02-23 08:49:38 +00003488 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
3489 // the shuffle mask. If a quad is scored as -1, that means that it contains
3490 // words from all 4 input quadwords.
3491 SDValue NewV;
3492 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003493 SmallVector<int, 8> MaskV;
3494 MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad);
3495 MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad);
3496 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
3497 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V1),
3498 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V2), &MaskV[0]);
Dale Johannesenace16102009-02-03 19:33:06 +00003499 NewV = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00003500
Nate Begemanb9a47b82009-02-23 08:49:38 +00003501 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
3502 // source words for the shuffle, to aid later transformations.
3503 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00003504 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00003505 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003506 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00003507 if (idx != (int)i)
3508 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003509 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00003510 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003511 AllWordsInNewV = false;
3512 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00003513 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003514
Nate Begemanb9a47b82009-02-23 08:49:38 +00003515 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
3516 if (AllWordsInNewV) {
3517 for (int i = 0; i != 8; ++i) {
3518 int idx = MaskVals[i];
3519 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00003520 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003521 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
3522 if ((idx != i) && idx < 4)
3523 pshufhw = false;
3524 if ((idx != i) && idx > 3)
3525 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00003526 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00003527 V1 = NewV;
3528 V2Used = false;
3529 BestLoQuad = 0;
3530 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003531 }
Evan Cheng14b32e12007-12-11 01:46:18 +00003532
Nate Begemanb9a47b82009-02-23 08:49:38 +00003533 // If we've eliminated the use of V2, and the new mask is a pshuflw or
3534 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00003535 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003536 return DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
3537 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Evan Cheng14b32e12007-12-11 01:46:18 +00003538 }
Evan Cheng14b32e12007-12-11 01:46:18 +00003539 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00003540
3541 // If we have SSSE3, and all words of the result are from 1 input vector,
3542 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
3543 // is present, fall back to case 4.
3544 if (TLI.getSubtarget()->hasSSSE3()) {
3545 SmallVector<SDValue,16> pshufbMask;
3546
3547 // If we have elements from both input vectors, set the high bit of the
3548 // shuffle mask element to zero out elements that come from V2 in the V1
3549 // mask, and elements that come from V1 in the V2 mask, so that the two
3550 // results can be OR'd together.
3551 bool TwoInputs = V1Used && V2Used;
3552 for (unsigned i = 0; i != 8; ++i) {
3553 int EltIdx = MaskVals[i] * 2;
3554 if (TwoInputs && (EltIdx >= 16)) {
3555 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3556 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3557 continue;
3558 }
3559 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
3560 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
3561 }
3562 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V1);
3563 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00003564 DAG.getNode(ISD::BUILD_VECTOR, dl,
3565 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003566 if (!TwoInputs)
3567 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
3568
3569 // Calculate the shuffle mask for the second input, shuffle it, and
3570 // OR it with the first shuffled input.
3571 pshufbMask.clear();
3572 for (unsigned i = 0; i != 8; ++i) {
3573 int EltIdx = MaskVals[i] * 2;
3574 if (EltIdx < 16) {
3575 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3576 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3577 continue;
3578 }
3579 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
3580 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
3581 }
3582 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V2);
3583 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00003584 DAG.getNode(ISD::BUILD_VECTOR, dl,
3585 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003586 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
3587 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
3588 }
3589
3590 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
3591 // and update MaskVals with new element order.
3592 BitVector InOrder(8);
3593 if (BestLoQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003594 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003595 for (int i = 0; i != 4; ++i) {
3596 int idx = MaskVals[i];
3597 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003598 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003599 InOrder.set(i);
3600 } else if ((idx / 4) == BestLoQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003601 MaskV.push_back(idx & 3);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003602 InOrder.set(i);
3603 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003604 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003605 }
3606 }
3607 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003608 MaskV.push_back(i);
3609 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
3610 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003611 }
3612
3613 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
3614 // and update MaskVals with the new element order.
3615 if (BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003616 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003617 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003618 MaskV.push_back(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003619 for (unsigned i = 4; i != 8; ++i) {
3620 int idx = MaskVals[i];
3621 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003622 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003623 InOrder.set(i);
3624 } else if ((idx / 4) == BestHiQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003625 MaskV.push_back((idx & 3) + 4);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003626 InOrder.set(i);
3627 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003628 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003629 }
3630 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003631 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
3632 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003633 }
3634
3635 // In case BestHi & BestLo were both -1, which means each quadword has a word
3636 // from each of the four input quadwords, calculate the InOrder bitvector now
3637 // before falling through to the insert/extract cleanup.
3638 if (BestLoQuad == -1 && BestHiQuad == -1) {
3639 NewV = V1;
3640 for (int i = 0; i != 8; ++i)
3641 if (MaskVals[i] < 0 || MaskVals[i] == i)
3642 InOrder.set(i);
3643 }
3644
3645 // The other elements are put in the right place using pextrw and pinsrw.
3646 for (unsigned i = 0; i != 8; ++i) {
3647 if (InOrder[i])
3648 continue;
3649 int EltIdx = MaskVals[i];
3650 if (EltIdx < 0)
3651 continue;
3652 SDValue ExtOp = (EltIdx < 8)
3653 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
3654 DAG.getIntPtrConstant(EltIdx))
3655 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
3656 DAG.getIntPtrConstant(EltIdx - 8));
3657 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
3658 DAG.getIntPtrConstant(i));
3659 }
3660 return NewV;
3661}
3662
3663// v16i8 shuffles - Prefer shuffles in the following order:
3664// 1. [ssse3] 1 x pshufb
3665// 2. [ssse3] 2 x pshufb + 1 x por
3666// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
3667static
Nate Begeman9008ca62009-04-27 18:41:29 +00003668SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
3669 SelectionDAG &DAG, X86TargetLowering &TLI) {
3670 SDValue V1 = SVOp->getOperand(0);
3671 SDValue V2 = SVOp->getOperand(1);
3672 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00003673 SmallVector<int, 16> MaskVals;
Nate Begeman9008ca62009-04-27 18:41:29 +00003674 SVOp->getMask(MaskVals);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003675
3676 // If we have SSSE3, case 1 is generated when all result bytes come from
3677 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
3678 // present, fall back to case 3.
3679 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
3680 bool V1Only = true;
3681 bool V2Only = true;
3682 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003683 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00003684 if (EltIdx < 0)
3685 continue;
3686 if (EltIdx < 16)
3687 V2Only = false;
3688 else
3689 V1Only = false;
3690 }
3691
3692 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
3693 if (TLI.getSubtarget()->hasSSSE3()) {
3694 SmallVector<SDValue,16> pshufbMask;
3695
3696 // If all result elements are from one input vector, then only translate
3697 // undef mask values to 0x80 (zero out result) in the pshufb mask.
3698 //
3699 // Otherwise, we have elements from both input vectors, and must zero out
3700 // elements that come from V2 in the first mask, and V1 in the second mask
3701 // so that we can OR them together.
3702 bool TwoInputs = !(V1Only || V2Only);
3703 for (unsigned i = 0; i != 16; ++i) {
3704 int EltIdx = MaskVals[i];
3705 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
3706 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3707 continue;
3708 }
3709 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
3710 }
3711 // If all the elements are from V2, assign it to V1 and return after
3712 // building the first pshufb.
3713 if (V2Only)
3714 V1 = V2;
3715 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00003716 DAG.getNode(ISD::BUILD_VECTOR, dl,
3717 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003718 if (!TwoInputs)
3719 return V1;
3720
3721 // Calculate the shuffle mask for the second input, shuffle it, and
3722 // OR it with the first shuffled input.
3723 pshufbMask.clear();
3724 for (unsigned i = 0; i != 16; ++i) {
3725 int EltIdx = MaskVals[i];
3726 if (EltIdx < 16) {
3727 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3728 continue;
3729 }
3730 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
3731 }
3732 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00003733 DAG.getNode(ISD::BUILD_VECTOR, dl,
3734 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003735 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
3736 }
3737
3738 // No SSSE3 - Calculate in place words and then fix all out of place words
3739 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
3740 // the 16 different words that comprise the two doublequadword input vectors.
3741 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
3742 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V2);
3743 SDValue NewV = V2Only ? V2 : V1;
3744 for (int i = 0; i != 8; ++i) {
3745 int Elt0 = MaskVals[i*2];
3746 int Elt1 = MaskVals[i*2+1];
3747
3748 // This word of the result is all undef, skip it.
3749 if (Elt0 < 0 && Elt1 < 0)
3750 continue;
3751
3752 // This word of the result is already in the correct place, skip it.
3753 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
3754 continue;
3755 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
3756 continue;
3757
3758 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
3759 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
3760 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00003761
3762 // If Elt0 and Elt1 are defined, are consecutive, and can be load
3763 // using a single extract together, load it and store it.
3764 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
3765 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
3766 DAG.getIntPtrConstant(Elt1 / 2));
3767 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
3768 DAG.getIntPtrConstant(i));
3769 continue;
3770 }
3771
Nate Begemanb9a47b82009-02-23 08:49:38 +00003772 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00003773 // source byte is not also odd, shift the extracted word left 8 bits
3774 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00003775 if (Elt1 >= 0) {
3776 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
3777 DAG.getIntPtrConstant(Elt1 / 2));
3778 if ((Elt1 & 1) == 0)
3779 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
3780 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00003781 else if (Elt0 >= 0)
3782 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
3783 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003784 }
3785 // If Elt0 is defined, extract it from the appropriate source. If the
3786 // source byte is not also even, shift the extracted word right 8 bits. If
3787 // Elt1 was also defined, OR the extracted values together before
3788 // inserting them in the result.
3789 if (Elt0 >= 0) {
3790 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
3791 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
3792 if ((Elt0 & 1) != 0)
3793 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
3794 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00003795 else if (Elt1 >= 0)
3796 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
3797 DAG.getConstant(0x00FF, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003798 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
3799 : InsElt0;
3800 }
3801 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
3802 DAG.getIntPtrConstant(i));
3803 }
3804 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00003805}
3806
Evan Cheng7a831ce2007-12-15 03:00:47 +00003807/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
3808/// ones, or rewriting v4i32 / v2f32 as 2 wide ones if possible. This can be
3809/// done when every pair / quad of shuffle mask elements point to elements in
3810/// the right sequence. e.g.
Evan Cheng14b32e12007-12-11 01:46:18 +00003811/// vector_shuffle <>, <>, < 3, 4, | 10, 11, | 0, 1, | 14, 15>
3812static
Nate Begeman9008ca62009-04-27 18:41:29 +00003813SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
3814 SelectionDAG &DAG,
3815 TargetLowering &TLI, DebugLoc dl) {
3816 MVT VT = SVOp->getValueType(0);
3817 SDValue V1 = SVOp->getOperand(0);
3818 SDValue V2 = SVOp->getOperand(1);
3819 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00003820 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003821 MVT MaskVT = MVT::getIntVectorWithNumElements(NewWidth);
Duncan Sandsd038e042008-07-21 10:20:31 +00003822 MVT MaskEltVT = MaskVT.getVectorElementType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003823 MVT NewVT = MaskVT;
3824 switch (VT.getSimpleVT()) {
3825 default: assert(false && "Unexpected!");
Evan Cheng7a831ce2007-12-15 03:00:47 +00003826 case MVT::v4f32: NewVT = MVT::v2f64; break;
3827 case MVT::v4i32: NewVT = MVT::v2i64; break;
3828 case MVT::v8i16: NewVT = MVT::v4i32; break;
3829 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00003830 }
3831
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00003832 if (NewWidth == 2) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003833 if (VT.isInteger())
Evan Cheng7a831ce2007-12-15 03:00:47 +00003834 NewVT = MVT::v2i64;
3835 else
3836 NewVT = MVT::v2f64;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00003837 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003838 int Scale = NumElems / NewWidth;
3839 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00003840 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003841 int StartIdx = -1;
3842 for (int j = 0; j < Scale; ++j) {
3843 int EltIdx = SVOp->getMaskElt(i+j);
3844 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00003845 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00003846 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00003847 StartIdx = EltIdx - (EltIdx % Scale);
3848 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00003849 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00003850 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003851 if (StartIdx == -1)
3852 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00003853 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003854 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003855 }
3856
Dale Johannesenace16102009-02-03 19:33:06 +00003857 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V1);
3858 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00003859 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003860}
3861
Evan Chengd880b972008-05-09 21:53:03 +00003862/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00003863///
Dan Gohman475871a2008-07-27 21:46:04 +00003864static SDValue getVZextMovL(MVT VT, MVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00003865 SDValue SrcOp, SelectionDAG &DAG,
3866 const X86Subtarget *Subtarget, DebugLoc dl) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00003867 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
3868 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00003869 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00003870 LD = dyn_cast<LoadSDNode>(SrcOp);
3871 if (!LD) {
3872 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
3873 // instead.
Duncan Sands83ec4b62008-06-06 12:08:01 +00003874 MVT EVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
Evan Cheng7e2ff772008-05-08 00:57:18 +00003875 if ((EVT != MVT::i64 || Subtarget->is64Bit()) &&
3876 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
3877 SrcOp.getOperand(0).getOpcode() == ISD::BIT_CONVERT &&
3878 SrcOp.getOperand(0).getOperand(0).getValueType() == EVT) {
3879 // PR2108
3880 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Dale Johannesenace16102009-02-03 19:33:06 +00003881 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3882 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
3883 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
3884 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00003885 SrcOp.getOperand(0)
3886 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00003887 }
3888 }
3889 }
3890
Dale Johannesenace16102009-02-03 19:33:06 +00003891 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3892 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Scott Michelfdc40a02009-02-17 22:15:04 +00003893 DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00003894 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00003895}
3896
Evan Chengace3c172008-07-22 21:13:36 +00003897/// LowerVECTOR_SHUFFLE_4wide - Handle all 4 wide cases with a number of
3898/// shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00003899static SDValue
Nate Begeman9008ca62009-04-27 18:41:29 +00003900LowerVECTOR_SHUFFLE_4wide(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
3901 SDValue V1 = SVOp->getOperand(0);
3902 SDValue V2 = SVOp->getOperand(1);
3903 DebugLoc dl = SVOp->getDebugLoc();
3904 MVT VT = SVOp->getValueType(0);
3905
Evan Chengace3c172008-07-22 21:13:36 +00003906 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola833a9902008-08-28 18:32:53 +00003907 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00003908 SmallVector<int, 8> Mask1(4U, -1);
3909 SmallVector<int, 8> PermMask;
3910 SVOp->getMask(PermMask);
3911
Evan Chengace3c172008-07-22 21:13:36 +00003912 unsigned NumHi = 0;
3913 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00003914 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003915 int Idx = PermMask[i];
3916 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00003917 Locs[i] = std::make_pair(-1, -1);
3918 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003919 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
3920 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00003921 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00003922 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00003923 NumLo++;
3924 } else {
3925 Locs[i] = std::make_pair(1, NumHi);
3926 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00003927 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00003928 NumHi++;
3929 }
3930 }
3931 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003932
Evan Chengace3c172008-07-22 21:13:36 +00003933 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003934 // If no more than two elements come from either vector. This can be
3935 // implemented with two shuffles. First shuffle gather the elements.
3936 // The second shuffle, which takes the first shuffle as both of its
3937 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00003938 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003939
Nate Begeman9008ca62009-04-27 18:41:29 +00003940 SmallVector<int, 8> Mask2(4U, -1);
3941
Evan Chengace3c172008-07-22 21:13:36 +00003942 for (unsigned i = 0; i != 4; ++i) {
3943 if (Locs[i].first == -1)
3944 continue;
3945 else {
3946 unsigned Idx = (i < 2) ? 0 : 4;
3947 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00003948 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00003949 }
3950 }
3951
Nate Begeman9008ca62009-04-27 18:41:29 +00003952 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003953 } else if (NumLo == 3 || NumHi == 3) {
3954 // Otherwise, we must have three elements from one vector, call it X, and
3955 // one element from the other, call it Y. First, use a shufps to build an
3956 // intermediate vector with the one element from Y and the element from X
3957 // that will be in the same half in the final destination (the indexes don't
3958 // matter). Then, use a shufps to build the final vector, taking the half
3959 // containing the element from Y from the intermediate, and the other half
3960 // from X.
3961 if (NumHi == 3) {
3962 // Normalize it so the 3 elements come from V1.
Nate Begeman9008ca62009-04-27 18:41:29 +00003963 CommuteVectorShuffleMask(PermMask, VT);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003964 std::swap(V1, V2);
3965 }
3966
3967 // Find the element from V2.
3968 unsigned HiIndex;
3969 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003970 int Val = PermMask[HiIndex];
3971 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003972 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003973 if (Val >= 4)
3974 break;
3975 }
3976
Nate Begeman9008ca62009-04-27 18:41:29 +00003977 Mask1[0] = PermMask[HiIndex];
3978 Mask1[1] = -1;
3979 Mask1[2] = PermMask[HiIndex^1];
3980 Mask1[3] = -1;
3981 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003982
3983 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003984 Mask1[0] = PermMask[0];
3985 Mask1[1] = PermMask[1];
3986 Mask1[2] = HiIndex & 1 ? 6 : 4;
3987 Mask1[3] = HiIndex & 1 ? 4 : 6;
3988 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003989 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003990 Mask1[0] = HiIndex & 1 ? 2 : 0;
3991 Mask1[1] = HiIndex & 1 ? 0 : 2;
3992 Mask1[2] = PermMask[2];
3993 Mask1[3] = PermMask[3];
3994 if (Mask1[2] >= 0)
3995 Mask1[2] += 4;
3996 if (Mask1[3] >= 0)
3997 Mask1[3] += 4;
3998 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003999 }
Evan Chengace3c172008-07-22 21:13:36 +00004000 }
4001
4002 // Break it into (shuffle shuffle_hi, shuffle_lo).
4003 Locs.clear();
Nate Begeman9008ca62009-04-27 18:41:29 +00004004 SmallVector<int,8> LoMask(4U, -1);
4005 SmallVector<int,8> HiMask(4U, -1);
4006
4007 SmallVector<int,8> *MaskPtr = &LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00004008 unsigned MaskIdx = 0;
4009 unsigned LoIdx = 0;
4010 unsigned HiIdx = 2;
4011 for (unsigned i = 0; i != 4; ++i) {
4012 if (i == 2) {
4013 MaskPtr = &HiMask;
4014 MaskIdx = 1;
4015 LoIdx = 0;
4016 HiIdx = 2;
4017 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004018 int Idx = PermMask[i];
4019 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004020 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00004021 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004022 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004023 (*MaskPtr)[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004024 LoIdx++;
4025 } else {
4026 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004027 (*MaskPtr)[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004028 HiIdx++;
4029 }
4030 }
4031
Nate Begeman9008ca62009-04-27 18:41:29 +00004032 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
4033 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
4034 SmallVector<int, 8> MaskOps;
Evan Chengace3c172008-07-22 21:13:36 +00004035 for (unsigned i = 0; i != 4; ++i) {
4036 if (Locs[i].first == -1) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004037 MaskOps.push_back(-1);
Evan Chengace3c172008-07-22 21:13:36 +00004038 } else {
4039 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004040 MaskOps.push_back(Idx);
Evan Chengace3c172008-07-22 21:13:36 +00004041 }
4042 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004043 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00004044}
4045
Dan Gohman475871a2008-07-27 21:46:04 +00004046SDValue
4047X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004048 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00004049 SDValue V1 = Op.getOperand(0);
4050 SDValue V2 = Op.getOperand(1);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004051 MVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004052 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00004053 unsigned NumElems = VT.getVectorNumElements();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004054 bool isMMX = VT.getSizeInBits() == 64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004055 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
4056 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00004057 bool V1IsSplat = false;
4058 bool V2IsSplat = false;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004059
Nate Begeman9008ca62009-04-27 18:41:29 +00004060 if (isZeroShuffle(SVOp))
Dale Johannesenace16102009-02-03 19:33:06 +00004061 return getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004062
Nate Begeman9008ca62009-04-27 18:41:29 +00004063 // Promote splats to v4f32.
4064 if (SVOp->isSplat()) {
4065 if (isMMX || NumElems < 4)
4066 return Op;
4067 return PromoteSplat(SVOp, DAG, Subtarget->hasSSE2());
Evan Cheng0db9fe62006-04-25 20:13:52 +00004068 }
4069
Evan Cheng7a831ce2007-12-15 03:00:47 +00004070 // If the shuffle can be profitably rewritten as a narrower shuffle, then
4071 // do it!
4072 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004073 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004074 if (NewOp.getNode())
Scott Michelfdc40a02009-02-17 22:15:04 +00004075 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004076 LowerVECTOR_SHUFFLE(NewOp, DAG));
Evan Cheng7a831ce2007-12-15 03:00:47 +00004077 } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
4078 // FIXME: Figure out a cleaner way to do this.
4079 // Try to make use of movq to zero out the top part.
Gabor Greifba36cb52008-08-28 21:40:38 +00004080 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004081 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004082 if (NewOp.getNode()) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004083 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
4084 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
4085 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004086 }
Gabor Greifba36cb52008-08-28 21:40:38 +00004087 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004088 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
4089 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
Evan Chengd880b972008-05-09 21:53:03 +00004090 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
Nate Begeman9008ca62009-04-27 18:41:29 +00004091 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004092 }
4093 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004094
4095 if (X86::isPSHUFDMask(SVOp))
4096 return Op;
4097
Evan Chengf26ffe92008-05-29 08:22:04 +00004098 // Check if this can be converted into a logical shift.
4099 bool isLeft = false;
4100 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00004101 SDValue ShVal;
Nate Begeman9008ca62009-04-27 18:41:29 +00004102 bool isShift = getSubtarget()->hasSSE2() &&
4103 isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00004104 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004105 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00004106 // v_set0 + movlhps or movhlps, etc.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004107 MVT EVT = VT.getVectorElementType();
4108 ShAmt *= EVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004109 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004110 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004111
4112 if (X86::isMOVLMask(SVOp)) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004113 if (V1IsUndef)
4114 return V2;
Gabor Greifba36cb52008-08-28 21:40:38 +00004115 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00004116 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Nate Begemanfb8ead02008-07-25 19:05:58 +00004117 if (!isMMX)
4118 return Op;
Evan Cheng7e2ff772008-05-08 00:57:18 +00004119 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004120
4121 // FIXME: fold these into legal mask.
4122 if (!isMMX && (X86::isMOVSHDUPMask(SVOp) ||
4123 X86::isMOVSLDUPMask(SVOp) ||
4124 X86::isMOVHLPSMask(SVOp) ||
4125 X86::isMOVHPMask(SVOp) ||
4126 X86::isMOVLPMask(SVOp)))
Evan Cheng9bbbb982006-10-25 20:48:19 +00004127 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004128
Nate Begeman9008ca62009-04-27 18:41:29 +00004129 if (ShouldXformToMOVHLPS(SVOp) ||
4130 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
4131 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004132
Evan Chengf26ffe92008-05-29 08:22:04 +00004133 if (isShift) {
4134 // No better options. Use a vshl / vsrl.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004135 MVT EVT = VT.getVectorElementType();
4136 ShAmt *= EVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004137 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004138 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004139
Evan Cheng9eca5e82006-10-25 21:49:50 +00004140 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00004141 // FIXME: This should also accept a bitcast of a splat? Be careful, not
4142 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00004143 V1IsSplat = isSplatVector(V1.getNode());
4144 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00004145
Chris Lattner8a594482007-11-25 00:24:49 +00004146 // Canonicalize the splat or undef, if present, to be on the RHS.
Evan Cheng9bbbb982006-10-25 20:48:19 +00004147 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004148 Op = CommuteVectorShuffle(SVOp, DAG);
4149 SVOp = cast<ShuffleVectorSDNode>(Op);
4150 V1 = SVOp->getOperand(0);
4151 V2 = SVOp->getOperand(1);
Evan Cheng9bbbb982006-10-25 20:48:19 +00004152 std::swap(V1IsSplat, V2IsSplat);
4153 std::swap(V1IsUndef, V2IsUndef);
Evan Cheng9eca5e82006-10-25 21:49:50 +00004154 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00004155 }
4156
Nate Begeman9008ca62009-04-27 18:41:29 +00004157 if (isCommutedMOVL(SVOp, V2IsSplat, V2IsUndef)) {
4158 // Shuffling low element of v1 into undef, just return v1.
4159 if (V2IsUndef)
4160 return V1;
4161 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
4162 // the instruction selector will not match, so get a canonical MOVL with
4163 // swapped operands to undo the commute.
4164 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00004165 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004166
Nate Begeman9008ca62009-04-27 18:41:29 +00004167 if (X86::isUNPCKL_v_undef_Mask(SVOp) ||
4168 X86::isUNPCKH_v_undef_Mask(SVOp) ||
4169 X86::isUNPCKLMask(SVOp) ||
4170 X86::isUNPCKHMask(SVOp))
Evan Chengd9b8e402006-10-16 06:36:00 +00004171 return Op;
Evan Chenge1113032006-10-04 18:33:38 +00004172
Evan Cheng9bbbb982006-10-25 20:48:19 +00004173 if (V2IsSplat) {
4174 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004175 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00004176 // new vector_shuffle with the corrected mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00004177 SDValue NewMask = NormalizeMask(SVOp, DAG);
4178 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
4179 if (NSVOp != SVOp) {
4180 if (X86::isUNPCKLMask(NSVOp, true)) {
4181 return NewMask;
4182 } else if (X86::isUNPCKHMask(NSVOp, true)) {
4183 return NewMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004184 }
4185 }
4186 }
4187
Evan Cheng9eca5e82006-10-25 21:49:50 +00004188 if (Commuted) {
4189 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00004190 // FIXME: this seems wrong.
4191 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
4192 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
4193 if (X86::isUNPCKL_v_undef_Mask(NewSVOp) ||
4194 X86::isUNPCKH_v_undef_Mask(NewSVOp) ||
4195 X86::isUNPCKLMask(NewSVOp) ||
4196 X86::isUNPCKHMask(NewSVOp))
4197 return NewOp;
Evan Cheng9eca5e82006-10-25 21:49:50 +00004198 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004199
Nate Begemanb9a47b82009-02-23 08:49:38 +00004200 // FIXME: for mmx, bitcast v2i32 to v4i16 for shuffle.
Nate Begeman9008ca62009-04-27 18:41:29 +00004201
4202 // Normalize the node to match x86 shuffle ops if needed
4203 if (!isMMX && V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(SVOp))
4204 return CommuteVectorShuffle(SVOp, DAG);
4205
4206 // Check for legal shuffle and return?
4207 SmallVector<int, 16> PermMask;
4208 SVOp->getMask(PermMask);
4209 if (isShuffleMaskLegal(PermMask, VT))
Evan Cheng0c0f83f2008-04-05 00:30:36 +00004210 return Op;
Nate Begeman9008ca62009-04-27 18:41:29 +00004211
Evan Cheng14b32e12007-12-11 01:46:18 +00004212 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
4213 if (VT == MVT::v8i16) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004214 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(SVOp, DAG, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004215 if (NewOp.getNode())
Evan Cheng14b32e12007-12-11 01:46:18 +00004216 return NewOp;
4217 }
4218
Nate Begemanb9a47b82009-02-23 08:49:38 +00004219 if (VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004220 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004221 if (NewOp.getNode())
4222 return NewOp;
4223 }
4224
Evan Chengace3c172008-07-22 21:13:36 +00004225 // Handle all 4 wide cases with a number of shuffles except for MMX.
4226 if (NumElems == 4 && !isMMX)
Nate Begeman9008ca62009-04-27 18:41:29 +00004227 return LowerVECTOR_SHUFFLE_4wide(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004228
Dan Gohman475871a2008-07-27 21:46:04 +00004229 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004230}
4231
Dan Gohman475871a2008-07-27 21:46:04 +00004232SDValue
4233X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004234 SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004235 MVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004236 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004237 if (VT.getSizeInBits() == 8) {
Dale Johannesenace16102009-02-03 19:33:06 +00004238 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004239 Op.getOperand(0), Op.getOperand(1));
Dale Johannesenace16102009-02-03 19:33:06 +00004240 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004241 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004242 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004243 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00004244 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
4245 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
4246 if (Idx == 0)
Dale Johannesenace16102009-02-03 19:33:06 +00004247 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4248 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
4249 DAG.getNode(ISD::BIT_CONVERT, dl,
4250 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00004251 Op.getOperand(0)),
4252 Op.getOperand(1)));
Dale Johannesenace16102009-02-03 19:33:06 +00004253 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004254 Op.getOperand(0), Op.getOperand(1));
Dale Johannesenace16102009-02-03 19:33:06 +00004255 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004256 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004257 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Evan Cheng62a3f152008-03-24 21:52:23 +00004258 } else if (VT == MVT::f32) {
4259 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
4260 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004261 // result has a single use which is a store or a bitcast to i32. And in
4262 // the case of a store, it's not worth it if the index is a constant 0,
4263 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00004264 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00004265 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00004266 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004267 if ((User->getOpcode() != ISD::STORE ||
4268 (isa<ConstantSDNode>(Op.getOperand(1)) &&
4269 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Dan Gohman171c11e2008-04-16 02:32:24 +00004270 (User->getOpcode() != ISD::BIT_CONVERT ||
4271 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00004272 return SDValue();
Dale Johannesenace16102009-02-03 19:33:06 +00004273 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Scott Michelfdc40a02009-02-17 22:15:04 +00004274 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004275 Op.getOperand(0)),
4276 Op.getOperand(1));
4277 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Extract);
Mon P Wangf0fcdd82009-01-15 21:10:20 +00004278 } else if (VT == MVT::i32) {
4279 // ExtractPS works with constant index.
4280 if (isa<ConstantSDNode>(Op.getOperand(1)))
4281 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004282 }
Dan Gohman475871a2008-07-27 21:46:04 +00004283 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004284}
4285
4286
Dan Gohman475871a2008-07-27 21:46:04 +00004287SDValue
4288X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004289 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00004290 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004291
Evan Cheng62a3f152008-03-24 21:52:23 +00004292 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00004293 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00004294 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00004295 return Res;
4296 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00004297
Duncan Sands83ec4b62008-06-06 12:08:01 +00004298 MVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004299 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004300 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004301 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004302 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004303 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004304 if (Idx == 0)
Dale Johannesenace16102009-02-03 19:33:06 +00004305 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4306 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Scott Michelfdc40a02009-02-17 22:15:04 +00004307 DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00004308 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00004309 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004310 // Transform it so it match pextrw which produces a 32-bit result.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004311 MVT EVT = (MVT::SimpleValueType)(VT.getSimpleVT()+1);
Dale Johannesenace16102009-02-03 19:33:06 +00004312 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004313 Op.getOperand(0), Op.getOperand(1));
Dale Johannesenace16102009-02-03 19:33:06 +00004314 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004315 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004316 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004317 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004318 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004319 if (Idx == 0)
4320 return Op;
Nate Begeman9008ca62009-04-27 18:41:29 +00004321
Evan Cheng0db9fe62006-04-25 20:13:52 +00004322 // SHUFPS the element to the lowest double word, then movss.
Nate Begeman9008ca62009-04-27 18:41:29 +00004323 int Mask[4] = { Idx, -1, -1, -1 };
4324 MVT VVT = Op.getOperand(0).getValueType();
4325 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
4326 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004327 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004328 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00004329 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004330 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
4331 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
4332 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004333 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004334 if (Idx == 0)
4335 return Op;
4336
4337 // UNPCKHPD the element to the lowest double word, then movsd.
4338 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
4339 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00004340 int Mask[2] = { 1, -1 };
4341 MVT VVT = Op.getOperand(0).getValueType();
4342 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
4343 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004344 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004345 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004346 }
4347
Dan Gohman475871a2008-07-27 21:46:04 +00004348 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004349}
4350
Dan Gohman475871a2008-07-27 21:46:04 +00004351SDValue
4352X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op, SelectionDAG &DAG){
Duncan Sands83ec4b62008-06-06 12:08:01 +00004353 MVT VT = Op.getValueType();
4354 MVT EVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004355 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004356
Dan Gohman475871a2008-07-27 21:46:04 +00004357 SDValue N0 = Op.getOperand(0);
4358 SDValue N1 = Op.getOperand(1);
4359 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00004360
Dan Gohmanef521f12008-08-14 22:53:18 +00004361 if ((EVT.getSizeInBits() == 8 || EVT.getSizeInBits() == 16) &&
4362 isa<ConstantSDNode>(N2)) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004363 unsigned Opc = (EVT.getSizeInBits() == 8) ? X86ISD::PINSRB
Nate Begemanb9a47b82009-02-23 08:49:38 +00004364 : X86ISD::PINSRW;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004365 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
4366 // argument.
4367 if (N1.getValueType() != MVT::i32)
Dale Johannesenace16102009-02-03 19:33:06 +00004368 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
Nate Begeman14d12ca2008-02-11 04:19:36 +00004369 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004370 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00004371 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohmanc0573b12008-08-14 22:43:26 +00004372 } else if (EVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004373 // Bits [7:6] of the constant are the source select. This will always be
4374 // zero here. The DAG Combiner may combine an extract_elt index into these
4375 // bits. For example (insert (extract, 3), 2) could be matched by putting
4376 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00004377 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00004378 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00004379 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00004380 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004381 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Dale Johannesenace16102009-02-03 19:33:06 +00004382 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Mon P Wangf0fcdd82009-01-15 21:10:20 +00004383 } else if (EVT == MVT::i32) {
4384 // InsertPS works with constant index.
4385 if (isa<ConstantSDNode>(N2))
4386 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004387 }
Dan Gohman475871a2008-07-27 21:46:04 +00004388 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004389}
4390
Dan Gohman475871a2008-07-27 21:46:04 +00004391SDValue
4392X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004393 MVT VT = Op.getValueType();
4394 MVT EVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004395
4396 if (Subtarget->hasSSE41())
4397 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
4398
Evan Cheng794405e2007-12-12 07:55:34 +00004399 if (EVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00004400 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00004401
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004402 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004403 SDValue N0 = Op.getOperand(0);
4404 SDValue N1 = Op.getOperand(1);
4405 SDValue N2 = Op.getOperand(2);
Evan Cheng794405e2007-12-12 07:55:34 +00004406
Eli Friedman30e71eb2009-06-06 06:32:50 +00004407 if (EVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00004408 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
4409 // as its second argument.
Evan Cheng0db9fe62006-04-25 20:13:52 +00004410 if (N1.getValueType() != MVT::i32)
Dale Johannesenace16102009-02-03 19:33:06 +00004411 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004412 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004413 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00004414 return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004415 }
Dan Gohman475871a2008-07-27 21:46:04 +00004416 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004417}
4418
Dan Gohman475871a2008-07-27 21:46:04 +00004419SDValue
4420X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004421 DebugLoc dl = Op.getDebugLoc();
Evan Cheng52672b82008-07-22 18:39:19 +00004422 if (Op.getValueType() == MVT::v2f32)
Dale Johannesenace16102009-02-03 19:33:06 +00004423 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f32,
4424 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i32,
4425 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32,
Evan Cheng52672b82008-07-22 18:39:19 +00004426 Op.getOperand(0))));
4427
Dale Johannesenace16102009-02-03 19:33:06 +00004428 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00004429 MVT VT = MVT::v2i32;
4430 switch (Op.getValueType().getSimpleVT()) {
Evan Chengefec7512008-02-18 23:04:32 +00004431 default: break;
4432 case MVT::v16i8:
4433 case MVT::v8i16:
4434 VT = MVT::v4i32;
4435 break;
4436 }
Dale Johannesenace16102009-02-03 19:33:06 +00004437 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(),
4438 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004439}
4440
Bill Wendling056292f2008-09-16 21:48:12 +00004441// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
4442// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
4443// one of the above mentioned nodes. It has to be wrapped because otherwise
4444// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
4445// be used to form addressing mode. These wrapped nodes will be selected
4446// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00004447SDValue
4448X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004449 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Chris Lattner41621a22009-06-26 19:22:52 +00004450
4451 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4452 // global base reg.
4453 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00004454 unsigned WrapperKind = X86ISD::Wrapper;
Chris Lattnere4df7562009-07-09 03:15:51 +00004455
4456 if (Subtarget->is64Bit() &&
4457 getTargetMachine().getCodeModel() == CodeModel::Small) {
4458 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner88e1fd52009-07-09 04:24:46 +00004459 } else if (Subtarget->isPICStyleGOT()) {
4460 OpFlag = X86II::MO_GOTOFF;
4461 } else if (Subtarget->isPICStyleStub() &&
4462 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
4463 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Chris Lattner41621a22009-06-26 19:22:52 +00004464 }
4465
Evan Cheng1606e8e2009-03-13 07:51:59 +00004466 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00004467 CP->getAlignment(),
4468 CP->getOffset(), OpFlag);
4469 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00004470 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004471 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00004472 if (OpFlag) {
4473 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00004474 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattner41621a22009-06-26 19:22:52 +00004475 DebugLoc::getUnknownLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004476 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004477 }
4478
4479 return Result;
4480}
4481
Chris Lattner18c59872009-06-27 04:16:01 +00004482SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) {
4483 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
4484
4485 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4486 // global base reg.
4487 unsigned char OpFlag = 0;
4488 unsigned WrapperKind = X86ISD::Wrapper;
Chris Lattnere4df7562009-07-09 03:15:51 +00004489
4490 if (Subtarget->is64Bit()) {
4491 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner88e1fd52009-07-09 04:24:46 +00004492 } else if (Subtarget->isPICStyleGOT()) {
4493 OpFlag = X86II::MO_GOTOFF;
4494 } else if (Subtarget->isPICStyleStub() &&
4495 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
4496 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Chris Lattner18c59872009-06-27 04:16:01 +00004497 }
4498
4499 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
4500 OpFlag);
4501 DebugLoc DL = JT->getDebugLoc();
4502 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
4503
4504 // With PIC, the address is actually $g + Offset.
4505 if (OpFlag) {
4506 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
4507 DAG.getNode(X86ISD::GlobalBaseReg,
4508 DebugLoc::getUnknownLoc(), getPointerTy()),
4509 Result);
4510 }
4511
4512 return Result;
4513}
4514
4515SDValue
4516X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) {
4517 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
4518
4519 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4520 // global base reg.
4521 unsigned char OpFlag = 0;
4522 unsigned WrapperKind = X86ISD::Wrapper;
Chris Lattnere4df7562009-07-09 03:15:51 +00004523 if (Subtarget->is64Bit()) {
4524 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner88e1fd52009-07-09 04:24:46 +00004525 } else if (Subtarget->isPICStyleGOT()) {
4526 OpFlag = X86II::MO_GOTOFF;
4527 } else if (Subtarget->isPICStyleStub() &&
4528 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
4529 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Chris Lattner18c59872009-06-27 04:16:01 +00004530 }
4531
4532 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
4533
4534 DebugLoc DL = Op.getDebugLoc();
4535 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
4536
4537
4538 // With PIC, the address is actually $g + Offset.
4539 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00004540 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00004541 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
4542 DAG.getNode(X86ISD::GlobalBaseReg,
4543 DebugLoc::getUnknownLoc(),
4544 getPointerTy()),
4545 Result);
4546 }
4547
4548 return Result;
4549}
4550
Dan Gohman475871a2008-07-27 21:46:04 +00004551SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00004552X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00004553 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00004554 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00004555 // Create the TargetGlobalAddress node, folding in the constant
4556 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00004557 unsigned char OpFlags =
4558 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Dan Gohman6520e202008-10-18 02:06:02 +00004559 SDValue Result;
Chris Lattner36c25012009-07-10 07:34:39 +00004560 if (OpFlags == X86II::MO_NO_FLAG && isInt32(Offset)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00004561 // A direct static reference to a global.
Dan Gohman6520e202008-10-18 02:06:02 +00004562 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), Offset);
4563 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00004564 } else {
Chris Lattnerb1acd682009-06-27 05:39:56 +00004565 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00004566 }
4567
Chris Lattnere4df7562009-07-09 03:15:51 +00004568 if (Subtarget->is64Bit() &&
Chris Lattner18c59872009-06-27 04:16:01 +00004569 getTargetMachine().getCodeModel() == CodeModel::Small)
4570 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
4571 else
4572 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00004573
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004574 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00004575 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00004576 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
4577 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004578 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004579 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004580
Chris Lattner36c25012009-07-10 07:34:39 +00004581 // For globals that require a load from a stub to get the address, emit the
4582 // load.
4583 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00004584 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
Dan Gohman3069b872008-02-07 18:41:25 +00004585 PseudoSourceValue::getGOT(), 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004586
Dan Gohman6520e202008-10-18 02:06:02 +00004587 // If there was a non-zero offset that we didn't fold, create an explicit
4588 // addition for it.
4589 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00004590 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00004591 DAG.getConstant(Offset, getPointerTy()));
4592
Evan Cheng0db9fe62006-04-25 20:13:52 +00004593 return Result;
4594}
4595
Evan Chengda43bcf2008-09-24 00:05:32 +00004596SDValue
4597X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) {
4598 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00004599 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004600 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00004601}
4602
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004603static SDValue
4604GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Chris Lattnerb903bed2009-06-26 21:20:29 +00004605 SDValue *InFlag, const MVT PtrVT, unsigned ReturnReg,
4606 unsigned char OperandFlags) {
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004607 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
4608 DebugLoc dl = GA->getDebugLoc();
4609 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(),
4610 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00004611 GA->getOffset(),
4612 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004613 if (InFlag) {
4614 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00004615 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004616 } else {
4617 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00004618 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004619 }
Rafael Espindola15f1b662009-04-24 12:59:40 +00004620 SDValue Flag = Chain.getValue(1);
4621 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004622}
4623
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004624// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00004625static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004626LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Duncan Sands83ec4b62008-06-06 12:08:01 +00004627 const MVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00004628 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00004629 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
4630 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004631 DAG.getNode(X86ISD::GlobalBaseReg,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00004632 DebugLoc::getUnknownLoc(),
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004633 PtrVT), InFlag);
4634 InFlag = Chain.getValue(1);
4635
Chris Lattnerb903bed2009-06-26 21:20:29 +00004636 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004637}
4638
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004639// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00004640static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004641LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Duncan Sands83ec4b62008-06-06 12:08:01 +00004642 const MVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00004643 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
4644 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004645}
4646
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004647// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
4648// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00004649static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00004650 const MVT PtrVT, TLSModel::Model model,
4651 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00004652 DebugLoc dl = GA->getDebugLoc();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004653 // Get the Thread Pointer
Rafael Espindola094fad32009-04-08 21:14:34 +00004654 SDValue Base = DAG.getNode(X86ISD::SegmentBaseAddress,
4655 DebugLoc::getUnknownLoc(), PtrVT,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00004656 DAG.getRegister(is64Bit? X86::FS : X86::GS,
4657 MVT::i32));
Rafael Espindola094fad32009-04-08 21:14:34 +00004658
4659 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Base,
4660 NULL, 0);
4661
Chris Lattnerb903bed2009-06-26 21:20:29 +00004662 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00004663 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
4664 // initialexec.
4665 unsigned WrapperKind = X86ISD::Wrapper;
4666 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00004667 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00004668 } else if (is64Bit) {
4669 assert(model == TLSModel::InitialExec);
4670 OperandFlags = X86II::MO_GOTTPOFF;
4671 WrapperKind = X86ISD::WrapperRIP;
4672 } else {
4673 assert(model == TLSModel::InitialExec);
4674 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00004675 }
Chris Lattnerb903bed2009-06-26 21:20:29 +00004676
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004677 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
4678 // exec)
Chris Lattner4150c082009-06-21 02:22:34 +00004679 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00004680 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00004681 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00004682
Rafael Espindola9a580232009-02-27 13:37:18 +00004683 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00004684 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
Dan Gohman3069b872008-02-07 18:41:25 +00004685 PseudoSourceValue::getGOT(), 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00004686
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004687 // The address of the thread local variable is the add of the thread
4688 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00004689 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004690}
4691
Dan Gohman475871a2008-07-27 21:46:04 +00004692SDValue
4693X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) {
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004694 // TODO: implement the "local dynamic" model
Lauro Ramos Venancio2c5c1112007-04-21 20:56:26 +00004695 // TODO: implement the "initial exec"model for pic executables
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004696 assert(Subtarget->isTargetELF() &&
4697 "TLS not implemented for non-ELF targets");
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004698 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00004699 const GlobalValue *GV = GA->getGlobal();
4700
4701 // If GV is an alias then use the aliasee for determining
4702 // thread-localness.
4703 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
4704 GV = GA->resolveAliasedGlobal(false);
4705
4706 TLSModel::Model model = getTLSModel(GV,
4707 getTargetMachine().getRelocationModel());
4708
4709 switch (model) {
4710 case TLSModel::GeneralDynamic:
4711 case TLSModel::LocalDynamic: // not implemented
4712 if (Subtarget->is64Bit())
Rafael Espindola9a580232009-02-27 13:37:18 +00004713 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
Chris Lattnerb903bed2009-06-26 21:20:29 +00004714 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
4715
4716 case TLSModel::InitialExec:
4717 case TLSModel::LocalExec:
4718 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
4719 Subtarget->is64Bit());
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004720 }
Chris Lattnerb903bed2009-06-26 21:20:29 +00004721
Chris Lattner5867de12009-04-01 22:14:45 +00004722 assert(0 && "Unreachable");
4723 return SDValue();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004724}
4725
Evan Cheng0db9fe62006-04-25 20:13:52 +00004726
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004727/// LowerShift - Lower SRA_PARTS and friends, which return two i32 values and
Scott Michelfdc40a02009-02-17 22:15:04 +00004728/// take a 2 x i32 value to shift plus a shift amount.
Dan Gohman475871a2008-07-27 21:46:04 +00004729SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) {
Dan Gohman4c1fa612008-03-03 22:22:09 +00004730 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Duncan Sands83ec4b62008-06-06 12:08:01 +00004731 MVT VT = Op.getValueType();
4732 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004733 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004734 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00004735 SDValue ShOpLo = Op.getOperand(0);
4736 SDValue ShOpHi = Op.getOperand(1);
4737 SDValue ShAmt = Op.getOperand(2);
4738 SDValue Tmp1 = isSRA ?
Scott Michelfdc40a02009-02-17 22:15:04 +00004739 DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Dale Johannesenace16102009-02-03 19:33:06 +00004740 DAG.getConstant(VTBits - 1, MVT::i8)) :
Dan Gohman4c1fa612008-03-03 22:22:09 +00004741 DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00004742
Dan Gohman475871a2008-07-27 21:46:04 +00004743 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004744 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00004745 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
4746 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004747 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00004748 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
4749 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004750 }
Evan Chenge3413162006-01-09 18:33:28 +00004751
Dale Johannesenace16102009-02-03 19:33:06 +00004752 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
Dan Gohman4c1fa612008-03-03 22:22:09 +00004753 DAG.getConstant(VTBits, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00004754 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, VT,
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004755 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00004756
Dan Gohman475871a2008-07-27 21:46:04 +00004757 SDValue Hi, Lo;
4758 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
4759 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
4760 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00004761
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004762 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00004763 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
4764 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004765 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00004766 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
4767 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004768 }
4769
Dan Gohman475871a2008-07-27 21:46:04 +00004770 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00004771 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004772}
Evan Chenga3195e82006-01-12 22:54:21 +00004773
Dan Gohman475871a2008-07-27 21:46:04 +00004774SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004775 MVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00004776
4777 if (SrcVT.isVector()) {
4778 if (SrcVT == MVT::v2i32 && Op.getValueType() == MVT::v2f64) {
4779 return Op;
4780 }
4781 return SDValue();
4782 }
4783
Duncan Sands8e4eb092008-06-08 20:54:56 +00004784 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00004785 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00004786
Eli Friedman36df4992009-05-27 00:47:34 +00004787 // These are really Legal; return the operand so the caller accepts it as
4788 // Legal.
Chris Lattnerb09916b2008-02-27 05:57:41 +00004789 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00004790 return Op;
4791 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
4792 Subtarget->is64Bit()) {
4793 return Op;
4794 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004795
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004796 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004797 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004798 MachineFunction &MF = DAG.getMachineFunction();
4799 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size);
Dan Gohman475871a2008-07-27 21:46:04 +00004800 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00004801 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00004802 StackSlot,
4803 PseudoSourceValue::getFixedStack(SSFI), 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00004804 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
4805}
Evan Cheng0db9fe62006-04-25 20:13:52 +00004806
Eli Friedman948e95a2009-05-23 09:59:16 +00004807SDValue X86TargetLowering::BuildFILD(SDValue Op, MVT SrcVT, SDValue Chain,
4808 SDValue StackSlot,
4809 SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004810 // Build the FILD
Eli Friedman948e95a2009-05-23 09:59:16 +00004811 DebugLoc dl = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00004812 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00004813 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00004814 if (useSSE)
Chris Lattner5a88b832007-02-25 07:10:00 +00004815 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
4816 else
Dale Johannesen849f2142007-07-03 00:53:03 +00004817 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00004818 SmallVector<SDValue, 8> Ops;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004819 Ops.push_back(Chain);
4820 Ops.push_back(StackSlot);
4821 Ops.push_back(DAG.getValueType(SrcVT));
Dale Johannesenace16102009-02-03 19:33:06 +00004822 SDValue Result = DAG.getNode(useSSE ? X86ISD::FILD_FLAG : X86ISD::FILD, dl,
Chris Lattnerb09916b2008-02-27 05:57:41 +00004823 Tys, &Ops[0], Ops.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00004824
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00004825 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004826 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00004827 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004828
4829 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
4830 // shouldn't be necessary except that RFP cannot be live across
4831 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00004832 MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004833 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
Dan Gohman475871a2008-07-27 21:46:04 +00004834 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Chris Lattner5a88b832007-02-25 07:10:00 +00004835 Tys = DAG.getVTList(MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00004836 SmallVector<SDValue, 8> Ops;
Evan Chenga3195e82006-01-12 22:54:21 +00004837 Ops.push_back(Chain);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004838 Ops.push_back(Result);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00004839 Ops.push_back(StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004840 Ops.push_back(DAG.getValueType(Op.getValueType()));
4841 Ops.push_back(InFlag);
Dale Johannesenace16102009-02-03 19:33:06 +00004842 Chain = DAG.getNode(X86ISD::FST, dl, Tys, &Ops[0], Ops.size());
4843 Result = DAG.getLoad(Op.getValueType(), dl, Chain, StackSlot,
Dan Gohmana54cf172008-07-11 22:44:52 +00004844 PseudoSourceValue::getFixedStack(SSFI), 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00004845 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00004846
Evan Cheng0db9fe62006-04-25 20:13:52 +00004847 return Result;
4848}
4849
Bill Wendling8b8a6362009-01-17 03:56:04 +00004850// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
4851SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op, SelectionDAG &DAG) {
4852 // This algorithm is not obvious. Here it is in C code, more or less:
4853 /*
4854 double uint64_to_double( uint32_t hi, uint32_t lo ) {
4855 static const __m128i exp = { 0x4330000045300000ULL, 0 };
4856 static const __m128d bias = { 0x1.0p84, 0x1.0p52 };
Dale Johannesen040225f2008-10-21 23:07:49 +00004857
Bill Wendling8b8a6362009-01-17 03:56:04 +00004858 // Copy ints to xmm registers.
4859 __m128i xh = _mm_cvtsi32_si128( hi );
4860 __m128i xl = _mm_cvtsi32_si128( lo );
Dale Johannesen040225f2008-10-21 23:07:49 +00004861
Bill Wendling8b8a6362009-01-17 03:56:04 +00004862 // Combine into low half of a single xmm register.
4863 __m128i x = _mm_unpacklo_epi32( xh, xl );
4864 __m128d d;
4865 double sd;
Dale Johannesen040225f2008-10-21 23:07:49 +00004866
Bill Wendling8b8a6362009-01-17 03:56:04 +00004867 // Merge in appropriate exponents to give the integer bits the right
4868 // magnitude.
4869 x = _mm_unpacklo_epi32( x, exp );
Dale Johannesen040225f2008-10-21 23:07:49 +00004870
Bill Wendling8b8a6362009-01-17 03:56:04 +00004871 // Subtract away the biases to deal with the IEEE-754 double precision
4872 // implicit 1.
4873 d = _mm_sub_pd( (__m128d) x, bias );
Dale Johannesen040225f2008-10-21 23:07:49 +00004874
Bill Wendling8b8a6362009-01-17 03:56:04 +00004875 // All conversions up to here are exact. The correctly rounded result is
4876 // calculated using the current rounding mode using the following
4877 // horizontal add.
4878 d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) );
4879 _mm_store_sd( &sd, d ); // Because we are returning doubles in XMM, this
4880 // store doesn't really need to be here (except
4881 // maybe to zero the other double)
4882 return sd;
4883 }
4884 */
Dale Johannesen040225f2008-10-21 23:07:49 +00004885
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004886 DebugLoc dl = Op.getDebugLoc();
Dale Johannesenace16102009-02-03 19:33:06 +00004887
Dale Johannesen1c15bf52008-10-21 20:50:01 +00004888 // Build some magic constants.
Bill Wendling8b8a6362009-01-17 03:56:04 +00004889 std::vector<Constant*> CV0;
Dale Johannesen1c15bf52008-10-21 20:50:01 +00004890 CV0.push_back(ConstantInt::get(APInt(32, 0x45300000)));
4891 CV0.push_back(ConstantInt::get(APInt(32, 0x43300000)));
4892 CV0.push_back(ConstantInt::get(APInt(32, 0)));
4893 CV0.push_back(ConstantInt::get(APInt(32, 0)));
4894 Constant *C0 = ConstantVector::get(CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00004895 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00004896
Bill Wendling8b8a6362009-01-17 03:56:04 +00004897 std::vector<Constant*> CV1;
Dale Johannesen1c15bf52008-10-21 20:50:01 +00004898 CV1.push_back(ConstantFP::get(APFloat(APInt(64, 0x4530000000000000ULL))));
4899 CV1.push_back(ConstantFP::get(APFloat(APInt(64, 0x4330000000000000ULL))));
4900 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00004901 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00004902
Dale Johannesenace16102009-02-03 19:33:06 +00004903 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
4904 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00004905 Op.getOperand(0),
4906 DAG.getIntPtrConstant(1)));
Dale Johannesenace16102009-02-03 19:33:06 +00004907 SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
4908 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00004909 Op.getOperand(0),
4910 DAG.getIntPtrConstant(0)));
Nate Begeman9008ca62009-04-27 18:41:29 +00004911 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32, XR1, XR2);
Dale Johannesenace16102009-02-03 19:33:06 +00004912 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Bill Wendling8b8a6362009-01-17 03:56:04 +00004913 PseudoSourceValue::getConstantPool(), 0,
4914 false, 16);
Nate Begeman9008ca62009-04-27 18:41:29 +00004915 SDValue Unpck2 = getUnpackl(DAG, dl, MVT::v4i32, Unpck1, CLod0);
Dale Johannesenace16102009-02-03 19:33:06 +00004916 SDValue XR2F = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Unpck2);
4917 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Bill Wendling8b8a6362009-01-17 03:56:04 +00004918 PseudoSourceValue::getConstantPool(), 0,
4919 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00004920 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling8b8a6362009-01-17 03:56:04 +00004921
Dale Johannesen1c15bf52008-10-21 20:50:01 +00004922 // Add the halves; easiest way is to swap them into another reg first.
Nate Begeman9008ca62009-04-27 18:41:29 +00004923 int ShufMask[2] = { 1, -1 };
4924 SDValue Shuf = DAG.getVectorShuffle(MVT::v2f64, dl, Sub,
4925 DAG.getUNDEF(MVT::v2f64), ShufMask);
Dale Johannesenace16102009-02-03 19:33:06 +00004926 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub);
4927 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00004928 DAG.getIntPtrConstant(0));
4929}
4930
Bill Wendling8b8a6362009-01-17 03:56:04 +00004931// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
4932SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004933 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00004934 // FP constant to bias correct the final result.
4935 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
4936 MVT::f64);
4937
4938 // Load the 32-bit value into an XMM register.
Dale Johannesenace16102009-02-03 19:33:06 +00004939 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
4940 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Bill Wendling8b8a6362009-01-17 03:56:04 +00004941 Op.getOperand(0),
4942 DAG.getIntPtrConstant(0)));
4943
Dale Johannesenace16102009-02-03 19:33:06 +00004944 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
4945 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00004946 DAG.getIntPtrConstant(0));
4947
4948 // Or the load with the bias.
Dale Johannesenace16102009-02-03 19:33:06 +00004949 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
4950 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
4951 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Evan Cheng50c3dfe2009-01-19 08:19:57 +00004952 MVT::v2f64, Load)),
Dale Johannesenace16102009-02-03 19:33:06 +00004953 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
4954 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Evan Cheng50c3dfe2009-01-19 08:19:57 +00004955 MVT::v2f64, Bias)));
Dale Johannesenace16102009-02-03 19:33:06 +00004956 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
4957 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00004958 DAG.getIntPtrConstant(0));
4959
4960 // Subtract the bias.
Dale Johannesenace16102009-02-03 19:33:06 +00004961 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00004962
4963 // Handle final rounding.
Bill Wendling030939c2009-01-17 07:40:19 +00004964 MVT DestVT = Op.getValueType();
4965
4966 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00004967 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00004968 DAG.getIntPtrConstant(0));
4969 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00004970 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00004971 }
4972
4973 // Handle final rounding.
4974 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00004975}
4976
4977SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Evan Chenga06ec9e2009-01-19 08:08:22 +00004978 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004979 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00004980
Evan Chenga06ec9e2009-01-19 08:08:22 +00004981 // Now not UINT_TO_FP is legal (it's marked custom), dag combiner won't
4982 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
4983 // the optimization here.
4984 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00004985 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00004986
4987 MVT SrcVT = N0.getValueType();
Bill Wendling8b8a6362009-01-17 03:56:04 +00004988 if (SrcVT == MVT::i64) {
Eli Friedman36df4992009-05-27 00:47:34 +00004989 // We only handle SSE2 f64 target here; caller can expand the rest.
Bill Wendling8b8a6362009-01-17 03:56:04 +00004990 if (Op.getValueType() != MVT::f64 || !X86ScalarSSEf64)
Daniel Dunbar82205572009-05-26 21:27:02 +00004991 return SDValue();
Bill Wendling030939c2009-01-17 07:40:19 +00004992
Bill Wendling8b8a6362009-01-17 03:56:04 +00004993 return LowerUINT_TO_FP_i64(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00004994 } else if (SrcVT == MVT::i32 && X86ScalarSSEf64) {
Bill Wendling8b8a6362009-01-17 03:56:04 +00004995 return LowerUINT_TO_FP_i32(Op, DAG);
4996 }
4997
Eli Friedman948e95a2009-05-23 09:59:16 +00004998 assert(SrcVT == MVT::i32 && "Unknown UINT_TO_FP to lower!");
4999
5000 // Make a 64-bit buffer, and use it to build an FILD.
5001 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
5002 SDValue WordOff = DAG.getConstant(4, getPointerTy());
5003 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
5004 getPointerTy(), StackSlot, WordOff);
5005 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
5006 StackSlot, NULL, 0);
5007 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
5008 OffsetSlot, NULL, 0);
5009 return BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005010}
5011
Dan Gohman475871a2008-07-27 21:46:04 +00005012std::pair<SDValue,SDValue> X86TargetLowering::
Eli Friedman948e95a2009-05-23 09:59:16 +00005013FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005014 DebugLoc dl = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00005015
5016 MVT DstTy = Op.getValueType();
5017
5018 if (!IsSigned) {
5019 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
5020 DstTy = MVT::i64;
5021 }
5022
5023 assert(DstTy.getSimpleVT() <= MVT::i64 &&
5024 DstTy.getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00005025 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00005026
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005027 // These are really Legal.
Eli Friedman948e95a2009-05-23 09:59:16 +00005028 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00005029 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005030 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00005031 if (Subtarget->is64Bit() &&
Eli Friedman948e95a2009-05-23 09:59:16 +00005032 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00005033 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005034 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005035
Evan Cheng87c89352007-10-15 20:11:21 +00005036 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
5037 // stack slot.
5038 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00005039 unsigned MemSize = DstTy.getSizeInBits()/8;
Evan Cheng87c89352007-10-15 20:11:21 +00005040 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
Dan Gohman475871a2008-07-27 21:46:04 +00005041 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eli Friedman948e95a2009-05-23 09:59:16 +00005042
Evan Cheng0db9fe62006-04-25 20:13:52 +00005043 unsigned Opc;
Eli Friedman948e95a2009-05-23 09:59:16 +00005044 switch (DstTy.getSimpleVT()) {
Chris Lattner27a6c732007-11-24 07:07:01 +00005045 default: assert(0 && "Invalid FP_TO_SINT to lower!");
5046 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
5047 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
5048 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005049 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005050
Dan Gohman475871a2008-07-27 21:46:04 +00005051 SDValue Chain = DAG.getEntryNode();
5052 SDValue Value = Op.getOperand(0);
Chris Lattner78631162008-01-16 06:24:21 +00005053 if (isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType())) {
Eli Friedman948e95a2009-05-23 09:59:16 +00005054 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Dale Johannesenace16102009-02-03 19:33:06 +00005055 Chain = DAG.getStore(Chain, dl, Value, StackSlot,
Dan Gohmana54cf172008-07-11 22:44:52 +00005056 PseudoSourceValue::getFixedStack(SSFI), 0);
Dale Johannesen849f2142007-07-03 00:53:03 +00005057 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00005058 SDValue Ops[] = {
Chris Lattner5a88b832007-02-25 07:10:00 +00005059 Chain, StackSlot, DAG.getValueType(Op.getOperand(0).getValueType())
5060 };
Dale Johannesenace16102009-02-03 19:33:06 +00005061 Value = DAG.getNode(X86ISD::FLD, dl, Tys, Ops, 3);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005062 Chain = Value.getValue(1);
5063 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
5064 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
5065 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005066
Evan Cheng0db9fe62006-04-25 20:13:52 +00005067 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00005068 SDValue Ops[] = { Chain, Value, StackSlot };
Dale Johannesenace16102009-02-03 19:33:06 +00005069 SDValue FIST = DAG.getNode(Opc, dl, MVT::Other, Ops, 3);
Evan Chengd9558e02006-01-06 00:43:03 +00005070
Chris Lattner27a6c732007-11-24 07:07:01 +00005071 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005072}
5073
Dan Gohman475871a2008-07-27 21:46:04 +00005074SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005075 if (Op.getValueType().isVector()) {
5076 if (Op.getValueType() == MVT::v2i32 &&
5077 Op.getOperand(0).getValueType() == MVT::v2f64) {
5078 return Op;
5079 }
5080 return SDValue();
5081 }
5082
Eli Friedman948e95a2009-05-23 09:59:16 +00005083 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman475871a2008-07-27 21:46:04 +00005084 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00005085 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
5086 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00005087
Chris Lattner27a6c732007-11-24 07:07:01 +00005088 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005089 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Dale Johannesenace16102009-02-03 19:33:06 +00005090 FIST, StackSlot, NULL, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00005091}
5092
Eli Friedman948e95a2009-05-23 09:59:16 +00005093SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op, SelectionDAG &DAG) {
5094 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
5095 SDValue FIST = Vals.first, StackSlot = Vals.second;
5096 assert(FIST.getNode() && "Unexpected failure");
5097
5098 // Load the result.
5099 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
5100 FIST, StackSlot, NULL, 0);
5101}
5102
Dan Gohman475871a2008-07-27 21:46:04 +00005103SDValue X86TargetLowering::LowerFABS(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005104 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005105 MVT VT = Op.getValueType();
5106 MVT EltVT = VT;
5107 if (VT.isVector())
5108 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005109 std::vector<Constant*> CV;
Dan Gohman20382522007-07-10 00:05:58 +00005110 if (EltVT == MVT::f64) {
Chris Lattner02a260a2008-04-20 00:41:09 +00005111 Constant *C = ConstantFP::get(APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohman20382522007-07-10 00:05:58 +00005112 CV.push_back(C);
5113 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005114 } else {
Chris Lattner02a260a2008-04-20 00:41:09 +00005115 Constant *C = ConstantFP::get(APFloat(APInt(32, ~(1U << 31))));
Dan Gohman20382522007-07-10 00:05:58 +00005116 CV.push_back(C);
5117 CV.push_back(C);
5118 CV.push_back(C);
5119 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005120 }
Dan Gohmand3006222007-07-27 17:16:43 +00005121 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005122 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005123 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005124 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005125 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005126 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005127}
5128
Dan Gohman475871a2008-07-27 21:46:04 +00005129SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005130 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005131 MVT VT = Op.getValueType();
5132 MVT EltVT = VT;
Evan Chengd4d01b72007-07-19 23:36:01 +00005133 unsigned EltNum = 1;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005134 if (VT.isVector()) {
5135 EltVT = VT.getVectorElementType();
5136 EltNum = VT.getVectorNumElements();
Evan Chengd4d01b72007-07-19 23:36:01 +00005137 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005138 std::vector<Constant*> CV;
Dan Gohman20382522007-07-10 00:05:58 +00005139 if (EltVT == MVT::f64) {
Chris Lattner02a260a2008-04-20 00:41:09 +00005140 Constant *C = ConstantFP::get(APFloat(APInt(64, 1ULL << 63)));
Dan Gohman20382522007-07-10 00:05:58 +00005141 CV.push_back(C);
5142 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005143 } else {
Chris Lattner02a260a2008-04-20 00:41:09 +00005144 Constant *C = ConstantFP::get(APFloat(APInt(32, 1U << 31)));
Dan Gohman20382522007-07-10 00:05:58 +00005145 CV.push_back(C);
5146 CV.push_back(C);
5147 CV.push_back(C);
5148 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005149 }
Dan Gohmand3006222007-07-27 17:16:43 +00005150 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005151 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005152 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005153 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005154 false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005155 if (VT.isVector()) {
Dale Johannesenace16102009-02-03 19:33:06 +00005156 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
5157 DAG.getNode(ISD::XOR, dl, MVT::v2i64,
Scott Michelfdc40a02009-02-17 22:15:04 +00005158 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005159 Op.getOperand(0)),
5160 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00005161 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005162 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00005163 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005164}
5165
Dan Gohman475871a2008-07-27 21:46:04 +00005166SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) {
5167 SDValue Op0 = Op.getOperand(0);
5168 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005169 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005170 MVT VT = Op.getValueType();
5171 MVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00005172
5173 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005174 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005175 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005176 SrcVT = VT;
5177 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005178 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005179 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005180 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005181 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005182 }
5183
5184 // At this point the operands and the result should have the same
5185 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00005186
Evan Cheng68c47cb2007-01-05 07:55:56 +00005187 // First get the sign bit of second operand.
5188 std::vector<Constant*> CV;
5189 if (SrcVT == MVT::f64) {
Chris Lattner02a260a2008-04-20 00:41:09 +00005190 CV.push_back(ConstantFP::get(APFloat(APInt(64, 1ULL << 63))));
5191 CV.push_back(ConstantFP::get(APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005192 } else {
Chris Lattner02a260a2008-04-20 00:41:09 +00005193 CV.push_back(ConstantFP::get(APFloat(APInt(32, 1U << 31))));
5194 CV.push_back(ConstantFP::get(APFloat(APInt(32, 0))));
5195 CV.push_back(ConstantFP::get(APFloat(APInt(32, 0))));
5196 CV.push_back(ConstantFP::get(APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005197 }
Dan Gohmand3006222007-07-27 17:16:43 +00005198 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005199 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005200 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005201 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005202 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005203 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005204
5205 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005206 if (SrcVT.bitsGT(VT)) {
Evan Cheng68c47cb2007-01-05 07:55:56 +00005207 // Op0 is MVT::f32, Op1 is MVT::f64.
Dale Johannesenace16102009-02-03 19:33:06 +00005208 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
5209 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
Evan Cheng68c47cb2007-01-05 07:55:56 +00005210 DAG.getConstant(32, MVT::i32));
Dale Johannesenace16102009-02-03 19:33:06 +00005211 SignBit = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32, SignBit);
5212 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00005213 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005214 }
5215
Evan Cheng73d6cf12007-01-05 21:37:56 +00005216 // Clear first operand sign bit.
5217 CV.clear();
5218 if (VT == MVT::f64) {
Chris Lattner02a260a2008-04-20 00:41:09 +00005219 CV.push_back(ConstantFP::get(APFloat(APInt(64, ~(1ULL << 63)))));
5220 CV.push_back(ConstantFP::get(APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00005221 } else {
Chris Lattner02a260a2008-04-20 00:41:09 +00005222 CV.push_back(ConstantFP::get(APFloat(APInt(32, ~(1U << 31)))));
5223 CV.push_back(ConstantFP::get(APFloat(APInt(32, 0))));
5224 CV.push_back(ConstantFP::get(APFloat(APInt(32, 0))));
5225 CV.push_back(ConstantFP::get(APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00005226 }
Dan Gohmand3006222007-07-27 17:16:43 +00005227 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005228 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005229 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005230 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005231 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005232 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005233
5234 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00005235 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005236}
5237
Dan Gohman076aee32009-03-04 19:44:21 +00005238/// Emit nodes that will be selected as "test Op0,Op0", or something
5239/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00005240SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
5241 SelectionDAG &DAG) {
Dan Gohman076aee32009-03-04 19:44:21 +00005242 DebugLoc dl = Op.getDebugLoc();
5243
Dan Gohman31125812009-03-07 01:58:32 +00005244 // CF and OF aren't always set the way we want. Determine which
5245 // of these we need.
5246 bool NeedCF = false;
5247 bool NeedOF = false;
5248 switch (X86CC) {
5249 case X86::COND_A: case X86::COND_AE:
5250 case X86::COND_B: case X86::COND_BE:
5251 NeedCF = true;
5252 break;
5253 case X86::COND_G: case X86::COND_GE:
5254 case X86::COND_L: case X86::COND_LE:
5255 case X86::COND_O: case X86::COND_NO:
5256 NeedOF = true;
5257 break;
5258 default: break;
5259 }
5260
Dan Gohman076aee32009-03-04 19:44:21 +00005261 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00005262 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
5263 // we prove that the arithmetic won't overflow, we can't use OF or CF.
5264 if (Op.getResNo() == 0 && !NeedOF && !NeedCF) {
Dan Gohman076aee32009-03-04 19:44:21 +00005265 unsigned Opcode = 0;
Dan Gohman51bb4742009-03-05 21:29:28 +00005266 unsigned NumOperands = 0;
Dan Gohman076aee32009-03-04 19:44:21 +00005267 switch (Op.getNode()->getOpcode()) {
5268 case ISD::ADD:
5269 // Due to an isel shortcoming, be conservative if this add is likely to
5270 // be selected as part of a load-modify-store instruction. When the root
5271 // node in a match is a store, isel doesn't know how to remap non-chain
5272 // non-flag uses of other nodes in the match, such as the ADD in this
5273 // case. This leads to the ADD being left around and reselected, with
5274 // the result being two adds in the output.
5275 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5276 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5277 if (UI->getOpcode() == ISD::STORE)
5278 goto default_case;
Dan Gohman076aee32009-03-04 19:44:21 +00005279 if (ConstantSDNode *C =
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005280 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
5281 // An add of one will be selected as an INC.
Dan Gohman076aee32009-03-04 19:44:21 +00005282 if (C->getAPIntValue() == 1) {
5283 Opcode = X86ISD::INC;
Dan Gohman51bb4742009-03-05 21:29:28 +00005284 NumOperands = 1;
Dan Gohman076aee32009-03-04 19:44:21 +00005285 break;
5286 }
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005287 // An add of negative one (subtract of one) will be selected as a DEC.
5288 if (C->getAPIntValue().isAllOnesValue()) {
5289 Opcode = X86ISD::DEC;
Dan Gohman51bb4742009-03-05 21:29:28 +00005290 NumOperands = 1;
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005291 break;
5292 }
5293 }
Dan Gohman076aee32009-03-04 19:44:21 +00005294 // Otherwise use a regular EFLAGS-setting add.
5295 Opcode = X86ISD::ADD;
Dan Gohman51bb4742009-03-05 21:29:28 +00005296 NumOperands = 2;
Dan Gohman076aee32009-03-04 19:44:21 +00005297 break;
5298 case ISD::SUB:
5299 // Due to the ISEL shortcoming noted above, be conservative if this sub is
5300 // likely to be selected as part of a load-modify-store instruction.
5301 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5302 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5303 if (UI->getOpcode() == ISD::STORE)
5304 goto default_case;
Dan Gohman076aee32009-03-04 19:44:21 +00005305 // Otherwise use a regular EFLAGS-setting sub.
5306 Opcode = X86ISD::SUB;
Dan Gohman51bb4742009-03-05 21:29:28 +00005307 NumOperands = 2;
Dan Gohman076aee32009-03-04 19:44:21 +00005308 break;
5309 case X86ISD::ADD:
5310 case X86ISD::SUB:
5311 case X86ISD::INC:
5312 case X86ISD::DEC:
5313 return SDValue(Op.getNode(), 1);
5314 default:
5315 default_case:
5316 break;
5317 }
5318 if (Opcode != 0) {
Dan Gohmanfc166572009-04-09 23:54:40 +00005319 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
Dan Gohman076aee32009-03-04 19:44:21 +00005320 SmallVector<SDValue, 4> Ops;
Dan Gohman31125812009-03-07 01:58:32 +00005321 for (unsigned i = 0; i != NumOperands; ++i)
Dan Gohman076aee32009-03-04 19:44:21 +00005322 Ops.push_back(Op.getOperand(i));
Dan Gohmanfc166572009-04-09 23:54:40 +00005323 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
Dan Gohman076aee32009-03-04 19:44:21 +00005324 DAG.ReplaceAllUsesWith(Op, New);
5325 return SDValue(New.getNode(), 1);
5326 }
5327 }
5328
5329 // Otherwise just emit a CMP with 0, which is the TEST pattern.
5330 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
5331 DAG.getConstant(0, Op.getValueType()));
5332}
5333
5334/// Emit nodes that will be selected as "cmp Op0,Op1", or something
5335/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00005336SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
5337 SelectionDAG &DAG) {
Dan Gohman076aee32009-03-04 19:44:21 +00005338 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
5339 if (C->getAPIntValue() == 0)
Dan Gohman31125812009-03-07 01:58:32 +00005340 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00005341
5342 DebugLoc dl = Op0.getDebugLoc();
5343 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
5344}
5345
Dan Gohman475871a2008-07-27 21:46:04 +00005346SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0488db92007-09-25 01:57:46 +00005347 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
Dan Gohman475871a2008-07-27 21:46:04 +00005348 SDValue Op0 = Op.getOperand(0);
5349 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005350 DebugLoc dl = Op.getDebugLoc();
Chris Lattnere55484e2008-12-25 05:34:37 +00005351 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Scott Michelfdc40a02009-02-17 22:15:04 +00005352
Dan Gohmane5af2d32009-01-29 01:59:02 +00005353 // Lower (X & (1 << N)) == 0 to BT(X, N).
5354 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
5355 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
Dan Gohman286575c2009-01-13 23:25:30 +00005356 if (Op0.getOpcode() == ISD::AND &&
5357 Op0.hasOneUse() &&
5358 Op1.getOpcode() == ISD::Constant &&
Dan Gohmane5af2d32009-01-29 01:59:02 +00005359 cast<ConstantSDNode>(Op1)->getZExtValue() == 0 &&
Chris Lattnere55484e2008-12-25 05:34:37 +00005360 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
Dan Gohmane5af2d32009-01-29 01:59:02 +00005361 SDValue LHS, RHS;
5362 if (Op0.getOperand(1).getOpcode() == ISD::SHL) {
5363 if (ConstantSDNode *Op010C =
5364 dyn_cast<ConstantSDNode>(Op0.getOperand(1).getOperand(0)))
5365 if (Op010C->getZExtValue() == 1) {
5366 LHS = Op0.getOperand(0);
5367 RHS = Op0.getOperand(1).getOperand(1);
5368 }
5369 } else if (Op0.getOperand(0).getOpcode() == ISD::SHL) {
5370 if (ConstantSDNode *Op000C =
5371 dyn_cast<ConstantSDNode>(Op0.getOperand(0).getOperand(0)))
5372 if (Op000C->getZExtValue() == 1) {
5373 LHS = Op0.getOperand(1);
5374 RHS = Op0.getOperand(0).getOperand(1);
5375 }
5376 } else if (Op0.getOperand(1).getOpcode() == ISD::Constant) {
5377 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op0.getOperand(1));
5378 SDValue AndLHS = Op0.getOperand(0);
5379 if (AndRHS->getZExtValue() == 1 && AndLHS.getOpcode() == ISD::SRL) {
5380 LHS = AndLHS.getOperand(0);
5381 RHS = AndLHS.getOperand(1);
5382 }
5383 }
Evan Cheng0488db92007-09-25 01:57:46 +00005384
Dan Gohmane5af2d32009-01-29 01:59:02 +00005385 if (LHS.getNode()) {
Chris Lattnere55484e2008-12-25 05:34:37 +00005386 // If LHS is i8, promote it to i16 with any_extend. There is no i8 BT
5387 // instruction. Since the shift amount is in-range-or-undefined, we know
5388 // that doing a bittest on the i16 value is ok. We extend to i32 because
5389 // the encoding for the i16 version is larger than the i32 version.
5390 if (LHS.getValueType() == MVT::i8)
Dale Johannesenace16102009-02-03 19:33:06 +00005391 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00005392
5393 // If the operand types disagree, extend the shift amount to match. Since
5394 // BT ignores high bits (like shifts) we can use anyextend.
5395 if (LHS.getValueType() != RHS.getValueType())
Dale Johannesenace16102009-02-03 19:33:06 +00005396 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00005397
Dale Johannesenace16102009-02-03 19:33:06 +00005398 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
Dan Gohman653456c2009-01-07 00:15:08 +00005399 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
Dale Johannesenace16102009-02-03 19:33:06 +00005400 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
Chris Lattnere55484e2008-12-25 05:34:37 +00005401 DAG.getConstant(Cond, MVT::i8), BT);
5402 }
5403 }
5404
5405 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
5406 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005407
Dan Gohman31125812009-03-07 01:58:32 +00005408 SDValue Cond = EmitCmp(Op0, Op1, X86CC, DAG);
Dale Johannesenace16102009-02-03 19:33:06 +00005409 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
Chris Lattner43287082008-12-24 00:11:37 +00005410 DAG.getConstant(X86CC, MVT::i8), Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00005411}
5412
Dan Gohman475871a2008-07-27 21:46:04 +00005413SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
5414 SDValue Cond;
5415 SDValue Op0 = Op.getOperand(0);
5416 SDValue Op1 = Op.getOperand(1);
5417 SDValue CC = Op.getOperand(2);
Nate Begeman30a0de92008-07-17 16:51:19 +00005418 MVT VT = Op.getValueType();
5419 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
5420 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005421 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00005422
5423 if (isFP) {
5424 unsigned SSECC = 8;
Evan Chenge9d50352008-08-05 22:19:15 +00005425 MVT VT0 = Op0.getValueType();
5426 assert(VT0 == MVT::v4f32 || VT0 == MVT::v2f64);
5427 unsigned Opc = VT0 == MVT::v4f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman30a0de92008-07-17 16:51:19 +00005428 bool Swap = false;
5429
5430 switch (SetCCOpcode) {
5431 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00005432 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00005433 case ISD::SETEQ: SSECC = 0; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005434 case ISD::SETOGT:
Nate Begeman30a0de92008-07-17 16:51:19 +00005435 case ISD::SETGT: Swap = true; // Fallthrough
5436 case ISD::SETLT:
5437 case ISD::SETOLT: SSECC = 1; break;
5438 case ISD::SETOGE:
5439 case ISD::SETGE: Swap = true; // Fallthrough
5440 case ISD::SETLE:
5441 case ISD::SETOLE: SSECC = 2; break;
5442 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00005443 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00005444 case ISD::SETNE: SSECC = 4; break;
5445 case ISD::SETULE: Swap = true;
5446 case ISD::SETUGE: SSECC = 5; break;
5447 case ISD::SETULT: Swap = true;
5448 case ISD::SETUGT: SSECC = 6; break;
5449 case ISD::SETO: SSECC = 7; break;
5450 }
5451 if (Swap)
5452 std::swap(Op0, Op1);
5453
Nate Begemanfb8ead02008-07-25 19:05:58 +00005454 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00005455 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00005456 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00005457 SDValue UNORD, EQ;
Dale Johannesenace16102009-02-03 19:33:06 +00005458 UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
5459 EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
5460 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00005461 }
5462 else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00005463 SDValue ORD, NEQ;
Dale Johannesenace16102009-02-03 19:33:06 +00005464 ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
5465 NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
5466 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00005467 }
5468 assert(0 && "Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00005469 }
5470 // Handle all other FP comparisons here.
Dale Johannesenace16102009-02-03 19:33:06 +00005471 return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00005472 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005473
Nate Begeman30a0de92008-07-17 16:51:19 +00005474 // We are handling one of the integer comparisons here. Since SSE only has
5475 // GT and EQ comparisons for integer, swapping operands and multiple
5476 // operations may be required for some comparisons.
5477 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
5478 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00005479
Nate Begeman30a0de92008-07-17 16:51:19 +00005480 switch (VT.getSimpleVT()) {
5481 default: break;
5482 case MVT::v16i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
5483 case MVT::v8i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
5484 case MVT::v4i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
5485 case MVT::v2i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
5486 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005487
Nate Begeman30a0de92008-07-17 16:51:19 +00005488 switch (SetCCOpcode) {
5489 default: break;
5490 case ISD::SETNE: Invert = true;
5491 case ISD::SETEQ: Opc = EQOpc; break;
5492 case ISD::SETLT: Swap = true;
5493 case ISD::SETGT: Opc = GTOpc; break;
5494 case ISD::SETGE: Swap = true;
5495 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
5496 case ISD::SETULT: Swap = true;
5497 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
5498 case ISD::SETUGE: Swap = true;
5499 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
5500 }
5501 if (Swap)
5502 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005503
Nate Begeman30a0de92008-07-17 16:51:19 +00005504 // Since SSE has no unsigned integer comparisons, we need to flip the sign
5505 // bits of the inputs before performing those operations.
5506 if (FlipSigns) {
5507 MVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00005508 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
5509 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00005510 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00005511 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
5512 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00005513 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
5514 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00005515 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005516
Dale Johannesenace16102009-02-03 19:33:06 +00005517 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00005518
5519 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00005520 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00005521 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00005522
Nate Begeman30a0de92008-07-17 16:51:19 +00005523 return Result;
5524}
Evan Cheng0488db92007-09-25 01:57:46 +00005525
Evan Cheng370e5342008-12-03 08:38:43 +00005526// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00005527static bool isX86LogicalCmp(SDValue Op) {
5528 unsigned Opc = Op.getNode()->getOpcode();
5529 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
5530 return true;
5531 if (Op.getResNo() == 1 &&
5532 (Opc == X86ISD::ADD ||
5533 Opc == X86ISD::SUB ||
5534 Opc == X86ISD::SMUL ||
5535 Opc == X86ISD::UMUL ||
5536 Opc == X86ISD::INC ||
5537 Opc == X86ISD::DEC))
5538 return true;
5539
5540 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00005541}
5542
Dan Gohman475871a2008-07-27 21:46:04 +00005543SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) {
Evan Cheng734503b2006-09-11 02:19:56 +00005544 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00005545 SDValue Cond = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005546 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00005547 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00005548
Evan Cheng734503b2006-09-11 02:19:56 +00005549 if (Cond.getOpcode() == ISD::SETCC)
Evan Chenge5f62042007-09-29 00:00:36 +00005550 Cond = LowerSETCC(Cond, DAG);
Evan Cheng734503b2006-09-11 02:19:56 +00005551
Evan Cheng3f41d662007-10-08 22:16:29 +00005552 // If condition flag is set by a X86ISD::CMP, then use it as the condition
5553 // setting operand in place of the X86ISD::SETCC.
Evan Cheng734503b2006-09-11 02:19:56 +00005554 if (Cond.getOpcode() == X86ISD::SETCC) {
5555 CC = Cond.getOperand(0);
5556
Dan Gohman475871a2008-07-27 21:46:04 +00005557 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00005558 unsigned Opc = Cmp.getOpcode();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005559 MVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00005560
Evan Cheng3f41d662007-10-08 22:16:29 +00005561 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005562 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00005563 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00005564 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00005565
Chris Lattnerd1980a52009-03-12 06:52:53 +00005566 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
5567 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00005568 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00005569 addTest = false;
5570 }
5571 }
5572
5573 if (addTest) {
5574 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman31125812009-03-07 01:58:32 +00005575 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00005576 }
5577
Dan Gohmanfc166572009-04-09 23:54:40 +00005578 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00005579 SmallVector<SDValue, 4> Ops;
Evan Cheng0488db92007-09-25 01:57:46 +00005580 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
5581 // condition is true.
5582 Ops.push_back(Op.getOperand(2));
5583 Ops.push_back(Op.getOperand(1));
5584 Ops.push_back(CC);
5585 Ops.push_back(Cond);
Dan Gohmanfc166572009-04-09 23:54:40 +00005586 return DAG.getNode(X86ISD::CMOV, dl, VTs, &Ops[0], Ops.size());
Evan Cheng0488db92007-09-25 01:57:46 +00005587}
5588
Evan Cheng370e5342008-12-03 08:38:43 +00005589// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
5590// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
5591// from the AND / OR.
5592static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
5593 Opc = Op.getOpcode();
5594 if (Opc != ISD::OR && Opc != ISD::AND)
5595 return false;
5596 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
5597 Op.getOperand(0).hasOneUse() &&
5598 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
5599 Op.getOperand(1).hasOneUse());
5600}
5601
Evan Cheng961d6d42009-02-02 08:19:07 +00005602// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
5603// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00005604static bool isXor1OfSetCC(SDValue Op) {
5605 if (Op.getOpcode() != ISD::XOR)
5606 return false;
5607 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
5608 if (N1C && N1C->getAPIntValue() == 1) {
5609 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
5610 Op.getOperand(0).hasOneUse();
5611 }
5612 return false;
5613}
5614
Dan Gohman475871a2008-07-27 21:46:04 +00005615SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) {
Evan Cheng734503b2006-09-11 02:19:56 +00005616 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00005617 SDValue Chain = Op.getOperand(0);
5618 SDValue Cond = Op.getOperand(1);
5619 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005620 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00005621 SDValue CC;
Evan Cheng734503b2006-09-11 02:19:56 +00005622
Evan Cheng0db9fe62006-04-25 20:13:52 +00005623 if (Cond.getOpcode() == ISD::SETCC)
Evan Chenge5f62042007-09-29 00:00:36 +00005624 Cond = LowerSETCC(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00005625#if 0
5626 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00005627 else if (Cond.getOpcode() == X86ISD::ADD ||
5628 Cond.getOpcode() == X86ISD::SUB ||
5629 Cond.getOpcode() == X86ISD::SMUL ||
5630 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00005631 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00005632#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00005633
Evan Cheng3f41d662007-10-08 22:16:29 +00005634 // If condition flag is set by a X86ISD::CMP, then use it as the condition
5635 // setting operand in place of the X86ISD::SETCC.
Evan Cheng0db9fe62006-04-25 20:13:52 +00005636 if (Cond.getOpcode() == X86ISD::SETCC) {
Evan Cheng734503b2006-09-11 02:19:56 +00005637 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005638
Dan Gohman475871a2008-07-27 21:46:04 +00005639 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00005640 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00005641 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00005642 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00005643 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00005644 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00005645 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00005646 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00005647 default: break;
5648 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00005649 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00005650 // These can only come from an arithmetic instruction with overflow,
5651 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00005652 Cond = Cond.getNode()->getOperand(1);
5653 addTest = false;
5654 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00005655 }
Evan Cheng0488db92007-09-25 01:57:46 +00005656 }
Evan Cheng370e5342008-12-03 08:38:43 +00005657 } else {
5658 unsigned CondOpc;
5659 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
5660 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00005661 if (CondOpc == ISD::OR) {
5662 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
5663 // two branches instead of an explicit OR instruction with a
5664 // separate test.
5665 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00005666 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00005667 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00005668 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00005669 Chain, Dest, CC, Cmp);
5670 CC = Cond.getOperand(1).getOperand(0);
5671 Cond = Cmp;
5672 addTest = false;
5673 }
5674 } else { // ISD::AND
5675 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
5676 // two branches instead of an explicit AND instruction with a
5677 // separate test. However, we only do this if this block doesn't
5678 // have a fall-through edge, because this requires an explicit
5679 // jmp when the condition is false.
5680 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00005681 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00005682 Op.getNode()->hasOneUse()) {
5683 X86::CondCode CCode =
5684 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
5685 CCode = X86::GetOppositeBranchCondition(CCode);
5686 CC = DAG.getConstant(CCode, MVT::i8);
5687 SDValue User = SDValue(*Op.getNode()->use_begin(), 0);
5688 // Look for an unconditional branch following this conditional branch.
5689 // We need this because we need to reverse the successors in order
5690 // to implement FCMP_OEQ.
5691 if (User.getOpcode() == ISD::BR) {
5692 SDValue FalseBB = User.getOperand(1);
5693 SDValue NewBR =
5694 DAG.UpdateNodeOperands(User, User.getOperand(0), Dest);
5695 assert(NewBR == User);
5696 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00005697
Dale Johannesene4d209d2009-02-03 20:21:25 +00005698 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00005699 Chain, Dest, CC, Cmp);
5700 X86::CondCode CCode =
5701 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
5702 CCode = X86::GetOppositeBranchCondition(CCode);
5703 CC = DAG.getConstant(CCode, MVT::i8);
5704 Cond = Cmp;
5705 addTest = false;
5706 }
5707 }
Dan Gohman279c22e2008-10-21 03:29:32 +00005708 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00005709 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
5710 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
5711 // It should be transformed during dag combiner except when the condition
5712 // is set by a arithmetics with overflow node.
5713 X86::CondCode CCode =
5714 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
5715 CCode = X86::GetOppositeBranchCondition(CCode);
5716 CC = DAG.getConstant(CCode, MVT::i8);
5717 Cond = Cond.getOperand(0).getOperand(1);
5718 addTest = false;
Dan Gohman279c22e2008-10-21 03:29:32 +00005719 }
Evan Cheng0488db92007-09-25 01:57:46 +00005720 }
5721
5722 if (addTest) {
5723 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman31125812009-03-07 01:58:32 +00005724 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00005725 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00005726 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00005727 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00005728}
5729
Anton Korobeynikove060b532007-04-17 19:34:00 +00005730
5731// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
5732// Calls to _alloca is needed to probe the stack when allocating more than 4k
5733// bytes in one go. Touching the stack at 4K increments is necessary to ensure
5734// that the guard pages used by the OS virtual memory manager are allocated in
5735// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00005736SDValue
5737X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005738 SelectionDAG &DAG) {
Anton Korobeynikove060b532007-04-17 19:34:00 +00005739 assert(Subtarget->isTargetCygMing() &&
5740 "This should be used only on Cygwin/Mingw targets");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005741 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005742
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00005743 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00005744 SDValue Chain = Op.getOperand(0);
5745 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00005746 // FIXME: Ensure alignment here
5747
Dan Gohman475871a2008-07-27 21:46:04 +00005748 SDValue Flag;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005749
Duncan Sands83ec4b62008-06-06 12:08:01 +00005750 MVT IntPtr = getPointerTy();
5751 MVT SPTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32;
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00005752
Chris Lattnere563bbc2008-10-11 22:08:30 +00005753 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(0, true));
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005754
Dale Johannesendd64c412009-02-04 00:33:20 +00005755 Chain = DAG.getCopyToReg(Chain, dl, X86::EAX, Size, Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005756 Flag = Chain.getValue(1);
5757
5758 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00005759 SDValue Ops[] = { Chain,
Bill Wendling056292f2008-09-16 21:48:12 +00005760 DAG.getTargetExternalSymbol("_alloca", IntPtr),
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005761 DAG.getRegister(X86::EAX, IntPtr),
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005762 DAG.getRegister(X86StackPtr, SPTy),
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005763 Flag };
Dale Johannesene4d209d2009-02-03 20:21:25 +00005764 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, Ops, 5);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005765 Flag = Chain.getValue(1);
5766
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005767 Chain = DAG.getCALLSEQ_END(Chain,
Chris Lattnere563bbc2008-10-11 22:08:30 +00005768 DAG.getIntPtrConstant(0, true),
5769 DAG.getIntPtrConstant(0, true),
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005770 Flag);
5771
Dale Johannesendd64c412009-02-04 00:33:20 +00005772 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005773
Dan Gohman475871a2008-07-27 21:46:04 +00005774 SDValue Ops1[2] = { Chain.getValue(0), Chain };
Dale Johannesene4d209d2009-02-03 20:21:25 +00005775 return DAG.getMergeValues(Ops1, 2, dl);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00005776}
5777
Dan Gohman475871a2008-07-27 21:46:04 +00005778SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00005779X86TargetLowering::EmitTargetCodeForMemset(SelectionDAG &DAG, DebugLoc dl,
Bill Wendling6f287b22008-09-30 21:22:07 +00005780 SDValue Chain,
5781 SDValue Dst, SDValue Src,
5782 SDValue Size, unsigned Align,
5783 const Value *DstSV,
Bill Wendling6158d842008-10-01 00:59:58 +00005784 uint64_t DstSVOff) {
Dan Gohman707e0182008-04-12 04:36:06 +00005785 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005786
Bill Wendling6f287b22008-09-30 21:22:07 +00005787 // If not DWORD aligned or size is more than the threshold, call the library.
5788 // The libc version is likely to be faster for these cases. It can use the
5789 // address value and run time information about the CPU.
Evan Cheng1887c1c2008-08-21 21:00:15 +00005790 if ((Align & 3) != 0 ||
Dan Gohman707e0182008-04-12 04:36:06 +00005791 !ConstantSize ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005792 ConstantSize->getZExtValue() >
5793 getSubtarget()->getMaxInlineSizeThreshold()) {
Dan Gohman475871a2008-07-27 21:46:04 +00005794 SDValue InFlag(0, 0);
Dan Gohman68d599d2008-04-01 20:38:36 +00005795
5796 // Check to see if there is a specialized entry-point for memory zeroing.
Dan Gohman707e0182008-04-12 04:36:06 +00005797 ConstantSDNode *V = dyn_cast<ConstantSDNode>(Src);
Bill Wendling6f287b22008-09-30 21:22:07 +00005798
Bill Wendling6158d842008-10-01 00:59:58 +00005799 if (const char *bzeroEntry = V &&
5800 V->isNullValue() ? Subtarget->getBZeroEntry() : 0) {
5801 MVT IntPtr = getPointerTy();
5802 const Type *IntPtrTy = TD->getIntPtrType();
Scott Michelfdc40a02009-02-17 22:15:04 +00005803 TargetLowering::ArgListTy Args;
Bill Wendling6158d842008-10-01 00:59:58 +00005804 TargetLowering::ArgListEntry Entry;
5805 Entry.Node = Dst;
5806 Entry.Ty = IntPtrTy;
5807 Args.push_back(Entry);
5808 Entry.Node = Size;
5809 Args.push_back(Entry);
5810 std::pair<SDValue,SDValue> CallResult =
Scott Michelfdc40a02009-02-17 22:15:04 +00005811 LowerCallTo(Chain, Type::VoidTy, false, false, false, false,
Tilmann Scheller6b61cd12009-07-03 06:44:53 +00005812 0, CallingConv::C, false,
Dale Johannesen0f502f62009-02-03 22:26:09 +00005813 DAG.getExternalSymbol(bzeroEntry, IntPtr), Args, DAG, dl);
Bill Wendling6158d842008-10-01 00:59:58 +00005814 return CallResult.second;
Dan Gohman68d599d2008-04-01 20:38:36 +00005815 }
5816
Dan Gohman707e0182008-04-12 04:36:06 +00005817 // Otherwise have the target-independent code call memset.
Dan Gohman475871a2008-07-27 21:46:04 +00005818 return SDValue();
Evan Cheng48090aa2006-03-21 23:01:21 +00005819 }
Evan Chengb9df0ca2006-03-22 02:53:00 +00005820
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005821 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman475871a2008-07-27 21:46:04 +00005822 SDValue InFlag(0, 0);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005823 MVT AVT;
Dan Gohman475871a2008-07-27 21:46:04 +00005824 SDValue Count;
Dan Gohman707e0182008-04-12 04:36:06 +00005825 ConstantSDNode *ValC = dyn_cast<ConstantSDNode>(Src);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005826 unsigned BytesLeft = 0;
5827 bool TwoRepStos = false;
5828 if (ValC) {
5829 unsigned ValReg;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005830 uint64_t Val = ValC->getZExtValue() & 255;
Evan Cheng5ced1d82006-04-06 23:23:56 +00005831
Evan Cheng0db9fe62006-04-25 20:13:52 +00005832 // If the value is a constant, then we can potentially use larger sets.
5833 switch (Align & 3) {
Evan Cheng1887c1c2008-08-21 21:00:15 +00005834 case 2: // WORD aligned
5835 AVT = MVT::i16;
5836 ValReg = X86::AX;
5837 Val = (Val << 8) | Val;
5838 break;
5839 case 0: // DWORD aligned
5840 AVT = MVT::i32;
5841 ValReg = X86::EAX;
5842 Val = (Val << 8) | Val;
5843 Val = (Val << 16) | Val;
5844 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) { // QWORD aligned
5845 AVT = MVT::i64;
5846 ValReg = X86::RAX;
5847 Val = (Val << 32) | Val;
5848 }
5849 break;
5850 default: // Byte aligned
5851 AVT = MVT::i8;
5852 ValReg = X86::AL;
5853 Count = DAG.getIntPtrConstant(SizeVal);
5854 break;
Evan Cheng80d428c2006-04-19 22:48:17 +00005855 }
5856
Duncan Sands8e4eb092008-06-08 20:54:56 +00005857 if (AVT.bitsGT(MVT::i8)) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00005858 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohman707e0182008-04-12 04:36:06 +00005859 Count = DAG.getIntPtrConstant(SizeVal / UBytes);
5860 BytesLeft = SizeVal % UBytes;
Evan Cheng25ab6902006-09-08 06:48:29 +00005861 }
5862
Dale Johannesen0f502f62009-02-03 22:26:09 +00005863 Chain = DAG.getCopyToReg(Chain, dl, ValReg, DAG.getConstant(Val, AVT),
Evan Cheng0db9fe62006-04-25 20:13:52 +00005864 InFlag);
5865 InFlag = Chain.getValue(1);
5866 } else {
5867 AVT = MVT::i8;
Dan Gohmanbcda2852008-04-16 01:32:32 +00005868 Count = DAG.getIntPtrConstant(SizeVal);
Dale Johannesen0f502f62009-02-03 22:26:09 +00005869 Chain = DAG.getCopyToReg(Chain, dl, X86::AL, Src, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005870 InFlag = Chain.getValue(1);
Evan Chengb9df0ca2006-03-22 02:53:00 +00005871 }
Evan Chengc78d3b42006-04-24 18:01:45 +00005872
Scott Michelfdc40a02009-02-17 22:15:04 +00005873 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00005874 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00005875 Count, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005876 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005877 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00005878 X86::EDI,
Dan Gohman707e0182008-04-12 04:36:06 +00005879 Dst, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005880 InFlag = Chain.getValue(1);
Evan Chenga0b3afb2006-03-27 07:00:16 +00005881
Chris Lattnerd96d0722007-02-25 06:40:16 +00005882 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00005883 SmallVector<SDValue, 8> Ops;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005884 Ops.push_back(Chain);
5885 Ops.push_back(DAG.getValueType(AVT));
5886 Ops.push_back(InFlag);
Dale Johannesen0f502f62009-02-03 22:26:09 +00005887 Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, &Ops[0], Ops.size());
Evan Chengc78d3b42006-04-24 18:01:45 +00005888
Evan Cheng0db9fe62006-04-25 20:13:52 +00005889 if (TwoRepStos) {
5890 InFlag = Chain.getValue(1);
Dan Gohman707e0182008-04-12 04:36:06 +00005891 Count = Size;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005892 MVT CVT = Count.getValueType();
Dale Johannesen0f502f62009-02-03 22:26:09 +00005893 SDValue Left = DAG.getNode(ISD::AND, dl, CVT, Count,
Evan Cheng25ab6902006-09-08 06:48:29 +00005894 DAG.getConstant((AVT == MVT::i64) ? 7 : 3, CVT));
Scott Michelfdc40a02009-02-17 22:15:04 +00005895 Chain = DAG.getCopyToReg(Chain, dl, (CVT == MVT::i64) ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00005896 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00005897 Left, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005898 InFlag = Chain.getValue(1);
Chris Lattnerd96d0722007-02-25 06:40:16 +00005899 Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005900 Ops.clear();
5901 Ops.push_back(Chain);
5902 Ops.push_back(DAG.getValueType(MVT::i8));
5903 Ops.push_back(InFlag);
Dale Johannesen0f502f62009-02-03 22:26:09 +00005904 Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, &Ops[0], Ops.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00005905 } else if (BytesLeft) {
Dan Gohman707e0182008-04-12 04:36:06 +00005906 // Handle the last 1 - 7 bytes.
5907 unsigned Offset = SizeVal - BytesLeft;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005908 MVT AddrVT = Dst.getValueType();
5909 MVT SizeVT = Size.getValueType();
Dan Gohman707e0182008-04-12 04:36:06 +00005910
Dale Johannesen0f502f62009-02-03 22:26:09 +00005911 Chain = DAG.getMemset(Chain, dl,
5912 DAG.getNode(ISD::ADD, dl, AddrVT, Dst,
Dan Gohman707e0182008-04-12 04:36:06 +00005913 DAG.getConstant(Offset, AddrVT)),
5914 Src,
5915 DAG.getConstant(BytesLeft, SizeVT),
Dan Gohman1f13c682008-04-28 17:15:20 +00005916 Align, DstSV, DstSVOff + Offset);
Evan Cheng386031a2006-03-24 07:29:27 +00005917 }
Evan Cheng11e15b32006-04-03 20:53:28 +00005918
Dan Gohman707e0182008-04-12 04:36:06 +00005919 // TODO: Use a Tokenfactor, as in memcpy, instead of a single chain.
Evan Cheng0db9fe62006-04-25 20:13:52 +00005920 return Chain;
5921}
Evan Cheng11e15b32006-04-03 20:53:28 +00005922
Dan Gohman475871a2008-07-27 21:46:04 +00005923SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00005924X86TargetLowering::EmitTargetCodeForMemcpy(SelectionDAG &DAG, DebugLoc dl,
Evan Cheng1887c1c2008-08-21 21:00:15 +00005925 SDValue Chain, SDValue Dst, SDValue Src,
5926 SDValue Size, unsigned Align,
5927 bool AlwaysInline,
5928 const Value *DstSV, uint64_t DstSVOff,
Scott Michelfdc40a02009-02-17 22:15:04 +00005929 const Value *SrcSV, uint64_t SrcSVOff) {
Dan Gohman707e0182008-04-12 04:36:06 +00005930 // This requires the copy size to be a constant, preferrably
5931 // within a subtarget-specific limit.
5932 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
5933 if (!ConstantSize)
Dan Gohman475871a2008-07-27 21:46:04 +00005934 return SDValue();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005935 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman707e0182008-04-12 04:36:06 +00005936 if (!AlwaysInline && SizeVal > getSubtarget()->getMaxInlineSizeThreshold())
Dan Gohman475871a2008-07-27 21:46:04 +00005937 return SDValue();
Dan Gohman707e0182008-04-12 04:36:06 +00005938
Evan Cheng1887c1c2008-08-21 21:00:15 +00005939 /// If not DWORD aligned, call the library.
5940 if ((Align & 3) != 0)
5941 return SDValue();
5942
5943 // DWORD aligned
5944 MVT AVT = MVT::i32;
5945 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) // QWORD aligned
Dan Gohman707e0182008-04-12 04:36:06 +00005946 AVT = MVT::i64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005947
Duncan Sands83ec4b62008-06-06 12:08:01 +00005948 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohman707e0182008-04-12 04:36:06 +00005949 unsigned CountVal = SizeVal / UBytes;
Dan Gohman475871a2008-07-27 21:46:04 +00005950 SDValue Count = DAG.getIntPtrConstant(CountVal);
Evan Cheng1887c1c2008-08-21 21:00:15 +00005951 unsigned BytesLeft = SizeVal % UBytes;
Evan Cheng25ab6902006-09-08 06:48:29 +00005952
Dan Gohman475871a2008-07-27 21:46:04 +00005953 SDValue InFlag(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00005954 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00005955 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00005956 Count, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005957 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005958 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00005959 X86::EDI,
Dan Gohman707e0182008-04-12 04:36:06 +00005960 Dst, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005961 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005962 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RSI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00005963 X86::ESI,
Dan Gohman707e0182008-04-12 04:36:06 +00005964 Src, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005965 InFlag = Chain.getValue(1);
5966
Chris Lattnerd96d0722007-02-25 06:40:16 +00005967 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00005968 SmallVector<SDValue, 8> Ops;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005969 Ops.push_back(Chain);
5970 Ops.push_back(DAG.getValueType(AVT));
5971 Ops.push_back(InFlag);
Dale Johannesen0f502f62009-02-03 22:26:09 +00005972 SDValue RepMovs = DAG.getNode(X86ISD::REP_MOVS, dl, Tys, &Ops[0], Ops.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00005973
Dan Gohman475871a2008-07-27 21:46:04 +00005974 SmallVector<SDValue, 4> Results;
Evan Cheng2749c722008-04-25 00:26:43 +00005975 Results.push_back(RepMovs);
Rafael Espindola068317b2007-09-28 12:53:01 +00005976 if (BytesLeft) {
Dan Gohman707e0182008-04-12 04:36:06 +00005977 // Handle the last 1 - 7 bytes.
5978 unsigned Offset = SizeVal - BytesLeft;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005979 MVT DstVT = Dst.getValueType();
5980 MVT SrcVT = Src.getValueType();
5981 MVT SizeVT = Size.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00005982 Results.push_back(DAG.getMemcpy(Chain, dl,
Dale Johannesen0f502f62009-02-03 22:26:09 +00005983 DAG.getNode(ISD::ADD, dl, DstVT, Dst,
Evan Cheng2749c722008-04-25 00:26:43 +00005984 DAG.getConstant(Offset, DstVT)),
Dale Johannesen0f502f62009-02-03 22:26:09 +00005985 DAG.getNode(ISD::ADD, dl, SrcVT, Src,
Evan Cheng2749c722008-04-25 00:26:43 +00005986 DAG.getConstant(Offset, SrcVT)),
Dan Gohman707e0182008-04-12 04:36:06 +00005987 DAG.getConstant(BytesLeft, SizeVT),
5988 Align, AlwaysInline,
Dan Gohman1f13c682008-04-28 17:15:20 +00005989 DstSV, DstSVOff + Offset,
5990 SrcSV, SrcSVOff + Offset));
Evan Chengb067a1e2006-03-31 19:22:53 +00005991 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005992
Scott Michelfdc40a02009-02-17 22:15:04 +00005993 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesen0f502f62009-02-03 22:26:09 +00005994 &Results[0], Results.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00005995}
5996
Dan Gohman475871a2008-07-27 21:46:04 +00005997SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) {
Dan Gohman69de1932008-02-06 22:27:42 +00005998 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005999 DebugLoc dl = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00006000
Evan Cheng25ab6902006-09-08 06:48:29 +00006001 if (!Subtarget->is64Bit()) {
6002 // vastart just stores the address of the VarArgsFrameIndex slot into the
6003 // memory location argument.
Dan Gohman475871a2008-07-27 21:46:04 +00006004 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Dale Johannesene4d209d2009-02-03 20:21:25 +00006005 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006006 }
6007
6008 // __va_list_tag:
6009 // gp_offset (0 - 6 * 8)
6010 // fp_offset (48 - 48 + 8 * 16)
6011 // overflow_arg_area (point to parameters coming in memory).
6012 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00006013 SmallVector<SDValue, 8> MemOps;
6014 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00006015 // Store gp_offset
Dale Johannesene4d209d2009-02-03 20:21:25 +00006016 SDValue Store = DAG.getStore(Op.getOperand(0), dl,
Evan Cheng786225a2006-10-05 23:01:46 +00006017 DAG.getConstant(VarArgsGPOffset, MVT::i32),
Dan Gohman69de1932008-02-06 22:27:42 +00006018 FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006019 MemOps.push_back(Store);
6020
6021 // Store fp_offset
Scott Michelfdc40a02009-02-17 22:15:04 +00006022 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006023 FIN, DAG.getIntPtrConstant(4));
6024 Store = DAG.getStore(Op.getOperand(0), dl,
Evan Cheng786225a2006-10-05 23:01:46 +00006025 DAG.getConstant(VarArgsFPOffset, MVT::i32),
Dan Gohman69de1932008-02-06 22:27:42 +00006026 FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006027 MemOps.push_back(Store);
6028
6029 // Store ptr to overflow_arg_area
Scott Michelfdc40a02009-02-17 22:15:04 +00006030 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006031 FIN, DAG.getIntPtrConstant(4));
Dan Gohman475871a2008-07-27 21:46:04 +00006032 SDValue OVFIN = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Dale Johannesene4d209d2009-02-03 20:21:25 +00006033 Store = DAG.getStore(Op.getOperand(0), dl, OVFIN, FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006034 MemOps.push_back(Store);
6035
6036 // Store ptr to reg_save_area.
Scott Michelfdc40a02009-02-17 22:15:04 +00006037 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006038 FIN, DAG.getIntPtrConstant(8));
Dan Gohman475871a2008-07-27 21:46:04 +00006039 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Dale Johannesene4d209d2009-02-03 20:21:25 +00006040 Store = DAG.getStore(Op.getOperand(0), dl, RSFIN, FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006041 MemOps.push_back(Store);
Scott Michelfdc40a02009-02-17 22:15:04 +00006042 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006043 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006044}
6045
Dan Gohman475871a2008-07-27 21:46:04 +00006046SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) {
Dan Gohman9018e832008-05-10 01:26:14 +00006047 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
6048 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_arg!");
Dan Gohman475871a2008-07-27 21:46:04 +00006049 SDValue Chain = Op.getOperand(0);
6050 SDValue SrcPtr = Op.getOperand(1);
6051 SDValue SrcSV = Op.getOperand(2);
Dan Gohman9018e832008-05-10 01:26:14 +00006052
Torok Edwindac237e2009-07-08 20:53:28 +00006053 llvm_report_error("VAArgInst is not yet implemented for x86-64!");
Dan Gohman475871a2008-07-27 21:46:04 +00006054 return SDValue();
Dan Gohman9018e832008-05-10 01:26:14 +00006055}
6056
Dan Gohman475871a2008-07-27 21:46:04 +00006057SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) {
Evan Chengae642192007-03-02 23:16:35 +00006058 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00006059 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00006060 SDValue Chain = Op.getOperand(0);
6061 SDValue DstPtr = Op.getOperand(1);
6062 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00006063 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
6064 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006065 DebugLoc dl = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00006066
Dale Johannesendd64c412009-02-04 00:33:20 +00006067 return DAG.getMemcpy(Chain, dl, DstPtr, SrcPtr,
Dan Gohman28269132008-04-18 20:55:41 +00006068 DAG.getIntPtrConstant(24), 8, false,
6069 DstSV, 0, SrcSV, 0);
Evan Chengae642192007-03-02 23:16:35 +00006070}
6071
Dan Gohman475871a2008-07-27 21:46:04 +00006072SDValue
6073X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006074 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006075 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006076 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00006077 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00006078 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00006079 case Intrinsic::x86_sse_comieq_ss:
6080 case Intrinsic::x86_sse_comilt_ss:
6081 case Intrinsic::x86_sse_comile_ss:
6082 case Intrinsic::x86_sse_comigt_ss:
6083 case Intrinsic::x86_sse_comige_ss:
6084 case Intrinsic::x86_sse_comineq_ss:
6085 case Intrinsic::x86_sse_ucomieq_ss:
6086 case Intrinsic::x86_sse_ucomilt_ss:
6087 case Intrinsic::x86_sse_ucomile_ss:
6088 case Intrinsic::x86_sse_ucomigt_ss:
6089 case Intrinsic::x86_sse_ucomige_ss:
6090 case Intrinsic::x86_sse_ucomineq_ss:
6091 case Intrinsic::x86_sse2_comieq_sd:
6092 case Intrinsic::x86_sse2_comilt_sd:
6093 case Intrinsic::x86_sse2_comile_sd:
6094 case Intrinsic::x86_sse2_comigt_sd:
6095 case Intrinsic::x86_sse2_comige_sd:
6096 case Intrinsic::x86_sse2_comineq_sd:
6097 case Intrinsic::x86_sse2_ucomieq_sd:
6098 case Intrinsic::x86_sse2_ucomilt_sd:
6099 case Intrinsic::x86_sse2_ucomile_sd:
6100 case Intrinsic::x86_sse2_ucomigt_sd:
6101 case Intrinsic::x86_sse2_ucomige_sd:
6102 case Intrinsic::x86_sse2_ucomineq_sd: {
6103 unsigned Opc = 0;
6104 ISD::CondCode CC = ISD::SETCC_INVALID;
6105 switch (IntNo) {
6106 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006107 case Intrinsic::x86_sse_comieq_ss:
6108 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006109 Opc = X86ISD::COMI;
6110 CC = ISD::SETEQ;
6111 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006112 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006113 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006114 Opc = X86ISD::COMI;
6115 CC = ISD::SETLT;
6116 break;
6117 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006118 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006119 Opc = X86ISD::COMI;
6120 CC = ISD::SETLE;
6121 break;
6122 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006123 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006124 Opc = X86ISD::COMI;
6125 CC = ISD::SETGT;
6126 break;
6127 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006128 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006129 Opc = X86ISD::COMI;
6130 CC = ISD::SETGE;
6131 break;
6132 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006133 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006134 Opc = X86ISD::COMI;
6135 CC = ISD::SETNE;
6136 break;
6137 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006138 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006139 Opc = X86ISD::UCOMI;
6140 CC = ISD::SETEQ;
6141 break;
6142 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006143 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006144 Opc = X86ISD::UCOMI;
6145 CC = ISD::SETLT;
6146 break;
6147 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006148 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006149 Opc = X86ISD::UCOMI;
6150 CC = ISD::SETLE;
6151 break;
6152 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006153 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006154 Opc = X86ISD::UCOMI;
6155 CC = ISD::SETGT;
6156 break;
6157 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006158 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006159 Opc = X86ISD::UCOMI;
6160 CC = ISD::SETGE;
6161 break;
6162 case Intrinsic::x86_sse_ucomineq_ss:
6163 case Intrinsic::x86_sse2_ucomineq_sd:
6164 Opc = X86ISD::UCOMI;
6165 CC = ISD::SETNE;
6166 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006167 }
Evan Cheng734503b2006-09-11 02:19:56 +00006168
Dan Gohman475871a2008-07-27 21:46:04 +00006169 SDValue LHS = Op.getOperand(1);
6170 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00006171 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006172 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
6173 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
Evan Cheng0ac3fc22008-08-17 19:22:34 +00006174 DAG.getConstant(X86CC, MVT::i8), Cond);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006175 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00006176 }
Evan Cheng5759f972008-05-04 09:15:50 +00006177
6178 // Fix vector shift instructions where the last operand is a non-immediate
6179 // i32 value.
6180 case Intrinsic::x86_sse2_pslli_w:
6181 case Intrinsic::x86_sse2_pslli_d:
6182 case Intrinsic::x86_sse2_pslli_q:
6183 case Intrinsic::x86_sse2_psrli_w:
6184 case Intrinsic::x86_sse2_psrli_d:
6185 case Intrinsic::x86_sse2_psrli_q:
6186 case Intrinsic::x86_sse2_psrai_w:
6187 case Intrinsic::x86_sse2_psrai_d:
6188 case Intrinsic::x86_mmx_pslli_w:
6189 case Intrinsic::x86_mmx_pslli_d:
6190 case Intrinsic::x86_mmx_pslli_q:
6191 case Intrinsic::x86_mmx_psrli_w:
6192 case Intrinsic::x86_mmx_psrli_d:
6193 case Intrinsic::x86_mmx_psrli_q:
6194 case Intrinsic::x86_mmx_psrai_w:
6195 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00006196 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00006197 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00006198 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00006199
6200 unsigned NewIntNo = 0;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006201 MVT ShAmtVT = MVT::v4i32;
Evan Cheng5759f972008-05-04 09:15:50 +00006202 switch (IntNo) {
6203 case Intrinsic::x86_sse2_pslli_w:
6204 NewIntNo = Intrinsic::x86_sse2_psll_w;
6205 break;
6206 case Intrinsic::x86_sse2_pslli_d:
6207 NewIntNo = Intrinsic::x86_sse2_psll_d;
6208 break;
6209 case Intrinsic::x86_sse2_pslli_q:
6210 NewIntNo = Intrinsic::x86_sse2_psll_q;
6211 break;
6212 case Intrinsic::x86_sse2_psrli_w:
6213 NewIntNo = Intrinsic::x86_sse2_psrl_w;
6214 break;
6215 case Intrinsic::x86_sse2_psrli_d:
6216 NewIntNo = Intrinsic::x86_sse2_psrl_d;
6217 break;
6218 case Intrinsic::x86_sse2_psrli_q:
6219 NewIntNo = Intrinsic::x86_sse2_psrl_q;
6220 break;
6221 case Intrinsic::x86_sse2_psrai_w:
6222 NewIntNo = Intrinsic::x86_sse2_psra_w;
6223 break;
6224 case Intrinsic::x86_sse2_psrai_d:
6225 NewIntNo = Intrinsic::x86_sse2_psra_d;
6226 break;
6227 default: {
6228 ShAmtVT = MVT::v2i32;
6229 switch (IntNo) {
6230 case Intrinsic::x86_mmx_pslli_w:
6231 NewIntNo = Intrinsic::x86_mmx_psll_w;
6232 break;
6233 case Intrinsic::x86_mmx_pslli_d:
6234 NewIntNo = Intrinsic::x86_mmx_psll_d;
6235 break;
6236 case Intrinsic::x86_mmx_pslli_q:
6237 NewIntNo = Intrinsic::x86_mmx_psll_q;
6238 break;
6239 case Intrinsic::x86_mmx_psrli_w:
6240 NewIntNo = Intrinsic::x86_mmx_psrl_w;
6241 break;
6242 case Intrinsic::x86_mmx_psrli_d:
6243 NewIntNo = Intrinsic::x86_mmx_psrl_d;
6244 break;
6245 case Intrinsic::x86_mmx_psrli_q:
6246 NewIntNo = Intrinsic::x86_mmx_psrl_q;
6247 break;
6248 case Intrinsic::x86_mmx_psrai_w:
6249 NewIntNo = Intrinsic::x86_mmx_psra_w;
6250 break;
6251 case Intrinsic::x86_mmx_psrai_d:
6252 NewIntNo = Intrinsic::x86_mmx_psra_d;
6253 break;
Torok Edwinab7c09b2009-07-08 18:01:40 +00006254 default: LLVM_UNREACHABLE("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00006255 }
6256 break;
6257 }
6258 }
Duncan Sands83ec4b62008-06-06 12:08:01 +00006259 MVT VT = Op.getValueType();
Dale Johannesene4d209d2009-02-03 20:21:25 +00006260 ShAmt = DAG.getNode(ISD::BIT_CONVERT, dl, VT,
6261 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, ShAmtVT, ShAmt));
6262 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Evan Cheng5759f972008-05-04 09:15:50 +00006263 DAG.getConstant(NewIntNo, MVT::i32),
6264 Op.getOperand(1), ShAmt);
6265 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00006266 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006267}
Evan Cheng72261582005-12-20 06:22:03 +00006268
Dan Gohman475871a2008-07-27 21:46:04 +00006269SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) {
Bill Wendling64e87322009-01-16 19:25:27 +00006270 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006271 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00006272
6273 if (Depth > 0) {
6274 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
6275 SDValue Offset =
6276 DAG.getConstant(TD->getPointerSize(),
6277 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006278 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00006279 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006280 FrameAddr, Offset),
Bill Wendling64e87322009-01-16 19:25:27 +00006281 NULL, 0);
6282 }
6283
6284 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00006285 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00006286 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006287 RetAddrFI, NULL, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00006288}
6289
Dan Gohman475871a2008-07-27 21:46:04 +00006290SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) {
Evan Cheng184793f2008-09-27 01:56:22 +00006291 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
6292 MFI->setFrameAddressIsTaken(true);
6293 MVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006294 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00006295 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
6296 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00006297 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00006298 while (Depth--)
Dale Johannesendd64c412009-02-04 00:33:20 +00006299 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00006300 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00006301}
6302
Dan Gohman475871a2008-07-27 21:46:04 +00006303SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Anton Korobeynikov260a6b82008-09-08 21:12:11 +00006304 SelectionDAG &DAG) {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00006305 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006306}
6307
Dan Gohman475871a2008-07-27 21:46:04 +00006308SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG)
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006309{
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006310 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00006311 SDValue Chain = Op.getOperand(0);
6312 SDValue Offset = Op.getOperand(1);
6313 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006314 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006315
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00006316 SDValue Frame = DAG.getRegister(Subtarget->is64Bit() ? X86::RBP : X86::EBP,
6317 getPointerTy());
6318 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006319
Dale Johannesene4d209d2009-02-03 20:21:25 +00006320 SDValue StoreAddr = DAG.getNode(ISD::SUB, dl, getPointerTy(), Frame,
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00006321 DAG.getIntPtrConstant(-TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006322 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
6323 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, NULL, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00006324 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00006325 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006326
Dale Johannesene4d209d2009-02-03 20:21:25 +00006327 return DAG.getNode(X86ISD::EH_RETURN, dl,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00006328 MVT::Other,
6329 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006330}
6331
Dan Gohman475871a2008-07-27 21:46:04 +00006332SDValue X86TargetLowering::LowerTRAMPOLINE(SDValue Op,
Duncan Sandsb116fac2007-07-27 20:02:49 +00006333 SelectionDAG &DAG) {
Dan Gohman475871a2008-07-27 21:46:04 +00006334 SDValue Root = Op.getOperand(0);
6335 SDValue Trmp = Op.getOperand(1); // trampoline
6336 SDValue FPtr = Op.getOperand(2); // nested function
6337 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006338 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00006339
Dan Gohman69de1932008-02-06 22:27:42 +00006340 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00006341
Duncan Sands339e14f2008-01-16 22:55:25 +00006342 const X86InstrInfo *TII =
6343 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
6344
Duncan Sandsb116fac2007-07-27 20:02:49 +00006345 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006346 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00006347
6348 // Large code-model.
6349
6350 const unsigned char JMP64r = TII->getBaseOpcodeFor(X86::JMP64r);
6351 const unsigned char MOV64ri = TII->getBaseOpcodeFor(X86::MOV64ri);
6352
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00006353 const unsigned char N86R10 = RegInfo->getX86RegNum(X86::R10);
6354 const unsigned char N86R11 = RegInfo->getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00006355
6356 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
6357
6358 // Load the pointer to the nested function into R11.
6359 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00006360 SDValue Addr = Trmp;
Dale Johannesene4d209d2009-02-03 20:21:25 +00006361 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
6362 Addr, TrmpAddr, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00006363
Scott Michelfdc40a02009-02-17 22:15:04 +00006364 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006365 DAG.getConstant(2, MVT::i64));
6366 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr, TrmpAddr, 2, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00006367
6368 // Load the 'nest' parameter value into R10.
6369 // R10 is specified in X86CallingConv.td
6370 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Scott Michelfdc40a02009-02-17 22:15:04 +00006371 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006372 DAG.getConstant(10, MVT::i64));
6373 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
6374 Addr, TrmpAddr, 10);
Duncan Sands339e14f2008-01-16 22:55:25 +00006375
Scott Michelfdc40a02009-02-17 22:15:04 +00006376 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006377 DAG.getConstant(12, MVT::i64));
6378 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 12, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00006379
6380 // Jump to the nested function.
6381 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Scott Michelfdc40a02009-02-17 22:15:04 +00006382 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006383 DAG.getConstant(20, MVT::i64));
6384 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
6385 Addr, TrmpAddr, 20);
Duncan Sands339e14f2008-01-16 22:55:25 +00006386
6387 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Scott Michelfdc40a02009-02-17 22:15:04 +00006388 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006389 DAG.getConstant(22, MVT::i64));
6390 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
Dan Gohman69de1932008-02-06 22:27:42 +00006391 TrmpAddr, 22);
Duncan Sands339e14f2008-01-16 22:55:25 +00006392
Dan Gohman475871a2008-07-27 21:46:04 +00006393 SDValue Ops[] =
Dale Johannesene4d209d2009-02-03 20:21:25 +00006394 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6) };
6395 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006396 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00006397 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00006398 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
6399 unsigned CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00006400 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006401
6402 switch (CC) {
6403 default:
6404 assert(0 && "Unsupported calling convention");
6405 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00006406 case CallingConv::X86_StdCall: {
6407 // Pass 'nest' parameter in ECX.
6408 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00006409 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006410
6411 // Check that ECX wasn't needed by an 'inreg' parameter.
6412 const FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00006413 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00006414
Chris Lattner58d74912008-03-12 17:45:29 +00006415 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00006416 unsigned InRegCount = 0;
6417 unsigned Idx = 1;
6418
6419 for (FunctionType::param_iterator I = FTy->param_begin(),
6420 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00006421 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00006422 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00006423 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006424
6425 if (InRegCount > 2) {
Torok Edwinab7c09b2009-07-08 18:01:40 +00006426 llvm_report_error("Nest register in use - reduce number of inreg parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00006427 }
6428 }
6429 break;
6430 }
6431 case CallingConv::X86_FastCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00006432 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00006433 // Pass 'nest' parameter in EAX.
6434 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00006435 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006436 break;
6437 }
6438
Dan Gohman475871a2008-07-27 21:46:04 +00006439 SDValue OutChains[4];
6440 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006441
Scott Michelfdc40a02009-02-17 22:15:04 +00006442 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006443 DAG.getConstant(10, MVT::i32));
6444 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006445
Duncan Sands339e14f2008-01-16 22:55:25 +00006446 const unsigned char MOV32ri = TII->getBaseOpcodeFor(X86::MOV32ri);
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00006447 const unsigned char N86Reg = RegInfo->getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00006448 OutChains[0] = DAG.getStore(Root, dl,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006449 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Dan Gohman69de1932008-02-06 22:27:42 +00006450 Trmp, TrmpAddr, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006451
Scott Michelfdc40a02009-02-17 22:15:04 +00006452 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006453 DAG.getConstant(1, MVT::i32));
6454 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 1, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006455
Duncan Sands339e14f2008-01-16 22:55:25 +00006456 const unsigned char JMP = TII->getBaseOpcodeFor(X86::JMP);
Scott Michelfdc40a02009-02-17 22:15:04 +00006457 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006458 DAG.getConstant(5, MVT::i32));
6459 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
Dan Gohman69de1932008-02-06 22:27:42 +00006460 TrmpAddr, 5, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006461
Scott Michelfdc40a02009-02-17 22:15:04 +00006462 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006463 DAG.getConstant(6, MVT::i32));
6464 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr, TrmpAddr, 6, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006465
Dan Gohman475871a2008-07-27 21:46:04 +00006466 SDValue Ops[] =
Dale Johannesene4d209d2009-02-03 20:21:25 +00006467 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4) };
6468 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006469 }
6470}
6471
Dan Gohman475871a2008-07-27 21:46:04 +00006472SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006473 /*
6474 The rounding mode is in bits 11:10 of FPSR, and has the following
6475 settings:
6476 00 Round to nearest
6477 01 Round to -inf
6478 10 Round to +inf
6479 11 Round to 0
6480
6481 FLT_ROUNDS, on the other hand, expects the following:
6482 -1 Undefined
6483 0 Round to 0
6484 1 Round to nearest
6485 2 Round to +inf
6486 3 Round to -inf
6487
6488 To perform the conversion, we do:
6489 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
6490 */
6491
6492 MachineFunction &MF = DAG.getMachineFunction();
6493 const TargetMachine &TM = MF.getTarget();
6494 const TargetFrameInfo &TFI = *TM.getFrameInfo();
6495 unsigned StackAlignment = TFI.getStackAlignment();
Duncan Sands83ec4b62008-06-06 12:08:01 +00006496 MVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006497 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006498
6499 // Save FP Control Word to stack slot
6500 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment);
Dan Gohman475871a2008-07-27 21:46:04 +00006501 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006502
Dale Johannesene4d209d2009-02-03 20:21:25 +00006503 SDValue Chain = DAG.getNode(X86ISD::FNSTCW16m, dl, MVT::Other,
Evan Cheng8a186ae2008-09-24 23:26:36 +00006504 DAG.getEntryNode(), StackSlot);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006505
6506 // Load FP Control Word from stack slot
Dale Johannesene4d209d2009-02-03 20:21:25 +00006507 SDValue CWD = DAG.getLoad(MVT::i16, dl, Chain, StackSlot, NULL, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006508
6509 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00006510 SDValue CWD1 =
Dale Johannesene4d209d2009-02-03 20:21:25 +00006511 DAG.getNode(ISD::SRL, dl, MVT::i16,
6512 DAG.getNode(ISD::AND, dl, MVT::i16,
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006513 CWD, DAG.getConstant(0x800, MVT::i16)),
6514 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00006515 SDValue CWD2 =
Dale Johannesene4d209d2009-02-03 20:21:25 +00006516 DAG.getNode(ISD::SRL, dl, MVT::i16,
6517 DAG.getNode(ISD::AND, dl, MVT::i16,
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006518 CWD, DAG.getConstant(0x400, MVT::i16)),
6519 DAG.getConstant(9, MVT::i8));
6520
Dan Gohman475871a2008-07-27 21:46:04 +00006521 SDValue RetVal =
Dale Johannesene4d209d2009-02-03 20:21:25 +00006522 DAG.getNode(ISD::AND, dl, MVT::i16,
6523 DAG.getNode(ISD::ADD, dl, MVT::i16,
6524 DAG.getNode(ISD::OR, dl, MVT::i16, CWD1, CWD2),
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006525 DAG.getConstant(1, MVT::i16)),
6526 DAG.getConstant(3, MVT::i16));
6527
6528
Duncan Sands83ec4b62008-06-06 12:08:01 +00006529 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesenb300d2a2009-02-07 00:55:49 +00006530 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006531}
6532
Dan Gohman475871a2008-07-27 21:46:04 +00006533SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00006534 MVT VT = Op.getValueType();
6535 MVT OpVT = VT;
6536 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006537 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00006538
6539 Op = Op.getOperand(0);
6540 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +00006541 // Zero extend to i32 since there is not an i8 bsr.
Evan Cheng18efe262007-12-14 02:13:44 +00006542 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00006543 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00006544 }
Evan Cheng18efe262007-12-14 02:13:44 +00006545
Evan Cheng152804e2007-12-14 08:30:15 +00006546 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
6547 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006548 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00006549
6550 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Dan Gohman475871a2008-07-27 21:46:04 +00006551 SmallVector<SDValue, 4> Ops;
Evan Cheng152804e2007-12-14 08:30:15 +00006552 Ops.push_back(Op);
6553 Ops.push_back(DAG.getConstant(NumBits+NumBits-1, OpVT));
6554 Ops.push_back(DAG.getConstant(X86::COND_E, MVT::i8));
6555 Ops.push_back(Op.getValue(1));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006556 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, &Ops[0], 4);
Evan Cheng152804e2007-12-14 08:30:15 +00006557
6558 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +00006559 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +00006560
Evan Cheng18efe262007-12-14 02:13:44 +00006561 if (VT == MVT::i8)
Dale Johannesene4d209d2009-02-03 20:21:25 +00006562 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00006563 return Op;
6564}
6565
Dan Gohman475871a2008-07-27 21:46:04 +00006566SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00006567 MVT VT = Op.getValueType();
6568 MVT OpVT = VT;
6569 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006570 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00006571
6572 Op = Op.getOperand(0);
6573 if (VT == MVT::i8) {
6574 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00006575 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00006576 }
Evan Cheng152804e2007-12-14 08:30:15 +00006577
6578 // Issue a bsf (scan bits forward) which also sets EFLAGS.
6579 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006580 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00006581
6582 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Dan Gohman475871a2008-07-27 21:46:04 +00006583 SmallVector<SDValue, 4> Ops;
Evan Cheng152804e2007-12-14 08:30:15 +00006584 Ops.push_back(Op);
6585 Ops.push_back(DAG.getConstant(NumBits, OpVT));
6586 Ops.push_back(DAG.getConstant(X86::COND_E, MVT::i8));
6587 Ops.push_back(Op.getValue(1));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006588 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, &Ops[0], 4);
Evan Cheng152804e2007-12-14 08:30:15 +00006589
Evan Cheng18efe262007-12-14 02:13:44 +00006590 if (VT == MVT::i8)
Dale Johannesene4d209d2009-02-03 20:21:25 +00006591 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00006592 return Op;
6593}
6594
Mon P Wangaf9b9522008-12-18 21:42:19 +00006595SDValue X86TargetLowering::LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG) {
6596 MVT VT = Op.getValueType();
6597 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006598 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00006599
Mon P Wangaf9b9522008-12-18 21:42:19 +00006600 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
6601 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
6602 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
6603 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
6604 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
6605 //
6606 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
6607 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
6608 // return AloBlo + AloBhi + AhiBlo;
6609
6610 SDValue A = Op.getOperand(0);
6611 SDValue B = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006612
Dale Johannesene4d209d2009-02-03 20:21:25 +00006613 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wangaf9b9522008-12-18 21:42:19 +00006614 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
6615 A, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006616 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wangaf9b9522008-12-18 21:42:19 +00006617 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
6618 B, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006619 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wangaf9b9522008-12-18 21:42:19 +00006620 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
6621 A, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006622 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wangaf9b9522008-12-18 21:42:19 +00006623 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
6624 A, Bhi);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006625 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wangaf9b9522008-12-18 21:42:19 +00006626 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
6627 Ahi, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006628 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wangaf9b9522008-12-18 21:42:19 +00006629 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
6630 AloBhi, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006631 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wangaf9b9522008-12-18 21:42:19 +00006632 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
6633 AhiBlo, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006634 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
6635 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +00006636 return Res;
6637}
6638
6639
Bill Wendling74c37652008-12-09 22:08:41 +00006640SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) {
6641 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
6642 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +00006643 // looks for this combo and may remove the "setcc" instruction if the "setcc"
6644 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +00006645 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +00006646 SDValue LHS = N->getOperand(0);
6647 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +00006648 unsigned BaseOp = 0;
6649 unsigned Cond = 0;
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006650 DebugLoc dl = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +00006651
6652 switch (Op.getOpcode()) {
6653 default: assert(0 && "Unknown ovf instruction!");
6654 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +00006655 // A subtract of one will be selected as a INC. Note that INC doesn't
6656 // set CF, so we can't do this for UADDO.
6657 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
6658 if (C->getAPIntValue() == 1) {
6659 BaseOp = X86ISD::INC;
6660 Cond = X86::COND_O;
6661 break;
6662 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00006663 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +00006664 Cond = X86::COND_O;
6665 break;
6666 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00006667 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +00006668 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00006669 break;
6670 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +00006671 // A subtract of one will be selected as a DEC. Note that DEC doesn't
6672 // set CF, so we can't do this for USUBO.
6673 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
6674 if (C->getAPIntValue() == 1) {
6675 BaseOp = X86ISD::DEC;
6676 Cond = X86::COND_O;
6677 break;
6678 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00006679 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +00006680 Cond = X86::COND_O;
6681 break;
6682 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00006683 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +00006684 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00006685 break;
6686 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00006687 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +00006688 Cond = X86::COND_O;
6689 break;
6690 case ISD::UMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00006691 BaseOp = X86ISD::UMUL;
Dan Gohman653456c2009-01-07 00:15:08 +00006692 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00006693 break;
6694 }
Bill Wendling3fafd932008-11-26 22:37:40 +00006695
Bill Wendling61edeb52008-12-02 01:06:39 +00006696 // Also sets EFLAGS.
6697 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006698 SDValue Sum = DAG.getNode(BaseOp, dl, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +00006699
Bill Wendling61edeb52008-12-02 01:06:39 +00006700 SDValue SetCC =
Dale Johannesene4d209d2009-02-03 20:21:25 +00006701 DAG.getNode(X86ISD::SETCC, dl, N->getValueType(1),
Bill Wendlingbc5e15e2008-12-10 02:01:32 +00006702 DAG.getConstant(Cond, MVT::i32), SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +00006703
Bill Wendling61edeb52008-12-02 01:06:39 +00006704 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), SetCC);
6705 return Sum;
Bill Wendling41ea7e72008-11-24 19:21:46 +00006706}
6707
Dan Gohman475871a2008-07-27 21:46:04 +00006708SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanfd4418f2008-06-25 16:07:49 +00006709 MVT T = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006710 DebugLoc dl = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +00006711 unsigned Reg = 0;
6712 unsigned size = 0;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006713 switch(T.getSimpleVT()) {
6714 default:
6715 assert(false && "Invalid value type!");
Andrew Lenharth26ed8692008-03-01 21:52:34 +00006716 case MVT::i8: Reg = X86::AL; size = 1; break;
6717 case MVT::i16: Reg = X86::AX; size = 2; break;
6718 case MVT::i32: Reg = X86::EAX; size = 4; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006719 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +00006720 assert(Subtarget->is64Bit() && "Node not type legal!");
6721 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +00006722 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00006723 }
Dale Johannesendd64c412009-02-04 00:33:20 +00006724 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), dl, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +00006725 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +00006726 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +00006727 Op.getOperand(1),
6728 Op.getOperand(3),
6729 DAG.getTargetConstant(size, MVT::i8),
6730 cpIn.getValue(1) };
Andrew Lenharth26ed8692008-03-01 21:52:34 +00006731 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006732 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG_DAG, dl, Tys, Ops, 5);
Scott Michelfdc40a02009-02-17 22:15:04 +00006733 SDValue cpOut =
Dale Johannesendd64c412009-02-04 00:33:20 +00006734 DAG.getCopyFromReg(Result.getValue(0), dl, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +00006735 return cpOut;
6736}
6737
Duncan Sands1607f052008-12-01 11:39:25 +00006738SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Gabor Greif327ef032008-08-28 23:19:51 +00006739 SelectionDAG &DAG) {
Duncan Sands1607f052008-12-01 11:39:25 +00006740 assert(Subtarget->is64Bit() && "Result not type legalized?");
Andrew Lenharthd19189e2008-03-05 01:15:49 +00006741 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00006742 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006743 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +00006744 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Dale Johannesendd64c412009-02-04 00:33:20 +00006745 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
6746 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +00006747 rax.getValue(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006748 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
Duncan Sands1607f052008-12-01 11:39:25 +00006749 DAG.getConstant(32, MVT::i8));
6750 SDValue Ops[] = {
Dale Johannesene4d209d2009-02-03 20:21:25 +00006751 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +00006752 rdx.getValue(1)
6753 };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006754 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00006755}
6756
Dale Johannesen71d1bf52008-09-29 22:25:26 +00006757SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) {
6758 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +00006759 DebugLoc dl = Node->getDebugLoc();
Dale Johannesen71d1bf52008-09-29 22:25:26 +00006760 MVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006761 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +00006762 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006763 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006764 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +00006765 Node->getOperand(0),
6766 Node->getOperand(1), negOp,
6767 cast<AtomicSDNode>(Node)->getSrcValue(),
6768 cast<AtomicSDNode>(Node)->getAlignment());
Mon P Wang63307c32008-05-05 19:05:59 +00006769}
6770
Evan Cheng0db9fe62006-04-25 20:13:52 +00006771/// LowerOperation - Provide custom lowering hooks for some operations.
6772///
Dan Gohman475871a2008-07-27 21:46:04 +00006773SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006774 switch (Op.getOpcode()) {
6775 default: assert(0 && "Should not custom lower this!");
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006776 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
6777 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006778 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
6779 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
6780 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
6781 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
6782 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
6783 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
6784 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006785 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +00006786 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006787 case ISD::SHL_PARTS:
6788 case ISD::SRA_PARTS:
6789 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
6790 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00006791 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006792 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00006793 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006794 case ISD::FABS: return LowerFABS(Op, DAG);
6795 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +00006796 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00006797 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nate Begeman30a0de92008-07-17 16:51:19 +00006798 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00006799 case ISD::SELECT: return LowerSELECT(Op, DAG);
6800 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006801 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng32fe1032006-05-25 00:59:30 +00006802 case ISD::CALL: return LowerCALL(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006803 case ISD::RET: return LowerRET(Op, DAG);
Evan Cheng1bc78042006-04-26 01:20:17 +00006804 case ISD::FORMAL_ARGUMENTS: return LowerFORMAL_ARGUMENTS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006805 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +00006806 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +00006807 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006808 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00006809 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
6810 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006811 case ISD::FRAME_TO_ARGS_OFFSET:
6812 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006813 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006814 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006815 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00006816 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +00006817 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
6818 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Mon P Wangaf9b9522008-12-18 21:42:19 +00006819 case ISD::MUL: return LowerMUL_V2I64(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +00006820 case ISD::SADDO:
6821 case ISD::UADDO:
6822 case ISD::SSUBO:
6823 case ISD::USUBO:
6824 case ISD::SMULO:
6825 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +00006826 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006827 }
Chris Lattner27a6c732007-11-24 07:07:01 +00006828}
6829
Duncan Sands1607f052008-12-01 11:39:25 +00006830void X86TargetLowering::
6831ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
6832 SelectionDAG &DAG, unsigned NewOp) {
6833 MVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006834 DebugLoc dl = Node->getDebugLoc();
Duncan Sands1607f052008-12-01 11:39:25 +00006835 assert (T == MVT::i64 && "Only know how to expand i64 atomics");
6836
6837 SDValue Chain = Node->getOperand(0);
6838 SDValue In1 = Node->getOperand(1);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006839 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00006840 Node->getOperand(2), DAG.getIntPtrConstant(0));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006841 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00006842 Node->getOperand(2), DAG.getIntPtrConstant(1));
6843 // This is a generalized SDNode, not an AtomicSDNode, so it doesn't
6844 // have a MemOperand. Pass the info through as a normal operand.
6845 SDValue LSI = DAG.getMemOperand(cast<MemSDNode>(Node)->getMemOperand());
6846 SDValue Ops[] = { Chain, In1, In2L, In2H, LSI };
6847 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006848 SDValue Result = DAG.getNode(NewOp, dl, Tys, Ops, 5);
Duncan Sands1607f052008-12-01 11:39:25 +00006849 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Dale Johannesene4d209d2009-02-03 20:21:25 +00006850 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00006851 Results.push_back(Result.getValue(2));
6852}
6853
Duncan Sands126d9072008-07-04 11:47:58 +00006854/// ReplaceNodeResults - Replace a node with an illegal result type
6855/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00006856void X86TargetLowering::ReplaceNodeResults(SDNode *N,
6857 SmallVectorImpl<SDValue>&Results,
6858 SelectionDAG &DAG) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00006859 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +00006860 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +00006861 default:
Duncan Sands1607f052008-12-01 11:39:25 +00006862 assert(false && "Do not know how to custom type legalize this operation!");
6863 return;
6864 case ISD::FP_TO_SINT: {
Eli Friedman948e95a2009-05-23 09:59:16 +00006865 std::pair<SDValue,SDValue> Vals =
6866 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands1607f052008-12-01 11:39:25 +00006867 SDValue FIST = Vals.first, StackSlot = Vals.second;
6868 if (FIST.getNode() != 0) {
6869 MVT VT = N->getValueType(0);
6870 // Return a load from the stack slot.
Dale Johannesene4d209d2009-02-03 20:21:25 +00006871 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot, NULL, 0));
Duncan Sands1607f052008-12-01 11:39:25 +00006872 }
6873 return;
6874 }
6875 case ISD::READCYCLECOUNTER: {
6876 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
6877 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006878 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006879 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +00006880 rd.getValue(1));
6881 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00006882 eax.getValue(2));
6883 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
6884 SDValue Ops[] = { eax, edx };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006885 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00006886 Results.push_back(edx.getValue(1));
6887 return;
6888 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006889 case ISD::ATOMIC_CMP_SWAP: {
Duncan Sands1607f052008-12-01 11:39:25 +00006890 MVT T = N->getValueType(0);
6891 assert (T == MVT::i64 && "Only know how to expand i64 Cmp and Swap");
6892 SDValue cpInL, cpInH;
Dale Johannesene4d209d2009-02-03 20:21:25 +00006893 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
Duncan Sands1607f052008-12-01 11:39:25 +00006894 DAG.getConstant(0, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006895 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
Duncan Sands1607f052008-12-01 11:39:25 +00006896 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00006897 cpInL = DAG.getCopyToReg(N->getOperand(0), dl, X86::EAX, cpInL, SDValue());
6898 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl, X86::EDX, cpInH,
Duncan Sands1607f052008-12-01 11:39:25 +00006899 cpInL.getValue(1));
6900 SDValue swapInL, swapInH;
Dale Johannesene4d209d2009-02-03 20:21:25 +00006901 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
Duncan Sands1607f052008-12-01 11:39:25 +00006902 DAG.getConstant(0, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006903 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
Duncan Sands1607f052008-12-01 11:39:25 +00006904 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00006905 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl, X86::EBX, swapInL,
Duncan Sands1607f052008-12-01 11:39:25 +00006906 cpInH.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00006907 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl, X86::ECX, swapInH,
Duncan Sands1607f052008-12-01 11:39:25 +00006908 swapInL.getValue(1));
6909 SDValue Ops[] = { swapInH.getValue(0),
6910 N->getOperand(1),
6911 swapInH.getValue(1) };
6912 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006913 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG8_DAG, dl, Tys, Ops, 3);
Dale Johannesendd64c412009-02-04 00:33:20 +00006914 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl, X86::EAX,
6915 MVT::i32, Result.getValue(1));
6916 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl, X86::EDX,
6917 MVT::i32, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +00006918 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Dale Johannesene4d209d2009-02-03 20:21:25 +00006919 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00006920 Results.push_back(cpOutH.getValue(1));
6921 return;
6922 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006923 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +00006924 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
6925 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006926 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +00006927 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
6928 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006929 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +00006930 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
6931 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006932 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +00006933 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
6934 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006935 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +00006936 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
6937 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006938 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +00006939 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
6940 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006941 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +00006942 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
6943 return;
Chris Lattner27a6c732007-11-24 07:07:01 +00006944 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006945}
6946
Evan Cheng72261582005-12-20 06:22:03 +00006947const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
6948 switch (Opcode) {
6949 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +00006950 case X86ISD::BSF: return "X86ISD::BSF";
6951 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +00006952 case X86ISD::SHLD: return "X86ISD::SHLD";
6953 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +00006954 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +00006955 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +00006956 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +00006957 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +00006958 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +00006959 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +00006960 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
6961 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
6962 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +00006963 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +00006964 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +00006965 case X86ISD::CALL: return "X86ISD::CALL";
6966 case X86ISD::TAILCALL: return "X86ISD::TAILCALL";
6967 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +00006968 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +00006969 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +00006970 case X86ISD::COMI: return "X86ISD::COMI";
6971 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +00006972 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Cheng72261582005-12-20 06:22:03 +00006973 case X86ISD::CMOV: return "X86ISD::CMOV";
6974 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +00006975 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +00006976 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
6977 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +00006978 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +00006979 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +00006980 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +00006981 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +00006982 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +00006983 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
6984 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +00006985 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +00006986 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Evan Cheng8ca29322006-11-10 21:43:37 +00006987 case X86ISD::FMAX: return "X86ISD::FMAX";
6988 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +00006989 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
6990 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006991 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Rafael Espindola094fad32009-04-08 21:14:34 +00006992 case X86ISD::SegmentBaseAddress: return "X86ISD::SegmentBaseAddress";
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006993 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00006994 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006995 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +00006996 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
6997 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +00006998 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
6999 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
7000 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
7001 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
7002 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
7003 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +00007004 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
7005 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengf26ffe92008-05-29 08:22:04 +00007006 case X86ISD::VSHL: return "X86ISD::VSHL";
7007 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman30a0de92008-07-17 16:51:19 +00007008 case X86ISD::CMPPD: return "X86ISD::CMPPD";
7009 case X86ISD::CMPPS: return "X86ISD::CMPPS";
7010 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
7011 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
7012 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
7013 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
7014 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
7015 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
7016 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
7017 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007018 case X86ISD::ADD: return "X86ISD::ADD";
7019 case X86ISD::SUB: return "X86ISD::SUB";
Bill Wendlingd350e022008-12-12 21:15:41 +00007020 case X86ISD::SMUL: return "X86ISD::SMUL";
7021 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +00007022 case X86ISD::INC: return "X86ISD::INC";
7023 case X86ISD::DEC: return "X86ISD::DEC";
Evan Cheng73f24c92009-03-30 21:36:47 +00007024 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Evan Cheng72261582005-12-20 06:22:03 +00007025 }
7026}
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007027
Chris Lattnerc9addb72007-03-30 23:15:24 +00007028// isLegalAddressingMode - Return true if the addressing mode represented
7029// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00007030bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerc9addb72007-03-30 23:15:24 +00007031 const Type *Ty) const {
7032 // X86 supports extremely general addressing modes.
Scott Michelfdc40a02009-02-17 22:15:04 +00007033
Chris Lattnerc9addb72007-03-30 23:15:24 +00007034 // X86 allows a sign-extended 32-bit immediate field as a displacement.
7035 if (AM.BaseOffs <= -(1LL << 32) || AM.BaseOffs >= (1LL << 32)-1)
7036 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00007037
Chris Lattnerc9addb72007-03-30 23:15:24 +00007038 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +00007039 unsigned GVFlags =
7040 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
7041
7042 // If a reference to this global requires an extra load, we can't fold it.
7043 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +00007044 return false;
Chris Lattnerdfed4132009-07-10 07:38:24 +00007045
7046 // If BaseGV requires a register for the PIC base, we cannot also have a
7047 // BaseReg specified.
7048 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +00007049 return false;
Evan Cheng52787842007-08-01 23:46:47 +00007050
7051 // X86-64 only supports addr of globals in small code model.
7052 if (Subtarget->is64Bit()) {
7053 if (getTargetMachine().getCodeModel() != CodeModel::Small)
7054 return false;
7055 // If lower 4G is not available, then we must use rip-relative addressing.
7056 if (AM.BaseOffs || AM.Scale > 1)
7057 return false;
7058 }
Chris Lattnerc9addb72007-03-30 23:15:24 +00007059 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007060
Chris Lattnerc9addb72007-03-30 23:15:24 +00007061 switch (AM.Scale) {
7062 case 0:
7063 case 1:
7064 case 2:
7065 case 4:
7066 case 8:
7067 // These scales always work.
7068 break;
7069 case 3:
7070 case 5:
7071 case 9:
7072 // These scales are formed with basereg+scalereg. Only accept if there is
7073 // no basereg yet.
7074 if (AM.HasBaseReg)
7075 return false;
7076 break;
7077 default: // Other stuff never works.
7078 return false;
7079 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007080
Chris Lattnerc9addb72007-03-30 23:15:24 +00007081 return true;
7082}
7083
7084
Evan Cheng2bd122c2007-10-26 01:56:11 +00007085bool X86TargetLowering::isTruncateFree(const Type *Ty1, const Type *Ty2) const {
7086 if (!Ty1->isInteger() || !Ty2->isInteger())
7087 return false;
Evan Chenge127a732007-10-29 07:57:50 +00007088 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
7089 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007090 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +00007091 return false;
7092 return Subtarget->is64Bit() || NumBits1 < 64;
Evan Cheng2bd122c2007-10-26 01:56:11 +00007093}
7094
Duncan Sands83ec4b62008-06-06 12:08:01 +00007095bool X86TargetLowering::isTruncateFree(MVT VT1, MVT VT2) const {
7096 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007097 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007098 unsigned NumBits1 = VT1.getSizeInBits();
7099 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007100 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007101 return false;
7102 return Subtarget->is64Bit() || NumBits1 < 64;
7103}
Evan Cheng2bd122c2007-10-26 01:56:11 +00007104
Dan Gohman97121ba2009-04-08 00:15:30 +00007105bool X86TargetLowering::isZExtFree(const Type *Ty1, const Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007106 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Dan Gohman97121ba2009-04-08 00:15:30 +00007107 return Ty1 == Type::Int32Ty && Ty2 == Type::Int64Ty && Subtarget->is64Bit();
7108}
7109
7110bool X86TargetLowering::isZExtFree(MVT VT1, MVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007111 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Dan Gohman97121ba2009-04-08 00:15:30 +00007112 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
7113}
7114
Evan Cheng8b944d32009-05-28 00:35:15 +00007115bool X86TargetLowering::isNarrowingProfitable(MVT VT1, MVT VT2) const {
7116 // i16 instructions are longer (0x66 prefix) and potentially slower.
7117 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
7118}
7119
Evan Cheng60c07e12006-07-05 22:17:51 +00007120/// isShuffleMaskLegal - Targets can use this to indicate that they only
7121/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
7122/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
7123/// are assumed to be legal.
7124bool
Nate Begeman5a5ca152009-04-29 05:20:52 +00007125X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
7126 MVT VT) const {
Evan Cheng60c07e12006-07-05 22:17:51 +00007127 // Only do shuffles on 128-bit vector types for now.
Nate Begeman9008ca62009-04-27 18:41:29 +00007128 if (VT.getSizeInBits() == 64)
7129 return false;
7130
7131 // FIXME: pshufb, blends, palignr, shifts.
7132 return (VT.getVectorNumElements() == 2 ||
7133 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
7134 isMOVLMask(M, VT) ||
7135 isSHUFPMask(M, VT) ||
7136 isPSHUFDMask(M, VT) ||
7137 isPSHUFHWMask(M, VT) ||
7138 isPSHUFLWMask(M, VT) ||
7139 isUNPCKLMask(M, VT) ||
7140 isUNPCKHMask(M, VT) ||
7141 isUNPCKL_v_undef_Mask(M, VT) ||
7142 isUNPCKH_v_undef_Mask(M, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007143}
7144
Dan Gohman7d8143f2008-04-09 20:09:42 +00007145bool
Nate Begeman5a5ca152009-04-29 05:20:52 +00007146X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Nate Begeman9008ca62009-04-27 18:41:29 +00007147 MVT VT) const {
7148 unsigned NumElts = VT.getVectorNumElements();
7149 // FIXME: This collection of masks seems suspect.
7150 if (NumElts == 2)
7151 return true;
7152 if (NumElts == 4 && VT.getSizeInBits() == 128) {
7153 return (isMOVLMask(Mask, VT) ||
7154 isCommutedMOVLMask(Mask, VT, true) ||
7155 isSHUFPMask(Mask, VT) ||
7156 isCommutedSHUFPMask(Mask, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007157 }
7158 return false;
7159}
7160
7161//===----------------------------------------------------------------------===//
7162// X86 Scheduler Hooks
7163//===----------------------------------------------------------------------===//
7164
Mon P Wang63307c32008-05-05 19:05:59 +00007165// private utility function
7166MachineBasicBlock *
7167X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
7168 MachineBasicBlock *MBB,
7169 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007170 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007171 unsigned LoadOpc,
7172 unsigned CXchgOpc,
7173 unsigned copyOpc,
7174 unsigned notOpc,
7175 unsigned EAXreg,
7176 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007177 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00007178 // For the atomic bitwise operator, we generate
7179 // thisMBB:
7180 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00007181 // ld t1 = [bitinstr.addr]
7182 // op t2 = t1, [bitinstr.val]
7183 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00007184 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
7185 // bz newMBB
7186 // fallthrough -->nextMBB
7187 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7188 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007189 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00007190 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007191
Mon P Wang63307c32008-05-05 19:05:59 +00007192 /// First build the CFG
7193 MachineFunction *F = MBB->getParent();
7194 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007195 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7196 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7197 F->insert(MBBIter, newMBB);
7198 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007199
Mon P Wang63307c32008-05-05 19:05:59 +00007200 // Move all successors to thisMBB to nextMBB
7201 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007202
Mon P Wang63307c32008-05-05 19:05:59 +00007203 // Update thisMBB to fall through to newMBB
7204 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007205
Mon P Wang63307c32008-05-05 19:05:59 +00007206 // newMBB jumps to itself and fall through to nextMBB
7207 newMBB->addSuccessor(nextMBB);
7208 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007209
Mon P Wang63307c32008-05-05 19:05:59 +00007210 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007211 assert(bInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00007212 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +00007213 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00007214 MachineOperand& destOper = bInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007215 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00007216 int numArgs = bInstr->getNumOperands() - 1;
7217 for (int i=0; i < numArgs; ++i)
7218 argOpers[i] = &bInstr->getOperand(i+1);
7219
7220 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007221 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
7222 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00007223
Dale Johannesen140be2d2008-08-19 18:47:28 +00007224 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007225 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00007226 for (int i=0; i <= lastAddrIndx; ++i)
7227 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007228
Dale Johannesen140be2d2008-08-19 18:47:28 +00007229 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007230 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007231 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007232 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007233 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007234 tt = t1;
7235
Dale Johannesen140be2d2008-08-19 18:47:28 +00007236 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +00007237 assert((argOpers[valArgIndx]->isReg() ||
7238 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00007239 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +00007240 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007241 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00007242 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007243 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007244 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +00007245 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007246
Dale Johannesene4d209d2009-02-03 20:21:25 +00007247 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +00007248 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007249
Dale Johannesene4d209d2009-02-03 20:21:25 +00007250 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +00007251 for (int i=0; i <= lastAddrIndx; ++i)
7252 (*MIB).addOperand(*argOpers[i]);
7253 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +00007254 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
7255 (*MIB).addMemOperand(*F, *bInstr->memoperands_begin());
7256
Dale Johannesene4d209d2009-02-03 20:21:25 +00007257 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +00007258 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +00007259
Mon P Wang63307c32008-05-05 19:05:59 +00007260 // insert branch
Dale Johannesene4d209d2009-02-03 20:21:25 +00007261 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00007262
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007263 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00007264 return nextMBB;
7265}
7266
Dale Johannesen1b54c7f2008-10-03 19:41:08 +00007267// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +00007268MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007269X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
7270 MachineBasicBlock *MBB,
7271 unsigned regOpcL,
7272 unsigned regOpcH,
7273 unsigned immOpcL,
7274 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007275 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007276 // For the atomic bitwise operator, we generate
7277 // thisMBB (instructions are in pairs, except cmpxchg8b)
7278 // ld t1,t2 = [bitinstr.addr]
7279 // newMBB:
7280 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
7281 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +00007282 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007283 // mov ECX, EBX <- t5, t6
7284 // mov EAX, EDX <- t1, t2
7285 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
7286 // mov t3, t4 <- EAX, EDX
7287 // bz newMBB
7288 // result in out1, out2
7289 // fallthrough -->nextMBB
7290
7291 const TargetRegisterClass *RC = X86::GR32RegisterClass;
7292 const unsigned LoadOpc = X86::MOV32rm;
7293 const unsigned copyOpc = X86::MOV32rr;
7294 const unsigned NotOpc = X86::NOT32r;
7295 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7296 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
7297 MachineFunction::iterator MBBIter = MBB;
7298 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007299
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007300 /// First build the CFG
7301 MachineFunction *F = MBB->getParent();
7302 MachineBasicBlock *thisMBB = MBB;
7303 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7304 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7305 F->insert(MBBIter, newMBB);
7306 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007307
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007308 // Move all successors to thisMBB to nextMBB
7309 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007310
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007311 // Update thisMBB to fall through to newMBB
7312 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007313
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007314 // newMBB jumps to itself and fall through to nextMBB
7315 newMBB->addSuccessor(nextMBB);
7316 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007317
Dale Johannesene4d209d2009-02-03 20:21:25 +00007318 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007319 // Insert instructions into newMBB based on incoming instruction
7320 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007321 assert(bInstr->getNumOperands() < X86AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00007322 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007323 MachineOperand& dest1Oper = bInstr->getOperand(0);
7324 MachineOperand& dest2Oper = bInstr->getOperand(1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007325 MachineOperand* argOpers[2 + X86AddrNumOperands];
7326 for (int i=0; i < 2 + X86AddrNumOperands; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007327 argOpers[i] = &bInstr->getOperand(i+2);
7328
7329 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007330 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +00007331
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007332 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007333 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007334 for (int i=0; i <= lastAddrIndx; ++i)
7335 (*MIB).addOperand(*argOpers[i]);
7336 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007337 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +00007338 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +00007339 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007340 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +00007341 MachineOperand newOp3 = *(argOpers[3]);
7342 if (newOp3.isImm())
7343 newOp3.setImm(newOp3.getImm()+4);
7344 else
7345 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007346 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +00007347 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007348
7349 // t3/4 are defined later, at the bottom of the loop
7350 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
7351 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007352 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007353 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007354 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007355 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
7356
7357 unsigned tt1 = F->getRegInfo().createVirtualRegister(RC);
7358 unsigned tt2 = F->getRegInfo().createVirtualRegister(RC);
Scott Michelfdc40a02009-02-17 22:15:04 +00007359 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007360 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), tt1).addReg(t1);
7361 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), tt2).addReg(t2);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007362 } else {
7363 tt1 = t1;
7364 tt2 = t2;
7365 }
7366
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007367 int valArgIndx = lastAddrIndx + 1;
7368 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +00007369 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007370 "invalid operand");
7371 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
7372 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007373 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007374 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007375 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007376 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +00007377 if (regOpcL != X86::MOV32rr)
7378 MIB.addReg(tt1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007379 (*MIB).addOperand(*argOpers[valArgIndx]);
7380 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00007381 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007382 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00007383 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007384 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007385 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007386 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007387 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +00007388 if (regOpcH != X86::MOV32rr)
7389 MIB.addReg(tt2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007390 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007391
Dale Johannesene4d209d2009-02-03 20:21:25 +00007392 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007393 MIB.addReg(t1);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007394 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007395 MIB.addReg(t2);
7396
Dale Johannesene4d209d2009-02-03 20:21:25 +00007397 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007398 MIB.addReg(t5);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007399 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007400 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +00007401
Dale Johannesene4d209d2009-02-03 20:21:25 +00007402 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007403 for (int i=0; i <= lastAddrIndx; ++i)
7404 (*MIB).addOperand(*argOpers[i]);
7405
7406 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
7407 (*MIB).addMemOperand(*F, *bInstr->memoperands_begin());
7408
Dale Johannesene4d209d2009-02-03 20:21:25 +00007409 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007410 MIB.addReg(X86::EAX);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007411 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007412 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +00007413
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007414 // insert branch
Dale Johannesene4d209d2009-02-03 20:21:25 +00007415 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007416
7417 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
7418 return nextMBB;
7419}
7420
7421// private utility function
7422MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +00007423X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
7424 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007425 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00007426 // For the atomic min/max operator, we generate
7427 // thisMBB:
7428 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00007429 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +00007430 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +00007431 // cmp t1, t2
7432 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +00007433 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00007434 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
7435 // bz newMBB
7436 // fallthrough -->nextMBB
7437 //
7438 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7439 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007440 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00007441 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007442
Mon P Wang63307c32008-05-05 19:05:59 +00007443 /// First build the CFG
7444 MachineFunction *F = MBB->getParent();
7445 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007446 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7447 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7448 F->insert(MBBIter, newMBB);
7449 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007450
Mon P Wang63307c32008-05-05 19:05:59 +00007451 // Move all successors to thisMBB to nextMBB
7452 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007453
Mon P Wang63307c32008-05-05 19:05:59 +00007454 // Update thisMBB to fall through to newMBB
7455 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007456
Mon P Wang63307c32008-05-05 19:05:59 +00007457 // newMBB jumps to newMBB and fall through to nextMBB
7458 newMBB->addSuccessor(nextMBB);
7459 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007460
Dale Johannesene4d209d2009-02-03 20:21:25 +00007461 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00007462 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007463 assert(mInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00007464 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +00007465 MachineOperand& destOper = mInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007466 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00007467 int numArgs = mInstr->getNumOperands() - 1;
7468 for (int i=0; i < numArgs; ++i)
7469 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007470
Mon P Wang63307c32008-05-05 19:05:59 +00007471 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007472 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
7473 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00007474
Mon P Wangab3e7472008-05-05 22:56:23 +00007475 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007476 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00007477 for (int i=0; i <= lastAddrIndx; ++i)
7478 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +00007479
Mon P Wang63307c32008-05-05 19:05:59 +00007480 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +00007481 assert((argOpers[valArgIndx]->isReg() ||
7482 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00007483 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +00007484
7485 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +00007486 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007487 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +00007488 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007489 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00007490 (*MIB).addOperand(*argOpers[valArgIndx]);
7491
Dale Johannesene4d209d2009-02-03 20:21:25 +00007492 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +00007493 MIB.addReg(t1);
7494
Dale Johannesene4d209d2009-02-03 20:21:25 +00007495 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +00007496 MIB.addReg(t1);
7497 MIB.addReg(t2);
7498
7499 // Generate movc
7500 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007501 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +00007502 MIB.addReg(t2);
7503 MIB.addReg(t1);
7504
7505 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +00007506 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +00007507 for (int i=0; i <= lastAddrIndx; ++i)
7508 (*MIB).addOperand(*argOpers[i]);
7509 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +00007510 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
7511 (*MIB).addMemOperand(*F, *mInstr->memoperands_begin());
Scott Michelfdc40a02009-02-17 22:15:04 +00007512
Dale Johannesene4d209d2009-02-03 20:21:25 +00007513 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +00007514 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +00007515
Mon P Wang63307c32008-05-05 19:05:59 +00007516 // insert branch
Dale Johannesene4d209d2009-02-03 20:21:25 +00007517 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00007518
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007519 F->DeleteMachineInstr(mInstr); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00007520 return nextMBB;
7521}
7522
7523
Evan Cheng60c07e12006-07-05 22:17:51 +00007524MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00007525X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007526 MachineBasicBlock *BB) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007527 DebugLoc dl = MI->getDebugLoc();
Evan Chengc0f64ff2006-11-27 23:37:22 +00007528 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Cheng60c07e12006-07-05 22:17:51 +00007529 switch (MI->getOpcode()) {
7530 default: assert(false && "Unexpected instr type to insert");
Mon P Wang9e5ecb82008-12-12 01:25:51 +00007531 case X86::CMOV_V1I64:
Evan Cheng60c07e12006-07-05 22:17:51 +00007532 case X86::CMOV_FR32:
7533 case X86::CMOV_FR64:
7534 case X86::CMOV_V4F32:
7535 case X86::CMOV_V2F64:
Evan Chenge5f62042007-09-29 00:00:36 +00007536 case X86::CMOV_V2I64: {
Evan Cheng60c07e12006-07-05 22:17:51 +00007537 // To "insert" a SELECT_CC instruction, we actually have to insert the
7538 // diamond control-flow pattern. The incoming instruction knows the
7539 // destination vreg to set, the condition code register to branch on, the
7540 // true/false values to select between, and a branch opcode to use.
7541 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007542 MachineFunction::iterator It = BB;
Evan Cheng60c07e12006-07-05 22:17:51 +00007543 ++It;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007544
Evan Cheng60c07e12006-07-05 22:17:51 +00007545 // thisMBB:
7546 // ...
7547 // TrueVal = ...
7548 // cmpTY ccX, r1, r2
7549 // bCC copy1MBB
7550 // fallthrough --> copy0MBB
7551 MachineBasicBlock *thisMBB = BB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007552 MachineFunction *F = BB->getParent();
7553 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
7554 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007555 unsigned Opc =
Chris Lattner7fbe9722006-10-20 17:42:20 +00007556 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
Dale Johannesene4d209d2009-02-03 20:21:25 +00007557 BuildMI(BB, dl, TII->get(Opc)).addMBB(sinkMBB);
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007558 F->insert(It, copy0MBB);
7559 F->insert(It, sinkMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00007560 // Update machine-CFG edges by transferring all successors of the current
Evan Cheng60c07e12006-07-05 22:17:51 +00007561 // block to the new block which will contain the Phi node for the select.
Mon P Wang63307c32008-05-05 19:05:59 +00007562 sinkMBB->transferSuccessors(BB);
7563
7564 // Add the true and fallthrough blocks as its successors.
Evan Cheng60c07e12006-07-05 22:17:51 +00007565 BB->addSuccessor(copy0MBB);
7566 BB->addSuccessor(sinkMBB);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007567
Evan Cheng60c07e12006-07-05 22:17:51 +00007568 // copy0MBB:
7569 // %FalseValue = ...
7570 // # fallthrough to sinkMBB
7571 BB = copy0MBB;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007572
Evan Cheng60c07e12006-07-05 22:17:51 +00007573 // Update machine-CFG edges
7574 BB->addSuccessor(sinkMBB);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007575
Evan Cheng60c07e12006-07-05 22:17:51 +00007576 // sinkMBB:
7577 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
7578 // ...
7579 BB = sinkMBB;
Dale Johannesene4d209d2009-02-03 20:21:25 +00007580 BuildMI(BB, dl, TII->get(X86::PHI), MI->getOperand(0).getReg())
Evan Cheng60c07e12006-07-05 22:17:51 +00007581 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
7582 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
7583
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007584 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +00007585 return BB;
7586 }
7587
Dale Johannesen849f2142007-07-03 00:53:03 +00007588 case X86::FP32_TO_INT16_IN_MEM:
7589 case X86::FP32_TO_INT32_IN_MEM:
7590 case X86::FP32_TO_INT64_IN_MEM:
7591 case X86::FP64_TO_INT16_IN_MEM:
7592 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +00007593 case X86::FP64_TO_INT64_IN_MEM:
7594 case X86::FP80_TO_INT16_IN_MEM:
7595 case X86::FP80_TO_INT32_IN_MEM:
7596 case X86::FP80_TO_INT64_IN_MEM: {
Evan Cheng60c07e12006-07-05 22:17:51 +00007597 // Change the floating point control register to use "round towards zero"
7598 // mode when truncating to an integer value.
7599 MachineFunction *F = BB->getParent();
7600 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007601 addFrameReference(BuildMI(BB, dl, TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00007602
7603 // Load the old value of the high byte of the control word...
7604 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +00007605 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Scott Michelfdc40a02009-02-17 22:15:04 +00007606 addFrameReference(BuildMI(BB, dl, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007607 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00007608
7609 // Set the high part to be round to zero...
Dale Johannesene4d209d2009-02-03 20:21:25 +00007610 addFrameReference(BuildMI(BB, dl, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00007611 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +00007612
7613 // Reload the modified control word now...
Dale Johannesene4d209d2009-02-03 20:21:25 +00007614 addFrameReference(BuildMI(BB, dl, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00007615
7616 // Restore the memory image of control word to original value
Dale Johannesene4d209d2009-02-03 20:21:25 +00007617 addFrameReference(BuildMI(BB, dl, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00007618 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +00007619
7620 // Get the X86 opcode to use.
7621 unsigned Opc;
7622 switch (MI->getOpcode()) {
7623 default: assert(0 && "illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +00007624 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
7625 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
7626 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
7627 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
7628 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
7629 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +00007630 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
7631 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
7632 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +00007633 }
7634
7635 X86AddressMode AM;
7636 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +00007637 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00007638 AM.BaseType = X86AddressMode::RegBase;
7639 AM.Base.Reg = Op.getReg();
7640 } else {
7641 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +00007642 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +00007643 }
7644 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +00007645 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00007646 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00007647 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +00007648 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00007649 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00007650 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +00007651 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00007652 AM.GV = Op.getGlobal();
7653 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +00007654 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00007655 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00007656 addFullAddress(BuildMI(BB, dl, TII->get(Opc)), AM)
Rafael Espindola8ef2b892009-04-08 08:09:33 +00007657 .addReg(MI->getOperand(X86AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +00007658
7659 // Reload the original control word now.
Dale Johannesene4d209d2009-02-03 20:21:25 +00007660 addFrameReference(BuildMI(BB, dl, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00007661
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007662 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +00007663 return BB;
7664 }
Mon P Wang63307c32008-05-05 19:05:59 +00007665 case X86::ATOMAND32:
7666 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00007667 X86::AND32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007668 X86::LCMPXCHG32, X86::MOV32rr,
7669 X86::NOT32r, X86::EAX,
7670 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00007671 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +00007672 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
7673 X86::OR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007674 X86::LCMPXCHG32, X86::MOV32rr,
7675 X86::NOT32r, X86::EAX,
7676 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00007677 case X86::ATOMXOR32:
7678 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00007679 X86::XOR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007680 X86::LCMPXCHG32, X86::MOV32rr,
7681 X86::NOT32r, X86::EAX,
7682 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007683 case X86::ATOMNAND32:
7684 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007685 X86::AND32ri, X86::MOV32rm,
7686 X86::LCMPXCHG32, X86::MOV32rr,
7687 X86::NOT32r, X86::EAX,
7688 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +00007689 case X86::ATOMMIN32:
7690 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
7691 case X86::ATOMMAX32:
7692 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
7693 case X86::ATOMUMIN32:
7694 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
7695 case X86::ATOMUMAX32:
7696 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +00007697
7698 case X86::ATOMAND16:
7699 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
7700 X86::AND16ri, X86::MOV16rm,
7701 X86::LCMPXCHG16, X86::MOV16rr,
7702 X86::NOT16r, X86::AX,
7703 X86::GR16RegisterClass);
7704 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +00007705 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007706 X86::OR16ri, X86::MOV16rm,
7707 X86::LCMPXCHG16, X86::MOV16rr,
7708 X86::NOT16r, X86::AX,
7709 X86::GR16RegisterClass);
7710 case X86::ATOMXOR16:
7711 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
7712 X86::XOR16ri, X86::MOV16rm,
7713 X86::LCMPXCHG16, X86::MOV16rr,
7714 X86::NOT16r, X86::AX,
7715 X86::GR16RegisterClass);
7716 case X86::ATOMNAND16:
7717 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
7718 X86::AND16ri, X86::MOV16rm,
7719 X86::LCMPXCHG16, X86::MOV16rr,
7720 X86::NOT16r, X86::AX,
7721 X86::GR16RegisterClass, true);
7722 case X86::ATOMMIN16:
7723 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
7724 case X86::ATOMMAX16:
7725 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
7726 case X86::ATOMUMIN16:
7727 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
7728 case X86::ATOMUMAX16:
7729 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
7730
7731 case X86::ATOMAND8:
7732 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
7733 X86::AND8ri, X86::MOV8rm,
7734 X86::LCMPXCHG8, X86::MOV8rr,
7735 X86::NOT8r, X86::AL,
7736 X86::GR8RegisterClass);
7737 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +00007738 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007739 X86::OR8ri, X86::MOV8rm,
7740 X86::LCMPXCHG8, X86::MOV8rr,
7741 X86::NOT8r, X86::AL,
7742 X86::GR8RegisterClass);
7743 case X86::ATOMXOR8:
7744 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
7745 X86::XOR8ri, X86::MOV8rm,
7746 X86::LCMPXCHG8, X86::MOV8rr,
7747 X86::NOT8r, X86::AL,
7748 X86::GR8RegisterClass);
7749 case X86::ATOMNAND8:
7750 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
7751 X86::AND8ri, X86::MOV8rm,
7752 X86::LCMPXCHG8, X86::MOV8rr,
7753 X86::NOT8r, X86::AL,
7754 X86::GR8RegisterClass, true);
7755 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007756 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +00007757 case X86::ATOMAND64:
7758 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00007759 X86::AND64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00007760 X86::LCMPXCHG64, X86::MOV64rr,
7761 X86::NOT64r, X86::RAX,
7762 X86::GR64RegisterClass);
7763 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +00007764 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
7765 X86::OR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00007766 X86::LCMPXCHG64, X86::MOV64rr,
7767 X86::NOT64r, X86::RAX,
7768 X86::GR64RegisterClass);
7769 case X86::ATOMXOR64:
7770 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00007771 X86::XOR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00007772 X86::LCMPXCHG64, X86::MOV64rr,
7773 X86::NOT64r, X86::RAX,
7774 X86::GR64RegisterClass);
7775 case X86::ATOMNAND64:
7776 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
7777 X86::AND64ri32, X86::MOV64rm,
7778 X86::LCMPXCHG64, X86::MOV64rr,
7779 X86::NOT64r, X86::RAX,
7780 X86::GR64RegisterClass, true);
7781 case X86::ATOMMIN64:
7782 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
7783 case X86::ATOMMAX64:
7784 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
7785 case X86::ATOMUMIN64:
7786 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
7787 case X86::ATOMUMAX64:
7788 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007789
7790 // This group does 64-bit operations on a 32-bit host.
7791 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007792 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007793 X86::AND32rr, X86::AND32rr,
7794 X86::AND32ri, X86::AND32ri,
7795 false);
7796 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007797 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007798 X86::OR32rr, X86::OR32rr,
7799 X86::OR32ri, X86::OR32ri,
7800 false);
7801 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007802 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007803 X86::XOR32rr, X86::XOR32rr,
7804 X86::XOR32ri, X86::XOR32ri,
7805 false);
7806 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007807 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007808 X86::AND32rr, X86::AND32rr,
7809 X86::AND32ri, X86::AND32ri,
7810 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007811 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007812 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007813 X86::ADD32rr, X86::ADC32rr,
7814 X86::ADD32ri, X86::ADC32ri,
7815 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007816 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007817 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007818 X86::SUB32rr, X86::SBB32rr,
7819 X86::SUB32ri, X86::SBB32ri,
7820 false);
Dale Johannesen880ae362008-10-03 22:25:52 +00007821 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007822 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +00007823 X86::MOV32rr, X86::MOV32rr,
7824 X86::MOV32ri, X86::MOV32ri,
7825 false);
Evan Cheng60c07e12006-07-05 22:17:51 +00007826 }
7827}
7828
7829//===----------------------------------------------------------------------===//
7830// X86 Optimization Hooks
7831//===----------------------------------------------------------------------===//
7832
Dan Gohman475871a2008-07-27 21:46:04 +00007833void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00007834 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00007835 APInt &KnownZero,
7836 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00007837 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +00007838 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007839 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +00007840 assert((Opc >= ISD::BUILTIN_OP_END ||
7841 Opc == ISD::INTRINSIC_WO_CHAIN ||
7842 Opc == ISD::INTRINSIC_W_CHAIN ||
7843 Opc == ISD::INTRINSIC_VOID) &&
7844 "Should use MaskedValueIsZero if you don't know whether Op"
7845 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007846
Dan Gohmanf4f92f52008-02-13 23:07:24 +00007847 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007848 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +00007849 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +00007850 case X86ISD::ADD:
7851 case X86ISD::SUB:
7852 case X86ISD::SMUL:
7853 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +00007854 case X86ISD::INC:
7855 case X86ISD::DEC:
Evan Cheng97d0e0e2009-02-02 09:15:04 +00007856 // These nodes' second result is a boolean.
7857 if (Op.getResNo() == 0)
7858 break;
7859 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007860 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00007861 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
7862 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +00007863 break;
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007864 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007865}
Chris Lattner259e97c2006-01-31 19:43:35 +00007866
Evan Cheng206ee9d2006-07-07 08:33:52 +00007867/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +00007868/// node is a GlobalAddress + offset.
7869bool X86TargetLowering::isGAPlusOffset(SDNode *N,
7870 GlobalValue* &GA, int64_t &Offset) const{
7871 if (N->getOpcode() == X86ISD::Wrapper) {
7872 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +00007873 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00007874 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +00007875 return true;
7876 }
Evan Cheng206ee9d2006-07-07 08:33:52 +00007877 }
Evan Chengad4196b2008-05-12 19:56:52 +00007878 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +00007879}
7880
Evan Chengad4196b2008-05-12 19:56:52 +00007881static bool isBaseAlignmentOfN(unsigned N, SDNode *Base,
7882 const TargetLowering &TLI) {
Evan Cheng206ee9d2006-07-07 08:33:52 +00007883 GlobalValue *GV;
Nick Lewycky916a9f02008-02-02 08:29:58 +00007884 int64_t Offset = 0;
Evan Chengad4196b2008-05-12 19:56:52 +00007885 if (TLI.isGAPlusOffset(Base, GV, Offset))
Evan Cheng7e2ff772008-05-08 00:57:18 +00007886 return (GV->getAlignment() >= N && (Offset % N) == 0);
Chris Lattnerba96fbc2008-01-26 20:07:42 +00007887 // DAG combine handles the stack object case.
Evan Cheng206ee9d2006-07-07 08:33:52 +00007888 return false;
7889}
7890
Nate Begeman9008ca62009-04-27 18:41:29 +00007891static bool EltsFromConsecutiveLoads(ShuffleVectorSDNode *N, unsigned NumElems,
Eli Friedman7a5e5552009-06-07 06:52:44 +00007892 MVT EVT, LoadSDNode *&LDBase,
7893 unsigned &LastLoadedElt,
Evan Chengad4196b2008-05-12 19:56:52 +00007894 SelectionDAG &DAG, MachineFrameInfo *MFI,
7895 const TargetLowering &TLI) {
Eli Friedman7a5e5552009-06-07 06:52:44 +00007896 LDBase = NULL;
Anton Korobeynikovb51b6cf2009-06-09 23:00:39 +00007897 LastLoadedElt = -1U;
Evan Cheng7e2ff772008-05-08 00:57:18 +00007898 for (unsigned i = 0; i < NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00007899 if (N->getMaskElt(i) < 0) {
Eli Friedman7a5e5552009-06-07 06:52:44 +00007900 if (!LDBase)
Evan Cheng7e2ff772008-05-08 00:57:18 +00007901 return false;
7902 continue;
7903 }
7904
Dan Gohman475871a2008-07-27 21:46:04 +00007905 SDValue Elt = DAG.getShuffleScalarElt(N, i);
Gabor Greifba36cb52008-08-28 21:40:38 +00007906 if (!Elt.getNode() ||
7907 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
Evan Cheng7e2ff772008-05-08 00:57:18 +00007908 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00007909 if (!LDBase) {
7910 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
Evan Cheng50d9e722008-05-10 06:46:49 +00007911 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00007912 LDBase = cast<LoadSDNode>(Elt.getNode());
7913 LastLoadedElt = i;
Evan Cheng7e2ff772008-05-08 00:57:18 +00007914 continue;
7915 }
7916 if (Elt.getOpcode() == ISD::UNDEF)
7917 continue;
7918
Nate Begemanabc01992009-06-05 21:37:30 +00007919 LoadSDNode *LD = cast<LoadSDNode>(Elt);
Nate Begemanabc01992009-06-05 21:37:30 +00007920 if (!TLI.isConsecutiveLoad(LD, LDBase, EVT.getSizeInBits()/8, i, MFI))
Evan Cheng7e2ff772008-05-08 00:57:18 +00007921 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00007922 LastLoadedElt = i;
Evan Cheng7e2ff772008-05-08 00:57:18 +00007923 }
7924 return true;
7925}
Evan Cheng206ee9d2006-07-07 08:33:52 +00007926
7927/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
7928/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
7929/// if the load addresses are consecutive, non-overlapping, and in the right
Mon P Wang1e955802009-04-03 02:43:30 +00007930/// order. In the case of v2i64, it will see if it can rewrite the
7931/// shuffle to be an appropriate build vector so it can take advantage of
7932// performBuildVectorCombine.
Dan Gohman475871a2008-07-27 21:46:04 +00007933static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00007934 const TargetLowering &TLI) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007935 DebugLoc dl = N->getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007936 MVT VT = N->getValueType(0);
7937 MVT EVT = VT.getVectorElementType();
Nate Begeman9008ca62009-04-27 18:41:29 +00007938 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(N);
7939 unsigned NumElems = VT.getVectorNumElements();
Mon P Wang1e955802009-04-03 02:43:30 +00007940
Eli Friedman7a5e5552009-06-07 06:52:44 +00007941 if (VT.getSizeInBits() != 128)
7942 return SDValue();
7943
Mon P Wang1e955802009-04-03 02:43:30 +00007944 // Try to combine a vector_shuffle into a 128-bit load.
7945 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Eli Friedman7a5e5552009-06-07 06:52:44 +00007946 LoadSDNode *LD = NULL;
7947 unsigned LastLoadedElt;
7948 if (!EltsFromConsecutiveLoads(SVN, NumElems, EVT, LD, LastLoadedElt, DAG,
7949 MFI, TLI))
Dan Gohman475871a2008-07-27 21:46:04 +00007950 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +00007951
Eli Friedman7a5e5552009-06-07 06:52:44 +00007952 if (LastLoadedElt == NumElems - 1) {
7953 if (isBaseAlignmentOfN(16, LD->getBasePtr().getNode(), TLI))
7954 return DAG.getLoad(VT, dl, LD->getChain(), LD->getBasePtr(),
7955 LD->getSrcValue(), LD->getSrcValueOffset(),
7956 LD->isVolatile());
Dale Johannesene4d209d2009-02-03 20:21:25 +00007957 return DAG.getLoad(VT, dl, LD->getChain(), LD->getBasePtr(),
Scott Michelfdc40a02009-02-17 22:15:04 +00007958 LD->getSrcValue(), LD->getSrcValueOffset(),
Eli Friedman7a5e5552009-06-07 06:52:44 +00007959 LD->isVolatile(), LD->getAlignment());
7960 } else if (NumElems == 4 && LastLoadedElt == 1) {
7961 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
Nate Begemanabc01992009-06-05 21:37:30 +00007962 SDValue Ops[] = { LD->getChain(), LD->getBasePtr() };
7963 SDValue ResNode = DAG.getNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2);
Nate Begemanabc01992009-06-05 21:37:30 +00007964 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, ResNode);
7965 }
7966 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00007967}
Evan Chengd880b972008-05-09 21:53:03 +00007968
Chris Lattner83e6c992006-10-04 06:57:07 +00007969/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00007970static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Chris Lattner47b4ce82009-03-11 05:48:52 +00007971 const X86Subtarget *Subtarget) {
7972 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00007973 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +00007974 // Get the LHS/RHS of the select.
7975 SDValue LHS = N->getOperand(1);
7976 SDValue RHS = N->getOperand(2);
7977
Chris Lattner83e6c992006-10-04 06:57:07 +00007978 // If we have SSE[12] support, try to form min/max nodes.
7979 if (Subtarget->hasSSE2() &&
Chris Lattner47b4ce82009-03-11 05:48:52 +00007980 (LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64) &&
7981 Cond.getOpcode() == ISD::SETCC) {
7982 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007983
Chris Lattner47b4ce82009-03-11 05:48:52 +00007984 unsigned Opcode = 0;
7985 if (LHS == Cond.getOperand(0) && RHS == Cond.getOperand(1)) {
7986 switch (CC) {
7987 default: break;
7988 case ISD::SETOLE: // (X <= Y) ? X : Y -> min
7989 case ISD::SETULE:
7990 case ISD::SETLE:
7991 if (!UnsafeFPMath) break;
7992 // FALL THROUGH.
7993 case ISD::SETOLT: // (X olt/lt Y) ? X : Y -> min
7994 case ISD::SETLT:
7995 Opcode = X86ISD::FMIN;
7996 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007997
Chris Lattner47b4ce82009-03-11 05:48:52 +00007998 case ISD::SETOGT: // (X > Y) ? X : Y -> max
7999 case ISD::SETUGT:
8000 case ISD::SETGT:
8001 if (!UnsafeFPMath) break;
8002 // FALL THROUGH.
8003 case ISD::SETUGE: // (X uge/ge Y) ? X : Y -> max
8004 case ISD::SETGE:
8005 Opcode = X86ISD::FMAX;
8006 break;
Chris Lattner83e6c992006-10-04 06:57:07 +00008007 }
Chris Lattner47b4ce82009-03-11 05:48:52 +00008008 } else if (LHS == Cond.getOperand(1) && RHS == Cond.getOperand(0)) {
8009 switch (CC) {
8010 default: break;
8011 case ISD::SETOGT: // (X > Y) ? Y : X -> min
8012 case ISD::SETUGT:
8013 case ISD::SETGT:
8014 if (!UnsafeFPMath) break;
8015 // FALL THROUGH.
8016 case ISD::SETUGE: // (X uge/ge Y) ? Y : X -> min
8017 case ISD::SETGE:
8018 Opcode = X86ISD::FMIN;
8019 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008020
Chris Lattner47b4ce82009-03-11 05:48:52 +00008021 case ISD::SETOLE: // (X <= Y) ? Y : X -> max
8022 case ISD::SETULE:
8023 case ISD::SETLE:
8024 if (!UnsafeFPMath) break;
8025 // FALL THROUGH.
8026 case ISD::SETOLT: // (X olt/lt Y) ? Y : X -> max
8027 case ISD::SETLT:
8028 Opcode = X86ISD::FMAX;
8029 break;
8030 }
Chris Lattner83e6c992006-10-04 06:57:07 +00008031 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008032
Chris Lattner47b4ce82009-03-11 05:48:52 +00008033 if (Opcode)
8034 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +00008035 }
Chris Lattner47b4ce82009-03-11 05:48:52 +00008036
Chris Lattnerd1980a52009-03-12 06:52:53 +00008037 // If this is a select between two integer constants, try to do some
8038 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +00008039 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
8040 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +00008041 // Don't do this for crazy integer types.
8042 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
8043 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +00008044 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +00008045 bool NeedsCondInvert = false;
8046
Chris Lattnercee56e72009-03-13 05:53:31 +00008047 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +00008048 // Efficiently invertible.
8049 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
8050 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
8051 isa<ConstantSDNode>(Cond.getOperand(1))))) {
8052 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +00008053 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +00008054 }
8055
8056 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00008057 if (FalseC->getAPIntValue() == 0 &&
8058 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00008059 if (NeedsCondInvert) // Invert the condition if needed.
8060 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
8061 DAG.getConstant(1, Cond.getValueType()));
8062
8063 // Zero extend the condition if needed.
8064 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
8065
Chris Lattnercee56e72009-03-13 05:53:31 +00008066 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +00008067 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
8068 DAG.getConstant(ShAmt, MVT::i8));
8069 }
Chris Lattner97a29a52009-03-13 05:22:11 +00008070
8071 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +00008072 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +00008073 if (NeedsCondInvert) // Invert the condition if needed.
8074 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
8075 DAG.getConstant(1, Cond.getValueType()));
8076
8077 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00008078 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
8079 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00008080 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +00008081 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +00008082 }
Chris Lattnercee56e72009-03-13 05:53:31 +00008083
8084 // Optimize cases that will turn into an LEA instruction. This requires
8085 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
8086 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
8087 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
8088 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
8089
8090 bool isFastMultiplier = false;
8091 if (Diff < 10) {
8092 switch ((unsigned char)Diff) {
8093 default: break;
8094 case 1: // result = add base, cond
8095 case 2: // result = lea base( , cond*2)
8096 case 3: // result = lea base(cond, cond*2)
8097 case 4: // result = lea base( , cond*4)
8098 case 5: // result = lea base(cond, cond*4)
8099 case 8: // result = lea base( , cond*8)
8100 case 9: // result = lea base(cond, cond*8)
8101 isFastMultiplier = true;
8102 break;
8103 }
8104 }
8105
8106 if (isFastMultiplier) {
8107 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
8108 if (NeedsCondInvert) // Invert the condition if needed.
8109 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
8110 DAG.getConstant(1, Cond.getValueType()));
8111
8112 // Zero extend the condition if needed.
8113 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
8114 Cond);
8115 // Scale the condition by the difference.
8116 if (Diff != 1)
8117 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
8118 DAG.getConstant(Diff, Cond.getValueType()));
8119
8120 // Add the base if non-zero.
8121 if (FalseC->getAPIntValue() != 0)
8122 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
8123 SDValue(FalseC, 0));
8124 return Cond;
8125 }
8126 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00008127 }
8128 }
8129
Dan Gohman475871a2008-07-27 21:46:04 +00008130 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +00008131}
8132
Chris Lattnerd1980a52009-03-12 06:52:53 +00008133/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
8134static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
8135 TargetLowering::DAGCombinerInfo &DCI) {
8136 DebugLoc DL = N->getDebugLoc();
8137
8138 // If the flag operand isn't dead, don't touch this CMOV.
8139 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
8140 return SDValue();
8141
8142 // If this is a select between two integer constants, try to do some
8143 // optimizations. Note that the operands are ordered the opposite of SELECT
8144 // operands.
8145 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(N->getOperand(1))) {
8146 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
8147 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
8148 // larger than FalseC (the false value).
8149 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
8150
8151 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
8152 CC = X86::GetOppositeBranchCondition(CC);
8153 std::swap(TrueC, FalseC);
8154 }
8155
8156 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00008157 // This is efficient for any integer data type (including i8/i16) and
8158 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +00008159 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
8160 SDValue Cond = N->getOperand(3);
8161 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
8162 DAG.getConstant(CC, MVT::i8), Cond);
8163
8164 // Zero extend the condition if needed.
8165 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
8166
8167 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
8168 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
8169 DAG.getConstant(ShAmt, MVT::i8));
8170 if (N->getNumValues() == 2) // Dead flag value?
8171 return DCI.CombineTo(N, Cond, SDValue());
8172 return Cond;
8173 }
Chris Lattnercee56e72009-03-13 05:53:31 +00008174
8175 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
8176 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +00008177 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
8178 SDValue Cond = N->getOperand(3);
8179 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
8180 DAG.getConstant(CC, MVT::i8), Cond);
8181
8182 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00008183 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
8184 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00008185 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
8186 SDValue(FalseC, 0));
Chris Lattnercee56e72009-03-13 05:53:31 +00008187
Chris Lattner97a29a52009-03-13 05:22:11 +00008188 if (N->getNumValues() == 2) // Dead flag value?
8189 return DCI.CombineTo(N, Cond, SDValue());
8190 return Cond;
8191 }
Chris Lattnercee56e72009-03-13 05:53:31 +00008192
8193 // Optimize cases that will turn into an LEA instruction. This requires
8194 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
8195 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
8196 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
8197 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
8198
8199 bool isFastMultiplier = false;
8200 if (Diff < 10) {
8201 switch ((unsigned char)Diff) {
8202 default: break;
8203 case 1: // result = add base, cond
8204 case 2: // result = lea base( , cond*2)
8205 case 3: // result = lea base(cond, cond*2)
8206 case 4: // result = lea base( , cond*4)
8207 case 5: // result = lea base(cond, cond*4)
8208 case 8: // result = lea base( , cond*8)
8209 case 9: // result = lea base(cond, cond*8)
8210 isFastMultiplier = true;
8211 break;
8212 }
8213 }
8214
8215 if (isFastMultiplier) {
8216 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
8217 SDValue Cond = N->getOperand(3);
8218 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
8219 DAG.getConstant(CC, MVT::i8), Cond);
8220 // Zero extend the condition if needed.
8221 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
8222 Cond);
8223 // Scale the condition by the difference.
8224 if (Diff != 1)
8225 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
8226 DAG.getConstant(Diff, Cond.getValueType()));
8227
8228 // Add the base if non-zero.
8229 if (FalseC->getAPIntValue() != 0)
8230 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
8231 SDValue(FalseC, 0));
8232 if (N->getNumValues() == 2) // Dead flag value?
8233 return DCI.CombineTo(N, Cond, SDValue());
8234 return Cond;
8235 }
8236 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00008237 }
8238 }
8239 return SDValue();
8240}
8241
8242
Evan Cheng0b0cd912009-03-28 05:57:29 +00008243/// PerformMulCombine - Optimize a single multiply with constant into two
8244/// in order to implement it with two cheaper instructions, e.g.
8245/// LEA + SHL, LEA + LEA.
8246static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
8247 TargetLowering::DAGCombinerInfo &DCI) {
8248 if (DAG.getMachineFunction().
8249 getFunction()->hasFnAttr(Attribute::OptimizeForSize))
8250 return SDValue();
8251
8252 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
8253 return SDValue();
8254
8255 MVT VT = N->getValueType(0);
8256 if (VT != MVT::i64)
8257 return SDValue();
8258
8259 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
8260 if (!C)
8261 return SDValue();
8262 uint64_t MulAmt = C->getZExtValue();
8263 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
8264 return SDValue();
8265
8266 uint64_t MulAmt1 = 0;
8267 uint64_t MulAmt2 = 0;
8268 if ((MulAmt % 9) == 0) {
8269 MulAmt1 = 9;
8270 MulAmt2 = MulAmt / 9;
8271 } else if ((MulAmt % 5) == 0) {
8272 MulAmt1 = 5;
8273 MulAmt2 = MulAmt / 5;
8274 } else if ((MulAmt % 3) == 0) {
8275 MulAmt1 = 3;
8276 MulAmt2 = MulAmt / 3;
8277 }
8278 if (MulAmt2 &&
8279 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
8280 DebugLoc DL = N->getDebugLoc();
8281
8282 if (isPowerOf2_64(MulAmt2) &&
8283 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
8284 // If second multiplifer is pow2, issue it first. We want the multiply by
8285 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
8286 // is an add.
8287 std::swap(MulAmt1, MulAmt2);
8288
8289 SDValue NewMul;
8290 if (isPowerOf2_64(MulAmt1))
8291 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
8292 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
8293 else
Evan Cheng73f24c92009-03-30 21:36:47 +00008294 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +00008295 DAG.getConstant(MulAmt1, VT));
8296
8297 if (isPowerOf2_64(MulAmt2))
8298 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
8299 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
8300 else
Evan Cheng73f24c92009-03-30 21:36:47 +00008301 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +00008302 DAG.getConstant(MulAmt2, VT));
8303
8304 // Do not add new nodes to DAG combiner worklist.
8305 DCI.CombineTo(N, NewMul, false);
8306 }
8307 return SDValue();
8308}
8309
8310
Nate Begeman740ab032009-01-26 00:52:55 +00008311/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
8312/// when possible.
8313static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
8314 const X86Subtarget *Subtarget) {
8315 // On X86 with SSE2 support, we can transform this to a vector shift if
8316 // all elements are shifted by the same amount. We can't do this in legalize
8317 // because the a constant vector is typically transformed to a constant pool
8318 // so we have no knowledge of the shift amount.
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008319 if (!Subtarget->hasSSE2())
8320 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008321
Nate Begeman740ab032009-01-26 00:52:55 +00008322 MVT VT = N->getValueType(0);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008323 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16)
8324 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008325
Mon P Wang3becd092009-01-28 08:12:05 +00008326 SDValue ShAmtOp = N->getOperand(1);
8327 MVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +00008328 DebugLoc DL = N->getDebugLoc();
Mon P Wang3becd092009-01-28 08:12:05 +00008329 SDValue BaseShAmt;
8330 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
8331 unsigned NumElts = VT.getVectorNumElements();
8332 unsigned i = 0;
8333 for (; i != NumElts; ++i) {
8334 SDValue Arg = ShAmtOp.getOperand(i);
8335 if (Arg.getOpcode() == ISD::UNDEF) continue;
8336 BaseShAmt = Arg;
8337 break;
8338 }
8339 for (; i != NumElts; ++i) {
8340 SDValue Arg = ShAmtOp.getOperand(i);
8341 if (Arg.getOpcode() == ISD::UNDEF) continue;
8342 if (Arg != BaseShAmt) {
8343 return SDValue();
8344 }
8345 }
8346 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +00008347 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
8348 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
8349 DAG.getIntPtrConstant(0));
Mon P Wang3becd092009-01-28 08:12:05 +00008350 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008351 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +00008352
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008353 if (EltVT.bitsGT(MVT::i32))
Chris Lattner47b4ce82009-03-11 05:48:52 +00008354 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008355 else if (EltVT.bitsLT(MVT::i32))
Chris Lattner47b4ce82009-03-11 05:48:52 +00008356 BaseShAmt = DAG.getNode(ISD::ANY_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +00008357
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008358 // The shift amount is identical so we can do a vector shift.
8359 SDValue ValOp = N->getOperand(0);
8360 switch (N->getOpcode()) {
8361 default:
8362 assert(0 && "Unknown shift opcode!");
8363 break;
8364 case ISD::SHL:
8365 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008366 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Nate Begeman740ab032009-01-26 00:52:55 +00008367 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
8368 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008369 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008370 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Nate Begeman740ab032009-01-26 00:52:55 +00008371 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
8372 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008373 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008374 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Nate Begeman740ab032009-01-26 00:52:55 +00008375 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
8376 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008377 break;
8378 case ISD::SRA:
8379 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008380 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Nate Begeman740ab032009-01-26 00:52:55 +00008381 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
8382 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008383 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008384 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Nate Begeman740ab032009-01-26 00:52:55 +00008385 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
8386 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008387 break;
8388 case ISD::SRL:
8389 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008390 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Nate Begeman740ab032009-01-26 00:52:55 +00008391 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
8392 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008393 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008394 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Nate Begeman740ab032009-01-26 00:52:55 +00008395 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
8396 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008397 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008398 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Nate Begeman740ab032009-01-26 00:52:55 +00008399 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
8400 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008401 break;
Nate Begeman740ab032009-01-26 00:52:55 +00008402 }
8403 return SDValue();
8404}
8405
Chris Lattner149a4e52008-02-22 02:09:43 +00008406/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00008407static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +00008408 const X86Subtarget *Subtarget) {
Chris Lattner149a4e52008-02-22 02:09:43 +00008409 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
8410 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +00008411 // A preferable solution to the general problem is to figure out the right
8412 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +00008413
8414 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng7e2ff772008-05-08 00:57:18 +00008415 StoreSDNode *St = cast<StoreSDNode>(N);
Evan Cheng536e6672009-03-12 05:59:15 +00008416 MVT VT = St->getValue().getValueType();
8417 if (VT.getSizeInBits() != 64)
8418 return SDValue();
8419
Devang Patel578efa92009-06-05 21:57:13 +00008420 const Function *F = DAG.getMachineFunction().getFunction();
8421 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
8422 bool F64IsLegal = !UseSoftFloat && !NoImplicitFloatOps
8423 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +00008424 if ((VT.isVector() ||
8425 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +00008426 isa<LoadSDNode>(St->getValue()) &&
8427 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
8428 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +00008429 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00008430 LoadSDNode *Ld = 0;
8431 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +00008432 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +00008433 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00008434 // Must be a store of a load. We currently handle two cases: the load
8435 // is a direct child, and it's under an intervening TokenFactor. It is
8436 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +00008437 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +00008438 Ld = cast<LoadSDNode>(St->getChain());
8439 else if (St->getValue().hasOneUse() &&
8440 ChainVal->getOpcode() == ISD::TokenFactor) {
8441 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +00008442 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +00008443 TokenFactorIndex = i;
8444 Ld = cast<LoadSDNode>(St->getValue());
8445 } else
8446 Ops.push_back(ChainVal->getOperand(i));
8447 }
8448 }
Dale Johannesen079f2a62008-02-25 19:20:14 +00008449
Evan Cheng536e6672009-03-12 05:59:15 +00008450 if (!Ld || !ISD::isNormalLoad(Ld))
8451 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00008452
Evan Cheng536e6672009-03-12 05:59:15 +00008453 // If this is not the MMX case, i.e. we are just turning i64 load/store
8454 // into f64 load/store, avoid the transformation if there are multiple
8455 // uses of the loaded value.
8456 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
8457 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00008458
Evan Cheng536e6672009-03-12 05:59:15 +00008459 DebugLoc LdDL = Ld->getDebugLoc();
8460 DebugLoc StDL = N->getDebugLoc();
8461 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
8462 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
8463 // pair instead.
8464 if (Subtarget->is64Bit() || F64IsLegal) {
8465 MVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
8466 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(),
8467 Ld->getBasePtr(), Ld->getSrcValue(),
8468 Ld->getSrcValueOffset(), Ld->isVolatile(),
8469 Ld->getAlignment());
8470 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +00008471 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +00008472 Ops.push_back(NewChain);
8473 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +00008474 Ops.size());
8475 }
Evan Cheng536e6672009-03-12 05:59:15 +00008476 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner149a4e52008-02-22 02:09:43 +00008477 St->getSrcValue(), St->getSrcValueOffset(),
8478 St->isVolatile(), St->getAlignment());
8479 }
Evan Cheng536e6672009-03-12 05:59:15 +00008480
8481 // Otherwise, lower to two pairs of 32-bit loads / stores.
8482 SDValue LoAddr = Ld->getBasePtr();
8483 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
8484 DAG.getConstant(4, MVT::i32));
8485
8486 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
8487 Ld->getSrcValue(), Ld->getSrcValueOffset(),
8488 Ld->isVolatile(), Ld->getAlignment());
8489 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
8490 Ld->getSrcValue(), Ld->getSrcValueOffset()+4,
8491 Ld->isVolatile(),
8492 MinAlign(Ld->getAlignment(), 4));
8493
8494 SDValue NewChain = LoLd.getValue(1);
8495 if (TokenFactorIndex != -1) {
8496 Ops.push_back(LoLd);
8497 Ops.push_back(HiLd);
8498 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
8499 Ops.size());
8500 }
8501
8502 LoAddr = St->getBasePtr();
8503 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
8504 DAG.getConstant(4, MVT::i32));
8505
8506 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
8507 St->getSrcValue(), St->getSrcValueOffset(),
8508 St->isVolatile(), St->getAlignment());
8509 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
8510 St->getSrcValue(),
8511 St->getSrcValueOffset() + 4,
8512 St->isVolatile(),
8513 MinAlign(St->getAlignment(), 4));
8514 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +00008515 }
Dan Gohman475871a2008-07-27 21:46:04 +00008516 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +00008517}
8518
Chris Lattner6cf73262008-01-25 06:14:17 +00008519/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
8520/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00008521static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +00008522 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
8523 // F[X]OR(0.0, x) -> x
8524 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +00008525 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
8526 if (C->getValueAPF().isPosZero())
8527 return N->getOperand(1);
8528 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
8529 if (C->getValueAPF().isPosZero())
8530 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +00008531 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00008532}
8533
8534/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00008535static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +00008536 // FAND(0.0, x) -> 0.0
8537 // FAND(x, 0.0) -> 0.0
8538 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
8539 if (C->getValueAPF().isPosZero())
8540 return N->getOperand(0);
8541 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
8542 if (C->getValueAPF().isPosZero())
8543 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +00008544 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00008545}
8546
Dan Gohmane5af2d32009-01-29 01:59:02 +00008547static SDValue PerformBTCombine(SDNode *N,
8548 SelectionDAG &DAG,
8549 TargetLowering::DAGCombinerInfo &DCI) {
8550 // BT ignores high bits in the bit index operand.
8551 SDValue Op1 = N->getOperand(1);
8552 if (Op1.hasOneUse()) {
8553 unsigned BitWidth = Op1.getValueSizeInBits();
8554 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
8555 APInt KnownZero, KnownOne;
8556 TargetLowering::TargetLoweringOpt TLO(DAG);
8557 TargetLowering &TLI = DAG.getTargetLoweringInfo();
8558 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
8559 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
8560 DCI.CommitTargetLoweringOpt(TLO);
8561 }
8562 return SDValue();
8563}
Chris Lattner83e6c992006-10-04 06:57:07 +00008564
Eli Friedman7a5e5552009-06-07 06:52:44 +00008565static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
8566 SDValue Op = N->getOperand(0);
8567 if (Op.getOpcode() == ISD::BIT_CONVERT)
8568 Op = Op.getOperand(0);
8569 MVT VT = N->getValueType(0), OpVT = Op.getValueType();
8570 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
8571 VT.getVectorElementType().getSizeInBits() ==
8572 OpVT.getVectorElementType().getSizeInBits()) {
8573 return DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(), VT, Op);
8574 }
8575 return SDValue();
8576}
8577
Owen Anderson99177002009-06-29 18:04:45 +00008578// On X86 and X86-64, atomic operations are lowered to locked instructions.
8579// Locked instructions, in turn, have implicit fence semantics (all memory
8580// operations are flushed before issuing the locked instruction, and the
8581// are not buffered), so we can fold away the common pattern of
8582// fence-atomic-fence.
8583static SDValue PerformMEMBARRIERCombine(SDNode* N, SelectionDAG &DAG) {
8584 SDValue atomic = N->getOperand(0);
8585 switch (atomic.getOpcode()) {
8586 case ISD::ATOMIC_CMP_SWAP:
8587 case ISD::ATOMIC_SWAP:
8588 case ISD::ATOMIC_LOAD_ADD:
8589 case ISD::ATOMIC_LOAD_SUB:
8590 case ISD::ATOMIC_LOAD_AND:
8591 case ISD::ATOMIC_LOAD_OR:
8592 case ISD::ATOMIC_LOAD_XOR:
8593 case ISD::ATOMIC_LOAD_NAND:
8594 case ISD::ATOMIC_LOAD_MIN:
8595 case ISD::ATOMIC_LOAD_MAX:
8596 case ISD::ATOMIC_LOAD_UMIN:
8597 case ISD::ATOMIC_LOAD_UMAX:
8598 break;
8599 default:
8600 return SDValue();
8601 }
8602
8603 SDValue fence = atomic.getOperand(0);
8604 if (fence.getOpcode() != ISD::MEMBARRIER)
8605 return SDValue();
8606
8607 switch (atomic.getOpcode()) {
8608 case ISD::ATOMIC_CMP_SWAP:
8609 return DAG.UpdateNodeOperands(atomic, fence.getOperand(0),
8610 atomic.getOperand(1), atomic.getOperand(2),
8611 atomic.getOperand(3));
8612 case ISD::ATOMIC_SWAP:
8613 case ISD::ATOMIC_LOAD_ADD:
8614 case ISD::ATOMIC_LOAD_SUB:
8615 case ISD::ATOMIC_LOAD_AND:
8616 case ISD::ATOMIC_LOAD_OR:
8617 case ISD::ATOMIC_LOAD_XOR:
8618 case ISD::ATOMIC_LOAD_NAND:
8619 case ISD::ATOMIC_LOAD_MIN:
8620 case ISD::ATOMIC_LOAD_MAX:
8621 case ISD::ATOMIC_LOAD_UMIN:
8622 case ISD::ATOMIC_LOAD_UMAX:
8623 return DAG.UpdateNodeOperands(atomic, fence.getOperand(0),
8624 atomic.getOperand(1), atomic.getOperand(2));
8625 default:
8626 return SDValue();
8627 }
8628}
8629
Dan Gohman475871a2008-07-27 21:46:04 +00008630SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +00008631 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +00008632 SelectionDAG &DAG = DCI.DAG;
8633 switch (N->getOpcode()) {
8634 default: break;
Evan Chengad4196b2008-05-12 19:56:52 +00008635 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, *this);
Chris Lattneraf723b92008-01-25 05:46:26 +00008636 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +00008637 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +00008638 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +00008639 case ISD::SHL:
8640 case ISD::SRA:
8641 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +00008642 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +00008643 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +00008644 case X86ISD::FOR: return PerformFORCombine(N, DAG);
8645 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008646 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +00008647 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Owen Anderson99177002009-06-29 18:04:45 +00008648 case ISD::MEMBARRIER: return PerformMEMBARRIERCombine(N, DAG);
Evan Cheng206ee9d2006-07-07 08:33:52 +00008649 }
8650
Dan Gohman475871a2008-07-27 21:46:04 +00008651 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +00008652}
8653
Evan Cheng60c07e12006-07-05 22:17:51 +00008654//===----------------------------------------------------------------------===//
8655// X86 Inline Assembly Support
8656//===----------------------------------------------------------------------===//
8657
Chris Lattnerf4dff842006-07-11 02:54:03 +00008658/// getConstraintType - Given a constraint letter, return the type of
8659/// constraint it is for this target.
8660X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00008661X86TargetLowering::getConstraintType(const std::string &Constraint) const {
8662 if (Constraint.size() == 1) {
8663 switch (Constraint[0]) {
8664 case 'A':
Dale Johannesen330169f2008-11-13 21:52:36 +00008665 return C_Register;
Chris Lattnerfce84ac2008-03-11 19:06:29 +00008666 case 'f':
Chris Lattner4234f572007-03-25 02:14:49 +00008667 case 'r':
8668 case 'R':
8669 case 'l':
8670 case 'q':
8671 case 'Q':
8672 case 'x':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +00008673 case 'y':
Chris Lattner4234f572007-03-25 02:14:49 +00008674 case 'Y':
8675 return C_RegisterClass;
Dale Johannesen78e3e522009-02-12 20:58:09 +00008676 case 'e':
8677 case 'Z':
8678 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +00008679 default:
8680 break;
8681 }
Chris Lattnerf4dff842006-07-11 02:54:03 +00008682 }
Chris Lattner4234f572007-03-25 02:14:49 +00008683 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +00008684}
8685
Dale Johannesenba2a0b92008-01-29 02:21:21 +00008686/// LowerXConstraint - try to replace an X constraint, which matches anything,
8687/// with another that has more specific requirements based on the type of the
8688/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +00008689const char *X86TargetLowering::
Duncan Sands83ec4b62008-06-06 12:08:01 +00008690LowerXConstraint(MVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +00008691 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
8692 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +00008693 if (ConstraintVT.isFloatingPoint()) {
Dale Johannesenba2a0b92008-01-29 02:21:21 +00008694 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +00008695 return "Y";
8696 if (Subtarget->hasSSE1())
8697 return "x";
8698 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008699
Chris Lattner5e764232008-04-26 23:02:14 +00008700 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +00008701}
8702
Chris Lattner48884cd2007-08-25 00:47:38 +00008703/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
8704/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +00008705void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattner48884cd2007-08-25 00:47:38 +00008706 char Constraint,
Evan Chengda43bcf2008-09-24 00:05:32 +00008707 bool hasMemory,
Dan Gohman475871a2008-07-27 21:46:04 +00008708 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00008709 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00008710 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00008711
Chris Lattner22aaf1d2006-10-31 20:13:11 +00008712 switch (Constraint) {
8713 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +00008714 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +00008715 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00008716 if (C->getZExtValue() <= 31) {
8717 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +00008718 break;
8719 }
Devang Patel84f7fd22007-03-17 00:13:28 +00008720 }
Chris Lattner48884cd2007-08-25 00:47:38 +00008721 return;
Evan Cheng364091e2008-09-22 23:57:37 +00008722 case 'J':
8723 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +00008724 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +00008725 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
8726 break;
8727 }
8728 }
8729 return;
8730 case 'K':
8731 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +00008732 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +00008733 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
8734 break;
8735 }
8736 }
8737 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +00008738 case 'N':
8739 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00008740 if (C->getZExtValue() <= 255) {
8741 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +00008742 break;
8743 }
Chris Lattner188b9fe2007-03-25 01:57:35 +00008744 }
Chris Lattner48884cd2007-08-25 00:47:38 +00008745 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +00008746 case 'e': {
8747 // 32-bit signed value
8748 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
8749 const ConstantInt *CI = C->getConstantIntValue();
8750 if (CI->isValueValidForType(Type::Int32Ty, C->getSExtValue())) {
8751 // Widen to 64 bits here to get it sign extended.
8752 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
8753 break;
8754 }
8755 // FIXME gcc accepts some relocatable values here too, but only in certain
8756 // memory models; it's complicated.
8757 }
8758 return;
8759 }
8760 case 'Z': {
8761 // 32-bit unsigned value
8762 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
8763 const ConstantInt *CI = C->getConstantIntValue();
8764 if (CI->isValueValidForType(Type::Int32Ty, C->getZExtValue())) {
8765 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
8766 break;
8767 }
8768 }
8769 // FIXME gcc accepts some relocatable values here too, but only in certain
8770 // memory models; it's complicated.
8771 return;
8772 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00008773 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +00008774 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +00008775 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +00008776 // Widen to 64 bits here to get it sign extended.
8777 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +00008778 break;
8779 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008780
Chris Lattnerdc43a882007-05-03 16:52:29 +00008781 // If we are in non-pic codegen mode, we allow the address of a global (with
8782 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +00008783 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +00008784 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00008785
Chris Lattner49921962009-05-08 18:23:14 +00008786 // Match either (GA), (GA+C), (GA+C1+C2), etc.
8787 while (1) {
8788 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
8789 Offset += GA->getOffset();
8790 break;
8791 } else if (Op.getOpcode() == ISD::ADD) {
8792 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
8793 Offset += C->getZExtValue();
8794 Op = Op.getOperand(0);
8795 continue;
8796 }
8797 } else if (Op.getOpcode() == ISD::SUB) {
8798 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
8799 Offset += -C->getZExtValue();
8800 Op = Op.getOperand(0);
8801 continue;
8802 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00008803 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +00008804
Chris Lattner49921962009-05-08 18:23:14 +00008805 // Otherwise, this isn't something we can handle, reject it.
8806 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +00008807 }
Chris Lattner3b6b36d2009-07-10 06:29:59 +00008808
Chris Lattner36c25012009-07-10 07:34:39 +00008809 GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +00008810 // If we require an extra load to get this address, as in PIC mode, we
8811 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +00008812 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
8813 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +00008814 return;
Scott Michelfdc40a02009-02-17 22:15:04 +00008815
Chris Lattner49921962009-05-08 18:23:14 +00008816 if (hasMemory)
Chris Lattner36c25012009-07-10 07:34:39 +00008817 Op = LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Chris Lattner49921962009-05-08 18:23:14 +00008818 else
Chris Lattner36c25012009-07-10 07:34:39 +00008819 Op = DAG.getTargetGlobalAddress(GV, GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +00008820 Result = Op;
8821 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +00008822 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00008823 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008824
Gabor Greifba36cb52008-08-28 21:40:38 +00008825 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +00008826 Ops.push_back(Result);
8827 return;
8828 }
Evan Chengda43bcf2008-09-24 00:05:32 +00008829 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, hasMemory,
8830 Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +00008831}
8832
Chris Lattner259e97c2006-01-31 19:43:35 +00008833std::vector<unsigned> X86TargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +00008834getRegClassForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands83ec4b62008-06-06 12:08:01 +00008835 MVT VT) const {
Chris Lattner259e97c2006-01-31 19:43:35 +00008836 if (Constraint.size() == 1) {
8837 // FIXME: not handling fp-stack yet!
Chris Lattner259e97c2006-01-31 19:43:35 +00008838 switch (Constraint[0]) { // GCC X86 Constraint Letters
Chris Lattnerf4dff842006-07-11 02:54:03 +00008839 default: break; // Unknown constraint letter
Chris Lattner259e97c2006-01-31 19:43:35 +00008840 case 'q': // Q_REGS (GENERAL_REGS in 64-bit mode)
8841 case 'Q': // Q_REGS
Chris Lattner80a7ecc2006-05-06 00:29:37 +00008842 if (VT == MVT::i32)
8843 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
8844 else if (VT == MVT::i16)
8845 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
8846 else if (VT == MVT::i8)
Evan Cheng12914382007-08-13 23:27:11 +00008847 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Chris Lattner03e6c702007-11-04 06:51:12 +00008848 else if (VT == MVT::i64)
8849 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX, 0);
8850 break;
Chris Lattner259e97c2006-01-31 19:43:35 +00008851 }
8852 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008853
Chris Lattner1efa40f2006-02-22 00:56:39 +00008854 return std::vector<unsigned>();
Chris Lattner259e97c2006-01-31 19:43:35 +00008855}
Chris Lattnerf76d1802006-07-31 23:26:50 +00008856
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008857std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +00008858X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands83ec4b62008-06-06 12:08:01 +00008859 MVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +00008860 // First, see if this is a constraint that directly corresponds to an LLVM
8861 // register class.
8862 if (Constraint.size() == 1) {
8863 // GCC Constraint Letters
8864 switch (Constraint[0]) {
8865 default: break;
Chris Lattner0f65cad2007-04-09 05:49:22 +00008866 case 'r': // GENERAL_REGS
8867 case 'R': // LEGACY_REGS
8868 case 'l': // INDEX_REGS
Chris Lattner1fa71982008-10-17 18:15:05 +00008869 if (VT == MVT::i8)
Chris Lattner0f65cad2007-04-09 05:49:22 +00008870 return std::make_pair(0U, X86::GR8RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +00008871 if (VT == MVT::i16)
8872 return std::make_pair(0U, X86::GR16RegisterClass);
8873 if (VT == MVT::i32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +00008874 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +00008875 return std::make_pair(0U, X86::GR64RegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +00008876 case 'f': // FP Stack registers.
8877 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
8878 // value to the correct fpstack register class.
8879 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
8880 return std::make_pair(0U, X86::RFP32RegisterClass);
8881 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
8882 return std::make_pair(0U, X86::RFP64RegisterClass);
8883 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +00008884 case 'y': // MMX_REGS if MMX allowed.
8885 if (!Subtarget->hasMMX()) break;
8886 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +00008887 case 'Y': // SSE_REGS if SSE2 allowed
8888 if (!Subtarget->hasSSE2()) break;
8889 // FALL THROUGH.
8890 case 'x': // SSE_REGS if SSE1 allowed
8891 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008892
8893 switch (VT.getSimpleVT()) {
Chris Lattner0f65cad2007-04-09 05:49:22 +00008894 default: break;
8895 // Scalar SSE types.
8896 case MVT::f32:
8897 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +00008898 return std::make_pair(0U, X86::FR32RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +00008899 case MVT::f64:
8900 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +00008901 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +00008902 // Vector types.
Chris Lattner0f65cad2007-04-09 05:49:22 +00008903 case MVT::v16i8:
8904 case MVT::v8i16:
8905 case MVT::v4i32:
8906 case MVT::v2i64:
8907 case MVT::v4f32:
8908 case MVT::v2f64:
8909 return std::make_pair(0U, X86::VR128RegisterClass);
8910 }
Chris Lattnerad043e82007-04-09 05:11:28 +00008911 break;
8912 }
8913 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008914
Chris Lattnerf76d1802006-07-31 23:26:50 +00008915 // Use the default implementation in TargetLowering to convert the register
8916 // constraint into a member of a register class.
8917 std::pair<unsigned, const TargetRegisterClass*> Res;
8918 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +00008919
8920 // Not found as a standard register?
8921 if (Res.second == 0) {
8922 // GCC calls "st(0)" just plain "st".
8923 if (StringsEqualNoCase("{st}", Constraint)) {
8924 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +00008925 Res.second = X86::RFP80RegisterClass;
Chris Lattner1a60aa72006-10-31 19:42:44 +00008926 }
Dale Johannesen330169f2008-11-13 21:52:36 +00008927 // 'A' means EAX + EDX.
8928 if (Constraint == "A") {
8929 Res.first = X86::EAX;
8930 Res.second = X86::GRADRegisterClass;
8931 }
Chris Lattner1a60aa72006-10-31 19:42:44 +00008932 return Res;
8933 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008934
Chris Lattnerf76d1802006-07-31 23:26:50 +00008935 // Otherwise, check to see if this is a register class of the wrong value
8936 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
8937 // turn into {ax},{dx}.
8938 if (Res.second->hasType(VT))
8939 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008940
Chris Lattnerf76d1802006-07-31 23:26:50 +00008941 // All of the single-register GCC register classes map their values onto
8942 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
8943 // really want an 8-bit or 32-bit register, map to the appropriate register
8944 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +00008945 if (Res.second == X86::GR16RegisterClass) {
8946 if (VT == MVT::i8) {
8947 unsigned DestReg = 0;
8948 switch (Res.first) {
8949 default: break;
8950 case X86::AX: DestReg = X86::AL; break;
8951 case X86::DX: DestReg = X86::DL; break;
8952 case X86::CX: DestReg = X86::CL; break;
8953 case X86::BX: DestReg = X86::BL; break;
8954 }
8955 if (DestReg) {
8956 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +00008957 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +00008958 }
8959 } else if (VT == MVT::i32) {
8960 unsigned DestReg = 0;
8961 switch (Res.first) {
8962 default: break;
8963 case X86::AX: DestReg = X86::EAX; break;
8964 case X86::DX: DestReg = X86::EDX; break;
8965 case X86::CX: DestReg = X86::ECX; break;
8966 case X86::BX: DestReg = X86::EBX; break;
8967 case X86::SI: DestReg = X86::ESI; break;
8968 case X86::DI: DestReg = X86::EDI; break;
8969 case X86::BP: DestReg = X86::EBP; break;
8970 case X86::SP: DestReg = X86::ESP; break;
8971 }
8972 if (DestReg) {
8973 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +00008974 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +00008975 }
8976 } else if (VT == MVT::i64) {
8977 unsigned DestReg = 0;
8978 switch (Res.first) {
8979 default: break;
8980 case X86::AX: DestReg = X86::RAX; break;
8981 case X86::DX: DestReg = X86::RDX; break;
8982 case X86::CX: DestReg = X86::RCX; break;
8983 case X86::BX: DestReg = X86::RBX; break;
8984 case X86::SI: DestReg = X86::RSI; break;
8985 case X86::DI: DestReg = X86::RDI; break;
8986 case X86::BP: DestReg = X86::RBP; break;
8987 case X86::SP: DestReg = X86::RSP; break;
8988 }
8989 if (DestReg) {
8990 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +00008991 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +00008992 }
Chris Lattnerf76d1802006-07-31 23:26:50 +00008993 }
Chris Lattner6ba50a92008-08-26 06:19:02 +00008994 } else if (Res.second == X86::FR32RegisterClass ||
8995 Res.second == X86::FR64RegisterClass ||
8996 Res.second == X86::VR128RegisterClass) {
8997 // Handle references to XMM physical registers that got mapped into the
8998 // wrong class. This can happen with constraints like {xmm0} where the
8999 // target independent register mapper will just pick the first match it can
9000 // find, ignoring the required type.
9001 if (VT == MVT::f32)
9002 Res.second = X86::FR32RegisterClass;
9003 else if (VT == MVT::f64)
9004 Res.second = X86::FR64RegisterClass;
9005 else if (X86::VR128RegisterClass->hasType(VT))
9006 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +00009007 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009008
Chris Lattnerf76d1802006-07-31 23:26:50 +00009009 return Res;
9010}
Mon P Wang0c397192008-10-30 08:01:45 +00009011
9012//===----------------------------------------------------------------------===//
9013// X86 Widen vector type
9014//===----------------------------------------------------------------------===//
9015
9016/// getWidenVectorType: given a vector type, returns the type to widen
9017/// to (e.g., v7i8 to v8i8). If the vector type is legal, it returns itself.
9018/// If there is no vector type that we want to widen to, returns MVT::Other
Mon P Wangf007a8b2008-11-06 05:31:54 +00009019/// When and where to widen is target dependent based on the cost of
Mon P Wang0c397192008-10-30 08:01:45 +00009020/// scalarizing vs using the wider vector type.
9021
Dan Gohmanc13cf132009-01-15 17:34:08 +00009022MVT X86TargetLowering::getWidenVectorType(MVT VT) const {
Mon P Wang0c397192008-10-30 08:01:45 +00009023 assert(VT.isVector());
9024 if (isTypeLegal(VT))
9025 return VT;
Scott Michelfdc40a02009-02-17 22:15:04 +00009026
Mon P Wang0c397192008-10-30 08:01:45 +00009027 // TODO: In computeRegisterProperty, we can compute the list of legal vector
9028 // type based on element type. This would speed up our search (though
9029 // it may not be worth it since the size of the list is relatively
9030 // small).
9031 MVT EltVT = VT.getVectorElementType();
9032 unsigned NElts = VT.getVectorNumElements();
Scott Michelfdc40a02009-02-17 22:15:04 +00009033
Mon P Wang0c397192008-10-30 08:01:45 +00009034 // On X86, it make sense to widen any vector wider than 1
9035 if (NElts <= 1)
9036 return MVT::Other;
Scott Michelfdc40a02009-02-17 22:15:04 +00009037
9038 for (unsigned nVT = MVT::FIRST_VECTOR_VALUETYPE;
Mon P Wang0c397192008-10-30 08:01:45 +00009039 nVT <= MVT::LAST_VECTOR_VALUETYPE; ++nVT) {
9040 MVT SVT = (MVT::SimpleValueType)nVT;
Scott Michelfdc40a02009-02-17 22:15:04 +00009041
9042 if (isTypeLegal(SVT) &&
9043 SVT.getVectorElementType() == EltVT &&
Mon P Wang0c397192008-10-30 08:01:45 +00009044 SVT.getVectorNumElements() > NElts)
9045 return SVT;
9046 }
9047 return MVT::Other;
9048}