blob: a50872b06fc33e974b8b8bf1e13eb187dacf8b5a [file] [log] [blame]
Jim Grosbach2cee75a2010-10-08 17:28:40 +00001//===-- ARM/ARMCodeEmitter.cpp - Convert ARM code to machine code ---------===//
Evan Cheng148b6a42007-07-05 21:15:40 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Cheng148b6a42007-07-05 21:15:40 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the pass that transforms the ARM machine instructions into
11// relocatable machine code.
12//
13//===----------------------------------------------------------------------===//
14
Evan Cheng0f282432008-10-29 23:55:43 +000015#define DEBUG_TYPE "jit"
Evan Cheng7602e112008-09-02 06:52:38 +000016#include "ARM.h"
17#include "ARMAddressingModes.h"
Evan Cheng0f282432008-10-29 23:55:43 +000018#include "ARMConstantPoolValue.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000019#include "ARMInstrInfo.h"
Evan Cheng7602e112008-09-02 06:52:38 +000020#include "ARMRelocations.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000021#include "ARMSubtarget.h"
22#include "ARMTargetMachine.h"
Jim Grosbachbc6d8762008-10-28 18:25:49 +000023#include "llvm/Constants.h"
24#include "llvm/DerivedTypes.h"
Evan Cheng42d5ee062008-09-13 01:15:21 +000025#include "llvm/Function.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000026#include "llvm/PassManager.h"
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +000027#include "llvm/CodeGen/JITCodeEmitter.h"
Evan Cheng057d0c32008-09-18 07:28:19 +000028#include "llvm/CodeGen/MachineConstantPool.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000029#include "llvm/CodeGen/MachineFunctionPass.h"
30#include "llvm/CodeGen/MachineInstr.h"
Evan Cheng4df60f52008-11-07 09:06:08 +000031#include "llvm/CodeGen/MachineJumpTableInfo.h"
Daniel Dunbar003de662009-09-21 05:58:35 +000032#include "llvm/CodeGen/MachineModuleInfo.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000033#include "llvm/CodeGen/Passes.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000034#include "llvm/ADT/Statistic.h"
Evan Cheng42d5ee062008-09-13 01:15:21 +000035#include "llvm/Support/Debug.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000036#include "llvm/Support/ErrorHandling.h"
37#include "llvm/Support/raw_ostream.h"
Evan Cheng4df60f52008-11-07 09:06:08 +000038#ifndef NDEBUG
39#include <iomanip>
40#endif
Evan Cheng148b6a42007-07-05 21:15:40 +000041using namespace llvm;
42
43STATISTIC(NumEmitted, "Number of machine instructions emitted");
44
45namespace {
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +000046
Chris Lattner33fabd72010-02-02 21:48:51 +000047 class ARMCodeEmitter : public MachineFunctionPass {
Evan Cheng057d0c32008-09-18 07:28:19 +000048 ARMJITInfo *JTI;
49 const ARMInstrInfo *II;
50 const TargetData *TD;
Evan Cheng08669742009-09-10 01:23:53 +000051 const ARMSubtarget *Subtarget;
Evan Cheng057d0c32008-09-18 07:28:19 +000052 TargetMachine &TM;
Chris Lattner33fabd72010-02-02 21:48:51 +000053 JITCodeEmitter &MCE;
Chris Lattner16112732010-03-14 01:41:15 +000054 MachineModuleInfo *MMI;
Evan Cheng938b9d82008-10-31 19:55:13 +000055 const std::vector<MachineConstantPoolEntry> *MCPEs;
Evan Cheng4df60f52008-11-07 09:06:08 +000056 const std::vector<MachineJumpTableEntry> *MJTEs;
57 bool IsPIC;
Bob Wilson62d24a42010-06-28 22:23:17 +000058 bool IsThumb;
Bob Wilson87949d42010-03-17 21:16:45 +000059
Daniel Dunbar003de662009-09-21 05:58:35 +000060 void getAnalysisUsage(AnalysisUsage &AU) const {
61 AU.addRequired<MachineModuleInfo>();
62 MachineFunctionPass::getAnalysisUsage(AU);
63 }
Bob Wilson87949d42010-03-17 21:16:45 +000064
Evan Cheng148b6a42007-07-05 21:15:40 +000065 static char ID;
Chris Lattner33fabd72010-02-02 21:48:51 +000066 public:
67 ARMCodeEmitter(TargetMachine &tm, JITCodeEmitter &mce)
Owen Anderson90c579d2010-08-06 18:33:48 +000068 : MachineFunctionPass(ID), JTI(0),
Dan Gohman3fb150a2010-04-17 17:42:52 +000069 II((const ARMInstrInfo *)tm.getInstrInfo()),
Chris Lattner33fabd72010-02-02 21:48:51 +000070 TD(tm.getTargetData()), TM(tm),
Bob Wilson62d24a42010-06-28 22:23:17 +000071 MCE(mce), MCPEs(0), MJTEs(0),
72 IsPIC(TM.getRelocationModel() == Reloc::PIC_), IsThumb(false) {}
Bob Wilson87949d42010-03-17 21:16:45 +000073
Chris Lattner33fabd72010-02-02 21:48:51 +000074 /// getBinaryCodeForInstr - This function, generated by the
75 /// CodeEmitterGenerator using TableGen, produces the binary encoding for
76 /// machine instructions.
Jim Grosbachbade37b2010-10-08 00:21:28 +000077 unsigned getBinaryCodeForInstr(const MachineInstr &MI) const;
Evan Cheng148b6a42007-07-05 21:15:40 +000078
79 bool runOnMachineFunction(MachineFunction &MF);
80
81 virtual const char *getPassName() const {
82 return "ARM Machine Code Emitter";
83 }
84
85 void emitInstruction(const MachineInstr &MI);
Evan Cheng7602e112008-09-02 06:52:38 +000086
87 private:
Evan Cheng057d0c32008-09-18 07:28:19 +000088
Evan Cheng83b5cf02008-11-05 23:22:34 +000089 void emitWordLE(unsigned Binary);
Evan Chengcb5201f2008-11-11 22:19:31 +000090 void emitDWordLE(uint64_t Binary);
Evan Cheng057d0c32008-09-18 07:28:19 +000091 void emitConstPoolInstruction(const MachineInstr &MI);
Zonr Changf86399b2010-05-25 08:42:45 +000092 void emitMOVi32immInstruction(const MachineInstr &MI);
Evan Cheng90922132008-11-06 02:25:39 +000093 void emitMOVi2piecesInstruction(const MachineInstr &MI);
Evan Cheng4df60f52008-11-07 09:06:08 +000094 void emitLEApcrelJTInstruction(const MachineInstr &MI);
Evan Chenga9562552008-11-14 20:09:11 +000095 void emitPseudoMoveInstruction(const MachineInstr &MI);
Evan Cheng83b5cf02008-11-05 23:22:34 +000096 void addPCLabel(unsigned LabelID);
Evan Cheng057d0c32008-09-18 07:28:19 +000097 void emitPseudoInstruction(const MachineInstr &MI);
Evan Cheng5f1db7b2008-09-12 22:01:15 +000098 unsigned getMachineSoRegOpValue(const MachineInstr &MI,
Evan Cheng49a9f292008-09-12 22:45:55 +000099 const TargetInstrDesc &TID,
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000100 const MachineOperand &MO,
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000101 unsigned OpIdx);
102
Evan Cheng90922132008-11-06 02:25:39 +0000103 unsigned getMachineSoImmOpValue(unsigned SoImm);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000104
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000105 unsigned getAddrModeSBit(const MachineInstr &MI,
106 const TargetInstrDesc &TID) const;
Evan Cheng49a9f292008-09-12 22:45:55 +0000107
Evan Cheng83b5cf02008-11-05 23:22:34 +0000108 void emitDataProcessingInstruction(const MachineInstr &MI,
Evan Cheng437c1732008-11-07 22:30:53 +0000109 unsigned ImplicitRd = 0,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000110 unsigned ImplicitRn = 0);
Evan Cheng7602e112008-09-02 06:52:38 +0000111
Evan Cheng83b5cf02008-11-05 23:22:34 +0000112 void emitLoadStoreInstruction(const MachineInstr &MI,
Evan Cheng4df60f52008-11-07 09:06:08 +0000113 unsigned ImplicitRd = 0,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000114 unsigned ImplicitRn = 0);
Evan Chengedda31c2008-11-05 18:35:52 +0000115
Evan Cheng83b5cf02008-11-05 23:22:34 +0000116 void emitMiscLoadStoreInstruction(const MachineInstr &MI,
117 unsigned ImplicitRn = 0);
Evan Chengedda31c2008-11-05 18:35:52 +0000118
119 void emitLoadStoreMultipleInstruction(const MachineInstr &MI);
120
Evan Chengfbc9d412008-11-06 01:21:28 +0000121 void emitMulFrmInstruction(const MachineInstr &MI);
Evan Chengedda31c2008-11-05 18:35:52 +0000122
Evan Cheng97f48c32008-11-06 22:15:19 +0000123 void emitExtendInstruction(const MachineInstr &MI);
124
Evan Cheng8b59db32008-11-07 01:41:35 +0000125 void emitMiscArithInstruction(const MachineInstr &MI);
126
Bob Wilson9a1c1892010-08-11 00:01:18 +0000127 void emitSaturateInstruction(const MachineInstr &MI);
128
Evan Chengedda31c2008-11-05 18:35:52 +0000129 void emitBranchInstruction(const MachineInstr &MI);
130
Evan Cheng437c1732008-11-07 22:30:53 +0000131 void emitInlineJumpTable(unsigned JTIndex);
Evan Cheng4df60f52008-11-07 09:06:08 +0000132
Evan Chengedda31c2008-11-05 18:35:52 +0000133 void emitMiscBranchInstruction(const MachineInstr &MI);
Evan Cheng7602e112008-09-02 06:52:38 +0000134
Evan Cheng96581d32008-11-11 02:11:05 +0000135 void emitVFPArithInstruction(const MachineInstr &MI);
136
Evan Cheng78be83d2008-11-11 19:40:26 +0000137 void emitVFPConversionInstruction(const MachineInstr &MI);
138
Evan Chengcd8e66a2008-11-11 21:48:44 +0000139 void emitVFPLoadStoreInstruction(const MachineInstr &MI);
140
141 void emitVFPLoadStoreMultipleInstruction(const MachineInstr &MI);
142
143 void emitMiscInstruction(const MachineInstr &MI);
144
Bob Wilsond5a563d2010-06-29 17:34:07 +0000145 void emitNEONLaneInstruction(const MachineInstr &MI);
Bob Wilson21773e72010-06-29 20:13:29 +0000146 void emitNEONDupInstruction(const MachineInstr &MI);
Bob Wilson583a2a02010-06-25 21:17:19 +0000147 void emitNEON1RegModImmInstruction(const MachineInstr &MI);
148 void emitNEON2RegInstruction(const MachineInstr &MI);
Bob Wilson5e7b6072010-06-25 22:40:46 +0000149 void emitNEON3RegInstruction(const MachineInstr &MI);
Bob Wilson1a913ed2010-06-11 21:34:50 +0000150
Evan Cheng7602e112008-09-02 06:52:38 +0000151 /// getMachineOpValue - Return binary encoding of operand. If the machine
152 /// operand requires relocation, record the relocation and return zero.
Jim Grosbach3e094132010-10-08 17:45:54 +0000153 unsigned getMachineOpValue(const MachineInstr &MI,
154 const MachineOperand &MO) const;
155 unsigned getMachineOpValue(const MachineInstr &MI, unsigned OpIdx) const {
Evan Cheng7602e112008-09-02 06:52:38 +0000156 return getMachineOpValue(MI, MI.getOperand(OpIdx));
157 }
Evan Cheng7602e112008-09-02 06:52:38 +0000158
Jim Grosbach08bd5492010-10-12 23:00:24 +0000159 // FIXME: The legacy JIT ARMCodeEmitter doesn't rely on the the
160 // TableGen'erated getBinaryCodeForInstr() function to encode any
161 // operand values, instead querying getMachineOpValue() directly for
162 // each operand it needs to encode. Thus, any of the new encoder
163 // helper functions can simply return 0 as the values the return
164 // are already handled elsewhere. They are placeholders to allow this
165 // encoder to continue to function until the MC encoder is sufficiently
166 // far along that this one can be eliminated entirely.
167 unsigned getCCOutOpValue(const MachineInstr &MI, unsigned Op)
168 const { return 0; }
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000169 unsigned getSOImmOpValue(const MachineInstr &MI, unsigned Op)
170 const { return 0; }
Jim Grosbach08bd5492010-10-12 23:00:24 +0000171
Shih-wei Liao5170b712010-05-26 00:02:28 +0000172 /// getMovi32Value - Return binary encoding of operand for movw/movt. If the
Jim Grosbach18f30e62010-06-02 21:53:11 +0000173 /// machine operand requires relocation, record the relocation and return
174 /// zero.
Shih-wei Liao5170b712010-05-26 00:02:28 +0000175 unsigned getMovi32Value(const MachineInstr &MI,const MachineOperand &MO,
Zonr Changf86399b2010-05-25 08:42:45 +0000176 unsigned Reloc);
Zonr Changf86399b2010-05-25 08:42:45 +0000177
Evan Cheng83b5cf02008-11-05 23:22:34 +0000178 /// getShiftOp - Return the shift opcode (bit[6:5]) of the immediate value.
Evan Cheng7602e112008-09-02 06:52:38 +0000179 ///
Evan Cheng83b5cf02008-11-05 23:22:34 +0000180 unsigned getShiftOp(unsigned Imm) const ;
Evan Cheng7602e112008-09-02 06:52:38 +0000181
182 /// Routines that handle operands which add machine relocations which are
Evan Cheng437c1732008-11-07 22:30:53 +0000183 /// fixed up by the relocation stage.
Dan Gohman46510a72010-04-15 01:51:59 +0000184 void emitGlobalAddress(const GlobalValue *GV, unsigned Reloc,
Jeffrey Yasskin2d274412009-11-07 08:51:52 +0000185 bool MayNeedFarStub, bool Indirect,
Jim Grosbach3e094132010-10-08 17:45:54 +0000186 intptr_t ACPV = 0) const;
187 void emitExternalSymbolAddress(const char *ES, unsigned Reloc) const;
188 void emitConstPoolAddress(unsigned CPI, unsigned Reloc) const;
189 void emitJumpTableAddress(unsigned JTIndex, unsigned Reloc) const;
Evan Cheng437c1732008-11-07 22:30:53 +0000190 void emitMachineBasicBlock(MachineBasicBlock *BB, unsigned Reloc,
Jim Grosbach3e094132010-10-08 17:45:54 +0000191 intptr_t JTBase = 0) const;
Evan Cheng148b6a42007-07-05 21:15:40 +0000192 };
Evan Cheng148b6a42007-07-05 21:15:40 +0000193}
194
Chris Lattner33fabd72010-02-02 21:48:51 +0000195char ARMCodeEmitter::ID = 0;
196
Bob Wilson87949d42010-03-17 21:16:45 +0000197/// createARMJITCodeEmitterPass - Return a pass that emits the collected ARM
Chris Lattnere0faa542010-02-02 21:38:59 +0000198/// code to the specified MCE object.
Bruno Cardoso Lopesac57e6e2009-07-06 05:09:34 +0000199FunctionPass *llvm::createARMJITCodeEmitterPass(ARMBaseTargetMachine &TM,
200 JITCodeEmitter &JCE) {
Chris Lattner33fabd72010-02-02 21:48:51 +0000201 return new ARMCodeEmitter(TM, JCE);
Evan Cheng148b6a42007-07-05 21:15:40 +0000202}
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +0000203
Chris Lattner33fabd72010-02-02 21:48:51 +0000204bool ARMCodeEmitter::runOnMachineFunction(MachineFunction &MF) {
Evan Cheng148b6a42007-07-05 21:15:40 +0000205 assert((MF.getTarget().getRelocationModel() != Reloc::Default ||
206 MF.getTarget().getRelocationModel() != Reloc::Static) &&
207 "JIT relocation model must be set to static or default!");
Dan Gohman3fb150a2010-04-17 17:42:52 +0000208 JTI = ((ARMTargetMachine &)MF.getTarget()).getJITInfo();
209 II = ((const ARMTargetMachine &)MF.getTarget()).getInstrInfo();
210 TD = ((const ARMTargetMachine &)MF.getTarget()).getTargetData();
Evan Cheng08669742009-09-10 01:23:53 +0000211 Subtarget = &TM.getSubtarget<ARMSubtarget>();
Evan Cheng938b9d82008-10-31 19:55:13 +0000212 MCPEs = &MF.getConstantPool()->getConstants();
Chris Lattnerb1e80392010-01-25 23:22:00 +0000213 MJTEs = 0;
214 if (MF.getJumpTableInfo()) MJTEs = &MF.getJumpTableInfo()->getJumpTables();
Evan Cheng4df60f52008-11-07 09:06:08 +0000215 IsPIC = TM.getRelocationModel() == Reloc::PIC_;
Bob Wilson62d24a42010-06-28 22:23:17 +0000216 IsThumb = MF.getInfo<ARMFunctionInfo>()->isThumbFunction();
Evan Cheng3cc82232008-11-08 07:38:22 +0000217 JTI->Initialize(MF, IsPIC);
Chris Lattner16112732010-03-14 01:41:15 +0000218 MMI = &getAnalysis<MachineModuleInfo>();
219 MCE.setModuleInfo(MMI);
Evan Cheng148b6a42007-07-05 21:15:40 +0000220
221 do {
Jim Grosbach764ab522009-08-11 15:33:49 +0000222 DEBUG(errs() << "JITTing function '"
Daniel Dunbarce63ffb2009-07-25 00:23:56 +0000223 << MF.getFunction()->getName() << "'\n");
Evan Cheng148b6a42007-07-05 21:15:40 +0000224 MCE.startFunction(MF);
Jim Grosbach764ab522009-08-11 15:33:49 +0000225 for (MachineFunction::iterator MBB = MF.begin(), E = MF.end();
Evan Cheng148b6a42007-07-05 21:15:40 +0000226 MBB != E; ++MBB) {
227 MCE.StartMachineBasicBlock(MBB);
228 for (MachineBasicBlock::const_iterator I = MBB->begin(), E = MBB->end();
229 I != E; ++I)
230 emitInstruction(*I);
231 }
232 } while (MCE.finishFunction(MF));
233
234 return false;
235}
236
Evan Cheng83b5cf02008-11-05 23:22:34 +0000237/// getShiftOp - Return the shift opcode (bit[6:5]) of the immediate value.
Evan Cheng7602e112008-09-02 06:52:38 +0000238///
Chris Lattner33fabd72010-02-02 21:48:51 +0000239unsigned ARMCodeEmitter::getShiftOp(unsigned Imm) const {
Evan Cheng83b5cf02008-11-05 23:22:34 +0000240 switch (ARM_AM::getAM2ShiftOpc(Imm)) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000241 default: llvm_unreachable("Unknown shift opc!");
Evan Cheng7602e112008-09-02 06:52:38 +0000242 case ARM_AM::asr: return 2;
243 case ARM_AM::lsl: return 0;
244 case ARM_AM::lsr: return 1;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000245 case ARM_AM::ror:
Evan Cheng7602e112008-09-02 06:52:38 +0000246 case ARM_AM::rrx: return 3;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000247 }
Evan Cheng7602e112008-09-02 06:52:38 +0000248 return 0;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000249}
250
Shih-wei Liao5170b712010-05-26 00:02:28 +0000251/// getMovi32Value - Return binary encoding of operand for movw/movt. If the
Zonr Changf86399b2010-05-25 08:42:45 +0000252/// machine operand requires relocation, record the relocation and return zero.
253unsigned ARMCodeEmitter::getMovi32Value(const MachineInstr &MI,
Shih-wei Liao5170b712010-05-26 00:02:28 +0000254 const MachineOperand &MO,
Zonr Changf86399b2010-05-25 08:42:45 +0000255 unsigned Reloc) {
Shih-wei Liao5170b712010-05-26 00:02:28 +0000256 assert(((Reloc == ARM::reloc_arm_movt) || (Reloc == ARM::reloc_arm_movw))
Zonr Changf86399b2010-05-25 08:42:45 +0000257 && "Relocation to this function should be for movt or movw");
258
259 if (MO.isImm())
260 return static_cast<unsigned>(MO.getImm());
261 else if (MO.isGlobal())
262 emitGlobalAddress(MO.getGlobal(), Reloc, true, false);
263 else if (MO.isSymbol())
264 emitExternalSymbolAddress(MO.getSymbolName(), Reloc);
265 else if (MO.isMBB())
266 emitMachineBasicBlock(MO.getMBB(), Reloc);
267 else {
268#ifndef NDEBUG
269 errs() << MO;
270#endif
271 llvm_unreachable("Unsupported operand type for movw/movt");
272 }
273 return 0;
274}
275
Evan Cheng7602e112008-09-02 06:52:38 +0000276/// getMachineOpValue - Return binary encoding of operand. If the machine
277/// operand requires relocation, record the relocation and return zero.
Chris Lattner33fabd72010-02-02 21:48:51 +0000278unsigned ARMCodeEmitter::getMachineOpValue(const MachineInstr &MI,
Jim Grosbach3e094132010-10-08 17:45:54 +0000279 const MachineOperand &MO) const {
Dan Gohmand735b802008-10-03 15:45:36 +0000280 if (MO.isReg())
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000281 return getARMRegisterNumbering(MO.getReg());
Dan Gohmand735b802008-10-03 15:45:36 +0000282 else if (MO.isImm())
Evan Cheng7602e112008-09-02 06:52:38 +0000283 return static_cast<unsigned>(MO.getImm());
Dan Gohmand735b802008-10-03 15:45:36 +0000284 else if (MO.isGlobal())
Evan Cheng08669742009-09-10 01:23:53 +0000285 emitGlobalAddress(MO.getGlobal(), ARM::reloc_arm_branch, true, false);
Dan Gohmand735b802008-10-03 15:45:36 +0000286 else if (MO.isSymbol())
Evan Cheng10332512008-11-08 07:22:33 +0000287 emitExternalSymbolAddress(MO.getSymbolName(), ARM::reloc_arm_branch);
Evan Cheng580c0df2008-11-12 01:02:24 +0000288 else if (MO.isCPI()) {
289 const TargetInstrDesc &TID = MI.getDesc();
290 // For VFP load, the immediate offset is multiplied by 4.
291 unsigned Reloc = ((TID.TSFlags & ARMII::FormMask) == ARMII::VFPLdStFrm)
292 ? ARM::reloc_arm_vfp_cp_entry : ARM::reloc_arm_cp_entry;
293 emitConstPoolAddress(MO.getIndex(), Reloc);
294 } else if (MO.isJTI())
Chris Lattner8aa797a2007-12-30 23:10:15 +0000295 emitJumpTableAddress(MO.getIndex(), ARM::reloc_arm_relative);
Dan Gohmand735b802008-10-03 15:45:36 +0000296 else if (MO.isMBB())
Evan Cheng4df60f52008-11-07 09:06:08 +0000297 emitMachineBasicBlock(MO.getMBB(), ARM::reloc_arm_branch);
Evan Cheng2aa0e642008-09-13 01:55:59 +0000298 else {
Torok Edwindac237e2009-07-08 20:53:28 +0000299#ifndef NDEBUG
Chris Lattner705e07f2009-08-23 03:41:05 +0000300 errs() << MO;
Torok Edwindac237e2009-07-08 20:53:28 +0000301#endif
Torok Edwinc23197a2009-07-14 16:55:14 +0000302 llvm_unreachable(0);
Evan Cheng2aa0e642008-09-13 01:55:59 +0000303 }
Evan Cheng7602e112008-09-02 06:52:38 +0000304 return 0;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000305}
306
Evan Cheng057d0c32008-09-18 07:28:19 +0000307/// emitGlobalAddress - Emit the specified address to the code stream.
Evan Cheng0ff94f72007-08-07 01:37:15 +0000308///
Dan Gohman46510a72010-04-15 01:51:59 +0000309void ARMCodeEmitter::emitGlobalAddress(const GlobalValue *GV, unsigned Reloc,
Chris Lattner33fabd72010-02-02 21:48:51 +0000310 bool MayNeedFarStub, bool Indirect,
Jim Grosbach3e094132010-10-08 17:45:54 +0000311 intptr_t ACPV) const {
Evan Cheng08669742009-09-10 01:23:53 +0000312 MachineRelocation MR = Indirect
313 ? MachineRelocation::getIndirectSymbol(MCE.getCurrentPCOffset(), Reloc,
Dan Gohman46510a72010-04-15 01:51:59 +0000314 const_cast<GlobalValue *>(GV),
315 ACPV, MayNeedFarStub)
Evan Cheng08669742009-09-10 01:23:53 +0000316 : MachineRelocation::getGV(MCE.getCurrentPCOffset(), Reloc,
Dan Gohman46510a72010-04-15 01:51:59 +0000317 const_cast<GlobalValue *>(GV), ACPV,
318 MayNeedFarStub);
Evan Cheng08669742009-09-10 01:23:53 +0000319 MCE.addRelocation(MR);
Evan Cheng0ff94f72007-08-07 01:37:15 +0000320}
321
322/// emitExternalSymbolAddress - Arrange for the address of an external symbol to
323/// be emitted to the current location in the function, and allow it to be PC
324/// relative.
Jim Grosbach3e094132010-10-08 17:45:54 +0000325void ARMCodeEmitter::
326emitExternalSymbolAddress(const char *ES, unsigned Reloc) const {
Evan Cheng0ff94f72007-08-07 01:37:15 +0000327 MCE.addRelocation(MachineRelocation::getExtSym(MCE.getCurrentPCOffset(),
328 Reloc, ES));
329}
330
331/// emitConstPoolAddress - Arrange for the address of an constant pool
332/// to be emitted to the current location in the function, and allow it to be PC
333/// relative.
Jim Grosbach3e094132010-10-08 17:45:54 +0000334void ARMCodeEmitter::emitConstPoolAddress(unsigned CPI, unsigned Reloc) const {
Evan Cheng0f282432008-10-29 23:55:43 +0000335 // Tell JIT emitter we'll resolve the address.
Evan Cheng0ff94f72007-08-07 01:37:15 +0000336 MCE.addRelocation(MachineRelocation::getConstPool(MCE.getCurrentPCOffset(),
Evan Cheng437c1732008-11-07 22:30:53 +0000337 Reloc, CPI, 0, true));
Evan Cheng0ff94f72007-08-07 01:37:15 +0000338}
339
340/// emitJumpTableAddress - Arrange for the address of a jump table to
341/// be emitted to the current location in the function, and allow it to be PC
342/// relative.
Jim Grosbach3e094132010-10-08 17:45:54 +0000343void ARMCodeEmitter::
344emitJumpTableAddress(unsigned JTIndex, unsigned Reloc) const {
Evan Cheng0ff94f72007-08-07 01:37:15 +0000345 MCE.addRelocation(MachineRelocation::getJumpTable(MCE.getCurrentPCOffset(),
Evan Cheng437c1732008-11-07 22:30:53 +0000346 Reloc, JTIndex, 0, true));
Evan Cheng0ff94f72007-08-07 01:37:15 +0000347}
348
Raul Herbster9c1a3822007-08-30 23:29:26 +0000349/// emitMachineBasicBlock - Emit the specified address basic block.
Chris Lattner33fabd72010-02-02 21:48:51 +0000350void ARMCodeEmitter::emitMachineBasicBlock(MachineBasicBlock *BB,
Jim Grosbach3e094132010-10-08 17:45:54 +0000351 unsigned Reloc,
352 intptr_t JTBase) const {
Raul Herbster9c1a3822007-08-30 23:29:26 +0000353 MCE.addRelocation(MachineRelocation::getBB(MCE.getCurrentPCOffset(),
Evan Cheng437c1732008-11-07 22:30:53 +0000354 Reloc, BB, JTBase));
Raul Herbster9c1a3822007-08-30 23:29:26 +0000355}
Evan Cheng0ff94f72007-08-07 01:37:15 +0000356
Chris Lattner33fabd72010-02-02 21:48:51 +0000357void ARMCodeEmitter::emitWordLE(unsigned Binary) {
Chris Lattner893e1c92009-08-23 06:49:22 +0000358 DEBUG(errs() << " 0x";
359 errs().write_hex(Binary) << "\n");
Evan Cheng83b5cf02008-11-05 23:22:34 +0000360 MCE.emitWordLE(Binary);
361}
362
Chris Lattner33fabd72010-02-02 21:48:51 +0000363void ARMCodeEmitter::emitDWordLE(uint64_t Binary) {
Chris Lattner893e1c92009-08-23 06:49:22 +0000364 DEBUG(errs() << " 0x";
365 errs().write_hex(Binary) << "\n");
Evan Chengcb5201f2008-11-11 22:19:31 +0000366 MCE.emitDWordLE(Binary);
367}
368
Chris Lattner33fabd72010-02-02 21:48:51 +0000369void ARMCodeEmitter::emitInstruction(const MachineInstr &MI) {
Chris Lattner705e07f2009-08-23 03:41:05 +0000370 DEBUG(errs() << "JIT: " << (void*)MCE.getCurrentPCValue() << ":\t" << MI);
Evan Cheng42d5ee062008-09-13 01:15:21 +0000371
Devang Patelaf0e2722009-10-06 02:19:11 +0000372 MCE.processDebugLoc(MI.getDebugLoc(), true);
Jeffrey Yasskin75402822009-07-17 18:49:39 +0000373
Dan Gohmanfe601042010-06-22 15:08:57 +0000374 ++NumEmitted; // Keep track of the # of mi's emitted
Evan Chengedda31c2008-11-05 18:35:52 +0000375 switch (MI.getDesc().TSFlags & ARMII::FormMask) {
Evan Chengffa6d962008-11-13 23:36:57 +0000376 default: {
Torok Edwinc23197a2009-07-14 16:55:14 +0000377 llvm_unreachable("Unhandled instruction encoding format!");
Evan Chengedda31c2008-11-05 18:35:52 +0000378 break;
Evan Chengffa6d962008-11-13 23:36:57 +0000379 }
Evan Chengedda31c2008-11-05 18:35:52 +0000380 case ARMII::Pseudo:
Evan Cheng057d0c32008-09-18 07:28:19 +0000381 emitPseudoInstruction(MI);
Evan Chengedda31c2008-11-05 18:35:52 +0000382 break;
383 case ARMII::DPFrm:
384 case ARMII::DPSoRegFrm:
385 emitDataProcessingInstruction(MI);
386 break;
Evan Cheng148cad82008-11-13 07:34:59 +0000387 case ARMII::LdFrm:
388 case ARMII::StFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000389 emitLoadStoreInstruction(MI);
390 break;
Evan Cheng148cad82008-11-13 07:34:59 +0000391 case ARMII::LdMiscFrm:
392 case ARMII::StMiscFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000393 emitMiscLoadStoreInstruction(MI);
394 break;
Evan Cheng3c4a4ff2008-11-12 07:18:38 +0000395 case ARMII::LdStMulFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000396 emitLoadStoreMultipleInstruction(MI);
397 break;
Evan Chengfbc9d412008-11-06 01:21:28 +0000398 case ARMII::MulFrm:
399 emitMulFrmInstruction(MI);
Evan Chengedda31c2008-11-05 18:35:52 +0000400 break;
Evan Cheng97f48c32008-11-06 22:15:19 +0000401 case ARMII::ExtFrm:
402 emitExtendInstruction(MI);
403 break;
Evan Cheng8b59db32008-11-07 01:41:35 +0000404 case ARMII::ArithMiscFrm:
405 emitMiscArithInstruction(MI);
406 break;
Bob Wilson9a1c1892010-08-11 00:01:18 +0000407 case ARMII::SatFrm:
408 emitSaturateInstruction(MI);
409 break;
Evan Cheng12c3a532008-11-06 17:48:05 +0000410 case ARMII::BrFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000411 emitBranchInstruction(MI);
412 break;
Evan Cheng12c3a532008-11-06 17:48:05 +0000413 case ARMII::BrMiscFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000414 emitMiscBranchInstruction(MI);
415 break;
Evan Cheng96581d32008-11-11 02:11:05 +0000416 // VFP instructions.
417 case ARMII::VFPUnaryFrm:
418 case ARMII::VFPBinaryFrm:
419 emitVFPArithInstruction(MI);
420 break;
Evan Cheng78be83d2008-11-11 19:40:26 +0000421 case ARMII::VFPConv1Frm:
422 case ARMII::VFPConv2Frm:
Evan Cheng0a0ab132008-11-11 22:46:12 +0000423 case ARMII::VFPConv3Frm:
Evan Cheng80a11982008-11-12 06:41:41 +0000424 case ARMII::VFPConv4Frm:
425 case ARMII::VFPConv5Frm:
Evan Cheng78be83d2008-11-11 19:40:26 +0000426 emitVFPConversionInstruction(MI);
427 break;
Evan Chengcd8e66a2008-11-11 21:48:44 +0000428 case ARMII::VFPLdStFrm:
429 emitVFPLoadStoreInstruction(MI);
430 break;
431 case ARMII::VFPLdStMulFrm:
432 emitVFPLoadStoreMultipleInstruction(MI);
433 break;
434 case ARMII::VFPMiscFrm:
435 emitMiscInstruction(MI);
436 break;
Bob Wilson1a913ed2010-06-11 21:34:50 +0000437 // NEON instructions.
Bob Wilson52e4a0a2010-06-26 04:07:15 +0000438 case ARMII::NGetLnFrm:
Bob Wilsond5a563d2010-06-29 17:34:07 +0000439 case ARMII::NSetLnFrm:
440 emitNEONLaneInstruction(MI);
Bob Wilson52e4a0a2010-06-26 04:07:15 +0000441 break;
Bob Wilson21773e72010-06-29 20:13:29 +0000442 case ARMII::NDupFrm:
443 emitNEONDupInstruction(MI);
444 break;
Bob Wilson1a913ed2010-06-11 21:34:50 +0000445 case ARMII::N1RegModImmFrm:
Bob Wilson583a2a02010-06-25 21:17:19 +0000446 emitNEON1RegModImmInstruction(MI);
447 break;
448 case ARMII::N2RegFrm:
449 emitNEON2RegInstruction(MI);
Bob Wilson1a913ed2010-06-11 21:34:50 +0000450 break;
Bob Wilson5e7b6072010-06-25 22:40:46 +0000451 case ARMII::N3RegFrm:
452 emitNEON3RegInstruction(MI);
453 break;
Evan Chengedda31c2008-11-05 18:35:52 +0000454 }
Devang Patelaf0e2722009-10-06 02:19:11 +0000455 MCE.processDebugLoc(MI.getDebugLoc(), false);
Evan Cheng0ff94f72007-08-07 01:37:15 +0000456}
457
Chris Lattner33fabd72010-02-02 21:48:51 +0000458void ARMCodeEmitter::emitConstPoolInstruction(const MachineInstr &MI) {
Evan Cheng437c1732008-11-07 22:30:53 +0000459 unsigned CPI = MI.getOperand(0).getImm(); // CP instruction index.
460 unsigned CPIndex = MI.getOperand(1).getIndex(); // Actual cp entry index.
Evan Cheng938b9d82008-10-31 19:55:13 +0000461 const MachineConstantPoolEntry &MCPE = (*MCPEs)[CPIndex];
Jim Grosbach764ab522009-08-11 15:33:49 +0000462
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000463 // Remember the CONSTPOOL_ENTRY address for later relocation.
464 JTI->addConstantPoolEntryAddr(CPI, MCE.getCurrentPCValue());
465
466 // Emit constpool island entry. In most cases, the actual values will be
467 // resolved and relocated after code emission.
468 if (MCPE.isMachineConstantPoolEntry()) {
469 ARMConstantPoolValue *ACPV =
470 static_cast<ARMConstantPoolValue*>(MCPE.Val.MachineCPVal);
471
Chris Lattner705e07f2009-08-23 03:41:05 +0000472 DEBUG(errs() << " ** ARM constant pool #" << CPI << " @ "
473 << (void*)MCE.getCurrentPCValue() << " " << *ACPV << '\n');
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000474
Bob Wilson28989a82009-11-02 16:59:06 +0000475 assert(ACPV->isGlobalValue() && "unsupported constant pool value");
Dan Gohman46510a72010-04-15 01:51:59 +0000476 const GlobalValue *GV = ACPV->getGV();
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000477 if (GV) {
Evan Cheng08669742009-09-10 01:23:53 +0000478 Reloc::Model RelocM = TM.getRelocationModel();
Evan Chenge4e4ed32009-08-28 23:18:09 +0000479 emitGlobalAddress(GV, ARM::reloc_arm_machine_cp_entry,
Evan Cheng08669742009-09-10 01:23:53 +0000480 isa<Function>(GV),
481 Subtarget->GVIsIndirectSymbol(GV, RelocM),
482 (intptr_t)ACPV);
Evan Cheng25e04782008-11-04 00:50:32 +0000483 } else {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000484 emitExternalSymbolAddress(ACPV->getSymbol(), ARM::reloc_arm_absolute);
485 }
Evan Cheng83b5cf02008-11-05 23:22:34 +0000486 emitWordLE(0);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000487 } else {
Dan Gohman46510a72010-04-15 01:51:59 +0000488 const Constant *CV = MCPE.Val.ConstVal;
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000489
Daniel Dunbarce63ffb2009-07-25 00:23:56 +0000490 DEBUG({
491 errs() << " ** Constant pool #" << CPI << " @ "
492 << (void*)MCE.getCurrentPCValue() << " ";
493 if (const Function *F = dyn_cast<Function>(CV))
494 errs() << F->getName();
495 else
496 errs() << *CV;
497 errs() << '\n';
498 });
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000499
Dan Gohman46510a72010-04-15 01:51:59 +0000500 if (const GlobalValue *GV = dyn_cast<GlobalValue>(CV)) {
Evan Cheng08669742009-09-10 01:23:53 +0000501 emitGlobalAddress(GV, ARM::reloc_arm_absolute, isa<Function>(GV), false);
Evan Cheng83b5cf02008-11-05 23:22:34 +0000502 emitWordLE(0);
Evan Chengcb5201f2008-11-11 22:19:31 +0000503 } else if (const ConstantInt *CI = dyn_cast<ConstantInt>(CV)) {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000504 uint32_t Val = *(uint32_t*)CI->getValue().getRawData();
Evan Cheng83b5cf02008-11-05 23:22:34 +0000505 emitWordLE(Val);
Evan Chengcb5201f2008-11-11 22:19:31 +0000506 } else if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CV)) {
Chris Lattnercf0fe8d2009-10-05 05:54:46 +0000507 if (CFP->getType()->isFloatTy())
Evan Chengcb5201f2008-11-11 22:19:31 +0000508 emitWordLE(CFP->getValueAPF().bitcastToAPInt().getZExtValue());
Chris Lattnercf0fe8d2009-10-05 05:54:46 +0000509 else if (CFP->getType()->isDoubleTy())
Evan Chengcb5201f2008-11-11 22:19:31 +0000510 emitDWordLE(CFP->getValueAPF().bitcastToAPInt().getZExtValue());
511 else {
Torok Edwinc23197a2009-07-14 16:55:14 +0000512 llvm_unreachable("Unable to handle this constantpool entry!");
Evan Chengcb5201f2008-11-11 22:19:31 +0000513 }
514 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +0000515 llvm_unreachable("Unable to handle this constantpool entry!");
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000516 }
517 }
518}
519
Zonr Changf86399b2010-05-25 08:42:45 +0000520void ARMCodeEmitter::emitMOVi32immInstruction(const MachineInstr &MI) {
521 const MachineOperand &MO0 = MI.getOperand(0);
522 const MachineOperand &MO1 = MI.getOperand(1);
523
524 // Emit the 'movw' instruction.
525 unsigned Binary = 0x30 << 20; // mov: Insts{27-20} = 0b00110000
526
527 unsigned Lo16 = getMovi32Value(MI, MO1, ARM::reloc_arm_movw) & 0xFFFF;
528
529 // Set the conditional execution predicate.
530 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
531
532 // Encode Rd.
533 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
534
535 // Encode imm16 as imm4:imm12
536 Binary |= Lo16 & 0xFFF; // Insts{11-0} = imm12
537 Binary |= ((Lo16 >> 12) & 0xF) << 16; // Insts{19-16} = imm4
538 emitWordLE(Binary);
539
540 unsigned Hi16 = getMovi32Value(MI, MO1, ARM::reloc_arm_movt) >> 16;
541 // Emit the 'movt' instruction.
542 Binary = 0x34 << 20; // movt: Insts{27-20} = 0b00110100
543
544 // Set the conditional execution predicate.
545 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
546
547 // Encode Rd.
548 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
549
550 // Encode imm16 as imm4:imm1, same as movw above.
551 Binary |= Hi16 & 0xFFF;
552 Binary |= ((Hi16 >> 12) & 0xF) << 16;
553 emitWordLE(Binary);
554}
555
Chris Lattner33fabd72010-02-02 21:48:51 +0000556void ARMCodeEmitter::emitMOVi2piecesInstruction(const MachineInstr &MI) {
Evan Cheng90922132008-11-06 02:25:39 +0000557 const MachineOperand &MO0 = MI.getOperand(0);
558 const MachineOperand &MO1 = MI.getOperand(1);
Bob Wilson5265a122010-03-11 00:46:22 +0000559 assert(MO1.isImm() && ARM_AM::isSOImmTwoPartVal(MO1.getImm()) &&
560 "Not a valid so_imm value!");
Evan Cheng90922132008-11-06 02:25:39 +0000561 unsigned V1 = ARM_AM::getSOImmTwoPartFirst(MO1.getImm());
562 unsigned V2 = ARM_AM::getSOImmTwoPartSecond(MO1.getImm());
563
564 // Emit the 'mov' instruction.
565 unsigned Binary = 0xd << 21; // mov: Insts{24-21} = 0b1101
566
567 // Set the conditional execution predicate.
Evan Cheng97f48c32008-11-06 22:15:19 +0000568 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng90922132008-11-06 02:25:39 +0000569
570 // Encode Rd.
571 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
572
573 // Encode so_imm.
574 // Set bit I(25) to identify this is the immediate form of <shifter_op>
575 Binary |= 1 << ARMII::I_BitShift;
Evan Chenge7cbe412009-07-08 21:03:57 +0000576 Binary |= getMachineSoImmOpValue(V1);
Evan Cheng90922132008-11-06 02:25:39 +0000577 emitWordLE(Binary);
578
579 // Now the 'orr' instruction.
580 Binary = 0xc << 21; // orr: Insts{24-21} = 0b1100
581
582 // Set the conditional execution predicate.
Evan Cheng97f48c32008-11-06 22:15:19 +0000583 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng90922132008-11-06 02:25:39 +0000584
585 // Encode Rd.
586 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
587
588 // Encode Rn.
589 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRnShift;
590
591 // Encode so_imm.
592 // Set bit I(25) to identify this is the immediate form of <shifter_op>
593 Binary |= 1 << ARMII::I_BitShift;
Evan Chenge7cbe412009-07-08 21:03:57 +0000594 Binary |= getMachineSoImmOpValue(V2);
Evan Cheng90922132008-11-06 02:25:39 +0000595 emitWordLE(Binary);
596}
597
Chris Lattner33fabd72010-02-02 21:48:51 +0000598void ARMCodeEmitter::emitLEApcrelJTInstruction(const MachineInstr &MI) {
Evan Cheng4df60f52008-11-07 09:06:08 +0000599 // It's basically add r, pc, (LJTI - $+8)
Jim Grosbach764ab522009-08-11 15:33:49 +0000600
Evan Cheng4df60f52008-11-07 09:06:08 +0000601 const TargetInstrDesc &TID = MI.getDesc();
602
603 // Emit the 'add' instruction.
604 unsigned Binary = 0x4 << 21; // add: Insts{24-31} = 0b0100
605
606 // Set the conditional execution predicate
607 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
608
609 // Encode S bit if MI modifies CPSR.
610 Binary |= getAddrModeSBit(MI, TID);
611
612 // Encode Rd.
613 Binary |= getMachineOpValue(MI, 0) << ARMII::RegRdShift;
614
615 // Encode Rn which is PC.
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000616 Binary |= getARMRegisterNumbering(ARM::PC) << ARMII::RegRnShift;
Evan Cheng4df60f52008-11-07 09:06:08 +0000617
618 // Encode the displacement.
Evan Cheng4df60f52008-11-07 09:06:08 +0000619 Binary |= 1 << ARMII::I_BitShift;
620 emitJumpTableAddress(MI.getOperand(1).getIndex(), ARM::reloc_arm_jt_base);
621
622 emitWordLE(Binary);
623}
624
Chris Lattner33fabd72010-02-02 21:48:51 +0000625void ARMCodeEmitter::emitPseudoMoveInstruction(const MachineInstr &MI) {
Evan Chenga9562552008-11-14 20:09:11 +0000626 unsigned Opcode = MI.getDesc().Opcode;
627
628 // Part of binary is determined by TableGn.
629 unsigned Binary = getBinaryCodeForInstr(MI);
630
631 // Set the conditional execution predicate
632 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
633
634 // Encode S bit if MI modifies CPSR.
635 if (Opcode == ARM::MOVsrl_flag || Opcode == ARM::MOVsra_flag)
636 Binary |= 1 << ARMII::S_BitShift;
637
638 // Encode register def if there is one.
639 Binary |= getMachineOpValue(MI, 0) << ARMII::RegRdShift;
640
641 // Encode the shift operation.
642 switch (Opcode) {
643 default: break;
644 case ARM::MOVrx:
645 // rrx
646 Binary |= 0x6 << 4;
647 break;
648 case ARM::MOVsrl_flag:
649 // lsr #1
650 Binary |= (0x2 << 4) | (1 << 7);
651 break;
652 case ARM::MOVsra_flag:
653 // asr #1
654 Binary |= (0x4 << 4) | (1 << 7);
655 break;
656 }
657
658 // Encode register Rm.
659 Binary |= getMachineOpValue(MI, 1);
660
661 emitWordLE(Binary);
662}
663
Chris Lattner33fabd72010-02-02 21:48:51 +0000664void ARMCodeEmitter::addPCLabel(unsigned LabelID) {
Chris Lattner893e1c92009-08-23 06:49:22 +0000665 DEBUG(errs() << " ** LPC" << LabelID << " @ "
666 << (void*)MCE.getCurrentPCValue() << '\n');
Evan Cheng83b5cf02008-11-05 23:22:34 +0000667 JTI->addPCLabelAddr(LabelID, MCE.getCurrentPCValue());
668}
669
Chris Lattner33fabd72010-02-02 21:48:51 +0000670void ARMCodeEmitter::emitPseudoInstruction(const MachineInstr &MI) {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000671 unsigned Opcode = MI.getDesc().Opcode;
672 switch (Opcode) {
673 default:
Evan Cheng5adb66a2009-09-28 09:14:39 +0000674 llvm_unreachable("ARMCodeEmitter::emitPseudoInstruction");
Xerxes Ranby99ccffe2010-07-22 17:28:34 +0000675 case ARM::BX:
676 case ARM::BMOVPCRX:
677 case ARM::BXr9:
678 case ARM::BMOVPCRXr9: {
679 // First emit mov lr, pc
680 unsigned Binary = 0x01a0e00f;
681 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
682 emitWordLE(Binary);
683
684 // and then emit the branch.
685 emitMiscBranchInstruction(MI);
686 break;
687 }
Chris Lattner518bb532010-02-09 19:54:29 +0000688 case TargetOpcode::INLINEASM: {
Evan Chenge3066ab2008-11-19 23:21:33 +0000689 // We allow inline assembler nodes with empty bodies - they can
690 // implicitly define registers, which is ok for JIT.
691 if (MI.getOperand(0).getSymbolName()[0]) {
Chris Lattner75361b62010-04-07 22:58:41 +0000692 report_fatal_error("JIT does not support inline asm!");
Evan Chenge3066ab2008-11-19 23:21:33 +0000693 }
Evan Chengffa6d962008-11-13 23:36:57 +0000694 break;
695 }
Bill Wendling7431bea2010-07-16 22:20:36 +0000696 case TargetOpcode::PROLOG_LABEL:
Chris Lattner7561d482010-03-14 02:33:54 +0000697 case TargetOpcode::EH_LABEL:
698 MCE.emitLabel(MI.getOperand(0).getMCSymbol());
699 break;
Chris Lattner518bb532010-02-09 19:54:29 +0000700 case TargetOpcode::IMPLICIT_DEF:
701 case TargetOpcode::KILL:
Evan Chengffa6d962008-11-13 23:36:57 +0000702 // Do nothing.
703 break;
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000704 case ARM::CONSTPOOL_ENTRY:
705 emitConstPoolInstruction(MI);
706 break;
707 case ARM::PICADD: {
Evan Cheng25e04782008-11-04 00:50:32 +0000708 // Remember of the address of the PC label for relocation later.
Evan Cheng83b5cf02008-11-05 23:22:34 +0000709 addPCLabel(MI.getOperand(2).getImm());
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000710 // PICADD is just an add instruction that implicitly read pc.
Evan Cheng437c1732008-11-07 22:30:53 +0000711 emitDataProcessingInstruction(MI, 0, ARM::PC);
Evan Cheng83b5cf02008-11-05 23:22:34 +0000712 break;
713 }
714 case ARM::PICLDR:
715 case ARM::PICLDRB:
716 case ARM::PICSTR:
717 case ARM::PICSTRB: {
718 // Remember of the address of the PC label for relocation later.
719 addPCLabel(MI.getOperand(2).getImm());
720 // These are just load / store instructions that implicitly read pc.
Evan Cheng4df60f52008-11-07 09:06:08 +0000721 emitLoadStoreInstruction(MI, 0, ARM::PC);
Evan Cheng83b5cf02008-11-05 23:22:34 +0000722 break;
723 }
724 case ARM::PICLDRH:
725 case ARM::PICLDRSH:
726 case ARM::PICLDRSB:
727 case ARM::PICSTRH: {
728 // Remember of the address of the PC label for relocation later.
729 addPCLabel(MI.getOperand(2).getImm());
730 // These are just load / store instructions that implicitly read pc.
731 emitMiscLoadStoreInstruction(MI, ARM::PC);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000732 break;
733 }
Zonr Changf86399b2010-05-25 08:42:45 +0000734
735 case ARM::MOVi32imm:
736 emitMOVi32immInstruction(MI);
737 break;
738
Evan Cheng90922132008-11-06 02:25:39 +0000739 case ARM::MOVi2pieces:
740 // Two instructions to materialize a constant.
741 emitMOVi2piecesInstruction(MI);
742 break;
Evan Cheng4df60f52008-11-07 09:06:08 +0000743 case ARM::LEApcrelJT:
744 // Materialize jumptable address.
745 emitLEApcrelJTInstruction(MI);
746 break;
Evan Chenga9562552008-11-14 20:09:11 +0000747 case ARM::MOVrx:
748 case ARM::MOVsrl_flag:
749 case ARM::MOVsra_flag:
750 emitPseudoMoveInstruction(MI);
751 break;
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000752 }
753}
754
Bob Wilson87949d42010-03-17 21:16:45 +0000755unsigned ARMCodeEmitter::getMachineSoRegOpValue(const MachineInstr &MI,
Evan Cheng49a9f292008-09-12 22:45:55 +0000756 const TargetInstrDesc &TID,
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000757 const MachineOperand &MO,
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000758 unsigned OpIdx) {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000759 unsigned Binary = getMachineOpValue(MI, MO);
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000760
761 const MachineOperand &MO1 = MI.getOperand(OpIdx + 1);
762 const MachineOperand &MO2 = MI.getOperand(OpIdx + 2);
763 ARM_AM::ShiftOpc SOpc = ARM_AM::getSORegShOp(MO2.getImm());
764
765 // Encode the shift opcode.
766 unsigned SBits = 0;
767 unsigned Rs = MO1.getReg();
768 if (Rs) {
769 // Set shift operand (bit[7:4]).
770 // LSL - 0001
771 // LSR - 0011
772 // ASR - 0101
773 // ROR - 0111
774 // RRX - 0110 and bit[11:8] clear.
775 switch (SOpc) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000776 default: llvm_unreachable("Unknown shift opc!");
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000777 case ARM_AM::lsl: SBits = 0x1; break;
778 case ARM_AM::lsr: SBits = 0x3; break;
779 case ARM_AM::asr: SBits = 0x5; break;
780 case ARM_AM::ror: SBits = 0x7; break;
781 case ARM_AM::rrx: SBits = 0x6; break;
782 }
783 } else {
784 // Set shift operand (bit[6:4]).
785 // LSL - 000
786 // LSR - 010
787 // ASR - 100
788 // ROR - 110
789 switch (SOpc) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000790 default: llvm_unreachable("Unknown shift opc!");
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000791 case ARM_AM::lsl: SBits = 0x0; break;
792 case ARM_AM::lsr: SBits = 0x2; break;
793 case ARM_AM::asr: SBits = 0x4; break;
794 case ARM_AM::ror: SBits = 0x6; break;
795 }
796 }
797 Binary |= SBits << 4;
798 if (SOpc == ARM_AM::rrx)
799 return Binary;
800
801 // Encode the shift operation Rs or shift_imm (except rrx).
802 if (Rs) {
803 // Encode Rs bit[11:8].
804 assert(ARM_AM::getSORegOffset(MO2.getImm()) == 0);
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000805 return Binary | (getARMRegisterNumbering(Rs) << ARMII::RegRsShift);
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000806 }
807
808 // Encode shift_imm bit[11:7].
809 return Binary | ARM_AM::getSORegOffset(MO2.getImm()) << 7;
810}
811
Chris Lattner33fabd72010-02-02 21:48:51 +0000812unsigned ARMCodeEmitter::getMachineSoImmOpValue(unsigned SoImm) {
Evan Chenge7cbe412009-07-08 21:03:57 +0000813 int SoImmVal = ARM_AM::getSOImmVal(SoImm);
814 assert(SoImmVal != -1 && "Not a valid so_imm value!");
815
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000816 // Encode rotate_imm.
Evan Chenge7cbe412009-07-08 21:03:57 +0000817 unsigned Binary = (ARM_AM::getSOImmValRot((unsigned)SoImmVal) >> 1)
Evan Cheng97f48c32008-11-06 22:15:19 +0000818 << ARMII::SoRotImmShift;
819
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000820 // Encode immed_8.
Evan Chenge7cbe412009-07-08 21:03:57 +0000821 Binary |= ARM_AM::getSOImmValImm((unsigned)SoImmVal);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000822 return Binary;
823}
824
Chris Lattner33fabd72010-02-02 21:48:51 +0000825unsigned ARMCodeEmitter::getAddrModeSBit(const MachineInstr &MI,
Bob Wilson87949d42010-03-17 21:16:45 +0000826 const TargetInstrDesc &TID) const {
Evan Cheng97c573d2008-11-20 02:25:51 +0000827 for (unsigned i = MI.getNumOperands(), e = TID.getNumOperands(); i != e; --i){
Evan Cheng49a9f292008-09-12 22:45:55 +0000828 const MachineOperand &MO = MI.getOperand(i-1);
Dan Gohmand735b802008-10-03 15:45:36 +0000829 if (MO.isReg() && MO.isDef() && MO.getReg() == ARM::CPSR)
Evan Cheng49a9f292008-09-12 22:45:55 +0000830 return 1 << ARMII::S_BitShift;
831 }
832 return 0;
833}
834
Bob Wilson87949d42010-03-17 21:16:45 +0000835void ARMCodeEmitter::emitDataProcessingInstruction(const MachineInstr &MI,
Evan Cheng437c1732008-11-07 22:30:53 +0000836 unsigned ImplicitRd,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000837 unsigned ImplicitRn) {
Evan Chengedda31c2008-11-05 18:35:52 +0000838 const TargetInstrDesc &TID = MI.getDesc();
Evan Chengedda31c2008-11-05 18:35:52 +0000839
840 // Part of binary is determined by TableGn.
841 unsigned Binary = getBinaryCodeForInstr(MI);
842
Jim Grosbach33412622008-10-07 19:05:35 +0000843 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +0000844 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000845
Evan Cheng49a9f292008-09-12 22:45:55 +0000846 // Encode S bit if MI modifies CPSR.
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000847 Binary |= getAddrModeSBit(MI, TID);
Evan Cheng49a9f292008-09-12 22:45:55 +0000848
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000849 // Encode register def if there is one.
Evan Cheng49a9f292008-09-12 22:45:55 +0000850 unsigned NumDefs = TID.getNumDefs();
Evan Chenga964b7d2008-09-12 23:15:39 +0000851 unsigned OpIdx = 0;
Evan Cheng437c1732008-11-07 22:30:53 +0000852 if (NumDefs)
853 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
854 else if (ImplicitRd)
855 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000856 Binary |= (getARMRegisterNumbering(ImplicitRd) << ARMII::RegRdShift);
Evan Cheng7602e112008-09-02 06:52:38 +0000857
Zonr Changf86399b2010-05-25 08:42:45 +0000858 if (TID.Opcode == ARM::MOVi16) {
859 // Get immediate from MI.
860 unsigned Lo16 = getMovi32Value(MI, MI.getOperand(OpIdx),
861 ARM::reloc_arm_movw);
862 // Encode imm which is the same as in emitMOVi32immInstruction().
863 Binary |= Lo16 & 0xFFF;
864 Binary |= ((Lo16 >> 12) & 0xF) << 16;
865 emitWordLE(Binary);
866 return;
867 } else if(TID.Opcode == ARM::MOVTi16) {
868 unsigned Hi16 = (getMovi32Value(MI, MI.getOperand(OpIdx),
869 ARM::reloc_arm_movt) >> 16);
870 Binary |= Hi16 & 0xFFF;
871 Binary |= ((Hi16 >> 12) & 0xF) << 16;
872 emitWordLE(Binary);
873 return;
Shih-wei Liao9f3b6a32010-05-26 04:46:50 +0000874 } else if ((TID.Opcode == ARM::BFC) || (TID.Opcode == ARM::BFI)) {
Shih-wei Liao6d37a292010-05-26 00:25:05 +0000875 uint32_t v = ~MI.getOperand(2).getImm();
876 int32_t lsb = CountTrailingZeros_32(v);
877 int32_t msb = (32 - CountLeadingZeros_32(v)) - 1;
Shih-wei Liao45469f32010-05-26 03:21:39 +0000878 // Instr{20-16} = msb, Instr{11-7} = lsb
Shih-wei Liao6d37a292010-05-26 00:25:05 +0000879 Binary |= (msb & 0x1F) << 16;
880 Binary |= (lsb & 0x1F) << 7;
881 emitWordLE(Binary);
882 return;
Shih-wei Liao45469f32010-05-26 03:21:39 +0000883 } else if ((TID.Opcode == ARM::UBFX) || (TID.Opcode == ARM::SBFX)) {
884 // Encode Rn in Instr{0-3}
885 Binary |= getMachineOpValue(MI, OpIdx++);
886
887 uint32_t lsb = MI.getOperand(OpIdx++).getImm();
888 uint32_t widthm1 = MI.getOperand(OpIdx++).getImm() - 1;
889
890 // Instr{20-16} = widthm1, Instr{11-7} = lsb
891 Binary |= (widthm1 & 0x1F) << 16;
892 Binary |= (lsb & 0x1F) << 7;
893 emitWordLE(Binary);
894 return;
Zonr Changf86399b2010-05-25 08:42:45 +0000895 }
896
Evan Chengd87293c2008-11-06 08:47:38 +0000897 // If this is a two-address operand, skip it. e.g. MOVCCr operand 1.
898 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
899 ++OpIdx;
900
Jim Grosbachefd30ba2008-10-01 18:16:49 +0000901 // Encode first non-shifter register operand if there is one.
Evan Chengedda31c2008-11-05 18:35:52 +0000902 bool isUnary = TID.TSFlags & ARMII::UnaryDP;
903 if (!isUnary) {
Evan Cheng83b5cf02008-11-05 23:22:34 +0000904 if (ImplicitRn)
905 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000906 Binary |= (getARMRegisterNumbering(ImplicitRn) << ARMII::RegRnShift);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000907 else {
908 Binary |= getMachineOpValue(MI, OpIdx) << ARMII::RegRnShift;
909 ++OpIdx;
910 }
Evan Cheng7602e112008-09-02 06:52:38 +0000911 }
912
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000913 // Encode shifter operand.
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000914 const MachineOperand &MO = MI.getOperand(OpIdx);
Evan Chengedda31c2008-11-05 18:35:52 +0000915 if ((TID.TSFlags & ARMII::FormMask) == ARMII::DPSoRegFrm) {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000916 // Encode SoReg.
Evan Cheng83b5cf02008-11-05 23:22:34 +0000917 emitWordLE(Binary | getMachineSoRegOpValue(MI, TID, MO, OpIdx));
Evan Chengedda31c2008-11-05 18:35:52 +0000918 return;
919 }
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000920
Evan Chengedda31c2008-11-05 18:35:52 +0000921 if (MO.isReg()) {
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000922 // Encode register Rm.
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000923 emitWordLE(Binary | getARMRegisterNumbering(MO.getReg()));
Evan Chengedda31c2008-11-05 18:35:52 +0000924 return;
925 }
Evan Cheng7602e112008-09-02 06:52:38 +0000926
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000927 // Encode so_imm.
Evan Chenge7cbe412009-07-08 21:03:57 +0000928 Binary |= getMachineSoImmOpValue((unsigned)MO.getImm());
Evan Chengedda31c2008-11-05 18:35:52 +0000929
Evan Cheng83b5cf02008-11-05 23:22:34 +0000930 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +0000931}
932
Bob Wilson87949d42010-03-17 21:16:45 +0000933void ARMCodeEmitter::emitLoadStoreInstruction(const MachineInstr &MI,
Evan Cheng4df60f52008-11-07 09:06:08 +0000934 unsigned ImplicitRd,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000935 unsigned ImplicitRn) {
Evan Cheng05c356e2008-11-08 01:44:13 +0000936 const TargetInstrDesc &TID = MI.getDesc();
Evan Cheng148cad82008-11-13 07:34:59 +0000937 unsigned Form = TID.TSFlags & ARMII::FormMask;
938 bool IsPrePost = (TID.TSFlags & ARMII::IndexModeMask) != 0;
Evan Cheng05c356e2008-11-08 01:44:13 +0000939
Evan Chengedda31c2008-11-05 18:35:52 +0000940 // Part of binary is determined by TableGn.
941 unsigned Binary = getBinaryCodeForInstr(MI);
942
Jim Grosbach33412622008-10-07 19:05:35 +0000943 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +0000944 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng057d0c32008-09-18 07:28:19 +0000945
Evan Cheng4df60f52008-11-07 09:06:08 +0000946 unsigned OpIdx = 0;
Evan Cheng148cad82008-11-13 07:34:59 +0000947
948 // Operand 0 of a pre- and post-indexed store is the address base
949 // writeback. Skip it.
950 bool Skipped = false;
951 if (IsPrePost && Form == ARMII::StFrm) {
952 ++OpIdx;
953 Skipped = true;
954 }
955
956 // Set first operand
Evan Cheng4df60f52008-11-07 09:06:08 +0000957 if (ImplicitRd)
958 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000959 Binary |= (getARMRegisterNumbering(ImplicitRd) << ARMII::RegRdShift);
Evan Cheng4df60f52008-11-07 09:06:08 +0000960 else
961 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
Evan Cheng7602e112008-09-02 06:52:38 +0000962
963 // Set second operand
Evan Cheng83b5cf02008-11-05 23:22:34 +0000964 if (ImplicitRn)
965 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000966 Binary |= (getARMRegisterNumbering(ImplicitRn) << ARMII::RegRnShift);
Evan Cheng4df60f52008-11-07 09:06:08 +0000967 else
968 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Cheng7602e112008-09-02 06:52:38 +0000969
Evan Cheng05c356e2008-11-08 01:44:13 +0000970 // If this is a two-address operand, skip it. e.g. LDR_PRE.
Evan Cheng148cad82008-11-13 07:34:59 +0000971 if (!Skipped && TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
Evan Cheng05c356e2008-11-08 01:44:13 +0000972 ++OpIdx;
973
Evan Cheng83b5cf02008-11-05 23:22:34 +0000974 const MachineOperand &MO2 = MI.getOperand(OpIdx);
Evan Chengd87293c2008-11-06 08:47:38 +0000975 unsigned AM2Opc = (ImplicitRn == ARM::PC)
Evan Cheng83b5cf02008-11-05 23:22:34 +0000976 ? 0 : MI.getOperand(OpIdx+1).getImm();
Evan Cheng7602e112008-09-02 06:52:38 +0000977
Evan Chenge7de7e32008-09-13 01:44:01 +0000978 // Set bit U(23) according to sign of immed value (positive or negative).
Evan Cheng83b5cf02008-11-05 23:22:34 +0000979 Binary |= ((ARM_AM::getAM2Op(AM2Opc) == ARM_AM::add ? 1 : 0) <<
Evan Chenge7de7e32008-09-13 01:44:01 +0000980 ARMII::U_BitShift);
Evan Cheng7602e112008-09-02 06:52:38 +0000981 if (!MO2.getReg()) { // is immediate
Evan Cheng83b5cf02008-11-05 23:22:34 +0000982 if (ARM_AM::getAM2Offset(AM2Opc))
Evan Cheng7602e112008-09-02 06:52:38 +0000983 // Set the value of offset_12 field
Evan Cheng83b5cf02008-11-05 23:22:34 +0000984 Binary |= ARM_AM::getAM2Offset(AM2Opc);
985 emitWordLE(Binary);
Evan Chengedda31c2008-11-05 18:35:52 +0000986 return;
Evan Cheng7602e112008-09-02 06:52:38 +0000987 }
988
989 // Set bit I(25), because this is not in immediate enconding.
990 Binary |= 1 << ARMII::I_BitShift;
991 assert(TargetRegisterInfo::isPhysicalRegister(MO2.getReg()));
992 // Set bit[3:0] to the corresponding Rm register
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000993 Binary |= getARMRegisterNumbering(MO2.getReg());
Evan Cheng7602e112008-09-02 06:52:38 +0000994
Evan Cheng70632912008-11-12 07:34:37 +0000995 // If this instr is in scaled register offset/index instruction, set
Evan Cheng7602e112008-09-02 06:52:38 +0000996 // shift_immed(bit[11:7]) and shift(bit[6:5]) fields.
Evan Cheng83b5cf02008-11-05 23:22:34 +0000997 if (unsigned ShImm = ARM_AM::getAM2Offset(AM2Opc)) {
Evan Cheng70632912008-11-12 07:34:37 +0000998 Binary |= getShiftOp(AM2Opc) << ARMII::ShiftImmShift; // shift
999 Binary |= ShImm << ARMII::ShiftShift; // shift_immed
Evan Cheng7602e112008-09-02 06:52:38 +00001000 }
1001
Evan Cheng83b5cf02008-11-05 23:22:34 +00001002 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +00001003}
1004
Chris Lattner33fabd72010-02-02 21:48:51 +00001005void ARMCodeEmitter::emitMiscLoadStoreInstruction(const MachineInstr &MI,
Bob Wilson87949d42010-03-17 21:16:45 +00001006 unsigned ImplicitRn) {
Evan Cheng05c356e2008-11-08 01:44:13 +00001007 const TargetInstrDesc &TID = MI.getDesc();
Evan Cheng148cad82008-11-13 07:34:59 +00001008 unsigned Form = TID.TSFlags & ARMII::FormMask;
1009 bool IsPrePost = (TID.TSFlags & ARMII::IndexModeMask) != 0;
Evan Cheng05c356e2008-11-08 01:44:13 +00001010
Evan Chengedda31c2008-11-05 18:35:52 +00001011 // Part of binary is determined by TableGn.
1012 unsigned Binary = getBinaryCodeForInstr(MI);
1013
Jim Grosbach33412622008-10-07 19:05:35 +00001014 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001015 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng057d0c32008-09-18 07:28:19 +00001016
Evan Cheng148cad82008-11-13 07:34:59 +00001017 unsigned OpIdx = 0;
1018
1019 // Operand 0 of a pre- and post-indexed store is the address base
1020 // writeback. Skip it.
1021 bool Skipped = false;
1022 if (IsPrePost && Form == ARMII::StMiscFrm) {
1023 ++OpIdx;
1024 Skipped = true;
1025 }
1026
Evan Cheng7602e112008-09-02 06:52:38 +00001027 // Set first operand
Evan Cheng148cad82008-11-13 07:34:59 +00001028 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001029
Evan Cheng358dec52009-06-15 08:28:29 +00001030 // Skip LDRD and STRD's second operand.
1031 if (TID.Opcode == ARM::LDRD || TID.Opcode == ARM::STRD)
1032 ++OpIdx;
1033
Evan Cheng7602e112008-09-02 06:52:38 +00001034 // Set second operand
Evan Cheng83b5cf02008-11-05 23:22:34 +00001035 if (ImplicitRn)
1036 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001037 Binary |= (getARMRegisterNumbering(ImplicitRn) << ARMII::RegRnShift);
Evan Cheng4df60f52008-11-07 09:06:08 +00001038 else
1039 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001040
Evan Cheng05c356e2008-11-08 01:44:13 +00001041 // If this is a two-address operand, skip it. e.g. LDRH_POST.
Evan Cheng148cad82008-11-13 07:34:59 +00001042 if (!Skipped && TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
Evan Cheng05c356e2008-11-08 01:44:13 +00001043 ++OpIdx;
1044
Evan Cheng83b5cf02008-11-05 23:22:34 +00001045 const MachineOperand &MO2 = MI.getOperand(OpIdx);
Evan Chengd87293c2008-11-06 08:47:38 +00001046 unsigned AM3Opc = (ImplicitRn == ARM::PC)
Evan Cheng83b5cf02008-11-05 23:22:34 +00001047 ? 0 : MI.getOperand(OpIdx+1).getImm();
Evan Cheng7602e112008-09-02 06:52:38 +00001048
Evan Chenge7de7e32008-09-13 01:44:01 +00001049 // Set bit U(23) according to sign of immed value (positive or negative)
Evan Cheng83b5cf02008-11-05 23:22:34 +00001050 Binary |= ((ARM_AM::getAM3Op(AM3Opc) == ARM_AM::add ? 1 : 0) <<
Evan Cheng7602e112008-09-02 06:52:38 +00001051 ARMII::U_BitShift);
1052
1053 // If this instr is in register offset/index encoding, set bit[3:0]
1054 // to the corresponding Rm register.
1055 if (MO2.getReg()) {
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001056 Binary |= getARMRegisterNumbering(MO2.getReg());
Evan Cheng83b5cf02008-11-05 23:22:34 +00001057 emitWordLE(Binary);
Evan Chengedda31c2008-11-05 18:35:52 +00001058 return;
Evan Cheng7602e112008-09-02 06:52:38 +00001059 }
1060
Evan Chengd87293c2008-11-06 08:47:38 +00001061 // This instr is in immediate offset/index encoding, set bit 22 to 1.
Evan Cheng97f48c32008-11-06 22:15:19 +00001062 Binary |= 1 << ARMII::AM3_I_BitShift;
Evan Cheng83b5cf02008-11-05 23:22:34 +00001063 if (unsigned ImmOffs = ARM_AM::getAM3Offset(AM3Opc)) {
Evan Cheng7602e112008-09-02 06:52:38 +00001064 // Set operands
Evan Cheng70632912008-11-12 07:34:37 +00001065 Binary |= (ImmOffs >> 4) << ARMII::ImmHiShift; // immedH
1066 Binary |= (ImmOffs & 0xF); // immedL
Evan Cheng7602e112008-09-02 06:52:38 +00001067 }
1068
Evan Cheng83b5cf02008-11-05 23:22:34 +00001069 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +00001070}
1071
Evan Chengcd8e66a2008-11-11 21:48:44 +00001072static unsigned getAddrModeUPBits(unsigned Mode) {
1073 unsigned Binary = 0;
Evan Cheng7602e112008-09-02 06:52:38 +00001074
1075 // Set addressing mode by modifying bits U(23) and P(24)
1076 // IA - Increment after - bit U = 1 and bit P = 0
1077 // IB - Increment before - bit U = 1 and bit P = 1
1078 // DA - Decrement after - bit U = 0 and bit P = 0
1079 // DB - Decrement before - bit U = 0 and bit P = 1
Evan Cheng7602e112008-09-02 06:52:38 +00001080 switch (Mode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001081 default: llvm_unreachable("Unknown addressing sub-mode!");
Evan Cheng10bf7342009-09-09 23:55:03 +00001082 case ARM_AM::da: break;
Evan Cheng97f48c32008-11-06 22:15:19 +00001083 case ARM_AM::db: Binary |= 0x1 << ARMII::P_BitShift; break;
1084 case ARM_AM::ia: Binary |= 0x1 << ARMII::U_BitShift; break;
1085 case ARM_AM::ib: Binary |= 0x3 << ARMII::U_BitShift; break;
Evan Cheng7602e112008-09-02 06:52:38 +00001086 }
1087
Evan Chengcd8e66a2008-11-11 21:48:44 +00001088 return Binary;
1089}
1090
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001091void ARMCodeEmitter::emitLoadStoreMultipleInstruction(const MachineInstr &MI) {
1092 const TargetInstrDesc &TID = MI.getDesc();
1093 bool IsUpdating = (TID.TSFlags & ARMII::IndexModeMask) != 0;
1094
Evan Chengcd8e66a2008-11-11 21:48:44 +00001095 // Part of binary is determined by TableGn.
1096 unsigned Binary = getBinaryCodeForInstr(MI);
1097
1098 // Set the conditional execution predicate
1099 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1100
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001101 // Skip operand 0 of an instruction with base register update.
1102 unsigned OpIdx = 0;
1103 if (IsUpdating)
1104 ++OpIdx;
1105
Evan Chengcd8e66a2008-11-11 21:48:44 +00001106 // Set base address operand
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001107 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001108
1109 // Set addressing mode by modifying bits U(23) and P(24)
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001110 const MachineOperand &MO = MI.getOperand(OpIdx++);
Evan Chengcd8e66a2008-11-11 21:48:44 +00001111 Binary |= getAddrModeUPBits(ARM_AM::getAM4SubMode(MO.getImm()));
1112
Evan Cheng7602e112008-09-02 06:52:38 +00001113 // Set bit W(21)
Bob Wilsonab346052010-03-16 17:46:45 +00001114 if (IsUpdating)
Evan Cheng97f48c32008-11-06 22:15:19 +00001115 Binary |= 0x1 << ARMII::W_BitShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001116
1117 // Set registers
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001118 for (unsigned i = OpIdx+2, e = MI.getNumOperands(); i != e; ++i) {
Evan Cheng7602e112008-09-02 06:52:38 +00001119 const MachineOperand &MO = MI.getOperand(i);
Evan Chengcd8e66a2008-11-11 21:48:44 +00001120 if (!MO.isReg() || MO.isImplicit())
1121 break;
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001122 unsigned RegNum = getARMRegisterNumbering(MO.getReg());
Evan Cheng7602e112008-09-02 06:52:38 +00001123 assert(TargetRegisterInfo::isPhysicalRegister(MO.getReg()) &&
1124 RegNum < 16);
1125 Binary |= 0x1 << RegNum;
1126 }
1127
Evan Cheng83b5cf02008-11-05 23:22:34 +00001128 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +00001129}
1130
Chris Lattner33fabd72010-02-02 21:48:51 +00001131void ARMCodeEmitter::emitMulFrmInstruction(const MachineInstr &MI) {
Evan Chengedda31c2008-11-05 18:35:52 +00001132 const TargetInstrDesc &TID = MI.getDesc();
1133
1134 // Part of binary is determined by TableGn.
1135 unsigned Binary = getBinaryCodeForInstr(MI);
1136
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001137 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001138 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001139
1140 // Encode S bit if MI modifies CPSR.
1141 Binary |= getAddrModeSBit(MI, TID);
1142
1143 // 32x32->64bit operations have two destination registers. The number
1144 // of register definitions will tell us if that's what we're dealing with.
Evan Cheng97f48c32008-11-06 22:15:19 +00001145 unsigned OpIdx = 0;
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001146 if (TID.getNumDefs() == 2)
1147 Binary |= getMachineOpValue (MI, OpIdx++) << ARMII::RegRdLoShift;
1148
1149 // Encode Rd
1150 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdHiShift;
1151
1152 // Encode Rm
1153 Binary |= getMachineOpValue(MI, OpIdx++);
1154
1155 // Encode Rs
1156 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRsShift;
1157
Evan Chengfbc9d412008-11-06 01:21:28 +00001158 // Many multiple instructions (e.g. MLA) have three src operands. Encode
1159 // it as Rn (for multiply, that's in the same offset as RdLo.
Evan Cheng97f48c32008-11-06 22:15:19 +00001160 if (TID.getNumOperands() > OpIdx &&
1161 !TID.OpInfo[OpIdx].isPredicate() &&
1162 !TID.OpInfo[OpIdx].isOptionalDef())
1163 Binary |= getMachineOpValue(MI, OpIdx) << ARMII::RegRdLoShift;
1164
1165 emitWordLE(Binary);
1166}
1167
Chris Lattner33fabd72010-02-02 21:48:51 +00001168void ARMCodeEmitter::emitExtendInstruction(const MachineInstr &MI) {
Evan Cheng97f48c32008-11-06 22:15:19 +00001169 const TargetInstrDesc &TID = MI.getDesc();
1170
1171 // Part of binary is determined by TableGn.
1172 unsigned Binary = getBinaryCodeForInstr(MI);
1173
1174 // Set the conditional execution predicate
1175 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1176
1177 unsigned OpIdx = 0;
1178
1179 // Encode Rd
1180 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
1181
1182 const MachineOperand &MO1 = MI.getOperand(OpIdx++);
1183 const MachineOperand &MO2 = MI.getOperand(OpIdx);
1184 if (MO2.isReg()) {
1185 // Two register operand form.
1186 // Encode Rn.
1187 Binary |= getMachineOpValue(MI, MO1) << ARMII::RegRnShift;
1188
1189 // Encode Rm.
1190 Binary |= getMachineOpValue(MI, MO2);
1191 ++OpIdx;
1192 } else {
1193 Binary |= getMachineOpValue(MI, MO1);
1194 }
1195
1196 // Encode rot imm (0, 8, 16, or 24) if it has a rotate immediate operand.
1197 if (MI.getOperand(OpIdx).isImm() &&
1198 !TID.OpInfo[OpIdx].isPredicate() &&
1199 !TID.OpInfo[OpIdx].isOptionalDef())
1200 Binary |= (getMachineOpValue(MI, OpIdx) / 8) << ARMII::ExtRotImmShift;
Evan Chengfbc9d412008-11-06 01:21:28 +00001201
Evan Cheng83b5cf02008-11-05 23:22:34 +00001202 emitWordLE(Binary);
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001203}
1204
Chris Lattner33fabd72010-02-02 21:48:51 +00001205void ARMCodeEmitter::emitMiscArithInstruction(const MachineInstr &MI) {
Evan Cheng8b59db32008-11-07 01:41:35 +00001206 const TargetInstrDesc &TID = MI.getDesc();
1207
1208 // Part of binary is determined by TableGn.
1209 unsigned Binary = getBinaryCodeForInstr(MI);
1210
1211 // Set the conditional execution predicate
1212 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1213
1214 unsigned OpIdx = 0;
1215
1216 // Encode Rd
1217 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
1218
1219 const MachineOperand &MO = MI.getOperand(OpIdx++);
1220 if (OpIdx == TID.getNumOperands() ||
1221 TID.OpInfo[OpIdx].isPredicate() ||
1222 TID.OpInfo[OpIdx].isOptionalDef()) {
1223 // Encode Rm and it's done.
1224 Binary |= getMachineOpValue(MI, MO);
1225 emitWordLE(Binary);
1226 return;
1227 }
1228
1229 // Encode Rn.
1230 Binary |= getMachineOpValue(MI, MO) << ARMII::RegRnShift;
1231
1232 // Encode Rm.
1233 Binary |= getMachineOpValue(MI, OpIdx++);
1234
1235 // Encode shift_imm.
1236 unsigned ShiftAmt = MI.getOperand(OpIdx).getImm();
Bob Wilsonf955f292010-08-17 17:23:19 +00001237 if (TID.Opcode == ARM::PKHTB) {
1238 assert(ShiftAmt != 0 && "PKHTB shift_imm is 0!");
1239 if (ShiftAmt == 32)
1240 ShiftAmt = 0;
1241 }
Evan Cheng8b59db32008-11-07 01:41:35 +00001242 assert(ShiftAmt < 32 && "shift_imm range is 0 to 31!");
1243 Binary |= ShiftAmt << ARMII::ShiftShift;
Jim Grosbach764ab522009-08-11 15:33:49 +00001244
Evan Cheng8b59db32008-11-07 01:41:35 +00001245 emitWordLE(Binary);
1246}
1247
Bob Wilson9a1c1892010-08-11 00:01:18 +00001248void ARMCodeEmitter::emitSaturateInstruction(const MachineInstr &MI) {
1249 const TargetInstrDesc &TID = MI.getDesc();
1250
1251 // Part of binary is determined by TableGen.
1252 unsigned Binary = getBinaryCodeForInstr(MI);
1253
1254 // Set the conditional execution predicate
1255 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1256
1257 // Encode Rd
1258 Binary |= getMachineOpValue(MI, 0) << ARMII::RegRdShift;
1259
1260 // Encode saturate bit position.
1261 unsigned Pos = MI.getOperand(1).getImm();
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001262 if (TID.Opcode == ARM::SSAT || TID.Opcode == ARM::SSAT16)
Bob Wilson9a1c1892010-08-11 00:01:18 +00001263 Pos -= 1;
1264 assert((Pos < 16 || (Pos < 32 &&
1265 TID.Opcode != ARM::SSAT16 &&
1266 TID.Opcode != ARM::USAT16)) &&
1267 "saturate bit position out of range");
1268 Binary |= Pos << 16;
1269
1270 // Encode Rm
1271 Binary |= getMachineOpValue(MI, 2);
1272
1273 // Encode shift_imm.
1274 if (TID.getNumOperands() == 4) {
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001275 unsigned ShiftOp = MI.getOperand(3).getImm();
1276 ARM_AM::ShiftOpc Opc = ARM_AM::getSORegShOp(ShiftOp);
1277 if (Opc == ARM_AM::asr)
1278 Binary |= (1 << 6);
Bob Wilson9a1c1892010-08-11 00:01:18 +00001279 unsigned ShiftAmt = MI.getOperand(3).getImm();
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001280 if (ShiftAmt == 32 && Opc == ARM_AM::asr)
Bob Wilson9a1c1892010-08-11 00:01:18 +00001281 ShiftAmt = 0;
1282 assert(ShiftAmt < 32 && "shift_imm range is 0 to 31!");
1283 Binary |= ShiftAmt << ARMII::ShiftShift;
1284 }
1285
1286 emitWordLE(Binary);
1287}
1288
Chris Lattner33fabd72010-02-02 21:48:51 +00001289void ARMCodeEmitter::emitBranchInstruction(const MachineInstr &MI) {
Evan Chengedda31c2008-11-05 18:35:52 +00001290 const TargetInstrDesc &TID = MI.getDesc();
1291
Torok Edwindac237e2009-07-08 20:53:28 +00001292 if (TID.Opcode == ARM::TPsoft) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001293 llvm_unreachable("ARM::TPsoft FIXME"); // FIXME
Torok Edwindac237e2009-07-08 20:53:28 +00001294 }
Evan Cheng12c3a532008-11-06 17:48:05 +00001295
Evan Cheng7602e112008-09-02 06:52:38 +00001296 // Part of binary is determined by TableGn.
1297 unsigned Binary = getBinaryCodeForInstr(MI);
1298
Evan Chengedda31c2008-11-05 18:35:52 +00001299 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001300 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Chengedda31c2008-11-05 18:35:52 +00001301
1302 // Set signed_immed_24 field
1303 Binary |= getMachineOpValue(MI, 0);
1304
Evan Cheng83b5cf02008-11-05 23:22:34 +00001305 emitWordLE(Binary);
Evan Chengedda31c2008-11-05 18:35:52 +00001306}
1307
Chris Lattner33fabd72010-02-02 21:48:51 +00001308void ARMCodeEmitter::emitInlineJumpTable(unsigned JTIndex) {
Evan Cheng4df60f52008-11-07 09:06:08 +00001309 // Remember the base address of the inline jump table.
Evan Cheng5788d1a2008-12-10 02:32:19 +00001310 uintptr_t JTBase = MCE.getCurrentPCValue();
Evan Cheng437c1732008-11-07 22:30:53 +00001311 JTI->addJumpTableBaseAddr(JTIndex, JTBase);
Chris Lattner893e1c92009-08-23 06:49:22 +00001312 DEBUG(errs() << " ** Jump Table #" << JTIndex << " @ " << (void*)JTBase
1313 << '\n');
Evan Cheng4df60f52008-11-07 09:06:08 +00001314
1315 // Now emit the jump table entries.
1316 const std::vector<MachineBasicBlock*> &MBBs = (*MJTEs)[JTIndex].MBBs;
1317 for (unsigned i = 0, e = MBBs.size(); i != e; ++i) {
1318 if (IsPIC)
1319 // DestBB address - JT base.
Evan Cheng437c1732008-11-07 22:30:53 +00001320 emitMachineBasicBlock(MBBs[i], ARM::reloc_arm_pic_jt, JTBase);
Evan Cheng4df60f52008-11-07 09:06:08 +00001321 else
1322 // Absolute DestBB address.
1323 emitMachineBasicBlock(MBBs[i], ARM::reloc_arm_absolute);
1324 emitWordLE(0);
1325 }
1326}
1327
Chris Lattner33fabd72010-02-02 21:48:51 +00001328void ARMCodeEmitter::emitMiscBranchInstruction(const MachineInstr &MI) {
Evan Chengedda31c2008-11-05 18:35:52 +00001329 const TargetInstrDesc &TID = MI.getDesc();
Evan Chengedda31c2008-11-05 18:35:52 +00001330
Evan Cheng437c1732008-11-07 22:30:53 +00001331 // Handle jump tables.
Evan Cheng90daf4d2009-07-25 00:13:11 +00001332 if (TID.Opcode == ARM::BR_JTr || TID.Opcode == ARM::BR_JTadd) {
Evan Cheng437c1732008-11-07 22:30:53 +00001333 // First emit a ldr pc, [] instruction.
1334 emitDataProcessingInstruction(MI, ARM::PC);
1335
1336 // Then emit the inline jump table.
Evan Chengc9a41532009-07-08 00:05:05 +00001337 unsigned JTIndex =
Evan Cheng90daf4d2009-07-25 00:13:11 +00001338 (TID.Opcode == ARM::BR_JTr)
Evan Cheng437c1732008-11-07 22:30:53 +00001339 ? MI.getOperand(1).getIndex() : MI.getOperand(2).getIndex();
1340 emitInlineJumpTable(JTIndex);
1341 return;
Evan Cheng90daf4d2009-07-25 00:13:11 +00001342 } else if (TID.Opcode == ARM::BR_JTm) {
Evan Cheng4df60f52008-11-07 09:06:08 +00001343 // First emit a ldr pc, [] instruction.
1344 emitLoadStoreInstruction(MI, ARM::PC);
1345
1346 // Then emit the inline jump table.
Evan Cheng437c1732008-11-07 22:30:53 +00001347 emitInlineJumpTable(MI.getOperand(3).getIndex());
Evan Cheng4df60f52008-11-07 09:06:08 +00001348 return;
1349 }
1350
Evan Chengedda31c2008-11-05 18:35:52 +00001351 // Part of binary is determined by TableGn.
1352 unsigned Binary = getBinaryCodeForInstr(MI);
1353
1354 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001355 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Chengedda31c2008-11-05 18:35:52 +00001356
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001357 if (TID.Opcode == ARM::BX_RET || TID.Opcode == ARM::MOVPCLR)
Evan Chengedda31c2008-11-05 18:35:52 +00001358 // The return register is LR.
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001359 Binary |= getARMRegisterNumbering(ARM::LR);
Jim Grosbach764ab522009-08-11 15:33:49 +00001360 else
Evan Chengedda31c2008-11-05 18:35:52 +00001361 // otherwise, set the return register
1362 Binary |= getMachineOpValue(MI, 0);
1363
Evan Cheng83b5cf02008-11-05 23:22:34 +00001364 emitWordLE(Binary);
Evan Cheng148b6a42007-07-05 21:15:40 +00001365}
Evan Cheng7602e112008-09-02 06:52:38 +00001366
Evan Cheng80a11982008-11-12 06:41:41 +00001367static unsigned encodeVFPRd(const MachineInstr &MI, unsigned OpIdx) {
Evan Chengd06d48d2008-11-12 02:19:38 +00001368 unsigned RegD = MI.getOperand(OpIdx).getReg();
Evan Cheng80a11982008-11-12 06:41:41 +00001369 unsigned Binary = 0;
Jim Grosbach7e2c04f2010-09-15 19:44:57 +00001370 bool isSPVFP = ARM::SPRRegisterClass->contains(RegD);
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001371 RegD = getARMRegisterNumbering(RegD);
Evan Chengd06d48d2008-11-12 02:19:38 +00001372 if (!isSPVFP)
1373 Binary |= RegD << ARMII::RegRdShift;
1374 else {
1375 Binary |= ((RegD & 0x1E) >> 1) << ARMII::RegRdShift;
1376 Binary |= (RegD & 0x01) << ARMII::D_BitShift;
1377 }
Evan Cheng80a11982008-11-12 06:41:41 +00001378 return Binary;
1379}
Evan Cheng78be83d2008-11-11 19:40:26 +00001380
Evan Cheng80a11982008-11-12 06:41:41 +00001381static unsigned encodeVFPRn(const MachineInstr &MI, unsigned OpIdx) {
Evan Chengd06d48d2008-11-12 02:19:38 +00001382 unsigned RegN = MI.getOperand(OpIdx).getReg();
Evan Cheng80a11982008-11-12 06:41:41 +00001383 unsigned Binary = 0;
Jim Grosbach7e2c04f2010-09-15 19:44:57 +00001384 bool isSPVFP = ARM::SPRRegisterClass->contains(RegN);
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001385 RegN = getARMRegisterNumbering(RegN);
Evan Chengd06d48d2008-11-12 02:19:38 +00001386 if (!isSPVFP)
1387 Binary |= RegN << ARMII::RegRnShift;
1388 else {
1389 Binary |= ((RegN & 0x1E) >> 1) << ARMII::RegRnShift;
1390 Binary |= (RegN & 0x01) << ARMII::N_BitShift;
1391 }
Evan Cheng80a11982008-11-12 06:41:41 +00001392 return Binary;
1393}
Evan Chengd06d48d2008-11-12 02:19:38 +00001394
Evan Cheng80a11982008-11-12 06:41:41 +00001395static unsigned encodeVFPRm(const MachineInstr &MI, unsigned OpIdx) {
1396 unsigned RegM = MI.getOperand(OpIdx).getReg();
1397 unsigned Binary = 0;
Jim Grosbach7e2c04f2010-09-15 19:44:57 +00001398 bool isSPVFP = ARM::SPRRegisterClass->contains(RegM);
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001399 RegM = getARMRegisterNumbering(RegM);
Evan Cheng80a11982008-11-12 06:41:41 +00001400 if (!isSPVFP)
1401 Binary |= RegM;
1402 else {
1403 Binary |= ((RegM & 0x1E) >> 1);
1404 Binary |= (RegM & 0x01) << ARMII::M_BitShift;
Evan Cheng78be83d2008-11-11 19:40:26 +00001405 }
Evan Cheng80a11982008-11-12 06:41:41 +00001406 return Binary;
1407}
1408
Chris Lattner33fabd72010-02-02 21:48:51 +00001409void ARMCodeEmitter::emitVFPArithInstruction(const MachineInstr &MI) {
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001410 const TargetInstrDesc &TID = MI.getDesc();
1411
1412 // Part of binary is determined by TableGn.
1413 unsigned Binary = getBinaryCodeForInstr(MI);
1414
1415 // Set the conditional execution predicate
1416 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1417
1418 unsigned OpIdx = 0;
1419 assert((Binary & ARMII::D_BitShift) == 0 &&
1420 (Binary & ARMII::N_BitShift) == 0 &&
1421 (Binary & ARMII::M_BitShift) == 0 && "VFP encoding bug!");
1422
1423 // Encode Dd / Sd.
1424 Binary |= encodeVFPRd(MI, OpIdx++);
1425
1426 // If this is a two-address operand, skip it, e.g. FMACD.
1427 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1428 ++OpIdx;
1429
1430 // Encode Dn / Sn.
1431 if ((TID.TSFlags & ARMII::FormMask) == ARMII::VFPBinaryFrm)
Evan Cheng3f4924e2008-11-12 08:14:21 +00001432 Binary |= encodeVFPRn(MI, OpIdx++);
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001433
1434 if (OpIdx == TID.getNumOperands() ||
1435 TID.OpInfo[OpIdx].isPredicate() ||
1436 TID.OpInfo[OpIdx].isOptionalDef()) {
1437 // FCMPEZD etc. has only one operand.
1438 emitWordLE(Binary);
1439 return;
1440 }
1441
1442 // Encode Dm / Sm.
1443 Binary |= encodeVFPRm(MI, OpIdx);
Jim Grosbach764ab522009-08-11 15:33:49 +00001444
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001445 emitWordLE(Binary);
1446}
1447
Bob Wilson87949d42010-03-17 21:16:45 +00001448void ARMCodeEmitter::emitVFPConversionInstruction(const MachineInstr &MI) {
Evan Cheng80a11982008-11-12 06:41:41 +00001449 const TargetInstrDesc &TID = MI.getDesc();
1450 unsigned Form = TID.TSFlags & ARMII::FormMask;
1451
1452 // Part of binary is determined by TableGn.
1453 unsigned Binary = getBinaryCodeForInstr(MI);
1454
1455 // Set the conditional execution predicate
1456 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1457
1458 switch (Form) {
1459 default: break;
1460 case ARMII::VFPConv1Frm:
1461 case ARMII::VFPConv2Frm:
1462 case ARMII::VFPConv3Frm:
1463 // Encode Dd / Sd.
1464 Binary |= encodeVFPRd(MI, 0);
1465 break;
1466 case ARMII::VFPConv4Frm:
1467 // Encode Dn / Sn.
1468 Binary |= encodeVFPRn(MI, 0);
1469 break;
1470 case ARMII::VFPConv5Frm:
1471 // Encode Dm / Sm.
1472 Binary |= encodeVFPRm(MI, 0);
1473 break;
1474 }
1475
1476 switch (Form) {
1477 default: break;
1478 case ARMII::VFPConv1Frm:
1479 // Encode Dm / Sm.
1480 Binary |= encodeVFPRm(MI, 1);
Evan Cheng67fd91f2008-11-13 07:46:59 +00001481 break;
Evan Cheng80a11982008-11-12 06:41:41 +00001482 case ARMII::VFPConv2Frm:
1483 case ARMII::VFPConv3Frm:
1484 // Encode Dn / Sn.
1485 Binary |= encodeVFPRn(MI, 1);
1486 break;
1487 case ARMII::VFPConv4Frm:
1488 case ARMII::VFPConv5Frm:
1489 // Encode Dd / Sd.
1490 Binary |= encodeVFPRd(MI, 1);
1491 break;
1492 }
1493
1494 if (Form == ARMII::VFPConv5Frm)
1495 // Encode Dn / Sn.
1496 Binary |= encodeVFPRn(MI, 2);
1497 else if (Form == ARMII::VFPConv3Frm)
1498 // Encode Dm / Sm.
1499 Binary |= encodeVFPRm(MI, 2);
Evan Cheng78be83d2008-11-11 19:40:26 +00001500
1501 emitWordLE(Binary);
1502}
1503
Chris Lattner33fabd72010-02-02 21:48:51 +00001504void ARMCodeEmitter::emitVFPLoadStoreInstruction(const MachineInstr &MI) {
Evan Chengcd8e66a2008-11-11 21:48:44 +00001505 // Part of binary is determined by TableGn.
1506 unsigned Binary = getBinaryCodeForInstr(MI);
1507
1508 // Set the conditional execution predicate
1509 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1510
1511 unsigned OpIdx = 0;
1512
1513 // Encode Dd / Sd.
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001514 Binary |= encodeVFPRd(MI, OpIdx++);
Evan Chengcd8e66a2008-11-11 21:48:44 +00001515
1516 // Encode address base.
1517 const MachineOperand &Base = MI.getOperand(OpIdx++);
1518 Binary |= getMachineOpValue(MI, Base) << ARMII::RegRnShift;
1519
1520 // If there is a non-zero immediate offset, encode it.
1521 if (Base.isReg()) {
1522 const MachineOperand &Offset = MI.getOperand(OpIdx);
1523 if (unsigned ImmOffs = ARM_AM::getAM5Offset(Offset.getImm())) {
1524 if (ARM_AM::getAM5Op(Offset.getImm()) == ARM_AM::add)
1525 Binary |= 1 << ARMII::U_BitShift;
Evan Cheng607f1b42008-11-12 08:21:12 +00001526 Binary |= ImmOffs;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001527 emitWordLE(Binary);
1528 return;
1529 }
1530 }
1531
1532 // If immediate offset is omitted, default to +0.
1533 Binary |= 1 << ARMII::U_BitShift;
1534
1535 emitWordLE(Binary);
1536}
1537
Bob Wilson87949d42010-03-17 21:16:45 +00001538void
1539ARMCodeEmitter::emitVFPLoadStoreMultipleInstruction(const MachineInstr &MI) {
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001540 const TargetInstrDesc &TID = MI.getDesc();
1541 bool IsUpdating = (TID.TSFlags & ARMII::IndexModeMask) != 0;
1542
Evan Chengcd8e66a2008-11-11 21:48:44 +00001543 // Part of binary is determined by TableGn.
1544 unsigned Binary = getBinaryCodeForInstr(MI);
1545
1546 // Set the conditional execution predicate
1547 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1548
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001549 // Skip operand 0 of an instruction with base register update.
1550 unsigned OpIdx = 0;
1551 if (IsUpdating)
1552 ++OpIdx;
1553
Evan Chengcd8e66a2008-11-11 21:48:44 +00001554 // Set base address operand
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001555 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001556
1557 // Set addressing mode by modifying bits U(23) and P(24)
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001558 const MachineOperand &MO = MI.getOperand(OpIdx++);
Bob Wilsond4bfd542010-08-27 23:18:17 +00001559 Binary |= getAddrModeUPBits(ARM_AM::getAM4SubMode(MO.getImm()));
Evan Chengcd8e66a2008-11-11 21:48:44 +00001560
1561 // Set bit W(21)
Bob Wilson2d357f62010-03-16 18:38:09 +00001562 if (IsUpdating)
Evan Chengcd8e66a2008-11-11 21:48:44 +00001563 Binary |= 0x1 << ARMII::W_BitShift;
1564
1565 // First register is encoded in Dd.
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001566 Binary |= encodeVFPRd(MI, OpIdx+2);
Evan Chengcd8e66a2008-11-11 21:48:44 +00001567
Bob Wilsond4bfd542010-08-27 23:18:17 +00001568 // Count the number of registers.
Evan Chengcd8e66a2008-11-11 21:48:44 +00001569 unsigned NumRegs = 1;
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001570 for (unsigned i = OpIdx+3, e = MI.getNumOperands(); i != e; ++i) {
Evan Chengcd8e66a2008-11-11 21:48:44 +00001571 const MachineOperand &MO = MI.getOperand(i);
1572 if (!MO.isReg() || MO.isImplicit())
1573 break;
1574 ++NumRegs;
1575 }
Shih-wei Liao5170b712010-05-26 00:02:28 +00001576 // Bit 8 will be set if <list> is consecutive 64-bit registers (e.g., D0)
1577 // Otherwise, it will be 0, in the case of 32-bit registers.
1578 if(Binary & 0x100)
1579 Binary |= NumRegs * 2;
1580 else
1581 Binary |= NumRegs;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001582
1583 emitWordLE(Binary);
1584}
1585
Chris Lattner33fabd72010-02-02 21:48:51 +00001586void ARMCodeEmitter::emitMiscInstruction(const MachineInstr &MI) {
Zonr Changf3c770a2010-05-25 10:23:52 +00001587 unsigned Opcode = MI.getDesc().Opcode;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001588 // Part of binary is determined by TableGn.
1589 unsigned Binary = getBinaryCodeForInstr(MI);
1590
1591 // Set the conditional execution predicate
1592 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1593
Zonr Changf3c770a2010-05-25 10:23:52 +00001594 switch(Opcode) {
1595 default:
1596 llvm_unreachable("ARMCodeEmitter::emitMiscInstruction");
1597
1598 case ARM::FMSTAT:
1599 // No further encoding needed.
1600 break;
1601
1602 case ARM::VMRS:
1603 case ARM::VMSR: {
1604 const MachineOperand &MO0 = MI.getOperand(0);
1605 // Encode Rt.
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001606 Binary |= getARMRegisterNumbering(MO0.getReg()) << ARMII::RegRdShift;
Zonr Changf3c770a2010-05-25 10:23:52 +00001607 break;
1608 }
1609
1610 case ARM::FCONSTD:
1611 case ARM::FCONSTS: {
1612 // Encode Dd / Sd.
1613 Binary |= encodeVFPRd(MI, 0);
1614
1615 // Encode imm., Table A7-18 VFP modified immediate constants
1616 const MachineOperand &MO1 = MI.getOperand(1);
1617 unsigned Imm = static_cast<unsigned>(MO1.getFPImm()->getValueAPF()
1618 .bitcastToAPInt().getHiBits(32).getLimitedValue());
1619 unsigned ModifiedImm;
1620
1621 if(Opcode == ARM::FCONSTS)
1622 ModifiedImm = (Imm & 0x80000000) >> 24 | // a
1623 (Imm & 0x03F80000) >> 19; // bcdefgh
1624 else // Opcode == ARM::FCONSTD
1625 ModifiedImm = (Imm & 0x80000000) >> 24 | // a
1626 (Imm & 0x007F0000) >> 16; // bcdefgh
1627
1628 // Insts{19-16} = abcd, Insts{3-0} = efgh
1629 Binary |= ((ModifiedImm & 0xF0) >> 4) << 16;
1630 Binary |= (ModifiedImm & 0xF);
1631 break;
1632 }
1633 }
1634
Evan Chengcd8e66a2008-11-11 21:48:44 +00001635 emitWordLE(Binary);
1636}
1637
Bob Wilson1a913ed2010-06-11 21:34:50 +00001638static unsigned encodeNEONRd(const MachineInstr &MI, unsigned OpIdx) {
1639 unsigned RegD = MI.getOperand(OpIdx).getReg();
1640 unsigned Binary = 0;
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001641 RegD = getARMRegisterNumbering(RegD);
Bob Wilson1a913ed2010-06-11 21:34:50 +00001642 Binary |= (RegD & 0xf) << ARMII::RegRdShift;
1643 Binary |= ((RegD >> 4) & 1) << ARMII::D_BitShift;
1644 return Binary;
1645}
1646
Bob Wilson5e7b6072010-06-25 22:40:46 +00001647static unsigned encodeNEONRn(const MachineInstr &MI, unsigned OpIdx) {
1648 unsigned RegN = MI.getOperand(OpIdx).getReg();
1649 unsigned Binary = 0;
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001650 RegN = getARMRegisterNumbering(RegN);
Bob Wilson5e7b6072010-06-25 22:40:46 +00001651 Binary |= (RegN & 0xf) << ARMII::RegRnShift;
1652 Binary |= ((RegN >> 4) & 1) << ARMII::N_BitShift;
1653 return Binary;
1654}
1655
Bob Wilson583a2a02010-06-25 21:17:19 +00001656static unsigned encodeNEONRm(const MachineInstr &MI, unsigned OpIdx) {
1657 unsigned RegM = MI.getOperand(OpIdx).getReg();
1658 unsigned Binary = 0;
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001659 RegM = getARMRegisterNumbering(RegM);
Bob Wilson583a2a02010-06-25 21:17:19 +00001660 Binary |= (RegM & 0xf);
1661 Binary |= ((RegM >> 4) & 1) << ARMII::M_BitShift;
1662 return Binary;
1663}
1664
Bob Wilsond896a972010-06-28 21:12:19 +00001665/// convertNEONDataProcToThumb - Convert the ARM mode encoding for a NEON
1666/// data-processing instruction to the corresponding Thumb encoding.
1667static unsigned convertNEONDataProcToThumb(unsigned Binary) {
1668 assert((Binary & 0xfe000000) == 0xf2000000 &&
1669 "not an ARM NEON data-processing instruction");
1670 unsigned UBit = (Binary >> 24) & 1;
1671 return 0xef000000 | (UBit << 28) | (Binary & 0xffffff);
1672}
1673
Bob Wilsond5a563d2010-06-29 17:34:07 +00001674void ARMCodeEmitter::emitNEONLaneInstruction(const MachineInstr &MI) {
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001675 unsigned Binary = getBinaryCodeForInstr(MI);
1676
Bob Wilsond5a563d2010-06-29 17:34:07 +00001677 unsigned RegTOpIdx, RegNOpIdx, LnOpIdx;
1678 const TargetInstrDesc &TID = MI.getDesc();
1679 if ((TID.TSFlags & ARMII::FormMask) == ARMII::NGetLnFrm) {
1680 RegTOpIdx = 0;
1681 RegNOpIdx = 1;
1682 LnOpIdx = 2;
1683 } else { // ARMII::NSetLnFrm
1684 RegTOpIdx = 2;
1685 RegNOpIdx = 0;
1686 LnOpIdx = 3;
1687 }
1688
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001689 // Set the conditional execution predicate
Bob Wilson5cdede42010-06-29 00:26:13 +00001690 Binary |= (IsThumb ? ARMCC::AL : II->getPredicate(&MI)) << ARMII::CondShift;
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001691
Bob Wilsond5a563d2010-06-29 17:34:07 +00001692 unsigned RegT = MI.getOperand(RegTOpIdx).getReg();
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001693 RegT = getARMRegisterNumbering(RegT);
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001694 Binary |= (RegT << ARMII::RegRdShift);
Bob Wilsond5a563d2010-06-29 17:34:07 +00001695 Binary |= encodeNEONRn(MI, RegNOpIdx);
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001696
1697 unsigned LaneShift;
1698 if ((Binary & (1 << 22)) != 0)
1699 LaneShift = 0; // 8-bit elements
1700 else if ((Binary & (1 << 5)) != 0)
1701 LaneShift = 1; // 16-bit elements
1702 else
1703 LaneShift = 2; // 32-bit elements
1704
Bob Wilsond5a563d2010-06-29 17:34:07 +00001705 unsigned Lane = MI.getOperand(LnOpIdx).getImm() << LaneShift;
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001706 unsigned Opc1 = Lane >> 2;
1707 unsigned Opc2 = Lane & 3;
1708 assert((Opc1 & 3) == 0 && "out-of-range lane number operand");
1709 Binary |= (Opc1 << 21);
1710 Binary |= (Opc2 << 5);
1711
1712 emitWordLE(Binary);
1713}
1714
Bob Wilson21773e72010-06-29 20:13:29 +00001715void ARMCodeEmitter::emitNEONDupInstruction(const MachineInstr &MI) {
1716 unsigned Binary = getBinaryCodeForInstr(MI);
1717
1718 // Set the conditional execution predicate
1719 Binary |= (IsThumb ? ARMCC::AL : II->getPredicate(&MI)) << ARMII::CondShift;
1720
1721 unsigned RegT = MI.getOperand(1).getReg();
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001722 RegT = getARMRegisterNumbering(RegT);
Bob Wilson21773e72010-06-29 20:13:29 +00001723 Binary |= (RegT << ARMII::RegRdShift);
1724 Binary |= encodeNEONRn(MI, 0);
1725 emitWordLE(Binary);
1726}
1727
Bob Wilson583a2a02010-06-25 21:17:19 +00001728void ARMCodeEmitter::emitNEON1RegModImmInstruction(const MachineInstr &MI) {
Bob Wilson1a913ed2010-06-11 21:34:50 +00001729 unsigned Binary = getBinaryCodeForInstr(MI);
1730 // Destination register is encoded in Dd.
1731 Binary |= encodeNEONRd(MI, 0);
1732 // Immediate fields: Op, Cmode, I, Imm3, Imm4
1733 unsigned Imm = MI.getOperand(1).getImm();
1734 unsigned Op = (Imm >> 12) & 1;
Bob Wilson1a913ed2010-06-11 21:34:50 +00001735 unsigned Cmode = (Imm >> 8) & 0xf;
Bob Wilson1a913ed2010-06-11 21:34:50 +00001736 unsigned I = (Imm >> 7) & 1;
Bob Wilson1a913ed2010-06-11 21:34:50 +00001737 unsigned Imm3 = (Imm >> 4) & 0x7;
Bob Wilson1a913ed2010-06-11 21:34:50 +00001738 unsigned Imm4 = Imm & 0xf;
Bob Wilson08baddb2010-06-28 21:16:30 +00001739 Binary |= (I << 24) | (Imm3 << 16) | (Cmode << 8) | (Op << 5) | Imm4;
Bob Wilson62d24a42010-06-28 22:23:17 +00001740 if (IsThumb)
Bob Wilsond896a972010-06-28 21:12:19 +00001741 Binary = convertNEONDataProcToThumb(Binary);
Bob Wilson1a913ed2010-06-11 21:34:50 +00001742 emitWordLE(Binary);
1743}
1744
Bob Wilson583a2a02010-06-25 21:17:19 +00001745void ARMCodeEmitter::emitNEON2RegInstruction(const MachineInstr &MI) {
Bob Wilson5e7b6072010-06-25 22:40:46 +00001746 const TargetInstrDesc &TID = MI.getDesc();
Bob Wilson583a2a02010-06-25 21:17:19 +00001747 unsigned Binary = getBinaryCodeForInstr(MI);
Bob Wilson5e7b6072010-06-25 22:40:46 +00001748 // Destination register is encoded in Dd; source register in Dm.
1749 unsigned OpIdx = 0;
1750 Binary |= encodeNEONRd(MI, OpIdx++);
1751 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1752 ++OpIdx;
1753 Binary |= encodeNEONRm(MI, OpIdx);
Bob Wilson62d24a42010-06-28 22:23:17 +00001754 if (IsThumb)
Bob Wilsond896a972010-06-28 21:12:19 +00001755 Binary = convertNEONDataProcToThumb(Binary);
Bob Wilson583a2a02010-06-25 21:17:19 +00001756 // FIXME: This does not handle VDUPfdf or VDUPfqf.
1757 emitWordLE(Binary);
1758}
1759
Bob Wilson5e7b6072010-06-25 22:40:46 +00001760void ARMCodeEmitter::emitNEON3RegInstruction(const MachineInstr &MI) {
1761 const TargetInstrDesc &TID = MI.getDesc();
1762 unsigned Binary = getBinaryCodeForInstr(MI);
1763 // Destination register is encoded in Dd; source registers in Dn and Dm.
1764 unsigned OpIdx = 0;
1765 Binary |= encodeNEONRd(MI, OpIdx++);
1766 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1767 ++OpIdx;
1768 Binary |= encodeNEONRn(MI, OpIdx++);
1769 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1770 ++OpIdx;
1771 Binary |= encodeNEONRm(MI, OpIdx);
Bob Wilson62d24a42010-06-28 22:23:17 +00001772 if (IsThumb)
Bob Wilsond896a972010-06-28 21:12:19 +00001773 Binary = convertNEONDataProcToThumb(Binary);
Bob Wilson5e7b6072010-06-25 22:40:46 +00001774 // FIXME: This does not handle VMOVDneon or VMOVQ.
1775 emitWordLE(Binary);
1776}
1777
Evan Cheng7602e112008-09-02 06:52:38 +00001778#include "ARMGenCodeEmitter.inc"