blob: 7b541631081493e66e886ab31944722faf4d30aa [file] [log] [blame]
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001//===-- X86ISelLowering.h - X86 DAG Lowering Interface ----------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#ifndef X86ISELLOWERING_H
16#define X86ISELLOWERING_H
17
Evan Cheng559806f2006-01-27 08:10:46 +000018#include "X86Subtarget.h"
Anton Korobeynikov2365f512007-07-14 14:06:15 +000019#include "X86RegisterInfo.h"
Gordon Henriksen86737662008-01-05 16:56:59 +000020#include "X86MachineFunctionInfo.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000021#include "llvm/Target/TargetLowering.h"
Evan Chengddc419c2010-01-26 19:04:47 +000022#include "llvm/Target/TargetOptions.h"
Ted Kremenekb388eb82008-09-03 02:54:11 +000023#include "llvm/CodeGen/FastISel.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000024#include "llvm/CodeGen/SelectionDAG.h"
Rafael Espindola1b5dcc32007-08-31 15:06:30 +000025#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000026
27namespace llvm {
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000028 namespace X86ISD {
Evan Chengd9558e02006-01-06 00:43:03 +000029 // X86 Specific DAG Nodes
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000030 enum NodeType {
31 // Start the numbering where the builtin ops leave off.
Dan Gohman0ba2bcf2008-09-23 18:42:32 +000032 FIRST_NUMBER = ISD::BUILTIN_OP_END,
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000033
Evan Cheng18efe262007-12-14 02:13:44 +000034 /// BSF - Bit scan forward.
35 /// BSR - Bit scan reverse.
36 BSF,
37 BSR,
38
Evan Chenge3413162006-01-09 18:33:28 +000039 /// SHLD, SHRD - Double shift instructions. These correspond to
40 /// X86::SHLDxx and X86::SHRDxx instructions.
41 SHLD,
42 SHRD,
43
Evan Chengef6ffb12006-01-31 03:14:29 +000044 /// FAND - Bitwise logical AND of floating point values. This corresponds
45 /// to X86::ANDPS or X86::ANDPD.
46 FAND,
47
Evan Cheng68c47cb2007-01-05 07:55:56 +000048 /// FOR - Bitwise logical OR of floating point values. This corresponds
49 /// to X86::ORPS or X86::ORPD.
50 FOR,
51
Evan Cheng223547a2006-01-31 22:28:30 +000052 /// FXOR - Bitwise logical XOR of floating point values. This corresponds
53 /// to X86::XORPS or X86::XORPD.
54 FXOR,
55
Evan Cheng73d6cf12007-01-05 21:37:56 +000056 /// FSRL - Bitwise logical right shift of floating point values. These
57 /// corresponds to X86::PSRLDQ.
Evan Cheng68c47cb2007-01-05 07:55:56 +000058 FSRL,
59
Dan Gohman98ca4f22009-08-05 01:29:28 +000060 /// CALL - These operations represent an abstract X86 call
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000061 /// instruction, which includes a bunch of information. In particular the
62 /// operands of these node are:
63 ///
64 /// #0 - The incoming token chain
65 /// #1 - The callee
66 /// #2 - The number of arg bytes the caller pushes on the stack.
67 /// #3 - The number of arg bytes the callee pops off the stack.
68 /// #4 - The value to pass in AL/AX/EAX (optional)
69 /// #5 - The value to pass in DL/DX/EDX (optional)
70 ///
71 /// The result values of these nodes are:
72 ///
73 /// #0 - The outgoing token chain
74 /// #1 - The first register result value (optional)
75 /// #2 - The second register result value (optional)
76 ///
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000077 CALL,
Dan Gohman98ca4f22009-08-05 01:29:28 +000078
Michael J. Spencer6e56b182010-10-20 23:40:27 +000079 /// RDTSC_DAG - This operation implements the lowering for
Andrew Lenharthb873ff32005-11-20 21:41:10 +000080 /// readcyclecounter
81 RDTSC_DAG,
Evan Cheng7df96d62005-12-17 01:21:05 +000082
83 /// X86 compare and logical compare instructions.
Evan Cheng7d6ff3a2007-09-17 17:42:53 +000084 CMP, COMI, UCOMI,
Evan Cheng7df96d62005-12-17 01:21:05 +000085
Dan Gohmanc7a37d42008-12-23 22:45:23 +000086 /// X86 bit-test instructions.
87 BT,
88
Chris Lattner5b856542010-12-20 00:59:46 +000089 /// X86 SetCC. Operand 0 is condition code, and operand 1 is the EFLAGS
90 /// operand, usually produced by a CMP instruction.
Evan Chengd5781fc2005-12-21 20:21:51 +000091 SETCC,
92
Evan Chengad9c0a32009-12-15 00:53:42 +000093 // Same as SETCC except it's materialized with a sbb and the value is all
94 // one's or all zero's.
Chris Lattnerc19d1c32010-12-19 22:08:31 +000095 SETCC_CARRY, // R = carry_bit ? ~0 : 0
Evan Chengad9c0a32009-12-15 00:53:42 +000096
Stuart Hastings865f0932011-06-03 23:53:54 +000097 /// X86 FP SETCC, implemented with CMP{cc}SS/CMP{cc}SD.
98 /// Operands are two FP values to compare; result is a mask of
99 /// 0s or 1s. Generally DTRT for C/C++ with NaNs.
100 FSETCCss, FSETCCsd,
101
Stuart Hastings4fd0dee2011-06-01 04:39:42 +0000102 /// X86 MOVMSK{pd|ps}, extracts sign bits of two or four FP values,
103 /// result in an integer GPR. Needs masking for scalar result.
104 FGETSIGNx86,
105
Chris Lattner2b9f4342009-03-12 06:46:02 +0000106 /// X86 conditional moves. Operand 0 and operand 1 are the two values
107 /// to select from. Operand 2 is the condition code, and operand 3 is the
108 /// flag operand produced by a CMP or TEST instruction. It also writes a
109 /// flag result.
Evan Cheng7df96d62005-12-17 01:21:05 +0000110 CMOV,
Evan Cheng898101c2005-12-19 23:12:38 +0000111
Dan Gohman2004eb62009-03-23 15:40:10 +0000112 /// X86 conditional branches. Operand 0 is the chain operand, operand 1
113 /// is the block to branch if condition is true, operand 2 is the
114 /// condition code, and operand 3 is the flag operand produced by a CMP
Evan Chengd5781fc2005-12-21 20:21:51 +0000115 /// or TEST instruction.
Evan Cheng898101c2005-12-19 23:12:38 +0000116 BRCOND,
Evan Chengb077b842005-12-21 02:39:21 +0000117
Dan Gohman2004eb62009-03-23 15:40:10 +0000118 /// Return with a flag operand. Operand 0 is the chain operand, operand
119 /// 1 is the number of bytes of stack to pop.
Evan Chengb077b842005-12-21 02:39:21 +0000120 RET_FLAG,
Evan Cheng67f92a72006-01-11 22:15:48 +0000121
122 /// REP_STOS - Repeat fill, corresponds to X86::REP_STOSx.
123 REP_STOS,
124
125 /// REP_MOVS - Repeat move, corresponds to X86::REP_MOVSx.
126 REP_MOVS,
Evan Cheng223547a2006-01-31 22:28:30 +0000127
Evan Cheng7ccced62006-02-18 00:15:05 +0000128 /// GlobalBaseReg - On Darwin, this node represents the result of the popl
129 /// at function entry, used for PIC code.
130 GlobalBaseReg,
Evan Chenga0ea0532006-02-23 02:43:52 +0000131
Bill Wendling056292f2008-09-16 21:48:12 +0000132 /// Wrapper - A wrapper node for TargetConstantPool,
133 /// TargetExternalSymbol, and TargetGlobalAddress.
Evan Cheng020d2e82006-02-23 20:41:18 +0000134 Wrapper,
Evan Cheng48090aa2006-03-21 23:01:21 +0000135
Evan Cheng0085a282006-11-30 21:55:46 +0000136 /// WrapperRIP - Special wrapper used under X86-64 PIC mode for RIP
137 /// relative displacements.
138 WrapperRIP,
139
Dale Johannesen0488fb62010-09-30 23:57:10 +0000140 /// MOVQ2DQ - Copies a 64-bit value from an MMX vector to the low word
141 /// of an XMM vector, with the high word zero filled.
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000142 MOVQ2DQ,
143
Dale Johannesen0488fb62010-09-30 23:57:10 +0000144 /// MOVDQ2Q - Copies a 64-bit value from the low word of an XMM vector
145 /// to an MMX vector. If you think this is too close to the previous
146 /// mnemonic, so do I; blame Intel.
147 MOVDQ2Q,
148
Nate Begeman14d12ca2008-02-11 04:19:36 +0000149 /// PEXTRB - Extract an 8-bit value from a vector and zero extend it to
150 /// i32, corresponds to X86::PEXTRB.
151 PEXTRB,
152
Evan Chengb067a1e2006-03-31 19:22:53 +0000153 /// PEXTRW - Extract a 16-bit value from a vector and zero extend it to
Evan Cheng653159f2006-03-31 21:55:24 +0000154 /// i32, corresponds to X86::PEXTRW.
Evan Chengb067a1e2006-03-31 19:22:53 +0000155 PEXTRW,
Evan Cheng653159f2006-03-31 21:55:24 +0000156
Nate Begeman14d12ca2008-02-11 04:19:36 +0000157 /// INSERTPS - Insert any element of a 4 x float vector into any element
158 /// of a destination 4 x floatvector.
159 INSERTPS,
160
161 /// PINSRB - Insert the lower 8-bits of a 32-bit value to a vector,
162 /// corresponds to X86::PINSRB.
163 PINSRB,
164
Evan Cheng653159f2006-03-31 21:55:24 +0000165 /// PINSRW - Insert the lower 16-bits of a 32-bit value to a vector,
166 /// corresponds to X86::PINSRW.
Chris Lattner8f2b4cc2010-02-23 02:07:48 +0000167 PINSRW, MMX_PINSRW,
Evan Cheng8ca29322006-11-10 21:43:37 +0000168
Nate Begemanb9a47b82009-02-23 08:49:38 +0000169 /// PSHUFB - Shuffle 16 8-bit values within a vector.
170 PSHUFB,
Owen Anderson95771af2011-02-25 21:41:48 +0000171
Nate Begemanb65c1752010-12-17 22:55:37 +0000172 /// PANDN - and with not'd value.
173 PANDN,
Owen Anderson95771af2011-02-25 21:41:48 +0000174
Nate Begemanb65c1752010-12-17 22:55:37 +0000175 /// PSIGNB/W/D - Copy integer sign.
Owen Anderson95771af2011-02-25 21:41:48 +0000176 PSIGNB, PSIGNW, PSIGND,
177
Nate Begeman672fb622010-12-20 22:04:24 +0000178 /// PBLENDVB - Variable blend
179 PBLENDVB,
Owen Anderson95771af2011-02-25 21:41:48 +0000180
Evan Cheng8ca29322006-11-10 21:43:37 +0000181 /// FMAX, FMIN - Floating point max and min.
182 ///
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +0000183 FMAX, FMIN,
Dan Gohman20382522007-07-10 00:05:58 +0000184
185 /// FRSQRT, FRCP - Floating point reciprocal-sqrt and reciprocal
186 /// approximation. Note that these typically require refinement
187 /// in order to obtain suitable precision.
188 FRSQRT, FRCP,
189
Rafael Espindola094fad32009-04-08 21:14:34 +0000190 // TLSADDR - Thread Local Storage.
191 TLSADDR,
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000192
Eric Christopher30ef0e52010-06-03 04:07:48 +0000193 // TLSCALL - Thread Local Storage. When calling to an OS provided
194 // thunk at the address from an earlier relocation.
195 TLSCALL,
Rafael Espindola094fad32009-04-08 21:14:34 +0000196
Evan Cheng7e2ff772008-05-08 00:57:18 +0000197 // EH_RETURN - Exception Handling helpers.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000198 EH_RETURN,
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000199
Arnold Schwaighofer4fe30732008-03-19 16:39:45 +0000200 /// TC_RETURN - Tail call return.
201 /// operand #0 chain
202 /// operand #1 callee (register or absolute)
203 /// operand #2 stack adjustment
204 /// operand #3 optional in flag
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +0000205 TC_RETURN,
206
Evan Chengd880b972008-05-09 21:53:03 +0000207 // VZEXT_MOVL - Vector move low and zero extend.
208 VZEXT_MOVL,
209
Evan Chengf26ffe92008-05-29 08:22:04 +0000210 // VSHL, VSRL - Vector logical left / right shift.
Nate Begeman30a0de92008-07-17 16:51:19 +0000211 VSHL, VSRL,
Nate Begeman9008ca62009-04-27 18:41:29 +0000212
213 // CMPPD, CMPPS - Vector double/float comparison.
Nate Begeman30a0de92008-07-17 16:51:19 +0000214 // CMPPD, CMPPS - Vector double/float comparison.
215 CMPPD, CMPPS,
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000216
Nate Begeman30a0de92008-07-17 16:51:19 +0000217 // PCMP* - Vector integer comparisons.
218 PCMPEQB, PCMPEQW, PCMPEQD, PCMPEQQ,
Bill Wendlingab55ebd2008-12-12 00:56:36 +0000219 PCMPGTB, PCMPGTW, PCMPGTD, PCMPGTQ,
220
Chris Lattnerb20e0b12010-12-05 07:30:36 +0000221 // ADD, SUB, SMUL, etc. - Arithmetic operations with FLAGS results.
Chris Lattner5b856542010-12-20 00:59:46 +0000222 ADD, SUB, ADC, SBB, SMUL,
Dan Gohmane220c4b2009-09-18 19:59:53 +0000223 INC, DEC, OR, XOR, AND,
Owen Anderson95771af2011-02-25 21:41:48 +0000224
Chris Lattnerb20e0b12010-12-05 07:30:36 +0000225 UMUL, // LOW, HI, FLAGS = umul LHS, RHS
Evan Cheng73f24c92009-03-30 21:36:47 +0000226
227 // MUL_IMM - X86 specific multiply by immediate.
Eric Christopher71c67532009-07-29 00:28:05 +0000228 MUL_IMM,
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000229
Eric Christopher71c67532009-07-29 00:28:05 +0000230 // PTEST - Vector bitwise comparisons
Dan Gohmand6708ea2009-08-15 01:38:56 +0000231 PTEST,
232
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +0000233 // TESTP - Vector packed fp sign bitwise comparisons
234 TESTP,
235
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +0000236 // Several flavors of instructions with vector shuffle behaviors.
237 PALIGN,
238 PSHUFD,
239 PSHUFHW,
240 PSHUFLW,
241 PSHUFHW_LD,
242 PSHUFLW_LD,
243 SHUFPD,
244 SHUFPS,
245 MOVDDUP,
246 MOVSHDUP,
247 MOVSLDUP,
248 MOVSHDUP_LD,
249 MOVSLDUP_LD,
250 MOVLHPS,
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +0000251 MOVLHPD,
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +0000252 MOVHLPS,
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +0000253 MOVHLPD,
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +0000254 MOVLPS,
255 MOVLPD,
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +0000256 MOVSD,
257 MOVSS,
258 UNPCKLPS,
259 UNPCKLPD,
David Greenefbf05d32011-02-22 23:31:46 +0000260 VUNPCKLPS,
261 VUNPCKLPD,
262 VUNPCKLPSY,
263 VUNPCKLPDY,
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +0000264 UNPCKHPS,
265 UNPCKHPD,
266 PUNPCKLBW,
267 PUNPCKLWD,
268 PUNPCKLDQ,
269 PUNPCKLQDQ,
270 PUNPCKHBW,
271 PUNPCKHWD,
272 PUNPCKHDQ,
273 PUNPCKHQDQ,
274
Dan Gohmand6708ea2009-08-15 01:38:56 +0000275 // VASTART_SAVE_XMM_REGS - Save xmm argument registers to the stack,
276 // according to %al. An operator is needed so that this can be expanded
277 // with control flow.
Dan Gohmanc76909a2009-09-25 20:36:54 +0000278 VASTART_SAVE_XMM_REGS,
279
Michael J. Spencere9c253e2010-10-21 01:41:01 +0000280 // WIN_ALLOCA - Windows's _chkstk call to do stack probing.
281 WIN_ALLOCA,
Anton Korobeynikov043f3c22010-03-06 19:32:29 +0000282
Duncan Sands59d2dad2010-11-20 11:25:00 +0000283 // Memory barrier
284 MEMBARRIER,
285 MFENCE,
286 SFENCE,
287 LFENCE,
288
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000289 // ATOMADD64_DAG, ATOMSUB64_DAG, ATOMOR64_DAG, ATOMAND64_DAG,
290 // ATOMXOR64_DAG, ATOMNAND64_DAG, ATOMSWAP64_DAG -
Dan Gohmanc76909a2009-09-25 20:36:54 +0000291 // Atomic 64-bit binary operations.
292 ATOMADD64_DAG = ISD::FIRST_TARGET_MEMORY_OPCODE,
293 ATOMSUB64_DAG,
294 ATOMOR64_DAG,
295 ATOMXOR64_DAG,
296 ATOMAND64_DAG,
297 ATOMNAND64_DAG,
Eric Christopher9a9d2752010-07-22 02:48:34 +0000298 ATOMSWAP64_DAG,
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000299
Chris Lattner93c4a5b2010-09-21 23:59:42 +0000300 // LCMPXCHG_DAG, LCMPXCHG8_DAG - Compare and swap.
301 LCMPXCHG_DAG,
Chris Lattner88641552010-09-22 00:34:38 +0000302 LCMPXCHG8_DAG,
Anton Korobeynikov043f3c22010-03-06 19:32:29 +0000303
Chris Lattner88641552010-09-22 00:34:38 +0000304 // VZEXT_LOAD - Load, scalar_to_vector, and zero extend.
Chris Lattner07290932010-09-22 01:05:16 +0000305 VZEXT_LOAD,
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000306
Chris Lattner2156b792010-09-22 01:11:26 +0000307 // FNSTCW16m - Store FP control world into i16 memory.
308 FNSTCW16m,
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000309
Chris Lattner07290932010-09-22 01:05:16 +0000310 /// FP_TO_INT*_IN_MEM - This instruction implements FP_TO_SINT with the
311 /// integer destination in memory and a FP reg source. This corresponds
312 /// to the X86::FIST*m instructions and the rounding mode change stuff. It
313 /// has two inputs (token chain and address) and two outputs (int value
314 /// and token chain).
315 FP_TO_INT16_IN_MEM,
316 FP_TO_INT32_IN_MEM,
Chris Lattner492a43e2010-09-22 01:28:21 +0000317 FP_TO_INT64_IN_MEM,
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000318
Chris Lattner492a43e2010-09-22 01:28:21 +0000319 /// FILD, FILD_FLAG - This instruction implements SINT_TO_FP with the
320 /// integer source in memory and FP reg result. This corresponds to the
321 /// X86::FILD*m instructions. It has three inputs (token chain, address,
322 /// and source type) and two outputs (FP value and token chain). FILD_FLAG
323 /// also produces a flag).
324 FILD,
325 FILD_FLAG,
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000326
Chris Lattner492a43e2010-09-22 01:28:21 +0000327 /// FLD - This instruction implements an extending load to FP stack slots.
328 /// This corresponds to the X86::FLD32m / X86::FLD64m. It takes a chain
329 /// operand, ptr to load from, and a ValueType node indicating the type
330 /// to load to.
331 FLD,
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000332
Chris Lattner492a43e2010-09-22 01:28:21 +0000333 /// FST - This instruction implements a truncating store to FP stack
334 /// slots. This corresponds to the X86::FST32m / X86::FST64m. It takes a
335 /// chain operand, value to store, address, and a ValueType to store it
336 /// as.
Dan Gohman320afb82010-10-12 18:00:49 +0000337 FST,
338
339 /// VAARG_64 - This instruction grabs the address of the next argument
340 /// from a va_list. (reads and modifies the va_list in memory)
341 VAARG_64
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000342
Anton Korobeynikov043f3c22010-03-06 19:32:29 +0000343 // WARNING: Do not add anything in the end unless you want the node to
344 // have memop! In fact, starting from ATOMADD64_DAG all opcodes will be
345 // thought as target memory ops!
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000346 };
347 }
348
Evan Cheng0d9e9762008-01-29 19:34:22 +0000349 /// Define some predicates that are used for node matching.
350 namespace X86 {
351 /// isPSHUFDMask - Return true if the specified VECTOR_SHUFFLE operand
352 /// specifies a shuffle of elements that is suitable for input to PSHUFD.
Nate Begeman9008ca62009-04-27 18:41:29 +0000353 bool isPSHUFDMask(ShuffleVectorSDNode *N);
Evan Cheng0188ecb2006-03-22 18:59:22 +0000354
Evan Cheng0d9e9762008-01-29 19:34:22 +0000355 /// isPSHUFHWMask - Return true if the specified VECTOR_SHUFFLE operand
356 /// specifies a shuffle of elements that is suitable for input to PSHUFD.
Nate Begeman9008ca62009-04-27 18:41:29 +0000357 bool isPSHUFHWMask(ShuffleVectorSDNode *N);
Evan Cheng506d3df2006-03-29 23:07:14 +0000358
Evan Cheng0d9e9762008-01-29 19:34:22 +0000359 /// isPSHUFLWMask - Return true if the specified VECTOR_SHUFFLE operand
360 /// specifies a shuffle of elements that is suitable for input to PSHUFD.
Nate Begeman9008ca62009-04-27 18:41:29 +0000361 bool isPSHUFLWMask(ShuffleVectorSDNode *N);
Evan Cheng506d3df2006-03-29 23:07:14 +0000362
Evan Cheng0d9e9762008-01-29 19:34:22 +0000363 /// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
364 /// specifies a shuffle of elements that is suitable for input to SHUFP*.
Nate Begeman9008ca62009-04-27 18:41:29 +0000365 bool isSHUFPMask(ShuffleVectorSDNode *N);
Evan Cheng14aed5e2006-03-24 01:18:28 +0000366
Evan Cheng0d9e9762008-01-29 19:34:22 +0000367 /// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
368 /// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +0000369 bool isMOVHLPSMask(ShuffleVectorSDNode *N);
Evan Cheng2c0dbd02006-03-24 02:58:06 +0000370
Evan Cheng0d9e9762008-01-29 19:34:22 +0000371 /// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
372 /// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
373 /// <2, 3, 2, 3>
Nate Begeman9008ca62009-04-27 18:41:29 +0000374 bool isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N);
Evan Cheng6e56e2c2006-11-07 22:14:24 +0000375
Evan Cheng0d9e9762008-01-29 19:34:22 +0000376 /// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
Nate Begeman9008ca62009-04-27 18:41:29 +0000377 /// specifies a shuffle of elements that is suitable for MOVLP{S|D}.
378 bool isMOVLPMask(ShuffleVectorSDNode *N);
Evan Cheng5ced1d82006-04-06 23:23:56 +0000379
Evan Cheng0d9e9762008-01-29 19:34:22 +0000380 /// isMOVHPMask - Return true if the specified VECTOR_SHUFFLE operand
Nate Begeman9008ca62009-04-27 18:41:29 +0000381 /// specifies a shuffle of elements that is suitable for MOVHP{S|D}.
Evan Cheng0d9e9762008-01-29 19:34:22 +0000382 /// as well as MOVLHPS.
Nate Begeman0b10b912009-11-07 23:17:15 +0000383 bool isMOVLHPSMask(ShuffleVectorSDNode *N);
Evan Cheng5ced1d82006-04-06 23:23:56 +0000384
Evan Cheng0d9e9762008-01-29 19:34:22 +0000385 /// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
386 /// specifies a shuffle of elements that is suitable for input to UNPCKL.
Nate Begeman9008ca62009-04-27 18:41:29 +0000387 bool isUNPCKLMask(ShuffleVectorSDNode *N, bool V2IsSplat = false);
Evan Cheng0038e592006-03-28 00:39:58 +0000388
Evan Cheng0d9e9762008-01-29 19:34:22 +0000389 /// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
390 /// specifies a shuffle of elements that is suitable for input to UNPCKH.
Nate Begeman9008ca62009-04-27 18:41:29 +0000391 bool isUNPCKHMask(ShuffleVectorSDNode *N, bool V2IsSplat = false);
Evan Cheng4fcb9222006-03-28 02:43:26 +0000392
Evan Cheng0d9e9762008-01-29 19:34:22 +0000393 /// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
394 /// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
395 /// <0, 0, 1, 1>
Nate Begeman9008ca62009-04-27 18:41:29 +0000396 bool isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N);
Evan Cheng1d5a8cc2006-04-05 07:20:06 +0000397
Evan Cheng0d9e9762008-01-29 19:34:22 +0000398 /// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
399 /// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
400 /// <2, 2, 3, 3>
Nate Begeman9008ca62009-04-27 18:41:29 +0000401 bool isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N);
Bill Wendling2f9bb1a2007-04-24 21:16:55 +0000402
Evan Cheng0d9e9762008-01-29 19:34:22 +0000403 /// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
404 /// specifies a shuffle of elements that is suitable for input to MOVSS,
405 /// MOVSD, and MOVD, i.e. setting the lowest element.
Nate Begeman9008ca62009-04-27 18:41:29 +0000406 bool isMOVLMask(ShuffleVectorSDNode *N);
Evan Chengd6d1cbd2006-04-11 00:19:04 +0000407
Evan Cheng0d9e9762008-01-29 19:34:22 +0000408 /// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
409 /// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +0000410 bool isMOVSHDUPMask(ShuffleVectorSDNode *N);
Evan Chengd9539472006-04-14 21:59:03 +0000411
Evan Cheng0d9e9762008-01-29 19:34:22 +0000412 /// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
413 /// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +0000414 bool isMOVSLDUPMask(ShuffleVectorSDNode *N);
Evan Chengf686d9b2006-10-27 21:08:32 +0000415
Evan Cheng0b457f02008-09-25 20:50:48 +0000416 /// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
417 /// specifies a shuffle of elements that is suitable for input to MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +0000418 bool isMOVDDUPMask(ShuffleVectorSDNode *N);
Evan Cheng0b457f02008-09-25 20:50:48 +0000419
Nate Begemana09008b2009-10-19 02:17:23 +0000420 /// isPALIGNRMask - Return true if the specified VECTOR_SHUFFLE operand
421 /// specifies a shuffle of elements that is suitable for input to PALIGNR.
422 bool isPALIGNRMask(ShuffleVectorSDNode *N);
423
David Greenec38a03e2011-02-03 15:50:00 +0000424 /// isVEXTRACTF128Index - Return true if the specified
425 /// EXTRACT_SUBVECTOR operand specifies a vector extract that is
426 /// suitable for input to VEXTRACTF128.
427 bool isVEXTRACTF128Index(SDNode *N);
428
David Greeneccacdc12011-02-04 16:08:29 +0000429 /// isVINSERTF128Index - Return true if the specified
430 /// INSERT_SUBVECTOR operand specifies a subvector insert that is
431 /// suitable for input to VINSERTF128.
432 bool isVINSERTF128Index(SDNode *N);
433
Evan Cheng0d9e9762008-01-29 19:34:22 +0000434 /// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
435 /// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUF* and SHUFP*
436 /// instructions.
437 unsigned getShuffleSHUFImmediate(SDNode *N);
Evan Cheng506d3df2006-03-29 23:07:14 +0000438
Evan Cheng0d9e9762008-01-29 19:34:22 +0000439 /// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +0000440 /// the specified VECTOR_SHUFFLE mask with PSHUFHW instruction.
Evan Cheng0d9e9762008-01-29 19:34:22 +0000441 unsigned getShufflePSHUFHWImmediate(SDNode *N);
Evan Cheng506d3df2006-03-29 23:07:14 +0000442
Nate Begemana09008b2009-10-19 02:17:23 +0000443 /// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
444 /// the specified VECTOR_SHUFFLE mask with PSHUFLW instruction.
Evan Cheng0d9e9762008-01-29 19:34:22 +0000445 unsigned getShufflePSHUFLWImmediate(SDNode *N);
Evan Cheng37b73872009-07-30 08:33:02 +0000446
Nate Begemana09008b2009-10-19 02:17:23 +0000447 /// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
448 /// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
449 unsigned getShufflePALIGNRImmediate(SDNode *N);
450
David Greenec38a03e2011-02-03 15:50:00 +0000451 /// getExtractVEXTRACTF128Immediate - Return the appropriate
452 /// immediate to extract the specified EXTRACT_SUBVECTOR index
453 /// with VEXTRACTF128 instructions.
454 unsigned getExtractVEXTRACTF128Immediate(SDNode *N);
455
David Greeneccacdc12011-02-04 16:08:29 +0000456 /// getInsertVINSERTF128Immediate - Return the appropriate
457 /// immediate to insert at the specified INSERT_SUBVECTOR index
458 /// with VINSERTF128 instructions.
459 unsigned getInsertVINSERTF128Immediate(SDNode *N);
460
Evan Cheng37b73872009-07-30 08:33:02 +0000461 /// isZeroNode - Returns true if Elt is a constant zero or a floating point
462 /// constant +0.0.
463 bool isZeroNode(SDValue Elt);
Anton Korobeynikovb5e01722009-08-05 23:01:26 +0000464
465 /// isOffsetSuitableForCodeModel - Returns true of the given offset can be
466 /// fit into displacement field of the instruction.
467 bool isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
468 bool hasSymbolicDisplacement = true);
Evan Cheng0d9e9762008-01-29 19:34:22 +0000469 }
470
Chris Lattner91897772006-10-18 18:26:48 +0000471 //===--------------------------------------------------------------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000472 // X86TargetLowering - X86 Implementation of the TargetLowering interface
473 class X86TargetLowering : public TargetLowering {
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000474 public:
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +0000475 explicit X86TargetLowering(X86TargetMachine &TM);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000476
Chris Lattnerc64daab2010-01-26 05:02:42 +0000477 virtual unsigned getJumpTableEncoding() const;
Chris Lattner5e1df8d2010-01-25 23:38:14 +0000478
Owen Anderson95771af2011-02-25 21:41:48 +0000479 virtual MVT getShiftAmountTy(EVT LHSTy) const { return MVT::i8; }
480
Chris Lattnerc64daab2010-01-26 05:02:42 +0000481 virtual const MCExpr *
482 LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
483 const MachineBasicBlock *MBB, unsigned uid,
484 MCContext &Ctx) const;
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000485
Evan Chengcc415862007-11-09 01:32:10 +0000486 /// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
487 /// jumptable.
Chris Lattnerc64daab2010-01-26 05:02:42 +0000488 virtual SDValue getPICJumpTableRelocBase(SDValue Table,
489 SelectionDAG &DAG) const;
Chris Lattner589c6f62010-01-26 06:28:43 +0000490 virtual const MCExpr *
491 getPICJumpTableRelocBaseExpr(const MachineFunction *MF,
492 unsigned JTI, MCContext &Ctx) const;
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000493
Chris Lattner54e3efd2007-02-26 04:01:25 +0000494 /// getStackPtrReg - Return the stack pointer register we are using: either
495 /// ESP or RSP.
496 unsigned getStackPtrReg() const { return X86StackPtr; }
Evan Cheng29286502008-01-23 23:17:41 +0000497
498 /// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
499 /// function arguments in the caller parameter area. For X86, aggregates
500 /// that contains are placed at 16-byte boundaries while the rest are at
501 /// 4-byte boundaries.
502 virtual unsigned getByValTypeAlignment(const Type *Ty) const;
Evan Chengf0df0312008-05-15 08:39:06 +0000503
504 /// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengf28f8bc2010-04-02 19:36:14 +0000505 /// and store operations as a result of memset, memcpy, and memmove
506 /// lowering. If DstAlign is zero that means it's safe to destination
507 /// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
508 /// means there isn't a need to check it against alignment requirement,
509 /// probably because the source does not need to be loaded. If
510 /// 'NonScalarIntSafe' is true, that means it's safe to return a
511 /// non-scalar-integer type, e.g. empty string source, constant, or loaded
Evan Chengc3b0c342010-04-08 07:37:57 +0000512 /// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
513 /// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +0000514 /// It returns EVT::Other if the type should be determined using generic
515 /// target-independent logic.
Evan Chengf28f8bc2010-04-02 19:36:14 +0000516 virtual EVT
Evan Chengc3b0c342010-04-08 07:37:57 +0000517 getOptimalMemOpType(uint64_t Size, unsigned DstAlign, unsigned SrcAlign,
518 bool NonScalarIntSafe, bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +0000519 MachineFunction &MF) const;
Bill Wendlingaf566342009-08-15 21:21:19 +0000520
521 /// allowsUnalignedMemoryAccesses - Returns true if the target allows
522 /// unaligned memory accesses. of the specified type.
523 virtual bool allowsUnalignedMemoryAccesses(EVT VT) const {
524 return true;
525 }
Bill Wendling20c568f2009-06-30 22:38:32 +0000526
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000527 /// LowerOperation - Provide custom lowering hooks for some operations.
528 ///
Dan Gohmand858e902010-04-17 15:26:15 +0000529 virtual SDValue LowerOperation(SDValue Op, SelectionDAG &DAG) const;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000530
Duncan Sands1607f052008-12-01 11:39:25 +0000531 /// ReplaceNodeResults - Replace the results of node with an illegal result
532 /// type with new values built out of custom code.
Chris Lattner27a6c732007-11-24 07:07:01 +0000533 ///
Duncan Sands1607f052008-12-01 11:39:25 +0000534 virtual void ReplaceNodeResults(SDNode *N, SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +0000535 SelectionDAG &DAG) const;
Chris Lattner27a6c732007-11-24 07:07:01 +0000536
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000537
Dan Gohman475871a2008-07-27 21:46:04 +0000538 virtual SDValue PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Evan Cheng206ee9d2006-07-07 08:33:52 +0000539
Evan Chenge5b51ac2010-04-17 06:13:15 +0000540 /// isTypeDesirableForOp - Return true if the target has native support for
541 /// the specified value type and it is 'desirable' to use the type for the
542 /// given node type. e.g. On x86 i16 is legal, but undesirable since i16
543 /// instruction encodings are longer and some i16 instructions are slow.
544 virtual bool isTypeDesirableForOp(unsigned Opc, EVT VT) const;
545
546 /// isTypeDesirable - Return true if the target has native support for the
547 /// specified value type and it is 'desirable' to use the type. e.g. On x86
548 /// i16 is legal, but undesirable since i16 instruction encodings are longer
549 /// and some i16 instructions are slow.
550 virtual bool IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const;
Evan Cheng64b7bf72010-04-16 06:14:10 +0000551
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +0000552 virtual MachineBasicBlock *
553 EmitInstrWithCustomInserter(MachineInstr *MI,
554 MachineBasicBlock *MBB) const;
Evan Cheng4a460802006-01-11 00:33:36 +0000555
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000556
Evan Cheng72261582005-12-20 06:22:03 +0000557 /// getTargetNodeName - This method returns the name of a target specific
558 /// DAG node.
559 virtual const char *getTargetNodeName(unsigned Opcode) const;
560
Scott Michel5b8f82e2008-03-10 15:42:14 +0000561 /// getSetCCResultType - Return the ISD::SETCC ValueType
Owen Anderson825b72b2009-08-11 20:47:22 +0000562 virtual MVT::SimpleValueType getSetCCResultType(EVT VT) const;
Scott Michel5b8f82e2008-03-10 15:42:14 +0000563
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000564 /// computeMaskedBitsForTargetNode - Determine which of the bits specified
565 /// in Mask are known to be either zero or one and return them in the
Nate Begeman368e18d2006-02-16 21:11:51 +0000566 /// KnownZero/KnownOne bitsets.
Dan Gohman475871a2008-07-27 21:46:04 +0000567 virtual void computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +0000568 const APInt &Mask,
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000569 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +0000570 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +0000571 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +0000572 unsigned Depth = 0) const;
Evan Chengad4196b2008-05-12 19:56:52 +0000573
Owen Andersonbc146b02010-09-21 20:42:50 +0000574 // ComputeNumSignBitsForTargetNode - Determine the number of bits in the
575 // operation that are sign bits.
576 virtual unsigned ComputeNumSignBitsForTargetNode(SDValue Op,
577 unsigned Depth) const;
578
Evan Chengad4196b2008-05-12 19:56:52 +0000579 virtual bool
Dan Gohman46510a72010-04-15 01:51:59 +0000580 isGAPlusOffset(SDNode *N, const GlobalValue* &GA, int64_t &Offset) const;
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000581
Dan Gohmand858e902010-04-17 15:26:15 +0000582 SDValue getReturnAddressFrameIndex(SelectionDAG &DAG) const;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000583
Chris Lattnerb8105652009-07-20 17:51:36 +0000584 virtual bool ExpandInlineAsm(CallInst *CI) const;
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000585
Chris Lattner4234f572007-03-25 02:14:49 +0000586 ConstraintType getConstraintType(const std::string &Constraint) const;
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000587
John Thompson44ab89e2010-10-29 17:29:13 +0000588 /// Examine constraint string and operand type and determine a weight value.
John Thompsoneac6e1d2010-09-13 18:15:37 +0000589 /// The operand object must already have been set up with the operand type.
John Thompson44ab89e2010-10-29 17:29:13 +0000590 virtual ConstraintWeight getSingleConstraintMatchWeight(
John Thompsoneac6e1d2010-09-13 18:15:37 +0000591 AsmOperandInfo &info, const char *constraint) const;
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000592
593 std::vector<unsigned>
Chris Lattner1efa40f2006-02-22 00:56:39 +0000594 getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +0000595 EVT VT) const;
Chris Lattner48884cd2007-08-25 00:47:38 +0000596
Owen Andersone50ed302009-08-10 22:56:29 +0000597 virtual const char *LowerXConstraint(EVT ConstraintVT) const;
Dale Johannesenba2a0b92008-01-29 02:21:21 +0000598
Chris Lattner48884cd2007-08-25 00:47:38 +0000599 /// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
Evan Chengda43bcf2008-09-24 00:05:32 +0000600 /// vector. If it is invalid, don't add anything to Ops. If hasMemory is
601 /// true it means one of the asm constraint of the inline asm instruction
602 /// being processed is 'm'.
Dan Gohman475871a2008-07-27 21:46:04 +0000603 virtual void LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +0000604 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +0000605 std::vector<SDValue> &Ops,
Chris Lattner5e764232008-04-26 23:02:14 +0000606 SelectionDAG &DAG) const;
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000607
Chris Lattner91897772006-10-18 18:26:48 +0000608 /// getRegForInlineAsmConstraint - Given a physical register constraint
609 /// (e.g. {edx}), return the register number and the register class for the
610 /// register. This should only be used for C_Register constraints. On
611 /// error, this returns a register number of 0.
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000612 std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +0000613 getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +0000614 EVT VT) const;
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000615
Chris Lattnerc9addb72007-03-30 23:15:24 +0000616 /// isLegalAddressingMode - Return true if the addressing mode represented
617 /// by AM is legal for this target, for a load/store of the specified type.
618 virtual bool isLegalAddressingMode(const AddrMode &AM, const Type *Ty)const;
619
Evan Cheng2bd122c2007-10-26 01:56:11 +0000620 /// isTruncateFree - Return true if it's free to truncate a value of
621 /// type Ty1 to type Ty2. e.g. On x86 it's free to truncate a i32 value in
622 /// register EAX to i16 by referencing its sub-register AX.
623 virtual bool isTruncateFree(const Type *Ty1, const Type *Ty2) const;
Owen Andersone50ed302009-08-10 22:56:29 +0000624 virtual bool isTruncateFree(EVT VT1, EVT VT2) const;
Dan Gohman97121ba2009-04-08 00:15:30 +0000625
626 /// isZExtFree - Return true if any actual instruction that defines a
627 /// value of type Ty1 implicit zero-extends the value to Ty2 in the result
628 /// register. This does not necessarily include registers defined in
629 /// unknown ways, such as incoming arguments, or copies from unknown
630 /// virtual registers. Also, if isTruncateFree(Ty2, Ty1) is true, this
631 /// does not necessarily apply to truncate instructions. e.g. on x86-64,
632 /// all instructions that define 32-bit values implicit zero-extend the
633 /// result out to 64 bits.
634 virtual bool isZExtFree(const Type *Ty1, const Type *Ty2) const;
Owen Andersone50ed302009-08-10 22:56:29 +0000635 virtual bool isZExtFree(EVT VT1, EVT VT2) const;
Dan Gohman97121ba2009-04-08 00:15:30 +0000636
Evan Cheng8b944d32009-05-28 00:35:15 +0000637 /// isNarrowingProfitable - Return true if it's profitable to narrow
638 /// operations of type VT1 to VT2. e.g. on x86, it's profitable to narrow
639 /// from i32 to i8 but not from i32 to i16.
Owen Andersone50ed302009-08-10 22:56:29 +0000640 virtual bool isNarrowingProfitable(EVT VT1, EVT VT2) const;
Evan Cheng8b944d32009-05-28 00:35:15 +0000641
Evan Chengeb2f9692009-10-27 19:56:55 +0000642 /// isFPImmLegal - Returns true if the target can instruction select the
643 /// specified FP immediate natively. If false, the legalizer will
644 /// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +0000645 virtual bool isFPImmLegal(const APFloat &Imm, EVT VT) const;
Evan Chengeb2f9692009-10-27 19:56:55 +0000646
Evan Cheng0188ecb2006-03-22 18:59:22 +0000647 /// isShuffleMaskLegal - Targets can use this to indicate that they only
648 /// support *some* VECTOR_SHUFFLE operations, those with specific masks.
Chris Lattner91897772006-10-18 18:26:48 +0000649 /// By default, if a target supports the VECTOR_SHUFFLE node, all mask
650 /// values are assumed to be legal.
Nate Begeman5a5ca152009-04-29 05:20:52 +0000651 virtual bool isShuffleMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +0000652 EVT VT) const;
Evan Cheng39623da2006-04-20 08:58:49 +0000653
654 /// isVectorClearMaskLegal - Similar to isShuffleMaskLegal. This is
655 /// used by Targets can use this to indicate if there is a suitable
656 /// VECTOR_SHUFFLE that can be used to replace a VAND with a constant
657 /// pool entry.
Nate Begeman5a5ca152009-04-29 05:20:52 +0000658 virtual bool isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +0000659 EVT VT) const;
Evan Cheng6fd599f2008-03-05 01:30:59 +0000660
661 /// ShouldShrinkFPConstant - If true, then instruction selection should
662 /// seek to shrink the FP constant of the specified type to a smaller type
663 /// in order to save space and / or reduce runtime.
Owen Andersone50ed302009-08-10 22:56:29 +0000664 virtual bool ShouldShrinkFPConstant(EVT VT) const {
Evan Cheng6fd599f2008-03-05 01:30:59 +0000665 // Don't shrink FP constpool if SSE2 is available since cvtss2sd is more
666 // expensive than a straight movsd. On the other hand, it's important to
667 // shrink long double fp constant since fldt is very slow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000668 return !X86ScalarSSEf64 || VT == MVT::f80;
Evan Cheng6fd599f2008-03-05 01:30:59 +0000669 }
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000670
Dan Gohman419e4f92010-05-11 16:21:03 +0000671 const X86Subtarget* getSubtarget() const {
Dan Gohman707e0182008-04-12 04:36:06 +0000672 return Subtarget;
Rafael Espindolaf1ba1ca2007-11-05 23:12:20 +0000673 }
674
Chris Lattner3d661852008-01-18 06:52:41 +0000675 /// isScalarFPTypeInSSEReg - Return true if the specified scalar FP type is
676 /// computed in an SSE register, not on the X87 floating point stack.
Owen Andersone50ed302009-08-10 22:56:29 +0000677 bool isScalarFPTypeInSSEReg(EVT VT) const {
Owen Anderson825b72b2009-08-11 20:47:22 +0000678 return (VT == MVT::f64 && X86ScalarSSEf64) || // f64 is when SSE2
679 (VT == MVT::f32 && X86ScalarSSEf32); // f32 is when SSE1
Chris Lattner3d661852008-01-18 06:52:41 +0000680 }
Dan Gohmand9f3c482008-08-19 21:32:53 +0000681
682 /// createFastISel - This method returns a target specific FastISel object,
683 /// or null if the target does not support "fast" ISel.
Dan Gohmana4160c32010-07-07 16:29:44 +0000684 virtual FastISel *createFastISel(FunctionLoweringInfo &funcInfo) const;
Bill Wendling20c568f2009-06-30 22:38:32 +0000685
Eric Christopherf7a0c7b2010-07-06 05:18:56 +0000686 /// getStackCookieLocation - Return true if the target stores stack
687 /// protector cookies at a fixed offset in some non-standard address
688 /// space, and populates the address space and offset as
689 /// appropriate.
690 virtual bool getStackCookieLocation(unsigned &AddressSpace, unsigned &Offset) const;
691
Stuart Hastingsf99a4b82011-06-06 23:15:58 +0000692 SDValue BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain, SDValue StackSlot,
693 SelectionDAG &DAG) const;
694
Evan Chengdee81012010-07-26 21:50:05 +0000695 protected:
696 std::pair<const TargetRegisterClass*, uint8_t>
697 findRepresentativeClass(EVT VT) const;
698
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000699 private:
Evan Cheng0db9fe62006-04-25 20:13:52 +0000700 /// Subtarget - Keep a pointer to the X86Subtarget around so that we can
701 /// make the right decision when generating code for different targets.
702 const X86Subtarget *Subtarget;
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +0000703 const X86RegisterInfo *RegInfo;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000704 const TargetData *TD;
Evan Cheng0db9fe62006-04-25 20:13:52 +0000705
Evan Cheng25ab6902006-09-08 06:48:29 +0000706 /// X86StackPtr - X86 physical register used as stack ptr.
707 unsigned X86StackPtr;
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000708
709 /// X86ScalarSSEf32, X86ScalarSSEf64 - Select between SSE or x87
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000710 /// floating point ops.
711 /// When SSE is available, use it for f32 operations.
712 /// When SSE2 is available, use it for f64 operations.
713 bool X86ScalarSSEf32;
714 bool X86ScalarSSEf64;
Evan Cheng0d9e9762008-01-29 19:34:22 +0000715
Evan Chengeb2f9692009-10-27 19:56:55 +0000716 /// LegalFPImmediates - A list of legal fp immediates.
717 std::vector<APFloat> LegalFPImmediates;
718
719 /// addLegalFPImmediate - Indicate that this x86 target can instruction
720 /// select the specified FP immediate natively.
721 void addLegalFPImmediate(const APFloat& Imm) {
722 LegalFPImmediates.push_back(Imm);
723 }
724
Dan Gohman98ca4f22009-08-05 01:29:28 +0000725 SDValue LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000726 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000727 const SmallVectorImpl<ISD::InputArg> &Ins,
728 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +0000729 SmallVectorImpl<SDValue> &InVals) const;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000730 SDValue LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000731 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000732 const SmallVectorImpl<ISD::InputArg> &ArgInfo,
733 DebugLoc dl, SelectionDAG &DAG,
734 const CCValAssign &VA, MachineFrameInfo *MFI,
Dan Gohmand858e902010-04-17 15:26:15 +0000735 unsigned i) const;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000736 SDValue LowerMemOpCallTo(SDValue Chain, SDValue StackPtr, SDValue Arg,
737 DebugLoc dl, SelectionDAG &DAG,
738 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +0000739 ISD::ArgFlagsTy Flags) const;
Rafael Espindola1b5dcc32007-08-31 15:06:30 +0000740
Gordon Henriksen86737662008-01-05 16:56:59 +0000741 // Call lowering helpers.
Evan Cheng0c439eb2010-01-27 00:07:07 +0000742
743 /// IsEligibleForTailCallOptimization - Check whether the call is eligible
744 /// for tail call optimization. Targets which want to do tail call
745 /// optimization should implement this function.
Evan Cheng022d9e12010-02-02 23:55:14 +0000746 bool IsEligibleForTailCallOptimization(SDValue Callee,
Evan Cheng0c439eb2010-01-27 00:07:07 +0000747 CallingConv::ID CalleeCC,
748 bool isVarArg,
Evan Chenga375d472010-03-15 18:54:48 +0000749 bool isCalleeStructRet,
750 bool isCallerStructRet,
Evan Chengb1712452010-01-27 06:25:16 +0000751 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +0000752 const SmallVectorImpl<SDValue> &OutVals,
Evan Chengb1712452010-01-27 06:25:16 +0000753 const SmallVectorImpl<ISD::InputArg> &Ins,
Evan Cheng0c439eb2010-01-27 00:07:07 +0000754 SelectionDAG& DAG) const;
Dan Gohmand858e902010-04-17 15:26:15 +0000755 bool IsCalleePop(bool isVarArg, CallingConv::ID CallConv) const;
Dan Gohman475871a2008-07-27 21:46:04 +0000756 SDValue EmitTailCallLoadRetAddr(SelectionDAG &DAG, SDValue &OutRetAddr,
757 SDValue Chain, bool IsTailCall, bool Is64Bit,
Dan Gohmand858e902010-04-17 15:26:15 +0000758 int FPDiff, DebugLoc dl) const;
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +0000759
Dan Gohmand858e902010-04-17 15:26:15 +0000760 unsigned GetAlignedArgumentStackSize(unsigned StackSize,
761 SelectionDAG &DAG) const;
Evan Cheng559806f2006-01-27 08:10:46 +0000762
Eli Friedman948e95a2009-05-23 09:59:16 +0000763 std::pair<SDValue,SDValue> FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +0000764 bool isSigned) const;
Evan Chengc3630942009-12-09 21:00:30 +0000765
766 SDValue LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
Dan Gohmand858e902010-04-17 15:26:15 +0000767 SelectionDAG &DAG) const;
768 SDValue LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const;
769 SDValue LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const;
770 SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const;
771 SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const;
772 SDValue LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op, SelectionDAG &DAG) const;
773 SDValue LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const;
774 SDValue LowerINSERT_VECTOR_ELT_SSE4(SDValue Op, SelectionDAG &DAG) const;
775 SDValue LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const;
David Greene91585092011-01-26 15:38:49 +0000776 SDValue LowerEXTRACT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const;
David Greenecfe33c42011-01-26 19:13:22 +0000777 SDValue LowerINSERT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const;
Dan Gohmand858e902010-04-17 15:26:15 +0000778 SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG) const;
779 SDValue LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const;
Dale Johannesen33c960f2009-02-04 20:06:27 +0000780 SDValue LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
781 int64_t Offset, SelectionDAG &DAG) const;
Dan Gohmand858e902010-04-17 15:26:15 +0000782 SDValue LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const;
783 SDValue LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const;
784 SDValue LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const;
Nadav Rotem43012222011-05-11 08:12:09 +0000785 SDValue LowerShiftParts(SDValue Op, SelectionDAG &DAG) const;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000786 SDValue LowerBITCAST(SDValue op, SelectionDAG &DAG) const;
Dan Gohmand858e902010-04-17 15:26:15 +0000787 SDValue LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) const;
788 SDValue LowerUINT_TO_FP(SDValue Op, SelectionDAG &DAG) const;
789 SDValue LowerUINT_TO_FP_i64(SDValue Op, SelectionDAG &DAG) const;
790 SDValue LowerUINT_TO_FP_i32(SDValue Op, SelectionDAG &DAG) const;
791 SDValue LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG) const;
792 SDValue LowerFP_TO_UINT(SDValue Op, SelectionDAG &DAG) const;
793 SDValue LowerFABS(SDValue Op, SelectionDAG &DAG) const;
794 SDValue LowerFNEG(SDValue Op, SelectionDAG &DAG) const;
795 SDValue LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const;
Stuart Hastings4fd0dee2011-06-01 04:39:42 +0000796 SDValue LowerFGETSIGN(SDValue Op, SelectionDAG &DAG) const;
Evan Cheng5528e7b2010-04-21 01:47:12 +0000797 SDValue LowerToBT(SDValue And, ISD::CondCode CC,
798 DebugLoc dl, SelectionDAG &DAG) const;
Dan Gohmand858e902010-04-17 15:26:15 +0000799 SDValue LowerSETCC(SDValue Op, SelectionDAG &DAG) const;
800 SDValue LowerVSETCC(SDValue Op, SelectionDAG &DAG) const;
801 SDValue LowerSELECT(SDValue Op, SelectionDAG &DAG) const;
802 SDValue LowerBRCOND(SDValue Op, SelectionDAG &DAG) const;
803 SDValue LowerMEMSET(SDValue Op, SelectionDAG &DAG) const;
804 SDValue LowerJumpTable(SDValue Op, SelectionDAG &DAG) const;
805 SDValue LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG) const;
806 SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG) const;
807 SDValue LowerVAARG(SDValue Op, SelectionDAG &DAG) const;
808 SDValue LowerVACOPY(SDValue Op, SelectionDAG &DAG) const;
809 SDValue LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const;
810 SDValue LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) const;
811 SDValue LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const;
812 SDValue LowerFRAME_TO_ARGS_OFFSET(SDValue Op, SelectionDAG &DAG) const;
813 SDValue LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const;
814 SDValue LowerTRAMPOLINE(SDValue Op, SelectionDAG &DAG) const;
815 SDValue LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) const;
816 SDValue LowerCTLZ(SDValue Op, SelectionDAG &DAG) const;
817 SDValue LowerCTTZ(SDValue Op, SelectionDAG &DAG) const;
818 SDValue LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG) const;
Nadav Rotem43012222011-05-11 08:12:09 +0000819 SDValue LowerShift(SDValue Op, SelectionDAG &DAG) const;
Dan Gohmand858e902010-04-17 15:26:15 +0000820 SDValue LowerXALUO(SDValue Op, SelectionDAG &DAG) const;
Bill Wendling41ea7e72008-11-24 19:21:46 +0000821
Dan Gohmand858e902010-04-17 15:26:15 +0000822 SDValue LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) const;
823 SDValue LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) const;
824 SDValue LowerREADCYCLECOUNTER(SDValue Op, SelectionDAG &DAG) const;
Eric Christopher9a9d2752010-07-22 02:48:34 +0000825 SDValue LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG) const;
Duncan Sands1607f052008-12-01 11:39:25 +0000826
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +0000827 // Utility functions to help LowerVECTOR_SHUFFLE
828 SDValue LowerVECTOR_SHUFFLEv8i16(SDValue Op, SelectionDAG &DAG) const;
829
Dan Gohman98ca4f22009-08-05 01:29:28 +0000830 virtual SDValue
831 LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000832 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000833 const SmallVectorImpl<ISD::InputArg> &Ins,
834 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +0000835 SmallVectorImpl<SDValue> &InVals) const;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000836 virtual SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +0000837 LowerCall(SDValue Chain, SDValue Callee,
Evan Cheng0c439eb2010-01-27 00:07:07 +0000838 CallingConv::ID CallConv, bool isVarArg, bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000839 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +0000840 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000841 const SmallVectorImpl<ISD::InputArg> &Ins,
842 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +0000843 SmallVectorImpl<SDValue> &InVals) const;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000844
845 virtual SDValue
846 LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000847 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000848 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +0000849 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +0000850 DebugLoc dl, SelectionDAG &DAG) const;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000851
Evan Cheng3d2125c2010-11-30 23:55:39 +0000852 virtual bool isUsedByReturnOnly(SDNode *N) const;
853
Evan Cheng485fafc2011-03-21 01:19:09 +0000854 virtual bool mayBeEmittedAsTailCall(CallInst *CI) const;
855
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +0000856 virtual EVT
857 getTypeForExtArgOrReturn(LLVMContext &Context, EVT VT,
858 ISD::NodeType ExtendKind) const;
Cameron Zwarichebe81732011-03-16 22:20:18 +0000859
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +0000860 virtual bool
861 CanLowerReturn(CallingConv::ID CallConv, bool isVarArg,
Dan Gohman84023e02010-07-10 09:00:22 +0000862 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9af33c2010-07-06 22:19:37 +0000863 LLVMContext &Context) const;
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +0000864
Duncan Sands1607f052008-12-01 11:39:25 +0000865 void ReplaceATOMIC_BINARY_64(SDNode *N, SmallVectorImpl<SDValue> &Results,
Dan Gohmand858e902010-04-17 15:26:15 +0000866 SelectionDAG &DAG, unsigned NewOp) const;
Duncan Sands1607f052008-12-01 11:39:25 +0000867
Eric Christopherb120ab42009-08-18 22:50:32 +0000868 /// Utility function to emit string processing sse4.2 instructions
869 /// that return in xmm0.
Evan Cheng431f7752009-09-19 10:09:15 +0000870 /// This takes the instruction to expand, the associated machine basic
871 /// block, the number of args, and whether or not the second arg is
872 /// in memory or not.
Eric Christopherb120ab42009-08-18 22:50:32 +0000873 MachineBasicBlock *EmitPCMP(MachineInstr *BInstr, MachineBasicBlock *BB,
Mon P Wang20adc9d2010-04-04 03:10:48 +0000874 unsigned argNum, bool inMem) const;
Eric Christopherb120ab42009-08-18 22:50:32 +0000875
Eric Christopher228232b2010-11-30 07:20:12 +0000876 /// Utility functions to emit monitor and mwait instructions. These
877 /// need to make sure that the arguments to the intrinsic are in the
878 /// correct registers.
Eric Christopher82be2202010-11-30 08:10:28 +0000879 MachineBasicBlock *EmitMonitor(MachineInstr *MI,
880 MachineBasicBlock *BB) const;
Eric Christopher228232b2010-11-30 07:20:12 +0000881 MachineBasicBlock *EmitMwait(MachineInstr *MI, MachineBasicBlock *BB) const;
882
Mon P Wang63307c32008-05-05 19:05:59 +0000883 /// Utility function to emit atomic bitwise operations (and, or, xor).
Evan Cheng431f7752009-09-19 10:09:15 +0000884 /// It takes the bitwise instruction to expand, the associated machine basic
885 /// block, and the associated X86 opcodes for reg/reg and reg/imm.
Mon P Wang63307c32008-05-05 19:05:59 +0000886 MachineBasicBlock *EmitAtomicBitwiseWithCustomInserter(
887 MachineInstr *BInstr,
888 MachineBasicBlock *BB,
889 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +0000890 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +0000891 unsigned loadOpc,
892 unsigned cxchgOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +0000893 unsigned notOpc,
894 unsigned EAXreg,
895 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +0000896 bool invSrc = false) const;
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000897
898 MachineBasicBlock *EmitAtomicBit6432WithCustomInserter(
899 MachineInstr *BInstr,
900 MachineBasicBlock *BB,
901 unsigned regOpcL,
902 unsigned regOpcH,
903 unsigned immOpcL,
904 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +0000905 bool invSrc = false) const;
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000906
Mon P Wang63307c32008-05-05 19:05:59 +0000907 /// Utility function to emit atomic min and max. It takes the min/max
Bill Wendlingbddc4422009-03-26 01:46:56 +0000908 /// instruction to expand, the associated basic block, and the associated
909 /// cmov opcode for moving the min or max value.
Mon P Wang63307c32008-05-05 19:05:59 +0000910 MachineBasicBlock *EmitAtomicMinMaxWithCustomInserter(MachineInstr *BInstr,
911 MachineBasicBlock *BB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +0000912 unsigned cmovOpc) const;
Dan Gohman076aee32009-03-04 19:44:21 +0000913
Dan Gohman320afb82010-10-12 18:00:49 +0000914 // Utility function to emit the low-level va_arg code for X86-64.
915 MachineBasicBlock *EmitVAARG64WithCustomInserter(
916 MachineInstr *MI,
917 MachineBasicBlock *MBB) const;
918
Dan Gohmand6708ea2009-08-15 01:38:56 +0000919 /// Utility function to emit the xmm reg save portion of va_start.
920 MachineBasicBlock *EmitVAStartSaveXMMRegsWithCustomInserter(
921 MachineInstr *BInstr,
922 MachineBasicBlock *BB) const;
923
Chris Lattner52600972009-09-02 05:57:00 +0000924 MachineBasicBlock *EmitLoweredSelect(MachineInstr *I,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +0000925 MachineBasicBlock *BB) const;
Anton Korobeynikov043f3c22010-03-06 19:32:29 +0000926
Michael J. Spencere9c253e2010-10-21 01:41:01 +0000927 MachineBasicBlock *EmitLoweredWinAlloca(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +0000928 MachineBasicBlock *BB) const;
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000929
Eric Christopher30ef0e52010-06-03 04:07:48 +0000930 MachineBasicBlock *EmitLoweredTLSCall(MachineInstr *MI,
931 MachineBasicBlock *BB) const;
Anton Korobeynikov043f3c22010-03-06 19:32:29 +0000932
Rafael Espindola5bf7c532010-11-27 20:43:02 +0000933 MachineBasicBlock *emitLoweredTLSAddr(MachineInstr *MI,
934 MachineBasicBlock *BB) const;
935
Dan Gohman076aee32009-03-04 19:44:21 +0000936 /// Emit nodes that will be selected as "test Op0,Op0", or something
Dan Gohman31125812009-03-07 01:58:32 +0000937 /// equivalent, for use with the given x86 condition code.
Evan Cheng552f09a2010-04-26 19:06:11 +0000938 SDValue EmitTest(SDValue Op0, unsigned X86CC, SelectionDAG &DAG) const;
Dan Gohman076aee32009-03-04 19:44:21 +0000939
940 /// Emit nodes that will be selected as "cmp Op0,Op1", or something
Dan Gohman31125812009-03-07 01:58:32 +0000941 /// equivalent, for use with the given x86 condition code.
Evan Cheng552f09a2010-04-26 19:06:11 +0000942 SDValue EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
Dan Gohmand858e902010-04-17 15:26:15 +0000943 SelectionDAG &DAG) const;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000944 };
Evan Chengc3f44b02008-09-03 00:03:49 +0000945
946 namespace X86 {
Dan Gohmana4160c32010-07-07 16:29:44 +0000947 FastISel *createFastISel(FunctionLoweringInfo &funcInfo);
Evan Chengc3f44b02008-09-03 00:03:49 +0000948 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000949}
950
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000951#endif // X86ISELLOWERING_H