blob: d5a7eccfea4fdfbb72c632881a9c278331a7452a [file] [log] [blame]
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00001//====- X86InstrSSE.td - Describe the X86 Instruction Set --*- tablegen -*-===//
Eric Christopher44b93ff2009-07-31 20:07:27 +00002//
Evan Chengffcb95b2006-02-21 19:13:53 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Eric Christopher44b93ff2009-07-31 20:07:27 +00007//
Evan Chengffcb95b2006-02-21 19:13:53 +00008//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 SSE instruction set, defining the instructions,
11// and properties of the instructions which are needed for code generation,
12// machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Chris Lattner3a7cd952006-10-07 21:55:32 +000016
Evan Cheng4e4c71e2006-02-21 20:00:20 +000017//===----------------------------------------------------------------------===//
18// SSE scalar FP Instructions
19//===----------------------------------------------------------------------===//
20
Dan Gohman533297b2009-10-29 18:10:34 +000021// CMOV* - Used to implement the SSE SELECT DAG operation. Expanded after
22// instruction selection into a branch sequence.
23let Uses = [EFLAGS], usesCustomInserter = 1 in {
Evan Cheng4e4c71e2006-02-21 20:00:20 +000024 def CMOV_FR32 : I<0, Pseudo,
Evan Cheng64d80e32007-07-19 01:14:50 +000025 (outs FR32:$dst), (ins FR32:$t, FR32:$f, i8imm:$cond),
Evan Cheng4e4c71e2006-02-21 20:00:20 +000026 "#CMOV_FR32 PSEUDO!",
Evan Chenge5f62042007-09-29 00:00:36 +000027 [(set FR32:$dst, (X86cmov FR32:$t, FR32:$f, imm:$cond,
28 EFLAGS))]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +000029 def CMOV_FR64 : I<0, Pseudo,
Evan Cheng64d80e32007-07-19 01:14:50 +000030 (outs FR64:$dst), (ins FR64:$t, FR64:$f, i8imm:$cond),
Evan Cheng4e4c71e2006-02-21 20:00:20 +000031 "#CMOV_FR64 PSEUDO!",
Evan Chenge5f62042007-09-29 00:00:36 +000032 [(set FR64:$dst, (X86cmov FR64:$t, FR64:$f, imm:$cond,
33 EFLAGS))]>;
Evan Chengf7c378e2006-04-10 07:23:14 +000034 def CMOV_V4F32 : I<0, Pseudo,
Evan Cheng64d80e32007-07-19 01:14:50 +000035 (outs VR128:$dst), (ins VR128:$t, VR128:$f, i8imm:$cond),
Evan Chengf7c378e2006-04-10 07:23:14 +000036 "#CMOV_V4F32 PSEUDO!",
37 [(set VR128:$dst,
Evan Chenge5f62042007-09-29 00:00:36 +000038 (v4f32 (X86cmov VR128:$t, VR128:$f, imm:$cond,
39 EFLAGS)))]>;
Evan Chengf7c378e2006-04-10 07:23:14 +000040 def CMOV_V2F64 : I<0, Pseudo,
Evan Cheng64d80e32007-07-19 01:14:50 +000041 (outs VR128:$dst), (ins VR128:$t, VR128:$f, i8imm:$cond),
Evan Chengf7c378e2006-04-10 07:23:14 +000042 "#CMOV_V2F64 PSEUDO!",
43 [(set VR128:$dst,
Evan Chenge5f62042007-09-29 00:00:36 +000044 (v2f64 (X86cmov VR128:$t, VR128:$f, imm:$cond,
45 EFLAGS)))]>;
Evan Chengf7c378e2006-04-10 07:23:14 +000046 def CMOV_V2I64 : I<0, Pseudo,
Evan Cheng64d80e32007-07-19 01:14:50 +000047 (outs VR128:$dst), (ins VR128:$t, VR128:$f, i8imm:$cond),
Evan Chengf7c378e2006-04-10 07:23:14 +000048 "#CMOV_V2I64 PSEUDO!",
49 [(set VR128:$dst,
Evan Chenge5f62042007-09-29 00:00:36 +000050 (v2i64 (X86cmov VR128:$t, VR128:$f, imm:$cond,
Evan Cheng0488db92007-09-25 01:57:46 +000051 EFLAGS)))]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +000052}
53
Bill Wendlingddd35322007-05-02 23:11:52 +000054//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +000055// SSE 1 & 2 Instructions Classes
56//===----------------------------------------------------------------------===//
57
58/// sse12_fp_scalar - SSE 1 & 2 scalar instructions class
59multiclass sse12_fp_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +000060 RegisterClass RC, X86MemOperand x86memop,
61 bit Is2Addr = 1> {
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +000062 let isCommutable = 1 in {
63 def rr : SI<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src1, RC:$src2),
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +000064 !if(Is2Addr,
65 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
66 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
67 [(set RC:$dst, (OpNode RC:$src1, RC:$src2))]>;
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +000068 }
Bruno Cardoso Lopesb7cc3f62010-06-21 21:28:07 +000069 def rm : SI<opc, MRMSrcMem, (outs RC:$dst), (ins RC:$src1, x86memop:$src2),
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +000070 !if(Is2Addr,
71 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
72 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
73 [(set RC:$dst, (OpNode RC:$src1, (load addr:$src2)))]>;
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +000074}
75
76/// sse12_fp_scalar_int - SSE 1 & 2 scalar instructions intrinsics class
77multiclass sse12_fp_scalar_int<bits<8> opc, string OpcodeStr, RegisterClass RC,
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +000078 string asm, string SSEVer, string FPSizeStr,
79 Operand memopr, ComplexPattern mem_cpat,
80 bit Is2Addr = 1> {
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +000081 def rr_Int : SI<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src1, RC:$src2),
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +000082 !if(Is2Addr,
83 !strconcat(asm, "\t{$src2, $dst|$dst, $src2}"),
84 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
85 [(set RC:$dst, (!nameconcat<Intrinsic>("int_x86_sse",
86 !strconcat(SSEVer, !strconcat("_",
87 !strconcat(OpcodeStr, FPSizeStr))))
88 RC:$src1, RC:$src2))]>;
Bruno Cardoso Lopesb7cc3f62010-06-21 21:28:07 +000089 def rm_Int : SI<opc, MRMSrcMem, (outs RC:$dst), (ins RC:$src1, memopr:$src2),
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +000090 !if(Is2Addr,
91 !strconcat(asm, "\t{$src2, $dst|$dst, $src2}"),
92 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
93 [(set RC:$dst, (!nameconcat<Intrinsic>("int_x86_sse",
94 !strconcat(SSEVer, !strconcat("_",
95 !strconcat(OpcodeStr, FPSizeStr))))
96 RC:$src1, mem_cpat:$src2))]>;
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +000097}
98
99/// sse12_fp_packed - SSE 1 & 2 packed instructions class
100multiclass sse12_fp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
101 RegisterClass RC, ValueType vt,
102 X86MemOperand x86memop, PatFrag mem_frag,
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +0000103 Domain d, bit Is2Addr = 1> {
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +0000104 let isCommutable = 1 in
105 def rr : PI<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src1, RC:$src2),
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +0000106 !if(Is2Addr,
107 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
108 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
109 [(set RC:$dst, (vt (OpNode RC:$src1, RC:$src2)))], d>;
110 let mayLoad = 1 in
Bruno Cardoso Lopesf4f4bad2010-06-19 02:44:01 +0000111 def rm : PI<opc, MRMSrcMem, (outs RC:$dst), (ins RC:$src1, x86memop:$src2),
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +0000112 !if(Is2Addr,
113 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
114 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
115 [(set RC:$dst, (OpNode RC:$src1, (mem_frag addr:$src2)))], d>;
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +0000116}
117
Bruno Cardoso Lopesf6ff0032010-06-19 04:09:22 +0000118/// sse12_fp_packed_logical_rm - SSE 1 & 2 packed instructions class
119multiclass sse12_fp_packed_logical_rm<bits<8> opc, RegisterClass RC, Domain d,
120 string OpcodeStr, X86MemOperand x86memop,
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +0000121 list<dag> pat_rr, list<dag> pat_rm,
122 bit Is2Addr = 1> {
Bruno Cardoso Lopesf6ff0032010-06-19 04:09:22 +0000123 let isCommutable = 1 in
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +0000124 def rr : PI<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src1, RC:$src2),
125 !if(Is2Addr,
126 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
127 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
128 pat_rr, d>;
129 def rm : PI<opc, MRMSrcMem, (outs RC:$dst), (ins RC:$src1, x86memop:$src2),
130 !if(Is2Addr,
131 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
132 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
133 pat_rm, d>;
Bruno Cardoso Lopesf6ff0032010-06-19 04:09:22 +0000134}
135
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +0000136/// sse12_fp_packed_int - SSE 1 & 2 packed instructions intrinsics class
137multiclass sse12_fp_packed_int<bits<8> opc, string OpcodeStr, RegisterClass RC,
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +0000138 string asm, string SSEVer, string FPSizeStr,
139 X86MemOperand x86memop, PatFrag mem_frag,
140 Domain d, bit Is2Addr = 1> {
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +0000141 def rr_Int : PI<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src1, RC:$src2),
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +0000142 !if(Is2Addr,
143 !strconcat(asm, "\t{$src2, $dst|$dst, $src2}"),
144 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +0000145 [(set RC:$dst, (!nameconcat<Intrinsic>("int_x86_",
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +0000146 !strconcat(SSEVer, !strconcat("_",
147 !strconcat(OpcodeStr, FPSizeStr))))
148 RC:$src1, RC:$src2))], d>;
149 def rm_Int : PI<opc, MRMSrcMem, (outs RC:$dst), (ins RC:$src1,x86memop:$src2),
150 !if(Is2Addr,
151 !strconcat(asm, "\t{$src2, $dst|$dst, $src2}"),
152 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +0000153 [(set RC:$dst, (!nameconcat<Intrinsic>("int_x86_",
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +0000154 !strconcat(SSEVer, !strconcat("_",
155 !strconcat(OpcodeStr, FPSizeStr))))
156 RC:$src1, (mem_frag addr:$src2)))], d>;
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +0000157}
158
159//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000160// SSE 1 & 2 - Move Instructions
161//===----------------------------------------------------------------------===//
162
Bruno Cardoso Lopesc3d57b12010-06-22 22:38:56 +0000163class sse12_move_rr<RegisterClass RC, ValueType vt, string asm> :
164 SI<0x10, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, RC:$src2), asm,
165 [(set (vt VR128:$dst), (movl VR128:$src1, (scalar_to_vector RC:$src2)))]>;
166
167// Loading from memory automatically zeroing upper bits.
168class sse12_move_rm<RegisterClass RC, X86MemOperand x86memop,
169 PatFrag mem_pat, string OpcodeStr> :
170 SI<0x10, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
171 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
172 [(set RC:$dst, (mem_pat addr:$src))]>;
173
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000174// Move Instructions. Register-to-register movss/movsd is not used for FR32/64
175// register copies because it's a partial register update; FsMOVAPSrr/FsMOVAPDrr
176// is used instead. Register-to-register movss/movsd is not modeled as an
177// INSERT_SUBREG because INSERT_SUBREG requires that the insert be implementable
178// in terms of a copy, and just mentioned, we don't use movss/movsd for copies.
Bruno Cardoso Lopesc3d57b12010-06-22 22:38:56 +0000179let isAsmParserOnly = 1 in {
180 def VMOVSSrr : sse12_move_rr<FR32, v4f32,
181 "movss\t{$src2, $src1, $dst|$dst, $src1, $src2}">, XS, VEX_4V;
182 def VMOVSDrr : sse12_move_rr<FR64, v2f64,
183 "movsd\t{$src2, $src1, $dst|$dst, $src1, $src2}">, XD, VEX_4V;
184
185 let canFoldAsLoad = 1, isReMaterializable = 1 in {
186 def VMOVSSrm : sse12_move_rm<FR32, f32mem, loadf32, "movss">, XS, VEX;
187
188 let AddedComplexity = 20 in
189 def VMOVSDrm : sse12_move_rm<FR64, f64mem, loadf64, "movsd">, XD, VEX;
190 }
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000191}
192
Bruno Cardoso Lopesc3d57b12010-06-22 22:38:56 +0000193let Constraints = "$src1 = $dst" in {
194 def MOVSSrr : sse12_move_rr<FR32, v4f32,
195 "movss\t{$src2, $dst|$dst, $src2}">, XS;
196 def MOVSDrr : sse12_move_rr<FR64, v2f64,
197 "movsd\t{$src2, $dst|$dst, $src2}">, XD;
198}
199
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000200let canFoldAsLoad = 1, isReMaterializable = 1 in {
Bruno Cardoso Lopesc3d57b12010-06-22 22:38:56 +0000201 def MOVSSrm : sse12_move_rm<FR32, f32mem, loadf32, "movss">, XS;
202
203 let AddedComplexity = 20 in
204 def MOVSDrm : sse12_move_rm<FR64, f64mem, loadf64, "movsd">, XD;
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000205}
206
207let AddedComplexity = 15 in {
208// Extract the low 32-bit value from one vector and insert it into another.
209def : Pat<(v4f32 (movl VR128:$src1, VR128:$src2)),
210 (MOVSSrr (v4f32 VR128:$src1),
211 (EXTRACT_SUBREG (v4f32 VR128:$src2), sub_ss))>;
212// Extract the low 64-bit value from one vector and insert it into another.
213def : Pat<(v2f64 (movl VR128:$src1, VR128:$src2)),
214 (MOVSDrr (v2f64 VR128:$src1),
215 (EXTRACT_SUBREG (v2f64 VR128:$src2), sub_sd))>;
216}
217
218// Implicitly promote a 32-bit scalar to a vector.
219def : Pat<(v4f32 (scalar_to_vector FR32:$src)),
220 (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)), FR32:$src, sub_ss)>;
221// Implicitly promote a 64-bit scalar to a vector.
222def : Pat<(v2f64 (scalar_to_vector FR64:$src)),
223 (INSERT_SUBREG (v2f64 (IMPLICIT_DEF)), FR64:$src, sub_sd)>;
224
225let AddedComplexity = 20 in {
226// MOVSSrm zeros the high parts of the register; represent this
227// with SUBREG_TO_REG.
228def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector (loadf32 addr:$src))))),
229 (SUBREG_TO_REG (i32 0), (MOVSSrm addr:$src), sub_ss)>;
230def : Pat<(v4f32 (scalar_to_vector (loadf32 addr:$src))),
231 (SUBREG_TO_REG (i32 0), (MOVSSrm addr:$src), sub_ss)>;
232def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
233 (SUBREG_TO_REG (i32 0), (MOVSSrm addr:$src), sub_ss)>;
234// MOVSDrm zeros the high parts of the register; represent this
235// with SUBREG_TO_REG.
236def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector (loadf64 addr:$src))))),
237 (SUBREG_TO_REG (i64 0), (MOVSDrm addr:$src), sub_sd)>;
238def : Pat<(v2f64 (scalar_to_vector (loadf64 addr:$src))),
239 (SUBREG_TO_REG (i64 0), (MOVSDrm addr:$src), sub_sd)>;
240def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
241 (SUBREG_TO_REG (i64 0), (MOVSDrm addr:$src), sub_sd)>;
242def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
243 (SUBREG_TO_REG (i64 0), (MOVSDrm addr:$src), sub_sd)>;
244def : Pat<(v2f64 (X86vzload addr:$src)),
245 (SUBREG_TO_REG (i64 0), (MOVSDrm addr:$src), sub_sd)>;
246}
247
248// Store scalar value to memory.
249def MOVSSmr : SSI<0x11, MRMDestMem, (outs), (ins f32mem:$dst, FR32:$src),
250 "movss\t{$src, $dst|$dst, $src}",
251 [(store FR32:$src, addr:$dst)]>;
252def MOVSDmr : SDI<0x11, MRMDestMem, (outs), (ins f64mem:$dst, FR64:$src),
253 "movsd\t{$src, $dst|$dst, $src}",
254 [(store FR64:$src, addr:$dst)]>;
255
Bruno Cardoso Lopesc3d57b12010-06-22 22:38:56 +0000256let isAsmParserOnly = 1 in {
257def VMOVSSmr : SI<0x11, MRMDestMem, (outs), (ins f32mem:$dst, FR32:$src),
258 "movss\t{$src, $dst|$dst, $src}",
Bruno Cardoso Lopes4b13f3c2010-07-21 02:46:58 +0000259 [(store FR32:$src, addr:$dst)]>, XS, VEX;
Bruno Cardoso Lopesc3d57b12010-06-22 22:38:56 +0000260def VMOVSDmr : SI<0x11, MRMDestMem, (outs), (ins f64mem:$dst, FR64:$src),
261 "movsd\t{$src, $dst|$dst, $src}",
Bruno Cardoso Lopes4b13f3c2010-07-21 02:46:58 +0000262 [(store FR64:$src, addr:$dst)]>, XD, VEX;
Bruno Cardoso Lopesc3d57b12010-06-22 22:38:56 +0000263}
264
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000265// Extract and store.
266def : Pat<(store (f32 (vector_extract (v4f32 VR128:$src), (iPTR 0))),
267 addr:$dst),
268 (MOVSSmr addr:$dst,
269 (EXTRACT_SUBREG (v4f32 VR128:$src), sub_ss))>;
270def : Pat<(store (f64 (vector_extract (v2f64 VR128:$src), (iPTR 0))),
271 addr:$dst),
272 (MOVSDmr addr:$dst,
273 (EXTRACT_SUBREG (v2f64 VR128:$src), sub_sd))>;
274
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000275// Move Aligned/Unaligned floating point values
276multiclass sse12_mov_packed<bits<8> opc, RegisterClass RC,
277 X86MemOperand x86memop, PatFrag ld_frag,
278 string asm, Domain d,
279 bit IsReMaterializable = 1> {
280let neverHasSideEffects = 1 in
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000281 def rr : PI<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
282 !strconcat(asm, "\t{$src, $dst|$dst, $src}"), [], d>;
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000283let canFoldAsLoad = 1, isReMaterializable = IsReMaterializable in
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000284 def rm : PI<opc, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
285 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000286 [(set RC:$dst, (ld_frag addr:$src))], d>;
287}
288
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000289let isAsmParserOnly = 1 in {
290defm VMOVAPS : sse12_mov_packed<0x28, VR128, f128mem, alignedloadv4f32,
291 "movaps", SSEPackedSingle>, VEX;
292defm VMOVAPD : sse12_mov_packed<0x28, VR128, f128mem, alignedloadv2f64,
293 "movapd", SSEPackedDouble>, OpSize, VEX;
294defm VMOVUPS : sse12_mov_packed<0x10, VR128, f128mem, loadv4f32,
295 "movups", SSEPackedSingle>, VEX;
296defm VMOVUPD : sse12_mov_packed<0x10, VR128, f128mem, loadv2f64,
297 "movupd", SSEPackedDouble, 0>, OpSize, VEX;
Bruno Cardoso Lopese86b01c2010-07-09 18:27:43 +0000298
299defm VMOVAPSY : sse12_mov_packed<0x28, VR256, f256mem, alignedloadv8f32,
300 "movaps", SSEPackedSingle>, VEX;
301defm VMOVAPDY : sse12_mov_packed<0x28, VR256, f256mem, alignedloadv4f64,
302 "movapd", SSEPackedDouble>, OpSize, VEX;
303defm VMOVUPSY : sse12_mov_packed<0x10, VR256, f256mem, loadv8f32,
304 "movups", SSEPackedSingle>, VEX;
305defm VMOVUPDY : sse12_mov_packed<0x10, VR256, f256mem, loadv4f64,
306 "movupd", SSEPackedDouble, 0>, OpSize, VEX;
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000307}
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000308defm MOVAPS : sse12_mov_packed<0x28, VR128, f128mem, alignedloadv4f32,
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000309 "movaps", SSEPackedSingle>, TB;
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000310defm MOVAPD : sse12_mov_packed<0x28, VR128, f128mem, alignedloadv2f64,
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000311 "movapd", SSEPackedDouble>, TB, OpSize;
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000312defm MOVUPS : sse12_mov_packed<0x10, VR128, f128mem, loadv4f32,
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000313 "movups", SSEPackedSingle>, TB;
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000314defm MOVUPD : sse12_mov_packed<0x10, VR128, f128mem, loadv2f64,
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000315 "movupd", SSEPackedDouble, 0>, TB, OpSize;
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000316
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000317let isAsmParserOnly = 1 in {
318def VMOVAPSmr : VPSI<0x29, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
319 "movaps\t{$src, $dst|$dst, $src}",
320 [(alignedstore (v4f32 VR128:$src), addr:$dst)]>, VEX;
321def VMOVAPDmr : VPDI<0x29, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
322 "movapd\t{$src, $dst|$dst, $src}",
323 [(alignedstore (v2f64 VR128:$src), addr:$dst)]>, VEX;
324def VMOVUPSmr : VPSI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
325 "movups\t{$src, $dst|$dst, $src}",
326 [(store (v4f32 VR128:$src), addr:$dst)]>, VEX;
327def VMOVUPDmr : VPDI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
328 "movupd\t{$src, $dst|$dst, $src}",
329 [(store (v2f64 VR128:$src), addr:$dst)]>, VEX;
Bruno Cardoso Lopese86b01c2010-07-09 18:27:43 +0000330def VMOVAPSYmr : VPSI<0x29, MRMDestMem, (outs), (ins f256mem:$dst, VR256:$src),
331 "movaps\t{$src, $dst|$dst, $src}",
332 [(alignedstore (v8f32 VR256:$src), addr:$dst)]>, VEX;
333def VMOVAPDYmr : VPDI<0x29, MRMDestMem, (outs), (ins f256mem:$dst, VR256:$src),
334 "movapd\t{$src, $dst|$dst, $src}",
335 [(alignedstore (v4f64 VR256:$src), addr:$dst)]>, VEX;
336def VMOVUPSYmr : VPSI<0x11, MRMDestMem, (outs), (ins f256mem:$dst, VR256:$src),
337 "movups\t{$src, $dst|$dst, $src}",
338 [(store (v8f32 VR256:$src), addr:$dst)]>, VEX;
339def VMOVUPDYmr : VPDI<0x11, MRMDestMem, (outs), (ins f256mem:$dst, VR256:$src),
340 "movupd\t{$src, $dst|$dst, $src}",
341 [(store (v4f64 VR256:$src), addr:$dst)]>, VEX;
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000342}
Bruno Cardoso Lopes405f11b2010-08-10 01:43:16 +0000343
344def : Pat<(int_x86_avx_loadu_ps_256 addr:$src), (VMOVUPSYrm addr:$src)>;
345def : Pat<(int_x86_avx_storeu_ps_256 addr:$dst, VR256:$src),
346 (VMOVUPSYmr addr:$dst, VR256:$src)>;
347
348def : Pat<(int_x86_avx_loadu_pd_256 addr:$src), (VMOVUPDYrm addr:$src)>;
349def : Pat<(int_x86_avx_storeu_pd_256 addr:$dst, VR256:$src),
350 (VMOVUPDYmr addr:$dst, VR256:$src)>;
351
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000352def MOVAPSmr : PSI<0x29, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
353 "movaps\t{$src, $dst|$dst, $src}",
354 [(alignedstore (v4f32 VR128:$src), addr:$dst)]>;
355def MOVAPDmr : PDI<0x29, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
356 "movapd\t{$src, $dst|$dst, $src}",
357 [(alignedstore (v2f64 VR128:$src), addr:$dst)]>;
358def MOVUPSmr : PSI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
359 "movups\t{$src, $dst|$dst, $src}",
360 [(store (v4f32 VR128:$src), addr:$dst)]>;
361def MOVUPDmr : PDI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
362 "movupd\t{$src, $dst|$dst, $src}",
363 [(store (v2f64 VR128:$src), addr:$dst)]>;
364
365// Intrinsic forms of MOVUPS/D load and store
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000366let isAsmParserOnly = 1 in {
367 let canFoldAsLoad = 1, isReMaterializable = 1 in
368 def VMOVUPSrm_Int : VPSI<0x10, MRMSrcMem, (outs VR128:$dst),
369 (ins f128mem:$src),
370 "movups\t{$src, $dst|$dst, $src}",
371 [(set VR128:$dst, (int_x86_sse_loadu_ps addr:$src))]>, VEX;
372 def VMOVUPDrm_Int : VPDI<0x10, MRMSrcMem, (outs VR128:$dst),
373 (ins f128mem:$src),
374 "movupd\t{$src, $dst|$dst, $src}",
375 [(set VR128:$dst, (int_x86_sse2_loadu_pd addr:$src))]>, VEX;
376 def VMOVUPSmr_Int : VPSI<0x11, MRMDestMem, (outs),
377 (ins f128mem:$dst, VR128:$src),
378 "movups\t{$src, $dst|$dst, $src}",
379 [(int_x86_sse_storeu_ps addr:$dst, VR128:$src)]>, VEX;
380 def VMOVUPDmr_Int : VPDI<0x11, MRMDestMem, (outs),
381 (ins f128mem:$dst, VR128:$src),
382 "movupd\t{$src, $dst|$dst, $src}",
383 [(int_x86_sse2_storeu_pd addr:$dst, VR128:$src)]>, VEX;
384}
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000385let canFoldAsLoad = 1, isReMaterializable = 1 in
386def MOVUPSrm_Int : PSI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
387 "movups\t{$src, $dst|$dst, $src}",
388 [(set VR128:$dst, (int_x86_sse_loadu_ps addr:$src))]>;
389def MOVUPDrm_Int : PDI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
390 "movupd\t{$src, $dst|$dst, $src}",
391 [(set VR128:$dst, (int_x86_sse2_loadu_pd addr:$src))]>;
392
393def MOVUPSmr_Int : PSI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
394 "movups\t{$src, $dst|$dst, $src}",
395 [(int_x86_sse_storeu_ps addr:$dst, VR128:$src)]>;
396def MOVUPDmr_Int : PDI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
397 "movupd\t{$src, $dst|$dst, $src}",
398 [(int_x86_sse2_storeu_pd addr:$dst, VR128:$src)]>;
399
400// Move Low/High packed floating point values
401multiclass sse12_mov_hilo_packed<bits<8>opc, RegisterClass RC,
402 PatFrag mov_frag, string base_opc,
403 string asm_opr> {
404 def PSrm : PI<opc, MRMSrcMem,
405 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src2),
406 !strconcat(!strconcat(base_opc,"s"), asm_opr),
407 [(set RC:$dst,
408 (mov_frag RC:$src1,
409 (bc_v4f32 (v2f64 (scalar_to_vector (loadf64 addr:$src2))))))],
410 SSEPackedSingle>, TB;
411
412 def PDrm : PI<opc, MRMSrcMem,
413 (outs RC:$dst), (ins RC:$src1, f64mem:$src2),
414 !strconcat(!strconcat(base_opc,"d"), asm_opr),
415 [(set RC:$dst, (v2f64 (mov_frag RC:$src1,
416 (scalar_to_vector (loadf64 addr:$src2)))))],
417 SSEPackedDouble>, TB, OpSize;
418}
419
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000420let isAsmParserOnly = 1, AddedComplexity = 20 in {
421 defm VMOVL : sse12_mov_hilo_packed<0x12, VR128, movlp, "movlp",
422 "\t{$src2, $src1, $dst|$dst, $src1, $src2}">, VEX_4V;
423 defm VMOVH : sse12_mov_hilo_packed<0x16, VR128, movlhps, "movhp",
424 "\t{$src2, $src1, $dst|$dst, $src1, $src2}">, VEX_4V;
425}
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000426let Constraints = "$src1 = $dst", AddedComplexity = 20 in {
427 defm MOVL : sse12_mov_hilo_packed<0x12, VR128, movlp, "movlp",
428 "\t{$src2, $dst|$dst, $src2}">;
429 defm MOVH : sse12_mov_hilo_packed<0x16, VR128, movlhps, "movhp",
430 "\t{$src2, $dst|$dst, $src2}">;
431}
432
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000433let isAsmParserOnly = 1 in {
434def VMOVLPSmr : VPSI<0x13, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
435 "movlps\t{$src, $dst|$dst, $src}",
436 [(store (f64 (vector_extract (bc_v2f64 (v4f32 VR128:$src)),
437 (iPTR 0))), addr:$dst)]>, VEX;
438def VMOVLPDmr : VPDI<0x13, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
439 "movlpd\t{$src, $dst|$dst, $src}",
440 [(store (f64 (vector_extract (v2f64 VR128:$src),
441 (iPTR 0))), addr:$dst)]>, VEX;
442}
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000443def MOVLPSmr : PSI<0x13, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
444 "movlps\t{$src, $dst|$dst, $src}",
445 [(store (f64 (vector_extract (bc_v2f64 (v4f32 VR128:$src)),
446 (iPTR 0))), addr:$dst)]>;
447def MOVLPDmr : PDI<0x13, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
448 "movlpd\t{$src, $dst|$dst, $src}",
449 [(store (f64 (vector_extract (v2f64 VR128:$src),
450 (iPTR 0))), addr:$dst)]>;
451
452// v2f64 extract element 1 is always custom lowered to unpack high to low
453// and extract element 0 so the non-store version isn't too horrible.
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000454let isAsmParserOnly = 1 in {
455def VMOVHPSmr : VPSI<0x17, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
456 "movhps\t{$src, $dst|$dst, $src}",
457 [(store (f64 (vector_extract
458 (unpckh (bc_v2f64 (v4f32 VR128:$src)),
459 (undef)), (iPTR 0))), addr:$dst)]>,
460 VEX;
461def VMOVHPDmr : VPDI<0x17, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
462 "movhpd\t{$src, $dst|$dst, $src}",
463 [(store (f64 (vector_extract
464 (v2f64 (unpckh VR128:$src, (undef))),
465 (iPTR 0))), addr:$dst)]>,
466 VEX;
467}
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000468def MOVHPSmr : PSI<0x17, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
469 "movhps\t{$src, $dst|$dst, $src}",
470 [(store (f64 (vector_extract
471 (unpckh (bc_v2f64 (v4f32 VR128:$src)),
472 (undef)), (iPTR 0))), addr:$dst)]>;
473def MOVHPDmr : PDI<0x17, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
474 "movhpd\t{$src, $dst|$dst, $src}",
475 [(store (f64 (vector_extract
476 (v2f64 (unpckh VR128:$src, (undef))),
477 (iPTR 0))), addr:$dst)]>;
478
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000479let isAsmParserOnly = 1, AddedComplexity = 20 in {
480 def VMOVLHPSrr : VPSI<0x16, MRMSrcReg, (outs VR128:$dst),
481 (ins VR128:$src1, VR128:$src2),
482 "movlhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
483 [(set VR128:$dst,
484 (v4f32 (movlhps VR128:$src1, VR128:$src2)))]>,
485 VEX_4V;
486 def VMOVHLPSrr : VPSI<0x12, MRMSrcReg, (outs VR128:$dst),
487 (ins VR128:$src1, VR128:$src2),
488 "movhlps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
489 [(set VR128:$dst,
490 (v4f32 (movhlps VR128:$src1, VR128:$src2)))]>,
491 VEX_4V;
492}
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000493let Constraints = "$src1 = $dst", AddedComplexity = 20 in {
494 def MOVLHPSrr : PSI<0x16, MRMSrcReg, (outs VR128:$dst),
495 (ins VR128:$src1, VR128:$src2),
496 "movlhps\t{$src2, $dst|$dst, $src2}",
497 [(set VR128:$dst,
498 (v4f32 (movlhps VR128:$src1, VR128:$src2)))]>;
499 def MOVHLPSrr : PSI<0x12, MRMSrcReg, (outs VR128:$dst),
500 (ins VR128:$src1, VR128:$src2),
501 "movhlps\t{$src2, $dst|$dst, $src2}",
502 [(set VR128:$dst,
503 (v4f32 (movhlps VR128:$src1, VR128:$src2)))]>;
504}
505
506def : Pat<(movlhps VR128:$src1, (bc_v4i32 (v2i64 (X86vzload addr:$src2)))),
507 (MOVHPSrm (v4i32 VR128:$src1), addr:$src2)>;
508let AddedComplexity = 20 in {
509 def : Pat<(v4f32 (movddup VR128:$src, (undef))),
510 (MOVLHPSrr (v4f32 VR128:$src), (v4f32 VR128:$src))>;
511 def : Pat<(v2i64 (movddup VR128:$src, (undef))),
512 (MOVLHPSrr (v2i64 VR128:$src), (v2i64 VR128:$src))>;
513}
514
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000515//===----------------------------------------------------------------------===//
516// SSE 1 & 2 - Conversion Instructions
517//===----------------------------------------------------------------------===//
518
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000519multiclass sse12_cvt_s<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
Bruno Cardoso Lopesf241b262010-06-24 22:22:21 +0000520 SDNode OpNode, X86MemOperand x86memop, PatFrag ld_frag,
521 string asm> {
522 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src), asm,
523 [(set DstRC:$dst, (OpNode SrcRC:$src))]>;
524 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src), asm,
525 [(set DstRC:$dst, (OpNode (ld_frag addr:$src)))]>;
526}
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000527
Bruno Cardoso Lopese29f37f2010-07-21 21:37:59 +0000528multiclass sse12_cvt_s_np<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
529 X86MemOperand x86memop, string asm> {
530 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src), asm,
531 []>;
532 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src), asm,
533 []>;
534}
535
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000536multiclass sse12_cvt_p<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
537 SDNode OpNode, X86MemOperand x86memop, PatFrag ld_frag,
538 string asm, Domain d> {
539 def rr : PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src), asm,
540 [(set DstRC:$dst, (OpNode SrcRC:$src))], d>;
541 def rm : PI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src), asm,
542 [(set DstRC:$dst, (OpNode (ld_frag addr:$src)))], d>;
543}
544
545multiclass sse12_vcvt_avx<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
Bruno Cardoso Lopese29f37f2010-07-21 21:37:59 +0000546 X86MemOperand x86memop, string asm> {
Bruno Cardoso Lopesa0ae87f2010-06-25 00:39:30 +0000547 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins DstRC:$src1, SrcRC:$src),
Bruno Cardoso Lopese29f37f2010-07-21 21:37:59 +0000548 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>;
Bruno Cardoso Lopesa0ae87f2010-06-25 00:39:30 +0000549 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst),
Bruno Cardoso Lopese29f37f2010-07-21 21:37:59 +0000550 (ins DstRC:$src1, x86memop:$src),
551 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>;
Bruno Cardoso Lopesa0ae87f2010-06-25 00:39:30 +0000552}
553
Bruno Cardoso Lopesa0ae87f2010-06-25 00:39:30 +0000554let isAsmParserOnly = 1 in {
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000555defm VCVTTSS2SI : sse12_cvt_s<0x2C, FR32, GR32, fp_to_sint, f32mem, loadf32,
556 "cvttss2si\t{$src, $dst|$dst, $src}">, XS, VEX;
557defm VCVTTSS2SI64 : sse12_cvt_s<0x2C, FR32, GR64, fp_to_sint, f32mem, loadf32,
558 "cvttss2si\t{$src, $dst|$dst, $src}">, XS, VEX,
559 VEX_W;
560defm VCVTTSD2SI : sse12_cvt_s<0x2C, FR64, GR32, fp_to_sint, f64mem, loadf64,
561 "cvttsd2si\t{$src, $dst|$dst, $src}">, XD, VEX;
562defm VCVTTSD2SI64 : sse12_cvt_s<0x2C, FR64, GR64, fp_to_sint, f64mem, loadf64,
563 "cvttsd2si\t{$src, $dst|$dst, $src}">, XD,
564 VEX, VEX_W;
Bruno Cardoso Lopese29f37f2010-07-21 21:37:59 +0000565
566// The assembler can recognize rr 64-bit instructions by seeing a rxx
567// register, but the same isn't true when only using memory operands,
568// provide other assembly "l" and "q" forms to address this explicitly
569// where appropriate to do so.
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000570defm VCVTSI2SS : sse12_vcvt_avx<0x2A, GR32, FR32, i32mem, "cvtsi2ss">, XS,
571 VEX_4V;
572defm VCVTSI2SS64 : sse12_vcvt_avx<0x2A, GR64, FR32, i64mem, "cvtsi2ss{q}">, XS,
573 VEX_4V, VEX_W;
574defm VCVTSI2SD : sse12_vcvt_avx<0x2A, GR32, FR64, i32mem, "cvtsi2sd">, XD,
575 VEX_4V;
576defm VCVTSI2SDL : sse12_vcvt_avx<0x2A, GR32, FR64, i32mem, "cvtsi2sd{l}">, XD,
577 VEX_4V;
578defm VCVTSI2SD64 : sse12_vcvt_avx<0x2A, GR64, FR64, i64mem, "cvtsi2sd{q}">, XD,
579 VEX_4V, VEX_W;
Bruno Cardoso Lopesa0ae87f2010-06-25 00:39:30 +0000580}
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000581
582defm CVTTSS2SI : sse12_cvt_s<0x2C, FR32, GR32, fp_to_sint, f32mem, loadf32,
583 "cvttss2si\t{$src, $dst|$dst, $src}">, XS;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000584defm CVTTSS2SI64 : sse12_cvt_s<0x2C, FR32, GR64, fp_to_sint, f32mem, loadf32,
585 "cvttss2si{q}\t{$src, $dst|$dst, $src}">, XS, REX_W;
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000586defm CVTTSD2SI : sse12_cvt_s<0x2C, FR64, GR32, fp_to_sint, f64mem, loadf64,
587 "cvttsd2si\t{$src, $dst|$dst, $src}">, XD;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000588defm CVTTSD2SI64 : sse12_cvt_s<0x2C, FR64, GR64, fp_to_sint, f64mem, loadf64,
589 "cvttsd2si{q}\t{$src, $dst|$dst, $src}">, XD, REX_W;
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000590defm CVTSI2SS : sse12_cvt_s<0x2A, GR32, FR32, sint_to_fp, i32mem, loadi32,
Bruno Cardoso Lopesf241b262010-06-24 22:22:21 +0000591 "cvtsi2ss\t{$src, $dst|$dst, $src}">, XS;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000592defm CVTSI2SS64 : sse12_cvt_s<0x2A, GR64, FR32, sint_to_fp, i64mem, loadi64,
593 "cvtsi2ss{q}\t{$src, $dst|$dst, $src}">, XS, REX_W;
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000594defm CVTSI2SD : sse12_cvt_s<0x2A, GR32, FR64, sint_to_fp, i32mem, loadi32,
Bruno Cardoso Lopesf241b262010-06-24 22:22:21 +0000595 "cvtsi2sd\t{$src, $dst|$dst, $src}">, XD;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000596defm CVTSI2SD64 : sse12_cvt_s<0x2A, GR64, FR64, sint_to_fp, i64mem, loadi64,
597 "cvtsi2sd{q}\t{$src, $dst|$dst, $src}">, XD, REX_W;
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000598
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000599// Conversion Instructions Intrinsics - Match intrinsics which expect MM
600// and/or XMM operand(s).
Bruno Cardoso Lopes8b942972010-06-24 23:37:07 +0000601multiclass sse12_cvt_pint<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
602 Intrinsic Int, X86MemOperand x86memop, PatFrag ld_frag,
603 string asm, Domain d> {
604 def rr : PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src), asm,
605 [(set DstRC:$dst, (Int SrcRC:$src))], d>;
606 def rm : PI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src), asm,
607 [(set DstRC:$dst, (Int (ld_frag addr:$src)))], d>;
608}
609
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000610multiclass sse12_cvt_sint<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
611 Intrinsic Int, X86MemOperand x86memop, PatFrag ld_frag,
612 string asm> {
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000613 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
614 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
615 [(set DstRC:$dst, (Int SrcRC:$src))]>;
616 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
617 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
618 [(set DstRC:$dst, (Int (ld_frag addr:$src)))]>;
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000619}
Bruno Cardoso Lopes8b942972010-06-24 23:37:07 +0000620
621multiclass sse12_cvt_pint_3addr<bits<8> opc, RegisterClass SrcRC,
622 RegisterClass DstRC, Intrinsic Int, X86MemOperand x86memop,
623 PatFrag ld_frag, string asm, Domain d> {
624 def rr : PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins DstRC:$src1, SrcRC:$src2),
625 asm, [(set DstRC:$dst, (Int DstRC:$src1, SrcRC:$src2))], d>;
626 def rm : PI<opc, MRMSrcMem, (outs DstRC:$dst),
627 (ins DstRC:$src1, x86memop:$src2), asm,
628 [(set DstRC:$dst, (Int DstRC:$src1, (ld_frag addr:$src2)))], d>;
629}
630
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000631multiclass sse12_cvt_sint_3addr<bits<8> opc, RegisterClass SrcRC,
632 RegisterClass DstRC, Intrinsic Int, X86MemOperand x86memop,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000633 PatFrag ld_frag, string asm, bit Is2Addr = 1> {
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000634 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins DstRC:$src1, SrcRC:$src2),
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000635 !if(Is2Addr,
636 !strconcat(asm, "\t{$src2, $dst|$dst, $src2}"),
637 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
638 [(set DstRC:$dst, (Int DstRC:$src1, SrcRC:$src2))]>;
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000639 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst),
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000640 (ins DstRC:$src1, x86memop:$src2),
641 !if(Is2Addr,
642 !strconcat(asm, "\t{$src2, $dst|$dst, $src2}"),
643 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000644 [(set DstRC:$dst, (Int DstRC:$src1, (ld_frag addr:$src2)))]>;
645}
Bruno Cardoso Lopes8b942972010-06-24 23:37:07 +0000646
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000647let isAsmParserOnly = 1 in {
648 defm Int_VCVTSS2SI : sse12_cvt_sint<0x2D, VR128, GR32, int_x86_sse_cvtss2si,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000649 f32mem, load, "cvtss2si">, XS, VEX;
650 defm Int_VCVTSS2SI64 : sse12_cvt_sint<0x2D, VR128, GR64,
651 int_x86_sse_cvtss2si64, f32mem, load, "cvtss2si">,
652 XS, VEX, VEX_W;
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000653 defm Int_VCVTSD2SI : sse12_cvt_sint<0x2D, VR128, GR32, int_x86_sse2_cvtsd2si,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000654 f128mem, load, "cvtsd2si">, XD, VEX;
655 defm Int_VCVTSD2SI64 : sse12_cvt_sint<0x2D, VR128, GR64,
656 int_x86_sse2_cvtsd2si64, f128mem, load, "cvtsd2si">,
657 XD, VEX, VEX_W;
658
Bruno Cardoso Lopese29f37f2010-07-21 21:37:59 +0000659 // FIXME: The asm matcher has a hack to ignore instructions with _Int and Int_
660 // Get rid of this hack or rename the intrinsics, there are several
661 // intructions that only match with the intrinsic form, why create duplicates
662 // to let them be recognized by the assembler?
663 defm VCVTSD2SI_alt : sse12_cvt_s_np<0x2D, FR64, GR32, f64mem,
664 "cvtsd2si\t{$src, $dst|$dst, $src}">, XD, VEX;
665 defm VCVTSD2SI64 : sse12_cvt_s_np<0x2D, FR64, GR64, f64mem,
666 "cvtsd2si\t{$src, $dst|$dst, $src}">, XD, VEX, VEX_W;
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000667}
668defm Int_CVTSS2SI : sse12_cvt_sint<0x2D, VR128, GR32, int_x86_sse_cvtss2si,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000669 f32mem, load, "cvtss2si">, XS;
670defm Int_CVTSS2SI64 : sse12_cvt_sint<0x2D, VR128, GR64, int_x86_sse_cvtss2si64,
671 f32mem, load, "cvtss2si{q}">, XS, REX_W;
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000672defm Int_CVTSD2SI : sse12_cvt_sint<0x2D, VR128, GR32, int_x86_sse2_cvtsd2si,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000673 f128mem, load, "cvtsd2si">, XD;
674defm Int_CVTSD2SI64 : sse12_cvt_sint<0x2D, VR128, GR64, int_x86_sse2_cvtsd2si64,
675 f128mem, load, "cvtsd2si">, XD, REX_W;
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000676
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000677defm CVTSD2SI64 : sse12_cvt_s_np<0x2D, VR128, GR64, f64mem, "cvtsd2si{q}">, XD,
678 REX_W;
679
680let isAsmParserOnly = 1 in {
681 defm Int_VCVTSI2SS : sse12_cvt_sint_3addr<0x2A, GR32, VR128,
682 int_x86_sse_cvtsi2ss, i32mem, loadi32, "cvtsi2ss", 0>, XS, VEX_4V;
683 defm Int_VCVTSI2SS64 : sse12_cvt_sint_3addr<0x2A, GR64, VR128,
684 int_x86_sse_cvtsi642ss, i64mem, loadi64, "cvtsi2ss", 0>, XS, VEX_4V,
685 VEX_W;
686 defm Int_VCVTSI2SD : sse12_cvt_sint_3addr<0x2A, GR32, VR128,
687 int_x86_sse2_cvtsi2sd, i32mem, loadi32, "cvtsi2sd", 0>, XD, VEX_4V;
688 defm Int_VCVTSI2SD64 : sse12_cvt_sint_3addr<0x2A, GR64, VR128,
689 int_x86_sse2_cvtsi642sd, i64mem, loadi64, "cvtsi2sd", 0>, XD,
690 VEX_4V, VEX_W;
691}
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000692
693let Constraints = "$src1 = $dst" in {
694 defm Int_CVTSI2SS : sse12_cvt_sint_3addr<0x2A, GR32, VR128,
695 int_x86_sse_cvtsi2ss, i32mem, loadi32,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000696 "cvtsi2ss">, XS;
697 defm Int_CVTSI2SS64 : sse12_cvt_sint_3addr<0x2A, GR64, VR128,
698 int_x86_sse_cvtsi642ss, i64mem, loadi64,
699 "cvtsi2ss{q}">, XS, REX_W;
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000700 defm Int_CVTSI2SD : sse12_cvt_sint_3addr<0x2A, GR32, VR128,
701 int_x86_sse2_cvtsi2sd, i32mem, loadi32,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000702 "cvtsi2sd">, XD;
703 defm Int_CVTSI2SD64 : sse12_cvt_sint_3addr<0x2A, GR64, VR128,
704 int_x86_sse2_cvtsi642sd, i64mem, loadi64,
705 "cvtsi2sd">, XD, REX_W;
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000706}
707
708// Instructions below don't have an AVX form.
709defm Int_CVTPS2PI : sse12_cvt_pint<0x2D, VR128, VR64, int_x86_sse_cvtps2pi,
710 f64mem, load, "cvtps2pi\t{$src, $dst|$dst, $src}",
711 SSEPackedSingle>, TB;
712defm Int_CVTPD2PI : sse12_cvt_pint<0x2D, VR128, VR64, int_x86_sse_cvtpd2pi,
713 f128mem, memop, "cvtpd2pi\t{$src, $dst|$dst, $src}",
714 SSEPackedDouble>, TB, OpSize;
715defm Int_CVTTPS2PI : sse12_cvt_pint<0x2C, VR128, VR64, int_x86_sse_cvttps2pi,
716 f64mem, load, "cvttps2pi\t{$src, $dst|$dst, $src}",
717 SSEPackedSingle>, TB;
718defm Int_CVTTPD2PI : sse12_cvt_pint<0x2C, VR128, VR64, int_x86_sse_cvttpd2pi,
719 f128mem, memop, "cvttpd2pi\t{$src, $dst|$dst, $src}",
720 SSEPackedDouble>, TB, OpSize;
721defm Int_CVTPI2PD : sse12_cvt_pint<0x2A, VR64, VR128, int_x86_sse_cvtpi2pd,
722 i64mem, load, "cvtpi2pd\t{$src, $dst|$dst, $src}",
723 SSEPackedDouble>, TB, OpSize;
724let Constraints = "$src1 = $dst" in {
Bruno Cardoso Lopes8b942972010-06-24 23:37:07 +0000725 defm Int_CVTPI2PS : sse12_cvt_pint_3addr<0x2A, VR64, VR128,
726 int_x86_sse_cvtpi2ps,
727 i64mem, load, "cvtpi2ps\t{$src2, $dst|$dst, $src2}",
728 SSEPackedSingle>, TB;
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000729}
730
731/// SSE 1 Only
732
733// Aliases for intrinsics
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000734let isAsmParserOnly = 1 in {
735defm Int_VCVTTSS2SI : sse12_cvt_sint<0x2C, VR128, GR32, int_x86_sse_cvttss2si,
736 f32mem, load, "cvttss2si">, XS, VEX;
737defm Int_VCVTTSS2SI64 : sse12_cvt_sint<0x2C, VR128, GR64,
738 int_x86_sse_cvttss2si64, f32mem, load,
739 "cvttss2si">, XS, VEX, VEX_W;
740defm Int_VCVTTSD2SI : sse12_cvt_sint<0x2C, VR128, GR32, int_x86_sse2_cvttsd2si,
741 f128mem, load, "cvttss2si">, XD, VEX;
742defm Int_VCVTTSD2SI64 : sse12_cvt_sint<0x2C, VR128, GR64,
743 int_x86_sse2_cvttsd2si64, f128mem, load,
744 "cvttss2si">, XD, VEX, VEX_W;
Bruno Cardoso Lopesbdffc162010-06-25 23:47:23 +0000745}
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000746defm Int_CVTTSS2SI : sse12_cvt_sint<0x2C, VR128, GR32, int_x86_sse_cvttss2si,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000747 f32mem, load, "cvttss2si">, XS;
748defm Int_CVTTSS2SI64 : sse12_cvt_sint<0x2C, VR128, GR64,
749 int_x86_sse_cvttss2si64, f32mem, load,
750 "cvttss2si{q}">, XS, REX_W;
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000751defm Int_CVTTSD2SI : sse12_cvt_sint<0x2C, VR128, GR32, int_x86_sse2_cvttsd2si,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000752 f128mem, load, "cvttss2si">, XD;
753defm Int_CVTTSD2SI64 : sse12_cvt_sint<0x2C, VR128, GR64,
754 int_x86_sse2_cvttsd2si64, f128mem, load,
755 "cvttss2si{q}">, XD, REX_W;
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000756
Bruno Cardoso Lopesbdffc162010-06-25 23:47:23 +0000757let isAsmParserOnly = 1, Pattern = []<dag> in {
Bruno Cardoso Lopese29f37f2010-07-21 21:37:59 +0000758defm VCVTSS2SI : sse12_cvt_s<0x2D, FR32, GR32, undef, f32mem, load,
759 "cvtss2si{l}\t{$src, $dst|$dst, $src}">, XS, VEX;
760defm VCVTSS2SI64 : sse12_cvt_s<0x2D, FR32, GR64, undef, f32mem, load,
761 "cvtss2si\t{$src, $dst|$dst, $src}">, XS, VEX,
762 VEX_W;
Bruno Cardoso Lopes84681572010-08-09 21:24:59 +0000763defm VCVTDQ2PS : sse12_cvt_p<0x5B, VR128, VR128, undef, i128mem, load,
Bruno Cardoso Lopese29f37f2010-07-21 21:37:59 +0000764 "cvtdq2ps\t{$src, $dst|$dst, $src}",
765 SSEPackedSingle>, TB, VEX;
Bruno Cardoso Lopes84681572010-08-09 21:24:59 +0000766defm VCVTDQ2PSY : sse12_cvt_p<0x5B, VR256, VR256, undef, i256mem, load,
Bruno Cardoso Lopese29f37f2010-07-21 21:37:59 +0000767 "cvtdq2ps\t{$src, $dst|$dst, $src}",
768 SSEPackedSingle>, TB, VEX;
Bruno Cardoso Lopesbdffc162010-06-25 23:47:23 +0000769}
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000770let Pattern = []<dag> in {
771defm CVTSS2SI : sse12_cvt_s<0x2D, FR32, GR32, undef, f32mem, load /*dummy*/,
772 "cvtss2si{l}\t{$src, $dst|$dst, $src}">, XS;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000773defm CVTSS2SI64 : sse12_cvt_s<0x2D, FR32, GR64, undef, f32mem, load /*dummy*/,
774 "cvtss2si{q}\t{$src, $dst|$dst, $src}">, XS, REX_W;
Bruno Cardoso Lopes84681572010-08-09 21:24:59 +0000775defm CVTDQ2PS : sse12_cvt_p<0x5B, VR128, VR128, undef, i128mem, load /*dummy*/,
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000776 "cvtdq2ps\t{$src, $dst|$dst, $src}",
777 SSEPackedSingle>, TB; /* PD SSE3 form is avaiable */
778}
Bruno Cardoso Lopes8b942972010-06-24 23:37:07 +0000779
Bruno Cardoso Lopes39afa902010-06-25 20:29:27 +0000780/// SSE 2 Only
781
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000782// Convert scalar double to scalar single
783let isAsmParserOnly = 1 in {
784def VCVTSD2SSrr : VSDI<0x5A, MRMSrcReg, (outs FR32:$dst),
785 (ins FR64:$src1, FR64:$src2),
786 "cvtsd2ss\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
787 VEX_4V;
788def VCVTSD2SSrm : I<0x5A, MRMSrcMem, (outs FR32:$dst),
789 (ins FR64:$src1, f64mem:$src2),
790 "vcvtsd2ss\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +0000791 []>, XD, Requires<[HasAVX, OptForSize]>, VEX_4V;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000792}
Bruno Cardoso Lopes39afa902010-06-25 20:29:27 +0000793def CVTSD2SSrr : SDI<0x5A, MRMSrcReg, (outs FR32:$dst), (ins FR64:$src),
794 "cvtsd2ss\t{$src, $dst|$dst, $src}",
795 [(set FR32:$dst, (fround FR64:$src))]>;
796def CVTSD2SSrm : I<0x5A, MRMSrcMem, (outs FR32:$dst), (ins f64mem:$src),
797 "cvtsd2ss\t{$src, $dst|$dst, $src}",
798 [(set FR32:$dst, (fround (loadf64 addr:$src)))]>, XD,
799 Requires<[HasSSE2, OptForSize]>;
800
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000801let isAsmParserOnly = 1 in
802defm Int_VCVTSD2SS: sse12_cvt_sint_3addr<0x5A, VR128, VR128,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000803 int_x86_sse2_cvtsd2ss, f64mem, load, "cvtsd2ss", 0>,
804 XS, VEX_4V;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000805let Constraints = "$src1 = $dst" in
806defm Int_CVTSD2SS: sse12_cvt_sint_3addr<0x5A, VR128, VR128,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000807 int_x86_sse2_cvtsd2ss, f64mem, load, "cvtsd2ss">, XS;
Bruno Cardoso Lopes39afa902010-06-25 20:29:27 +0000808
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000809// Convert scalar single to scalar double
810let isAsmParserOnly = 1 in { // SSE2 instructions with XS prefix
811def VCVTSS2SDrr : I<0x5A, MRMSrcReg, (outs FR64:$dst),
812 (ins FR32:$src1, FR32:$src2),
813 "vcvtss2sd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +0000814 []>, XS, Requires<[HasAVX]>, VEX_4V;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000815def VCVTSS2SDrm : I<0x5A, MRMSrcMem, (outs FR64:$dst),
816 (ins FR32:$src1, f32mem:$src2),
817 "vcvtss2sd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +0000818 []>, XS, VEX_4V, Requires<[HasAVX, OptForSize]>;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000819}
Bruno Cardoso Lopes39afa902010-06-25 20:29:27 +0000820def CVTSS2SDrr : I<0x5A, MRMSrcReg, (outs FR64:$dst), (ins FR32:$src),
821 "cvtss2sd\t{$src, $dst|$dst, $src}",
822 [(set FR64:$dst, (fextend FR32:$src))]>, XS,
823 Requires<[HasSSE2]>;
824def CVTSS2SDrm : I<0x5A, MRMSrcMem, (outs FR64:$dst), (ins f32mem:$src),
825 "cvtss2sd\t{$src, $dst|$dst, $src}",
826 [(set FR64:$dst, (extloadf32 addr:$src))]>, XS,
827 Requires<[HasSSE2, OptForSize]>;
828
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000829let isAsmParserOnly = 1 in {
830def Int_VCVTSS2SDrr: I<0x5A, MRMSrcReg,
831 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
832 "vcvtss2sd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
833 [(set VR128:$dst, (int_x86_sse2_cvtss2sd VR128:$src1,
834 VR128:$src2))]>, XS, VEX_4V,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +0000835 Requires<[HasAVX]>;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000836def Int_VCVTSS2SDrm: I<0x5A, MRMSrcMem,
837 (outs VR128:$dst), (ins VR128:$src1, f32mem:$src2),
838 "vcvtss2sd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
839 [(set VR128:$dst, (int_x86_sse2_cvtss2sd VR128:$src1,
840 (load addr:$src2)))]>, XS, VEX_4V,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +0000841 Requires<[HasAVX]>;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000842}
843let Constraints = "$src1 = $dst" in { // SSE2 instructions with XS prefix
Bruno Cardoso Lopes39afa902010-06-25 20:29:27 +0000844def Int_CVTSS2SDrr: I<0x5A, MRMSrcReg,
845 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
846 "cvtss2sd\t{$src2, $dst|$dst, $src2}",
847 [(set VR128:$dst, (int_x86_sse2_cvtss2sd VR128:$src1,
848 VR128:$src2))]>, XS,
849 Requires<[HasSSE2]>;
850def Int_CVTSS2SDrm: I<0x5A, MRMSrcMem,
851 (outs VR128:$dst), (ins VR128:$src1, f32mem:$src2),
852 "cvtss2sd\t{$src2, $dst|$dst, $src2}",
853 [(set VR128:$dst, (int_x86_sse2_cvtss2sd VR128:$src1,
854 (load addr:$src2)))]>, XS,
855 Requires<[HasSSE2]>;
856}
857
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000858def : Pat<(extloadf32 addr:$src),
859 (CVTSS2SDrr (MOVSSrm addr:$src))>,
860 Requires<[HasSSE2, OptForSpeed]>;
861
862// Convert doubleword to packed single/double fp
863let isAsmParserOnly = 1 in { // SSE2 instructions without OpSize prefix
864def Int_VCVTDQ2PSrr : I<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
865 "vcvtdq2ps\t{$src, $dst|$dst, $src}",
866 [(set VR128:$dst, (int_x86_sse2_cvtdq2ps VR128:$src))]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +0000867 TB, VEX, Requires<[HasAVX]>;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000868def Int_VCVTDQ2PSrm : I<0x5B, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
869 "vcvtdq2ps\t{$src, $dst|$dst, $src}",
870 [(set VR128:$dst, (int_x86_sse2_cvtdq2ps
871 (bitconvert (memopv2i64 addr:$src))))]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +0000872 TB, VEX, Requires<[HasAVX]>;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000873}
874def Int_CVTDQ2PSrr : I<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
875 "cvtdq2ps\t{$src, $dst|$dst, $src}",
876 [(set VR128:$dst, (int_x86_sse2_cvtdq2ps VR128:$src))]>,
877 TB, Requires<[HasSSE2]>;
878def Int_CVTDQ2PSrm : I<0x5B, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
879 "cvtdq2ps\t{$src, $dst|$dst, $src}",
880 [(set VR128:$dst, (int_x86_sse2_cvtdq2ps
881 (bitconvert (memopv2i64 addr:$src))))]>,
882 TB, Requires<[HasSSE2]>;
883
884// FIXME: why the non-intrinsic version is described as SSE3?
885let isAsmParserOnly = 1 in { // SSE2 instructions with XS prefix
886def Int_VCVTDQ2PDrr : I<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
887 "vcvtdq2pd\t{$src, $dst|$dst, $src}",
888 [(set VR128:$dst, (int_x86_sse2_cvtdq2pd VR128:$src))]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +0000889 XS, VEX, Requires<[HasAVX]>;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000890def Int_VCVTDQ2PDrm : I<0xE6, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
891 "vcvtdq2pd\t{$src, $dst|$dst, $src}",
892 [(set VR128:$dst, (int_x86_sse2_cvtdq2pd
893 (bitconvert (memopv2i64 addr:$src))))]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +0000894 XS, VEX, Requires<[HasAVX]>;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000895}
896def Int_CVTDQ2PDrr : I<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
897 "cvtdq2pd\t{$src, $dst|$dst, $src}",
898 [(set VR128:$dst, (int_x86_sse2_cvtdq2pd VR128:$src))]>,
899 XS, Requires<[HasSSE2]>;
900def Int_CVTDQ2PDrm : I<0xE6, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
901 "cvtdq2pd\t{$src, $dst|$dst, $src}",
902 [(set VR128:$dst, (int_x86_sse2_cvtdq2pd
903 (bitconvert (memopv2i64 addr:$src))))]>,
904 XS, Requires<[HasSSE2]>;
905
Bruno Cardoso Lopes84681572010-08-09 21:24:59 +0000906
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000907// Convert packed single/double fp to doubleword
908let isAsmParserOnly = 1 in {
909def VCVTPS2DQrr : VPDI<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Bruno Cardoso Lopes87a85c72010-07-13 21:07:28 +0000910 "cvtps2dq\t{$src, $dst|$dst, $src}", []>, VEX;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000911def VCVTPS2DQrm : VPDI<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Bruno Cardoso Lopes87a85c72010-07-13 21:07:28 +0000912 "cvtps2dq\t{$src, $dst|$dst, $src}", []>, VEX;
913def VCVTPS2DQYrr : VPDI<0x5B, MRMSrcReg, (outs VR256:$dst), (ins VR256:$src),
914 "cvtps2dq\t{$src, $dst|$dst, $src}", []>, VEX;
915def VCVTPS2DQYrm : VPDI<0x5B, MRMSrcMem, (outs VR256:$dst), (ins f256mem:$src),
916 "cvtps2dq\t{$src, $dst|$dst, $src}", []>, VEX;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000917}
918def CVTPS2DQrr : PDI<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
919 "cvtps2dq\t{$src, $dst|$dst, $src}", []>;
920def CVTPS2DQrm : PDI<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
921 "cvtps2dq\t{$src, $dst|$dst, $src}", []>;
922
923let isAsmParserOnly = 1 in {
924def Int_VCVTPS2DQrr : VPDI<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
925 "cvtps2dq\t{$src, $dst|$dst, $src}",
926 [(set VR128:$dst, (int_x86_sse2_cvtps2dq VR128:$src))]>,
927 VEX;
928def Int_VCVTPS2DQrm : VPDI<0x5B, MRMSrcMem, (outs VR128:$dst),
929 (ins f128mem:$src),
930 "cvtps2dq\t{$src, $dst|$dst, $src}",
931 [(set VR128:$dst, (int_x86_sse2_cvtps2dq
932 (memop addr:$src)))]>, VEX;
933}
934def Int_CVTPS2DQrr : PDI<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
935 "cvtps2dq\t{$src, $dst|$dst, $src}",
936 [(set VR128:$dst, (int_x86_sse2_cvtps2dq VR128:$src))]>;
937def Int_CVTPS2DQrm : PDI<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
938 "cvtps2dq\t{$src, $dst|$dst, $src}",
939 [(set VR128:$dst, (int_x86_sse2_cvtps2dq
940 (memop addr:$src)))]>;
941
942let isAsmParserOnly = 1 in { // SSE2 packed instructions with XD prefix
943def Int_VCVTPD2DQrr : I<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
944 "vcvtpd2dq\t{$src, $dst|$dst, $src}",
945 [(set VR128:$dst, (int_x86_sse2_cvtpd2dq VR128:$src))]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +0000946 XD, VEX, Requires<[HasAVX]>;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000947def Int_VCVTPD2DQrm : I<0xE6, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
948 "vcvtpd2dq\t{$src, $dst|$dst, $src}",
949 [(set VR128:$dst, (int_x86_sse2_cvtpd2dq
950 (memop addr:$src)))]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +0000951 XD, VEX, Requires<[HasAVX]>;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000952}
953def Int_CVTPD2DQrr : I<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
954 "cvtpd2dq\t{$src, $dst|$dst, $src}",
955 [(set VR128:$dst, (int_x86_sse2_cvtpd2dq VR128:$src))]>,
956 XD, Requires<[HasSSE2]>;
957def Int_CVTPD2DQrm : I<0xE6, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
958 "cvtpd2dq\t{$src, $dst|$dst, $src}",
959 [(set VR128:$dst, (int_x86_sse2_cvtpd2dq
960 (memop addr:$src)))]>,
961 XD, Requires<[HasSSE2]>;
962
963
964// Convert with truncation packed single/double fp to doubleword
965let isAsmParserOnly = 1 in { // SSE2 packed instructions with XS prefix
966def VCVTTPS2DQrr : VSSI<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
967 "cvttps2dq\t{$src, $dst|$dst, $src}", []>, VEX;
968def VCVTTPS2DQrm : VSSI<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
969 "cvttps2dq\t{$src, $dst|$dst, $src}", []>, VEX;
Bruno Cardoso Lopes87a85c72010-07-13 21:07:28 +0000970def VCVTTPS2DQYrr : VSSI<0x5B, MRMSrcReg, (outs VR256:$dst), (ins VR256:$src),
971 "cvttps2dq\t{$src, $dst|$dst, $src}", []>, VEX;
972def VCVTTPS2DQYrm : VSSI<0x5B, MRMSrcMem, (outs VR256:$dst), (ins f256mem:$src),
973 "cvttps2dq\t{$src, $dst|$dst, $src}", []>, VEX;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000974}
975def CVTTPS2DQrr : SSI<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
976 "cvttps2dq\t{$src, $dst|$dst, $src}", []>;
977def CVTTPS2DQrm : SSI<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
978 "cvttps2dq\t{$src, $dst|$dst, $src}", []>;
979
980
981let isAsmParserOnly = 1 in {
982def Int_VCVTTPS2DQrr : I<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
983 "vcvttps2dq\t{$src, $dst|$dst, $src}",
984 [(set VR128:$dst,
985 (int_x86_sse2_cvttps2dq VR128:$src))]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +0000986 XS, VEX, Requires<[HasAVX]>;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000987def Int_VCVTTPS2DQrm : I<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
988 "vcvttps2dq\t{$src, $dst|$dst, $src}",
989 [(set VR128:$dst, (int_x86_sse2_cvttps2dq
990 (memop addr:$src)))]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +0000991 XS, VEX, Requires<[HasAVX]>;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000992}
993def Int_CVTTPS2DQrr : I<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
994 "cvttps2dq\t{$src, $dst|$dst, $src}",
995 [(set VR128:$dst,
996 (int_x86_sse2_cvttps2dq VR128:$src))]>,
997 XS, Requires<[HasSSE2]>;
998def Int_CVTTPS2DQrm : I<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
999 "cvttps2dq\t{$src, $dst|$dst, $src}",
1000 [(set VR128:$dst, (int_x86_sse2_cvttps2dq
1001 (memop addr:$src)))]>,
1002 XS, Requires<[HasSSE2]>;
1003
1004let isAsmParserOnly = 1 in {
1005def Int_VCVTTPD2DQrr : VPDI<0xE6, MRMSrcReg, (outs VR128:$dst),
1006 (ins VR128:$src),
1007 "cvttpd2dq\t{$src, $dst|$dst, $src}",
1008 [(set VR128:$dst, (int_x86_sse2_cvttpd2dq VR128:$src))]>,
1009 VEX;
1010def Int_VCVTTPD2DQrm : VPDI<0xE6, MRMSrcMem, (outs VR128:$dst),
1011 (ins f128mem:$src),
1012 "cvttpd2dq\t{$src, $dst|$dst, $src}",
1013 [(set VR128:$dst, (int_x86_sse2_cvttpd2dq
1014 (memop addr:$src)))]>, VEX;
1015}
1016def Int_CVTTPD2DQrr : PDI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1017 "cvttpd2dq\t{$src, $dst|$dst, $src}",
1018 [(set VR128:$dst, (int_x86_sse2_cvttpd2dq VR128:$src))]>;
1019def Int_CVTTPD2DQrm : PDI<0xE6, MRMSrcMem, (outs VR128:$dst),(ins f128mem:$src),
1020 "cvttpd2dq\t{$src, $dst|$dst, $src}",
1021 [(set VR128:$dst, (int_x86_sse2_cvttpd2dq
1022 (memop addr:$src)))]>;
1023
Bruno Cardoso Lopes87a85c72010-07-13 21:07:28 +00001024let isAsmParserOnly = 1 in {
1025// The assembler can recognize rr 256-bit instructions by seeing a ymm
1026// register, but the same isn't true when using memory operands instead.
1027// Provide other assembly rr and rm forms to address this explicitly.
1028def VCVTTPD2DQrr : VPDI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1029 "cvttpd2dq\t{$src, $dst|$dst, $src}", []>, VEX;
1030def VCVTTPD2DQXrYr : VPDI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR256:$src),
1031 "cvttpd2dq\t{$src, $dst|$dst, $src}", []>, VEX;
1032
1033// XMM only
1034def VCVTTPD2DQXrr : VPDI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1035 "cvttpd2dqx\t{$src, $dst|$dst, $src}", []>, VEX;
1036def VCVTTPD2DQXrm : VPDI<0xE6, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
1037 "cvttpd2dqx\t{$src, $dst|$dst, $src}", []>, VEX;
1038
1039// YMM only
1040def VCVTTPD2DQYrr : VPDI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR256:$src),
1041 "cvttpd2dqy\t{$src, $dst|$dst, $src}", []>, VEX;
1042def VCVTTPD2DQYrm : VPDI<0xE6, MRMSrcMem, (outs VR128:$dst), (ins f256mem:$src),
1043 "cvttpd2dqy\t{$src, $dst|$dst, $src}", []>, VEX, VEX_L;
1044}
1045
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +00001046// Convert packed single to packed double
Bruno Cardoso Lopes87a85c72010-07-13 21:07:28 +00001047let isAsmParserOnly = 1, Predicates = [HasAVX] in {
1048 // SSE2 instructions without OpSize prefix
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +00001049def VCVTPS2PDrr : I<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Bruno Cardoso Lopes87a85c72010-07-13 21:07:28 +00001050 "vcvtps2pd\t{$src, $dst|$dst, $src}", []>, VEX;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +00001051def VCVTPS2PDrm : I<0x5A, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
Bruno Cardoso Lopes87a85c72010-07-13 21:07:28 +00001052 "vcvtps2pd\t{$src, $dst|$dst, $src}", []>, VEX;
1053def VCVTPS2PDYrr : I<0x5A, MRMSrcReg, (outs VR256:$dst), (ins VR128:$src),
1054 "vcvtps2pd\t{$src, $dst|$dst, $src}", []>, VEX;
1055def VCVTPS2PDYrm : I<0x5A, MRMSrcMem, (outs VR256:$dst), (ins f128mem:$src),
1056 "vcvtps2pd\t{$src, $dst|$dst, $src}", []>, VEX;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +00001057}
1058def CVTPS2PDrr : I<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1059 "cvtps2pd\t{$src, $dst|$dst, $src}", []>, TB;
1060def CVTPS2PDrm : I<0x5A, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
1061 "cvtps2pd\t{$src, $dst|$dst, $src}", []>, TB;
1062
1063let isAsmParserOnly = 1 in {
1064def Int_VCVTPS2PDrr : I<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00001065 "vcvtps2pd\t{$src, $dst|$dst, $src}",
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +00001066 [(set VR128:$dst, (int_x86_sse2_cvtps2pd VR128:$src))]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00001067 VEX, Requires<[HasAVX]>;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +00001068def Int_VCVTPS2PDrm : I<0x5A, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00001069 "vcvtps2pd\t{$src, $dst|$dst, $src}",
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +00001070 [(set VR128:$dst, (int_x86_sse2_cvtps2pd
1071 (load addr:$src)))]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00001072 VEX, Requires<[HasAVX]>;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +00001073}
1074def Int_CVTPS2PDrr : I<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1075 "cvtps2pd\t{$src, $dst|$dst, $src}",
1076 [(set VR128:$dst, (int_x86_sse2_cvtps2pd VR128:$src))]>,
1077 TB, Requires<[HasSSE2]>;
1078def Int_CVTPS2PDrm : I<0x5A, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
1079 "cvtps2pd\t{$src, $dst|$dst, $src}",
1080 [(set VR128:$dst, (int_x86_sse2_cvtps2pd
1081 (load addr:$src)))]>,
1082 TB, Requires<[HasSSE2]>;
1083
1084// Convert packed double to packed single
1085let isAsmParserOnly = 1 in {
Bruno Cardoso Lopes87a85c72010-07-13 21:07:28 +00001086// The assembler can recognize rr 256-bit instructions by seeing a ymm
1087// register, but the same isn't true when using memory operands instead.
1088// Provide other assembly rr and rm forms to address this explicitly.
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +00001089def VCVTPD2PSrr : VPDI<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Bruno Cardoso Lopes87a85c72010-07-13 21:07:28 +00001090 "cvtpd2ps\t{$src, $dst|$dst, $src}", []>, VEX;
1091def VCVTPD2PSXrYr : VPDI<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR256:$src),
1092 "cvtpd2ps\t{$src, $dst|$dst, $src}", []>, VEX;
1093
1094// XMM only
1095def VCVTPD2PSXrr : VPDI<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1096 "cvtpd2psx\t{$src, $dst|$dst, $src}", []>, VEX;
1097def VCVTPD2PSXrm : VPDI<0x5A, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
1098 "cvtpd2psx\t{$src, $dst|$dst, $src}", []>, VEX;
1099
1100// YMM only
1101def VCVTPD2PSYrr : VPDI<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR256:$src),
1102 "cvtpd2psy\t{$src, $dst|$dst, $src}", []>, VEX;
1103def VCVTPD2PSYrm : VPDI<0x5A, MRMSrcMem, (outs VR128:$dst), (ins f256mem:$src),
1104 "cvtpd2psy\t{$src, $dst|$dst, $src}", []>, VEX, VEX_L;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +00001105}
1106def CVTPD2PSrr : PDI<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1107 "cvtpd2ps\t{$src, $dst|$dst, $src}", []>;
1108def CVTPD2PSrm : PDI<0x5A, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
1109 "cvtpd2ps\t{$src, $dst|$dst, $src}", []>;
1110
1111
1112let isAsmParserOnly = 1 in {
1113def Int_VCVTPD2PSrr : VPDI<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1114 "cvtpd2ps\t{$src, $dst|$dst, $src}",
1115 [(set VR128:$dst, (int_x86_sse2_cvtpd2ps VR128:$src))]>;
1116def Int_VCVTPD2PSrm : VPDI<0x5A, MRMSrcMem, (outs VR128:$dst),
1117 (ins f128mem:$src),
1118 "cvtpd2ps\t{$src, $dst|$dst, $src}",
1119 [(set VR128:$dst, (int_x86_sse2_cvtpd2ps
1120 (memop addr:$src)))]>;
1121}
1122def Int_CVTPD2PSrr : PDI<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1123 "cvtpd2ps\t{$src, $dst|$dst, $src}",
1124 [(set VR128:$dst, (int_x86_sse2_cvtpd2ps VR128:$src))]>;
1125def Int_CVTPD2PSrm : PDI<0x5A, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
1126 "cvtpd2ps\t{$src, $dst|$dst, $src}",
1127 [(set VR128:$dst, (int_x86_sse2_cvtpd2ps
1128 (memop addr:$src)))]>;
1129
Bruno Cardoso Lopes84681572010-08-09 21:24:59 +00001130// AVX 256-bit register conversion intrinsics
1131// FIXME: Migrate SSE conversion intrinsics matching to use patterns as below
1132// whenever possible to avoid declaring two versions of each one.
1133def : Pat<(int_x86_avx_cvtdq2_ps_256 VR256:$src),
1134 (VCVTDQ2PSYrr VR256:$src)>;
1135def : Pat<(int_x86_avx_cvtdq2_ps_256 (memopv8i32 addr:$src)),
1136 (VCVTDQ2PSYrm addr:$src)>;
1137
Bruno Cardoso Lopes93f6c1e2010-08-09 21:51:56 +00001138def : Pat<(int_x86_avx_cvt_pd2_ps_256 VR256:$src),
1139 (VCVTPD2PSYrr VR256:$src)>;
1140def : Pat<(int_x86_avx_cvt_pd2_ps_256 (memopv4f64 addr:$src)),
1141 (VCVTPD2PSYrm addr:$src)>;
1142
1143def : Pat<(int_x86_avx_cvt_ps2dq_256 VR256:$src),
1144 (VCVTPS2DQYrr VR256:$src)>;
1145def : Pat<(int_x86_avx_cvt_ps2dq_256 (memopv8f32 addr:$src)),
1146 (VCVTPS2DQYrm addr:$src)>;
1147
1148def : Pat<(int_x86_avx_cvt_ps2_pd_256 VR128:$src),
1149 (VCVTPS2PDYrr VR128:$src)>;
1150def : Pat<(int_x86_avx_cvt_ps2_pd_256 (memopv4f32 addr:$src)),
1151 (VCVTPS2PDYrm addr:$src)>;
1152
1153def : Pat<(int_x86_avx_cvtt_pd2dq_256 VR256:$src),
1154 (VCVTTPD2DQYrr VR256:$src)>;
1155def : Pat<(int_x86_avx_cvtt_pd2dq_256 (memopv4f64 addr:$src)),
1156 (VCVTTPD2DQYrm addr:$src)>;
1157
1158def : Pat<(int_x86_avx_cvtt_ps2dq_256 VR256:$src),
1159 (VCVTTPS2DQYrr VR256:$src)>;
1160def : Pat<(int_x86_avx_cvtt_ps2dq_256 (memopv8f32 addr:$src)),
1161 (VCVTTPS2DQYrm addr:$src)>;
1162
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +00001163//===----------------------------------------------------------------------===//
1164// SSE 1 & 2 - Compare Instructions
1165//===----------------------------------------------------------------------===//
1166
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001167// sse12_cmp_scalar - sse 1 & 2 compare scalar instructions
Bruno Cardoso Lopes6539dc62010-06-24 00:32:06 +00001168multiclass sse12_cmp_scalar<RegisterClass RC, X86MemOperand x86memop,
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001169 string asm, string asm_alt> {
Bruno Cardoso Lopes6539dc62010-06-24 00:32:06 +00001170 def rr : SIi8<0xC2, MRMSrcReg,
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001171 (outs RC:$dst), (ins RC:$src1, RC:$src, SSECC:$cc),
Bruno Cardoso Lopes6539dc62010-06-24 00:32:06 +00001172 asm, []>;
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +00001173 let mayLoad = 1 in
Bruno Cardoso Lopes6539dc62010-06-24 00:32:06 +00001174 def rm : SIi8<0xC2, MRMSrcMem,
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001175 (outs RC:$dst), (ins RC:$src1, x86memop:$src, SSECC:$cc),
Bruno Cardoso Lopes6539dc62010-06-24 00:32:06 +00001176 asm, []>;
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001177 // Accept explicit immediate argument form instead of comparison code.
1178 let isAsmParserOnly = 1 in {
1179 def rr_alt : SIi8<0xC2, MRMSrcReg,
1180 (outs RC:$dst), (ins RC:$src1, RC:$src, i8imm:$src2),
1181 asm_alt, []>;
1182 let mayLoad = 1 in
1183 def rm_alt : SIi8<0xC2, MRMSrcMem,
1184 (outs RC:$dst), (ins RC:$src1, x86memop:$src, i8imm:$src2),
1185 asm_alt, []>;
1186 }
Bruno Cardoso Lopes6539dc62010-06-24 00:32:06 +00001187}
1188
1189let neverHasSideEffects = 1, isAsmParserOnly = 1 in {
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001190 defm VCMPSS : sse12_cmp_scalar<FR32, f32mem,
1191 "cmp${cc}ss\t{$src, $src1, $dst|$dst, $src1, $src}",
1192 "cmpss\t{$src2, $src, $src1, $dst|$dst, $src1, $src, $src2}">,
1193 XS, VEX_4V;
1194 defm VCMPSD : sse12_cmp_scalar<FR64, f64mem,
1195 "cmp${cc}sd\t{$src, $src1, $dst|$dst, $src1, $src}",
1196 "cmpsd\t{$src2, $src, $src1, $dst|$dst, $src1, $src, $src2}">,
1197 XD, VEX_4V;
Bruno Cardoso Lopes6539dc62010-06-24 00:32:06 +00001198}
1199
1200let Constraints = "$src1 = $dst", neverHasSideEffects = 1 in {
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001201 defm CMPSS : sse12_cmp_scalar<FR32, f32mem,
1202 "cmp${cc}ss\t{$src, $dst|$dst, $src}",
1203 "cmpss\t{$src2, $src, $dst|$dst, $src, $src2}">, XS;
1204 defm CMPSD : sse12_cmp_scalar<FR64, f64mem,
1205 "cmp${cc}sd\t{$src, $dst|$dst, $src}",
1206 "cmpsd\t{$src2, $src, $dst|$dst, $src, $src2}">, XD;
1207}
Bruno Cardoso Lopes6539dc62010-06-24 00:32:06 +00001208
Dale Johannesen7f6eb632010-08-07 00:33:42 +00001209multiclass sse12_cmp_scalar_int<RegisterClass RC, Operand memopr,
1210 ComplexPattern mem_cpat, Intrinsic Int, string asm> {
Bruno Cardoso Lopese0c43732010-06-24 22:04:40 +00001211 def rr : SIi8<0xC2, MRMSrcReg, (outs VR128:$dst),
1212 (ins VR128:$src1, VR128:$src, SSECC:$cc), asm,
1213 [(set VR128:$dst, (Int VR128:$src1,
1214 VR128:$src, imm:$cc))]>;
1215 def rm : SIi8<0xC2, MRMSrcMem, (outs VR128:$dst),
Dale Johannesen7f6eb632010-08-07 00:33:42 +00001216 (ins VR128:$src1, memopr:$src, SSECC:$cc), asm,
Bruno Cardoso Lopese0c43732010-06-24 22:04:40 +00001217 [(set VR128:$dst, (Int VR128:$src1,
Dale Johannesen7f6eb632010-08-07 00:33:42 +00001218 mem_cpat:$src, imm:$cc))]>;
Bruno Cardoso Lopese0c43732010-06-24 22:04:40 +00001219}
1220
1221// Aliases to match intrinsics which expect XMM operand(s).
Dale Johannesen7f6eb632010-08-07 00:33:42 +00001222
Bruno Cardoso Lopese0c43732010-06-24 22:04:40 +00001223let isAsmParserOnly = 1 in {
Dale Johannesen7f6eb632010-08-07 00:33:42 +00001224 defm Int_VCMPSS : sse12_cmp_scalar_int<VR128, ssmem, sse_load_f32,
1225 int_x86_sse_cmp_ss,
Bruno Cardoso Lopese0c43732010-06-24 22:04:40 +00001226 "cmp${cc}ss\t{$src, $src1, $dst|$dst, $src1, $src}">,
1227 XS, VEX_4V;
Dale Johannesen7f6eb632010-08-07 00:33:42 +00001228 defm Int_VCMPSD : sse12_cmp_scalar_int<VR128, sdmem, sse_load_f64,
1229 int_x86_sse2_cmp_sd,
Bruno Cardoso Lopese0c43732010-06-24 22:04:40 +00001230 "cmp${cc}sd\t{$src, $src1, $dst|$dst, $src1, $src}">,
1231 XD, VEX_4V;
1232}
1233let Constraints = "$src1 = $dst" in {
Dale Johannesen7f6eb632010-08-07 00:33:42 +00001234 defm Int_CMPSS : sse12_cmp_scalar_int<VR128, ssmem, sse_load_f32,
1235 int_x86_sse_cmp_ss,
Bruno Cardoso Lopese0c43732010-06-24 22:04:40 +00001236 "cmp${cc}ss\t{$src, $dst|$dst, $src}">, XS;
Dale Johannesen7f6eb632010-08-07 00:33:42 +00001237 defm Int_CMPSD : sse12_cmp_scalar_int<VR128, sdmem, sse_load_f64,
1238 int_x86_sse2_cmp_sd,
Bruno Cardoso Lopese0c43732010-06-24 22:04:40 +00001239 "cmp${cc}sd\t{$src, $dst|$dst, $src}">, XD;
1240}
1241
1242
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001243// sse12_ord_cmp - Unordered/Ordered scalar fp compare and set EFLAGS
1244multiclass sse12_ord_cmp<bits<8> opc, RegisterClass RC, SDNode OpNode,
1245 ValueType vt, X86MemOperand x86memop,
1246 PatFrag ld_frag, string OpcodeStr, Domain d> {
1247 def rr: PI<opc, MRMSrcReg, (outs), (ins RC:$src1, RC:$src2),
1248 !strconcat(OpcodeStr, "\t{$src2, $src1|$src1, $src2}"),
1249 [(set EFLAGS, (OpNode (vt RC:$src1), RC:$src2))], d>;
1250 def rm: PI<opc, MRMSrcMem, (outs), (ins RC:$src1, x86memop:$src2),
1251 !strconcat(OpcodeStr, "\t{$src2, $src1|$src1, $src2}"),
1252 [(set EFLAGS, (OpNode (vt RC:$src1),
1253 (ld_frag addr:$src2)))], d>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +00001254}
1255
Evan Cheng24f2ea32007-09-14 21:48:26 +00001256let Defs = [EFLAGS] in {
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001257 let isAsmParserOnly = 1 in {
1258 defm VUCOMISS : sse12_ord_cmp<0x2E, FR32, X86cmp, f32, f32mem, loadf32,
1259 "ucomiss", SSEPackedSingle>, VEX;
1260 defm VUCOMISD : sse12_ord_cmp<0x2E, FR64, X86cmp, f64, f64mem, loadf64,
1261 "ucomisd", SSEPackedDouble>, OpSize, VEX;
1262 let Pattern = []<dag> in {
1263 defm VCOMISS : sse12_ord_cmp<0x2F, VR128, undef, v4f32, f128mem, load,
1264 "comiss", SSEPackedSingle>, VEX;
1265 defm VCOMISD : sse12_ord_cmp<0x2F, VR128, undef, v2f64, f128mem, load,
1266 "comisd", SSEPackedDouble>, OpSize, VEX;
1267 }
1268
1269 defm Int_VUCOMISS : sse12_ord_cmp<0x2E, VR128, X86ucomi, v4f32, f128mem,
1270 load, "ucomiss", SSEPackedSingle>, VEX;
1271 defm Int_VUCOMISD : sse12_ord_cmp<0x2E, VR128, X86ucomi, v2f64, f128mem,
1272 load, "ucomisd", SSEPackedDouble>, OpSize, VEX;
1273
1274 defm Int_VCOMISS : sse12_ord_cmp<0x2F, VR128, X86comi, v4f32, f128mem,
1275 load, "comiss", SSEPackedSingle>, VEX;
1276 defm Int_VCOMISD : sse12_ord_cmp<0x2F, VR128, X86comi, v2f64, f128mem,
1277 load, "comisd", SSEPackedDouble>, OpSize, VEX;
1278 }
1279 defm UCOMISS : sse12_ord_cmp<0x2E, FR32, X86cmp, f32, f32mem, loadf32,
1280 "ucomiss", SSEPackedSingle>, TB;
1281 defm UCOMISD : sse12_ord_cmp<0x2E, FR64, X86cmp, f64, f64mem, loadf64,
1282 "ucomisd", SSEPackedDouble>, TB, OpSize;
1283
1284 let Pattern = []<dag> in {
1285 defm COMISS : sse12_ord_cmp<0x2F, VR128, undef, v4f32, f128mem, load,
1286 "comiss", SSEPackedSingle>, TB;
1287 defm COMISD : sse12_ord_cmp<0x2F, VR128, undef, v2f64, f128mem, load,
1288 "comisd", SSEPackedDouble>, TB, OpSize;
1289 }
1290
1291 defm Int_UCOMISS : sse12_ord_cmp<0x2E, VR128, X86ucomi, v4f32, f128mem,
1292 load, "ucomiss", SSEPackedSingle>, TB;
1293 defm Int_UCOMISD : sse12_ord_cmp<0x2E, VR128, X86ucomi, v2f64, f128mem,
1294 load, "ucomisd", SSEPackedDouble>, TB, OpSize;
1295
1296 defm Int_COMISS : sse12_ord_cmp<0x2F, VR128, X86comi, v4f32, f128mem, load,
1297 "comiss", SSEPackedSingle>, TB;
1298 defm Int_COMISD : sse12_ord_cmp<0x2F, VR128, X86comi, v2f64, f128mem, load,
1299 "comisd", SSEPackedDouble>, TB, OpSize;
Evan Cheng24f2ea32007-09-14 21:48:26 +00001300} // Defs = [EFLAGS]
Evan Cheng4e4c71e2006-02-21 20:00:20 +00001301
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001302// sse12_cmp_packed - sse 1 & 2 compared packed instructions
1303multiclass sse12_cmp_packed<RegisterClass RC, X86MemOperand x86memop,
1304 Intrinsic Int, string asm, string asm_alt,
1305 Domain d> {
1306 def rri : PIi8<0xC2, MRMSrcReg,
1307 (outs RC:$dst), (ins RC:$src1, RC:$src, SSECC:$cc), asm,
1308 [(set RC:$dst, (Int RC:$src1, RC:$src, imm:$cc))], d>;
1309 def rmi : PIi8<0xC2, MRMSrcMem,
1310 (outs RC:$dst), (ins RC:$src1, f128mem:$src, SSECC:$cc), asm,
1311 [(set RC:$dst, (Int RC:$src1, (memop addr:$src), imm:$cc))], d>;
Bruno Cardoso Lopes34a491b2010-06-24 00:15:50 +00001312 // Accept explicit immediate argument form instead of comparison code.
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001313 let isAsmParserOnly = 1 in {
1314 def rri_alt : PIi8<0xC2, MRMSrcReg,
1315 (outs RC:$dst), (ins RC:$src1, RC:$src, i8imm:$src2),
1316 asm_alt, [], d>;
1317 def rmi_alt : PIi8<0xC2, MRMSrcMem,
1318 (outs RC:$dst), (ins RC:$src1, f128mem:$src, i8imm:$src2),
1319 asm_alt, [], d>;
Bruno Cardoso Lopes34a491b2010-06-24 00:15:50 +00001320 }
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001321}
1322
1323let isAsmParserOnly = 1 in {
1324 defm VCMPPS : sse12_cmp_packed<VR128, f128mem, int_x86_sse_cmp_ps,
1325 "cmp${cc}ps\t{$src, $src1, $dst|$dst, $src1, $src}",
1326 "cmpps\t{$src2, $src, $src1, $dst|$dst, $src1, $src, $src2}",
1327 SSEPackedSingle>, VEX_4V;
1328 defm VCMPPD : sse12_cmp_packed<VR128, f128mem, int_x86_sse2_cmp_pd,
1329 "cmp${cc}pd\t{$src, $src1, $dst|$dst, $src1, $src}",
Bruno Cardoso Lopes34a491b2010-06-24 00:15:50 +00001330 "cmppd\t{$src2, $src, $src1, $dst|$dst, $src1, $src, $src2}",
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001331 SSEPackedDouble>, OpSize, VEX_4V;
Bruno Cardoso Lopes67197842010-08-10 00:13:20 +00001332 defm VCMPPSY : sse12_cmp_packed<VR256, f256mem, int_x86_avx_cmp_ps_256,
1333 "cmp${cc}ps\t{$src, $src1, $dst|$dst, $src1, $src}",
1334 "cmpps\t{$src2, $src, $src1, $dst|$dst, $src1, $src, $src2}",
1335 SSEPackedSingle>, VEX_4V;
1336 defm VCMPPDY : sse12_cmp_packed<VR256, f256mem, int_x86_avx_cmp_pd_256,
1337 "cmp${cc}pd\t{$src, $src1, $dst|$dst, $src1, $src}",
1338 "cmppd\t{$src2, $src, $src1, $dst|$dst, $src1, $src, $src2}",
1339 SSEPackedDouble>, OpSize, VEX_4V;
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001340}
1341let Constraints = "$src1 = $dst" in {
1342 defm CMPPS : sse12_cmp_packed<VR128, f128mem, int_x86_sse_cmp_ps,
1343 "cmp${cc}ps\t{$src, $dst|$dst, $src}",
1344 "cmpps\t{$src2, $src, $dst|$dst, $src, $src2}",
1345 SSEPackedSingle>, TB;
1346 defm CMPPD : sse12_cmp_packed<VR128, f128mem, int_x86_sse2_cmp_pd,
1347 "cmp${cc}pd\t{$src, $dst|$dst, $src}",
1348 "cmppd\t{$src2, $src, $dst|$dst, $src, $src2}",
1349 SSEPackedDouble>, TB, OpSize;
Bruno Cardoso Lopes34a491b2010-06-24 00:15:50 +00001350}
1351
1352def : Pat<(v4i32 (X86cmpps (v4f32 VR128:$src1), VR128:$src2, imm:$cc)),
1353 (CMPPSrri (v4f32 VR128:$src1), (v4f32 VR128:$src2), imm:$cc)>;
1354def : Pat<(v4i32 (X86cmpps (v4f32 VR128:$src1), (memop addr:$src2), imm:$cc)),
1355 (CMPPSrmi (v4f32 VR128:$src1), addr:$src2, imm:$cc)>;
1356def : Pat<(v2i64 (X86cmppd (v2f64 VR128:$src1), VR128:$src2, imm:$cc)),
1357 (CMPPDrri VR128:$src1, VR128:$src2, imm:$cc)>;
1358def : Pat<(v2i64 (X86cmppd (v2f64 VR128:$src1), (memop addr:$src2), imm:$cc)),
1359 (CMPPDrmi VR128:$src1, addr:$src2, imm:$cc)>;
1360
1361//===----------------------------------------------------------------------===//
1362// SSE 1 & 2 - Shuffle Instructions
1363//===----------------------------------------------------------------------===//
1364
1365/// sse12_shuffle - sse 1 & 2 shuffle instructions
1366multiclass sse12_shuffle<RegisterClass RC, X86MemOperand x86memop,
1367 ValueType vt, string asm, PatFrag mem_frag,
1368 Domain d, bit IsConvertibleToThreeAddress = 0> {
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00001369 def rmi : PIi8<0xC6, MRMSrcMem, (outs RC:$dst),
1370 (ins RC:$src1, f128mem:$src2, i8imm:$src3), asm,
1371 [(set RC:$dst, (vt (shufp:$src3
1372 RC:$src1, (mem_frag addr:$src2))))], d>;
Bruno Cardoso Lopes34a491b2010-06-24 00:15:50 +00001373 let isConvertibleToThreeAddress = IsConvertibleToThreeAddress in
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00001374 def rri : PIi8<0xC6, MRMSrcReg, (outs RC:$dst),
1375 (ins RC:$src1, RC:$src2, i8imm:$src3), asm,
1376 [(set RC:$dst,
1377 (vt (shufp:$src3 RC:$src1, RC:$src2)))], d>;
Bruno Cardoso Lopes34a491b2010-06-24 00:15:50 +00001378}
1379
1380let isAsmParserOnly = 1 in {
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00001381 defm VSHUFPS : sse12_shuffle<VR128, f128mem, v4f32,
1382 "shufps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
1383 memopv4f32, SSEPackedSingle>, VEX_4V;
1384 defm VSHUFPSY : sse12_shuffle<VR256, f256mem, v8f32,
1385 "shufps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
1386 memopv8f32, SSEPackedSingle>, VEX_4V;
1387 defm VSHUFPD : sse12_shuffle<VR128, f128mem, v2f64,
1388 "shufpd\t{$src3, $src2, $src1, $dst|$dst, $src2, $src2, $src3}",
1389 memopv2f64, SSEPackedDouble>, OpSize, VEX_4V;
1390 defm VSHUFPDY : sse12_shuffle<VR256, f256mem, v4f64,
1391 "shufpd\t{$src3, $src2, $src1, $dst|$dst, $src2, $src2, $src3}",
1392 memopv4f64, SSEPackedDouble>, OpSize, VEX_4V;
Bruno Cardoso Lopes34a491b2010-06-24 00:15:50 +00001393}
1394
1395let Constraints = "$src1 = $dst" in {
1396 defm SHUFPS : sse12_shuffle<VR128, f128mem, v4f32,
1397 "shufps\t{$src3, $src2, $dst|$dst, $src2, $src3}",
1398 memopv4f32, SSEPackedSingle, 1 /* cvt to pshufd */>,
1399 TB;
1400 defm SHUFPD : sse12_shuffle<VR128, f128mem, v2f64,
1401 "shufpd\t{$src3, $src2, $dst|$dst, $src2, $src3}",
1402 memopv2f64, SSEPackedDouble>, TB, OpSize;
1403}
1404
1405//===----------------------------------------------------------------------===//
1406// SSE 1 & 2 - Unpack Instructions
1407//===----------------------------------------------------------------------===//
1408
1409/// sse12_unpack_interleave - sse 1 & 2 unpack and interleave
1410multiclass sse12_unpack_interleave<bits<8> opc, PatFrag OpNode, ValueType vt,
1411 PatFrag mem_frag, RegisterClass RC,
1412 X86MemOperand x86memop, string asm,
1413 Domain d> {
1414 def rr : PI<opc, MRMSrcReg,
1415 (outs RC:$dst), (ins RC:$src1, RC:$src2),
1416 asm, [(set RC:$dst,
1417 (vt (OpNode RC:$src1, RC:$src2)))], d>;
1418 def rm : PI<opc, MRMSrcMem,
1419 (outs RC:$dst), (ins RC:$src1, x86memop:$src2),
1420 asm, [(set RC:$dst,
1421 (vt (OpNode RC:$src1,
1422 (mem_frag addr:$src2))))], d>;
1423}
1424
1425let AddedComplexity = 10 in {
1426 let isAsmParserOnly = 1 in {
1427 defm VUNPCKHPS: sse12_unpack_interleave<0x15, unpckh, v4f32, memopv4f32,
1428 VR128, f128mem, "unpckhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
1429 SSEPackedSingle>, VEX_4V;
1430 defm VUNPCKHPD: sse12_unpack_interleave<0x15, unpckh, v2f64, memopv2f64,
1431 VR128, f128mem, "unpckhpd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
1432 SSEPackedDouble>, OpSize, VEX_4V;
1433 defm VUNPCKLPS: sse12_unpack_interleave<0x14, unpckl, v4f32, memopv4f32,
1434 VR128, f128mem, "unpcklps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
1435 SSEPackedSingle>, VEX_4V;
1436 defm VUNPCKLPD: sse12_unpack_interleave<0x14, unpckl, v2f64, memopv2f64,
1437 VR128, f128mem, "unpcklpd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
1438 SSEPackedDouble>, OpSize, VEX_4V;
Bruno Cardoso Lopes2bfb8f62010-07-09 21:20:35 +00001439
1440 defm VUNPCKHPSY: sse12_unpack_interleave<0x15, unpckh, v8f32, memopv8f32,
1441 VR256, f256mem, "unpckhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
1442 SSEPackedSingle>, VEX_4V;
1443 defm VUNPCKHPDY: sse12_unpack_interleave<0x15, unpckh, v4f64, memopv4f64,
1444 VR256, f256mem, "unpckhpd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
1445 SSEPackedDouble>, OpSize, VEX_4V;
1446 defm VUNPCKLPSY: sse12_unpack_interleave<0x14, unpckl, v8f32, memopv8f32,
1447 VR256, f256mem, "unpcklps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
1448 SSEPackedSingle>, VEX_4V;
1449 defm VUNPCKLPDY: sse12_unpack_interleave<0x14, unpckl, v4f64, memopv4f64,
1450 VR256, f256mem, "unpcklpd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
1451 SSEPackedDouble>, OpSize, VEX_4V;
Bruno Cardoso Lopes34a491b2010-06-24 00:15:50 +00001452 }
1453
1454 let Constraints = "$src1 = $dst" in {
1455 defm UNPCKHPS: sse12_unpack_interleave<0x15, unpckh, v4f32, memopv4f32,
1456 VR128, f128mem, "unpckhps\t{$src2, $dst|$dst, $src2}",
1457 SSEPackedSingle>, TB;
1458 defm UNPCKHPD: sse12_unpack_interleave<0x15, unpckh, v2f64, memopv2f64,
1459 VR128, f128mem, "unpckhpd\t{$src2, $dst|$dst, $src2}",
1460 SSEPackedDouble>, TB, OpSize;
1461 defm UNPCKLPS: sse12_unpack_interleave<0x14, unpckl, v4f32, memopv4f32,
1462 VR128, f128mem, "unpcklps\t{$src2, $dst|$dst, $src2}",
1463 SSEPackedSingle>, TB;
1464 defm UNPCKLPD: sse12_unpack_interleave<0x14, unpckl, v2f64, memopv2f64,
1465 VR128, f128mem, "unpcklpd\t{$src2, $dst|$dst, $src2}",
1466 SSEPackedDouble>, TB, OpSize;
1467 } // Constraints = "$src1 = $dst"
1468} // AddedComplexity
1469
1470//===----------------------------------------------------------------------===//
1471// SSE 1 & 2 - Extract Floating-Point Sign mask
1472//===----------------------------------------------------------------------===//
1473
1474/// sse12_extr_sign_mask - sse 1 & 2 unpack and interleave
1475multiclass sse12_extr_sign_mask<RegisterClass RC, Intrinsic Int, string asm,
1476 Domain d> {
1477 def rr : PI<0x50, MRMSrcReg, (outs GR32:$dst), (ins RC:$src),
1478 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
1479 [(set GR32:$dst, (Int RC:$src))], d>;
1480}
1481
1482// Mask creation
1483defm MOVMSKPS : sse12_extr_sign_mask<VR128, int_x86_sse_movmsk_ps, "movmskps",
1484 SSEPackedSingle>, TB;
1485defm MOVMSKPD : sse12_extr_sign_mask<VR128, int_x86_sse2_movmsk_pd, "movmskpd",
1486 SSEPackedDouble>, TB, OpSize;
1487
1488let isAsmParserOnly = 1 in {
1489 defm VMOVMSKPS : sse12_extr_sign_mask<VR128, int_x86_sse_movmsk_ps,
1490 "movmskps", SSEPackedSingle>, VEX;
1491 defm VMOVMSKPD : sse12_extr_sign_mask<VR128, int_x86_sse2_movmsk_pd,
1492 "movmskpd", SSEPackedDouble>, OpSize,
1493 VEX;
Bruno Cardoso Lopesfcfcca12010-08-10 02:34:56 +00001494 defm VMOVMSKPSY : sse12_extr_sign_mask<VR256, int_x86_avx_movmsk_ps_256,
1495 "movmskps", SSEPackedSingle>, VEX;
1496 defm VMOVMSKPDY : sse12_extr_sign_mask<VR256, int_x86_avx_movmsk_pd_256,
1497 "movmskpd", SSEPackedDouble>, OpSize,
1498 VEX;
Bruno Cardoso Lopesfb583a92010-07-22 21:18:49 +00001499
Bruno Cardoso Lopesfcfcca12010-08-10 02:34:56 +00001500 // Assembler Only
Bruno Cardoso Lopesfb583a92010-07-22 21:18:49 +00001501 def VMOVMSKPSr64r : PI<0x50, MRMSrcReg, (outs GR64:$dst), (ins VR128:$src),
1502 "movmskps\t{$src, $dst|$dst, $src}", [], SSEPackedSingle>, VEX;
1503 def VMOVMSKPDr64r : PI<0x50, MRMSrcReg, (outs GR64:$dst), (ins VR128:$src),
1504 "movmskpd\t{$src, $dst|$dst, $src}", [], SSEPackedDouble>, OpSize,
1505 VEX;
Bruno Cardoso Lopesfb583a92010-07-22 21:18:49 +00001506 def VMOVMSKPSYr64r : PI<0x50, MRMSrcReg, (outs GR64:$dst), (ins VR256:$src),
1507 "movmskps\t{$src, $dst|$dst, $src}", [], SSEPackedSingle>, VEX;
1508 def VMOVMSKPDYr64r : PI<0x50, MRMSrcReg, (outs GR64:$dst), (ins VR256:$src),
1509 "movmskpd\t{$src, $dst|$dst, $src}", [], SSEPackedDouble>, OpSize,
1510 VEX;
Bruno Cardoso Lopes34a491b2010-06-24 00:15:50 +00001511}
1512
1513//===----------------------------------------------------------------------===//
1514// SSE 1 & 2 - Misc aliasing of packed SSE 1 & 2 instructions
1515//===----------------------------------------------------------------------===//
1516
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +00001517// Aliases of packed SSE1 & SSE2 instructions for scalar use. These all have
1518// names that start with 'Fs'.
Evan Cheng4e4c71e2006-02-21 20:00:20 +00001519
1520// Alias instructions that map fld0 to pxor for sse.
Dan Gohman4a0b3e12009-09-21 18:30:38 +00001521let isReMaterializable = 1, isAsCheapAsAMove = 1, isCodeGenOnly = 1,
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +00001522 canFoldAsLoad = 1 in {
Chris Lattner28c1d292010-02-05 21:30:49 +00001523 // FIXME: Set encoding to pseudo!
Chris Lattnerbe1778f2010-02-05 21:34:18 +00001524def FsFLD0SS : I<0xEF, MRMInitReg, (outs FR32:$dst), (ins), "",
1525 [(set FR32:$dst, fp32imm0)]>,
1526 Requires<[HasSSE1]>, TB, OpSize;
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +00001527def FsFLD0SD : I<0xEF, MRMInitReg, (outs FR64:$dst), (ins), "",
1528 [(set FR64:$dst, fpimm0)]>,
1529 Requires<[HasSSE2]>, TB, OpSize;
1530}
Evan Cheng4e4c71e2006-02-21 20:00:20 +00001531
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +00001532// Alias instruction to do FR32 or FR64 reg-to-reg copy using movaps. Upper
1533// bits are disregarded.
1534let neverHasSideEffects = 1 in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001535def FsMOVAPSrr : PSI<0x28, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001536 "movaps\t{$src, $dst|$dst, $src}", []>;
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +00001537def FsMOVAPDrr : PDI<0x28, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src),
1538 "movapd\t{$src, $dst|$dst, $src}", []>;
1539}
Evan Cheng4e4c71e2006-02-21 20:00:20 +00001540
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +00001541// Alias instruction to load FR32 or FR64 from f128mem using movaps. Upper
1542// bits are disregarded.
1543let canFoldAsLoad = 1, isReMaterializable = 1 in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001544def FsMOVAPSrm : PSI<0x28, MRMSrcMem, (outs FR32:$dst), (ins f128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001545 "movaps\t{$src, $dst|$dst, $src}",
Dan Gohmand3006222007-07-27 17:16:43 +00001546 [(set FR32:$dst, (alignedloadfsf32 addr:$src))]>;
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +00001547def FsMOVAPDrm : PDI<0x28, MRMSrcMem, (outs FR64:$dst), (ins f128mem:$src),
1548 "movapd\t{$src, $dst|$dst, $src}",
1549 [(set FR64:$dst, (alignedloadfsf64 addr:$src))]>;
1550}
Evan Cheng4e4c71e2006-02-21 20:00:20 +00001551
Bruno Cardoso Lopesd3a067b2010-06-22 18:17:40 +00001552//===----------------------------------------------------------------------===//
1553// SSE 1 & 2 - Logical Instructions
1554//===----------------------------------------------------------------------===//
1555
Bruno Cardoso Lopesf39e0ce2010-05-28 22:47:03 +00001556/// sse12_fp_alias_pack_logical - SSE 1 & 2 aliased packed FP logical ops
1557///
1558multiclass sse12_fp_alias_pack_logical<bits<8> opc, string OpcodeStr,
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001559 SDNode OpNode> {
Bruno Cardoso Lopesf4f4bad2010-06-19 02:44:01 +00001560 let isAsmParserOnly = 1 in {
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001561 defm V#NAME#PS : sse12_fp_packed<opc, !strconcat(OpcodeStr, "ps"), OpNode,
1562 FR32, f32, f128mem, memopfsf32, SSEPackedSingle, 0>, VEX_4V;
Bruno Cardoso Lopesf4f4bad2010-06-19 02:44:01 +00001563
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001564 defm V#NAME#PD : sse12_fp_packed<opc, !strconcat(OpcodeStr, "pd"), OpNode,
1565 FR64, f64, f128mem, memopfsf64, SSEPackedDouble, 0>, OpSize, VEX_4V;
Bruno Cardoso Lopesf39e0ce2010-05-28 22:47:03 +00001566 }
1567
Bruno Cardoso Lopesf4f4bad2010-06-19 02:44:01 +00001568 let Constraints = "$src1 = $dst" in {
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001569 defm PS : sse12_fp_packed<opc, !strconcat(OpcodeStr, "ps"), OpNode, FR32,
1570 f32, f128mem, memopfsf32, SSEPackedSingle>, TB;
Bruno Cardoso Lopesf39e0ce2010-05-28 22:47:03 +00001571
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001572 defm PD : sse12_fp_packed<opc, !strconcat(OpcodeStr, "pd"), OpNode, FR64,
1573 f64, f128mem, memopfsf64, SSEPackedDouble>, TB, OpSize;
Bruno Cardoso Lopesf39e0ce2010-05-28 22:47:03 +00001574 }
1575}
1576
Evan Cheng4e4c71e2006-02-21 20:00:20 +00001577// Alias bitwise logical operations using SSE logical ops on packed FP values.
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001578let mayLoad = 0 in {
1579 defm FsAND : sse12_fp_alias_pack_logical<0x54, "and", X86fand>;
1580 defm FsOR : sse12_fp_alias_pack_logical<0x56, "or", X86for>;
1581 defm FsXOR : sse12_fp_alias_pack_logical<0x57, "xor", X86fxor>;
1582}
Bill Wendlingddd35322007-05-02 23:11:52 +00001583
Bruno Cardoso Lopesf4f4bad2010-06-19 02:44:01 +00001584let neverHasSideEffects = 1, Pattern = []<dag>, isCommutable = 0 in
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001585 defm FsANDN : sse12_fp_alias_pack_logical<0x55, "andn", undef>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +00001586
Bruno Cardoso Lopesd3a067b2010-06-22 18:17:40 +00001587/// sse12_fp_packed_logical - SSE 1 & 2 packed FP logical ops
1588///
1589multiclass sse12_fp_packed_logical<bits<8> opc, string OpcodeStr,
1590 SDNode OpNode, int HasPat = 0,
1591 list<list<dag>> Pattern = []> {
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00001592 let isAsmParserOnly = 1, Pattern = []<dag> in {
Bruno Cardoso Lopesd3a067b2010-06-22 18:17:40 +00001593 defm V#NAME#PS : sse12_fp_packed_logical_rm<opc, VR128, SSEPackedSingle,
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001594 !strconcat(OpcodeStr, "ps"), f128mem,
Bruno Cardoso Lopesd3a067b2010-06-22 18:17:40 +00001595 !if(HasPat, Pattern[0], // rr
1596 [(set VR128:$dst, (v2i64 (OpNode VR128:$src1,
1597 VR128:$src2)))]),
1598 !if(HasPat, Pattern[2], // rm
1599 [(set VR128:$dst, (OpNode (bc_v2i64 (v4f32 VR128:$src1)),
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001600 (memopv2i64 addr:$src2)))]), 0>,
Bruno Cardoso Lopesd3a067b2010-06-22 18:17:40 +00001601 VEX_4V;
1602
1603 defm V#NAME#PD : sse12_fp_packed_logical_rm<opc, VR128, SSEPackedDouble,
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001604 !strconcat(OpcodeStr, "pd"), f128mem,
Bruno Cardoso Lopesd3a067b2010-06-22 18:17:40 +00001605 !if(HasPat, Pattern[1], // rr
1606 [(set VR128:$dst, (OpNode (bc_v2i64 (v2f64 VR128:$src1)),
1607 (bc_v2i64 (v2f64
1608 VR128:$src2))))]),
1609 !if(HasPat, Pattern[3], // rm
1610 [(set VR128:$dst, (OpNode (bc_v2i64 (v2f64 VR128:$src1)),
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001611 (memopv2i64 addr:$src2)))]), 0>,
Bruno Cardoso Lopesd3a067b2010-06-22 18:17:40 +00001612 OpSize, VEX_4V;
1613 }
1614 let Constraints = "$src1 = $dst" in {
1615 defm PS : sse12_fp_packed_logical_rm<opc, VR128, SSEPackedSingle,
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001616 !strconcat(OpcodeStr, "ps"), f128mem,
Bruno Cardoso Lopesd3a067b2010-06-22 18:17:40 +00001617 !if(HasPat, Pattern[0], // rr
1618 [(set VR128:$dst, (v2i64 (OpNode VR128:$src1,
1619 VR128:$src2)))]),
1620 !if(HasPat, Pattern[2], // rm
1621 [(set VR128:$dst, (OpNode (bc_v2i64 (v4f32 VR128:$src1)),
1622 (memopv2i64 addr:$src2)))])>, TB;
1623
1624 defm PD : sse12_fp_packed_logical_rm<opc, VR128, SSEPackedDouble,
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001625 !strconcat(OpcodeStr, "pd"), f128mem,
Bruno Cardoso Lopesd3a067b2010-06-22 18:17:40 +00001626 !if(HasPat, Pattern[1], // rr
1627 [(set VR128:$dst, (OpNode (bc_v2i64 (v2f64 VR128:$src1)),
1628 (bc_v2i64 (v2f64
1629 VR128:$src2))))]),
1630 !if(HasPat, Pattern[3], // rm
1631 [(set VR128:$dst, (OpNode (bc_v2i64 (v2f64 VR128:$src1)),
1632 (memopv2i64 addr:$src2)))])>,
1633 TB, OpSize;
1634 }
1635}
1636
Bruno Cardoso Lopesfd920fa2010-07-13 02:38:35 +00001637/// sse12_fp_packed_logical_y - AVX 256-bit SSE 1 & 2 logical ops forms
1638///
1639let isAsmParserOnly = 1 in {
1640multiclass sse12_fp_packed_logical_y<bits<8> opc, string OpcodeStr> {
1641 defm PSY : sse12_fp_packed_logical_rm<opc, VR256, SSEPackedSingle,
1642 !strconcat(OpcodeStr, "ps"), f256mem, [], [], 0>, VEX_4V;
1643
1644 defm PDY : sse12_fp_packed_logical_rm<opc, VR256, SSEPackedDouble,
1645 !strconcat(OpcodeStr, "pd"), f256mem, [], [], 0>, OpSize, VEX_4V;
1646}
1647}
1648
1649// AVX 256-bit packed logical ops forms
1650defm VAND : sse12_fp_packed_logical_y<0x54, "and">;
1651defm VOR : sse12_fp_packed_logical_y<0x56, "or">;
1652defm VXOR : sse12_fp_packed_logical_y<0x57, "xor">;
1653let isCommutable = 0 in
1654 defm VANDN : sse12_fp_packed_logical_y<0x55, "andn">;
1655
Bruno Cardoso Lopesd3a067b2010-06-22 18:17:40 +00001656defm AND : sse12_fp_packed_logical<0x54, "and", and>;
1657defm OR : sse12_fp_packed_logical<0x56, "or", or>;
1658defm XOR : sse12_fp_packed_logical<0x57, "xor", xor>;
1659let isCommutable = 0 in
1660 defm ANDN : sse12_fp_packed_logical<0x55, "andn", undef /* dummy */, 1, [
1661 // single r+r
1662 [(set VR128:$dst, (v2i64 (and (xor VR128:$src1,
1663 (bc_v2i64 (v4i32 immAllOnesV))),
1664 VR128:$src2)))],
1665 // double r+r
1666 [(set VR128:$dst, (and (vnot (bc_v2i64 (v2f64 VR128:$src1))),
1667 (bc_v2i64 (v2f64 VR128:$src2))))],
1668 // single r+m
1669 [(set VR128:$dst, (v2i64 (and (xor (bc_v2i64 (v4f32 VR128:$src1)),
1670 (bc_v2i64 (v4i32 immAllOnesV))),
1671 (memopv2i64 addr:$src2))))],
1672 // double r+m
1673 [(set VR128:$dst, (and (vnot (bc_v2i64 (v2f64 VR128:$src1))),
1674 (memopv2i64 addr:$src2)))]]>;
1675
1676//===----------------------------------------------------------------------===//
1677// SSE 1 & 2 - Arithmetic Instructions
1678//===----------------------------------------------------------------------===//
1679
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001680/// basic_sse12_fp_binop_xxx - SSE 1 & 2 binops come in both scalar and
Bruno Cardoso Lopesaa02ff12010-05-27 18:17:40 +00001681/// vector forms.
Bill Wendlingddd35322007-05-02 23:11:52 +00001682///
Dan Gohman20382522007-07-10 00:05:58 +00001683/// In addition, we also have a special variant of the scalar form here to
1684/// represent the associated intrinsic operation. This form is unlike the
1685/// plain scalar form, in that it takes an entire vector (instead of a scalar)
Evan Cheng236aa8a2009-02-26 03:12:02 +00001686/// and leaves the top elements unmodified (therefore these cannot be commuted).
Dan Gohman20382522007-07-10 00:05:58 +00001687///
Bruno Cardoso Lopesd3a067b2010-06-22 18:17:40 +00001688/// These three forms can each be reg+reg or reg+mem.
Bill Wendlingddd35322007-05-02 23:11:52 +00001689///
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00001690
1691/// FIXME: once all 256-bit intrinsics are matched, cleanup and refactor those
1692/// classes below
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001693multiclass basic_sse12_fp_binop_s<bits<8> opc, string OpcodeStr, SDNode OpNode,
1694 bit Is2Addr = 1> {
1695 defm SS : sse12_fp_scalar<opc, !strconcat(OpcodeStr, "ss"),
1696 OpNode, FR32, f32mem, Is2Addr>, XS;
1697 defm SD : sse12_fp_scalar<opc, !strconcat(OpcodeStr, "sd"),
1698 OpNode, FR64, f64mem, Is2Addr>, XD;
1699}
Bruno Cardoso Lopes597ec8e2010-06-17 23:05:30 +00001700
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001701multiclass basic_sse12_fp_binop_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
1702 bit Is2Addr = 1> {
1703 let mayLoad = 0 in {
1704 defm PS : sse12_fp_packed<opc, !strconcat(OpcodeStr, "ps"), OpNode, VR128,
1705 v4f32, f128mem, memopv4f32, SSEPackedSingle, Is2Addr>, TB;
1706 defm PD : sse12_fp_packed<opc, !strconcat(OpcodeStr, "pd"), OpNode, VR128,
1707 v2f64, f128mem, memopv2f64, SSEPackedDouble, Is2Addr>, TB, OpSize;
Bill Wendlingddd35322007-05-02 23:11:52 +00001708 }
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001709}
Bill Wendlingddd35322007-05-02 23:11:52 +00001710
Bruno Cardoso Lopesa0d09a82010-07-12 23:04:15 +00001711multiclass basic_sse12_fp_binop_p_y<bits<8> opc, string OpcodeStr,
1712 SDNode OpNode> {
1713 let mayLoad = 0 in {
1714 defm PSY : sse12_fp_packed<opc, !strconcat(OpcodeStr, "ps"), OpNode, VR256,
1715 v8f32, f256mem, memopv8f32, SSEPackedSingle, 0>, TB;
1716 defm PDY : sse12_fp_packed<opc, !strconcat(OpcodeStr, "pd"), OpNode, VR256,
1717 v4f64, f256mem, memopv4f64, SSEPackedDouble, 0>, TB, OpSize;
1718 }
1719}
1720
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001721multiclass basic_sse12_fp_binop_s_int<bits<8> opc, string OpcodeStr,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00001722 bit Is2Addr = 1> {
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001723 defm SS : sse12_fp_scalar_int<opc, OpcodeStr, VR128,
1724 !strconcat(OpcodeStr, "ss"), "", "_ss", ssmem, sse_load_f32, Is2Addr>, XS;
1725 defm SD : sse12_fp_scalar_int<opc, OpcodeStr, VR128,
1726 !strconcat(OpcodeStr, "sd"), "2", "_sd", sdmem, sse_load_f64, Is2Addr>, XD;
1727}
Bruno Cardoso Lopes8af5ed92010-06-18 23:13:35 +00001728
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001729multiclass basic_sse12_fp_binop_p_int<bits<8> opc, string OpcodeStr,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00001730 bit Is2Addr = 1> {
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001731 defm PS : sse12_fp_packed_int<opc, OpcodeStr, VR128,
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00001732 !strconcat(OpcodeStr, "ps"), "sse", "_ps", f128mem, memopv4f32,
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001733 SSEPackedSingle, Is2Addr>, TB;
Bruno Cardoso Lopesc902a592010-06-11 23:50:47 +00001734
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001735 defm PD : sse12_fp_packed_int<opc, OpcodeStr, VR128,
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00001736 !strconcat(OpcodeStr, "pd"), "sse2", "_pd", f128mem, memopv2f64,
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001737 SSEPackedDouble, Is2Addr>, TB, OpSize;
Bill Wendlingddd35322007-05-02 23:11:52 +00001738}
Bill Wendlingddd35322007-05-02 23:11:52 +00001739
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00001740multiclass basic_sse12_fp_binop_p_y_int<bits<8> opc, string OpcodeStr> {
1741 defm PSY : sse12_fp_packed_int<opc, OpcodeStr, VR256,
1742 !strconcat(OpcodeStr, "ps"), "avx", "_ps_256", f256mem, memopv8f32,
1743 SSEPackedSingle, 0>, TB;
1744
1745 defm PDY : sse12_fp_packed_int<opc, OpcodeStr, VR256,
1746 !strconcat(OpcodeStr, "pd"), "avx", "_pd_256", f256mem, memopv4f64,
1747 SSEPackedDouble, 0>, TB, OpSize;
1748}
1749
Bruno Cardoso Lopesa0d09a82010-07-12 23:04:15 +00001750// Binary Arithmetic instructions
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00001751let isAsmParserOnly = 1 in {
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001752 defm VADD : basic_sse12_fp_binop_s<0x58, "add", fadd, 0>,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00001753 basic_sse12_fp_binop_s_int<0x58, "add", 0>,
Bruno Cardoso Lopesa0d09a82010-07-12 23:04:15 +00001754 basic_sse12_fp_binop_p<0x58, "add", fadd, 0>,
1755 basic_sse12_fp_binop_p_y<0x58, "add", fadd>, VEX_4V;
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001756 defm VMUL : basic_sse12_fp_binop_s<0x59, "mul", fmul, 0>,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00001757 basic_sse12_fp_binop_s_int<0x59, "mul", 0>,
Bruno Cardoso Lopesa0d09a82010-07-12 23:04:15 +00001758 basic_sse12_fp_binop_p<0x59, "mul", fmul, 0>,
1759 basic_sse12_fp_binop_p_y<0x59, "mul", fmul>, VEX_4V;
Bruno Cardoso Lopes597ec8e2010-06-17 23:05:30 +00001760
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001761 let isCommutable = 0 in {
1762 defm VSUB : basic_sse12_fp_binop_s<0x5C, "sub", fsub, 0>,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00001763 basic_sse12_fp_binop_s_int<0x5C, "sub", 0>,
Bruno Cardoso Lopesa0d09a82010-07-12 23:04:15 +00001764 basic_sse12_fp_binop_p<0x5C, "sub", fsub, 0>,
1765 basic_sse12_fp_binop_p_y<0x5C, "sub", fsub>, VEX_4V;
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001766 defm VDIV : basic_sse12_fp_binop_s<0x5E, "div", fdiv, 0>,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00001767 basic_sse12_fp_binop_s_int<0x5E, "div", 0>,
Bruno Cardoso Lopesa0d09a82010-07-12 23:04:15 +00001768 basic_sse12_fp_binop_p<0x5E, "div", fdiv, 0>,
1769 basic_sse12_fp_binop_p_y<0x5E, "div", fdiv>, VEX_4V;
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001770 defm VMAX : basic_sse12_fp_binop_s<0x5F, "max", X86fmax, 0>,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00001771 basic_sse12_fp_binop_s_int<0x5F, "max", 0>,
Bruno Cardoso Lopesa0d09a82010-07-12 23:04:15 +00001772 basic_sse12_fp_binop_p<0x5F, "max", X86fmax, 0>,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00001773 basic_sse12_fp_binop_p_int<0x5F, "max", 0>,
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00001774 basic_sse12_fp_binop_p_y<0x5F, "max", X86fmax>,
1775 basic_sse12_fp_binop_p_y_int<0x5F, "max">, VEX_4V;
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001776 defm VMIN : basic_sse12_fp_binop_s<0x5D, "min", X86fmin, 0>,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00001777 basic_sse12_fp_binop_s_int<0x5D, "min", 0>,
Bruno Cardoso Lopesa0d09a82010-07-12 23:04:15 +00001778 basic_sse12_fp_binop_p<0x5D, "min", X86fmin, 0>,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00001779 basic_sse12_fp_binop_p_int<0x5D, "min", 0>,
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00001780 basic_sse12_fp_binop_p_y_int<0x5D, "min">,
Bruno Cardoso Lopesa0d09a82010-07-12 23:04:15 +00001781 basic_sse12_fp_binop_p_y<0x5D, "min", X86fmin>, VEX_4V;
Dan Gohman20382522007-07-10 00:05:58 +00001782 }
Dan Gohman20382522007-07-10 00:05:58 +00001783}
1784
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001785let Constraints = "$src1 = $dst" in {
1786 defm ADD : basic_sse12_fp_binop_s<0x58, "add", fadd>,
1787 basic_sse12_fp_binop_p<0x58, "add", fadd>,
1788 basic_sse12_fp_binop_s_int<0x58, "add">;
1789 defm MUL : basic_sse12_fp_binop_s<0x59, "mul", fmul>,
1790 basic_sse12_fp_binop_p<0x59, "mul", fmul>,
1791 basic_sse12_fp_binop_s_int<0x59, "mul">;
1792
1793 let isCommutable = 0 in {
1794 defm SUB : basic_sse12_fp_binop_s<0x5C, "sub", fsub>,
1795 basic_sse12_fp_binop_p<0x5C, "sub", fsub>,
1796 basic_sse12_fp_binop_s_int<0x5C, "sub">;
1797 defm DIV : basic_sse12_fp_binop_s<0x5E, "div", fdiv>,
1798 basic_sse12_fp_binop_p<0x5E, "div", fdiv>,
1799 basic_sse12_fp_binop_s_int<0x5E, "div">;
1800 defm MAX : basic_sse12_fp_binop_s<0x5F, "max", X86fmax>,
1801 basic_sse12_fp_binop_p<0x5F, "max", X86fmax>,
1802 basic_sse12_fp_binop_s_int<0x5F, "max">,
1803 basic_sse12_fp_binop_p_int<0x5F, "max">;
1804 defm MIN : basic_sse12_fp_binop_s<0x5D, "min", X86fmin>,
1805 basic_sse12_fp_binop_p<0x5D, "min", X86fmin>,
1806 basic_sse12_fp_binop_s_int<0x5D, "min">,
1807 basic_sse12_fp_binop_p_int<0x5D, "min">;
1808 }
Bruno Cardoso Lopesd7f9cc42010-06-18 01:12:56 +00001809}
Bill Wendlingddd35322007-05-02 23:11:52 +00001810
Bruno Cardoso Lopesb22dc702010-06-29 01:33:09 +00001811/// Unop Arithmetic
Dan Gohman20382522007-07-10 00:05:58 +00001812/// In addition, we also have a special variant of the scalar form here to
1813/// represent the associated intrinsic operation. This form is unlike the
1814/// plain scalar form, in that it takes an entire vector (instead of a
1815/// scalar) and leaves the top elements undefined.
1816///
1817/// And, we have a special variant form for a full-vector intrinsic form.
Bruno Cardoso Lopesb22dc702010-06-29 01:33:09 +00001818
1819/// sse1_fp_unop_s - SSE1 unops in scalar form.
1820multiclass sse1_fp_unop_s<bits<8> opc, string OpcodeStr,
Bruno Cardoso Lopesea864232010-06-29 17:26:30 +00001821 SDNode OpNode, Intrinsic F32Int> {
Evan Cheng64d80e32007-07-19 01:14:50 +00001822 def SSr : SSI<opc, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001823 !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"),
Bruno Cardoso Lopesb22dc702010-06-29 01:33:09 +00001824 [(set FR32:$dst, (OpNode FR32:$src))]>;
Dan Gohmancfbf0ed2010-07-12 20:46:04 +00001825 // For scalar unary operations, fold a load into the operation
1826 // only in OptForSize mode. It eliminates an instruction, but it also
1827 // eliminates a whole-register clobber (the load), so it introduces a
1828 // partial register update condition.
Evan Cheng400073d2009-12-18 07:40:29 +00001829 def SSm : I<opc, MRMSrcMem, (outs FR32:$dst), (ins f32mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001830 !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"),
Evan Cheng400073d2009-12-18 07:40:29 +00001831 [(set FR32:$dst, (OpNode (load addr:$src)))]>, XS,
Evan Chengb1f49812009-12-22 17:47:23 +00001832 Requires<[HasSSE1, OptForSize]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001833 def SSr_Int : SSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001834 !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"),
Bruno Cardoso Lopesb22dc702010-06-29 01:33:09 +00001835 [(set VR128:$dst, (F32Int VR128:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001836 def SSm_Int : SSI<opc, MRMSrcMem, (outs VR128:$dst), (ins ssmem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001837 !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"),
Dan Gohman20382522007-07-10 00:05:58 +00001838 [(set VR128:$dst, (F32Int sse_load_f32:$src))]>;
Bruno Cardoso Lopesb22dc702010-06-29 01:33:09 +00001839}
Dan Gohman20382522007-07-10 00:05:58 +00001840
Bruno Cardoso Lopesea864232010-06-29 17:26:30 +00001841/// sse1_fp_unop_s_avx - AVX SSE1 unops in scalar form.
1842multiclass sse1_fp_unop_s_avx<bits<8> opc, string OpcodeStr,
1843 SDNode OpNode, Intrinsic F32Int> {
1844 def SSr : SSI<opc, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src1, FR32:$src2),
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00001845 !strconcat(OpcodeStr,
Bruno Cardoso Lopesea864232010-06-29 17:26:30 +00001846 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>;
1847 def SSm : I<opc, MRMSrcMem, (outs FR32:$dst), (ins FR32:$src1, f32mem:$src2),
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00001848 !strconcat(OpcodeStr,
Bruno Cardoso Lopesea864232010-06-29 17:26:30 +00001849 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00001850 []>, XS, Requires<[HasAVX, OptForSize]>;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00001851 def SSr_Int : SSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1852 !strconcat(OpcodeStr,
1853 "ss\t{$src, $dst, $dst|$dst, $dst, $src}"),
1854 [(set VR128:$dst, (F32Int VR128:$src))]>;
1855 def SSm_Int : SSI<opc, MRMSrcMem, (outs VR128:$dst), (ins ssmem:$src),
1856 !strconcat(OpcodeStr,
1857 "ss\t{$src, $dst, $dst|$dst, $dst, $src}"),
1858 [(set VR128:$dst, (F32Int sse_load_f32:$src))]>;
Bruno Cardoso Lopesea864232010-06-29 17:26:30 +00001859}
1860
Bruno Cardoso Lopes69916232010-07-13 01:53:31 +00001861/// sse1_fp_unop_p - SSE1 unops in packed form.
1862multiclass sse1_fp_unop_p<bits<8> opc, string OpcodeStr, SDNode OpNode> {
1863 def PSr : PSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1864 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
1865 [(set VR128:$dst, (v4f32 (OpNode VR128:$src)))]>;
1866 def PSm : PSI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
1867 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
1868 [(set VR128:$dst, (OpNode (memopv4f32 addr:$src)))]>;
1869}
1870
1871/// sse1_fp_unop_p_y - AVX 256-bit SSE1 unops in packed form.
1872multiclass sse1_fp_unop_p_y<bits<8> opc, string OpcodeStr, SDNode OpNode> {
1873 def PSYr : PSI<opc, MRMSrcReg, (outs VR256:$dst), (ins VR256:$src),
1874 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
1875 [(set VR256:$dst, (v8f32 (OpNode VR256:$src)))]>;
1876 def PSYm : PSI<opc, MRMSrcMem, (outs VR256:$dst), (ins f256mem:$src),
1877 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
1878 [(set VR256:$dst, (OpNode (memopv8f32 addr:$src)))]>;
1879}
1880
1881/// sse1_fp_unop_p_int - SSE1 intrinsics unops in packed forms.
1882multiclass sse1_fp_unop_p_int<bits<8> opc, string OpcodeStr,
1883 Intrinsic V4F32Int> {
1884 def PSr_Int : PSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1885 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
1886 [(set VR128:$dst, (V4F32Int VR128:$src))]>;
1887 def PSm_Int : PSI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
1888 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
1889 [(set VR128:$dst, (V4F32Int (memopv4f32 addr:$src)))]>;
1890}
1891
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00001892/// sse1_fp_unop_p_y_int - AVX 256-bit intrinsics unops in packed forms.
1893multiclass sse1_fp_unop_p_y_int<bits<8> opc, string OpcodeStr,
1894 Intrinsic V4F32Int> {
1895 def PSYr_Int : PSI<opc, MRMSrcReg, (outs VR256:$dst), (ins VR256:$src),
1896 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
1897 [(set VR256:$dst, (V4F32Int VR256:$src))]>;
1898 def PSYm_Int : PSI<opc, MRMSrcMem, (outs VR256:$dst), (ins f256mem:$src),
1899 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
1900 [(set VR256:$dst, (V4F32Int (memopv8f32 addr:$src)))]>;
1901}
Bruno Cardoso Lopes69916232010-07-13 01:53:31 +00001902
Bruno Cardoso Lopesb22dc702010-06-29 01:33:09 +00001903/// sse2_fp_unop_s - SSE2 unops in scalar form.
1904multiclass sse2_fp_unop_s<bits<8> opc, string OpcodeStr,
1905 SDNode OpNode, Intrinsic F64Int> {
1906 def SDr : SDI<opc, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src),
1907 !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"),
1908 [(set FR64:$dst, (OpNode FR64:$src))]>;
Dan Gohmancfbf0ed2010-07-12 20:46:04 +00001909 // See the comments in sse1_fp_unop_s for why this is OptForSize.
1910 def SDm : I<opc, MRMSrcMem, (outs FR64:$dst), (ins f64mem:$src),
Bruno Cardoso Lopesb22dc702010-06-29 01:33:09 +00001911 !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"),
Dan Gohmancfbf0ed2010-07-12 20:46:04 +00001912 [(set FR64:$dst, (OpNode (load addr:$src)))]>, XD,
1913 Requires<[HasSSE2, OptForSize]>;
Bruno Cardoso Lopesb22dc702010-06-29 01:33:09 +00001914 def SDr_Int : SDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1915 !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"),
1916 [(set VR128:$dst, (F64Int VR128:$src))]>;
1917 def SDm_Int : SDI<opc, MRMSrcMem, (outs VR128:$dst), (ins sdmem:$src),
1918 !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"),
1919 [(set VR128:$dst, (F64Int sse_load_f64:$src))]>;
1920}
1921
Bruno Cardoso Lopesea864232010-06-29 17:26:30 +00001922/// sse2_fp_unop_s_avx - AVX SSE2 unops in scalar form.
1923multiclass sse2_fp_unop_s_avx<bits<8> opc, string OpcodeStr,
1924 SDNode OpNode, Intrinsic F64Int> {
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00001925 def SDr : SDI<opc, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src1, FR64:$src2),
1926 !strconcat(OpcodeStr,
1927 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>;
1928 def SDm : SDI<opc, MRMSrcMem, (outs FR64:$dst),
1929 (ins FR64:$src1, f64mem:$src2),
1930 !strconcat(OpcodeStr,
1931 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>;
1932 def SDr_Int : SDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1933 !strconcat(OpcodeStr, "sd\t{$src, $dst, $dst|$dst, $dst, $src}"),
1934 [(set VR128:$dst, (F64Int VR128:$src))]>;
1935 def SDm_Int : SDI<opc, MRMSrcMem, (outs VR128:$dst), (ins sdmem:$src),
1936 !strconcat(OpcodeStr, "sd\t{$src, $dst, $dst|$dst, $dst, $src}"),
1937 [(set VR128:$dst, (F64Int sse_load_f64:$src))]>;
Bruno Cardoso Lopesea864232010-06-29 17:26:30 +00001938}
1939
Bruno Cardoso Lopes69916232010-07-13 01:53:31 +00001940/// sse2_fp_unop_p - SSE2 unops in vector forms.
1941multiclass sse2_fp_unop_p<bits<8> opc, string OpcodeStr,
1942 SDNode OpNode> {
1943 def PDr : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1944 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
1945 [(set VR128:$dst, (v2f64 (OpNode VR128:$src)))]>;
1946 def PDm : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
1947 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
1948 [(set VR128:$dst, (OpNode (memopv2f64 addr:$src)))]>;
1949}
1950
1951/// sse2_fp_unop_p_y - AVX SSE2 256-bit unops in vector forms.
1952multiclass sse2_fp_unop_p_y<bits<8> opc, string OpcodeStr, SDNode OpNode> {
1953 def PDYr : PDI<opc, MRMSrcReg, (outs VR256:$dst), (ins VR256:$src),
1954 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
1955 [(set VR256:$dst, (v4f64 (OpNode VR256:$src)))]>;
1956 def PDYm : PDI<opc, MRMSrcMem, (outs VR256:$dst), (ins f256mem:$src),
1957 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
1958 [(set VR256:$dst, (OpNode (memopv4f64 addr:$src)))]>;
1959}
1960
1961/// sse2_fp_unop_p_int - SSE2 intrinsic unops in vector forms.
1962multiclass sse2_fp_unop_p_int<bits<8> opc, string OpcodeStr,
1963 Intrinsic V2F64Int> {
1964 def PDr_Int : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1965 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
1966 [(set VR128:$dst, (V2F64Int VR128:$src))]>;
1967 def PDm_Int : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
1968 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
1969 [(set VR128:$dst, (V2F64Int (memopv2f64 addr:$src)))]>;
1970}
1971
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00001972/// sse2_fp_unop_p_y_int - AVX 256-bit intrinsic unops in vector forms.
1973multiclass sse2_fp_unop_p_y_int<bits<8> opc, string OpcodeStr,
1974 Intrinsic V2F64Int> {
1975 def PDYr_Int : PDI<opc, MRMSrcReg, (outs VR256:$dst), (ins VR256:$src),
1976 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
1977 [(set VR256:$dst, (V2F64Int VR256:$src))]>;
1978 def PDYm_Int : PDI<opc, MRMSrcMem, (outs VR256:$dst), (ins f256mem:$src),
1979 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
1980 [(set VR256:$dst, (V2F64Int (memopv4f64 addr:$src)))]>;
1981}
1982
Bruno Cardoso Lopes69916232010-07-13 01:53:31 +00001983let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopesea864232010-06-29 17:26:30 +00001984 // Square root.
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00001985 defm VSQRT : sse1_fp_unop_s_avx<0x51, "vsqrt", fsqrt, int_x86_sse_sqrt_ss>,
1986 sse2_fp_unop_s_avx<0x51, "vsqrt", fsqrt, int_x86_sse2_sqrt_sd>,
Bruno Cardoso Lopes69916232010-07-13 01:53:31 +00001987 VEX_4V;
1988
1989 defm VSQRT : sse1_fp_unop_p<0x51, "vsqrt", fsqrt>,
1990 sse2_fp_unop_p<0x51, "vsqrt", fsqrt>,
1991 sse1_fp_unop_p_y<0x51, "vsqrt", fsqrt>,
1992 sse2_fp_unop_p_y<0x51, "vsqrt", fsqrt>,
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00001993 sse1_fp_unop_p_int<0x51, "vsqrt", int_x86_sse_sqrt_ps>,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00001994 sse2_fp_unop_p_int<0x51, "vsqrt", int_x86_sse2_sqrt_pd>,
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00001995 sse1_fp_unop_p_y_int<0x51, "vsqrt", int_x86_avx_sqrt_ps_256>,
1996 sse2_fp_unop_p_y_int<0x51, "vsqrt", int_x86_avx_sqrt_pd_256>,
Bruno Cardoso Lopes69916232010-07-13 01:53:31 +00001997 VEX;
1998
Bruno Cardoso Lopesea864232010-06-29 17:26:30 +00001999 // Reciprocal approximations. Note that these typically require refinement
2000 // in order to obtain suitable precision.
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00002001 defm VRSQRT : sse1_fp_unop_s_avx<0x52, "vrsqrt", X86frsqrt,
Bruno Cardoso Lopesea864232010-06-29 17:26:30 +00002002 int_x86_sse_rsqrt_ss>, VEX_4V;
Bruno Cardoso Lopes69916232010-07-13 01:53:31 +00002003 defm VRSQRT : sse1_fp_unop_p<0x52, "vrsqrt", X86frsqrt>,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00002004 sse1_fp_unop_p_y<0x52, "vrsqrt", X86frsqrt>,
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00002005 sse1_fp_unop_p_y_int<0x52, "vrsqrt", int_x86_avx_rsqrt_ps_256>,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00002006 sse1_fp_unop_p_int<0x52, "vrsqrt", int_x86_sse_rsqrt_ps>, VEX;
Bruno Cardoso Lopes69916232010-07-13 01:53:31 +00002007
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00002008 defm VRCP : sse1_fp_unop_s_avx<0x53, "vrcp", X86frcp, int_x86_sse_rcp_ss>,
Bruno Cardoso Lopesea864232010-06-29 17:26:30 +00002009 VEX_4V;
Bruno Cardoso Lopes69916232010-07-13 01:53:31 +00002010 defm VRCP : sse1_fp_unop_p<0x53, "vrcp", X86frcp>,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00002011 sse1_fp_unop_p_y<0x53, "vrcp", X86frcp>,
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00002012 sse1_fp_unop_p_y_int<0x53, "vrcp", int_x86_avx_rcp_ps_256>,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00002013 sse1_fp_unop_p_int<0x53, "vrcp", int_x86_sse_rcp_ps>, VEX;
Bruno Cardoso Lopesea864232010-06-29 17:26:30 +00002014}
2015
Dan Gohman20382522007-07-10 00:05:58 +00002016// Square root.
Bruno Cardoso Lopesb22dc702010-06-29 01:33:09 +00002017defm SQRT : sse1_fp_unop_s<0x51, "sqrt", fsqrt, int_x86_sse_sqrt_ss>,
Bruno Cardoso Lopes69916232010-07-13 01:53:31 +00002018 sse1_fp_unop_p<0x51, "sqrt", fsqrt>,
2019 sse1_fp_unop_p_int<0x51, "sqrt", int_x86_sse_sqrt_ps>,
Bruno Cardoso Lopesb22dc702010-06-29 01:33:09 +00002020 sse2_fp_unop_s<0x51, "sqrt", fsqrt, int_x86_sse2_sqrt_sd>,
Bruno Cardoso Lopes69916232010-07-13 01:53:31 +00002021 sse2_fp_unop_p<0x51, "sqrt", fsqrt>,
2022 sse2_fp_unop_p_int<0x51, "sqrt", int_x86_sse2_sqrt_pd>;
Dan Gohman20382522007-07-10 00:05:58 +00002023
2024// Reciprocal approximations. Note that these typically require refinement
2025// in order to obtain suitable precision.
Bruno Cardoso Lopesb22dc702010-06-29 01:33:09 +00002026defm RSQRT : sse1_fp_unop_s<0x52, "rsqrt", X86frsqrt, int_x86_sse_rsqrt_ss>,
Bruno Cardoso Lopes69916232010-07-13 01:53:31 +00002027 sse1_fp_unop_p<0x52, "rsqrt", X86frsqrt>,
2028 sse1_fp_unop_p_int<0x52, "rsqrt", int_x86_sse_rsqrt_ps>;
Bruno Cardoso Lopesb22dc702010-06-29 01:33:09 +00002029defm RCP : sse1_fp_unop_s<0x53, "rcp", X86frcp, int_x86_sse_rcp_ss>,
Bruno Cardoso Lopes69916232010-07-13 01:53:31 +00002030 sse1_fp_unop_p<0x53, "rcp", X86frcp>,
2031 sse1_fp_unop_p_int<0x53, "rcp", int_x86_sse_rcp_ps>;
Dan Gohman20382522007-07-10 00:05:58 +00002032
Bruno Cardoso Lopes147b7ca2010-06-29 20:35:48 +00002033// There is no f64 version of the reciprocal approximation instructions.
2034
Bruno Cardoso Lopesde173ca2010-06-29 17:42:37 +00002035//===----------------------------------------------------------------------===//
2036// SSE 1 & 2 - Non-temporal stores
2037//===----------------------------------------------------------------------===//
Bill Wendlingddd35322007-05-02 23:11:52 +00002038
Bruno Cardoso Lopes721ef732010-06-29 18:22:01 +00002039let isAsmParserOnly = 1 in {
2040 def VMOVNTPSmr_Int : VPSI<0x2B, MRMDestMem, (outs),
2041 (ins i128mem:$dst, VR128:$src),
2042 "movntps\t{$src, $dst|$dst, $src}",
2043 [(int_x86_sse_movnt_ps addr:$dst, VR128:$src)]>, VEX;
2044 def VMOVNTPDmr_Int : VPDI<0x2B, MRMDestMem, (outs),
2045 (ins i128mem:$dst, VR128:$src),
2046 "movntpd\t{$src, $dst|$dst, $src}",
2047 [(int_x86_sse2_movnt_pd addr:$dst, VR128:$src)]>, VEX;
2048
2049 let ExeDomain = SSEPackedInt in
2050 def VMOVNTDQmr_Int : VPDI<0xE7, MRMDestMem, (outs),
2051 (ins f128mem:$dst, VR128:$src),
2052 "movntdq\t{$src, $dst|$dst, $src}",
2053 [(int_x86_sse2_movnt_dq addr:$dst, VR128:$src)]>, VEX;
2054
2055 let AddedComplexity = 400 in { // Prefer non-temporal versions
2056 def VMOVNTPSmr : VPSI<0x2B, MRMDestMem, (outs),
2057 (ins f128mem:$dst, VR128:$src),
2058 "movntps\t{$src, $dst|$dst, $src}",
2059 [(alignednontemporalstore (v4f32 VR128:$src),
2060 addr:$dst)]>, VEX;
2061 def VMOVNTPDmr : VPDI<0x2B, MRMDestMem, (outs),
2062 (ins f128mem:$dst, VR128:$src),
2063 "movntpd\t{$src, $dst|$dst, $src}",
2064 [(alignednontemporalstore (v2f64 VR128:$src),
2065 addr:$dst)]>, VEX;
2066 def VMOVNTDQ_64mr : VPDI<0xE7, MRMDestMem, (outs),
2067 (ins f128mem:$dst, VR128:$src),
2068 "movntdq\t{$src, $dst|$dst, $src}",
2069 [(alignednontemporalstore (v2f64 VR128:$src),
2070 addr:$dst)]>, VEX;
2071 let ExeDomain = SSEPackedInt in
2072 def VMOVNTDQmr : VPDI<0xE7, MRMDestMem, (outs),
2073 (ins f128mem:$dst, VR128:$src),
2074 "movntdq\t{$src, $dst|$dst, $src}",
2075 [(alignednontemporalstore (v4f32 VR128:$src),
2076 addr:$dst)]>, VEX;
Bruno Cardoso Lopesd52e78e2010-07-09 21:42:42 +00002077
2078 def VMOVNTPSYmr : VPSI<0x2B, MRMDestMem, (outs),
2079 (ins f256mem:$dst, VR256:$src),
2080 "movntps\t{$src, $dst|$dst, $src}",
2081 [(alignednontemporalstore (v8f32 VR256:$src),
2082 addr:$dst)]>, VEX;
2083 def VMOVNTPDYmr : VPDI<0x2B, MRMDestMem, (outs),
2084 (ins f256mem:$dst, VR256:$src),
2085 "movntpd\t{$src, $dst|$dst, $src}",
2086 [(alignednontemporalstore (v4f64 VR256:$src),
2087 addr:$dst)]>, VEX;
2088 def VMOVNTDQY_64mr : VPDI<0xE7, MRMDestMem, (outs),
2089 (ins f256mem:$dst, VR256:$src),
2090 "movntdq\t{$src, $dst|$dst, $src}",
2091 [(alignednontemporalstore (v4f64 VR256:$src),
2092 addr:$dst)]>, VEX;
2093 let ExeDomain = SSEPackedInt in
2094 def VMOVNTDQYmr : VPDI<0xE7, MRMDestMem, (outs),
2095 (ins f256mem:$dst, VR256:$src),
2096 "movntdq\t{$src, $dst|$dst, $src}",
2097 [(alignednontemporalstore (v8f32 VR256:$src),
2098 addr:$dst)]>, VEX;
Bruno Cardoso Lopes721ef732010-06-29 18:22:01 +00002099 }
2100}
2101
David Greene8939b0d2010-02-16 20:50:18 +00002102def MOVNTPSmr_Int : PSI<0x2B, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002103 "movntps\t{$src, $dst|$dst, $src}",
Bill Wendlingddd35322007-05-02 23:11:52 +00002104 [(int_x86_sse_movnt_ps addr:$dst, VR128:$src)]>;
Bruno Cardoso Lopesde173ca2010-06-29 17:42:37 +00002105def MOVNTPDmr_Int : PDI<0x2B, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
2106 "movntpd\t{$src, $dst|$dst, $src}",
2107 [(int_x86_sse2_movnt_pd addr:$dst, VR128:$src)]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00002108
Bruno Cardoso Lopes721ef732010-06-29 18:22:01 +00002109let ExeDomain = SSEPackedInt in
2110def MOVNTDQmr_Int : PDI<0xE7, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
2111 "movntdq\t{$src, $dst|$dst, $src}",
2112 [(int_x86_sse2_movnt_dq addr:$dst, VR128:$src)]>;
2113
David Greene8939b0d2010-02-16 20:50:18 +00002114let AddedComplexity = 400 in { // Prefer non-temporal versions
2115def MOVNTPSmr : PSI<0x2B, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
2116 "movntps\t{$src, $dst|$dst, $src}",
2117 [(alignednontemporalstore (v4f32 VR128:$src), addr:$dst)]>;
Bruno Cardoso Lopesde173ca2010-06-29 17:42:37 +00002118def MOVNTPDmr : PDI<0x2B, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
2119 "movntpd\t{$src, $dst|$dst, $src}",
2120 [(alignednontemporalstore(v2f64 VR128:$src), addr:$dst)]>;
David Greene8939b0d2010-02-16 20:50:18 +00002121
2122def MOVNTDQ_64mr : PDI<0xE7, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
2123 "movntdq\t{$src, $dst|$dst, $src}",
2124 [(alignednontemporalstore (v2f64 VR128:$src), addr:$dst)]>;
2125
Bruno Cardoso Lopes721ef732010-06-29 18:22:01 +00002126let ExeDomain = SSEPackedInt in
2127def MOVNTDQmr : PDI<0xE7, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
2128 "movntdq\t{$src, $dst|$dst, $src}",
2129 [(alignednontemporalstore (v4f32 VR128:$src), addr:$dst)]>;
2130
2131// There is no AVX form for instructions below this point
David Greene8939b0d2010-02-16 20:50:18 +00002132def MOVNTImr : I<0xC3, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src),
2133 "movnti\t{$src, $dst|$dst, $src}",
2134 [(nontemporalstore (i32 GR32:$src), addr:$dst)]>,
2135 TB, Requires<[HasSSE2]>;
2136
2137def MOVNTI_64mr : RI<0xC3, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src),
2138 "movnti\t{$src, $dst|$dst, $src}",
2139 [(nontemporalstore (i64 GR64:$src), addr:$dst)]>,
2140 TB, Requires<[HasSSE2]>;
Bruno Cardoso Lopesde173ca2010-06-29 17:42:37 +00002141
David Greene8939b0d2010-02-16 20:50:18 +00002142}
Bruno Cardoso Lopesde173ca2010-06-29 17:42:37 +00002143def MOVNTImr_Int : I<0xC3, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src),
2144 "movnti\t{$src, $dst|$dst, $src}",
2145 [(int_x86_sse2_movnt_i addr:$dst, GR32:$src)]>,
2146 TB, Requires<[HasSSE2]>;
2147
2148//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes147b7ca2010-06-29 20:35:48 +00002149// SSE 1 & 2 - Misc Instructions (No AVX form)
Bruno Cardoso Lopesde173ca2010-06-29 17:42:37 +00002150//===----------------------------------------------------------------------===//
2151
2152// Prefetch intrinsic.
2153def PREFETCHT0 : PSI<0x18, MRM1m, (outs), (ins i8mem:$src),
2154 "prefetcht0\t$src", [(prefetch addr:$src, imm, (i32 3))]>;
2155def PREFETCHT1 : PSI<0x18, MRM2m, (outs), (ins i8mem:$src),
2156 "prefetcht1\t$src", [(prefetch addr:$src, imm, (i32 2))]>;
2157def PREFETCHT2 : PSI<0x18, MRM3m, (outs), (ins i8mem:$src),
2158 "prefetcht2\t$src", [(prefetch addr:$src, imm, (i32 1))]>;
2159def PREFETCHNTA : PSI<0x18, MRM0m, (outs), (ins i8mem:$src),
2160 "prefetchnta\t$src", [(prefetch addr:$src, imm, (i32 0))]>;
2161
Bill Wendlingddd35322007-05-02 23:11:52 +00002162// Load, store, and memory fence
Dan Gohmanee5673b2010-05-20 01:23:41 +00002163def SFENCE : I<0xAE, MRM_F8, (outs), (ins), "sfence", [(int_x86_sse_sfence)]>,
2164 TB, Requires<[HasSSE1]>;
Eric Christopher9a9d2752010-07-22 02:48:34 +00002165def : Pat<(X86SFence), (SFENCE)>;
Bill Wendlingddd35322007-05-02 23:11:52 +00002166
Bill Wendlingddd35322007-05-02 23:11:52 +00002167// Alias instructions that map zero vector to pxor / xorp* for sse.
Dan Gohman15511cf2008-12-03 18:15:48 +00002168// We set canFoldAsLoad because this can be converted to a constant-pool
Dan Gohman62c939d2008-12-03 05:21:24 +00002169// load of an all-zeros value if folding it would be beneficial.
Chris Lattner28c1d292010-02-05 21:30:49 +00002170// FIXME: Change encoding to pseudo!
Daniel Dunbar7417b762009-08-11 22:17:52 +00002171let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Jakob Stoklund Olesend363b4e2010-03-31 00:40:13 +00002172 isCodeGenOnly = 1 in {
2173def V_SET0PS : PSI<0x57, MRMInitReg, (outs VR128:$dst), (ins), "",
2174 [(set VR128:$dst, (v4f32 immAllZerosV))]>;
2175def V_SET0PD : PDI<0x57, MRMInitReg, (outs VR128:$dst), (ins), "",
2176 [(set VR128:$dst, (v2f64 immAllZerosV))]>;
2177let ExeDomain = SSEPackedInt in
2178def V_SET0PI : PDI<0xEF, MRMInitReg, (outs VR128:$dst), (ins), "",
Chris Lattner8a594482007-11-25 00:24:49 +00002179 [(set VR128:$dst, (v4i32 immAllZerosV))]>;
Jakob Stoklund Olesend363b4e2010-03-31 00:40:13 +00002180}
Bill Wendlingddd35322007-05-02 23:11:52 +00002181
Jakob Stoklund Olesend363b4e2010-03-31 00:40:13 +00002182def : Pat<(v2i64 immAllZerosV), (V_SET0PI)>;
2183def : Pat<(v8i16 immAllZerosV), (V_SET0PI)>;
2184def : Pat<(v16i8 immAllZerosV), (V_SET0PI)>;
Evan Chengc8e3b142008-03-12 07:02:50 +00002185
Dan Gohman874cada2010-02-28 00:17:42 +00002186def : Pat<(f32 (vector_extract (v4f32 VR128:$src), (iPTR 0))),
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00002187 (f32 (EXTRACT_SUBREG (v4f32 VR128:$src), sub_ss))>;
Bill Wendlingddd35322007-05-02 23:11:52 +00002188
Bruno Cardoso Lopes147b7ca2010-06-29 20:35:48 +00002189//===----------------------------------------------------------------------===//
2190// SSE 1 & 2 - Load/Store XCSR register
2191//===----------------------------------------------------------------------===//
2192
2193let isAsmParserOnly = 1 in {
2194 def VLDMXCSR : VPSI<0xAE, MRM2m, (outs), (ins i32mem:$src),
2195 "ldmxcsr\t$src", [(int_x86_sse_ldmxcsr addr:$src)]>, VEX;
2196 def VSTMXCSR : VPSI<0xAE, MRM3m, (outs), (ins i32mem:$dst),
2197 "stmxcsr\t$dst", [(int_x86_sse_stmxcsr addr:$dst)]>, VEX;
2198}
2199
2200def LDMXCSR : PSI<0xAE, MRM2m, (outs), (ins i32mem:$src),
2201 "ldmxcsr\t$src", [(int_x86_sse_ldmxcsr addr:$src)]>;
2202def STMXCSR : PSI<0xAE, MRM3m, (outs), (ins i32mem:$dst),
2203 "stmxcsr\t$dst", [(int_x86_sse_stmxcsr addr:$dst)]>;
2204
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002205//===---------------------------------------------------------------------===//
2206// SSE2 - Move Aligned/Unaligned Packed Integer Instructions
2207//===---------------------------------------------------------------------===//
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00002208
Bruno Cardoso Lopes8d3cebc2010-06-29 21:25:12 +00002209let ExeDomain = SSEPackedInt in { // SSE integer instructions
Bill Wendlingddd35322007-05-02 23:11:52 +00002210
Bruno Cardoso Lopes8d3cebc2010-06-29 21:25:12 +00002211let isAsmParserOnly = 1 in {
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00002212 let neverHasSideEffects = 1 in {
2213 def VMOVDQArr : VPDI<0x6F, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
2214 "movdqa\t{$src, $dst|$dst, $src}", []>, VEX;
2215 def VMOVDQAYrr : VPDI<0x6F, MRMSrcReg, (outs VR256:$dst), (ins VR256:$src),
2216 "movdqa\t{$src, $dst|$dst, $src}", []>, VEX;
2217 }
2218 def VMOVDQUrr : VPDI<0x6F, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
2219 "movdqu\t{$src, $dst|$dst, $src}", []>, XS, VEX;
2220 def VMOVDQUYrr : VPDI<0x6F, MRMSrcReg, (outs VR256:$dst), (ins VR256:$src),
2221 "movdqu\t{$src, $dst|$dst, $src}", []>, XS, VEX;
Bruno Cardoso Lopes8d3cebc2010-06-29 21:25:12 +00002222
2223 let canFoldAsLoad = 1, mayLoad = 1 in {
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00002224 def VMOVDQArm : VPDI<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
2225 "movdqa\t{$src, $dst|$dst, $src}", []>, VEX;
2226 def VMOVDQAYrm : VPDI<0x6F, MRMSrcMem, (outs VR256:$dst), (ins i256mem:$src),
2227 "movdqa\t{$src, $dst|$dst, $src}", []>, VEX;
2228 let Predicates = [HasAVX] in {
2229 def VMOVDQUrm : I<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
2230 "vmovdqu\t{$src, $dst|$dst, $src}",[]>, XS, VEX;
2231 def VMOVDQUYrm : I<0x6F, MRMSrcMem, (outs VR256:$dst), (ins i256mem:$src),
2232 "vmovdqu\t{$src, $dst|$dst, $src}",[]>, XS, VEX;
2233 }
Bruno Cardoso Lopes8d3cebc2010-06-29 21:25:12 +00002234 }
2235
2236 let mayStore = 1 in {
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00002237 def VMOVDQAmr : VPDI<0x7F, MRMDestMem, (outs),
2238 (ins i128mem:$dst, VR128:$src),
2239 "movdqa\t{$src, $dst|$dst, $src}", []>, VEX;
2240 def VMOVDQAYmr : VPDI<0x7F, MRMDestMem, (outs),
2241 (ins i256mem:$dst, VR256:$src),
2242 "movdqa\t{$src, $dst|$dst, $src}", []>, VEX;
2243 let Predicates = [HasAVX] in {
2244 def VMOVDQUmr : I<0x7F, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
2245 "vmovdqu\t{$src, $dst|$dst, $src}",[]>, XS, VEX;
2246 def VMOVDQUYmr : I<0x7F, MRMDestMem, (outs), (ins i256mem:$dst, VR256:$src),
2247 "vmovdqu\t{$src, $dst|$dst, $src}",[]>, XS, VEX;
2248 }
Bruno Cardoso Lopes8d3cebc2010-06-29 21:25:12 +00002249 }
2250}
2251
Chris Lattnerf77e0372008-01-11 06:59:07 +00002252let neverHasSideEffects = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +00002253def MOVDQArr : PDI<0x6F, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002254 "movdqa\t{$src, $dst|$dst, $src}", []>;
Bruno Cardoso Lopes8d3cebc2010-06-29 21:25:12 +00002255
2256let canFoldAsLoad = 1, mayLoad = 1 in {
Evan Cheng64d80e32007-07-19 01:14:50 +00002257def MOVDQArm : PDI<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002258 "movdqa\t{$src, $dst|$dst, $src}",
Evan Chengb4162fd2007-07-20 00:27:43 +00002259 [/*(set VR128:$dst, (alignedloadv2i64 addr:$src))*/]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00002260def MOVDQUrm : I<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002261 "movdqu\t{$src, $dst|$dst, $src}",
Evan Chengb4162fd2007-07-20 00:27:43 +00002262 [/*(set VR128:$dst, (loadv2i64 addr:$src))*/]>,
Evan Cheng9ab1ac52006-04-14 23:32:40 +00002263 XS, Requires<[HasSSE2]>;
Bruno Cardoso Lopes8d3cebc2010-06-29 21:25:12 +00002264}
2265
2266let mayStore = 1 in {
2267def MOVDQAmr : PDI<0x7F, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
2268 "movdqa\t{$src, $dst|$dst, $src}",
2269 [/*(alignedstore (v2i64 VR128:$src), addr:$dst)*/]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00002270def MOVDQUmr : I<0x7F, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002271 "movdqu\t{$src, $dst|$dst, $src}",
Evan Chengb4162fd2007-07-20 00:27:43 +00002272 [/*(store (v2i64 VR128:$src), addr:$dst)*/]>,
Evan Cheng9ab1ac52006-04-14 23:32:40 +00002273 XS, Requires<[HasSSE2]>;
Bruno Cardoso Lopes8d3cebc2010-06-29 21:25:12 +00002274}
Evan Cheng24dc1f52006-03-23 07:44:07 +00002275
Dan Gohman4106f372007-07-18 20:23:34 +00002276// Intrinsic forms of MOVDQU load and store
Bruno Cardoso Lopes8d3cebc2010-06-29 21:25:12 +00002277let isAsmParserOnly = 1 in {
2278let canFoldAsLoad = 1 in
2279def VMOVDQUrm_Int : I<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
2280 "vmovdqu\t{$src, $dst|$dst, $src}",
2281 [(set VR128:$dst, (int_x86_sse2_loadu_dq addr:$src))]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00002282 XS, VEX, Requires<[HasAVX]>;
Bruno Cardoso Lopes8d3cebc2010-06-29 21:25:12 +00002283def VMOVDQUmr_Int : I<0x7F, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
2284 "vmovdqu\t{$src, $dst|$dst, $src}",
2285 [(int_x86_sse2_storeu_dq addr:$dst, VR128:$src)]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00002286 XS, VEX, Requires<[HasAVX]>;
Bruno Cardoso Lopes8d3cebc2010-06-29 21:25:12 +00002287}
2288
Dan Gohman15511cf2008-12-03 18:15:48 +00002289let canFoldAsLoad = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +00002290def MOVDQUrm_Int : I<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002291 "movdqu\t{$src, $dst|$dst, $src}",
Dan Gohman4106f372007-07-18 20:23:34 +00002292 [(set VR128:$dst, (int_x86_sse2_loadu_dq addr:$src))]>,
2293 XS, Requires<[HasSSE2]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00002294def MOVDQUmr_Int : I<0x7F, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002295 "movdqu\t{$src, $dst|$dst, $src}",
Dan Gohman4106f372007-07-18 20:23:34 +00002296 [(int_x86_sse2_storeu_dq addr:$dst, VR128:$src)]>,
2297 XS, Requires<[HasSSE2]>;
Chris Lattner8139e282006-10-07 18:39:00 +00002298
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002299} // ExeDomain = SSEPackedInt
Bill Wendlingddd35322007-05-02 23:11:52 +00002300
Bruno Cardoso Lopes405f11b2010-08-10 01:43:16 +00002301def : Pat<(int_x86_avx_loadu_dq_256 addr:$src), (VMOVDQUYrm addr:$src)>;
2302def : Pat<(int_x86_avx_storeu_dq_256 addr:$dst, VR256:$src),
2303 (VMOVDQUYmr addr:$dst, VR256:$src)>;
2304
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002305//===---------------------------------------------------------------------===//
2306// SSE2 - Packed Integer Arithmetic Instructions
2307//===---------------------------------------------------------------------===//
2308
2309let ExeDomain = SSEPackedInt in { // SSE integer instructions
2310
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002311multiclass PDI_binop_rm_int<bits<8> opc, string OpcodeStr, Intrinsic IntId,
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002312 bit IsCommutable = 0, bit Is2Addr = 1> {
2313 let isCommutable = IsCommutable in
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00002314 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst),
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002315 (ins VR128:$src1, VR128:$src2),
2316 !if(Is2Addr,
2317 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2318 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
2319 [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2))]>;
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00002320 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst),
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002321 (ins VR128:$src1, i128mem:$src2),
2322 !if(Is2Addr,
2323 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2324 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
2325 [(set VR128:$dst, (IntId VR128:$src1,
2326 (bitconvert (memopv2i64 addr:$src2))))]>;
Chris Lattner8139e282006-10-07 18:39:00 +00002327}
Chris Lattner8139e282006-10-07 18:39:00 +00002328
Evan Cheng22b942a2008-05-03 00:52:09 +00002329multiclass PDI_binop_rmi_int<bits<8> opc, bits<8> opc2, Format ImmForm,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002330 string OpcodeStr, Intrinsic IntId,
2331 Intrinsic IntId2, bit Is2Addr = 1> {
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00002332 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst),
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002333 (ins VR128:$src1, VR128:$src2),
2334 !if(Is2Addr,
2335 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2336 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
2337 [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2))]>;
Sean Callanan108934c2009-12-18 00:01:26 +00002338 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst),
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002339 (ins VR128:$src1, i128mem:$src2),
2340 !if(Is2Addr,
2341 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2342 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
2343 [(set VR128:$dst, (IntId VR128:$src1,
Eric Christopher44b93ff2009-07-31 20:07:27 +00002344 (bitconvert (memopv2i64 addr:$src2))))]>;
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00002345 def ri : PDIi8<opc2, ImmForm, (outs VR128:$dst),
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002346 (ins VR128:$src1, i32i8imm:$src2),
2347 !if(Is2Addr,
2348 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2349 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
2350 [(set VR128:$dst, (IntId2 VR128:$src1, (i32 imm:$src2)))]>;
Evan Cheng22b942a2008-05-03 00:52:09 +00002351}
2352
Chris Lattner7c47f9a2006-10-07 19:14:49 +00002353/// PDI_binop_rm - Simple SSE2 binary operator.
2354multiclass PDI_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002355 ValueType OpVT, bit IsCommutable = 0, bit Is2Addr = 1> {
2356 let isCommutable = IsCommutable in
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00002357 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst),
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002358 (ins VR128:$src1, VR128:$src2),
2359 !if(Is2Addr,
2360 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2361 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
2362 [(set VR128:$dst, (OpVT (OpNode VR128:$src1, VR128:$src2)))]>;
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00002363 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst),
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002364 (ins VR128:$src1, i128mem:$src2),
2365 !if(Is2Addr,
2366 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2367 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
2368 [(set VR128:$dst, (OpVT (OpNode VR128:$src1,
Eric Christopher44b93ff2009-07-31 20:07:27 +00002369 (bitconvert (memopv2i64 addr:$src2)))))]>;
Chris Lattner7c47f9a2006-10-07 19:14:49 +00002370}
Chris Lattner70f4f2e2006-10-07 19:34:33 +00002371
2372/// PDI_binop_rm_v2i64 - Simple SSE2 binary operator whose type is v2i64.
2373///
2374/// FIXME: we could eliminate this and use PDI_binop_rm instead if tblgen knew
2375/// to collapse (bitconvert VT to VT) into its operand.
2376///
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002377multiclass PDI_binop_rm_v2i64<bits<8> opc, string OpcodeStr, SDNode OpNode,
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002378 bit IsCommutable = 0, bit Is2Addr = 1> {
2379 let isCommutable = IsCommutable in
Eric Christopher44b93ff2009-07-31 20:07:27 +00002380 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst),
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002381 (ins VR128:$src1, VR128:$src2),
2382 !if(Is2Addr,
2383 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2384 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
2385 [(set VR128:$dst, (v2i64 (OpNode VR128:$src1, VR128:$src2)))]>;
Eric Christopher44b93ff2009-07-31 20:07:27 +00002386 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst),
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002387 (ins VR128:$src1, i128mem:$src2),
2388 !if(Is2Addr,
2389 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2390 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
2391 [(set VR128:$dst, (OpNode VR128:$src1, (memopv2i64 addr:$src2)))]>;
Chris Lattner70f4f2e2006-10-07 19:34:33 +00002392}
Chris Lattner7c47f9a2006-10-07 19:14:49 +00002393
Jakob Stoklund Olesen4a2a6e72010-03-25 18:52:04 +00002394} // ExeDomain = SSEPackedInt
Chris Lattner7c47f9a2006-10-07 19:14:49 +00002395
2396// 128-bit Integer Arithmetic
2397
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00002398let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002399defm VPADDB : PDI_binop_rm<0xFC, "vpaddb", add, v16i8, 1, 0 /*3addr*/>, VEX_4V;
2400defm VPADDW : PDI_binop_rm<0xFD, "vpaddw", add, v8i16, 1, 0>, VEX_4V;
2401defm VPADDD : PDI_binop_rm<0xFE, "vpaddd", add, v4i32, 1, 0>, VEX_4V;
2402defm VPADDQ : PDI_binop_rm_v2i64<0xD4, "vpaddq", add, 1, 0>, VEX_4V;
2403defm VPMULLW : PDI_binop_rm<0xD5, "vpmullw", mul, v8i16, 1, 0>, VEX_4V;
2404defm VPSUBB : PDI_binop_rm<0xF8, "vpsubb", sub, v16i8, 0, 0>, VEX_4V;
2405defm VPSUBW : PDI_binop_rm<0xF9, "vpsubw", sub, v8i16, 0, 0>, VEX_4V;
2406defm VPSUBD : PDI_binop_rm<0xFA, "vpsubd", sub, v4i32, 0, 0>, VEX_4V;
2407defm VPSUBQ : PDI_binop_rm_v2i64<0xFB, "vpsubq", sub, 0, 0>, VEX_4V;
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002408
2409// Intrinsic forms
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002410defm VPSUBSB : PDI_binop_rm_int<0xE8, "vpsubsb" , int_x86_sse2_psubs_b, 0, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002411 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002412defm VPSUBSW : PDI_binop_rm_int<0xE9, "vpsubsw" , int_x86_sse2_psubs_w, 0, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002413 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002414defm VPSUBUSB : PDI_binop_rm_int<0xD8, "vpsubusb", int_x86_sse2_psubus_b, 0, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002415 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002416defm VPSUBUSW : PDI_binop_rm_int<0xD9, "vpsubusw", int_x86_sse2_psubus_w, 0, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002417 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002418defm VPADDSB : PDI_binop_rm_int<0xEC, "vpaddsb" , int_x86_sse2_padds_b, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002419 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002420defm VPADDSW : PDI_binop_rm_int<0xED, "vpaddsw" , int_x86_sse2_padds_w, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002421 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002422defm VPADDUSB : PDI_binop_rm_int<0xDC, "vpaddusb", int_x86_sse2_paddus_b, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002423 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002424defm VPADDUSW : PDI_binop_rm_int<0xDD, "vpaddusw", int_x86_sse2_paddus_w, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002425 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002426defm VPMULHUW : PDI_binop_rm_int<0xE4, "vpmulhuw", int_x86_sse2_pmulhu_w, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002427 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002428defm VPMULHW : PDI_binop_rm_int<0xE5, "vpmulhw" , int_x86_sse2_pmulh_w, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002429 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002430defm VPMULUDQ : PDI_binop_rm_int<0xF4, "vpmuludq", int_x86_sse2_pmulu_dq, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002431 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002432defm VPMADDWD : PDI_binop_rm_int<0xF5, "vpmaddwd", int_x86_sse2_pmadd_wd, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002433 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002434defm VPAVGB : PDI_binop_rm_int<0xE0, "vpavgb", int_x86_sse2_pavg_b, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002435 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002436defm VPAVGW : PDI_binop_rm_int<0xE3, "vpavgw", int_x86_sse2_pavg_w, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002437 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002438defm VPMINUB : PDI_binop_rm_int<0xDA, "vpminub", int_x86_sse2_pminu_b, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002439 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002440defm VPMINSW : PDI_binop_rm_int<0xEA, "vpminsw", int_x86_sse2_pmins_w, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002441 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002442defm VPMAXUB : PDI_binop_rm_int<0xDE, "vpmaxub", int_x86_sse2_pmaxu_b, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002443 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002444defm VPMAXSW : PDI_binop_rm_int<0xEE, "vpmaxsw", int_x86_sse2_pmaxs_w, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002445 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002446defm VPSADBW : PDI_binop_rm_int<0xF6, "vpsadbw", int_x86_sse2_psad_bw, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002447 VEX_4V;
2448}
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002449
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002450let Constraints = "$src1 = $dst" in {
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002451defm PADDB : PDI_binop_rm<0xFC, "paddb", add, v16i8, 1>;
2452defm PADDW : PDI_binop_rm<0xFD, "paddw", add, v8i16, 1>;
2453defm PADDD : PDI_binop_rm<0xFE, "paddd", add, v4i32, 1>;
2454defm PADDQ : PDI_binop_rm_v2i64<0xD4, "paddq", add, 1>;
2455defm PMULLW : PDI_binop_rm<0xD5, "pmullw", mul, v8i16, 1>;
Chris Lattner7c47f9a2006-10-07 19:14:49 +00002456defm PSUBB : PDI_binop_rm<0xF8, "psubb", sub, v16i8>;
2457defm PSUBW : PDI_binop_rm<0xF9, "psubw", sub, v8i16>;
2458defm PSUBD : PDI_binop_rm<0xFA, "psubd", sub, v4i32>;
Chris Lattner70f4f2e2006-10-07 19:34:33 +00002459defm PSUBQ : PDI_binop_rm_v2i64<0xFB, "psubq", sub>;
Evan Cheng49ac1bf2006-04-13 00:43:35 +00002460
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002461// Intrinsic forms
Chris Lattner45e123c2006-10-07 19:02:31 +00002462defm PSUBSB : PDI_binop_rm_int<0xE8, "psubsb" , int_x86_sse2_psubs_b>;
2463defm PSUBSW : PDI_binop_rm_int<0xE9, "psubsw" , int_x86_sse2_psubs_w>;
2464defm PSUBUSB : PDI_binop_rm_int<0xD8, "psubusb", int_x86_sse2_psubus_b>;
2465defm PSUBUSW : PDI_binop_rm_int<0xD9, "psubusw", int_x86_sse2_psubus_w>;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002466defm PADDSB : PDI_binop_rm_int<0xEC, "paddsb" , int_x86_sse2_padds_b, 1>;
2467defm PADDSW : PDI_binop_rm_int<0xED, "paddsw" , int_x86_sse2_padds_w, 1>;
2468defm PADDUSB : PDI_binop_rm_int<0xDC, "paddusb", int_x86_sse2_paddus_b, 1>;
2469defm PADDUSW : PDI_binop_rm_int<0xDD, "paddusw", int_x86_sse2_paddus_w, 1>;
2470defm PMULHUW : PDI_binop_rm_int<0xE4, "pmulhuw", int_x86_sse2_pmulhu_w, 1>;
2471defm PMULHW : PDI_binop_rm_int<0xE5, "pmulhw" , int_x86_sse2_pmulh_w, 1>;
2472defm PMULUDQ : PDI_binop_rm_int<0xF4, "pmuludq", int_x86_sse2_pmulu_dq, 1>;
2473defm PMADDWD : PDI_binop_rm_int<0xF5, "pmaddwd", int_x86_sse2_pmadd_wd, 1>;
2474defm PAVGB : PDI_binop_rm_int<0xE0, "pavgb", int_x86_sse2_pavg_b, 1>;
2475defm PAVGW : PDI_binop_rm_int<0xE3, "pavgw", int_x86_sse2_pavg_w, 1>;
2476defm PMINUB : PDI_binop_rm_int<0xDA, "pminub", int_x86_sse2_pminu_b, 1>;
2477defm PMINSW : PDI_binop_rm_int<0xEA, "pminsw", int_x86_sse2_pmins_w, 1>;
2478defm PMAXUB : PDI_binop_rm_int<0xDE, "pmaxub", int_x86_sse2_pmaxu_b, 1>;
2479defm PMAXSW : PDI_binop_rm_int<0xEE, "pmaxsw", int_x86_sse2_pmaxs_w, 1>;
2480defm PSADBW : PDI_binop_rm_int<0xF6, "psadbw", int_x86_sse2_psad_bw, 1>;
Evan Cheng49ac1bf2006-04-13 00:43:35 +00002481
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002482} // Constraints = "$src1 = $dst"
Evan Cheng00586942006-04-13 06:11:45 +00002483
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002484//===---------------------------------------------------------------------===//
2485// SSE2 - Packed Integer Logical Instructions
2486//===---------------------------------------------------------------------===//
Evan Cheng00586942006-04-13 06:11:45 +00002487
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00002488let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes5a3a4762010-06-30 01:58:37 +00002489defm VPSLLW : PDI_binop_rmi_int<0xF1, 0x71, MRM6r, "vpsllw",
2490 int_x86_sse2_psll_w, int_x86_sse2_pslli_w, 0>,
2491 VEX_4V;
2492defm VPSLLD : PDI_binop_rmi_int<0xF2, 0x72, MRM6r, "vpslld",
2493 int_x86_sse2_psll_d, int_x86_sse2_pslli_d, 0>,
2494 VEX_4V;
2495defm VPSLLQ : PDI_binop_rmi_int<0xF3, 0x73, MRM6r, "vpsllq",
2496 int_x86_sse2_psll_q, int_x86_sse2_pslli_q, 0>,
2497 VEX_4V;
2498
2499defm VPSRLW : PDI_binop_rmi_int<0xD1, 0x71, MRM2r, "vpsrlw",
2500 int_x86_sse2_psrl_w, int_x86_sse2_psrli_w, 0>,
2501 VEX_4V;
2502defm VPSRLD : PDI_binop_rmi_int<0xD2, 0x72, MRM2r, "vpsrld",
2503 int_x86_sse2_psrl_d, int_x86_sse2_psrli_d, 0>,
2504 VEX_4V;
2505defm VPSRLQ : PDI_binop_rmi_int<0xD3, 0x73, MRM2r, "vpsrlq",
2506 int_x86_sse2_psrl_q, int_x86_sse2_psrli_q, 0>,
2507 VEX_4V;
2508
2509defm VPSRAW : PDI_binop_rmi_int<0xE1, 0x71, MRM4r, "vpsraw",
2510 int_x86_sse2_psra_w, int_x86_sse2_psrai_w, 0>,
2511 VEX_4V;
2512defm VPSRAD : PDI_binop_rmi_int<0xE2, 0x72, MRM4r, "vpsrad",
2513 int_x86_sse2_psra_d, int_x86_sse2_psrai_d, 0>,
2514 VEX_4V;
2515
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002516defm VPAND : PDI_binop_rm_v2i64<0xDB, "vpand", and, 1, 0>, VEX_4V;
2517defm VPOR : PDI_binop_rm_v2i64<0xEB, "vpor" , or, 1, 0>, VEX_4V;
2518defm VPXOR : PDI_binop_rm_v2i64<0xEF, "vpxor", xor, 1, 0>, VEX_4V;
Bruno Cardoso Lopes5a3a4762010-06-30 01:58:37 +00002519
2520let ExeDomain = SSEPackedInt in {
2521 let neverHasSideEffects = 1 in {
2522 // 128-bit logical shifts.
2523 def VPSLLDQri : PDIi8<0x73, MRM7r,
2524 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
2525 "vpslldq\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
2526 VEX_4V;
2527 def VPSRLDQri : PDIi8<0x73, MRM3r,
2528 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
2529 "vpsrldq\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
2530 VEX_4V;
2531 // PSRADQri doesn't exist in SSE[1-3].
2532 }
2533 def VPANDNrr : PDI<0xDF, MRMSrcReg,
2534 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
2535 "vpandn\t{$src2, $src1, $dst|$dst, $src1, $src2}",
2536 [(set VR128:$dst, (v2i64 (and (vnot VR128:$src1),
2537 VR128:$src2)))]>, VEX_4V;
2538
2539 def VPANDNrm : PDI<0xDF, MRMSrcMem,
2540 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
2541 "vpandn\t{$src2, $src1, $dst|$dst, $src1, $src2}",
2542 [(set VR128:$dst, (v2i64 (and (vnot VR128:$src1),
2543 (memopv2i64 addr:$src2))))]>,
2544 VEX_4V;
2545}
2546}
2547
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002548let Constraints = "$src1 = $dst" in {
Evan Cheng22b942a2008-05-03 00:52:09 +00002549defm PSLLW : PDI_binop_rmi_int<0xF1, 0x71, MRM6r, "psllw",
2550 int_x86_sse2_psll_w, int_x86_sse2_pslli_w>;
2551defm PSLLD : PDI_binop_rmi_int<0xF2, 0x72, MRM6r, "pslld",
2552 int_x86_sse2_psll_d, int_x86_sse2_pslli_d>;
2553defm PSLLQ : PDI_binop_rmi_int<0xF3, 0x73, MRM6r, "psllq",
2554 int_x86_sse2_psll_q, int_x86_sse2_pslli_q>;
Chris Lattner77337992006-10-07 07:06:17 +00002555
Evan Cheng22b942a2008-05-03 00:52:09 +00002556defm PSRLW : PDI_binop_rmi_int<0xD1, 0x71, MRM2r, "psrlw",
2557 int_x86_sse2_psrl_w, int_x86_sse2_psrli_w>;
2558defm PSRLD : PDI_binop_rmi_int<0xD2, 0x72, MRM2r, "psrld",
2559 int_x86_sse2_psrl_d, int_x86_sse2_psrli_d>;
Nate Begeman32097bd2008-05-13 17:52:09 +00002560defm PSRLQ : PDI_binop_rmi_int<0xD3, 0x73, MRM2r, "psrlq",
Evan Cheng22b942a2008-05-03 00:52:09 +00002561 int_x86_sse2_psrl_q, int_x86_sse2_psrli_q>;
Chris Lattner77337992006-10-07 07:06:17 +00002562
Evan Cheng22b942a2008-05-03 00:52:09 +00002563defm PSRAW : PDI_binop_rmi_int<0xE1, 0x71, MRM4r, "psraw",
2564 int_x86_sse2_psra_w, int_x86_sse2_psrai_w>;
Nate Begemanc9bdb002008-05-13 01:47:52 +00002565defm PSRAD : PDI_binop_rmi_int<0xE2, 0x72, MRM4r, "psrad",
Evan Cheng22b942a2008-05-03 00:52:09 +00002566 int_x86_sse2_psra_d, int_x86_sse2_psrai_d>;
Chris Lattner77337992006-10-07 07:06:17 +00002567
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002568defm PAND : PDI_binop_rm_v2i64<0xDB, "pand", and, 1>;
2569defm POR : PDI_binop_rm_v2i64<0xEB, "por" , or, 1>;
2570defm PXOR : PDI_binop_rm_v2i64<0xEF, "pxor", xor, 1>;
Evan Chengff65e382006-04-04 21:49:39 +00002571
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002572let ExeDomain = SSEPackedInt in {
2573 let neverHasSideEffects = 1 in {
2574 // 128-bit logical shifts.
2575 def PSLLDQri : PDIi8<0x73, MRM7r,
2576 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
2577 "pslldq\t{$src2, $dst|$dst, $src2}", []>;
2578 def PSRLDQri : PDIi8<0x73, MRM3r,
2579 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
2580 "psrldq\t{$src2, $dst|$dst, $src2}", []>;
2581 // PSRADQri doesn't exist in SSE[1-3].
2582 }
2583 def PANDNrr : PDI<0xDF, MRMSrcReg,
2584 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
2585 "pandn\t{$src2, $dst|$dst, $src2}",
2586 [(set VR128:$dst, (v2i64 (and (vnot VR128:$src1),
2587 VR128:$src2)))]>;
2588
2589 def PANDNrm : PDI<0xDF, MRMSrcMem,
2590 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
2591 "pandn\t{$src2, $dst|$dst, $src2}",
2592 [(set VR128:$dst, (v2i64 (and (vnot VR128:$src1),
2593 (memopv2i64 addr:$src2))))]>;
2594}
2595} // Constraints = "$src1 = $dst"
2596
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00002597let Predicates = [HasAVX] in {
2598 def : Pat<(int_x86_sse2_psll_dq VR128:$src1, imm:$src2),
2599 (v2i64 (VPSLLDQri VR128:$src1, (BYTE_imm imm:$src2)))>;
2600 def : Pat<(int_x86_sse2_psrl_dq VR128:$src1, imm:$src2),
2601 (v2i64 (VPSRLDQri VR128:$src1, (BYTE_imm imm:$src2)))>;
2602 def : Pat<(int_x86_sse2_psll_dq_bs VR128:$src1, imm:$src2),
2603 (v2i64 (VPSLLDQri VR128:$src1, imm:$src2))>;
2604 def : Pat<(int_x86_sse2_psrl_dq_bs VR128:$src1, imm:$src2),
2605 (v2i64 (VPSRLDQri VR128:$src1, imm:$src2))>;
2606 def : Pat<(v2f64 (X86fsrl VR128:$src1, i32immSExt8:$src2)),
2607 (v2f64 (VPSRLDQri VR128:$src1, (BYTE_imm imm:$src2)))>;
2608
2609 // Shift up / down and insert zero's.
2610 def : Pat<(v2i64 (X86vshl VR128:$src, (i8 imm:$amt))),
2611 (v2i64 (VPSLLDQri VR128:$src, (BYTE_imm imm:$amt)))>;
2612 def : Pat<(v2i64 (X86vshr VR128:$src, (i8 imm:$amt))),
2613 (v2i64 (VPSRLDQri VR128:$src, (BYTE_imm imm:$amt)))>;
2614}
2615
Chris Lattner6970eda2006-10-07 19:49:05 +00002616let Predicates = [HasSSE2] in {
2617 def : Pat<(int_x86_sse2_psll_dq VR128:$src1, imm:$src2),
Evan Cheng89321162009-10-28 06:30:34 +00002618 (v2i64 (PSLLDQri VR128:$src1, (BYTE_imm imm:$src2)))>;
Chris Lattner6970eda2006-10-07 19:49:05 +00002619 def : Pat<(int_x86_sse2_psrl_dq VR128:$src1, imm:$src2),
Evan Cheng89321162009-10-28 06:30:34 +00002620 (v2i64 (PSRLDQri VR128:$src1, (BYTE_imm imm:$src2)))>;
Bill Wendling5e249b42008-10-02 05:56:52 +00002621 def : Pat<(int_x86_sse2_psll_dq_bs VR128:$src1, imm:$src2),
2622 (v2i64 (PSLLDQri VR128:$src1, imm:$src2))>;
2623 def : Pat<(int_x86_sse2_psrl_dq_bs VR128:$src1, imm:$src2),
2624 (v2i64 (PSRLDQri VR128:$src1, imm:$src2))>;
Evan Cheng68c47cb2007-01-05 07:55:56 +00002625 def : Pat<(v2f64 (X86fsrl VR128:$src1, i32immSExt8:$src2)),
Evan Cheng89321162009-10-28 06:30:34 +00002626 (v2f64 (PSRLDQri VR128:$src1, (BYTE_imm imm:$src2)))>;
Evan Chengf26ffe92008-05-29 08:22:04 +00002627
2628 // Shift up / down and insert zero's.
2629 def : Pat<(v2i64 (X86vshl VR128:$src, (i8 imm:$amt))),
Evan Cheng89321162009-10-28 06:30:34 +00002630 (v2i64 (PSLLDQri VR128:$src, (BYTE_imm imm:$amt)))>;
Evan Chengf26ffe92008-05-29 08:22:04 +00002631 def : Pat<(v2i64 (X86vshr VR128:$src, (i8 imm:$amt))),
Evan Cheng89321162009-10-28 06:30:34 +00002632 (v2i64 (PSRLDQri VR128:$src, (BYTE_imm imm:$amt)))>;
Chris Lattner6970eda2006-10-07 19:49:05 +00002633}
2634
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002635//===---------------------------------------------------------------------===//
2636// SSE2 - Packed Integer Comparison Instructions
2637//===---------------------------------------------------------------------===//
Chris Lattnera7ebe552006-10-07 19:37:30 +00002638
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00002639let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002640 defm VPCMPEQB : PDI_binop_rm_int<0x74, "vpcmpeqb", int_x86_sse2_pcmpeq_b, 1,
2641 0>, VEX_4V;
2642 defm VPCMPEQW : PDI_binop_rm_int<0x75, "vpcmpeqw", int_x86_sse2_pcmpeq_w, 1,
2643 0>, VEX_4V;
2644 defm VPCMPEQD : PDI_binop_rm_int<0x76, "vpcmpeqd", int_x86_sse2_pcmpeq_d, 1,
2645 0>, VEX_4V;
2646 defm VPCMPGTB : PDI_binop_rm_int<0x64, "vpcmpgtb", int_x86_sse2_pcmpgt_b, 0,
2647 0>, VEX_4V;
2648 defm VPCMPGTW : PDI_binop_rm_int<0x65, "vpcmpgtw", int_x86_sse2_pcmpgt_w, 0,
2649 0>, VEX_4V;
2650 defm VPCMPGTD : PDI_binop_rm_int<0x66, "vpcmpgtd", int_x86_sse2_pcmpgt_d, 0,
2651 0>, VEX_4V;
Bruno Cardoso Lopesc0ea94a2010-06-30 02:21:09 +00002652}
2653
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002654let Constraints = "$src1 = $dst" in {
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002655 defm PCMPEQB : PDI_binop_rm_int<0x74, "pcmpeqb", int_x86_sse2_pcmpeq_b, 1>;
2656 defm PCMPEQW : PDI_binop_rm_int<0x75, "pcmpeqw", int_x86_sse2_pcmpeq_w, 1>;
2657 defm PCMPEQD : PDI_binop_rm_int<0x76, "pcmpeqd", int_x86_sse2_pcmpeq_d, 1>;
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002658 defm PCMPGTB : PDI_binop_rm_int<0x64, "pcmpgtb", int_x86_sse2_pcmpgt_b>;
2659 defm PCMPGTW : PDI_binop_rm_int<0x65, "pcmpgtw", int_x86_sse2_pcmpgt_w>;
2660 defm PCMPGTD : PDI_binop_rm_int<0x66, "pcmpgtd", int_x86_sse2_pcmpgt_d>;
2661} // Constraints = "$src1 = $dst"
Evan Cheng9ab1ac52006-04-14 23:32:40 +00002662
Nate Begeman30a0de92008-07-17 16:51:19 +00002663def : Pat<(v16i8 (X86pcmpeqb VR128:$src1, VR128:$src2)),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002664 (PCMPEQBrr VR128:$src1, VR128:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002665def : Pat<(v16i8 (X86pcmpeqb VR128:$src1, (memop addr:$src2))),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002666 (PCMPEQBrm VR128:$src1, addr:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002667def : Pat<(v8i16 (X86pcmpeqw VR128:$src1, VR128:$src2)),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002668 (PCMPEQWrr VR128:$src1, VR128:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002669def : Pat<(v8i16 (X86pcmpeqw VR128:$src1, (memop addr:$src2))),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002670 (PCMPEQWrm VR128:$src1, addr:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002671def : Pat<(v4i32 (X86pcmpeqd VR128:$src1, VR128:$src2)),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002672 (PCMPEQDrr VR128:$src1, VR128:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002673def : Pat<(v4i32 (X86pcmpeqd VR128:$src1, (memop addr:$src2))),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002674 (PCMPEQDrm VR128:$src1, addr:$src2)>;
2675
Nate Begeman30a0de92008-07-17 16:51:19 +00002676def : Pat<(v16i8 (X86pcmpgtb VR128:$src1, VR128:$src2)),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002677 (PCMPGTBrr VR128:$src1, VR128:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002678def : Pat<(v16i8 (X86pcmpgtb VR128:$src1, (memop addr:$src2))),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002679 (PCMPGTBrm VR128:$src1, addr:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002680def : Pat<(v8i16 (X86pcmpgtw VR128:$src1, VR128:$src2)),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002681 (PCMPGTWrr VR128:$src1, VR128:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002682def : Pat<(v8i16 (X86pcmpgtw VR128:$src1, (memop addr:$src2))),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002683 (PCMPGTWrm VR128:$src1, addr:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002684def : Pat<(v4i32 (X86pcmpgtd VR128:$src1, VR128:$src2)),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002685 (PCMPGTDrr VR128:$src1, VR128:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002686def : Pat<(v4i32 (X86pcmpgtd VR128:$src1, (memop addr:$src2))),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002687 (PCMPGTDrm VR128:$src1, addr:$src2)>;
2688
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002689//===---------------------------------------------------------------------===//
2690// SSE2 - Packed Integer Pack Instructions
2691//===---------------------------------------------------------------------===//
Nate Begeman0d1704b2008-05-12 23:09:43 +00002692
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00002693let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes6d5d2b52010-06-30 02:30:25 +00002694defm VPACKSSWB : PDI_binop_rm_int<0x63, "vpacksswb", int_x86_sse2_packsswb_128,
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002695 0, 0>, VEX_4V;
Bruno Cardoso Lopes6d5d2b52010-06-30 02:30:25 +00002696defm VPACKSSDW : PDI_binop_rm_int<0x6B, "vpackssdw", int_x86_sse2_packssdw_128,
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002697 0, 0>, VEX_4V;
Bruno Cardoso Lopes6d5d2b52010-06-30 02:30:25 +00002698defm VPACKUSWB : PDI_binop_rm_int<0x67, "vpackuswb", int_x86_sse2_packuswb_128,
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002699 0, 0>, VEX_4V;
Bruno Cardoso Lopes6d5d2b52010-06-30 02:30:25 +00002700}
2701
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002702let Constraints = "$src1 = $dst" in {
Chris Lattner45e123c2006-10-07 19:02:31 +00002703defm PACKSSWB : PDI_binop_rm_int<0x63, "packsswb", int_x86_sse2_packsswb_128>;
2704defm PACKSSDW : PDI_binop_rm_int<0x6B, "packssdw", int_x86_sse2_packssdw_128>;
2705defm PACKUSWB : PDI_binop_rm_int<0x67, "packuswb", int_x86_sse2_packuswb_128>;
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002706} // Constraints = "$src1 = $dst"
2707
2708//===---------------------------------------------------------------------===//
2709// SSE2 - Packed Integer Shuffle Instructions
2710//===---------------------------------------------------------------------===//
Evan Cheng506d3df2006-03-29 23:07:14 +00002711
Jakob Stoklund Olesen4a2a6e72010-03-25 18:52:04 +00002712let ExeDomain = SSEPackedInt in {
Bruno Cardoso Lopes555bea62010-06-30 03:29:36 +00002713multiclass sse2_pshuffle<string OpcodeStr, ValueType vt, PatFrag pshuf_frag,
2714 PatFrag bc_frag> {
2715def ri : Ii8<0x70, MRMSrcReg,
2716 (outs VR128:$dst), (ins VR128:$src1, i8imm:$src2),
2717 !strconcat(OpcodeStr,
2718 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
2719 [(set VR128:$dst, (vt (pshuf_frag:$src2 VR128:$src1,
2720 (undef))))]>;
2721def mi : Ii8<0x70, MRMSrcMem,
2722 (outs VR128:$dst), (ins i128mem:$src1, i8imm:$src2),
2723 !strconcat(OpcodeStr,
2724 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
2725 [(set VR128:$dst, (vt (pshuf_frag:$src2
2726 (bc_frag (memopv2i64 addr:$src1)),
2727 (undef))))]>;
Eric Christopher761411c2009-11-07 08:45:53 +00002728}
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002729} // ExeDomain = SSEPackedInt
2730
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00002731let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopesd252fec2010-06-30 03:47:56 +00002732 let AddedComplexity = 5 in
2733 defm VPSHUFD : sse2_pshuffle<"vpshufd", v4i32, pshufd, bc_v4i32>, OpSize,
2734 VEX;
2735
2736 // SSE2 with ImmT == Imm8 and XS prefix.
2737 defm VPSHUFHW : sse2_pshuffle<"vpshufhw", v8i16, pshufhw, bc_v8i16>, XS,
2738 VEX;
2739
2740 // SSE2 with ImmT == Imm8 and XD prefix.
2741 defm VPSHUFLW : sse2_pshuffle<"vpshuflw", v8i16, pshuflw, bc_v8i16>, XD,
2742 VEX;
2743}
2744
Bruno Cardoso Lopes555bea62010-06-30 03:29:36 +00002745let Predicates = [HasSSE2] in {
2746 let AddedComplexity = 5 in
2747 defm PSHUFD : sse2_pshuffle<"pshufd", v4i32, pshufd, bc_v4i32>, TB, OpSize;
2748
2749 // SSE2 with ImmT == Imm8 and XS prefix.
2750 defm PSHUFHW : sse2_pshuffle<"pshufhw", v8i16, pshufhw, bc_v8i16>, XS;
2751
2752 // SSE2 with ImmT == Imm8 and XD prefix.
2753 defm PSHUFLW : sse2_pshuffle<"pshuflw", v8i16, pshuflw, bc_v8i16>, XD;
2754}
2755
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002756//===---------------------------------------------------------------------===//
2757// SSE2 - Packed Integer Unpack Instructions
2758//===---------------------------------------------------------------------===//
2759
2760let ExeDomain = SSEPackedInt in {
Bruno Cardoso Lopes7f5b0d82010-06-01 17:02:50 +00002761multiclass sse2_unpack<bits<8> opc, string OpcodeStr, ValueType vt,
Bruno Cardoso Lopes876085d2010-06-30 04:06:39 +00002762 PatFrag unp_frag, PatFrag bc_frag, bit Is2Addr = 1> {
Bruno Cardoso Lopes7f5b0d82010-06-01 17:02:50 +00002763 def rr : PDI<opc, MRMSrcReg,
Bruno Cardoso Lopes876085d2010-06-30 04:06:39 +00002764 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
2765 !if(Is2Addr,
2766 !strconcat(OpcodeStr,"\t{$src2, $dst|$dst, $src2}"),
2767 !strconcat(OpcodeStr,"\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
2768 [(set VR128:$dst, (vt (unp_frag VR128:$src1, VR128:$src2)))]>;
Bruno Cardoso Lopes7f5b0d82010-06-01 17:02:50 +00002769 def rm : PDI<opc, MRMSrcMem,
Bruno Cardoso Lopes876085d2010-06-30 04:06:39 +00002770 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
2771 !if(Is2Addr,
2772 !strconcat(OpcodeStr,"\t{$src2, $dst|$dst, $src2}"),
2773 !strconcat(OpcodeStr,"\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
2774 [(set VR128:$dst, (unp_frag VR128:$src1,
2775 (bc_frag (memopv2i64
2776 addr:$src2))))]>;
2777}
2778
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00002779let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes876085d2010-06-30 04:06:39 +00002780 defm VPUNPCKLBW : sse2_unpack<0x60, "vpunpcklbw", v16i8, unpckl, bc_v16i8,
2781 0>, VEX_4V;
2782 defm VPUNPCKLWD : sse2_unpack<0x61, "vpunpcklwd", v8i16, unpckl, bc_v8i16,
2783 0>, VEX_4V;
2784 defm VPUNPCKLDQ : sse2_unpack<0x62, "vpunpckldq", v4i32, unpckl, bc_v4i32,
2785 0>, VEX_4V;
2786
2787 /// FIXME: we could eliminate this and use sse2_unpack instead if tblgen
2788 /// knew to collapse (bitconvert VT to VT) into its operand.
2789 def VPUNPCKLQDQrr : PDI<0x6C, MRMSrcReg,
2790 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
2791 "vpunpcklqdq\t{$src2, $src1, $dst|$dst, $src1, $src2}",
2792 [(set VR128:$dst,
2793 (v2i64 (unpckl VR128:$src1, VR128:$src2)))]>, VEX_4V;
2794 def VPUNPCKLQDQrm : PDI<0x6C, MRMSrcMem,
2795 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
2796 "vpunpcklqdq\t{$src2, $src1, $dst|$dst, $src1, $src2}",
2797 [(set VR128:$dst,
2798 (v2i64 (unpckl VR128:$src1,
2799 (memopv2i64 addr:$src2))))]>, VEX_4V;
2800
2801 defm VPUNPCKHBW : sse2_unpack<0x68, "vpunpckhbw", v16i8, unpckh, bc_v16i8,
2802 0>, VEX_4V;
2803 defm VPUNPCKHWD : sse2_unpack<0x69, "vpunpckhwd", v8i16, unpckh, bc_v8i16,
2804 0>, VEX_4V;
2805 defm VPUNPCKHDQ : sse2_unpack<0x6A, "vpunpckhdq", v4i32, unpckh, bc_v4i32,
2806 0>, VEX_4V;
2807
2808 /// FIXME: we could eliminate this and use sse2_unpack instead if tblgen
2809 /// knew to collapse (bitconvert VT to VT) into its operand.
2810 def VPUNPCKHQDQrr : PDI<0x6D, MRMSrcReg,
2811 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
2812 "vpunpckhqdq\t{$src2, $src1, $dst|$dst, $src1, $src2}",
2813 [(set VR128:$dst,
2814 (v2i64 (unpckh VR128:$src1, VR128:$src2)))]>, VEX_4V;
2815 def VPUNPCKHQDQrm : PDI<0x6D, MRMSrcMem,
2816 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
2817 "vpunpckhqdq\t{$src2, $src1, $dst|$dst, $src1, $src2}",
2818 [(set VR128:$dst,
2819 (v2i64 (unpckh VR128:$src1,
2820 (memopv2i64 addr:$src2))))]>, VEX_4V;
Bruno Cardoso Lopes7f5b0d82010-06-01 17:02:50 +00002821}
Evan Chengc60bd972006-03-25 09:37:23 +00002822
Evan Chenge9083d62008-03-05 08:19:16 +00002823let Constraints = "$src1 = $dst" in {
Bruno Cardoso Lopes7f5b0d82010-06-01 17:02:50 +00002824 defm PUNPCKLBW : sse2_unpack<0x60, "punpcklbw", v16i8, unpckl, bc_v16i8>;
2825 defm PUNPCKLWD : sse2_unpack<0x61, "punpcklwd", v8i16, unpckl, bc_v8i16>;
2826 defm PUNPCKLDQ : sse2_unpack<0x62, "punpckldq", v4i32, unpckl, bc_v4i32>;
2827
2828 /// FIXME: we could eliminate this and use sse2_unpack instead if tblgen
2829 /// knew to collapse (bitconvert VT to VT) into its operand.
Eric Christopher44b93ff2009-07-31 20:07:27 +00002830 def PUNPCKLQDQrr : PDI<0x6C, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +00002831 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002832 "punpcklqdq\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +00002833 [(set VR128:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +00002834 (v2i64 (unpckl VR128:$src1, VR128:$src2)))]>;
Eric Christopher44b93ff2009-07-31 20:07:27 +00002835 def PUNPCKLQDQrm : PDI<0x6C, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00002836 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002837 "punpcklqdq\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +00002838 [(set VR128:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +00002839 (v2i64 (unpckl VR128:$src1,
2840 (memopv2i64 addr:$src2))))]>;
Eric Christopher44b93ff2009-07-31 20:07:27 +00002841
Bruno Cardoso Lopes7f5b0d82010-06-01 17:02:50 +00002842 defm PUNPCKHBW : sse2_unpack<0x68, "punpckhbw", v16i8, unpckh, bc_v16i8>;
2843 defm PUNPCKHWD : sse2_unpack<0x69, "punpckhwd", v8i16, unpckh, bc_v8i16>;
2844 defm PUNPCKHDQ : sse2_unpack<0x6A, "punpckhdq", v4i32, unpckh, bc_v4i32>;
2845
2846 /// FIXME: we could eliminate this and use sse2_unpack instead if tblgen
2847 /// knew to collapse (bitconvert VT to VT) into its operand.
Eric Christopher44b93ff2009-07-31 20:07:27 +00002848 def PUNPCKHQDQrr : PDI<0x6D, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +00002849 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002850 "punpckhqdq\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +00002851 [(set VR128:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +00002852 (v2i64 (unpckh VR128:$src1, VR128:$src2)))]>;
Eric Christopher44b93ff2009-07-31 20:07:27 +00002853 def PUNPCKHQDQrm : PDI<0x6D, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00002854 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002855 "punpckhqdq\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +00002856 [(set VR128:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +00002857 (v2i64 (unpckh VR128:$src1,
2858 (memopv2i64 addr:$src2))))]>;
Evan Chenga971f6f2006-03-23 01:57:24 +00002859}
Evan Cheng82521dd2006-03-21 07:09:35 +00002860
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002861} // ExeDomain = SSEPackedInt
2862
2863//===---------------------------------------------------------------------===//
Bruno Cardoso Lopes1e4b7232010-06-30 17:03:03 +00002864// SSE2 - Packed Integer Extract and Insert
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002865//===---------------------------------------------------------------------===//
2866
2867let ExeDomain = SSEPackedInt in {
Bruno Cardoso Lopes1e4b7232010-06-30 17:03:03 +00002868multiclass sse2_pinsrw<bit Is2Addr = 1> {
2869 def rri : Ii8<0xC4, MRMSrcReg,
2870 (outs VR128:$dst), (ins VR128:$src1,
2871 GR32:$src2, i32i8imm:$src3),
2872 !if(Is2Addr,
2873 "pinsrw\t{$src3, $src2, $dst|$dst, $src2, $src3}",
2874 "vpinsrw\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
2875 [(set VR128:$dst,
2876 (X86pinsrw VR128:$src1, GR32:$src2, imm:$src3))]>;
2877 def rmi : Ii8<0xC4, MRMSrcMem,
2878 (outs VR128:$dst), (ins VR128:$src1,
2879 i16mem:$src2, i32i8imm:$src3),
2880 !if(Is2Addr,
2881 "pinsrw\t{$src3, $src2, $dst|$dst, $src2, $src3}",
2882 "vpinsrw\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
2883 [(set VR128:$dst,
2884 (X86pinsrw VR128:$src1, (extloadi16 addr:$src2),
2885 imm:$src3))]>;
2886}
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002887
Bruno Cardoso Lopes1e4b7232010-06-30 17:03:03 +00002888// Extract
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00002889let isAsmParserOnly = 1, Predicates = [HasAVX] in
Bruno Cardoso Lopes1e4b7232010-06-30 17:03:03 +00002890def VPEXTRWri : Ii8<0xC5, MRMSrcReg,
2891 (outs GR32:$dst), (ins VR128:$src1, i32i8imm:$src2),
2892 "vpextrw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
2893 [(set GR32:$dst, (X86pextrw (v8i16 VR128:$src1),
2894 imm:$src2))]>, OpSize, VEX;
Evan Cheng9ab1ac52006-04-14 23:32:40 +00002895def PEXTRWri : PDIi8<0xC5, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +00002896 (outs GR32:$dst), (ins VR128:$src1, i32i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002897 "pextrw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Evan Cheng069287d2006-05-16 07:21:53 +00002898 [(set GR32:$dst, (X86pextrw (v8i16 VR128:$src1),
Nate Begeman14d12ca2008-02-11 04:19:36 +00002899 imm:$src2))]>;
Bruno Cardoso Lopes1e4b7232010-06-30 17:03:03 +00002900
2901// Insert
Bruno Cardoso Lopesfb583a92010-07-22 21:18:49 +00002902let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes06e6e102010-07-23 00:14:54 +00002903 defm VPINSRW : sse2_pinsrw<0>, OpSize, VEX_4V;
2904 def VPINSRWrr64i : Ii8<0xC4, MRMSrcReg, (outs VR128:$dst),
Bruno Cardoso Lopesfb583a92010-07-22 21:18:49 +00002905 (ins VR128:$src1, GR64:$src2, i32i8imm:$src3),
2906 "vpinsrw\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
2907 []>, OpSize, VEX_4V;
2908}
Bruno Cardoso Lopes1e4b7232010-06-30 17:03:03 +00002909
2910let Constraints = "$src1 = $dst" in
Bruno Cardoso Lopes06e6e102010-07-23 00:14:54 +00002911 defm PINSRW : sse2_pinsrw, TB, OpSize, Requires<[HasSSE2]>;
Bruno Cardoso Lopes1e4b7232010-06-30 17:03:03 +00002912
2913} // ExeDomain = SSEPackedInt
2914
2915//===---------------------------------------------------------------------===//
Bruno Cardoso Lopese26f14d2010-06-30 18:38:10 +00002916// SSE2 - Packed Mask Creation
Bruno Cardoso Lopes1e4b7232010-06-30 17:03:03 +00002917//===---------------------------------------------------------------------===//
2918
2919let ExeDomain = SSEPackedInt in {
Evan Chengb067a1e2006-03-31 19:22:53 +00002920
Bruno Cardoso Lopesfb583a92010-07-22 21:18:49 +00002921let isAsmParserOnly = 1 in {
2922def VPMOVMSKBrr : VPDI<0xD7, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Bruno Cardoso Lopese26f14d2010-06-30 18:38:10 +00002923 "pmovmskb\t{$src, $dst|$dst, $src}",
2924 [(set GR32:$dst, (int_x86_sse2_pmovmskb_128 VR128:$src))]>, VEX;
Bruno Cardoso Lopesfb583a92010-07-22 21:18:49 +00002925def VPMOVMSKBr64r : VPDI<0xD7, MRMSrcReg, (outs GR64:$dst), (ins VR128:$src),
2926 "pmovmskb\t{$src, $dst|$dst, $src}", []>, VEX;
2927}
Evan Cheng64d80e32007-07-19 01:14:50 +00002928def PMOVMSKBrr : PDI<0xD7, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Bruno Cardoso Lopese26f14d2010-06-30 18:38:10 +00002929 "pmovmskb\t{$src, $dst|$dst, $src}",
2930 [(set GR32:$dst, (int_x86_sse2_pmovmskb_128 VR128:$src))]>;
Evan Cheng1d768642009-02-10 22:06:28 +00002931
Jakob Stoklund Olesen4a2a6e72010-03-25 18:52:04 +00002932} // ExeDomain = SSEPackedInt
2933
Bruno Cardoso Lopese26f14d2010-06-30 18:38:10 +00002934//===---------------------------------------------------------------------===//
2935// SSE2 - Conditional Store
2936//===---------------------------------------------------------------------===//
2937
2938let ExeDomain = SSEPackedInt in {
2939
2940let isAsmParserOnly = 1 in {
2941let Uses = [EDI] in
2942def VMASKMOVDQU : VPDI<0xF7, MRMSrcReg, (outs),
2943 (ins VR128:$src, VR128:$mask),
2944 "maskmovdqu\t{$mask, $src|$src, $mask}",
2945 [(int_x86_sse2_maskmov_dqu VR128:$src, VR128:$mask, EDI)]>, VEX;
2946let Uses = [RDI] in
2947def VMASKMOVDQU64 : VPDI<0xF7, MRMSrcReg, (outs),
2948 (ins VR128:$src, VR128:$mask),
2949 "maskmovdqu\t{$mask, $src|$src, $mask}",
2950 [(int_x86_sse2_maskmov_dqu VR128:$src, VR128:$mask, RDI)]>, VEX;
2951}
2952
2953let Uses = [EDI] in
2954def MASKMOVDQU : PDI<0xF7, MRMSrcReg, (outs), (ins VR128:$src, VR128:$mask),
2955 "maskmovdqu\t{$mask, $src|$src, $mask}",
2956 [(int_x86_sse2_maskmov_dqu VR128:$src, VR128:$mask, EDI)]>;
2957let Uses = [RDI] in
2958def MASKMOVDQU64 : PDI<0xF7, MRMSrcReg, (outs), (ins VR128:$src, VR128:$mask),
2959 "maskmovdqu\t{$mask, $src|$src, $mask}",
2960 [(int_x86_sse2_maskmov_dqu VR128:$src, VR128:$mask, RDI)]>;
2961
2962} // ExeDomain = SSEPackedInt
2963
2964//===---------------------------------------------------------------------===//
Bruno Cardoso Lopes7ac7ed82010-06-30 18:49:10 +00002965// SSE2 - Move Doubleword
Bruno Cardoso Lopese26f14d2010-06-30 18:38:10 +00002966//===---------------------------------------------------------------------===//
2967
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00002968// Move Int Doubleword to Packed Double Int
2969let isAsmParserOnly = 1 in {
2970def VMOVDI2PDIrr : VPDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR32:$src),
2971 "movd\t{$src, $dst|$dst, $src}",
2972 [(set VR128:$dst,
2973 (v4i32 (scalar_to_vector GR32:$src)))]>, VEX;
2974def VMOVDI2PDIrm : VPDI<0x6E, MRMSrcMem, (outs VR128:$dst), (ins i32mem:$src),
2975 "movd\t{$src, $dst|$dst, $src}",
2976 [(set VR128:$dst,
2977 (v4i32 (scalar_to_vector (loadi32 addr:$src))))]>,
2978 VEX;
2979}
Evan Cheng64d80e32007-07-19 01:14:50 +00002980def MOVDI2PDIrr : PDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002981 "movd\t{$src, $dst|$dst, $src}",
Evan Cheng11e15b32006-04-03 20:53:28 +00002982 [(set VR128:$dst,
Evan Cheng069287d2006-05-16 07:21:53 +00002983 (v4i32 (scalar_to_vector GR32:$src)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00002984def MOVDI2PDIrm : PDI<0x6E, MRMSrcMem, (outs VR128:$dst), (ins i32mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002985 "movd\t{$src, $dst|$dst, $src}",
Evan Cheng11e15b32006-04-03 20:53:28 +00002986 [(set VR128:$dst,
2987 (v4i32 (scalar_to_vector (loadi32 addr:$src))))]>;
Evan Chengebf01d62006-11-16 23:33:25 +00002988
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00002989
2990// Move Int Doubleword to Single Scalar
2991let isAsmParserOnly = 1 in {
2992def VMOVDI2SSrr : VPDI<0x6E, MRMSrcReg, (outs FR32:$dst), (ins GR32:$src),
2993 "movd\t{$src, $dst|$dst, $src}",
2994 [(set FR32:$dst, (bitconvert GR32:$src))]>, VEX;
2995
2996def VMOVDI2SSrm : VPDI<0x6E, MRMSrcMem, (outs FR32:$dst), (ins i32mem:$src),
2997 "movd\t{$src, $dst|$dst, $src}",
2998 [(set FR32:$dst, (bitconvert (loadi32 addr:$src)))]>,
2999 VEX;
3000}
Evan Cheng64d80e32007-07-19 01:14:50 +00003001def MOVDI2SSrr : PDI<0x6E, MRMSrcReg, (outs FR32:$dst), (ins GR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00003002 "movd\t{$src, $dst|$dst, $src}",
Chris Lattnerf3597a12006-12-05 18:45:06 +00003003 [(set FR32:$dst, (bitconvert GR32:$src))]>;
3004
Evan Cheng64d80e32007-07-19 01:14:50 +00003005def MOVDI2SSrm : PDI<0x6E, MRMSrcMem, (outs FR32:$dst), (ins i32mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00003006 "movd\t{$src, $dst|$dst, $src}",
Evan Chengc9f09232006-12-14 19:43:11 +00003007 [(set FR32:$dst, (bitconvert (loadi32 addr:$src)))]>;
Chris Lattnerf3597a12006-12-05 18:45:06 +00003008
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00003009// Move Packed Doubleword Int to Packed Double Int
3010let isAsmParserOnly = 1 in {
3011def VMOVPDI2DIrr : VPDI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128:$src),
3012 "movd\t{$src, $dst|$dst, $src}",
3013 [(set GR32:$dst, (vector_extract (v4i32 VR128:$src),
3014 (iPTR 0)))]>, VEX;
3015def VMOVPDI2DImr : VPDI<0x7E, MRMDestMem, (outs),
3016 (ins i32mem:$dst, VR128:$src),
3017 "movd\t{$src, $dst|$dst, $src}",
3018 [(store (i32 (vector_extract (v4i32 VR128:$src),
3019 (iPTR 0))), addr:$dst)]>, VEX;
3020}
Evan Cheng64d80e32007-07-19 01:14:50 +00003021def MOVPDI2DIrr : PDI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00003022 "movd\t{$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +00003023 [(set GR32:$dst, (vector_extract (v4i32 VR128:$src),
Evan Cheng015188f2006-06-15 08:14:54 +00003024 (iPTR 0)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00003025def MOVPDI2DImr : PDI<0x7E, MRMDestMem, (outs), (ins i32mem:$dst, VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00003026 "movd\t{$src, $dst|$dst, $src}",
Evan Cheng11e15b32006-04-03 20:53:28 +00003027 [(store (i32 (vector_extract (v4i32 VR128:$src),
Evan Cheng015188f2006-06-15 08:14:54 +00003028 (iPTR 0))), addr:$dst)]>;
Evan Cheng11e15b32006-04-03 20:53:28 +00003029
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00003030// Move Scalar Single to Double Int
3031let isAsmParserOnly = 1 in {
3032def VMOVSS2DIrr : VPDI<0x7E, MRMDestReg, (outs GR32:$dst), (ins FR32:$src),
3033 "movd\t{$src, $dst|$dst, $src}",
3034 [(set GR32:$dst, (bitconvert FR32:$src))]>, VEX;
3035def VMOVSS2DImr : VPDI<0x7E, MRMDestMem, (outs), (ins i32mem:$dst, FR32:$src),
3036 "movd\t{$src, $dst|$dst, $src}",
3037 [(store (i32 (bitconvert FR32:$src)), addr:$dst)]>, VEX;
3038}
Evan Cheng64d80e32007-07-19 01:14:50 +00003039def MOVSS2DIrr : PDI<0x7E, MRMDestReg, (outs GR32:$dst), (ins FR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00003040 "movd\t{$src, $dst|$dst, $src}",
Evan Chengc9f09232006-12-14 19:43:11 +00003041 [(set GR32:$dst, (bitconvert FR32:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00003042def MOVSS2DImr : PDI<0x7E, MRMDestMem, (outs), (ins i32mem:$dst, FR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00003043 "movd\t{$src, $dst|$dst, $src}",
Evan Chengc9f09232006-12-14 19:43:11 +00003044 [(store (i32 (bitconvert FR32:$src)), addr:$dst)]>;
Chris Lattnerf3597a12006-12-05 18:45:06 +00003045
Evan Cheng017dcc62006-04-21 01:05:10 +00003046// movd / movq to XMM register zero-extends
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00003047let AddedComplexity = 15, isAsmParserOnly = 1 in {
3048def VMOVZDI2PDIrr : VPDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR32:$src),
3049 "movd\t{$src, $dst|$dst, $src}",
3050 [(set VR128:$dst, (v4i32 (X86vzmovl
3051 (v4i32 (scalar_to_vector GR32:$src)))))]>,
3052 VEX;
3053def VMOVZQI2PQIrr : VPDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR64:$src),
3054 "mov{d|q}\t{$src, $dst|$dst, $src}", // X86-64 only
3055 [(set VR128:$dst, (v2i64 (X86vzmovl
3056 (v2i64 (scalar_to_vector GR64:$src)))))]>,
3057 VEX, VEX_W;
3058}
Evan Cheng7a831ce2007-12-15 03:00:47 +00003059let AddedComplexity = 15 in {
Evan Cheng64d80e32007-07-19 01:14:50 +00003060def MOVZDI2PDIrr : PDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00003061 "movd\t{$src, $dst|$dst, $src}",
Evan Chengd880b972008-05-09 21:53:03 +00003062 [(set VR128:$dst, (v4i32 (X86vzmovl
Evan Cheng7e2ff772008-05-08 00:57:18 +00003063 (v4i32 (scalar_to_vector GR32:$src)))))]>;
Evan Cheng7a831ce2007-12-15 03:00:47 +00003064def MOVZQI2PQIrr : RPDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR64:$src),
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00003065 "mov{d|q}\t{$src, $dst|$dst, $src}", // X86-64 only
Evan Chengd880b972008-05-09 21:53:03 +00003066 [(set VR128:$dst, (v2i64 (X86vzmovl
Evan Cheng7e2ff772008-05-08 00:57:18 +00003067 (v2i64 (scalar_to_vector GR64:$src)))))]>;
Evan Cheng7a831ce2007-12-15 03:00:47 +00003068}
3069
3070let AddedComplexity = 20 in {
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00003071let isAsmParserOnly = 1 in
3072def VMOVZDI2PDIrm : VPDI<0x6E, MRMSrcMem, (outs VR128:$dst), (ins i32mem:$src),
3073 "movd\t{$src, $dst|$dst, $src}",
3074 [(set VR128:$dst,
3075 (v4i32 (X86vzmovl (v4i32 (scalar_to_vector
3076 (loadi32 addr:$src))))))]>,
3077 VEX;
Evan Cheng64d80e32007-07-19 01:14:50 +00003078def MOVZDI2PDIrm : PDI<0x6E, MRMSrcMem, (outs VR128:$dst), (ins i32mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00003079 "movd\t{$src, $dst|$dst, $src}",
Bill Wendlingddd35322007-05-02 23:11:52 +00003080 [(set VR128:$dst,
Evan Chengd880b972008-05-09 21:53:03 +00003081 (v4i32 (X86vzmovl (v4i32 (scalar_to_vector
Evan Cheng7e2ff772008-05-08 00:57:18 +00003082 (loadi32 addr:$src))))))]>;
Evan Chengc36c0ab2008-05-22 18:56:56 +00003083
3084def : Pat<(v4i32 (X86vzmovl (loadv4i32 addr:$src))),
3085 (MOVZDI2PDIrm addr:$src)>;
3086def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))),
3087 (MOVZDI2PDIrm addr:$src)>;
Duncan Sandsd4b9c172008-06-13 19:07:40 +00003088def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
3089 (MOVZDI2PDIrm addr:$src)>;
Bruno Cardoso Lopes7ac7ed82010-06-30 18:49:10 +00003090}
Evan Chengc36c0ab2008-05-22 18:56:56 +00003091
Bruno Cardoso Lopes7ac7ed82010-06-30 18:49:10 +00003092//===---------------------------------------------------------------------===//
3093// SSE2 - Move Quadword
3094//===---------------------------------------------------------------------===//
3095
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00003096// Move Quadword Int to Packed Quadword Int
3097let isAsmParserOnly = 1 in
3098def VMOVQI2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
3099 "vmovq\t{$src, $dst|$dst, $src}",
3100 [(set VR128:$dst,
3101 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>, XS,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00003102 VEX, Requires<[HasAVX]>;
Bruno Cardoso Lopes7ac7ed82010-06-30 18:49:10 +00003103def MOVQI2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
3104 "movq\t{$src, $dst|$dst, $src}",
3105 [(set VR128:$dst,
3106 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>, XS,
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00003107 Requires<[HasSSE2]>; // SSE2 instruction with XS Prefix
3108
3109// Move Packed Quadword Int to Quadword Int
3110let isAsmParserOnly = 1 in
3111def VMOVPQI2QImr : VPDI<0xD6, MRMDestMem, (outs), (ins i64mem:$dst, VR128:$src),
3112 "movq\t{$src, $dst|$dst, $src}",
3113 [(store (i64 (vector_extract (v2i64 VR128:$src),
3114 (iPTR 0))), addr:$dst)]>, VEX;
Bruno Cardoso Lopes7ac7ed82010-06-30 18:49:10 +00003115def MOVPQI2QImr : PDI<0xD6, MRMDestMem, (outs), (ins i64mem:$dst, VR128:$src),
3116 "movq\t{$src, $dst|$dst, $src}",
3117 [(store (i64 (vector_extract (v2i64 VR128:$src),
3118 (iPTR 0))), addr:$dst)]>;
3119
3120def : Pat<(f64 (vector_extract (v2f64 VR128:$src), (iPTR 0))),
3121 (f64 (EXTRACT_SUBREG (v2f64 VR128:$src), sub_sd))>;
3122
3123// Store / copy lower 64-bits of a XMM register.
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00003124let isAsmParserOnly = 1 in
3125def VMOVLQ128mr : VPDI<0xD6, MRMDestMem, (outs), (ins i64mem:$dst, VR128:$src),
3126 "movq\t{$src, $dst|$dst, $src}",
3127 [(int_x86_sse2_storel_dq addr:$dst, VR128:$src)]>, VEX;
Bruno Cardoso Lopes7ac7ed82010-06-30 18:49:10 +00003128def MOVLQ128mr : PDI<0xD6, MRMDestMem, (outs), (ins i64mem:$dst, VR128:$src),
3129 "movq\t{$src, $dst|$dst, $src}",
3130 [(int_x86_sse2_storel_dq addr:$dst, VR128:$src)]>;
3131
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00003132let AddedComplexity = 20, isAsmParserOnly = 1 in
3133def VMOVZQI2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
3134 "vmovq\t{$src, $dst|$dst, $src}",
3135 [(set VR128:$dst,
3136 (v2i64 (X86vzmovl (v2i64 (scalar_to_vector
3137 (loadi64 addr:$src))))))]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00003138 XS, VEX, Requires<[HasAVX]>;
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00003139
Bruno Cardoso Lopes7ac7ed82010-06-30 18:49:10 +00003140let AddedComplexity = 20 in {
Evan Cheng64d80e32007-07-19 01:14:50 +00003141def MOVZQI2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00003142 "movq\t{$src, $dst|$dst, $src}",
Evan Cheng7a831ce2007-12-15 03:00:47 +00003143 [(set VR128:$dst,
Evan Chengd880b972008-05-09 21:53:03 +00003144 (v2i64 (X86vzmovl (v2i64 (scalar_to_vector
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00003145 (loadi64 addr:$src))))))]>,
3146 XS, Requires<[HasSSE2]>;
Evan Cheng48090aa2006-03-21 23:01:21 +00003147
Evan Chengc36c0ab2008-05-22 18:56:56 +00003148def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
3149 (MOVZQI2PQIrm addr:$src)>;
3150def : Pat<(v2i64 (X86vzmovl (bc_v2i64 (loadv4f32 addr:$src)))),
3151 (MOVZQI2PQIrm addr:$src)>;
Evan Chengd880b972008-05-09 21:53:03 +00003152def : Pat<(v2i64 (X86vzload addr:$src)), (MOVZQI2PQIrm addr:$src)>;
Evan Chengb70ea0b2008-05-10 00:59:18 +00003153}
Evan Chengd880b972008-05-09 21:53:03 +00003154
Evan Cheng7a831ce2007-12-15 03:00:47 +00003155// Moving from XMM to XMM and clear upper 64 bits. Note, there is a bug in
3156// IA32 document. movq xmm1, xmm2 does clear the high bits.
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00003157let isAsmParserOnly = 1, AddedComplexity = 15 in
3158def VMOVZPQILo2PQIrr : I<0x7E, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3159 "vmovq\t{$src, $dst|$dst, $src}",
3160 [(set VR128:$dst, (v2i64 (X86vzmovl (v2i64 VR128:$src))))]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00003161 XS, VEX, Requires<[HasAVX]>;
Evan Cheng7a831ce2007-12-15 03:00:47 +00003162let AddedComplexity = 15 in
3163def MOVZPQILo2PQIrr : I<0x7E, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3164 "movq\t{$src, $dst|$dst, $src}",
Evan Chengd880b972008-05-09 21:53:03 +00003165 [(set VR128:$dst, (v2i64 (X86vzmovl (v2i64 VR128:$src))))]>,
Evan Cheng7a831ce2007-12-15 03:00:47 +00003166 XS, Requires<[HasSSE2]>;
3167
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00003168let AddedComplexity = 20, isAsmParserOnly = 1 in
3169def VMOVZPQILo2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
3170 "vmovq\t{$src, $dst|$dst, $src}",
3171 [(set VR128:$dst, (v2i64 (X86vzmovl
3172 (loadv2i64 addr:$src))))]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00003173 XS, VEX, Requires<[HasAVX]>;
Evan Cheng8e8de682008-05-20 18:24:47 +00003174let AddedComplexity = 20 in {
Evan Cheng7a831ce2007-12-15 03:00:47 +00003175def MOVZPQILo2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
3176 "movq\t{$src, $dst|$dst, $src}",
Evan Chengd880b972008-05-09 21:53:03 +00003177 [(set VR128:$dst, (v2i64 (X86vzmovl
Evan Cheng8e8de682008-05-20 18:24:47 +00003178 (loadv2i64 addr:$src))))]>,
Evan Cheng7a831ce2007-12-15 03:00:47 +00003179 XS, Requires<[HasSSE2]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00003180
Evan Cheng8e8de682008-05-20 18:24:47 +00003181def : Pat<(v2i64 (X86vzmovl (bc_v2i64 (loadv4i32 addr:$src)))),
3182 (MOVZPQILo2PQIrm addr:$src)>;
3183}
3184
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00003185// Instructions to match in the assembler
3186let isAsmParserOnly = 1 in {
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00003187def VMOVQs64rr : VPDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR64:$src),
3188 "movq\t{$src, $dst|$dst, $src}", []>, VEX, VEX_W;
3189def VMOVQd64rr : VPDI<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128:$src),
3190 "movq\t{$src, $dst|$dst, $src}", []>, VEX, VEX_W;
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00003191// Recognize "movd" with GR64 destination, but encode as a "movq"
3192def VMOVQd64rr_alt : VPDI<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128:$src),
3193 "movd\t{$src, $dst|$dst, $src}", []>, VEX, VEX_W;
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00003194}
3195
Sean Callanan108934c2009-12-18 00:01:26 +00003196// Instructions for the disassembler
3197// xr = XMM register
3198// xm = mem64
3199
Bruno Cardoso Lopes06e6e102010-07-23 00:14:54 +00003200let isAsmParserOnly = 1, Predicates = [HasAVX] in
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00003201def VMOVQxrxr: I<0x7E, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3202 "vmovq\t{$src, $dst|$dst, $src}", []>, VEX, XS;
Sean Callanan108934c2009-12-18 00:01:26 +00003203def MOVQxrxr : I<0x7E, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3204 "movq\t{$src, $dst|$dst, $src}", []>, XS;
3205
Eric Christopher44b93ff2009-07-31 20:07:27 +00003206//===---------------------------------------------------------------------===//
Bruno Cardoso Lopes7ac7ed82010-06-30 18:49:10 +00003207// SSE2 - Misc Instructions
3208//===---------------------------------------------------------------------===//
3209
3210// Flush cache
3211def CLFLUSH : I<0xAE, MRM7m, (outs), (ins i8mem:$src),
3212 "clflush\t$src", [(int_x86_sse2_clflush addr:$src)]>,
3213 TB, Requires<[HasSSE2]>;
3214
3215// Load, store, and memory fence
3216def LFENCE : I<0xAE, MRM_E8, (outs), (ins),
3217 "lfence", [(int_x86_sse2_lfence)]>, TB, Requires<[HasSSE2]>;
3218def MFENCE : I<0xAE, MRM_F0, (outs), (ins),
3219 "mfence", [(int_x86_sse2_mfence)]>, TB, Requires<[HasSSE2]>;
Eric Christopher9a9d2752010-07-22 02:48:34 +00003220def : Pat<(X86LFence), (LFENCE)>;
3221def : Pat<(X86MFence), (MFENCE)>;
3222
Bruno Cardoso Lopes7ac7ed82010-06-30 18:49:10 +00003223
3224// Pause. This "instruction" is encoded as "rep; nop", so even though it
3225// was introduced with SSE2, it's backward compatible.
3226def PAUSE : I<0x90, RawFrm, (outs), (ins), "pause", []>, REP;
3227
Bruno Cardoso Lopes7ac7ed82010-06-30 18:49:10 +00003228// Alias instructions that map zero vector to pxor / xorp* for sse.
3229// We set canFoldAsLoad because this can be converted to a constant-pool
3230// load of an all-ones value if folding it would be beneficial.
3231let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
3232 isCodeGenOnly = 1, ExeDomain = SSEPackedInt in
3233 // FIXME: Change encoding to pseudo.
3234 def V_SETALLONES : PDI<0x76, MRMInitReg, (outs VR128:$dst), (ins), "",
3235 [(set VR128:$dst, (v4i32 immAllOnesV))]>;
3236
3237//===---------------------------------------------------------------------===//
Bruno Cardoso Lopes79b634c2010-07-01 02:33:39 +00003238// SSE3 - Conversion Instructions
Eric Christopher44b93ff2009-07-31 20:07:27 +00003239//===---------------------------------------------------------------------===//
Bill Wendlingddd35322007-05-02 23:11:52 +00003240
Bruno Cardoso Lopes87a85c72010-07-13 21:07:28 +00003241// Convert Packed Double FP to Packed DW Integers
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00003242let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes87a85c72010-07-13 21:07:28 +00003243// The assembler can recognize rr 256-bit instructions by seeing a ymm
3244// register, but the same isn't true when using memory operands instead.
3245// Provide other assembly rr and rm forms to address this explicitly.
Bruno Cardoso Lopes79b634c2010-07-01 02:33:39 +00003246def VCVTPD2DQrr : S3DI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3247 "vcvtpd2dq\t{$src, $dst|$dst, $src}", []>, VEX;
Bruno Cardoso Lopes87a85c72010-07-13 21:07:28 +00003248def VCVTPD2DQXrYr : S3DI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR256:$src),
3249 "vcvtpd2dq\t{$src, $dst|$dst, $src}", []>, VEX;
3250
3251// XMM only
3252def VCVTPD2DQXrr : S3DI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3253 "vcvtpd2dqx\t{$src, $dst|$dst, $src}", []>, VEX;
3254def VCVTPD2DQXrm : S3DI<0xE6, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
3255 "vcvtpd2dqx\t{$src, $dst|$dst, $src}", []>, VEX;
3256
3257// YMM only
3258def VCVTPD2DQYrr : S3DI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR256:$src),
3259 "vcvtpd2dqy\t{$src, $dst|$dst, $src}", []>, VEX;
3260def VCVTPD2DQYrm : S3DI<0xE6, MRMSrcMem, (outs VR128:$dst), (ins f256mem:$src),
3261 "vcvtpd2dqy\t{$src, $dst|$dst, $src}", []>, VEX, VEX_L;
Bruno Cardoso Lopes79b634c2010-07-01 02:33:39 +00003262}
3263
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +00003264def CVTPD2DQrm : S3DI<0xE6, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
3265 "cvtpd2dq\t{$src, $dst|$dst, $src}", []>;
3266def CVTPD2DQrr : S3DI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3267 "cvtpd2dq\t{$src, $dst|$dst, $src}", []>;
Bruno Cardoso Lopes87a85c72010-07-13 21:07:28 +00003268
3269// Convert Packed DW Integers to Packed Double FP
3270let isAsmParserOnly = 1, Predicates = [HasAVX] in {
3271def VCVTDQ2PDrm : S3SI<0xE6, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Bruno Cardoso Lopes251871c2010-08-09 18:03:43 +00003272 "vcvtdq2pd\t{$src, $dst|$dst, $src}", []>, VEX;
Bruno Cardoso Lopes87a85c72010-07-13 21:07:28 +00003273def VCVTDQ2PDrr : S3SI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Bruno Cardoso Lopes251871c2010-08-09 18:03:43 +00003274 "vcvtdq2pd\t{$src, $dst|$dst, $src}", []>, VEX;
Bruno Cardoso Lopes87a85c72010-07-13 21:07:28 +00003275def VCVTDQ2PDYrm : S3SI<0xE6, MRMSrcMem, (outs VR256:$dst), (ins f128mem:$src),
Bruno Cardoso Lopes84681572010-08-09 21:24:59 +00003276 "vcvtdq2pd\t{$src, $dst|$dst, $src}", []>, VEX;
Bruno Cardoso Lopes87a85c72010-07-13 21:07:28 +00003277def VCVTDQ2PDYrr : S3SI<0xE6, MRMSrcReg, (outs VR256:$dst), (ins VR128:$src),
Bruno Cardoso Lopes84681572010-08-09 21:24:59 +00003278 "vcvtdq2pd\t{$src, $dst|$dst, $src}", []>, VEX;
Bruno Cardoso Lopes87a85c72010-07-13 21:07:28 +00003279}
3280
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +00003281def CVTDQ2PDrm : S3SI<0xE6, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
3282 "cvtdq2pd\t{$src, $dst|$dst, $src}", []>;
3283def CVTDQ2PDrr : S3SI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3284 "cvtdq2pd\t{$src, $dst|$dst, $src}", []>;
3285
Bruno Cardoso Lopes84681572010-08-09 21:24:59 +00003286// AVX 256-bit register conversion intrinsics
3287def : Pat<(int_x86_avx_cvtdq2_pd_256 VR128:$src),
3288 (VCVTDQ2PDYrr VR128:$src)>;
3289def : Pat<(int_x86_avx_cvtdq2_pd_256 (memopv4i32 addr:$src)),
3290 (VCVTDQ2PDYrm addr:$src)>;
3291
Bruno Cardoso Lopes93f6c1e2010-08-09 21:51:56 +00003292def : Pat<(int_x86_avx_cvt_pd2dq_256 VR256:$src),
3293 (VCVTPD2DQYrr VR256:$src)>;
3294def : Pat<(int_x86_avx_cvt_pd2dq_256 (memopv4f64 addr:$src)),
3295 (VCVTPD2DQYrm addr:$src)>;
3296
Bruno Cardoso Lopes79b634c2010-07-01 02:33:39 +00003297//===---------------------------------------------------------------------===//
3298// SSE3 - Move Instructions
3299//===---------------------------------------------------------------------===//
Bill Wendlingddd35322007-05-02 23:11:52 +00003300
Bruno Cardoso Lopes79b634c2010-07-01 02:33:39 +00003301// Replicate Single FP
3302multiclass sse3_replicate_sfp<bits<8> op, PatFrag rep_frag, string OpcodeStr> {
3303def rr : S3SI<op, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3304 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3305 [(set VR128:$dst, (v4f32 (rep_frag
Nate Begeman9008ca62009-04-27 18:41:29 +00003306 VR128:$src, (undef))))]>;
Bruno Cardoso Lopes79b634c2010-07-01 02:33:39 +00003307def rm : S3SI<op, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
3308 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3309 [(set VR128:$dst, (rep_frag
Nate Begeman9008ca62009-04-27 18:41:29 +00003310 (memopv4f32 addr:$src), (undef)))]>;
Bruno Cardoso Lopes79b634c2010-07-01 02:33:39 +00003311}
Bill Wendlingddd35322007-05-02 23:11:52 +00003312
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00003313multiclass sse3_replicate_sfp_y<bits<8> op, PatFrag rep_frag,
3314 string OpcodeStr> {
3315def rr : S3SI<op, MRMSrcReg, (outs VR256:$dst), (ins VR256:$src),
3316 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
3317def rm : S3SI<op, MRMSrcMem, (outs VR256:$dst), (ins f256mem:$src),
3318 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
3319}
3320
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00003321let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00003322 // FIXME: Merge above classes when we have patterns for the ymm version
3323 defm VMOVSHDUP : sse3_replicate_sfp<0x16, movshdup, "vmovshdup">, VEX;
3324 defm VMOVSLDUP : sse3_replicate_sfp<0x12, movsldup, "vmovsldup">, VEX;
3325 defm VMOVSHDUPY : sse3_replicate_sfp_y<0x16, movshdup, "vmovshdup">, VEX;
3326 defm VMOVSLDUPY : sse3_replicate_sfp_y<0x12, movsldup, "vmovsldup">, VEX;
Bruno Cardoso Lopes79b634c2010-07-01 02:33:39 +00003327}
3328defm MOVSHDUP : sse3_replicate_sfp<0x16, movshdup, "movshdup">;
3329defm MOVSLDUP : sse3_replicate_sfp<0x12, movsldup, "movsldup">;
3330
3331// Replicate Double FP
3332multiclass sse3_replicate_dfp<string OpcodeStr> {
3333def rr : S3DI<0x12, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3334 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3335 [(set VR128:$dst,(v2f64 (movddup VR128:$src, (undef))))]>;
3336def rm : S3DI<0x12, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
3337 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Evan Cheng0b457f02008-09-25 20:50:48 +00003338 [(set VR128:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +00003339 (v2f64 (movddup (scalar_to_vector (loadf64 addr:$src)),
3340 (undef))))]>;
Bruno Cardoso Lopes79b634c2010-07-01 02:33:39 +00003341}
3342
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00003343multiclass sse3_replicate_dfp_y<string OpcodeStr> {
3344def rr : S3DI<0x12, MRMSrcReg, (outs VR256:$dst), (ins VR256:$src),
3345 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3346 []>;
3347def rm : S3DI<0x12, MRMSrcMem, (outs VR256:$dst), (ins f256mem:$src),
3348 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3349 []>;
3350}
3351
3352let isAsmParserOnly = 1, Predicates = [HasAVX] in {
3353 // FIXME: Merge above classes when we have patterns for the ymm version
3354 defm VMOVDDUP : sse3_replicate_dfp<"vmovddup">, VEX;
3355 defm VMOVDDUPY : sse3_replicate_dfp_y<"vmovddup">, VEX;
3356}
Bruno Cardoso Lopes79b634c2010-07-01 02:33:39 +00003357defm MOVDDUP : sse3_replicate_dfp<"movddup">;
Evan Cheng0b457f02008-09-25 20:50:48 +00003358
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00003359// Move Unaligned Integer
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00003360let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00003361 def VLDDQUrm : S3DI<0xF0, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Bruno Cardoso Lopes405f11b2010-08-10 01:43:16 +00003362 "vlddqu\t{$src, $dst|$dst, $src}",
3363 [(set VR128:$dst, (int_x86_sse3_ldu_dq addr:$src))]>, VEX;
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00003364 def VLDDQUYrm : S3DI<0xF0, MRMSrcMem, (outs VR256:$dst), (ins i256mem:$src),
Bruno Cardoso Lopes405f11b2010-08-10 01:43:16 +00003365 "vlddqu\t{$src, $dst|$dst, $src}",
3366 [(set VR256:$dst, (int_x86_avx_ldu_dq_256 addr:$src))]>, VEX;
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00003367}
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00003368def LDDQUrm : S3DI<0xF0, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
3369 "lddqu\t{$src, $dst|$dst, $src}",
3370 [(set VR128:$dst, (int_x86_sse3_ldu_dq addr:$src))]>;
3371
Nate Begeman9008ca62009-04-27 18:41:29 +00003372def : Pat<(movddup (bc_v2f64 (v2i64 (scalar_to_vector (loadi64 addr:$src)))),
3373 (undef)),
Evan Cheng0b457f02008-09-25 20:50:48 +00003374 (MOVDDUPrm addr:$src)>, Requires<[HasSSE3]>;
Nate Begemanec8eee22009-04-29 22:47:44 +00003375
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00003376// Several Move patterns
Nate Begemanec8eee22009-04-29 22:47:44 +00003377let AddedComplexity = 5 in {
Nate Begeman9008ca62009-04-27 18:41:29 +00003378def : Pat<(movddup (memopv2f64 addr:$src), (undef)),
Evan Cheng0b457f02008-09-25 20:50:48 +00003379 (MOVDDUPrm addr:$src)>, Requires<[HasSSE3]>;
Nate Begemanec8eee22009-04-29 22:47:44 +00003380def : Pat<(movddup (bc_v4f32 (memopv2f64 addr:$src)), (undef)),
3381 (MOVDDUPrm addr:$src)>, Requires<[HasSSE3]>;
3382def : Pat<(movddup (memopv2i64 addr:$src), (undef)),
3383 (MOVDDUPrm addr:$src)>, Requires<[HasSSE3]>;
3384def : Pat<(movddup (bc_v4i32 (memopv2i64 addr:$src)), (undef)),
3385 (MOVDDUPrm addr:$src)>, Requires<[HasSSE3]>;
3386}
Bill Wendlingddd35322007-05-02 23:11:52 +00003387
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00003388// vector_shuffle v1, <undef> <1, 1, 3, 3>
3389let AddedComplexity = 15 in
3390def : Pat<(v4i32 (movshdup VR128:$src, (undef))),
3391 (MOVSHDUPrr VR128:$src)>, Requires<[HasSSE3]>;
3392let AddedComplexity = 20 in
3393def : Pat<(v4i32 (movshdup (bc_v4i32 (memopv2i64 addr:$src)), (undef))),
3394 (MOVSHDUPrm addr:$src)>, Requires<[HasSSE3]>;
3395
3396// vector_shuffle v1, <undef> <0, 0, 2, 2>
3397let AddedComplexity = 15 in
3398 def : Pat<(v4i32 (movsldup VR128:$src, (undef))),
3399 (MOVSLDUPrr VR128:$src)>, Requires<[HasSSE3]>;
3400let AddedComplexity = 20 in
3401 def : Pat<(v4i32 (movsldup (bc_v4i32 (memopv2i64 addr:$src)), (undef))),
3402 (MOVSLDUPrm addr:$src)>, Requires<[HasSSE3]>;
3403
Bruno Cardoso Lopes79b634c2010-07-01 02:33:39 +00003404//===---------------------------------------------------------------------===//
Bruno Cardoso Lopes71448212010-07-01 17:08:18 +00003405// SSE3 - Arithmetic
Bruno Cardoso Lopes79b634c2010-07-01 02:33:39 +00003406//===---------------------------------------------------------------------===//
3407
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003408multiclass sse3_addsub<Intrinsic Int, string OpcodeStr, RegisterClass RC,
3409 X86MemOperand x86memop, bit Is2Addr = 1> {
Bruno Cardoso Lopes71448212010-07-01 17:08:18 +00003410 def rr : I<0xD0, MRMSrcReg,
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003411 (outs RC:$dst), (ins RC:$src1, RC:$src2),
Bruno Cardoso Lopes71448212010-07-01 17:08:18 +00003412 !if(Is2Addr,
3413 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3414 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003415 [(set RC:$dst, (Int RC:$src1, RC:$src2))]>;
Bruno Cardoso Lopes71448212010-07-01 17:08:18 +00003416 def rm : I<0xD0, MRMSrcMem,
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003417 (outs RC:$dst), (ins RC:$src1, x86memop:$src2),
Bruno Cardoso Lopes71448212010-07-01 17:08:18 +00003418 !if(Is2Addr,
3419 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3420 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003421 [(set RC:$dst, (Int RC:$src1, (memop addr:$src2)))]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00003422}
3423
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00003424let isAsmParserOnly = 1, Predicates = [HasAVX],
Bruno Cardoso Lopes71448212010-07-01 17:08:18 +00003425 ExeDomain = SSEPackedDouble in {
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003426 defm VADDSUBPS : sse3_addsub<int_x86_sse3_addsub_ps, "vaddsubps", VR128,
3427 f128mem, 0>, XD, VEX_4V;
3428 defm VADDSUBPD : sse3_addsub<int_x86_sse3_addsub_pd, "vaddsubpd", VR128,
3429 f128mem, 0>, OpSize, VEX_4V;
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00003430 defm VADDSUBPSY : sse3_addsub<int_x86_avx_addsub_ps_256, "vaddsubps", VR256,
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003431 f256mem, 0>, XD, VEX_4V;
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00003432 defm VADDSUBPDY : sse3_addsub<int_x86_avx_addsub_pd_256, "vaddsubpd", VR256,
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003433 f256mem, 0>, OpSize, VEX_4V;
Bruno Cardoso Lopes71448212010-07-01 17:08:18 +00003434}
3435let Constraints = "$src1 = $dst", Predicates = [HasSSE3],
3436 ExeDomain = SSEPackedDouble in {
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003437 defm ADDSUBPS : sse3_addsub<int_x86_sse3_addsub_ps, "addsubps", VR128,
3438 f128mem>, XD;
3439 defm ADDSUBPD : sse3_addsub<int_x86_sse3_addsub_pd, "addsubpd", VR128,
3440 f128mem>, TB, OpSize;
Bruno Cardoso Lopes71448212010-07-01 17:08:18 +00003441}
3442
3443//===---------------------------------------------------------------------===//
3444// SSE3 Instructions
3445//===---------------------------------------------------------------------===//
3446
Bill Wendlingddd35322007-05-02 23:11:52 +00003447// Horizontal ops
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003448multiclass S3D_Int<bits<8> o, string OpcodeStr, ValueType vt, RegisterClass RC,
3449 X86MemOperand x86memop, Intrinsic IntId, bit Is2Addr = 1> {
3450 def rr : S3DI<o, MRMSrcReg, (outs RC:$dst), (ins RC:$src1, RC:$src2),
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00003451 !if(Is2Addr,
Dan Gohmanb1576f52007-07-31 20:11:57 +00003452 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00003453 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003454 [(set RC:$dst, (vt (IntId RC:$src1, RC:$src2)))]>;
3455
3456 def rm : S3DI<o, MRMSrcMem, (outs RC:$dst), (ins RC:$src1, x86memop:$src2),
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00003457 !if(Is2Addr,
Dan Gohmanb1576f52007-07-31 20:11:57 +00003458 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00003459 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003460 [(set RC:$dst, (vt (IntId RC:$src1, (memop addr:$src2))))]>;
3461}
3462multiclass S3_Int<bits<8> o, string OpcodeStr, ValueType vt, RegisterClass RC,
3463 X86MemOperand x86memop, Intrinsic IntId, bit Is2Addr = 1> {
3464 def rr : S3I<o, MRMSrcReg, (outs RC:$dst), (ins RC:$src1, RC:$src2),
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00003465 !if(Is2Addr,
3466 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3467 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003468 [(set RC:$dst, (vt (IntId RC:$src1, RC:$src2)))]>;
3469
3470 def rm : S3I<o, MRMSrcMem, (outs RC:$dst), (ins RC:$src1, x86memop:$src2),
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00003471 !if(Is2Addr,
3472 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3473 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003474 [(set RC:$dst, (vt (IntId RC:$src1, (memop addr:$src2))))]>;
3475}
Bill Wendlingddd35322007-05-02 23:11:52 +00003476
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00003477let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes9c380642010-08-06 02:10:30 +00003478 defm VHADDPS : S3D_Int<0x7C, "vhaddps", v4f32, VR128, f128mem,
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003479 int_x86_sse3_hadd_ps, 0>, VEX_4V;
Bruno Cardoso Lopes9c380642010-08-06 02:10:30 +00003480 defm VHADDPD : S3_Int <0x7C, "vhaddpd", v2f64, VR128, f128mem,
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003481 int_x86_sse3_hadd_pd, 0>, VEX_4V;
Bruno Cardoso Lopes9c380642010-08-06 02:10:30 +00003482 defm VHSUBPS : S3D_Int<0x7D, "vhsubps", v4f32, VR128, f128mem,
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003483 int_x86_sse3_hsub_ps, 0>, VEX_4V;
Bruno Cardoso Lopes9c380642010-08-06 02:10:30 +00003484 defm VHSUBPD : S3_Int <0x7D, "vhsubpd", v2f64, VR128, f128mem,
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003485 int_x86_sse3_hsub_pd, 0>, VEX_4V;
Bruno Cardoso Lopes9c380642010-08-06 02:10:30 +00003486 defm VHADDPSY : S3D_Int<0x7C, "vhaddps", v8f32, VR256, f256mem,
3487 int_x86_avx_hadd_ps_256, 0>, VEX_4V;
3488 defm VHADDPDY : S3_Int <0x7C, "vhaddpd", v4f64, VR256, f256mem,
3489 int_x86_avx_hadd_pd_256, 0>, VEX_4V;
3490 defm VHSUBPSY : S3D_Int<0x7D, "vhsubps", v8f32, VR256, f256mem,
3491 int_x86_avx_hsub_ps_256, 0>, VEX_4V;
3492 defm VHSUBPDY : S3_Int <0x7D, "vhsubpd", v4f64, VR256, f256mem,
3493 int_x86_avx_hsub_pd_256, 0>, VEX_4V;
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00003494}
3495
Evan Chenge9083d62008-03-05 08:19:16 +00003496let Constraints = "$src1 = $dst" in {
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003497 defm HADDPS : S3D_Int<0x7C, "haddps", v4f32, VR128, f128mem,
3498 int_x86_sse3_hadd_ps>;
3499 defm HADDPD : S3_Int<0x7C, "haddpd", v2f64, VR128, f128mem,
3500 int_x86_sse3_hadd_pd>;
3501 defm HSUBPS : S3D_Int<0x7D, "hsubps", v4f32, VR128, f128mem,
3502 int_x86_sse3_hsub_ps>;
3503 defm HSUBPD : S3_Int<0x7D, "hsubpd", v2f64, VR128, f128mem,
3504 int_x86_sse3_hsub_pd>;
Bill Wendlingddd35322007-05-02 23:11:52 +00003505}
3506
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00003507//===---------------------------------------------------------------------===//
Bruno Cardoso Lopesf12ad662010-07-01 23:10:49 +00003508// SSSE3 - Packed Absolute Instructions
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00003509//===---------------------------------------------------------------------===//
3510
Bruno Cardoso Lopes944faca2010-07-01 22:33:18 +00003511/// SS3I_unop_rm_int - Simple SSSE3 unary op whose type can be v*{i8,i16,i32}.
3512multiclass SS3I_unop_rm_int<bits<8> opc, string OpcodeStr,
3513 PatFrag mem_frag64, PatFrag mem_frag128,
3514 Intrinsic IntId64, Intrinsic IntId128> {
Nate Begemanfea2be52008-02-09 23:46:37 +00003515 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst), (ins VR64:$src),
3516 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3517 [(set VR64:$dst, (IntId64 VR64:$src))]>;
Bill Wendling76d708b2007-08-10 06:22:27 +00003518
Nate Begemanfea2be52008-02-09 23:46:37 +00003519 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst), (ins i64mem:$src),
3520 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3521 [(set VR64:$dst,
Bruno Cardoso Lopes944faca2010-07-01 22:33:18 +00003522 (IntId64 (bitconvert (mem_frag64 addr:$src))))]>;
Nate Begemanfea2be52008-02-09 23:46:37 +00003523
3524 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
3525 (ins VR128:$src),
3526 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3527 [(set VR128:$dst, (IntId128 VR128:$src))]>,
3528 OpSize;
3529
3530 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
3531 (ins i128mem:$src),
3532 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3533 [(set VR128:$dst,
3534 (IntId128
Bruno Cardoso Lopes944faca2010-07-01 22:33:18 +00003535 (bitconvert (mem_frag128 addr:$src))))]>, OpSize;
Bill Wendlingddd35322007-05-02 23:11:52 +00003536}
3537
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00003538let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopesf5cd8c52010-07-02 22:06:54 +00003539 defm VPABSB : SS3I_unop_rm_int<0x1C, "vpabsb", memopv8i8, memopv16i8,
3540 int_x86_ssse3_pabs_b,
3541 int_x86_ssse3_pabs_b_128>, VEX;
3542 defm VPABSW : SS3I_unop_rm_int<0x1D, "vpabsw", memopv4i16, memopv8i16,
3543 int_x86_ssse3_pabs_w,
3544 int_x86_ssse3_pabs_w_128>, VEX;
3545 defm VPABSD : SS3I_unop_rm_int<0x1E, "vpabsd", memopv2i32, memopv4i32,
3546 int_x86_ssse3_pabs_d,
3547 int_x86_ssse3_pabs_d_128>, VEX;
3548}
3549
Bruno Cardoso Lopes944faca2010-07-01 22:33:18 +00003550defm PABSB : SS3I_unop_rm_int<0x1C, "pabsb", memopv8i8, memopv16i8,
3551 int_x86_ssse3_pabs_b,
3552 int_x86_ssse3_pabs_b_128>;
3553defm PABSW : SS3I_unop_rm_int<0x1D, "pabsw", memopv4i16, memopv8i16,
3554 int_x86_ssse3_pabs_w,
3555 int_x86_ssse3_pabs_w_128>;
3556defm PABSD : SS3I_unop_rm_int<0x1E, "pabsd", memopv2i32, memopv4i32,
3557 int_x86_ssse3_pabs_d,
3558 int_x86_ssse3_pabs_d_128>;
Bill Wendling76d708b2007-08-10 06:22:27 +00003559
Bruno Cardoso Lopesf12ad662010-07-01 23:10:49 +00003560//===---------------------------------------------------------------------===//
3561// SSSE3 - Packed Binary Operator Instructions
3562//===---------------------------------------------------------------------===//
Bill Wendling76d708b2007-08-10 06:22:27 +00003563
Bruno Cardoso Lopesf12ad662010-07-01 23:10:49 +00003564/// SS3I_binop_rm_int - Simple SSSE3 bin op whose type can be v*{i8,i16,i32}.
3565multiclass SS3I_binop_rm_int<bits<8> opc, string OpcodeStr,
3566 PatFrag mem_frag64, PatFrag mem_frag128,
3567 Intrinsic IntId64, Intrinsic IntId128,
3568 bit Is2Addr = 1> {
3569 let isCommutable = 1 in
3570 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst),
3571 (ins VR64:$src1, VR64:$src2),
3572 !if(Is2Addr,
3573 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3574 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
3575 [(set VR64:$dst, (IntId64 VR64:$src1, VR64:$src2))]>;
3576 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst),
3577 (ins VR64:$src1, i64mem:$src2),
3578 !if(Is2Addr,
3579 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3580 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
3581 [(set VR64:$dst,
3582 (IntId64 VR64:$src1,
3583 (bitconvert (memopv8i8 addr:$src2))))]>;
3584
3585 let isCommutable = 1 in
3586 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
3587 (ins VR128:$src1, VR128:$src2),
3588 !if(Is2Addr,
3589 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3590 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
3591 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
3592 OpSize;
3593 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
3594 (ins VR128:$src1, i128mem:$src2),
3595 !if(Is2Addr,
3596 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3597 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
3598 [(set VR128:$dst,
3599 (IntId128 VR128:$src1,
3600 (bitconvert (memopv16i8 addr:$src2))))]>, OpSize;
Bill Wendling76d708b2007-08-10 06:22:27 +00003601}
3602
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00003603let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopesf5cd8c52010-07-02 22:06:54 +00003604let isCommutable = 0 in {
3605 defm VPHADDW : SS3I_binop_rm_int<0x01, "vphaddw", memopv4i16, memopv8i16,
3606 int_x86_ssse3_phadd_w,
3607 int_x86_ssse3_phadd_w_128, 0>, VEX_4V;
3608 defm VPHADDD : SS3I_binop_rm_int<0x02, "vphaddd", memopv2i32, memopv4i32,
3609 int_x86_ssse3_phadd_d,
3610 int_x86_ssse3_phadd_d_128, 0>, VEX_4V;
3611 defm VPHADDSW : SS3I_binop_rm_int<0x03, "vphaddsw", memopv4i16, memopv8i16,
3612 int_x86_ssse3_phadd_sw,
3613 int_x86_ssse3_phadd_sw_128, 0>, VEX_4V;
3614 defm VPHSUBW : SS3I_binop_rm_int<0x05, "vphsubw", memopv4i16, memopv8i16,
3615 int_x86_ssse3_phsub_w,
3616 int_x86_ssse3_phsub_w_128, 0>, VEX_4V;
3617 defm VPHSUBD : SS3I_binop_rm_int<0x06, "vphsubd", memopv2i32, memopv4i32,
3618 int_x86_ssse3_phsub_d,
3619 int_x86_ssse3_phsub_d_128, 0>, VEX_4V;
3620 defm VPHSUBSW : SS3I_binop_rm_int<0x07, "vphsubsw", memopv4i16, memopv8i16,
3621 int_x86_ssse3_phsub_sw,
3622 int_x86_ssse3_phsub_sw_128, 0>, VEX_4V;
3623 defm VPMADDUBSW : SS3I_binop_rm_int<0x04, "vpmaddubsw", memopv8i8, memopv16i8,
3624 int_x86_ssse3_pmadd_ub_sw,
3625 int_x86_ssse3_pmadd_ub_sw_128, 0>, VEX_4V;
3626 defm VPSHUFB : SS3I_binop_rm_int<0x00, "vpshufb", memopv8i8, memopv16i8,
3627 int_x86_ssse3_pshuf_b,
3628 int_x86_ssse3_pshuf_b_128, 0>, VEX_4V;
3629 defm VPSIGNB : SS3I_binop_rm_int<0x08, "vpsignb", memopv8i8, memopv16i8,
3630 int_x86_ssse3_psign_b,
3631 int_x86_ssse3_psign_b_128, 0>, VEX_4V;
3632 defm VPSIGNW : SS3I_binop_rm_int<0x09, "vpsignw", memopv4i16, memopv8i16,
3633 int_x86_ssse3_psign_w,
3634 int_x86_ssse3_psign_w_128, 0>, VEX_4V;
3635 defm VPSIGND : SS3I_binop_rm_int<0x0A, "vpsignd", memopv2i32, memopv4i32,
3636 int_x86_ssse3_psign_d,
3637 int_x86_ssse3_psign_d_128, 0>, VEX_4V;
3638}
3639defm VPMULHRSW : SS3I_binop_rm_int<0x0B, "vpmulhrsw", memopv4i16, memopv8i16,
3640 int_x86_ssse3_pmul_hr_sw,
3641 int_x86_ssse3_pmul_hr_sw_128, 0>, VEX_4V;
3642}
3643
Bruno Cardoso Lopesf12ad662010-07-01 23:10:49 +00003644// None of these have i8 immediate fields.
3645let ImmT = NoImm, Constraints = "$src1 = $dst" in {
3646let isCommutable = 0 in {
3647 defm PHADDW : SS3I_binop_rm_int<0x01, "phaddw", memopv4i16, memopv8i16,
3648 int_x86_ssse3_phadd_w,
3649 int_x86_ssse3_phadd_w_128>;
3650 defm PHADDD : SS3I_binop_rm_int<0x02, "phaddd", memopv2i32, memopv4i32,
3651 int_x86_ssse3_phadd_d,
3652 int_x86_ssse3_phadd_d_128>;
3653 defm PHADDSW : SS3I_binop_rm_int<0x03, "phaddsw", memopv4i16, memopv8i16,
3654 int_x86_ssse3_phadd_sw,
3655 int_x86_ssse3_phadd_sw_128>;
3656 defm PHSUBW : SS3I_binop_rm_int<0x05, "phsubw", memopv4i16, memopv8i16,
3657 int_x86_ssse3_phsub_w,
3658 int_x86_ssse3_phsub_w_128>;
3659 defm PHSUBD : SS3I_binop_rm_int<0x06, "phsubd", memopv2i32, memopv4i32,
3660 int_x86_ssse3_phsub_d,
3661 int_x86_ssse3_phsub_d_128>;
3662 defm PHSUBSW : SS3I_binop_rm_int<0x07, "phsubsw", memopv4i16, memopv8i16,
3663 int_x86_ssse3_phsub_sw,
3664 int_x86_ssse3_phsub_sw_128>;
3665 defm PMADDUBSW : SS3I_binop_rm_int<0x04, "pmaddubsw", memopv8i8, memopv16i8,
3666 int_x86_ssse3_pmadd_ub_sw,
3667 int_x86_ssse3_pmadd_ub_sw_128>;
3668 defm PSHUFB : SS3I_binop_rm_int<0x00, "pshufb", memopv8i8, memopv16i8,
3669 int_x86_ssse3_pshuf_b,
3670 int_x86_ssse3_pshuf_b_128>;
3671 defm PSIGNB : SS3I_binop_rm_int<0x08, "psignb", memopv8i8, memopv16i8,
3672 int_x86_ssse3_psign_b,
3673 int_x86_ssse3_psign_b_128>;
3674 defm PSIGNW : SS3I_binop_rm_int<0x09, "psignw", memopv4i16, memopv8i16,
3675 int_x86_ssse3_psign_w,
3676 int_x86_ssse3_psign_w_128>;
3677 defm PSIGND : SS3I_binop_rm_int<0x0A, "psignd", memopv2i32, memopv4i32,
3678 int_x86_ssse3_psign_d,
3679 int_x86_ssse3_psign_d_128>;
3680}
3681defm PMULHRSW : SS3I_binop_rm_int<0x0B, "pmulhrsw", memopv4i16, memopv8i16,
3682 int_x86_ssse3_pmul_hr_sw,
3683 int_x86_ssse3_pmul_hr_sw_128>;
Bill Wendling76d708b2007-08-10 06:22:27 +00003684}
3685
Bruno Cardoso Lopesf12ad662010-07-01 23:10:49 +00003686def : Pat<(X86pshufb VR128:$src, VR128:$mask),
3687 (PSHUFBrr128 VR128:$src, VR128:$mask)>, Requires<[HasSSSE3]>;
3688def : Pat<(X86pshufb VR128:$src, (bc_v16i8 (memopv2i64 addr:$mask))),
3689 (PSHUFBrm128 VR128:$src, addr:$mask)>, Requires<[HasSSSE3]>;
Bill Wendling76d708b2007-08-10 06:22:27 +00003690
Bruno Cardoso Lopesf12ad662010-07-01 23:10:49 +00003691//===---------------------------------------------------------------------===//
3692// SSSE3 - Packed Align Instruction Patterns
3693//===---------------------------------------------------------------------===//
Bill Wendling76d708b2007-08-10 06:22:27 +00003694
Bruno Cardoso Lopesf5cd8c52010-07-02 22:06:54 +00003695multiclass sse3_palign<string asm, bit Is2Addr = 1> {
3696 def R64rr : SS3AI<0x0F, MRMSrcReg, (outs VR64:$dst),
3697 (ins VR64:$src1, VR64:$src2, i8imm:$src3),
3698 !if(Is2Addr,
3699 !strconcat(asm, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3700 !strconcat(asm,
3701 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
3702 []>;
3703 def R64rm : SS3AI<0x0F, MRMSrcMem, (outs VR64:$dst),
3704 (ins VR64:$src1, i64mem:$src2, i8imm:$src3),
3705 !if(Is2Addr,
3706 !strconcat(asm, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3707 !strconcat(asm,
3708 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
3709 []>;
Bill Wendling76d708b2007-08-10 06:22:27 +00003710
Bruno Cardoso Lopesf5cd8c52010-07-02 22:06:54 +00003711 def R128rr : SS3AI<0x0F, MRMSrcReg, (outs VR128:$dst),
3712 (ins VR128:$src1, VR128:$src2, i8imm:$src3),
3713 !if(Is2Addr,
3714 !strconcat(asm, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3715 !strconcat(asm,
3716 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
3717 []>, OpSize;
3718 def R128rm : SS3AI<0x0F, MRMSrcMem, (outs VR128:$dst),
3719 (ins VR128:$src1, i128mem:$src2, i8imm:$src3),
3720 !if(Is2Addr,
3721 !strconcat(asm, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3722 !strconcat(asm,
3723 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
3724 []>, OpSize;
Bill Wendling76d708b2007-08-10 06:22:27 +00003725}
Bill Wendlingddd35322007-05-02 23:11:52 +00003726
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00003727let isAsmParserOnly = 1, Predicates = [HasAVX] in
Bruno Cardoso Lopesf5cd8c52010-07-02 22:06:54 +00003728 defm VPALIGN : sse3_palign<"vpalignr", 0>, VEX_4V;
3729let Constraints = "$src1 = $dst" in
3730 defm PALIGN : sse3_palign<"palignr">;
3731
Eric Christopher6d972fd2010-04-20 00:59:54 +00003732let AddedComplexity = 5 in {
3733
Eric Christophercff6f852010-04-15 01:40:20 +00003734def : Pat<(v1i64 (palign:$src3 VR64:$src1, VR64:$src2)),
3735 (PALIGNR64rr VR64:$src2, VR64:$src1,
3736 (SHUFFLE_get_palign_imm VR64:$src3))>,
3737 Requires<[HasSSSE3]>;
3738def : Pat<(v2i32 (palign:$src3 VR64:$src1, VR64:$src2)),
3739 (PALIGNR64rr VR64:$src2, VR64:$src1,
3740 (SHUFFLE_get_palign_imm VR64:$src3))>,
3741 Requires<[HasSSSE3]>;
Eric Christophercff6f852010-04-15 01:40:20 +00003742def : Pat<(v4i16 (palign:$src3 VR64:$src1, VR64:$src2)),
3743 (PALIGNR64rr VR64:$src2, VR64:$src1,
3744 (SHUFFLE_get_palign_imm VR64:$src3))>,
3745 Requires<[HasSSSE3]>;
3746def : Pat<(v8i8 (palign:$src3 VR64:$src1, VR64:$src2)),
3747 (PALIGNR64rr VR64:$src2, VR64:$src1,
3748 (SHUFFLE_get_palign_imm VR64:$src3))>,
3749 Requires<[HasSSSE3]>;
Evan Cheng89321162009-10-28 06:30:34 +00003750
Nate Begemana09008b2009-10-19 02:17:23 +00003751def : Pat<(v4i32 (palign:$src3 VR128:$src1, VR128:$src2)),
3752 (PALIGNR128rr VR128:$src2, VR128:$src1,
3753 (SHUFFLE_get_palign_imm VR128:$src3))>,
3754 Requires<[HasSSSE3]>;
3755def : Pat<(v4f32 (palign:$src3 VR128:$src1, VR128:$src2)),
3756 (PALIGNR128rr VR128:$src2, VR128:$src1,
3757 (SHUFFLE_get_palign_imm VR128:$src3))>,
3758 Requires<[HasSSSE3]>;
3759def : Pat<(v8i16 (palign:$src3 VR128:$src1, VR128:$src2)),
3760 (PALIGNR128rr VR128:$src2, VR128:$src1,
3761 (SHUFFLE_get_palign_imm VR128:$src3))>,
3762 Requires<[HasSSSE3]>;
3763def : Pat<(v16i8 (palign:$src3 VR128:$src1, VR128:$src2)),
3764 (PALIGNR128rr VR128:$src2, VR128:$src1,
3765 (SHUFFLE_get_palign_imm VR128:$src3))>,
3766 Requires<[HasSSSE3]>;
Eric Christopher761411c2009-11-07 08:45:53 +00003767}
Nate Begemana09008b2009-10-19 02:17:23 +00003768
Bruno Cardoso Lopesf12ad662010-07-01 23:10:49 +00003769//===---------------------------------------------------------------------===//
3770// SSSE3 Misc Instructions
3771//===---------------------------------------------------------------------===//
3772
3773// Thread synchronization
3774def MONITOR : I<0x01, MRM_C8, (outs), (ins), "monitor",
3775 [(int_x86_sse3_monitor EAX, ECX, EDX)]>,TB, Requires<[HasSSE3]>;
3776def MWAIT : I<0x01, MRM_C9, (outs), (ins), "mwait",
3777 [(int_x86_sse3_mwait ECX, EAX)]>, TB, Requires<[HasSSE3]>;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003778
Eric Christopher44b93ff2009-07-31 20:07:27 +00003779//===---------------------------------------------------------------------===//
Evan Cheng48090aa2006-03-21 23:01:21 +00003780// Non-Instruction Patterns
Eric Christopher44b93ff2009-07-31 20:07:27 +00003781//===---------------------------------------------------------------------===//
Evan Cheng48090aa2006-03-21 23:01:21 +00003782
Eric Christopher44b93ff2009-07-31 20:07:27 +00003783// extload f32 -> f64. This matches load+fextend because we have a hack in
3784// the isel (PreprocessForFPConvert) that can introduce loads after dag
3785// combine.
Chris Lattnerd43d00c2008-01-24 08:07:48 +00003786// Since these loads aren't folded into the fextend, we have to match it
3787// explicitly here.
3788let Predicates = [HasSSE2] in
3789 def : Pat<(fextend (loadf32 addr:$src)),
3790 (CVTSS2SDrm addr:$src)>;
3791
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003792// bit_convert
Chris Lattner4cc84ed2006-10-07 04:52:09 +00003793let Predicates = [HasSSE2] in {
3794 def : Pat<(v2i64 (bitconvert (v4i32 VR128:$src))), (v2i64 VR128:$src)>;
3795 def : Pat<(v2i64 (bitconvert (v8i16 VR128:$src))), (v2i64 VR128:$src)>;
3796 def : Pat<(v2i64 (bitconvert (v16i8 VR128:$src))), (v2i64 VR128:$src)>;
3797 def : Pat<(v2i64 (bitconvert (v2f64 VR128:$src))), (v2i64 VR128:$src)>;
3798 def : Pat<(v2i64 (bitconvert (v4f32 VR128:$src))), (v2i64 VR128:$src)>;
3799 def : Pat<(v4i32 (bitconvert (v2i64 VR128:$src))), (v4i32 VR128:$src)>;
3800 def : Pat<(v4i32 (bitconvert (v8i16 VR128:$src))), (v4i32 VR128:$src)>;
3801 def : Pat<(v4i32 (bitconvert (v16i8 VR128:$src))), (v4i32 VR128:$src)>;
3802 def : Pat<(v4i32 (bitconvert (v2f64 VR128:$src))), (v4i32 VR128:$src)>;
3803 def : Pat<(v4i32 (bitconvert (v4f32 VR128:$src))), (v4i32 VR128:$src)>;
3804 def : Pat<(v8i16 (bitconvert (v2i64 VR128:$src))), (v8i16 VR128:$src)>;
3805 def : Pat<(v8i16 (bitconvert (v4i32 VR128:$src))), (v8i16 VR128:$src)>;
3806 def : Pat<(v8i16 (bitconvert (v16i8 VR128:$src))), (v8i16 VR128:$src)>;
3807 def : Pat<(v8i16 (bitconvert (v2f64 VR128:$src))), (v8i16 VR128:$src)>;
3808 def : Pat<(v8i16 (bitconvert (v4f32 VR128:$src))), (v8i16 VR128:$src)>;
3809 def : Pat<(v16i8 (bitconvert (v2i64 VR128:$src))), (v16i8 VR128:$src)>;
3810 def : Pat<(v16i8 (bitconvert (v4i32 VR128:$src))), (v16i8 VR128:$src)>;
3811 def : Pat<(v16i8 (bitconvert (v8i16 VR128:$src))), (v16i8 VR128:$src)>;
3812 def : Pat<(v16i8 (bitconvert (v2f64 VR128:$src))), (v16i8 VR128:$src)>;
3813 def : Pat<(v16i8 (bitconvert (v4f32 VR128:$src))), (v16i8 VR128:$src)>;
3814 def : Pat<(v4f32 (bitconvert (v2i64 VR128:$src))), (v4f32 VR128:$src)>;
3815 def : Pat<(v4f32 (bitconvert (v4i32 VR128:$src))), (v4f32 VR128:$src)>;
3816 def : Pat<(v4f32 (bitconvert (v8i16 VR128:$src))), (v4f32 VR128:$src)>;
3817 def : Pat<(v4f32 (bitconvert (v16i8 VR128:$src))), (v4f32 VR128:$src)>;
3818 def : Pat<(v4f32 (bitconvert (v2f64 VR128:$src))), (v4f32 VR128:$src)>;
3819 def : Pat<(v2f64 (bitconvert (v2i64 VR128:$src))), (v2f64 VR128:$src)>;
3820 def : Pat<(v2f64 (bitconvert (v4i32 VR128:$src))), (v2f64 VR128:$src)>;
3821 def : Pat<(v2f64 (bitconvert (v8i16 VR128:$src))), (v2f64 VR128:$src)>;
3822 def : Pat<(v2f64 (bitconvert (v16i8 VR128:$src))), (v2f64 VR128:$src)>;
3823 def : Pat<(v2f64 (bitconvert (v4f32 VR128:$src))), (v2f64 VR128:$src)>;
3824}
Evan Chengb9df0ca2006-03-22 02:53:00 +00003825
Evan Cheng017dcc62006-04-21 01:05:10 +00003826// Move scalar to XMM zero-extended
3827// movd to XMM register zero-extends
Evan Chengf2ea84a2006-10-09 21:42:15 +00003828let AddedComplexity = 15 in {
Evan Cheng017dcc62006-04-21 01:05:10 +00003829// Zeroing a VR128 then do a MOVS{S|D} to the lower bits.
Evan Chengd880b972008-05-09 21:53:03 +00003830def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64:$src)))),
Jakob Stoklund Olesend363b4e2010-03-31 00:40:13 +00003831 (MOVSDrr (v2f64 (V_SET0PS)), FR64:$src)>;
Evan Chengd880b972008-05-09 21:53:03 +00003832def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector FR32:$src)))),
Jakob Stoklund Olesend363b4e2010-03-31 00:40:13 +00003833 (MOVSSrr (v4f32 (V_SET0PS)), FR32:$src)>;
Evan Cheng23573e52008-05-09 23:37:55 +00003834def : Pat<(v4f32 (X86vzmovl (v4f32 VR128:$src))),
Jakob Stoklund Olesend363b4e2010-03-31 00:40:13 +00003835 (MOVSSrr (v4f32 (V_SET0PS)),
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00003836 (f32 (EXTRACT_SUBREG (v4f32 VR128:$src), sub_ss)))>;
Evan Cheng331e2bd2008-07-10 01:08:23 +00003837def : Pat<(v4i32 (X86vzmovl (v4i32 VR128:$src))),
Jakob Stoklund Olesend363b4e2010-03-31 00:40:13 +00003838 (MOVSSrr (v4i32 (V_SET0PI)),
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00003839 (EXTRACT_SUBREG (v4i32 VR128:$src), sub_ss))>;
Evan Cheng017dcc62006-04-21 01:05:10 +00003840}
Evan Chengbc4832b2006-03-24 23:15:12 +00003841
Evan Chengb9df0ca2006-03-22 02:53:00 +00003842// Splat v2f64 / v2i64
Evan Chengfd111b52006-04-19 21:15:24 +00003843let AddedComplexity = 10 in {
Nate Begeman9008ca62009-04-27 18:41:29 +00003844def : Pat<(splat_lo (v2f64 VR128:$src), (undef)),
Chris Lattner30da68a2006-06-20 00:25:29 +00003845 (UNPCKLPDrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003846def : Pat<(unpckh (v2f64 VR128:$src), (undef)),
Evan Chengf686d9b2006-10-27 21:08:32 +00003847 (UNPCKHPDrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003848def : Pat<(splat_lo (v2i64 VR128:$src), (undef)),
Chris Lattner30da68a2006-06-20 00:25:29 +00003849 (PUNPCKLQDQrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003850def : Pat<(unpckh (v2i64 VR128:$src), (undef)),
Evan Chengf686d9b2006-10-27 21:08:32 +00003851 (PUNPCKHQDQrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Evan Chengfd111b52006-04-19 21:15:24 +00003852}
Evan Cheng475aecf2006-03-29 03:04:49 +00003853
Evan Chengb7a5c522006-04-18 21:55:35 +00003854// Special unary SHUFPSrri case.
Nate Begeman9008ca62009-04-27 18:41:29 +00003855def : Pat<(v4f32 (pshufd:$src3 VR128:$src1, (undef))),
3856 (SHUFPSrri VR128:$src1, VR128:$src1,
Dan Gohmane13709a2010-02-26 01:14:30 +00003857 (SHUFFLE_get_shuf_imm VR128:$src3))>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003858let AddedComplexity = 5 in
3859def : Pat<(v4f32 (pshufd:$src2 VR128:$src1, (undef))),
3860 (PSHUFDri VR128:$src1, (SHUFFLE_get_shuf_imm VR128:$src2))>,
3861 Requires<[HasSSE2]>;
Dan Gohman7f55fcb2007-08-02 21:17:01 +00003862// Special unary SHUFPDrri case.
Nate Begeman9008ca62009-04-27 18:41:29 +00003863def : Pat<(v2i64 (pshufd:$src3 VR128:$src1, (undef))),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003864 (SHUFPDrri VR128:$src1, VR128:$src1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003865 (SHUFFLE_get_shuf_imm VR128:$src3))>,
3866 Requires<[HasSSE2]>;
3867// Special unary SHUFPDrri case.
3868def : Pat<(v2f64 (pshufd:$src3 VR128:$src1, (undef))),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003869 (SHUFPDrri VR128:$src1, VR128:$src1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003870 (SHUFFLE_get_shuf_imm VR128:$src3))>,
Dan Gohman7f55fcb2007-08-02 21:17:01 +00003871 Requires<[HasSSE2]>;
Evan Cheng3d60df42006-04-10 22:35:16 +00003872// Unary v4f32 shuffle with PSHUF* in order to fold a load.
Nate Begeman9008ca62009-04-27 18:41:29 +00003873def : Pat<(pshufd:$src2 (bc_v4i32 (memopv4f32 addr:$src1)), (undef)),
3874 (PSHUFDmi addr:$src1, (SHUFFLE_get_shuf_imm VR128:$src2))>,
Evan Cheng7d9061e2006-03-30 19:54:57 +00003875 Requires<[HasSSE2]>;
Evan Chengb7a75a52008-09-26 23:41:32 +00003876
Evan Cheng3d60df42006-04-10 22:35:16 +00003877// Special binary v4i32 shuffle cases with SHUFPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00003878def : Pat<(v4i32 (shufp:$src3 VR128:$src1, (v4i32 VR128:$src2))),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003879 (SHUFPSrri VR128:$src1, VR128:$src2,
Nate Begeman9008ca62009-04-27 18:41:29 +00003880 (SHUFFLE_get_shuf_imm VR128:$src3))>,
Chris Lattner30da68a2006-06-20 00:25:29 +00003881 Requires<[HasSSE2]>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003882def : Pat<(v4i32 (shufp:$src3 VR128:$src1, (bc_v4i32 (memopv2i64 addr:$src2)))),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003883 (SHUFPSrmi VR128:$src1, addr:$src2,
Nate Begeman9008ca62009-04-27 18:41:29 +00003884 (SHUFFLE_get_shuf_imm VR128:$src3))>,
Chris Lattner30da68a2006-06-20 00:25:29 +00003885 Requires<[HasSSE2]>;
Evan Cheng7a831ce2007-12-15 03:00:47 +00003886// Special binary v2i64 shuffle cases using SHUFPDrri.
Nate Begeman9008ca62009-04-27 18:41:29 +00003887def : Pat<(v2i64 (shufp:$src3 VR128:$src1, VR128:$src2)),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003888 (SHUFPDrri VR128:$src1, VR128:$src2,
Nate Begeman9008ca62009-04-27 18:41:29 +00003889 (SHUFFLE_get_shuf_imm VR128:$src3))>,
Evan Cheng7a831ce2007-12-15 03:00:47 +00003890 Requires<[HasSSE2]>;
Evan Cheng1b32f222006-03-30 07:33:32 +00003891
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003892// vector_shuffle v1, <undef>, <0, 0, 1, 1, ...>
Evan Chengb7a75a52008-09-26 23:41:32 +00003893let AddedComplexity = 15 in {
Nate Begeman9008ca62009-04-27 18:41:29 +00003894def : Pat<(v4i32 (unpckl_undef:$src2 VR128:$src, (undef))),
3895 (PSHUFDri VR128:$src, (SHUFFLE_get_shuf_imm VR128:$src2))>,
Evan Chengb7a75a52008-09-26 23:41:32 +00003896 Requires<[OptForSpeed, HasSSE2]>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003897def : Pat<(v4f32 (unpckl_undef:$src2 VR128:$src, (undef))),
3898 (PSHUFDri VR128:$src, (SHUFFLE_get_shuf_imm VR128:$src2))>,
Evan Chengb7a75a52008-09-26 23:41:32 +00003899 Requires<[OptForSpeed, HasSSE2]>;
3900}
Evan Chengfd111b52006-04-19 21:15:24 +00003901let AddedComplexity = 10 in {
Nate Begeman9008ca62009-04-27 18:41:29 +00003902def : Pat<(v4f32 (unpckl_undef VR128:$src, (undef))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003903 (UNPCKLPSrr VR128:$src, VR128:$src)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003904def : Pat<(v16i8 (unpckl_undef VR128:$src, (undef))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003905 (PUNPCKLBWrr VR128:$src, VR128:$src)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003906def : Pat<(v8i16 (unpckl_undef VR128:$src, (undef))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003907 (PUNPCKLWDrr VR128:$src, VR128:$src)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003908def : Pat<(v4i32 (unpckl_undef VR128:$src, (undef))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003909 (PUNPCKLDQrr VR128:$src, VR128:$src)>;
Evan Chengfd111b52006-04-19 21:15:24 +00003910}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003911
Evan Cheng174f8032007-05-17 18:44:37 +00003912// vector_shuffle v1, <undef>, <2, 2, 3, 3, ...>
Evan Chengb7a75a52008-09-26 23:41:32 +00003913let AddedComplexity = 15 in {
Nate Begeman9008ca62009-04-27 18:41:29 +00003914def : Pat<(v4i32 (unpckh_undef:$src2 VR128:$src, (undef))),
3915 (PSHUFDri VR128:$src, (SHUFFLE_get_shuf_imm VR128:$src2))>,
Evan Chengb7a75a52008-09-26 23:41:32 +00003916 Requires<[OptForSpeed, HasSSE2]>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003917def : Pat<(v4f32 (unpckh_undef:$src2 VR128:$src, (undef))),
3918 (PSHUFDri VR128:$src, (SHUFFLE_get_shuf_imm VR128:$src2))>,
Evan Chengb7a75a52008-09-26 23:41:32 +00003919 Requires<[OptForSpeed, HasSSE2]>;
3920}
Evan Cheng174f8032007-05-17 18:44:37 +00003921let AddedComplexity = 10 in {
Nate Begeman9008ca62009-04-27 18:41:29 +00003922def : Pat<(v4f32 (unpckh_undef VR128:$src, (undef))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003923 (UNPCKHPSrr VR128:$src, VR128:$src)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003924def : Pat<(v16i8 (unpckh_undef VR128:$src, (undef))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003925 (PUNPCKHBWrr VR128:$src, VR128:$src)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003926def : Pat<(v8i16 (unpckh_undef VR128:$src, (undef))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003927 (PUNPCKHWDrr VR128:$src, VR128:$src)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003928def : Pat<(v4i32 (unpckh_undef VR128:$src, (undef))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003929 (PUNPCKHDQrr VR128:$src, VR128:$src)>;
Evan Cheng174f8032007-05-17 18:44:37 +00003930}
3931
Evan Chengb7a75a52008-09-26 23:41:32 +00003932let AddedComplexity = 20 in {
Evan Cheng2dadaea2006-04-19 20:37:34 +00003933// vector_shuffle v1, v2 <0, 1, 4, 5> using MOVLHPS
Nate Begeman0b10b912009-11-07 23:17:15 +00003934def : Pat<(v4i32 (movlhps VR128:$src1, VR128:$src2)),
Chris Lattner30da68a2006-06-20 00:25:29 +00003935 (MOVLHPSrr VR128:$src1, VR128:$src2)>;
Evan Cheng2dadaea2006-04-19 20:37:34 +00003936
3937// vector_shuffle v1, v2 <6, 7, 2, 3> using MOVHLPS
Nate Begeman9008ca62009-04-27 18:41:29 +00003938def : Pat<(v4i32 (movhlps VR128:$src1, VR128:$src2)),
Chris Lattner30da68a2006-06-20 00:25:29 +00003939 (MOVHLPSrr VR128:$src1, VR128:$src2)>;
Evan Cheng2dadaea2006-04-19 20:37:34 +00003940
Evan Cheng6e56e2c2006-11-07 22:14:24 +00003941// vector_shuffle v1, undef <2, ?, ?, ?> using MOVHLPS
Nate Begeman9008ca62009-04-27 18:41:29 +00003942def : Pat<(v4f32 (movhlps_undef VR128:$src1, (undef))),
Chris Lattner30da68a2006-06-20 00:25:29 +00003943 (MOVHLPSrr VR128:$src1, VR128:$src1)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003944def : Pat<(v4i32 (movhlps_undef VR128:$src1, (undef))),
Chris Lattner30da68a2006-06-20 00:25:29 +00003945 (MOVHLPSrr VR128:$src1, VR128:$src1)>;
Evan Chengf2ea84a2006-10-09 21:42:15 +00003946}
Evan Cheng9d09b892006-05-31 00:51:37 +00003947
Evan Cheng6e56e2c2006-11-07 22:14:24 +00003948let AddedComplexity = 20 in {
Evan Cheng2dadaea2006-04-19 20:37:34 +00003949// vector_shuffle v1, (load v2) <4, 5, 2, 3> using MOVLPS
Nate Begeman9008ca62009-04-27 18:41:29 +00003950def : Pat<(v4f32 (movlp VR128:$src1, (load addr:$src2))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003951 (MOVLPSrm VR128:$src1, addr:$src2)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003952def : Pat<(v2f64 (movlp VR128:$src1, (load addr:$src2))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003953 (MOVLPDrm VR128:$src1, addr:$src2)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003954def : Pat<(v4i32 (movlp VR128:$src1, (load addr:$src2))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003955 (MOVLPSrm VR128:$src1, addr:$src2)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003956def : Pat<(v2i64 (movlp VR128:$src1, (load addr:$src2))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003957 (MOVLPDrm VR128:$src1, addr:$src2)>;
Evan Chengf2ea84a2006-10-09 21:42:15 +00003958}
Evan Cheng64e97692006-04-24 21:58:20 +00003959
Evan Chengcd0baf22008-05-23 21:23:16 +00003960// (store (vector_shuffle (load addr), v2, <4, 5, 2, 3>), addr) using MOVLPS
Nate Begeman9008ca62009-04-27 18:41:29 +00003961def : Pat<(store (v4f32 (movlp (load addr:$src1), VR128:$src2)), addr:$src1),
Dan Gohmane13709a2010-02-26 01:14:30 +00003962 (MOVLPSmr addr:$src1, VR128:$src2)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003963def : Pat<(store (v2f64 (movlp (load addr:$src1), VR128:$src2)), addr:$src1),
Dan Gohmane13709a2010-02-26 01:14:30 +00003964 (MOVLPDmr addr:$src1, VR128:$src2)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003965def : Pat<(store (v4i32 (movlp (bc_v4i32 (loadv2i64 addr:$src1)), VR128:$src2)),
3966 addr:$src1),
Dan Gohmane13709a2010-02-26 01:14:30 +00003967 (MOVLPSmr addr:$src1, VR128:$src2)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003968def : Pat<(store (v2i64 (movlp (load addr:$src1), VR128:$src2)), addr:$src1),
Dan Gohmane13709a2010-02-26 01:14:30 +00003969 (MOVLPDmr addr:$src1, VR128:$src2)>;
Evan Chengcd0baf22008-05-23 21:23:16 +00003970
Evan Chengf2ea84a2006-10-09 21:42:15 +00003971let AddedComplexity = 15 in {
Evan Cheng64e97692006-04-24 21:58:20 +00003972// Setting the lowest element in the vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003973def : Pat<(v4i32 (movl VR128:$src1, VR128:$src2)),
Dan Gohman874cada2010-02-28 00:17:42 +00003974 (MOVSSrr (v4i32 VR128:$src1),
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00003975 (EXTRACT_SUBREG (v4i32 VR128:$src2), sub_ss))>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003976def : Pat<(v2i64 (movl VR128:$src1, VR128:$src2)),
Dan Gohman874cada2010-02-28 00:17:42 +00003977 (MOVSDrr (v2i64 VR128:$src1),
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00003978 (EXTRACT_SUBREG (v2i64 VR128:$src2), sub_sd))>;
Evan Chenga7fc6422006-04-24 23:34:56 +00003979
Dan Gohman874cada2010-02-28 00:17:42 +00003980// vector_shuffle v1, v2 <4, 5, 2, 3> using movsd
Nate Begeman9008ca62009-04-27 18:41:29 +00003981def : Pat<(v4f32 (movlp VR128:$src1, VR128:$src2)),
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00003982 (MOVSDrr VR128:$src1, (EXTRACT_SUBREG VR128:$src2, sub_sd))>,
Dan Gohman874cada2010-02-28 00:17:42 +00003983 Requires<[HasSSE2]>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003984def : Pat<(v4i32 (movlp VR128:$src1, VR128:$src2)),
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00003985 (MOVSDrr VR128:$src1, (EXTRACT_SUBREG VR128:$src2, sub_sd))>,
Dan Gohman874cada2010-02-28 00:17:42 +00003986 Requires<[HasSSE2]>;
Evan Chengf2ea84a2006-10-09 21:42:15 +00003987}
Evan Cheng9e062ed2006-05-03 20:32:03 +00003988
Eli Friedman7e2242b2009-06-19 07:00:55 +00003989// vector_shuffle v1, v2 <4, 5, 2, 3> using SHUFPSrri (we prefer movsd, but
3990// fall back to this for SSE1)
3991def : Pat<(v4f32 (movlp:$src3 VR128:$src1, (v4f32 VR128:$src2))),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003992 (SHUFPSrri VR128:$src2, VR128:$src1,
Dan Gohmane13709a2010-02-26 01:14:30 +00003993 (SHUFFLE_get_shuf_imm VR128:$src3))>;
Eli Friedman7e2242b2009-06-19 07:00:55 +00003994
Evan Chenga7fc6422006-04-24 23:34:56 +00003995// Set lowest element and zero upper elements.
Evan Chengd880b972008-05-09 21:53:03 +00003996def : Pat<(v2f64 (X86vzmovl (v2f64 VR128:$src))),
Evan Chengfd17f422008-05-08 22:35:02 +00003997 (MOVZPQILo2PQIrr VR128:$src)>, Requires<[HasSSE2]>;
Evan Chengcdfc3c82006-04-17 22:45:49 +00003998
Evan Cheng2c3ae372006-04-12 21:21:57 +00003999// Some special case pandn patterns.
4000def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v4i32 immAllOnesV))),
4001 VR128:$src2)),
Chris Lattner30da68a2006-06-20 00:25:29 +00004002 (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
Evan Cheng2c3ae372006-04-12 21:21:57 +00004003def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v8i16 immAllOnesV))),
4004 VR128:$src2)),
Chris Lattner30da68a2006-06-20 00:25:29 +00004005 (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
Evan Cheng2c3ae372006-04-12 21:21:57 +00004006def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v16i8 immAllOnesV))),
4007 VR128:$src2)),
Chris Lattner30da68a2006-06-20 00:25:29 +00004008 (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
Evan Cheng1b32f222006-03-30 07:33:32 +00004009
Evan Cheng2c3ae372006-04-12 21:21:57 +00004010def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v4i32 immAllOnesV))),
Evan Chengb1938262008-05-23 00:37:07 +00004011 (memop addr:$src2))),
Chris Lattner30da68a2006-06-20 00:25:29 +00004012 (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Evan Cheng2c3ae372006-04-12 21:21:57 +00004013def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v8i16 immAllOnesV))),
Evan Chengb1938262008-05-23 00:37:07 +00004014 (memop addr:$src2))),
Chris Lattner30da68a2006-06-20 00:25:29 +00004015 (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Evan Cheng2c3ae372006-04-12 21:21:57 +00004016def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v16i8 immAllOnesV))),
Evan Chengb1938262008-05-23 00:37:07 +00004017 (memop addr:$src2))),
Chris Lattner30da68a2006-06-20 00:25:29 +00004018 (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Evan Cheng206ee9d2006-07-07 08:33:52 +00004019
Nate Begemanb348d182007-11-17 03:58:34 +00004020// vector -> vector casts
4021def : Pat<(v4f32 (sint_to_fp (v4i32 VR128:$src))),
4022 (Int_CVTDQ2PSrr VR128:$src)>, Requires<[HasSSE2]>;
4023def : Pat<(v4i32 (fp_to_sint (v4f32 VR128:$src))),
4024 (Int_CVTTPS2DQrr VR128:$src)>, Requires<[HasSSE2]>;
Eli Friedmand0c0fae2008-09-05 23:07:03 +00004025def : Pat<(v2f64 (sint_to_fp (v2i32 VR64:$src))),
4026 (Int_CVTPI2PDrr VR64:$src)>, Requires<[HasSSE2]>;
4027def : Pat<(v2i32 (fp_to_sint (v2f64 VR128:$src))),
4028 (Int_CVTTPD2PIrr VR128:$src)>, Requires<[HasSSE2]>;
Nate Begemanb348d182007-11-17 03:58:34 +00004029
Evan Chengb4162fd2007-07-20 00:27:43 +00004030// Use movaps / movups for SSE integer load / store (one byte shorter).
Dan Gohmand3006222007-07-27 17:16:43 +00004031def : Pat<(alignedloadv4i32 addr:$src),
Dan Gohmane13709a2010-02-26 01:14:30 +00004032 (MOVAPSrm addr:$src)>;
Dan Gohmand3006222007-07-27 17:16:43 +00004033def : Pat<(loadv4i32 addr:$src),
Dan Gohmane13709a2010-02-26 01:14:30 +00004034 (MOVUPSrm addr:$src)>;
Evan Chengb4162fd2007-07-20 00:27:43 +00004035def : Pat<(alignedloadv2i64 addr:$src),
Dan Gohmane13709a2010-02-26 01:14:30 +00004036 (MOVAPSrm addr:$src)>;
Evan Chengb4162fd2007-07-20 00:27:43 +00004037def : Pat<(loadv2i64 addr:$src),
Dan Gohmane13709a2010-02-26 01:14:30 +00004038 (MOVUPSrm addr:$src)>;
Evan Chengb4162fd2007-07-20 00:27:43 +00004039
4040def : Pat<(alignedstore (v2i64 VR128:$src), addr:$dst),
Dan Gohmane13709a2010-02-26 01:14:30 +00004041 (MOVAPSmr addr:$dst, VR128:$src)>;
Evan Chengb4162fd2007-07-20 00:27:43 +00004042def : Pat<(alignedstore (v4i32 VR128:$src), addr:$dst),
Dan Gohmane13709a2010-02-26 01:14:30 +00004043 (MOVAPSmr addr:$dst, VR128:$src)>;
Evan Chengb4162fd2007-07-20 00:27:43 +00004044def : Pat<(alignedstore (v8i16 VR128:$src), addr:$dst),
Dan Gohmane13709a2010-02-26 01:14:30 +00004045 (MOVAPSmr addr:$dst, VR128:$src)>;
Evan Chengb4162fd2007-07-20 00:27:43 +00004046def : Pat<(alignedstore (v16i8 VR128:$src), addr:$dst),
Dan Gohmane13709a2010-02-26 01:14:30 +00004047 (MOVAPSmr addr:$dst, VR128:$src)>;
Evan Chengb4162fd2007-07-20 00:27:43 +00004048def : Pat<(store (v2i64 VR128:$src), addr:$dst),
Dan Gohmane13709a2010-02-26 01:14:30 +00004049 (MOVUPSmr addr:$dst, VR128:$src)>;
Evan Chengb4162fd2007-07-20 00:27:43 +00004050def : Pat<(store (v4i32 VR128:$src), addr:$dst),
Dan Gohmane13709a2010-02-26 01:14:30 +00004051 (MOVUPSmr addr:$dst, VR128:$src)>;
Evan Chengb4162fd2007-07-20 00:27:43 +00004052def : Pat<(store (v8i16 VR128:$src), addr:$dst),
Dan Gohmane13709a2010-02-26 01:14:30 +00004053 (MOVUPSmr addr:$dst, VR128:$src)>;
Evan Chengb4162fd2007-07-20 00:27:43 +00004054def : Pat<(store (v16i8 VR128:$src), addr:$dst),
Dan Gohmane13709a2010-02-26 01:14:30 +00004055 (MOVUPSmr addr:$dst, VR128:$src)>;
Eric Christopher44b93ff2009-07-31 20:07:27 +00004056
Nate Begeman63ec90a2008-02-03 07:18:54 +00004057//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004058// SSE4.1 - Packed Move with Sign/Zero Extend
4059//===----------------------------------------------------------------------===//
4060
4061multiclass SS41I_binop_rm_int8<bits<8> opc, string OpcodeStr, Intrinsic IntId> {
4062 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
4063 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
4064 [(set VR128:$dst, (IntId VR128:$src))]>, OpSize;
4065
4066 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
4067 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
4068 [(set VR128:$dst,
4069 (IntId (bitconvert (v2i64 (scalar_to_vector (loadi64 addr:$src))))))]>,
4070 OpSize;
4071}
4072
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004073let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004074defm VPMOVSXBW : SS41I_binop_rm_int8<0x20, "vpmovsxbw", int_x86_sse41_pmovsxbw>,
4075 VEX;
4076defm VPMOVSXWD : SS41I_binop_rm_int8<0x23, "vpmovsxwd", int_x86_sse41_pmovsxwd>,
4077 VEX;
4078defm VPMOVSXDQ : SS41I_binop_rm_int8<0x25, "vpmovsxdq", int_x86_sse41_pmovsxdq>,
4079 VEX;
4080defm VPMOVZXBW : SS41I_binop_rm_int8<0x30, "vpmovzxbw", int_x86_sse41_pmovzxbw>,
4081 VEX;
4082defm VPMOVZXWD : SS41I_binop_rm_int8<0x33, "vpmovzxwd", int_x86_sse41_pmovzxwd>,
4083 VEX;
4084defm VPMOVZXDQ : SS41I_binop_rm_int8<0x35, "vpmovzxdq", int_x86_sse41_pmovzxdq>,
4085 VEX;
4086}
4087
4088defm PMOVSXBW : SS41I_binop_rm_int8<0x20, "pmovsxbw", int_x86_sse41_pmovsxbw>;
4089defm PMOVSXWD : SS41I_binop_rm_int8<0x23, "pmovsxwd", int_x86_sse41_pmovsxwd>;
4090defm PMOVSXDQ : SS41I_binop_rm_int8<0x25, "pmovsxdq", int_x86_sse41_pmovsxdq>;
4091defm PMOVZXBW : SS41I_binop_rm_int8<0x30, "pmovzxbw", int_x86_sse41_pmovzxbw>;
4092defm PMOVZXWD : SS41I_binop_rm_int8<0x33, "pmovzxwd", int_x86_sse41_pmovzxwd>;
4093defm PMOVZXDQ : SS41I_binop_rm_int8<0x35, "pmovzxdq", int_x86_sse41_pmovzxdq>;
4094
4095// Common patterns involving scalar load.
4096def : Pat<(int_x86_sse41_pmovsxbw (vzmovl_v2i64 addr:$src)),
4097 (PMOVSXBWrm addr:$src)>, Requires<[HasSSE41]>;
4098def : Pat<(int_x86_sse41_pmovsxbw (vzload_v2i64 addr:$src)),
4099 (PMOVSXBWrm addr:$src)>, Requires<[HasSSE41]>;
4100
4101def : Pat<(int_x86_sse41_pmovsxwd (vzmovl_v2i64 addr:$src)),
4102 (PMOVSXWDrm addr:$src)>, Requires<[HasSSE41]>;
4103def : Pat<(int_x86_sse41_pmovsxwd (vzload_v2i64 addr:$src)),
4104 (PMOVSXWDrm addr:$src)>, Requires<[HasSSE41]>;
4105
4106def : Pat<(int_x86_sse41_pmovsxdq (vzmovl_v2i64 addr:$src)),
4107 (PMOVSXDQrm addr:$src)>, Requires<[HasSSE41]>;
4108def : Pat<(int_x86_sse41_pmovsxdq (vzload_v2i64 addr:$src)),
4109 (PMOVSXDQrm addr:$src)>, Requires<[HasSSE41]>;
4110
4111def : Pat<(int_x86_sse41_pmovzxbw (vzmovl_v2i64 addr:$src)),
4112 (PMOVZXBWrm addr:$src)>, Requires<[HasSSE41]>;
4113def : Pat<(int_x86_sse41_pmovzxbw (vzload_v2i64 addr:$src)),
4114 (PMOVZXBWrm addr:$src)>, Requires<[HasSSE41]>;
4115
4116def : Pat<(int_x86_sse41_pmovzxwd (vzmovl_v2i64 addr:$src)),
4117 (PMOVZXWDrm addr:$src)>, Requires<[HasSSE41]>;
4118def : Pat<(int_x86_sse41_pmovzxwd (vzload_v2i64 addr:$src)),
4119 (PMOVZXWDrm addr:$src)>, Requires<[HasSSE41]>;
4120
4121def : Pat<(int_x86_sse41_pmovzxdq (vzmovl_v2i64 addr:$src)),
4122 (PMOVZXDQrm addr:$src)>, Requires<[HasSSE41]>;
4123def : Pat<(int_x86_sse41_pmovzxdq (vzload_v2i64 addr:$src)),
4124 (PMOVZXDQrm addr:$src)>, Requires<[HasSSE41]>;
4125
4126
4127multiclass SS41I_binop_rm_int4<bits<8> opc, string OpcodeStr, Intrinsic IntId> {
4128 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
4129 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
4130 [(set VR128:$dst, (IntId VR128:$src))]>, OpSize;
4131
4132 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst), (ins i32mem:$src),
4133 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
4134 [(set VR128:$dst,
4135 (IntId (bitconvert (v4i32 (scalar_to_vector (loadi32 addr:$src))))))]>,
4136 OpSize;
4137}
4138
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004139let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004140defm VPMOVSXBD : SS41I_binop_rm_int4<0x21, "vpmovsxbd", int_x86_sse41_pmovsxbd>,
4141 VEX;
4142defm VPMOVSXWQ : SS41I_binop_rm_int4<0x24, "vpmovsxwq", int_x86_sse41_pmovsxwq>,
4143 VEX;
4144defm VPMOVZXBD : SS41I_binop_rm_int4<0x31, "vpmovzxbd", int_x86_sse41_pmovzxbd>,
4145 VEX;
4146defm VPMOVZXWQ : SS41I_binop_rm_int4<0x34, "vpmovzxwq", int_x86_sse41_pmovzxwq>,
4147 VEX;
4148}
4149
4150defm PMOVSXBD : SS41I_binop_rm_int4<0x21, "pmovsxbd", int_x86_sse41_pmovsxbd>;
4151defm PMOVSXWQ : SS41I_binop_rm_int4<0x24, "pmovsxwq", int_x86_sse41_pmovsxwq>;
4152defm PMOVZXBD : SS41I_binop_rm_int4<0x31, "pmovzxbd", int_x86_sse41_pmovzxbd>;
4153defm PMOVZXWQ : SS41I_binop_rm_int4<0x34, "pmovzxwq", int_x86_sse41_pmovzxwq>;
4154
4155// Common patterns involving scalar load
4156def : Pat<(int_x86_sse41_pmovsxbd (vzmovl_v4i32 addr:$src)),
4157 (PMOVSXBDrm addr:$src)>, Requires<[HasSSE41]>;
4158def : Pat<(int_x86_sse41_pmovsxwq (vzmovl_v4i32 addr:$src)),
4159 (PMOVSXWQrm addr:$src)>, Requires<[HasSSE41]>;
4160
4161def : Pat<(int_x86_sse41_pmovzxbd (vzmovl_v4i32 addr:$src)),
4162 (PMOVZXBDrm addr:$src)>, Requires<[HasSSE41]>;
4163def : Pat<(int_x86_sse41_pmovzxwq (vzmovl_v4i32 addr:$src)),
4164 (PMOVZXWQrm addr:$src)>, Requires<[HasSSE41]>;
4165
4166
4167multiclass SS41I_binop_rm_int2<bits<8> opc, string OpcodeStr, Intrinsic IntId> {
4168 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
4169 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
4170 [(set VR128:$dst, (IntId VR128:$src))]>, OpSize;
4171
4172 // Expecting a i16 load any extended to i32 value.
4173 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst), (ins i16mem:$src),
4174 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
4175 [(set VR128:$dst, (IntId (bitconvert
4176 (v4i32 (scalar_to_vector (loadi16_anyext addr:$src))))))]>,
4177 OpSize;
4178}
4179
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004180let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004181defm VPMOVSXBQ : SS41I_binop_rm_int2<0x22, "vpmovsxbq", int_x86_sse41_pmovsxbq>,
4182 VEX;
4183defm VPMOVZXBQ : SS41I_binop_rm_int2<0x32, "vpmovzxbq", int_x86_sse41_pmovzxbq>,
4184 VEX;
4185}
4186defm PMOVSXBQ : SS41I_binop_rm_int2<0x22, "pmovsxbq", int_x86_sse41_pmovsxbq>;
4187defm PMOVZXBQ : SS41I_binop_rm_int2<0x32, "pmovzxbq", int_x86_sse41_pmovzxbq>;
4188
4189// Common patterns involving scalar load
4190def : Pat<(int_x86_sse41_pmovsxbq
4191 (bitconvert (v4i32 (X86vzmovl
4192 (v4i32 (scalar_to_vector (loadi32 addr:$src))))))),
4193 (PMOVSXBQrm addr:$src)>, Requires<[HasSSE41]>;
4194
4195def : Pat<(int_x86_sse41_pmovzxbq
4196 (bitconvert (v4i32 (X86vzmovl
4197 (v4i32 (scalar_to_vector (loadi32 addr:$src))))))),
4198 (PMOVZXBQrm addr:$src)>, Requires<[HasSSE41]>;
4199
4200//===----------------------------------------------------------------------===//
4201// SSE4.1 - Extract Instructions
4202//===----------------------------------------------------------------------===//
4203
4204/// SS41I_binop_ext8 - SSE 4.1 extract 8 bits to 32 bit reg or 8 bit mem
4205multiclass SS41I_extract8<bits<8> opc, string OpcodeStr> {
4206 def rr : SS4AIi8<opc, MRMDestReg, (outs GR32:$dst),
4207 (ins VR128:$src1, i32i8imm:$src2),
4208 !strconcat(OpcodeStr,
4209 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4210 [(set GR32:$dst, (X86pextrb (v16i8 VR128:$src1), imm:$src2))]>,
4211 OpSize;
4212 def mr : SS4AIi8<opc, MRMDestMem, (outs),
4213 (ins i8mem:$dst, VR128:$src1, i32i8imm:$src2),
4214 !strconcat(OpcodeStr,
4215 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4216 []>, OpSize;
4217// FIXME:
4218// There's an AssertZext in the way of writing the store pattern
4219// (store (i8 (trunc (X86pextrb (v16i8 VR128:$src1), imm:$src2))), addr:$dst)
4220}
4221
Bruno Cardoso Lopesfb583a92010-07-22 21:18:49 +00004222let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004223 defm VPEXTRB : SS41I_extract8<0x14, "vpextrb">, VEX;
Bruno Cardoso Lopesfb583a92010-07-22 21:18:49 +00004224 def VPEXTRBrr64 : SS4AIi8<0x14, MRMDestReg, (outs GR64:$dst),
4225 (ins VR128:$src1, i32i8imm:$src2),
4226 "vpextrb\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>, OpSize, VEX;
4227}
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004228
4229defm PEXTRB : SS41I_extract8<0x14, "pextrb">;
4230
4231
4232/// SS41I_extract16 - SSE 4.1 extract 16 bits to memory destination
4233multiclass SS41I_extract16<bits<8> opc, string OpcodeStr> {
4234 def mr : SS4AIi8<opc, MRMDestMem, (outs),
4235 (ins i16mem:$dst, VR128:$src1, i32i8imm:$src2),
4236 !strconcat(OpcodeStr,
4237 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4238 []>, OpSize;
4239// FIXME:
4240// There's an AssertZext in the way of writing the store pattern
4241// (store (i16 (trunc (X86pextrw (v16i8 VR128:$src1), imm:$src2))), addr:$dst)
4242}
4243
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004244let isAsmParserOnly = 1, Predicates = [HasAVX] in
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004245 defm VPEXTRW : SS41I_extract16<0x15, "vpextrw">, VEX;
4246
4247defm PEXTRW : SS41I_extract16<0x15, "pextrw">;
4248
4249
4250/// SS41I_extract32 - SSE 4.1 extract 32 bits to int reg or memory destination
4251multiclass SS41I_extract32<bits<8> opc, string OpcodeStr> {
4252 def rr : SS4AIi8<opc, MRMDestReg, (outs GR32:$dst),
4253 (ins VR128:$src1, i32i8imm:$src2),
4254 !strconcat(OpcodeStr,
4255 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4256 [(set GR32:$dst,
4257 (extractelt (v4i32 VR128:$src1), imm:$src2))]>, OpSize;
4258 def mr : SS4AIi8<opc, MRMDestMem, (outs),
4259 (ins i32mem:$dst, VR128:$src1, i32i8imm:$src2),
4260 !strconcat(OpcodeStr,
4261 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4262 [(store (extractelt (v4i32 VR128:$src1), imm:$src2),
4263 addr:$dst)]>, OpSize;
4264}
4265
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004266let isAsmParserOnly = 1, Predicates = [HasAVX] in
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004267 defm VPEXTRD : SS41I_extract32<0x16, "vpextrd">, VEX;
4268
4269defm PEXTRD : SS41I_extract32<0x16, "pextrd">;
4270
4271/// SS41I_extract32 - SSE 4.1 extract 32 bits to int reg or memory destination
4272multiclass SS41I_extract64<bits<8> opc, string OpcodeStr> {
4273 def rr : SS4AIi8<opc, MRMDestReg, (outs GR64:$dst),
4274 (ins VR128:$src1, i32i8imm:$src2),
4275 !strconcat(OpcodeStr,
4276 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4277 [(set GR64:$dst,
4278 (extractelt (v2i64 VR128:$src1), imm:$src2))]>, OpSize, REX_W;
4279 def mr : SS4AIi8<opc, MRMDestMem, (outs),
4280 (ins i64mem:$dst, VR128:$src1, i32i8imm:$src2),
4281 !strconcat(OpcodeStr,
4282 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4283 [(store (extractelt (v2i64 VR128:$src1), imm:$src2),
4284 addr:$dst)]>, OpSize, REX_W;
4285}
4286
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004287let isAsmParserOnly = 1, Predicates = [HasAVX] in
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004288 defm VPEXTRQ : SS41I_extract64<0x16, "vpextrq">, VEX, VEX_W;
4289
4290defm PEXTRQ : SS41I_extract64<0x16, "pextrq">;
4291
4292/// SS41I_extractf32 - SSE 4.1 extract 32 bits fp value to int reg or memory
4293/// destination
4294multiclass SS41I_extractf32<bits<8> opc, string OpcodeStr> {
4295 def rr : SS4AIi8<opc, MRMDestReg, (outs GR32:$dst),
4296 (ins VR128:$src1, i32i8imm:$src2),
4297 !strconcat(OpcodeStr,
4298 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4299 [(set GR32:$dst,
4300 (extractelt (bc_v4i32 (v4f32 VR128:$src1)), imm:$src2))]>,
4301 OpSize;
4302 def mr : SS4AIi8<opc, MRMDestMem, (outs),
4303 (ins f32mem:$dst, VR128:$src1, i32i8imm:$src2),
4304 !strconcat(OpcodeStr,
4305 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4306 [(store (extractelt (bc_v4i32 (v4f32 VR128:$src1)), imm:$src2),
4307 addr:$dst)]>, OpSize;
4308}
4309
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00004310let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004311 defm VEXTRACTPS : SS41I_extractf32<0x17, "vextractps">, VEX;
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00004312 def VEXTRACTPSrr64 : SS4AIi8<0x17, MRMDestReg, (outs GR64:$dst),
4313 (ins VR128:$src1, i32i8imm:$src2),
4314 "vextractps \t{$src2, $src1, $dst|$dst, $src1, $src2}",
4315 []>, OpSize, VEX;
4316}
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004317defm EXTRACTPS : SS41I_extractf32<0x17, "extractps">;
4318
4319// Also match an EXTRACTPS store when the store is done as f32 instead of i32.
4320def : Pat<(store (f32 (bitconvert (extractelt (bc_v4i32 (v4f32 VR128:$src1)),
4321 imm:$src2))),
4322 addr:$dst),
4323 (EXTRACTPSmr addr:$dst, VR128:$src1, imm:$src2)>,
4324 Requires<[HasSSE41]>;
4325
4326//===----------------------------------------------------------------------===//
4327// SSE4.1 - Insert Instructions
4328//===----------------------------------------------------------------------===//
4329
4330multiclass SS41I_insert8<bits<8> opc, string asm, bit Is2Addr = 1> {
4331 def rr : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
4332 (ins VR128:$src1, GR32:$src2, i32i8imm:$src3),
4333 !if(Is2Addr,
4334 !strconcat(asm, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4335 !strconcat(asm,
4336 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
4337 [(set VR128:$dst,
4338 (X86pinsrb VR128:$src1, GR32:$src2, imm:$src3))]>, OpSize;
4339 def rm : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
4340 (ins VR128:$src1, i8mem:$src2, i32i8imm:$src3),
4341 !if(Is2Addr,
4342 !strconcat(asm, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4343 !strconcat(asm,
4344 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
4345 [(set VR128:$dst,
4346 (X86pinsrb VR128:$src1, (extloadi8 addr:$src2),
4347 imm:$src3))]>, OpSize;
4348}
4349
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004350let isAsmParserOnly = 1, Predicates = [HasAVX] in
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004351 defm VPINSRB : SS41I_insert8<0x20, "vpinsrb", 0>, VEX_4V;
4352let Constraints = "$src1 = $dst" in
4353 defm PINSRB : SS41I_insert8<0x20, "pinsrb">;
4354
4355multiclass SS41I_insert32<bits<8> opc, string asm, bit Is2Addr = 1> {
4356 def rr : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
4357 (ins VR128:$src1, GR32:$src2, i32i8imm:$src3),
4358 !if(Is2Addr,
4359 !strconcat(asm, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4360 !strconcat(asm,
4361 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
4362 [(set VR128:$dst,
4363 (v4i32 (insertelt VR128:$src1, GR32:$src2, imm:$src3)))]>,
4364 OpSize;
4365 def rm : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
4366 (ins VR128:$src1, i32mem:$src2, i32i8imm:$src3),
4367 !if(Is2Addr,
4368 !strconcat(asm, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4369 !strconcat(asm,
4370 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
4371 [(set VR128:$dst,
4372 (v4i32 (insertelt VR128:$src1, (loadi32 addr:$src2),
4373 imm:$src3)))]>, OpSize;
4374}
4375
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004376let isAsmParserOnly = 1, Predicates = [HasAVX] in
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004377 defm VPINSRD : SS41I_insert32<0x22, "vpinsrd", 0>, VEX_4V;
4378let Constraints = "$src1 = $dst" in
4379 defm PINSRD : SS41I_insert32<0x22, "pinsrd">;
4380
Bruno Cardoso Lopes332fce42010-07-07 01:43:01 +00004381multiclass SS41I_insert64<bits<8> opc, string asm, bit Is2Addr = 1> {
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004382 def rr : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
Bruno Cardoso Lopes332fce42010-07-07 01:43:01 +00004383 (ins VR128:$src1, GR64:$src2, i32i8imm:$src3),
4384 !if(Is2Addr,
4385 !strconcat(asm, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4386 !strconcat(asm,
4387 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
4388 [(set VR128:$dst,
4389 (v2i64 (insertelt VR128:$src1, GR64:$src2, imm:$src3)))]>,
4390 OpSize;
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004391 def rm : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
Bruno Cardoso Lopes332fce42010-07-07 01:43:01 +00004392 (ins VR128:$src1, i64mem:$src2, i32i8imm:$src3),
4393 !if(Is2Addr,
4394 !strconcat(asm, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4395 !strconcat(asm,
4396 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
4397 [(set VR128:$dst,
4398 (v2i64 (insertelt VR128:$src1, (loadi64 addr:$src2),
4399 imm:$src3)))]>, OpSize;
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004400}
4401
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004402let isAsmParserOnly = 1, Predicates = [HasAVX] in
Bruno Cardoso Lopes332fce42010-07-07 01:43:01 +00004403 defm VPINSRQ : SS41I_insert64<0x22, "vpinsrq", 0>, VEX_4V, VEX_W;
4404let Constraints = "$src1 = $dst" in
4405 defm PINSRQ : SS41I_insert64<0x22, "pinsrq">, REX_W;
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004406
4407// insertps has a few different modes, there's the first two here below which
4408// are optimized inserts that won't zero arbitrary elements in the destination
4409// vector. The next one matches the intrinsic and could zero arbitrary elements
4410// in the target vector.
4411multiclass SS41I_insertf32<bits<8> opc, string asm, bit Is2Addr = 1> {
4412 def rr : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
4413 (ins VR128:$src1, VR128:$src2, i32i8imm:$src3),
4414 !if(Is2Addr,
4415 !strconcat(asm, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4416 !strconcat(asm,
4417 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
4418 [(set VR128:$dst,
4419 (X86insrtps VR128:$src1, VR128:$src2, imm:$src3))]>,
4420 OpSize;
4421 def rm : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
4422 (ins VR128:$src1, f32mem:$src2, i32i8imm:$src3),
4423 !if(Is2Addr,
4424 !strconcat(asm, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4425 !strconcat(asm,
4426 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
4427 [(set VR128:$dst,
4428 (X86insrtps VR128:$src1,
4429 (v4f32 (scalar_to_vector (loadf32 addr:$src2))),
4430 imm:$src3))]>, OpSize;
4431}
4432
4433let Constraints = "$src1 = $dst" in
4434 defm INSERTPS : SS41I_insertf32<0x21, "insertps">;
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004435let isAsmParserOnly = 1, Predicates = [HasAVX] in
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004436 defm VINSERTPS : SS41I_insertf32<0x21, "vinsertps", 0>, VEX_4V;
4437
4438def : Pat<(int_x86_sse41_insertps VR128:$src1, VR128:$src2, imm:$src3),
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00004439 (VINSERTPSrr VR128:$src1, VR128:$src2, imm:$src3)>,
4440 Requires<[HasAVX]>;
4441def : Pat<(int_x86_sse41_insertps VR128:$src1, VR128:$src2, imm:$src3),
4442 (INSERTPSrr VR128:$src1, VR128:$src2, imm:$src3)>,
4443 Requires<[HasSSE41]>;
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004444
4445//===----------------------------------------------------------------------===//
4446// SSE4.1 - Round Instructions
Nate Begeman63ec90a2008-02-03 07:18:54 +00004447//===----------------------------------------------------------------------===//
4448
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00004449multiclass sse41_fp_unop_rm<bits<8> opcps, bits<8> opcpd, string OpcodeStr,
4450 X86MemOperand x86memop, RegisterClass RC,
4451 PatFrag mem_frag32, PatFrag mem_frag64,
4452 Intrinsic V4F32Int, Intrinsic V2F64Int> {
Nate Begeman63ec90a2008-02-03 07:18:54 +00004453 // Intrinsic operation, reg.
Nate Begeman63ec90a2008-02-03 07:18:54 +00004454 // Vector intrinsic operation, reg
Eric Christopher44b93ff2009-07-31 20:07:27 +00004455 def PSr_Int : SS4AIi8<opcps, MRMSrcReg,
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00004456 (outs RC:$dst), (ins RC:$src1, i32i8imm:$src2),
Nate Begeman63ec90a2008-02-03 07:18:54 +00004457 !strconcat(OpcodeStr,
4458 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00004459 [(set RC:$dst, (V4F32Int RC:$src1, imm:$src2))]>,
Nate Begeman2f6f1c02008-02-04 05:34:34 +00004460 OpSize;
Nate Begeman63ec90a2008-02-03 07:18:54 +00004461
4462 // Vector intrinsic operation, mem
Evan Cheng400073d2009-12-18 07:40:29 +00004463 def PSm_Int : Ii8<opcps, MRMSrcMem,
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00004464 (outs RC:$dst), (ins f256mem:$src1, i32i8imm:$src2),
Nate Begeman63ec90a2008-02-03 07:18:54 +00004465 !strconcat(OpcodeStr,
4466 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00004467 [(set RC:$dst,
4468 (V4F32Int (mem_frag32 addr:$src1),imm:$src2))]>,
Evan Cheng400073d2009-12-18 07:40:29 +00004469 TA, OpSize,
Evan Chengb1f49812009-12-22 17:47:23 +00004470 Requires<[HasSSE41]>;
Nate Begeman63ec90a2008-02-03 07:18:54 +00004471
Nate Begeman63ec90a2008-02-03 07:18:54 +00004472 // Vector intrinsic operation, reg
Evan Cheng172b7942008-03-14 07:39:27 +00004473 def PDr_Int : SS4AIi8<opcpd, MRMSrcReg,
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00004474 (outs RC:$dst), (ins RC:$src1, i32i8imm:$src2),
Nate Begeman63ec90a2008-02-03 07:18:54 +00004475 !strconcat(OpcodeStr,
4476 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00004477 [(set RC:$dst, (V2F64Int RC:$src1, imm:$src2))]>,
Nate Begeman2f6f1c02008-02-04 05:34:34 +00004478 OpSize;
Nate Begeman63ec90a2008-02-03 07:18:54 +00004479
4480 // Vector intrinsic operation, mem
Evan Cheng172b7942008-03-14 07:39:27 +00004481 def PDm_Int : SS4AIi8<opcpd, MRMSrcMem,
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00004482 (outs RC:$dst), (ins f256mem:$src1, i32i8imm:$src2),
Nate Begeman63ec90a2008-02-03 07:18:54 +00004483 !strconcat(OpcodeStr,
4484 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00004485 [(set RC:$dst,
4486 (V2F64Int (mem_frag64 addr:$src1),imm:$src2))]>,
Nate Begeman2f6f1c02008-02-04 05:34:34 +00004487 OpSize;
Nate Begeman63ec90a2008-02-03 07:18:54 +00004488}
4489
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00004490multiclass sse41_fp_unop_rm_avx_p<bits<8> opcps, bits<8> opcpd,
4491 RegisterClass RC, X86MemOperand x86memop, string OpcodeStr> {
Bruno Cardoso Lopes2c70d4a2010-07-03 00:37:44 +00004492 // Intrinsic operation, reg.
4493 // Vector intrinsic operation, reg
4494 def PSr : SS4AIi8<opcps, MRMSrcReg,
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00004495 (outs RC:$dst), (ins RC:$src1, i32i8imm:$src2),
Bruno Cardoso Lopes2c70d4a2010-07-03 00:37:44 +00004496 !strconcat(OpcodeStr,
4497 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4498 []>, OpSize;
4499
4500 // Vector intrinsic operation, mem
4501 def PSm : Ii8<opcps, MRMSrcMem,
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00004502 (outs RC:$dst), (ins x86memop:$src1, i32i8imm:$src2),
Bruno Cardoso Lopes2c70d4a2010-07-03 00:37:44 +00004503 !strconcat(OpcodeStr,
4504 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4505 []>, TA, OpSize, Requires<[HasSSE41]>;
4506
4507 // Vector intrinsic operation, reg
4508 def PDr : SS4AIi8<opcpd, MRMSrcReg,
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00004509 (outs RC:$dst), (ins RC:$src1, i32i8imm:$src2),
Bruno Cardoso Lopes2c70d4a2010-07-03 00:37:44 +00004510 !strconcat(OpcodeStr,
4511 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4512 []>, OpSize;
4513
4514 // Vector intrinsic operation, mem
4515 def PDm : SS4AIi8<opcpd, MRMSrcMem,
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00004516 (outs RC:$dst), (ins x86memop:$src1, i32i8imm:$src2),
Bruno Cardoso Lopes2c70d4a2010-07-03 00:37:44 +00004517 !strconcat(OpcodeStr,
4518 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4519 []>, OpSize;
4520}
4521
Dale Johannesene397acc2008-10-10 23:51:03 +00004522multiclass sse41_fp_binop_rm<bits<8> opcss, bits<8> opcsd,
4523 string OpcodeStr,
4524 Intrinsic F32Int,
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004525 Intrinsic F64Int, bit Is2Addr = 1> {
Dale Johannesene397acc2008-10-10 23:51:03 +00004526 // Intrinsic operation, reg.
4527 def SSr_Int : SS4AIi8<opcss, MRMSrcReg,
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004528 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2, i32i8imm:$src3),
4529 !if(Is2Addr,
4530 !strconcat(OpcodeStr,
4531 "ss\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4532 !strconcat(OpcodeStr,
4533 "ss\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
4534 [(set VR128:$dst, (F32Int VR128:$src1, VR128:$src2, imm:$src3))]>,
4535 OpSize;
Dale Johannesene397acc2008-10-10 23:51:03 +00004536
4537 // Intrinsic operation, mem.
Eric Christopher44b93ff2009-07-31 20:07:27 +00004538 def SSm_Int : SS4AIi8<opcss, MRMSrcMem,
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004539 (outs VR128:$dst), (ins VR128:$src1, ssmem:$src2, i32i8imm:$src3),
4540 !if(Is2Addr,
4541 !strconcat(OpcodeStr,
4542 "ss\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4543 !strconcat(OpcodeStr,
4544 "ss\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
4545 [(set VR128:$dst,
4546 (F32Int VR128:$src1, sse_load_f32:$src2, imm:$src3))]>,
4547 OpSize;
Dale Johannesene397acc2008-10-10 23:51:03 +00004548
4549 // Intrinsic operation, reg.
4550 def SDr_Int : SS4AIi8<opcsd, MRMSrcReg,
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004551 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2, i32i8imm:$src3),
4552 !if(Is2Addr,
4553 !strconcat(OpcodeStr,
4554 "sd\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4555 !strconcat(OpcodeStr,
4556 "sd\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
4557 [(set VR128:$dst, (F64Int VR128:$src1, VR128:$src2, imm:$src3))]>,
4558 OpSize;
Dale Johannesene397acc2008-10-10 23:51:03 +00004559
4560 // Intrinsic operation, mem.
4561 def SDm_Int : SS4AIi8<opcsd, MRMSrcMem,
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004562 (outs VR128:$dst), (ins VR128:$src1, sdmem:$src2, i32i8imm:$src3),
4563 !if(Is2Addr,
4564 !strconcat(OpcodeStr,
4565 "sd\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4566 !strconcat(OpcodeStr,
4567 "sd\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
4568 [(set VR128:$dst,
4569 (F64Int VR128:$src1, sse_load_f64:$src2, imm:$src3))]>,
4570 OpSize;
Dale Johannesene397acc2008-10-10 23:51:03 +00004571}
4572
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00004573multiclass sse41_fp_binop_rm_avx_s<bits<8> opcss, bits<8> opcsd,
4574 string OpcodeStr> {
Bruno Cardoso Lopes2c70d4a2010-07-03 00:37:44 +00004575 // Intrinsic operation, reg.
4576 def SSr : SS4AIi8<opcss, MRMSrcReg,
4577 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2, i32i8imm:$src3),
4578 !strconcat(OpcodeStr,
4579 "ss\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
4580 []>, OpSize;
4581
4582 // Intrinsic operation, mem.
4583 def SSm : SS4AIi8<opcss, MRMSrcMem,
4584 (outs VR128:$dst), (ins VR128:$src1, ssmem:$src2, i32i8imm:$src3),
4585 !strconcat(OpcodeStr,
4586 "ss\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
4587 []>, OpSize;
4588
4589 // Intrinsic operation, reg.
4590 def SDr : SS4AIi8<opcsd, MRMSrcReg,
4591 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2, i32i8imm:$src3),
4592 !strconcat(OpcodeStr,
4593 "sd\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
4594 []>, OpSize;
4595
4596 // Intrinsic operation, mem.
4597 def SDm : SS4AIi8<opcsd, MRMSrcMem,
4598 (outs VR128:$dst), (ins VR128:$src1, sdmem:$src2, i32i8imm:$src3),
4599 !strconcat(OpcodeStr,
4600 "sd\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
4601 []>, OpSize;
4602}
4603
Nate Begeman63ec90a2008-02-03 07:18:54 +00004604// FP round - roundss, roundps, roundsd, roundpd
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004605let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes2c70d4a2010-07-03 00:37:44 +00004606 // Intrinsic form
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00004607 defm VROUND : sse41_fp_unop_rm<0x08, 0x09, "vround", f128mem, VR128,
4608 memopv4f32, memopv2f64,
4609 int_x86_sse41_round_ps,
4610 int_x86_sse41_round_pd>, VEX;
4611 defm VROUNDY : sse41_fp_unop_rm<0x08, 0x09, "vround", f256mem, VR256,
4612 memopv8f32, memopv4f64,
4613 int_x86_avx_round_ps_256,
4614 int_x86_avx_round_pd_256>, VEX;
Bruno Cardoso Lopes2c70d4a2010-07-03 00:37:44 +00004615 defm VROUND : sse41_fp_binop_rm<0x0A, 0x0B, "vround",
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00004616 int_x86_sse41_round_ss,
4617 int_x86_sse41_round_sd, 0>, VEX_4V;
4618
Bruno Cardoso Lopes2c70d4a2010-07-03 00:37:44 +00004619 // Instructions for the assembler
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00004620 defm VROUND : sse41_fp_unop_rm_avx_p<0x08, 0x09, VR128, f128mem, "vround">,
4621 VEX;
4622 defm VROUNDY : sse41_fp_unop_rm_avx_p<0x08, 0x09, VR256, f256mem, "vround">,
4623 VEX;
4624 defm VROUND : sse41_fp_binop_rm_avx_s<0x0A, 0x0B, "vround">, VEX_4V;
Bruno Cardoso Lopes2c70d4a2010-07-03 00:37:44 +00004625}
4626
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00004627defm ROUND : sse41_fp_unop_rm<0x08, 0x09, "round", f128mem, VR128,
4628 memopv4f32, memopv2f64,
Dale Johannesene397acc2008-10-10 23:51:03 +00004629 int_x86_sse41_round_ps, int_x86_sse41_round_pd>;
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004630let Constraints = "$src1 = $dst" in
Dale Johannesene397acc2008-10-10 23:51:03 +00004631defm ROUND : sse41_fp_binop_rm<0x0A, 0x0B, "round",
4632 int_x86_sse41_round_ss, int_x86_sse41_round_sd>;
Nate Begeman2f6f1c02008-02-04 05:34:34 +00004633
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004634//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00004635// SSE4.1 - Packed Bit Test
4636//===----------------------------------------------------------------------===//
4637
4638// ptest instruction we'll lower to this in X86ISelLowering primarily from
4639// the intel intrinsic that corresponds to this.
4640let Defs = [EFLAGS], isAsmParserOnly = 1, Predicates = [HasAVX] in {
4641def VPTESTrr : SS48I<0x17, MRMSrcReg, (outs), (ins VR128:$src1, VR128:$src2),
4642 "vptest\t{$src2, $src1|$src1, $src2}",
4643 [(set EFLAGS, (X86ptest VR128:$src1, VR128:$src2))]>,
4644 OpSize, VEX;
4645def VPTESTYrr : SS48I<0x17, MRMSrcReg, (outs), (ins VR256:$src1, VR256:$src2),
4646 "vptest\t{$src2, $src1|$src1, $src2}", []>, OpSize, VEX;
4647
4648def VPTESTrm : SS48I<0x17, MRMSrcMem, (outs), (ins VR128:$src1, i128mem:$src2),
4649 "vptest\t{$src2, $src1|$src1, $src2}",
4650 [(set EFLAGS, (X86ptest VR128:$src1, (load addr:$src2)))]>,
4651 OpSize, VEX;
4652def VPTESTYrm : SS48I<0x17, MRMSrcMem, (outs), (ins VR256:$src1, i256mem:$src2),
4653 "vptest\t{$src2, $src1|$src1, $src2}", []>, OpSize, VEX;
4654}
4655
4656let Defs = [EFLAGS] in {
4657def PTESTrr : SS48I<0x17, MRMSrcReg, (outs), (ins VR128:$src1, VR128:$src2),
4658 "ptest \t{$src2, $src1|$src1, $src2}",
4659 [(set EFLAGS, (X86ptest VR128:$src1, VR128:$src2))]>,
4660 OpSize;
4661def PTESTrm : SS48I<0x17, MRMSrcMem, (outs), (ins VR128:$src1, i128mem:$src2),
4662 "ptest \t{$src2, $src1|$src1, $src2}",
4663 [(set EFLAGS, (X86ptest VR128:$src1, (load addr:$src2)))]>,
4664 OpSize;
4665}
4666
4667// The bit test instructions below are AVX only
4668multiclass avx_bittest<bits<8> opc, string OpcodeStr, RegisterClass RC,
4669 X86MemOperand x86memop> {
4670 def rr : SS48I<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
4671 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
4672 []>, OpSize, VEX;
4673 def rm : SS48I<opc, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
4674 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
4675 []>, OpSize, VEX;
4676}
4677
4678let Defs = [EFLAGS], isAsmParserOnly = 1, Predicates = [HasAVX] in {
4679 defm VTESTPS : avx_bittest<0x0E, "vtestps", VR128, f128mem>;
4680 defm VTESTPSY : avx_bittest<0x0E, "vtestps", VR256, f256mem>;
4681 defm VTESTPD : avx_bittest<0x0F, "vtestpd", VR128, f128mem>;
4682 defm VTESTPDY : avx_bittest<0x0F, "vtestpd", VR256, f256mem>;
4683}
4684
4685//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004686// SSE4.1 - Misc Instructions
4687//===----------------------------------------------------------------------===//
4688
Nate Begeman2f6f1c02008-02-04 05:34:34 +00004689// SS41I_unop_rm_int_v16 - SSE 4.1 unary operator whose type is v8i16.
4690multiclass SS41I_unop_rm_int_v16<bits<8> opc, string OpcodeStr,
4691 Intrinsic IntId128> {
4692 def rr128 : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
4693 (ins VR128:$src),
4694 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
4695 [(set VR128:$dst, (IntId128 VR128:$src))]>, OpSize;
4696 def rm128 : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
4697 (ins i128mem:$src),
4698 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
4699 [(set VR128:$dst,
4700 (IntId128
4701 (bitconvert (memopv8i16 addr:$src))))]>, OpSize;
4702}
4703
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004704let isAsmParserOnly = 1, Predicates = [HasAVX] in
Bruno Cardoso Lopesc6075702010-07-03 00:49:21 +00004705defm VPHMINPOSUW : SS41I_unop_rm_int_v16 <0x41, "vphminposuw",
4706 int_x86_sse41_phminposuw>, VEX;
Nate Begeman2f6f1c02008-02-04 05:34:34 +00004707defm PHMINPOSUW : SS41I_unop_rm_int_v16 <0x41, "phminposuw",
4708 int_x86_sse41_phminposuw>;
4709
4710/// SS41I_binop_rm_int - Simple SSE 4.1 binary operator
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004711multiclass SS41I_binop_rm_int<bits<8> opc, string OpcodeStr,
4712 Intrinsic IntId128, bit Is2Addr = 1> {
4713 let isCommutable = 1 in
4714 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
4715 (ins VR128:$src1, VR128:$src2),
4716 !if(Is2Addr,
4717 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
4718 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
4719 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>, OpSize;
4720 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
4721 (ins VR128:$src1, i128mem:$src2),
4722 !if(Is2Addr,
4723 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
4724 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
4725 [(set VR128:$dst,
4726 (IntId128 VR128:$src1,
4727 (bitconvert (memopv16i8 addr:$src2))))]>, OpSize;
Nate Begeman2f6f1c02008-02-04 05:34:34 +00004728}
4729
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004730let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes4a544be2010-07-03 01:15:47 +00004731 let isCommutable = 0 in
4732 defm VPACKUSDW : SS41I_binop_rm_int<0x2B, "vpackusdw", int_x86_sse41_packusdw,
4733 0>, VEX_4V;
4734 defm VPCMPEQQ : SS41I_binop_rm_int<0x29, "vpcmpeqq", int_x86_sse41_pcmpeqq,
4735 0>, VEX_4V;
4736 defm VPMINSB : SS41I_binop_rm_int<0x38, "vpminsb", int_x86_sse41_pminsb,
4737 0>, VEX_4V;
4738 defm VPMINSD : SS41I_binop_rm_int<0x39, "vpminsd", int_x86_sse41_pminsd,
4739 0>, VEX_4V;
4740 defm VPMINUD : SS41I_binop_rm_int<0x3B, "vpminud", int_x86_sse41_pminud,
4741 0>, VEX_4V;
4742 defm VPMINUW : SS41I_binop_rm_int<0x3A, "vpminuw", int_x86_sse41_pminuw,
4743 0>, VEX_4V;
4744 defm VPMAXSB : SS41I_binop_rm_int<0x3C, "vpmaxsb", int_x86_sse41_pmaxsb,
4745 0>, VEX_4V;
4746 defm VPMAXSD : SS41I_binop_rm_int<0x3D, "vpmaxsd", int_x86_sse41_pmaxsd,
4747 0>, VEX_4V;
4748 defm VPMAXUD : SS41I_binop_rm_int<0x3F, "vpmaxud", int_x86_sse41_pmaxud,
4749 0>, VEX_4V;
4750 defm VPMAXUW : SS41I_binop_rm_int<0x3E, "vpmaxuw", int_x86_sse41_pmaxuw,
4751 0>, VEX_4V;
4752 defm VPMULDQ : SS41I_binop_rm_int<0x28, "vpmuldq", int_x86_sse41_pmuldq,
4753 0>, VEX_4V;
4754}
4755
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004756let Constraints = "$src1 = $dst" in {
4757 let isCommutable = 0 in
4758 defm PACKUSDW : SS41I_binop_rm_int<0x2B, "packusdw", int_x86_sse41_packusdw>;
4759 defm PCMPEQQ : SS41I_binop_rm_int<0x29, "pcmpeqq", int_x86_sse41_pcmpeqq>;
4760 defm PMINSB : SS41I_binop_rm_int<0x38, "pminsb", int_x86_sse41_pminsb>;
4761 defm PMINSD : SS41I_binop_rm_int<0x39, "pminsd", int_x86_sse41_pminsd>;
4762 defm PMINUD : SS41I_binop_rm_int<0x3B, "pminud", int_x86_sse41_pminud>;
4763 defm PMINUW : SS41I_binop_rm_int<0x3A, "pminuw", int_x86_sse41_pminuw>;
4764 defm PMAXSB : SS41I_binop_rm_int<0x3C, "pmaxsb", int_x86_sse41_pmaxsb>;
4765 defm PMAXSD : SS41I_binop_rm_int<0x3D, "pmaxsd", int_x86_sse41_pmaxsd>;
4766 defm PMAXUD : SS41I_binop_rm_int<0x3F, "pmaxud", int_x86_sse41_pmaxud>;
4767 defm PMAXUW : SS41I_binop_rm_int<0x3E, "pmaxuw", int_x86_sse41_pmaxuw>;
4768 defm PMULDQ : SS41I_binop_rm_int<0x28, "pmuldq", int_x86_sse41_pmuldq>;
4769}
Mon P Wangaf9b9522008-12-18 21:42:19 +00004770
Nate Begeman30a0de92008-07-17 16:51:19 +00004771def : Pat<(v2i64 (X86pcmpeqq VR128:$src1, VR128:$src2)),
4772 (PCMPEQQrr VR128:$src1, VR128:$src2)>;
4773def : Pat<(v2i64 (X86pcmpeqq VR128:$src1, (memop addr:$src2))),
4774 (PCMPEQQrm VR128:$src1, addr:$src2)>;
4775
Eric Christopher8258d0b2010-03-30 18:49:01 +00004776/// SS48I_binop_rm - Simple SSE41 binary operator.
Eric Christopher8258d0b2010-03-30 18:49:01 +00004777multiclass SS48I_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004778 ValueType OpVT, bit Is2Addr = 1> {
4779 let isCommutable = 1 in
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00004780 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004781 (ins VR128:$src1, VR128:$src2),
4782 !if(Is2Addr,
4783 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
4784 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
4785 [(set VR128:$dst, (OpVT (OpNode VR128:$src1, VR128:$src2)))]>,
4786 OpSize;
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00004787 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004788 (ins VR128:$src1, i128mem:$src2),
4789 !if(Is2Addr,
4790 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
4791 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
4792 [(set VR128:$dst, (OpNode VR128:$src1,
Eric Christopher8258d0b2010-03-30 18:49:01 +00004793 (bc_v4i32 (memopv2i64 addr:$src2))))]>,
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004794 OpSize;
Eric Christopher8258d0b2010-03-30 18:49:01 +00004795}
4796
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004797let isAsmParserOnly = 1, Predicates = [HasAVX] in
Bruno Cardoso Lopes68b559e2010-07-03 01:37:03 +00004798 defm VPMULLD : SS48I_binop_rm<0x40, "vpmulld", mul, v4i32, 0>, VEX_4V;
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004799let Constraints = "$src1 = $dst" in
4800 defm PMULLD : SS48I_binop_rm<0x40, "pmulld", mul, v4i32>;
Nate Begeman1426d522008-02-09 01:38:08 +00004801
Evan Cheng172b7942008-03-14 07:39:27 +00004802/// SS41I_binop_rmi_int - SSE 4.1 binary operator with 8-bit immediate
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004803multiclass SS41I_binop_rmi_int<bits<8> opc, string OpcodeStr,
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004804 Intrinsic IntId, RegisterClass RC, PatFrag memop_frag,
4805 X86MemOperand x86memop, bit Is2Addr = 1> {
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004806 let isCommutable = 1 in
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004807 def rri : SS4AIi8<opc, MRMSrcReg, (outs RC:$dst),
4808 (ins RC:$src1, RC:$src2, i32i8imm:$src3),
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004809 !if(Is2Addr,
4810 !strconcat(OpcodeStr,
4811 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4812 !strconcat(OpcodeStr,
4813 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004814 [(set RC:$dst, (IntId RC:$src1, RC:$src2, imm:$src3))]>,
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004815 OpSize;
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004816 def rmi : SS4AIi8<opc, MRMSrcMem, (outs RC:$dst),
4817 (ins RC:$src1, x86memop:$src2, i32i8imm:$src3),
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004818 !if(Is2Addr,
4819 !strconcat(OpcodeStr,
4820 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4821 !strconcat(OpcodeStr,
4822 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004823 [(set RC:$dst,
4824 (IntId RC:$src1,
4825 (bitconvert (memop_frag addr:$src2)), imm:$src3))]>,
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004826 OpSize;
Nate Begeman204e84e2008-02-04 06:00:24 +00004827}
4828
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004829let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes68b559e2010-07-03 01:37:03 +00004830 let isCommutable = 0 in {
4831 defm VBLENDPS : SS41I_binop_rmi_int<0x0C, "vblendps", int_x86_sse41_blendps,
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004832 VR128, memopv16i8, i128mem, 0>, VEX_4V;
Bruno Cardoso Lopes68b559e2010-07-03 01:37:03 +00004833 defm VBLENDPD : SS41I_binop_rmi_int<0x0D, "vblendpd", int_x86_sse41_blendpd,
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004834 VR128, memopv16i8, i128mem, 0>, VEX_4V;
Bruno Cardoso Lopes533a7df2010-08-10 00:02:05 +00004835 defm VBLENDPSY : SS41I_binop_rmi_int<0x0C, "vblendps",
4836 int_x86_avx_blend_ps_256, VR256, memopv32i8, i256mem, 0>, VEX_4V;
4837 defm VBLENDPDY : SS41I_binop_rmi_int<0x0D, "vblendpd",
4838 int_x86_avx_blend_pd_256, VR256, memopv32i8, i256mem, 0>, VEX_4V;
Bruno Cardoso Lopes68b559e2010-07-03 01:37:03 +00004839 defm VPBLENDW : SS41I_binop_rmi_int<0x0E, "vpblendw", int_x86_sse41_pblendw,
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004840 VR128, memopv16i8, i128mem, 0>, VEX_4V;
Bruno Cardoso Lopes68b559e2010-07-03 01:37:03 +00004841 defm VMPSADBW : SS41I_binop_rmi_int<0x42, "vmpsadbw", int_x86_sse41_mpsadbw,
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004842 VR128, memopv16i8, i128mem, 0>, VEX_4V;
Bruno Cardoso Lopes68b559e2010-07-03 01:37:03 +00004843 }
4844 defm VDPPS : SS41I_binop_rmi_int<0x40, "vdpps", int_x86_sse41_dpps,
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004845 VR128, memopv16i8, i128mem, 0>, VEX_4V;
Bruno Cardoso Lopes68b559e2010-07-03 01:37:03 +00004846 defm VDPPD : SS41I_binop_rmi_int<0x41, "vdppd", int_x86_sse41_dppd,
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004847 VR128, memopv16i8, i128mem, 0>, VEX_4V;
Bruno Cardoso Lopes405f11b2010-08-10 01:43:16 +00004848 defm VDPPSY : SS41I_binop_rmi_int<0x40, "vdpps", int_x86_avx_dp_ps_256,
4849 VR256, memopv32i8, i256mem, 0>, VEX_4V;
Bruno Cardoso Lopes68b559e2010-07-03 01:37:03 +00004850}
4851
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004852let Constraints = "$src1 = $dst" in {
4853 let isCommutable = 0 in {
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004854 defm BLENDPS : SS41I_binop_rmi_int<0x0C, "blendps", int_x86_sse41_blendps,
4855 VR128, memopv16i8, i128mem>;
4856 defm BLENDPD : SS41I_binop_rmi_int<0x0D, "blendpd", int_x86_sse41_blendpd,
4857 VR128, memopv16i8, i128mem>;
4858 defm PBLENDW : SS41I_binop_rmi_int<0x0E, "pblendw", int_x86_sse41_pblendw,
4859 VR128, memopv16i8, i128mem>;
4860 defm MPSADBW : SS41I_binop_rmi_int<0x42, "mpsadbw", int_x86_sse41_mpsadbw,
4861 VR128, memopv16i8, i128mem>;
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004862 }
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004863 defm DPPS : SS41I_binop_rmi_int<0x40, "dpps", int_x86_sse41_dpps,
4864 VR128, memopv16i8, i128mem>;
4865 defm DPPD : SS41I_binop_rmi_int<0x41, "dppd", int_x86_sse41_dppd,
4866 VR128, memopv16i8, i128mem>;
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004867}
Nate Begemanfea2be52008-02-09 23:46:37 +00004868
Bruno Cardoso Lopes07de4062010-07-06 22:36:24 +00004869/// SS41I_quaternary_int_avx - AVX SSE 4.1 with 4 operators
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004870let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004871multiclass SS41I_quaternary_int_avx<bits<8> opc, string OpcodeStr,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00004872 RegisterClass RC, X86MemOperand x86memop,
4873 PatFrag mem_frag, Intrinsic IntId> {
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004874 def rr : I<opc, MRMSrcReg, (outs RC:$dst),
4875 (ins RC:$src1, RC:$src2, RC:$src3),
4876 !strconcat(OpcodeStr,
4877 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00004878 [(set RC:$dst, (IntId RC:$src1, RC:$src2, RC:$src3))],
4879 SSEPackedInt>, OpSize, TA, VEX_4V, VEX_I8IMM;
Bruno Cardoso Lopes07de4062010-07-06 22:36:24 +00004880
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004881 def rm : I<opc, MRMSrcMem, (outs RC:$dst),
4882 (ins RC:$src1, x86memop:$src2, RC:$src3),
4883 !strconcat(OpcodeStr,
4884 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00004885 [(set RC:$dst,
4886 (IntId RC:$src1, (bitconvert (mem_frag addr:$src2)),
4887 RC:$src3))],
4888 SSEPackedInt>, OpSize, TA, VEX_4V, VEX_I8IMM;
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004889}
Bruno Cardoso Lopes07de4062010-07-06 22:36:24 +00004890}
4891
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00004892defm VBLENDVPD : SS41I_quaternary_int_avx<0x4B, "vblendvpd", VR128, i128mem,
4893 memopv16i8, int_x86_sse41_blendvpd>;
4894defm VBLENDVPS : SS41I_quaternary_int_avx<0x4A, "vblendvps", VR128, i128mem,
4895 memopv16i8, int_x86_sse41_blendvps>;
4896defm VPBLENDVB : SS41I_quaternary_int_avx<0x4C, "vpblendvb", VR128, i128mem,
4897 memopv16i8, int_x86_sse41_pblendvb>;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00004898defm VBLENDVPDY : SS41I_quaternary_int_avx<0x4B, "vblendvpd", VR256, i256mem,
Bruno Cardoso Lopes533a7df2010-08-10 00:02:05 +00004899 memopv32i8, int_x86_avx_blendv_pd_256>;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00004900defm VBLENDVPSY : SS41I_quaternary_int_avx<0x4A, "vblendvps", VR256, i256mem,
Bruno Cardoso Lopes533a7df2010-08-10 00:02:05 +00004901 memopv32i8, int_x86_avx_blendv_ps_256>;
Bruno Cardoso Lopes07de4062010-07-06 22:36:24 +00004902
Evan Cheng172b7942008-03-14 07:39:27 +00004903/// SS41I_ternary_int - SSE 4.1 ternary operator
Evan Chenge9083d62008-03-05 08:19:16 +00004904let Uses = [XMM0], Constraints = "$src1 = $dst" in {
Nate Begemanab5d56c2008-02-10 18:47:57 +00004905 multiclass SS41I_ternary_int<bits<8> opc, string OpcodeStr, Intrinsic IntId> {
4906 def rr0 : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
4907 (ins VR128:$src1, VR128:$src2),
Eric Christopher44b93ff2009-07-31 20:07:27 +00004908 !strconcat(OpcodeStr,
Nate Begemanab5d56c2008-02-10 18:47:57 +00004909 "\t{%xmm0, $src2, $dst|$dst, $src2, %xmm0}"),
4910 [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2, XMM0))]>,
4911 OpSize;
4912
4913 def rm0 : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
4914 (ins VR128:$src1, i128mem:$src2),
4915 !strconcat(OpcodeStr,
4916 "\t{%xmm0, $src2, $dst|$dst, $src2, %xmm0}"),
4917 [(set VR128:$dst,
4918 (IntId VR128:$src1,
4919 (bitconvert (memopv16i8 addr:$src2)), XMM0))]>, OpSize;
4920 }
4921}
4922
4923defm BLENDVPD : SS41I_ternary_int<0x15, "blendvpd", int_x86_sse41_blendvpd>;
4924defm BLENDVPS : SS41I_ternary_int<0x14, "blendvps", int_x86_sse41_blendvps>;
4925defm PBLENDVB : SS41I_ternary_int<0x10, "pblendvb", int_x86_sse41_pblendvb>;
4926
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004927let isAsmParserOnly = 1, Predicates = [HasAVX] in
Bruno Cardoso Lopes09df2ae2010-07-07 01:14:56 +00004928def VMOVNTDQArm : SS48I<0x2A, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
4929 "vmovntdqa\t{$src, $dst|$dst, $src}",
4930 [(set VR128:$dst, (int_x86_sse41_movntdqa addr:$src))]>,
4931 OpSize, VEX;
Nate Begemanbc4efb82008-03-16 21:14:46 +00004932def MOVNTDQArm : SS48I<0x2A, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
4933 "movntdqa\t{$src, $dst|$dst, $src}",
Kevin Enderby40fe18f2010-02-10 00:10:31 +00004934 [(set VR128:$dst, (int_x86_sse41_movntdqa addr:$src))]>,
4935 OpSize;
Nate Begeman30a0de92008-07-17 16:51:19 +00004936
Eric Christopherb120ab42009-08-18 22:50:32 +00004937//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes4f6bdf92010-07-07 03:39:29 +00004938// SSE4.2 - Compare Instructions
Eric Christopherb120ab42009-08-18 22:50:32 +00004939//===----------------------------------------------------------------------===//
4940
Nate Begeman30a0de92008-07-17 16:51:19 +00004941/// SS42I_binop_rm_int - Simple SSE 4.2 binary operator
Bruno Cardoso Lopes4f6bdf92010-07-07 03:39:29 +00004942multiclass SS42I_binop_rm_int<bits<8> opc, string OpcodeStr,
4943 Intrinsic IntId128, bit Is2Addr = 1> {
4944 def rr : SS428I<opc, MRMSrcReg, (outs VR128:$dst),
4945 (ins VR128:$src1, VR128:$src2),
4946 !if(Is2Addr,
4947 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
4948 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
4949 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
4950 OpSize;
4951 def rm : SS428I<opc, MRMSrcMem, (outs VR128:$dst),
4952 (ins VR128:$src1, i128mem:$src2),
4953 !if(Is2Addr,
4954 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
4955 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
4956 [(set VR128:$dst,
4957 (IntId128 VR128:$src1,
4958 (bitconvert (memopv16i8 addr:$src2))))]>, OpSize;
Nate Begeman30a0de92008-07-17 16:51:19 +00004959}
4960
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004961let isAsmParserOnly = 1, Predicates = [HasAVX] in
Bruno Cardoso Lopes4f6bdf92010-07-07 03:39:29 +00004962 defm VPCMPGTQ : SS42I_binop_rm_int<0x37, "vpcmpgtq", int_x86_sse42_pcmpgtq,
4963 0>, VEX_4V;
4964let Constraints = "$src1 = $dst" in
4965 defm PCMPGTQ : SS42I_binop_rm_int<0x37, "pcmpgtq", int_x86_sse42_pcmpgtq>;
Nate Begeman30a0de92008-07-17 16:51:19 +00004966
4967def : Pat<(v2i64 (X86pcmpgtq VR128:$src1, VR128:$src2)),
4968 (PCMPGTQrr VR128:$src1, VR128:$src2)>;
4969def : Pat<(v2i64 (X86pcmpgtq VR128:$src1, (memop addr:$src2))),
4970 (PCMPGTQrm VR128:$src1, addr:$src2)>;
Eric Christopherb4dc13c2009-08-08 21:55:08 +00004971
Bruno Cardoso Lopes4f6bdf92010-07-07 03:39:29 +00004972//===----------------------------------------------------------------------===//
4973// SSE4.2 - String/text Processing Instructions
4974//===----------------------------------------------------------------------===//
4975
4976// Packed Compare Implicit Length Strings, Return Mask
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00004977multiclass pseudo_pcmpistrm<string asm> {
4978 def REG : Ii8<0, Pseudo, (outs VR128:$dst),
4979 (ins VR128:$src1, VR128:$src2, i8imm:$src3), !strconcat(asm, "rr PSEUDO"),
Bruno Cardoso Lopes4f6bdf92010-07-07 03:39:29 +00004980 [(set VR128:$dst, (int_x86_sse42_pcmpistrm128 VR128:$src1, VR128:$src2,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00004981 imm:$src3))]>;
4982 def MEM : Ii8<0, Pseudo, (outs VR128:$dst),
4983 (ins VR128:$src1, i128mem:$src2, i8imm:$src3), !strconcat(asm, "rm PSEUDO"),
Bruno Cardoso Lopes4f6bdf92010-07-07 03:39:29 +00004984 [(set VR128:$dst, (int_x86_sse42_pcmpistrm128
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00004985 VR128:$src1, (load addr:$src2), imm:$src3))]>;
4986}
4987
4988let Defs = [EFLAGS], usesCustomInserter = 1 in {
4989 defm PCMPISTRM128 : pseudo_pcmpistrm<"#PCMPISTRM128">, Requires<[HasSSE42]>;
4990 defm VPCMPISTRM128 : pseudo_pcmpistrm<"#VPCMPISTRM128">, Requires<[HasAVX]>;
Bruno Cardoso Lopes4f6bdf92010-07-07 03:39:29 +00004991}
4992
4993let Defs = [XMM0, EFLAGS], isAsmParserOnly = 1,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004994 Predicates = [HasAVX] in {
Bruno Cardoso Lopes4f6bdf92010-07-07 03:39:29 +00004995 def VPCMPISTRM128rr : SS42AI<0x62, MRMSrcReg, (outs),
4996 (ins VR128:$src1, VR128:$src2, i8imm:$src3),
4997 "vpcmpistrm\t{$src3, $src2, $src1|$src1, $src2, $src3}", []>, OpSize, VEX;
4998 def VPCMPISTRM128rm : SS42AI<0x62, MRMSrcMem, (outs),
4999 (ins VR128:$src1, i128mem:$src2, i8imm:$src3),
5000 "vpcmpistrm\t{$src3, $src2, $src1|$src1, $src2, $src3}", []>, OpSize, VEX;
5001}
5002
5003let Defs = [XMM0, EFLAGS] in {
5004 def PCMPISTRM128rr : SS42AI<0x62, MRMSrcReg, (outs),
5005 (ins VR128:$src1, VR128:$src2, i8imm:$src3),
5006 "pcmpistrm\t{$src3, $src2, $src1|$src1, $src2, $src3}", []>, OpSize;
5007 def PCMPISTRM128rm : SS42AI<0x62, MRMSrcMem, (outs),
5008 (ins VR128:$src1, i128mem:$src2, i8imm:$src3),
5009 "pcmpistrm\t{$src3, $src2, $src1|$src1, $src2, $src3}", []>, OpSize;
5010}
5011
5012// Packed Compare Explicit Length Strings, Return Mask
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00005013multiclass pseudo_pcmpestrm<string asm> {
5014 def REG : Ii8<0, Pseudo, (outs VR128:$dst),
5015 (ins VR128:$src1, VR128:$src3, i8imm:$src5), !strconcat(asm, "rr PSEUDO"),
Bruno Cardoso Lopes4f6bdf92010-07-07 03:39:29 +00005016 [(set VR128:$dst, (int_x86_sse42_pcmpestrm128
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00005017 VR128:$src1, EAX, VR128:$src3, EDX, imm:$src5))]>;
5018 def MEM : Ii8<0, Pseudo, (outs VR128:$dst),
5019 (ins VR128:$src1, i128mem:$src3, i8imm:$src5), !strconcat(asm, "rm PSEUDO"),
5020 [(set VR128:$dst, (int_x86_sse42_pcmpestrm128
5021 VR128:$src1, EAX, (load addr:$src3), EDX, imm:$src5))]>;
5022}
5023
5024let Defs = [EFLAGS], Uses = [EAX, EDX], usesCustomInserter = 1 in {
5025 defm PCMPESTRM128 : pseudo_pcmpestrm<"#PCMPESTRM128">, Requires<[HasSSE42]>;
5026 defm VPCMPESTRM128 : pseudo_pcmpestrm<"#VPCMPESTRM128">, Requires<[HasAVX]>;
Bruno Cardoso Lopes4f6bdf92010-07-07 03:39:29 +00005027}
5028
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00005029let isAsmParserOnly = 1, Predicates = [HasAVX],
Bruno Cardoso Lopes4f6bdf92010-07-07 03:39:29 +00005030 Defs = [XMM0, EFLAGS], Uses = [EAX, EDX] in {
5031 def VPCMPESTRM128rr : SS42AI<0x60, MRMSrcReg, (outs),
5032 (ins VR128:$src1, VR128:$src3, i8imm:$src5),
5033 "vpcmpestrm\t{$src5, $src3, $src1|$src1, $src3, $src5}", []>, OpSize, VEX;
5034 def VPCMPESTRM128rm : SS42AI<0x60, MRMSrcMem, (outs),
5035 (ins VR128:$src1, i128mem:$src3, i8imm:$src5),
5036 "vpcmpestrm\t{$src5, $src3, $src1|$src1, $src3, $src5}", []>, OpSize, VEX;
5037}
5038
5039let Defs = [XMM0, EFLAGS], Uses = [EAX, EDX] in {
5040 def PCMPESTRM128rr : SS42AI<0x60, MRMSrcReg, (outs),
5041 (ins VR128:$src1, VR128:$src3, i8imm:$src5),
5042 "pcmpestrm\t{$src5, $src3, $src1|$src1, $src3, $src5}", []>, OpSize;
5043 def PCMPESTRM128rm : SS42AI<0x60, MRMSrcMem, (outs),
5044 (ins VR128:$src1, i128mem:$src3, i8imm:$src5),
5045 "pcmpestrm\t{$src5, $src3, $src1|$src1, $src3, $src5}", []>, OpSize;
5046}
5047
5048// Packed Compare Implicit Length Strings, Return Index
5049let Defs = [ECX, EFLAGS] in {
5050 multiclass SS42AI_pcmpistri<Intrinsic IntId128, string asm = "pcmpistri"> {
5051 def rr : SS42AI<0x63, MRMSrcReg, (outs),
5052 (ins VR128:$src1, VR128:$src2, i8imm:$src3),
5053 !strconcat(asm, "\t{$src3, $src2, $src1|$src1, $src2, $src3}"),
5054 [(set ECX, (IntId128 VR128:$src1, VR128:$src2, imm:$src3)),
5055 (implicit EFLAGS)]>, OpSize;
5056 def rm : SS42AI<0x63, MRMSrcMem, (outs),
5057 (ins VR128:$src1, i128mem:$src2, i8imm:$src3),
5058 !strconcat(asm, "\t{$src3, $src2, $src1|$src1, $src2, $src3}"),
5059 [(set ECX, (IntId128 VR128:$src1, (load addr:$src2), imm:$src3)),
5060 (implicit EFLAGS)]>, OpSize;
5061 }
5062}
5063
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00005064let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes4f6bdf92010-07-07 03:39:29 +00005065defm VPCMPISTRI : SS42AI_pcmpistri<int_x86_sse42_pcmpistri128, "vpcmpistri">,
5066 VEX;
5067defm VPCMPISTRIA : SS42AI_pcmpistri<int_x86_sse42_pcmpistria128, "vpcmpistri">,
5068 VEX;
5069defm VPCMPISTRIC : SS42AI_pcmpistri<int_x86_sse42_pcmpistric128, "vpcmpistri">,
5070 VEX;
5071defm VPCMPISTRIO : SS42AI_pcmpistri<int_x86_sse42_pcmpistrio128, "vpcmpistri">,
5072 VEX;
5073defm VPCMPISTRIS : SS42AI_pcmpistri<int_x86_sse42_pcmpistris128, "vpcmpistri">,
5074 VEX;
5075defm VPCMPISTRIZ : SS42AI_pcmpistri<int_x86_sse42_pcmpistriz128, "vpcmpistri">,
5076 VEX;
5077}
5078
5079defm PCMPISTRI : SS42AI_pcmpistri<int_x86_sse42_pcmpistri128>;
5080defm PCMPISTRIA : SS42AI_pcmpistri<int_x86_sse42_pcmpistria128>;
5081defm PCMPISTRIC : SS42AI_pcmpistri<int_x86_sse42_pcmpistric128>;
5082defm PCMPISTRIO : SS42AI_pcmpistri<int_x86_sse42_pcmpistrio128>;
5083defm PCMPISTRIS : SS42AI_pcmpistri<int_x86_sse42_pcmpistris128>;
5084defm PCMPISTRIZ : SS42AI_pcmpistri<int_x86_sse42_pcmpistriz128>;
5085
5086// Packed Compare Explicit Length Strings, Return Index
5087let Defs = [ECX, EFLAGS], Uses = [EAX, EDX] in {
5088 multiclass SS42AI_pcmpestri<Intrinsic IntId128, string asm = "pcmpestri"> {
5089 def rr : SS42AI<0x61, MRMSrcReg, (outs),
5090 (ins VR128:$src1, VR128:$src3, i8imm:$src5),
5091 !strconcat(asm, "\t{$src5, $src3, $src1|$src1, $src3, $src5}"),
5092 [(set ECX, (IntId128 VR128:$src1, EAX, VR128:$src3, EDX, imm:$src5)),
5093 (implicit EFLAGS)]>, OpSize;
5094 def rm : SS42AI<0x61, MRMSrcMem, (outs),
5095 (ins VR128:$src1, i128mem:$src3, i8imm:$src5),
5096 !strconcat(asm, "\t{$src5, $src3, $src1|$src1, $src3, $src5}"),
5097 [(set ECX,
5098 (IntId128 VR128:$src1, EAX, (load addr:$src3), EDX, imm:$src5)),
5099 (implicit EFLAGS)]>, OpSize;
5100 }
5101}
5102
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00005103let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes4f6bdf92010-07-07 03:39:29 +00005104defm VPCMPESTRI : SS42AI_pcmpestri<int_x86_sse42_pcmpestri128, "vpcmpestri">,
5105 VEX;
5106defm VPCMPESTRIA : SS42AI_pcmpestri<int_x86_sse42_pcmpestria128, "vpcmpestri">,
5107 VEX;
5108defm VPCMPESTRIC : SS42AI_pcmpestri<int_x86_sse42_pcmpestric128, "vpcmpestri">,
5109 VEX;
5110defm VPCMPESTRIO : SS42AI_pcmpestri<int_x86_sse42_pcmpestrio128, "vpcmpestri">,
5111 VEX;
5112defm VPCMPESTRIS : SS42AI_pcmpestri<int_x86_sse42_pcmpestris128, "vpcmpestri">,
5113 VEX;
5114defm VPCMPESTRIZ : SS42AI_pcmpestri<int_x86_sse42_pcmpestriz128, "vpcmpestri">,
5115 VEX;
5116}
5117
5118defm PCMPESTRI : SS42AI_pcmpestri<int_x86_sse42_pcmpestri128>;
5119defm PCMPESTRIA : SS42AI_pcmpestri<int_x86_sse42_pcmpestria128>;
5120defm PCMPESTRIC : SS42AI_pcmpestri<int_x86_sse42_pcmpestric128>;
5121defm PCMPESTRIO : SS42AI_pcmpestri<int_x86_sse42_pcmpestrio128>;
5122defm PCMPESTRIS : SS42AI_pcmpestri<int_x86_sse42_pcmpestris128>;
5123defm PCMPESTRIZ : SS42AI_pcmpestri<int_x86_sse42_pcmpestriz128>;
5124
5125//===----------------------------------------------------------------------===//
5126// SSE4.2 - CRC Instructions
5127//===----------------------------------------------------------------------===//
5128
5129// No CRC instructions have AVX equivalents
5130
Eric Christopherb4dc13c2009-08-08 21:55:08 +00005131// crc intrinsic instruction
5132// This set of instructions are only rm, the only difference is the size
5133// of r and m.
5134let Constraints = "$src1 = $dst" in {
Eric Christopher027c2b12009-08-10 21:48:58 +00005135 def CRC32m8 : SS42FI<0xF0, MRMSrcMem, (outs GR32:$dst),
Eric Christopherb4dc13c2009-08-08 21:55:08 +00005136 (ins GR32:$src1, i8mem:$src2),
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00005137 "crc32{b} \t{$src2, $src1|$src1, $src2}",
Eric Christopherb4dc13c2009-08-08 21:55:08 +00005138 [(set GR32:$dst,
5139 (int_x86_sse42_crc32_8 GR32:$src1,
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00005140 (load addr:$src2)))]>;
Eric Christopher027c2b12009-08-10 21:48:58 +00005141 def CRC32r8 : SS42FI<0xF0, MRMSrcReg, (outs GR32:$dst),
Eric Christopherb4dc13c2009-08-08 21:55:08 +00005142 (ins GR32:$src1, GR8:$src2),
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00005143 "crc32{b} \t{$src2, $src1|$src1, $src2}",
Eric Christopherb4dc13c2009-08-08 21:55:08 +00005144 [(set GR32:$dst,
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00005145 (int_x86_sse42_crc32_8 GR32:$src1, GR8:$src2))]>;
Eric Christopher027c2b12009-08-10 21:48:58 +00005146 def CRC32m16 : SS42FI<0xF1, MRMSrcMem, (outs GR32:$dst),
Eric Christopherb4dc13c2009-08-08 21:55:08 +00005147 (ins GR32:$src1, i16mem:$src2),
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00005148 "crc32{w} \t{$src2, $src1|$src1, $src2}",
Eric Christopherb4dc13c2009-08-08 21:55:08 +00005149 [(set GR32:$dst,
5150 (int_x86_sse42_crc32_16 GR32:$src1,
5151 (load addr:$src2)))]>,
5152 OpSize;
Eric Christopher027c2b12009-08-10 21:48:58 +00005153 def CRC32r16 : SS42FI<0xF1, MRMSrcReg, (outs GR32:$dst),
Eric Christopherb4dc13c2009-08-08 21:55:08 +00005154 (ins GR32:$src1, GR16:$src2),
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00005155 "crc32{w} \t{$src2, $src1|$src1, $src2}",
Eric Christopherb4dc13c2009-08-08 21:55:08 +00005156 [(set GR32:$dst,
Eric Christopher027c2b12009-08-10 21:48:58 +00005157 (int_x86_sse42_crc32_16 GR32:$src1, GR16:$src2))]>,
Eric Christopherb4dc13c2009-08-08 21:55:08 +00005158 OpSize;
Eric Christopher027c2b12009-08-10 21:48:58 +00005159 def CRC32m32 : SS42FI<0xF1, MRMSrcMem, (outs GR32:$dst),
Eric Christopherb4dc13c2009-08-08 21:55:08 +00005160 (ins GR32:$src1, i32mem:$src2),
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00005161 "crc32{l} \t{$src2, $src1|$src1, $src2}",
Eric Christopherb4dc13c2009-08-08 21:55:08 +00005162 [(set GR32:$dst,
5163 (int_x86_sse42_crc32_32 GR32:$src1,
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00005164 (load addr:$src2)))]>;
Eric Christopher027c2b12009-08-10 21:48:58 +00005165 def CRC32r32 : SS42FI<0xF1, MRMSrcReg, (outs GR32:$dst),
Eric Christopherb4dc13c2009-08-08 21:55:08 +00005166 (ins GR32:$src1, GR32:$src2),
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00005167 "crc32{l} \t{$src2, $src1|$src1, $src2}",
Eric Christopherb4dc13c2009-08-08 21:55:08 +00005168 [(set GR32:$dst,
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00005169 (int_x86_sse42_crc32_32 GR32:$src1, GR32:$src2))]>;
5170 def CRC64m8 : SS42FI<0xF0, MRMSrcMem, (outs GR64:$dst),
5171 (ins GR64:$src1, i8mem:$src2),
5172 "crc32{b} \t{$src2, $src1|$src1, $src2}",
Eric Christopherb4dc13c2009-08-08 21:55:08 +00005173 [(set GR64:$dst,
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00005174 (int_x86_sse42_crc64_8 GR64:$src1,
Eric Christopherb4dc13c2009-08-08 21:55:08 +00005175 (load addr:$src2)))]>,
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00005176 REX_W;
5177 def CRC64r8 : SS42FI<0xF0, MRMSrcReg, (outs GR64:$dst),
5178 (ins GR64:$src1, GR8:$src2),
5179 "crc32{b} \t{$src2, $src1|$src1, $src2}",
Eric Christopherb4dc13c2009-08-08 21:55:08 +00005180 [(set GR64:$dst,
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00005181 (int_x86_sse42_crc64_8 GR64:$src1, GR8:$src2))]>,
5182 REX_W;
5183 def CRC64m64 : SS42FI<0xF1, MRMSrcMem, (outs GR64:$dst),
5184 (ins GR64:$src1, i64mem:$src2),
5185 "crc32{q} \t{$src2, $src1|$src1, $src2}",
5186 [(set GR64:$dst,
5187 (int_x86_sse42_crc64_64 GR64:$src1,
5188 (load addr:$src2)))]>,
5189 REX_W;
5190 def CRC64r64 : SS42FI<0xF1, MRMSrcReg, (outs GR64:$dst),
5191 (ins GR64:$src1, GR64:$src2),
5192 "crc32{q} \t{$src2, $src1|$src1, $src2}",
5193 [(set GR64:$dst,
5194 (int_x86_sse42_crc64_64 GR64:$src1, GR64:$src2))]>,
5195 REX_W;
Eric Christopherb4dc13c2009-08-08 21:55:08 +00005196}
Eric Christopherb120ab42009-08-18 22:50:32 +00005197
Eric Christopher6d1cd1c2010-04-02 21:54:27 +00005198//===----------------------------------------------------------------------===//
5199// AES-NI Instructions
5200//===----------------------------------------------------------------------===//
5201
Bruno Cardoso Lopesced9ec92010-07-07 18:24:20 +00005202multiclass AESI_binop_rm_int<bits<8> opc, string OpcodeStr,
5203 Intrinsic IntId128, bit Is2Addr = 1> {
5204 def rr : AES8I<opc, MRMSrcReg, (outs VR128:$dst),
5205 (ins VR128:$src1, VR128:$src2),
5206 !if(Is2Addr,
5207 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
5208 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
5209 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
5210 OpSize;
5211 def rm : AES8I<opc, MRMSrcMem, (outs VR128:$dst),
5212 (ins VR128:$src1, i128mem:$src2),
5213 !if(Is2Addr,
5214 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
5215 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
5216 [(set VR128:$dst,
5217 (IntId128 VR128:$src1,
5218 (bitconvert (memopv16i8 addr:$src2))))]>, OpSize;
Eric Christopher6d1cd1c2010-04-02 21:54:27 +00005219}
5220
Bruno Cardoso Lopesced9ec92010-07-07 18:24:20 +00005221// Perform One Round of an AES Encryption/Decryption Flow
5222let isAsmParserOnly = 1, Predicates = [HasAVX, HasAES] in {
5223 defm VAESENC : AESI_binop_rm_int<0xDC, "vaesenc",
5224 int_x86_aesni_aesenc, 0>, VEX_4V;
5225 defm VAESENCLAST : AESI_binop_rm_int<0xDD, "vaesenclast",
5226 int_x86_aesni_aesenclast, 0>, VEX_4V;
5227 defm VAESDEC : AESI_binop_rm_int<0xDE, "vaesdec",
5228 int_x86_aesni_aesdec, 0>, VEX_4V;
5229 defm VAESDECLAST : AESI_binop_rm_int<0xDF, "vaesdeclast",
5230 int_x86_aesni_aesdeclast, 0>, VEX_4V;
5231}
5232
5233let Constraints = "$src1 = $dst" in {
5234 defm AESENC : AESI_binop_rm_int<0xDC, "aesenc",
5235 int_x86_aesni_aesenc>;
5236 defm AESENCLAST : AESI_binop_rm_int<0xDD, "aesenclast",
5237 int_x86_aesni_aesenclast>;
5238 defm AESDEC : AESI_binop_rm_int<0xDE, "aesdec",
5239 int_x86_aesni_aesdec>;
5240 defm AESDECLAST : AESI_binop_rm_int<0xDF, "aesdeclast",
5241 int_x86_aesni_aesdeclast>;
5242}
Eric Christopher6d1cd1c2010-04-02 21:54:27 +00005243
Eric Christopher6d1cd1c2010-04-02 21:54:27 +00005244def : Pat<(v2i64 (int_x86_aesni_aesenc VR128:$src1, VR128:$src2)),
5245 (AESENCrr VR128:$src1, VR128:$src2)>;
5246def : Pat<(v2i64 (int_x86_aesni_aesenc VR128:$src1, (memop addr:$src2))),
5247 (AESENCrm VR128:$src1, addr:$src2)>;
5248def : Pat<(v2i64 (int_x86_aesni_aesenclast VR128:$src1, VR128:$src2)),
5249 (AESENCLASTrr VR128:$src1, VR128:$src2)>;
5250def : Pat<(v2i64 (int_x86_aesni_aesenclast VR128:$src1, (memop addr:$src2))),
5251 (AESENCLASTrm VR128:$src1, addr:$src2)>;
5252def : Pat<(v2i64 (int_x86_aesni_aesdec VR128:$src1, VR128:$src2)),
5253 (AESDECrr VR128:$src1, VR128:$src2)>;
5254def : Pat<(v2i64 (int_x86_aesni_aesdec VR128:$src1, (memop addr:$src2))),
5255 (AESDECrm VR128:$src1, addr:$src2)>;
5256def : Pat<(v2i64 (int_x86_aesni_aesdeclast VR128:$src1, VR128:$src2)),
5257 (AESDECLASTrr VR128:$src1, VR128:$src2)>;
5258def : Pat<(v2i64 (int_x86_aesni_aesdeclast VR128:$src1, (memop addr:$src2))),
5259 (AESDECLASTrm VR128:$src1, addr:$src2)>;
5260
Bruno Cardoso Lopesced9ec92010-07-07 18:24:20 +00005261// Perform the AES InvMixColumn Transformation
5262let isAsmParserOnly = 1, Predicates = [HasAVX, HasAES] in {
5263 def VAESIMCrr : AES8I<0xDB, MRMSrcReg, (outs VR128:$dst),
5264 (ins VR128:$src1),
5265 "vaesimc\t{$src1, $dst|$dst, $src1}",
5266 [(set VR128:$dst,
5267 (int_x86_aesni_aesimc VR128:$src1))]>,
5268 OpSize, VEX;
5269 def VAESIMCrm : AES8I<0xDB, MRMSrcMem, (outs VR128:$dst),
5270 (ins i128mem:$src1),
5271 "vaesimc\t{$src1, $dst|$dst, $src1}",
5272 [(set VR128:$dst,
5273 (int_x86_aesni_aesimc (bitconvert (memopv2i64 addr:$src1))))]>,
5274 OpSize, VEX;
5275}
Eric Christopherb3500fd2010-04-02 23:48:33 +00005276def AESIMCrr : AES8I<0xDB, MRMSrcReg, (outs VR128:$dst),
5277 (ins VR128:$src1),
5278 "aesimc\t{$src1, $dst|$dst, $src1}",
5279 [(set VR128:$dst,
5280 (int_x86_aesni_aesimc VR128:$src1))]>,
5281 OpSize;
Eric Christopherb3500fd2010-04-02 23:48:33 +00005282def AESIMCrm : AES8I<0xDB, MRMSrcMem, (outs VR128:$dst),
5283 (ins i128mem:$src1),
5284 "aesimc\t{$src1, $dst|$dst, $src1}",
5285 [(set VR128:$dst,
5286 (int_x86_aesni_aesimc (bitconvert (memopv2i64 addr:$src1))))]>,
5287 OpSize;
5288
Bruno Cardoso Lopesced9ec92010-07-07 18:24:20 +00005289// AES Round Key Generation Assist
5290let isAsmParserOnly = 1, Predicates = [HasAVX, HasAES] in {
5291 def VAESKEYGENASSIST128rr : AESAI<0xDF, MRMSrcReg, (outs VR128:$dst),
5292 (ins VR128:$src1, i8imm:$src2),
5293 "vaeskeygenassist\t{$src2, $src1, $dst|$dst, $src1, $src2}",
5294 [(set VR128:$dst,
5295 (int_x86_aesni_aeskeygenassist VR128:$src1, imm:$src2))]>,
5296 OpSize, VEX;
5297 def VAESKEYGENASSIST128rm : AESAI<0xDF, MRMSrcMem, (outs VR128:$dst),
5298 (ins i128mem:$src1, i8imm:$src2),
5299 "vaeskeygenassist\t{$src2, $src1, $dst|$dst, $src1, $src2}",
5300 [(set VR128:$dst,
5301 (int_x86_aesni_aeskeygenassist (bitconvert (memopv2i64 addr:$src1)),
5302 imm:$src2))]>,
5303 OpSize, VEX;
5304}
Eric Christopher6d1cd1c2010-04-02 21:54:27 +00005305def AESKEYGENASSIST128rr : AESAI<0xDF, MRMSrcReg, (outs VR128:$dst),
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00005306 (ins VR128:$src1, i8imm:$src2),
Eric Christopher6d1cd1c2010-04-02 21:54:27 +00005307 "aeskeygenassist\t{$src2, $src1, $dst|$dst, $src1, $src2}",
5308 [(set VR128:$dst,
5309 (int_x86_aesni_aeskeygenassist VR128:$src1, imm:$src2))]>,
5310 OpSize;
5311def AESKEYGENASSIST128rm : AESAI<0xDF, MRMSrcMem, (outs VR128:$dst),
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00005312 (ins i128mem:$src1, i8imm:$src2),
Eric Christopher6d1cd1c2010-04-02 21:54:27 +00005313 "aeskeygenassist\t{$src2, $src1, $dst|$dst, $src1, $src2}",
5314 [(set VR128:$dst,
5315 (int_x86_aesni_aeskeygenassist (bitconvert (memopv2i64 addr:$src1)),
5316 imm:$src2))]>,
5317 OpSize;
Bruno Cardoso Lopes43945d92010-07-20 00:11:13 +00005318
5319//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesf528d2b2010-07-23 18:41:12 +00005320// CLMUL Instructions
5321//===----------------------------------------------------------------------===//
5322
5323// Only the AVX version of CLMUL instructions are described here.
5324
5325// Carry-less Multiplication instructions
5326let isAsmParserOnly = 1 in {
5327def VPCLMULQDQrr : CLMULIi8<0x44, MRMSrcReg, (outs VR128:$dst),
5328 (ins VR128:$src1, VR128:$src2, i8imm:$src3),
5329 "vpclmulqdq\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
5330 []>;
5331
5332def VPCLMULQDQrm : CLMULIi8<0x44, MRMSrcMem, (outs VR128:$dst),
5333 (ins VR128:$src1, i128mem:$src2, i8imm:$src3),
5334 "vpclmulqdq\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
5335 []>;
5336
5337// Assembler Only
5338multiclass avx_vpclmul<string asm> {
5339 def rr : I<0, Pseudo, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
5340 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
5341 []>;
5342
5343 def rm : I<0, Pseudo, (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
5344 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
5345 []>;
5346}
5347defm VPCLMULHQHQDQ : avx_vpclmul<"vpclmulhqhqdq">;
5348defm VPCLMULHQLQDQ : avx_vpclmul<"vpclmulhqlqdq">;
5349defm VPCLMULLQHQDQ : avx_vpclmul<"vpclmullqhqdq">;
5350defm VPCLMULLQLQDQ : avx_vpclmul<"vpclmullqlqdq">;
5351
5352} // isAsmParserOnly
5353
5354//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes43945d92010-07-20 00:11:13 +00005355// AVX Instructions
5356//===----------------------------------------------------------------------===//
5357
5358let isAsmParserOnly = 1 in {
5359
5360// Load from memory and broadcast to all elements of the destination operand
5361class avx_broadcast<bits<8> opc, string OpcodeStr, RegisterClass RC,
Bruno Cardoso Lopes251871c2010-08-09 18:03:43 +00005362 X86MemOperand x86memop, Intrinsic Int> :
Bruno Cardoso Lopes43945d92010-07-20 00:11:13 +00005363 AVX8I<opc, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
Bruno Cardoso Lopes251871c2010-08-09 18:03:43 +00005364 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
5365 [(set RC:$dst, (Int addr:$src))]>, VEX;
Bruno Cardoso Lopes43945d92010-07-20 00:11:13 +00005366
Bruno Cardoso Lopes251871c2010-08-09 18:03:43 +00005367def VBROADCASTSS : avx_broadcast<0x18, "vbroadcastss", VR128, f32mem,
5368 int_x86_avx_vbroadcastss>;
5369def VBROADCASTSSY : avx_broadcast<0x18, "vbroadcastss", VR256, f32mem,
5370 int_x86_avx_vbroadcastss_256>;
5371def VBROADCASTSD : avx_broadcast<0x19, "vbroadcastsd", VR256, f64mem,
5372 int_x86_avx_vbroadcast_sd_256>;
5373def VBROADCASTF128 : avx_broadcast<0x1A, "vbroadcastf128", VR256, f128mem,
5374 int_x86_avx_vbroadcastf128_pd_256>;
Bruno Cardoso Lopes43945d92010-07-20 00:11:13 +00005375
Bruno Cardoso Lopese1c29be2010-07-20 19:44:51 +00005376// Insert packed floating-point values
5377def VINSERTF128rr : AVXAIi8<0x18, MRMSrcReg, (outs VR256:$dst),
5378 (ins VR256:$src1, VR128:$src2, i8imm:$src3),
5379 "vinsertf128\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
5380 []>, VEX_4V;
5381def VINSERTF128rm : AVXAIi8<0x18, MRMSrcMem, (outs VR256:$dst),
5382 (ins VR256:$src1, f128mem:$src2, i8imm:$src3),
5383 "vinsertf128\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
5384 []>, VEX_4V;
5385
Bruno Cardoso Lopes1154f422010-07-20 23:19:02 +00005386// Extract packed floating-point values
5387def VEXTRACTF128rr : AVXAIi8<0x19, MRMDestReg, (outs VR128:$dst),
5388 (ins VR256:$src1, i8imm:$src2),
5389 "vextractf128\t{$src2, $src1, $dst|$dst, $src1, $src2}",
5390 []>, VEX;
5391def VEXTRACTF128mr : AVXAIi8<0x19, MRMDestMem, (outs),
5392 (ins f128mem:$dst, VR256:$src1, i8imm:$src2),
5393 "vextractf128\t{$src2, $src1, $dst|$dst, $src1, $src2}",
5394 []>, VEX;
5395
Bruno Cardoso Lopes4b13f3c2010-07-21 02:46:58 +00005396// Conditional SIMD Packed Loads and Stores
Bruno Cardoso Lopes251871c2010-08-09 18:03:43 +00005397multiclass avx_movmask_rm<bits<8> opc_rm, bits<8> opc_mr, string OpcodeStr,
5398 Intrinsic IntLd, Intrinsic IntLd256,
5399 Intrinsic IntSt, Intrinsic IntSt256,
5400 PatFrag pf128, PatFrag pf256> {
Bruno Cardoso Lopes4b13f3c2010-07-21 02:46:58 +00005401 def rm : AVX8I<opc_rm, MRMSrcMem, (outs VR128:$dst),
5402 (ins VR128:$src1, f128mem:$src2),
5403 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Bruno Cardoso Lopes251871c2010-08-09 18:03:43 +00005404 [(set VR128:$dst, (IntLd addr:$src2, VR128:$src1))]>,
5405 VEX_4V;
Bruno Cardoso Lopes4b13f3c2010-07-21 02:46:58 +00005406 def Yrm : AVX8I<opc_rm, MRMSrcMem, (outs VR256:$dst),
5407 (ins VR256:$src1, f256mem:$src2),
5408 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Bruno Cardoso Lopes251871c2010-08-09 18:03:43 +00005409 [(set VR256:$dst, (IntLd256 addr:$src2, VR256:$src1))]>,
5410 VEX_4V;
Bruno Cardoso Lopes4b13f3c2010-07-21 02:46:58 +00005411 def mr : AVX8I<opc_mr, MRMDestMem, (outs),
5412 (ins f128mem:$dst, VR128:$src1, VR128:$src2),
5413 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Bruno Cardoso Lopes251871c2010-08-09 18:03:43 +00005414 [(IntSt addr:$dst, VR128:$src1, VR128:$src2)]>, VEX_4V;
Bruno Cardoso Lopes4b13f3c2010-07-21 02:46:58 +00005415 def Ymr : AVX8I<opc_mr, MRMDestMem, (outs),
5416 (ins f256mem:$dst, VR256:$src1, VR256:$src2),
5417 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Bruno Cardoso Lopes251871c2010-08-09 18:03:43 +00005418 [(IntSt256 addr:$dst, VR256:$src1, VR256:$src2)]>, VEX_4V;
Bruno Cardoso Lopes4b13f3c2010-07-21 02:46:58 +00005419}
5420
Bruno Cardoso Lopes251871c2010-08-09 18:03:43 +00005421defm VMASKMOVPS : avx_movmask_rm<0x2C, 0x2E, "vmaskmovps",
5422 int_x86_avx_maskload_ps,
5423 int_x86_avx_maskload_ps_256,
5424 int_x86_avx_maskstore_ps,
5425 int_x86_avx_maskstore_ps_256,
5426 memopv4f32, memopv8f32>;
5427defm VMASKMOVPD : avx_movmask_rm<0x2D, 0x2F, "vmaskmovpd",
5428 int_x86_avx_maskload_pd,
5429 int_x86_avx_maskload_pd_256,
5430 int_x86_avx_maskstore_pd,
5431 int_x86_avx_maskstore_pd_256,
5432 memopv2f64, memopv4f64>;
Bruno Cardoso Lopes4b13f3c2010-07-21 02:46:58 +00005433
Bruno Cardoso Lopes7d7d15a2010-07-21 03:07:42 +00005434// Permute Floating-Point Values
5435multiclass avx_permil<bits<8> opc_rm, bits<8> opc_rmi, string OpcodeStr,
Bruno Cardoso Lopesbd2d90f2010-08-06 20:03:27 +00005436 RegisterClass RC, X86MemOperand x86memop_f,
5437 X86MemOperand x86memop_i, PatFrag f_frag, PatFrag i_frag,
5438 Intrinsic IntVar, Intrinsic IntImm> {
Bruno Cardoso Lopes7d7d15a2010-07-21 03:07:42 +00005439 def rr : AVX8I<opc_rm, MRMSrcReg, (outs RC:$dst),
5440 (ins RC:$src1, RC:$src2),
5441 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Bruno Cardoso Lopesbd2d90f2010-08-06 20:03:27 +00005442 [(set RC:$dst, (IntVar RC:$src1, RC:$src2))]>, VEX_4V;
Bruno Cardoso Lopes7d7d15a2010-07-21 03:07:42 +00005443 def rm : AVX8I<opc_rm, MRMSrcMem, (outs RC:$dst),
Bruno Cardoso Lopesbd2d90f2010-08-06 20:03:27 +00005444 (ins RC:$src1, x86memop_i:$src2),
Bruno Cardoso Lopes7d7d15a2010-07-21 03:07:42 +00005445 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Bruno Cardoso Lopesbd2d90f2010-08-06 20:03:27 +00005446 [(set RC:$dst, (IntVar RC:$src1, (i_frag addr:$src2)))]>, VEX_4V;
5447
Bruno Cardoso Lopes7d7d15a2010-07-21 03:07:42 +00005448 def ri : AVXAIi8<opc_rmi, MRMSrcReg, (outs RC:$dst),
5449 (ins RC:$src1, i8imm:$src2),
5450 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Bruno Cardoso Lopesbd2d90f2010-08-06 20:03:27 +00005451 [(set RC:$dst, (IntImm RC:$src1, imm:$src2))]>, VEX;
Bruno Cardoso Lopes7d7d15a2010-07-21 03:07:42 +00005452 def mi : AVXAIi8<opc_rmi, MRMSrcMem, (outs RC:$dst),
Bruno Cardoso Lopesbd2d90f2010-08-06 20:03:27 +00005453 (ins x86memop_f:$src1, i8imm:$src2),
Bruno Cardoso Lopes7d7d15a2010-07-21 03:07:42 +00005454 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Bruno Cardoso Lopesbd2d90f2010-08-06 20:03:27 +00005455 [(set RC:$dst, (IntImm (f_frag addr:$src1), imm:$src2))]>, VEX;
Bruno Cardoso Lopes7d7d15a2010-07-21 03:07:42 +00005456}
5457
Bruno Cardoso Lopesbd2d90f2010-08-06 20:03:27 +00005458defm VPERMILPS : avx_permil<0x0C, 0x04, "vpermilps", VR128, f128mem, i128mem,
5459 memopv4f32, memopv4i32,
5460 int_x86_avx_vpermilvar_ps,
5461 int_x86_avx_vpermil_ps>;
5462defm VPERMILPSY : avx_permil<0x0C, 0x04, "vpermilps", VR256, f256mem, i256mem,
5463 memopv8f32, memopv8i32,
5464 int_x86_avx_vpermilvar_ps_256,
5465 int_x86_avx_vpermil_ps_256>;
5466defm VPERMILPD : avx_permil<0x0D, 0x05, "vpermilpd", VR128, f128mem, i128mem,
5467 memopv2f64, memopv2i64,
5468 int_x86_avx_vpermilvar_pd,
5469 int_x86_avx_vpermil_pd>;
5470defm VPERMILPDY : avx_permil<0x0D, 0x05, "vpermilpd", VR256, f256mem, i256mem,
5471 memopv4f64, memopv4i64,
5472 int_x86_avx_vpermilvar_pd_256,
5473 int_x86_avx_vpermil_pd_256>;
Bruno Cardoso Lopes7d7d15a2010-07-21 03:07:42 +00005474
5475def VPERM2F128rr : AVXAIi8<0x06, MRMSrcReg, (outs VR256:$dst),
5476 (ins VR256:$src1, VR256:$src2, i8imm:$src3),
5477 "vperm2f128\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
5478 []>, VEX_4V;
5479def VPERM2F128rm : AVXAIi8<0x06, MRMSrcMem, (outs VR256:$dst),
5480 (ins VR256:$src1, f256mem:$src2, i8imm:$src3),
5481 "vperm2f128\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
5482 []>, VEX_4V;
5483
Bruno Cardoso Lopescf6ca032010-07-21 08:56:24 +00005484// Zero All YMM registers
Bruno Cardoso Lopes4945dd82010-08-06 22:10:01 +00005485def VZEROALL : I<0x77, RawFrm, (outs), (ins), "vzeroall",
5486 [(int_x86_avx_vzeroall)]>, VEX, VEX_L, Requires<[HasAVX]>;
Bruno Cardoso Lopescf6ca032010-07-21 08:56:24 +00005487
5488// Zero Upper bits of YMM registers
Bruno Cardoso Lopes4945dd82010-08-06 22:10:01 +00005489def VZEROUPPER : I<0x77, RawFrm, (outs), (ins), "vzeroupper",
5490 [(int_x86_avx_vzeroupper)]>, VEX, Requires<[HasAVX]>;
Bruno Cardoso Lopescf6ca032010-07-21 08:56:24 +00005491
Bruno Cardoso Lopes43945d92010-07-20 00:11:13 +00005492} // isAsmParserOnly
Bruno Cardoso Lopesbd2d90f2010-08-06 20:03:27 +00005493
Bruno Cardoso Lopes251871c2010-08-09 18:03:43 +00005494def : Pat<(int_x86_avx_vinsertf128_pd_256 VR256:$src1, VR128:$src2, imm:$src3),
5495 (VINSERTF128rr VR256:$src1, VR128:$src2, imm:$src3)>;
5496def : Pat<(int_x86_avx_vinsertf128_ps_256 VR256:$src1, VR128:$src2, imm:$src3),
5497 (VINSERTF128rr VR256:$src1, VR128:$src2, imm:$src3)>;
5498def : Pat<(int_x86_avx_vinsertf128_si_256 VR256:$src1, VR128:$src2, imm:$src3),
5499 (VINSERTF128rr VR256:$src1, VR128:$src2, imm:$src3)>;
5500
5501def : Pat<(int_x86_avx_vextractf128_pd_256 VR256:$src1, imm:$src2),
5502 (VEXTRACTF128rr VR256:$src1, imm:$src2)>;
5503def : Pat<(int_x86_avx_vextractf128_ps_256 VR256:$src1, imm:$src2),
5504 (VEXTRACTF128rr VR256:$src1, imm:$src2)>;
5505def : Pat<(int_x86_avx_vextractf128_si_256 VR256:$src1, imm:$src2),
5506 (VEXTRACTF128rr VR256:$src1, imm:$src2)>;
5507
5508def : Pat<(int_x86_avx_vbroadcastf128_ps_256 addr:$src),
5509 (VBROADCASTF128 addr:$src)>;
5510
Bruno Cardoso Lopesbd2d90f2010-08-06 20:03:27 +00005511def : Pat<(int_x86_avx_vperm2f128_ps_256 VR256:$src1, VR256:$src2, imm:$src3),
5512 (VPERM2F128rr VR256:$src1, VR256:$src2, imm:$src3)>;
5513def : Pat<(int_x86_avx_vperm2f128_pd_256 VR256:$src1, VR256:$src2, imm:$src3),
5514 (VPERM2F128rr VR256:$src1, VR256:$src2, imm:$src3)>;
5515def : Pat<(int_x86_avx_vperm2f128_si_256 VR256:$src1, VR256:$src2, imm:$src3),
5516 (VPERM2F128rr VR256:$src1, VR256:$src2, imm:$src3)>;
5517
5518def : Pat<(int_x86_avx_vperm2f128_ps_256
5519 VR256:$src1, (memopv8f32 addr:$src2), imm:$src3),
5520 (VPERM2F128rm VR256:$src1, addr:$src2, imm:$src3)>;
5521def : Pat<(int_x86_avx_vperm2f128_pd_256
5522 VR256:$src1, (memopv4f64 addr:$src2), imm:$src3),
5523 (VPERM2F128rm VR256:$src1, addr:$src2, imm:$src3)>;
5524def : Pat<(int_x86_avx_vperm2f128_si_256
5525 VR256:$src1, (memopv8i32 addr:$src2), imm:$src3),
5526 (VPERM2F128rm VR256:$src1, addr:$src2, imm:$src3)>;
5527