blob: b932e170c977f153635c550900f8044d385bd39d [file] [log] [blame]
Jesse Barnes585fb112008-07-29 11:54:06 -07001/* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef _I915_REG_H_
26#define _I915_REG_H_
27
Chris Wilson5eddb702010-09-11 13:48:45 +010028#define _PIPE(pipe, a, b) ((a) + (pipe)*((b)-(a)))
Damien Lespiau70d21f02013-07-03 21:06:04 +010029#define _PLANE(plane, a, b) _PIPE(plane, a, b)
Paulo Zanonia5c961d2012-10-24 15:59:34 -020030#define _TRANSCODER(tran, a, b) ((a) + (tran)*((b)-(a)))
Eugeni Dodonov2b139522012-03-29 12:32:22 -030031#define _PORT(port, a, b) ((a) + (port)*((b)-(a)))
Ville Syrjälä2d401b12014-04-09 13:29:08 +030032#define _PIPE3(pipe, a, b, c) ((pipe) == PIPE_A ? (a) : \
33 (pipe) == PIPE_B ? (b) : (c))
Jani Nikulae7d7cad2014-11-14 16:54:21 +020034#define _PORT3(port, a, b, c) ((port) == PORT_A ? (a) : \
35 (port) == PORT_B ? (b) : (c))
Eugeni Dodonov2b139522012-03-29 12:32:22 -030036
Damien Lespiau98533252014-12-08 17:33:51 +000037#define _MASKED_FIELD(mask, value) ({ \
38 if (__builtin_constant_p(mask)) \
39 BUILD_BUG_ON_MSG(((mask) & 0xffff0000), "Incorrect mask"); \
40 if (__builtin_constant_p(value)) \
41 BUILD_BUG_ON_MSG((value) & 0xffff0000, "Incorrect value"); \
42 if (__builtin_constant_p(mask) && __builtin_constant_p(value)) \
43 BUILD_BUG_ON_MSG((value) & ~(mask), \
44 "Incorrect value for mask"); \
45 (mask) << 16 | (value); })
46#define _MASKED_BIT_ENABLE(a) ({ typeof(a) _a = (a); _MASKED_FIELD(_a, _a); })
47#define _MASKED_BIT_DISABLE(a) (_MASKED_FIELD((a), 0))
48
49
Daniel Vetter6b26c862012-04-24 14:04:12 +020050
Jesse Barnes585fb112008-07-29 11:54:06 -070051/* PCI config space */
52
Ville Syrjälä1b1d2712015-05-22 11:22:31 +030053#define HPLLCC 0xc0 /* 85x only */
54#define GC_CLOCK_CONTROL_MASK (0x7 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -070055#define GC_CLOCK_133_200 (0 << 0)
56#define GC_CLOCK_100_200 (1 << 0)
57#define GC_CLOCK_100_133 (2 << 0)
Ville Syrjälä1b1d2712015-05-22 11:22:31 +030058#define GC_CLOCK_133_266 (3 << 0)
59#define GC_CLOCK_133_200_2 (4 << 0)
60#define GC_CLOCK_133_266_2 (5 << 0)
61#define GC_CLOCK_166_266 (6 << 0)
62#define GC_CLOCK_166_250 (7 << 0)
63
Jesse Barnesf97108d2010-01-29 11:27:07 -080064#define GCFGC2 0xda
Jesse Barnes585fb112008-07-29 11:54:06 -070065#define GCFGC 0xf0 /* 915+ only */
66#define GC_LOW_FREQUENCY_ENABLE (1 << 7)
67#define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
68#define GC_DISPLAY_CLOCK_333_MHZ (4 << 4)
Daniel Vetter257a7ff2013-07-26 08:35:42 +020069#define GC_DISPLAY_CLOCK_267_MHZ_PNV (0 << 4)
70#define GC_DISPLAY_CLOCK_333_MHZ_PNV (1 << 4)
71#define GC_DISPLAY_CLOCK_444_MHZ_PNV (2 << 4)
72#define GC_DISPLAY_CLOCK_200_MHZ_PNV (5 << 4)
73#define GC_DISPLAY_CLOCK_133_MHZ_PNV (6 << 4)
74#define GC_DISPLAY_CLOCK_167_MHZ_PNV (7 << 4)
Jesse Barnes585fb112008-07-29 11:54:06 -070075#define GC_DISPLAY_CLOCK_MASK (7 << 4)
Jesse Barnes652c3932009-08-17 13:31:43 -070076#define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
77#define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
78#define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
79#define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
80#define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
81#define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
82#define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
83#define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
84#define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
85#define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
86#define I945_GC_RENDER_CLOCK_MASK (7 << 0)
87#define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
88#define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
89#define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
90#define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
91#define I915_GC_RENDER_CLOCK_MASK (7 << 0)
92#define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
93#define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
94#define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
Jesse Barnes9f49c372014-12-10 12:16:05 -080095#define GCDGMBUS 0xcc
Daniel Vetter7f1bdbc2014-01-16 16:42:54 +010096#define PCI_LBPC 0xf4 /* legacy/combination backlight modes, also called LBB */
97
Kenneth Graunkeeeccdca2010-09-11 01:24:50 -070098
99/* Graphics reset regs */
Ville Syrjälä59ea9052014-11-21 21:54:27 +0200100#define I915_GDRST 0xc0 /* PCI config register */
Kenneth Graunkeeeccdca2010-09-11 01:24:50 -0700101#define GRDOM_FULL (0<<2)
102#define GRDOM_RENDER (1<<2)
103#define GRDOM_MEDIA (3<<2)
Jesse Barnes8a5c2ae2013-03-28 13:57:19 -0700104#define GRDOM_MASK (3<<2)
Ville Syrjälä73bbf6b2014-11-21 21:54:25 +0200105#define GRDOM_RESET_STATUS (1<<1)
Daniel Vetter5ccce182012-04-27 15:17:45 +0200106#define GRDOM_RESET_ENABLE (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700107
Ville Syrjäläb3a3f032014-05-19 19:23:24 +0300108#define ILK_GDSR 0x2ca4 /* MCHBAR offset */
109#define ILK_GRDOM_FULL (0<<1)
110#define ILK_GRDOM_RENDER (1<<1)
111#define ILK_GRDOM_MEDIA (3<<1)
112#define ILK_GRDOM_MASK (3<<1)
113#define ILK_GRDOM_RESET_ENABLE (1<<0)
114
Jesse Barnes07b7ddd2011-08-03 11:28:44 -0700115#define GEN6_MBCUNIT_SNPCR 0x900c /* for LLC config */
116#define GEN6_MBC_SNPCR_SHIFT 21
117#define GEN6_MBC_SNPCR_MASK (3<<21)
118#define GEN6_MBC_SNPCR_MAX (0<<21)
119#define GEN6_MBC_SNPCR_MED (1<<21)
120#define GEN6_MBC_SNPCR_LOW (2<<21)
121#define GEN6_MBC_SNPCR_MIN (3<<21) /* only 1/16th of the cache is shared */
122
Imre Deak9e72b462014-05-05 15:13:55 +0300123#define VLV_G3DCTL 0x9024
124#define VLV_GSCKGCTL 0x9028
125
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100126#define GEN6_MBCTL 0x0907c
127#define GEN6_MBCTL_ENABLE_BOOT_FETCH (1 << 4)
128#define GEN6_MBCTL_CTX_FETCH_NEEDED (1 << 3)
129#define GEN6_MBCTL_BME_UPDATE_ENABLE (1 << 2)
130#define GEN6_MBCTL_MAE_UPDATE_ENABLE (1 << 1)
131#define GEN6_MBCTL_BOOT_FETCH_MECH (1 << 0)
132
Eric Anholtcff458c2010-11-18 09:31:14 +0800133#define GEN6_GDRST 0x941c
134#define GEN6_GRDOM_FULL (1 << 0)
135#define GEN6_GRDOM_RENDER (1 << 1)
136#define GEN6_GRDOM_MEDIA (1 << 2)
137#define GEN6_GRDOM_BLT (1 << 3)
138
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100139#define RING_PP_DIR_BASE(ring) ((ring)->mmio_base+0x228)
140#define RING_PP_DIR_BASE_READ(ring) ((ring)->mmio_base+0x518)
141#define RING_PP_DIR_DCLV(ring) ((ring)->mmio_base+0x220)
142#define PP_DIR_DCLV_2G 0xffffffff
143
Ben Widawsky94e409c2013-11-04 22:29:36 -0800144#define GEN8_RING_PDP_UDW(ring, n) ((ring)->mmio_base+0x270 + ((n) * 8 + 4))
145#define GEN8_RING_PDP_LDW(ring, n) ((ring)->mmio_base+0x270 + (n) * 8)
146
Jeff McGee0cea6502015-02-13 10:27:56 -0600147#define GEN8_R_PWR_CLK_STATE 0x20C8
148#define GEN8_RPCS_ENABLE (1 << 31)
149#define GEN8_RPCS_S_CNT_ENABLE (1 << 18)
150#define GEN8_RPCS_S_CNT_SHIFT 15
151#define GEN8_RPCS_S_CNT_MASK (0x7 << GEN8_RPCS_S_CNT_SHIFT)
152#define GEN8_RPCS_SS_CNT_ENABLE (1 << 11)
153#define GEN8_RPCS_SS_CNT_SHIFT 8
154#define GEN8_RPCS_SS_CNT_MASK (0x7 << GEN8_RPCS_SS_CNT_SHIFT)
155#define GEN8_RPCS_EU_MAX_SHIFT 4
156#define GEN8_RPCS_EU_MAX_MASK (0xf << GEN8_RPCS_EU_MAX_SHIFT)
157#define GEN8_RPCS_EU_MIN_SHIFT 0
158#define GEN8_RPCS_EU_MIN_MASK (0xf << GEN8_RPCS_EU_MIN_SHIFT)
159
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100160#define GAM_ECOCHK 0x4090
Damien Lespiau81e231a2015-02-09 19:33:19 +0000161#define BDW_DISABLE_HDC_INVALIDATION (1<<25)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100162#define ECOCHK_SNB_BIT (1<<10)
Ben Widawskye3dff582013-03-20 14:49:14 -0700163#define HSW_ECOCHK_ARB_PRIO_SOL (1<<6)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100164#define ECOCHK_PPGTT_CACHE64B (0x3<<3)
165#define ECOCHK_PPGTT_CACHE4B (0x0<<3)
Ville Syrjäläa6f429a2013-04-04 15:13:42 +0300166#define ECOCHK_PPGTT_GFDT_IVB (0x1<<4)
167#define ECOCHK_PPGTT_LLC_IVB (0x1<<3)
168#define ECOCHK_PPGTT_UC_HSW (0x1<<3)
169#define ECOCHK_PPGTT_WT_HSW (0x2<<3)
170#define ECOCHK_PPGTT_WB_HSW (0x3<<3)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100171
Daniel Vetter48ecfa12012-04-11 20:42:40 +0200172#define GAC_ECO_BITS 0x14090
Ville Syrjälä3b9d7882013-04-04 15:13:40 +0300173#define ECOBITS_SNB_BIT (1<<13)
Daniel Vetter48ecfa12012-04-11 20:42:40 +0200174#define ECOBITS_PPGTT_CACHE64B (3<<8)
175#define ECOBITS_PPGTT_CACHE4B (0<<8)
176
Daniel Vetterbe901a52012-04-11 20:42:39 +0200177#define GAB_CTL 0x24000
178#define GAB_CTL_CONT_AFTER_PAGEFAULT (1<<8)
179
Daniel Vetter40bae732014-09-11 13:28:08 +0200180#define GEN7_BIOS_RESERVED 0x1082C0
181#define GEN7_BIOS_RESERVED_1M (0 << 5)
182#define GEN7_BIOS_RESERVED_256K (1 << 5)
183#define GEN8_BIOS_RESERVED_SHIFT 7
184#define GEN7_BIOS_RESERVED_MASK 0x1
185#define GEN8_BIOS_RESERVED_MASK 0x3
186
187
Jesse Barnes585fb112008-07-29 11:54:06 -0700188/* VGA stuff */
189
190#define VGA_ST01_MDA 0x3ba
191#define VGA_ST01_CGA 0x3da
192
193#define VGA_MSR_WRITE 0x3c2
194#define VGA_MSR_READ 0x3cc
195#define VGA_MSR_MEM_EN (1<<1)
196#define VGA_MSR_CGA_MODE (1<<0)
197
Ville Syrjälä5434fd92013-06-06 13:09:32 +0300198#define VGA_SR_INDEX 0x3c4
Daniel Vetterf930ddd2012-11-21 15:55:21 +0100199#define SR01 1
Ville Syrjälä5434fd92013-06-06 13:09:32 +0300200#define VGA_SR_DATA 0x3c5
Jesse Barnes585fb112008-07-29 11:54:06 -0700201
202#define VGA_AR_INDEX 0x3c0
203#define VGA_AR_VID_EN (1<<5)
204#define VGA_AR_DATA_WRITE 0x3c0
205#define VGA_AR_DATA_READ 0x3c1
206
207#define VGA_GR_INDEX 0x3ce
208#define VGA_GR_DATA 0x3cf
209/* GR05 */
210#define VGA_GR_MEM_READ_MODE_SHIFT 3
211#define VGA_GR_MEM_READ_MODE_PLANE 1
212/* GR06 */
213#define VGA_GR_MEM_MODE_MASK 0xc
214#define VGA_GR_MEM_MODE_SHIFT 2
215#define VGA_GR_MEM_A0000_AFFFF 0
216#define VGA_GR_MEM_A0000_BFFFF 1
217#define VGA_GR_MEM_B0000_B7FFF 2
218#define VGA_GR_MEM_B0000_BFFFF 3
219
220#define VGA_DACMASK 0x3c6
221#define VGA_DACRX 0x3c7
222#define VGA_DACWX 0x3c8
223#define VGA_DACDATA 0x3c9
224
225#define VGA_CR_INDEX_MDA 0x3b4
226#define VGA_CR_DATA_MDA 0x3b5
227#define VGA_CR_INDEX_CGA 0x3d4
228#define VGA_CR_DATA_CGA 0x3d5
229
230/*
Brad Volkin351e3db2014-02-18 10:15:46 -0800231 * Instruction field definitions used by the command parser
232 */
233#define INSTR_CLIENT_SHIFT 29
234#define INSTR_CLIENT_MASK 0xE0000000
235#define INSTR_MI_CLIENT 0x0
236#define INSTR_BC_CLIENT 0x2
237#define INSTR_RC_CLIENT 0x3
238#define INSTR_SUBCLIENT_SHIFT 27
239#define INSTR_SUBCLIENT_MASK 0x18000000
240#define INSTR_MEDIA_SUBCLIENT 0x2
Michael H. Nguyen86ef6302014-11-21 09:35:36 -0800241#define INSTR_26_TO_24_MASK 0x7000000
242#define INSTR_26_TO_24_SHIFT 24
Brad Volkin351e3db2014-02-18 10:15:46 -0800243
244/*
Jesse Barnes585fb112008-07-29 11:54:06 -0700245 * Memory interface instructions used by the kernel
246 */
247#define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags))
Brad Volkind4d48032014-02-18 10:15:54 -0800248/* Many MI commands use bit 22 of the header dword for GGTT vs PPGTT */
249#define MI_GLOBAL_GTT (1<<22)
Jesse Barnes585fb112008-07-29 11:54:06 -0700250
251#define MI_NOOP MI_INSTR(0, 0)
252#define MI_USER_INTERRUPT MI_INSTR(0x02, 0)
253#define MI_WAIT_FOR_EVENT MI_INSTR(0x03, 0)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200254#define MI_WAIT_FOR_OVERLAY_FLIP (1<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -0700255#define MI_WAIT_FOR_PLANE_B_FLIP (1<<6)
256#define MI_WAIT_FOR_PLANE_A_FLIP (1<<2)
257#define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1)
258#define MI_FLUSH MI_INSTR(0x04, 0)
259#define MI_READ_FLUSH (1 << 0)
260#define MI_EXE_FLUSH (1 << 1)
261#define MI_NO_WRITE_FLUSH (1 << 2)
262#define MI_SCENE_COUNT (1 << 3) /* just increment scene count */
263#define MI_END_SCENE (1 << 4) /* flush binner and incr scene count */
Zou Nan hai1cafd342010-06-25 13:40:24 +0800264#define MI_INVALIDATE_ISP (1 << 5) /* invalidate indirect state pointers */
Ben Widawsky0e792842013-12-16 20:50:37 -0800265#define MI_REPORT_HEAD MI_INSTR(0x07, 0)
266#define MI_ARB_ON_OFF MI_INSTR(0x08, 0)
267#define MI_ARB_ENABLE (1<<0)
268#define MI_ARB_DISABLE (0<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700269#define MI_BATCH_BUFFER_END MI_INSTR(0x0a, 0)
Jesse Barnes88271da2011-01-05 12:01:24 -0800270#define MI_SUSPEND_FLUSH MI_INSTR(0x0b, 0)
271#define MI_SUSPEND_FLUSH_EN (1<<0)
Michael H. Nguyen86ef6302014-11-21 09:35:36 -0800272#define MI_SET_APPID MI_INSTR(0x0e, 0)
Akshay Joshi0206e352011-08-16 15:34:10 -0400273#define MI_OVERLAY_FLIP MI_INSTR(0x11, 0)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200274#define MI_OVERLAY_CONTINUE (0x0<<21)
275#define MI_OVERLAY_ON (0x1<<21)
276#define MI_OVERLAY_OFF (0x2<<21)
Jesse Barnes585fb112008-07-29 11:54:06 -0700277#define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500278#define MI_DISPLAY_FLIP MI_INSTR(0x14, 2)
Jesse Barnes1afe3e92010-03-26 10:35:20 -0700279#define MI_DISPLAY_FLIP_I915 MI_INSTR(0x14, 1)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500280#define MI_DISPLAY_FLIP_PLANE(n) ((n) << 20)
Daniel Vettercb05d8d2012-05-23 14:02:00 +0200281/* IVB has funny definitions for which plane to flip. */
282#define MI_DISPLAY_FLIP_IVB_PLANE_A (0 << 19)
283#define MI_DISPLAY_FLIP_IVB_PLANE_B (1 << 19)
284#define MI_DISPLAY_FLIP_IVB_SPRITE_A (2 << 19)
285#define MI_DISPLAY_FLIP_IVB_SPRITE_B (3 << 19)
286#define MI_DISPLAY_FLIP_IVB_PLANE_C (4 << 19)
287#define MI_DISPLAY_FLIP_IVB_SPRITE_C (5 << 19)
Damien Lespiau830c81d2014-11-13 17:51:46 +0000288/* SKL ones */
289#define MI_DISPLAY_FLIP_SKL_PLANE_1_A (0 << 8)
290#define MI_DISPLAY_FLIP_SKL_PLANE_1_B (1 << 8)
291#define MI_DISPLAY_FLIP_SKL_PLANE_1_C (2 << 8)
292#define MI_DISPLAY_FLIP_SKL_PLANE_2_A (4 << 8)
293#define MI_DISPLAY_FLIP_SKL_PLANE_2_B (5 << 8)
294#define MI_DISPLAY_FLIP_SKL_PLANE_2_C (6 << 8)
295#define MI_DISPLAY_FLIP_SKL_PLANE_3_A (7 << 8)
296#define MI_DISPLAY_FLIP_SKL_PLANE_3_B (8 << 8)
297#define MI_DISPLAY_FLIP_SKL_PLANE_3_C (9 << 8)
Ben Widawsky3e789982014-06-30 09:53:37 -0700298#define MI_SEMAPHORE_MBOX MI_INSTR(0x16, 1) /* gen6, gen7 */
Ben Widawsky0e792842013-12-16 20:50:37 -0800299#define MI_SEMAPHORE_GLOBAL_GTT (1<<22)
300#define MI_SEMAPHORE_UPDATE (1<<21)
301#define MI_SEMAPHORE_COMPARE (1<<20)
302#define MI_SEMAPHORE_REGISTER (1<<18)
303#define MI_SEMAPHORE_SYNC_VR (0<<16) /* RCS wait for VCS (RVSYNC) */
304#define MI_SEMAPHORE_SYNC_VER (1<<16) /* RCS wait for VECS (RVESYNC) */
305#define MI_SEMAPHORE_SYNC_BR (2<<16) /* RCS wait for BCS (RBSYNC) */
306#define MI_SEMAPHORE_SYNC_BV (0<<16) /* VCS wait for BCS (VBSYNC) */
307#define MI_SEMAPHORE_SYNC_VEV (1<<16) /* VCS wait for VECS (VVESYNC) */
308#define MI_SEMAPHORE_SYNC_RV (2<<16) /* VCS wait for RCS (VRSYNC) */
309#define MI_SEMAPHORE_SYNC_RB (0<<16) /* BCS wait for RCS (BRSYNC) */
310#define MI_SEMAPHORE_SYNC_VEB (1<<16) /* BCS wait for VECS (BVESYNC) */
311#define MI_SEMAPHORE_SYNC_VB (2<<16) /* BCS wait for VCS (BVSYNC) */
312#define MI_SEMAPHORE_SYNC_BVE (0<<16) /* VECS wait for BCS (VEBSYNC) */
313#define MI_SEMAPHORE_SYNC_VVE (1<<16) /* VECS wait for VCS (VEVSYNC) */
314#define MI_SEMAPHORE_SYNC_RVE (2<<16) /* VECS wait for RCS (VERSYNC) */
Daniel Vettera028c4b2014-03-15 00:08:56 +0100315#define MI_SEMAPHORE_SYNC_INVALID (3<<16)
316#define MI_SEMAPHORE_SYNC_MASK (3<<16)
Zou Nan haiaa40d6b2010-06-25 13:40:23 +0800317#define MI_SET_CONTEXT MI_INSTR(0x18, 0)
318#define MI_MM_SPACE_GTT (1<<8)
319#define MI_MM_SPACE_PHYSICAL (0<<8)
320#define MI_SAVE_EXT_STATE_EN (1<<3)
321#define MI_RESTORE_EXT_STATE_EN (1<<2)
Jesse Barnes88271da2011-01-05 12:01:24 -0800322#define MI_FORCE_RESTORE (1<<1)
Zou Nan haiaa40d6b2010-06-25 13:40:23 +0800323#define MI_RESTORE_INHIBIT (1<<0)
Ben Widawsky3e789982014-06-30 09:53:37 -0700324#define MI_SEMAPHORE_SIGNAL MI_INSTR(0x1b, 0) /* GEN8+ */
325#define MI_SEMAPHORE_TARGET(engine) ((engine)<<15)
Ben Widawsky5ee426c2014-06-30 09:53:38 -0700326#define MI_SEMAPHORE_WAIT MI_INSTR(0x1c, 2) /* GEN8+ */
327#define MI_SEMAPHORE_POLL (1<<15)
328#define MI_SEMAPHORE_SAD_GTE_SDD (1<<12)
Jesse Barnes585fb112008-07-29 11:54:06 -0700329#define MI_STORE_DWORD_IMM MI_INSTR(0x20, 1)
Ville Syrjälä8edfbb82014-11-14 18:16:56 +0200330#define MI_STORE_DWORD_IMM_GEN4 MI_INSTR(0x20, 2)
331#define MI_MEM_VIRTUAL (1 << 22) /* 945,g33,965 */
332#define MI_USE_GGTT (1 << 22) /* g4x+ */
Jesse Barnes585fb112008-07-29 11:54:06 -0700333#define MI_STORE_DWORD_INDEX MI_INSTR(0x21, 1)
334#define MI_STORE_DWORD_INDEX_SHIFT 2
Daniel Vetterc6642782010-11-12 13:46:18 +0000335/* Official intel docs are somewhat sloppy concerning MI_LOAD_REGISTER_IMM:
336 * - Always issue a MI_NOOP _before_ the MI_LOAD_REGISTER_IMM - otherwise hw
337 * simply ignores the register load under certain conditions.
338 * - One can actually load arbitrary many arbitrary registers: Simply issue x
339 * address/value pairs. Don't overdue it, though, x <= 2^4 must hold!
340 */
Damien Lespiau7ec55f42014-04-07 20:24:32 +0100341#define MI_LOAD_REGISTER_IMM(x) MI_INSTR(0x22, 2*(x)-1)
Oscar Mateo8670d6f2014-07-24 17:04:17 +0100342#define MI_LRI_FORCE_POSTED (1<<12)
Damien Lespiau7ec55f42014-04-07 20:24:32 +0100343#define MI_STORE_REGISTER_MEM(x) MI_INSTR(0x24, 2*(x)-1)
Damien Lespiaub76bfeb2014-04-07 20:24:33 +0100344#define MI_STORE_REGISTER_MEM_GEN8(x) MI_INSTR(0x24, 3*(x)-1)
Ben Widawsky0e792842013-12-16 20:50:37 -0800345#define MI_SRM_LRM_GLOBAL_GTT (1<<22)
Chris Wilson71a77e02011-02-02 12:13:49 +0000346#define MI_FLUSH_DW MI_INSTR(0x26, 1) /* for GEN6 */
Jesse Barnes9a289772012-10-26 09:42:42 -0700347#define MI_FLUSH_DW_STORE_INDEX (1<<21)
348#define MI_INVALIDATE_TLB (1<<18)
349#define MI_FLUSH_DW_OP_STOREDW (1<<14)
Brad Volkind4d48032014-02-18 10:15:54 -0800350#define MI_FLUSH_DW_OP_MASK (3<<14)
Brad Volkinb18b3962014-02-18 10:15:53 -0800351#define MI_FLUSH_DW_NOTIFY (1<<8)
Jesse Barnes9a289772012-10-26 09:42:42 -0700352#define MI_INVALIDATE_BSD (1<<7)
353#define MI_FLUSH_DW_USE_GTT (1<<2)
354#define MI_FLUSH_DW_USE_PPGTT (0<<2)
Jesse Barnes585fb112008-07-29 11:54:06 -0700355#define MI_BATCH_BUFFER MI_INSTR(0x30, 1)
Chris Wilsond7d4eed2012-10-17 12:09:54 +0100356#define MI_BATCH_NON_SECURE (1)
357/* for snb/ivb/vlv this also means "batch in ppgtt" when ppgtt is enabled. */
Ben Widawsky0e792842013-12-16 20:50:37 -0800358#define MI_BATCH_NON_SECURE_I965 (1<<8)
Chris Wilsond7d4eed2012-10-17 12:09:54 +0100359#define MI_BATCH_PPGTT_HSW (1<<8)
Ben Widawsky0e792842013-12-16 20:50:37 -0800360#define MI_BATCH_NON_SECURE_HSW (1<<13)
Jesse Barnes585fb112008-07-29 11:54:06 -0700361#define MI_BATCH_BUFFER_START MI_INSTR(0x31, 0)
Chris Wilson65f56872012-04-17 16:38:12 +0100362#define MI_BATCH_GTT (2<<6) /* aliased with (1<<7) on gen4 */
Ben Widawsky1c7a0622013-11-02 21:07:12 -0700363#define MI_BATCH_BUFFER_START_GEN8 MI_INSTR(0x31, 1)
Abdiel Janulgue919032e2015-06-16 13:39:40 +0300364#define MI_BATCH_RESOURCE_STREAMER (1<<10)
Ben Widawsky0e792842013-12-16 20:50:37 -0800365
Neil Robertsf1f55cc2014-11-07 19:00:26 +0000366#define MI_PREDICATE_SRC0 (0x2400)
367#define MI_PREDICATE_SRC1 (0x2408)
Rodrigo Vivi94353732013-08-28 16:45:46 -0300368
369#define MI_PREDICATE_RESULT_2 (0x2214)
370#define LOWER_SLICE_ENABLED (1<<0)
371#define LOWER_SLICE_DISABLED (0<<0)
372
Jesse Barnes585fb112008-07-29 11:54:06 -0700373/*
374 * 3D instructions used by the kernel
375 */
376#define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags))
377
378#define GFX_OP_RASTER_RULES ((0x3<<29)|(0x7<<24))
379#define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19))
380#define SC_UPDATE_SCISSOR (0x1<<1)
381#define SC_ENABLE_MASK (0x1<<0)
382#define SC_ENABLE (0x1<<0)
383#define GFX_OP_LOAD_INDIRECT ((0x3<<29)|(0x1d<<24)|(0x7<<16))
384#define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
385#define SCI_YMIN_MASK (0xffff<<16)
386#define SCI_XMIN_MASK (0xffff<<0)
387#define SCI_YMAX_MASK (0xffff<<16)
388#define SCI_XMAX_MASK (0xffff<<0)
389#define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19))
390#define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1)
391#define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
392#define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16))
393#define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4)
394#define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
395#define GFX_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1)
396#define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
397#define GFX_OP_DRAWRECT_INFO_I965 ((0x7900<<16)|0x2)
Chris Wilsonc4d69da2014-09-08 14:25:41 +0100398
399#define COLOR_BLT_CMD (2<<29 | 0x40<<22 | (5-2))
400#define SRC_COPY_BLT_CMD ((2<<29)|(0x43<<22)|4)
Jesse Barnes585fb112008-07-29 11:54:06 -0700401#define XY_SRC_COPY_BLT_CMD ((2<<29)|(0x53<<22)|6)
402#define XY_MONO_SRC_COPY_IMM_BLT ((2<<29)|(0x71<<22)|5)
Chris Wilsonc4d69da2014-09-08 14:25:41 +0100403#define BLT_WRITE_A (2<<20)
404#define BLT_WRITE_RGB (1<<20)
405#define BLT_WRITE_RGBA (BLT_WRITE_RGB | BLT_WRITE_A)
Jesse Barnes585fb112008-07-29 11:54:06 -0700406#define BLT_DEPTH_8 (0<<24)
407#define BLT_DEPTH_16_565 (1<<24)
408#define BLT_DEPTH_16_1555 (2<<24)
409#define BLT_DEPTH_32 (3<<24)
Chris Wilsonc4d69da2014-09-08 14:25:41 +0100410#define BLT_ROP_SRC_COPY (0xcc<<16)
411#define BLT_ROP_COLOR_COPY (0xf0<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -0700412#define XY_SRC_COPY_BLT_SRC_TILED (1<<15) /* 965+ only */
413#define XY_SRC_COPY_BLT_DST_TILED (1<<11) /* 965+ only */
414#define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2)
415#define ASYNC_FLIP (1<<22)
416#define DISPLAY_PLANE_A (0<<20)
417#define DISPLAY_PLANE_B (1<<20)
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +0200418#define GFX_OP_PIPE_CONTROL(len) ((0x3<<29)|(0x3<<27)|(0x2<<24)|(len-2))
Arun Siluvery0160f052015-06-23 15:46:57 +0100419#define PIPE_CONTROL_FLUSH_L3 (1<<27)
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200420#define PIPE_CONTROL_GLOBAL_GTT_IVB (1<<24) /* gen7+ */
Brad Volkinf0a346b2014-02-18 10:15:52 -0800421#define PIPE_CONTROL_MMIO_WRITE (1<<23)
Brad Volkin114d4f72014-02-18 10:15:55 -0800422#define PIPE_CONTROL_STORE_DATA_INDEX (1<<21)
Jesse Barnes8d315282011-10-16 10:23:31 +0200423#define PIPE_CONTROL_CS_STALL (1<<20)
Ben Widawskycc0f6392012-06-04 14:42:49 -0700424#define PIPE_CONTROL_TLB_INVALIDATE (1<<18)
Chris Wilson148b83d2014-12-16 08:44:31 +0000425#define PIPE_CONTROL_MEDIA_STATE_CLEAR (1<<16)
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200426#define PIPE_CONTROL_QW_WRITE (1<<14)
Brad Volkind4d48032014-02-18 10:15:54 -0800427#define PIPE_CONTROL_POST_SYNC_OP_MASK (3<<14)
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200428#define PIPE_CONTROL_DEPTH_STALL (1<<13)
429#define PIPE_CONTROL_WRITE_FLUSH (1<<12)
Jesse Barnes8d315282011-10-16 10:23:31 +0200430#define PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH (1<<12) /* gen6+ */
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200431#define PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE (1<<11) /* MBZ on Ironlake */
432#define PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE (1<<10) /* GM45+ only */
433#define PIPE_CONTROL_INDIRECT_STATE_DISABLE (1<<9)
434#define PIPE_CONTROL_NOTIFY (1<<8)
Ben Widawsky3e789982014-06-30 09:53:37 -0700435#define PIPE_CONTROL_FLUSH_ENABLE (1<<7) /* gen7+ */
Arun Siluveryc82435b2015-06-19 18:37:13 +0100436#define PIPE_CONTROL_DC_FLUSH_ENABLE (1<<5)
Jesse Barnes8d315282011-10-16 10:23:31 +0200437#define PIPE_CONTROL_VF_CACHE_INVALIDATE (1<<4)
438#define PIPE_CONTROL_CONST_CACHE_INVALIDATE (1<<3)
439#define PIPE_CONTROL_STATE_CACHE_INVALIDATE (1<<2)
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200440#define PIPE_CONTROL_STALL_AT_SCOREBOARD (1<<1)
Jesse Barnes8d315282011-10-16 10:23:31 +0200441#define PIPE_CONTROL_DEPTH_CACHE_FLUSH (1<<0)
Jesse Barnese552eb72010-04-21 11:39:23 -0700442#define PIPE_CONTROL_GLOBAL_GTT (1<<2) /* in addr dword */
Jesse Barnes585fb112008-07-29 11:54:06 -0700443
Brad Volkin3a6fa982014-02-18 10:15:47 -0800444/*
445 * Commands used only by the command parser
446 */
447#define MI_SET_PREDICATE MI_INSTR(0x01, 0)
448#define MI_ARB_CHECK MI_INSTR(0x05, 0)
449#define MI_RS_CONTROL MI_INSTR(0x06, 0)
450#define MI_URB_ATOMIC_ALLOC MI_INSTR(0x09, 0)
451#define MI_PREDICATE MI_INSTR(0x0C, 0)
452#define MI_RS_CONTEXT MI_INSTR(0x0F, 0)
453#define MI_TOPOLOGY_FILTER MI_INSTR(0x0D, 0)
Brad Volkin9c640d12014-02-18 10:15:48 -0800454#define MI_LOAD_SCAN_LINES_EXCL MI_INSTR(0x13, 0)
Brad Volkin3a6fa982014-02-18 10:15:47 -0800455#define MI_URB_CLEAR MI_INSTR(0x19, 0)
456#define MI_UPDATE_GTT MI_INSTR(0x23, 0)
457#define MI_CLFLUSH MI_INSTR(0x27, 0)
Brad Volkind4d48032014-02-18 10:15:54 -0800458#define MI_REPORT_PERF_COUNT MI_INSTR(0x28, 0)
459#define MI_REPORT_PERF_COUNT_GGTT (1<<0)
Brad Volkin3a6fa982014-02-18 10:15:47 -0800460#define MI_LOAD_REGISTER_MEM MI_INSTR(0x29, 0)
461#define MI_LOAD_REGISTER_REG MI_INSTR(0x2A, 0)
462#define MI_RS_STORE_DATA_IMM MI_INSTR(0x2B, 0)
463#define MI_LOAD_URB_MEM MI_INSTR(0x2C, 0)
464#define MI_STORE_URB_MEM MI_INSTR(0x2D, 0)
465#define MI_CONDITIONAL_BATCH_BUFFER_END MI_INSTR(0x36, 0)
466
467#define PIPELINE_SELECT ((0x3<<29)|(0x1<<27)|(0x1<<24)|(0x4<<16))
468#define GFX_OP_3DSTATE_VF_STATISTICS ((0x3<<29)|(0x1<<27)|(0x0<<24)|(0xB<<16))
Brad Volkinf0a346b2014-02-18 10:15:52 -0800469#define MEDIA_VFE_STATE ((0x3<<29)|(0x2<<27)|(0x0<<24)|(0x0<<16))
470#define MEDIA_VFE_STATE_MMIO_ACCESS_MASK (0x18)
Brad Volkin3a6fa982014-02-18 10:15:47 -0800471#define GPGPU_OBJECT ((0x3<<29)|(0x2<<27)|(0x1<<24)|(0x4<<16))
472#define GPGPU_WALKER ((0x3<<29)|(0x2<<27)|(0x1<<24)|(0x5<<16))
473#define GFX_OP_3DSTATE_DX9_CONSTANTF_VS \
474 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x39<<16))
475#define GFX_OP_3DSTATE_DX9_CONSTANTF_PS \
476 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x3A<<16))
477#define GFX_OP_3DSTATE_SO_DECL_LIST \
478 ((0x3<<29)|(0x3<<27)|(0x1<<24)|(0x17<<16))
479
480#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_VS \
481 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x43<<16))
482#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_GS \
483 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x44<<16))
484#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_HS \
485 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x45<<16))
486#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_DS \
487 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x46<<16))
488#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_PS \
489 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x47<<16))
490
491#define MFX_WAIT ((0x3<<29)|(0x1<<27)|(0x0<<16))
492
493#define COLOR_BLT ((0x2<<29)|(0x40<<22))
494#define SRC_COPY_BLT ((0x2<<29)|(0x43<<22))
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100495
496/*
Brad Volkin5947de92014-02-18 10:15:50 -0800497 * Registers used only by the command parser
498 */
499#define BCS_SWCTRL 0x22200
500
Jordan Justenc61200c2014-12-11 13:28:09 -0800501#define GPGPU_THREADS_DISPATCHED 0x2290
502#define HS_INVOCATION_COUNT 0x2300
503#define DS_INVOCATION_COUNT 0x2308
504#define IA_VERTICES_COUNT 0x2310
505#define IA_PRIMITIVES_COUNT 0x2318
506#define VS_INVOCATION_COUNT 0x2320
507#define GS_INVOCATION_COUNT 0x2328
508#define GS_PRIMITIVES_COUNT 0x2330
509#define CL_INVOCATION_COUNT 0x2338
510#define CL_PRIMITIVES_COUNT 0x2340
511#define PS_INVOCATION_COUNT 0x2348
512#define PS_DEPTH_COUNT 0x2350
Brad Volkin5947de92014-02-18 10:15:50 -0800513
514/* There are the 4 64-bit counter registers, one for each stream output */
515#define GEN7_SO_NUM_PRIMS_WRITTEN(n) (0x5200 + (n) * 8)
516
Brad Volkin113a0472014-04-08 14:18:58 -0700517#define GEN7_SO_PRIM_STORAGE_NEEDED(n) (0x5240 + (n) * 8)
518
519#define GEN7_3DPRIM_END_OFFSET 0x2420
520#define GEN7_3DPRIM_START_VERTEX 0x2430
521#define GEN7_3DPRIM_VERTEX_COUNT 0x2434
522#define GEN7_3DPRIM_INSTANCE_COUNT 0x2438
523#define GEN7_3DPRIM_START_INSTANCE 0x243C
524#define GEN7_3DPRIM_BASE_VERTEX 0x2440
525
Kenneth Graunke180b8132014-03-25 22:52:03 -0700526#define OACONTROL 0x2360
527
Brad Volkin220375a2014-02-18 10:15:51 -0800528#define _GEN7_PIPEA_DE_LOAD_SL 0x70068
529#define _GEN7_PIPEB_DE_LOAD_SL 0x71068
530#define GEN7_PIPE_DE_LOAD_SL(pipe) _PIPE(pipe, \
531 _GEN7_PIPEA_DE_LOAD_SL, \
532 _GEN7_PIPEB_DE_LOAD_SL)
533
Brad Volkin5947de92014-02-18 10:15:50 -0800534/*
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100535 * Reset registers
536 */
537#define DEBUG_RESET_I830 0x6070
538#define DEBUG_RESET_FULL (1<<7)
539#define DEBUG_RESET_RENDER (1<<8)
540#define DEBUG_RESET_DISPLAY (1<<9)
541
Jesse Barnes57f350b2012-03-28 13:39:25 -0700542/*
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300543 * IOSF sideband
544 */
545#define VLV_IOSF_DOORBELL_REQ (VLV_DISPLAY_BASE + 0x2100)
546#define IOSF_DEVFN_SHIFT 24
547#define IOSF_OPCODE_SHIFT 16
548#define IOSF_PORT_SHIFT 8
549#define IOSF_BYTE_ENABLES_SHIFT 4
550#define IOSF_BAR_SHIFT 1
551#define IOSF_SB_BUSY (1<<0)
Jesse Barnesf3419152013-11-04 11:52:44 -0800552#define IOSF_PORT_BUNIT 0x3
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300553#define IOSF_PORT_PUNIT 0x4
554#define IOSF_PORT_NC 0x11
555#define IOSF_PORT_DPIO 0x12
Chon Ming Leea09cadd2014-04-09 13:28:14 +0300556#define IOSF_PORT_DPIO_2 0x1a
Jani Nikulae9f882a2013-08-27 15:12:14 +0300557#define IOSF_PORT_GPIO_NC 0x13
558#define IOSF_PORT_CCK 0x14
559#define IOSF_PORT_CCU 0xA9
560#define IOSF_PORT_GPS_CORE 0x48
Shobhit Kumare9fe51c2013-12-10 12:14:55 +0530561#define IOSF_PORT_FLISDSI 0x1B
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300562#define VLV_IOSF_DATA (VLV_DISPLAY_BASE + 0x2104)
563#define VLV_IOSF_ADDR (VLV_DISPLAY_BASE + 0x2108)
564
Jesse Barnes30a970c2013-11-04 13:48:12 -0800565/* See configdb bunit SB addr map */
566#define BUNIT_REG_BISOC 0x11
567
Jesse Barnes30a970c2013-11-04 13:48:12 -0800568#define PUNIT_REG_DSPFREQ 0x36
Ville Syrjälä383c5a62014-06-28 02:03:57 +0300569#define DSPFREQSTAT_SHIFT_CHV 24
570#define DSPFREQSTAT_MASK_CHV (0x1f << DSPFREQSTAT_SHIFT_CHV)
571#define DSPFREQGUAR_SHIFT_CHV 8
572#define DSPFREQGUAR_MASK_CHV (0x1f << DSPFREQGUAR_SHIFT_CHV)
Jesse Barnes30a970c2013-11-04 13:48:12 -0800573#define DSPFREQSTAT_SHIFT 30
574#define DSPFREQSTAT_MASK (0x3 << DSPFREQSTAT_SHIFT)
575#define DSPFREQGUAR_SHIFT 14
576#define DSPFREQGUAR_MASK (0x3 << DSPFREQGUAR_SHIFT)
Ville Syrjäläcfb41412015-03-05 21:19:51 +0200577#define DSP_MAXFIFO_PM5_STATUS (1 << 22) /* chv */
578#define DSP_AUTO_CDCLK_GATE_DISABLE (1 << 7) /* chv */
579#define DSP_MAXFIFO_PM5_ENABLE (1 << 6) /* chv */
Ville Syrjälä26972b02014-06-28 02:04:11 +0300580#define _DP_SSC(val, pipe) ((val) << (2 * (pipe)))
581#define DP_SSC_MASK(pipe) _DP_SSC(0x3, (pipe))
582#define DP_SSC_PWR_ON(pipe) _DP_SSC(0x0, (pipe))
583#define DP_SSC_CLK_GATE(pipe) _DP_SSC(0x1, (pipe))
584#define DP_SSC_RESET(pipe) _DP_SSC(0x2, (pipe))
585#define DP_SSC_PWR_GATE(pipe) _DP_SSC(0x3, (pipe))
586#define _DP_SSS(val, pipe) ((val) << (2 * (pipe) + 16))
587#define DP_SSS_MASK(pipe) _DP_SSS(0x3, (pipe))
588#define DP_SSS_PWR_ON(pipe) _DP_SSS(0x0, (pipe))
589#define DP_SSS_CLK_GATE(pipe) _DP_SSS(0x1, (pipe))
590#define DP_SSS_RESET(pipe) _DP_SSS(0x2, (pipe))
591#define DP_SSS_PWR_GATE(pipe) _DP_SSS(0x3, (pipe))
Imre Deaka30180a2014-03-04 19:23:02 +0200592
593/* See the PUNIT HAS v0.8 for the below bits */
594enum punit_power_well {
595 PUNIT_POWER_WELL_RENDER = 0,
596 PUNIT_POWER_WELL_MEDIA = 1,
597 PUNIT_POWER_WELL_DISP2D = 3,
598 PUNIT_POWER_WELL_DPIO_CMN_BC = 5,
599 PUNIT_POWER_WELL_DPIO_TX_B_LANES_01 = 6,
600 PUNIT_POWER_WELL_DPIO_TX_B_LANES_23 = 7,
601 PUNIT_POWER_WELL_DPIO_TX_C_LANES_01 = 8,
602 PUNIT_POWER_WELL_DPIO_TX_C_LANES_23 = 9,
603 PUNIT_POWER_WELL_DPIO_RX0 = 10,
604 PUNIT_POWER_WELL_DPIO_RX1 = 11,
Ville Syrjälä5d6f7ea2014-06-28 02:04:08 +0300605 PUNIT_POWER_WELL_DPIO_CMN_D = 12,
Imre Deaka30180a2014-03-04 19:23:02 +0200606
607 PUNIT_POWER_WELL_NUM,
608};
609
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000610enum skl_disp_power_wells {
611 SKL_DISP_PW_MISC_IO,
612 SKL_DISP_PW_DDI_A_E,
613 SKL_DISP_PW_DDI_B,
614 SKL_DISP_PW_DDI_C,
615 SKL_DISP_PW_DDI_D,
616 SKL_DISP_PW_1 = 14,
617 SKL_DISP_PW_2,
618};
619
620#define SKL_POWER_WELL_STATE(pw) (1 << ((pw) * 2))
621#define SKL_POWER_WELL_REQ(pw) (1 << (((pw) * 2) + 1))
622
Chon Ming Lee02f4c9e2013-10-03 23:16:17 +0800623#define PUNIT_REG_PWRGT_CTRL 0x60
624#define PUNIT_REG_PWRGT_STATUS 0x61
Imre Deaka30180a2014-03-04 19:23:02 +0200625#define PUNIT_PWRGT_MASK(power_well) (3 << ((power_well) * 2))
626#define PUNIT_PWRGT_PWR_ON(power_well) (0 << ((power_well) * 2))
627#define PUNIT_PWRGT_CLK_GATE(power_well) (1 << ((power_well) * 2))
628#define PUNIT_PWRGT_RESET(power_well) (2 << ((power_well) * 2))
629#define PUNIT_PWRGT_PWR_GATE(power_well) (3 << ((power_well) * 2))
Chon Ming Lee02f4c9e2013-10-03 23:16:17 +0800630
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300631#define PUNIT_REG_GPU_LFM 0xd3
632#define PUNIT_REG_GPU_FREQ_REQ 0xd4
633#define PUNIT_REG_GPU_FREQ_STS 0xd8
Ville Syrjäläc8e96272014-11-07 21:33:44 +0200634#define GPLLENABLE (1<<4)
Ville Syrjäläe8474402013-06-26 17:43:24 +0300635#define GENFREQSTATUS (1<<0)
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300636#define PUNIT_REG_MEDIA_TURBO_FREQ_REQ 0xdc
Deepak S31685c22014-07-03 17:33:01 -0400637#define PUNIT_REG_CZ_TIMESTAMP 0xce
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300638
639#define PUNIT_FUSE_BUS2 0xf6 /* bits 47:40 */
640#define PUNIT_FUSE_BUS1 0xf5 /* bits 55:48 */
641
Deepak S095acd52015-01-17 11:05:59 +0530642#define FB_GFX_FMAX_AT_VMAX_FUSE 0x136
643#define FB_GFX_FREQ_FUSE_MASK 0xff
644#define FB_GFX_FMAX_AT_VMAX_2SS4EU_FUSE_SHIFT 24
645#define FB_GFX_FMAX_AT_VMAX_2SS6EU_FUSE_SHIFT 16
646#define FB_GFX_FMAX_AT_VMAX_2SS8EU_FUSE_SHIFT 8
647
648#define FB_GFX_FMIN_AT_VMIN_FUSE 0x137
649#define FB_GFX_FMIN_AT_VMIN_FUSE_SHIFT 8
650
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200651#define PUNIT_REG_DDR_SETUP2 0x139
652#define FORCE_DDR_FREQ_REQ_ACK (1 << 8)
653#define FORCE_DDR_LOW_FREQ (1 << 1)
654#define FORCE_DDR_HIGH_FREQ (1 << 0)
655
Deepak S2b6b3a02014-05-27 15:59:30 +0530656#define PUNIT_GPU_STATUS_REG 0xdb
657#define PUNIT_GPU_STATUS_MAX_FREQ_SHIFT 16
658#define PUNIT_GPU_STATUS_MAX_FREQ_MASK 0xff
659#define PUNIT_GPU_STATIS_GFX_MIN_FREQ_SHIFT 8
660#define PUNIT_GPU_STATUS_GFX_MIN_FREQ_MASK 0xff
661
662#define PUNIT_GPU_DUTYCYCLE_REG 0xdf
663#define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT 8
664#define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK 0xff
665
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300666#define IOSF_NC_FB_GFX_FREQ_FUSE 0x1c
667#define FB_GFX_MAX_FREQ_FUSE_SHIFT 3
668#define FB_GFX_MAX_FREQ_FUSE_MASK 0x000007f8
669#define FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT 11
670#define FB_GFX_FGUARANTEED_FREQ_FUSE_MASK 0x0007f800
671#define IOSF_NC_FB_GFX_FMAX_FUSE_HI 0x34
672#define FB_FMAX_VMIN_FREQ_HI_MASK 0x00000007
673#define IOSF_NC_FB_GFX_FMAX_FUSE_LO 0x30
674#define FB_FMAX_VMIN_FREQ_LO_SHIFT 27
675#define FB_FMAX_VMIN_FREQ_LO_MASK 0xf8000000
676
Deepak S3ef62342015-04-29 08:36:24 +0530677#define VLV_TURBO_SOC_OVERRIDE 0x04
678#define VLV_OVERRIDE_EN 1
679#define VLV_SOC_TDP_EN (1 << 1)
680#define VLV_BIAS_CPU_125_SOC_875 (6 << 2)
681#define CHV_BIAS_CPU_50_SOC_50 (3 << 2)
682
Deepak S31685c22014-07-03 17:33:01 -0400683#define VLV_CZ_CLOCK_TO_MILLI_SEC 100000
Deepak S31685c22014-07-03 17:33:01 -0400684
ymohanmabe4fc042013-08-27 23:40:56 +0300685/* vlv2 north clock has */
Chon Ming Lee24eb2d52013-09-27 15:31:00 +0800686#define CCK_FUSE_REG 0x8
687#define CCK_FUSE_HPLL_FREQ_MASK 0x3
ymohanmabe4fc042013-08-27 23:40:56 +0300688#define CCK_REG_DSI_PLL_FUSE 0x44
689#define CCK_REG_DSI_PLL_CONTROL 0x48
690#define DSI_PLL_VCO_EN (1 << 31)
691#define DSI_PLL_LDO_GATE (1 << 30)
692#define DSI_PLL_P1_POST_DIV_SHIFT 17
693#define DSI_PLL_P1_POST_DIV_MASK (0x1ff << 17)
694#define DSI_PLL_P2_MUX_DSI0_DIV2 (1 << 13)
695#define DSI_PLL_P3_MUX_DSI1_DIV2 (1 << 12)
696#define DSI_PLL_MUX_MASK (3 << 9)
697#define DSI_PLL_MUX_DSI0_DSIPLL (0 << 10)
698#define DSI_PLL_MUX_DSI0_CCK (1 << 10)
699#define DSI_PLL_MUX_DSI1_DSIPLL (0 << 9)
700#define DSI_PLL_MUX_DSI1_CCK (1 << 9)
701#define DSI_PLL_CLK_GATE_MASK (0xf << 5)
702#define DSI_PLL_CLK_GATE_DSI0_DSIPLL (1 << 8)
703#define DSI_PLL_CLK_GATE_DSI1_DSIPLL (1 << 7)
704#define DSI_PLL_CLK_GATE_DSI0_CCK (1 << 6)
705#define DSI_PLL_CLK_GATE_DSI1_CCK (1 << 5)
706#define DSI_PLL_LOCK (1 << 0)
707#define CCK_REG_DSI_PLL_DIVIDER 0x4c
708#define DSI_PLL_LFSR (1 << 31)
709#define DSI_PLL_FRACTION_EN (1 << 30)
710#define DSI_PLL_FRAC_COUNTER_SHIFT 27
711#define DSI_PLL_FRAC_COUNTER_MASK (7 << 27)
712#define DSI_PLL_USYNC_CNT_SHIFT 18
713#define DSI_PLL_USYNC_CNT_MASK (0x1ff << 18)
714#define DSI_PLL_N1_DIV_SHIFT 16
715#define DSI_PLL_N1_DIV_MASK (3 << 16)
716#define DSI_PLL_M1_DIV_SHIFT 0
717#define DSI_PLL_M1_DIV_MASK (0x1ff << 0)
Jesse Barnes30a970c2013-11-04 13:48:12 -0800718#define CCK_DISPLAY_CLOCK_CONTROL 0x6b
Ville Syrjälä9cf33db2014-06-13 13:37:48 +0300719#define DISPLAY_TRUNK_FORCE_ON (1 << 17)
720#define DISPLAY_TRUNK_FORCE_OFF (1 << 16)
721#define DISPLAY_FREQUENCY_STATUS (0x1f << 8)
722#define DISPLAY_FREQUENCY_STATUS_SHIFT 8
723#define DISPLAY_FREQUENCY_VALUES (0x1f << 0)
ymohanmabe4fc042013-08-27 23:40:56 +0300724
Ville Syrjälä0e767182014-04-25 20:14:31 +0300725/**
726 * DOC: DPIO
727 *
Imre Deakeee21562015-03-10 21:18:30 +0200728 * VLV, CHV and BXT have slightly peculiar display PHYs for driving DP/HDMI
Ville Syrjälä0e767182014-04-25 20:14:31 +0300729 * ports. DPIO is the name given to such a display PHY. These PHYs
730 * don't follow the standard programming model using direct MMIO
731 * registers, and instead their registers must be accessed trough IOSF
732 * sideband. VLV has one such PHY for driving ports B and C, and CHV
733 * adds another PHY for driving port D. Each PHY responds to specific
734 * IOSF-SB port.
735 *
736 * Each display PHY is made up of one or two channels. Each channel
737 * houses a common lane part which contains the PLL and other common
738 * logic. CH0 common lane also contains the IOSF-SB logic for the
739 * Common Register Interface (CRI) ie. the DPIO registers. CRI clock
740 * must be running when any DPIO registers are accessed.
741 *
742 * In addition to having their own registers, the PHYs are also
743 * controlled through some dedicated signals from the display
744 * controller. These include PLL reference clock enable, PLL enable,
745 * and CRI clock selection, for example.
746 *
747 * Eeach channel also has two splines (also called data lanes), and
748 * each spline is made up of one Physical Access Coding Sub-Layer
749 * (PCS) block and two TX lanes. So each channel has two PCS blocks
750 * and four TX lanes. The TX lanes are used as DP lanes or TMDS
751 * data/clock pairs depending on the output type.
752 *
753 * Additionally the PHY also contains an AUX lane with AUX blocks
754 * for each channel. This is used for DP AUX communication, but
755 * this fact isn't really relevant for the driver since AUX is
756 * controlled from the display controller side. No DPIO registers
757 * need to be accessed during AUX communication,
758 *
Imre Deakeee21562015-03-10 21:18:30 +0200759 * Generally on VLV/CHV the common lane corresponds to the pipe and
Masanari Iida32197aa2014-10-20 23:53:13 +0900760 * the spline (PCS/TX) corresponds to the port.
Ville Syrjälä0e767182014-04-25 20:14:31 +0300761 *
762 * For dual channel PHY (VLV/CHV):
763 *
764 * pipe A == CMN/PLL/REF CH0
765 *
766 * pipe B == CMN/PLL/REF CH1
767 *
768 * port B == PCS/TX CH0
769 *
770 * port C == PCS/TX CH1
771 *
772 * This is especially important when we cross the streams
773 * ie. drive port B with pipe B, or port C with pipe A.
774 *
775 * For single channel PHY (CHV):
776 *
777 * pipe C == CMN/PLL/REF CH0
778 *
779 * port D == PCS/TX CH0
780 *
Imre Deakeee21562015-03-10 21:18:30 +0200781 * On BXT the entire PHY channel corresponds to the port. That means
782 * the PLL is also now associated with the port rather than the pipe,
783 * and so the clock needs to be routed to the appropriate transcoder.
784 * Port A PLL is directly connected to transcoder EDP and port B/C
785 * PLLs can be routed to any transcoder A/B/C.
786 *
787 * Note: DDI0 is digital port B, DD1 is digital port C, and DDI2 is
788 * digital port D (CHV) or port A (BXT).
Ville Syrjälä0e767182014-04-25 20:14:31 +0300789 */
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300790/*
Imre Deakeee21562015-03-10 21:18:30 +0200791 * Dual channel PHY (VLV/CHV/BXT)
Ville Syrjälä0e767182014-04-25 20:14:31 +0300792 * ---------------------------------
793 * | CH0 | CH1 |
794 * | CMN/PLL/REF | CMN/PLL/REF |
795 * |---------------|---------------| Display PHY
796 * | PCS01 | PCS23 | PCS01 | PCS23 |
797 * |-------|-------|-------|-------|
798 * |TX0|TX1|TX2|TX3|TX0|TX1|TX2|TX3|
799 * ---------------------------------
800 * | DDI0 | DDI1 | DP/HDMI ports
801 * ---------------------------------
Ville Syrjälä54d9d492013-01-24 15:29:53 +0200802 *
Imre Deakeee21562015-03-10 21:18:30 +0200803 * Single channel PHY (CHV/BXT)
Ville Syrjälä0e767182014-04-25 20:14:31 +0300804 * -----------------
805 * | CH0 |
806 * | CMN/PLL/REF |
807 * |---------------| Display PHY
808 * | PCS01 | PCS23 |
809 * |-------|-------|
810 * |TX0|TX1|TX2|TX3|
811 * -----------------
812 * | DDI2 | DP/HDMI port
813 * -----------------
Jesse Barnes57f350b2012-03-28 13:39:25 -0700814 */
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300815#define DPIO_DEVFN 0
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300816
Ville Syrjälä54d9d492013-01-24 15:29:53 +0200817#define DPIO_CTL (VLV_DISPLAY_BASE + 0x2110)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700818#define DPIO_MODSEL1 (1<<3) /* if ref clk b == 27 */
819#define DPIO_MODSEL0 (1<<2) /* if ref clk a == 27 */
820#define DPIO_SFR_BYPASS (1<<1)
Jesse Barnes40e9cf62013-10-03 11:35:46 -0700821#define DPIO_CMNRST (1<<0)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700822
Chon Ming Leee4607fc2013-11-06 14:36:35 +0800823#define DPIO_PHY(pipe) ((pipe) >> 1)
824#define DPIO_PHY_IOSF_PORT(phy) (dev_priv->dpio_phy_iosf_port[phy])
825
Daniel Vetter598fac62013-04-18 22:01:46 +0200826/*
827 * Per pipe/PLL DPIO regs
828 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800829#define _VLV_PLL_DW3_CH0 0x800c
Jesse Barnes57f350b2012-03-28 13:39:25 -0700830#define DPIO_POST_DIV_SHIFT (28) /* 3 bits */
Daniel Vetter598fac62013-04-18 22:01:46 +0200831#define DPIO_POST_DIV_DAC 0
832#define DPIO_POST_DIV_HDMIDP 1 /* DAC 225-400M rate */
833#define DPIO_POST_DIV_LVDS1 2
834#define DPIO_POST_DIV_LVDS2 3
Jesse Barnes57f350b2012-03-28 13:39:25 -0700835#define DPIO_K_SHIFT (24) /* 4 bits */
836#define DPIO_P1_SHIFT (21) /* 3 bits */
837#define DPIO_P2_SHIFT (16) /* 5 bits */
838#define DPIO_N_SHIFT (12) /* 4 bits */
839#define DPIO_ENABLE_CALIBRATION (1<<11)
840#define DPIO_M1DIV_SHIFT (8) /* 3 bits */
841#define DPIO_M2DIV_MASK 0xff
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800842#define _VLV_PLL_DW3_CH1 0x802c
843#define VLV_PLL_DW3(ch) _PIPE(ch, _VLV_PLL_DW3_CH0, _VLV_PLL_DW3_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700844
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800845#define _VLV_PLL_DW5_CH0 0x8014
Jesse Barnes57f350b2012-03-28 13:39:25 -0700846#define DPIO_REFSEL_OVERRIDE 27
847#define DPIO_PLL_MODESEL_SHIFT 24 /* 3 bits */
848#define DPIO_BIAS_CURRENT_CTL_SHIFT 21 /* 3 bits, always 0x7 */
849#define DPIO_PLL_REFCLK_SEL_SHIFT 16 /* 2 bits */
Vijay Purushothamanb56747a2012-09-27 19:13:03 +0530850#define DPIO_PLL_REFCLK_SEL_MASK 3
Jesse Barnes57f350b2012-03-28 13:39:25 -0700851#define DPIO_DRIVER_CTL_SHIFT 12 /* always set to 0x8 */
852#define DPIO_CLK_BIAS_CTL_SHIFT 8 /* always set to 0x5 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800853#define _VLV_PLL_DW5_CH1 0x8034
854#define VLV_PLL_DW5(ch) _PIPE(ch, _VLV_PLL_DW5_CH0, _VLV_PLL_DW5_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700855
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800856#define _VLV_PLL_DW7_CH0 0x801c
857#define _VLV_PLL_DW7_CH1 0x803c
858#define VLV_PLL_DW7(ch) _PIPE(ch, _VLV_PLL_DW7_CH0, _VLV_PLL_DW7_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700859
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800860#define _VLV_PLL_DW8_CH0 0x8040
861#define _VLV_PLL_DW8_CH1 0x8060
862#define VLV_PLL_DW8(ch) _PIPE(ch, _VLV_PLL_DW8_CH0, _VLV_PLL_DW8_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200863
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800864#define VLV_PLL_DW9_BCAST 0xc044
865#define _VLV_PLL_DW9_CH0 0x8044
866#define _VLV_PLL_DW9_CH1 0x8064
867#define VLV_PLL_DW9(ch) _PIPE(ch, _VLV_PLL_DW9_CH0, _VLV_PLL_DW9_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200868
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800869#define _VLV_PLL_DW10_CH0 0x8048
870#define _VLV_PLL_DW10_CH1 0x8068
871#define VLV_PLL_DW10(ch) _PIPE(ch, _VLV_PLL_DW10_CH0, _VLV_PLL_DW10_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200872
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800873#define _VLV_PLL_DW11_CH0 0x804c
874#define _VLV_PLL_DW11_CH1 0x806c
875#define VLV_PLL_DW11(ch) _PIPE(ch, _VLV_PLL_DW11_CH0, _VLV_PLL_DW11_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700876
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800877/* Spec for ref block start counts at DW10 */
878#define VLV_REF_DW13 0x80ac
Daniel Vetter598fac62013-04-18 22:01:46 +0200879
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800880#define VLV_CMN_DW0 0x8100
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100881
Daniel Vetter598fac62013-04-18 22:01:46 +0200882/*
883 * Per DDI channel DPIO regs
884 */
885
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800886#define _VLV_PCS_DW0_CH0 0x8200
887#define _VLV_PCS_DW0_CH1 0x8400
Daniel Vetter598fac62013-04-18 22:01:46 +0200888#define DPIO_PCS_TX_LANE2_RESET (1<<16)
889#define DPIO_PCS_TX_LANE1_RESET (1<<7)
Ville Syrjälä570e2a72014-08-18 14:42:46 +0300890#define DPIO_LEFT_TXFIFO_RST_MASTER2 (1<<4)
891#define DPIO_RIGHT_TXFIFO_RST_MASTER2 (1<<3)
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800892#define VLV_PCS_DW0(ch) _PORT(ch, _VLV_PCS_DW0_CH0, _VLV_PCS_DW0_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200893
Ville Syrjälä97fd4d52014-04-09 13:29:02 +0300894#define _VLV_PCS01_DW0_CH0 0x200
895#define _VLV_PCS23_DW0_CH0 0x400
896#define _VLV_PCS01_DW0_CH1 0x2600
897#define _VLV_PCS23_DW0_CH1 0x2800
898#define VLV_PCS01_DW0(ch) _PORT(ch, _VLV_PCS01_DW0_CH0, _VLV_PCS01_DW0_CH1)
899#define VLV_PCS23_DW0(ch) _PORT(ch, _VLV_PCS23_DW0_CH0, _VLV_PCS23_DW0_CH1)
900
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800901#define _VLV_PCS_DW1_CH0 0x8204
902#define _VLV_PCS_DW1_CH1 0x8404
Ville Syrjäläd2152b22014-04-28 14:15:24 +0300903#define CHV_PCS_REQ_SOFTRESET_EN (1<<23)
Daniel Vetter598fac62013-04-18 22:01:46 +0200904#define DPIO_PCS_CLK_CRI_RXEB_EIOS_EN (1<<22)
905#define DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN (1<<21)
906#define DPIO_PCS_CLK_DATAWIDTH_SHIFT (6)
907#define DPIO_PCS_CLK_SOFT_RESET (1<<5)
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800908#define VLV_PCS_DW1(ch) _PORT(ch, _VLV_PCS_DW1_CH0, _VLV_PCS_DW1_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200909
Ville Syrjälä97fd4d52014-04-09 13:29:02 +0300910#define _VLV_PCS01_DW1_CH0 0x204
911#define _VLV_PCS23_DW1_CH0 0x404
912#define _VLV_PCS01_DW1_CH1 0x2604
913#define _VLV_PCS23_DW1_CH1 0x2804
914#define VLV_PCS01_DW1(ch) _PORT(ch, _VLV_PCS01_DW1_CH0, _VLV_PCS01_DW1_CH1)
915#define VLV_PCS23_DW1(ch) _PORT(ch, _VLV_PCS23_DW1_CH0, _VLV_PCS23_DW1_CH1)
916
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800917#define _VLV_PCS_DW8_CH0 0x8220
918#define _VLV_PCS_DW8_CH1 0x8420
Ville Syrjälä9197c882014-04-09 13:29:05 +0300919#define CHV_PCS_USEDCLKCHANNEL_OVRRIDE (1 << 20)
920#define CHV_PCS_USEDCLKCHANNEL (1 << 21)
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800921#define VLV_PCS_DW8(ch) _PORT(ch, _VLV_PCS_DW8_CH0, _VLV_PCS_DW8_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200922
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800923#define _VLV_PCS01_DW8_CH0 0x0220
924#define _VLV_PCS23_DW8_CH0 0x0420
925#define _VLV_PCS01_DW8_CH1 0x2620
926#define _VLV_PCS23_DW8_CH1 0x2820
927#define VLV_PCS01_DW8(port) _PORT(port, _VLV_PCS01_DW8_CH0, _VLV_PCS01_DW8_CH1)
928#define VLV_PCS23_DW8(port) _PORT(port, _VLV_PCS23_DW8_CH0, _VLV_PCS23_DW8_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200929
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800930#define _VLV_PCS_DW9_CH0 0x8224
931#define _VLV_PCS_DW9_CH1 0x8424
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +0300932#define DPIO_PCS_TX2MARGIN_MASK (0x7<<13)
933#define DPIO_PCS_TX2MARGIN_000 (0<<13)
934#define DPIO_PCS_TX2MARGIN_101 (1<<13)
935#define DPIO_PCS_TX1MARGIN_MASK (0x7<<10)
936#define DPIO_PCS_TX1MARGIN_000 (0<<10)
937#define DPIO_PCS_TX1MARGIN_101 (1<<10)
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800938#define VLV_PCS_DW9(ch) _PORT(ch, _VLV_PCS_DW9_CH0, _VLV_PCS_DW9_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200939
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +0300940#define _VLV_PCS01_DW9_CH0 0x224
941#define _VLV_PCS23_DW9_CH0 0x424
942#define _VLV_PCS01_DW9_CH1 0x2624
943#define _VLV_PCS23_DW9_CH1 0x2824
944#define VLV_PCS01_DW9(ch) _PORT(ch, _VLV_PCS01_DW9_CH0, _VLV_PCS01_DW9_CH1)
945#define VLV_PCS23_DW9(ch) _PORT(ch, _VLV_PCS23_DW9_CH0, _VLV_PCS23_DW9_CH1)
946
Chon Ming Lee9d556c92014-05-02 14:27:47 +0300947#define _CHV_PCS_DW10_CH0 0x8228
948#define _CHV_PCS_DW10_CH1 0x8428
949#define DPIO_PCS_SWING_CALC_TX0_TX2 (1<<30)
950#define DPIO_PCS_SWING_CALC_TX1_TX3 (1<<31)
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +0300951#define DPIO_PCS_TX2DEEMP_MASK (0xf<<24)
952#define DPIO_PCS_TX2DEEMP_9P5 (0<<24)
953#define DPIO_PCS_TX2DEEMP_6P0 (2<<24)
954#define DPIO_PCS_TX1DEEMP_MASK (0xf<<16)
955#define DPIO_PCS_TX1DEEMP_9P5 (0<<16)
956#define DPIO_PCS_TX1DEEMP_6P0 (2<<16)
Chon Ming Lee9d556c92014-05-02 14:27:47 +0300957#define CHV_PCS_DW10(ch) _PORT(ch, _CHV_PCS_DW10_CH0, _CHV_PCS_DW10_CH1)
958
Ville Syrjälä1966e592014-04-09 13:29:04 +0300959#define _VLV_PCS01_DW10_CH0 0x0228
960#define _VLV_PCS23_DW10_CH0 0x0428
961#define _VLV_PCS01_DW10_CH1 0x2628
962#define _VLV_PCS23_DW10_CH1 0x2828
963#define VLV_PCS01_DW10(port) _PORT(port, _VLV_PCS01_DW10_CH0, _VLV_PCS01_DW10_CH1)
964#define VLV_PCS23_DW10(port) _PORT(port, _VLV_PCS23_DW10_CH0, _VLV_PCS23_DW10_CH1)
965
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800966#define _VLV_PCS_DW11_CH0 0x822c
967#define _VLV_PCS_DW11_CH1 0x842c
Ville Syrjälä2e523e92015-04-10 18:21:27 +0300968#define DPIO_TX2_STAGGER_MASK(x) ((x)<<24)
Ville Syrjälä570e2a72014-08-18 14:42:46 +0300969#define DPIO_LANEDESKEW_STRAP_OVRD (1<<3)
970#define DPIO_LEFT_TXFIFO_RST_MASTER (1<<1)
971#define DPIO_RIGHT_TXFIFO_RST_MASTER (1<<0)
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800972#define VLV_PCS_DW11(ch) _PORT(ch, _VLV_PCS_DW11_CH0, _VLV_PCS_DW11_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200973
Ville Syrjälä570e2a72014-08-18 14:42:46 +0300974#define _VLV_PCS01_DW11_CH0 0x022c
975#define _VLV_PCS23_DW11_CH0 0x042c
976#define _VLV_PCS01_DW11_CH1 0x262c
977#define _VLV_PCS23_DW11_CH1 0x282c
Ville Syrjälä142d2ec2014-10-16 20:52:32 +0300978#define VLV_PCS01_DW11(ch) _PORT(ch, _VLV_PCS01_DW11_CH0, _VLV_PCS01_DW11_CH1)
979#define VLV_PCS23_DW11(ch) _PORT(ch, _VLV_PCS23_DW11_CH0, _VLV_PCS23_DW11_CH1)
Ville Syrjälä570e2a72014-08-18 14:42:46 +0300980
Ville Syrjälä2e523e92015-04-10 18:21:27 +0300981#define _VLV_PCS01_DW12_CH0 0x0230
982#define _VLV_PCS23_DW12_CH0 0x0430
983#define _VLV_PCS01_DW12_CH1 0x2630
984#define _VLV_PCS23_DW12_CH1 0x2830
985#define VLV_PCS01_DW12(ch) _PORT(ch, _VLV_PCS01_DW12_CH0, _VLV_PCS01_DW12_CH1)
986#define VLV_PCS23_DW12(ch) _PORT(ch, _VLV_PCS23_DW12_CH0, _VLV_PCS23_DW12_CH1)
987
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800988#define _VLV_PCS_DW12_CH0 0x8230
989#define _VLV_PCS_DW12_CH1 0x8430
Ville Syrjälä2e523e92015-04-10 18:21:27 +0300990#define DPIO_TX2_STAGGER_MULT(x) ((x)<<20)
991#define DPIO_TX1_STAGGER_MULT(x) ((x)<<16)
992#define DPIO_TX1_STAGGER_MASK(x) ((x)<<8)
993#define DPIO_LANESTAGGER_STRAP_OVRD (1<<6)
994#define DPIO_LANESTAGGER_STRAP(x) ((x)<<0)
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800995#define VLV_PCS_DW12(ch) _PORT(ch, _VLV_PCS_DW12_CH0, _VLV_PCS_DW12_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200996
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800997#define _VLV_PCS_DW14_CH0 0x8238
998#define _VLV_PCS_DW14_CH1 0x8438
999#define VLV_PCS_DW14(ch) _PORT(ch, _VLV_PCS_DW14_CH0, _VLV_PCS_DW14_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001000
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001001#define _VLV_PCS_DW23_CH0 0x825c
1002#define _VLV_PCS_DW23_CH1 0x845c
1003#define VLV_PCS_DW23(ch) _PORT(ch, _VLV_PCS_DW23_CH0, _VLV_PCS_DW23_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001004
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001005#define _VLV_TX_DW2_CH0 0x8288
1006#define _VLV_TX_DW2_CH1 0x8488
Ville Syrjälä1fb44502014-06-28 02:04:03 +03001007#define DPIO_SWING_MARGIN000_SHIFT 16
1008#define DPIO_SWING_MARGIN000_MASK (0xff << DPIO_SWING_MARGIN000_SHIFT)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001009#define DPIO_UNIQ_TRANS_SCALE_SHIFT 8
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001010#define VLV_TX_DW2(ch) _PORT(ch, _VLV_TX_DW2_CH0, _VLV_TX_DW2_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001011
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001012#define _VLV_TX_DW3_CH0 0x828c
1013#define _VLV_TX_DW3_CH1 0x848c
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001014/* The following bit for CHV phy */
1015#define DPIO_TX_UNIQ_TRANS_SCALE_EN (1<<27)
Ville Syrjälä1fb44502014-06-28 02:04:03 +03001016#define DPIO_SWING_MARGIN101_SHIFT 16
1017#define DPIO_SWING_MARGIN101_MASK (0xff << DPIO_SWING_MARGIN101_SHIFT)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001018#define VLV_TX_DW3(ch) _PORT(ch, _VLV_TX_DW3_CH0, _VLV_TX_DW3_CH1)
1019
1020#define _VLV_TX_DW4_CH0 0x8290
1021#define _VLV_TX_DW4_CH1 0x8490
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001022#define DPIO_SWING_DEEMPH9P5_SHIFT 24
1023#define DPIO_SWING_DEEMPH9P5_MASK (0xff << DPIO_SWING_DEEMPH9P5_SHIFT)
Ville Syrjälä1fb44502014-06-28 02:04:03 +03001024#define DPIO_SWING_DEEMPH6P0_SHIFT 16
1025#define DPIO_SWING_DEEMPH6P0_MASK (0xff << DPIO_SWING_DEEMPH6P0_SHIFT)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001026#define VLV_TX_DW4(ch) _PORT(ch, _VLV_TX_DW4_CH0, _VLV_TX_DW4_CH1)
1027
1028#define _VLV_TX3_DW4_CH0 0x690
1029#define _VLV_TX3_DW4_CH1 0x2a90
1030#define VLV_TX3_DW4(ch) _PORT(ch, _VLV_TX3_DW4_CH0, _VLV_TX3_DW4_CH1)
1031
1032#define _VLV_TX_DW5_CH0 0x8294
1033#define _VLV_TX_DW5_CH1 0x8494
Daniel Vetter598fac62013-04-18 22:01:46 +02001034#define DPIO_TX_OCALINIT_EN (1<<31)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001035#define VLV_TX_DW5(ch) _PORT(ch, _VLV_TX_DW5_CH0, _VLV_TX_DW5_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001036
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001037#define _VLV_TX_DW11_CH0 0x82ac
1038#define _VLV_TX_DW11_CH1 0x84ac
1039#define VLV_TX_DW11(ch) _PORT(ch, _VLV_TX_DW11_CH0, _VLV_TX_DW11_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001040
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001041#define _VLV_TX_DW14_CH0 0x82b8
1042#define _VLV_TX_DW14_CH1 0x84b8
1043#define VLV_TX_DW14(ch) _PORT(ch, _VLV_TX_DW14_CH0, _VLV_TX_DW14_CH1)
Vijay Purushothamanb56747a2012-09-27 19:13:03 +05301044
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001045/* CHV dpPhy registers */
1046#define _CHV_PLL_DW0_CH0 0x8000
1047#define _CHV_PLL_DW0_CH1 0x8180
1048#define CHV_PLL_DW0(ch) _PIPE(ch, _CHV_PLL_DW0_CH0, _CHV_PLL_DW0_CH1)
1049
1050#define _CHV_PLL_DW1_CH0 0x8004
1051#define _CHV_PLL_DW1_CH1 0x8184
1052#define DPIO_CHV_N_DIV_SHIFT 8
1053#define DPIO_CHV_M1_DIV_BY_2 (0 << 0)
1054#define CHV_PLL_DW1(ch) _PIPE(ch, _CHV_PLL_DW1_CH0, _CHV_PLL_DW1_CH1)
1055
1056#define _CHV_PLL_DW2_CH0 0x8008
1057#define _CHV_PLL_DW2_CH1 0x8188
1058#define CHV_PLL_DW2(ch) _PIPE(ch, _CHV_PLL_DW2_CH0, _CHV_PLL_DW2_CH1)
1059
1060#define _CHV_PLL_DW3_CH0 0x800c
1061#define _CHV_PLL_DW3_CH1 0x818c
1062#define DPIO_CHV_FRAC_DIV_EN (1 << 16)
1063#define DPIO_CHV_FIRST_MOD (0 << 8)
1064#define DPIO_CHV_SECOND_MOD (1 << 8)
1065#define DPIO_CHV_FEEDFWD_GAIN_SHIFT 0
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05301066#define DPIO_CHV_FEEDFWD_GAIN_MASK (0xF << 0)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001067#define CHV_PLL_DW3(ch) _PIPE(ch, _CHV_PLL_DW3_CH0, _CHV_PLL_DW3_CH1)
1068
1069#define _CHV_PLL_DW6_CH0 0x8018
1070#define _CHV_PLL_DW6_CH1 0x8198
1071#define DPIO_CHV_GAIN_CTRL_SHIFT 16
1072#define DPIO_CHV_INT_COEFF_SHIFT 8
1073#define DPIO_CHV_PROP_COEFF_SHIFT 0
1074#define CHV_PLL_DW6(ch) _PIPE(ch, _CHV_PLL_DW6_CH0, _CHV_PLL_DW6_CH1)
1075
Vijay Purushothamand3eee4b2015-02-16 15:07:58 +05301076#define _CHV_PLL_DW8_CH0 0x8020
1077#define _CHV_PLL_DW8_CH1 0x81A0
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05301078#define DPIO_CHV_TDC_TARGET_CNT_SHIFT 0
1079#define DPIO_CHV_TDC_TARGET_CNT_MASK (0x3FF << 0)
Vijay Purushothamand3eee4b2015-02-16 15:07:58 +05301080#define CHV_PLL_DW8(ch) _PIPE(ch, _CHV_PLL_DW8_CH0, _CHV_PLL_DW8_CH1)
1081
1082#define _CHV_PLL_DW9_CH0 0x8024
1083#define _CHV_PLL_DW9_CH1 0x81A4
1084#define DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT 1 /* 3 bits */
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05301085#define DPIO_CHV_INT_LOCK_THRESHOLD_MASK (7 << 1)
Vijay Purushothamand3eee4b2015-02-16 15:07:58 +05301086#define DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE 1 /* 1: coarse & 0 : fine */
1087#define CHV_PLL_DW9(ch) _PIPE(ch, _CHV_PLL_DW9_CH0, _CHV_PLL_DW9_CH1)
1088
Ville Syrjäläb9e5ac32014-05-27 16:30:18 +03001089#define _CHV_CMN_DW5_CH0 0x8114
1090#define CHV_BUFRIGHTENA1_DISABLE (0 << 20)
1091#define CHV_BUFRIGHTENA1_NORMAL (1 << 20)
1092#define CHV_BUFRIGHTENA1_FORCE (3 << 20)
1093#define CHV_BUFRIGHTENA1_MASK (3 << 20)
1094#define CHV_BUFLEFTENA1_DISABLE (0 << 22)
1095#define CHV_BUFLEFTENA1_NORMAL (1 << 22)
1096#define CHV_BUFLEFTENA1_FORCE (3 << 22)
1097#define CHV_BUFLEFTENA1_MASK (3 << 22)
1098
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001099#define _CHV_CMN_DW13_CH0 0x8134
1100#define _CHV_CMN_DW0_CH1 0x8080
1101#define DPIO_CHV_S1_DIV_SHIFT 21
1102#define DPIO_CHV_P1_DIV_SHIFT 13 /* 3 bits */
1103#define DPIO_CHV_P2_DIV_SHIFT 8 /* 5 bits */
1104#define DPIO_CHV_K_DIV_SHIFT 4
1105#define DPIO_PLL_FREQLOCK (1 << 1)
1106#define DPIO_PLL_LOCK (1 << 0)
1107#define CHV_CMN_DW13(ch) _PIPE(ch, _CHV_CMN_DW13_CH0, _CHV_CMN_DW0_CH1)
1108
1109#define _CHV_CMN_DW14_CH0 0x8138
1110#define _CHV_CMN_DW1_CH1 0x8084
1111#define DPIO_AFC_RECAL (1 << 14)
1112#define DPIO_DCLKP_EN (1 << 13)
Ville Syrjäläb9e5ac32014-05-27 16:30:18 +03001113#define CHV_BUFLEFTENA2_DISABLE (0 << 17) /* CL2 DW1 only */
1114#define CHV_BUFLEFTENA2_NORMAL (1 << 17) /* CL2 DW1 only */
1115#define CHV_BUFLEFTENA2_FORCE (3 << 17) /* CL2 DW1 only */
1116#define CHV_BUFLEFTENA2_MASK (3 << 17) /* CL2 DW1 only */
1117#define CHV_BUFRIGHTENA2_DISABLE (0 << 19) /* CL2 DW1 only */
1118#define CHV_BUFRIGHTENA2_NORMAL (1 << 19) /* CL2 DW1 only */
1119#define CHV_BUFRIGHTENA2_FORCE (3 << 19) /* CL2 DW1 only */
1120#define CHV_BUFRIGHTENA2_MASK (3 << 19) /* CL2 DW1 only */
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001121#define CHV_CMN_DW14(ch) _PIPE(ch, _CHV_CMN_DW14_CH0, _CHV_CMN_DW1_CH1)
1122
Ville Syrjälä9197c882014-04-09 13:29:05 +03001123#define _CHV_CMN_DW19_CH0 0x814c
1124#define _CHV_CMN_DW6_CH1 0x8098
1125#define CHV_CMN_USEDCLKCHANNEL (1 << 13)
1126#define CHV_CMN_DW19(ch) _PIPE(ch, _CHV_CMN_DW19_CH0, _CHV_CMN_DW6_CH1)
1127
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001128#define CHV_CMN_DW30 0x8178
1129#define DPIO_LRC_BYPASS (1 << 3)
1130
1131#define _TXLANE(ch, lane, offset) ((ch ? 0x2400 : 0) + \
1132 (lane) * 0x200 + (offset))
1133
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03001134#define CHV_TX_DW0(ch, lane) _TXLANE(ch, lane, 0x80)
1135#define CHV_TX_DW1(ch, lane) _TXLANE(ch, lane, 0x84)
1136#define CHV_TX_DW2(ch, lane) _TXLANE(ch, lane, 0x88)
1137#define CHV_TX_DW3(ch, lane) _TXLANE(ch, lane, 0x8c)
1138#define CHV_TX_DW4(ch, lane) _TXLANE(ch, lane, 0x90)
1139#define CHV_TX_DW5(ch, lane) _TXLANE(ch, lane, 0x94)
1140#define CHV_TX_DW6(ch, lane) _TXLANE(ch, lane, 0x98)
1141#define CHV_TX_DW7(ch, lane) _TXLANE(ch, lane, 0x9c)
1142#define CHV_TX_DW8(ch, lane) _TXLANE(ch, lane, 0xa0)
1143#define CHV_TX_DW9(ch, lane) _TXLANE(ch, lane, 0xa4)
1144#define CHV_TX_DW10(ch, lane) _TXLANE(ch, lane, 0xa8)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001145#define CHV_TX_DW11(ch, lane) _TXLANE(ch, lane, 0xac)
1146#define DPIO_FRC_LATENCY_SHFIT 8
1147#define CHV_TX_DW14(ch, lane) _TXLANE(ch, lane, 0xb8)
1148#define DPIO_UPAR_SHIFT 30
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301149
1150/* BXT PHY registers */
1151#define _BXT_PHY(phy, a, b) _PIPE((phy), (a), (b))
1152
1153#define BXT_P_CR_GT_DISP_PWRON 0x138090
1154#define GT_DISPLAY_POWER_ON(phy) (1 << (phy))
1155
1156#define _PHY_CTL_FAMILY_EDP 0x64C80
1157#define _PHY_CTL_FAMILY_DDI 0x64C90
1158#define COMMON_RESET_DIS (1 << 31)
1159#define BXT_PHY_CTL_FAMILY(phy) _BXT_PHY((phy), _PHY_CTL_FAMILY_DDI, \
1160 _PHY_CTL_FAMILY_EDP)
1161
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301162/* BXT PHY PLL registers */
1163#define _PORT_PLL_A 0x46074
1164#define _PORT_PLL_B 0x46078
1165#define _PORT_PLL_C 0x4607c
1166#define PORT_PLL_ENABLE (1 << 31)
1167#define PORT_PLL_LOCK (1 << 30)
1168#define PORT_PLL_REF_SEL (1 << 27)
1169#define BXT_PORT_PLL_ENABLE(port) _PORT(port, _PORT_PLL_A, _PORT_PLL_B)
1170
1171#define _PORT_PLL_EBB_0_A 0x162034
1172#define _PORT_PLL_EBB_0_B 0x6C034
1173#define _PORT_PLL_EBB_0_C 0x6C340
Imre Deakaa610dc2015-06-22 23:35:52 +03001174#define PORT_PLL_P1_SHIFT 13
1175#define PORT_PLL_P1_MASK (0x07 << PORT_PLL_P1_SHIFT)
1176#define PORT_PLL_P1(x) ((x) << PORT_PLL_P1_SHIFT)
1177#define PORT_PLL_P2_SHIFT 8
1178#define PORT_PLL_P2_MASK (0x1f << PORT_PLL_P2_SHIFT)
1179#define PORT_PLL_P2(x) ((x) << PORT_PLL_P2_SHIFT)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301180#define BXT_PORT_PLL_EBB_0(port) _PORT3(port, _PORT_PLL_EBB_0_A, \
1181 _PORT_PLL_EBB_0_B, \
1182 _PORT_PLL_EBB_0_C)
1183
1184#define _PORT_PLL_EBB_4_A 0x162038
1185#define _PORT_PLL_EBB_4_B 0x6C038
1186#define _PORT_PLL_EBB_4_C 0x6C344
1187#define PORT_PLL_10BIT_CLK_ENABLE (1 << 13)
1188#define PORT_PLL_RECALIBRATE (1 << 14)
1189#define BXT_PORT_PLL_EBB_4(port) _PORT3(port, _PORT_PLL_EBB_4_A, \
1190 _PORT_PLL_EBB_4_B, \
1191 _PORT_PLL_EBB_4_C)
1192
1193#define _PORT_PLL_0_A 0x162100
1194#define _PORT_PLL_0_B 0x6C100
1195#define _PORT_PLL_0_C 0x6C380
1196/* PORT_PLL_0_A */
1197#define PORT_PLL_M2_MASK 0xFF
1198/* PORT_PLL_1_A */
Imre Deakaa610dc2015-06-22 23:35:52 +03001199#define PORT_PLL_N_SHIFT 8
1200#define PORT_PLL_N_MASK (0x0F << PORT_PLL_N_SHIFT)
1201#define PORT_PLL_N(x) ((x) << PORT_PLL_N_SHIFT)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301202/* PORT_PLL_2_A */
1203#define PORT_PLL_M2_FRAC_MASK 0x3FFFFF
1204/* PORT_PLL_3_A */
1205#define PORT_PLL_M2_FRAC_ENABLE (1 << 16)
1206/* PORT_PLL_6_A */
1207#define PORT_PLL_PROP_COEFF_MASK 0xF
1208#define PORT_PLL_INT_COEFF_MASK (0x1F << 8)
1209#define PORT_PLL_INT_COEFF(x) ((x) << 8)
1210#define PORT_PLL_GAIN_CTL_MASK (0x07 << 16)
1211#define PORT_PLL_GAIN_CTL(x) ((x) << 16)
1212/* PORT_PLL_8_A */
1213#define PORT_PLL_TARGET_CNT_MASK 0x3FF
Vandana Kannanb6dc71f2015-05-13 12:18:52 +05301214/* PORT_PLL_9_A */
Imre Deak05712c12015-06-18 17:25:54 +03001215#define PORT_PLL_LOCK_THRESHOLD_SHIFT 1
1216#define PORT_PLL_LOCK_THRESHOLD_MASK (0x7 << PORT_PLL_LOCK_THRESHOLD_SHIFT)
Vandana Kannanb6dc71f2015-05-13 12:18:52 +05301217/* PORT_PLL_10_A */
1218#define PORT_PLL_DCO_AMP_OVR_EN_H (1<<27)
Vandana Kannane6292552015-07-01 17:02:57 +05301219#define PORT_PLL_DCO_AMP_DEFAULT 15
Vandana Kannanb6dc71f2015-05-13 12:18:52 +05301220#define PORT_PLL_DCO_AMP_MASK 0x3c00
1221#define PORT_PLL_DCO_AMP(x) (x<<10)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301222#define _PORT_PLL_BASE(port) _PORT3(port, _PORT_PLL_0_A, \
1223 _PORT_PLL_0_B, \
1224 _PORT_PLL_0_C)
1225#define BXT_PORT_PLL(port, idx) (_PORT_PLL_BASE(port) + (idx) * 4)
1226
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301227/* BXT PHY common lane registers */
1228#define _PORT_CL1CM_DW0_A 0x162000
1229#define _PORT_CL1CM_DW0_BC 0x6C000
1230#define PHY_POWER_GOOD (1 << 16)
1231#define BXT_PORT_CL1CM_DW0(phy) _BXT_PHY((phy), _PORT_CL1CM_DW0_BC, \
1232 _PORT_CL1CM_DW0_A)
1233
1234#define _PORT_CL1CM_DW9_A 0x162024
1235#define _PORT_CL1CM_DW9_BC 0x6C024
1236#define IREF0RC_OFFSET_SHIFT 8
1237#define IREF0RC_OFFSET_MASK (0xFF << IREF0RC_OFFSET_SHIFT)
1238#define BXT_PORT_CL1CM_DW9(phy) _BXT_PHY((phy), _PORT_CL1CM_DW9_BC, \
1239 _PORT_CL1CM_DW9_A)
1240
1241#define _PORT_CL1CM_DW10_A 0x162028
1242#define _PORT_CL1CM_DW10_BC 0x6C028
1243#define IREF1RC_OFFSET_SHIFT 8
1244#define IREF1RC_OFFSET_MASK (0xFF << IREF1RC_OFFSET_SHIFT)
1245#define BXT_PORT_CL1CM_DW10(phy) _BXT_PHY((phy), _PORT_CL1CM_DW10_BC, \
1246 _PORT_CL1CM_DW10_A)
1247
1248#define _PORT_CL1CM_DW28_A 0x162070
1249#define _PORT_CL1CM_DW28_BC 0x6C070
1250#define OCL1_POWER_DOWN_EN (1 << 23)
1251#define DW28_OLDO_DYN_PWR_DOWN_EN (1 << 22)
1252#define SUS_CLK_CONFIG 0x3
1253#define BXT_PORT_CL1CM_DW28(phy) _BXT_PHY((phy), _PORT_CL1CM_DW28_BC, \
1254 _PORT_CL1CM_DW28_A)
1255
1256#define _PORT_CL1CM_DW30_A 0x162078
1257#define _PORT_CL1CM_DW30_BC 0x6C078
1258#define OCL2_LDOFUSE_PWR_DIS (1 << 6)
1259#define BXT_PORT_CL1CM_DW30(phy) _BXT_PHY((phy), _PORT_CL1CM_DW30_BC, \
1260 _PORT_CL1CM_DW30_A)
1261
1262/* Defined for PHY0 only */
1263#define BXT_PORT_CL2CM_DW6_BC 0x6C358
1264#define DW6_OLDO_DYN_PWR_DOWN_EN (1 << 28)
1265
1266/* BXT PHY Ref registers */
1267#define _PORT_REF_DW3_A 0x16218C
1268#define _PORT_REF_DW3_BC 0x6C18C
1269#define GRC_DONE (1 << 22)
1270#define BXT_PORT_REF_DW3(phy) _BXT_PHY((phy), _PORT_REF_DW3_BC, \
1271 _PORT_REF_DW3_A)
1272
1273#define _PORT_REF_DW6_A 0x162198
1274#define _PORT_REF_DW6_BC 0x6C198
1275/*
1276 * FIXME: BSpec/CHV ConfigDB disagrees on the following two fields, fix them
1277 * after testing.
1278 */
1279#define GRC_CODE_SHIFT 23
1280#define GRC_CODE_MASK (0x1FF << GRC_CODE_SHIFT)
1281#define GRC_CODE_FAST_SHIFT 16
1282#define GRC_CODE_FAST_MASK (0x7F << GRC_CODE_FAST_SHIFT)
1283#define GRC_CODE_SLOW_SHIFT 8
1284#define GRC_CODE_SLOW_MASK (0xFF << GRC_CODE_SLOW_SHIFT)
1285#define GRC_CODE_NOM_MASK 0xFF
1286#define BXT_PORT_REF_DW6(phy) _BXT_PHY((phy), _PORT_REF_DW6_BC, \
1287 _PORT_REF_DW6_A)
1288
1289#define _PORT_REF_DW8_A 0x1621A0
1290#define _PORT_REF_DW8_BC 0x6C1A0
1291#define GRC_DIS (1 << 15)
1292#define GRC_RDY_OVRD (1 << 1)
1293#define BXT_PORT_REF_DW8(phy) _BXT_PHY((phy), _PORT_REF_DW8_BC, \
1294 _PORT_REF_DW8_A)
1295
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301296/* BXT PHY PCS registers */
Vandana Kannan96fb9f92014-11-18 15:45:27 +05301297#define _PORT_PCS_DW10_LN01_A 0x162428
1298#define _PORT_PCS_DW10_LN01_B 0x6C428
1299#define _PORT_PCS_DW10_LN01_C 0x6C828
1300#define _PORT_PCS_DW10_GRP_A 0x162C28
1301#define _PORT_PCS_DW10_GRP_B 0x6CC28
1302#define _PORT_PCS_DW10_GRP_C 0x6CE28
1303#define BXT_PORT_PCS_DW10_LN01(port) _PORT3(port, _PORT_PCS_DW10_LN01_A, \
1304 _PORT_PCS_DW10_LN01_B, \
1305 _PORT_PCS_DW10_LN01_C)
1306#define BXT_PORT_PCS_DW10_GRP(port) _PORT3(port, _PORT_PCS_DW10_GRP_A, \
1307 _PORT_PCS_DW10_GRP_B, \
1308 _PORT_PCS_DW10_GRP_C)
1309#define TX2_SWING_CALC_INIT (1 << 31)
1310#define TX1_SWING_CALC_INIT (1 << 30)
1311
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301312#define _PORT_PCS_DW12_LN01_A 0x162430
1313#define _PORT_PCS_DW12_LN01_B 0x6C430
1314#define _PORT_PCS_DW12_LN01_C 0x6C830
1315#define _PORT_PCS_DW12_LN23_A 0x162630
1316#define _PORT_PCS_DW12_LN23_B 0x6C630
1317#define _PORT_PCS_DW12_LN23_C 0x6CA30
1318#define _PORT_PCS_DW12_GRP_A 0x162c30
1319#define _PORT_PCS_DW12_GRP_B 0x6CC30
1320#define _PORT_PCS_DW12_GRP_C 0x6CE30
1321#define LANESTAGGER_STRAP_OVRD (1 << 6)
1322#define LANE_STAGGER_MASK 0x1F
1323#define BXT_PORT_PCS_DW12_LN01(port) _PORT3(port, _PORT_PCS_DW12_LN01_A, \
1324 _PORT_PCS_DW12_LN01_B, \
1325 _PORT_PCS_DW12_LN01_C)
1326#define BXT_PORT_PCS_DW12_LN23(port) _PORT3(port, _PORT_PCS_DW12_LN23_A, \
1327 _PORT_PCS_DW12_LN23_B, \
1328 _PORT_PCS_DW12_LN23_C)
1329#define BXT_PORT_PCS_DW12_GRP(port) _PORT3(port, _PORT_PCS_DW12_GRP_A, \
1330 _PORT_PCS_DW12_GRP_B, \
1331 _PORT_PCS_DW12_GRP_C)
1332
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301333/* BXT PHY TX registers */
1334#define _BXT_LANE_OFFSET(lane) (((lane) >> 1) * 0x200 + \
1335 ((lane) & 1) * 0x80)
1336
Vandana Kannan96fb9f92014-11-18 15:45:27 +05301337#define _PORT_TX_DW2_LN0_A 0x162508
1338#define _PORT_TX_DW2_LN0_B 0x6C508
1339#define _PORT_TX_DW2_LN0_C 0x6C908
1340#define _PORT_TX_DW2_GRP_A 0x162D08
1341#define _PORT_TX_DW2_GRP_B 0x6CD08
1342#define _PORT_TX_DW2_GRP_C 0x6CF08
1343#define BXT_PORT_TX_DW2_GRP(port) _PORT3(port, _PORT_TX_DW2_GRP_A, \
1344 _PORT_TX_DW2_GRP_B, \
1345 _PORT_TX_DW2_GRP_C)
1346#define BXT_PORT_TX_DW2_LN0(port) _PORT3(port, _PORT_TX_DW2_LN0_A, \
1347 _PORT_TX_DW2_LN0_B, \
1348 _PORT_TX_DW2_LN0_C)
1349#define MARGIN_000_SHIFT 16
1350#define MARGIN_000 (0xFF << MARGIN_000_SHIFT)
1351#define UNIQ_TRANS_SCALE_SHIFT 8
1352#define UNIQ_TRANS_SCALE (0xFF << UNIQ_TRANS_SCALE_SHIFT)
1353
1354#define _PORT_TX_DW3_LN0_A 0x16250C
1355#define _PORT_TX_DW3_LN0_B 0x6C50C
1356#define _PORT_TX_DW3_LN0_C 0x6C90C
1357#define _PORT_TX_DW3_GRP_A 0x162D0C
1358#define _PORT_TX_DW3_GRP_B 0x6CD0C
1359#define _PORT_TX_DW3_GRP_C 0x6CF0C
1360#define BXT_PORT_TX_DW3_GRP(port) _PORT3(port, _PORT_TX_DW3_GRP_A, \
1361 _PORT_TX_DW3_GRP_B, \
1362 _PORT_TX_DW3_GRP_C)
1363#define BXT_PORT_TX_DW3_LN0(port) _PORT3(port, _PORT_TX_DW3_LN0_A, \
1364 _PORT_TX_DW3_LN0_B, \
1365 _PORT_TX_DW3_LN0_C)
1366#define UNIQE_TRANGE_EN_METHOD (1 << 27)
1367
1368#define _PORT_TX_DW4_LN0_A 0x162510
1369#define _PORT_TX_DW4_LN0_B 0x6C510
1370#define _PORT_TX_DW4_LN0_C 0x6C910
1371#define _PORT_TX_DW4_GRP_A 0x162D10
1372#define _PORT_TX_DW4_GRP_B 0x6CD10
1373#define _PORT_TX_DW4_GRP_C 0x6CF10
1374#define BXT_PORT_TX_DW4_LN0(port) _PORT3(port, _PORT_TX_DW4_LN0_A, \
1375 _PORT_TX_DW4_LN0_B, \
1376 _PORT_TX_DW4_LN0_C)
1377#define BXT_PORT_TX_DW4_GRP(port) _PORT3(port, _PORT_TX_DW4_GRP_A, \
1378 _PORT_TX_DW4_GRP_B, \
1379 _PORT_TX_DW4_GRP_C)
1380#define DEEMPH_SHIFT 24
1381#define DE_EMPHASIS (0xFF << DEEMPH_SHIFT)
1382
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301383#define _PORT_TX_DW14_LN0_A 0x162538
1384#define _PORT_TX_DW14_LN0_B 0x6C538
1385#define _PORT_TX_DW14_LN0_C 0x6C938
1386#define LATENCY_OPTIM_SHIFT 30
1387#define LATENCY_OPTIM (1 << LATENCY_OPTIM_SHIFT)
1388#define BXT_PORT_TX_DW14_LN(port, lane) (_PORT3((port), _PORT_TX_DW14_LN0_A, \
1389 _PORT_TX_DW14_LN0_B, \
1390 _PORT_TX_DW14_LN0_C) + \
1391 _BXT_LANE_OFFSET(lane))
1392
David Weinehallf8896f52015-06-25 11:11:03 +03001393/* UAIMI scratch pad register 1 */
1394#define UAIMI_SPR1 0x4F074
1395/* SKL VccIO mask */
1396#define SKL_VCCIO_MASK 0x1
1397/* SKL balance leg register */
1398#define DISPIO_CR_TX_BMU_CR0 0x6C00C
1399/* I_boost values */
1400#define BALANCE_LEG_SHIFT(port) (8+3*(port))
1401#define BALANCE_LEG_MASK(port) (7<<(8+3*(port)))
1402/* Balance leg disable bits */
1403#define BALANCE_LEG_DISABLE_SHIFT 23
1404
Jesse Barnes585fb112008-07-29 11:54:06 -07001405/*
Jesse Barnesde151cf2008-11-12 10:03:55 -08001406 * Fence registers
1407 */
1408#define FENCE_REG_830_0 0x2000
Eric Anholtdc529a42009-03-10 22:34:49 -07001409#define FENCE_REG_945_8 0x3000
Jesse Barnesde151cf2008-11-12 10:03:55 -08001410#define I830_FENCE_START_MASK 0x07f80000
1411#define I830_FENCE_TILING_Y_SHIFT 12
Jesse Barnes0f973f22009-01-26 17:10:45 -08001412#define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001413#define I830_FENCE_PITCH_SHIFT 4
1414#define I830_FENCE_REG_VALID (1<<0)
Daniel Vetterc36a2a62010-04-17 15:12:03 +02001415#define I915_FENCE_MAX_PITCH_VAL 4
Eric Anholte76a16d2009-05-26 17:44:56 -07001416#define I830_FENCE_MAX_PITCH_VAL 6
Daniel Vetter8d7773a2009-03-29 14:09:41 +02001417#define I830_FENCE_MAX_SIZE_VAL (1<<8)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001418
1419#define I915_FENCE_START_MASK 0x0ff00000
Jesse Barnes0f973f22009-01-26 17:10:45 -08001420#define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001421
1422#define FENCE_REG_965_0 0x03000
1423#define I965_FENCE_PITCH_SHIFT 2
1424#define I965_FENCE_TILING_Y_SHIFT 1
1425#define I965_FENCE_REG_VALID (1<<0)
Daniel Vetter8d7773a2009-03-29 14:09:41 +02001426#define I965_FENCE_MAX_PITCH_VAL 0x0400
Jesse Barnesde151cf2008-11-12 10:03:55 -08001427
Eric Anholt4e901fd2009-10-26 16:44:17 -07001428#define FENCE_REG_SANDYBRIDGE_0 0x100000
1429#define SANDYBRIDGE_FENCE_PITCH_SHIFT 32
Ville Syrjälä3a062472013-04-09 11:45:05 +03001430#define GEN7_FENCE_MAX_PITCH_VAL 0x0800
Eric Anholt4e901fd2009-10-26 16:44:17 -07001431
Deepak S2b6b3a02014-05-27 15:59:30 +05301432
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001433/* control register for cpu gtt access */
1434#define TILECTL 0x101000
1435#define TILECTL_SWZCTL (1 << 0)
Robert Beckette3a29052015-03-11 10:28:25 +02001436#define TILECTL_TLBPF (1 << 1)
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001437#define TILECTL_TLB_PREFETCH_DIS (1 << 2)
1438#define TILECTL_BACKSNOOP_DIS (1 << 3)
1439
Jesse Barnesde151cf2008-11-12 10:03:55 -08001440/*
Jesse Barnes585fb112008-07-29 11:54:06 -07001441 * Instruction and interrupt control regs
1442 */
Ville Syrjäläf1e1c212014-06-05 20:02:59 +03001443#define PGTBL_CTL 0x02020
1444#define PGTBL_ADDRESS_LO_MASK 0xfffff000 /* bits [31:12] */
1445#define PGTBL_ADDRESS_HI_MASK 0x000000f0 /* bits [35:32] (gen4) */
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001446#define PGTBL_ER 0x02024
Ville Syrjälä81e7f202014-08-15 01:21:55 +03001447#define PRB0_BASE (0x2030-0x30)
1448#define PRB1_BASE (0x2040-0x30) /* 830,gen3 */
1449#define PRB2_BASE (0x2050-0x30) /* gen3 */
1450#define SRB0_BASE (0x2100-0x30) /* gen2 */
1451#define SRB1_BASE (0x2110-0x30) /* gen2 */
1452#define SRB2_BASE (0x2120-0x30) /* 830 */
1453#define SRB3_BASE (0x2130-0x30) /* 830 */
Daniel Vetter333e9fe2010-08-02 16:24:01 +02001454#define RENDER_RING_BASE 0x02000
1455#define BSD_RING_BASE 0x04000
1456#define GEN6_BSD_RING_BASE 0x12000
Zhao Yakui845f74a2014-04-17 10:37:37 +08001457#define GEN8_BSD2_RING_BASE 0x1c000
Ben Widawsky1950de12013-05-28 19:22:20 -07001458#define VEBOX_RING_BASE 0x1a000
Chris Wilson549f7362010-10-19 11:19:32 +01001459#define BLT_RING_BASE 0x22000
Daniel Vetter3d281d82010-09-24 21:14:22 +02001460#define RING_TAIL(base) ((base)+0x30)
1461#define RING_HEAD(base) ((base)+0x34)
1462#define RING_START(base) ((base)+0x38)
1463#define RING_CTL(base) ((base)+0x3c)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001464#define RING_SYNC_0(base) ((base)+0x40)
1465#define RING_SYNC_1(base) ((base)+0x44)
Ben Widawsky1950de12013-05-28 19:22:20 -07001466#define RING_SYNC_2(base) ((base)+0x48)
1467#define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE))
1468#define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE))
1469#define GEN6_RVESYNC (RING_SYNC_2(RENDER_RING_BASE))
1470#define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE))
1471#define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE))
1472#define GEN6_VVESYNC (RING_SYNC_2(GEN6_BSD_RING_BASE))
1473#define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE))
1474#define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE))
1475#define GEN6_BVESYNC (RING_SYNC_2(BLT_RING_BASE))
1476#define GEN6_VEBSYNC (RING_SYNC_0(VEBOX_RING_BASE))
1477#define GEN6_VERSYNC (RING_SYNC_1(VEBOX_RING_BASE))
1478#define GEN6_VEVSYNC (RING_SYNC_2(VEBOX_RING_BASE))
Ben Widawskyad776f82013-05-28 19:22:18 -07001479#define GEN6_NOSYNC 0
Chris Wilson2c550182014-12-16 10:02:27 +00001480#define RING_PSMI_CTL(base) ((base)+0x50)
Chris Wilson8fd26852010-12-08 18:40:43 +00001481#define RING_MAX_IDLE(base) ((base)+0x54)
Daniel Vetter3d281d82010-09-24 21:14:22 +02001482#define RING_HWS_PGA(base) ((base)+0x80)
1483#define RING_HWS_PGA_GEN6(base) ((base)+0x2080)
Mika Kuoppala7fd2d262015-06-18 12:51:40 +03001484#define RING_RESET_CTL(base) ((base)+0xd0)
1485#define RESET_CTL_REQUEST_RESET (1 << 0)
1486#define RESET_CTL_READY_TO_RESET (1 << 1)
Imre Deak9e72b462014-05-05 15:13:55 +03001487
Ville Syrjälä6d50b062015-05-19 20:32:57 +03001488#define HSW_GTT_CACHE_EN 0x4024
1489#define GTT_CACHE_EN_ALL 0xF0007FFF
Imre Deak9e72b462014-05-05 15:13:55 +03001490#define GEN7_WR_WATERMARK 0x4028
1491#define GEN7_GFX_PRIO_CTRL 0x402C
1492#define ARB_MODE 0x4030
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001493#define ARB_MODE_SWIZZLE_SNB (1<<4)
1494#define ARB_MODE_SWIZZLE_IVB (1<<5)
Imre Deak9e72b462014-05-05 15:13:55 +03001495#define GEN7_GFX_PEND_TLB0 0x4034
1496#define GEN7_GFX_PEND_TLB1 0x4038
1497/* L3, CVS, ZTLB, RCC, CASC LRA min, max values */
1498#define GEN7_LRA_LIMITS_BASE 0x403C
1499#define GEN7_LRA_LIMITS_REG_NUM 13
1500#define GEN7_MEDIA_MAX_REQ_COUNT 0x4070
1501#define GEN7_GFX_MAX_REQ_COUNT 0x4074
1502
Ben Widawsky31a53362013-11-02 21:07:04 -07001503#define GAMTARBMODE 0x04a08
Ben Widawsky4afe8d32013-11-02 21:07:55 -07001504#define ARB_MODE_BWGTLB_DISABLE (1<<9)
Ben Widawsky31a53362013-11-02 21:07:04 -07001505#define ARB_MODE_SWIZZLE_BDW (1<<1)
Eric Anholt45930102011-05-06 17:12:35 -07001506#define RENDER_HWS_PGA_GEN7 (0x04080)
Daniel Vetter33f3f512011-12-14 13:57:39 +01001507#define RING_FAULT_REG(ring) (0x4094 + 0x100*(ring)->id)
Ben Widawsky828c7902013-10-16 09:21:30 -07001508#define RING_FAULT_GTTSEL_MASK (1<<11)
1509#define RING_FAULT_SRCID(x) ((x >> 3) & 0xff)
1510#define RING_FAULT_FAULT_TYPE(x) ((x >> 1) & 0x3)
1511#define RING_FAULT_VALID (1<<0)
Daniel Vetter33f3f512011-12-14 13:57:39 +01001512#define DONE_REG 0x40b0
Ben Widawskyfbe5d362013-11-04 19:56:49 -08001513#define GEN8_PRIVATE_PAT 0x40e0
Eric Anholt45930102011-05-06 17:12:35 -07001514#define BSD_HWS_PGA_GEN7 (0x04180)
1515#define BLT_HWS_PGA_GEN7 (0x04280)
Ben Widawsky9a8a2212013-05-28 19:22:23 -07001516#define VEBOX_HWS_PGA_GEN7 (0x04380)
Daniel Vetter3d281d82010-09-24 21:14:22 +02001517#define RING_ACTHD(base) ((base)+0x74)
Chris Wilson50877442014-03-21 12:41:53 +00001518#define RING_ACTHD_UDW(base) ((base)+0x5c)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001519#define RING_NOPID(base) ((base)+0x94)
Chris Wilson0f468322011-01-04 17:35:21 +00001520#define RING_IMR(base) ((base)+0xa8)
Oscar Mateo73d477f2014-07-24 17:04:31 +01001521#define RING_HWSTAM(base) ((base)+0x98)
Ben Widawskyc0c7bab2012-07-12 11:01:05 -07001522#define RING_TIMESTAMP(base) ((base)+0x358)
Jesse Barnes585fb112008-07-29 11:54:06 -07001523#define TAIL_ADDR 0x001FFFF8
1524#define HEAD_WRAP_COUNT 0xFFE00000
1525#define HEAD_WRAP_ONE 0x00200000
1526#define HEAD_ADDR 0x001FFFFC
1527#define RING_NR_PAGES 0x001FF000
1528#define RING_REPORT_MASK 0x00000006
1529#define RING_REPORT_64K 0x00000002
1530#define RING_REPORT_128K 0x00000004
1531#define RING_NO_REPORT 0x00000000
1532#define RING_VALID_MASK 0x00000001
1533#define RING_VALID 0x00000001
1534#define RING_INVALID 0x00000000
Chris Wilson4b60e5c2010-08-08 11:53:53 +01001535#define RING_WAIT_I8XX (1<<0) /* gen2, PRBx_HEAD */
1536#define RING_WAIT (1<<11) /* gen3+, PRBx_CTL */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001537#define RING_WAIT_SEMAPHORE (1<<10) /* gen6+ */
Imre Deak9e72b462014-05-05 15:13:55 +03001538
1539#define GEN7_TLB_RD_ADDR 0x4700
1540
Chris Wilson8168bd42010-11-11 17:54:52 +00001541#if 0
1542#define PRB0_TAIL 0x02030
1543#define PRB0_HEAD 0x02034
1544#define PRB0_START 0x02038
1545#define PRB0_CTL 0x0203c
Jesse Barnes585fb112008-07-29 11:54:06 -07001546#define PRB1_TAIL 0x02040 /* 915+ only */
1547#define PRB1_HEAD 0x02044 /* 915+ only */
1548#define PRB1_START 0x02048 /* 915+ only */
1549#define PRB1_CTL 0x0204c /* 915+ only */
Chris Wilson8168bd42010-11-11 17:54:52 +00001550#endif
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001551#define IPEIR_I965 0x02064
1552#define IPEHR_I965 0x02068
1553#define INSTDONE_I965 0x0206c
Ben Widawskyd53bd482012-08-22 11:32:14 -07001554#define GEN7_INSTDONE_1 0x0206c
1555#define GEN7_SC_INSTDONE 0x07100
1556#define GEN7_SAMPLER_INSTDONE 0x0e160
1557#define GEN7_ROW_INSTDONE 0x0e164
1558#define I915_NUM_INSTDONE_REG 4
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001559#define RING_IPEIR(base) ((base)+0x64)
1560#define RING_IPEHR(base) ((base)+0x68)
1561#define RING_INSTDONE(base) ((base)+0x6c)
Daniel Vetterc1cd90e2011-12-14 13:57:02 +01001562#define RING_INSTPS(base) ((base)+0x70)
1563#define RING_DMA_FADD(base) ((base)+0x78)
Ben Widawsky13ffadd2014-04-01 16:31:07 -07001564#define RING_DMA_FADD_UDW(base) ((base)+0x60) /* gen8+ */
Daniel Vetterc1cd90e2011-12-14 13:57:02 +01001565#define RING_INSTPM(base) ((base)+0xc0)
Naresh Kumar Kachhie9fea572014-03-12 16:39:41 +05301566#define RING_MI_MODE(base) ((base)+0x9c)
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001567#define INSTPS 0x02070 /* 965+ only */
1568#define INSTDONE1 0x0207c /* 965+ only */
Jesse Barnes585fb112008-07-29 11:54:06 -07001569#define ACTHD_I965 0x02074
1570#define HWS_PGA 0x02080
1571#define HWS_ADDRESS_MASK 0xfffff000
1572#define HWS_START_ADDRESS_SHIFT 4
Jesse Barnes97f5ab62009-10-08 10:16:48 -07001573#define PWRCTXA 0x2088 /* 965GM+ only */
1574#define PWRCTX_EN (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -07001575#define IPEIR 0x02088
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001576#define IPEHR 0x0208c
1577#define INSTDONE 0x02090
Jesse Barnes585fb112008-07-29 11:54:06 -07001578#define NOPID 0x02094
1579#define HWSTAM 0x02098
Daniel Vetter9d2f41f2012-04-02 21:41:45 +02001580#define DMA_FADD_I8XX 0x020d0
Chris Wilson94e39e22013-10-30 09:28:22 +00001581#define RING_BBSTATE(base) ((base)+0x110)
Ville Syrjälä3dda20a2013-12-10 21:44:43 +02001582#define RING_BBADDR(base) ((base)+0x140)
1583#define RING_BBADDR_UDW(base) ((base)+0x168) /* gen8+ */
Eric Anholt71cf39b2010-03-08 23:41:55 -08001584
Chris Wilsonf4068392010-10-27 20:36:41 +01001585#define ERROR_GEN6 0x040a0
Ben Widawsky71e172e2012-08-20 16:15:13 -07001586#define GEN7_ERR_INT 0x44040
Paulo Zanonide032bf2013-04-12 17:57:58 -03001587#define ERR_INT_POISON (1<<31)
Paulo Zanoni86642812013-04-12 17:57:57 -03001588#define ERR_INT_MMIO_UNCLAIMED (1<<13)
Shuang He8bf1e9f2013-10-15 18:55:27 +01001589#define ERR_INT_PIPE_CRC_DONE_C (1<<8)
Paulo Zanoni86642812013-04-12 17:57:57 -03001590#define ERR_INT_FIFO_UNDERRUN_C (1<<6)
Shuang He8bf1e9f2013-10-15 18:55:27 +01001591#define ERR_INT_PIPE_CRC_DONE_B (1<<5)
Paulo Zanoni86642812013-04-12 17:57:57 -03001592#define ERR_INT_FIFO_UNDERRUN_B (1<<3)
Shuang He8bf1e9f2013-10-15 18:55:27 +01001593#define ERR_INT_PIPE_CRC_DONE_A (1<<2)
Daniel Vetter5a69b892013-10-16 22:55:52 +02001594#define ERR_INT_PIPE_CRC_DONE(pipe) (1<<(2 + pipe*3))
Paulo Zanoni86642812013-04-12 17:57:57 -03001595#define ERR_INT_FIFO_UNDERRUN_A (1<<0)
Daniel Vetter7336df62013-07-09 22:59:16 +02001596#define ERR_INT_FIFO_UNDERRUN(pipe) (1<<(pipe*3))
Chris Wilsonf4068392010-10-27 20:36:41 +01001597
Mika Kuoppala6c826f32015-03-24 14:54:19 +02001598#define GEN8_FAULT_TLB_DATA0 0x04b10
1599#define GEN8_FAULT_TLB_DATA1 0x04b14
1600
Paulo Zanoni3f1e1092013-02-18 19:00:21 -03001601#define FPGA_DBG 0x42300
1602#define FPGA_DBG_RM_NOCLAIM (1<<31)
1603
Chris Wilson0f3b6842013-01-15 12:05:55 +00001604#define DERRMR 0x44050
Ben Widawsky4e0bbc32013-11-02 21:07:07 -07001605/* Note that HBLANK events are reserved on bdw+ */
Chris Wilsonffe74d72013-08-26 20:58:12 +01001606#define DERRMR_PIPEA_SCANLINE (1<<0)
1607#define DERRMR_PIPEA_PRI_FLIP_DONE (1<<1)
1608#define DERRMR_PIPEA_SPR_FLIP_DONE (1<<2)
1609#define DERRMR_PIPEA_VBLANK (1<<3)
1610#define DERRMR_PIPEA_HBLANK (1<<5)
1611#define DERRMR_PIPEB_SCANLINE (1<<8)
1612#define DERRMR_PIPEB_PRI_FLIP_DONE (1<<9)
1613#define DERRMR_PIPEB_SPR_FLIP_DONE (1<<10)
1614#define DERRMR_PIPEB_VBLANK (1<<11)
1615#define DERRMR_PIPEB_HBLANK (1<<13)
1616/* Note that PIPEC is not a simple translation of PIPEA/PIPEB */
1617#define DERRMR_PIPEC_SCANLINE (1<<14)
1618#define DERRMR_PIPEC_PRI_FLIP_DONE (1<<15)
1619#define DERRMR_PIPEC_SPR_FLIP_DONE (1<<20)
1620#define DERRMR_PIPEC_VBLANK (1<<21)
1621#define DERRMR_PIPEC_HBLANK (1<<22)
1622
Chris Wilson0f3b6842013-01-15 12:05:55 +00001623
Eric Anholtde6e2ea2010-11-06 14:53:32 -07001624/* GM45+ chicken bits -- debug workaround bits that may be required
1625 * for various sorts of correct behavior. The top 16 bits of each are
1626 * the enables for writing to the corresponding low bit.
1627 */
1628#define _3D_CHICKEN 0x02084
Daniel Vetter42839082012-12-14 23:38:28 +01001629#define _3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB (1 << 10)
Eric Anholtde6e2ea2010-11-06 14:53:32 -07001630#define _3D_CHICKEN2 0x0208c
1631/* Disables pipelining of read flushes past the SF-WIZ interface.
1632 * Required on all Ironlake steppings according to the B-Spec, but the
1633 * particular danger of not doing so is not specified.
1634 */
1635# define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14)
1636#define _3D_CHICKEN3 0x02090
Jesse Barnes87f80202012-10-02 17:43:41 -05001637#define _3D_CHICKEN_SF_DISABLE_OBJEND_CULL (1 << 10)
Kenneth Graunke26b6e442012-10-07 08:51:07 -07001638#define _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL (1 << 5)
Ville Syrjäläe927ecd2014-02-04 21:59:18 +02001639#define _3D_CHICKEN_SDE_LIMIT_FIFO_POLY_DEPTH(x) ((x)<<1) /* gen8+ */
1640#define _3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH (1 << 1) /* gen6 */
Eric Anholtde6e2ea2010-11-06 14:53:32 -07001641
Eric Anholt71cf39b2010-03-08 23:41:55 -08001642#define MI_MODE 0x0209c
1643# define VS_TIMER_DISPATCH (1 << 6)
Eric Anholtfc74d8e2012-01-19 10:50:06 -08001644# define MI_FLUSH_ENABLE (1 << 12)
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001645# define ASYNC_FLIP_PERF_DISABLE (1 << 14)
Naresh Kumar Kachhie9fea572014-03-12 16:39:41 +05301646# define MODE_IDLE (1 << 9)
Chris Wilson9991ae72014-04-02 16:36:07 +01001647# define STOP_RING (1 << 8)
Eric Anholt71cf39b2010-03-08 23:41:55 -08001648
Ben Widawskyf8f2ac92012-10-03 19:34:24 -07001649#define GEN6_GT_MODE 0x20d0
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02001650#define GEN7_GT_MODE 0x7008
Ville Syrjälä8d85d272014-02-04 21:59:15 +02001651#define GEN6_WIZ_HASHING(hi, lo) (((hi) << 9) | ((lo) << 7))
1652#define GEN6_WIZ_HASHING_8x8 GEN6_WIZ_HASHING(0, 0)
1653#define GEN6_WIZ_HASHING_8x4 GEN6_WIZ_HASHING(0, 1)
1654#define GEN6_WIZ_HASHING_16x4 GEN6_WIZ_HASHING(1, 0)
Damien Lespiau98533252014-12-08 17:33:51 +00001655#define GEN6_WIZ_HASHING_MASK GEN6_WIZ_HASHING(1, 1)
Daniel Vetter6547fbd2012-12-14 23:38:29 +01001656#define GEN6_TD_FOUR_ROW_DISPATCH_DISABLE (1 << 5)
Damien Lespiaub7668792015-02-14 18:30:29 +00001657#define GEN9_IZ_HASHING_MASK(slice) (0x3 << (slice * 2))
1658#define GEN9_IZ_HASHING(slice, val) ((val) << (slice * 2))
Ben Widawskyf8f2ac92012-10-03 19:34:24 -07001659
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001660#define GFX_MODE 0x02520
Jesse Barnesb095cd02011-08-12 15:28:32 -07001661#define GFX_MODE_GEN7 0x0229c
Daniel Vetter5eb719c2012-02-09 17:15:48 +01001662#define RING_MODE_GEN7(ring) ((ring)->mmio_base+0x29c)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001663#define GFX_RUN_LIST_ENABLE (1<<15)
Chris Wilsonaa83e302014-03-21 17:18:54 +00001664#define GFX_TLB_INVALIDATE_EXPLICIT (1<<13)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001665#define GFX_SURFACE_FAULT_ENABLE (1<<12)
1666#define GFX_REPLAY_MODE (1<<11)
1667#define GFX_PSMI_GRANULARITY (1<<10)
1668#define GFX_PPGTT_ENABLE (1<<9)
1669
Daniel Vettera7e806d2012-07-11 16:27:55 +02001670#define VLV_DISPLAY_BASE 0x180000
Shashank Sharmab6fdd0f2014-05-19 20:54:03 +05301671#define VLV_MIPI_BASE VLV_DISPLAY_BASE
Daniel Vettera7e806d2012-07-11 16:27:55 +02001672
Imre Deak9e72b462014-05-05 15:13:55 +03001673#define VLV_GU_CTL0 (VLV_DISPLAY_BASE + 0x2030)
1674#define VLV_GU_CTL1 (VLV_DISPLAY_BASE + 0x2034)
Jesse Barnes585fb112008-07-29 11:54:06 -07001675#define SCPD0 0x0209c /* 915+ only */
1676#define IER 0x020a0
1677#define IIR 0x020a4
1678#define IMR 0x020a8
1679#define ISR 0x020ac
Ville Syrjälä07ec7ec2013-01-24 15:29:51 +02001680#define VLV_GUNIT_CLOCK_GATE (VLV_DISPLAY_BASE + 0x2060)
Ville Syrjäläe4443e42014-04-09 13:28:41 +03001681#define GINT_DIS (1<<22)
Jesse Barnes2d809572012-10-25 12:15:44 -07001682#define GCFG_DIS (1<<8)
Imre Deak9e72b462014-05-05 15:13:55 +03001683#define VLV_GUNIT_CLOCK_GATE2 (VLV_DISPLAY_BASE + 0x2064)
Ville Syrjäläff763012013-01-24 15:29:52 +02001684#define VLV_IIR_RW (VLV_DISPLAY_BASE + 0x2084)
1685#define VLV_IER (VLV_DISPLAY_BASE + 0x20a0)
1686#define VLV_IIR (VLV_DISPLAY_BASE + 0x20a4)
1687#define VLV_IMR (VLV_DISPLAY_BASE + 0x20a8)
1688#define VLV_ISR (VLV_DISPLAY_BASE + 0x20ac)
Jesse Barnesc9cddff2013-05-08 10:45:13 -07001689#define VLV_PCBR (VLV_DISPLAY_BASE + 0x2120)
Deepak S38807742014-05-23 21:00:15 +05301690#define VLV_PCBR_ADDR_SHIFT 12
1691
Ville Syrjälä90a72f82013-02-19 23:16:44 +02001692#define DISPLAY_PLANE_FLIP_PENDING(plane) (1<<(11-(plane))) /* A and B only */
Jesse Barnes585fb112008-07-29 11:54:06 -07001693#define EIR 0x020b0
1694#define EMR 0x020b4
1695#define ESR 0x020b8
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001696#define GM45_ERROR_PAGE_TABLE (1<<5)
1697#define GM45_ERROR_MEM_PRIV (1<<4)
1698#define I915_ERROR_PAGE_TABLE (1<<4)
1699#define GM45_ERROR_CP_PRIV (1<<3)
1700#define I915_ERROR_MEMORY_REFRESH (1<<1)
1701#define I915_ERROR_INSTRUCTION (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -07001702#define INSTPM 0x020c0
Li Pengee980b82010-01-27 19:01:11 +08001703#define INSTPM_SELF_EN (1<<12) /* 915GM only */
Ville Syrjälä32992542014-02-25 15:13:39 +02001704#define INSTPM_AGPBUSY_INT_EN (1<<11) /* gen3: when disabled, pending interrupts
Chris Wilson8692d00e2011-02-05 10:08:21 +00001705 will not assert AGPBUSY# and will only
1706 be delivered when out of C3. */
Ben Widawsky84f9f932011-12-12 19:21:58 -08001707#define INSTPM_FORCE_ORDERING (1<<7) /* GEN6+ */
Chris Wilson884020b2013-08-06 19:01:14 +01001708#define INSTPM_TLB_INVALIDATE (1<<9)
1709#define INSTPM_SYNC_FLUSH (1<<5)
Jesse Barnes585fb112008-07-29 11:54:06 -07001710#define ACTHD 0x020c8
Ville Syrjälä10383922014-08-15 01:21:54 +03001711#define MEM_MODE 0x020cc
1712#define MEM_DISPLAY_B_TRICKLE_FEED_DISABLE (1<<3) /* 830 only */
1713#define MEM_DISPLAY_A_TRICKLE_FEED_DISABLE (1<<2) /* 830/845 only */
1714#define MEM_DISPLAY_TRICKLE_FEED_DISABLE (1<<2) /* 85x only */
Jesse Barnes585fb112008-07-29 11:54:06 -07001715#define FW_BLC 0x020d8
Chris Wilson8692d00e2011-02-05 10:08:21 +00001716#define FW_BLC2 0x020dc
Jesse Barnes585fb112008-07-29 11:54:06 -07001717#define FW_BLC_SELF 0x020e0 /* 915+ only */
Li Pengee980b82010-01-27 19:01:11 +08001718#define FW_BLC_SELF_EN_MASK (1<<31)
1719#define FW_BLC_SELF_FIFO_MASK (1<<16) /* 945 only */
1720#define FW_BLC_SELF_EN (1<<15) /* 945 only */
Shaohua Li7662c8b2009-06-26 11:23:55 +08001721#define MM_BURST_LENGTH 0x00700000
1722#define MM_FIFO_WATERMARK 0x0001F000
1723#define LM_BURST_LENGTH 0x00000700
1724#define LM_FIFO_WATERMARK 0x0000001F
Jesse Barnes585fb112008-07-29 11:54:06 -07001725#define MI_ARB_STATE 0x020e4 /* 915+ only */
Keith Packard45503de2010-07-19 21:12:35 -07001726
1727/* Make render/texture TLB fetches lower priorty than associated data
1728 * fetches. This is not turned on by default
1729 */
1730#define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
1731
1732/* Isoch request wait on GTT enable (Display A/B/C streams).
1733 * Make isoch requests stall on the TLB update. May cause
1734 * display underruns (test mode only)
1735 */
1736#define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
1737
1738/* Block grant count for isoch requests when block count is
1739 * set to a finite value.
1740 */
1741#define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
1742#define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
1743#define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
1744#define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
1745#define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
1746
1747/* Enable render writes to complete in C2/C3/C4 power states.
1748 * If this isn't enabled, render writes are prevented in low
1749 * power states. That seems bad to me.
1750 */
1751#define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
1752
1753/* This acknowledges an async flip immediately instead
1754 * of waiting for 2TLB fetches.
1755 */
1756#define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
1757
1758/* Enables non-sequential data reads through arbiter
1759 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001760#define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
Keith Packard45503de2010-07-19 21:12:35 -07001761
1762/* Disable FSB snooping of cacheable write cycles from binner/render
1763 * command stream
1764 */
1765#define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
1766
1767/* Arbiter time slice for non-isoch streams */
1768#define MI_ARB_TIME_SLICE_MASK (7 << 5)
1769#define MI_ARB_TIME_SLICE_1 (0 << 5)
1770#define MI_ARB_TIME_SLICE_2 (1 << 5)
1771#define MI_ARB_TIME_SLICE_4 (2 << 5)
1772#define MI_ARB_TIME_SLICE_6 (3 << 5)
1773#define MI_ARB_TIME_SLICE_8 (4 << 5)
1774#define MI_ARB_TIME_SLICE_10 (5 << 5)
1775#define MI_ARB_TIME_SLICE_14 (6 << 5)
1776#define MI_ARB_TIME_SLICE_16 (7 << 5)
1777
1778/* Low priority grace period page size */
1779#define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
1780#define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
1781
1782/* Disable display A/B trickle feed */
1783#define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
1784
1785/* Set display plane priority */
1786#define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
1787#define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
1788
Ville Syrjälä54e472a2014-02-25 15:13:40 +02001789#define MI_STATE 0x020e4 /* gen2 only */
1790#define MI_AGPBUSY_INT_EN (1 << 1) /* 85x only */
1791#define MI_AGPBUSY_830_MODE (1 << 0) /* 85x only */
1792
Jesse Barnes585fb112008-07-29 11:54:06 -07001793#define CACHE_MODE_0 0x02120 /* 915+ only */
Daniel Vetter4358a372012-10-18 11:49:51 +02001794#define CM0_PIPELINED_RENDER_FLUSH_DISABLE (1<<8)
Jesse Barnes585fb112008-07-29 11:54:06 -07001795#define CM0_IZ_OPT_DISABLE (1<<6)
1796#define CM0_ZR_OPT_DISABLE (1<<5)
Daniel Vetter009be662012-04-11 20:42:42 +02001797#define CM0_STC_EVICT_DISABLE_LRA_SNB (1<<5)
Jesse Barnes585fb112008-07-29 11:54:06 -07001798#define CM0_DEPTH_EVICT_DISABLE (1<<4)
1799#define CM0_COLOR_EVICT_DISABLE (1<<3)
1800#define CM0_DEPTH_WRITE_DISABLE (1<<1)
1801#define CM0_RC_OP_FLUSH_DISABLE (1<<0)
1802#define GFX_FLSH_CNTL 0x02170 /* 915+ only */
Ben Widawsky0f9b91c2012-11-04 09:21:30 -08001803#define GFX_FLSH_CNTL_GEN6 0x101008
1804#define GFX_FLSH_CNTL_EN (1<<0)
Jesse Barnes1afe3e92010-03-26 10:35:20 -07001805#define ECOSKPD 0x021d0
1806#define ECO_GATING_CX_ONLY (1<<3)
1807#define ECO_FLIP_DONE (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -07001808
Chia-I Wufe27c602014-01-28 13:29:33 +08001809#define CACHE_MODE_0_GEN7 0x7000 /* IVB+ */
Akash Goel4e046322014-04-04 17:14:38 +05301810#define RC_OP_FLUSH_ENABLE (1<<0)
Chia-I Wufe27c602014-01-28 13:29:33 +08001811#define HIZ_RAW_STALL_OPT_DISABLE (1<<2)
Jesse Barnesfb046852012-03-28 13:39:26 -07001812#define CACHE_MODE_1 0x7004 /* IVB+ */
Damien Lespiau5d708682014-03-26 18:41:51 +00001813#define PIXEL_SUBSPAN_COLLECT_OPT_DISABLE (1<<6)
1814#define GEN8_4x4_STC_OPTIMIZATION_DISABLE (1<<6)
Damien Lespiau9370cd92015-02-09 19:33:17 +00001815#define GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE (1<<1)
Jesse Barnesfb046852012-03-28 13:39:26 -07001816
Jesse Barnes4efe0702011-01-18 11:25:41 -08001817#define GEN6_BLITTER_ECOSKPD 0x221d0
1818#define GEN6_BLITTER_LOCK_SHIFT 16
1819#define GEN6_BLITTER_FBC_NOTIFY (1<<3)
1820
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02001821#define GEN6_RC_SLEEP_PSMI_CONTROL 0x2050
Chris Wilson2c550182014-12-16 10:02:27 +00001822#define GEN6_PSMI_SLEEP_MSG_DISABLE (1 << 0)
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02001823#define GEN8_RC_SEMA_IDLE_MSG_DISABLE (1 << 12)
Ville Syrjäläe4443e42014-04-09 13:28:41 +03001824#define GEN8_FF_DOP_CLOCK_GATE_DISABLE (1<<10)
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02001825
Deepak S693d11c2015-01-16 20:42:16 +05301826/* Fuse readout registers for GT */
1827#define CHV_FUSE_GT (VLV_DISPLAY_BASE + 0x2168)
Jeff McGeec93043a2015-02-27 12:12:28 -08001828#define CHV_FGT_DISABLE_SS0 (1 << 10)
1829#define CHV_FGT_DISABLE_SS1 (1 << 11)
Deepak S693d11c2015-01-16 20:42:16 +05301830#define CHV_FGT_EU_DIS_SS0_R0_SHIFT 16
1831#define CHV_FGT_EU_DIS_SS0_R0_MASK (0xf << CHV_FGT_EU_DIS_SS0_R0_SHIFT)
1832#define CHV_FGT_EU_DIS_SS0_R1_SHIFT 20
1833#define CHV_FGT_EU_DIS_SS0_R1_MASK (0xf << CHV_FGT_EU_DIS_SS0_R1_SHIFT)
1834#define CHV_FGT_EU_DIS_SS1_R0_SHIFT 24
1835#define CHV_FGT_EU_DIS_SS1_R0_MASK (0xf << CHV_FGT_EU_DIS_SS1_R0_SHIFT)
1836#define CHV_FGT_EU_DIS_SS1_R1_SHIFT 28
1837#define CHV_FGT_EU_DIS_SS1_R1_MASK (0xf << CHV_FGT_EU_DIS_SS1_R1_SHIFT)
1838
Jeff McGee38732182015-02-13 10:27:54 -06001839#define GEN8_FUSE2 0x9120
1840#define GEN8_F2_S_ENA_SHIFT 25
1841#define GEN8_F2_S_ENA_MASK (0x7 << GEN8_F2_S_ENA_SHIFT)
1842
1843#define GEN9_F2_SS_DIS_SHIFT 20
1844#define GEN9_F2_SS_DIS_MASK (0xf << GEN9_F2_SS_DIS_SHIFT)
1845
Jeff McGeedead16e2015-04-03 18:13:16 -07001846#define GEN9_EU_DISABLE(slice) (0x9134 + (slice)*0x4)
Jeff McGee38732182015-02-13 10:27:54 -06001847
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001848#define GEN6_BSD_SLEEP_PSMI_CONTROL 0x12050
Chris Wilson12f55812012-07-05 17:14:01 +01001849#define GEN6_BSD_SLEEP_MSG_DISABLE (1 << 0)
1850#define GEN6_BSD_SLEEP_FLUSH_DISABLE (1 << 2)
1851#define GEN6_BSD_SLEEP_INDICATOR (1 << 3)
1852#define GEN6_BSD_GO_INDICATOR (1 << 4)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001853
Ben Widawskycc609d52013-05-28 19:22:29 -07001854/* On modern GEN architectures interrupt control consists of two sets
1855 * of registers. The first set pertains to the ring generating the
1856 * interrupt. The second control is for the functional block generating the
1857 * interrupt. These are PM, GT, DE, etc.
1858 *
1859 * Luckily *knocks on wood* all the ring interrupt bits match up with the
1860 * GT interrupt bits, so we don't need to duplicate the defines.
1861 *
1862 * These defines should cover us well from SNB->HSW with minor exceptions
1863 * it can also work on ILK.
1864 */
1865#define GT_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26)
1866#define GT_BLT_CS_ERROR_INTERRUPT (1 << 25)
1867#define GT_BLT_USER_INTERRUPT (1 << 22)
1868#define GT_BSD_CS_ERROR_INTERRUPT (1 << 15)
1869#define GT_BSD_USER_INTERRUPT (1 << 12)
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001870#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 (1 << 11) /* hsw+; rsvd on snb, ivb, vlv */
Oscar Mateo73d477f2014-07-24 17:04:31 +01001871#define GT_CONTEXT_SWITCH_INTERRUPT (1 << 8)
Ben Widawskycc609d52013-05-28 19:22:29 -07001872#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT (1 << 5) /* !snb */
1873#define GT_RENDER_PIPECTL_NOTIFY_INTERRUPT (1 << 4)
1874#define GT_RENDER_CS_MASTER_ERROR_INTERRUPT (1 << 3)
1875#define GT_RENDER_SYNC_STATUS_INTERRUPT (1 << 2)
1876#define GT_RENDER_DEBUG_INTERRUPT (1 << 1)
1877#define GT_RENDER_USER_INTERRUPT (1 << 0)
1878
Ben Widawsky12638c52013-05-28 19:22:31 -07001879#define PM_VEBOX_CS_ERROR_INTERRUPT (1 << 12) /* hsw+ */
1880#define PM_VEBOX_USER_INTERRUPT (1 << 10) /* hsw+ */
1881
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001882#define GT_PARITY_ERROR(dev) \
1883 (GT_RENDER_L3_PARITY_ERROR_INTERRUPT | \
Dan Carpenter45f80d52013-09-24 10:57:35 +03001884 (IS_HASWELL(dev) ? GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 : 0))
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001885
Ben Widawskycc609d52013-05-28 19:22:29 -07001886/* These are all the "old" interrupts */
1887#define ILK_BSD_USER_INTERRUPT (1<<5)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001888
1889#define I915_PM_INTERRUPT (1<<31)
1890#define I915_ISP_INTERRUPT (1<<22)
1891#define I915_LPE_PIPE_B_INTERRUPT (1<<21)
1892#define I915_LPE_PIPE_A_INTERRUPT (1<<20)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02001893#define I915_MIPIC_INTERRUPT (1<<19)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001894#define I915_MIPIA_INTERRUPT (1<<18)
Ben Widawskycc609d52013-05-28 19:22:29 -07001895#define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18)
1896#define I915_DISPLAY_PORT_INTERRUPT (1<<17)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001897#define I915_DISPLAY_PIPE_C_HBLANK_INTERRUPT (1<<16)
1898#define I915_MASTER_ERROR_INTERRUPT (1<<15)
Ben Widawskycc609d52013-05-28 19:22:29 -07001899#define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001900#define I915_DISPLAY_PIPE_B_HBLANK_INTERRUPT (1<<14)
Ben Widawskycc609d52013-05-28 19:22:29 -07001901#define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14) /* p-state */
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001902#define I915_DISPLAY_PIPE_A_HBLANK_INTERRUPT (1<<13)
Ben Widawskycc609d52013-05-28 19:22:29 -07001903#define I915_HWB_OOM_INTERRUPT (1<<13)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001904#define I915_LPE_PIPE_C_INTERRUPT (1<<12)
Ben Widawskycc609d52013-05-28 19:22:29 -07001905#define I915_SYNC_STATUS_INTERRUPT (1<<12)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001906#define I915_MISC_INTERRUPT (1<<11)
Ben Widawskycc609d52013-05-28 19:22:29 -07001907#define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001908#define I915_DISPLAY_PIPE_C_VBLANK_INTERRUPT (1<<10)
Ben Widawskycc609d52013-05-28 19:22:29 -07001909#define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001910#define I915_DISPLAY_PIPE_C_EVENT_INTERRUPT (1<<9)
Ben Widawskycc609d52013-05-28 19:22:29 -07001911#define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001912#define I915_DISPLAY_PIPE_C_DPBM_INTERRUPT (1<<8)
Ben Widawskycc609d52013-05-28 19:22:29 -07001913#define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8)
1914#define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7)
1915#define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6)
1916#define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5)
1917#define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001918#define I915_DISPLAY_PIPE_A_DPBM_INTERRUPT (1<<3)
1919#define I915_DISPLAY_PIPE_B_DPBM_INTERRUPT (1<<2)
Ben Widawskycc609d52013-05-28 19:22:29 -07001920#define I915_DEBUG_INTERRUPT (1<<2)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001921#define I915_WINVALID_INTERRUPT (1<<1)
Ben Widawskycc609d52013-05-28 19:22:29 -07001922#define I915_USER_INTERRUPT (1<<1)
1923#define I915_ASLE_INTERRUPT (1<<0)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001924#define I915_BSD_USER_INTERRUPT (1<<25)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001925
1926#define GEN6_BSD_RNCID 0x12198
1927
Ben Widawskya1e969e2012-04-14 18:41:32 -07001928#define GEN7_FF_THREAD_MODE 0x20a0
1929#define GEN7_FF_SCHED_MASK 0x0077070
Ben Widawskyab57fff2013-12-12 15:28:04 -08001930#define GEN8_FF_DS_REF_CNT_FFME (1 << 19)
Ben Widawskya1e969e2012-04-14 18:41:32 -07001931#define GEN7_FF_TS_SCHED_HS1 (0x5<<16)
1932#define GEN7_FF_TS_SCHED_HS0 (0x3<<16)
1933#define GEN7_FF_TS_SCHED_LOAD_BALANCE (0x1<<16)
1934#define GEN7_FF_TS_SCHED_HW (0x0<<16) /* Default */
Ben Widawsky41c0b3a2013-01-26 11:52:00 -08001935#define GEN7_FF_VS_REF_CNT_FFME (1 << 15)
Ben Widawskya1e969e2012-04-14 18:41:32 -07001936#define GEN7_FF_VS_SCHED_HS1 (0x5<<12)
1937#define GEN7_FF_VS_SCHED_HS0 (0x3<<12)
1938#define GEN7_FF_VS_SCHED_LOAD_BALANCE (0x1<<12) /* Default */
1939#define GEN7_FF_VS_SCHED_HW (0x0<<12)
1940#define GEN7_FF_DS_SCHED_HS1 (0x5<<4)
1941#define GEN7_FF_DS_SCHED_HS0 (0x3<<4)
1942#define GEN7_FF_DS_SCHED_LOAD_BALANCE (0x1<<4) /* Default */
1943#define GEN7_FF_DS_SCHED_HW (0x0<<4)
1944
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001945/*
Jesse Barnes585fb112008-07-29 11:54:06 -07001946 * Framebuffer compression (915+ only)
1947 */
1948
1949#define FBC_CFB_BASE 0x03200 /* 4k page aligned */
1950#define FBC_LL_BASE 0x03204 /* 4k page aligned */
1951#define FBC_CONTROL 0x03208
1952#define FBC_CTL_EN (1<<31)
1953#define FBC_CTL_PERIODIC (1<<30)
1954#define FBC_CTL_INTERVAL_SHIFT (16)
1955#define FBC_CTL_UNCOMPRESSIBLE (1<<14)
Priit Laes49677902010-03-02 11:37:00 +02001956#define FBC_CTL_C3_IDLE (1<<13)
Jesse Barnes585fb112008-07-29 11:54:06 -07001957#define FBC_CTL_STRIDE_SHIFT (5)
Ville Syrjälä82f34492013-11-28 17:29:55 +02001958#define FBC_CTL_FENCENO_SHIFT (0)
Jesse Barnes585fb112008-07-29 11:54:06 -07001959#define FBC_COMMAND 0x0320c
1960#define FBC_CMD_COMPRESS (1<<0)
1961#define FBC_STATUS 0x03210
1962#define FBC_STAT_COMPRESSING (1<<31)
1963#define FBC_STAT_COMPRESSED (1<<30)
1964#define FBC_STAT_MODIFIED (1<<29)
Ville Syrjälä82f34492013-11-28 17:29:55 +02001965#define FBC_STAT_CURRENT_LINE_SHIFT (0)
Jesse Barnes585fb112008-07-29 11:54:06 -07001966#define FBC_CONTROL2 0x03214
1967#define FBC_CTL_FENCE_DBL (0<<4)
1968#define FBC_CTL_IDLE_IMM (0<<2)
1969#define FBC_CTL_IDLE_FULL (1<<2)
1970#define FBC_CTL_IDLE_LINE (2<<2)
1971#define FBC_CTL_IDLE_DEBUG (3<<2)
1972#define FBC_CTL_CPU_FENCE (1<<1)
Ville Syrjälä7f2cf222014-01-23 16:49:11 +02001973#define FBC_CTL_PLANE(plane) ((plane)<<0)
Ville Syrjäläf64f1722014-01-23 16:49:17 +02001974#define FBC_FENCE_OFF 0x03218 /* BSpec typo has 321Bh */
Jesse Barnes80824002009-09-10 15:28:06 -07001975#define FBC_TAG 0x03300
Jesse Barnes585fb112008-07-29 11:54:06 -07001976
Paulo Zanoni31b9df12015-06-12 14:36:18 -03001977#define FBC_STATUS2 0x43214
1978#define FBC_COMPRESSION_MASK 0x7ff
1979
Jesse Barnes585fb112008-07-29 11:54:06 -07001980#define FBC_LL_SIZE (1536)
1981
Jesse Barnes74dff282009-09-14 15:39:40 -07001982/* Framebuffer compression for GM45+ */
1983#define DPFC_CB_BASE 0x3200
1984#define DPFC_CONTROL 0x3208
1985#define DPFC_CTL_EN (1<<31)
Ville Syrjälä7f2cf222014-01-23 16:49:11 +02001986#define DPFC_CTL_PLANE(plane) ((plane)<<30)
1987#define IVB_DPFC_CTL_PLANE(plane) ((plane)<<29)
Jesse Barnes74dff282009-09-14 15:39:40 -07001988#define DPFC_CTL_FENCE_EN (1<<29)
Rodrigo Viviabe959c2013-05-06 19:37:33 -03001989#define IVB_DPFC_CTL_FENCE_EN (1<<28)
Chris Wilson9ce9d062011-07-08 12:22:40 +01001990#define DPFC_CTL_PERSISTENT_MODE (1<<25)
Jesse Barnes74dff282009-09-14 15:39:40 -07001991#define DPFC_SR_EN (1<<10)
1992#define DPFC_CTL_LIMIT_1X (0<<6)
1993#define DPFC_CTL_LIMIT_2X (1<<6)
1994#define DPFC_CTL_LIMIT_4X (2<<6)
1995#define DPFC_RECOMP_CTL 0x320c
1996#define DPFC_RECOMP_STALL_EN (1<<27)
1997#define DPFC_RECOMP_STALL_WM_SHIFT (16)
1998#define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
1999#define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
2000#define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
2001#define DPFC_STATUS 0x3210
2002#define DPFC_INVAL_SEG_SHIFT (16)
2003#define DPFC_INVAL_SEG_MASK (0x07ff0000)
2004#define DPFC_COMP_SEG_SHIFT (0)
2005#define DPFC_COMP_SEG_MASK (0x000003ff)
2006#define DPFC_STATUS2 0x3214
2007#define DPFC_FENCE_YOFF 0x3218
2008#define DPFC_CHICKEN 0x3224
2009#define DPFC_HT_MODIFY (1<<31)
2010
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08002011/* Framebuffer compression for Ironlake */
2012#define ILK_DPFC_CB_BASE 0x43200
2013#define ILK_DPFC_CONTROL 0x43208
Rodrigo Vivida46f932014-08-01 02:04:45 -07002014#define FBC_CTL_FALSE_COLOR (1<<10)
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08002015/* The bit 28-8 is reserved */
2016#define DPFC_RESERVED (0x1FFFFF00)
2017#define ILK_DPFC_RECOMP_CTL 0x4320c
2018#define ILK_DPFC_STATUS 0x43210
2019#define ILK_DPFC_FENCE_YOFF 0x43218
2020#define ILK_DPFC_CHICKEN 0x43224
2021#define ILK_FBC_RT_BASE 0x2128
2022#define ILK_FBC_RT_VALID (1<<0)
Rodrigo Viviabe959c2013-05-06 19:37:33 -03002023#define SNB_FBC_FRONT_BUFFER (1<<1)
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08002024
2025#define ILK_DISPLAY_CHICKEN1 0x42000
2026#define ILK_FBCQ_DIS (1<<22)
Akshay Joshi0206e352011-08-16 15:34:10 -04002027#define ILK_PABSTRETCH_DIS (1<<21)
Yuanhan Liu13982612010-12-15 15:42:31 +08002028
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08002029
Jesse Barnes585fb112008-07-29 11:54:06 -07002030/*
Yuanhan Liu9c04f012010-12-15 15:42:32 +08002031 * Framebuffer compression for Sandybridge
2032 *
2033 * The following two registers are of type GTTMMADR
2034 */
2035#define SNB_DPFC_CTL_SA 0x100100
2036#define SNB_CPU_FENCE_ENABLE (1<<29)
2037#define DPFC_CPU_FENCE_OFFSET 0x100104
2038
Rodrigo Viviabe959c2013-05-06 19:37:33 -03002039/* Framebuffer compression for Ivybridge */
2040#define IVB_FBC_RT_BASE 0x7020
2041
Paulo Zanoni42db64e2013-05-31 16:33:22 -03002042#define IPS_CTL 0x43408
2043#define IPS_ENABLE (1 << 31)
Yuanhan Liu9c04f012010-12-15 15:42:32 +08002044
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002045#define MSG_FBC_REND_STATE 0x50380
2046#define FBC_REND_NUKE (1<<2)
2047#define FBC_REND_CACHE_CLEAN (1<<1)
2048
Yuanhan Liu9c04f012010-12-15 15:42:32 +08002049/*
Jesse Barnes585fb112008-07-29 11:54:06 -07002050 * GPIO regs
2051 */
2052#define GPIOA 0x5010
2053#define GPIOB 0x5014
2054#define GPIOC 0x5018
2055#define GPIOD 0x501c
2056#define GPIOE 0x5020
2057#define GPIOF 0x5024
2058#define GPIOG 0x5028
2059#define GPIOH 0x502c
2060# define GPIO_CLOCK_DIR_MASK (1 << 0)
2061# define GPIO_CLOCK_DIR_IN (0 << 1)
2062# define GPIO_CLOCK_DIR_OUT (1 << 1)
2063# define GPIO_CLOCK_VAL_MASK (1 << 2)
2064# define GPIO_CLOCK_VAL_OUT (1 << 3)
2065# define GPIO_CLOCK_VAL_IN (1 << 4)
2066# define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
2067# define GPIO_DATA_DIR_MASK (1 << 8)
2068# define GPIO_DATA_DIR_IN (0 << 9)
2069# define GPIO_DATA_DIR_OUT (1 << 9)
2070# define GPIO_DATA_VAL_MASK (1 << 10)
2071# define GPIO_DATA_VAL_OUT (1 << 11)
2072# define GPIO_DATA_VAL_IN (1 << 12)
2073# define GPIO_DATA_PULLUP_DISABLE (1 << 13)
2074
Chris Wilsonf899fc62010-07-20 15:44:45 -07002075#define GMBUS0 0x5100 /* clock/port select */
2076#define GMBUS_RATE_100KHZ (0<<8)
2077#define GMBUS_RATE_50KHZ (1<<8)
2078#define GMBUS_RATE_400KHZ (2<<8) /* reserved on Pineview */
2079#define GMBUS_RATE_1MHZ (3<<8) /* reserved on Pineview */
2080#define GMBUS_HOLD_EXT (1<<7) /* 300ns hold time, rsvd on Pineview */
Jani Nikula988c7012015-03-27 00:20:19 +02002081#define GMBUS_PIN_DISABLED 0
2082#define GMBUS_PIN_SSC 1
2083#define GMBUS_PIN_VGADDC 2
2084#define GMBUS_PIN_PANEL 3
2085#define GMBUS_PIN_DPD_CHV 3 /* HDMID_CHV */
2086#define GMBUS_PIN_DPC 4 /* HDMIC */
2087#define GMBUS_PIN_DPB 5 /* SDVO, HDMIB */
2088#define GMBUS_PIN_DPD 6 /* HDMID */
2089#define GMBUS_PIN_RESERVED 7 /* 7 reserved */
Jani Nikula4c272832015-04-01 10:58:05 +03002090#define GMBUS_PIN_1_BXT 1
2091#define GMBUS_PIN_2_BXT 2
2092#define GMBUS_PIN_3_BXT 3
Jani Nikula5ea6e5e2015-04-01 10:55:04 +03002093#define GMBUS_NUM_PINS 7 /* including 0 */
Chris Wilsonf899fc62010-07-20 15:44:45 -07002094#define GMBUS1 0x5104 /* command/status */
2095#define GMBUS_SW_CLR_INT (1<<31)
2096#define GMBUS_SW_RDY (1<<30)
2097#define GMBUS_ENT (1<<29) /* enable timeout */
2098#define GMBUS_CYCLE_NONE (0<<25)
2099#define GMBUS_CYCLE_WAIT (1<<25)
2100#define GMBUS_CYCLE_INDEX (2<<25)
2101#define GMBUS_CYCLE_STOP (4<<25)
2102#define GMBUS_BYTE_COUNT_SHIFT 16
Dmitry Torokhov9535c472015-04-21 09:49:11 -07002103#define GMBUS_BYTE_COUNT_MAX 256U
Chris Wilsonf899fc62010-07-20 15:44:45 -07002104#define GMBUS_SLAVE_INDEX_SHIFT 8
2105#define GMBUS_SLAVE_ADDR_SHIFT 1
2106#define GMBUS_SLAVE_READ (1<<0)
2107#define GMBUS_SLAVE_WRITE (0<<0)
2108#define GMBUS2 0x5108 /* status */
2109#define GMBUS_INUSE (1<<15)
2110#define GMBUS_HW_WAIT_PHASE (1<<14)
2111#define GMBUS_STALL_TIMEOUT (1<<13)
2112#define GMBUS_INT (1<<12)
2113#define GMBUS_HW_RDY (1<<11)
2114#define GMBUS_SATOER (1<<10)
2115#define GMBUS_ACTIVE (1<<9)
2116#define GMBUS3 0x510c /* data buffer bytes 3-0 */
2117#define GMBUS4 0x5110 /* interrupt mask (Pineview+) */
2118#define GMBUS_SLAVE_TIMEOUT_EN (1<<4)
2119#define GMBUS_NAK_EN (1<<3)
2120#define GMBUS_IDLE_EN (1<<2)
2121#define GMBUS_HW_WAIT_EN (1<<1)
2122#define GMBUS_HW_RDY_EN (1<<0)
2123#define GMBUS5 0x5120 /* byte index */
2124#define GMBUS_2BYTE_INDEX_EN (1<<31)
Eric Anholtf0217c42009-12-01 11:56:30 -08002125
Jesse Barnes585fb112008-07-29 11:54:06 -07002126/*
2127 * Clock control & power management
2128 */
Ville Syrjälä2d401b12014-04-09 13:29:08 +03002129#define _DPLL_A (dev_priv->info.display_mmio_offset + 0x6014)
2130#define _DPLL_B (dev_priv->info.display_mmio_offset + 0x6018)
2131#define _CHV_DPLL_C (dev_priv->info.display_mmio_offset + 0x6030)
2132#define DPLL(pipe) _PIPE3((pipe), _DPLL_A, _DPLL_B, _CHV_DPLL_C)
Jesse Barnes585fb112008-07-29 11:54:06 -07002133
2134#define VGA0 0x6000
2135#define VGA1 0x6004
2136#define VGA_PD 0x6010
2137#define VGA0_PD_P2_DIV_4 (1 << 7)
2138#define VGA0_PD_P1_DIV_2 (1 << 5)
2139#define VGA0_PD_P1_SHIFT 0
2140#define VGA0_PD_P1_MASK (0x1f << 0)
2141#define VGA1_PD_P2_DIV_4 (1 << 15)
2142#define VGA1_PD_P1_DIV_2 (1 << 13)
2143#define VGA1_PD_P1_SHIFT 8
2144#define VGA1_PD_P1_MASK (0x1f << 8)
Jesse Barnes585fb112008-07-29 11:54:06 -07002145#define DPLL_VCO_ENABLE (1 << 31)
Daniel Vetter4a33e482013-07-06 12:52:05 +02002146#define DPLL_SDVO_HIGH_SPEED (1 << 30)
2147#define DPLL_DVO_2X_MODE (1 << 30)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07002148#define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30)
Jesse Barnes585fb112008-07-29 11:54:06 -07002149#define DPLL_SYNCLOCK_ENABLE (1 << 29)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07002150#define DPLL_REFA_CLK_ENABLE_VLV (1 << 29)
Jesse Barnes585fb112008-07-29 11:54:06 -07002151#define DPLL_VGA_MODE_DIS (1 << 28)
2152#define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
2153#define DPLLB_MODE_LVDS (2 << 26) /* i915 */
2154#define DPLL_MODE_MASK (3 << 26)
2155#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
2156#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
2157#define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
2158#define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
2159#define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
2160#define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002161#define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07002162#define DPLL_LOCK_VLV (1<<15)
Daniel Vetter598fac62013-04-18 22:01:46 +02002163#define DPLL_INTEGRATED_CRI_CLK_VLV (1<<14)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07002164#define DPLL_INTEGRATED_CLOCK_VLV (1<<13)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03002165#define DPLL_SSC_REF_CLOCK_CHV (1<<13)
Daniel Vetter598fac62013-04-18 22:01:46 +02002166#define DPLL_PORTC_READY_MASK (0xf << 4)
2167#define DPLL_PORTB_READY_MASK (0xf)
Jesse Barnes585fb112008-07-29 11:54:06 -07002168
Jesse Barnes585fb112008-07-29 11:54:06 -07002169#define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03002170
2171/* Additional CHV pll/phy registers */
2172#define DPIO_PHY_STATUS (VLV_DISPLAY_BASE + 0x6240)
2173#define DPLL_PORTD_READY_MASK (0xf)
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03002174#define DISPLAY_PHY_CONTROL (VLV_DISPLAY_BASE + 0x60100)
Ville Syrjäläbc284542015-05-26 20:22:38 +03002175#define PHY_LDO_DELAY_0NS 0x0
2176#define PHY_LDO_DELAY_200NS 0x1
2177#define PHY_LDO_DELAY_600NS 0x2
2178#define PHY_LDO_SEQ_DELAY(delay, phy) ((delay) << (2*(phy)+23))
Ville Syrjälä70722462015-04-10 18:21:28 +03002179#define PHY_CH_SU_PSR 0x1
2180#define PHY_CH_DEEP_PSR 0x7
2181#define PHY_CH_POWER_MODE(mode, phy, ch) ((mode) << (6*(phy)+3*(ch)+2))
2182#define PHY_COM_LANE_RESET_DEASSERT(phy) (1 << (phy))
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03002183#define DISPLAY_PHY_STATUS (VLV_DISPLAY_BASE + 0x60104)
Ville Syrjäläefd814b2014-06-27 19:52:13 +03002184#define PHY_POWERGOOD(phy) (((phy) == DPIO_PHY0) ? (1<<31) : (1<<30))
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03002185
Jesse Barnes585fb112008-07-29 11:54:06 -07002186/*
2187 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
2188 * this field (only one bit may be set).
2189 */
2190#define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
2191#define DPLL_FPA01_P1_POST_DIV_SHIFT 16
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002192#define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
Jesse Barnes585fb112008-07-29 11:54:06 -07002193/* i830, required in DVO non-gang */
2194#define PLL_P2_DIVIDE_BY_4 (1 << 23)
2195#define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
2196#define PLL_REF_INPUT_DREFCLK (0 << 13)
2197#define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
2198#define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
2199#define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
2200#define PLL_REF_INPUT_MASK (3 << 13)
2201#define PLL_LOAD_PULSE_PHASE_SHIFT 9
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002202/* Ironlake */
Zhenyu Wangb9055052009-06-05 15:38:38 +08002203# define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
2204# define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
2205# define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x)-1) << 9)
2206# define DPLL_FPA1_P1_POST_DIV_SHIFT 0
2207# define DPLL_FPA1_P1_POST_DIV_MASK 0xff
2208
Jesse Barnes585fb112008-07-29 11:54:06 -07002209/*
2210 * Parallel to Serial Load Pulse phase selection.
2211 * Selects the phase for the 10X DPLL clock for the PCIe
2212 * digital display port. The range is 4 to 13; 10 or more
2213 * is just a flip delay. The default is 6
2214 */
2215#define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
2216#define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
2217/*
2218 * SDVO multiplier for 945G/GM. Not used on 965.
2219 */
2220#define SDVO_MULTIPLIER_MASK 0x000000ff
2221#define SDVO_MULTIPLIER_SHIFT_HIRES 4
2222#define SDVO_MULTIPLIER_SHIFT_VGA 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002223
Ville Syrjälä2d401b12014-04-09 13:29:08 +03002224#define _DPLL_A_MD (dev_priv->info.display_mmio_offset + 0x601c)
2225#define _DPLL_B_MD (dev_priv->info.display_mmio_offset + 0x6020)
2226#define _CHV_DPLL_C_MD (dev_priv->info.display_mmio_offset + 0x603c)
2227#define DPLL_MD(pipe) _PIPE3((pipe), _DPLL_A_MD, _DPLL_B_MD, _CHV_DPLL_C_MD)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002228
Jesse Barnes585fb112008-07-29 11:54:06 -07002229/*
2230 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
2231 *
2232 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
2233 */
2234#define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
2235#define DPLL_MD_UDI_DIVIDER_SHIFT 24
2236/* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
2237#define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
2238#define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
2239/*
2240 * SDVO/UDI pixel multiplier.
2241 *
2242 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
2243 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
2244 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
2245 * dummy bytes in the datastream at an increased clock rate, with both sides of
2246 * the link knowing how many bytes are fill.
2247 *
2248 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
2249 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
2250 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
2251 * through an SDVO command.
2252 *
2253 * This register field has values of multiplication factor minus 1, with
2254 * a maximum multiplier of 5 for SDVO.
2255 */
2256#define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
2257#define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
2258/*
2259 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
2260 * This best be set to the default value (3) or the CRT won't work. No,
2261 * I don't entirely understand what this does...
2262 */
2263#define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
2264#define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07002265
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002266#define _FPA0 0x06040
2267#define _FPA1 0x06044
2268#define _FPB0 0x06048
2269#define _FPB1 0x0604c
2270#define FP0(pipe) _PIPE(pipe, _FPA0, _FPB0)
2271#define FP1(pipe) _PIPE(pipe, _FPA1, _FPB1)
Jesse Barnes585fb112008-07-29 11:54:06 -07002272#define FP_N_DIV_MASK 0x003f0000
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002273#define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
Jesse Barnes585fb112008-07-29 11:54:06 -07002274#define FP_N_DIV_SHIFT 16
2275#define FP_M1_DIV_MASK 0x00003f00
2276#define FP_M1_DIV_SHIFT 8
2277#define FP_M2_DIV_MASK 0x0000003f
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002278#define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
Jesse Barnes585fb112008-07-29 11:54:06 -07002279#define FP_M2_DIV_SHIFT 0
2280#define DPLL_TEST 0x606c
2281#define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
2282#define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
2283#define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
2284#define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
2285#define DPLLB_TEST_N_BYPASS (1 << 19)
2286#define DPLLB_TEST_M_BYPASS (1 << 18)
2287#define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
2288#define DPLLA_TEST_N_BYPASS (1 << 3)
2289#define DPLLA_TEST_M_BYPASS (1 << 2)
2290#define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
2291#define D_STATE 0x6104
Chris Wilsondc96e9b2010-10-01 12:05:06 +01002292#define DSTATE_GFX_RESET_I830 (1<<6)
Jesse Barnes652c3932009-08-17 13:31:43 -07002293#define DSTATE_PLL_D3_OFF (1<<3)
2294#define DSTATE_GFX_CLOCK_GATING (1<<1)
2295#define DSTATE_DOT_CLOCK_GATING (1<<0)
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002296#define DSPCLK_GATE_D (dev_priv->info.display_mmio_offset + 0x6200)
Jesse Barnes652c3932009-08-17 13:31:43 -07002297# define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
2298# define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
2299# define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
2300# define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
2301# define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
2302# define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
2303# define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
2304# define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
2305# define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
2306# define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
2307# define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
2308# define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
2309# define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
2310# define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
2311# define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
2312# define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
2313# define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
2314# define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
2315# define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
2316# define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
2317# define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
2318# define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
2319# define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
2320# define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
2321# define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
2322# define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
2323# define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
2324# define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03002325/*
Jesse Barnes652c3932009-08-17 13:31:43 -07002326 * This bit must be set on the 830 to prevent hangs when turning off the
2327 * overlay scaler.
2328 */
2329# define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
2330# define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
2331# define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
2332# define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
2333# define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
2334
2335#define RENCLK_GATE_D1 0x6204
2336# define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
2337# define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
2338# define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
2339# define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
2340# define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
2341# define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
2342# define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
2343# define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
2344# define MAG_CLOCK_GATE_DISABLE (1 << 5)
Ville Syrjälä646b4262014-04-25 20:14:30 +03002345/* This bit must be unset on 855,865 */
Jesse Barnes652c3932009-08-17 13:31:43 -07002346# define MECI_CLOCK_GATE_DISABLE (1 << 4)
2347# define DCMP_CLOCK_GATE_DISABLE (1 << 3)
2348# define MEC_CLOCK_GATE_DISABLE (1 << 2)
2349# define MECO_CLOCK_GATE_DISABLE (1 << 1)
Ville Syrjälä646b4262014-04-25 20:14:30 +03002350/* This bit must be set on 855,865. */
Jesse Barnes652c3932009-08-17 13:31:43 -07002351# define SV_CLOCK_GATE_DISABLE (1 << 0)
2352# define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
2353# define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
2354# define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
2355# define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
2356# define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
2357# define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
2358# define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
2359# define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
2360# define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
2361# define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
2362# define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
2363# define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
2364# define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
2365# define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
2366# define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
2367# define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
2368# define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
2369
2370# define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03002371/* This bit must always be set on 965G/965GM */
Jesse Barnes652c3932009-08-17 13:31:43 -07002372# define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
2373# define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
2374# define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
2375# define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
2376# define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
2377# define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03002378/* This bit must always be set on 965G */
Jesse Barnes652c3932009-08-17 13:31:43 -07002379# define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
2380# define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
2381# define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
2382# define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
2383# define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
2384# define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
2385# define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
2386# define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
2387# define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
2388# define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
2389# define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
2390# define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
2391# define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
2392# define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
2393# define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
2394# define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
2395# define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
2396# define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
2397# define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
2398
2399#define RENCLK_GATE_D2 0x6208
2400#define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
2401#define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
2402#define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
Ville Syrjäläfa4f53c2014-05-19 19:23:27 +03002403
2404#define VDECCLK_GATE_D 0x620C /* g4x only */
2405#define VCP_UNIT_CLOCK_GATE_DISABLE (1 << 4)
2406
Jesse Barnes652c3932009-08-17 13:31:43 -07002407#define RAMCLK_GATE_D 0x6210 /* CRL only */
2408#define DEUC 0x6214 /* CRL only */
Jesse Barnes585fb112008-07-29 11:54:06 -07002409
Ville Syrjäläd88b2272013-01-24 15:29:48 +02002410#define FW_BLC_SELF_VLV (VLV_DISPLAY_BASE + 0x6500)
Jesse Barnesceb04242012-03-28 13:39:22 -07002411#define FW_CSPWRDWNEN (1<<15)
2412
Ville Syrjäläe0d8d592013-06-12 22:11:18 +03002413#define MI_ARB_VLV (VLV_DISPLAY_BASE + 0x6504)
2414
Chon Ming Lee24eb2d52013-09-27 15:31:00 +08002415#define CZCLK_CDCLK_FREQ_RATIO (VLV_DISPLAY_BASE + 0x6508)
2416#define CDCLK_FREQ_SHIFT 4
2417#define CDCLK_FREQ_MASK (0x1f << CDCLK_FREQ_SHIFT)
2418#define CZCLK_FREQ_MASK 0xf
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02002419
2420#define GCI_CONTROL (VLV_DISPLAY_BASE + 0x650C)
2421#define PFI_CREDIT_63 (9 << 28) /* chv only */
2422#define PFI_CREDIT_31 (8 << 28) /* chv only */
2423#define PFI_CREDIT(x) (((x) - 8) << 28) /* 8-15 */
2424#define PFI_CREDIT_RESEND (1 << 27)
2425#define VGA_FAST_MODE_DISABLE (1 << 14)
2426
Chon Ming Lee24eb2d52013-09-27 15:31:00 +08002427#define GMBUSFREQ_VLV (VLV_DISPLAY_BASE + 0x6510)
2428
Jesse Barnes585fb112008-07-29 11:54:06 -07002429/*
2430 * Palette regs
2431 */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002432#define PALETTE_A_OFFSET 0xa000
2433#define PALETTE_B_OFFSET 0xa800
Rafael Barbalho84fd4f42014-04-28 14:00:42 +03002434#define CHV_PALETTE_C_OFFSET 0xc000
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002435#define PALETTE(pipe) (dev_priv->info.palette_offsets[pipe] + \
2436 dev_priv->info.display_mmio_offset)
Jesse Barnes585fb112008-07-29 11:54:06 -07002437
Eric Anholt673a3942008-07-30 12:06:12 -07002438/* MCH MMIO space */
2439
2440/*
2441 * MCHBAR mirror.
2442 *
2443 * This mirrors the MCHBAR MMIO space whose location is determined by
2444 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
2445 * every way. It is not accessible from the CP register read instructions.
2446 *
Paulo Zanoni515b2392013-09-10 19:36:37 -03002447 * Starting from Haswell, you can't write registers using the MCHBAR mirror,
2448 * just read.
Eric Anholt673a3942008-07-30 12:06:12 -07002449 */
2450#define MCHBAR_MIRROR_BASE 0x10000
2451
Yuanhan Liu13982612010-12-15 15:42:31 +08002452#define MCHBAR_MIRROR_BASE_SNB 0x140000
2453
Chris Wilson3ebecd02013-04-12 19:10:13 +01002454/* Memory controller frequency in MCHBAR for Haswell (possible SNB+) */
Ben Widawsky153b4b952013-10-22 22:05:09 -07002455#define DCLK (MCHBAR_MIRROR_BASE_SNB + 0x5e04)
Chris Wilson3ebecd02013-04-12 19:10:13 +01002456
Ville Syrjälä646b4262014-04-25 20:14:30 +03002457/* 915-945 and GM965 MCH register controlling DRAM channel access */
Eric Anholt673a3942008-07-30 12:06:12 -07002458#define DCC 0x10200
2459#define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
2460#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
2461#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
2462#define DCC_ADDRESSING_MODE_MASK (3 << 0)
2463#define DCC_CHANNEL_XOR_DISABLE (1 << 10)
Eric Anholta7f014f2008-11-25 14:02:05 -08002464#define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
Daniel Vetter656bfa32014-11-20 09:26:30 +01002465#define DCC2 0x10204
2466#define DCC2_MODIFIED_ENHANCED_DISABLE (1 << 20)
Eric Anholt673a3942008-07-30 12:06:12 -07002467
Ville Syrjälä646b4262014-04-25 20:14:30 +03002468/* Pineview MCH register contains DDR3 setting */
Li Peng95534262010-05-18 18:58:44 +08002469#define CSHRDDR3CTL 0x101a8
2470#define CSHRDDR3CTL_DDR3 (1 << 2)
2471
Ville Syrjälä646b4262014-04-25 20:14:30 +03002472/* 965 MCH register controlling DRAM channel configuration */
Eric Anholt673a3942008-07-30 12:06:12 -07002473#define C0DRB3 0x10206
2474#define C1DRB3 0x10606
2475
Ville Syrjälä646b4262014-04-25 20:14:30 +03002476/* snb MCH registers for reading the DRAM channel configuration */
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002477#define MAD_DIMM_C0 (MCHBAR_MIRROR_BASE_SNB + 0x5004)
2478#define MAD_DIMM_C1 (MCHBAR_MIRROR_BASE_SNB + 0x5008)
2479#define MAD_DIMM_C2 (MCHBAR_MIRROR_BASE_SNB + 0x500C)
2480#define MAD_DIMM_ECC_MASK (0x3 << 24)
2481#define MAD_DIMM_ECC_OFF (0x0 << 24)
2482#define MAD_DIMM_ECC_IO_ON_LOGIC_OFF (0x1 << 24)
2483#define MAD_DIMM_ECC_IO_OFF_LOGIC_ON (0x2 << 24)
2484#define MAD_DIMM_ECC_ON (0x3 << 24)
2485#define MAD_DIMM_ENH_INTERLEAVE (0x1 << 22)
2486#define MAD_DIMM_RANK_INTERLEAVE (0x1 << 21)
2487#define MAD_DIMM_B_WIDTH_X16 (0x1 << 20) /* X8 chips if unset */
2488#define MAD_DIMM_A_WIDTH_X16 (0x1 << 19) /* X8 chips if unset */
2489#define MAD_DIMM_B_DUAL_RANK (0x1 << 18)
2490#define MAD_DIMM_A_DUAL_RANK (0x1 << 17)
2491#define MAD_DIMM_A_SELECT (0x1 << 16)
2492/* DIMM sizes are in multiples of 256mb. */
2493#define MAD_DIMM_B_SIZE_SHIFT 8
2494#define MAD_DIMM_B_SIZE_MASK (0xff << MAD_DIMM_B_SIZE_SHIFT)
2495#define MAD_DIMM_A_SIZE_SHIFT 0
2496#define MAD_DIMM_A_SIZE_MASK (0xff << MAD_DIMM_A_SIZE_SHIFT)
2497
Ville Syrjälä646b4262014-04-25 20:14:30 +03002498/* snb MCH registers for priority tuning */
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01002499#define MCH_SSKPD (MCHBAR_MIRROR_BASE_SNB + 0x5d10)
2500#define MCH_SSKPD_WM0_MASK 0x3f
2501#define MCH_SSKPD_WM0_VAL 0xc
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002502
Jesse Barnesec013e72013-08-20 10:29:23 +01002503#define MCH_SECP_NRG_STTS (MCHBAR_MIRROR_BASE_SNB + 0x592c)
2504
Keith Packardb11248d2009-06-11 22:28:56 -07002505/* Clocking configuration register */
2506#define CLKCFG 0x10c00
Shaohua Li7662c8b2009-06-26 11:23:55 +08002507#define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
Keith Packardb11248d2009-06-11 22:28:56 -07002508#define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
2509#define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
2510#define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
2511#define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
2512#define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002513/* Note, below two are guess */
Keith Packardb11248d2009-06-11 22:28:56 -07002514#define CLKCFG_FSB_1600 (4 << 0) /* hrawclk 400 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002515#define CLKCFG_FSB_1600_ALT (0 << 0) /* hrawclk 400 */
Keith Packardb11248d2009-06-11 22:28:56 -07002516#define CLKCFG_FSB_MASK (7 << 0)
Shaohua Li7662c8b2009-06-26 11:23:55 +08002517#define CLKCFG_MEM_533 (1 << 4)
2518#define CLKCFG_MEM_667 (2 << 4)
2519#define CLKCFG_MEM_800 (3 << 4)
2520#define CLKCFG_MEM_MASK (7 << 4)
2521
Ville Syrjälä34edce22015-05-22 11:22:33 +03002522#define HPLLVCO (MCHBAR_MIRROR_BASE + 0xc38)
2523#define HPLLVCO_MOBILE (MCHBAR_MIRROR_BASE + 0xc0f)
2524
Jesse Barnesea056c12010-09-10 10:02:13 -07002525#define TSC1 0x11001
2526#define TSE (1<<0)
Jesse Barnes7648fa92010-05-20 14:28:11 -07002527#define TR1 0x11006
2528#define TSFS 0x11020
2529#define TSFS_SLOPE_MASK 0x0000ff00
2530#define TSFS_SLOPE_SHIFT 8
2531#define TSFS_INTR_MASK 0x000000ff
2532
Jesse Barnesf97108d2010-01-29 11:27:07 -08002533#define CRSTANDVID 0x11100
2534#define PXVFREQ_BASE 0x11110 /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
2535#define PXVFREQ_PX_MASK 0x7f000000
2536#define PXVFREQ_PX_SHIFT 24
2537#define VIDFREQ_BASE 0x11110
2538#define VIDFREQ1 0x11110 /* VIDFREQ1-4 (0x1111c) (Cantiga) */
2539#define VIDFREQ2 0x11114
2540#define VIDFREQ3 0x11118
2541#define VIDFREQ4 0x1111c
2542#define VIDFREQ_P0_MASK 0x1f000000
2543#define VIDFREQ_P0_SHIFT 24
2544#define VIDFREQ_P0_CSCLK_MASK 0x00f00000
2545#define VIDFREQ_P0_CSCLK_SHIFT 20
2546#define VIDFREQ_P0_CRCLK_MASK 0x000f0000
2547#define VIDFREQ_P0_CRCLK_SHIFT 16
2548#define VIDFREQ_P1_MASK 0x00001f00
2549#define VIDFREQ_P1_SHIFT 8
2550#define VIDFREQ_P1_CSCLK_MASK 0x000000f0
2551#define VIDFREQ_P1_CSCLK_SHIFT 4
2552#define VIDFREQ_P1_CRCLK_MASK 0x0000000f
2553#define INTTOEXT_BASE_ILK 0x11300
2554#define INTTOEXT_BASE 0x11120 /* INTTOEXT1-8 (0x1113c) */
2555#define INTTOEXT_MAP3_SHIFT 24
2556#define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
2557#define INTTOEXT_MAP2_SHIFT 16
2558#define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
2559#define INTTOEXT_MAP1_SHIFT 8
2560#define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
2561#define INTTOEXT_MAP0_SHIFT 0
2562#define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
2563#define MEMSWCTL 0x11170 /* Ironlake only */
2564#define MEMCTL_CMD_MASK 0xe000
2565#define MEMCTL_CMD_SHIFT 13
2566#define MEMCTL_CMD_RCLK_OFF 0
2567#define MEMCTL_CMD_RCLK_ON 1
2568#define MEMCTL_CMD_CHFREQ 2
2569#define MEMCTL_CMD_CHVID 3
2570#define MEMCTL_CMD_VMMOFF 4
2571#define MEMCTL_CMD_VMMON 5
2572#define MEMCTL_CMD_STS (1<<12) /* write 1 triggers command, clears
2573 when command complete */
2574#define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
2575#define MEMCTL_FREQ_SHIFT 8
2576#define MEMCTL_SFCAVM (1<<7)
2577#define MEMCTL_TGT_VID_MASK 0x007f
2578#define MEMIHYST 0x1117c
2579#define MEMINTREN 0x11180 /* 16 bits */
2580#define MEMINT_RSEXIT_EN (1<<8)
2581#define MEMINT_CX_SUPR_EN (1<<7)
2582#define MEMINT_CONT_BUSY_EN (1<<6)
2583#define MEMINT_AVG_BUSY_EN (1<<5)
2584#define MEMINT_EVAL_CHG_EN (1<<4)
2585#define MEMINT_MON_IDLE_EN (1<<3)
2586#define MEMINT_UP_EVAL_EN (1<<2)
2587#define MEMINT_DOWN_EVAL_EN (1<<1)
2588#define MEMINT_SW_CMD_EN (1<<0)
2589#define MEMINTRSTR 0x11182 /* 16 bits */
2590#define MEM_RSEXIT_MASK 0xc000
2591#define MEM_RSEXIT_SHIFT 14
2592#define MEM_CONT_BUSY_MASK 0x3000
2593#define MEM_CONT_BUSY_SHIFT 12
2594#define MEM_AVG_BUSY_MASK 0x0c00
2595#define MEM_AVG_BUSY_SHIFT 10
2596#define MEM_EVAL_CHG_MASK 0x0300
2597#define MEM_EVAL_BUSY_SHIFT 8
2598#define MEM_MON_IDLE_MASK 0x00c0
2599#define MEM_MON_IDLE_SHIFT 6
2600#define MEM_UP_EVAL_MASK 0x0030
2601#define MEM_UP_EVAL_SHIFT 4
2602#define MEM_DOWN_EVAL_MASK 0x000c
2603#define MEM_DOWN_EVAL_SHIFT 2
2604#define MEM_SW_CMD_MASK 0x0003
2605#define MEM_INT_STEER_GFX 0
2606#define MEM_INT_STEER_CMR 1
2607#define MEM_INT_STEER_SMI 2
2608#define MEM_INT_STEER_SCI 3
2609#define MEMINTRSTS 0x11184
2610#define MEMINT_RSEXIT (1<<7)
2611#define MEMINT_CONT_BUSY (1<<6)
2612#define MEMINT_AVG_BUSY (1<<5)
2613#define MEMINT_EVAL_CHG (1<<4)
2614#define MEMINT_MON_IDLE (1<<3)
2615#define MEMINT_UP_EVAL (1<<2)
2616#define MEMINT_DOWN_EVAL (1<<1)
2617#define MEMINT_SW_CMD (1<<0)
2618#define MEMMODECTL 0x11190
2619#define MEMMODE_BOOST_EN (1<<31)
2620#define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
2621#define MEMMODE_BOOST_FREQ_SHIFT 24
2622#define MEMMODE_IDLE_MODE_MASK 0x00030000
2623#define MEMMODE_IDLE_MODE_SHIFT 16
2624#define MEMMODE_IDLE_MODE_EVAL 0
2625#define MEMMODE_IDLE_MODE_CONT 1
2626#define MEMMODE_HWIDLE_EN (1<<15)
2627#define MEMMODE_SWMODE_EN (1<<14)
2628#define MEMMODE_RCLK_GATE (1<<13)
2629#define MEMMODE_HW_UPDATE (1<<12)
2630#define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
2631#define MEMMODE_FSTART_SHIFT 8
2632#define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
2633#define MEMMODE_FMAX_SHIFT 4
2634#define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
2635#define RCBMAXAVG 0x1119c
2636#define MEMSWCTL2 0x1119e /* Cantiga only */
2637#define SWMEMCMD_RENDER_OFF (0 << 13)
2638#define SWMEMCMD_RENDER_ON (1 << 13)
2639#define SWMEMCMD_SWFREQ (2 << 13)
2640#define SWMEMCMD_TARVID (3 << 13)
2641#define SWMEMCMD_VRM_OFF (4 << 13)
2642#define SWMEMCMD_VRM_ON (5 << 13)
2643#define CMDSTS (1<<12)
2644#define SFCAVM (1<<11)
2645#define SWFREQ_MASK 0x0380 /* P0-7 */
2646#define SWFREQ_SHIFT 7
2647#define TARVID_MASK 0x001f
2648#define MEMSTAT_CTG 0x111a0
2649#define RCBMINAVG 0x111a0
2650#define RCUPEI 0x111b0
2651#define RCDNEI 0x111b4
Jesse Barnes88271da2011-01-05 12:01:24 -08002652#define RSTDBYCTL 0x111b8
2653#define RS1EN (1<<31)
2654#define RS2EN (1<<30)
2655#define RS3EN (1<<29)
2656#define D3RS3EN (1<<28) /* Display D3 imlies RS3 */
2657#define SWPROMORSX (1<<27) /* RSx promotion timers ignored */
2658#define RCWAKERW (1<<26) /* Resetwarn from PCH causes wakeup */
2659#define DPRSLPVREN (1<<25) /* Fast voltage ramp enable */
2660#define GFXTGHYST (1<<24) /* Hysteresis to allow trunk gating */
2661#define RCX_SW_EXIT (1<<23) /* Leave RSx and prevent re-entry */
2662#define RSX_STATUS_MASK (7<<20)
2663#define RSX_STATUS_ON (0<<20)
2664#define RSX_STATUS_RC1 (1<<20)
2665#define RSX_STATUS_RC1E (2<<20)
2666#define RSX_STATUS_RS1 (3<<20)
2667#define RSX_STATUS_RS2 (4<<20) /* aka rc6 */
2668#define RSX_STATUS_RSVD (5<<20) /* deep rc6 unsupported on ilk */
2669#define RSX_STATUS_RS3 (6<<20) /* rs3 unsupported on ilk */
2670#define RSX_STATUS_RSVD2 (7<<20)
2671#define UWRCRSXE (1<<19) /* wake counter limit prevents rsx */
2672#define RSCRP (1<<18) /* rs requests control on rs1/2 reqs */
2673#define JRSC (1<<17) /* rsx coupled to cpu c-state */
2674#define RS2INC0 (1<<16) /* allow rs2 in cpu c0 */
2675#define RS1CONTSAV_MASK (3<<14)
2676#define RS1CONTSAV_NO_RS1 (0<<14) /* rs1 doesn't save/restore context */
2677#define RS1CONTSAV_RSVD (1<<14)
2678#define RS1CONTSAV_SAVE_RS1 (2<<14) /* rs1 saves context */
2679#define RS1CONTSAV_FULL_RS1 (3<<14) /* rs1 saves and restores context */
2680#define NORMSLEXLAT_MASK (3<<12)
2681#define SLOW_RS123 (0<<12)
2682#define SLOW_RS23 (1<<12)
2683#define SLOW_RS3 (2<<12)
2684#define NORMAL_RS123 (3<<12)
2685#define RCMODE_TIMEOUT (1<<11) /* 0 is eval interval method */
2686#define IMPROMOEN (1<<10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
2687#define RCENTSYNC (1<<9) /* rs coupled to cpu c-state (3/6/7) */
2688#define STATELOCK (1<<7) /* locked to rs_cstate if 0 */
2689#define RS_CSTATE_MASK (3<<4)
2690#define RS_CSTATE_C367_RS1 (0<<4)
2691#define RS_CSTATE_C36_RS1_C7_RS2 (1<<4)
2692#define RS_CSTATE_RSVD (2<<4)
2693#define RS_CSTATE_C367_RS2 (3<<4)
2694#define REDSAVES (1<<3) /* no context save if was idle during rs0 */
2695#define REDRESTORES (1<<2) /* no restore if was idle during rs0 */
Jesse Barnesf97108d2010-01-29 11:27:07 -08002696#define VIDCTL 0x111c0
2697#define VIDSTS 0x111c8
2698#define VIDSTART 0x111cc /* 8 bits */
2699#define MEMSTAT_ILK 0x111f8
2700#define MEMSTAT_VID_MASK 0x7f00
2701#define MEMSTAT_VID_SHIFT 8
2702#define MEMSTAT_PSTATE_MASK 0x00f8
2703#define MEMSTAT_PSTATE_SHIFT 3
2704#define MEMSTAT_MON_ACTV (1<<2)
2705#define MEMSTAT_SRC_CTL_MASK 0x0003
2706#define MEMSTAT_SRC_CTL_CORE 0
2707#define MEMSTAT_SRC_CTL_TRB 1
2708#define MEMSTAT_SRC_CTL_THM 2
2709#define MEMSTAT_SRC_CTL_STDBY 3
2710#define RCPREVBSYTUPAVG 0x113b8
2711#define RCPREVBSYTDNAVG 0x113bc
Jesse Barnesea056c12010-09-10 10:02:13 -07002712#define PMMISC 0x11214
2713#define MCPPCE_EN (1<<0) /* enable PM_MSG from PCH->MPC */
Jesse Barnes7648fa92010-05-20 14:28:11 -07002714#define SDEW 0x1124c
2715#define CSIEW0 0x11250
2716#define CSIEW1 0x11254
2717#define CSIEW2 0x11258
2718#define PEW 0x1125c
2719#define DEW 0x11270
2720#define MCHAFE 0x112c0
2721#define CSIEC 0x112e0
2722#define DMIEC 0x112e4
2723#define DDREC 0x112e8
2724#define PEG0EC 0x112ec
2725#define PEG1EC 0x112f0
2726#define GFXEC 0x112f4
2727#define RPPREVBSYTUPAVG 0x113b8
2728#define RPPREVBSYTDNAVG 0x113bc
2729#define ECR 0x11600
2730#define ECR_GPFE (1<<31)
2731#define ECR_IMONE (1<<30)
2732#define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
2733#define OGW0 0x11608
2734#define OGW1 0x1160c
2735#define EG0 0x11610
2736#define EG1 0x11614
2737#define EG2 0x11618
2738#define EG3 0x1161c
2739#define EG4 0x11620
2740#define EG5 0x11624
2741#define EG6 0x11628
2742#define EG7 0x1162c
2743#define PXW 0x11664
2744#define PXWL 0x11680
2745#define LCFUSE02 0x116c0
2746#define LCFUSE_HIV_MASK 0x000000ff
2747#define CSIPLL0 0x12c10
2748#define DDRMPLL1 0X12c20
Eric Anholt7d573822009-01-02 13:33:00 -08002749#define PEG_BAND_GAP_DATA 0x14d68
2750
Chris Wilsonc4de7b02012-07-02 11:51:03 -03002751#define GEN6_GT_THREAD_STATUS_REG 0x13805c
2752#define GEN6_GT_THREAD_STATUS_CORE_MASK 0x7
Chris Wilsonc4de7b02012-07-02 11:51:03 -03002753
Ben Widawsky153b4b952013-10-22 22:05:09 -07002754#define GEN6_GT_PERF_STATUS (MCHBAR_MIRROR_BASE_SNB + 0x5948)
Bob Paauwe35040562015-06-25 14:54:07 -07002755#define BXT_GT_PERF_STATUS (MCHBAR_MIRROR_BASE_SNB + 0x7070)
Ben Widawsky153b4b952013-10-22 22:05:09 -07002756#define GEN6_RP_STATE_LIMITS (MCHBAR_MIRROR_BASE_SNB + 0x5994)
2757#define GEN6_RP_STATE_CAP (MCHBAR_MIRROR_BASE_SNB + 0x5998)
Bob Paauwe35040562015-06-25 14:54:07 -07002758#define BXT_RP_STATE_CAP 0x138170
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08002759
Akash Goelde43ae92015-03-06 11:07:14 +05302760#define INTERVAL_1_28_US(us) (((us) * 100) >> 7)
2761#define INTERVAL_1_33_US(us) (((us) * 3) >> 2)
2762#define GT_INTERVAL_FROM_US(dev_priv, us) (IS_GEN9(dev_priv) ? \
2763 INTERVAL_1_33_US(us) : \
2764 INTERVAL_1_28_US(us))
2765
Jesse Barnes585fb112008-07-29 11:54:06 -07002766/*
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08002767 * Logical Context regs
2768 */
2769#define CCID 0x2180
2770#define CCID_EN (1<<0)
Ville Syrjäläe8016052013-08-22 19:23:13 +03002771/*
2772 * Notes on SNB/IVB/VLV context size:
2773 * - Power context is saved elsewhere (LLC or stolen)
2774 * - Ring/execlist context is saved on SNB, not on IVB
2775 * - Extended context size already includes render context size
2776 * - We always need to follow the extended context size.
2777 * SNB BSpec has comments indicating that we should use the
2778 * render context size instead if execlists are disabled, but
2779 * based on empirical testing that's just nonsense.
2780 * - Pipelined/VF state is saved on SNB/IVB respectively
2781 * - GT1 size just indicates how much of render context
2782 * doesn't need saving on GT1
2783 */
Ben Widawskyfe1cc682012-06-04 14:42:41 -07002784#define CXT_SIZE 0x21a0
2785#define GEN6_CXT_POWER_SIZE(cxt_reg) ((cxt_reg >> 24) & 0x3f)
2786#define GEN6_CXT_RING_SIZE(cxt_reg) ((cxt_reg >> 18) & 0x3f)
2787#define GEN6_CXT_RENDER_SIZE(cxt_reg) ((cxt_reg >> 12) & 0x3f)
2788#define GEN6_CXT_EXTENDED_SIZE(cxt_reg) ((cxt_reg >> 6) & 0x3f)
2789#define GEN6_CXT_PIPELINE_SIZE(cxt_reg) ((cxt_reg >> 0) & 0x3f)
Ville Syrjäläe8016052013-08-22 19:23:13 +03002790#define GEN6_CXT_TOTAL_SIZE(cxt_reg) (GEN6_CXT_RING_SIZE(cxt_reg) + \
Ben Widawskyfe1cc682012-06-04 14:42:41 -07002791 GEN6_CXT_EXTENDED_SIZE(cxt_reg) + \
2792 GEN6_CXT_PIPELINE_SIZE(cxt_reg))
Ben Widawsky4f91dd62012-07-18 10:10:09 -07002793#define GEN7_CXT_SIZE 0x21a8
Ben Widawsky6a4ea122012-07-18 10:10:10 -07002794#define GEN7_CXT_POWER_SIZE(ctx_reg) ((ctx_reg >> 25) & 0x7f)
2795#define GEN7_CXT_RING_SIZE(ctx_reg) ((ctx_reg >> 22) & 0x7)
Ben Widawsky4f91dd62012-07-18 10:10:09 -07002796#define GEN7_CXT_RENDER_SIZE(ctx_reg) ((ctx_reg >> 16) & 0x3f)
2797#define GEN7_CXT_EXTENDED_SIZE(ctx_reg) ((ctx_reg >> 9) & 0x7f)
2798#define GEN7_CXT_GT1_SIZE(ctx_reg) ((ctx_reg >> 6) & 0x7)
2799#define GEN7_CXT_VFSTATE_SIZE(ctx_reg) ((ctx_reg >> 0) & 0x3f)
Ville Syrjäläe8016052013-08-22 19:23:13 +03002800#define GEN7_CXT_TOTAL_SIZE(ctx_reg) (GEN7_CXT_EXTENDED_SIZE(ctx_reg) + \
Ben Widawsky4f91dd62012-07-18 10:10:09 -07002801 GEN7_CXT_VFSTATE_SIZE(ctx_reg))
Ben Widawskya0de80a2013-06-25 21:53:40 -07002802/* Haswell does have the CXT_SIZE register however it does not appear to be
2803 * valid. Now, docs explain in dwords what is in the context object. The full
2804 * size is 70720 bytes, however, the power context and execlist context will
2805 * never be saved (power context is stored elsewhere, and execlists don't work
2806 * on HSW) - so the final size is 66944 bytes, which rounds to 17 pages.
2807 */
2808#define HSW_CXT_TOTAL_SIZE (17 * PAGE_SIZE)
Ben Widawsky88976442013-11-02 21:07:05 -07002809/* Same as Haswell, but 72064 bytes now. */
2810#define GEN8_CXT_TOTAL_SIZE (18 * PAGE_SIZE)
2811
Mika Kuoppala542a6b22014-07-09 14:55:56 +03002812#define CHV_CLK_CTL1 0x101100
Jesse Barnese454a052013-09-26 17:55:58 -07002813#define VLV_CLK_CTL2 0x101104
2814#define CLK_CTL2_CZCOUNT_30NS_SHIFT 28
2815
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08002816/*
Jesse Barnes585fb112008-07-29 11:54:06 -07002817 * Overlay regs
2818 */
2819
2820#define OVADD 0x30000
2821#define DOVSTA 0x30008
2822#define OC_BUF (0x3<<20)
2823#define OGAMC5 0x30010
2824#define OGAMC4 0x30014
2825#define OGAMC3 0x30018
2826#define OGAMC2 0x3001c
2827#define OGAMC1 0x30020
2828#define OGAMC0 0x30024
2829
2830/*
2831 * Display engine regs
2832 */
2833
Shuang He8bf1e9f2013-10-15 18:55:27 +01002834/* Pipe A CRC regs */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002835#define _PIPE_CRC_CTL_A 0x60050
Shuang He8bf1e9f2013-10-15 18:55:27 +01002836#define PIPE_CRC_ENABLE (1 << 31)
Daniel Vetterb4437a42013-10-16 22:55:54 +02002837/* ivb+ source selection */
Shuang He8bf1e9f2013-10-15 18:55:27 +01002838#define PIPE_CRC_SOURCE_PRIMARY_IVB (0 << 29)
2839#define PIPE_CRC_SOURCE_SPRITE_IVB (1 << 29)
2840#define PIPE_CRC_SOURCE_PF_IVB (2 << 29)
Daniel Vetterb4437a42013-10-16 22:55:54 +02002841/* ilk+ source selection */
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02002842#define PIPE_CRC_SOURCE_PRIMARY_ILK (0 << 28)
2843#define PIPE_CRC_SOURCE_SPRITE_ILK (1 << 28)
2844#define PIPE_CRC_SOURCE_PIPE_ILK (2 << 28)
2845/* embedded DP port on the north display block, reserved on ivb */
2846#define PIPE_CRC_SOURCE_PORT_A_ILK (4 << 28)
2847#define PIPE_CRC_SOURCE_FDI_ILK (5 << 28) /* reserved on ivb */
Daniel Vetterb4437a42013-10-16 22:55:54 +02002848/* vlv source selection */
2849#define PIPE_CRC_SOURCE_PIPE_VLV (0 << 27)
2850#define PIPE_CRC_SOURCE_HDMIB_VLV (1 << 27)
2851#define PIPE_CRC_SOURCE_HDMIC_VLV (2 << 27)
2852/* with DP port the pipe source is invalid */
2853#define PIPE_CRC_SOURCE_DP_D_VLV (3 << 27)
2854#define PIPE_CRC_SOURCE_DP_B_VLV (6 << 27)
2855#define PIPE_CRC_SOURCE_DP_C_VLV (7 << 27)
2856/* gen3+ source selection */
2857#define PIPE_CRC_SOURCE_PIPE_I9XX (0 << 28)
2858#define PIPE_CRC_SOURCE_SDVOB_I9XX (1 << 28)
2859#define PIPE_CRC_SOURCE_SDVOC_I9XX (2 << 28)
2860/* with DP/TV port the pipe source is invalid */
2861#define PIPE_CRC_SOURCE_DP_D_G4X (3 << 28)
2862#define PIPE_CRC_SOURCE_TV_PRE (4 << 28)
2863#define PIPE_CRC_SOURCE_TV_POST (5 << 28)
2864#define PIPE_CRC_SOURCE_DP_B_G4X (6 << 28)
2865#define PIPE_CRC_SOURCE_DP_C_G4X (7 << 28)
2866/* gen2 doesn't have source selection bits */
Daniel Vetter52f843f2013-10-21 17:26:38 +02002867#define PIPE_CRC_INCLUDE_BORDER_I8XX (1 << 30)
Daniel Vetterb4437a42013-10-16 22:55:54 +02002868
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02002869#define _PIPE_CRC_RES_1_A_IVB 0x60064
2870#define _PIPE_CRC_RES_2_A_IVB 0x60068
2871#define _PIPE_CRC_RES_3_A_IVB 0x6006c
2872#define _PIPE_CRC_RES_4_A_IVB 0x60070
2873#define _PIPE_CRC_RES_5_A_IVB 0x60074
2874
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002875#define _PIPE_CRC_RES_RED_A 0x60060
2876#define _PIPE_CRC_RES_GREEN_A 0x60064
2877#define _PIPE_CRC_RES_BLUE_A 0x60068
2878#define _PIPE_CRC_RES_RES1_A_I915 0x6006c
2879#define _PIPE_CRC_RES_RES2_A_G4X 0x60080
Shuang He8bf1e9f2013-10-15 18:55:27 +01002880
2881/* Pipe B CRC regs */
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02002882#define _PIPE_CRC_RES_1_B_IVB 0x61064
2883#define _PIPE_CRC_RES_2_B_IVB 0x61068
2884#define _PIPE_CRC_RES_3_B_IVB 0x6106c
2885#define _PIPE_CRC_RES_4_B_IVB 0x61070
2886#define _PIPE_CRC_RES_5_B_IVB 0x61074
Shuang He8bf1e9f2013-10-15 18:55:27 +01002887
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002888#define PIPE_CRC_CTL(pipe) _TRANSCODER2(pipe, _PIPE_CRC_CTL_A)
Shuang He8bf1e9f2013-10-15 18:55:27 +01002889#define PIPE_CRC_RES_1_IVB(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002890 _TRANSCODER2(pipe, _PIPE_CRC_RES_1_A_IVB)
Shuang He8bf1e9f2013-10-15 18:55:27 +01002891#define PIPE_CRC_RES_2_IVB(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002892 _TRANSCODER2(pipe, _PIPE_CRC_RES_2_A_IVB)
Shuang He8bf1e9f2013-10-15 18:55:27 +01002893#define PIPE_CRC_RES_3_IVB(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002894 _TRANSCODER2(pipe, _PIPE_CRC_RES_3_A_IVB)
Shuang He8bf1e9f2013-10-15 18:55:27 +01002895#define PIPE_CRC_RES_4_IVB(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002896 _TRANSCODER2(pipe, _PIPE_CRC_RES_4_A_IVB)
Shuang He8bf1e9f2013-10-15 18:55:27 +01002897#define PIPE_CRC_RES_5_IVB(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002898 _TRANSCODER2(pipe, _PIPE_CRC_RES_5_A_IVB)
Shuang He8bf1e9f2013-10-15 18:55:27 +01002899
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02002900#define PIPE_CRC_RES_RED(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002901 _TRANSCODER2(pipe, _PIPE_CRC_RES_RED_A)
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02002902#define PIPE_CRC_RES_GREEN(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002903 _TRANSCODER2(pipe, _PIPE_CRC_RES_GREEN_A)
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02002904#define PIPE_CRC_RES_BLUE(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002905 _TRANSCODER2(pipe, _PIPE_CRC_RES_BLUE_A)
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02002906#define PIPE_CRC_RES_RES1_I915(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002907 _TRANSCODER2(pipe, _PIPE_CRC_RES_RES1_A_I915)
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02002908#define PIPE_CRC_RES_RES2_G4X(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002909 _TRANSCODER2(pipe, _PIPE_CRC_RES_RES2_A_G4X)
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02002910
Jesse Barnes585fb112008-07-29 11:54:06 -07002911/* Pipe A timing regs */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002912#define _HTOTAL_A 0x60000
2913#define _HBLANK_A 0x60004
2914#define _HSYNC_A 0x60008
2915#define _VTOTAL_A 0x6000c
2916#define _VBLANK_A 0x60010
2917#define _VSYNC_A 0x60014
2918#define _PIPEASRC 0x6001c
2919#define _BCLRPAT_A 0x60020
2920#define _VSYNCSHIFT_A 0x60028
Clint Taylorebb69c92014-09-30 10:30:22 -07002921#define _PIPE_MULT_A 0x6002c
Jesse Barnes585fb112008-07-29 11:54:06 -07002922
2923/* Pipe B timing regs */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002924#define _HTOTAL_B 0x61000
2925#define _HBLANK_B 0x61004
2926#define _HSYNC_B 0x61008
2927#define _VTOTAL_B 0x6100c
2928#define _VBLANK_B 0x61010
2929#define _VSYNC_B 0x61014
2930#define _PIPEBSRC 0x6101c
2931#define _BCLRPAT_B 0x61020
2932#define _VSYNCSHIFT_B 0x61028
Clint Taylorebb69c92014-09-30 10:30:22 -07002933#define _PIPE_MULT_B 0x6102c
Daniel Vetter0529a0d2012-01-28 14:49:24 +01002934
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002935#define TRANSCODER_A_OFFSET 0x60000
2936#define TRANSCODER_B_OFFSET 0x61000
2937#define TRANSCODER_C_OFFSET 0x62000
Rafael Barbalho84fd4f42014-04-28 14:00:42 +03002938#define CHV_TRANSCODER_C_OFFSET 0x63000
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002939#define TRANSCODER_EDP_OFFSET 0x6f000
2940
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002941#define _TRANSCODER2(pipe, reg) (dev_priv->info.trans_offsets[(pipe)] - \
2942 dev_priv->info.trans_offsets[TRANSCODER_A] + (reg) + \
2943 dev_priv->info.display_mmio_offset)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002944
2945#define HTOTAL(trans) _TRANSCODER2(trans, _HTOTAL_A)
2946#define HBLANK(trans) _TRANSCODER2(trans, _HBLANK_A)
2947#define HSYNC(trans) _TRANSCODER2(trans, _HSYNC_A)
2948#define VTOTAL(trans) _TRANSCODER2(trans, _VTOTAL_A)
2949#define VBLANK(trans) _TRANSCODER2(trans, _VBLANK_A)
2950#define VSYNC(trans) _TRANSCODER2(trans, _VSYNC_A)
2951#define BCLRPAT(trans) _TRANSCODER2(trans, _BCLRPAT_A)
2952#define VSYNCSHIFT(trans) _TRANSCODER2(trans, _VSYNCSHIFT_A)
2953#define PIPESRC(trans) _TRANSCODER2(trans, _PIPEASRC)
Clint Taylorebb69c92014-09-30 10:30:22 -07002954#define PIPE_MULT(trans) _TRANSCODER2(trans, _PIPE_MULT_A)
Chris Wilson5eddb702010-09-11 13:48:45 +01002955
Rodrigo Vivic8f7df52014-11-14 08:52:36 -08002956/* VLV eDP PSR registers */
2957#define _PSRCTLA (VLV_DISPLAY_BASE + 0x60090)
2958#define _PSRCTLB (VLV_DISPLAY_BASE + 0x61090)
2959#define VLV_EDP_PSR_ENABLE (1<<0)
2960#define VLV_EDP_PSR_RESET (1<<1)
2961#define VLV_EDP_PSR_MODE_MASK (7<<2)
2962#define VLV_EDP_PSR_MODE_HW_TIMER (1<<3)
2963#define VLV_EDP_PSR_MODE_SW_TIMER (1<<2)
2964#define VLV_EDP_PSR_SINGLE_FRAME_UPDATE (1<<7)
2965#define VLV_EDP_PSR_ACTIVE_ENTRY (1<<8)
2966#define VLV_EDP_PSR_SRC_TRANSMITTER_STATE (1<<9)
2967#define VLV_EDP_PSR_DBL_FRAME (1<<10)
2968#define VLV_EDP_PSR_FRAME_COUNT_MASK (0xff<<16)
2969#define VLV_EDP_PSR_IDLE_FRAME_SHIFT 16
2970#define VLV_PSRCTL(pipe) _PIPE(pipe, _PSRCTLA, _PSRCTLB)
2971
2972#define _VSCSDPA (VLV_DISPLAY_BASE + 0x600a0)
2973#define _VSCSDPB (VLV_DISPLAY_BASE + 0x610a0)
2974#define VLV_EDP_PSR_SDP_FREQ_MASK (3<<30)
2975#define VLV_EDP_PSR_SDP_FREQ_ONCE (1<<31)
2976#define VLV_EDP_PSR_SDP_FREQ_EVFRAME (1<<30)
2977#define VLV_VSCSDP(pipe) _PIPE(pipe, _VSCSDPA, _VSCSDPB)
2978
2979#define _PSRSTATA (VLV_DISPLAY_BASE + 0x60094)
2980#define _PSRSTATB (VLV_DISPLAY_BASE + 0x61094)
2981#define VLV_EDP_PSR_LAST_STATE_MASK (7<<3)
2982#define VLV_EDP_PSR_CURR_STATE_MASK 7
2983#define VLV_EDP_PSR_DISABLED (0<<0)
2984#define VLV_EDP_PSR_INACTIVE (1<<0)
2985#define VLV_EDP_PSR_IN_TRANS_TO_ACTIVE (2<<0)
2986#define VLV_EDP_PSR_ACTIVE_NORFB_UP (3<<0)
2987#define VLV_EDP_PSR_ACTIVE_SF_UPDATE (4<<0)
2988#define VLV_EDP_PSR_EXIT (5<<0)
2989#define VLV_EDP_PSR_IN_TRANS (1<<7)
2990#define VLV_PSRSTAT(pipe) _PIPE(pipe, _PSRSTATA, _PSRSTATB)
2991
Ben Widawskyed8546a2013-11-04 22:45:05 -08002992/* HSW+ eDP PSR registers */
2993#define EDP_PSR_BASE(dev) (IS_HASWELL(dev) ? 0x64800 : 0x6f800)
Ben Widawsky18b59922013-09-20 09:35:30 -07002994#define EDP_PSR_CTL(dev) (EDP_PSR_BASE(dev) + 0)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002995#define EDP_PSR_ENABLE (1<<31)
Rodrigo Vivi82c56252014-06-12 10:16:42 -07002996#define BDW_PSR_SINGLE_FRAME (1<<30)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002997#define EDP_PSR_LINK_STANDBY (1<<27)
2998#define EDP_PSR_MIN_LINK_ENTRY_TIME_MASK (3<<25)
2999#define EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES (0<<25)
3000#define EDP_PSR_MIN_LINK_ENTRY_TIME_4_LINES (1<<25)
3001#define EDP_PSR_MIN_LINK_ENTRY_TIME_2_LINES (2<<25)
3002#define EDP_PSR_MIN_LINK_ENTRY_TIME_0_LINES (3<<25)
3003#define EDP_PSR_MAX_SLEEP_TIME_SHIFT 20
3004#define EDP_PSR_SKIP_AUX_EXIT (1<<12)
3005#define EDP_PSR_TP1_TP2_SEL (0<<11)
3006#define EDP_PSR_TP1_TP3_SEL (1<<11)
3007#define EDP_PSR_TP2_TP3_TIME_500us (0<<8)
3008#define EDP_PSR_TP2_TP3_TIME_100us (1<<8)
3009#define EDP_PSR_TP2_TP3_TIME_2500us (2<<8)
3010#define EDP_PSR_TP2_TP3_TIME_0us (3<<8)
3011#define EDP_PSR_TP1_TIME_500us (0<<4)
3012#define EDP_PSR_TP1_TIME_100us (1<<4)
3013#define EDP_PSR_TP1_TIME_2500us (2<<4)
3014#define EDP_PSR_TP1_TIME_0us (3<<4)
3015#define EDP_PSR_IDLE_FRAME_SHIFT 0
3016
Ben Widawsky18b59922013-09-20 09:35:30 -07003017#define EDP_PSR_AUX_CTL(dev) (EDP_PSR_BASE(dev) + 0x10)
3018#define EDP_PSR_AUX_DATA1(dev) (EDP_PSR_BASE(dev) + 0x14)
Ben Widawsky18b59922013-09-20 09:35:30 -07003019#define EDP_PSR_AUX_DATA2(dev) (EDP_PSR_BASE(dev) + 0x18)
Ben Widawsky18b59922013-09-20 09:35:30 -07003020#define EDP_PSR_AUX_DATA3(dev) (EDP_PSR_BASE(dev) + 0x1c)
3021#define EDP_PSR_AUX_DATA4(dev) (EDP_PSR_BASE(dev) + 0x20)
3022#define EDP_PSR_AUX_DATA5(dev) (EDP_PSR_BASE(dev) + 0x24)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03003023
Ben Widawsky18b59922013-09-20 09:35:30 -07003024#define EDP_PSR_STATUS_CTL(dev) (EDP_PSR_BASE(dev) + 0x40)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03003025#define EDP_PSR_STATUS_STATE_MASK (7<<29)
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03003026#define EDP_PSR_STATUS_STATE_IDLE (0<<29)
3027#define EDP_PSR_STATUS_STATE_SRDONACK (1<<29)
3028#define EDP_PSR_STATUS_STATE_SRDENT (2<<29)
3029#define EDP_PSR_STATUS_STATE_BUFOFF (3<<29)
3030#define EDP_PSR_STATUS_STATE_BUFON (4<<29)
3031#define EDP_PSR_STATUS_STATE_AUXACK (5<<29)
3032#define EDP_PSR_STATUS_STATE_SRDOFFACK (6<<29)
3033#define EDP_PSR_STATUS_LINK_MASK (3<<26)
3034#define EDP_PSR_STATUS_LINK_FULL_OFF (0<<26)
3035#define EDP_PSR_STATUS_LINK_FULL_ON (1<<26)
3036#define EDP_PSR_STATUS_LINK_STANDBY (2<<26)
3037#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_SHIFT 20
3038#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_MASK 0x1f
3039#define EDP_PSR_STATUS_COUNT_SHIFT 16
3040#define EDP_PSR_STATUS_COUNT_MASK 0xf
3041#define EDP_PSR_STATUS_AUX_ERROR (1<<15)
3042#define EDP_PSR_STATUS_AUX_SENDING (1<<12)
3043#define EDP_PSR_STATUS_SENDING_IDLE (1<<9)
3044#define EDP_PSR_STATUS_SENDING_TP2_TP3 (1<<8)
3045#define EDP_PSR_STATUS_SENDING_TP1 (1<<4)
3046#define EDP_PSR_STATUS_IDLE_MASK 0xf
3047
Ben Widawsky18b59922013-09-20 09:35:30 -07003048#define EDP_PSR_PERF_CNT(dev) (EDP_PSR_BASE(dev) + 0x44)
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03003049#define EDP_PSR_PERF_CNT_MASK 0xffffff
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03003050
Ben Widawsky18b59922013-09-20 09:35:30 -07003051#define EDP_PSR_DEBUG_CTL(dev) (EDP_PSR_BASE(dev) + 0x60)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03003052#define EDP_PSR_DEBUG_MASK_LPSP (1<<27)
3053#define EDP_PSR_DEBUG_MASK_MEMUP (1<<26)
3054#define EDP_PSR_DEBUG_MASK_HPD (1<<25)
3055
Sonika Jindal474d1ec2015-04-02 11:02:44 +05303056#define EDP_PSR2_CTL 0x6f900
3057#define EDP_PSR2_ENABLE (1<<31)
3058#define EDP_SU_TRACK_ENABLE (1<<30)
3059#define EDP_MAX_SU_DISABLE_TIME(t) ((t)<<20)
3060#define EDP_MAX_SU_DISABLE_TIME_MASK (0x1f<<20)
3061#define EDP_PSR2_TP2_TIME_500 (0<<8)
3062#define EDP_PSR2_TP2_TIME_100 (1<<8)
3063#define EDP_PSR2_TP2_TIME_2500 (2<<8)
3064#define EDP_PSR2_TP2_TIME_50 (3<<8)
3065#define EDP_PSR2_TP2_TIME_MASK (3<<8)
3066#define EDP_PSR2_FRAME_BEFORE_SU_SHIFT 4
3067#define EDP_PSR2_FRAME_BEFORE_SU_MASK (0xf<<4)
3068#define EDP_PSR2_IDLE_MASK 0xf
3069
Jesse Barnes585fb112008-07-29 11:54:06 -07003070/* VGA port control */
3071#define ADPA 0x61100
Daniel Vetterebc0fd82012-07-11 16:27:56 +02003072#define PCH_ADPA 0xe1100
Daniel Vetter540a8952012-07-11 16:27:57 +02003073#define VLV_ADPA (VLV_DISPLAY_BASE + ADPA)
Daniel Vetterebc0fd82012-07-11 16:27:56 +02003074
Jesse Barnes585fb112008-07-29 11:54:06 -07003075#define ADPA_DAC_ENABLE (1<<31)
3076#define ADPA_DAC_DISABLE 0
3077#define ADPA_PIPE_SELECT_MASK (1<<30)
3078#define ADPA_PIPE_A_SELECT 0
3079#define ADPA_PIPE_B_SELECT (1<<30)
Keith Packard1519b992011-08-06 10:35:34 -07003080#define ADPA_PIPE_SELECT(pipe) ((pipe) << 30)
Daniel Vetterebc0fd82012-07-11 16:27:56 +02003081/* CPT uses bits 29:30 for pch transcoder select */
3082#define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
3083#define ADPA_CRT_HOTPLUG_MONITOR_NONE (0<<24)
3084#define ADPA_CRT_HOTPLUG_MONITOR_MASK (3<<24)
3085#define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24)
3086#define ADPA_CRT_HOTPLUG_MONITOR_MONO (2<<24)
3087#define ADPA_CRT_HOTPLUG_ENABLE (1<<23)
3088#define ADPA_CRT_HOTPLUG_PERIOD_64 (0<<22)
3089#define ADPA_CRT_HOTPLUG_PERIOD_128 (1<<22)
3090#define ADPA_CRT_HOTPLUG_WARMUP_5MS (0<<21)
3091#define ADPA_CRT_HOTPLUG_WARMUP_10MS (1<<21)
3092#define ADPA_CRT_HOTPLUG_SAMPLE_2S (0<<20)
3093#define ADPA_CRT_HOTPLUG_SAMPLE_4S (1<<20)
3094#define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0<<18)
3095#define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1<<18)
3096#define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2<<18)
3097#define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3<<18)
3098#define ADPA_CRT_HOTPLUG_VOLREF_325MV (0<<17)
3099#define ADPA_CRT_HOTPLUG_VOLREF_475MV (1<<17)
3100#define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -07003101#define ADPA_USE_VGA_HVPOLARITY (1<<15)
3102#define ADPA_SETS_HVPOLARITY 0
Patrik Jakobsson60222c02013-03-05 19:09:37 +01003103#define ADPA_VSYNC_CNTL_DISABLE (1<<10)
Jesse Barnes585fb112008-07-29 11:54:06 -07003104#define ADPA_VSYNC_CNTL_ENABLE 0
Patrik Jakobsson60222c02013-03-05 19:09:37 +01003105#define ADPA_HSYNC_CNTL_DISABLE (1<<11)
Jesse Barnes585fb112008-07-29 11:54:06 -07003106#define ADPA_HSYNC_CNTL_ENABLE 0
3107#define ADPA_VSYNC_ACTIVE_HIGH (1<<4)
3108#define ADPA_VSYNC_ACTIVE_LOW 0
3109#define ADPA_HSYNC_ACTIVE_HIGH (1<<3)
3110#define ADPA_HSYNC_ACTIVE_LOW 0
3111#define ADPA_DPMS_MASK (~(3<<10))
3112#define ADPA_DPMS_ON (0<<10)
3113#define ADPA_DPMS_SUSPEND (1<<10)
3114#define ADPA_DPMS_STANDBY (2<<10)
3115#define ADPA_DPMS_OFF (3<<10)
3116
Chris Wilson939fe4d2010-10-09 10:33:26 +01003117
Jesse Barnes585fb112008-07-29 11:54:06 -07003118/* Hotplug control (945+ only) */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003119#define PORT_HOTPLUG_EN (dev_priv->info.display_mmio_offset + 0x61110)
Daniel Vetter26739f12013-02-07 12:42:32 +01003120#define PORTB_HOTPLUG_INT_EN (1 << 29)
3121#define PORTC_HOTPLUG_INT_EN (1 << 28)
3122#define PORTD_HOTPLUG_INT_EN (1 << 27)
Jesse Barnes585fb112008-07-29 11:54:06 -07003123#define SDVOB_HOTPLUG_INT_EN (1 << 26)
3124#define SDVOC_HOTPLUG_INT_EN (1 << 25)
3125#define TV_HOTPLUG_INT_EN (1 << 18)
3126#define CRT_HOTPLUG_INT_EN (1 << 9)
Egbert Eiche5868a32013-02-28 04:17:12 -05003127#define HOTPLUG_INT_EN_MASK (PORTB_HOTPLUG_INT_EN | \
3128 PORTC_HOTPLUG_INT_EN | \
3129 PORTD_HOTPLUG_INT_EN | \
3130 SDVOC_HOTPLUG_INT_EN | \
3131 SDVOB_HOTPLUG_INT_EN | \
3132 CRT_HOTPLUG_INT_EN)
Jesse Barnes585fb112008-07-29 11:54:06 -07003133#define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
Zhao Yakui771cb082009-03-03 18:07:52 +08003134#define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
3135/* must use period 64 on GM45 according to docs */
3136#define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
3137#define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
3138#define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
3139#define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
3140#define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
3141#define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
3142#define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
3143#define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
3144#define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
3145#define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
3146#define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
3147#define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07003148
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003149#define PORT_HOTPLUG_STAT (dev_priv->info.display_mmio_offset + 0x61114)
Daniel Vetter0ce99f72013-07-26 11:27:49 +02003150/*
3151 * HDMI/DP bits are gen4+
3152 *
3153 * WARNING: Bspec for hpd status bits on gen4 seems to be completely confused.
3154 * Please check the detailed lore in the commit message for for experimental
3155 * evidence.
3156 */
Todd Previte232a6ee2014-01-23 00:13:41 -07003157#define PORTD_HOTPLUG_LIVE_STATUS_G4X (1 << 29)
3158#define PORTC_HOTPLUG_LIVE_STATUS_G4X (1 << 28)
3159#define PORTB_HOTPLUG_LIVE_STATUS_G4X (1 << 27)
3160/* VLV DP/HDMI bits again match Bspec */
3161#define PORTD_HOTPLUG_LIVE_STATUS_VLV (1 << 27)
3162#define PORTC_HOTPLUG_LIVE_STATUS_VLV (1 << 28)
3163#define PORTB_HOTPLUG_LIVE_STATUS_VLV (1 << 29)
Daniel Vetter26739f12013-02-07 12:42:32 +01003164#define PORTD_HOTPLUG_INT_STATUS (3 << 21)
Daniel Vettera211b492014-06-05 09:36:23 +02003165#define PORTD_HOTPLUG_INT_LONG_PULSE (2 << 21)
3166#define PORTD_HOTPLUG_INT_SHORT_PULSE (1 << 21)
Daniel Vetter26739f12013-02-07 12:42:32 +01003167#define PORTC_HOTPLUG_INT_STATUS (3 << 19)
Daniel Vettera211b492014-06-05 09:36:23 +02003168#define PORTC_HOTPLUG_INT_LONG_PULSE (2 << 19)
3169#define PORTC_HOTPLUG_INT_SHORT_PULSE (1 << 19)
Daniel Vetter26739f12013-02-07 12:42:32 +01003170#define PORTB_HOTPLUG_INT_STATUS (3 << 17)
Daniel Vettera211b492014-06-05 09:36:23 +02003171#define PORTB_HOTPLUG_INT_LONG_PULSE (2 << 17)
3172#define PORTB_HOTPLUG_INT_SHORT_PLUSE (1 << 17)
Chris Wilson084b6122012-05-11 18:01:33 +01003173/* CRT/TV common between gen3+ */
Jesse Barnes585fb112008-07-29 11:54:06 -07003174#define CRT_HOTPLUG_INT_STATUS (1 << 11)
3175#define TV_HOTPLUG_INT_STATUS (1 << 10)
3176#define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
3177#define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
3178#define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
3179#define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
Daniel Vetter4aeebd72013-10-31 09:53:36 +01003180#define DP_AUX_CHANNEL_D_INT_STATUS_G4X (1 << 6)
3181#define DP_AUX_CHANNEL_C_INT_STATUS_G4X (1 << 5)
3182#define DP_AUX_CHANNEL_B_INT_STATUS_G4X (1 << 4)
Imre Deakbfbdb422014-01-16 19:56:53 +02003183#define DP_AUX_CHANNEL_MASK_INT_STATUS_G4X (7 << 4)
3184
Chris Wilson084b6122012-05-11 18:01:33 +01003185/* SDVO is different across gen3/4 */
3186#define SDVOC_HOTPLUG_INT_STATUS_G4X (1 << 3)
3187#define SDVOB_HOTPLUG_INT_STATUS_G4X (1 << 2)
Daniel Vetter4f7fd702013-06-24 21:33:28 +02003188/*
3189 * Bspec seems to be seriously misleaded about the SDVO hpd bits on i965g/gm,
3190 * since reality corrobates that they're the same as on gen3. But keep these
3191 * bits here (and the comment!) to help any other lost wanderers back onto the
3192 * right tracks.
3193 */
Chris Wilson084b6122012-05-11 18:01:33 +01003194#define SDVOC_HOTPLUG_INT_STATUS_I965 (3 << 4)
3195#define SDVOB_HOTPLUG_INT_STATUS_I965 (3 << 2)
3196#define SDVOC_HOTPLUG_INT_STATUS_I915 (1 << 7)
3197#define SDVOB_HOTPLUG_INT_STATUS_I915 (1 << 6)
Egbert Eiche5868a32013-02-28 04:17:12 -05003198#define HOTPLUG_INT_STATUS_G4X (CRT_HOTPLUG_INT_STATUS | \
3199 SDVOB_HOTPLUG_INT_STATUS_G4X | \
3200 SDVOC_HOTPLUG_INT_STATUS_G4X | \
3201 PORTB_HOTPLUG_INT_STATUS | \
3202 PORTC_HOTPLUG_INT_STATUS | \
3203 PORTD_HOTPLUG_INT_STATUS)
3204
Egbert Eiche5868a32013-02-28 04:17:12 -05003205#define HOTPLUG_INT_STATUS_I915 (CRT_HOTPLUG_INT_STATUS | \
3206 SDVOB_HOTPLUG_INT_STATUS_I915 | \
3207 SDVOC_HOTPLUG_INT_STATUS_I915 | \
3208 PORTB_HOTPLUG_INT_STATUS | \
3209 PORTC_HOTPLUG_INT_STATUS | \
3210 PORTD_HOTPLUG_INT_STATUS)
Jesse Barnes585fb112008-07-29 11:54:06 -07003211
Paulo Zanonic20cd312013-02-19 16:21:45 -03003212/* SDVO and HDMI port control.
3213 * The same register may be used for SDVO or HDMI */
3214#define GEN3_SDVOB 0x61140
3215#define GEN3_SDVOC 0x61160
3216#define GEN4_HDMIB GEN3_SDVOB
3217#define GEN4_HDMIC GEN3_SDVOC
Ville Syrjälä9418c1f2014-04-09 13:28:56 +03003218#define CHV_HDMID 0x6116C
Paulo Zanonic20cd312013-02-19 16:21:45 -03003219#define PCH_SDVOB 0xe1140
3220#define PCH_HDMIB PCH_SDVOB
3221#define PCH_HDMIC 0xe1150
3222#define PCH_HDMID 0xe1160
3223
Daniel Vetter84093602013-11-01 10:50:21 +01003224#define PORT_DFT_I9XX 0x61150
3225#define DC_BALANCE_RESET (1 << 25)
Rodrigo Vivia8aab8b2014-06-05 14:28:17 -07003226#define PORT_DFT2_G4X (dev_priv->info.display_mmio_offset + 0x61154)
Daniel Vetter84093602013-11-01 10:50:21 +01003227#define DC_BALANCE_RESET_VLV (1 << 31)
Ville Syrjäläeb736672014-12-09 21:28:28 +02003228#define PIPE_SCRAMBLE_RESET_MASK ((1 << 14) | (0x3 << 0))
3229#define PIPE_C_SCRAMBLE_RESET (1 << 14) /* chv */
Daniel Vetter84093602013-11-01 10:50:21 +01003230#define PIPE_B_SCRAMBLE_RESET (1 << 1)
3231#define PIPE_A_SCRAMBLE_RESET (1 << 0)
3232
Paulo Zanonic20cd312013-02-19 16:21:45 -03003233/* Gen 3 SDVO bits: */
3234#define SDVO_ENABLE (1 << 31)
Paulo Zanonidc0fa712013-02-19 16:21:46 -03003235#define SDVO_PIPE_SEL(pipe) ((pipe) << 30)
3236#define SDVO_PIPE_SEL_MASK (1 << 30)
Paulo Zanonic20cd312013-02-19 16:21:45 -03003237#define SDVO_PIPE_B_SELECT (1 << 30)
3238#define SDVO_STALL_SELECT (1 << 29)
3239#define SDVO_INTERRUPT_ENABLE (1 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003240/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003241 * 915G/GM SDVO pixel multiplier.
Jesse Barnes585fb112008-07-29 11:54:06 -07003242 * Programmed value is multiplier - 1, up to 5x.
Jesse Barnes585fb112008-07-29 11:54:06 -07003243 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
3244 */
Paulo Zanonic20cd312013-02-19 16:21:45 -03003245#define SDVO_PORT_MULTIPLY_MASK (7 << 23)
Jesse Barnes585fb112008-07-29 11:54:06 -07003246#define SDVO_PORT_MULTIPLY_SHIFT 23
Paulo Zanonic20cd312013-02-19 16:21:45 -03003247#define SDVO_PHASE_SELECT_MASK (15 << 19)
3248#define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
3249#define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
3250#define SDVOC_GANG_MODE (1 << 16) /* Port C only */
3251#define SDVO_BORDER_ENABLE (1 << 7) /* SDVO only */
3252#define SDVOB_PCIE_CONCURRENCY (1 << 3) /* Port B only */
3253#define SDVO_DETECTED (1 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07003254/* Bits to be preserved when writing */
Paulo Zanonic20cd312013-02-19 16:21:45 -03003255#define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | \
3256 SDVO_INTERRUPT_ENABLE)
3257#define SDVOC_PRESERVE_MASK ((1 << 17) | SDVO_INTERRUPT_ENABLE)
3258
3259/* Gen 4 SDVO/HDMI bits: */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03003260#define SDVO_COLOR_FORMAT_8bpc (0 << 26)
Ville Syrjälä18442d02013-09-13 16:00:08 +03003261#define SDVO_COLOR_FORMAT_MASK (7 << 26)
Paulo Zanonic20cd312013-02-19 16:21:45 -03003262#define SDVO_ENCODING_SDVO (0 << 10)
3263#define SDVO_ENCODING_HDMI (2 << 10)
Paulo Zanonidc0fa712013-02-19 16:21:46 -03003264#define HDMI_MODE_SELECT_HDMI (1 << 9) /* HDMI only */
3265#define HDMI_MODE_SELECT_DVI (0 << 9) /* HDMI only */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03003266#define HDMI_COLOR_RANGE_16_235 (1 << 8) /* HDMI only */
Paulo Zanonic20cd312013-02-19 16:21:45 -03003267#define SDVO_AUDIO_ENABLE (1 << 6)
3268/* VSYNC/HSYNC bits new with 965, default is to be set */
3269#define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
3270#define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
3271
3272/* Gen 5 (IBX) SDVO/HDMI bits: */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03003273#define HDMI_COLOR_FORMAT_12bpc (3 << 26) /* HDMI only */
Paulo Zanonic20cd312013-02-19 16:21:45 -03003274#define SDVOB_HOTPLUG_ENABLE (1 << 23) /* SDVO only */
3275
3276/* Gen 6 (CPT) SDVO/HDMI bits: */
Paulo Zanonidc0fa712013-02-19 16:21:46 -03003277#define SDVO_PIPE_SEL_CPT(pipe) ((pipe) << 29)
3278#define SDVO_PIPE_SEL_MASK_CPT (3 << 29)
Paulo Zanonic20cd312013-02-19 16:21:45 -03003279
Chon Ming Lee44f37d12014-04-09 13:28:21 +03003280/* CHV SDVO/HDMI bits: */
3281#define SDVO_PIPE_SEL_CHV(pipe) ((pipe) << 24)
3282#define SDVO_PIPE_SEL_MASK_CHV (3 << 24)
3283
Jesse Barnes585fb112008-07-29 11:54:06 -07003284
3285/* DVO port control */
3286#define DVOA 0x61120
3287#define DVOB 0x61140
3288#define DVOC 0x61160
3289#define DVO_ENABLE (1 << 31)
3290#define DVO_PIPE_B_SELECT (1 << 30)
3291#define DVO_PIPE_STALL_UNUSED (0 << 28)
3292#define DVO_PIPE_STALL (1 << 28)
3293#define DVO_PIPE_STALL_TV (2 << 28)
3294#define DVO_PIPE_STALL_MASK (3 << 28)
3295#define DVO_USE_VGA_SYNC (1 << 15)
3296#define DVO_DATA_ORDER_I740 (0 << 14)
3297#define DVO_DATA_ORDER_FP (1 << 14)
3298#define DVO_VSYNC_DISABLE (1 << 11)
3299#define DVO_HSYNC_DISABLE (1 << 10)
3300#define DVO_VSYNC_TRISTATE (1 << 9)
3301#define DVO_HSYNC_TRISTATE (1 << 8)
3302#define DVO_BORDER_ENABLE (1 << 7)
3303#define DVO_DATA_ORDER_GBRG (1 << 6)
3304#define DVO_DATA_ORDER_RGGB (0 << 6)
3305#define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
3306#define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
3307#define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
3308#define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
3309#define DVO_BLANK_ACTIVE_HIGH (1 << 2)
3310#define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
3311#define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
3312#define DVO_PRESERVE_MASK (0x7<<24)
3313#define DVOA_SRCDIM 0x61124
3314#define DVOB_SRCDIM 0x61144
3315#define DVOC_SRCDIM 0x61164
3316#define DVO_SRCDIM_HORIZONTAL_SHIFT 12
3317#define DVO_SRCDIM_VERTICAL_SHIFT 0
3318
3319/* LVDS port control */
3320#define LVDS 0x61180
3321/*
3322 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
3323 * the DPLL semantics change when the LVDS is assigned to that pipe.
3324 */
3325#define LVDS_PORT_EN (1 << 31)
3326/* Selects pipe B for LVDS data. Must be set on pre-965. */
3327#define LVDS_PIPEB_SELECT (1 << 30)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08003328#define LVDS_PIPE_MASK (1 << 30)
Keith Packard1519b992011-08-06 10:35:34 -07003329#define LVDS_PIPE(pipe) ((pipe) << 30)
Zhao Yakui898822c2010-01-04 16:29:30 +08003330/* LVDS dithering flag on 965/g4x platform */
3331#define LVDS_ENABLE_DITHER (1 << 25)
Bryan Freedaa9b5002011-01-12 13:43:19 -08003332/* LVDS sync polarity flags. Set to invert (i.e. negative) */
3333#define LVDS_VSYNC_POLARITY (1 << 21)
3334#define LVDS_HSYNC_POLARITY (1 << 20)
3335
Zhao Yakuia3e17eb2009-10-10 10:42:37 +08003336/* Enable border for unscaled (or aspect-scaled) display */
3337#define LVDS_BORDER_ENABLE (1 << 15)
Jesse Barnes585fb112008-07-29 11:54:06 -07003338/*
3339 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
3340 * pixel.
3341 */
3342#define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
3343#define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
3344#define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
3345/*
3346 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
3347 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
3348 * on.
3349 */
3350#define LVDS_A3_POWER_MASK (3 << 6)
3351#define LVDS_A3_POWER_DOWN (0 << 6)
3352#define LVDS_A3_POWER_UP (3 << 6)
3353/*
3354 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
3355 * is set.
3356 */
3357#define LVDS_CLKB_POWER_MASK (3 << 4)
3358#define LVDS_CLKB_POWER_DOWN (0 << 4)
3359#define LVDS_CLKB_POWER_UP (3 << 4)
3360/*
3361 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
3362 * setting for whether we are in dual-channel mode. The B3 pair will
3363 * additionally only be powered up when LVDS_A3_POWER_UP is set.
3364 */
3365#define LVDS_B0B3_POWER_MASK (3 << 2)
3366#define LVDS_B0B3_POWER_DOWN (0 << 2)
3367#define LVDS_B0B3_POWER_UP (3 << 2)
3368
David Härdeman3c17fe42010-09-24 21:44:32 +02003369/* Video Data Island Packet control */
3370#define VIDEO_DIP_DATA 0x61178
Yannick Guerrinifd0753c2015-02-28 17:20:41 +01003371/* Read the description of VIDEO_DIP_DATA (before Haswell) or VIDEO_DIP_ECC
Paulo Zanoniadf00b22012-09-25 13:23:34 -03003372 * (Haswell and newer) to see which VIDEO_DIP_DATA byte corresponds to each byte
3373 * of the infoframe structure specified by CEA-861. */
3374#define VIDEO_DIP_DATA_SIZE 32
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03003375#define VIDEO_DIP_VSC_DATA_SIZE 36
David Härdeman3c17fe42010-09-24 21:44:32 +02003376#define VIDEO_DIP_CTL 0x61170
Paulo Zanoni2da8af52012-05-14 17:12:51 -03003377/* Pre HSW: */
David Härdeman3c17fe42010-09-24 21:44:32 +02003378#define VIDEO_DIP_ENABLE (1 << 31)
Ville Syrjälä822cdc52014-01-23 23:15:34 +02003379#define VIDEO_DIP_PORT(port) ((port) << 29)
Paulo Zanoni3e6e6392012-05-04 17:18:19 -03003380#define VIDEO_DIP_PORT_MASK (3 << 29)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03003381#define VIDEO_DIP_ENABLE_GCP (1 << 25)
David Härdeman3c17fe42010-09-24 21:44:32 +02003382#define VIDEO_DIP_ENABLE_AVI (1 << 21)
3383#define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03003384#define VIDEO_DIP_ENABLE_GAMUT (4 << 21)
David Härdeman3c17fe42010-09-24 21:44:32 +02003385#define VIDEO_DIP_ENABLE_SPD (8 << 21)
3386#define VIDEO_DIP_SELECT_AVI (0 << 19)
3387#define VIDEO_DIP_SELECT_VENDOR (1 << 19)
3388#define VIDEO_DIP_SELECT_SPD (3 << 19)
Jesse Barnes45187ac2011-08-03 09:22:55 -07003389#define VIDEO_DIP_SELECT_MASK (3 << 19)
David Härdeman3c17fe42010-09-24 21:44:32 +02003390#define VIDEO_DIP_FREQ_ONCE (0 << 16)
3391#define VIDEO_DIP_FREQ_VSYNC (1 << 16)
3392#define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
Paulo Zanoni60c5ea22012-05-04 17:18:22 -03003393#define VIDEO_DIP_FREQ_MASK (3 << 16)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03003394/* HSW and later: */
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03003395#define VIDEO_DIP_ENABLE_VSC_HSW (1 << 20)
3396#define VIDEO_DIP_ENABLE_GCP_HSW (1 << 16)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03003397#define VIDEO_DIP_ENABLE_AVI_HSW (1 << 12)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03003398#define VIDEO_DIP_ENABLE_VS_HSW (1 << 8)
3399#define VIDEO_DIP_ENABLE_GMP_HSW (1 << 4)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03003400#define VIDEO_DIP_ENABLE_SPD_HSW (1 << 0)
David Härdeman3c17fe42010-09-24 21:44:32 +02003401
Jesse Barnes585fb112008-07-29 11:54:06 -07003402/* Panel power sequencing */
3403#define PP_STATUS 0x61200
3404#define PP_ON (1 << 31)
3405/*
3406 * Indicates that all dependencies of the panel are on:
3407 *
3408 * - PLL enabled
3409 * - pipe enabled
3410 * - LVDS/DVOB/DVOC on
3411 */
3412#define PP_READY (1 << 30)
3413#define PP_SEQUENCE_NONE (0 << 28)
Keith Packard99ea7122011-11-01 19:57:50 -07003414#define PP_SEQUENCE_POWER_UP (1 << 28)
3415#define PP_SEQUENCE_POWER_DOWN (2 << 28)
3416#define PP_SEQUENCE_MASK (3 << 28)
3417#define PP_SEQUENCE_SHIFT 28
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07003418#define PP_CYCLE_DELAY_ACTIVE (1 << 27)
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07003419#define PP_SEQUENCE_STATE_MASK 0x0000000f
Keith Packard99ea7122011-11-01 19:57:50 -07003420#define PP_SEQUENCE_STATE_OFF_IDLE (0x0 << 0)
3421#define PP_SEQUENCE_STATE_OFF_S0_1 (0x1 << 0)
3422#define PP_SEQUENCE_STATE_OFF_S0_2 (0x2 << 0)
3423#define PP_SEQUENCE_STATE_OFF_S0_3 (0x3 << 0)
3424#define PP_SEQUENCE_STATE_ON_IDLE (0x8 << 0)
3425#define PP_SEQUENCE_STATE_ON_S1_0 (0x9 << 0)
3426#define PP_SEQUENCE_STATE_ON_S1_2 (0xa << 0)
3427#define PP_SEQUENCE_STATE_ON_S1_3 (0xb << 0)
3428#define PP_SEQUENCE_STATE_RESET (0xf << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -07003429#define PP_CONTROL 0x61204
3430#define POWER_TARGET_ON (1 << 0)
3431#define PP_ON_DELAYS 0x61208
3432#define PP_OFF_DELAYS 0x6120c
3433#define PP_DIVISOR 0x61210
3434
3435/* Panel fitting */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003436#define PFIT_CONTROL (dev_priv->info.display_mmio_offset + 0x61230)
Jesse Barnes585fb112008-07-29 11:54:06 -07003437#define PFIT_ENABLE (1 << 31)
3438#define PFIT_PIPE_MASK (3 << 29)
3439#define PFIT_PIPE_SHIFT 29
3440#define VERT_INTERP_DISABLE (0 << 10)
3441#define VERT_INTERP_BILINEAR (1 << 10)
3442#define VERT_INTERP_MASK (3 << 10)
3443#define VERT_AUTO_SCALE (1 << 9)
3444#define HORIZ_INTERP_DISABLE (0 << 6)
3445#define HORIZ_INTERP_BILINEAR (1 << 6)
3446#define HORIZ_INTERP_MASK (3 << 6)
3447#define HORIZ_AUTO_SCALE (1 << 5)
3448#define PANEL_8TO6_DITHER_ENABLE (1 << 3)
Zhao Yakui3fbe18d2009-06-22 15:31:25 +08003449#define PFIT_FILTER_FUZZY (0 << 24)
3450#define PFIT_SCALING_AUTO (0 << 26)
3451#define PFIT_SCALING_PROGRAMMED (1 << 26)
3452#define PFIT_SCALING_PILLAR (2 << 26)
3453#define PFIT_SCALING_LETTER (3 << 26)
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003454#define PFIT_PGM_RATIOS (dev_priv->info.display_mmio_offset + 0x61234)
Zhao Yakui3fbe18d2009-06-22 15:31:25 +08003455/* Pre-965 */
3456#define PFIT_VERT_SCALE_SHIFT 20
3457#define PFIT_VERT_SCALE_MASK 0xfff00000
3458#define PFIT_HORIZ_SCALE_SHIFT 4
3459#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
3460/* 965+ */
3461#define PFIT_VERT_SCALE_SHIFT_965 16
3462#define PFIT_VERT_SCALE_MASK_965 0x1fff0000
3463#define PFIT_HORIZ_SCALE_SHIFT_965 0
3464#define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
3465
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003466#define PFIT_AUTO_RATIOS (dev_priv->info.display_mmio_offset + 0x61238)
Jesse Barnes585fb112008-07-29 11:54:06 -07003467
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003468#define _VLV_BLC_PWM_CTL2_A (dev_priv->info.display_mmio_offset + 0x61250)
3469#define _VLV_BLC_PWM_CTL2_B (dev_priv->info.display_mmio_offset + 0x61350)
Jesse Barnes07bf1392013-10-31 18:55:50 +02003470#define VLV_BLC_PWM_CTL2(pipe) _PIPE(pipe, _VLV_BLC_PWM_CTL2_A, \
3471 _VLV_BLC_PWM_CTL2_B)
3472
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003473#define _VLV_BLC_PWM_CTL_A (dev_priv->info.display_mmio_offset + 0x61254)
3474#define _VLV_BLC_PWM_CTL_B (dev_priv->info.display_mmio_offset + 0x61354)
Jesse Barnes07bf1392013-10-31 18:55:50 +02003475#define VLV_BLC_PWM_CTL(pipe) _PIPE(pipe, _VLV_BLC_PWM_CTL_A, \
3476 _VLV_BLC_PWM_CTL_B)
3477
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003478#define _VLV_BLC_HIST_CTL_A (dev_priv->info.display_mmio_offset + 0x61260)
3479#define _VLV_BLC_HIST_CTL_B (dev_priv->info.display_mmio_offset + 0x61360)
Jesse Barnes07bf1392013-10-31 18:55:50 +02003480#define VLV_BLC_HIST_CTL(pipe) _PIPE(pipe, _VLV_BLC_HIST_CTL_A, \
3481 _VLV_BLC_HIST_CTL_B)
3482
Jesse Barnes585fb112008-07-29 11:54:06 -07003483/* Backlight control */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003484#define BLC_PWM_CTL2 (dev_priv->info.display_mmio_offset + 0x61250) /* 965+ only */
Daniel Vetter7cf41602012-06-05 10:07:09 +02003485#define BLM_PWM_ENABLE (1 << 31)
3486#define BLM_COMBINATION_MODE (1 << 30) /* gen4 only */
3487#define BLM_PIPE_SELECT (1 << 29)
3488#define BLM_PIPE_SELECT_IVB (3 << 29)
3489#define BLM_PIPE_A (0 << 29)
3490#define BLM_PIPE_B (1 << 29)
3491#define BLM_PIPE_C (2 << 29) /* ivb + */
Jani Nikula35ffda42013-04-25 16:49:25 +03003492#define BLM_TRANSCODER_A BLM_PIPE_A /* hsw */
3493#define BLM_TRANSCODER_B BLM_PIPE_B
3494#define BLM_TRANSCODER_C BLM_PIPE_C
3495#define BLM_TRANSCODER_EDP (3 << 29)
Daniel Vetter7cf41602012-06-05 10:07:09 +02003496#define BLM_PIPE(pipe) ((pipe) << 29)
3497#define BLM_POLARITY_I965 (1 << 28) /* gen4 only */
3498#define BLM_PHASE_IN_INTERUPT_STATUS (1 << 26)
3499#define BLM_PHASE_IN_ENABLE (1 << 25)
3500#define BLM_PHASE_IN_INTERUPT_ENABL (1 << 24)
3501#define BLM_PHASE_IN_TIME_BASE_SHIFT (16)
3502#define BLM_PHASE_IN_TIME_BASE_MASK (0xff << 16)
3503#define BLM_PHASE_IN_COUNT_SHIFT (8)
3504#define BLM_PHASE_IN_COUNT_MASK (0xff << 8)
3505#define BLM_PHASE_IN_INCR_SHIFT (0)
3506#define BLM_PHASE_IN_INCR_MASK (0xff << 0)
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003507#define BLC_PWM_CTL (dev_priv->info.display_mmio_offset + 0x61254)
Takashi Iwaiba3820a2011-03-10 14:02:12 +01003508/*
3509 * This is the most significant 15 bits of the number of backlight cycles in a
3510 * complete cycle of the modulated backlight control.
3511 *
3512 * The actual value is this field multiplied by two.
3513 */
Daniel Vetter7cf41602012-06-05 10:07:09 +02003514#define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
3515#define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
3516#define BLM_LEGACY_MODE (1 << 16) /* gen2 only */
Jesse Barnes585fb112008-07-29 11:54:06 -07003517/*
3518 * This is the number of cycles out of the backlight modulation cycle for which
3519 * the backlight is on.
3520 *
3521 * This field must be no greater than the number of cycles in the complete
3522 * backlight modulation cycle.
3523 */
3524#define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
3525#define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
Daniel Vetter534b5a52012-06-05 10:07:08 +02003526#define BACKLIGHT_DUTY_CYCLE_MASK_PNV (0xfffe)
3527#define BLM_POLARITY_PNV (1 << 0) /* pnv only */
Jesse Barnes585fb112008-07-29 11:54:06 -07003528
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003529#define BLC_HIST_CTL (dev_priv->info.display_mmio_offset + 0x61260)
Jesse Barnes0eb96d62009-10-14 12:33:41 -07003530
Daniel Vetter7cf41602012-06-05 10:07:09 +02003531/* New registers for PCH-split platforms. Safe where new bits show up, the
3532 * register layout machtes with gen4 BLC_PWM_CTL[12]. */
3533#define BLC_PWM_CPU_CTL2 0x48250
3534#define BLC_PWM_CPU_CTL 0x48254
3535
Paulo Zanonibe256dc2013-07-23 11:19:26 -03003536#define HSW_BLC_PWM2_CTL 0x48350
3537
Daniel Vetter7cf41602012-06-05 10:07:09 +02003538/* PCH CTL1 is totally different, all but the below bits are reserved. CTL2 is
3539 * like the normal CTL from gen4 and earlier. Hooray for confusing naming. */
3540#define BLC_PWM_PCH_CTL1 0xc8250
Daniel Vetter4b4147c2012-07-11 00:31:06 +02003541#define BLM_PCH_PWM_ENABLE (1 << 31)
Daniel Vetter7cf41602012-06-05 10:07:09 +02003542#define BLM_PCH_OVERRIDE_ENABLE (1 << 30)
3543#define BLM_PCH_POLARITY (1 << 29)
3544#define BLC_PWM_PCH_CTL2 0xc8254
3545
Paulo Zanonibe256dc2013-07-23 11:19:26 -03003546#define UTIL_PIN_CTL 0x48400
3547#define UTIL_PIN_ENABLE (1 << 31)
3548
Vandana Kannan0fb890c2015-05-05 14:51:56 +05303549/* BXT backlight register definition. */
3550#define BXT_BLC_PWM_CTL1 0xC8250
3551#define BXT_BLC_PWM_ENABLE (1 << 31)
3552#define BXT_BLC_PWM_POLARITY (1 << 29)
3553#define BXT_BLC_PWM_FREQ1 0xC8254
3554#define BXT_BLC_PWM_DUTY1 0xC8258
3555
3556#define BXT_BLC_PWM_CTL2 0xC8350
3557#define BXT_BLC_PWM_FREQ2 0xC8354
3558#define BXT_BLC_PWM_DUTY2 0xC8358
3559
3560
Paulo Zanonibe256dc2013-07-23 11:19:26 -03003561#define PCH_GTC_CTL 0xe7000
3562#define PCH_GTC_ENABLE (1 << 31)
3563
Jesse Barnes585fb112008-07-29 11:54:06 -07003564/* TV port control */
3565#define TV_CTL 0x68000
Ville Syrjälä646b4262014-04-25 20:14:30 +03003566/* Enables the TV encoder */
Jesse Barnes585fb112008-07-29 11:54:06 -07003567# define TV_ENC_ENABLE (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003568/* Sources the TV encoder input from pipe B instead of A. */
Jesse Barnes585fb112008-07-29 11:54:06 -07003569# define TV_ENC_PIPEB_SELECT (1 << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003570/* Outputs composite video (DAC A only) */
Jesse Barnes585fb112008-07-29 11:54:06 -07003571# define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003572/* Outputs SVideo video (DAC B/C) */
Jesse Barnes585fb112008-07-29 11:54:06 -07003573# define TV_ENC_OUTPUT_SVIDEO (1 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003574/* Outputs Component video (DAC A/B/C) */
Jesse Barnes585fb112008-07-29 11:54:06 -07003575# define TV_ENC_OUTPUT_COMPONENT (2 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003576/* Outputs Composite and SVideo (DAC A/B/C) */
Jesse Barnes585fb112008-07-29 11:54:06 -07003577# define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
3578# define TV_TRILEVEL_SYNC (1 << 21)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003579/* Enables slow sync generation (945GM only) */
Jesse Barnes585fb112008-07-29 11:54:06 -07003580# define TV_SLOW_SYNC (1 << 20)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003581/* Selects 4x oversampling for 480i and 576p */
Jesse Barnes585fb112008-07-29 11:54:06 -07003582# define TV_OVERSAMPLE_4X (0 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003583/* Selects 2x oversampling for 720p and 1080i */
Jesse Barnes585fb112008-07-29 11:54:06 -07003584# define TV_OVERSAMPLE_2X (1 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003585/* Selects no oversampling for 1080p */
Jesse Barnes585fb112008-07-29 11:54:06 -07003586# define TV_OVERSAMPLE_NONE (2 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003587/* Selects 8x oversampling */
Jesse Barnes585fb112008-07-29 11:54:06 -07003588# define TV_OVERSAMPLE_8X (3 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003589/* Selects progressive mode rather than interlaced */
Jesse Barnes585fb112008-07-29 11:54:06 -07003590# define TV_PROGRESSIVE (1 << 17)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003591/* Sets the colorburst to PAL mode. Required for non-M PAL modes. */
Jesse Barnes585fb112008-07-29 11:54:06 -07003592# define TV_PAL_BURST (1 << 16)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003593/* Field for setting delay of Y compared to C */
Jesse Barnes585fb112008-07-29 11:54:06 -07003594# define TV_YC_SKEW_MASK (7 << 12)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003595/* Enables a fix for 480p/576p standard definition modes on the 915GM only */
Jesse Barnes585fb112008-07-29 11:54:06 -07003596# define TV_ENC_SDP_FIX (1 << 11)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003597/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003598 * Enables a fix for the 915GM only.
3599 *
3600 * Not sure what it does.
3601 */
3602# define TV_ENC_C0_FIX (1 << 10)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003603/* Bits that must be preserved by software */
Zhenyu Wangd2d9f232009-03-04 19:36:02 +08003604# define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
Jesse Barnes585fb112008-07-29 11:54:06 -07003605# define TV_FUSE_STATE_MASK (3 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003606/* Read-only state that reports all features enabled */
Jesse Barnes585fb112008-07-29 11:54:06 -07003607# define TV_FUSE_STATE_ENABLED (0 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003608/* Read-only state that reports that Macrovision is disabled in hardware*/
Jesse Barnes585fb112008-07-29 11:54:06 -07003609# define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003610/* Read-only state that reports that TV-out is disabled in hardware. */
Jesse Barnes585fb112008-07-29 11:54:06 -07003611# define TV_FUSE_STATE_DISABLED (2 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003612/* Normal operation */
Jesse Barnes585fb112008-07-29 11:54:06 -07003613# define TV_TEST_MODE_NORMAL (0 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003614/* Encoder test pattern 1 - combo pattern */
Jesse Barnes585fb112008-07-29 11:54:06 -07003615# define TV_TEST_MODE_PATTERN_1 (1 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003616/* Encoder test pattern 2 - full screen vertical 75% color bars */
Jesse Barnes585fb112008-07-29 11:54:06 -07003617# define TV_TEST_MODE_PATTERN_2 (2 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003618/* Encoder test pattern 3 - full screen horizontal 75% color bars */
Jesse Barnes585fb112008-07-29 11:54:06 -07003619# define TV_TEST_MODE_PATTERN_3 (3 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003620/* Encoder test pattern 4 - random noise */
Jesse Barnes585fb112008-07-29 11:54:06 -07003621# define TV_TEST_MODE_PATTERN_4 (4 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003622/* Encoder test pattern 5 - linear color ramps */
Jesse Barnes585fb112008-07-29 11:54:06 -07003623# define TV_TEST_MODE_PATTERN_5 (5 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003624/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003625 * This test mode forces the DACs to 50% of full output.
3626 *
3627 * This is used for load detection in combination with TVDAC_SENSE_MASK
3628 */
3629# define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
3630# define TV_TEST_MODE_MASK (7 << 0)
3631
3632#define TV_DAC 0x68004
Chris Wilsonb8ed2a42010-09-05 00:43:42 +01003633# define TV_DAC_SAVE 0x00ffff00
Ville Syrjälä646b4262014-04-25 20:14:30 +03003634/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003635 * Reports that DAC state change logic has reported change (RO).
3636 *
3637 * This gets cleared when TV_DAC_STATE_EN is cleared
3638*/
3639# define TVDAC_STATE_CHG (1 << 31)
3640# define TVDAC_SENSE_MASK (7 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003641/* Reports that DAC A voltage is above the detect threshold */
Jesse Barnes585fb112008-07-29 11:54:06 -07003642# define TVDAC_A_SENSE (1 << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003643/* Reports that DAC B voltage is above the detect threshold */
Jesse Barnes585fb112008-07-29 11:54:06 -07003644# define TVDAC_B_SENSE (1 << 29)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003645/* Reports that DAC C voltage is above the detect threshold */
Jesse Barnes585fb112008-07-29 11:54:06 -07003646# define TVDAC_C_SENSE (1 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003647/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003648 * Enables DAC state detection logic, for load-based TV detection.
3649 *
3650 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
3651 * to off, for load detection to work.
3652 */
3653# define TVDAC_STATE_CHG_EN (1 << 27)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003654/* Sets the DAC A sense value to high */
Jesse Barnes585fb112008-07-29 11:54:06 -07003655# define TVDAC_A_SENSE_CTL (1 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003656/* Sets the DAC B sense value to high */
Jesse Barnes585fb112008-07-29 11:54:06 -07003657# define TVDAC_B_SENSE_CTL (1 << 25)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003658/* Sets the DAC C sense value to high */
Jesse Barnes585fb112008-07-29 11:54:06 -07003659# define TVDAC_C_SENSE_CTL (1 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003660/* Overrides the ENC_ENABLE and DAC voltage levels */
Jesse Barnes585fb112008-07-29 11:54:06 -07003661# define DAC_CTL_OVERRIDE (1 << 7)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003662/* Sets the slew rate. Must be preserved in software */
Jesse Barnes585fb112008-07-29 11:54:06 -07003663# define ENC_TVDAC_SLEW_FAST (1 << 6)
3664# define DAC_A_1_3_V (0 << 4)
3665# define DAC_A_1_1_V (1 << 4)
3666# define DAC_A_0_7_V (2 << 4)
Ma Lingcb66c692009-05-31 16:58:32 +08003667# define DAC_A_MASK (3 << 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07003668# define DAC_B_1_3_V (0 << 2)
3669# define DAC_B_1_1_V (1 << 2)
3670# define DAC_B_0_7_V (2 << 2)
Ma Lingcb66c692009-05-31 16:58:32 +08003671# define DAC_B_MASK (3 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07003672# define DAC_C_1_3_V (0 << 0)
3673# define DAC_C_1_1_V (1 << 0)
3674# define DAC_C_0_7_V (2 << 0)
Ma Lingcb66c692009-05-31 16:58:32 +08003675# define DAC_C_MASK (3 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -07003676
Ville Syrjälä646b4262014-04-25 20:14:30 +03003677/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003678 * CSC coefficients are stored in a floating point format with 9 bits of
3679 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
3680 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
3681 * -1 (0x3) being the only legal negative value.
3682 */
3683#define TV_CSC_Y 0x68010
3684# define TV_RY_MASK 0x07ff0000
3685# define TV_RY_SHIFT 16
3686# define TV_GY_MASK 0x00000fff
3687# define TV_GY_SHIFT 0
3688
3689#define TV_CSC_Y2 0x68014
3690# define TV_BY_MASK 0x07ff0000
3691# define TV_BY_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003692/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003693 * Y attenuation for component video.
3694 *
3695 * Stored in 1.9 fixed point.
3696 */
3697# define TV_AY_MASK 0x000003ff
3698# define TV_AY_SHIFT 0
3699
3700#define TV_CSC_U 0x68018
3701# define TV_RU_MASK 0x07ff0000
3702# define TV_RU_SHIFT 16
3703# define TV_GU_MASK 0x000007ff
3704# define TV_GU_SHIFT 0
3705
3706#define TV_CSC_U2 0x6801c
3707# define TV_BU_MASK 0x07ff0000
3708# define TV_BU_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003709/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003710 * U attenuation for component video.
3711 *
3712 * Stored in 1.9 fixed point.
3713 */
3714# define TV_AU_MASK 0x000003ff
3715# define TV_AU_SHIFT 0
3716
3717#define TV_CSC_V 0x68020
3718# define TV_RV_MASK 0x0fff0000
3719# define TV_RV_SHIFT 16
3720# define TV_GV_MASK 0x000007ff
3721# define TV_GV_SHIFT 0
3722
3723#define TV_CSC_V2 0x68024
3724# define TV_BV_MASK 0x07ff0000
3725# define TV_BV_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003726/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003727 * V attenuation for component video.
3728 *
3729 * Stored in 1.9 fixed point.
3730 */
3731# define TV_AV_MASK 0x000007ff
3732# define TV_AV_SHIFT 0
3733
3734#define TV_CLR_KNOBS 0x68028
Ville Syrjälä646b4262014-04-25 20:14:30 +03003735/* 2s-complement brightness adjustment */
Jesse Barnes585fb112008-07-29 11:54:06 -07003736# define TV_BRIGHTNESS_MASK 0xff000000
3737# define TV_BRIGHTNESS_SHIFT 24
Ville Syrjälä646b4262014-04-25 20:14:30 +03003738/* Contrast adjustment, as a 2.6 unsigned floating point number */
Jesse Barnes585fb112008-07-29 11:54:06 -07003739# define TV_CONTRAST_MASK 0x00ff0000
3740# define TV_CONTRAST_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003741/* Saturation adjustment, as a 2.6 unsigned floating point number */
Jesse Barnes585fb112008-07-29 11:54:06 -07003742# define TV_SATURATION_MASK 0x0000ff00
3743# define TV_SATURATION_SHIFT 8
Ville Syrjälä646b4262014-04-25 20:14:30 +03003744/* Hue adjustment, as an integer phase angle in degrees */
Jesse Barnes585fb112008-07-29 11:54:06 -07003745# define TV_HUE_MASK 0x000000ff
3746# define TV_HUE_SHIFT 0
3747
3748#define TV_CLR_LEVEL 0x6802c
Ville Syrjälä646b4262014-04-25 20:14:30 +03003749/* Controls the DAC level for black */
Jesse Barnes585fb112008-07-29 11:54:06 -07003750# define TV_BLACK_LEVEL_MASK 0x01ff0000
3751# define TV_BLACK_LEVEL_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003752/* Controls the DAC level for blanking */
Jesse Barnes585fb112008-07-29 11:54:06 -07003753# define TV_BLANK_LEVEL_MASK 0x000001ff
3754# define TV_BLANK_LEVEL_SHIFT 0
3755
3756#define TV_H_CTL_1 0x68030
Ville Syrjälä646b4262014-04-25 20:14:30 +03003757/* Number of pixels in the hsync. */
Jesse Barnes585fb112008-07-29 11:54:06 -07003758# define TV_HSYNC_END_MASK 0x1fff0000
3759# define TV_HSYNC_END_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003760/* Total number of pixels minus one in the line (display and blanking). */
Jesse Barnes585fb112008-07-29 11:54:06 -07003761# define TV_HTOTAL_MASK 0x00001fff
3762# define TV_HTOTAL_SHIFT 0
3763
3764#define TV_H_CTL_2 0x68034
Ville Syrjälä646b4262014-04-25 20:14:30 +03003765/* Enables the colorburst (needed for non-component color) */
Jesse Barnes585fb112008-07-29 11:54:06 -07003766# define TV_BURST_ENA (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003767/* Offset of the colorburst from the start of hsync, in pixels minus one. */
Jesse Barnes585fb112008-07-29 11:54:06 -07003768# define TV_HBURST_START_SHIFT 16
3769# define TV_HBURST_START_MASK 0x1fff0000
Ville Syrjälä646b4262014-04-25 20:14:30 +03003770/* Length of the colorburst */
Jesse Barnes585fb112008-07-29 11:54:06 -07003771# define TV_HBURST_LEN_SHIFT 0
3772# define TV_HBURST_LEN_MASK 0x0001fff
3773
3774#define TV_H_CTL_3 0x68038
Ville Syrjälä646b4262014-04-25 20:14:30 +03003775/* End of hblank, measured in pixels minus one from start of hsync */
Jesse Barnes585fb112008-07-29 11:54:06 -07003776# define TV_HBLANK_END_SHIFT 16
3777# define TV_HBLANK_END_MASK 0x1fff0000
Ville Syrjälä646b4262014-04-25 20:14:30 +03003778/* Start of hblank, measured in pixels minus one from start of hsync */
Jesse Barnes585fb112008-07-29 11:54:06 -07003779# define TV_HBLANK_START_SHIFT 0
3780# define TV_HBLANK_START_MASK 0x0001fff
3781
3782#define TV_V_CTL_1 0x6803c
Ville Syrjälä646b4262014-04-25 20:14:30 +03003783/* XXX */
Jesse Barnes585fb112008-07-29 11:54:06 -07003784# define TV_NBR_END_SHIFT 16
3785# define TV_NBR_END_MASK 0x07ff0000
Ville Syrjälä646b4262014-04-25 20:14:30 +03003786/* XXX */
Jesse Barnes585fb112008-07-29 11:54:06 -07003787# define TV_VI_END_F1_SHIFT 8
3788# define TV_VI_END_F1_MASK 0x00003f00
Ville Syrjälä646b4262014-04-25 20:14:30 +03003789/* XXX */
Jesse Barnes585fb112008-07-29 11:54:06 -07003790# define TV_VI_END_F2_SHIFT 0
3791# define TV_VI_END_F2_MASK 0x0000003f
3792
3793#define TV_V_CTL_2 0x68040
Ville Syrjälä646b4262014-04-25 20:14:30 +03003794/* Length of vsync, in half lines */
Jesse Barnes585fb112008-07-29 11:54:06 -07003795# define TV_VSYNC_LEN_MASK 0x07ff0000
3796# define TV_VSYNC_LEN_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003797/* Offset of the start of vsync in field 1, measured in one less than the
Jesse Barnes585fb112008-07-29 11:54:06 -07003798 * number of half lines.
3799 */
3800# define TV_VSYNC_START_F1_MASK 0x00007f00
3801# define TV_VSYNC_START_F1_SHIFT 8
Ville Syrjälä646b4262014-04-25 20:14:30 +03003802/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003803 * Offset of the start of vsync in field 2, measured in one less than the
3804 * number of half lines.
3805 */
3806# define TV_VSYNC_START_F2_MASK 0x0000007f
3807# define TV_VSYNC_START_F2_SHIFT 0
3808
3809#define TV_V_CTL_3 0x68044
Ville Syrjälä646b4262014-04-25 20:14:30 +03003810/* Enables generation of the equalization signal */
Jesse Barnes585fb112008-07-29 11:54:06 -07003811# define TV_EQUAL_ENA (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003812/* Length of vsync, in half lines */
Jesse Barnes585fb112008-07-29 11:54:06 -07003813# define TV_VEQ_LEN_MASK 0x007f0000
3814# define TV_VEQ_LEN_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003815/* Offset of the start of equalization in field 1, measured in one less than
Jesse Barnes585fb112008-07-29 11:54:06 -07003816 * the number of half lines.
3817 */
3818# define TV_VEQ_START_F1_MASK 0x0007f00
3819# define TV_VEQ_START_F1_SHIFT 8
Ville Syrjälä646b4262014-04-25 20:14:30 +03003820/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003821 * Offset of the start of equalization in field 2, measured in one less than
3822 * the number of half lines.
3823 */
3824# define TV_VEQ_START_F2_MASK 0x000007f
3825# define TV_VEQ_START_F2_SHIFT 0
3826
3827#define TV_V_CTL_4 0x68048
Ville Syrjälä646b4262014-04-25 20:14:30 +03003828/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003829 * Offset to start of vertical colorburst, measured in one less than the
3830 * number of lines from vertical start.
3831 */
3832# define TV_VBURST_START_F1_MASK 0x003f0000
3833# define TV_VBURST_START_F1_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003834/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003835 * Offset to the end of vertical colorburst, measured in one less than the
3836 * number of lines from the start of NBR.
3837 */
3838# define TV_VBURST_END_F1_MASK 0x000000ff
3839# define TV_VBURST_END_F1_SHIFT 0
3840
3841#define TV_V_CTL_5 0x6804c
Ville Syrjälä646b4262014-04-25 20:14:30 +03003842/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003843 * Offset to start of vertical colorburst, measured in one less than the
3844 * number of lines from vertical start.
3845 */
3846# define TV_VBURST_START_F2_MASK 0x003f0000
3847# define TV_VBURST_START_F2_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003848/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003849 * Offset to the end of vertical colorburst, measured in one less than the
3850 * number of lines from the start of NBR.
3851 */
3852# define TV_VBURST_END_F2_MASK 0x000000ff
3853# define TV_VBURST_END_F2_SHIFT 0
3854
3855#define TV_V_CTL_6 0x68050
Ville Syrjälä646b4262014-04-25 20:14:30 +03003856/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003857 * Offset to start of vertical colorburst, measured in one less than the
3858 * number of lines from vertical start.
3859 */
3860# define TV_VBURST_START_F3_MASK 0x003f0000
3861# define TV_VBURST_START_F3_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003862/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003863 * Offset to the end of vertical colorburst, measured in one less than the
3864 * number of lines from the start of NBR.
3865 */
3866# define TV_VBURST_END_F3_MASK 0x000000ff
3867# define TV_VBURST_END_F3_SHIFT 0
3868
3869#define TV_V_CTL_7 0x68054
Ville Syrjälä646b4262014-04-25 20:14:30 +03003870/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003871 * Offset to start of vertical colorburst, measured in one less than the
3872 * number of lines from vertical start.
3873 */
3874# define TV_VBURST_START_F4_MASK 0x003f0000
3875# define TV_VBURST_START_F4_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003876/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003877 * Offset to the end of vertical colorburst, measured in one less than the
3878 * number of lines from the start of NBR.
3879 */
3880# define TV_VBURST_END_F4_MASK 0x000000ff
3881# define TV_VBURST_END_F4_SHIFT 0
3882
3883#define TV_SC_CTL_1 0x68060
Ville Syrjälä646b4262014-04-25 20:14:30 +03003884/* Turns on the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07003885# define TV_SC_DDA1_EN (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003886/* Turns on the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07003887# define TV_SC_DDA2_EN (1 << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003888/* Turns on the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07003889# define TV_SC_DDA3_EN (1 << 29)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003890/* Sets the subcarrier DDA to reset frequency every other field */
Jesse Barnes585fb112008-07-29 11:54:06 -07003891# define TV_SC_RESET_EVERY_2 (0 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003892/* Sets the subcarrier DDA to reset frequency every fourth field */
Jesse Barnes585fb112008-07-29 11:54:06 -07003893# define TV_SC_RESET_EVERY_4 (1 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003894/* Sets the subcarrier DDA to reset frequency every eighth field */
Jesse Barnes585fb112008-07-29 11:54:06 -07003895# define TV_SC_RESET_EVERY_8 (2 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003896/* Sets the subcarrier DDA to never reset the frequency */
Jesse Barnes585fb112008-07-29 11:54:06 -07003897# define TV_SC_RESET_NEVER (3 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003898/* Sets the peak amplitude of the colorburst.*/
Jesse Barnes585fb112008-07-29 11:54:06 -07003899# define TV_BURST_LEVEL_MASK 0x00ff0000
3900# define TV_BURST_LEVEL_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003901/* Sets the increment of the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07003902# define TV_SCDDA1_INC_MASK 0x00000fff
3903# define TV_SCDDA1_INC_SHIFT 0
3904
3905#define TV_SC_CTL_2 0x68064
Ville Syrjälä646b4262014-04-25 20:14:30 +03003906/* Sets the rollover for the second subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07003907# define TV_SCDDA2_SIZE_MASK 0x7fff0000
3908# define TV_SCDDA2_SIZE_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003909/* Sets the increent of the second subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07003910# define TV_SCDDA2_INC_MASK 0x00007fff
3911# define TV_SCDDA2_INC_SHIFT 0
3912
3913#define TV_SC_CTL_3 0x68068
Ville Syrjälä646b4262014-04-25 20:14:30 +03003914/* Sets the rollover for the third subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07003915# define TV_SCDDA3_SIZE_MASK 0x7fff0000
3916# define TV_SCDDA3_SIZE_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003917/* Sets the increent of the third subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07003918# define TV_SCDDA3_INC_MASK 0x00007fff
3919# define TV_SCDDA3_INC_SHIFT 0
3920
3921#define TV_WIN_POS 0x68070
Ville Syrjälä646b4262014-04-25 20:14:30 +03003922/* X coordinate of the display from the start of horizontal active */
Jesse Barnes585fb112008-07-29 11:54:06 -07003923# define TV_XPOS_MASK 0x1fff0000
3924# define TV_XPOS_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003925/* Y coordinate of the display from the start of vertical active (NBR) */
Jesse Barnes585fb112008-07-29 11:54:06 -07003926# define TV_YPOS_MASK 0x00000fff
3927# define TV_YPOS_SHIFT 0
3928
3929#define TV_WIN_SIZE 0x68074
Ville Syrjälä646b4262014-04-25 20:14:30 +03003930/* Horizontal size of the display window, measured in pixels*/
Jesse Barnes585fb112008-07-29 11:54:06 -07003931# define TV_XSIZE_MASK 0x1fff0000
3932# define TV_XSIZE_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003933/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003934 * Vertical size of the display window, measured in pixels.
3935 *
3936 * Must be even for interlaced modes.
3937 */
3938# define TV_YSIZE_MASK 0x00000fff
3939# define TV_YSIZE_SHIFT 0
3940
3941#define TV_FILTER_CTL_1 0x68080
Ville Syrjälä646b4262014-04-25 20:14:30 +03003942/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003943 * Enables automatic scaling calculation.
3944 *
3945 * If set, the rest of the registers are ignored, and the calculated values can
3946 * be read back from the register.
3947 */
3948# define TV_AUTO_SCALE (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003949/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003950 * Disables the vertical filter.
3951 *
3952 * This is required on modes more than 1024 pixels wide */
3953# define TV_V_FILTER_BYPASS (1 << 29)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003954/* Enables adaptive vertical filtering */
Jesse Barnes585fb112008-07-29 11:54:06 -07003955# define TV_VADAPT (1 << 28)
3956# define TV_VADAPT_MODE_MASK (3 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003957/* Selects the least adaptive vertical filtering mode */
Jesse Barnes585fb112008-07-29 11:54:06 -07003958# define TV_VADAPT_MODE_LEAST (0 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003959/* Selects the moderately adaptive vertical filtering mode */
Jesse Barnes585fb112008-07-29 11:54:06 -07003960# define TV_VADAPT_MODE_MODERATE (1 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003961/* Selects the most adaptive vertical filtering mode */
Jesse Barnes585fb112008-07-29 11:54:06 -07003962# define TV_VADAPT_MODE_MOST (3 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003963/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003964 * Sets the horizontal scaling factor.
3965 *
3966 * This should be the fractional part of the horizontal scaling factor divided
3967 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
3968 *
3969 * (src width - 1) / ((oversample * dest width) - 1)
3970 */
3971# define TV_HSCALE_FRAC_MASK 0x00003fff
3972# define TV_HSCALE_FRAC_SHIFT 0
3973
3974#define TV_FILTER_CTL_2 0x68084
Ville Syrjälä646b4262014-04-25 20:14:30 +03003975/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003976 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
3977 *
3978 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
3979 */
3980# define TV_VSCALE_INT_MASK 0x00038000
3981# define TV_VSCALE_INT_SHIFT 15
Ville Syrjälä646b4262014-04-25 20:14:30 +03003982/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003983 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
3984 *
3985 * \sa TV_VSCALE_INT_MASK
3986 */
3987# define TV_VSCALE_FRAC_MASK 0x00007fff
3988# define TV_VSCALE_FRAC_SHIFT 0
3989
3990#define TV_FILTER_CTL_3 0x68088
Ville Syrjälä646b4262014-04-25 20:14:30 +03003991/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003992 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
3993 *
3994 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
3995 *
3996 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
3997 */
3998# define TV_VSCALE_IP_INT_MASK 0x00038000
3999# define TV_VSCALE_IP_INT_SHIFT 15
Ville Syrjälä646b4262014-04-25 20:14:30 +03004000/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004001 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
4002 *
4003 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
4004 *
4005 * \sa TV_VSCALE_IP_INT_MASK
4006 */
4007# define TV_VSCALE_IP_FRAC_MASK 0x00007fff
4008# define TV_VSCALE_IP_FRAC_SHIFT 0
4009
4010#define TV_CC_CONTROL 0x68090
4011# define TV_CC_ENABLE (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004012/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004013 * Specifies which field to send the CC data in.
4014 *
4015 * CC data is usually sent in field 0.
4016 */
4017# define TV_CC_FID_MASK (1 << 27)
4018# define TV_CC_FID_SHIFT 27
Ville Syrjälä646b4262014-04-25 20:14:30 +03004019/* Sets the horizontal position of the CC data. Usually 135. */
Jesse Barnes585fb112008-07-29 11:54:06 -07004020# define TV_CC_HOFF_MASK 0x03ff0000
4021# define TV_CC_HOFF_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004022/* Sets the vertical position of the CC data. Usually 21 */
Jesse Barnes585fb112008-07-29 11:54:06 -07004023# define TV_CC_LINE_MASK 0x0000003f
4024# define TV_CC_LINE_SHIFT 0
4025
4026#define TV_CC_DATA 0x68094
4027# define TV_CC_RDY (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004028/* Second word of CC data to be transmitted. */
Jesse Barnes585fb112008-07-29 11:54:06 -07004029# define TV_CC_DATA_2_MASK 0x007f0000
4030# define TV_CC_DATA_2_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004031/* First word of CC data to be transmitted. */
Jesse Barnes585fb112008-07-29 11:54:06 -07004032# define TV_CC_DATA_1_MASK 0x0000007f
4033# define TV_CC_DATA_1_SHIFT 0
4034
4035#define TV_H_LUMA_0 0x68100
4036#define TV_H_LUMA_59 0x681ec
4037#define TV_H_CHROMA_0 0x68200
4038#define TV_H_CHROMA_59 0x682ec
4039#define TV_V_LUMA_0 0x68300
4040#define TV_V_LUMA_42 0x683a8
4041#define TV_V_CHROMA_0 0x68400
4042#define TV_V_CHROMA_42 0x684a8
4043
Keith Packard040d87f2009-05-30 20:42:33 -07004044/* Display Port */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004045#define DP_A 0x64000 /* eDP */
Keith Packard040d87f2009-05-30 20:42:33 -07004046#define DP_B 0x64100
4047#define DP_C 0x64200
4048#define DP_D 0x64300
4049
4050#define DP_PORT_EN (1 << 31)
4051#define DP_PIPEB_SELECT (1 << 30)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08004052#define DP_PIPE_MASK (1 << 30)
Chon Ming Lee44f37d12014-04-09 13:28:21 +03004053#define DP_PIPE_SELECT_CHV(pipe) ((pipe) << 16)
4054#define DP_PIPE_MASK_CHV (3 << 16)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08004055
Keith Packard040d87f2009-05-30 20:42:33 -07004056/* Link training mode - select a suitable mode for each stage */
4057#define DP_LINK_TRAIN_PAT_1 (0 << 28)
4058#define DP_LINK_TRAIN_PAT_2 (1 << 28)
4059#define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
4060#define DP_LINK_TRAIN_OFF (3 << 28)
4061#define DP_LINK_TRAIN_MASK (3 << 28)
4062#define DP_LINK_TRAIN_SHIFT 28
Ville Syrjäläaad3d142014-06-28 02:04:25 +03004063#define DP_LINK_TRAIN_PAT_3_CHV (1 << 14)
4064#define DP_LINK_TRAIN_MASK_CHV ((3 << 28)|(1<<14))
Keith Packard040d87f2009-05-30 20:42:33 -07004065
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004066/* CPT Link training mode */
4067#define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
4068#define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
4069#define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
4070#define DP_LINK_TRAIN_OFF_CPT (3 << 8)
4071#define DP_LINK_TRAIN_MASK_CPT (7 << 8)
4072#define DP_LINK_TRAIN_SHIFT_CPT 8
4073
Keith Packard040d87f2009-05-30 20:42:33 -07004074/* Signal voltages. These are mostly controlled by the other end */
4075#define DP_VOLTAGE_0_4 (0 << 25)
4076#define DP_VOLTAGE_0_6 (1 << 25)
4077#define DP_VOLTAGE_0_8 (2 << 25)
4078#define DP_VOLTAGE_1_2 (3 << 25)
4079#define DP_VOLTAGE_MASK (7 << 25)
4080#define DP_VOLTAGE_SHIFT 25
4081
4082/* Signal pre-emphasis levels, like voltages, the other end tells us what
4083 * they want
4084 */
4085#define DP_PRE_EMPHASIS_0 (0 << 22)
4086#define DP_PRE_EMPHASIS_3_5 (1 << 22)
4087#define DP_PRE_EMPHASIS_6 (2 << 22)
4088#define DP_PRE_EMPHASIS_9_5 (3 << 22)
4089#define DP_PRE_EMPHASIS_MASK (7 << 22)
4090#define DP_PRE_EMPHASIS_SHIFT 22
4091
4092/* How many wires to use. I guess 3 was too hard */
Daniel Vetter17aa6be2013-04-30 14:01:40 +02004093#define DP_PORT_WIDTH(width) (((width) - 1) << 19)
Keith Packard040d87f2009-05-30 20:42:33 -07004094#define DP_PORT_WIDTH_MASK (7 << 19)
4095
4096/* Mystic DPCD version 1.1 special mode */
4097#define DP_ENHANCED_FRAMING (1 << 18)
4098
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004099/* eDP */
4100#define DP_PLL_FREQ_270MHZ (0 << 16)
4101#define DP_PLL_FREQ_160MHZ (1 << 16)
4102#define DP_PLL_FREQ_MASK (3 << 16)
4103
Ville Syrjälä646b4262014-04-25 20:14:30 +03004104/* locked once port is enabled */
Keith Packard040d87f2009-05-30 20:42:33 -07004105#define DP_PORT_REVERSAL (1 << 15)
4106
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004107/* eDP */
4108#define DP_PLL_ENABLE (1 << 14)
4109
Ville Syrjälä646b4262014-04-25 20:14:30 +03004110/* sends the clock on lane 15 of the PEG for debug */
Keith Packard040d87f2009-05-30 20:42:33 -07004111#define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
4112
4113#define DP_SCRAMBLING_DISABLE (1 << 12)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004114#define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
Keith Packard040d87f2009-05-30 20:42:33 -07004115
Ville Syrjälä646b4262014-04-25 20:14:30 +03004116/* limit RGB values to avoid confusing TVs */
Keith Packard040d87f2009-05-30 20:42:33 -07004117#define DP_COLOR_RANGE_16_235 (1 << 8)
4118
Ville Syrjälä646b4262014-04-25 20:14:30 +03004119/* Turn on the audio link */
Keith Packard040d87f2009-05-30 20:42:33 -07004120#define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
4121
Ville Syrjälä646b4262014-04-25 20:14:30 +03004122/* vs and hs sync polarity */
Keith Packard040d87f2009-05-30 20:42:33 -07004123#define DP_SYNC_VS_HIGH (1 << 4)
4124#define DP_SYNC_HS_HIGH (1 << 3)
4125
Ville Syrjälä646b4262014-04-25 20:14:30 +03004126/* A fantasy */
Keith Packard040d87f2009-05-30 20:42:33 -07004127#define DP_DETECTED (1 << 2)
4128
Ville Syrjälä646b4262014-04-25 20:14:30 +03004129/* The aux channel provides a way to talk to the
Keith Packard040d87f2009-05-30 20:42:33 -07004130 * signal sink for DDC etc. Max packet size supported
4131 * is 20 bytes in each direction, hence the 5 fixed
4132 * data registers
4133 */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004134#define DPA_AUX_CH_CTL 0x64010
4135#define DPA_AUX_CH_DATA1 0x64014
4136#define DPA_AUX_CH_DATA2 0x64018
4137#define DPA_AUX_CH_DATA3 0x6401c
4138#define DPA_AUX_CH_DATA4 0x64020
4139#define DPA_AUX_CH_DATA5 0x64024
4140
Keith Packard040d87f2009-05-30 20:42:33 -07004141#define DPB_AUX_CH_CTL 0x64110
4142#define DPB_AUX_CH_DATA1 0x64114
4143#define DPB_AUX_CH_DATA2 0x64118
4144#define DPB_AUX_CH_DATA3 0x6411c
4145#define DPB_AUX_CH_DATA4 0x64120
4146#define DPB_AUX_CH_DATA5 0x64124
4147
4148#define DPC_AUX_CH_CTL 0x64210
4149#define DPC_AUX_CH_DATA1 0x64214
4150#define DPC_AUX_CH_DATA2 0x64218
4151#define DPC_AUX_CH_DATA3 0x6421c
4152#define DPC_AUX_CH_DATA4 0x64220
4153#define DPC_AUX_CH_DATA5 0x64224
4154
4155#define DPD_AUX_CH_CTL 0x64310
4156#define DPD_AUX_CH_DATA1 0x64314
4157#define DPD_AUX_CH_DATA2 0x64318
4158#define DPD_AUX_CH_DATA3 0x6431c
4159#define DPD_AUX_CH_DATA4 0x64320
4160#define DPD_AUX_CH_DATA5 0x64324
4161
4162#define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
4163#define DP_AUX_CH_CTL_DONE (1 << 30)
4164#define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
4165#define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
4166#define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
4167#define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
4168#define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
4169#define DP_AUX_CH_CTL_TIME_OUT_1600us (3 << 26)
4170#define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
4171#define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
4172#define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
4173#define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
4174#define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
4175#define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
4176#define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
4177#define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
4178#define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
4179#define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
4180#define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
4181#define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
4182#define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
Sonika Jindale3d99842015-01-22 14:30:54 +05304183#define DP_AUX_CH_CTL_PSR_DATA_AUX_REG_SKL (1 << 14)
4184#define DP_AUX_CH_CTL_FS_DATA_AUX_REG_SKL (1 << 13)
4185#define DP_AUX_CH_CTL_GTC_DATA_AUX_REG_SKL (1 << 12)
4186#define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL_MASK (1f << 5)
4187#define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL(c) (((c) - 1) << 5)
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +00004188#define DP_AUX_CH_CTL_SYNC_PULSE_SKL(c) ((c) - 1)
Keith Packard040d87f2009-05-30 20:42:33 -07004189
4190/*
4191 * Computing GMCH M and N values for the Display Port link
4192 *
4193 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
4194 *
4195 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
4196 *
4197 * The GMCH value is used internally
4198 *
4199 * bytes_per_pixel is the number of bytes coming out of the plane,
4200 * which is after the LUTs, so we want the bytes for our color format.
4201 * For our current usage, this is always 3, one byte for R, G and B.
4202 */
Daniel Vettere3b95f12013-05-03 11:49:49 +02004203#define _PIPEA_DATA_M_G4X 0x70050
4204#define _PIPEB_DATA_M_G4X 0x71050
Keith Packard040d87f2009-05-30 20:42:33 -07004205
4206/* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004207#define TU_SIZE(x) (((x)-1) << 25) /* default size 64 */
Daniel Vetter72419202013-04-04 13:28:53 +02004208#define TU_SIZE_SHIFT 25
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004209#define TU_SIZE_MASK (0x3f << 25)
Keith Packard040d87f2009-05-30 20:42:33 -07004210
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004211#define DATA_LINK_M_N_MASK (0xffffff)
4212#define DATA_LINK_N_MAX (0x800000)
Keith Packard040d87f2009-05-30 20:42:33 -07004213
Daniel Vettere3b95f12013-05-03 11:49:49 +02004214#define _PIPEA_DATA_N_G4X 0x70054
4215#define _PIPEB_DATA_N_G4X 0x71054
Keith Packard040d87f2009-05-30 20:42:33 -07004216#define PIPE_GMCH_DATA_N_MASK (0xffffff)
4217
4218/*
4219 * Computing Link M and N values for the Display Port link
4220 *
4221 * Link M / N = pixel_clock / ls_clk
4222 *
4223 * (the DP spec calls pixel_clock the 'strm_clk')
4224 *
4225 * The Link value is transmitted in the Main Stream
4226 * Attributes and VB-ID.
4227 */
4228
Daniel Vettere3b95f12013-05-03 11:49:49 +02004229#define _PIPEA_LINK_M_G4X 0x70060
4230#define _PIPEB_LINK_M_G4X 0x71060
Keith Packard040d87f2009-05-30 20:42:33 -07004231#define PIPEA_DP_LINK_M_MASK (0xffffff)
4232
Daniel Vettere3b95f12013-05-03 11:49:49 +02004233#define _PIPEA_LINK_N_G4X 0x70064
4234#define _PIPEB_LINK_N_G4X 0x71064
Keith Packard040d87f2009-05-30 20:42:33 -07004235#define PIPEA_DP_LINK_N_MASK (0xffffff)
4236
Daniel Vettere3b95f12013-05-03 11:49:49 +02004237#define PIPE_DATA_M_G4X(pipe) _PIPE(pipe, _PIPEA_DATA_M_G4X, _PIPEB_DATA_M_G4X)
4238#define PIPE_DATA_N_G4X(pipe) _PIPE(pipe, _PIPEA_DATA_N_G4X, _PIPEB_DATA_N_G4X)
4239#define PIPE_LINK_M_G4X(pipe) _PIPE(pipe, _PIPEA_LINK_M_G4X, _PIPEB_LINK_M_G4X)
4240#define PIPE_LINK_N_G4X(pipe) _PIPE(pipe, _PIPEA_LINK_N_G4X, _PIPEB_LINK_N_G4X)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004241
Jesse Barnes585fb112008-07-29 11:54:06 -07004242/* Display & cursor control */
4243
4244/* Pipe A */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004245#define _PIPEADSL 0x70000
Paulo Zanoni837ba002012-05-04 17:18:14 -03004246#define DSL_LINEMASK_GEN2 0x00000fff
4247#define DSL_LINEMASK_GEN3 0x00001fff
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004248#define _PIPEACONF 0x70008
Chris Wilson5eddb702010-09-11 13:48:45 +01004249#define PIPECONF_ENABLE (1<<31)
4250#define PIPECONF_DISABLE 0
4251#define PIPECONF_DOUBLE_WIDE (1<<30)
Jesse Barnes585fb112008-07-29 11:54:06 -07004252#define I965_PIPECONF_ACTIVE (1<<30)
Jani Nikulab6ec10b2013-08-27 15:12:15 +03004253#define PIPECONF_DSI_PLL_LOCKED (1<<29) /* vlv & pipe A only */
Chris Wilsonf47166d2012-03-22 15:00:50 +00004254#define PIPECONF_FRAME_START_DELAY_MASK (3<<27)
Chris Wilson5eddb702010-09-11 13:48:45 +01004255#define PIPECONF_SINGLE_WIDE 0
4256#define PIPECONF_PIPE_UNLOCKED 0
4257#define PIPECONF_PIPE_LOCKED (1<<25)
4258#define PIPECONF_PALETTE 0
4259#define PIPECONF_GAMMA (1<<24)
Jesse Barnes585fb112008-07-29 11:54:06 -07004260#define PIPECONF_FORCE_BORDER (1<<25)
Christian Schmidt59df7b12011-12-19 20:03:33 +01004261#define PIPECONF_INTERLACE_MASK (7 << 21)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03004262#define PIPECONF_INTERLACE_MASK_HSW (3 << 21)
Daniel Vetterd442ae12012-01-28 14:49:19 +01004263/* Note that pre-gen3 does not support interlaced display directly. Panel
4264 * fitting must be disabled on pre-ilk for interlaced. */
4265#define PIPECONF_PROGRESSIVE (0 << 21)
4266#define PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL (4 << 21) /* gen4 only */
4267#define PIPECONF_INTERLACE_W_SYNC_SHIFT (5 << 21) /* gen4 only */
4268#define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
4269#define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21) /* gen3 only */
4270/* Ironlake and later have a complete new set of values for interlaced. PFIT
4271 * means panel fitter required, PF means progressive fetch, DBL means power
4272 * saving pixel doubling. */
4273#define PIPECONF_PFIT_PF_INTERLACED_ILK (1 << 21)
4274#define PIPECONF_INTERLACED_ILK (3 << 21)
4275#define PIPECONF_INTERLACED_DBL_ILK (4 << 21) /* ilk/snb only */
4276#define PIPECONF_PFIT_PF_INTERLACED_DBL_ILK (5 << 21) /* ilk/snb only */
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02004277#define PIPECONF_INTERLACE_MODE_MASK (7 << 21)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304278#define PIPECONF_EDP_RR_MODE_SWITCH (1 << 20)
Jesse Barnes652c3932009-08-17 13:31:43 -07004279#define PIPECONF_CXSR_DOWNCLOCK (1<<16)
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05304280#define PIPECONF_EDP_RR_MODE_SWITCH_VLV (1 << 14)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02004281#define PIPECONF_COLOR_RANGE_SELECT (1 << 13)
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004282#define PIPECONF_BPC_MASK (0x7 << 5)
4283#define PIPECONF_8BPC (0<<5)
4284#define PIPECONF_10BPC (1<<5)
4285#define PIPECONF_6BPC (2<<5)
4286#define PIPECONF_12BPC (3<<5)
Jesse Barnes4f0d1af2010-09-07 14:48:05 -07004287#define PIPECONF_DITHER_EN (1<<4)
4288#define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
4289#define PIPECONF_DITHER_TYPE_SP (0<<2)
4290#define PIPECONF_DITHER_TYPE_ST1 (1<<2)
4291#define PIPECONF_DITHER_TYPE_ST2 (2<<2)
4292#define PIPECONF_DITHER_TYPE_TEMP (3<<2)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004293#define _PIPEASTAT 0x70024
Jesse Barnes585fb112008-07-29 11:54:06 -07004294#define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31)
Imre Deak579a9b02014-02-04 21:35:48 +02004295#define SPRITE1_FLIP_DONE_INT_EN_VLV (1UL<<30)
Jesse Barnes585fb112008-07-29 11:54:06 -07004296#define PIPE_CRC_ERROR_ENABLE (1UL<<29)
4297#define PIPE_CRC_DONE_ENABLE (1UL<<28)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03004298#define PERF_COUNTER2_INTERRUPT_EN (1UL<<27)
Jesse Barnes585fb112008-07-29 11:54:06 -07004299#define PIPE_GMBUS_EVENT_ENABLE (1UL<<27)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07004300#define PLANE_FLIP_DONE_INT_EN_VLV (1UL<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07004301#define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26)
4302#define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25)
4303#define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
4304#define PIPE_DPST_EVENT_ENABLE (1UL<<23)
Ville Syrjäläc70af1e2013-01-16 19:59:03 +02004305#define SPRITE0_FLIP_DONE_INT_EN_VLV (1UL<<22)
Jesse Barnes585fb112008-07-29 11:54:06 -07004306#define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
4307#define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
4308#define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
Imre Deak10c59c52014-02-10 18:42:48 +02004309#define PIPE_B_PSR_INTERRUPT_ENABLE_VLV (1UL<<19)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03004310#define PERF_COUNTER_INTERRUPT_EN (1UL<<19)
Jesse Barnes585fb112008-07-29 11:54:06 -07004311#define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */
4312#define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03004313#define PIPE_FRAMESTART_INTERRUPT_ENABLE (1UL<<17)
Jesse Barnes585fb112008-07-29 11:54:06 -07004314#define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07004315#define PIPEA_HBLANK_INT_EN_VLV (1UL<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -07004316#define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16)
Imre Deak579a9b02014-02-04 21:35:48 +02004317#define SPRITE1_FLIP_DONE_INT_STATUS_VLV (1UL<<15)
4318#define SPRITE0_FLIP_DONE_INT_STATUS_VLV (1UL<<14)
Jesse Barnes585fb112008-07-29 11:54:06 -07004319#define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
4320#define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03004321#define PERF_COUNTER2_INTERRUPT_STATUS (1UL<<11)
Jesse Barnes585fb112008-07-29 11:54:06 -07004322#define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11)
Imre Deak579a9b02014-02-04 21:35:48 +02004323#define PLANE_FLIP_DONE_INT_STATUS_VLV (1UL<<10)
Jesse Barnes585fb112008-07-29 11:54:06 -07004324#define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10)
4325#define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9)
4326#define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
4327#define PIPE_DPST_EVENT_STATUS (1UL<<7)
Imre Deak10c59c52014-02-10 18:42:48 +02004328#define PIPE_A_PSR_STATUS_VLV (1UL<<6)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03004329#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
Jesse Barnes585fb112008-07-29 11:54:06 -07004330#define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
4331#define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
Imre Deak10c59c52014-02-10 18:42:48 +02004332#define PIPE_B_PSR_STATUS_VLV (1UL<<3)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03004333#define PERF_COUNTER_INTERRUPT_STATUS (1UL<<3)
Jesse Barnes585fb112008-07-29 11:54:06 -07004334#define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */
4335#define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03004336#define PIPE_FRAMESTART_INTERRUPT_STATUS (1UL<<1)
Jesse Barnes585fb112008-07-29 11:54:06 -07004337#define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03004338#define PIPE_HBLANK_INT_STATUS (1UL<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -07004339#define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0)
4340
Imre Deak755e9012014-02-10 18:42:47 +02004341#define PIPESTAT_INT_ENABLE_MASK 0x7fff0000
4342#define PIPESTAT_INT_STATUS_MASK 0x0000ffff
4343
Rafael Barbalho84fd4f42014-04-28 14:00:42 +03004344#define PIPE_A_OFFSET 0x70000
4345#define PIPE_B_OFFSET 0x71000
4346#define PIPE_C_OFFSET 0x72000
4347#define CHV_PIPE_C_OFFSET 0x74000
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004348/*
4349 * There's actually no pipe EDP. Some pipe registers have
4350 * simply shifted from the pipe to the transcoder, while
4351 * keeping their original offset. Thus we need PIPE_EDP_OFFSET
4352 * to access such registers in transcoder EDP.
4353 */
4354#define PIPE_EDP_OFFSET 0x7f000
4355
Damien Lespiau5c969aa2014-02-07 19:12:48 +00004356#define _PIPE2(pipe, reg) (dev_priv->info.pipe_offsets[pipe] - \
4357 dev_priv->info.pipe_offsets[PIPE_A] + (reg) + \
4358 dev_priv->info.display_mmio_offset)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004359
4360#define PIPECONF(pipe) _PIPE2(pipe, _PIPEACONF)
4361#define PIPEDSL(pipe) _PIPE2(pipe, _PIPEADSL)
4362#define PIPEFRAME(pipe) _PIPE2(pipe, _PIPEAFRAMEHIGH)
4363#define PIPEFRAMEPIXEL(pipe) _PIPE2(pipe, _PIPEAFRAMEPIXEL)
4364#define PIPESTAT(pipe) _PIPE2(pipe, _PIPEASTAT)
Chris Wilson5eddb702010-09-11 13:48:45 +01004365
Paulo Zanoni756f85c2013-11-02 21:07:38 -07004366#define _PIPE_MISC_A 0x70030
4367#define _PIPE_MISC_B 0x71030
4368#define PIPEMISC_DITHER_BPC_MASK (7<<5)
4369#define PIPEMISC_DITHER_8_BPC (0<<5)
4370#define PIPEMISC_DITHER_10_BPC (1<<5)
4371#define PIPEMISC_DITHER_6_BPC (2<<5)
4372#define PIPEMISC_DITHER_12_BPC (3<<5)
4373#define PIPEMISC_DITHER_ENABLE (1<<4)
4374#define PIPEMISC_DITHER_TYPE_MASK (3<<2)
4375#define PIPEMISC_DITHER_TYPE_SP (0<<2)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004376#define PIPEMISC(pipe) _PIPE2(pipe, _PIPE_MISC_A)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07004377
Ville Syrjäläb41fbda2013-01-24 15:29:41 +02004378#define VLV_DPFLIPSTAT (VLV_DISPLAY_BASE + 0x70028)
Jesse Barnes79831172012-06-20 10:53:12 -07004379#define PIPEB_LINE_COMPARE_INT_EN (1<<29)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07004380#define PIPEB_HLINE_INT_EN (1<<28)
4381#define PIPEB_VBLANK_INT_EN (1<<27)
Imre Deak579a9b02014-02-04 21:35:48 +02004382#define SPRITED_FLIP_DONE_INT_EN (1<<26)
4383#define SPRITEC_FLIP_DONE_INT_EN (1<<25)
4384#define PLANEB_FLIP_DONE_INT_EN (1<<24)
Ville Syrjäläf3c67fd2014-04-09 13:28:05 +03004385#define PIPE_PSR_INT_EN (1<<22)
Jesse Barnes79831172012-06-20 10:53:12 -07004386#define PIPEA_LINE_COMPARE_INT_EN (1<<21)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07004387#define PIPEA_HLINE_INT_EN (1<<20)
4388#define PIPEA_VBLANK_INT_EN (1<<19)
Imre Deak579a9b02014-02-04 21:35:48 +02004389#define SPRITEB_FLIP_DONE_INT_EN (1<<18)
4390#define SPRITEA_FLIP_DONE_INT_EN (1<<17)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07004391#define PLANEA_FLIPDONE_INT_EN (1<<16)
Ville Syrjäläf3c67fd2014-04-09 13:28:05 +03004392#define PIPEC_LINE_COMPARE_INT_EN (1<<13)
4393#define PIPEC_HLINE_INT_EN (1<<12)
4394#define PIPEC_VBLANK_INT_EN (1<<11)
4395#define SPRITEF_FLIPDONE_INT_EN (1<<10)
4396#define SPRITEE_FLIPDONE_INT_EN (1<<9)
4397#define PLANEC_FLIPDONE_INT_EN (1<<8)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07004398
Ville Syrjäläbf67a6f2014-05-02 11:35:51 +03004399#define DPINVGTT (VLV_DISPLAY_BASE + 0x7002c) /* VLV/CHV only */
4400#define SPRITEF_INVALID_GTT_INT_EN (1<<27)
4401#define SPRITEE_INVALID_GTT_INT_EN (1<<26)
4402#define PLANEC_INVALID_GTT_INT_EN (1<<25)
4403#define CURSORC_INVALID_GTT_INT_EN (1<<24)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07004404#define CURSORB_INVALID_GTT_INT_EN (1<<23)
4405#define CURSORA_INVALID_GTT_INT_EN (1<<22)
4406#define SPRITED_INVALID_GTT_INT_EN (1<<21)
4407#define SPRITEC_INVALID_GTT_INT_EN (1<<20)
4408#define PLANEB_INVALID_GTT_INT_EN (1<<19)
4409#define SPRITEB_INVALID_GTT_INT_EN (1<<18)
4410#define SPRITEA_INVALID_GTT_INT_EN (1<<17)
4411#define PLANEA_INVALID_GTT_INT_EN (1<<16)
4412#define DPINVGTT_EN_MASK 0xff0000
Ville Syrjäläbf67a6f2014-05-02 11:35:51 +03004413#define DPINVGTT_EN_MASK_CHV 0xfff0000
4414#define SPRITEF_INVALID_GTT_STATUS (1<<11)
4415#define SPRITEE_INVALID_GTT_STATUS (1<<10)
4416#define PLANEC_INVALID_GTT_STATUS (1<<9)
4417#define CURSORC_INVALID_GTT_STATUS (1<<8)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07004418#define CURSORB_INVALID_GTT_STATUS (1<<7)
4419#define CURSORA_INVALID_GTT_STATUS (1<<6)
4420#define SPRITED_INVALID_GTT_STATUS (1<<5)
4421#define SPRITEC_INVALID_GTT_STATUS (1<<4)
4422#define PLANEB_INVALID_GTT_STATUS (1<<3)
4423#define SPRITEB_INVALID_GTT_STATUS (1<<2)
4424#define SPRITEA_INVALID_GTT_STATUS (1<<1)
4425#define PLANEA_INVALID_GTT_STATUS (1<<0)
4426#define DPINVGTT_STATUS_MASK 0xff
Ville Syrjäläbf67a6f2014-05-02 11:35:51 +03004427#define DPINVGTT_STATUS_MASK_CHV 0xfff
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07004428
Ville Syrjäläb5004722015-03-05 21:19:47 +02004429#define DSPARB (dev_priv->info.display_mmio_offset + 0x70030)
Jesse Barnes585fb112008-07-29 11:54:06 -07004430#define DSPARB_CSTART_MASK (0x7f << 7)
4431#define DSPARB_CSTART_SHIFT 7
4432#define DSPARB_BSTART_MASK (0x7f)
4433#define DSPARB_BSTART_SHIFT 0
Shaohua Li7662c8b2009-06-26 11:23:55 +08004434#define DSPARB_BEND_SHIFT 9 /* on 855 */
4435#define DSPARB_AEND_SHIFT 0
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03004436#define DSPARB_SPRITEA_SHIFT_VLV 0
4437#define DSPARB_SPRITEA_MASK_VLV (0xff << 0)
4438#define DSPARB_SPRITEB_SHIFT_VLV 8
4439#define DSPARB_SPRITEB_MASK_VLV (0xff << 8)
4440#define DSPARB_SPRITEC_SHIFT_VLV 16
4441#define DSPARB_SPRITEC_MASK_VLV (0xff << 16)
4442#define DSPARB_SPRITED_SHIFT_VLV 24
4443#define DSPARB_SPRITED_MASK_VLV (0xff << 24)
Ville Syrjäläb5004722015-03-05 21:19:47 +02004444#define DSPARB2 (VLV_DISPLAY_BASE + 0x70060) /* vlv/chv */
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03004445#define DSPARB_SPRITEA_HI_SHIFT_VLV 0
4446#define DSPARB_SPRITEA_HI_MASK_VLV (0x1 << 0)
4447#define DSPARB_SPRITEB_HI_SHIFT_VLV 4
4448#define DSPARB_SPRITEB_HI_MASK_VLV (0x1 << 4)
4449#define DSPARB_SPRITEC_HI_SHIFT_VLV 8
4450#define DSPARB_SPRITEC_HI_MASK_VLV (0x1 << 8)
4451#define DSPARB_SPRITED_HI_SHIFT_VLV 12
4452#define DSPARB_SPRITED_HI_MASK_VLV (0x1 << 12)
4453#define DSPARB_SPRITEE_HI_SHIFT_VLV 16
4454#define DSPARB_SPRITEE_HI_MASK_VLV (0x1 << 16)
4455#define DSPARB_SPRITEF_HI_SHIFT_VLV 20
4456#define DSPARB_SPRITEF_HI_MASK_VLV (0x1 << 20)
Ville Syrjäläb5004722015-03-05 21:19:47 +02004457#define DSPARB3 (VLV_DISPLAY_BASE + 0x7006c) /* chv */
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03004458#define DSPARB_SPRITEE_SHIFT_VLV 0
4459#define DSPARB_SPRITEE_MASK_VLV (0xff << 0)
4460#define DSPARB_SPRITEF_SHIFT_VLV 8
4461#define DSPARB_SPRITEF_MASK_VLV (0xff << 8)
Ville Syrjäläb5004722015-03-05 21:19:47 +02004462
Ville Syrjälä0a560672014-06-11 16:51:18 +03004463/* pnv/gen4/g4x/vlv/chv */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00004464#define DSPFW1 (dev_priv->info.display_mmio_offset + 0x70034)
Ville Syrjälä0a560672014-06-11 16:51:18 +03004465#define DSPFW_SR_SHIFT 23
4466#define DSPFW_SR_MASK (0x1ff<<23)
4467#define DSPFW_CURSORB_SHIFT 16
4468#define DSPFW_CURSORB_MASK (0x3f<<16)
4469#define DSPFW_PLANEB_SHIFT 8
4470#define DSPFW_PLANEB_MASK (0x7f<<8)
4471#define DSPFW_PLANEB_MASK_VLV (0xff<<8) /* vlv/chv */
4472#define DSPFW_PLANEA_SHIFT 0
4473#define DSPFW_PLANEA_MASK (0x7f<<0)
4474#define DSPFW_PLANEA_MASK_VLV (0xff<<0) /* vlv/chv */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00004475#define DSPFW2 (dev_priv->info.display_mmio_offset + 0x70038)
Ville Syrjälä0a560672014-06-11 16:51:18 +03004476#define DSPFW_FBC_SR_EN (1<<31) /* g4x */
4477#define DSPFW_FBC_SR_SHIFT 28
4478#define DSPFW_FBC_SR_MASK (0x7<<28) /* g4x */
4479#define DSPFW_FBC_HPLL_SR_SHIFT 24
4480#define DSPFW_FBC_HPLL_SR_MASK (0xf<<24) /* g4x */
4481#define DSPFW_SPRITEB_SHIFT (16)
4482#define DSPFW_SPRITEB_MASK (0x7f<<16) /* g4x */
4483#define DSPFW_SPRITEB_MASK_VLV (0xff<<16) /* vlv/chv */
4484#define DSPFW_CURSORA_SHIFT 8
4485#define DSPFW_CURSORA_MASK (0x3f<<8)
Ville Syrjäläf4998962015-03-10 17:02:21 +02004486#define DSPFW_PLANEC_OLD_SHIFT 0
4487#define DSPFW_PLANEC_OLD_MASK (0x7f<<0) /* pre-gen4 sprite C */
Ville Syrjälä0a560672014-06-11 16:51:18 +03004488#define DSPFW_SPRITEA_SHIFT 0
4489#define DSPFW_SPRITEA_MASK (0x7f<<0) /* g4x */
4490#define DSPFW_SPRITEA_MASK_VLV (0xff<<0) /* vlv/chv */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00004491#define DSPFW3 (dev_priv->info.display_mmio_offset + 0x7003c)
Ville Syrjälä0a560672014-06-11 16:51:18 +03004492#define DSPFW_HPLL_SR_EN (1<<31)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004493#define PINEVIEW_SELF_REFRESH_EN (1<<30)
Ville Syrjälä0a560672014-06-11 16:51:18 +03004494#define DSPFW_CURSOR_SR_SHIFT 24
Zhao Yakuid4294342010-03-22 22:45:36 +08004495#define DSPFW_CURSOR_SR_MASK (0x3f<<24)
4496#define DSPFW_HPLL_CURSOR_SHIFT 16
4497#define DSPFW_HPLL_CURSOR_MASK (0x3f<<16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03004498#define DSPFW_HPLL_SR_SHIFT 0
4499#define DSPFW_HPLL_SR_MASK (0x1ff<<0)
4500
4501/* vlv/chv */
4502#define DSPFW4 (VLV_DISPLAY_BASE + 0x70070)
4503#define DSPFW_SPRITEB_WM1_SHIFT 16
4504#define DSPFW_SPRITEB_WM1_MASK (0xff<<16)
4505#define DSPFW_CURSORA_WM1_SHIFT 8
4506#define DSPFW_CURSORA_WM1_MASK (0x3f<<8)
4507#define DSPFW_SPRITEA_WM1_SHIFT 0
4508#define DSPFW_SPRITEA_WM1_MASK (0xff<<0)
4509#define DSPFW5 (VLV_DISPLAY_BASE + 0x70074)
4510#define DSPFW_PLANEB_WM1_SHIFT 24
4511#define DSPFW_PLANEB_WM1_MASK (0xff<<24)
4512#define DSPFW_PLANEA_WM1_SHIFT 16
4513#define DSPFW_PLANEA_WM1_MASK (0xff<<16)
4514#define DSPFW_CURSORB_WM1_SHIFT 8
4515#define DSPFW_CURSORB_WM1_MASK (0x3f<<8)
4516#define DSPFW_CURSOR_SR_WM1_SHIFT 0
4517#define DSPFW_CURSOR_SR_WM1_MASK (0x3f<<0)
4518#define DSPFW6 (VLV_DISPLAY_BASE + 0x70078)
4519#define DSPFW_SR_WM1_SHIFT 0
4520#define DSPFW_SR_WM1_MASK (0x1ff<<0)
4521#define DSPFW7 (VLV_DISPLAY_BASE + 0x7007c)
4522#define DSPFW7_CHV (VLV_DISPLAY_BASE + 0x700b4) /* wtf #1? */
4523#define DSPFW_SPRITED_WM1_SHIFT 24
4524#define DSPFW_SPRITED_WM1_MASK (0xff<<24)
4525#define DSPFW_SPRITED_SHIFT 16
Ville Syrjälä15665972015-03-10 16:16:28 +02004526#define DSPFW_SPRITED_MASK_VLV (0xff<<16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03004527#define DSPFW_SPRITEC_WM1_SHIFT 8
4528#define DSPFW_SPRITEC_WM1_MASK (0xff<<8)
4529#define DSPFW_SPRITEC_SHIFT 0
Ville Syrjälä15665972015-03-10 16:16:28 +02004530#define DSPFW_SPRITEC_MASK_VLV (0xff<<0)
Ville Syrjälä0a560672014-06-11 16:51:18 +03004531#define DSPFW8_CHV (VLV_DISPLAY_BASE + 0x700b8)
4532#define DSPFW_SPRITEF_WM1_SHIFT 24
4533#define DSPFW_SPRITEF_WM1_MASK (0xff<<24)
4534#define DSPFW_SPRITEF_SHIFT 16
Ville Syrjälä15665972015-03-10 16:16:28 +02004535#define DSPFW_SPRITEF_MASK_VLV (0xff<<16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03004536#define DSPFW_SPRITEE_WM1_SHIFT 8
4537#define DSPFW_SPRITEE_WM1_MASK (0xff<<8)
4538#define DSPFW_SPRITEE_SHIFT 0
Ville Syrjälä15665972015-03-10 16:16:28 +02004539#define DSPFW_SPRITEE_MASK_VLV (0xff<<0)
Ville Syrjälä0a560672014-06-11 16:51:18 +03004540#define DSPFW9_CHV (VLV_DISPLAY_BASE + 0x7007c) /* wtf #2? */
4541#define DSPFW_PLANEC_WM1_SHIFT 24
4542#define DSPFW_PLANEC_WM1_MASK (0xff<<24)
4543#define DSPFW_PLANEC_SHIFT 16
Ville Syrjälä15665972015-03-10 16:16:28 +02004544#define DSPFW_PLANEC_MASK_VLV (0xff<<16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03004545#define DSPFW_CURSORC_WM1_SHIFT 8
4546#define DSPFW_CURSORC_WM1_MASK (0x3f<<16)
4547#define DSPFW_CURSORC_SHIFT 0
4548#define DSPFW_CURSORC_MASK (0x3f<<0)
4549
4550/* vlv/chv high order bits */
4551#define DSPHOWM (VLV_DISPLAY_BASE + 0x70064)
4552#define DSPFW_SR_HI_SHIFT 24
Ville Syrjäläae801522015-03-05 21:19:49 +02004553#define DSPFW_SR_HI_MASK (3<<24) /* 2 bits for chv, 1 for vlv */
Ville Syrjälä0a560672014-06-11 16:51:18 +03004554#define DSPFW_SPRITEF_HI_SHIFT 23
4555#define DSPFW_SPRITEF_HI_MASK (1<<23)
4556#define DSPFW_SPRITEE_HI_SHIFT 22
4557#define DSPFW_SPRITEE_HI_MASK (1<<22)
4558#define DSPFW_PLANEC_HI_SHIFT 21
4559#define DSPFW_PLANEC_HI_MASK (1<<21)
4560#define DSPFW_SPRITED_HI_SHIFT 20
4561#define DSPFW_SPRITED_HI_MASK (1<<20)
4562#define DSPFW_SPRITEC_HI_SHIFT 16
4563#define DSPFW_SPRITEC_HI_MASK (1<<16)
4564#define DSPFW_PLANEB_HI_SHIFT 12
4565#define DSPFW_PLANEB_HI_MASK (1<<12)
4566#define DSPFW_SPRITEB_HI_SHIFT 8
4567#define DSPFW_SPRITEB_HI_MASK (1<<8)
4568#define DSPFW_SPRITEA_HI_SHIFT 4
4569#define DSPFW_SPRITEA_HI_MASK (1<<4)
4570#define DSPFW_PLANEA_HI_SHIFT 0
4571#define DSPFW_PLANEA_HI_MASK (1<<0)
4572#define DSPHOWM1 (VLV_DISPLAY_BASE + 0x70068)
4573#define DSPFW_SR_WM1_HI_SHIFT 24
Ville Syrjäläae801522015-03-05 21:19:49 +02004574#define DSPFW_SR_WM1_HI_MASK (3<<24) /* 2 bits for chv, 1 for vlv */
Ville Syrjälä0a560672014-06-11 16:51:18 +03004575#define DSPFW_SPRITEF_WM1_HI_SHIFT 23
4576#define DSPFW_SPRITEF_WM1_HI_MASK (1<<23)
4577#define DSPFW_SPRITEE_WM1_HI_SHIFT 22
4578#define DSPFW_SPRITEE_WM1_HI_MASK (1<<22)
4579#define DSPFW_PLANEC_WM1_HI_SHIFT 21
4580#define DSPFW_PLANEC_WM1_HI_MASK (1<<21)
4581#define DSPFW_SPRITED_WM1_HI_SHIFT 20
4582#define DSPFW_SPRITED_WM1_HI_MASK (1<<20)
4583#define DSPFW_SPRITEC_WM1_HI_SHIFT 16
4584#define DSPFW_SPRITEC_WM1_HI_MASK (1<<16)
4585#define DSPFW_PLANEB_WM1_HI_SHIFT 12
4586#define DSPFW_PLANEB_WM1_HI_MASK (1<<12)
4587#define DSPFW_SPRITEB_WM1_HI_SHIFT 8
4588#define DSPFW_SPRITEB_WM1_HI_MASK (1<<8)
4589#define DSPFW_SPRITEA_WM1_HI_SHIFT 4
4590#define DSPFW_SPRITEA_WM1_HI_MASK (1<<4)
4591#define DSPFW_PLANEA_WM1_HI_SHIFT 0
4592#define DSPFW_PLANEA_WM1_HI_MASK (1<<0)
Shaohua Li7662c8b2009-06-26 11:23:55 +08004593
Gajanan Bhat12a3c052012-03-28 13:39:30 -07004594/* drain latency register values*/
Ville Syrjälä1abc4dc2014-06-26 17:02:37 +03004595#define VLV_DDL(pipe) (VLV_DISPLAY_BASE + 0x70050 + 4 * (pipe))
Ville Syrjälä1abc4dc2014-06-26 17:02:37 +03004596#define DDL_CURSOR_SHIFT 24
Gajanan Bhat01e184c2014-08-07 17:03:30 +05304597#define DDL_SPRITE_SHIFT(sprite) (8+8*(sprite))
Ville Syrjälä1abc4dc2014-06-26 17:02:37 +03004598#define DDL_PLANE_SHIFT 0
Ville Syrjälä341c5262015-03-05 21:19:44 +02004599#define DDL_PRECISION_HIGH (1<<7)
4600#define DDL_PRECISION_LOW (0<<7)
Gajanan Bhat0948c262014-08-07 01:58:24 +05304601#define DRAIN_LATENCY_MASK 0x7f
Gajanan Bhat12a3c052012-03-28 13:39:30 -07004602
Ville Syrjäläc6beb132015-03-05 21:19:48 +02004603#define CBR1_VLV (VLV_DISPLAY_BASE + 0x70400)
4604#define CBR_PND_DEADLINE_DISABLE (1<<31)
4605
Shaohua Li7662c8b2009-06-26 11:23:55 +08004606/* FIFO watermark sizes etc */
Jesse Barnes0e442c62009-10-19 10:09:33 +09004607#define G4X_FIFO_LINE_SIZE 64
Shaohua Li7662c8b2009-06-26 11:23:55 +08004608#define I915_FIFO_LINE_SIZE 64
4609#define I830_FIFO_LINE_SIZE 32
Jesse Barnes0e442c62009-10-19 10:09:33 +09004610
Jesse Barnesceb04242012-03-28 13:39:22 -07004611#define VALLEYVIEW_FIFO_SIZE 255
Jesse Barnes0e442c62009-10-19 10:09:33 +09004612#define G4X_FIFO_SIZE 127
Zhao Yakui1b07e042010-06-12 14:32:24 +08004613#define I965_FIFO_SIZE 512
4614#define I945_FIFO_SIZE 127
Shaohua Li7662c8b2009-06-26 11:23:55 +08004615#define I915_FIFO_SIZE 95
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004616#define I855GM_FIFO_SIZE 127 /* In cachelines */
Shaohua Li7662c8b2009-06-26 11:23:55 +08004617#define I830_FIFO_SIZE 95
Jesse Barnes0e442c62009-10-19 10:09:33 +09004618
Jesse Barnesceb04242012-03-28 13:39:22 -07004619#define VALLEYVIEW_MAX_WM 0xff
Jesse Barnes0e442c62009-10-19 10:09:33 +09004620#define G4X_MAX_WM 0x3f
Shaohua Li7662c8b2009-06-26 11:23:55 +08004621#define I915_MAX_WM 0x3f
4622
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004623#define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
4624#define PINEVIEW_FIFO_LINE_SIZE 64
4625#define PINEVIEW_MAX_WM 0x1ff
4626#define PINEVIEW_DFT_WM 0x3f
4627#define PINEVIEW_DFT_HPLLOFF_WM 0
4628#define PINEVIEW_GUARD_WM 10
4629#define PINEVIEW_CURSOR_FIFO 64
4630#define PINEVIEW_CURSOR_MAX_WM 0x3f
4631#define PINEVIEW_CURSOR_DFT_WM 0
4632#define PINEVIEW_CURSOR_GUARD_WM 5
Shaohua Li7662c8b2009-06-26 11:23:55 +08004633
Jesse Barnesceb04242012-03-28 13:39:22 -07004634#define VALLEYVIEW_CURSOR_MAX_WM 64
Zhao Yakui4fe5e612010-06-12 14:32:25 +08004635#define I965_CURSOR_FIFO 64
4636#define I965_CURSOR_MAX_WM 32
4637#define I965_CURSOR_DFT_WM 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004638
Pradeep Bhatfae12672014-11-04 17:06:39 +00004639/* Watermark register definitions for SKL */
4640#define CUR_WM_A_0 0x70140
4641#define CUR_WM_B_0 0x71140
4642#define PLANE_WM_1_A_0 0x70240
4643#define PLANE_WM_1_B_0 0x71240
4644#define PLANE_WM_2_A_0 0x70340
4645#define PLANE_WM_2_B_0 0x71340
4646#define PLANE_WM_TRANS_1_A_0 0x70268
4647#define PLANE_WM_TRANS_1_B_0 0x71268
4648#define PLANE_WM_TRANS_2_A_0 0x70368
4649#define PLANE_WM_TRANS_2_B_0 0x71368
4650#define CUR_WM_TRANS_A_0 0x70168
4651#define CUR_WM_TRANS_B_0 0x71168
4652#define PLANE_WM_EN (1 << 31)
4653#define PLANE_WM_LINES_SHIFT 14
4654#define PLANE_WM_LINES_MASK 0x1f
4655#define PLANE_WM_BLOCKS_MASK 0x3ff
4656
4657#define CUR_WM_0(pipe) _PIPE(pipe, CUR_WM_A_0, CUR_WM_B_0)
4658#define CUR_WM(pipe, level) (CUR_WM_0(pipe) + ((4) * (level)))
4659#define CUR_WM_TRANS(pipe) _PIPE(pipe, CUR_WM_TRANS_A_0, CUR_WM_TRANS_B_0)
4660
4661#define _PLANE_WM_1(pipe) _PIPE(pipe, PLANE_WM_1_A_0, PLANE_WM_1_B_0)
4662#define _PLANE_WM_2(pipe) _PIPE(pipe, PLANE_WM_2_A_0, PLANE_WM_2_B_0)
4663#define _PLANE_WM_BASE(pipe, plane) \
4664 _PLANE(plane, _PLANE_WM_1(pipe), _PLANE_WM_2(pipe))
4665#define PLANE_WM(pipe, plane, level) \
4666 (_PLANE_WM_BASE(pipe, plane) + ((4) * (level)))
4667#define _PLANE_WM_TRANS_1(pipe) \
4668 _PIPE(pipe, PLANE_WM_TRANS_1_A_0, PLANE_WM_TRANS_1_B_0)
4669#define _PLANE_WM_TRANS_2(pipe) \
4670 _PIPE(pipe, PLANE_WM_TRANS_2_A_0, PLANE_WM_TRANS_2_B_0)
4671#define PLANE_WM_TRANS(pipe, plane) \
4672 _PLANE(plane, _PLANE_WM_TRANS_1(pipe), _PLANE_WM_TRANS_2(pipe))
4673
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004674/* define the Watermark register on Ironlake */
4675#define WM0_PIPEA_ILK 0x45100
Ville Syrjälä1996d622013-10-09 19:18:07 +03004676#define WM0_PIPE_PLANE_MASK (0xffff<<16)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004677#define WM0_PIPE_PLANE_SHIFT 16
Ville Syrjälä1996d622013-10-09 19:18:07 +03004678#define WM0_PIPE_SPRITE_MASK (0xff<<8)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004679#define WM0_PIPE_SPRITE_SHIFT 8
Ville Syrjälä1996d622013-10-09 19:18:07 +03004680#define WM0_PIPE_CURSOR_MASK (0xff)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004681
4682#define WM0_PIPEB_ILK 0x45104
Jesse Barnesd6c892d2011-10-12 15:36:42 -07004683#define WM0_PIPEC_IVB 0x45200
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004684#define WM1_LP_ILK 0x45108
4685#define WM1_LP_SR_EN (1<<31)
4686#define WM1_LP_LATENCY_SHIFT 24
4687#define WM1_LP_LATENCY_MASK (0x7f<<24)
Chris Wilson4ed765f2010-09-11 10:46:47 +01004688#define WM1_LP_FBC_MASK (0xf<<20)
4689#define WM1_LP_FBC_SHIFT 20
Ville Syrjälä416f4722013-11-02 21:07:46 -07004690#define WM1_LP_FBC_SHIFT_BDW 19
Ville Syrjälä1996d622013-10-09 19:18:07 +03004691#define WM1_LP_SR_MASK (0x7ff<<8)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004692#define WM1_LP_SR_SHIFT 8
Ville Syrjälä1996d622013-10-09 19:18:07 +03004693#define WM1_LP_CURSOR_MASK (0xff)
Jesse Barnesdd8849c2010-09-09 11:58:02 -07004694#define WM2_LP_ILK 0x4510c
4695#define WM2_LP_EN (1<<31)
4696#define WM3_LP_ILK 0x45110
4697#define WM3_LP_EN (1<<31)
4698#define WM1S_LP_ILK 0x45120
Jesse Barnesb840d907f2011-12-13 13:19:38 -08004699#define WM2S_LP_IVB 0x45124
4700#define WM3S_LP_IVB 0x45128
Jesse Barnesdd8849c2010-09-09 11:58:02 -07004701#define WM1S_LP_EN (1<<31)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004702
Paulo Zanonicca32e92013-05-31 11:45:06 -03004703#define HSW_WM_LP_VAL(lat, fbc, pri, cur) \
4704 (WM3_LP_EN | ((lat) << WM1_LP_LATENCY_SHIFT) | \
4705 ((fbc) << WM1_LP_FBC_SHIFT) | ((pri) << WM1_LP_SR_SHIFT) | (cur))
4706
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004707/* Memory latency timer register */
4708#define MLTR_ILK 0x11222
Jesse Barnesb79d4992010-12-21 13:10:23 -08004709#define MLTR_WM1_SHIFT 0
4710#define MLTR_WM2_SHIFT 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004711/* the unit of memory self-refresh latency time is 0.5us */
4712#define ILK_SRLT_MASK 0x3f
4713
Yuanhan Liu13982612010-12-15 15:42:31 +08004714
4715/* the address where we get all kinds of latency value */
4716#define SSKPD 0x5d10
4717#define SSKPD_WM_MASK 0x3f
4718#define SSKPD_WM0_SHIFT 0
4719#define SSKPD_WM1_SHIFT 8
4720#define SSKPD_WM2_SHIFT 16
4721#define SSKPD_WM3_SHIFT 24
4722
Jesse Barnes585fb112008-07-29 11:54:06 -07004723/*
4724 * The two pipe frame counter registers are not synchronized, so
4725 * reading a stable value is somewhat tricky. The following code
4726 * should work:
4727 *
4728 * do {
4729 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
4730 * PIPE_FRAME_HIGH_SHIFT;
4731 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
4732 * PIPE_FRAME_LOW_SHIFT);
4733 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
4734 * PIPE_FRAME_HIGH_SHIFT);
4735 * } while (high1 != high2);
4736 * frame = (high1 << 8) | low1;
4737 */
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03004738#define _PIPEAFRAMEHIGH 0x70040
Jesse Barnes585fb112008-07-29 11:54:06 -07004739#define PIPE_FRAME_HIGH_MASK 0x0000ffff
4740#define PIPE_FRAME_HIGH_SHIFT 0
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03004741#define _PIPEAFRAMEPIXEL 0x70044
Jesse Barnes585fb112008-07-29 11:54:06 -07004742#define PIPE_FRAME_LOW_MASK 0xff000000
4743#define PIPE_FRAME_LOW_SHIFT 24
4744#define PIPE_PIXEL_MASK 0x00ffffff
4745#define PIPE_PIXEL_SHIFT 0
Jesse Barnes9880b7a2009-02-06 10:22:41 -08004746/* GM45+ just has to be different */
Rafael Barbalhoeb6008a2014-03-31 18:21:29 +03004747#define _PIPEA_FRMCOUNT_GM45 0x70040
4748#define _PIPEA_FLIPCOUNT_GM45 0x70044
4749#define PIPE_FRMCOUNT_GM45(pipe) _PIPE2(pipe, _PIPEA_FRMCOUNT_GM45)
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03004750#define PIPE_FLIPCOUNT_GM45(pipe) _PIPE2(pipe, _PIPEA_FLIPCOUNT_GM45)
Jesse Barnes585fb112008-07-29 11:54:06 -07004751
4752/* Cursor A & B regs */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03004753#define _CURACNTR 0x70080
Jesse Barnes14b60392009-05-20 16:47:08 -04004754/* Old style CUR*CNTR flags (desktop 8xx) */
4755#define CURSOR_ENABLE 0x80000000
4756#define CURSOR_GAMMA_ENABLE 0x40000000
Ville Syrjälädc41c152014-08-13 11:57:05 +03004757#define CURSOR_STRIDE_SHIFT 28
4758#define CURSOR_STRIDE(x) ((ffs(x)-9) << CURSOR_STRIDE_SHIFT) /* 256,512,1k,2k */
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02004759#define CURSOR_PIPE_CSC_ENABLE (1<<24)
Jesse Barnes14b60392009-05-20 16:47:08 -04004760#define CURSOR_FORMAT_SHIFT 24
4761#define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
4762#define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
4763#define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
4764#define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
4765#define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
4766#define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
4767/* New style CUR*CNTR flags */
4768#define CURSOR_MODE 0x27
Jesse Barnes585fb112008-07-29 11:54:06 -07004769#define CURSOR_MODE_DISABLE 0x00
Sagar Kamble4726e0b2014-03-10 17:06:23 +05304770#define CURSOR_MODE_128_32B_AX 0x02
4771#define CURSOR_MODE_256_32B_AX 0x03
Jesse Barnes585fb112008-07-29 11:54:06 -07004772#define CURSOR_MODE_64_32B_AX 0x07
Sagar Kamble4726e0b2014-03-10 17:06:23 +05304773#define CURSOR_MODE_128_ARGB_AX ((1 << 5) | CURSOR_MODE_128_32B_AX)
4774#define CURSOR_MODE_256_ARGB_AX ((1 << 5) | CURSOR_MODE_256_32B_AX)
Jesse Barnes585fb112008-07-29 11:54:06 -07004775#define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX)
Jesse Barnes14b60392009-05-20 16:47:08 -04004776#define MCURSOR_PIPE_SELECT (1 << 28)
4777#define MCURSOR_PIPE_A 0x00
4778#define MCURSOR_PIPE_B (1 << 28)
Jesse Barnes585fb112008-07-29 11:54:06 -07004779#define MCURSOR_GAMMA_ENABLE (1 << 26)
Ville Syrjälä4398ad42014-10-23 07:41:34 -07004780#define CURSOR_ROTATE_180 (1<<15)
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03004781#define CURSOR_TRICKLE_FEED_DISABLE (1 << 14)
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03004782#define _CURABASE 0x70084
4783#define _CURAPOS 0x70088
Jesse Barnes585fb112008-07-29 11:54:06 -07004784#define CURSOR_POS_MASK 0x007FF
4785#define CURSOR_POS_SIGN 0x8000
4786#define CURSOR_X_SHIFT 0
4787#define CURSOR_Y_SHIFT 16
Jesse Barnes14b60392009-05-20 16:47:08 -04004788#define CURSIZE 0x700a0
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03004789#define _CURBCNTR 0x700c0
4790#define _CURBBASE 0x700c4
4791#define _CURBPOS 0x700c8
Jesse Barnes585fb112008-07-29 11:54:06 -07004792
Jesse Barnes65a21cd2011-10-12 11:10:21 -07004793#define _CURBCNTR_IVB 0x71080
4794#define _CURBBASE_IVB 0x71084
4795#define _CURBPOS_IVB 0x71088
4796
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03004797#define _CURSOR2(pipe, reg) (dev_priv->info.cursor_offsets[(pipe)] - \
4798 dev_priv->info.cursor_offsets[PIPE_A] + (reg) + \
4799 dev_priv->info.display_mmio_offset)
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00004800
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03004801#define CURCNTR(pipe) _CURSOR2(pipe, _CURACNTR)
4802#define CURBASE(pipe) _CURSOR2(pipe, _CURABASE)
4803#define CURPOS(pipe) _CURSOR2(pipe, _CURAPOS)
4804
4805#define CURSOR_A_OFFSET 0x70080
4806#define CURSOR_B_OFFSET 0x700c0
4807#define CHV_CURSOR_C_OFFSET 0x700e0
4808#define IVB_CURSOR_B_OFFSET 0x71080
4809#define IVB_CURSOR_C_OFFSET 0x72080
Jesse Barnes65a21cd2011-10-12 11:10:21 -07004810
Jesse Barnes585fb112008-07-29 11:54:06 -07004811/* Display A control */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004812#define _DSPACNTR 0x70180
Jesse Barnes585fb112008-07-29 11:54:06 -07004813#define DISPLAY_PLANE_ENABLE (1<<31)
4814#define DISPLAY_PLANE_DISABLE 0
4815#define DISPPLANE_GAMMA_ENABLE (1<<30)
4816#define DISPPLANE_GAMMA_DISABLE 0
4817#define DISPPLANE_PIXFORMAT_MASK (0xf<<26)
Ville Syrjälä57779d02012-10-31 17:50:14 +02004818#define DISPPLANE_YUV422 (0x0<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07004819#define DISPPLANE_8BPP (0x2<<26)
Ville Syrjälä57779d02012-10-31 17:50:14 +02004820#define DISPPLANE_BGRA555 (0x3<<26)
4821#define DISPPLANE_BGRX555 (0x4<<26)
4822#define DISPPLANE_BGRX565 (0x5<<26)
4823#define DISPPLANE_BGRX888 (0x6<<26)
4824#define DISPPLANE_BGRA888 (0x7<<26)
4825#define DISPPLANE_RGBX101010 (0x8<<26)
4826#define DISPPLANE_RGBA101010 (0x9<<26)
4827#define DISPPLANE_BGRX101010 (0xa<<26)
4828#define DISPPLANE_RGBX161616 (0xc<<26)
4829#define DISPPLANE_RGBX888 (0xe<<26)
4830#define DISPPLANE_RGBA888 (0xf<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07004831#define DISPPLANE_STEREO_ENABLE (1<<25)
4832#define DISPPLANE_STEREO_DISABLE 0
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02004833#define DISPPLANE_PIPE_CSC_ENABLE (1<<24)
Jesse Barnesb24e7172011-01-04 15:09:30 -08004834#define DISPPLANE_SEL_PIPE_SHIFT 24
4835#define DISPPLANE_SEL_PIPE_MASK (3<<DISPPLANE_SEL_PIPE_SHIFT)
Jesse Barnes585fb112008-07-29 11:54:06 -07004836#define DISPPLANE_SEL_PIPE_A 0
Jesse Barnesb24e7172011-01-04 15:09:30 -08004837#define DISPPLANE_SEL_PIPE_B (1<<DISPPLANE_SEL_PIPE_SHIFT)
Jesse Barnes585fb112008-07-29 11:54:06 -07004838#define DISPPLANE_SRC_KEY_ENABLE (1<<22)
4839#define DISPPLANE_SRC_KEY_DISABLE 0
4840#define DISPPLANE_LINE_DOUBLE (1<<20)
4841#define DISPPLANE_NO_LINE_DOUBLE 0
4842#define DISPPLANE_STEREO_POLARITY_FIRST 0
4843#define DISPPLANE_STEREO_POLARITY_SECOND (1<<18)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03004844#define DISPPLANE_ALPHA_PREMULTIPLY (1<<16) /* CHV pipe B */
4845#define DISPPLANE_ROTATE_180 (1<<15)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004846#define DISPPLANE_TRICKLE_FEED_DISABLE (1<<14) /* Ironlake */
Jesse Barnesf5448472009-04-14 14:17:47 -07004847#define DISPPLANE_TILED (1<<10)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03004848#define DISPPLANE_MIRROR (1<<8) /* CHV pipe B */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004849#define _DSPAADDR 0x70184
4850#define _DSPASTRIDE 0x70188
4851#define _DSPAPOS 0x7018C /* reserved */
4852#define _DSPASIZE 0x70190
4853#define _DSPASURF 0x7019C /* 965+ only */
4854#define _DSPATILEOFF 0x701A4 /* 965+ only */
4855#define _DSPAOFFSET 0x701A4 /* HSW */
4856#define _DSPASURFLIVE 0x701AC
Jesse Barnes585fb112008-07-29 11:54:06 -07004857
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004858#define DSPCNTR(plane) _PIPE2(plane, _DSPACNTR)
4859#define DSPADDR(plane) _PIPE2(plane, _DSPAADDR)
4860#define DSPSTRIDE(plane) _PIPE2(plane, _DSPASTRIDE)
4861#define DSPPOS(plane) _PIPE2(plane, _DSPAPOS)
4862#define DSPSIZE(plane) _PIPE2(plane, _DSPASIZE)
4863#define DSPSURF(plane) _PIPE2(plane, _DSPASURF)
4864#define DSPTILEOFF(plane) _PIPE2(plane, _DSPATILEOFF)
Daniel Vettere506a0c2012-07-05 12:17:29 +02004865#define DSPLINOFF(plane) DSPADDR(plane)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004866#define DSPOFFSET(plane) _PIPE2(plane, _DSPAOFFSET)
4867#define DSPSURFLIVE(plane) _PIPE2(plane, _DSPASURFLIVE)
Chris Wilson5eddb702010-09-11 13:48:45 +01004868
Ville Syrjäläc14b0482014-10-16 20:52:34 +03004869/* CHV pipe B blender and primary plane */
4870#define _CHV_BLEND_A 0x60a00
4871#define CHV_BLEND_LEGACY (0<<30)
4872#define CHV_BLEND_ANDROID (1<<30)
4873#define CHV_BLEND_MPO (2<<30)
4874#define CHV_BLEND_MASK (3<<30)
4875#define _CHV_CANVAS_A 0x60a04
4876#define _PRIMPOS_A 0x60a08
4877#define _PRIMSIZE_A 0x60a0c
4878#define _PRIMCNSTALPHA_A 0x60a10
4879#define PRIM_CONST_ALPHA_ENABLE (1<<31)
4880
4881#define CHV_BLEND(pipe) _TRANSCODER2(pipe, _CHV_BLEND_A)
4882#define CHV_CANVAS(pipe) _TRANSCODER2(pipe, _CHV_CANVAS_A)
4883#define PRIMPOS(plane) _TRANSCODER2(plane, _PRIMPOS_A)
4884#define PRIMSIZE(plane) _TRANSCODER2(plane, _PRIMSIZE_A)
4885#define PRIMCNSTALPHA(plane) _TRANSCODER2(plane, _PRIMCNSTALPHA_A)
4886
Armin Reese446f2542012-03-30 16:20:16 -07004887/* Display/Sprite base address macros */
4888#define DISP_BASEADDR_MASK (0xfffff000)
4889#define I915_LO_DISPBASE(val) (val & ~DISP_BASEADDR_MASK)
4890#define I915_HI_DISPBASE(val) (val & DISP_BASEADDR_MASK)
Armin Reese446f2542012-03-30 16:20:16 -07004891
Jesse Barnes585fb112008-07-29 11:54:06 -07004892/* VBIOS flags */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00004893#define SWF00 (dev_priv->info.display_mmio_offset + 0x71410)
4894#define SWF01 (dev_priv->info.display_mmio_offset + 0x71414)
4895#define SWF02 (dev_priv->info.display_mmio_offset + 0x71418)
4896#define SWF03 (dev_priv->info.display_mmio_offset + 0x7141c)
4897#define SWF04 (dev_priv->info.display_mmio_offset + 0x71420)
4898#define SWF05 (dev_priv->info.display_mmio_offset + 0x71424)
4899#define SWF06 (dev_priv->info.display_mmio_offset + 0x71428)
4900#define SWF10 (dev_priv->info.display_mmio_offset + 0x70410)
4901#define SWF11 (dev_priv->info.display_mmio_offset + 0x70414)
4902#define SWF14 (dev_priv->info.display_mmio_offset + 0x71420)
4903#define SWF30 (dev_priv->info.display_mmio_offset + 0x72414)
4904#define SWF31 (dev_priv->info.display_mmio_offset + 0x72418)
4905#define SWF32 (dev_priv->info.display_mmio_offset + 0x7241c)
Jesse Barnes585fb112008-07-29 11:54:06 -07004906
4907/* Pipe B */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00004908#define _PIPEBDSL (dev_priv->info.display_mmio_offset + 0x71000)
4909#define _PIPEBCONF (dev_priv->info.display_mmio_offset + 0x71008)
4910#define _PIPEBSTAT (dev_priv->info.display_mmio_offset + 0x71024)
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03004911#define _PIPEBFRAMEHIGH 0x71040
4912#define _PIPEBFRAMEPIXEL 0x71044
Damien Lespiau5c969aa2014-02-07 19:12:48 +00004913#define _PIPEB_FRMCOUNT_GM45 (dev_priv->info.display_mmio_offset + 0x71040)
4914#define _PIPEB_FLIPCOUNT_GM45 (dev_priv->info.display_mmio_offset + 0x71044)
Jesse Barnes9880b7a2009-02-06 10:22:41 -08004915
Jesse Barnes585fb112008-07-29 11:54:06 -07004916
4917/* Display B control */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00004918#define _DSPBCNTR (dev_priv->info.display_mmio_offset + 0x71180)
Jesse Barnes585fb112008-07-29 11:54:06 -07004919#define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15)
4920#define DISPPLANE_ALPHA_TRANS_DISABLE 0
4921#define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
4922#define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
Damien Lespiau5c969aa2014-02-07 19:12:48 +00004923#define _DSPBADDR (dev_priv->info.display_mmio_offset + 0x71184)
4924#define _DSPBSTRIDE (dev_priv->info.display_mmio_offset + 0x71188)
4925#define _DSPBPOS (dev_priv->info.display_mmio_offset + 0x7118C)
4926#define _DSPBSIZE (dev_priv->info.display_mmio_offset + 0x71190)
4927#define _DSPBSURF (dev_priv->info.display_mmio_offset + 0x7119C)
4928#define _DSPBTILEOFF (dev_priv->info.display_mmio_offset + 0x711A4)
4929#define _DSPBOFFSET (dev_priv->info.display_mmio_offset + 0x711A4)
4930#define _DSPBSURFLIVE (dev_priv->info.display_mmio_offset + 0x711AC)
Jesse Barnes585fb112008-07-29 11:54:06 -07004931
Jesse Barnesb840d907f2011-12-13 13:19:38 -08004932/* Sprite A control */
4933#define _DVSACNTR 0x72180
4934#define DVS_ENABLE (1<<31)
4935#define DVS_GAMMA_ENABLE (1<<30)
4936#define DVS_PIXFORMAT_MASK (3<<25)
4937#define DVS_FORMAT_YUV422 (0<<25)
4938#define DVS_FORMAT_RGBX101010 (1<<25)
4939#define DVS_FORMAT_RGBX888 (2<<25)
4940#define DVS_FORMAT_RGBX161616 (3<<25)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02004941#define DVS_PIPE_CSC_ENABLE (1<<24)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08004942#define DVS_SOURCE_KEY (1<<22)
Jesse Barnesab2f9df2012-02-27 12:40:10 -08004943#define DVS_RGB_ORDER_XBGR (1<<20)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08004944#define DVS_YUV_BYTE_ORDER_MASK (3<<16)
4945#define DVS_YUV_ORDER_YUYV (0<<16)
4946#define DVS_YUV_ORDER_UYVY (1<<16)
4947#define DVS_YUV_ORDER_YVYU (2<<16)
4948#define DVS_YUV_ORDER_VYUY (3<<16)
Ville Syrjälä76eebda2014-08-05 11:26:52 +05304949#define DVS_ROTATE_180 (1<<15)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08004950#define DVS_DEST_KEY (1<<2)
4951#define DVS_TRICKLE_FEED_DISABLE (1<<14)
4952#define DVS_TILED (1<<10)
4953#define _DVSALINOFF 0x72184
4954#define _DVSASTRIDE 0x72188
4955#define _DVSAPOS 0x7218c
4956#define _DVSASIZE 0x72190
4957#define _DVSAKEYVAL 0x72194
4958#define _DVSAKEYMSK 0x72198
4959#define _DVSASURF 0x7219c
4960#define _DVSAKEYMAXVAL 0x721a0
4961#define _DVSATILEOFF 0x721a4
4962#define _DVSASURFLIVE 0x721ac
4963#define _DVSASCALE 0x72204
4964#define DVS_SCALE_ENABLE (1<<31)
4965#define DVS_FILTER_MASK (3<<29)
4966#define DVS_FILTER_MEDIUM (0<<29)
4967#define DVS_FILTER_ENHANCING (1<<29)
4968#define DVS_FILTER_SOFTENING (2<<29)
4969#define DVS_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
4970#define DVS_VERTICAL_OFFSET_ENABLE (1<<27)
4971#define _DVSAGAMC 0x72300
4972
4973#define _DVSBCNTR 0x73180
4974#define _DVSBLINOFF 0x73184
4975#define _DVSBSTRIDE 0x73188
4976#define _DVSBPOS 0x7318c
4977#define _DVSBSIZE 0x73190
4978#define _DVSBKEYVAL 0x73194
4979#define _DVSBKEYMSK 0x73198
4980#define _DVSBSURF 0x7319c
4981#define _DVSBKEYMAXVAL 0x731a0
4982#define _DVSBTILEOFF 0x731a4
4983#define _DVSBSURFLIVE 0x731ac
4984#define _DVSBSCALE 0x73204
4985#define _DVSBGAMC 0x73300
4986
4987#define DVSCNTR(pipe) _PIPE(pipe, _DVSACNTR, _DVSBCNTR)
4988#define DVSLINOFF(pipe) _PIPE(pipe, _DVSALINOFF, _DVSBLINOFF)
4989#define DVSSTRIDE(pipe) _PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE)
4990#define DVSPOS(pipe) _PIPE(pipe, _DVSAPOS, _DVSBPOS)
4991#define DVSSURF(pipe) _PIPE(pipe, _DVSASURF, _DVSBSURF)
Jesse Barnes8ea30862012-01-03 08:05:39 -08004992#define DVSKEYMAX(pipe) _PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08004993#define DVSSIZE(pipe) _PIPE(pipe, _DVSASIZE, _DVSBSIZE)
4994#define DVSSCALE(pipe) _PIPE(pipe, _DVSASCALE, _DVSBSCALE)
4995#define DVSTILEOFF(pipe) _PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF)
Jesse Barnes8ea30862012-01-03 08:05:39 -08004996#define DVSKEYVAL(pipe) _PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL)
4997#define DVSKEYMSK(pipe) _PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK)
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02004998#define DVSSURFLIVE(pipe) _PIPE(pipe, _DVSASURFLIVE, _DVSBSURFLIVE)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08004999
5000#define _SPRA_CTL 0x70280
5001#define SPRITE_ENABLE (1<<31)
5002#define SPRITE_GAMMA_ENABLE (1<<30)
5003#define SPRITE_PIXFORMAT_MASK (7<<25)
5004#define SPRITE_FORMAT_YUV422 (0<<25)
5005#define SPRITE_FORMAT_RGBX101010 (1<<25)
5006#define SPRITE_FORMAT_RGBX888 (2<<25)
5007#define SPRITE_FORMAT_RGBX161616 (3<<25)
5008#define SPRITE_FORMAT_YUV444 (4<<25)
5009#define SPRITE_FORMAT_XR_BGR101010 (5<<25) /* Extended range */
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005010#define SPRITE_PIPE_CSC_ENABLE (1<<24)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005011#define SPRITE_SOURCE_KEY (1<<22)
5012#define SPRITE_RGB_ORDER_RGBX (1<<20) /* only for 888 and 161616 */
5013#define SPRITE_YUV_TO_RGB_CSC_DISABLE (1<<19)
5014#define SPRITE_YUV_CSC_FORMAT_BT709 (1<<18) /* 0 is BT601 */
5015#define SPRITE_YUV_BYTE_ORDER_MASK (3<<16)
5016#define SPRITE_YUV_ORDER_YUYV (0<<16)
5017#define SPRITE_YUV_ORDER_UYVY (1<<16)
5018#define SPRITE_YUV_ORDER_YVYU (2<<16)
5019#define SPRITE_YUV_ORDER_VYUY (3<<16)
Ville Syrjälä76eebda2014-08-05 11:26:52 +05305020#define SPRITE_ROTATE_180 (1<<15)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005021#define SPRITE_TRICKLE_FEED_DISABLE (1<<14)
5022#define SPRITE_INT_GAMMA_ENABLE (1<<13)
5023#define SPRITE_TILED (1<<10)
5024#define SPRITE_DEST_KEY (1<<2)
5025#define _SPRA_LINOFF 0x70284
5026#define _SPRA_STRIDE 0x70288
5027#define _SPRA_POS 0x7028c
5028#define _SPRA_SIZE 0x70290
5029#define _SPRA_KEYVAL 0x70294
5030#define _SPRA_KEYMSK 0x70298
5031#define _SPRA_SURF 0x7029c
5032#define _SPRA_KEYMAX 0x702a0
5033#define _SPRA_TILEOFF 0x702a4
Damien Lespiauc54173a2012-10-26 18:20:11 +01005034#define _SPRA_OFFSET 0x702a4
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02005035#define _SPRA_SURFLIVE 0x702ac
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005036#define _SPRA_SCALE 0x70304
5037#define SPRITE_SCALE_ENABLE (1<<31)
5038#define SPRITE_FILTER_MASK (3<<29)
5039#define SPRITE_FILTER_MEDIUM (0<<29)
5040#define SPRITE_FILTER_ENHANCING (1<<29)
5041#define SPRITE_FILTER_SOFTENING (2<<29)
5042#define SPRITE_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
5043#define SPRITE_VERTICAL_OFFSET_ENABLE (1<<27)
5044#define _SPRA_GAMC 0x70400
5045
5046#define _SPRB_CTL 0x71280
5047#define _SPRB_LINOFF 0x71284
5048#define _SPRB_STRIDE 0x71288
5049#define _SPRB_POS 0x7128c
5050#define _SPRB_SIZE 0x71290
5051#define _SPRB_KEYVAL 0x71294
5052#define _SPRB_KEYMSK 0x71298
5053#define _SPRB_SURF 0x7129c
5054#define _SPRB_KEYMAX 0x712a0
5055#define _SPRB_TILEOFF 0x712a4
Damien Lespiauc54173a2012-10-26 18:20:11 +01005056#define _SPRB_OFFSET 0x712a4
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02005057#define _SPRB_SURFLIVE 0x712ac
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005058#define _SPRB_SCALE 0x71304
5059#define _SPRB_GAMC 0x71400
5060
5061#define SPRCTL(pipe) _PIPE(pipe, _SPRA_CTL, _SPRB_CTL)
5062#define SPRLINOFF(pipe) _PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF)
5063#define SPRSTRIDE(pipe) _PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE)
5064#define SPRPOS(pipe) _PIPE(pipe, _SPRA_POS, _SPRB_POS)
5065#define SPRSIZE(pipe) _PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE)
5066#define SPRKEYVAL(pipe) _PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL)
5067#define SPRKEYMSK(pipe) _PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK)
5068#define SPRSURF(pipe) _PIPE(pipe, _SPRA_SURF, _SPRB_SURF)
5069#define SPRKEYMAX(pipe) _PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX)
5070#define SPRTILEOFF(pipe) _PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF)
Damien Lespiauc54173a2012-10-26 18:20:11 +01005071#define SPROFFSET(pipe) _PIPE(pipe, _SPRA_OFFSET, _SPRB_OFFSET)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005072#define SPRSCALE(pipe) _PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE)
5073#define SPRGAMC(pipe) _PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC)
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02005074#define SPRSURFLIVE(pipe) _PIPE(pipe, _SPRA_SURFLIVE, _SPRB_SURFLIVE)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005075
Ville Syrjälä921c3b62013-06-25 14:16:35 +03005076#define _SPACNTR (VLV_DISPLAY_BASE + 0x72180)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07005077#define SP_ENABLE (1<<31)
Ville Syrjälä4ea67bc2013-11-18 18:32:38 -08005078#define SP_GAMMA_ENABLE (1<<30)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07005079#define SP_PIXFORMAT_MASK (0xf<<26)
5080#define SP_FORMAT_YUV422 (0<<26)
5081#define SP_FORMAT_BGR565 (5<<26)
5082#define SP_FORMAT_BGRX8888 (6<<26)
5083#define SP_FORMAT_BGRA8888 (7<<26)
5084#define SP_FORMAT_RGBX1010102 (8<<26)
5085#define SP_FORMAT_RGBA1010102 (9<<26)
5086#define SP_FORMAT_RGBX8888 (0xe<<26)
5087#define SP_FORMAT_RGBA8888 (0xf<<26)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03005088#define SP_ALPHA_PREMULTIPLY (1<<23) /* CHV pipe B */
Jesse Barnes7f1f3852013-04-02 11:22:20 -07005089#define SP_SOURCE_KEY (1<<22)
5090#define SP_YUV_BYTE_ORDER_MASK (3<<16)
5091#define SP_YUV_ORDER_YUYV (0<<16)
5092#define SP_YUV_ORDER_UYVY (1<<16)
5093#define SP_YUV_ORDER_YVYU (2<<16)
5094#define SP_YUV_ORDER_VYUY (3<<16)
Ville Syrjälä76eebda2014-08-05 11:26:52 +05305095#define SP_ROTATE_180 (1<<15)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07005096#define SP_TILED (1<<10)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03005097#define SP_MIRROR (1<<8) /* CHV pipe B */
Ville Syrjälä921c3b62013-06-25 14:16:35 +03005098#define _SPALINOFF (VLV_DISPLAY_BASE + 0x72184)
5099#define _SPASTRIDE (VLV_DISPLAY_BASE + 0x72188)
5100#define _SPAPOS (VLV_DISPLAY_BASE + 0x7218c)
5101#define _SPASIZE (VLV_DISPLAY_BASE + 0x72190)
5102#define _SPAKEYMINVAL (VLV_DISPLAY_BASE + 0x72194)
5103#define _SPAKEYMSK (VLV_DISPLAY_BASE + 0x72198)
5104#define _SPASURF (VLV_DISPLAY_BASE + 0x7219c)
5105#define _SPAKEYMAXVAL (VLV_DISPLAY_BASE + 0x721a0)
5106#define _SPATILEOFF (VLV_DISPLAY_BASE + 0x721a4)
5107#define _SPACONSTALPHA (VLV_DISPLAY_BASE + 0x721a8)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03005108#define SP_CONST_ALPHA_ENABLE (1<<31)
Ville Syrjälä921c3b62013-06-25 14:16:35 +03005109#define _SPAGAMC (VLV_DISPLAY_BASE + 0x721f4)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07005110
Ville Syrjälä921c3b62013-06-25 14:16:35 +03005111#define _SPBCNTR (VLV_DISPLAY_BASE + 0x72280)
5112#define _SPBLINOFF (VLV_DISPLAY_BASE + 0x72284)
5113#define _SPBSTRIDE (VLV_DISPLAY_BASE + 0x72288)
5114#define _SPBPOS (VLV_DISPLAY_BASE + 0x7228c)
5115#define _SPBSIZE (VLV_DISPLAY_BASE + 0x72290)
5116#define _SPBKEYMINVAL (VLV_DISPLAY_BASE + 0x72294)
5117#define _SPBKEYMSK (VLV_DISPLAY_BASE + 0x72298)
5118#define _SPBSURF (VLV_DISPLAY_BASE + 0x7229c)
5119#define _SPBKEYMAXVAL (VLV_DISPLAY_BASE + 0x722a0)
5120#define _SPBTILEOFF (VLV_DISPLAY_BASE + 0x722a4)
5121#define _SPBCONSTALPHA (VLV_DISPLAY_BASE + 0x722a8)
5122#define _SPBGAMC (VLV_DISPLAY_BASE + 0x722f4)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07005123
5124#define SPCNTR(pipe, plane) _PIPE(pipe * 2 + plane, _SPACNTR, _SPBCNTR)
5125#define SPLINOFF(pipe, plane) _PIPE(pipe * 2 + plane, _SPALINOFF, _SPBLINOFF)
5126#define SPSTRIDE(pipe, plane) _PIPE(pipe * 2 + plane, _SPASTRIDE, _SPBSTRIDE)
5127#define SPPOS(pipe, plane) _PIPE(pipe * 2 + plane, _SPAPOS, _SPBPOS)
5128#define SPSIZE(pipe, plane) _PIPE(pipe * 2 + plane, _SPASIZE, _SPBSIZE)
5129#define SPKEYMINVAL(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMINVAL, _SPBKEYMINVAL)
5130#define SPKEYMSK(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMSK, _SPBKEYMSK)
5131#define SPSURF(pipe, plane) _PIPE(pipe * 2 + plane, _SPASURF, _SPBSURF)
5132#define SPKEYMAXVAL(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMAXVAL, _SPBKEYMAXVAL)
5133#define SPTILEOFF(pipe, plane) _PIPE(pipe * 2 + plane, _SPATILEOFF, _SPBTILEOFF)
5134#define SPCONSTALPHA(pipe, plane) _PIPE(pipe * 2 + plane, _SPACONSTALPHA, _SPBCONSTALPHA)
5135#define SPGAMC(pipe, plane) _PIPE(pipe * 2 + plane, _SPAGAMC, _SPBGAMC)
5136
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +03005137/*
5138 * CHV pipe B sprite CSC
5139 *
5140 * |cr| |c0 c1 c2| |cr + cr_ioff| |cr_ooff|
5141 * |yg| = |c3 c4 c5| x |yg + yg_ioff| + |yg_ooff|
5142 * |cb| |c6 c7 c8| |cb + cr_ioff| |cb_ooff|
5143 */
5144#define SPCSCYGOFF(sprite) (VLV_DISPLAY_BASE + 0x6d900 + (sprite) * 0x1000)
5145#define SPCSCCBOFF(sprite) (VLV_DISPLAY_BASE + 0x6d904 + (sprite) * 0x1000)
5146#define SPCSCCROFF(sprite) (VLV_DISPLAY_BASE + 0x6d908 + (sprite) * 0x1000)
5147#define SPCSC_OOFF(x) (((x) & 0x7ff) << 16) /* s11 */
5148#define SPCSC_IOFF(x) (((x) & 0x7ff) << 0) /* s11 */
5149
5150#define SPCSCC01(sprite) (VLV_DISPLAY_BASE + 0x6d90c + (sprite) * 0x1000)
5151#define SPCSCC23(sprite) (VLV_DISPLAY_BASE + 0x6d910 + (sprite) * 0x1000)
5152#define SPCSCC45(sprite) (VLV_DISPLAY_BASE + 0x6d914 + (sprite) * 0x1000)
5153#define SPCSCC67(sprite) (VLV_DISPLAY_BASE + 0x6d918 + (sprite) * 0x1000)
5154#define SPCSCC8(sprite) (VLV_DISPLAY_BASE + 0x6d91c + (sprite) * 0x1000)
5155#define SPCSC_C1(x) (((x) & 0x7fff) << 16) /* s3.12 */
5156#define SPCSC_C0(x) (((x) & 0x7fff) << 0) /* s3.12 */
5157
5158#define SPCSCYGICLAMP(sprite) (VLV_DISPLAY_BASE + 0x6d920 + (sprite) * 0x1000)
5159#define SPCSCCBICLAMP(sprite) (VLV_DISPLAY_BASE + 0x6d924 + (sprite) * 0x1000)
5160#define SPCSCCRICLAMP(sprite) (VLV_DISPLAY_BASE + 0x6d928 + (sprite) * 0x1000)
5161#define SPCSC_IMAX(x) (((x) & 0x7ff) << 16) /* s11 */
5162#define SPCSC_IMIN(x) (((x) & 0x7ff) << 0) /* s11 */
5163
5164#define SPCSCYGOCLAMP(sprite) (VLV_DISPLAY_BASE + 0x6d92c + (sprite) * 0x1000)
5165#define SPCSCCBOCLAMP(sprite) (VLV_DISPLAY_BASE + 0x6d930 + (sprite) * 0x1000)
5166#define SPCSCCROCLAMP(sprite) (VLV_DISPLAY_BASE + 0x6d934 + (sprite) * 0x1000)
5167#define SPCSC_OMAX(x) ((x) << 16) /* u10 */
5168#define SPCSC_OMIN(x) ((x) << 0) /* u10 */
5169
Damien Lespiau70d21f02013-07-03 21:06:04 +01005170/* Skylake plane registers */
5171
5172#define _PLANE_CTL_1_A 0x70180
5173#define _PLANE_CTL_2_A 0x70280
5174#define _PLANE_CTL_3_A 0x70380
5175#define PLANE_CTL_ENABLE (1 << 31)
5176#define PLANE_CTL_PIPE_GAMMA_ENABLE (1 << 30)
5177#define PLANE_CTL_FORMAT_MASK (0xf << 24)
5178#define PLANE_CTL_FORMAT_YUV422 ( 0 << 24)
5179#define PLANE_CTL_FORMAT_NV12 ( 1 << 24)
5180#define PLANE_CTL_FORMAT_XRGB_2101010 ( 2 << 24)
5181#define PLANE_CTL_FORMAT_XRGB_8888 ( 4 << 24)
5182#define PLANE_CTL_FORMAT_XRGB_16161616F ( 6 << 24)
5183#define PLANE_CTL_FORMAT_AYUV ( 8 << 24)
5184#define PLANE_CTL_FORMAT_INDEXED ( 12 << 24)
5185#define PLANE_CTL_FORMAT_RGB_565 ( 14 << 24)
5186#define PLANE_CTL_PIPE_CSC_ENABLE (1 << 23)
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00005187#define PLANE_CTL_KEY_ENABLE_MASK (0x3 << 21)
5188#define PLANE_CTL_KEY_ENABLE_SOURCE ( 1 << 21)
5189#define PLANE_CTL_KEY_ENABLE_DESTINATION ( 2 << 21)
Damien Lespiau70d21f02013-07-03 21:06:04 +01005190#define PLANE_CTL_ORDER_BGRX (0 << 20)
5191#define PLANE_CTL_ORDER_RGBX (1 << 20)
5192#define PLANE_CTL_YUV422_ORDER_MASK (0x3 << 16)
5193#define PLANE_CTL_YUV422_YUYV ( 0 << 16)
5194#define PLANE_CTL_YUV422_UYVY ( 1 << 16)
5195#define PLANE_CTL_YUV422_YVYU ( 2 << 16)
5196#define PLANE_CTL_YUV422_VYUY ( 3 << 16)
5197#define PLANE_CTL_DECOMPRESSION_ENABLE (1 << 15)
5198#define PLANE_CTL_TRICKLE_FEED_DISABLE (1 << 14)
5199#define PLANE_CTL_PLANE_GAMMA_DISABLE (1 << 13)
5200#define PLANE_CTL_TILED_MASK (0x7 << 10)
5201#define PLANE_CTL_TILED_LINEAR ( 0 << 10)
5202#define PLANE_CTL_TILED_X ( 1 << 10)
5203#define PLANE_CTL_TILED_Y ( 4 << 10)
5204#define PLANE_CTL_TILED_YF ( 5 << 10)
5205#define PLANE_CTL_ALPHA_MASK (0x3 << 4)
5206#define PLANE_CTL_ALPHA_DISABLE ( 0 << 4)
5207#define PLANE_CTL_ALPHA_SW_PREMULTIPLY ( 2 << 4)
5208#define PLANE_CTL_ALPHA_HW_PREMULTIPLY ( 3 << 4)
Sonika Jindal1447dde2014-10-04 10:53:31 +01005209#define PLANE_CTL_ROTATE_MASK 0x3
5210#define PLANE_CTL_ROTATE_0 0x0
Sonika Jindal3b7a5112015-04-10 14:37:29 +05305211#define PLANE_CTL_ROTATE_90 0x1
Sonika Jindal1447dde2014-10-04 10:53:31 +01005212#define PLANE_CTL_ROTATE_180 0x2
Sonika Jindal3b7a5112015-04-10 14:37:29 +05305213#define PLANE_CTL_ROTATE_270 0x3
Damien Lespiau70d21f02013-07-03 21:06:04 +01005214#define _PLANE_STRIDE_1_A 0x70188
5215#define _PLANE_STRIDE_2_A 0x70288
5216#define _PLANE_STRIDE_3_A 0x70388
5217#define _PLANE_POS_1_A 0x7018c
5218#define _PLANE_POS_2_A 0x7028c
5219#define _PLANE_POS_3_A 0x7038c
5220#define _PLANE_SIZE_1_A 0x70190
5221#define _PLANE_SIZE_2_A 0x70290
5222#define _PLANE_SIZE_3_A 0x70390
5223#define _PLANE_SURF_1_A 0x7019c
5224#define _PLANE_SURF_2_A 0x7029c
5225#define _PLANE_SURF_3_A 0x7039c
5226#define _PLANE_OFFSET_1_A 0x701a4
5227#define _PLANE_OFFSET_2_A 0x702a4
5228#define _PLANE_OFFSET_3_A 0x703a4
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00005229#define _PLANE_KEYVAL_1_A 0x70194
5230#define _PLANE_KEYVAL_2_A 0x70294
5231#define _PLANE_KEYMSK_1_A 0x70198
5232#define _PLANE_KEYMSK_2_A 0x70298
5233#define _PLANE_KEYMAX_1_A 0x701a0
5234#define _PLANE_KEYMAX_2_A 0x702a0
Damien Lespiau8211bd52014-11-04 17:06:44 +00005235#define _PLANE_BUF_CFG_1_A 0x7027c
5236#define _PLANE_BUF_CFG_2_A 0x7037c
Chandra Konduru2cd601c2015-04-27 15:47:37 -07005237#define _PLANE_NV12_BUF_CFG_1_A 0x70278
5238#define _PLANE_NV12_BUF_CFG_2_A 0x70378
Damien Lespiau70d21f02013-07-03 21:06:04 +01005239
5240#define _PLANE_CTL_1_B 0x71180
5241#define _PLANE_CTL_2_B 0x71280
5242#define _PLANE_CTL_3_B 0x71380
5243#define _PLANE_CTL_1(pipe) _PIPE(pipe, _PLANE_CTL_1_A, _PLANE_CTL_1_B)
5244#define _PLANE_CTL_2(pipe) _PIPE(pipe, _PLANE_CTL_2_A, _PLANE_CTL_2_B)
5245#define _PLANE_CTL_3(pipe) _PIPE(pipe, _PLANE_CTL_3_A, _PLANE_CTL_3_B)
5246#define PLANE_CTL(pipe, plane) \
5247 _PLANE(plane, _PLANE_CTL_1(pipe), _PLANE_CTL_2(pipe))
5248
5249#define _PLANE_STRIDE_1_B 0x71188
5250#define _PLANE_STRIDE_2_B 0x71288
5251#define _PLANE_STRIDE_3_B 0x71388
5252#define _PLANE_STRIDE_1(pipe) \
5253 _PIPE(pipe, _PLANE_STRIDE_1_A, _PLANE_STRIDE_1_B)
5254#define _PLANE_STRIDE_2(pipe) \
5255 _PIPE(pipe, _PLANE_STRIDE_2_A, _PLANE_STRIDE_2_B)
5256#define _PLANE_STRIDE_3(pipe) \
5257 _PIPE(pipe, _PLANE_STRIDE_3_A, _PLANE_STRIDE_3_B)
5258#define PLANE_STRIDE(pipe, plane) \
5259 _PLANE(plane, _PLANE_STRIDE_1(pipe), _PLANE_STRIDE_2(pipe))
5260
5261#define _PLANE_POS_1_B 0x7118c
5262#define _PLANE_POS_2_B 0x7128c
5263#define _PLANE_POS_3_B 0x7138c
5264#define _PLANE_POS_1(pipe) _PIPE(pipe, _PLANE_POS_1_A, _PLANE_POS_1_B)
5265#define _PLANE_POS_2(pipe) _PIPE(pipe, _PLANE_POS_2_A, _PLANE_POS_2_B)
5266#define _PLANE_POS_3(pipe) _PIPE(pipe, _PLANE_POS_3_A, _PLANE_POS_3_B)
5267#define PLANE_POS(pipe, plane) \
5268 _PLANE(plane, _PLANE_POS_1(pipe), _PLANE_POS_2(pipe))
5269
5270#define _PLANE_SIZE_1_B 0x71190
5271#define _PLANE_SIZE_2_B 0x71290
5272#define _PLANE_SIZE_3_B 0x71390
5273#define _PLANE_SIZE_1(pipe) _PIPE(pipe, _PLANE_SIZE_1_A, _PLANE_SIZE_1_B)
5274#define _PLANE_SIZE_2(pipe) _PIPE(pipe, _PLANE_SIZE_2_A, _PLANE_SIZE_2_B)
5275#define _PLANE_SIZE_3(pipe) _PIPE(pipe, _PLANE_SIZE_3_A, _PLANE_SIZE_3_B)
5276#define PLANE_SIZE(pipe, plane) \
5277 _PLANE(plane, _PLANE_SIZE_1(pipe), _PLANE_SIZE_2(pipe))
5278
5279#define _PLANE_SURF_1_B 0x7119c
5280#define _PLANE_SURF_2_B 0x7129c
5281#define _PLANE_SURF_3_B 0x7139c
5282#define _PLANE_SURF_1(pipe) _PIPE(pipe, _PLANE_SURF_1_A, _PLANE_SURF_1_B)
5283#define _PLANE_SURF_2(pipe) _PIPE(pipe, _PLANE_SURF_2_A, _PLANE_SURF_2_B)
5284#define _PLANE_SURF_3(pipe) _PIPE(pipe, _PLANE_SURF_3_A, _PLANE_SURF_3_B)
5285#define PLANE_SURF(pipe, plane) \
5286 _PLANE(plane, _PLANE_SURF_1(pipe), _PLANE_SURF_2(pipe))
5287
5288#define _PLANE_OFFSET_1_B 0x711a4
5289#define _PLANE_OFFSET_2_B 0x712a4
5290#define _PLANE_OFFSET_1(pipe) _PIPE(pipe, _PLANE_OFFSET_1_A, _PLANE_OFFSET_1_B)
5291#define _PLANE_OFFSET_2(pipe) _PIPE(pipe, _PLANE_OFFSET_2_A, _PLANE_OFFSET_2_B)
5292#define PLANE_OFFSET(pipe, plane) \
5293 _PLANE(plane, _PLANE_OFFSET_1(pipe), _PLANE_OFFSET_2(pipe))
5294
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00005295#define _PLANE_KEYVAL_1_B 0x71194
5296#define _PLANE_KEYVAL_2_B 0x71294
5297#define _PLANE_KEYVAL_1(pipe) _PIPE(pipe, _PLANE_KEYVAL_1_A, _PLANE_KEYVAL_1_B)
5298#define _PLANE_KEYVAL_2(pipe) _PIPE(pipe, _PLANE_KEYVAL_2_A, _PLANE_KEYVAL_2_B)
5299#define PLANE_KEYVAL(pipe, plane) \
5300 _PLANE(plane, _PLANE_KEYVAL_1(pipe), _PLANE_KEYVAL_2(pipe))
5301
5302#define _PLANE_KEYMSK_1_B 0x71198
5303#define _PLANE_KEYMSK_2_B 0x71298
5304#define _PLANE_KEYMSK_1(pipe) _PIPE(pipe, _PLANE_KEYMSK_1_A, _PLANE_KEYMSK_1_B)
5305#define _PLANE_KEYMSK_2(pipe) _PIPE(pipe, _PLANE_KEYMSK_2_A, _PLANE_KEYMSK_2_B)
5306#define PLANE_KEYMSK(pipe, plane) \
5307 _PLANE(plane, _PLANE_KEYMSK_1(pipe), _PLANE_KEYMSK_2(pipe))
5308
5309#define _PLANE_KEYMAX_1_B 0x711a0
5310#define _PLANE_KEYMAX_2_B 0x712a0
5311#define _PLANE_KEYMAX_1(pipe) _PIPE(pipe, _PLANE_KEYMAX_1_A, _PLANE_KEYMAX_1_B)
5312#define _PLANE_KEYMAX_2(pipe) _PIPE(pipe, _PLANE_KEYMAX_2_A, _PLANE_KEYMAX_2_B)
5313#define PLANE_KEYMAX(pipe, plane) \
5314 _PLANE(plane, _PLANE_KEYMAX_1(pipe), _PLANE_KEYMAX_2(pipe))
5315
Damien Lespiau8211bd52014-11-04 17:06:44 +00005316#define _PLANE_BUF_CFG_1_B 0x7127c
5317#define _PLANE_BUF_CFG_2_B 0x7137c
5318#define _PLANE_BUF_CFG_1(pipe) \
5319 _PIPE(pipe, _PLANE_BUF_CFG_1_A, _PLANE_BUF_CFG_1_B)
5320#define _PLANE_BUF_CFG_2(pipe) \
5321 _PIPE(pipe, _PLANE_BUF_CFG_2_A, _PLANE_BUF_CFG_2_B)
5322#define PLANE_BUF_CFG(pipe, plane) \
5323 _PLANE(plane, _PLANE_BUF_CFG_1(pipe), _PLANE_BUF_CFG_2(pipe))
5324
Chandra Konduru2cd601c2015-04-27 15:47:37 -07005325#define _PLANE_NV12_BUF_CFG_1_B 0x71278
5326#define _PLANE_NV12_BUF_CFG_2_B 0x71378
5327#define _PLANE_NV12_BUF_CFG_1(pipe) \
5328 _PIPE(pipe, _PLANE_NV12_BUF_CFG_1_A, _PLANE_NV12_BUF_CFG_1_B)
5329#define _PLANE_NV12_BUF_CFG_2(pipe) \
5330 _PIPE(pipe, _PLANE_NV12_BUF_CFG_2_A, _PLANE_NV12_BUF_CFG_2_B)
5331#define PLANE_NV12_BUF_CFG(pipe, plane) \
5332 _PLANE(plane, _PLANE_NV12_BUF_CFG_1(pipe), _PLANE_NV12_BUF_CFG_2(pipe))
5333
Damien Lespiau8211bd52014-11-04 17:06:44 +00005334/* SKL new cursor registers */
5335#define _CUR_BUF_CFG_A 0x7017c
5336#define _CUR_BUF_CFG_B 0x7117c
5337#define CUR_BUF_CFG(pipe) _PIPE(pipe, _CUR_BUF_CFG_A, _CUR_BUF_CFG_B)
5338
Jesse Barnes585fb112008-07-29 11:54:06 -07005339/* VBIOS regs */
5340#define VGACNTRL 0x71400
5341# define VGA_DISP_DISABLE (1 << 31)
5342# define VGA_2X_MODE (1 << 30)
5343# define VGA_PIPE_B_SELECT (1 << 29)
5344
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02005345#define VLV_VGACNTRL (VLV_DISPLAY_BASE + 0x71400)
5346
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005347/* Ironlake */
Zhenyu Wangb9055052009-06-05 15:38:38 +08005348
5349#define CPU_VGACNTRL 0x41000
5350
5351#define DIGITAL_PORT_HOTPLUG_CNTRL 0x44030
5352#define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
5353#define DIGITAL_PORTA_SHORT_PULSE_2MS (0 << 2)
5354#define DIGITAL_PORTA_SHORT_PULSE_4_5MS (1 << 2)
5355#define DIGITAL_PORTA_SHORT_PULSE_6MS (2 << 2)
5356#define DIGITAL_PORTA_SHORT_PULSE_100MS (3 << 2)
5357#define DIGITAL_PORTA_NO_DETECT (0 << 0)
5358#define DIGITAL_PORTA_LONG_PULSE_DETECT_MASK (1 << 1)
5359#define DIGITAL_PORTA_SHORT_PULSE_DETECT_MASK (1 << 0)
5360
5361/* refresh rate hardware control */
5362#define RR_HW_CTL 0x45300
5363#define RR_HW_LOW_POWER_FRAMES_MASK 0xff
5364#define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
5365
5366#define FDI_PLL_BIOS_0 0x46000
Chris Wilson021357a2010-09-07 20:54:59 +01005367#define FDI_PLL_FB_CLOCK_MASK 0xff
Zhenyu Wangb9055052009-06-05 15:38:38 +08005368#define FDI_PLL_BIOS_1 0x46004
5369#define FDI_PLL_BIOS_2 0x46008
5370#define DISPLAY_PORT_PLL_BIOS_0 0x4600c
5371#define DISPLAY_PORT_PLL_BIOS_1 0x46010
5372#define DISPLAY_PORT_PLL_BIOS_2 0x46014
5373
Eric Anholt8956c8b2010-03-18 13:21:14 -07005374#define PCH_3DCGDIS0 0x46020
5375# define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
5376# define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
5377
Eric Anholt06f37752010-12-14 10:06:46 -08005378#define PCH_3DCGDIS1 0x46024
5379# define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11)
5380
Zhenyu Wangb9055052009-06-05 15:38:38 +08005381#define FDI_PLL_FREQ_CTL 0x46030
5382#define FDI_PLL_FREQ_CHANGE_REQUEST (1<<24)
5383#define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
5384#define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
5385
5386
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005387#define _PIPEA_DATA_M1 0x60030
Chris Wilson5eddb702010-09-11 13:48:45 +01005388#define PIPE_DATA_M1_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005389#define _PIPEA_DATA_N1 0x60034
Chris Wilson5eddb702010-09-11 13:48:45 +01005390#define PIPE_DATA_N1_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08005391
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005392#define _PIPEA_DATA_M2 0x60038
Chris Wilson5eddb702010-09-11 13:48:45 +01005393#define PIPE_DATA_M2_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005394#define _PIPEA_DATA_N2 0x6003c
Chris Wilson5eddb702010-09-11 13:48:45 +01005395#define PIPE_DATA_N2_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08005396
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005397#define _PIPEA_LINK_M1 0x60040
Chris Wilson5eddb702010-09-11 13:48:45 +01005398#define PIPE_LINK_M1_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005399#define _PIPEA_LINK_N1 0x60044
Chris Wilson5eddb702010-09-11 13:48:45 +01005400#define PIPE_LINK_N1_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08005401
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005402#define _PIPEA_LINK_M2 0x60048
Chris Wilson5eddb702010-09-11 13:48:45 +01005403#define PIPE_LINK_M2_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005404#define _PIPEA_LINK_N2 0x6004c
Chris Wilson5eddb702010-09-11 13:48:45 +01005405#define PIPE_LINK_N2_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08005406
5407/* PIPEB timing regs are same start from 0x61000 */
5408
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005409#define _PIPEB_DATA_M1 0x61030
5410#define _PIPEB_DATA_N1 0x61034
5411#define _PIPEB_DATA_M2 0x61038
5412#define _PIPEB_DATA_N2 0x6103c
5413#define _PIPEB_LINK_M1 0x61040
5414#define _PIPEB_LINK_N1 0x61044
5415#define _PIPEB_LINK_M2 0x61048
5416#define _PIPEB_LINK_N2 0x6104c
Zhenyu Wangb9055052009-06-05 15:38:38 +08005417
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005418#define PIPE_DATA_M1(tran) _TRANSCODER2(tran, _PIPEA_DATA_M1)
5419#define PIPE_DATA_N1(tran) _TRANSCODER2(tran, _PIPEA_DATA_N1)
5420#define PIPE_DATA_M2(tran) _TRANSCODER2(tran, _PIPEA_DATA_M2)
5421#define PIPE_DATA_N2(tran) _TRANSCODER2(tran, _PIPEA_DATA_N2)
5422#define PIPE_LINK_M1(tran) _TRANSCODER2(tran, _PIPEA_LINK_M1)
5423#define PIPE_LINK_N1(tran) _TRANSCODER2(tran, _PIPEA_LINK_N1)
5424#define PIPE_LINK_M2(tran) _TRANSCODER2(tran, _PIPEA_LINK_M2)
5425#define PIPE_LINK_N2(tran) _TRANSCODER2(tran, _PIPEA_LINK_N2)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005426
5427/* CPU panel fitter */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005428/* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
5429#define _PFA_CTL_1 0x68080
5430#define _PFB_CTL_1 0x68880
Zhenyu Wangb9055052009-06-05 15:38:38 +08005431#define PF_ENABLE (1<<31)
Paulo Zanoni13888d72012-11-20 13:27:41 -02005432#define PF_PIPE_SEL_MASK_IVB (3<<29)
5433#define PF_PIPE_SEL_IVB(pipe) ((pipe)<<29)
Zhenyu Wangb1f60b72009-10-19 15:43:49 +08005434#define PF_FILTER_MASK (3<<23)
5435#define PF_FILTER_PROGRAMMED (0<<23)
5436#define PF_FILTER_MED_3x3 (1<<23)
5437#define PF_FILTER_EDGE_ENHANCE (2<<23)
5438#define PF_FILTER_EDGE_SOFTEN (3<<23)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005439#define _PFA_WIN_SZ 0x68074
5440#define _PFB_WIN_SZ 0x68874
5441#define _PFA_WIN_POS 0x68070
5442#define _PFB_WIN_POS 0x68870
5443#define _PFA_VSCALE 0x68084
5444#define _PFB_VSCALE 0x68884
5445#define _PFA_HSCALE 0x68090
5446#define _PFB_HSCALE 0x68890
5447
5448#define PF_CTL(pipe) _PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
5449#define PF_WIN_SZ(pipe) _PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
5450#define PF_WIN_POS(pipe) _PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
5451#define PF_VSCALE(pipe) _PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
5452#define PF_HSCALE(pipe) _PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005453
Jesse Barnesbd2e2442014-11-13 17:51:47 +00005454#define _PSA_CTL 0x68180
5455#define _PSB_CTL 0x68980
5456#define PS_ENABLE (1<<31)
5457#define _PSA_WIN_SZ 0x68174
5458#define _PSB_WIN_SZ 0x68974
5459#define _PSA_WIN_POS 0x68170
5460#define _PSB_WIN_POS 0x68970
5461
5462#define PS_CTL(pipe) _PIPE(pipe, _PSA_CTL, _PSB_CTL)
5463#define PS_WIN_SZ(pipe) _PIPE(pipe, _PSA_WIN_SZ, _PSB_WIN_SZ)
5464#define PS_WIN_POS(pipe) _PIPE(pipe, _PSA_WIN_POS, _PSB_WIN_POS)
5465
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07005466/*
5467 * Skylake scalers
5468 */
5469#define _PS_1A_CTRL 0x68180
5470#define _PS_2A_CTRL 0x68280
5471#define _PS_1B_CTRL 0x68980
5472#define _PS_2B_CTRL 0x68A80
5473#define _PS_1C_CTRL 0x69180
5474#define PS_SCALER_EN (1 << 31)
5475#define PS_SCALER_MODE_MASK (3 << 28)
5476#define PS_SCALER_MODE_DYN (0 << 28)
5477#define PS_SCALER_MODE_HQ (1 << 28)
5478#define PS_PLANE_SEL_MASK (7 << 25)
5479#define PS_PLANE_SEL(plane) ((plane + 1) << 25)
5480#define PS_FILTER_MASK (3 << 23)
5481#define PS_FILTER_MEDIUM (0 << 23)
5482#define PS_FILTER_EDGE_ENHANCE (2 << 23)
5483#define PS_FILTER_BILINEAR (3 << 23)
5484#define PS_VERT3TAP (1 << 21)
5485#define PS_VERT_INT_INVERT_FIELD1 (0 << 20)
5486#define PS_VERT_INT_INVERT_FIELD0 (1 << 20)
5487#define PS_PWRUP_PROGRESS (1 << 17)
5488#define PS_V_FILTER_BYPASS (1 << 8)
5489#define PS_VADAPT_EN (1 << 7)
5490#define PS_VADAPT_MODE_MASK (3 << 5)
5491#define PS_VADAPT_MODE_LEAST_ADAPT (0 << 5)
5492#define PS_VADAPT_MODE_MOD_ADAPT (1 << 5)
5493#define PS_VADAPT_MODE_MOST_ADAPT (3 << 5)
5494
5495#define _PS_PWR_GATE_1A 0x68160
5496#define _PS_PWR_GATE_2A 0x68260
5497#define _PS_PWR_GATE_1B 0x68960
5498#define _PS_PWR_GATE_2B 0x68A60
5499#define _PS_PWR_GATE_1C 0x69160
5500#define PS_PWR_GATE_DIS_OVERRIDE (1 << 31)
5501#define PS_PWR_GATE_SETTLING_TIME_32 (0 << 3)
5502#define PS_PWR_GATE_SETTLING_TIME_64 (1 << 3)
5503#define PS_PWR_GATE_SETTLING_TIME_96 (2 << 3)
5504#define PS_PWR_GATE_SETTLING_TIME_128 (3 << 3)
5505#define PS_PWR_GATE_SLPEN_8 0
5506#define PS_PWR_GATE_SLPEN_16 1
5507#define PS_PWR_GATE_SLPEN_24 2
5508#define PS_PWR_GATE_SLPEN_32 3
5509
5510#define _PS_WIN_POS_1A 0x68170
5511#define _PS_WIN_POS_2A 0x68270
5512#define _PS_WIN_POS_1B 0x68970
5513#define _PS_WIN_POS_2B 0x68A70
5514#define _PS_WIN_POS_1C 0x69170
5515
5516#define _PS_WIN_SZ_1A 0x68174
5517#define _PS_WIN_SZ_2A 0x68274
5518#define _PS_WIN_SZ_1B 0x68974
5519#define _PS_WIN_SZ_2B 0x68A74
5520#define _PS_WIN_SZ_1C 0x69174
5521
5522#define _PS_VSCALE_1A 0x68184
5523#define _PS_VSCALE_2A 0x68284
5524#define _PS_VSCALE_1B 0x68984
5525#define _PS_VSCALE_2B 0x68A84
5526#define _PS_VSCALE_1C 0x69184
5527
5528#define _PS_HSCALE_1A 0x68190
5529#define _PS_HSCALE_2A 0x68290
5530#define _PS_HSCALE_1B 0x68990
5531#define _PS_HSCALE_2B 0x68A90
5532#define _PS_HSCALE_1C 0x69190
5533
5534#define _PS_VPHASE_1A 0x68188
5535#define _PS_VPHASE_2A 0x68288
5536#define _PS_VPHASE_1B 0x68988
5537#define _PS_VPHASE_2B 0x68A88
5538#define _PS_VPHASE_1C 0x69188
5539
5540#define _PS_HPHASE_1A 0x68194
5541#define _PS_HPHASE_2A 0x68294
5542#define _PS_HPHASE_1B 0x68994
5543#define _PS_HPHASE_2B 0x68A94
5544#define _PS_HPHASE_1C 0x69194
5545
5546#define _PS_ECC_STAT_1A 0x681D0
5547#define _PS_ECC_STAT_2A 0x682D0
5548#define _PS_ECC_STAT_1B 0x689D0
5549#define _PS_ECC_STAT_2B 0x68AD0
5550#define _PS_ECC_STAT_1C 0x691D0
5551
5552#define _ID(id, a, b) ((a) + (id)*((b)-(a)))
5553#define SKL_PS_CTRL(pipe, id) _PIPE(pipe, \
5554 _ID(id, _PS_1A_CTRL, _PS_2A_CTRL), \
5555 _ID(id, _PS_1B_CTRL, _PS_2B_CTRL))
5556#define SKL_PS_PWR_GATE(pipe, id) _PIPE(pipe, \
5557 _ID(id, _PS_PWR_GATE_1A, _PS_PWR_GATE_2A), \
5558 _ID(id, _PS_PWR_GATE_1B, _PS_PWR_GATE_2B))
5559#define SKL_PS_WIN_POS(pipe, id) _PIPE(pipe, \
5560 _ID(id, _PS_WIN_POS_1A, _PS_WIN_POS_2A), \
5561 _ID(id, _PS_WIN_POS_1B, _PS_WIN_POS_2B))
5562#define SKL_PS_WIN_SZ(pipe, id) _PIPE(pipe, \
5563 _ID(id, _PS_WIN_SZ_1A, _PS_WIN_SZ_2A), \
5564 _ID(id, _PS_WIN_SZ_1B, _PS_WIN_SZ_2B))
5565#define SKL_PS_VSCALE(pipe, id) _PIPE(pipe, \
5566 _ID(id, _PS_VSCALE_1A, _PS_VSCALE_2A), \
5567 _ID(id, _PS_VSCALE_1B, _PS_VSCALE_2B))
5568#define SKL_PS_HSCALE(pipe, id) _PIPE(pipe, \
5569 _ID(id, _PS_HSCALE_1A, _PS_HSCALE_2A), \
5570 _ID(id, _PS_HSCALE_1B, _PS_HSCALE_2B))
5571#define SKL_PS_VPHASE(pipe, id) _PIPE(pipe, \
5572 _ID(id, _PS_VPHASE_1A, _PS_VPHASE_2A), \
5573 _ID(id, _PS_VPHASE_1B, _PS_VPHASE_2B))
5574#define SKL_PS_HPHASE(pipe, id) _PIPE(pipe, \
5575 _ID(id, _PS_HPHASE_1A, _PS_HPHASE_2A), \
5576 _ID(id, _PS_HPHASE_1B, _PS_HPHASE_2B))
5577#define SKL_PS_ECC_STAT(pipe, id) _PIPE(pipe, \
5578 _ID(id, _PS_ECC_STAT_1A, _PS_ECC_STAT_2A), \
5579 _ID(id, _PS_ECC_STAT_1B, _PS_ECC_STAT_2B)
5580
Zhenyu Wangb9055052009-06-05 15:38:38 +08005581/* legacy palette */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005582#define _LGC_PALETTE_A 0x4a000
5583#define _LGC_PALETTE_B 0x4a800
5584#define LGC_PALETTE(pipe) _PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005585
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005586#define _GAMMA_MODE_A 0x4a480
5587#define _GAMMA_MODE_B 0x4ac80
5588#define GAMMA_MODE(pipe) _PIPE(pipe, _GAMMA_MODE_A, _GAMMA_MODE_B)
5589#define GAMMA_MODE_MODE_MASK (3 << 0)
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02005590#define GAMMA_MODE_MODE_8BIT (0 << 0)
5591#define GAMMA_MODE_MODE_10BIT (1 << 0)
5592#define GAMMA_MODE_MODE_12BIT (2 << 0)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005593#define GAMMA_MODE_MODE_SPLIT (3 << 0)
5594
Zhenyu Wangb9055052009-06-05 15:38:38 +08005595/* interrupts */
5596#define DE_MASTER_IRQ_CONTROL (1 << 31)
5597#define DE_SPRITEB_FLIP_DONE (1 << 29)
5598#define DE_SPRITEA_FLIP_DONE (1 << 28)
5599#define DE_PLANEB_FLIP_DONE (1 << 27)
5600#define DE_PLANEA_FLIP_DONE (1 << 26)
Daniel Vetter40da17c2013-10-21 18:04:36 +02005601#define DE_PLANE_FLIP_DONE(plane) (1 << (26 + (plane)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08005602#define DE_PCU_EVENT (1 << 25)
5603#define DE_GTT_FAULT (1 << 24)
5604#define DE_POISON (1 << 23)
5605#define DE_PERFORM_COUNTER (1 << 22)
5606#define DE_PCH_EVENT (1 << 21)
5607#define DE_AUX_CHANNEL_A (1 << 20)
5608#define DE_DP_A_HOTPLUG (1 << 19)
5609#define DE_GSE (1 << 18)
5610#define DE_PIPEB_VBLANK (1 << 15)
5611#define DE_PIPEB_EVEN_FIELD (1 << 14)
5612#define DE_PIPEB_ODD_FIELD (1 << 13)
5613#define DE_PIPEB_LINE_COMPARE (1 << 12)
5614#define DE_PIPEB_VSYNC (1 << 11)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02005615#define DE_PIPEB_CRC_DONE (1 << 10)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005616#define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
5617#define DE_PIPEA_VBLANK (1 << 7)
Daniel Vetter40da17c2013-10-21 18:04:36 +02005618#define DE_PIPE_VBLANK(pipe) (1 << (7 + 8*(pipe)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08005619#define DE_PIPEA_EVEN_FIELD (1 << 6)
5620#define DE_PIPEA_ODD_FIELD (1 << 5)
5621#define DE_PIPEA_LINE_COMPARE (1 << 4)
5622#define DE_PIPEA_VSYNC (1 << 3)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02005623#define DE_PIPEA_CRC_DONE (1 << 2)
Daniel Vetter40da17c2013-10-21 18:04:36 +02005624#define DE_PIPE_CRC_DONE(pipe) (1 << (2 + 8*(pipe)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08005625#define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
Daniel Vetter40da17c2013-10-21 18:04:36 +02005626#define DE_PIPE_FIFO_UNDERRUN(pipe) (1 << (8*(pipe)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08005627
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07005628/* More Ivybridge lolz */
Paulo Zanoni86642812013-04-12 17:57:57 -03005629#define DE_ERR_INT_IVB (1<<30)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07005630#define DE_GSE_IVB (1<<29)
5631#define DE_PCH_EVENT_IVB (1<<28)
5632#define DE_DP_A_HOTPLUG_IVB (1<<27)
5633#define DE_AUX_CHANNEL_A_IVB (1<<26)
Chris Wilsonb615b572012-05-02 09:52:12 +01005634#define DE_SPRITEC_FLIP_DONE_IVB (1<<14)
5635#define DE_PLANEC_FLIP_DONE_IVB (1<<13)
5636#define DE_PIPEC_VBLANK_IVB (1<<10)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07005637#define DE_SPRITEB_FLIP_DONE_IVB (1<<9)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07005638#define DE_PLANEB_FLIP_DONE_IVB (1<<8)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07005639#define DE_PIPEB_VBLANK_IVB (1<<5)
Chris Wilsonb615b572012-05-02 09:52:12 +01005640#define DE_SPRITEA_FLIP_DONE_IVB (1<<4)
5641#define DE_PLANEA_FLIP_DONE_IVB (1<<3)
Daniel Vetter40da17c2013-10-21 18:04:36 +02005642#define DE_PLANE_FLIP_DONE_IVB(plane) (1<< (3 + 5*(plane)))
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07005643#define DE_PIPEA_VBLANK_IVB (1<<0)
Paulo Zanonib5184212013-07-12 20:00:08 -03005644#define DE_PIPE_VBLANK_IVB(pipe) (1 << (pipe * 5))
5645
Jesse Barnes7eea1dd2012-03-22 14:38:44 -07005646#define VLV_MASTER_IER 0x4400c /* Gunit master IER */
5647#define MASTER_INTERRUPT_ENABLE (1<<31)
5648
Zhenyu Wangb9055052009-06-05 15:38:38 +08005649#define DEISR 0x44000
5650#define DEIMR 0x44004
5651#define DEIIR 0x44008
5652#define DEIER 0x4400c
5653
Zhenyu Wangb9055052009-06-05 15:38:38 +08005654#define GTISR 0x44010
5655#define GTIMR 0x44014
5656#define GTIIR 0x44018
5657#define GTIER 0x4401c
5658
Ben Widawskyabd58f02013-11-02 21:07:09 -07005659#define GEN8_MASTER_IRQ 0x44200
5660#define GEN8_MASTER_IRQ_CONTROL (1<<31)
5661#define GEN8_PCU_IRQ (1<<30)
5662#define GEN8_DE_PCH_IRQ (1<<23)
5663#define GEN8_DE_MISC_IRQ (1<<22)
5664#define GEN8_DE_PORT_IRQ (1<<20)
5665#define GEN8_DE_PIPE_C_IRQ (1<<18)
5666#define GEN8_DE_PIPE_B_IRQ (1<<17)
5667#define GEN8_DE_PIPE_A_IRQ (1<<16)
Daniel Vetterc42664c2013-11-07 11:05:40 +01005668#define GEN8_DE_PIPE_IRQ(pipe) (1<<(16+pipe))
Ben Widawskyabd58f02013-11-02 21:07:09 -07005669#define GEN8_GT_VECS_IRQ (1<<6)
Ben Widawsky09610212014-05-15 20:58:08 +03005670#define GEN8_GT_PM_IRQ (1<<4)
Ben Widawskyabd58f02013-11-02 21:07:09 -07005671#define GEN8_GT_VCS2_IRQ (1<<3)
5672#define GEN8_GT_VCS1_IRQ (1<<2)
5673#define GEN8_GT_BCS_IRQ (1<<1)
5674#define GEN8_GT_RCS_IRQ (1<<0)
Ben Widawskyabd58f02013-11-02 21:07:09 -07005675
5676#define GEN8_GT_ISR(which) (0x44300 + (0x10 * (which)))
5677#define GEN8_GT_IMR(which) (0x44304 + (0x10 * (which)))
5678#define GEN8_GT_IIR(which) (0x44308 + (0x10 * (which)))
5679#define GEN8_GT_IER(which) (0x4430c + (0x10 * (which)))
5680
5681#define GEN8_BCS_IRQ_SHIFT 16
5682#define GEN8_RCS_IRQ_SHIFT 0
5683#define GEN8_VCS2_IRQ_SHIFT 16
5684#define GEN8_VCS1_IRQ_SHIFT 0
5685#define GEN8_VECS_IRQ_SHIFT 0
5686
5687#define GEN8_DE_PIPE_ISR(pipe) (0x44400 + (0x10 * (pipe)))
5688#define GEN8_DE_PIPE_IMR(pipe) (0x44404 + (0x10 * (pipe)))
5689#define GEN8_DE_PIPE_IIR(pipe) (0x44408 + (0x10 * (pipe)))
5690#define GEN8_DE_PIPE_IER(pipe) (0x4440c + (0x10 * (pipe)))
Daniel Vetter38d83c962013-11-07 11:05:46 +01005691#define GEN8_PIPE_FIFO_UNDERRUN (1 << 31)
Ben Widawskyabd58f02013-11-02 21:07:09 -07005692#define GEN8_PIPE_CDCLK_CRC_ERROR (1 << 29)
5693#define GEN8_PIPE_CDCLK_CRC_DONE (1 << 28)
5694#define GEN8_PIPE_CURSOR_FAULT (1 << 10)
5695#define GEN8_PIPE_SPRITE_FAULT (1 << 9)
5696#define GEN8_PIPE_PRIMARY_FAULT (1 << 8)
5697#define GEN8_PIPE_SPRITE_FLIP_DONE (1 << 5)
Damien Lespiaud0e1f1c2014-04-08 01:22:44 +01005698#define GEN8_PIPE_PRIMARY_FLIP_DONE (1 << 4)
Ben Widawskyabd58f02013-11-02 21:07:09 -07005699#define GEN8_PIPE_SCAN_LINE_EVENT (1 << 2)
5700#define GEN8_PIPE_VSYNC (1 << 1)
5701#define GEN8_PIPE_VBLANK (1 << 0)
Damien Lespiau770de832014-03-20 20:45:01 +00005702#define GEN9_PIPE_CURSOR_FAULT (1 << 11)
Damien Lespiaub21249c2015-03-17 11:39:33 +02005703#define GEN9_PIPE_PLANE4_FAULT (1 << 10)
Damien Lespiau770de832014-03-20 20:45:01 +00005704#define GEN9_PIPE_PLANE3_FAULT (1 << 9)
5705#define GEN9_PIPE_PLANE2_FAULT (1 << 8)
5706#define GEN9_PIPE_PLANE1_FAULT (1 << 7)
Damien Lespiaub21249c2015-03-17 11:39:33 +02005707#define GEN9_PIPE_PLANE4_FLIP_DONE (1 << 6)
Damien Lespiau770de832014-03-20 20:45:01 +00005708#define GEN9_PIPE_PLANE3_FLIP_DONE (1 << 5)
5709#define GEN9_PIPE_PLANE2_FLIP_DONE (1 << 4)
5710#define GEN9_PIPE_PLANE1_FLIP_DONE (1 << 3)
5711#define GEN9_PIPE_PLANE_FLIP_DONE(p) (1 << (3 + p))
Daniel Vetter30100f22013-11-07 14:49:24 +01005712#define GEN8_DE_PIPE_IRQ_FAULT_ERRORS \
5713 (GEN8_PIPE_CURSOR_FAULT | \
5714 GEN8_PIPE_SPRITE_FAULT | \
5715 GEN8_PIPE_PRIMARY_FAULT)
Damien Lespiau770de832014-03-20 20:45:01 +00005716#define GEN9_DE_PIPE_IRQ_FAULT_ERRORS \
5717 (GEN9_PIPE_CURSOR_FAULT | \
Damien Lespiaub21249c2015-03-17 11:39:33 +02005718 GEN9_PIPE_PLANE4_FAULT | \
Damien Lespiau770de832014-03-20 20:45:01 +00005719 GEN9_PIPE_PLANE3_FAULT | \
5720 GEN9_PIPE_PLANE2_FAULT | \
5721 GEN9_PIPE_PLANE1_FAULT)
Ben Widawskyabd58f02013-11-02 21:07:09 -07005722
5723#define GEN8_DE_PORT_ISR 0x44440
5724#define GEN8_DE_PORT_IMR 0x44444
5725#define GEN8_DE_PORT_IIR 0x44448
5726#define GEN8_DE_PORT_IER 0x4444c
Jesse Barnes88e04702014-11-13 17:51:48 +00005727#define GEN9_AUX_CHANNEL_D (1 << 27)
5728#define GEN9_AUX_CHANNEL_C (1 << 26)
5729#define GEN9_AUX_CHANNEL_B (1 << 25)
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02005730#define BXT_DE_PORT_HP_DDIC (1 << 5)
5731#define BXT_DE_PORT_HP_DDIB (1 << 4)
5732#define BXT_DE_PORT_HP_DDIA (1 << 3)
5733#define BXT_DE_PORT_HOTPLUG_MASK (BXT_DE_PORT_HP_DDIA | \
5734 BXT_DE_PORT_HP_DDIB | \
5735 BXT_DE_PORT_HP_DDIC)
5736#define GEN8_PORT_DP_A_HOTPLUG (1 << 3)
Shashank Sharma9e637432014-08-22 17:40:43 +05305737#define BXT_DE_PORT_GMBUS (1 << 1)
Daniel Vetter6d766f02013-11-07 14:49:55 +01005738#define GEN8_AUX_CHANNEL_A (1 << 0)
Ben Widawskyabd58f02013-11-02 21:07:09 -07005739
5740#define GEN8_DE_MISC_ISR 0x44460
5741#define GEN8_DE_MISC_IMR 0x44464
5742#define GEN8_DE_MISC_IIR 0x44468
5743#define GEN8_DE_MISC_IER 0x4446c
5744#define GEN8_DE_MISC_GSE (1 << 27)
5745
5746#define GEN8_PCU_ISR 0x444e0
5747#define GEN8_PCU_IMR 0x444e4
5748#define GEN8_PCU_IIR 0x444e8
5749#define GEN8_PCU_IER 0x444ec
5750
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02005751/* BXT hotplug control */
5752#define BXT_HOTPLUG_CTL 0xC4030
5753#define BXT_DDIA_HPD_ENABLE (1 << 28)
5754#define BXT_DDIA_HPD_STATUS (3 << 24)
5755#define BXT_DDIC_HPD_ENABLE (1 << 12)
5756#define BXT_DDIC_HPD_STATUS (3 << 8)
5757#define BXT_DDIB_HPD_ENABLE (1 << 4)
5758#define BXT_DDIB_HPD_STATUS (3 << 0)
5759#define BXT_HOTPLUG_CTL_MASK (BXT_DDIA_HPD_ENABLE | \
5760 BXT_DDIB_HPD_ENABLE | \
5761 BXT_DDIC_HPD_ENABLE)
5762#define BXT_HPD_STATUS_MASK (BXT_DDIA_HPD_STATUS | \
5763 BXT_DDIB_HPD_STATUS | \
5764 BXT_DDIC_HPD_STATUS)
5765
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005766#define ILK_DISPLAY_CHICKEN2 0x42004
Eric Anholt67e92af2010-11-06 14:53:33 -07005767/* Required on all Ironlake and Sandybridge according to the B-Spec. */
5768#define ILK_ELPIN_409_SELECT (1 << 25)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005769#define ILK_DPARB_GATE (1<<22)
5770#define ILK_VSDPFD_FULL (1<<21)
Damien Lespiaue3589902014-02-07 19:12:50 +00005771#define FUSE_STRAP 0x42014
5772#define ILK_INTERNAL_GRAPHICS_DISABLE (1 << 31)
5773#define ILK_INTERNAL_DISPLAY_DISABLE (1 << 30)
5774#define ILK_DISPLAY_DEBUG_DISABLE (1 << 29)
5775#define ILK_HDCP_DISABLE (1 << 25)
5776#define ILK_eDP_A_DISABLE (1 << 24)
5777#define HSW_CDCLK_LIMIT (1 << 24)
5778#define ILK_DESKTOP (1 << 23)
Yuanhan Liu13982612010-12-15 15:42:31 +08005779
Damien Lespiau231e54f2012-10-19 17:55:41 +01005780#define ILK_DSPCLK_GATE_D 0x42020
5781#define ILK_VRHUNIT_CLOCK_GATE_DISABLE (1 << 28)
5782#define ILK_DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9)
5783#define ILK_DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8)
5784#define ILK_DPFDUNIT_CLOCK_GATE_ENABLE (1 << 7)
5785#define ILK_DPARBUNIT_CLOCK_GATE_ENABLE (1 << 5)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005786
Eric Anholt116ac8d2011-12-21 10:31:09 -08005787#define IVB_CHICKEN3 0x4200c
5788# define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5)
5789# define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2)
5790
Paulo Zanoni90a88642013-05-03 17:23:45 -03005791#define CHICKEN_PAR1_1 0x42080
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07005792#define DPA_MASK_VBLANK_SRD (1 << 15)
Paulo Zanoni90a88642013-05-03 17:23:45 -03005793#define FORCE_ARB_IDLE_PLANES (1 << 14)
5794
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07005795#define _CHICKEN_PIPESL_1_A 0x420b0
5796#define _CHICKEN_PIPESL_1_B 0x420b4
Ville Syrjälä8f670bb2014-03-05 13:05:47 +02005797#define HSW_FBCQ_DIS (1 << 22)
5798#define BDW_DPRS_MASK_VBLANK_SRD (1 << 0)
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07005799#define CHICKEN_PIPESL_1(pipe) _PIPE(pipe, _CHICKEN_PIPESL_1_A, _CHICKEN_PIPESL_1_B)
5800
Zhenyu Wang553bd142009-09-02 10:57:52 +08005801#define DISP_ARB_CTL 0x45000
5802#define DISP_TILE_SURFACE_SWIZZLING (1<<13)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005803#define DISP_FBC_WM_DIS (1<<15)
Ville Syrjäläac9545f2013-12-05 15:51:28 +02005804#define DISP_ARB_CTL2 0x45004
5805#define DISP_DATA_PARTITION_5_6 (1<<6)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305806#define DBUF_CTL 0x45008
5807#define DBUF_POWER_REQUEST (1<<31)
5808#define DBUF_POWER_STATE (1<<30)
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07005809#define GEN7_MSG_CTL 0x45010
5810#define WAIT_FOR_PCH_RESET_ACK (1<<1)
5811#define WAIT_FOR_PCH_FLR_ACK (1<<0)
Daniel Vetter6ba844b2014-01-22 23:39:30 +01005812#define HSW_NDE_RSTWRN_OPT 0x46408
5813#define RESET_PCH_HANDSHAKE_ENABLE (1<<4)
Zhenyu Wang553bd142009-09-02 10:57:52 +08005814
Damien Lespiaua9419e82015-06-04 18:21:30 +01005815#define SKL_DFSM 0x51000
5816#define SKL_DFSM_CDCLK_LIMIT_MASK (3 << 23)
5817#define SKL_DFSM_CDCLK_LIMIT_675 (0 << 23)
5818#define SKL_DFSM_CDCLK_LIMIT_540 (1 << 23)
5819#define SKL_DFSM_CDCLK_LIMIT_450 (2 << 23)
5820#define SKL_DFSM_CDCLK_LIMIT_337_5 (3 << 23)
5821
Damien Lespiauf1d3d342015-05-06 14:36:27 +01005822#define FF_SLICE_CS_CHICKEN2 0x20e4
Damien Lespiau2caa3b22015-02-09 19:33:20 +00005823#define GEN9_TSG_BARRIER_ACK_DISABLE (1<<8)
5824
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08005825/* GEN7 chicken */
Kenneth Graunked71de142012-02-08 12:53:52 -08005826#define GEN7_COMMON_SLICE_CHICKEN1 0x7010
5827# define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC ((1<<10) | (1<<26))
Damien Lespiau183c6da2015-02-09 19:33:11 +00005828# define GEN9_RHWO_OPTIMIZATION_DISABLE (1<<14)
Ben Widawskya75f3622013-11-02 21:07:59 -07005829#define COMMON_SLICE_CHICKEN2 0x7014
5830# define GEN8_CSC2_SBE_VUE_CACHE_CONSERVATIVE (1<<0)
Kenneth Graunked71de142012-02-08 12:53:52 -08005831
Damien Lespiaud0bbbc42015-02-09 19:33:16 +00005832#define HIZ_CHICKEN 0x7018
5833# define CHV_HZ_8X8_MODE_IN_1X (1<<15)
5834# define BDW_HIZ_POWER_COMPILER_CLOCK_GATING_DISABLE (1<<3)
Kenneth Graunked60de812015-01-10 18:02:22 -08005835
Damien Lespiau183c6da2015-02-09 19:33:11 +00005836#define GEN9_SLICE_COMMON_ECO_CHICKEN0 0x7308
5837#define DISABLE_PIXEL_MASK_CAMMING (1<<14)
5838
Ville Syrjälä031994e2014-01-22 21:32:46 +02005839#define GEN7_L3SQCREG1 0xB010
5840#define VLV_B0_WA_L3SQCREG1_VALUE 0x00D30000
5841
Rodrigo Vivi51ce4db2015-03-31 16:03:21 -07005842#define GEN8_L3SQCREG1 0xB100
5843#define BDW_WA_L3SQCREG1_DEFAULT 0x784000
5844
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08005845#define GEN7_L3CNTLREG1 0xB01C
Chris Wilson1af84522014-02-14 22:34:43 +00005846#define GEN7_WA_FOR_GEN7_L3_CONTROL 0x3C47FF8C
Jesse Barnesd0cf5ea2012-10-25 12:15:41 -07005847#define GEN7_L3AGDIS (1<<19)
Brad Volkinc9224fa2014-06-17 14:10:34 -07005848#define GEN7_L3CNTLREG2 0xB020
5849#define GEN7_L3CNTLREG3 0xB024
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08005850
5851#define GEN7_L3_CHICKEN_MODE_REGISTER 0xB030
5852#define GEN7_WA_L3_CHICKEN_MODE 0x20000000
5853
Jesse Barnes61939d92012-10-02 17:43:38 -05005854#define GEN7_L3SQCREG4 0xb034
5855#define L3SQ_URB_READ_CAM_MATCH_DISABLE (1<<27)
5856
Damien Lespiau8bc0ccf2015-02-09 19:33:18 +00005857#define GEN8_L3SQCREG4 0xb118
5858#define GEN8_LQSC_RO_PERF_DIS (1<<27)
Arun Siluveryc82435b2015-06-19 18:37:13 +01005859#define GEN8_LQSC_FLUSH_COHERENT_LINES (1<<21)
Damien Lespiau8bc0ccf2015-02-09 19:33:18 +00005860
Ben Widawsky63801f22013-12-12 17:26:03 -08005861/* GEN8 chicken */
5862#define HDC_CHICKEN0 0x7300
Imre Deak2a0ee942015-05-19 17:05:41 +03005863#define HDC_FORCE_CSR_NON_COHERENT_OVR_DISABLE (1<<15)
Rodrigo Vivida096542014-09-19 20:16:27 -04005864#define HDC_FENCE_DEST_SLM_DISABLE (1<<14)
Damien Lespiau35cb6f32015-02-10 10:31:00 +00005865#define HDC_DONOT_FETCH_MEM_WHEN_MASKED (1<<11)
5866#define HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT (1<<5)
5867#define HDC_FORCE_NON_COHERENT (1<<4)
Damien Lespiau65ca7512015-02-09 19:33:22 +00005868#define HDC_BARRIER_PERFORMANCE_DISABLE (1<<10)
Ben Widawsky63801f22013-12-12 17:26:03 -08005869
Ben Widawsky38a39a72015-03-11 10:54:53 +02005870/* GEN9 chicken */
5871#define SLICE_ECO_CHICKEN0 0x7308
5872#define PIXEL_MASK_CAMMING_DISABLE (1 << 14)
5873
Eugeni Dodonovdb099c82012-02-08 12:53:51 -08005874/* WaCatErrorRejectionIssue */
5875#define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG 0x9030
5876#define GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB (1<<11)
5877
Francisco Jerezf3fc4882013-10-02 15:53:16 -07005878#define HSW_SCRATCH1 0xb038
5879#define HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE (1<<27)
5880
Damien Lespiau77719d22015-02-09 19:33:13 +00005881#define BDW_SCRATCH1 0xb11c
5882#define GEN9_LBS_SLA_RETRY_TIMER_DECREMENT_ENABLE (1<<2)
5883
Zhenyu Wangb9055052009-06-05 15:38:38 +08005884/* PCH */
5885
Adam Jackson23e81d62012-06-06 15:45:44 -04005886/* south display engine interrupt: IBX */
Jesse Barnes776ad802011-01-04 15:09:39 -08005887#define SDE_AUDIO_POWER_D (1 << 27)
5888#define SDE_AUDIO_POWER_C (1 << 26)
5889#define SDE_AUDIO_POWER_B (1 << 25)
5890#define SDE_AUDIO_POWER_SHIFT (25)
5891#define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT)
5892#define SDE_GMBUS (1 << 24)
5893#define SDE_AUDIO_HDCP_TRANSB (1 << 23)
5894#define SDE_AUDIO_HDCP_TRANSA (1 << 22)
5895#define SDE_AUDIO_HDCP_MASK (3 << 22)
5896#define SDE_AUDIO_TRANSB (1 << 21)
5897#define SDE_AUDIO_TRANSA (1 << 20)
5898#define SDE_AUDIO_TRANS_MASK (3 << 20)
5899#define SDE_POISON (1 << 19)
5900/* 18 reserved */
5901#define SDE_FDI_RXB (1 << 17)
5902#define SDE_FDI_RXA (1 << 16)
5903#define SDE_FDI_MASK (3 << 16)
5904#define SDE_AUXD (1 << 15)
5905#define SDE_AUXC (1 << 14)
5906#define SDE_AUXB (1 << 13)
5907#define SDE_AUX_MASK (7 << 13)
5908/* 12 reserved */
Zhenyu Wangb9055052009-06-05 15:38:38 +08005909#define SDE_CRT_HOTPLUG (1 << 11)
5910#define SDE_PORTD_HOTPLUG (1 << 10)
5911#define SDE_PORTC_HOTPLUG (1 << 9)
5912#define SDE_PORTB_HOTPLUG (1 << 8)
5913#define SDE_SDVOB_HOTPLUG (1 << 6)
Egbert Eiche5868a32013-02-28 04:17:12 -05005914#define SDE_HOTPLUG_MASK (SDE_CRT_HOTPLUG | \
5915 SDE_SDVOB_HOTPLUG | \
5916 SDE_PORTB_HOTPLUG | \
5917 SDE_PORTC_HOTPLUG | \
5918 SDE_PORTD_HOTPLUG)
Jesse Barnes776ad802011-01-04 15:09:39 -08005919#define SDE_TRANSB_CRC_DONE (1 << 5)
5920#define SDE_TRANSB_CRC_ERR (1 << 4)
5921#define SDE_TRANSB_FIFO_UNDER (1 << 3)
5922#define SDE_TRANSA_CRC_DONE (1 << 2)
5923#define SDE_TRANSA_CRC_ERR (1 << 1)
5924#define SDE_TRANSA_FIFO_UNDER (1 << 0)
5925#define SDE_TRANS_MASK (0x3f)
Adam Jackson23e81d62012-06-06 15:45:44 -04005926
5927/* south display engine interrupt: CPT/PPT */
5928#define SDE_AUDIO_POWER_D_CPT (1 << 31)
5929#define SDE_AUDIO_POWER_C_CPT (1 << 30)
5930#define SDE_AUDIO_POWER_B_CPT (1 << 29)
5931#define SDE_AUDIO_POWER_SHIFT_CPT 29
5932#define SDE_AUDIO_POWER_MASK_CPT (7 << 29)
5933#define SDE_AUXD_CPT (1 << 27)
5934#define SDE_AUXC_CPT (1 << 26)
5935#define SDE_AUXB_CPT (1 << 25)
5936#define SDE_AUX_MASK_CPT (7 << 25)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005937#define SDE_PORTD_HOTPLUG_CPT (1 << 23)
5938#define SDE_PORTC_HOTPLUG_CPT (1 << 22)
5939#define SDE_PORTB_HOTPLUG_CPT (1 << 21)
Adam Jackson23e81d62012-06-06 15:45:44 -04005940#define SDE_CRT_HOTPLUG_CPT (1 << 19)
Daniel Vetter73c352a2013-03-26 22:38:43 +01005941#define SDE_SDVOB_HOTPLUG_CPT (1 << 18)
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01005942#define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
Daniel Vetter73c352a2013-03-26 22:38:43 +01005943 SDE_SDVOB_HOTPLUG_CPT | \
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01005944 SDE_PORTD_HOTPLUG_CPT | \
5945 SDE_PORTC_HOTPLUG_CPT | \
5946 SDE_PORTB_HOTPLUG_CPT)
Adam Jackson23e81d62012-06-06 15:45:44 -04005947#define SDE_GMBUS_CPT (1 << 17)
Paulo Zanoni86642812013-04-12 17:57:57 -03005948#define SDE_ERROR_CPT (1 << 16)
Adam Jackson23e81d62012-06-06 15:45:44 -04005949#define SDE_AUDIO_CP_REQ_C_CPT (1 << 10)
5950#define SDE_AUDIO_CP_CHG_C_CPT (1 << 9)
5951#define SDE_FDI_RXC_CPT (1 << 8)
5952#define SDE_AUDIO_CP_REQ_B_CPT (1 << 6)
5953#define SDE_AUDIO_CP_CHG_B_CPT (1 << 5)
5954#define SDE_FDI_RXB_CPT (1 << 4)
5955#define SDE_AUDIO_CP_REQ_A_CPT (1 << 2)
5956#define SDE_AUDIO_CP_CHG_A_CPT (1 << 1)
5957#define SDE_FDI_RXA_CPT (1 << 0)
5958#define SDE_AUDIO_CP_REQ_CPT (SDE_AUDIO_CP_REQ_C_CPT | \
5959 SDE_AUDIO_CP_REQ_B_CPT | \
5960 SDE_AUDIO_CP_REQ_A_CPT)
5961#define SDE_AUDIO_CP_CHG_CPT (SDE_AUDIO_CP_CHG_C_CPT | \
5962 SDE_AUDIO_CP_CHG_B_CPT | \
5963 SDE_AUDIO_CP_CHG_A_CPT)
5964#define SDE_FDI_MASK_CPT (SDE_FDI_RXC_CPT | \
5965 SDE_FDI_RXB_CPT | \
5966 SDE_FDI_RXA_CPT)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005967
5968#define SDEISR 0xc4000
5969#define SDEIMR 0xc4004
5970#define SDEIIR 0xc4008
5971#define SDEIER 0xc400c
5972
Paulo Zanoni86642812013-04-12 17:57:57 -03005973#define SERR_INT 0xc4040
Paulo Zanonide032bf2013-04-12 17:57:58 -03005974#define SERR_INT_POISON (1<<31)
Paulo Zanoni86642812013-04-12 17:57:57 -03005975#define SERR_INT_TRANS_C_FIFO_UNDERRUN (1<<6)
5976#define SERR_INT_TRANS_B_FIFO_UNDERRUN (1<<3)
5977#define SERR_INT_TRANS_A_FIFO_UNDERRUN (1<<0)
Daniel Vetter1dd246f2013-07-10 08:30:23 +02005978#define SERR_INT_TRANS_FIFO_UNDERRUN(pipe) (1<<(pipe*3))
Paulo Zanoni86642812013-04-12 17:57:57 -03005979
Zhenyu Wangb9055052009-06-05 15:38:38 +08005980/* digital port hotplug */
Keith Packard7fe0b972011-09-19 13:31:02 -07005981#define PCH_PORT_HOTPLUG 0xc4030 /* SHOTPLUG_CTL */
Zhenyu Wangb9055052009-06-05 15:38:38 +08005982#define PORTD_HOTPLUG_ENABLE (1 << 20)
5983#define PORTD_PULSE_DURATION_2ms (0)
5984#define PORTD_PULSE_DURATION_4_5ms (1 << 18)
5985#define PORTD_PULSE_DURATION_6ms (2 << 18)
5986#define PORTD_PULSE_DURATION_100ms (3 << 18)
Keith Packard7fe0b972011-09-19 13:31:02 -07005987#define PORTD_PULSE_DURATION_MASK (3 << 18)
Damien Lespiaub6965192012-12-13 16:08:59 +00005988#define PORTD_HOTPLUG_STATUS_MASK (0x3 << 16)
5989#define PORTD_HOTPLUG_NO_DETECT (0 << 16)
5990#define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
5991#define PORTD_HOTPLUG_LONG_DETECT (2 << 16)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005992#define PORTC_HOTPLUG_ENABLE (1 << 12)
5993#define PORTC_PULSE_DURATION_2ms (0)
5994#define PORTC_PULSE_DURATION_4_5ms (1 << 10)
5995#define PORTC_PULSE_DURATION_6ms (2 << 10)
5996#define PORTC_PULSE_DURATION_100ms (3 << 10)
Keith Packard7fe0b972011-09-19 13:31:02 -07005997#define PORTC_PULSE_DURATION_MASK (3 << 10)
Damien Lespiaub6965192012-12-13 16:08:59 +00005998#define PORTC_HOTPLUG_STATUS_MASK (0x3 << 8)
5999#define PORTC_HOTPLUG_NO_DETECT (0 << 8)
6000#define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
6001#define PORTC_HOTPLUG_LONG_DETECT (2 << 8)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006002#define PORTB_HOTPLUG_ENABLE (1 << 4)
6003#define PORTB_PULSE_DURATION_2ms (0)
6004#define PORTB_PULSE_DURATION_4_5ms (1 << 2)
6005#define PORTB_PULSE_DURATION_6ms (2 << 2)
6006#define PORTB_PULSE_DURATION_100ms (3 << 2)
Keith Packard7fe0b972011-09-19 13:31:02 -07006007#define PORTB_PULSE_DURATION_MASK (3 << 2)
Damien Lespiaub6965192012-12-13 16:08:59 +00006008#define PORTB_HOTPLUG_STATUS_MASK (0x3 << 0)
6009#define PORTB_HOTPLUG_NO_DETECT (0 << 0)
6010#define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
6011#define PORTB_HOTPLUG_LONG_DETECT (2 << 0)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006012
6013#define PCH_GPIOA 0xc5010
6014#define PCH_GPIOB 0xc5014
6015#define PCH_GPIOC 0xc5018
6016#define PCH_GPIOD 0xc501c
6017#define PCH_GPIOE 0xc5020
6018#define PCH_GPIOF 0xc5024
6019
Eric Anholtf0217c42009-12-01 11:56:30 -08006020#define PCH_GMBUS0 0xc5100
6021#define PCH_GMBUS1 0xc5104
6022#define PCH_GMBUS2 0xc5108
6023#define PCH_GMBUS3 0xc510c
6024#define PCH_GMBUS4 0xc5110
6025#define PCH_GMBUS5 0xc5120
6026
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006027#define _PCH_DPLL_A 0xc6014
6028#define _PCH_DPLL_B 0xc6018
Daniel Vettere9a632a2013-06-05 13:34:13 +02006029#define PCH_DPLL(pll) (pll == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006030
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006031#define _PCH_FPA0 0xc6040
Chris Wilsonc1858122010-12-03 21:35:48 +00006032#define FP_CB_TUNE (0x3<<22)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006033#define _PCH_FPA1 0xc6044
6034#define _PCH_FPB0 0xc6048
6035#define _PCH_FPB1 0xc604c
Daniel Vettere9a632a2013-06-05 13:34:13 +02006036#define PCH_FP0(pll) (pll == 0 ? _PCH_FPA0 : _PCH_FPB0)
6037#define PCH_FP1(pll) (pll == 0 ? _PCH_FPA1 : _PCH_FPB1)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006038
6039#define PCH_DPLL_TEST 0xc606c
6040
6041#define PCH_DREF_CONTROL 0xC6200
6042#define DREF_CONTROL_MASK 0x7fc3
6043#define DREF_CPU_SOURCE_OUTPUT_DISABLE (0<<13)
6044#define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2<<13)
6045#define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3<<13)
6046#define DREF_CPU_SOURCE_OUTPUT_MASK (3<<13)
6047#define DREF_SSC_SOURCE_DISABLE (0<<11)
6048#define DREF_SSC_SOURCE_ENABLE (2<<11)
Zhenyu Wangc038e512009-10-19 15:43:48 +08006049#define DREF_SSC_SOURCE_MASK (3<<11)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006050#define DREF_NONSPREAD_SOURCE_DISABLE (0<<9)
6051#define DREF_NONSPREAD_CK505_ENABLE (1<<9)
6052#define DREF_NONSPREAD_SOURCE_ENABLE (2<<9)
Zhenyu Wangc038e512009-10-19 15:43:48 +08006053#define DREF_NONSPREAD_SOURCE_MASK (3<<9)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006054#define DREF_SUPERSPREAD_SOURCE_DISABLE (0<<7)
6055#define DREF_SUPERSPREAD_SOURCE_ENABLE (2<<7)
Jesse Barnes92f25842011-01-04 15:09:34 -08006056#define DREF_SUPERSPREAD_SOURCE_MASK (3<<7)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006057#define DREF_SSC4_DOWNSPREAD (0<<6)
6058#define DREF_SSC4_CENTERSPREAD (1<<6)
6059#define DREF_SSC1_DISABLE (0<<1)
6060#define DREF_SSC1_ENABLE (1<<1)
6061#define DREF_SSC4_DISABLE (0)
6062#define DREF_SSC4_ENABLE (1)
6063
6064#define PCH_RAWCLK_FREQ 0xc6204
6065#define FDL_TP1_TIMER_SHIFT 12
6066#define FDL_TP1_TIMER_MASK (3<<12)
6067#define FDL_TP2_TIMER_SHIFT 10
6068#define FDL_TP2_TIMER_MASK (3<<10)
6069#define RAWCLK_FREQ_MASK 0x3ff
6070
6071#define PCH_DPLL_TMR_CFG 0xc6208
6072
6073#define PCH_SSC4_PARMS 0xc6210
6074#define PCH_SSC4_AUX_PARMS 0xc6214
6075
Zhenyu Wang8db9d772010-04-07 16:15:54 +08006076#define PCH_DPLL_SEL 0xc7000
Daniel Vetter11887392013-06-05 13:34:09 +02006077#define TRANS_DPLLB_SEL(pipe) (1 << (pipe * 4))
6078#define TRANS_DPLLA_SEL(pipe) 0
6079#define TRANS_DPLL_ENABLE(pipe) (1 << (pipe * 4 + 3))
Zhenyu Wang8db9d772010-04-07 16:15:54 +08006080
Zhenyu Wangb9055052009-06-05 15:38:38 +08006081/* transcoder */
6082
Daniel Vetter275f01b22013-05-03 11:49:47 +02006083#define _PCH_TRANS_HTOTAL_A 0xe0000
6084#define TRANS_HTOTAL_SHIFT 16
6085#define TRANS_HACTIVE_SHIFT 0
6086#define _PCH_TRANS_HBLANK_A 0xe0004
6087#define TRANS_HBLANK_END_SHIFT 16
6088#define TRANS_HBLANK_START_SHIFT 0
6089#define _PCH_TRANS_HSYNC_A 0xe0008
6090#define TRANS_HSYNC_END_SHIFT 16
6091#define TRANS_HSYNC_START_SHIFT 0
6092#define _PCH_TRANS_VTOTAL_A 0xe000c
6093#define TRANS_VTOTAL_SHIFT 16
6094#define TRANS_VACTIVE_SHIFT 0
6095#define _PCH_TRANS_VBLANK_A 0xe0010
6096#define TRANS_VBLANK_END_SHIFT 16
6097#define TRANS_VBLANK_START_SHIFT 0
6098#define _PCH_TRANS_VSYNC_A 0xe0014
6099#define TRANS_VSYNC_END_SHIFT 16
6100#define TRANS_VSYNC_START_SHIFT 0
6101#define _PCH_TRANS_VSYNCSHIFT_A 0xe0028
Zhenyu Wangb9055052009-06-05 15:38:38 +08006102
Daniel Vettere3b95f12013-05-03 11:49:49 +02006103#define _PCH_TRANSA_DATA_M1 0xe0030
6104#define _PCH_TRANSA_DATA_N1 0xe0034
6105#define _PCH_TRANSA_DATA_M2 0xe0038
6106#define _PCH_TRANSA_DATA_N2 0xe003c
6107#define _PCH_TRANSA_LINK_M1 0xe0040
6108#define _PCH_TRANSA_LINK_N1 0xe0044
6109#define _PCH_TRANSA_LINK_M2 0xe0048
6110#define _PCH_TRANSA_LINK_N2 0xe004c
Zhenyu Wangb9055052009-06-05 15:38:38 +08006111
Ville Syrjälä2dcbc342014-04-09 13:29:09 +03006112/* Per-transcoder DIP controls (PCH) */
Jesse Barnesb055c8f2011-07-08 11:31:57 -07006113#define _VIDEO_DIP_CTL_A 0xe0200
6114#define _VIDEO_DIP_DATA_A 0xe0208
6115#define _VIDEO_DIP_GCP_A 0xe0210
Ville Syrjälä6d674152015-05-05 17:06:20 +03006116#define GCP_COLOR_INDICATION (1 << 2)
6117#define GCP_DEFAULT_PHASE_ENABLE (1 << 1)
6118#define GCP_AV_MUTE (1 << 0)
Jesse Barnesb055c8f2011-07-08 11:31:57 -07006119
6120#define _VIDEO_DIP_CTL_B 0xe1200
6121#define _VIDEO_DIP_DATA_B 0xe1208
6122#define _VIDEO_DIP_GCP_B 0xe1210
6123
6124#define TVIDEO_DIP_CTL(pipe) _PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
6125#define TVIDEO_DIP_DATA(pipe) _PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
6126#define TVIDEO_DIP_GCP(pipe) _PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
6127
Ville Syrjälä2dcbc342014-04-09 13:29:09 +03006128/* Per-transcoder DIP controls (VLV) */
Ville Syrjäläb9064872013-01-24 15:29:31 +02006129#define VLV_VIDEO_DIP_CTL_A (VLV_DISPLAY_BASE + 0x60200)
6130#define VLV_VIDEO_DIP_DATA_A (VLV_DISPLAY_BASE + 0x60208)
6131#define VLV_VIDEO_DIP_GDCP_PAYLOAD_A (VLV_DISPLAY_BASE + 0x60210)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07006132
Ville Syrjäläb9064872013-01-24 15:29:31 +02006133#define VLV_VIDEO_DIP_CTL_B (VLV_DISPLAY_BASE + 0x61170)
6134#define VLV_VIDEO_DIP_DATA_B (VLV_DISPLAY_BASE + 0x61174)
6135#define VLV_VIDEO_DIP_GDCP_PAYLOAD_B (VLV_DISPLAY_BASE + 0x61178)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07006136
Ville Syrjälä2dcbc342014-04-09 13:29:09 +03006137#define CHV_VIDEO_DIP_CTL_C (VLV_DISPLAY_BASE + 0x611f0)
6138#define CHV_VIDEO_DIP_DATA_C (VLV_DISPLAY_BASE + 0x611f4)
6139#define CHV_VIDEO_DIP_GDCP_PAYLOAD_C (VLV_DISPLAY_BASE + 0x611f8)
6140
Shobhit Kumar90b107c2012-03-28 13:39:32 -07006141#define VLV_TVIDEO_DIP_CTL(pipe) \
Ville Syrjälä2dcbc342014-04-09 13:29:09 +03006142 _PIPE3((pipe), VLV_VIDEO_DIP_CTL_A, \
6143 VLV_VIDEO_DIP_CTL_B, CHV_VIDEO_DIP_CTL_C)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07006144#define VLV_TVIDEO_DIP_DATA(pipe) \
Ville Syrjälä2dcbc342014-04-09 13:29:09 +03006145 _PIPE3((pipe), VLV_VIDEO_DIP_DATA_A, \
6146 VLV_VIDEO_DIP_DATA_B, CHV_VIDEO_DIP_DATA_C)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07006147#define VLV_TVIDEO_DIP_GCP(pipe) \
Ville Syrjälä2dcbc342014-04-09 13:29:09 +03006148 _PIPE3((pipe), VLV_VIDEO_DIP_GDCP_PAYLOAD_A, \
6149 VLV_VIDEO_DIP_GDCP_PAYLOAD_B, CHV_VIDEO_DIP_GDCP_PAYLOAD_C)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07006150
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03006151/* Haswell DIP controls */
6152#define HSW_VIDEO_DIP_CTL_A 0x60200
6153#define HSW_VIDEO_DIP_AVI_DATA_A 0x60220
6154#define HSW_VIDEO_DIP_VS_DATA_A 0x60260
6155#define HSW_VIDEO_DIP_SPD_DATA_A 0x602A0
6156#define HSW_VIDEO_DIP_GMP_DATA_A 0x602E0
6157#define HSW_VIDEO_DIP_VSC_DATA_A 0x60320
6158#define HSW_VIDEO_DIP_AVI_ECC_A 0x60240
6159#define HSW_VIDEO_DIP_VS_ECC_A 0x60280
6160#define HSW_VIDEO_DIP_SPD_ECC_A 0x602C0
6161#define HSW_VIDEO_DIP_GMP_ECC_A 0x60300
6162#define HSW_VIDEO_DIP_VSC_ECC_A 0x60344
6163#define HSW_VIDEO_DIP_GCP_A 0x60210
6164
6165#define HSW_VIDEO_DIP_CTL_B 0x61200
6166#define HSW_VIDEO_DIP_AVI_DATA_B 0x61220
6167#define HSW_VIDEO_DIP_VS_DATA_B 0x61260
6168#define HSW_VIDEO_DIP_SPD_DATA_B 0x612A0
6169#define HSW_VIDEO_DIP_GMP_DATA_B 0x612E0
6170#define HSW_VIDEO_DIP_VSC_DATA_B 0x61320
6171#define HSW_VIDEO_DIP_BVI_ECC_B 0x61240
6172#define HSW_VIDEO_DIP_VS_ECC_B 0x61280
6173#define HSW_VIDEO_DIP_SPD_ECC_B 0x612C0
6174#define HSW_VIDEO_DIP_GMP_ECC_B 0x61300
6175#define HSW_VIDEO_DIP_VSC_ECC_B 0x61344
6176#define HSW_VIDEO_DIP_GCP_B 0x61210
6177
Rodrigo Vivi7d9bceb2013-02-25 19:55:16 -03006178#define HSW_TVIDEO_DIP_CTL(trans) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006179 _TRANSCODER2(trans, HSW_VIDEO_DIP_CTL_A)
Rodrigo Vivi7d9bceb2013-02-25 19:55:16 -03006180#define HSW_TVIDEO_DIP_AVI_DATA(trans) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006181 _TRANSCODER2(trans, HSW_VIDEO_DIP_AVI_DATA_A)
Lespiau, Damienc8bb75a2013-08-19 16:59:04 +01006182#define HSW_TVIDEO_DIP_VS_DATA(trans) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006183 _TRANSCODER2(trans, HSW_VIDEO_DIP_VS_DATA_A)
Rodrigo Vivi7d9bceb2013-02-25 19:55:16 -03006184#define HSW_TVIDEO_DIP_SPD_DATA(trans) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006185 _TRANSCODER2(trans, HSW_VIDEO_DIP_SPD_DATA_A)
Rodrigo Vivi7d9bceb2013-02-25 19:55:16 -03006186#define HSW_TVIDEO_DIP_GCP(trans) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006187 _TRANSCODER2(trans, HSW_VIDEO_DIP_GCP_A)
Rodrigo Vivi7d9bceb2013-02-25 19:55:16 -03006188#define HSW_TVIDEO_DIP_VSC_DATA(trans) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006189 _TRANSCODER2(trans, HSW_VIDEO_DIP_VSC_DATA_A)
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03006190
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03006191#define HSW_STEREO_3D_CTL_A 0x70020
6192#define S3D_ENABLE (1<<31)
6193#define HSW_STEREO_3D_CTL_B 0x71020
6194
6195#define HSW_STEREO_3D_CTL(trans) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006196 _PIPE2(trans, HSW_STEREO_3D_CTL_A)
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03006197
Daniel Vetter275f01b22013-05-03 11:49:47 +02006198#define _PCH_TRANS_HTOTAL_B 0xe1000
6199#define _PCH_TRANS_HBLANK_B 0xe1004
6200#define _PCH_TRANS_HSYNC_B 0xe1008
6201#define _PCH_TRANS_VTOTAL_B 0xe100c
6202#define _PCH_TRANS_VBLANK_B 0xe1010
6203#define _PCH_TRANS_VSYNC_B 0xe1014
6204#define _PCH_TRANS_VSYNCSHIFT_B 0xe1028
Zhenyu Wangb9055052009-06-05 15:38:38 +08006205
Daniel Vetter275f01b22013-05-03 11:49:47 +02006206#define PCH_TRANS_HTOTAL(pipe) _PIPE(pipe, _PCH_TRANS_HTOTAL_A, _PCH_TRANS_HTOTAL_B)
6207#define PCH_TRANS_HBLANK(pipe) _PIPE(pipe, _PCH_TRANS_HBLANK_A, _PCH_TRANS_HBLANK_B)
6208#define PCH_TRANS_HSYNC(pipe) _PIPE(pipe, _PCH_TRANS_HSYNC_A, _PCH_TRANS_HSYNC_B)
6209#define PCH_TRANS_VTOTAL(pipe) _PIPE(pipe, _PCH_TRANS_VTOTAL_A, _PCH_TRANS_VTOTAL_B)
6210#define PCH_TRANS_VBLANK(pipe) _PIPE(pipe, _PCH_TRANS_VBLANK_A, _PCH_TRANS_VBLANK_B)
6211#define PCH_TRANS_VSYNC(pipe) _PIPE(pipe, _PCH_TRANS_VSYNC_A, _PCH_TRANS_VSYNC_B)
6212#define PCH_TRANS_VSYNCSHIFT(pipe) _PIPE(pipe, _PCH_TRANS_VSYNCSHIFT_A, \
6213 _PCH_TRANS_VSYNCSHIFT_B)
Chris Wilson5eddb702010-09-11 13:48:45 +01006214
Daniel Vettere3b95f12013-05-03 11:49:49 +02006215#define _PCH_TRANSB_DATA_M1 0xe1030
6216#define _PCH_TRANSB_DATA_N1 0xe1034
6217#define _PCH_TRANSB_DATA_M2 0xe1038
6218#define _PCH_TRANSB_DATA_N2 0xe103c
6219#define _PCH_TRANSB_LINK_M1 0xe1040
6220#define _PCH_TRANSB_LINK_N1 0xe1044
6221#define _PCH_TRANSB_LINK_M2 0xe1048
6222#define _PCH_TRANSB_LINK_N2 0xe104c
Zhenyu Wangb9055052009-06-05 15:38:38 +08006223
Daniel Vettere3b95f12013-05-03 11:49:49 +02006224#define PCH_TRANS_DATA_M1(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_M1, _PCH_TRANSB_DATA_M1)
6225#define PCH_TRANS_DATA_N1(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_N1, _PCH_TRANSB_DATA_N1)
6226#define PCH_TRANS_DATA_M2(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_M2, _PCH_TRANSB_DATA_M2)
6227#define PCH_TRANS_DATA_N2(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_N2, _PCH_TRANSB_DATA_N2)
6228#define PCH_TRANS_LINK_M1(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_M1, _PCH_TRANSB_LINK_M1)
6229#define PCH_TRANS_LINK_N1(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_N1, _PCH_TRANSB_LINK_N1)
6230#define PCH_TRANS_LINK_M2(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_M2, _PCH_TRANSB_LINK_M2)
6231#define PCH_TRANS_LINK_N2(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_N2, _PCH_TRANSB_LINK_N2)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006232
Daniel Vetterab9412b2013-05-03 11:49:46 +02006233#define _PCH_TRANSACONF 0xf0008
6234#define _PCH_TRANSBCONF 0xf1008
6235#define PCH_TRANSCONF(pipe) _PIPE(pipe, _PCH_TRANSACONF, _PCH_TRANSBCONF)
6236#define LPT_TRANSCONF _PCH_TRANSACONF /* lpt has only one transcoder */
Zhenyu Wangb9055052009-06-05 15:38:38 +08006237#define TRANS_DISABLE (0<<31)
6238#define TRANS_ENABLE (1<<31)
6239#define TRANS_STATE_MASK (1<<30)
6240#define TRANS_STATE_DISABLE (0<<30)
6241#define TRANS_STATE_ENABLE (1<<30)
6242#define TRANS_FSYNC_DELAY_HB1 (0<<27)
6243#define TRANS_FSYNC_DELAY_HB2 (1<<27)
6244#define TRANS_FSYNC_DELAY_HB3 (2<<27)
6245#define TRANS_FSYNC_DELAY_HB4 (3<<27)
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02006246#define TRANS_INTERLACE_MASK (7<<21)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006247#define TRANS_PROGRESSIVE (0<<21)
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02006248#define TRANS_INTERLACED (3<<21)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02006249#define TRANS_LEGACY_INTERLACED_ILK (2<<21)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006250#define TRANS_8BPC (0<<5)
6251#define TRANS_10BPC (1<<5)
6252#define TRANS_6BPC (2<<5)
6253#define TRANS_12BPC (3<<5)
6254
Daniel Vetterce401412012-10-31 22:52:30 +01006255#define _TRANSA_CHICKEN1 0xf0060
6256#define _TRANSB_CHICKEN1 0xf1060
6257#define TRANS_CHICKEN1(pipe) _PIPE(pipe, _TRANSA_CHICKEN1, _TRANSB_CHICKEN1)
Ville Syrjäläd1b15892015-05-05 17:06:19 +03006258#define TRANS_CHICKEN1_HDMIUNIT_GC_DISABLE (1<<10)
Daniel Vetterce401412012-10-31 22:52:30 +01006259#define TRANS_CHICKEN1_DP0UNIT_GC_DISABLE (1<<4)
Jesse Barnes3bcf6032011-07-27 11:51:40 -07006260#define _TRANSA_CHICKEN2 0xf0064
6261#define _TRANSB_CHICKEN2 0xf1064
6262#define TRANS_CHICKEN2(pipe) _PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03006263#define TRANS_CHICKEN2_TIMING_OVERRIDE (1<<31)
6264#define TRANS_CHICKEN2_FDI_POLARITY_REVERSED (1<<29)
6265#define TRANS_CHICKEN2_FRAME_START_DELAY_MASK (3<<27)
6266#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER (1<<26)
6267#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH (1<<25)
Jesse Barnes3bcf6032011-07-27 11:51:40 -07006268
Jesse Barnes291427f2011-07-29 12:42:37 -07006269#define SOUTH_CHICKEN1 0xc2000
6270#define FDIA_PHASE_SYNC_SHIFT_OVR 19
6271#define FDIA_PHASE_SYNC_SHIFT_EN 18
Daniel Vetter01a415f2012-10-27 15:58:40 +02006272#define FDI_PHASE_SYNC_OVR(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
6273#define FDI_PHASE_SYNC_EN(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
6274#define FDI_BC_BIFURCATION_SELECT (1 << 12)
Jesse Barnes645c62a2011-05-11 09:49:31 -07006275#define SOUTH_CHICKEN2 0xc2004
Paulo Zanonidde86e22012-12-01 12:04:25 -02006276#define FDI_MPHY_IOSFSB_RESET_STATUS (1<<13)
6277#define FDI_MPHY_IOSFSB_RESET_CTL (1<<12)
6278#define DPLS_EDP_PPS_FIX_DIS (1<<0)
Jesse Barnes645c62a2011-05-11 09:49:31 -07006279
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006280#define _FDI_RXA_CHICKEN 0xc200c
6281#define _FDI_RXB_CHICKEN 0xc2010
Jesse Barnes6f06ce12011-01-04 15:09:38 -08006282#define FDI_RX_PHASE_SYNC_POINTER_OVR (1<<1)
6283#define FDI_RX_PHASE_SYNC_POINTER_EN (1<<0)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006284#define FDI_RX_CHICKEN(pipe) _PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006285
Jesse Barnes382b0932010-10-07 16:01:25 -07006286#define SOUTH_DSPCLK_GATE_D 0xc2020
Jesse Barnescd664072013-10-02 10:34:19 -07006287#define PCH_DPLUNIT_CLOCK_GATE_DISABLE (1<<30)
Jesse Barnes382b0932010-10-07 16:01:25 -07006288#define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1<<29)
Jesse Barnescd664072013-10-02 10:34:19 -07006289#define PCH_CPUNIT_CLOCK_GATE_DISABLE (1<<14)
Paulo Zanoni17a303e2012-11-20 15:12:07 -02006290#define PCH_LP_PARTITION_LEVEL_DISABLE (1<<12)
Jesse Barnes382b0932010-10-07 16:01:25 -07006291
Zhenyu Wangb9055052009-06-05 15:38:38 +08006292/* CPU: FDI_TX */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006293#define _FDI_TXA_CTL 0x60100
6294#define _FDI_TXB_CTL 0x61100
6295#define FDI_TX_CTL(pipe) _PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006296#define FDI_TX_DISABLE (0<<31)
6297#define FDI_TX_ENABLE (1<<31)
6298#define FDI_LINK_TRAIN_PATTERN_1 (0<<28)
6299#define FDI_LINK_TRAIN_PATTERN_2 (1<<28)
6300#define FDI_LINK_TRAIN_PATTERN_IDLE (2<<28)
6301#define FDI_LINK_TRAIN_NONE (3<<28)
6302#define FDI_LINK_TRAIN_VOLTAGE_0_4V (0<<25)
6303#define FDI_LINK_TRAIN_VOLTAGE_0_6V (1<<25)
6304#define FDI_LINK_TRAIN_VOLTAGE_0_8V (2<<25)
6305#define FDI_LINK_TRAIN_VOLTAGE_1_2V (3<<25)
6306#define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22)
6307#define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22)
6308#define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2<<22)
6309#define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3<<22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08006310/* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
6311 SNB has different settings. */
6312/* SNB A-stepping */
6313#define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
6314#define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
6315#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
6316#define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
6317/* SNB B-stepping */
6318#define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22)
6319#define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22)
6320#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22)
6321#define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22)
6322#define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f<<22)
Daniel Vetter627eb5a2013-04-29 19:33:42 +02006323#define FDI_DP_PORT_WIDTH_SHIFT 19
6324#define FDI_DP_PORT_WIDTH_MASK (7 << FDI_DP_PORT_WIDTH_SHIFT)
6325#define FDI_DP_PORT_WIDTH(width) (((width) - 1) << FDI_DP_PORT_WIDTH_SHIFT)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006326#define FDI_TX_ENHANCE_FRAME_ENABLE (1<<18)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006327/* Ironlake: hardwired to 1 */
Zhenyu Wangb9055052009-06-05 15:38:38 +08006328#define FDI_TX_PLL_ENABLE (1<<14)
Jesse Barnes357555c2011-04-28 15:09:55 -07006329
6330/* Ivybridge has different bits for lolz */
6331#define FDI_LINK_TRAIN_PATTERN_1_IVB (0<<8)
6332#define FDI_LINK_TRAIN_PATTERN_2_IVB (1<<8)
6333#define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2<<8)
6334#define FDI_LINK_TRAIN_NONE_IVB (3<<8)
6335
Zhenyu Wangb9055052009-06-05 15:38:38 +08006336/* both Tx and Rx */
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07006337#define FDI_COMPOSITE_SYNC (1<<11)
Jesse Barnes357555c2011-04-28 15:09:55 -07006338#define FDI_LINK_TRAIN_AUTO (1<<10)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006339#define FDI_SCRAMBLING_ENABLE (0<<7)
6340#define FDI_SCRAMBLING_DISABLE (1<<7)
6341
6342/* FDI_RX, FDI_X is hard-wired to Transcoder_X */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006343#define _FDI_RXA_CTL 0xf000c
6344#define _FDI_RXB_CTL 0xf100c
6345#define FDI_RX_CTL(pipe) _PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006346#define FDI_RX_ENABLE (1<<31)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006347/* train, dp width same as FDI_TX */
Jesse Barnes357555c2011-04-28 15:09:55 -07006348#define FDI_FS_ERRC_ENABLE (1<<27)
6349#define FDI_FE_ERRC_ENABLE (1<<26)
Paulo Zanoni68d18ad2012-12-01 12:04:26 -02006350#define FDI_RX_POLARITY_REVERSED_LPT (1<<16)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006351#define FDI_8BPC (0<<16)
6352#define FDI_10BPC (1<<16)
6353#define FDI_6BPC (2<<16)
6354#define FDI_12BPC (3<<16)
Damien Lespiau3e683202012-12-11 18:48:29 +00006355#define FDI_RX_LINK_REVERSAL_OVERRIDE (1<<15)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006356#define FDI_DMI_LINK_REVERSE_MASK (1<<14)
6357#define FDI_RX_PLL_ENABLE (1<<13)
6358#define FDI_FS_ERR_CORRECT_ENABLE (1<<11)
6359#define FDI_FE_ERR_CORRECT_ENABLE (1<<10)
6360#define FDI_FS_ERR_REPORT_ENABLE (1<<9)
6361#define FDI_FE_ERR_REPORT_ENABLE (1<<8)
6362#define FDI_RX_ENHANCE_FRAME_ENABLE (1<<6)
Chris Wilson5eddb702010-09-11 13:48:45 +01006363#define FDI_PCDCLK (1<<4)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08006364/* CPT */
6365#define FDI_AUTO_TRAINING (1<<10)
6366#define FDI_LINK_TRAIN_PATTERN_1_CPT (0<<8)
6367#define FDI_LINK_TRAIN_PATTERN_2_CPT (1<<8)
6368#define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2<<8)
6369#define FDI_LINK_TRAIN_NORMAL_CPT (3<<8)
6370#define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3<<8)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006371
Paulo Zanoni04945642012-11-01 21:00:59 -02006372#define _FDI_RXA_MISC 0xf0010
6373#define _FDI_RXB_MISC 0xf1010
6374#define FDI_RX_PWRDN_LANE1_MASK (3<<26)
6375#define FDI_RX_PWRDN_LANE1_VAL(x) ((x)<<26)
6376#define FDI_RX_PWRDN_LANE0_MASK (3<<24)
6377#define FDI_RX_PWRDN_LANE0_VAL(x) ((x)<<24)
6378#define FDI_RX_TP1_TO_TP2_48 (2<<20)
6379#define FDI_RX_TP1_TO_TP2_64 (3<<20)
6380#define FDI_RX_FDI_DELAY_90 (0x90<<0)
6381#define FDI_RX_MISC(pipe) _PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
6382
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006383#define _FDI_RXA_TUSIZE1 0xf0030
6384#define _FDI_RXA_TUSIZE2 0xf0038
6385#define _FDI_RXB_TUSIZE1 0xf1030
6386#define _FDI_RXB_TUSIZE2 0xf1038
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006387#define FDI_RX_TUSIZE1(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
6388#define FDI_RX_TUSIZE2(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006389
6390/* FDI_RX interrupt register format */
6391#define FDI_RX_INTER_LANE_ALIGN (1<<10)
6392#define FDI_RX_SYMBOL_LOCK (1<<9) /* train 2 */
6393#define FDI_RX_BIT_LOCK (1<<8) /* train 1 */
6394#define FDI_RX_TRAIN_PATTERN_2_FAIL (1<<7)
6395#define FDI_RX_FS_CODE_ERR (1<<6)
6396#define FDI_RX_FE_CODE_ERR (1<<5)
6397#define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1<<4)
6398#define FDI_RX_HDCP_LINK_FAIL (1<<3)
6399#define FDI_RX_PIXEL_FIFO_OVERFLOW (1<<2)
6400#define FDI_RX_CROSS_CLOCK_OVERFLOW (1<<1)
6401#define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1<<0)
6402
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006403#define _FDI_RXA_IIR 0xf0014
6404#define _FDI_RXA_IMR 0xf0018
6405#define _FDI_RXB_IIR 0xf1014
6406#define _FDI_RXB_IMR 0xf1018
6407#define FDI_RX_IIR(pipe) _PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
6408#define FDI_RX_IMR(pipe) _PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006409
6410#define FDI_PLL_CTL_1 0xfe000
6411#define FDI_PLL_CTL_2 0xfe004
6412
Zhenyu Wangb9055052009-06-05 15:38:38 +08006413#define PCH_LVDS 0xe1180
6414#define LVDS_DETECTED (1 << 1)
6415
Shobhit Kumar98364372012-06-15 11:55:14 -07006416/* vlv has 2 sets of panel control regs. */
Ville Syrjäläf12c47b2013-01-24 15:29:30 +02006417#define PIPEA_PP_STATUS (VLV_DISPLAY_BASE + 0x61200)
6418#define PIPEA_PP_CONTROL (VLV_DISPLAY_BASE + 0x61204)
6419#define PIPEA_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61208)
Ville Syrjäläad933b52014-08-18 22:15:56 +03006420#define PANEL_PORT_SELECT_VLV(port) ((port) << 30)
Ville Syrjäläf12c47b2013-01-24 15:29:30 +02006421#define PIPEA_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6120c)
6422#define PIPEA_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61210)
Shobhit Kumar98364372012-06-15 11:55:14 -07006423
Ville Syrjäläf12c47b2013-01-24 15:29:30 +02006424#define PIPEB_PP_STATUS (VLV_DISPLAY_BASE + 0x61300)
6425#define PIPEB_PP_CONTROL (VLV_DISPLAY_BASE + 0x61304)
6426#define PIPEB_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61308)
6427#define PIPEB_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6130c)
6428#define PIPEB_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61310)
Shobhit Kumar98364372012-06-15 11:55:14 -07006429
Jesse Barnes453c5422013-03-28 09:55:41 -07006430#define VLV_PIPE_PP_STATUS(pipe) _PIPE(pipe, PIPEA_PP_STATUS, PIPEB_PP_STATUS)
6431#define VLV_PIPE_PP_CONTROL(pipe) _PIPE(pipe, PIPEA_PP_CONTROL, PIPEB_PP_CONTROL)
6432#define VLV_PIPE_PP_ON_DELAYS(pipe) \
6433 _PIPE(pipe, PIPEA_PP_ON_DELAYS, PIPEB_PP_ON_DELAYS)
6434#define VLV_PIPE_PP_OFF_DELAYS(pipe) \
6435 _PIPE(pipe, PIPEA_PP_OFF_DELAYS, PIPEB_PP_OFF_DELAYS)
6436#define VLV_PIPE_PP_DIVISOR(pipe) \
6437 _PIPE(pipe, PIPEA_PP_DIVISOR, PIPEB_PP_DIVISOR)
6438
Zhenyu Wangb9055052009-06-05 15:38:38 +08006439#define PCH_PP_STATUS 0xc7200
6440#define PCH_PP_CONTROL 0xc7204
Jesse Barnes4a655f02010-07-22 13:18:18 -07006441#define PANEL_UNLOCK_REGS (0xabcd << 16)
Keith Packard1c0ae802011-09-19 13:59:29 -07006442#define PANEL_UNLOCK_MASK (0xffff << 16)
Vandana Kannanb0a08be2015-06-18 11:00:55 +05306443#define BXT_POWER_CYCLE_DELAY_MASK (0x1f0)
6444#define BXT_POWER_CYCLE_DELAY_SHIFT 4
Zhenyu Wangb9055052009-06-05 15:38:38 +08006445#define EDP_FORCE_VDD (1 << 3)
6446#define EDP_BLC_ENABLE (1 << 2)
6447#define PANEL_POWER_RESET (1 << 1)
6448#define PANEL_POWER_OFF (0 << 0)
6449#define PANEL_POWER_ON (1 << 0)
6450#define PCH_PP_ON_DELAYS 0xc7208
Keith Packardf01eca22011-09-28 16:48:10 -07006451#define PANEL_PORT_SELECT_MASK (3 << 30)
6452#define PANEL_PORT_SELECT_LVDS (0 << 30)
6453#define PANEL_PORT_SELECT_DPA (1 << 30)
Keith Packardf01eca22011-09-28 16:48:10 -07006454#define PANEL_PORT_SELECT_DPC (2 << 30)
6455#define PANEL_PORT_SELECT_DPD (3 << 30)
6456#define PANEL_POWER_UP_DELAY_MASK (0x1fff0000)
6457#define PANEL_POWER_UP_DELAY_SHIFT 16
6458#define PANEL_LIGHT_ON_DELAY_MASK (0x1fff)
6459#define PANEL_LIGHT_ON_DELAY_SHIFT 0
6460
Zhenyu Wangb9055052009-06-05 15:38:38 +08006461#define PCH_PP_OFF_DELAYS 0xc720c
Keith Packardf01eca22011-09-28 16:48:10 -07006462#define PANEL_POWER_DOWN_DELAY_MASK (0x1fff0000)
6463#define PANEL_POWER_DOWN_DELAY_SHIFT 16
6464#define PANEL_LIGHT_OFF_DELAY_MASK (0x1fff)
6465#define PANEL_LIGHT_OFF_DELAY_SHIFT 0
6466
Zhenyu Wangb9055052009-06-05 15:38:38 +08006467#define PCH_PP_DIVISOR 0xc7210
Keith Packardf01eca22011-09-28 16:48:10 -07006468#define PP_REFERENCE_DIVIDER_MASK (0xffffff00)
6469#define PP_REFERENCE_DIVIDER_SHIFT 8
6470#define PANEL_POWER_CYCLE_DELAY_MASK (0x1f)
6471#define PANEL_POWER_CYCLE_DELAY_SHIFT 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08006472
Vandana Kannanb0a08be2015-06-18 11:00:55 +05306473/* BXT PPS changes - 2nd set of PPS registers */
6474#define _BXT_PP_STATUS2 0xc7300
6475#define _BXT_PP_CONTROL2 0xc7304
6476#define _BXT_PP_ON_DELAYS2 0xc7308
6477#define _BXT_PP_OFF_DELAYS2 0xc730c
6478
6479#define BXT_PP_STATUS(n) ((!n) ? PCH_PP_STATUS : _BXT_PP_STATUS2)
6480#define BXT_PP_CONTROL(n) ((!n) ? PCH_PP_CONTROL : _BXT_PP_CONTROL2)
6481#define BXT_PP_ON_DELAYS(n) ((!n) ? PCH_PP_ON_DELAYS : _BXT_PP_ON_DELAYS2)
6482#define BXT_PP_OFF_DELAYS(n) ((!n) ? PCH_PP_OFF_DELAYS : _BXT_PP_OFF_DELAYS2)
6483
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08006484#define PCH_DP_B 0xe4100
6485#define PCH_DPB_AUX_CH_CTL 0xe4110
6486#define PCH_DPB_AUX_CH_DATA1 0xe4114
6487#define PCH_DPB_AUX_CH_DATA2 0xe4118
6488#define PCH_DPB_AUX_CH_DATA3 0xe411c
6489#define PCH_DPB_AUX_CH_DATA4 0xe4120
6490#define PCH_DPB_AUX_CH_DATA5 0xe4124
6491
6492#define PCH_DP_C 0xe4200
6493#define PCH_DPC_AUX_CH_CTL 0xe4210
6494#define PCH_DPC_AUX_CH_DATA1 0xe4214
6495#define PCH_DPC_AUX_CH_DATA2 0xe4218
6496#define PCH_DPC_AUX_CH_DATA3 0xe421c
6497#define PCH_DPC_AUX_CH_DATA4 0xe4220
6498#define PCH_DPC_AUX_CH_DATA5 0xe4224
6499
6500#define PCH_DP_D 0xe4300
6501#define PCH_DPD_AUX_CH_CTL 0xe4310
6502#define PCH_DPD_AUX_CH_DATA1 0xe4314
6503#define PCH_DPD_AUX_CH_DATA2 0xe4318
6504#define PCH_DPD_AUX_CH_DATA3 0xe431c
6505#define PCH_DPD_AUX_CH_DATA4 0xe4320
6506#define PCH_DPD_AUX_CH_DATA5 0xe4324
6507
Zhenyu Wang8db9d772010-04-07 16:15:54 +08006508/* CPT */
6509#define PORT_TRANS_A_SEL_CPT 0
6510#define PORT_TRANS_B_SEL_CPT (1<<29)
6511#define PORT_TRANS_C_SEL_CPT (2<<29)
6512#define PORT_TRANS_SEL_MASK (3<<29)
Keith Packard1519b992011-08-06 10:35:34 -07006513#define PORT_TRANS_SEL_CPT(pipe) ((pipe) << 29)
Daniel Vetter19d8fe12012-07-02 13:26:27 +02006514#define PORT_TO_PIPE(val) (((val) & (1<<30)) >> 30)
6515#define PORT_TO_PIPE_CPT(val) (((val) & PORT_TRANS_SEL_MASK) >> 29)
Ville Syrjälä71485e02014-04-09 13:28:55 +03006516#define SDVO_PORT_TO_PIPE_CHV(val) (((val) & (3<<24)) >> 24)
6517#define DP_PORT_TO_PIPE_CHV(val) (((val) & (3<<16)) >> 16)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08006518
6519#define TRANS_DP_CTL_A 0xe0300
6520#define TRANS_DP_CTL_B 0xe1300
6521#define TRANS_DP_CTL_C 0xe2300
Daniel Vetter23670b322012-11-01 09:15:30 +01006522#define TRANS_DP_CTL(pipe) _PIPE(pipe, TRANS_DP_CTL_A, TRANS_DP_CTL_B)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08006523#define TRANS_DP_OUTPUT_ENABLE (1<<31)
6524#define TRANS_DP_PORT_SEL_B (0<<29)
6525#define TRANS_DP_PORT_SEL_C (1<<29)
6526#define TRANS_DP_PORT_SEL_D (2<<29)
Eric Anholtcb3543c2011-02-02 12:08:07 -08006527#define TRANS_DP_PORT_SEL_NONE (3<<29)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08006528#define TRANS_DP_PORT_SEL_MASK (3<<29)
Ville Syrjäläadc289d2015-05-05 17:17:30 +03006529#define TRANS_DP_PIPE_TO_PORT(val) ((((val) & TRANS_DP_PORT_SEL_MASK) >> 29) + PORT_B)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08006530#define TRANS_DP_AUDIO_ONLY (1<<26)
6531#define TRANS_DP_ENH_FRAMING (1<<18)
6532#define TRANS_DP_8BPC (0<<9)
6533#define TRANS_DP_10BPC (1<<9)
6534#define TRANS_DP_6BPC (2<<9)
6535#define TRANS_DP_12BPC (3<<9)
Eric Anholt220cad32010-11-18 09:32:58 +08006536#define TRANS_DP_BPC_MASK (3<<9)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08006537#define TRANS_DP_VSYNC_ACTIVE_HIGH (1<<4)
6538#define TRANS_DP_VSYNC_ACTIVE_LOW 0
6539#define TRANS_DP_HSYNC_ACTIVE_HIGH (1<<3)
6540#define TRANS_DP_HSYNC_ACTIVE_LOW 0
Chris Wilson94113ce2010-08-04 11:25:21 +01006541#define TRANS_DP_SYNC_MASK (3<<3)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08006542
6543/* SNB eDP training params */
6544/* SNB A-stepping */
6545#define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
6546#define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
6547#define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
6548#define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
6549/* SNB B-stepping */
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08006550#define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0<<22)
6551#define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1<<22)
6552#define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a<<22)
6553#define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39<<22)
6554#define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38<<22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08006555#define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f<<22)
6556
Keith Packard1a2eb462011-11-16 16:26:07 -08006557/* IVB */
6558#define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 <<22)
6559#define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a <<22)
6560#define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f <<22)
6561#define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 <<22)
6562#define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 <<22)
6563#define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 <<22)
Imre Deak77fa4cb2013-08-23 23:50:23 +03006564#define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x3e <<22)
Keith Packard1a2eb462011-11-16 16:26:07 -08006565
6566/* legacy values */
6567#define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 <<22)
6568#define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 <<22)
6569#define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 <<22)
6570#define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 <<22)
6571#define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 <<22)
6572
6573#define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f<<22)
6574
Imre Deak9e72b462014-05-05 15:13:55 +03006575#define VLV_PMWGICZ 0x1300a4
6576
Zou Nan haicae58522010-11-09 17:17:32 +08006577#define FORCEWAKE 0xA18C
Jesse Barnes575155a2012-03-28 13:39:37 -07006578#define FORCEWAKE_VLV 0x1300b0
6579#define FORCEWAKE_ACK_VLV 0x1300b4
Jesse Barnesed5de392013-03-08 10:45:57 -08006580#define FORCEWAKE_MEDIA_VLV 0x1300b8
6581#define FORCEWAKE_ACK_MEDIA_VLV 0x1300bc
Eugeni Dodonove7911c42012-07-02 11:51:04 -03006582#define FORCEWAKE_ACK_HSW 0x130044
Chris Wilsoneb43f4a2010-12-08 17:32:24 +00006583#define FORCEWAKE_ACK 0x130090
Jesse Barnesd62b4892013-03-08 10:45:53 -08006584#define VLV_GTLC_WAKE_CTRL 0x130090
Imre Deak981a5ae2014-04-14 20:24:22 +03006585#define VLV_GTLC_RENDER_CTX_EXISTS (1 << 25)
6586#define VLV_GTLC_MEDIA_CTX_EXISTS (1 << 24)
6587#define VLV_GTLC_ALLOWWAKEREQ (1 << 0)
6588
Jesse Barnesd62b4892013-03-08 10:45:53 -08006589#define VLV_GTLC_PW_STATUS 0x130094
Imre Deak981a5ae2014-04-14 20:24:22 +03006590#define VLV_GTLC_ALLOWWAKEACK (1 << 0)
6591#define VLV_GTLC_ALLOWWAKEERR (1 << 1)
6592#define VLV_GTLC_PW_MEDIA_STATUS_MASK (1 << 5)
6593#define VLV_GTLC_PW_RENDER_STATUS_MASK (1 << 7)
Keith Packard8d715f02011-11-18 20:39:01 -08006594#define FORCEWAKE_MT 0xa188 /* multi-threaded */
Zhe Wang38cff0b2014-11-04 17:07:04 +00006595#define FORCEWAKE_MEDIA_GEN9 0xa270
6596#define FORCEWAKE_RENDER_GEN9 0xa278
6597#define FORCEWAKE_BLITTER_GEN9 0xa188
6598#define FORCEWAKE_ACK_MEDIA_GEN9 0x0D88
6599#define FORCEWAKE_ACK_RENDER_GEN9 0x0D84
6600#define FORCEWAKE_ACK_BLITTER_GEN9 0x130044
Chris Wilsonc5836c22012-10-17 12:09:55 +01006601#define FORCEWAKE_KERNEL 0x1
6602#define FORCEWAKE_USER 0x2
Keith Packard8d715f02011-11-18 20:39:01 -08006603#define FORCEWAKE_MT_ACK 0x130040
6604#define ECOBUS 0xa180
6605#define FORCEWAKE_MT_ENABLE (1<<5)
Imre Deak9e72b462014-05-05 15:13:55 +03006606#define VLV_SPAREG2H 0xA194
Chris Wilson8fd26852010-12-08 18:40:43 +00006607
Ben Widawskydd202c62012-02-09 10:15:18 +01006608#define GTFIFODBG 0x120000
Ville Syrjälä90f256b2013-11-14 01:59:59 +02006609#define GT_FIFO_SBDROPERR (1<<6)
6610#define GT_FIFO_BLOBDROPERR (1<<5)
6611#define GT_FIFO_SB_READ_ABORTERR (1<<4)
6612#define GT_FIFO_DROPERR (1<<3)
Ben Widawskydd202c62012-02-09 10:15:18 +01006613#define GT_FIFO_OVFERR (1<<2)
6614#define GT_FIFO_IAWRERR (1<<1)
6615#define GT_FIFO_IARDERR (1<<0)
6616
Ville Syrjälä46520e22013-11-14 02:00:00 +02006617#define GTFIFOCTL 0x120008
6618#define GT_FIFO_FREE_ENTRIES_MASK 0x7f
Chris Wilson957367202011-05-12 22:17:09 +01006619#define GT_FIFO_NUM_RESERVED_ENTRIES 20
Deepak Sa04f90a2015-04-16 08:51:28 +05306620#define GT_FIFO_CTL_BLOCK_ALL_POLICY_STALL (1 << 12)
6621#define GT_FIFO_CTL_RC6_POLICY_STALL (1 << 11)
Chris Wilson91355832011-03-04 19:22:40 +00006622
Ben Widawsky05e21cc2013-07-04 11:02:04 -07006623#define HSW_IDICR 0x9008
6624#define IDIHASHMSK(x) (((x) & 0x3f) << 16)
6625#define HSW_EDRAM_PRESENT 0x120010
Damien Lespiau2db59d52015-02-03 14:25:14 +00006626#define EDRAM_ENABLED 0x1
Ben Widawsky05e21cc2013-07-04 11:02:04 -07006627
Daniel Vetter80e829f2012-03-31 11:21:57 +02006628#define GEN6_UCGCTL1 0x9400
Ville Syrjäläe4443e42014-04-09 13:28:41 +03006629# define GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE (1 << 16)
Daniel Vetter80e829f2012-03-31 11:21:57 +02006630# define GEN6_BLBUNIT_CLOCK_GATE_DISABLE (1 << 5)
Daniel Vetterde4a8bd2012-04-11 20:42:38 +02006631# define GEN6_CSUNIT_CLOCK_GATE_DISABLE (1 << 7)
Daniel Vetter80e829f2012-03-31 11:21:57 +02006632
Eric Anholt406478d2011-11-07 16:07:04 -08006633#define GEN6_UCGCTL2 0x9404
Damien Lespiauf9fc42f2015-02-26 18:20:39 +00006634# define GEN6_VFUNIT_CLOCK_GATE_DISABLE (1 << 31)
Jesse Barnes0f846f82012-06-14 11:04:47 -07006635# define GEN7_VDSUNIT_CLOCK_GATE_DISABLE (1 << 30)
Jesse Barnes6edaa7f2012-06-14 11:04:49 -07006636# define GEN7_TDLUNIT_CLOCK_GATE_DISABLE (1 << 22)
Eugeni Dodonoveae66b52012-02-08 12:53:49 -08006637# define GEN6_RCZUNIT_CLOCK_GATE_DISABLE (1 << 13)
Eric Anholt406478d2011-11-07 16:07:04 -08006638# define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12)
Eric Anholt9ca1d102011-11-07 16:07:05 -08006639# define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11)
Eric Anholt406478d2011-11-07 16:07:04 -08006640
Imre Deak9e72b462014-05-05 15:13:55 +03006641#define GEN6_UCGCTL3 0x9408
6642
Jesse Barnese3f33d42012-06-14 11:04:50 -07006643#define GEN7_UCGCTL4 0x940c
6644#define GEN7_L3BANK2X_CLOCK_GATE_DISABLE (1<<25)
6645
Imre Deak9e72b462014-05-05 15:13:55 +03006646#define GEN6_RCGCTL1 0x9410
6647#define GEN6_RCGCTL2 0x9414
6648#define GEN6_RSTCTL 0x9420
6649
Ville Syrjälä4f1ca9e2014-02-27 21:59:02 +02006650#define GEN8_UCGCTL6 0x9430
Damien Lespiau9253c2e2015-02-09 19:33:10 +00006651#define GEN8_GAPSUNIT_CLOCK_GATE_DISABLE (1<<24)
Ville Syrjälä4f1ca9e2014-02-27 21:59:02 +02006652#define GEN8_SDEUNIT_CLOCK_GATE_DISABLE (1<<14)
Ben Widawsky868434c2015-03-11 10:49:32 +02006653#define GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ (1<<28)
Ville Syrjälä4f1ca9e2014-02-27 21:59:02 +02006654
Imre Deak9e72b462014-05-05 15:13:55 +03006655#define GEN6_GFXPAUSE 0xA000
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08006656#define GEN6_RPNSWREQ 0xA008
Chris Wilson8fd26852010-12-08 18:40:43 +00006657#define GEN6_TURBO_DISABLE (1<<31)
6658#define GEN6_FREQUENCY(x) ((x)<<25)
Rodrigo Vivi92bd1bf2013-03-25 17:55:49 -03006659#define HSW_FREQUENCY(x) ((x)<<24)
Akash Goelde43ae92015-03-06 11:07:14 +05306660#define GEN9_FREQUENCY(x) ((x)<<23)
Chris Wilson8fd26852010-12-08 18:40:43 +00006661#define GEN6_OFFSET(x) ((x)<<19)
6662#define GEN6_AGGRESSIVE_TURBO (0<<15)
6663#define GEN6_RC_VIDEO_FREQ 0xA00C
6664#define GEN6_RC_CONTROL 0xA090
6665#define GEN6_RC_CTL_RC6pp_ENABLE (1<<16)
6666#define GEN6_RC_CTL_RC6p_ENABLE (1<<17)
6667#define GEN6_RC_CTL_RC6_ENABLE (1<<18)
6668#define GEN6_RC_CTL_RC1e_ENABLE (1<<20)
6669#define GEN6_RC_CTL_RC7_ENABLE (1<<22)
Jesse Barnes6b88f292013-11-15 09:32:12 -08006670#define VLV_RC_CTL_CTX_RST_PARALLEL (1<<24)
Jesse Barnes0a073b82013-04-17 15:54:58 -07006671#define GEN7_RC_CTL_TO_MODE (1<<28)
Chris Wilson8fd26852010-12-08 18:40:43 +00006672#define GEN6_RC_CTL_EI_MODE(x) ((x)<<27)
6673#define GEN6_RC_CTL_HW_ENABLE (1<<31)
6674#define GEN6_RP_DOWN_TIMEOUT 0xA010
6675#define GEN6_RP_INTERRUPT_LIMITS 0xA014
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08006676#define GEN6_RPSTAT1 0xA01C
Jesse Barnesccab5c82011-01-18 15:49:25 -08006677#define GEN6_CAGF_SHIFT 8
Ben Widawskyf82855d2013-01-29 12:00:15 -08006678#define HSW_CAGF_SHIFT 7
Akash Goelde43ae92015-03-06 11:07:14 +05306679#define GEN9_CAGF_SHIFT 23
Jesse Barnesccab5c82011-01-18 15:49:25 -08006680#define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT)
Ben Widawskyf82855d2013-01-29 12:00:15 -08006681#define HSW_CAGF_MASK (0x7f << HSW_CAGF_SHIFT)
Akash Goelde43ae92015-03-06 11:07:14 +05306682#define GEN9_CAGF_MASK (0x1ff << GEN9_CAGF_SHIFT)
Chris Wilson8fd26852010-12-08 18:40:43 +00006683#define GEN6_RP_CONTROL 0xA024
6684#define GEN6_RP_MEDIA_TURBO (1<<11)
Ben Widawsky6ed55ee2011-12-12 19:21:59 -08006685#define GEN6_RP_MEDIA_MODE_MASK (3<<9)
6686#define GEN6_RP_MEDIA_HW_TURBO_MODE (3<<9)
6687#define GEN6_RP_MEDIA_HW_NORMAL_MODE (2<<9)
6688#define GEN6_RP_MEDIA_HW_MODE (1<<9)
6689#define GEN6_RP_MEDIA_SW_MODE (0<<9)
Chris Wilson8fd26852010-12-08 18:40:43 +00006690#define GEN6_RP_MEDIA_IS_GFX (1<<8)
6691#define GEN6_RP_ENABLE (1<<7)
Jesse Barnesccab5c82011-01-18 15:49:25 -08006692#define GEN6_RP_UP_IDLE_MIN (0x1<<3)
6693#define GEN6_RP_UP_BUSY_AVG (0x2<<3)
6694#define GEN6_RP_UP_BUSY_CONT (0x4<<3)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006695#define GEN6_RP_DOWN_IDLE_AVG (0x2<<0)
Jesse Barnesccab5c82011-01-18 15:49:25 -08006696#define GEN6_RP_DOWN_IDLE_CONT (0x1<<0)
Chris Wilson8fd26852010-12-08 18:40:43 +00006697#define GEN6_RP_UP_THRESHOLD 0xA02C
6698#define GEN6_RP_DOWN_THRESHOLD 0xA030
Jesse Barnesccab5c82011-01-18 15:49:25 -08006699#define GEN6_RP_CUR_UP_EI 0xA050
6700#define GEN6_CURICONT_MASK 0xffffff
6701#define GEN6_RP_CUR_UP 0xA054
6702#define GEN6_CURBSYTAVG_MASK 0xffffff
6703#define GEN6_RP_PREV_UP 0xA058
6704#define GEN6_RP_CUR_DOWN_EI 0xA05C
6705#define GEN6_CURIAVG_MASK 0xffffff
6706#define GEN6_RP_CUR_DOWN 0xA060
6707#define GEN6_RP_PREV_DOWN 0xA064
Chris Wilson8fd26852010-12-08 18:40:43 +00006708#define GEN6_RP_UP_EI 0xA068
6709#define GEN6_RP_DOWN_EI 0xA06C
6710#define GEN6_RP_IDLE_HYSTERSIS 0xA070
Imre Deak9e72b462014-05-05 15:13:55 +03006711#define GEN6_RPDEUHWTC 0xA080
6712#define GEN6_RPDEUC 0xA084
6713#define GEN6_RPDEUCSW 0xA088
Chris Wilson8fd26852010-12-08 18:40:43 +00006714#define GEN6_RC_STATE 0xA094
6715#define GEN6_RC1_WAKE_RATE_LIMIT 0xA098
6716#define GEN6_RC6_WAKE_RATE_LIMIT 0xA09C
6717#define GEN6_RC6pp_WAKE_RATE_LIMIT 0xA0A0
6718#define GEN6_RC_EVALUATION_INTERVAL 0xA0A8
6719#define GEN6_RC_IDLE_HYSTERSIS 0xA0AC
6720#define GEN6_RC_SLEEP 0xA0B0
Imre Deak9e72b462014-05-05 15:13:55 +03006721#define GEN6_RCUBMABDTMR 0xA0B0
Chris Wilson8fd26852010-12-08 18:40:43 +00006722#define GEN6_RC1e_THRESHOLD 0xA0B4
6723#define GEN6_RC6_THRESHOLD 0xA0B8
6724#define GEN6_RC6p_THRESHOLD 0xA0BC
Imre Deak9e72b462014-05-05 15:13:55 +03006725#define VLV_RCEDATA 0xA0BC
Chris Wilson8fd26852010-12-08 18:40:43 +00006726#define GEN6_RC6pp_THRESHOLD 0xA0C0
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08006727#define GEN6_PMINTRMSK 0xA168
Deepak Sbaccd452014-05-15 20:58:09 +03006728#define GEN8_PMINTR_REDIRECT_TO_NON_DISP (1<<31)
Imre Deak9e72b462014-05-05 15:13:55 +03006729#define VLV_PWRDWNUPCTL 0xA294
Zhe Wang38c23522015-01-20 12:23:04 +00006730#define GEN9_MEDIA_PG_IDLE_HYSTERESIS 0xA0C4
6731#define GEN9_RENDER_PG_IDLE_HYSTERESIS 0xA0C8
6732#define GEN9_PG_ENABLE 0xA210
Sagar Kamblea4104c52015-04-10 14:11:29 +05306733#define GEN9_RENDER_PG_ENABLE (1<<0)
6734#define GEN9_MEDIA_PG_ENABLE (1<<1)
Chris Wilson8fd26852010-12-08 18:40:43 +00006735
Gaurav K Singha9da9bc2014-12-05 14:13:41 +05306736#define VLV_CHICKEN_3 (VLV_DISPLAY_BASE + 0x7040C)
6737#define PIXEL_OVERLAP_CNT_MASK (3 << 30)
6738#define PIXEL_OVERLAP_CNT_SHIFT 30
6739
Chris Wilson8fd26852010-12-08 18:40:43 +00006740#define GEN6_PMISR 0x44020
Ben Widawsky4912d042011-04-25 11:25:20 -07006741#define GEN6_PMIMR 0x44024 /* rps_lock */
Chris Wilson8fd26852010-12-08 18:40:43 +00006742#define GEN6_PMIIR 0x44028
6743#define GEN6_PMIER 0x4402C
6744#define GEN6_PM_MBOX_EVENT (1<<25)
6745#define GEN6_PM_THERMAL_EVENT (1<<24)
6746#define GEN6_PM_RP_DOWN_TIMEOUT (1<<6)
6747#define GEN6_PM_RP_UP_THRESHOLD (1<<5)
6748#define GEN6_PM_RP_DOWN_THRESHOLD (1<<4)
6749#define GEN6_PM_RP_UP_EI_EXPIRED (1<<2)
6750#define GEN6_PM_RP_DOWN_EI_EXPIRED (1<<1)
Ben Widawsky48484052013-05-28 19:22:27 -07006751#define GEN6_PM_RPS_EVENTS (GEN6_PM_RP_UP_THRESHOLD | \
Ben Widawsky4912d042011-04-25 11:25:20 -07006752 GEN6_PM_RP_DOWN_THRESHOLD | \
6753 GEN6_PM_RP_DOWN_TIMEOUT)
Chris Wilson8fd26852010-12-08 18:40:43 +00006754
Imre Deak9e72b462014-05-05 15:13:55 +03006755#define GEN7_GT_SCRATCH_BASE 0x4F100
6756#define GEN7_GT_SCRATCH_REG_NUM 8
6757
Deepak S76c3552f2014-01-30 23:08:16 +05306758#define VLV_GTLC_SURVIVABILITY_REG 0x130098
6759#define VLV_GFX_CLK_STATUS_BIT (1<<3)
6760#define VLV_GFX_CLK_FORCE_ON_BIT (1<<2)
6761
Ben Widawskycce66a22012-03-27 18:59:38 -07006762#define GEN6_GT_GFX_RC6_LOCKED 0x138104
Jesse Barnes49798eb2013-09-26 17:55:57 -07006763#define VLV_COUNTER_CONTROL 0x138104
6764#define VLV_COUNT_RANGE_HIGH (1<<15)
Deepak S31685c22014-07-03 17:33:01 -04006765#define VLV_MEDIA_RC0_COUNT_EN (1<<5)
6766#define VLV_RENDER_RC0_COUNT_EN (1<<4)
Jesse Barnes49798eb2013-09-26 17:55:57 -07006767#define VLV_MEDIA_RC6_COUNT_EN (1<<1)
6768#define VLV_RENDER_RC6_COUNT_EN (1<<0)
Ben Widawskycce66a22012-03-27 18:59:38 -07006769#define GEN6_GT_GFX_RC6 0x138108
Imre Deak9cc19be2014-04-14 20:24:24 +03006770#define VLV_GT_RENDER_RC6 0x138108
6771#define VLV_GT_MEDIA_RC6 0x13810C
6772
Ben Widawskycce66a22012-03-27 18:59:38 -07006773#define GEN6_GT_GFX_RC6p 0x13810C
6774#define GEN6_GT_GFX_RC6pp 0x138110
Chris Wilson43cf3bf2015-03-18 09:48:22 +00006775#define VLV_RENDER_C0_COUNT 0x138118
6776#define VLV_MEDIA_C0_COUNT 0x13811C
Ben Widawskycce66a22012-03-27 18:59:38 -07006777
Chris Wilson8fd26852010-12-08 18:40:43 +00006778#define GEN6_PCODE_MAILBOX 0x138124
6779#define GEN6_PCODE_READY (1<<31)
Ben Widawsky31643d52012-09-26 10:34:01 -07006780#define GEN6_PCODE_WRITE_RC6VIDS 0x4
6781#define GEN6_PCODE_READ_RC6VIDS 0x5
Damien Lespiau9043ae02015-04-30 16:39:18 +01006782#define GEN6_ENCODE_RC6_VID(mv) (((mv) - 245) / 5)
6783#define GEN6_DECODE_RC6_VID(vids) (((vids) * 5) + 245)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03006784#define BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ 0x18
Damien Lespiau57520bc2015-04-30 16:39:19 +01006785#define GEN9_PCODE_READ_MEM_LATENCY 0x6
6786#define GEN9_MEM_LATENCY_LEVEL_MASK 0xFF
6787#define GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT 8
6788#define GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT 16
6789#define GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT 24
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006790#define SKL_PCODE_CDCLK_CONTROL 0x7
6791#define SKL_CDCLK_PREPARE_FOR_CHANGE 0x3
6792#define SKL_CDCLK_READY_FOR_CHANGE 0x1
Damien Lespiau9043ae02015-04-30 16:39:18 +01006793#define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8
6794#define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9
6795#define GEN6_READ_OC_PARAMS 0xc
Paulo Zanoni515b2392013-09-10 19:36:37 -03006796#define GEN6_PCODE_READ_D_COMP 0x10
6797#define GEN6_PCODE_WRITE_D_COMP 0x11
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306798#define HSW_PCODE_DE_WRITE_FREQ_REQ 0x17
Ben Widawsky2a114cc2013-11-02 21:07:47 -07006799#define DISPLAY_IPS_CONTROL 0x19
Tom O'Rourke93ee2922014-11-19 14:21:52 -08006800#define HSW_PCODE_DYNAMIC_DUTY_CYCLE_CONTROL 0x1A
Chris Wilson8fd26852010-12-08 18:40:43 +00006801#define GEN6_PCODE_DATA 0x138128
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07006802#define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8
Chris Wilson3ebecd02013-04-12 19:10:13 +01006803#define GEN6_PCODE_FREQ_RING_RATIO_SHIFT 16
Damien Lespiaudddab342014-11-13 17:51:50 +00006804#define GEN6_PCODE_DATA1 0x13812C
Chris Wilson8fd26852010-12-08 18:40:43 +00006805
Ben Widawsky4d855292011-12-12 19:34:16 -08006806#define GEN6_GT_CORE_STATUS 0x138060
6807#define GEN6_CORE_CPD_STATE_MASK (7<<4)
6808#define GEN6_RCn_MASK 7
6809#define GEN6_RC0 0
6810#define GEN6_RC3 2
6811#define GEN6_RC6 3
6812#define GEN6_RC7 4
6813
Jeff McGee5575f032015-02-27 10:22:32 -08006814#define CHV_POWER_SS0_SIG1 0xa720
6815#define CHV_POWER_SS1_SIG1 0xa728
6816#define CHV_SS_PG_ENABLE (1<<1)
6817#define CHV_EU08_PG_ENABLE (1<<9)
6818#define CHV_EU19_PG_ENABLE (1<<17)
6819#define CHV_EU210_PG_ENABLE (1<<25)
6820
6821#define CHV_POWER_SS0_SIG2 0xa724
6822#define CHV_POWER_SS1_SIG2 0xa72c
6823#define CHV_EU311_PG_ENABLE (1<<1)
6824
Jeff McGee1c046bc2015-04-03 18:13:18 -07006825#define GEN9_SLICE_PGCTL_ACK(slice) (0x804c + (slice)*0x4)
Jeff McGee7f992ab2015-02-13 10:27:55 -06006826#define GEN9_PGCTL_SLICE_ACK (1 << 0)
Jeff McGee1c046bc2015-04-03 18:13:18 -07006827#define GEN9_PGCTL_SS_ACK(subslice) (1 << (2 + (subslice)*2))
Jeff McGee7f992ab2015-02-13 10:27:55 -06006828
Jeff McGee1c046bc2015-04-03 18:13:18 -07006829#define GEN9_SS01_EU_PGCTL_ACK(slice) (0x805c + (slice)*0x8)
6830#define GEN9_SS23_EU_PGCTL_ACK(slice) (0x8060 + (slice)*0x8)
Jeff McGee7f992ab2015-02-13 10:27:55 -06006831#define GEN9_PGCTL_SSA_EU08_ACK (1 << 0)
6832#define GEN9_PGCTL_SSA_EU19_ACK (1 << 2)
6833#define GEN9_PGCTL_SSA_EU210_ACK (1 << 4)
6834#define GEN9_PGCTL_SSA_EU311_ACK (1 << 6)
6835#define GEN9_PGCTL_SSB_EU08_ACK (1 << 8)
6836#define GEN9_PGCTL_SSB_EU19_ACK (1 << 10)
6837#define GEN9_PGCTL_SSB_EU210_ACK (1 << 12)
6838#define GEN9_PGCTL_SSB_EU311_ACK (1 << 14)
6839
Ben Widawskye3689192012-05-25 16:56:22 -07006840#define GEN7_MISCCPCTL (0x9424)
6841#define GEN7_DOP_CLOCK_GATE_ENABLE (1<<0)
6842
6843/* IVYBRIDGE DPF */
6844#define GEN7_L3CDERRST1 0xB008 /* L3CD Error Status 1 */
Ben Widawsky35a85ac2013-09-19 11:13:41 -07006845#define HSW_L3CDERRST11 0xB208 /* L3CD Error Status register 1 slice 1 */
Ben Widawskye3689192012-05-25 16:56:22 -07006846#define GEN7_L3CDERRST1_ROW_MASK (0x7ff<<14)
6847#define GEN7_PARITY_ERROR_VALID (1<<13)
6848#define GEN7_L3CDERRST1_BANK_MASK (3<<11)
6849#define GEN7_L3CDERRST1_SUBBANK_MASK (7<<8)
6850#define GEN7_PARITY_ERROR_ROW(reg) \
6851 ((reg & GEN7_L3CDERRST1_ROW_MASK) >> 14)
6852#define GEN7_PARITY_ERROR_BANK(reg) \
6853 ((reg & GEN7_L3CDERRST1_BANK_MASK) >> 11)
6854#define GEN7_PARITY_ERROR_SUBBANK(reg) \
6855 ((reg & GEN7_L3CDERRST1_SUBBANK_MASK) >> 8)
6856#define GEN7_L3CDERRST1_ENABLE (1<<7)
6857
Ben Widawskyb9524a12012-05-25 16:56:24 -07006858#define GEN7_L3LOG_BASE 0xB070
Ben Widawsky35a85ac2013-09-19 11:13:41 -07006859#define HSW_L3LOG_BASE_SLICE1 0xB270
Ben Widawskyb9524a12012-05-25 16:56:24 -07006860#define GEN7_L3LOG_SIZE 0x80
6861
Jesse Barnes12f33822012-10-25 12:15:45 -07006862#define GEN7_HALF_SLICE_CHICKEN1 0xe100 /* IVB GT1 + VLV */
6863#define GEN7_HALF_SLICE_CHICKEN1_GT2 0xf100
6864#define GEN7_MAX_PS_THREAD_DEP (8<<12)
Ben Widawsky4c2e7a52013-11-02 21:08:00 -07006865#define GEN7_SINGLE_SUBSCAN_DISPATCH_ENABLE (1<<10)
Nick Hoath983b4b92015-04-10 13:12:25 +01006866#define GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE (1<<4)
Jesse Barnes12f33822012-10-25 12:15:45 -07006867#define GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE (1<<3)
6868
Damien Lespiau3ca5da42014-03-26 18:18:01 +00006869#define GEN9_HALF_SLICE_CHICKEN5 0xe188
6870#define GEN9_DG_MIRROR_FIX_ENABLE (1<<5)
Damien Lespiaue2db7072015-02-09 19:33:21 +00006871#define GEN9_CCS_TLB_PREFETCH_ENABLE (1<<3)
Damien Lespiau3ca5da42014-03-26 18:18:01 +00006872
Kenneth Graunkec8966e12014-02-26 23:59:30 -08006873#define GEN8_ROW_CHICKEN 0xe4f0
6874#define PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE (1<<8)
Kenneth Graunke1411e6a2014-02-26 23:59:31 -08006875#define STALL_DOP_GATING_DISABLE (1<<5)
Kenneth Graunkec8966e12014-02-26 23:59:30 -08006876
Jesse Barnes8ab43972012-10-25 12:15:42 -07006877#define GEN7_ROW_CHICKEN2 0xe4f4
6878#define GEN7_ROW_CHICKEN2_GT2 0xf4f4
6879#define DOP_CLOCK_GATING_DISABLE (1<<0)
6880
Francisco Jerezf3fc4882013-10-02 15:53:16 -07006881#define HSW_ROW_CHICKEN3 0xe49c
6882#define HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE (1 << 6)
6883
Ben Widawskyfd392b62013-11-04 22:52:39 -08006884#define HALF_SLICE_CHICKEN3 0xe184
Kenneth Graunke94411592014-12-31 16:23:00 -08006885#define HSW_SAMPLE_C_PERFORMANCE (1<<9)
Ben Widawskyfd392b62013-11-04 22:52:39 -08006886#define GEN8_CENTROID_PIXEL_OPT_DIS (1<<8)
Nick Hoath84241712015-02-05 10:47:20 +00006887#define GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC (1<<5)
Ben Widawskybf663472013-11-02 21:07:57 -07006888#define GEN8_SAMPLER_POWER_BYPASS_DIS (1<<1)
Ben Widawskyfd392b62013-11-04 22:52:39 -08006889
Nick Hoathcac23df2015-02-05 10:47:22 +00006890#define GEN9_HALF_SLICE_CHICKEN7 0xe194
6891#define GEN9_ENABLE_YV12_BUGFIX (1<<4)
6892
Jani Nikulac46f1112014-10-27 16:26:52 +02006893/* Audio */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00006894#define G4X_AUD_VID_DID (dev_priv->info.display_mmio_offset + 0x62020)
Jani Nikulac46f1112014-10-27 16:26:52 +02006895#define INTEL_AUDIO_DEVCL 0x808629FB
6896#define INTEL_AUDIO_DEVBLC 0x80862801
6897#define INTEL_AUDIO_DEVCTG 0x80862802
Wu Fengguange0dac652011-09-05 14:25:34 +08006898
6899#define G4X_AUD_CNTL_ST 0x620B4
Jani Nikulac46f1112014-10-27 16:26:52 +02006900#define G4X_ELDV_DEVCL_DEVBLC (1 << 13)
6901#define G4X_ELDV_DEVCTG (1 << 14)
6902#define G4X_ELD_ADDR_MASK (0xf << 5)
6903#define G4X_ELD_ACK (1 << 4)
Wu Fengguange0dac652011-09-05 14:25:34 +08006904#define G4X_HDMIW_HDMIEDID 0x6210C
6905
Jani Nikulac46f1112014-10-27 16:26:52 +02006906#define _IBX_HDMIW_HDMIEDID_A 0xE2050
6907#define _IBX_HDMIW_HDMIEDID_B 0xE2150
Wang Xingchao9b138a82012-08-09 16:52:18 +08006908#define IBX_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
Jani Nikulac46f1112014-10-27 16:26:52 +02006909 _IBX_HDMIW_HDMIEDID_A, \
6910 _IBX_HDMIW_HDMIEDID_B)
6911#define _IBX_AUD_CNTL_ST_A 0xE20B4
6912#define _IBX_AUD_CNTL_ST_B 0xE21B4
Wang Xingchao9b138a82012-08-09 16:52:18 +08006913#define IBX_AUD_CNTL_ST(pipe) _PIPE(pipe, \
Jani Nikulac46f1112014-10-27 16:26:52 +02006914 _IBX_AUD_CNTL_ST_A, \
6915 _IBX_AUD_CNTL_ST_B)
6916#define IBX_ELD_BUFFER_SIZE_MASK (0x1f << 10)
6917#define IBX_ELD_ADDRESS_MASK (0x1f << 5)
6918#define IBX_ELD_ACK (1 << 4)
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006919#define IBX_AUD_CNTL_ST2 0xE20C0
Jani Nikula82910ac2014-10-27 16:26:59 +02006920#define IBX_CP_READY(port) ((1 << 1) << (((port) - 1) * 4))
6921#define IBX_ELD_VALID(port) ((1 << 0) << (((port) - 1) * 4))
Wu Fengguange0dac652011-09-05 14:25:34 +08006922
Jani Nikulac46f1112014-10-27 16:26:52 +02006923#define _CPT_HDMIW_HDMIEDID_A 0xE5050
6924#define _CPT_HDMIW_HDMIEDID_B 0xE5150
Wang Xingchao9b138a82012-08-09 16:52:18 +08006925#define CPT_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
Jani Nikulac46f1112014-10-27 16:26:52 +02006926 _CPT_HDMIW_HDMIEDID_A, \
6927 _CPT_HDMIW_HDMIEDID_B)
6928#define _CPT_AUD_CNTL_ST_A 0xE50B4
6929#define _CPT_AUD_CNTL_ST_B 0xE51B4
Wang Xingchao9b138a82012-08-09 16:52:18 +08006930#define CPT_AUD_CNTL_ST(pipe) _PIPE(pipe, \
Jani Nikulac46f1112014-10-27 16:26:52 +02006931 _CPT_AUD_CNTL_ST_A, \
6932 _CPT_AUD_CNTL_ST_B)
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006933#define CPT_AUD_CNTRL_ST2 0xE50C0
Wu Fengguange0dac652011-09-05 14:25:34 +08006934
Jani Nikulac46f1112014-10-27 16:26:52 +02006935#define _VLV_HDMIW_HDMIEDID_A (VLV_DISPLAY_BASE + 0x62050)
6936#define _VLV_HDMIW_HDMIEDID_B (VLV_DISPLAY_BASE + 0x62150)
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04006937#define VLV_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
Jani Nikulac46f1112014-10-27 16:26:52 +02006938 _VLV_HDMIW_HDMIEDID_A, \
6939 _VLV_HDMIW_HDMIEDID_B)
6940#define _VLV_AUD_CNTL_ST_A (VLV_DISPLAY_BASE + 0x620B4)
6941#define _VLV_AUD_CNTL_ST_B (VLV_DISPLAY_BASE + 0x621B4)
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04006942#define VLV_AUD_CNTL_ST(pipe) _PIPE(pipe, \
Jani Nikulac46f1112014-10-27 16:26:52 +02006943 _VLV_AUD_CNTL_ST_A, \
6944 _VLV_AUD_CNTL_ST_B)
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04006945#define VLV_AUD_CNTL_ST2 (VLV_DISPLAY_BASE + 0x620C0)
6946
Eric Anholtae662d32012-01-03 09:23:29 -08006947/* These are the 4 32-bit write offset registers for each stream
6948 * output buffer. It determines the offset from the
6949 * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to.
6950 */
6951#define GEN7_SO_WRITE_OFFSET(n) (0x5280 + (n) * 4)
6952
Jani Nikulac46f1112014-10-27 16:26:52 +02006953#define _IBX_AUD_CONFIG_A 0xe2000
6954#define _IBX_AUD_CONFIG_B 0xe2100
Wang Xingchao9b138a82012-08-09 16:52:18 +08006955#define IBX_AUD_CFG(pipe) _PIPE(pipe, \
Jani Nikulac46f1112014-10-27 16:26:52 +02006956 _IBX_AUD_CONFIG_A, \
6957 _IBX_AUD_CONFIG_B)
6958#define _CPT_AUD_CONFIG_A 0xe5000
6959#define _CPT_AUD_CONFIG_B 0xe5100
Wang Xingchao9b138a82012-08-09 16:52:18 +08006960#define CPT_AUD_CFG(pipe) _PIPE(pipe, \
Jani Nikulac46f1112014-10-27 16:26:52 +02006961 _CPT_AUD_CONFIG_A, \
6962 _CPT_AUD_CONFIG_B)
6963#define _VLV_AUD_CONFIG_A (VLV_DISPLAY_BASE + 0x62000)
6964#define _VLV_AUD_CONFIG_B (VLV_DISPLAY_BASE + 0x62100)
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04006965#define VLV_AUD_CFG(pipe) _PIPE(pipe, \
Jani Nikulac46f1112014-10-27 16:26:52 +02006966 _VLV_AUD_CONFIG_A, \
6967 _VLV_AUD_CONFIG_B)
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04006968
Wu Fengguangb6daa022012-01-06 14:41:31 -06006969#define AUD_CONFIG_N_VALUE_INDEX (1 << 29)
6970#define AUD_CONFIG_N_PROG_ENABLE (1 << 28)
6971#define AUD_CONFIG_UPPER_N_SHIFT 20
Jani Nikulac46f1112014-10-27 16:26:52 +02006972#define AUD_CONFIG_UPPER_N_MASK (0xff << 20)
Wu Fengguangb6daa022012-01-06 14:41:31 -06006973#define AUD_CONFIG_LOWER_N_SHIFT 4
Jani Nikulac46f1112014-10-27 16:26:52 +02006974#define AUD_CONFIG_LOWER_N_MASK (0xfff << 4)
Wu Fengguangb6daa022012-01-06 14:41:31 -06006975#define AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT 16
Jani Nikula1a915102013-10-16 12:34:48 +03006976#define AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK (0xf << 16)
6977#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 (0 << 16)
6978#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 (1 << 16)
6979#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 (2 << 16)
6980#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 (3 << 16)
6981#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 (4 << 16)
6982#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 (5 << 16)
6983#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 (6 << 16)
6984#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 (7 << 16)
6985#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 (8 << 16)
6986#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 (9 << 16)
Wu Fengguangb6daa022012-01-06 14:41:31 -06006987#define AUD_CONFIG_DISABLE_NCTS (1 << 3)
6988
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08006989/* HSW Audio */
Jani Nikulac46f1112014-10-27 16:26:52 +02006990#define _HSW_AUD_CONFIG_A 0x65000
6991#define _HSW_AUD_CONFIG_B 0x65100
6992#define HSW_AUD_CFG(pipe) _PIPE(pipe, \
6993 _HSW_AUD_CONFIG_A, \
6994 _HSW_AUD_CONFIG_B)
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08006995
Jani Nikulac46f1112014-10-27 16:26:52 +02006996#define _HSW_AUD_MISC_CTRL_A 0x65010
6997#define _HSW_AUD_MISC_CTRL_B 0x65110
6998#define HSW_AUD_MISC_CTRL(pipe) _PIPE(pipe, \
6999 _HSW_AUD_MISC_CTRL_A, \
7000 _HSW_AUD_MISC_CTRL_B)
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08007001
Jani Nikulac46f1112014-10-27 16:26:52 +02007002#define _HSW_AUD_DIP_ELD_CTRL_ST_A 0x650b4
7003#define _HSW_AUD_DIP_ELD_CTRL_ST_B 0x651b4
7004#define HSW_AUD_DIP_ELD_CTRL(pipe) _PIPE(pipe, \
7005 _HSW_AUD_DIP_ELD_CTRL_ST_A, \
7006 _HSW_AUD_DIP_ELD_CTRL_ST_B)
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08007007
7008/* Audio Digital Converter */
Jani Nikulac46f1112014-10-27 16:26:52 +02007009#define _HSW_AUD_DIG_CNVT_1 0x65080
7010#define _HSW_AUD_DIG_CNVT_2 0x65180
7011#define AUD_DIG_CNVT(pipe) _PIPE(pipe, \
7012 _HSW_AUD_DIG_CNVT_1, \
7013 _HSW_AUD_DIG_CNVT_2)
7014#define DIP_PORT_SEL_MASK 0x3
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08007015
Jani Nikulac46f1112014-10-27 16:26:52 +02007016#define _HSW_AUD_EDID_DATA_A 0x65050
7017#define _HSW_AUD_EDID_DATA_B 0x65150
7018#define HSW_AUD_EDID_DATA(pipe) _PIPE(pipe, \
7019 _HSW_AUD_EDID_DATA_A, \
7020 _HSW_AUD_EDID_DATA_B)
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08007021
Jani Nikulac46f1112014-10-27 16:26:52 +02007022#define HSW_AUD_PIPE_CONV_CFG 0x6507c
7023#define HSW_AUD_PIN_ELD_CP_VLD 0x650c0
Jani Nikula82910ac2014-10-27 16:26:59 +02007024#define AUDIO_INACTIVE(trans) ((1 << 3) << ((trans) * 4))
7025#define AUDIO_OUTPUT_ENABLE(trans) ((1 << 2) << ((trans) * 4))
7026#define AUDIO_CP_READY(trans) ((1 << 1) << ((trans) * 4))
7027#define AUDIO_ELD_VALID(trans) ((1 << 0) << ((trans) * 4))
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08007028
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03007029/* HSW Power Wells */
Paulo Zanonifa42e232013-01-25 16:59:11 -02007030#define HSW_PWR_WELL_BIOS 0x45400 /* CTL1 */
7031#define HSW_PWR_WELL_DRIVER 0x45404 /* CTL2 */
7032#define HSW_PWR_WELL_KVMR 0x45408 /* CTL3 */
7033#define HSW_PWR_WELL_DEBUG 0x4540C /* CTL4 */
Paulo Zanoni6aedd1f2013-08-02 16:22:25 -03007034#define HSW_PWR_WELL_ENABLE_REQUEST (1<<31)
7035#define HSW_PWR_WELL_STATE_ENABLED (1<<30)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007036#define HSW_PWR_WELL_CTL5 0x45410
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03007037#define HSW_PWR_WELL_ENABLE_SINGLE_STEP (1<<31)
7038#define HSW_PWR_WELL_PWR_GATE_OVERRIDE (1<<20)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007039#define HSW_PWR_WELL_FORCE_ON (1<<19)
7040#define HSW_PWR_WELL_CTL6 0x45414
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03007041
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00007042/* SKL Fuse Status */
7043#define SKL_FUSE_STATUS 0x42000
7044#define SKL_FUSE_DOWNLOAD_STATUS (1<<31)
7045#define SKL_FUSE_PG0_DIST_STATUS (1<<27)
7046#define SKL_FUSE_PG1_DIST_STATUS (1<<26)
7047#define SKL_FUSE_PG2_DIST_STATUS (1<<25)
7048
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03007049/* Per-pipe DDI Function Control */
Paulo Zanoniad80a812012-10-24 16:06:19 -02007050#define TRANS_DDI_FUNC_CTL_A 0x60400
7051#define TRANS_DDI_FUNC_CTL_B 0x61400
7052#define TRANS_DDI_FUNC_CTL_C 0x62400
7053#define TRANS_DDI_FUNC_CTL_EDP 0x6F400
Antti Koskipaaa57c7742014-02-04 14:22:24 +02007054#define TRANS_DDI_FUNC_CTL(tran) _TRANSCODER2(tran, TRANS_DDI_FUNC_CTL_A)
7055
Paulo Zanoniad80a812012-10-24 16:06:19 -02007056#define TRANS_DDI_FUNC_ENABLE (1<<31)
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03007057/* Those bits are ignored by pipe EDP since it can only connect to DDI A */
Paulo Zanoniad80a812012-10-24 16:06:19 -02007058#define TRANS_DDI_PORT_MASK (7<<28)
Daniel Vetter26804af2014-06-25 22:01:55 +03007059#define TRANS_DDI_PORT_SHIFT 28
Paulo Zanoniad80a812012-10-24 16:06:19 -02007060#define TRANS_DDI_SELECT_PORT(x) ((x)<<28)
7061#define TRANS_DDI_PORT_NONE (0<<28)
7062#define TRANS_DDI_MODE_SELECT_MASK (7<<24)
7063#define TRANS_DDI_MODE_SELECT_HDMI (0<<24)
7064#define TRANS_DDI_MODE_SELECT_DVI (1<<24)
7065#define TRANS_DDI_MODE_SELECT_DP_SST (2<<24)
7066#define TRANS_DDI_MODE_SELECT_DP_MST (3<<24)
7067#define TRANS_DDI_MODE_SELECT_FDI (4<<24)
7068#define TRANS_DDI_BPC_MASK (7<<20)
7069#define TRANS_DDI_BPC_8 (0<<20)
7070#define TRANS_DDI_BPC_10 (1<<20)
7071#define TRANS_DDI_BPC_6 (2<<20)
7072#define TRANS_DDI_BPC_12 (3<<20)
7073#define TRANS_DDI_PVSYNC (1<<17)
7074#define TRANS_DDI_PHSYNC (1<<16)
7075#define TRANS_DDI_EDP_INPUT_MASK (7<<12)
7076#define TRANS_DDI_EDP_INPUT_A_ON (0<<12)
7077#define TRANS_DDI_EDP_INPUT_A_ONOFF (4<<12)
7078#define TRANS_DDI_EDP_INPUT_B_ONOFF (5<<12)
7079#define TRANS_DDI_EDP_INPUT_C_ONOFF (6<<12)
Dave Airlie01b887c2014-05-02 11:17:41 +10007080#define TRANS_DDI_DP_VC_PAYLOAD_ALLOC (1<<8)
Paulo Zanoniad80a812012-10-24 16:06:19 -02007081#define TRANS_DDI_BFI_ENABLE (1<<4)
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03007082
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03007083/* DisplayPort Transport Control */
7084#define DP_TP_CTL_A 0x64040
7085#define DP_TP_CTL_B 0x64140
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007086#define DP_TP_CTL(port) _PORT(port, DP_TP_CTL_A, DP_TP_CTL_B)
7087#define DP_TP_CTL_ENABLE (1<<31)
7088#define DP_TP_CTL_MODE_SST (0<<27)
7089#define DP_TP_CTL_MODE_MST (1<<27)
Dave Airlie01b887c2014-05-02 11:17:41 +10007090#define DP_TP_CTL_FORCE_ACT (1<<25)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03007091#define DP_TP_CTL_ENHANCED_FRAME_ENABLE (1<<18)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007092#define DP_TP_CTL_FDI_AUTOTRAIN (1<<15)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03007093#define DP_TP_CTL_LINK_TRAIN_MASK (7<<8)
7094#define DP_TP_CTL_LINK_TRAIN_PAT1 (0<<8)
7095#define DP_TP_CTL_LINK_TRAIN_PAT2 (1<<8)
Paulo Zanonid6c0d722012-10-15 15:51:34 -03007096#define DP_TP_CTL_LINK_TRAIN_PAT3 (4<<8)
7097#define DP_TP_CTL_LINK_TRAIN_IDLE (2<<8)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007098#define DP_TP_CTL_LINK_TRAIN_NORMAL (3<<8)
Paulo Zanonid6c0d722012-10-15 15:51:34 -03007099#define DP_TP_CTL_SCRAMBLE_DISABLE (1<<7)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03007100
Eugeni Dodonove411b2c2012-03-29 12:32:25 -03007101/* DisplayPort Transport Status */
7102#define DP_TP_STATUS_A 0x64044
7103#define DP_TP_STATUS_B 0x64144
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007104#define DP_TP_STATUS(port) _PORT(port, DP_TP_STATUS_A, DP_TP_STATUS_B)
Dave Airlie01b887c2014-05-02 11:17:41 +10007105#define DP_TP_STATUS_IDLE_DONE (1<<25)
7106#define DP_TP_STATUS_ACT_SENT (1<<24)
7107#define DP_TP_STATUS_MODE_STATUS_MST (1<<23)
7108#define DP_TP_STATUS_AUTOTRAIN_DONE (1<<12)
7109#define DP_TP_STATUS_PAYLOAD_MAPPING_VC2 (3 << 8)
7110#define DP_TP_STATUS_PAYLOAD_MAPPING_VC1 (3 << 4)
7111#define DP_TP_STATUS_PAYLOAD_MAPPING_VC0 (3 << 0)
Eugeni Dodonove411b2c2012-03-29 12:32:25 -03007112
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03007113/* DDI Buffer Control */
7114#define DDI_BUF_CTL_A 0x64000
7115#define DDI_BUF_CTL_B 0x64100
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007116#define DDI_BUF_CTL(port) _PORT(port, DDI_BUF_CTL_A, DDI_BUF_CTL_B)
7117#define DDI_BUF_CTL_ENABLE (1<<31)
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05307118#define DDI_BUF_TRANS_SELECT(n) ((n) << 24)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007119#define DDI_BUF_EMP_MASK (0xf<<24)
Damien Lespiau876a8cd2012-12-11 18:48:30 +00007120#define DDI_BUF_PORT_REVERSAL (1<<16)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007121#define DDI_BUF_IS_IDLE (1<<7)
Paulo Zanoni79935fc2012-11-20 13:27:40 -02007122#define DDI_A_4_LANES (1<<4)
Daniel Vetter17aa6be2013-04-30 14:01:40 +02007123#define DDI_PORT_WIDTH(width) (((width) - 1) << 1)
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03007124#define DDI_INIT_DISPLAY_DETECTED (1<<0)
7125
Eugeni Dodonovbb879a42012-03-29 12:32:27 -03007126/* DDI Buffer Translations */
7127#define DDI_BUF_TRANS_A 0x64E00
7128#define DDI_BUF_TRANS_B 0x64E60
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007129#define DDI_BUF_TRANS(port) _PORT(port, DDI_BUF_TRANS_A, DDI_BUF_TRANS_B)
Eugeni Dodonovbb879a42012-03-29 12:32:27 -03007130
Eugeni Dodonov7501a4d2012-03-29 12:32:29 -03007131/* Sideband Interface (SBI) is programmed indirectly, via
7132 * SBI_ADDR, which contains the register offset; and SBI_DATA,
7133 * which contains the payload */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007134#define SBI_ADDR 0xC6000
7135#define SBI_DATA 0xC6004
Eugeni Dodonov7501a4d2012-03-29 12:32:29 -03007136#define SBI_CTL_STAT 0xC6008
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02007137#define SBI_CTL_DEST_ICLK (0x0<<16)
7138#define SBI_CTL_DEST_MPHY (0x1<<16)
7139#define SBI_CTL_OP_IORD (0x2<<8)
7140#define SBI_CTL_OP_IOWR (0x3<<8)
Eugeni Dodonov7501a4d2012-03-29 12:32:29 -03007141#define SBI_CTL_OP_CRRD (0x6<<8)
7142#define SBI_CTL_OP_CRWR (0x7<<8)
7143#define SBI_RESPONSE_FAIL (0x1<<1)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007144#define SBI_RESPONSE_SUCCESS (0x0<<1)
7145#define SBI_BUSY (0x1<<0)
7146#define SBI_READY (0x0<<0)
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03007147
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03007148/* SBI offsets */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007149#define SBI_SSCDIVINTPHASE6 0x0600
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03007150#define SBI_SSCDIVINTPHASE_DIVSEL_MASK ((0x7f)<<1)
7151#define SBI_SSCDIVINTPHASE_DIVSEL(x) ((x)<<1)
7152#define SBI_SSCDIVINTPHASE_INCVAL_MASK ((0x7f)<<8)
7153#define SBI_SSCDIVINTPHASE_INCVAL(x) ((x)<<8)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007154#define SBI_SSCDIVINTPHASE_DIR(x) ((x)<<15)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03007155#define SBI_SSCDIVINTPHASE_PROPAGATE (1<<0)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007156#define SBI_SSCCTL 0x020c
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03007157#define SBI_SSCCTL6 0x060C
Paulo Zanonidde86e22012-12-01 12:04:25 -02007158#define SBI_SSCCTL_PATHALT (1<<3)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007159#define SBI_SSCCTL_DISABLE (1<<0)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03007160#define SBI_SSCAUXDIV6 0x0610
7161#define SBI_SSCAUXDIV_FINALDIV2SEL(x) ((x)<<4)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007162#define SBI_DBUFF0 0x2a00
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007163#define SBI_GEN0 0x1f00
7164#define SBI_GEN0_CFG_BUFFENABLE_DISABLE (1<<0)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03007165
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03007166/* LPT PIXCLK_GATE */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007167#define PIXCLK_GATE 0xC6020
Paulo Zanoni745ca3b2012-08-08 14:15:32 -03007168#define PIXCLK_GATE_UNGATE (1<<0)
7169#define PIXCLK_GATE_GATE (0<<0)
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03007170
Eugeni Dodonove93ea062012-03-29 12:32:32 -03007171/* SPLL */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007172#define SPLL_CTL 0x46020
Eugeni Dodonove93ea062012-03-29 12:32:32 -03007173#define SPLL_PLL_ENABLE (1<<31)
Damien Lespiau39bc66c2012-10-11 15:24:04 +01007174#define SPLL_PLL_SSC (1<<28)
7175#define SPLL_PLL_NON_SSC (2<<28)
Jesse Barnes11578552014-01-21 12:42:10 -08007176#define SPLL_PLL_LCPLL (3<<28)
7177#define SPLL_PLL_REF_MASK (3<<28)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007178#define SPLL_PLL_FREQ_810MHz (0<<26)
7179#define SPLL_PLL_FREQ_1350MHz (1<<26)
Jesse Barnes11578552014-01-21 12:42:10 -08007180#define SPLL_PLL_FREQ_2700MHz (2<<26)
7181#define SPLL_PLL_FREQ_MASK (3<<26)
Eugeni Dodonove93ea062012-03-29 12:32:32 -03007182
Eugeni Dodonov4dffc402012-03-29 12:32:36 -03007183/* WRPLL */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007184#define WRPLL_CTL1 0x46040
7185#define WRPLL_CTL2 0x46060
Daniel Vetterd452c5b2014-07-04 11:27:39 -03007186#define WRPLL_CTL(pll) (pll == 0 ? WRPLL_CTL1 : WRPLL_CTL2)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007187#define WRPLL_PLL_ENABLE (1<<31)
Daniel Vetter114fe482014-06-25 22:01:48 +03007188#define WRPLL_PLL_SSC (1<<28)
7189#define WRPLL_PLL_NON_SSC (2<<28)
7190#define WRPLL_PLL_LCPLL (3<<28)
7191#define WRPLL_PLL_REF_MASK (3<<28)
Eugeni Dodonovef4d0842012-04-13 17:08:38 -03007192/* WRPLL divider programming */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007193#define WRPLL_DIVIDER_REFERENCE(x) ((x)<<0)
Jesse Barnes11578552014-01-21 12:42:10 -08007194#define WRPLL_DIVIDER_REF_MASK (0xff)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007195#define WRPLL_DIVIDER_POST(x) ((x)<<8)
Jesse Barnes11578552014-01-21 12:42:10 -08007196#define WRPLL_DIVIDER_POST_MASK (0x3f<<8)
7197#define WRPLL_DIVIDER_POST_SHIFT 8
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007198#define WRPLL_DIVIDER_FEEDBACK(x) ((x)<<16)
Jesse Barnes11578552014-01-21 12:42:10 -08007199#define WRPLL_DIVIDER_FB_SHIFT 16
7200#define WRPLL_DIVIDER_FB_MASK (0xff<<16)
Eugeni Dodonov4dffc402012-03-29 12:32:36 -03007201
Eugeni Dodonovfec91812012-03-29 12:32:33 -03007202/* Port clock selection */
7203#define PORT_CLK_SEL_A 0x46100
7204#define PORT_CLK_SEL_B 0x46104
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007205#define PORT_CLK_SEL(port) _PORT(port, PORT_CLK_SEL_A, PORT_CLK_SEL_B)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03007206#define PORT_CLK_SEL_LCPLL_2700 (0<<29)
7207#define PORT_CLK_SEL_LCPLL_1350 (1<<29)
7208#define PORT_CLK_SEL_LCPLL_810 (2<<29)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007209#define PORT_CLK_SEL_SPLL (3<<29)
Daniel Vetter716c2e52014-06-25 22:02:02 +03007210#define PORT_CLK_SEL_WRPLL(pll) (((pll)+4)<<29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03007211#define PORT_CLK_SEL_WRPLL1 (4<<29)
7212#define PORT_CLK_SEL_WRPLL2 (5<<29)
Paulo Zanoni6441ab52012-10-05 12:05:58 -03007213#define PORT_CLK_SEL_NONE (7<<29)
Jesse Barnes11578552014-01-21 12:42:10 -08007214#define PORT_CLK_SEL_MASK (7<<29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03007215
Paulo Zanonibb523fc2012-10-23 18:29:56 -02007216/* Transcoder clock selection */
7217#define TRANS_CLK_SEL_A 0x46140
7218#define TRANS_CLK_SEL_B 0x46144
7219#define TRANS_CLK_SEL(tran) _TRANSCODER(tran, TRANS_CLK_SEL_A, TRANS_CLK_SEL_B)
7220/* For each transcoder, we need to select the corresponding port clock */
7221#define TRANS_CLK_SEL_DISABLED (0x0<<29)
7222#define TRANS_CLK_SEL_PORT(x) ((x+1)<<29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03007223
Antti Koskipaaa57c7742014-02-04 14:22:24 +02007224#define TRANSA_MSA_MISC 0x60410
7225#define TRANSB_MSA_MISC 0x61410
7226#define TRANSC_MSA_MISC 0x62410
7227#define TRANS_EDP_MSA_MISC 0x6f410
7228#define TRANS_MSA_MISC(tran) _TRANSCODER2(tran, TRANSA_MSA_MISC)
7229
Paulo Zanonic9809792012-10-23 18:30:00 -02007230#define TRANS_MSA_SYNC_CLK (1<<0)
7231#define TRANS_MSA_6_BPC (0<<5)
7232#define TRANS_MSA_8_BPC (1<<5)
7233#define TRANS_MSA_10_BPC (2<<5)
7234#define TRANS_MSA_12_BPC (3<<5)
7235#define TRANS_MSA_16_BPC (4<<5)
Paulo Zanonidae84792012-10-15 15:51:30 -03007236
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03007237/* LCPLL Control */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007238#define LCPLL_CTL 0x130040
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03007239#define LCPLL_PLL_DISABLE (1<<31)
7240#define LCPLL_PLL_LOCK (1<<30)
Paulo Zanoni79f689a2012-10-05 12:05:52 -03007241#define LCPLL_CLK_FREQ_MASK (3<<26)
7242#define LCPLL_CLK_FREQ_450 (0<<26)
Paulo Zanonie39bf982013-11-02 21:07:36 -07007243#define LCPLL_CLK_FREQ_54O_BDW (1<<26)
7244#define LCPLL_CLK_FREQ_337_5_BDW (2<<26)
7245#define LCPLL_CLK_FREQ_675_BDW (3<<26)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007246#define LCPLL_CD_CLOCK_DISABLE (1<<25)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03007247#define LCPLL_ROOT_CD_CLOCK_DISABLE (1<<24)
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03007248#define LCPLL_CD2X_CLOCK_DISABLE (1<<23)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007249#define LCPLL_POWER_DOWN_ALLOW (1<<22)
Paulo Zanoni79f689a2012-10-05 12:05:52 -03007250#define LCPLL_CD_SOURCE_FCLK (1<<21)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007251#define LCPLL_CD_SOURCE_FCLK_DONE (1<<19)
7252
Satheeshakrishna M326ac392014-11-13 14:55:13 +00007253/*
7254 * SKL Clocks
7255 */
7256
7257/* CDCLK_CTL */
7258#define CDCLK_CTL 0x46000
7259#define CDCLK_FREQ_SEL_MASK (3<<26)
7260#define CDCLK_FREQ_450_432 (0<<26)
7261#define CDCLK_FREQ_540 (1<<26)
7262#define CDCLK_FREQ_337_308 (2<<26)
7263#define CDCLK_FREQ_675_617 (3<<26)
7264#define CDCLK_FREQ_DECIMAL_MASK (0x7ff)
7265
Vandana Kannanf8437dd12014-11-24 13:37:39 +05307266#define BXT_CDCLK_CD2X_DIV_SEL_MASK (3<<22)
7267#define BXT_CDCLK_CD2X_DIV_SEL_1 (0<<22)
7268#define BXT_CDCLK_CD2X_DIV_SEL_1_5 (1<<22)
7269#define BXT_CDCLK_CD2X_DIV_SEL_2 (2<<22)
7270#define BXT_CDCLK_CD2X_DIV_SEL_4 (3<<22)
7271#define BXT_CDCLK_SSA_PRECHARGE_ENABLE (1<<16)
7272
Satheeshakrishna M326ac392014-11-13 14:55:13 +00007273/* LCPLL_CTL */
7274#define LCPLL1_CTL 0x46010
7275#define LCPLL2_CTL 0x46014
7276#define LCPLL_PLL_ENABLE (1<<31)
7277
7278/* DPLL control1 */
7279#define DPLL_CTRL1 0x6C058
7280#define DPLL_CTRL1_HDMI_MODE(id) (1<<((id)*6+5))
7281#define DPLL_CTRL1_SSC(id) (1<<((id)*6+4))
Damien Lespiau71cd8422015-04-30 16:39:17 +01007282#define DPLL_CTRL1_LINK_RATE_MASK(id) (7<<((id)*6+1))
7283#define DPLL_CTRL1_LINK_RATE_SHIFT(id) ((id)*6+1)
7284#define DPLL_CTRL1_LINK_RATE(linkrate, id) ((linkrate)<<((id)*6+1))
Satheeshakrishna M326ac392014-11-13 14:55:13 +00007285#define DPLL_CTRL1_OVERRIDE(id) (1<<((id)*6))
Damien Lespiau71cd8422015-04-30 16:39:17 +01007286#define DPLL_CTRL1_LINK_RATE_2700 0
7287#define DPLL_CTRL1_LINK_RATE_1350 1
7288#define DPLL_CTRL1_LINK_RATE_810 2
7289#define DPLL_CTRL1_LINK_RATE_1620 3
7290#define DPLL_CTRL1_LINK_RATE_1080 4
7291#define DPLL_CTRL1_LINK_RATE_2160 5
Satheeshakrishna M326ac392014-11-13 14:55:13 +00007292
7293/* DPLL control2 */
7294#define DPLL_CTRL2 0x6C05C
7295#define DPLL_CTRL2_DDI_CLK_OFF(port) (1<<(port+15))
7296#define DPLL_CTRL2_DDI_CLK_SEL_MASK(port) (3<<((port)*3+1))
Satheeshakrishna M540e7322014-11-13 14:55:16 +00007297#define DPLL_CTRL2_DDI_CLK_SEL_SHIFT(port) ((port)*3+1)
Satheeshakrishna M326ac392014-11-13 14:55:13 +00007298#define DPLL_CTRL2_DDI_CLK_SEL(clk, port) (clk<<((port)*3+1))
7299#define DPLL_CTRL2_DDI_SEL_OVERRIDE(port) (1<<((port)*3))
7300
7301/* DPLL Status */
7302#define DPLL_STATUS 0x6C060
7303#define DPLL_LOCK(id) (1<<((id)*8))
7304
7305/* DPLL cfg */
7306#define DPLL1_CFGCR1 0x6C040
7307#define DPLL2_CFGCR1 0x6C048
7308#define DPLL3_CFGCR1 0x6C050
7309#define DPLL_CFGCR1_FREQ_ENABLE (1<<31)
7310#define DPLL_CFGCR1_DCO_FRACTION_MASK (0x7fff<<9)
7311#define DPLL_CFGCR1_DCO_FRACTION(x) (x<<9)
7312#define DPLL_CFGCR1_DCO_INTEGER_MASK (0x1ff)
7313
7314#define DPLL1_CFGCR2 0x6C044
7315#define DPLL2_CFGCR2 0x6C04C
7316#define DPLL3_CFGCR2 0x6C054
7317#define DPLL_CFGCR2_QDIV_RATIO_MASK (0xff<<8)
7318#define DPLL_CFGCR2_QDIV_RATIO(x) (x<<8)
7319#define DPLL_CFGCR2_QDIV_MODE(x) (x<<7)
7320#define DPLL_CFGCR2_KDIV_MASK (3<<5)
7321#define DPLL_CFGCR2_KDIV(x) (x<<5)
7322#define DPLL_CFGCR2_KDIV_5 (0<<5)
7323#define DPLL_CFGCR2_KDIV_2 (1<<5)
7324#define DPLL_CFGCR2_KDIV_3 (2<<5)
7325#define DPLL_CFGCR2_KDIV_1 (3<<5)
7326#define DPLL_CFGCR2_PDIV_MASK (7<<2)
7327#define DPLL_CFGCR2_PDIV(x) (x<<2)
7328#define DPLL_CFGCR2_PDIV_1 (0<<2)
7329#define DPLL_CFGCR2_PDIV_2 (1<<2)
7330#define DPLL_CFGCR2_PDIV_3 (2<<2)
7331#define DPLL_CFGCR2_PDIV_7 (4<<2)
7332#define DPLL_CFGCR2_CENTRAL_FREQ_MASK (3)
7333
Satheeshakrishna M540e7322014-11-13 14:55:16 +00007334#define GET_CFG_CR1_REG(id) (DPLL1_CFGCR1 + (id - SKL_DPLL1) * 8)
7335#define GET_CFG_CR2_REG(id) (DPLL1_CFGCR2 + (id - SKL_DPLL1) * 8)
7336
Vandana Kannanf8437dd12014-11-24 13:37:39 +05307337/* BXT display engine PLL */
7338#define BXT_DE_PLL_CTL 0x6d000
7339#define BXT_DE_PLL_RATIO(x) (x) /* {60,65,100} * 19.2MHz */
7340#define BXT_DE_PLL_RATIO_MASK 0xff
7341
7342#define BXT_DE_PLL_ENABLE 0x46070
7343#define BXT_DE_PLL_PLL_ENABLE (1 << 31)
7344#define BXT_DE_PLL_LOCK (1 << 30)
7345
A.Sunil Kamath664326f2014-11-24 13:37:44 +05307346/* GEN9 DC */
7347#define DC_STATE_EN 0x45504
7348#define DC_STATE_EN_UPTO_DC5 (1<<0)
7349#define DC_STATE_EN_DC9 (1<<3)
A.Sunil Kamath6b457d32015-04-16 14:22:09 +05307350#define DC_STATE_EN_UPTO_DC6 (2<<0)
7351#define DC_STATE_EN_UPTO_DC5_DC6_MASK 0x3
7352
7353#define DC_STATE_DEBUG 0x45520
7354#define DC_STATE_DEBUG_MASK_MEMORY_UP (1<<1)
7355
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007356/* Please see hsw_read_dcomp() and hsw_write_dcomp() before using this register,
7357 * since on HSW we can't write to it using I915_WRITE. */
7358#define D_COMP_HSW (MCHBAR_MIRROR_BASE_SNB + 0x5F0C)
7359#define D_COMP_BDW 0x138144
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007360#define D_COMP_RCOMP_IN_PROGRESS (1<<9)
7361#define D_COMP_COMP_FORCE (1<<8)
7362#define D_COMP_COMP_DISABLE (1<<0)
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03007363
Eugeni Dodonov69e94b72012-03-29 12:32:37 -03007364/* Pipe WM_LINETIME - watermark line time */
7365#define PIPE_WM_LINETIME_A 0x45270
7366#define PIPE_WM_LINETIME_B 0x45274
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007367#define PIPE_WM_LINETIME(pipe) _PIPE(pipe, PIPE_WM_LINETIME_A, \
7368 PIPE_WM_LINETIME_B)
7369#define PIPE_WM_LINETIME_MASK (0x1ff)
7370#define PIPE_WM_LINETIME_TIME(x) ((x))
Eugeni Dodonov69e94b72012-03-29 12:32:37 -03007371#define PIPE_WM_LINETIME_IPS_LINETIME_MASK (0x1ff<<16)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007372#define PIPE_WM_LINETIME_IPS_LINETIME(x) ((x)<<16)
Eugeni Dodonov96d6e352012-03-29 12:32:38 -03007373
7374/* SFUSE_STRAP */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007375#define SFUSE_STRAP 0xc2014
Damien Lespiau658ac4c2014-02-10 17:19:45 +00007376#define SFUSE_STRAP_FUSE_LOCK (1<<13)
7377#define SFUSE_STRAP_DISPLAY_DISABLED (1<<7)
Eugeni Dodonov96d6e352012-03-29 12:32:38 -03007378#define SFUSE_STRAP_DDIB_DETECTED (1<<2)
7379#define SFUSE_STRAP_DDIC_DETECTED (1<<1)
7380#define SFUSE_STRAP_DDID_DETECTED (1<<0)
7381
Paulo Zanoni801bcff2013-05-31 10:08:35 -03007382#define WM_MISC 0x45260
7383#define WM_MISC_DATA_PARTITION_5_6 (1 << 0)
7384
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03007385#define WM_DBG 0x45280
7386#define WM_DBG_DISALLOW_MULTIPLE_LP (1<<0)
7387#define WM_DBG_DISALLOW_MAXFIFO (1<<1)
7388#define WM_DBG_DISALLOW_SPRITE (1<<2)
7389
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007390/* pipe CSC */
7391#define _PIPE_A_CSC_COEFF_RY_GY 0x49010
7392#define _PIPE_A_CSC_COEFF_BY 0x49014
7393#define _PIPE_A_CSC_COEFF_RU_GU 0x49018
7394#define _PIPE_A_CSC_COEFF_BU 0x4901c
7395#define _PIPE_A_CSC_COEFF_RV_GV 0x49020
7396#define _PIPE_A_CSC_COEFF_BV 0x49024
7397#define _PIPE_A_CSC_MODE 0x49028
Ville Syrjälä29a397b2013-04-19 12:23:02 +03007398#define CSC_BLACK_SCREEN_OFFSET (1 << 2)
7399#define CSC_POSITION_BEFORE_GAMMA (1 << 1)
7400#define CSC_MODE_YUV_TO_RGB (1 << 0)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007401#define _PIPE_A_CSC_PREOFF_HI 0x49030
7402#define _PIPE_A_CSC_PREOFF_ME 0x49034
7403#define _PIPE_A_CSC_PREOFF_LO 0x49038
7404#define _PIPE_A_CSC_POSTOFF_HI 0x49040
7405#define _PIPE_A_CSC_POSTOFF_ME 0x49044
7406#define _PIPE_A_CSC_POSTOFF_LO 0x49048
7407
7408#define _PIPE_B_CSC_COEFF_RY_GY 0x49110
7409#define _PIPE_B_CSC_COEFF_BY 0x49114
7410#define _PIPE_B_CSC_COEFF_RU_GU 0x49118
7411#define _PIPE_B_CSC_COEFF_BU 0x4911c
7412#define _PIPE_B_CSC_COEFF_RV_GV 0x49120
7413#define _PIPE_B_CSC_COEFF_BV 0x49124
7414#define _PIPE_B_CSC_MODE 0x49128
7415#define _PIPE_B_CSC_PREOFF_HI 0x49130
7416#define _PIPE_B_CSC_PREOFF_ME 0x49134
7417#define _PIPE_B_CSC_PREOFF_LO 0x49138
7418#define _PIPE_B_CSC_POSTOFF_HI 0x49140
7419#define _PIPE_B_CSC_POSTOFF_ME 0x49144
7420#define _PIPE_B_CSC_POSTOFF_LO 0x49148
7421
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007422#define PIPE_CSC_COEFF_RY_GY(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RY_GY, _PIPE_B_CSC_COEFF_RY_GY)
7423#define PIPE_CSC_COEFF_BY(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BY, _PIPE_B_CSC_COEFF_BY)
7424#define PIPE_CSC_COEFF_RU_GU(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RU_GU, _PIPE_B_CSC_COEFF_RU_GU)
7425#define PIPE_CSC_COEFF_BU(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BU, _PIPE_B_CSC_COEFF_BU)
7426#define PIPE_CSC_COEFF_RV_GV(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RV_GV, _PIPE_B_CSC_COEFF_RV_GV)
7427#define PIPE_CSC_COEFF_BV(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BV, _PIPE_B_CSC_COEFF_BV)
7428#define PIPE_CSC_MODE(pipe) _PIPE(pipe, _PIPE_A_CSC_MODE, _PIPE_B_CSC_MODE)
7429#define PIPE_CSC_PREOFF_HI(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_HI, _PIPE_B_CSC_PREOFF_HI)
7430#define PIPE_CSC_PREOFF_ME(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_ME, _PIPE_B_CSC_PREOFF_ME)
7431#define PIPE_CSC_PREOFF_LO(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_LO, _PIPE_B_CSC_PREOFF_LO)
7432#define PIPE_CSC_POSTOFF_HI(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_HI, _PIPE_B_CSC_POSTOFF_HI)
7433#define PIPE_CSC_POSTOFF_ME(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_ME, _PIPE_B_CSC_POSTOFF_ME)
7434#define PIPE_CSC_POSTOFF_LO(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_LO, _PIPE_B_CSC_POSTOFF_LO)
7435
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007436/* MIPI DSI registers */
7437
7438#define _MIPI_PORT(port, a, c) _PORT3(port, a, 0, c) /* ports A and C only */
Jani Nikula3230bf12013-08-27 15:12:16 +03007439
7440#define _MIPIA_PORT_CTRL (VLV_DISPLAY_BASE + 0x61190)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007441#define _MIPIC_PORT_CTRL (VLV_DISPLAY_BASE + 0x61700)
7442#define MIPI_PORT_CTRL(port) _MIPI_PORT(port, _MIPIA_PORT_CTRL, _MIPIC_PORT_CTRL)
7443#define DPI_ENABLE (1 << 31) /* A + C */
Jani Nikula3230bf12013-08-27 15:12:16 +03007444#define MIPIA_MIPI4DPHY_DELAY_COUNT_SHIFT 27
7445#define MIPIA_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 27)
Gaurav K Singh369602d2014-12-05 14:09:28 +05307446#define DUAL_LINK_MODE_SHIFT 26
Jani Nikula3230bf12013-08-27 15:12:16 +03007447#define DUAL_LINK_MODE_MASK (1 << 26)
7448#define DUAL_LINK_MODE_FRONT_BACK (0 << 26)
7449#define DUAL_LINK_MODE_PIXEL_ALTERNATIVE (1 << 26)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007450#define DITHERING_ENABLE (1 << 25) /* A + C */
Jani Nikula3230bf12013-08-27 15:12:16 +03007451#define FLOPPED_HSTX (1 << 23)
7452#define DE_INVERT (1 << 19) /* XXX */
7453#define MIPIA_FLISDSI_DELAY_COUNT_SHIFT 18
7454#define MIPIA_FLISDSI_DELAY_COUNT_MASK (0xf << 18)
7455#define AFE_LATCHOUT (1 << 17)
7456#define LP_OUTPUT_HOLD (1 << 16)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007457#define MIPIC_FLISDSI_DELAY_COUNT_HIGH_SHIFT 15
7458#define MIPIC_FLISDSI_DELAY_COUNT_HIGH_MASK (1 << 15)
7459#define MIPIC_MIPI4DPHY_DELAY_COUNT_SHIFT 11
7460#define MIPIC_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 11)
Jani Nikula3230bf12013-08-27 15:12:16 +03007461#define CSB_SHIFT 9
7462#define CSB_MASK (3 << 9)
7463#define CSB_20MHZ (0 << 9)
7464#define CSB_10MHZ (1 << 9)
7465#define CSB_40MHZ (2 << 9)
7466#define BANDGAP_MASK (1 << 8)
7467#define BANDGAP_PNW_CIRCUIT (0 << 8)
7468#define BANDGAP_LNC_CIRCUIT (1 << 8)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007469#define MIPIC_FLISDSI_DELAY_COUNT_LOW_SHIFT 5
7470#define MIPIC_FLISDSI_DELAY_COUNT_LOW_MASK (7 << 5)
7471#define TEARING_EFFECT_DELAY (1 << 4) /* A + C */
7472#define TEARING_EFFECT_SHIFT 2 /* A + C */
Jani Nikula3230bf12013-08-27 15:12:16 +03007473#define TEARING_EFFECT_MASK (3 << 2)
7474#define TEARING_EFFECT_OFF (0 << 2)
7475#define TEARING_EFFECT_DSI (1 << 2)
7476#define TEARING_EFFECT_GPIO (2 << 2)
7477#define LANE_CONFIGURATION_SHIFT 0
7478#define LANE_CONFIGURATION_MASK (3 << 0)
7479#define LANE_CONFIGURATION_4LANE (0 << 0)
7480#define LANE_CONFIGURATION_DUAL_LINK_A (1 << 0)
7481#define LANE_CONFIGURATION_DUAL_LINK_B (2 << 0)
7482
7483#define _MIPIA_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61194)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007484#define _MIPIC_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61704)
7485#define MIPI_TEARING_CTRL(port) _MIPI_PORT(port, \
7486 _MIPIA_TEARING_CTRL, _MIPIC_TEARING_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +03007487#define TEARING_EFFECT_DELAY_SHIFT 0
7488#define TEARING_EFFECT_DELAY_MASK (0xffff << 0)
7489
7490/* XXX: all bits reserved */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307491#define _MIPIA_AUTOPWG (VLV_DISPLAY_BASE + 0x611a0)
Jani Nikula3230bf12013-08-27 15:12:16 +03007492
7493/* MIPI DSI Controller and D-PHY registers */
7494
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307495#define _MIPIA_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb000)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007496#define _MIPIC_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb800)
7497#define MIPI_DEVICE_READY(port) _MIPI_PORT(port, _MIPIA_DEVICE_READY, \
7498 _MIPIC_DEVICE_READY)
Jani Nikula3230bf12013-08-27 15:12:16 +03007499#define BUS_POSSESSION (1 << 3) /* set to give bus to receiver */
7500#define ULPS_STATE_MASK (3 << 1)
7501#define ULPS_STATE_ENTER (2 << 1)
7502#define ULPS_STATE_EXIT (1 << 1)
7503#define ULPS_STATE_NORMAL_OPERATION (0 << 1)
7504#define DEVICE_READY (1 << 0)
7505
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307506#define _MIPIA_INTR_STAT (dev_priv->mipi_mmio_base + 0xb004)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007507#define _MIPIC_INTR_STAT (dev_priv->mipi_mmio_base + 0xb804)
7508#define MIPI_INTR_STAT(port) _MIPI_PORT(port, _MIPIA_INTR_STAT, \
7509 _MIPIC_INTR_STAT)
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307510#define _MIPIA_INTR_EN (dev_priv->mipi_mmio_base + 0xb008)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007511#define _MIPIC_INTR_EN (dev_priv->mipi_mmio_base + 0xb808)
7512#define MIPI_INTR_EN(port) _MIPI_PORT(port, _MIPIA_INTR_EN, \
7513 _MIPIC_INTR_EN)
Jani Nikula3230bf12013-08-27 15:12:16 +03007514#define TEARING_EFFECT (1 << 31)
7515#define SPL_PKT_SENT_INTERRUPT (1 << 30)
7516#define GEN_READ_DATA_AVAIL (1 << 29)
7517#define LP_GENERIC_WR_FIFO_FULL (1 << 28)
7518#define HS_GENERIC_WR_FIFO_FULL (1 << 27)
7519#define RX_PROT_VIOLATION (1 << 26)
7520#define RX_INVALID_TX_LENGTH (1 << 25)
7521#define ACK_WITH_NO_ERROR (1 << 24)
7522#define TURN_AROUND_ACK_TIMEOUT (1 << 23)
7523#define LP_RX_TIMEOUT (1 << 22)
7524#define HS_TX_TIMEOUT (1 << 21)
7525#define DPI_FIFO_UNDERRUN (1 << 20)
7526#define LOW_CONTENTION (1 << 19)
7527#define HIGH_CONTENTION (1 << 18)
7528#define TXDSI_VC_ID_INVALID (1 << 17)
7529#define TXDSI_DATA_TYPE_NOT_RECOGNISED (1 << 16)
7530#define TXCHECKSUM_ERROR (1 << 15)
7531#define TXECC_MULTIBIT_ERROR (1 << 14)
7532#define TXECC_SINGLE_BIT_ERROR (1 << 13)
7533#define TXFALSE_CONTROL_ERROR (1 << 12)
7534#define RXDSI_VC_ID_INVALID (1 << 11)
7535#define RXDSI_DATA_TYPE_NOT_REGOGNISED (1 << 10)
7536#define RXCHECKSUM_ERROR (1 << 9)
7537#define RXECC_MULTIBIT_ERROR (1 << 8)
7538#define RXECC_SINGLE_BIT_ERROR (1 << 7)
7539#define RXFALSE_CONTROL_ERROR (1 << 6)
7540#define RXHS_RECEIVE_TIMEOUT_ERROR (1 << 5)
7541#define RX_LP_TX_SYNC_ERROR (1 << 4)
7542#define RXEXCAPE_MODE_ENTRY_ERROR (1 << 3)
7543#define RXEOT_SYNC_ERROR (1 << 2)
7544#define RXSOT_SYNC_ERROR (1 << 1)
7545#define RXSOT_ERROR (1 << 0)
7546
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307547#define _MIPIA_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb00c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007548#define _MIPIC_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb80c)
7549#define MIPI_DSI_FUNC_PRG(port) _MIPI_PORT(port, _MIPIA_DSI_FUNC_PRG, \
7550 _MIPIC_DSI_FUNC_PRG)
Jani Nikula3230bf12013-08-27 15:12:16 +03007551#define CMD_MODE_DATA_WIDTH_MASK (7 << 13)
7552#define CMD_MODE_NOT_SUPPORTED (0 << 13)
7553#define CMD_MODE_DATA_WIDTH_16_BIT (1 << 13)
7554#define CMD_MODE_DATA_WIDTH_9_BIT (2 << 13)
7555#define CMD_MODE_DATA_WIDTH_8_BIT (3 << 13)
7556#define CMD_MODE_DATA_WIDTH_OPTION1 (4 << 13)
7557#define CMD_MODE_DATA_WIDTH_OPTION2 (5 << 13)
7558#define VID_MODE_FORMAT_MASK (0xf << 7)
7559#define VID_MODE_NOT_SUPPORTED (0 << 7)
7560#define VID_MODE_FORMAT_RGB565 (1 << 7)
7561#define VID_MODE_FORMAT_RGB666 (2 << 7)
7562#define VID_MODE_FORMAT_RGB666_LOOSE (3 << 7)
7563#define VID_MODE_FORMAT_RGB888 (4 << 7)
7564#define CMD_MODE_CHANNEL_NUMBER_SHIFT 5
7565#define CMD_MODE_CHANNEL_NUMBER_MASK (3 << 5)
7566#define VID_MODE_CHANNEL_NUMBER_SHIFT 3
7567#define VID_MODE_CHANNEL_NUMBER_MASK (3 << 3)
7568#define DATA_LANES_PRG_REG_SHIFT 0
7569#define DATA_LANES_PRG_REG_MASK (7 << 0)
7570
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307571#define _MIPIA_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb010)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007572#define _MIPIC_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb810)
7573#define MIPI_HS_TX_TIMEOUT(port) _MIPI_PORT(port, _MIPIA_HS_TX_TIMEOUT, \
7574 _MIPIC_HS_TX_TIMEOUT)
Jani Nikula3230bf12013-08-27 15:12:16 +03007575#define HIGH_SPEED_TX_TIMEOUT_COUNTER_MASK 0xffffff
7576
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307577#define _MIPIA_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb014)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007578#define _MIPIC_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb814)
7579#define MIPI_LP_RX_TIMEOUT(port) _MIPI_PORT(port, _MIPIA_LP_RX_TIMEOUT, \
7580 _MIPIC_LP_RX_TIMEOUT)
Jani Nikula3230bf12013-08-27 15:12:16 +03007581#define LOW_POWER_RX_TIMEOUT_COUNTER_MASK 0xffffff
7582
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307583#define _MIPIA_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb018)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007584#define _MIPIC_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb818)
7585#define MIPI_TURN_AROUND_TIMEOUT(port) _MIPI_PORT(port, \
7586 _MIPIA_TURN_AROUND_TIMEOUT, _MIPIC_TURN_AROUND_TIMEOUT)
Jani Nikula3230bf12013-08-27 15:12:16 +03007587#define TURN_AROUND_TIMEOUT_MASK 0x3f
7588
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307589#define _MIPIA_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb01c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007590#define _MIPIC_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb81c)
7591#define MIPI_DEVICE_RESET_TIMER(port) _MIPI_PORT(port, \
7592 _MIPIA_DEVICE_RESET_TIMER, _MIPIC_DEVICE_RESET_TIMER)
Jani Nikula3230bf12013-08-27 15:12:16 +03007593#define DEVICE_RESET_TIMER_MASK 0xffff
7594
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307595#define _MIPIA_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb020)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007596#define _MIPIC_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb820)
7597#define MIPI_DPI_RESOLUTION(port) _MIPI_PORT(port, _MIPIA_DPI_RESOLUTION, \
7598 _MIPIC_DPI_RESOLUTION)
Jani Nikula3230bf12013-08-27 15:12:16 +03007599#define VERTICAL_ADDRESS_SHIFT 16
7600#define VERTICAL_ADDRESS_MASK (0xffff << 16)
7601#define HORIZONTAL_ADDRESS_SHIFT 0
7602#define HORIZONTAL_ADDRESS_MASK 0xffff
7603
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307604#define _MIPIA_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb024)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007605#define _MIPIC_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb824)
7606#define MIPI_DBI_FIFO_THROTTLE(port) _MIPI_PORT(port, \
7607 _MIPIA_DBI_FIFO_THROTTLE, _MIPIC_DBI_FIFO_THROTTLE)
Jani Nikula3230bf12013-08-27 15:12:16 +03007608#define DBI_FIFO_EMPTY_HALF (0 << 0)
7609#define DBI_FIFO_EMPTY_QUARTER (1 << 0)
7610#define DBI_FIFO_EMPTY_7_LOCATIONS (2 << 0)
7611
7612/* regs below are bits 15:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307613#define _MIPIA_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb028)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007614#define _MIPIC_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb828)
7615#define MIPI_HSYNC_PADDING_COUNT(port) _MIPI_PORT(port, \
7616 _MIPIA_HSYNC_PADDING_COUNT, _MIPIC_HSYNC_PADDING_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03007617
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307618#define _MIPIA_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb02c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007619#define _MIPIC_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb82c)
7620#define MIPI_HBP_COUNT(port) _MIPI_PORT(port, _MIPIA_HBP_COUNT, \
7621 _MIPIC_HBP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03007622
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307623#define _MIPIA_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb030)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007624#define _MIPIC_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb830)
7625#define MIPI_HFP_COUNT(port) _MIPI_PORT(port, _MIPIA_HFP_COUNT, \
7626 _MIPIC_HFP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03007627
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307628#define _MIPIA_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb034)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007629#define _MIPIC_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb834)
7630#define MIPI_HACTIVE_AREA_COUNT(port) _MIPI_PORT(port, \
7631 _MIPIA_HACTIVE_AREA_COUNT, _MIPIC_HACTIVE_AREA_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03007632
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307633#define _MIPIA_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb038)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007634#define _MIPIC_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb838)
7635#define MIPI_VSYNC_PADDING_COUNT(port) _MIPI_PORT(port, \
7636 _MIPIA_VSYNC_PADDING_COUNT, _MIPIC_VSYNC_PADDING_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03007637
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307638#define _MIPIA_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb03c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007639#define _MIPIC_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb83c)
7640#define MIPI_VBP_COUNT(port) _MIPI_PORT(port, _MIPIA_VBP_COUNT, \
7641 _MIPIC_VBP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03007642
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307643#define _MIPIA_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb040)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007644#define _MIPIC_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb840)
7645#define MIPI_VFP_COUNT(port) _MIPI_PORT(port, _MIPIA_VFP_COUNT, \
7646 _MIPIC_VFP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03007647
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307648#define _MIPIA_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb044)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007649#define _MIPIC_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb844)
7650#define MIPI_HIGH_LOW_SWITCH_COUNT(port) _MIPI_PORT(port, \
7651 _MIPIA_HIGH_LOW_SWITCH_COUNT, _MIPIC_HIGH_LOW_SWITCH_COUNT)
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307652
Jani Nikula3230bf12013-08-27 15:12:16 +03007653/* regs above are bits 15:0 */
7654
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307655#define _MIPIA_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb048)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007656#define _MIPIC_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb848)
7657#define MIPI_DPI_CONTROL(port) _MIPI_PORT(port, _MIPIA_DPI_CONTROL, \
7658 _MIPIC_DPI_CONTROL)
Jani Nikula3230bf12013-08-27 15:12:16 +03007659#define DPI_LP_MODE (1 << 6)
7660#define BACKLIGHT_OFF (1 << 5)
7661#define BACKLIGHT_ON (1 << 4)
7662#define COLOR_MODE_OFF (1 << 3)
7663#define COLOR_MODE_ON (1 << 2)
7664#define TURN_ON (1 << 1)
7665#define SHUTDOWN (1 << 0)
7666
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307667#define _MIPIA_DPI_DATA (dev_priv->mipi_mmio_base + 0xb04c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007668#define _MIPIC_DPI_DATA (dev_priv->mipi_mmio_base + 0xb84c)
7669#define MIPI_DPI_DATA(port) _MIPI_PORT(port, _MIPIA_DPI_DATA, \
7670 _MIPIC_DPI_DATA)
Jani Nikula3230bf12013-08-27 15:12:16 +03007671#define COMMAND_BYTE_SHIFT 0
7672#define COMMAND_BYTE_MASK (0x3f << 0)
7673
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307674#define _MIPIA_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb050)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007675#define _MIPIC_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb850)
7676#define MIPI_INIT_COUNT(port) _MIPI_PORT(port, _MIPIA_INIT_COUNT, \
7677 _MIPIC_INIT_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03007678#define MASTER_INIT_TIMER_SHIFT 0
7679#define MASTER_INIT_TIMER_MASK (0xffff << 0)
7680
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307681#define _MIPIA_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb054)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007682#define _MIPIC_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb854)
7683#define MIPI_MAX_RETURN_PKT_SIZE(port) _MIPI_PORT(port, \
7684 _MIPIA_MAX_RETURN_PKT_SIZE, _MIPIC_MAX_RETURN_PKT_SIZE)
Jani Nikula3230bf12013-08-27 15:12:16 +03007685#define MAX_RETURN_PKT_SIZE_SHIFT 0
7686#define MAX_RETURN_PKT_SIZE_MASK (0x3ff << 0)
7687
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307688#define _MIPIA_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb058)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007689#define _MIPIC_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb858)
7690#define MIPI_VIDEO_MODE_FORMAT(port) _MIPI_PORT(port, \
7691 _MIPIA_VIDEO_MODE_FORMAT, _MIPIC_VIDEO_MODE_FORMAT)
Jani Nikula3230bf12013-08-27 15:12:16 +03007692#define RANDOM_DPI_DISPLAY_RESOLUTION (1 << 4)
7693#define DISABLE_VIDEO_BTA (1 << 3)
7694#define IP_TG_CONFIG (1 << 2)
7695#define VIDEO_MODE_NON_BURST_WITH_SYNC_PULSE (1 << 0)
7696#define VIDEO_MODE_NON_BURST_WITH_SYNC_EVENTS (2 << 0)
7697#define VIDEO_MODE_BURST (3 << 0)
7698
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307699#define _MIPIA_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb05c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007700#define _MIPIC_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb85c)
7701#define MIPI_EOT_DISABLE(port) _MIPI_PORT(port, _MIPIA_EOT_DISABLE, \
7702 _MIPIC_EOT_DISABLE)
Jani Nikula3230bf12013-08-27 15:12:16 +03007703#define LP_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 7)
7704#define HS_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 6)
7705#define LOW_CONTENTION_RECOVERY_DISABLE (1 << 5)
7706#define HIGH_CONTENTION_RECOVERY_DISABLE (1 << 4)
7707#define TXDSI_TYPE_NOT_RECOGNISED_ERROR_RECOVERY_DISABLE (1 << 3)
7708#define TXECC_MULTIBIT_ERROR_RECOVERY_DISABLE (1 << 2)
7709#define CLOCKSTOP (1 << 1)
7710#define EOT_DISABLE (1 << 0)
7711
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307712#define _MIPIA_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb060)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007713#define _MIPIC_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb860)
7714#define MIPI_LP_BYTECLK(port) _MIPI_PORT(port, _MIPIA_LP_BYTECLK, \
7715 _MIPIC_LP_BYTECLK)
Jani Nikula3230bf12013-08-27 15:12:16 +03007716#define LP_BYTECLK_SHIFT 0
7717#define LP_BYTECLK_MASK (0xffff << 0)
7718
7719/* bits 31:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307720#define _MIPIA_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb064)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007721#define _MIPIC_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb864)
7722#define MIPI_LP_GEN_DATA(port) _MIPI_PORT(port, _MIPIA_LP_GEN_DATA, \
7723 _MIPIC_LP_GEN_DATA)
Jani Nikula3230bf12013-08-27 15:12:16 +03007724
7725/* bits 31:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307726#define _MIPIA_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb068)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007727#define _MIPIC_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb868)
7728#define MIPI_HS_GEN_DATA(port) _MIPI_PORT(port, _MIPIA_HS_GEN_DATA, \
7729 _MIPIC_HS_GEN_DATA)
Jani Nikula3230bf12013-08-27 15:12:16 +03007730
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307731#define _MIPIA_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb06c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007732#define _MIPIC_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb86c)
7733#define MIPI_LP_GEN_CTRL(port) _MIPI_PORT(port, _MIPIA_LP_GEN_CTRL, \
7734 _MIPIC_LP_GEN_CTRL)
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307735#define _MIPIA_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb070)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007736#define _MIPIC_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb870)
7737#define MIPI_HS_GEN_CTRL(port) _MIPI_PORT(port, _MIPIA_HS_GEN_CTRL, \
7738 _MIPIC_HS_GEN_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +03007739#define LONG_PACKET_WORD_COUNT_SHIFT 8
7740#define LONG_PACKET_WORD_COUNT_MASK (0xffff << 8)
7741#define SHORT_PACKET_PARAM_SHIFT 8
7742#define SHORT_PACKET_PARAM_MASK (0xffff << 8)
7743#define VIRTUAL_CHANNEL_SHIFT 6
7744#define VIRTUAL_CHANNEL_MASK (3 << 6)
7745#define DATA_TYPE_SHIFT 0
7746#define DATA_TYPE_MASK (3f << 0)
7747/* data type values, see include/video/mipi_display.h */
7748
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307749#define _MIPIA_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb074)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007750#define _MIPIC_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb874)
7751#define MIPI_GEN_FIFO_STAT(port) _MIPI_PORT(port, _MIPIA_GEN_FIFO_STAT, \
7752 _MIPIC_GEN_FIFO_STAT)
Jani Nikula3230bf12013-08-27 15:12:16 +03007753#define DPI_FIFO_EMPTY (1 << 28)
7754#define DBI_FIFO_EMPTY (1 << 27)
7755#define LP_CTRL_FIFO_EMPTY (1 << 26)
7756#define LP_CTRL_FIFO_HALF_EMPTY (1 << 25)
7757#define LP_CTRL_FIFO_FULL (1 << 24)
7758#define HS_CTRL_FIFO_EMPTY (1 << 18)
7759#define HS_CTRL_FIFO_HALF_EMPTY (1 << 17)
7760#define HS_CTRL_FIFO_FULL (1 << 16)
7761#define LP_DATA_FIFO_EMPTY (1 << 10)
7762#define LP_DATA_FIFO_HALF_EMPTY (1 << 9)
7763#define LP_DATA_FIFO_FULL (1 << 8)
7764#define HS_DATA_FIFO_EMPTY (1 << 2)
7765#define HS_DATA_FIFO_HALF_EMPTY (1 << 1)
7766#define HS_DATA_FIFO_FULL (1 << 0)
7767
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307768#define _MIPIA_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb078)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007769#define _MIPIC_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb878)
7770#define MIPI_HS_LP_DBI_ENABLE(port) _MIPI_PORT(port, \
7771 _MIPIA_HS_LS_DBI_ENABLE, _MIPIC_HS_LS_DBI_ENABLE)
Jani Nikula3230bf12013-08-27 15:12:16 +03007772#define DBI_HS_LP_MODE_MASK (1 << 0)
7773#define DBI_LP_MODE (1 << 0)
7774#define DBI_HS_MODE (0 << 0)
7775
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307776#define _MIPIA_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb080)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007777#define _MIPIC_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb880)
7778#define MIPI_DPHY_PARAM(port) _MIPI_PORT(port, _MIPIA_DPHY_PARAM, \
7779 _MIPIC_DPHY_PARAM)
Jani Nikula3230bf12013-08-27 15:12:16 +03007780#define EXIT_ZERO_COUNT_SHIFT 24
7781#define EXIT_ZERO_COUNT_MASK (0x3f << 24)
7782#define TRAIL_COUNT_SHIFT 16
7783#define TRAIL_COUNT_MASK (0x1f << 16)
7784#define CLK_ZERO_COUNT_SHIFT 8
7785#define CLK_ZERO_COUNT_MASK (0xff << 8)
7786#define PREPARE_COUNT_SHIFT 0
7787#define PREPARE_COUNT_MASK (0x3f << 0)
7788
7789/* bits 31:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307790#define _MIPIA_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb084)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007791#define _MIPIC_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb884)
7792#define MIPI_DBI_BW_CTRL(port) _MIPI_PORT(port, _MIPIA_DBI_BW_CTRL, \
7793 _MIPIC_DBI_BW_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +03007794
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307795#define _MIPIA_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base \
7796 + 0xb088)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007797#define _MIPIC_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base \
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307798 + 0xb888)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007799#define MIPI_CLK_LANE_SWITCH_TIME_CNT(port) _MIPI_PORT(port, \
7800 _MIPIA_CLK_LANE_SWITCH_TIME_CNT, _MIPIC_CLK_LANE_SWITCH_TIME_CNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03007801#define LP_HS_SSW_CNT_SHIFT 16
7802#define LP_HS_SSW_CNT_MASK (0xffff << 16)
7803#define HS_LP_PWR_SW_CNT_SHIFT 0
7804#define HS_LP_PWR_SW_CNT_MASK (0xffff << 0)
7805
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307806#define _MIPIA_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb08c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007807#define _MIPIC_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb88c)
7808#define MIPI_STOP_STATE_STALL(port) _MIPI_PORT(port, \
7809 _MIPIA_STOP_STATE_STALL, _MIPIC_STOP_STATE_STALL)
Jani Nikula3230bf12013-08-27 15:12:16 +03007810#define STOP_STATE_STALL_COUNTER_SHIFT 0
7811#define STOP_STATE_STALL_COUNTER_MASK (0xff << 0)
7812
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307813#define _MIPIA_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb090)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007814#define _MIPIC_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb890)
7815#define MIPI_INTR_STAT_REG_1(port) _MIPI_PORT(port, \
7816 _MIPIA_INTR_STAT_REG_1, _MIPIC_INTR_STAT_REG_1)
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307817#define _MIPIA_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb094)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007818#define _MIPIC_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb894)
7819#define MIPI_INTR_EN_REG_1(port) _MIPI_PORT(port, _MIPIA_INTR_EN_REG_1, \
7820 _MIPIC_INTR_EN_REG_1)
Jani Nikula3230bf12013-08-27 15:12:16 +03007821#define RX_CONTENTION_DETECTED (1 << 0)
7822
7823/* XXX: only pipe A ?!? */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307824#define MIPIA_DBI_TYPEC_CTRL (dev_priv->mipi_mmio_base + 0xb100)
Jani Nikula3230bf12013-08-27 15:12:16 +03007825#define DBI_TYPEC_ENABLE (1 << 31)
7826#define DBI_TYPEC_WIP (1 << 30)
7827#define DBI_TYPEC_OPTION_SHIFT 28
7828#define DBI_TYPEC_OPTION_MASK (3 << 28)
7829#define DBI_TYPEC_FREQ_SHIFT 24
7830#define DBI_TYPEC_FREQ_MASK (0xf << 24)
7831#define DBI_TYPEC_OVERRIDE (1 << 8)
7832#define DBI_TYPEC_OVERRIDE_COUNTER_SHIFT 0
7833#define DBI_TYPEC_OVERRIDE_COUNTER_MASK (0xff << 0)
7834
7835
7836/* MIPI adapter registers */
7837
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307838#define _MIPIA_CTRL (dev_priv->mipi_mmio_base + 0xb104)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007839#define _MIPIC_CTRL (dev_priv->mipi_mmio_base + 0xb904)
7840#define MIPI_CTRL(port) _MIPI_PORT(port, _MIPIA_CTRL, \
7841 _MIPIC_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +03007842#define ESCAPE_CLOCK_DIVIDER_SHIFT 5 /* A only */
7843#define ESCAPE_CLOCK_DIVIDER_MASK (3 << 5)
7844#define ESCAPE_CLOCK_DIVIDER_1 (0 << 5)
7845#define ESCAPE_CLOCK_DIVIDER_2 (1 << 5)
7846#define ESCAPE_CLOCK_DIVIDER_4 (2 << 5)
7847#define READ_REQUEST_PRIORITY_SHIFT 3
7848#define READ_REQUEST_PRIORITY_MASK (3 << 3)
7849#define READ_REQUEST_PRIORITY_LOW (0 << 3)
7850#define READ_REQUEST_PRIORITY_HIGH (3 << 3)
7851#define RGB_FLIP_TO_BGR (1 << 2)
7852
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307853#define _MIPIA_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb108)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007854#define _MIPIC_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb908)
7855#define MIPI_DATA_ADDRESS(port) _MIPI_PORT(port, _MIPIA_DATA_ADDRESS, \
7856 _MIPIC_DATA_ADDRESS)
Jani Nikula3230bf12013-08-27 15:12:16 +03007857#define DATA_MEM_ADDRESS_SHIFT 5
7858#define DATA_MEM_ADDRESS_MASK (0x7ffffff << 5)
7859#define DATA_VALID (1 << 0)
7860
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307861#define _MIPIA_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb10c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007862#define _MIPIC_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb90c)
7863#define MIPI_DATA_LENGTH(port) _MIPI_PORT(port, _MIPIA_DATA_LENGTH, \
7864 _MIPIC_DATA_LENGTH)
Jani Nikula3230bf12013-08-27 15:12:16 +03007865#define DATA_LENGTH_SHIFT 0
7866#define DATA_LENGTH_MASK (0xfffff << 0)
7867
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307868#define _MIPIA_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb110)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007869#define _MIPIC_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb910)
7870#define MIPI_COMMAND_ADDRESS(port) _MIPI_PORT(port, \
7871 _MIPIA_COMMAND_ADDRESS, _MIPIC_COMMAND_ADDRESS)
Jani Nikula3230bf12013-08-27 15:12:16 +03007872#define COMMAND_MEM_ADDRESS_SHIFT 5
7873#define COMMAND_MEM_ADDRESS_MASK (0x7ffffff << 5)
7874#define AUTO_PWG_ENABLE (1 << 2)
7875#define MEMORY_WRITE_DATA_FROM_PIPE_RENDERING (1 << 1)
7876#define COMMAND_VALID (1 << 0)
7877
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307878#define _MIPIA_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb114)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007879#define _MIPIC_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb914)
7880#define MIPI_COMMAND_LENGTH(port) _MIPI_PORT(port, _MIPIA_COMMAND_LENGTH, \
7881 _MIPIC_COMMAND_LENGTH)
Jani Nikula3230bf12013-08-27 15:12:16 +03007882#define COMMAND_LENGTH_SHIFT(n) (8 * (n)) /* n: 0...3 */
7883#define COMMAND_LENGTH_MASK(n) (0xff << (8 * (n)))
7884
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307885#define _MIPIA_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb118)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007886#define _MIPIC_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb918)
7887#define MIPI_READ_DATA_RETURN(port, n) \
7888 (_MIPI_PORT(port, _MIPIA_READ_DATA_RETURN0, _MIPIC_READ_DATA_RETURN0) \
Shashank Sharmaa2560a62014-06-02 18:07:48 +05307889 + 4 * (n)) /* n: 0...7 */
Jani Nikula3230bf12013-08-27 15:12:16 +03007890
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307891#define _MIPIA_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb138)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007892#define _MIPIC_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb938)
7893#define MIPI_READ_DATA_VALID(port) _MIPI_PORT(port, \
7894 _MIPIA_READ_DATA_VALID, _MIPIC_READ_DATA_VALID)
Jani Nikula3230bf12013-08-27 15:12:16 +03007895#define READ_DATA_VALID(n) (1 << (n))
7896
Antti Koskipaaa57c7742014-02-04 14:22:24 +02007897/* For UMS only (deprecated): */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00007898#define _PALETTE_A (dev_priv->info.display_mmio_offset + 0xa000)
7899#define _PALETTE_B (dev_priv->info.display_mmio_offset + 0xa800)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02007900
Jesse Barnes585fb112008-07-29 11:54:06 -07007901#endif /* _I915_REG_H_ */