blob: 9731098005726647f5b64911f1dbbd8b8563cb56 [file] [log] [blame]
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001/*
2 * Support PCI/PCIe on PowerNV platforms
3 *
4 * Copyright 2011 Benjamin Herrenschmidt, IBM Corp.
5 *
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License
8 * as published by the Free Software Foundation; either version
9 * 2 of the License, or (at your option) any later version.
10 */
11
Benjamin Herrenschmidtcee72d52011-11-29 18:22:53 +000012#undef DEBUG
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +000013
14#include <linux/kernel.h>
15#include <linux/pci.h>
Gavin Shan361f2a22014-04-24 18:00:25 +100016#include <linux/crash_dump.h>
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +000017#include <linux/delay.h>
18#include <linux/string.h>
19#include <linux/init.h>
20#include <linux/bootmem.h>
21#include <linux/irq.h>
22#include <linux/io.h>
23#include <linux/msi.h>
Benjamin Herrenschmidtcd15b042014-02-11 11:32:38 +110024#include <linux/memblock.h>
Alexey Kardashevskiyac9a5882015-06-05 16:34:56 +100025#include <linux/iommu.h>
Alexey Kardashevskiye57080f2015-06-05 16:35:13 +100026#include <linux/rculist.h>
Alexey Kardashevskiy4793d652015-06-05 16:35:20 +100027#include <linux/sizes.h>
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +000028
29#include <asm/sections.h>
30#include <asm/io.h>
31#include <asm/prom.h>
32#include <asm/pci-bridge.h>
33#include <asm/machdep.h>
Gavin Shanfb1b55d2013-03-05 21:12:37 +000034#include <asm/msi_bitmap.h>
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +000035#include <asm/ppc-pci.h>
36#include <asm/opal.h>
37#include <asm/iommu.h>
38#include <asm/tce.h>
Gavin Shan137436c2013-04-25 19:20:59 +000039#include <asm/xics.h>
Michael Ellerman7644d582017-02-10 12:04:56 +110040#include <asm/debugfs.h>
Guo Chao262af552014-07-21 14:42:30 +100041#include <asm/firmware.h>
Ian Munsie80c49c72014-10-08 19:54:57 +110042#include <asm/pnv-pci.h>
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +100043#include <asm/mmzone.h>
Ian Munsie80c49c72014-10-08 19:54:57 +110044
Michael Neulingec249dd2015-05-27 16:07:16 +100045#include <misc/cxl-base.h>
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +000046
47#include "powernv.h"
48#include "pci.h"
49
Gavin Shan99451552016-05-05 12:02:13 +100050#define PNV_IODA1_M64_NUM 16 /* Number of M64 BARs */
51#define PNV_IODA1_M64_SEGS 8 /* Segments per M64 BAR */
Gavin Shanacce9712016-05-03 15:41:33 +100052#define PNV_IODA1_DMA32_SEGSIZE 0x10000000
Wei Yang781a8682015-03-25 16:23:57 +080053
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +100054#define POWERNV_IOMMU_DEFAULT_LEVELS 1
55#define POWERNV_IOMMU_MAX_LEVELS 5
56
Frederic Barrat7f2c39e2018-01-23 12:31:36 +010057static const char * const pnv_phb_names[] = { "IODA1", "IODA2", "NPU_NVLINK",
58 "NPU_OCAPI" };
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +100059static void pnv_pci_ioda2_table_free_pages(struct iommu_table *tbl);
60
Alexey Kardashevskiy7d623e42016-04-29 18:55:21 +100061void pe_level_printk(const struct pnv_ioda_pe *pe, const char *level,
Joe Perches6d31c2f2014-09-21 10:55:06 -070062 const char *fmt, ...)
63{
64 struct va_format vaf;
65 va_list args;
66 char pfix[32];
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +000067
Joe Perches6d31c2f2014-09-21 10:55:06 -070068 va_start(args, fmt);
69
70 vaf.fmt = fmt;
71 vaf.va = &args;
72
Wei Yang781a8682015-03-25 16:23:57 +080073 if (pe->flags & PNV_IODA_PE_DEV)
Joe Perches6d31c2f2014-09-21 10:55:06 -070074 strlcpy(pfix, dev_name(&pe->pdev->dev), sizeof(pfix));
Wei Yang781a8682015-03-25 16:23:57 +080075 else if (pe->flags & (PNV_IODA_PE_BUS | PNV_IODA_PE_BUS_ALL))
Joe Perches6d31c2f2014-09-21 10:55:06 -070076 sprintf(pfix, "%04x:%02x ",
77 pci_domain_nr(pe->pbus), pe->pbus->number);
Wei Yang781a8682015-03-25 16:23:57 +080078#ifdef CONFIG_PCI_IOV
79 else if (pe->flags & PNV_IODA_PE_VF)
80 sprintf(pfix, "%04x:%02x:%2x.%d",
81 pci_domain_nr(pe->parent_dev->bus),
82 (pe->rid & 0xff00) >> 8,
83 PCI_SLOT(pe->rid), PCI_FUNC(pe->rid));
84#endif /* CONFIG_PCI_IOV*/
Joe Perches6d31c2f2014-09-21 10:55:06 -070085
Russell Currey1f52f172016-11-16 14:02:15 +110086 printk("%spci %s: [PE# %.2x] %pV",
Joe Perches6d31c2f2014-09-21 10:55:06 -070087 level, pfix, pe->pe_number, &vaf);
88
89 va_end(args);
90}
91
Thadeu Lima de Souza Cascardo4e287842014-10-23 19:19:35 -020092static bool pnv_iommu_bypass_disabled __read_mostly;
Guilherme G. Piccoli45baee12017-11-17 16:58:59 -020093static bool pci_reset_phbs __read_mostly;
Thadeu Lima de Souza Cascardo4e287842014-10-23 19:19:35 -020094
95static int __init iommu_setup(char *str)
96{
97 if (!str)
98 return -EINVAL;
99
100 while (*str) {
101 if (!strncmp(str, "nobypass", 8)) {
102 pnv_iommu_bypass_disabled = true;
103 pr_info("PowerNV: IOMMU bypass window disabled.\n");
104 break;
105 }
106 str += strcspn(str, ",");
107 if (*str == ',')
108 str++;
109 }
110
111 return 0;
112}
113early_param("iommu", iommu_setup);
114
Guilherme G. Piccoli45baee12017-11-17 16:58:59 -0200115static int __init pci_reset_phbs_setup(char *str)
116{
117 pci_reset_phbs = true;
118 return 0;
119}
120
121early_param("ppc_pci_reset_phbs", pci_reset_phbs_setup);
122
Benjamin Herrenschmidt5958d192016-07-08 15:55:43 +1000123static inline bool pnv_pci_is_m64(struct pnv_phb *phb, struct resource *r)
Guo Chao262af552014-07-21 14:42:30 +1000124{
Benjamin Herrenschmidt5958d192016-07-08 15:55:43 +1000125 /*
126 * WARNING: We cannot rely on the resource flags. The Linux PCI
127 * allocation code sometimes decides to put a 64-bit prefetchable
128 * BAR in the 32-bit window, so we have to compare the addresses.
129 *
130 * For simplicity we only test resource start.
131 */
132 return (r->start >= phb->ioda.m64_base &&
133 r->start < (phb->ioda.m64_base + phb->ioda.m64_size));
Guo Chao262af552014-07-21 14:42:30 +1000134}
135
Russell Curreyb79331a2016-09-14 16:37:17 +1000136static inline bool pnv_pci_is_m64_flags(unsigned long resource_flags)
137{
138 unsigned long flags = (IORESOURCE_MEM_64 | IORESOURCE_PREFETCH);
139
140 return (resource_flags & flags) == flags;
141}
142
Gavin Shan1e916772016-05-03 15:41:36 +1000143static struct pnv_ioda_pe *pnv_ioda_init_pe(struct pnv_phb *phb, int pe_no)
144{
Gavin Shan313483d2016-09-28 14:34:56 +1000145 s64 rc;
146
Gavin Shan1e916772016-05-03 15:41:36 +1000147 phb->ioda.pe_array[pe_no].phb = phb;
148 phb->ioda.pe_array[pe_no].pe_number = pe_no;
149
Gavin Shan313483d2016-09-28 14:34:56 +1000150 /*
151 * Clear the PE frozen state as it might be put into frozen state
152 * in the last PCI remove path. It's not harmful to do so when the
153 * PE is already in unfrozen state.
154 */
155 rc = opal_pci_eeh_freeze_clear(phb->opal_id, pe_no,
156 OPAL_EEH_ACTION_CLEAR_FREEZE_ALL);
Russell Curreyd4791db2016-11-16 12:12:26 +1100157 if (rc != OPAL_SUCCESS && rc != OPAL_UNSUPPORTED)
Russell Currey1f52f172016-11-16 14:02:15 +1100158 pr_warn("%s: Error %lld unfreezing PHB#%x-PE#%x\n",
Gavin Shan313483d2016-09-28 14:34:56 +1000159 __func__, rc, phb->hose->global_number, pe_no);
160
Gavin Shan1e916772016-05-03 15:41:36 +1000161 return &phb->ioda.pe_array[pe_no];
162}
163
Gavin Shan4b82ab12014-11-12 13:36:07 +1100164static void pnv_ioda_reserve_pe(struct pnv_phb *phb, int pe_no)
165{
Gavin Shan92b8f132016-05-03 15:41:24 +1000166 if (!(pe_no >= 0 && pe_no < phb->ioda.total_pe_num)) {
Russell Currey1f52f172016-11-16 14:02:15 +1100167 pr_warn("%s: Invalid PE %x on PHB#%x\n",
Gavin Shan4b82ab12014-11-12 13:36:07 +1100168 __func__, pe_no, phb->hose->global_number);
169 return;
170 }
171
Gavin Shane9dc4d72015-06-19 12:26:16 +1000172 if (test_and_set_bit(pe_no, phb->ioda.pe_alloc))
Russell Currey1f52f172016-11-16 14:02:15 +1100173 pr_debug("%s: PE %x was reserved on PHB#%x\n",
Gavin Shane9dc4d72015-06-19 12:26:16 +1000174 __func__, pe_no, phb->hose->global_number);
Gavin Shan4b82ab12014-11-12 13:36:07 +1100175
Gavin Shan1e916772016-05-03 15:41:36 +1000176 pnv_ioda_init_pe(phb, pe_no);
Gavin Shan4b82ab12014-11-12 13:36:07 +1100177}
178
Gavin Shan1e916772016-05-03 15:41:36 +1000179static struct pnv_ioda_pe *pnv_ioda_alloc_pe(struct pnv_phb *phb)
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000180{
Andrzej Hajda60964812016-08-17 12:03:05 +0200181 long pe;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000182
Gavin Shan9fcd6f42016-05-20 16:41:30 +1000183 for (pe = phb->ioda.total_pe_num - 1; pe >= 0; pe--) {
184 if (!test_and_set_bit(pe, phb->ioda.pe_alloc))
185 return pnv_ioda_init_pe(phb, pe);
186 }
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000187
Gavin Shan9fcd6f42016-05-20 16:41:30 +1000188 return NULL;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000189}
190
Gavin Shan1e916772016-05-03 15:41:36 +1000191static void pnv_ioda_free_pe(struct pnv_ioda_pe *pe)
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000192{
Gavin Shan1e916772016-05-03 15:41:36 +1000193 struct pnv_phb *phb = pe->phb;
Gavin Shancaa58f82016-09-06 14:17:18 +1000194 unsigned int pe_num = pe->pe_number;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000195
Gavin Shan1e916772016-05-03 15:41:36 +1000196 WARN_ON(pe->pdev);
197
198 memset(pe, 0, sizeof(struct pnv_ioda_pe));
Gavin Shancaa58f82016-09-06 14:17:18 +1000199 clear_bit(pe_num, phb->ioda.pe_alloc);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000200}
201
Guo Chao262af552014-07-21 14:42:30 +1000202/* The default M64 BAR is shared by all PEs */
203static int pnv_ioda2_init_m64(struct pnv_phb *phb)
204{
205 const char *desc;
206 struct resource *r;
207 s64 rc;
208
209 /* Configure the default M64 BAR */
210 rc = opal_pci_set_phb_mem_window(phb->opal_id,
211 OPAL_M64_WINDOW_TYPE,
212 phb->ioda.m64_bar_idx,
213 phb->ioda.m64_base,
214 0, /* unused */
215 phb->ioda.m64_size);
216 if (rc != OPAL_SUCCESS) {
217 desc = "configuring";
218 goto fail;
219 }
220
221 /* Enable the default M64 BAR */
222 rc = opal_pci_phb_mmio_enable(phb->opal_id,
223 OPAL_M64_WINDOW_TYPE,
224 phb->ioda.m64_bar_idx,
225 OPAL_ENABLE_M64_SPLIT);
226 if (rc != OPAL_SUCCESS) {
227 desc = "enabling";
228 goto fail;
229 }
230
Guo Chao262af552014-07-21 14:42:30 +1000231 /*
Gavin Shan63803c32016-05-20 16:41:32 +1000232 * Exclude the segments for reserved and root bus PE, which
233 * are first or last two PEs.
Guo Chao262af552014-07-21 14:42:30 +1000234 */
235 r = &phb->hose->mem_resources[1];
Gavin Shan92b8f132016-05-03 15:41:24 +1000236 if (phb->ioda.reserved_pe_idx == 0)
Gavin Shan63803c32016-05-20 16:41:32 +1000237 r->start += (2 * phb->ioda.m64_segsize);
Gavin Shan92b8f132016-05-03 15:41:24 +1000238 else if (phb->ioda.reserved_pe_idx == (phb->ioda.total_pe_num - 1))
Gavin Shan63803c32016-05-20 16:41:32 +1000239 r->end -= (2 * phb->ioda.m64_segsize);
Guo Chao262af552014-07-21 14:42:30 +1000240 else
Russell Currey1f52f172016-11-16 14:02:15 +1100241 pr_warn(" Cannot strip M64 segment for reserved PE#%x\n",
Gavin Shan92b8f132016-05-03 15:41:24 +1000242 phb->ioda.reserved_pe_idx);
Guo Chao262af552014-07-21 14:42:30 +1000243
244 return 0;
245
246fail:
247 pr_warn(" Failure %lld %s M64 BAR#%d\n",
248 rc, desc, phb->ioda.m64_bar_idx);
249 opal_pci_phb_mmio_enable(phb->opal_id,
250 OPAL_M64_WINDOW_TYPE,
251 phb->ioda.m64_bar_idx,
252 OPAL_DISABLE_M64);
253 return -EIO;
254}
255
Gavin Shanc4306702016-05-03 15:41:30 +1000256static void pnv_ioda_reserve_dev_m64_pe(struct pci_dev *pdev,
Gavin Shan96a2f922015-06-19 12:26:17 +1000257 unsigned long *pe_bitmap)
Guo Chao262af552014-07-21 14:42:30 +1000258{
Gavin Shan96a2f922015-06-19 12:26:17 +1000259 struct pci_controller *hose = pci_bus_to_host(pdev->bus);
260 struct pnv_phb *phb = hose->private_data;
Guo Chao262af552014-07-21 14:42:30 +1000261 struct resource *r;
Gavin Shan96a2f922015-06-19 12:26:17 +1000262 resource_size_t base, sgsz, start, end;
263 int segno, i;
Guo Chao262af552014-07-21 14:42:30 +1000264
Gavin Shan96a2f922015-06-19 12:26:17 +1000265 base = phb->ioda.m64_base;
266 sgsz = phb->ioda.m64_segsize;
267 for (i = 0; i <= PCI_ROM_RESOURCE; i++) {
268 r = &pdev->resource[i];
Benjamin Herrenschmidt5958d192016-07-08 15:55:43 +1000269 if (!r->parent || !pnv_pci_is_m64(phb, r))
Gavin Shan96a2f922015-06-19 12:26:17 +1000270 continue;
Guo Chao262af552014-07-21 14:42:30 +1000271
Gavin Shan96a2f922015-06-19 12:26:17 +1000272 start = _ALIGN_DOWN(r->start - base, sgsz);
273 end = _ALIGN_UP(r->end - base, sgsz);
274 for (segno = start / sgsz; segno < end / sgsz; segno++) {
275 if (pe_bitmap)
276 set_bit(segno, pe_bitmap);
277 else
278 pnv_ioda_reserve_pe(phb, segno);
Guo Chao262af552014-07-21 14:42:30 +1000279 }
280 }
281}
282
Gavin Shan99451552016-05-05 12:02:13 +1000283static int pnv_ioda1_init_m64(struct pnv_phb *phb)
284{
285 struct resource *r;
286 int index;
287
288 /*
289 * There are 16 M64 BARs, each of which has 8 segments. So
290 * there are as many M64 segments as the maximum number of
291 * PEs, which is 128.
292 */
293 for (index = 0; index < PNV_IODA1_M64_NUM; index++) {
294 unsigned long base, segsz = phb->ioda.m64_segsize;
295 int64_t rc;
296
297 base = phb->ioda.m64_base +
298 index * PNV_IODA1_M64_SEGS * segsz;
299 rc = opal_pci_set_phb_mem_window(phb->opal_id,
300 OPAL_M64_WINDOW_TYPE, index, base, 0,
301 PNV_IODA1_M64_SEGS * segsz);
302 if (rc != OPAL_SUCCESS) {
Russell Currey1f52f172016-11-16 14:02:15 +1100303 pr_warn(" Error %lld setting M64 PHB#%x-BAR#%d\n",
Gavin Shan99451552016-05-05 12:02:13 +1000304 rc, phb->hose->global_number, index);
305 goto fail;
306 }
307
308 rc = opal_pci_phb_mmio_enable(phb->opal_id,
309 OPAL_M64_WINDOW_TYPE, index,
310 OPAL_ENABLE_M64_SPLIT);
311 if (rc != OPAL_SUCCESS) {
Russell Currey1f52f172016-11-16 14:02:15 +1100312 pr_warn(" Error %lld enabling M64 PHB#%x-BAR#%d\n",
Gavin Shan99451552016-05-05 12:02:13 +1000313 rc, phb->hose->global_number, index);
314 goto fail;
315 }
316 }
317
318 /*
Gavin Shan63803c32016-05-20 16:41:32 +1000319 * Exclude the segments for reserved and root bus PE, which
320 * are first or last two PEs.
Gavin Shan99451552016-05-05 12:02:13 +1000321 */
322 r = &phb->hose->mem_resources[1];
323 if (phb->ioda.reserved_pe_idx == 0)
Gavin Shan63803c32016-05-20 16:41:32 +1000324 r->start += (2 * phb->ioda.m64_segsize);
Gavin Shan99451552016-05-05 12:02:13 +1000325 else if (phb->ioda.reserved_pe_idx == (phb->ioda.total_pe_num - 1))
Gavin Shan63803c32016-05-20 16:41:32 +1000326 r->end -= (2 * phb->ioda.m64_segsize);
Gavin Shan99451552016-05-05 12:02:13 +1000327 else
Russell Currey1f52f172016-11-16 14:02:15 +1100328 WARN(1, "Wrong reserved PE#%x on PHB#%x\n",
Gavin Shan99451552016-05-05 12:02:13 +1000329 phb->ioda.reserved_pe_idx, phb->hose->global_number);
330
331 return 0;
332
333fail:
334 for ( ; index >= 0; index--)
335 opal_pci_phb_mmio_enable(phb->opal_id,
336 OPAL_M64_WINDOW_TYPE, index, OPAL_DISABLE_M64);
337
338 return -EIO;
339}
340
Gavin Shanc4306702016-05-03 15:41:30 +1000341static void pnv_ioda_reserve_m64_pe(struct pci_bus *bus,
342 unsigned long *pe_bitmap,
343 bool all)
Guo Chao262af552014-07-21 14:42:30 +1000344{
Guo Chao262af552014-07-21 14:42:30 +1000345 struct pci_dev *pdev;
Gavin Shan96a2f922015-06-19 12:26:17 +1000346
347 list_for_each_entry(pdev, &bus->devices, bus_list) {
Gavin Shanc4306702016-05-03 15:41:30 +1000348 pnv_ioda_reserve_dev_m64_pe(pdev, pe_bitmap);
Gavin Shan96a2f922015-06-19 12:26:17 +1000349
350 if (all && pdev->subordinate)
Gavin Shanc4306702016-05-03 15:41:30 +1000351 pnv_ioda_reserve_m64_pe(pdev->subordinate,
352 pe_bitmap, all);
Gavin Shan96a2f922015-06-19 12:26:17 +1000353 }
354}
355
Gavin Shan1e916772016-05-03 15:41:36 +1000356static struct pnv_ioda_pe *pnv_ioda_pick_m64_pe(struct pci_bus *bus, bool all)
Guo Chao262af552014-07-21 14:42:30 +1000357{
Gavin Shan26ba2482015-06-19 12:26:19 +1000358 struct pci_controller *hose = pci_bus_to_host(bus);
359 struct pnv_phb *phb = hose->private_data;
Guo Chao262af552014-07-21 14:42:30 +1000360 struct pnv_ioda_pe *master_pe, *pe;
361 unsigned long size, *pe_alloc;
Gavin Shan26ba2482015-06-19 12:26:19 +1000362 int i;
Guo Chao262af552014-07-21 14:42:30 +1000363
364 /* Root bus shouldn't use M64 */
365 if (pci_is_root_bus(bus))
Gavin Shan1e916772016-05-03 15:41:36 +1000366 return NULL;
Guo Chao262af552014-07-21 14:42:30 +1000367
Guo Chao262af552014-07-21 14:42:30 +1000368 /* Allocate bitmap */
Gavin Shan92b8f132016-05-03 15:41:24 +1000369 size = _ALIGN_UP(phb->ioda.total_pe_num / 8, sizeof(unsigned long));
Guo Chao262af552014-07-21 14:42:30 +1000370 pe_alloc = kzalloc(size, GFP_KERNEL);
371 if (!pe_alloc) {
372 pr_warn("%s: Out of memory !\n",
373 __func__);
Gavin Shan1e916772016-05-03 15:41:36 +1000374 return NULL;
Guo Chao262af552014-07-21 14:42:30 +1000375 }
376
Gavin Shan26ba2482015-06-19 12:26:19 +1000377 /* Figure out reserved PE numbers by the PE */
Gavin Shanc4306702016-05-03 15:41:30 +1000378 pnv_ioda_reserve_m64_pe(bus, pe_alloc, all);
Guo Chao262af552014-07-21 14:42:30 +1000379
380 /*
381 * the current bus might not own M64 window and that's all
382 * contributed by its child buses. For the case, we needn't
383 * pick M64 dependent PE#.
384 */
Gavin Shan92b8f132016-05-03 15:41:24 +1000385 if (bitmap_empty(pe_alloc, phb->ioda.total_pe_num)) {
Guo Chao262af552014-07-21 14:42:30 +1000386 kfree(pe_alloc);
Gavin Shan1e916772016-05-03 15:41:36 +1000387 return NULL;
Guo Chao262af552014-07-21 14:42:30 +1000388 }
389
390 /*
391 * Figure out the master PE and put all slave PEs to master
392 * PE's list to form compound PE.
393 */
Guo Chao262af552014-07-21 14:42:30 +1000394 master_pe = NULL;
395 i = -1;
Gavin Shan92b8f132016-05-03 15:41:24 +1000396 while ((i = find_next_bit(pe_alloc, phb->ioda.total_pe_num, i + 1)) <
397 phb->ioda.total_pe_num) {
Guo Chao262af552014-07-21 14:42:30 +1000398 pe = &phb->ioda.pe_array[i];
Guo Chao262af552014-07-21 14:42:30 +1000399
Gavin Shan93289d82016-05-03 15:41:29 +1000400 phb->ioda.m64_segmap[pe->pe_number] = pe->pe_number;
Guo Chao262af552014-07-21 14:42:30 +1000401 if (!master_pe) {
402 pe->flags |= PNV_IODA_PE_MASTER;
403 INIT_LIST_HEAD(&pe->slaves);
404 master_pe = pe;
405 } else {
406 pe->flags |= PNV_IODA_PE_SLAVE;
407 pe->master = master_pe;
408 list_add_tail(&pe->list, &master_pe->slaves);
409 }
Gavin Shan99451552016-05-05 12:02:13 +1000410
411 /*
412 * P7IOC supports M64DT, which helps mapping M64 segment
413 * to one particular PE#. However, PHB3 has fixed mapping
414 * between M64 segment and PE#. In order to have same logic
415 * for P7IOC and PHB3, we enforce fixed mapping between M64
416 * segment and PE# on P7IOC.
417 */
418 if (phb->type == PNV_PHB_IODA1) {
419 int64_t rc;
420
421 rc = opal_pci_map_pe_mmio_window(phb->opal_id,
422 pe->pe_number, OPAL_M64_WINDOW_TYPE,
423 pe->pe_number / PNV_IODA1_M64_SEGS,
424 pe->pe_number % PNV_IODA1_M64_SEGS);
425 if (rc != OPAL_SUCCESS)
Russell Currey1f52f172016-11-16 14:02:15 +1100426 pr_warn("%s: Error %lld mapping M64 for PHB#%x-PE#%x\n",
Gavin Shan99451552016-05-05 12:02:13 +1000427 __func__, rc, phb->hose->global_number,
428 pe->pe_number);
429 }
Guo Chao262af552014-07-21 14:42:30 +1000430 }
431
432 kfree(pe_alloc);
Gavin Shan1e916772016-05-03 15:41:36 +1000433 return master_pe;
Guo Chao262af552014-07-21 14:42:30 +1000434}
435
436static void __init pnv_ioda_parse_m64_window(struct pnv_phb *phb)
437{
438 struct pci_controller *hose = phb->hose;
439 struct device_node *dn = hose->dn;
440 struct resource *res;
Benjamin Herrenschmidta1339fa2016-07-08 16:37:16 +1000441 u32 m64_range[2], i;
Gavin Shan0e7736c2016-08-02 14:10:35 +1000442 const __be32 *r;
Guo Chao262af552014-07-21 14:42:30 +1000443 u64 pci_addr;
444
Gavin Shan99451552016-05-05 12:02:13 +1000445 if (phb->type != PNV_PHB_IODA1 && phb->type != PNV_PHB_IODA2) {
Gavin Shan1665c4a2014-11-12 13:36:04 +1100446 pr_info(" Not support M64 window\n");
447 return;
448 }
449
Stewart Smithe4d54f72015-12-09 17:18:20 +1100450 if (!firmware_has_feature(FW_FEATURE_OPAL)) {
Guo Chao262af552014-07-21 14:42:30 +1000451 pr_info(" Firmware too old to support M64 window\n");
452 return;
453 }
454
455 r = of_get_property(dn, "ibm,opal-m64-window", NULL);
456 if (!r) {
Rob Herringb7c670d2017-08-21 10:16:47 -0500457 pr_info(" No <ibm,opal-m64-window> on %pOF\n",
458 dn);
Guo Chao262af552014-07-21 14:42:30 +1000459 return;
460 }
461
Benjamin Herrenschmidta1339fa2016-07-08 16:37:16 +1000462 /*
463 * Find the available M64 BAR range and pickup the last one for
464 * covering the whole 64-bits space. We support only one range.
465 */
466 if (of_property_read_u32_array(dn, "ibm,opal-available-m64-ranges",
467 m64_range, 2)) {
468 /* In absence of the property, assume 0..15 */
469 m64_range[0] = 0;
470 m64_range[1] = 16;
471 }
472 /* We only support 64 bits in our allocator */
473 if (m64_range[1] > 63) {
474 pr_warn("%s: Limiting M64 range to 63 (from %d) on PHB#%x\n",
475 __func__, m64_range[1], phb->hose->global_number);
476 m64_range[1] = 63;
477 }
478 /* Empty range, no m64 */
479 if (m64_range[1] <= m64_range[0]) {
480 pr_warn("%s: M64 empty, disabling M64 usage on PHB#%x\n",
481 __func__, phb->hose->global_number);
482 return;
483 }
484
485 /* Configure M64 informations */
Guo Chao262af552014-07-21 14:42:30 +1000486 res = &hose->mem_resources[1];
Gavin Shane80c4e72015-10-22 12:03:08 +1100487 res->name = dn->full_name;
Guo Chao262af552014-07-21 14:42:30 +1000488 res->start = of_translate_address(dn, r + 2);
489 res->end = res->start + of_read_number(r + 4, 2) - 1;
490 res->flags = (IORESOURCE_MEM | IORESOURCE_MEM_64 | IORESOURCE_PREFETCH);
491 pci_addr = of_read_number(r, 2);
492 hose->mem_offset[1] = res->start - pci_addr;
493
494 phb->ioda.m64_size = resource_size(res);
Gavin Shan92b8f132016-05-03 15:41:24 +1000495 phb->ioda.m64_segsize = phb->ioda.m64_size / phb->ioda.total_pe_num;
Guo Chao262af552014-07-21 14:42:30 +1000496 phb->ioda.m64_base = pci_addr;
497
Benjamin Herrenschmidta1339fa2016-07-08 16:37:16 +1000498 /* This lines up nicely with the display from processing OF ranges */
499 pr_info(" MEM 0x%016llx..0x%016llx -> 0x%016llx (M64 #%d..%d)\n",
500 res->start, res->end, pci_addr, m64_range[0],
501 m64_range[0] + m64_range[1] - 1);
502
503 /* Mark all M64 used up by default */
504 phb->ioda.m64_bar_alloc = (unsigned long)-1;
Wei Yange9863e62014-12-12 12:39:37 +0800505
Guo Chao262af552014-07-21 14:42:30 +1000506 /* Use last M64 BAR to cover M64 window */
Benjamin Herrenschmidta1339fa2016-07-08 16:37:16 +1000507 m64_range[1]--;
508 phb->ioda.m64_bar_idx = m64_range[0] + m64_range[1];
509
510 pr_info(" Using M64 #%d as default window\n", phb->ioda.m64_bar_idx);
511
512 /* Mark remaining ones free */
513 for (i = m64_range[0]; i < m64_range[1]; i++)
514 clear_bit(i, &phb->ioda.m64_bar_alloc);
515
516 /*
517 * Setup init functions for M64 based on IODA version, IODA3 uses
518 * the IODA2 code.
519 */
Gavin Shan99451552016-05-05 12:02:13 +1000520 if (phb->type == PNV_PHB_IODA1)
521 phb->init_m64 = pnv_ioda1_init_m64;
522 else
523 phb->init_m64 = pnv_ioda2_init_m64;
Gavin Shanc4306702016-05-03 15:41:30 +1000524 phb->reserve_m64_pe = pnv_ioda_reserve_m64_pe;
525 phb->pick_m64_pe = pnv_ioda_pick_m64_pe;
Guo Chao262af552014-07-21 14:42:30 +1000526}
527
Gavin Shan49dec922014-07-21 14:42:33 +1000528static void pnv_ioda_freeze_pe(struct pnv_phb *phb, int pe_no)
529{
530 struct pnv_ioda_pe *pe = &phb->ioda.pe_array[pe_no];
531 struct pnv_ioda_pe *slave;
532 s64 rc;
533
534 /* Fetch master PE */
535 if (pe->flags & PNV_IODA_PE_SLAVE) {
536 pe = pe->master;
Gavin Shanec8e4e92014-11-12 13:36:10 +1100537 if (WARN_ON(!pe || !(pe->flags & PNV_IODA_PE_MASTER)))
538 return;
539
Gavin Shan49dec922014-07-21 14:42:33 +1000540 pe_no = pe->pe_number;
541 }
542
543 /* Freeze master PE */
544 rc = opal_pci_eeh_freeze_set(phb->opal_id,
545 pe_no,
546 OPAL_EEH_ACTION_SET_FREEZE_ALL);
547 if (rc != OPAL_SUCCESS) {
548 pr_warn("%s: Failure %lld freezing PHB#%x-PE#%x\n",
549 __func__, rc, phb->hose->global_number, pe_no);
550 return;
551 }
552
553 /* Freeze slave PEs */
554 if (!(pe->flags & PNV_IODA_PE_MASTER))
555 return;
556
557 list_for_each_entry(slave, &pe->slaves, list) {
558 rc = opal_pci_eeh_freeze_set(phb->opal_id,
559 slave->pe_number,
560 OPAL_EEH_ACTION_SET_FREEZE_ALL);
561 if (rc != OPAL_SUCCESS)
562 pr_warn("%s: Failure %lld freezing PHB#%x-PE#%x\n",
563 __func__, rc, phb->hose->global_number,
564 slave->pe_number);
565 }
566}
567
Anton Blancharde51df2c2014-08-20 08:55:18 +1000568static int pnv_ioda_unfreeze_pe(struct pnv_phb *phb, int pe_no, int opt)
Gavin Shan49dec922014-07-21 14:42:33 +1000569{
570 struct pnv_ioda_pe *pe, *slave;
571 s64 rc;
572
573 /* Find master PE */
574 pe = &phb->ioda.pe_array[pe_no];
575 if (pe->flags & PNV_IODA_PE_SLAVE) {
576 pe = pe->master;
577 WARN_ON(!pe || !(pe->flags & PNV_IODA_PE_MASTER));
578 pe_no = pe->pe_number;
579 }
580
581 /* Clear frozen state for master PE */
582 rc = opal_pci_eeh_freeze_clear(phb->opal_id, pe_no, opt);
583 if (rc != OPAL_SUCCESS) {
584 pr_warn("%s: Failure %lld clear %d on PHB#%x-PE#%x\n",
585 __func__, rc, opt, phb->hose->global_number, pe_no);
586 return -EIO;
587 }
588
589 if (!(pe->flags & PNV_IODA_PE_MASTER))
590 return 0;
591
592 /* Clear frozen state for slave PEs */
593 list_for_each_entry(slave, &pe->slaves, list) {
594 rc = opal_pci_eeh_freeze_clear(phb->opal_id,
595 slave->pe_number,
596 opt);
597 if (rc != OPAL_SUCCESS) {
598 pr_warn("%s: Failure %lld clear %d on PHB#%x-PE#%x\n",
599 __func__, rc, opt, phb->hose->global_number,
600 slave->pe_number);
601 return -EIO;
602 }
603 }
604
605 return 0;
606}
607
608static int pnv_ioda_get_pe_state(struct pnv_phb *phb, int pe_no)
609{
610 struct pnv_ioda_pe *slave, *pe;
611 u8 fstate, state;
612 __be16 pcierr;
613 s64 rc;
614
615 /* Sanity check on PE number */
Gavin Shan92b8f132016-05-03 15:41:24 +1000616 if (pe_no < 0 || pe_no >= phb->ioda.total_pe_num)
Gavin Shan49dec922014-07-21 14:42:33 +1000617 return OPAL_EEH_STOPPED_PERM_UNAVAIL;
618
619 /*
620 * Fetch the master PE and the PE instance might be
621 * not initialized yet.
622 */
623 pe = &phb->ioda.pe_array[pe_no];
624 if (pe->flags & PNV_IODA_PE_SLAVE) {
625 pe = pe->master;
626 WARN_ON(!pe || !(pe->flags & PNV_IODA_PE_MASTER));
627 pe_no = pe->pe_number;
628 }
629
630 /* Check the master PE */
631 rc = opal_pci_eeh_freeze_status(phb->opal_id, pe_no,
632 &state, &pcierr, NULL);
633 if (rc != OPAL_SUCCESS) {
634 pr_warn("%s: Failure %lld getting "
635 "PHB#%x-PE#%x state\n",
636 __func__, rc,
637 phb->hose->global_number, pe_no);
638 return OPAL_EEH_STOPPED_TEMP_UNAVAIL;
639 }
640
641 /* Check the slave PE */
642 if (!(pe->flags & PNV_IODA_PE_MASTER))
643 return state;
644
645 list_for_each_entry(slave, &pe->slaves, list) {
646 rc = opal_pci_eeh_freeze_status(phb->opal_id,
647 slave->pe_number,
648 &fstate,
649 &pcierr,
650 NULL);
651 if (rc != OPAL_SUCCESS) {
652 pr_warn("%s: Failure %lld getting "
653 "PHB#%x-PE#%x state\n",
654 __func__, rc,
655 phb->hose->global_number, slave->pe_number);
656 return OPAL_EEH_STOPPED_TEMP_UNAVAIL;
657 }
658
659 /*
660 * Override the result based on the ascending
661 * priority.
662 */
663 if (fstate > state)
664 state = fstate;
665 }
666
667 return state;
668}
669
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000670/* Currently those 2 are only used when MSIs are enabled, this will change
671 * but in the meantime, we need to protect them to avoid warnings
672 */
673#ifdef CONFIG_PCI_MSI
Ian Munsief4568342016-07-14 07:17:00 +1000674struct pnv_ioda_pe *pnv_ioda_get_pe(struct pci_dev *dev)
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000675{
676 struct pci_controller *hose = pci_bus_to_host(dev->bus);
677 struct pnv_phb *phb = hose->private_data;
Benjamin Herrenschmidtb72c1f62013-05-21 22:58:21 +0000678 struct pci_dn *pdn = pci_get_pdn(dev);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000679
680 if (!pdn)
681 return NULL;
682 if (pdn->pe_number == IODA_INVALID_PE)
683 return NULL;
684 return &phb->ioda.pe_array[pdn->pe_number];
685}
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000686#endif /* CONFIG_PCI_MSI */
687
Gavin Shanb131a842014-11-12 13:36:08 +1100688static int pnv_ioda_set_one_peltv(struct pnv_phb *phb,
689 struct pnv_ioda_pe *parent,
690 struct pnv_ioda_pe *child,
691 bool is_add)
692{
693 const char *desc = is_add ? "adding" : "removing";
694 uint8_t op = is_add ? OPAL_ADD_PE_TO_DOMAIN :
695 OPAL_REMOVE_PE_FROM_DOMAIN;
696 struct pnv_ioda_pe *slave;
697 long rc;
698
699 /* Parent PE affects child PE */
700 rc = opal_pci_set_peltv(phb->opal_id, parent->pe_number,
701 child->pe_number, op);
702 if (rc != OPAL_SUCCESS) {
703 pe_warn(child, "OPAL error %ld %s to parent PELTV\n",
704 rc, desc);
705 return -ENXIO;
706 }
707
708 if (!(child->flags & PNV_IODA_PE_MASTER))
709 return 0;
710
711 /* Compound case: parent PE affects slave PEs */
712 list_for_each_entry(slave, &child->slaves, list) {
713 rc = opal_pci_set_peltv(phb->opal_id, parent->pe_number,
714 slave->pe_number, op);
715 if (rc != OPAL_SUCCESS) {
716 pe_warn(slave, "OPAL error %ld %s to parent PELTV\n",
717 rc, desc);
718 return -ENXIO;
719 }
720 }
721
722 return 0;
723}
724
725static int pnv_ioda_set_peltv(struct pnv_phb *phb,
726 struct pnv_ioda_pe *pe,
727 bool is_add)
728{
729 struct pnv_ioda_pe *slave;
Wei Yang781a8682015-03-25 16:23:57 +0800730 struct pci_dev *pdev = NULL;
Gavin Shanb131a842014-11-12 13:36:08 +1100731 int ret;
732
733 /*
734 * Clear PE frozen state. If it's master PE, we need
735 * clear slave PE frozen state as well.
736 */
737 if (is_add) {
738 opal_pci_eeh_freeze_clear(phb->opal_id, pe->pe_number,
739 OPAL_EEH_ACTION_CLEAR_FREEZE_ALL);
740 if (pe->flags & PNV_IODA_PE_MASTER) {
741 list_for_each_entry(slave, &pe->slaves, list)
742 opal_pci_eeh_freeze_clear(phb->opal_id,
743 slave->pe_number,
744 OPAL_EEH_ACTION_CLEAR_FREEZE_ALL);
745 }
746 }
747
748 /*
749 * Associate PE in PELT. We need add the PE into the
750 * corresponding PELT-V as well. Otherwise, the error
751 * originated from the PE might contribute to other
752 * PEs.
753 */
754 ret = pnv_ioda_set_one_peltv(phb, pe, pe, is_add);
755 if (ret)
756 return ret;
757
758 /* For compound PEs, any one affects all of them */
759 if (pe->flags & PNV_IODA_PE_MASTER) {
760 list_for_each_entry(slave, &pe->slaves, list) {
761 ret = pnv_ioda_set_one_peltv(phb, slave, pe, is_add);
762 if (ret)
763 return ret;
764 }
765 }
766
767 if (pe->flags & (PNV_IODA_PE_BUS_ALL | PNV_IODA_PE_BUS))
768 pdev = pe->pbus->self;
Wei Yang781a8682015-03-25 16:23:57 +0800769 else if (pe->flags & PNV_IODA_PE_DEV)
Gavin Shanb131a842014-11-12 13:36:08 +1100770 pdev = pe->pdev->bus->self;
Wei Yang781a8682015-03-25 16:23:57 +0800771#ifdef CONFIG_PCI_IOV
772 else if (pe->flags & PNV_IODA_PE_VF)
Gavin Shan283e2d82015-06-22 13:45:47 +1000773 pdev = pe->parent_dev;
Wei Yang781a8682015-03-25 16:23:57 +0800774#endif /* CONFIG_PCI_IOV */
Gavin Shanb131a842014-11-12 13:36:08 +1100775 while (pdev) {
776 struct pci_dn *pdn = pci_get_pdn(pdev);
777 struct pnv_ioda_pe *parent;
778
779 if (pdn && pdn->pe_number != IODA_INVALID_PE) {
780 parent = &phb->ioda.pe_array[pdn->pe_number];
781 ret = pnv_ioda_set_one_peltv(phb, parent, pe, is_add);
782 if (ret)
783 return ret;
784 }
785
786 pdev = pdev->bus->self;
787 }
788
789 return 0;
790}
791
Wei Yang781a8682015-03-25 16:23:57 +0800792static int pnv_ioda_deconfigure_pe(struct pnv_phb *phb, struct pnv_ioda_pe *pe)
793{
794 struct pci_dev *parent;
795 uint8_t bcomp, dcomp, fcomp;
796 int64_t rc;
797 long rid_end, rid;
798
799 /* Currently, we just deconfigure VF PE. Bus PE will always there.*/
800 if (pe->pbus) {
801 int count;
802
803 dcomp = OPAL_IGNORE_RID_DEVICE_NUMBER;
804 fcomp = OPAL_IGNORE_RID_FUNCTION_NUMBER;
805 parent = pe->pbus->self;
806 if (pe->flags & PNV_IODA_PE_BUS_ALL)
807 count = pe->pbus->busn_res.end - pe->pbus->busn_res.start + 1;
808 else
809 count = 1;
810
811 switch(count) {
812 case 1: bcomp = OpalPciBusAll; break;
813 case 2: bcomp = OpalPciBus7Bits; break;
814 case 4: bcomp = OpalPciBus6Bits; break;
815 case 8: bcomp = OpalPciBus5Bits; break;
816 case 16: bcomp = OpalPciBus4Bits; break;
817 case 32: bcomp = OpalPciBus3Bits; break;
818 default:
819 dev_err(&pe->pbus->dev, "Number of subordinate buses %d unsupported\n",
820 count);
821 /* Do an exact match only */
822 bcomp = OpalPciBusAll;
823 }
824 rid_end = pe->rid + (count << 8);
825 } else {
Gavin Shan93e01a52016-05-20 16:41:34 +1000826#ifdef CONFIG_PCI_IOV
Wei Yang781a8682015-03-25 16:23:57 +0800827 if (pe->flags & PNV_IODA_PE_VF)
828 parent = pe->parent_dev;
829 else
Gavin Shan93e01a52016-05-20 16:41:34 +1000830#endif
Wei Yang781a8682015-03-25 16:23:57 +0800831 parent = pe->pdev->bus->self;
832 bcomp = OpalPciBusAll;
833 dcomp = OPAL_COMPARE_RID_DEVICE_NUMBER;
834 fcomp = OPAL_COMPARE_RID_FUNCTION_NUMBER;
835 rid_end = pe->rid + 1;
836 }
837
838 /* Clear the reverse map */
839 for (rid = pe->rid; rid < rid_end; rid++)
Gavin Shanc1275622016-05-20 16:41:29 +1000840 phb->ioda.pe_rmap[rid] = IODA_INVALID_PE;
Wei Yang781a8682015-03-25 16:23:57 +0800841
842 /* Release from all parents PELT-V */
843 while (parent) {
844 struct pci_dn *pdn = pci_get_pdn(parent);
845 if (pdn && pdn->pe_number != IODA_INVALID_PE) {
846 rc = opal_pci_set_peltv(phb->opal_id, pdn->pe_number,
847 pe->pe_number, OPAL_REMOVE_PE_FROM_DOMAIN);
848 /* XXX What to do in case of error ? */
849 }
850 parent = parent->bus->self;
851 }
852
Gavin Shanf951e512015-06-23 17:01:13 +1000853 opal_pci_eeh_freeze_clear(phb->opal_id, pe->pe_number,
Wei Yang781a8682015-03-25 16:23:57 +0800854 OPAL_EEH_ACTION_CLEAR_FREEZE_ALL);
855
856 /* Disassociate PE in PELT */
857 rc = opal_pci_set_peltv(phb->opal_id, pe->pe_number,
858 pe->pe_number, OPAL_REMOVE_PE_FROM_DOMAIN);
859 if (rc)
860 pe_warn(pe, "OPAL error %ld remove self from PELTV\n", rc);
861 rc = opal_pci_set_pe(phb->opal_id, pe->pe_number, pe->rid,
862 bcomp, dcomp, fcomp, OPAL_UNMAP_PE);
863 if (rc)
864 pe_err(pe, "OPAL error %ld trying to setup PELT table\n", rc);
865
866 pe->pbus = NULL;
867 pe->pdev = NULL;
Gavin Shan93e01a52016-05-20 16:41:34 +1000868#ifdef CONFIG_PCI_IOV
Wei Yang781a8682015-03-25 16:23:57 +0800869 pe->parent_dev = NULL;
Gavin Shan93e01a52016-05-20 16:41:34 +1000870#endif
Wei Yang781a8682015-03-25 16:23:57 +0800871
872 return 0;
873}
Wei Yang781a8682015-03-25 16:23:57 +0800874
Greg Kroah-Hartmancad5cef2012-12-21 14:04:10 -0800875static int pnv_ioda_configure_pe(struct pnv_phb *phb, struct pnv_ioda_pe *pe)
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000876{
877 struct pci_dev *parent;
878 uint8_t bcomp, dcomp, fcomp;
879 long rc, rid_end, rid;
880
881 /* Bus validation ? */
882 if (pe->pbus) {
883 int count;
884
885 dcomp = OPAL_IGNORE_RID_DEVICE_NUMBER;
886 fcomp = OPAL_IGNORE_RID_FUNCTION_NUMBER;
887 parent = pe->pbus->self;
Gavin Shanfb446ad2012-08-20 03:49:14 +0000888 if (pe->flags & PNV_IODA_PE_BUS_ALL)
889 count = pe->pbus->busn_res.end - pe->pbus->busn_res.start + 1;
890 else
891 count = 1;
892
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000893 switch(count) {
894 case 1: bcomp = OpalPciBusAll; break;
895 case 2: bcomp = OpalPciBus7Bits; break;
896 case 4: bcomp = OpalPciBus6Bits; break;
897 case 8: bcomp = OpalPciBus5Bits; break;
898 case 16: bcomp = OpalPciBus4Bits; break;
899 case 32: bcomp = OpalPciBus3Bits; break;
900 default:
Wei Yang781a8682015-03-25 16:23:57 +0800901 dev_err(&pe->pbus->dev, "Number of subordinate buses %d unsupported\n",
902 count);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000903 /* Do an exact match only */
904 bcomp = OpalPciBusAll;
905 }
906 rid_end = pe->rid + (count << 8);
907 } else {
Wei Yang781a8682015-03-25 16:23:57 +0800908#ifdef CONFIG_PCI_IOV
909 if (pe->flags & PNV_IODA_PE_VF)
910 parent = pe->parent_dev;
911 else
912#endif /* CONFIG_PCI_IOV */
913 parent = pe->pdev->bus->self;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000914 bcomp = OpalPciBusAll;
915 dcomp = OPAL_COMPARE_RID_DEVICE_NUMBER;
916 fcomp = OPAL_COMPARE_RID_FUNCTION_NUMBER;
917 rid_end = pe->rid + 1;
918 }
919
Gavin Shan631ad692013-11-04 16:32:46 +0800920 /*
921 * Associate PE in PELT. We need add the PE into the
922 * corresponding PELT-V as well. Otherwise, the error
923 * originated from the PE might contribute to other
924 * PEs.
925 */
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000926 rc = opal_pci_set_pe(phb->opal_id, pe->pe_number, pe->rid,
927 bcomp, dcomp, fcomp, OPAL_MAP_PE);
928 if (rc) {
929 pe_err(pe, "OPAL error %ld trying to setup PELT table\n", rc);
930 return -ENXIO;
931 }
Gavin Shan631ad692013-11-04 16:32:46 +0800932
Alistair Popple5d2aa712015-12-17 13:43:13 +1100933 /*
934 * Configure PELTV. NPUs don't have a PELTV table so skip
935 * configuration on them.
936 */
Frederic Barrat7f2c39e2018-01-23 12:31:36 +0100937 if (phb->type != PNV_PHB_NPU_NVLINK && phb->type != PNV_PHB_NPU_OCAPI)
Alistair Popple5d2aa712015-12-17 13:43:13 +1100938 pnv_ioda_set_peltv(phb, pe, true);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000939
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000940 /* Setup reverse map */
941 for (rid = pe->rid; rid < rid_end; rid++)
942 phb->ioda.pe_rmap[rid] = pe->pe_number;
943
944 /* Setup one MVTs on IODA1 */
Gavin Shan4773f762014-11-12 13:36:09 +1100945 if (phb->type != PNV_PHB_IODA1) {
946 pe->mve_number = 0;
947 goto out;
948 }
949
950 pe->mve_number = pe->pe_number;
951 rc = opal_pci_set_mve(phb->opal_id, pe->mve_number, pe->pe_number);
952 if (rc != OPAL_SUCCESS) {
Russell Currey1f52f172016-11-16 14:02:15 +1100953 pe_err(pe, "OPAL error %ld setting up MVE %x\n",
Gavin Shan4773f762014-11-12 13:36:09 +1100954 rc, pe->mve_number);
955 pe->mve_number = -1;
956 } else {
957 rc = opal_pci_set_mve_enable(phb->opal_id,
958 pe->mve_number, OPAL_ENABLE_MVE);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000959 if (rc) {
Russell Currey1f52f172016-11-16 14:02:15 +1100960 pe_err(pe, "OPAL error %ld enabling MVE %x\n",
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000961 rc, pe->mve_number);
962 pe->mve_number = -1;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000963 }
Gavin Shan4773f762014-11-12 13:36:09 +1100964 }
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000965
Gavin Shan4773f762014-11-12 13:36:09 +1100966out:
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000967 return 0;
968}
969
Wei Yang781a8682015-03-25 16:23:57 +0800970#ifdef CONFIG_PCI_IOV
971static int pnv_pci_vf_resource_shift(struct pci_dev *dev, int offset)
972{
973 struct pci_dn *pdn = pci_get_pdn(dev);
974 int i;
975 struct resource *res, res2;
976 resource_size_t size;
977 u16 num_vfs;
978
979 if (!dev->is_physfn)
980 return -EINVAL;
981
982 /*
983 * "offset" is in VFs. The M64 windows are sized so that when they
984 * are segmented, each segment is the same size as the IOV BAR.
985 * Each segment is in a separate PE, and the high order bits of the
986 * address are the PE number. Therefore, each VF's BAR is in a
987 * separate PE, and changing the IOV BAR start address changes the
988 * range of PEs the VFs are in.
989 */
990 num_vfs = pdn->num_vfs;
991 for (i = 0; i < PCI_SRIOV_NUM_BARS; i++) {
992 res = &dev->resource[i + PCI_IOV_RESOURCES];
993 if (!res->flags || !res->parent)
994 continue;
995
Wei Yang781a8682015-03-25 16:23:57 +0800996 /*
997 * The actual IOV BAR range is determined by the start address
998 * and the actual size for num_vfs VFs BAR. This check is to
999 * make sure that after shifting, the range will not overlap
1000 * with another device.
1001 */
1002 size = pci_iov_resource_size(dev, i + PCI_IOV_RESOURCES);
1003 res2.flags = res->flags;
1004 res2.start = res->start + (size * offset);
1005 res2.end = res2.start + (size * num_vfs) - 1;
1006
1007 if (res2.end > res->end) {
1008 dev_err(&dev->dev, "VF BAR%d: %pR would extend past %pR (trying to enable %d VFs shifted by %d)\n",
1009 i, &res2, res, num_vfs, offset);
1010 return -EBUSY;
1011 }
1012 }
1013
1014 /*
Alexey Kardashevskiyd6f934f2017-09-27 16:52:31 +10001015 * Since M64 BAR shares segments among all possible 256 PEs,
1016 * we have to shift the beginning of PF IOV BAR to make it start from
1017 * the segment which belongs to the PE number assigned to the first VF.
1018 * This creates a "hole" in the /proc/iomem which could be used for
1019 * allocating other resources so we reserve this area below and
1020 * release when IOV is released.
Wei Yang781a8682015-03-25 16:23:57 +08001021 */
1022 for (i = 0; i < PCI_SRIOV_NUM_BARS; i++) {
1023 res = &dev->resource[i + PCI_IOV_RESOURCES];
1024 if (!res->flags || !res->parent)
1025 continue;
1026
Wei Yang781a8682015-03-25 16:23:57 +08001027 size = pci_iov_resource_size(dev, i + PCI_IOV_RESOURCES);
1028 res2 = *res;
1029 res->start += size * offset;
1030
Wei Yang74703cc2015-07-20 18:14:58 +08001031 dev_info(&dev->dev, "VF BAR%d: %pR shifted to %pR (%sabling %d VFs shifted by %d)\n",
1032 i, &res2, res, (offset > 0) ? "En" : "Dis",
1033 num_vfs, offset);
Alexey Kardashevskiyd6f934f2017-09-27 16:52:31 +10001034
1035 if (offset < 0) {
1036 devm_release_resource(&dev->dev, &pdn->holes[i]);
1037 memset(&pdn->holes[i], 0, sizeof(pdn->holes[i]));
1038 }
1039
Wei Yang781a8682015-03-25 16:23:57 +08001040 pci_update_resource(dev, i + PCI_IOV_RESOURCES);
Alexey Kardashevskiyd6f934f2017-09-27 16:52:31 +10001041
1042 if (offset > 0) {
1043 pdn->holes[i].start = res2.start;
1044 pdn->holes[i].end = res2.start + size * offset - 1;
1045 pdn->holes[i].flags = IORESOURCE_BUS;
1046 pdn->holes[i].name = "pnv_iov_reserved";
1047 devm_request_resource(&dev->dev, res->parent,
1048 &pdn->holes[i]);
1049 }
Wei Yang781a8682015-03-25 16:23:57 +08001050 }
1051 return 0;
1052}
1053#endif /* CONFIG_PCI_IOV */
1054
Greg Kroah-Hartmancad5cef2012-12-21 14:04:10 -08001055static struct pnv_ioda_pe *pnv_ioda_setup_dev_PE(struct pci_dev *dev)
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001056{
1057 struct pci_controller *hose = pci_bus_to_host(dev->bus);
1058 struct pnv_phb *phb = hose->private_data;
Benjamin Herrenschmidtb72c1f62013-05-21 22:58:21 +00001059 struct pci_dn *pdn = pci_get_pdn(dev);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001060 struct pnv_ioda_pe *pe;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001061
1062 if (!pdn) {
1063 pr_err("%s: Device tree node not associated properly\n",
1064 pci_name(dev));
1065 return NULL;
1066 }
1067 if (pdn->pe_number != IODA_INVALID_PE)
1068 return NULL;
1069
Gavin Shan1e916772016-05-03 15:41:36 +10001070 pe = pnv_ioda_alloc_pe(phb);
1071 if (!pe) {
Joe Perchesf2c2cbc2016-10-24 21:00:08 -07001072 pr_warn("%s: Not enough PE# available, disabling device\n",
1073 pci_name(dev));
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001074 return NULL;
1075 }
1076
1077 /* NOTE: We get only one ref to the pci_dev for the pdn, not for the
1078 * pointer in the PE data structure, both should be destroyed at the
1079 * same time. However, this needs to be looked at more closely again
1080 * once we actually start removing things (Hotplug, SR-IOV, ...)
1081 *
1082 * At some point we want to remove the PDN completely anyways
1083 */
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001084 pci_dev_get(dev);
Gavin Shan1e916772016-05-03 15:41:36 +10001085 pdn->pe_number = pe->pe_number;
Alistair Popple5d2aa712015-12-17 13:43:13 +11001086 pe->flags = PNV_IODA_PE_DEV;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001087 pe->pdev = dev;
1088 pe->pbus = NULL;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001089 pe->mve_number = -1;
1090 pe->rid = dev->bus->number << 8 | pdn->devfn;
1091
1092 pe_info(pe, "Associated device to PE\n");
1093
1094 if (pnv_ioda_configure_pe(phb, pe)) {
1095 /* XXX What do we do here ? */
Gavin Shan1e916772016-05-03 15:41:36 +10001096 pnv_ioda_free_pe(pe);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001097 pdn->pe_number = IODA_INVALID_PE;
1098 pe->pdev = NULL;
1099 pci_dev_put(dev);
1100 return NULL;
1101 }
1102
Alexey Kardashevskiy1d4e89c2016-05-12 15:47:10 +10001103 /* Put PE to the list */
1104 list_add_tail(&pe->list, &phb->ioda.pe_list);
1105
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001106 return pe;
1107}
1108
1109static void pnv_ioda_setup_same_PE(struct pci_bus *bus, struct pnv_ioda_pe *pe)
1110{
1111 struct pci_dev *dev;
1112
1113 list_for_each_entry(dev, &bus->devices, bus_list) {
Benjamin Herrenschmidtb72c1f62013-05-21 22:58:21 +00001114 struct pci_dn *pdn = pci_get_pdn(dev);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001115
1116 if (pdn == NULL) {
1117 pr_warn("%s: No device node associated with device !\n",
1118 pci_name(dev));
1119 continue;
1120 }
Gavin Shanccd1c192016-05-20 16:41:31 +10001121
1122 /*
1123 * In partial hotplug case, the PCI device might be still
1124 * associated with the PE and needn't attach it to the PE
1125 * again.
1126 */
1127 if (pdn->pe_number != IODA_INVALID_PE)
1128 continue;
1129
Gavin Shanc5f77002016-05-20 16:41:35 +10001130 pe->device_count++;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001131 pdn->pe_number = pe->pe_number;
Gavin Shanfb446ad2012-08-20 03:49:14 +00001132 if ((pe->flags & PNV_IODA_PE_BUS_ALL) && dev->subordinate)
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001133 pnv_ioda_setup_same_PE(dev->subordinate, pe);
1134 }
1135}
1136
Gavin Shanfb446ad2012-08-20 03:49:14 +00001137/*
1138 * There're 2 types of PCI bus sensitive PEs: One that is compromised of
1139 * single PCI bus. Another one that contains the primary PCI bus and its
1140 * subordinate PCI devices and buses. The second type of PE is normally
1141 * orgiriated by PCIe-to-PCI bridge or PLX switch downstream ports.
1142 */
Gavin Shan1e916772016-05-03 15:41:36 +10001143static struct pnv_ioda_pe *pnv_ioda_setup_bus_PE(struct pci_bus *bus, bool all)
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001144{
Gavin Shanfb446ad2012-08-20 03:49:14 +00001145 struct pci_controller *hose = pci_bus_to_host(bus);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001146 struct pnv_phb *phb = hose->private_data;
Gavin Shan1e916772016-05-03 15:41:36 +10001147 struct pnv_ioda_pe *pe = NULL;
Gavin Shanccd1c192016-05-20 16:41:31 +10001148 unsigned int pe_num;
1149
1150 /*
1151 * In partial hotplug case, the PE instance might be still alive.
1152 * We should reuse it instead of allocating a new one.
1153 */
1154 pe_num = phb->ioda.pe_rmap[bus->number << 8];
1155 if (pe_num != IODA_INVALID_PE) {
1156 pe = &phb->ioda.pe_array[pe_num];
1157 pnv_ioda_setup_same_PE(bus, pe);
1158 return NULL;
1159 }
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001160
Gavin Shan63803c32016-05-20 16:41:32 +10001161 /* PE number for root bus should have been reserved */
1162 if (pci_is_root_bus(bus) &&
1163 phb->ioda.root_pe_idx != IODA_INVALID_PE)
1164 pe = &phb->ioda.pe_array[phb->ioda.root_pe_idx];
1165
Guo Chao262af552014-07-21 14:42:30 +10001166 /* Check if PE is determined by M64 */
Gavin Shan63803c32016-05-20 16:41:32 +10001167 if (!pe && phb->pick_m64_pe)
Gavin Shan1e916772016-05-03 15:41:36 +10001168 pe = phb->pick_m64_pe(bus, all);
Guo Chao262af552014-07-21 14:42:30 +10001169
1170 /* The PE number isn't pinned by M64 */
Gavin Shan1e916772016-05-03 15:41:36 +10001171 if (!pe)
1172 pe = pnv_ioda_alloc_pe(phb);
Guo Chao262af552014-07-21 14:42:30 +10001173
Gavin Shan1e916772016-05-03 15:41:36 +10001174 if (!pe) {
Joe Perchesf2c2cbc2016-10-24 21:00:08 -07001175 pr_warn("%s: Not enough PE# available for PCI bus %04x:%02x\n",
Gavin Shanfb446ad2012-08-20 03:49:14 +00001176 __func__, pci_domain_nr(bus), bus->number);
Gavin Shan1e916772016-05-03 15:41:36 +10001177 return NULL;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001178 }
1179
Guo Chao262af552014-07-21 14:42:30 +10001180 pe->flags |= (all ? PNV_IODA_PE_BUS_ALL : PNV_IODA_PE_BUS);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001181 pe->pbus = bus;
1182 pe->pdev = NULL;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001183 pe->mve_number = -1;
Yinghai Lub918c622012-05-17 18:51:11 -07001184 pe->rid = bus->busn_res.start << 8;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001185
Gavin Shanfb446ad2012-08-20 03:49:14 +00001186 if (all)
Russell Currey1f52f172016-11-16 14:02:15 +11001187 pe_info(pe, "Secondary bus %d..%d associated with PE#%x\n",
Gavin Shan1e916772016-05-03 15:41:36 +10001188 bus->busn_res.start, bus->busn_res.end, pe->pe_number);
Gavin Shanfb446ad2012-08-20 03:49:14 +00001189 else
Russell Currey1f52f172016-11-16 14:02:15 +11001190 pe_info(pe, "Secondary bus %d associated with PE#%x\n",
Gavin Shan1e916772016-05-03 15:41:36 +10001191 bus->busn_res.start, pe->pe_number);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001192
1193 if (pnv_ioda_configure_pe(phb, pe)) {
1194 /* XXX What do we do here ? */
Gavin Shan1e916772016-05-03 15:41:36 +10001195 pnv_ioda_free_pe(pe);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001196 pe->pbus = NULL;
Gavin Shan1e916772016-05-03 15:41:36 +10001197 return NULL;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001198 }
1199
1200 /* Associate it with all child devices */
1201 pnv_ioda_setup_same_PE(bus, pe);
1202
Gavin Shan7ebdf952012-08-20 03:49:15 +00001203 /* Put PE to the list */
1204 list_add_tail(&pe->list, &phb->ioda.pe_list);
Gavin Shan1e916772016-05-03 15:41:36 +10001205
1206 return pe;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001207}
1208
Alistair Poppleb5215492016-01-11 16:53:49 +11001209static struct pnv_ioda_pe *pnv_ioda_setup_npu_PE(struct pci_dev *npu_pdev)
Alistair Popple5d2aa712015-12-17 13:43:13 +11001210{
Alistair Poppleb5215492016-01-11 16:53:49 +11001211 int pe_num, found_pe = false, rc;
1212 long rid;
1213 struct pnv_ioda_pe *pe;
1214 struct pci_dev *gpu_pdev;
1215 struct pci_dn *npu_pdn;
1216 struct pci_controller *hose = pci_bus_to_host(npu_pdev->bus);
1217 struct pnv_phb *phb = hose->private_data;
1218
1219 /*
1220 * Due to a hardware errata PE#0 on the NPU is reserved for
1221 * error handling. This means we only have three PEs remaining
1222 * which need to be assigned to four links, implying some
1223 * links must share PEs.
1224 *
1225 * To achieve this we assign PEs such that NPUs linking the
1226 * same GPU get assigned the same PE.
1227 */
1228 gpu_pdev = pnv_pci_get_gpu_dev(npu_pdev);
Gavin Shan92b8f132016-05-03 15:41:24 +10001229 for (pe_num = 0; pe_num < phb->ioda.total_pe_num; pe_num++) {
Alistair Poppleb5215492016-01-11 16:53:49 +11001230 pe = &phb->ioda.pe_array[pe_num];
1231 if (!pe->pdev)
1232 continue;
1233
1234 if (pnv_pci_get_gpu_dev(pe->pdev) == gpu_pdev) {
1235 /*
1236 * This device has the same peer GPU so should
1237 * be assigned the same PE as the existing
1238 * peer NPU.
1239 */
1240 dev_info(&npu_pdev->dev,
Russell Currey1f52f172016-11-16 14:02:15 +11001241 "Associating to existing PE %x\n", pe_num);
Alistair Poppleb5215492016-01-11 16:53:49 +11001242 pci_dev_get(npu_pdev);
1243 npu_pdn = pci_get_pdn(npu_pdev);
1244 rid = npu_pdev->bus->number << 8 | npu_pdn->devfn;
Alistair Poppleb5215492016-01-11 16:53:49 +11001245 npu_pdn->pe_number = pe_num;
Alistair Poppleb5215492016-01-11 16:53:49 +11001246 phb->ioda.pe_rmap[rid] = pe->pe_number;
1247
1248 /* Map the PE to this link */
1249 rc = opal_pci_set_pe(phb->opal_id, pe_num, rid,
1250 OpalPciBusAll,
1251 OPAL_COMPARE_RID_DEVICE_NUMBER,
1252 OPAL_COMPARE_RID_FUNCTION_NUMBER,
1253 OPAL_MAP_PE);
1254 WARN_ON(rc != OPAL_SUCCESS);
1255 found_pe = true;
1256 break;
1257 }
1258 }
1259
1260 if (!found_pe)
1261 /*
1262 * Could not find an existing PE so allocate a new
1263 * one.
1264 */
1265 return pnv_ioda_setup_dev_PE(npu_pdev);
1266 else
1267 return pe;
1268}
1269
1270static void pnv_ioda_setup_npu_PEs(struct pci_bus *bus)
1271{
Alistair Popple5d2aa712015-12-17 13:43:13 +11001272 struct pci_dev *pdev;
1273
1274 list_for_each_entry(pdev, &bus->devices, bus_list)
Alistair Poppleb5215492016-01-11 16:53:49 +11001275 pnv_ioda_setup_npu_PE(pdev);
Alistair Popple5d2aa712015-12-17 13:43:13 +11001276}
1277
Greg Kroah-Hartmancad5cef2012-12-21 14:04:10 -08001278static void pnv_pci_ioda_setup_PEs(void)
Gavin Shanfb446ad2012-08-20 03:49:14 +00001279{
1280 struct pci_controller *hose, *tmp;
Guo Chao262af552014-07-21 14:42:30 +10001281 struct pnv_phb *phb;
Frederic Barrat7f2c39e2018-01-23 12:31:36 +01001282 struct pci_bus *bus;
1283 struct pci_dev *pdev;
Gavin Shanfb446ad2012-08-20 03:49:14 +00001284
1285 list_for_each_entry_safe(hose, tmp, &hose_list, list_node) {
Guo Chao262af552014-07-21 14:42:30 +10001286 phb = hose->private_data;
Frederic Barrat7f2c39e2018-01-23 12:31:36 +01001287 if (phb->type == PNV_PHB_NPU_NVLINK) {
Alistair Popple08f48f32016-01-11 16:53:50 +11001288 /* PE#0 is needed for error reporting */
1289 pnv_ioda_reserve_pe(phb, 0);
Alistair Poppleb5215492016-01-11 16:53:49 +11001290 pnv_ioda_setup_npu_PEs(hose->bus);
Alistair Popple1ab66d12017-04-03 19:51:44 +10001291 if (phb->model == PNV_PHB_MODEL_NPU2)
1292 pnv_npu2_init(phb);
Gavin Shanccd1c192016-05-20 16:41:31 +10001293 }
Frederic Barrat7f2c39e2018-01-23 12:31:36 +01001294 if (phb->type == PNV_PHB_NPU_OCAPI) {
1295 bus = hose->bus;
1296 list_for_each_entry(pdev, &bus->devices, bus_list)
1297 pnv_ioda_setup_dev_PE(pdev);
1298 }
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001299 }
1300}
1301
Gavin Shana8b2f822015-03-25 16:23:52 +08001302#ifdef CONFIG_PCI_IOV
Wei Yangee8222f2015-10-22 09:22:16 +08001303static int pnv_pci_vf_release_m64(struct pci_dev *pdev, u16 num_vfs)
Wei Yang781a8682015-03-25 16:23:57 +08001304{
1305 struct pci_bus *bus;
1306 struct pci_controller *hose;
1307 struct pnv_phb *phb;
1308 struct pci_dn *pdn;
Wei Yang02639b02015-03-25 16:23:59 +08001309 int i, j;
Wei Yangee8222f2015-10-22 09:22:16 +08001310 int m64_bars;
Wei Yang781a8682015-03-25 16:23:57 +08001311
1312 bus = pdev->bus;
1313 hose = pci_bus_to_host(bus);
1314 phb = hose->private_data;
1315 pdn = pci_get_pdn(pdev);
1316
Wei Yangee8222f2015-10-22 09:22:16 +08001317 if (pdn->m64_single_mode)
1318 m64_bars = num_vfs;
1319 else
1320 m64_bars = 1;
1321
Wei Yang02639b02015-03-25 16:23:59 +08001322 for (i = 0; i < PCI_SRIOV_NUM_BARS; i++)
Wei Yangee8222f2015-10-22 09:22:16 +08001323 for (j = 0; j < m64_bars; j++) {
1324 if (pdn->m64_map[j][i] == IODA_INVALID_M64)
Wei Yang02639b02015-03-25 16:23:59 +08001325 continue;
1326 opal_pci_phb_mmio_enable(phb->opal_id,
Wei Yangee8222f2015-10-22 09:22:16 +08001327 OPAL_M64_WINDOW_TYPE, pdn->m64_map[j][i], 0);
1328 clear_bit(pdn->m64_map[j][i], &phb->ioda.m64_bar_alloc);
1329 pdn->m64_map[j][i] = IODA_INVALID_M64;
Wei Yang02639b02015-03-25 16:23:59 +08001330 }
Wei Yang781a8682015-03-25 16:23:57 +08001331
Wei Yangee8222f2015-10-22 09:22:16 +08001332 kfree(pdn->m64_map);
Wei Yang781a8682015-03-25 16:23:57 +08001333 return 0;
1334}
1335
Wei Yang02639b02015-03-25 16:23:59 +08001336static int pnv_pci_vf_assign_m64(struct pci_dev *pdev, u16 num_vfs)
Wei Yang781a8682015-03-25 16:23:57 +08001337{
1338 struct pci_bus *bus;
1339 struct pci_controller *hose;
1340 struct pnv_phb *phb;
1341 struct pci_dn *pdn;
1342 unsigned int win;
1343 struct resource *res;
Wei Yang02639b02015-03-25 16:23:59 +08001344 int i, j;
Wei Yang781a8682015-03-25 16:23:57 +08001345 int64_t rc;
Wei Yang02639b02015-03-25 16:23:59 +08001346 int total_vfs;
1347 resource_size_t size, start;
1348 int pe_num;
Wei Yangee8222f2015-10-22 09:22:16 +08001349 int m64_bars;
Wei Yang781a8682015-03-25 16:23:57 +08001350
1351 bus = pdev->bus;
1352 hose = pci_bus_to_host(bus);
1353 phb = hose->private_data;
1354 pdn = pci_get_pdn(pdev);
Wei Yang02639b02015-03-25 16:23:59 +08001355 total_vfs = pci_sriov_get_totalvfs(pdev);
Wei Yang781a8682015-03-25 16:23:57 +08001356
Wei Yangee8222f2015-10-22 09:22:16 +08001357 if (pdn->m64_single_mode)
1358 m64_bars = num_vfs;
1359 else
1360 m64_bars = 1;
Wei Yang02639b02015-03-25 16:23:59 +08001361
Markus Elfringfb37e122016-08-24 22:26:37 +02001362 pdn->m64_map = kmalloc_array(m64_bars,
1363 sizeof(*pdn->m64_map),
1364 GFP_KERNEL);
Wei Yangee8222f2015-10-22 09:22:16 +08001365 if (!pdn->m64_map)
1366 return -ENOMEM;
1367 /* Initialize the m64_map to IODA_INVALID_M64 */
1368 for (i = 0; i < m64_bars ; i++)
1369 for (j = 0; j < PCI_SRIOV_NUM_BARS; j++)
1370 pdn->m64_map[i][j] = IODA_INVALID_M64;
1371
Wei Yang781a8682015-03-25 16:23:57 +08001372
1373 for (i = 0; i < PCI_SRIOV_NUM_BARS; i++) {
1374 res = &pdev->resource[i + PCI_IOV_RESOURCES];
1375 if (!res->flags || !res->parent)
1376 continue;
1377
Wei Yangee8222f2015-10-22 09:22:16 +08001378 for (j = 0; j < m64_bars; j++) {
Wei Yang02639b02015-03-25 16:23:59 +08001379 do {
1380 win = find_next_zero_bit(&phb->ioda.m64_bar_alloc,
1381 phb->ioda.m64_bar_idx + 1, 0);
Wei Yang781a8682015-03-25 16:23:57 +08001382
Wei Yang02639b02015-03-25 16:23:59 +08001383 if (win >= phb->ioda.m64_bar_idx + 1)
1384 goto m64_failed;
1385 } while (test_and_set_bit(win, &phb->ioda.m64_bar_alloc));
Wei Yang781a8682015-03-25 16:23:57 +08001386
Wei Yangee8222f2015-10-22 09:22:16 +08001387 pdn->m64_map[j][i] = win;
Wei Yang781a8682015-03-25 16:23:57 +08001388
Wei Yangee8222f2015-10-22 09:22:16 +08001389 if (pdn->m64_single_mode) {
Wei Yang02639b02015-03-25 16:23:59 +08001390 size = pci_iov_resource_size(pdev,
1391 PCI_IOV_RESOURCES + i);
Wei Yang02639b02015-03-25 16:23:59 +08001392 start = res->start + size * j;
1393 } else {
1394 size = resource_size(res);
1395 start = res->start;
1396 }
1397
1398 /* Map the M64 here */
Wei Yangee8222f2015-10-22 09:22:16 +08001399 if (pdn->m64_single_mode) {
Wei Yangbe283ee2015-10-22 09:22:19 +08001400 pe_num = pdn->pe_num_map[j];
Wei Yang02639b02015-03-25 16:23:59 +08001401 rc = opal_pci_map_pe_mmio_window(phb->opal_id,
1402 pe_num, OPAL_M64_WINDOW_TYPE,
Wei Yangee8222f2015-10-22 09:22:16 +08001403 pdn->m64_map[j][i], 0);
Wei Yang02639b02015-03-25 16:23:59 +08001404 }
1405
1406 rc = opal_pci_set_phb_mem_window(phb->opal_id,
Wei Yang781a8682015-03-25 16:23:57 +08001407 OPAL_M64_WINDOW_TYPE,
Wei Yangee8222f2015-10-22 09:22:16 +08001408 pdn->m64_map[j][i],
Wei Yang02639b02015-03-25 16:23:59 +08001409 start,
Wei Yang781a8682015-03-25 16:23:57 +08001410 0, /* unused */
Wei Yang02639b02015-03-25 16:23:59 +08001411 size);
Wei Yang781a8682015-03-25 16:23:57 +08001412
Wei Yang02639b02015-03-25 16:23:59 +08001413
1414 if (rc != OPAL_SUCCESS) {
1415 dev_err(&pdev->dev, "Failed to map M64 window #%d: %lld\n",
1416 win, rc);
1417 goto m64_failed;
1418 }
1419
Wei Yangee8222f2015-10-22 09:22:16 +08001420 if (pdn->m64_single_mode)
Wei Yang02639b02015-03-25 16:23:59 +08001421 rc = opal_pci_phb_mmio_enable(phb->opal_id,
Wei Yangee8222f2015-10-22 09:22:16 +08001422 OPAL_M64_WINDOW_TYPE, pdn->m64_map[j][i], 2);
Wei Yang02639b02015-03-25 16:23:59 +08001423 else
1424 rc = opal_pci_phb_mmio_enable(phb->opal_id,
Wei Yangee8222f2015-10-22 09:22:16 +08001425 OPAL_M64_WINDOW_TYPE, pdn->m64_map[j][i], 1);
Wei Yang02639b02015-03-25 16:23:59 +08001426
1427 if (rc != OPAL_SUCCESS) {
1428 dev_err(&pdev->dev, "Failed to enable M64 window #%d: %llx\n",
1429 win, rc);
1430 goto m64_failed;
1431 }
Wei Yang781a8682015-03-25 16:23:57 +08001432 }
1433 }
1434 return 0;
1435
1436m64_failed:
Wei Yangee8222f2015-10-22 09:22:16 +08001437 pnv_pci_vf_release_m64(pdev, num_vfs);
Wei Yang781a8682015-03-25 16:23:57 +08001438 return -EBUSY;
1439}
1440
Alexey Kardashevskiyc035e372015-06-05 16:35:21 +10001441static long pnv_pci_ioda2_unset_window(struct iommu_table_group *table_group,
1442 int num);
Alexey Kardashevskiyc035e372015-06-05 16:35:21 +10001443
Wei Yang781a8682015-03-25 16:23:57 +08001444static void pnv_pci_ioda2_release_dma_pe(struct pci_dev *dev, struct pnv_ioda_pe *pe)
1445{
Wei Yang781a8682015-03-25 16:23:57 +08001446 struct iommu_table *tbl;
Wei Yang781a8682015-03-25 16:23:57 +08001447 int64_t rc;
1448
Alexey Kardashevskiyb348aa62015-06-05 16:35:08 +10001449 tbl = pe->table_group.tables[0];
Alexey Kardashevskiyc035e372015-06-05 16:35:21 +10001450 rc = pnv_pci_ioda2_unset_window(&pe->table_group, 0);
Wei Yang781a8682015-03-25 16:23:57 +08001451 if (rc)
1452 pe_warn(pe, "OPAL error %ld release DMA window\n", rc);
1453
Alexey Kardashevskiyc035e372015-06-05 16:35:21 +10001454 pnv_pci_ioda2_set_bypass(pe, false);
Alexey Kardashevskiy0eaf4de2015-06-05 16:35:09 +10001455 if (pe->table_group.group) {
1456 iommu_group_put(pe->table_group.group);
1457 BUG_ON(pe->table_group.group);
Alexey Kardashevskiyac9a5882015-06-05 16:34:56 +10001458 }
Alexey Kardashevskiye5afdf92017-03-22 15:21:50 +11001459 iommu_tce_table_put(tbl);
Wei Yang781a8682015-03-25 16:23:57 +08001460}
1461
Wei Yangee8222f2015-10-22 09:22:16 +08001462static void pnv_ioda_release_vf_PE(struct pci_dev *pdev)
Wei Yang781a8682015-03-25 16:23:57 +08001463{
1464 struct pci_bus *bus;
1465 struct pci_controller *hose;
1466 struct pnv_phb *phb;
1467 struct pnv_ioda_pe *pe, *pe_n;
1468 struct pci_dn *pdn;
1469
1470 bus = pdev->bus;
1471 hose = pci_bus_to_host(bus);
1472 phb = hose->private_data;
Wei Yang02639b02015-03-25 16:23:59 +08001473 pdn = pci_get_pdn(pdev);
Wei Yang781a8682015-03-25 16:23:57 +08001474
1475 if (!pdev->is_physfn)
1476 return;
1477
Wei Yang781a8682015-03-25 16:23:57 +08001478 list_for_each_entry_safe(pe, pe_n, &phb->ioda.pe_list, list) {
1479 if (pe->parent_dev != pdev)
1480 continue;
1481
1482 pnv_pci_ioda2_release_dma_pe(pdev, pe);
1483
1484 /* Remove from list */
1485 mutex_lock(&phb->ioda.pe_list_mutex);
1486 list_del(&pe->list);
1487 mutex_unlock(&phb->ioda.pe_list_mutex);
1488
1489 pnv_ioda_deconfigure_pe(phb, pe);
1490
Gavin Shan1e916772016-05-03 15:41:36 +10001491 pnv_ioda_free_pe(pe);
Wei Yang781a8682015-03-25 16:23:57 +08001492 }
1493}
1494
1495void pnv_pci_sriov_disable(struct pci_dev *pdev)
1496{
1497 struct pci_bus *bus;
1498 struct pci_controller *hose;
1499 struct pnv_phb *phb;
Gavin Shan1e916772016-05-03 15:41:36 +10001500 struct pnv_ioda_pe *pe;
Wei Yang781a8682015-03-25 16:23:57 +08001501 struct pci_dn *pdn;
Wei Yangbe283ee2015-10-22 09:22:19 +08001502 u16 num_vfs, i;
Wei Yang781a8682015-03-25 16:23:57 +08001503
1504 bus = pdev->bus;
1505 hose = pci_bus_to_host(bus);
1506 phb = hose->private_data;
1507 pdn = pci_get_pdn(pdev);
Wei Yang781a8682015-03-25 16:23:57 +08001508 num_vfs = pdn->num_vfs;
1509
1510 /* Release VF PEs */
Wei Yangee8222f2015-10-22 09:22:16 +08001511 pnv_ioda_release_vf_PE(pdev);
Wei Yang781a8682015-03-25 16:23:57 +08001512
1513 if (phb->type == PNV_PHB_IODA2) {
Wei Yangee8222f2015-10-22 09:22:16 +08001514 if (!pdn->m64_single_mode)
Wei Yangbe283ee2015-10-22 09:22:19 +08001515 pnv_pci_vf_resource_shift(pdev, -*pdn->pe_num_map);
Wei Yang781a8682015-03-25 16:23:57 +08001516
1517 /* Release M64 windows */
Wei Yangee8222f2015-10-22 09:22:16 +08001518 pnv_pci_vf_release_m64(pdev, num_vfs);
Wei Yang781a8682015-03-25 16:23:57 +08001519
1520 /* Release PE numbers */
Wei Yangbe283ee2015-10-22 09:22:19 +08001521 if (pdn->m64_single_mode) {
1522 for (i = 0; i < num_vfs; i++) {
Gavin Shan1e916772016-05-03 15:41:36 +10001523 if (pdn->pe_num_map[i] == IODA_INVALID_PE)
1524 continue;
1525
1526 pe = &phb->ioda.pe_array[pdn->pe_num_map[i]];
1527 pnv_ioda_free_pe(pe);
Wei Yangbe283ee2015-10-22 09:22:19 +08001528 }
1529 } else
1530 bitmap_clear(phb->ioda.pe_alloc, *pdn->pe_num_map, num_vfs);
1531 /* Releasing pe_num_map */
1532 kfree(pdn->pe_num_map);
Wei Yang781a8682015-03-25 16:23:57 +08001533 }
1534}
1535
1536static void pnv_pci_ioda2_setup_dma_pe(struct pnv_phb *phb,
1537 struct pnv_ioda_pe *pe);
1538static void pnv_ioda_setup_vf_PE(struct pci_dev *pdev, u16 num_vfs)
1539{
1540 struct pci_bus *bus;
1541 struct pci_controller *hose;
1542 struct pnv_phb *phb;
1543 struct pnv_ioda_pe *pe;
1544 int pe_num;
1545 u16 vf_index;
1546 struct pci_dn *pdn;
1547
1548 bus = pdev->bus;
1549 hose = pci_bus_to_host(bus);
1550 phb = hose->private_data;
1551 pdn = pci_get_pdn(pdev);
1552
1553 if (!pdev->is_physfn)
1554 return;
1555
1556 /* Reserve PE for each VF */
1557 for (vf_index = 0; vf_index < num_vfs; vf_index++) {
Wei Yangbe283ee2015-10-22 09:22:19 +08001558 if (pdn->m64_single_mode)
1559 pe_num = pdn->pe_num_map[vf_index];
1560 else
1561 pe_num = *pdn->pe_num_map + vf_index;
Wei Yang781a8682015-03-25 16:23:57 +08001562
1563 pe = &phb->ioda.pe_array[pe_num];
1564 pe->pe_number = pe_num;
1565 pe->phb = phb;
1566 pe->flags = PNV_IODA_PE_VF;
1567 pe->pbus = NULL;
1568 pe->parent_dev = pdev;
Wei Yang781a8682015-03-25 16:23:57 +08001569 pe->mve_number = -1;
1570 pe->rid = (pci_iov_virtfn_bus(pdev, vf_index) << 8) |
1571 pci_iov_virtfn_devfn(pdev, vf_index);
1572
Russell Currey1f52f172016-11-16 14:02:15 +11001573 pe_info(pe, "VF %04d:%02d:%02d.%d associated with PE#%x\n",
Wei Yang781a8682015-03-25 16:23:57 +08001574 hose->global_number, pdev->bus->number,
1575 PCI_SLOT(pci_iov_virtfn_devfn(pdev, vf_index)),
1576 PCI_FUNC(pci_iov_virtfn_devfn(pdev, vf_index)), pe_num);
1577
1578 if (pnv_ioda_configure_pe(phb, pe)) {
1579 /* XXX What do we do here ? */
Gavin Shan1e916772016-05-03 15:41:36 +10001580 pnv_ioda_free_pe(pe);
Wei Yang781a8682015-03-25 16:23:57 +08001581 pe->pdev = NULL;
1582 continue;
1583 }
1584
Wei Yang781a8682015-03-25 16:23:57 +08001585 /* Put PE to the list */
1586 mutex_lock(&phb->ioda.pe_list_mutex);
1587 list_add_tail(&pe->list, &phb->ioda.pe_list);
1588 mutex_unlock(&phb->ioda.pe_list_mutex);
1589
1590 pnv_pci_ioda2_setup_dma_pe(phb, pe);
1591 }
1592}
1593
1594int pnv_pci_sriov_enable(struct pci_dev *pdev, u16 num_vfs)
1595{
1596 struct pci_bus *bus;
1597 struct pci_controller *hose;
1598 struct pnv_phb *phb;
Gavin Shan1e916772016-05-03 15:41:36 +10001599 struct pnv_ioda_pe *pe;
Wei Yang781a8682015-03-25 16:23:57 +08001600 struct pci_dn *pdn;
1601 int ret;
Wei Yangbe283ee2015-10-22 09:22:19 +08001602 u16 i;
Wei Yang781a8682015-03-25 16:23:57 +08001603
1604 bus = pdev->bus;
1605 hose = pci_bus_to_host(bus);
1606 phb = hose->private_data;
1607 pdn = pci_get_pdn(pdev);
1608
1609 if (phb->type == PNV_PHB_IODA2) {
Wei Yangb0331852015-10-22 09:22:14 +08001610 if (!pdn->vfs_expanded) {
1611 dev_info(&pdev->dev, "don't support this SRIOV device"
1612 " with non 64bit-prefetchable IOV BAR\n");
1613 return -ENOSPC;
1614 }
1615
Wei Yangee8222f2015-10-22 09:22:16 +08001616 /*
1617 * When M64 BARs functions in Single PE mode, the number of VFs
1618 * could be enabled must be less than the number of M64 BARs.
1619 */
1620 if (pdn->m64_single_mode && num_vfs > phb->ioda.m64_bar_idx) {
1621 dev_info(&pdev->dev, "Not enough M64 BAR for VFs\n");
1622 return -EBUSY;
1623 }
1624
Wei Yangbe283ee2015-10-22 09:22:19 +08001625 /* Allocating pe_num_map */
1626 if (pdn->m64_single_mode)
Markus Elfringfb37e122016-08-24 22:26:37 +02001627 pdn->pe_num_map = kmalloc_array(num_vfs,
1628 sizeof(*pdn->pe_num_map),
1629 GFP_KERNEL);
Wei Yangbe283ee2015-10-22 09:22:19 +08001630 else
1631 pdn->pe_num_map = kmalloc(sizeof(*pdn->pe_num_map), GFP_KERNEL);
1632
1633 if (!pdn->pe_num_map)
1634 return -ENOMEM;
1635
1636 if (pdn->m64_single_mode)
1637 for (i = 0; i < num_vfs; i++)
1638 pdn->pe_num_map[i] = IODA_INVALID_PE;
1639
Wei Yang781a8682015-03-25 16:23:57 +08001640 /* Calculate available PE for required VFs */
Wei Yangbe283ee2015-10-22 09:22:19 +08001641 if (pdn->m64_single_mode) {
1642 for (i = 0; i < num_vfs; i++) {
Gavin Shan1e916772016-05-03 15:41:36 +10001643 pe = pnv_ioda_alloc_pe(phb);
1644 if (!pe) {
Wei Yangbe283ee2015-10-22 09:22:19 +08001645 ret = -EBUSY;
1646 goto m64_failed;
1647 }
Gavin Shan1e916772016-05-03 15:41:36 +10001648
1649 pdn->pe_num_map[i] = pe->pe_number;
Wei Yangbe283ee2015-10-22 09:22:19 +08001650 }
1651 } else {
1652 mutex_lock(&phb->ioda.pe_alloc_mutex);
1653 *pdn->pe_num_map = bitmap_find_next_zero_area(
Gavin Shan92b8f132016-05-03 15:41:24 +10001654 phb->ioda.pe_alloc, phb->ioda.total_pe_num,
Wei Yangbe283ee2015-10-22 09:22:19 +08001655 0, num_vfs, 0);
Gavin Shan92b8f132016-05-03 15:41:24 +10001656 if (*pdn->pe_num_map >= phb->ioda.total_pe_num) {
Wei Yangbe283ee2015-10-22 09:22:19 +08001657 mutex_unlock(&phb->ioda.pe_alloc_mutex);
1658 dev_info(&pdev->dev, "Failed to enable VF%d\n", num_vfs);
1659 kfree(pdn->pe_num_map);
1660 return -EBUSY;
1661 }
1662 bitmap_set(phb->ioda.pe_alloc, *pdn->pe_num_map, num_vfs);
Wei Yang781a8682015-03-25 16:23:57 +08001663 mutex_unlock(&phb->ioda.pe_alloc_mutex);
Wei Yang781a8682015-03-25 16:23:57 +08001664 }
Wei Yang781a8682015-03-25 16:23:57 +08001665 pdn->num_vfs = num_vfs;
Wei Yang781a8682015-03-25 16:23:57 +08001666
1667 /* Assign M64 window accordingly */
Wei Yang02639b02015-03-25 16:23:59 +08001668 ret = pnv_pci_vf_assign_m64(pdev, num_vfs);
Wei Yang781a8682015-03-25 16:23:57 +08001669 if (ret) {
1670 dev_info(&pdev->dev, "Not enough M64 window resources\n");
1671 goto m64_failed;
1672 }
1673
1674 /*
1675 * When using one M64 BAR to map one IOV BAR, we need to shift
1676 * the IOV BAR according to the PE# allocated to the VFs.
1677 * Otherwise, the PE# for the VF will conflict with others.
1678 */
Wei Yangee8222f2015-10-22 09:22:16 +08001679 if (!pdn->m64_single_mode) {
Wei Yangbe283ee2015-10-22 09:22:19 +08001680 ret = pnv_pci_vf_resource_shift(pdev, *pdn->pe_num_map);
Wei Yang02639b02015-03-25 16:23:59 +08001681 if (ret)
1682 goto m64_failed;
1683 }
Wei Yang781a8682015-03-25 16:23:57 +08001684 }
1685
1686 /* Setup VF PEs */
1687 pnv_ioda_setup_vf_PE(pdev, num_vfs);
1688
1689 return 0;
1690
1691m64_failed:
Wei Yangbe283ee2015-10-22 09:22:19 +08001692 if (pdn->m64_single_mode) {
1693 for (i = 0; i < num_vfs; i++) {
Gavin Shan1e916772016-05-03 15:41:36 +10001694 if (pdn->pe_num_map[i] == IODA_INVALID_PE)
1695 continue;
1696
1697 pe = &phb->ioda.pe_array[pdn->pe_num_map[i]];
1698 pnv_ioda_free_pe(pe);
Wei Yangbe283ee2015-10-22 09:22:19 +08001699 }
1700 } else
1701 bitmap_clear(phb->ioda.pe_alloc, *pdn->pe_num_map, num_vfs);
1702
1703 /* Releasing pe_num_map */
1704 kfree(pdn->pe_num_map);
Wei Yang781a8682015-03-25 16:23:57 +08001705
1706 return ret;
1707}
1708
Bryant G. Ly988fc3b2017-11-09 08:00:33 -06001709int pnv_pcibios_sriov_disable(struct pci_dev *pdev)
Gavin Shana8b2f822015-03-25 16:23:52 +08001710{
Wei Yang781a8682015-03-25 16:23:57 +08001711 pnv_pci_sriov_disable(pdev);
1712
Gavin Shana8b2f822015-03-25 16:23:52 +08001713 /* Release PCI data */
1714 remove_dev_pci_data(pdev);
1715 return 0;
1716}
1717
Bryant G. Ly988fc3b2017-11-09 08:00:33 -06001718int pnv_pcibios_sriov_enable(struct pci_dev *pdev, u16 num_vfs)
Gavin Shana8b2f822015-03-25 16:23:52 +08001719{
1720 /* Allocate PCI data */
1721 add_dev_pci_data(pdev);
Wei Yang781a8682015-03-25 16:23:57 +08001722
Wei Yangee8222f2015-10-22 09:22:16 +08001723 return pnv_pci_sriov_enable(pdev, num_vfs);
Gavin Shana8b2f822015-03-25 16:23:52 +08001724}
1725#endif /* CONFIG_PCI_IOV */
1726
Gavin Shan959c9bd2013-04-25 19:21:02 +00001727static void pnv_pci_ioda_dma_dev_setup(struct pnv_phb *phb, struct pci_dev *pdev)
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001728{
Benjamin Herrenschmidtb72c1f62013-05-21 22:58:21 +00001729 struct pci_dn *pdn = pci_get_pdn(pdev);
Gavin Shan959c9bd2013-04-25 19:21:02 +00001730 struct pnv_ioda_pe *pe;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001731
Gavin Shan959c9bd2013-04-25 19:21:02 +00001732 /*
1733 * The function can be called while the PE#
1734 * hasn't been assigned. Do nothing for the
1735 * case.
1736 */
1737 if (!pdn || pdn->pe_number == IODA_INVALID_PE)
1738 return;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001739
Gavin Shan959c9bd2013-04-25 19:21:02 +00001740 pe = &phb->ioda.pe_array[pdn->pe_number];
Benjamin Herrenschmidtcd15b042014-02-11 11:32:38 +11001741 WARN_ON(get_dma_ops(&pdev->dev) != &dma_iommu_ops);
Alexey Kardashevskiy0e1ffef2015-08-27 16:01:16 +10001742 set_dma_offset(&pdev->dev, pe->tce_bypass_base);
Alexey Kardashevskiyb348aa62015-06-05 16:35:08 +10001743 set_iommu_table_base(&pdev->dev, pe->table_group.tables[0]);
Alexey Kardashevskiy46170822015-06-05 16:34:54 +10001744 /*
1745 * Note: iommu_add_device() will fail here as
1746 * for physical PE: the device is already added by now;
1747 * for virtual PE: sysfs entries are not ready yet and
1748 * tce_iommu_bus_notifier will add the device to a group later.
1749 */
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001750}
1751
Russell Curreya0f98622017-06-21 17:18:03 +10001752static bool pnv_pci_ioda_pe_single_vendor(struct pnv_ioda_pe *pe)
1753{
1754 unsigned short vendor = 0;
1755 struct pci_dev *pdev;
1756
1757 if (pe->device_count == 1)
1758 return true;
1759
1760 /* pe->pdev should be set if it's a single device, pe->pbus if not */
1761 if (!pe->pbus)
1762 return true;
1763
1764 list_for_each_entry(pdev, &pe->pbus->devices, bus_list) {
1765 if (!vendor) {
1766 vendor = pdev->vendor;
1767 continue;
1768 }
1769
1770 if (pdev->vendor != vendor)
1771 return false;
1772 }
1773
1774 return true;
1775}
1776
Russell Currey8e3f1b12017-06-21 17:18:04 +10001777/*
1778 * Reconfigure TVE#0 to be usable as 64-bit DMA space.
1779 *
1780 * The first 4GB of virtual memory for a PE is reserved for 32-bit accesses.
1781 * Devices can only access more than that if bit 59 of the PCI address is set
1782 * by hardware, which indicates TVE#1 should be used instead of TVE#0.
1783 * Many PCI devices are not capable of addressing that many bits, and as a
1784 * result are limited to the 4GB of virtual memory made available to 32-bit
1785 * devices in TVE#0.
1786 *
1787 * In order to work around this, reconfigure TVE#0 to be suitable for 64-bit
1788 * devices by configuring the virtual memory past the first 4GB inaccessible
1789 * by 64-bit DMAs. This should only be used by devices that want more than
1790 * 4GB, and only on PEs that have no 32-bit devices.
1791 *
1792 * Currently this will only work on PHB3 (POWER8).
1793 */
1794static int pnv_pci_ioda_dma_64bit_bypass(struct pnv_ioda_pe *pe)
1795{
1796 u64 window_size, table_size, tce_count, addr;
1797 struct page *table_pages;
1798 u64 tce_order = 28; /* 256MB TCEs */
1799 __be64 *tces;
1800 s64 rc;
1801
1802 /*
1803 * Window size needs to be a power of two, but needs to account for
1804 * shifting memory by the 4GB offset required to skip 32bit space.
1805 */
1806 window_size = roundup_pow_of_two(memory_hotplug_max() + (1ULL << 32));
1807 tce_count = window_size >> tce_order;
1808 table_size = tce_count << 3;
1809
1810 if (table_size < PAGE_SIZE)
1811 table_size = PAGE_SIZE;
1812
1813 table_pages = alloc_pages_node(pe->phb->hose->node, GFP_KERNEL,
1814 get_order(table_size));
1815 if (!table_pages)
1816 goto err;
1817
1818 tces = page_address(table_pages);
1819 if (!tces)
1820 goto err;
1821
1822 memset(tces, 0, table_size);
1823
1824 for (addr = 0; addr < memory_hotplug_max(); addr += (1 << tce_order)) {
1825 tces[(addr + (1ULL << 32)) >> tce_order] =
1826 cpu_to_be64(addr | TCE_PCI_READ | TCE_PCI_WRITE);
1827 }
1828
1829 rc = opal_pci_map_pe_dma_window(pe->phb->opal_id,
1830 pe->pe_number,
1831 /* reconfigure window 0 */
1832 (pe->pe_number << 1) + 0,
1833 1,
1834 __pa(tces),
1835 table_size,
1836 1 << tce_order);
1837 if (rc == OPAL_SUCCESS) {
1838 pe_info(pe, "Using 64-bit DMA iommu bypass (through TVE#0)\n");
1839 return 0;
1840 }
1841err:
1842 pe_err(pe, "Error configuring 64-bit DMA bypass\n");
1843 return -EIO;
1844}
1845
Daniel Axtens763d2d82015-04-28 15:12:07 +10001846static int pnv_pci_ioda_dma_set_mask(struct pci_dev *pdev, u64 dma_mask)
Benjamin Herrenschmidtcd15b042014-02-11 11:32:38 +11001847{
Daniel Axtens763d2d82015-04-28 15:12:07 +10001848 struct pci_controller *hose = pci_bus_to_host(pdev->bus);
1849 struct pnv_phb *phb = hose->private_data;
Benjamin Herrenschmidtcd15b042014-02-11 11:32:38 +11001850 struct pci_dn *pdn = pci_get_pdn(pdev);
1851 struct pnv_ioda_pe *pe;
1852 uint64_t top;
1853 bool bypass = false;
Russell Currey8e3f1b12017-06-21 17:18:04 +10001854 s64 rc;
Benjamin Herrenschmidtcd15b042014-02-11 11:32:38 +11001855
1856 if (WARN_ON(!pdn || pdn->pe_number == IODA_INVALID_PE))
Ingo Molnared7158b2018-02-22 10:54:55 +01001857 return -ENODEV;
Benjamin Herrenschmidtcd15b042014-02-11 11:32:38 +11001858
1859 pe = &phb->ioda.pe_array[pdn->pe_number];
1860 if (pe->tce_bypass_enabled) {
1861 top = pe->tce_bypass_base + memblock_end_of_DRAM() - 1;
1862 bypass = (dma_mask >= top);
1863 }
1864
1865 if (bypass) {
1866 dev_info(&pdev->dev, "Using 64-bit DMA iommu bypass\n");
Christoph Hellwig2d9d6f62017-12-22 10:58:24 +01001867 set_dma_ops(&pdev->dev, &dma_nommu_ops);
Benjamin Herrenschmidtcd15b042014-02-11 11:32:38 +11001868 } else {
Russell Currey8e3f1b12017-06-21 17:18:04 +10001869 /*
1870 * If the device can't set the TCE bypass bit but still wants
1871 * to access 4GB or more, on PHB3 we can reconfigure TVE#0 to
1872 * bypass the 32-bit region and be usable for 64-bit DMAs.
1873 * The device needs to be able to address all of this space.
1874 */
1875 if (dma_mask >> 32 &&
1876 dma_mask > (memory_hotplug_max() + (1ULL << 32)) &&
1877 pnv_pci_ioda_pe_single_vendor(pe) &&
1878 phb->model == PNV_PHB_MODEL_PHB3) {
1879 /* Configure the bypass mode */
1880 rc = pnv_pci_ioda_dma_64bit_bypass(pe);
1881 if (rc)
1882 return rc;
1883 /* 4GB offset bypasses 32-bit space */
1884 set_dma_offset(&pdev->dev, (1ULL << 32));
Christoph Hellwig2d9d6f62017-12-22 10:58:24 +01001885 set_dma_ops(&pdev->dev, &dma_nommu_ops);
Alistair Popple253fd512017-07-26 15:26:40 +10001886 } else if (dma_mask >> 32 && dma_mask != DMA_BIT_MASK(64)) {
1887 /*
1888 * Fail the request if a DMA mask between 32 and 64 bits
1889 * was requested but couldn't be fulfilled. Ideally we
1890 * would do this for 64-bits but historically we have
1891 * always fallen back to 32-bits.
1892 */
1893 return -ENOMEM;
Russell Currey8e3f1b12017-06-21 17:18:04 +10001894 } else {
1895 dev_info(&pdev->dev, "Using 32-bit DMA via iommu\n");
1896 set_dma_ops(&pdev->dev, &dma_iommu_ops);
1897 }
Benjamin Herrenschmidtcd15b042014-02-11 11:32:38 +11001898 }
Brian W Harta32305b2014-07-31 14:24:37 -05001899 *pdev->dev.dma_mask = dma_mask;
Alistair Popple5d2aa712015-12-17 13:43:13 +11001900
1901 /* Update peer npu devices */
Alexey Kardashevskiyf9f83452016-04-29 18:55:20 +10001902 pnv_npu_try_dma_set_bypass(pdev, bypass);
Alistair Popple5d2aa712015-12-17 13:43:13 +11001903
Benjamin Herrenschmidtcd15b042014-02-11 11:32:38 +11001904 return 0;
1905}
1906
Andrew Donnellan535229822015-08-07 13:45:54 +10001907static u64 pnv_pci_ioda_dma_get_required_mask(struct pci_dev *pdev)
Gavin Shanfe7e85c2014-09-30 12:39:10 +10001908{
Andrew Donnellan535229822015-08-07 13:45:54 +10001909 struct pci_controller *hose = pci_bus_to_host(pdev->bus);
1910 struct pnv_phb *phb = hose->private_data;
Gavin Shanfe7e85c2014-09-30 12:39:10 +10001911 struct pci_dn *pdn = pci_get_pdn(pdev);
1912 struct pnv_ioda_pe *pe;
1913 u64 end, mask;
1914
1915 if (WARN_ON(!pdn || pdn->pe_number == IODA_INVALID_PE))
1916 return 0;
1917
1918 pe = &phb->ioda.pe_array[pdn->pe_number];
1919 if (!pe->tce_bypass_enabled)
1920 return __dma_get_required_mask(&pdev->dev);
1921
1922
1923 end = pe->tce_bypass_base + memblock_end_of_DRAM();
1924 mask = 1ULL << (fls64(end) - 1);
1925 mask += mask - 1;
1926
1927 return mask;
1928}
1929
Gavin Shandff4a392014-07-15 17:00:55 +10001930static void pnv_ioda_setup_bus_dma(struct pnv_ioda_pe *pe,
Alexey Kardashevskiydb08e1d2017-02-21 13:41:31 +11001931 struct pci_bus *bus,
1932 bool add_to_group)
Benjamin Herrenschmidt74251fe2013-07-01 17:54:09 +10001933{
1934 struct pci_dev *dev;
1935
1936 list_for_each_entry(dev, &bus->devices, bus_list) {
Alexey Kardashevskiyb348aa62015-06-05 16:35:08 +10001937 set_iommu_table_base(&dev->dev, pe->table_group.tables[0]);
Benjamin Herrenschmidte91c25112015-06-24 15:25:27 +10001938 set_dma_offset(&dev->dev, pe->tce_bypass_base);
Alexey Kardashevskiydb08e1d2017-02-21 13:41:31 +11001939 if (add_to_group)
1940 iommu_add_device(&dev->dev);
Gavin Shandff4a392014-07-15 17:00:55 +10001941
Alexey Kardashevskiy5c89a872015-06-18 11:41:36 +10001942 if ((pe->flags & PNV_IODA_PE_BUS_ALL) && dev->subordinate)
Alexey Kardashevskiydb08e1d2017-02-21 13:41:31 +11001943 pnv_ioda_setup_bus_dma(pe, dev->subordinate,
1944 add_to_group);
Benjamin Herrenschmidt74251fe2013-07-01 17:54:09 +10001945 }
1946}
1947
Benjamin Herrenschmidtfd141d1a2016-07-08 16:37:14 +10001948static inline __be64 __iomem *pnv_ioda_get_inval_reg(struct pnv_phb *phb,
1949 bool real_mode)
1950{
1951 return real_mode ? (__be64 __iomem *)(phb->regs_phys + 0x210) :
1952 (phb->regs + 0x210);
1953}
1954
Benjamin Herrenschmidta34ab7c2016-07-08 16:37:12 +10001955static void pnv_pci_p7ioc_tce_invalidate(struct iommu_table *tbl,
Alexey Kardashevskiydecbda22015-06-05 16:35:07 +10001956 unsigned long index, unsigned long npages, bool rm)
Gavin Shan4cce9552013-04-25 19:21:00 +00001957{
Alexey Kardashevskiy0eaf4de2015-06-05 16:35:09 +10001958 struct iommu_table_group_link *tgl = list_first_entry_or_null(
1959 &tbl->it_group_list, struct iommu_table_group_link,
1960 next);
1961 struct pnv_ioda_pe *pe = container_of(tgl->table_group,
Alexey Kardashevskiyb348aa62015-06-05 16:35:08 +10001962 struct pnv_ioda_pe, table_group);
Benjamin Herrenschmidtfd141d1a2016-07-08 16:37:14 +10001963 __be64 __iomem *invalidate = pnv_ioda_get_inval_reg(pe->phb, rm);
Gavin Shan4cce9552013-04-25 19:21:00 +00001964 unsigned long start, end, inc;
1965
Alexey Kardashevskiydecbda22015-06-05 16:35:07 +10001966 start = __pa(((__be64 *)tbl->it_base) + index - tbl->it_offset);
1967 end = __pa(((__be64 *)tbl->it_base) + index - tbl->it_offset +
1968 npages - 1);
Gavin Shan4cce9552013-04-25 19:21:00 +00001969
Benjamin Herrenschmidt08acce12016-07-08 16:37:13 +10001970 /* p7ioc-style invalidation, 2 TCEs per write */
1971 start |= (1ull << 63);
1972 end |= (1ull << 63);
1973 inc = 16;
Gavin Shan4cce9552013-04-25 19:21:00 +00001974 end |= inc - 1; /* round up end to be different than start */
1975
1976 mb(); /* Ensure above stores are visible */
1977 while (start <= end) {
Alexey Kardashevskiy8e0a1612013-08-28 18:37:43 +10001978 if (rm)
Benjamin Herrenschmidt3ad26e52013-10-11 18:23:53 +11001979 __raw_rm_writeq(cpu_to_be64(start), invalidate);
Alexey Kardashevskiy8e0a1612013-08-28 18:37:43 +10001980 else
Benjamin Herrenschmidt3ad26e52013-10-11 18:23:53 +11001981 __raw_writeq(cpu_to_be64(start), invalidate);
Gavin Shan4cce9552013-04-25 19:21:00 +00001982 start += inc;
1983 }
1984
1985 /*
1986 * The iommu layer will do another mb() for us on build()
1987 * and we don't care on free()
1988 */
1989}
1990
Alexey Kardashevskiydecbda22015-06-05 16:35:07 +10001991static int pnv_ioda1_tce_build(struct iommu_table *tbl, long index,
1992 long npages, unsigned long uaddr,
1993 enum dma_data_direction direction,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07001994 unsigned long attrs)
Alexey Kardashevskiydecbda22015-06-05 16:35:07 +10001995{
1996 int ret = pnv_tce_build(tbl, index, npages, uaddr, direction,
1997 attrs);
1998
Benjamin Herrenschmidt08acce12016-07-08 16:37:13 +10001999 if (!ret)
Benjamin Herrenschmidta34ab7c2016-07-08 16:37:12 +10002000 pnv_pci_p7ioc_tce_invalidate(tbl, index, npages, false);
Alexey Kardashevskiydecbda22015-06-05 16:35:07 +10002001
2002 return ret;
2003}
2004
Alexey Kardashevskiy05c6cfb2015-06-05 16:35:15 +10002005#ifdef CONFIG_IOMMU_API
2006static int pnv_ioda1_tce_xchg(struct iommu_table *tbl, long index,
2007 unsigned long *hpa, enum dma_data_direction *direction)
2008{
2009 long ret = pnv_tce_xchg(tbl, index, hpa, direction);
2010
Benjamin Herrenschmidt08acce12016-07-08 16:37:13 +10002011 if (!ret)
Benjamin Herrenschmidta34ab7c2016-07-08 16:37:12 +10002012 pnv_pci_p7ioc_tce_invalidate(tbl, index, 1, false);
Alexey Kardashevskiy05c6cfb2015-06-05 16:35:15 +10002013
2014 return ret;
2015}
Alexey Kardashevskiya540aa52017-03-22 15:21:48 +11002016
2017static int pnv_ioda1_tce_xchg_rm(struct iommu_table *tbl, long index,
2018 unsigned long *hpa, enum dma_data_direction *direction)
2019{
2020 long ret = pnv_tce_xchg(tbl, index, hpa, direction);
2021
2022 if (!ret)
2023 pnv_pci_p7ioc_tce_invalidate(tbl, index, 1, true);
2024
2025 return ret;
2026}
Alexey Kardashevskiy05c6cfb2015-06-05 16:35:15 +10002027#endif
2028
Alexey Kardashevskiydecbda22015-06-05 16:35:07 +10002029static void pnv_ioda1_tce_free(struct iommu_table *tbl, long index,
2030 long npages)
2031{
2032 pnv_tce_free(tbl, index, npages);
2033
Benjamin Herrenschmidt08acce12016-07-08 16:37:13 +10002034 pnv_pci_p7ioc_tce_invalidate(tbl, index, npages, false);
Alexey Kardashevskiydecbda22015-06-05 16:35:07 +10002035}
2036
Alexey Kardashevskiyda004c32015-06-05 16:35:06 +10002037static struct iommu_table_ops pnv_ioda1_iommu_ops = {
Alexey Kardashevskiydecbda22015-06-05 16:35:07 +10002038 .set = pnv_ioda1_tce_build,
Alexey Kardashevskiy05c6cfb2015-06-05 16:35:15 +10002039#ifdef CONFIG_IOMMU_API
2040 .exchange = pnv_ioda1_tce_xchg,
Alexey Kardashevskiya540aa52017-03-22 15:21:48 +11002041 .exchange_rm = pnv_ioda1_tce_xchg_rm,
Alexey Kardashevskiy05c6cfb2015-06-05 16:35:15 +10002042#endif
Alexey Kardashevskiydecbda22015-06-05 16:35:07 +10002043 .clear = pnv_ioda1_tce_free,
Alexey Kardashevskiyda004c32015-06-05 16:35:06 +10002044 .get = pnv_tce_get,
2045};
2046
Benjamin Herrenschmidta34ab7c2016-07-08 16:37:12 +10002047#define PHB3_TCE_KILL_INVAL_ALL PPC_BIT(0)
2048#define PHB3_TCE_KILL_INVAL_PE PPC_BIT(1)
2049#define PHB3_TCE_KILL_INVAL_ONE PPC_BIT(2)
Alexey Kardashevskiybef92532016-04-29 18:55:17 +10002050
Alistair Popple6b3d12a2017-05-03 13:24:08 +10002051static void pnv_pci_phb3_tce_invalidate_entire(struct pnv_phb *phb, bool rm)
Alexey Kardashevskiy0bbcdb42016-04-29 18:55:18 +10002052{
Benjamin Herrenschmidtfd141d1a2016-07-08 16:37:14 +10002053 __be64 __iomem *invalidate = pnv_ioda_get_inval_reg(phb, rm);
Benjamin Herrenschmidta34ab7c2016-07-08 16:37:12 +10002054 const unsigned long val = PHB3_TCE_KILL_INVAL_ALL;
Alexey Kardashevskiy0bbcdb42016-04-29 18:55:18 +10002055
2056 mb(); /* Ensure previous TCE table stores are visible */
2057 if (rm)
Benjamin Herrenschmidtfd141d1a2016-07-08 16:37:14 +10002058 __raw_rm_writeq(cpu_to_be64(val), invalidate);
Alexey Kardashevskiy0bbcdb42016-04-29 18:55:18 +10002059 else
Benjamin Herrenschmidtfd141d1a2016-07-08 16:37:14 +10002060 __raw_writeq(cpu_to_be64(val), invalidate);
Alexey Kardashevskiy0bbcdb42016-04-29 18:55:18 +10002061}
2062
Benjamin Herrenschmidta34ab7c2016-07-08 16:37:12 +10002063static inline void pnv_pci_phb3_tce_invalidate_pe(struct pnv_ioda_pe *pe)
Alexey Kardashevskiy5780fb02015-06-05 16:35:12 +10002064{
2065 /* 01xb - invalidate TCEs that match the specified PE# */
Benjamin Herrenschmidtfd141d1a2016-07-08 16:37:14 +10002066 __be64 __iomem *invalidate = pnv_ioda_get_inval_reg(pe->phb, false);
Benjamin Herrenschmidta34ab7c2016-07-08 16:37:12 +10002067 unsigned long val = PHB3_TCE_KILL_INVAL_PE | (pe->pe_number & 0xFF);
Alexey Kardashevskiy5780fb02015-06-05 16:35:12 +10002068
2069 mb(); /* Ensure above stores are visible */
Benjamin Herrenschmidtfd141d1a2016-07-08 16:37:14 +10002070 __raw_writeq(cpu_to_be64(val), invalidate);
Alexey Kardashevskiy5780fb02015-06-05 16:35:12 +10002071}
2072
Benjamin Herrenschmidtfd141d1a2016-07-08 16:37:14 +10002073static void pnv_pci_phb3_tce_invalidate(struct pnv_ioda_pe *pe, bool rm,
2074 unsigned shift, unsigned long index,
2075 unsigned long npages)
Gavin Shan4cce9552013-04-25 19:21:00 +00002076{
Alexey Kardashevskiy4d902192016-08-03 18:40:45 +10002077 __be64 __iomem *invalidate = pnv_ioda_get_inval_reg(pe->phb, rm);
Gavin Shan4cce9552013-04-25 19:21:00 +00002078 unsigned long start, end, inc;
Gavin Shan4cce9552013-04-25 19:21:00 +00002079
2080 /* We'll invalidate DMA address in PE scope */
Benjamin Herrenschmidta34ab7c2016-07-08 16:37:12 +10002081 start = PHB3_TCE_KILL_INVAL_ONE;
Benjamin Herrenschmidtfd141d1a2016-07-08 16:37:14 +10002082 start |= (pe->pe_number & 0xFF);
Gavin Shan4cce9552013-04-25 19:21:00 +00002083 end = start;
2084
2085 /* Figure out the start, end and step */
Alexey Kardashevskiydecbda22015-06-05 16:35:07 +10002086 start |= (index << shift);
2087 end |= ((index + npages - 1) << shift);
Alexey Kardashevskiyb0376c92014-06-06 18:44:01 +10002088 inc = (0x1ull << shift);
Gavin Shan4cce9552013-04-25 19:21:00 +00002089 mb();
2090
2091 while (start <= end) {
Alexey Kardashevskiy8e0a1612013-08-28 18:37:43 +10002092 if (rm)
Benjamin Herrenschmidt3ad26e52013-10-11 18:23:53 +11002093 __raw_rm_writeq(cpu_to_be64(start), invalidate);
Alexey Kardashevskiy8e0a1612013-08-28 18:37:43 +10002094 else
Benjamin Herrenschmidt3ad26e52013-10-11 18:23:53 +11002095 __raw_writeq(cpu_to_be64(start), invalidate);
Gavin Shan4cce9552013-04-25 19:21:00 +00002096 start += inc;
2097 }
2098}
2099
Benjamin Herrenschmidtf0228c42016-07-08 16:37:15 +10002100static inline void pnv_pci_ioda2_tce_invalidate_pe(struct pnv_ioda_pe *pe)
2101{
2102 struct pnv_phb *phb = pe->phb;
2103
2104 if (phb->model == PNV_PHB_MODEL_PHB3 && phb->regs)
2105 pnv_pci_phb3_tce_invalidate_pe(pe);
2106 else
2107 opal_pci_tce_kill(phb->opal_id, OPAL_PCI_TCE_KILL_PE,
2108 pe->pe_number, 0, 0, 0);
2109}
2110
Alexey Kardashevskiye57080f2015-06-05 16:35:13 +10002111static void pnv_pci_ioda2_tce_invalidate(struct iommu_table *tbl,
2112 unsigned long index, unsigned long npages, bool rm)
2113{
2114 struct iommu_table_group_link *tgl;
2115
Alexey Kardashevskiya540aa52017-03-22 15:21:48 +11002116 list_for_each_entry_lockless(tgl, &tbl->it_group_list, next) {
Alexey Kardashevskiye57080f2015-06-05 16:35:13 +10002117 struct pnv_ioda_pe *pe = container_of(tgl->table_group,
2118 struct pnv_ioda_pe, table_group);
Benjamin Herrenschmidtf0228c42016-07-08 16:37:15 +10002119 struct pnv_phb *phb = pe->phb;
2120 unsigned int shift = tbl->it_page_shift;
2121
Alistair Popple616badd2017-01-10 15:41:44 +11002122 /*
2123 * NVLink1 can use the TCE kill register directly as
2124 * it's the same as PHB3. NVLink2 is different and
2125 * should go via the OPAL call.
2126 */
2127 if (phb->model == PNV_PHB_MODEL_NPU) {
Alexey Kardashevskiy0bbcdb42016-04-29 18:55:18 +10002128 /*
2129 * The NVLink hardware does not support TCE kill
2130 * per TCE entry so we have to invalidate
2131 * the entire cache for it.
2132 */
Benjamin Herrenschmidtf0228c42016-07-08 16:37:15 +10002133 pnv_pci_phb3_tce_invalidate_entire(phb, rm);
Alexey Kardashevskiy85674862016-04-29 18:55:23 +10002134 continue;
2135 }
Benjamin Herrenschmidtf0228c42016-07-08 16:37:15 +10002136 if (phb->model == PNV_PHB_MODEL_PHB3 && phb->regs)
2137 pnv_pci_phb3_tce_invalidate(pe, rm, shift,
2138 index, npages);
Benjamin Herrenschmidtf0228c42016-07-08 16:37:15 +10002139 else
2140 opal_pci_tce_kill(phb->opal_id,
2141 OPAL_PCI_TCE_KILL_PAGES,
2142 pe->pe_number, 1u << shift,
2143 index << shift, npages);
Alexey Kardashevskiye57080f2015-06-05 16:35:13 +10002144 }
2145}
2146
Alistair Popple6b3d12a2017-05-03 13:24:08 +10002147void pnv_pci_ioda2_tce_invalidate_entire(struct pnv_phb *phb, bool rm)
2148{
2149 if (phb->model == PNV_PHB_MODEL_NPU || phb->model == PNV_PHB_MODEL_PHB3)
2150 pnv_pci_phb3_tce_invalidate_entire(phb, rm);
2151 else
2152 opal_pci_tce_kill(phb->opal_id, OPAL_PCI_TCE_KILL, 0, 0, 0, 0);
2153}
2154
Alexey Kardashevskiydecbda22015-06-05 16:35:07 +10002155static int pnv_ioda2_tce_build(struct iommu_table *tbl, long index,
2156 long npages, unsigned long uaddr,
2157 enum dma_data_direction direction,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07002158 unsigned long attrs)
Gavin Shan4cce9552013-04-25 19:21:00 +00002159{
Alexey Kardashevskiydecbda22015-06-05 16:35:07 +10002160 int ret = pnv_tce_build(tbl, index, npages, uaddr, direction,
2161 attrs);
Gavin Shan4cce9552013-04-25 19:21:00 +00002162
Benjamin Herrenschmidt08acce12016-07-08 16:37:13 +10002163 if (!ret)
Alexey Kardashevskiydecbda22015-06-05 16:35:07 +10002164 pnv_pci_ioda2_tce_invalidate(tbl, index, npages, false);
2165
2166 return ret;
2167}
2168
Alexey Kardashevskiy05c6cfb2015-06-05 16:35:15 +10002169#ifdef CONFIG_IOMMU_API
2170static int pnv_ioda2_tce_xchg(struct iommu_table *tbl, long index,
2171 unsigned long *hpa, enum dma_data_direction *direction)
2172{
2173 long ret = pnv_tce_xchg(tbl, index, hpa, direction);
2174
Benjamin Herrenschmidt08acce12016-07-08 16:37:13 +10002175 if (!ret)
Alexey Kardashevskiy05c6cfb2015-06-05 16:35:15 +10002176 pnv_pci_ioda2_tce_invalidate(tbl, index, 1, false);
2177
2178 return ret;
2179}
Alexey Kardashevskiya540aa52017-03-22 15:21:48 +11002180
2181static int pnv_ioda2_tce_xchg_rm(struct iommu_table *tbl, long index,
2182 unsigned long *hpa, enum dma_data_direction *direction)
2183{
2184 long ret = pnv_tce_xchg(tbl, index, hpa, direction);
2185
2186 if (!ret)
2187 pnv_pci_ioda2_tce_invalidate(tbl, index, 1, true);
2188
2189 return ret;
2190}
Alexey Kardashevskiy05c6cfb2015-06-05 16:35:15 +10002191#endif
2192
Alexey Kardashevskiydecbda22015-06-05 16:35:07 +10002193static void pnv_ioda2_tce_free(struct iommu_table *tbl, long index,
2194 long npages)
2195{
2196 pnv_tce_free(tbl, index, npages);
2197
Benjamin Herrenschmidt08acce12016-07-08 16:37:13 +10002198 pnv_pci_ioda2_tce_invalidate(tbl, index, npages, false);
Gavin Shan4cce9552013-04-25 19:21:00 +00002199}
2200
Alexey Kardashevskiy4793d652015-06-05 16:35:20 +10002201static void pnv_ioda2_table_free(struct iommu_table *tbl)
2202{
2203 pnv_pci_ioda2_table_free_pages(tbl);
Alexey Kardashevskiy4793d652015-06-05 16:35:20 +10002204}
2205
Alexey Kardashevskiyda004c32015-06-05 16:35:06 +10002206static struct iommu_table_ops pnv_ioda2_iommu_ops = {
Alexey Kardashevskiydecbda22015-06-05 16:35:07 +10002207 .set = pnv_ioda2_tce_build,
Alexey Kardashevskiy05c6cfb2015-06-05 16:35:15 +10002208#ifdef CONFIG_IOMMU_API
2209 .exchange = pnv_ioda2_tce_xchg,
Alexey Kardashevskiya540aa52017-03-22 15:21:48 +11002210 .exchange_rm = pnv_ioda2_tce_xchg_rm,
Alexey Kardashevskiy05c6cfb2015-06-05 16:35:15 +10002211#endif
Alexey Kardashevskiydecbda22015-06-05 16:35:07 +10002212 .clear = pnv_ioda2_tce_free,
Alexey Kardashevskiyda004c32015-06-05 16:35:06 +10002213 .get = pnv_tce_get,
Alexey Kardashevskiy4793d652015-06-05 16:35:20 +10002214 .free = pnv_ioda2_table_free,
Alexey Kardashevskiyda004c32015-06-05 16:35:06 +10002215};
2216
Gavin Shan801846d2016-05-03 15:41:34 +10002217static int pnv_pci_ioda_dev_dma_weight(struct pci_dev *dev, void *data)
2218{
2219 unsigned int *weight = (unsigned int *)data;
2220
2221 /* This is quite simplistic. The "base" weight of a device
2222 * is 10. 0 means no DMA is to be accounted for it.
2223 */
2224 if (dev->hdr_type != PCI_HEADER_TYPE_NORMAL)
2225 return 0;
2226
2227 if (dev->class == PCI_CLASS_SERIAL_USB_UHCI ||
2228 dev->class == PCI_CLASS_SERIAL_USB_OHCI ||
2229 dev->class == PCI_CLASS_SERIAL_USB_EHCI)
2230 *weight += 3;
2231 else if ((dev->class >> 8) == PCI_CLASS_STORAGE_RAID)
2232 *weight += 15;
2233 else
2234 *weight += 10;
2235
2236 return 0;
2237}
2238
2239static unsigned int pnv_pci_ioda_pe_dma_weight(struct pnv_ioda_pe *pe)
2240{
2241 unsigned int weight = 0;
2242
2243 /* SRIOV VF has same DMA32 weight as its PF */
2244#ifdef CONFIG_PCI_IOV
2245 if ((pe->flags & PNV_IODA_PE_VF) && pe->parent_dev) {
2246 pnv_pci_ioda_dev_dma_weight(pe->parent_dev, &weight);
2247 return weight;
2248 }
2249#endif
2250
2251 if ((pe->flags & PNV_IODA_PE_DEV) && pe->pdev) {
2252 pnv_pci_ioda_dev_dma_weight(pe->pdev, &weight);
2253 } else if ((pe->flags & PNV_IODA_PE_BUS) && pe->pbus) {
2254 struct pci_dev *pdev;
2255
2256 list_for_each_entry(pdev, &pe->pbus->devices, bus_list)
2257 pnv_pci_ioda_dev_dma_weight(pdev, &weight);
2258 } else if ((pe->flags & PNV_IODA_PE_BUS_ALL) && pe->pbus) {
2259 pci_walk_bus(pe->pbus, pnv_pci_ioda_dev_dma_weight, &weight);
2260 }
2261
2262 return weight;
2263}
2264
Gavin Shanb30d9362016-05-03 15:41:32 +10002265static void pnv_pci_ioda1_setup_dma_pe(struct pnv_phb *phb,
Gavin Shan2b923ed2016-05-05 12:04:16 +10002266 struct pnv_ioda_pe *pe)
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002267{
2268
2269 struct page *tce_mem = NULL;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002270 struct iommu_table *tbl;
Gavin Shan2b923ed2016-05-05 12:04:16 +10002271 unsigned int weight, total_weight = 0;
2272 unsigned int tce32_segsz, base, segs, avail, i;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002273 int64_t rc;
2274 void *addr;
2275
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002276 /* XXX FIXME: Handle 64-bit only DMA devices */
2277 /* XXX FIXME: Provide 64-bit DMA facilities & non-4K TCE tables etc.. */
2278 /* XXX FIXME: Allocate multi-level tables on PHB3 */
Gavin Shan2b923ed2016-05-05 12:04:16 +10002279 weight = pnv_pci_ioda_pe_dma_weight(pe);
2280 if (!weight)
2281 return;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002282
Gavin Shan2b923ed2016-05-05 12:04:16 +10002283 pci_walk_bus(phb->hose->bus, pnv_pci_ioda_dev_dma_weight,
2284 &total_weight);
2285 segs = (weight * phb->ioda.dma32_count) / total_weight;
2286 if (!segs)
2287 segs = 1;
2288
2289 /*
2290 * Allocate contiguous DMA32 segments. We begin with the expected
2291 * number of segments. With one more attempt, the number of DMA32
2292 * segments to be allocated is decreased by one until one segment
2293 * is allocated successfully.
2294 */
2295 do {
2296 for (base = 0; base <= phb->ioda.dma32_count - segs; base++) {
2297 for (avail = 0, i = base; i < base + segs; i++) {
2298 if (phb->ioda.dma32_segmap[i] ==
2299 IODA_INVALID_PE)
2300 avail++;
2301 }
2302
2303 if (avail == segs)
2304 goto found;
2305 }
2306 } while (--segs);
2307
2308 if (!segs) {
2309 pe_warn(pe, "No available DMA32 segments\n");
2310 return;
2311 }
2312
2313found:
Alexey Kardashevskiy0eaf4de2015-06-05 16:35:09 +10002314 tbl = pnv_pci_table_alloc(phb->hose->node);
Alexey Kardashevskiy82eae1a2017-03-27 19:27:37 +11002315 if (WARN_ON(!tbl))
2316 return;
2317
Alexey Kardashevskiyb348aa62015-06-05 16:35:08 +10002318 iommu_register_group(&pe->table_group, phb->hose->global_number,
2319 pe->pe_number);
Alexey Kardashevskiy0eaf4de2015-06-05 16:35:09 +10002320 pnv_pci_link_table_and_group(phb->hose->node, 0, tbl, &pe->table_group);
Alexey Kardashevskiyc5773822015-06-05 16:34:55 +10002321
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002322 /* Grab a 32-bit TCE table */
Gavin Shan2b923ed2016-05-05 12:04:16 +10002323 pe_info(pe, "DMA weight %d (%d), assigned (%d) %d DMA32 segments\n",
2324 weight, total_weight, base, segs);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002325 pe_info(pe, " Setting up 32-bit TCE table at %08x..%08x\n",
Gavin Shanacce9712016-05-03 15:41:33 +10002326 base * PNV_IODA1_DMA32_SEGSIZE,
2327 (base + segs) * PNV_IODA1_DMA32_SEGSIZE - 1);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002328
2329 /* XXX Currently, we allocate one big contiguous table for the
2330 * TCEs. We only really need one chunk per 256M of TCE space
2331 * (ie per segment) but that's an optimization for later, it
2332 * requires some added smarts with our get/put_tce implementation
Gavin Shanacce9712016-05-03 15:41:33 +10002333 *
2334 * Each TCE page is 4KB in size and each TCE entry occupies 8
2335 * bytes
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002336 */
Gavin Shanacce9712016-05-03 15:41:33 +10002337 tce32_segsz = PNV_IODA1_DMA32_SEGSIZE >> (IOMMU_PAGE_SHIFT_4K - 3);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002338 tce_mem = alloc_pages_node(phb->hose->node, GFP_KERNEL,
Gavin Shanacce9712016-05-03 15:41:33 +10002339 get_order(tce32_segsz * segs));
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002340 if (!tce_mem) {
2341 pe_err(pe, " Failed to allocate a 32-bit TCE memory\n");
2342 goto fail;
2343 }
2344 addr = page_address(tce_mem);
Gavin Shanacce9712016-05-03 15:41:33 +10002345 memset(addr, 0, tce32_segsz * segs);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002346
2347 /* Configure HW */
2348 for (i = 0; i < segs; i++) {
2349 rc = opal_pci_map_pe_dma_window(phb->opal_id,
2350 pe->pe_number,
2351 base + i, 1,
Gavin Shanacce9712016-05-03 15:41:33 +10002352 __pa(addr) + tce32_segsz * i,
2353 tce32_segsz, IOMMU_PAGE_SIZE_4K);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002354 if (rc) {
2355 pe_err(pe, " Failed to configure 32-bit TCE table,"
2356 " err %ld\n", rc);
2357 goto fail;
2358 }
2359 }
2360
Gavin Shan2b923ed2016-05-05 12:04:16 +10002361 /* Setup DMA32 segment mapping */
2362 for (i = base; i < base + segs; i++)
2363 phb->ioda.dma32_segmap[i] = pe->pe_number;
2364
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002365 /* Setup linux iommu table */
Gavin Shanacce9712016-05-03 15:41:33 +10002366 pnv_pci_setup_iommu_table(tbl, addr, tce32_segsz * segs,
2367 base * PNV_IODA1_DMA32_SEGSIZE,
2368 IOMMU_PAGE_SHIFT_4K);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002369
Alexey Kardashevskiyda004c32015-06-05 16:35:06 +10002370 tbl->it_ops = &pnv_ioda1_iommu_ops;
Alexey Kardashevskiy4793d652015-06-05 16:35:20 +10002371 pe->table_group.tce32_start = tbl->it_offset << tbl->it_page_shift;
2372 pe->table_group.tce32_size = tbl->it_size << tbl->it_page_shift;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002373 iommu_init_table(tbl, phb->hose->node);
2374
Wei Yang781a8682015-03-25 16:23:57 +08002375 if (pe->flags & PNV_IODA_PE_DEV) {
Alexey Kardashevskiy46170822015-06-05 16:34:54 +10002376 /*
2377 * Setting table base here only for carrying iommu_group
2378 * further down to let iommu_add_device() do the job.
2379 * pnv_pci_ioda_dma_dev_setup will override it later anyway.
2380 */
2381 set_iommu_table_base(&pe->pdev->dev, tbl);
2382 iommu_add_device(&pe->pdev->dev);
Alexey Kardashevskiyc5773822015-06-05 16:34:55 +10002383 } else if (pe->flags & (PNV_IODA_PE_BUS | PNV_IODA_PE_BUS_ALL))
Alexey Kardashevskiydb08e1d2017-02-21 13:41:31 +11002384 pnv_ioda_setup_bus_dma(pe, pe->pbus, true);
Benjamin Herrenschmidt74251fe2013-07-01 17:54:09 +10002385
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002386 return;
2387 fail:
2388 /* XXX Failure: Try to fallback to 64-bit only ? */
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002389 if (tce_mem)
Gavin Shanacce9712016-05-03 15:41:33 +10002390 __free_pages(tce_mem, get_order(tce32_segsz * segs));
Alexey Kardashevskiy0eaf4de2015-06-05 16:35:09 +10002391 if (tbl) {
2392 pnv_pci_unlink_table_and_group(tbl, &pe->table_group);
Alexey Kardashevskiye5afdf92017-03-22 15:21:50 +11002393 iommu_tce_table_put(tbl);
Alexey Kardashevskiy0eaf4de2015-06-05 16:35:09 +10002394 }
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002395}
2396
Alexey Kardashevskiy43cb60a2015-06-05 16:35:18 +10002397static long pnv_pci_ioda2_set_window(struct iommu_table_group *table_group,
2398 int num, struct iommu_table *tbl)
2399{
2400 struct pnv_ioda_pe *pe = container_of(table_group, struct pnv_ioda_pe,
2401 table_group);
2402 struct pnv_phb *phb = pe->phb;
2403 int64_t rc;
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002404 const unsigned long size = tbl->it_indirect_levels ?
2405 tbl->it_level_size : tbl->it_size;
Alexey Kardashevskiy43cb60a2015-06-05 16:35:18 +10002406 const __u64 start_addr = tbl->it_offset << tbl->it_page_shift;
2407 const __u64 win_size = tbl->it_size << tbl->it_page_shift;
2408
Alexey Kardashevskiy4793d652015-06-05 16:35:20 +10002409 pe_info(pe, "Setting up window#%d %llx..%llx pg=%x\n", num,
Alexey Kardashevskiy43cb60a2015-06-05 16:35:18 +10002410 start_addr, start_addr + win_size - 1,
2411 IOMMU_PAGE_SIZE(tbl));
2412
2413 /*
2414 * Map TCE table through TVT. The TVE index is the PE number
2415 * shifted by 1 bit for 32-bits DMA space.
2416 */
2417 rc = opal_pci_map_pe_dma_window(phb->opal_id,
2418 pe->pe_number,
Alexey Kardashevskiy4793d652015-06-05 16:35:20 +10002419 (pe->pe_number << 1) + num,
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002420 tbl->it_indirect_levels + 1,
Alexey Kardashevskiy43cb60a2015-06-05 16:35:18 +10002421 __pa(tbl->it_base),
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002422 size << 3,
Alexey Kardashevskiy43cb60a2015-06-05 16:35:18 +10002423 IOMMU_PAGE_SIZE(tbl));
2424 if (rc) {
2425 pe_err(pe, "Failed to configure TCE table, err %ld\n", rc);
2426 return rc;
2427 }
2428
2429 pnv_pci_link_table_and_group(phb->hose->node, num,
2430 tbl, &pe->table_group);
Michael Ellermaned7d9a12016-09-15 17:03:06 +10002431 pnv_pci_ioda2_tce_invalidate_pe(pe);
Alexey Kardashevskiy43cb60a2015-06-05 16:35:18 +10002432
2433 return 0;
2434}
2435
Frederic Barrat25529102017-08-04 11:55:14 +02002436void pnv_pci_ioda2_set_bypass(struct pnv_ioda_pe *pe, bool enable)
Benjamin Herrenschmidtcd15b042014-02-11 11:32:38 +11002437{
Benjamin Herrenschmidtcd15b042014-02-11 11:32:38 +11002438 uint16_t window_id = (pe->pe_number << 1 ) + 1;
2439 int64_t rc;
2440
2441 pe_info(pe, "%sabling 64-bit DMA bypass\n", enable ? "En" : "Dis");
2442 if (enable) {
2443 phys_addr_t top = memblock_end_of_DRAM();
2444
2445 top = roundup_pow_of_two(top);
2446 rc = opal_pci_map_pe_dma_window_real(pe->phb->opal_id,
2447 pe->pe_number,
2448 window_id,
2449 pe->tce_bypass_base,
2450 top);
2451 } else {
2452 rc = opal_pci_map_pe_dma_window_real(pe->phb->opal_id,
2453 pe->pe_number,
2454 window_id,
2455 pe->tce_bypass_base,
2456 0);
Benjamin Herrenschmidtcd15b042014-02-11 11:32:38 +11002457 }
2458 if (rc)
2459 pe_err(pe, "OPAL error %lld configuring bypass window\n", rc);
2460 else
2461 pe->tce_bypass_enabled = enable;
2462}
2463
Alexey Kardashevskiy4793d652015-06-05 16:35:20 +10002464static long pnv_pci_ioda2_table_alloc_pages(int nid, __u64 bus_offset,
2465 __u32 page_shift, __u64 window_size, __u32 levels,
2466 struct iommu_table *tbl);
2467
2468static long pnv_pci_ioda2_create_table(struct iommu_table_group *table_group,
2469 int num, __u32 page_shift, __u64 window_size, __u32 levels,
2470 struct iommu_table **ptbl)
2471{
2472 struct pnv_ioda_pe *pe = container_of(table_group, struct pnv_ioda_pe,
2473 table_group);
2474 int nid = pe->phb->hose->node;
2475 __u64 bus_offset = num ? pe->tce_bypass_base : table_group->tce32_start;
2476 long ret;
2477 struct iommu_table *tbl;
2478
2479 tbl = pnv_pci_table_alloc(nid);
2480 if (!tbl)
2481 return -ENOMEM;
2482
Alexey Kardashevskiy11edf112017-03-22 15:21:49 +11002483 tbl->it_ops = &pnv_ioda2_iommu_ops;
2484
Alexey Kardashevskiy4793d652015-06-05 16:35:20 +10002485 ret = pnv_pci_ioda2_table_alloc_pages(nid,
2486 bus_offset, page_shift, window_size,
2487 levels, tbl);
2488 if (ret) {
Alexey Kardashevskiye5afdf92017-03-22 15:21:50 +11002489 iommu_tce_table_put(tbl);
Alexey Kardashevskiy4793d652015-06-05 16:35:20 +10002490 return ret;
2491 }
2492
Alexey Kardashevskiy4793d652015-06-05 16:35:20 +10002493 *ptbl = tbl;
2494
2495 return 0;
2496}
2497
Alexey Kardashevskiy46d3e1e2015-06-05 16:35:23 +10002498static long pnv_pci_ioda2_setup_default_config(struct pnv_ioda_pe *pe)
2499{
2500 struct iommu_table *tbl = NULL;
2501 long rc;
2502
Nishanth Aravamudanbb005452015-09-02 08:39:28 -07002503 /*
Nishanth Aravamudanfa144862015-09-04 11:22:52 -07002504 * crashkernel= specifies the kdump kernel's maximum memory at
2505 * some offset and there is no guaranteed the result is a power
2506 * of 2, which will cause errors later.
2507 */
2508 const u64 max_memory = __rounddown_pow_of_two(memory_hotplug_max());
2509
2510 /*
Nishanth Aravamudanbb005452015-09-02 08:39:28 -07002511 * In memory constrained environments, e.g. kdump kernel, the
2512 * DMA window can be larger than available memory, which will
2513 * cause errors later.
2514 */
Nishanth Aravamudanfa144862015-09-04 11:22:52 -07002515 const u64 window_size = min((u64)pe->table_group.tce32_size, max_memory);
Nishanth Aravamudanbb005452015-09-02 08:39:28 -07002516
Alexey Kardashevskiy46d3e1e2015-06-05 16:35:23 +10002517 rc = pnv_pci_ioda2_create_table(&pe->table_group, 0,
2518 IOMMU_PAGE_SHIFT_4K,
Nishanth Aravamudanbb005452015-09-02 08:39:28 -07002519 window_size,
Alexey Kardashevskiy46d3e1e2015-06-05 16:35:23 +10002520 POWERNV_IOMMU_DEFAULT_LEVELS, &tbl);
2521 if (rc) {
2522 pe_err(pe, "Failed to create 32-bit TCE table, err %ld",
2523 rc);
2524 return rc;
2525 }
2526
2527 iommu_init_table(tbl, pe->phb->hose->node);
2528
2529 rc = pnv_pci_ioda2_set_window(&pe->table_group, 0, tbl);
2530 if (rc) {
2531 pe_err(pe, "Failed to configure 32-bit TCE table, err %ld\n",
2532 rc);
Alexey Kardashevskiye5afdf92017-03-22 15:21:50 +11002533 iommu_tce_table_put(tbl);
Alexey Kardashevskiy46d3e1e2015-06-05 16:35:23 +10002534 return rc;
2535 }
2536
2537 if (!pnv_iommu_bypass_disabled)
2538 pnv_pci_ioda2_set_bypass(pe, true);
2539
Alexey Kardashevskiy46d3e1e2015-06-05 16:35:23 +10002540 /*
2541 * Setting table base here only for carrying iommu_group
2542 * further down to let iommu_add_device() do the job.
2543 * pnv_pci_ioda_dma_dev_setup will override it later anyway.
2544 */
2545 if (pe->flags & PNV_IODA_PE_DEV)
2546 set_iommu_table_base(&pe->pdev->dev, tbl);
2547
2548 return 0;
2549}
2550
Alexey Kardashevskiyb5926432015-06-15 17:49:59 +10002551#if defined(CONFIG_IOMMU_API) || defined(CONFIG_PCI_IOV)
2552static long pnv_pci_ioda2_unset_window(struct iommu_table_group *table_group,
2553 int num)
2554{
2555 struct pnv_ioda_pe *pe = container_of(table_group, struct pnv_ioda_pe,
2556 table_group);
2557 struct pnv_phb *phb = pe->phb;
2558 long ret;
2559
2560 pe_info(pe, "Removing DMA window #%d\n", num);
2561
2562 ret = opal_pci_map_pe_dma_window(phb->opal_id, pe->pe_number,
2563 (pe->pe_number << 1) + num,
2564 0/* levels */, 0/* table address */,
2565 0/* table size */, 0/* page size */);
2566 if (ret)
2567 pe_warn(pe, "Unmapping failed, ret = %ld\n", ret);
2568 else
Michael Ellermaned7d9a12016-09-15 17:03:06 +10002569 pnv_pci_ioda2_tce_invalidate_pe(pe);
Alexey Kardashevskiyb5926432015-06-15 17:49:59 +10002570
2571 pnv_pci_unlink_table_and_group(table_group->tables[num], table_group);
2572
2573 return ret;
2574}
2575#endif
2576
Alexey Kardashevskiyf87a8862015-06-05 16:35:10 +10002577#ifdef CONFIG_IOMMU_API
Alexey Kardashevskiy00547192015-06-05 16:35:22 +10002578static unsigned long pnv_pci_ioda2_get_table_size(__u32 page_shift,
2579 __u64 window_size, __u32 levels)
2580{
2581 unsigned long bytes = 0;
2582 const unsigned window_shift = ilog2(window_size);
2583 unsigned entries_shift = window_shift - page_shift;
2584 unsigned table_shift = entries_shift + 3;
2585 unsigned long tce_table_size = max(0x1000UL, 1UL << table_shift);
2586 unsigned long direct_table_size;
2587
2588 if (!levels || (levels > POWERNV_IOMMU_MAX_LEVELS) ||
Alexey Kardashevskiy00547192015-06-05 16:35:22 +10002589 !is_power_of_2(window_size))
2590 return 0;
2591
2592 /* Calculate a direct table size from window_size and levels */
2593 entries_shift = (entries_shift + levels - 1) / levels;
2594 table_shift = entries_shift + 3;
2595 table_shift = max_t(unsigned, table_shift, PAGE_SHIFT);
2596 direct_table_size = 1UL << table_shift;
2597
2598 for ( ; levels; --levels) {
2599 bytes += _ALIGN_UP(tce_table_size, direct_table_size);
2600
2601 tce_table_size /= direct_table_size;
2602 tce_table_size <<= 3;
Alexey Kardashevskiye49a6a22017-04-13 17:05:27 +10002603 tce_table_size = max_t(unsigned long,
2604 tce_table_size, direct_table_size);
Alexey Kardashevskiy00547192015-06-05 16:35:22 +10002605 }
2606
2607 return bytes;
2608}
2609
Alexey Kardashevskiyf87a8862015-06-05 16:35:10 +10002610static void pnv_ioda2_take_ownership(struct iommu_table_group *table_group)
Benjamin Herrenschmidtcd15b042014-02-11 11:32:38 +11002611{
Alexey Kardashevskiyf87a8862015-06-05 16:35:10 +10002612 struct pnv_ioda_pe *pe = container_of(table_group, struct pnv_ioda_pe,
2613 table_group);
Alexey Kardashevskiy46d3e1e2015-06-05 16:35:23 +10002614 /* Store @tbl as pnv_pci_ioda2_unset_window() resets it */
2615 struct iommu_table *tbl = pe->table_group.tables[0];
Benjamin Herrenschmidtcd15b042014-02-11 11:32:38 +11002616
Alexey Kardashevskiyf87a8862015-06-05 16:35:10 +10002617 pnv_pci_ioda2_set_bypass(pe, false);
Alexey Kardashevskiy46d3e1e2015-06-05 16:35:23 +10002618 pnv_pci_ioda2_unset_window(&pe->table_group, 0);
Alexey Kardashevskiydb08e1d2017-02-21 13:41:31 +11002619 if (pe->pbus)
2620 pnv_ioda_setup_bus_dma(pe, pe->pbus, false);
Alexey Kardashevskiye5afdf92017-03-22 15:21:50 +11002621 iommu_tce_table_put(tbl);
Benjamin Herrenschmidtcd15b042014-02-11 11:32:38 +11002622}
2623
Alexey Kardashevskiyf87a8862015-06-05 16:35:10 +10002624static void pnv_ioda2_release_ownership(struct iommu_table_group *table_group)
2625{
2626 struct pnv_ioda_pe *pe = container_of(table_group, struct pnv_ioda_pe,
2627 table_group);
2628
Alexey Kardashevskiy46d3e1e2015-06-05 16:35:23 +10002629 pnv_pci_ioda2_setup_default_config(pe);
Alexey Kardashevskiydb08e1d2017-02-21 13:41:31 +11002630 if (pe->pbus)
2631 pnv_ioda_setup_bus_dma(pe, pe->pbus, false);
Alexey Kardashevskiyf87a8862015-06-05 16:35:10 +10002632}
2633
2634static struct iommu_table_group_ops pnv_pci_ioda2_ops = {
Alexey Kardashevskiy00547192015-06-05 16:35:22 +10002635 .get_table_size = pnv_pci_ioda2_get_table_size,
Alexey Kardashevskiy4793d652015-06-05 16:35:20 +10002636 .create_table = pnv_pci_ioda2_create_table,
2637 .set_window = pnv_pci_ioda2_set_window,
2638 .unset_window = pnv_pci_ioda2_unset_window,
Alexey Kardashevskiyf87a8862015-06-05 16:35:10 +10002639 .take_ownership = pnv_ioda2_take_ownership,
2640 .release_ownership = pnv_ioda2_release_ownership,
2641};
Alexey Kardashevskiyb5cb9ab2016-04-29 18:55:24 +10002642
2643static int gpe_table_group_to_npe_cb(struct device *dev, void *opaque)
2644{
2645 struct pci_controller *hose;
2646 struct pnv_phb *phb;
2647 struct pnv_ioda_pe **ptmppe = opaque;
2648 struct pci_dev *pdev = container_of(dev, struct pci_dev, dev);
2649 struct pci_dn *pdn = pci_get_pdn(pdev);
2650
2651 if (!pdn || pdn->pe_number == IODA_INVALID_PE)
2652 return 0;
2653
2654 hose = pci_bus_to_host(pdev->bus);
2655 phb = hose->private_data;
Frederic Barrat7f2c39e2018-01-23 12:31:36 +01002656 if (phb->type != PNV_PHB_NPU_NVLINK)
Alexey Kardashevskiyb5cb9ab2016-04-29 18:55:24 +10002657 return 0;
2658
2659 *ptmppe = &phb->ioda.pe_array[pdn->pe_number];
2660
2661 return 1;
2662}
2663
2664/*
2665 * This returns PE of associated NPU.
2666 * This assumes that NPU is in the same IOMMU group with GPU and there is
2667 * no other PEs.
2668 */
2669static struct pnv_ioda_pe *gpe_table_group_to_npe(
2670 struct iommu_table_group *table_group)
2671{
2672 struct pnv_ioda_pe *npe = NULL;
2673 int ret = iommu_group_for_each_dev(table_group->group, &npe,
2674 gpe_table_group_to_npe_cb);
2675
2676 BUG_ON(!ret || !npe);
2677
2678 return npe;
2679}
2680
2681static long pnv_pci_ioda2_npu_set_window(struct iommu_table_group *table_group,
2682 int num, struct iommu_table *tbl)
2683{
Alexey Kardashevskiyd41ce7b2018-02-13 16:51:35 +11002684 struct pnv_ioda_pe *npe = gpe_table_group_to_npe(table_group);
2685 int num2 = (num == 0) ? 1 : 0;
Alexey Kardashevskiyb5cb9ab2016-04-29 18:55:24 +10002686 long ret = pnv_pci_ioda2_set_window(table_group, num, tbl);
2687
2688 if (ret)
2689 return ret;
2690
Alexey Kardashevskiyd41ce7b2018-02-13 16:51:35 +11002691 if (table_group->tables[num2])
2692 pnv_npu_unset_window(npe, num2);
2693
2694 ret = pnv_npu_set_window(npe, num, tbl);
2695 if (ret) {
Alexey Kardashevskiyb5cb9ab2016-04-29 18:55:24 +10002696 pnv_pci_ioda2_unset_window(table_group, num);
Alexey Kardashevskiyd41ce7b2018-02-13 16:51:35 +11002697 if (table_group->tables[num2])
2698 pnv_npu_set_window(npe, num2,
2699 table_group->tables[num2]);
2700 }
Alexey Kardashevskiyb5cb9ab2016-04-29 18:55:24 +10002701
2702 return ret;
2703}
2704
2705static long pnv_pci_ioda2_npu_unset_window(
2706 struct iommu_table_group *table_group,
2707 int num)
2708{
Alexey Kardashevskiyd41ce7b2018-02-13 16:51:35 +11002709 struct pnv_ioda_pe *npe = gpe_table_group_to_npe(table_group);
2710 int num2 = (num == 0) ? 1 : 0;
Alexey Kardashevskiyb5cb9ab2016-04-29 18:55:24 +10002711 long ret = pnv_pci_ioda2_unset_window(table_group, num);
2712
2713 if (ret)
2714 return ret;
2715
Alexey Kardashevskiyd41ce7b2018-02-13 16:51:35 +11002716 if (!npe->table_group.tables[num])
2717 return 0;
2718
2719 ret = pnv_npu_unset_window(npe, num);
2720 if (ret)
2721 return ret;
2722
2723 if (table_group->tables[num2])
2724 ret = pnv_npu_set_window(npe, num2, table_group->tables[num2]);
2725
2726 return ret;
Alexey Kardashevskiyb5cb9ab2016-04-29 18:55:24 +10002727}
2728
2729static void pnv_ioda2_npu_take_ownership(struct iommu_table_group *table_group)
2730{
2731 /*
2732 * Detach NPU first as pnv_ioda2_take_ownership() will destroy
2733 * the iommu_table if 32bit DMA is enabled.
2734 */
2735 pnv_npu_take_ownership(gpe_table_group_to_npe(table_group));
2736 pnv_ioda2_take_ownership(table_group);
2737}
2738
2739static struct iommu_table_group_ops pnv_pci_ioda2_npu_ops = {
2740 .get_table_size = pnv_pci_ioda2_get_table_size,
2741 .create_table = pnv_pci_ioda2_create_table,
2742 .set_window = pnv_pci_ioda2_npu_set_window,
2743 .unset_window = pnv_pci_ioda2_npu_unset_window,
2744 .take_ownership = pnv_ioda2_npu_take_ownership,
2745 .release_ownership = pnv_ioda2_release_ownership,
2746};
2747
2748static void pnv_pci_ioda_setup_iommu_api(void)
2749{
2750 struct pci_controller *hose, *tmp;
2751 struct pnv_phb *phb;
2752 struct pnv_ioda_pe *pe, *gpe;
2753
2754 /*
2755 * Now we have all PHBs discovered, time to add NPU devices to
2756 * the corresponding IOMMU groups.
2757 */
2758 list_for_each_entry_safe(hose, tmp, &hose_list, list_node) {
2759 phb = hose->private_data;
2760
Frederic Barrat7f2c39e2018-01-23 12:31:36 +01002761 if (phb->type != PNV_PHB_NPU_NVLINK)
Alexey Kardashevskiyb5cb9ab2016-04-29 18:55:24 +10002762 continue;
2763
2764 list_for_each_entry(pe, &phb->ioda.pe_list, list) {
2765 gpe = pnv_pci_npu_setup_iommu(pe);
2766 if (gpe)
2767 gpe->table_group.ops = &pnv_pci_ioda2_npu_ops;
2768 }
2769 }
2770}
2771#else /* !CONFIG_IOMMU_API */
2772static void pnv_pci_ioda_setup_iommu_api(void) { };
Alexey Kardashevskiyf87a8862015-06-05 16:35:10 +10002773#endif
2774
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002775static __be64 *pnv_pci_ioda2_table_do_alloc_pages(int nid, unsigned shift,
2776 unsigned levels, unsigned long limit,
Alexey Kardashevskiy3ba3a732015-07-20 20:45:51 +10002777 unsigned long *current_offset, unsigned long *total_allocated)
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +10002778{
2779 struct page *tce_mem = NULL;
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002780 __be64 *addr, *tmp;
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +10002781 unsigned order = max_t(unsigned, shift, PAGE_SHIFT) - PAGE_SHIFT;
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002782 unsigned long allocated = 1UL << (order + PAGE_SHIFT);
2783 unsigned entries = 1UL << (shift - 3);
2784 long i;
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +10002785
2786 tce_mem = alloc_pages_node(nid, GFP_KERNEL, order);
2787 if (!tce_mem) {
2788 pr_err("Failed to allocate a TCE memory, order=%d\n", order);
2789 return NULL;
2790 }
2791 addr = page_address(tce_mem);
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002792 memset(addr, 0, allocated);
Alexey Kardashevskiy3ba3a732015-07-20 20:45:51 +10002793 *total_allocated += allocated;
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002794
2795 --levels;
2796 if (!levels) {
2797 *current_offset += allocated;
2798 return addr;
2799 }
2800
2801 for (i = 0; i < entries; ++i) {
2802 tmp = pnv_pci_ioda2_table_do_alloc_pages(nid, shift,
Alexey Kardashevskiy3ba3a732015-07-20 20:45:51 +10002803 levels, limit, current_offset, total_allocated);
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002804 if (!tmp)
2805 break;
2806
2807 addr[i] = cpu_to_be64(__pa(tmp) |
2808 TCE_PCI_READ | TCE_PCI_WRITE);
2809
2810 if (*current_offset >= limit)
2811 break;
2812 }
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +10002813
2814 return addr;
2815}
2816
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002817static void pnv_pci_ioda2_table_do_free_pages(__be64 *addr,
2818 unsigned long size, unsigned level);
2819
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +10002820static long pnv_pci_ioda2_table_alloc_pages(int nid, __u64 bus_offset,
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002821 __u32 page_shift, __u64 window_size, __u32 levels,
2822 struct iommu_table *tbl)
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +10002823{
2824 void *addr;
Alexey Kardashevskiy3ba3a732015-07-20 20:45:51 +10002825 unsigned long offset = 0, level_shift, total_allocated = 0;
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +10002826 const unsigned window_shift = ilog2(window_size);
2827 unsigned entries_shift = window_shift - page_shift;
2828 unsigned table_shift = max_t(unsigned, entries_shift + 3, PAGE_SHIFT);
2829 const unsigned long tce_table_size = 1UL << table_shift;
2830
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002831 if (!levels || (levels > POWERNV_IOMMU_MAX_LEVELS))
2832 return -EINVAL;
2833
Alexey Kardashevskiy9003a242017-11-07 14:43:01 +11002834 if (!is_power_of_2(window_size))
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +10002835 return -EINVAL;
2836
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002837 /* Adjust direct table size from window_size and levels */
2838 entries_shift = (entries_shift + levels - 1) / levels;
2839 level_shift = entries_shift + 3;
2840 level_shift = max_t(unsigned, level_shift, PAGE_SHIFT);
2841
Alexey Kardashevskiy7aafac12017-02-22 15:43:59 +11002842 if ((level_shift - 3) * levels + page_shift >= 60)
2843 return -EINVAL;
2844
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +10002845 /* Allocate TCE table */
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002846 addr = pnv_pci_ioda2_table_do_alloc_pages(nid, level_shift,
Alexey Kardashevskiy3ba3a732015-07-20 20:45:51 +10002847 levels, tce_table_size, &offset, &total_allocated);
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002848
2849 /* addr==NULL means that the first level allocation failed */
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +10002850 if (!addr)
2851 return -ENOMEM;
2852
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002853 /*
2854 * First level was allocated but some lower level failed as
2855 * we did not allocate as much as we wanted,
2856 * release partially allocated table.
2857 */
2858 if (offset < tce_table_size) {
2859 pnv_pci_ioda2_table_do_free_pages(addr,
2860 1ULL << (level_shift - 3), levels - 1);
2861 return -ENOMEM;
2862 }
2863
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +10002864 /* Setup linux iommu table */
2865 pnv_pci_setup_iommu_table(tbl, addr, tce_table_size, bus_offset,
2866 page_shift);
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002867 tbl->it_level_size = 1ULL << (level_shift - 3);
2868 tbl->it_indirect_levels = levels - 1;
Alexey Kardashevskiy3ba3a732015-07-20 20:45:51 +10002869 tbl->it_allocated_size = total_allocated;
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +10002870
2871 pr_devel("Created TCE table: ws=%08llx ts=%lx @%08llx\n",
2872 window_size, tce_table_size, bus_offset);
2873
2874 return 0;
2875}
2876
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002877static void pnv_pci_ioda2_table_do_free_pages(__be64 *addr,
2878 unsigned long size, unsigned level)
2879{
2880 const unsigned long addr_ul = (unsigned long) addr &
2881 ~(TCE_PCI_READ | TCE_PCI_WRITE);
2882
2883 if (level) {
2884 long i;
2885 u64 *tmp = (u64 *) addr_ul;
2886
2887 for (i = 0; i < size; ++i) {
2888 unsigned long hpa = be64_to_cpu(tmp[i]);
2889
2890 if (!(hpa & (TCE_PCI_READ | TCE_PCI_WRITE)))
2891 continue;
2892
2893 pnv_pci_ioda2_table_do_free_pages(__va(hpa), size,
2894 level - 1);
2895 }
2896 }
2897
2898 free_pages(addr_ul, get_order(size << 3));
2899}
2900
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +10002901static void pnv_pci_ioda2_table_free_pages(struct iommu_table *tbl)
2902{
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002903 const unsigned long size = tbl->it_indirect_levels ?
2904 tbl->it_level_size : tbl->it_size;
2905
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +10002906 if (!tbl->it_size)
2907 return;
2908
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002909 pnv_pci_ioda2_table_do_free_pages((__be64 *)tbl->it_base, size,
2910 tbl->it_indirect_levels);
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +10002911}
2912
Alexey Kardashevskiy7ef73cd2018-05-14 19:39:22 +10002913static unsigned long pnv_ioda_parse_tce_sizes(struct pnv_phb *phb)
2914{
2915 struct pci_controller *hose = phb->hose;
2916 struct device_node *dn = hose->dn;
2917 unsigned long mask = 0;
2918 int i, rc, count;
2919 u32 val;
2920
2921 count = of_property_count_u32_elems(dn, "ibm,supported-tce-sizes");
2922 if (count <= 0) {
2923 mask = SZ_4K | SZ_64K;
2924 /* Add 16M for POWER8 by default */
2925 if (cpu_has_feature(CPU_FTR_ARCH_207S) &&
2926 !cpu_has_feature(CPU_FTR_ARCH_300))
2927 mask |= SZ_16M;
2928 return mask;
2929 }
2930
2931 for (i = 0; i < count; i++) {
2932 rc = of_property_read_u32_index(dn, "ibm,supported-tce-sizes",
2933 i, &val);
2934 if (rc == 0)
2935 mask |= 1ULL << val;
2936 }
2937
2938 return mask;
2939}
2940
Gavin Shan373f5652013-04-25 19:21:01 +00002941static void pnv_pci_ioda2_setup_dma_pe(struct pnv_phb *phb,
2942 struct pnv_ioda_pe *pe)
2943{
Gavin Shan373f5652013-04-25 19:21:01 +00002944 int64_t rc;
2945
Gavin Shanccd1c192016-05-20 16:41:31 +10002946 if (!pnv_pci_ioda_pe_dma_weight(pe))
2947 return;
2948
Alexey Kardashevskiyf87a8862015-06-05 16:35:10 +10002949 /* TVE #1 is selected by PCI address bit 59 */
2950 pe->tce_bypass_base = 1ull << 59;
2951
Alexey Kardashevskiyb348aa62015-06-05 16:35:08 +10002952 iommu_register_group(&pe->table_group, phb->hose->global_number,
2953 pe->pe_number);
Alexey Kardashevskiyc5773822015-06-05 16:34:55 +10002954
Gavin Shan373f5652013-04-25 19:21:01 +00002955 /* The PE will reserve all possible 32-bits space */
Gavin Shan373f5652013-04-25 19:21:01 +00002956 pe_info(pe, "Setting up 32-bit TCE table at 0..%08x\n",
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +10002957 phb->ioda.m32_pci_base);
Gavin Shan373f5652013-04-25 19:21:01 +00002958
Alexey Kardashevskiye5aad1e2015-06-05 16:35:16 +10002959 /* Setup linux iommu table */
Alexey Kardashevskiy4793d652015-06-05 16:35:20 +10002960 pe->table_group.tce32_start = 0;
2961 pe->table_group.tce32_size = phb->ioda.m32_pci_base;
2962 pe->table_group.max_dynamic_windows_supported =
2963 IOMMU_TABLE_GROUP_MAX_TABLES;
2964 pe->table_group.max_levels = POWERNV_IOMMU_MAX_LEVELS;
Alexey Kardashevskiy7ef73cd2018-05-14 19:39:22 +10002965 pe->table_group.pgsizes = pnv_ioda_parse_tce_sizes(phb);
Alexey Kardashevskiye5aad1e2015-06-05 16:35:16 +10002966#ifdef CONFIG_IOMMU_API
2967 pe->table_group.ops = &pnv_pci_ioda2_ops;
2968#endif
2969
Alexey Kardashevskiy46d3e1e2015-06-05 16:35:23 +10002970 rc = pnv_pci_ioda2_setup_default_config(pe);
Gavin Shan801846d2016-05-03 15:41:34 +10002971 if (rc)
Alexey Kardashevskiy46d3e1e2015-06-05 16:35:23 +10002972 return;
Gavin Shan373f5652013-04-25 19:21:01 +00002973
Alexey Kardashevskiy20f13b92017-02-21 13:40:20 +11002974 if (pe->flags & (PNV_IODA_PE_BUS | PNV_IODA_PE_BUS_ALL))
Alexey Kardashevskiydb08e1d2017-02-21 13:41:31 +11002975 pnv_ioda_setup_bus_dma(pe, pe->pbus, true);
Gavin Shan373f5652013-04-25 19:21:01 +00002976}
2977
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002978#ifdef CONFIG_PCI_MSI
Suresh Warrier4ee11c12016-08-19 15:35:49 +10002979int64_t pnv_opal_pci_msi_eoi(struct irq_chip *chip, unsigned int hw_irq)
Gavin Shan137436c2013-04-25 19:20:59 +00002980{
Gavin Shan137436c2013-04-25 19:20:59 +00002981 struct pnv_phb *phb = container_of(chip, struct pnv_phb,
2982 ioda.irq_chip);
Gavin Shan137436c2013-04-25 19:20:59 +00002983
Suresh Warrier4ee11c12016-08-19 15:35:49 +10002984 return opal_pci_msi_eoi(phb->opal_id, hw_irq);
2985}
2986
2987static void pnv_ioda2_msi_eoi(struct irq_data *d)
2988{
2989 int64_t rc;
2990 unsigned int hw_irq = (unsigned int)irqd_to_hwirq(d);
2991 struct irq_chip *chip = irq_data_get_irq_chip(d);
2992
2993 rc = pnv_opal_pci_msi_eoi(chip, hw_irq);
Gavin Shan137436c2013-04-25 19:20:59 +00002994 WARN_ON_ONCE(rc);
2995
2996 icp_native_eoi(d);
2997}
2998
Ian Munsiefd9a1c22014-10-08 19:54:55 +11002999
Ian Munsief4568342016-07-14 07:17:00 +10003000void pnv_set_msi_irq_chip(struct pnv_phb *phb, unsigned int virq)
Ian Munsiefd9a1c22014-10-08 19:54:55 +11003001{
3002 struct irq_data *idata;
3003 struct irq_chip *ichip;
3004
Benjamin Herrenschmidtfb111332016-07-08 16:37:09 +10003005 /* The MSI EOI OPAL call is only needed on PHB3 */
3006 if (phb->model != PNV_PHB_MODEL_PHB3)
Ian Munsiefd9a1c22014-10-08 19:54:55 +11003007 return;
3008
3009 if (!phb->ioda.irq_chip_init) {
3010 /*
3011 * First time we setup an MSI IRQ, we need to setup the
3012 * corresponding IRQ chip to route correctly.
3013 */
3014 idata = irq_get_irq_data(virq);
3015 ichip = irq_data_get_irq_chip(idata);
3016 phb->ioda.irq_chip_init = 1;
3017 phb->ioda.irq_chip = *ichip;
3018 phb->ioda.irq_chip.irq_eoi = pnv_ioda2_msi_eoi;
3019 }
3020 irq_set_chip(virq, &phb->ioda.irq_chip);
3021}
3022
Suresh Warrier4ee11c12016-08-19 15:35:49 +10003023/*
3024 * Returns true iff chip is something that we could call
3025 * pnv_opal_pci_msi_eoi for.
3026 */
3027bool is_pnv_opal_msi(struct irq_chip *chip)
3028{
3029 return chip->irq_eoi == pnv_ioda2_msi_eoi;
3030}
3031EXPORT_SYMBOL_GPL(is_pnv_opal_msi);
3032
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003033static int pnv_pci_ioda_msi_setup(struct pnv_phb *phb, struct pci_dev *dev,
Gavin Shan137436c2013-04-25 19:20:59 +00003034 unsigned int hwirq, unsigned int virq,
3035 unsigned int is_64, struct msi_msg *msg)
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003036{
3037 struct pnv_ioda_pe *pe = pnv_ioda_get_pe(dev);
3038 unsigned int xive_num = hwirq - phb->msi_base;
Benjamin Herrenschmidt3a1a4662013-09-23 12:05:01 +10003039 __be32 data;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003040 int rc;
3041
3042 /* No PE assigned ? bail out ... no MSI for you ! */
3043 if (pe == NULL)
3044 return -ENXIO;
3045
3046 /* Check if we have an MVE */
3047 if (pe->mve_number < 0)
3048 return -ENXIO;
3049
Benjamin Herrenschmidtb72c1f62013-05-21 22:58:21 +00003050 /* Force 32-bit MSI on some broken devices */
Benjamin Herrenschmidt36074382014-10-07 16:12:36 +11003051 if (dev->no_64bit_msi)
Benjamin Herrenschmidtb72c1f62013-05-21 22:58:21 +00003052 is_64 = 0;
3053
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003054 /* Assign XIVE to PE */
3055 rc = opal_pci_set_xive_pe(phb->opal_id, pe->pe_number, xive_num);
3056 if (rc) {
3057 pr_warn("%s: OPAL error %d setting XIVE %d PE\n",
3058 pci_name(dev), rc, xive_num);
3059 return -EIO;
3060 }
3061
3062 if (is_64) {
Benjamin Herrenschmidt3a1a4662013-09-23 12:05:01 +10003063 __be64 addr64;
3064
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003065 rc = opal_get_msi_64(phb->opal_id, pe->mve_number, xive_num, 1,
3066 &addr64, &data);
3067 if (rc) {
3068 pr_warn("%s: OPAL error %d getting 64-bit MSI data\n",
3069 pci_name(dev), rc);
3070 return -EIO;
3071 }
Benjamin Herrenschmidt3a1a4662013-09-23 12:05:01 +10003072 msg->address_hi = be64_to_cpu(addr64) >> 32;
3073 msg->address_lo = be64_to_cpu(addr64) & 0xfffffffful;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003074 } else {
Benjamin Herrenschmidt3a1a4662013-09-23 12:05:01 +10003075 __be32 addr32;
3076
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003077 rc = opal_get_msi_32(phb->opal_id, pe->mve_number, xive_num, 1,
3078 &addr32, &data);
3079 if (rc) {
3080 pr_warn("%s: OPAL error %d getting 32-bit MSI data\n",
3081 pci_name(dev), rc);
3082 return -EIO;
3083 }
3084 msg->address_hi = 0;
Benjamin Herrenschmidt3a1a4662013-09-23 12:05:01 +10003085 msg->address_lo = be32_to_cpu(addr32);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003086 }
Benjamin Herrenschmidt3a1a4662013-09-23 12:05:01 +10003087 msg->data = be32_to_cpu(data);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003088
Ian Munsief4568342016-07-14 07:17:00 +10003089 pnv_set_msi_irq_chip(phb, virq);
Gavin Shan137436c2013-04-25 19:20:59 +00003090
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003091 pr_devel("%s: %s-bit MSI on hwirq %x (xive #%d),"
Russell Currey1f52f172016-11-16 14:02:15 +11003092 " address=%x_%08x data=%x PE# %x\n",
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003093 pci_name(dev), is_64 ? "64" : "32", hwirq, xive_num,
3094 msg->address_hi, msg->address_lo, data, pe->pe_number);
3095
3096 return 0;
3097}
3098
3099static void pnv_pci_init_ioda_msis(struct pnv_phb *phb)
3100{
Gavin Shanfb1b55d2013-03-05 21:12:37 +00003101 unsigned int count;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003102 const __be32 *prop = of_get_property(phb->hose->dn,
3103 "ibm,opal-msi-ranges", NULL);
3104 if (!prop) {
3105 /* BML Fallback */
3106 prop = of_get_property(phb->hose->dn, "msi-ranges", NULL);
3107 }
3108 if (!prop)
3109 return;
3110
3111 phb->msi_base = be32_to_cpup(prop);
Gavin Shanfb1b55d2013-03-05 21:12:37 +00003112 count = be32_to_cpup(prop + 1);
3113 if (msi_bitmap_alloc(&phb->msi_bmp, count, phb->hose->dn)) {
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003114 pr_err("PCI %d: Failed to allocate MSI bitmap !\n",
3115 phb->hose->global_number);
3116 return;
3117 }
Gavin Shanfb1b55d2013-03-05 21:12:37 +00003118
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003119 phb->msi_setup = pnv_pci_ioda_msi_setup;
3120 phb->msi32_support = 1;
3121 pr_info(" Allocated bitmap for %d MSIs (base IRQ 0x%x)\n",
Gavin Shanfb1b55d2013-03-05 21:12:37 +00003122 count, phb->msi_base);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003123}
3124#else
3125static void pnv_pci_init_ioda_msis(struct pnv_phb *phb) { }
3126#endif /* CONFIG_PCI_MSI */
3127
Wei Yang6e628c72015-03-25 16:23:55 +08003128#ifdef CONFIG_PCI_IOV
3129static void pnv_pci_ioda_fixup_iov_resources(struct pci_dev *pdev)
3130{
Wei Yangf2dd0af2015-10-22 09:22:17 +08003131 struct pci_controller *hose = pci_bus_to_host(pdev->bus);
3132 struct pnv_phb *phb = hose->private_data;
3133 const resource_size_t gate = phb->ioda.m64_segsize >> 2;
Wei Yang6e628c72015-03-25 16:23:55 +08003134 struct resource *res;
3135 int i;
Wei Yangdfcc8d42015-10-22 09:22:18 +08003136 resource_size_t size, total_vf_bar_sz;
Wei Yang6e628c72015-03-25 16:23:55 +08003137 struct pci_dn *pdn;
Wei Yang5b88ec22015-03-25 16:23:58 +08003138 int mul, total_vfs;
Wei Yang6e628c72015-03-25 16:23:55 +08003139
3140 if (!pdev->is_physfn || pdev->is_added)
3141 return;
3142
Wei Yang6e628c72015-03-25 16:23:55 +08003143 pdn = pci_get_pdn(pdev);
3144 pdn->vfs_expanded = 0;
Wei Yangee8222f2015-10-22 09:22:16 +08003145 pdn->m64_single_mode = false;
Wei Yang6e628c72015-03-25 16:23:55 +08003146
Wei Yang5b88ec22015-03-25 16:23:58 +08003147 total_vfs = pci_sriov_get_totalvfs(pdev);
Gavin Shan92b8f132016-05-03 15:41:24 +10003148 mul = phb->ioda.total_pe_num;
Wei Yangdfcc8d42015-10-22 09:22:18 +08003149 total_vf_bar_sz = 0;
Wei Yang5b88ec22015-03-25 16:23:58 +08003150
3151 for (i = 0; i < PCI_SRIOV_NUM_BARS; i++) {
3152 res = &pdev->resource[i + PCI_IOV_RESOURCES];
3153 if (!res->flags || res->parent)
3154 continue;
Russell Curreyb79331a2016-09-14 16:37:17 +10003155 if (!pnv_pci_is_m64_flags(res->flags)) {
Wei Yangb0331852015-10-22 09:22:14 +08003156 dev_warn(&pdev->dev, "Don't support SR-IOV with"
3157 " non M64 VF BAR%d: %pR. \n",
Wei Yang5b88ec22015-03-25 16:23:58 +08003158 i, res);
Wei Yangb0331852015-10-22 09:22:14 +08003159 goto truncate_iov;
Wei Yang5b88ec22015-03-25 16:23:58 +08003160 }
3161
Wei Yangdfcc8d42015-10-22 09:22:18 +08003162 total_vf_bar_sz += pci_iov_resource_size(pdev,
3163 i + PCI_IOV_RESOURCES);
Wei Yang5b88ec22015-03-25 16:23:58 +08003164
Wei Yangf2dd0af2015-10-22 09:22:17 +08003165 /*
3166 * If bigger than quarter of M64 segment size, just round up
3167 * power of two.
3168 *
3169 * Generally, one M64 BAR maps one IOV BAR. To avoid conflict
3170 * with other devices, IOV BAR size is expanded to be
3171 * (total_pe * VF_BAR_size). When VF_BAR_size is half of M64
3172 * segment size , the expanded size would equal to half of the
3173 * whole M64 space size, which will exhaust the M64 Space and
3174 * limit the system flexibility. This is a design decision to
3175 * set the boundary to quarter of the M64 segment size.
3176 */
Wei Yangdfcc8d42015-10-22 09:22:18 +08003177 if (total_vf_bar_sz > gate) {
Wei Yang5b88ec22015-03-25 16:23:58 +08003178 mul = roundup_pow_of_two(total_vfs);
Wei Yangdfcc8d42015-10-22 09:22:18 +08003179 dev_info(&pdev->dev,
3180 "VF BAR Total IOV size %llx > %llx, roundup to %d VFs\n",
3181 total_vf_bar_sz, gate, mul);
Wei Yangee8222f2015-10-22 09:22:16 +08003182 pdn->m64_single_mode = true;
Wei Yang5b88ec22015-03-25 16:23:58 +08003183 break;
3184 }
3185 }
3186
Wei Yang6e628c72015-03-25 16:23:55 +08003187 for (i = 0; i < PCI_SRIOV_NUM_BARS; i++) {
3188 res = &pdev->resource[i + PCI_IOV_RESOURCES];
3189 if (!res->flags || res->parent)
3190 continue;
Wei Yang6e628c72015-03-25 16:23:55 +08003191
Wei Yang6e628c72015-03-25 16:23:55 +08003192 size = pci_iov_resource_size(pdev, i + PCI_IOV_RESOURCES);
Wei Yangee8222f2015-10-22 09:22:16 +08003193 /*
3194 * On PHB3, the minimum size alignment of M64 BAR in single
3195 * mode is 32MB.
3196 */
3197 if (pdn->m64_single_mode && (size < SZ_32M))
3198 goto truncate_iov;
3199 dev_dbg(&pdev->dev, " Fixing VF BAR%d: %pR to\n", i, res);
Wei Yang5b88ec22015-03-25 16:23:58 +08003200 res->end = res->start + size * mul - 1;
Wei Yang6e628c72015-03-25 16:23:55 +08003201 dev_dbg(&pdev->dev, " %pR\n", res);
3202 dev_info(&pdev->dev, "VF BAR%d: %pR (expanded to %d VFs for PE alignment)",
Wei Yang5b88ec22015-03-25 16:23:58 +08003203 i, res, mul);
Wei Yang6e628c72015-03-25 16:23:55 +08003204 }
Wei Yang5b88ec22015-03-25 16:23:58 +08003205 pdn->vfs_expanded = mul;
Wei Yangb0331852015-10-22 09:22:14 +08003206
3207 return;
3208
3209truncate_iov:
3210 /* To save MMIO space, IOV BAR is truncated. */
3211 for (i = 0; i < PCI_SRIOV_NUM_BARS; i++) {
3212 res = &pdev->resource[i + PCI_IOV_RESOURCES];
3213 res->flags = 0;
3214 res->end = res->start - 1;
3215 }
Wei Yang6e628c72015-03-25 16:23:55 +08003216}
3217#endif /* CONFIG_PCI_IOV */
3218
Gavin Shan23e79422016-05-03 15:41:27 +10003219static void pnv_ioda_setup_pe_res(struct pnv_ioda_pe *pe,
3220 struct resource *res)
3221{
3222 struct pnv_phb *phb = pe->phb;
3223 struct pci_bus_region region;
3224 int index;
3225 int64_t rc;
3226
3227 if (!res || !res->flags || res->start > res->end)
3228 return;
3229
3230 if (res->flags & IORESOURCE_IO) {
3231 region.start = res->start - phb->ioda.io_pci_base;
3232 region.end = res->end - phb->ioda.io_pci_base;
3233 index = region.start / phb->ioda.io_segsize;
3234
3235 while (index < phb->ioda.total_pe_num &&
3236 region.start <= region.end) {
3237 phb->ioda.io_segmap[index] = pe->pe_number;
3238 rc = opal_pci_map_pe_mmio_window(phb->opal_id,
3239 pe->pe_number, OPAL_IO_WINDOW_TYPE, 0, index);
3240 if (rc != OPAL_SUCCESS) {
Russell Currey1f52f172016-11-16 14:02:15 +11003241 pr_err("%s: Error %lld mapping IO segment#%d to PE#%x\n",
Gavin Shan23e79422016-05-03 15:41:27 +10003242 __func__, rc, index, pe->pe_number);
3243 break;
3244 }
3245
3246 region.start += phb->ioda.io_segsize;
3247 index++;
3248 }
3249 } else if ((res->flags & IORESOURCE_MEM) &&
Benjamin Herrenschmidt5958d192016-07-08 15:55:43 +10003250 !pnv_pci_is_m64(phb, res)) {
Gavin Shan23e79422016-05-03 15:41:27 +10003251 region.start = res->start -
3252 phb->hose->mem_offset[0] -
3253 phb->ioda.m32_pci_base;
3254 region.end = res->end -
3255 phb->hose->mem_offset[0] -
3256 phb->ioda.m32_pci_base;
3257 index = region.start / phb->ioda.m32_segsize;
3258
3259 while (index < phb->ioda.total_pe_num &&
3260 region.start <= region.end) {
3261 phb->ioda.m32_segmap[index] = pe->pe_number;
3262 rc = opal_pci_map_pe_mmio_window(phb->opal_id,
3263 pe->pe_number, OPAL_M32_WINDOW_TYPE, 0, index);
3264 if (rc != OPAL_SUCCESS) {
Russell Currey1f52f172016-11-16 14:02:15 +11003265 pr_err("%s: Error %lld mapping M32 segment#%d to PE#%x",
Gavin Shan23e79422016-05-03 15:41:27 +10003266 __func__, rc, index, pe->pe_number);
3267 break;
3268 }
3269
3270 region.start += phb->ioda.m32_segsize;
3271 index++;
3272 }
3273 }
3274}
3275
Gavin Shan11685be2012-08-20 03:49:16 +00003276/*
3277 * This function is supposed to be called on basis of PE from top
3278 * to bottom style. So the the I/O or MMIO segment assigned to
Masahiro Yamada03671052017-02-27 14:29:28 -08003279 * parent PE could be overridden by its child PEs if necessary.
Gavin Shan11685be2012-08-20 03:49:16 +00003280 */
Gavin Shan23e79422016-05-03 15:41:27 +10003281static void pnv_ioda_setup_pe_seg(struct pnv_ioda_pe *pe)
Gavin Shan11685be2012-08-20 03:49:16 +00003282{
Gavin Shan69d733e2016-05-03 15:41:28 +10003283 struct pci_dev *pdev;
Gavin Shan23e79422016-05-03 15:41:27 +10003284 int i;
Gavin Shan11685be2012-08-20 03:49:16 +00003285
3286 /*
3287 * NOTE: We only care PCI bus based PE for now. For PCI
3288 * device based PE, for example SRIOV sensitive VF should
3289 * be figured out later.
3290 */
3291 BUG_ON(!(pe->flags & (PNV_IODA_PE_BUS | PNV_IODA_PE_BUS_ALL)));
3292
Gavin Shan69d733e2016-05-03 15:41:28 +10003293 list_for_each_entry(pdev, &pe->pbus->devices, bus_list) {
3294 for (i = 0; i <= PCI_ROM_RESOURCE; i++)
3295 pnv_ioda_setup_pe_res(pe, &pdev->resource[i]);
3296
3297 /*
3298 * If the PE contains all subordinate PCI buses, the
3299 * windows of the child bridges should be mapped to
3300 * the PE as well.
3301 */
3302 if (!(pe->flags & PNV_IODA_PE_BUS_ALL) || !pci_is_bridge(pdev))
3303 continue;
3304 for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++)
3305 pnv_ioda_setup_pe_res(pe,
3306 &pdev->resource[PCI_BRIDGE_RESOURCES + i]);
3307 }
Gavin Shan11685be2012-08-20 03:49:16 +00003308}
3309
Russell Currey98b665d2016-07-28 15:05:03 +10003310#ifdef CONFIG_DEBUG_FS
3311static int pnv_pci_diag_data_set(void *data, u64 val)
3312{
3313 struct pci_controller *hose;
3314 struct pnv_phb *phb;
3315 s64 ret;
3316
3317 if (val != 1ULL)
3318 return -EINVAL;
3319
3320 hose = (struct pci_controller *)data;
3321 if (!hose || !hose->private_data)
3322 return -ENODEV;
3323
3324 phb = hose->private_data;
3325
3326 /* Retrieve the diag data from firmware */
Russell Currey5cb1f8f2017-06-14 14:19:59 +10003327 ret = opal_pci_get_phb_diag_data2(phb->opal_id, phb->diag_data,
3328 phb->diag_data_size);
Russell Currey98b665d2016-07-28 15:05:03 +10003329 if (ret != OPAL_SUCCESS)
3330 return -EIO;
3331
3332 /* Print the diag data to the kernel log */
Russell Currey5cb1f8f2017-06-14 14:19:59 +10003333 pnv_pci_dump_phb_diag_data(phb->hose, phb->diag_data);
Russell Currey98b665d2016-07-28 15:05:03 +10003334 return 0;
3335}
3336
3337DEFINE_SIMPLE_ATTRIBUTE(pnv_pci_diag_data_fops, NULL,
3338 pnv_pci_diag_data_set, "%llu\n");
3339
3340#endif /* CONFIG_DEBUG_FS */
3341
Gavin Shan37c367f2013-06-20 18:13:25 +08003342static void pnv_pci_ioda_create_dbgfs(void)
3343{
3344#ifdef CONFIG_DEBUG_FS
3345 struct pci_controller *hose, *tmp;
3346 struct pnv_phb *phb;
3347 char name[16];
3348
3349 list_for_each_entry_safe(hose, tmp, &hose_list, list_node) {
3350 phb = hose->private_data;
3351
Gavin Shanccd1c192016-05-20 16:41:31 +10003352 /* Notify initialization of PHB done */
3353 phb->initialized = 1;
3354
Gavin Shan37c367f2013-06-20 18:13:25 +08003355 sprintf(name, "PCI%04x", hose->global_number);
3356 phb->dbgfs = debugfs_create_dir(name, powerpc_debugfs_root);
Russell Currey98b665d2016-07-28 15:05:03 +10003357 if (!phb->dbgfs) {
Joe Perchesf2c2cbc2016-10-24 21:00:08 -07003358 pr_warn("%s: Error on creating debugfs on PHB#%x\n",
Gavin Shan37c367f2013-06-20 18:13:25 +08003359 __func__, hose->global_number);
Russell Currey98b665d2016-07-28 15:05:03 +10003360 continue;
3361 }
3362
3363 debugfs_create_file("dump_diag_regs", 0200, phb->dbgfs, hose,
3364 &pnv_pci_diag_data_fops);
Gavin Shan37c367f2013-06-20 18:13:25 +08003365 }
3366#endif /* CONFIG_DEBUG_FS */
3367}
3368
Greg Kroah-Hartmancad5cef2012-12-21 14:04:10 -08003369static void pnv_pci_ioda_fixup(void)
Gavin Shanfb446ad2012-08-20 03:49:14 +00003370{
3371 pnv_pci_ioda_setup_PEs();
Gavin Shanccd1c192016-05-20 16:41:31 +10003372 pnv_pci_ioda_setup_iommu_api();
Gavin Shan37c367f2013-06-20 18:13:25 +08003373 pnv_pci_ioda_create_dbgfs();
3374
Gavin Shane9cc17d2013-06-20 13:21:14 +08003375#ifdef CONFIG_EEH
Benjamin Herrenschmidtb9fde582017-09-07 16:35:44 +10003376 pnv_eeh_post_init();
Gavin Shane9cc17d2013-06-20 13:21:14 +08003377#endif
Gavin Shanfb446ad2012-08-20 03:49:14 +00003378}
3379
Gavin Shan271fd032012-09-11 16:59:47 -06003380/*
3381 * Returns the alignment for I/O or memory windows for P2P
3382 * bridges. That actually depends on how PEs are segmented.
3383 * For now, we return I/O or M32 segment size for PE sensitive
3384 * P2P bridges. Otherwise, the default values (4KiB for I/O,
3385 * 1MiB for memory) will be returned.
3386 *
3387 * The current PCI bus might be put into one PE, which was
3388 * create against the parent PCI bridge. For that case, we
3389 * needn't enlarge the alignment so that we can save some
3390 * resources.
3391 */
3392static resource_size_t pnv_pci_window_alignment(struct pci_bus *bus,
3393 unsigned long type)
3394{
3395 struct pci_dev *bridge;
3396 struct pci_controller *hose = pci_bus_to_host(bus);
3397 struct pnv_phb *phb = hose->private_data;
3398 int num_pci_bridges = 0;
3399
3400 bridge = bus->self;
3401 while (bridge) {
3402 if (pci_pcie_type(bridge) == PCI_EXP_TYPE_PCI_BRIDGE) {
3403 num_pci_bridges++;
3404 if (num_pci_bridges >= 2)
3405 return 1;
3406 }
3407
3408 bridge = bridge->bus->self;
3409 }
3410
Benjamin Herrenschmidt5958d192016-07-08 15:55:43 +10003411 /*
3412 * We fall back to M32 if M64 isn't supported. We enforce the M64
3413 * alignment for any 64-bit resource, PCIe doesn't care and
3414 * bridges only do 64-bit prefetchable anyway.
3415 */
Russell Curreyb79331a2016-09-14 16:37:17 +10003416 if (phb->ioda.m64_segsize && pnv_pci_is_m64_flags(type))
Guo Chao262af552014-07-21 14:42:30 +10003417 return phb->ioda.m64_segsize;
Gavin Shan271fd032012-09-11 16:59:47 -06003418 if (type & IORESOURCE_MEM)
3419 return phb->ioda.m32_segsize;
3420
3421 return phb->ioda.io_segsize;
3422}
3423
Gavin Shan40e2a472016-05-20 16:41:33 +10003424/*
3425 * We are updating root port or the upstream port of the
3426 * bridge behind the root port with PHB's windows in order
3427 * to accommodate the changes on required resources during
3428 * PCI (slot) hotplug, which is connected to either root
3429 * port or the downstream ports of PCIe switch behind the
3430 * root port.
3431 */
3432static void pnv_pci_fixup_bridge_resources(struct pci_bus *bus,
3433 unsigned long type)
3434{
3435 struct pci_controller *hose = pci_bus_to_host(bus);
3436 struct pnv_phb *phb = hose->private_data;
3437 struct pci_dev *bridge = bus->self;
3438 struct resource *r, *w;
3439 bool msi_region = false;
3440 int i;
3441
3442 /* Check if we need apply fixup to the bridge's windows */
3443 if (!pci_is_root_bus(bridge->bus) &&
3444 !pci_is_root_bus(bridge->bus->self->bus))
3445 return;
3446
3447 /* Fixup the resources */
3448 for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++) {
3449 r = &bridge->resource[PCI_BRIDGE_RESOURCES + i];
3450 if (!r->flags || !r->parent)
3451 continue;
3452
3453 w = NULL;
3454 if (r->flags & type & IORESOURCE_IO)
3455 w = &hose->io_resource;
Benjamin Herrenschmidt5958d192016-07-08 15:55:43 +10003456 else if (pnv_pci_is_m64(phb, r) &&
Gavin Shan40e2a472016-05-20 16:41:33 +10003457 (type & IORESOURCE_PREFETCH) &&
3458 phb->ioda.m64_segsize)
3459 w = &hose->mem_resources[1];
3460 else if (r->flags & type & IORESOURCE_MEM) {
3461 w = &hose->mem_resources[0];
3462 msi_region = true;
3463 }
3464
3465 r->start = w->start;
3466 r->end = w->end;
3467
3468 /* The 64KB 32-bits MSI region shouldn't be included in
3469 * the 32-bits bridge window. Otherwise, we can see strange
3470 * issues. One of them is EEH error observed on Garrison.
3471 *
3472 * Exclude top 1MB region which is the minimal alignment of
3473 * 32-bits bridge window.
3474 */
3475 if (msi_region) {
3476 r->end += 0x10000;
3477 r->end -= 0x100000;
3478 }
3479 }
3480}
3481
Gavin Shanccd1c192016-05-20 16:41:31 +10003482static void pnv_pci_setup_bridge(struct pci_bus *bus, unsigned long type)
3483{
3484 struct pci_controller *hose = pci_bus_to_host(bus);
3485 struct pnv_phb *phb = hose->private_data;
3486 struct pci_dev *bridge = bus->self;
3487 struct pnv_ioda_pe *pe;
3488 bool all = (pci_pcie_type(bridge) == PCI_EXP_TYPE_PCI_BRIDGE);
3489
Gavin Shan40e2a472016-05-20 16:41:33 +10003490 /* Extend bridge's windows if necessary */
3491 pnv_pci_fixup_bridge_resources(bus, type);
3492
Gavin Shan63803c32016-05-20 16:41:32 +10003493 /* The PE for root bus should be realized before any one else */
3494 if (!phb->ioda.root_pe_populated) {
3495 pe = pnv_ioda_setup_bus_PE(phb->hose->bus, false);
3496 if (pe) {
3497 phb->ioda.root_pe_idx = pe->pe_number;
3498 phb->ioda.root_pe_populated = true;
3499 }
3500 }
3501
Gavin Shanccd1c192016-05-20 16:41:31 +10003502 /* Don't assign PE to PCI bus, which doesn't have subordinate devices */
3503 if (list_empty(&bus->devices))
3504 return;
3505
3506 /* Reserve PEs according to used M64 resources */
3507 if (phb->reserve_m64_pe)
3508 phb->reserve_m64_pe(bus, NULL, all);
3509
3510 /*
3511 * Assign PE. We might run here because of partial hotplug.
3512 * For the case, we just pick up the existing PE and should
3513 * not allocate resources again.
3514 */
3515 pe = pnv_ioda_setup_bus_PE(bus, all);
3516 if (!pe)
3517 return;
3518
3519 pnv_ioda_setup_pe_seg(pe);
3520 switch (phb->type) {
3521 case PNV_PHB_IODA1:
3522 pnv_pci_ioda1_setup_dma_pe(phb, pe);
3523 break;
3524 case PNV_PHB_IODA2:
3525 pnv_pci_ioda2_setup_dma_pe(phb, pe);
3526 break;
3527 default:
Russell Currey1f52f172016-11-16 14:02:15 +11003528 pr_warn("%s: No DMA for PHB#%x (type %d)\n",
Gavin Shanccd1c192016-05-20 16:41:31 +10003529 __func__, phb->hose->global_number, phb->type);
3530 }
3531}
3532
Yongji Xie38274632017-04-10 19:58:13 +08003533static resource_size_t pnv_pci_default_alignment(void)
3534{
3535 return PAGE_SIZE;
3536}
3537
Wei Yang5350ab32015-03-25 16:23:56 +08003538#ifdef CONFIG_PCI_IOV
3539static resource_size_t pnv_pci_iov_resource_alignment(struct pci_dev *pdev,
3540 int resno)
3541{
Wei Yangee8222f2015-10-22 09:22:16 +08003542 struct pci_controller *hose = pci_bus_to_host(pdev->bus);
3543 struct pnv_phb *phb = hose->private_data;
Wei Yang5350ab32015-03-25 16:23:56 +08003544 struct pci_dn *pdn = pci_get_pdn(pdev);
Wei Yang7fbe7a92015-10-22 09:22:15 +08003545 resource_size_t align;
Wei Yang5350ab32015-03-25 16:23:56 +08003546
Wei Yang7fbe7a92015-10-22 09:22:15 +08003547 /*
3548 * On PowerNV platform, IOV BAR is mapped by M64 BAR to enable the
3549 * SR-IOV. While from hardware perspective, the range mapped by M64
3550 * BAR should be size aligned.
3551 *
Wei Yangee8222f2015-10-22 09:22:16 +08003552 * When IOV BAR is mapped with M64 BAR in Single PE mode, the extra
3553 * powernv-specific hardware restriction is gone. But if just use the
3554 * VF BAR size as the alignment, PF BAR / VF BAR may be allocated with
3555 * in one segment of M64 #15, which introduces the PE conflict between
3556 * PF and VF. Based on this, the minimum alignment of an IOV BAR is
3557 * m64_segsize.
3558 *
Wei Yang7fbe7a92015-10-22 09:22:15 +08003559 * This function returns the total IOV BAR size if M64 BAR is in
3560 * Shared PE mode or just VF BAR size if not.
Wei Yangee8222f2015-10-22 09:22:16 +08003561 * If the M64 BAR is in Single PE mode, return the VF BAR size or
3562 * M64 segment size if IOV BAR size is less.
Wei Yang7fbe7a92015-10-22 09:22:15 +08003563 */
Wei Yang5350ab32015-03-25 16:23:56 +08003564 align = pci_iov_resource_size(pdev, resno);
Wei Yang7fbe7a92015-10-22 09:22:15 +08003565 if (!pdn->vfs_expanded)
3566 return align;
Wei Yangee8222f2015-10-22 09:22:16 +08003567 if (pdn->m64_single_mode)
3568 return max(align, (resource_size_t)phb->ioda.m64_segsize);
Wei Yang5350ab32015-03-25 16:23:56 +08003569
Wei Yang7fbe7a92015-10-22 09:22:15 +08003570 return pdn->vfs_expanded * align;
Wei Yang5350ab32015-03-25 16:23:56 +08003571}
3572#endif /* CONFIG_PCI_IOV */
3573
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003574/* Prevent enabling devices for which we couldn't properly
3575 * assign a PE
3576 */
Ian Munsie4361b032016-07-14 07:17:06 +10003577bool pnv_pci_enable_device_hook(struct pci_dev *dev)
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003578{
Gavin Shandb1266c2012-08-20 03:49:18 +00003579 struct pci_controller *hose = pci_bus_to_host(dev->bus);
3580 struct pnv_phb *phb = hose->private_data;
3581 struct pci_dn *pdn;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003582
Gavin Shandb1266c2012-08-20 03:49:18 +00003583 /* The function is probably called while the PEs have
3584 * not be created yet. For example, resource reassignment
3585 * during PCI probe period. We just skip the check if
3586 * PEs isn't ready.
3587 */
3588 if (!phb->initialized)
Daniel Axtensc88c2a12015-03-31 16:00:41 +11003589 return true;
Gavin Shandb1266c2012-08-20 03:49:18 +00003590
Benjamin Herrenschmidtb72c1f62013-05-21 22:58:21 +00003591 pdn = pci_get_pdn(dev);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003592 if (!pdn || pdn->pe_number == IODA_INVALID_PE)
Daniel Axtensc88c2a12015-03-31 16:00:41 +11003593 return false;
Gavin Shandb1266c2012-08-20 03:49:18 +00003594
Daniel Axtensc88c2a12015-03-31 16:00:41 +11003595 return true;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003596}
3597
Gavin Shanc5f77002016-05-20 16:41:35 +10003598static long pnv_pci_ioda1_unset_window(struct iommu_table_group *table_group,
3599 int num)
3600{
3601 struct pnv_ioda_pe *pe = container_of(table_group,
3602 struct pnv_ioda_pe, table_group);
3603 struct pnv_phb *phb = pe->phb;
3604 unsigned int idx;
3605 long rc;
3606
3607 pe_info(pe, "Removing DMA window #%d\n", num);
3608 for (idx = 0; idx < phb->ioda.dma32_count; idx++) {
3609 if (phb->ioda.dma32_segmap[idx] != pe->pe_number)
3610 continue;
3611
3612 rc = opal_pci_map_pe_dma_window(phb->opal_id, pe->pe_number,
3613 idx, 0, 0ul, 0ul, 0ul);
3614 if (rc != OPAL_SUCCESS) {
3615 pe_warn(pe, "Failure %ld unmapping DMA32 segment#%d\n",
3616 rc, idx);
3617 return rc;
3618 }
3619
3620 phb->ioda.dma32_segmap[idx] = IODA_INVALID_PE;
3621 }
3622
3623 pnv_pci_unlink_table_and_group(table_group->tables[num], table_group);
3624 return OPAL_SUCCESS;
3625}
3626
3627static void pnv_pci_ioda1_release_pe_dma(struct pnv_ioda_pe *pe)
3628{
3629 unsigned int weight = pnv_pci_ioda_pe_dma_weight(pe);
3630 struct iommu_table *tbl = pe->table_group.tables[0];
3631 int64_t rc;
3632
3633 if (!weight)
3634 return;
3635
3636 rc = pnv_pci_ioda1_unset_window(&pe->table_group, 0);
3637 if (rc != OPAL_SUCCESS)
3638 return;
3639
Benjamin Herrenschmidta34ab7c2016-07-08 16:37:12 +10003640 pnv_pci_p7ioc_tce_invalidate(tbl, tbl->it_offset, tbl->it_size, false);
Gavin Shanc5f77002016-05-20 16:41:35 +10003641 if (pe->table_group.group) {
3642 iommu_group_put(pe->table_group.group);
3643 WARN_ON(pe->table_group.group);
3644 }
3645
3646 free_pages(tbl->it_base, get_order(tbl->it_size << 3));
Alexey Kardashevskiye5afdf92017-03-22 15:21:50 +11003647 iommu_tce_table_put(tbl);
Gavin Shanc5f77002016-05-20 16:41:35 +10003648}
3649
3650static void pnv_pci_ioda2_release_pe_dma(struct pnv_ioda_pe *pe)
3651{
3652 struct iommu_table *tbl = pe->table_group.tables[0];
3653 unsigned int weight = pnv_pci_ioda_pe_dma_weight(pe);
3654#ifdef CONFIG_IOMMU_API
3655 int64_t rc;
3656#endif
3657
3658 if (!weight)
3659 return;
3660
3661#ifdef CONFIG_IOMMU_API
3662 rc = pnv_pci_ioda2_unset_window(&pe->table_group, 0);
3663 if (rc)
3664 pe_warn(pe, "OPAL error %ld release DMA window\n", rc);
3665#endif
3666
3667 pnv_pci_ioda2_set_bypass(pe, false);
3668 if (pe->table_group.group) {
3669 iommu_group_put(pe->table_group.group);
3670 WARN_ON(pe->table_group.group);
3671 }
3672
3673 pnv_pci_ioda2_table_free_pages(tbl);
Alexey Kardashevskiye5afdf92017-03-22 15:21:50 +11003674 iommu_tce_table_put(tbl);
Gavin Shanc5f77002016-05-20 16:41:35 +10003675}
3676
3677static void pnv_ioda_free_pe_seg(struct pnv_ioda_pe *pe,
3678 unsigned short win,
3679 unsigned int *map)
3680{
3681 struct pnv_phb *phb = pe->phb;
3682 int idx;
3683 int64_t rc;
3684
3685 for (idx = 0; idx < phb->ioda.total_pe_num; idx++) {
3686 if (map[idx] != pe->pe_number)
3687 continue;
3688
3689 if (win == OPAL_M64_WINDOW_TYPE)
3690 rc = opal_pci_map_pe_mmio_window(phb->opal_id,
3691 phb->ioda.reserved_pe_idx, win,
3692 idx / PNV_IODA1_M64_SEGS,
3693 idx % PNV_IODA1_M64_SEGS);
3694 else
3695 rc = opal_pci_map_pe_mmio_window(phb->opal_id,
3696 phb->ioda.reserved_pe_idx, win, 0, idx);
3697
3698 if (rc != OPAL_SUCCESS)
3699 pe_warn(pe, "Error %ld unmapping (%d) segment#%d\n",
3700 rc, win, idx);
3701
3702 map[idx] = IODA_INVALID_PE;
3703 }
3704}
3705
3706static void pnv_ioda_release_pe_seg(struct pnv_ioda_pe *pe)
3707{
3708 struct pnv_phb *phb = pe->phb;
3709
3710 if (phb->type == PNV_PHB_IODA1) {
3711 pnv_ioda_free_pe_seg(pe, OPAL_IO_WINDOW_TYPE,
3712 phb->ioda.io_segmap);
3713 pnv_ioda_free_pe_seg(pe, OPAL_M32_WINDOW_TYPE,
3714 phb->ioda.m32_segmap);
3715 pnv_ioda_free_pe_seg(pe, OPAL_M64_WINDOW_TYPE,
3716 phb->ioda.m64_segmap);
3717 } else if (phb->type == PNV_PHB_IODA2) {
3718 pnv_ioda_free_pe_seg(pe, OPAL_M32_WINDOW_TYPE,
3719 phb->ioda.m32_segmap);
3720 }
3721}
3722
3723static void pnv_ioda_release_pe(struct pnv_ioda_pe *pe)
3724{
3725 struct pnv_phb *phb = pe->phb;
3726 struct pnv_ioda_pe *slave, *tmp;
3727
Gavin Shanc5f77002016-05-20 16:41:35 +10003728 list_del(&pe->list);
3729 switch (phb->type) {
3730 case PNV_PHB_IODA1:
3731 pnv_pci_ioda1_release_pe_dma(pe);
3732 break;
3733 case PNV_PHB_IODA2:
3734 pnv_pci_ioda2_release_pe_dma(pe);
3735 break;
3736 default:
3737 WARN_ON(1);
3738 }
3739
3740 pnv_ioda_release_pe_seg(pe);
3741 pnv_ioda_deconfigure_pe(pe->phb, pe);
Gavin Shanb3144272016-09-06 14:16:44 +10003742
3743 /* Release slave PEs in the compound PE */
3744 if (pe->flags & PNV_IODA_PE_MASTER) {
3745 list_for_each_entry_safe(slave, tmp, &pe->slaves, list) {
3746 list_del(&slave->list);
3747 pnv_ioda_free_pe(slave);
3748 }
3749 }
3750
Gavin Shan6eaed162016-09-13 16:40:24 +10003751 /*
3752 * The PE for root bus can be removed because of hotplug in EEH
3753 * recovery for fenced PHB error. We need to mark the PE dead so
3754 * that it can be populated again in PCI hot add path. The PE
3755 * shouldn't be destroyed as it's the global reserved resource.
3756 */
3757 if (phb->ioda.root_pe_populated &&
3758 phb->ioda.root_pe_idx == pe->pe_number)
3759 phb->ioda.root_pe_populated = false;
3760 else
3761 pnv_ioda_free_pe(pe);
Gavin Shanc5f77002016-05-20 16:41:35 +10003762}
3763
3764static void pnv_pci_release_device(struct pci_dev *pdev)
3765{
3766 struct pci_controller *hose = pci_bus_to_host(pdev->bus);
3767 struct pnv_phb *phb = hose->private_data;
3768 struct pci_dn *pdn = pci_get_pdn(pdev);
3769 struct pnv_ioda_pe *pe;
3770
3771 if (pdev->is_virtfn)
3772 return;
3773
3774 if (!pdn || pdn->pe_number == IODA_INVALID_PE)
3775 return;
3776
Gavin Shan29bf2822016-09-06 16:34:01 +10003777 /*
3778 * PCI hotplug can happen as part of EEH error recovery. The @pdn
3779 * isn't removed and added afterwards in this scenario. We should
3780 * set the PE number in @pdn to an invalid one. Otherwise, the PE's
3781 * device count is decreased on removing devices while failing to
3782 * be increased on adding devices. It leads to unbalanced PE's device
3783 * count and eventually make normal PCI hotplug path broken.
3784 */
Gavin Shanc5f77002016-05-20 16:41:35 +10003785 pe = &phb->ioda.pe_array[pdn->pe_number];
Gavin Shan29bf2822016-09-06 16:34:01 +10003786 pdn->pe_number = IODA_INVALID_PE;
3787
Gavin Shanc5f77002016-05-20 16:41:35 +10003788 WARN_ON(--pe->device_count < 0);
3789 if (pe->device_count == 0)
3790 pnv_ioda_release_pe(pe);
3791}
3792
Michael Neuling7a8e6bb2015-05-27 16:06:59 +10003793static void pnv_pci_ioda_shutdown(struct pci_controller *hose)
Benjamin Herrenschmidt73ed1482013-05-10 16:59:18 +10003794{
Michael Neuling7a8e6bb2015-05-27 16:06:59 +10003795 struct pnv_phb *phb = hose->private_data;
3796
Gavin Shand1a85ee2014-09-30 12:39:05 +10003797 opal_pci_reset(phb->opal_id, OPAL_RESET_PCI_IODA_TABLE,
Benjamin Herrenschmidt73ed1482013-05-10 16:59:18 +10003798 OPAL_ASSERT_RESET);
3799}
3800
Daniel Axtens92ae0352015-04-28 15:12:05 +10003801static const struct pci_controller_ops pnv_pci_ioda_controller_ops = {
Gavin Shancb4224c2016-05-03 15:41:21 +10003802 .dma_dev_setup = pnv_pci_dma_dev_setup,
3803 .dma_bus_setup = pnv_pci_dma_bus_setup,
Daniel Axtens92ae0352015-04-28 15:12:05 +10003804#ifdef CONFIG_PCI_MSI
Gavin Shancb4224c2016-05-03 15:41:21 +10003805 .setup_msi_irqs = pnv_setup_msi_irqs,
3806 .teardown_msi_irqs = pnv_teardown_msi_irqs,
Daniel Axtens92ae0352015-04-28 15:12:05 +10003807#endif
Gavin Shancb4224c2016-05-03 15:41:21 +10003808 .enable_device_hook = pnv_pci_enable_device_hook,
Gavin Shanc5f77002016-05-20 16:41:35 +10003809 .release_device = pnv_pci_release_device,
Gavin Shancb4224c2016-05-03 15:41:21 +10003810 .window_alignment = pnv_pci_window_alignment,
Gavin Shanccd1c192016-05-20 16:41:31 +10003811 .setup_bridge = pnv_pci_setup_bridge,
Gavin Shancb4224c2016-05-03 15:41:21 +10003812 .reset_secondary_bus = pnv_pci_reset_secondary_bus,
3813 .dma_set_mask = pnv_pci_ioda_dma_set_mask,
3814 .dma_get_required_mask = pnv_pci_ioda_dma_get_required_mask,
3815 .shutdown = pnv_pci_ioda_shutdown,
Daniel Axtens92ae0352015-04-28 15:12:05 +10003816};
3817
Alexey Kardashevskiyf9f83452016-04-29 18:55:20 +10003818static int pnv_npu_dma_set_mask(struct pci_dev *npdev, u64 dma_mask)
3819{
3820 dev_err_once(&npdev->dev,
3821 "%s operation unsupported for NVLink devices\n",
3822 __func__);
3823 return -EPERM;
3824}
3825
Alistair Popple5d2aa712015-12-17 13:43:13 +11003826static const struct pci_controller_ops pnv_npu_ioda_controller_ops = {
Gavin Shancb4224c2016-05-03 15:41:21 +10003827 .dma_dev_setup = pnv_pci_dma_dev_setup,
Alistair Popple5d2aa712015-12-17 13:43:13 +11003828#ifdef CONFIG_PCI_MSI
Gavin Shancb4224c2016-05-03 15:41:21 +10003829 .setup_msi_irqs = pnv_setup_msi_irqs,
3830 .teardown_msi_irqs = pnv_teardown_msi_irqs,
Alistair Popple5d2aa712015-12-17 13:43:13 +11003831#endif
Gavin Shancb4224c2016-05-03 15:41:21 +10003832 .enable_device_hook = pnv_pci_enable_device_hook,
3833 .window_alignment = pnv_pci_window_alignment,
3834 .reset_secondary_bus = pnv_pci_reset_secondary_bus,
3835 .dma_set_mask = pnv_npu_dma_set_mask,
3836 .shutdown = pnv_pci_ioda_shutdown,
Alistair Popple5d2aa712015-12-17 13:43:13 +11003837};
3838
Frederic Barrat7f2c39e2018-01-23 12:31:36 +01003839static const struct pci_controller_ops pnv_npu_ocapi_ioda_controller_ops = {
3840 .enable_device_hook = pnv_pci_enable_device_hook,
3841 .window_alignment = pnv_pci_window_alignment,
3842 .reset_secondary_bus = pnv_pci_reset_secondary_bus,
3843 .shutdown = pnv_pci_ioda_shutdown,
3844};
3845
Ian Munsie4361b032016-07-14 07:17:06 +10003846#ifdef CONFIG_CXL_BASE
3847const struct pci_controller_ops pnv_cxl_cx4_ioda_controller_ops = {
3848 .dma_dev_setup = pnv_pci_dma_dev_setup,
3849 .dma_bus_setup = pnv_pci_dma_bus_setup,
Ian Munsiea2f67d52016-07-14 07:17:10 +10003850#ifdef CONFIG_PCI_MSI
3851 .setup_msi_irqs = pnv_cxl_cx4_setup_msi_irqs,
3852 .teardown_msi_irqs = pnv_cxl_cx4_teardown_msi_irqs,
3853#endif
Ian Munsie4361b032016-07-14 07:17:06 +10003854 .enable_device_hook = pnv_cxl_enable_device_hook,
3855 .disable_device = pnv_cxl_disable_device,
3856 .release_device = pnv_pci_release_device,
3857 .window_alignment = pnv_pci_window_alignment,
3858 .setup_bridge = pnv_pci_setup_bridge,
3859 .reset_secondary_bus = pnv_pci_reset_secondary_bus,
3860 .dma_set_mask = pnv_pci_ioda_dma_set_mask,
3861 .dma_get_required_mask = pnv_pci_ioda_dma_get_required_mask,
3862 .shutdown = pnv_pci_ioda_shutdown,
3863};
3864#endif
3865
Anton Blancharde51df2c2014-08-20 08:55:18 +10003866static void __init pnv_pci_init_ioda_phb(struct device_node *np,
3867 u64 hub_id, int ioda_type)
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003868{
3869 struct pci_controller *hose;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003870 struct pnv_phb *phb;
Gavin Shan2b923ed2016-05-05 12:04:16 +10003871 unsigned long size, m64map_off, m32map_off, pemap_off;
3872 unsigned long iomap_off = 0, dma32map_off = 0;
Benjamin Herrenschmidtfd141d1a2016-07-08 16:37:14 +10003873 struct resource r;
Alistair Popplec681b932013-09-23 12:04:57 +10003874 const __be64 *prop64;
Benjamin Herrenschmidt3a1a4662013-09-23 12:05:01 +10003875 const __be32 *prop32;
Gavin Shanf1b7cc32013-07-31 16:47:01 +08003876 int len;
Gavin Shan3fa23ff2016-05-03 15:41:26 +10003877 unsigned int segno;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003878 u64 phb_id;
3879 void *aux;
3880 long rc;
3881
Benjamin Herrenschmidt08a45b32016-07-08 16:37:17 +10003882 if (!of_device_is_available(np))
3883 return;
3884
Rob Herringb7c670d2017-08-21 10:16:47 -05003885 pr_info("Initializing %s PHB (%pOF)\n", pnv_phb_names[ioda_type], np);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003886
3887 prop64 = of_get_property(np, "ibm,opal-phbid", NULL);
3888 if (!prop64) {
3889 pr_err(" Missing \"ibm,opal-phbid\" property !\n");
3890 return;
3891 }
3892 phb_id = be64_to_cpup(prop64);
3893 pr_debug(" PHB-ID : 0x%016llx\n", phb_id);
3894
Markus Elfringa0828cf2017-01-19 17:15:30 +01003895 phb = memblock_virt_alloc(sizeof(*phb), 0);
Gavin Shan58d714e2013-07-31 16:47:00 +08003896
3897 /* Allocate PCI controller */
Gavin Shan58d714e2013-07-31 16:47:00 +08003898 phb->hose = hose = pcibios_alloc_controller(np);
3899 if (!phb->hose) {
Rob Herringb7c670d2017-08-21 10:16:47 -05003900 pr_err(" Can't allocate PCI controller for %pOF\n",
3901 np);
Michael Ellermane39f223f2014-11-18 16:47:35 +11003902 memblock_free(__pa(phb), sizeof(struct pnv_phb));
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003903 return;
3904 }
3905
3906 spin_lock_init(&phb->lock);
Gavin Shanf1b7cc32013-07-31 16:47:01 +08003907 prop32 = of_get_property(np, "bus-range", &len);
3908 if (prop32 && len == 8) {
Benjamin Herrenschmidt3a1a4662013-09-23 12:05:01 +10003909 hose->first_busno = be32_to_cpu(prop32[0]);
3910 hose->last_busno = be32_to_cpu(prop32[1]);
Gavin Shanf1b7cc32013-07-31 16:47:01 +08003911 } else {
Rob Herringb7c670d2017-08-21 10:16:47 -05003912 pr_warn(" Broken <bus-range> on %pOF\n", np);
Gavin Shanf1b7cc32013-07-31 16:47:01 +08003913 hose->first_busno = 0;
3914 hose->last_busno = 0xff;
3915 }
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003916 hose->private_data = phb;
Gavin Shane9cc17d2013-06-20 13:21:14 +08003917 phb->hub_id = hub_id;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003918 phb->opal_id = phb_id;
Gavin Shanaa0c0332013-04-25 19:20:57 +00003919 phb->type = ioda_type;
Wei Yang781a8682015-03-25 16:23:57 +08003920 mutex_init(&phb->ioda.pe_alloc_mutex);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003921
Benjamin Herrenschmidtcee72d52011-11-29 18:22:53 +00003922 /* Detect specific models for error handling */
3923 if (of_device_is_compatible(np, "ibm,p7ioc-pciex"))
3924 phb->model = PNV_PHB_MODEL_P7IOC;
Benjamin Herrenschmidtf3d40c22013-05-04 14:24:32 +00003925 else if (of_device_is_compatible(np, "ibm,power8-pciex"))
Gavin Shanaa0c0332013-04-25 19:20:57 +00003926 phb->model = PNV_PHB_MODEL_PHB3;
Alistair Popple5d2aa712015-12-17 13:43:13 +11003927 else if (of_device_is_compatible(np, "ibm,power8-npu-pciex"))
3928 phb->model = PNV_PHB_MODEL_NPU;
Alistair Popple616badd2017-01-10 15:41:44 +11003929 else if (of_device_is_compatible(np, "ibm,power9-npu-pciex"))
3930 phb->model = PNV_PHB_MODEL_NPU2;
Benjamin Herrenschmidtcee72d52011-11-29 18:22:53 +00003931 else
3932 phb->model = PNV_PHB_MODEL_UNKNOWN;
3933
Russell Currey5cb1f8f2017-06-14 14:19:59 +10003934 /* Initialize diagnostic data buffer */
3935 prop32 = of_get_property(np, "ibm,phb-diag-data-size", NULL);
3936 if (prop32)
3937 phb->diag_data_size = be32_to_cpup(prop32);
3938 else
3939 phb->diag_data_size = PNV_PCI_DIAG_BUF_SIZE;
3940
3941 phb->diag_data = memblock_virt_alloc(phb->diag_data_size, 0);
3942
Gavin Shanaa0c0332013-04-25 19:20:57 +00003943 /* Parse 32-bit and IO ranges (if any) */
Gavin Shan2f1ec022013-07-31 16:47:02 +08003944 pci_process_bridge_OF_ranges(hose, np, !hose->global_number);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003945
Gavin Shanaa0c0332013-04-25 19:20:57 +00003946 /* Get registers */
Benjamin Herrenschmidtfd141d1a2016-07-08 16:37:14 +10003947 if (!of_address_to_resource(np, 0, &r)) {
3948 phb->regs_phys = r.start;
3949 phb->regs = ioremap(r.start, resource_size(&r));
3950 if (phb->regs == NULL)
3951 pr_err(" Failed to map registers !\n");
3952 }
Gavin Shan577c8c82016-05-20 16:41:28 +10003953
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003954 /* Initialize more IODA stuff */
Gavin Shan92b8f132016-05-03 15:41:24 +10003955 phb->ioda.total_pe_num = 1;
Gavin Shanaa0c0332013-04-25 19:20:57 +00003956 prop32 = of_get_property(np, "ibm,opal-num-pes", NULL);
Gavin Shan36954dc2013-11-04 16:32:47 +08003957 if (prop32)
Gavin Shan92b8f132016-05-03 15:41:24 +10003958 phb->ioda.total_pe_num = be32_to_cpup(prop32);
Gavin Shan36954dc2013-11-04 16:32:47 +08003959 prop32 = of_get_property(np, "ibm,opal-reserved-pe", NULL);
3960 if (prop32)
Gavin Shan92b8f132016-05-03 15:41:24 +10003961 phb->ioda.reserved_pe_idx = be32_to_cpup(prop32);
Guo Chao262af552014-07-21 14:42:30 +10003962
Gavin Shanc1275622016-05-20 16:41:29 +10003963 /* Invalidate RID to PE# mapping */
3964 for (segno = 0; segno < ARRAY_SIZE(phb->ioda.pe_rmap); segno++)
3965 phb->ioda.pe_rmap[segno] = IODA_INVALID_PE;
3966
Guo Chao262af552014-07-21 14:42:30 +10003967 /* Parse 64-bit MMIO range */
3968 pnv_ioda_parse_m64_window(phb);
3969
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003970 phb->ioda.m32_size = resource_size(&hose->mem_resources[0]);
Gavin Shanaa0c0332013-04-25 19:20:57 +00003971 /* FW Has already off top 64k of M32 space (MSI space) */
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003972 phb->ioda.m32_size += 0x10000;
3973
Gavin Shan92b8f132016-05-03 15:41:24 +10003974 phb->ioda.m32_segsize = phb->ioda.m32_size / phb->ioda.total_pe_num;
Benjamin Herrenschmidt3fd47f02013-05-06 13:40:40 +10003975 phb->ioda.m32_pci_base = hose->mem_resources[0].start - hose->mem_offset[0];
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003976 phb->ioda.io_size = hose->pci_io_size;
Gavin Shan92b8f132016-05-03 15:41:24 +10003977 phb->ioda.io_segsize = phb->ioda.io_size / phb->ioda.total_pe_num;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003978 phb->ioda.io_pci_base = 0; /* XXX calculate this ? */
3979
Gavin Shan2b923ed2016-05-05 12:04:16 +10003980 /* Calculate how many 32-bit TCE segments we have */
3981 phb->ioda.dma32_count = phb->ioda.m32_pci_base /
3982 PNV_IODA1_DMA32_SEGSIZE;
3983
Gavin Shanc35d2a82013-07-31 16:47:04 +08003984 /* Allocate aux data & arrays. We don't have IO ports on PHB3 */
Alexey Kardashevskiy92a86752016-05-12 15:47:09 +10003985 size = _ALIGN_UP(max_t(unsigned, phb->ioda.total_pe_num, 8) / 8,
3986 sizeof(unsigned long));
Gavin Shan93289d82016-05-03 15:41:29 +10003987 m64map_off = size;
3988 size += phb->ioda.total_pe_num * sizeof(phb->ioda.m64_segmap[0]);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003989 m32map_off = size;
Gavin Shan92b8f132016-05-03 15:41:24 +10003990 size += phb->ioda.total_pe_num * sizeof(phb->ioda.m32_segmap[0]);
Gavin Shanc35d2a82013-07-31 16:47:04 +08003991 if (phb->type == PNV_PHB_IODA1) {
3992 iomap_off = size;
Gavin Shan92b8f132016-05-03 15:41:24 +10003993 size += phb->ioda.total_pe_num * sizeof(phb->ioda.io_segmap[0]);
Gavin Shan2b923ed2016-05-05 12:04:16 +10003994 dma32map_off = size;
3995 size += phb->ioda.dma32_count *
3996 sizeof(phb->ioda.dma32_segmap[0]);
Gavin Shanc35d2a82013-07-31 16:47:04 +08003997 }
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003998 pemap_off = size;
Gavin Shan92b8f132016-05-03 15:41:24 +10003999 size += phb->ioda.total_pe_num * sizeof(struct pnv_ioda_pe);
Michael Ellermane39f223f2014-11-18 16:47:35 +11004000 aux = memblock_virt_alloc(size, 0);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00004001 phb->ioda.pe_alloc = aux;
Gavin Shan93289d82016-05-03 15:41:29 +10004002 phb->ioda.m64_segmap = aux + m64map_off;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00004003 phb->ioda.m32_segmap = aux + m32map_off;
Gavin Shan93289d82016-05-03 15:41:29 +10004004 for (segno = 0; segno < phb->ioda.total_pe_num; segno++) {
4005 phb->ioda.m64_segmap[segno] = IODA_INVALID_PE;
Gavin Shan3fa23ff2016-05-03 15:41:26 +10004006 phb->ioda.m32_segmap[segno] = IODA_INVALID_PE;
Gavin Shan93289d82016-05-03 15:41:29 +10004007 }
Gavin Shan3fa23ff2016-05-03 15:41:26 +10004008 if (phb->type == PNV_PHB_IODA1) {
Gavin Shanc35d2a82013-07-31 16:47:04 +08004009 phb->ioda.io_segmap = aux + iomap_off;
Gavin Shan3fa23ff2016-05-03 15:41:26 +10004010 for (segno = 0; segno < phb->ioda.total_pe_num; segno++)
4011 phb->ioda.io_segmap[segno] = IODA_INVALID_PE;
Gavin Shan2b923ed2016-05-05 12:04:16 +10004012
4013 phb->ioda.dma32_segmap = aux + dma32map_off;
4014 for (segno = 0; segno < phb->ioda.dma32_count; segno++)
4015 phb->ioda.dma32_segmap[segno] = IODA_INVALID_PE;
Gavin Shan3fa23ff2016-05-03 15:41:26 +10004016 }
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00004017 phb->ioda.pe_array = aux + pemap_off;
Gavin Shan63803c32016-05-20 16:41:32 +10004018
4019 /*
4020 * Choose PE number for root bus, which shouldn't have
4021 * M64 resources consumed by its child devices. To pick
4022 * the PE number adjacent to the reserved one if possible.
4023 */
4024 pnv_ioda_reserve_pe(phb, phb->ioda.reserved_pe_idx);
4025 if (phb->ioda.reserved_pe_idx == 0) {
4026 phb->ioda.root_pe_idx = 1;
4027 pnv_ioda_reserve_pe(phb, phb->ioda.root_pe_idx);
4028 } else if (phb->ioda.reserved_pe_idx == (phb->ioda.total_pe_num - 1)) {
4029 phb->ioda.root_pe_idx = phb->ioda.reserved_pe_idx - 1;
4030 pnv_ioda_reserve_pe(phb, phb->ioda.root_pe_idx);
4031 } else {
4032 phb->ioda.root_pe_idx = IODA_INVALID_PE;
4033 }
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00004034
4035 INIT_LIST_HEAD(&phb->ioda.pe_list);
Wei Yang781a8682015-03-25 16:23:57 +08004036 mutex_init(&phb->ioda.pe_list_mutex);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00004037
4038 /* Calculate how many 32-bit TCE segments we have */
Gavin Shan2b923ed2016-05-05 12:04:16 +10004039 phb->ioda.dma32_count = phb->ioda.m32_pci_base /
Gavin Shanacce9712016-05-03 15:41:33 +10004040 PNV_IODA1_DMA32_SEGSIZE;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00004041
Gavin Shanaa0c0332013-04-25 19:20:57 +00004042#if 0 /* We should really do that ... */
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00004043 rc = opal_pci_set_phb_mem_window(opal->phb_id,
4044 window_type,
4045 window_num,
4046 starting_real_address,
4047 starting_pci_address,
4048 segment_size);
4049#endif
4050
Guo Chao262af552014-07-21 14:42:30 +10004051 pr_info(" %03d (%03d) PE's M32: 0x%x [segment=0x%x]\n",
Gavin Shan92b8f132016-05-03 15:41:24 +10004052 phb->ioda.total_pe_num, phb->ioda.reserved_pe_idx,
Guo Chao262af552014-07-21 14:42:30 +10004053 phb->ioda.m32_size, phb->ioda.m32_segsize);
4054 if (phb->ioda.m64_size)
4055 pr_info(" M64: 0x%lx [segment=0x%lx]\n",
4056 phb->ioda.m64_size, phb->ioda.m64_segsize);
4057 if (phb->ioda.io_size)
4058 pr_info(" IO: 0x%x [segment=0x%x]\n",
4059 phb->ioda.io_size, phb->ioda.io_segsize);
4060
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00004061
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00004062 phb->hose->ops = &pnv_pci_ops;
Gavin Shan49dec922014-07-21 14:42:33 +10004063 phb->get_pe_state = pnv_ioda_get_pe_state;
4064 phb->freeze_pe = pnv_ioda_freeze_pe;
4065 phb->unfreeze_pe = pnv_ioda_unfreeze_pe;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00004066
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00004067 /* Setup MSI support */
4068 pnv_pci_init_ioda_msis(phb);
4069
Gavin Shanc40a4212012-08-20 03:49:20 +00004070 /*
4071 * We pass the PCI probe flag PCI_REASSIGN_ALL_RSRC here
4072 * to let the PCI core do resource assignment. It's supposed
4073 * that the PCI core will do correct I/O and MMIO alignment
4074 * for the P2P bridge bars so that each PCI bus (excluding
4075 * the child P2P bridges) can form individual PE.
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00004076 */
Gavin Shanfb446ad2012-08-20 03:49:14 +00004077 ppc_md.pcibios_fixup = pnv_pci_ioda_fixup;
Alistair Popple5d2aa712015-12-17 13:43:13 +11004078
Frederic Barrat7f2c39e2018-01-23 12:31:36 +01004079 switch (phb->type) {
4080 case PNV_PHB_NPU_NVLINK:
Alistair Popple5d2aa712015-12-17 13:43:13 +11004081 hose->controller_ops = pnv_npu_ioda_controller_ops;
Frederic Barrat7f2c39e2018-01-23 12:31:36 +01004082 break;
4083 case PNV_PHB_NPU_OCAPI:
4084 hose->controller_ops = pnv_npu_ocapi_ioda_controller_ops;
4085 break;
4086 default:
Alexey Kardashevskiyf9f83452016-04-29 18:55:20 +10004087 phb->dma_dev_setup = pnv_pci_ioda_dma_dev_setup;
Alistair Popple5d2aa712015-12-17 13:43:13 +11004088 hose->controller_ops = pnv_pci_ioda_controller_ops;
Alexey Kardashevskiyf9f83452016-04-29 18:55:20 +10004089 }
Michael Ellermanad30cb92015-04-14 09:29:23 +10004090
Yongji Xie38274632017-04-10 19:58:13 +08004091 ppc_md.pcibios_default_alignment = pnv_pci_default_alignment;
4092
Wei Yang6e628c72015-03-25 16:23:55 +08004093#ifdef CONFIG_PCI_IOV
4094 ppc_md.pcibios_fixup_sriov = pnv_pci_ioda_fixup_iov_resources;
Wei Yang5350ab32015-03-25 16:23:56 +08004095 ppc_md.pcibios_iov_resource_alignment = pnv_pci_iov_resource_alignment;
Bryant G. Ly988fc3b2017-11-09 08:00:33 -06004096 ppc_md.pcibios_sriov_enable = pnv_pcibios_sriov_enable;
4097 ppc_md.pcibios_sriov_disable = pnv_pcibios_sriov_disable;
Michael Ellermanad30cb92015-04-14 09:29:23 +10004098#endif
4099
Gavin Shanc40a4212012-08-20 03:49:20 +00004100 pci_add_flags(PCI_REASSIGN_ALL_RSRC);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00004101
4102 /* Reset IODA tables to a clean state */
Gavin Shand1a85ee2014-09-30 12:39:05 +10004103 rc = opal_pci_reset(phb_id, OPAL_RESET_PCI_IODA_TABLE, OPAL_ASSERT_RESET);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00004104 if (rc)
Joe Perchesf2c2cbc2016-10-24 21:00:08 -07004105 pr_warn(" OPAL Error %ld performing IODA table reset !\n", rc);
Gavin Shan361f2a22014-04-24 18:00:25 +10004106
Andrew Donnellan6060e9e2016-09-16 20:39:44 +10004107 /*
4108 * If we're running in kdump kernel, the previous kernel never
Gavin Shan361f2a22014-04-24 18:00:25 +10004109 * shutdown PCI devices correctly. We already got IODA table
4110 * cleaned out. So we have to issue PHB reset to stop all PCI
Guilherme G. Piccoli45baee12017-11-17 16:58:59 -02004111 * transactions from previous kernel. The ppc_pci_reset_phbs
4112 * kernel parameter will force this reset too.
Gavin Shan361f2a22014-04-24 18:00:25 +10004113 */
Guilherme G. Piccoli45baee12017-11-17 16:58:59 -02004114 if (is_kdump_kernel() || pci_reset_phbs) {
Gavin Shan361f2a22014-04-24 18:00:25 +10004115 pr_info(" Issue PHB reset ...\n");
Gavin Shancadf3642015-02-16 14:45:47 +11004116 pnv_eeh_phb_reset(hose, EEH_RESET_FUNDAMENTAL);
4117 pnv_eeh_phb_reset(hose, EEH_RESET_DEACTIVATE);
Gavin Shan361f2a22014-04-24 18:00:25 +10004118 }
Guo Chao262af552014-07-21 14:42:30 +10004119
Gavin Shan9e9e8932014-11-12 13:36:05 +11004120 /* Remove M64 resource if we can't configure it successfully */
4121 if (!phb->init_m64 || phb->init_m64(phb))
Guo Chao262af552014-07-21 14:42:30 +10004122 hose->mem_resources[1].flags = 0;
Gavin Shanaa0c0332013-04-25 19:20:57 +00004123}
4124
Bjorn Helgaas67975002013-07-02 12:20:03 -06004125void __init pnv_pci_init_ioda2_phb(struct device_node *np)
Gavin Shanaa0c0332013-04-25 19:20:57 +00004126{
Gavin Shane9cc17d2013-06-20 13:21:14 +08004127 pnv_pci_init_ioda_phb(np, 0, PNV_PHB_IODA2);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00004128}
4129
Alistair Popple5d2aa712015-12-17 13:43:13 +11004130void __init pnv_pci_init_npu_phb(struct device_node *np)
4131{
Frederic Barrat7f2c39e2018-01-23 12:31:36 +01004132 pnv_pci_init_ioda_phb(np, 0, PNV_PHB_NPU_NVLINK);
Alistair Popple5d2aa712015-12-17 13:43:13 +11004133}
4134
Frederic Barrat7f2c39e2018-01-23 12:31:36 +01004135void __init pnv_pci_init_npu2_opencapi_phb(struct device_node *np)
4136{
4137 pnv_pci_init_ioda_phb(np, 0, PNV_PHB_NPU_OCAPI);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00004138}
4139
Andrew Donnellan228c2f42018-01-23 12:31:37 +01004140static void pnv_npu2_opencapi_cfg_size_fixup(struct pci_dev *dev)
4141{
4142 struct pci_controller *hose = pci_bus_to_host(dev->bus);
4143 struct pnv_phb *phb = hose->private_data;
4144
4145 if (!machine_is(powernv))
4146 return;
4147
4148 if (phb->type == PNV_PHB_NPU_OCAPI)
4149 dev->cfg_size = PCI_CFG_SPACE_EXP_SIZE;
4150}
4151DECLARE_PCI_FIXUP_EARLY(PCI_ANY_ID, PCI_ANY_ID, pnv_npu2_opencapi_cfg_size_fixup);
4152
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00004153void __init pnv_pci_init_ioda_hub(struct device_node *np)
4154{
4155 struct device_node *phbn;
4156 const __be64 *prop64;
4157 u64 hub_id;
4158
Rob Herringb7c670d2017-08-21 10:16:47 -05004159 pr_info("Probing IODA IO-Hub %pOF\n", np);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00004160
4161 prop64 = of_get_property(np, "ibm,opal-hubid", NULL);
4162 if (!prop64) {
4163 pr_err(" Missing \"ibm,opal-hubid\" property !\n");
4164 return;
4165 }
4166 hub_id = be64_to_cpup(prop64);
4167 pr_devel(" HUB-ID : 0x%016llx\n", hub_id);
4168
4169 /* Count child PHBs */
4170 for_each_child_of_node(np, phbn) {
4171 /* Look for IODA1 PHBs */
4172 if (of_device_is_compatible(phbn, "ibm,ioda-phb"))
4173 pnv_pci_init_ioda_phb(phbn, hub_id, PNV_PHB_IODA1);
4174 }
4175}