blob: cd827d5a825516947598c0c1ffb802288366588b [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * drivers/mtd/nand.c
3 *
4 * Overview:
5 * This is the generic MTD driver for NAND flash devices. It should be
6 * capable of working with almost all NAND chips currently available.
7 * Basic support for AG-AND chips is provided.
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00008 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 * Additional technical information is available on
maximilian attems8b2b4032007-07-28 13:07:16 +020010 * http://www.linux-mtd.infradead.org/doc/nand.html
Thomas Gleixner61b03bd2005-11-07 11:15:49 +000011 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070012 * Copyright (C) 2000 Steven J. Hill (sjhill@realitydiluted.com)
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +020013 * 2002-2006 Thomas Gleixner (tglx@linutronix.de)
Linus Torvalds1da177e2005-04-16 15:20:36 -070014 *
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +020015 * Credits:
Thomas Gleixner61b03bd2005-11-07 11:15:49 +000016 * David Woodhouse for adding multichip support
17 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070018 * Aleph One Ltd. and Toby Churchill Ltd. for supporting the
19 * rework for 2K page size chips
20 *
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +020021 * TODO:
Linus Torvalds1da177e2005-04-16 15:20:36 -070022 * Enable cached programming for 2k page size chips
23 * Check, if mtd->ecctype should be set to MTD_ECC_HW
Brian Norris7854d3f2011-06-23 14:12:08 -070024 * if we have HW ECC support.
Linus Torvalds1da177e2005-04-16 15:20:36 -070025 * The AG-AND chips have nice features for speed improvement,
26 * which are not supported yet. Read / program 4 pages in one go.
Artem Bityutskiyc0b8ba72007-07-23 16:06:50 +030027 * BBT table is not serialized, has to be fixed
Linus Torvalds1da177e2005-04-16 15:20:36 -070028 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070029 * This program is free software; you can redistribute it and/or modify
30 * it under the terms of the GNU General Public License version 2 as
31 * published by the Free Software Foundation.
32 *
33 */
34
David Woodhouse552d9202006-05-14 01:20:46 +010035#include <linux/module.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070036#include <linux/delay.h>
37#include <linux/errno.h>
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +020038#include <linux/err.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070039#include <linux/sched.h>
40#include <linux/slab.h>
41#include <linux/types.h>
42#include <linux/mtd/mtd.h>
43#include <linux/mtd/nand.h>
44#include <linux/mtd/nand_ecc.h>
Ivan Djelic193bd402011-03-11 11:05:33 +010045#include <linux/mtd/nand_bch.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070046#include <linux/interrupt.h>
47#include <linux/bitops.h>
Richard Purdie8fe833c2006-03-31 02:31:14 -080048#include <linux/leds.h>
Florian Fainelli7351d3a2010-09-07 13:23:45 +020049#include <linux/io.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070050#include <linux/mtd/partitions.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070051
52/* Define default oob placement schemes for large and small page devices */
Thomas Gleixner5bd34c02006-05-27 22:16:10 +020053static struct nand_ecclayout nand_oob_8 = {
Linus Torvalds1da177e2005-04-16 15:20:36 -070054 .eccbytes = 3,
55 .eccpos = {0, 1, 2},
Thomas Gleixner5bd34c02006-05-27 22:16:10 +020056 .oobfree = {
57 {.offset = 3,
58 .length = 2},
59 {.offset = 6,
Florian Fainellif8ac0412010-09-07 13:23:43 +020060 .length = 2} }
Linus Torvalds1da177e2005-04-16 15:20:36 -070061};
62
Thomas Gleixner5bd34c02006-05-27 22:16:10 +020063static struct nand_ecclayout nand_oob_16 = {
Linus Torvalds1da177e2005-04-16 15:20:36 -070064 .eccbytes = 6,
65 .eccpos = {0, 1, 2, 3, 6, 7},
Thomas Gleixner5bd34c02006-05-27 22:16:10 +020066 .oobfree = {
67 {.offset = 8,
Florian Fainellif8ac0412010-09-07 13:23:43 +020068 . length = 8} }
Linus Torvalds1da177e2005-04-16 15:20:36 -070069};
70
Thomas Gleixner5bd34c02006-05-27 22:16:10 +020071static struct nand_ecclayout nand_oob_64 = {
Linus Torvalds1da177e2005-04-16 15:20:36 -070072 .eccbytes = 24,
73 .eccpos = {
David Woodhousee0c7d762006-05-13 18:07:53 +010074 40, 41, 42, 43, 44, 45, 46, 47,
75 48, 49, 50, 51, 52, 53, 54, 55,
76 56, 57, 58, 59, 60, 61, 62, 63},
Thomas Gleixner5bd34c02006-05-27 22:16:10 +020077 .oobfree = {
78 {.offset = 2,
Florian Fainellif8ac0412010-09-07 13:23:43 +020079 .length = 38} }
Linus Torvalds1da177e2005-04-16 15:20:36 -070080};
81
Thomas Gleixner81ec5362007-12-12 17:27:03 +010082static struct nand_ecclayout nand_oob_128 = {
83 .eccbytes = 48,
84 .eccpos = {
85 80, 81, 82, 83, 84, 85, 86, 87,
86 88, 89, 90, 91, 92, 93, 94, 95,
87 96, 97, 98, 99, 100, 101, 102, 103,
88 104, 105, 106, 107, 108, 109, 110, 111,
89 112, 113, 114, 115, 116, 117, 118, 119,
90 120, 121, 122, 123, 124, 125, 126, 127},
91 .oobfree = {
92 {.offset = 2,
Florian Fainellif8ac0412010-09-07 13:23:43 +020093 .length = 78} }
Thomas Gleixner81ec5362007-12-12 17:27:03 +010094};
95
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +020096static int nand_get_device(struct nand_chip *chip, struct mtd_info *mtd,
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +020097 int new_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -070098
Thomas Gleixner8593fbc2006-05-29 03:26:58 +020099static int nand_do_write_oob(struct mtd_info *mtd, loff_t to,
100 struct mtd_oob_ops *ops);
101
Thomas Gleixnerd470a972006-05-23 23:48:57 +0200102/*
Joe Perches8e87d782008-02-03 17:22:34 +0200103 * For devices which display every fart in the system on a separate LED. Is
Thomas Gleixnerd470a972006-05-23 23:48:57 +0200104 * compiled away when LED support is disabled.
105 */
106DEFINE_LED_TRIGGER(nand_led_trigger);
107
Vimal Singh6fe5a6a2010-02-03 14:12:24 +0530108static int check_offs_len(struct mtd_info *mtd,
109 loff_t ofs, uint64_t len)
110{
111 struct nand_chip *chip = mtd->priv;
112 int ret = 0;
113
114 /* Start address must align on block boundary */
115 if (ofs & ((1 << chip->phys_erase_shift) - 1)) {
Brian Norris289c0522011-07-19 10:06:09 -0700116 pr_debug("%s: unaligned address\n", __func__);
Vimal Singh6fe5a6a2010-02-03 14:12:24 +0530117 ret = -EINVAL;
118 }
119
120 /* Length must align on block boundary */
121 if (len & ((1 << chip->phys_erase_shift) - 1)) {
Brian Norris289c0522011-07-19 10:06:09 -0700122 pr_debug("%s: length not block aligned\n", __func__);
Vimal Singh6fe5a6a2010-02-03 14:12:24 +0530123 ret = -EINVAL;
124 }
125
126 /* Do not allow past end of device */
127 if (ofs + len > mtd->size) {
Brian Norris289c0522011-07-19 10:06:09 -0700128 pr_debug("%s: past end of device\n", __func__);
Vimal Singh6fe5a6a2010-02-03 14:12:24 +0530129 ret = -EINVAL;
130 }
131
132 return ret;
133}
134
Linus Torvalds1da177e2005-04-16 15:20:36 -0700135/**
136 * nand_release_device - [GENERIC] release chip
Brian Norris8b6e50c2011-05-25 14:59:01 -0700137 * @mtd: MTD device structure
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000138 *
Brian Norris8b6e50c2011-05-25 14:59:01 -0700139 * Deselect, release chip lock and wake up anyone waiting on the device.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700140 */
David Woodhousee0c7d762006-05-13 18:07:53 +0100141static void nand_release_device(struct mtd_info *mtd)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700142{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200143 struct nand_chip *chip = mtd->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700144
145 /* De-select the NAND device */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200146 chip->select_chip(mtd, -1);
Thomas Gleixner0dfc6242005-05-31 20:39:20 +0100147
Thomas Gleixnera36ed292006-05-23 11:37:03 +0200148 /* Release the controller and the chip */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200149 spin_lock(&chip->controller->lock);
150 chip->controller->active = NULL;
151 chip->state = FL_READY;
152 wake_up(&chip->controller->wq);
153 spin_unlock(&chip->controller->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700154}
155
156/**
157 * nand_read_byte - [DEFAULT] read one byte from the chip
Brian Norris8b6e50c2011-05-25 14:59:01 -0700158 * @mtd: MTD device structure
Linus Torvalds1da177e2005-04-16 15:20:36 -0700159 *
Brian Norris7854d3f2011-06-23 14:12:08 -0700160 * Default read function for 8bit buswidth
Linus Torvalds1da177e2005-04-16 15:20:36 -0700161 */
Thomas Gleixner58dd8f2b2006-05-23 11:52:35 +0200162static uint8_t nand_read_byte(struct mtd_info *mtd)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700163{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200164 struct nand_chip *chip = mtd->priv;
165 return readb(chip->IO_ADDR_R);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700166}
167
168/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700169 * nand_read_byte16 - [DEFAULT] read one byte endianess aware from the chip
Brian Norris7854d3f2011-06-23 14:12:08 -0700170 * nand_read_byte16 - [DEFAULT] read one byte endianness aware from the chip
Brian Norris8b6e50c2011-05-25 14:59:01 -0700171 * @mtd: MTD device structure
Linus Torvalds1da177e2005-04-16 15:20:36 -0700172 *
Brian Norris7854d3f2011-06-23 14:12:08 -0700173 * Default read function for 16bit buswidth with endianness conversion.
174 *
Linus Torvalds1da177e2005-04-16 15:20:36 -0700175 */
Thomas Gleixner58dd8f2b2006-05-23 11:52:35 +0200176static uint8_t nand_read_byte16(struct mtd_info *mtd)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700177{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200178 struct nand_chip *chip = mtd->priv;
179 return (uint8_t) cpu_to_le16(readw(chip->IO_ADDR_R));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700180}
181
182/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700183 * nand_read_word - [DEFAULT] read one word from the chip
Brian Norris8b6e50c2011-05-25 14:59:01 -0700184 * @mtd: MTD device structure
Linus Torvalds1da177e2005-04-16 15:20:36 -0700185 *
Brian Norris7854d3f2011-06-23 14:12:08 -0700186 * Default read function for 16bit buswidth without endianness conversion.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700187 */
188static u16 nand_read_word(struct mtd_info *mtd)
189{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200190 struct nand_chip *chip = mtd->priv;
191 return readw(chip->IO_ADDR_R);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700192}
193
194/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700195 * nand_select_chip - [DEFAULT] control CE line
Brian Norris8b6e50c2011-05-25 14:59:01 -0700196 * @mtd: MTD device structure
197 * @chipnr: chipnumber to select, -1 for deselect
Linus Torvalds1da177e2005-04-16 15:20:36 -0700198 *
199 * Default select function for 1 chip devices.
200 */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200201static void nand_select_chip(struct mtd_info *mtd, int chipnr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700202{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200203 struct nand_chip *chip = mtd->priv;
204
205 switch (chipnr) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700206 case -1:
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200207 chip->cmd_ctrl(mtd, NAND_CMD_NONE, 0 | NAND_CTRL_CHANGE);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700208 break;
209 case 0:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700210 break;
211
212 default:
213 BUG();
214 }
215}
216
217/**
218 * nand_write_buf - [DEFAULT] write buffer to chip
Brian Norris8b6e50c2011-05-25 14:59:01 -0700219 * @mtd: MTD device structure
220 * @buf: data buffer
221 * @len: number of bytes to write
Linus Torvalds1da177e2005-04-16 15:20:36 -0700222 *
Brian Norris7854d3f2011-06-23 14:12:08 -0700223 * Default write function for 8bit buswidth.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700224 */
Thomas Gleixner58dd8f2b2006-05-23 11:52:35 +0200225static void nand_write_buf(struct mtd_info *mtd, const uint8_t *buf, int len)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700226{
227 int i;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200228 struct nand_chip *chip = mtd->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700229
David Woodhousee0c7d762006-05-13 18:07:53 +0100230 for (i = 0; i < len; i++)
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200231 writeb(buf[i], chip->IO_ADDR_W);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700232}
233
234/**
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000235 * nand_read_buf - [DEFAULT] read chip data into buffer
Brian Norris8b6e50c2011-05-25 14:59:01 -0700236 * @mtd: MTD device structure
237 * @buf: buffer to store date
238 * @len: number of bytes to read
Linus Torvalds1da177e2005-04-16 15:20:36 -0700239 *
Brian Norris7854d3f2011-06-23 14:12:08 -0700240 * Default read function for 8bit buswidth.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700241 */
Thomas Gleixner58dd8f2b2006-05-23 11:52:35 +0200242static void nand_read_buf(struct mtd_info *mtd, uint8_t *buf, int len)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700243{
244 int i;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200245 struct nand_chip *chip = mtd->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700246
David Woodhousee0c7d762006-05-13 18:07:53 +0100247 for (i = 0; i < len; i++)
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200248 buf[i] = readb(chip->IO_ADDR_R);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700249}
250
251/**
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000252 * nand_verify_buf - [DEFAULT] Verify chip data against buffer
Brian Norris8b6e50c2011-05-25 14:59:01 -0700253 * @mtd: MTD device structure
254 * @buf: buffer containing the data to compare
255 * @len: number of bytes to compare
Linus Torvalds1da177e2005-04-16 15:20:36 -0700256 *
Brian Norris7854d3f2011-06-23 14:12:08 -0700257 * Default verify function for 8bit buswidth.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700258 */
Thomas Gleixner58dd8f2b2006-05-23 11:52:35 +0200259static int nand_verify_buf(struct mtd_info *mtd, const uint8_t *buf, int len)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700260{
261 int i;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200262 struct nand_chip *chip = mtd->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700263
David Woodhousee0c7d762006-05-13 18:07:53 +0100264 for (i = 0; i < len; i++)
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200265 if (buf[i] != readb(chip->IO_ADDR_R))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700266 return -EFAULT;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700267 return 0;
268}
269
270/**
271 * nand_write_buf16 - [DEFAULT] write buffer to chip
Brian Norris8b6e50c2011-05-25 14:59:01 -0700272 * @mtd: MTD device structure
273 * @buf: data buffer
274 * @len: number of bytes to write
Linus Torvalds1da177e2005-04-16 15:20:36 -0700275 *
Brian Norris7854d3f2011-06-23 14:12:08 -0700276 * Default write function for 16bit buswidth.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700277 */
Thomas Gleixner58dd8f2b2006-05-23 11:52:35 +0200278static void nand_write_buf16(struct mtd_info *mtd, const uint8_t *buf, int len)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700279{
280 int i;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200281 struct nand_chip *chip = mtd->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700282 u16 *p = (u16 *) buf;
283 len >>= 1;
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000284
David Woodhousee0c7d762006-05-13 18:07:53 +0100285 for (i = 0; i < len; i++)
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200286 writew(p[i], chip->IO_ADDR_W);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000287
Linus Torvalds1da177e2005-04-16 15:20:36 -0700288}
289
290/**
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000291 * nand_read_buf16 - [DEFAULT] read chip data into buffer
Brian Norris8b6e50c2011-05-25 14:59:01 -0700292 * @mtd: MTD device structure
293 * @buf: buffer to store date
294 * @len: number of bytes to read
Linus Torvalds1da177e2005-04-16 15:20:36 -0700295 *
Brian Norris7854d3f2011-06-23 14:12:08 -0700296 * Default read function for 16bit buswidth.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700297 */
Thomas Gleixner58dd8f2b2006-05-23 11:52:35 +0200298static void nand_read_buf16(struct mtd_info *mtd, uint8_t *buf, int len)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700299{
300 int i;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200301 struct nand_chip *chip = mtd->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700302 u16 *p = (u16 *) buf;
303 len >>= 1;
304
David Woodhousee0c7d762006-05-13 18:07:53 +0100305 for (i = 0; i < len; i++)
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200306 p[i] = readw(chip->IO_ADDR_R);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700307}
308
309/**
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000310 * nand_verify_buf16 - [DEFAULT] Verify chip data against buffer
Brian Norris8b6e50c2011-05-25 14:59:01 -0700311 * @mtd: MTD device structure
312 * @buf: buffer containing the data to compare
313 * @len: number of bytes to compare
Linus Torvalds1da177e2005-04-16 15:20:36 -0700314 *
Brian Norris7854d3f2011-06-23 14:12:08 -0700315 * Default verify function for 16bit buswidth.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700316 */
Thomas Gleixner58dd8f2b2006-05-23 11:52:35 +0200317static int nand_verify_buf16(struct mtd_info *mtd, const uint8_t *buf, int len)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700318{
319 int i;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200320 struct nand_chip *chip = mtd->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700321 u16 *p = (u16 *) buf;
322 len >>= 1;
323
David Woodhousee0c7d762006-05-13 18:07:53 +0100324 for (i = 0; i < len; i++)
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200325 if (p[i] != readw(chip->IO_ADDR_R))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700326 return -EFAULT;
327
328 return 0;
329}
330
331/**
332 * nand_block_bad - [DEFAULT] Read bad block marker from the chip
Brian Norris8b6e50c2011-05-25 14:59:01 -0700333 * @mtd: MTD device structure
334 * @ofs: offset from device start
335 * @getchip: 0, if the chip is already selected
Linus Torvalds1da177e2005-04-16 15:20:36 -0700336 *
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000337 * Check, if the block is bad.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700338 */
339static int nand_block_bad(struct mtd_info *mtd, loff_t ofs, int getchip)
340{
341 int page, chipnr, res = 0;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200342 struct nand_chip *chip = mtd->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700343 u16 bad;
344
Brian Norris5fb15492011-05-31 16:31:21 -0700345 if (chip->bbt_options & NAND_BBT_SCANLASTPAGE)
Kevin Cernekeeb60b08b2010-05-04 20:58:10 -0700346 ofs += mtd->erasesize - mtd->writesize;
347
Thomas Knobloch1a12f462007-05-03 07:39:37 +0100348 page = (int)(ofs >> chip->page_shift) & chip->pagemask;
349
Linus Torvalds1da177e2005-04-16 15:20:36 -0700350 if (getchip) {
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200351 chipnr = (int)(ofs >> chip->chip_shift);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700352
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200353 nand_get_device(chip, mtd, FL_READING);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700354
355 /* Select the NAND device */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200356 chip->select_chip(mtd, chipnr);
Thomas Knobloch1a12f462007-05-03 07:39:37 +0100357 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700358
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200359 if (chip->options & NAND_BUSWIDTH_16) {
360 chip->cmdfunc(mtd, NAND_CMD_READOOB, chip->badblockpos & 0xFE,
Thomas Knobloch1a12f462007-05-03 07:39:37 +0100361 page);
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200362 bad = cpu_to_le16(chip->read_word(mtd));
363 if (chip->badblockpos & 0x1)
Vitaly Wool49196f32005-11-02 16:54:46 +0000364 bad >>= 8;
Maxim Levitskye0b58d02010-02-22 20:39:38 +0200365 else
366 bad &= 0xFF;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700367 } else {
Thomas Knobloch1a12f462007-05-03 07:39:37 +0100368 chip->cmdfunc(mtd, NAND_CMD_READOOB, chip->badblockpos, page);
Maxim Levitskye0b58d02010-02-22 20:39:38 +0200369 bad = chip->read_byte(mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700370 }
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000371
Maxim Levitskye0b58d02010-02-22 20:39:38 +0200372 if (likely(chip->badblockbits == 8))
373 res = bad != 0xFF;
374 else
375 res = hweight8(bad) < chip->badblockbits;
376
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200377 if (getchip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700378 nand_release_device(mtd);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000379
Linus Torvalds1da177e2005-04-16 15:20:36 -0700380 return res;
381}
382
383/**
384 * nand_default_block_markbad - [DEFAULT] mark a block bad
Brian Norris8b6e50c2011-05-25 14:59:01 -0700385 * @mtd: MTD device structure
386 * @ofs: offset from device start
Linus Torvalds1da177e2005-04-16 15:20:36 -0700387 *
Brian Norris8b6e50c2011-05-25 14:59:01 -0700388 * This is the default implementation, which can be overridden by a hardware
389 * specific driver.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700390*/
391static int nand_default_block_markbad(struct mtd_info *mtd, loff_t ofs)
392{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200393 struct nand_chip *chip = mtd->priv;
Thomas Gleixner58dd8f2b2006-05-23 11:52:35 +0200394 uint8_t buf[2] = { 0, 0 };
Brian Norris02ed70b2010-07-21 16:53:47 -0700395 int block, ret, i = 0;
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000396
Brian Norris00918422012-01-13 18:11:47 -0800397 if (!(chip->bbt_options & NAND_BBT_USE_FLASH)) {
398 struct erase_info einfo;
399
400 /* Attempt erase before marking OOB */
401 memset(&einfo, 0, sizeof(einfo));
402 einfo.mtd = mtd;
403 einfo.addr = ofs;
404 einfo.len = 1 << chip->phys_erase_shift;
405 nand_erase_nand(mtd, &einfo, 0);
406 }
407
Brian Norris5fb15492011-05-31 16:31:21 -0700408 if (chip->bbt_options & NAND_BBT_SCANLASTPAGE)
Kevin Cernekeeb60b08b2010-05-04 20:58:10 -0700409 ofs += mtd->erasesize - mtd->writesize;
410
Linus Torvalds1da177e2005-04-16 15:20:36 -0700411 /* Get block number */
Andre Renaud4226b512007-04-17 13:50:59 -0400412 block = (int)(ofs >> chip->bbt_erase_shift);
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200413 if (chip->bbt)
414 chip->bbt[block >> 2] |= 0x01 << ((block & 0x03) << 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700415
Brian Norris8b6e50c2011-05-25 14:59:01 -0700416 /* Do we have a flash based bad block table? */
Brian Norrisbb9ebd42011-05-31 16:31:23 -0700417 if (chip->bbt_options & NAND_BBT_USE_FLASH)
Thomas Gleixnerf1a28c02006-05-30 00:37:34 +0200418 ret = nand_update_bbt(mtd, ofs);
419 else {
Brian Norris4a89ff82011-08-30 18:45:45 -0700420 struct mtd_oob_ops ops;
421
Artem Bityutskiyc0b8ba72007-07-23 16:06:50 +0300422 nand_get_device(chip, mtd, FL_WRITING);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000423
Brian Norrisa0dc5522011-05-31 16:31:20 -0700424 /*
425 * Write to first two pages if necessary. If we write to more
426 * than one location, the first error encountered quits the
427 * procedure. We write two bytes per location, so we dont have
428 * to mess with 16 bit access.
Brian Norris02ed70b2010-07-21 16:53:47 -0700429 */
Brian Norris4a89ff82011-08-30 18:45:45 -0700430 ops.len = ops.ooblen = 2;
431 ops.datbuf = NULL;
432 ops.oobbuf = buf;
433 ops.ooboffs = chip->badblockpos & ~0x01;
Brian Norris23b1a992011-10-14 20:09:33 -0700434 ops.mode = MTD_OPS_PLACE_OOB;
Brian Norris02ed70b2010-07-21 16:53:47 -0700435 do {
Brian Norris4a89ff82011-08-30 18:45:45 -0700436 ret = nand_do_write_oob(mtd, ofs, &ops);
Brian Norris02ed70b2010-07-21 16:53:47 -0700437
Brian Norris02ed70b2010-07-21 16:53:47 -0700438 i++;
439 ofs += mtd->writesize;
Brian Norris5fb15492011-05-31 16:31:21 -0700440 } while (!ret && (chip->bbt_options & NAND_BBT_SCAN2NDPAGE) &&
Brian Norris02ed70b2010-07-21 16:53:47 -0700441 i < 2);
442
Artem Bityutskiyc0b8ba72007-07-23 16:06:50 +0300443 nand_release_device(mtd);
Thomas Gleixnerf1a28c02006-05-30 00:37:34 +0200444 }
445 if (!ret)
446 mtd->ecc_stats.badblocks++;
Artem Bityutskiyc0b8ba72007-07-23 16:06:50 +0300447
Thomas Gleixnerf1a28c02006-05-30 00:37:34 +0200448 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700449}
450
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000451/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700452 * nand_check_wp - [GENERIC] check if the chip is write protected
Brian Norris8b6e50c2011-05-25 14:59:01 -0700453 * @mtd: MTD device structure
Linus Torvalds1da177e2005-04-16 15:20:36 -0700454 *
Brian Norris8b6e50c2011-05-25 14:59:01 -0700455 * Check, if the device is write protected. The function expects, that the
456 * device is already selected.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700457 */
David Woodhousee0c7d762006-05-13 18:07:53 +0100458static int nand_check_wp(struct mtd_info *mtd)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700459{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200460 struct nand_chip *chip = mtd->priv;
Maxim Levitsky93edbad2010-02-22 20:39:40 +0200461
Brian Norris8b6e50c2011-05-25 14:59:01 -0700462 /* Broken xD cards report WP despite being writable */
Maxim Levitsky93edbad2010-02-22 20:39:40 +0200463 if (chip->options & NAND_BROKEN_XD)
464 return 0;
465
Linus Torvalds1da177e2005-04-16 15:20:36 -0700466 /* Check the WP bit */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200467 chip->cmdfunc(mtd, NAND_CMD_STATUS, -1, -1);
468 return (chip->read_byte(mtd) & NAND_STATUS_WP) ? 0 : 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700469}
470
471/**
472 * nand_block_checkbad - [GENERIC] Check if a block is marked bad
Brian Norris8b6e50c2011-05-25 14:59:01 -0700473 * @mtd: MTD device structure
474 * @ofs: offset from device start
475 * @getchip: 0, if the chip is already selected
476 * @allowbbt: 1, if its allowed to access the bbt area
Linus Torvalds1da177e2005-04-16 15:20:36 -0700477 *
478 * Check, if the block is bad. Either by reading the bad block table or
479 * calling of the scan function.
480 */
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +0200481static int nand_block_checkbad(struct mtd_info *mtd, loff_t ofs, int getchip,
482 int allowbbt)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700483{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200484 struct nand_chip *chip = mtd->priv;
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000485
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200486 if (!chip->bbt)
487 return chip->block_bad(mtd, ofs, getchip);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000488
Linus Torvalds1da177e2005-04-16 15:20:36 -0700489 /* Return info from the table */
David Woodhousee0c7d762006-05-13 18:07:53 +0100490 return nand_isbad_bbt(mtd, ofs, allowbbt);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700491}
492
Simon Kagstrom2af7c652009-10-05 15:55:52 +0200493/**
494 * panic_nand_wait_ready - [GENERIC] Wait for the ready pin after commands.
Brian Norris8b6e50c2011-05-25 14:59:01 -0700495 * @mtd: MTD device structure
496 * @timeo: Timeout
Simon Kagstrom2af7c652009-10-05 15:55:52 +0200497 *
498 * Helper function for nand_wait_ready used when needing to wait in interrupt
499 * context.
500 */
501static void panic_nand_wait_ready(struct mtd_info *mtd, unsigned long timeo)
502{
503 struct nand_chip *chip = mtd->priv;
504 int i;
505
506 /* Wait for the device to get ready */
507 for (i = 0; i < timeo; i++) {
508 if (chip->dev_ready(mtd))
509 break;
510 touch_softlockup_watchdog();
511 mdelay(1);
512 }
513}
514
Brian Norris7854d3f2011-06-23 14:12:08 -0700515/* Wait for the ready pin, after a command. The timeout is caught later. */
David Woodhouse4b648b02006-09-25 17:05:24 +0100516void nand_wait_ready(struct mtd_info *mtd)
Thomas Gleixner3b887752005-02-22 21:56:49 +0000517{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200518 struct nand_chip *chip = mtd->priv;
David Woodhousee0c7d762006-05-13 18:07:53 +0100519 unsigned long timeo = jiffies + 2;
Thomas Gleixner3b887752005-02-22 21:56:49 +0000520
Simon Kagstrom2af7c652009-10-05 15:55:52 +0200521 /* 400ms timeout */
522 if (in_interrupt() || oops_in_progress)
523 return panic_nand_wait_ready(mtd, 400);
524
Richard Purdie8fe833c2006-03-31 02:31:14 -0800525 led_trigger_event(nand_led_trigger, LED_FULL);
Brian Norris7854d3f2011-06-23 14:12:08 -0700526 /* Wait until command is processed or timeout occurs */
Thomas Gleixner3b887752005-02-22 21:56:49 +0000527 do {
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200528 if (chip->dev_ready(mtd))
Richard Purdie8fe833c2006-03-31 02:31:14 -0800529 break;
Ingo Molnar8446f1d2005-09-06 15:16:27 -0700530 touch_softlockup_watchdog();
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000531 } while (time_before(jiffies, timeo));
Richard Purdie8fe833c2006-03-31 02:31:14 -0800532 led_trigger_event(nand_led_trigger, LED_OFF);
Thomas Gleixner3b887752005-02-22 21:56:49 +0000533}
David Woodhouse4b648b02006-09-25 17:05:24 +0100534EXPORT_SYMBOL_GPL(nand_wait_ready);
Thomas Gleixner3b887752005-02-22 21:56:49 +0000535
Linus Torvalds1da177e2005-04-16 15:20:36 -0700536/**
537 * nand_command - [DEFAULT] Send command to NAND device
Brian Norris8b6e50c2011-05-25 14:59:01 -0700538 * @mtd: MTD device structure
539 * @command: the command to be sent
540 * @column: the column address for this command, -1 if none
541 * @page_addr: the page address for this command, -1 if none
Linus Torvalds1da177e2005-04-16 15:20:36 -0700542 *
Brian Norris8b6e50c2011-05-25 14:59:01 -0700543 * Send command to NAND device. This function is used for small page devices
544 * (256/512 Bytes per page).
Linus Torvalds1da177e2005-04-16 15:20:36 -0700545 */
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200546static void nand_command(struct mtd_info *mtd, unsigned int command,
547 int column, int page_addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700548{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200549 register struct nand_chip *chip = mtd->priv;
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200550 int ctrl = NAND_CTRL_CLE | NAND_CTRL_CHANGE;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700551
Brian Norris8b6e50c2011-05-25 14:59:01 -0700552 /* Write out the command to the device */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700553 if (command == NAND_CMD_SEQIN) {
554 int readcmd;
555
Joern Engel28318772006-05-22 23:18:05 +0200556 if (column >= mtd->writesize) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700557 /* OOB area */
Joern Engel28318772006-05-22 23:18:05 +0200558 column -= mtd->writesize;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700559 readcmd = NAND_CMD_READOOB;
560 } else if (column < 256) {
561 /* First 256 bytes --> READ0 */
562 readcmd = NAND_CMD_READ0;
563 } else {
564 column -= 256;
565 readcmd = NAND_CMD_READ1;
566 }
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200567 chip->cmd_ctrl(mtd, readcmd, ctrl);
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200568 ctrl &= ~NAND_CTRL_CHANGE;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700569 }
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200570 chip->cmd_ctrl(mtd, command, ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700571
Brian Norris8b6e50c2011-05-25 14:59:01 -0700572 /* Address cycle, when necessary */
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200573 ctrl = NAND_CTRL_ALE | NAND_CTRL_CHANGE;
574 /* Serially input address */
575 if (column != -1) {
576 /* Adjust columns for 16 bit buswidth */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200577 if (chip->options & NAND_BUSWIDTH_16)
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200578 column >>= 1;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200579 chip->cmd_ctrl(mtd, column, ctrl);
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200580 ctrl &= ~NAND_CTRL_CHANGE;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700581 }
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200582 if (page_addr != -1) {
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200583 chip->cmd_ctrl(mtd, page_addr, ctrl);
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200584 ctrl &= ~NAND_CTRL_CHANGE;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200585 chip->cmd_ctrl(mtd, page_addr >> 8, ctrl);
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200586 /* One more address cycle for devices > 32MiB */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200587 if (chip->chipsize > (32 << 20))
588 chip->cmd_ctrl(mtd, page_addr >> 16, ctrl);
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200589 }
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200590 chip->cmd_ctrl(mtd, NAND_CMD_NONE, NAND_NCE | NAND_CTRL_CHANGE);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000591
592 /*
Brian Norris8b6e50c2011-05-25 14:59:01 -0700593 * Program and erase have their own busy handlers status and sequential
594 * in needs no delay
David Woodhousee0c7d762006-05-13 18:07:53 +0100595 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700596 switch (command) {
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000597
Linus Torvalds1da177e2005-04-16 15:20:36 -0700598 case NAND_CMD_PAGEPROG:
599 case NAND_CMD_ERASE1:
600 case NAND_CMD_ERASE2:
601 case NAND_CMD_SEQIN:
602 case NAND_CMD_STATUS:
603 return;
604
605 case NAND_CMD_RESET:
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200606 if (chip->dev_ready)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700607 break;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200608 udelay(chip->chip_delay);
609 chip->cmd_ctrl(mtd, NAND_CMD_STATUS,
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200610 NAND_CTRL_CLE | NAND_CTRL_CHANGE);
Thomas Gleixner12efdde2006-05-24 22:57:09 +0200611 chip->cmd_ctrl(mtd,
612 NAND_CMD_NONE, NAND_NCE | NAND_CTRL_CHANGE);
Florian Fainellif8ac0412010-09-07 13:23:43 +0200613 while (!(chip->read_byte(mtd) & NAND_STATUS_READY))
614 ;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700615 return;
616
David Woodhousee0c7d762006-05-13 18:07:53 +0100617 /* This applies to read commands */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700618 default:
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000619 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700620 * If we don't have access to the busy pin, we apply the given
621 * command delay
David Woodhousee0c7d762006-05-13 18:07:53 +0100622 */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200623 if (!chip->dev_ready) {
624 udelay(chip->chip_delay);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700625 return;
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000626 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700627 }
Brian Norris8b6e50c2011-05-25 14:59:01 -0700628 /*
629 * Apply this short delay always to ensure that we do wait tWB in
630 * any case on any machine.
631 */
David Woodhousee0c7d762006-05-13 18:07:53 +0100632 ndelay(100);
Thomas Gleixner3b887752005-02-22 21:56:49 +0000633
634 nand_wait_ready(mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700635}
636
637/**
638 * nand_command_lp - [DEFAULT] Send command to NAND large page device
Brian Norris8b6e50c2011-05-25 14:59:01 -0700639 * @mtd: MTD device structure
640 * @command: the command to be sent
641 * @column: the column address for this command, -1 if none
642 * @page_addr: the page address for this command, -1 if none
Linus Torvalds1da177e2005-04-16 15:20:36 -0700643 *
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200644 * Send command to NAND device. This is the version for the new large page
Brian Norris7854d3f2011-06-23 14:12:08 -0700645 * devices. We don't have the separate regions as we have in the small page
646 * devices. We must emulate NAND_CMD_READOOB to keep the code compatible.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700647 */
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200648static void nand_command_lp(struct mtd_info *mtd, unsigned int command,
649 int column, int page_addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700650{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200651 register struct nand_chip *chip = mtd->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700652
653 /* Emulate NAND_CMD_READOOB */
654 if (command == NAND_CMD_READOOB) {
Joern Engel28318772006-05-22 23:18:05 +0200655 column += mtd->writesize;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700656 command = NAND_CMD_READ0;
657 }
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000658
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200659 /* Command latch cycle */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200660 chip->cmd_ctrl(mtd, command & 0xff,
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200661 NAND_NCE | NAND_CLE | NAND_CTRL_CHANGE);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700662
663 if (column != -1 || page_addr != -1) {
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200664 int ctrl = NAND_CTRL_CHANGE | NAND_NCE | NAND_ALE;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700665
666 /* Serially input address */
667 if (column != -1) {
668 /* Adjust columns for 16 bit buswidth */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200669 if (chip->options & NAND_BUSWIDTH_16)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700670 column >>= 1;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200671 chip->cmd_ctrl(mtd, column, ctrl);
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200672 ctrl &= ~NAND_CTRL_CHANGE;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200673 chip->cmd_ctrl(mtd, column >> 8, ctrl);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000674 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700675 if (page_addr != -1) {
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200676 chip->cmd_ctrl(mtd, page_addr, ctrl);
677 chip->cmd_ctrl(mtd, page_addr >> 8,
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200678 NAND_NCE | NAND_ALE);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700679 /* One more address cycle for devices > 128MiB */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200680 if (chip->chipsize > (128 << 20))
681 chip->cmd_ctrl(mtd, page_addr >> 16,
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200682 NAND_NCE | NAND_ALE);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700683 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700684 }
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200685 chip->cmd_ctrl(mtd, NAND_CMD_NONE, NAND_NCE | NAND_CTRL_CHANGE);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000686
687 /*
Brian Norris8b6e50c2011-05-25 14:59:01 -0700688 * Program and erase have their own busy handlers status, sequential
689 * in, and deplete1 need no delay.
David A. Marlin30f464b2005-01-17 18:35:25 +0000690 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700691 switch (command) {
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000692
Linus Torvalds1da177e2005-04-16 15:20:36 -0700693 case NAND_CMD_CACHEDPROG:
694 case NAND_CMD_PAGEPROG:
695 case NAND_CMD_ERASE1:
696 case NAND_CMD_ERASE2:
697 case NAND_CMD_SEQIN:
Thomas Gleixner7bc33122006-06-20 20:05:05 +0200698 case NAND_CMD_RNDIN:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700699 case NAND_CMD_STATUS:
David A. Marlin30f464b2005-01-17 18:35:25 +0000700 case NAND_CMD_DEPLETE1:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700701 return;
702
David A. Marlin30f464b2005-01-17 18:35:25 +0000703 case NAND_CMD_STATUS_ERROR:
704 case NAND_CMD_STATUS_ERROR0:
705 case NAND_CMD_STATUS_ERROR1:
706 case NAND_CMD_STATUS_ERROR2:
707 case NAND_CMD_STATUS_ERROR3:
Brian Norris8b6e50c2011-05-25 14:59:01 -0700708 /* Read error status commands require only a short delay */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200709 udelay(chip->chip_delay);
David A. Marlin30f464b2005-01-17 18:35:25 +0000710 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700711
712 case NAND_CMD_RESET:
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200713 if (chip->dev_ready)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700714 break;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200715 udelay(chip->chip_delay);
Thomas Gleixner12efdde2006-05-24 22:57:09 +0200716 chip->cmd_ctrl(mtd, NAND_CMD_STATUS,
717 NAND_NCE | NAND_CLE | NAND_CTRL_CHANGE);
718 chip->cmd_ctrl(mtd, NAND_CMD_NONE,
719 NAND_NCE | NAND_CTRL_CHANGE);
Florian Fainellif8ac0412010-09-07 13:23:43 +0200720 while (!(chip->read_byte(mtd) & NAND_STATUS_READY))
721 ;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700722 return;
723
Thomas Gleixner7bc33122006-06-20 20:05:05 +0200724 case NAND_CMD_RNDOUT:
725 /* No ready / busy check necessary */
726 chip->cmd_ctrl(mtd, NAND_CMD_RNDOUTSTART,
727 NAND_NCE | NAND_CLE | NAND_CTRL_CHANGE);
728 chip->cmd_ctrl(mtd, NAND_CMD_NONE,
729 NAND_NCE | NAND_CTRL_CHANGE);
730 return;
731
Linus Torvalds1da177e2005-04-16 15:20:36 -0700732 case NAND_CMD_READ0:
Thomas Gleixner12efdde2006-05-24 22:57:09 +0200733 chip->cmd_ctrl(mtd, NAND_CMD_READSTART,
734 NAND_NCE | NAND_CLE | NAND_CTRL_CHANGE);
735 chip->cmd_ctrl(mtd, NAND_CMD_NONE,
736 NAND_NCE | NAND_CTRL_CHANGE);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000737
David Woodhousee0c7d762006-05-13 18:07:53 +0100738 /* This applies to read commands */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700739 default:
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000740 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700741 * If we don't have access to the busy pin, we apply the given
Brian Norris8b6e50c2011-05-25 14:59:01 -0700742 * command delay.
David Woodhousee0c7d762006-05-13 18:07:53 +0100743 */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200744 if (!chip->dev_ready) {
745 udelay(chip->chip_delay);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700746 return;
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000747 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700748 }
Thomas Gleixner3b887752005-02-22 21:56:49 +0000749
Brian Norris8b6e50c2011-05-25 14:59:01 -0700750 /*
751 * Apply this short delay always to ensure that we do wait tWB in
752 * any case on any machine.
753 */
David Woodhousee0c7d762006-05-13 18:07:53 +0100754 ndelay(100);
Thomas Gleixner3b887752005-02-22 21:56:49 +0000755
756 nand_wait_ready(mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700757}
758
759/**
Simon Kagstrom2af7c652009-10-05 15:55:52 +0200760 * panic_nand_get_device - [GENERIC] Get chip for selected access
Brian Norris8b6e50c2011-05-25 14:59:01 -0700761 * @chip: the nand chip descriptor
762 * @mtd: MTD device structure
763 * @new_state: the state which is requested
Simon Kagstrom2af7c652009-10-05 15:55:52 +0200764 *
765 * Used when in panic, no locks are taken.
766 */
767static void panic_nand_get_device(struct nand_chip *chip,
768 struct mtd_info *mtd, int new_state)
769{
Brian Norris7854d3f2011-06-23 14:12:08 -0700770 /* Hardware controller shared among independent devices */
Simon Kagstrom2af7c652009-10-05 15:55:52 +0200771 chip->controller->active = chip;
772 chip->state = new_state;
773}
774
775/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700776 * nand_get_device - [GENERIC] Get chip for selected access
Brian Norris8b6e50c2011-05-25 14:59:01 -0700777 * @chip: the nand chip descriptor
778 * @mtd: MTD device structure
779 * @new_state: the state which is requested
Linus Torvalds1da177e2005-04-16 15:20:36 -0700780 *
781 * Get the device and lock it for exclusive access
782 */
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +0200783static int
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200784nand_get_device(struct nand_chip *chip, struct mtd_info *mtd, int new_state)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700785{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200786 spinlock_t *lock = &chip->controller->lock;
787 wait_queue_head_t *wq = &chip->controller->wq;
David Woodhousee0c7d762006-05-13 18:07:53 +0100788 DECLARE_WAITQUEUE(wait, current);
Florian Fainelli7351d3a2010-09-07 13:23:45 +0200789retry:
Thomas Gleixner0dfc6242005-05-31 20:39:20 +0100790 spin_lock(lock);
791
vimal singhb8b3ee92009-07-09 20:41:22 +0530792 /* Hardware controller shared among independent devices */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200793 if (!chip->controller->active)
794 chip->controller->active = chip;
Thomas Gleixnera36ed292006-05-23 11:37:03 +0200795
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200796 if (chip->controller->active == chip && chip->state == FL_READY) {
797 chip->state = new_state;
Thomas Gleixner0dfc6242005-05-31 20:39:20 +0100798 spin_unlock(lock);
Vitaly Wool962034f2005-09-15 14:58:53 +0100799 return 0;
800 }
801 if (new_state == FL_PM_SUSPENDED) {
Li Yang6b0d9a82009-11-17 14:45:49 -0800802 if (chip->controller->active->state == FL_PM_SUSPENDED) {
803 chip->state = FL_PM_SUSPENDED;
804 spin_unlock(lock);
805 return 0;
Li Yang6b0d9a82009-11-17 14:45:49 -0800806 }
Thomas Gleixner0dfc6242005-05-31 20:39:20 +0100807 }
808 set_current_state(TASK_UNINTERRUPTIBLE);
809 add_wait_queue(wq, &wait);
810 spin_unlock(lock);
811 schedule();
812 remove_wait_queue(wq, &wait);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700813 goto retry;
814}
815
816/**
Brian Norris8b6e50c2011-05-25 14:59:01 -0700817 * panic_nand_wait - [GENERIC] wait until the command is done
818 * @mtd: MTD device structure
819 * @chip: NAND chip structure
820 * @timeo: timeout
Simon Kagstrom2af7c652009-10-05 15:55:52 +0200821 *
822 * Wait for command done. This is a helper function for nand_wait used when
823 * we are in interrupt context. May happen when in panic and trying to write
Uwe Kleine-Königb5950762010-11-01 15:38:34 -0400824 * an oops through mtdoops.
Simon Kagstrom2af7c652009-10-05 15:55:52 +0200825 */
826static void panic_nand_wait(struct mtd_info *mtd, struct nand_chip *chip,
827 unsigned long timeo)
828{
829 int i;
830 for (i = 0; i < timeo; i++) {
831 if (chip->dev_ready) {
832 if (chip->dev_ready(mtd))
833 break;
834 } else {
835 if (chip->read_byte(mtd) & NAND_STATUS_READY)
836 break;
837 }
838 mdelay(1);
Florian Fainellif8ac0412010-09-07 13:23:43 +0200839 }
Simon Kagstrom2af7c652009-10-05 15:55:52 +0200840}
841
842/**
Brian Norris8b6e50c2011-05-25 14:59:01 -0700843 * nand_wait - [DEFAULT] wait until the command is done
844 * @mtd: MTD device structure
845 * @chip: NAND chip structure
Linus Torvalds1da177e2005-04-16 15:20:36 -0700846 *
Brian Norris8b6e50c2011-05-25 14:59:01 -0700847 * Wait for command done. This applies to erase and program only. Erase can
848 * take up to 400ms and program up to 20ms according to general NAND and
849 * SmartMedia specs.
Randy Dunlap844d3b42006-06-28 21:48:27 -0700850 */
Thomas Gleixner7bc33122006-06-20 20:05:05 +0200851static int nand_wait(struct mtd_info *mtd, struct nand_chip *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700852{
853
David Woodhousee0c7d762006-05-13 18:07:53 +0100854 unsigned long timeo = jiffies;
Thomas Gleixner7bc33122006-06-20 20:05:05 +0200855 int status, state = chip->state;
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000856
Linus Torvalds1da177e2005-04-16 15:20:36 -0700857 if (state == FL_ERASING)
David Woodhousee0c7d762006-05-13 18:07:53 +0100858 timeo += (HZ * 400) / 1000;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700859 else
David Woodhousee0c7d762006-05-13 18:07:53 +0100860 timeo += (HZ * 20) / 1000;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700861
Richard Purdie8fe833c2006-03-31 02:31:14 -0800862 led_trigger_event(nand_led_trigger, LED_FULL);
863
Brian Norris8b6e50c2011-05-25 14:59:01 -0700864 /*
865 * Apply this short delay always to ensure that we do wait tWB in any
866 * case on any machine.
867 */
David Woodhousee0c7d762006-05-13 18:07:53 +0100868 ndelay(100);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700869
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200870 if ((state == FL_ERASING) && (chip->options & NAND_IS_AND))
871 chip->cmdfunc(mtd, NAND_CMD_STATUS_MULTI, -1, -1);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000872 else
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200873 chip->cmdfunc(mtd, NAND_CMD_STATUS, -1, -1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700874
Simon Kagstrom2af7c652009-10-05 15:55:52 +0200875 if (in_interrupt() || oops_in_progress)
876 panic_nand_wait(mtd, chip, timeo);
877 else {
878 while (time_before(jiffies, timeo)) {
879 if (chip->dev_ready) {
880 if (chip->dev_ready(mtd))
881 break;
882 } else {
883 if (chip->read_byte(mtd) & NAND_STATUS_READY)
884 break;
885 }
886 cond_resched();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700887 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700888 }
Richard Purdie8fe833c2006-03-31 02:31:14 -0800889 led_trigger_event(nand_led_trigger, LED_OFF);
890
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200891 status = (int)chip->read_byte(mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700892 return status;
893}
894
895/**
Randy Dunlapb6d676d2010-08-10 18:02:50 -0700896 * __nand_unlock - [REPLACEABLE] unlocks specified locked blocks
Randy Dunlapb6d676d2010-08-10 18:02:50 -0700897 * @mtd: mtd info
898 * @ofs: offset to start unlock from
899 * @len: length to unlock
Brian Norris8b6e50c2011-05-25 14:59:01 -0700900 * @invert: when = 0, unlock the range of blocks within the lower and
901 * upper boundary address
902 * when = 1, unlock the range of blocks outside the boundaries
903 * of the lower and upper boundary address
Vimal Singh7d70f332010-02-08 15:50:49 +0530904 *
Brian Norris8b6e50c2011-05-25 14:59:01 -0700905 * Returs unlock status.
Vimal Singh7d70f332010-02-08 15:50:49 +0530906 */
907static int __nand_unlock(struct mtd_info *mtd, loff_t ofs,
908 uint64_t len, int invert)
909{
910 int ret = 0;
911 int status, page;
912 struct nand_chip *chip = mtd->priv;
913
914 /* Submit address of first page to unlock */
915 page = ofs >> chip->page_shift;
916 chip->cmdfunc(mtd, NAND_CMD_UNLOCK1, -1, page & chip->pagemask);
917
918 /* Submit address of last page to unlock */
919 page = (ofs + len) >> chip->page_shift;
920 chip->cmdfunc(mtd, NAND_CMD_UNLOCK2, -1,
921 (page | invert) & chip->pagemask);
922
923 /* Call wait ready function */
924 status = chip->waitfunc(mtd, chip);
Vimal Singh7d70f332010-02-08 15:50:49 +0530925 /* See if device thinks it succeeded */
926 if (status & 0x01) {
Brian Norris289c0522011-07-19 10:06:09 -0700927 pr_debug("%s: error status = 0x%08x\n",
Vimal Singh7d70f332010-02-08 15:50:49 +0530928 __func__, status);
929 ret = -EIO;
930 }
931
932 return ret;
933}
934
935/**
Randy Dunlapb6d676d2010-08-10 18:02:50 -0700936 * nand_unlock - [REPLACEABLE] unlocks specified locked blocks
Randy Dunlapb6d676d2010-08-10 18:02:50 -0700937 * @mtd: mtd info
938 * @ofs: offset to start unlock from
939 * @len: length to unlock
Vimal Singh7d70f332010-02-08 15:50:49 +0530940 *
Brian Norris8b6e50c2011-05-25 14:59:01 -0700941 * Returns unlock status.
Vimal Singh7d70f332010-02-08 15:50:49 +0530942 */
943int nand_unlock(struct mtd_info *mtd, loff_t ofs, uint64_t len)
944{
945 int ret = 0;
946 int chipnr;
947 struct nand_chip *chip = mtd->priv;
948
Brian Norris289c0522011-07-19 10:06:09 -0700949 pr_debug("%s: start = 0x%012llx, len = %llu\n",
Vimal Singh7d70f332010-02-08 15:50:49 +0530950 __func__, (unsigned long long)ofs, len);
951
952 if (check_offs_len(mtd, ofs, len))
953 ret = -EINVAL;
954
955 /* Align to last block address if size addresses end of the device */
956 if (ofs + len == mtd->size)
957 len -= mtd->erasesize;
958
959 nand_get_device(chip, mtd, FL_UNLOCKING);
960
961 /* Shift to get chip number */
962 chipnr = ofs >> chip->chip_shift;
963
964 chip->select_chip(mtd, chipnr);
965
966 /* Check, if it is write protected */
967 if (nand_check_wp(mtd)) {
Brian Norris289c0522011-07-19 10:06:09 -0700968 pr_debug("%s: device is write protected!\n",
Vimal Singh7d70f332010-02-08 15:50:49 +0530969 __func__);
970 ret = -EIO;
971 goto out;
972 }
973
974 ret = __nand_unlock(mtd, ofs, len, 0);
975
976out:
Vimal Singh7d70f332010-02-08 15:50:49 +0530977 nand_release_device(mtd);
978
979 return ret;
980}
Florian Fainelli7351d3a2010-09-07 13:23:45 +0200981EXPORT_SYMBOL(nand_unlock);
Vimal Singh7d70f332010-02-08 15:50:49 +0530982
983/**
Randy Dunlapb6d676d2010-08-10 18:02:50 -0700984 * nand_lock - [REPLACEABLE] locks all blocks present in the device
Randy Dunlapb6d676d2010-08-10 18:02:50 -0700985 * @mtd: mtd info
986 * @ofs: offset to start unlock from
987 * @len: length to unlock
Vimal Singh7d70f332010-02-08 15:50:49 +0530988 *
Brian Norris8b6e50c2011-05-25 14:59:01 -0700989 * This feature is not supported in many NAND parts. 'Micron' NAND parts do
990 * have this feature, but it allows only to lock all blocks, not for specified
991 * range for block. Implementing 'lock' feature by making use of 'unlock', for
992 * now.
Vimal Singh7d70f332010-02-08 15:50:49 +0530993 *
Brian Norris8b6e50c2011-05-25 14:59:01 -0700994 * Returns lock status.
Vimal Singh7d70f332010-02-08 15:50:49 +0530995 */
996int nand_lock(struct mtd_info *mtd, loff_t ofs, uint64_t len)
997{
998 int ret = 0;
999 int chipnr, status, page;
1000 struct nand_chip *chip = mtd->priv;
1001
Brian Norris289c0522011-07-19 10:06:09 -07001002 pr_debug("%s: start = 0x%012llx, len = %llu\n",
Vimal Singh7d70f332010-02-08 15:50:49 +05301003 __func__, (unsigned long long)ofs, len);
1004
1005 if (check_offs_len(mtd, ofs, len))
1006 ret = -EINVAL;
1007
1008 nand_get_device(chip, mtd, FL_LOCKING);
1009
1010 /* Shift to get chip number */
1011 chipnr = ofs >> chip->chip_shift;
1012
1013 chip->select_chip(mtd, chipnr);
1014
1015 /* Check, if it is write protected */
1016 if (nand_check_wp(mtd)) {
Brian Norris289c0522011-07-19 10:06:09 -07001017 pr_debug("%s: device is write protected!\n",
Vimal Singh7d70f332010-02-08 15:50:49 +05301018 __func__);
1019 status = MTD_ERASE_FAILED;
1020 ret = -EIO;
1021 goto out;
1022 }
1023
1024 /* Submit address of first page to lock */
1025 page = ofs >> chip->page_shift;
1026 chip->cmdfunc(mtd, NAND_CMD_LOCK, -1, page & chip->pagemask);
1027
1028 /* Call wait ready function */
1029 status = chip->waitfunc(mtd, chip);
Vimal Singh7d70f332010-02-08 15:50:49 +05301030 /* See if device thinks it succeeded */
1031 if (status & 0x01) {
Brian Norris289c0522011-07-19 10:06:09 -07001032 pr_debug("%s: error status = 0x%08x\n",
Vimal Singh7d70f332010-02-08 15:50:49 +05301033 __func__, status);
1034 ret = -EIO;
1035 goto out;
1036 }
1037
1038 ret = __nand_unlock(mtd, ofs, len, 0x1);
1039
1040out:
Vimal Singh7d70f332010-02-08 15:50:49 +05301041 nand_release_device(mtd);
1042
1043 return ret;
1044}
Florian Fainelli7351d3a2010-09-07 13:23:45 +02001045EXPORT_SYMBOL(nand_lock);
Vimal Singh7d70f332010-02-08 15:50:49 +05301046
1047/**
Brian Norris7854d3f2011-06-23 14:12:08 -07001048 * nand_read_page_raw - [INTERN] read raw page data without ecc
Brian Norris8b6e50c2011-05-25 14:59:01 -07001049 * @mtd: mtd info structure
1050 * @chip: nand chip info structure
1051 * @buf: buffer to store read data
1052 * @page: page number to read
David Brownell52ff49d2009-03-04 12:01:36 -08001053 *
Brian Norris7854d3f2011-06-23 14:12:08 -07001054 * Not for syndrome calculating ECC controllers, which use a special oob layout.
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001055 */
1056static int nand_read_page_raw(struct mtd_info *mtd, struct nand_chip *chip,
Sneha Narnakaje46a8cf22009-09-18 12:51:46 -07001057 uint8_t *buf, int page)
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001058{
1059 chip->read_buf(mtd, buf, mtd->writesize);
1060 chip->read_buf(mtd, chip->oob_poi, mtd->oobsize);
1061 return 0;
1062}
1063
1064/**
Brian Norris7854d3f2011-06-23 14:12:08 -07001065 * nand_read_page_raw_syndrome - [INTERN] read raw page data without ecc
Brian Norris8b6e50c2011-05-25 14:59:01 -07001066 * @mtd: mtd info structure
1067 * @chip: nand chip info structure
1068 * @buf: buffer to store read data
1069 * @page: page number to read
David Brownell52ff49d2009-03-04 12:01:36 -08001070 *
1071 * We need a special oob layout and handling even when OOB isn't used.
1072 */
Florian Fainelli7351d3a2010-09-07 13:23:45 +02001073static int nand_read_page_raw_syndrome(struct mtd_info *mtd,
1074 struct nand_chip *chip,
1075 uint8_t *buf, int page)
David Brownell52ff49d2009-03-04 12:01:36 -08001076{
1077 int eccsize = chip->ecc.size;
1078 int eccbytes = chip->ecc.bytes;
1079 uint8_t *oob = chip->oob_poi;
1080 int steps, size;
1081
1082 for (steps = chip->ecc.steps; steps > 0; steps--) {
1083 chip->read_buf(mtd, buf, eccsize);
1084 buf += eccsize;
1085
1086 if (chip->ecc.prepad) {
1087 chip->read_buf(mtd, oob, chip->ecc.prepad);
1088 oob += chip->ecc.prepad;
1089 }
1090
1091 chip->read_buf(mtd, oob, eccbytes);
1092 oob += eccbytes;
1093
1094 if (chip->ecc.postpad) {
1095 chip->read_buf(mtd, oob, chip->ecc.postpad);
1096 oob += chip->ecc.postpad;
1097 }
1098 }
1099
1100 size = mtd->oobsize - (oob - chip->oob_poi);
1101 if (size)
1102 chip->read_buf(mtd, oob, size);
1103
1104 return 0;
1105}
1106
1107/**
Brian Norris7854d3f2011-06-23 14:12:08 -07001108 * nand_read_page_swecc - [REPLACEABLE] software ECC based page read function
Brian Norris8b6e50c2011-05-25 14:59:01 -07001109 * @mtd: mtd info structure
1110 * @chip: nand chip info structure
1111 * @buf: buffer to store read data
1112 * @page: page number to read
David A. Marlin068e3c02005-01-24 03:07:46 +00001113 */
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001114static int nand_read_page_swecc(struct mtd_info *mtd, struct nand_chip *chip,
Sneha Narnakaje46a8cf22009-09-18 12:51:46 -07001115 uint8_t *buf, int page)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001116{
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001117 int i, eccsize = chip->ecc.size;
1118 int eccbytes = chip->ecc.bytes;
1119 int eccsteps = chip->ecc.steps;
1120 uint8_t *p = buf;
David Woodhouse4bf63fc2006-09-25 17:08:04 +01001121 uint8_t *ecc_calc = chip->buffers->ecccalc;
1122 uint8_t *ecc_code = chip->buffers->ecccode;
Ben Dooks8b099a32007-05-28 19:17:54 +01001123 uint32_t *eccpos = chip->ecc.layout->eccpos;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001124
Sneha Narnakaje46a8cf22009-09-18 12:51:46 -07001125 chip->ecc.read_page_raw(mtd, chip, buf, page);
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001126
1127 for (i = 0; eccsteps; eccsteps--, i += eccbytes, p += eccsize)
1128 chip->ecc.calculate(mtd, p, &ecc_calc[i]);
1129
1130 for (i = 0; i < chip->ecc.total; i++)
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001131 ecc_code[i] = chip->oob_poi[eccpos[i]];
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001132
1133 eccsteps = chip->ecc.steps;
1134 p = buf;
1135
1136 for (i = 0 ; eccsteps; eccsteps--, i += eccbytes, p += eccsize) {
1137 int stat;
1138
1139 stat = chip->ecc.correct(mtd, p, &ecc_code[i], &ecc_calc[i]);
Matt Reimerc32b8dc2007-10-17 14:33:23 -07001140 if (stat < 0)
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001141 mtd->ecc_stats.failed++;
1142 else
1143 mtd->ecc_stats.corrected += stat;
1144 }
1145 return 0;
Thomas Gleixner22c60f52005-04-04 19:56:32 +01001146}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001147
Linus Torvalds1da177e2005-04-16 15:20:36 -07001148/**
Brian Norris7854d3f2011-06-23 14:12:08 -07001149 * nand_read_subpage - [REPLACEABLE] software ECC based sub-page read function
Brian Norris8b6e50c2011-05-25 14:59:01 -07001150 * @mtd: mtd info structure
1151 * @chip: nand chip info structure
1152 * @data_offs: offset of requested data within the page
1153 * @readlen: data length
1154 * @bufpoi: buffer to store read data
Alexey Korolev3d459552008-05-15 17:23:18 +01001155 */
Florian Fainelli7351d3a2010-09-07 13:23:45 +02001156static int nand_read_subpage(struct mtd_info *mtd, struct nand_chip *chip,
1157 uint32_t data_offs, uint32_t readlen, uint8_t *bufpoi)
Alexey Korolev3d459552008-05-15 17:23:18 +01001158{
1159 int start_step, end_step, num_steps;
1160 uint32_t *eccpos = chip->ecc.layout->eccpos;
1161 uint8_t *p;
1162 int data_col_addr, i, gaps = 0;
1163 int datafrag_len, eccfrag_len, aligned_len, aligned_pos;
1164 int busw = (chip->options & NAND_BUSWIDTH_16) ? 2 : 1;
Florian Fainelli7351d3a2010-09-07 13:23:45 +02001165 int index = 0;
Alexey Korolev3d459552008-05-15 17:23:18 +01001166
Brian Norris7854d3f2011-06-23 14:12:08 -07001167 /* Column address within the page aligned to ECC size (256bytes) */
Alexey Korolev3d459552008-05-15 17:23:18 +01001168 start_step = data_offs / chip->ecc.size;
1169 end_step = (data_offs + readlen - 1) / chip->ecc.size;
1170 num_steps = end_step - start_step + 1;
1171
Brian Norris8b6e50c2011-05-25 14:59:01 -07001172 /* Data size aligned to ECC ecc.size */
Alexey Korolev3d459552008-05-15 17:23:18 +01001173 datafrag_len = num_steps * chip->ecc.size;
1174 eccfrag_len = num_steps * chip->ecc.bytes;
1175
1176 data_col_addr = start_step * chip->ecc.size;
1177 /* If we read not a page aligned data */
1178 if (data_col_addr != 0)
1179 chip->cmdfunc(mtd, NAND_CMD_RNDOUT, data_col_addr, -1);
1180
1181 p = bufpoi + data_col_addr;
1182 chip->read_buf(mtd, p, datafrag_len);
1183
Brian Norris8b6e50c2011-05-25 14:59:01 -07001184 /* Calculate ECC */
Alexey Korolev3d459552008-05-15 17:23:18 +01001185 for (i = 0; i < eccfrag_len ; i += chip->ecc.bytes, p += chip->ecc.size)
1186 chip->ecc.calculate(mtd, p, &chip->buffers->ecccalc[i]);
1187
Brian Norris8b6e50c2011-05-25 14:59:01 -07001188 /*
1189 * The performance is faster if we position offsets according to
Brian Norris7854d3f2011-06-23 14:12:08 -07001190 * ecc.pos. Let's make sure that there are no gaps in ECC positions.
Brian Norris8b6e50c2011-05-25 14:59:01 -07001191 */
Alexey Korolev3d459552008-05-15 17:23:18 +01001192 for (i = 0; i < eccfrag_len - 1; i++) {
1193 if (eccpos[i + start_step * chip->ecc.bytes] + 1 !=
1194 eccpos[i + start_step * chip->ecc.bytes + 1]) {
1195 gaps = 1;
1196 break;
1197 }
1198 }
1199 if (gaps) {
1200 chip->cmdfunc(mtd, NAND_CMD_RNDOUT, mtd->writesize, -1);
1201 chip->read_buf(mtd, chip->oob_poi, mtd->oobsize);
1202 } else {
Brian Norris8b6e50c2011-05-25 14:59:01 -07001203 /*
Brian Norris7854d3f2011-06-23 14:12:08 -07001204 * Send the command to read the particular ECC bytes take care
Brian Norris8b6e50c2011-05-25 14:59:01 -07001205 * about buswidth alignment in read_buf.
1206 */
Florian Fainelli7351d3a2010-09-07 13:23:45 +02001207 index = start_step * chip->ecc.bytes;
1208
1209 aligned_pos = eccpos[index] & ~(busw - 1);
Alexey Korolev3d459552008-05-15 17:23:18 +01001210 aligned_len = eccfrag_len;
Florian Fainelli7351d3a2010-09-07 13:23:45 +02001211 if (eccpos[index] & (busw - 1))
Alexey Korolev3d459552008-05-15 17:23:18 +01001212 aligned_len++;
Florian Fainelli7351d3a2010-09-07 13:23:45 +02001213 if (eccpos[index + (num_steps * chip->ecc.bytes)] & (busw - 1))
Alexey Korolev3d459552008-05-15 17:23:18 +01001214 aligned_len++;
1215
Florian Fainelli7351d3a2010-09-07 13:23:45 +02001216 chip->cmdfunc(mtd, NAND_CMD_RNDOUT,
1217 mtd->writesize + aligned_pos, -1);
Alexey Korolev3d459552008-05-15 17:23:18 +01001218 chip->read_buf(mtd, &chip->oob_poi[aligned_pos], aligned_len);
1219 }
1220
1221 for (i = 0; i < eccfrag_len; i++)
Florian Fainelli7351d3a2010-09-07 13:23:45 +02001222 chip->buffers->ecccode[i] = chip->oob_poi[eccpos[i + index]];
Alexey Korolev3d459552008-05-15 17:23:18 +01001223
1224 p = bufpoi + data_col_addr;
1225 for (i = 0; i < eccfrag_len ; i += chip->ecc.bytes, p += chip->ecc.size) {
1226 int stat;
1227
Florian Fainelli7351d3a2010-09-07 13:23:45 +02001228 stat = chip->ecc.correct(mtd, p,
1229 &chip->buffers->ecccode[i], &chip->buffers->ecccalc[i]);
Baruch Siach12c8eb92010-08-09 07:20:23 +03001230 if (stat < 0)
Alexey Korolev3d459552008-05-15 17:23:18 +01001231 mtd->ecc_stats.failed++;
1232 else
1233 mtd->ecc_stats.corrected += stat;
1234 }
1235 return 0;
1236}
1237
1238/**
Brian Norris7854d3f2011-06-23 14:12:08 -07001239 * nand_read_page_hwecc - [REPLACEABLE] hardware ECC based page read function
Brian Norris8b6e50c2011-05-25 14:59:01 -07001240 * @mtd: mtd info structure
1241 * @chip: nand chip info structure
1242 * @buf: buffer to store read data
1243 * @page: page number to read
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001244 *
Brian Norris7854d3f2011-06-23 14:12:08 -07001245 * Not for syndrome calculating ECC controllers which need a special oob layout.
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001246 */
1247static int nand_read_page_hwecc(struct mtd_info *mtd, struct nand_chip *chip,
Sneha Narnakaje46a8cf22009-09-18 12:51:46 -07001248 uint8_t *buf, int page)
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001249{
1250 int i, eccsize = chip->ecc.size;
1251 int eccbytes = chip->ecc.bytes;
1252 int eccsteps = chip->ecc.steps;
1253 uint8_t *p = buf;
David Woodhouse4bf63fc2006-09-25 17:08:04 +01001254 uint8_t *ecc_calc = chip->buffers->ecccalc;
1255 uint8_t *ecc_code = chip->buffers->ecccode;
Ben Dooks8b099a32007-05-28 19:17:54 +01001256 uint32_t *eccpos = chip->ecc.layout->eccpos;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001257
1258 for (i = 0; eccsteps; eccsteps--, i += eccbytes, p += eccsize) {
1259 chip->ecc.hwctl(mtd, NAND_ECC_READ);
1260 chip->read_buf(mtd, p, eccsize);
1261 chip->ecc.calculate(mtd, p, &ecc_calc[i]);
1262 }
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001263 chip->read_buf(mtd, chip->oob_poi, mtd->oobsize);
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001264
1265 for (i = 0; i < chip->ecc.total; i++)
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001266 ecc_code[i] = chip->oob_poi[eccpos[i]];
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001267
1268 eccsteps = chip->ecc.steps;
1269 p = buf;
1270
1271 for (i = 0 ; eccsteps; eccsteps--, i += eccbytes, p += eccsize) {
1272 int stat;
1273
1274 stat = chip->ecc.correct(mtd, p, &ecc_code[i], &ecc_calc[i]);
Matt Reimerc32b8dc2007-10-17 14:33:23 -07001275 if (stat < 0)
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001276 mtd->ecc_stats.failed++;
1277 else
1278 mtd->ecc_stats.corrected += stat;
1279 }
1280 return 0;
1281}
1282
1283/**
Brian Norris7854d3f2011-06-23 14:12:08 -07001284 * nand_read_page_hwecc_oob_first - [REPLACEABLE] hw ecc, read oob first
Brian Norris8b6e50c2011-05-25 14:59:01 -07001285 * @mtd: mtd info structure
1286 * @chip: nand chip info structure
1287 * @buf: buffer to store read data
1288 * @page: page number to read
Sneha Narnakaje6e0cb132009-09-18 12:51:47 -07001289 *
Brian Norris8b6e50c2011-05-25 14:59:01 -07001290 * Hardware ECC for large page chips, require OOB to be read first. For this
1291 * ECC mode, the write_page method is re-used from ECC_HW. These methods
1292 * read/write ECC from the OOB area, unlike the ECC_HW_SYNDROME support with
1293 * multiple ECC steps, follows the "infix ECC" scheme and reads/writes ECC from
1294 * the data area, by overwriting the NAND manufacturer bad block markings.
Sneha Narnakaje6e0cb132009-09-18 12:51:47 -07001295 */
1296static int nand_read_page_hwecc_oob_first(struct mtd_info *mtd,
1297 struct nand_chip *chip, uint8_t *buf, int page)
1298{
1299 int i, eccsize = chip->ecc.size;
1300 int eccbytes = chip->ecc.bytes;
1301 int eccsteps = chip->ecc.steps;
1302 uint8_t *p = buf;
1303 uint8_t *ecc_code = chip->buffers->ecccode;
1304 uint32_t *eccpos = chip->ecc.layout->eccpos;
1305 uint8_t *ecc_calc = chip->buffers->ecccalc;
1306
1307 /* Read the OOB area first */
1308 chip->cmdfunc(mtd, NAND_CMD_READOOB, 0, page);
1309 chip->read_buf(mtd, chip->oob_poi, mtd->oobsize);
1310 chip->cmdfunc(mtd, NAND_CMD_READ0, 0, page);
1311
1312 for (i = 0; i < chip->ecc.total; i++)
1313 ecc_code[i] = chip->oob_poi[eccpos[i]];
1314
1315 for (i = 0; eccsteps; eccsteps--, i += eccbytes, p += eccsize) {
1316 int stat;
1317
1318 chip->ecc.hwctl(mtd, NAND_ECC_READ);
1319 chip->read_buf(mtd, p, eccsize);
1320 chip->ecc.calculate(mtd, p, &ecc_calc[i]);
1321
1322 stat = chip->ecc.correct(mtd, p, &ecc_code[i], NULL);
1323 if (stat < 0)
1324 mtd->ecc_stats.failed++;
1325 else
1326 mtd->ecc_stats.corrected += stat;
1327 }
1328 return 0;
1329}
1330
1331/**
Brian Norris7854d3f2011-06-23 14:12:08 -07001332 * nand_read_page_syndrome - [REPLACEABLE] hardware ECC syndrome based page read
Brian Norris8b6e50c2011-05-25 14:59:01 -07001333 * @mtd: mtd info structure
1334 * @chip: nand chip info structure
1335 * @buf: buffer to store read data
1336 * @page: page number to read
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001337 *
Brian Norris8b6e50c2011-05-25 14:59:01 -07001338 * The hw generator calculates the error syndrome automatically. Therefore we
1339 * need a special oob layout and handling.
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001340 */
1341static int nand_read_page_syndrome(struct mtd_info *mtd, struct nand_chip *chip,
Sneha Narnakaje46a8cf22009-09-18 12:51:46 -07001342 uint8_t *buf, int page)
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001343{
1344 int i, eccsize = chip->ecc.size;
1345 int eccbytes = chip->ecc.bytes;
1346 int eccsteps = chip->ecc.steps;
1347 uint8_t *p = buf;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001348 uint8_t *oob = chip->oob_poi;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001349
1350 for (i = 0; eccsteps; eccsteps--, i += eccbytes, p += eccsize) {
1351 int stat;
1352
1353 chip->ecc.hwctl(mtd, NAND_ECC_READ);
1354 chip->read_buf(mtd, p, eccsize);
1355
1356 if (chip->ecc.prepad) {
1357 chip->read_buf(mtd, oob, chip->ecc.prepad);
1358 oob += chip->ecc.prepad;
1359 }
1360
1361 chip->ecc.hwctl(mtd, NAND_ECC_READSYN);
1362 chip->read_buf(mtd, oob, eccbytes);
1363 stat = chip->ecc.correct(mtd, p, oob, NULL);
1364
Matt Reimerc32b8dc2007-10-17 14:33:23 -07001365 if (stat < 0)
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001366 mtd->ecc_stats.failed++;
1367 else
1368 mtd->ecc_stats.corrected += stat;
1369
1370 oob += eccbytes;
1371
1372 if (chip->ecc.postpad) {
1373 chip->read_buf(mtd, oob, chip->ecc.postpad);
1374 oob += chip->ecc.postpad;
1375 }
1376 }
1377
1378 /* Calculate remaining oob bytes */
Vitaly Wool7e4178f2006-06-07 09:34:37 +04001379 i = mtd->oobsize - (oob - chip->oob_poi);
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001380 if (i)
1381 chip->read_buf(mtd, oob, i);
1382
1383 return 0;
1384}
1385
1386/**
Brian Norris7854d3f2011-06-23 14:12:08 -07001387 * nand_transfer_oob - [INTERN] Transfer oob to client buffer
Brian Norris8b6e50c2011-05-25 14:59:01 -07001388 * @chip: nand chip structure
1389 * @oob: oob destination address
1390 * @ops: oob ops structure
1391 * @len: size of oob to transfer
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001392 */
1393static uint8_t *nand_transfer_oob(struct nand_chip *chip, uint8_t *oob,
Vitaly Wool70145682006-11-03 18:20:38 +03001394 struct mtd_oob_ops *ops, size_t len)
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001395{
Florian Fainellif8ac0412010-09-07 13:23:43 +02001396 switch (ops->mode) {
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001397
Brian Norris0612b9d2011-08-30 18:45:40 -07001398 case MTD_OPS_PLACE_OOB:
1399 case MTD_OPS_RAW:
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001400 memcpy(oob, chip->oob_poi + ops->ooboffs, len);
1401 return oob + len;
1402
Brian Norris0612b9d2011-08-30 18:45:40 -07001403 case MTD_OPS_AUTO_OOB: {
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001404 struct nand_oobfree *free = chip->ecc.layout->oobfree;
Thomas Gleixner7bc33122006-06-20 20:05:05 +02001405 uint32_t boffs = 0, roffs = ops->ooboffs;
1406 size_t bytes = 0;
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001407
Florian Fainellif8ac0412010-09-07 13:23:43 +02001408 for (; free->length && len; free++, len -= bytes) {
Brian Norris8b6e50c2011-05-25 14:59:01 -07001409 /* Read request not from offset 0? */
Thomas Gleixner7bc33122006-06-20 20:05:05 +02001410 if (unlikely(roffs)) {
1411 if (roffs >= free->length) {
1412 roffs -= free->length;
1413 continue;
1414 }
1415 boffs = free->offset + roffs;
1416 bytes = min_t(size_t, len,
1417 (free->length - roffs));
1418 roffs = 0;
1419 } else {
1420 bytes = min_t(size_t, len, free->length);
1421 boffs = free->offset;
1422 }
1423 memcpy(oob, chip->oob_poi + boffs, bytes);
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001424 oob += bytes;
1425 }
1426 return oob;
1427 }
1428 default:
1429 BUG();
1430 }
1431 return NULL;
1432}
1433
1434/**
Brian Norris7854d3f2011-06-23 14:12:08 -07001435 * nand_do_read_ops - [INTERN] Read data with ECC
Brian Norris8b6e50c2011-05-25 14:59:01 -07001436 * @mtd: MTD device structure
1437 * @from: offset to read from
1438 * @ops: oob ops structure
David A. Marlin068e3c02005-01-24 03:07:46 +00001439 *
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001440 * Internal function. Called with chip held.
David A. Marlin068e3c02005-01-24 03:07:46 +00001441 */
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001442static int nand_do_read_ops(struct mtd_info *mtd, loff_t from,
1443 struct mtd_oob_ops *ops)
David A. Marlin068e3c02005-01-24 03:07:46 +00001444{
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001445 int chipnr, page, realpage, col, bytes, aligned;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001446 struct nand_chip *chip = mtd->priv;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001447 struct mtd_ecc_stats stats;
1448 int blkcheck = (1 << (chip->phys_erase_shift - chip->page_shift)) - 1;
1449 int sndcmd = 1;
1450 int ret = 0;
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001451 uint32_t readlen = ops->len;
Vitaly Wool70145682006-11-03 18:20:38 +03001452 uint32_t oobreadlen = ops->ooblen;
Brian Norris0612b9d2011-08-30 18:45:40 -07001453 uint32_t max_oobsize = ops->mode == MTD_OPS_AUTO_OOB ?
Maxim Levitsky9aca3342010-02-22 20:39:35 +02001454 mtd->oobavail : mtd->oobsize;
1455
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001456 uint8_t *bufpoi, *oob, *buf;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001457
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001458 stats = mtd->ecc_stats;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001459
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001460 chipnr = (int)(from >> chip->chip_shift);
1461 chip->select_chip(mtd, chipnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001462
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001463 realpage = (int)(from >> chip->page_shift);
1464 page = realpage & chip->pagemask;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001465
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001466 col = (int)(from & (mtd->writesize - 1));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001467
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001468 buf = ops->datbuf;
1469 oob = ops->oobbuf;
1470
Florian Fainellif8ac0412010-09-07 13:23:43 +02001471 while (1) {
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001472 bytes = min(mtd->writesize - col, readlen);
1473 aligned = (bytes == mtd->writesize);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00001474
Brian Norris8b6e50c2011-05-25 14:59:01 -07001475 /* Is the current page in the buffer? */
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001476 if (realpage != chip->pagebuf || oob) {
David Woodhouse4bf63fc2006-09-25 17:08:04 +01001477 bufpoi = aligned ? buf : chip->buffers->databuf;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001478
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001479 if (likely(sndcmd)) {
1480 chip->cmdfunc(mtd, NAND_CMD_READ0, 0x00, page);
1481 sndcmd = 0;
1482 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001483
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001484 /* Now read the page into the buffer */
Brian Norris0612b9d2011-08-30 18:45:40 -07001485 if (unlikely(ops->mode == MTD_OPS_RAW))
Sneha Narnakaje46a8cf22009-09-18 12:51:46 -07001486 ret = chip->ecc.read_page_raw(mtd, chip,
1487 bufpoi, page);
Alexey Korolev3d459552008-05-15 17:23:18 +01001488 else if (!aligned && NAND_SUBPAGE_READ(chip) && !oob)
Florian Fainelli7351d3a2010-09-07 13:23:45 +02001489 ret = chip->ecc.read_subpage(mtd, chip,
1490 col, bytes, bufpoi);
David Woodhouse956e9442006-09-25 17:12:39 +01001491 else
Sneha Narnakaje46a8cf22009-09-18 12:51:46 -07001492 ret = chip->ecc.read_page(mtd, chip, bufpoi,
1493 page);
Brian Norris6d77b9d2011-09-07 13:13:40 -07001494 if (ret < 0) {
1495 if (!aligned)
1496 /* Invalidate page cache */
1497 chip->pagebuf = -1;
David Woodhousee0c7d762006-05-13 18:07:53 +01001498 break;
Brian Norris6d77b9d2011-09-07 13:13:40 -07001499 }
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001500
1501 /* Transfer not aligned data */
1502 if (!aligned) {
Artem Bityutskiyc1194c72010-09-03 22:01:16 +03001503 if (!NAND_SUBPAGE_READ(chip) && !oob &&
Brian Norris6d77b9d2011-09-07 13:13:40 -07001504 !(mtd->ecc_stats.failed - stats.failed) &&
1505 (ops->mode != MTD_OPS_RAW))
Alexey Korolev3d459552008-05-15 17:23:18 +01001506 chip->pagebuf = realpage;
Brian Norris6d77b9d2011-09-07 13:13:40 -07001507 else
1508 /* Invalidate page cache */
1509 chip->pagebuf = -1;
David Woodhouse4bf63fc2006-09-25 17:08:04 +01001510 memcpy(buf, chip->buffers->databuf + col, bytes);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001511 }
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00001512
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001513 buf += bytes;
1514
1515 if (unlikely(oob)) {
Maxim Levitsky9aca3342010-02-22 20:39:35 +02001516
Maxim Levitskyb64d39d2010-02-22 20:39:37 +02001517 int toread = min(oobreadlen, max_oobsize);
1518
1519 if (toread) {
1520 oob = nand_transfer_oob(chip,
1521 oob, ops, toread);
1522 oobreadlen -= toread;
1523 }
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001524 }
1525
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001526 if (!(chip->options & NAND_NO_READRDY)) {
1527 /*
1528 * Apply delay or wait for ready/busy pin. Do
1529 * this before the AUTOINCR check, so no
1530 * problems arise if a chip which does auto
1531 * increment is marked as NOAUTOINCR by the
1532 * board driver.
1533 */
1534 if (!chip->dev_ready)
1535 udelay(chip->chip_delay);
1536 else
1537 nand_wait_ready(mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001538 }
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001539 } else {
David Woodhouse4bf63fc2006-09-25 17:08:04 +01001540 memcpy(buf, chip->buffers->databuf + col, bytes);
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001541 buf += bytes;
1542 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001543
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001544 readlen -= bytes;
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00001545
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001546 if (!readlen)
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00001547 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001548
Brian Norris8b6e50c2011-05-25 14:59:01 -07001549 /* For subsequent reads align to page boundary */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001550 col = 0;
1551 /* Increment page address */
1552 realpage++;
1553
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001554 page = realpage & chip->pagemask;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001555 /* Check, if we cross a chip boundary */
1556 if (!page) {
1557 chipnr++;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001558 chip->select_chip(mtd, -1);
1559 chip->select_chip(mtd, chipnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001560 }
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001561
Brian Norris8b6e50c2011-05-25 14:59:01 -07001562 /*
1563 * Check, if the chip supports auto page increment or if we
1564 * have hit a block boundary.
David Woodhousee0c7d762006-05-13 18:07:53 +01001565 */
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001566 if (!NAND_CANAUTOINCR(chip) || !(page & blkcheck))
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00001567 sndcmd = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001568 }
1569
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001570 ops->retlen = ops->len - (size_t) readlen;
Vitaly Wool70145682006-11-03 18:20:38 +03001571 if (oob)
1572 ops->oobretlen = ops->ooblen - oobreadlen;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001573
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001574 if (ret)
1575 return ret;
1576
Thomas Gleixner9a1fcdf2006-05-29 14:56:39 +02001577 if (mtd->ecc_stats.failed - stats.failed)
1578 return -EBADMSG;
1579
1580 return mtd->ecc_stats.corrected - stats.corrected ? -EUCLEAN : 0;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001581}
1582
1583/**
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001584 * nand_read - [MTD Interface] MTD compatibility function for nand_do_read_ecc
Brian Norris8b6e50c2011-05-25 14:59:01 -07001585 * @mtd: MTD device structure
1586 * @from: offset to read from
1587 * @len: number of bytes to read
1588 * @retlen: pointer to variable to store the number of read bytes
1589 * @buf: the databuffer to put data
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001590 *
Brian Norris8b6e50c2011-05-25 14:59:01 -07001591 * Get hold of the chip and call nand_do_read.
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001592 */
1593static int nand_read(struct mtd_info *mtd, loff_t from, size_t len,
1594 size_t *retlen, uint8_t *buf)
1595{
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001596 struct nand_chip *chip = mtd->priv;
Brian Norris4a89ff82011-08-30 18:45:45 -07001597 struct mtd_oob_ops ops;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001598 int ret;
1599
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001600 /* Do not allow reads past end of device */
1601 if ((from + len) > mtd->size)
1602 return -EINVAL;
1603 if (!len)
1604 return 0;
1605
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001606 nand_get_device(chip, mtd, FL_READING);
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001607
Brian Norris4a89ff82011-08-30 18:45:45 -07001608 ops.len = len;
1609 ops.datbuf = buf;
1610 ops.oobbuf = NULL;
Brian Norris23b1a992011-10-14 20:09:33 -07001611 ops.mode = 0;
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001612
Brian Norris4a89ff82011-08-30 18:45:45 -07001613 ret = nand_do_read_ops(mtd, from, &ops);
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001614
Brian Norris4a89ff82011-08-30 18:45:45 -07001615 *retlen = ops.retlen;
Richard Purdie7fd5aec2006-08-27 01:23:33 -07001616
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001617 nand_release_device(mtd);
1618
1619 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001620}
1621
1622/**
Brian Norris7854d3f2011-06-23 14:12:08 -07001623 * nand_read_oob_std - [REPLACEABLE] the most common OOB data read function
Brian Norris8b6e50c2011-05-25 14:59:01 -07001624 * @mtd: mtd info structure
1625 * @chip: nand chip info structure
1626 * @page: page number to read
1627 * @sndcmd: flag whether to issue read command or not
Thomas Gleixner7bc33122006-06-20 20:05:05 +02001628 */
1629static int nand_read_oob_std(struct mtd_info *mtd, struct nand_chip *chip,
1630 int page, int sndcmd)
1631{
1632 if (sndcmd) {
1633 chip->cmdfunc(mtd, NAND_CMD_READOOB, 0, page);
1634 sndcmd = 0;
1635 }
1636 chip->read_buf(mtd, chip->oob_poi, mtd->oobsize);
1637 return sndcmd;
1638}
1639
1640/**
Brian Norris7854d3f2011-06-23 14:12:08 -07001641 * nand_read_oob_syndrome - [REPLACEABLE] OOB data read function for HW ECC
Thomas Gleixner7bc33122006-06-20 20:05:05 +02001642 * with syndromes
Brian Norris8b6e50c2011-05-25 14:59:01 -07001643 * @mtd: mtd info structure
1644 * @chip: nand chip info structure
1645 * @page: page number to read
1646 * @sndcmd: flag whether to issue read command or not
Thomas Gleixner7bc33122006-06-20 20:05:05 +02001647 */
1648static int nand_read_oob_syndrome(struct mtd_info *mtd, struct nand_chip *chip,
1649 int page, int sndcmd)
1650{
1651 uint8_t *buf = chip->oob_poi;
1652 int length = mtd->oobsize;
1653 int chunk = chip->ecc.bytes + chip->ecc.prepad + chip->ecc.postpad;
1654 int eccsize = chip->ecc.size;
1655 uint8_t *bufpoi = buf;
1656 int i, toread, sndrnd = 0, pos;
1657
1658 chip->cmdfunc(mtd, NAND_CMD_READ0, chip->ecc.size, page);
1659 for (i = 0; i < chip->ecc.steps; i++) {
1660 if (sndrnd) {
1661 pos = eccsize + i * (eccsize + chunk);
1662 if (mtd->writesize > 512)
1663 chip->cmdfunc(mtd, NAND_CMD_RNDOUT, pos, -1);
1664 else
1665 chip->cmdfunc(mtd, NAND_CMD_READ0, pos, page);
1666 } else
1667 sndrnd = 1;
1668 toread = min_t(int, length, chunk);
1669 chip->read_buf(mtd, bufpoi, toread);
1670 bufpoi += toread;
1671 length -= toread;
1672 }
1673 if (length > 0)
1674 chip->read_buf(mtd, bufpoi, length);
1675
1676 return 1;
1677}
1678
1679/**
Brian Norris7854d3f2011-06-23 14:12:08 -07001680 * nand_write_oob_std - [REPLACEABLE] the most common OOB data write function
Brian Norris8b6e50c2011-05-25 14:59:01 -07001681 * @mtd: mtd info structure
1682 * @chip: nand chip info structure
1683 * @page: page number to write
Thomas Gleixner7bc33122006-06-20 20:05:05 +02001684 */
1685static int nand_write_oob_std(struct mtd_info *mtd, struct nand_chip *chip,
1686 int page)
1687{
1688 int status = 0;
1689 const uint8_t *buf = chip->oob_poi;
1690 int length = mtd->oobsize;
1691
1692 chip->cmdfunc(mtd, NAND_CMD_SEQIN, mtd->writesize, page);
1693 chip->write_buf(mtd, buf, length);
1694 /* Send command to program the OOB data */
1695 chip->cmdfunc(mtd, NAND_CMD_PAGEPROG, -1, -1);
1696
1697 status = chip->waitfunc(mtd, chip);
1698
Savin Zlobec0d420f92006-06-21 11:51:20 +02001699 return status & NAND_STATUS_FAIL ? -EIO : 0;
Thomas Gleixner7bc33122006-06-20 20:05:05 +02001700}
1701
1702/**
Brian Norris7854d3f2011-06-23 14:12:08 -07001703 * nand_write_oob_syndrome - [REPLACEABLE] OOB data write function for HW ECC
Brian Norris8b6e50c2011-05-25 14:59:01 -07001704 * with syndrome - only for large page flash
1705 * @mtd: mtd info structure
1706 * @chip: nand chip info structure
1707 * @page: page number to write
Thomas Gleixner7bc33122006-06-20 20:05:05 +02001708 */
1709static int nand_write_oob_syndrome(struct mtd_info *mtd,
1710 struct nand_chip *chip, int page)
1711{
1712 int chunk = chip->ecc.bytes + chip->ecc.prepad + chip->ecc.postpad;
1713 int eccsize = chip->ecc.size, length = mtd->oobsize;
1714 int i, len, pos, status = 0, sndcmd = 0, steps = chip->ecc.steps;
1715 const uint8_t *bufpoi = chip->oob_poi;
1716
1717 /*
1718 * data-ecc-data-ecc ... ecc-oob
1719 * or
1720 * data-pad-ecc-pad-data-pad .... ecc-pad-oob
1721 */
1722 if (!chip->ecc.prepad && !chip->ecc.postpad) {
1723 pos = steps * (eccsize + chunk);
1724 steps = 0;
1725 } else
Vitaly Wool8b0036e2006-07-11 09:11:25 +02001726 pos = eccsize;
Thomas Gleixner7bc33122006-06-20 20:05:05 +02001727
1728 chip->cmdfunc(mtd, NAND_CMD_SEQIN, pos, page);
1729 for (i = 0; i < steps; i++) {
1730 if (sndcmd) {
1731 if (mtd->writesize <= 512) {
1732 uint32_t fill = 0xFFFFFFFF;
1733
1734 len = eccsize;
1735 while (len > 0) {
1736 int num = min_t(int, len, 4);
1737 chip->write_buf(mtd, (uint8_t *)&fill,
1738 num);
1739 len -= num;
1740 }
1741 } else {
1742 pos = eccsize + i * (eccsize + chunk);
1743 chip->cmdfunc(mtd, NAND_CMD_RNDIN, pos, -1);
1744 }
1745 } else
1746 sndcmd = 1;
1747 len = min_t(int, length, chunk);
1748 chip->write_buf(mtd, bufpoi, len);
1749 bufpoi += len;
1750 length -= len;
1751 }
1752 if (length > 0)
1753 chip->write_buf(mtd, bufpoi, length);
1754
1755 chip->cmdfunc(mtd, NAND_CMD_PAGEPROG, -1, -1);
1756 status = chip->waitfunc(mtd, chip);
1757
1758 return status & NAND_STATUS_FAIL ? -EIO : 0;
1759}
1760
1761/**
Brian Norris7854d3f2011-06-23 14:12:08 -07001762 * nand_do_read_oob - [INTERN] NAND read out-of-band
Brian Norris8b6e50c2011-05-25 14:59:01 -07001763 * @mtd: MTD device structure
1764 * @from: offset to read from
1765 * @ops: oob operations description structure
Linus Torvalds1da177e2005-04-16 15:20:36 -07001766 *
Brian Norris8b6e50c2011-05-25 14:59:01 -07001767 * NAND read out-of-band data from the spare area.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001768 */
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001769static int nand_do_read_oob(struct mtd_info *mtd, loff_t from,
1770 struct mtd_oob_ops *ops)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001771{
Thomas Gleixner7bc33122006-06-20 20:05:05 +02001772 int page, realpage, chipnr, sndcmd = 1;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001773 struct nand_chip *chip = mtd->priv;
Brian Norris041e4572011-06-23 16:45:24 -07001774 struct mtd_ecc_stats stats;
Thomas Gleixner7314e9e2006-05-25 09:51:54 +02001775 int blkcheck = (1 << (chip->phys_erase_shift - chip->page_shift)) - 1;
Vitaly Wool70145682006-11-03 18:20:38 +03001776 int readlen = ops->ooblen;
1777 int len;
Thomas Gleixner7bc33122006-06-20 20:05:05 +02001778 uint8_t *buf = ops->oobbuf;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001779
Brian Norris289c0522011-07-19 10:06:09 -07001780 pr_debug("%s: from = 0x%08Lx, len = %i\n",
vimal singh20d8e242009-07-07 15:49:49 +05301781 __func__, (unsigned long long)from, readlen);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001782
Brian Norris041e4572011-06-23 16:45:24 -07001783 stats = mtd->ecc_stats;
1784
Brian Norris0612b9d2011-08-30 18:45:40 -07001785 if (ops->mode == MTD_OPS_AUTO_OOB)
Vitaly Wool70145682006-11-03 18:20:38 +03001786 len = chip->ecc.layout->oobavail;
Adrian Hunter03736152007-01-31 17:58:29 +02001787 else
1788 len = mtd->oobsize;
1789
1790 if (unlikely(ops->ooboffs >= len)) {
Brian Norris289c0522011-07-19 10:06:09 -07001791 pr_debug("%s: attempt to start read outside oob\n",
1792 __func__);
Adrian Hunter03736152007-01-31 17:58:29 +02001793 return -EINVAL;
1794 }
1795
1796 /* Do not allow reads past end of device */
1797 if (unlikely(from >= mtd->size ||
1798 ops->ooboffs + readlen > ((mtd->size >> chip->page_shift) -
1799 (from >> chip->page_shift)) * len)) {
Brian Norris289c0522011-07-19 10:06:09 -07001800 pr_debug("%s: attempt to read beyond end of device\n",
1801 __func__);
Adrian Hunter03736152007-01-31 17:58:29 +02001802 return -EINVAL;
1803 }
Vitaly Wool70145682006-11-03 18:20:38 +03001804
Thomas Gleixner7314e9e2006-05-25 09:51:54 +02001805 chipnr = (int)(from >> chip->chip_shift);
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001806 chip->select_chip(mtd, chipnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001807
Thomas Gleixner7314e9e2006-05-25 09:51:54 +02001808 /* Shift to get page */
1809 realpage = (int)(from >> chip->page_shift);
1810 page = realpage & chip->pagemask;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001811
Florian Fainellif8ac0412010-09-07 13:23:43 +02001812 while (1) {
Brian Norris0612b9d2011-08-30 18:45:40 -07001813 if (ops->mode == MTD_OPS_RAW)
Brian Norrisc46f6482011-08-30 18:45:38 -07001814 sndcmd = chip->ecc.read_oob_raw(mtd, chip, page, sndcmd);
1815 else
1816 sndcmd = chip->ecc.read_oob(mtd, chip, page, sndcmd);
Vitaly Wool70145682006-11-03 18:20:38 +03001817
1818 len = min(len, readlen);
1819 buf = nand_transfer_oob(chip, buf, ops, len);
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001820
Thomas Gleixner7314e9e2006-05-25 09:51:54 +02001821 if (!(chip->options & NAND_NO_READRDY)) {
1822 /*
1823 * Apply delay or wait for ready/busy pin. Do this
1824 * before the AUTOINCR check, so no problems arise if a
1825 * chip which does auto increment is marked as
1826 * NOAUTOINCR by the board driver.
Thomas Gleixner19870da2005-07-15 14:53:51 +01001827 */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001828 if (!chip->dev_ready)
1829 udelay(chip->chip_delay);
Thomas Gleixner19870da2005-07-15 14:53:51 +01001830 else
1831 nand_wait_ready(mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001832 }
Thomas Gleixner7314e9e2006-05-25 09:51:54 +02001833
Vitaly Wool70145682006-11-03 18:20:38 +03001834 readlen -= len;
Savin Zlobec0d420f92006-06-21 11:51:20 +02001835 if (!readlen)
1836 break;
1837
Thomas Gleixner7314e9e2006-05-25 09:51:54 +02001838 /* Increment page address */
1839 realpage++;
1840
1841 page = realpage & chip->pagemask;
1842 /* Check, if we cross a chip boundary */
1843 if (!page) {
1844 chipnr++;
1845 chip->select_chip(mtd, -1);
1846 chip->select_chip(mtd, chipnr);
1847 }
1848
Brian Norris8b6e50c2011-05-25 14:59:01 -07001849 /*
1850 * Check, if the chip supports auto page increment or if we
1851 * have hit a block boundary.
Thomas Gleixner7314e9e2006-05-25 09:51:54 +02001852 */
1853 if (!NAND_CANAUTOINCR(chip) || !(page & blkcheck))
1854 sndcmd = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001855 }
1856
Vitaly Wool70145682006-11-03 18:20:38 +03001857 ops->oobretlen = ops->ooblen;
Brian Norris041e4572011-06-23 16:45:24 -07001858
1859 if (mtd->ecc_stats.failed - stats.failed)
1860 return -EBADMSG;
1861
1862 return mtd->ecc_stats.corrected - stats.corrected ? -EUCLEAN : 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001863}
1864
1865/**
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001866 * nand_read_oob - [MTD Interface] NAND read data and/or out-of-band
Brian Norris8b6e50c2011-05-25 14:59:01 -07001867 * @mtd: MTD device structure
1868 * @from: offset to read from
1869 * @ops: oob operation description structure
Linus Torvalds1da177e2005-04-16 15:20:36 -07001870 *
Brian Norris8b6e50c2011-05-25 14:59:01 -07001871 * NAND read data and/or out-of-band data.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001872 */
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001873static int nand_read_oob(struct mtd_info *mtd, loff_t from,
1874 struct mtd_oob_ops *ops)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001875{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001876 struct nand_chip *chip = mtd->priv;
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001877 int ret = -ENOTSUPP;
1878
1879 ops->retlen = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001880
1881 /* Do not allow reads past end of device */
Vitaly Wool70145682006-11-03 18:20:38 +03001882 if (ops->datbuf && (from + ops->len) > mtd->size) {
Brian Norris289c0522011-07-19 10:06:09 -07001883 pr_debug("%s: attempt to read beyond end of device\n",
1884 __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001885 return -EINVAL;
1886 }
1887
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001888 nand_get_device(chip, mtd, FL_READING);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001889
Florian Fainellif8ac0412010-09-07 13:23:43 +02001890 switch (ops->mode) {
Brian Norris0612b9d2011-08-30 18:45:40 -07001891 case MTD_OPS_PLACE_OOB:
1892 case MTD_OPS_AUTO_OOB:
1893 case MTD_OPS_RAW:
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001894 break;
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00001895
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001896 default:
1897 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001898 }
1899
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001900 if (!ops->datbuf)
1901 ret = nand_do_read_oob(mtd, from, ops);
1902 else
1903 ret = nand_do_read_ops(mtd, from, ops);
1904
Florian Fainelli7351d3a2010-09-07 13:23:45 +02001905out:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001906 nand_release_device(mtd);
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001907 return ret;
1908}
1909
1910
1911/**
Brian Norris7854d3f2011-06-23 14:12:08 -07001912 * nand_write_page_raw - [INTERN] raw page write function
Brian Norris8b6e50c2011-05-25 14:59:01 -07001913 * @mtd: mtd info structure
1914 * @chip: nand chip info structure
1915 * @buf: data buffer
David Brownell52ff49d2009-03-04 12:01:36 -08001916 *
Brian Norris7854d3f2011-06-23 14:12:08 -07001917 * Not for syndrome calculating ECC controllers, which use a special oob layout.
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001918 */
1919static void nand_write_page_raw(struct mtd_info *mtd, struct nand_chip *chip,
1920 const uint8_t *buf)
1921{
1922 chip->write_buf(mtd, buf, mtd->writesize);
1923 chip->write_buf(mtd, chip->oob_poi, mtd->oobsize);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001924}
1925
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00001926/**
Brian Norris7854d3f2011-06-23 14:12:08 -07001927 * nand_write_page_raw_syndrome - [INTERN] raw page write function
Brian Norris8b6e50c2011-05-25 14:59:01 -07001928 * @mtd: mtd info structure
1929 * @chip: nand chip info structure
1930 * @buf: data buffer
David Brownell52ff49d2009-03-04 12:01:36 -08001931 *
1932 * We need a special oob layout and handling even when ECC isn't checked.
1933 */
Florian Fainelli7351d3a2010-09-07 13:23:45 +02001934static void nand_write_page_raw_syndrome(struct mtd_info *mtd,
1935 struct nand_chip *chip,
1936 const uint8_t *buf)
David Brownell52ff49d2009-03-04 12:01:36 -08001937{
1938 int eccsize = chip->ecc.size;
1939 int eccbytes = chip->ecc.bytes;
1940 uint8_t *oob = chip->oob_poi;
1941 int steps, size;
1942
1943 for (steps = chip->ecc.steps; steps > 0; steps--) {
1944 chip->write_buf(mtd, buf, eccsize);
1945 buf += eccsize;
1946
1947 if (chip->ecc.prepad) {
1948 chip->write_buf(mtd, oob, chip->ecc.prepad);
1949 oob += chip->ecc.prepad;
1950 }
1951
1952 chip->read_buf(mtd, oob, eccbytes);
1953 oob += eccbytes;
1954
1955 if (chip->ecc.postpad) {
1956 chip->write_buf(mtd, oob, chip->ecc.postpad);
1957 oob += chip->ecc.postpad;
1958 }
1959 }
1960
1961 size = mtd->oobsize - (oob - chip->oob_poi);
1962 if (size)
1963 chip->write_buf(mtd, oob, size);
1964}
1965/**
Brian Norris7854d3f2011-06-23 14:12:08 -07001966 * nand_write_page_swecc - [REPLACEABLE] software ECC based page write function
Brian Norris8b6e50c2011-05-25 14:59:01 -07001967 * @mtd: mtd info structure
1968 * @chip: nand chip info structure
1969 * @buf: data buffer
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001970 */
1971static void nand_write_page_swecc(struct mtd_info *mtd, struct nand_chip *chip,
1972 const uint8_t *buf)
1973{
1974 int i, eccsize = chip->ecc.size;
1975 int eccbytes = chip->ecc.bytes;
1976 int eccsteps = chip->ecc.steps;
David Woodhouse4bf63fc2006-09-25 17:08:04 +01001977 uint8_t *ecc_calc = chip->buffers->ecccalc;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001978 const uint8_t *p = buf;
Ben Dooks8b099a32007-05-28 19:17:54 +01001979 uint32_t *eccpos = chip->ecc.layout->eccpos;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001980
Brian Norris7854d3f2011-06-23 14:12:08 -07001981 /* Software ECC calculation */
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001982 for (i = 0; eccsteps; eccsteps--, i += eccbytes, p += eccsize)
1983 chip->ecc.calculate(mtd, p, &ecc_calc[i]);
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001984
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001985 for (i = 0; i < chip->ecc.total; i++)
1986 chip->oob_poi[eccpos[i]] = ecc_calc[i];
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001987
Thomas Gleixner90424de2007-04-05 11:44:05 +02001988 chip->ecc.write_page_raw(mtd, chip, buf);
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001989}
1990
1991/**
Brian Norris7854d3f2011-06-23 14:12:08 -07001992 * nand_write_page_hwecc - [REPLACEABLE] hardware ECC based page write function
Brian Norris8b6e50c2011-05-25 14:59:01 -07001993 * @mtd: mtd info structure
1994 * @chip: nand chip info structure
1995 * @buf: data buffer
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001996 */
1997static void nand_write_page_hwecc(struct mtd_info *mtd, struct nand_chip *chip,
1998 const uint8_t *buf)
1999{
2000 int i, eccsize = chip->ecc.size;
2001 int eccbytes = chip->ecc.bytes;
2002 int eccsteps = chip->ecc.steps;
David Woodhouse4bf63fc2006-09-25 17:08:04 +01002003 uint8_t *ecc_calc = chip->buffers->ecccalc;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002004 const uint8_t *p = buf;
Ben Dooks8b099a32007-05-28 19:17:54 +01002005 uint32_t *eccpos = chip->ecc.layout->eccpos;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002006
2007 for (i = 0; eccsteps; eccsteps--, i += eccbytes, p += eccsize) {
2008 chip->ecc.hwctl(mtd, NAND_ECC_WRITE);
David Woodhouse29da9ce2006-05-26 23:05:44 +01002009 chip->write_buf(mtd, p, eccsize);
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002010 chip->ecc.calculate(mtd, p, &ecc_calc[i]);
2011 }
2012
2013 for (i = 0; i < chip->ecc.total; i++)
2014 chip->oob_poi[eccpos[i]] = ecc_calc[i];
2015
2016 chip->write_buf(mtd, chip->oob_poi, mtd->oobsize);
2017}
2018
2019/**
Brian Norris7854d3f2011-06-23 14:12:08 -07002020 * nand_write_page_syndrome - [REPLACEABLE] hardware ECC syndrome based page write
Brian Norris8b6e50c2011-05-25 14:59:01 -07002021 * @mtd: mtd info structure
2022 * @chip: nand chip info structure
2023 * @buf: data buffer
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002024 *
Brian Norris8b6e50c2011-05-25 14:59:01 -07002025 * The hw generator calculates the error syndrome automatically. Therefore we
2026 * need a special oob layout and handling.
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002027 */
2028static void nand_write_page_syndrome(struct mtd_info *mtd,
2029 struct nand_chip *chip, const uint8_t *buf)
2030{
2031 int i, eccsize = chip->ecc.size;
2032 int eccbytes = chip->ecc.bytes;
2033 int eccsteps = chip->ecc.steps;
2034 const uint8_t *p = buf;
2035 uint8_t *oob = chip->oob_poi;
2036
2037 for (i = 0; eccsteps; eccsteps--, i += eccbytes, p += eccsize) {
2038
2039 chip->ecc.hwctl(mtd, NAND_ECC_WRITE);
2040 chip->write_buf(mtd, p, eccsize);
2041
2042 if (chip->ecc.prepad) {
2043 chip->write_buf(mtd, oob, chip->ecc.prepad);
2044 oob += chip->ecc.prepad;
2045 }
2046
2047 chip->ecc.calculate(mtd, p, oob);
2048 chip->write_buf(mtd, oob, eccbytes);
2049 oob += eccbytes;
2050
2051 if (chip->ecc.postpad) {
2052 chip->write_buf(mtd, oob, chip->ecc.postpad);
2053 oob += chip->ecc.postpad;
2054 }
2055 }
2056
2057 /* Calculate remaining oob bytes */
Vitaly Wool7e4178f2006-06-07 09:34:37 +04002058 i = mtd->oobsize - (oob - chip->oob_poi);
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002059 if (i)
2060 chip->write_buf(mtd, oob, i);
2061}
2062
2063/**
David Woodhouse956e9442006-09-25 17:12:39 +01002064 * nand_write_page - [REPLACEABLE] write one page
Brian Norris8b6e50c2011-05-25 14:59:01 -07002065 * @mtd: MTD device structure
2066 * @chip: NAND chip descriptor
2067 * @buf: the data to write
2068 * @page: page number to write
2069 * @cached: cached programming
2070 * @raw: use _raw version of write_page
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002071 */
2072static int nand_write_page(struct mtd_info *mtd, struct nand_chip *chip,
David Woodhouse956e9442006-09-25 17:12:39 +01002073 const uint8_t *buf, int page, int cached, int raw)
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002074{
2075 int status;
2076
2077 chip->cmdfunc(mtd, NAND_CMD_SEQIN, 0x00, page);
2078
David Woodhouse956e9442006-09-25 17:12:39 +01002079 if (unlikely(raw))
2080 chip->ecc.write_page_raw(mtd, chip, buf);
2081 else
2082 chip->ecc.write_page(mtd, chip, buf);
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002083
2084 /*
Brian Norris7854d3f2011-06-23 14:12:08 -07002085 * Cached progamming disabled for now. Not sure if it's worth the
Brian Norris8b6e50c2011-05-25 14:59:01 -07002086 * trouble. The speed gain is not very impressive. (2.3->2.6Mib/s).
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002087 */
2088 cached = 0;
2089
2090 if (!cached || !(chip->options & NAND_CACHEPRG)) {
2091
2092 chip->cmdfunc(mtd, NAND_CMD_PAGEPROG, -1, -1);
Thomas Gleixner7bc33122006-06-20 20:05:05 +02002093 status = chip->waitfunc(mtd, chip);
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002094 /*
2095 * See if operation failed and additional status checks are
Brian Norris8b6e50c2011-05-25 14:59:01 -07002096 * available.
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002097 */
2098 if ((status & NAND_STATUS_FAIL) && (chip->errstat))
2099 status = chip->errstat(mtd, chip, FL_WRITING, status,
2100 page);
2101
2102 if (status & NAND_STATUS_FAIL)
2103 return -EIO;
2104 } else {
2105 chip->cmdfunc(mtd, NAND_CMD_CACHEDPROG, -1, -1);
Thomas Gleixner7bc33122006-06-20 20:05:05 +02002106 status = chip->waitfunc(mtd, chip);
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002107 }
2108
2109#ifdef CONFIG_MTD_NAND_VERIFY_WRITE
2110 /* Send command to read back the data */
2111 chip->cmdfunc(mtd, NAND_CMD_READ0, 0, page);
2112
2113 if (chip->verify_buf(mtd, buf, mtd->writesize))
2114 return -EIO;
2115#endif
2116 return 0;
2117}
2118
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002119/**
Brian Norris7854d3f2011-06-23 14:12:08 -07002120 * nand_fill_oob - [INTERN] Transfer client buffer to oob
THOMSON, Adam (Adam)f7220132011-06-14 16:52:38 +02002121 * @mtd: MTD device structure
Brian Norris8b6e50c2011-05-25 14:59:01 -07002122 * @oob: oob data buffer
2123 * @len: oob data write length
2124 * @ops: oob ops structure
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002125 */
THOMSON, Adam (Adam)f7220132011-06-14 16:52:38 +02002126static uint8_t *nand_fill_oob(struct mtd_info *mtd, uint8_t *oob, size_t len,
2127 struct mtd_oob_ops *ops)
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002128{
THOMSON, Adam (Adam)f7220132011-06-14 16:52:38 +02002129 struct nand_chip *chip = mtd->priv;
2130
2131 /*
2132 * Initialise to all 0xFF, to avoid the possibility of left over OOB
2133 * data from a previous OOB read.
2134 */
2135 memset(chip->oob_poi, 0xff, mtd->oobsize);
2136
Florian Fainellif8ac0412010-09-07 13:23:43 +02002137 switch (ops->mode) {
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002138
Brian Norris0612b9d2011-08-30 18:45:40 -07002139 case MTD_OPS_PLACE_OOB:
2140 case MTD_OPS_RAW:
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002141 memcpy(chip->oob_poi + ops->ooboffs, oob, len);
2142 return oob + len;
2143
Brian Norris0612b9d2011-08-30 18:45:40 -07002144 case MTD_OPS_AUTO_OOB: {
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002145 struct nand_oobfree *free = chip->ecc.layout->oobfree;
Thomas Gleixner7bc33122006-06-20 20:05:05 +02002146 uint32_t boffs = 0, woffs = ops->ooboffs;
2147 size_t bytes = 0;
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002148
Florian Fainellif8ac0412010-09-07 13:23:43 +02002149 for (; free->length && len; free++, len -= bytes) {
Brian Norris8b6e50c2011-05-25 14:59:01 -07002150 /* Write request not from offset 0? */
Thomas Gleixner7bc33122006-06-20 20:05:05 +02002151 if (unlikely(woffs)) {
2152 if (woffs >= free->length) {
2153 woffs -= free->length;
2154 continue;
2155 }
2156 boffs = free->offset + woffs;
2157 bytes = min_t(size_t, len,
2158 (free->length - woffs));
2159 woffs = 0;
2160 } else {
2161 bytes = min_t(size_t, len, free->length);
2162 boffs = free->offset;
2163 }
Vitaly Wool8b0036e2006-07-11 09:11:25 +02002164 memcpy(chip->oob_poi + boffs, oob, bytes);
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002165 oob += bytes;
2166 }
2167 return oob;
2168 }
2169 default:
2170 BUG();
2171 }
2172 return NULL;
2173}
2174
Florian Fainellif8ac0412010-09-07 13:23:43 +02002175#define NOTALIGNED(x) ((x & (chip->subpagesize - 1)) != 0)
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002176
2177/**
Brian Norris7854d3f2011-06-23 14:12:08 -07002178 * nand_do_write_ops - [INTERN] NAND write with ECC
Brian Norris8b6e50c2011-05-25 14:59:01 -07002179 * @mtd: MTD device structure
2180 * @to: offset to write to
2181 * @ops: oob operations description structure
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002182 *
Brian Norris8b6e50c2011-05-25 14:59:01 -07002183 * NAND write with ECC.
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002184 */
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002185static int nand_do_write_ops(struct mtd_info *mtd, loff_t to,
2186 struct mtd_oob_ops *ops)
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002187{
Thomas Gleixner29072b92006-09-28 15:38:36 +02002188 int chipnr, realpage, page, blockmask, column;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002189 struct nand_chip *chip = mtd->priv;
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002190 uint32_t writelen = ops->len;
Maxim Levitsky782ce792010-02-22 20:39:36 +02002191
2192 uint32_t oobwritelen = ops->ooblen;
Brian Norris0612b9d2011-08-30 18:45:40 -07002193 uint32_t oobmaxlen = ops->mode == MTD_OPS_AUTO_OOB ?
Maxim Levitsky782ce792010-02-22 20:39:36 +02002194 mtd->oobavail : mtd->oobsize;
2195
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002196 uint8_t *oob = ops->oobbuf;
2197 uint8_t *buf = ops->datbuf;
Thomas Gleixner29072b92006-09-28 15:38:36 +02002198 int ret, subpage;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002199
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002200 ops->retlen = 0;
Thomas Gleixner29072b92006-09-28 15:38:36 +02002201 if (!writelen)
2202 return 0;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002203
Brian Norris8b6e50c2011-05-25 14:59:01 -07002204 /* Reject writes, which are not page aligned */
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002205 if (NOTALIGNED(to) || NOTALIGNED(ops->len)) {
Brian Norrisd0370212011-07-19 10:06:08 -07002206 pr_notice("%s: attempt to write non page aligned data\n",
2207 __func__);
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002208 return -EINVAL;
2209 }
2210
Thomas Gleixner29072b92006-09-28 15:38:36 +02002211 column = to & (mtd->writesize - 1);
2212 subpage = column || (writelen & (mtd->writesize - 1));
2213
2214 if (subpage && oob)
2215 return -EINVAL;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002216
Thomas Gleixner6a930962006-06-28 00:11:45 +02002217 chipnr = (int)(to >> chip->chip_shift);
2218 chip->select_chip(mtd, chipnr);
2219
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002220 /* Check, if it is write protected */
2221 if (nand_check_wp(mtd))
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002222 return -EIO;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002223
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002224 realpage = (int)(to >> chip->page_shift);
2225 page = realpage & chip->pagemask;
2226 blockmask = (1 << (chip->phys_erase_shift - chip->page_shift)) - 1;
2227
2228 /* Invalidate the page cache, when we write to the cached page */
2229 if (to <= (chip->pagebuf << chip->page_shift) &&
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002230 (chip->pagebuf << chip->page_shift) < (to + ops->len))
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002231 chip->pagebuf = -1;
2232
Maxim Levitsky782ce792010-02-22 20:39:36 +02002233 /* Don't allow multipage oob writes with offset */
Jon Poveycdcf12b2010-09-30 20:41:34 +09002234 if (oob && ops->ooboffs && (ops->ooboffs + ops->ooblen > oobmaxlen))
Maxim Levitsky782ce792010-02-22 20:39:36 +02002235 return -EINVAL;
2236
Florian Fainellif8ac0412010-09-07 13:23:43 +02002237 while (1) {
Thomas Gleixner29072b92006-09-28 15:38:36 +02002238 int bytes = mtd->writesize;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002239 int cached = writelen > bytes && page != blockmask;
Thomas Gleixner29072b92006-09-28 15:38:36 +02002240 uint8_t *wbuf = buf;
2241
Brian Norris8b6e50c2011-05-25 14:59:01 -07002242 /* Partial page write? */
Thomas Gleixner29072b92006-09-28 15:38:36 +02002243 if (unlikely(column || writelen < (mtd->writesize - 1))) {
2244 cached = 0;
2245 bytes = min_t(int, bytes - column, (int) writelen);
2246 chip->pagebuf = -1;
2247 memset(chip->buffers->databuf, 0xff, mtd->writesize);
2248 memcpy(&chip->buffers->databuf[column], buf, bytes);
2249 wbuf = chip->buffers->databuf;
2250 }
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002251
Maxim Levitsky782ce792010-02-22 20:39:36 +02002252 if (unlikely(oob)) {
2253 size_t len = min(oobwritelen, oobmaxlen);
THOMSON, Adam (Adam)f7220132011-06-14 16:52:38 +02002254 oob = nand_fill_oob(mtd, oob, len, ops);
Maxim Levitsky782ce792010-02-22 20:39:36 +02002255 oobwritelen -= len;
THOMSON, Adam (Adam)f7220132011-06-14 16:52:38 +02002256 } else {
2257 /* We still need to erase leftover OOB data */
2258 memset(chip->oob_poi, 0xff, mtd->oobsize);
Maxim Levitsky782ce792010-02-22 20:39:36 +02002259 }
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002260
Thomas Gleixner29072b92006-09-28 15:38:36 +02002261 ret = chip->write_page(mtd, chip, wbuf, page, cached,
Brian Norris0612b9d2011-08-30 18:45:40 -07002262 (ops->mode == MTD_OPS_RAW));
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002263 if (ret)
2264 break;
2265
2266 writelen -= bytes;
2267 if (!writelen)
2268 break;
2269
Thomas Gleixner29072b92006-09-28 15:38:36 +02002270 column = 0;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002271 buf += bytes;
2272 realpage++;
2273
2274 page = realpage & chip->pagemask;
2275 /* Check, if we cross a chip boundary */
2276 if (!page) {
2277 chipnr++;
2278 chip->select_chip(mtd, -1);
2279 chip->select_chip(mtd, chipnr);
2280 }
2281 }
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002282
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002283 ops->retlen = ops->len - writelen;
Vitaly Wool70145682006-11-03 18:20:38 +03002284 if (unlikely(oob))
2285 ops->oobretlen = ops->ooblen;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002286 return ret;
2287}
2288
2289/**
Simon Kagstrom2af7c652009-10-05 15:55:52 +02002290 * panic_nand_write - [MTD Interface] NAND write with ECC
Brian Norris8b6e50c2011-05-25 14:59:01 -07002291 * @mtd: MTD device structure
2292 * @to: offset to write to
2293 * @len: number of bytes to write
2294 * @retlen: pointer to variable to store the number of written bytes
2295 * @buf: the data to write
Simon Kagstrom2af7c652009-10-05 15:55:52 +02002296 *
2297 * NAND write with ECC. Used when performing writes in interrupt context, this
2298 * may for example be called by mtdoops when writing an oops while in panic.
2299 */
2300static int panic_nand_write(struct mtd_info *mtd, loff_t to, size_t len,
2301 size_t *retlen, const uint8_t *buf)
2302{
2303 struct nand_chip *chip = mtd->priv;
Brian Norris4a89ff82011-08-30 18:45:45 -07002304 struct mtd_oob_ops ops;
Simon Kagstrom2af7c652009-10-05 15:55:52 +02002305 int ret;
2306
2307 /* Do not allow reads past end of device */
2308 if ((to + len) > mtd->size)
2309 return -EINVAL;
2310 if (!len)
2311 return 0;
2312
Brian Norris8b6e50c2011-05-25 14:59:01 -07002313 /* Wait for the device to get ready */
Simon Kagstrom2af7c652009-10-05 15:55:52 +02002314 panic_nand_wait(mtd, chip, 400);
2315
Brian Norris8b6e50c2011-05-25 14:59:01 -07002316 /* Grab the device */
Simon Kagstrom2af7c652009-10-05 15:55:52 +02002317 panic_nand_get_device(chip, mtd, FL_WRITING);
2318
Brian Norris4a89ff82011-08-30 18:45:45 -07002319 ops.len = len;
2320 ops.datbuf = (uint8_t *)buf;
2321 ops.oobbuf = NULL;
Brian Norris23b1a992011-10-14 20:09:33 -07002322 ops.mode = 0;
Simon Kagstrom2af7c652009-10-05 15:55:52 +02002323
Brian Norris4a89ff82011-08-30 18:45:45 -07002324 ret = nand_do_write_ops(mtd, to, &ops);
Simon Kagstrom2af7c652009-10-05 15:55:52 +02002325
Brian Norris4a89ff82011-08-30 18:45:45 -07002326 *retlen = ops.retlen;
Simon Kagstrom2af7c652009-10-05 15:55:52 +02002327 return ret;
2328}
2329
2330/**
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002331 * nand_write - [MTD Interface] NAND write with ECC
Brian Norris8b6e50c2011-05-25 14:59:01 -07002332 * @mtd: MTD device structure
2333 * @to: offset to write to
2334 * @len: number of bytes to write
2335 * @retlen: pointer to variable to store the number of written bytes
2336 * @buf: the data to write
Linus Torvalds1da177e2005-04-16 15:20:36 -07002337 *
Brian Norris8b6e50c2011-05-25 14:59:01 -07002338 * NAND write with ECC.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002339 */
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002340static int nand_write(struct mtd_info *mtd, loff_t to, size_t len,
Thomas Gleixner7314e9e2006-05-25 09:51:54 +02002341 size_t *retlen, const uint8_t *buf)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002342{
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002343 struct nand_chip *chip = mtd->priv;
Brian Norris4a89ff82011-08-30 18:45:45 -07002344 struct mtd_oob_ops ops;
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002345 int ret;
2346
2347 /* Do not allow reads past end of device */
2348 if ((to + len) > mtd->size)
2349 return -EINVAL;
2350 if (!len)
2351 return 0;
2352
Thomas Gleixner7bc33122006-06-20 20:05:05 +02002353 nand_get_device(chip, mtd, FL_WRITING);
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002354
Brian Norris4a89ff82011-08-30 18:45:45 -07002355 ops.len = len;
2356 ops.datbuf = (uint8_t *)buf;
2357 ops.oobbuf = NULL;
Brian Norris23b1a992011-10-14 20:09:33 -07002358 ops.mode = 0;
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002359
Brian Norris4a89ff82011-08-30 18:45:45 -07002360 ret = nand_do_write_ops(mtd, to, &ops);
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002361
Brian Norris4a89ff82011-08-30 18:45:45 -07002362 *retlen = ops.retlen;
Richard Purdie7fd5aec2006-08-27 01:23:33 -07002363
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002364 nand_release_device(mtd);
2365
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002366 return ret;
2367}
2368
2369/**
2370 * nand_do_write_oob - [MTD Interface] NAND write out-of-band
Brian Norris8b6e50c2011-05-25 14:59:01 -07002371 * @mtd: MTD device structure
2372 * @to: offset to write to
2373 * @ops: oob operation description structure
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002374 *
Brian Norris8b6e50c2011-05-25 14:59:01 -07002375 * NAND write out-of-band.
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002376 */
2377static int nand_do_write_oob(struct mtd_info *mtd, loff_t to,
2378 struct mtd_oob_ops *ops)
2379{
Adrian Hunter03736152007-01-31 17:58:29 +02002380 int chipnr, page, status, len;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002381 struct nand_chip *chip = mtd->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002382
Brian Norris289c0522011-07-19 10:06:09 -07002383 pr_debug("%s: to = 0x%08x, len = %i\n",
vimal singh20d8e242009-07-07 15:49:49 +05302384 __func__, (unsigned int)to, (int)ops->ooblen);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002385
Brian Norris0612b9d2011-08-30 18:45:40 -07002386 if (ops->mode == MTD_OPS_AUTO_OOB)
Adrian Hunter03736152007-01-31 17:58:29 +02002387 len = chip->ecc.layout->oobavail;
2388 else
2389 len = mtd->oobsize;
2390
Linus Torvalds1da177e2005-04-16 15:20:36 -07002391 /* Do not allow write past end of page */
Adrian Hunter03736152007-01-31 17:58:29 +02002392 if ((ops->ooboffs + ops->ooblen) > len) {
Brian Norris289c0522011-07-19 10:06:09 -07002393 pr_debug("%s: attempt to write past end of page\n",
2394 __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002395 return -EINVAL;
2396 }
2397
Adrian Hunter03736152007-01-31 17:58:29 +02002398 if (unlikely(ops->ooboffs >= len)) {
Brian Norris289c0522011-07-19 10:06:09 -07002399 pr_debug("%s: attempt to start write outside oob\n",
2400 __func__);
Adrian Hunter03736152007-01-31 17:58:29 +02002401 return -EINVAL;
2402 }
2403
Jason Liu775adc32011-02-25 13:06:18 +08002404 /* Do not allow write past end of device */
Adrian Hunter03736152007-01-31 17:58:29 +02002405 if (unlikely(to >= mtd->size ||
2406 ops->ooboffs + ops->ooblen >
2407 ((mtd->size >> chip->page_shift) -
2408 (to >> chip->page_shift)) * len)) {
Brian Norris289c0522011-07-19 10:06:09 -07002409 pr_debug("%s: attempt to write beyond end of device\n",
2410 __func__);
Adrian Hunter03736152007-01-31 17:58:29 +02002411 return -EINVAL;
2412 }
2413
Thomas Gleixner7314e9e2006-05-25 09:51:54 +02002414 chipnr = (int)(to >> chip->chip_shift);
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002415 chip->select_chip(mtd, chipnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002416
Thomas Gleixner7314e9e2006-05-25 09:51:54 +02002417 /* Shift to get page */
2418 page = (int)(to >> chip->page_shift);
2419
2420 /*
2421 * Reset the chip. Some chips (like the Toshiba TC5832DC found in one
2422 * of my DiskOnChip 2000 test units) will clear the whole data page too
2423 * if we don't do this. I have no clue why, but I seem to have 'fixed'
2424 * it in the doc2000 driver in August 1999. dwmw2.
2425 */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002426 chip->cmdfunc(mtd, NAND_CMD_RESET, -1, -1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002427
2428 /* Check, if it is write protected */
2429 if (nand_check_wp(mtd))
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002430 return -EROFS;
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00002431
Linus Torvalds1da177e2005-04-16 15:20:36 -07002432 /* Invalidate the page cache, if we write to the cached page */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002433 if (page == chip->pagebuf)
2434 chip->pagebuf = -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002435
THOMSON, Adam (Adam)f7220132011-06-14 16:52:38 +02002436 nand_fill_oob(mtd, ops->oobbuf, ops->ooblen, ops);
Brian Norris9ce244b2011-08-30 18:45:37 -07002437
Brian Norris0612b9d2011-08-30 18:45:40 -07002438 if (ops->mode == MTD_OPS_RAW)
Brian Norris9ce244b2011-08-30 18:45:37 -07002439 status = chip->ecc.write_oob_raw(mtd, chip, page & chip->pagemask);
2440 else
2441 status = chip->ecc.write_oob(mtd, chip, page & chip->pagemask);
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002442
Thomas Gleixner7bc33122006-06-20 20:05:05 +02002443 if (status)
2444 return status;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002445
Vitaly Wool70145682006-11-03 18:20:38 +03002446 ops->oobretlen = ops->ooblen;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002447
Thomas Gleixner7bc33122006-06-20 20:05:05 +02002448 return 0;
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002449}
Linus Torvalds1da177e2005-04-16 15:20:36 -07002450
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002451/**
2452 * nand_write_oob - [MTD Interface] NAND write data and/or out-of-band
Brian Norris8b6e50c2011-05-25 14:59:01 -07002453 * @mtd: MTD device structure
2454 * @to: offset to write to
2455 * @ops: oob operation description structure
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002456 */
2457static int nand_write_oob(struct mtd_info *mtd, loff_t to,
2458 struct mtd_oob_ops *ops)
2459{
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002460 struct nand_chip *chip = mtd->priv;
2461 int ret = -ENOTSUPP;
2462
2463 ops->retlen = 0;
2464
2465 /* Do not allow writes past end of device */
Vitaly Wool70145682006-11-03 18:20:38 +03002466 if (ops->datbuf && (to + ops->len) > mtd->size) {
Brian Norris289c0522011-07-19 10:06:09 -07002467 pr_debug("%s: attempt to write beyond end of device\n",
2468 __func__);
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002469 return -EINVAL;
2470 }
2471
Thomas Gleixner7bc33122006-06-20 20:05:05 +02002472 nand_get_device(chip, mtd, FL_WRITING);
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002473
Florian Fainellif8ac0412010-09-07 13:23:43 +02002474 switch (ops->mode) {
Brian Norris0612b9d2011-08-30 18:45:40 -07002475 case MTD_OPS_PLACE_OOB:
2476 case MTD_OPS_AUTO_OOB:
2477 case MTD_OPS_RAW:
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002478 break;
2479
2480 default:
2481 goto out;
2482 }
2483
2484 if (!ops->datbuf)
2485 ret = nand_do_write_oob(mtd, to, ops);
2486 else
2487 ret = nand_do_write_ops(mtd, to, ops);
2488
Florian Fainelli7351d3a2010-09-07 13:23:45 +02002489out:
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002490 nand_release_device(mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002491 return ret;
2492}
2493
Linus Torvalds1da177e2005-04-16 15:20:36 -07002494/**
Brian Norris7854d3f2011-06-23 14:12:08 -07002495 * single_erase_cmd - [GENERIC] NAND standard block erase command function
Brian Norris8b6e50c2011-05-25 14:59:01 -07002496 * @mtd: MTD device structure
2497 * @page: the page address of the block which will be erased
Linus Torvalds1da177e2005-04-16 15:20:36 -07002498 *
Brian Norris8b6e50c2011-05-25 14:59:01 -07002499 * Standard erase command for NAND chips.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002500 */
David Woodhousee0c7d762006-05-13 18:07:53 +01002501static void single_erase_cmd(struct mtd_info *mtd, int page)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002502{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002503 struct nand_chip *chip = mtd->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002504 /* Send commands to erase a block */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002505 chip->cmdfunc(mtd, NAND_CMD_ERASE1, -1, page);
2506 chip->cmdfunc(mtd, NAND_CMD_ERASE2, -1, -1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002507}
2508
2509/**
Brian Norris7854d3f2011-06-23 14:12:08 -07002510 * multi_erase_cmd - [GENERIC] AND specific block erase command function
Brian Norris8b6e50c2011-05-25 14:59:01 -07002511 * @mtd: MTD device structure
2512 * @page: the page address of the block which will be erased
Linus Torvalds1da177e2005-04-16 15:20:36 -07002513 *
Brian Norris8b6e50c2011-05-25 14:59:01 -07002514 * AND multi block erase command function. Erase 4 consecutive blocks.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002515 */
David Woodhousee0c7d762006-05-13 18:07:53 +01002516static void multi_erase_cmd(struct mtd_info *mtd, int page)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002517{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002518 struct nand_chip *chip = mtd->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002519 /* Send commands to erase a block */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002520 chip->cmdfunc(mtd, NAND_CMD_ERASE1, -1, page++);
2521 chip->cmdfunc(mtd, NAND_CMD_ERASE1, -1, page++);
2522 chip->cmdfunc(mtd, NAND_CMD_ERASE1, -1, page++);
2523 chip->cmdfunc(mtd, NAND_CMD_ERASE1, -1, page);
2524 chip->cmdfunc(mtd, NAND_CMD_ERASE2, -1, -1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002525}
2526
2527/**
2528 * nand_erase - [MTD Interface] erase block(s)
Brian Norris8b6e50c2011-05-25 14:59:01 -07002529 * @mtd: MTD device structure
2530 * @instr: erase instruction
Linus Torvalds1da177e2005-04-16 15:20:36 -07002531 *
Brian Norris8b6e50c2011-05-25 14:59:01 -07002532 * Erase one ore more blocks.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002533 */
David Woodhousee0c7d762006-05-13 18:07:53 +01002534static int nand_erase(struct mtd_info *mtd, struct erase_info *instr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002535{
David Woodhousee0c7d762006-05-13 18:07:53 +01002536 return nand_erase_nand(mtd, instr, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002537}
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00002538
David A. Marlin30f464b2005-01-17 18:35:25 +00002539#define BBT_PAGE_MASK 0xffffff3f
Linus Torvalds1da177e2005-04-16 15:20:36 -07002540/**
Brian Norris7854d3f2011-06-23 14:12:08 -07002541 * nand_erase_nand - [INTERN] erase block(s)
Brian Norris8b6e50c2011-05-25 14:59:01 -07002542 * @mtd: MTD device structure
2543 * @instr: erase instruction
2544 * @allowbbt: allow erasing the bbt area
Linus Torvalds1da177e2005-04-16 15:20:36 -07002545 *
Brian Norris8b6e50c2011-05-25 14:59:01 -07002546 * Erase one ore more blocks.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002547 */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002548int nand_erase_nand(struct mtd_info *mtd, struct erase_info *instr,
2549 int allowbbt)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002550{
Adrian Hunter69423d92008-12-10 13:37:21 +00002551 int page, status, pages_per_block, ret, chipnr;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002552 struct nand_chip *chip = mtd->priv;
Florian Fainellif8ac0412010-09-07 13:23:43 +02002553 loff_t rewrite_bbt[NAND_MAX_CHIPS] = {0};
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002554 unsigned int bbt_masked_page = 0xffffffff;
Adrian Hunter69423d92008-12-10 13:37:21 +00002555 loff_t len;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002556
Brian Norris289c0522011-07-19 10:06:09 -07002557 pr_debug("%s: start = 0x%012llx, len = %llu\n",
2558 __func__, (unsigned long long)instr->addr,
2559 (unsigned long long)instr->len);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002560
Vimal Singh6fe5a6a2010-02-03 14:12:24 +05302561 if (check_offs_len(mtd, instr->addr, instr->len))
Linus Torvalds1da177e2005-04-16 15:20:36 -07002562 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002563
Adrian Hunterbb0eb212008-08-12 12:40:50 +03002564 instr->fail_addr = MTD_FAIL_ADDR_UNKNOWN;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002565
2566 /* Grab the lock and see if the device is available */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002567 nand_get_device(chip, mtd, FL_ERASING);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002568
2569 /* Shift to get first page */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002570 page = (int)(instr->addr >> chip->page_shift);
2571 chipnr = (int)(instr->addr >> chip->chip_shift);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002572
2573 /* Calculate pages in each block */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002574 pages_per_block = 1 << (chip->phys_erase_shift - chip->page_shift);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002575
2576 /* Select the NAND device */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002577 chip->select_chip(mtd, chipnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002578
Linus Torvalds1da177e2005-04-16 15:20:36 -07002579 /* Check, if it is write protected */
2580 if (nand_check_wp(mtd)) {
Brian Norris289c0522011-07-19 10:06:09 -07002581 pr_debug("%s: device is write protected!\n",
2582 __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002583 instr->state = MTD_ERASE_FAILED;
2584 goto erase_exit;
2585 }
2586
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002587 /*
2588 * If BBT requires refresh, set the BBT page mask to see if the BBT
2589 * should be rewritten. Otherwise the mask is set to 0xffffffff which
2590 * can not be matched. This is also done when the bbt is actually
Brian Norris7854d3f2011-06-23 14:12:08 -07002591 * erased to avoid recursive updates.
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002592 */
2593 if (chip->options & BBT_AUTO_REFRESH && !allowbbt)
2594 bbt_masked_page = chip->bbt_td->pages[chipnr] & BBT_PAGE_MASK;
David A. Marlin30f464b2005-01-17 18:35:25 +00002595
Linus Torvalds1da177e2005-04-16 15:20:36 -07002596 /* Loop through the pages */
2597 len = instr->len;
2598
2599 instr->state = MTD_ERASING;
2600
2601 while (len) {
Wolfram Sang12183a22011-12-21 23:01:20 +01002602 /* Check if we have a bad block, we do not erase bad blocks! */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002603 if (nand_block_checkbad(mtd, ((loff_t) page) <<
2604 chip->page_shift, 0, allowbbt)) {
Brian Norrisd0370212011-07-19 10:06:08 -07002605 pr_warn("%s: attempt to erase a bad block at page 0x%08x\n",
2606 __func__, page);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002607 instr->state = MTD_ERASE_FAILED;
2608 goto erase_exit;
2609 }
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00002610
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002611 /*
2612 * Invalidate the page cache, if we erase the block which
Brian Norris8b6e50c2011-05-25 14:59:01 -07002613 * contains the current cached page.
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002614 */
2615 if (page <= chip->pagebuf && chip->pagebuf <
2616 (page + pages_per_block))
2617 chip->pagebuf = -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002618
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002619 chip->erase_cmd(mtd, page & chip->pagemask);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00002620
Thomas Gleixner7bc33122006-06-20 20:05:05 +02002621 status = chip->waitfunc(mtd, chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002622
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002623 /*
2624 * See if operation failed and additional status checks are
2625 * available
2626 */
2627 if ((status & NAND_STATUS_FAIL) && (chip->errstat))
2628 status = chip->errstat(mtd, chip, FL_ERASING,
2629 status, page);
David A. Marlin068e3c02005-01-24 03:07:46 +00002630
Linus Torvalds1da177e2005-04-16 15:20:36 -07002631 /* See if block erase succeeded */
David A. Marlina4ab4c52005-01-23 18:30:53 +00002632 if (status & NAND_STATUS_FAIL) {
Brian Norris289c0522011-07-19 10:06:09 -07002633 pr_debug("%s: failed erase, page 0x%08x\n",
2634 __func__, page);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002635 instr->state = MTD_ERASE_FAILED;
Adrian Hunter69423d92008-12-10 13:37:21 +00002636 instr->fail_addr =
2637 ((loff_t)page << chip->page_shift);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002638 goto erase_exit;
2639 }
David A. Marlin30f464b2005-01-17 18:35:25 +00002640
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002641 /*
2642 * If BBT requires refresh, set the BBT rewrite flag to the
Brian Norris8b6e50c2011-05-25 14:59:01 -07002643 * page being erased.
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002644 */
2645 if (bbt_masked_page != 0xffffffff &&
2646 (page & BBT_PAGE_MASK) == bbt_masked_page)
Adrian Hunter69423d92008-12-10 13:37:21 +00002647 rewrite_bbt[chipnr] =
2648 ((loff_t)page << chip->page_shift);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00002649
Linus Torvalds1da177e2005-04-16 15:20:36 -07002650 /* Increment page address and decrement length */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002651 len -= (1 << chip->phys_erase_shift);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002652 page += pages_per_block;
2653
2654 /* Check, if we cross a chip boundary */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002655 if (len && !(page & chip->pagemask)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002656 chipnr++;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002657 chip->select_chip(mtd, -1);
2658 chip->select_chip(mtd, chipnr);
David A. Marlin30f464b2005-01-17 18:35:25 +00002659
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002660 /*
2661 * If BBT requires refresh and BBT-PERCHIP, set the BBT
Brian Norris8b6e50c2011-05-25 14:59:01 -07002662 * page mask to see if this BBT should be rewritten.
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002663 */
2664 if (bbt_masked_page != 0xffffffff &&
2665 (chip->bbt_td->options & NAND_BBT_PERCHIP))
2666 bbt_masked_page = chip->bbt_td->pages[chipnr] &
2667 BBT_PAGE_MASK;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002668 }
2669 }
2670 instr->state = MTD_ERASE_DONE;
2671
Florian Fainelli7351d3a2010-09-07 13:23:45 +02002672erase_exit:
Linus Torvalds1da177e2005-04-16 15:20:36 -07002673
2674 ret = instr->state == MTD_ERASE_DONE ? 0 : -EIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002675
2676 /* Deselect and wake up anyone waiting on the device */
2677 nand_release_device(mtd);
2678
David Woodhouse49defc02007-10-06 15:01:59 -04002679 /* Do call back function */
2680 if (!ret)
2681 mtd_erase_callback(instr);
2682
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002683 /*
2684 * If BBT requires refresh and erase was successful, rewrite any
Brian Norris8b6e50c2011-05-25 14:59:01 -07002685 * selected bad block tables.
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002686 */
2687 if (bbt_masked_page == 0xffffffff || ret)
2688 return ret;
2689
2690 for (chipnr = 0; chipnr < chip->numchips; chipnr++) {
2691 if (!rewrite_bbt[chipnr])
2692 continue;
Brian Norris8b6e50c2011-05-25 14:59:01 -07002693 /* Update the BBT for chip */
Brian Norris289c0522011-07-19 10:06:09 -07002694 pr_debug("%s: nand_update_bbt (%d:0x%0llx 0x%0x)\n",
2695 __func__, chipnr, rewrite_bbt[chipnr],
2696 chip->bbt_td->pages[chipnr]);
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002697 nand_update_bbt(mtd, rewrite_bbt[chipnr]);
David A. Marlin30f464b2005-01-17 18:35:25 +00002698 }
2699
Linus Torvalds1da177e2005-04-16 15:20:36 -07002700 /* Return more or less happy */
2701 return ret;
2702}
2703
2704/**
2705 * nand_sync - [MTD Interface] sync
Brian Norris8b6e50c2011-05-25 14:59:01 -07002706 * @mtd: MTD device structure
Linus Torvalds1da177e2005-04-16 15:20:36 -07002707 *
Brian Norris8b6e50c2011-05-25 14:59:01 -07002708 * Sync is actually a wait for chip ready function.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002709 */
David Woodhousee0c7d762006-05-13 18:07:53 +01002710static void nand_sync(struct mtd_info *mtd)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002711{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002712 struct nand_chip *chip = mtd->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002713
Brian Norris289c0522011-07-19 10:06:09 -07002714 pr_debug("%s: called\n", __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002715
2716 /* Grab the lock and see if the device is available */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002717 nand_get_device(chip, mtd, FL_SYNCING);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002718 /* Release it and go back */
David Woodhousee0c7d762006-05-13 18:07:53 +01002719 nand_release_device(mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002720}
2721
Linus Torvalds1da177e2005-04-16 15:20:36 -07002722/**
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002723 * nand_block_isbad - [MTD Interface] Check if block at offset is bad
Brian Norris8b6e50c2011-05-25 14:59:01 -07002724 * @mtd: MTD device structure
2725 * @offs: offset relative to mtd start
Linus Torvalds1da177e2005-04-16 15:20:36 -07002726 */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002727static int nand_block_isbad(struct mtd_info *mtd, loff_t offs)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002728{
2729 /* Check for invalid offset */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002730 if (offs > mtd->size)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002731 return -EINVAL;
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00002732
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002733 return nand_block_checkbad(mtd, offs, 1, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002734}
2735
2736/**
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002737 * nand_block_markbad - [MTD Interface] Mark block at the given offset as bad
Brian Norris8b6e50c2011-05-25 14:59:01 -07002738 * @mtd: MTD device structure
2739 * @ofs: offset relative to mtd start
Linus Torvalds1da177e2005-04-16 15:20:36 -07002740 */
David Woodhousee0c7d762006-05-13 18:07:53 +01002741static int nand_block_markbad(struct mtd_info *mtd, loff_t ofs)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002742{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002743 struct nand_chip *chip = mtd->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002744 int ret;
2745
Florian Fainellif8ac0412010-09-07 13:23:43 +02002746 ret = nand_block_isbad(mtd, ofs);
2747 if (ret) {
Brian Norris8b6e50c2011-05-25 14:59:01 -07002748 /* If it was bad already, return success and do nothing */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002749 if (ret > 0)
2750 return 0;
David Woodhousee0c7d762006-05-13 18:07:53 +01002751 return ret;
2752 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002753
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002754 return chip->block_markbad(mtd, ofs);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002755}
2756
2757/**
Vitaly Wool962034f2005-09-15 14:58:53 +01002758 * nand_suspend - [MTD Interface] Suspend the NAND flash
Brian Norris8b6e50c2011-05-25 14:59:01 -07002759 * @mtd: MTD device structure
Vitaly Wool962034f2005-09-15 14:58:53 +01002760 */
2761static int nand_suspend(struct mtd_info *mtd)
2762{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002763 struct nand_chip *chip = mtd->priv;
Vitaly Wool962034f2005-09-15 14:58:53 +01002764
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002765 return nand_get_device(chip, mtd, FL_PM_SUSPENDED);
Vitaly Wool962034f2005-09-15 14:58:53 +01002766}
2767
2768/**
2769 * nand_resume - [MTD Interface] Resume the NAND flash
Brian Norris8b6e50c2011-05-25 14:59:01 -07002770 * @mtd: MTD device structure
Vitaly Wool962034f2005-09-15 14:58:53 +01002771 */
2772static void nand_resume(struct mtd_info *mtd)
2773{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002774 struct nand_chip *chip = mtd->priv;
Vitaly Wool962034f2005-09-15 14:58:53 +01002775
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002776 if (chip->state == FL_PM_SUSPENDED)
Vitaly Wool962034f2005-09-15 14:58:53 +01002777 nand_release_device(mtd);
2778 else
Brian Norrisd0370212011-07-19 10:06:08 -07002779 pr_err("%s called for a chip which is not in suspended state\n",
2780 __func__);
Vitaly Wool962034f2005-09-15 14:58:53 +01002781}
2782
Brian Norris8b6e50c2011-05-25 14:59:01 -07002783/* Set default functions */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002784static void nand_set_defaults(struct nand_chip *chip, int busw)
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002785{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002786 /* check for proper chip_delay setup, set 20us if not */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002787 if (!chip->chip_delay)
2788 chip->chip_delay = 20;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002789
2790 /* check, if a user supplied command function given */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002791 if (chip->cmdfunc == NULL)
2792 chip->cmdfunc = nand_command;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002793
2794 /* check, if a user supplied wait function given */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002795 if (chip->waitfunc == NULL)
2796 chip->waitfunc = nand_wait;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002797
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002798 if (!chip->select_chip)
2799 chip->select_chip = nand_select_chip;
2800 if (!chip->read_byte)
2801 chip->read_byte = busw ? nand_read_byte16 : nand_read_byte;
2802 if (!chip->read_word)
2803 chip->read_word = nand_read_word;
2804 if (!chip->block_bad)
2805 chip->block_bad = nand_block_bad;
2806 if (!chip->block_markbad)
2807 chip->block_markbad = nand_default_block_markbad;
2808 if (!chip->write_buf)
2809 chip->write_buf = busw ? nand_write_buf16 : nand_write_buf;
2810 if (!chip->read_buf)
2811 chip->read_buf = busw ? nand_read_buf16 : nand_read_buf;
2812 if (!chip->verify_buf)
2813 chip->verify_buf = busw ? nand_verify_buf16 : nand_verify_buf;
2814 if (!chip->scan_bbt)
2815 chip->scan_bbt = nand_default_bbt;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002816
2817 if (!chip->controller) {
2818 chip->controller = &chip->hwcontrol;
2819 spin_lock_init(&chip->controller->lock);
2820 init_waitqueue_head(&chip->controller->wq);
2821 }
2822
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002823}
2824
Brian Norris8b6e50c2011-05-25 14:59:01 -07002825/* Sanitize ONFI strings so we can safely print them */
Florian Fainellid1e1f4e2010-08-30 18:32:24 +02002826static void sanitize_string(uint8_t *s, size_t len)
2827{
2828 ssize_t i;
2829
Brian Norris8b6e50c2011-05-25 14:59:01 -07002830 /* Null terminate */
Florian Fainellid1e1f4e2010-08-30 18:32:24 +02002831 s[len - 1] = 0;
2832
Brian Norris8b6e50c2011-05-25 14:59:01 -07002833 /* Remove non printable chars */
Florian Fainellid1e1f4e2010-08-30 18:32:24 +02002834 for (i = 0; i < len - 1; i++) {
2835 if (s[i] < ' ' || s[i] > 127)
2836 s[i] = '?';
2837 }
2838
Brian Norris8b6e50c2011-05-25 14:59:01 -07002839 /* Remove trailing spaces */
Florian Fainellid1e1f4e2010-08-30 18:32:24 +02002840 strim(s);
2841}
2842
2843static u16 onfi_crc16(u16 crc, u8 const *p, size_t len)
2844{
2845 int i;
2846 while (len--) {
2847 crc ^= *p++ << 8;
2848 for (i = 0; i < 8; i++)
2849 crc = (crc << 1) ^ ((crc & 0x8000) ? 0x8005 : 0);
2850 }
2851
2852 return crc;
2853}
2854
2855/*
Brian Norris8b6e50c2011-05-25 14:59:01 -07002856 * Check if the NAND chip is ONFI compliant, returns 1 if it is, 0 otherwise.
Florian Fainelli6fb277b2010-09-01 22:28:59 +02002857 */
2858static int nand_flash_detect_onfi(struct mtd_info *mtd, struct nand_chip *chip,
Matthieu CASTET08c248f2011-06-26 18:26:55 +02002859 int *busw)
Florian Fainelli6fb277b2010-09-01 22:28:59 +02002860{
2861 struct nand_onfi_params *p = &chip->onfi_params;
2862 int i;
2863 int val;
2864
Brian Norris7854d3f2011-06-23 14:12:08 -07002865 /* Try ONFI for unknown chip or LP */
Florian Fainelli6fb277b2010-09-01 22:28:59 +02002866 chip->cmdfunc(mtd, NAND_CMD_READID, 0x20, -1);
2867 if (chip->read_byte(mtd) != 'O' || chip->read_byte(mtd) != 'N' ||
2868 chip->read_byte(mtd) != 'F' || chip->read_byte(mtd) != 'I')
2869 return 0;
2870
Brian Norris9a4d4d62011-07-19 10:06:07 -07002871 pr_info("ONFI flash detected\n");
Florian Fainelli6fb277b2010-09-01 22:28:59 +02002872 chip->cmdfunc(mtd, NAND_CMD_PARAM, 0, -1);
2873 for (i = 0; i < 3; i++) {
2874 chip->read_buf(mtd, (uint8_t *)p, sizeof(*p));
2875 if (onfi_crc16(ONFI_CRC_BASE, (uint8_t *)p, 254) ==
2876 le16_to_cpu(p->crc)) {
Brian Norris9a4d4d62011-07-19 10:06:07 -07002877 pr_info("ONFI param page %d valid\n", i);
Florian Fainelli6fb277b2010-09-01 22:28:59 +02002878 break;
2879 }
2880 }
2881
2882 if (i == 3)
2883 return 0;
2884
Brian Norris8b6e50c2011-05-25 14:59:01 -07002885 /* Check version */
Florian Fainelli6fb277b2010-09-01 22:28:59 +02002886 val = le16_to_cpu(p->revision);
Brian Norrisb7b1a292010-12-12 00:23:33 -08002887 if (val & (1 << 5))
2888 chip->onfi_version = 23;
2889 else if (val & (1 << 4))
Florian Fainelli6fb277b2010-09-01 22:28:59 +02002890 chip->onfi_version = 22;
2891 else if (val & (1 << 3))
2892 chip->onfi_version = 21;
2893 else if (val & (1 << 2))
2894 chip->onfi_version = 20;
Brian Norrisb7b1a292010-12-12 00:23:33 -08002895 else if (val & (1 << 1))
Florian Fainelli6fb277b2010-09-01 22:28:59 +02002896 chip->onfi_version = 10;
Brian Norrisb7b1a292010-12-12 00:23:33 -08002897 else
2898 chip->onfi_version = 0;
2899
2900 if (!chip->onfi_version) {
Brian Norrisd0370212011-07-19 10:06:08 -07002901 pr_info("%s: unsupported ONFI version: %d\n", __func__, val);
Brian Norrisb7b1a292010-12-12 00:23:33 -08002902 return 0;
2903 }
Florian Fainelli6fb277b2010-09-01 22:28:59 +02002904
2905 sanitize_string(p->manufacturer, sizeof(p->manufacturer));
2906 sanitize_string(p->model, sizeof(p->model));
2907 if (!mtd->name)
2908 mtd->name = p->model;
2909 mtd->writesize = le32_to_cpu(p->byte_per_page);
2910 mtd->erasesize = le32_to_cpu(p->pages_per_block) * mtd->writesize;
2911 mtd->oobsize = le16_to_cpu(p->spare_bytes_per_page);
David Woodhouse4ccb3b42010-12-03 16:36:34 +00002912 chip->chipsize = (uint64_t)le32_to_cpu(p->blocks_per_lun) * mtd->erasesize;
Matthieu CASTET08c248f2011-06-26 18:26:55 +02002913 *busw = 0;
Florian Fainelli6fb277b2010-09-01 22:28:59 +02002914 if (le16_to_cpu(p->features) & 1)
Matthieu CASTET08c248f2011-06-26 18:26:55 +02002915 *busw = NAND_BUSWIDTH_16;
Florian Fainelli6fb277b2010-09-01 22:28:59 +02002916
2917 chip->options &= ~NAND_CHIPOPTIONS_MSK;
2918 chip->options |= (NAND_NO_READRDY |
2919 NAND_NO_AUTOINCR) & NAND_CHIPOPTIONS_MSK;
2920
2921 return 1;
2922}
2923
2924/*
Brian Norris8b6e50c2011-05-25 14:59:01 -07002925 * Get the flash and manufacturer id and lookup if the type is supported.
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002926 */
2927static struct nand_flash_dev *nand_get_flash_type(struct mtd_info *mtd,
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002928 struct nand_chip *chip,
Florian Fainelli7351d3a2010-09-07 13:23:45 +02002929 int busw,
2930 int *maf_id, int *dev_id,
David Woodhouse5e81e882010-02-26 18:32:56 +00002931 struct nand_flash_dev *type)
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002932{
Florian Fainellid1e1f4e2010-08-30 18:32:24 +02002933 int i, maf_idx;
Kevin Cernekee426c4572010-05-04 20:58:03 -07002934 u8 id_data[8];
Florian Fainelli6fb277b2010-09-01 22:28:59 +02002935 int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002936
2937 /* Select the device */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002938 chip->select_chip(mtd, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002939
Karl Beldanef89a882008-09-15 14:37:29 +02002940 /*
2941 * Reset the chip, required by some chips (e.g. Micron MT29FxGxxxxx)
Brian Norris8b6e50c2011-05-25 14:59:01 -07002942 * after power-up.
Karl Beldanef89a882008-09-15 14:37:29 +02002943 */
2944 chip->cmdfunc(mtd, NAND_CMD_RESET, -1, -1);
2945
Linus Torvalds1da177e2005-04-16 15:20:36 -07002946 /* Send the command for reading device ID */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002947 chip->cmdfunc(mtd, NAND_CMD_READID, 0x00, -1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002948
2949 /* Read manufacturer and device IDs */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002950 *maf_id = chip->read_byte(mtd);
Florian Fainellid1e1f4e2010-08-30 18:32:24 +02002951 *dev_id = chip->read_byte(mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002952
Brian Norris8b6e50c2011-05-25 14:59:01 -07002953 /*
2954 * Try again to make sure, as some systems the bus-hold or other
Ben Dooksed8165c2008-04-14 14:58:58 +01002955 * interface concerns can cause random data which looks like a
2956 * possibly credible NAND flash to appear. If the two results do
2957 * not match, ignore the device completely.
2958 */
2959
2960 chip->cmdfunc(mtd, NAND_CMD_READID, 0x00, -1);
2961
Florian Fainellid1e1f4e2010-08-30 18:32:24 +02002962 for (i = 0; i < 2; i++)
Kevin Cernekee426c4572010-05-04 20:58:03 -07002963 id_data[i] = chip->read_byte(mtd);
Ben Dooksed8165c2008-04-14 14:58:58 +01002964
Florian Fainellid1e1f4e2010-08-30 18:32:24 +02002965 if (id_data[0] != *maf_id || id_data[1] != *dev_id) {
Brian Norris9a4d4d62011-07-19 10:06:07 -07002966 pr_info("%s: second ID read did not match "
Brian Norrisd0370212011-07-19 10:06:08 -07002967 "%02x,%02x against %02x,%02x\n", __func__,
2968 *maf_id, *dev_id, id_data[0], id_data[1]);
Ben Dooksed8165c2008-04-14 14:58:58 +01002969 return ERR_PTR(-ENODEV);
2970 }
2971
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002972 if (!type)
David Woodhouse5e81e882010-02-26 18:32:56 +00002973 type = nand_flash_ids;
2974
2975 for (; type->name != NULL; type++)
Florian Fainellid1e1f4e2010-08-30 18:32:24 +02002976 if (*dev_id == type->id)
Florian Fainellif8ac0412010-09-07 13:23:43 +02002977 break;
David Woodhouse5e81e882010-02-26 18:32:56 +00002978
Florian Fainellid1e1f4e2010-08-30 18:32:24 +02002979 chip->onfi_version = 0;
2980 if (!type->name || !type->pagesize) {
Florian Fainelli6fb277b2010-09-01 22:28:59 +02002981 /* Check is chip is ONFI compliant */
Matthieu CASTET08c248f2011-06-26 18:26:55 +02002982 ret = nand_flash_detect_onfi(mtd, chip, &busw);
Florian Fainelli6fb277b2010-09-01 22:28:59 +02002983 if (ret)
2984 goto ident_done;
Florian Fainellid1e1f4e2010-08-30 18:32:24 +02002985 }
2986
2987 chip->cmdfunc(mtd, NAND_CMD_READID, 0x00, -1);
2988
2989 /* Read entire ID string */
2990
2991 for (i = 0; i < 8; i++)
2992 id_data[i] = chip->read_byte(mtd);
2993
David Woodhouse5e81e882010-02-26 18:32:56 +00002994 if (!type->name)
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002995 return ERR_PTR(-ENODEV);
2996
Thomas Gleixnerba0251f2006-05-27 01:02:13 +02002997 if (!mtd->name)
2998 mtd->name = type->name;
2999
Adrian Hunter69423d92008-12-10 13:37:21 +00003000 chip->chipsize = (uint64_t)type->chipsize << 20;
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003001
Huang Shijie12a40a52010-09-27 10:43:53 +08003002 if (!type->pagesize && chip->init_size) {
Brian Norris8b6e50c2011-05-25 14:59:01 -07003003 /* Set the pagesize, oobsize, erasesize by the driver */
Huang Shijie12a40a52010-09-27 10:43:53 +08003004 busw = chip->init_size(mtd, chip, id_data);
3005 } else if (!type->pagesize) {
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003006 int extid;
Thomas Gleixner29072b92006-09-28 15:38:36 +02003007 /* The 3rd id byte holds MLC / multichip data */
Kevin Cernekee426c4572010-05-04 20:58:03 -07003008 chip->cellinfo = id_data[2];
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003009 /* The 4th id byte is the important one */
Kevin Cernekee426c4572010-05-04 20:58:03 -07003010 extid = id_data[3];
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003011
Kevin Cernekee426c4572010-05-04 20:58:03 -07003012 /*
3013 * Field definitions are in the following datasheets:
3014 * Old style (4,5 byte ID): Samsung K9GAG08U0M (p.32)
Brian Norris34c5bf62010-08-20 10:50:43 -07003015 * New style (6 byte ID): Samsung K9GBG08U0M (p.40)
Kevin Cernekee426c4572010-05-04 20:58:03 -07003016 *
3017 * Check for wraparound + Samsung ID + nonzero 6th byte
3018 * to decide what to do.
3019 */
3020 if (id_data[0] == id_data[6] && id_data[1] == id_data[7] &&
3021 id_data[0] == NAND_MFR_SAMSUNG &&
Tilman Sauerbeckcfe3fda2010-08-20 14:01:47 -07003022 (chip->cellinfo & NAND_CI_CELLTYPE_MSK) &&
Kevin Cernekee426c4572010-05-04 20:58:03 -07003023 id_data[5] != 0x00) {
3024 /* Calc pagesize */
3025 mtd->writesize = 2048 << (extid & 0x03);
3026 extid >>= 2;
3027 /* Calc oobsize */
Brian Norris34c5bf62010-08-20 10:50:43 -07003028 switch (extid & 0x03) {
3029 case 1:
3030 mtd->oobsize = 128;
3031 break;
3032 case 2:
3033 mtd->oobsize = 218;
3034 break;
3035 case 3:
3036 mtd->oobsize = 400;
3037 break;
3038 default:
3039 mtd->oobsize = 436;
3040 break;
3041 }
Kevin Cernekee426c4572010-05-04 20:58:03 -07003042 extid >>= 2;
3043 /* Calc blocksize */
3044 mtd->erasesize = (128 * 1024) <<
3045 (((extid >> 1) & 0x04) | (extid & 0x03));
3046 busw = 0;
3047 } else {
3048 /* Calc pagesize */
3049 mtd->writesize = 1024 << (extid & 0x03);
3050 extid >>= 2;
3051 /* Calc oobsize */
3052 mtd->oobsize = (8 << (extid & 0x01)) *
3053 (mtd->writesize >> 9);
3054 extid >>= 2;
3055 /* Calc blocksize. Blocksize is multiples of 64KiB */
3056 mtd->erasesize = (64 * 1024) << (extid & 0x03);
3057 extid >>= 2;
3058 /* Get buswidth information */
3059 busw = (extid & 0x01) ? NAND_BUSWIDTH_16 : 0;
3060 }
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003061 } else {
3062 /*
Brian Norris8b6e50c2011-05-25 14:59:01 -07003063 * Old devices have chip data hardcoded in the device id table.
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003064 */
Thomas Gleixnerba0251f2006-05-27 01:02:13 +02003065 mtd->erasesize = type->erasesize;
3066 mtd->writesize = type->pagesize;
Thomas Gleixner4cbb9b82006-05-23 12:37:31 +02003067 mtd->oobsize = mtd->writesize / 32;
Thomas Gleixnerba0251f2006-05-27 01:02:13 +02003068 busw = type->options & NAND_BUSWIDTH_16;
Brian Norris2173bae2010-08-19 08:11:02 -07003069
3070 /*
3071 * Check for Spansion/AMD ID + repeating 5th, 6th byte since
3072 * some Spansion chips have erasesize that conflicts with size
Brian Norris8b6e50c2011-05-25 14:59:01 -07003073 * listed in nand_ids table.
Brian Norris2173bae2010-08-19 08:11:02 -07003074 * Data sheet (5 byte ID): Spansion S30ML-P ORNAND (p.39)
3075 */
3076 if (*maf_id == NAND_MFR_AMD && id_data[4] != 0x00 &&
3077 id_data[5] == 0x00 && id_data[6] == 0x00 &&
3078 id_data[7] == 0x00 && mtd->writesize == 512) {
3079 mtd->erasesize = 128 * 1024;
3080 mtd->erasesize <<= ((id_data[3] & 0x03) << 1);
3081 }
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003082 }
Florian Fainellid1e1f4e2010-08-30 18:32:24 +02003083 /* Get chip options, preserve non chip based options */
3084 chip->options &= ~NAND_CHIPOPTIONS_MSK;
3085 chip->options |= type->options & NAND_CHIPOPTIONS_MSK;
3086
Brian Norris8b6e50c2011-05-25 14:59:01 -07003087 /*
3088 * Check if chip is not a Samsung device. Do not clear the
3089 * options for chips which do not have an extended id.
Florian Fainellid1e1f4e2010-08-30 18:32:24 +02003090 */
3091 if (*maf_id != NAND_MFR_SAMSUNG && !type->pagesize)
3092 chip->options &= ~NAND_SAMSUNG_LP_OPTIONS;
3093ident_done:
3094
3095 /*
Brian Norris8b6e50c2011-05-25 14:59:01 -07003096 * Set chip as a default. Board drivers can override it, if necessary.
Florian Fainellid1e1f4e2010-08-30 18:32:24 +02003097 */
3098 chip->options |= NAND_NO_AUTOINCR;
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003099
3100 /* Try to identify manufacturer */
David Woodhouse9a909862006-07-15 13:26:18 +01003101 for (maf_idx = 0; nand_manuf_ids[maf_idx].id != 0x0; maf_idx++) {
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003102 if (nand_manuf_ids[maf_idx].id == *maf_id)
3103 break;
3104 }
3105
3106 /*
3107 * Check, if buswidth is correct. Hardware drivers should set
Brian Norris8b6e50c2011-05-25 14:59:01 -07003108 * chip correct!
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003109 */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003110 if (busw != (chip->options & NAND_BUSWIDTH_16)) {
Brian Norris9a4d4d62011-07-19 10:06:07 -07003111 pr_info("NAND device: Manufacturer ID:"
Brian Norrisd0370212011-07-19 10:06:08 -07003112 " 0x%02x, Chip ID: 0x%02x (%s %s)\n", *maf_id,
3113 *dev_id, nand_manuf_ids[maf_idx].name, mtd->name);
Brian Norris9a4d4d62011-07-19 10:06:07 -07003114 pr_warn("NAND bus width %d instead %d bit\n",
Brian Norrisd0370212011-07-19 10:06:08 -07003115 (chip->options & NAND_BUSWIDTH_16) ? 16 : 8,
3116 busw ? 16 : 8);
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003117 return ERR_PTR(-EINVAL);
3118 }
3119
3120 /* Calculate the address shift from the page size */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003121 chip->page_shift = ffs(mtd->writesize) - 1;
Brian Norris8b6e50c2011-05-25 14:59:01 -07003122 /* Convert chipsize to number of pages per chip -1 */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003123 chip->pagemask = (chip->chipsize >> chip->page_shift) - 1;
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003124
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003125 chip->bbt_erase_shift = chip->phys_erase_shift =
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003126 ffs(mtd->erasesize) - 1;
Adrian Hunter69423d92008-12-10 13:37:21 +00003127 if (chip->chipsize & 0xffffffff)
3128 chip->chip_shift = ffs((unsigned)chip->chipsize) - 1;
Florian Fainelli7351d3a2010-09-07 13:23:45 +02003129 else {
3130 chip->chip_shift = ffs((unsigned)(chip->chipsize >> 32));
3131 chip->chip_shift += 32 - 1;
3132 }
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003133
Artem Bityutskiy26d9be12011-04-28 20:26:59 +03003134 chip->badblockbits = 8;
3135
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003136 /* Set the bad block position */
Brian Norris065a1ed2010-08-18 11:25:04 -07003137 if (mtd->writesize > 512 || (busw & NAND_BUSWIDTH_16))
Brian Norrisc7b28e22010-07-13 15:13:00 -07003138 chip->badblockpos = NAND_LARGE_BADBLOCK_POS;
Brian Norris065a1ed2010-08-18 11:25:04 -07003139 else
3140 chip->badblockpos = NAND_SMALL_BADBLOCK_POS;
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003141
Kevin Cernekeeb60b08b2010-05-04 20:58:10 -07003142 /*
3143 * Bad block marker is stored in the last page of each block
Brian Norrisc7b28e22010-07-13 15:13:00 -07003144 * on Samsung and Hynix MLC devices; stored in first two pages
3145 * of each block on Micron devices with 2KiB pages and on
Brian Norris8c342332011-11-02 13:34:44 -07003146 * SLC Samsung, Hynix, Toshiba, AMD/Spansion, and Macronix.
3147 * All others scan only the first page.
Kevin Cernekeeb60b08b2010-05-04 20:58:10 -07003148 */
3149 if ((chip->cellinfo & NAND_CI_CELLTYPE_MSK) &&
3150 (*maf_id == NAND_MFR_SAMSUNG ||
3151 *maf_id == NAND_MFR_HYNIX))
Brian Norris5fb15492011-05-31 16:31:21 -07003152 chip->bbt_options |= NAND_BBT_SCANLASTPAGE;
Brian Norrisc7b28e22010-07-13 15:13:00 -07003153 else if ((!(chip->cellinfo & NAND_CI_CELLTYPE_MSK) &&
3154 (*maf_id == NAND_MFR_SAMSUNG ||
3155 *maf_id == NAND_MFR_HYNIX ||
Brian Norris13ed7ae2010-08-20 12:36:12 -07003156 *maf_id == NAND_MFR_TOSHIBA ||
Brian Norris8c342332011-11-02 13:34:44 -07003157 *maf_id == NAND_MFR_AMD ||
3158 *maf_id == NAND_MFR_MACRONIX)) ||
Brian Norrisc7b28e22010-07-13 15:13:00 -07003159 (mtd->writesize == 2048 &&
3160 *maf_id == NAND_MFR_MICRON))
Brian Norris5fb15492011-05-31 16:31:21 -07003161 chip->bbt_options |= NAND_BBT_SCAN2NDPAGE;
Brian Norrisc7b28e22010-07-13 15:13:00 -07003162
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003163 /* Check for AND chips with 4 page planes */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003164 if (chip->options & NAND_4PAGE_ARRAY)
3165 chip->erase_cmd = multi_erase_cmd;
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003166 else
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003167 chip->erase_cmd = single_erase_cmd;
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003168
Brian Norris8b6e50c2011-05-25 14:59:01 -07003169 /* Do not replace user supplied command function! */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003170 if (mtd->writesize > 512 && chip->cmdfunc == nand_command)
3171 chip->cmdfunc = nand_command_lp;
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003172
Brian Norris9a4d4d62011-07-19 10:06:07 -07003173 pr_info("NAND device: Manufacturer ID:"
Florian Fainellid1e1f4e2010-08-30 18:32:24 +02003174 " 0x%02x, Chip ID: 0x%02x (%s %s)\n", *maf_id, *dev_id,
3175 nand_manuf_ids[maf_idx].name,
Brian Norris0b524fb2010-12-12 00:23:32 -08003176 chip->onfi_version ? chip->onfi_params.model : type->name);
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003177
3178 return type;
3179}
3180
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003181/**
David Woodhouse3b85c322006-09-25 17:06:53 +01003182 * nand_scan_ident - [NAND Interface] Scan for the NAND device
Brian Norris8b6e50c2011-05-25 14:59:01 -07003183 * @mtd: MTD device structure
3184 * @maxchips: number of chips to scan for
3185 * @table: alternative NAND ID table
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003186 *
Brian Norris8b6e50c2011-05-25 14:59:01 -07003187 * This is the first phase of the normal nand_scan() function. It reads the
3188 * flash ID and sets up MTD fields accordingly.
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003189 *
David Woodhouse3b85c322006-09-25 17:06:53 +01003190 * The mtd->owner field must be set to the module of the caller.
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003191 */
David Woodhouse5e81e882010-02-26 18:32:56 +00003192int nand_scan_ident(struct mtd_info *mtd, int maxchips,
3193 struct nand_flash_dev *table)
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003194{
Florian Fainellid1e1f4e2010-08-30 18:32:24 +02003195 int i, busw, nand_maf_id, nand_dev_id;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003196 struct nand_chip *chip = mtd->priv;
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003197 struct nand_flash_dev *type;
3198
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003199 /* Get buswidth to select the correct functions */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003200 busw = chip->options & NAND_BUSWIDTH_16;
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003201 /* Set the default functions */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003202 nand_set_defaults(chip, busw);
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003203
3204 /* Read the flash type */
Florian Fainelli7351d3a2010-09-07 13:23:45 +02003205 type = nand_get_flash_type(mtd, chip, busw,
3206 &nand_maf_id, &nand_dev_id, table);
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003207
3208 if (IS_ERR(type)) {
Ben Dooksb1c6e6d2009-11-02 18:12:33 +00003209 if (!(chip->options & NAND_SCAN_SILENT_NODEV))
Brian Norrisd0370212011-07-19 10:06:08 -07003210 pr_warn("No NAND device found\n");
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003211 chip->select_chip(mtd, -1);
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003212 return PTR_ERR(type);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003213 }
3214
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003215 /* Check for a chip array */
David Woodhousee0c7d762006-05-13 18:07:53 +01003216 for (i = 1; i < maxchips; i++) {
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003217 chip->select_chip(mtd, i);
Karl Beldanef89a882008-09-15 14:37:29 +02003218 /* See comment in nand_get_flash_type for reset */
3219 chip->cmdfunc(mtd, NAND_CMD_RESET, -1, -1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003220 /* Send the command for reading device ID */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003221 chip->cmdfunc(mtd, NAND_CMD_READID, 0x00, -1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003222 /* Read manufacturer and device IDs */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003223 if (nand_maf_id != chip->read_byte(mtd) ||
Florian Fainellid1e1f4e2010-08-30 18:32:24 +02003224 nand_dev_id != chip->read_byte(mtd))
Linus Torvalds1da177e2005-04-16 15:20:36 -07003225 break;
3226 }
3227 if (i > 1)
Brian Norris9a4d4d62011-07-19 10:06:07 -07003228 pr_info("%d NAND chips detected\n", i);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00003229
Linus Torvalds1da177e2005-04-16 15:20:36 -07003230 /* Store the number of chips and calc total size for mtd */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003231 chip->numchips = i;
3232 mtd->size = i * chip->chipsize;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003233
David Woodhouse3b85c322006-09-25 17:06:53 +01003234 return 0;
3235}
Florian Fainelli7351d3a2010-09-07 13:23:45 +02003236EXPORT_SYMBOL(nand_scan_ident);
David Woodhouse3b85c322006-09-25 17:06:53 +01003237
3238
3239/**
3240 * nand_scan_tail - [NAND Interface] Scan for the NAND device
Brian Norris8b6e50c2011-05-25 14:59:01 -07003241 * @mtd: MTD device structure
David Woodhouse3b85c322006-09-25 17:06:53 +01003242 *
Brian Norris8b6e50c2011-05-25 14:59:01 -07003243 * This is the second phase of the normal nand_scan() function. It fills out
3244 * all the uninitialized function pointers with the defaults and scans for a
3245 * bad block table if appropriate.
David Woodhouse3b85c322006-09-25 17:06:53 +01003246 */
3247int nand_scan_tail(struct mtd_info *mtd)
3248{
3249 int i;
3250 struct nand_chip *chip = mtd->priv;
3251
David Woodhouse4bf63fc2006-09-25 17:08:04 +01003252 if (!(chip->options & NAND_OWN_BUFFERS))
3253 chip->buffers = kmalloc(sizeof(*chip->buffers), GFP_KERNEL);
3254 if (!chip->buffers)
3255 return -ENOMEM;
3256
David Woodhouse7dcdcbef2006-10-21 17:09:53 +01003257 /* Set the internal oob buffer location, just after the page data */
David Woodhouse784f4d52006-10-22 01:47:45 +01003258 chip->oob_poi = chip->buffers->databuf + mtd->writesize;
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003259
3260 /*
Brian Norris8b6e50c2011-05-25 14:59:01 -07003261 * If no default placement scheme is given, select an appropriate one.
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003262 */
Ivan Djelic193bd402011-03-11 11:05:33 +01003263 if (!chip->ecc.layout && (chip->ecc.mode != NAND_ECC_SOFT_BCH)) {
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00003264 switch (mtd->oobsize) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003265 case 8:
Thomas Gleixner5bd34c02006-05-27 22:16:10 +02003266 chip->ecc.layout = &nand_oob_8;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003267 break;
3268 case 16:
Thomas Gleixner5bd34c02006-05-27 22:16:10 +02003269 chip->ecc.layout = &nand_oob_16;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003270 break;
3271 case 64:
Thomas Gleixner5bd34c02006-05-27 22:16:10 +02003272 chip->ecc.layout = &nand_oob_64;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003273 break;
Thomas Gleixner81ec5362007-12-12 17:27:03 +01003274 case 128:
3275 chip->ecc.layout = &nand_oob_128;
3276 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003277 default:
Brian Norrisd0370212011-07-19 10:06:08 -07003278 pr_warn("No oob scheme defined for oobsize %d\n",
3279 mtd->oobsize);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003280 BUG();
3281 }
3282 }
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00003283
David Woodhouse956e9442006-09-25 17:12:39 +01003284 if (!chip->write_page)
3285 chip->write_page = nand_write_page;
3286
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003287 /*
Brian Norris8b6e50c2011-05-25 14:59:01 -07003288 * Check ECC mode, default to software if 3byte/512byte hardware ECC is
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003289 * selected and we have 256 byte pagesize fallback to software ECC
David Woodhousee0c7d762006-05-13 18:07:53 +01003290 */
David Woodhouse956e9442006-09-25 17:12:39 +01003291
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003292 switch (chip->ecc.mode) {
Sneha Narnakaje6e0cb132009-09-18 12:51:47 -07003293 case NAND_ECC_HW_OOB_FIRST:
3294 /* Similar to NAND_ECC_HW, but a separate read_page handle */
3295 if (!chip->ecc.calculate || !chip->ecc.correct ||
3296 !chip->ecc.hwctl) {
Brian Norris9a4d4d62011-07-19 10:06:07 -07003297 pr_warn("No ECC functions supplied; "
Brian Norrisd0370212011-07-19 10:06:08 -07003298 "hardware ECC not possible\n");
Sneha Narnakaje6e0cb132009-09-18 12:51:47 -07003299 BUG();
3300 }
3301 if (!chip->ecc.read_page)
3302 chip->ecc.read_page = nand_read_page_hwecc_oob_first;
3303
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +02003304 case NAND_ECC_HW:
Brian Norris8b6e50c2011-05-25 14:59:01 -07003305 /* Use standard hwecc read page function? */
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02003306 if (!chip->ecc.read_page)
3307 chip->ecc.read_page = nand_read_page_hwecc;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02003308 if (!chip->ecc.write_page)
3309 chip->ecc.write_page = nand_write_page_hwecc;
David Brownell52ff49d2009-03-04 12:01:36 -08003310 if (!chip->ecc.read_page_raw)
3311 chip->ecc.read_page_raw = nand_read_page_raw;
3312 if (!chip->ecc.write_page_raw)
3313 chip->ecc.write_page_raw = nand_write_page_raw;
Thomas Gleixner7bc33122006-06-20 20:05:05 +02003314 if (!chip->ecc.read_oob)
3315 chip->ecc.read_oob = nand_read_oob_std;
3316 if (!chip->ecc.write_oob)
3317 chip->ecc.write_oob = nand_write_oob_std;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02003318
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +02003319 case NAND_ECC_HW_SYNDROME:
Scott Wood78b65172007-12-13 11:15:28 -06003320 if ((!chip->ecc.calculate || !chip->ecc.correct ||
3321 !chip->ecc.hwctl) &&
3322 (!chip->ecc.read_page ||
Scott Wood1c45f602008-01-16 10:36:03 -06003323 chip->ecc.read_page == nand_read_page_hwecc ||
Scott Wood78b65172007-12-13 11:15:28 -06003324 !chip->ecc.write_page ||
Scott Wood1c45f602008-01-16 10:36:03 -06003325 chip->ecc.write_page == nand_write_page_hwecc)) {
Brian Norris9a4d4d62011-07-19 10:06:07 -07003326 pr_warn("No ECC functions supplied; "
Brian Norrisd0370212011-07-19 10:06:08 -07003327 "hardware ECC not possible\n");
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +02003328 BUG();
3329 }
Brian Norris8b6e50c2011-05-25 14:59:01 -07003330 /* Use standard syndrome read/write page function? */
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02003331 if (!chip->ecc.read_page)
3332 chip->ecc.read_page = nand_read_page_syndrome;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02003333 if (!chip->ecc.write_page)
3334 chip->ecc.write_page = nand_write_page_syndrome;
David Brownell52ff49d2009-03-04 12:01:36 -08003335 if (!chip->ecc.read_page_raw)
3336 chip->ecc.read_page_raw = nand_read_page_raw_syndrome;
3337 if (!chip->ecc.write_page_raw)
3338 chip->ecc.write_page_raw = nand_write_page_raw_syndrome;
Thomas Gleixner7bc33122006-06-20 20:05:05 +02003339 if (!chip->ecc.read_oob)
3340 chip->ecc.read_oob = nand_read_oob_syndrome;
3341 if (!chip->ecc.write_oob)
3342 chip->ecc.write_oob = nand_write_oob_syndrome;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02003343
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003344 if (mtd->writesize >= chip->ecc.size)
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +02003345 break;
Brian Norris9a4d4d62011-07-19 10:06:07 -07003346 pr_warn("%d byte HW ECC not possible on "
Brian Norrisd0370212011-07-19 10:06:08 -07003347 "%d byte page size, fallback to SW ECC\n",
3348 chip->ecc.size, mtd->writesize);
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003349 chip->ecc.mode = NAND_ECC_SOFT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003350
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +02003351 case NAND_ECC_SOFT:
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003352 chip->ecc.calculate = nand_calculate_ecc;
3353 chip->ecc.correct = nand_correct_data;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02003354 chip->ecc.read_page = nand_read_page_swecc;
Alexey Korolev3d459552008-05-15 17:23:18 +01003355 chip->ecc.read_subpage = nand_read_subpage;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02003356 chip->ecc.write_page = nand_write_page_swecc;
David Brownell52ff49d2009-03-04 12:01:36 -08003357 chip->ecc.read_page_raw = nand_read_page_raw;
3358 chip->ecc.write_page_raw = nand_write_page_raw;
Thomas Gleixner7bc33122006-06-20 20:05:05 +02003359 chip->ecc.read_oob = nand_read_oob_std;
3360 chip->ecc.write_oob = nand_write_oob_std;
Singh, Vimal9a732902008-12-12 00:10:57 +00003361 if (!chip->ecc.size)
3362 chip->ecc.size = 256;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003363 chip->ecc.bytes = 3;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003364 break;
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00003365
Ivan Djelic193bd402011-03-11 11:05:33 +01003366 case NAND_ECC_SOFT_BCH:
3367 if (!mtd_nand_has_bch()) {
Brian Norris9a4d4d62011-07-19 10:06:07 -07003368 pr_warn("CONFIG_MTD_ECC_BCH not enabled\n");
Ivan Djelic193bd402011-03-11 11:05:33 +01003369 BUG();
3370 }
3371 chip->ecc.calculate = nand_bch_calculate_ecc;
3372 chip->ecc.correct = nand_bch_correct_data;
3373 chip->ecc.read_page = nand_read_page_swecc;
3374 chip->ecc.read_subpage = nand_read_subpage;
3375 chip->ecc.write_page = nand_write_page_swecc;
3376 chip->ecc.read_page_raw = nand_read_page_raw;
3377 chip->ecc.write_page_raw = nand_write_page_raw;
3378 chip->ecc.read_oob = nand_read_oob_std;
3379 chip->ecc.write_oob = nand_write_oob_std;
3380 /*
3381 * Board driver should supply ecc.size and ecc.bytes values to
3382 * select how many bits are correctable; see nand_bch_init()
Brian Norris8b6e50c2011-05-25 14:59:01 -07003383 * for details. Otherwise, default to 4 bits for large page
3384 * devices.
Ivan Djelic193bd402011-03-11 11:05:33 +01003385 */
3386 if (!chip->ecc.size && (mtd->oobsize >= 64)) {
3387 chip->ecc.size = 512;
3388 chip->ecc.bytes = 7;
3389 }
3390 chip->ecc.priv = nand_bch_init(mtd,
3391 chip->ecc.size,
3392 chip->ecc.bytes,
3393 &chip->ecc.layout);
3394 if (!chip->ecc.priv) {
Brian Norris9a4d4d62011-07-19 10:06:07 -07003395 pr_warn("BCH ECC initialization failed!\n");
Ivan Djelic193bd402011-03-11 11:05:33 +01003396 BUG();
3397 }
3398 break;
3399
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00003400 case NAND_ECC_NONE:
Brian Norris9a4d4d62011-07-19 10:06:07 -07003401 pr_warn("NAND_ECC_NONE selected by board driver. "
Brian Norrisd0370212011-07-19 10:06:08 -07003402 "This is not recommended!\n");
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02003403 chip->ecc.read_page = nand_read_page_raw;
3404 chip->ecc.write_page = nand_write_page_raw;
Thomas Gleixner7bc33122006-06-20 20:05:05 +02003405 chip->ecc.read_oob = nand_read_oob_std;
David Brownell52ff49d2009-03-04 12:01:36 -08003406 chip->ecc.read_page_raw = nand_read_page_raw;
3407 chip->ecc.write_page_raw = nand_write_page_raw;
Thomas Gleixner7bc33122006-06-20 20:05:05 +02003408 chip->ecc.write_oob = nand_write_oob_std;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003409 chip->ecc.size = mtd->writesize;
3410 chip->ecc.bytes = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003411 break;
David Woodhouse956e9442006-09-25 17:12:39 +01003412
Linus Torvalds1da177e2005-04-16 15:20:36 -07003413 default:
Brian Norrisd0370212011-07-19 10:06:08 -07003414 pr_warn("Invalid NAND_ECC_MODE %d\n", chip->ecc.mode);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00003415 BUG();
3416 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003417
Brian Norris9ce244b2011-08-30 18:45:37 -07003418 /* For many systems, the standard OOB write also works for raw */
Brian Norrisc46f6482011-08-30 18:45:38 -07003419 if (!chip->ecc.read_oob_raw)
3420 chip->ecc.read_oob_raw = chip->ecc.read_oob;
Brian Norris9ce244b2011-08-30 18:45:37 -07003421 if (!chip->ecc.write_oob_raw)
3422 chip->ecc.write_oob_raw = chip->ecc.write_oob;
3423
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003424 /*
Thomas Gleixner5bd34c02006-05-27 22:16:10 +02003425 * The number of bytes available for a client to place data into
Brian Norris8b6e50c2011-05-25 14:59:01 -07003426 * the out of band area.
Thomas Gleixner5bd34c02006-05-27 22:16:10 +02003427 */
3428 chip->ecc.layout->oobavail = 0;
David Brownell81d19b02009-04-21 19:51:20 -07003429 for (i = 0; chip->ecc.layout->oobfree[i].length
3430 && i < ARRAY_SIZE(chip->ecc.layout->oobfree); i++)
Thomas Gleixner5bd34c02006-05-27 22:16:10 +02003431 chip->ecc.layout->oobavail +=
3432 chip->ecc.layout->oobfree[i].length;
Vitaly Wool1f922672007-03-06 16:56:34 +03003433 mtd->oobavail = chip->ecc.layout->oobavail;
Thomas Gleixner5bd34c02006-05-27 22:16:10 +02003434
3435 /*
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003436 * Set the number of read / write steps for one page depending on ECC
Brian Norris8b6e50c2011-05-25 14:59:01 -07003437 * mode.
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003438 */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003439 chip->ecc.steps = mtd->writesize / chip->ecc.size;
Florian Fainellif8ac0412010-09-07 13:23:43 +02003440 if (chip->ecc.steps * chip->ecc.size != mtd->writesize) {
Brian Norris9a4d4d62011-07-19 10:06:07 -07003441 pr_warn("Invalid ECC parameters\n");
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +02003442 BUG();
Linus Torvalds1da177e2005-04-16 15:20:36 -07003443 }
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02003444 chip->ecc.total = chip->ecc.steps * chip->ecc.bytes;
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00003445
Brian Norris8b6e50c2011-05-25 14:59:01 -07003446 /* Allow subpage writes up to ecc.steps. Not possible for MLC flash */
Thomas Gleixner29072b92006-09-28 15:38:36 +02003447 if (!(chip->options & NAND_NO_SUBPAGE_WRITE) &&
3448 !(chip->cellinfo & NAND_CI_CELLTYPE_MSK)) {
Florian Fainellif8ac0412010-09-07 13:23:43 +02003449 switch (chip->ecc.steps) {
Thomas Gleixner29072b92006-09-28 15:38:36 +02003450 case 2:
3451 mtd->subpage_sft = 1;
3452 break;
3453 case 4:
3454 case 8:
Thomas Gleixner81ec5362007-12-12 17:27:03 +01003455 case 16:
Thomas Gleixner29072b92006-09-28 15:38:36 +02003456 mtd->subpage_sft = 2;
3457 break;
3458 }
3459 }
3460 chip->subpagesize = mtd->writesize >> mtd->subpage_sft;
3461
Thomas Gleixner04bbd0e2006-05-25 09:45:29 +02003462 /* Initialize state */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003463 chip->state = FL_READY;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003464
3465 /* De-select the device */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003466 chip->select_chip(mtd, -1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003467
3468 /* Invalidate the pagebuffer reference */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003469 chip->pagebuf = -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003470
3471 /* Fill in remaining MTD driver data */
3472 mtd->type = MTD_NANDFLASH;
Maxim Levitsky93edbad2010-02-22 20:39:40 +02003473 mtd->flags = (chip->options & NAND_ROM) ? MTD_CAP_ROM :
3474 MTD_CAP_NANDFLASH;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003475 mtd->erase = nand_erase;
3476 mtd->point = NULL;
3477 mtd->unpoint = NULL;
3478 mtd->read = nand_read;
3479 mtd->write = nand_write;
Simon Kagstrom2af7c652009-10-05 15:55:52 +02003480 mtd->panic_write = panic_nand_write;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003481 mtd->read_oob = nand_read_oob;
3482 mtd->write_oob = nand_write_oob;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003483 mtd->sync = nand_sync;
3484 mtd->lock = NULL;
3485 mtd->unlock = NULL;
Vitaly Wool962034f2005-09-15 14:58:53 +01003486 mtd->suspend = nand_suspend;
3487 mtd->resume = nand_resume;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003488 mtd->block_isbad = nand_block_isbad;
3489 mtd->block_markbad = nand_block_markbad;
Anatolij Gustschincbcab652010-12-16 23:42:16 +01003490 mtd->writebufsize = mtd->writesize;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003491
Thomas Gleixner5bd34c02006-05-27 22:16:10 +02003492 /* propagate ecc.layout to mtd_info */
3493 mtd->ecclayout = chip->ecc.layout;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003494
Thomas Gleixner0040bf32005-02-09 12:20:00 +00003495 /* Check, if we should skip the bad block table scan */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003496 if (chip->options & NAND_SKIP_BBTSCAN)
Thomas Gleixner0040bf32005-02-09 12:20:00 +00003497 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003498
3499 /* Build bad block table */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003500 return chip->scan_bbt(mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003501}
Florian Fainelli7351d3a2010-09-07 13:23:45 +02003502EXPORT_SYMBOL(nand_scan_tail);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003503
Brian Norris8b6e50c2011-05-25 14:59:01 -07003504/*
3505 * is_module_text_address() isn't exported, and it's mostly a pointless
Florian Fainelli7351d3a2010-09-07 13:23:45 +02003506 * test if this is a module _anyway_ -- they'd have to try _really_ hard
Brian Norris8b6e50c2011-05-25 14:59:01 -07003507 * to call us from in-kernel code if the core NAND support is modular.
3508 */
David Woodhouse3b85c322006-09-25 17:06:53 +01003509#ifdef MODULE
3510#define caller_is_module() (1)
3511#else
3512#define caller_is_module() \
Rusty Russella6e6abd2009-03-31 13:05:31 -06003513 is_module_text_address((unsigned long)__builtin_return_address(0))
David Woodhouse3b85c322006-09-25 17:06:53 +01003514#endif
3515
3516/**
3517 * nand_scan - [NAND Interface] Scan for the NAND device
Brian Norris8b6e50c2011-05-25 14:59:01 -07003518 * @mtd: MTD device structure
3519 * @maxchips: number of chips to scan for
David Woodhouse3b85c322006-09-25 17:06:53 +01003520 *
Brian Norris8b6e50c2011-05-25 14:59:01 -07003521 * This fills out all the uninitialized function pointers with the defaults.
3522 * The flash ID is read and the mtd/chip structures are filled with the
3523 * appropriate values. The mtd->owner field must be set to the module of the
3524 * caller.
David Woodhouse3b85c322006-09-25 17:06:53 +01003525 */
3526int nand_scan(struct mtd_info *mtd, int maxchips)
3527{
3528 int ret;
3529
3530 /* Many callers got this wrong, so check for it for a while... */
3531 if (!mtd->owner && caller_is_module()) {
Brian Norrisd0370212011-07-19 10:06:08 -07003532 pr_crit("%s called with NULL mtd->owner!\n", __func__);
David Woodhouse3b85c322006-09-25 17:06:53 +01003533 BUG();
3534 }
3535
David Woodhouse5e81e882010-02-26 18:32:56 +00003536 ret = nand_scan_ident(mtd, maxchips, NULL);
David Woodhouse3b85c322006-09-25 17:06:53 +01003537 if (!ret)
3538 ret = nand_scan_tail(mtd);
3539 return ret;
3540}
Florian Fainelli7351d3a2010-09-07 13:23:45 +02003541EXPORT_SYMBOL(nand_scan);
David Woodhouse3b85c322006-09-25 17:06:53 +01003542
Linus Torvalds1da177e2005-04-16 15:20:36 -07003543/**
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00003544 * nand_release - [NAND Interface] Free resources held by the NAND device
Brian Norris8b6e50c2011-05-25 14:59:01 -07003545 * @mtd: MTD device structure
3546 */
David Woodhousee0c7d762006-05-13 18:07:53 +01003547void nand_release(struct mtd_info *mtd)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003548{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003549 struct nand_chip *chip = mtd->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003550
Ivan Djelic193bd402011-03-11 11:05:33 +01003551 if (chip->ecc.mode == NAND_ECC_SOFT_BCH)
3552 nand_bch_free((struct nand_bch_control *)chip->ecc.priv);
3553
Jamie Iles5ffcaf32011-05-23 10:22:46 +01003554 mtd_device_unregister(mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003555
Jesper Juhlfa671642005-11-07 01:01:27 -08003556 /* Free bad block table memory */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003557 kfree(chip->bbt);
David Woodhouse4bf63fc2006-09-25 17:08:04 +01003558 if (!(chip->options & NAND_OWN_BUFFERS))
3559 kfree(chip->buffers);
Brian Norris58373ff2010-07-15 12:15:44 -07003560
3561 /* Free bad block descriptor memory */
3562 if (chip->badblock_pattern && chip->badblock_pattern->options
3563 & NAND_BBT_DYNAMICSTRUCT)
3564 kfree(chip->badblock_pattern);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003565}
David Woodhousee0c7d762006-05-13 18:07:53 +01003566EXPORT_SYMBOL_GPL(nand_release);
Richard Purdie8fe833c2006-03-31 02:31:14 -08003567
3568static int __init nand_base_init(void)
3569{
3570 led_trigger_register_simple("nand-disk", &nand_led_trigger);
3571 return 0;
3572}
3573
3574static void __exit nand_base_exit(void)
3575{
3576 led_trigger_unregister_simple(nand_led_trigger);
3577}
3578
3579module_init(nand_base_init);
3580module_exit(nand_base_exit);
3581
David Woodhousee0c7d762006-05-13 18:07:53 +01003582MODULE_LICENSE("GPL");
Florian Fainelli7351d3a2010-09-07 13:23:45 +02003583MODULE_AUTHOR("Steven J. Hill <sjhill@realitydiluted.com>");
3584MODULE_AUTHOR("Thomas Gleixner <tglx@linutronix.de>");
David Woodhousee0c7d762006-05-13 18:07:53 +01003585MODULE_DESCRIPTION("Generic NAND flash driver code");