blob: 178a344f55f85a27fbba7dcf81fbab1c4295a0e6 [file] [log] [blame]
Avi Kivity6aa8b732006-12-10 02:21:36 -08001/*
2 * Kernel-based Virtual Machine driver for Linux
3 *
4 * This module enables machines with Intel VT-x extensions to run virtual
5 * machines without emulation or binary translation.
6 *
7 * Copyright (C) 2006 Qumranet, Inc.
Nicolas Kaiser9611c182010-10-06 14:23:22 +02008 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
Avi Kivity6aa8b732006-12-10 02:21:36 -08009 *
10 * Authors:
11 * Avi Kivity <avi@qumranet.com>
12 * Yaniv Kamay <yaniv@qumranet.com>
13 *
14 * This work is licensed under the terms of the GNU GPL, version 2. See
15 * the COPYING file in the top-level directory.
16 *
17 */
18
Eddie Dong85f455f2007-07-06 12:20:49 +030019#include "irq.h"
Zhang Xiantao1d737c82007-12-14 09:35:10 +080020#include "mmu.h"
Avi Kivity00b27a32011-11-23 16:30:32 +020021#include "cpuid.h"
Andrey Smetanind62caab2015-11-10 15:36:33 +030022#include "lapic.h"
Avi Kivitye4956062007-06-28 14:15:57 -040023
Avi Kivityedf88412007-12-16 11:02:48 +020024#include <linux/kvm_host.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080025#include <linux/module.h>
Ahmed S. Darwish9d8f5492007-02-19 14:37:46 +020026#include <linux/kernel.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080027#include <linux/mm.h>
28#include <linux/highmem.h>
Alexey Dobriyane8edc6e2007-05-21 01:22:52 +040029#include <linux/sched.h>
Avi Kivityc7addb92007-09-16 18:58:32 +020030#include <linux/moduleparam.h>
Josh Triplette9bda3b2012-03-20 23:33:51 -070031#include <linux/mod_devicetable.h>
Steven Rostedt (Red Hat)af658dc2015-04-29 14:36:05 -040032#include <linux/trace_events.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090033#include <linux/slab.h>
Shane Wangcafd6652010-04-29 12:09:01 -040034#include <linux/tboot.h>
Jan Kiszkaf4124502014-03-07 20:03:13 +010035#include <linux/hrtimer.h>
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -030036#include "kvm_cache_regs.h"
Avi Kivity35920a32008-07-03 14:50:12 +030037#include "x86.h"
Avi Kivitye4956062007-06-28 14:15:57 -040038
Feng Wu28b835d2015-09-18 22:29:54 +080039#include <asm/cpu.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080040#include <asm/io.h>
Anthony Liguori3b3be0d2006-12-13 00:33:43 -080041#include <asm/desc.h>
Eduardo Habkost13673a92008-11-17 19:03:13 -020042#include <asm/vmx.h>
Eduardo Habkost6210e372008-11-17 19:03:16 -020043#include <asm/virtext.h>
Andi Kleena0861c02009-06-08 17:37:09 +080044#include <asm/mce.h>
Ingo Molnar952f07e2015-04-26 16:56:05 +020045#include <asm/fpu/internal.h>
Gleb Natapovd7cd9792011-10-05 14:01:23 +020046#include <asm/perf_event.h>
Paolo Bonzini81908bf2014-02-21 10:32:27 +010047#include <asm/debugreg.h>
Zhang Yanfei8f536b72012-12-06 23:43:34 +080048#include <asm/kexec.h>
Radim Krčmářdab20872015-02-09 22:44:07 +010049#include <asm/apic.h>
Feng Wuefc64402015-09-18 22:29:51 +080050#include <asm/irq_remapping.h>
David Woodhousec1ddd992018-01-12 11:11:27 +000051#include <asm/nospec-branch.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080052
Marcelo Tosatti229456f2009-06-17 09:22:14 -030053#include "trace.h"
Wei Huang25462f72015-06-19 15:45:05 +020054#include "pmu.h"
Marcelo Tosatti229456f2009-06-17 09:22:14 -030055
Avi Kivity4ecac3f2008-05-13 13:23:38 +030056#define __ex(x) __kvm_handle_fault_on_reboot(x)
Avi Kivity5e520e62011-05-15 10:13:12 -040057#define __ex_clear(x, reg) \
58 ____kvm_handle_fault_on_reboot(x, "xor " reg " , " reg)
Avi Kivity4ecac3f2008-05-13 13:23:38 +030059
Avi Kivity6aa8b732006-12-10 02:21:36 -080060MODULE_AUTHOR("Qumranet");
61MODULE_LICENSE("GPL");
62
Josh Triplette9bda3b2012-03-20 23:33:51 -070063static const struct x86_cpu_id vmx_cpu_id[] = {
64 X86_FEATURE_MATCH(X86_FEATURE_VMX),
65 {}
66};
67MODULE_DEVICE_TABLE(x86cpu, vmx_cpu_id);
68
Rusty Russell476bc002012-01-13 09:32:18 +103069static bool __read_mostly enable_vpid = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020070module_param_named(vpid, enable_vpid, bool, 0444);
Sheng Yang2384d2b2008-01-17 15:14:33 +080071
Rusty Russell476bc002012-01-13 09:32:18 +103072static bool __read_mostly flexpriority_enabled = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020073module_param_named(flexpriority, flexpriority_enabled, bool, S_IRUGO);
Avi Kivity4c9fc8e2008-03-24 18:15:14 +020074
Rusty Russell476bc002012-01-13 09:32:18 +103075static bool __read_mostly enable_ept = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020076module_param_named(ept, enable_ept, bool, S_IRUGO);
Sheng Yangd56f5462008-04-25 10:13:16 +080077
Rusty Russell476bc002012-01-13 09:32:18 +103078static bool __read_mostly enable_unrestricted_guest = 1;
Nitin A Kamble3a624e22009-06-08 11:34:16 -070079module_param_named(unrestricted_guest,
80 enable_unrestricted_guest, bool, S_IRUGO);
81
Xudong Hao83c3a332012-05-28 19:33:35 +080082static bool __read_mostly enable_ept_ad_bits = 1;
83module_param_named(eptad, enable_ept_ad_bits, bool, S_IRUGO);
84
Avi Kivitya27685c2012-06-12 20:30:18 +030085static bool __read_mostly emulate_invalid_guest_state = true;
Avi Kivityc1f8bc02009-03-23 15:41:17 +020086module_param(emulate_invalid_guest_state, bool, S_IRUGO);
Mohammed Gamal04fa4d32008-08-17 16:39:48 +030087
Rusty Russell476bc002012-01-13 09:32:18 +103088static bool __read_mostly vmm_exclusive = 1;
Dongxiao Xub923e622010-05-11 18:29:45 +080089module_param(vmm_exclusive, bool, S_IRUGO);
90
Rusty Russell476bc002012-01-13 09:32:18 +103091static bool __read_mostly fasteoi = 1;
Kevin Tian58fbbf22011-08-30 13:56:17 +030092module_param(fasteoi, bool, S_IRUGO);
93
Yang Zhang5a717852013-04-11 19:25:16 +080094static bool __read_mostly enable_apicv = 1;
Yang Zhang01e439b2013-04-11 19:25:12 +080095module_param(enable_apicv, bool, S_IRUGO);
Yang Zhang83d4c282013-01-25 10:18:49 +080096
Abel Gordonabc4fc52013-04-18 14:35:25 +030097static bool __read_mostly enable_shadow_vmcs = 1;
98module_param_named(enable_shadow_vmcs, enable_shadow_vmcs, bool, S_IRUGO);
Nadav Har'El801d3422011-05-25 23:02:23 +030099/*
100 * If nested=1, nested virtualization is supported, i.e., guests may use
101 * VMX and be a hypervisor for its own guests. If nested=0, guests may not
102 * use VMX instructions.
103 */
Rusty Russell476bc002012-01-13 09:32:18 +1030104static bool __read_mostly nested = 0;
Nadav Har'El801d3422011-05-25 23:02:23 +0300105module_param(nested, bool, S_IRUGO);
106
Wanpeng Li20300092014-12-02 19:14:59 +0800107static u64 __read_mostly host_xss;
108
Kai Huang843e4332015-01-28 10:54:28 +0800109static bool __read_mostly enable_pml = 1;
110module_param_named(pml, enable_pml, bool, S_IRUGO);
111
Haozhong Zhang64903d62015-10-20 15:39:09 +0800112#define KVM_VMX_TSC_MULTIPLIER_MAX 0xffffffffffffffffULL
113
Yunhong Jiang64672c92016-06-13 14:19:59 -0700114/* Guest_tsc -> host_tsc conversion requires 64-bit division. */
115static int __read_mostly cpu_preemption_timer_multi;
116static bool __read_mostly enable_preemption_timer = 1;
117#ifdef CONFIG_X86_64
118module_param_named(preemption_timer, enable_preemption_timer, bool, S_IRUGO);
119#endif
120
Gleb Natapov50378782013-02-04 16:00:28 +0200121#define KVM_GUEST_CR0_MASK (X86_CR0_NW | X86_CR0_CD)
122#define KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST (X86_CR0_WP | X86_CR0_NE)
Avi Kivitycdc0e242009-12-06 17:21:14 +0200123#define KVM_VM_CR0_ALWAYS_ON \
124 (KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST | X86_CR0_PG | X86_CR0_PE)
Avi Kivity4c386092009-12-07 12:26:18 +0200125#define KVM_CR4_GUEST_OWNED_BITS \
126 (X86_CR4_PVI | X86_CR4_DE | X86_CR4_PCE | X86_CR4_OSFXSR \
Andy Lutomirski52ce3c22014-10-07 17:16:21 -0700127 | X86_CR4_OSXMMEXCPT | X86_CR4_TSD)
Avi Kivity4c386092009-12-07 12:26:18 +0200128
Avi Kivitycdc0e242009-12-06 17:21:14 +0200129#define KVM_PMODE_VM_CR4_ALWAYS_ON (X86_CR4_PAE | X86_CR4_VMXE)
130#define KVM_RMODE_VM_CR4_ALWAYS_ON (X86_CR4_VME | X86_CR4_PAE | X86_CR4_VMXE)
131
Avi Kivity78ac8b42010-04-08 18:19:35 +0300132#define RMODE_GUEST_OWNED_EFLAGS_BITS (~(X86_EFLAGS_IOPL | X86_EFLAGS_VM))
133
Jan Kiszkaf4124502014-03-07 20:03:13 +0100134#define VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE 5
135
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800136/*
137 * These 2 parameters are used to config the controls for Pause-Loop Exiting:
138 * ple_gap: upper bound on the amount of time between two successive
139 * executions of PAUSE in a loop. Also indicate if ple enabled.
Rik van Riel00c25bc2011-01-04 09:51:33 -0500140 * According to test, this time is usually smaller than 128 cycles.
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800141 * ple_window: upper bound on the amount of time a guest is allowed to execute
142 * in a PAUSE loop. Tests indicate that most spinlocks are held for
143 * less than 2^12 cycles
144 * Time is measured based on a counter that runs at the same rate as the TSC,
145 * refer SDM volume 3b section 21.6.13 & 22.1.3.
146 */
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200147#define KVM_VMX_DEFAULT_PLE_GAP 128
148#define KVM_VMX_DEFAULT_PLE_WINDOW 4096
149#define KVM_VMX_DEFAULT_PLE_WINDOW_GROW 2
150#define KVM_VMX_DEFAULT_PLE_WINDOW_SHRINK 0
151#define KVM_VMX_DEFAULT_PLE_WINDOW_MAX \
152 INT_MAX / KVM_VMX_DEFAULT_PLE_WINDOW_GROW
153
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800154static int ple_gap = KVM_VMX_DEFAULT_PLE_GAP;
155module_param(ple_gap, int, S_IRUGO);
156
157static int ple_window = KVM_VMX_DEFAULT_PLE_WINDOW;
158module_param(ple_window, int, S_IRUGO);
159
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200160/* Default doubles per-vcpu window every exit. */
161static int ple_window_grow = KVM_VMX_DEFAULT_PLE_WINDOW_GROW;
162module_param(ple_window_grow, int, S_IRUGO);
163
164/* Default resets per-vcpu window every exit to ple_window. */
165static int ple_window_shrink = KVM_VMX_DEFAULT_PLE_WINDOW_SHRINK;
166module_param(ple_window_shrink, int, S_IRUGO);
167
168/* Default is to compute the maximum so we can never overflow. */
169static int ple_window_actual_max = KVM_VMX_DEFAULT_PLE_WINDOW_MAX;
170static int ple_window_max = KVM_VMX_DEFAULT_PLE_WINDOW_MAX;
171module_param(ple_window_max, int, S_IRUGO);
172
Avi Kivity83287ea422012-09-16 15:10:57 +0300173extern const ulong vmx_return;
174
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200175#define NR_AUTOLOAD_MSRS 8
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300176#define VMCS02_POOL_SIZE 1
Avi Kivity61d2ef22010-04-28 16:40:38 +0300177
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400178struct vmcs {
179 u32 revision_id;
180 u32 abort;
181 char data[0];
182};
183
Nadav Har'Eld462b812011-05-24 15:26:10 +0300184/*
185 * Track a VMCS that may be loaded on a certain CPU. If it is (cpu!=-1), also
186 * remember whether it was VMLAUNCHed, and maintain a linked list of all VMCSs
187 * loaded on this CPU (so we can clear them if the CPU goes down).
188 */
189struct loaded_vmcs {
190 struct vmcs *vmcs;
Jim Mattson355f4fb2016-10-28 08:29:39 -0700191 struct vmcs *shadow_vmcs;
Nadav Har'Eld462b812011-05-24 15:26:10 +0300192 int cpu;
193 int launched;
194 struct list_head loaded_vmcss_on_cpu_link;
195};
196
Avi Kivity26bb0982009-09-07 11:14:12 +0300197struct shared_msr_entry {
198 unsigned index;
199 u64 data;
Avi Kivityd5696722009-12-02 12:28:47 +0200200 u64 mask;
Avi Kivity26bb0982009-09-07 11:14:12 +0300201};
202
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300203/*
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300204 * struct vmcs12 describes the state that our guest hypervisor (L1) keeps for a
205 * single nested guest (L2), hence the name vmcs12. Any VMX implementation has
206 * a VMCS structure, and vmcs12 is our emulated VMX's VMCS. This structure is
207 * stored in guest memory specified by VMPTRLD, but is opaque to the guest,
208 * which must access it using VMREAD/VMWRITE/VMCLEAR instructions.
209 * More than one of these structures may exist, if L1 runs multiple L2 guests.
210 * nested_vmx_run() will use the data here to build a vmcs02: a VMCS for the
211 * underlying hardware which will be used to run L2.
212 * This structure is packed to ensure that its layout is identical across
213 * machines (necessary for live migration).
214 * If there are changes in this struct, VMCS12_REVISION must be changed.
215 */
Nadav Har'El22bd0352011-05-25 23:05:57 +0300216typedef u64 natural_width;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300217struct __packed vmcs12 {
218 /* According to the Intel spec, a VMCS region must start with the
219 * following two fields. Then follow implementation-specific data.
220 */
221 u32 revision_id;
222 u32 abort;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300223
Nadav Har'El27d6c862011-05-25 23:06:59 +0300224 u32 launch_state; /* set to 0 by VMCLEAR, to 1 by VMLAUNCH */
225 u32 padding[7]; /* room for future expansion */
226
Nadav Har'El22bd0352011-05-25 23:05:57 +0300227 u64 io_bitmap_a;
228 u64 io_bitmap_b;
229 u64 msr_bitmap;
230 u64 vm_exit_msr_store_addr;
231 u64 vm_exit_msr_load_addr;
232 u64 vm_entry_msr_load_addr;
233 u64 tsc_offset;
234 u64 virtual_apic_page_addr;
235 u64 apic_access_addr;
Wincy Van705699a2015-02-03 23:58:17 +0800236 u64 posted_intr_desc_addr;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300237 u64 ept_pointer;
Wincy Van608406e2015-02-03 23:57:51 +0800238 u64 eoi_exit_bitmap0;
239 u64 eoi_exit_bitmap1;
240 u64 eoi_exit_bitmap2;
241 u64 eoi_exit_bitmap3;
Wanpeng Li81dc01f2014-12-04 19:11:07 +0800242 u64 xss_exit_bitmap;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300243 u64 guest_physical_address;
244 u64 vmcs_link_pointer;
245 u64 guest_ia32_debugctl;
246 u64 guest_ia32_pat;
247 u64 guest_ia32_efer;
248 u64 guest_ia32_perf_global_ctrl;
249 u64 guest_pdptr0;
250 u64 guest_pdptr1;
251 u64 guest_pdptr2;
252 u64 guest_pdptr3;
Paolo Bonzini36be0b92014-02-24 12:30:04 +0100253 u64 guest_bndcfgs;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300254 u64 host_ia32_pat;
255 u64 host_ia32_efer;
256 u64 host_ia32_perf_global_ctrl;
257 u64 padding64[8]; /* room for future expansion */
258 /*
259 * To allow migration of L1 (complete with its L2 guests) between
260 * machines of different natural widths (32 or 64 bit), we cannot have
261 * unsigned long fields with no explict size. We use u64 (aliased
262 * natural_width) instead. Luckily, x86 is little-endian.
263 */
264 natural_width cr0_guest_host_mask;
265 natural_width cr4_guest_host_mask;
266 natural_width cr0_read_shadow;
267 natural_width cr4_read_shadow;
268 natural_width cr3_target_value0;
269 natural_width cr3_target_value1;
270 natural_width cr3_target_value2;
271 natural_width cr3_target_value3;
272 natural_width exit_qualification;
273 natural_width guest_linear_address;
274 natural_width guest_cr0;
275 natural_width guest_cr3;
276 natural_width guest_cr4;
277 natural_width guest_es_base;
278 natural_width guest_cs_base;
279 natural_width guest_ss_base;
280 natural_width guest_ds_base;
281 natural_width guest_fs_base;
282 natural_width guest_gs_base;
283 natural_width guest_ldtr_base;
284 natural_width guest_tr_base;
285 natural_width guest_gdtr_base;
286 natural_width guest_idtr_base;
287 natural_width guest_dr7;
288 natural_width guest_rsp;
289 natural_width guest_rip;
290 natural_width guest_rflags;
291 natural_width guest_pending_dbg_exceptions;
292 natural_width guest_sysenter_esp;
293 natural_width guest_sysenter_eip;
294 natural_width host_cr0;
295 natural_width host_cr3;
296 natural_width host_cr4;
297 natural_width host_fs_base;
298 natural_width host_gs_base;
299 natural_width host_tr_base;
300 natural_width host_gdtr_base;
301 natural_width host_idtr_base;
302 natural_width host_ia32_sysenter_esp;
303 natural_width host_ia32_sysenter_eip;
304 natural_width host_rsp;
305 natural_width host_rip;
306 natural_width paddingl[8]; /* room for future expansion */
307 u32 pin_based_vm_exec_control;
308 u32 cpu_based_vm_exec_control;
309 u32 exception_bitmap;
310 u32 page_fault_error_code_mask;
311 u32 page_fault_error_code_match;
312 u32 cr3_target_count;
313 u32 vm_exit_controls;
314 u32 vm_exit_msr_store_count;
315 u32 vm_exit_msr_load_count;
316 u32 vm_entry_controls;
317 u32 vm_entry_msr_load_count;
318 u32 vm_entry_intr_info_field;
319 u32 vm_entry_exception_error_code;
320 u32 vm_entry_instruction_len;
321 u32 tpr_threshold;
322 u32 secondary_vm_exec_control;
323 u32 vm_instruction_error;
324 u32 vm_exit_reason;
325 u32 vm_exit_intr_info;
326 u32 vm_exit_intr_error_code;
327 u32 idt_vectoring_info_field;
328 u32 idt_vectoring_error_code;
329 u32 vm_exit_instruction_len;
330 u32 vmx_instruction_info;
331 u32 guest_es_limit;
332 u32 guest_cs_limit;
333 u32 guest_ss_limit;
334 u32 guest_ds_limit;
335 u32 guest_fs_limit;
336 u32 guest_gs_limit;
337 u32 guest_ldtr_limit;
338 u32 guest_tr_limit;
339 u32 guest_gdtr_limit;
340 u32 guest_idtr_limit;
341 u32 guest_es_ar_bytes;
342 u32 guest_cs_ar_bytes;
343 u32 guest_ss_ar_bytes;
344 u32 guest_ds_ar_bytes;
345 u32 guest_fs_ar_bytes;
346 u32 guest_gs_ar_bytes;
347 u32 guest_ldtr_ar_bytes;
348 u32 guest_tr_ar_bytes;
349 u32 guest_interruptibility_info;
350 u32 guest_activity_state;
351 u32 guest_sysenter_cs;
352 u32 host_ia32_sysenter_cs;
Jan Kiszka0238ea92013-03-13 11:31:24 +0100353 u32 vmx_preemption_timer_value;
354 u32 padding32[7]; /* room for future expansion */
Nadav Har'El22bd0352011-05-25 23:05:57 +0300355 u16 virtual_processor_id;
Wincy Van705699a2015-02-03 23:58:17 +0800356 u16 posted_intr_nv;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300357 u16 guest_es_selector;
358 u16 guest_cs_selector;
359 u16 guest_ss_selector;
360 u16 guest_ds_selector;
361 u16 guest_fs_selector;
362 u16 guest_gs_selector;
363 u16 guest_ldtr_selector;
364 u16 guest_tr_selector;
Wincy Van608406e2015-02-03 23:57:51 +0800365 u16 guest_intr_status;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300366 u16 host_es_selector;
367 u16 host_cs_selector;
368 u16 host_ss_selector;
369 u16 host_ds_selector;
370 u16 host_fs_selector;
371 u16 host_gs_selector;
372 u16 host_tr_selector;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300373};
374
375/*
376 * VMCS12_REVISION is an arbitrary id that should be changed if the content or
377 * layout of struct vmcs12 is changed. MSR_IA32_VMX_BASIC returns this id, and
378 * VMPTRLD verifies that the VMCS region that L1 is loading contains this id.
379 */
380#define VMCS12_REVISION 0x11e57ed0
381
382/*
383 * VMCS12_SIZE is the number of bytes L1 should allocate for the VMXON region
384 * and any VMCS region. Although only sizeof(struct vmcs12) are used by the
385 * current implementation, 4K are reserved to avoid future complications.
386 */
387#define VMCS12_SIZE 0x1000
388
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300389/* Used to remember the last vmcs02 used for some recently used vmcs12s */
390struct vmcs02_list {
391 struct list_head list;
392 gpa_t vmptr;
393 struct loaded_vmcs vmcs02;
394};
395
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300396/*
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300397 * The nested_vmx structure is part of vcpu_vmx, and holds information we need
398 * for correct emulation of VMX (i.e., nested VMX) on this vcpu.
399 */
400struct nested_vmx {
401 /* Has the level1 guest done vmxon? */
402 bool vmxon;
Bandan Das3573e222014-05-06 02:19:16 -0400403 gpa_t vmxon_ptr;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300404
405 /* The guest-physical address of the current VMCS L1 keeps for L2 */
406 gpa_t current_vmptr;
407 /* The host-usable pointer to the above */
408 struct page *current_vmcs12_page;
409 struct vmcs12 *current_vmcs12;
David Matlack4f2777b2016-07-13 17:16:37 -0700410 /*
411 * Cache of the guest's VMCS, existing outside of guest memory.
412 * Loaded from guest memory during VMPTRLD. Flushed to guest
413 * memory during VMXOFF, VMCLEAR, VMPTRLD.
414 */
415 struct vmcs12 *cached_vmcs12;
Abel Gordon012f83c2013-04-18 14:39:25 +0300416 /*
417 * Indicates if the shadow vmcs must be updated with the
418 * data hold by vmcs12
419 */
420 bool sync_shadow_vmcs;
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300421
422 /* vmcs02_list cache of VMCSs recently used to run L2 guests */
423 struct list_head vmcs02_pool;
424 int vmcs02_num;
Radim Krčmářdccbfcf2016-08-08 20:16:23 +0200425 bool change_vmcs01_virtual_x2apic_mode;
Nadav Har'El644d7112011-05-25 23:12:35 +0300426 /* L2 must run next, and mustn't decide to exit to L1. */
427 bool nested_run_pending;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +0300428 /*
429 * Guest pages referred to in vmcs02 with host-physical pointers, so
430 * we must keep them pinned while L2 runs.
431 */
432 struct page *apic_access_page;
Wanpeng Lia7c0b072014-08-21 19:46:50 +0800433 struct page *virtual_apic_page;
Wincy Van705699a2015-02-03 23:58:17 +0800434 struct page *pi_desc_page;
435 struct pi_desc *pi_desc;
436 bool pi_pending;
437 u16 posted_intr_nv;
Jan Kiszkaf4124502014-03-07 20:03:13 +0100438
Radim Krčmářd048c092016-08-08 20:16:22 +0200439 unsigned long *msr_bitmap;
440
Jan Kiszkaf4124502014-03-07 20:03:13 +0100441 struct hrtimer preemption_timer;
442 bool preemption_timer_expired;
Jan Kiszka2996fca2014-06-16 13:59:43 +0200443
444 /* to migrate it to L2 if VM_ENTRY_LOAD_DEBUG_CONTROLS is off */
445 u64 vmcs01_debugctl;
Wincy Vanb9c237b2015-02-03 23:56:30 +0800446
Wanpeng Li5c614b32015-10-13 09:18:36 -0700447 u16 vpid02;
448 u16 last_vpid;
449
Wincy Vanb9c237b2015-02-03 23:56:30 +0800450 u32 nested_vmx_procbased_ctls_low;
451 u32 nested_vmx_procbased_ctls_high;
452 u32 nested_vmx_true_procbased_ctls_low;
453 u32 nested_vmx_secondary_ctls_low;
454 u32 nested_vmx_secondary_ctls_high;
455 u32 nested_vmx_pinbased_ctls_low;
456 u32 nested_vmx_pinbased_ctls_high;
457 u32 nested_vmx_exit_ctls_low;
458 u32 nested_vmx_exit_ctls_high;
459 u32 nested_vmx_true_exit_ctls_low;
460 u32 nested_vmx_entry_ctls_low;
461 u32 nested_vmx_entry_ctls_high;
462 u32 nested_vmx_true_entry_ctls_low;
463 u32 nested_vmx_misc_low;
464 u32 nested_vmx_misc_high;
465 u32 nested_vmx_ept_caps;
Wanpeng Li99b83ac2015-10-13 09:12:21 -0700466 u32 nested_vmx_vpid_caps;
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300467};
468
Yang Zhang01e439b2013-04-11 19:25:12 +0800469#define POSTED_INTR_ON 0
Feng Wuebbfc762015-09-18 22:29:46 +0800470#define POSTED_INTR_SN 1
471
Yang Zhang01e439b2013-04-11 19:25:12 +0800472/* Posted-Interrupt Descriptor */
473struct pi_desc {
474 u32 pir[8]; /* Posted interrupt requested */
Feng Wu6ef15222015-09-18 22:29:45 +0800475 union {
476 struct {
477 /* bit 256 - Outstanding Notification */
478 u16 on : 1,
479 /* bit 257 - Suppress Notification */
480 sn : 1,
481 /* bit 271:258 - Reserved */
482 rsvd_1 : 14;
483 /* bit 279:272 - Notification Vector */
484 u8 nv;
485 /* bit 287:280 - Reserved */
486 u8 rsvd_2;
487 /* bit 319:288 - Notification Destination */
488 u32 ndst;
489 };
490 u64 control;
491 };
492 u32 rsvd[6];
Yang Zhang01e439b2013-04-11 19:25:12 +0800493} __aligned(64);
494
Yang Zhanga20ed542013-04-11 19:25:15 +0800495static bool pi_test_and_set_on(struct pi_desc *pi_desc)
496{
497 return test_and_set_bit(POSTED_INTR_ON,
498 (unsigned long *)&pi_desc->control);
499}
500
501static bool pi_test_and_clear_on(struct pi_desc *pi_desc)
502{
503 return test_and_clear_bit(POSTED_INTR_ON,
504 (unsigned long *)&pi_desc->control);
505}
506
507static int pi_test_and_set_pir(int vector, struct pi_desc *pi_desc)
508{
509 return test_and_set_bit(vector, (unsigned long *)pi_desc->pir);
510}
511
Feng Wuebbfc762015-09-18 22:29:46 +0800512static inline void pi_clear_sn(struct pi_desc *pi_desc)
513{
514 return clear_bit(POSTED_INTR_SN,
515 (unsigned long *)&pi_desc->control);
516}
517
518static inline void pi_set_sn(struct pi_desc *pi_desc)
519{
520 return set_bit(POSTED_INTR_SN,
521 (unsigned long *)&pi_desc->control);
522}
523
524static inline int pi_test_on(struct pi_desc *pi_desc)
525{
526 return test_bit(POSTED_INTR_ON,
527 (unsigned long *)&pi_desc->control);
528}
529
530static inline int pi_test_sn(struct pi_desc *pi_desc)
531{
532 return test_bit(POSTED_INTR_SN,
533 (unsigned long *)&pi_desc->control);
534}
535
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400536struct vcpu_vmx {
Rusty Russellfb3f0f52007-07-27 17:16:56 +1000537 struct kvm_vcpu vcpu;
Avi Kivity313dbd42008-07-17 18:04:30 +0300538 unsigned long host_rsp;
Avi Kivity29bd8a72007-09-10 17:27:03 +0300539 u8 fail;
Avi Kivity9d58b932011-03-07 16:52:07 +0200540 bool nmi_known_unmasked;
Avi Kivity51aa01d2010-07-20 14:31:20 +0300541 u32 exit_intr_info;
Avi Kivity1155f762007-11-22 11:30:47 +0200542 u32 idt_vectoring_info;
Avi Kivity6de12732011-03-07 12:51:22 +0200543 ulong rflags;
Avi Kivity26bb0982009-09-07 11:14:12 +0300544 struct shared_msr_entry *guest_msrs;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400545 int nmsrs;
546 int save_nmsrs;
Yang Zhanga547c6d2013-04-11 19:25:10 +0800547 unsigned long host_idt_base;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400548#ifdef CONFIG_X86_64
Avi Kivity44ea2b12009-09-06 15:55:37 +0300549 u64 msr_host_kernel_gs_base;
550 u64 msr_guest_kernel_gs_base;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400551#endif
Gleb Natapov2961e8762013-11-25 15:37:13 +0200552 u32 vm_entry_controls_shadow;
553 u32 vm_exit_controls_shadow;
Nadav Har'Eld462b812011-05-24 15:26:10 +0300554 /*
555 * loaded_vmcs points to the VMCS currently used in this vcpu. For a
556 * non-nested (L1) guest, it always points to vmcs01. For a nested
557 * guest (L2), it points to a different VMCS.
558 */
559 struct loaded_vmcs vmcs01;
560 struct loaded_vmcs *loaded_vmcs;
561 bool __launched; /* temporary, used in vmx_vcpu_run */
Avi Kivity61d2ef22010-04-28 16:40:38 +0300562 struct msr_autoload {
563 unsigned nr;
564 struct vmx_msr_entry guest[NR_AUTOLOAD_MSRS];
565 struct vmx_msr_entry host[NR_AUTOLOAD_MSRS];
566 } msr_autoload;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400567 struct {
568 int loaded;
569 u16 fs_sel, gs_sel, ldt_sel;
Avi Kivityb2da15a2012-05-13 19:53:24 +0300570#ifdef CONFIG_X86_64
571 u16 ds_sel, es_sel;
572#endif
Laurent Vivier152d3f22007-08-23 16:33:11 +0200573 int gs_ldt_reload_needed;
574 int fs_reload_needed;
Liu, Jinsongda8999d2014-02-24 10:55:46 +0000575 u64 msr_host_bndcfgs;
Andy Lutomirskid974baa2014-10-08 09:02:13 -0700576 unsigned long vmcs_host_cr4; /* May not match real cr4 */
Mike Dayd77c26f2007-10-08 09:02:08 -0400577 } host_state;
Avi Kivity9c8cba32007-11-22 11:42:59 +0200578 struct {
Avi Kivity7ffd92c2009-06-09 14:10:45 +0300579 int vm86_active;
Avi Kivity78ac8b42010-04-08 18:19:35 +0300580 ulong save_rflags;
Avi Kivityf5f7b2f2012-08-21 17:07:00 +0300581 struct kvm_segment segs[8];
582 } rmode;
583 struct {
584 u32 bitmask; /* 4 bits per segment (1 bit per field) */
Avi Kivity7ffd92c2009-06-09 14:10:45 +0300585 struct kvm_save_segment {
586 u16 selector;
587 unsigned long base;
588 u32 limit;
589 u32 ar;
Avi Kivityf5f7b2f2012-08-21 17:07:00 +0300590 } seg[8];
Avi Kivity2fb92db2011-04-27 19:42:18 +0300591 } segment_cache;
Sheng Yang2384d2b2008-01-17 15:14:33 +0800592 int vpid;
Mohammed Gamal04fa4d32008-08-17 16:39:48 +0300593 bool emulation_required;
Jan Kiszka3b86cd92008-09-26 09:30:57 +0200594
595 /* Support for vnmi-less CPUs */
596 int soft_vnmi_blocked;
597 ktime_t entry_time;
598 s64 vnmi_blocked_time;
Andi Kleena0861c02009-06-08 17:37:09 +0800599 u32 exit_reason;
Sheng Yang4e47c7a2009-12-18 16:48:47 +0800600
Yang Zhang01e439b2013-04-11 19:25:12 +0800601 /* Posted interrupt descriptor */
602 struct pi_desc pi_desc;
603
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300604 /* Support for a guest hypervisor (nested VMX) */
605 struct nested_vmx nested;
Radim Krčmářa7653ec2014-08-21 18:08:07 +0200606
607 /* Dynamic PLE window. */
608 int ple_window;
609 bool ple_window_dirty;
Kai Huang843e4332015-01-28 10:54:28 +0800610
611 /* Support for PML */
612#define PML_ENTITY_NUM 512
613 struct page *pml_pg;
Owen Hofmann2680d6d2016-03-01 13:36:13 -0800614
Yunhong Jiang64672c92016-06-13 14:19:59 -0700615 /* apic deadline value in host tsc */
616 u64 hv_deadline_tsc;
617
Owen Hofmann2680d6d2016-03-01 13:36:13 -0800618 u64 current_tsc_ratio;
Xiao Guangrong1be0e612016-03-22 16:51:18 +0800619
620 bool guest_pkru_valid;
621 u32 guest_pkru;
622 u32 host_pkru;
Haozhong Zhang3b840802016-06-22 14:59:54 +0800623
Haozhong Zhang37e4c992016-06-22 14:59:55 +0800624 /*
625 * Only bits masked by msr_ia32_feature_control_valid_bits can be set in
626 * msr_ia32_feature_control. FEATURE_CONTROL_LOCKED is always included
627 * in msr_ia32_feature_control_valid_bits.
628 */
Haozhong Zhang3b840802016-06-22 14:59:54 +0800629 u64 msr_ia32_feature_control;
Haozhong Zhang37e4c992016-06-22 14:59:55 +0800630 u64 msr_ia32_feature_control_valid_bits;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400631};
632
Avi Kivity2fb92db2011-04-27 19:42:18 +0300633enum segment_cache_field {
634 SEG_FIELD_SEL = 0,
635 SEG_FIELD_BASE = 1,
636 SEG_FIELD_LIMIT = 2,
637 SEG_FIELD_AR = 3,
638
639 SEG_FIELD_NR = 4
640};
641
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400642static inline struct vcpu_vmx *to_vmx(struct kvm_vcpu *vcpu)
643{
Rusty Russellfb3f0f52007-07-27 17:16:56 +1000644 return container_of(vcpu, struct vcpu_vmx, vcpu);
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400645}
646
Feng Wuefc64402015-09-18 22:29:51 +0800647static struct pi_desc *vcpu_to_pi_desc(struct kvm_vcpu *vcpu)
648{
649 return &(to_vmx(vcpu)->pi_desc);
650}
651
Nadav Har'El22bd0352011-05-25 23:05:57 +0300652#define VMCS12_OFFSET(x) offsetof(struct vmcs12, x)
653#define FIELD(number, name) [number] = VMCS12_OFFSET(name)
654#define FIELD64(number, name) [number] = VMCS12_OFFSET(name), \
655 [number##_HIGH] = VMCS12_OFFSET(name)+4
656
Abel Gordon4607c2d2013-04-18 14:35:55 +0300657
Bandan Dasfe2b2012014-04-21 15:20:14 -0400658static unsigned long shadow_read_only_fields[] = {
Abel Gordon4607c2d2013-04-18 14:35:55 +0300659 /*
660 * We do NOT shadow fields that are modified when L0
661 * traps and emulates any vmx instruction (e.g. VMPTRLD,
662 * VMXON...) executed by L1.
663 * For example, VM_INSTRUCTION_ERROR is read
664 * by L1 if a vmx instruction fails (part of the error path).
665 * Note the code assumes this logic. If for some reason
666 * we start shadowing these fields then we need to
667 * force a shadow sync when L0 emulates vmx instructions
668 * (e.g. force a sync if VM_INSTRUCTION_ERROR is modified
669 * by nested_vmx_failValid)
670 */
671 VM_EXIT_REASON,
672 VM_EXIT_INTR_INFO,
673 VM_EXIT_INSTRUCTION_LEN,
674 IDT_VECTORING_INFO_FIELD,
675 IDT_VECTORING_ERROR_CODE,
676 VM_EXIT_INTR_ERROR_CODE,
677 EXIT_QUALIFICATION,
678 GUEST_LINEAR_ADDRESS,
679 GUEST_PHYSICAL_ADDRESS
680};
Bandan Dasfe2b2012014-04-21 15:20:14 -0400681static int max_shadow_read_only_fields =
Abel Gordon4607c2d2013-04-18 14:35:55 +0300682 ARRAY_SIZE(shadow_read_only_fields);
683
Bandan Dasfe2b2012014-04-21 15:20:14 -0400684static unsigned long shadow_read_write_fields[] = {
Wanpeng Lia7c0b072014-08-21 19:46:50 +0800685 TPR_THRESHOLD,
Abel Gordon4607c2d2013-04-18 14:35:55 +0300686 GUEST_RIP,
687 GUEST_RSP,
688 GUEST_CR0,
689 GUEST_CR3,
690 GUEST_CR4,
691 GUEST_INTERRUPTIBILITY_INFO,
692 GUEST_RFLAGS,
693 GUEST_CS_SELECTOR,
694 GUEST_CS_AR_BYTES,
695 GUEST_CS_LIMIT,
696 GUEST_CS_BASE,
697 GUEST_ES_BASE,
Paolo Bonzini36be0b92014-02-24 12:30:04 +0100698 GUEST_BNDCFGS,
Abel Gordon4607c2d2013-04-18 14:35:55 +0300699 CR0_GUEST_HOST_MASK,
700 CR0_READ_SHADOW,
701 CR4_READ_SHADOW,
702 TSC_OFFSET,
703 EXCEPTION_BITMAP,
704 CPU_BASED_VM_EXEC_CONTROL,
705 VM_ENTRY_EXCEPTION_ERROR_CODE,
706 VM_ENTRY_INTR_INFO_FIELD,
707 VM_ENTRY_INSTRUCTION_LEN,
708 VM_ENTRY_EXCEPTION_ERROR_CODE,
709 HOST_FS_BASE,
710 HOST_GS_BASE,
711 HOST_FS_SELECTOR,
712 HOST_GS_SELECTOR
713};
Bandan Dasfe2b2012014-04-21 15:20:14 -0400714static int max_shadow_read_write_fields =
Abel Gordon4607c2d2013-04-18 14:35:55 +0300715 ARRAY_SIZE(shadow_read_write_fields);
716
Mathias Krause772e0312012-08-30 01:30:19 +0200717static const unsigned short vmcs_field_to_offset_table[] = {
Nadav Har'El22bd0352011-05-25 23:05:57 +0300718 FIELD(VIRTUAL_PROCESSOR_ID, virtual_processor_id),
Wincy Van705699a2015-02-03 23:58:17 +0800719 FIELD(POSTED_INTR_NV, posted_intr_nv),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300720 FIELD(GUEST_ES_SELECTOR, guest_es_selector),
721 FIELD(GUEST_CS_SELECTOR, guest_cs_selector),
722 FIELD(GUEST_SS_SELECTOR, guest_ss_selector),
723 FIELD(GUEST_DS_SELECTOR, guest_ds_selector),
724 FIELD(GUEST_FS_SELECTOR, guest_fs_selector),
725 FIELD(GUEST_GS_SELECTOR, guest_gs_selector),
726 FIELD(GUEST_LDTR_SELECTOR, guest_ldtr_selector),
727 FIELD(GUEST_TR_SELECTOR, guest_tr_selector),
Wincy Van608406e2015-02-03 23:57:51 +0800728 FIELD(GUEST_INTR_STATUS, guest_intr_status),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300729 FIELD(HOST_ES_SELECTOR, host_es_selector),
730 FIELD(HOST_CS_SELECTOR, host_cs_selector),
731 FIELD(HOST_SS_SELECTOR, host_ss_selector),
732 FIELD(HOST_DS_SELECTOR, host_ds_selector),
733 FIELD(HOST_FS_SELECTOR, host_fs_selector),
734 FIELD(HOST_GS_SELECTOR, host_gs_selector),
735 FIELD(HOST_TR_SELECTOR, host_tr_selector),
736 FIELD64(IO_BITMAP_A, io_bitmap_a),
737 FIELD64(IO_BITMAP_B, io_bitmap_b),
738 FIELD64(MSR_BITMAP, msr_bitmap),
739 FIELD64(VM_EXIT_MSR_STORE_ADDR, vm_exit_msr_store_addr),
740 FIELD64(VM_EXIT_MSR_LOAD_ADDR, vm_exit_msr_load_addr),
741 FIELD64(VM_ENTRY_MSR_LOAD_ADDR, vm_entry_msr_load_addr),
742 FIELD64(TSC_OFFSET, tsc_offset),
743 FIELD64(VIRTUAL_APIC_PAGE_ADDR, virtual_apic_page_addr),
744 FIELD64(APIC_ACCESS_ADDR, apic_access_addr),
Wincy Van705699a2015-02-03 23:58:17 +0800745 FIELD64(POSTED_INTR_DESC_ADDR, posted_intr_desc_addr),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300746 FIELD64(EPT_POINTER, ept_pointer),
Wincy Van608406e2015-02-03 23:57:51 +0800747 FIELD64(EOI_EXIT_BITMAP0, eoi_exit_bitmap0),
748 FIELD64(EOI_EXIT_BITMAP1, eoi_exit_bitmap1),
749 FIELD64(EOI_EXIT_BITMAP2, eoi_exit_bitmap2),
750 FIELD64(EOI_EXIT_BITMAP3, eoi_exit_bitmap3),
Wanpeng Li81dc01f2014-12-04 19:11:07 +0800751 FIELD64(XSS_EXIT_BITMAP, xss_exit_bitmap),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300752 FIELD64(GUEST_PHYSICAL_ADDRESS, guest_physical_address),
753 FIELD64(VMCS_LINK_POINTER, vmcs_link_pointer),
754 FIELD64(GUEST_IA32_DEBUGCTL, guest_ia32_debugctl),
755 FIELD64(GUEST_IA32_PAT, guest_ia32_pat),
756 FIELD64(GUEST_IA32_EFER, guest_ia32_efer),
757 FIELD64(GUEST_IA32_PERF_GLOBAL_CTRL, guest_ia32_perf_global_ctrl),
758 FIELD64(GUEST_PDPTR0, guest_pdptr0),
759 FIELD64(GUEST_PDPTR1, guest_pdptr1),
760 FIELD64(GUEST_PDPTR2, guest_pdptr2),
761 FIELD64(GUEST_PDPTR3, guest_pdptr3),
Paolo Bonzini36be0b92014-02-24 12:30:04 +0100762 FIELD64(GUEST_BNDCFGS, guest_bndcfgs),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300763 FIELD64(HOST_IA32_PAT, host_ia32_pat),
764 FIELD64(HOST_IA32_EFER, host_ia32_efer),
765 FIELD64(HOST_IA32_PERF_GLOBAL_CTRL, host_ia32_perf_global_ctrl),
766 FIELD(PIN_BASED_VM_EXEC_CONTROL, pin_based_vm_exec_control),
767 FIELD(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control),
768 FIELD(EXCEPTION_BITMAP, exception_bitmap),
769 FIELD(PAGE_FAULT_ERROR_CODE_MASK, page_fault_error_code_mask),
770 FIELD(PAGE_FAULT_ERROR_CODE_MATCH, page_fault_error_code_match),
771 FIELD(CR3_TARGET_COUNT, cr3_target_count),
772 FIELD(VM_EXIT_CONTROLS, vm_exit_controls),
773 FIELD(VM_EXIT_MSR_STORE_COUNT, vm_exit_msr_store_count),
774 FIELD(VM_EXIT_MSR_LOAD_COUNT, vm_exit_msr_load_count),
775 FIELD(VM_ENTRY_CONTROLS, vm_entry_controls),
776 FIELD(VM_ENTRY_MSR_LOAD_COUNT, vm_entry_msr_load_count),
777 FIELD(VM_ENTRY_INTR_INFO_FIELD, vm_entry_intr_info_field),
778 FIELD(VM_ENTRY_EXCEPTION_ERROR_CODE, vm_entry_exception_error_code),
779 FIELD(VM_ENTRY_INSTRUCTION_LEN, vm_entry_instruction_len),
780 FIELD(TPR_THRESHOLD, tpr_threshold),
781 FIELD(SECONDARY_VM_EXEC_CONTROL, secondary_vm_exec_control),
782 FIELD(VM_INSTRUCTION_ERROR, vm_instruction_error),
783 FIELD(VM_EXIT_REASON, vm_exit_reason),
784 FIELD(VM_EXIT_INTR_INFO, vm_exit_intr_info),
785 FIELD(VM_EXIT_INTR_ERROR_CODE, vm_exit_intr_error_code),
786 FIELD(IDT_VECTORING_INFO_FIELD, idt_vectoring_info_field),
787 FIELD(IDT_VECTORING_ERROR_CODE, idt_vectoring_error_code),
788 FIELD(VM_EXIT_INSTRUCTION_LEN, vm_exit_instruction_len),
789 FIELD(VMX_INSTRUCTION_INFO, vmx_instruction_info),
790 FIELD(GUEST_ES_LIMIT, guest_es_limit),
791 FIELD(GUEST_CS_LIMIT, guest_cs_limit),
792 FIELD(GUEST_SS_LIMIT, guest_ss_limit),
793 FIELD(GUEST_DS_LIMIT, guest_ds_limit),
794 FIELD(GUEST_FS_LIMIT, guest_fs_limit),
795 FIELD(GUEST_GS_LIMIT, guest_gs_limit),
796 FIELD(GUEST_LDTR_LIMIT, guest_ldtr_limit),
797 FIELD(GUEST_TR_LIMIT, guest_tr_limit),
798 FIELD(GUEST_GDTR_LIMIT, guest_gdtr_limit),
799 FIELD(GUEST_IDTR_LIMIT, guest_idtr_limit),
800 FIELD(GUEST_ES_AR_BYTES, guest_es_ar_bytes),
801 FIELD(GUEST_CS_AR_BYTES, guest_cs_ar_bytes),
802 FIELD(GUEST_SS_AR_BYTES, guest_ss_ar_bytes),
803 FIELD(GUEST_DS_AR_BYTES, guest_ds_ar_bytes),
804 FIELD(GUEST_FS_AR_BYTES, guest_fs_ar_bytes),
805 FIELD(GUEST_GS_AR_BYTES, guest_gs_ar_bytes),
806 FIELD(GUEST_LDTR_AR_BYTES, guest_ldtr_ar_bytes),
807 FIELD(GUEST_TR_AR_BYTES, guest_tr_ar_bytes),
808 FIELD(GUEST_INTERRUPTIBILITY_INFO, guest_interruptibility_info),
809 FIELD(GUEST_ACTIVITY_STATE, guest_activity_state),
810 FIELD(GUEST_SYSENTER_CS, guest_sysenter_cs),
811 FIELD(HOST_IA32_SYSENTER_CS, host_ia32_sysenter_cs),
Jan Kiszka0238ea92013-03-13 11:31:24 +0100812 FIELD(VMX_PREEMPTION_TIMER_VALUE, vmx_preemption_timer_value),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300813 FIELD(CR0_GUEST_HOST_MASK, cr0_guest_host_mask),
814 FIELD(CR4_GUEST_HOST_MASK, cr4_guest_host_mask),
815 FIELD(CR0_READ_SHADOW, cr0_read_shadow),
816 FIELD(CR4_READ_SHADOW, cr4_read_shadow),
817 FIELD(CR3_TARGET_VALUE0, cr3_target_value0),
818 FIELD(CR3_TARGET_VALUE1, cr3_target_value1),
819 FIELD(CR3_TARGET_VALUE2, cr3_target_value2),
820 FIELD(CR3_TARGET_VALUE3, cr3_target_value3),
821 FIELD(EXIT_QUALIFICATION, exit_qualification),
822 FIELD(GUEST_LINEAR_ADDRESS, guest_linear_address),
823 FIELD(GUEST_CR0, guest_cr0),
824 FIELD(GUEST_CR3, guest_cr3),
825 FIELD(GUEST_CR4, guest_cr4),
826 FIELD(GUEST_ES_BASE, guest_es_base),
827 FIELD(GUEST_CS_BASE, guest_cs_base),
828 FIELD(GUEST_SS_BASE, guest_ss_base),
829 FIELD(GUEST_DS_BASE, guest_ds_base),
830 FIELD(GUEST_FS_BASE, guest_fs_base),
831 FIELD(GUEST_GS_BASE, guest_gs_base),
832 FIELD(GUEST_LDTR_BASE, guest_ldtr_base),
833 FIELD(GUEST_TR_BASE, guest_tr_base),
834 FIELD(GUEST_GDTR_BASE, guest_gdtr_base),
835 FIELD(GUEST_IDTR_BASE, guest_idtr_base),
836 FIELD(GUEST_DR7, guest_dr7),
837 FIELD(GUEST_RSP, guest_rsp),
838 FIELD(GUEST_RIP, guest_rip),
839 FIELD(GUEST_RFLAGS, guest_rflags),
840 FIELD(GUEST_PENDING_DBG_EXCEPTIONS, guest_pending_dbg_exceptions),
841 FIELD(GUEST_SYSENTER_ESP, guest_sysenter_esp),
842 FIELD(GUEST_SYSENTER_EIP, guest_sysenter_eip),
843 FIELD(HOST_CR0, host_cr0),
844 FIELD(HOST_CR3, host_cr3),
845 FIELD(HOST_CR4, host_cr4),
846 FIELD(HOST_FS_BASE, host_fs_base),
847 FIELD(HOST_GS_BASE, host_gs_base),
848 FIELD(HOST_TR_BASE, host_tr_base),
849 FIELD(HOST_GDTR_BASE, host_gdtr_base),
850 FIELD(HOST_IDTR_BASE, host_idtr_base),
851 FIELD(HOST_IA32_SYSENTER_ESP, host_ia32_sysenter_esp),
852 FIELD(HOST_IA32_SYSENTER_EIP, host_ia32_sysenter_eip),
853 FIELD(HOST_RSP, host_rsp),
854 FIELD(HOST_RIP, host_rip),
855};
Nadav Har'El22bd0352011-05-25 23:05:57 +0300856
857static inline short vmcs_field_to_offset(unsigned long field)
858{
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +0100859 BUILD_BUG_ON(ARRAY_SIZE(vmcs_field_to_offset_table) > SHRT_MAX);
860
Andrew Honig012df712018-01-10 10:12:03 -0800861 if (field >= ARRAY_SIZE(vmcs_field_to_offset_table))
862 return -ENOENT;
863
864 /*
865 * FIXME: Mitigation for CVE-2017-5753. To be replaced with a
866 * generic mechanism.
867 */
868 asm("lfence");
869
870 if (vmcs_field_to_offset_table[field] == 0)
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +0100871 return -ENOENT;
872
Nadav Har'El22bd0352011-05-25 23:05:57 +0300873 return vmcs_field_to_offset_table[field];
874}
875
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300876static inline struct vmcs12 *get_vmcs12(struct kvm_vcpu *vcpu)
877{
David Matlack4f2777b2016-07-13 17:16:37 -0700878 return to_vmx(vcpu)->nested.cached_vmcs12;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300879}
880
881static struct page *nested_get_page(struct kvm_vcpu *vcpu, gpa_t addr)
882{
Paolo Bonzini54bf36a2015-04-08 15:39:23 +0200883 struct page *page = kvm_vcpu_gfn_to_page(vcpu, addr >> PAGE_SHIFT);
Xiao Guangrong32cad842012-08-03 15:42:52 +0800884 if (is_error_page(page))
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300885 return NULL;
Xiao Guangrong32cad842012-08-03 15:42:52 +0800886
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300887 return page;
888}
889
890static void nested_release_page(struct page *page)
891{
892 kvm_release_page_dirty(page);
893}
894
895static void nested_release_page_clean(struct page *page)
896{
897 kvm_release_page_clean(page);
898}
899
Nadav Har'Elbfd0a562013-08-05 11:07:17 +0300900static unsigned long nested_ept_get_cr3(struct kvm_vcpu *vcpu);
Sheng Yang4e1096d2008-07-06 19:16:51 +0800901static u64 construct_eptp(unsigned long root_hpa);
Dongxiao Xu4610c9c2010-05-11 18:29:48 +0800902static void kvm_cpu_vmxon(u64 addr);
903static void kvm_cpu_vmxoff(void);
Wanpeng Lif53cd632014-12-02 19:14:58 +0800904static bool vmx_xsaves_supported(void);
Gleb Natapov776e58e2011-03-13 12:34:27 +0200905static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr);
Orit Wassermanb246dd52012-05-31 14:49:22 +0300906static void vmx_set_segment(struct kvm_vcpu *vcpu,
907 struct kvm_segment *var, int seg);
908static void vmx_get_segment(struct kvm_vcpu *vcpu,
909 struct kvm_segment *var, int seg);
Gleb Natapovd99e4152012-12-20 16:57:45 +0200910static bool guest_state_valid(struct kvm_vcpu *vcpu);
911static u32 vmx_segment_access_rights(struct kvm_segment *var);
Abel Gordonc3114422013-04-18 14:38:55 +0300912static void copy_vmcs12_to_shadow(struct vcpu_vmx *vmx);
Abel Gordon16f5b902013-04-18 14:38:25 +0300913static void copy_shadow_to_vmcs12(struct vcpu_vmx *vmx);
Tang Chena255d472014-09-16 18:41:58 +0800914static int alloc_identity_pagetable(struct kvm *kvm);
Avi Kivity75880a02007-06-20 11:20:04 +0300915
Avi Kivity6aa8b732006-12-10 02:21:36 -0800916static DEFINE_PER_CPU(struct vmcs *, vmxarea);
917static DEFINE_PER_CPU(struct vmcs *, current_vmcs);
Nadav Har'Eld462b812011-05-24 15:26:10 +0300918/*
919 * We maintain a per-CPU linked-list of VMCS loaded on that CPU. This is needed
920 * when a CPU is brought down, and we need to VMCLEAR all VMCSs loaded on it.
921 */
922static DEFINE_PER_CPU(struct list_head, loaded_vmcss_on_cpu);
Avi Kivity3444d7d2010-07-26 18:32:38 +0300923static DEFINE_PER_CPU(struct desc_ptr, host_gdt);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800924
Feng Wubf9f6ac2015-09-18 22:29:55 +0800925/*
926 * We maintian a per-CPU linked-list of vCPU, so in wakeup_handler() we
927 * can find which vCPU should be waken up.
928 */
929static DEFINE_PER_CPU(struct list_head, blocked_vcpu_on_cpu);
930static DEFINE_PER_CPU(spinlock_t, blocked_vcpu_on_cpu_lock);
931
Avi Kivity3e7c73e2009-02-24 21:46:19 +0200932static unsigned long *vmx_io_bitmap_a;
933static unsigned long *vmx_io_bitmap_b;
Avi Kivity58972972009-02-24 22:26:47 +0200934static unsigned long *vmx_msr_bitmap_legacy;
935static unsigned long *vmx_msr_bitmap_longmode;
Yang Zhang8d146952013-01-25 10:18:50 +0800936static unsigned long *vmx_msr_bitmap_legacy_x2apic;
937static unsigned long *vmx_msr_bitmap_longmode_x2apic;
Wanpeng Lif6e90f92016-09-22 07:43:25 +0800938static unsigned long *vmx_msr_bitmap_legacy_x2apic_apicv_inactive;
939static unsigned long *vmx_msr_bitmap_longmode_x2apic_apicv_inactive;
Abel Gordon4607c2d2013-04-18 14:35:55 +0300940static unsigned long *vmx_vmread_bitmap;
941static unsigned long *vmx_vmwrite_bitmap;
He, Qingfdef3ad2007-04-30 09:45:24 +0300942
Avi Kivity110312c2010-12-21 12:54:20 +0200943static bool cpu_has_load_ia32_efer;
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200944static bool cpu_has_load_perf_global_ctrl;
Avi Kivity110312c2010-12-21 12:54:20 +0200945
Sheng Yang2384d2b2008-01-17 15:14:33 +0800946static DECLARE_BITMAP(vmx_vpid_bitmap, VMX_NR_VPIDS);
947static DEFINE_SPINLOCK(vmx_vpid_lock);
948
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +0300949static struct vmcs_config {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800950 int size;
951 int order;
Jan Dakinevich9ac7e3e2016-09-04 21:23:15 +0300952 u32 basic_cap;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800953 u32 revision_id;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +0300954 u32 pin_based_exec_ctrl;
955 u32 cpu_based_exec_ctrl;
Sheng Yangf78e0e22007-10-29 09:40:42 +0800956 u32 cpu_based_2nd_exec_ctrl;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +0300957 u32 vmexit_ctrl;
958 u32 vmentry_ctrl;
959} vmcs_config;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800960
Hannes Ederefff9e52008-11-28 17:02:06 +0100961static struct vmx_capability {
Sheng Yangd56f5462008-04-25 10:13:16 +0800962 u32 ept;
963 u32 vpid;
964} vmx_capability;
965
Avi Kivity6aa8b732006-12-10 02:21:36 -0800966#define VMX_SEGMENT_FIELD(seg) \
967 [VCPU_SREG_##seg] = { \
968 .selector = GUEST_##seg##_SELECTOR, \
969 .base = GUEST_##seg##_BASE, \
970 .limit = GUEST_##seg##_LIMIT, \
971 .ar_bytes = GUEST_##seg##_AR_BYTES, \
972 }
973
Mathias Krause772e0312012-08-30 01:30:19 +0200974static const struct kvm_vmx_segment_field {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800975 unsigned selector;
976 unsigned base;
977 unsigned limit;
978 unsigned ar_bytes;
979} kvm_vmx_segment_fields[] = {
980 VMX_SEGMENT_FIELD(CS),
981 VMX_SEGMENT_FIELD(DS),
982 VMX_SEGMENT_FIELD(ES),
983 VMX_SEGMENT_FIELD(FS),
984 VMX_SEGMENT_FIELD(GS),
985 VMX_SEGMENT_FIELD(SS),
986 VMX_SEGMENT_FIELD(TR),
987 VMX_SEGMENT_FIELD(LDTR),
988};
989
Avi Kivity26bb0982009-09-07 11:14:12 +0300990static u64 host_efer;
991
Avi Kivity6de4f3a2009-05-31 22:58:47 +0300992static void ept_save_pdptrs(struct kvm_vcpu *vcpu);
993
Avi Kivity4d56c8a2007-04-19 14:28:44 +0300994/*
Brian Gerst8c065852010-07-17 09:03:26 -0400995 * Keep MSR_STAR at the end, as setup_msrs() will try to optimize it
Avi Kivity4d56c8a2007-04-19 14:28:44 +0300996 * away by decrementing the array size.
997 */
Avi Kivity6aa8b732006-12-10 02:21:36 -0800998static const u32 vmx_msr_index[] = {
Avi Kivity05b3e0c2006-12-13 00:33:45 -0800999#ifdef CONFIG_X86_64
Avi Kivity44ea2b12009-09-06 15:55:37 +03001000 MSR_SYSCALL_MASK, MSR_LSTAR, MSR_CSTAR,
Avi Kivity6aa8b732006-12-10 02:21:36 -08001001#endif
Brian Gerst8c065852010-07-17 09:03:26 -04001002 MSR_EFER, MSR_TSC_AUX, MSR_STAR,
Avi Kivity6aa8b732006-12-10 02:21:36 -08001003};
Avi Kivity6aa8b732006-12-10 02:21:36 -08001004
Jan Kiszka5bb16012016-02-09 20:14:21 +01001005static inline bool is_exception_n(u32 intr_info, u8 vector)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001006{
1007 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
1008 INTR_INFO_VALID_MASK)) ==
Jan Kiszka5bb16012016-02-09 20:14:21 +01001009 (INTR_TYPE_HARD_EXCEPTION | vector | INTR_INFO_VALID_MASK);
1010}
1011
Jan Kiszka6f054852016-02-09 20:15:18 +01001012static inline bool is_debug(u32 intr_info)
1013{
1014 return is_exception_n(intr_info, DB_VECTOR);
1015}
1016
1017static inline bool is_breakpoint(u32 intr_info)
1018{
1019 return is_exception_n(intr_info, BP_VECTOR);
1020}
1021
Jan Kiszka5bb16012016-02-09 20:14:21 +01001022static inline bool is_page_fault(u32 intr_info)
1023{
1024 return is_exception_n(intr_info, PF_VECTOR);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001025}
1026
Gui Jianfeng31299942010-03-15 17:29:09 +08001027static inline bool is_no_device(u32 intr_info)
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001028{
Jan Kiszka5bb16012016-02-09 20:14:21 +01001029 return is_exception_n(intr_info, NM_VECTOR);
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001030}
1031
Gui Jianfeng31299942010-03-15 17:29:09 +08001032static inline bool is_invalid_opcode(u32 intr_info)
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05001033{
Jan Kiszka5bb16012016-02-09 20:14:21 +01001034 return is_exception_n(intr_info, UD_VECTOR);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05001035}
1036
Gui Jianfeng31299942010-03-15 17:29:09 +08001037static inline bool is_external_interrupt(u32 intr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001038{
1039 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
1040 == (INTR_TYPE_EXT_INTR | INTR_INFO_VALID_MASK);
1041}
1042
Gui Jianfeng31299942010-03-15 17:29:09 +08001043static inline bool is_machine_check(u32 intr_info)
Andi Kleena0861c02009-06-08 17:37:09 +08001044{
1045 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
1046 INTR_INFO_VALID_MASK)) ==
1047 (INTR_TYPE_HARD_EXCEPTION | MC_VECTOR | INTR_INFO_VALID_MASK);
1048}
1049
Gui Jianfeng31299942010-03-15 17:29:09 +08001050static inline bool cpu_has_vmx_msr_bitmap(void)
Sheng Yang25c5f222008-03-28 13:18:56 +08001051{
Sheng Yang04547152009-04-01 15:52:31 +08001052 return vmcs_config.cpu_based_exec_ctrl & CPU_BASED_USE_MSR_BITMAPS;
Sheng Yang25c5f222008-03-28 13:18:56 +08001053}
1054
Gui Jianfeng31299942010-03-15 17:29:09 +08001055static inline bool cpu_has_vmx_tpr_shadow(void)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001056{
Sheng Yang04547152009-04-01 15:52:31 +08001057 return vmcs_config.cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW;
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001058}
1059
Paolo Bonzini35754c92015-07-29 12:05:37 +02001060static inline bool cpu_need_tpr_shadow(struct kvm_vcpu *vcpu)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001061{
Paolo Bonzini35754c92015-07-29 12:05:37 +02001062 return cpu_has_vmx_tpr_shadow() && lapic_in_kernel(vcpu);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001063}
1064
Gui Jianfeng31299942010-03-15 17:29:09 +08001065static inline bool cpu_has_secondary_exec_ctrls(void)
Sheng Yangf78e0e22007-10-29 09:40:42 +08001066{
Sheng Yang04547152009-04-01 15:52:31 +08001067 return vmcs_config.cpu_based_exec_ctrl &
1068 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Sheng Yangf78e0e22007-10-29 09:40:42 +08001069}
1070
Avi Kivity774ead32007-12-26 13:57:04 +02001071static inline bool cpu_has_vmx_virtualize_apic_accesses(void)
Sheng Yangf78e0e22007-10-29 09:40:42 +08001072{
Sheng Yang04547152009-04-01 15:52:31 +08001073 return vmcs_config.cpu_based_2nd_exec_ctrl &
1074 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
1075}
1076
Yang Zhang8d146952013-01-25 10:18:50 +08001077static inline bool cpu_has_vmx_virtualize_x2apic_mode(void)
1078{
1079 return vmcs_config.cpu_based_2nd_exec_ctrl &
1080 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
1081}
1082
Yang Zhang83d4c282013-01-25 10:18:49 +08001083static inline bool cpu_has_vmx_apic_register_virt(void)
1084{
1085 return vmcs_config.cpu_based_2nd_exec_ctrl &
1086 SECONDARY_EXEC_APIC_REGISTER_VIRT;
1087}
1088
Yang Zhangc7c9c562013-01-25 10:18:51 +08001089static inline bool cpu_has_vmx_virtual_intr_delivery(void)
1090{
1091 return vmcs_config.cpu_based_2nd_exec_ctrl &
1092 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY;
1093}
1094
Yunhong Jiang64672c92016-06-13 14:19:59 -07001095/*
1096 * Comment's format: document - errata name - stepping - processor name.
1097 * Refer from
1098 * https://www.virtualbox.org/svn/vbox/trunk/src/VBox/VMM/VMMR0/HMR0.cpp
1099 */
1100static u32 vmx_preemption_cpu_tfms[] = {
1101/* 323344.pdf - BA86 - D0 - Xeon 7500 Series */
11020x000206E6,
1103/* 323056.pdf - AAX65 - C2 - Xeon L3406 */
1104/* 322814.pdf - AAT59 - C2 - i7-600, i5-500, i5-400 and i3-300 Mobile */
1105/* 322911.pdf - AAU65 - C2 - i5-600, i3-500 Desktop and Pentium G6950 */
11060x00020652,
1107/* 322911.pdf - AAU65 - K0 - i5-600, i3-500 Desktop and Pentium G6950 */
11080x00020655,
1109/* 322373.pdf - AAO95 - B1 - Xeon 3400 Series */
1110/* 322166.pdf - AAN92 - B1 - i7-800 and i5-700 Desktop */
1111/*
1112 * 320767.pdf - AAP86 - B1 -
1113 * i7-900 Mobile Extreme, i7-800 and i7-700 Mobile
1114 */
11150x000106E5,
1116/* 321333.pdf - AAM126 - C0 - Xeon 3500 */
11170x000106A0,
1118/* 321333.pdf - AAM126 - C1 - Xeon 3500 */
11190x000106A1,
1120/* 320836.pdf - AAJ124 - C0 - i7-900 Desktop Extreme and i7-900 Desktop */
11210x000106A4,
1122 /* 321333.pdf - AAM126 - D0 - Xeon 3500 */
1123 /* 321324.pdf - AAK139 - D0 - Xeon 5500 */
1124 /* 320836.pdf - AAJ124 - D0 - i7-900 Extreme and i7-900 Desktop */
11250x000106A5,
1126};
1127
1128static inline bool cpu_has_broken_vmx_preemption_timer(void)
1129{
1130 u32 eax = cpuid_eax(0x00000001), i;
1131
1132 /* Clear the reserved bits */
1133 eax &= ~(0x3U << 14 | 0xfU << 28);
Wei Yongjun03f6a222016-07-04 15:13:07 +00001134 for (i = 0; i < ARRAY_SIZE(vmx_preemption_cpu_tfms); i++)
Yunhong Jiang64672c92016-06-13 14:19:59 -07001135 if (eax == vmx_preemption_cpu_tfms[i])
1136 return true;
1137
1138 return false;
1139}
1140
1141static inline bool cpu_has_vmx_preemption_timer(void)
1142{
Yunhong Jiang64672c92016-06-13 14:19:59 -07001143 return vmcs_config.pin_based_exec_ctrl &
1144 PIN_BASED_VMX_PREEMPTION_TIMER;
1145}
1146
Yang Zhang01e439b2013-04-11 19:25:12 +08001147static inline bool cpu_has_vmx_posted_intr(void)
1148{
Paolo Bonzinid6a858d2015-09-28 11:58:14 +02001149 return IS_ENABLED(CONFIG_X86_LOCAL_APIC) &&
1150 vmcs_config.pin_based_exec_ctrl & PIN_BASED_POSTED_INTR;
Yang Zhang01e439b2013-04-11 19:25:12 +08001151}
1152
1153static inline bool cpu_has_vmx_apicv(void)
1154{
1155 return cpu_has_vmx_apic_register_virt() &&
1156 cpu_has_vmx_virtual_intr_delivery() &&
1157 cpu_has_vmx_posted_intr();
1158}
1159
Sheng Yang04547152009-04-01 15:52:31 +08001160static inline bool cpu_has_vmx_flexpriority(void)
1161{
1162 return cpu_has_vmx_tpr_shadow() &&
1163 cpu_has_vmx_virtualize_apic_accesses();
Sheng Yangf78e0e22007-10-29 09:40:42 +08001164}
1165
Marcelo Tosattie7997942009-06-11 12:07:40 -03001166static inline bool cpu_has_vmx_ept_execute_only(void)
1167{
Gui Jianfeng31299942010-03-15 17:29:09 +08001168 return vmx_capability.ept & VMX_EPT_EXECUTE_ONLY_BIT;
Marcelo Tosattie7997942009-06-11 12:07:40 -03001169}
1170
Marcelo Tosattie7997942009-06-11 12:07:40 -03001171static inline bool cpu_has_vmx_ept_2m_page(void)
1172{
Gui Jianfeng31299942010-03-15 17:29:09 +08001173 return vmx_capability.ept & VMX_EPT_2MB_PAGE_BIT;
Marcelo Tosattie7997942009-06-11 12:07:40 -03001174}
1175
Sheng Yang878403b2010-01-05 19:02:29 +08001176static inline bool cpu_has_vmx_ept_1g_page(void)
1177{
Gui Jianfeng31299942010-03-15 17:29:09 +08001178 return vmx_capability.ept & VMX_EPT_1GB_PAGE_BIT;
Sheng Yang878403b2010-01-05 19:02:29 +08001179}
1180
Sheng Yang4bc9b982010-06-02 14:05:24 +08001181static inline bool cpu_has_vmx_ept_4levels(void)
1182{
1183 return vmx_capability.ept & VMX_EPT_PAGE_WALK_4_BIT;
1184}
1185
Xudong Hao83c3a332012-05-28 19:33:35 +08001186static inline bool cpu_has_vmx_ept_ad_bits(void)
1187{
1188 return vmx_capability.ept & VMX_EPT_AD_BIT;
1189}
1190
Gui Jianfeng31299942010-03-15 17:29:09 +08001191static inline bool cpu_has_vmx_invept_context(void)
Sheng Yangd56f5462008-04-25 10:13:16 +08001192{
Gui Jianfeng31299942010-03-15 17:29:09 +08001193 return vmx_capability.ept & VMX_EPT_EXTENT_CONTEXT_BIT;
Sheng Yangd56f5462008-04-25 10:13:16 +08001194}
1195
Gui Jianfeng31299942010-03-15 17:29:09 +08001196static inline bool cpu_has_vmx_invept_global(void)
Sheng Yangd56f5462008-04-25 10:13:16 +08001197{
Gui Jianfeng31299942010-03-15 17:29:09 +08001198 return vmx_capability.ept & VMX_EPT_EXTENT_GLOBAL_BIT;
Sheng Yangd56f5462008-04-25 10:13:16 +08001199}
1200
Gui Jianfeng518c8ae2010-06-04 08:51:39 +08001201static inline bool cpu_has_vmx_invvpid_single(void)
1202{
1203 return vmx_capability.vpid & VMX_VPID_EXTENT_SINGLE_CONTEXT_BIT;
1204}
1205
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001206static inline bool cpu_has_vmx_invvpid_global(void)
1207{
1208 return vmx_capability.vpid & VMX_VPID_EXTENT_GLOBAL_CONTEXT_BIT;
1209}
1210
Wanpeng Li2df19692017-03-23 05:30:08 -07001211static inline bool cpu_has_vmx_invvpid(void)
1212{
1213 return vmx_capability.vpid & VMX_VPID_INVVPID_BIT;
1214}
1215
Gui Jianfeng31299942010-03-15 17:29:09 +08001216static inline bool cpu_has_vmx_ept(void)
Sheng Yangd56f5462008-04-25 10:13:16 +08001217{
Sheng Yang04547152009-04-01 15:52:31 +08001218 return vmcs_config.cpu_based_2nd_exec_ctrl &
1219 SECONDARY_EXEC_ENABLE_EPT;
Sheng Yangd56f5462008-04-25 10:13:16 +08001220}
1221
Gui Jianfeng31299942010-03-15 17:29:09 +08001222static inline bool cpu_has_vmx_unrestricted_guest(void)
Nitin A Kamble3a624e22009-06-08 11:34:16 -07001223{
1224 return vmcs_config.cpu_based_2nd_exec_ctrl &
1225 SECONDARY_EXEC_UNRESTRICTED_GUEST;
1226}
1227
Gui Jianfeng31299942010-03-15 17:29:09 +08001228static inline bool cpu_has_vmx_ple(void)
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08001229{
1230 return vmcs_config.cpu_based_2nd_exec_ctrl &
1231 SECONDARY_EXEC_PAUSE_LOOP_EXITING;
1232}
1233
Jan Dakinevich9ac7e3e2016-09-04 21:23:15 +03001234static inline bool cpu_has_vmx_basic_inout(void)
1235{
1236 return (((u64)vmcs_config.basic_cap << 32) & VMX_BASIC_INOUT);
1237}
1238
Paolo Bonzini35754c92015-07-29 12:05:37 +02001239static inline bool cpu_need_virtualize_apic_accesses(struct kvm_vcpu *vcpu)
Sheng Yangf78e0e22007-10-29 09:40:42 +08001240{
Paolo Bonzini35754c92015-07-29 12:05:37 +02001241 return flexpriority_enabled && lapic_in_kernel(vcpu);
Sheng Yangf78e0e22007-10-29 09:40:42 +08001242}
1243
Gui Jianfeng31299942010-03-15 17:29:09 +08001244static inline bool cpu_has_vmx_vpid(void)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001245{
Sheng Yang04547152009-04-01 15:52:31 +08001246 return vmcs_config.cpu_based_2nd_exec_ctrl &
1247 SECONDARY_EXEC_ENABLE_VPID;
Sheng Yang2384d2b2008-01-17 15:14:33 +08001248}
1249
Gui Jianfeng31299942010-03-15 17:29:09 +08001250static inline bool cpu_has_vmx_rdtscp(void)
Sheng Yang4e47c7a2009-12-18 16:48:47 +08001251{
1252 return vmcs_config.cpu_based_2nd_exec_ctrl &
1253 SECONDARY_EXEC_RDTSCP;
1254}
1255
Mao, Junjiead756a12012-07-02 01:18:48 +00001256static inline bool cpu_has_vmx_invpcid(void)
1257{
1258 return vmcs_config.cpu_based_2nd_exec_ctrl &
1259 SECONDARY_EXEC_ENABLE_INVPCID;
1260}
1261
Gui Jianfeng31299942010-03-15 17:29:09 +08001262static inline bool cpu_has_virtual_nmis(void)
Sheng Yangf08864b2008-05-15 18:23:25 +08001263{
1264 return vmcs_config.pin_based_exec_ctrl & PIN_BASED_VIRTUAL_NMIS;
1265}
1266
Sheng Yangf5f48ee2010-06-30 12:25:15 +08001267static inline bool cpu_has_vmx_wbinvd_exit(void)
1268{
1269 return vmcs_config.cpu_based_2nd_exec_ctrl &
1270 SECONDARY_EXEC_WBINVD_EXITING;
1271}
1272
Abel Gordonabc4fc52013-04-18 14:35:25 +03001273static inline bool cpu_has_vmx_shadow_vmcs(void)
1274{
1275 u64 vmx_msr;
1276 rdmsrl(MSR_IA32_VMX_MISC, vmx_msr);
1277 /* check if the cpu supports writing r/o exit information fields */
1278 if (!(vmx_msr & MSR_IA32_VMX_MISC_VMWRITE_SHADOW_RO_FIELDS))
1279 return false;
1280
1281 return vmcs_config.cpu_based_2nd_exec_ctrl &
1282 SECONDARY_EXEC_SHADOW_VMCS;
1283}
1284
Kai Huang843e4332015-01-28 10:54:28 +08001285static inline bool cpu_has_vmx_pml(void)
1286{
1287 return vmcs_config.cpu_based_2nd_exec_ctrl & SECONDARY_EXEC_ENABLE_PML;
1288}
1289
Haozhong Zhang64903d62015-10-20 15:39:09 +08001290static inline bool cpu_has_vmx_tsc_scaling(void)
1291{
1292 return vmcs_config.cpu_based_2nd_exec_ctrl &
1293 SECONDARY_EXEC_TSC_SCALING;
1294}
1295
Sheng Yang04547152009-04-01 15:52:31 +08001296static inline bool report_flexpriority(void)
1297{
1298 return flexpriority_enabled;
1299}
1300
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03001301static inline bool nested_cpu_has(struct vmcs12 *vmcs12, u32 bit)
1302{
1303 return vmcs12->cpu_based_vm_exec_control & bit;
1304}
1305
1306static inline bool nested_cpu_has2(struct vmcs12 *vmcs12, u32 bit)
1307{
1308 return (vmcs12->cpu_based_vm_exec_control &
1309 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) &&
1310 (vmcs12->secondary_vm_exec_control & bit);
1311}
1312
Nadav Har'Elf5c43682013-08-05 11:07:20 +03001313static inline bool nested_cpu_has_virtual_nmis(struct vmcs12 *vmcs12)
Nadav Har'El644d7112011-05-25 23:12:35 +03001314{
1315 return vmcs12->pin_based_vm_exec_control & PIN_BASED_VIRTUAL_NMIS;
1316}
1317
Jan Kiszkaf4124502014-03-07 20:03:13 +01001318static inline bool nested_cpu_has_preemption_timer(struct vmcs12 *vmcs12)
1319{
1320 return vmcs12->pin_based_vm_exec_control &
1321 PIN_BASED_VMX_PREEMPTION_TIMER;
1322}
1323
Nadav Har'El155a97a2013-08-05 11:07:16 +03001324static inline int nested_cpu_has_ept(struct vmcs12 *vmcs12)
1325{
1326 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_ENABLE_EPT);
1327}
1328
Wanpeng Li81dc01f2014-12-04 19:11:07 +08001329static inline bool nested_cpu_has_xsaves(struct vmcs12 *vmcs12)
1330{
1331 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_XSAVES) &&
1332 vmx_xsaves_supported();
1333}
1334
Wincy Vanf2b93282015-02-03 23:56:03 +08001335static inline bool nested_cpu_has_virt_x2apic_mode(struct vmcs12 *vmcs12)
1336{
1337 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE);
1338}
1339
Wanpeng Li5c614b32015-10-13 09:18:36 -07001340static inline bool nested_cpu_has_vpid(struct vmcs12 *vmcs12)
1341{
1342 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_ENABLE_VPID);
1343}
1344
Wincy Van82f0dd42015-02-03 23:57:18 +08001345static inline bool nested_cpu_has_apic_reg_virt(struct vmcs12 *vmcs12)
1346{
1347 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_APIC_REGISTER_VIRT);
1348}
1349
Wincy Van608406e2015-02-03 23:57:51 +08001350static inline bool nested_cpu_has_vid(struct vmcs12 *vmcs12)
1351{
1352 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
1353}
1354
Wincy Van705699a2015-02-03 23:58:17 +08001355static inline bool nested_cpu_has_posted_intr(struct vmcs12 *vmcs12)
1356{
1357 return vmcs12->pin_based_vm_exec_control & PIN_BASED_POSTED_INTR;
1358}
1359
Jim Mattson3f618a02016-12-12 11:01:37 -08001360static inline bool is_nmi(u32 intr_info)
Nadav Har'El644d7112011-05-25 23:12:35 +03001361{
1362 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
Jim Mattson3f618a02016-12-12 11:01:37 -08001363 == (INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK);
Nadav Har'El644d7112011-05-25 23:12:35 +03001364}
1365
Jan Kiszka533558b2014-01-04 18:47:20 +01001366static void nested_vmx_vmexit(struct kvm_vcpu *vcpu, u32 exit_reason,
1367 u32 exit_intr_info,
1368 unsigned long exit_qualification);
Nadav Har'El7c177932011-05-25 23:12:04 +03001369static void nested_vmx_entry_failure(struct kvm_vcpu *vcpu,
1370 struct vmcs12 *vmcs12,
1371 u32 reason, unsigned long qualification);
1372
Rusty Russell8b9cf982007-07-30 16:31:43 +10001373static int __find_msr_index(struct vcpu_vmx *vmx, u32 msr)
Avi Kivity7725f0b2006-12-13 00:34:01 -08001374{
1375 int i;
1376
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001377 for (i = 0; i < vmx->nmsrs; ++i)
Avi Kivity26bb0982009-09-07 11:14:12 +03001378 if (vmx_msr_index[vmx->guest_msrs[i].index] == msr)
Eddie Donga75beee2007-05-17 18:55:15 +03001379 return i;
1380 return -1;
1381}
1382
Sheng Yang2384d2b2008-01-17 15:14:33 +08001383static inline void __invvpid(int ext, u16 vpid, gva_t gva)
1384{
1385 struct {
1386 u64 vpid : 16;
1387 u64 rsvd : 48;
1388 u64 gva;
1389 } operand = { vpid, 0, gva };
1390
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001391 asm volatile (__ex(ASM_VMX_INVVPID)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001392 /* CF==1 or ZF==1 --> rc = -1 */
1393 "; ja 1f ; ud2 ; 1:"
1394 : : "a"(&operand), "c"(ext) : "cc", "memory");
1395}
1396
Sheng Yang14394422008-04-28 12:24:45 +08001397static inline void __invept(int ext, u64 eptp, gpa_t gpa)
1398{
1399 struct {
1400 u64 eptp, gpa;
1401 } operand = {eptp, gpa};
1402
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001403 asm volatile (__ex(ASM_VMX_INVEPT)
Sheng Yang14394422008-04-28 12:24:45 +08001404 /* CF==1 or ZF==1 --> rc = -1 */
1405 "; ja 1f ; ud2 ; 1:\n"
1406 : : "a" (&operand), "c" (ext) : "cc", "memory");
1407}
1408
Avi Kivity26bb0982009-09-07 11:14:12 +03001409static struct shared_msr_entry *find_msr_entry(struct vcpu_vmx *vmx, u32 msr)
Eddie Donga75beee2007-05-17 18:55:15 +03001410{
1411 int i;
1412
Rusty Russell8b9cf982007-07-30 16:31:43 +10001413 i = __find_msr_index(vmx, msr);
Eddie Donga75beee2007-05-17 18:55:15 +03001414 if (i >= 0)
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001415 return &vmx->guest_msrs[i];
Al Viro8b6d44c2007-02-09 16:38:40 +00001416 return NULL;
Avi Kivity7725f0b2006-12-13 00:34:01 -08001417}
1418
Avi Kivity6aa8b732006-12-10 02:21:36 -08001419static void vmcs_clear(struct vmcs *vmcs)
1420{
1421 u64 phys_addr = __pa(vmcs);
1422 u8 error;
1423
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001424 asm volatile (__ex(ASM_VMX_VMCLEAR_RAX) "; setna %0"
Avi Kivity16d8f722010-12-21 16:51:50 +02001425 : "=qm"(error) : "a"(&phys_addr), "m"(phys_addr)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001426 : "cc", "memory");
1427 if (error)
1428 printk(KERN_ERR "kvm: vmclear fail: %p/%llx\n",
1429 vmcs, phys_addr);
1430}
1431
Nadav Har'Eld462b812011-05-24 15:26:10 +03001432static inline void loaded_vmcs_init(struct loaded_vmcs *loaded_vmcs)
1433{
1434 vmcs_clear(loaded_vmcs->vmcs);
Jim Mattson355f4fb2016-10-28 08:29:39 -07001435 if (loaded_vmcs->shadow_vmcs && loaded_vmcs->launched)
1436 vmcs_clear(loaded_vmcs->shadow_vmcs);
Nadav Har'Eld462b812011-05-24 15:26:10 +03001437 loaded_vmcs->cpu = -1;
1438 loaded_vmcs->launched = 0;
1439}
1440
Dongxiao Xu7725b892010-05-11 18:29:38 +08001441static void vmcs_load(struct vmcs *vmcs)
1442{
1443 u64 phys_addr = __pa(vmcs);
1444 u8 error;
1445
1446 asm volatile (__ex(ASM_VMX_VMPTRLD_RAX) "; setna %0"
Avi Kivity16d8f722010-12-21 16:51:50 +02001447 : "=qm"(error) : "a"(&phys_addr), "m"(phys_addr)
Dongxiao Xu7725b892010-05-11 18:29:38 +08001448 : "cc", "memory");
1449 if (error)
Nadav Har'El2844d842011-05-25 23:16:40 +03001450 printk(KERN_ERR "kvm: vmptrld %p/%llx failed\n",
Dongxiao Xu7725b892010-05-11 18:29:38 +08001451 vmcs, phys_addr);
1452}
1453
Dave Young2965faa2015-09-09 15:38:55 -07001454#ifdef CONFIG_KEXEC_CORE
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001455/*
1456 * This bitmap is used to indicate whether the vmclear
1457 * operation is enabled on all cpus. All disabled by
1458 * default.
1459 */
1460static cpumask_t crash_vmclear_enabled_bitmap = CPU_MASK_NONE;
1461
1462static inline void crash_enable_local_vmclear(int cpu)
1463{
1464 cpumask_set_cpu(cpu, &crash_vmclear_enabled_bitmap);
1465}
1466
1467static inline void crash_disable_local_vmclear(int cpu)
1468{
1469 cpumask_clear_cpu(cpu, &crash_vmclear_enabled_bitmap);
1470}
1471
1472static inline int crash_local_vmclear_enabled(int cpu)
1473{
1474 return cpumask_test_cpu(cpu, &crash_vmclear_enabled_bitmap);
1475}
1476
1477static void crash_vmclear_local_loaded_vmcss(void)
1478{
1479 int cpu = raw_smp_processor_id();
1480 struct loaded_vmcs *v;
1481
1482 if (!crash_local_vmclear_enabled(cpu))
1483 return;
1484
1485 list_for_each_entry(v, &per_cpu(loaded_vmcss_on_cpu, cpu),
1486 loaded_vmcss_on_cpu_link)
1487 vmcs_clear(v->vmcs);
1488}
1489#else
1490static inline void crash_enable_local_vmclear(int cpu) { }
1491static inline void crash_disable_local_vmclear(int cpu) { }
Dave Young2965faa2015-09-09 15:38:55 -07001492#endif /* CONFIG_KEXEC_CORE */
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001493
Nadav Har'Eld462b812011-05-24 15:26:10 +03001494static void __loaded_vmcs_clear(void *arg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001495{
Nadav Har'Eld462b812011-05-24 15:26:10 +03001496 struct loaded_vmcs *loaded_vmcs = arg;
Ingo Molnard3b2c332007-01-05 16:36:23 -08001497 int cpu = raw_smp_processor_id();
Avi Kivity6aa8b732006-12-10 02:21:36 -08001498
Nadav Har'Eld462b812011-05-24 15:26:10 +03001499 if (loaded_vmcs->cpu != cpu)
1500 return; /* vcpu migration can race with cpu offline */
1501 if (per_cpu(current_vmcs, cpu) == loaded_vmcs->vmcs)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001502 per_cpu(current_vmcs, cpu) = NULL;
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001503 crash_disable_local_vmclear(cpu);
Nadav Har'Eld462b812011-05-24 15:26:10 +03001504 list_del(&loaded_vmcs->loaded_vmcss_on_cpu_link);
Xiao Guangrong5a560f82012-11-28 20:54:14 +08001505
1506 /*
1507 * we should ensure updating loaded_vmcs->loaded_vmcss_on_cpu_link
1508 * is before setting loaded_vmcs->vcpu to -1 which is done in
1509 * loaded_vmcs_init. Otherwise, other cpu can see vcpu = -1 fist
1510 * then adds the vmcs into percpu list before it is deleted.
1511 */
1512 smp_wmb();
1513
Nadav Har'Eld462b812011-05-24 15:26:10 +03001514 loaded_vmcs_init(loaded_vmcs);
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001515 crash_enable_local_vmclear(cpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001516}
1517
Nadav Har'Eld462b812011-05-24 15:26:10 +03001518static void loaded_vmcs_clear(struct loaded_vmcs *loaded_vmcs)
Avi Kivity8d0be2b2007-02-12 00:54:46 -08001519{
Xiao Guangronge6c7d322012-11-28 20:53:15 +08001520 int cpu = loaded_vmcs->cpu;
1521
1522 if (cpu != -1)
1523 smp_call_function_single(cpu,
1524 __loaded_vmcs_clear, loaded_vmcs, 1);
Avi Kivity8d0be2b2007-02-12 00:54:46 -08001525}
1526
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001527static inline void vpid_sync_vcpu_single(int vpid)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001528{
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001529 if (vpid == 0)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001530 return;
1531
Gui Jianfeng518c8ae2010-06-04 08:51:39 +08001532 if (cpu_has_vmx_invvpid_single())
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001533 __invvpid(VMX_VPID_EXTENT_SINGLE_CONTEXT, vpid, 0);
Sheng Yang2384d2b2008-01-17 15:14:33 +08001534}
1535
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001536static inline void vpid_sync_vcpu_global(void)
1537{
1538 if (cpu_has_vmx_invvpid_global())
1539 __invvpid(VMX_VPID_EXTENT_ALL_CONTEXT, 0, 0);
1540}
1541
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001542static inline void vpid_sync_context(int vpid)
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001543{
1544 if (cpu_has_vmx_invvpid_single())
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001545 vpid_sync_vcpu_single(vpid);
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001546 else
1547 vpid_sync_vcpu_global();
1548}
1549
Sheng Yang14394422008-04-28 12:24:45 +08001550static inline void ept_sync_global(void)
1551{
1552 if (cpu_has_vmx_invept_global())
1553 __invept(VMX_EPT_EXTENT_GLOBAL, 0, 0);
1554}
1555
1556static inline void ept_sync_context(u64 eptp)
1557{
Avi Kivity089d0342009-03-23 18:26:32 +02001558 if (enable_ept) {
Sheng Yang14394422008-04-28 12:24:45 +08001559 if (cpu_has_vmx_invept_context())
1560 __invept(VMX_EPT_EXTENT_CONTEXT, eptp, 0);
1561 else
1562 ept_sync_global();
1563 }
1564}
1565
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001566static __always_inline void vmcs_check16(unsigned long field)
1567{
1568 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2000,
1569 "16-bit accessor invalid for 64-bit field");
1570 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2001,
1571 "16-bit accessor invalid for 64-bit high field");
1572 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x4000,
1573 "16-bit accessor invalid for 32-bit high field");
1574 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x6000,
1575 "16-bit accessor invalid for natural width field");
1576}
1577
1578static __always_inline void vmcs_check32(unsigned long field)
1579{
1580 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0,
1581 "32-bit accessor invalid for 16-bit field");
1582 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x6000,
1583 "32-bit accessor invalid for natural width field");
1584}
1585
1586static __always_inline void vmcs_check64(unsigned long field)
1587{
1588 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0,
1589 "64-bit accessor invalid for 16-bit field");
1590 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2001,
1591 "64-bit accessor invalid for 64-bit high field");
1592 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x4000,
1593 "64-bit accessor invalid for 32-bit field");
1594 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x6000,
1595 "64-bit accessor invalid for natural width field");
1596}
1597
1598static __always_inline void vmcs_checkl(unsigned long field)
1599{
1600 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0,
1601 "Natural width accessor invalid for 16-bit field");
1602 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2000,
1603 "Natural width accessor invalid for 64-bit field");
1604 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2001,
1605 "Natural width accessor invalid for 64-bit high field");
1606 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x4000,
1607 "Natural width accessor invalid for 32-bit field");
1608}
1609
1610static __always_inline unsigned long __vmcs_readl(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001611{
Avi Kivity5e520e62011-05-15 10:13:12 -04001612 unsigned long value;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001613
Avi Kivity5e520e62011-05-15 10:13:12 -04001614 asm volatile (__ex_clear(ASM_VMX_VMREAD_RDX_RAX, "%0")
1615 : "=a"(value) : "d"(field) : "cc");
Avi Kivity6aa8b732006-12-10 02:21:36 -08001616 return value;
1617}
1618
Avi Kivity96304212011-05-15 10:13:13 -04001619static __always_inline u16 vmcs_read16(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001620{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001621 vmcs_check16(field);
1622 return __vmcs_readl(field);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001623}
1624
Avi Kivity96304212011-05-15 10:13:13 -04001625static __always_inline u32 vmcs_read32(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001626{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001627 vmcs_check32(field);
1628 return __vmcs_readl(field);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001629}
1630
Avi Kivity96304212011-05-15 10:13:13 -04001631static __always_inline u64 vmcs_read64(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001632{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001633 vmcs_check64(field);
Avi Kivity05b3e0c2006-12-13 00:33:45 -08001634#ifdef CONFIG_X86_64
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001635 return __vmcs_readl(field);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001636#else
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001637 return __vmcs_readl(field) | ((u64)__vmcs_readl(field+1) << 32);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001638#endif
1639}
1640
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001641static __always_inline unsigned long vmcs_readl(unsigned long field)
1642{
1643 vmcs_checkl(field);
1644 return __vmcs_readl(field);
1645}
1646
Avi Kivitye52de1b2007-01-05 16:36:56 -08001647static noinline void vmwrite_error(unsigned long field, unsigned long value)
1648{
1649 printk(KERN_ERR "vmwrite error: reg %lx value %lx (err %d)\n",
1650 field, value, vmcs_read32(VM_INSTRUCTION_ERROR));
1651 dump_stack();
1652}
1653
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001654static __always_inline void __vmcs_writel(unsigned long field, unsigned long value)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001655{
1656 u8 error;
1657
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001658 asm volatile (__ex(ASM_VMX_VMWRITE_RAX_RDX) "; setna %0"
Mike Dayd77c26f2007-10-08 09:02:08 -04001659 : "=q"(error) : "a"(value), "d"(field) : "cc");
Avi Kivitye52de1b2007-01-05 16:36:56 -08001660 if (unlikely(error))
1661 vmwrite_error(field, value);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001662}
1663
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001664static __always_inline void vmcs_write16(unsigned long field, u16 value)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001665{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001666 vmcs_check16(field);
1667 __vmcs_writel(field, value);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001668}
1669
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001670static __always_inline void vmcs_write32(unsigned long field, u32 value)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001671{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001672 vmcs_check32(field);
1673 __vmcs_writel(field, value);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001674}
1675
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001676static __always_inline void vmcs_write64(unsigned long field, u64 value)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001677{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001678 vmcs_check64(field);
1679 __vmcs_writel(field, value);
Avi Kivity7682f2d2008-05-12 19:25:43 +03001680#ifndef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08001681 asm volatile ("");
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001682 __vmcs_writel(field+1, value >> 32);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001683#endif
1684}
1685
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001686static __always_inline void vmcs_writel(unsigned long field, unsigned long value)
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001687{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001688 vmcs_checkl(field);
1689 __vmcs_writel(field, value);
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001690}
1691
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001692static __always_inline void vmcs_clear_bits(unsigned long field, u32 mask)
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001693{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001694 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x2000,
1695 "vmcs_clear_bits does not support 64-bit fields");
1696 __vmcs_writel(field, __vmcs_readl(field) & ~mask);
1697}
1698
1699static __always_inline void vmcs_set_bits(unsigned long field, u32 mask)
1700{
1701 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x2000,
1702 "vmcs_set_bits does not support 64-bit fields");
1703 __vmcs_writel(field, __vmcs_readl(field) | mask);
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001704}
1705
Paolo Bonzini8391ce42016-07-07 14:58:33 +02001706static inline void vm_entry_controls_reset_shadow(struct vcpu_vmx *vmx)
1707{
1708 vmx->vm_entry_controls_shadow = vmcs_read32(VM_ENTRY_CONTROLS);
1709}
1710
Gleb Natapov2961e8762013-11-25 15:37:13 +02001711static inline void vm_entry_controls_init(struct vcpu_vmx *vmx, u32 val)
1712{
1713 vmcs_write32(VM_ENTRY_CONTROLS, val);
1714 vmx->vm_entry_controls_shadow = val;
1715}
1716
1717static inline void vm_entry_controls_set(struct vcpu_vmx *vmx, u32 val)
1718{
1719 if (vmx->vm_entry_controls_shadow != val)
1720 vm_entry_controls_init(vmx, val);
1721}
1722
1723static inline u32 vm_entry_controls_get(struct vcpu_vmx *vmx)
1724{
1725 return vmx->vm_entry_controls_shadow;
1726}
1727
1728
1729static inline void vm_entry_controls_setbit(struct vcpu_vmx *vmx, u32 val)
1730{
1731 vm_entry_controls_set(vmx, vm_entry_controls_get(vmx) | val);
1732}
1733
1734static inline void vm_entry_controls_clearbit(struct vcpu_vmx *vmx, u32 val)
1735{
1736 vm_entry_controls_set(vmx, vm_entry_controls_get(vmx) & ~val);
1737}
1738
Paolo Bonzini8391ce42016-07-07 14:58:33 +02001739static inline void vm_exit_controls_reset_shadow(struct vcpu_vmx *vmx)
1740{
1741 vmx->vm_exit_controls_shadow = vmcs_read32(VM_EXIT_CONTROLS);
1742}
1743
Gleb Natapov2961e8762013-11-25 15:37:13 +02001744static inline void vm_exit_controls_init(struct vcpu_vmx *vmx, u32 val)
1745{
1746 vmcs_write32(VM_EXIT_CONTROLS, val);
1747 vmx->vm_exit_controls_shadow = val;
1748}
1749
1750static inline void vm_exit_controls_set(struct vcpu_vmx *vmx, u32 val)
1751{
1752 if (vmx->vm_exit_controls_shadow != val)
1753 vm_exit_controls_init(vmx, val);
1754}
1755
1756static inline u32 vm_exit_controls_get(struct vcpu_vmx *vmx)
1757{
1758 return vmx->vm_exit_controls_shadow;
1759}
1760
1761
1762static inline void vm_exit_controls_setbit(struct vcpu_vmx *vmx, u32 val)
1763{
1764 vm_exit_controls_set(vmx, vm_exit_controls_get(vmx) | val);
1765}
1766
1767static inline void vm_exit_controls_clearbit(struct vcpu_vmx *vmx, u32 val)
1768{
1769 vm_exit_controls_set(vmx, vm_exit_controls_get(vmx) & ~val);
1770}
1771
Avi Kivity2fb92db2011-04-27 19:42:18 +03001772static void vmx_segment_cache_clear(struct vcpu_vmx *vmx)
1773{
1774 vmx->segment_cache.bitmask = 0;
1775}
1776
1777static bool vmx_segment_cache_test_set(struct vcpu_vmx *vmx, unsigned seg,
1778 unsigned field)
1779{
1780 bool ret;
1781 u32 mask = 1 << (seg * SEG_FIELD_NR + field);
1782
1783 if (!(vmx->vcpu.arch.regs_avail & (1 << VCPU_EXREG_SEGMENTS))) {
1784 vmx->vcpu.arch.regs_avail |= (1 << VCPU_EXREG_SEGMENTS);
1785 vmx->segment_cache.bitmask = 0;
1786 }
1787 ret = vmx->segment_cache.bitmask & mask;
1788 vmx->segment_cache.bitmask |= mask;
1789 return ret;
1790}
1791
1792static u16 vmx_read_guest_seg_selector(struct vcpu_vmx *vmx, unsigned seg)
1793{
1794 u16 *p = &vmx->segment_cache.seg[seg].selector;
1795
1796 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_SEL))
1797 *p = vmcs_read16(kvm_vmx_segment_fields[seg].selector);
1798 return *p;
1799}
1800
1801static ulong vmx_read_guest_seg_base(struct vcpu_vmx *vmx, unsigned seg)
1802{
1803 ulong *p = &vmx->segment_cache.seg[seg].base;
1804
1805 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_BASE))
1806 *p = vmcs_readl(kvm_vmx_segment_fields[seg].base);
1807 return *p;
1808}
1809
1810static u32 vmx_read_guest_seg_limit(struct vcpu_vmx *vmx, unsigned seg)
1811{
1812 u32 *p = &vmx->segment_cache.seg[seg].limit;
1813
1814 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_LIMIT))
1815 *p = vmcs_read32(kvm_vmx_segment_fields[seg].limit);
1816 return *p;
1817}
1818
1819static u32 vmx_read_guest_seg_ar(struct vcpu_vmx *vmx, unsigned seg)
1820{
1821 u32 *p = &vmx->segment_cache.seg[seg].ar;
1822
1823 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_AR))
1824 *p = vmcs_read32(kvm_vmx_segment_fields[seg].ar_bytes);
1825 return *p;
1826}
1827
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001828static void update_exception_bitmap(struct kvm_vcpu *vcpu)
1829{
1830 u32 eb;
1831
Jan Kiszkafd7373c2010-01-20 18:20:20 +01001832 eb = (1u << PF_VECTOR) | (1u << UD_VECTOR) | (1u << MC_VECTOR) |
Eric Northup54a20552015-11-03 18:03:53 +01001833 (1u << NM_VECTOR) | (1u << DB_VECTOR) | (1u << AC_VECTOR);
Jan Kiszkafd7373c2010-01-20 18:20:20 +01001834 if ((vcpu->guest_debug &
1835 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP)) ==
1836 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP))
1837 eb |= 1u << BP_VECTOR;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03001838 if (to_vmx(vcpu)->rmode.vm86_active)
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001839 eb = ~0;
Avi Kivity089d0342009-03-23 18:26:32 +02001840 if (enable_ept)
Sheng Yang14394422008-04-28 12:24:45 +08001841 eb &= ~(1u << PF_VECTOR); /* bypass_guest_pf = 0 */
Avi Kivity02daab22009-12-30 12:40:26 +02001842 if (vcpu->fpu_active)
1843 eb &= ~(1u << NM_VECTOR);
Nadav Har'El36cf24e2011-05-25 23:15:08 +03001844
1845 /* When we are running a nested L2 guest and L1 specified for it a
1846 * certain exception bitmap, we must trap the same exceptions and pass
1847 * them to L1. When running L2, we will only handle the exceptions
1848 * specified above if L1 did not want them.
1849 */
1850 if (is_guest_mode(vcpu))
1851 eb |= get_vmcs12(vcpu)->exception_bitmap;
1852
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001853 vmcs_write32(EXCEPTION_BITMAP, eb);
1854}
1855
Gleb Natapov2961e8762013-11-25 15:37:13 +02001856static void clear_atomic_switch_msr_special(struct vcpu_vmx *vmx,
1857 unsigned long entry, unsigned long exit)
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001858{
Gleb Natapov2961e8762013-11-25 15:37:13 +02001859 vm_entry_controls_clearbit(vmx, entry);
1860 vm_exit_controls_clearbit(vmx, exit);
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001861}
1862
Avi Kivity61d2ef22010-04-28 16:40:38 +03001863static void clear_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr)
1864{
1865 unsigned i;
1866 struct msr_autoload *m = &vmx->msr_autoload;
1867
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001868 switch (msr) {
1869 case MSR_EFER:
1870 if (cpu_has_load_ia32_efer) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001871 clear_atomic_switch_msr_special(vmx,
1872 VM_ENTRY_LOAD_IA32_EFER,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001873 VM_EXIT_LOAD_IA32_EFER);
1874 return;
1875 }
1876 break;
1877 case MSR_CORE_PERF_GLOBAL_CTRL:
1878 if (cpu_has_load_perf_global_ctrl) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001879 clear_atomic_switch_msr_special(vmx,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001880 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
1881 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
1882 return;
1883 }
1884 break;
Avi Kivity110312c2010-12-21 12:54:20 +02001885 }
1886
Avi Kivity61d2ef22010-04-28 16:40:38 +03001887 for (i = 0; i < m->nr; ++i)
1888 if (m->guest[i].index == msr)
1889 break;
1890
1891 if (i == m->nr)
1892 return;
1893 --m->nr;
1894 m->guest[i] = m->guest[m->nr];
1895 m->host[i] = m->host[m->nr];
1896 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->nr);
1897 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->nr);
1898}
1899
Gleb Natapov2961e8762013-11-25 15:37:13 +02001900static void add_atomic_switch_msr_special(struct vcpu_vmx *vmx,
1901 unsigned long entry, unsigned long exit,
1902 unsigned long guest_val_vmcs, unsigned long host_val_vmcs,
1903 u64 guest_val, u64 host_val)
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001904{
1905 vmcs_write64(guest_val_vmcs, guest_val);
1906 vmcs_write64(host_val_vmcs, host_val);
Gleb Natapov2961e8762013-11-25 15:37:13 +02001907 vm_entry_controls_setbit(vmx, entry);
1908 vm_exit_controls_setbit(vmx, exit);
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001909}
1910
Avi Kivity61d2ef22010-04-28 16:40:38 +03001911static void add_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr,
1912 u64 guest_val, u64 host_val)
1913{
1914 unsigned i;
1915 struct msr_autoload *m = &vmx->msr_autoload;
1916
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001917 switch (msr) {
1918 case MSR_EFER:
1919 if (cpu_has_load_ia32_efer) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001920 add_atomic_switch_msr_special(vmx,
1921 VM_ENTRY_LOAD_IA32_EFER,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001922 VM_EXIT_LOAD_IA32_EFER,
1923 GUEST_IA32_EFER,
1924 HOST_IA32_EFER,
1925 guest_val, host_val);
1926 return;
1927 }
1928 break;
1929 case MSR_CORE_PERF_GLOBAL_CTRL:
1930 if (cpu_has_load_perf_global_ctrl) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001931 add_atomic_switch_msr_special(vmx,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001932 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
1933 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL,
1934 GUEST_IA32_PERF_GLOBAL_CTRL,
1935 HOST_IA32_PERF_GLOBAL_CTRL,
1936 guest_val, host_val);
1937 return;
1938 }
1939 break;
Radim Krčmář7099e2e2016-03-04 15:08:42 +01001940 case MSR_IA32_PEBS_ENABLE:
1941 /* PEBS needs a quiescent period after being disabled (to write
1942 * a record). Disabling PEBS through VMX MSR swapping doesn't
1943 * provide that period, so a CPU could write host's record into
1944 * guest's memory.
1945 */
1946 wrmsrl(MSR_IA32_PEBS_ENABLE, 0);
Avi Kivity110312c2010-12-21 12:54:20 +02001947 }
1948
Avi Kivity61d2ef22010-04-28 16:40:38 +03001949 for (i = 0; i < m->nr; ++i)
1950 if (m->guest[i].index == msr)
1951 break;
1952
Gleb Natapove7fc6f93b2011-10-05 14:01:24 +02001953 if (i == NR_AUTOLOAD_MSRS) {
Michael S. Tsirkin60266202013-10-31 00:34:56 +02001954 printk_once(KERN_WARNING "Not enough msr switch entries. "
Gleb Natapove7fc6f93b2011-10-05 14:01:24 +02001955 "Can't add msr %x\n", msr);
1956 return;
1957 } else if (i == m->nr) {
Avi Kivity61d2ef22010-04-28 16:40:38 +03001958 ++m->nr;
1959 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->nr);
1960 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->nr);
1961 }
1962
1963 m->guest[i].index = msr;
1964 m->guest[i].value = guest_val;
1965 m->host[i].index = msr;
1966 m->host[i].value = host_val;
1967}
1968
Avi Kivity33ed6322007-05-02 16:54:03 +03001969static void reload_tss(void)
1970{
Avi Kivity33ed6322007-05-02 16:54:03 +03001971 /*
1972 * VT restores TR but not its size. Useless.
1973 */
Christoph Lameter89cbc762014-08-17 12:30:40 -05001974 struct desc_ptr *gdt = this_cpu_ptr(&host_gdt);
Avi Kivitya5f61302008-02-20 17:57:21 +02001975 struct desc_struct *descs;
Avi Kivity33ed6322007-05-02 16:54:03 +03001976
Avi Kivityd3591922010-07-26 18:32:39 +03001977 descs = (void *)gdt->address;
Avi Kivity33ed6322007-05-02 16:54:03 +03001978 descs[GDT_ENTRY_TSS].type = 9; /* available TSS */
1979 load_TR_desc();
Avi Kivity33ed6322007-05-02 16:54:03 +03001980}
1981
Avi Kivity92c0d902009-10-29 11:00:16 +02001982static bool update_transition_efer(struct vcpu_vmx *vmx, int efer_offset)
Eddie Dong2cc51562007-05-21 07:28:09 +03001983{
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01001984 u64 guest_efer = vmx->vcpu.arch.efer;
1985 u64 ignore_bits = 0;
Eddie Dong2cc51562007-05-21 07:28:09 +03001986
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01001987 if (!enable_ept) {
1988 /*
1989 * NX is needed to handle CR0.WP=1, CR4.SMEP=1. Testing
1990 * host CPUID is more efficient than testing guest CPUID
1991 * or CR4. Host SMEP is anyway a requirement for guest SMEP.
1992 */
1993 if (boot_cpu_has(X86_FEATURE_SMEP))
1994 guest_efer |= EFER_NX;
1995 else if (!(guest_efer & EFER_NX))
1996 ignore_bits |= EFER_NX;
1997 }
Roel Kluin3a34a882009-08-04 02:08:45 -07001998
Avi Kivity51c6cf62007-08-29 03:48:05 +03001999 /*
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01002000 * LMA and LME handled by hardware; SCE meaningless outside long mode.
Avi Kivity51c6cf62007-08-29 03:48:05 +03002001 */
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01002002 ignore_bits |= EFER_SCE;
Avi Kivity51c6cf62007-08-29 03:48:05 +03002003#ifdef CONFIG_X86_64
2004 ignore_bits |= EFER_LMA | EFER_LME;
2005 /* SCE is meaningful only in long mode on Intel */
2006 if (guest_efer & EFER_LMA)
2007 ignore_bits &= ~(u64)EFER_SCE;
2008#endif
Avi Kivity84ad33e2010-04-28 16:42:29 +03002009
2010 clear_atomic_switch_msr(vmx, MSR_EFER);
Andy Lutomirskif6577a5f2014-11-07 18:25:18 -08002011
2012 /*
2013 * On EPT, we can't emulate NX, so we must switch EFER atomically.
2014 * On CPUs that support "load IA32_EFER", always switch EFER
2015 * atomically, since it's faster than switching it manually.
2016 */
2017 if (cpu_has_load_ia32_efer ||
2018 (enable_ept && ((vmx->vcpu.arch.efer ^ host_efer) & EFER_NX))) {
Avi Kivity84ad33e2010-04-28 16:42:29 +03002019 if (!(guest_efer & EFER_LMA))
2020 guest_efer &= ~EFER_LME;
Andy Lutomirski54b98bf2014-11-10 11:19:15 -08002021 if (guest_efer != host_efer)
2022 add_atomic_switch_msr(vmx, MSR_EFER,
2023 guest_efer, host_efer);
Avi Kivity84ad33e2010-04-28 16:42:29 +03002024 return false;
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01002025 } else {
2026 guest_efer &= ~ignore_bits;
2027 guest_efer |= host_efer & ignore_bits;
Avi Kivity84ad33e2010-04-28 16:42:29 +03002028
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01002029 vmx->guest_msrs[efer_offset].data = guest_efer;
2030 vmx->guest_msrs[efer_offset].mask = ~ignore_bits;
2031
2032 return true;
2033 }
Avi Kivity51c6cf62007-08-29 03:48:05 +03002034}
2035
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002036static unsigned long segment_base(u16 selector)
2037{
Christoph Lameter89cbc762014-08-17 12:30:40 -05002038 struct desc_ptr *gdt = this_cpu_ptr(&host_gdt);
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002039 struct desc_struct *d;
2040 unsigned long table_base;
2041 unsigned long v;
2042
2043 if (!(selector & ~3))
2044 return 0;
2045
Avi Kivityd3591922010-07-26 18:32:39 +03002046 table_base = gdt->address;
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002047
2048 if (selector & 4) { /* from ldt */
2049 u16 ldt_selector = kvm_read_ldt();
2050
2051 if (!(ldt_selector & ~3))
2052 return 0;
2053
2054 table_base = segment_base(ldt_selector);
2055 }
2056 d = (struct desc_struct *)(table_base + (selector & ~7));
2057 v = get_desc_base(d);
2058#ifdef CONFIG_X86_64
2059 if (d->s == 0 && (d->type == 2 || d->type == 9 || d->type == 11))
2060 v |= ((unsigned long)((struct ldttss_desc64 *)d)->base3) << 32;
2061#endif
2062 return v;
2063}
2064
2065static inline unsigned long kvm_read_tr_base(void)
2066{
2067 u16 tr;
2068 asm("str %0" : "=g"(tr));
2069 return segment_base(tr);
2070}
2071
Avi Kivity04d2cc72007-09-10 18:10:54 +03002072static void vmx_save_host_state(struct kvm_vcpu *vcpu)
Avi Kivity33ed6322007-05-02 16:54:03 +03002073{
Avi Kivity04d2cc72007-09-10 18:10:54 +03002074 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03002075 int i;
Avi Kivity04d2cc72007-09-10 18:10:54 +03002076
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002077 if (vmx->host_state.loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03002078 return;
2079
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002080 vmx->host_state.loaded = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03002081 /*
2082 * Set host fs and gs selectors. Unfortunately, 22.2.3 does not
2083 * allow segment selectors with cpl > 0 or ti == 1.
2084 */
Avi Kivityd6e88ae2008-07-10 16:53:33 +03002085 vmx->host_state.ldt_sel = kvm_read_ldt();
Laurent Vivier152d3f22007-08-23 16:33:11 +02002086 vmx->host_state.gs_ldt_reload_needed = vmx->host_state.ldt_sel;
Avi Kivity9581d442010-10-19 16:46:55 +02002087 savesegment(fs, vmx->host_state.fs_sel);
Laurent Vivier152d3f22007-08-23 16:33:11 +02002088 if (!(vmx->host_state.fs_sel & 7)) {
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002089 vmcs_write16(HOST_FS_SELECTOR, vmx->host_state.fs_sel);
Laurent Vivier152d3f22007-08-23 16:33:11 +02002090 vmx->host_state.fs_reload_needed = 0;
2091 } else {
Avi Kivity33ed6322007-05-02 16:54:03 +03002092 vmcs_write16(HOST_FS_SELECTOR, 0);
Laurent Vivier152d3f22007-08-23 16:33:11 +02002093 vmx->host_state.fs_reload_needed = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03002094 }
Avi Kivity9581d442010-10-19 16:46:55 +02002095 savesegment(gs, vmx->host_state.gs_sel);
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002096 if (!(vmx->host_state.gs_sel & 7))
2097 vmcs_write16(HOST_GS_SELECTOR, vmx->host_state.gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03002098 else {
2099 vmcs_write16(HOST_GS_SELECTOR, 0);
Laurent Vivier152d3f22007-08-23 16:33:11 +02002100 vmx->host_state.gs_ldt_reload_needed = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03002101 }
2102
2103#ifdef CONFIG_X86_64
Avi Kivityb2da15a2012-05-13 19:53:24 +03002104 savesegment(ds, vmx->host_state.ds_sel);
2105 savesegment(es, vmx->host_state.es_sel);
2106#endif
2107
2108#ifdef CONFIG_X86_64
Avi Kivity33ed6322007-05-02 16:54:03 +03002109 vmcs_writel(HOST_FS_BASE, read_msr(MSR_FS_BASE));
2110 vmcs_writel(HOST_GS_BASE, read_msr(MSR_GS_BASE));
2111#else
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002112 vmcs_writel(HOST_FS_BASE, segment_base(vmx->host_state.fs_sel));
2113 vmcs_writel(HOST_GS_BASE, segment_base(vmx->host_state.gs_sel));
Avi Kivity33ed6322007-05-02 16:54:03 +03002114#endif
Avi Kivity707c0872007-05-02 17:33:43 +03002115
2116#ifdef CONFIG_X86_64
Avi Kivityc8770e72010-11-11 12:37:26 +02002117 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
2118 if (is_long_mode(&vmx->vcpu))
Avi Kivity44ea2b12009-09-06 15:55:37 +03002119 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
Avi Kivity707c0872007-05-02 17:33:43 +03002120#endif
Liu, Jinsongda8999d2014-02-24 10:55:46 +00002121 if (boot_cpu_has(X86_FEATURE_MPX))
2122 rdmsrl(MSR_IA32_BNDCFGS, vmx->host_state.msr_host_bndcfgs);
Avi Kivity26bb0982009-09-07 11:14:12 +03002123 for (i = 0; i < vmx->save_nmsrs; ++i)
2124 kvm_set_shared_msr(vmx->guest_msrs[i].index,
Avi Kivityd5696722009-12-02 12:28:47 +02002125 vmx->guest_msrs[i].data,
2126 vmx->guest_msrs[i].mask);
Avi Kivity33ed6322007-05-02 16:54:03 +03002127}
2128
Avi Kivitya9b21b62008-06-24 11:48:49 +03002129static void __vmx_load_host_state(struct vcpu_vmx *vmx)
Avi Kivity33ed6322007-05-02 16:54:03 +03002130{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002131 if (!vmx->host_state.loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03002132 return;
2133
Avi Kivitye1beb1d2007-11-18 13:50:24 +02002134 ++vmx->vcpu.stat.host_state_reload;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002135 vmx->host_state.loaded = 0;
Avi Kivityc8770e72010-11-11 12:37:26 +02002136#ifdef CONFIG_X86_64
2137 if (is_long_mode(&vmx->vcpu))
2138 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
2139#endif
Laurent Vivier152d3f22007-08-23 16:33:11 +02002140 if (vmx->host_state.gs_ldt_reload_needed) {
Avi Kivityd6e88ae2008-07-10 16:53:33 +03002141 kvm_load_ldt(vmx->host_state.ldt_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03002142#ifdef CONFIG_X86_64
Avi Kivity9581d442010-10-19 16:46:55 +02002143 load_gs_index(vmx->host_state.gs_sel);
Avi Kivity9581d442010-10-19 16:46:55 +02002144#else
2145 loadsegment(gs, vmx->host_state.gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03002146#endif
Avi Kivity33ed6322007-05-02 16:54:03 +03002147 }
Avi Kivity0a77fe42010-10-19 18:48:35 +02002148 if (vmx->host_state.fs_reload_needed)
2149 loadsegment(fs, vmx->host_state.fs_sel);
Avi Kivityb2da15a2012-05-13 19:53:24 +03002150#ifdef CONFIG_X86_64
2151 if (unlikely(vmx->host_state.ds_sel | vmx->host_state.es_sel)) {
2152 loadsegment(ds, vmx->host_state.ds_sel);
2153 loadsegment(es, vmx->host_state.es_sel);
2154 }
Avi Kivityb2da15a2012-05-13 19:53:24 +03002155#endif
Laurent Vivier152d3f22007-08-23 16:33:11 +02002156 reload_tss();
Avi Kivity44ea2b12009-09-06 15:55:37 +03002157#ifdef CONFIG_X86_64
Avi Kivityc8770e72010-11-11 12:37:26 +02002158 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
Avi Kivity44ea2b12009-09-06 15:55:37 +03002159#endif
Liu, Jinsongda8999d2014-02-24 10:55:46 +00002160 if (vmx->host_state.msr_host_bndcfgs)
2161 wrmsrl(MSR_IA32_BNDCFGS, vmx->host_state.msr_host_bndcfgs);
Suresh Siddhab1a74bf2012-09-20 11:01:49 -07002162 /*
2163 * If the FPU is not active (through the host task or
2164 * the guest vcpu), then restore the cr0.TS bit.
2165 */
Ingo Molnar3c6dffa2015-04-28 12:28:08 +02002166 if (!fpregs_active() && !vmx->vcpu.guest_fpu_loaded)
Suresh Siddhab1a74bf2012-09-20 11:01:49 -07002167 stts();
Christoph Lameter89cbc762014-08-17 12:30:40 -05002168 load_gdt(this_cpu_ptr(&host_gdt));
Avi Kivity33ed6322007-05-02 16:54:03 +03002169}
2170
Avi Kivitya9b21b62008-06-24 11:48:49 +03002171static void vmx_load_host_state(struct vcpu_vmx *vmx)
2172{
2173 preempt_disable();
2174 __vmx_load_host_state(vmx);
2175 preempt_enable();
2176}
2177
Feng Wu28b835d2015-09-18 22:29:54 +08002178static void vmx_vcpu_pi_load(struct kvm_vcpu *vcpu, int cpu)
2179{
2180 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
2181 struct pi_desc old, new;
2182 unsigned int dest;
2183
Paolo Bonzini58d2fb12017-06-06 12:57:06 +02002184 /*
2185 * In case of hot-plug or hot-unplug, we may have to undo
2186 * vmx_vcpu_pi_put even if there is no assigned device. And we
2187 * always keep PI.NDST up to date for simplicity: it makes the
2188 * code easier, and CPU migration is not a fast path.
2189 */
2190 if (!pi_test_sn(pi_desc) && vcpu->cpu == cpu)
Feng Wu28b835d2015-09-18 22:29:54 +08002191 return;
2192
Paolo Bonzini58d2fb12017-06-06 12:57:06 +02002193 /*
2194 * First handle the simple case where no cmpxchg is necessary; just
2195 * allow posting non-urgent interrupts.
2196 *
2197 * If the 'nv' field is POSTED_INTR_WAKEUP_VECTOR, do not change
2198 * PI.NDST: pi_post_block will do it for us and the wakeup_handler
2199 * expects the VCPU to be on the blocked_vcpu_list that matches
2200 * PI.NDST.
2201 */
2202 if (pi_desc->nv == POSTED_INTR_WAKEUP_VECTOR ||
2203 vcpu->cpu == cpu) {
2204 pi_clear_sn(pi_desc);
2205 return;
2206 }
2207
2208 /* The full case. */
Feng Wu28b835d2015-09-18 22:29:54 +08002209 do {
2210 old.control = new.control = pi_desc->control;
2211
Paolo Bonzini58d2fb12017-06-06 12:57:06 +02002212 dest = cpu_physical_id(cpu);
Feng Wu28b835d2015-09-18 22:29:54 +08002213
Paolo Bonzini58d2fb12017-06-06 12:57:06 +02002214 if (x2apic_enabled())
2215 new.ndst = dest;
2216 else
2217 new.ndst = (dest << 8) & 0xFF00;
Feng Wu28b835d2015-09-18 22:29:54 +08002218
Feng Wu28b835d2015-09-18 22:29:54 +08002219 new.sn = 0;
Paolo Bonziniea37f612017-09-28 17:58:41 +02002220 } while (cmpxchg64(&pi_desc->control, old.control,
2221 new.control) != old.control);
Feng Wu28b835d2015-09-18 22:29:54 +08002222}
Xiao Guangrong1be0e612016-03-22 16:51:18 +08002223
Peter Feinerc95ba922016-08-17 09:36:47 -07002224static void decache_tsc_multiplier(struct vcpu_vmx *vmx)
2225{
2226 vmx->current_tsc_ratio = vmx->vcpu.arch.tsc_scaling_ratio;
2227 vmcs_write64(TSC_MULTIPLIER, vmx->current_tsc_ratio);
2228}
2229
Avi Kivity6aa8b732006-12-10 02:21:36 -08002230/*
2231 * Switches to specified vcpu, until a matching vcpu_put(), but assumes
2232 * vcpu mutex is already taken.
2233 */
Avi Kivity15ad7142007-07-11 18:17:21 +03002234static void vmx_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002235{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002236 struct vcpu_vmx *vmx = to_vmx(vcpu);
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08002237 u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
Jim Mattsonb80c76e2016-07-29 18:56:53 -07002238 bool already_loaded = vmx->loaded_vmcs->cpu == cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002239
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08002240 if (!vmm_exclusive)
2241 kvm_cpu_vmxon(phys_addr);
Jim Mattsonb80c76e2016-07-29 18:56:53 -07002242 else if (!already_loaded)
Nadav Har'Eld462b812011-05-24 15:26:10 +03002243 loaded_vmcs_clear(vmx->loaded_vmcs);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002244
Jim Mattsonb80c76e2016-07-29 18:56:53 -07002245 if (!already_loaded) {
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08002246 local_irq_disable();
Zhang Yanfei8f536b72012-12-06 23:43:34 +08002247 crash_disable_local_vmclear(cpu);
Xiao Guangrong5a560f82012-11-28 20:54:14 +08002248
2249 /*
2250 * Read loaded_vmcs->cpu should be before fetching
2251 * loaded_vmcs->loaded_vmcss_on_cpu_link.
2252 * See the comments in __loaded_vmcs_clear().
2253 */
2254 smp_rmb();
2255
Nadav Har'Eld462b812011-05-24 15:26:10 +03002256 list_add(&vmx->loaded_vmcs->loaded_vmcss_on_cpu_link,
2257 &per_cpu(loaded_vmcss_on_cpu, cpu));
Zhang Yanfei8f536b72012-12-06 23:43:34 +08002258 crash_enable_local_vmclear(cpu);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08002259 local_irq_enable();
Jim Mattsonb80c76e2016-07-29 18:56:53 -07002260 }
2261
2262 if (per_cpu(current_vmcs, cpu) != vmx->loaded_vmcs->vmcs) {
2263 per_cpu(current_vmcs, cpu) = vmx->loaded_vmcs->vmcs;
2264 vmcs_load(vmx->loaded_vmcs->vmcs);
2265 }
2266
2267 if (!already_loaded) {
2268 struct desc_ptr *gdt = this_cpu_ptr(&host_gdt);
2269 unsigned long sysenter_esp;
2270
2271 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08002272
Avi Kivity6aa8b732006-12-10 02:21:36 -08002273 /*
2274 * Linux uses per-cpu TSS and GDT, so set these when switching
2275 * processors.
2276 */
Avi Kivityd6e88ae2008-07-10 16:53:33 +03002277 vmcs_writel(HOST_TR_BASE, kvm_read_tr_base()); /* 22.2.4 */
Avi Kivityd3591922010-07-26 18:32:39 +03002278 vmcs_writel(HOST_GDTR_BASE, gdt->address); /* 22.2.4 */
Avi Kivity6aa8b732006-12-10 02:21:36 -08002279
2280 rdmsrl(MSR_IA32_SYSENTER_ESP, sysenter_esp);
2281 vmcs_writel(HOST_IA32_SYSENTER_ESP, sysenter_esp); /* 22.2.3 */
Haozhong Zhangff2c3a12015-10-20 15:39:10 +08002282
Nadav Har'Eld462b812011-05-24 15:26:10 +03002283 vmx->loaded_vmcs->cpu = cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002284 }
Feng Wu28b835d2015-09-18 22:29:54 +08002285
Owen Hofmann2680d6d2016-03-01 13:36:13 -08002286 /* Setup TSC multiplier */
2287 if (kvm_has_tsc_control &&
Peter Feinerc95ba922016-08-17 09:36:47 -07002288 vmx->current_tsc_ratio != vcpu->arch.tsc_scaling_ratio)
2289 decache_tsc_multiplier(vmx);
Owen Hofmann2680d6d2016-03-01 13:36:13 -08002290
Feng Wu28b835d2015-09-18 22:29:54 +08002291 vmx_vcpu_pi_load(vcpu, cpu);
Xiao Guangrong1be0e612016-03-22 16:51:18 +08002292 vmx->host_pkru = read_pkru();
Feng Wu28b835d2015-09-18 22:29:54 +08002293}
2294
2295static void vmx_vcpu_pi_put(struct kvm_vcpu *vcpu)
2296{
2297 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
2298
2299 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +08002300 !irq_remapping_cap(IRQ_POSTING_CAP) ||
2301 !kvm_vcpu_apicv_active(vcpu))
Feng Wu28b835d2015-09-18 22:29:54 +08002302 return;
2303
2304 /* Set SN when the vCPU is preempted */
2305 if (vcpu->preempted)
2306 pi_set_sn(pi_desc);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002307}
2308
2309static void vmx_vcpu_put(struct kvm_vcpu *vcpu)
2310{
Feng Wu28b835d2015-09-18 22:29:54 +08002311 vmx_vcpu_pi_put(vcpu);
2312
Avi Kivitya9b21b62008-06-24 11:48:49 +03002313 __vmx_load_host_state(to_vmx(vcpu));
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08002314 if (!vmm_exclusive) {
Nadav Har'Eld462b812011-05-24 15:26:10 +03002315 __loaded_vmcs_clear(to_vmx(vcpu)->loaded_vmcs);
2316 vcpu->cpu = -1;
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08002317 kvm_cpu_vmxoff();
2318 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002319}
2320
Avi Kivity5fd86fc2007-05-02 20:40:00 +03002321static void vmx_fpu_activate(struct kvm_vcpu *vcpu)
2322{
Avi Kivity81231c62010-01-24 16:26:40 +02002323 ulong cr0;
2324
Avi Kivity5fd86fc2007-05-02 20:40:00 +03002325 if (vcpu->fpu_active)
2326 return;
2327 vcpu->fpu_active = 1;
Avi Kivity81231c62010-01-24 16:26:40 +02002328 cr0 = vmcs_readl(GUEST_CR0);
2329 cr0 &= ~(X86_CR0_TS | X86_CR0_MP);
2330 cr0 |= kvm_read_cr0_bits(vcpu, X86_CR0_TS | X86_CR0_MP);
2331 vmcs_writel(GUEST_CR0, cr0);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03002332 update_exception_bitmap(vcpu);
Avi Kivityedcafe32009-12-30 18:07:40 +02002333 vcpu->arch.cr0_guest_owned_bits = X86_CR0_TS;
Nadav Har'El36cf24e2011-05-25 23:15:08 +03002334 if (is_guest_mode(vcpu))
2335 vcpu->arch.cr0_guest_owned_bits &=
2336 ~get_vmcs12(vcpu)->cr0_guest_host_mask;
Avi Kivityedcafe32009-12-30 18:07:40 +02002337 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03002338}
2339
Avi Kivityedcafe32009-12-30 18:07:40 +02002340static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu);
2341
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03002342/*
2343 * Return the cr0 value that a nested guest would read. This is a combination
2344 * of the real cr0 used to run the guest (guest_cr0), and the bits shadowed by
2345 * its hypervisor (cr0_read_shadow).
2346 */
2347static inline unsigned long nested_read_cr0(struct vmcs12 *fields)
2348{
2349 return (fields->guest_cr0 & ~fields->cr0_guest_host_mask) |
2350 (fields->cr0_read_shadow & fields->cr0_guest_host_mask);
2351}
2352static inline unsigned long nested_read_cr4(struct vmcs12 *fields)
2353{
2354 return (fields->guest_cr4 & ~fields->cr4_guest_host_mask) |
2355 (fields->cr4_read_shadow & fields->cr4_guest_host_mask);
2356}
2357
Avi Kivity5fd86fc2007-05-02 20:40:00 +03002358static void vmx_fpu_deactivate(struct kvm_vcpu *vcpu)
2359{
Nadav Har'El36cf24e2011-05-25 23:15:08 +03002360 /* Note that there is no vcpu->fpu_active = 0 here. The caller must
2361 * set this *before* calling this function.
2362 */
Avi Kivityedcafe32009-12-30 18:07:40 +02002363 vmx_decache_cr0_guest_bits(vcpu);
Avi Kivity81231c62010-01-24 16:26:40 +02002364 vmcs_set_bits(GUEST_CR0, X86_CR0_TS | X86_CR0_MP);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03002365 update_exception_bitmap(vcpu);
Avi Kivityedcafe32009-12-30 18:07:40 +02002366 vcpu->arch.cr0_guest_owned_bits = 0;
2367 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
Nadav Har'El36cf24e2011-05-25 23:15:08 +03002368 if (is_guest_mode(vcpu)) {
2369 /*
2370 * L1's specified read shadow might not contain the TS bit,
2371 * so now that we turned on shadowing of this bit, we need to
2372 * set this bit of the shadow. Like in nested_vmx_run we need
2373 * nested_read_cr0(vmcs12), but vmcs12->guest_cr0 is not yet
2374 * up-to-date here because we just decached cr0.TS (and we'll
2375 * only update vmcs12->guest_cr0 on nested exit).
2376 */
2377 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
2378 vmcs12->guest_cr0 = (vmcs12->guest_cr0 & ~X86_CR0_TS) |
2379 (vcpu->arch.cr0 & X86_CR0_TS);
2380 vmcs_writel(CR0_READ_SHADOW, nested_read_cr0(vmcs12));
2381 } else
2382 vmcs_writel(CR0_READ_SHADOW, vcpu->arch.cr0);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03002383}
2384
Avi Kivity6aa8b732006-12-10 02:21:36 -08002385static unsigned long vmx_get_rflags(struct kvm_vcpu *vcpu)
2386{
Avi Kivity78ac8b42010-04-08 18:19:35 +03002387 unsigned long rflags, save_rflags;
Avi Kivity345dcaa2009-08-12 15:29:37 +03002388
Avi Kivity6de12732011-03-07 12:51:22 +02002389 if (!test_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail)) {
2390 __set_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail);
2391 rflags = vmcs_readl(GUEST_RFLAGS);
2392 if (to_vmx(vcpu)->rmode.vm86_active) {
2393 rflags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
2394 save_rflags = to_vmx(vcpu)->rmode.save_rflags;
2395 rflags |= save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
2396 }
2397 to_vmx(vcpu)->rflags = rflags;
Avi Kivity78ac8b42010-04-08 18:19:35 +03002398 }
Avi Kivity6de12732011-03-07 12:51:22 +02002399 return to_vmx(vcpu)->rflags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002400}
2401
2402static void vmx_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
2403{
Avi Kivity6de12732011-03-07 12:51:22 +02002404 __set_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail);
2405 to_vmx(vcpu)->rflags = rflags;
Avi Kivity78ac8b42010-04-08 18:19:35 +03002406 if (to_vmx(vcpu)->rmode.vm86_active) {
2407 to_vmx(vcpu)->rmode.save_rflags = rflags;
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01002408 rflags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity78ac8b42010-04-08 18:19:35 +03002409 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002410 vmcs_writel(GUEST_RFLAGS, rflags);
2411}
2412
Huaitong Hanbe94f6b2016-03-22 16:51:20 +08002413static u32 vmx_get_pkru(struct kvm_vcpu *vcpu)
2414{
2415 return to_vmx(vcpu)->guest_pkru;
2416}
2417
Paolo Bonzini37ccdcb2014-05-20 14:29:47 +02002418static u32 vmx_get_interrupt_shadow(struct kvm_vcpu *vcpu)
Glauber Costa2809f5d2009-05-12 16:21:05 -04002419{
2420 u32 interruptibility = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
2421 int ret = 0;
2422
2423 if (interruptibility & GUEST_INTR_STATE_STI)
Jan Kiszka48005f62010-02-19 19:38:07 +01002424 ret |= KVM_X86_SHADOW_INT_STI;
Glauber Costa2809f5d2009-05-12 16:21:05 -04002425 if (interruptibility & GUEST_INTR_STATE_MOV_SS)
Jan Kiszka48005f62010-02-19 19:38:07 +01002426 ret |= KVM_X86_SHADOW_INT_MOV_SS;
Glauber Costa2809f5d2009-05-12 16:21:05 -04002427
Paolo Bonzini37ccdcb2014-05-20 14:29:47 +02002428 return ret;
Glauber Costa2809f5d2009-05-12 16:21:05 -04002429}
2430
2431static void vmx_set_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
2432{
2433 u32 interruptibility_old = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
2434 u32 interruptibility = interruptibility_old;
2435
2436 interruptibility &= ~(GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS);
2437
Jan Kiszka48005f62010-02-19 19:38:07 +01002438 if (mask & KVM_X86_SHADOW_INT_MOV_SS)
Glauber Costa2809f5d2009-05-12 16:21:05 -04002439 interruptibility |= GUEST_INTR_STATE_MOV_SS;
Jan Kiszka48005f62010-02-19 19:38:07 +01002440 else if (mask & KVM_X86_SHADOW_INT_STI)
Glauber Costa2809f5d2009-05-12 16:21:05 -04002441 interruptibility |= GUEST_INTR_STATE_STI;
2442
2443 if ((interruptibility != interruptibility_old))
2444 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, interruptibility);
2445}
2446
Avi Kivity6aa8b732006-12-10 02:21:36 -08002447static void skip_emulated_instruction(struct kvm_vcpu *vcpu)
2448{
2449 unsigned long rip;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002450
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002451 rip = kvm_rip_read(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002452 rip += vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002453 kvm_rip_write(vcpu, rip);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002454
Glauber Costa2809f5d2009-05-12 16:21:05 -04002455 /* skipping an emulated instruction also counts */
2456 vmx_set_interrupt_shadow(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002457}
2458
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002459/*
2460 * KVM wants to inject page-faults which it got to the guest. This function
2461 * checks whether in a nested guest, we need to inject them to L1 or L2.
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002462 */
Gleb Natapove011c662013-09-25 12:51:35 +03002463static int nested_vmx_check_exception(struct kvm_vcpu *vcpu, unsigned nr)
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002464{
2465 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
2466
Gleb Natapove011c662013-09-25 12:51:35 +03002467 if (!(vmcs12->exception_bitmap & (1u << nr)))
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002468 return 0;
2469
Wanpeng Lia29fd272017-06-05 05:19:09 -07002470 nested_vmx_vmexit(vcpu, EXIT_REASON_EXCEPTION_NMI,
Jan Kiszka533558b2014-01-04 18:47:20 +01002471 vmcs_read32(VM_EXIT_INTR_INFO),
2472 vmcs_readl(EXIT_QUALIFICATION));
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002473 return 1;
2474}
2475
Avi Kivity298101d2007-11-25 13:41:11 +02002476static void vmx_queue_exception(struct kvm_vcpu *vcpu, unsigned nr,
Joerg Roedelce7ddec2010-04-22 12:33:13 +02002477 bool has_error_code, u32 error_code,
2478 bool reinject)
Avi Kivity298101d2007-11-25 13:41:11 +02002479{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002480 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002481 u32 intr_info = nr | INTR_INFO_VALID_MASK;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002482
Gleb Natapove011c662013-09-25 12:51:35 +03002483 if (!reinject && is_guest_mode(vcpu) &&
2484 nested_vmx_check_exception(vcpu, nr))
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002485 return;
2486
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002487 if (has_error_code) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002488 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE, error_code);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002489 intr_info |= INTR_INFO_DELIVER_CODE_MASK;
2490 }
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002491
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002492 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05002493 int inc_eip = 0;
2494 if (kvm_exception_is_soft(nr))
2495 inc_eip = vcpu->arch.event_exit_inst_len;
2496 if (kvm_inject_realmode_interrupt(vcpu, nr, inc_eip) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02002497 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002498 return;
2499 }
2500
Gleb Natapov66fd3f72009-05-11 13:35:50 +03002501 if (kvm_exception_is_soft(nr)) {
2502 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
2503 vmx->vcpu.arch.event_exit_inst_len);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002504 intr_info |= INTR_TYPE_SOFT_EXCEPTION;
2505 } else
2506 intr_info |= INTR_TYPE_HARD_EXCEPTION;
2507
2508 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr_info);
Avi Kivity298101d2007-11-25 13:41:11 +02002509}
2510
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002511static bool vmx_rdtscp_supported(void)
2512{
2513 return cpu_has_vmx_rdtscp();
2514}
2515
Mao, Junjiead756a12012-07-02 01:18:48 +00002516static bool vmx_invpcid_supported(void)
2517{
2518 return cpu_has_vmx_invpcid() && enable_ept;
2519}
2520
Avi Kivity6aa8b732006-12-10 02:21:36 -08002521/*
Eddie Donga75beee2007-05-17 18:55:15 +03002522 * Swap MSR entry in host/guest MSR entry array.
2523 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10002524static void move_msr_up(struct vcpu_vmx *vmx, int from, int to)
Eddie Donga75beee2007-05-17 18:55:15 +03002525{
Avi Kivity26bb0982009-09-07 11:14:12 +03002526 struct shared_msr_entry tmp;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002527
2528 tmp = vmx->guest_msrs[to];
2529 vmx->guest_msrs[to] = vmx->guest_msrs[from];
2530 vmx->guest_msrs[from] = tmp;
Eddie Donga75beee2007-05-17 18:55:15 +03002531}
2532
Yang Zhang8d146952013-01-25 10:18:50 +08002533static void vmx_set_msr_bitmap(struct kvm_vcpu *vcpu)
2534{
2535 unsigned long *msr_bitmap;
2536
Wincy Van670125b2015-03-04 14:31:56 +08002537 if (is_guest_mode(vcpu))
Radim Krčmářd048c092016-08-08 20:16:22 +02002538 msr_bitmap = to_vmx(vcpu)->nested.msr_bitmap;
Roman Kagan3ce424e2016-05-18 17:48:20 +03002539 else if (cpu_has_secondary_exec_ctrls() &&
2540 (vmcs_read32(SECONDARY_VM_EXEC_CONTROL) &
2541 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE)) {
Wanpeng Lif6e90f92016-09-22 07:43:25 +08002542 if (enable_apicv && kvm_vcpu_apicv_active(vcpu)) {
2543 if (is_long_mode(vcpu))
2544 msr_bitmap = vmx_msr_bitmap_longmode_x2apic;
2545 else
2546 msr_bitmap = vmx_msr_bitmap_legacy_x2apic;
2547 } else {
2548 if (is_long_mode(vcpu))
2549 msr_bitmap = vmx_msr_bitmap_longmode_x2apic_apicv_inactive;
2550 else
2551 msr_bitmap = vmx_msr_bitmap_legacy_x2apic_apicv_inactive;
2552 }
Yang Zhang8d146952013-01-25 10:18:50 +08002553 } else {
2554 if (is_long_mode(vcpu))
2555 msr_bitmap = vmx_msr_bitmap_longmode;
2556 else
2557 msr_bitmap = vmx_msr_bitmap_legacy;
2558 }
2559
2560 vmcs_write64(MSR_BITMAP, __pa(msr_bitmap));
2561}
2562
Eddie Donga75beee2007-05-17 18:55:15 +03002563/*
Avi Kivitye38aea32007-04-19 13:22:48 +03002564 * Set up the vmcs to automatically save and restore system
2565 * msrs. Don't touch the 64-bit msrs if the guest is in legacy
2566 * mode, as fiddling with msrs is very expensive.
2567 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10002568static void setup_msrs(struct vcpu_vmx *vmx)
Avi Kivitye38aea32007-04-19 13:22:48 +03002569{
Avi Kivity26bb0982009-09-07 11:14:12 +03002570 int save_nmsrs, index;
Avi Kivitye38aea32007-04-19 13:22:48 +03002571
Eddie Donga75beee2007-05-17 18:55:15 +03002572 save_nmsrs = 0;
Avi Kivity4d56c8a2007-04-19 14:28:44 +03002573#ifdef CONFIG_X86_64
Rusty Russell8b9cf982007-07-30 16:31:43 +10002574 if (is_long_mode(&vmx->vcpu)) {
Rusty Russell8b9cf982007-07-30 16:31:43 +10002575 index = __find_msr_index(vmx, MSR_SYSCALL_MASK);
Eddie Donga75beee2007-05-17 18:55:15 +03002576 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10002577 move_msr_up(vmx, index, save_nmsrs++);
2578 index = __find_msr_index(vmx, MSR_LSTAR);
Eddie Donga75beee2007-05-17 18:55:15 +03002579 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10002580 move_msr_up(vmx, index, save_nmsrs++);
2581 index = __find_msr_index(vmx, MSR_CSTAR);
Eddie Donga75beee2007-05-17 18:55:15 +03002582 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10002583 move_msr_up(vmx, index, save_nmsrs++);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002584 index = __find_msr_index(vmx, MSR_TSC_AUX);
Xiao Guangrong1cea0ce2015-09-09 14:05:57 +08002585 if (index >= 0 && guest_cpuid_has_rdtscp(&vmx->vcpu))
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002586 move_msr_up(vmx, index, save_nmsrs++);
Eddie Donga75beee2007-05-17 18:55:15 +03002587 /*
Brian Gerst8c065852010-07-17 09:03:26 -04002588 * MSR_STAR is only needed on long mode guests, and only
Eddie Donga75beee2007-05-17 18:55:15 +03002589 * if efer.sce is enabled.
2590 */
Brian Gerst8c065852010-07-17 09:03:26 -04002591 index = __find_msr_index(vmx, MSR_STAR);
Avi Kivityf6801df2010-01-21 15:31:50 +02002592 if ((index >= 0) && (vmx->vcpu.arch.efer & EFER_SCE))
Rusty Russell8b9cf982007-07-30 16:31:43 +10002593 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03002594 }
Eddie Donga75beee2007-05-17 18:55:15 +03002595#endif
Avi Kivity92c0d902009-10-29 11:00:16 +02002596 index = __find_msr_index(vmx, MSR_EFER);
2597 if (index >= 0 && update_transition_efer(vmx, index))
Avi Kivity26bb0982009-09-07 11:14:12 +03002598 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03002599
Avi Kivity26bb0982009-09-07 11:14:12 +03002600 vmx->save_nmsrs = save_nmsrs;
Avi Kivity58972972009-02-24 22:26:47 +02002601
Yang Zhang8d146952013-01-25 10:18:50 +08002602 if (cpu_has_vmx_msr_bitmap())
2603 vmx_set_msr_bitmap(&vmx->vcpu);
Avi Kivitye38aea32007-04-19 13:22:48 +03002604}
2605
2606/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08002607 * reads and returns guest's timestamp counter "register"
Haozhong Zhangbe7b2632015-10-20 15:39:11 +08002608 * guest_tsc = (host_tsc * tsc multiplier) >> 48 + tsc_offset
2609 * -- Intel TSC Scaling for Virtualization White Paper, sec 1.3
Avi Kivity6aa8b732006-12-10 02:21:36 -08002610 */
Haozhong Zhangbe7b2632015-10-20 15:39:11 +08002611static u64 guest_read_tsc(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002612{
2613 u64 host_tsc, tsc_offset;
2614
Andy Lutomirski4ea16362015-06-25 18:44:07 +02002615 host_tsc = rdtsc();
Avi Kivity6aa8b732006-12-10 02:21:36 -08002616 tsc_offset = vmcs_read64(TSC_OFFSET);
Haozhong Zhangbe7b2632015-10-20 15:39:11 +08002617 return kvm_scale_tsc(vcpu, host_tsc) + tsc_offset;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002618}
2619
2620/*
Zachary Amsden99e3e302010-08-19 22:07:17 -10002621 * writes 'offset' into guest's timestamp counter offset register
Avi Kivity6aa8b732006-12-10 02:21:36 -08002622 */
Zachary Amsden99e3e302010-08-19 22:07:17 -10002623static void vmx_write_tsc_offset(struct kvm_vcpu *vcpu, u64 offset)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002624{
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002625 if (is_guest_mode(vcpu)) {
Nadav Har'El79918252011-05-25 23:15:39 +03002626 /*
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002627 * We're here if L1 chose not to trap WRMSR to TSC. According
2628 * to the spec, this should set L1's TSC; The offset that L1
2629 * set for L2 remains unchanged, and still needs to be added
2630 * to the newly set TSC to get L2's TSC.
Nadav Har'El79918252011-05-25 23:15:39 +03002631 */
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002632 struct vmcs12 *vmcs12;
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002633 /* recalculate vmcs02.TSC_OFFSET: */
2634 vmcs12 = get_vmcs12(vcpu);
2635 vmcs_write64(TSC_OFFSET, offset +
2636 (nested_cpu_has(vmcs12, CPU_BASED_USE_TSC_OFFSETING) ?
2637 vmcs12->tsc_offset : 0));
2638 } else {
Yoshihiro YUNOMAE489223e2013-06-12 16:43:44 +09002639 trace_kvm_write_tsc_offset(vcpu->vcpu_id,
2640 vmcs_read64(TSC_OFFSET), offset);
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002641 vmcs_write64(TSC_OFFSET, offset);
2642 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002643}
2644
Nadav Har'El801d3422011-05-25 23:02:23 +03002645static bool guest_cpuid_has_vmx(struct kvm_vcpu *vcpu)
2646{
2647 struct kvm_cpuid_entry2 *best = kvm_find_cpuid_entry(vcpu, 1, 0);
2648 return best && (best->ecx & (1 << (X86_FEATURE_VMX & 31)));
2649}
2650
2651/*
2652 * nested_vmx_allowed() checks whether a guest should be allowed to use VMX
2653 * instructions and MSRs (i.e., nested VMX). Nested VMX is disabled for
2654 * all guests if the "nested" module option is off, and can also be disabled
2655 * for a single guest by disabling its VMX cpuid bit.
2656 */
2657static inline bool nested_vmx_allowed(struct kvm_vcpu *vcpu)
2658{
2659 return nested && guest_cpuid_has_vmx(vcpu);
2660}
2661
Avi Kivity6aa8b732006-12-10 02:21:36 -08002662/*
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002663 * nested_vmx_setup_ctls_msrs() sets up variables containing the values to be
2664 * returned for the various VMX controls MSRs when nested VMX is enabled.
2665 * The same values should also be used to verify that vmcs12 control fields are
2666 * valid during nested entry from L1 to L2.
2667 * Each of these control msrs has a low and high 32-bit half: A low bit is on
2668 * if the corresponding bit in the (32-bit) control field *must* be on, and a
2669 * bit in the high half is on if the corresponding bit in the control field
2670 * may be on. See also vmx_control_verify().
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002671 */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002672static void nested_vmx_setup_ctls_msrs(struct vcpu_vmx *vmx)
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002673{
2674 /*
2675 * Note that as a general rule, the high half of the MSRs (bits in
2676 * the control fields which may be 1) should be initialized by the
2677 * intersection of the underlying hardware's MSR (i.e., features which
2678 * can be supported) and the list of features we want to expose -
2679 * because they are known to be properly supported in our code.
2680 * Also, usually, the low half of the MSRs (bits which must be 1) can
2681 * be set to 0, meaning that L1 may turn off any of these bits. The
2682 * reason is that if one of these bits is necessary, it will appear
2683 * in vmcs01 and prepare_vmcs02, when it bitwise-or's the control
2684 * fields of vmcs01 and vmcs02, will turn these bits off - and
2685 * nested_vmx_exit_handled() will not pass related exits to L1.
2686 * These rules have exceptions below.
2687 */
2688
2689 /* pin-based controls */
Jan Kiszkaeabeaac2013-03-13 11:30:50 +01002690 rdmsr(MSR_IA32_VMX_PINBASED_CTLS,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002691 vmx->nested.nested_vmx_pinbased_ctls_low,
2692 vmx->nested.nested_vmx_pinbased_ctls_high);
2693 vmx->nested.nested_vmx_pinbased_ctls_low |=
2694 PIN_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
2695 vmx->nested.nested_vmx_pinbased_ctls_high &=
2696 PIN_BASED_EXT_INTR_MASK |
2697 PIN_BASED_NMI_EXITING |
2698 PIN_BASED_VIRTUAL_NMIS;
2699 vmx->nested.nested_vmx_pinbased_ctls_high |=
2700 PIN_BASED_ALWAYSON_WITHOUT_TRUE_MSR |
Jan Kiszka0238ea92013-03-13 11:31:24 +01002701 PIN_BASED_VMX_PREEMPTION_TIMER;
Andrey Smetanind62caab2015-11-10 15:36:33 +03002702 if (kvm_vcpu_apicv_active(&vmx->vcpu))
Wincy Van705699a2015-02-03 23:58:17 +08002703 vmx->nested.nested_vmx_pinbased_ctls_high |=
2704 PIN_BASED_POSTED_INTR;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002705
Jan Kiszka3dbcd8d2014-06-16 13:59:40 +02002706 /* exit controls */
Arthur Chunqi Lic0dfee52013-08-06 18:41:45 +08002707 rdmsr(MSR_IA32_VMX_EXIT_CTLS,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002708 vmx->nested.nested_vmx_exit_ctls_low,
2709 vmx->nested.nested_vmx_exit_ctls_high);
2710 vmx->nested.nested_vmx_exit_ctls_low =
2711 VM_EXIT_ALWAYSON_WITHOUT_TRUE_MSR;
Bandan Dase0ba1a62014-04-19 18:17:46 -04002712
Wincy Vanb9c237b2015-02-03 23:56:30 +08002713 vmx->nested.nested_vmx_exit_ctls_high &=
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002714#ifdef CONFIG_X86_64
Arthur Chunqi Lic0dfee52013-08-06 18:41:45 +08002715 VM_EXIT_HOST_ADDR_SPACE_SIZE |
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002716#endif
Jan Kiszkaf4124502014-03-07 20:03:13 +01002717 VM_EXIT_LOAD_IA32_PAT | VM_EXIT_SAVE_IA32_PAT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002718 vmx->nested.nested_vmx_exit_ctls_high |=
2719 VM_EXIT_ALWAYSON_WITHOUT_TRUE_MSR |
Jan Kiszkaf4124502014-03-07 20:03:13 +01002720 VM_EXIT_LOAD_IA32_EFER | VM_EXIT_SAVE_IA32_EFER |
Bandan Dase0ba1a62014-04-19 18:17:46 -04002721 VM_EXIT_SAVE_VMX_PREEMPTION_TIMER | VM_EXIT_ACK_INTR_ON_EXIT;
2722
Paolo Bonzinia87036a2016-03-08 09:52:13 +01002723 if (kvm_mpx_supported())
Wincy Vanb9c237b2015-02-03 23:56:30 +08002724 vmx->nested.nested_vmx_exit_ctls_high |= VM_EXIT_CLEAR_BNDCFGS;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002725
Jan Kiszka2996fca2014-06-16 13:59:43 +02002726 /* We support free control of debug control saving. */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002727 vmx->nested.nested_vmx_true_exit_ctls_low =
2728 vmx->nested.nested_vmx_exit_ctls_low &
Jan Kiszka2996fca2014-06-16 13:59:43 +02002729 ~VM_EXIT_SAVE_DEBUG_CONTROLS;
2730
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002731 /* entry controls */
2732 rdmsr(MSR_IA32_VMX_ENTRY_CTLS,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002733 vmx->nested.nested_vmx_entry_ctls_low,
2734 vmx->nested.nested_vmx_entry_ctls_high);
2735 vmx->nested.nested_vmx_entry_ctls_low =
2736 VM_ENTRY_ALWAYSON_WITHOUT_TRUE_MSR;
2737 vmx->nested.nested_vmx_entry_ctls_high &=
Jan Kiszka57435342013-08-06 10:39:56 +02002738#ifdef CONFIG_X86_64
2739 VM_ENTRY_IA32E_MODE |
2740#endif
2741 VM_ENTRY_LOAD_IA32_PAT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002742 vmx->nested.nested_vmx_entry_ctls_high |=
2743 (VM_ENTRY_ALWAYSON_WITHOUT_TRUE_MSR | VM_ENTRY_LOAD_IA32_EFER);
Paolo Bonzinia87036a2016-03-08 09:52:13 +01002744 if (kvm_mpx_supported())
Wincy Vanb9c237b2015-02-03 23:56:30 +08002745 vmx->nested.nested_vmx_entry_ctls_high |= VM_ENTRY_LOAD_BNDCFGS;
Jan Kiszka57435342013-08-06 10:39:56 +02002746
Jan Kiszka2996fca2014-06-16 13:59:43 +02002747 /* We support free control of debug control loading. */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002748 vmx->nested.nested_vmx_true_entry_ctls_low =
2749 vmx->nested.nested_vmx_entry_ctls_low &
Jan Kiszka2996fca2014-06-16 13:59:43 +02002750 ~VM_ENTRY_LOAD_DEBUG_CONTROLS;
2751
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002752 /* cpu-based controls */
2753 rdmsr(MSR_IA32_VMX_PROCBASED_CTLS,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002754 vmx->nested.nested_vmx_procbased_ctls_low,
2755 vmx->nested.nested_vmx_procbased_ctls_high);
2756 vmx->nested.nested_vmx_procbased_ctls_low =
2757 CPU_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
2758 vmx->nested.nested_vmx_procbased_ctls_high &=
Jan Kiszkaa294c9b2013-10-23 17:43:09 +01002759 CPU_BASED_VIRTUAL_INTR_PENDING |
2760 CPU_BASED_VIRTUAL_NMI_PENDING | CPU_BASED_USE_TSC_OFFSETING |
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002761 CPU_BASED_HLT_EXITING | CPU_BASED_INVLPG_EXITING |
2762 CPU_BASED_MWAIT_EXITING | CPU_BASED_CR3_LOAD_EXITING |
2763 CPU_BASED_CR3_STORE_EXITING |
2764#ifdef CONFIG_X86_64
2765 CPU_BASED_CR8_LOAD_EXITING | CPU_BASED_CR8_STORE_EXITING |
2766#endif
2767 CPU_BASED_MOV_DR_EXITING | CPU_BASED_UNCOND_IO_EXITING |
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03002768 CPU_BASED_USE_IO_BITMAPS | CPU_BASED_MONITOR_TRAP_FLAG |
2769 CPU_BASED_MONITOR_EXITING | CPU_BASED_RDPMC_EXITING |
2770 CPU_BASED_RDTSC_EXITING | CPU_BASED_PAUSE_EXITING |
2771 CPU_BASED_TPR_SHADOW | CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002772 /*
2773 * We can allow some features even when not supported by the
2774 * hardware. For example, L1 can specify an MSR bitmap - and we
2775 * can use it to avoid exits to L1 - even when L0 runs L2
2776 * without MSR bitmaps.
2777 */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002778 vmx->nested.nested_vmx_procbased_ctls_high |=
2779 CPU_BASED_ALWAYSON_WITHOUT_TRUE_MSR |
Jan Kiszka560b7ee2014-06-16 13:59:42 +02002780 CPU_BASED_USE_MSR_BITMAPS;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002781
Jan Kiszka3dcdf3e2014-06-16 13:59:41 +02002782 /* We support free control of CR3 access interception. */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002783 vmx->nested.nested_vmx_true_procbased_ctls_low =
2784 vmx->nested.nested_vmx_procbased_ctls_low &
Jan Kiszka3dcdf3e2014-06-16 13:59:41 +02002785 ~(CPU_BASED_CR3_LOAD_EXITING | CPU_BASED_CR3_STORE_EXITING);
2786
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002787 /* secondary cpu-based controls */
2788 rdmsr(MSR_IA32_VMX_PROCBASED_CTLS2,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002789 vmx->nested.nested_vmx_secondary_ctls_low,
2790 vmx->nested.nested_vmx_secondary_ctls_high);
2791 vmx->nested.nested_vmx_secondary_ctls_low = 0;
2792 vmx->nested.nested_vmx_secondary_ctls_high &=
Jan Kiszkad6851fb2013-02-23 22:34:39 +01002793 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Jan Kiszkab3a2a902015-03-23 19:27:19 +01002794 SECONDARY_EXEC_RDTSCP |
Wincy Vanf2b93282015-02-03 23:56:03 +08002795 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
Wanpeng Li5c614b32015-10-13 09:18:36 -07002796 SECONDARY_EXEC_ENABLE_VPID |
Wincy Van82f0dd42015-02-03 23:57:18 +08002797 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Wincy Van608406e2015-02-03 23:57:51 +08002798 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
Wanpeng Li81dc01f2014-12-04 19:11:07 +08002799 SECONDARY_EXEC_WBINVD_EXITING |
Dan Williamsdfa169b2016-06-02 11:17:24 -07002800 SECONDARY_EXEC_XSAVES;
Jan Kiszkac18911a2013-03-13 16:06:41 +01002801
Nadav Har'Elafa61f72013-08-07 14:59:22 +02002802 if (enable_ept) {
2803 /* nested EPT: emulate EPT also to L1 */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002804 vmx->nested.nested_vmx_secondary_ctls_high |=
Radim Krčmář0790ec12015-03-17 14:02:32 +01002805 SECONDARY_EXEC_ENABLE_EPT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002806 vmx->nested.nested_vmx_ept_caps = VMX_EPT_PAGE_WALK_4_BIT |
Jan Kiszkad3134db2013-10-23 14:40:31 +01002807 VMX_EPTP_WB_BIT | VMX_EPT_2MB_PAGE_BIT |
2808 VMX_EPT_INVEPT_BIT;
Bandan Das02120c42016-07-12 18:18:52 -04002809 if (cpu_has_vmx_ept_execute_only())
2810 vmx->nested.nested_vmx_ept_caps |=
2811 VMX_EPT_EXECUTE_ONLY_BIT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002812 vmx->nested.nested_vmx_ept_caps &= vmx_capability.ept;
Bandan Das45e11812016-08-02 16:32:36 -04002813 vmx->nested.nested_vmx_ept_caps |= VMX_EPT_EXTENT_GLOBAL_BIT |
2814 VMX_EPT_EXTENT_CONTEXT_BIT;
Nadav Har'Elafa61f72013-08-07 14:59:22 +02002815 } else
Wincy Vanb9c237b2015-02-03 23:56:30 +08002816 vmx->nested.nested_vmx_ept_caps = 0;
Nadav Har'Elafa61f72013-08-07 14:59:22 +02002817
Paolo Bonzinief697a72016-03-18 16:58:38 +01002818 /*
2819 * Old versions of KVM use the single-context version without
2820 * checking for support, so declare that it is supported even
2821 * though it is treated as global context. The alternative is
2822 * not failing the single-context invvpid, and it is worse.
2823 */
Wanpeng Li089d7b62015-10-13 09:18:37 -07002824 if (enable_vpid)
2825 vmx->nested.nested_vmx_vpid_caps = VMX_VPID_INVVPID_BIT |
Paolo Bonzinief697a72016-03-18 16:58:38 +01002826 VMX_VPID_EXTENT_SINGLE_CONTEXT_BIT |
Wanpeng Li089d7b62015-10-13 09:18:37 -07002827 VMX_VPID_EXTENT_GLOBAL_CONTEXT_BIT;
2828 else
2829 vmx->nested.nested_vmx_vpid_caps = 0;
Wanpeng Li99b83ac2015-10-13 09:12:21 -07002830
Radim Krčmář0790ec12015-03-17 14:02:32 +01002831 if (enable_unrestricted_guest)
2832 vmx->nested.nested_vmx_secondary_ctls_high |=
2833 SECONDARY_EXEC_UNRESTRICTED_GUEST;
2834
Jan Kiszkac18911a2013-03-13 16:06:41 +01002835 /* miscellaneous data */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002836 rdmsr(MSR_IA32_VMX_MISC,
2837 vmx->nested.nested_vmx_misc_low,
2838 vmx->nested.nested_vmx_misc_high);
2839 vmx->nested.nested_vmx_misc_low &= VMX_MISC_SAVE_EFER_LMA;
2840 vmx->nested.nested_vmx_misc_low |=
2841 VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE |
Jan Kiszkaf4124502014-03-07 20:03:13 +01002842 VMX_MISC_ACTIVITY_HLT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002843 vmx->nested.nested_vmx_misc_high = 0;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002844}
2845
2846static inline bool vmx_control_verify(u32 control, u32 low, u32 high)
2847{
2848 /*
2849 * Bits 0 in high must be 0, and bits 1 in low must be 1.
2850 */
2851 return ((control & high) | low) == control;
2852}
2853
2854static inline u64 vmx_control_msr(u32 low, u32 high)
2855{
2856 return low | ((u64)high << 32);
2857}
2858
Jan Kiszkacae50132014-01-04 18:47:22 +01002859/* Returns 0 on success, non-0 otherwise. */
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002860static int vmx_get_vmx_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 *pdata)
2861{
Wincy Vanb9c237b2015-02-03 23:56:30 +08002862 struct vcpu_vmx *vmx = to_vmx(vcpu);
2863
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002864 switch (msr_index) {
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002865 case MSR_IA32_VMX_BASIC:
2866 /*
2867 * This MSR reports some information about VMX support. We
2868 * should return information about the VMX we emulate for the
2869 * guest, and the VMCS structure we give it - not about the
2870 * VMX support of the underlying hardware.
2871 */
Jan Kiszka3dbcd8d2014-06-16 13:59:40 +02002872 *pdata = VMCS12_REVISION | VMX_BASIC_TRUE_CTLS |
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002873 ((u64)VMCS12_SIZE << VMX_BASIC_VMCS_SIZE_SHIFT) |
2874 (VMX_BASIC_MEM_TYPE_WB << VMX_BASIC_MEM_TYPE_SHIFT);
Jan Dakinevich9ac7e3e2016-09-04 21:23:15 +03002875 if (cpu_has_vmx_basic_inout())
2876 *pdata |= VMX_BASIC_INOUT;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002877 break;
2878 case MSR_IA32_VMX_TRUE_PINBASED_CTLS:
2879 case MSR_IA32_VMX_PINBASED_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002880 *pdata = vmx_control_msr(
2881 vmx->nested.nested_vmx_pinbased_ctls_low,
2882 vmx->nested.nested_vmx_pinbased_ctls_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002883 break;
2884 case MSR_IA32_VMX_TRUE_PROCBASED_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002885 *pdata = vmx_control_msr(
2886 vmx->nested.nested_vmx_true_procbased_ctls_low,
2887 vmx->nested.nested_vmx_procbased_ctls_high);
Jan Kiszka3dcdf3e2014-06-16 13:59:41 +02002888 break;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002889 case MSR_IA32_VMX_PROCBASED_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002890 *pdata = vmx_control_msr(
2891 vmx->nested.nested_vmx_procbased_ctls_low,
2892 vmx->nested.nested_vmx_procbased_ctls_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002893 break;
2894 case MSR_IA32_VMX_TRUE_EXIT_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002895 *pdata = vmx_control_msr(
2896 vmx->nested.nested_vmx_true_exit_ctls_low,
2897 vmx->nested.nested_vmx_exit_ctls_high);
Jan Kiszka2996fca2014-06-16 13:59:43 +02002898 break;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002899 case MSR_IA32_VMX_EXIT_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002900 *pdata = vmx_control_msr(
2901 vmx->nested.nested_vmx_exit_ctls_low,
2902 vmx->nested.nested_vmx_exit_ctls_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002903 break;
2904 case MSR_IA32_VMX_TRUE_ENTRY_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002905 *pdata = vmx_control_msr(
2906 vmx->nested.nested_vmx_true_entry_ctls_low,
2907 vmx->nested.nested_vmx_entry_ctls_high);
Jan Kiszka2996fca2014-06-16 13:59:43 +02002908 break;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002909 case MSR_IA32_VMX_ENTRY_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002910 *pdata = vmx_control_msr(
2911 vmx->nested.nested_vmx_entry_ctls_low,
2912 vmx->nested.nested_vmx_entry_ctls_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002913 break;
2914 case MSR_IA32_VMX_MISC:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002915 *pdata = vmx_control_msr(
2916 vmx->nested.nested_vmx_misc_low,
2917 vmx->nested.nested_vmx_misc_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002918 break;
2919 /*
2920 * These MSRs specify bits which the guest must keep fixed (on or off)
2921 * while L1 is in VMXON mode (in L1's root mode, or running an L2).
2922 * We picked the standard core2 setting.
2923 */
2924#define VMXON_CR0_ALWAYSON (X86_CR0_PE | X86_CR0_PG | X86_CR0_NE)
2925#define VMXON_CR4_ALWAYSON X86_CR4_VMXE
2926 case MSR_IA32_VMX_CR0_FIXED0:
2927 *pdata = VMXON_CR0_ALWAYSON;
2928 break;
2929 case MSR_IA32_VMX_CR0_FIXED1:
2930 *pdata = -1ULL;
2931 break;
2932 case MSR_IA32_VMX_CR4_FIXED0:
2933 *pdata = VMXON_CR4_ALWAYSON;
2934 break;
2935 case MSR_IA32_VMX_CR4_FIXED1:
2936 *pdata = -1ULL;
2937 break;
2938 case MSR_IA32_VMX_VMCS_ENUM:
Jan Kiszka53814172014-06-16 13:59:44 +02002939 *pdata = 0x2e; /* highest index: VMX_PREEMPTION_TIMER_VALUE */
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002940 break;
2941 case MSR_IA32_VMX_PROCBASED_CTLS2:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002942 *pdata = vmx_control_msr(
2943 vmx->nested.nested_vmx_secondary_ctls_low,
2944 vmx->nested.nested_vmx_secondary_ctls_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002945 break;
2946 case MSR_IA32_VMX_EPT_VPID_CAP:
Wanpeng Li089d7b62015-10-13 09:18:37 -07002947 *pdata = vmx->nested.nested_vmx_ept_caps |
2948 ((u64)vmx->nested.nested_vmx_vpid_caps << 32);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002949 break;
2950 default:
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002951 return 1;
Nadav Har'Elb3897a42013-07-08 19:12:35 +08002952 }
2953
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002954 return 0;
2955}
2956
Haozhong Zhang37e4c992016-06-22 14:59:55 +08002957static inline bool vmx_feature_control_msr_valid(struct kvm_vcpu *vcpu,
2958 uint64_t val)
2959{
2960 uint64_t valid_bits = to_vmx(vcpu)->msr_ia32_feature_control_valid_bits;
2961
2962 return !(val & ~valid_bits);
2963}
2964
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002965/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08002966 * Reads an msr value (of 'msr_index') into 'pdata'.
2967 * Returns 0 on success, non-0 otherwise.
2968 * Assumes vcpu_load() was already called.
2969 */
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002970static int vmx_get_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002971{
Avi Kivity26bb0982009-09-07 11:14:12 +03002972 struct shared_msr_entry *msr;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002973
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002974 switch (msr_info->index) {
Avi Kivity05b3e0c2006-12-13 00:33:45 -08002975#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08002976 case MSR_FS_BASE:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002977 msr_info->data = vmcs_readl(GUEST_FS_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002978 break;
2979 case MSR_GS_BASE:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002980 msr_info->data = vmcs_readl(GUEST_GS_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002981 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03002982 case MSR_KERNEL_GS_BASE:
2983 vmx_load_host_state(to_vmx(vcpu));
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002984 msr_info->data = to_vmx(vcpu)->msr_guest_kernel_gs_base;
Avi Kivity44ea2b12009-09-06 15:55:37 +03002985 break;
Avi Kivity26bb0982009-09-07 11:14:12 +03002986#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -08002987 case MSR_EFER:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002988 return kvm_get_msr_common(vcpu, msr_info);
Jaswinder Singh Rajputaf24a4e2009-05-15 18:42:05 +05302989 case MSR_IA32_TSC:
Haozhong Zhangbe7b2632015-10-20 15:39:11 +08002990 msr_info->data = guest_read_tsc(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002991 break;
2992 case MSR_IA32_SYSENTER_CS:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002993 msr_info->data = vmcs_read32(GUEST_SYSENTER_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002994 break;
2995 case MSR_IA32_SYSENTER_EIP:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002996 msr_info->data = vmcs_readl(GUEST_SYSENTER_EIP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002997 break;
2998 case MSR_IA32_SYSENTER_ESP:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002999 msr_info->data = vmcs_readl(GUEST_SYSENTER_ESP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003000 break;
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00003001 case MSR_IA32_BNDCFGS:
Haozhong Zhangcce8d2e2017-07-04 10:27:41 +08003002 if (!kvm_mpx_supported() ||
3003 (!msr_info->host_initiated && !guest_cpuid_has_mpx(vcpu)))
Paolo Bonzini93c4adc2014-03-05 23:19:52 +01003004 return 1;
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003005 msr_info->data = vmcs_read64(GUEST_BNDCFGS);
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00003006 break;
Ashok Rajc45dcc72016-06-22 14:59:56 +08003007 case MSR_IA32_MCG_EXT_CTL:
3008 if (!msr_info->host_initiated &&
3009 !(to_vmx(vcpu)->msr_ia32_feature_control &
3010 FEATURE_CONTROL_LMCE))
Jan Kiszkacae50132014-01-04 18:47:22 +01003011 return 1;
Ashok Rajc45dcc72016-06-22 14:59:56 +08003012 msr_info->data = vcpu->arch.mcg_ext_ctl;
3013 break;
Jan Kiszkacae50132014-01-04 18:47:22 +01003014 case MSR_IA32_FEATURE_CONTROL:
Haozhong Zhang3b840802016-06-22 14:59:54 +08003015 msr_info->data = to_vmx(vcpu)->msr_ia32_feature_control;
Jan Kiszkacae50132014-01-04 18:47:22 +01003016 break;
3017 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
3018 if (!nested_vmx_allowed(vcpu))
3019 return 1;
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003020 return vmx_get_vmx_msr(vcpu, msr_info->index, &msr_info->data);
Wanpeng Li20300092014-12-02 19:14:59 +08003021 case MSR_IA32_XSS:
3022 if (!vmx_xsaves_supported())
3023 return 1;
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003024 msr_info->data = vcpu->arch.ia32_xss;
Wanpeng Li20300092014-12-02 19:14:59 +08003025 break;
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003026 case MSR_TSC_AUX:
Haozhong Zhang81b1b9c2015-12-14 23:13:38 +08003027 if (!guest_cpuid_has_rdtscp(vcpu) && !msr_info->host_initiated)
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003028 return 1;
3029 /* Otherwise falls through */
Avi Kivity6aa8b732006-12-10 02:21:36 -08003030 default:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003031 msr = find_msr_entry(to_vmx(vcpu), msr_info->index);
Avi Kivity3bab1f52006-12-29 16:49:48 -08003032 if (msr) {
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003033 msr_info->data = msr->data;
Avi Kivity3bab1f52006-12-29 16:49:48 -08003034 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003035 }
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003036 return kvm_get_msr_common(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003037 }
3038
Avi Kivity6aa8b732006-12-10 02:21:36 -08003039 return 0;
3040}
3041
Jan Kiszkacae50132014-01-04 18:47:22 +01003042static void vmx_leave_nested(struct kvm_vcpu *vcpu);
3043
Avi Kivity6aa8b732006-12-10 02:21:36 -08003044/*
3045 * Writes msr value into into the appropriate "register".
3046 * Returns 0 on success, non-0 otherwise.
3047 * Assumes vcpu_load() was already called.
3048 */
Will Auld8fe8ab42012-11-29 12:42:12 -08003049static int vmx_set_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003050{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04003051 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03003052 struct shared_msr_entry *msr;
Eddie Dong2cc51562007-05-21 07:28:09 +03003053 int ret = 0;
Will Auld8fe8ab42012-11-29 12:42:12 -08003054 u32 msr_index = msr_info->index;
3055 u64 data = msr_info->data;
Eddie Dong2cc51562007-05-21 07:28:09 +03003056
Avi Kivity6aa8b732006-12-10 02:21:36 -08003057 switch (msr_index) {
Avi Kivity3bab1f52006-12-29 16:49:48 -08003058 case MSR_EFER:
Will Auld8fe8ab42012-11-29 12:42:12 -08003059 ret = kvm_set_msr_common(vcpu, msr_info);
Eddie Dong2cc51562007-05-21 07:28:09 +03003060 break;
Avi Kivity16175a72009-03-23 22:13:44 +02003061#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08003062 case MSR_FS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03003063 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003064 vmcs_writel(GUEST_FS_BASE, data);
3065 break;
3066 case MSR_GS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03003067 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003068 vmcs_writel(GUEST_GS_BASE, data);
3069 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03003070 case MSR_KERNEL_GS_BASE:
3071 vmx_load_host_state(vmx);
3072 vmx->msr_guest_kernel_gs_base = data;
3073 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003074#endif
3075 case MSR_IA32_SYSENTER_CS:
3076 vmcs_write32(GUEST_SYSENTER_CS, data);
3077 break;
3078 case MSR_IA32_SYSENTER_EIP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02003079 vmcs_writel(GUEST_SYSENTER_EIP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003080 break;
3081 case MSR_IA32_SYSENTER_ESP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02003082 vmcs_writel(GUEST_SYSENTER_ESP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003083 break;
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00003084 case MSR_IA32_BNDCFGS:
Haozhong Zhangcce8d2e2017-07-04 10:27:41 +08003085 if (!kvm_mpx_supported() ||
3086 (!msr_info->host_initiated && !guest_cpuid_has_mpx(vcpu)))
Paolo Bonzini93c4adc2014-03-05 23:19:52 +01003087 return 1;
Jim Mattson07592d62017-05-23 11:52:54 -07003088 if (is_noncanonical_address(data & PAGE_MASK) ||
3089 (data & MSR_IA32_BNDCFGS_RSVD))
3090 return 1;
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00003091 vmcs_write64(GUEST_BNDCFGS, data);
3092 break;
Jaswinder Singh Rajputaf24a4e2009-05-15 18:42:05 +05303093 case MSR_IA32_TSC:
Will Auld8fe8ab42012-11-29 12:42:12 -08003094 kvm_write_tsc(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003095 break;
Sheng Yang468d4722008-10-09 16:01:55 +08003096 case MSR_IA32_CR_PAT:
3097 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
Nadav Amit45666542014-09-18 22:39:44 +03003098 if (!kvm_mtrr_valid(vcpu, MSR_IA32_CR_PAT, data))
3099 return 1;
Sheng Yang468d4722008-10-09 16:01:55 +08003100 vmcs_write64(GUEST_IA32_PAT, data);
3101 vcpu->arch.pat = data;
3102 break;
3103 }
Will Auld8fe8ab42012-11-29 12:42:12 -08003104 ret = kvm_set_msr_common(vcpu, msr_info);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003105 break;
Will Auldba904632012-11-29 12:42:50 -08003106 case MSR_IA32_TSC_ADJUST:
3107 ret = kvm_set_msr_common(vcpu, msr_info);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003108 break;
Ashok Rajc45dcc72016-06-22 14:59:56 +08003109 case MSR_IA32_MCG_EXT_CTL:
3110 if ((!msr_info->host_initiated &&
3111 !(to_vmx(vcpu)->msr_ia32_feature_control &
3112 FEATURE_CONTROL_LMCE)) ||
3113 (data & ~MCG_EXT_CTL_LMCE_EN))
3114 return 1;
3115 vcpu->arch.mcg_ext_ctl = data;
3116 break;
Jan Kiszkacae50132014-01-04 18:47:22 +01003117 case MSR_IA32_FEATURE_CONTROL:
Haozhong Zhang37e4c992016-06-22 14:59:55 +08003118 if (!vmx_feature_control_msr_valid(vcpu, data) ||
Haozhong Zhang3b840802016-06-22 14:59:54 +08003119 (to_vmx(vcpu)->msr_ia32_feature_control &
Jan Kiszkacae50132014-01-04 18:47:22 +01003120 FEATURE_CONTROL_LOCKED && !msr_info->host_initiated))
3121 return 1;
Haozhong Zhang3b840802016-06-22 14:59:54 +08003122 vmx->msr_ia32_feature_control = data;
Jan Kiszkacae50132014-01-04 18:47:22 +01003123 if (msr_info->host_initiated && data == 0)
3124 vmx_leave_nested(vcpu);
3125 break;
3126 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
3127 return 1; /* they are read-only */
Wanpeng Li20300092014-12-02 19:14:59 +08003128 case MSR_IA32_XSS:
3129 if (!vmx_xsaves_supported())
3130 return 1;
3131 /*
3132 * The only supported bit as of Skylake is bit 8, but
3133 * it is not supported on KVM.
3134 */
3135 if (data != 0)
3136 return 1;
3137 vcpu->arch.ia32_xss = data;
3138 if (vcpu->arch.ia32_xss != host_xss)
3139 add_atomic_switch_msr(vmx, MSR_IA32_XSS,
3140 vcpu->arch.ia32_xss, host_xss);
3141 else
3142 clear_atomic_switch_msr(vmx, MSR_IA32_XSS);
3143 break;
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003144 case MSR_TSC_AUX:
Haozhong Zhang81b1b9c2015-12-14 23:13:38 +08003145 if (!guest_cpuid_has_rdtscp(vcpu) && !msr_info->host_initiated)
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003146 return 1;
3147 /* Check reserved bit, higher 32 bits should be zero */
3148 if ((data >> 32) != 0)
3149 return 1;
3150 /* Otherwise falls through */
Avi Kivity6aa8b732006-12-10 02:21:36 -08003151 default:
Rusty Russell8b9cf982007-07-30 16:31:43 +10003152 msr = find_msr_entry(vmx, msr_index);
Avi Kivity3bab1f52006-12-29 16:49:48 -08003153 if (msr) {
Andy Honig8b3c3102014-08-27 11:16:44 -07003154 u64 old_msr_data = msr->data;
Avi Kivity3bab1f52006-12-29 16:49:48 -08003155 msr->data = data;
Avi Kivity2225fd52012-04-18 15:03:04 +03003156 if (msr - vmx->guest_msrs < vmx->save_nmsrs) {
3157 preempt_disable();
Andy Honig8b3c3102014-08-27 11:16:44 -07003158 ret = kvm_set_shared_msr(msr->index, msr->data,
3159 msr->mask);
Avi Kivity2225fd52012-04-18 15:03:04 +03003160 preempt_enable();
Andy Honig8b3c3102014-08-27 11:16:44 -07003161 if (ret)
3162 msr->data = old_msr_data;
Avi Kivity2225fd52012-04-18 15:03:04 +03003163 }
Avi Kivity3bab1f52006-12-29 16:49:48 -08003164 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003165 }
Will Auld8fe8ab42012-11-29 12:42:12 -08003166 ret = kvm_set_msr_common(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003167 }
3168
Eddie Dong2cc51562007-05-21 07:28:09 +03003169 return ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003170}
3171
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03003172static void vmx_cache_reg(struct kvm_vcpu *vcpu, enum kvm_reg reg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003173{
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03003174 __set_bit(reg, (unsigned long *)&vcpu->arch.regs_avail);
3175 switch (reg) {
3176 case VCPU_REGS_RSP:
3177 vcpu->arch.regs[VCPU_REGS_RSP] = vmcs_readl(GUEST_RSP);
3178 break;
3179 case VCPU_REGS_RIP:
3180 vcpu->arch.regs[VCPU_REGS_RIP] = vmcs_readl(GUEST_RIP);
3181 break;
Avi Kivity6de4f3a2009-05-31 22:58:47 +03003182 case VCPU_EXREG_PDPTR:
3183 if (enable_ept)
3184 ept_save_pdptrs(vcpu);
3185 break;
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03003186 default:
3187 break;
3188 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08003189}
3190
Avi Kivity6aa8b732006-12-10 02:21:36 -08003191static __init int cpu_has_kvm_support(void)
3192{
Eduardo Habkost6210e372008-11-17 19:03:16 -02003193 return cpu_has_vmx();
Avi Kivity6aa8b732006-12-10 02:21:36 -08003194}
3195
3196static __init int vmx_disabled_by_bios(void)
3197{
3198 u64 msr;
3199
3200 rdmsrl(MSR_IA32_FEATURE_CONTROL, msr);
Shane Wangcafd6652010-04-29 12:09:01 -04003201 if (msr & FEATURE_CONTROL_LOCKED) {
Joseph Cihula23f3e992011-02-08 11:45:56 -08003202 /* launched w/ TXT and VMX disabled */
Shane Wangcafd6652010-04-29 12:09:01 -04003203 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
3204 && tboot_enabled())
3205 return 1;
Joseph Cihula23f3e992011-02-08 11:45:56 -08003206 /* launched w/o TXT and VMX only enabled w/ TXT */
Shane Wangcafd6652010-04-29 12:09:01 -04003207 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
Joseph Cihula23f3e992011-02-08 11:45:56 -08003208 && (msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
Shane Wangf9335af2010-11-17 11:40:17 +08003209 && !tboot_enabled()) {
3210 printk(KERN_WARNING "kvm: disable TXT in the BIOS or "
Joseph Cihula23f3e992011-02-08 11:45:56 -08003211 "activate TXT before enabling KVM\n");
Shane Wangcafd6652010-04-29 12:09:01 -04003212 return 1;
Shane Wangf9335af2010-11-17 11:40:17 +08003213 }
Joseph Cihula23f3e992011-02-08 11:45:56 -08003214 /* launched w/o TXT and VMX disabled */
3215 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
3216 && !tboot_enabled())
3217 return 1;
Shane Wangcafd6652010-04-29 12:09:01 -04003218 }
3219
3220 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003221}
3222
Dongxiao Xu7725b892010-05-11 18:29:38 +08003223static void kvm_cpu_vmxon(u64 addr)
3224{
Alexander Shishkin1c5ac212016-03-29 17:43:10 +03003225 intel_pt_handle_vmx(1);
3226
Dongxiao Xu7725b892010-05-11 18:29:38 +08003227 asm volatile (ASM_VMX_VMXON_RAX
3228 : : "a"(&addr), "m"(addr)
3229 : "memory", "cc");
3230}
3231
Radim Krčmář13a34e02014-08-28 15:13:03 +02003232static int hardware_enable(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003233{
3234 int cpu = raw_smp_processor_id();
3235 u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
Shane Wangcafd6652010-04-29 12:09:01 -04003236 u64 old, test_bits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003237
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07003238 if (cr4_read_shadow() & X86_CR4_VMXE)
Alexander Graf10474ae2009-09-15 11:37:46 +02003239 return -EBUSY;
3240
Nadav Har'Eld462b812011-05-24 15:26:10 +03003241 INIT_LIST_HEAD(&per_cpu(loaded_vmcss_on_cpu, cpu));
Feng Wubf9f6ac2015-09-18 22:29:55 +08003242 INIT_LIST_HEAD(&per_cpu(blocked_vcpu_on_cpu, cpu));
3243 spin_lock_init(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
Zhang Yanfei8f536b72012-12-06 23:43:34 +08003244
3245 /*
3246 * Now we can enable the vmclear operation in kdump
3247 * since the loaded_vmcss_on_cpu list on this cpu
3248 * has been initialized.
3249 *
3250 * Though the cpu is not in VMX operation now, there
3251 * is no problem to enable the vmclear operation
3252 * for the loaded_vmcss_on_cpu list is empty!
3253 */
3254 crash_enable_local_vmclear(cpu);
3255
Avi Kivity6aa8b732006-12-10 02:21:36 -08003256 rdmsrl(MSR_IA32_FEATURE_CONTROL, old);
Shane Wangcafd6652010-04-29 12:09:01 -04003257
3258 test_bits = FEATURE_CONTROL_LOCKED;
3259 test_bits |= FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
3260 if (tboot_enabled())
3261 test_bits |= FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX;
3262
3263 if ((old & test_bits) != test_bits) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003264 /* enable and lock */
Shane Wangcafd6652010-04-29 12:09:01 -04003265 wrmsrl(MSR_IA32_FEATURE_CONTROL, old | test_bits);
3266 }
Andy Lutomirski375074c2014-10-24 15:58:07 -07003267 cr4_set_bits(X86_CR4_VMXE);
Alexander Graf10474ae2009-09-15 11:37:46 +02003268
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08003269 if (vmm_exclusive) {
3270 kvm_cpu_vmxon(phys_addr);
3271 ept_sync_global();
3272 }
Alexander Graf10474ae2009-09-15 11:37:46 +02003273
Christoph Lameter89cbc762014-08-17 12:30:40 -05003274 native_store_gdt(this_cpu_ptr(&host_gdt));
Avi Kivity3444d7d2010-07-26 18:32:38 +03003275
Alexander Graf10474ae2009-09-15 11:37:46 +02003276 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003277}
3278
Nadav Har'Eld462b812011-05-24 15:26:10 +03003279static void vmclear_local_loaded_vmcss(void)
Avi Kivity543e4242008-05-13 16:22:47 +03003280{
3281 int cpu = raw_smp_processor_id();
Nadav Har'Eld462b812011-05-24 15:26:10 +03003282 struct loaded_vmcs *v, *n;
Avi Kivity543e4242008-05-13 16:22:47 +03003283
Nadav Har'Eld462b812011-05-24 15:26:10 +03003284 list_for_each_entry_safe(v, n, &per_cpu(loaded_vmcss_on_cpu, cpu),
3285 loaded_vmcss_on_cpu_link)
3286 __loaded_vmcs_clear(v);
Avi Kivity543e4242008-05-13 16:22:47 +03003287}
3288
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02003289
3290/* Just like cpu_vmxoff(), but with the __kvm_handle_fault_on_reboot()
3291 * tricks.
3292 */
3293static void kvm_cpu_vmxoff(void)
3294{
3295 asm volatile (__ex(ASM_VMX_VMXOFF) : : : "cc");
Alexander Shishkin1c5ac212016-03-29 17:43:10 +03003296
3297 intel_pt_handle_vmx(0);
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02003298}
3299
Radim Krčmář13a34e02014-08-28 15:13:03 +02003300static void hardware_disable(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003301{
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08003302 if (vmm_exclusive) {
Nadav Har'Eld462b812011-05-24 15:26:10 +03003303 vmclear_local_loaded_vmcss();
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08003304 kvm_cpu_vmxoff();
3305 }
Andy Lutomirski375074c2014-10-24 15:58:07 -07003306 cr4_clear_bits(X86_CR4_VMXE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003307}
3308
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003309static __init int adjust_vmx_controls(u32 ctl_min, u32 ctl_opt,
Mike Dayd77c26f2007-10-08 09:02:08 -04003310 u32 msr, u32 *result)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003311{
3312 u32 vmx_msr_low, vmx_msr_high;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003313 u32 ctl = ctl_min | ctl_opt;
3314
3315 rdmsr(msr, vmx_msr_low, vmx_msr_high);
3316
3317 ctl &= vmx_msr_high; /* bit == 0 in high word ==> must be zero */
3318 ctl |= vmx_msr_low; /* bit == 1 in low word ==> must be one */
3319
3320 /* Ensure minimum (required) set of control bits are supported. */
3321 if (ctl_min & ~ctl)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003322 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003323
3324 *result = ctl;
3325 return 0;
3326}
3327
Avi Kivity110312c2010-12-21 12:54:20 +02003328static __init bool allow_1_setting(u32 msr, u32 ctl)
3329{
3330 u32 vmx_msr_low, vmx_msr_high;
3331
3332 rdmsr(msr, vmx_msr_low, vmx_msr_high);
3333 return vmx_msr_high & ctl;
3334}
3335
Yang, Sheng002c7f72007-07-31 14:23:01 +03003336static __init int setup_vmcs_config(struct vmcs_config *vmcs_conf)
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003337{
3338 u32 vmx_msr_low, vmx_msr_high;
Sheng Yangd56f5462008-04-25 10:13:16 +08003339 u32 min, opt, min2, opt2;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003340 u32 _pin_based_exec_control = 0;
3341 u32 _cpu_based_exec_control = 0;
Sheng Yangf78e0e22007-10-29 09:40:42 +08003342 u32 _cpu_based_2nd_exec_control = 0;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003343 u32 _vmexit_control = 0;
3344 u32 _vmentry_control = 0;
3345
Raghavendra K T10166742012-02-07 23:19:20 +05303346 min = CPU_BASED_HLT_EXITING |
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003347#ifdef CONFIG_X86_64
3348 CPU_BASED_CR8_LOAD_EXITING |
3349 CPU_BASED_CR8_STORE_EXITING |
3350#endif
Sheng Yangd56f5462008-04-25 10:13:16 +08003351 CPU_BASED_CR3_LOAD_EXITING |
3352 CPU_BASED_CR3_STORE_EXITING |
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003353 CPU_BASED_USE_IO_BITMAPS |
3354 CPU_BASED_MOV_DR_EXITING |
Marcelo Tosattia7052892008-09-23 13:18:35 -03003355 CPU_BASED_USE_TSC_OFFSETING |
Sheng Yang59708672009-12-15 13:29:54 +08003356 CPU_BASED_MWAIT_EXITING |
3357 CPU_BASED_MONITOR_EXITING |
Avi Kivityfee84b02011-11-10 14:57:25 +02003358 CPU_BASED_INVLPG_EXITING |
3359 CPU_BASED_RDPMC_EXITING;
Anthony Liguori443381a2010-12-06 10:53:38 -06003360
Sheng Yangf78e0e22007-10-29 09:40:42 +08003361 opt = CPU_BASED_TPR_SHADOW |
Sheng Yang25c5f222008-03-28 13:18:56 +08003362 CPU_BASED_USE_MSR_BITMAPS |
Sheng Yangf78e0e22007-10-29 09:40:42 +08003363 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003364 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PROCBASED_CTLS,
3365 &_cpu_based_exec_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003366 return -EIO;
Yang, Sheng6e5d8652007-09-12 18:03:11 +08003367#ifdef CONFIG_X86_64
3368 if ((_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
3369 _cpu_based_exec_control &= ~CPU_BASED_CR8_LOAD_EXITING &
3370 ~CPU_BASED_CR8_STORE_EXITING;
3371#endif
Sheng Yangf78e0e22007-10-29 09:40:42 +08003372 if (_cpu_based_exec_control & CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) {
Sheng Yangd56f5462008-04-25 10:13:16 +08003373 min2 = 0;
3374 opt2 = SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Yang Zhang8d146952013-01-25 10:18:50 +08003375 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
Sheng Yang2384d2b2008-01-17 15:14:33 +08003376 SECONDARY_EXEC_WBINVD_EXITING |
Sheng Yangd56f5462008-04-25 10:13:16 +08003377 SECONDARY_EXEC_ENABLE_VPID |
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003378 SECONDARY_EXEC_ENABLE_EPT |
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08003379 SECONDARY_EXEC_UNRESTRICTED_GUEST |
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003380 SECONDARY_EXEC_PAUSE_LOOP_EXITING |
Mao, Junjiead756a12012-07-02 01:18:48 +00003381 SECONDARY_EXEC_RDTSCP |
Yang Zhang83d4c282013-01-25 10:18:49 +08003382 SECONDARY_EXEC_ENABLE_INVPCID |
Yang Zhangc7c9c562013-01-25 10:18:51 +08003383 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Abel Gordonabc4fc52013-04-18 14:35:25 +03003384 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
Wanpeng Li20300092014-12-02 19:14:59 +08003385 SECONDARY_EXEC_SHADOW_VMCS |
Kai Huang843e4332015-01-28 10:54:28 +08003386 SECONDARY_EXEC_XSAVES |
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08003387 SECONDARY_EXEC_ENABLE_PML |
Haozhong Zhang64903d62015-10-20 15:39:09 +08003388 SECONDARY_EXEC_TSC_SCALING;
Sheng Yangd56f5462008-04-25 10:13:16 +08003389 if (adjust_vmx_controls(min2, opt2,
3390 MSR_IA32_VMX_PROCBASED_CTLS2,
Sheng Yangf78e0e22007-10-29 09:40:42 +08003391 &_cpu_based_2nd_exec_control) < 0)
3392 return -EIO;
3393 }
3394#ifndef CONFIG_X86_64
3395 if (!(_cpu_based_2nd_exec_control &
3396 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
3397 _cpu_based_exec_control &= ~CPU_BASED_TPR_SHADOW;
3398#endif
Yang Zhang83d4c282013-01-25 10:18:49 +08003399
3400 if (!(_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
3401 _cpu_based_2nd_exec_control &= ~(
Yang Zhang8d146952013-01-25 10:18:50 +08003402 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Yang Zhangc7c9c562013-01-25 10:18:51 +08003403 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
3404 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
Yang Zhang83d4c282013-01-25 10:18:49 +08003405
Sheng Yangd56f5462008-04-25 10:13:16 +08003406 if (_cpu_based_2nd_exec_control & SECONDARY_EXEC_ENABLE_EPT) {
Marcelo Tosattia7052892008-09-23 13:18:35 -03003407 /* CR3 accesses and invlpg don't need to cause VM Exits when EPT
3408 enabled */
Gleb Natapov5fff7d22009-08-27 18:41:30 +03003409 _cpu_based_exec_control &= ~(CPU_BASED_CR3_LOAD_EXITING |
3410 CPU_BASED_CR3_STORE_EXITING |
3411 CPU_BASED_INVLPG_EXITING);
Sheng Yangd56f5462008-04-25 10:13:16 +08003412 rdmsr(MSR_IA32_VMX_EPT_VPID_CAP,
3413 vmx_capability.ept, vmx_capability.vpid);
3414 }
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003415
Paolo Bonzini91fa0f82016-06-15 20:55:08 +02003416 min = VM_EXIT_SAVE_DEBUG_CONTROLS | VM_EXIT_ACK_INTR_ON_EXIT;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003417#ifdef CONFIG_X86_64
3418 min |= VM_EXIT_HOST_ADDR_SPACE_SIZE;
3419#endif
Yang Zhanga547c6d2013-04-11 19:25:10 +08003420 opt = VM_EXIT_SAVE_IA32_PAT | VM_EXIT_LOAD_IA32_PAT |
Paolo Bonzini91fa0f82016-06-15 20:55:08 +02003421 VM_EXIT_CLEAR_BNDCFGS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003422 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_EXIT_CTLS,
3423 &_vmexit_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003424 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003425
Yang Zhang01e439b2013-04-11 19:25:12 +08003426 min = PIN_BASED_EXT_INTR_MASK | PIN_BASED_NMI_EXITING;
Yunhong Jiang64672c92016-06-13 14:19:59 -07003427 opt = PIN_BASED_VIRTUAL_NMIS | PIN_BASED_POSTED_INTR |
3428 PIN_BASED_VMX_PREEMPTION_TIMER;
Yang Zhang01e439b2013-04-11 19:25:12 +08003429 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PINBASED_CTLS,
3430 &_pin_based_exec_control) < 0)
3431 return -EIO;
3432
Paolo Bonzini1c17c3e2016-07-08 11:53:38 +02003433 if (cpu_has_broken_vmx_preemption_timer())
3434 _pin_based_exec_control &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
Yang Zhang01e439b2013-04-11 19:25:12 +08003435 if (!(_cpu_based_2nd_exec_control &
Paolo Bonzini91fa0f82016-06-15 20:55:08 +02003436 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY))
Yang Zhang01e439b2013-04-11 19:25:12 +08003437 _pin_based_exec_control &= ~PIN_BASED_POSTED_INTR;
3438
Paolo Bonzinic845f9c2014-02-21 10:55:44 +01003439 min = VM_ENTRY_LOAD_DEBUG_CONTROLS;
Liu, Jinsongda8999d2014-02-24 10:55:46 +00003440 opt = VM_ENTRY_LOAD_IA32_PAT | VM_ENTRY_LOAD_BNDCFGS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003441 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_ENTRY_CTLS,
3442 &_vmentry_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003443 return -EIO;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003444
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08003445 rdmsr(MSR_IA32_VMX_BASIC, vmx_msr_low, vmx_msr_high);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003446
3447 /* IA-32 SDM Vol 3B: VMCS size is never greater than 4kB. */
3448 if ((vmx_msr_high & 0x1fff) > PAGE_SIZE)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003449 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003450
3451#ifdef CONFIG_X86_64
3452 /* IA-32 SDM Vol 3B: 64-bit CPUs always have VMX_BASIC_MSR[48]==0. */
3453 if (vmx_msr_high & (1u<<16))
Yang, Sheng002c7f72007-07-31 14:23:01 +03003454 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003455#endif
3456
3457 /* Require Write-Back (WB) memory type for VMCS accesses. */
3458 if (((vmx_msr_high >> 18) & 15) != 6)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003459 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003460
Yang, Sheng002c7f72007-07-31 14:23:01 +03003461 vmcs_conf->size = vmx_msr_high & 0x1fff;
Paolo Bonzini16cb0252016-09-05 15:57:00 +02003462 vmcs_conf->order = get_order(vmcs_conf->size);
Jan Dakinevich9ac7e3e2016-09-04 21:23:15 +03003463 vmcs_conf->basic_cap = vmx_msr_high & ~0x1fff;
Yang, Sheng002c7f72007-07-31 14:23:01 +03003464 vmcs_conf->revision_id = vmx_msr_low;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003465
Yang, Sheng002c7f72007-07-31 14:23:01 +03003466 vmcs_conf->pin_based_exec_ctrl = _pin_based_exec_control;
3467 vmcs_conf->cpu_based_exec_ctrl = _cpu_based_exec_control;
Sheng Yangf78e0e22007-10-29 09:40:42 +08003468 vmcs_conf->cpu_based_2nd_exec_ctrl = _cpu_based_2nd_exec_control;
Yang, Sheng002c7f72007-07-31 14:23:01 +03003469 vmcs_conf->vmexit_ctrl = _vmexit_control;
3470 vmcs_conf->vmentry_ctrl = _vmentry_control;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003471
Avi Kivity110312c2010-12-21 12:54:20 +02003472 cpu_has_load_ia32_efer =
3473 allow_1_setting(MSR_IA32_VMX_ENTRY_CTLS,
3474 VM_ENTRY_LOAD_IA32_EFER)
3475 && allow_1_setting(MSR_IA32_VMX_EXIT_CTLS,
3476 VM_EXIT_LOAD_IA32_EFER);
3477
Gleb Natapov8bf00a52011-10-05 14:01:22 +02003478 cpu_has_load_perf_global_ctrl =
3479 allow_1_setting(MSR_IA32_VMX_ENTRY_CTLS,
3480 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL)
3481 && allow_1_setting(MSR_IA32_VMX_EXIT_CTLS,
3482 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
3483
3484 /*
3485 * Some cpus support VM_ENTRY_(LOAD|SAVE)_IA32_PERF_GLOBAL_CTRL
Andrea Gelminibb3541f2016-05-21 14:14:44 +02003486 * but due to errata below it can't be used. Workaround is to use
Gleb Natapov8bf00a52011-10-05 14:01:22 +02003487 * msr load mechanism to switch IA32_PERF_GLOBAL_CTRL.
3488 *
3489 * VM Exit May Incorrectly Clear IA32_PERF_GLOBAL_CTRL [34:32]
3490 *
3491 * AAK155 (model 26)
3492 * AAP115 (model 30)
3493 * AAT100 (model 37)
3494 * BC86,AAY89,BD102 (model 44)
3495 * BA97 (model 46)
3496 *
3497 */
3498 if (cpu_has_load_perf_global_ctrl && boot_cpu_data.x86 == 0x6) {
3499 switch (boot_cpu_data.x86_model) {
3500 case 26:
3501 case 30:
3502 case 37:
3503 case 44:
3504 case 46:
3505 cpu_has_load_perf_global_ctrl = false;
3506 printk_once(KERN_WARNING"kvm: VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL "
3507 "does not work properly. Using workaround\n");
3508 break;
3509 default:
3510 break;
3511 }
3512 }
3513
Borislav Petkov782511b2016-04-04 22:25:03 +02003514 if (boot_cpu_has(X86_FEATURE_XSAVES))
Wanpeng Li20300092014-12-02 19:14:59 +08003515 rdmsrl(MSR_IA32_XSS, host_xss);
3516
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003517 return 0;
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08003518}
Avi Kivity6aa8b732006-12-10 02:21:36 -08003519
3520static struct vmcs *alloc_vmcs_cpu(int cpu)
3521{
3522 int node = cpu_to_node(cpu);
3523 struct page *pages;
3524 struct vmcs *vmcs;
3525
Vlastimil Babka96db8002015-09-08 15:03:50 -07003526 pages = __alloc_pages_node(node, GFP_KERNEL, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003527 if (!pages)
3528 return NULL;
3529 vmcs = page_address(pages);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003530 memset(vmcs, 0, vmcs_config.size);
3531 vmcs->revision_id = vmcs_config.revision_id; /* vmcs revision id */
Avi Kivity6aa8b732006-12-10 02:21:36 -08003532 return vmcs;
3533}
3534
3535static struct vmcs *alloc_vmcs(void)
3536{
Ingo Molnard3b2c332007-01-05 16:36:23 -08003537 return alloc_vmcs_cpu(raw_smp_processor_id());
Avi Kivity6aa8b732006-12-10 02:21:36 -08003538}
3539
3540static void free_vmcs(struct vmcs *vmcs)
3541{
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003542 free_pages((unsigned long)vmcs, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003543}
3544
Nadav Har'Eld462b812011-05-24 15:26:10 +03003545/*
3546 * Free a VMCS, but before that VMCLEAR it on the CPU where it was last loaded
3547 */
3548static void free_loaded_vmcs(struct loaded_vmcs *loaded_vmcs)
3549{
3550 if (!loaded_vmcs->vmcs)
3551 return;
3552 loaded_vmcs_clear(loaded_vmcs);
3553 free_vmcs(loaded_vmcs->vmcs);
3554 loaded_vmcs->vmcs = NULL;
Jim Mattson355f4fb2016-10-28 08:29:39 -07003555 WARN_ON(loaded_vmcs->shadow_vmcs != NULL);
Nadav Har'Eld462b812011-05-24 15:26:10 +03003556}
3557
Sam Ravnborg39959582007-06-01 00:47:13 -07003558static void free_kvm_area(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003559{
3560 int cpu;
3561
Zachary Amsden3230bb42009-09-29 11:38:37 -10003562 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003563 free_vmcs(per_cpu(vmxarea, cpu));
Zachary Amsden3230bb42009-09-29 11:38:37 -10003564 per_cpu(vmxarea, cpu) = NULL;
3565 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08003566}
3567
Bandan Dasfe2b2012014-04-21 15:20:14 -04003568static void init_vmcs_shadow_fields(void)
3569{
3570 int i, j;
3571
3572 /* No checks for read only fields yet */
3573
3574 for (i = j = 0; i < max_shadow_read_write_fields; i++) {
3575 switch (shadow_read_write_fields[i]) {
3576 case GUEST_BNDCFGS:
Paolo Bonzinia87036a2016-03-08 09:52:13 +01003577 if (!kvm_mpx_supported())
Bandan Dasfe2b2012014-04-21 15:20:14 -04003578 continue;
3579 break;
3580 default:
3581 break;
3582 }
3583
3584 if (j < i)
3585 shadow_read_write_fields[j] =
3586 shadow_read_write_fields[i];
3587 j++;
3588 }
3589 max_shadow_read_write_fields = j;
3590
3591 /* shadowed fields guest access without vmexit */
3592 for (i = 0; i < max_shadow_read_write_fields; i++) {
3593 clear_bit(shadow_read_write_fields[i],
3594 vmx_vmwrite_bitmap);
3595 clear_bit(shadow_read_write_fields[i],
3596 vmx_vmread_bitmap);
3597 }
3598 for (i = 0; i < max_shadow_read_only_fields; i++)
3599 clear_bit(shadow_read_only_fields[i],
3600 vmx_vmread_bitmap);
3601}
3602
Avi Kivity6aa8b732006-12-10 02:21:36 -08003603static __init int alloc_kvm_area(void)
3604{
3605 int cpu;
3606
Zachary Amsden3230bb42009-09-29 11:38:37 -10003607 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003608 struct vmcs *vmcs;
3609
3610 vmcs = alloc_vmcs_cpu(cpu);
3611 if (!vmcs) {
3612 free_kvm_area();
3613 return -ENOMEM;
3614 }
3615
3616 per_cpu(vmxarea, cpu) = vmcs;
3617 }
3618 return 0;
3619}
3620
Gleb Natapov14168782013-01-21 15:36:49 +02003621static bool emulation_required(struct kvm_vcpu *vcpu)
3622{
3623 return emulate_invalid_guest_state && !guest_state_valid(vcpu);
3624}
3625
Gleb Natapov91b0aa22013-01-21 15:36:47 +02003626static void fix_pmode_seg(struct kvm_vcpu *vcpu, int seg,
Gleb Natapovd99e4152012-12-20 16:57:45 +02003627 struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003628{
Gleb Natapovd99e4152012-12-20 16:57:45 +02003629 if (!emulate_invalid_guest_state) {
3630 /*
3631 * CS and SS RPL should be equal during guest entry according
3632 * to VMX spec, but in reality it is not always so. Since vcpu
3633 * is in the middle of the transition from real mode to
3634 * protected mode it is safe to assume that RPL 0 is a good
3635 * default value.
3636 */
3637 if (seg == VCPU_SREG_CS || seg == VCPU_SREG_SS)
Nadav Amitb32a9912015-03-29 16:33:04 +03003638 save->selector &= ~SEGMENT_RPL_MASK;
3639 save->dpl = save->selector & SEGMENT_RPL_MASK;
Gleb Natapovd99e4152012-12-20 16:57:45 +02003640 save->s = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003641 }
Gleb Natapovd99e4152012-12-20 16:57:45 +02003642 vmx_set_segment(vcpu, save, seg);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003643}
3644
3645static void enter_pmode(struct kvm_vcpu *vcpu)
3646{
3647 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03003648 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003649
Gleb Natapovd99e4152012-12-20 16:57:45 +02003650 /*
3651 * Update real mode segment cache. It may be not up-to-date if sement
3652 * register was written while vcpu was in a guest mode.
3653 */
3654 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
3655 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
3656 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
3657 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
3658 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
3659 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
3660
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003661 vmx->rmode.vm86_active = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003662
Avi Kivity2fb92db2011-04-27 19:42:18 +03003663 vmx_segment_cache_clear(vmx);
3664
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003665 vmx_set_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003666
3667 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03003668 flags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
3669 flags |= vmx->rmode.save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003670 vmcs_writel(GUEST_RFLAGS, flags);
3671
Rusty Russell66aee912007-07-17 23:34:16 +10003672 vmcs_writel(GUEST_CR4, (vmcs_readl(GUEST_CR4) & ~X86_CR4_VME) |
3673 (vmcs_readl(CR4_READ_SHADOW) & X86_CR4_VME));
Avi Kivity6aa8b732006-12-10 02:21:36 -08003674
3675 update_exception_bitmap(vcpu);
3676
Gleb Natapov91b0aa22013-01-21 15:36:47 +02003677 fix_pmode_seg(vcpu, VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
3678 fix_pmode_seg(vcpu, VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
3679 fix_pmode_seg(vcpu, VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
3680 fix_pmode_seg(vcpu, VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
3681 fix_pmode_seg(vcpu, VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
3682 fix_pmode_seg(vcpu, VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003683}
3684
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003685static void fix_rmode_seg(int seg, struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003686{
Mathias Krause772e0312012-08-30 01:30:19 +02003687 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Gleb Natapovd99e4152012-12-20 16:57:45 +02003688 struct kvm_segment var = *save;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003689
Gleb Natapovd99e4152012-12-20 16:57:45 +02003690 var.dpl = 0x3;
3691 if (seg == VCPU_SREG_CS)
3692 var.type = 0x3;
3693
3694 if (!emulate_invalid_guest_state) {
3695 var.selector = var.base >> 4;
3696 var.base = var.base & 0xffff0;
3697 var.limit = 0xffff;
3698 var.g = 0;
3699 var.db = 0;
3700 var.present = 1;
3701 var.s = 1;
3702 var.l = 0;
3703 var.unusable = 0;
3704 var.type = 0x3;
3705 var.avl = 0;
3706 if (save->base & 0xf)
3707 printk_once(KERN_WARNING "kvm: segment base is not "
3708 "paragraph aligned when entering "
3709 "protected mode (seg=%d)", seg);
3710 }
3711
3712 vmcs_write16(sf->selector, var.selector);
Chao Peng7c3bab12017-02-21 03:50:01 -05003713 vmcs_writel(sf->base, var.base);
Gleb Natapovd99e4152012-12-20 16:57:45 +02003714 vmcs_write32(sf->limit, var.limit);
3715 vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(&var));
Avi Kivity6aa8b732006-12-10 02:21:36 -08003716}
3717
3718static void enter_rmode(struct kvm_vcpu *vcpu)
3719{
3720 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03003721 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003722
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003723 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
3724 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
3725 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
3726 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
3727 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
Gleb Natapovc6ad11532012-12-12 19:10:51 +02003728 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
3729 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003730
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003731 vmx->rmode.vm86_active = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003732
Gleb Natapov776e58e2011-03-13 12:34:27 +02003733 /*
3734 * Very old userspace does not call KVM_SET_TSS_ADDR before entering
Jan Kiszka4918c6c2013-03-15 08:38:56 +01003735 * vcpu. Warn the user that an update is overdue.
Gleb Natapov776e58e2011-03-13 12:34:27 +02003736 */
Jan Kiszka4918c6c2013-03-15 08:38:56 +01003737 if (!vcpu->kvm->arch.tss_addr)
Gleb Natapov776e58e2011-03-13 12:34:27 +02003738 printk_once(KERN_WARNING "kvm: KVM_SET_TSS_ADDR need to be "
3739 "called before entering vcpu\n");
Gleb Natapov776e58e2011-03-13 12:34:27 +02003740
Avi Kivity2fb92db2011-04-27 19:42:18 +03003741 vmx_segment_cache_clear(vmx);
3742
Jan Kiszka4918c6c2013-03-15 08:38:56 +01003743 vmcs_writel(GUEST_TR_BASE, vcpu->kvm->arch.tss_addr);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003744 vmcs_write32(GUEST_TR_LIMIT, RMODE_TSS_SIZE - 1);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003745 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
3746
3747 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03003748 vmx->rmode.save_rflags = flags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003749
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01003750 flags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003751
3752 vmcs_writel(GUEST_RFLAGS, flags);
Rusty Russell66aee912007-07-17 23:34:16 +10003753 vmcs_writel(GUEST_CR4, vmcs_readl(GUEST_CR4) | X86_CR4_VME);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003754 update_exception_bitmap(vcpu);
3755
Gleb Natapovd99e4152012-12-20 16:57:45 +02003756 fix_rmode_seg(VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
3757 fix_rmode_seg(VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
3758 fix_rmode_seg(VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
3759 fix_rmode_seg(VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
3760 fix_rmode_seg(VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
3761 fix_rmode_seg(VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03003762
Eddie Dong8668a3c2007-10-10 14:26:45 +08003763 kvm_mmu_reset_context(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003764}
3765
Amit Shah401d10d2009-02-20 22:53:37 +05303766static void vmx_set_efer(struct kvm_vcpu *vcpu, u64 efer)
3767{
3768 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03003769 struct shared_msr_entry *msr = find_msr_entry(vmx, MSR_EFER);
3770
3771 if (!msr)
3772 return;
Amit Shah401d10d2009-02-20 22:53:37 +05303773
Avi Kivity44ea2b12009-09-06 15:55:37 +03003774 /*
3775 * Force kernel_gs_base reloading before EFER changes, as control
3776 * of this msr depends on is_long_mode().
3777 */
3778 vmx_load_host_state(to_vmx(vcpu));
Avi Kivityf6801df2010-01-21 15:31:50 +02003779 vcpu->arch.efer = efer;
Amit Shah401d10d2009-02-20 22:53:37 +05303780 if (efer & EFER_LMA) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02003781 vm_entry_controls_setbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Amit Shah401d10d2009-02-20 22:53:37 +05303782 msr->data = efer;
3783 } else {
Gleb Natapov2961e8762013-11-25 15:37:13 +02003784 vm_entry_controls_clearbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Amit Shah401d10d2009-02-20 22:53:37 +05303785
3786 msr->data = efer & ~EFER_LME;
3787 }
3788 setup_msrs(vmx);
3789}
3790
Avi Kivity05b3e0c2006-12-13 00:33:45 -08003791#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08003792
3793static void enter_lmode(struct kvm_vcpu *vcpu)
3794{
3795 u32 guest_tr_ar;
3796
Avi Kivity2fb92db2011-04-27 19:42:18 +03003797 vmx_segment_cache_clear(to_vmx(vcpu));
3798
Avi Kivity6aa8b732006-12-10 02:21:36 -08003799 guest_tr_ar = vmcs_read32(GUEST_TR_AR_BYTES);
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003800 if ((guest_tr_ar & VMX_AR_TYPE_MASK) != VMX_AR_TYPE_BUSY_64_TSS) {
Jan Kiszkabd801582011-09-12 11:26:22 +02003801 pr_debug_ratelimited("%s: tss fixup for long mode. \n",
3802 __func__);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003803 vmcs_write32(GUEST_TR_AR_BYTES,
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003804 (guest_tr_ar & ~VMX_AR_TYPE_MASK)
3805 | VMX_AR_TYPE_BUSY_64_TSS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003806 }
Avi Kivityda38f432010-07-06 11:30:49 +03003807 vmx_set_efer(vcpu, vcpu->arch.efer | EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003808}
3809
3810static void exit_lmode(struct kvm_vcpu *vcpu)
3811{
Gleb Natapov2961e8762013-11-25 15:37:13 +02003812 vm_entry_controls_clearbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Avi Kivityda38f432010-07-06 11:30:49 +03003813 vmx_set_efer(vcpu, vcpu->arch.efer & ~EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003814}
3815
3816#endif
3817
Wanpeng Lidd5f5342015-09-23 18:26:57 +08003818static inline void __vmx_flush_tlb(struct kvm_vcpu *vcpu, int vpid)
Sheng Yang2384d2b2008-01-17 15:14:33 +08003819{
Wanpeng Lidd5f5342015-09-23 18:26:57 +08003820 vpid_sync_context(vpid);
Xiao Guangrongdd180b32010-07-03 16:02:42 +08003821 if (enable_ept) {
3822 if (!VALID_PAGE(vcpu->arch.mmu.root_hpa))
3823 return;
Sheng Yang4e1096d2008-07-06 19:16:51 +08003824 ept_sync_context(construct_eptp(vcpu->arch.mmu.root_hpa));
Xiao Guangrongdd180b32010-07-03 16:02:42 +08003825 }
Sheng Yang2384d2b2008-01-17 15:14:33 +08003826}
3827
Wanpeng Lidd5f5342015-09-23 18:26:57 +08003828static void vmx_flush_tlb(struct kvm_vcpu *vcpu)
3829{
3830 __vmx_flush_tlb(vcpu, to_vmx(vcpu)->vpid);
3831}
3832
Jim Mattson8386ff52017-03-16 13:53:59 -07003833static void vmx_flush_tlb_ept_only(struct kvm_vcpu *vcpu)
3834{
3835 if (enable_ept)
3836 vmx_flush_tlb(vcpu);
3837}
3838
Avi Kivitye8467fd2009-12-29 18:43:06 +02003839static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu)
3840{
3841 ulong cr0_guest_owned_bits = vcpu->arch.cr0_guest_owned_bits;
3842
3843 vcpu->arch.cr0 &= ~cr0_guest_owned_bits;
3844 vcpu->arch.cr0 |= vmcs_readl(GUEST_CR0) & cr0_guest_owned_bits;
3845}
3846
Avi Kivityaff48ba2010-12-05 18:56:11 +02003847static void vmx_decache_cr3(struct kvm_vcpu *vcpu)
3848{
3849 if (enable_ept && is_paging(vcpu))
3850 vcpu->arch.cr3 = vmcs_readl(GUEST_CR3);
3851 __set_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail);
3852}
3853
Anthony Liguori25c4c272007-04-27 09:29:21 +03003854static void vmx_decache_cr4_guest_bits(struct kvm_vcpu *vcpu)
Avi Kivity399badf2007-01-05 16:36:38 -08003855{
Avi Kivityfc78f512009-12-07 12:16:48 +02003856 ulong cr4_guest_owned_bits = vcpu->arch.cr4_guest_owned_bits;
3857
3858 vcpu->arch.cr4 &= ~cr4_guest_owned_bits;
3859 vcpu->arch.cr4 |= vmcs_readl(GUEST_CR4) & cr4_guest_owned_bits;
Avi Kivity399badf2007-01-05 16:36:38 -08003860}
3861
Sheng Yang14394422008-04-28 12:24:45 +08003862static void ept_load_pdptrs(struct kvm_vcpu *vcpu)
3863{
Gleb Natapovd0d538b2013-10-09 19:13:19 +03003864 struct kvm_mmu *mmu = vcpu->arch.walk_mmu;
3865
Avi Kivity6de4f3a2009-05-31 22:58:47 +03003866 if (!test_bit(VCPU_EXREG_PDPTR,
3867 (unsigned long *)&vcpu->arch.regs_dirty))
3868 return;
3869
Sheng Yang14394422008-04-28 12:24:45 +08003870 if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
Gleb Natapovd0d538b2013-10-09 19:13:19 +03003871 vmcs_write64(GUEST_PDPTR0, mmu->pdptrs[0]);
3872 vmcs_write64(GUEST_PDPTR1, mmu->pdptrs[1]);
3873 vmcs_write64(GUEST_PDPTR2, mmu->pdptrs[2]);
3874 vmcs_write64(GUEST_PDPTR3, mmu->pdptrs[3]);
Sheng Yang14394422008-04-28 12:24:45 +08003875 }
3876}
3877
Avi Kivity8f5d5492009-05-31 18:41:29 +03003878static void ept_save_pdptrs(struct kvm_vcpu *vcpu)
3879{
Gleb Natapovd0d538b2013-10-09 19:13:19 +03003880 struct kvm_mmu *mmu = vcpu->arch.walk_mmu;
3881
Avi Kivity8f5d5492009-05-31 18:41:29 +03003882 if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
Gleb Natapovd0d538b2013-10-09 19:13:19 +03003883 mmu->pdptrs[0] = vmcs_read64(GUEST_PDPTR0);
3884 mmu->pdptrs[1] = vmcs_read64(GUEST_PDPTR1);
3885 mmu->pdptrs[2] = vmcs_read64(GUEST_PDPTR2);
3886 mmu->pdptrs[3] = vmcs_read64(GUEST_PDPTR3);
Avi Kivity8f5d5492009-05-31 18:41:29 +03003887 }
Avi Kivity6de4f3a2009-05-31 22:58:47 +03003888
3889 __set_bit(VCPU_EXREG_PDPTR,
3890 (unsigned long *)&vcpu->arch.regs_avail);
3891 __set_bit(VCPU_EXREG_PDPTR,
3892 (unsigned long *)&vcpu->arch.regs_dirty);
Avi Kivity8f5d5492009-05-31 18:41:29 +03003893}
3894
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003895static int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4);
Sheng Yang14394422008-04-28 12:24:45 +08003896
3897static void ept_update_paging_mode_cr0(unsigned long *hw_cr0,
3898 unsigned long cr0,
3899 struct kvm_vcpu *vcpu)
3900{
Marcelo Tosatti5233dd52011-06-06 14:27:47 -03003901 if (!test_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail))
3902 vmx_decache_cr3(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08003903 if (!(cr0 & X86_CR0_PG)) {
3904 /* From paging/starting to nonpaging */
3905 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
Sheng Yang65267ea2008-06-18 14:43:38 +08003906 vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) |
Sheng Yang14394422008-04-28 12:24:45 +08003907 (CPU_BASED_CR3_LOAD_EXITING |
3908 CPU_BASED_CR3_STORE_EXITING));
3909 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02003910 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08003911 } else if (!is_paging(vcpu)) {
3912 /* From nonpaging to paging */
3913 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
Sheng Yang65267ea2008-06-18 14:43:38 +08003914 vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) &
Sheng Yang14394422008-04-28 12:24:45 +08003915 ~(CPU_BASED_CR3_LOAD_EXITING |
3916 CPU_BASED_CR3_STORE_EXITING));
3917 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02003918 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08003919 }
Sheng Yang95eb84a2009-08-19 09:52:18 +08003920
3921 if (!(cr0 & X86_CR0_WP))
3922 *hw_cr0 &= ~X86_CR0_WP;
Sheng Yang14394422008-04-28 12:24:45 +08003923}
3924
Avi Kivity6aa8b732006-12-10 02:21:36 -08003925static void vmx_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
3926{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003927 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003928 unsigned long hw_cr0;
3929
Gleb Natapov50378782013-02-04 16:00:28 +02003930 hw_cr0 = (cr0 & ~KVM_GUEST_CR0_MASK);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003931 if (enable_unrestricted_guest)
Gleb Natapov50378782013-02-04 16:00:28 +02003932 hw_cr0 |= KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST;
Gleb Natapov218e7632013-01-21 15:36:45 +02003933 else {
Gleb Natapov50378782013-02-04 16:00:28 +02003934 hw_cr0 |= KVM_VM_CR0_ALWAYS_ON;
Sheng Yang14394422008-04-28 12:24:45 +08003935
Gleb Natapov218e7632013-01-21 15:36:45 +02003936 if (vmx->rmode.vm86_active && (cr0 & X86_CR0_PE))
3937 enter_pmode(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003938
Gleb Natapov218e7632013-01-21 15:36:45 +02003939 if (!vmx->rmode.vm86_active && !(cr0 & X86_CR0_PE))
3940 enter_rmode(vcpu);
3941 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08003942
Avi Kivity05b3e0c2006-12-13 00:33:45 -08003943#ifdef CONFIG_X86_64
Avi Kivityf6801df2010-01-21 15:31:50 +02003944 if (vcpu->arch.efer & EFER_LME) {
Rusty Russell707d92fa2007-07-17 23:19:08 +10003945 if (!is_paging(vcpu) && (cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08003946 enter_lmode(vcpu);
Rusty Russell707d92fa2007-07-17 23:19:08 +10003947 if (is_paging(vcpu) && !(cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08003948 exit_lmode(vcpu);
3949 }
3950#endif
3951
Avi Kivity089d0342009-03-23 18:26:32 +02003952 if (enable_ept)
Sheng Yang14394422008-04-28 12:24:45 +08003953 ept_update_paging_mode_cr0(&hw_cr0, cr0, vcpu);
3954
Avi Kivity02daab22009-12-30 12:40:26 +02003955 if (!vcpu->fpu_active)
Avi Kivity81231c62010-01-24 16:26:40 +02003956 hw_cr0 |= X86_CR0_TS | X86_CR0_MP;
Avi Kivity02daab22009-12-30 12:40:26 +02003957
Avi Kivity6aa8b732006-12-10 02:21:36 -08003958 vmcs_writel(CR0_READ_SHADOW, cr0);
Sheng Yang14394422008-04-28 12:24:45 +08003959 vmcs_writel(GUEST_CR0, hw_cr0);
Zhang Xiantaoad312c72007-12-13 23:50:52 +08003960 vcpu->arch.cr0 = cr0;
Gleb Natapov14168782013-01-21 15:36:49 +02003961
3962 /* depends on vcpu->arch.cr0 to be set to a new value */
3963 vmx->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003964}
3965
Sheng Yang14394422008-04-28 12:24:45 +08003966static u64 construct_eptp(unsigned long root_hpa)
3967{
3968 u64 eptp;
3969
3970 /* TODO write the value reading from MSR */
3971 eptp = VMX_EPT_DEFAULT_MT |
3972 VMX_EPT_DEFAULT_GAW << VMX_EPT_GAW_EPTP_SHIFT;
Xudong Haob38f9932012-05-28 19:33:36 +08003973 if (enable_ept_ad_bits)
3974 eptp |= VMX_EPT_AD_ENABLE_BIT;
Sheng Yang14394422008-04-28 12:24:45 +08003975 eptp |= (root_hpa & PAGE_MASK);
3976
3977 return eptp;
3978}
3979
Avi Kivity6aa8b732006-12-10 02:21:36 -08003980static void vmx_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3)
3981{
Sheng Yang14394422008-04-28 12:24:45 +08003982 unsigned long guest_cr3;
3983 u64 eptp;
3984
3985 guest_cr3 = cr3;
Avi Kivity089d0342009-03-23 18:26:32 +02003986 if (enable_ept) {
Sheng Yang14394422008-04-28 12:24:45 +08003987 eptp = construct_eptp(cr3);
3988 vmcs_write64(EPT_POINTER, eptp);
Jan Kiszka59ab5a82013-08-08 16:26:29 +02003989 if (is_paging(vcpu) || is_guest_mode(vcpu))
3990 guest_cr3 = kvm_read_cr3(vcpu);
3991 else
3992 guest_cr3 = vcpu->kvm->arch.ept_identity_map_addr;
Marcelo Tosatti7c93be42009-10-26 16:48:33 -02003993 ept_load_pdptrs(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08003994 }
3995
Sheng Yang2384d2b2008-01-17 15:14:33 +08003996 vmx_flush_tlb(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08003997 vmcs_writel(GUEST_CR3, guest_cr3);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003998}
3999
Nadav Har'El5e1746d2011-05-25 23:03:24 +03004000static int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004001{
Ben Serebrin085e68e2015-04-16 11:58:05 -07004002 /*
4003 * Pass through host's Machine Check Enable value to hw_cr4, which
4004 * is in force while we are in guest mode. Do not let guests control
4005 * this bit, even if host CR4.MCE == 0.
4006 */
4007 unsigned long hw_cr4 =
4008 (cr4_read_shadow() & X86_CR4_MCE) |
4009 (cr4 & ~X86_CR4_MCE) |
4010 (to_vmx(vcpu)->rmode.vm86_active ?
4011 KVM_RMODE_VM_CR4_ALWAYS_ON : KVM_PMODE_VM_CR4_ALWAYS_ON);
Sheng Yang14394422008-04-28 12:24:45 +08004012
Nadav Har'El5e1746d2011-05-25 23:03:24 +03004013 if (cr4 & X86_CR4_VMXE) {
4014 /*
4015 * To use VMXON (and later other VMX instructions), a guest
4016 * must first be able to turn on cr4.VMXE (see handle_vmon()).
4017 * So basically the check on whether to allow nested VMX
4018 * is here.
4019 */
4020 if (!nested_vmx_allowed(vcpu))
4021 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004022 }
4023 if (to_vmx(vcpu)->nested.vmxon &&
4024 ((cr4 & VMXON_CR4_ALWAYSON) != VMXON_CR4_ALWAYSON))
Nadav Har'El5e1746d2011-05-25 23:03:24 +03004025 return 1;
4026
Zhang Xiantaoad312c72007-12-13 23:50:52 +08004027 vcpu->arch.cr4 = cr4;
Avi Kivitybc230082009-12-08 12:14:42 +02004028 if (enable_ept) {
4029 if (!is_paging(vcpu)) {
4030 hw_cr4 &= ~X86_CR4_PAE;
4031 hw_cr4 |= X86_CR4_PSE;
4032 } else if (!(cr4 & X86_CR4_PAE)) {
4033 hw_cr4 &= ~X86_CR4_PAE;
4034 }
4035 }
Sheng Yang14394422008-04-28 12:24:45 +08004036
Radim Krčmář656ec4a2015-11-02 22:20:00 +01004037 if (!enable_unrestricted_guest && !is_paging(vcpu))
4038 /*
Huaitong Handdba2622016-03-22 16:51:15 +08004039 * SMEP/SMAP/PKU is disabled if CPU is in non-paging mode in
4040 * hardware. To emulate this behavior, SMEP/SMAP/PKU needs
4041 * to be manually disabled when guest switches to non-paging
4042 * mode.
4043 *
4044 * If !enable_unrestricted_guest, the CPU is always running
4045 * with CR0.PG=1 and CR4 needs to be modified.
4046 * If enable_unrestricted_guest, the CPU automatically
4047 * disables SMEP/SMAP/PKU when the guest sets CR0.PG=0.
Radim Krčmář656ec4a2015-11-02 22:20:00 +01004048 */
Huaitong Handdba2622016-03-22 16:51:15 +08004049 hw_cr4 &= ~(X86_CR4_SMEP | X86_CR4_SMAP | X86_CR4_PKE);
Radim Krčmář656ec4a2015-11-02 22:20:00 +01004050
Sheng Yang14394422008-04-28 12:24:45 +08004051 vmcs_writel(CR4_READ_SHADOW, cr4);
4052 vmcs_writel(GUEST_CR4, hw_cr4);
Nadav Har'El5e1746d2011-05-25 23:03:24 +03004053 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004054}
4055
Avi Kivity6aa8b732006-12-10 02:21:36 -08004056static void vmx_get_segment(struct kvm_vcpu *vcpu,
4057 struct kvm_segment *var, int seg)
4058{
Avi Kivitya9179492011-01-03 14:28:52 +02004059 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004060 u32 ar;
4061
Gleb Natapovc6ad11532012-12-12 19:10:51 +02004062 if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03004063 *var = vmx->rmode.segs[seg];
Avi Kivitya9179492011-01-03 14:28:52 +02004064 if (seg == VCPU_SREG_TR
Avi Kivity2fb92db2011-04-27 19:42:18 +03004065 || var->selector == vmx_read_guest_seg_selector(vmx, seg))
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03004066 return;
Avi Kivity1390a282012-08-21 17:07:08 +03004067 var->base = vmx_read_guest_seg_base(vmx, seg);
4068 var->selector = vmx_read_guest_seg_selector(vmx, seg);
4069 return;
Avi Kivitya9179492011-01-03 14:28:52 +02004070 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03004071 var->base = vmx_read_guest_seg_base(vmx, seg);
4072 var->limit = vmx_read_guest_seg_limit(vmx, seg);
4073 var->selector = vmx_read_guest_seg_selector(vmx, seg);
4074 ar = vmx_read_guest_seg_ar(vmx, seg);
Gleb Natapov03617c12013-06-28 13:17:18 +03004075 var->unusable = (ar >> 16) & 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004076 var->type = ar & 15;
4077 var->s = (ar >> 4) & 1;
4078 var->dpl = (ar >> 5) & 3;
Gleb Natapov03617c12013-06-28 13:17:18 +03004079 /*
4080 * Some userspaces do not preserve unusable property. Since usable
4081 * segment has to be present according to VMX spec we can use present
4082 * property to amend userspace bug by making unusable segment always
4083 * nonpresent. vmx_segment_access_rights() already marks nonpresent
4084 * segment as unusable.
4085 */
4086 var->present = !var->unusable;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004087 var->avl = (ar >> 12) & 1;
4088 var->l = (ar >> 13) & 1;
4089 var->db = (ar >> 14) & 1;
4090 var->g = (ar >> 15) & 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004091}
4092
Avi Kivitya9179492011-01-03 14:28:52 +02004093static u64 vmx_get_segment_base(struct kvm_vcpu *vcpu, int seg)
4094{
Avi Kivitya9179492011-01-03 14:28:52 +02004095 struct kvm_segment s;
4096
4097 if (to_vmx(vcpu)->rmode.vm86_active) {
4098 vmx_get_segment(vcpu, &s, seg);
4099 return s.base;
4100 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03004101 return vmx_read_guest_seg_base(to_vmx(vcpu), seg);
Avi Kivitya9179492011-01-03 14:28:52 +02004102}
4103
Marcelo Tosattib09408d2013-01-07 19:27:06 -02004104static int vmx_get_cpl(struct kvm_vcpu *vcpu)
Izik Eidus2e4d2652008-03-24 19:38:34 +02004105{
Marcelo Tosattib09408d2013-01-07 19:27:06 -02004106 struct vcpu_vmx *vmx = to_vmx(vcpu);
4107
Paolo Bonziniae9fedc2014-05-14 09:39:49 +02004108 if (unlikely(vmx->rmode.vm86_active))
Izik Eidus2e4d2652008-03-24 19:38:34 +02004109 return 0;
Paolo Bonziniae9fedc2014-05-14 09:39:49 +02004110 else {
4111 int ar = vmx_read_guest_seg_ar(vmx, VCPU_SREG_SS);
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07004112 return VMX_AR_DPL(ar);
Avi Kivity69c73022011-03-07 15:26:44 +02004113 }
Avi Kivity69c73022011-03-07 15:26:44 +02004114}
4115
Avi Kivity653e3102007-05-07 10:55:37 +03004116static u32 vmx_segment_access_rights(struct kvm_segment *var)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004117{
Avi Kivity6aa8b732006-12-10 02:21:36 -08004118 u32 ar;
4119
Avi Kivityf0495f92012-06-07 17:06:10 +03004120 if (var->unusable || !var->present)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004121 ar = 1 << 16;
4122 else {
4123 ar = var->type & 15;
4124 ar |= (var->s & 1) << 4;
4125 ar |= (var->dpl & 3) << 5;
4126 ar |= (var->present & 1) << 7;
4127 ar |= (var->avl & 1) << 12;
4128 ar |= (var->l & 1) << 13;
4129 ar |= (var->db & 1) << 14;
4130 ar |= (var->g & 1) << 15;
4131 }
Avi Kivity653e3102007-05-07 10:55:37 +03004132
4133 return ar;
4134}
4135
4136static void vmx_set_segment(struct kvm_vcpu *vcpu,
4137 struct kvm_segment *var, int seg)
4138{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004139 struct vcpu_vmx *vmx = to_vmx(vcpu);
Mathias Krause772e0312012-08-30 01:30:19 +02004140 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Avi Kivity653e3102007-05-07 10:55:37 +03004141
Avi Kivity2fb92db2011-04-27 19:42:18 +03004142 vmx_segment_cache_clear(vmx);
4143
Gleb Natapov1ecd50a2012-12-12 19:10:54 +02004144 if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
4145 vmx->rmode.segs[seg] = *var;
4146 if (seg == VCPU_SREG_TR)
4147 vmcs_write16(sf->selector, var->selector);
4148 else if (var->s)
4149 fix_rmode_seg(seg, &vmx->rmode.segs[seg]);
Gleb Natapovd99e4152012-12-20 16:57:45 +02004150 goto out;
Avi Kivity653e3102007-05-07 10:55:37 +03004151 }
Gleb Natapov1ecd50a2012-12-12 19:10:54 +02004152
Avi Kivity653e3102007-05-07 10:55:37 +03004153 vmcs_writel(sf->base, var->base);
4154 vmcs_write32(sf->limit, var->limit);
4155 vmcs_write16(sf->selector, var->selector);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004156
4157 /*
4158 * Fix the "Accessed" bit in AR field of segment registers for older
4159 * qemu binaries.
4160 * IA32 arch specifies that at the time of processor reset the
4161 * "Accessed" bit in the AR field of segment registers is 1. And qemu
Guo Chao0fa06072012-06-28 15:16:19 +08004162 * is setting it to 0 in the userland code. This causes invalid guest
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004163 * state vmexit when "unrestricted guest" mode is turned on.
4164 * Fix for this setup issue in cpu_reset is being pushed in the qemu
4165 * tree. Newer qemu binaries with that qemu fix would not need this
4166 * kvm hack.
4167 */
4168 if (enable_unrestricted_guest && (seg != VCPU_SREG_LDTR))
Gleb Natapovf924d662012-12-12 19:10:55 +02004169 var->type |= 0x1; /* Accessed */
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004170
Gleb Natapovf924d662012-12-12 19:10:55 +02004171 vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(var));
Gleb Natapovd99e4152012-12-20 16:57:45 +02004172
4173out:
Paolo Bonzini98eb2f82014-03-27 09:51:52 +01004174 vmx->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004175}
4176
Avi Kivity6aa8b732006-12-10 02:21:36 -08004177static void vmx_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l)
4178{
Avi Kivity2fb92db2011-04-27 19:42:18 +03004179 u32 ar = vmx_read_guest_seg_ar(to_vmx(vcpu), VCPU_SREG_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004180
4181 *db = (ar >> 14) & 1;
4182 *l = (ar >> 13) & 1;
4183}
4184
Gleb Natapov89a27f42010-02-16 10:51:48 +02004185static void vmx_get_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004186{
Gleb Natapov89a27f42010-02-16 10:51:48 +02004187 dt->size = vmcs_read32(GUEST_IDTR_LIMIT);
4188 dt->address = vmcs_readl(GUEST_IDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004189}
4190
Gleb Natapov89a27f42010-02-16 10:51:48 +02004191static void vmx_set_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004192{
Gleb Natapov89a27f42010-02-16 10:51:48 +02004193 vmcs_write32(GUEST_IDTR_LIMIT, dt->size);
4194 vmcs_writel(GUEST_IDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004195}
4196
Gleb Natapov89a27f42010-02-16 10:51:48 +02004197static void vmx_get_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004198{
Gleb Natapov89a27f42010-02-16 10:51:48 +02004199 dt->size = vmcs_read32(GUEST_GDTR_LIMIT);
4200 dt->address = vmcs_readl(GUEST_GDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004201}
4202
Gleb Natapov89a27f42010-02-16 10:51:48 +02004203static void vmx_set_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004204{
Gleb Natapov89a27f42010-02-16 10:51:48 +02004205 vmcs_write32(GUEST_GDTR_LIMIT, dt->size);
4206 vmcs_writel(GUEST_GDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004207}
4208
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004209static bool rmode_segment_valid(struct kvm_vcpu *vcpu, int seg)
4210{
4211 struct kvm_segment var;
4212 u32 ar;
4213
4214 vmx_get_segment(vcpu, &var, seg);
Gleb Natapov07f42f52012-12-12 19:10:49 +02004215 var.dpl = 0x3;
Gleb Natapov0647f4a2012-12-12 19:10:50 +02004216 if (seg == VCPU_SREG_CS)
4217 var.type = 0x3;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004218 ar = vmx_segment_access_rights(&var);
4219
4220 if (var.base != (var.selector << 4))
4221 return false;
Gleb Natapov89efbed2012-12-20 16:57:44 +02004222 if (var.limit != 0xffff)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004223 return false;
Gleb Natapov07f42f52012-12-12 19:10:49 +02004224 if (ar != 0xf3)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004225 return false;
4226
4227 return true;
4228}
4229
4230static bool code_segment_valid(struct kvm_vcpu *vcpu)
4231{
4232 struct kvm_segment cs;
4233 unsigned int cs_rpl;
4234
4235 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
Nadav Amitb32a9912015-03-29 16:33:04 +03004236 cs_rpl = cs.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004237
Avi Kivity1872a3f2009-01-04 23:26:52 +02004238 if (cs.unusable)
4239 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07004240 if (~cs.type & (VMX_AR_TYPE_CODE_MASK|VMX_AR_TYPE_ACCESSES_MASK))
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004241 return false;
4242 if (!cs.s)
4243 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07004244 if (cs.type & VMX_AR_TYPE_WRITEABLE_MASK) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004245 if (cs.dpl > cs_rpl)
4246 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02004247 } else {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004248 if (cs.dpl != cs_rpl)
4249 return false;
4250 }
4251 if (!cs.present)
4252 return false;
4253
4254 /* TODO: Add Reserved field check, this'll require a new member in the kvm_segment_field structure */
4255 return true;
4256}
4257
4258static bool stack_segment_valid(struct kvm_vcpu *vcpu)
4259{
4260 struct kvm_segment ss;
4261 unsigned int ss_rpl;
4262
4263 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
Nadav Amitb32a9912015-03-29 16:33:04 +03004264 ss_rpl = ss.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004265
Avi Kivity1872a3f2009-01-04 23:26:52 +02004266 if (ss.unusable)
4267 return true;
4268 if (ss.type != 3 && ss.type != 7)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004269 return false;
4270 if (!ss.s)
4271 return false;
4272 if (ss.dpl != ss_rpl) /* DPL != RPL */
4273 return false;
4274 if (!ss.present)
4275 return false;
4276
4277 return true;
4278}
4279
4280static bool data_segment_valid(struct kvm_vcpu *vcpu, int seg)
4281{
4282 struct kvm_segment var;
4283 unsigned int rpl;
4284
4285 vmx_get_segment(vcpu, &var, seg);
Nadav Amitb32a9912015-03-29 16:33:04 +03004286 rpl = var.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004287
Avi Kivity1872a3f2009-01-04 23:26:52 +02004288 if (var.unusable)
4289 return true;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004290 if (!var.s)
4291 return false;
4292 if (!var.present)
4293 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07004294 if (~var.type & (VMX_AR_TYPE_CODE_MASK|VMX_AR_TYPE_WRITEABLE_MASK)) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004295 if (var.dpl < rpl) /* DPL < RPL */
4296 return false;
4297 }
4298
4299 /* TODO: Add other members to kvm_segment_field to allow checking for other access
4300 * rights flags
4301 */
4302 return true;
4303}
4304
4305static bool tr_valid(struct kvm_vcpu *vcpu)
4306{
4307 struct kvm_segment tr;
4308
4309 vmx_get_segment(vcpu, &tr, VCPU_SREG_TR);
4310
Avi Kivity1872a3f2009-01-04 23:26:52 +02004311 if (tr.unusable)
4312 return false;
Nadav Amitb32a9912015-03-29 16:33:04 +03004313 if (tr.selector & SEGMENT_TI_MASK) /* TI = 1 */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004314 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02004315 if (tr.type != 3 && tr.type != 11) /* TODO: Check if guest is in IA32e mode */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004316 return false;
4317 if (!tr.present)
4318 return false;
4319
4320 return true;
4321}
4322
4323static bool ldtr_valid(struct kvm_vcpu *vcpu)
4324{
4325 struct kvm_segment ldtr;
4326
4327 vmx_get_segment(vcpu, &ldtr, VCPU_SREG_LDTR);
4328
Avi Kivity1872a3f2009-01-04 23:26:52 +02004329 if (ldtr.unusable)
4330 return true;
Nadav Amitb32a9912015-03-29 16:33:04 +03004331 if (ldtr.selector & SEGMENT_TI_MASK) /* TI = 1 */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004332 return false;
4333 if (ldtr.type != 2)
4334 return false;
4335 if (!ldtr.present)
4336 return false;
4337
4338 return true;
4339}
4340
4341static bool cs_ss_rpl_check(struct kvm_vcpu *vcpu)
4342{
4343 struct kvm_segment cs, ss;
4344
4345 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
4346 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
4347
Nadav Amitb32a9912015-03-29 16:33:04 +03004348 return ((cs.selector & SEGMENT_RPL_MASK) ==
4349 (ss.selector & SEGMENT_RPL_MASK));
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004350}
4351
4352/*
4353 * Check if guest state is valid. Returns true if valid, false if
4354 * not.
4355 * We assume that registers are always usable
4356 */
4357static bool guest_state_valid(struct kvm_vcpu *vcpu)
4358{
Gleb Natapovc5e97c82013-01-21 15:36:43 +02004359 if (enable_unrestricted_guest)
4360 return true;
4361
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004362 /* real mode guest state checks */
Gleb Natapovf13882d2013-04-14 16:07:37 +03004363 if (!is_protmode(vcpu) || (vmx_get_rflags(vcpu) & X86_EFLAGS_VM)) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004364 if (!rmode_segment_valid(vcpu, VCPU_SREG_CS))
4365 return false;
4366 if (!rmode_segment_valid(vcpu, VCPU_SREG_SS))
4367 return false;
4368 if (!rmode_segment_valid(vcpu, VCPU_SREG_DS))
4369 return false;
4370 if (!rmode_segment_valid(vcpu, VCPU_SREG_ES))
4371 return false;
4372 if (!rmode_segment_valid(vcpu, VCPU_SREG_FS))
4373 return false;
4374 if (!rmode_segment_valid(vcpu, VCPU_SREG_GS))
4375 return false;
4376 } else {
4377 /* protected mode guest state checks */
4378 if (!cs_ss_rpl_check(vcpu))
4379 return false;
4380 if (!code_segment_valid(vcpu))
4381 return false;
4382 if (!stack_segment_valid(vcpu))
4383 return false;
4384 if (!data_segment_valid(vcpu, VCPU_SREG_DS))
4385 return false;
4386 if (!data_segment_valid(vcpu, VCPU_SREG_ES))
4387 return false;
4388 if (!data_segment_valid(vcpu, VCPU_SREG_FS))
4389 return false;
4390 if (!data_segment_valid(vcpu, VCPU_SREG_GS))
4391 return false;
4392 if (!tr_valid(vcpu))
4393 return false;
4394 if (!ldtr_valid(vcpu))
4395 return false;
4396 }
4397 /* TODO:
4398 * - Add checks on RIP
4399 * - Add checks on RFLAGS
4400 */
4401
4402 return true;
4403}
4404
Mike Dayd77c26f2007-10-08 09:02:08 -04004405static int init_rmode_tss(struct kvm *kvm)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004406{
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004407 gfn_t fn;
Izik Eidus195aefd2007-10-01 22:14:18 +02004408 u16 data = 0;
Paolo Bonzini1f755a82014-09-16 13:37:40 +02004409 int idx, r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004410
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004411 idx = srcu_read_lock(&kvm->srcu);
Jan Kiszka4918c6c2013-03-15 08:38:56 +01004412 fn = kvm->arch.tss_addr >> PAGE_SHIFT;
Izik Eidus195aefd2007-10-01 22:14:18 +02004413 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
4414 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004415 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02004416 data = TSS_BASE_SIZE + TSS_REDIRECTION_SIZE;
Sheng Yang464d17c2008-08-13 14:10:33 +08004417 r = kvm_write_guest_page(kvm, fn++, &data,
4418 TSS_IOPB_BASE_OFFSET, sizeof(u16));
Izik Eidus195aefd2007-10-01 22:14:18 +02004419 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004420 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02004421 r = kvm_clear_guest_page(kvm, fn++, 0, PAGE_SIZE);
4422 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004423 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02004424 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
4425 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004426 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02004427 data = ~0;
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004428 r = kvm_write_guest_page(kvm, fn, &data,
4429 RMODE_TSS_SIZE - 2 * PAGE_SIZE - 1,
4430 sizeof(u8));
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004431out:
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004432 srcu_read_unlock(&kvm->srcu, idx);
Paolo Bonzini1f755a82014-09-16 13:37:40 +02004433 return r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004434}
4435
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004436static int init_rmode_identity_map(struct kvm *kvm)
4437{
Tang Chenf51770e2014-09-16 18:41:59 +08004438 int i, idx, r = 0;
Dan Williamsba049e92016-01-15 16:56:11 -08004439 kvm_pfn_t identity_map_pfn;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004440 u32 tmp;
4441
Avi Kivity089d0342009-03-23 18:26:32 +02004442 if (!enable_ept)
Tang Chenf51770e2014-09-16 18:41:59 +08004443 return 0;
Tang Chena255d472014-09-16 18:41:58 +08004444
4445 /* Protect kvm->arch.ept_identity_pagetable_done. */
4446 mutex_lock(&kvm->slots_lock);
4447
Tang Chenf51770e2014-09-16 18:41:59 +08004448 if (likely(kvm->arch.ept_identity_pagetable_done))
Tang Chena255d472014-09-16 18:41:58 +08004449 goto out2;
Tang Chena255d472014-09-16 18:41:58 +08004450
Sheng Yangb927a3c2009-07-21 10:42:48 +08004451 identity_map_pfn = kvm->arch.ept_identity_map_addr >> PAGE_SHIFT;
Tang Chena255d472014-09-16 18:41:58 +08004452
4453 r = alloc_identity_pagetable(kvm);
Tang Chenf51770e2014-09-16 18:41:59 +08004454 if (r < 0)
Tang Chena255d472014-09-16 18:41:58 +08004455 goto out2;
4456
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004457 idx = srcu_read_lock(&kvm->srcu);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004458 r = kvm_clear_guest_page(kvm, identity_map_pfn, 0, PAGE_SIZE);
4459 if (r < 0)
4460 goto out;
4461 /* Set up identity-mapping pagetable for EPT in real mode */
4462 for (i = 0; i < PT32_ENT_PER_PAGE; i++) {
4463 tmp = (i << 22) + (_PAGE_PRESENT | _PAGE_RW | _PAGE_USER |
4464 _PAGE_ACCESSED | _PAGE_DIRTY | _PAGE_PSE);
4465 r = kvm_write_guest_page(kvm, identity_map_pfn,
4466 &tmp, i * sizeof(tmp), sizeof(tmp));
4467 if (r < 0)
4468 goto out;
4469 }
4470 kvm->arch.ept_identity_pagetable_done = true;
Tang Chenf51770e2014-09-16 18:41:59 +08004471
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004472out:
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004473 srcu_read_unlock(&kvm->srcu, idx);
Tang Chena255d472014-09-16 18:41:58 +08004474
4475out2:
4476 mutex_unlock(&kvm->slots_lock);
Tang Chenf51770e2014-09-16 18:41:59 +08004477 return r;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004478}
4479
Avi Kivity6aa8b732006-12-10 02:21:36 -08004480static void seg_setup(int seg)
4481{
Mathias Krause772e0312012-08-30 01:30:19 +02004482 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004483 unsigned int ar;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004484
4485 vmcs_write16(sf->selector, 0);
4486 vmcs_writel(sf->base, 0);
4487 vmcs_write32(sf->limit, 0xffff);
Gleb Natapovd54d07b2012-12-20 16:57:46 +02004488 ar = 0x93;
4489 if (seg == VCPU_SREG_CS)
4490 ar |= 0x08; /* code segment */
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004491
4492 vmcs_write32(sf->ar_bytes, ar);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004493}
4494
Sheng Yangf78e0e22007-10-29 09:40:42 +08004495static int alloc_apic_access_page(struct kvm *kvm)
4496{
Xiao Guangrong44841412012-09-07 14:14:20 +08004497 struct page *page;
Sheng Yangf78e0e22007-10-29 09:40:42 +08004498 int r = 0;
4499
Marcelo Tosatti79fac952009-12-23 14:35:26 -02004500 mutex_lock(&kvm->slots_lock);
Tang Chenc24ae0d2014-09-24 15:57:58 +08004501 if (kvm->arch.apic_access_page_done)
Sheng Yangf78e0e22007-10-29 09:40:42 +08004502 goto out;
Paolo Bonzini1d8007b2015-10-12 13:38:32 +02004503 r = __x86_set_memory_region(kvm, APIC_ACCESS_PAGE_PRIVATE_MEMSLOT,
4504 APIC_DEFAULT_PHYS_BASE, PAGE_SIZE);
Sheng Yangf78e0e22007-10-29 09:40:42 +08004505 if (r)
4506 goto out;
Izik Eidus72dc67a2008-02-10 18:04:15 +02004507
Tang Chen73a6d942014-09-11 13:38:00 +08004508 page = gfn_to_page(kvm, APIC_DEFAULT_PHYS_BASE >> PAGE_SHIFT);
Xiao Guangrong44841412012-09-07 14:14:20 +08004509 if (is_error_page(page)) {
4510 r = -EFAULT;
4511 goto out;
4512 }
4513
Tang Chenc24ae0d2014-09-24 15:57:58 +08004514 /*
4515 * Do not pin the page in memory, so that memory hot-unplug
4516 * is able to migrate it.
4517 */
4518 put_page(page);
4519 kvm->arch.apic_access_page_done = true;
Sheng Yangf78e0e22007-10-29 09:40:42 +08004520out:
Marcelo Tosatti79fac952009-12-23 14:35:26 -02004521 mutex_unlock(&kvm->slots_lock);
Sheng Yangf78e0e22007-10-29 09:40:42 +08004522 return r;
4523}
4524
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004525static int alloc_identity_pagetable(struct kvm *kvm)
4526{
Tang Chena255d472014-09-16 18:41:58 +08004527 /* Called with kvm->slots_lock held. */
4528
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004529 int r = 0;
4530
Tang Chena255d472014-09-16 18:41:58 +08004531 BUG_ON(kvm->arch.ept_identity_pagetable_done);
4532
Paolo Bonzini1d8007b2015-10-12 13:38:32 +02004533 r = __x86_set_memory_region(kvm, IDENTITY_PAGETABLE_PRIVATE_MEMSLOT,
4534 kvm->arch.ept_identity_map_addr, PAGE_SIZE);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004535
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004536 return r;
4537}
4538
Wanpeng Li991e7a02015-09-16 17:30:05 +08004539static int allocate_vpid(void)
Sheng Yang2384d2b2008-01-17 15:14:33 +08004540{
4541 int vpid;
4542
Avi Kivity919818a2009-03-23 18:01:29 +02004543 if (!enable_vpid)
Wanpeng Li991e7a02015-09-16 17:30:05 +08004544 return 0;
Sheng Yang2384d2b2008-01-17 15:14:33 +08004545 spin_lock(&vmx_vpid_lock);
4546 vpid = find_first_zero_bit(vmx_vpid_bitmap, VMX_NR_VPIDS);
Wanpeng Li991e7a02015-09-16 17:30:05 +08004547 if (vpid < VMX_NR_VPIDS)
Sheng Yang2384d2b2008-01-17 15:14:33 +08004548 __set_bit(vpid, vmx_vpid_bitmap);
Wanpeng Li991e7a02015-09-16 17:30:05 +08004549 else
4550 vpid = 0;
Sheng Yang2384d2b2008-01-17 15:14:33 +08004551 spin_unlock(&vmx_vpid_lock);
Wanpeng Li991e7a02015-09-16 17:30:05 +08004552 return vpid;
Sheng Yang2384d2b2008-01-17 15:14:33 +08004553}
4554
Wanpeng Li991e7a02015-09-16 17:30:05 +08004555static void free_vpid(int vpid)
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08004556{
Wanpeng Li991e7a02015-09-16 17:30:05 +08004557 if (!enable_vpid || vpid == 0)
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08004558 return;
4559 spin_lock(&vmx_vpid_lock);
Wanpeng Li991e7a02015-09-16 17:30:05 +08004560 __clear_bit(vpid, vmx_vpid_bitmap);
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08004561 spin_unlock(&vmx_vpid_lock);
4562}
4563
Yang Zhang8d146952013-01-25 10:18:50 +08004564#define MSR_TYPE_R 1
4565#define MSR_TYPE_W 2
4566static void __vmx_disable_intercept_for_msr(unsigned long *msr_bitmap,
4567 u32 msr, int type)
Sheng Yang25c5f222008-03-28 13:18:56 +08004568{
Avi Kivity3e7c73e2009-02-24 21:46:19 +02004569 int f = sizeof(unsigned long);
Sheng Yang25c5f222008-03-28 13:18:56 +08004570
4571 if (!cpu_has_vmx_msr_bitmap())
4572 return;
4573
4574 /*
4575 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
4576 * have the write-low and read-high bitmap offsets the wrong way round.
4577 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
4578 */
Sheng Yang25c5f222008-03-28 13:18:56 +08004579 if (msr <= 0x1fff) {
Yang Zhang8d146952013-01-25 10:18:50 +08004580 if (type & MSR_TYPE_R)
4581 /* read-low */
4582 __clear_bit(msr, msr_bitmap + 0x000 / f);
4583
4584 if (type & MSR_TYPE_W)
4585 /* write-low */
4586 __clear_bit(msr, msr_bitmap + 0x800 / f);
4587
Sheng Yang25c5f222008-03-28 13:18:56 +08004588 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
4589 msr &= 0x1fff;
Yang Zhang8d146952013-01-25 10:18:50 +08004590 if (type & MSR_TYPE_R)
4591 /* read-high */
4592 __clear_bit(msr, msr_bitmap + 0x400 / f);
4593
4594 if (type & MSR_TYPE_W)
4595 /* write-high */
4596 __clear_bit(msr, msr_bitmap + 0xc00 / f);
4597
4598 }
4599}
4600
4601static void __vmx_enable_intercept_for_msr(unsigned long *msr_bitmap,
4602 u32 msr, int type)
4603{
4604 int f = sizeof(unsigned long);
4605
4606 if (!cpu_has_vmx_msr_bitmap())
4607 return;
4608
4609 /*
4610 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
4611 * have the write-low and read-high bitmap offsets the wrong way round.
4612 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
4613 */
4614 if (msr <= 0x1fff) {
4615 if (type & MSR_TYPE_R)
4616 /* read-low */
4617 __set_bit(msr, msr_bitmap + 0x000 / f);
4618
4619 if (type & MSR_TYPE_W)
4620 /* write-low */
4621 __set_bit(msr, msr_bitmap + 0x800 / f);
4622
4623 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
4624 msr &= 0x1fff;
4625 if (type & MSR_TYPE_R)
4626 /* read-high */
4627 __set_bit(msr, msr_bitmap + 0x400 / f);
4628
4629 if (type & MSR_TYPE_W)
4630 /* write-high */
4631 __set_bit(msr, msr_bitmap + 0xc00 / f);
4632
Sheng Yang25c5f222008-03-28 13:18:56 +08004633 }
Sheng Yang25c5f222008-03-28 13:18:56 +08004634}
4635
Wincy Vanf2b93282015-02-03 23:56:03 +08004636/*
4637 * If a msr is allowed by L0, we should check whether it is allowed by L1.
4638 * The corresponding bit will be cleared unless both of L0 and L1 allow it.
4639 */
4640static void nested_vmx_disable_intercept_for_msr(unsigned long *msr_bitmap_l1,
4641 unsigned long *msr_bitmap_nested,
4642 u32 msr, int type)
4643{
4644 int f = sizeof(unsigned long);
4645
4646 if (!cpu_has_vmx_msr_bitmap()) {
4647 WARN_ON(1);
4648 return;
4649 }
4650
4651 /*
4652 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
4653 * have the write-low and read-high bitmap offsets the wrong way round.
4654 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
4655 */
4656 if (msr <= 0x1fff) {
4657 if (type & MSR_TYPE_R &&
4658 !test_bit(msr, msr_bitmap_l1 + 0x000 / f))
4659 /* read-low */
4660 __clear_bit(msr, msr_bitmap_nested + 0x000 / f);
4661
4662 if (type & MSR_TYPE_W &&
4663 !test_bit(msr, msr_bitmap_l1 + 0x800 / f))
4664 /* write-low */
4665 __clear_bit(msr, msr_bitmap_nested + 0x800 / f);
4666
4667 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
4668 msr &= 0x1fff;
4669 if (type & MSR_TYPE_R &&
4670 !test_bit(msr, msr_bitmap_l1 + 0x400 / f))
4671 /* read-high */
4672 __clear_bit(msr, msr_bitmap_nested + 0x400 / f);
4673
4674 if (type & MSR_TYPE_W &&
4675 !test_bit(msr, msr_bitmap_l1 + 0xc00 / f))
4676 /* write-high */
4677 __clear_bit(msr, msr_bitmap_nested + 0xc00 / f);
4678
4679 }
4680}
4681
Avi Kivity58972972009-02-24 22:26:47 +02004682static void vmx_disable_intercept_for_msr(u32 msr, bool longmode_only)
4683{
4684 if (!longmode_only)
Yang Zhang8d146952013-01-25 10:18:50 +08004685 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy,
4686 msr, MSR_TYPE_R | MSR_TYPE_W);
4687 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode,
4688 msr, MSR_TYPE_R | MSR_TYPE_W);
4689}
4690
Wanpeng Lif6e90f92016-09-22 07:43:25 +08004691static void vmx_enable_intercept_msr_read_x2apic(u32 msr, bool apicv_active)
Yang Zhang8d146952013-01-25 10:18:50 +08004692{
Wanpeng Lif6e90f92016-09-22 07:43:25 +08004693 if (apicv_active) {
4694 __vmx_enable_intercept_for_msr(vmx_msr_bitmap_legacy_x2apic,
4695 msr, MSR_TYPE_R);
4696 __vmx_enable_intercept_for_msr(vmx_msr_bitmap_longmode_x2apic,
4697 msr, MSR_TYPE_R);
4698 } else {
4699 __vmx_enable_intercept_for_msr(vmx_msr_bitmap_legacy_x2apic_apicv_inactive,
4700 msr, MSR_TYPE_R);
4701 __vmx_enable_intercept_for_msr(vmx_msr_bitmap_longmode_x2apic_apicv_inactive,
4702 msr, MSR_TYPE_R);
4703 }
Yang Zhang8d146952013-01-25 10:18:50 +08004704}
4705
Wanpeng Lif6e90f92016-09-22 07:43:25 +08004706static void vmx_disable_intercept_msr_read_x2apic(u32 msr, bool apicv_active)
Yang Zhang8d146952013-01-25 10:18:50 +08004707{
Wanpeng Lif6e90f92016-09-22 07:43:25 +08004708 if (apicv_active) {
4709 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy_x2apic,
4710 msr, MSR_TYPE_R);
4711 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode_x2apic,
4712 msr, MSR_TYPE_R);
4713 } else {
4714 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy_x2apic_apicv_inactive,
4715 msr, MSR_TYPE_R);
4716 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode_x2apic_apicv_inactive,
4717 msr, MSR_TYPE_R);
4718 }
Yang Zhang8d146952013-01-25 10:18:50 +08004719}
4720
Wanpeng Lif6e90f92016-09-22 07:43:25 +08004721static void vmx_disable_intercept_msr_write_x2apic(u32 msr, bool apicv_active)
Yang Zhang8d146952013-01-25 10:18:50 +08004722{
Wanpeng Lif6e90f92016-09-22 07:43:25 +08004723 if (apicv_active) {
4724 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy_x2apic,
4725 msr, MSR_TYPE_W);
4726 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode_x2apic,
4727 msr, MSR_TYPE_W);
4728 } else {
4729 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy_x2apic_apicv_inactive,
4730 msr, MSR_TYPE_W);
4731 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode_x2apic_apicv_inactive,
4732 msr, MSR_TYPE_W);
4733 }
Avi Kivity58972972009-02-24 22:26:47 +02004734}
4735
Andrey Smetanind62caab2015-11-10 15:36:33 +03004736static bool vmx_get_enable_apicv(void)
Paolo Bonzinid50ab6c2015-07-29 11:49:59 +02004737{
Andrey Smetanind62caab2015-11-10 15:36:33 +03004738 return enable_apicv;
Paolo Bonzinid50ab6c2015-07-29 11:49:59 +02004739}
4740
Wincy Van705699a2015-02-03 23:58:17 +08004741static int vmx_complete_nested_posted_interrupt(struct kvm_vcpu *vcpu)
4742{
4743 struct vcpu_vmx *vmx = to_vmx(vcpu);
4744 int max_irr;
4745 void *vapic_page;
4746 u16 status;
4747
4748 if (vmx->nested.pi_desc &&
4749 vmx->nested.pi_pending) {
4750 vmx->nested.pi_pending = false;
4751 if (!pi_test_and_clear_on(vmx->nested.pi_desc))
4752 return 0;
4753
4754 max_irr = find_last_bit(
4755 (unsigned long *)vmx->nested.pi_desc->pir, 256);
4756
4757 if (max_irr == 256)
4758 return 0;
4759
4760 vapic_page = kmap(vmx->nested.virtual_apic_page);
4761 if (!vapic_page) {
4762 WARN_ON(1);
4763 return -ENOMEM;
4764 }
4765 __kvm_apic_update_irr(vmx->nested.pi_desc->pir, vapic_page);
4766 kunmap(vmx->nested.virtual_apic_page);
4767
4768 status = vmcs_read16(GUEST_INTR_STATUS);
4769 if ((u8)max_irr > ((u8)status & 0xff)) {
4770 status &= ~0xff;
4771 status |= (u8)max_irr;
4772 vmcs_write16(GUEST_INTR_STATUS, status);
4773 }
4774 }
4775 return 0;
4776}
4777
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01004778static inline bool kvm_vcpu_trigger_posted_interrupt(struct kvm_vcpu *vcpu)
4779{
4780#ifdef CONFIG_SMP
4781 if (vcpu->mode == IN_GUEST_MODE) {
Feng Wu28b835d2015-09-18 22:29:54 +08004782 /*
Haozhong Zhang3ffbe622017-09-18 09:56:50 +08004783 * The vector of interrupt to be delivered to vcpu had
4784 * been set in PIR before this function.
Feng Wu28b835d2015-09-18 22:29:54 +08004785 *
Haozhong Zhang3ffbe622017-09-18 09:56:50 +08004786 * Following cases will be reached in this block, and
4787 * we always send a notification event in all cases as
4788 * explained below.
4789 *
4790 * Case 1: vcpu keeps in non-root mode. Sending a
4791 * notification event posts the interrupt to vcpu.
4792 *
4793 * Case 2: vcpu exits to root mode and is still
4794 * runnable. PIR will be synced to vIRR before the
4795 * next vcpu entry. Sending a notification event in
4796 * this case has no effect, as vcpu is not in root
4797 * mode.
4798 *
4799 * Case 3: vcpu exits to root mode and is blocked.
4800 * vcpu_block() has already synced PIR to vIRR and
4801 * never blocks vcpu if vIRR is not cleared. Therefore,
4802 * a blocked vcpu here does not wait for any requested
4803 * interrupts in PIR, and sending a notification event
4804 * which has no effect is safe here.
Feng Wu28b835d2015-09-18 22:29:54 +08004805 */
Feng Wu28b835d2015-09-18 22:29:54 +08004806
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01004807 apic->send_IPI_mask(get_cpu_mask(vcpu->cpu),
4808 POSTED_INTR_VECTOR);
4809 return true;
4810 }
4811#endif
4812 return false;
4813}
4814
Wincy Van705699a2015-02-03 23:58:17 +08004815static int vmx_deliver_nested_posted_interrupt(struct kvm_vcpu *vcpu,
4816 int vector)
4817{
4818 struct vcpu_vmx *vmx = to_vmx(vcpu);
4819
4820 if (is_guest_mode(vcpu) &&
4821 vector == vmx->nested.posted_intr_nv) {
4822 /* the PIR and ON have been set by L1. */
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01004823 kvm_vcpu_trigger_posted_interrupt(vcpu);
Wincy Van705699a2015-02-03 23:58:17 +08004824 /*
4825 * If a posted intr is not recognized by hardware,
4826 * we will accomplish it in the next vmentry.
4827 */
4828 vmx->nested.pi_pending = true;
4829 kvm_make_request(KVM_REQ_EVENT, vcpu);
4830 return 0;
4831 }
4832 return -1;
4833}
Avi Kivity6aa8b732006-12-10 02:21:36 -08004834/*
Yang Zhanga20ed542013-04-11 19:25:15 +08004835 * Send interrupt to vcpu via posted interrupt way.
4836 * 1. If target vcpu is running(non-root mode), send posted interrupt
4837 * notification to vcpu and hardware will sync PIR to vIRR atomically.
4838 * 2. If target vcpu isn't running(root mode), kick it to pick up the
4839 * interrupt from PIR in next vmentry.
4840 */
4841static void vmx_deliver_posted_interrupt(struct kvm_vcpu *vcpu, int vector)
4842{
4843 struct vcpu_vmx *vmx = to_vmx(vcpu);
4844 int r;
4845
Wincy Van705699a2015-02-03 23:58:17 +08004846 r = vmx_deliver_nested_posted_interrupt(vcpu, vector);
4847 if (!r)
4848 return;
4849
Yang Zhanga20ed542013-04-11 19:25:15 +08004850 if (pi_test_and_set_pir(vector, &vmx->pi_desc))
4851 return;
4852
4853 r = pi_test_and_set_on(&vmx->pi_desc);
4854 kvm_make_request(KVM_REQ_EVENT, vcpu);
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01004855 if (r || !kvm_vcpu_trigger_posted_interrupt(vcpu))
Yang Zhanga20ed542013-04-11 19:25:15 +08004856 kvm_vcpu_kick(vcpu);
4857}
4858
4859static void vmx_sync_pir_to_irr(struct kvm_vcpu *vcpu)
4860{
4861 struct vcpu_vmx *vmx = to_vmx(vcpu);
4862
4863 if (!pi_test_and_clear_on(&vmx->pi_desc))
4864 return;
4865
4866 kvm_apic_update_irr(vcpu, vmx->pi_desc.pir);
4867}
4868
Avi Kivity6aa8b732006-12-10 02:21:36 -08004869/*
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004870 * Set up the vmcs's constant host-state fields, i.e., host-state fields that
4871 * will not change in the lifetime of the guest.
4872 * Note that host-state that does change is set elsewhere. E.g., host-state
4873 * that is set differently for each CPU is set in vmx_vcpu_load(), not here.
4874 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08004875static void vmx_set_constant_host_state(struct vcpu_vmx *vmx)
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004876{
4877 u32 low32, high32;
4878 unsigned long tmpl;
4879 struct desc_ptr dt;
Andy Lutomirskid974baa2014-10-08 09:02:13 -07004880 unsigned long cr4;
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004881
Suresh Siddhab1a74bf2012-09-20 11:01:49 -07004882 vmcs_writel(HOST_CR0, read_cr0() & ~X86_CR0_TS); /* 22.2.3 */
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004883 vmcs_writel(HOST_CR3, read_cr3()); /* 22.2.3 FIXME: shadow tables */
4884
Andy Lutomirskid974baa2014-10-08 09:02:13 -07004885 /* Save the most likely value for this task's CR4 in the VMCS. */
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07004886 cr4 = cr4_read_shadow();
Andy Lutomirskid974baa2014-10-08 09:02:13 -07004887 vmcs_writel(HOST_CR4, cr4); /* 22.2.3, 22.2.5 */
4888 vmx->host_state.vmcs_host_cr4 = cr4;
4889
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004890 vmcs_write16(HOST_CS_SELECTOR, __KERNEL_CS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03004891#ifdef CONFIG_X86_64
4892 /*
4893 * Load null selectors, so we can avoid reloading them in
4894 * __vmx_load_host_state(), in case userspace uses the null selectors
4895 * too (the expected case).
4896 */
4897 vmcs_write16(HOST_DS_SELECTOR, 0);
4898 vmcs_write16(HOST_ES_SELECTOR, 0);
4899#else
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004900 vmcs_write16(HOST_DS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
4901 vmcs_write16(HOST_ES_SELECTOR, __KERNEL_DS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03004902#endif
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004903 vmcs_write16(HOST_SS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
4904 vmcs_write16(HOST_TR_SELECTOR, GDT_ENTRY_TSS*8); /* 22.2.4 */
4905
4906 native_store_idt(&dt);
4907 vmcs_writel(HOST_IDTR_BASE, dt.address); /* 22.2.4 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08004908 vmx->host_idt_base = dt.address;
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004909
Avi Kivity83287ea422012-09-16 15:10:57 +03004910 vmcs_writel(HOST_RIP, vmx_return); /* 22.2.5 */
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004911
4912 rdmsr(MSR_IA32_SYSENTER_CS, low32, high32);
4913 vmcs_write32(HOST_IA32_SYSENTER_CS, low32);
4914 rdmsrl(MSR_IA32_SYSENTER_EIP, tmpl);
4915 vmcs_writel(HOST_IA32_SYSENTER_EIP, tmpl); /* 22.2.3 */
4916
4917 if (vmcs_config.vmexit_ctrl & VM_EXIT_LOAD_IA32_PAT) {
4918 rdmsr(MSR_IA32_CR_PAT, low32, high32);
4919 vmcs_write64(HOST_IA32_PAT, low32 | ((u64) high32 << 32));
4920 }
4921}
4922
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004923static void set_cr4_guest_host_mask(struct vcpu_vmx *vmx)
4924{
4925 vmx->vcpu.arch.cr4_guest_owned_bits = KVM_CR4_GUEST_OWNED_BITS;
4926 if (enable_ept)
4927 vmx->vcpu.arch.cr4_guest_owned_bits |= X86_CR4_PGE;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03004928 if (is_guest_mode(&vmx->vcpu))
4929 vmx->vcpu.arch.cr4_guest_owned_bits &=
4930 ~get_vmcs12(&vmx->vcpu)->cr4_guest_host_mask;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004931 vmcs_writel(CR4_GUEST_HOST_MASK, ~vmx->vcpu.arch.cr4_guest_owned_bits);
4932}
4933
Yang Zhang01e439b2013-04-11 19:25:12 +08004934static u32 vmx_pin_based_exec_ctrl(struct vcpu_vmx *vmx)
4935{
4936 u32 pin_based_exec_ctrl = vmcs_config.pin_based_exec_ctrl;
4937
Andrey Smetanind62caab2015-11-10 15:36:33 +03004938 if (!kvm_vcpu_apicv_active(&vmx->vcpu))
Yang Zhang01e439b2013-04-11 19:25:12 +08004939 pin_based_exec_ctrl &= ~PIN_BASED_POSTED_INTR;
Yunhong Jiang64672c92016-06-13 14:19:59 -07004940 /* Enable the preemption timer dynamically */
4941 pin_based_exec_ctrl &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
Yang Zhang01e439b2013-04-11 19:25:12 +08004942 return pin_based_exec_ctrl;
4943}
4944
Andrey Smetanind62caab2015-11-10 15:36:33 +03004945static void vmx_refresh_apicv_exec_ctrl(struct kvm_vcpu *vcpu)
4946{
4947 struct vcpu_vmx *vmx = to_vmx(vcpu);
4948
4949 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL, vmx_pin_based_exec_ctrl(vmx));
Roman Kagan3ce424e2016-05-18 17:48:20 +03004950 if (cpu_has_secondary_exec_ctrls()) {
4951 if (kvm_vcpu_apicv_active(vcpu))
4952 vmcs_set_bits(SECONDARY_VM_EXEC_CONTROL,
4953 SECONDARY_EXEC_APIC_REGISTER_VIRT |
4954 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
4955 else
4956 vmcs_clear_bits(SECONDARY_VM_EXEC_CONTROL,
4957 SECONDARY_EXEC_APIC_REGISTER_VIRT |
4958 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
4959 }
4960
4961 if (cpu_has_vmx_msr_bitmap())
4962 vmx_set_msr_bitmap(vcpu);
Andrey Smetanind62caab2015-11-10 15:36:33 +03004963}
4964
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004965static u32 vmx_exec_control(struct vcpu_vmx *vmx)
4966{
4967 u32 exec_control = vmcs_config.cpu_based_exec_ctrl;
Paolo Bonzinid16c2932014-02-21 10:36:37 +01004968
4969 if (vmx->vcpu.arch.switch_db_regs & KVM_DEBUGREG_WONT_EXIT)
4970 exec_control &= ~CPU_BASED_MOV_DR_EXITING;
4971
Paolo Bonzini35754c92015-07-29 12:05:37 +02004972 if (!cpu_need_tpr_shadow(&vmx->vcpu)) {
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004973 exec_control &= ~CPU_BASED_TPR_SHADOW;
4974#ifdef CONFIG_X86_64
4975 exec_control |= CPU_BASED_CR8_STORE_EXITING |
4976 CPU_BASED_CR8_LOAD_EXITING;
4977#endif
4978 }
4979 if (!enable_ept)
4980 exec_control |= CPU_BASED_CR3_STORE_EXITING |
4981 CPU_BASED_CR3_LOAD_EXITING |
4982 CPU_BASED_INVLPG_EXITING;
4983 return exec_control;
4984}
4985
4986static u32 vmx_secondary_exec_control(struct vcpu_vmx *vmx)
4987{
4988 u32 exec_control = vmcs_config.cpu_based_2nd_exec_ctrl;
Paolo Bonzini35754c92015-07-29 12:05:37 +02004989 if (!cpu_need_virtualize_apic_accesses(&vmx->vcpu))
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004990 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
4991 if (vmx->vpid == 0)
4992 exec_control &= ~SECONDARY_EXEC_ENABLE_VPID;
4993 if (!enable_ept) {
4994 exec_control &= ~SECONDARY_EXEC_ENABLE_EPT;
4995 enable_unrestricted_guest = 0;
Mao, Junjiead756a12012-07-02 01:18:48 +00004996 /* Enable INVPCID for non-ept guests may cause performance regression. */
4997 exec_control &= ~SECONDARY_EXEC_ENABLE_INVPCID;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004998 }
4999 if (!enable_unrestricted_guest)
5000 exec_control &= ~SECONDARY_EXEC_UNRESTRICTED_GUEST;
5001 if (!ple_gap)
5002 exec_control &= ~SECONDARY_EXEC_PAUSE_LOOP_EXITING;
Andrey Smetanind62caab2015-11-10 15:36:33 +03005003 if (!kvm_vcpu_apicv_active(&vmx->vcpu))
Yang Zhangc7c9c562013-01-25 10:18:51 +08005004 exec_control &= ~(SECONDARY_EXEC_APIC_REGISTER_VIRT |
5005 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
Yang Zhang8d146952013-01-25 10:18:50 +08005006 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
Abel Gordonabc4fc52013-04-18 14:35:25 +03005007 /* SECONDARY_EXEC_SHADOW_VMCS is enabled when L1 executes VMPTRLD
5008 (handle_vmptrld).
5009 We can NOT enable shadow_vmcs here because we don't have yet
5010 a current VMCS12
5011 */
5012 exec_control &= ~SECONDARY_EXEC_SHADOW_VMCS;
Kai Huanga3eaa862015-11-04 13:46:05 +08005013
5014 if (!enable_pml)
5015 exec_control &= ~SECONDARY_EXEC_ENABLE_PML;
Kai Huang843e4332015-01-28 10:54:28 +08005016
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005017 return exec_control;
5018}
5019
Xiao Guangrongce88dec2011-07-12 03:33:44 +08005020static void ept_set_mmio_spte_mask(void)
5021{
5022 /*
5023 * EPT Misconfigurations can be generated if the value of bits 2:0
5024 * of an EPT paging-structure entry is 110b (write/execute).
Xiao Guangrong885032b2013-06-07 16:51:23 +08005025 * Also, magic bits (0x3ull << 62) is set to quickly identify mmio
Xiao Guangrongce88dec2011-07-12 03:33:44 +08005026 * spte.
5027 */
Xiao Guangrong885032b2013-06-07 16:51:23 +08005028 kvm_mmu_set_mmio_spte_mask((0x3ull << 62) | 0x6ull);
Xiao Guangrongce88dec2011-07-12 03:33:44 +08005029}
5030
Wanpeng Lif53cd632014-12-02 19:14:58 +08005031#define VMX_XSS_EXIT_BITMAP 0
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005032/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08005033 * Sets up the vmcs for emulated real mode.
5034 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10005035static int vmx_vcpu_setup(struct vcpu_vmx *vmx)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005036{
Jan Kiszka2e4ce7f2011-06-01 12:57:30 +02005037#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08005038 unsigned long a;
Jan Kiszka2e4ce7f2011-06-01 12:57:30 +02005039#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -08005040 int i;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005041
Avi Kivity6aa8b732006-12-10 02:21:36 -08005042 /* I/O */
Avi Kivity3e7c73e2009-02-24 21:46:19 +02005043 vmcs_write64(IO_BITMAP_A, __pa(vmx_io_bitmap_a));
5044 vmcs_write64(IO_BITMAP_B, __pa(vmx_io_bitmap_b));
Avi Kivity6aa8b732006-12-10 02:21:36 -08005045
Abel Gordon4607c2d2013-04-18 14:35:55 +03005046 if (enable_shadow_vmcs) {
5047 vmcs_write64(VMREAD_BITMAP, __pa(vmx_vmread_bitmap));
5048 vmcs_write64(VMWRITE_BITMAP, __pa(vmx_vmwrite_bitmap));
5049 }
Sheng Yang25c5f222008-03-28 13:18:56 +08005050 if (cpu_has_vmx_msr_bitmap())
Avi Kivity58972972009-02-24 22:26:47 +02005051 vmcs_write64(MSR_BITMAP, __pa(vmx_msr_bitmap_legacy));
Sheng Yang25c5f222008-03-28 13:18:56 +08005052
Avi Kivity6aa8b732006-12-10 02:21:36 -08005053 vmcs_write64(VMCS_LINK_POINTER, -1ull); /* 22.3.1.5 */
5054
Avi Kivity6aa8b732006-12-10 02:21:36 -08005055 /* Control */
Yang Zhang01e439b2013-04-11 19:25:12 +08005056 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL, vmx_pin_based_exec_ctrl(vmx));
Yunhong Jiang64672c92016-06-13 14:19:59 -07005057 vmx->hv_deadline_tsc = -1;
Yang, Sheng6e5d8652007-09-12 18:03:11 +08005058
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005059 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, vmx_exec_control(vmx));
Avi Kivity6aa8b732006-12-10 02:21:36 -08005060
Dan Williamsdfa169b2016-06-02 11:17:24 -07005061 if (cpu_has_secondary_exec_ctrls()) {
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005062 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
5063 vmx_secondary_exec_control(vmx));
Dan Williamsdfa169b2016-06-02 11:17:24 -07005064 }
Sheng Yangf78e0e22007-10-29 09:40:42 +08005065
Andrey Smetanind62caab2015-11-10 15:36:33 +03005066 if (kvm_vcpu_apicv_active(&vmx->vcpu)) {
Yang Zhangc7c9c562013-01-25 10:18:51 +08005067 vmcs_write64(EOI_EXIT_BITMAP0, 0);
5068 vmcs_write64(EOI_EXIT_BITMAP1, 0);
5069 vmcs_write64(EOI_EXIT_BITMAP2, 0);
5070 vmcs_write64(EOI_EXIT_BITMAP3, 0);
5071
5072 vmcs_write16(GUEST_INTR_STATUS, 0);
Yang Zhang01e439b2013-04-11 19:25:12 +08005073
Li RongQing0bcf2612015-12-03 13:29:34 +08005074 vmcs_write16(POSTED_INTR_NV, POSTED_INTR_VECTOR);
Yang Zhang01e439b2013-04-11 19:25:12 +08005075 vmcs_write64(POSTED_INTR_DESC_ADDR, __pa((&vmx->pi_desc)));
Yang Zhangc7c9c562013-01-25 10:18:51 +08005076 }
5077
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005078 if (ple_gap) {
5079 vmcs_write32(PLE_GAP, ple_gap);
Radim Krčmářa7653ec2014-08-21 18:08:07 +02005080 vmx->ple_window = ple_window;
5081 vmx->ple_window_dirty = true;
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005082 }
5083
Xiao Guangrongc3707952011-07-12 03:28:04 +08005084 vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK, 0);
5085 vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005086 vmcs_write32(CR3_TARGET_COUNT, 0); /* 22.2.1 */
5087
Avi Kivity9581d442010-10-19 16:46:55 +02005088 vmcs_write16(HOST_FS_SELECTOR, 0); /* 22.2.4 */
5089 vmcs_write16(HOST_GS_SELECTOR, 0); /* 22.2.4 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08005090 vmx_set_constant_host_state(vmx);
Avi Kivity05b3e0c2006-12-13 00:33:45 -08005091#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08005092 rdmsrl(MSR_FS_BASE, a);
5093 vmcs_writel(HOST_FS_BASE, a); /* 22.2.4 */
5094 rdmsrl(MSR_GS_BASE, a);
5095 vmcs_writel(HOST_GS_BASE, a); /* 22.2.4 */
5096#else
5097 vmcs_writel(HOST_FS_BASE, 0); /* 22.2.4 */
5098 vmcs_writel(HOST_GS_BASE, 0); /* 22.2.4 */
5099#endif
5100
Eddie Dong2cc51562007-05-21 07:28:09 +03005101 vmcs_write32(VM_EXIT_MSR_STORE_COUNT, 0);
5102 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, 0);
Avi Kivity61d2ef22010-04-28 16:40:38 +03005103 vmcs_write64(VM_EXIT_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.host));
Eddie Dong2cc51562007-05-21 07:28:09 +03005104 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, 0);
Avi Kivity61d2ef22010-04-28 16:40:38 +03005105 vmcs_write64(VM_ENTRY_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.guest));
Avi Kivity6aa8b732006-12-10 02:21:36 -08005106
Radim Krčmář74545702015-04-27 15:11:25 +02005107 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT)
5108 vmcs_write64(GUEST_IA32_PAT, vmx->vcpu.arch.pat);
Sheng Yang468d4722008-10-09 16:01:55 +08005109
Paolo Bonzini03916db2014-07-24 14:21:57 +02005110 for (i = 0; i < ARRAY_SIZE(vmx_msr_index); ++i) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08005111 u32 index = vmx_msr_index[i];
5112 u32 data_low, data_high;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04005113 int j = vmx->nmsrs;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005114
5115 if (rdmsr_safe(index, &data_low, &data_high) < 0)
5116 continue;
Avi Kivity432bd6c2007-01-31 23:48:13 -08005117 if (wrmsr_safe(index, data_low, data_high) < 0)
5118 continue;
Avi Kivity26bb0982009-09-07 11:14:12 +03005119 vmx->guest_msrs[j].index = i;
5120 vmx->guest_msrs[j].data = 0;
Avi Kivityd5696722009-12-02 12:28:47 +02005121 vmx->guest_msrs[j].mask = -1ull;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04005122 ++vmx->nmsrs;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005123 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08005124
Gleb Natapov2961e8762013-11-25 15:37:13 +02005125
5126 vm_exit_controls_init(vmx, vmcs_config.vmexit_ctrl);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005127
5128 /* 22.2.1, 20.8.1 */
Gleb Natapov2961e8762013-11-25 15:37:13 +02005129 vm_entry_controls_init(vmx, vmcs_config.vmentry_ctrl);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03005130
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005131 vmcs_writel(CR0_GUEST_HOST_MASK, ~0UL);
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005132 set_cr4_guest_host_mask(vmx);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005133
Wanpeng Lif53cd632014-12-02 19:14:58 +08005134 if (vmx_xsaves_supported())
5135 vmcs_write64(XSS_EXIT_BITMAP, VMX_XSS_EXIT_BITMAP);
5136
Peter Feiner4e595162016-07-07 14:49:58 -07005137 if (enable_pml) {
5138 ASSERT(vmx->pml_pg);
5139 vmcs_write64(PML_ADDRESS, page_to_phys(vmx->pml_pg));
5140 vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
5141 }
5142
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005143 return 0;
5144}
5145
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005146static void vmx_vcpu_reset(struct kvm_vcpu *vcpu, bool init_event)
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005147{
5148 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jan Kiszka58cb6282014-01-24 16:48:44 +01005149 struct msr_data apic_base_msr;
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005150 u64 cr0;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005151
Avi Kivity7ffd92c2009-06-09 14:10:45 +03005152 vmx->rmode.vm86_active = 0;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005153
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005154 vmx->soft_vnmi_blocked = 0;
5155
Zhang Xiantaoad312c72007-12-13 23:50:52 +08005156 vmx->vcpu.arch.regs[VCPU_REGS_RDX] = get_rdx_init_val();
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005157 kvm_set_cr8(vcpu, 0);
5158
5159 if (!init_event) {
5160 apic_base_msr.data = APIC_DEFAULT_PHYS_BASE |
5161 MSR_IA32_APICBASE_ENABLE;
5162 if (kvm_vcpu_is_reset_bsp(vcpu))
5163 apic_base_msr.data |= MSR_IA32_APICBASE_BSP;
5164 apic_base_msr.host_initiated = true;
5165 kvm_set_apic_base(vcpu, &apic_base_msr);
5166 }
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005167
Avi Kivity2fb92db2011-04-27 19:42:18 +03005168 vmx_segment_cache_clear(vmx);
5169
Avi Kivity5706be02008-08-20 15:07:31 +03005170 seg_setup(VCPU_SREG_CS);
Jan Kiszka66450a22013-03-13 12:42:34 +01005171 vmcs_write16(GUEST_CS_SELECTOR, 0xf000);
Paolo Bonzinif3531052015-12-03 15:49:56 +01005172 vmcs_writel(GUEST_CS_BASE, 0xffff0000ul);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005173
5174 seg_setup(VCPU_SREG_DS);
5175 seg_setup(VCPU_SREG_ES);
5176 seg_setup(VCPU_SREG_FS);
5177 seg_setup(VCPU_SREG_GS);
5178 seg_setup(VCPU_SREG_SS);
5179
5180 vmcs_write16(GUEST_TR_SELECTOR, 0);
5181 vmcs_writel(GUEST_TR_BASE, 0);
5182 vmcs_write32(GUEST_TR_LIMIT, 0xffff);
5183 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
5184
5185 vmcs_write16(GUEST_LDTR_SELECTOR, 0);
5186 vmcs_writel(GUEST_LDTR_BASE, 0);
5187 vmcs_write32(GUEST_LDTR_LIMIT, 0xffff);
5188 vmcs_write32(GUEST_LDTR_AR_BYTES, 0x00082);
5189
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005190 if (!init_event) {
5191 vmcs_write32(GUEST_SYSENTER_CS, 0);
5192 vmcs_writel(GUEST_SYSENTER_ESP, 0);
5193 vmcs_writel(GUEST_SYSENTER_EIP, 0);
5194 vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
5195 }
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005196
Wanpeng Li5c0b19b2017-11-20 14:52:21 -08005197 kvm_set_rflags(vcpu, X86_EFLAGS_FIXED);
Jan Kiszka66450a22013-03-13 12:42:34 +01005198 kvm_rip_write(vcpu, 0xfff0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005199
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005200 vmcs_writel(GUEST_GDTR_BASE, 0);
5201 vmcs_write32(GUEST_GDTR_LIMIT, 0xffff);
5202
5203 vmcs_writel(GUEST_IDTR_BASE, 0);
5204 vmcs_write32(GUEST_IDTR_LIMIT, 0xffff);
5205
Anthony Liguori443381a2010-12-06 10:53:38 -06005206 vmcs_write32(GUEST_ACTIVITY_STATE, GUEST_ACTIVITY_ACTIVE);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005207 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, 0);
Paolo Bonzinif3531052015-12-03 15:49:56 +01005208 vmcs_writel(GUEST_PENDING_DBG_EXCEPTIONS, 0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005209
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005210 setup_msrs(vmx);
5211
Avi Kivity6aa8b732006-12-10 02:21:36 -08005212 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0); /* 22.2.1 */
5213
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005214 if (cpu_has_vmx_tpr_shadow() && !init_event) {
Sheng Yangf78e0e22007-10-29 09:40:42 +08005215 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR, 0);
Paolo Bonzini35754c92015-07-29 12:05:37 +02005216 if (cpu_need_tpr_shadow(vcpu))
Sheng Yangf78e0e22007-10-29 09:40:42 +08005217 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR,
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005218 __pa(vcpu->arch.apic->regs));
Sheng Yangf78e0e22007-10-29 09:40:42 +08005219 vmcs_write32(TPR_THRESHOLD, 0);
5220 }
5221
Paolo Bonzinia73896c2014-11-02 07:54:30 +01005222 kvm_make_request(KVM_REQ_APIC_PAGE_RELOAD, vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005223
Andrey Smetanind62caab2015-11-10 15:36:33 +03005224 if (kvm_vcpu_apicv_active(vcpu))
Yang Zhang01e439b2013-04-11 19:25:12 +08005225 memset(&vmx->pi_desc, 0, sizeof(struct pi_desc));
5226
Sheng Yang2384d2b2008-01-17 15:14:33 +08005227 if (vmx->vpid != 0)
5228 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
5229
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005230 cr0 = X86_CR0_NW | X86_CR0_CD | X86_CR0_ET;
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005231 vmx->vcpu.arch.cr0 = cr0;
Bruce Rogersf2463242016-04-28 14:49:21 -06005232 vmx_set_cr0(vcpu, cr0); /* enter rmode */
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005233 vmx_set_cr4(vcpu, 0);
Paolo Bonzini56908912015-10-19 11:30:19 +02005234 vmx_set_efer(vcpu, 0);
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005235 vmx_fpu_activate(vcpu);
5236 update_exception_bitmap(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005237
Wanpeng Lidd5f5342015-09-23 18:26:57 +08005238 vpid_sync_context(vmx->vpid);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005239}
5240
Nadav Har'Elb6f12502011-05-25 23:13:06 +03005241/*
5242 * In nested virtualization, check if L1 asked to exit on external interrupts.
5243 * For most existing hypervisors, this will always return true.
5244 */
5245static bool nested_exit_on_intr(struct kvm_vcpu *vcpu)
5246{
5247 return get_vmcs12(vcpu)->pin_based_vm_exec_control &
5248 PIN_BASED_EXT_INTR_MASK;
5249}
5250
Bandan Das77b0f5d2014-04-19 18:17:45 -04005251/*
5252 * In nested virtualization, check if L1 has set
5253 * VM_EXIT_ACK_INTR_ON_EXIT
5254 */
5255static bool nested_exit_intr_ack_set(struct kvm_vcpu *vcpu)
5256{
5257 return get_vmcs12(vcpu)->vm_exit_controls &
5258 VM_EXIT_ACK_INTR_ON_EXIT;
5259}
5260
Jan Kiszkaea8ceb82013-04-14 21:04:26 +02005261static bool nested_exit_on_nmi(struct kvm_vcpu *vcpu)
5262{
5263 return get_vmcs12(vcpu)->pin_based_vm_exec_control &
5264 PIN_BASED_NMI_EXITING;
5265}
5266
Jan Kiszkac9a79532014-03-07 20:03:15 +01005267static void enable_irq_window(struct kvm_vcpu *vcpu)
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005268{
5269 u32 cpu_based_vm_exec_control;
Jan Kiszka730dca42013-04-28 10:50:52 +02005270
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005271 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
5272 cpu_based_vm_exec_control |= CPU_BASED_VIRTUAL_INTR_PENDING;
5273 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
5274}
5275
Jan Kiszkac9a79532014-03-07 20:03:15 +01005276static void enable_nmi_window(struct kvm_vcpu *vcpu)
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005277{
5278 u32 cpu_based_vm_exec_control;
5279
Jan Kiszkac9a79532014-03-07 20:03:15 +01005280 if (!cpu_has_virtual_nmis() ||
5281 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_STI) {
5282 enable_irq_window(vcpu);
5283 return;
5284 }
Jan Kiszka03b28f82013-04-29 16:46:42 +02005285
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005286 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
5287 cpu_based_vm_exec_control |= CPU_BASED_VIRTUAL_NMI_PENDING;
5288 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
5289}
5290
Gleb Natapov66fd3f72009-05-11 13:35:50 +03005291static void vmx_inject_irq(struct kvm_vcpu *vcpu)
Eddie Dong85f455f2007-07-06 12:20:49 +03005292{
Avi Kivity9c8cba32007-11-22 11:42:59 +02005293 struct vcpu_vmx *vmx = to_vmx(vcpu);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03005294 uint32_t intr;
5295 int irq = vcpu->arch.interrupt.nr;
Avi Kivity9c8cba32007-11-22 11:42:59 +02005296
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005297 trace_kvm_inj_virq(irq);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04005298
Avi Kivityfa89a812008-09-01 15:57:51 +03005299 ++vcpu->stat.irq_injections;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03005300 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05005301 int inc_eip = 0;
5302 if (vcpu->arch.interrupt.soft)
5303 inc_eip = vcpu->arch.event_exit_inst_len;
5304 if (kvm_inject_realmode_interrupt(vcpu, irq, inc_eip) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02005305 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Eddie Dong85f455f2007-07-06 12:20:49 +03005306 return;
5307 }
Gleb Natapov66fd3f72009-05-11 13:35:50 +03005308 intr = irq | INTR_INFO_VALID_MASK;
5309 if (vcpu->arch.interrupt.soft) {
5310 intr |= INTR_TYPE_SOFT_INTR;
5311 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
5312 vmx->vcpu.arch.event_exit_inst_len);
5313 } else
5314 intr |= INTR_TYPE_EXT_INTR;
5315 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr);
Eddie Dong85f455f2007-07-06 12:20:49 +03005316}
5317
Sheng Yangf08864b2008-05-15 18:23:25 +08005318static void vmx_inject_nmi(struct kvm_vcpu *vcpu)
5319{
Jan Kiszka66a5a342008-09-26 09:30:51 +02005320 struct vcpu_vmx *vmx = to_vmx(vcpu);
5321
Wanpeng Lic5a6d5f2016-09-22 17:55:54 +08005322 if (!is_guest_mode(vcpu)) {
5323 if (!cpu_has_virtual_nmis()) {
5324 /*
5325 * Tracking the NMI-blocked state in software is built upon
5326 * finding the next open IRQ window. This, in turn, depends on
5327 * well-behaving guests: They have to keep IRQs disabled at
5328 * least as long as the NMI handler runs. Otherwise we may
5329 * cause NMI nesting, maybe breaking the guest. But as this is
5330 * highly unlikely, we can live with the residual risk.
5331 */
5332 vmx->soft_vnmi_blocked = 1;
5333 vmx->vnmi_blocked_time = 0;
5334 }
Nadav Har'El0b6ac342011-05-25 23:13:36 +03005335
Wanpeng Lic5a6d5f2016-09-22 17:55:54 +08005336 ++vcpu->stat.nmi_injections;
5337 vmx->nmi_known_unmasked = false;
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005338 }
5339
Avi Kivity7ffd92c2009-06-09 14:10:45 +03005340 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05005341 if (kvm_inject_realmode_interrupt(vcpu, NMI_VECTOR, 0) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02005342 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Jan Kiszka66a5a342008-09-26 09:30:51 +02005343 return;
5344 }
Wanpeng Lic5a6d5f2016-09-22 17:55:54 +08005345
Sheng Yangf08864b2008-05-15 18:23:25 +08005346 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
5347 INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR);
Sheng Yangf08864b2008-05-15 18:23:25 +08005348}
5349
Jan Kiszka3cfc3092009-11-12 01:04:25 +01005350static bool vmx_get_nmi_mask(struct kvm_vcpu *vcpu)
5351{
5352 if (!cpu_has_virtual_nmis())
5353 return to_vmx(vcpu)->soft_vnmi_blocked;
Avi Kivity9d58b932011-03-07 16:52:07 +02005354 if (to_vmx(vcpu)->nmi_known_unmasked)
5355 return false;
Avi Kivityc332c832010-05-04 12:24:12 +03005356 return vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_NMI;
Jan Kiszka3cfc3092009-11-12 01:04:25 +01005357}
5358
5359static void vmx_set_nmi_mask(struct kvm_vcpu *vcpu, bool masked)
5360{
5361 struct vcpu_vmx *vmx = to_vmx(vcpu);
5362
5363 if (!cpu_has_virtual_nmis()) {
5364 if (vmx->soft_vnmi_blocked != masked) {
5365 vmx->soft_vnmi_blocked = masked;
5366 vmx->vnmi_blocked_time = 0;
5367 }
5368 } else {
Avi Kivity9d58b932011-03-07 16:52:07 +02005369 vmx->nmi_known_unmasked = !masked;
Jan Kiszka3cfc3092009-11-12 01:04:25 +01005370 if (masked)
5371 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
5372 GUEST_INTR_STATE_NMI);
5373 else
5374 vmcs_clear_bits(GUEST_INTERRUPTIBILITY_INFO,
5375 GUEST_INTR_STATE_NMI);
5376 }
5377}
5378
Jan Kiszka2505dc92013-04-14 12:12:47 +02005379static int vmx_nmi_allowed(struct kvm_vcpu *vcpu)
5380{
Jan Kiszkab6b8a142014-03-07 20:03:12 +01005381 if (to_vmx(vcpu)->nested.nested_run_pending)
5382 return 0;
Jan Kiszkaea8ceb82013-04-14 21:04:26 +02005383
Jan Kiszka2505dc92013-04-14 12:12:47 +02005384 if (!cpu_has_virtual_nmis() && to_vmx(vcpu)->soft_vnmi_blocked)
5385 return 0;
5386
5387 return !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
5388 (GUEST_INTR_STATE_MOV_SS | GUEST_INTR_STATE_STI
5389 | GUEST_INTR_STATE_NMI));
5390}
5391
Gleb Natapov78646122009-03-23 12:12:11 +02005392static int vmx_interrupt_allowed(struct kvm_vcpu *vcpu)
5393{
Jan Kiszkab6b8a142014-03-07 20:03:12 +01005394 return (!to_vmx(vcpu)->nested.nested_run_pending &&
5395 vmcs_readl(GUEST_RFLAGS) & X86_EFLAGS_IF) &&
Gleb Natapovc4282df2009-04-21 17:45:07 +03005396 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
5397 (GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS));
Gleb Natapov78646122009-03-23 12:12:11 +02005398}
5399
Izik Eiduscbc94022007-10-25 00:29:55 +02005400static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr)
5401{
5402 int ret;
Izik Eiduscbc94022007-10-25 00:29:55 +02005403
Paolo Bonzini1d8007b2015-10-12 13:38:32 +02005404 ret = x86_set_memory_region(kvm, TSS_PRIVATE_MEMSLOT, addr,
5405 PAGE_SIZE * 3);
Izik Eiduscbc94022007-10-25 00:29:55 +02005406 if (ret)
5407 return ret;
Zhang Xiantaobfc6d222007-12-14 10:20:16 +08005408 kvm->arch.tss_addr = addr;
Paolo Bonzini1f755a82014-09-16 13:37:40 +02005409 return init_rmode_tss(kvm);
Izik Eiduscbc94022007-10-25 00:29:55 +02005410}
5411
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005412static bool rmode_exception(struct kvm_vcpu *vcpu, int vec)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005413{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02005414 switch (vec) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02005415 case BP_VECTOR:
Jan Kiszkac573cd22010-02-23 17:47:53 +01005416 /*
5417 * Update instruction length as we may reinject the exception
5418 * from user space while in guest debugging mode.
5419 */
5420 to_vmx(vcpu)->vcpu.arch.event_exit_inst_len =
5421 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005422 if (vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005423 return false;
5424 /* fall through */
5425 case DB_VECTOR:
5426 if (vcpu->guest_debug &
5427 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))
5428 return false;
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005429 /* fall through */
5430 case DE_VECTOR:
Jan Kiszka77ab6db2008-07-14 12:28:51 +02005431 case OF_VECTOR:
5432 case BR_VECTOR:
5433 case UD_VECTOR:
5434 case DF_VECTOR:
5435 case SS_VECTOR:
5436 case GP_VECTOR:
5437 case MF_VECTOR:
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005438 return true;
5439 break;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02005440 }
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005441 return false;
5442}
5443
5444static int handle_rmode_exception(struct kvm_vcpu *vcpu,
5445 int vec, u32 err_code)
5446{
5447 /*
5448 * Instruction with address size override prefix opcode 0x67
5449 * Cause the #SS fault with 0 error code in VM86 mode.
5450 */
5451 if (((vec == GP_VECTOR) || (vec == SS_VECTOR)) && err_code == 0) {
5452 if (emulate_instruction(vcpu, 0) == EMULATE_DONE) {
5453 if (vcpu->arch.halt_request) {
5454 vcpu->arch.halt_request = 0;
Joel Schopp5cb56052015-03-02 13:43:31 -06005455 return kvm_vcpu_halt(vcpu);
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005456 }
5457 return 1;
5458 }
5459 return 0;
5460 }
5461
5462 /*
5463 * Forward all other exceptions that are valid in real mode.
5464 * FIXME: Breaks guest debugging in real mode, needs to be fixed with
5465 * the required debugging infrastructure rework.
5466 */
5467 kvm_queue_exception(vcpu, vec);
5468 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005469}
5470
Andi Kleena0861c02009-06-08 17:37:09 +08005471/*
5472 * Trigger machine check on the host. We assume all the MSRs are already set up
5473 * by the CPU and that we still run on the same CPU as the MCE occurred on.
5474 * We pass a fake environment to the machine check handler because we want
5475 * the guest to be always treated like user space, no matter what context
5476 * it used internally.
5477 */
5478static void kvm_machine_check(void)
5479{
5480#if defined(CONFIG_X86_MCE) && defined(CONFIG_X86_64)
5481 struct pt_regs regs = {
5482 .cs = 3, /* Fake ring 3 no matter what the guest ran on */
5483 .flags = X86_EFLAGS_IF,
5484 };
5485
5486 do_machine_check(&regs, 0);
5487#endif
5488}
5489
Avi Kivity851ba692009-08-24 11:10:17 +03005490static int handle_machine_check(struct kvm_vcpu *vcpu)
Andi Kleena0861c02009-06-08 17:37:09 +08005491{
5492 /* already handled by vcpu_run */
5493 return 1;
5494}
5495
Avi Kivity851ba692009-08-24 11:10:17 +03005496static int handle_exception(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005497{
Avi Kivity1155f762007-11-22 11:30:47 +02005498 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity851ba692009-08-24 11:10:17 +03005499 struct kvm_run *kvm_run = vcpu->run;
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005500 u32 intr_info, ex_no, error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005501 unsigned long cr2, rip, dr6;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005502 u32 vect_info;
5503 enum emulation_result er;
5504
Avi Kivity1155f762007-11-22 11:30:47 +02005505 vect_info = vmx->idt_vectoring_info;
Avi Kivity88786472011-03-07 17:39:45 +02005506 intr_info = vmx->exit_intr_info;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005507
Andi Kleena0861c02009-06-08 17:37:09 +08005508 if (is_machine_check(intr_info))
Avi Kivity851ba692009-08-24 11:10:17 +03005509 return handle_machine_check(vcpu);
Andi Kleena0861c02009-06-08 17:37:09 +08005510
Jim Mattson3f618a02016-12-12 11:01:37 -08005511 if (is_nmi(intr_info))
Avi Kivity1b6269d2007-10-09 12:12:19 +02005512 return 1; /* already handled by vmx_vcpu_run() */
Anthony Liguori2ab455c2007-04-27 09:29:49 +03005513
5514 if (is_no_device(intr_info)) {
Avi Kivity5fd86fc2007-05-02 20:40:00 +03005515 vmx_fpu_activate(vcpu);
Anthony Liguori2ab455c2007-04-27 09:29:49 +03005516 return 1;
5517 }
5518
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05005519 if (is_invalid_opcode(intr_info)) {
Jan Kiszkaae1f5762015-03-09 20:56:43 +01005520 if (is_guest_mode(vcpu)) {
5521 kvm_queue_exception(vcpu, UD_VECTOR);
5522 return 1;
5523 }
Andre Przywara51d8b662010-12-21 11:12:02 +01005524 er = emulate_instruction(vcpu, EMULTYPE_TRAP_UD);
Liran Alonc0a4c222017-11-05 16:56:32 +02005525 if (er == EMULATE_USER_EXIT)
5526 return 0;
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05005527 if (er != EMULATE_DONE)
Avi Kivity7ee5d9402007-11-25 15:22:50 +02005528 kvm_queue_exception(vcpu, UD_VECTOR);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05005529 return 1;
5530 }
5531
Avi Kivity6aa8b732006-12-10 02:21:36 -08005532 error_code = 0;
Ryan Harper2e113842008-02-11 10:26:38 -06005533 if (intr_info & INTR_INFO_DELIVER_CODE_MASK)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005534 error_code = vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08005535
5536 /*
5537 * The #PF with PFEC.RSVD = 1 indicates the guest is accessing
5538 * MMIO, it is better to report an internal error.
5539 * See the comments in vmx_handle_exit.
5540 */
5541 if ((vect_info & VECTORING_INFO_VALID_MASK) &&
5542 !(is_page_fault(intr_info) && !(error_code & PFERR_RSVD_MASK))) {
5543 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
5544 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_SIMUL_EX;
Radim Krčmář80f0e952015-04-02 21:11:05 +02005545 vcpu->run->internal.ndata = 3;
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08005546 vcpu->run->internal.data[0] = vect_info;
5547 vcpu->run->internal.data[1] = intr_info;
Radim Krčmář80f0e952015-04-02 21:11:05 +02005548 vcpu->run->internal.data[2] = error_code;
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08005549 return 0;
5550 }
5551
Avi Kivity6aa8b732006-12-10 02:21:36 -08005552 if (is_page_fault(intr_info)) {
Sheng Yang14394422008-04-28 12:24:45 +08005553 /* EPT won't cause page fault directly */
Julia Lawallcf3ace72011-08-02 12:34:57 +02005554 BUG_ON(enable_ept);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005555 cr2 = vmcs_readl(EXIT_QUALIFICATION);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005556 trace_kvm_page_fault(cr2, error_code);
5557
Gleb Natapov3298b752009-05-11 13:35:46 +03005558 if (kvm_event_needs_reinjection(vcpu))
Avi Kivity577bdc42008-07-19 08:57:05 +03005559 kvm_mmu_unprotect_page_virt(vcpu, cr2);
Andre Przywaradc25e892010-12-21 11:12:07 +01005560 return kvm_mmu_page_fault(vcpu, cr2, error_code, NULL, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005561 }
5562
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005563 ex_no = intr_info & INTR_INFO_VECTOR_MASK;
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005564
5565 if (vmx->rmode.vm86_active && rmode_exception(vcpu, ex_no))
5566 return handle_rmode_exception(vcpu, ex_no, error_code);
5567
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005568 switch (ex_no) {
Eric Northup54a20552015-11-03 18:03:53 +01005569 case AC_VECTOR:
5570 kvm_queue_exception_e(vcpu, AC_VECTOR, error_code);
5571 return 1;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005572 case DB_VECTOR:
5573 dr6 = vmcs_readl(EXIT_QUALIFICATION);
5574 if (!(vcpu->guest_debug &
5575 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))) {
Jan Kiszka8246bf52014-01-04 18:47:17 +01005576 vcpu->arch.dr6 &= ~15;
Nadav Amit6f43ed02014-07-15 17:37:46 +03005577 vcpu->arch.dr6 |= dr6 | DR6_RTM;
Huw Daviesfd2a4452014-04-16 10:02:51 +01005578 if (!(dr6 & ~DR6_RESERVED)) /* icebp */
5579 skip_emulated_instruction(vcpu);
5580
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005581 kvm_queue_exception(vcpu, DB_VECTOR);
5582 return 1;
5583 }
5584 kvm_run->debug.arch.dr6 = dr6 | DR6_FIXED_1;
5585 kvm_run->debug.arch.dr7 = vmcs_readl(GUEST_DR7);
5586 /* fall through */
5587 case BP_VECTOR:
Jan Kiszkac573cd22010-02-23 17:47:53 +01005588 /*
5589 * Update instruction length as we may reinject #BP from
5590 * user space while in guest debugging mode. Reading it for
5591 * #DB as well causes no harm, it is not used in that case.
5592 */
5593 vmx->vcpu.arch.event_exit_inst_len =
5594 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005595 kvm_run->exit_reason = KVM_EXIT_DEBUG;
Avi Kivity0a434bb2011-04-28 15:59:33 +03005596 rip = kvm_rip_read(vcpu);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005597 kvm_run->debug.arch.pc = vmcs_readl(GUEST_CS_BASE) + rip;
5598 kvm_run->debug.arch.exception = ex_no;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005599 break;
5600 default:
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005601 kvm_run->exit_reason = KVM_EXIT_EXCEPTION;
5602 kvm_run->ex.exception = ex_no;
5603 kvm_run->ex.error_code = error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005604 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005605 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08005606 return 0;
5607}
5608
Avi Kivity851ba692009-08-24 11:10:17 +03005609static int handle_external_interrupt(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005610{
Avi Kivity1165f5f2007-04-19 17:27:43 +03005611 ++vcpu->stat.irq_exits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005612 return 1;
5613}
5614
Avi Kivity851ba692009-08-24 11:10:17 +03005615static int handle_triple_fault(struct kvm_vcpu *vcpu)
Avi Kivity988ad742007-02-12 00:54:36 -08005616{
Avi Kivity851ba692009-08-24 11:10:17 +03005617 vcpu->run->exit_reason = KVM_EXIT_SHUTDOWN;
Avi Kivity988ad742007-02-12 00:54:36 -08005618 return 0;
5619}
Avi Kivity6aa8b732006-12-10 02:21:36 -08005620
Avi Kivity851ba692009-08-24 11:10:17 +03005621static int handle_io(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005622{
He, Qingbfdaab02007-09-12 14:18:28 +08005623 unsigned long exit_qualification;
Jan Kiszka34c33d12009-02-08 13:28:15 +01005624 int size, in, string;
Avi Kivity039576c2007-03-20 12:46:50 +02005625 unsigned port;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005626
He, Qingbfdaab02007-09-12 14:18:28 +08005627 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Avi Kivity039576c2007-03-20 12:46:50 +02005628 string = (exit_qualification & 16) != 0;
Laurent Viviere70669a2007-08-05 10:36:40 +03005629 in = (exit_qualification & 8) != 0;
Laurent Viviere70669a2007-08-05 10:36:40 +03005630
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02005631 ++vcpu->stat.io_exits;
5632
5633 if (string || in)
Andre Przywara51d8b662010-12-21 11:12:02 +01005634 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02005635
5636 port = exit_qualification >> 16;
5637 size = (exit_qualification & 7) + 1;
Guillaume Thouvenine93f36b2008-10-28 10:51:30 +01005638 skip_emulated_instruction(vcpu);
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02005639
5640 return kvm_fast_pio_out(vcpu, size, port);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005641}
5642
Ingo Molnar102d8322007-02-19 14:37:47 +02005643static void
5644vmx_patch_hypercall(struct kvm_vcpu *vcpu, unsigned char *hypercall)
5645{
5646 /*
5647 * Patch in the VMCALL instruction:
5648 */
5649 hypercall[0] = 0x0f;
5650 hypercall[1] = 0x01;
5651 hypercall[2] = 0xc1;
Ingo Molnar102d8322007-02-19 14:37:47 +02005652}
5653
Wincy Vanb9c237b2015-02-03 23:56:30 +08005654static bool nested_cr0_valid(struct kvm_vcpu *vcpu, unsigned long val)
Jan Kiszka92fbc7b2013-08-08 16:26:33 +02005655{
5656 unsigned long always_on = VMXON_CR0_ALWAYSON;
Wincy Vanb9c237b2015-02-03 23:56:30 +08005657 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Jan Kiszka92fbc7b2013-08-08 16:26:33 +02005658
Wincy Vanb9c237b2015-02-03 23:56:30 +08005659 if (to_vmx(vcpu)->nested.nested_vmx_secondary_ctls_high &
Jan Kiszka92fbc7b2013-08-08 16:26:33 +02005660 SECONDARY_EXEC_UNRESTRICTED_GUEST &&
5661 nested_cpu_has2(vmcs12, SECONDARY_EXEC_UNRESTRICTED_GUEST))
5662 always_on &= ~(X86_CR0_PE | X86_CR0_PG);
5663 return (val & always_on) == always_on;
5664}
5665
Guo Chao0fa06072012-06-28 15:16:19 +08005666/* called to set cr0 as appropriate for a mov-to-cr0 exit. */
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005667static int handle_set_cr0(struct kvm_vcpu *vcpu, unsigned long val)
5668{
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005669 if (is_guest_mode(vcpu)) {
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005670 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
5671 unsigned long orig_val = val;
5672
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005673 /*
5674 * We get here when L2 changed cr0 in a way that did not change
5675 * any of L1's shadowed bits (see nested_vmx_exit_handled_cr),
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005676 * but did change L0 shadowed bits. So we first calculate the
5677 * effective cr0 value that L1 would like to write into the
5678 * hardware. It consists of the L2-owned bits from the new
5679 * value combined with the L1-owned bits from L1's guest_cr0.
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005680 */
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005681 val = (val & ~vmcs12->cr0_guest_host_mask) |
5682 (vmcs12->guest_cr0 & vmcs12->cr0_guest_host_mask);
5683
Wincy Vanb9c237b2015-02-03 23:56:30 +08005684 if (!nested_cr0_valid(vcpu, val))
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005685 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005686
5687 if (kvm_set_cr0(vcpu, val))
5688 return 1;
5689 vmcs_writel(CR0_READ_SHADOW, orig_val);
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005690 return 0;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005691 } else {
5692 if (to_vmx(vcpu)->nested.vmxon &&
5693 ((val & VMXON_CR0_ALWAYSON) != VMXON_CR0_ALWAYSON))
5694 return 1;
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005695 return kvm_set_cr0(vcpu, val);
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005696 }
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005697}
5698
5699static int handle_set_cr4(struct kvm_vcpu *vcpu, unsigned long val)
5700{
5701 if (is_guest_mode(vcpu)) {
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005702 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
5703 unsigned long orig_val = val;
5704
5705 /* analogously to handle_set_cr0 */
5706 val = (val & ~vmcs12->cr4_guest_host_mask) |
5707 (vmcs12->guest_cr4 & vmcs12->cr4_guest_host_mask);
5708 if (kvm_set_cr4(vcpu, val))
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005709 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005710 vmcs_writel(CR4_READ_SHADOW, orig_val);
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005711 return 0;
5712 } else
5713 return kvm_set_cr4(vcpu, val);
5714}
5715
Adam Buchbinder6a6256f2016-02-23 15:34:30 -08005716/* called to set cr0 as appropriate for clts instruction exit. */
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005717static void handle_clts(struct kvm_vcpu *vcpu)
5718{
5719 if (is_guest_mode(vcpu)) {
5720 /*
5721 * We get here when L2 did CLTS, and L1 didn't shadow CR0.TS
5722 * but we did (!fpu_active). We need to keep GUEST_CR0.TS on,
5723 * just pretend it's off (also in arch.cr0 for fpu_activate).
5724 */
5725 vmcs_writel(CR0_READ_SHADOW,
5726 vmcs_readl(CR0_READ_SHADOW) & ~X86_CR0_TS);
5727 vcpu->arch.cr0 &= ~X86_CR0_TS;
5728 } else
5729 vmx_set_cr0(vcpu, kvm_read_cr0_bits(vcpu, ~X86_CR0_TS));
5730}
5731
Avi Kivity851ba692009-08-24 11:10:17 +03005732static int handle_cr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005733{
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005734 unsigned long exit_qualification, val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005735 int cr;
5736 int reg;
Avi Kivity49a9b072010-06-10 17:02:14 +03005737 int err;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005738
He, Qingbfdaab02007-09-12 14:18:28 +08005739 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005740 cr = exit_qualification & 15;
5741 reg = (exit_qualification >> 8) & 15;
5742 switch ((exit_qualification >> 4) & 3) {
5743 case 0: /* mov to cr */
Nadav Amit1e32c072014-06-18 17:19:25 +03005744 val = kvm_register_readl(vcpu, reg);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005745 trace_kvm_cr_write(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005746 switch (cr) {
5747 case 0:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005748 err = handle_set_cr0(vcpu, val);
Andre Przywaradb8fcef2010-12-21 11:12:01 +01005749 kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005750 return 1;
5751 case 3:
Avi Kivity23902182010-06-10 17:02:16 +03005752 err = kvm_set_cr3(vcpu, val);
Andre Przywaradb8fcef2010-12-21 11:12:01 +01005753 kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005754 return 1;
5755 case 4:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005756 err = handle_set_cr4(vcpu, val);
Andre Przywaradb8fcef2010-12-21 11:12:01 +01005757 kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005758 return 1;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03005759 case 8: {
5760 u8 cr8_prev = kvm_get_cr8(vcpu);
Nadav Amit1e32c072014-06-18 17:19:25 +03005761 u8 cr8 = (u8)val;
Andre Przywaraeea1cff2010-12-21 11:12:00 +01005762 err = kvm_set_cr8(vcpu, cr8);
Andre Przywaradb8fcef2010-12-21 11:12:01 +01005763 kvm_complete_insn_gp(vcpu, err);
Paolo Bonzini35754c92015-07-29 12:05:37 +02005764 if (lapic_in_kernel(vcpu))
Gleb Natapov0a5fff192009-04-21 17:45:06 +03005765 return 1;
5766 if (cr8_prev <= cr8)
5767 return 1;
Avi Kivity851ba692009-08-24 11:10:17 +03005768 vcpu->run->exit_reason = KVM_EXIT_SET_TPR;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03005769 return 0;
5770 }
Peter Senna Tschudin4b8073e2012-09-18 18:36:14 +02005771 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08005772 break;
Anthony Liguori25c4c272007-04-27 09:29:21 +03005773 case 2: /* clts */
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005774 handle_clts(vcpu);
Avi Kivity4d4ec082009-12-29 18:07:30 +02005775 trace_kvm_cr_write(0, kvm_read_cr0(vcpu));
Anthony Liguori25c4c272007-04-27 09:29:21 +03005776 skip_emulated_instruction(vcpu);
Avi Kivity6b52d182010-01-21 15:31:47 +02005777 vmx_fpu_activate(vcpu);
Anthony Liguori25c4c272007-04-27 09:29:21 +03005778 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005779 case 1: /*mov from cr*/
5780 switch (cr) {
5781 case 3:
Avi Kivity9f8fe502010-12-05 17:30:00 +02005782 val = kvm_read_cr3(vcpu);
5783 kvm_register_write(vcpu, reg, val);
5784 trace_kvm_cr_read(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005785 skip_emulated_instruction(vcpu);
5786 return 1;
5787 case 8:
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005788 val = kvm_get_cr8(vcpu);
5789 kvm_register_write(vcpu, reg, val);
5790 trace_kvm_cr_read(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005791 skip_emulated_instruction(vcpu);
5792 return 1;
5793 }
5794 break;
5795 case 3: /* lmsw */
Avi Kivitya1f83a72009-12-29 17:33:58 +02005796 val = (exit_qualification >> LMSW_SOURCE_DATA_SHIFT) & 0x0f;
Avi Kivity4d4ec082009-12-29 18:07:30 +02005797 trace_kvm_cr_write(0, (kvm_read_cr0(vcpu) & ~0xful) | val);
Avi Kivitya1f83a72009-12-29 17:33:58 +02005798 kvm_lmsw(vcpu, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005799
5800 skip_emulated_instruction(vcpu);
5801 return 1;
5802 default:
5803 break;
5804 }
Avi Kivity851ba692009-08-24 11:10:17 +03005805 vcpu->run->exit_reason = 0;
Christoffer Dalla737f252012-06-03 21:17:48 +03005806 vcpu_unimpl(vcpu, "unhandled control register: op %d cr %d\n",
Avi Kivity6aa8b732006-12-10 02:21:36 -08005807 (int)(exit_qualification >> 4) & 3, cr);
5808 return 0;
5809}
5810
Avi Kivity851ba692009-08-24 11:10:17 +03005811static int handle_dr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005812{
He, Qingbfdaab02007-09-12 14:18:28 +08005813 unsigned long exit_qualification;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03005814 int dr, dr7, reg;
5815
5816 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5817 dr = exit_qualification & DEBUG_REG_ACCESS_NUM;
5818
5819 /* First, if DR does not exist, trigger UD */
5820 if (!kvm_require_dr(vcpu, dr))
5821 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005822
Jan Kiszkaf2483412010-01-20 18:20:20 +01005823 /* Do not handle if the CPL > 0, will trigger GP on re-entry */
Avi Kivity0a79b002009-09-01 12:03:25 +03005824 if (!kvm_require_cpl(vcpu, 0))
5825 return 1;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03005826 dr7 = vmcs_readl(GUEST_DR7);
5827 if (dr7 & DR7_GD) {
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005828 /*
5829 * As the vm-exit takes precedence over the debug trap, we
5830 * need to emulate the latter, either for the host or the
5831 * guest debugging itself.
5832 */
5833 if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP) {
Avi Kivity851ba692009-08-24 11:10:17 +03005834 vcpu->run->debug.arch.dr6 = vcpu->arch.dr6;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03005835 vcpu->run->debug.arch.dr7 = dr7;
Nadav Amit82b32772014-11-02 11:54:45 +02005836 vcpu->run->debug.arch.pc = kvm_get_linear_rip(vcpu);
Avi Kivity851ba692009-08-24 11:10:17 +03005837 vcpu->run->debug.arch.exception = DB_VECTOR;
5838 vcpu->run->exit_reason = KVM_EXIT_DEBUG;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005839 return 0;
5840 } else {
Nadav Amit7305eb52014-11-02 11:54:44 +02005841 vcpu->arch.dr6 &= ~15;
Nadav Amit6f43ed02014-07-15 17:37:46 +03005842 vcpu->arch.dr6 |= DR6_BD | DR6_RTM;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005843 kvm_queue_exception(vcpu, DB_VECTOR);
5844 return 1;
5845 }
5846 }
5847
Paolo Bonzini81908bf2014-02-21 10:32:27 +01005848 if (vcpu->guest_debug == 0) {
Paolo Bonzini8f223722016-02-26 12:09:49 +01005849 vmcs_clear_bits(CPU_BASED_VM_EXEC_CONTROL,
5850 CPU_BASED_MOV_DR_EXITING);
Paolo Bonzini81908bf2014-02-21 10:32:27 +01005851
5852 /*
5853 * No more DR vmexits; force a reload of the debug registers
5854 * and reenter on this instruction. The next vmexit will
5855 * retrieve the full state of the debug registers.
5856 */
5857 vcpu->arch.switch_db_regs |= KVM_DEBUGREG_WONT_EXIT;
5858 return 1;
5859 }
5860
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005861 reg = DEBUG_REG_ACCESS_REG(exit_qualification);
5862 if (exit_qualification & TYPE_MOV_FROM_DR) {
Gleb Natapov020df072010-04-13 10:05:23 +03005863 unsigned long val;
Jan Kiszka4c4d5632013-12-18 19:16:24 +01005864
5865 if (kvm_get_dr(vcpu, dr, &val))
5866 return 1;
5867 kvm_register_write(vcpu, reg, val);
Gleb Natapov020df072010-04-13 10:05:23 +03005868 } else
Nadav Amit57773922014-06-18 17:19:23 +03005869 if (kvm_set_dr(vcpu, dr, kvm_register_readl(vcpu, reg)))
Jan Kiszka4c4d5632013-12-18 19:16:24 +01005870 return 1;
5871
Avi Kivity6aa8b732006-12-10 02:21:36 -08005872 skip_emulated_instruction(vcpu);
5873 return 1;
5874}
5875
Jan Kiszka73aaf249e2014-01-04 18:47:16 +01005876static u64 vmx_get_dr6(struct kvm_vcpu *vcpu)
5877{
5878 return vcpu->arch.dr6;
5879}
5880
5881static void vmx_set_dr6(struct kvm_vcpu *vcpu, unsigned long val)
5882{
5883}
5884
Paolo Bonzini81908bf2014-02-21 10:32:27 +01005885static void vmx_sync_dirty_debug_regs(struct kvm_vcpu *vcpu)
5886{
Paolo Bonzini81908bf2014-02-21 10:32:27 +01005887 get_debugreg(vcpu->arch.db[0], 0);
5888 get_debugreg(vcpu->arch.db[1], 1);
5889 get_debugreg(vcpu->arch.db[2], 2);
5890 get_debugreg(vcpu->arch.db[3], 3);
5891 get_debugreg(vcpu->arch.dr6, 6);
5892 vcpu->arch.dr7 = vmcs_readl(GUEST_DR7);
5893
5894 vcpu->arch.switch_db_regs &= ~KVM_DEBUGREG_WONT_EXIT;
Paolo Bonzini8f223722016-02-26 12:09:49 +01005895 vmcs_set_bits(CPU_BASED_VM_EXEC_CONTROL, CPU_BASED_MOV_DR_EXITING);
Paolo Bonzini81908bf2014-02-21 10:32:27 +01005896}
5897
Gleb Natapov020df072010-04-13 10:05:23 +03005898static void vmx_set_dr7(struct kvm_vcpu *vcpu, unsigned long val)
5899{
5900 vmcs_writel(GUEST_DR7, val);
5901}
5902
Avi Kivity851ba692009-08-24 11:10:17 +03005903static int handle_cpuid(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005904{
Avi Kivity06465c52007-02-28 20:46:53 +02005905 kvm_emulate_cpuid(vcpu);
5906 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005907}
5908
Avi Kivity851ba692009-08-24 11:10:17 +03005909static int handle_rdmsr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005910{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08005911 u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
Paolo Bonzini609e36d2015-04-08 15:30:38 +02005912 struct msr_data msr_info;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005913
Paolo Bonzini609e36d2015-04-08 15:30:38 +02005914 msr_info.index = ecx;
5915 msr_info.host_initiated = false;
5916 if (vmx_get_msr(vcpu, &msr_info)) {
Avi Kivity59200272010-01-25 19:47:02 +02005917 trace_kvm_msr_read_ex(ecx);
Avi Kivityc1a5d4f2007-11-25 14:12:03 +02005918 kvm_inject_gp(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005919 return 1;
5920 }
5921
Paolo Bonzini609e36d2015-04-08 15:30:38 +02005922 trace_kvm_msr_read(ecx, msr_info.data);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04005923
Avi Kivity6aa8b732006-12-10 02:21:36 -08005924 /* FIXME: handling of bits 32:63 of rax, rdx */
Paolo Bonzini609e36d2015-04-08 15:30:38 +02005925 vcpu->arch.regs[VCPU_REGS_RAX] = msr_info.data & -1u;
5926 vcpu->arch.regs[VCPU_REGS_RDX] = (msr_info.data >> 32) & -1u;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005927 skip_emulated_instruction(vcpu);
5928 return 1;
5929}
5930
Avi Kivity851ba692009-08-24 11:10:17 +03005931static int handle_wrmsr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005932{
Will Auld8fe8ab42012-11-29 12:42:12 -08005933 struct msr_data msr;
Zhang Xiantaoad312c72007-12-13 23:50:52 +08005934 u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
5935 u64 data = (vcpu->arch.regs[VCPU_REGS_RAX] & -1u)
5936 | ((u64)(vcpu->arch.regs[VCPU_REGS_RDX] & -1u) << 32);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005937
Will Auld8fe8ab42012-11-29 12:42:12 -08005938 msr.data = data;
5939 msr.index = ecx;
5940 msr.host_initiated = false;
Nadav Amit854e8bb2014-09-16 03:24:05 +03005941 if (kvm_set_msr(vcpu, &msr) != 0) {
Avi Kivity59200272010-01-25 19:47:02 +02005942 trace_kvm_msr_write_ex(ecx, data);
Avi Kivityc1a5d4f2007-11-25 14:12:03 +02005943 kvm_inject_gp(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005944 return 1;
5945 }
5946
Avi Kivity59200272010-01-25 19:47:02 +02005947 trace_kvm_msr_write(ecx, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005948 skip_emulated_instruction(vcpu);
5949 return 1;
5950}
5951
Avi Kivity851ba692009-08-24 11:10:17 +03005952static int handle_tpr_below_threshold(struct kvm_vcpu *vcpu)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08005953{
Avi Kivity3842d132010-07-27 12:30:24 +03005954 kvm_make_request(KVM_REQ_EVENT, vcpu);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08005955 return 1;
5956}
5957
Avi Kivity851ba692009-08-24 11:10:17 +03005958static int handle_interrupt_window(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005959{
Eddie Dong85f455f2007-07-06 12:20:49 +03005960 u32 cpu_based_vm_exec_control;
5961
5962 /* clear pending irq */
5963 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
5964 cpu_based_vm_exec_control &= ~CPU_BASED_VIRTUAL_INTR_PENDING;
5965 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04005966
Avi Kivity3842d132010-07-27 12:30:24 +03005967 kvm_make_request(KVM_REQ_EVENT, vcpu);
5968
Jan Kiszkaa26bf122008-09-26 09:30:45 +02005969 ++vcpu->stat.irq_window_exits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005970 return 1;
5971}
5972
Avi Kivity851ba692009-08-24 11:10:17 +03005973static int handle_halt(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005974{
Avi Kivityd3bef152007-06-05 15:53:05 +03005975 return kvm_emulate_halt(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005976}
5977
Avi Kivity851ba692009-08-24 11:10:17 +03005978static int handle_vmcall(struct kvm_vcpu *vcpu)
Ingo Molnarc21415e2007-02-19 14:37:47 +02005979{
Andrey Smetanin0d9c0552016-02-11 16:44:59 +03005980 return kvm_emulate_hypercall(vcpu);
Ingo Molnarc21415e2007-02-19 14:37:47 +02005981}
5982
Gleb Natapovec25d5e2010-11-01 15:35:01 +02005983static int handle_invd(struct kvm_vcpu *vcpu)
5984{
Andre Przywara51d8b662010-12-21 11:12:02 +01005985 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Gleb Natapovec25d5e2010-11-01 15:35:01 +02005986}
5987
Avi Kivity851ba692009-08-24 11:10:17 +03005988static int handle_invlpg(struct kvm_vcpu *vcpu)
Marcelo Tosattia7052892008-09-23 13:18:35 -03005989{
Sheng Yangf9c617f2009-03-25 10:08:52 +08005990 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Marcelo Tosattia7052892008-09-23 13:18:35 -03005991
5992 kvm_mmu_invlpg(vcpu, exit_qualification);
5993 skip_emulated_instruction(vcpu);
5994 return 1;
5995}
5996
Avi Kivityfee84b02011-11-10 14:57:25 +02005997static int handle_rdpmc(struct kvm_vcpu *vcpu)
5998{
5999 int err;
6000
6001 err = kvm_rdpmc(vcpu);
6002 kvm_complete_insn_gp(vcpu, err);
6003
6004 return 1;
6005}
6006
Avi Kivity851ba692009-08-24 11:10:17 +03006007static int handle_wbinvd(struct kvm_vcpu *vcpu)
Eddie Donge5edaa02007-11-11 12:28:35 +02006008{
Sheng Yangf5f48ee2010-06-30 12:25:15 +08006009 kvm_emulate_wbinvd(vcpu);
Eddie Donge5edaa02007-11-11 12:28:35 +02006010 return 1;
6011}
6012
Dexuan Cui2acf9232010-06-10 11:27:12 +08006013static int handle_xsetbv(struct kvm_vcpu *vcpu)
6014{
6015 u64 new_bv = kvm_read_edx_eax(vcpu);
6016 u32 index = kvm_register_read(vcpu, VCPU_REGS_RCX);
6017
6018 if (kvm_set_xcr(vcpu, index, new_bv) == 0)
6019 skip_emulated_instruction(vcpu);
6020 return 1;
6021}
6022
Wanpeng Lif53cd632014-12-02 19:14:58 +08006023static int handle_xsaves(struct kvm_vcpu *vcpu)
6024{
6025 skip_emulated_instruction(vcpu);
6026 WARN(1, "this should never happen\n");
6027 return 1;
6028}
6029
6030static int handle_xrstors(struct kvm_vcpu *vcpu)
6031{
6032 skip_emulated_instruction(vcpu);
6033 WARN(1, "this should never happen\n");
6034 return 1;
6035}
6036
Avi Kivity851ba692009-08-24 11:10:17 +03006037static int handle_apic_access(struct kvm_vcpu *vcpu)
Sheng Yangf78e0e22007-10-29 09:40:42 +08006038{
Kevin Tian58fbbf22011-08-30 13:56:17 +03006039 if (likely(fasteoi)) {
6040 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6041 int access_type, offset;
6042
6043 access_type = exit_qualification & APIC_ACCESS_TYPE;
6044 offset = exit_qualification & APIC_ACCESS_OFFSET;
6045 /*
6046 * Sane guest uses MOV to write EOI, with written value
6047 * not cared. So make a short-circuit here by avoiding
6048 * heavy instruction emulation.
6049 */
6050 if ((access_type == TYPE_LINEAR_APIC_INST_WRITE) &&
6051 (offset == APIC_EOI)) {
6052 kvm_lapic_set_eoi(vcpu);
6053 skip_emulated_instruction(vcpu);
6054 return 1;
6055 }
6056 }
Andre Przywara51d8b662010-12-21 11:12:02 +01006057 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Sheng Yangf78e0e22007-10-29 09:40:42 +08006058}
6059
Yang Zhangc7c9c562013-01-25 10:18:51 +08006060static int handle_apic_eoi_induced(struct kvm_vcpu *vcpu)
6061{
6062 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6063 int vector = exit_qualification & 0xff;
6064
6065 /* EOI-induced VM exit is trap-like and thus no need to adjust IP */
6066 kvm_apic_set_eoi_accelerated(vcpu, vector);
6067 return 1;
6068}
6069
Yang Zhang83d4c282013-01-25 10:18:49 +08006070static int handle_apic_write(struct kvm_vcpu *vcpu)
6071{
6072 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6073 u32 offset = exit_qualification & 0xfff;
6074
6075 /* APIC-write VM exit is trap-like and thus no need to adjust IP */
6076 kvm_apic_write_nodecode(vcpu, offset);
6077 return 1;
6078}
6079
Avi Kivity851ba692009-08-24 11:10:17 +03006080static int handle_task_switch(struct kvm_vcpu *vcpu)
Izik Eidus37817f22008-03-24 23:14:53 +02006081{
Jan Kiszka60637aa2008-09-26 09:30:47 +02006082 struct vcpu_vmx *vmx = to_vmx(vcpu);
Izik Eidus37817f22008-03-24 23:14:53 +02006083 unsigned long exit_qualification;
Jan Kiszkae269fb22010-04-14 15:51:09 +02006084 bool has_error_code = false;
6085 u32 error_code = 0;
Izik Eidus37817f22008-03-24 23:14:53 +02006086 u16 tss_selector;
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01006087 int reason, type, idt_v, idt_index;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006088
6089 idt_v = (vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK);
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01006090 idt_index = (vmx->idt_vectoring_info & VECTORING_INFO_VECTOR_MASK);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006091 type = (vmx->idt_vectoring_info & VECTORING_INFO_TYPE_MASK);
Izik Eidus37817f22008-03-24 23:14:53 +02006092
6093 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6094
6095 reason = (u32)exit_qualification >> 30;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006096 if (reason == TASK_SWITCH_GATE && idt_v) {
6097 switch (type) {
6098 case INTR_TYPE_NMI_INTR:
6099 vcpu->arch.nmi_injected = false;
Avi Kivity654f06f2011-03-23 15:02:47 +02006100 vmx_set_nmi_mask(vcpu, true);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006101 break;
6102 case INTR_TYPE_EXT_INTR:
Gleb Natapov66fd3f72009-05-11 13:35:50 +03006103 case INTR_TYPE_SOFT_INTR:
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006104 kvm_clear_interrupt_queue(vcpu);
6105 break;
6106 case INTR_TYPE_HARD_EXCEPTION:
Jan Kiszkae269fb22010-04-14 15:51:09 +02006107 if (vmx->idt_vectoring_info &
6108 VECTORING_INFO_DELIVER_CODE_MASK) {
6109 has_error_code = true;
6110 error_code =
6111 vmcs_read32(IDT_VECTORING_ERROR_CODE);
6112 }
6113 /* fall through */
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006114 case INTR_TYPE_SOFT_EXCEPTION:
6115 kvm_clear_exception_queue(vcpu);
6116 break;
6117 default:
6118 break;
6119 }
Jan Kiszka60637aa2008-09-26 09:30:47 +02006120 }
Izik Eidus37817f22008-03-24 23:14:53 +02006121 tss_selector = exit_qualification;
6122
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006123 if (!idt_v || (type != INTR_TYPE_HARD_EXCEPTION &&
6124 type != INTR_TYPE_EXT_INTR &&
6125 type != INTR_TYPE_NMI_INTR))
6126 skip_emulated_instruction(vcpu);
6127
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01006128 if (kvm_task_switch(vcpu, tss_selector,
6129 type == INTR_TYPE_SOFT_INTR ? idt_index : -1, reason,
6130 has_error_code, error_code) == EMULATE_FAIL) {
Gleb Natapovacb54512010-04-15 21:03:50 +03006131 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
6132 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
6133 vcpu->run->internal.ndata = 0;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01006134 return 0;
Gleb Natapovacb54512010-04-15 21:03:50 +03006135 }
Jan Kiszka42dbaa52008-12-15 13:52:10 +01006136
Jan Kiszka42dbaa52008-12-15 13:52:10 +01006137 /*
6138 * TODO: What about debug traps on tss switch?
6139 * Are we supposed to inject them and update dr6?
6140 */
6141
6142 return 1;
Izik Eidus37817f22008-03-24 23:14:53 +02006143}
6144
Avi Kivity851ba692009-08-24 11:10:17 +03006145static int handle_ept_violation(struct kvm_vcpu *vcpu)
Sheng Yang14394422008-04-28 12:24:45 +08006146{
Sheng Yangf9c617f2009-03-25 10:08:52 +08006147 unsigned long exit_qualification;
Sheng Yang14394422008-04-28 12:24:45 +08006148 gpa_t gpa;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08006149 u32 error_code;
Sheng Yang14394422008-04-28 12:24:45 +08006150 int gla_validity;
Sheng Yang14394422008-04-28 12:24:45 +08006151
Sheng Yangf9c617f2009-03-25 10:08:52 +08006152 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Sheng Yang14394422008-04-28 12:24:45 +08006153
Sheng Yang14394422008-04-28 12:24:45 +08006154 gla_validity = (exit_qualification >> 7) & 0x3;
Liang Li72e0ae52016-08-18 15:49:19 +08006155 if (gla_validity == 0x2) {
Sheng Yang14394422008-04-28 12:24:45 +08006156 printk(KERN_ERR "EPT: Handling EPT violation failed!\n");
6157 printk(KERN_ERR "EPT: GPA: 0x%lx, GVA: 0x%lx\n",
6158 (long unsigned int)vmcs_read64(GUEST_PHYSICAL_ADDRESS),
Sheng Yangf9c617f2009-03-25 10:08:52 +08006159 vmcs_readl(GUEST_LINEAR_ADDRESS));
Sheng Yang14394422008-04-28 12:24:45 +08006160 printk(KERN_ERR "EPT: Exit qualification is 0x%lx\n",
6161 (long unsigned int)exit_qualification);
Avi Kivity851ba692009-08-24 11:10:17 +03006162 vcpu->run->exit_reason = KVM_EXIT_UNKNOWN;
6163 vcpu->run->hw.hardware_exit_reason = EXIT_REASON_EPT_VIOLATION;
Avi Kivity596ae892009-06-03 14:12:10 +03006164 return 0;
Sheng Yang14394422008-04-28 12:24:45 +08006165 }
6166
Gleb Natapov0be9c7a2013-09-15 11:07:23 +03006167 /*
6168 * EPT violation happened while executing iret from NMI,
6169 * "blocked by NMI" bit has to be set before next VM entry.
6170 * There are errata that may cause this bit to not be set:
6171 * AAK134, BY25.
6172 */
Gleb Natapovbcd1c292013-09-25 10:58:22 +03006173 if (!(to_vmx(vcpu)->idt_vectoring_info & VECTORING_INFO_VALID_MASK) &&
6174 cpu_has_virtual_nmis() &&
6175 (exit_qualification & INTR_INFO_UNBLOCK_NMI))
Gleb Natapov0be9c7a2013-09-15 11:07:23 +03006176 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO, GUEST_INTR_STATE_NMI);
6177
Sheng Yang14394422008-04-28 12:24:45 +08006178 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03006179 trace_kvm_page_fault(gpa, exit_qualification);
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08006180
Bandan Dasd95c5562016-07-12 18:18:51 -04006181 /* it is a read fault? */
6182 error_code = (exit_qualification << 2) & PFERR_USER_MASK;
6183 /* it is a write fault? */
6184 error_code |= exit_qualification & PFERR_WRITE_MASK;
Yang Zhang25d92082013-08-06 12:00:32 +03006185 /* It is a fetch fault? */
Tiejun Chen81ed33e2014-11-18 17:12:56 +08006186 error_code |= (exit_qualification << 2) & PFERR_FETCH_MASK;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08006187 /* ept page table is present? */
Bandan Dasd95c5562016-07-12 18:18:51 -04006188 error_code |= (exit_qualification & 0x38) != 0;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08006189
Yang Zhang25d92082013-08-06 12:00:32 +03006190 vcpu->arch.exit_qualification = exit_qualification;
6191
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08006192 return kvm_mmu_page_fault(vcpu, gpa, error_code, NULL, 0);
Sheng Yang14394422008-04-28 12:24:45 +08006193}
6194
Avi Kivity851ba692009-08-24 11:10:17 +03006195static int handle_ept_misconfig(struct kvm_vcpu *vcpu)
Marcelo Tosatti68f89402009-06-11 12:07:43 -03006196{
Xiao Guangrongf735d4a2015-08-05 12:04:27 +08006197 int ret;
Marcelo Tosatti68f89402009-06-11 12:07:43 -03006198 gpa_t gpa;
6199
6200 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
Nikolay Nikolaeve32edf42015-03-26 14:39:28 +00006201 if (!kvm_io_bus_write(vcpu, KVM_FAST_MMIO_BUS, gpa, 0, NULL)) {
Michael S. Tsirkin68c3b4d2014-03-31 21:50:44 +03006202 skip_emulated_instruction(vcpu);
Jason Wang931c33b2015-09-15 14:41:58 +08006203 trace_kvm_fast_mmio(gpa);
Michael S. Tsirkin68c3b4d2014-03-31 21:50:44 +03006204 return 1;
6205 }
Marcelo Tosatti68f89402009-06-11 12:07:43 -03006206
Paolo Bonzini450869d2015-11-04 13:41:21 +01006207 ret = handle_mmio_page_fault(vcpu, gpa, true);
Xiao Guangrongb37fbea2013-06-07 16:51:25 +08006208 if (likely(ret == RET_MMIO_PF_EMULATE))
Xiao Guangrongce88dec2011-07-12 03:33:44 +08006209 return x86_emulate_instruction(vcpu, gpa, 0, NULL, 0) ==
6210 EMULATE_DONE;
Xiao Guangrongf8f55942013-06-07 16:51:26 +08006211
6212 if (unlikely(ret == RET_MMIO_PF_INVALID))
6213 return kvm_mmu_page_fault(vcpu, gpa, 0, NULL, 0);
6214
Xiao Guangrongb37fbea2013-06-07 16:51:25 +08006215 if (unlikely(ret == RET_MMIO_PF_RETRY))
Xiao Guangrongce88dec2011-07-12 03:33:44 +08006216 return 1;
6217
6218 /* It is the real ept misconfig */
Xiao Guangrongf735d4a2015-08-05 12:04:27 +08006219 WARN_ON(1);
Marcelo Tosatti68f89402009-06-11 12:07:43 -03006220
Avi Kivity851ba692009-08-24 11:10:17 +03006221 vcpu->run->exit_reason = KVM_EXIT_UNKNOWN;
6222 vcpu->run->hw.hardware_exit_reason = EXIT_REASON_EPT_MISCONFIG;
Marcelo Tosatti68f89402009-06-11 12:07:43 -03006223
6224 return 0;
6225}
6226
Avi Kivity851ba692009-08-24 11:10:17 +03006227static int handle_nmi_window(struct kvm_vcpu *vcpu)
Sheng Yangf08864b2008-05-15 18:23:25 +08006228{
6229 u32 cpu_based_vm_exec_control;
6230
6231 /* clear pending NMI */
6232 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
6233 cpu_based_vm_exec_control &= ~CPU_BASED_VIRTUAL_NMI_PENDING;
6234 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
6235 ++vcpu->stat.nmi_window_exits;
Avi Kivity3842d132010-07-27 12:30:24 +03006236 kvm_make_request(KVM_REQ_EVENT, vcpu);
Sheng Yangf08864b2008-05-15 18:23:25 +08006237
6238 return 1;
6239}
6240
Mohammed Gamal80ced182009-09-01 12:48:18 +02006241static int handle_invalid_guest_state(struct kvm_vcpu *vcpu)
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006242{
Avi Kivity8b3079a2009-01-05 12:10:54 +02006243 struct vcpu_vmx *vmx = to_vmx(vcpu);
6244 enum emulation_result err = EMULATE_DONE;
Mohammed Gamal80ced182009-09-01 12:48:18 +02006245 int ret = 1;
Avi Kivity49e9d552010-09-19 14:34:08 +02006246 u32 cpu_exec_ctrl;
6247 bool intr_window_requested;
Avi Kivityb8405c12012-06-07 17:08:48 +03006248 unsigned count = 130;
Avi Kivity49e9d552010-09-19 14:34:08 +02006249
6250 cpu_exec_ctrl = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
6251 intr_window_requested = cpu_exec_ctrl & CPU_BASED_VIRTUAL_INTR_PENDING;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006252
Paolo Bonzini98eb2f82014-03-27 09:51:52 +01006253 while (vmx->emulation_required && count-- != 0) {
Avi Kivitybdea48e2012-06-10 18:07:57 +03006254 if (intr_window_requested && vmx_interrupt_allowed(vcpu))
Avi Kivity49e9d552010-09-19 14:34:08 +02006255 return handle_interrupt_window(&vmx->vcpu);
6256
Avi Kivityde87dcd2012-06-12 20:21:38 +03006257 if (test_bit(KVM_REQ_EVENT, &vcpu->requests))
6258 return 1;
6259
Liran Alon114de9b2017-11-05 16:56:34 +02006260 err = emulate_instruction(vcpu, 0);
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006261
Paolo Bonziniac0a48c2013-06-25 18:24:41 +02006262 if (err == EMULATE_USER_EXIT) {
Paolo Bonzini94452b92013-08-27 15:41:42 +02006263 ++vcpu->stat.mmio_exits;
Mohammed Gamal80ced182009-09-01 12:48:18 +02006264 ret = 0;
6265 goto out;
6266 }
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01006267
Avi Kivityde5f70e2012-06-12 20:22:28 +03006268 if (err != EMULATE_DONE) {
6269 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
6270 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
6271 vcpu->run->internal.ndata = 0;
Gleb Natapov6d77dbf2010-05-10 11:16:56 +03006272 return 0;
Avi Kivityde5f70e2012-06-12 20:22:28 +03006273 }
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006274
Gleb Natapov8d76c492013-05-08 18:38:44 +03006275 if (vcpu->arch.halt_request) {
6276 vcpu->arch.halt_request = 0;
Joel Schopp5cb56052015-03-02 13:43:31 -06006277 ret = kvm_vcpu_halt(vcpu);
Gleb Natapov8d76c492013-05-08 18:38:44 +03006278 goto out;
6279 }
6280
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006281 if (signal_pending(current))
Mohammed Gamal80ced182009-09-01 12:48:18 +02006282 goto out;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006283 if (need_resched())
6284 schedule();
6285 }
6286
Mohammed Gamal80ced182009-09-01 12:48:18 +02006287out:
6288 return ret;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006289}
6290
Radim Krčmářb4a2d312014-08-21 18:08:08 +02006291static int __grow_ple_window(int val)
6292{
6293 if (ple_window_grow < 1)
6294 return ple_window;
6295
6296 val = min(val, ple_window_actual_max);
6297
6298 if (ple_window_grow < ple_window)
6299 val *= ple_window_grow;
6300 else
6301 val += ple_window_grow;
6302
6303 return val;
6304}
6305
6306static int __shrink_ple_window(int val, int modifier, int minimum)
6307{
6308 if (modifier < 1)
6309 return ple_window;
6310
6311 if (modifier < ple_window)
6312 val /= modifier;
6313 else
6314 val -= modifier;
6315
6316 return max(val, minimum);
6317}
6318
6319static void grow_ple_window(struct kvm_vcpu *vcpu)
6320{
6321 struct vcpu_vmx *vmx = to_vmx(vcpu);
6322 int old = vmx->ple_window;
6323
6324 vmx->ple_window = __grow_ple_window(old);
6325
6326 if (vmx->ple_window != old)
6327 vmx->ple_window_dirty = true;
Radim Krčmář7b462682014-08-21 18:08:09 +02006328
6329 trace_kvm_ple_window_grow(vcpu->vcpu_id, vmx->ple_window, old);
Radim Krčmářb4a2d312014-08-21 18:08:08 +02006330}
6331
6332static void shrink_ple_window(struct kvm_vcpu *vcpu)
6333{
6334 struct vcpu_vmx *vmx = to_vmx(vcpu);
6335 int old = vmx->ple_window;
6336
6337 vmx->ple_window = __shrink_ple_window(old,
6338 ple_window_shrink, ple_window);
6339
6340 if (vmx->ple_window != old)
6341 vmx->ple_window_dirty = true;
Radim Krčmář7b462682014-08-21 18:08:09 +02006342
6343 trace_kvm_ple_window_shrink(vcpu->vcpu_id, vmx->ple_window, old);
Radim Krčmářb4a2d312014-08-21 18:08:08 +02006344}
6345
6346/*
6347 * ple_window_actual_max is computed to be one grow_ple_window() below
6348 * ple_window_max. (See __grow_ple_window for the reason.)
6349 * This prevents overflows, because ple_window_max is int.
6350 * ple_window_max effectively rounded down to a multiple of ple_window_grow in
6351 * this process.
6352 * ple_window_max is also prevented from setting vmx->ple_window < ple_window.
6353 */
6354static void update_ple_window_actual_max(void)
6355{
6356 ple_window_actual_max =
6357 __shrink_ple_window(max(ple_window_max, ple_window),
6358 ple_window_grow, INT_MIN);
6359}
6360
Feng Wubf9f6ac2015-09-18 22:29:55 +08006361/*
6362 * Handler for POSTED_INTERRUPT_WAKEUP_VECTOR.
6363 */
6364static void wakeup_handler(void)
6365{
6366 struct kvm_vcpu *vcpu;
6367 int cpu = smp_processor_id();
6368
6369 spin_lock(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
6370 list_for_each_entry(vcpu, &per_cpu(blocked_vcpu_on_cpu, cpu),
6371 blocked_vcpu_list) {
6372 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
6373
6374 if (pi_test_on(pi_desc) == 1)
6375 kvm_vcpu_kick(vcpu);
6376 }
6377 spin_unlock(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
6378}
6379
Tiejun Chenf2c76482014-10-28 10:14:47 +08006380static __init int hardware_setup(void)
6381{
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006382 int r = -ENOMEM, i, msr;
6383
6384 rdmsrl_safe(MSR_EFER, &host_efer);
6385
6386 for (i = 0; i < ARRAY_SIZE(vmx_msr_index); ++i)
6387 kvm_define_shared_msr(i, vmx_msr_index[i]);
6388
6389 vmx_io_bitmap_a = (unsigned long *)__get_free_page(GFP_KERNEL);
6390 if (!vmx_io_bitmap_a)
6391 return r;
6392
6393 vmx_io_bitmap_b = (unsigned long *)__get_free_page(GFP_KERNEL);
6394 if (!vmx_io_bitmap_b)
6395 goto out;
6396
6397 vmx_msr_bitmap_legacy = (unsigned long *)__get_free_page(GFP_KERNEL);
6398 if (!vmx_msr_bitmap_legacy)
6399 goto out1;
6400
6401 vmx_msr_bitmap_legacy_x2apic =
6402 (unsigned long *)__get_free_page(GFP_KERNEL);
6403 if (!vmx_msr_bitmap_legacy_x2apic)
6404 goto out2;
6405
Wanpeng Lif6e90f92016-09-22 07:43:25 +08006406 vmx_msr_bitmap_legacy_x2apic_apicv_inactive =
6407 (unsigned long *)__get_free_page(GFP_KERNEL);
6408 if (!vmx_msr_bitmap_legacy_x2apic_apicv_inactive)
6409 goto out3;
6410
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006411 vmx_msr_bitmap_longmode = (unsigned long *)__get_free_page(GFP_KERNEL);
6412 if (!vmx_msr_bitmap_longmode)
Wanpeng Lif6e90f92016-09-22 07:43:25 +08006413 goto out4;
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006414
6415 vmx_msr_bitmap_longmode_x2apic =
6416 (unsigned long *)__get_free_page(GFP_KERNEL);
6417 if (!vmx_msr_bitmap_longmode_x2apic)
Wanpeng Lif6e90f92016-09-22 07:43:25 +08006418 goto out5;
6419
6420 vmx_msr_bitmap_longmode_x2apic_apicv_inactive =
6421 (unsigned long *)__get_free_page(GFP_KERNEL);
6422 if (!vmx_msr_bitmap_longmode_x2apic_apicv_inactive)
6423 goto out6;
Wincy Van3af18d92015-02-03 23:49:31 +08006424
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006425 vmx_vmread_bitmap = (unsigned long *)__get_free_page(GFP_KERNEL);
6426 if (!vmx_vmread_bitmap)
Wanpeng Lif6e90f92016-09-22 07:43:25 +08006427 goto out7;
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006428
6429 vmx_vmwrite_bitmap = (unsigned long *)__get_free_page(GFP_KERNEL);
6430 if (!vmx_vmwrite_bitmap)
Wanpeng Lif6e90f92016-09-22 07:43:25 +08006431 goto out8;
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006432
6433 memset(vmx_vmread_bitmap, 0xff, PAGE_SIZE);
6434 memset(vmx_vmwrite_bitmap, 0xff, PAGE_SIZE);
6435
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006436 memset(vmx_io_bitmap_a, 0xff, PAGE_SIZE);
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006437
6438 memset(vmx_io_bitmap_b, 0xff, PAGE_SIZE);
6439
6440 memset(vmx_msr_bitmap_legacy, 0xff, PAGE_SIZE);
6441 memset(vmx_msr_bitmap_longmode, 0xff, PAGE_SIZE);
6442
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006443 if (setup_vmcs_config(&vmcs_config) < 0) {
6444 r = -EIO;
Wanpeng Lif6e90f92016-09-22 07:43:25 +08006445 goto out9;
Tiejun Chenbaa03522014-12-23 16:21:11 +08006446 }
Tiejun Chenf2c76482014-10-28 10:14:47 +08006447
6448 if (boot_cpu_has(X86_FEATURE_NX))
6449 kvm_enable_efer_bits(EFER_NX);
6450
Wanpeng Li2df19692017-03-23 05:30:08 -07006451 if (!cpu_has_vmx_vpid() || !cpu_has_vmx_invvpid() ||
6452 !(cpu_has_vmx_invvpid_single() || cpu_has_vmx_invvpid_global()))
Tiejun Chenf2c76482014-10-28 10:14:47 +08006453 enable_vpid = 0;
Wanpeng Li2df19692017-03-23 05:30:08 -07006454
Tiejun Chenf2c76482014-10-28 10:14:47 +08006455 if (!cpu_has_vmx_shadow_vmcs())
6456 enable_shadow_vmcs = 0;
6457 if (enable_shadow_vmcs)
6458 init_vmcs_shadow_fields();
6459
6460 if (!cpu_has_vmx_ept() ||
6461 !cpu_has_vmx_ept_4levels()) {
6462 enable_ept = 0;
6463 enable_unrestricted_guest = 0;
6464 enable_ept_ad_bits = 0;
6465 }
6466
6467 if (!cpu_has_vmx_ept_ad_bits())
6468 enable_ept_ad_bits = 0;
6469
6470 if (!cpu_has_vmx_unrestricted_guest())
6471 enable_unrestricted_guest = 0;
6472
Paolo Bonziniad15a292015-01-30 16:18:49 +01006473 if (!cpu_has_vmx_flexpriority())
Tiejun Chenf2c76482014-10-28 10:14:47 +08006474 flexpriority_enabled = 0;
6475
Paolo Bonziniad15a292015-01-30 16:18:49 +01006476 /*
6477 * set_apic_access_page_addr() is used to reload apic access
6478 * page upon invalidation. No need to do anything if not
6479 * using the APIC_ACCESS_ADDR VMCS field.
6480 */
6481 if (!flexpriority_enabled)
Tiejun Chenf2c76482014-10-28 10:14:47 +08006482 kvm_x86_ops->set_apic_access_page_addr = NULL;
Tiejun Chenf2c76482014-10-28 10:14:47 +08006483
6484 if (!cpu_has_vmx_tpr_shadow())
6485 kvm_x86_ops->update_cr8_intercept = NULL;
6486
6487 if (enable_ept && !cpu_has_vmx_ept_2m_page())
6488 kvm_disable_largepages();
6489
6490 if (!cpu_has_vmx_ple())
6491 ple_gap = 0;
6492
6493 if (!cpu_has_vmx_apicv())
6494 enable_apicv = 0;
6495
Haozhong Zhang64903d62015-10-20 15:39:09 +08006496 if (cpu_has_vmx_tsc_scaling()) {
6497 kvm_has_tsc_control = true;
6498 kvm_max_tsc_scaling_ratio = KVM_VMX_TSC_MULTIPLIER_MAX;
6499 kvm_tsc_scaling_ratio_frac_bits = 48;
6500 }
6501
Tiejun Chenbaa03522014-12-23 16:21:11 +08006502 vmx_disable_intercept_for_msr(MSR_FS_BASE, false);
6503 vmx_disable_intercept_for_msr(MSR_GS_BASE, false);
6504 vmx_disable_intercept_for_msr(MSR_KERNEL_GS_BASE, true);
6505 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_CS, false);
6506 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_ESP, false);
6507 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_EIP, false);
Tiejun Chenbaa03522014-12-23 16:21:11 +08006508
6509 memcpy(vmx_msr_bitmap_legacy_x2apic,
6510 vmx_msr_bitmap_legacy, PAGE_SIZE);
6511 memcpy(vmx_msr_bitmap_longmode_x2apic,
6512 vmx_msr_bitmap_longmode, PAGE_SIZE);
Wanpeng Lif6e90f92016-09-22 07:43:25 +08006513 memcpy(vmx_msr_bitmap_legacy_x2apic_apicv_inactive,
6514 vmx_msr_bitmap_legacy, PAGE_SIZE);
6515 memcpy(vmx_msr_bitmap_longmode_x2apic_apicv_inactive,
6516 vmx_msr_bitmap_longmode, PAGE_SIZE);
Tiejun Chenbaa03522014-12-23 16:21:11 +08006517
Wanpeng Li04bb92e2015-09-16 19:31:11 +08006518 set_bit(0, vmx_vpid_bitmap); /* 0 is reserved for host */
6519
Wanpeng Lif6e90f92016-09-22 07:43:25 +08006520 /*
6521 * enable_apicv && kvm_vcpu_apicv_active()
6522 */
Roman Kagan3ce424e2016-05-18 17:48:20 +03006523 for (msr = 0x800; msr <= 0x8ff; msr++)
Wanpeng Lif6e90f92016-09-22 07:43:25 +08006524 vmx_disable_intercept_msr_read_x2apic(msr, true);
Tiejun Chenbaa03522014-12-23 16:21:11 +08006525
Roman Kagan3ce424e2016-05-18 17:48:20 +03006526 /* TMCCT */
Wanpeng Lif6e90f92016-09-22 07:43:25 +08006527 vmx_enable_intercept_msr_read_x2apic(0x839, true);
Roman Kagan3ce424e2016-05-18 17:48:20 +03006528 /* TPR */
Wanpeng Lif6e90f92016-09-22 07:43:25 +08006529 vmx_disable_intercept_msr_write_x2apic(0x808, true);
Roman Kagan3ce424e2016-05-18 17:48:20 +03006530 /* EOI */
Wanpeng Lif6e90f92016-09-22 07:43:25 +08006531 vmx_disable_intercept_msr_write_x2apic(0x80b, true);
Roman Kagan3ce424e2016-05-18 17:48:20 +03006532 /* SELF-IPI */
Wanpeng Lif6e90f92016-09-22 07:43:25 +08006533 vmx_disable_intercept_msr_write_x2apic(0x83f, true);
6534
6535 /*
6536 * (enable_apicv && !kvm_vcpu_apicv_active()) ||
6537 * !enable_apicv
6538 */
6539 /* TPR */
6540 vmx_disable_intercept_msr_read_x2apic(0x808, false);
6541 vmx_disable_intercept_msr_write_x2apic(0x808, false);
Tiejun Chenbaa03522014-12-23 16:21:11 +08006542
6543 if (enable_ept) {
Bandan Dasd95c5562016-07-12 18:18:51 -04006544 kvm_mmu_set_mask_ptes(VMX_EPT_READABLE_MASK,
Tiejun Chenbaa03522014-12-23 16:21:11 +08006545 (enable_ept_ad_bits) ? VMX_EPT_ACCESS_BIT : 0ull,
6546 (enable_ept_ad_bits) ? VMX_EPT_DIRTY_BIT : 0ull,
Bandan Dasd95c5562016-07-12 18:18:51 -04006547 0ull, VMX_EPT_EXECUTABLE_MASK,
6548 cpu_has_vmx_ept_execute_only() ?
6549 0ull : VMX_EPT_READABLE_MASK);
Tiejun Chenbaa03522014-12-23 16:21:11 +08006550 ept_set_mmio_spte_mask();
6551 kvm_enable_tdp();
6552 } else
6553 kvm_disable_tdp();
6554
6555 update_ple_window_actual_max();
6556
Kai Huang843e4332015-01-28 10:54:28 +08006557 /*
6558 * Only enable PML when hardware supports PML feature, and both EPT
6559 * and EPT A/D bit features are enabled -- PML depends on them to work.
6560 */
6561 if (!enable_ept || !enable_ept_ad_bits || !cpu_has_vmx_pml())
6562 enable_pml = 0;
6563
6564 if (!enable_pml) {
6565 kvm_x86_ops->slot_enable_log_dirty = NULL;
6566 kvm_x86_ops->slot_disable_log_dirty = NULL;
6567 kvm_x86_ops->flush_log_dirty = NULL;
6568 kvm_x86_ops->enable_log_dirty_pt_masked = NULL;
6569 }
6570
Yunhong Jiang64672c92016-06-13 14:19:59 -07006571 if (cpu_has_vmx_preemption_timer() && enable_preemption_timer) {
6572 u64 vmx_msr;
6573
6574 rdmsrl(MSR_IA32_VMX_MISC, vmx_msr);
6575 cpu_preemption_timer_multi =
6576 vmx_msr & VMX_MISC_PREEMPTION_TIMER_RATE_MASK;
6577 } else {
6578 kvm_x86_ops->set_hv_timer = NULL;
6579 kvm_x86_ops->cancel_hv_timer = NULL;
6580 }
6581
Feng Wubf9f6ac2015-09-18 22:29:55 +08006582 kvm_set_posted_intr_wakeup_handler(wakeup_handler);
6583
Ashok Rajc45dcc72016-06-22 14:59:56 +08006584 kvm_mce_cap_supported |= MCG_LMCE_P;
6585
Tiejun Chenf2c76482014-10-28 10:14:47 +08006586 return alloc_kvm_area();
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006587
Wanpeng Lif6e90f92016-09-22 07:43:25 +08006588out9:
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006589 free_page((unsigned long)vmx_vmwrite_bitmap);
Wanpeng Lif6e90f92016-09-22 07:43:25 +08006590out8:
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006591 free_page((unsigned long)vmx_vmread_bitmap);
Wanpeng Lif6e90f92016-09-22 07:43:25 +08006592out7:
6593 free_page((unsigned long)vmx_msr_bitmap_longmode_x2apic_apicv_inactive);
Wincy Van3af18d92015-02-03 23:49:31 +08006594out6:
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006595 free_page((unsigned long)vmx_msr_bitmap_longmode_x2apic);
Wanpeng Lif6e90f92016-09-22 07:43:25 +08006596out5:
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006597 free_page((unsigned long)vmx_msr_bitmap_longmode);
Wanpeng Lif6e90f92016-09-22 07:43:25 +08006598out4:
6599 free_page((unsigned long)vmx_msr_bitmap_legacy_x2apic_apicv_inactive);
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006600out3:
6601 free_page((unsigned long)vmx_msr_bitmap_legacy_x2apic);
6602out2:
6603 free_page((unsigned long)vmx_msr_bitmap_legacy);
6604out1:
6605 free_page((unsigned long)vmx_io_bitmap_b);
6606out:
6607 free_page((unsigned long)vmx_io_bitmap_a);
6608
6609 return r;
Tiejun Chenf2c76482014-10-28 10:14:47 +08006610}
6611
6612static __exit void hardware_unsetup(void)
6613{
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006614 free_page((unsigned long)vmx_msr_bitmap_legacy_x2apic);
Wanpeng Lif6e90f92016-09-22 07:43:25 +08006615 free_page((unsigned long)vmx_msr_bitmap_legacy_x2apic_apicv_inactive);
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006616 free_page((unsigned long)vmx_msr_bitmap_longmode_x2apic);
Wanpeng Lif6e90f92016-09-22 07:43:25 +08006617 free_page((unsigned long)vmx_msr_bitmap_longmode_x2apic_apicv_inactive);
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006618 free_page((unsigned long)vmx_msr_bitmap_legacy);
6619 free_page((unsigned long)vmx_msr_bitmap_longmode);
6620 free_page((unsigned long)vmx_io_bitmap_b);
6621 free_page((unsigned long)vmx_io_bitmap_a);
6622 free_page((unsigned long)vmx_vmwrite_bitmap);
6623 free_page((unsigned long)vmx_vmread_bitmap);
6624
Tiejun Chenf2c76482014-10-28 10:14:47 +08006625 free_kvm_area();
6626}
6627
Avi Kivity6aa8b732006-12-10 02:21:36 -08006628/*
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006629 * Indicate a busy-waiting vcpu in spinlock. We do not enable the PAUSE
6630 * exiting, so only get here on cpu with PAUSE-Loop-Exiting.
6631 */
Marcelo Tosatti9fb41ba2009-10-12 19:37:31 -03006632static int handle_pause(struct kvm_vcpu *vcpu)
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006633{
Radim Krčmářb4a2d312014-08-21 18:08:08 +02006634 if (ple_gap)
6635 grow_ple_window(vcpu);
6636
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006637 skip_emulated_instruction(vcpu);
6638 kvm_vcpu_on_spin(vcpu);
6639
6640 return 1;
6641}
6642
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04006643static int handle_nop(struct kvm_vcpu *vcpu)
Sheng Yang59708672009-12-15 13:29:54 +08006644{
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04006645 skip_emulated_instruction(vcpu);
Sheng Yang59708672009-12-15 13:29:54 +08006646 return 1;
6647}
6648
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04006649static int handle_mwait(struct kvm_vcpu *vcpu)
6650{
6651 printk_once(KERN_WARNING "kvm: MWAIT instruction emulated as NOP!\n");
6652 return handle_nop(vcpu);
6653}
6654
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03006655static int handle_monitor_trap(struct kvm_vcpu *vcpu)
6656{
6657 return 1;
6658}
6659
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04006660static int handle_monitor(struct kvm_vcpu *vcpu)
6661{
6662 printk_once(KERN_WARNING "kvm: MONITOR instruction emulated as NOP!\n");
6663 return handle_nop(vcpu);
6664}
6665
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006666/*
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006667 * To run an L2 guest, we need a vmcs02 based on the L1-specified vmcs12.
6668 * We could reuse a single VMCS for all the L2 guests, but we also want the
6669 * option to allocate a separate vmcs02 for each separate loaded vmcs12 - this
6670 * allows keeping them loaded on the processor, and in the future will allow
6671 * optimizations where prepare_vmcs02 doesn't need to set all the fields on
6672 * every entry if they never change.
6673 * So we keep, in vmx->nested.vmcs02_pool, a cache of size VMCS02_POOL_SIZE
6674 * (>=0) with a vmcs02 for each recently loaded vmcs12s, most recent first.
6675 *
6676 * The following functions allocate and free a vmcs02 in this pool.
6677 */
6678
6679/* Get a VMCS from the pool to use as vmcs02 for the current vmcs12. */
6680static struct loaded_vmcs *nested_get_current_vmcs02(struct vcpu_vmx *vmx)
6681{
6682 struct vmcs02_list *item;
6683 list_for_each_entry(item, &vmx->nested.vmcs02_pool, list)
6684 if (item->vmptr == vmx->nested.current_vmptr) {
6685 list_move(&item->list, &vmx->nested.vmcs02_pool);
6686 return &item->vmcs02;
6687 }
6688
6689 if (vmx->nested.vmcs02_num >= max(VMCS02_POOL_SIZE, 1)) {
6690 /* Recycle the least recently used VMCS. */
Geliang Tangd74c0e62016-01-01 19:47:14 +08006691 item = list_last_entry(&vmx->nested.vmcs02_pool,
6692 struct vmcs02_list, list);
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006693 item->vmptr = vmx->nested.current_vmptr;
6694 list_move(&item->list, &vmx->nested.vmcs02_pool);
6695 return &item->vmcs02;
6696 }
6697
6698 /* Create a new VMCS */
Ioan Orghici0fa24ce2013-03-10 15:46:00 +02006699 item = kmalloc(sizeof(struct vmcs02_list), GFP_KERNEL);
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006700 if (!item)
6701 return NULL;
6702 item->vmcs02.vmcs = alloc_vmcs();
Jim Mattson355f4fb2016-10-28 08:29:39 -07006703 item->vmcs02.shadow_vmcs = NULL;
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006704 if (!item->vmcs02.vmcs) {
6705 kfree(item);
6706 return NULL;
6707 }
6708 loaded_vmcs_init(&item->vmcs02);
6709 item->vmptr = vmx->nested.current_vmptr;
6710 list_add(&(item->list), &(vmx->nested.vmcs02_pool));
6711 vmx->nested.vmcs02_num++;
6712 return &item->vmcs02;
6713}
6714
6715/* Free and remove from pool a vmcs02 saved for a vmcs12 (if there is one) */
6716static void nested_free_vmcs02(struct vcpu_vmx *vmx, gpa_t vmptr)
6717{
6718 struct vmcs02_list *item;
6719 list_for_each_entry(item, &vmx->nested.vmcs02_pool, list)
6720 if (item->vmptr == vmptr) {
6721 free_loaded_vmcs(&item->vmcs02);
6722 list_del(&item->list);
6723 kfree(item);
6724 vmx->nested.vmcs02_num--;
6725 return;
6726 }
6727}
6728
6729/*
6730 * Free all VMCSs saved for this vcpu, except the one pointed by
Paolo Bonzini4fa77342014-07-17 12:25:16 +02006731 * vmx->loaded_vmcs. We must be running L1, so vmx->loaded_vmcs
6732 * must be &vmx->vmcs01.
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006733 */
6734static void nested_free_all_saved_vmcss(struct vcpu_vmx *vmx)
6735{
6736 struct vmcs02_list *item, *n;
Paolo Bonzini4fa77342014-07-17 12:25:16 +02006737
6738 WARN_ON(vmx->loaded_vmcs != &vmx->vmcs01);
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006739 list_for_each_entry_safe(item, n, &vmx->nested.vmcs02_pool, list) {
Paolo Bonzini4fa77342014-07-17 12:25:16 +02006740 /*
6741 * Something will leak if the above WARN triggers. Better than
6742 * a use-after-free.
6743 */
6744 if (vmx->loaded_vmcs == &item->vmcs02)
6745 continue;
6746
6747 free_loaded_vmcs(&item->vmcs02);
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006748 list_del(&item->list);
6749 kfree(item);
Paolo Bonzini4fa77342014-07-17 12:25:16 +02006750 vmx->nested.vmcs02_num--;
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006751 }
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006752}
6753
Arthur Chunqi Li0658fba2013-07-04 15:03:32 +08006754/*
6755 * The following 3 functions, nested_vmx_succeed()/failValid()/failInvalid(),
6756 * set the success or error code of an emulated VMX instruction, as specified
6757 * by Vol 2B, VMX Instruction Reference, "Conventions".
6758 */
6759static void nested_vmx_succeed(struct kvm_vcpu *vcpu)
6760{
6761 vmx_set_rflags(vcpu, vmx_get_rflags(vcpu)
6762 & ~(X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
6763 X86_EFLAGS_ZF | X86_EFLAGS_SF | X86_EFLAGS_OF));
6764}
6765
6766static void nested_vmx_failInvalid(struct kvm_vcpu *vcpu)
6767{
6768 vmx_set_rflags(vcpu, (vmx_get_rflags(vcpu)
6769 & ~(X86_EFLAGS_PF | X86_EFLAGS_AF | X86_EFLAGS_ZF |
6770 X86_EFLAGS_SF | X86_EFLAGS_OF))
6771 | X86_EFLAGS_CF);
6772}
6773
Abel Gordon145c28d2013-04-18 14:36:55 +03006774static void nested_vmx_failValid(struct kvm_vcpu *vcpu,
Arthur Chunqi Li0658fba2013-07-04 15:03:32 +08006775 u32 vm_instruction_error)
6776{
6777 if (to_vmx(vcpu)->nested.current_vmptr == -1ull) {
6778 /*
6779 * failValid writes the error number to the current VMCS, which
6780 * can't be done there isn't a current VMCS.
6781 */
6782 nested_vmx_failInvalid(vcpu);
6783 return;
6784 }
6785 vmx_set_rflags(vcpu, (vmx_get_rflags(vcpu)
6786 & ~(X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
6787 X86_EFLAGS_SF | X86_EFLAGS_OF))
6788 | X86_EFLAGS_ZF);
6789 get_vmcs12(vcpu)->vm_instruction_error = vm_instruction_error;
6790 /*
6791 * We don't need to force a shadow sync because
6792 * VM_INSTRUCTION_ERROR is not shadowed
6793 */
6794}
Abel Gordon145c28d2013-04-18 14:36:55 +03006795
Wincy Vanff651cb2014-12-11 08:52:58 +03006796static void nested_vmx_abort(struct kvm_vcpu *vcpu, u32 indicator)
6797{
6798 /* TODO: not to reset guest simply here. */
6799 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Paolo Bonzinibbe41b92016-08-19 17:51:20 +02006800 pr_debug_ratelimited("kvm: nested vmx abort, indicator %d\n", indicator);
Wincy Vanff651cb2014-12-11 08:52:58 +03006801}
6802
Jan Kiszkaf4124502014-03-07 20:03:13 +01006803static enum hrtimer_restart vmx_preemption_timer_fn(struct hrtimer *timer)
6804{
6805 struct vcpu_vmx *vmx =
6806 container_of(timer, struct vcpu_vmx, nested.preemption_timer);
6807
6808 vmx->nested.preemption_timer_expired = true;
6809 kvm_make_request(KVM_REQ_EVENT, &vmx->vcpu);
6810 kvm_vcpu_kick(&vmx->vcpu);
6811
6812 return HRTIMER_NORESTART;
6813}
6814
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006815/*
Bandan Das19677e32014-05-06 02:19:15 -04006816 * Decode the memory-address operand of a vmx instruction, as recorded on an
6817 * exit caused by such an instruction (run by a guest hypervisor).
6818 * On success, returns 0. When the operand is invalid, returns 1 and throws
6819 * #UD or #GP.
6820 */
6821static int get_vmx_mem_address(struct kvm_vcpu *vcpu,
6822 unsigned long exit_qualification,
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006823 u32 vmx_instruction_info, bool wr, gva_t *ret)
Bandan Das19677e32014-05-06 02:19:15 -04006824{
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006825 gva_t off;
6826 bool exn;
6827 struct kvm_segment s;
6828
Bandan Das19677e32014-05-06 02:19:15 -04006829 /*
6830 * According to Vol. 3B, "Information for VM Exits Due to Instruction
6831 * Execution", on an exit, vmx_instruction_info holds most of the
6832 * addressing components of the operand. Only the displacement part
6833 * is put in exit_qualification (see 3B, "Basic VM-Exit Information").
6834 * For how an actual address is calculated from all these components,
6835 * refer to Vol. 1, "Operand Addressing".
6836 */
6837 int scaling = vmx_instruction_info & 3;
6838 int addr_size = (vmx_instruction_info >> 7) & 7;
6839 bool is_reg = vmx_instruction_info & (1u << 10);
6840 int seg_reg = (vmx_instruction_info >> 15) & 7;
6841 int index_reg = (vmx_instruction_info >> 18) & 0xf;
6842 bool index_is_valid = !(vmx_instruction_info & (1u << 22));
6843 int base_reg = (vmx_instruction_info >> 23) & 0xf;
6844 bool base_is_valid = !(vmx_instruction_info & (1u << 27));
6845
6846 if (is_reg) {
6847 kvm_queue_exception(vcpu, UD_VECTOR);
6848 return 1;
6849 }
6850
6851 /* Addr = segment_base + offset */
6852 /* offset = base + [index * scale] + displacement */
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006853 off = exit_qualification; /* holds the displacement */
Bandan Das19677e32014-05-06 02:19:15 -04006854 if (base_is_valid)
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006855 off += kvm_register_read(vcpu, base_reg);
Bandan Das19677e32014-05-06 02:19:15 -04006856 if (index_is_valid)
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006857 off += kvm_register_read(vcpu, index_reg)<<scaling;
6858 vmx_get_segment(vcpu, &s, seg_reg);
6859 *ret = s.base + off;
Bandan Das19677e32014-05-06 02:19:15 -04006860
6861 if (addr_size == 1) /* 32 bit */
6862 *ret &= 0xffffffff;
6863
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006864 /* Checks for #GP/#SS exceptions. */
6865 exn = false;
Quentin Casasnovasff30ef42016-06-18 11:01:05 +02006866 if (is_long_mode(vcpu)) {
6867 /* Long mode: #GP(0)/#SS(0) if the memory address is in a
6868 * non-canonical form. This is the only check on the memory
6869 * destination for long mode!
6870 */
6871 exn = is_noncanonical_address(*ret);
6872 } else if (is_protmode(vcpu)) {
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006873 /* Protected mode: apply checks for segment validity in the
6874 * following order:
6875 * - segment type check (#GP(0) may be thrown)
6876 * - usability check (#GP(0)/#SS(0))
6877 * - limit check (#GP(0)/#SS(0))
6878 */
6879 if (wr)
6880 /* #GP(0) if the destination operand is located in a
6881 * read-only data segment or any code segment.
6882 */
6883 exn = ((s.type & 0xa) == 0 || (s.type & 8));
6884 else
6885 /* #GP(0) if the source operand is located in an
6886 * execute-only code segment
6887 */
6888 exn = ((s.type & 0xa) == 8);
Quentin Casasnovasff30ef42016-06-18 11:01:05 +02006889 if (exn) {
6890 kvm_queue_exception_e(vcpu, GP_VECTOR, 0);
6891 return 1;
6892 }
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006893 /* Protected mode: #GP(0)/#SS(0) if the segment is unusable.
6894 */
6895 exn = (s.unusable != 0);
6896 /* Protected mode: #GP(0)/#SS(0) if the memory
6897 * operand is outside the segment limit.
6898 */
6899 exn = exn || (off + sizeof(u64) > s.limit);
6900 }
6901 if (exn) {
6902 kvm_queue_exception_e(vcpu,
6903 seg_reg == VCPU_SREG_SS ?
6904 SS_VECTOR : GP_VECTOR,
6905 0);
6906 return 1;
6907 }
6908
Bandan Das19677e32014-05-06 02:19:15 -04006909 return 0;
6910}
6911
6912/*
Bandan Das3573e222014-05-06 02:19:16 -04006913 * This function performs the various checks including
6914 * - if it's 4KB aligned
6915 * - No bits beyond the physical address width are set
6916 * - Returns 0 on success or else 1
Bandan Das4291b582014-05-06 02:19:18 -04006917 * (Intel SDM Section 30.3)
Bandan Das3573e222014-05-06 02:19:16 -04006918 */
Bandan Das4291b582014-05-06 02:19:18 -04006919static int nested_vmx_check_vmptr(struct kvm_vcpu *vcpu, int exit_reason,
6920 gpa_t *vmpointer)
Bandan Das3573e222014-05-06 02:19:16 -04006921{
6922 gva_t gva;
6923 gpa_t vmptr;
6924 struct x86_exception e;
6925 struct page *page;
6926 struct vcpu_vmx *vmx = to_vmx(vcpu);
6927 int maxphyaddr = cpuid_maxphyaddr(vcpu);
6928
6929 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006930 vmcs_read32(VMX_INSTRUCTION_INFO), false, &gva))
Bandan Das3573e222014-05-06 02:19:16 -04006931 return 1;
6932
6933 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &vmptr,
6934 sizeof(vmptr), &e)) {
6935 kvm_inject_page_fault(vcpu, &e);
6936 return 1;
6937 }
6938
6939 switch (exit_reason) {
6940 case EXIT_REASON_VMON:
6941 /*
6942 * SDM 3: 24.11.5
6943 * The first 4 bytes of VMXON region contain the supported
6944 * VMCS revision identifier
6945 *
6946 * Note - IA32_VMX_BASIC[48] will never be 1
6947 * for the nested case;
6948 * which replaces physical address width with 32
6949 *
6950 */
Fabian Frederickbc39c4d2014-06-14 23:44:29 +02006951 if (!PAGE_ALIGNED(vmptr) || (vmptr >> maxphyaddr)) {
Bandan Das3573e222014-05-06 02:19:16 -04006952 nested_vmx_failInvalid(vcpu);
6953 skip_emulated_instruction(vcpu);
6954 return 1;
6955 }
6956
6957 page = nested_get_page(vcpu, vmptr);
Paolo Bonzini75465e72017-01-24 11:56:21 +01006958 if (page == NULL) {
Bandan Das3573e222014-05-06 02:19:16 -04006959 nested_vmx_failInvalid(vcpu);
Paolo Bonzini75465e72017-01-24 11:56:21 +01006960 skip_emulated_instruction(vcpu);
6961 return 1;
6962 }
6963 if (*(u32 *)kmap(page) != VMCS12_REVISION) {
Bandan Das3573e222014-05-06 02:19:16 -04006964 kunmap(page);
Paolo Bonzini75465e72017-01-24 11:56:21 +01006965 nested_release_page_clean(page);
6966 nested_vmx_failInvalid(vcpu);
Bandan Das3573e222014-05-06 02:19:16 -04006967 skip_emulated_instruction(vcpu);
6968 return 1;
6969 }
6970 kunmap(page);
Paolo Bonzini75465e72017-01-24 11:56:21 +01006971 nested_release_page_clean(page);
Bandan Das3573e222014-05-06 02:19:16 -04006972 vmx->nested.vmxon_ptr = vmptr;
6973 break;
Bandan Das4291b582014-05-06 02:19:18 -04006974 case EXIT_REASON_VMCLEAR:
Fabian Frederickbc39c4d2014-06-14 23:44:29 +02006975 if (!PAGE_ALIGNED(vmptr) || (vmptr >> maxphyaddr)) {
Bandan Das4291b582014-05-06 02:19:18 -04006976 nested_vmx_failValid(vcpu,
6977 VMXERR_VMCLEAR_INVALID_ADDRESS);
6978 skip_emulated_instruction(vcpu);
6979 return 1;
6980 }
Bandan Das3573e222014-05-06 02:19:16 -04006981
Bandan Das4291b582014-05-06 02:19:18 -04006982 if (vmptr == vmx->nested.vmxon_ptr) {
6983 nested_vmx_failValid(vcpu,
6984 VMXERR_VMCLEAR_VMXON_POINTER);
6985 skip_emulated_instruction(vcpu);
6986 return 1;
6987 }
6988 break;
6989 case EXIT_REASON_VMPTRLD:
Fabian Frederickbc39c4d2014-06-14 23:44:29 +02006990 if (!PAGE_ALIGNED(vmptr) || (vmptr >> maxphyaddr)) {
Bandan Das4291b582014-05-06 02:19:18 -04006991 nested_vmx_failValid(vcpu,
6992 VMXERR_VMPTRLD_INVALID_ADDRESS);
6993 skip_emulated_instruction(vcpu);
6994 return 1;
6995 }
6996
6997 if (vmptr == vmx->nested.vmxon_ptr) {
6998 nested_vmx_failValid(vcpu,
6999 VMXERR_VMCLEAR_VMXON_POINTER);
7000 skip_emulated_instruction(vcpu);
7001 return 1;
7002 }
7003 break;
Bandan Das3573e222014-05-06 02:19:16 -04007004 default:
7005 return 1; /* shouldn't happen */
7006 }
7007
Bandan Das4291b582014-05-06 02:19:18 -04007008 if (vmpointer)
7009 *vmpointer = vmptr;
Bandan Das3573e222014-05-06 02:19:16 -04007010 return 0;
7011}
7012
7013/*
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007014 * Emulate the VMXON instruction.
7015 * Currently, we just remember that VMX is active, and do not save or even
7016 * inspect the argument to VMXON (the so-called "VMXON pointer") because we
7017 * do not currently need to store anything in that guest-allocated memory
7018 * region. Consequently, VMCLEAR and VMPTRLD also do not verify that the their
7019 * argument is different from the VMXON pointer (which the spec says they do).
7020 */
7021static int handle_vmon(struct kvm_vcpu *vcpu)
7022{
7023 struct kvm_segment cs;
7024 struct vcpu_vmx *vmx = to_vmx(vcpu);
Abel Gordon8de48832013-04-18 14:37:25 +03007025 struct vmcs *shadow_vmcs;
Nadav Har'Elb3897a42013-07-08 19:12:35 +08007026 const u64 VMXON_NEEDED_FEATURES = FEATURE_CONTROL_LOCKED
7027 | FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007028
7029 /* The Intel VMX Instruction Reference lists a bunch of bits that
7030 * are prerequisite to running VMXON, most notably cr4.VMXE must be
7031 * set to 1 (see vmx_set_cr4() for when we allow the guest to set this).
7032 * Otherwise, we should fail with #UD. We test these now:
7033 */
7034 if (!kvm_read_cr4_bits(vcpu, X86_CR4_VMXE) ||
7035 !kvm_read_cr0_bits(vcpu, X86_CR0_PE) ||
7036 (vmx_get_rflags(vcpu) & X86_EFLAGS_VM)) {
7037 kvm_queue_exception(vcpu, UD_VECTOR);
7038 return 1;
7039 }
7040
7041 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
7042 if (is_long_mode(vcpu) && !cs.l) {
7043 kvm_queue_exception(vcpu, UD_VECTOR);
7044 return 1;
7045 }
7046
7047 if (vmx_get_cpl(vcpu)) {
7048 kvm_inject_gp(vcpu, 0);
7049 return 1;
7050 }
Bandan Das3573e222014-05-06 02:19:16 -04007051
Bandan Das4291b582014-05-06 02:19:18 -04007052 if (nested_vmx_check_vmptr(vcpu, EXIT_REASON_VMON, NULL))
Bandan Das3573e222014-05-06 02:19:16 -04007053 return 1;
7054
Abel Gordon145c28d2013-04-18 14:36:55 +03007055 if (vmx->nested.vmxon) {
7056 nested_vmx_failValid(vcpu, VMXERR_VMXON_IN_VMX_ROOT_OPERATION);
7057 skip_emulated_instruction(vcpu);
7058 return 1;
7059 }
Nadav Har'Elb3897a42013-07-08 19:12:35 +08007060
Haozhong Zhang3b840802016-06-22 14:59:54 +08007061 if ((vmx->msr_ia32_feature_control & VMXON_NEEDED_FEATURES)
Nadav Har'Elb3897a42013-07-08 19:12:35 +08007062 != VMXON_NEEDED_FEATURES) {
7063 kvm_inject_gp(vcpu, 0);
7064 return 1;
7065 }
7066
Radim Krčmářd048c092016-08-08 20:16:22 +02007067 if (cpu_has_vmx_msr_bitmap()) {
7068 vmx->nested.msr_bitmap =
7069 (unsigned long *)__get_free_page(GFP_KERNEL);
7070 if (!vmx->nested.msr_bitmap)
7071 goto out_msr_bitmap;
7072 }
7073
David Matlack4f2777b2016-07-13 17:16:37 -07007074 vmx->nested.cached_vmcs12 = kmalloc(VMCS12_SIZE, GFP_KERNEL);
7075 if (!vmx->nested.cached_vmcs12)
Radim Krčmářd048c092016-08-08 20:16:22 +02007076 goto out_cached_vmcs12;
David Matlack4f2777b2016-07-13 17:16:37 -07007077
Abel Gordon8de48832013-04-18 14:37:25 +03007078 if (enable_shadow_vmcs) {
7079 shadow_vmcs = alloc_vmcs();
Radim Krčmářd048c092016-08-08 20:16:22 +02007080 if (!shadow_vmcs)
7081 goto out_shadow_vmcs;
Abel Gordon8de48832013-04-18 14:37:25 +03007082 /* mark vmcs as shadow */
7083 shadow_vmcs->revision_id |= (1u << 31);
7084 /* init shadow vmcs */
7085 vmcs_clear(shadow_vmcs);
Jim Mattson355f4fb2016-10-28 08:29:39 -07007086 vmx->vmcs01.shadow_vmcs = shadow_vmcs;
Abel Gordon8de48832013-04-18 14:37:25 +03007087 }
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007088
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03007089 INIT_LIST_HEAD(&(vmx->nested.vmcs02_pool));
7090 vmx->nested.vmcs02_num = 0;
7091
Jan Kiszkaf4124502014-03-07 20:03:13 +01007092 hrtimer_init(&vmx->nested.preemption_timer, CLOCK_MONOTONIC,
Wanpeng Lif15a75e2016-08-30 16:14:01 +08007093 HRTIMER_MODE_REL_PINNED);
Jan Kiszkaf4124502014-03-07 20:03:13 +01007094 vmx->nested.preemption_timer.function = vmx_preemption_timer_fn;
7095
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007096 vmx->nested.vmxon = true;
7097
7098 skip_emulated_instruction(vcpu);
Arthur Chunqi Lia25eb112013-07-04 15:03:33 +08007099 nested_vmx_succeed(vcpu);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007100 return 1;
Radim Krčmářd048c092016-08-08 20:16:22 +02007101
7102out_shadow_vmcs:
7103 kfree(vmx->nested.cached_vmcs12);
7104
7105out_cached_vmcs12:
7106 free_page((unsigned long)vmx->nested.msr_bitmap);
7107
7108out_msr_bitmap:
7109 return -ENOMEM;
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007110}
7111
7112/*
7113 * Intel's VMX Instruction Reference specifies a common set of prerequisites
7114 * for running VMX instructions (except VMXON, whose prerequisites are
7115 * slightly different). It also specifies what exception to inject otherwise.
7116 */
7117static int nested_vmx_check_permission(struct kvm_vcpu *vcpu)
7118{
7119 struct kvm_segment cs;
7120 struct vcpu_vmx *vmx = to_vmx(vcpu);
7121
7122 if (!vmx->nested.vmxon) {
7123 kvm_queue_exception(vcpu, UD_VECTOR);
7124 return 0;
7125 }
7126
7127 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
7128 if ((vmx_get_rflags(vcpu) & X86_EFLAGS_VM) ||
7129 (is_long_mode(vcpu) && !cs.l)) {
7130 kvm_queue_exception(vcpu, UD_VECTOR);
7131 return 0;
7132 }
7133
7134 if (vmx_get_cpl(vcpu)) {
7135 kvm_inject_gp(vcpu, 0);
7136 return 0;
7137 }
7138
7139 return 1;
7140}
7141
Abel Gordone7953d72013-04-18 14:37:55 +03007142static inline void nested_release_vmcs12(struct vcpu_vmx *vmx)
7143{
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007144 if (vmx->nested.current_vmptr == -1ull)
7145 return;
7146
7147 /* current_vmptr and current_vmcs12 are always set/reset together */
7148 if (WARN_ON(vmx->nested.current_vmcs12 == NULL))
7149 return;
7150
Abel Gordon012f83c2013-04-18 14:39:25 +03007151 if (enable_shadow_vmcs) {
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007152 /* copy to memory all shadowed fields in case
7153 they were modified */
7154 copy_shadow_to_vmcs12(vmx);
7155 vmx->nested.sync_shadow_vmcs = false;
Xiao Guangrong7ec36292015-09-09 14:05:56 +08007156 vmcs_clear_bits(SECONDARY_VM_EXEC_CONTROL,
7157 SECONDARY_EXEC_SHADOW_VMCS);
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007158 vmcs_write64(VMCS_LINK_POINTER, -1ull);
Abel Gordon012f83c2013-04-18 14:39:25 +03007159 }
Wincy Van705699a2015-02-03 23:58:17 +08007160 vmx->nested.posted_intr_nv = -1;
David Matlack4f2777b2016-07-13 17:16:37 -07007161
7162 /* Flush VMCS12 to guest memory */
7163 memcpy(vmx->nested.current_vmcs12, vmx->nested.cached_vmcs12,
7164 VMCS12_SIZE);
7165
Abel Gordone7953d72013-04-18 14:37:55 +03007166 kunmap(vmx->nested.current_vmcs12_page);
7167 nested_release_page(vmx->nested.current_vmcs12_page);
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007168 vmx->nested.current_vmptr = -1ull;
7169 vmx->nested.current_vmcs12 = NULL;
Abel Gordone7953d72013-04-18 14:37:55 +03007170}
7171
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007172/*
7173 * Free whatever needs to be freed from vmx->nested when L1 goes down, or
7174 * just stops using VMX.
7175 */
7176static void free_nested(struct vcpu_vmx *vmx)
7177{
7178 if (!vmx->nested.vmxon)
7179 return;
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007180
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007181 vmx->nested.vmxon = false;
Wanpeng Li5c614b32015-10-13 09:18:36 -07007182 free_vpid(vmx->nested.vpid02);
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007183 nested_release_vmcs12(vmx);
Radim Krčmářd048c092016-08-08 20:16:22 +02007184 if (vmx->nested.msr_bitmap) {
7185 free_page((unsigned long)vmx->nested.msr_bitmap);
7186 vmx->nested.msr_bitmap = NULL;
7187 }
Jim Mattson355f4fb2016-10-28 08:29:39 -07007188 if (enable_shadow_vmcs) {
7189 vmcs_clear(vmx->vmcs01.shadow_vmcs);
7190 free_vmcs(vmx->vmcs01.shadow_vmcs);
7191 vmx->vmcs01.shadow_vmcs = NULL;
7192 }
David Matlack4f2777b2016-07-13 17:16:37 -07007193 kfree(vmx->nested.cached_vmcs12);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03007194 /* Unpin physical memory we referred to in current vmcs02 */
7195 if (vmx->nested.apic_access_page) {
7196 nested_release_page(vmx->nested.apic_access_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +02007197 vmx->nested.apic_access_page = NULL;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03007198 }
Wanpeng Lia7c0b072014-08-21 19:46:50 +08007199 if (vmx->nested.virtual_apic_page) {
7200 nested_release_page(vmx->nested.virtual_apic_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +02007201 vmx->nested.virtual_apic_page = NULL;
Wanpeng Lia7c0b072014-08-21 19:46:50 +08007202 }
Wincy Van705699a2015-02-03 23:58:17 +08007203 if (vmx->nested.pi_desc_page) {
7204 kunmap(vmx->nested.pi_desc_page);
7205 nested_release_page(vmx->nested.pi_desc_page);
7206 vmx->nested.pi_desc_page = NULL;
7207 vmx->nested.pi_desc = NULL;
7208 }
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03007209
7210 nested_free_all_saved_vmcss(vmx);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007211}
7212
7213/* Emulate the VMXOFF instruction */
7214static int handle_vmoff(struct kvm_vcpu *vcpu)
7215{
7216 if (!nested_vmx_check_permission(vcpu))
7217 return 1;
7218 free_nested(to_vmx(vcpu));
7219 skip_emulated_instruction(vcpu);
Arthur Chunqi Lia25eb112013-07-04 15:03:33 +08007220 nested_vmx_succeed(vcpu);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007221 return 1;
7222}
7223
Nadav Har'El27d6c862011-05-25 23:06:59 +03007224/* Emulate the VMCLEAR instruction */
7225static int handle_vmclear(struct kvm_vcpu *vcpu)
7226{
7227 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jim Mattson29deec42017-03-02 12:41:48 -08007228 u32 zero = 0;
Nadav Har'El27d6c862011-05-25 23:06:59 +03007229 gpa_t vmptr;
Nadav Har'El27d6c862011-05-25 23:06:59 +03007230
7231 if (!nested_vmx_check_permission(vcpu))
7232 return 1;
7233
Bandan Das4291b582014-05-06 02:19:18 -04007234 if (nested_vmx_check_vmptr(vcpu, EXIT_REASON_VMCLEAR, &vmptr))
Nadav Har'El27d6c862011-05-25 23:06:59 +03007235 return 1;
7236
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007237 if (vmptr == vmx->nested.current_vmptr)
Abel Gordone7953d72013-04-18 14:37:55 +03007238 nested_release_vmcs12(vmx);
Nadav Har'El27d6c862011-05-25 23:06:59 +03007239
Jim Mattson29deec42017-03-02 12:41:48 -08007240 kvm_vcpu_write_guest(vcpu,
7241 vmptr + offsetof(struct vmcs12, launch_state),
7242 &zero, sizeof(zero));
Nadav Har'El27d6c862011-05-25 23:06:59 +03007243
7244 nested_free_vmcs02(vmx, vmptr);
7245
7246 skip_emulated_instruction(vcpu);
7247 nested_vmx_succeed(vcpu);
7248 return 1;
7249}
7250
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03007251static int nested_vmx_run(struct kvm_vcpu *vcpu, bool launch);
7252
7253/* Emulate the VMLAUNCH instruction */
7254static int handle_vmlaunch(struct kvm_vcpu *vcpu)
7255{
7256 return nested_vmx_run(vcpu, true);
7257}
7258
7259/* Emulate the VMRESUME instruction */
7260static int handle_vmresume(struct kvm_vcpu *vcpu)
7261{
7262
7263 return nested_vmx_run(vcpu, false);
7264}
7265
Nadav Har'El49f705c2011-05-25 23:08:30 +03007266enum vmcs_field_type {
7267 VMCS_FIELD_TYPE_U16 = 0,
7268 VMCS_FIELD_TYPE_U64 = 1,
7269 VMCS_FIELD_TYPE_U32 = 2,
7270 VMCS_FIELD_TYPE_NATURAL_WIDTH = 3
7271};
7272
7273static inline int vmcs_field_type(unsigned long field)
7274{
7275 if (0x1 & field) /* the *_HIGH fields are all 32 bit */
7276 return VMCS_FIELD_TYPE_U32;
7277 return (field >> 13) & 0x3 ;
7278}
7279
7280static inline int vmcs_field_readonly(unsigned long field)
7281{
7282 return (((field >> 10) & 0x3) == 1);
7283}
7284
7285/*
7286 * Read a vmcs12 field. Since these can have varying lengths and we return
7287 * one type, we chose the biggest type (u64) and zero-extend the return value
7288 * to that size. Note that the caller, handle_vmread, might need to use only
7289 * some of the bits we return here (e.g., on 32-bit guests, only 32 bits of
7290 * 64-bit fields are to be returned).
7291 */
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007292static inline int vmcs12_read_any(struct kvm_vcpu *vcpu,
7293 unsigned long field, u64 *ret)
Nadav Har'El49f705c2011-05-25 23:08:30 +03007294{
7295 short offset = vmcs_field_to_offset(field);
7296 char *p;
7297
7298 if (offset < 0)
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007299 return offset;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007300
7301 p = ((char *)(get_vmcs12(vcpu))) + offset;
7302
7303 switch (vmcs_field_type(field)) {
7304 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
7305 *ret = *((natural_width *)p);
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007306 return 0;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007307 case VMCS_FIELD_TYPE_U16:
7308 *ret = *((u16 *)p);
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007309 return 0;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007310 case VMCS_FIELD_TYPE_U32:
7311 *ret = *((u32 *)p);
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007312 return 0;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007313 case VMCS_FIELD_TYPE_U64:
7314 *ret = *((u64 *)p);
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007315 return 0;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007316 default:
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007317 WARN_ON(1);
7318 return -ENOENT;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007319 }
7320}
7321
Abel Gordon20b97fe2013-04-18 14:36:25 +03007322
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007323static inline int vmcs12_write_any(struct kvm_vcpu *vcpu,
7324 unsigned long field, u64 field_value){
Abel Gordon20b97fe2013-04-18 14:36:25 +03007325 short offset = vmcs_field_to_offset(field);
7326 char *p = ((char *) get_vmcs12(vcpu)) + offset;
7327 if (offset < 0)
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007328 return offset;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007329
7330 switch (vmcs_field_type(field)) {
7331 case VMCS_FIELD_TYPE_U16:
7332 *(u16 *)p = field_value;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007333 return 0;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007334 case VMCS_FIELD_TYPE_U32:
7335 *(u32 *)p = field_value;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007336 return 0;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007337 case VMCS_FIELD_TYPE_U64:
7338 *(u64 *)p = field_value;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007339 return 0;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007340 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
7341 *(natural_width *)p = field_value;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007342 return 0;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007343 default:
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007344 WARN_ON(1);
7345 return -ENOENT;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007346 }
7347
7348}
7349
Abel Gordon16f5b902013-04-18 14:38:25 +03007350static void copy_shadow_to_vmcs12(struct vcpu_vmx *vmx)
7351{
7352 int i;
7353 unsigned long field;
7354 u64 field_value;
Jim Mattson355f4fb2016-10-28 08:29:39 -07007355 struct vmcs *shadow_vmcs = vmx->vmcs01.shadow_vmcs;
Mathias Krausec2bae892013-06-26 20:36:21 +02007356 const unsigned long *fields = shadow_read_write_fields;
7357 const int num_fields = max_shadow_read_write_fields;
Abel Gordon16f5b902013-04-18 14:38:25 +03007358
Jan Kiszka282da872014-10-08 18:05:39 +02007359 preempt_disable();
7360
Abel Gordon16f5b902013-04-18 14:38:25 +03007361 vmcs_load(shadow_vmcs);
7362
7363 for (i = 0; i < num_fields; i++) {
7364 field = fields[i];
7365 switch (vmcs_field_type(field)) {
7366 case VMCS_FIELD_TYPE_U16:
7367 field_value = vmcs_read16(field);
7368 break;
7369 case VMCS_FIELD_TYPE_U32:
7370 field_value = vmcs_read32(field);
7371 break;
7372 case VMCS_FIELD_TYPE_U64:
7373 field_value = vmcs_read64(field);
7374 break;
7375 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
7376 field_value = vmcs_readl(field);
7377 break;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007378 default:
7379 WARN_ON(1);
7380 continue;
Abel Gordon16f5b902013-04-18 14:38:25 +03007381 }
7382 vmcs12_write_any(&vmx->vcpu, field, field_value);
7383 }
7384
7385 vmcs_clear(shadow_vmcs);
7386 vmcs_load(vmx->loaded_vmcs->vmcs);
Jan Kiszka282da872014-10-08 18:05:39 +02007387
7388 preempt_enable();
Abel Gordon16f5b902013-04-18 14:38:25 +03007389}
7390
Abel Gordonc3114422013-04-18 14:38:55 +03007391static void copy_vmcs12_to_shadow(struct vcpu_vmx *vmx)
7392{
Mathias Krausec2bae892013-06-26 20:36:21 +02007393 const unsigned long *fields[] = {
7394 shadow_read_write_fields,
7395 shadow_read_only_fields
Abel Gordonc3114422013-04-18 14:38:55 +03007396 };
Mathias Krausec2bae892013-06-26 20:36:21 +02007397 const int max_fields[] = {
Abel Gordonc3114422013-04-18 14:38:55 +03007398 max_shadow_read_write_fields,
7399 max_shadow_read_only_fields
7400 };
7401 int i, q;
7402 unsigned long field;
7403 u64 field_value = 0;
Jim Mattson355f4fb2016-10-28 08:29:39 -07007404 struct vmcs *shadow_vmcs = vmx->vmcs01.shadow_vmcs;
Abel Gordonc3114422013-04-18 14:38:55 +03007405
7406 vmcs_load(shadow_vmcs);
7407
Mathias Krausec2bae892013-06-26 20:36:21 +02007408 for (q = 0; q < ARRAY_SIZE(fields); q++) {
Abel Gordonc3114422013-04-18 14:38:55 +03007409 for (i = 0; i < max_fields[q]; i++) {
7410 field = fields[q][i];
7411 vmcs12_read_any(&vmx->vcpu, field, &field_value);
7412
7413 switch (vmcs_field_type(field)) {
7414 case VMCS_FIELD_TYPE_U16:
7415 vmcs_write16(field, (u16)field_value);
7416 break;
7417 case VMCS_FIELD_TYPE_U32:
7418 vmcs_write32(field, (u32)field_value);
7419 break;
7420 case VMCS_FIELD_TYPE_U64:
7421 vmcs_write64(field, (u64)field_value);
7422 break;
7423 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
7424 vmcs_writel(field, (long)field_value);
7425 break;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007426 default:
7427 WARN_ON(1);
7428 break;
Abel Gordonc3114422013-04-18 14:38:55 +03007429 }
7430 }
7431 }
7432
7433 vmcs_clear(shadow_vmcs);
7434 vmcs_load(vmx->loaded_vmcs->vmcs);
7435}
7436
Nadav Har'El49f705c2011-05-25 23:08:30 +03007437/*
7438 * VMX instructions which assume a current vmcs12 (i.e., that VMPTRLD was
7439 * used before) all generate the same failure when it is missing.
7440 */
7441static int nested_vmx_check_vmcs12(struct kvm_vcpu *vcpu)
7442{
7443 struct vcpu_vmx *vmx = to_vmx(vcpu);
7444 if (vmx->nested.current_vmptr == -1ull) {
7445 nested_vmx_failInvalid(vcpu);
7446 skip_emulated_instruction(vcpu);
7447 return 0;
7448 }
7449 return 1;
7450}
7451
7452static int handle_vmread(struct kvm_vcpu *vcpu)
7453{
7454 unsigned long field;
7455 u64 field_value;
7456 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7457 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
7458 gva_t gva = 0;
7459
7460 if (!nested_vmx_check_permission(vcpu) ||
7461 !nested_vmx_check_vmcs12(vcpu))
7462 return 1;
7463
7464 /* Decode instruction info and find the field to read */
Nadav Amit27e6fb52014-06-18 17:19:26 +03007465 field = kvm_register_readl(vcpu, (((vmx_instruction_info) >> 28) & 0xf));
Nadav Har'El49f705c2011-05-25 23:08:30 +03007466 /* Read the field, zero-extended to a u64 field_value */
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007467 if (vmcs12_read_any(vcpu, field, &field_value) < 0) {
Nadav Har'El49f705c2011-05-25 23:08:30 +03007468 nested_vmx_failValid(vcpu, VMXERR_UNSUPPORTED_VMCS_COMPONENT);
7469 skip_emulated_instruction(vcpu);
7470 return 1;
7471 }
7472 /*
7473 * Now copy part of this value to register or memory, as requested.
7474 * Note that the number of bits actually copied is 32 or 64 depending
7475 * on the guest's mode (32 or 64 bit), not on the given field's length.
7476 */
7477 if (vmx_instruction_info & (1u << 10)) {
Nadav Amit27e6fb52014-06-18 17:19:26 +03007478 kvm_register_writel(vcpu, (((vmx_instruction_info) >> 3) & 0xf),
Nadav Har'El49f705c2011-05-25 23:08:30 +03007479 field_value);
7480 } else {
7481 if (get_vmx_mem_address(vcpu, exit_qualification,
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007482 vmx_instruction_info, true, &gva))
Nadav Har'El49f705c2011-05-25 23:08:30 +03007483 return 1;
7484 /* _system ok, as nested_vmx_check_permission verified cpl=0 */
7485 kvm_write_guest_virt_system(&vcpu->arch.emulate_ctxt, gva,
7486 &field_value, (is_long_mode(vcpu) ? 8 : 4), NULL);
7487 }
7488
7489 nested_vmx_succeed(vcpu);
7490 skip_emulated_instruction(vcpu);
7491 return 1;
7492}
7493
7494
7495static int handle_vmwrite(struct kvm_vcpu *vcpu)
7496{
7497 unsigned long field;
7498 gva_t gva;
7499 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7500 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
Nadav Har'El49f705c2011-05-25 23:08:30 +03007501 /* The value to write might be 32 or 64 bits, depending on L1's long
7502 * mode, and eventually we need to write that into a field of several
7503 * possible lengths. The code below first zero-extends the value to 64
Adam Buchbinder6a6256f2016-02-23 15:34:30 -08007504 * bit (field_value), and then copies only the appropriate number of
Nadav Har'El49f705c2011-05-25 23:08:30 +03007505 * bits into the vmcs12 field.
7506 */
7507 u64 field_value = 0;
7508 struct x86_exception e;
7509
7510 if (!nested_vmx_check_permission(vcpu) ||
7511 !nested_vmx_check_vmcs12(vcpu))
7512 return 1;
7513
7514 if (vmx_instruction_info & (1u << 10))
Nadav Amit27e6fb52014-06-18 17:19:26 +03007515 field_value = kvm_register_readl(vcpu,
Nadav Har'El49f705c2011-05-25 23:08:30 +03007516 (((vmx_instruction_info) >> 3) & 0xf));
7517 else {
7518 if (get_vmx_mem_address(vcpu, exit_qualification,
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007519 vmx_instruction_info, false, &gva))
Nadav Har'El49f705c2011-05-25 23:08:30 +03007520 return 1;
7521 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva,
Nadav Amit27e6fb52014-06-18 17:19:26 +03007522 &field_value, (is_64_bit_mode(vcpu) ? 8 : 4), &e)) {
Nadav Har'El49f705c2011-05-25 23:08:30 +03007523 kvm_inject_page_fault(vcpu, &e);
7524 return 1;
7525 }
7526 }
7527
7528
Nadav Amit27e6fb52014-06-18 17:19:26 +03007529 field = kvm_register_readl(vcpu, (((vmx_instruction_info) >> 28) & 0xf));
Nadav Har'El49f705c2011-05-25 23:08:30 +03007530 if (vmcs_field_readonly(field)) {
7531 nested_vmx_failValid(vcpu,
7532 VMXERR_VMWRITE_READ_ONLY_VMCS_COMPONENT);
7533 skip_emulated_instruction(vcpu);
7534 return 1;
7535 }
7536
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007537 if (vmcs12_write_any(vcpu, field, field_value) < 0) {
Nadav Har'El49f705c2011-05-25 23:08:30 +03007538 nested_vmx_failValid(vcpu, VMXERR_UNSUPPORTED_VMCS_COMPONENT);
7539 skip_emulated_instruction(vcpu);
7540 return 1;
7541 }
7542
7543 nested_vmx_succeed(vcpu);
7544 skip_emulated_instruction(vcpu);
7545 return 1;
7546}
7547
Nadav Har'El63846662011-05-25 23:07:29 +03007548/* Emulate the VMPTRLD instruction */
7549static int handle_vmptrld(struct kvm_vcpu *vcpu)
7550{
7551 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'El63846662011-05-25 23:07:29 +03007552 gpa_t vmptr;
Nadav Har'El63846662011-05-25 23:07:29 +03007553
7554 if (!nested_vmx_check_permission(vcpu))
7555 return 1;
7556
Bandan Das4291b582014-05-06 02:19:18 -04007557 if (nested_vmx_check_vmptr(vcpu, EXIT_REASON_VMPTRLD, &vmptr))
Nadav Har'El63846662011-05-25 23:07:29 +03007558 return 1;
7559
Nadav Har'El63846662011-05-25 23:07:29 +03007560 if (vmx->nested.current_vmptr != vmptr) {
7561 struct vmcs12 *new_vmcs12;
7562 struct page *page;
7563 page = nested_get_page(vcpu, vmptr);
7564 if (page == NULL) {
7565 nested_vmx_failInvalid(vcpu);
7566 skip_emulated_instruction(vcpu);
7567 return 1;
7568 }
7569 new_vmcs12 = kmap(page);
7570 if (new_vmcs12->revision_id != VMCS12_REVISION) {
7571 kunmap(page);
7572 nested_release_page_clean(page);
7573 nested_vmx_failValid(vcpu,
7574 VMXERR_VMPTRLD_INCORRECT_VMCS_REVISION_ID);
7575 skip_emulated_instruction(vcpu);
7576 return 1;
7577 }
Nadav Har'El63846662011-05-25 23:07:29 +03007578
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007579 nested_release_vmcs12(vmx);
Nadav Har'El63846662011-05-25 23:07:29 +03007580 vmx->nested.current_vmptr = vmptr;
7581 vmx->nested.current_vmcs12 = new_vmcs12;
7582 vmx->nested.current_vmcs12_page = page;
David Matlack4f2777b2016-07-13 17:16:37 -07007583 /*
7584 * Load VMCS12 from guest memory since it is not already
7585 * cached.
7586 */
7587 memcpy(vmx->nested.cached_vmcs12,
7588 vmx->nested.current_vmcs12, VMCS12_SIZE);
7589
Abel Gordon012f83c2013-04-18 14:39:25 +03007590 if (enable_shadow_vmcs) {
Xiao Guangrong7ec36292015-09-09 14:05:56 +08007591 vmcs_set_bits(SECONDARY_VM_EXEC_CONTROL,
7592 SECONDARY_EXEC_SHADOW_VMCS);
Abel Gordon8a1b9dd2013-04-18 14:39:55 +03007593 vmcs_write64(VMCS_LINK_POINTER,
Jim Mattson355f4fb2016-10-28 08:29:39 -07007594 __pa(vmx->vmcs01.shadow_vmcs));
Abel Gordon012f83c2013-04-18 14:39:25 +03007595 vmx->nested.sync_shadow_vmcs = true;
7596 }
Nadav Har'El63846662011-05-25 23:07:29 +03007597 }
7598
7599 nested_vmx_succeed(vcpu);
7600 skip_emulated_instruction(vcpu);
7601 return 1;
7602}
7603
Nadav Har'El6a4d7552011-05-25 23:08:00 +03007604/* Emulate the VMPTRST instruction */
7605static int handle_vmptrst(struct kvm_vcpu *vcpu)
7606{
7607 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7608 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
7609 gva_t vmcs_gva;
7610 struct x86_exception e;
7611
7612 if (!nested_vmx_check_permission(vcpu))
7613 return 1;
7614
7615 if (get_vmx_mem_address(vcpu, exit_qualification,
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007616 vmx_instruction_info, true, &vmcs_gva))
Nadav Har'El6a4d7552011-05-25 23:08:00 +03007617 return 1;
7618 /* ok to use *_system, as nested_vmx_check_permission verified cpl=0 */
7619 if (kvm_write_guest_virt_system(&vcpu->arch.emulate_ctxt, vmcs_gva,
7620 (void *)&to_vmx(vcpu)->nested.current_vmptr,
7621 sizeof(u64), &e)) {
7622 kvm_inject_page_fault(vcpu, &e);
7623 return 1;
7624 }
7625 nested_vmx_succeed(vcpu);
7626 skip_emulated_instruction(vcpu);
7627 return 1;
7628}
7629
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007630/* Emulate the INVEPT instruction */
7631static int handle_invept(struct kvm_vcpu *vcpu)
7632{
Wincy Vanb9c237b2015-02-03 23:56:30 +08007633 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007634 u32 vmx_instruction_info, types;
7635 unsigned long type;
7636 gva_t gva;
7637 struct x86_exception e;
7638 struct {
7639 u64 eptp, gpa;
7640 } operand;
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007641
Wincy Vanb9c237b2015-02-03 23:56:30 +08007642 if (!(vmx->nested.nested_vmx_secondary_ctls_high &
7643 SECONDARY_EXEC_ENABLE_EPT) ||
7644 !(vmx->nested.nested_vmx_ept_caps & VMX_EPT_INVEPT_BIT)) {
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007645 kvm_queue_exception(vcpu, UD_VECTOR);
7646 return 1;
7647 }
7648
7649 if (!nested_vmx_check_permission(vcpu))
7650 return 1;
7651
7652 if (!kvm_read_cr0_bits(vcpu, X86_CR0_PE)) {
7653 kvm_queue_exception(vcpu, UD_VECTOR);
7654 return 1;
7655 }
7656
7657 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
Nadav Amit27e6fb52014-06-18 17:19:26 +03007658 type = kvm_register_readl(vcpu, (vmx_instruction_info >> 28) & 0xf);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007659
Wincy Vanb9c237b2015-02-03 23:56:30 +08007660 types = (vmx->nested.nested_vmx_ept_caps >> VMX_EPT_EXTENT_SHIFT) & 6;
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007661
Jim Mattson85c856b2016-10-26 08:38:38 -07007662 if (type >= 32 || !(types & (1 << type))) {
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007663 nested_vmx_failValid(vcpu,
7664 VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID);
Paolo Bonzini2849eb42016-03-18 16:53:29 +01007665 skip_emulated_instruction(vcpu);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007666 return 1;
7667 }
7668
7669 /* According to the Intel VMX instruction reference, the memory
7670 * operand is read even if it isn't needed (e.g., for type==global)
7671 */
7672 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007673 vmx_instruction_info, false, &gva))
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007674 return 1;
7675 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &operand,
7676 sizeof(operand), &e)) {
7677 kvm_inject_page_fault(vcpu, &e);
7678 return 1;
7679 }
7680
7681 switch (type) {
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007682 case VMX_EPT_EXTENT_GLOBAL:
Bandan Das45e11812016-08-02 16:32:36 -04007683 /*
7684 * TODO: track mappings and invalidate
7685 * single context requests appropriately
7686 */
7687 case VMX_EPT_EXTENT_CONTEXT:
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007688 kvm_mmu_sync_roots(vcpu);
Liang Chen77c39132014-09-18 12:38:37 -04007689 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007690 nested_vmx_succeed(vcpu);
7691 break;
7692 default:
7693 BUG_ON(1);
7694 break;
7695 }
7696
7697 skip_emulated_instruction(vcpu);
7698 return 1;
7699}
7700
Petr Matouseka642fc32014-09-23 20:22:30 +02007701static int handle_invvpid(struct kvm_vcpu *vcpu)
7702{
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007703 struct vcpu_vmx *vmx = to_vmx(vcpu);
7704 u32 vmx_instruction_info;
7705 unsigned long type, types;
7706 gva_t gva;
7707 struct x86_exception e;
7708 int vpid;
7709
7710 if (!(vmx->nested.nested_vmx_secondary_ctls_high &
7711 SECONDARY_EXEC_ENABLE_VPID) ||
7712 !(vmx->nested.nested_vmx_vpid_caps & VMX_VPID_INVVPID_BIT)) {
7713 kvm_queue_exception(vcpu, UD_VECTOR);
7714 return 1;
7715 }
7716
7717 if (!nested_vmx_check_permission(vcpu))
7718 return 1;
7719
7720 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
7721 type = kvm_register_readl(vcpu, (vmx_instruction_info >> 28) & 0xf);
7722
7723 types = (vmx->nested.nested_vmx_vpid_caps >> 8) & 0x7;
7724
Jim Mattson85c856b2016-10-26 08:38:38 -07007725 if (type >= 32 || !(types & (1 << type))) {
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007726 nested_vmx_failValid(vcpu,
7727 VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID);
Paolo Bonzinif6870ee2016-03-18 16:53:42 +01007728 skip_emulated_instruction(vcpu);
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007729 return 1;
7730 }
7731
7732 /* according to the intel vmx instruction reference, the memory
7733 * operand is read even if it isn't needed (e.g., for type==global)
7734 */
7735 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
7736 vmx_instruction_info, false, &gva))
7737 return 1;
7738 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &vpid,
7739 sizeof(u32), &e)) {
7740 kvm_inject_page_fault(vcpu, &e);
7741 return 1;
7742 }
7743
7744 switch (type) {
Paolo Bonzinief697a72016-03-18 16:58:38 +01007745 case VMX_VPID_EXTENT_SINGLE_CONTEXT:
7746 /*
7747 * Old versions of KVM use the single-context version so we
7748 * have to support it; just treat it the same as all-context.
7749 */
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007750 case VMX_VPID_EXTENT_ALL_CONTEXT:
Wanpeng Li5c614b32015-10-13 09:18:36 -07007751 __vmx_flush_tlb(vcpu, to_vmx(vcpu)->nested.vpid02);
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007752 nested_vmx_succeed(vcpu);
7753 break;
7754 default:
Paolo Bonzinief697a72016-03-18 16:58:38 +01007755 /* Trap individual address invalidation invvpid calls */
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007756 BUG_ON(1);
7757 break;
7758 }
7759
7760 skip_emulated_instruction(vcpu);
Petr Matouseka642fc32014-09-23 20:22:30 +02007761 return 1;
7762}
7763
Kai Huang843e4332015-01-28 10:54:28 +08007764static int handle_pml_full(struct kvm_vcpu *vcpu)
7765{
7766 unsigned long exit_qualification;
7767
7768 trace_kvm_pml_full(vcpu->vcpu_id);
7769
7770 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7771
7772 /*
7773 * PML buffer FULL happened while executing iret from NMI,
7774 * "blocked by NMI" bit has to be set before next VM entry.
7775 */
7776 if (!(to_vmx(vcpu)->idt_vectoring_info & VECTORING_INFO_VALID_MASK) &&
7777 cpu_has_virtual_nmis() &&
7778 (exit_qualification & INTR_INFO_UNBLOCK_NMI))
7779 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
7780 GUEST_INTR_STATE_NMI);
7781
7782 /*
7783 * PML buffer already flushed at beginning of VMEXIT. Nothing to do
7784 * here.., and there's no userspace involvement needed for PML.
7785 */
7786 return 1;
7787}
7788
Yunhong Jiang64672c92016-06-13 14:19:59 -07007789static int handle_preemption_timer(struct kvm_vcpu *vcpu)
7790{
7791 kvm_lapic_expired_hv_timer(vcpu);
7792 return 1;
7793}
7794
Nadav Har'El0140cae2011-05-25 23:06:28 +03007795/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08007796 * The exit handlers return 1 if the exit was handled fully and guest execution
7797 * may resume. Otherwise they set the kvm_run parameter to indicate what needs
7798 * to be done to userspace and return 0.
7799 */
Mathias Krause772e0312012-08-30 01:30:19 +02007800static int (*const kvm_vmx_exit_handlers[])(struct kvm_vcpu *vcpu) = {
Avi Kivity6aa8b732006-12-10 02:21:36 -08007801 [EXIT_REASON_EXCEPTION_NMI] = handle_exception,
7802 [EXIT_REASON_EXTERNAL_INTERRUPT] = handle_external_interrupt,
Avi Kivity988ad742007-02-12 00:54:36 -08007803 [EXIT_REASON_TRIPLE_FAULT] = handle_triple_fault,
Sheng Yangf08864b2008-05-15 18:23:25 +08007804 [EXIT_REASON_NMI_WINDOW] = handle_nmi_window,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007805 [EXIT_REASON_IO_INSTRUCTION] = handle_io,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007806 [EXIT_REASON_CR_ACCESS] = handle_cr,
7807 [EXIT_REASON_DR_ACCESS] = handle_dr,
7808 [EXIT_REASON_CPUID] = handle_cpuid,
7809 [EXIT_REASON_MSR_READ] = handle_rdmsr,
7810 [EXIT_REASON_MSR_WRITE] = handle_wrmsr,
7811 [EXIT_REASON_PENDING_INTERRUPT] = handle_interrupt_window,
7812 [EXIT_REASON_HLT] = handle_halt,
Gleb Natapovec25d5e2010-11-01 15:35:01 +02007813 [EXIT_REASON_INVD] = handle_invd,
Marcelo Tosattia7052892008-09-23 13:18:35 -03007814 [EXIT_REASON_INVLPG] = handle_invlpg,
Avi Kivityfee84b02011-11-10 14:57:25 +02007815 [EXIT_REASON_RDPMC] = handle_rdpmc,
Ingo Molnarc21415e2007-02-19 14:37:47 +02007816 [EXIT_REASON_VMCALL] = handle_vmcall,
Nadav Har'El27d6c862011-05-25 23:06:59 +03007817 [EXIT_REASON_VMCLEAR] = handle_vmclear,
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03007818 [EXIT_REASON_VMLAUNCH] = handle_vmlaunch,
Nadav Har'El63846662011-05-25 23:07:29 +03007819 [EXIT_REASON_VMPTRLD] = handle_vmptrld,
Nadav Har'El6a4d7552011-05-25 23:08:00 +03007820 [EXIT_REASON_VMPTRST] = handle_vmptrst,
Nadav Har'El49f705c2011-05-25 23:08:30 +03007821 [EXIT_REASON_VMREAD] = handle_vmread,
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03007822 [EXIT_REASON_VMRESUME] = handle_vmresume,
Nadav Har'El49f705c2011-05-25 23:08:30 +03007823 [EXIT_REASON_VMWRITE] = handle_vmwrite,
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007824 [EXIT_REASON_VMOFF] = handle_vmoff,
7825 [EXIT_REASON_VMON] = handle_vmon,
Sheng Yangf78e0e22007-10-29 09:40:42 +08007826 [EXIT_REASON_TPR_BELOW_THRESHOLD] = handle_tpr_below_threshold,
7827 [EXIT_REASON_APIC_ACCESS] = handle_apic_access,
Yang Zhang83d4c282013-01-25 10:18:49 +08007828 [EXIT_REASON_APIC_WRITE] = handle_apic_write,
Yang Zhangc7c9c562013-01-25 10:18:51 +08007829 [EXIT_REASON_EOI_INDUCED] = handle_apic_eoi_induced,
Eddie Donge5edaa02007-11-11 12:28:35 +02007830 [EXIT_REASON_WBINVD] = handle_wbinvd,
Dexuan Cui2acf9232010-06-10 11:27:12 +08007831 [EXIT_REASON_XSETBV] = handle_xsetbv,
Izik Eidus37817f22008-03-24 23:14:53 +02007832 [EXIT_REASON_TASK_SWITCH] = handle_task_switch,
Andi Kleena0861c02009-06-08 17:37:09 +08007833 [EXIT_REASON_MCE_DURING_VMENTRY] = handle_machine_check,
Marcelo Tosatti68f89402009-06-11 12:07:43 -03007834 [EXIT_REASON_EPT_VIOLATION] = handle_ept_violation,
7835 [EXIT_REASON_EPT_MISCONFIG] = handle_ept_misconfig,
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08007836 [EXIT_REASON_PAUSE_INSTRUCTION] = handle_pause,
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04007837 [EXIT_REASON_MWAIT_INSTRUCTION] = handle_mwait,
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03007838 [EXIT_REASON_MONITOR_TRAP_FLAG] = handle_monitor_trap,
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04007839 [EXIT_REASON_MONITOR_INSTRUCTION] = handle_monitor,
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007840 [EXIT_REASON_INVEPT] = handle_invept,
Petr Matouseka642fc32014-09-23 20:22:30 +02007841 [EXIT_REASON_INVVPID] = handle_invvpid,
Wanpeng Lif53cd632014-12-02 19:14:58 +08007842 [EXIT_REASON_XSAVES] = handle_xsaves,
7843 [EXIT_REASON_XRSTORS] = handle_xrstors,
Kai Huang843e4332015-01-28 10:54:28 +08007844 [EXIT_REASON_PML_FULL] = handle_pml_full,
Yunhong Jiang64672c92016-06-13 14:19:59 -07007845 [EXIT_REASON_PREEMPTION_TIMER] = handle_preemption_timer,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007846};
7847
7848static const int kvm_vmx_max_exit_handlers =
Robert P. J. Day50a34852007-06-03 13:35:29 -04007849 ARRAY_SIZE(kvm_vmx_exit_handlers);
Avi Kivity6aa8b732006-12-10 02:21:36 -08007850
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007851static bool nested_vmx_exit_handled_io(struct kvm_vcpu *vcpu,
7852 struct vmcs12 *vmcs12)
7853{
7854 unsigned long exit_qualification;
7855 gpa_t bitmap, last_bitmap;
7856 unsigned int port;
7857 int size;
7858 u8 b;
7859
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007860 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_IO_BITMAPS))
Zhihui Zhang2f0a6392013-12-30 15:56:29 -05007861 return nested_cpu_has(vmcs12, CPU_BASED_UNCOND_IO_EXITING);
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007862
7863 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7864
7865 port = exit_qualification >> 16;
7866 size = (exit_qualification & 7) + 1;
7867
7868 last_bitmap = (gpa_t)-1;
7869 b = -1;
7870
7871 while (size > 0) {
7872 if (port < 0x8000)
7873 bitmap = vmcs12->io_bitmap_a;
7874 else if (port < 0x10000)
7875 bitmap = vmcs12->io_bitmap_b;
7876 else
Joe Perches1d804d02015-03-30 16:46:09 -07007877 return true;
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007878 bitmap += (port & 0x7fff) / 8;
7879
7880 if (last_bitmap != bitmap)
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02007881 if (kvm_vcpu_read_guest(vcpu, bitmap, &b, 1))
Joe Perches1d804d02015-03-30 16:46:09 -07007882 return true;
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007883 if (b & (1 << (port & 7)))
Joe Perches1d804d02015-03-30 16:46:09 -07007884 return true;
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007885
7886 port++;
7887 size--;
7888 last_bitmap = bitmap;
7889 }
7890
Joe Perches1d804d02015-03-30 16:46:09 -07007891 return false;
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007892}
7893
Nadav Har'El644d7112011-05-25 23:12:35 +03007894/*
7895 * Return 1 if we should exit from L2 to L1 to handle an MSR access access,
7896 * rather than handle it ourselves in L0. I.e., check whether L1 expressed
7897 * disinterest in the current event (read or write a specific MSR) by using an
7898 * MSR bitmap. This may be the case even when L0 doesn't use MSR bitmaps.
7899 */
7900static bool nested_vmx_exit_handled_msr(struct kvm_vcpu *vcpu,
7901 struct vmcs12 *vmcs12, u32 exit_reason)
7902{
7903 u32 msr_index = vcpu->arch.regs[VCPU_REGS_RCX];
7904 gpa_t bitmap;
7905
Jan Kiszkacbd29cb2013-02-11 12:19:28 +01007906 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_MSR_BITMAPS))
Joe Perches1d804d02015-03-30 16:46:09 -07007907 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007908
7909 /*
7910 * The MSR_BITMAP page is divided into four 1024-byte bitmaps,
7911 * for the four combinations of read/write and low/high MSR numbers.
7912 * First we need to figure out which of the four to use:
7913 */
7914 bitmap = vmcs12->msr_bitmap;
7915 if (exit_reason == EXIT_REASON_MSR_WRITE)
7916 bitmap += 2048;
7917 if (msr_index >= 0xc0000000) {
7918 msr_index -= 0xc0000000;
7919 bitmap += 1024;
7920 }
7921
7922 /* Then read the msr_index'th bit from this bitmap: */
7923 if (msr_index < 1024*8) {
7924 unsigned char b;
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02007925 if (kvm_vcpu_read_guest(vcpu, bitmap + msr_index/8, &b, 1))
Joe Perches1d804d02015-03-30 16:46:09 -07007926 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007927 return 1 & (b >> (msr_index & 7));
7928 } else
Joe Perches1d804d02015-03-30 16:46:09 -07007929 return true; /* let L1 handle the wrong parameter */
Nadav Har'El644d7112011-05-25 23:12:35 +03007930}
7931
7932/*
7933 * Return 1 if we should exit from L2 to L1 to handle a CR access exit,
7934 * rather than handle it ourselves in L0. I.e., check if L1 wanted to
7935 * intercept (via guest_host_mask etc.) the current event.
7936 */
7937static bool nested_vmx_exit_handled_cr(struct kvm_vcpu *vcpu,
7938 struct vmcs12 *vmcs12)
7939{
7940 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7941 int cr = exit_qualification & 15;
7942 int reg = (exit_qualification >> 8) & 15;
Nadav Amit1e32c072014-06-18 17:19:25 +03007943 unsigned long val = kvm_register_readl(vcpu, reg);
Nadav Har'El644d7112011-05-25 23:12:35 +03007944
7945 switch ((exit_qualification >> 4) & 3) {
7946 case 0: /* mov to cr */
7947 switch (cr) {
7948 case 0:
7949 if (vmcs12->cr0_guest_host_mask &
7950 (val ^ vmcs12->cr0_read_shadow))
Joe Perches1d804d02015-03-30 16:46:09 -07007951 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007952 break;
7953 case 3:
7954 if ((vmcs12->cr3_target_count >= 1 &&
7955 vmcs12->cr3_target_value0 == val) ||
7956 (vmcs12->cr3_target_count >= 2 &&
7957 vmcs12->cr3_target_value1 == val) ||
7958 (vmcs12->cr3_target_count >= 3 &&
7959 vmcs12->cr3_target_value2 == val) ||
7960 (vmcs12->cr3_target_count >= 4 &&
7961 vmcs12->cr3_target_value3 == val))
Joe Perches1d804d02015-03-30 16:46:09 -07007962 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03007963 if (nested_cpu_has(vmcs12, CPU_BASED_CR3_LOAD_EXITING))
Joe Perches1d804d02015-03-30 16:46:09 -07007964 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007965 break;
7966 case 4:
7967 if (vmcs12->cr4_guest_host_mask &
7968 (vmcs12->cr4_read_shadow ^ val))
Joe Perches1d804d02015-03-30 16:46:09 -07007969 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007970 break;
7971 case 8:
7972 if (nested_cpu_has(vmcs12, CPU_BASED_CR8_LOAD_EXITING))
Joe Perches1d804d02015-03-30 16:46:09 -07007973 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007974 break;
7975 }
7976 break;
7977 case 2: /* clts */
7978 if ((vmcs12->cr0_guest_host_mask & X86_CR0_TS) &&
7979 (vmcs12->cr0_read_shadow & X86_CR0_TS))
Joe Perches1d804d02015-03-30 16:46:09 -07007980 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007981 break;
7982 case 1: /* mov from cr */
7983 switch (cr) {
7984 case 3:
7985 if (vmcs12->cpu_based_vm_exec_control &
7986 CPU_BASED_CR3_STORE_EXITING)
Joe Perches1d804d02015-03-30 16:46:09 -07007987 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007988 break;
7989 case 8:
7990 if (vmcs12->cpu_based_vm_exec_control &
7991 CPU_BASED_CR8_STORE_EXITING)
Joe Perches1d804d02015-03-30 16:46:09 -07007992 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007993 break;
7994 }
7995 break;
7996 case 3: /* lmsw */
7997 /*
7998 * lmsw can change bits 1..3 of cr0, and only set bit 0 of
7999 * cr0. Other attempted changes are ignored, with no exit.
8000 */
8001 if (vmcs12->cr0_guest_host_mask & 0xe &
8002 (val ^ vmcs12->cr0_read_shadow))
Joe Perches1d804d02015-03-30 16:46:09 -07008003 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008004 if ((vmcs12->cr0_guest_host_mask & 0x1) &&
8005 !(vmcs12->cr0_read_shadow & 0x1) &&
8006 (val & 0x1))
Joe Perches1d804d02015-03-30 16:46:09 -07008007 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008008 break;
8009 }
Joe Perches1d804d02015-03-30 16:46:09 -07008010 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008011}
8012
8013/*
8014 * Return 1 if we should exit from L2 to L1 to handle an exit, or 0 if we
8015 * should handle it ourselves in L0 (and then continue L2). Only call this
8016 * when in is_guest_mode (L2).
8017 */
8018static bool nested_vmx_exit_handled(struct kvm_vcpu *vcpu)
8019{
Nadav Har'El644d7112011-05-25 23:12:35 +03008020 u32 intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
8021 struct vcpu_vmx *vmx = to_vmx(vcpu);
8022 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Jan Kiszka957c8972013-02-24 14:11:34 +01008023 u32 exit_reason = vmx->exit_reason;
Nadav Har'El644d7112011-05-25 23:12:35 +03008024
Jan Kiszka542060e2014-01-04 18:47:21 +01008025 trace_kvm_nested_vmexit(kvm_rip_read(vcpu), exit_reason,
8026 vmcs_readl(EXIT_QUALIFICATION),
8027 vmx->idt_vectoring_info,
8028 intr_info,
8029 vmcs_read32(VM_EXIT_INTR_ERROR_CODE),
8030 KVM_ISA_VMX);
8031
Nadav Har'El644d7112011-05-25 23:12:35 +03008032 if (vmx->nested.nested_run_pending)
Joe Perches1d804d02015-03-30 16:46:09 -07008033 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008034
8035 if (unlikely(vmx->fail)) {
Jan Kiszkabd801582011-09-12 11:26:22 +02008036 pr_info_ratelimited("%s failed vm entry %x\n", __func__,
8037 vmcs_read32(VM_INSTRUCTION_ERROR));
Joe Perches1d804d02015-03-30 16:46:09 -07008038 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008039 }
8040
8041 switch (exit_reason) {
8042 case EXIT_REASON_EXCEPTION_NMI:
Jim Mattson3f618a02016-12-12 11:01:37 -08008043 if (is_nmi(intr_info))
Joe Perches1d804d02015-03-30 16:46:09 -07008044 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008045 else if (is_page_fault(intr_info))
8046 return enable_ept;
Anthoine Bourgeoise504c902013-11-13 11:45:37 +01008047 else if (is_no_device(intr_info) &&
Paolo Bonziniccf98442014-02-27 22:54:11 +01008048 !(vmcs12->guest_cr0 & X86_CR0_TS))
Joe Perches1d804d02015-03-30 16:46:09 -07008049 return false;
Jan Kiszka6f054852016-02-09 20:15:18 +01008050 else if (is_debug(intr_info) &&
8051 vcpu->guest_debug &
8052 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))
8053 return false;
8054 else if (is_breakpoint(intr_info) &&
8055 vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
8056 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008057 return vmcs12->exception_bitmap &
8058 (1u << (intr_info & INTR_INFO_VECTOR_MASK));
8059 case EXIT_REASON_EXTERNAL_INTERRUPT:
Joe Perches1d804d02015-03-30 16:46:09 -07008060 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008061 case EXIT_REASON_TRIPLE_FAULT:
Joe Perches1d804d02015-03-30 16:46:09 -07008062 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008063 case EXIT_REASON_PENDING_INTERRUPT:
Jan Kiszka3b656cf2013-04-14 12:12:45 +02008064 return nested_cpu_has(vmcs12, CPU_BASED_VIRTUAL_INTR_PENDING);
Nadav Har'El644d7112011-05-25 23:12:35 +03008065 case EXIT_REASON_NMI_WINDOW:
Jan Kiszka3b656cf2013-04-14 12:12:45 +02008066 return nested_cpu_has(vmcs12, CPU_BASED_VIRTUAL_NMI_PENDING);
Nadav Har'El644d7112011-05-25 23:12:35 +03008067 case EXIT_REASON_TASK_SWITCH:
Joe Perches1d804d02015-03-30 16:46:09 -07008068 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008069 case EXIT_REASON_CPUID:
Joe Perches1d804d02015-03-30 16:46:09 -07008070 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008071 case EXIT_REASON_HLT:
8072 return nested_cpu_has(vmcs12, CPU_BASED_HLT_EXITING);
8073 case EXIT_REASON_INVD:
Joe Perches1d804d02015-03-30 16:46:09 -07008074 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008075 case EXIT_REASON_INVLPG:
8076 return nested_cpu_has(vmcs12, CPU_BASED_INVLPG_EXITING);
8077 case EXIT_REASON_RDPMC:
8078 return nested_cpu_has(vmcs12, CPU_BASED_RDPMC_EXITING);
Jan Kiszkab3a2a902015-03-23 19:27:19 +01008079 case EXIT_REASON_RDTSC: case EXIT_REASON_RDTSCP:
Nadav Har'El644d7112011-05-25 23:12:35 +03008080 return nested_cpu_has(vmcs12, CPU_BASED_RDTSC_EXITING);
8081 case EXIT_REASON_VMCALL: case EXIT_REASON_VMCLEAR:
8082 case EXIT_REASON_VMLAUNCH: case EXIT_REASON_VMPTRLD:
8083 case EXIT_REASON_VMPTRST: case EXIT_REASON_VMREAD:
8084 case EXIT_REASON_VMRESUME: case EXIT_REASON_VMWRITE:
8085 case EXIT_REASON_VMOFF: case EXIT_REASON_VMON:
Petr Matouseka642fc32014-09-23 20:22:30 +02008086 case EXIT_REASON_INVEPT: case EXIT_REASON_INVVPID:
Nadav Har'El644d7112011-05-25 23:12:35 +03008087 /*
8088 * VMX instructions trap unconditionally. This allows L1 to
8089 * emulate them for its L2 guest, i.e., allows 3-level nesting!
8090 */
Joe Perches1d804d02015-03-30 16:46:09 -07008091 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008092 case EXIT_REASON_CR_ACCESS:
8093 return nested_vmx_exit_handled_cr(vcpu, vmcs12);
8094 case EXIT_REASON_DR_ACCESS:
8095 return nested_cpu_has(vmcs12, CPU_BASED_MOV_DR_EXITING);
8096 case EXIT_REASON_IO_INSTRUCTION:
Jan Kiszka908a7bd2013-02-18 11:21:16 +01008097 return nested_vmx_exit_handled_io(vcpu, vmcs12);
Nadav Har'El644d7112011-05-25 23:12:35 +03008098 case EXIT_REASON_MSR_READ:
8099 case EXIT_REASON_MSR_WRITE:
8100 return nested_vmx_exit_handled_msr(vcpu, vmcs12, exit_reason);
8101 case EXIT_REASON_INVALID_STATE:
Joe Perches1d804d02015-03-30 16:46:09 -07008102 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008103 case EXIT_REASON_MWAIT_INSTRUCTION:
8104 return nested_cpu_has(vmcs12, CPU_BASED_MWAIT_EXITING);
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03008105 case EXIT_REASON_MONITOR_TRAP_FLAG:
8106 return nested_cpu_has(vmcs12, CPU_BASED_MONITOR_TRAP_FLAG);
Nadav Har'El644d7112011-05-25 23:12:35 +03008107 case EXIT_REASON_MONITOR_INSTRUCTION:
8108 return nested_cpu_has(vmcs12, CPU_BASED_MONITOR_EXITING);
8109 case EXIT_REASON_PAUSE_INSTRUCTION:
8110 return nested_cpu_has(vmcs12, CPU_BASED_PAUSE_EXITING) ||
8111 nested_cpu_has2(vmcs12,
8112 SECONDARY_EXEC_PAUSE_LOOP_EXITING);
8113 case EXIT_REASON_MCE_DURING_VMENTRY:
Joe Perches1d804d02015-03-30 16:46:09 -07008114 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008115 case EXIT_REASON_TPR_BELOW_THRESHOLD:
Wanpeng Lia7c0b072014-08-21 19:46:50 +08008116 return nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW);
Nadav Har'El644d7112011-05-25 23:12:35 +03008117 case EXIT_REASON_APIC_ACCESS:
8118 return nested_cpu_has2(vmcs12,
8119 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES);
Wincy Van82f0dd42015-02-03 23:57:18 +08008120 case EXIT_REASON_APIC_WRITE:
Wincy Van608406e2015-02-03 23:57:51 +08008121 case EXIT_REASON_EOI_INDUCED:
8122 /* apic_write and eoi_induced should exit unconditionally. */
Joe Perches1d804d02015-03-30 16:46:09 -07008123 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008124 case EXIT_REASON_EPT_VIOLATION:
Nadav Har'El2b1be672013-08-05 11:07:19 +03008125 /*
8126 * L0 always deals with the EPT violation. If nested EPT is
8127 * used, and the nested mmu code discovers that the address is
8128 * missing in the guest EPT table (EPT12), the EPT violation
8129 * will be injected with nested_ept_inject_page_fault()
8130 */
Joe Perches1d804d02015-03-30 16:46:09 -07008131 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008132 case EXIT_REASON_EPT_MISCONFIG:
Nadav Har'El2b1be672013-08-05 11:07:19 +03008133 /*
8134 * L2 never uses directly L1's EPT, but rather L0's own EPT
8135 * table (shadow on EPT) or a merged EPT table that L0 built
8136 * (EPT on EPT). So any problems with the structure of the
8137 * table is L0's fault.
8138 */
Joe Perches1d804d02015-03-30 16:46:09 -07008139 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008140 case EXIT_REASON_WBINVD:
8141 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_WBINVD_EXITING);
8142 case EXIT_REASON_XSETBV:
Joe Perches1d804d02015-03-30 16:46:09 -07008143 return true;
Wanpeng Li81dc01f2014-12-04 19:11:07 +08008144 case EXIT_REASON_XSAVES: case EXIT_REASON_XRSTORS:
8145 /*
8146 * This should never happen, since it is not possible to
8147 * set XSS to a non-zero value---neither in L1 nor in L2.
8148 * If if it were, XSS would have to be checked against
8149 * the XSS exit bitmap in vmcs12.
8150 */
8151 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_XSAVES);
Wanpeng Li55123e32016-07-06 18:29:58 +08008152 case EXIT_REASON_PREEMPTION_TIMER:
8153 return false;
Ladi Prosekd0ee3632017-03-31 10:19:26 +02008154 case EXIT_REASON_PML_FULL:
8155 /* We don't expose PML support to L1. */
8156 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008157 default:
Joe Perches1d804d02015-03-30 16:46:09 -07008158 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008159 }
8160}
8161
Avi Kivity586f9602010-11-18 13:09:54 +02008162static void vmx_get_exit_info(struct kvm_vcpu *vcpu, u64 *info1, u64 *info2)
8163{
8164 *info1 = vmcs_readl(EXIT_QUALIFICATION);
8165 *info2 = vmcs_read32(VM_EXIT_INTR_INFO);
8166}
8167
Kai Huanga3eaa862015-11-04 13:46:05 +08008168static void vmx_destroy_pml_buffer(struct vcpu_vmx *vmx)
Kai Huang843e4332015-01-28 10:54:28 +08008169{
Kai Huanga3eaa862015-11-04 13:46:05 +08008170 if (vmx->pml_pg) {
8171 __free_page(vmx->pml_pg);
8172 vmx->pml_pg = NULL;
8173 }
Kai Huang843e4332015-01-28 10:54:28 +08008174}
8175
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02008176static void vmx_flush_pml_buffer(struct kvm_vcpu *vcpu)
Kai Huang843e4332015-01-28 10:54:28 +08008177{
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02008178 struct vcpu_vmx *vmx = to_vmx(vcpu);
Kai Huang843e4332015-01-28 10:54:28 +08008179 u64 *pml_buf;
8180 u16 pml_idx;
8181
8182 pml_idx = vmcs_read16(GUEST_PML_INDEX);
8183
8184 /* Do nothing if PML buffer is empty */
8185 if (pml_idx == (PML_ENTITY_NUM - 1))
8186 return;
8187
8188 /* PML index always points to next available PML buffer entity */
8189 if (pml_idx >= PML_ENTITY_NUM)
8190 pml_idx = 0;
8191 else
8192 pml_idx++;
8193
8194 pml_buf = page_address(vmx->pml_pg);
8195 for (; pml_idx < PML_ENTITY_NUM; pml_idx++) {
8196 u64 gpa;
8197
8198 gpa = pml_buf[pml_idx];
8199 WARN_ON(gpa & (PAGE_SIZE - 1));
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02008200 kvm_vcpu_mark_page_dirty(vcpu, gpa >> PAGE_SHIFT);
Kai Huang843e4332015-01-28 10:54:28 +08008201 }
8202
8203 /* reset PML index */
8204 vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
8205}
8206
8207/*
8208 * Flush all vcpus' PML buffer and update logged GPAs to dirty_bitmap.
8209 * Called before reporting dirty_bitmap to userspace.
8210 */
8211static void kvm_flush_pml_buffers(struct kvm *kvm)
8212{
8213 int i;
8214 struct kvm_vcpu *vcpu;
8215 /*
8216 * We only need to kick vcpu out of guest mode here, as PML buffer
8217 * is flushed at beginning of all VMEXITs, and it's obvious that only
8218 * vcpus running in guest are possible to have unflushed GPAs in PML
8219 * buffer.
8220 */
8221 kvm_for_each_vcpu(i, vcpu, kvm)
8222 kvm_vcpu_kick(vcpu);
8223}
8224
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008225static void vmx_dump_sel(char *name, uint32_t sel)
8226{
8227 pr_err("%s sel=0x%04x, attr=0x%05x, limit=0x%08x, base=0x%016lx\n",
Chao Peng7c3bab12017-02-21 03:50:01 -05008228 name, vmcs_read16(sel),
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008229 vmcs_read32(sel + GUEST_ES_AR_BYTES - GUEST_ES_SELECTOR),
8230 vmcs_read32(sel + GUEST_ES_LIMIT - GUEST_ES_SELECTOR),
8231 vmcs_readl(sel + GUEST_ES_BASE - GUEST_ES_SELECTOR));
8232}
8233
8234static void vmx_dump_dtsel(char *name, uint32_t limit)
8235{
8236 pr_err("%s limit=0x%08x, base=0x%016lx\n",
8237 name, vmcs_read32(limit),
8238 vmcs_readl(limit + GUEST_GDTR_BASE - GUEST_GDTR_LIMIT));
8239}
8240
8241static void dump_vmcs(void)
8242{
8243 u32 vmentry_ctl = vmcs_read32(VM_ENTRY_CONTROLS);
8244 u32 vmexit_ctl = vmcs_read32(VM_EXIT_CONTROLS);
8245 u32 cpu_based_exec_ctrl = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
8246 u32 pin_based_exec_ctrl = vmcs_read32(PIN_BASED_VM_EXEC_CONTROL);
8247 u32 secondary_exec_control = 0;
8248 unsigned long cr4 = vmcs_readl(GUEST_CR4);
Paolo Bonzinif3531052015-12-03 15:49:56 +01008249 u64 efer = vmcs_read64(GUEST_IA32_EFER);
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008250 int i, n;
8251
8252 if (cpu_has_secondary_exec_ctrls())
8253 secondary_exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
8254
8255 pr_err("*** Guest State ***\n");
8256 pr_err("CR0: actual=0x%016lx, shadow=0x%016lx, gh_mask=%016lx\n",
8257 vmcs_readl(GUEST_CR0), vmcs_readl(CR0_READ_SHADOW),
8258 vmcs_readl(CR0_GUEST_HOST_MASK));
8259 pr_err("CR4: actual=0x%016lx, shadow=0x%016lx, gh_mask=%016lx\n",
8260 cr4, vmcs_readl(CR4_READ_SHADOW), vmcs_readl(CR4_GUEST_HOST_MASK));
8261 pr_err("CR3 = 0x%016lx\n", vmcs_readl(GUEST_CR3));
8262 if ((secondary_exec_control & SECONDARY_EXEC_ENABLE_EPT) &&
8263 (cr4 & X86_CR4_PAE) && !(efer & EFER_LMA))
8264 {
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008265 pr_err("PDPTR0 = 0x%016llx PDPTR1 = 0x%016llx\n",
8266 vmcs_read64(GUEST_PDPTR0), vmcs_read64(GUEST_PDPTR1));
8267 pr_err("PDPTR2 = 0x%016llx PDPTR3 = 0x%016llx\n",
8268 vmcs_read64(GUEST_PDPTR2), vmcs_read64(GUEST_PDPTR3));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008269 }
8270 pr_err("RSP = 0x%016lx RIP = 0x%016lx\n",
8271 vmcs_readl(GUEST_RSP), vmcs_readl(GUEST_RIP));
8272 pr_err("RFLAGS=0x%08lx DR7 = 0x%016lx\n",
8273 vmcs_readl(GUEST_RFLAGS), vmcs_readl(GUEST_DR7));
8274 pr_err("Sysenter RSP=%016lx CS:RIP=%04x:%016lx\n",
8275 vmcs_readl(GUEST_SYSENTER_ESP),
8276 vmcs_read32(GUEST_SYSENTER_CS), vmcs_readl(GUEST_SYSENTER_EIP));
8277 vmx_dump_sel("CS: ", GUEST_CS_SELECTOR);
8278 vmx_dump_sel("DS: ", GUEST_DS_SELECTOR);
8279 vmx_dump_sel("SS: ", GUEST_SS_SELECTOR);
8280 vmx_dump_sel("ES: ", GUEST_ES_SELECTOR);
8281 vmx_dump_sel("FS: ", GUEST_FS_SELECTOR);
8282 vmx_dump_sel("GS: ", GUEST_GS_SELECTOR);
8283 vmx_dump_dtsel("GDTR:", GUEST_GDTR_LIMIT);
8284 vmx_dump_sel("LDTR:", GUEST_LDTR_SELECTOR);
8285 vmx_dump_dtsel("IDTR:", GUEST_IDTR_LIMIT);
8286 vmx_dump_sel("TR: ", GUEST_TR_SELECTOR);
8287 if ((vmexit_ctl & (VM_EXIT_SAVE_IA32_PAT | VM_EXIT_SAVE_IA32_EFER)) ||
8288 (vmentry_ctl & (VM_ENTRY_LOAD_IA32_PAT | VM_ENTRY_LOAD_IA32_EFER)))
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008289 pr_err("EFER = 0x%016llx PAT = 0x%016llx\n",
8290 efer, vmcs_read64(GUEST_IA32_PAT));
8291 pr_err("DebugCtl = 0x%016llx DebugExceptions = 0x%016lx\n",
8292 vmcs_read64(GUEST_IA32_DEBUGCTL),
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008293 vmcs_readl(GUEST_PENDING_DBG_EXCEPTIONS));
8294 if (vmentry_ctl & VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL)
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008295 pr_err("PerfGlobCtl = 0x%016llx\n",
8296 vmcs_read64(GUEST_IA32_PERF_GLOBAL_CTRL));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008297 if (vmentry_ctl & VM_ENTRY_LOAD_BNDCFGS)
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008298 pr_err("BndCfgS = 0x%016llx\n", vmcs_read64(GUEST_BNDCFGS));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008299 pr_err("Interruptibility = %08x ActivityState = %08x\n",
8300 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO),
8301 vmcs_read32(GUEST_ACTIVITY_STATE));
8302 if (secondary_exec_control & SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY)
8303 pr_err("InterruptStatus = %04x\n",
8304 vmcs_read16(GUEST_INTR_STATUS));
8305
8306 pr_err("*** Host State ***\n");
8307 pr_err("RIP = 0x%016lx RSP = 0x%016lx\n",
8308 vmcs_readl(HOST_RIP), vmcs_readl(HOST_RSP));
8309 pr_err("CS=%04x SS=%04x DS=%04x ES=%04x FS=%04x GS=%04x TR=%04x\n",
8310 vmcs_read16(HOST_CS_SELECTOR), vmcs_read16(HOST_SS_SELECTOR),
8311 vmcs_read16(HOST_DS_SELECTOR), vmcs_read16(HOST_ES_SELECTOR),
8312 vmcs_read16(HOST_FS_SELECTOR), vmcs_read16(HOST_GS_SELECTOR),
8313 vmcs_read16(HOST_TR_SELECTOR));
8314 pr_err("FSBase=%016lx GSBase=%016lx TRBase=%016lx\n",
8315 vmcs_readl(HOST_FS_BASE), vmcs_readl(HOST_GS_BASE),
8316 vmcs_readl(HOST_TR_BASE));
8317 pr_err("GDTBase=%016lx IDTBase=%016lx\n",
8318 vmcs_readl(HOST_GDTR_BASE), vmcs_readl(HOST_IDTR_BASE));
8319 pr_err("CR0=%016lx CR3=%016lx CR4=%016lx\n",
8320 vmcs_readl(HOST_CR0), vmcs_readl(HOST_CR3),
8321 vmcs_readl(HOST_CR4));
8322 pr_err("Sysenter RSP=%016lx CS:RIP=%04x:%016lx\n",
8323 vmcs_readl(HOST_IA32_SYSENTER_ESP),
8324 vmcs_read32(HOST_IA32_SYSENTER_CS),
8325 vmcs_readl(HOST_IA32_SYSENTER_EIP));
8326 if (vmexit_ctl & (VM_EXIT_LOAD_IA32_PAT | VM_EXIT_LOAD_IA32_EFER))
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008327 pr_err("EFER = 0x%016llx PAT = 0x%016llx\n",
8328 vmcs_read64(HOST_IA32_EFER),
8329 vmcs_read64(HOST_IA32_PAT));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008330 if (vmexit_ctl & VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL)
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008331 pr_err("PerfGlobCtl = 0x%016llx\n",
8332 vmcs_read64(HOST_IA32_PERF_GLOBAL_CTRL));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008333
8334 pr_err("*** Control State ***\n");
8335 pr_err("PinBased=%08x CPUBased=%08x SecondaryExec=%08x\n",
8336 pin_based_exec_ctrl, cpu_based_exec_ctrl, secondary_exec_control);
8337 pr_err("EntryControls=%08x ExitControls=%08x\n", vmentry_ctl, vmexit_ctl);
8338 pr_err("ExceptionBitmap=%08x PFECmask=%08x PFECmatch=%08x\n",
8339 vmcs_read32(EXCEPTION_BITMAP),
8340 vmcs_read32(PAGE_FAULT_ERROR_CODE_MASK),
8341 vmcs_read32(PAGE_FAULT_ERROR_CODE_MATCH));
8342 pr_err("VMEntry: intr_info=%08x errcode=%08x ilen=%08x\n",
8343 vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
8344 vmcs_read32(VM_ENTRY_EXCEPTION_ERROR_CODE),
8345 vmcs_read32(VM_ENTRY_INSTRUCTION_LEN));
8346 pr_err("VMExit: intr_info=%08x errcode=%08x ilen=%08x\n",
8347 vmcs_read32(VM_EXIT_INTR_INFO),
8348 vmcs_read32(VM_EXIT_INTR_ERROR_CODE),
8349 vmcs_read32(VM_EXIT_INSTRUCTION_LEN));
8350 pr_err(" reason=%08x qualification=%016lx\n",
8351 vmcs_read32(VM_EXIT_REASON), vmcs_readl(EXIT_QUALIFICATION));
8352 pr_err("IDTVectoring: info=%08x errcode=%08x\n",
8353 vmcs_read32(IDT_VECTORING_INFO_FIELD),
8354 vmcs_read32(IDT_VECTORING_ERROR_CODE));
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008355 pr_err("TSC Offset = 0x%016llx\n", vmcs_read64(TSC_OFFSET));
Haozhong Zhang8cfe9862015-10-20 15:39:12 +08008356 if (secondary_exec_control & SECONDARY_EXEC_TSC_SCALING)
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008357 pr_err("TSC Multiplier = 0x%016llx\n",
8358 vmcs_read64(TSC_MULTIPLIER));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008359 if (cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW)
8360 pr_err("TPR Threshold = 0x%02x\n", vmcs_read32(TPR_THRESHOLD));
8361 if (pin_based_exec_ctrl & PIN_BASED_POSTED_INTR)
8362 pr_err("PostedIntrVec = 0x%02x\n", vmcs_read16(POSTED_INTR_NV));
8363 if ((secondary_exec_control & SECONDARY_EXEC_ENABLE_EPT))
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008364 pr_err("EPT pointer = 0x%016llx\n", vmcs_read64(EPT_POINTER));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008365 n = vmcs_read32(CR3_TARGET_COUNT);
8366 for (i = 0; i + 1 < n; i += 4)
8367 pr_err("CR3 target%u=%016lx target%u=%016lx\n",
8368 i, vmcs_readl(CR3_TARGET_VALUE0 + i * 2),
8369 i + 1, vmcs_readl(CR3_TARGET_VALUE0 + i * 2 + 2));
8370 if (i < n)
8371 pr_err("CR3 target%u=%016lx\n",
8372 i, vmcs_readl(CR3_TARGET_VALUE0 + i * 2));
8373 if (secondary_exec_control & SECONDARY_EXEC_PAUSE_LOOP_EXITING)
8374 pr_err("PLE Gap=%08x Window=%08x\n",
8375 vmcs_read32(PLE_GAP), vmcs_read32(PLE_WINDOW));
8376 if (secondary_exec_control & SECONDARY_EXEC_ENABLE_VPID)
8377 pr_err("Virtual processor ID = 0x%04x\n",
8378 vmcs_read16(VIRTUAL_PROCESSOR_ID));
8379}
8380
Avi Kivity6aa8b732006-12-10 02:21:36 -08008381/*
8382 * The guest has exited. See if we can fix it or if we need userspace
8383 * assistance.
8384 */
Avi Kivity851ba692009-08-24 11:10:17 +03008385static int vmx_handle_exit(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08008386{
Avi Kivity29bd8a72007-09-10 17:27:03 +03008387 struct vcpu_vmx *vmx = to_vmx(vcpu);
Andi Kleena0861c02009-06-08 17:37:09 +08008388 u32 exit_reason = vmx->exit_reason;
Avi Kivity1155f762007-11-22 11:30:47 +02008389 u32 vectoring_info = vmx->idt_vectoring_info;
Avi Kivity29bd8a72007-09-10 17:27:03 +03008390
Paolo Bonzini8b89fe12015-12-10 18:37:32 +01008391 trace_kvm_exit(exit_reason, vcpu, KVM_ISA_VMX);
8392
Kai Huang843e4332015-01-28 10:54:28 +08008393 /*
8394 * Flush logged GPAs PML buffer, this will make dirty_bitmap more
8395 * updated. Another good is, in kvm_vm_ioctl_get_dirty_log, before
8396 * querying dirty_bitmap, we only need to kick all vcpus out of guest
8397 * mode as if vcpus is in root mode, the PML buffer must has been
8398 * flushed already.
8399 */
8400 if (enable_pml)
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02008401 vmx_flush_pml_buffer(vcpu);
Kai Huang843e4332015-01-28 10:54:28 +08008402
Mohammed Gamal80ced182009-09-01 12:48:18 +02008403 /* If guest state is invalid, start emulating */
Gleb Natapov14168782013-01-21 15:36:49 +02008404 if (vmx->emulation_required)
Mohammed Gamal80ced182009-09-01 12:48:18 +02008405 return handle_invalid_guest_state(vcpu);
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01008406
Nadav Har'El644d7112011-05-25 23:12:35 +03008407 if (is_guest_mode(vcpu) && nested_vmx_exit_handled(vcpu)) {
Jan Kiszka533558b2014-01-04 18:47:20 +01008408 nested_vmx_vmexit(vcpu, exit_reason,
8409 vmcs_read32(VM_EXIT_INTR_INFO),
8410 vmcs_readl(EXIT_QUALIFICATION));
Nadav Har'El644d7112011-05-25 23:12:35 +03008411 return 1;
8412 }
8413
Mohammed Gamal51207022010-05-31 22:40:54 +03008414 if (exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY) {
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008415 dump_vmcs();
Mohammed Gamal51207022010-05-31 22:40:54 +03008416 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
8417 vcpu->run->fail_entry.hardware_entry_failure_reason
8418 = exit_reason;
8419 return 0;
8420 }
8421
Avi Kivity29bd8a72007-09-10 17:27:03 +03008422 if (unlikely(vmx->fail)) {
Avi Kivity851ba692009-08-24 11:10:17 +03008423 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
8424 vcpu->run->fail_entry.hardware_entry_failure_reason
Avi Kivity29bd8a72007-09-10 17:27:03 +03008425 = vmcs_read32(VM_INSTRUCTION_ERROR);
8426 return 0;
8427 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08008428
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08008429 /*
8430 * Note:
8431 * Do not try to fix EXIT_REASON_EPT_MISCONFIG if it caused by
8432 * delivery event since it indicates guest is accessing MMIO.
8433 * The vm-exit can be triggered again after return to guest that
8434 * will cause infinite loop.
8435 */
Mike Dayd77c26f2007-10-08 09:02:08 -04008436 if ((vectoring_info & VECTORING_INFO_VALID_MASK) &&
Sheng Yang14394422008-04-28 12:24:45 +08008437 (exit_reason != EXIT_REASON_EXCEPTION_NMI &&
Jan Kiszka60637aa2008-09-26 09:30:47 +02008438 exit_reason != EXIT_REASON_EPT_VIOLATION &&
Cao, Leib244c9f2016-07-15 13:54:04 +00008439 exit_reason != EXIT_REASON_PML_FULL &&
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08008440 exit_reason != EXIT_REASON_TASK_SWITCH)) {
8441 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
8442 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_DELIVERY_EV;
8443 vcpu->run->internal.ndata = 2;
8444 vcpu->run->internal.data[0] = vectoring_info;
8445 vcpu->run->internal.data[1] = exit_reason;
8446 return 0;
8447 }
Jan Kiszka3b86cd92008-09-26 09:30:57 +02008448
Nadav Har'El644d7112011-05-25 23:12:35 +03008449 if (unlikely(!cpu_has_virtual_nmis() && vmx->soft_vnmi_blocked &&
8450 !(is_guest_mode(vcpu) && nested_cpu_has_virtual_nmis(
Nadav Har'Elf5c43682013-08-05 11:07:20 +03008451 get_vmcs12(vcpu))))) {
Gleb Natapovc4282df2009-04-21 17:45:07 +03008452 if (vmx_interrupt_allowed(vcpu)) {
Jan Kiszka3b86cd92008-09-26 09:30:57 +02008453 vmx->soft_vnmi_blocked = 0;
Jan Kiszka3b86cd92008-09-26 09:30:57 +02008454 } else if (vmx->vnmi_blocked_time > 1000000000LL &&
Jan Kiszka45312202008-12-11 16:54:54 +01008455 vcpu->arch.nmi_pending) {
Jan Kiszka3b86cd92008-09-26 09:30:57 +02008456 /*
8457 * This CPU don't support us in finding the end of an
8458 * NMI-blocked window if the guest runs with IRQs
8459 * disabled. So we pull the trigger after 1 s of
8460 * futile waiting, but inform the user about this.
8461 */
8462 printk(KERN_WARNING "%s: Breaking out of NMI-blocked "
8463 "state on VCPU %d after 1 s timeout\n",
8464 __func__, vcpu->vcpu_id);
8465 vmx->soft_vnmi_blocked = 0;
Jan Kiszka3b86cd92008-09-26 09:30:57 +02008466 }
Jan Kiszka3b86cd92008-09-26 09:30:57 +02008467 }
8468
Avi Kivity6aa8b732006-12-10 02:21:36 -08008469 if (exit_reason < kvm_vmx_max_exit_handlers
8470 && kvm_vmx_exit_handlers[exit_reason])
Avi Kivity851ba692009-08-24 11:10:17 +03008471 return kvm_vmx_exit_handlers[exit_reason](vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08008472 else {
Michael S. Tsirkin2bc19dc2014-09-18 16:21:16 +03008473 WARN_ONCE(1, "vmx: unexpected exit reason 0x%x\n", exit_reason);
8474 kvm_queue_exception(vcpu, UD_VECTOR);
8475 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08008476 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08008477}
8478
Gleb Natapov95ba8273132009-04-21 17:45:08 +03008479static void update_cr8_intercept(struct kvm_vcpu *vcpu, int tpr, int irr)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08008480{
Wanpeng Lia7c0b072014-08-21 19:46:50 +08008481 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
8482
8483 if (is_guest_mode(vcpu) &&
8484 nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW))
8485 return;
8486
Gleb Natapov95ba8273132009-04-21 17:45:08 +03008487 if (irr == -1 || tpr < irr) {
Yang, Sheng6e5d8652007-09-12 18:03:11 +08008488 vmcs_write32(TPR_THRESHOLD, 0);
8489 return;
8490 }
8491
Gleb Natapov95ba8273132009-04-21 17:45:08 +03008492 vmcs_write32(TPR_THRESHOLD, irr);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08008493}
8494
Yang Zhang8d146952013-01-25 10:18:50 +08008495static void vmx_set_virtual_x2apic_mode(struct kvm_vcpu *vcpu, bool set)
8496{
8497 u32 sec_exec_control;
8498
Radim Krčmářdccbfcf2016-08-08 20:16:23 +02008499 /* Postpone execution until vmcs01 is the current VMCS. */
8500 if (is_guest_mode(vcpu)) {
8501 to_vmx(vcpu)->nested.change_vmcs01_virtual_x2apic_mode = true;
8502 return;
8503 }
8504
Wanpeng Lif6e90f92016-09-22 07:43:25 +08008505 if (!cpu_has_vmx_virtualize_x2apic_mode())
Yang Zhang8d146952013-01-25 10:18:50 +08008506 return;
8507
Paolo Bonzini35754c92015-07-29 12:05:37 +02008508 if (!cpu_need_tpr_shadow(vcpu))
Yang Zhang8d146952013-01-25 10:18:50 +08008509 return;
8510
8511 sec_exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
8512
8513 if (set) {
8514 sec_exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
8515 sec_exec_control |= SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
8516 } else {
8517 sec_exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
8518 sec_exec_control |= SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
Jim Mattson8386ff52017-03-16 13:53:59 -07008519 vmx_flush_tlb_ept_only(vcpu);
Yang Zhang8d146952013-01-25 10:18:50 +08008520 }
8521 vmcs_write32(SECONDARY_VM_EXEC_CONTROL, sec_exec_control);
8522
8523 vmx_set_msr_bitmap(vcpu);
8524}
8525
Tang Chen38b99172014-09-24 15:57:54 +08008526static void vmx_set_apic_access_page_addr(struct kvm_vcpu *vcpu, hpa_t hpa)
8527{
8528 struct vcpu_vmx *vmx = to_vmx(vcpu);
8529
8530 /*
8531 * Currently we do not handle the nested case where L2 has an
8532 * APIC access page of its own; that page is still pinned.
8533 * Hence, we skip the case where the VCPU is in guest mode _and_
8534 * L1 prepared an APIC access page for L2.
8535 *
8536 * For the case where L1 and L2 share the same APIC access page
8537 * (flexpriority=Y but SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES clear
8538 * in the vmcs12), this function will only update either the vmcs01
8539 * or the vmcs02. If the former, the vmcs02 will be updated by
8540 * prepare_vmcs02. If the latter, the vmcs01 will be updated in
8541 * the next L2->L1 exit.
8542 */
8543 if (!is_guest_mode(vcpu) ||
David Matlack4f2777b2016-07-13 17:16:37 -07008544 !nested_cpu_has2(get_vmcs12(&vmx->vcpu),
Jim Mattson8386ff52017-03-16 13:53:59 -07008545 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES)) {
Tang Chen38b99172014-09-24 15:57:54 +08008546 vmcs_write64(APIC_ACCESS_ADDR, hpa);
Jim Mattson8386ff52017-03-16 13:53:59 -07008547 vmx_flush_tlb_ept_only(vcpu);
8548 }
Tang Chen38b99172014-09-24 15:57:54 +08008549}
8550
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02008551static void vmx_hwapic_isr_update(struct kvm_vcpu *vcpu, int max_isr)
Yang Zhangc7c9c562013-01-25 10:18:51 +08008552{
8553 u16 status;
8554 u8 old;
8555
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02008556 if (max_isr == -1)
8557 max_isr = 0;
Yang Zhangc7c9c562013-01-25 10:18:51 +08008558
8559 status = vmcs_read16(GUEST_INTR_STATUS);
8560 old = status >> 8;
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02008561 if (max_isr != old) {
Yang Zhangc7c9c562013-01-25 10:18:51 +08008562 status &= 0xff;
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02008563 status |= max_isr << 8;
Yang Zhangc7c9c562013-01-25 10:18:51 +08008564 vmcs_write16(GUEST_INTR_STATUS, status);
8565 }
8566}
8567
8568static void vmx_set_rvi(int vector)
8569{
8570 u16 status;
8571 u8 old;
8572
Wei Wang4114c272014-11-05 10:53:43 +08008573 if (vector == -1)
8574 vector = 0;
8575
Yang Zhangc7c9c562013-01-25 10:18:51 +08008576 status = vmcs_read16(GUEST_INTR_STATUS);
8577 old = (u8)status & 0xff;
8578 if ((u8)vector != old) {
8579 status &= ~0xff;
8580 status |= (u8)vector;
8581 vmcs_write16(GUEST_INTR_STATUS, status);
8582 }
8583}
8584
8585static void vmx_hwapic_irr_update(struct kvm_vcpu *vcpu, int max_irr)
8586{
Wanpeng Li963fee12014-07-17 19:03:00 +08008587 if (!is_guest_mode(vcpu)) {
8588 vmx_set_rvi(max_irr);
8589 return;
8590 }
8591
Wei Wang4114c272014-11-05 10:53:43 +08008592 if (max_irr == -1)
8593 return;
8594
Wanpeng Li963fee12014-07-17 19:03:00 +08008595 /*
Wei Wang4114c272014-11-05 10:53:43 +08008596 * In guest mode. If a vmexit is needed, vmx_check_nested_events
8597 * handles it.
8598 */
8599 if (nested_exit_on_intr(vcpu))
8600 return;
8601
8602 /*
8603 * Else, fall back to pre-APICv interrupt injection since L2
Wanpeng Li963fee12014-07-17 19:03:00 +08008604 * is run without virtual interrupt delivery.
8605 */
8606 if (!kvm_event_needs_reinjection(vcpu) &&
8607 vmx_interrupt_allowed(vcpu)) {
8608 kvm_queue_interrupt(vcpu, max_irr, false);
8609 vmx_inject_irq(vcpu);
8610 }
Yang Zhangc7c9c562013-01-25 10:18:51 +08008611}
8612
Andrey Smetanin63086302015-11-10 15:36:32 +03008613static void vmx_load_eoi_exitmap(struct kvm_vcpu *vcpu, u64 *eoi_exit_bitmap)
Yang Zhangc7c9c562013-01-25 10:18:51 +08008614{
Andrey Smetanind62caab2015-11-10 15:36:33 +03008615 if (!kvm_vcpu_apicv_active(vcpu))
Yang Zhang3d81bc72013-04-11 19:25:13 +08008616 return;
8617
Yang Zhangc7c9c562013-01-25 10:18:51 +08008618 vmcs_write64(EOI_EXIT_BITMAP0, eoi_exit_bitmap[0]);
8619 vmcs_write64(EOI_EXIT_BITMAP1, eoi_exit_bitmap[1]);
8620 vmcs_write64(EOI_EXIT_BITMAP2, eoi_exit_bitmap[2]);
8621 vmcs_write64(EOI_EXIT_BITMAP3, eoi_exit_bitmap[3]);
8622}
8623
Avi Kivity51aa01d2010-07-20 14:31:20 +03008624static void vmx_complete_atomic_exit(struct vcpu_vmx *vmx)
Avi Kivitycf393f72008-07-01 16:20:21 +03008625{
Avi Kivity00eba012011-03-07 17:24:54 +02008626 u32 exit_intr_info;
8627
8628 if (!(vmx->exit_reason == EXIT_REASON_MCE_DURING_VMENTRY
8629 || vmx->exit_reason == EXIT_REASON_EXCEPTION_NMI))
8630 return;
8631
Avi Kivityc5ca8e52011-03-07 17:37:37 +02008632 vmx->exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
Avi Kivity00eba012011-03-07 17:24:54 +02008633 exit_intr_info = vmx->exit_intr_info;
Andi Kleena0861c02009-06-08 17:37:09 +08008634
8635 /* Handle machine checks before interrupts are enabled */
Avi Kivity00eba012011-03-07 17:24:54 +02008636 if (is_machine_check(exit_intr_info))
Andi Kleena0861c02009-06-08 17:37:09 +08008637 kvm_machine_check();
8638
Gleb Natapov20f65982009-05-11 13:35:55 +03008639 /* We need to handle NMIs before interrupts are enabled */
Jim Mattson3f618a02016-12-12 11:01:37 -08008640 if (is_nmi(exit_intr_info)) {
Zhang, Yanminff9d07a2010-04-19 13:32:45 +08008641 kvm_before_handle_nmi(&vmx->vcpu);
Gleb Natapov20f65982009-05-11 13:35:55 +03008642 asm("int $2");
Zhang, Yanminff9d07a2010-04-19 13:32:45 +08008643 kvm_after_handle_nmi(&vmx->vcpu);
8644 }
Avi Kivity51aa01d2010-07-20 14:31:20 +03008645}
Gleb Natapov20f65982009-05-11 13:35:55 +03008646
Yang Zhanga547c6d2013-04-11 19:25:10 +08008647static void vmx_handle_external_intr(struct kvm_vcpu *vcpu)
8648{
8649 u32 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
Chris J Arges3f62de52016-01-22 15:44:38 -06008650 register void *__sp asm(_ASM_SP);
Yang Zhanga547c6d2013-04-11 19:25:10 +08008651
8652 /*
8653 * If external interrupt exists, IF bit is set in rflags/eflags on the
8654 * interrupt stack frame, and interrupt will be enabled on a return
8655 * from interrupt handler.
8656 */
8657 if ((exit_intr_info & (INTR_INFO_VALID_MASK | INTR_INFO_INTR_TYPE_MASK))
8658 == (INTR_INFO_VALID_MASK | INTR_TYPE_EXT_INTR)) {
8659 unsigned int vector;
8660 unsigned long entry;
8661 gate_desc *desc;
8662 struct vcpu_vmx *vmx = to_vmx(vcpu);
8663#ifdef CONFIG_X86_64
8664 unsigned long tmp;
8665#endif
8666
8667 vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
8668 desc = (gate_desc *)vmx->host_idt_base + vector;
8669 entry = gate_offset(*desc);
8670 asm volatile(
8671#ifdef CONFIG_X86_64
8672 "mov %%" _ASM_SP ", %[sp]\n\t"
8673 "and $0xfffffffffffffff0, %%" _ASM_SP "\n\t"
8674 "push $%c[ss]\n\t"
8675 "push %[sp]\n\t"
8676#endif
8677 "pushf\n\t"
Yang Zhanga547c6d2013-04-11 19:25:10 +08008678 __ASM_SIZE(push) " $%c[cs]\n\t"
8679 "call *%[entry]\n\t"
8680 :
8681#ifdef CONFIG_X86_64
Chris J Arges3f62de52016-01-22 15:44:38 -06008682 [sp]"=&r"(tmp),
Yang Zhanga547c6d2013-04-11 19:25:10 +08008683#endif
Chris J Arges3f62de52016-01-22 15:44:38 -06008684 "+r"(__sp)
Yang Zhanga547c6d2013-04-11 19:25:10 +08008685 :
8686 [entry]"r"(entry),
8687 [ss]"i"(__KERNEL_DS),
8688 [cs]"i"(__KERNEL_CS)
8689 );
Paolo Bonzinif2485b32016-06-15 15:23:11 +02008690 }
Yang Zhanga547c6d2013-04-11 19:25:10 +08008691}
8692
Paolo Bonzini6d396b52015-04-01 14:25:33 +02008693static bool vmx_has_high_real_mode_segbase(void)
8694{
8695 return enable_unrestricted_guest || emulate_invalid_guest_state;
8696}
8697
Liu, Jinsongda8999d2014-02-24 10:55:46 +00008698static bool vmx_mpx_supported(void)
8699{
8700 return (vmcs_config.vmexit_ctrl & VM_EXIT_CLEAR_BNDCFGS) &&
8701 (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_BNDCFGS);
8702}
8703
Wanpeng Li55412b22014-12-02 19:21:30 +08008704static bool vmx_xsaves_supported(void)
8705{
8706 return vmcs_config.cpu_based_2nd_exec_ctrl &
8707 SECONDARY_EXEC_XSAVES;
8708}
8709
Avi Kivity51aa01d2010-07-20 14:31:20 +03008710static void vmx_recover_nmi_blocking(struct vcpu_vmx *vmx)
8711{
Avi Kivityc5ca8e52011-03-07 17:37:37 +02008712 u32 exit_intr_info;
Avi Kivity51aa01d2010-07-20 14:31:20 +03008713 bool unblock_nmi;
8714 u8 vector;
8715 bool idtv_info_valid;
8716
8717 idtv_info_valid = vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Gleb Natapov20f65982009-05-11 13:35:55 +03008718
Avi Kivitycf393f72008-07-01 16:20:21 +03008719 if (cpu_has_virtual_nmis()) {
Avi Kivity9d58b932011-03-07 16:52:07 +02008720 if (vmx->nmi_known_unmasked)
8721 return;
Avi Kivityc5ca8e52011-03-07 17:37:37 +02008722 /*
8723 * Can't use vmx->exit_intr_info since we're not sure what
8724 * the exit reason is.
8725 */
8726 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
Avi Kivitycf393f72008-07-01 16:20:21 +03008727 unblock_nmi = (exit_intr_info & INTR_INFO_UNBLOCK_NMI) != 0;
8728 vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
8729 /*
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03008730 * SDM 3: 27.7.1.2 (September 2008)
Avi Kivitycf393f72008-07-01 16:20:21 +03008731 * Re-set bit "block by NMI" before VM entry if vmexit caused by
8732 * a guest IRET fault.
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03008733 * SDM 3: 23.2.2 (September 2008)
8734 * Bit 12 is undefined in any of the following cases:
8735 * If the VM exit sets the valid bit in the IDT-vectoring
8736 * information field.
8737 * If the VM exit is due to a double fault.
Avi Kivitycf393f72008-07-01 16:20:21 +03008738 */
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03008739 if ((exit_intr_info & INTR_INFO_VALID_MASK) && unblock_nmi &&
8740 vector != DF_VECTOR && !idtv_info_valid)
Avi Kivitycf393f72008-07-01 16:20:21 +03008741 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
8742 GUEST_INTR_STATE_NMI);
Avi Kivity9d58b932011-03-07 16:52:07 +02008743 else
8744 vmx->nmi_known_unmasked =
8745 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO)
8746 & GUEST_INTR_STATE_NMI);
Jan Kiszka3b86cd92008-09-26 09:30:57 +02008747 } else if (unlikely(vmx->soft_vnmi_blocked))
8748 vmx->vnmi_blocked_time +=
8749 ktime_to_ns(ktime_sub(ktime_get(), vmx->entry_time));
Avi Kivity51aa01d2010-07-20 14:31:20 +03008750}
8751
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008752static void __vmx_complete_interrupts(struct kvm_vcpu *vcpu,
Avi Kivity83422e12010-07-20 14:43:23 +03008753 u32 idt_vectoring_info,
8754 int instr_len_field,
8755 int error_code_field)
Avi Kivity51aa01d2010-07-20 14:31:20 +03008756{
Avi Kivity51aa01d2010-07-20 14:31:20 +03008757 u8 vector;
8758 int type;
8759 bool idtv_info_valid;
8760
8761 idtv_info_valid = idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Avi Kivity668f6122008-07-02 09:28:55 +03008762
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008763 vcpu->arch.nmi_injected = false;
8764 kvm_clear_exception_queue(vcpu);
8765 kvm_clear_interrupt_queue(vcpu);
Gleb Natapov37b96e92009-03-30 16:03:13 +03008766
8767 if (!idtv_info_valid)
8768 return;
8769
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008770 kvm_make_request(KVM_REQ_EVENT, vcpu);
Avi Kivity3842d132010-07-27 12:30:24 +03008771
Avi Kivity668f6122008-07-02 09:28:55 +03008772 vector = idt_vectoring_info & VECTORING_INFO_VECTOR_MASK;
8773 type = idt_vectoring_info & VECTORING_INFO_TYPE_MASK;
Gleb Natapov37b96e92009-03-30 16:03:13 +03008774
Gleb Natapov64a7ec02009-03-30 16:03:29 +03008775 switch (type) {
Gleb Natapov37b96e92009-03-30 16:03:13 +03008776 case INTR_TYPE_NMI_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008777 vcpu->arch.nmi_injected = true;
Avi Kivity668f6122008-07-02 09:28:55 +03008778 /*
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03008779 * SDM 3: 27.7.1.2 (September 2008)
Gleb Natapov37b96e92009-03-30 16:03:13 +03008780 * Clear bit "block by NMI" before VM entry if a NMI
8781 * delivery faulted.
Avi Kivity668f6122008-07-02 09:28:55 +03008782 */
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008783 vmx_set_nmi_mask(vcpu, false);
Gleb Natapov37b96e92009-03-30 16:03:13 +03008784 break;
Gleb Natapov37b96e92009-03-30 16:03:13 +03008785 case INTR_TYPE_SOFT_EXCEPTION:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008786 vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03008787 /* fall through */
8788 case INTR_TYPE_HARD_EXCEPTION:
Avi Kivity35920a32008-07-03 14:50:12 +03008789 if (idt_vectoring_info & VECTORING_INFO_DELIVER_CODE_MASK) {
Avi Kivity83422e12010-07-20 14:43:23 +03008790 u32 err = vmcs_read32(error_code_field);
Gleb Natapov851eb6672013-09-25 12:51:34 +03008791 kvm_requeue_exception_e(vcpu, vector, err);
Avi Kivity35920a32008-07-03 14:50:12 +03008792 } else
Gleb Natapov851eb6672013-09-25 12:51:34 +03008793 kvm_requeue_exception(vcpu, vector);
Gleb Natapov37b96e92009-03-30 16:03:13 +03008794 break;
Gleb Natapov66fd3f72009-05-11 13:35:50 +03008795 case INTR_TYPE_SOFT_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008796 vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03008797 /* fall through */
Gleb Natapov37b96e92009-03-30 16:03:13 +03008798 case INTR_TYPE_EXT_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008799 kvm_queue_interrupt(vcpu, vector, type == INTR_TYPE_SOFT_INTR);
Gleb Natapov37b96e92009-03-30 16:03:13 +03008800 break;
8801 default:
8802 break;
Avi Kivityf7d92382008-07-03 16:14:28 +03008803 }
Avi Kivitycf393f72008-07-01 16:20:21 +03008804}
8805
Avi Kivity83422e12010-07-20 14:43:23 +03008806static void vmx_complete_interrupts(struct vcpu_vmx *vmx)
8807{
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008808 __vmx_complete_interrupts(&vmx->vcpu, vmx->idt_vectoring_info,
Avi Kivity83422e12010-07-20 14:43:23 +03008809 VM_EXIT_INSTRUCTION_LEN,
8810 IDT_VECTORING_ERROR_CODE);
8811}
8812
Avi Kivityb463a6f2010-07-20 15:06:17 +03008813static void vmx_cancel_injection(struct kvm_vcpu *vcpu)
8814{
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008815 __vmx_complete_interrupts(vcpu,
Avi Kivityb463a6f2010-07-20 15:06:17 +03008816 vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
8817 VM_ENTRY_INSTRUCTION_LEN,
8818 VM_ENTRY_EXCEPTION_ERROR_CODE);
8819
8820 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0);
8821}
8822
Gleb Natapovd7cd9792011-10-05 14:01:23 +02008823static void atomic_switch_perf_msrs(struct vcpu_vmx *vmx)
8824{
8825 int i, nr_msrs;
8826 struct perf_guest_switch_msr *msrs;
8827
8828 msrs = perf_guest_get_msrs(&nr_msrs);
8829
8830 if (!msrs)
8831 return;
8832
8833 for (i = 0; i < nr_msrs; i++)
8834 if (msrs[i].host == msrs[i].guest)
8835 clear_atomic_switch_msr(vmx, msrs[i].msr);
8836 else
8837 add_atomic_switch_msr(vmx, msrs[i].msr, msrs[i].guest,
8838 msrs[i].host);
8839}
8840
Yunhong Jiang64672c92016-06-13 14:19:59 -07008841void vmx_arm_hv_timer(struct kvm_vcpu *vcpu)
8842{
8843 struct vcpu_vmx *vmx = to_vmx(vcpu);
8844 u64 tscl;
8845 u32 delta_tsc;
8846
8847 if (vmx->hv_deadline_tsc == -1)
8848 return;
8849
8850 tscl = rdtsc();
8851 if (vmx->hv_deadline_tsc > tscl)
8852 /* sure to be 32 bit only because checked on set_hv_timer */
8853 delta_tsc = (u32)((vmx->hv_deadline_tsc - tscl) >>
8854 cpu_preemption_timer_multi);
8855 else
8856 delta_tsc = 0;
8857
8858 vmcs_write32(VMX_PREEMPTION_TIMER_VALUE, delta_tsc);
8859}
8860
Lai Jiangshana3b5ba42011-02-11 14:29:40 +08008861static void __noclone vmx_vcpu_run(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08008862{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04008863 struct vcpu_vmx *vmx = to_vmx(vcpu);
Andy Lutomirskid974baa2014-10-08 09:02:13 -07008864 unsigned long debugctlmsr, cr4;
Avi Kivity104f2262010-11-18 13:12:52 +02008865
8866 /* Record the guest's net vcpu time for enforced NMI injections. */
8867 if (unlikely(!cpu_has_virtual_nmis() && vmx->soft_vnmi_blocked))
8868 vmx->entry_time = ktime_get();
8869
8870 /* Don't enter VMX if guest state is invalid, let the exit handler
8871 start emulation until we arrive back to a valid state */
Gleb Natapov14168782013-01-21 15:36:49 +02008872 if (vmx->emulation_required)
Avi Kivity104f2262010-11-18 13:12:52 +02008873 return;
8874
Radim Krčmářa7653ec2014-08-21 18:08:07 +02008875 if (vmx->ple_window_dirty) {
8876 vmx->ple_window_dirty = false;
8877 vmcs_write32(PLE_WINDOW, vmx->ple_window);
8878 }
8879
Abel Gordon012f83c2013-04-18 14:39:25 +03008880 if (vmx->nested.sync_shadow_vmcs) {
8881 copy_vmcs12_to_shadow(vmx);
8882 vmx->nested.sync_shadow_vmcs = false;
8883 }
8884
Avi Kivity104f2262010-11-18 13:12:52 +02008885 if (test_bit(VCPU_REGS_RSP, (unsigned long *)&vcpu->arch.regs_dirty))
8886 vmcs_writel(GUEST_RSP, vcpu->arch.regs[VCPU_REGS_RSP]);
8887 if (test_bit(VCPU_REGS_RIP, (unsigned long *)&vcpu->arch.regs_dirty))
8888 vmcs_writel(GUEST_RIP, vcpu->arch.regs[VCPU_REGS_RIP]);
8889
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07008890 cr4 = cr4_read_shadow();
Andy Lutomirskid974baa2014-10-08 09:02:13 -07008891 if (unlikely(cr4 != vmx->host_state.vmcs_host_cr4)) {
8892 vmcs_writel(HOST_CR4, cr4);
8893 vmx->host_state.vmcs_host_cr4 = cr4;
8894 }
8895
Avi Kivity104f2262010-11-18 13:12:52 +02008896 /* When single-stepping over STI and MOV SS, we must clear the
8897 * corresponding interruptibility bits in the guest state. Otherwise
8898 * vmentry fails as it then expects bit 14 (BS) in pending debug
8899 * exceptions being set, but that's not correct for the guest debugging
8900 * case. */
8901 if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
8902 vmx_set_interrupt_shadow(vcpu, 0);
8903
Xiao Guangrong1be0e612016-03-22 16:51:18 +08008904 if (vmx->guest_pkru_valid)
8905 __write_pkru(vmx->guest_pkru);
8906
Gleb Natapovd7cd9792011-10-05 14:01:23 +02008907 atomic_switch_perf_msrs(vmx);
Gleb Natapov2a7921b2012-08-12 16:12:29 +03008908 debugctlmsr = get_debugctlmsr();
Gleb Natapovd7cd9792011-10-05 14:01:23 +02008909
Yunhong Jiang64672c92016-06-13 14:19:59 -07008910 vmx_arm_hv_timer(vcpu);
8911
Nadav Har'Eld462b812011-05-24 15:26:10 +03008912 vmx->__launched = vmx->loaded_vmcs->launched;
Avi Kivity104f2262010-11-18 13:12:52 +02008913 asm(
Avi Kivity6aa8b732006-12-10 02:21:36 -08008914 /* Store host registers */
Avi Kivityb188c81f2012-09-16 15:10:58 +03008915 "push %%" _ASM_DX "; push %%" _ASM_BP ";"
8916 "push %%" _ASM_CX " \n\t" /* placeholder for guest rcx */
8917 "push %%" _ASM_CX " \n\t"
8918 "cmp %%" _ASM_SP ", %c[host_rsp](%0) \n\t"
Avi Kivity313dbd42008-07-17 18:04:30 +03008919 "je 1f \n\t"
Avi Kivityb188c81f2012-09-16 15:10:58 +03008920 "mov %%" _ASM_SP ", %c[host_rsp](%0) \n\t"
Avi Kivity4ecac3f2008-05-13 13:23:38 +03008921 __ex(ASM_VMX_VMWRITE_RSP_RDX) "\n\t"
Avi Kivity313dbd42008-07-17 18:04:30 +03008922 "1: \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +03008923 /* Reload cr2 if changed */
Avi Kivityb188c81f2012-09-16 15:10:58 +03008924 "mov %c[cr2](%0), %%" _ASM_AX " \n\t"
8925 "mov %%cr2, %%" _ASM_DX " \n\t"
8926 "cmp %%" _ASM_AX ", %%" _ASM_DX " \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +03008927 "je 2f \n\t"
Avi Kivityb188c81f2012-09-16 15:10:58 +03008928 "mov %%" _ASM_AX", %%cr2 \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +03008929 "2: \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08008930 /* Check if vmlaunch of vmresume is needed */
Avi Kivitye08aa782007-11-15 18:06:18 +02008931 "cmpl $0, %c[launched](%0) \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08008932 /* Load guest registers. Don't clobber flags. */
Avi Kivityb188c81f2012-09-16 15:10:58 +03008933 "mov %c[rax](%0), %%" _ASM_AX " \n\t"
8934 "mov %c[rbx](%0), %%" _ASM_BX " \n\t"
8935 "mov %c[rdx](%0), %%" _ASM_DX " \n\t"
8936 "mov %c[rsi](%0), %%" _ASM_SI " \n\t"
8937 "mov %c[rdi](%0), %%" _ASM_DI " \n\t"
8938 "mov %c[rbp](%0), %%" _ASM_BP " \n\t"
Avi Kivity05b3e0c2006-12-13 00:33:45 -08008939#ifdef CONFIG_X86_64
Avi Kivitye08aa782007-11-15 18:06:18 +02008940 "mov %c[r8](%0), %%r8 \n\t"
8941 "mov %c[r9](%0), %%r9 \n\t"
8942 "mov %c[r10](%0), %%r10 \n\t"
8943 "mov %c[r11](%0), %%r11 \n\t"
8944 "mov %c[r12](%0), %%r12 \n\t"
8945 "mov %c[r13](%0), %%r13 \n\t"
8946 "mov %c[r14](%0), %%r14 \n\t"
8947 "mov %c[r15](%0), %%r15 \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08008948#endif
Avi Kivityb188c81f2012-09-16 15:10:58 +03008949 "mov %c[rcx](%0), %%" _ASM_CX " \n\t" /* kills %0 (ecx) */
Avi Kivityc8019492008-07-14 14:44:59 +03008950
Avi Kivity6aa8b732006-12-10 02:21:36 -08008951 /* Enter guest mode */
Avi Kivity83287ea422012-09-16 15:10:57 +03008952 "jne 1f \n\t"
Avi Kivity4ecac3f2008-05-13 13:23:38 +03008953 __ex(ASM_VMX_VMLAUNCH) "\n\t"
Avi Kivity83287ea422012-09-16 15:10:57 +03008954 "jmp 2f \n\t"
8955 "1: " __ex(ASM_VMX_VMRESUME) "\n\t"
8956 "2: "
Avi Kivity6aa8b732006-12-10 02:21:36 -08008957 /* Save guest registers, load host registers, keep flags */
Avi Kivityb188c81f2012-09-16 15:10:58 +03008958 "mov %0, %c[wordsize](%%" _ASM_SP ") \n\t"
Avi Kivity40712fa2011-01-06 18:09:12 +02008959 "pop %0 \n\t"
Jim Mattson491c0ca2018-01-03 14:31:38 -08008960 "setbe %c[fail](%0)\n\t"
Avi Kivityb188c81f2012-09-16 15:10:58 +03008961 "mov %%" _ASM_AX ", %c[rax](%0) \n\t"
8962 "mov %%" _ASM_BX ", %c[rbx](%0) \n\t"
8963 __ASM_SIZE(pop) " %c[rcx](%0) \n\t"
8964 "mov %%" _ASM_DX ", %c[rdx](%0) \n\t"
8965 "mov %%" _ASM_SI ", %c[rsi](%0) \n\t"
8966 "mov %%" _ASM_DI ", %c[rdi](%0) \n\t"
8967 "mov %%" _ASM_BP ", %c[rbp](%0) \n\t"
Avi Kivity05b3e0c2006-12-13 00:33:45 -08008968#ifdef CONFIG_X86_64
Avi Kivitye08aa782007-11-15 18:06:18 +02008969 "mov %%r8, %c[r8](%0) \n\t"
8970 "mov %%r9, %c[r9](%0) \n\t"
8971 "mov %%r10, %c[r10](%0) \n\t"
8972 "mov %%r11, %c[r11](%0) \n\t"
8973 "mov %%r12, %c[r12](%0) \n\t"
8974 "mov %%r13, %c[r13](%0) \n\t"
8975 "mov %%r14, %c[r14](%0) \n\t"
8976 "mov %%r15, %c[r15](%0) \n\t"
Jim Mattson491c0ca2018-01-03 14:31:38 -08008977 "xor %%r8d, %%r8d \n\t"
8978 "xor %%r9d, %%r9d \n\t"
8979 "xor %%r10d, %%r10d \n\t"
8980 "xor %%r11d, %%r11d \n\t"
8981 "xor %%r12d, %%r12d \n\t"
8982 "xor %%r13d, %%r13d \n\t"
8983 "xor %%r14d, %%r14d \n\t"
8984 "xor %%r15d, %%r15d \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08008985#endif
Avi Kivityb188c81f2012-09-16 15:10:58 +03008986 "mov %%cr2, %%" _ASM_AX " \n\t"
8987 "mov %%" _ASM_AX ", %c[cr2](%0) \n\t"
Avi Kivityc8019492008-07-14 14:44:59 +03008988
Jim Mattson491c0ca2018-01-03 14:31:38 -08008989 "xor %%eax, %%eax \n\t"
8990 "xor %%ebx, %%ebx \n\t"
8991 "xor %%esi, %%esi \n\t"
8992 "xor %%edi, %%edi \n\t"
Avi Kivityb188c81f2012-09-16 15:10:58 +03008993 "pop %%" _ASM_BP "; pop %%" _ASM_DX " \n\t"
Avi Kivity83287ea422012-09-16 15:10:57 +03008994 ".pushsection .rodata \n\t"
8995 ".global vmx_return \n\t"
8996 "vmx_return: " _ASM_PTR " 2b \n\t"
8997 ".popsection"
Avi Kivitye08aa782007-11-15 18:06:18 +02008998 : : "c"(vmx), "d"((unsigned long)HOST_RSP),
Nadav Har'Eld462b812011-05-24 15:26:10 +03008999 [launched]"i"(offsetof(struct vcpu_vmx, __launched)),
Avi Kivitye08aa782007-11-15 18:06:18 +02009000 [fail]"i"(offsetof(struct vcpu_vmx, fail)),
Avi Kivity313dbd42008-07-17 18:04:30 +03009001 [host_rsp]"i"(offsetof(struct vcpu_vmx, host_rsp)),
Zhang Xiantaoad312c72007-12-13 23:50:52 +08009002 [rax]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RAX])),
9003 [rbx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBX])),
9004 [rcx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RCX])),
9005 [rdx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDX])),
9006 [rsi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RSI])),
9007 [rdi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDI])),
9008 [rbp]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBP])),
Avi Kivity05b3e0c2006-12-13 00:33:45 -08009009#ifdef CONFIG_X86_64
Zhang Xiantaoad312c72007-12-13 23:50:52 +08009010 [r8]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R8])),
9011 [r9]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R9])),
9012 [r10]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R10])),
9013 [r11]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R11])),
9014 [r12]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R12])),
9015 [r13]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R13])),
9016 [r14]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R14])),
9017 [r15]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R15])),
Avi Kivity6aa8b732006-12-10 02:21:36 -08009018#endif
Avi Kivity40712fa2011-01-06 18:09:12 +02009019 [cr2]"i"(offsetof(struct vcpu_vmx, vcpu.arch.cr2)),
9020 [wordsize]"i"(sizeof(ulong))
Laurent Vivierc2036302007-10-25 14:18:52 +02009021 : "cc", "memory"
9022#ifdef CONFIG_X86_64
Avi Kivityb188c81f2012-09-16 15:10:58 +03009023 , "rax", "rbx", "rdi", "rsi"
Laurent Vivierc2036302007-10-25 14:18:52 +02009024 , "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15"
Avi Kivityb188c81f2012-09-16 15:10:58 +03009025#else
9026 , "eax", "ebx", "edi", "esi"
Laurent Vivierc2036302007-10-25 14:18:52 +02009027#endif
9028 );
Avi Kivity6aa8b732006-12-10 02:21:36 -08009029
David Woodhousec1ddd992018-01-12 11:11:27 +00009030 /* Eliminate branch target predictions from guest mode */
9031 vmexit_fill_RSB();
9032
Gleb Natapov2a7921b2012-08-12 16:12:29 +03009033 /* MSR_IA32_DEBUGCTLMSR is zeroed on vmexit. Restore it if needed */
9034 if (debugctlmsr)
9035 update_debugctlmsr(debugctlmsr);
9036
Avi Kivityaa67f602012-08-01 16:48:03 +03009037#ifndef CONFIG_X86_64
9038 /*
9039 * The sysexit path does not restore ds/es, so we must set them to
9040 * a reasonable value ourselves.
9041 *
9042 * We can't defer this to vmx_load_host_state() since that function
9043 * may be executed in interrupt context, which saves and restore segments
9044 * around it, nullifying its effect.
9045 */
9046 loadsegment(ds, __USER_DS);
9047 loadsegment(es, __USER_DS);
9048#endif
9049
Avi Kivity6de4f3a2009-05-31 22:58:47 +03009050 vcpu->arch.regs_avail = ~((1 << VCPU_REGS_RIP) | (1 << VCPU_REGS_RSP)
Avi Kivity6de12732011-03-07 12:51:22 +02009051 | (1 << VCPU_EXREG_RFLAGS)
Avi Kivityaff48ba2010-12-05 18:56:11 +02009052 | (1 << VCPU_EXREG_PDPTR)
Avi Kivity2fb92db2011-04-27 19:42:18 +03009053 | (1 << VCPU_EXREG_SEGMENTS)
Avi Kivityaff48ba2010-12-05 18:56:11 +02009054 | (1 << VCPU_EXREG_CR3));
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03009055 vcpu->arch.regs_dirty = 0;
9056
Avi Kivity1155f762007-11-22 11:30:47 +02009057 vmx->idt_vectoring_info = vmcs_read32(IDT_VECTORING_INFO_FIELD);
9058
Nadav Har'Eld462b812011-05-24 15:26:10 +03009059 vmx->loaded_vmcs->launched = 1;
Avi Kivity1b6269d2007-10-09 12:12:19 +02009060
Avi Kivity51aa01d2010-07-20 14:31:20 +03009061 vmx->exit_reason = vmcs_read32(VM_EXIT_REASON);
Avi Kivity51aa01d2010-07-20 14:31:20 +03009062
Gleb Natapove0b890d2013-09-25 12:51:33 +03009063 /*
Xiao Guangrong1be0e612016-03-22 16:51:18 +08009064 * eager fpu is enabled if PKEY is supported and CR4 is switched
9065 * back on host, so it is safe to read guest PKRU from current
9066 * XSAVE.
9067 */
9068 if (boot_cpu_has(X86_FEATURE_OSPKE)) {
9069 vmx->guest_pkru = __read_pkru();
9070 if (vmx->guest_pkru != vmx->host_pkru) {
9071 vmx->guest_pkru_valid = true;
9072 __write_pkru(vmx->host_pkru);
9073 } else
9074 vmx->guest_pkru_valid = false;
9075 }
9076
9077 /*
Gleb Natapove0b890d2013-09-25 12:51:33 +03009078 * the KVM_REQ_EVENT optimization bit is only on for one entry, and if
9079 * we did not inject a still-pending event to L1 now because of
9080 * nested_run_pending, we need to re-enable this bit.
9081 */
9082 if (vmx->nested.nested_run_pending)
9083 kvm_make_request(KVM_REQ_EVENT, vcpu);
9084
9085 vmx->nested.nested_run_pending = 0;
9086
Avi Kivity51aa01d2010-07-20 14:31:20 +03009087 vmx_complete_atomic_exit(vmx);
9088 vmx_recover_nmi_blocking(vmx);
Avi Kivitycf393f72008-07-01 16:20:21 +03009089 vmx_complete_interrupts(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08009090}
9091
Paolo Bonzini4fa77342014-07-17 12:25:16 +02009092static void vmx_load_vmcs01(struct kvm_vcpu *vcpu)
9093{
9094 struct vcpu_vmx *vmx = to_vmx(vcpu);
9095 int cpu;
9096
9097 if (vmx->loaded_vmcs == &vmx->vmcs01)
9098 return;
9099
9100 cpu = get_cpu();
9101 vmx->loaded_vmcs = &vmx->vmcs01;
9102 vmx_vcpu_put(vcpu);
9103 vmx_vcpu_load(vcpu, cpu);
9104 vcpu->cpu = cpu;
9105 put_cpu();
9106}
9107
Jim Mattson2f1fe812016-07-08 15:36:06 -07009108/*
9109 * Ensure that the current vmcs of the logical processor is the
9110 * vmcs01 of the vcpu before calling free_nested().
9111 */
9112static void vmx_free_vcpu_nested(struct kvm_vcpu *vcpu)
9113{
9114 struct vcpu_vmx *vmx = to_vmx(vcpu);
9115 int r;
9116
9117 r = vcpu_load(vcpu);
9118 BUG_ON(r);
9119 vmx_load_vmcs01(vcpu);
9120 free_nested(vmx);
9121 vcpu_put(vcpu);
9122}
9123
Avi Kivity6aa8b732006-12-10 02:21:36 -08009124static void vmx_free_vcpu(struct kvm_vcpu *vcpu)
9125{
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009126 struct vcpu_vmx *vmx = to_vmx(vcpu);
9127
Kai Huang843e4332015-01-28 10:54:28 +08009128 if (enable_pml)
Kai Huanga3eaa862015-11-04 13:46:05 +08009129 vmx_destroy_pml_buffer(vmx);
Wanpeng Li991e7a02015-09-16 17:30:05 +08009130 free_vpid(vmx->vpid);
Paolo Bonzini4fa77342014-07-17 12:25:16 +02009131 leave_guest_mode(vcpu);
Jim Mattson2f1fe812016-07-08 15:36:06 -07009132 vmx_free_vcpu_nested(vcpu);
Paolo Bonzini4fa77342014-07-17 12:25:16 +02009133 free_loaded_vmcs(vmx->loaded_vmcs);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009134 kfree(vmx->guest_msrs);
9135 kvm_vcpu_uninit(vcpu);
Rusty Russella4770342007-08-01 14:46:11 +10009136 kmem_cache_free(kvm_vcpu_cache, vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08009137}
9138
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009139static struct kvm_vcpu *vmx_create_vcpu(struct kvm *kvm, unsigned int id)
Avi Kivity6aa8b732006-12-10 02:21:36 -08009140{
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009141 int err;
Rusty Russellc16f8622007-07-30 21:12:19 +10009142 struct vcpu_vmx *vmx = kmem_cache_zalloc(kvm_vcpu_cache, GFP_KERNEL);
Avi Kivity15ad7142007-07-11 18:17:21 +03009143 int cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08009144
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04009145 if (!vmx)
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009146 return ERR_PTR(-ENOMEM);
9147
Wanpeng Li991e7a02015-09-16 17:30:05 +08009148 vmx->vpid = allocate_vpid();
Sheng Yang2384d2b2008-01-17 15:14:33 +08009149
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009150 err = kvm_vcpu_init(&vmx->vcpu, kvm, id);
9151 if (err)
9152 goto free_vcpu;
Ingo Molnar965b58a2007-01-05 16:36:23 -08009153
Peter Feiner4e595162016-07-07 14:49:58 -07009154 err = -ENOMEM;
9155
9156 /*
9157 * If PML is turned on, failure on enabling PML just results in failure
9158 * of creating the vcpu, therefore we can simplify PML logic (by
9159 * avoiding dealing with cases, such as enabling PML partially on vcpus
9160 * for the guest, etc.
9161 */
9162 if (enable_pml) {
9163 vmx->pml_pg = alloc_page(GFP_KERNEL | __GFP_ZERO);
9164 if (!vmx->pml_pg)
9165 goto uninit_vcpu;
9166 }
9167
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04009168 vmx->guest_msrs = kmalloc(PAGE_SIZE, GFP_KERNEL);
Paolo Bonzini03916db2014-07-24 14:21:57 +02009169 BUILD_BUG_ON(ARRAY_SIZE(vmx_msr_index) * sizeof(vmx->guest_msrs[0])
9170 > PAGE_SIZE);
Nadav Amit0123be42014-07-24 15:06:56 +03009171
Peter Feiner4e595162016-07-07 14:49:58 -07009172 if (!vmx->guest_msrs)
9173 goto free_pml;
Ingo Molnar965b58a2007-01-05 16:36:23 -08009174
Nadav Har'Eld462b812011-05-24 15:26:10 +03009175 vmx->loaded_vmcs = &vmx->vmcs01;
9176 vmx->loaded_vmcs->vmcs = alloc_vmcs();
Jim Mattson355f4fb2016-10-28 08:29:39 -07009177 vmx->loaded_vmcs->shadow_vmcs = NULL;
Nadav Har'Eld462b812011-05-24 15:26:10 +03009178 if (!vmx->loaded_vmcs->vmcs)
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009179 goto free_msrs;
Nadav Har'Eld462b812011-05-24 15:26:10 +03009180 if (!vmm_exclusive)
9181 kvm_cpu_vmxon(__pa(per_cpu(vmxarea, raw_smp_processor_id())));
9182 loaded_vmcs_init(vmx->loaded_vmcs);
9183 if (!vmm_exclusive)
9184 kvm_cpu_vmxoff();
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04009185
Avi Kivity15ad7142007-07-11 18:17:21 +03009186 cpu = get_cpu();
9187 vmx_vcpu_load(&vmx->vcpu, cpu);
Zachary Amsdene48672f2010-08-19 22:07:23 -10009188 vmx->vcpu.cpu = cpu;
Rusty Russell8b9cf982007-07-30 16:31:43 +10009189 err = vmx_vcpu_setup(vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009190 vmx_vcpu_put(&vmx->vcpu);
Avi Kivity15ad7142007-07-11 18:17:21 +03009191 put_cpu();
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009192 if (err)
9193 goto free_vmcs;
Paolo Bonzini35754c92015-07-29 12:05:37 +02009194 if (cpu_need_virtualize_apic_accesses(&vmx->vcpu)) {
Jan Kiszkabe6d05c2011-04-13 01:27:55 +02009195 err = alloc_apic_access_page(kvm);
9196 if (err)
Marcelo Tosatti5e4a0b32008-02-14 21:21:43 -02009197 goto free_vmcs;
Jan Kiszkaa63cb562013-04-08 11:07:46 +02009198 }
Ingo Molnar965b58a2007-01-05 16:36:23 -08009199
Sheng Yangb927a3c2009-07-21 10:42:48 +08009200 if (enable_ept) {
9201 if (!kvm->arch.ept_identity_map_addr)
9202 kvm->arch.ept_identity_map_addr =
9203 VMX_EPT_IDENTITY_PAGETABLE_ADDR;
Tang Chenf51770e2014-09-16 18:41:59 +08009204 err = init_rmode_identity_map(kvm);
9205 if (err)
Gleb Natapov93ea5382011-02-21 12:07:59 +02009206 goto free_vmcs;
Sheng Yangb927a3c2009-07-21 10:42:48 +08009207 }
Sheng Yangb7ebfb02008-04-25 21:44:52 +08009208
Wanpeng Li5c614b32015-10-13 09:18:36 -07009209 if (nested) {
Wincy Vanb9c237b2015-02-03 23:56:30 +08009210 nested_vmx_setup_ctls_msrs(vmx);
Wanpeng Li5c614b32015-10-13 09:18:36 -07009211 vmx->nested.vpid02 = allocate_vpid();
9212 }
Wincy Vanb9c237b2015-02-03 23:56:30 +08009213
Wincy Van705699a2015-02-03 23:58:17 +08009214 vmx->nested.posted_intr_nv = -1;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +03009215 vmx->nested.current_vmptr = -1ull;
9216 vmx->nested.current_vmcs12 = NULL;
9217
Haozhong Zhang37e4c992016-06-22 14:59:55 +08009218 vmx->msr_ia32_feature_control_valid_bits = FEATURE_CONTROL_LOCKED;
9219
Paolo Bonzini58d2fb12017-06-06 12:57:06 +02009220 /*
9221 * Enforce invariant: pi_desc.nv is always either POSTED_INTR_VECTOR
9222 * or POSTED_INTR_WAKEUP_VECTOR.
9223 */
9224 vmx->pi_desc.nv = POSTED_INTR_VECTOR;
9225 vmx->pi_desc.sn = 1;
9226
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009227 return &vmx->vcpu;
Ingo Molnar965b58a2007-01-05 16:36:23 -08009228
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009229free_vmcs:
Wanpeng Li5c614b32015-10-13 09:18:36 -07009230 free_vpid(vmx->nested.vpid02);
Xiao Guangrong5f3fbc32012-05-14 14:58:58 +08009231 free_loaded_vmcs(vmx->loaded_vmcs);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009232free_msrs:
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009233 kfree(vmx->guest_msrs);
Peter Feiner4e595162016-07-07 14:49:58 -07009234free_pml:
9235 vmx_destroy_pml_buffer(vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009236uninit_vcpu:
9237 kvm_vcpu_uninit(&vmx->vcpu);
9238free_vcpu:
Wanpeng Li991e7a02015-09-16 17:30:05 +08009239 free_vpid(vmx->vpid);
Rusty Russella4770342007-08-01 14:46:11 +10009240 kmem_cache_free(kvm_vcpu_cache, vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009241 return ERR_PTR(err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08009242}
9243
Yang, Sheng002c7f72007-07-31 14:23:01 +03009244static void __init vmx_check_processor_compat(void *rtn)
9245{
9246 struct vmcs_config vmcs_conf;
9247
9248 *(int *)rtn = 0;
9249 if (setup_vmcs_config(&vmcs_conf) < 0)
9250 *(int *)rtn = -EIO;
9251 if (memcmp(&vmcs_config, &vmcs_conf, sizeof(struct vmcs_config)) != 0) {
9252 printk(KERN_ERR "kvm: CPU %d feature inconsistency!\n",
9253 smp_processor_id());
9254 *(int *)rtn = -EIO;
9255 }
9256}
9257
Sheng Yang67253af2008-04-25 10:20:22 +08009258static int get_ept_level(void)
9259{
9260 return VMX_EPT_DEFAULT_GAW + 1;
9261}
9262
Sheng Yang4b12f0d2009-04-27 20:35:42 +08009263static u64 vmx_get_mt_mask(struct kvm_vcpu *vcpu, gfn_t gfn, bool is_mmio)
Sheng Yang64d4d522008-10-09 16:01:57 +08009264{
Xiao Guangrongb18d5432015-06-15 16:55:21 +08009265 u8 cache;
9266 u64 ipat = 0;
Sheng Yang4b12f0d2009-04-27 20:35:42 +08009267
Sheng Yang522c68c2009-04-27 20:35:43 +08009268 /* For VT-d and EPT combination
Paolo Bonzini606decd2015-10-01 13:12:47 +02009269 * 1. MMIO: always map as UC
Sheng Yang522c68c2009-04-27 20:35:43 +08009270 * 2. EPT with VT-d:
9271 * a. VT-d without snooping control feature: can't guarantee the
Paolo Bonzini606decd2015-10-01 13:12:47 +02009272 * result, try to trust guest.
Sheng Yang522c68c2009-04-27 20:35:43 +08009273 * b. VT-d with snooping control feature: snooping control feature of
9274 * VT-d engine can guarantee the cache correctness. Just set it
9275 * to WB to keep consistent with host. So the same as item 3.
Sheng Yanga19a6d12010-02-09 16:41:53 +08009276 * 3. EPT without VT-d: always map as WB and set IPAT=1 to keep
Sheng Yang522c68c2009-04-27 20:35:43 +08009277 * consistent with host MTRR
9278 */
Paolo Bonzini606decd2015-10-01 13:12:47 +02009279 if (is_mmio) {
9280 cache = MTRR_TYPE_UNCACHABLE;
9281 goto exit;
9282 }
9283
9284 if (!kvm_arch_has_noncoherent_dma(vcpu->kvm)) {
Xiao Guangrongb18d5432015-06-15 16:55:21 +08009285 ipat = VMX_EPT_IPAT_BIT;
9286 cache = MTRR_TYPE_WRBACK;
9287 goto exit;
9288 }
9289
9290 if (kvm_read_cr0(vcpu) & X86_CR0_CD) {
9291 ipat = VMX_EPT_IPAT_BIT;
Paolo Bonzini0da029e2015-07-23 08:24:42 +02009292 if (kvm_check_has_quirk(vcpu->kvm, KVM_X86_QUIRK_CD_NW_CLEARED))
Xiao Guangrongfb2799502015-07-16 03:25:56 +08009293 cache = MTRR_TYPE_WRBACK;
9294 else
9295 cache = MTRR_TYPE_UNCACHABLE;
Xiao Guangrongb18d5432015-06-15 16:55:21 +08009296 goto exit;
9297 }
9298
Xiao Guangrongff536042015-06-15 16:55:22 +08009299 cache = kvm_mtrr_get_guest_memory_type(vcpu, gfn);
Xiao Guangrongb18d5432015-06-15 16:55:21 +08009300
9301exit:
9302 return (cache << VMX_EPT_MT_EPTE_SHIFT) | ipat;
Sheng Yang64d4d522008-10-09 16:01:57 +08009303}
9304
Sheng Yang17cc3932010-01-05 19:02:27 +08009305static int vmx_get_lpage_level(void)
Joerg Roedel344f4142009-07-27 16:30:48 +02009306{
Sheng Yang878403b2010-01-05 19:02:29 +08009307 if (enable_ept && !cpu_has_vmx_ept_1g_page())
9308 return PT_DIRECTORY_LEVEL;
9309 else
9310 /* For shadow and EPT supported 1GB page */
9311 return PT_PDPE_LEVEL;
Joerg Roedel344f4142009-07-27 16:30:48 +02009312}
9313
Xiao Guangrongfeda8052015-09-09 14:05:55 +08009314static void vmcs_set_secondary_exec_control(u32 new_ctl)
9315{
9316 /*
9317 * These bits in the secondary execution controls field
9318 * are dynamic, the others are mostly based on the hypervisor
9319 * architecture and the guest's CPUID. Do not touch the
9320 * dynamic bits.
9321 */
9322 u32 mask =
9323 SECONDARY_EXEC_SHADOW_VMCS |
9324 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
9325 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
9326
9327 u32 cur_ctl = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
9328
9329 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
9330 (new_ctl & ~mask) | (cur_ctl & mask));
9331}
9332
Sheng Yang0e851882009-12-18 16:48:46 +08009333static void vmx_cpuid_update(struct kvm_vcpu *vcpu)
9334{
Sheng Yang4e47c7a2009-12-18 16:48:47 +08009335 struct kvm_cpuid_entry2 *best;
9336 struct vcpu_vmx *vmx = to_vmx(vcpu);
Xiao Guangrongfeda8052015-09-09 14:05:55 +08009337 u32 secondary_exec_ctl = vmx_secondary_exec_control(vmx);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08009338
Sheng Yang4e47c7a2009-12-18 16:48:47 +08009339 if (vmx_rdtscp_supported()) {
Xiao Guangrong1cea0ce2015-09-09 14:05:57 +08009340 bool rdtscp_enabled = guest_cpuid_has_rdtscp(vcpu);
9341 if (!rdtscp_enabled)
Xiao Guangrongfeda8052015-09-09 14:05:55 +08009342 secondary_exec_ctl &= ~SECONDARY_EXEC_RDTSCP;
Xiao Guangrongf36201e2015-09-09 14:05:53 +08009343
Paolo Bonzini8b972652015-09-15 17:34:42 +02009344 if (nested) {
Xiao Guangrong1cea0ce2015-09-09 14:05:57 +08009345 if (rdtscp_enabled)
Paolo Bonzini8b972652015-09-15 17:34:42 +02009346 vmx->nested.nested_vmx_secondary_ctls_high |=
9347 SECONDARY_EXEC_RDTSCP;
9348 else
9349 vmx->nested.nested_vmx_secondary_ctls_high &=
9350 ~SECONDARY_EXEC_RDTSCP;
9351 }
Sheng Yang4e47c7a2009-12-18 16:48:47 +08009352 }
Mao, Junjiead756a12012-07-02 01:18:48 +00009353
Mao, Junjiead756a12012-07-02 01:18:48 +00009354 /* Exposing INVPCID only when PCID is exposed */
9355 best = kvm_find_cpuid_entry(vcpu, 0x7, 0);
9356 if (vmx_invpcid_supported() &&
Xiao Guangrong29541bb2015-09-09 14:05:54 +08009357 (!best || !(best->ebx & bit(X86_FEATURE_INVPCID)) ||
9358 !guest_cpuid_has_pcid(vcpu))) {
Xiao Guangrongfeda8052015-09-09 14:05:55 +08009359 secondary_exec_ctl &= ~SECONDARY_EXEC_ENABLE_INVPCID;
Xiao Guangrong29541bb2015-09-09 14:05:54 +08009360
Mao, Junjiead756a12012-07-02 01:18:48 +00009361 if (best)
Ren, Yongjie4f977042012-09-07 07:36:59 +00009362 best->ebx &= ~bit(X86_FEATURE_INVPCID);
Mao, Junjiead756a12012-07-02 01:18:48 +00009363 }
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08009364
Huaitong Han45bdbcf2016-01-12 16:04:20 +08009365 if (cpu_has_secondary_exec_ctrls())
9366 vmcs_set_secondary_exec_control(secondary_exec_ctl);
Xiao Guangrongfeda8052015-09-09 14:05:55 +08009367
Haozhong Zhang37e4c992016-06-22 14:59:55 +08009368 if (nested_vmx_allowed(vcpu))
9369 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits |=
9370 FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
9371 else
9372 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits &=
9373 ~FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
Sheng Yang0e851882009-12-18 16:48:46 +08009374}
9375
Joerg Roedeld4330ef2010-04-22 12:33:11 +02009376static void vmx_set_supported_cpuid(u32 func, struct kvm_cpuid_entry2 *entry)
9377{
Nadav Har'El7b8050f2011-05-25 23:16:10 +03009378 if (func == 1 && nested)
9379 entry->ecx |= bit(X86_FEATURE_VMX);
Joerg Roedeld4330ef2010-04-22 12:33:11 +02009380}
9381
Yang Zhang25d92082013-08-06 12:00:32 +03009382static void nested_ept_inject_page_fault(struct kvm_vcpu *vcpu,
9383 struct x86_exception *fault)
9384{
Jan Kiszka533558b2014-01-04 18:47:20 +01009385 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
9386 u32 exit_reason;
Yang Zhang25d92082013-08-06 12:00:32 +03009387
9388 if (fault->error_code & PFERR_RSVD_MASK)
Jan Kiszka533558b2014-01-04 18:47:20 +01009389 exit_reason = EXIT_REASON_EPT_MISCONFIG;
Yang Zhang25d92082013-08-06 12:00:32 +03009390 else
Jan Kiszka533558b2014-01-04 18:47:20 +01009391 exit_reason = EXIT_REASON_EPT_VIOLATION;
9392 nested_vmx_vmexit(vcpu, exit_reason, 0, vcpu->arch.exit_qualification);
Yang Zhang25d92082013-08-06 12:00:32 +03009393 vmcs12->guest_physical_address = fault->address;
9394}
9395
Nadav Har'El155a97a2013-08-05 11:07:16 +03009396/* Callbacks for nested_ept_init_mmu_context: */
9397
9398static unsigned long nested_ept_get_cr3(struct kvm_vcpu *vcpu)
9399{
9400 /* return the page table to be shadowed - in our case, EPT12 */
9401 return get_vmcs12(vcpu)->ept_pointer;
9402}
9403
Paolo Bonzini8a3c1a332013-10-02 16:56:13 +02009404static void nested_ept_init_mmu_context(struct kvm_vcpu *vcpu)
Nadav Har'El155a97a2013-08-05 11:07:16 +03009405{
Paolo Bonziniad896af2013-10-02 16:56:14 +02009406 WARN_ON(mmu_is_nested(vcpu));
9407 kvm_init_shadow_ept_mmu(vcpu,
Wincy Vanb9c237b2015-02-03 23:56:30 +08009408 to_vmx(vcpu)->nested.nested_vmx_ept_caps &
9409 VMX_EPT_EXECUTE_ONLY_BIT);
Nadav Har'El155a97a2013-08-05 11:07:16 +03009410 vcpu->arch.mmu.set_cr3 = vmx_set_cr3;
9411 vcpu->arch.mmu.get_cr3 = nested_ept_get_cr3;
9412 vcpu->arch.mmu.inject_page_fault = nested_ept_inject_page_fault;
9413
9414 vcpu->arch.walk_mmu = &vcpu->arch.nested_mmu;
Nadav Har'El155a97a2013-08-05 11:07:16 +03009415}
9416
9417static void nested_ept_uninit_mmu_context(struct kvm_vcpu *vcpu)
9418{
9419 vcpu->arch.walk_mmu = &vcpu->arch.mmu;
9420}
9421
Eugene Korenevsky19d5f102014-12-16 22:35:53 +03009422static bool nested_vmx_is_page_fault_vmexit(struct vmcs12 *vmcs12,
9423 u16 error_code)
9424{
9425 bool inequality, bit;
9426
9427 bit = (vmcs12->exception_bitmap & (1u << PF_VECTOR)) != 0;
9428 inequality =
9429 (error_code & vmcs12->page_fault_error_code_mask) !=
9430 vmcs12->page_fault_error_code_match;
9431 return inequality ^ bit;
9432}
9433
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +03009434static void vmx_inject_page_fault_nested(struct kvm_vcpu *vcpu,
9435 struct x86_exception *fault)
9436{
9437 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
9438
9439 WARN_ON(!is_guest_mode(vcpu));
9440
Eugene Korenevsky19d5f102014-12-16 22:35:53 +03009441 if (nested_vmx_is_page_fault_vmexit(vmcs12, fault->error_code))
Jan Kiszka533558b2014-01-04 18:47:20 +01009442 nested_vmx_vmexit(vcpu, to_vmx(vcpu)->exit_reason,
9443 vmcs_read32(VM_EXIT_INTR_INFO),
9444 vmcs_readl(EXIT_QUALIFICATION));
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +03009445 else
9446 kvm_inject_page_fault(vcpu, fault);
9447}
9448
Wanpeng Lia2bcba52014-08-21 19:46:49 +08009449static bool nested_get_vmcs12_pages(struct kvm_vcpu *vcpu,
9450 struct vmcs12 *vmcs12)
9451{
9452 struct vcpu_vmx *vmx = to_vmx(vcpu);
Eugene Korenevsky90904222015-03-29 23:56:27 +03009453 int maxphyaddr = cpuid_maxphyaddr(vcpu);
Wanpeng Lia2bcba52014-08-21 19:46:49 +08009454
9455 if (nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES)) {
Eugene Korenevsky90904222015-03-29 23:56:27 +03009456 if (!PAGE_ALIGNED(vmcs12->apic_access_addr) ||
9457 vmcs12->apic_access_addr >> maxphyaddr)
Wanpeng Lia2bcba52014-08-21 19:46:49 +08009458 return false;
9459
9460 /*
9461 * Translate L1 physical address to host physical
9462 * address for vmcs02. Keep the page pinned, so this
9463 * physical address remains valid. We keep a reference
9464 * to it so we can release it later.
9465 */
9466 if (vmx->nested.apic_access_page) /* shouldn't happen */
9467 nested_release_page(vmx->nested.apic_access_page);
9468 vmx->nested.apic_access_page =
9469 nested_get_page(vcpu, vmcs12->apic_access_addr);
9470 }
Wanpeng Lia7c0b072014-08-21 19:46:50 +08009471
9472 if (nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW)) {
Eugene Korenevsky90904222015-03-29 23:56:27 +03009473 if (!PAGE_ALIGNED(vmcs12->virtual_apic_page_addr) ||
9474 vmcs12->virtual_apic_page_addr >> maxphyaddr)
Wanpeng Lia7c0b072014-08-21 19:46:50 +08009475 return false;
9476
9477 if (vmx->nested.virtual_apic_page) /* shouldn't happen */
9478 nested_release_page(vmx->nested.virtual_apic_page);
9479 vmx->nested.virtual_apic_page =
9480 nested_get_page(vcpu, vmcs12->virtual_apic_page_addr);
9481
9482 /*
9483 * Failing the vm entry is _not_ what the processor does
9484 * but it's basically the only possibility we have.
9485 * We could still enter the guest if CR8 load exits are
9486 * enabled, CR8 store exits are enabled, and virtualize APIC
9487 * access is disabled; in this case the processor would never
9488 * use the TPR shadow and we could simply clear the bit from
9489 * the execution control. But such a configuration is useless,
9490 * so let's keep the code simple.
9491 */
9492 if (!vmx->nested.virtual_apic_page)
9493 return false;
9494 }
9495
Wincy Van705699a2015-02-03 23:58:17 +08009496 if (nested_cpu_has_posted_intr(vmcs12)) {
Eugene Korenevsky90904222015-03-29 23:56:27 +03009497 if (!IS_ALIGNED(vmcs12->posted_intr_desc_addr, 64) ||
9498 vmcs12->posted_intr_desc_addr >> maxphyaddr)
Wincy Van705699a2015-02-03 23:58:17 +08009499 return false;
9500
9501 if (vmx->nested.pi_desc_page) { /* shouldn't happen */
9502 kunmap(vmx->nested.pi_desc_page);
9503 nested_release_page(vmx->nested.pi_desc_page);
9504 }
9505 vmx->nested.pi_desc_page =
9506 nested_get_page(vcpu, vmcs12->posted_intr_desc_addr);
9507 if (!vmx->nested.pi_desc_page)
9508 return false;
9509
9510 vmx->nested.pi_desc =
9511 (struct pi_desc *)kmap(vmx->nested.pi_desc_page);
9512 if (!vmx->nested.pi_desc) {
9513 nested_release_page_clean(vmx->nested.pi_desc_page);
9514 return false;
9515 }
9516 vmx->nested.pi_desc =
9517 (struct pi_desc *)((void *)vmx->nested.pi_desc +
9518 (unsigned long)(vmcs12->posted_intr_desc_addr &
9519 (PAGE_SIZE - 1)));
9520 }
9521
Wanpeng Lia2bcba52014-08-21 19:46:49 +08009522 return true;
9523}
9524
Jan Kiszkaf4124502014-03-07 20:03:13 +01009525static void vmx_start_preemption_timer(struct kvm_vcpu *vcpu)
9526{
9527 u64 preemption_timeout = get_vmcs12(vcpu)->vmx_preemption_timer_value;
9528 struct vcpu_vmx *vmx = to_vmx(vcpu);
9529
9530 if (vcpu->arch.virtual_tsc_khz == 0)
9531 return;
9532
9533 /* Make sure short timeouts reliably trigger an immediate vmexit.
9534 * hrtimer_start does not guarantee this. */
9535 if (preemption_timeout <= 1) {
9536 vmx_preemption_timer_fn(&vmx->nested.preemption_timer);
9537 return;
9538 }
9539
9540 preemption_timeout <<= VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE;
9541 preemption_timeout *= 1000000;
9542 do_div(preemption_timeout, vcpu->arch.virtual_tsc_khz);
9543 hrtimer_start(&vmx->nested.preemption_timer,
9544 ns_to_ktime(preemption_timeout), HRTIMER_MODE_REL);
9545}
9546
Wincy Van3af18d92015-02-03 23:49:31 +08009547static int nested_vmx_check_msr_bitmap_controls(struct kvm_vcpu *vcpu,
9548 struct vmcs12 *vmcs12)
9549{
9550 int maxphyaddr;
9551 u64 addr;
9552
9553 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_MSR_BITMAPS))
9554 return 0;
9555
9556 if (vmcs12_read_any(vcpu, MSR_BITMAP, &addr)) {
9557 WARN_ON(1);
9558 return -EINVAL;
9559 }
9560 maxphyaddr = cpuid_maxphyaddr(vcpu);
9561
9562 if (!PAGE_ALIGNED(vmcs12->msr_bitmap) ||
9563 ((addr + PAGE_SIZE) >> maxphyaddr))
9564 return -EINVAL;
9565
9566 return 0;
9567}
9568
9569/*
9570 * Merge L0's and L1's MSR bitmap, return false to indicate that
9571 * we do not use the hardware.
9572 */
9573static inline bool nested_vmx_merge_msr_bitmap(struct kvm_vcpu *vcpu,
9574 struct vmcs12 *vmcs12)
9575{
Wincy Van82f0dd42015-02-03 23:57:18 +08009576 int msr;
Wincy Vanf2b93282015-02-03 23:56:03 +08009577 struct page *page;
Radim Krčmářd048c092016-08-08 20:16:22 +02009578 unsigned long *msr_bitmap_l1;
9579 unsigned long *msr_bitmap_l0 = to_vmx(vcpu)->nested.msr_bitmap;
Wincy Vanf2b93282015-02-03 23:56:03 +08009580
Radim Krčmářd048c092016-08-08 20:16:22 +02009581 /* This shortcut is ok because we support only x2APIC MSRs so far. */
Wincy Vanf2b93282015-02-03 23:56:03 +08009582 if (!nested_cpu_has_virt_x2apic_mode(vmcs12))
9583 return false;
9584
9585 page = nested_get_page(vcpu, vmcs12->msr_bitmap);
Radim Krčmář215df1f2017-03-07 17:51:49 +01009586 if (!page)
Wincy Vanf2b93282015-02-03 23:56:03 +08009587 return false;
Radim Krčmářd048c092016-08-08 20:16:22 +02009588 msr_bitmap_l1 = (unsigned long *)kmap(page);
9589 if (!msr_bitmap_l1) {
Wincy Vanf2b93282015-02-03 23:56:03 +08009590 nested_release_page_clean(page);
9591 WARN_ON(1);
9592 return false;
9593 }
9594
Radim Krčmářd048c092016-08-08 20:16:22 +02009595 memset(msr_bitmap_l0, 0xff, PAGE_SIZE);
9596
Wincy Vanf2b93282015-02-03 23:56:03 +08009597 if (nested_cpu_has_virt_x2apic_mode(vmcs12)) {
Wincy Van82f0dd42015-02-03 23:57:18 +08009598 if (nested_cpu_has_apic_reg_virt(vmcs12))
9599 for (msr = 0x800; msr <= 0x8ff; msr++)
9600 nested_vmx_disable_intercept_for_msr(
Radim Krčmářd048c092016-08-08 20:16:22 +02009601 msr_bitmap_l1, msr_bitmap_l0,
Wincy Van82f0dd42015-02-03 23:57:18 +08009602 msr, MSR_TYPE_R);
Radim Krčmářd048c092016-08-08 20:16:22 +02009603
9604 nested_vmx_disable_intercept_for_msr(
9605 msr_bitmap_l1, msr_bitmap_l0,
Wincy Vanf2b93282015-02-03 23:56:03 +08009606 APIC_BASE_MSR + (APIC_TASKPRI >> 4),
9607 MSR_TYPE_R | MSR_TYPE_W);
Radim Krčmářd048c092016-08-08 20:16:22 +02009608
Wincy Van608406e2015-02-03 23:57:51 +08009609 if (nested_cpu_has_vid(vmcs12)) {
Wincy Van608406e2015-02-03 23:57:51 +08009610 nested_vmx_disable_intercept_for_msr(
Radim Krčmářd048c092016-08-08 20:16:22 +02009611 msr_bitmap_l1, msr_bitmap_l0,
Wincy Van608406e2015-02-03 23:57:51 +08009612 APIC_BASE_MSR + (APIC_EOI >> 4),
9613 MSR_TYPE_W);
9614 nested_vmx_disable_intercept_for_msr(
Radim Krčmářd048c092016-08-08 20:16:22 +02009615 msr_bitmap_l1, msr_bitmap_l0,
Wincy Van608406e2015-02-03 23:57:51 +08009616 APIC_BASE_MSR + (APIC_SELF_IPI >> 4),
9617 MSR_TYPE_W);
9618 }
Wincy Van82f0dd42015-02-03 23:57:18 +08009619 }
Wincy Vanf2b93282015-02-03 23:56:03 +08009620 kunmap(page);
9621 nested_release_page_clean(page);
9622
9623 return true;
9624}
9625
9626static int nested_vmx_check_apicv_controls(struct kvm_vcpu *vcpu,
9627 struct vmcs12 *vmcs12)
9628{
Wincy Van82f0dd42015-02-03 23:57:18 +08009629 if (!nested_cpu_has_virt_x2apic_mode(vmcs12) &&
Wincy Van608406e2015-02-03 23:57:51 +08009630 !nested_cpu_has_apic_reg_virt(vmcs12) &&
Wincy Van705699a2015-02-03 23:58:17 +08009631 !nested_cpu_has_vid(vmcs12) &&
9632 !nested_cpu_has_posted_intr(vmcs12))
Wincy Vanf2b93282015-02-03 23:56:03 +08009633 return 0;
9634
9635 /*
9636 * If virtualize x2apic mode is enabled,
9637 * virtualize apic access must be disabled.
9638 */
Wincy Van82f0dd42015-02-03 23:57:18 +08009639 if (nested_cpu_has_virt_x2apic_mode(vmcs12) &&
9640 nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
Wincy Vanf2b93282015-02-03 23:56:03 +08009641 return -EINVAL;
9642
Wincy Van608406e2015-02-03 23:57:51 +08009643 /*
9644 * If virtual interrupt delivery is enabled,
9645 * we must exit on external interrupts.
9646 */
9647 if (nested_cpu_has_vid(vmcs12) &&
9648 !nested_exit_on_intr(vcpu))
9649 return -EINVAL;
9650
Wincy Van705699a2015-02-03 23:58:17 +08009651 /*
9652 * bits 15:8 should be zero in posted_intr_nv,
9653 * the descriptor address has been already checked
9654 * in nested_get_vmcs12_pages.
9655 */
9656 if (nested_cpu_has_posted_intr(vmcs12) &&
9657 (!nested_cpu_has_vid(vmcs12) ||
9658 !nested_exit_intr_ack_set(vcpu) ||
9659 vmcs12->posted_intr_nv & 0xff00))
9660 return -EINVAL;
9661
Wincy Vanf2b93282015-02-03 23:56:03 +08009662 /* tpr shadow is needed by all apicv features. */
9663 if (!nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW))
9664 return -EINVAL;
9665
9666 return 0;
Wincy Van3af18d92015-02-03 23:49:31 +08009667}
9668
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009669static int nested_vmx_check_msr_switch(struct kvm_vcpu *vcpu,
9670 unsigned long count_field,
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009671 unsigned long addr_field)
Wincy Vanff651cb2014-12-11 08:52:58 +03009672{
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009673 int maxphyaddr;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009674 u64 count, addr;
9675
9676 if (vmcs12_read_any(vcpu, count_field, &count) ||
9677 vmcs12_read_any(vcpu, addr_field, &addr)) {
9678 WARN_ON(1);
9679 return -EINVAL;
9680 }
9681 if (count == 0)
9682 return 0;
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009683 maxphyaddr = cpuid_maxphyaddr(vcpu);
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009684 if (!IS_ALIGNED(addr, 16) || addr >> maxphyaddr ||
9685 (addr + count * sizeof(struct vmx_msr_entry) - 1) >> maxphyaddr) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +02009686 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009687 "nVMX: invalid MSR switch (0x%lx, %d, %llu, 0x%08llx)",
9688 addr_field, maxphyaddr, count, addr);
9689 return -EINVAL;
9690 }
9691 return 0;
9692}
9693
9694static int nested_vmx_check_msr_switch_controls(struct kvm_vcpu *vcpu,
9695 struct vmcs12 *vmcs12)
9696{
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009697 if (vmcs12->vm_exit_msr_load_count == 0 &&
9698 vmcs12->vm_exit_msr_store_count == 0 &&
9699 vmcs12->vm_entry_msr_load_count == 0)
9700 return 0; /* Fast path */
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009701 if (nested_vmx_check_msr_switch(vcpu, VM_EXIT_MSR_LOAD_COUNT,
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009702 VM_EXIT_MSR_LOAD_ADDR) ||
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009703 nested_vmx_check_msr_switch(vcpu, VM_EXIT_MSR_STORE_COUNT,
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009704 VM_EXIT_MSR_STORE_ADDR) ||
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009705 nested_vmx_check_msr_switch(vcpu, VM_ENTRY_MSR_LOAD_COUNT,
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009706 VM_ENTRY_MSR_LOAD_ADDR))
Wincy Vanff651cb2014-12-11 08:52:58 +03009707 return -EINVAL;
9708 return 0;
9709}
9710
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009711static int nested_vmx_msr_check_common(struct kvm_vcpu *vcpu,
9712 struct vmx_msr_entry *e)
9713{
9714 /* x2APIC MSR accesses are not allowed */
Jan Kiszka8a9781f2015-05-04 08:32:32 +02009715 if (vcpu->arch.apic_base & X2APIC_ENABLE && e->index >> 8 == 0x8)
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009716 return -EINVAL;
9717 if (e->index == MSR_IA32_UCODE_WRITE || /* SDM Table 35-2 */
9718 e->index == MSR_IA32_UCODE_REV)
9719 return -EINVAL;
9720 if (e->reserved != 0)
9721 return -EINVAL;
9722 return 0;
9723}
9724
9725static int nested_vmx_load_msr_check(struct kvm_vcpu *vcpu,
9726 struct vmx_msr_entry *e)
Wincy Vanff651cb2014-12-11 08:52:58 +03009727{
9728 if (e->index == MSR_FS_BASE ||
9729 e->index == MSR_GS_BASE ||
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009730 e->index == MSR_IA32_SMM_MONITOR_CTL || /* SMM is not supported */
9731 nested_vmx_msr_check_common(vcpu, e))
9732 return -EINVAL;
9733 return 0;
9734}
9735
9736static int nested_vmx_store_msr_check(struct kvm_vcpu *vcpu,
9737 struct vmx_msr_entry *e)
9738{
9739 if (e->index == MSR_IA32_SMBASE || /* SMM is not supported */
9740 nested_vmx_msr_check_common(vcpu, e))
Wincy Vanff651cb2014-12-11 08:52:58 +03009741 return -EINVAL;
9742 return 0;
9743}
9744
9745/*
9746 * Load guest's/host's msr at nested entry/exit.
9747 * return 0 for success, entry index for failure.
9748 */
9749static u32 nested_vmx_load_msr(struct kvm_vcpu *vcpu, u64 gpa, u32 count)
9750{
9751 u32 i;
9752 struct vmx_msr_entry e;
9753 struct msr_data msr;
9754
9755 msr.host_initiated = false;
9756 for (i = 0; i < count; i++) {
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02009757 if (kvm_vcpu_read_guest(vcpu, gpa + i * sizeof(e),
9758 &e, sizeof(e))) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +02009759 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009760 "%s cannot read MSR entry (%u, 0x%08llx)\n",
9761 __func__, i, gpa + i * sizeof(e));
Wincy Vanff651cb2014-12-11 08:52:58 +03009762 goto fail;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009763 }
9764 if (nested_vmx_load_msr_check(vcpu, &e)) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +02009765 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009766 "%s check failed (%u, 0x%x, 0x%x)\n",
9767 __func__, i, e.index, e.reserved);
9768 goto fail;
9769 }
Wincy Vanff651cb2014-12-11 08:52:58 +03009770 msr.index = e.index;
9771 msr.data = e.value;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009772 if (kvm_set_msr(vcpu, &msr)) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +02009773 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009774 "%s cannot write MSR (%u, 0x%x, 0x%llx)\n",
9775 __func__, i, e.index, e.value);
Wincy Vanff651cb2014-12-11 08:52:58 +03009776 goto fail;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009777 }
Wincy Vanff651cb2014-12-11 08:52:58 +03009778 }
9779 return 0;
9780fail:
9781 return i + 1;
9782}
9783
9784static int nested_vmx_store_msr(struct kvm_vcpu *vcpu, u64 gpa, u32 count)
9785{
9786 u32 i;
9787 struct vmx_msr_entry e;
9788
9789 for (i = 0; i < count; i++) {
Paolo Bonzini609e36d2015-04-08 15:30:38 +02009790 struct msr_data msr_info;
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02009791 if (kvm_vcpu_read_guest(vcpu,
9792 gpa + i * sizeof(e),
9793 &e, 2 * sizeof(u32))) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +02009794 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009795 "%s cannot read MSR entry (%u, 0x%08llx)\n",
9796 __func__, i, gpa + i * sizeof(e));
Wincy Vanff651cb2014-12-11 08:52:58 +03009797 return -EINVAL;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009798 }
9799 if (nested_vmx_store_msr_check(vcpu, &e)) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +02009800 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009801 "%s check failed (%u, 0x%x, 0x%x)\n",
9802 __func__, i, e.index, e.reserved);
Wincy Vanff651cb2014-12-11 08:52:58 +03009803 return -EINVAL;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009804 }
Paolo Bonzini609e36d2015-04-08 15:30:38 +02009805 msr_info.host_initiated = false;
9806 msr_info.index = e.index;
9807 if (kvm_get_msr(vcpu, &msr_info)) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +02009808 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009809 "%s cannot read MSR (%u, 0x%x)\n",
9810 __func__, i, e.index);
9811 return -EINVAL;
9812 }
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02009813 if (kvm_vcpu_write_guest(vcpu,
9814 gpa + i * sizeof(e) +
9815 offsetof(struct vmx_msr_entry, value),
9816 &msr_info.data, sizeof(msr_info.data))) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +02009817 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009818 "%s cannot write MSR (%u, 0x%x, 0x%llx)\n",
Paolo Bonzini609e36d2015-04-08 15:30:38 +02009819 __func__, i, e.index, msr_info.data);
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009820 return -EINVAL;
9821 }
Wincy Vanff651cb2014-12-11 08:52:58 +03009822 }
9823 return 0;
9824}
9825
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009826/*
9827 * prepare_vmcs02 is called when the L1 guest hypervisor runs its nested
9828 * L2 guest. L1 has a vmcs for L2 (vmcs12), and this function "merges" it
Tiejun Chenb4619662014-09-22 10:31:38 +08009829 * with L0's requirements for its guest (a.k.a. vmcs01), so we can run the L2
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009830 * guest in a way that will both be appropriate to L1's requests, and our
9831 * needs. In addition to modifying the active vmcs (which is vmcs02), this
9832 * function also has additional necessary side-effects, like setting various
9833 * vcpu->arch fields.
9834 */
9835static void prepare_vmcs02(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
9836{
9837 struct vcpu_vmx *vmx = to_vmx(vcpu);
9838 u32 exec_control;
9839
9840 vmcs_write16(GUEST_ES_SELECTOR, vmcs12->guest_es_selector);
9841 vmcs_write16(GUEST_CS_SELECTOR, vmcs12->guest_cs_selector);
9842 vmcs_write16(GUEST_SS_SELECTOR, vmcs12->guest_ss_selector);
9843 vmcs_write16(GUEST_DS_SELECTOR, vmcs12->guest_ds_selector);
9844 vmcs_write16(GUEST_FS_SELECTOR, vmcs12->guest_fs_selector);
9845 vmcs_write16(GUEST_GS_SELECTOR, vmcs12->guest_gs_selector);
9846 vmcs_write16(GUEST_LDTR_SELECTOR, vmcs12->guest_ldtr_selector);
9847 vmcs_write16(GUEST_TR_SELECTOR, vmcs12->guest_tr_selector);
9848 vmcs_write32(GUEST_ES_LIMIT, vmcs12->guest_es_limit);
9849 vmcs_write32(GUEST_CS_LIMIT, vmcs12->guest_cs_limit);
9850 vmcs_write32(GUEST_SS_LIMIT, vmcs12->guest_ss_limit);
9851 vmcs_write32(GUEST_DS_LIMIT, vmcs12->guest_ds_limit);
9852 vmcs_write32(GUEST_FS_LIMIT, vmcs12->guest_fs_limit);
9853 vmcs_write32(GUEST_GS_LIMIT, vmcs12->guest_gs_limit);
9854 vmcs_write32(GUEST_LDTR_LIMIT, vmcs12->guest_ldtr_limit);
9855 vmcs_write32(GUEST_TR_LIMIT, vmcs12->guest_tr_limit);
9856 vmcs_write32(GUEST_GDTR_LIMIT, vmcs12->guest_gdtr_limit);
9857 vmcs_write32(GUEST_IDTR_LIMIT, vmcs12->guest_idtr_limit);
9858 vmcs_write32(GUEST_ES_AR_BYTES, vmcs12->guest_es_ar_bytes);
9859 vmcs_write32(GUEST_CS_AR_BYTES, vmcs12->guest_cs_ar_bytes);
9860 vmcs_write32(GUEST_SS_AR_BYTES, vmcs12->guest_ss_ar_bytes);
9861 vmcs_write32(GUEST_DS_AR_BYTES, vmcs12->guest_ds_ar_bytes);
9862 vmcs_write32(GUEST_FS_AR_BYTES, vmcs12->guest_fs_ar_bytes);
9863 vmcs_write32(GUEST_GS_AR_BYTES, vmcs12->guest_gs_ar_bytes);
9864 vmcs_write32(GUEST_LDTR_AR_BYTES, vmcs12->guest_ldtr_ar_bytes);
9865 vmcs_write32(GUEST_TR_AR_BYTES, vmcs12->guest_tr_ar_bytes);
9866 vmcs_writel(GUEST_ES_BASE, vmcs12->guest_es_base);
9867 vmcs_writel(GUEST_CS_BASE, vmcs12->guest_cs_base);
9868 vmcs_writel(GUEST_SS_BASE, vmcs12->guest_ss_base);
9869 vmcs_writel(GUEST_DS_BASE, vmcs12->guest_ds_base);
9870 vmcs_writel(GUEST_FS_BASE, vmcs12->guest_fs_base);
9871 vmcs_writel(GUEST_GS_BASE, vmcs12->guest_gs_base);
9872 vmcs_writel(GUEST_LDTR_BASE, vmcs12->guest_ldtr_base);
9873 vmcs_writel(GUEST_TR_BASE, vmcs12->guest_tr_base);
9874 vmcs_writel(GUEST_GDTR_BASE, vmcs12->guest_gdtr_base);
9875 vmcs_writel(GUEST_IDTR_BASE, vmcs12->guest_idtr_base);
9876
Jan Kiszka2996fca2014-06-16 13:59:43 +02009877 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_DEBUG_CONTROLS) {
9878 kvm_set_dr(vcpu, 7, vmcs12->guest_dr7);
9879 vmcs_write64(GUEST_IA32_DEBUGCTL, vmcs12->guest_ia32_debugctl);
9880 } else {
9881 kvm_set_dr(vcpu, 7, vcpu->arch.dr7);
9882 vmcs_write64(GUEST_IA32_DEBUGCTL, vmx->nested.vmcs01_debugctl);
9883 }
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009884 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
9885 vmcs12->vm_entry_intr_info_field);
9886 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE,
9887 vmcs12->vm_entry_exception_error_code);
9888 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
9889 vmcs12->vm_entry_instruction_len);
9890 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO,
9891 vmcs12->guest_interruptibility_info);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009892 vmcs_write32(GUEST_SYSENTER_CS, vmcs12->guest_sysenter_cs);
Gleb Natapov63fbf592013-07-28 18:31:06 +03009893 vmx_set_rflags(vcpu, vmcs12->guest_rflags);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009894 vmcs_writel(GUEST_PENDING_DBG_EXCEPTIONS,
9895 vmcs12->guest_pending_dbg_exceptions);
9896 vmcs_writel(GUEST_SYSENTER_ESP, vmcs12->guest_sysenter_esp);
9897 vmcs_writel(GUEST_SYSENTER_EIP, vmcs12->guest_sysenter_eip);
9898
Wanpeng Li81dc01f2014-12-04 19:11:07 +08009899 if (nested_cpu_has_xsaves(vmcs12))
9900 vmcs_write64(XSS_EXIT_BITMAP, vmcs12->xss_exit_bitmap);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009901 vmcs_write64(VMCS_LINK_POINTER, -1ull);
9902
Jan Kiszkaf4124502014-03-07 20:03:13 +01009903 exec_control = vmcs12->pin_based_vm_exec_control;
Wincy Van705699a2015-02-03 23:58:17 +08009904
Paolo Bonzini93140062016-07-06 13:23:51 +02009905 /* Preemption timer setting is only taken from vmcs01. */
9906 exec_control &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
9907 exec_control |= vmcs_config.pin_based_exec_ctrl;
9908 if (vmx->hv_deadline_tsc == -1)
9909 exec_control &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
9910
9911 /* Posted interrupts setting is only taken from vmcs12. */
Wincy Van705699a2015-02-03 23:58:17 +08009912 if (nested_cpu_has_posted_intr(vmcs12)) {
9913 /*
9914 * Note that we use L0's vector here and in
9915 * vmx_deliver_nested_posted_interrupt.
9916 */
9917 vmx->nested.posted_intr_nv = vmcs12->posted_intr_nv;
9918 vmx->nested.pi_pending = false;
Li RongQing0bcf2612015-12-03 13:29:34 +08009919 vmcs_write16(POSTED_INTR_NV, POSTED_INTR_VECTOR);
Wincy Van705699a2015-02-03 23:58:17 +08009920 vmcs_write64(POSTED_INTR_DESC_ADDR,
9921 page_to_phys(vmx->nested.pi_desc_page) +
9922 (unsigned long)(vmcs12->posted_intr_desc_addr &
9923 (PAGE_SIZE - 1)));
9924 } else
9925 exec_control &= ~PIN_BASED_POSTED_INTR;
9926
Jan Kiszkaf4124502014-03-07 20:03:13 +01009927 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL, exec_control);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009928
Jan Kiszkaf4124502014-03-07 20:03:13 +01009929 vmx->nested.preemption_timer_expired = false;
9930 if (nested_cpu_has_preemption_timer(vmcs12))
9931 vmx_start_preemption_timer(vcpu);
Jan Kiszka0238ea92013-03-13 11:31:24 +01009932
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009933 /*
9934 * Whether page-faults are trapped is determined by a combination of
9935 * 3 settings: PFEC_MASK, PFEC_MATCH and EXCEPTION_BITMAP.PF.
9936 * If enable_ept, L0 doesn't care about page faults and we should
9937 * set all of these to L1's desires. However, if !enable_ept, L0 does
9938 * care about (at least some) page faults, and because it is not easy
9939 * (if at all possible?) to merge L0 and L1's desires, we simply ask
9940 * to exit on each and every L2 page fault. This is done by setting
9941 * MASK=MATCH=0 and (see below) EB.PF=1.
9942 * Note that below we don't need special code to set EB.PF beyond the
9943 * "or"ing of the EB of vmcs01 and vmcs12, because when enable_ept,
9944 * vmcs01's EB.PF is 0 so the "or" will take vmcs12's value, and when
9945 * !enable_ept, EB.PF is 1, so the "or" will always be 1.
9946 *
9947 * A problem with this approach (when !enable_ept) is that L1 may be
9948 * injected with more page faults than it asked for. This could have
9949 * caused problems, but in practice existing hypervisors don't care.
9950 * To fix this, we will need to emulate the PFEC checking (on the L1
9951 * page tables), using walk_addr(), when injecting PFs to L1.
9952 */
9953 vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK,
9954 enable_ept ? vmcs12->page_fault_error_code_mask : 0);
9955 vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH,
9956 enable_ept ? vmcs12->page_fault_error_code_match : 0);
9957
9958 if (cpu_has_secondary_exec_ctrls()) {
Jan Kiszkaf4124502014-03-07 20:03:13 +01009959 exec_control = vmx_secondary_exec_control(vmx);
Xiao Guangronge2821622015-09-09 14:05:52 +08009960
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009961 /* Take the following fields only from vmcs12 */
Paolo Bonzini696dfd92014-05-07 11:20:54 +02009962 exec_control &= ~(SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Jan Kiszkab3a2a902015-03-23 19:27:19 +01009963 SECONDARY_EXEC_RDTSCP |
Paolo Bonzini696dfd92014-05-07 11:20:54 +02009964 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
Dan Williamsdfa169b2016-06-02 11:17:24 -07009965 SECONDARY_EXEC_APIC_REGISTER_VIRT);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009966 if (nested_cpu_has(vmcs12,
9967 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS))
9968 exec_control |= vmcs12->secondary_vm_exec_control;
9969
9970 if (exec_control & SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES) {
9971 /*
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009972 * If translation failed, no matter: This feature asks
9973 * to exit when accessing the given address, and if it
9974 * can never be accessed, this feature won't do
9975 * anything anyway.
9976 */
9977 if (!vmx->nested.apic_access_page)
9978 exec_control &=
9979 ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
9980 else
9981 vmcs_write64(APIC_ACCESS_ADDR,
9982 page_to_phys(vmx->nested.apic_access_page));
Wincy Vanf2b93282015-02-03 23:56:03 +08009983 } else if (!(nested_cpu_has_virt_x2apic_mode(vmcs12)) &&
Paolo Bonzini35754c92015-07-29 12:05:37 +02009984 cpu_need_virtualize_apic_accesses(&vmx->vcpu)) {
Jan Kiszkaca3f2572013-12-16 12:55:46 +01009985 exec_control |=
9986 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
Tang Chen38b99172014-09-24 15:57:54 +08009987 kvm_vcpu_reload_apic_access_page(vcpu);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009988 }
9989
Wincy Van608406e2015-02-03 23:57:51 +08009990 if (exec_control & SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY) {
9991 vmcs_write64(EOI_EXIT_BITMAP0,
9992 vmcs12->eoi_exit_bitmap0);
9993 vmcs_write64(EOI_EXIT_BITMAP1,
9994 vmcs12->eoi_exit_bitmap1);
9995 vmcs_write64(EOI_EXIT_BITMAP2,
9996 vmcs12->eoi_exit_bitmap2);
9997 vmcs_write64(EOI_EXIT_BITMAP3,
9998 vmcs12->eoi_exit_bitmap3);
9999 vmcs_write16(GUEST_INTR_STATUS,
10000 vmcs12->guest_intr_status);
10001 }
10002
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010003 vmcs_write32(SECONDARY_VM_EXEC_CONTROL, exec_control);
10004 }
10005
10006
10007 /*
10008 * Set host-state according to L0's settings (vmcs12 is irrelevant here)
10009 * Some constant fields are set here by vmx_set_constant_host_state().
10010 * Other fields are different per CPU, and will be set later when
10011 * vmx_vcpu_load() is called, and when vmx_save_host_state() is called.
10012 */
Yang Zhanga547c6d2013-04-11 19:25:10 +080010013 vmx_set_constant_host_state(vmx);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010014
10015 /*
10016 * HOST_RSP is normally set correctly in vmx_vcpu_run() just before
10017 * entry, but only if the current (host) sp changed from the value
10018 * we wrote last (vmx->host_rsp). This cache is no longer relevant
10019 * if we switch vmcs, and rather than hold a separate cache per vmcs,
10020 * here we just force the write to happen on entry.
10021 */
10022 vmx->host_rsp = 0;
10023
10024 exec_control = vmx_exec_control(vmx); /* L0's desires */
10025 exec_control &= ~CPU_BASED_VIRTUAL_INTR_PENDING;
10026 exec_control &= ~CPU_BASED_VIRTUAL_NMI_PENDING;
10027 exec_control &= ~CPU_BASED_TPR_SHADOW;
10028 exec_control |= vmcs12->cpu_based_vm_exec_control;
Wanpeng Lia7c0b072014-08-21 19:46:50 +080010029
10030 if (exec_control & CPU_BASED_TPR_SHADOW) {
10031 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR,
10032 page_to_phys(vmx->nested.virtual_apic_page));
10033 vmcs_write32(TPR_THRESHOLD, vmcs12->tpr_threshold);
Jim Mattson86ef97b2017-09-12 13:02:54 -070010034 } else {
10035#ifdef CONFIG_X86_64
10036 exec_control |= CPU_BASED_CR8_LOAD_EXITING |
10037 CPU_BASED_CR8_STORE_EXITING;
10038#endif
Wanpeng Lia7c0b072014-08-21 19:46:50 +080010039 }
10040
Wincy Van3af18d92015-02-03 23:49:31 +080010041 if (cpu_has_vmx_msr_bitmap() &&
Radim Krčmářd048c092016-08-08 20:16:22 +020010042 exec_control & CPU_BASED_USE_MSR_BITMAPS &&
10043 nested_vmx_merge_msr_bitmap(vcpu, vmcs12))
10044 ; /* MSR_BITMAP will be set by following vmx_set_efer. */
10045 else
Wincy Van3af18d92015-02-03 23:49:31 +080010046 exec_control &= ~CPU_BASED_USE_MSR_BITMAPS;
10047
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010048 /*
Wincy Van3af18d92015-02-03 23:49:31 +080010049 * Merging of IO bitmap not currently supported.
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010050 * Rather, exit every time.
10051 */
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010052 exec_control &= ~CPU_BASED_USE_IO_BITMAPS;
10053 exec_control |= CPU_BASED_UNCOND_IO_EXITING;
10054
10055 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, exec_control);
10056
10057 /* EXCEPTION_BITMAP and CR0_GUEST_HOST_MASK should basically be the
10058 * bitwise-or of what L1 wants to trap for L2, and what we want to
10059 * trap. Note that CR0.TS also needs updating - we do this later.
10060 */
10061 update_exception_bitmap(vcpu);
10062 vcpu->arch.cr0_guest_owned_bits &= ~vmcs12->cr0_guest_host_mask;
10063 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
10064
Nadav Har'El8049d652013-08-05 11:07:06 +030010065 /* L2->L1 exit controls are emulated - the hardware exit is to L0 so
10066 * we should use its exit controls. Note that VM_EXIT_LOAD_IA32_EFER
10067 * bits are further modified by vmx_set_efer() below.
10068 */
Jan Kiszkaf4124502014-03-07 20:03:13 +010010069 vmcs_write32(VM_EXIT_CONTROLS, vmcs_config.vmexit_ctrl);
Nadav Har'El8049d652013-08-05 11:07:06 +030010070
10071 /* vmcs12's VM_ENTRY_LOAD_IA32_EFER and VM_ENTRY_IA32E_MODE are
10072 * emulated by vmx_set_efer(), below.
10073 */
Gleb Natapov2961e8762013-11-25 15:37:13 +020010074 vm_entry_controls_init(vmx,
Nadav Har'El8049d652013-08-05 11:07:06 +030010075 (vmcs12->vm_entry_controls & ~VM_ENTRY_LOAD_IA32_EFER &
10076 ~VM_ENTRY_IA32E_MODE) |
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010077 (vmcs_config.vmentry_ctrl & ~VM_ENTRY_IA32E_MODE));
10078
Jan Kiszka44811c02013-08-04 17:17:27 +020010079 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_PAT) {
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010080 vmcs_write64(GUEST_IA32_PAT, vmcs12->guest_ia32_pat);
Jan Kiszka44811c02013-08-04 17:17:27 +020010081 vcpu->arch.pat = vmcs12->guest_ia32_pat;
10082 } else if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT)
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010083 vmcs_write64(GUEST_IA32_PAT, vmx->vcpu.arch.pat);
10084
10085
10086 set_cr4_guest_host_mask(vmx);
10087
Paolo Bonzini36be0b92014-02-24 12:30:04 +010010088 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_BNDCFGS)
10089 vmcs_write64(GUEST_BNDCFGS, vmcs12->guest_bndcfgs);
10090
Nadav Har'El27fc51b2011-08-02 15:54:52 +030010091 if (vmcs12->cpu_based_vm_exec_control & CPU_BASED_USE_TSC_OFFSETING)
10092 vmcs_write64(TSC_OFFSET,
Paolo Bonziniea26e4e2016-11-01 00:39:48 +010010093 vcpu->arch.tsc_offset + vmcs12->tsc_offset);
Nadav Har'El27fc51b2011-08-02 15:54:52 +030010094 else
Paolo Bonziniea26e4e2016-11-01 00:39:48 +010010095 vmcs_write64(TSC_OFFSET, vcpu->arch.tsc_offset);
Peter Feinerc95ba922016-08-17 09:36:47 -070010096 if (kvm_has_tsc_control)
10097 decache_tsc_multiplier(vmx);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010098
10099 if (enable_vpid) {
10100 /*
Wanpeng Li5c614b32015-10-13 09:18:36 -070010101 * There is no direct mapping between vpid02 and vpid12, the
10102 * vpid02 is per-vCPU for L0 and reused while the value of
10103 * vpid12 is changed w/ one invvpid during nested vmentry.
10104 * The vpid12 is allocated by L1 for L2, so it will not
10105 * influence global bitmap(for vpid01 and vpid02 allocation)
10106 * even if spawn a lot of nested vCPUs.
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010107 */
Wanpeng Li5c614b32015-10-13 09:18:36 -070010108 if (nested_cpu_has_vpid(vmcs12) && vmx->nested.vpid02) {
10109 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->nested.vpid02);
10110 if (vmcs12->virtual_processor_id != vmx->nested.last_vpid) {
10111 vmx->nested.last_vpid = vmcs12->virtual_processor_id;
10112 __vmx_flush_tlb(vcpu, to_vmx(vcpu)->nested.vpid02);
10113 }
10114 } else {
10115 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
10116 vmx_flush_tlb(vcpu);
10117 }
10118
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010119 }
10120
Ladi Prosek560a9792017-04-04 14:18:53 +020010121 if (enable_pml) {
10122 /*
10123 * Conceptually we want to copy the PML address and index from
10124 * vmcs01 here, and then back to vmcs01 on nested vmexit. But,
10125 * since we always flush the log on each vmexit, this happens
10126 * to be equivalent to simply resetting the fields in vmcs02.
10127 */
10128 ASSERT(vmx->pml_pg);
10129 vmcs_write64(PML_ADDRESS, page_to_phys(vmx->pml_pg));
10130 vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
10131 }
10132
Nadav Har'El155a97a2013-08-05 11:07:16 +030010133 if (nested_cpu_has_ept(vmcs12)) {
10134 kvm_mmu_unload(vcpu);
10135 nested_ept_init_mmu_context(vcpu);
Jim Mattson8386ff52017-03-16 13:53:59 -070010136 } else if (nested_cpu_has2(vmcs12,
10137 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES)) {
10138 vmx_flush_tlb_ept_only(vcpu);
Nadav Har'El155a97a2013-08-05 11:07:16 +030010139 }
10140
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010141 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_EFER)
10142 vcpu->arch.efer = vmcs12->guest_ia32_efer;
Jan Kiszkad1fa0352013-04-14 12:44:54 +020010143 else if (vmcs12->vm_entry_controls & VM_ENTRY_IA32E_MODE)
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010144 vcpu->arch.efer |= (EFER_LMA | EFER_LME);
10145 else
10146 vcpu->arch.efer &= ~(EFER_LMA | EFER_LME);
10147 /* Note: modifies VM_ENTRY/EXIT_CONTROLS and GUEST/HOST_IA32_EFER */
10148 vmx_set_efer(vcpu, vcpu->arch.efer);
10149
10150 /*
10151 * This sets GUEST_CR0 to vmcs12->guest_cr0, with possibly a modified
10152 * TS bit (for lazy fpu) and bits which we consider mandatory enabled.
10153 * The CR0_READ_SHADOW is what L2 should have expected to read given
10154 * the specifications by L1; It's not enough to take
10155 * vmcs12->cr0_read_shadow because on our cr0_guest_host_mask we we
10156 * have more bits than L1 expected.
10157 */
10158 vmx_set_cr0(vcpu, vmcs12->guest_cr0);
10159 vmcs_writel(CR0_READ_SHADOW, nested_read_cr0(vmcs12));
10160
10161 vmx_set_cr4(vcpu, vmcs12->guest_cr4);
10162 vmcs_writel(CR4_READ_SHADOW, nested_read_cr4(vmcs12));
10163
10164 /* shadow page tables on either EPT or shadow page tables */
10165 kvm_set_cr3(vcpu, vmcs12->guest_cr3);
10166 kvm_mmu_reset_context(vcpu);
10167
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +030010168 if (!enable_ept)
10169 vcpu->arch.walk_mmu->inject_page_fault = vmx_inject_page_fault_nested;
10170
Nadav Har'El3633cfc2013-08-05 11:07:07 +030010171 /*
10172 * L1 may access the L2's PDPTR, so save them to construct vmcs12
10173 */
10174 if (enable_ept) {
10175 vmcs_write64(GUEST_PDPTR0, vmcs12->guest_pdptr0);
10176 vmcs_write64(GUEST_PDPTR1, vmcs12->guest_pdptr1);
10177 vmcs_write64(GUEST_PDPTR2, vmcs12->guest_pdptr2);
10178 vmcs_write64(GUEST_PDPTR3, vmcs12->guest_pdptr3);
10179 }
10180
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010181 kvm_register_write(vcpu, VCPU_REGS_RSP, vmcs12->guest_rsp);
10182 kvm_register_write(vcpu, VCPU_REGS_RIP, vmcs12->guest_rip);
10183}
10184
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010185/*
10186 * nested_vmx_run() handles a nested entry, i.e., a VMLAUNCH or VMRESUME on L1
10187 * for running an L2 nested guest.
10188 */
10189static int nested_vmx_run(struct kvm_vcpu *vcpu, bool launch)
10190{
10191 struct vmcs12 *vmcs12;
10192 struct vcpu_vmx *vmx = to_vmx(vcpu);
10193 int cpu;
10194 struct loaded_vmcs *vmcs02;
Jan Kiszka384bb782013-04-20 10:52:36 +020010195 bool ia32e;
Wincy Vanff651cb2014-12-11 08:52:58 +030010196 u32 msr_entry_idx;
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010197
10198 if (!nested_vmx_check_permission(vcpu) ||
10199 !nested_vmx_check_vmcs12(vcpu))
10200 return 1;
10201
10202 skip_emulated_instruction(vcpu);
10203 vmcs12 = get_vmcs12(vcpu);
10204
Abel Gordon012f83c2013-04-18 14:39:25 +030010205 if (enable_shadow_vmcs)
10206 copy_shadow_to_vmcs12(vmx);
10207
Nadav Har'El7c177932011-05-25 23:12:04 +030010208 /*
10209 * The nested entry process starts with enforcing various prerequisites
10210 * on vmcs12 as required by the Intel SDM, and act appropriately when
10211 * they fail: As the SDM explains, some conditions should cause the
10212 * instruction to fail, while others will cause the instruction to seem
10213 * to succeed, but return an EXIT_REASON_INVALID_STATE.
10214 * To speed up the normal (success) code path, we should avoid checking
10215 * for misconfigurations which will anyway be caught by the processor
10216 * when using the merged vmcs02.
10217 */
10218 if (vmcs12->launch_state == launch) {
10219 nested_vmx_failValid(vcpu,
10220 launch ? VMXERR_VMLAUNCH_NONCLEAR_VMCS
10221 : VMXERR_VMRESUME_NONLAUNCHED_VMCS);
10222 return 1;
10223 }
10224
Jan Kiszka6dfacad2013-12-04 08:58:54 +010010225 if (vmcs12->guest_activity_state != GUEST_ACTIVITY_ACTIVE &&
10226 vmcs12->guest_activity_state != GUEST_ACTIVITY_HLT) {
Paolo Bonzini26539bd2013-04-15 15:00:27 +020010227 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
10228 return 1;
10229 }
10230
Wincy Van3af18d92015-02-03 23:49:31 +080010231 if (!nested_get_vmcs12_pages(vcpu, vmcs12)) {
Nadav Har'El7c177932011-05-25 23:12:04 +030010232 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
10233 return 1;
10234 }
10235
Wincy Van3af18d92015-02-03 23:49:31 +080010236 if (nested_vmx_check_msr_bitmap_controls(vcpu, vmcs12)) {
Nadav Har'El7c177932011-05-25 23:12:04 +030010237 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
10238 return 1;
10239 }
10240
Wincy Vanf2b93282015-02-03 23:56:03 +080010241 if (nested_vmx_check_apicv_controls(vcpu, vmcs12)) {
10242 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
10243 return 1;
10244 }
10245
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010246 if (nested_vmx_check_msr_switch_controls(vcpu, vmcs12)) {
10247 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
10248 return 1;
10249 }
10250
Nadav Har'El7c177932011-05-25 23:12:04 +030010251 if (!vmx_control_verify(vmcs12->cpu_based_vm_exec_control,
Wincy Vanb9c237b2015-02-03 23:56:30 +080010252 vmx->nested.nested_vmx_true_procbased_ctls_low,
10253 vmx->nested.nested_vmx_procbased_ctls_high) ||
Nadav Har'El7c177932011-05-25 23:12:04 +030010254 !vmx_control_verify(vmcs12->secondary_vm_exec_control,
Wincy Vanb9c237b2015-02-03 23:56:30 +080010255 vmx->nested.nested_vmx_secondary_ctls_low,
10256 vmx->nested.nested_vmx_secondary_ctls_high) ||
Nadav Har'El7c177932011-05-25 23:12:04 +030010257 !vmx_control_verify(vmcs12->pin_based_vm_exec_control,
Wincy Vanb9c237b2015-02-03 23:56:30 +080010258 vmx->nested.nested_vmx_pinbased_ctls_low,
10259 vmx->nested.nested_vmx_pinbased_ctls_high) ||
Nadav Har'El7c177932011-05-25 23:12:04 +030010260 !vmx_control_verify(vmcs12->vm_exit_controls,
Wincy Vanb9c237b2015-02-03 23:56:30 +080010261 vmx->nested.nested_vmx_true_exit_ctls_low,
10262 vmx->nested.nested_vmx_exit_ctls_high) ||
Nadav Har'El7c177932011-05-25 23:12:04 +030010263 !vmx_control_verify(vmcs12->vm_entry_controls,
Wincy Vanb9c237b2015-02-03 23:56:30 +080010264 vmx->nested.nested_vmx_true_entry_ctls_low,
10265 vmx->nested.nested_vmx_entry_ctls_high))
Nadav Har'El7c177932011-05-25 23:12:04 +030010266 {
10267 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
10268 return 1;
10269 }
10270
10271 if (((vmcs12->host_cr0 & VMXON_CR0_ALWAYSON) != VMXON_CR0_ALWAYSON) ||
10272 ((vmcs12->host_cr4 & VMXON_CR4_ALWAYSON) != VMXON_CR4_ALWAYSON)) {
10273 nested_vmx_failValid(vcpu,
10274 VMXERR_ENTRY_INVALID_HOST_STATE_FIELD);
10275 return 1;
10276 }
10277
Wincy Vanb9c237b2015-02-03 23:56:30 +080010278 if (!nested_cr0_valid(vcpu, vmcs12->guest_cr0) ||
Nadav Har'El7c177932011-05-25 23:12:04 +030010279 ((vmcs12->guest_cr4 & VMXON_CR4_ALWAYSON) != VMXON_CR4_ALWAYSON)) {
10280 nested_vmx_entry_failure(vcpu, vmcs12,
10281 EXIT_REASON_INVALID_STATE, ENTRY_FAIL_DEFAULT);
10282 return 1;
10283 }
10284 if (vmcs12->vmcs_link_pointer != -1ull) {
10285 nested_vmx_entry_failure(vcpu, vmcs12,
10286 EXIT_REASON_INVALID_STATE, ENTRY_FAIL_VMCS_LINK_PTR);
10287 return 1;
10288 }
10289
10290 /*
Jan Kiszkacb0c8cda2013-04-27 12:58:00 +020010291 * If the load IA32_EFER VM-entry control is 1, the following checks
Jan Kiszka384bb782013-04-20 10:52:36 +020010292 * are performed on the field for the IA32_EFER MSR:
10293 * - Bits reserved in the IA32_EFER MSR must be 0.
10294 * - Bit 10 (corresponding to IA32_EFER.LMA) must equal the value of
10295 * the IA-32e mode guest VM-exit control. It must also be identical
10296 * to bit 8 (LME) if bit 31 in the CR0 field (corresponding to
10297 * CR0.PG) is 1.
10298 */
10299 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_EFER) {
10300 ia32e = (vmcs12->vm_entry_controls & VM_ENTRY_IA32E_MODE) != 0;
10301 if (!kvm_valid_efer(vcpu, vmcs12->guest_ia32_efer) ||
10302 ia32e != !!(vmcs12->guest_ia32_efer & EFER_LMA) ||
10303 ((vmcs12->guest_cr0 & X86_CR0_PG) &&
10304 ia32e != !!(vmcs12->guest_ia32_efer & EFER_LME))) {
10305 nested_vmx_entry_failure(vcpu, vmcs12,
10306 EXIT_REASON_INVALID_STATE, ENTRY_FAIL_DEFAULT);
10307 return 1;
10308 }
10309 }
10310
10311 /*
10312 * If the load IA32_EFER VM-exit control is 1, bits reserved in the
10313 * IA32_EFER MSR must be 0 in the field for that register. In addition,
10314 * the values of the LMA and LME bits in the field must each be that of
10315 * the host address-space size VM-exit control.
10316 */
10317 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_EFER) {
10318 ia32e = (vmcs12->vm_exit_controls &
10319 VM_EXIT_HOST_ADDR_SPACE_SIZE) != 0;
10320 if (!kvm_valid_efer(vcpu, vmcs12->host_ia32_efer) ||
10321 ia32e != !!(vmcs12->host_ia32_efer & EFER_LMA) ||
10322 ia32e != !!(vmcs12->host_ia32_efer & EFER_LME)) {
10323 nested_vmx_entry_failure(vcpu, vmcs12,
10324 EXIT_REASON_INVALID_STATE, ENTRY_FAIL_DEFAULT);
10325 return 1;
10326 }
10327 }
10328
10329 /*
Nadav Har'El7c177932011-05-25 23:12:04 +030010330 * We're finally done with prerequisite checking, and can start with
10331 * the nested entry.
10332 */
10333
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010334 vmcs02 = nested_get_current_vmcs02(vmx);
10335 if (!vmcs02)
10336 return -ENOMEM;
10337
10338 enter_guest_mode(vcpu);
10339
Jan Kiszka2996fca2014-06-16 13:59:43 +020010340 if (!(vmcs12->vm_entry_controls & VM_ENTRY_LOAD_DEBUG_CONTROLS))
10341 vmx->nested.vmcs01_debugctl = vmcs_read64(GUEST_IA32_DEBUGCTL);
10342
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010343 cpu = get_cpu();
10344 vmx->loaded_vmcs = vmcs02;
10345 vmx_vcpu_put(vcpu);
10346 vmx_vcpu_load(vcpu, cpu);
10347 vcpu->cpu = cpu;
10348 put_cpu();
10349
Jan Kiszka36c3cc42013-02-23 22:35:37 +010010350 vmx_segment_cache_clear(vmx);
10351
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010352 prepare_vmcs02(vcpu, vmcs12);
10353
Wincy Vanff651cb2014-12-11 08:52:58 +030010354 msr_entry_idx = nested_vmx_load_msr(vcpu,
10355 vmcs12->vm_entry_msr_load_addr,
10356 vmcs12->vm_entry_msr_load_count);
10357 if (msr_entry_idx) {
10358 leave_guest_mode(vcpu);
10359 vmx_load_vmcs01(vcpu);
10360 nested_vmx_entry_failure(vcpu, vmcs12,
10361 EXIT_REASON_MSR_LOAD_FAIL, msr_entry_idx);
10362 return 1;
10363 }
10364
10365 vmcs12->launch_state = 1;
10366
Jan Kiszka6dfacad2013-12-04 08:58:54 +010010367 if (vmcs12->guest_activity_state == GUEST_ACTIVITY_HLT)
Joel Schopp5cb56052015-03-02 13:43:31 -060010368 return kvm_vcpu_halt(vcpu);
Jan Kiszka6dfacad2013-12-04 08:58:54 +010010369
Jan Kiszka7af40ad32014-01-04 18:47:23 +010010370 vmx->nested.nested_run_pending = 1;
10371
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010372 /*
10373 * Note no nested_vmx_succeed or nested_vmx_fail here. At this point
10374 * we are no longer running L1, and VMLAUNCH/VMRESUME has not yet
10375 * returned as far as L1 is concerned. It will only return (and set
10376 * the success flag) when L2 exits (see nested_vmx_vmexit()).
10377 */
10378 return 1;
10379}
10380
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010381/*
10382 * On a nested exit from L2 to L1, vmcs12.guest_cr0 might not be up-to-date
10383 * because L2 may have changed some cr0 bits directly (CRO_GUEST_HOST_MASK).
10384 * This function returns the new value we should put in vmcs12.guest_cr0.
10385 * It's not enough to just return the vmcs02 GUEST_CR0. Rather,
10386 * 1. Bits that neither L0 nor L1 trapped, were set directly by L2 and are now
10387 * available in vmcs02 GUEST_CR0. (Note: It's enough to check that L0
10388 * didn't trap the bit, because if L1 did, so would L0).
10389 * 2. Bits that L1 asked to trap (and therefore L0 also did) could not have
10390 * been modified by L2, and L1 knows it. So just leave the old value of
10391 * the bit from vmcs12.guest_cr0. Note that the bit from vmcs02 GUEST_CR0
10392 * isn't relevant, because if L0 traps this bit it can set it to anything.
10393 * 3. Bits that L1 didn't trap, but L0 did. L1 believes the guest could have
10394 * changed these bits, and therefore they need to be updated, but L0
10395 * didn't necessarily allow them to be changed in GUEST_CR0 - and rather
10396 * put them in vmcs02 CR0_READ_SHADOW. So take these bits from there.
10397 */
10398static inline unsigned long
10399vmcs12_guest_cr0(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
10400{
10401 return
10402 /*1*/ (vmcs_readl(GUEST_CR0) & vcpu->arch.cr0_guest_owned_bits) |
10403 /*2*/ (vmcs12->guest_cr0 & vmcs12->cr0_guest_host_mask) |
10404 /*3*/ (vmcs_readl(CR0_READ_SHADOW) & ~(vmcs12->cr0_guest_host_mask |
10405 vcpu->arch.cr0_guest_owned_bits));
10406}
10407
10408static inline unsigned long
10409vmcs12_guest_cr4(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
10410{
10411 return
10412 /*1*/ (vmcs_readl(GUEST_CR4) & vcpu->arch.cr4_guest_owned_bits) |
10413 /*2*/ (vmcs12->guest_cr4 & vmcs12->cr4_guest_host_mask) |
10414 /*3*/ (vmcs_readl(CR4_READ_SHADOW) & ~(vmcs12->cr4_guest_host_mask |
10415 vcpu->arch.cr4_guest_owned_bits));
10416}
10417
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010418static void vmcs12_save_pending_event(struct kvm_vcpu *vcpu,
10419 struct vmcs12 *vmcs12)
10420{
10421 u32 idt_vectoring;
10422 unsigned int nr;
10423
Gleb Natapov851eb6672013-09-25 12:51:34 +030010424 if (vcpu->arch.exception.pending && vcpu->arch.exception.reinject) {
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010425 nr = vcpu->arch.exception.nr;
10426 idt_vectoring = nr | VECTORING_INFO_VALID_MASK;
10427
10428 if (kvm_exception_is_soft(nr)) {
10429 vmcs12->vm_exit_instruction_len =
10430 vcpu->arch.event_exit_inst_len;
10431 idt_vectoring |= INTR_TYPE_SOFT_EXCEPTION;
10432 } else
10433 idt_vectoring |= INTR_TYPE_HARD_EXCEPTION;
10434
10435 if (vcpu->arch.exception.has_error_code) {
10436 idt_vectoring |= VECTORING_INFO_DELIVER_CODE_MASK;
10437 vmcs12->idt_vectoring_error_code =
10438 vcpu->arch.exception.error_code;
10439 }
10440
10441 vmcs12->idt_vectoring_info_field = idt_vectoring;
Jan Kiszkacd2633c2013-10-23 17:42:15 +010010442 } else if (vcpu->arch.nmi_injected) {
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010443 vmcs12->idt_vectoring_info_field =
10444 INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR;
10445 } else if (vcpu->arch.interrupt.pending) {
10446 nr = vcpu->arch.interrupt.nr;
10447 idt_vectoring = nr | VECTORING_INFO_VALID_MASK;
10448
10449 if (vcpu->arch.interrupt.soft) {
10450 idt_vectoring |= INTR_TYPE_SOFT_INTR;
10451 vmcs12->vm_entry_instruction_len =
10452 vcpu->arch.event_exit_inst_len;
10453 } else
10454 idt_vectoring |= INTR_TYPE_EXT_INTR;
10455
10456 vmcs12->idt_vectoring_info_field = idt_vectoring;
10457 }
10458}
10459
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010460static int vmx_check_nested_events(struct kvm_vcpu *vcpu, bool external_intr)
10461{
10462 struct vcpu_vmx *vmx = to_vmx(vcpu);
10463
Jan Kiszkaf4124502014-03-07 20:03:13 +010010464 if (nested_cpu_has_preemption_timer(get_vmcs12(vcpu)) &&
10465 vmx->nested.preemption_timer_expired) {
10466 if (vmx->nested.nested_run_pending)
10467 return -EBUSY;
10468 nested_vmx_vmexit(vcpu, EXIT_REASON_PREEMPTION_TIMER, 0, 0);
10469 return 0;
10470 }
10471
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010472 if (vcpu->arch.nmi_pending && nested_exit_on_nmi(vcpu)) {
Jan Kiszka220c5672014-03-07 20:03:14 +010010473 if (vmx->nested.nested_run_pending ||
10474 vcpu->arch.interrupt.pending)
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010475 return -EBUSY;
10476 nested_vmx_vmexit(vcpu, EXIT_REASON_EXCEPTION_NMI,
10477 NMI_VECTOR | INTR_TYPE_NMI_INTR |
10478 INTR_INFO_VALID_MASK, 0);
10479 /*
10480 * The NMI-triggered VM exit counts as injection:
10481 * clear this one and block further NMIs.
10482 */
10483 vcpu->arch.nmi_pending = 0;
10484 vmx_set_nmi_mask(vcpu, true);
10485 return 0;
10486 }
10487
10488 if ((kvm_cpu_has_interrupt(vcpu) || external_intr) &&
10489 nested_exit_on_intr(vcpu)) {
10490 if (vmx->nested.nested_run_pending)
10491 return -EBUSY;
10492 nested_vmx_vmexit(vcpu, EXIT_REASON_EXTERNAL_INTERRUPT, 0, 0);
Wincy Van705699a2015-02-03 23:58:17 +080010493 return 0;
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010494 }
10495
Wincy Van705699a2015-02-03 23:58:17 +080010496 return vmx_complete_nested_posted_interrupt(vcpu);
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010497}
10498
Jan Kiszkaf4124502014-03-07 20:03:13 +010010499static u32 vmx_get_preemption_timer_value(struct kvm_vcpu *vcpu)
10500{
10501 ktime_t remaining =
10502 hrtimer_get_remaining(&to_vmx(vcpu)->nested.preemption_timer);
10503 u64 value;
10504
10505 if (ktime_to_ns(remaining) <= 0)
10506 return 0;
10507
10508 value = ktime_to_ns(remaining) * vcpu->arch.virtual_tsc_khz;
10509 do_div(value, 1000000);
10510 return value >> VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE;
10511}
10512
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010513/*
10514 * prepare_vmcs12 is part of what we need to do when the nested L2 guest exits
10515 * and we want to prepare to run its L1 parent. L1 keeps a vmcs for L2 (vmcs12),
10516 * and this function updates it to reflect the changes to the guest state while
10517 * L2 was running (and perhaps made some exits which were handled directly by L0
10518 * without going back to L1), and to reflect the exit reason.
10519 * Note that we do not have to copy here all VMCS fields, just those that
10520 * could have changed by the L2 guest or the exit - i.e., the guest-state and
10521 * exit-information fields only. Other fields are modified by L1 with VMWRITE,
10522 * which already writes to vmcs12 directly.
10523 */
Jan Kiszka533558b2014-01-04 18:47:20 +010010524static void prepare_vmcs12(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12,
10525 u32 exit_reason, u32 exit_intr_info,
10526 unsigned long exit_qualification)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010527{
10528 /* update guest state fields: */
10529 vmcs12->guest_cr0 = vmcs12_guest_cr0(vcpu, vmcs12);
10530 vmcs12->guest_cr4 = vmcs12_guest_cr4(vcpu, vmcs12);
10531
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010532 vmcs12->guest_rsp = kvm_register_read(vcpu, VCPU_REGS_RSP);
10533 vmcs12->guest_rip = kvm_register_read(vcpu, VCPU_REGS_RIP);
10534 vmcs12->guest_rflags = vmcs_readl(GUEST_RFLAGS);
10535
10536 vmcs12->guest_es_selector = vmcs_read16(GUEST_ES_SELECTOR);
10537 vmcs12->guest_cs_selector = vmcs_read16(GUEST_CS_SELECTOR);
10538 vmcs12->guest_ss_selector = vmcs_read16(GUEST_SS_SELECTOR);
10539 vmcs12->guest_ds_selector = vmcs_read16(GUEST_DS_SELECTOR);
10540 vmcs12->guest_fs_selector = vmcs_read16(GUEST_FS_SELECTOR);
10541 vmcs12->guest_gs_selector = vmcs_read16(GUEST_GS_SELECTOR);
10542 vmcs12->guest_ldtr_selector = vmcs_read16(GUEST_LDTR_SELECTOR);
10543 vmcs12->guest_tr_selector = vmcs_read16(GUEST_TR_SELECTOR);
10544 vmcs12->guest_es_limit = vmcs_read32(GUEST_ES_LIMIT);
10545 vmcs12->guest_cs_limit = vmcs_read32(GUEST_CS_LIMIT);
10546 vmcs12->guest_ss_limit = vmcs_read32(GUEST_SS_LIMIT);
10547 vmcs12->guest_ds_limit = vmcs_read32(GUEST_DS_LIMIT);
10548 vmcs12->guest_fs_limit = vmcs_read32(GUEST_FS_LIMIT);
10549 vmcs12->guest_gs_limit = vmcs_read32(GUEST_GS_LIMIT);
10550 vmcs12->guest_ldtr_limit = vmcs_read32(GUEST_LDTR_LIMIT);
10551 vmcs12->guest_tr_limit = vmcs_read32(GUEST_TR_LIMIT);
10552 vmcs12->guest_gdtr_limit = vmcs_read32(GUEST_GDTR_LIMIT);
10553 vmcs12->guest_idtr_limit = vmcs_read32(GUEST_IDTR_LIMIT);
10554 vmcs12->guest_es_ar_bytes = vmcs_read32(GUEST_ES_AR_BYTES);
10555 vmcs12->guest_cs_ar_bytes = vmcs_read32(GUEST_CS_AR_BYTES);
10556 vmcs12->guest_ss_ar_bytes = vmcs_read32(GUEST_SS_AR_BYTES);
10557 vmcs12->guest_ds_ar_bytes = vmcs_read32(GUEST_DS_AR_BYTES);
10558 vmcs12->guest_fs_ar_bytes = vmcs_read32(GUEST_FS_AR_BYTES);
10559 vmcs12->guest_gs_ar_bytes = vmcs_read32(GUEST_GS_AR_BYTES);
10560 vmcs12->guest_ldtr_ar_bytes = vmcs_read32(GUEST_LDTR_AR_BYTES);
10561 vmcs12->guest_tr_ar_bytes = vmcs_read32(GUEST_TR_AR_BYTES);
10562 vmcs12->guest_es_base = vmcs_readl(GUEST_ES_BASE);
10563 vmcs12->guest_cs_base = vmcs_readl(GUEST_CS_BASE);
10564 vmcs12->guest_ss_base = vmcs_readl(GUEST_SS_BASE);
10565 vmcs12->guest_ds_base = vmcs_readl(GUEST_DS_BASE);
10566 vmcs12->guest_fs_base = vmcs_readl(GUEST_FS_BASE);
10567 vmcs12->guest_gs_base = vmcs_readl(GUEST_GS_BASE);
10568 vmcs12->guest_ldtr_base = vmcs_readl(GUEST_LDTR_BASE);
10569 vmcs12->guest_tr_base = vmcs_readl(GUEST_TR_BASE);
10570 vmcs12->guest_gdtr_base = vmcs_readl(GUEST_GDTR_BASE);
10571 vmcs12->guest_idtr_base = vmcs_readl(GUEST_IDTR_BASE);
10572
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010573 vmcs12->guest_interruptibility_info =
10574 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
10575 vmcs12->guest_pending_dbg_exceptions =
10576 vmcs_readl(GUEST_PENDING_DBG_EXCEPTIONS);
Jan Kiszka3edf1e62014-01-04 18:47:24 +010010577 if (vcpu->arch.mp_state == KVM_MP_STATE_HALTED)
10578 vmcs12->guest_activity_state = GUEST_ACTIVITY_HLT;
10579 else
10580 vmcs12->guest_activity_state = GUEST_ACTIVITY_ACTIVE;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010581
Jan Kiszkaf4124502014-03-07 20:03:13 +010010582 if (nested_cpu_has_preemption_timer(vmcs12)) {
10583 if (vmcs12->vm_exit_controls &
10584 VM_EXIT_SAVE_VMX_PREEMPTION_TIMER)
10585 vmcs12->vmx_preemption_timer_value =
10586 vmx_get_preemption_timer_value(vcpu);
10587 hrtimer_cancel(&to_vmx(vcpu)->nested.preemption_timer);
10588 }
Arthur Chunqi Li7854cbc2013-09-16 16:11:44 +080010589
Nadav Har'El3633cfc2013-08-05 11:07:07 +030010590 /*
10591 * In some cases (usually, nested EPT), L2 is allowed to change its
10592 * own CR3 without exiting. If it has changed it, we must keep it.
10593 * Of course, if L0 is using shadow page tables, GUEST_CR3 was defined
10594 * by L0, not L1 or L2, so we mustn't unconditionally copy it to vmcs12.
10595 *
10596 * Additionally, restore L2's PDPTR to vmcs12.
10597 */
10598 if (enable_ept) {
Paolo Bonzinif3531052015-12-03 15:49:56 +010010599 vmcs12->guest_cr3 = vmcs_readl(GUEST_CR3);
Nadav Har'El3633cfc2013-08-05 11:07:07 +030010600 vmcs12->guest_pdptr0 = vmcs_read64(GUEST_PDPTR0);
10601 vmcs12->guest_pdptr1 = vmcs_read64(GUEST_PDPTR1);
10602 vmcs12->guest_pdptr2 = vmcs_read64(GUEST_PDPTR2);
10603 vmcs12->guest_pdptr3 = vmcs_read64(GUEST_PDPTR3);
10604 }
10605
Jan Dakinevich119a9c02016-09-04 21:22:47 +030010606 if (nested_cpu_has_ept(vmcs12))
10607 vmcs12->guest_linear_address = vmcs_readl(GUEST_LINEAR_ADDRESS);
10608
Wincy Van608406e2015-02-03 23:57:51 +080010609 if (nested_cpu_has_vid(vmcs12))
10610 vmcs12->guest_intr_status = vmcs_read16(GUEST_INTR_STATUS);
10611
Jan Kiszkac18911a2013-03-13 16:06:41 +010010612 vmcs12->vm_entry_controls =
10613 (vmcs12->vm_entry_controls & ~VM_ENTRY_IA32E_MODE) |
Gleb Natapov2961e8762013-11-25 15:37:13 +020010614 (vm_entry_controls_get(to_vmx(vcpu)) & VM_ENTRY_IA32E_MODE);
Jan Kiszkac18911a2013-03-13 16:06:41 +010010615
Jan Kiszka2996fca2014-06-16 13:59:43 +020010616 if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_DEBUG_CONTROLS) {
10617 kvm_get_dr(vcpu, 7, (unsigned long *)&vmcs12->guest_dr7);
10618 vmcs12->guest_ia32_debugctl = vmcs_read64(GUEST_IA32_DEBUGCTL);
10619 }
10620
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010621 /* TODO: These cannot have changed unless we have MSR bitmaps and
10622 * the relevant bit asks not to trap the change */
Jan Kiszkab8c07d52013-04-06 13:51:21 +020010623 if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_IA32_PAT)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010624 vmcs12->guest_ia32_pat = vmcs_read64(GUEST_IA32_PAT);
Jan Kiszka10ba54a2013-08-08 16:26:31 +020010625 if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_IA32_EFER)
10626 vmcs12->guest_ia32_efer = vcpu->arch.efer;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010627 vmcs12->guest_sysenter_cs = vmcs_read32(GUEST_SYSENTER_CS);
10628 vmcs12->guest_sysenter_esp = vmcs_readl(GUEST_SYSENTER_ESP);
10629 vmcs12->guest_sysenter_eip = vmcs_readl(GUEST_SYSENTER_EIP);
Paolo Bonzinia87036a2016-03-08 09:52:13 +010010630 if (kvm_mpx_supported())
Paolo Bonzini36be0b92014-02-24 12:30:04 +010010631 vmcs12->guest_bndcfgs = vmcs_read64(GUEST_BNDCFGS);
Wanpeng Li81dc01f2014-12-04 19:11:07 +080010632 if (nested_cpu_has_xsaves(vmcs12))
10633 vmcs12->xss_exit_bitmap = vmcs_read64(XSS_EXIT_BITMAP);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010634
10635 /* update exit information fields: */
10636
Jan Kiszka533558b2014-01-04 18:47:20 +010010637 vmcs12->vm_exit_reason = exit_reason;
10638 vmcs12->exit_qualification = exit_qualification;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010639
Jan Kiszka533558b2014-01-04 18:47:20 +010010640 vmcs12->vm_exit_intr_info = exit_intr_info;
Jan Kiszkac0d1c772013-04-14 12:12:50 +020010641 if ((vmcs12->vm_exit_intr_info &
10642 (INTR_INFO_VALID_MASK | INTR_INFO_DELIVER_CODE_MASK)) ==
10643 (INTR_INFO_VALID_MASK | INTR_INFO_DELIVER_CODE_MASK))
10644 vmcs12->vm_exit_intr_error_code =
10645 vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010646 vmcs12->idt_vectoring_info_field = 0;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010647 vmcs12->vm_exit_instruction_len = vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
10648 vmcs12->vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
10649
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010650 if (!(vmcs12->vm_exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY)) {
10651 /* vm_entry_intr_info_field is cleared on exit. Emulate this
10652 * instead of reading the real value. */
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010653 vmcs12->vm_entry_intr_info_field &= ~INTR_INFO_VALID_MASK;
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010654
10655 /*
10656 * Transfer the event that L0 or L1 may wanted to inject into
10657 * L2 to IDT_VECTORING_INFO_FIELD.
10658 */
10659 vmcs12_save_pending_event(vcpu, vmcs12);
10660 }
10661
10662 /*
10663 * Drop what we picked up for L2 via vmx_complete_interrupts. It is
10664 * preserved above and would only end up incorrectly in L1.
10665 */
10666 vcpu->arch.nmi_injected = false;
10667 kvm_clear_exception_queue(vcpu);
10668 kvm_clear_interrupt_queue(vcpu);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010669}
10670
10671/*
10672 * A part of what we need to when the nested L2 guest exits and we want to
10673 * run its L1 parent, is to reset L1's guest state to the host state specified
10674 * in vmcs12.
10675 * This function is to be called not only on normal nested exit, but also on
10676 * a nested entry failure, as explained in Intel's spec, 3B.23.7 ("VM-Entry
10677 * Failures During or After Loading Guest State").
10678 * This function should be called when the active VMCS is L1's (vmcs01).
10679 */
Jan Kiszka733568f2013-02-23 15:07:47 +010010680static void load_vmcs12_host_state(struct kvm_vcpu *vcpu,
10681 struct vmcs12 *vmcs12)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010682{
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +080010683 struct kvm_segment seg;
10684
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010685 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_EFER)
10686 vcpu->arch.efer = vmcs12->host_ia32_efer;
Jan Kiszkad1fa0352013-04-14 12:44:54 +020010687 else if (vmcs12->vm_exit_controls & VM_EXIT_HOST_ADDR_SPACE_SIZE)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010688 vcpu->arch.efer |= (EFER_LMA | EFER_LME);
10689 else
10690 vcpu->arch.efer &= ~(EFER_LMA | EFER_LME);
10691 vmx_set_efer(vcpu, vcpu->arch.efer);
10692
10693 kvm_register_write(vcpu, VCPU_REGS_RSP, vmcs12->host_rsp);
10694 kvm_register_write(vcpu, VCPU_REGS_RIP, vmcs12->host_rip);
H. Peter Anvin1adfa762013-04-27 16:10:11 -070010695 vmx_set_rflags(vcpu, X86_EFLAGS_FIXED);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010696 /*
10697 * Note that calling vmx_set_cr0 is important, even if cr0 hasn't
10698 * actually changed, because it depends on the current state of
10699 * fpu_active (which may have changed).
10700 * Note that vmx_set_cr0 refers to efer set above.
10701 */
Jan Kiszka9e3e4db2013-09-03 21:11:45 +020010702 vmx_set_cr0(vcpu, vmcs12->host_cr0);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010703 /*
10704 * If we did fpu_activate()/fpu_deactivate() during L2's run, we need
10705 * to apply the same changes to L1's vmcs. We just set cr0 correctly,
10706 * but we also need to update cr0_guest_host_mask and exception_bitmap.
10707 */
10708 update_exception_bitmap(vcpu);
10709 vcpu->arch.cr0_guest_owned_bits = (vcpu->fpu_active ? X86_CR0_TS : 0);
10710 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
10711
10712 /*
10713 * Note that CR4_GUEST_HOST_MASK is already set in the original vmcs01
10714 * (KVM doesn't change it)- no reason to call set_cr4_guest_host_mask();
10715 */
10716 vcpu->arch.cr4_guest_owned_bits = ~vmcs_readl(CR4_GUEST_HOST_MASK);
Haozhong Zhang08e16742017-10-10 15:01:22 +080010717 vmx_set_cr4(vcpu, vmcs12->host_cr4);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010718
Jan Kiszka29bf08f2013-12-28 16:31:52 +010010719 nested_ept_uninit_mmu_context(vcpu);
Nadav Har'El155a97a2013-08-05 11:07:16 +030010720
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010721 kvm_set_cr3(vcpu, vmcs12->host_cr3);
10722 kvm_mmu_reset_context(vcpu);
10723
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +030010724 if (!enable_ept)
10725 vcpu->arch.walk_mmu->inject_page_fault = kvm_inject_page_fault;
10726
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010727 if (enable_vpid) {
10728 /*
10729 * Trivially support vpid by letting L2s share their parent
10730 * L1's vpid. TODO: move to a more elaborate solution, giving
10731 * each L2 its own vpid and exposing the vpid feature to L1.
10732 */
10733 vmx_flush_tlb(vcpu);
10734 }
10735
10736
10737 vmcs_write32(GUEST_SYSENTER_CS, vmcs12->host_ia32_sysenter_cs);
10738 vmcs_writel(GUEST_SYSENTER_ESP, vmcs12->host_ia32_sysenter_esp);
10739 vmcs_writel(GUEST_SYSENTER_EIP, vmcs12->host_ia32_sysenter_eip);
10740 vmcs_writel(GUEST_IDTR_BASE, vmcs12->host_idtr_base);
10741 vmcs_writel(GUEST_GDTR_BASE, vmcs12->host_gdtr_base);
Ladi Prosek1be0c0e2017-10-11 16:54:42 +020010742 vmcs_write32(GUEST_IDTR_LIMIT, 0xFFFF);
10743 vmcs_write32(GUEST_GDTR_LIMIT, 0xFFFF);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010744
Paolo Bonzini36be0b92014-02-24 12:30:04 +010010745 /* If not VM_EXIT_CLEAR_BNDCFGS, the L2 value propagates to L1. */
10746 if (vmcs12->vm_exit_controls & VM_EXIT_CLEAR_BNDCFGS)
10747 vmcs_write64(GUEST_BNDCFGS, 0);
10748
Jan Kiszka44811c02013-08-04 17:17:27 +020010749 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_PAT) {
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010750 vmcs_write64(GUEST_IA32_PAT, vmcs12->host_ia32_pat);
Jan Kiszka44811c02013-08-04 17:17:27 +020010751 vcpu->arch.pat = vmcs12->host_ia32_pat;
10752 }
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010753 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL)
10754 vmcs_write64(GUEST_IA32_PERF_GLOBAL_CTRL,
10755 vmcs12->host_ia32_perf_global_ctrl);
Jan Kiszka503cd0c2013-03-03 13:05:44 +010010756
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +080010757 /* Set L1 segment info according to Intel SDM
10758 27.5.2 Loading Host Segment and Descriptor-Table Registers */
10759 seg = (struct kvm_segment) {
10760 .base = 0,
10761 .limit = 0xFFFFFFFF,
10762 .selector = vmcs12->host_cs_selector,
10763 .type = 11,
10764 .present = 1,
10765 .s = 1,
10766 .g = 1
10767 };
10768 if (vmcs12->vm_exit_controls & VM_EXIT_HOST_ADDR_SPACE_SIZE)
10769 seg.l = 1;
10770 else
10771 seg.db = 1;
10772 vmx_set_segment(vcpu, &seg, VCPU_SREG_CS);
10773 seg = (struct kvm_segment) {
10774 .base = 0,
10775 .limit = 0xFFFFFFFF,
10776 .type = 3,
10777 .present = 1,
10778 .s = 1,
10779 .db = 1,
10780 .g = 1
10781 };
10782 seg.selector = vmcs12->host_ds_selector;
10783 vmx_set_segment(vcpu, &seg, VCPU_SREG_DS);
10784 seg.selector = vmcs12->host_es_selector;
10785 vmx_set_segment(vcpu, &seg, VCPU_SREG_ES);
10786 seg.selector = vmcs12->host_ss_selector;
10787 vmx_set_segment(vcpu, &seg, VCPU_SREG_SS);
10788 seg.selector = vmcs12->host_fs_selector;
10789 seg.base = vmcs12->host_fs_base;
10790 vmx_set_segment(vcpu, &seg, VCPU_SREG_FS);
10791 seg.selector = vmcs12->host_gs_selector;
10792 seg.base = vmcs12->host_gs_base;
10793 vmx_set_segment(vcpu, &seg, VCPU_SREG_GS);
10794 seg = (struct kvm_segment) {
Gleb Natapov205befd2013-08-04 15:08:06 +030010795 .base = vmcs12->host_tr_base,
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +080010796 .limit = 0x67,
10797 .selector = vmcs12->host_tr_selector,
10798 .type = 11,
10799 .present = 1
10800 };
10801 vmx_set_segment(vcpu, &seg, VCPU_SREG_TR);
10802
Jan Kiszka503cd0c2013-03-03 13:05:44 +010010803 kvm_set_dr(vcpu, 7, 0x400);
10804 vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
Wincy Vanff651cb2014-12-11 08:52:58 +030010805
Wincy Van3af18d92015-02-03 23:49:31 +080010806 if (cpu_has_vmx_msr_bitmap())
10807 vmx_set_msr_bitmap(vcpu);
10808
Wincy Vanff651cb2014-12-11 08:52:58 +030010809 if (nested_vmx_load_msr(vcpu, vmcs12->vm_exit_msr_load_addr,
10810 vmcs12->vm_exit_msr_load_count))
10811 nested_vmx_abort(vcpu, VMX_ABORT_LOAD_HOST_MSR_FAIL);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010812}
10813
10814/*
10815 * Emulate an exit from nested guest (L2) to L1, i.e., prepare to run L1
10816 * and modify vmcs12 to make it see what it would expect to see there if
10817 * L2 was its real guest. Must only be called when in L2 (is_guest_mode())
10818 */
Jan Kiszka533558b2014-01-04 18:47:20 +010010819static void nested_vmx_vmexit(struct kvm_vcpu *vcpu, u32 exit_reason,
10820 u32 exit_intr_info,
10821 unsigned long exit_qualification)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010822{
10823 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010824 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
10825
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010826 /* trying to cancel vmlaunch/vmresume is a bug */
10827 WARN_ON_ONCE(vmx->nested.nested_run_pending);
10828
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010829 leave_guest_mode(vcpu);
Jan Kiszka533558b2014-01-04 18:47:20 +010010830 prepare_vmcs12(vcpu, vmcs12, exit_reason, exit_intr_info,
10831 exit_qualification);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010832
Wincy Vanff651cb2014-12-11 08:52:58 +030010833 if (nested_vmx_store_msr(vcpu, vmcs12->vm_exit_msr_store_addr,
10834 vmcs12->vm_exit_msr_store_count))
10835 nested_vmx_abort(vcpu, VMX_ABORT_SAVE_GUEST_MSR_FAIL);
10836
Wanpeng Lif3380ca2014-08-05 12:42:23 +080010837 vmx_load_vmcs01(vcpu);
10838
Bandan Das77b0f5d2014-04-19 18:17:45 -040010839 if ((exit_reason == EXIT_REASON_EXTERNAL_INTERRUPT)
10840 && nested_exit_intr_ack_set(vcpu)) {
10841 int irq = kvm_cpu_get_interrupt(vcpu);
10842 WARN_ON(irq < 0);
10843 vmcs12->vm_exit_intr_info = irq |
10844 INTR_INFO_VALID_MASK | INTR_TYPE_EXT_INTR;
10845 }
10846
Jan Kiszka542060e2014-01-04 18:47:21 +010010847 trace_kvm_nested_vmexit_inject(vmcs12->vm_exit_reason,
10848 vmcs12->exit_qualification,
10849 vmcs12->idt_vectoring_info_field,
10850 vmcs12->vm_exit_intr_info,
10851 vmcs12->vm_exit_intr_error_code,
10852 KVM_ISA_VMX);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010853
Paolo Bonzini8391ce42016-07-07 14:58:33 +020010854 vm_entry_controls_reset_shadow(vmx);
10855 vm_exit_controls_reset_shadow(vmx);
Jan Kiszka36c3cc42013-02-23 22:35:37 +010010856 vmx_segment_cache_clear(vmx);
10857
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010858 /* if no vmcs02 cache requested, remove the one we used */
10859 if (VMCS02_POOL_SIZE == 0)
10860 nested_free_vmcs02(vmx, vmx->nested.current_vmptr);
10861
10862 load_vmcs12_host_state(vcpu, vmcs12);
10863
Paolo Bonzini93140062016-07-06 13:23:51 +020010864 /* Update any VMCS fields that might have changed while L2 ran */
Paolo Bonziniea26e4e2016-11-01 00:39:48 +010010865 vmcs_write64(TSC_OFFSET, vcpu->arch.tsc_offset);
Paolo Bonzini93140062016-07-06 13:23:51 +020010866 if (vmx->hv_deadline_tsc == -1)
10867 vmcs_clear_bits(PIN_BASED_VM_EXEC_CONTROL,
10868 PIN_BASED_VMX_PREEMPTION_TIMER);
10869 else
10870 vmcs_set_bits(PIN_BASED_VM_EXEC_CONTROL,
10871 PIN_BASED_VMX_PREEMPTION_TIMER);
Peter Feinerc95ba922016-08-17 09:36:47 -070010872 if (kvm_has_tsc_control)
10873 decache_tsc_multiplier(vmx);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010874
Radim Krčmářdccbfcf2016-08-08 20:16:23 +020010875 if (vmx->nested.change_vmcs01_virtual_x2apic_mode) {
10876 vmx->nested.change_vmcs01_virtual_x2apic_mode = false;
10877 vmx_set_virtual_x2apic_mode(vcpu,
10878 vcpu->arch.apic_base & X2APIC_ENABLE);
Jim Mattson8386ff52017-03-16 13:53:59 -070010879 } else if (!nested_cpu_has_ept(vmcs12) &&
10880 nested_cpu_has2(vmcs12,
10881 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES)) {
10882 vmx_flush_tlb_ept_only(vcpu);
Radim Krčmářdccbfcf2016-08-08 20:16:23 +020010883 }
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010884
10885 /* This is needed for same reason as it was needed in prepare_vmcs02 */
10886 vmx->host_rsp = 0;
10887
10888 /* Unpin physical memory we referred to in vmcs02 */
10889 if (vmx->nested.apic_access_page) {
10890 nested_release_page(vmx->nested.apic_access_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +020010891 vmx->nested.apic_access_page = NULL;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010892 }
Wanpeng Lia7c0b072014-08-21 19:46:50 +080010893 if (vmx->nested.virtual_apic_page) {
10894 nested_release_page(vmx->nested.virtual_apic_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +020010895 vmx->nested.virtual_apic_page = NULL;
Wanpeng Lia7c0b072014-08-21 19:46:50 +080010896 }
Wincy Van705699a2015-02-03 23:58:17 +080010897 if (vmx->nested.pi_desc_page) {
10898 kunmap(vmx->nested.pi_desc_page);
10899 nested_release_page(vmx->nested.pi_desc_page);
10900 vmx->nested.pi_desc_page = NULL;
10901 vmx->nested.pi_desc = NULL;
10902 }
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010903
10904 /*
Tang Chen38b99172014-09-24 15:57:54 +080010905 * We are now running in L2, mmu_notifier will force to reload the
10906 * page's hpa for L2 vmcs. Need to reload it for L1 before entering L1.
10907 */
Wanpeng Lic83b6d12016-09-06 17:20:33 +080010908 kvm_make_request(KVM_REQ_APIC_PAGE_RELOAD, vcpu);
Tang Chen38b99172014-09-24 15:57:54 +080010909
10910 /*
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010911 * Exiting from L2 to L1, we're now back to L1 which thinks it just
10912 * finished a VMLAUNCH or VMRESUME instruction, so we need to set the
10913 * success or failure flag accordingly.
10914 */
10915 if (unlikely(vmx->fail)) {
10916 vmx->fail = 0;
10917 nested_vmx_failValid(vcpu, vmcs_read32(VM_INSTRUCTION_ERROR));
10918 } else
10919 nested_vmx_succeed(vcpu);
Abel Gordon012f83c2013-04-18 14:39:25 +030010920 if (enable_shadow_vmcs)
10921 vmx->nested.sync_shadow_vmcs = true;
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010922
10923 /* in case we halted in L2 */
10924 vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010925}
10926
Nadav Har'El7c177932011-05-25 23:12:04 +030010927/*
Jan Kiszka42124922014-01-04 18:47:19 +010010928 * Forcibly leave nested mode in order to be able to reset the VCPU later on.
10929 */
10930static void vmx_leave_nested(struct kvm_vcpu *vcpu)
10931{
Wanpeng Lic886f282017-03-06 04:03:28 -080010932 if (is_guest_mode(vcpu)) {
10933 to_vmx(vcpu)->nested.nested_run_pending = 0;
Jan Kiszka533558b2014-01-04 18:47:20 +010010934 nested_vmx_vmexit(vcpu, -1, 0, 0);
Wanpeng Lic886f282017-03-06 04:03:28 -080010935 }
Jan Kiszka42124922014-01-04 18:47:19 +010010936 free_nested(to_vmx(vcpu));
10937}
10938
10939/*
Nadav Har'El7c177932011-05-25 23:12:04 +030010940 * L1's failure to enter L2 is a subset of a normal exit, as explained in
10941 * 23.7 "VM-entry failures during or after loading guest state" (this also
10942 * lists the acceptable exit-reason and exit-qualification parameters).
10943 * It should only be called before L2 actually succeeded to run, and when
10944 * vmcs01 is current (it doesn't leave_guest_mode() or switch vmcss).
10945 */
10946static void nested_vmx_entry_failure(struct kvm_vcpu *vcpu,
10947 struct vmcs12 *vmcs12,
10948 u32 reason, unsigned long qualification)
10949{
10950 load_vmcs12_host_state(vcpu, vmcs12);
10951 vmcs12->vm_exit_reason = reason | VMX_EXIT_REASONS_FAILED_VMENTRY;
10952 vmcs12->exit_qualification = qualification;
10953 nested_vmx_succeed(vcpu);
Abel Gordon012f83c2013-04-18 14:39:25 +030010954 if (enable_shadow_vmcs)
10955 to_vmx(vcpu)->nested.sync_shadow_vmcs = true;
Nadav Har'El7c177932011-05-25 23:12:04 +030010956}
10957
Joerg Roedel8a76d7f2011-04-04 12:39:27 +020010958static int vmx_check_intercept(struct kvm_vcpu *vcpu,
10959 struct x86_instruction_info *info,
10960 enum x86_intercept_stage stage)
10961{
10962 return X86EMUL_CONTINUE;
10963}
10964
Yunhong Jiang64672c92016-06-13 14:19:59 -070010965#ifdef CONFIG_X86_64
10966/* (a << shift) / divisor, return 1 if overflow otherwise 0 */
10967static inline int u64_shl_div_u64(u64 a, unsigned int shift,
10968 u64 divisor, u64 *result)
10969{
10970 u64 low = a << shift, high = a >> (64 - shift);
10971
10972 /* To avoid the overflow on divq */
10973 if (high >= divisor)
10974 return 1;
10975
10976 /* Low hold the result, high hold rem which is discarded */
10977 asm("divq %2\n\t" : "=a" (low), "=d" (high) :
10978 "rm" (divisor), "0" (low), "1" (high));
10979 *result = low;
10980
10981 return 0;
10982}
10983
10984static int vmx_set_hv_timer(struct kvm_vcpu *vcpu, u64 guest_deadline_tsc)
10985{
10986 struct vcpu_vmx *vmx = to_vmx(vcpu);
Paolo Bonzini9175d2e2016-06-27 15:08:01 +020010987 u64 tscl = rdtsc();
10988 u64 guest_tscl = kvm_read_l1_tsc(vcpu, tscl);
10989 u64 delta_tsc = max(guest_deadline_tsc, guest_tscl) - guest_tscl;
Yunhong Jiang64672c92016-06-13 14:19:59 -070010990
10991 /* Convert to host delta tsc if tsc scaling is enabled */
10992 if (vcpu->arch.tsc_scaling_ratio != kvm_default_tsc_scaling_ratio &&
10993 u64_shl_div_u64(delta_tsc,
10994 kvm_tsc_scaling_ratio_frac_bits,
10995 vcpu->arch.tsc_scaling_ratio,
10996 &delta_tsc))
10997 return -ERANGE;
10998
10999 /*
11000 * If the delta tsc can't fit in the 32 bit after the multi shift,
11001 * we can't use the preemption timer.
11002 * It's possible that it fits on later vmentries, but checking
11003 * on every vmentry is costly so we just use an hrtimer.
11004 */
11005 if (delta_tsc >> (cpu_preemption_timer_multi + 32))
11006 return -ERANGE;
11007
11008 vmx->hv_deadline_tsc = tscl + delta_tsc;
11009 vmcs_set_bits(PIN_BASED_VM_EXEC_CONTROL,
11010 PIN_BASED_VMX_PREEMPTION_TIMER);
11011 return 0;
11012}
11013
11014static void vmx_cancel_hv_timer(struct kvm_vcpu *vcpu)
11015{
11016 struct vcpu_vmx *vmx = to_vmx(vcpu);
11017 vmx->hv_deadline_tsc = -1;
11018 vmcs_clear_bits(PIN_BASED_VM_EXEC_CONTROL,
11019 PIN_BASED_VMX_PREEMPTION_TIMER);
11020}
11021#endif
11022
Paolo Bonzini48d89b92014-08-26 13:27:46 +020011023static void vmx_sched_in(struct kvm_vcpu *vcpu, int cpu)
Radim Krčmářae97a3b2014-08-21 18:08:06 +020011024{
Radim Krčmářb4a2d312014-08-21 18:08:08 +020011025 if (ple_gap)
11026 shrink_ple_window(vcpu);
Radim Krčmářae97a3b2014-08-21 18:08:06 +020011027}
11028
Kai Huang843e4332015-01-28 10:54:28 +080011029static void vmx_slot_enable_log_dirty(struct kvm *kvm,
11030 struct kvm_memory_slot *slot)
11031{
11032 kvm_mmu_slot_leaf_clear_dirty(kvm, slot);
11033 kvm_mmu_slot_largepage_remove_write_access(kvm, slot);
11034}
11035
11036static void vmx_slot_disable_log_dirty(struct kvm *kvm,
11037 struct kvm_memory_slot *slot)
11038{
11039 kvm_mmu_slot_set_dirty(kvm, slot);
11040}
11041
11042static void vmx_flush_log_dirty(struct kvm *kvm)
11043{
11044 kvm_flush_pml_buffers(kvm);
11045}
11046
11047static void vmx_enable_log_dirty_pt_masked(struct kvm *kvm,
11048 struct kvm_memory_slot *memslot,
11049 gfn_t offset, unsigned long mask)
11050{
11051 kvm_mmu_clear_dirty_pt_masked(kvm, memslot, offset, mask);
11052}
11053
Paolo Bonzini01c58b02017-06-06 12:57:04 +020011054static void __pi_post_block(struct kvm_vcpu *vcpu)
11055{
11056 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
11057 struct pi_desc old, new;
11058 unsigned int dest;
Paolo Bonzini01c58b02017-06-06 12:57:04 +020011059
11060 do {
11061 old.control = new.control = pi_desc->control;
Paolo Bonziniff5eb8f2017-06-06 12:57:05 +020011062 WARN(old.nv != POSTED_INTR_WAKEUP_VECTOR,
11063 "Wakeup handler not enabled while the VCPU is blocked\n");
Paolo Bonzini01c58b02017-06-06 12:57:04 +020011064
11065 dest = cpu_physical_id(vcpu->cpu);
11066
11067 if (x2apic_enabled())
11068 new.ndst = dest;
11069 else
11070 new.ndst = (dest << 8) & 0xFF00;
11071
Paolo Bonzini01c58b02017-06-06 12:57:04 +020011072 /* set 'NV' to 'notification vector' */
11073 new.nv = POSTED_INTR_VECTOR;
Paolo Bonziniea37f612017-09-28 17:58:41 +020011074 } while (cmpxchg64(&pi_desc->control, old.control,
11075 new.control) != old.control);
Paolo Bonzini01c58b02017-06-06 12:57:04 +020011076
Paolo Bonziniff5eb8f2017-06-06 12:57:05 +020011077 if (!WARN_ON_ONCE(vcpu->pre_pcpu == -1)) {
11078 spin_lock(&per_cpu(blocked_vcpu_on_cpu_lock, vcpu->pre_pcpu));
Paolo Bonzini01c58b02017-06-06 12:57:04 +020011079 list_del(&vcpu->blocked_vcpu_list);
Paolo Bonziniff5eb8f2017-06-06 12:57:05 +020011080 spin_unlock(&per_cpu(blocked_vcpu_on_cpu_lock, vcpu->pre_pcpu));
Paolo Bonzini01c58b02017-06-06 12:57:04 +020011081 vcpu->pre_pcpu = -1;
11082 }
11083}
11084
Feng Wuefc64402015-09-18 22:29:51 +080011085/*
Feng Wubf9f6ac2015-09-18 22:29:55 +080011086 * This routine does the following things for vCPU which is going
11087 * to be blocked if VT-d PI is enabled.
11088 * - Store the vCPU to the wakeup list, so when interrupts happen
11089 * we can find the right vCPU to wake up.
11090 * - Change the Posted-interrupt descriptor as below:
11091 * 'NDST' <-- vcpu->pre_pcpu
11092 * 'NV' <-- POSTED_INTR_WAKEUP_VECTOR
11093 * - If 'ON' is set during this process, which means at least one
11094 * interrupt is posted for this vCPU, we cannot block it, in
11095 * this case, return 1, otherwise, return 0.
11096 *
11097 */
Yunhong Jiangbc225122016-06-13 14:19:58 -070011098static int pi_pre_block(struct kvm_vcpu *vcpu)
Feng Wubf9f6ac2015-09-18 22:29:55 +080011099{
Feng Wubf9f6ac2015-09-18 22:29:55 +080011100 unsigned int dest;
11101 struct pi_desc old, new;
11102 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
11103
11104 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +080011105 !irq_remapping_cap(IRQ_POSTING_CAP) ||
11106 !kvm_vcpu_apicv_active(vcpu))
Feng Wubf9f6ac2015-09-18 22:29:55 +080011107 return 0;
11108
Paolo Bonziniff5eb8f2017-06-06 12:57:05 +020011109 WARN_ON(irqs_disabled());
11110 local_irq_disable();
11111 if (!WARN_ON_ONCE(vcpu->pre_pcpu != -1)) {
11112 vcpu->pre_pcpu = vcpu->cpu;
11113 spin_lock(&per_cpu(blocked_vcpu_on_cpu_lock, vcpu->pre_pcpu));
11114 list_add_tail(&vcpu->blocked_vcpu_list,
11115 &per_cpu(blocked_vcpu_on_cpu,
11116 vcpu->pre_pcpu));
11117 spin_unlock(&per_cpu(blocked_vcpu_on_cpu_lock, vcpu->pre_pcpu));
11118 }
Feng Wubf9f6ac2015-09-18 22:29:55 +080011119
11120 do {
11121 old.control = new.control = pi_desc->control;
11122
Feng Wubf9f6ac2015-09-18 22:29:55 +080011123 WARN((pi_desc->sn == 1),
11124 "Warning: SN field of posted-interrupts "
11125 "is set before blocking\n");
11126
11127 /*
11128 * Since vCPU can be preempted during this process,
11129 * vcpu->cpu could be different with pre_pcpu, we
11130 * need to set pre_pcpu as the destination of wakeup
11131 * notification event, then we can find the right vCPU
11132 * to wakeup in wakeup handler if interrupts happen
11133 * when the vCPU is in blocked state.
11134 */
11135 dest = cpu_physical_id(vcpu->pre_pcpu);
11136
11137 if (x2apic_enabled())
11138 new.ndst = dest;
11139 else
11140 new.ndst = (dest << 8) & 0xFF00;
11141
11142 /* set 'NV' to 'wakeup vector' */
11143 new.nv = POSTED_INTR_WAKEUP_VECTOR;
Paolo Bonziniea37f612017-09-28 17:58:41 +020011144 } while (cmpxchg64(&pi_desc->control, old.control,
11145 new.control) != old.control);
Feng Wubf9f6ac2015-09-18 22:29:55 +080011146
Paolo Bonziniff5eb8f2017-06-06 12:57:05 +020011147 /* We should not block the vCPU if an interrupt is posted for it. */
11148 if (pi_test_on(pi_desc) == 1)
11149 __pi_post_block(vcpu);
11150
11151 local_irq_enable();
11152 return (vcpu->pre_pcpu == -1);
Feng Wubf9f6ac2015-09-18 22:29:55 +080011153}
11154
Yunhong Jiangbc225122016-06-13 14:19:58 -070011155static int vmx_pre_block(struct kvm_vcpu *vcpu)
11156{
11157 if (pi_pre_block(vcpu))
11158 return 1;
11159
Yunhong Jiang64672c92016-06-13 14:19:59 -070011160 if (kvm_lapic_hv_timer_in_use(vcpu))
11161 kvm_lapic_switch_to_sw_timer(vcpu);
11162
Yunhong Jiangbc225122016-06-13 14:19:58 -070011163 return 0;
11164}
11165
11166static void pi_post_block(struct kvm_vcpu *vcpu)
Feng Wubf9f6ac2015-09-18 22:29:55 +080011167{
Paolo Bonziniff5eb8f2017-06-06 12:57:05 +020011168 if (vcpu->pre_pcpu == -1)
Feng Wubf9f6ac2015-09-18 22:29:55 +080011169 return;
11170
Paolo Bonziniff5eb8f2017-06-06 12:57:05 +020011171 WARN_ON(irqs_disabled());
11172 local_irq_disable();
Paolo Bonzini01c58b02017-06-06 12:57:04 +020011173 __pi_post_block(vcpu);
Paolo Bonziniff5eb8f2017-06-06 12:57:05 +020011174 local_irq_enable();
Feng Wubf9f6ac2015-09-18 22:29:55 +080011175}
11176
Yunhong Jiangbc225122016-06-13 14:19:58 -070011177static void vmx_post_block(struct kvm_vcpu *vcpu)
11178{
Yunhong Jiang64672c92016-06-13 14:19:59 -070011179 if (kvm_x86_ops->set_hv_timer)
11180 kvm_lapic_switch_to_hv_timer(vcpu);
11181
Yunhong Jiangbc225122016-06-13 14:19:58 -070011182 pi_post_block(vcpu);
11183}
11184
Feng Wubf9f6ac2015-09-18 22:29:55 +080011185/*
Feng Wuefc64402015-09-18 22:29:51 +080011186 * vmx_update_pi_irte - set IRTE for Posted-Interrupts
11187 *
11188 * @kvm: kvm
11189 * @host_irq: host irq of the interrupt
11190 * @guest_irq: gsi of the interrupt
11191 * @set: set or unset PI
11192 * returns 0 on success, < 0 on failure
11193 */
11194static int vmx_update_pi_irte(struct kvm *kvm, unsigned int host_irq,
11195 uint32_t guest_irq, bool set)
11196{
11197 struct kvm_kernel_irq_routing_entry *e;
11198 struct kvm_irq_routing_table *irq_rt;
11199 struct kvm_lapic_irq irq;
11200 struct kvm_vcpu *vcpu;
11201 struct vcpu_data vcpu_info;
Jan H. Schönherr3d4213f2017-09-07 19:02:30 +010011202 int idx, ret = 0;
Feng Wuefc64402015-09-18 22:29:51 +080011203
11204 if (!kvm_arch_has_assigned_device(kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +080011205 !irq_remapping_cap(IRQ_POSTING_CAP) ||
11206 !kvm_vcpu_apicv_active(kvm->vcpus[0]))
Feng Wuefc64402015-09-18 22:29:51 +080011207 return 0;
11208
11209 idx = srcu_read_lock(&kvm->irq_srcu);
11210 irq_rt = srcu_dereference(kvm->irq_routing, &kvm->irq_srcu);
Jan H. Schönherr3d4213f2017-09-07 19:02:30 +010011211 if (guest_irq >= irq_rt->nr_rt_entries ||
11212 hlist_empty(&irq_rt->map[guest_irq])) {
11213 pr_warn_once("no route for guest_irq %u/%u (broken user space?)\n",
11214 guest_irq, irq_rt->nr_rt_entries);
11215 goto out;
11216 }
Feng Wuefc64402015-09-18 22:29:51 +080011217
11218 hlist_for_each_entry(e, &irq_rt->map[guest_irq], link) {
11219 if (e->type != KVM_IRQ_ROUTING_MSI)
11220 continue;
11221 /*
11222 * VT-d PI cannot support posting multicast/broadcast
11223 * interrupts to a vCPU, we still use interrupt remapping
11224 * for these kind of interrupts.
11225 *
11226 * For lowest-priority interrupts, we only support
11227 * those with single CPU as the destination, e.g. user
11228 * configures the interrupts via /proc/irq or uses
11229 * irqbalance to make the interrupts single-CPU.
11230 *
11231 * We will support full lowest-priority interrupt later.
11232 */
11233
Radim Krčmář371313132016-07-12 22:09:27 +020011234 kvm_set_msi_irq(kvm, e, &irq);
Feng Wu23a1c252016-01-25 16:53:32 +080011235 if (!kvm_intr_is_single_vcpu(kvm, &irq, &vcpu)) {
11236 /*
11237 * Make sure the IRTE is in remapped mode if
11238 * we don't handle it in posted mode.
11239 */
11240 ret = irq_set_vcpu_affinity(host_irq, NULL);
11241 if (ret < 0) {
11242 printk(KERN_INFO
11243 "failed to back to remapped mode, irq: %u\n",
11244 host_irq);
11245 goto out;
11246 }
11247
Feng Wuefc64402015-09-18 22:29:51 +080011248 continue;
Feng Wu23a1c252016-01-25 16:53:32 +080011249 }
Feng Wuefc64402015-09-18 22:29:51 +080011250
11251 vcpu_info.pi_desc_addr = __pa(vcpu_to_pi_desc(vcpu));
11252 vcpu_info.vector = irq.vector;
11253
Feng Wub6ce9782016-01-25 16:53:35 +080011254 trace_kvm_pi_irte_update(vcpu->vcpu_id, host_irq, e->gsi,
Feng Wuefc64402015-09-18 22:29:51 +080011255 vcpu_info.vector, vcpu_info.pi_desc_addr, set);
11256
11257 if (set)
11258 ret = irq_set_vcpu_affinity(host_irq, &vcpu_info);
Haozhong Zhang0c4e39c2017-09-18 09:56:49 +080011259 else
Feng Wuefc64402015-09-18 22:29:51 +080011260 ret = irq_set_vcpu_affinity(host_irq, NULL);
Feng Wuefc64402015-09-18 22:29:51 +080011261
11262 if (ret < 0) {
11263 printk(KERN_INFO "%s: failed to update PI IRTE\n",
11264 __func__);
11265 goto out;
11266 }
11267 }
11268
11269 ret = 0;
11270out:
11271 srcu_read_unlock(&kvm->irq_srcu, idx);
11272 return ret;
11273}
11274
Ashok Rajc45dcc72016-06-22 14:59:56 +080011275static void vmx_setup_mce(struct kvm_vcpu *vcpu)
11276{
11277 if (vcpu->arch.mcg_cap & MCG_LMCE_P)
11278 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits |=
11279 FEATURE_CONTROL_LMCE;
11280 else
11281 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits &=
11282 ~FEATURE_CONTROL_LMCE;
11283}
11284
Kees Cook404f6aa2016-08-08 16:29:06 -070011285static struct kvm_x86_ops vmx_x86_ops __ro_after_init = {
Avi Kivity6aa8b732006-12-10 02:21:36 -080011286 .cpu_has_kvm_support = cpu_has_kvm_support,
11287 .disabled_by_bios = vmx_disabled_by_bios,
11288 .hardware_setup = hardware_setup,
11289 .hardware_unsetup = hardware_unsetup,
Yang, Sheng002c7f72007-07-31 14:23:01 +030011290 .check_processor_compatibility = vmx_check_processor_compat,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011291 .hardware_enable = hardware_enable,
11292 .hardware_disable = hardware_disable,
Sheng Yang04547152009-04-01 15:52:31 +080011293 .cpu_has_accelerated_tpr = report_flexpriority,
Paolo Bonzini6d396b52015-04-01 14:25:33 +020011294 .cpu_has_high_real_mode_segbase = vmx_has_high_real_mode_segbase,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011295
11296 .vcpu_create = vmx_create_vcpu,
11297 .vcpu_free = vmx_free_vcpu,
Avi Kivity04d2cc72007-09-10 18:10:54 +030011298 .vcpu_reset = vmx_vcpu_reset,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011299
Avi Kivity04d2cc72007-09-10 18:10:54 +030011300 .prepare_guest_switch = vmx_save_host_state,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011301 .vcpu_load = vmx_vcpu_load,
11302 .vcpu_put = vmx_vcpu_put,
11303
Paolo Bonzinia96036b2015-11-10 11:55:36 +010011304 .update_bp_intercept = update_exception_bitmap,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011305 .get_msr = vmx_get_msr,
11306 .set_msr = vmx_set_msr,
11307 .get_segment_base = vmx_get_segment_base,
11308 .get_segment = vmx_get_segment,
11309 .set_segment = vmx_set_segment,
Izik Eidus2e4d2652008-03-24 19:38:34 +020011310 .get_cpl = vmx_get_cpl,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011311 .get_cs_db_l_bits = vmx_get_cs_db_l_bits,
Avi Kivitye8467fd2009-12-29 18:43:06 +020011312 .decache_cr0_guest_bits = vmx_decache_cr0_guest_bits,
Avi Kivityaff48ba2010-12-05 18:56:11 +020011313 .decache_cr3 = vmx_decache_cr3,
Anthony Liguori25c4c272007-04-27 09:29:21 +030011314 .decache_cr4_guest_bits = vmx_decache_cr4_guest_bits,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011315 .set_cr0 = vmx_set_cr0,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011316 .set_cr3 = vmx_set_cr3,
11317 .set_cr4 = vmx_set_cr4,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011318 .set_efer = vmx_set_efer,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011319 .get_idt = vmx_get_idt,
11320 .set_idt = vmx_set_idt,
11321 .get_gdt = vmx_get_gdt,
11322 .set_gdt = vmx_set_gdt,
Jan Kiszka73aaf249e2014-01-04 18:47:16 +010011323 .get_dr6 = vmx_get_dr6,
11324 .set_dr6 = vmx_set_dr6,
Gleb Natapov020df072010-04-13 10:05:23 +030011325 .set_dr7 = vmx_set_dr7,
Paolo Bonzini81908bf2014-02-21 10:32:27 +010011326 .sync_dirty_debug_regs = vmx_sync_dirty_debug_regs,
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -030011327 .cache_reg = vmx_cache_reg,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011328 .get_rflags = vmx_get_rflags,
11329 .set_rflags = vmx_set_rflags,
Huaitong Hanbe94f6b2016-03-22 16:51:20 +080011330
11331 .get_pkru = vmx_get_pkru,
11332
Paolo Bonzini0fdd74f2015-05-20 11:33:43 +020011333 .fpu_activate = vmx_fpu_activate,
Avi Kivity02daab22009-12-30 12:40:26 +020011334 .fpu_deactivate = vmx_fpu_deactivate,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011335
11336 .tlb_flush = vmx_flush_tlb,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011337
Avi Kivity6aa8b732006-12-10 02:21:36 -080011338 .run = vmx_vcpu_run,
Avi Kivity6062d012009-03-23 17:35:17 +020011339 .handle_exit = vmx_handle_exit,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011340 .skip_emulated_instruction = skip_emulated_instruction,
Glauber Costa2809f5d2009-05-12 16:21:05 -040011341 .set_interrupt_shadow = vmx_set_interrupt_shadow,
11342 .get_interrupt_shadow = vmx_get_interrupt_shadow,
Ingo Molnar102d8322007-02-19 14:37:47 +020011343 .patch_hypercall = vmx_patch_hypercall,
Eddie Dong2a8067f2007-08-06 16:29:07 +030011344 .set_irq = vmx_inject_irq,
Gleb Natapov95ba8273132009-04-21 17:45:08 +030011345 .set_nmi = vmx_inject_nmi,
Avi Kivity298101d2007-11-25 13:41:11 +020011346 .queue_exception = vmx_queue_exception,
Avi Kivityb463a6f2010-07-20 15:06:17 +030011347 .cancel_injection = vmx_cancel_injection,
Gleb Natapov78646122009-03-23 12:12:11 +020011348 .interrupt_allowed = vmx_interrupt_allowed,
Gleb Natapov95ba8273132009-04-21 17:45:08 +030011349 .nmi_allowed = vmx_nmi_allowed,
Jan Kiszka3cfc3092009-11-12 01:04:25 +010011350 .get_nmi_mask = vmx_get_nmi_mask,
11351 .set_nmi_mask = vmx_set_nmi_mask,
Gleb Natapov95ba8273132009-04-21 17:45:08 +030011352 .enable_nmi_window = enable_nmi_window,
11353 .enable_irq_window = enable_irq_window,
11354 .update_cr8_intercept = update_cr8_intercept,
Yang Zhang8d146952013-01-25 10:18:50 +080011355 .set_virtual_x2apic_mode = vmx_set_virtual_x2apic_mode,
Tang Chen38b99172014-09-24 15:57:54 +080011356 .set_apic_access_page_addr = vmx_set_apic_access_page_addr,
Andrey Smetanind62caab2015-11-10 15:36:33 +030011357 .get_enable_apicv = vmx_get_enable_apicv,
11358 .refresh_apicv_exec_ctrl = vmx_refresh_apicv_exec_ctrl,
Yang Zhangc7c9c562013-01-25 10:18:51 +080011359 .load_eoi_exitmap = vmx_load_eoi_exitmap,
11360 .hwapic_irr_update = vmx_hwapic_irr_update,
11361 .hwapic_isr_update = vmx_hwapic_isr_update,
Yang Zhanga20ed542013-04-11 19:25:15 +080011362 .sync_pir_to_irr = vmx_sync_pir_to_irr,
11363 .deliver_posted_interrupt = vmx_deliver_posted_interrupt,
Gleb Natapov95ba8273132009-04-21 17:45:08 +030011364
Izik Eiduscbc94022007-10-25 00:29:55 +020011365 .set_tss_addr = vmx_set_tss_addr,
Sheng Yang67253af2008-04-25 10:20:22 +080011366 .get_tdp_level = get_ept_level,
Sheng Yang4b12f0d2009-04-27 20:35:42 +080011367 .get_mt_mask = vmx_get_mt_mask,
Marcelo Tosatti229456f2009-06-17 09:22:14 -030011368
Avi Kivity586f9602010-11-18 13:09:54 +020011369 .get_exit_info = vmx_get_exit_info,
Avi Kivity586f9602010-11-18 13:09:54 +020011370
Sheng Yang17cc3932010-01-05 19:02:27 +080011371 .get_lpage_level = vmx_get_lpage_level,
Sheng Yang0e851882009-12-18 16:48:46 +080011372
11373 .cpuid_update = vmx_cpuid_update,
Sheng Yang4e47c7a2009-12-18 16:48:47 +080011374
11375 .rdtscp_supported = vmx_rdtscp_supported,
Mao, Junjiead756a12012-07-02 01:18:48 +000011376 .invpcid_supported = vmx_invpcid_supported,
Joerg Roedeld4330ef2010-04-22 12:33:11 +020011377
11378 .set_supported_cpuid = vmx_set_supported_cpuid,
Sheng Yangf5f48ee2010-06-30 12:25:15 +080011379
11380 .has_wbinvd_exit = cpu_has_vmx_wbinvd_exit,
Zachary Amsden99e3e302010-08-19 22:07:17 -100011381
11382 .write_tsc_offset = vmx_write_tsc_offset,
Joerg Roedel1c97f0a2010-09-10 17:30:41 +020011383
11384 .set_tdp_cr3 = vmx_set_cr3,
Joerg Roedel8a76d7f2011-04-04 12:39:27 +020011385
11386 .check_intercept = vmx_check_intercept,
Yang Zhanga547c6d2013-04-11 19:25:10 +080011387 .handle_external_intr = vmx_handle_external_intr,
Liu, Jinsongda8999d2014-02-24 10:55:46 +000011388 .mpx_supported = vmx_mpx_supported,
Wanpeng Li55412b22014-12-02 19:21:30 +080011389 .xsaves_supported = vmx_xsaves_supported,
Jan Kiszkab6b8a142014-03-07 20:03:12 +010011390
11391 .check_nested_events = vmx_check_nested_events,
Radim Krčmářae97a3b2014-08-21 18:08:06 +020011392
11393 .sched_in = vmx_sched_in,
Kai Huang843e4332015-01-28 10:54:28 +080011394
11395 .slot_enable_log_dirty = vmx_slot_enable_log_dirty,
11396 .slot_disable_log_dirty = vmx_slot_disable_log_dirty,
11397 .flush_log_dirty = vmx_flush_log_dirty,
11398 .enable_log_dirty_pt_masked = vmx_enable_log_dirty_pt_masked,
Wei Huang25462f72015-06-19 15:45:05 +020011399
Feng Wubf9f6ac2015-09-18 22:29:55 +080011400 .pre_block = vmx_pre_block,
11401 .post_block = vmx_post_block,
11402
Wei Huang25462f72015-06-19 15:45:05 +020011403 .pmu_ops = &intel_pmu_ops,
Feng Wuefc64402015-09-18 22:29:51 +080011404
11405 .update_pi_irte = vmx_update_pi_irte,
Yunhong Jiang64672c92016-06-13 14:19:59 -070011406
11407#ifdef CONFIG_X86_64
11408 .set_hv_timer = vmx_set_hv_timer,
11409 .cancel_hv_timer = vmx_cancel_hv_timer,
11410#endif
Ashok Rajc45dcc72016-06-22 14:59:56 +080011411
11412 .setup_mce = vmx_setup_mce,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011413};
11414
11415static int __init vmx_init(void)
11416{
Tiejun Chen34a1cd62014-10-28 10:14:48 +080011417 int r = kvm_init(&vmx_x86_ops, sizeof(struct vcpu_vmx),
11418 __alignof__(struct vcpu_vmx), THIS_MODULE);
He, Qingfdef3ad2007-04-30 09:45:24 +030011419 if (r)
Tiejun Chen34a1cd62014-10-28 10:14:48 +080011420 return r;
Sheng Yang25c5f222008-03-28 13:18:56 +080011421
Dave Young2965faa2015-09-09 15:38:55 -070011422#ifdef CONFIG_KEXEC_CORE
Zhang Yanfei8f536b72012-12-06 23:43:34 +080011423 rcu_assign_pointer(crash_vmclear_loaded_vmcss,
11424 crash_vmclear_local_loaded_vmcss);
11425#endif
11426
He, Qingfdef3ad2007-04-30 09:45:24 +030011427 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -080011428}
11429
11430static void __exit vmx_exit(void)
11431{
Dave Young2965faa2015-09-09 15:38:55 -070011432#ifdef CONFIG_KEXEC_CORE
Monam Agarwal3b63a432014-03-22 12:28:10 +053011433 RCU_INIT_POINTER(crash_vmclear_loaded_vmcss, NULL);
Zhang Yanfei8f536b72012-12-06 23:43:34 +080011434 synchronize_rcu();
11435#endif
11436
Zhang Xiantaocb498ea2007-11-14 20:39:31 +080011437 kvm_exit();
Avi Kivity6aa8b732006-12-10 02:21:36 -080011438}
11439
11440module_init(vmx_init)
11441module_exit(vmx_exit)