blob: b083642718f0f0fc476ecc11f3daf1ca28c82eae [file] [log] [blame]
Mark Brown2159ad92012-10-11 11:54:02 +09001/*
2 * wm_adsp.c -- Wolfson ADSP support
3 *
4 * Copyright 2012 Wolfson Microelectronics plc
5 *
6 * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 */
12
13#include <linux/module.h>
14#include <linux/moduleparam.h>
15#include <linux/init.h>
16#include <linux/delay.h>
17#include <linux/firmware.h>
Mark Browncf17c832013-01-30 14:37:23 +080018#include <linux/list.h>
Mark Brown2159ad92012-10-11 11:54:02 +090019#include <linux/pm.h>
20#include <linux/pm_runtime.h>
21#include <linux/regmap.h>
Mark Brown973838a2012-11-28 17:20:32 +000022#include <linux/regulator/consumer.h>
Mark Brown2159ad92012-10-11 11:54:02 +090023#include <linux/slab.h>
Charles Keepaxcdcd7f72014-11-14 15:40:45 +000024#include <linux/vmalloc.h>
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +010025#include <linux/workqueue.h>
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +010026#include <linux/debugfs.h>
Mark Brown2159ad92012-10-11 11:54:02 +090027#include <sound/core.h>
28#include <sound/pcm.h>
29#include <sound/pcm_params.h>
30#include <sound/soc.h>
31#include <sound/jack.h>
32#include <sound/initval.h>
33#include <sound/tlv.h>
34
35#include <linux/mfd/arizona/registers.h>
36
Mark Browndc914282013-02-18 19:09:23 +000037#include "arizona.h"
Mark Brown2159ad92012-10-11 11:54:02 +090038#include "wm_adsp.h"
39
40#define adsp_crit(_dsp, fmt, ...) \
41 dev_crit(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
42#define adsp_err(_dsp, fmt, ...) \
43 dev_err(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
44#define adsp_warn(_dsp, fmt, ...) \
45 dev_warn(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
46#define adsp_info(_dsp, fmt, ...) \
47 dev_info(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
48#define adsp_dbg(_dsp, fmt, ...) \
49 dev_dbg(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
50
51#define ADSP1_CONTROL_1 0x00
52#define ADSP1_CONTROL_2 0x02
53#define ADSP1_CONTROL_3 0x03
54#define ADSP1_CONTROL_4 0x04
55#define ADSP1_CONTROL_5 0x06
56#define ADSP1_CONTROL_6 0x07
57#define ADSP1_CONTROL_7 0x08
58#define ADSP1_CONTROL_8 0x09
59#define ADSP1_CONTROL_9 0x0A
60#define ADSP1_CONTROL_10 0x0B
61#define ADSP1_CONTROL_11 0x0C
62#define ADSP1_CONTROL_12 0x0D
63#define ADSP1_CONTROL_13 0x0F
64#define ADSP1_CONTROL_14 0x10
65#define ADSP1_CONTROL_15 0x11
66#define ADSP1_CONTROL_16 0x12
67#define ADSP1_CONTROL_17 0x13
68#define ADSP1_CONTROL_18 0x14
69#define ADSP1_CONTROL_19 0x16
70#define ADSP1_CONTROL_20 0x17
71#define ADSP1_CONTROL_21 0x18
72#define ADSP1_CONTROL_22 0x1A
73#define ADSP1_CONTROL_23 0x1B
74#define ADSP1_CONTROL_24 0x1C
75#define ADSP1_CONTROL_25 0x1E
76#define ADSP1_CONTROL_26 0x20
77#define ADSP1_CONTROL_27 0x21
78#define ADSP1_CONTROL_28 0x22
79#define ADSP1_CONTROL_29 0x23
80#define ADSP1_CONTROL_30 0x24
81#define ADSP1_CONTROL_31 0x26
82
83/*
84 * ADSP1 Control 19
85 */
86#define ADSP1_WDMA_BUFFER_LENGTH_MASK 0x00FF /* DSP1_WDMA_BUFFER_LENGTH - [7:0] */
87#define ADSP1_WDMA_BUFFER_LENGTH_SHIFT 0 /* DSP1_WDMA_BUFFER_LENGTH - [7:0] */
88#define ADSP1_WDMA_BUFFER_LENGTH_WIDTH 8 /* DSP1_WDMA_BUFFER_LENGTH - [7:0] */
89
90
91/*
92 * ADSP1 Control 30
93 */
94#define ADSP1_DBG_CLK_ENA 0x0008 /* DSP1_DBG_CLK_ENA */
95#define ADSP1_DBG_CLK_ENA_MASK 0x0008 /* DSP1_DBG_CLK_ENA */
96#define ADSP1_DBG_CLK_ENA_SHIFT 3 /* DSP1_DBG_CLK_ENA */
97#define ADSP1_DBG_CLK_ENA_WIDTH 1 /* DSP1_DBG_CLK_ENA */
98#define ADSP1_SYS_ENA 0x0004 /* DSP1_SYS_ENA */
99#define ADSP1_SYS_ENA_MASK 0x0004 /* DSP1_SYS_ENA */
100#define ADSP1_SYS_ENA_SHIFT 2 /* DSP1_SYS_ENA */
101#define ADSP1_SYS_ENA_WIDTH 1 /* DSP1_SYS_ENA */
102#define ADSP1_CORE_ENA 0x0002 /* DSP1_CORE_ENA */
103#define ADSP1_CORE_ENA_MASK 0x0002 /* DSP1_CORE_ENA */
104#define ADSP1_CORE_ENA_SHIFT 1 /* DSP1_CORE_ENA */
105#define ADSP1_CORE_ENA_WIDTH 1 /* DSP1_CORE_ENA */
106#define ADSP1_START 0x0001 /* DSP1_START */
107#define ADSP1_START_MASK 0x0001 /* DSP1_START */
108#define ADSP1_START_SHIFT 0 /* DSP1_START */
109#define ADSP1_START_WIDTH 1 /* DSP1_START */
110
Chris Rattray94e205b2013-01-18 08:43:09 +0000111/*
112 * ADSP1 Control 31
113 */
114#define ADSP1_CLK_SEL_MASK 0x0007 /* CLK_SEL_ENA */
115#define ADSP1_CLK_SEL_SHIFT 0 /* CLK_SEL_ENA */
116#define ADSP1_CLK_SEL_WIDTH 3 /* CLK_SEL_ENA */
117
Mark Brown2d30b572013-01-28 20:18:17 +0800118#define ADSP2_CONTROL 0x0
119#define ADSP2_CLOCKING 0x1
120#define ADSP2_STATUS1 0x4
121#define ADSP2_WDMA_CONFIG_1 0x30
122#define ADSP2_WDMA_CONFIG_2 0x31
123#define ADSP2_RDMA_CONFIG_1 0x34
Mark Brown2159ad92012-10-11 11:54:02 +0900124
Richard Fitzgerald10337b02015-05-29 10:23:07 +0100125#define ADSP2_SCRATCH0 0x40
126#define ADSP2_SCRATCH1 0x41
127#define ADSP2_SCRATCH2 0x42
128#define ADSP2_SCRATCH3 0x43
129
Mark Brown2159ad92012-10-11 11:54:02 +0900130/*
131 * ADSP2 Control
132 */
133
134#define ADSP2_MEM_ENA 0x0010 /* DSP1_MEM_ENA */
135#define ADSP2_MEM_ENA_MASK 0x0010 /* DSP1_MEM_ENA */
136#define ADSP2_MEM_ENA_SHIFT 4 /* DSP1_MEM_ENA */
137#define ADSP2_MEM_ENA_WIDTH 1 /* DSP1_MEM_ENA */
138#define ADSP2_SYS_ENA 0x0004 /* DSP1_SYS_ENA */
139#define ADSP2_SYS_ENA_MASK 0x0004 /* DSP1_SYS_ENA */
140#define ADSP2_SYS_ENA_SHIFT 2 /* DSP1_SYS_ENA */
141#define ADSP2_SYS_ENA_WIDTH 1 /* DSP1_SYS_ENA */
142#define ADSP2_CORE_ENA 0x0002 /* DSP1_CORE_ENA */
143#define ADSP2_CORE_ENA_MASK 0x0002 /* DSP1_CORE_ENA */
144#define ADSP2_CORE_ENA_SHIFT 1 /* DSP1_CORE_ENA */
145#define ADSP2_CORE_ENA_WIDTH 1 /* DSP1_CORE_ENA */
146#define ADSP2_START 0x0001 /* DSP1_START */
147#define ADSP2_START_MASK 0x0001 /* DSP1_START */
148#define ADSP2_START_SHIFT 0 /* DSP1_START */
149#define ADSP2_START_WIDTH 1 /* DSP1_START */
150
151/*
Mark Brown973838a2012-11-28 17:20:32 +0000152 * ADSP2 clocking
153 */
154#define ADSP2_CLK_SEL_MASK 0x0007 /* CLK_SEL_ENA */
155#define ADSP2_CLK_SEL_SHIFT 0 /* CLK_SEL_ENA */
156#define ADSP2_CLK_SEL_WIDTH 3 /* CLK_SEL_ENA */
157
158/*
Mark Brown2159ad92012-10-11 11:54:02 +0900159 * ADSP2 Status 1
160 */
161#define ADSP2_RAM_RDY 0x0001
162#define ADSP2_RAM_RDY_MASK 0x0001
163#define ADSP2_RAM_RDY_SHIFT 0
164#define ADSP2_RAM_RDY_WIDTH 1
165
Mark Browncf17c832013-01-30 14:37:23 +0800166struct wm_adsp_buf {
167 struct list_head list;
168 void *buf;
169};
170
171static struct wm_adsp_buf *wm_adsp_buf_alloc(const void *src, size_t len,
172 struct list_head *list)
173{
174 struct wm_adsp_buf *buf = kzalloc(sizeof(*buf), GFP_KERNEL);
175
176 if (buf == NULL)
177 return NULL;
178
Charles Keepaxcdcd7f72014-11-14 15:40:45 +0000179 buf->buf = vmalloc(len);
Mark Browncf17c832013-01-30 14:37:23 +0800180 if (!buf->buf) {
Charles Keepaxcdcd7f72014-11-14 15:40:45 +0000181 vfree(buf);
Mark Browncf17c832013-01-30 14:37:23 +0800182 return NULL;
183 }
Charles Keepaxcdcd7f72014-11-14 15:40:45 +0000184 memcpy(buf->buf, src, len);
Mark Browncf17c832013-01-30 14:37:23 +0800185
186 if (list)
187 list_add_tail(&buf->list, list);
188
189 return buf;
190}
191
192static void wm_adsp_buf_free(struct list_head *list)
193{
194 while (!list_empty(list)) {
195 struct wm_adsp_buf *buf = list_first_entry(list,
196 struct wm_adsp_buf,
197 list);
198 list_del(&buf->list);
Charles Keepaxcdcd7f72014-11-14 15:40:45 +0000199 vfree(buf->buf);
Mark Browncf17c832013-01-30 14:37:23 +0800200 kfree(buf);
201 }
202}
203
Charles Keepax04d13002015-11-26 14:01:52 +0000204#define WM_ADSP_FW_MBC_VSS 0
205#define WM_ADSP_FW_HIFI 1
206#define WM_ADSP_FW_TX 2
207#define WM_ADSP_FW_TX_SPK 3
208#define WM_ADSP_FW_RX 4
209#define WM_ADSP_FW_RX_ANC 5
210#define WM_ADSP_FW_CTRL 6
211#define WM_ADSP_FW_ASR 7
212#define WM_ADSP_FW_TRACE 8
213#define WM_ADSP_FW_SPK_PROT 9
214#define WM_ADSP_FW_MISC 10
Mark Brown1023dbd2013-01-11 22:58:28 +0000215
Charles Keepax04d13002015-11-26 14:01:52 +0000216#define WM_ADSP_NUM_FW 11
Mark Browndd84f922013-03-08 15:25:58 +0800217
Mark Brown1023dbd2013-01-11 22:58:28 +0000218static const char *wm_adsp_fw_text[WM_ADSP_NUM_FW] = {
Charles Keepax04d13002015-11-26 14:01:52 +0000219 [WM_ADSP_FW_MBC_VSS] = "MBC/VSS",
220 [WM_ADSP_FW_HIFI] = "MasterHiFi",
221 [WM_ADSP_FW_TX] = "Tx",
222 [WM_ADSP_FW_TX_SPK] = "Tx Speaker",
223 [WM_ADSP_FW_RX] = "Rx",
224 [WM_ADSP_FW_RX_ANC] = "Rx ANC",
225 [WM_ADSP_FW_CTRL] = "Voice Ctrl",
226 [WM_ADSP_FW_ASR] = "ASR Assist",
227 [WM_ADSP_FW_TRACE] = "Dbg Trace",
228 [WM_ADSP_FW_SPK_PROT] = "Protection",
229 [WM_ADSP_FW_MISC] = "Misc",
Mark Brown1023dbd2013-01-11 22:58:28 +0000230};
231
232static struct {
233 const char *file;
234} wm_adsp_fw[WM_ADSP_NUM_FW] = {
Charles Keepax04d13002015-11-26 14:01:52 +0000235 [WM_ADSP_FW_MBC_VSS] = { .file = "mbc-vss" },
236 [WM_ADSP_FW_HIFI] = { .file = "hifi" },
237 [WM_ADSP_FW_TX] = { .file = "tx" },
238 [WM_ADSP_FW_TX_SPK] = { .file = "tx-spk" },
239 [WM_ADSP_FW_RX] = { .file = "rx" },
240 [WM_ADSP_FW_RX_ANC] = { .file = "rx-anc" },
241 [WM_ADSP_FW_CTRL] = { .file = "ctrl" },
242 [WM_ADSP_FW_ASR] = { .file = "asr" },
243 [WM_ADSP_FW_TRACE] = { .file = "trace" },
244 [WM_ADSP_FW_SPK_PROT] = { .file = "spk-prot" },
245 [WM_ADSP_FW_MISC] = { .file = "misc" },
Mark Brown1023dbd2013-01-11 22:58:28 +0000246};
247
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100248struct wm_coeff_ctl_ops {
249 int (*xget)(struct snd_kcontrol *kcontrol,
250 struct snd_ctl_elem_value *ucontrol);
251 int (*xput)(struct snd_kcontrol *kcontrol,
252 struct snd_ctl_elem_value *ucontrol);
253 int (*xinfo)(struct snd_kcontrol *kcontrol,
254 struct snd_ctl_elem_info *uinfo);
255};
256
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100257struct wm_coeff_ctl {
258 const char *name;
Charles Keepax23237362015-04-13 13:28:02 +0100259 const char *fw_name;
Charles Keepax3809f002015-04-13 13:27:54 +0100260 struct wm_adsp_alg_region alg_region;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100261 struct wm_coeff_ctl_ops ops;
Charles Keepax3809f002015-04-13 13:27:54 +0100262 struct wm_adsp *dsp;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100263 unsigned int enabled:1;
264 struct list_head list;
265 void *cache;
Charles Keepax23237362015-04-13 13:28:02 +0100266 unsigned int offset;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100267 size_t len;
Dimitris Papastamos0c2e3f32013-05-28 12:01:50 +0100268 unsigned int set:1;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100269 struct snd_kcontrol *kcontrol;
Charles Keepax26c22a12015-04-20 13:52:45 +0100270 unsigned int flags;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100271};
272
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +0100273#ifdef CONFIG_DEBUG_FS
274static void wm_adsp_debugfs_save_wmfwname(struct wm_adsp *dsp, const char *s)
275{
276 char *tmp = kasprintf(GFP_KERNEL, "%s\n", s);
277
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +0100278 kfree(dsp->wmfw_file_name);
279 dsp->wmfw_file_name = tmp;
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +0100280}
281
282static void wm_adsp_debugfs_save_binname(struct wm_adsp *dsp, const char *s)
283{
284 char *tmp = kasprintf(GFP_KERNEL, "%s\n", s);
285
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +0100286 kfree(dsp->bin_file_name);
287 dsp->bin_file_name = tmp;
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +0100288}
289
290static void wm_adsp_debugfs_clear(struct wm_adsp *dsp)
291{
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +0100292 kfree(dsp->wmfw_file_name);
293 kfree(dsp->bin_file_name);
294 dsp->wmfw_file_name = NULL;
295 dsp->bin_file_name = NULL;
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +0100296}
297
298static ssize_t wm_adsp_debugfs_wmfw_read(struct file *file,
299 char __user *user_buf,
300 size_t count, loff_t *ppos)
301{
302 struct wm_adsp *dsp = file->private_data;
303 ssize_t ret;
304
Charles Keepax078e7182015-12-08 16:08:26 +0000305 mutex_lock(&dsp->pwr_lock);
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +0100306
307 if (!dsp->wmfw_file_name || !dsp->running)
308 ret = 0;
309 else
310 ret = simple_read_from_buffer(user_buf, count, ppos,
311 dsp->wmfw_file_name,
312 strlen(dsp->wmfw_file_name));
313
Charles Keepax078e7182015-12-08 16:08:26 +0000314 mutex_unlock(&dsp->pwr_lock);
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +0100315 return ret;
316}
317
318static ssize_t wm_adsp_debugfs_bin_read(struct file *file,
319 char __user *user_buf,
320 size_t count, loff_t *ppos)
321{
322 struct wm_adsp *dsp = file->private_data;
323 ssize_t ret;
324
Charles Keepax078e7182015-12-08 16:08:26 +0000325 mutex_lock(&dsp->pwr_lock);
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +0100326
327 if (!dsp->bin_file_name || !dsp->running)
328 ret = 0;
329 else
330 ret = simple_read_from_buffer(user_buf, count, ppos,
331 dsp->bin_file_name,
332 strlen(dsp->bin_file_name));
333
Charles Keepax078e7182015-12-08 16:08:26 +0000334 mutex_unlock(&dsp->pwr_lock);
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +0100335 return ret;
336}
337
338static const struct {
339 const char *name;
340 const struct file_operations fops;
341} wm_adsp_debugfs_fops[] = {
342 {
343 .name = "wmfw_file_name",
344 .fops = {
345 .open = simple_open,
346 .read = wm_adsp_debugfs_wmfw_read,
347 },
348 },
349 {
350 .name = "bin_file_name",
351 .fops = {
352 .open = simple_open,
353 .read = wm_adsp_debugfs_bin_read,
354 },
355 },
356};
357
358static void wm_adsp2_init_debugfs(struct wm_adsp *dsp,
359 struct snd_soc_codec *codec)
360{
361 struct dentry *root = NULL;
362 char *root_name;
363 int i;
364
365 if (!codec->component.debugfs_root) {
366 adsp_err(dsp, "No codec debugfs root\n");
367 goto err;
368 }
369
370 root_name = kmalloc(PAGE_SIZE, GFP_KERNEL);
371 if (!root_name)
372 goto err;
373
374 snprintf(root_name, PAGE_SIZE, "dsp%d", dsp->num);
375 root = debugfs_create_dir(root_name, codec->component.debugfs_root);
376 kfree(root_name);
377
378 if (!root)
379 goto err;
380
381 if (!debugfs_create_bool("running", S_IRUGO, root, &dsp->running))
382 goto err;
383
384 if (!debugfs_create_x32("fw_id", S_IRUGO, root, &dsp->fw_id))
385 goto err;
386
387 if (!debugfs_create_x32("fw_version", S_IRUGO, root,
388 &dsp->fw_id_version))
389 goto err;
390
391 for (i = 0; i < ARRAY_SIZE(wm_adsp_debugfs_fops); ++i) {
392 if (!debugfs_create_file(wm_adsp_debugfs_fops[i].name,
393 S_IRUGO, root, dsp,
394 &wm_adsp_debugfs_fops[i].fops))
395 goto err;
396 }
397
398 dsp->debugfs_root = root;
399 return;
400
401err:
402 debugfs_remove_recursive(root);
403 adsp_err(dsp, "Failed to create debugfs\n");
404}
405
406static void wm_adsp2_cleanup_debugfs(struct wm_adsp *dsp)
407{
408 wm_adsp_debugfs_clear(dsp);
409 debugfs_remove_recursive(dsp->debugfs_root);
410}
411#else
412static inline void wm_adsp2_init_debugfs(struct wm_adsp *dsp,
413 struct snd_soc_codec *codec)
414{
415}
416
417static inline void wm_adsp2_cleanup_debugfs(struct wm_adsp *dsp)
418{
419}
420
421static inline void wm_adsp_debugfs_save_wmfwname(struct wm_adsp *dsp,
422 const char *s)
423{
424}
425
426static inline void wm_adsp_debugfs_save_binname(struct wm_adsp *dsp,
427 const char *s)
428{
429}
430
431static inline void wm_adsp_debugfs_clear(struct wm_adsp *dsp)
432{
433}
434#endif
435
Mark Brown1023dbd2013-01-11 22:58:28 +0000436static int wm_adsp_fw_get(struct snd_kcontrol *kcontrol,
437 struct snd_ctl_elem_value *ucontrol)
438{
Lars-Peter Clausenea53bf72014-03-18 09:02:04 +0100439 struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
Mark Brown1023dbd2013-01-11 22:58:28 +0000440 struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
Charles Keepax3809f002015-04-13 13:27:54 +0100441 struct wm_adsp *dsp = snd_soc_codec_get_drvdata(codec);
Mark Brown1023dbd2013-01-11 22:58:28 +0000442
Charles Keepax3809f002015-04-13 13:27:54 +0100443 ucontrol->value.integer.value[0] = dsp[e->shift_l].fw;
Mark Brown1023dbd2013-01-11 22:58:28 +0000444
445 return 0;
446}
447
448static int wm_adsp_fw_put(struct snd_kcontrol *kcontrol,
449 struct snd_ctl_elem_value *ucontrol)
450{
Lars-Peter Clausenea53bf72014-03-18 09:02:04 +0100451 struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
Mark Brown1023dbd2013-01-11 22:58:28 +0000452 struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
Charles Keepax3809f002015-04-13 13:27:54 +0100453 struct wm_adsp *dsp = snd_soc_codec_get_drvdata(codec);
Charles Keepaxd27c5e12015-12-08 16:08:28 +0000454 int ret = 0;
Mark Brown1023dbd2013-01-11 22:58:28 +0000455
Charles Keepax3809f002015-04-13 13:27:54 +0100456 if (ucontrol->value.integer.value[0] == dsp[e->shift_l].fw)
Mark Brown1023dbd2013-01-11 22:58:28 +0000457 return 0;
458
459 if (ucontrol->value.integer.value[0] >= WM_ADSP_NUM_FW)
460 return -EINVAL;
461
Charles Keepaxd27c5e12015-12-08 16:08:28 +0000462 mutex_lock(&dsp[e->shift_l].pwr_lock);
463
Charles Keepax3809f002015-04-13 13:27:54 +0100464 if (dsp[e->shift_l].running)
Charles Keepaxd27c5e12015-12-08 16:08:28 +0000465 ret = -EBUSY;
466 else
467 dsp[e->shift_l].fw = ucontrol->value.integer.value[0];
Mark Brown1023dbd2013-01-11 22:58:28 +0000468
Charles Keepaxd27c5e12015-12-08 16:08:28 +0000469 mutex_unlock(&dsp[e->shift_l].pwr_lock);
Mark Brown1023dbd2013-01-11 22:58:28 +0000470
Charles Keepaxd27c5e12015-12-08 16:08:28 +0000471 return ret;
Mark Brown1023dbd2013-01-11 22:58:28 +0000472}
473
474static const struct soc_enum wm_adsp_fw_enum[] = {
475 SOC_ENUM_SINGLE(0, 0, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text),
476 SOC_ENUM_SINGLE(0, 1, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text),
477 SOC_ENUM_SINGLE(0, 2, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text),
478 SOC_ENUM_SINGLE(0, 3, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text),
479};
480
Richard Fitzgerald336d0442015-06-18 13:43:19 +0100481const struct snd_kcontrol_new wm_adsp_fw_controls[] = {
Mark Brown1023dbd2013-01-11 22:58:28 +0000482 SOC_ENUM_EXT("DSP1 Firmware", wm_adsp_fw_enum[0],
483 wm_adsp_fw_get, wm_adsp_fw_put),
484 SOC_ENUM_EXT("DSP2 Firmware", wm_adsp_fw_enum[1],
485 wm_adsp_fw_get, wm_adsp_fw_put),
486 SOC_ENUM_EXT("DSP3 Firmware", wm_adsp_fw_enum[2],
487 wm_adsp_fw_get, wm_adsp_fw_put),
Richard Fitzgerald336d0442015-06-18 13:43:19 +0100488 SOC_ENUM_EXT("DSP4 Firmware", wm_adsp_fw_enum[3],
489 wm_adsp_fw_get, wm_adsp_fw_put),
Mark Brownb6ed61cf2013-03-29 18:00:24 +0000490};
Richard Fitzgerald336d0442015-06-18 13:43:19 +0100491EXPORT_SYMBOL_GPL(wm_adsp_fw_controls);
Mark Brown2159ad92012-10-11 11:54:02 +0900492
493static struct wm_adsp_region const *wm_adsp_find_region(struct wm_adsp *dsp,
494 int type)
495{
496 int i;
497
498 for (i = 0; i < dsp->num_mems; i++)
499 if (dsp->mem[i].type == type)
500 return &dsp->mem[i];
501
502 return NULL;
503}
504
Charles Keepax3809f002015-04-13 13:27:54 +0100505static unsigned int wm_adsp_region_to_reg(struct wm_adsp_region const *mem,
Mark Brown45b9ee72013-01-08 16:02:06 +0000506 unsigned int offset)
507{
Charles Keepax3809f002015-04-13 13:27:54 +0100508 if (WARN_ON(!mem))
Takashi Iwai6c452bd2013-11-05 18:40:00 +0100509 return offset;
Charles Keepax3809f002015-04-13 13:27:54 +0100510 switch (mem->type) {
Mark Brown45b9ee72013-01-08 16:02:06 +0000511 case WMFW_ADSP1_PM:
Charles Keepax3809f002015-04-13 13:27:54 +0100512 return mem->base + (offset * 3);
Mark Brown45b9ee72013-01-08 16:02:06 +0000513 case WMFW_ADSP1_DM:
Charles Keepax3809f002015-04-13 13:27:54 +0100514 return mem->base + (offset * 2);
Mark Brown45b9ee72013-01-08 16:02:06 +0000515 case WMFW_ADSP2_XM:
Charles Keepax3809f002015-04-13 13:27:54 +0100516 return mem->base + (offset * 2);
Mark Brown45b9ee72013-01-08 16:02:06 +0000517 case WMFW_ADSP2_YM:
Charles Keepax3809f002015-04-13 13:27:54 +0100518 return mem->base + (offset * 2);
Mark Brown45b9ee72013-01-08 16:02:06 +0000519 case WMFW_ADSP1_ZM:
Charles Keepax3809f002015-04-13 13:27:54 +0100520 return mem->base + (offset * 2);
Mark Brown45b9ee72013-01-08 16:02:06 +0000521 default:
Takashi Iwai6c452bd2013-11-05 18:40:00 +0100522 WARN(1, "Unknown memory region type");
Mark Brown45b9ee72013-01-08 16:02:06 +0000523 return offset;
524 }
525}
526
Richard Fitzgerald10337b02015-05-29 10:23:07 +0100527static void wm_adsp2_show_fw_status(struct wm_adsp *dsp)
528{
529 u16 scratch[4];
530 int ret;
531
532 ret = regmap_raw_read(dsp->regmap, dsp->base + ADSP2_SCRATCH0,
533 scratch, sizeof(scratch));
534 if (ret) {
535 adsp_err(dsp, "Failed to read SCRATCH regs: %d\n", ret);
536 return;
537 }
538
539 adsp_dbg(dsp, "FW SCRATCH 0:0x%x 1:0x%x 2:0x%x 3:0x%x\n",
540 be16_to_cpu(scratch[0]),
541 be16_to_cpu(scratch[1]),
542 be16_to_cpu(scratch[2]),
543 be16_to_cpu(scratch[3]));
544}
545
Charles Keepax7585a5b2015-12-08 16:08:25 +0000546static int wm_coeff_info(struct snd_kcontrol *kctl,
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100547 struct snd_ctl_elem_info *uinfo)
548{
Charles Keepax7585a5b2015-12-08 16:08:25 +0000549 struct wm_coeff_ctl *ctl = (struct wm_coeff_ctl *)kctl->private_value;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100550
551 uinfo->type = SNDRV_CTL_ELEM_TYPE_BYTES;
552 uinfo->count = ctl->len;
553 return 0;
554}
555
Charles Keepaxc9f8dd72015-04-13 13:27:58 +0100556static int wm_coeff_write_control(struct wm_coeff_ctl *ctl,
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100557 const void *buf, size_t len)
558{
Charles Keepax3809f002015-04-13 13:27:54 +0100559 struct wm_adsp_alg_region *alg_region = &ctl->alg_region;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100560 const struct wm_adsp_region *mem;
Charles Keepax3809f002015-04-13 13:27:54 +0100561 struct wm_adsp *dsp = ctl->dsp;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100562 void *scratch;
563 int ret;
564 unsigned int reg;
565
Charles Keepax3809f002015-04-13 13:27:54 +0100566 mem = wm_adsp_find_region(dsp, alg_region->type);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100567 if (!mem) {
Charles Keepax3809f002015-04-13 13:27:54 +0100568 adsp_err(dsp, "No base for region %x\n",
569 alg_region->type);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100570 return -EINVAL;
571 }
572
Charles Keepax23237362015-04-13 13:28:02 +0100573 reg = ctl->alg_region.base + ctl->offset;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100574 reg = wm_adsp_region_to_reg(mem, reg);
575
576 scratch = kmemdup(buf, ctl->len, GFP_KERNEL | GFP_DMA);
577 if (!scratch)
578 return -ENOMEM;
579
Charles Keepax3809f002015-04-13 13:27:54 +0100580 ret = regmap_raw_write(dsp->regmap, reg, scratch,
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100581 ctl->len);
582 if (ret) {
Charles Keepax3809f002015-04-13 13:27:54 +0100583 adsp_err(dsp, "Failed to write %zu bytes to %x: %d\n",
Dimitris Papastamos43bc3bf2013-11-01 15:56:52 +0000584 ctl->len, reg, ret);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100585 kfree(scratch);
586 return ret;
587 }
Charles Keepax3809f002015-04-13 13:27:54 +0100588 adsp_dbg(dsp, "Wrote %zu bytes to %x\n", ctl->len, reg);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100589
590 kfree(scratch);
591
592 return 0;
593}
594
Charles Keepax7585a5b2015-12-08 16:08:25 +0000595static int wm_coeff_put(struct snd_kcontrol *kctl,
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100596 struct snd_ctl_elem_value *ucontrol)
597{
Charles Keepax7585a5b2015-12-08 16:08:25 +0000598 struct wm_coeff_ctl *ctl = (struct wm_coeff_ctl *)kctl->private_value;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100599 char *p = ucontrol->value.bytes.data;
Charles Keepax168d10e2015-12-08 16:08:27 +0000600 int ret = 0;
601
602 mutex_lock(&ctl->dsp->pwr_lock);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100603
604 memcpy(ctl->cache, p, ctl->len);
605
Nikesh Oswal65d17a92015-02-16 15:25:48 +0000606 ctl->set = 1;
Charles Keepax168d10e2015-12-08 16:08:27 +0000607 if (ctl->enabled)
608 ret = wm_coeff_write_control(ctl, p, ctl->len);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100609
Charles Keepax168d10e2015-12-08 16:08:27 +0000610 mutex_unlock(&ctl->dsp->pwr_lock);
611
612 return ret;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100613}
614
Charles Keepaxc9f8dd72015-04-13 13:27:58 +0100615static int wm_coeff_read_control(struct wm_coeff_ctl *ctl,
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100616 void *buf, size_t len)
617{
Charles Keepax3809f002015-04-13 13:27:54 +0100618 struct wm_adsp_alg_region *alg_region = &ctl->alg_region;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100619 const struct wm_adsp_region *mem;
Charles Keepax3809f002015-04-13 13:27:54 +0100620 struct wm_adsp *dsp = ctl->dsp;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100621 void *scratch;
622 int ret;
623 unsigned int reg;
624
Charles Keepax3809f002015-04-13 13:27:54 +0100625 mem = wm_adsp_find_region(dsp, alg_region->type);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100626 if (!mem) {
Charles Keepax3809f002015-04-13 13:27:54 +0100627 adsp_err(dsp, "No base for region %x\n",
628 alg_region->type);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100629 return -EINVAL;
630 }
631
Charles Keepax23237362015-04-13 13:28:02 +0100632 reg = ctl->alg_region.base + ctl->offset;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100633 reg = wm_adsp_region_to_reg(mem, reg);
634
635 scratch = kmalloc(ctl->len, GFP_KERNEL | GFP_DMA);
636 if (!scratch)
637 return -ENOMEM;
638
Charles Keepax3809f002015-04-13 13:27:54 +0100639 ret = regmap_raw_read(dsp->regmap, reg, scratch, ctl->len);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100640 if (ret) {
Charles Keepax3809f002015-04-13 13:27:54 +0100641 adsp_err(dsp, "Failed to read %zu bytes from %x: %d\n",
Dimitris Papastamos43bc3bf2013-11-01 15:56:52 +0000642 ctl->len, reg, ret);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100643 kfree(scratch);
644 return ret;
645 }
Charles Keepax3809f002015-04-13 13:27:54 +0100646 adsp_dbg(dsp, "Read %zu bytes from %x\n", ctl->len, reg);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100647
648 memcpy(buf, scratch, ctl->len);
649 kfree(scratch);
650
651 return 0;
652}
653
Charles Keepax7585a5b2015-12-08 16:08:25 +0000654static int wm_coeff_get(struct snd_kcontrol *kctl,
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100655 struct snd_ctl_elem_value *ucontrol)
656{
Charles Keepax7585a5b2015-12-08 16:08:25 +0000657 struct wm_coeff_ctl *ctl = (struct wm_coeff_ctl *)kctl->private_value;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100658 char *p = ucontrol->value.bytes.data;
Charles Keepax168d10e2015-12-08 16:08:27 +0000659 int ret = 0;
660
661 mutex_lock(&ctl->dsp->pwr_lock);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100662
Charles Keepax26c22a12015-04-20 13:52:45 +0100663 if (ctl->flags & WMFW_CTL_FLAG_VOLATILE) {
664 if (ctl->enabled)
Charles Keepax168d10e2015-12-08 16:08:27 +0000665 ret = wm_coeff_read_control(ctl, p, ctl->len);
Charles Keepax26c22a12015-04-20 13:52:45 +0100666 else
Charles Keepax168d10e2015-12-08 16:08:27 +0000667 ret = -EPERM;
668 } else {
669 memcpy(p, ctl->cache, ctl->len);
Charles Keepax26c22a12015-04-20 13:52:45 +0100670 }
671
Charles Keepax168d10e2015-12-08 16:08:27 +0000672 mutex_unlock(&ctl->dsp->pwr_lock);
Charles Keepax26c22a12015-04-20 13:52:45 +0100673
Charles Keepax168d10e2015-12-08 16:08:27 +0000674 return ret;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100675}
676
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100677struct wmfw_ctl_work {
Charles Keepax3809f002015-04-13 13:27:54 +0100678 struct wm_adsp *dsp;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100679 struct wm_coeff_ctl *ctl;
680 struct work_struct work;
681};
682
Charles Keepax3809f002015-04-13 13:27:54 +0100683static int wmfw_add_ctl(struct wm_adsp *dsp, struct wm_coeff_ctl *ctl)
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100684{
685 struct snd_kcontrol_new *kcontrol;
686 int ret;
687
Dimitris Papastamos92bb4c32013-08-01 11:11:28 +0100688 if (!ctl || !ctl->name)
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100689 return -EINVAL;
690
691 kcontrol = kzalloc(sizeof(*kcontrol), GFP_KERNEL);
692 if (!kcontrol)
693 return -ENOMEM;
694 kcontrol->iface = SNDRV_CTL_ELEM_IFACE_MIXER;
695
696 kcontrol->name = ctl->name;
697 kcontrol->info = wm_coeff_info;
698 kcontrol->get = wm_coeff_get;
699 kcontrol->put = wm_coeff_put;
700 kcontrol->private_value = (unsigned long)ctl;
701
Charles Keepax26c22a12015-04-20 13:52:45 +0100702 if (ctl->flags) {
703 if (ctl->flags & WMFW_CTL_FLAG_WRITEABLE)
704 kcontrol->access |= SNDRV_CTL_ELEM_ACCESS_WRITE;
705 if (ctl->flags & WMFW_CTL_FLAG_READABLE)
706 kcontrol->access |= SNDRV_CTL_ELEM_ACCESS_READ;
707 if (ctl->flags & WMFW_CTL_FLAG_VOLATILE)
708 kcontrol->access |= SNDRV_CTL_ELEM_ACCESS_VOLATILE;
709 }
710
Charles Keepax3809f002015-04-13 13:27:54 +0100711 ret = snd_soc_add_card_controls(dsp->card,
Dimitris Papastamos81ad93e2013-07-29 13:51:59 +0100712 kcontrol, 1);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100713 if (ret < 0)
714 goto err_kcontrol;
715
716 kfree(kcontrol);
717
Charles Keepax3809f002015-04-13 13:27:54 +0100718 ctl->kcontrol = snd_soc_card_get_kcontrol(dsp->card,
Dimitris Papastamos81ad93e2013-07-29 13:51:59 +0100719 ctl->name);
720
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100721 return 0;
722
723err_kcontrol:
724 kfree(kcontrol);
725 return ret;
726}
727
Charles Keepaxb21acc12015-04-13 13:28:01 +0100728static int wm_coeff_init_control_caches(struct wm_adsp *dsp)
729{
730 struct wm_coeff_ctl *ctl;
731 int ret;
732
733 list_for_each_entry(ctl, &dsp->ctl_list, list) {
734 if (!ctl->enabled || ctl->set)
735 continue;
Charles Keepax26c22a12015-04-20 13:52:45 +0100736 if (ctl->flags & WMFW_CTL_FLAG_VOLATILE)
737 continue;
738
Charles Keepaxb21acc12015-04-13 13:28:01 +0100739 ret = wm_coeff_read_control(ctl,
740 ctl->cache,
741 ctl->len);
742 if (ret < 0)
743 return ret;
744 }
745
746 return 0;
747}
748
749static int wm_coeff_sync_controls(struct wm_adsp *dsp)
750{
751 struct wm_coeff_ctl *ctl;
752 int ret;
753
754 list_for_each_entry(ctl, &dsp->ctl_list, list) {
755 if (!ctl->enabled)
756 continue;
Charles Keepax26c22a12015-04-20 13:52:45 +0100757 if (ctl->set && !(ctl->flags & WMFW_CTL_FLAG_VOLATILE)) {
Charles Keepaxb21acc12015-04-13 13:28:01 +0100758 ret = wm_coeff_write_control(ctl,
759 ctl->cache,
760 ctl->len);
761 if (ret < 0)
762 return ret;
763 }
764 }
765
766 return 0;
767}
768
769static void wm_adsp_ctl_work(struct work_struct *work)
770{
771 struct wmfw_ctl_work *ctl_work = container_of(work,
772 struct wmfw_ctl_work,
773 work);
774
775 wmfw_add_ctl(ctl_work->dsp, ctl_work->ctl);
776 kfree(ctl_work);
777}
778
779static int wm_adsp_create_control(struct wm_adsp *dsp,
780 const struct wm_adsp_alg_region *alg_region,
Charles Keepax23237362015-04-13 13:28:02 +0100781 unsigned int offset, unsigned int len,
Charles Keepax26c22a12015-04-20 13:52:45 +0100782 const char *subname, unsigned int subname_len,
783 unsigned int flags)
Charles Keepaxb21acc12015-04-13 13:28:01 +0100784{
785 struct wm_coeff_ctl *ctl;
786 struct wmfw_ctl_work *ctl_work;
787 char name[SNDRV_CTL_ELEM_ID_NAME_MAXLEN];
788 char *region_name;
789 int ret;
790
Charles Keepax26c22a12015-04-20 13:52:45 +0100791 if (flags & WMFW_CTL_FLAG_SYS)
792 return 0;
793
Charles Keepaxb21acc12015-04-13 13:28:01 +0100794 switch (alg_region->type) {
795 case WMFW_ADSP1_PM:
796 region_name = "PM";
797 break;
798 case WMFW_ADSP1_DM:
799 region_name = "DM";
800 break;
801 case WMFW_ADSP2_XM:
802 region_name = "XM";
803 break;
804 case WMFW_ADSP2_YM:
805 region_name = "YM";
806 break;
807 case WMFW_ADSP1_ZM:
808 region_name = "ZM";
809 break;
810 default:
Charles Keepax23237362015-04-13 13:28:02 +0100811 adsp_err(dsp, "Unknown region type: %d\n", alg_region->type);
Charles Keepaxb21acc12015-04-13 13:28:01 +0100812 return -EINVAL;
813 }
814
Charles Keepaxcb5b57a2015-04-13 13:28:04 +0100815 switch (dsp->fw_ver) {
816 case 0:
817 case 1:
818 snprintf(name, SNDRV_CTL_ELEM_ID_NAME_MAXLEN, "DSP%d %s %x",
819 dsp->num, region_name, alg_region->alg);
820 break;
821 default:
822 ret = snprintf(name, SNDRV_CTL_ELEM_ID_NAME_MAXLEN,
823 "DSP%d%c %.12s %x", dsp->num, *region_name,
824 wm_adsp_fw_text[dsp->fw], alg_region->alg);
825
826 /* Truncate the subname from the start if it is too long */
827 if (subname) {
828 int avail = SNDRV_CTL_ELEM_ID_NAME_MAXLEN - ret - 2;
829 int skip = 0;
830
831 if (subname_len > avail)
832 skip = subname_len - avail;
833
834 snprintf(name + ret,
835 SNDRV_CTL_ELEM_ID_NAME_MAXLEN - ret, " %.*s",
836 subname_len - skip, subname + skip);
837 }
838 break;
839 }
Charles Keepaxb21acc12015-04-13 13:28:01 +0100840
Charles Keepax7585a5b2015-12-08 16:08:25 +0000841 list_for_each_entry(ctl, &dsp->ctl_list, list) {
Charles Keepaxb21acc12015-04-13 13:28:01 +0100842 if (!strcmp(ctl->name, name)) {
843 if (!ctl->enabled)
844 ctl->enabled = 1;
845 return 0;
846 }
847 }
848
849 ctl = kzalloc(sizeof(*ctl), GFP_KERNEL);
850 if (!ctl)
851 return -ENOMEM;
Charles Keepax23237362015-04-13 13:28:02 +0100852 ctl->fw_name = wm_adsp_fw_text[dsp->fw];
Charles Keepaxb21acc12015-04-13 13:28:01 +0100853 ctl->alg_region = *alg_region;
854 ctl->name = kmemdup(name, strlen(name) + 1, GFP_KERNEL);
855 if (!ctl->name) {
856 ret = -ENOMEM;
857 goto err_ctl;
858 }
859 ctl->enabled = 1;
860 ctl->set = 0;
861 ctl->ops.xget = wm_coeff_get;
862 ctl->ops.xput = wm_coeff_put;
863 ctl->dsp = dsp;
864
Charles Keepax26c22a12015-04-20 13:52:45 +0100865 ctl->flags = flags;
Charles Keepax23237362015-04-13 13:28:02 +0100866 ctl->offset = offset;
Charles Keepaxb21acc12015-04-13 13:28:01 +0100867 if (len > 512) {
868 adsp_warn(dsp, "Truncating control %s from %d\n",
869 ctl->name, len);
870 len = 512;
871 }
872 ctl->len = len;
873 ctl->cache = kzalloc(ctl->len, GFP_KERNEL);
874 if (!ctl->cache) {
875 ret = -ENOMEM;
876 goto err_ctl_name;
877 }
878
Charles Keepax23237362015-04-13 13:28:02 +0100879 list_add(&ctl->list, &dsp->ctl_list);
880
Charles Keepaxb21acc12015-04-13 13:28:01 +0100881 ctl_work = kzalloc(sizeof(*ctl_work), GFP_KERNEL);
882 if (!ctl_work) {
883 ret = -ENOMEM;
884 goto err_ctl_cache;
885 }
886
887 ctl_work->dsp = dsp;
888 ctl_work->ctl = ctl;
889 INIT_WORK(&ctl_work->work, wm_adsp_ctl_work);
890 schedule_work(&ctl_work->work);
891
892 return 0;
893
894err_ctl_cache:
895 kfree(ctl->cache);
896err_ctl_name:
897 kfree(ctl->name);
898err_ctl:
899 kfree(ctl);
900
901 return ret;
902}
903
Charles Keepax23237362015-04-13 13:28:02 +0100904struct wm_coeff_parsed_alg {
905 int id;
906 const u8 *name;
907 int name_len;
908 int ncoeff;
909};
910
911struct wm_coeff_parsed_coeff {
912 int offset;
913 int mem_type;
914 const u8 *name;
915 int name_len;
916 int ctl_type;
917 int flags;
918 int len;
919};
920
Charles Keepaxcb5b57a2015-04-13 13:28:04 +0100921static int wm_coeff_parse_string(int bytes, const u8 **pos, const u8 **str)
922{
923 int length;
924
925 switch (bytes) {
926 case 1:
927 length = **pos;
928 break;
929 case 2:
Charles Keepax8299ee82015-04-20 13:52:44 +0100930 length = le16_to_cpu(*((__le16 *)*pos));
Charles Keepaxcb5b57a2015-04-13 13:28:04 +0100931 break;
932 default:
933 return 0;
934 }
935
936 if (str)
937 *str = *pos + bytes;
938
939 *pos += ((length + bytes) + 3) & ~0x03;
940
941 return length;
942}
943
944static int wm_coeff_parse_int(int bytes, const u8 **pos)
945{
946 int val = 0;
947
948 switch (bytes) {
949 case 2:
Charles Keepax8299ee82015-04-20 13:52:44 +0100950 val = le16_to_cpu(*((__le16 *)*pos));
Charles Keepaxcb5b57a2015-04-13 13:28:04 +0100951 break;
952 case 4:
Charles Keepax8299ee82015-04-20 13:52:44 +0100953 val = le32_to_cpu(*((__le32 *)*pos));
Charles Keepaxcb5b57a2015-04-13 13:28:04 +0100954 break;
955 default:
956 break;
957 }
958
959 *pos += bytes;
960
961 return val;
962}
963
Charles Keepax23237362015-04-13 13:28:02 +0100964static inline void wm_coeff_parse_alg(struct wm_adsp *dsp, const u8 **data,
965 struct wm_coeff_parsed_alg *blk)
966{
967 const struct wmfw_adsp_alg_data *raw;
968
Charles Keepaxcb5b57a2015-04-13 13:28:04 +0100969 switch (dsp->fw_ver) {
970 case 0:
971 case 1:
972 raw = (const struct wmfw_adsp_alg_data *)*data;
973 *data = raw->data;
Charles Keepax23237362015-04-13 13:28:02 +0100974
Charles Keepaxcb5b57a2015-04-13 13:28:04 +0100975 blk->id = le32_to_cpu(raw->id);
976 blk->name = raw->name;
977 blk->name_len = strlen(raw->name);
978 blk->ncoeff = le32_to_cpu(raw->ncoeff);
979 break;
980 default:
981 blk->id = wm_coeff_parse_int(sizeof(raw->id), data);
982 blk->name_len = wm_coeff_parse_string(sizeof(u8), data,
983 &blk->name);
984 wm_coeff_parse_string(sizeof(u16), data, NULL);
985 blk->ncoeff = wm_coeff_parse_int(sizeof(raw->ncoeff), data);
986 break;
987 }
Charles Keepax23237362015-04-13 13:28:02 +0100988
989 adsp_dbg(dsp, "Algorithm ID: %#x\n", blk->id);
990 adsp_dbg(dsp, "Algorithm name: %.*s\n", blk->name_len, blk->name);
991 adsp_dbg(dsp, "# of coefficient descriptors: %#x\n", blk->ncoeff);
992}
993
994static inline void wm_coeff_parse_coeff(struct wm_adsp *dsp, const u8 **data,
995 struct wm_coeff_parsed_coeff *blk)
996{
997 const struct wmfw_adsp_coeff_data *raw;
Charles Keepaxcb5b57a2015-04-13 13:28:04 +0100998 const u8 *tmp;
999 int length;
Charles Keepax23237362015-04-13 13:28:02 +01001000
Charles Keepaxcb5b57a2015-04-13 13:28:04 +01001001 switch (dsp->fw_ver) {
1002 case 0:
1003 case 1:
1004 raw = (const struct wmfw_adsp_coeff_data *)*data;
1005 *data = *data + sizeof(raw->hdr) + le32_to_cpu(raw->hdr.size);
Charles Keepax23237362015-04-13 13:28:02 +01001006
Charles Keepaxcb5b57a2015-04-13 13:28:04 +01001007 blk->offset = le16_to_cpu(raw->hdr.offset);
1008 blk->mem_type = le16_to_cpu(raw->hdr.type);
1009 blk->name = raw->name;
1010 blk->name_len = strlen(raw->name);
1011 blk->ctl_type = le16_to_cpu(raw->ctl_type);
1012 blk->flags = le16_to_cpu(raw->flags);
1013 blk->len = le32_to_cpu(raw->len);
1014 break;
1015 default:
1016 tmp = *data;
1017 blk->offset = wm_coeff_parse_int(sizeof(raw->hdr.offset), &tmp);
1018 blk->mem_type = wm_coeff_parse_int(sizeof(raw->hdr.type), &tmp);
1019 length = wm_coeff_parse_int(sizeof(raw->hdr.size), &tmp);
1020 blk->name_len = wm_coeff_parse_string(sizeof(u8), &tmp,
1021 &blk->name);
1022 wm_coeff_parse_string(sizeof(u8), &tmp, NULL);
1023 wm_coeff_parse_string(sizeof(u16), &tmp, NULL);
1024 blk->ctl_type = wm_coeff_parse_int(sizeof(raw->ctl_type), &tmp);
1025 blk->flags = wm_coeff_parse_int(sizeof(raw->flags), &tmp);
1026 blk->len = wm_coeff_parse_int(sizeof(raw->len), &tmp);
1027
1028 *data = *data + sizeof(raw->hdr) + length;
1029 break;
1030 }
Charles Keepax23237362015-04-13 13:28:02 +01001031
1032 adsp_dbg(dsp, "\tCoefficient type: %#x\n", blk->mem_type);
1033 adsp_dbg(dsp, "\tCoefficient offset: %#x\n", blk->offset);
1034 adsp_dbg(dsp, "\tCoefficient name: %.*s\n", blk->name_len, blk->name);
1035 adsp_dbg(dsp, "\tCoefficient flags: %#x\n", blk->flags);
1036 adsp_dbg(dsp, "\tALSA control type: %#x\n", blk->ctl_type);
1037 adsp_dbg(dsp, "\tALSA control len: %#x\n", blk->len);
1038}
1039
1040static int wm_adsp_parse_coeff(struct wm_adsp *dsp,
1041 const struct wmfw_region *region)
1042{
1043 struct wm_adsp_alg_region alg_region = {};
1044 struct wm_coeff_parsed_alg alg_blk;
1045 struct wm_coeff_parsed_coeff coeff_blk;
1046 const u8 *data = region->data;
1047 int i, ret;
1048
1049 wm_coeff_parse_alg(dsp, &data, &alg_blk);
1050 for (i = 0; i < alg_blk.ncoeff; i++) {
1051 wm_coeff_parse_coeff(dsp, &data, &coeff_blk);
1052
1053 switch (coeff_blk.ctl_type) {
1054 case SNDRV_CTL_ELEM_TYPE_BYTES:
1055 break;
1056 default:
1057 adsp_err(dsp, "Unknown control type: %d\n",
1058 coeff_blk.ctl_type);
1059 return -EINVAL;
1060 }
1061
1062 alg_region.type = coeff_blk.mem_type;
1063 alg_region.alg = alg_blk.id;
1064
1065 ret = wm_adsp_create_control(dsp, &alg_region,
1066 coeff_blk.offset,
1067 coeff_blk.len,
1068 coeff_blk.name,
Charles Keepax26c22a12015-04-20 13:52:45 +01001069 coeff_blk.name_len,
1070 coeff_blk.flags);
Charles Keepax23237362015-04-13 13:28:02 +01001071 if (ret < 0)
1072 adsp_err(dsp, "Failed to create control: %.*s, %d\n",
1073 coeff_blk.name_len, coeff_blk.name, ret);
1074 }
1075
1076 return 0;
1077}
1078
Mark Brown2159ad92012-10-11 11:54:02 +09001079static int wm_adsp_load(struct wm_adsp *dsp)
1080{
Mark Browncf17c832013-01-30 14:37:23 +08001081 LIST_HEAD(buf_list);
Mark Brown2159ad92012-10-11 11:54:02 +09001082 const struct firmware *firmware;
1083 struct regmap *regmap = dsp->regmap;
1084 unsigned int pos = 0;
1085 const struct wmfw_header *header;
1086 const struct wmfw_adsp1_sizes *adsp1_sizes;
1087 const struct wmfw_adsp2_sizes *adsp2_sizes;
1088 const struct wmfw_footer *footer;
1089 const struct wmfw_region *region;
1090 const struct wm_adsp_region *mem;
1091 const char *region_name;
1092 char *file, *text;
Mark Browncf17c832013-01-30 14:37:23 +08001093 struct wm_adsp_buf *buf;
Mark Brown2159ad92012-10-11 11:54:02 +09001094 unsigned int reg;
1095 int regions = 0;
1096 int ret, offset, type, sizes;
1097
1098 file = kzalloc(PAGE_SIZE, GFP_KERNEL);
1099 if (file == NULL)
1100 return -ENOMEM;
1101
Mark Brown1023dbd2013-01-11 22:58:28 +00001102 snprintf(file, PAGE_SIZE, "%s-dsp%d-%s.wmfw", dsp->part, dsp->num,
1103 wm_adsp_fw[dsp->fw].file);
Mark Brown2159ad92012-10-11 11:54:02 +09001104 file[PAGE_SIZE - 1] = '\0';
1105
1106 ret = request_firmware(&firmware, file, dsp->dev);
1107 if (ret != 0) {
1108 adsp_err(dsp, "Failed to request '%s'\n", file);
1109 goto out;
1110 }
1111 ret = -EINVAL;
1112
1113 pos = sizeof(*header) + sizeof(*adsp1_sizes) + sizeof(*footer);
1114 if (pos >= firmware->size) {
1115 adsp_err(dsp, "%s: file too short, %zu bytes\n",
1116 file, firmware->size);
1117 goto out_fw;
1118 }
1119
Charles Keepax7585a5b2015-12-08 16:08:25 +00001120 header = (void *)&firmware->data[0];
Mark Brown2159ad92012-10-11 11:54:02 +09001121
1122 if (memcmp(&header->magic[0], "WMFW", 4) != 0) {
1123 adsp_err(dsp, "%s: invalid magic\n", file);
1124 goto out_fw;
1125 }
1126
Charles Keepax23237362015-04-13 13:28:02 +01001127 switch (header->ver) {
1128 case 0:
Charles Keepaxc61e59f2015-04-13 13:28:05 +01001129 adsp_warn(dsp, "%s: Depreciated file format %d\n",
1130 file, header->ver);
1131 break;
Charles Keepax23237362015-04-13 13:28:02 +01001132 case 1:
Charles Keepaxcb5b57a2015-04-13 13:28:04 +01001133 case 2:
Charles Keepax23237362015-04-13 13:28:02 +01001134 break;
1135 default:
Mark Brown2159ad92012-10-11 11:54:02 +09001136 adsp_err(dsp, "%s: unknown file format %d\n",
1137 file, header->ver);
1138 goto out_fw;
1139 }
Charles Keepax23237362015-04-13 13:28:02 +01001140
Dimitris Papastamos36269922013-11-01 15:56:57 +00001141 adsp_info(dsp, "Firmware version: %d\n", header->ver);
Charles Keepax23237362015-04-13 13:28:02 +01001142 dsp->fw_ver = header->ver;
Mark Brown2159ad92012-10-11 11:54:02 +09001143
1144 if (header->core != dsp->type) {
1145 adsp_err(dsp, "%s: invalid core %d != %d\n",
1146 file, header->core, dsp->type);
1147 goto out_fw;
1148 }
1149
1150 switch (dsp->type) {
1151 case WMFW_ADSP1:
1152 pos = sizeof(*header) + sizeof(*adsp1_sizes) + sizeof(*footer);
1153 adsp1_sizes = (void *)&(header[1]);
1154 footer = (void *)&(adsp1_sizes[1]);
1155 sizes = sizeof(*adsp1_sizes);
1156
1157 adsp_dbg(dsp, "%s: %d DM, %d PM, %d ZM\n",
1158 file, le32_to_cpu(adsp1_sizes->dm),
1159 le32_to_cpu(adsp1_sizes->pm),
1160 le32_to_cpu(adsp1_sizes->zm));
1161 break;
1162
1163 case WMFW_ADSP2:
1164 pos = sizeof(*header) + sizeof(*adsp2_sizes) + sizeof(*footer);
1165 adsp2_sizes = (void *)&(header[1]);
1166 footer = (void *)&(adsp2_sizes[1]);
1167 sizes = sizeof(*adsp2_sizes);
1168
1169 adsp_dbg(dsp, "%s: %d XM, %d YM %d PM, %d ZM\n",
1170 file, le32_to_cpu(adsp2_sizes->xm),
1171 le32_to_cpu(adsp2_sizes->ym),
1172 le32_to_cpu(adsp2_sizes->pm),
1173 le32_to_cpu(adsp2_sizes->zm));
1174 break;
1175
1176 default:
Takashi Iwai6c452bd2013-11-05 18:40:00 +01001177 WARN(1, "Unknown DSP type");
Mark Brown2159ad92012-10-11 11:54:02 +09001178 goto out_fw;
1179 }
1180
1181 if (le32_to_cpu(header->len) != sizeof(*header) +
1182 sizes + sizeof(*footer)) {
1183 adsp_err(dsp, "%s: unexpected header length %d\n",
1184 file, le32_to_cpu(header->len));
1185 goto out_fw;
1186 }
1187
1188 adsp_dbg(dsp, "%s: timestamp %llu\n", file,
1189 le64_to_cpu(footer->timestamp));
1190
1191 while (pos < firmware->size &&
1192 pos - firmware->size > sizeof(*region)) {
1193 region = (void *)&(firmware->data[pos]);
1194 region_name = "Unknown";
1195 reg = 0;
1196 text = NULL;
1197 offset = le32_to_cpu(region->offset) & 0xffffff;
1198 type = be32_to_cpu(region->type) & 0xff;
1199 mem = wm_adsp_find_region(dsp, type);
Charles Keepax7585a5b2015-12-08 16:08:25 +00001200
Mark Brown2159ad92012-10-11 11:54:02 +09001201 switch (type) {
1202 case WMFW_NAME_TEXT:
1203 region_name = "Firmware name";
1204 text = kzalloc(le32_to_cpu(region->len) + 1,
1205 GFP_KERNEL);
1206 break;
Charles Keepax23237362015-04-13 13:28:02 +01001207 case WMFW_ALGORITHM_DATA:
1208 region_name = "Algorithm";
1209 ret = wm_adsp_parse_coeff(dsp, region);
1210 if (ret != 0)
1211 goto out_fw;
1212 break;
Mark Brown2159ad92012-10-11 11:54:02 +09001213 case WMFW_INFO_TEXT:
1214 region_name = "Information";
1215 text = kzalloc(le32_to_cpu(region->len) + 1,
1216 GFP_KERNEL);
1217 break;
1218 case WMFW_ABSOLUTE:
1219 region_name = "Absolute";
1220 reg = offset;
1221 break;
1222 case WMFW_ADSP1_PM:
Mark Brown2159ad92012-10-11 11:54:02 +09001223 region_name = "PM";
Mark Brown45b9ee72013-01-08 16:02:06 +00001224 reg = wm_adsp_region_to_reg(mem, offset);
Mark Brown2159ad92012-10-11 11:54:02 +09001225 break;
1226 case WMFW_ADSP1_DM:
Mark Brown2159ad92012-10-11 11:54:02 +09001227 region_name = "DM";
Mark Brown45b9ee72013-01-08 16:02:06 +00001228 reg = wm_adsp_region_to_reg(mem, offset);
Mark Brown2159ad92012-10-11 11:54:02 +09001229 break;
1230 case WMFW_ADSP2_XM:
Mark Brown2159ad92012-10-11 11:54:02 +09001231 region_name = "XM";
Mark Brown45b9ee72013-01-08 16:02:06 +00001232 reg = wm_adsp_region_to_reg(mem, offset);
Mark Brown2159ad92012-10-11 11:54:02 +09001233 break;
1234 case WMFW_ADSP2_YM:
Mark Brown2159ad92012-10-11 11:54:02 +09001235 region_name = "YM";
Mark Brown45b9ee72013-01-08 16:02:06 +00001236 reg = wm_adsp_region_to_reg(mem, offset);
Mark Brown2159ad92012-10-11 11:54:02 +09001237 break;
1238 case WMFW_ADSP1_ZM:
Mark Brown2159ad92012-10-11 11:54:02 +09001239 region_name = "ZM";
Mark Brown45b9ee72013-01-08 16:02:06 +00001240 reg = wm_adsp_region_to_reg(mem, offset);
Mark Brown2159ad92012-10-11 11:54:02 +09001241 break;
1242 default:
1243 adsp_warn(dsp,
1244 "%s.%d: Unknown region type %x at %d(%x)\n",
1245 file, regions, type, pos, pos);
1246 break;
1247 }
1248
1249 adsp_dbg(dsp, "%s.%d: %d bytes at %d in %s\n", file,
1250 regions, le32_to_cpu(region->len), offset,
1251 region_name);
1252
1253 if (text) {
1254 memcpy(text, region->data, le32_to_cpu(region->len));
1255 adsp_info(dsp, "%s: %s\n", file, text);
1256 kfree(text);
1257 }
1258
1259 if (reg) {
Charles Keepaxcdcd7f72014-11-14 15:40:45 +00001260 buf = wm_adsp_buf_alloc(region->data,
1261 le32_to_cpu(region->len),
1262 &buf_list);
1263 if (!buf) {
1264 adsp_err(dsp, "Out of memory\n");
1265 ret = -ENOMEM;
1266 goto out_fw;
1267 }
Mark Browna76fefa2013-01-07 19:03:17 +00001268
Charles Keepaxcdcd7f72014-11-14 15:40:45 +00001269 ret = regmap_raw_write_async(regmap, reg, buf->buf,
1270 le32_to_cpu(region->len));
1271 if (ret != 0) {
1272 adsp_err(dsp,
1273 "%s.%d: Failed to write %d bytes at %d in %s: %d\n",
1274 file, regions,
1275 le32_to_cpu(region->len), offset,
1276 region_name, ret);
1277 goto out_fw;
Mark Brown2159ad92012-10-11 11:54:02 +09001278 }
1279 }
1280
1281 pos += le32_to_cpu(region->len) + sizeof(*region);
1282 regions++;
1283 }
Mark Browncf17c832013-01-30 14:37:23 +08001284
1285 ret = regmap_async_complete(regmap);
1286 if (ret != 0) {
1287 adsp_err(dsp, "Failed to complete async write: %d\n", ret);
1288 goto out_fw;
1289 }
1290
Mark Brown2159ad92012-10-11 11:54:02 +09001291 if (pos > firmware->size)
1292 adsp_warn(dsp, "%s.%d: %zu bytes at end of file\n",
1293 file, regions, pos - firmware->size);
1294
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +01001295 wm_adsp_debugfs_save_wmfwname(dsp, file);
1296
Mark Brown2159ad92012-10-11 11:54:02 +09001297out_fw:
Mark Browncf17c832013-01-30 14:37:23 +08001298 regmap_async_complete(regmap);
1299 wm_adsp_buf_free(&buf_list);
Mark Brown2159ad92012-10-11 11:54:02 +09001300 release_firmware(firmware);
1301out:
1302 kfree(file);
1303
1304 return ret;
1305}
1306
Charles Keepax23237362015-04-13 13:28:02 +01001307static void wm_adsp_ctl_fixup_base(struct wm_adsp *dsp,
1308 const struct wm_adsp_alg_region *alg_region)
1309{
1310 struct wm_coeff_ctl *ctl;
1311
1312 list_for_each_entry(ctl, &dsp->ctl_list, list) {
1313 if (ctl->fw_name == wm_adsp_fw_text[dsp->fw] &&
1314 alg_region->alg == ctl->alg_region.alg &&
1315 alg_region->type == ctl->alg_region.type) {
1316 ctl->alg_region.base = alg_region->base;
1317 }
1318 }
1319}
1320
Charles Keepax3809f002015-04-13 13:27:54 +01001321static void *wm_adsp_read_algs(struct wm_adsp *dsp, size_t n_algs,
Charles Keepaxb618a1852015-04-13 13:27:53 +01001322 unsigned int pos, unsigned int len)
Mark Browndb405172012-10-26 19:30:40 +01001323{
Charles Keepaxb618a1852015-04-13 13:27:53 +01001324 void *alg;
1325 int ret;
Mark Browndb405172012-10-26 19:30:40 +01001326 __be32 val;
Mark Browndb405172012-10-26 19:30:40 +01001327
Charles Keepax3809f002015-04-13 13:27:54 +01001328 if (n_algs == 0) {
Mark Browndb405172012-10-26 19:30:40 +01001329 adsp_err(dsp, "No algorithms\n");
Charles Keepaxb618a1852015-04-13 13:27:53 +01001330 return ERR_PTR(-EINVAL);
Mark Browndb405172012-10-26 19:30:40 +01001331 }
1332
Charles Keepax3809f002015-04-13 13:27:54 +01001333 if (n_algs > 1024) {
1334 adsp_err(dsp, "Algorithm count %zx excessive\n", n_algs);
Charles Keepaxb618a1852015-04-13 13:27:53 +01001335 return ERR_PTR(-EINVAL);
Mark Brownd62f4bc2012-12-19 14:00:30 +00001336 }
1337
Mark Browndb405172012-10-26 19:30:40 +01001338 /* Read the terminator first to validate the length */
Charles Keepaxb618a1852015-04-13 13:27:53 +01001339 ret = regmap_raw_read(dsp->regmap, pos + len, &val, sizeof(val));
Mark Browndb405172012-10-26 19:30:40 +01001340 if (ret != 0) {
1341 adsp_err(dsp, "Failed to read algorithm list end: %d\n",
1342 ret);
Charles Keepaxb618a1852015-04-13 13:27:53 +01001343 return ERR_PTR(ret);
Mark Browndb405172012-10-26 19:30:40 +01001344 }
1345
1346 if (be32_to_cpu(val) != 0xbedead)
1347 adsp_warn(dsp, "Algorithm list end %x 0x%x != 0xbeadead\n",
Charles Keepaxb618a1852015-04-13 13:27:53 +01001348 pos + len, be32_to_cpu(val));
Mark Browndb405172012-10-26 19:30:40 +01001349
Charles Keepaxb618a1852015-04-13 13:27:53 +01001350 alg = kzalloc(len * 2, GFP_KERNEL | GFP_DMA);
Mark Browndb405172012-10-26 19:30:40 +01001351 if (!alg)
Charles Keepaxb618a1852015-04-13 13:27:53 +01001352 return ERR_PTR(-ENOMEM);
Mark Browndb405172012-10-26 19:30:40 +01001353
Charles Keepaxb618a1852015-04-13 13:27:53 +01001354 ret = regmap_raw_read(dsp->regmap, pos, alg, len * 2);
Mark Browndb405172012-10-26 19:30:40 +01001355 if (ret != 0) {
1356 adsp_err(dsp, "Failed to read algorithm list: %d\n",
1357 ret);
Charles Keepaxb618a1852015-04-13 13:27:53 +01001358 kfree(alg);
1359 return ERR_PTR(ret);
Mark Browndb405172012-10-26 19:30:40 +01001360 }
1361
Charles Keepaxb618a1852015-04-13 13:27:53 +01001362 return alg;
1363}
1364
Charles Keepaxd9d20e12015-04-13 13:27:59 +01001365static struct wm_adsp_alg_region *wm_adsp_create_region(struct wm_adsp *dsp,
1366 int type, __be32 id,
1367 __be32 base)
1368{
1369 struct wm_adsp_alg_region *alg_region;
1370
1371 alg_region = kzalloc(sizeof(*alg_region), GFP_KERNEL);
1372 if (!alg_region)
1373 return ERR_PTR(-ENOMEM);
1374
1375 alg_region->type = type;
1376 alg_region->alg = be32_to_cpu(id);
1377 alg_region->base = be32_to_cpu(base);
1378
1379 list_add_tail(&alg_region->list, &dsp->alg_regions);
1380
Charles Keepax23237362015-04-13 13:28:02 +01001381 if (dsp->fw_ver > 0)
1382 wm_adsp_ctl_fixup_base(dsp, alg_region);
1383
Charles Keepaxd9d20e12015-04-13 13:27:59 +01001384 return alg_region;
1385}
1386
Charles Keepaxb618a1852015-04-13 13:27:53 +01001387static int wm_adsp1_setup_algs(struct wm_adsp *dsp)
1388{
1389 struct wmfw_adsp1_id_hdr adsp1_id;
1390 struct wmfw_adsp1_alg_hdr *adsp1_alg;
Charles Keepax3809f002015-04-13 13:27:54 +01001391 struct wm_adsp_alg_region *alg_region;
Charles Keepaxb618a1852015-04-13 13:27:53 +01001392 const struct wm_adsp_region *mem;
1393 unsigned int pos, len;
Charles Keepax3809f002015-04-13 13:27:54 +01001394 size_t n_algs;
Charles Keepaxb618a1852015-04-13 13:27:53 +01001395 int i, ret;
1396
1397 mem = wm_adsp_find_region(dsp, WMFW_ADSP1_DM);
1398 if (WARN_ON(!mem))
1399 return -EINVAL;
1400
1401 ret = regmap_raw_read(dsp->regmap, mem->base, &adsp1_id,
1402 sizeof(adsp1_id));
1403 if (ret != 0) {
1404 adsp_err(dsp, "Failed to read algorithm info: %d\n",
1405 ret);
1406 return ret;
1407 }
1408
Charles Keepax3809f002015-04-13 13:27:54 +01001409 n_algs = be32_to_cpu(adsp1_id.n_algs);
Charles Keepaxb618a1852015-04-13 13:27:53 +01001410 dsp->fw_id = be32_to_cpu(adsp1_id.fw.id);
1411 adsp_info(dsp, "Firmware: %x v%d.%d.%d, %zu algorithms\n",
1412 dsp->fw_id,
1413 (be32_to_cpu(adsp1_id.fw.ver) & 0xff0000) >> 16,
1414 (be32_to_cpu(adsp1_id.fw.ver) & 0xff00) >> 8,
1415 be32_to_cpu(adsp1_id.fw.ver) & 0xff,
Charles Keepax3809f002015-04-13 13:27:54 +01001416 n_algs);
Charles Keepaxb618a1852015-04-13 13:27:53 +01001417
Charles Keepaxd9d20e12015-04-13 13:27:59 +01001418 alg_region = wm_adsp_create_region(dsp, WMFW_ADSP1_ZM,
1419 adsp1_id.fw.id, adsp1_id.zm);
1420 if (IS_ERR(alg_region))
1421 return PTR_ERR(alg_region);
Charles Keepaxb618a1852015-04-13 13:27:53 +01001422
Charles Keepaxd9d20e12015-04-13 13:27:59 +01001423 alg_region = wm_adsp_create_region(dsp, WMFW_ADSP1_DM,
1424 adsp1_id.fw.id, adsp1_id.dm);
1425 if (IS_ERR(alg_region))
1426 return PTR_ERR(alg_region);
Charles Keepaxb618a1852015-04-13 13:27:53 +01001427
1428 pos = sizeof(adsp1_id) / 2;
Charles Keepax3809f002015-04-13 13:27:54 +01001429 len = (sizeof(*adsp1_alg) * n_algs) / 2;
Charles Keepaxb618a1852015-04-13 13:27:53 +01001430
Charles Keepax3809f002015-04-13 13:27:54 +01001431 adsp1_alg = wm_adsp_read_algs(dsp, n_algs, mem->base + pos, len);
Charles Keepaxb618a1852015-04-13 13:27:53 +01001432 if (IS_ERR(adsp1_alg))
1433 return PTR_ERR(adsp1_alg);
Mark Browndb405172012-10-26 19:30:40 +01001434
Charles Keepax3809f002015-04-13 13:27:54 +01001435 for (i = 0; i < n_algs; i++) {
Charles Keepaxb618a1852015-04-13 13:27:53 +01001436 adsp_info(dsp, "%d: ID %x v%d.%d.%d DM@%x ZM@%x\n",
1437 i, be32_to_cpu(adsp1_alg[i].alg.id),
1438 (be32_to_cpu(adsp1_alg[i].alg.ver) & 0xff0000) >> 16,
1439 (be32_to_cpu(adsp1_alg[i].alg.ver) & 0xff00) >> 8,
1440 be32_to_cpu(adsp1_alg[i].alg.ver) & 0xff,
1441 be32_to_cpu(adsp1_alg[i].dm),
1442 be32_to_cpu(adsp1_alg[i].zm));
Mark Brown471f4882013-01-08 16:09:31 +00001443
Charles Keepaxd9d20e12015-04-13 13:27:59 +01001444 alg_region = wm_adsp_create_region(dsp, WMFW_ADSP1_DM,
1445 adsp1_alg[i].alg.id,
1446 adsp1_alg[i].dm);
1447 if (IS_ERR(alg_region)) {
1448 ret = PTR_ERR(alg_region);
Charles Keepaxb618a1852015-04-13 13:27:53 +01001449 goto out;
1450 }
Charles Keepax23237362015-04-13 13:28:02 +01001451 if (dsp->fw_ver == 0) {
1452 if (i + 1 < n_algs) {
1453 len = be32_to_cpu(adsp1_alg[i + 1].dm);
1454 len -= be32_to_cpu(adsp1_alg[i].dm);
1455 len *= 4;
1456 wm_adsp_create_control(dsp, alg_region, 0,
Charles Keepax26c22a12015-04-20 13:52:45 +01001457 len, NULL, 0, 0);
Charles Keepax23237362015-04-13 13:28:02 +01001458 } else {
1459 adsp_warn(dsp, "Missing length info for region DM with ID %x\n",
1460 be32_to_cpu(adsp1_alg[i].alg.id));
1461 }
Charles Keepaxb618a1852015-04-13 13:27:53 +01001462 }
Mark Brown471f4882013-01-08 16:09:31 +00001463
Charles Keepaxd9d20e12015-04-13 13:27:59 +01001464 alg_region = wm_adsp_create_region(dsp, WMFW_ADSP1_ZM,
1465 adsp1_alg[i].alg.id,
1466 adsp1_alg[i].zm);
1467 if (IS_ERR(alg_region)) {
1468 ret = PTR_ERR(alg_region);
Charles Keepaxb618a1852015-04-13 13:27:53 +01001469 goto out;
1470 }
Charles Keepax23237362015-04-13 13:28:02 +01001471 if (dsp->fw_ver == 0) {
1472 if (i + 1 < n_algs) {
1473 len = be32_to_cpu(adsp1_alg[i + 1].zm);
1474 len -= be32_to_cpu(adsp1_alg[i].zm);
1475 len *= 4;
1476 wm_adsp_create_control(dsp, alg_region, 0,
Charles Keepax26c22a12015-04-20 13:52:45 +01001477 len, NULL, 0, 0);
Charles Keepax23237362015-04-13 13:28:02 +01001478 } else {
1479 adsp_warn(dsp, "Missing length info for region ZM with ID %x\n",
1480 be32_to_cpu(adsp1_alg[i].alg.id));
1481 }
Mark Browndb405172012-10-26 19:30:40 +01001482 }
1483 }
1484
1485out:
Charles Keepaxb618a1852015-04-13 13:27:53 +01001486 kfree(adsp1_alg);
1487 return ret;
1488}
1489
1490static int wm_adsp2_setup_algs(struct wm_adsp *dsp)
1491{
1492 struct wmfw_adsp2_id_hdr adsp2_id;
1493 struct wmfw_adsp2_alg_hdr *adsp2_alg;
Charles Keepax3809f002015-04-13 13:27:54 +01001494 struct wm_adsp_alg_region *alg_region;
Charles Keepaxb618a1852015-04-13 13:27:53 +01001495 const struct wm_adsp_region *mem;
1496 unsigned int pos, len;
Charles Keepax3809f002015-04-13 13:27:54 +01001497 size_t n_algs;
Charles Keepaxb618a1852015-04-13 13:27:53 +01001498 int i, ret;
1499
1500 mem = wm_adsp_find_region(dsp, WMFW_ADSP2_XM);
1501 if (WARN_ON(!mem))
1502 return -EINVAL;
1503
1504 ret = regmap_raw_read(dsp->regmap, mem->base, &adsp2_id,
1505 sizeof(adsp2_id));
1506 if (ret != 0) {
1507 adsp_err(dsp, "Failed to read algorithm info: %d\n",
1508 ret);
1509 return ret;
1510 }
1511
Charles Keepax3809f002015-04-13 13:27:54 +01001512 n_algs = be32_to_cpu(adsp2_id.n_algs);
Charles Keepaxb618a1852015-04-13 13:27:53 +01001513 dsp->fw_id = be32_to_cpu(adsp2_id.fw.id);
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +01001514 dsp->fw_id_version = be32_to_cpu(adsp2_id.fw.ver);
Charles Keepaxb618a1852015-04-13 13:27:53 +01001515 adsp_info(dsp, "Firmware: %x v%d.%d.%d, %zu algorithms\n",
1516 dsp->fw_id,
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +01001517 (dsp->fw_id_version & 0xff0000) >> 16,
1518 (dsp->fw_id_version & 0xff00) >> 8,
1519 dsp->fw_id_version & 0xff,
Charles Keepax3809f002015-04-13 13:27:54 +01001520 n_algs);
Charles Keepaxb618a1852015-04-13 13:27:53 +01001521
Charles Keepaxd9d20e12015-04-13 13:27:59 +01001522 alg_region = wm_adsp_create_region(dsp, WMFW_ADSP2_XM,
1523 adsp2_id.fw.id, adsp2_id.xm);
1524 if (IS_ERR(alg_region))
1525 return PTR_ERR(alg_region);
Charles Keepaxb618a1852015-04-13 13:27:53 +01001526
Charles Keepaxd9d20e12015-04-13 13:27:59 +01001527 alg_region = wm_adsp_create_region(dsp, WMFW_ADSP2_YM,
1528 adsp2_id.fw.id, adsp2_id.ym);
1529 if (IS_ERR(alg_region))
1530 return PTR_ERR(alg_region);
Charles Keepaxb618a1852015-04-13 13:27:53 +01001531
Charles Keepaxd9d20e12015-04-13 13:27:59 +01001532 alg_region = wm_adsp_create_region(dsp, WMFW_ADSP2_ZM,
1533 adsp2_id.fw.id, adsp2_id.zm);
1534 if (IS_ERR(alg_region))
1535 return PTR_ERR(alg_region);
Charles Keepaxb618a1852015-04-13 13:27:53 +01001536
1537 pos = sizeof(adsp2_id) / 2;
Charles Keepax3809f002015-04-13 13:27:54 +01001538 len = (sizeof(*adsp2_alg) * n_algs) / 2;
Charles Keepaxb618a1852015-04-13 13:27:53 +01001539
Charles Keepax3809f002015-04-13 13:27:54 +01001540 adsp2_alg = wm_adsp_read_algs(dsp, n_algs, mem->base + pos, len);
Charles Keepaxb618a1852015-04-13 13:27:53 +01001541 if (IS_ERR(adsp2_alg))
1542 return PTR_ERR(adsp2_alg);
1543
Charles Keepax3809f002015-04-13 13:27:54 +01001544 for (i = 0; i < n_algs; i++) {
Charles Keepaxb618a1852015-04-13 13:27:53 +01001545 adsp_info(dsp,
1546 "%d: ID %x v%d.%d.%d XM@%x YM@%x ZM@%x\n",
1547 i, be32_to_cpu(adsp2_alg[i].alg.id),
1548 (be32_to_cpu(adsp2_alg[i].alg.ver) & 0xff0000) >> 16,
1549 (be32_to_cpu(adsp2_alg[i].alg.ver) & 0xff00) >> 8,
1550 be32_to_cpu(adsp2_alg[i].alg.ver) & 0xff,
1551 be32_to_cpu(adsp2_alg[i].xm),
1552 be32_to_cpu(adsp2_alg[i].ym),
1553 be32_to_cpu(adsp2_alg[i].zm));
1554
Charles Keepaxd9d20e12015-04-13 13:27:59 +01001555 alg_region = wm_adsp_create_region(dsp, WMFW_ADSP2_XM,
1556 adsp2_alg[i].alg.id,
1557 adsp2_alg[i].xm);
1558 if (IS_ERR(alg_region)) {
1559 ret = PTR_ERR(alg_region);
Charles Keepaxb618a1852015-04-13 13:27:53 +01001560 goto out;
1561 }
Charles Keepax23237362015-04-13 13:28:02 +01001562 if (dsp->fw_ver == 0) {
1563 if (i + 1 < n_algs) {
1564 len = be32_to_cpu(adsp2_alg[i + 1].xm);
1565 len -= be32_to_cpu(adsp2_alg[i].xm);
1566 len *= 4;
1567 wm_adsp_create_control(dsp, alg_region, 0,
Charles Keepax26c22a12015-04-20 13:52:45 +01001568 len, NULL, 0, 0);
Charles Keepax23237362015-04-13 13:28:02 +01001569 } else {
1570 adsp_warn(dsp, "Missing length info for region XM with ID %x\n",
1571 be32_to_cpu(adsp2_alg[i].alg.id));
1572 }
Charles Keepaxb618a1852015-04-13 13:27:53 +01001573 }
1574
Charles Keepaxd9d20e12015-04-13 13:27:59 +01001575 alg_region = wm_adsp_create_region(dsp, WMFW_ADSP2_YM,
1576 adsp2_alg[i].alg.id,
1577 adsp2_alg[i].ym);
1578 if (IS_ERR(alg_region)) {
1579 ret = PTR_ERR(alg_region);
Charles Keepaxb618a1852015-04-13 13:27:53 +01001580 goto out;
1581 }
Charles Keepax23237362015-04-13 13:28:02 +01001582 if (dsp->fw_ver == 0) {
1583 if (i + 1 < n_algs) {
1584 len = be32_to_cpu(adsp2_alg[i + 1].ym);
1585 len -= be32_to_cpu(adsp2_alg[i].ym);
1586 len *= 4;
1587 wm_adsp_create_control(dsp, alg_region, 0,
Charles Keepax26c22a12015-04-20 13:52:45 +01001588 len, NULL, 0, 0);
Charles Keepax23237362015-04-13 13:28:02 +01001589 } else {
1590 adsp_warn(dsp, "Missing length info for region YM with ID %x\n",
1591 be32_to_cpu(adsp2_alg[i].alg.id));
1592 }
Charles Keepaxb618a1852015-04-13 13:27:53 +01001593 }
1594
Charles Keepaxd9d20e12015-04-13 13:27:59 +01001595 alg_region = wm_adsp_create_region(dsp, WMFW_ADSP2_ZM,
1596 adsp2_alg[i].alg.id,
1597 adsp2_alg[i].zm);
1598 if (IS_ERR(alg_region)) {
1599 ret = PTR_ERR(alg_region);
Charles Keepaxb618a1852015-04-13 13:27:53 +01001600 goto out;
1601 }
Charles Keepax23237362015-04-13 13:28:02 +01001602 if (dsp->fw_ver == 0) {
1603 if (i + 1 < n_algs) {
1604 len = be32_to_cpu(adsp2_alg[i + 1].zm);
1605 len -= be32_to_cpu(adsp2_alg[i].zm);
1606 len *= 4;
1607 wm_adsp_create_control(dsp, alg_region, 0,
Charles Keepax26c22a12015-04-20 13:52:45 +01001608 len, NULL, 0, 0);
Charles Keepax23237362015-04-13 13:28:02 +01001609 } else {
1610 adsp_warn(dsp, "Missing length info for region ZM with ID %x\n",
1611 be32_to_cpu(adsp2_alg[i].alg.id));
1612 }
Charles Keepaxb618a1852015-04-13 13:27:53 +01001613 }
1614 }
1615
1616out:
1617 kfree(adsp2_alg);
Mark Browndb405172012-10-26 19:30:40 +01001618 return ret;
1619}
1620
Mark Brown2159ad92012-10-11 11:54:02 +09001621static int wm_adsp_load_coeff(struct wm_adsp *dsp)
1622{
Mark Browncf17c832013-01-30 14:37:23 +08001623 LIST_HEAD(buf_list);
Mark Brown2159ad92012-10-11 11:54:02 +09001624 struct regmap *regmap = dsp->regmap;
1625 struct wmfw_coeff_hdr *hdr;
1626 struct wmfw_coeff_item *blk;
1627 const struct firmware *firmware;
Mark Brown471f4882013-01-08 16:09:31 +00001628 const struct wm_adsp_region *mem;
1629 struct wm_adsp_alg_region *alg_region;
Mark Brown2159ad92012-10-11 11:54:02 +09001630 const char *region_name;
1631 int ret, pos, blocks, type, offset, reg;
1632 char *file;
Mark Browncf17c832013-01-30 14:37:23 +08001633 struct wm_adsp_buf *buf;
Mark Brown2159ad92012-10-11 11:54:02 +09001634
1635 file = kzalloc(PAGE_SIZE, GFP_KERNEL);
1636 if (file == NULL)
1637 return -ENOMEM;
1638
Mark Brown1023dbd2013-01-11 22:58:28 +00001639 snprintf(file, PAGE_SIZE, "%s-dsp%d-%s.bin", dsp->part, dsp->num,
1640 wm_adsp_fw[dsp->fw].file);
Mark Brown2159ad92012-10-11 11:54:02 +09001641 file[PAGE_SIZE - 1] = '\0';
1642
1643 ret = request_firmware(&firmware, file, dsp->dev);
1644 if (ret != 0) {
1645 adsp_warn(dsp, "Failed to request '%s'\n", file);
1646 ret = 0;
1647 goto out;
1648 }
1649 ret = -EINVAL;
1650
1651 if (sizeof(*hdr) >= firmware->size) {
1652 adsp_err(dsp, "%s: file too short, %zu bytes\n",
1653 file, firmware->size);
1654 goto out_fw;
1655 }
1656
Charles Keepax7585a5b2015-12-08 16:08:25 +00001657 hdr = (void *)&firmware->data[0];
Mark Brown2159ad92012-10-11 11:54:02 +09001658 if (memcmp(hdr->magic, "WMDR", 4) != 0) {
1659 adsp_err(dsp, "%s: invalid magic\n", file);
Charles Keepaxa4cdbec2013-01-21 09:02:31 +00001660 goto out_fw;
Mark Brown2159ad92012-10-11 11:54:02 +09001661 }
1662
Mark Brownc7123262013-01-16 16:59:04 +09001663 switch (be32_to_cpu(hdr->rev) & 0xff) {
1664 case 1:
1665 break;
1666 default:
1667 adsp_err(dsp, "%s: Unsupported coefficient file format %d\n",
1668 file, be32_to_cpu(hdr->rev) & 0xff);
1669 ret = -EINVAL;
1670 goto out_fw;
1671 }
1672
Mark Brown2159ad92012-10-11 11:54:02 +09001673 adsp_dbg(dsp, "%s: v%d.%d.%d\n", file,
1674 (le32_to_cpu(hdr->ver) >> 16) & 0xff,
1675 (le32_to_cpu(hdr->ver) >> 8) & 0xff,
1676 le32_to_cpu(hdr->ver) & 0xff);
1677
1678 pos = le32_to_cpu(hdr->len);
1679
1680 blocks = 0;
1681 while (pos < firmware->size &&
1682 pos - firmware->size > sizeof(*blk)) {
Charles Keepax7585a5b2015-12-08 16:08:25 +00001683 blk = (void *)(&firmware->data[pos]);
Mark Brown2159ad92012-10-11 11:54:02 +09001684
Mark Brownc7123262013-01-16 16:59:04 +09001685 type = le16_to_cpu(blk->type);
1686 offset = le16_to_cpu(blk->offset);
Mark Brown2159ad92012-10-11 11:54:02 +09001687
1688 adsp_dbg(dsp, "%s.%d: %x v%d.%d.%d\n",
1689 file, blocks, le32_to_cpu(blk->id),
1690 (le32_to_cpu(blk->ver) >> 16) & 0xff,
1691 (le32_to_cpu(blk->ver) >> 8) & 0xff,
1692 le32_to_cpu(blk->ver) & 0xff);
1693 adsp_dbg(dsp, "%s.%d: %d bytes at 0x%x in %x\n",
1694 file, blocks, le32_to_cpu(blk->len), offset, type);
1695
1696 reg = 0;
1697 region_name = "Unknown";
1698 switch (type) {
Mark Brownc7123262013-01-16 16:59:04 +09001699 case (WMFW_NAME_TEXT << 8):
1700 case (WMFW_INFO_TEXT << 8):
Mark Brown2159ad92012-10-11 11:54:02 +09001701 break;
Mark Brownc7123262013-01-16 16:59:04 +09001702 case (WMFW_ABSOLUTE << 8):
Mark Brownf395a212013-03-05 22:39:54 +08001703 /*
1704 * Old files may use this for global
1705 * coefficients.
1706 */
1707 if (le32_to_cpu(blk->id) == dsp->fw_id &&
1708 offset == 0) {
1709 region_name = "global coefficients";
1710 mem = wm_adsp_find_region(dsp, type);
1711 if (!mem) {
1712 adsp_err(dsp, "No ZM\n");
1713 break;
1714 }
1715 reg = wm_adsp_region_to_reg(mem, 0);
1716
1717 } else {
1718 region_name = "register";
1719 reg = offset;
1720 }
Mark Brown2159ad92012-10-11 11:54:02 +09001721 break;
Mark Brown471f4882013-01-08 16:09:31 +00001722
1723 case WMFW_ADSP1_DM:
1724 case WMFW_ADSP1_ZM:
1725 case WMFW_ADSP2_XM:
1726 case WMFW_ADSP2_YM:
1727 adsp_dbg(dsp, "%s.%d: %d bytes in %x for %x\n",
1728 file, blocks, le32_to_cpu(blk->len),
1729 type, le32_to_cpu(blk->id));
1730
1731 mem = wm_adsp_find_region(dsp, type);
1732 if (!mem) {
1733 adsp_err(dsp, "No base for region %x\n", type);
1734 break;
1735 }
1736
1737 reg = 0;
1738 list_for_each_entry(alg_region,
1739 &dsp->alg_regions, list) {
1740 if (le32_to_cpu(blk->id) == alg_region->alg &&
1741 type == alg_region->type) {
Mark Brown338c5182013-01-24 00:35:48 +08001742 reg = alg_region->base;
Mark Brown471f4882013-01-08 16:09:31 +00001743 reg = wm_adsp_region_to_reg(mem,
1744 reg);
Mark Brown338c5182013-01-24 00:35:48 +08001745 reg += offset;
Charles Keepaxd733dc02013-11-28 16:37:51 +00001746 break;
Mark Brown471f4882013-01-08 16:09:31 +00001747 }
1748 }
1749
1750 if (reg == 0)
1751 adsp_err(dsp, "No %x for algorithm %x\n",
1752 type, le32_to_cpu(blk->id));
1753 break;
1754
Mark Brown2159ad92012-10-11 11:54:02 +09001755 default:
Mark Brown25c62f7e2013-01-20 19:02:19 +09001756 adsp_err(dsp, "%s.%d: Unknown region type %x at %d\n",
1757 file, blocks, type, pos);
Mark Brown2159ad92012-10-11 11:54:02 +09001758 break;
1759 }
1760
1761 if (reg) {
Mark Browncf17c832013-01-30 14:37:23 +08001762 buf = wm_adsp_buf_alloc(blk->data,
1763 le32_to_cpu(blk->len),
1764 &buf_list);
Mark Browna76fefa2013-01-07 19:03:17 +00001765 if (!buf) {
1766 adsp_err(dsp, "Out of memory\n");
Wei Yongjunf4b82812013-03-12 00:23:15 +08001767 ret = -ENOMEM;
1768 goto out_fw;
Mark Browna76fefa2013-01-07 19:03:17 +00001769 }
1770
Mark Brown20da6d52013-01-12 19:58:17 +00001771 adsp_dbg(dsp, "%s.%d: Writing %d bytes at %x\n",
1772 file, blocks, le32_to_cpu(blk->len),
1773 reg);
Mark Browncf17c832013-01-30 14:37:23 +08001774 ret = regmap_raw_write_async(regmap, reg, buf->buf,
1775 le32_to_cpu(blk->len));
Mark Brown2159ad92012-10-11 11:54:02 +09001776 if (ret != 0) {
1777 adsp_err(dsp,
Dimitris Papastamos43bc3bf2013-11-01 15:56:52 +00001778 "%s.%d: Failed to write to %x in %s: %d\n",
1779 file, blocks, reg, region_name, ret);
Mark Brown2159ad92012-10-11 11:54:02 +09001780 }
1781 }
1782
Charles Keepaxbe951012015-02-16 15:25:49 +00001783 pos += (le32_to_cpu(blk->len) + sizeof(*blk) + 3) & ~0x03;
Mark Brown2159ad92012-10-11 11:54:02 +09001784 blocks++;
1785 }
1786
Mark Browncf17c832013-01-30 14:37:23 +08001787 ret = regmap_async_complete(regmap);
1788 if (ret != 0)
1789 adsp_err(dsp, "Failed to complete async write: %d\n", ret);
1790
Mark Brown2159ad92012-10-11 11:54:02 +09001791 if (pos > firmware->size)
1792 adsp_warn(dsp, "%s.%d: %zu bytes at end of file\n",
1793 file, blocks, pos - firmware->size);
1794
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +01001795 wm_adsp_debugfs_save_binname(dsp, file);
1796
Mark Brown2159ad92012-10-11 11:54:02 +09001797out_fw:
Charles Keepax9da7a5a2014-11-17 10:48:21 +00001798 regmap_async_complete(regmap);
Mark Brown2159ad92012-10-11 11:54:02 +09001799 release_firmware(firmware);
Mark Browncf17c832013-01-30 14:37:23 +08001800 wm_adsp_buf_free(&buf_list);
Mark Brown2159ad92012-10-11 11:54:02 +09001801out:
1802 kfree(file);
Wei Yongjunf4b82812013-03-12 00:23:15 +08001803 return ret;
Mark Brown2159ad92012-10-11 11:54:02 +09001804}
1805
Charles Keepax3809f002015-04-13 13:27:54 +01001806int wm_adsp1_init(struct wm_adsp *dsp)
Mark Brown5e7a7a22013-01-16 10:03:56 +09001807{
Charles Keepax3809f002015-04-13 13:27:54 +01001808 INIT_LIST_HEAD(&dsp->alg_regions);
Mark Brown5e7a7a22013-01-16 10:03:56 +09001809
Charles Keepax078e7182015-12-08 16:08:26 +00001810 mutex_init(&dsp->pwr_lock);
1811
Mark Brown5e7a7a22013-01-16 10:03:56 +09001812 return 0;
1813}
1814EXPORT_SYMBOL_GPL(wm_adsp1_init);
1815
Mark Brown2159ad92012-10-11 11:54:02 +09001816int wm_adsp1_event(struct snd_soc_dapm_widget *w,
1817 struct snd_kcontrol *kcontrol,
1818 int event)
1819{
Lars-Peter Clausen72718512015-01-13 10:27:34 +01001820 struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
Mark Brown2159ad92012-10-11 11:54:02 +09001821 struct wm_adsp *dsps = snd_soc_codec_get_drvdata(codec);
1822 struct wm_adsp *dsp = &dsps[w->shift];
Dimitris Papastamosb0101b42013-11-01 15:56:56 +00001823 struct wm_adsp_alg_region *alg_region;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001824 struct wm_coeff_ctl *ctl;
Mark Brown2159ad92012-10-11 11:54:02 +09001825 int ret;
Charles Keepax7585a5b2015-12-08 16:08:25 +00001826 unsigned int val;
Mark Brown2159ad92012-10-11 11:54:02 +09001827
Lars-Peter Clausen00200102014-07-17 22:01:07 +02001828 dsp->card = codec->component.card;
Dimitris Papastamos92bb4c32013-08-01 11:11:28 +01001829
Charles Keepax078e7182015-12-08 16:08:26 +00001830 mutex_lock(&dsp->pwr_lock);
1831
Mark Brown2159ad92012-10-11 11:54:02 +09001832 switch (event) {
1833 case SND_SOC_DAPM_POST_PMU:
1834 regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
1835 ADSP1_SYS_ENA, ADSP1_SYS_ENA);
1836
Chris Rattray94e205b2013-01-18 08:43:09 +00001837 /*
1838 * For simplicity set the DSP clock rate to be the
1839 * SYSCLK rate rather than making it configurable.
1840 */
Charles Keepax7585a5b2015-12-08 16:08:25 +00001841 if (dsp->sysclk_reg) {
Chris Rattray94e205b2013-01-18 08:43:09 +00001842 ret = regmap_read(dsp->regmap, dsp->sysclk_reg, &val);
1843 if (ret != 0) {
1844 adsp_err(dsp, "Failed to read SYSCLK state: %d\n",
1845 ret);
Charles Keepax078e7182015-12-08 16:08:26 +00001846 goto err_mutex;
Chris Rattray94e205b2013-01-18 08:43:09 +00001847 }
1848
1849 val = (val & dsp->sysclk_mask)
1850 >> dsp->sysclk_shift;
1851
1852 ret = regmap_update_bits(dsp->regmap,
1853 dsp->base + ADSP1_CONTROL_31,
1854 ADSP1_CLK_SEL_MASK, val);
1855 if (ret != 0) {
1856 adsp_err(dsp, "Failed to set clock rate: %d\n",
1857 ret);
Charles Keepax078e7182015-12-08 16:08:26 +00001858 goto err_mutex;
Chris Rattray94e205b2013-01-18 08:43:09 +00001859 }
1860 }
1861
Mark Brown2159ad92012-10-11 11:54:02 +09001862 ret = wm_adsp_load(dsp);
1863 if (ret != 0)
Charles Keepax078e7182015-12-08 16:08:26 +00001864 goto err_ena;
Mark Brown2159ad92012-10-11 11:54:02 +09001865
Charles Keepaxb618a1852015-04-13 13:27:53 +01001866 ret = wm_adsp1_setup_algs(dsp);
Mark Browndb405172012-10-26 19:30:40 +01001867 if (ret != 0)
Charles Keepax078e7182015-12-08 16:08:26 +00001868 goto err_ena;
Mark Browndb405172012-10-26 19:30:40 +01001869
Mark Brown2159ad92012-10-11 11:54:02 +09001870 ret = wm_adsp_load_coeff(dsp);
1871 if (ret != 0)
Charles Keepax078e7182015-12-08 16:08:26 +00001872 goto err_ena;
Mark Brown2159ad92012-10-11 11:54:02 +09001873
Dimitris Papastamos0c2e3f32013-05-28 12:01:50 +01001874 /* Initialize caches for enabled and unset controls */
Dimitris Papastamos81ad93e2013-07-29 13:51:59 +01001875 ret = wm_coeff_init_control_caches(dsp);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001876 if (ret != 0)
Charles Keepax078e7182015-12-08 16:08:26 +00001877 goto err_ena;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001878
Dimitris Papastamos0c2e3f32013-05-28 12:01:50 +01001879 /* Sync set controls */
Dimitris Papastamos81ad93e2013-07-29 13:51:59 +01001880 ret = wm_coeff_sync_controls(dsp);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001881 if (ret != 0)
Charles Keepax078e7182015-12-08 16:08:26 +00001882 goto err_ena;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001883
Mark Brown2159ad92012-10-11 11:54:02 +09001884 /* Start the core running */
1885 regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
1886 ADSP1_CORE_ENA | ADSP1_START,
1887 ADSP1_CORE_ENA | ADSP1_START);
1888 break;
1889
1890 case SND_SOC_DAPM_PRE_PMD:
1891 /* Halt the core */
1892 regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
1893 ADSP1_CORE_ENA | ADSP1_START, 0);
1894
1895 regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_19,
1896 ADSP1_WDMA_BUFFER_LENGTH_MASK, 0);
1897
1898 regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
1899 ADSP1_SYS_ENA, 0);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001900
Dimitris Papastamos81ad93e2013-07-29 13:51:59 +01001901 list_for_each_entry(ctl, &dsp->ctl_list, list)
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001902 ctl->enabled = 0;
Dimitris Papastamosb0101b42013-11-01 15:56:56 +00001903
1904 while (!list_empty(&dsp->alg_regions)) {
1905 alg_region = list_first_entry(&dsp->alg_regions,
1906 struct wm_adsp_alg_region,
1907 list);
1908 list_del(&alg_region->list);
1909 kfree(alg_region);
1910 }
Mark Brown2159ad92012-10-11 11:54:02 +09001911 break;
1912
1913 default:
1914 break;
1915 }
1916
Charles Keepax078e7182015-12-08 16:08:26 +00001917 mutex_unlock(&dsp->pwr_lock);
1918
Mark Brown2159ad92012-10-11 11:54:02 +09001919 return 0;
1920
Charles Keepax078e7182015-12-08 16:08:26 +00001921err_ena:
Mark Brown2159ad92012-10-11 11:54:02 +09001922 regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
1923 ADSP1_SYS_ENA, 0);
Charles Keepax078e7182015-12-08 16:08:26 +00001924err_mutex:
1925 mutex_unlock(&dsp->pwr_lock);
1926
Mark Brown2159ad92012-10-11 11:54:02 +09001927 return ret;
1928}
1929EXPORT_SYMBOL_GPL(wm_adsp1_event);
1930
1931static int wm_adsp2_ena(struct wm_adsp *dsp)
1932{
1933 unsigned int val;
1934 int ret, count;
1935
Mark Brown1552c322013-11-28 18:11:38 +00001936 ret = regmap_update_bits_async(dsp->regmap, dsp->base + ADSP2_CONTROL,
1937 ADSP2_SYS_ENA, ADSP2_SYS_ENA);
Mark Brown2159ad92012-10-11 11:54:02 +09001938 if (ret != 0)
1939 return ret;
1940
1941 /* Wait for the RAM to start, should be near instantaneous */
Charles Keepax939fd1e2013-12-18 09:25:49 +00001942 for (count = 0; count < 10; ++count) {
Mark Brown2159ad92012-10-11 11:54:02 +09001943 ret = regmap_read(dsp->regmap, dsp->base + ADSP2_STATUS1,
1944 &val);
1945 if (ret != 0)
1946 return ret;
Charles Keepax939fd1e2013-12-18 09:25:49 +00001947
1948 if (val & ADSP2_RAM_RDY)
1949 break;
1950
1951 msleep(1);
1952 }
Mark Brown2159ad92012-10-11 11:54:02 +09001953
1954 if (!(val & ADSP2_RAM_RDY)) {
1955 adsp_err(dsp, "Failed to start DSP RAM\n");
1956 return -EBUSY;
1957 }
1958
1959 adsp_dbg(dsp, "RAM ready after %d polls\n", count);
Mark Brown2159ad92012-10-11 11:54:02 +09001960
1961 return 0;
1962}
1963
Charles Keepax18b1a902014-01-09 09:06:54 +00001964static void wm_adsp2_boot_work(struct work_struct *work)
Charles Keepaxd8a64d62014-01-08 17:42:18 +00001965{
1966 struct wm_adsp *dsp = container_of(work,
1967 struct wm_adsp,
1968 boot_work);
1969 int ret;
1970 unsigned int val;
1971
Charles Keepax078e7182015-12-08 16:08:26 +00001972 mutex_lock(&dsp->pwr_lock);
1973
Charles Keepaxd8a64d62014-01-08 17:42:18 +00001974 /*
1975 * For simplicity set the DSP clock rate to be the
1976 * SYSCLK rate rather than making it configurable.
1977 */
1978 ret = regmap_read(dsp->regmap, ARIZONA_SYSTEM_CLOCK_1, &val);
1979 if (ret != 0) {
1980 adsp_err(dsp, "Failed to read SYSCLK state: %d\n", ret);
Charles Keepax078e7182015-12-08 16:08:26 +00001981 goto err_mutex;
Charles Keepaxd8a64d62014-01-08 17:42:18 +00001982 }
1983 val = (val & ARIZONA_SYSCLK_FREQ_MASK)
1984 >> ARIZONA_SYSCLK_FREQ_SHIFT;
1985
1986 ret = regmap_update_bits_async(dsp->regmap,
1987 dsp->base + ADSP2_CLOCKING,
1988 ADSP2_CLK_SEL_MASK, val);
1989 if (ret != 0) {
1990 adsp_err(dsp, "Failed to set clock rate: %d\n", ret);
Charles Keepax078e7182015-12-08 16:08:26 +00001991 goto err_mutex;
Charles Keepaxd8a64d62014-01-08 17:42:18 +00001992 }
1993
Charles Keepaxd8a64d62014-01-08 17:42:18 +00001994 ret = wm_adsp2_ena(dsp);
1995 if (ret != 0)
Charles Keepax078e7182015-12-08 16:08:26 +00001996 goto err_mutex;
Charles Keepaxd8a64d62014-01-08 17:42:18 +00001997
1998 ret = wm_adsp_load(dsp);
1999 if (ret != 0)
Charles Keepax078e7182015-12-08 16:08:26 +00002000 goto err_ena;
Charles Keepaxd8a64d62014-01-08 17:42:18 +00002001
Charles Keepaxb618a1852015-04-13 13:27:53 +01002002 ret = wm_adsp2_setup_algs(dsp);
Charles Keepaxd8a64d62014-01-08 17:42:18 +00002003 if (ret != 0)
Charles Keepax078e7182015-12-08 16:08:26 +00002004 goto err_ena;
Charles Keepaxd8a64d62014-01-08 17:42:18 +00002005
2006 ret = wm_adsp_load_coeff(dsp);
2007 if (ret != 0)
Charles Keepax078e7182015-12-08 16:08:26 +00002008 goto err_ena;
Charles Keepaxd8a64d62014-01-08 17:42:18 +00002009
2010 /* Initialize caches for enabled and unset controls */
2011 ret = wm_coeff_init_control_caches(dsp);
2012 if (ret != 0)
Charles Keepax078e7182015-12-08 16:08:26 +00002013 goto err_ena;
Charles Keepaxd8a64d62014-01-08 17:42:18 +00002014
2015 /* Sync set controls */
2016 ret = wm_coeff_sync_controls(dsp);
2017 if (ret != 0)
Charles Keepax078e7182015-12-08 16:08:26 +00002018 goto err_ena;
Charles Keepaxd8a64d62014-01-08 17:42:18 +00002019
Charles Keepaxd8a64d62014-01-08 17:42:18 +00002020 dsp->running = true;
2021
Charles Keepax078e7182015-12-08 16:08:26 +00002022 mutex_unlock(&dsp->pwr_lock);
2023
Charles Keepaxd8a64d62014-01-08 17:42:18 +00002024 return;
2025
Charles Keepax078e7182015-12-08 16:08:26 +00002026err_ena:
Charles Keepaxd8a64d62014-01-08 17:42:18 +00002027 regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL,
2028 ADSP2_SYS_ENA | ADSP2_CORE_ENA | ADSP2_START, 0);
Charles Keepax078e7182015-12-08 16:08:26 +00002029err_mutex:
2030 mutex_unlock(&dsp->pwr_lock);
Charles Keepaxd8a64d62014-01-08 17:42:18 +00002031}
2032
Charles Keepax12db5ed2014-01-08 17:42:19 +00002033int wm_adsp2_early_event(struct snd_soc_dapm_widget *w,
2034 struct snd_kcontrol *kcontrol, int event)
2035{
Lars-Peter Clausen72718512015-01-13 10:27:34 +01002036 struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
Charles Keepax12db5ed2014-01-08 17:42:19 +00002037 struct wm_adsp *dsps = snd_soc_codec_get_drvdata(codec);
2038 struct wm_adsp *dsp = &dsps[w->shift];
2039
Lars-Peter Clausen00200102014-07-17 22:01:07 +02002040 dsp->card = codec->component.card;
Charles Keepax12db5ed2014-01-08 17:42:19 +00002041
2042 switch (event) {
2043 case SND_SOC_DAPM_PRE_PMU:
2044 queue_work(system_unbound_wq, &dsp->boot_work);
2045 break;
2046 default:
2047 break;
Charles Keepaxcab27252014-04-17 13:42:54 +01002048 }
Charles Keepax12db5ed2014-01-08 17:42:19 +00002049
2050 return 0;
2051}
2052EXPORT_SYMBOL_GPL(wm_adsp2_early_event);
2053
Mark Brown2159ad92012-10-11 11:54:02 +09002054int wm_adsp2_event(struct snd_soc_dapm_widget *w,
2055 struct snd_kcontrol *kcontrol, int event)
2056{
Lars-Peter Clausen72718512015-01-13 10:27:34 +01002057 struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
Mark Brown2159ad92012-10-11 11:54:02 +09002058 struct wm_adsp *dsps = snd_soc_codec_get_drvdata(codec);
2059 struct wm_adsp *dsp = &dsps[w->shift];
Mark Brown471f4882013-01-08 16:09:31 +00002060 struct wm_adsp_alg_region *alg_region;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01002061 struct wm_coeff_ctl *ctl;
Mark Brown2159ad92012-10-11 11:54:02 +09002062 int ret;
2063
2064 switch (event) {
2065 case SND_SOC_DAPM_POST_PMU:
Charles Keepaxd8a64d62014-01-08 17:42:18 +00002066 flush_work(&dsp->boot_work);
Mark Browndd49e2c2012-12-02 21:50:46 +09002067
Charles Keepaxd8a64d62014-01-08 17:42:18 +00002068 if (!dsp->running)
2069 return -EIO;
Mark Browndd49e2c2012-12-02 21:50:46 +09002070
Charles Keepaxd8a64d62014-01-08 17:42:18 +00002071 ret = regmap_update_bits(dsp->regmap,
2072 dsp->base + ADSP2_CONTROL,
Charles Keepax00e4c3b2014-11-18 16:25:27 +00002073 ADSP2_CORE_ENA | ADSP2_START,
2074 ADSP2_CORE_ENA | ADSP2_START);
Mark Brown2159ad92012-10-11 11:54:02 +09002075 if (ret != 0)
2076 goto err;
Mark Brown2159ad92012-10-11 11:54:02 +09002077 break;
2078
2079 case SND_SOC_DAPM_PRE_PMD:
Richard Fitzgerald10337b02015-05-29 10:23:07 +01002080 /* Log firmware state, it can be useful for analysis */
2081 wm_adsp2_show_fw_status(dsp);
2082
Charles Keepax078e7182015-12-08 16:08:26 +00002083 mutex_lock(&dsp->pwr_lock);
2084
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +01002085 wm_adsp_debugfs_clear(dsp);
2086
2087 dsp->fw_id = 0;
2088 dsp->fw_id_version = 0;
Mark Brown1023dbd2013-01-11 22:58:28 +00002089 dsp->running = false;
2090
Mark Brown2159ad92012-10-11 11:54:02 +09002091 regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL,
Mark Browna7f9be72012-11-28 19:53:59 +00002092 ADSP2_SYS_ENA | ADSP2_CORE_ENA |
2093 ADSP2_START, 0);
Mark Brown973838a2012-11-28 17:20:32 +00002094
Mark Brown2d30b572013-01-28 20:18:17 +08002095 /* Make sure DMAs are quiesced */
2096 regmap_write(dsp->regmap, dsp->base + ADSP2_WDMA_CONFIG_1, 0);
2097 regmap_write(dsp->regmap, dsp->base + ADSP2_WDMA_CONFIG_2, 0);
2098 regmap_write(dsp->regmap, dsp->base + ADSP2_RDMA_CONFIG_1, 0);
2099
Dimitris Papastamos81ad93e2013-07-29 13:51:59 +01002100 list_for_each_entry(ctl, &dsp->ctl_list, list)
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01002101 ctl->enabled = 0;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01002102
Mark Brown471f4882013-01-08 16:09:31 +00002103 while (!list_empty(&dsp->alg_regions)) {
2104 alg_region = list_first_entry(&dsp->alg_regions,
2105 struct wm_adsp_alg_region,
2106 list);
2107 list_del(&alg_region->list);
2108 kfree(alg_region);
2109 }
Charles Keepaxddbc5ef2014-01-22 10:09:11 +00002110
Charles Keepax078e7182015-12-08 16:08:26 +00002111 mutex_unlock(&dsp->pwr_lock);
2112
Charles Keepaxddbc5ef2014-01-22 10:09:11 +00002113 adsp_dbg(dsp, "Shutdown complete\n");
Mark Brown2159ad92012-10-11 11:54:02 +09002114 break;
2115
2116 default:
2117 break;
2118 }
2119
2120 return 0;
2121err:
2122 regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL,
Mark Browna7f9be72012-11-28 19:53:59 +00002123 ADSP2_SYS_ENA | ADSP2_CORE_ENA | ADSP2_START, 0);
Mark Brown2159ad92012-10-11 11:54:02 +09002124 return ret;
2125}
2126EXPORT_SYMBOL_GPL(wm_adsp2_event);
Mark Brown973838a2012-11-28 17:20:32 +00002127
Richard Fitzgeraldf5e2ce92015-06-11 11:32:30 +01002128int wm_adsp2_codec_probe(struct wm_adsp *dsp, struct snd_soc_codec *codec)
2129{
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +01002130 wm_adsp2_init_debugfs(dsp, codec);
2131
Richard Fitzgerald218e5082015-06-11 11:32:31 +01002132 return snd_soc_add_codec_controls(codec,
Richard Fitzgerald336d0442015-06-18 13:43:19 +01002133 &wm_adsp_fw_controls[dsp->num - 1],
2134 1);
Richard Fitzgeraldf5e2ce92015-06-11 11:32:30 +01002135}
2136EXPORT_SYMBOL_GPL(wm_adsp2_codec_probe);
2137
2138int wm_adsp2_codec_remove(struct wm_adsp *dsp, struct snd_soc_codec *codec)
2139{
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +01002140 wm_adsp2_cleanup_debugfs(dsp);
2141
Richard Fitzgeraldf5e2ce92015-06-11 11:32:30 +01002142 return 0;
2143}
2144EXPORT_SYMBOL_GPL(wm_adsp2_codec_remove);
2145
Richard Fitzgerald81ac58b2015-06-02 11:53:34 +01002146int wm_adsp2_init(struct wm_adsp *dsp)
Mark Brown973838a2012-11-28 17:20:32 +00002147{
2148 int ret;
2149
Mark Brown10a2b662012-12-02 21:37:00 +09002150 /*
2151 * Disable the DSP memory by default when in reset for a small
2152 * power saving.
2153 */
Charles Keepax3809f002015-04-13 13:27:54 +01002154 ret = regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL,
Mark Brown10a2b662012-12-02 21:37:00 +09002155 ADSP2_MEM_ENA, 0);
2156 if (ret != 0) {
Charles Keepax3809f002015-04-13 13:27:54 +01002157 adsp_err(dsp, "Failed to clear memory retention: %d\n", ret);
Mark Brown10a2b662012-12-02 21:37:00 +09002158 return ret;
2159 }
2160
Charles Keepax3809f002015-04-13 13:27:54 +01002161 INIT_LIST_HEAD(&dsp->alg_regions);
2162 INIT_LIST_HEAD(&dsp->ctl_list);
2163 INIT_WORK(&dsp->boot_work, wm_adsp2_boot_work);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01002164
Charles Keepax078e7182015-12-08 16:08:26 +00002165 mutex_init(&dsp->pwr_lock);
2166
Mark Brown973838a2012-11-28 17:20:32 +00002167 return 0;
2168}
2169EXPORT_SYMBOL_GPL(wm_adsp2_init);
Praveen Diwakar0a37c6e2014-07-04 11:17:41 +05302170
2171MODULE_LICENSE("GPL v2");