blob: 0003021bf1766ff62b55e86a90606878ee3d2ed1 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 *
Takashi Iwaid01ce992007-07-27 16:52:19 +02003 * hda_intel.c - Implementation of primary alsa driver code base
4 * for Intel HD Audio.
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 *
6 * Copyright(c) 2004 Intel Corporation. All rights reserved.
7 *
8 * Copyright (c) 2004 Takashi Iwai <tiwai@suse.de>
9 * PeiSen Hou <pshou@realtek.com.tw>
10 *
11 * This program is free software; you can redistribute it and/or modify it
12 * under the terms of the GNU General Public License as published by the Free
13 * Software Foundation; either version 2 of the License, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful, but WITHOUT
17 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
18 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
19 * more details.
20 *
21 * You should have received a copy of the GNU General Public License along with
22 * this program; if not, write to the Free Software Foundation, Inc., 59
23 * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
24 *
25 * CONTACTS:
26 *
27 * Matt Jared matt.jared@intel.com
28 * Andy Kopp andy.kopp@intel.com
29 * Dan Kogan dan.d.kogan@intel.com
30 *
31 * CHANGES:
32 *
33 * 2004.12.01 Major rewrite by tiwai, merged the work of pshou
34 *
35 */
36
Linus Torvalds1da177e2005-04-16 15:20:36 -070037#include <asm/io.h>
38#include <linux/delay.h>
39#include <linux/interrupt.h>
Randy Dunlap362775e2005-11-07 14:43:23 +010040#include <linux/kernel.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070041#include <linux/module.h>
42#include <linux/moduleparam.h>
43#include <linux/init.h>
44#include <linux/slab.h>
45#include <linux/pci.h>
Ingo Molnar62932df2006-01-16 16:34:20 +010046#include <linux/mutex.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070047#include <sound/core.h>
48#include <sound/initval.h>
49#include "hda_codec.h"
50
51
Takashi Iwai5aba4f82008-01-07 15:16:37 +010052static int index[SNDRV_CARDS] = SNDRV_DEFAULT_IDX;
53static char *id[SNDRV_CARDS] = SNDRV_DEFAULT_STR;
54static int enable[SNDRV_CARDS] = SNDRV_DEFAULT_ENABLE_PNP;
55static char *model[SNDRV_CARDS];
56static int position_fix[SNDRV_CARDS];
57static int probe_mask[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
Takashi Iwai27346162006-01-12 18:28:44 +010058static int single_cmd;
Takashi Iwai134a11f2006-11-10 12:08:37 +010059static int enable_msi;
Linus Torvalds1da177e2005-04-16 15:20:36 -070060
Takashi Iwai5aba4f82008-01-07 15:16:37 +010061module_param_array(index, int, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070062MODULE_PARM_DESC(index, "Index value for Intel HD audio interface.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010063module_param_array(id, charp, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070064MODULE_PARM_DESC(id, "ID string for Intel HD audio interface.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010065module_param_array(enable, bool, NULL, 0444);
66MODULE_PARM_DESC(enable, "Enable Intel HD audio interface.");
67module_param_array(model, charp, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070068MODULE_PARM_DESC(model, "Use the given board model.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010069module_param_array(position_fix, int, NULL, 0444);
Takashi Iwaid01ce992007-07-27 16:52:19 +020070MODULE_PARM_DESC(position_fix, "Fix DMA pointer "
71 "(0 = auto, 1 = none, 2 = POSBUF, 3 = FIFO size).");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010072module_param_array(probe_mask, int, NULL, 0444);
Takashi Iwai606ad752005-11-24 16:03:40 +010073MODULE_PARM_DESC(probe_mask, "Bitmask to probe codecs (default = -1).");
Takashi Iwai27346162006-01-12 18:28:44 +010074module_param(single_cmd, bool, 0444);
Takashi Iwaid01ce992007-07-27 16:52:19 +020075MODULE_PARM_DESC(single_cmd, "Use single command to communicate with codecs "
76 "(for debugging only).");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010077module_param(enable_msi, int, 0444);
Takashi Iwai134a11f2006-11-10 12:08:37 +010078MODULE_PARM_DESC(enable_msi, "Enable Message Signaled Interrupt (MSI)");
Takashi Iwai606ad752005-11-24 16:03:40 +010079
Takashi Iwaidee1b662007-08-13 16:10:30 +020080#ifdef CONFIG_SND_HDA_POWER_SAVE
Takashi Iwaicb53c622007-08-10 17:21:45 +020081/* power_save option is defined in hda_codec.c */
Linus Torvalds1da177e2005-04-16 15:20:36 -070082
Takashi Iwaidee1b662007-08-13 16:10:30 +020083/* reset the HD-audio controller in power save mode.
84 * this may give more power-saving, but will take longer time to
85 * wake up.
86 */
87static int power_save_controller = 1;
88module_param(power_save_controller, bool, 0644);
89MODULE_PARM_DESC(power_save_controller, "Reset controller in power save mode.");
90#endif
91
Linus Torvalds1da177e2005-04-16 15:20:36 -070092MODULE_LICENSE("GPL");
93MODULE_SUPPORTED_DEVICE("{{Intel, ICH6},"
94 "{Intel, ICH6M},"
Jason Gaston2f1b3812005-05-01 08:58:50 -070095 "{Intel, ICH7},"
Frederick Lif5d40b32005-05-12 14:55:20 +020096 "{Intel, ESB2},"
Jason Gastond2981392006-01-10 11:07:37 +010097 "{Intel, ICH8},"
Jason Gastonf9cc8a82006-11-22 11:53:52 +010098 "{Intel, ICH9},"
Takashi Iwaifc20a562005-05-12 15:00:41 +020099 "{ATI, SB450},"
Felix Kuehling89be83f2006-03-31 12:33:59 +0200100 "{ATI, SB600},"
Felix Kuehling778b6e12006-05-17 11:22:21 +0200101 "{ATI, RS600},"
Felix Kuehling5b15c952006-10-16 12:49:47 +0200102 "{ATI, RS690},"
Wolke Liue6db1112007-04-27 12:20:57 +0200103 "{ATI, RS780},"
104 "{ATI, R600},"
Herton Ronaldo Krzesinski2797f722007-11-05 18:21:56 +0100105 "{ATI, RV630},"
106 "{ATI, RV610},"
Wolke Liu27da1832007-11-16 11:06:30 +0100107 "{ATI, RV670},"
108 "{ATI, RV635},"
109 "{ATI, RV620},"
110 "{ATI, RV770},"
Takashi Iwaifc20a562005-05-12 15:00:41 +0200111 "{VIA, VT8251},"
Takashi Iwai47672312005-08-12 16:44:04 +0200112 "{VIA, VT8237A},"
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200113 "{SiS, SIS966},"
114 "{ULI, M5461}}");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700115MODULE_DESCRIPTION("Intel HDA driver");
116
117#define SFX "hda-intel: "
118
Takashi Iwaicb53c622007-08-10 17:21:45 +0200119
120/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700121 * registers
122 */
123#define ICH6_REG_GCAP 0x00
124#define ICH6_REG_VMIN 0x02
125#define ICH6_REG_VMAJ 0x03
126#define ICH6_REG_OUTPAY 0x04
127#define ICH6_REG_INPAY 0x06
128#define ICH6_REG_GCTL 0x08
129#define ICH6_REG_WAKEEN 0x0c
130#define ICH6_REG_STATESTS 0x0e
131#define ICH6_REG_GSTS 0x10
132#define ICH6_REG_INTCTL 0x20
133#define ICH6_REG_INTSTS 0x24
134#define ICH6_REG_WALCLK 0x30
135#define ICH6_REG_SYNC 0x34
136#define ICH6_REG_CORBLBASE 0x40
137#define ICH6_REG_CORBUBASE 0x44
138#define ICH6_REG_CORBWP 0x48
139#define ICH6_REG_CORBRP 0x4A
140#define ICH6_REG_CORBCTL 0x4c
141#define ICH6_REG_CORBSTS 0x4d
142#define ICH6_REG_CORBSIZE 0x4e
143
144#define ICH6_REG_RIRBLBASE 0x50
145#define ICH6_REG_RIRBUBASE 0x54
146#define ICH6_REG_RIRBWP 0x58
147#define ICH6_REG_RINTCNT 0x5a
148#define ICH6_REG_RIRBCTL 0x5c
149#define ICH6_REG_RIRBSTS 0x5d
150#define ICH6_REG_RIRBSIZE 0x5e
151
152#define ICH6_REG_IC 0x60
153#define ICH6_REG_IR 0x64
154#define ICH6_REG_IRS 0x68
155#define ICH6_IRS_VALID (1<<1)
156#define ICH6_IRS_BUSY (1<<0)
157
158#define ICH6_REG_DPLBASE 0x70
159#define ICH6_REG_DPUBASE 0x74
160#define ICH6_DPLBASE_ENABLE 0x1 /* Enable position buffer */
161
162/* SD offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
163enum { SDI0, SDI1, SDI2, SDI3, SDO0, SDO1, SDO2, SDO3 };
164
165/* stream register offsets from stream base */
166#define ICH6_REG_SD_CTL 0x00
167#define ICH6_REG_SD_STS 0x03
168#define ICH6_REG_SD_LPIB 0x04
169#define ICH6_REG_SD_CBL 0x08
170#define ICH6_REG_SD_LVI 0x0c
171#define ICH6_REG_SD_FIFOW 0x0e
172#define ICH6_REG_SD_FIFOSIZE 0x10
173#define ICH6_REG_SD_FORMAT 0x12
174#define ICH6_REG_SD_BDLPL 0x18
175#define ICH6_REG_SD_BDLPU 0x1c
176
177/* PCI space */
178#define ICH6_PCIREG_TCSEL 0x44
179
180/*
181 * other constants
182 */
183
184/* max number of SDs */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200185/* ICH, ATI and VIA have 4 playback and 4 capture */
186#define ICH6_CAPTURE_INDEX 0
187#define ICH6_NUM_CAPTURE 4
188#define ICH6_PLAYBACK_INDEX 4
189#define ICH6_NUM_PLAYBACK 4
190
191/* ULI has 6 playback and 5 capture */
192#define ULI_CAPTURE_INDEX 0
193#define ULI_NUM_CAPTURE 5
194#define ULI_PLAYBACK_INDEX 5
195#define ULI_NUM_PLAYBACK 6
196
Felix Kuehling778b6e12006-05-17 11:22:21 +0200197/* ATI HDMI has 1 playback and 0 capture */
198#define ATIHDMI_CAPTURE_INDEX 0
199#define ATIHDMI_NUM_CAPTURE 0
200#define ATIHDMI_PLAYBACK_INDEX 0
201#define ATIHDMI_NUM_PLAYBACK 1
202
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200203/* this number is statically defined for simplicity */
204#define MAX_AZX_DEV 16
205
Linus Torvalds1da177e2005-04-16 15:20:36 -0700206/* max number of fragments - we may use more if allocating more pages for BDL */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200207#define BDL_SIZE PAGE_ALIGN(8192)
208#define AZX_MAX_FRAG (BDL_SIZE / (MAX_AZX_DEV * 16))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700209/* max buffer size - no h/w limit, you can increase as you like */
210#define AZX_MAX_BUF_SIZE (1024*1024*1024)
211/* max number of PCM devics per card */
Takashi Iwaiec9e1c52005-09-07 13:29:22 +0200212#define AZX_MAX_AUDIO_PCMS 6
213#define AZX_MAX_MODEM_PCMS 2
214#define AZX_MAX_PCMS (AZX_MAX_AUDIO_PCMS + AZX_MAX_MODEM_PCMS)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700215
216/* RIRB int mask: overrun[2], response[0] */
217#define RIRB_INT_RESPONSE 0x01
218#define RIRB_INT_OVERRUN 0x04
219#define RIRB_INT_MASK 0x05
220
221/* STATESTS int mask: SD2,SD1,SD0 */
Takashi Iwai19a982b2007-03-21 15:14:35 +0100222#define AZX_MAX_CODECS 3
Linus Torvalds1da177e2005-04-16 15:20:36 -0700223#define STATESTS_INT_MASK 0x07
Linus Torvalds1da177e2005-04-16 15:20:36 -0700224
225/* SD_CTL bits */
226#define SD_CTL_STREAM_RESET 0x01 /* stream reset bit */
227#define SD_CTL_DMA_START 0x02 /* stream DMA start bit */
228#define SD_CTL_STREAM_TAG_MASK (0xf << 20)
229#define SD_CTL_STREAM_TAG_SHIFT 20
230
231/* SD_CTL and SD_STS */
232#define SD_INT_DESC_ERR 0x10 /* descriptor error interrupt */
233#define SD_INT_FIFO_ERR 0x08 /* FIFO error interrupt */
234#define SD_INT_COMPLETE 0x04 /* completion interrupt */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200235#define SD_INT_MASK (SD_INT_DESC_ERR|SD_INT_FIFO_ERR|\
236 SD_INT_COMPLETE)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700237
238/* SD_STS */
239#define SD_STS_FIFO_READY 0x20 /* FIFO ready */
240
241/* INTCTL and INTSTS */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200242#define ICH6_INT_ALL_STREAM 0xff /* all stream interrupts */
243#define ICH6_INT_CTRL_EN 0x40000000 /* controller interrupt enable bit */
244#define ICH6_INT_GLOBAL_EN 0x80000000 /* global interrupt enable bit */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700245
Matt41e2fce2005-07-04 17:49:55 +0200246/* GCTL unsolicited response enable bit */
247#define ICH6_GCTL_UREN (1<<8)
248
Linus Torvalds1da177e2005-04-16 15:20:36 -0700249/* GCTL reset bit */
250#define ICH6_GCTL_RESET (1<<0)
251
252/* CORB/RIRB control, read/write pointer */
253#define ICH6_RBCTL_DMA_EN 0x02 /* enable DMA */
254#define ICH6_RBCTL_IRQ_EN 0x01 /* enable IRQ */
255#define ICH6_RBRWP_CLR 0x8000 /* read/write pointer clear */
256/* below are so far hardcoded - should read registers in future */
257#define ICH6_MAX_CORB_ENTRIES 256
258#define ICH6_MAX_RIRB_ENTRIES 256
259
Takashi Iwaic74db862005-05-12 14:26:27 +0200260/* position fix mode */
261enum {
Takashi Iwai0be3b5d2005-09-05 17:11:40 +0200262 POS_FIX_AUTO,
Takashi Iwaic74db862005-05-12 14:26:27 +0200263 POS_FIX_NONE,
Takashi Iwai0be3b5d2005-09-05 17:11:40 +0200264 POS_FIX_POSBUF,
265 POS_FIX_FIFO,
Takashi Iwaic74db862005-05-12 14:26:27 +0200266};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700267
Frederick Lif5d40b32005-05-12 14:55:20 +0200268/* Defines for ATI HD Audio support in SB450 south bridge */
Frederick Lif5d40b32005-05-12 14:55:20 +0200269#define ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR 0x42
270#define ATI_SB450_HDAUDIO_ENABLE_SNOOP 0x02
271
Vinod Gda3fca22005-09-13 18:49:12 +0200272/* Defines for Nvidia HDA support */
273#define NVIDIA_HDA_TRANSREG_ADDR 0x4e
274#define NVIDIA_HDA_ENABLE_COHBITS 0x0f
Frederick Lif5d40b32005-05-12 14:55:20 +0200275
Linus Torvalds1da177e2005-04-16 15:20:36 -0700276/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700277 */
278
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100279struct azx_dev {
Takashi Iwaid01ce992007-07-27 16:52:19 +0200280 u32 *bdl; /* virtual address of the BDL */
281 dma_addr_t bdl_addr; /* physical address of the BDL */
282 u32 *posbuf; /* position buffer pointer */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700283
Takashi Iwaid01ce992007-07-27 16:52:19 +0200284 unsigned int bufsize; /* size of the play buffer in bytes */
285 unsigned int fragsize; /* size of each period in bytes */
286 unsigned int frags; /* number for period in the play buffer */
287 unsigned int fifo_size; /* FIFO size */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700288
Takashi Iwaid01ce992007-07-27 16:52:19 +0200289 void __iomem *sd_addr; /* stream descriptor pointer */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700290
Takashi Iwaid01ce992007-07-27 16:52:19 +0200291 u32 sd_int_sta_mask; /* stream int status mask */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700292
293 /* pcm support */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200294 struct snd_pcm_substream *substream; /* assigned substream,
295 * set in PCM open
296 */
297 unsigned int format_val; /* format value to be set in the
298 * controller and the codec
299 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700300 unsigned char stream_tag; /* assigned stream */
301 unsigned char index; /* stream index */
Takashi Iwai1a56f8d2006-02-16 19:51:10 +0100302 /* for sanity check of position buffer */
303 unsigned int period_intr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700304
Pavel Machek927fc862006-08-31 17:03:43 +0200305 unsigned int opened :1;
306 unsigned int running :1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700307};
308
309/* CORB/RIRB */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100310struct azx_rb {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700311 u32 *buf; /* CORB/RIRB buffer
312 * Each CORB entry is 4byte, RIRB is 8byte
313 */
314 dma_addr_t addr; /* physical address of CORB/RIRB buffer */
315 /* for RIRB */
316 unsigned short rp, wp; /* read/write pointers */
317 int cmds; /* number of pending requests */
318 u32 res; /* last read value */
319};
320
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100321struct azx {
322 struct snd_card *card;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700323 struct pci_dev *pci;
324
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200325 /* chip type specific */
326 int driver_type;
327 int playback_streams;
328 int playback_index_offset;
329 int capture_streams;
330 int capture_index_offset;
331 int num_streams;
332
Linus Torvalds1da177e2005-04-16 15:20:36 -0700333 /* pci resources */
334 unsigned long addr;
335 void __iomem *remap_addr;
336 int irq;
337
338 /* locks */
339 spinlock_t reg_lock;
Ingo Molnar62932df2006-01-16 16:34:20 +0100340 struct mutex open_mutex;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700341
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200342 /* streams (x num_streams) */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100343 struct azx_dev *azx_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700344
345 /* PCM */
346 unsigned int pcm_devs;
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100347 struct snd_pcm *pcm[AZX_MAX_PCMS];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700348
349 /* HD codec */
350 unsigned short codec_mask;
351 struct hda_bus *bus;
352
353 /* CORB/RIRB */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100354 struct azx_rb corb;
355 struct azx_rb rirb;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700356
357 /* BDL, CORB/RIRB and position buffers */
358 struct snd_dma_buffer bdl;
359 struct snd_dma_buffer rb;
360 struct snd_dma_buffer posbuf;
Takashi Iwaic74db862005-05-12 14:26:27 +0200361
362 /* flags */
363 int position_fix;
Takashi Iwaicb53c622007-08-10 17:21:45 +0200364 unsigned int running :1;
Pavel Machek927fc862006-08-31 17:03:43 +0200365 unsigned int initialized :1;
366 unsigned int single_cmd :1;
367 unsigned int polling_mode :1;
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200368 unsigned int msi :1;
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200369
370 /* for debugging */
371 unsigned int last_cmd; /* last issued command (to sync) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700372};
373
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200374/* driver types */
375enum {
376 AZX_DRIVER_ICH,
377 AZX_DRIVER_ATI,
Felix Kuehling778b6e12006-05-17 11:22:21 +0200378 AZX_DRIVER_ATIHDMI,
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200379 AZX_DRIVER_VIA,
380 AZX_DRIVER_SIS,
381 AZX_DRIVER_ULI,
Vinod Gda3fca22005-09-13 18:49:12 +0200382 AZX_DRIVER_NVIDIA,
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200383};
384
385static char *driver_short_names[] __devinitdata = {
386 [AZX_DRIVER_ICH] = "HDA Intel",
387 [AZX_DRIVER_ATI] = "HDA ATI SB",
Felix Kuehling778b6e12006-05-17 11:22:21 +0200388 [AZX_DRIVER_ATIHDMI] = "HDA ATI HDMI",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200389 [AZX_DRIVER_VIA] = "HDA VIA VT82xx",
390 [AZX_DRIVER_SIS] = "HDA SIS966",
Vinod Gda3fca22005-09-13 18:49:12 +0200391 [AZX_DRIVER_ULI] = "HDA ULI M5461",
392 [AZX_DRIVER_NVIDIA] = "HDA NVidia",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200393};
394
Linus Torvalds1da177e2005-04-16 15:20:36 -0700395/*
396 * macros for easy use
397 */
398#define azx_writel(chip,reg,value) \
399 writel(value, (chip)->remap_addr + ICH6_REG_##reg)
400#define azx_readl(chip,reg) \
401 readl((chip)->remap_addr + ICH6_REG_##reg)
402#define azx_writew(chip,reg,value) \
403 writew(value, (chip)->remap_addr + ICH6_REG_##reg)
404#define azx_readw(chip,reg) \
405 readw((chip)->remap_addr + ICH6_REG_##reg)
406#define azx_writeb(chip,reg,value) \
407 writeb(value, (chip)->remap_addr + ICH6_REG_##reg)
408#define azx_readb(chip,reg) \
409 readb((chip)->remap_addr + ICH6_REG_##reg)
410
411#define azx_sd_writel(dev,reg,value) \
412 writel(value, (dev)->sd_addr + ICH6_REG_##reg)
413#define azx_sd_readl(dev,reg) \
414 readl((dev)->sd_addr + ICH6_REG_##reg)
415#define azx_sd_writew(dev,reg,value) \
416 writew(value, (dev)->sd_addr + ICH6_REG_##reg)
417#define azx_sd_readw(dev,reg) \
418 readw((dev)->sd_addr + ICH6_REG_##reg)
419#define azx_sd_writeb(dev,reg,value) \
420 writeb(value, (dev)->sd_addr + ICH6_REG_##reg)
421#define azx_sd_readb(dev,reg) \
422 readb((dev)->sd_addr + ICH6_REG_##reg)
423
424/* for pcm support */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100425#define get_azx_dev(substream) (substream->runtime->private_data)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700426
427/* Get the upper 32bit of the given dma_addr_t
428 * Compiler should optimize and eliminate the code if dma_addr_t is 32bit
429 */
430#define upper_32bit(addr) (sizeof(addr) > 4 ? (u32)((addr) >> 32) : (u32)0)
431
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200432static int azx_acquire_irq(struct azx *chip, int do_disconnect);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700433
434/*
435 * Interface for HD codec
436 */
437
Linus Torvalds1da177e2005-04-16 15:20:36 -0700438/*
439 * CORB / RIRB interface
440 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100441static int azx_alloc_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700442{
443 int err;
444
445 /* single page (at least 4096 bytes) must suffice for both ringbuffes */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200446 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
447 snd_dma_pci_data(chip->pci),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700448 PAGE_SIZE, &chip->rb);
449 if (err < 0) {
450 snd_printk(KERN_ERR SFX "cannot allocate CORB/RIRB\n");
451 return err;
452 }
453 return 0;
454}
455
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100456static void azx_init_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700457{
458 /* CORB set up */
459 chip->corb.addr = chip->rb.addr;
460 chip->corb.buf = (u32 *)chip->rb.area;
461 azx_writel(chip, CORBLBASE, (u32)chip->corb.addr);
462 azx_writel(chip, CORBUBASE, upper_32bit(chip->corb.addr));
463
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200464 /* set the corb size to 256 entries (ULI requires explicitly) */
465 azx_writeb(chip, CORBSIZE, 0x02);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700466 /* set the corb write pointer to 0 */
467 azx_writew(chip, CORBWP, 0);
468 /* reset the corb hw read pointer */
469 azx_writew(chip, CORBRP, ICH6_RBRWP_CLR);
470 /* enable corb dma */
471 azx_writeb(chip, CORBCTL, ICH6_RBCTL_DMA_EN);
472
473 /* RIRB set up */
474 chip->rirb.addr = chip->rb.addr + 2048;
475 chip->rirb.buf = (u32 *)(chip->rb.area + 2048);
476 azx_writel(chip, RIRBLBASE, (u32)chip->rirb.addr);
477 azx_writel(chip, RIRBUBASE, upper_32bit(chip->rirb.addr));
478
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200479 /* set the rirb size to 256 entries (ULI requires explicitly) */
480 azx_writeb(chip, RIRBSIZE, 0x02);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700481 /* reset the rirb hw write pointer */
482 azx_writew(chip, RIRBWP, ICH6_RBRWP_CLR);
483 /* set N=1, get RIRB response interrupt for new entry */
484 azx_writew(chip, RINTCNT, 1);
485 /* enable rirb dma and response irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700486 azx_writeb(chip, RIRBCTL, ICH6_RBCTL_DMA_EN | ICH6_RBCTL_IRQ_EN);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700487 chip->rirb.rp = chip->rirb.cmds = 0;
488}
489
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100490static void azx_free_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700491{
492 /* disable ringbuffer DMAs */
493 azx_writeb(chip, RIRBCTL, 0);
494 azx_writeb(chip, CORBCTL, 0);
495}
496
497/* send a command */
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200498static int azx_corb_send_cmd(struct hda_codec *codec, u32 val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700499{
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100500 struct azx *chip = codec->bus->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700501 unsigned int wp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700502
503 /* add command to corb */
504 wp = azx_readb(chip, CORBWP);
505 wp++;
506 wp %= ICH6_MAX_CORB_ENTRIES;
507
508 spin_lock_irq(&chip->reg_lock);
509 chip->rirb.cmds++;
510 chip->corb.buf[wp] = cpu_to_le32(val);
511 azx_writel(chip, CORBWP, wp);
512 spin_unlock_irq(&chip->reg_lock);
513
514 return 0;
515}
516
517#define ICH6_RIRB_EX_UNSOL_EV (1<<4)
518
519/* retrieve RIRB entry - called from interrupt handler */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100520static void azx_update_rirb(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700521{
522 unsigned int rp, wp;
523 u32 res, res_ex;
524
525 wp = azx_readb(chip, RIRBWP);
526 if (wp == chip->rirb.wp)
527 return;
528 chip->rirb.wp = wp;
529
530 while (chip->rirb.rp != wp) {
531 chip->rirb.rp++;
532 chip->rirb.rp %= ICH6_MAX_RIRB_ENTRIES;
533
534 rp = chip->rirb.rp << 1; /* an RIRB entry is 8-bytes */
535 res_ex = le32_to_cpu(chip->rirb.buf[rp + 1]);
536 res = le32_to_cpu(chip->rirb.buf[rp]);
537 if (res_ex & ICH6_RIRB_EX_UNSOL_EV)
538 snd_hda_queue_unsol_event(chip->bus, res, res_ex);
539 else if (chip->rirb.cmds) {
540 chip->rirb.cmds--;
541 chip->rirb.res = res;
542 }
543 }
544}
545
546/* receive a response */
Takashi Iwai111d3af2006-02-16 18:17:58 +0100547static unsigned int azx_rirb_get_response(struct hda_codec *codec)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700548{
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100549 struct azx *chip = codec->bus->private_data;
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200550 unsigned long timeout;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700551
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200552 again:
553 timeout = jiffies + msecs_to_jiffies(1000);
Takashi Iwai28a0d9d2008-01-18 15:32:32 +0100554 for (;;) {
Takashi Iwaie96224a2006-08-21 17:57:44 +0200555 if (chip->polling_mode) {
556 spin_lock_irq(&chip->reg_lock);
557 azx_update_rirb(chip);
558 spin_unlock_irq(&chip->reg_lock);
559 }
Takashi Iwaid01ce992007-07-27 16:52:19 +0200560 if (!chip->rirb.cmds)
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200561 return chip->rirb.res; /* the last value */
Takashi Iwai28a0d9d2008-01-18 15:32:32 +0100562 if (time_after(jiffies, timeout))
563 break;
Takashi Iwai52987652008-01-16 16:09:47 +0100564 if (codec->bus->needs_damn_long_delay)
565 msleep(2); /* temporary workaround */
566 else {
567 udelay(10);
568 cond_resched();
569 }
Takashi Iwai28a0d9d2008-01-18 15:32:32 +0100570 }
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200571
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200572 if (chip->msi) {
573 snd_printk(KERN_WARNING "hda_intel: No response from codec, "
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200574 "disabling MSI: last cmd=0x%08x\n", chip->last_cmd);
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200575 free_irq(chip->irq, chip);
576 chip->irq = -1;
577 pci_disable_msi(chip->pci);
578 chip->msi = 0;
579 if (azx_acquire_irq(chip, 1) < 0)
580 return -1;
581 goto again;
582 }
583
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200584 if (!chip->polling_mode) {
585 snd_printk(KERN_WARNING "hda_intel: azx_get_response timeout, "
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200586 "switching to polling mode: last cmd=0x%08x\n",
587 chip->last_cmd);
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200588 chip->polling_mode = 1;
589 goto again;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700590 }
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200591
592 snd_printk(KERN_ERR "hda_intel: azx_get_response timeout, "
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200593 "switching to single_cmd mode: last cmd=0x%08x\n",
594 chip->last_cmd);
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200595 chip->rirb.rp = azx_readb(chip, RIRBWP);
596 chip->rirb.cmds = 0;
597 /* switch to single_cmd mode */
598 chip->single_cmd = 1;
599 azx_free_cmd_io(chip);
600 return -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700601}
602
Linus Torvalds1da177e2005-04-16 15:20:36 -0700603/*
604 * Use the single immediate command instead of CORB/RIRB for simplicity
605 *
606 * Note: according to Intel, this is not preferred use. The command was
607 * intended for the BIOS only, and may get confused with unsolicited
608 * responses. So, we shouldn't use it for normal operation from the
609 * driver.
610 * I left the codes, however, for debugging/testing purposes.
611 */
612
Linus Torvalds1da177e2005-04-16 15:20:36 -0700613/* send a command */
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200614static int azx_single_send_cmd(struct hda_codec *codec, u32 val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700615{
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100616 struct azx *chip = codec->bus->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700617 int timeout = 50;
618
Linus Torvalds1da177e2005-04-16 15:20:36 -0700619 while (timeout--) {
620 /* check ICB busy bit */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200621 if (!((azx_readw(chip, IRS) & ICH6_IRS_BUSY))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700622 /* Clear IRV valid bit */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200623 azx_writew(chip, IRS, azx_readw(chip, IRS) |
624 ICH6_IRS_VALID);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700625 azx_writel(chip, IC, val);
Takashi Iwaid01ce992007-07-27 16:52:19 +0200626 azx_writew(chip, IRS, azx_readw(chip, IRS) |
627 ICH6_IRS_BUSY);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700628 return 0;
629 }
630 udelay(1);
631 }
Marc Boucher1cfd52b2008-01-22 15:29:26 +0100632 if (printk_ratelimit())
633 snd_printd(SFX "send_cmd timeout: IRS=0x%x, val=0x%x\n",
634 azx_readw(chip, IRS), val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700635 return -EIO;
636}
637
638/* receive a response */
Takashi Iwai27346162006-01-12 18:28:44 +0100639static unsigned int azx_single_get_response(struct hda_codec *codec)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700640{
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100641 struct azx *chip = codec->bus->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700642 int timeout = 50;
643
644 while (timeout--) {
645 /* check IRV busy bit */
646 if (azx_readw(chip, IRS) & ICH6_IRS_VALID)
647 return azx_readl(chip, IR);
648 udelay(1);
649 }
Marc Boucher1cfd52b2008-01-22 15:29:26 +0100650 if (printk_ratelimit())
651 snd_printd(SFX "get_response timeout: IRS=0x%x\n",
652 azx_readw(chip, IRS));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700653 return (unsigned int)-1;
654}
655
Takashi Iwai111d3af2006-02-16 18:17:58 +0100656/*
657 * The below are the main callbacks from hda_codec.
658 *
659 * They are just the skeleton to call sub-callbacks according to the
660 * current setting of chip->single_cmd.
661 */
662
663/* send a command */
664static int azx_send_cmd(struct hda_codec *codec, hda_nid_t nid,
665 int direct, unsigned int verb,
666 unsigned int para)
667{
668 struct azx *chip = codec->bus->private_data;
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200669 u32 val;
670
671 val = (u32)(codec->addr & 0x0f) << 28;
672 val |= (u32)direct << 27;
673 val |= (u32)nid << 20;
674 val |= verb << 8;
675 val |= para;
676 chip->last_cmd = val;
677
Takashi Iwai111d3af2006-02-16 18:17:58 +0100678 if (chip->single_cmd)
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200679 return azx_single_send_cmd(codec, val);
Takashi Iwai111d3af2006-02-16 18:17:58 +0100680 else
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200681 return azx_corb_send_cmd(codec, val);
Takashi Iwai111d3af2006-02-16 18:17:58 +0100682}
683
684/* get a response */
685static unsigned int azx_get_response(struct hda_codec *codec)
686{
687 struct azx *chip = codec->bus->private_data;
688 if (chip->single_cmd)
689 return azx_single_get_response(codec);
690 else
691 return azx_rirb_get_response(codec);
692}
693
Takashi Iwaicb53c622007-08-10 17:21:45 +0200694#ifdef CONFIG_SND_HDA_POWER_SAVE
695static void azx_power_notify(struct hda_codec *codec);
696#endif
Takashi Iwai111d3af2006-02-16 18:17:58 +0100697
Linus Torvalds1da177e2005-04-16 15:20:36 -0700698/* reset codec link */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100699static int azx_reset(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700700{
701 int count;
702
Danny Tholene8a7f132007-09-11 21:41:56 +0200703 /* clear STATESTS */
704 azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
705
Linus Torvalds1da177e2005-04-16 15:20:36 -0700706 /* reset controller */
707 azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_RESET);
708
709 count = 50;
710 while (azx_readb(chip, GCTL) && --count)
711 msleep(1);
712
713 /* delay for >= 100us for codec PLL to settle per spec
714 * Rev 0.9 section 5.5.1
715 */
716 msleep(1);
717
718 /* Bring controller out of reset */
719 azx_writeb(chip, GCTL, azx_readb(chip, GCTL) | ICH6_GCTL_RESET);
720
721 count = 50;
Pavel Machek927fc862006-08-31 17:03:43 +0200722 while (!azx_readb(chip, GCTL) && --count)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700723 msleep(1);
724
Pavel Machek927fc862006-08-31 17:03:43 +0200725 /* Brent Chartrand said to wait >= 540us for codecs to initialize */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700726 msleep(1);
727
728 /* check to see if controller is ready */
Pavel Machek927fc862006-08-31 17:03:43 +0200729 if (!azx_readb(chip, GCTL)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700730 snd_printd("azx_reset: controller not ready!\n");
731 return -EBUSY;
732 }
733
Matt41e2fce2005-07-04 17:49:55 +0200734 /* Accept unsolicited responses */
735 azx_writel(chip, GCTL, azx_readl(chip, GCTL) | ICH6_GCTL_UREN);
736
Linus Torvalds1da177e2005-04-16 15:20:36 -0700737 /* detect codecs */
Pavel Machek927fc862006-08-31 17:03:43 +0200738 if (!chip->codec_mask) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700739 chip->codec_mask = azx_readw(chip, STATESTS);
740 snd_printdd("codec_mask = 0x%x\n", chip->codec_mask);
741 }
742
743 return 0;
744}
745
746
747/*
748 * Lowlevel interface
749 */
750
751/* enable interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100752static void azx_int_enable(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700753{
754 /* enable controller CIE and GIE */
755 azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) |
756 ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN);
757}
758
759/* disable interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100760static void azx_int_disable(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700761{
762 int i;
763
764 /* disable interrupts in stream descriptor */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200765 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100766 struct azx_dev *azx_dev = &chip->azx_dev[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700767 azx_sd_writeb(azx_dev, SD_CTL,
768 azx_sd_readb(azx_dev, SD_CTL) & ~SD_INT_MASK);
769 }
770
771 /* disable SIE for all streams */
772 azx_writeb(chip, INTCTL, 0);
773
774 /* disable controller CIE and GIE */
775 azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) &
776 ~(ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN));
777}
778
779/* clear interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100780static void azx_int_clear(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700781{
782 int i;
783
784 /* clear stream status */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200785 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100786 struct azx_dev *azx_dev = &chip->azx_dev[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700787 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
788 }
789
790 /* clear STATESTS */
791 azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
792
793 /* clear rirb status */
794 azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
795
796 /* clear int status */
797 azx_writel(chip, INTSTS, ICH6_INT_CTRL_EN | ICH6_INT_ALL_STREAM);
798}
799
800/* start a stream */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100801static void azx_stream_start(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700802{
803 /* enable SIE */
804 azx_writeb(chip, INTCTL,
805 azx_readb(chip, INTCTL) | (1 << azx_dev->index));
806 /* set DMA start and interrupt mask */
807 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
808 SD_CTL_DMA_START | SD_INT_MASK);
809}
810
811/* stop a stream */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100812static void azx_stream_stop(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700813{
814 /* stop DMA */
815 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) &
816 ~(SD_CTL_DMA_START | SD_INT_MASK));
817 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK); /* to be sure */
818 /* disable SIE */
819 azx_writeb(chip, INTCTL,
820 azx_readb(chip, INTCTL) & ~(1 << azx_dev->index));
821}
822
823
824/*
Takashi Iwaicb53c622007-08-10 17:21:45 +0200825 * reset and start the controller registers
Linus Torvalds1da177e2005-04-16 15:20:36 -0700826 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100827static void azx_init_chip(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700828{
Takashi Iwaicb53c622007-08-10 17:21:45 +0200829 if (chip->initialized)
830 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700831
832 /* reset controller */
833 azx_reset(chip);
834
835 /* initialize interrupts */
836 azx_int_clear(chip);
837 azx_int_enable(chip);
838
839 /* initialize the codec command I/O */
Pavel Machek927fc862006-08-31 17:03:43 +0200840 if (!chip->single_cmd)
Takashi Iwai27346162006-01-12 18:28:44 +0100841 azx_init_cmd_io(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700842
Takashi Iwai0be3b5d2005-09-05 17:11:40 +0200843 /* program the position buffer */
844 azx_writel(chip, DPLBASE, (u32)chip->posbuf.addr);
845 azx_writel(chip, DPUBASE, upper_32bit(chip->posbuf.addr));
Frederick Lif5d40b32005-05-12 14:55:20 +0200846
Takashi Iwaicb53c622007-08-10 17:21:45 +0200847 chip->initialized = 1;
848}
849
850/*
851 * initialize the PCI registers
852 */
853/* update bits in a PCI register byte */
854static void update_pci_byte(struct pci_dev *pci, unsigned int reg,
855 unsigned char mask, unsigned char val)
856{
857 unsigned char data;
858
859 pci_read_config_byte(pci, reg, &data);
860 data &= ~mask;
861 data |= (val & mask);
862 pci_write_config_byte(pci, reg, data);
863}
864
865static void azx_init_pci(struct azx *chip)
866{
867 /* Clear bits 0-2 of PCI register TCSEL (at offset 0x44)
868 * TCSEL == Traffic Class Select Register, which sets PCI express QOS
869 * Ensuring these bits are 0 clears playback static on some HD Audio
870 * codecs
871 */
872 update_pci_byte(chip->pci, ICH6_PCIREG_TCSEL, 0x07, 0);
873
Vinod Gda3fca22005-09-13 18:49:12 +0200874 switch (chip->driver_type) {
875 case AZX_DRIVER_ATI:
876 /* For ATI SB450 azalia HD audio, we need to enable snoop */
Takashi Iwaicb53c622007-08-10 17:21:45 +0200877 update_pci_byte(chip->pci,
878 ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR,
879 0x07, ATI_SB450_HDAUDIO_ENABLE_SNOOP);
Vinod Gda3fca22005-09-13 18:49:12 +0200880 break;
881 case AZX_DRIVER_NVIDIA:
882 /* For NVIDIA HDA, enable snoop */
Takashi Iwaicb53c622007-08-10 17:21:45 +0200883 update_pci_byte(chip->pci,
884 NVIDIA_HDA_TRANSREG_ADDR,
885 0x0f, NVIDIA_HDA_ENABLE_COHBITS);
Vinod Gda3fca22005-09-13 18:49:12 +0200886 break;
887 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700888}
889
890
891/*
892 * interrupt handler
893 */
David Howells7d12e782006-10-05 14:55:46 +0100894static irqreturn_t azx_interrupt(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700895{
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100896 struct azx *chip = dev_id;
897 struct azx_dev *azx_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700898 u32 status;
899 int i;
900
901 spin_lock(&chip->reg_lock);
902
903 status = azx_readl(chip, INTSTS);
904 if (status == 0) {
905 spin_unlock(&chip->reg_lock);
906 return IRQ_NONE;
907 }
908
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200909 for (i = 0; i < chip->num_streams; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700910 azx_dev = &chip->azx_dev[i];
911 if (status & azx_dev->sd_int_sta_mask) {
912 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
913 if (azx_dev->substream && azx_dev->running) {
Takashi Iwai1a56f8d2006-02-16 19:51:10 +0100914 azx_dev->period_intr++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700915 spin_unlock(&chip->reg_lock);
916 snd_pcm_period_elapsed(azx_dev->substream);
917 spin_lock(&chip->reg_lock);
918 }
919 }
920 }
921
922 /* clear rirb int */
923 status = azx_readb(chip, RIRBSTS);
924 if (status & RIRB_INT_MASK) {
Takashi Iwaid01ce992007-07-27 16:52:19 +0200925 if (!chip->single_cmd && (status & RIRB_INT_RESPONSE))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700926 azx_update_rirb(chip);
927 azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
928 }
929
930#if 0
931 /* clear state status int */
932 if (azx_readb(chip, STATESTS) & 0x04)
933 azx_writeb(chip, STATESTS, 0x04);
934#endif
935 spin_unlock(&chip->reg_lock);
936
937 return IRQ_HANDLED;
938}
939
940
941/*
942 * set up BDL entries
943 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100944static void azx_setup_periods(struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700945{
946 u32 *bdl = azx_dev->bdl;
947 dma_addr_t dma_addr = azx_dev->substream->runtime->dma_addr;
948 int idx;
949
950 /* reset BDL address */
951 azx_sd_writel(azx_dev, SD_BDLPL, 0);
952 azx_sd_writel(azx_dev, SD_BDLPU, 0);
953
954 /* program the initial BDL entries */
955 for (idx = 0; idx < azx_dev->frags; idx++) {
956 unsigned int off = idx << 2; /* 4 dword step */
957 dma_addr_t addr = dma_addr + idx * azx_dev->fragsize;
958 /* program the address field of the BDL entry */
959 bdl[off] = cpu_to_le32((u32)addr);
960 bdl[off+1] = cpu_to_le32(upper_32bit(addr));
961
962 /* program the size field of the BDL entry */
963 bdl[off+2] = cpu_to_le32(azx_dev->fragsize);
964
965 /* program the IOC to enable interrupt when buffer completes */
966 bdl[off+3] = cpu_to_le32(0x01);
967 }
968}
969
970/*
971 * set up the SD for streaming
972 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100973static int azx_setup_controller(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700974{
975 unsigned char val;
976 int timeout;
977
978 /* make sure the run bit is zero for SD */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200979 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) &
980 ~SD_CTL_DMA_START);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700981 /* reset stream */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200982 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
983 SD_CTL_STREAM_RESET);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700984 udelay(3);
985 timeout = 300;
986 while (!((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
987 --timeout)
988 ;
989 val &= ~SD_CTL_STREAM_RESET;
990 azx_sd_writeb(azx_dev, SD_CTL, val);
991 udelay(3);
992
993 timeout = 300;
994 /* waiting for hardware to report that the stream is out of reset */
995 while (((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
996 --timeout)
997 ;
998
999 /* program the stream_tag */
1000 azx_sd_writel(azx_dev, SD_CTL,
Takashi Iwaid01ce992007-07-27 16:52:19 +02001001 (azx_sd_readl(azx_dev, SD_CTL) & ~SD_CTL_STREAM_TAG_MASK)|
Linus Torvalds1da177e2005-04-16 15:20:36 -07001002 (azx_dev->stream_tag << SD_CTL_STREAM_TAG_SHIFT));
1003
1004 /* program the length of samples in cyclic buffer */
1005 azx_sd_writel(azx_dev, SD_CBL, azx_dev->bufsize);
1006
1007 /* program the stream format */
1008 /* this value needs to be the same as the one programmed */
1009 azx_sd_writew(azx_dev, SD_FORMAT, azx_dev->format_val);
1010
1011 /* program the stream LVI (last valid index) of the BDL */
1012 azx_sd_writew(azx_dev, SD_LVI, azx_dev->frags - 1);
1013
1014 /* program the BDL address */
1015 /* lower BDL address */
1016 azx_sd_writel(azx_dev, SD_BDLPL, (u32)azx_dev->bdl_addr);
1017 /* upper BDL address */
1018 azx_sd_writel(azx_dev, SD_BDLPU, upper_32bit(azx_dev->bdl_addr));
1019
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02001020 /* enable the position buffer */
Takashi Iwaid01ce992007-07-27 16:52:19 +02001021 if (!(azx_readl(chip, DPLBASE) & ICH6_DPLBASE_ENABLE))
1022 azx_writel(chip, DPLBASE,
1023 (u32)chip->posbuf.addr |ICH6_DPLBASE_ENABLE);
Takashi Iwaic74db862005-05-12 14:26:27 +02001024
Linus Torvalds1da177e2005-04-16 15:20:36 -07001025 /* set the interrupt enable bits in the descriptor control register */
Takashi Iwaid01ce992007-07-27 16:52:19 +02001026 azx_sd_writel(azx_dev, SD_CTL,
1027 azx_sd_readl(azx_dev, SD_CTL) | SD_INT_MASK);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001028
1029 return 0;
1030}
1031
1032
1033/*
1034 * Codec initialization
1035 */
1036
Takashi Iwaia9995a32007-03-12 21:30:46 +01001037static unsigned int azx_max_codecs[] __devinitdata = {
1038 [AZX_DRIVER_ICH] = 3,
1039 [AZX_DRIVER_ATI] = 4,
1040 [AZX_DRIVER_ATIHDMI] = 4,
1041 [AZX_DRIVER_VIA] = 3, /* FIXME: correct? */
1042 [AZX_DRIVER_SIS] = 3, /* FIXME: correct? */
1043 [AZX_DRIVER_ULI] = 3, /* FIXME: correct? */
1044 [AZX_DRIVER_NVIDIA] = 3, /* FIXME: correct? */
1045};
1046
Takashi Iwai5aba4f82008-01-07 15:16:37 +01001047static int __devinit azx_codec_create(struct azx *chip, const char *model,
1048 unsigned int codec_probe_mask)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001049{
1050 struct hda_bus_template bus_temp;
Takashi Iwaibccad142007-04-24 12:23:53 +02001051 int c, codecs, audio_codecs, err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001052
1053 memset(&bus_temp, 0, sizeof(bus_temp));
1054 bus_temp.private_data = chip;
1055 bus_temp.modelname = model;
1056 bus_temp.pci = chip->pci;
Takashi Iwai111d3af2006-02-16 18:17:58 +01001057 bus_temp.ops.command = azx_send_cmd;
1058 bus_temp.ops.get_response = azx_get_response;
Takashi Iwaicb53c622007-08-10 17:21:45 +02001059#ifdef CONFIG_SND_HDA_POWER_SAVE
1060 bus_temp.ops.pm_notify = azx_power_notify;
1061#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001062
Takashi Iwaid01ce992007-07-27 16:52:19 +02001063 err = snd_hda_bus_new(chip->card, &bus_temp, &chip->bus);
1064 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001065 return err;
1066
Takashi Iwaibccad142007-04-24 12:23:53 +02001067 codecs = audio_codecs = 0;
Takashi Iwai19a982b2007-03-21 15:14:35 +01001068 for (c = 0; c < AZX_MAX_CODECS; c++) {
Takashi Iwai5aba4f82008-01-07 15:16:37 +01001069 if ((chip->codec_mask & (1 << c)) & codec_probe_mask) {
Takashi Iwaibccad142007-04-24 12:23:53 +02001070 struct hda_codec *codec;
1071 err = snd_hda_codec_new(chip->bus, c, &codec);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001072 if (err < 0)
1073 continue;
1074 codecs++;
Takashi Iwaibccad142007-04-24 12:23:53 +02001075 if (codec->afg)
1076 audio_codecs++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001077 }
1078 }
Takashi Iwaibccad142007-04-24 12:23:53 +02001079 if (!audio_codecs) {
Takashi Iwai19a982b2007-03-21 15:14:35 +01001080 /* probe additional slots if no codec is found */
1081 for (; c < azx_max_codecs[chip->driver_type]; c++) {
Takashi Iwai5aba4f82008-01-07 15:16:37 +01001082 if ((chip->codec_mask & (1 << c)) & codec_probe_mask) {
Takashi Iwai19a982b2007-03-21 15:14:35 +01001083 err = snd_hda_codec_new(chip->bus, c, NULL);
1084 if (err < 0)
1085 continue;
1086 codecs++;
1087 }
1088 }
1089 }
1090 if (!codecs) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001091 snd_printk(KERN_ERR SFX "no codecs initialized\n");
1092 return -ENXIO;
1093 }
1094
1095 return 0;
1096}
1097
1098
1099/*
1100 * PCM support
1101 */
1102
1103/* assign a stream for the PCM */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001104static inline struct azx_dev *azx_assign_device(struct azx *chip, int stream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001105{
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001106 int dev, i, nums;
1107 if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
1108 dev = chip->playback_index_offset;
1109 nums = chip->playback_streams;
1110 } else {
1111 dev = chip->capture_index_offset;
1112 nums = chip->capture_streams;
1113 }
1114 for (i = 0; i < nums; i++, dev++)
Takashi Iwaid01ce992007-07-27 16:52:19 +02001115 if (!chip->azx_dev[dev].opened) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001116 chip->azx_dev[dev].opened = 1;
1117 return &chip->azx_dev[dev];
1118 }
1119 return NULL;
1120}
1121
1122/* release the assigned stream */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001123static inline void azx_release_device(struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001124{
1125 azx_dev->opened = 0;
1126}
1127
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001128static struct snd_pcm_hardware azx_pcm_hw = {
Takashi Iwaid01ce992007-07-27 16:52:19 +02001129 .info = (SNDRV_PCM_INFO_MMAP |
1130 SNDRV_PCM_INFO_INTERLEAVED |
Linus Torvalds1da177e2005-04-16 15:20:36 -07001131 SNDRV_PCM_INFO_BLOCK_TRANSFER |
1132 SNDRV_PCM_INFO_MMAP_VALID |
Pavel Machek927fc862006-08-31 17:03:43 +02001133 /* No full-resume yet implemented */
1134 /* SNDRV_PCM_INFO_RESUME |*/
1135 SNDRV_PCM_INFO_PAUSE),
Linus Torvalds1da177e2005-04-16 15:20:36 -07001136 .formats = SNDRV_PCM_FMTBIT_S16_LE,
1137 .rates = SNDRV_PCM_RATE_48000,
1138 .rate_min = 48000,
1139 .rate_max = 48000,
1140 .channels_min = 2,
1141 .channels_max = 2,
1142 .buffer_bytes_max = AZX_MAX_BUF_SIZE,
1143 .period_bytes_min = 128,
1144 .period_bytes_max = AZX_MAX_BUF_SIZE / 2,
1145 .periods_min = 2,
1146 .periods_max = AZX_MAX_FRAG,
1147 .fifo_size = 0,
1148};
1149
1150struct azx_pcm {
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001151 struct azx *chip;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001152 struct hda_codec *codec;
1153 struct hda_pcm_stream *hinfo[2];
1154};
1155
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001156static int azx_pcm_open(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001157{
1158 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1159 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001160 struct azx *chip = apcm->chip;
1161 struct azx_dev *azx_dev;
1162 struct snd_pcm_runtime *runtime = substream->runtime;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001163 unsigned long flags;
1164 int err;
1165
Ingo Molnar62932df2006-01-16 16:34:20 +01001166 mutex_lock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001167 azx_dev = azx_assign_device(chip, substream->stream);
1168 if (azx_dev == NULL) {
Ingo Molnar62932df2006-01-16 16:34:20 +01001169 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001170 return -EBUSY;
1171 }
1172 runtime->hw = azx_pcm_hw;
1173 runtime->hw.channels_min = hinfo->channels_min;
1174 runtime->hw.channels_max = hinfo->channels_max;
1175 runtime->hw.formats = hinfo->formats;
1176 runtime->hw.rates = hinfo->rates;
1177 snd_pcm_limit_hw_rates(runtime);
1178 snd_pcm_hw_constraint_integer(runtime, SNDRV_PCM_HW_PARAM_PERIODS);
Joachim Deguara5f1545b2007-03-16 15:01:36 +01001179 snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_BUFFER_BYTES,
1180 128);
1181 snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_PERIOD_BYTES,
1182 128);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001183 snd_hda_power_up(apcm->codec);
Takashi Iwaid01ce992007-07-27 16:52:19 +02001184 err = hinfo->ops.open(hinfo, apcm->codec, substream);
1185 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001186 azx_release_device(azx_dev);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001187 snd_hda_power_down(apcm->codec);
Ingo Molnar62932df2006-01-16 16:34:20 +01001188 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001189 return err;
1190 }
1191 spin_lock_irqsave(&chip->reg_lock, flags);
1192 azx_dev->substream = substream;
1193 azx_dev->running = 0;
1194 spin_unlock_irqrestore(&chip->reg_lock, flags);
1195
1196 runtime->private_data = azx_dev;
Ingo Molnar62932df2006-01-16 16:34:20 +01001197 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001198 return 0;
1199}
1200
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001201static int azx_pcm_close(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001202{
1203 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1204 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001205 struct azx *chip = apcm->chip;
1206 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001207 unsigned long flags;
1208
Ingo Molnar62932df2006-01-16 16:34:20 +01001209 mutex_lock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001210 spin_lock_irqsave(&chip->reg_lock, flags);
1211 azx_dev->substream = NULL;
1212 azx_dev->running = 0;
1213 spin_unlock_irqrestore(&chip->reg_lock, flags);
1214 azx_release_device(azx_dev);
1215 hinfo->ops.close(hinfo, apcm->codec, substream);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001216 snd_hda_power_down(apcm->codec);
Ingo Molnar62932df2006-01-16 16:34:20 +01001217 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001218 return 0;
1219}
1220
Takashi Iwaid01ce992007-07-27 16:52:19 +02001221static int azx_pcm_hw_params(struct snd_pcm_substream *substream,
1222 struct snd_pcm_hw_params *hw_params)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001223{
Takashi Iwaid01ce992007-07-27 16:52:19 +02001224 return snd_pcm_lib_malloc_pages(substream,
1225 params_buffer_bytes(hw_params));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001226}
1227
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001228static int azx_pcm_hw_free(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001229{
1230 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001231 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001232 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
1233
1234 /* reset BDL address */
1235 azx_sd_writel(azx_dev, SD_BDLPL, 0);
1236 azx_sd_writel(azx_dev, SD_BDLPU, 0);
1237 azx_sd_writel(azx_dev, SD_CTL, 0);
1238
1239 hinfo->ops.cleanup(hinfo, apcm->codec, substream);
1240
1241 return snd_pcm_lib_free_pages(substream);
1242}
1243
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001244static int azx_pcm_prepare(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001245{
1246 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001247 struct azx *chip = apcm->chip;
1248 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001249 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001250 struct snd_pcm_runtime *runtime = substream->runtime;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001251
1252 azx_dev->bufsize = snd_pcm_lib_buffer_bytes(substream);
1253 azx_dev->fragsize = snd_pcm_lib_period_bytes(substream);
1254 azx_dev->frags = azx_dev->bufsize / azx_dev->fragsize;
1255 azx_dev->format_val = snd_hda_calc_stream_format(runtime->rate,
1256 runtime->channels,
1257 runtime->format,
1258 hinfo->maxbps);
Takashi Iwaid01ce992007-07-27 16:52:19 +02001259 if (!azx_dev->format_val) {
1260 snd_printk(KERN_ERR SFX
1261 "invalid format_val, rate=%d, ch=%d, format=%d\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001262 runtime->rate, runtime->channels, runtime->format);
1263 return -EINVAL;
1264 }
1265
Takashi Iwaid01ce992007-07-27 16:52:19 +02001266 snd_printdd("azx_pcm_prepare: bufsize=0x%x, fragsize=0x%x, "
1267 "format=0x%x\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001268 azx_dev->bufsize, azx_dev->fragsize, azx_dev->format_val);
1269 azx_setup_periods(azx_dev);
1270 azx_setup_controller(chip, azx_dev);
1271 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
1272 azx_dev->fifo_size = azx_sd_readw(azx_dev, SD_FIFOSIZE) + 1;
1273 else
1274 azx_dev->fifo_size = 0;
1275
1276 return hinfo->ops.prepare(hinfo, apcm->codec, azx_dev->stream_tag,
1277 azx_dev->format_val, substream);
1278}
1279
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001280static int azx_pcm_trigger(struct snd_pcm_substream *substream, int cmd)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001281{
1282 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001283 struct azx_dev *azx_dev = get_azx_dev(substream);
1284 struct azx *chip = apcm->chip;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001285 int err = 0;
1286
1287 spin_lock(&chip->reg_lock);
1288 switch (cmd) {
1289 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
1290 case SNDRV_PCM_TRIGGER_RESUME:
1291 case SNDRV_PCM_TRIGGER_START:
1292 azx_stream_start(chip, azx_dev);
1293 azx_dev->running = 1;
1294 break;
1295 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
Jaroslav Kysela47123192005-08-15 20:53:07 +02001296 case SNDRV_PCM_TRIGGER_SUSPEND:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001297 case SNDRV_PCM_TRIGGER_STOP:
1298 azx_stream_stop(chip, azx_dev);
1299 azx_dev->running = 0;
1300 break;
1301 default:
1302 err = -EINVAL;
1303 }
1304 spin_unlock(&chip->reg_lock);
1305 if (cmd == SNDRV_PCM_TRIGGER_PAUSE_PUSH ||
Jaroslav Kysela47123192005-08-15 20:53:07 +02001306 cmd == SNDRV_PCM_TRIGGER_SUSPEND ||
Linus Torvalds1da177e2005-04-16 15:20:36 -07001307 cmd == SNDRV_PCM_TRIGGER_STOP) {
1308 int timeout = 5000;
Takashi Iwaid01ce992007-07-27 16:52:19 +02001309 while ((azx_sd_readb(azx_dev, SD_CTL) & SD_CTL_DMA_START) &&
1310 --timeout)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001311 ;
1312 }
1313 return err;
1314}
1315
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001316static snd_pcm_uframes_t azx_pcm_pointer(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001317{
Takashi Iwaic74db862005-05-12 14:26:27 +02001318 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001319 struct azx *chip = apcm->chip;
1320 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001321 unsigned int pos;
1322
Takashi Iwai1a56f8d2006-02-16 19:51:10 +01001323 if (chip->position_fix == POS_FIX_POSBUF ||
1324 chip->position_fix == POS_FIX_AUTO) {
Takashi Iwaic74db862005-05-12 14:26:27 +02001325 /* use the position buffer */
Takashi Iwai929861c2006-08-31 16:55:40 +02001326 pos = le32_to_cpu(*azx_dev->posbuf);
Takashi Iwai1a56f8d2006-02-16 19:51:10 +01001327 if (chip->position_fix == POS_FIX_AUTO &&
Takashi Iwaid01ce992007-07-27 16:52:19 +02001328 azx_dev->period_intr == 1 && !pos) {
Takashi Iwai1a56f8d2006-02-16 19:51:10 +01001329 printk(KERN_WARNING
1330 "hda-intel: Invalid position buffer, "
1331 "using LPIB read method instead.\n");
1332 chip->position_fix = POS_FIX_NONE;
1333 goto read_lpib;
1334 }
Takashi Iwaic74db862005-05-12 14:26:27 +02001335 } else {
Takashi Iwai1a56f8d2006-02-16 19:51:10 +01001336 read_lpib:
Takashi Iwaic74db862005-05-12 14:26:27 +02001337 /* read LPIB */
1338 pos = azx_sd_readl(azx_dev, SD_LPIB);
1339 if (chip->position_fix == POS_FIX_FIFO)
1340 pos += azx_dev->fifo_size;
1341 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001342 if (pos >= azx_dev->bufsize)
1343 pos = 0;
1344 return bytes_to_frames(substream->runtime, pos);
1345}
1346
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001347static struct snd_pcm_ops azx_pcm_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001348 .open = azx_pcm_open,
1349 .close = azx_pcm_close,
1350 .ioctl = snd_pcm_lib_ioctl,
1351 .hw_params = azx_pcm_hw_params,
1352 .hw_free = azx_pcm_hw_free,
1353 .prepare = azx_pcm_prepare,
1354 .trigger = azx_pcm_trigger,
1355 .pointer = azx_pcm_pointer,
1356};
1357
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001358static void azx_pcm_free(struct snd_pcm *pcm)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001359{
1360 kfree(pcm->private_data);
1361}
1362
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001363static int __devinit create_codec_pcm(struct azx *chip, struct hda_codec *codec,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001364 struct hda_pcm *cpcm, int pcm_dev)
1365{
1366 int err;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001367 struct snd_pcm *pcm;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001368 struct azx_pcm *apcm;
1369
Takashi Iwaie08a0072006-09-07 17:52:14 +02001370 /* if no substreams are defined for both playback and capture,
1371 * it's just a placeholder. ignore it.
1372 */
1373 if (!cpcm->stream[0].substreams && !cpcm->stream[1].substreams)
1374 return 0;
1375
Linus Torvalds1da177e2005-04-16 15:20:36 -07001376 snd_assert(cpcm->name, return -EINVAL);
1377
1378 err = snd_pcm_new(chip->card, cpcm->name, pcm_dev,
Takashi Iwaid01ce992007-07-27 16:52:19 +02001379 cpcm->stream[0].substreams,
1380 cpcm->stream[1].substreams,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001381 &pcm);
1382 if (err < 0)
1383 return err;
1384 strcpy(pcm->name, cpcm->name);
1385 apcm = kmalloc(sizeof(*apcm), GFP_KERNEL);
1386 if (apcm == NULL)
1387 return -ENOMEM;
1388 apcm->chip = chip;
1389 apcm->codec = codec;
1390 apcm->hinfo[0] = &cpcm->stream[0];
1391 apcm->hinfo[1] = &cpcm->stream[1];
1392 pcm->private_data = apcm;
1393 pcm->private_free = azx_pcm_free;
1394 if (cpcm->stream[0].substreams)
1395 snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_PLAYBACK, &azx_pcm_ops);
1396 if (cpcm->stream[1].substreams)
1397 snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_CAPTURE, &azx_pcm_ops);
1398 snd_pcm_lib_preallocate_pages_for_all(pcm, SNDRV_DMA_TYPE_DEV,
1399 snd_dma_pci_data(chip->pci),
Jaroslav Kyselab66b3cf2006-10-06 09:34:20 +02001400 1024 * 64, 1024 * 1024);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001401 chip->pcm[pcm_dev] = pcm;
Takashi Iwaie08a0072006-09-07 17:52:14 +02001402 if (chip->pcm_devs < pcm_dev + 1)
1403 chip->pcm_devs = pcm_dev + 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001404
1405 return 0;
1406}
1407
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001408static int __devinit azx_pcm_create(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001409{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001410 struct hda_codec *codec;
1411 int c, err;
1412 int pcm_dev;
1413
Takashi Iwaid01ce992007-07-27 16:52:19 +02001414 err = snd_hda_build_pcms(chip->bus);
1415 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001416 return err;
1417
Takashi Iwaiec9e1c52005-09-07 13:29:22 +02001418 /* create audio PCMs */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001419 pcm_dev = 0;
Matthias Kaehlcke33206e82007-09-17 14:40:04 +02001420 list_for_each_entry(codec, &chip->bus->codec_list, list) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001421 for (c = 0; c < codec->num_pcms; c++) {
Takashi Iwaiec9e1c52005-09-07 13:29:22 +02001422 if (codec->pcm_info[c].is_modem)
1423 continue; /* create later */
1424 if (pcm_dev >= AZX_MAX_AUDIO_PCMS) {
Takashi Iwaid01ce992007-07-27 16:52:19 +02001425 snd_printk(KERN_ERR SFX
1426 "Too many audio PCMs\n");
Takashi Iwaiec9e1c52005-09-07 13:29:22 +02001427 return -EINVAL;
1428 }
Takashi Iwaid01ce992007-07-27 16:52:19 +02001429 err = create_codec_pcm(chip, codec,
1430 &codec->pcm_info[c], pcm_dev);
Takashi Iwaiec9e1c52005-09-07 13:29:22 +02001431 if (err < 0)
1432 return err;
1433 pcm_dev++;
1434 }
1435 }
1436
1437 /* create modem PCMs */
1438 pcm_dev = AZX_MAX_AUDIO_PCMS;
Matthias Kaehlcke33206e82007-09-17 14:40:04 +02001439 list_for_each_entry(codec, &chip->bus->codec_list, list) {
Takashi Iwaiec9e1c52005-09-07 13:29:22 +02001440 for (c = 0; c < codec->num_pcms; c++) {
Takashi Iwaid01ce992007-07-27 16:52:19 +02001441 if (!codec->pcm_info[c].is_modem)
Takashi Iwaiec9e1c52005-09-07 13:29:22 +02001442 continue; /* already created */
Takashi Iwaia28f1cd2005-09-07 15:26:56 +02001443 if (pcm_dev >= AZX_MAX_PCMS) {
Takashi Iwaid01ce992007-07-27 16:52:19 +02001444 snd_printk(KERN_ERR SFX
1445 "Too many modem PCMs\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001446 return -EINVAL;
1447 }
Takashi Iwaid01ce992007-07-27 16:52:19 +02001448 err = create_codec_pcm(chip, codec,
1449 &codec->pcm_info[c], pcm_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001450 if (err < 0)
1451 return err;
Sasha Khapyorsky6632d192005-09-29 11:48:17 +02001452 chip->pcm[pcm_dev]->dev_class = SNDRV_PCM_CLASS_MODEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001453 pcm_dev++;
1454 }
1455 }
1456 return 0;
1457}
1458
1459/*
1460 * mixer creation - all stuff is implemented in hda module
1461 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001462static int __devinit azx_mixer_create(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001463{
1464 return snd_hda_build_controls(chip->bus);
1465}
1466
1467
1468/*
1469 * initialize SD streams
1470 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001471static int __devinit azx_init_stream(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001472{
1473 int i;
1474
1475 /* initialize each stream (aka device)
Takashi Iwaid01ce992007-07-27 16:52:19 +02001476 * assign the starting bdl address to each stream (device)
1477 * and initialize
Linus Torvalds1da177e2005-04-16 15:20:36 -07001478 */
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001479 for (i = 0; i < chip->num_streams; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001480 unsigned int off = sizeof(u32) * (i * AZX_MAX_FRAG * 4);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001481 struct azx_dev *azx_dev = &chip->azx_dev[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001482 azx_dev->bdl = (u32 *)(chip->bdl.area + off);
1483 azx_dev->bdl_addr = chip->bdl.addr + off;
Takashi Iwai929861c2006-08-31 16:55:40 +02001484 azx_dev->posbuf = (u32 __iomem *)(chip->posbuf.area + i * 8);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001485 /* offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
1486 azx_dev->sd_addr = chip->remap_addr + (0x20 * i + 0x80);
1487 /* int mask: SDI0=0x01, SDI1=0x02, ... SDO3=0x80 */
1488 azx_dev->sd_int_sta_mask = 1 << i;
1489 /* stream tag: must be non-zero and unique */
1490 azx_dev->index = i;
1491 azx_dev->stream_tag = i + 1;
1492 }
1493
1494 return 0;
1495}
1496
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001497static int azx_acquire_irq(struct azx *chip, int do_disconnect)
1498{
Takashi Iwai437a5a42006-11-21 12:14:23 +01001499 if (request_irq(chip->pci->irq, azx_interrupt,
1500 chip->msi ? 0 : IRQF_SHARED,
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001501 "HDA Intel", chip)) {
1502 printk(KERN_ERR "hda-intel: unable to grab IRQ %d, "
1503 "disabling device\n", chip->pci->irq);
1504 if (do_disconnect)
1505 snd_card_disconnect(chip->card);
1506 return -1;
1507 }
1508 chip->irq = chip->pci->irq;
Takashi Iwai69e13412006-11-21 12:10:55 +01001509 pci_intx(chip->pci, !chip->msi);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001510 return 0;
1511}
1512
Linus Torvalds1da177e2005-04-16 15:20:36 -07001513
Takashi Iwaicb53c622007-08-10 17:21:45 +02001514static void azx_stop_chip(struct azx *chip)
1515{
Takashi Iwai95e99fd2007-08-13 15:29:04 +02001516 if (!chip->initialized)
Takashi Iwaicb53c622007-08-10 17:21:45 +02001517 return;
1518
1519 /* disable interrupts */
1520 azx_int_disable(chip);
1521 azx_int_clear(chip);
1522
1523 /* disable CORB/RIRB */
1524 azx_free_cmd_io(chip);
1525
1526 /* disable position buffer */
1527 azx_writel(chip, DPLBASE, 0);
1528 azx_writel(chip, DPUBASE, 0);
1529
1530 chip->initialized = 0;
1531}
1532
1533#ifdef CONFIG_SND_HDA_POWER_SAVE
1534/* power-up/down the controller */
1535static void azx_power_notify(struct hda_codec *codec)
1536{
1537 struct azx *chip = codec->bus->private_data;
1538 struct hda_codec *c;
1539 int power_on = 0;
1540
1541 list_for_each_entry(c, &codec->bus->codec_list, list) {
1542 if (c->power_on) {
1543 power_on = 1;
1544 break;
1545 }
1546 }
1547 if (power_on)
1548 azx_init_chip(chip);
Takashi Iwaidee1b662007-08-13 16:10:30 +02001549 else if (chip->running && power_save_controller)
Takashi Iwaicb53c622007-08-10 17:21:45 +02001550 azx_stop_chip(chip);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001551}
1552#endif /* CONFIG_SND_HDA_POWER_SAVE */
1553
Linus Torvalds1da177e2005-04-16 15:20:36 -07001554#ifdef CONFIG_PM
1555/*
1556 * power management
1557 */
Takashi Iwai421a1252005-11-17 16:11:09 +01001558static int azx_suspend(struct pci_dev *pci, pm_message_t state)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001559{
Takashi Iwai421a1252005-11-17 16:11:09 +01001560 struct snd_card *card = pci_get_drvdata(pci);
1561 struct azx *chip = card->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001562 int i;
1563
Takashi Iwai421a1252005-11-17 16:11:09 +01001564 snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001565 for (i = 0; i < chip->pcm_devs; i++)
Takashi Iwai421a1252005-11-17 16:11:09 +01001566 snd_pcm_suspend_all(chip->pcm[i]);
Takashi Iwai0b7a2e92007-08-14 15:18:26 +02001567 if (chip->initialized)
1568 snd_hda_suspend(chip->bus, state);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001569 azx_stop_chip(chip);
Takashi Iwai30b35392006-10-11 18:52:53 +02001570 if (chip->irq >= 0) {
1571 synchronize_irq(chip->irq);
Takashi Iwai43001c92006-09-08 12:30:03 +02001572 free_irq(chip->irq, chip);
Takashi Iwai30b35392006-10-11 18:52:53 +02001573 chip->irq = -1;
1574 }
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001575 if (chip->msi)
Takashi Iwai43001c92006-09-08 12:30:03 +02001576 pci_disable_msi(chip->pci);
Takashi Iwai421a1252005-11-17 16:11:09 +01001577 pci_disable_device(pci);
1578 pci_save_state(pci);
Takashi Iwai30b35392006-10-11 18:52:53 +02001579 pci_set_power_state(pci, pci_choose_state(pci, state));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001580 return 0;
1581}
1582
Takashi Iwai421a1252005-11-17 16:11:09 +01001583static int azx_resume(struct pci_dev *pci)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001584{
Takashi Iwai421a1252005-11-17 16:11:09 +01001585 struct snd_card *card = pci_get_drvdata(pci);
1586 struct azx *chip = card->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001587
Takashi Iwai30b35392006-10-11 18:52:53 +02001588 pci_set_power_state(pci, PCI_D0);
Takashi Iwai421a1252005-11-17 16:11:09 +01001589 pci_restore_state(pci);
Takashi Iwai30b35392006-10-11 18:52:53 +02001590 if (pci_enable_device(pci) < 0) {
1591 printk(KERN_ERR "hda-intel: pci_enable_device failed, "
1592 "disabling device\n");
1593 snd_card_disconnect(card);
1594 return -EIO;
1595 }
1596 pci_set_master(pci);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001597 if (chip->msi)
1598 if (pci_enable_msi(pci) < 0)
1599 chip->msi = 0;
1600 if (azx_acquire_irq(chip, 1) < 0)
Takashi Iwai30b35392006-10-11 18:52:53 +02001601 return -EIO;
Takashi Iwaicb53c622007-08-10 17:21:45 +02001602 azx_init_pci(chip);
Maxim Levitskyd804ad92007-09-03 15:28:04 +02001603
1604 if (snd_hda_codecs_inuse(chip->bus))
1605 azx_init_chip(chip);
1606
Linus Torvalds1da177e2005-04-16 15:20:36 -07001607 snd_hda_resume(chip->bus);
Takashi Iwai421a1252005-11-17 16:11:09 +01001608 snd_power_change_state(card, SNDRV_CTL_POWER_D0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001609 return 0;
1610}
1611#endif /* CONFIG_PM */
1612
1613
1614/*
1615 * destructor
1616 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001617static int azx_free(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001618{
Takashi Iwaice43fba2005-05-30 20:33:44 +02001619 if (chip->initialized) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001620 int i;
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001621 for (i = 0; i < chip->num_streams; i++)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001622 azx_stream_stop(chip, &chip->azx_dev[i]);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001623 azx_stop_chip(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001624 }
1625
Stephen Hemminger7376d012006-08-21 19:17:46 +02001626 if (chip->irq >= 0) {
Takashi Iwai30b35392006-10-11 18:52:53 +02001627 synchronize_irq(chip->irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001628 free_irq(chip->irq, (void*)chip);
Stephen Hemminger7376d012006-08-21 19:17:46 +02001629 }
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001630 if (chip->msi)
Takashi Iwai30b35392006-10-11 18:52:53 +02001631 pci_disable_msi(chip->pci);
Takashi Iwaif079c252006-06-01 11:42:14 +02001632 if (chip->remap_addr)
1633 iounmap(chip->remap_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001634
1635 if (chip->bdl.area)
1636 snd_dma_free_pages(&chip->bdl);
1637 if (chip->rb.area)
1638 snd_dma_free_pages(&chip->rb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001639 if (chip->posbuf.area)
1640 snd_dma_free_pages(&chip->posbuf);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001641 pci_release_regions(chip->pci);
1642 pci_disable_device(chip->pci);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001643 kfree(chip->azx_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001644 kfree(chip);
1645
1646 return 0;
1647}
1648
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001649static int azx_dev_free(struct snd_device *device)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001650{
1651 return azx_free(device->device_data);
1652}
1653
1654/*
Takashi Iwai3372a152007-02-01 15:46:50 +01001655 * white/black-listing for position_fix
1656 */
Ralf Baechle623ec042007-03-13 15:29:47 +01001657static struct snd_pci_quirk position_fix_list[] __devinitdata = {
Takashi Iwai3372a152007-02-01 15:46:50 +01001658 SND_PCI_QUIRK(0x1028, 0x01cc, "Dell D820", POS_FIX_NONE),
Takashi Iwai0cb65f22007-08-16 12:32:45 +02001659 SND_PCI_QUIRK(0x1028, 0x01de, "Dell Precision 390", POS_FIX_NONE),
Takashi Iwai3372a152007-02-01 15:46:50 +01001660 {}
1661};
1662
1663static int __devinit check_position_fix(struct azx *chip, int fix)
1664{
1665 const struct snd_pci_quirk *q;
1666
1667 if (fix == POS_FIX_AUTO) {
1668 q = snd_pci_quirk_lookup(chip->pci, position_fix_list);
1669 if (q) {
Takashi Iwai669ba272007-08-17 09:17:36 +02001670 printk(KERN_INFO
Takashi Iwai3372a152007-02-01 15:46:50 +01001671 "hda_intel: position_fix set to %d "
1672 "for device %04x:%04x\n",
1673 q->value, q->subvendor, q->subdevice);
1674 return q->value;
1675 }
1676 }
1677 return fix;
1678}
1679
1680/*
Takashi Iwai669ba272007-08-17 09:17:36 +02001681 * black-lists for probe_mask
1682 */
1683static struct snd_pci_quirk probe_mask_list[] __devinitdata = {
1684 /* Thinkpad often breaks the controller communication when accessing
1685 * to the non-working (or non-existing) modem codec slot.
1686 */
1687 SND_PCI_QUIRK(0x1014, 0x05b7, "Thinkpad Z60", 0x01),
1688 SND_PCI_QUIRK(0x17aa, 0x2010, "Thinkpad X/T/R60", 0x01),
1689 SND_PCI_QUIRK(0x17aa, 0x20ac, "Thinkpad X/T/R61", 0x01),
1690 {}
1691};
1692
Takashi Iwai5aba4f82008-01-07 15:16:37 +01001693static void __devinit check_probe_mask(struct azx *chip, int dev)
Takashi Iwai669ba272007-08-17 09:17:36 +02001694{
1695 const struct snd_pci_quirk *q;
1696
Takashi Iwai5aba4f82008-01-07 15:16:37 +01001697 if (probe_mask[dev] == -1) {
Takashi Iwai669ba272007-08-17 09:17:36 +02001698 q = snd_pci_quirk_lookup(chip->pci, probe_mask_list);
1699 if (q) {
1700 printk(KERN_INFO
1701 "hda_intel: probe_mask set to 0x%x "
1702 "for device %04x:%04x\n",
1703 q->value, q->subvendor, q->subdevice);
Takashi Iwai5aba4f82008-01-07 15:16:37 +01001704 probe_mask[dev] = q->value;
Takashi Iwai669ba272007-08-17 09:17:36 +02001705 }
1706 }
1707}
1708
1709
1710/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001711 * constructor
1712 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001713static int __devinit azx_create(struct snd_card *card, struct pci_dev *pci,
Takashi Iwai5aba4f82008-01-07 15:16:37 +01001714 int dev, int driver_type,
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001715 struct azx **rchip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001716{
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001717 struct azx *chip;
Pavel Machek927fc862006-08-31 17:03:43 +02001718 int err;
Tobin Davisbcd72002008-01-15 11:23:55 +01001719 unsigned short gcap;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001720 static struct snd_device_ops ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001721 .dev_free = azx_dev_free,
1722 };
1723
1724 *rchip = NULL;
Tobin Davisbcd72002008-01-15 11:23:55 +01001725
Pavel Machek927fc862006-08-31 17:03:43 +02001726 err = pci_enable_device(pci);
1727 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001728 return err;
1729
Takashi Iwaie560d8d2005-09-09 14:21:46 +02001730 chip = kzalloc(sizeof(*chip), GFP_KERNEL);
Pavel Machek927fc862006-08-31 17:03:43 +02001731 if (!chip) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001732 snd_printk(KERN_ERR SFX "cannot allocate chip\n");
1733 pci_disable_device(pci);
1734 return -ENOMEM;
1735 }
1736
1737 spin_lock_init(&chip->reg_lock);
Ingo Molnar62932df2006-01-16 16:34:20 +01001738 mutex_init(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001739 chip->card = card;
1740 chip->pci = pci;
1741 chip->irq = -1;
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001742 chip->driver_type = driver_type;
Takashi Iwai134a11f2006-11-10 12:08:37 +01001743 chip->msi = enable_msi;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001744
Takashi Iwai5aba4f82008-01-07 15:16:37 +01001745 chip->position_fix = check_position_fix(chip, position_fix[dev]);
1746 check_probe_mask(chip, dev);
Takashi Iwai3372a152007-02-01 15:46:50 +01001747
Takashi Iwai27346162006-01-12 18:28:44 +01001748 chip->single_cmd = single_cmd;
Takashi Iwaic74db862005-05-12 14:26:27 +02001749
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001750#if BITS_PER_LONG != 64
1751 /* Fix up base address on ULI M5461 */
1752 if (chip->driver_type == AZX_DRIVER_ULI) {
1753 u16 tmp3;
1754 pci_read_config_word(pci, 0x40, &tmp3);
1755 pci_write_config_word(pci, 0x40, tmp3 | 0x10);
1756 pci_write_config_dword(pci, PCI_BASE_ADDRESS_1, 0);
1757 }
1758#endif
1759
Pavel Machek927fc862006-08-31 17:03:43 +02001760 err = pci_request_regions(pci, "ICH HD audio");
1761 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001762 kfree(chip);
1763 pci_disable_device(pci);
1764 return err;
1765 }
1766
Pavel Machek927fc862006-08-31 17:03:43 +02001767 chip->addr = pci_resource_start(pci, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001768 chip->remap_addr = ioremap_nocache(chip->addr, pci_resource_len(pci,0));
1769 if (chip->remap_addr == NULL) {
1770 snd_printk(KERN_ERR SFX "ioremap error\n");
1771 err = -ENXIO;
1772 goto errout;
1773 }
1774
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001775 if (chip->msi)
1776 if (pci_enable_msi(pci) < 0)
1777 chip->msi = 0;
Stephen Hemminger7376d012006-08-21 19:17:46 +02001778
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001779 if (azx_acquire_irq(chip, 0) < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001780 err = -EBUSY;
1781 goto errout;
1782 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001783
1784 pci_set_master(pci);
1785 synchronize_irq(chip->irq);
1786
Tobin Davisbcd72002008-01-15 11:23:55 +01001787 gcap = azx_readw(chip, GCAP);
1788 snd_printdd("chipset global capabilities = 0x%x\n", gcap);
1789
1790 if (gcap) {
1791 /* read number of streams from GCAP register instead of using
1792 * hardcoded value
1793 */
1794 chip->playback_streams = (gcap & (0xF << 12)) >> 12;
1795 chip->capture_streams = (gcap & (0xF << 8)) >> 8;
1796 chip->playback_index_offset = (gcap & (0xF << 12)) >> 12;
1797 chip->capture_index_offset = 0;
1798 } else {
1799 /* gcap didn't give any info, switching to old method */
1800
1801 switch (chip->driver_type) {
1802 case AZX_DRIVER_ULI:
1803 chip->playback_streams = ULI_NUM_PLAYBACK;
1804 chip->capture_streams = ULI_NUM_CAPTURE;
1805 chip->playback_index_offset = ULI_PLAYBACK_INDEX;
1806 chip->capture_index_offset = ULI_CAPTURE_INDEX;
1807 break;
1808 case AZX_DRIVER_ATIHDMI:
1809 chip->playback_streams = ATIHDMI_NUM_PLAYBACK;
1810 chip->capture_streams = ATIHDMI_NUM_CAPTURE;
1811 chip->playback_index_offset = ATIHDMI_PLAYBACK_INDEX;
1812 chip->capture_index_offset = ATIHDMI_CAPTURE_INDEX;
1813 break;
1814 default:
1815 chip->playback_streams = ICH6_NUM_PLAYBACK;
1816 chip->capture_streams = ICH6_NUM_CAPTURE;
1817 chip->playback_index_offset = ICH6_PLAYBACK_INDEX;
1818 chip->capture_index_offset = ICH6_CAPTURE_INDEX;
1819 break;
1820 }
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001821 }
1822 chip->num_streams = chip->playback_streams + chip->capture_streams;
Takashi Iwaid01ce992007-07-27 16:52:19 +02001823 chip->azx_dev = kcalloc(chip->num_streams, sizeof(*chip->azx_dev),
1824 GFP_KERNEL);
Pavel Machek927fc862006-08-31 17:03:43 +02001825 if (!chip->azx_dev) {
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001826 snd_printk(KERN_ERR "cannot malloc azx_dev\n");
1827 goto errout;
1828 }
1829
Linus Torvalds1da177e2005-04-16 15:20:36 -07001830 /* allocate memory for the BDL for each stream */
Takashi Iwaid01ce992007-07-27 16:52:19 +02001831 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
1832 snd_dma_pci_data(chip->pci),
1833 BDL_SIZE, &chip->bdl);
1834 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001835 snd_printk(KERN_ERR SFX "cannot allocate BDL\n");
1836 goto errout;
1837 }
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02001838 /* allocate memory for the position buffer */
Takashi Iwaid01ce992007-07-27 16:52:19 +02001839 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
1840 snd_dma_pci_data(chip->pci),
1841 chip->num_streams * 8, &chip->posbuf);
1842 if (err < 0) {
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02001843 snd_printk(KERN_ERR SFX "cannot allocate posbuf\n");
1844 goto errout;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001845 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001846 /* allocate CORB/RIRB */
Takashi Iwaid01ce992007-07-27 16:52:19 +02001847 if (!chip->single_cmd) {
1848 err = azx_alloc_cmd_io(chip);
1849 if (err < 0)
Takashi Iwai27346162006-01-12 18:28:44 +01001850 goto errout;
Takashi Iwaid01ce992007-07-27 16:52:19 +02001851 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001852
1853 /* initialize streams */
1854 azx_init_stream(chip);
1855
1856 /* initialize chip */
Takashi Iwaicb53c622007-08-10 17:21:45 +02001857 azx_init_pci(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001858 azx_init_chip(chip);
1859
1860 /* codec detection */
Pavel Machek927fc862006-08-31 17:03:43 +02001861 if (!chip->codec_mask) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001862 snd_printk(KERN_ERR SFX "no codecs found!\n");
1863 err = -ENODEV;
1864 goto errout;
1865 }
1866
Takashi Iwaid01ce992007-07-27 16:52:19 +02001867 err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, chip, &ops);
1868 if (err <0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001869 snd_printk(KERN_ERR SFX "Error creating device [card]!\n");
1870 goto errout;
1871 }
1872
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001873 strcpy(card->driver, "HDA-Intel");
1874 strcpy(card->shortname, driver_short_names[chip->driver_type]);
Takashi Iwaid01ce992007-07-27 16:52:19 +02001875 sprintf(card->longname, "%s at 0x%lx irq %i",
1876 card->shortname, chip->addr, chip->irq);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001877
Linus Torvalds1da177e2005-04-16 15:20:36 -07001878 *rchip = chip;
1879 return 0;
1880
1881 errout:
1882 azx_free(chip);
1883 return err;
1884}
1885
Takashi Iwaicb53c622007-08-10 17:21:45 +02001886static void power_down_all_codecs(struct azx *chip)
1887{
1888#ifdef CONFIG_SND_HDA_POWER_SAVE
1889 /* The codecs were powered up in snd_hda_codec_new().
1890 * Now all initialization done, so turn them down if possible
1891 */
1892 struct hda_codec *codec;
1893 list_for_each_entry(codec, &chip->bus->codec_list, list) {
1894 snd_hda_power_down(codec);
1895 }
1896#endif
1897}
1898
Takashi Iwaid01ce992007-07-27 16:52:19 +02001899static int __devinit azx_probe(struct pci_dev *pci,
1900 const struct pci_device_id *pci_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001901{
Takashi Iwai5aba4f82008-01-07 15:16:37 +01001902 static int dev;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001903 struct snd_card *card;
1904 struct azx *chip;
Pavel Machek927fc862006-08-31 17:03:43 +02001905 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001906
Takashi Iwai5aba4f82008-01-07 15:16:37 +01001907 if (dev >= SNDRV_CARDS)
1908 return -ENODEV;
1909 if (!enable[dev]) {
1910 dev++;
1911 return -ENOENT;
1912 }
1913
1914 card = snd_card_new(index[dev], id[dev], THIS_MODULE, 0);
Pavel Machek927fc862006-08-31 17:03:43 +02001915 if (!card) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001916 snd_printk(KERN_ERR SFX "Error creating card!\n");
1917 return -ENOMEM;
1918 }
1919
Takashi Iwai5aba4f82008-01-07 15:16:37 +01001920 err = azx_create(card, pci, dev, pci_id->driver_data, &chip);
Pavel Machek927fc862006-08-31 17:03:43 +02001921 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001922 snd_card_free(card);
1923 return err;
1924 }
Takashi Iwai421a1252005-11-17 16:11:09 +01001925 card->private_data = chip;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001926
Linus Torvalds1da177e2005-04-16 15:20:36 -07001927 /* create codec instances */
Takashi Iwai5aba4f82008-01-07 15:16:37 +01001928 err = azx_codec_create(chip, model[dev], probe_mask[dev]);
Takashi Iwaid01ce992007-07-27 16:52:19 +02001929 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001930 snd_card_free(card);
1931 return err;
1932 }
1933
1934 /* create PCM streams */
Takashi Iwaid01ce992007-07-27 16:52:19 +02001935 err = azx_pcm_create(chip);
1936 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001937 snd_card_free(card);
1938 return err;
1939 }
1940
1941 /* create mixer controls */
Takashi Iwaid01ce992007-07-27 16:52:19 +02001942 err = azx_mixer_create(chip);
1943 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001944 snd_card_free(card);
1945 return err;
1946 }
1947
Linus Torvalds1da177e2005-04-16 15:20:36 -07001948 snd_card_set_dev(card, &pci->dev);
1949
Takashi Iwaid01ce992007-07-27 16:52:19 +02001950 err = snd_card_register(card);
1951 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001952 snd_card_free(card);
1953 return err;
1954 }
1955
1956 pci_set_drvdata(pci, card);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001957 chip->running = 1;
1958 power_down_all_codecs(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001959
Andrew Paprockie25bcdb2008-01-13 11:57:17 +01001960 dev++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001961 return err;
1962}
1963
1964static void __devexit azx_remove(struct pci_dev *pci)
1965{
1966 snd_card_free(pci_get_drvdata(pci));
1967 pci_set_drvdata(pci, NULL);
1968}
1969
1970/* PCI IDs */
Takashi Iwaif40b6892006-07-05 16:51:05 +02001971static struct pci_device_id azx_ids[] = {
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001972 { 0x8086, 0x2668, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ICH6 */
1973 { 0x8086, 0x27d8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ICH7 */
1974 { 0x8086, 0x269a, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ESB2 */
Jason Gastond2981392006-01-10 11:07:37 +01001975 { 0x8086, 0x284b, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ICH8 */
Jason Gastonf9cc8a82006-11-22 11:53:52 +01001976 { 0x8086, 0x293e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ICH9 */
1977 { 0x8086, 0x293f, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ICH9 */
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001978 { 0x1002, 0x437b, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATI }, /* ATI SB450 */
Felix Kuehling89be83f2006-03-31 12:33:59 +02001979 { 0x1002, 0x4383, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATI }, /* ATI SB600 */
Felix Kuehling778b6e12006-05-17 11:22:21 +02001980 { 0x1002, 0x793b, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATIHDMI }, /* ATI RS600 HDMI */
Felix Kuehling5b15c952006-10-16 12:49:47 +02001981 { 0x1002, 0x7919, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATIHDMI }, /* ATI RS690 HDMI */
Wolke Liu27da1832007-11-16 11:06:30 +01001982 { 0x1002, 0x960f, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATIHDMI }, /* ATI RS780 HDMI */
Wolke Liue6db1112007-04-27 12:20:57 +02001983 { 0x1002, 0xaa00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATIHDMI }, /* ATI R600 HDMI */
Herton Ronaldo Krzesinski2797f722007-11-05 18:21:56 +01001984 { 0x1002, 0xaa08, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATIHDMI }, /* ATI RV630 HDMI */
1985 { 0x1002, 0xaa10, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATIHDMI }, /* ATI RV610 HDMI */
Wolke Liu27da1832007-11-16 11:06:30 +01001986 { 0x1002, 0xaa18, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATIHDMI }, /* ATI RV670 HDMI */
1987 { 0x1002, 0xaa20, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATIHDMI }, /* ATI RV635 HDMI */
1988 { 0x1002, 0xaa28, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATIHDMI }, /* ATI RV620 HDMI */
1989 { 0x1002, 0xaa30, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATIHDMI }, /* ATI RV770 HDMI */
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001990 { 0x1106, 0x3288, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_VIA }, /* VIA VT8251/VT8237A */
1991 { 0x1039, 0x7502, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_SIS }, /* SIS966 */
1992 { 0x10b9, 0x5461, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ULI }, /* ULI M5461 */
Peer Chen5b005a02006-10-31 15:33:42 +01001993 { 0x10de, 0x026c, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP51 */
1994 { 0x10de, 0x0371, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP55 */
1995 { 0x10de, 0x03e4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP61 */
1996 { 0x10de, 0x03f0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP61 */
1997 { 0x10de, 0x044a, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP65 */
1998 { 0x10de, 0x044b, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP65 */
1999 { 0x10de, 0x055c, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP67 */
2000 { 0x10de, 0x055d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP67 */
Peer Chen15cc4452007-06-08 13:55:10 +02002001 { 0x10de, 0x07fc, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP73 */
2002 { 0x10de, 0x07fd, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP73 */
2003 { 0x10de, 0x0774, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP77 */
2004 { 0x10de, 0x0775, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP77 */
2005 { 0x10de, 0x0776, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP77 */
2006 { 0x10de, 0x0777, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP77 */
Peer Chenc1071062007-09-21 18:20:25 +02002007 { 0x10de, 0x0ac0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP79 */
2008 { 0x10de, 0x0ac1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP79 */
2009 { 0x10de, 0x0ac2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP79 */
2010 { 0x10de, 0x0ac3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP79 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002011 { 0, }
2012};
2013MODULE_DEVICE_TABLE(pci, azx_ids);
2014
2015/* pci_driver definition */
2016static struct pci_driver driver = {
2017 .name = "HDA Intel",
2018 .id_table = azx_ids,
2019 .probe = azx_probe,
2020 .remove = __devexit_p(azx_remove),
Takashi Iwai421a1252005-11-17 16:11:09 +01002021#ifdef CONFIG_PM
2022 .suspend = azx_suspend,
2023 .resume = azx_resume,
2024#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002025};
2026
2027static int __init alsa_card_azx_init(void)
2028{
Takashi Iwai01d25d42005-04-11 16:58:24 +02002029 return pci_register_driver(&driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002030}
2031
2032static void __exit alsa_card_azx_exit(void)
2033{
2034 pci_unregister_driver(&driver);
2035}
2036
2037module_init(alsa_card_azx_init)
2038module_exit(alsa_card_azx_exit)