blob: e3cf8a2e629216208750bc96ed84285e7a2c0118 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * probe.c - PCI detection and setup code
3 */
4
5#include <linux/kernel.h>
6#include <linux/delay.h>
7#include <linux/init.h>
8#include <linux/pci.h>
9#include <linux/slab.h>
10#include <linux/module.h>
11#include <linux/cpumask.h>
Shaohua Li7d715a62008-02-25 09:46:41 +080012#include <linux/pci-aspm.h>
Bjorn Helgaas284f5f92012-04-30 15:21:02 -060013#include <asm-generic/pci-bridge.h>
Greg KHbc56b9e2005-04-08 14:53:31 +090014#include "pci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070015
16#define CARDBUS_LATENCY_TIMER 176 /* secondary latency timer */
17#define CARDBUS_RESERVE_BUSNR 3
Linus Torvalds1da177e2005-04-16 15:20:36 -070018
Stephen Hemminger0b950f02014-01-10 17:14:48 -070019static struct resource busn_resource = {
Yinghai Lu67cdc822012-05-17 18:51:12 -070020 .name = "PCI busn",
21 .start = 0,
22 .end = 255,
23 .flags = IORESOURCE_BUS,
24};
25
Linus Torvalds1da177e2005-04-16 15:20:36 -070026/* Ugh. Need to stop exporting this to modules. */
27LIST_HEAD(pci_root_buses);
28EXPORT_SYMBOL(pci_root_buses);
29
Yinghai Lu5cc62c22012-05-17 18:51:11 -070030static LIST_HEAD(pci_domain_busn_res_list);
31
32struct pci_domain_busn_res {
33 struct list_head list;
34 struct resource res;
35 int domain_nr;
36};
37
38static struct resource *get_pci_domain_busn_res(int domain_nr)
39{
40 struct pci_domain_busn_res *r;
41
42 list_for_each_entry(r, &pci_domain_busn_res_list, list)
43 if (r->domain_nr == domain_nr)
44 return &r->res;
45
46 r = kzalloc(sizeof(*r), GFP_KERNEL);
47 if (!r)
48 return NULL;
49
50 r->domain_nr = domain_nr;
51 r->res.start = 0;
52 r->res.end = 0xff;
53 r->res.flags = IORESOURCE_BUS | IORESOURCE_PCI_FIXED;
54
55 list_add_tail(&r->list, &pci_domain_busn_res_list);
56
57 return &r->res;
58}
59
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080060static int find_anything(struct device *dev, void *data)
61{
62 return 1;
63}
Linus Torvalds1da177e2005-04-16 15:20:36 -070064
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070065/*
66 * Some device drivers need know if pci is initiated.
67 * Basically, we think pci is not initiated when there
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080068 * is no device to be found on the pci_bus_type.
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070069 */
70int no_pci_devices(void)
71{
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080072 struct device *dev;
73 int no_devices;
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070074
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080075 dev = bus_find_device(&pci_bus_type, NULL, NULL, find_anything);
76 no_devices = (dev == NULL);
77 put_device(dev);
78 return no_devices;
79}
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070080EXPORT_SYMBOL(no_pci_devices);
81
Linus Torvalds1da177e2005-04-16 15:20:36 -070082/*
Linus Torvalds1da177e2005-04-16 15:20:36 -070083 * PCI Bus Class
84 */
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040085static void release_pcibus_dev(struct device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -070086{
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040087 struct pci_bus *pci_bus = to_pci_bus(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -070088
89 if (pci_bus->bridge)
90 put_device(pci_bus->bridge);
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -070091 pci_bus_remove_resources(pci_bus);
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +100092 pci_release_bus_of_node(pci_bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -070093 kfree(pci_bus);
94}
95
96static struct class pcibus_class = {
97 .name = "pci_bus",
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040098 .dev_release = &release_pcibus_dev,
Greg Kroah-Hartman56039e62013-07-24 15:05:17 -070099 .dev_groups = pcibus_groups,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700100};
101
102static int __init pcibus_class_init(void)
103{
104 return class_register(&pcibus_class);
105}
106postcore_initcall(pcibus_class_init);
107
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400108static u64 pci_size(u64 base, u64 maxbase, u64 mask)
Yinghai Lu07eddf32006-11-29 13:53:10 -0800109{
110 u64 size = mask & maxbase; /* Find the significant bits */
111 if (!size)
112 return 0;
113
114 /* Get the lowest of them to find the decode size, and
115 from that the extent. */
116 size = (size & ~(size-1)) - 1;
117
118 /* base == maxbase can be valid only if the BAR has
119 already been programmed with all 1s. */
120 if (base == maxbase && ((base | size) & mask) != mask)
121 return 0;
122
123 return size;
124}
125
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600126static inline unsigned long decode_bar(struct pci_dev *dev, u32 bar)
Yinghai Lu07eddf32006-11-29 13:53:10 -0800127{
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600128 u32 mem_type;
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600129 unsigned long flags;
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600130
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400131 if ((bar & PCI_BASE_ADDRESS_SPACE) == PCI_BASE_ADDRESS_SPACE_IO) {
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600132 flags = bar & ~PCI_BASE_ADDRESS_IO_MASK;
133 flags |= IORESOURCE_IO;
134 return flags;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400135 }
136
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600137 flags = bar & ~PCI_BASE_ADDRESS_MEM_MASK;
138 flags |= IORESOURCE_MEM;
139 if (flags & PCI_BASE_ADDRESS_MEM_PREFETCH)
140 flags |= IORESOURCE_PREFETCH;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400141
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600142 mem_type = bar & PCI_BASE_ADDRESS_MEM_TYPE_MASK;
143 switch (mem_type) {
144 case PCI_BASE_ADDRESS_MEM_TYPE_32:
145 break;
146 case PCI_BASE_ADDRESS_MEM_TYPE_1M:
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600147 /* 1M mem BAR treated as 32-bit BAR */
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600148 break;
149 case PCI_BASE_ADDRESS_MEM_TYPE_64:
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600150 flags |= IORESOURCE_MEM_64;
151 break;
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600152 default:
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600153 /* mem unknown type treated as 32-bit BAR */
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600154 break;
155 }
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600156 return flags;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400157}
158
Zoltan Kiss808e34e2013-08-22 23:19:18 +0100159#define PCI_COMMAND_DECODE_ENABLE (PCI_COMMAND_MEMORY | PCI_COMMAND_IO)
160
Yu Zhao0b400c72008-11-22 02:40:40 +0800161/**
162 * pci_read_base - read a PCI BAR
163 * @dev: the PCI device
164 * @type: type of the BAR
165 * @res: resource buffer to be filled in
166 * @pos: BAR position in the config space
167 *
168 * Returns 1 if the BAR is 64-bit, or 0 if 32-bit.
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400169 */
Yu Zhao0b400c72008-11-22 02:40:40 +0800170int __pci_read_base(struct pci_dev *dev, enum pci_bar_type type,
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400171 struct resource *res, unsigned int pos)
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400172{
173 u32 l, sz, mask;
Bjorn Helgaas23b13bc2014-04-14 15:25:54 -0600174 u64 l64, sz64, mask64;
Jacob Pan253d2e52010-07-16 10:19:22 -0700175 u16 orig_cmd;
Kevin Haocf4d1cf2013-05-25 19:36:27 +0800176 struct pci_bus_region region, inverted_region;
Bjorn Helgaas26370fc2014-04-14 15:26:50 -0600177 bool bar_too_big = false, bar_too_high = false, bar_invalid = false;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400178
Michael S. Tsirkin1ed67432009-10-29 17:24:59 +0200179 mask = type ? PCI_ROM_ADDRESS_MASK : ~0;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400180
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600181 /* No printks while decoding is disabled! */
Jacob Pan253d2e52010-07-16 10:19:22 -0700182 if (!dev->mmio_always_on) {
183 pci_read_config_word(dev, PCI_COMMAND, &orig_cmd);
Zoltan Kiss808e34e2013-08-22 23:19:18 +0100184 if (orig_cmd & PCI_COMMAND_DECODE_ENABLE) {
185 pci_write_config_word(dev, PCI_COMMAND,
186 orig_cmd & ~PCI_COMMAND_DECODE_ENABLE);
187 }
Jacob Pan253d2e52010-07-16 10:19:22 -0700188 }
189
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400190 res->name = pci_name(dev);
191
192 pci_read_config_dword(dev, pos, &l);
Michael S. Tsirkin1ed67432009-10-29 17:24:59 +0200193 pci_write_config_dword(dev, pos, l | mask);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400194 pci_read_config_dword(dev, pos, &sz);
195 pci_write_config_dword(dev, pos, l);
196
197 /*
198 * All bits set in sz means the device isn't working properly.
Bjorn Helgaas45aa23b2010-04-22 09:02:43 -0600199 * If the BAR isn't implemented, all bits must be 0. If it's a
200 * memory BAR or a ROM, bit 0 must be clear; if it's an io BAR, bit
201 * 1 must be clear.
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400202 */
Bjorn Helgaas45aa23b2010-04-22 09:02:43 -0600203 if (!sz || sz == 0xffffffff)
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400204 goto fail;
205
206 /*
207 * I don't know how l can have all bits set. Copied from old code.
208 * Maybe it fixes a bug on some ancient platform.
209 */
210 if (l == 0xffffffff)
211 l = 0;
212
213 if (type == pci_bar_unknown) {
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600214 res->flags = decode_bar(dev, l);
215 res->flags |= IORESOURCE_SIZEALIGN;
216 if (res->flags & IORESOURCE_IO) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400217 l &= PCI_BASE_ADDRESS_IO_MASK;
David S. Miller5aceca92011-05-23 17:12:22 -0700218 mask = PCI_BASE_ADDRESS_IO_MASK & (u32) IO_SPACE_LIMIT;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400219 } else {
220 l &= PCI_BASE_ADDRESS_MEM_MASK;
221 mask = (u32)PCI_BASE_ADDRESS_MEM_MASK;
222 }
223 } else {
224 res->flags |= (l & IORESOURCE_ROM_ENABLE);
225 l &= PCI_ROM_ADDRESS_MASK;
226 mask = (u32)PCI_ROM_ADDRESS_MASK;
227 }
228
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600229 if (res->flags & IORESOURCE_MEM_64) {
Bjorn Helgaas23b13bc2014-04-14 15:25:54 -0600230 l64 = l;
231 sz64 = sz;
232 mask64 = mask | (u64)~0 << 32;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400233
234 pci_read_config_dword(dev, pos + 4, &l);
235 pci_write_config_dword(dev, pos + 4, ~0);
236 pci_read_config_dword(dev, pos + 4, &sz);
237 pci_write_config_dword(dev, pos + 4, l);
238
239 l64 |= ((u64)l << 32);
240 sz64 |= ((u64)sz << 32);
241
242 sz64 = pci_size(l64, sz64, mask64);
243
244 if (!sz64)
245 goto fail;
246
Bjorn Helgaas23b13bc2014-04-14 15:25:54 -0600247 if ((sizeof(dma_addr_t) < 8 || sizeof(resource_size_t) < 8) &&
248 sz64 > 0x100000000ULL) {
249 res->flags |= IORESOURCE_UNSET | IORESOURCE_DISABLED;
250 res->start = 0;
251 res->end = 0;
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600252 bar_too_big = true;
Bjorn Helgaas23b13bc2014-04-14 15:25:54 -0600253 goto out;
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600254 }
255
Bjorn Helgaasd1a313e2014-04-29 18:33:09 -0600256 if ((sizeof(dma_addr_t) < 8) && l) {
Bjorn Helgaas31e9dd22014-04-29 18:37:47 -0600257 /* Above 32-bit boundary; try to reallocate */
Bjorn Helgaasc83bd902014-02-26 11:26:00 -0700258 res->flags |= IORESOURCE_UNSET;
Bjorn Helgaas72dc5602014-04-29 18:42:49 -0600259 res->start = 0;
260 res->end = sz64;
Bjorn Helgaas31e9dd22014-04-29 18:37:47 -0600261 bar_too_high = true;
Bjorn Helgaas72dc5602014-04-29 18:42:49 -0600262 goto out;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400263 } else {
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700264 region.start = l64;
265 region.end = l64 + sz64;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400266 }
267 } else {
Bjorn Helgaas45aa23b2010-04-22 09:02:43 -0600268 sz = pci_size(l, sz, mask);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400269
Bjorn Helgaas45aa23b2010-04-22 09:02:43 -0600270 if (!sz)
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400271 goto fail;
272
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700273 region.start = l;
274 region.end = l + sz;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400275 }
276
Yinghai Lufc279852013-12-09 22:54:40 -0800277 pcibios_bus_to_resource(dev->bus, res, &region);
278 pcibios_resource_to_bus(dev->bus, &inverted_region, res);
Kevin Haocf4d1cf2013-05-25 19:36:27 +0800279
280 /*
281 * If "A" is a BAR value (a bus address), "bus_to_resource(A)" is
282 * the corresponding resource address (the physical address used by
283 * the CPU. Converting that resource address back to a bus address
284 * should yield the original BAR value:
285 *
286 * resource_to_bus(bus_to_resource(A)) == A
287 *
288 * If it doesn't, CPU accesses to "bus_to_resource(A)" will not
289 * be claimed by the device.
290 */
291 if (inverted_region.start != region.start) {
Kevin Haocf4d1cf2013-05-25 19:36:27 +0800292 res->flags |= IORESOURCE_UNSET;
Kevin Haocf4d1cf2013-05-25 19:36:27 +0800293 res->start = 0;
Bjorn Helgaas26370fc2014-04-14 15:26:50 -0600294 res->end = region.end - region.start;
295 bar_invalid = true;
Kevin Haocf4d1cf2013-05-25 19:36:27 +0800296 }
Kevin Hao96ddef22013-05-25 19:36:26 +0800297
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600298 goto out;
299
300
301fail:
302 res->flags = 0;
303out:
Zoltan Kiss808e34e2013-08-22 23:19:18 +0100304 if (!dev->mmio_always_on &&
305 (orig_cmd & PCI_COMMAND_DECODE_ENABLE))
Bjorn Helgaasbbffe432012-07-06 12:08:18 -0600306 pci_write_config_word(dev, PCI_COMMAND, orig_cmd);
307
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600308 if (bar_too_big)
Bjorn Helgaas23b13bc2014-04-14 15:25:54 -0600309 dev_err(&dev->dev, "reg 0x%x: can't handle BAR larger than 4GB (size %#010llx)\n",
310 pos, (unsigned long long) sz64);
Bjorn Helgaas31e9dd22014-04-29 18:37:47 -0600311 if (bar_too_high)
312 dev_info(&dev->dev, "reg 0x%x: can't handle BAR above 4G (bus address %#010llx)\n",
313 pos, (unsigned long long) l64);
Bjorn Helgaas26370fc2014-04-14 15:26:50 -0600314 if (bar_invalid)
315 dev_info(&dev->dev, "reg 0x%x: initial BAR value %#010llx invalid\n",
316 pos, (unsigned long long) region.start);
Bjorn Helgaas31e9dd22014-04-29 18:37:47 -0600317 if (res->flags)
Kevin Hao33963e302013-05-25 19:36:25 +0800318 dev_printk(KERN_DEBUG, &dev->dev, "reg 0x%x: %pR\n", pos, res);
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600319
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600320 return (res->flags & IORESOURCE_MEM_64) ? 1 : 0;
Yinghai Lu07eddf32006-11-29 13:53:10 -0800321}
322
Linus Torvalds1da177e2005-04-16 15:20:36 -0700323static void pci_read_bases(struct pci_dev *dev, unsigned int howmany, int rom)
324{
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400325 unsigned int pos, reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700326
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400327 for (pos = 0; pos < howmany; pos++) {
328 struct resource *res = &dev->resource[pos];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700329 reg = PCI_BASE_ADDRESS_0 + (pos << 2);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400330 pos += __pci_read_base(dev, pci_bar_unknown, res, reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700331 }
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400332
Linus Torvalds1da177e2005-04-16 15:20:36 -0700333 if (rom) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400334 struct resource *res = &dev->resource[PCI_ROM_RESOURCE];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700335 dev->rom_base_reg = rom;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400336 res->flags = IORESOURCE_MEM | IORESOURCE_PREFETCH |
337 IORESOURCE_READONLY | IORESOURCE_CACHEABLE |
338 IORESOURCE_SIZEALIGN;
339 __pci_read_base(dev, pci_bar_mem32, res, rom);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700340 }
341}
342
Bill Pemberton15856ad2012-11-21 15:35:00 -0500343static void pci_read_bridge_io(struct pci_bus *child)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700344{
345 struct pci_dev *dev = child->self;
346 u8 io_base_lo, io_limit_lo;
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600347 unsigned long io_mask, io_granularity, base, limit;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700348 struct pci_bus_region region;
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600349 struct resource *res;
350
351 io_mask = PCI_IO_RANGE_MASK;
352 io_granularity = 0x1000;
353 if (dev->io_window_1k) {
354 /* Support 1K I/O space granularity */
355 io_mask = PCI_IO_1K_RANGE_MASK;
356 io_granularity = 0x400;
357 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700358
Linus Torvalds1da177e2005-04-16 15:20:36 -0700359 res = child->resource[0];
360 pci_read_config_byte(dev, PCI_IO_BASE, &io_base_lo);
361 pci_read_config_byte(dev, PCI_IO_LIMIT, &io_limit_lo);
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600362 base = (io_base_lo & io_mask) << 8;
363 limit = (io_limit_lo & io_mask) << 8;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700364
365 if ((io_base_lo & PCI_IO_RANGE_TYPE_MASK) == PCI_IO_RANGE_TYPE_32) {
366 u16 io_base_hi, io_limit_hi;
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600367
Linus Torvalds1da177e2005-04-16 15:20:36 -0700368 pci_read_config_word(dev, PCI_IO_BASE_UPPER16, &io_base_hi);
369 pci_read_config_word(dev, PCI_IO_LIMIT_UPPER16, &io_limit_hi);
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600370 base |= ((unsigned long) io_base_hi << 16);
371 limit |= ((unsigned long) io_limit_hi << 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700372 }
373
Bjorn Helgaas5dde3832012-07-09 13:38:41 -0600374 if (base <= limit) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700375 res->flags = (io_base_lo & PCI_IO_RANGE_TYPE_MASK) | IORESOURCE_IO;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700376 region.start = base;
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600377 region.end = limit + io_granularity - 1;
Yinghai Lufc279852013-12-09 22:54:40 -0800378 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600379 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700380 }
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700381}
382
Bill Pemberton15856ad2012-11-21 15:35:00 -0500383static void pci_read_bridge_mmio(struct pci_bus *child)
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700384{
385 struct pci_dev *dev = child->self;
386 u16 mem_base_lo, mem_limit_lo;
387 unsigned long base, limit;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700388 struct pci_bus_region region;
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700389 struct resource *res;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700390
391 res = child->resource[1];
392 pci_read_config_word(dev, PCI_MEMORY_BASE, &mem_base_lo);
393 pci_read_config_word(dev, PCI_MEMORY_LIMIT, &mem_limit_lo);
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600394 base = ((unsigned long) mem_base_lo & PCI_MEMORY_RANGE_MASK) << 16;
395 limit = ((unsigned long) mem_limit_lo & PCI_MEMORY_RANGE_MASK) << 16;
Bjorn Helgaas5dde3832012-07-09 13:38:41 -0600396 if (base <= limit) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700397 res->flags = (mem_base_lo & PCI_MEMORY_RANGE_TYPE_MASK) | IORESOURCE_MEM;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700398 region.start = base;
399 region.end = limit + 0xfffff;
Yinghai Lufc279852013-12-09 22:54:40 -0800400 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600401 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700402 }
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700403}
404
Bill Pemberton15856ad2012-11-21 15:35:00 -0500405static void pci_read_bridge_mmio_pref(struct pci_bus *child)
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700406{
407 struct pci_dev *dev = child->self;
408 u16 mem_base_lo, mem_limit_lo;
409 unsigned long base, limit;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700410 struct pci_bus_region region;
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700411 struct resource *res;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700412
413 res = child->resource[2];
414 pci_read_config_word(dev, PCI_PREF_MEMORY_BASE, &mem_base_lo);
415 pci_read_config_word(dev, PCI_PREF_MEMORY_LIMIT, &mem_limit_lo);
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600416 base = ((unsigned long) mem_base_lo & PCI_PREF_RANGE_MASK) << 16;
417 limit = ((unsigned long) mem_limit_lo & PCI_PREF_RANGE_MASK) << 16;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700418
419 if ((mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) == PCI_PREF_RANGE_TYPE_64) {
420 u32 mem_base_hi, mem_limit_hi;
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600421
Linus Torvalds1da177e2005-04-16 15:20:36 -0700422 pci_read_config_dword(dev, PCI_PREF_BASE_UPPER32, &mem_base_hi);
423 pci_read_config_dword(dev, PCI_PREF_LIMIT_UPPER32, &mem_limit_hi);
424
425 /*
426 * Some bridges set the base > limit by default, and some
427 * (broken) BIOSes do not initialize them. If we find
428 * this, just assume they are not being used.
429 */
430 if (mem_base_hi <= mem_limit_hi) {
431#if BITS_PER_LONG == 64
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600432 base |= ((unsigned long) mem_base_hi) << 32;
433 limit |= ((unsigned long) mem_limit_hi) << 32;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700434#else
435 if (mem_base_hi || mem_limit_hi) {
Ryan Desfosses227f0642014-04-18 20:13:50 -0400436 dev_err(&dev->dev, "can't handle 64-bit address space for bridge\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700437 return;
438 }
439#endif
440 }
441 }
Bjorn Helgaas5dde3832012-07-09 13:38:41 -0600442 if (base <= limit) {
Yinghai Lu1f82de12009-04-23 20:48:32 -0700443 res->flags = (mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) |
444 IORESOURCE_MEM | IORESOURCE_PREFETCH;
445 if (res->flags & PCI_PREF_RANGE_TYPE_64)
446 res->flags |= IORESOURCE_MEM_64;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700447 region.start = base;
448 region.end = limit + 0xfffff;
Yinghai Lufc279852013-12-09 22:54:40 -0800449 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600450 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700451 }
452}
453
Bill Pemberton15856ad2012-11-21 15:35:00 -0500454void pci_read_bridge_bases(struct pci_bus *child)
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700455{
456 struct pci_dev *dev = child->self;
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700457 struct resource *res;
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700458 int i;
459
460 if (pci_is_root_bus(child)) /* It's a host bus, nothing to read */
461 return;
462
Yinghai Lub918c622012-05-17 18:51:11 -0700463 dev_info(&dev->dev, "PCI bridge to %pR%s\n",
464 &child->busn_res,
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700465 dev->transparent ? " (subtractive decode)" : "");
466
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700467 pci_bus_remove_resources(child);
468 for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++)
469 child->resource[i] = &dev->resource[PCI_BRIDGE_RESOURCES+i];
470
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700471 pci_read_bridge_io(child);
472 pci_read_bridge_mmio(child);
473 pci_read_bridge_mmio_pref(child);
Bjorn Helgaas2adf7512010-02-23 10:24:26 -0700474
475 if (dev->transparent) {
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700476 pci_bus_for_each_resource(child->parent, res, i) {
Bjorn Helgaasd739a092014-04-14 16:10:54 -0600477 if (res && res->flags) {
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700478 pci_bus_add_resource(child, res,
479 PCI_SUBTRACTIVE_DECODE);
Bjorn Helgaas2adf7512010-02-23 10:24:26 -0700480 dev_printk(KERN_DEBUG, &dev->dev,
481 " bridge window %pR (subtractive decode)\n",
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700482 res);
483 }
Bjorn Helgaas2adf7512010-02-23 10:24:26 -0700484 }
485 }
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700486}
487
Bjorn Helgaas05013482013-06-05 14:22:11 -0600488static struct pci_bus *pci_alloc_bus(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700489{
490 struct pci_bus *b;
491
Eric Sesterhennf5afe802006-02-28 15:34:49 +0100492 b = kzalloc(sizeof(*b), GFP_KERNEL);
Bjorn Helgaas05013482013-06-05 14:22:11 -0600493 if (!b)
494 return NULL;
495
496 INIT_LIST_HEAD(&b->node);
497 INIT_LIST_HEAD(&b->children);
498 INIT_LIST_HEAD(&b->devices);
499 INIT_LIST_HEAD(&b->slots);
500 INIT_LIST_HEAD(&b->resources);
501 b->max_bus_speed = PCI_SPEED_UNKNOWN;
502 b->cur_bus_speed = PCI_SPEED_UNKNOWN;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700503 return b;
504}
505
Jiang Liu70efde22013-06-07 16:16:51 -0600506static void pci_release_host_bridge_dev(struct device *dev)
507{
508 struct pci_host_bridge *bridge = to_pci_host_bridge(dev);
509
510 if (bridge->release_fn)
511 bridge->release_fn(bridge);
512
513 pci_free_resource_list(&bridge->windows);
514
515 kfree(bridge);
516}
517
Yinghai Lu7b543662012-04-02 18:31:53 -0700518static struct pci_host_bridge *pci_alloc_host_bridge(struct pci_bus *b)
519{
520 struct pci_host_bridge *bridge;
521
522 bridge = kzalloc(sizeof(*bridge), GFP_KERNEL);
Bjorn Helgaas05013482013-06-05 14:22:11 -0600523 if (!bridge)
524 return NULL;
Yinghai Lu7b543662012-04-02 18:31:53 -0700525
Bjorn Helgaas05013482013-06-05 14:22:11 -0600526 INIT_LIST_HEAD(&bridge->windows);
527 bridge->bus = b;
Yinghai Lu7b543662012-04-02 18:31:53 -0700528 return bridge;
529}
530
Stephen Hemminger0b950f02014-01-10 17:14:48 -0700531static const unsigned char pcix_bus_speed[] = {
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500532 PCI_SPEED_UNKNOWN, /* 0 */
533 PCI_SPEED_66MHz_PCIX, /* 1 */
534 PCI_SPEED_100MHz_PCIX, /* 2 */
535 PCI_SPEED_133MHz_PCIX, /* 3 */
536 PCI_SPEED_UNKNOWN, /* 4 */
537 PCI_SPEED_66MHz_PCIX_ECC, /* 5 */
538 PCI_SPEED_100MHz_PCIX_ECC, /* 6 */
539 PCI_SPEED_133MHz_PCIX_ECC, /* 7 */
540 PCI_SPEED_UNKNOWN, /* 8 */
541 PCI_SPEED_66MHz_PCIX_266, /* 9 */
542 PCI_SPEED_100MHz_PCIX_266, /* A */
543 PCI_SPEED_133MHz_PCIX_266, /* B */
544 PCI_SPEED_UNKNOWN, /* C */
545 PCI_SPEED_66MHz_PCIX_533, /* D */
546 PCI_SPEED_100MHz_PCIX_533, /* E */
547 PCI_SPEED_133MHz_PCIX_533 /* F */
548};
549
Jacob Keller343e51a2013-07-31 06:53:16 +0000550const unsigned char pcie_link_speed[] = {
Matthew Wilcox3749c512009-12-13 08:11:32 -0500551 PCI_SPEED_UNKNOWN, /* 0 */
552 PCIE_SPEED_2_5GT, /* 1 */
553 PCIE_SPEED_5_0GT, /* 2 */
Matthew Wilcox9dfd97f2009-12-13 08:11:35 -0500554 PCIE_SPEED_8_0GT, /* 3 */
Matthew Wilcox3749c512009-12-13 08:11:32 -0500555 PCI_SPEED_UNKNOWN, /* 4 */
556 PCI_SPEED_UNKNOWN, /* 5 */
557 PCI_SPEED_UNKNOWN, /* 6 */
558 PCI_SPEED_UNKNOWN, /* 7 */
559 PCI_SPEED_UNKNOWN, /* 8 */
560 PCI_SPEED_UNKNOWN, /* 9 */
561 PCI_SPEED_UNKNOWN, /* A */
562 PCI_SPEED_UNKNOWN, /* B */
563 PCI_SPEED_UNKNOWN, /* C */
564 PCI_SPEED_UNKNOWN, /* D */
565 PCI_SPEED_UNKNOWN, /* E */
566 PCI_SPEED_UNKNOWN /* F */
567};
568
569void pcie_update_link_speed(struct pci_bus *bus, u16 linksta)
570{
Bjorn Helgaas231afea2012-12-05 13:51:18 -0700571 bus->cur_bus_speed = pcie_link_speed[linksta & PCI_EXP_LNKSTA_CLS];
Matthew Wilcox3749c512009-12-13 08:11:32 -0500572}
573EXPORT_SYMBOL_GPL(pcie_update_link_speed);
574
Matthew Wilcox45b4cdd52009-12-13 08:11:34 -0500575static unsigned char agp_speeds[] = {
576 AGP_UNKNOWN,
577 AGP_1X,
578 AGP_2X,
579 AGP_4X,
580 AGP_8X
581};
582
583static enum pci_bus_speed agp_speed(int agp3, int agpstat)
584{
585 int index = 0;
586
587 if (agpstat & 4)
588 index = 3;
589 else if (agpstat & 2)
590 index = 2;
591 else if (agpstat & 1)
592 index = 1;
593 else
594 goto out;
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700595
Matthew Wilcox45b4cdd52009-12-13 08:11:34 -0500596 if (agp3) {
597 index += 2;
598 if (index == 5)
599 index = 0;
600 }
601
602 out:
603 return agp_speeds[index];
604}
605
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500606static void pci_set_bus_speed(struct pci_bus *bus)
607{
608 struct pci_dev *bridge = bus->self;
609 int pos;
610
Matthew Wilcox45b4cdd52009-12-13 08:11:34 -0500611 pos = pci_find_capability(bridge, PCI_CAP_ID_AGP);
612 if (!pos)
613 pos = pci_find_capability(bridge, PCI_CAP_ID_AGP3);
614 if (pos) {
615 u32 agpstat, agpcmd;
616
617 pci_read_config_dword(bridge, pos + PCI_AGP_STATUS, &agpstat);
618 bus->max_bus_speed = agp_speed(agpstat & 8, agpstat & 7);
619
620 pci_read_config_dword(bridge, pos + PCI_AGP_COMMAND, &agpcmd);
621 bus->cur_bus_speed = agp_speed(agpstat & 8, agpcmd & 7);
622 }
623
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500624 pos = pci_find_capability(bridge, PCI_CAP_ID_PCIX);
625 if (pos) {
626 u16 status;
627 enum pci_bus_speed max;
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500628
Bjorn Helgaas7793eea2012-12-05 13:51:17 -0700629 pci_read_config_word(bridge, pos + PCI_X_BRIDGE_SSTATUS,
630 &status);
631
632 if (status & PCI_X_SSTATUS_533MHZ) {
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500633 max = PCI_SPEED_133MHz_PCIX_533;
Bjorn Helgaas7793eea2012-12-05 13:51:17 -0700634 } else if (status & PCI_X_SSTATUS_266MHZ) {
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500635 max = PCI_SPEED_133MHz_PCIX_266;
Bjorn Helgaas7793eea2012-12-05 13:51:17 -0700636 } else if (status & PCI_X_SSTATUS_133MHZ) {
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400637 if ((status & PCI_X_SSTATUS_VERS) == PCI_X_SSTATUS_V2)
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500638 max = PCI_SPEED_133MHz_PCIX_ECC;
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400639 else
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500640 max = PCI_SPEED_133MHz_PCIX;
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500641 } else {
642 max = PCI_SPEED_66MHz_PCIX;
643 }
644
645 bus->max_bus_speed = max;
Bjorn Helgaas7793eea2012-12-05 13:51:17 -0700646 bus->cur_bus_speed = pcix_bus_speed[
647 (status & PCI_X_SSTATUS_FREQ) >> 6];
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500648
649 return;
650 }
651
Yijing Wangfdfe1512013-09-05 15:55:29 +0800652 if (pci_is_pcie(bridge)) {
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500653 u32 linkcap;
654 u16 linksta;
655
Jiang Liu59875ae2012-07-24 17:20:06 +0800656 pcie_capability_read_dword(bridge, PCI_EXP_LNKCAP, &linkcap);
Bjorn Helgaas231afea2012-12-05 13:51:18 -0700657 bus->max_bus_speed = pcie_link_speed[linkcap & PCI_EXP_LNKCAP_SLS];
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500658
Jiang Liu59875ae2012-07-24 17:20:06 +0800659 pcie_capability_read_word(bridge, PCI_EXP_LNKSTA, &linksta);
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500660 pcie_update_link_speed(bus, linksta);
661 }
662}
663
Adrian Bunkcbd4e052008-04-18 13:53:55 -0700664static struct pci_bus *pci_alloc_child_bus(struct pci_bus *parent,
665 struct pci_dev *bridge, int busnr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700666{
667 struct pci_bus *child;
668 int i;
Yinghai Lu4f535092013-01-21 13:20:52 -0800669 int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700670
671 /*
672 * Allocate a new bus, and inherit stuff from the parent..
673 */
674 child = pci_alloc_bus();
675 if (!child)
676 return NULL;
677
Linus Torvalds1da177e2005-04-16 15:20:36 -0700678 child->parent = parent;
679 child->ops = parent->ops;
Thierry Reding0cbdcfc2013-08-09 22:27:08 +0200680 child->msi = parent->msi;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700681 child->sysdata = parent->sysdata;
Michael S. Tsirkin6e325a62006-02-14 18:52:22 +0200682 child->bus_flags = parent->bus_flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700683
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -0400684 /* initialize some portions of the bus device, but don't register it
Yinghai Lu4f535092013-01-21 13:20:52 -0800685 * now as the parent is not properly set up yet.
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -0400686 */
687 child->dev.class = &pcibus_class;
Kay Sievers1a927132008-10-30 02:17:49 +0100688 dev_set_name(&child->dev, "%04x:%02x", pci_domain_nr(child), busnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700689
690 /*
691 * Set up the primary, secondary and subordinate
692 * bus numbers.
693 */
Yinghai Lub918c622012-05-17 18:51:11 -0700694 child->number = child->busn_res.start = busnr;
695 child->primary = parent->busn_res.start;
696 child->busn_res.end = 0xff;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700697
Yinghai Lu4f535092013-01-21 13:20:52 -0800698 if (!bridge) {
699 child->dev.parent = parent->bridge;
700 goto add_dev;
701 }
Yu Zhao3789fa82008-11-22 02:41:07 +0800702
703 child->self = bridge;
704 child->bridge = get_device(&bridge->dev);
Yinghai Lu4f535092013-01-21 13:20:52 -0800705 child->dev.parent = child->bridge;
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +1000706 pci_set_bus_of_node(child);
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500707 pci_set_bus_speed(child);
708
Linus Torvalds1da177e2005-04-16 15:20:36 -0700709 /* Set up default resource pointers and names.. */
Yu Zhaofde09c62008-11-22 02:39:32 +0800710 for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700711 child->resource[i] = &bridge->resource[PCI_BRIDGE_RESOURCES+i];
712 child->resource[i]->name = child->name;
713 }
714 bridge->subordinate = child;
715
Yinghai Lu4f535092013-01-21 13:20:52 -0800716add_dev:
717 ret = device_register(&child->dev);
718 WARN_ON(ret < 0);
719
Jiang Liu10a95742013-04-12 05:44:20 +0000720 pcibios_add_bus(child);
721
Yinghai Lu4f535092013-01-21 13:20:52 -0800722 /* Create legacy_io and legacy_mem files for this bus */
723 pci_create_legacy_files(child);
724
Linus Torvalds1da177e2005-04-16 15:20:36 -0700725 return child;
726}
727
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400728struct pci_bus *pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev,
729 int busnr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700730{
731 struct pci_bus *child;
732
733 child = pci_alloc_child_bus(parent, dev, busnr);
Rajesh Shahe4ea9bb2005-04-28 00:25:48 -0700734 if (child) {
Zhang Yanmind71374d2006-06-02 12:35:43 +0800735 down_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700736 list_add_tail(&child->node, &parent->children);
Zhang Yanmind71374d2006-06-02 12:35:43 +0800737 up_write(&pci_bus_sem);
Rajesh Shahe4ea9bb2005-04-28 00:25:48 -0700738 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700739 return child;
740}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -0600741EXPORT_SYMBOL(pci_add_new_bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700742
Linus Torvalds1da177e2005-04-16 15:20:36 -0700743/*
744 * If it's a bridge, configure it and scan the bus behind it.
745 * For CardBus bridges, we don't scan behind as the devices will
746 * be handled by the bridge driver itself.
747 *
748 * We need to process bridges in two passes -- first we scan those
749 * already configured by the BIOS and after we are done with all of
750 * them, we proceed to assigning numbers to the remaining buses in
751 * order to avoid overlaps between old and new bus numbers.
752 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500753int pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max, int pass)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700754{
755 struct pci_bus *child;
756 int is_cardbus = (dev->hdr_type == PCI_HEADER_TYPE_CARDBUS);
Dominik Brodowski49887942005-12-08 16:53:12 +0100757 u32 buses, i, j = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700758 u16 bctl;
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600759 u8 primary, secondary, subordinate;
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100760 int broken = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700761
762 pci_read_config_dword(dev, PCI_PRIMARY_BUS, &buses);
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600763 primary = buses & 0xFF;
764 secondary = (buses >> 8) & 0xFF;
765 subordinate = (buses >> 16) & 0xFF;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700766
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600767 dev_dbg(&dev->dev, "scanning [bus %02x-%02x] behind bridge, pass %d\n",
768 secondary, subordinate, pass);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700769
Yinghai Lu71f6bd42012-01-30 12:25:24 +0100770 if (!primary && (primary != bus->number) && secondary && subordinate) {
771 dev_warn(&dev->dev, "Primary bus is hard wired to 0\n");
772 primary = bus->number;
773 }
774
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100775 /* Check if setup is sensible at all */
776 if (!pass &&
Yinghai Lu1965f662012-09-10 17:19:33 -0700777 (primary != bus->number || secondary <= bus->number ||
Andreas Noever1820ffd2014-01-23 21:59:25 +0100778 secondary > subordinate || subordinate > bus->busn_res.end)) {
Yinghai Lu1965f662012-09-10 17:19:33 -0700779 dev_info(&dev->dev, "bridge configuration invalid ([bus %02x-%02x]), reconfiguring\n",
780 secondary, subordinate);
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100781 broken = 1;
782 }
783
Linus Torvalds1da177e2005-04-16 15:20:36 -0700784 /* Disable MasterAbortMode during probing to avoid reporting
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700785 of bus errors (in some architectures) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700786 pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &bctl);
787 pci_write_config_word(dev, PCI_BRIDGE_CONTROL,
788 bctl & ~PCI_BRIDGE_CTL_MASTER_ABORT);
789
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600790 if ((secondary || subordinate) && !pcibios_assign_all_busses() &&
791 !is_cardbus && !broken) {
792 unsigned int cmax;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700793 /*
794 * Bus already configured by firmware, process it in the first
795 * pass and just note the configuration.
796 */
797 if (pass)
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000798 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700799
800 /*
Andreas Noever2ed85822014-01-23 21:59:22 +0100801 * The bus might already exist for two reasons: Either we are
802 * rescanning the bus or the bus is reachable through more than
803 * one bridge. The second case can happen with the i450NX
804 * chipset.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700805 */
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600806 child = pci_find_bus(pci_domain_nr(bus), secondary);
Alex Chiang74710de2009-03-20 14:56:10 -0600807 if (!child) {
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600808 child = pci_add_new_bus(bus, dev, secondary);
Alex Chiang74710de2009-03-20 14:56:10 -0600809 if (!child)
810 goto out;
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600811 child->primary = primary;
Yinghai Lubc76b732012-05-17 18:51:13 -0700812 pci_bus_insert_busn_res(child, secondary, subordinate);
Alex Chiang74710de2009-03-20 14:56:10 -0600813 child->bridge_ctl = bctl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700814 }
815
Linus Torvalds1da177e2005-04-16 15:20:36 -0700816 cmax = pci_scan_child_bus(child);
Andreas Noeverc95b0bd2014-01-23 21:59:27 +0100817 if (cmax > subordinate)
818 dev_warn(&dev->dev, "bridge has subordinate %02x but max busn %02x\n",
819 subordinate, cmax);
820 /* subordinate should equal child->busn_res.end */
821 if (subordinate > max)
822 max = subordinate;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700823 } else {
824 /*
825 * We need to assign a number to this bus which we always
826 * do in the second pass.
827 */
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700828 if (!pass) {
Andreas Noever619c8c32014-01-23 21:59:23 +0100829 if (pcibios_assign_all_busses() || broken || is_cardbus)
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700830 /* Temporarily disable forwarding of the
831 configuration cycles on all bridges in
832 this bus segment to avoid possible
833 conflicts in the second pass between two
834 bridges programmed with overlapping
835 bus ranges. */
836 pci_write_config_dword(dev, PCI_PRIMARY_BUS,
837 buses & ~0xffffff);
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000838 goto out;
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700839 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700840
Andreas Noeverfc1b2532014-01-23 21:59:28 +0100841 if (max >= bus->busn_res.end) {
842 dev_warn(&dev->dev, "can't allocate child bus %02x from %pR\n",
843 max, &bus->busn_res);
844 goto out;
845 }
846
Linus Torvalds1da177e2005-04-16 15:20:36 -0700847 /* Clear errors */
848 pci_write_config_word(dev, PCI_STATUS, 0xffff);
849
Andreas Noeverfc1b2532014-01-23 21:59:28 +0100850 /* The bus will already exist if we are rescanning */
Tiejun Chenb1a98b62011-06-02 11:02:50 +0800851 child = pci_find_bus(pci_domain_nr(bus), max+1);
852 if (!child) {
Andreas Noever9a4d7d82014-01-23 21:59:21 +0100853 child = pci_add_new_bus(bus, dev, max+1);
Tiejun Chenb1a98b62011-06-02 11:02:50 +0800854 if (!child)
855 goto out;
Andreas Noever1820ffd2014-01-23 21:59:25 +0100856 pci_bus_insert_busn_res(child, max+1,
857 bus->busn_res.end);
Tiejun Chenb1a98b62011-06-02 11:02:50 +0800858 }
Andreas Noever9a4d7d82014-01-23 21:59:21 +0100859 max++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700860 buses = (buses & 0xff000000)
861 | ((unsigned int)(child->primary) << 0)
Yinghai Lub918c622012-05-17 18:51:11 -0700862 | ((unsigned int)(child->busn_res.start) << 8)
863 | ((unsigned int)(child->busn_res.end) << 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700864
865 /*
866 * yenta.c forces a secondary latency timer of 176.
867 * Copy that behaviour here.
868 */
869 if (is_cardbus) {
870 buses &= ~0xff000000;
871 buses |= CARDBUS_LATENCY_TIMER << 24;
872 }
Jesper Juhl7c867c82011-01-24 21:14:33 +0100873
Linus Torvalds1da177e2005-04-16 15:20:36 -0700874 /*
875 * We need to blast all three values with a single write.
876 */
877 pci_write_config_dword(dev, PCI_PRIMARY_BUS, buses);
878
879 if (!is_cardbus) {
Gary Hade11949252007-10-08 16:24:16 -0700880 child->bridge_ctl = bctl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700881 max = pci_scan_child_bus(child);
882 } else {
883 /*
884 * For CardBus bridges, we leave 4 bus numbers
885 * as cards with a PCI-to-PCI bridge can be
886 * inserted later.
887 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400888 for (i = 0; i < CARDBUS_RESERVE_BUSNR; i++) {
Dominik Brodowski49887942005-12-08 16:53:12 +0100889 struct pci_bus *parent = bus;
Rajesh Shahcc574502005-04-28 00:25:47 -0700890 if (pci_find_bus(pci_domain_nr(bus),
891 max+i+1))
892 break;
Dominik Brodowski49887942005-12-08 16:53:12 +0100893 while (parent->parent) {
894 if ((!pcibios_assign_all_busses()) &&
Yinghai Lub918c622012-05-17 18:51:11 -0700895 (parent->busn_res.end > max) &&
896 (parent->busn_res.end <= max+i)) {
Dominik Brodowski49887942005-12-08 16:53:12 +0100897 j = 1;
898 }
899 parent = parent->parent;
900 }
901 if (j) {
902 /*
903 * Often, there are two cardbus bridges
904 * -- try to leave one valid bus number
905 * for each one.
906 */
907 i /= 2;
908 break;
909 }
910 }
Rajesh Shahcc574502005-04-28 00:25:47 -0700911 max += i;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700912 }
913 /*
914 * Set the subordinate bus number to its real value.
915 */
Andreas Noever1820ffd2014-01-23 21:59:25 +0100916 if (max > bus->busn_res.end) {
917 dev_warn(&dev->dev, "max busn %02x is outside %pR\n",
918 max, &bus->busn_res);
919 max = bus->busn_res.end;
920 }
Yinghai Lubc76b732012-05-17 18:51:13 -0700921 pci_bus_update_busn_res_end(child, max);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700922 pci_write_config_byte(dev, PCI_SUBORDINATE_BUS, max);
923 }
924
Gary Hadecb3576f2008-02-08 14:00:52 -0800925 sprintf(child->name,
926 (is_cardbus ? "PCI CardBus %04x:%02x" : "PCI Bus %04x:%02x"),
927 pci_domain_nr(bus), child->number);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700928
Bernhard Kaindld55bef52007-07-30 20:35:13 +0200929 /* Has only triggered on CardBus, fixup is in yenta_socket */
Dominik Brodowski49887942005-12-08 16:53:12 +0100930 while (bus->parent) {
Yinghai Lub918c622012-05-17 18:51:11 -0700931 if ((child->busn_res.end > bus->busn_res.end) ||
932 (child->number > bus->busn_res.end) ||
Dominik Brodowski49887942005-12-08 16:53:12 +0100933 (child->number < bus->number) ||
Yinghai Lub918c622012-05-17 18:51:11 -0700934 (child->busn_res.end < bus->number)) {
Ryan Desfosses227f0642014-04-18 20:13:50 -0400935 dev_info(&child->dev, "%pR %s hidden behind%s bridge %s %pR\n",
Yinghai Lub918c622012-05-17 18:51:11 -0700936 &child->busn_res,
937 (bus->number > child->busn_res.end &&
938 bus->busn_res.end < child->number) ?
Joe Perchesa6f29a92007-11-19 17:48:29 -0800939 "wholly" : "partially",
940 bus->self->transparent ? " transparent" : "",
Bjorn Helgaas865df572009-11-04 10:32:57 -0700941 dev_name(&bus->dev),
Yinghai Lub918c622012-05-17 18:51:11 -0700942 &bus->busn_res);
Dominik Brodowski49887942005-12-08 16:53:12 +0100943 }
944 bus = bus->parent;
945 }
946
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000947out:
948 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, bctl);
949
Linus Torvalds1da177e2005-04-16 15:20:36 -0700950 return max;
951}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -0600952EXPORT_SYMBOL(pci_scan_bridge);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700953
954/*
955 * Read interrupt line and base address registers.
956 * The architecture-dependent code can tweak these, of course.
957 */
958static void pci_read_irq(struct pci_dev *dev)
959{
960 unsigned char irq;
961
962 pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &irq);
Kristen Accardiffeff782005-11-02 16:24:32 -0800963 dev->pin = irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700964 if (irq)
965 pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
966 dev->irq = irq;
967}
968
Benjamin Herrenschmidtbb209c82010-01-26 17:10:03 +0000969void set_pcie_port_type(struct pci_dev *pdev)
Yu Zhao480b93b2009-03-20 11:25:14 +0800970{
971 int pos;
972 u16 reg16;
973
974 pos = pci_find_capability(pdev, PCI_CAP_ID_EXP);
975 if (!pos)
976 return;
Kenji Kaneshige0efea002009-11-05 12:05:11 +0900977 pdev->pcie_cap = pos;
Yu Zhao480b93b2009-03-20 11:25:14 +0800978 pci_read_config_word(pdev, pos + PCI_EXP_FLAGS, &reg16);
Yijing Wang786e2282012-07-24 17:20:02 +0800979 pdev->pcie_flags_reg = reg16;
Jon Masonb03e7492011-07-20 15:20:54 -0500980 pci_read_config_word(pdev, pos + PCI_EXP_DEVCAP, &reg16);
981 pdev->pcie_mpss = reg16 & PCI_EXP_DEVCAP_PAYLOAD;
Yu Zhao480b93b2009-03-20 11:25:14 +0800982}
983
Benjamin Herrenschmidtbb209c82010-01-26 17:10:03 +0000984void set_pcie_hotplug_bridge(struct pci_dev *pdev)
Eric W. Biederman28760482009-09-09 14:09:24 -0700985{
Eric W. Biederman28760482009-09-09 14:09:24 -0700986 u32 reg32;
987
Jiang Liu59875ae2012-07-24 17:20:06 +0800988 pcie_capability_read_dword(pdev, PCI_EXP_SLTCAP, &reg32);
Eric W. Biederman28760482009-09-09 14:09:24 -0700989 if (reg32 & PCI_EXP_SLTCAP_HPC)
990 pdev->is_hotplug_bridge = 1;
991}
992
Stephen Hemminger0b950f02014-01-10 17:14:48 -0700993/**
Alex Williamson78916b02014-05-05 14:20:51 -0600994 * pci_ext_cfg_is_aliased - is ext config space just an alias of std config?
995 * @dev: PCI device
996 *
997 * PCI Express to PCI/PCI-X Bridge Specification, rev 1.0, 4.1.4 says that
998 * when forwarding a type1 configuration request the bridge must check that
999 * the extended register address field is zero. The bridge is not permitted
1000 * to forward the transactions and must handle it as an Unsupported Request.
1001 * Some bridges do not follow this rule and simply drop the extended register
1002 * bits, resulting in the standard config space being aliased, every 256
1003 * bytes across the entire configuration space. Test for this condition by
1004 * comparing the first dword of each potential alias to the vendor/device ID.
1005 * Known offenders:
1006 * ASM1083/1085 PCIe-to-PCI Reversible Bridge (1b21:1080, rev 01 & 03)
1007 * AMD/ATI SBx00 PCI to PCI Bridge (1002:4384, rev 40)
1008 */
1009static bool pci_ext_cfg_is_aliased(struct pci_dev *dev)
1010{
1011#ifdef CONFIG_PCI_QUIRKS
1012 int pos;
1013 u32 header, tmp;
1014
1015 pci_read_config_dword(dev, PCI_VENDOR_ID, &header);
1016
1017 for (pos = PCI_CFG_SPACE_SIZE;
1018 pos < PCI_CFG_SPACE_EXP_SIZE; pos += PCI_CFG_SPACE_SIZE) {
1019 if (pci_read_config_dword(dev, pos, &tmp) != PCIBIOS_SUCCESSFUL
1020 || header != tmp)
1021 return false;
1022 }
1023
1024 return true;
1025#else
1026 return false;
1027#endif
1028}
1029
1030/**
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001031 * pci_cfg_space_size - get the configuration space size of the PCI device.
1032 * @dev: PCI device
1033 *
1034 * Regular PCI devices have 256 bytes, but PCI-X 2 and PCI Express devices
1035 * have 4096 bytes. Even if the device is capable, that doesn't mean we can
1036 * access it. Maybe we don't have a way to generate extended config space
1037 * accesses, or the device is behind a reverse Express bridge. So we try
1038 * reading the dword at 0x100 which must either be 0 or a valid extended
1039 * capability header.
1040 */
1041static int pci_cfg_space_size_ext(struct pci_dev *dev)
1042{
1043 u32 status;
1044 int pos = PCI_CFG_SPACE_SIZE;
1045
1046 if (pci_read_config_dword(dev, pos, &status) != PCIBIOS_SUCCESSFUL)
1047 goto fail;
Alex Williamson78916b02014-05-05 14:20:51 -06001048 if (status == 0xffffffff || pci_ext_cfg_is_aliased(dev))
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001049 goto fail;
1050
1051 return PCI_CFG_SPACE_EXP_SIZE;
1052
1053 fail:
1054 return PCI_CFG_SPACE_SIZE;
1055}
1056
1057int pci_cfg_space_size(struct pci_dev *dev)
1058{
1059 int pos;
1060 u32 status;
1061 u16 class;
1062
1063 class = dev->class >> 8;
1064 if (class == PCI_CLASS_BRIDGE_HOST)
1065 return pci_cfg_space_size_ext(dev);
1066
1067 if (!pci_is_pcie(dev)) {
1068 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
1069 if (!pos)
1070 goto fail;
1071
1072 pci_read_config_dword(dev, pos + PCI_X_STATUS, &status);
1073 if (!(status & (PCI_X_STATUS_266MHZ | PCI_X_STATUS_533MHZ)))
1074 goto fail;
1075 }
1076
1077 return pci_cfg_space_size_ext(dev);
1078
1079 fail:
1080 return PCI_CFG_SPACE_SIZE;
1081}
1082
Bartlomiej Zolnierkiewicz01abc2a2007-04-23 23:19:36 +02001083#define LEGACY_IO_RESOURCE (IORESOURCE_IO | IORESOURCE_PCI_FIXED)
Randy Dunlap76e6a1d2006-12-29 16:47:29 -08001084
Linus Torvalds1da177e2005-04-16 15:20:36 -07001085/**
1086 * pci_setup_device - fill in class and map information of a device
1087 * @dev: the device structure to fill
1088 *
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001089 * Initialize the device structure with information about the device's
Linus Torvalds1da177e2005-04-16 15:20:36 -07001090 * vendor,class,memory and IO-space addresses,IRQ lines etc.
1091 * Called at initialisation of the PCI subsystem and by CardBus services.
Yu Zhao480b93b2009-03-20 11:25:14 +08001092 * Returns 0 on success and negative if unknown type of device (not normal,
1093 * bridge or CardBus).
Linus Torvalds1da177e2005-04-16 15:20:36 -07001094 */
Yu Zhao480b93b2009-03-20 11:25:14 +08001095int pci_setup_device(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001096{
1097 u32 class;
Yu Zhao480b93b2009-03-20 11:25:14 +08001098 u8 hdr_type;
1099 struct pci_slot *slot;
Gabe Blackbc577d22009-10-06 10:45:19 -05001100 int pos = 0;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001101 struct pci_bus_region region;
1102 struct resource *res;
Yu Zhao480b93b2009-03-20 11:25:14 +08001103
1104 if (pci_read_config_byte(dev, PCI_HEADER_TYPE, &hdr_type))
1105 return -EIO;
1106
1107 dev->sysdata = dev->bus->sysdata;
1108 dev->dev.parent = dev->bus->bridge;
1109 dev->dev.bus = &pci_bus_type;
1110 dev->hdr_type = hdr_type & 0x7f;
1111 dev->multifunction = !!(hdr_type & 0x80);
Yu Zhao480b93b2009-03-20 11:25:14 +08001112 dev->error_state = pci_channel_io_normal;
1113 set_pcie_port_type(dev);
1114
1115 list_for_each_entry(slot, &dev->bus->slots, list)
1116 if (PCI_SLOT(dev->devfn) == slot->number)
1117 dev->slot = slot;
1118
1119 /* Assume 32-bit PCI; let 64-bit PCI cards (which are far rarer)
1120 set this higher, assuming the system even supports it. */
1121 dev->dma_mask = 0xffffffff;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001122
Greg Kroah-Hartmaneebfcfb2008-07-02 13:24:49 -07001123 dev_set_name(&dev->dev, "%04x:%02x:%02x.%d", pci_domain_nr(dev->bus),
1124 dev->bus->number, PCI_SLOT(dev->devfn),
1125 PCI_FUNC(dev->devfn));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001126
1127 pci_read_config_dword(dev, PCI_CLASS_REVISION, &class);
Auke Kokb8a3a522007-06-08 15:46:30 -07001128 dev->revision = class & 0xff;
Yinghai Lu2dd8ba92012-02-19 14:50:12 -08001129 dev->class = class >> 8; /* upper 3 bytes */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001130
Yinghai Lu2dd8ba92012-02-19 14:50:12 -08001131 dev_printk(KERN_DEBUG, &dev->dev, "[%04x:%04x] type %02x class %#08x\n",
1132 dev->vendor, dev->device, dev->hdr_type, dev->class);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001133
Yu Zhao853346e2009-03-21 22:05:11 +08001134 /* need to have dev->class ready */
1135 dev->cfg_size = pci_cfg_space_size(dev);
1136
Linus Torvalds1da177e2005-04-16 15:20:36 -07001137 /* "Unknown power state" */
Daniel Ritz3fe9d192005-08-17 15:32:19 -07001138 dev->current_state = PCI_UNKNOWN;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001139
1140 /* Early fixups, before probing the BARs */
1141 pci_fixup_device(pci_fixup_early, dev);
Yu Zhaof79b1b12009-05-28 00:25:05 +08001142 /* device class may be changed after fixup */
1143 class = dev->class >> 8;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001144
1145 switch (dev->hdr_type) { /* header type */
1146 case PCI_HEADER_TYPE_NORMAL: /* standard header */
1147 if (class == PCI_CLASS_BRIDGE_PCI)
1148 goto bad;
1149 pci_read_irq(dev);
1150 pci_read_bases(dev, 6, PCI_ROM_ADDRESS);
1151 pci_read_config_word(dev, PCI_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
1152 pci_read_config_word(dev, PCI_SUBSYSTEM_ID, &dev->subsystem_device);
Alan Cox368c73d2006-10-04 00:41:26 +01001153
1154 /*
Bjorn Helgaas075eb9e2014-03-05 14:07:03 -07001155 * Do the ugly legacy mode stuff here rather than broken chip
1156 * quirk code. Legacy mode ATA controllers have fixed
1157 * addresses. These are not always echoed in BAR0-3, and
1158 * BAR0-3 in a few cases contain junk!
Alan Cox368c73d2006-10-04 00:41:26 +01001159 */
1160 if (class == PCI_CLASS_STORAGE_IDE) {
1161 u8 progif;
1162 pci_read_config_byte(dev, PCI_CLASS_PROG, &progif);
1163 if ((progif & 1) == 0) {
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001164 region.start = 0x1F0;
1165 region.end = 0x1F7;
1166 res = &dev->resource[0];
1167 res->flags = LEGACY_IO_RESOURCE;
Yinghai Lufc279852013-12-09 22:54:40 -08001168 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaas075eb9e2014-03-05 14:07:03 -07001169 dev_info(&dev->dev, "legacy IDE quirk: reg 0x10: %pR\n",
1170 res);
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001171 region.start = 0x3F6;
1172 region.end = 0x3F6;
1173 res = &dev->resource[1];
1174 res->flags = LEGACY_IO_RESOURCE;
Yinghai Lufc279852013-12-09 22:54:40 -08001175 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaas075eb9e2014-03-05 14:07:03 -07001176 dev_info(&dev->dev, "legacy IDE quirk: reg 0x14: %pR\n",
1177 res);
Alan Cox368c73d2006-10-04 00:41:26 +01001178 }
1179 if ((progif & 4) == 0) {
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001180 region.start = 0x170;
1181 region.end = 0x177;
1182 res = &dev->resource[2];
1183 res->flags = LEGACY_IO_RESOURCE;
Yinghai Lufc279852013-12-09 22:54:40 -08001184 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaas075eb9e2014-03-05 14:07:03 -07001185 dev_info(&dev->dev, "legacy IDE quirk: reg 0x18: %pR\n",
1186 res);
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001187 region.start = 0x376;
1188 region.end = 0x376;
1189 res = &dev->resource[3];
1190 res->flags = LEGACY_IO_RESOURCE;
Yinghai Lufc279852013-12-09 22:54:40 -08001191 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaas075eb9e2014-03-05 14:07:03 -07001192 dev_info(&dev->dev, "legacy IDE quirk: reg 0x1c: %pR\n",
1193 res);
Alan Cox368c73d2006-10-04 00:41:26 +01001194 }
1195 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001196 break;
1197
1198 case PCI_HEADER_TYPE_BRIDGE: /* bridge header */
1199 if (class != PCI_CLASS_BRIDGE_PCI)
1200 goto bad;
1201 /* The PCI-to-PCI bridge spec requires that subtractive
1202 decoding (i.e. transparent) bridge must have programming
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001203 interface code of 0x01. */
Kristen Accardi3efd2732005-11-02 16:55:49 -08001204 pci_read_irq(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001205 dev->transparent = ((dev->class & 0xff) == 1);
1206 pci_read_bases(dev, 2, PCI_ROM_ADDRESS1);
Eric W. Biederman28760482009-09-09 14:09:24 -07001207 set_pcie_hotplug_bridge(dev);
Gabe Blackbc577d22009-10-06 10:45:19 -05001208 pos = pci_find_capability(dev, PCI_CAP_ID_SSVID);
1209 if (pos) {
1210 pci_read_config_word(dev, pos + PCI_SSVID_VENDOR_ID, &dev->subsystem_vendor);
1211 pci_read_config_word(dev, pos + PCI_SSVID_DEVICE_ID, &dev->subsystem_device);
1212 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001213 break;
1214
1215 case PCI_HEADER_TYPE_CARDBUS: /* CardBus bridge header */
1216 if (class != PCI_CLASS_BRIDGE_CARDBUS)
1217 goto bad;
1218 pci_read_irq(dev);
1219 pci_read_bases(dev, 1, 0);
1220 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
1221 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_ID, &dev->subsystem_device);
1222 break;
1223
1224 default: /* unknown header */
Ryan Desfosses227f0642014-04-18 20:13:50 -04001225 dev_err(&dev->dev, "unknown header type %02x, ignoring device\n",
1226 dev->hdr_type);
Yu Zhao480b93b2009-03-20 11:25:14 +08001227 return -EIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001228
1229 bad:
Ryan Desfosses227f0642014-04-18 20:13:50 -04001230 dev_err(&dev->dev, "ignoring class %#08x (doesn't match header type %02x)\n",
1231 dev->class, dev->hdr_type);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001232 dev->class = PCI_CLASS_NOT_DEFINED;
1233 }
1234
1235 /* We found a fine healthy device, go go go... */
1236 return 0;
1237}
1238
Zhao, Yu201de562008-10-13 19:49:55 +08001239static void pci_release_capabilities(struct pci_dev *dev)
1240{
1241 pci_vpd_release(dev);
Yu Zhaod1b054d2009-03-20 11:25:11 +08001242 pci_iov_release(dev);
Yinghai Luf7968412012-02-11 00:18:30 -08001243 pci_free_cap_save_buffers(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08001244}
1245
Linus Torvalds1da177e2005-04-16 15:20:36 -07001246/**
1247 * pci_release_dev - free a pci device structure when all users of it are finished.
1248 * @dev: device that's been disconnected
1249 *
1250 * Will be called only by the device core when all users of this pci device are
1251 * done.
1252 */
1253static void pci_release_dev(struct device *dev)
1254{
Rafael J. Wysocki04480092014-02-01 15:38:29 +01001255 struct pci_dev *pci_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001256
Rafael J. Wysocki04480092014-02-01 15:38:29 +01001257 pci_dev = to_pci_dev(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08001258 pci_release_capabilities(pci_dev);
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +10001259 pci_release_of_node(pci_dev);
Sebastian Ott6ae32c52013-06-04 19:18:14 +02001260 pcibios_release_device(pci_dev);
Gu Zheng8b1fce02013-05-25 21:48:31 +08001261 pci_bus_put(pci_dev->bus);
Alex Williamson782a9852014-05-20 08:53:21 -06001262 kfree(pci_dev->driver_override);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001263 kfree(pci_dev);
1264}
1265
Gu Zheng3c6e6ae2013-05-25 21:48:30 +08001266struct pci_dev *pci_alloc_dev(struct pci_bus *bus)
Michael Ellerman65891212007-04-05 17:19:08 +10001267{
1268 struct pci_dev *dev;
1269
1270 dev = kzalloc(sizeof(struct pci_dev), GFP_KERNEL);
1271 if (!dev)
1272 return NULL;
1273
Michael Ellerman65891212007-04-05 17:19:08 +10001274 INIT_LIST_HEAD(&dev->bus_list);
Brian King88e7b162013-04-08 03:05:07 +00001275 dev->dev.type = &pci_dev_type;
Gu Zheng3c6e6ae2013-05-25 21:48:30 +08001276 dev->bus = pci_bus_get(bus);
Michael Ellerman65891212007-04-05 17:19:08 +10001277
1278 return dev;
1279}
Gu Zheng3c6e6ae2013-05-25 21:48:30 +08001280EXPORT_SYMBOL(pci_alloc_dev);
1281
Yinghai Luefdc87d2012-01-27 10:55:10 -08001282bool pci_bus_read_dev_vendor_id(struct pci_bus *bus, int devfn, u32 *l,
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001283 int crs_timeout)
Yinghai Luefdc87d2012-01-27 10:55:10 -08001284{
1285 int delay = 1;
1286
1287 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, l))
1288 return false;
1289
1290 /* some broken boards return 0 or ~0 if a slot is empty: */
1291 if (*l == 0xffffffff || *l == 0x00000000 ||
1292 *l == 0x0000ffff || *l == 0xffff0000)
1293 return false;
1294
1295 /* Configuration request Retry Status */
1296 while (*l == 0xffff0001) {
1297 if (!crs_timeout)
1298 return false;
1299
1300 msleep(delay);
1301 delay *= 2;
1302 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, l))
1303 return false;
1304 /* Card hasn't responded in 60 seconds? Must be stuck. */
1305 if (delay > crs_timeout) {
Ryan Desfosses227f0642014-04-18 20:13:50 -04001306 printk(KERN_WARNING "pci %04x:%02x:%02x.%d: not responding\n",
1307 pci_domain_nr(bus), bus->number, PCI_SLOT(devfn),
1308 PCI_FUNC(devfn));
Yinghai Luefdc87d2012-01-27 10:55:10 -08001309 return false;
1310 }
1311 }
1312
1313 return true;
1314}
1315EXPORT_SYMBOL(pci_bus_read_dev_vendor_id);
1316
Linus Torvalds1da177e2005-04-16 15:20:36 -07001317/*
1318 * Read the config data for a PCI device, sanity-check it
1319 * and fill in the dev structure...
1320 */
Adrian Bunk7f7b5de2008-04-18 13:53:55 -07001321static struct pci_dev *pci_scan_device(struct pci_bus *bus, int devfn)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001322{
1323 struct pci_dev *dev;
1324 u32 l;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001325
Yinghai Luefdc87d2012-01-27 10:55:10 -08001326 if (!pci_bus_read_dev_vendor_id(bus, devfn, &l, 60*1000))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001327 return NULL;
1328
Gu Zheng8b1fce02013-05-25 21:48:31 +08001329 dev = pci_alloc_dev(bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001330 if (!dev)
1331 return NULL;
1332
Linus Torvalds1da177e2005-04-16 15:20:36 -07001333 dev->devfn = devfn;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001334 dev->vendor = l & 0xffff;
1335 dev->device = (l >> 16) & 0xffff;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001336
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +10001337 pci_set_of_node(dev);
1338
Yu Zhao480b93b2009-03-20 11:25:14 +08001339 if (pci_setup_device(dev)) {
Gu Zheng8b1fce02013-05-25 21:48:31 +08001340 pci_bus_put(dev->bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001341 kfree(dev);
1342 return NULL;
1343 }
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001344
1345 return dev;
1346}
1347
Zhao, Yu201de562008-10-13 19:49:55 +08001348static void pci_init_capabilities(struct pci_dev *dev)
1349{
1350 /* MSI/MSI-X list */
1351 pci_msi_init_pci_dev(dev);
1352
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01001353 /* Buffers for saving PCIe and PCI-X capabilities */
1354 pci_allocate_cap_save_buffers(dev);
1355
Zhao, Yu201de562008-10-13 19:49:55 +08001356 /* Power Management */
1357 pci_pm_init(dev);
1358
1359 /* Vital Product Data */
1360 pci_vpd_pci22_init(dev);
Yu Zhao58c3a722008-10-14 14:02:53 +08001361
1362 /* Alternative Routing-ID Forwarding */
Yijing Wang31ab2472013-01-15 11:12:17 +08001363 pci_configure_ari(dev);
Yu Zhaod1b054d2009-03-20 11:25:11 +08001364
1365 /* Single Root I/O Virtualization */
1366 pci_iov_init(dev);
Allen Kayae21ee62009-10-07 10:27:17 -07001367
1368 /* Enable ACS P2P upstream forwarding */
Chris Wright5d990b62009-12-04 12:15:21 -08001369 pci_enable_acs(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08001370}
1371
Sam Ravnborg96bde062007-03-26 21:53:30 -08001372void pci_device_add(struct pci_dev *dev, struct pci_bus *bus)
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001373{
Yinghai Lu4f535092013-01-21 13:20:52 -08001374 int ret;
1375
Linus Torvalds1da177e2005-04-16 15:20:36 -07001376 device_initialize(&dev->dev);
1377 dev->dev.release = pci_release_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001378
Yinghai Lu7629d192013-01-21 13:20:44 -08001379 set_dev_node(&dev->dev, pcibus_to_node(bus));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001380 dev->dev.dma_mask = &dev->dma_mask;
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08001381 dev->dev.dma_parms = &dev->dma_parms;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001382 dev->dev.coherent_dma_mask = 0xffffffffull;
1383
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08001384 pci_set_dma_max_seg_size(dev, 65536);
FUJITA Tomonori59fc67d2008-02-04 22:28:14 -08001385 pci_set_dma_seg_boundary(dev, 0xffffffff);
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08001386
Linus Torvalds1da177e2005-04-16 15:20:36 -07001387 /* Fix up broken headers */
1388 pci_fixup_device(pci_fixup_header, dev);
1389
Yinghai Lu2069ecf2012-02-15 21:40:31 -08001390 /* moved out from quirk header fixup code */
1391 pci_reassigndev_resource_alignment(dev);
1392
Rafael J. Wysocki4b77b0a2009-09-09 23:49:59 +02001393 /* Clear the state_saved flag. */
1394 dev->state_saved = false;
1395
Zhao, Yu201de562008-10-13 19:49:55 +08001396 /* Initialize various capabilities */
1397 pci_init_capabilities(dev);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001398
Linus Torvalds1da177e2005-04-16 15:20:36 -07001399 /*
1400 * Add the device to our list of discovered devices
1401 * and the bus list for fixup functions, etc.
1402 */
Zhang Yanmind71374d2006-06-02 12:35:43 +08001403 down_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001404 list_add_tail(&dev->bus_list, &bus->devices);
Zhang Yanmind71374d2006-06-02 12:35:43 +08001405 up_write(&pci_bus_sem);
Yinghai Lu4f535092013-01-21 13:20:52 -08001406
Yinghai Lu4f535092013-01-21 13:20:52 -08001407 ret = pcibios_add_device(dev);
1408 WARN_ON(ret < 0);
1409
1410 /* Notifier could use PCI capabilities */
1411 dev->match_driver = false;
1412 ret = device_add(&dev->dev);
1413 WARN_ON(ret < 0);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001414}
1415
Bjorn Helgaas10874f52014-04-14 16:11:40 -06001416struct pci_dev *pci_scan_single_device(struct pci_bus *bus, int devfn)
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001417{
1418 struct pci_dev *dev;
1419
Trent Piepho90bdb312009-03-20 14:56:00 -06001420 dev = pci_get_slot(bus, devfn);
1421 if (dev) {
1422 pci_dev_put(dev);
1423 return dev;
1424 }
1425
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001426 dev = pci_scan_device(bus, devfn);
1427 if (!dev)
1428 return NULL;
1429
1430 pci_device_add(dev, bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001431
1432 return dev;
1433}
Adrian Bunkb73e9682007-11-21 15:07:11 -08001434EXPORT_SYMBOL(pci_scan_single_device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001435
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001436static unsigned next_fn(struct pci_bus *bus, struct pci_dev *dev, unsigned fn)
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001437{
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001438 int pos;
1439 u16 cap = 0;
1440 unsigned next_fn;
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07001441
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001442 if (pci_ari_enabled(bus)) {
1443 if (!dev)
1444 return 0;
1445 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ARI);
1446 if (!pos)
1447 return 0;
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07001448
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001449 pci_read_config_word(dev, pos + PCI_ARI_CAP, &cap);
1450 next_fn = PCI_ARI_CAP_NFN(cap);
1451 if (next_fn <= fn)
1452 return 0; /* protect against malformed list */
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001453
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001454 return next_fn;
1455 }
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001456
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001457 /* dev may be NULL for non-contiguous multifunction devices */
1458 if (!dev || dev->multifunction)
1459 return (fn + 1) % 8;
1460
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001461 return 0;
1462}
1463
1464static int only_one_child(struct pci_bus *bus)
1465{
1466 struct pci_dev *parent = bus->self;
Bjorn Helgaas284f5f92012-04-30 15:21:02 -06001467
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001468 if (!parent || !pci_is_pcie(parent))
1469 return 0;
Yijing Wang62f87c02012-07-24 17:20:03 +08001470 if (pci_pcie_type(parent) == PCI_EXP_TYPE_ROOT_PORT)
Bjorn Helgaas284f5f92012-04-30 15:21:02 -06001471 return 1;
Yijing Wang62f87c02012-07-24 17:20:03 +08001472 if (pci_pcie_type(parent) == PCI_EXP_TYPE_DOWNSTREAM &&
Bjorn Helgaas284f5f92012-04-30 15:21:02 -06001473 !pci_has_flag(PCI_SCAN_ALL_PCIE_DEVS))
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001474 return 1;
1475 return 0;
1476}
1477
Linus Torvalds1da177e2005-04-16 15:20:36 -07001478/**
1479 * pci_scan_slot - scan a PCI slot on a bus for devices.
1480 * @bus: PCI bus to scan
1481 * @devfn: slot number to scan (must have zero function.)
1482 *
1483 * Scan a PCI slot on the specified PCI bus for devices, adding
1484 * discovered devices to the @bus->devices list. New devices
Greg Kroah-Hartman8a1bc902008-02-14 14:56:56 -08001485 * will not have is_added set.
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001486 *
1487 * Returns the number of new devices found.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001488 */
Sam Ravnborg96bde062007-03-26 21:53:30 -08001489int pci_scan_slot(struct pci_bus *bus, int devfn)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001490{
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001491 unsigned fn, nr = 0;
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001492 struct pci_dev *dev;
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001493
1494 if (only_one_child(bus) && (devfn > 0))
1495 return 0; /* Already scanned the entire slot */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001496
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001497 dev = pci_scan_single_device(bus, devfn);
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07001498 if (!dev)
1499 return 0;
1500 if (!dev->is_added)
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001501 nr++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001502
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001503 for (fn = next_fn(bus, dev, 0); fn > 0; fn = next_fn(bus, dev, fn)) {
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001504 dev = pci_scan_single_device(bus, devfn + fn);
1505 if (dev) {
1506 if (!dev->is_added)
1507 nr++;
1508 dev->multifunction = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001509 }
1510 }
Shaohua Li7d715a62008-02-25 09:46:41 +08001511
Shaohua Li149e1632008-07-23 10:32:31 +08001512 /* only one slot has pcie device */
1513 if (bus->self && nr)
Shaohua Li7d715a62008-02-25 09:46:41 +08001514 pcie_aspm_init_link_state(bus->self);
1515
Linus Torvalds1da177e2005-04-16 15:20:36 -07001516 return nr;
1517}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001518EXPORT_SYMBOL(pci_scan_slot);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001519
Jon Masonb03e7492011-07-20 15:20:54 -05001520static int pcie_find_smpss(struct pci_dev *dev, void *data)
1521{
1522 u8 *smpss = data;
1523
1524 if (!pci_is_pcie(dev))
1525 return 0;
1526
Yijing Wangd4aa68f2013-08-22 11:24:47 +08001527 /*
1528 * We don't have a way to change MPS settings on devices that have
1529 * drivers attached. A hot-added device might support only the minimum
1530 * MPS setting (MPS=128). Therefore, if the fabric contains a bridge
1531 * where devices may be hot-added, we limit the fabric MPS to 128 so
1532 * hot-added devices will work correctly.
1533 *
1534 * However, if we hot-add a device to a slot directly below a Root
1535 * Port, it's impossible for there to be other existing devices below
1536 * the port. We don't limit the MPS in this case because we can
1537 * reconfigure MPS on both the Root Port and the hot-added device,
1538 * and there are no other devices involved.
1539 *
1540 * Note that this PCIE_BUS_SAFE path assumes no peer-to-peer DMA.
Jon Masonb03e7492011-07-20 15:20:54 -05001541 */
Yijing Wangd4aa68f2013-08-22 11:24:47 +08001542 if (dev->is_hotplug_bridge &&
1543 pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT)
Jon Masonb03e7492011-07-20 15:20:54 -05001544 *smpss = 0;
1545
1546 if (*smpss > dev->pcie_mpss)
1547 *smpss = dev->pcie_mpss;
1548
1549 return 0;
1550}
1551
1552static void pcie_write_mps(struct pci_dev *dev, int mps)
1553{
Jon Mason62f392e2011-10-14 14:56:14 -05001554 int rc;
Jon Masonb03e7492011-07-20 15:20:54 -05001555
1556 if (pcie_bus_config == PCIE_BUS_PERFORMANCE) {
Jon Mason62f392e2011-10-14 14:56:14 -05001557 mps = 128 << dev->pcie_mpss;
Jon Masonb03e7492011-07-20 15:20:54 -05001558
Yijing Wang62f87c02012-07-24 17:20:03 +08001559 if (pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT &&
1560 dev->bus->self)
Jon Mason62f392e2011-10-14 14:56:14 -05001561 /* For "Performance", the assumption is made that
Jon Masonb03e7492011-07-20 15:20:54 -05001562 * downstream communication will never be larger than
1563 * the MRRS. So, the MPS only needs to be configured
1564 * for the upstream communication. This being the case,
1565 * walk from the top down and set the MPS of the child
1566 * to that of the parent bus.
Jon Mason62f392e2011-10-14 14:56:14 -05001567 *
1568 * Configure the device MPS with the smaller of the
1569 * device MPSS or the bridge MPS (which is assumed to be
1570 * properly configured at this point to the largest
1571 * allowable MPS based on its parent bus).
Jon Masonb03e7492011-07-20 15:20:54 -05001572 */
Jon Mason62f392e2011-10-14 14:56:14 -05001573 mps = min(mps, pcie_get_mps(dev->bus->self));
Jon Masonb03e7492011-07-20 15:20:54 -05001574 }
1575
1576 rc = pcie_set_mps(dev, mps);
1577 if (rc)
1578 dev_err(&dev->dev, "Failed attempting to set the MPS\n");
1579}
1580
Jon Mason62f392e2011-10-14 14:56:14 -05001581static void pcie_write_mrrs(struct pci_dev *dev)
Jon Masonb03e7492011-07-20 15:20:54 -05001582{
Jon Mason62f392e2011-10-14 14:56:14 -05001583 int rc, mrrs;
Jon Masonb03e7492011-07-20 15:20:54 -05001584
Jon Masoned2888e2011-09-08 16:41:18 -05001585 /* In the "safe" case, do not configure the MRRS. There appear to be
1586 * issues with setting MRRS to 0 on a number of devices.
1587 */
Jon Masoned2888e2011-09-08 16:41:18 -05001588 if (pcie_bus_config != PCIE_BUS_PERFORMANCE)
1589 return;
Jon Masonb03e7492011-07-20 15:20:54 -05001590
Jon Masoned2888e2011-09-08 16:41:18 -05001591 /* For Max performance, the MRRS must be set to the largest supported
1592 * value. However, it cannot be configured larger than the MPS the
Jon Mason62f392e2011-10-14 14:56:14 -05001593 * device or the bus can support. This should already be properly
1594 * configured by a prior call to pcie_write_mps.
Jon Masoned2888e2011-09-08 16:41:18 -05001595 */
Jon Mason62f392e2011-10-14 14:56:14 -05001596 mrrs = pcie_get_mps(dev);
Jon Masonb03e7492011-07-20 15:20:54 -05001597
1598 /* MRRS is a R/W register. Invalid values can be written, but a
Jon Masoned2888e2011-09-08 16:41:18 -05001599 * subsequent read will verify if the value is acceptable or not.
Jon Masonb03e7492011-07-20 15:20:54 -05001600 * If the MRRS value provided is not acceptable (e.g., too large),
1601 * shrink the value until it is acceptable to the HW.
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001602 */
Jon Masonb03e7492011-07-20 15:20:54 -05001603 while (mrrs != pcie_get_readrq(dev) && mrrs >= 128) {
1604 rc = pcie_set_readrq(dev, mrrs);
Jon Mason62f392e2011-10-14 14:56:14 -05001605 if (!rc)
1606 break;
Jon Masonb03e7492011-07-20 15:20:54 -05001607
Jon Mason62f392e2011-10-14 14:56:14 -05001608 dev_warn(&dev->dev, "Failed attempting to set the MRRS\n");
Jon Masonb03e7492011-07-20 15:20:54 -05001609 mrrs /= 2;
1610 }
Jon Mason62f392e2011-10-14 14:56:14 -05001611
1612 if (mrrs < 128)
Ryan Desfosses227f0642014-04-18 20:13:50 -04001613 dev_err(&dev->dev, "MRRS was unable to be configured with a safe value. If problems are experienced, try running with pci=pcie_bus_safe\n");
Jon Masonb03e7492011-07-20 15:20:54 -05001614}
1615
Yijing Wang5895af72013-08-26 16:33:06 +08001616static void pcie_bus_detect_mps(struct pci_dev *dev)
1617{
1618 struct pci_dev *bridge = dev->bus->self;
1619 int mps, p_mps;
1620
1621 if (!bridge)
1622 return;
1623
1624 mps = pcie_get_mps(dev);
1625 p_mps = pcie_get_mps(bridge);
1626
1627 if (mps != p_mps)
1628 dev_warn(&dev->dev, "Max Payload Size %d, but upstream %s set to %d; if necessary, use \"pci=pcie_bus_safe\" and report a bug\n",
1629 mps, pci_name(bridge), p_mps);
1630}
1631
Jon Masonb03e7492011-07-20 15:20:54 -05001632static int pcie_bus_configure_set(struct pci_dev *dev, void *data)
1633{
Jon Masona513a992011-10-14 14:56:16 -05001634 int mps, orig_mps;
Jon Masonb03e7492011-07-20 15:20:54 -05001635
1636 if (!pci_is_pcie(dev))
1637 return 0;
1638
Yijing Wang5895af72013-08-26 16:33:06 +08001639 if (pcie_bus_config == PCIE_BUS_TUNE_OFF) {
1640 pcie_bus_detect_mps(dev);
1641 return 0;
1642 }
1643
Jon Masona513a992011-10-14 14:56:16 -05001644 mps = 128 << *(u8 *)data;
1645 orig_mps = pcie_get_mps(dev);
Jon Masonb03e7492011-07-20 15:20:54 -05001646
1647 pcie_write_mps(dev, mps);
Jon Mason62f392e2011-10-14 14:56:14 -05001648 pcie_write_mrrs(dev);
Jon Masonb03e7492011-07-20 15:20:54 -05001649
Ryan Desfosses227f0642014-04-18 20:13:50 -04001650 dev_info(&dev->dev, "Max Payload Size set to %4d/%4d (was %4d), Max Read Rq %4d\n",
1651 pcie_get_mps(dev), 128 << dev->pcie_mpss,
Jon Masona513a992011-10-14 14:56:16 -05001652 orig_mps, pcie_get_readrq(dev));
Jon Masonb03e7492011-07-20 15:20:54 -05001653
1654 return 0;
1655}
1656
Jon Masona513a992011-10-14 14:56:16 -05001657/* pcie_bus_configure_settings requires that pci_walk_bus work in a top-down,
Jon Masonb03e7492011-07-20 15:20:54 -05001658 * parents then children fashion. If this changes, then this code will not
1659 * work as designed.
1660 */
Bjorn Helgaasa58674f2013-08-22 11:24:44 +08001661void pcie_bus_configure_settings(struct pci_bus *bus)
Jon Masonb03e7492011-07-20 15:20:54 -05001662{
Bjorn Helgaas1e358f92014-04-29 12:51:55 -06001663 u8 smpss = 0;
Jon Masonb03e7492011-07-20 15:20:54 -05001664
Bjorn Helgaasa58674f2013-08-22 11:24:44 +08001665 if (!bus->self)
1666 return;
1667
Jon Masonb03e7492011-07-20 15:20:54 -05001668 if (!pci_is_pcie(bus->self))
1669 return;
1670
Jon Mason5f39e672011-10-03 09:50:20 -05001671 /* FIXME - Peer to peer DMA is possible, though the endpoint would need
Jon Mason33154722013-08-26 16:33:05 +08001672 * to be aware of the MPS of the destination. To work around this,
Jon Mason5f39e672011-10-03 09:50:20 -05001673 * simply force the MPS of the entire system to the smallest possible.
1674 */
1675 if (pcie_bus_config == PCIE_BUS_PEER2PEER)
1676 smpss = 0;
1677
Jon Masonb03e7492011-07-20 15:20:54 -05001678 if (pcie_bus_config == PCIE_BUS_SAFE) {
Bjorn Helgaasa58674f2013-08-22 11:24:44 +08001679 smpss = bus->self->pcie_mpss;
Jon Mason5f39e672011-10-03 09:50:20 -05001680
Jon Masonb03e7492011-07-20 15:20:54 -05001681 pcie_find_smpss(bus->self, &smpss);
1682 pci_walk_bus(bus, pcie_find_smpss, &smpss);
1683 }
1684
1685 pcie_bus_configure_set(bus->self, &smpss);
1686 pci_walk_bus(bus, pcie_bus_configure_set, &smpss);
1687}
Jon Masondebc3b72011-08-02 00:01:18 -05001688EXPORT_SYMBOL_GPL(pcie_bus_configure_settings);
Jon Masonb03e7492011-07-20 15:20:54 -05001689
Bill Pemberton15856ad2012-11-21 15:35:00 -05001690unsigned int pci_scan_child_bus(struct pci_bus *bus)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001691{
Yinghai Lub918c622012-05-17 18:51:11 -07001692 unsigned int devfn, pass, max = bus->busn_res.start;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001693 struct pci_dev *dev;
1694
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001695 dev_dbg(&bus->dev, "scanning bus\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001696
1697 /* Go find them, Rover! */
1698 for (devfn = 0; devfn < 0x100; devfn += 8)
1699 pci_scan_slot(bus, devfn);
1700
Yu Zhaoa28724b2009-03-20 11:25:13 +08001701 /* Reserve buses for SR-IOV capability. */
1702 max += pci_iov_bus_range(bus);
1703
Linus Torvalds1da177e2005-04-16 15:20:36 -07001704 /*
1705 * After performing arch-dependent fixup of the bus, look behind
1706 * all PCI-to-PCI bridges on this bus.
1707 */
Alex Chiang74710de2009-03-20 14:56:10 -06001708 if (!bus->is_added) {
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001709 dev_dbg(&bus->dev, "fixups for bus\n");
Alex Chiang74710de2009-03-20 14:56:10 -06001710 pcibios_fixup_bus(bus);
Jiang Liu981cf9e2013-04-12 05:44:16 +00001711 bus->is_added = 1;
Alex Chiang74710de2009-03-20 14:56:10 -06001712 }
1713
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001714 for (pass = 0; pass < 2; pass++)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001715 list_for_each_entry(dev, &bus->devices, bus_list) {
Yijing Wang6788a512014-05-04 12:23:38 +08001716 if (pci_is_bridge(dev))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001717 max = pci_scan_bridge(bus, dev, max, pass);
1718 }
1719
1720 /*
1721 * We've scanned the bus and so we know all about what's on
1722 * the other side of any bridges that may be on this bus plus
1723 * any devices.
1724 *
1725 * Return how far we've got finding sub-buses.
1726 */
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001727 dev_dbg(&bus->dev, "bus scan returning with max=%02x\n", max);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001728 return max;
1729}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001730EXPORT_SYMBOL_GPL(pci_scan_child_bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001731
Rafael J. Wysocki6c0cc952013-01-09 22:33:37 +01001732/**
1733 * pcibios_root_bridge_prepare - Platform-specific host bridge setup.
1734 * @bridge: Host bridge to set up.
1735 *
1736 * Default empty implementation. Replace with an architecture-specific setup
1737 * routine, if necessary.
1738 */
1739int __weak pcibios_root_bridge_prepare(struct pci_host_bridge *bridge)
1740{
1741 return 0;
1742}
1743
Jiang Liu10a95742013-04-12 05:44:20 +00001744void __weak pcibios_add_bus(struct pci_bus *bus)
1745{
1746}
1747
1748void __weak pcibios_remove_bus(struct pci_bus *bus)
1749{
1750}
1751
Bjorn Helgaas166c6372011-10-28 16:25:45 -06001752struct pci_bus *pci_create_root_bus(struct device *parent, int bus,
1753 struct pci_ops *ops, void *sysdata, struct list_head *resources)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001754{
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07001755 int error;
Bjorn Helgaas5a21d702012-02-23 20:18:59 -07001756 struct pci_host_bridge *bridge;
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001757 struct pci_bus *b, *b2;
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07001758 struct pci_host_bridge_window *window, *n;
Bjorn Helgaasa9d9f522011-10-28 16:25:40 -06001759 struct resource *res;
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07001760 resource_size_t offset;
1761 char bus_addr[64];
1762 char *fmt;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001763
Bjorn Helgaas5a21d702012-02-23 20:18:59 -07001764 b = pci_alloc_bus();
1765 if (!b)
Yinghai Lu7b543662012-04-02 18:31:53 -07001766 return NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001767
1768 b->sysdata = sysdata;
1769 b->ops = ops;
Yinghai Lu4f535092013-01-21 13:20:52 -08001770 b->number = b->busn_res.start = bus;
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001771 b2 = pci_find_bus(pci_domain_nr(b), bus);
1772 if (b2) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001773 /* If we already got to this bus through a different bridge, ignore it */
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001774 dev_dbg(&b2->dev, "bus already known\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001775 goto err_out;
1776 }
Zhang Yanmind71374d2006-06-02 12:35:43 +08001777
Yinghai Lu7b543662012-04-02 18:31:53 -07001778 bridge = pci_alloc_host_bridge(b);
1779 if (!bridge)
1780 goto err_out;
1781
1782 bridge->dev.parent = parent;
Jiang Liu70efde22013-06-07 16:16:51 -06001783 bridge->dev.release = pci_release_host_bridge_dev;
Yinghai Lu7b543662012-04-02 18:31:53 -07001784 dev_set_name(&bridge->dev, "pci%04x:%02x", pci_domain_nr(b), bus);
Rafael J. Wysocki6c0cc952013-01-09 22:33:37 +01001785 error = pcibios_root_bridge_prepare(bridge);
Jiang Liu343df772013-06-07 01:10:08 +08001786 if (error) {
1787 kfree(bridge);
1788 goto err_out;
1789 }
Rafael J. Wysocki6c0cc952013-01-09 22:33:37 +01001790
Yinghai Lu7b543662012-04-02 18:31:53 -07001791 error = device_register(&bridge->dev);
Jiang Liu343df772013-06-07 01:10:08 +08001792 if (error) {
1793 put_device(&bridge->dev);
1794 goto err_out;
1795 }
Yinghai Lu7b543662012-04-02 18:31:53 -07001796 b->bridge = get_device(&bridge->dev);
Rafael J. Wysockia1e4d722010-02-08 19:16:33 +01001797 device_enable_async_suspend(b->bridge);
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +10001798 pci_set_bus_of_node(b);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001799
Yinghai Lu0d358f22008-02-19 03:20:41 -08001800 if (!parent)
1801 set_dev_node(b->bridge, pcibus_to_node(b));
1802
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -04001803 b->dev.class = &pcibus_class;
1804 b->dev.parent = b->bridge;
Kay Sievers1a927132008-10-30 02:17:49 +01001805 dev_set_name(&b->dev, "%04x:%02x", pci_domain_nr(b), bus);
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -04001806 error = device_register(&b->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001807 if (error)
1808 goto class_dev_reg_err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001809
Jiang Liu10a95742013-04-12 05:44:20 +00001810 pcibios_add_bus(b);
1811
Linus Torvalds1da177e2005-04-16 15:20:36 -07001812 /* Create legacy_io and legacy_mem files for this bus */
1813 pci_create_legacy_files(b);
1814
Bjorn Helgaasa9d9f522011-10-28 16:25:40 -06001815 if (parent)
1816 dev_info(parent, "PCI host bridge to bus %s\n", dev_name(&b->dev));
1817 else
1818 printk(KERN_INFO "PCI host bridge to bus %s\n", dev_name(&b->dev));
1819
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07001820 /* Add initial resources to the bus */
1821 list_for_each_entry_safe(window, n, resources, list) {
1822 list_move_tail(&window->list, &bridge->windows);
1823 res = window->res;
1824 offset = window->offset;
Yinghai Luf848ffb2012-05-17 18:51:12 -07001825 if (res->flags & IORESOURCE_BUS)
1826 pci_bus_insert_busn_res(b, bus, res->end);
1827 else
1828 pci_bus_add_resource(b, res, 0);
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07001829 if (offset) {
1830 if (resource_type(res) == IORESOURCE_IO)
1831 fmt = " (bus address [%#06llx-%#06llx])";
1832 else
1833 fmt = " (bus address [%#010llx-%#010llx])";
1834 snprintf(bus_addr, sizeof(bus_addr), fmt,
1835 (unsigned long long) (res->start - offset),
1836 (unsigned long long) (res->end - offset));
1837 } else
1838 bus_addr[0] = '\0';
1839 dev_info(&b->dev, "root bus resource %pR%s\n", res, bus_addr);
Bjorn Helgaasa9d9f522011-10-28 16:25:40 -06001840 }
1841
Bjorn Helgaasa5390aa2012-02-23 20:18:59 -07001842 down_write(&pci_bus_sem);
1843 list_add_tail(&b->node, &pci_root_buses);
1844 up_write(&pci_bus_sem);
1845
Linus Torvalds1da177e2005-04-16 15:20:36 -07001846 return b;
1847
Linus Torvalds1da177e2005-04-16 15:20:36 -07001848class_dev_reg_err:
Yinghai Lu7b543662012-04-02 18:31:53 -07001849 put_device(&bridge->dev);
1850 device_unregister(&bridge->dev);
Yinghai Lu7b543662012-04-02 18:31:53 -07001851err_out:
1852 kfree(b);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001853 return NULL;
1854}
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001855
Yinghai Lu98a35832012-05-18 11:35:50 -06001856int pci_bus_insert_busn_res(struct pci_bus *b, int bus, int bus_max)
1857{
1858 struct resource *res = &b->busn_res;
1859 struct resource *parent_res, *conflict;
1860
1861 res->start = bus;
1862 res->end = bus_max;
1863 res->flags = IORESOURCE_BUS;
1864
1865 if (!pci_is_root_bus(b))
1866 parent_res = &b->parent->busn_res;
1867 else {
1868 parent_res = get_pci_domain_busn_res(pci_domain_nr(b));
1869 res->flags |= IORESOURCE_PCI_FIXED;
1870 }
1871
Andreas Noeverced04d12014-01-23 21:59:24 +01001872 conflict = request_resource_conflict(parent_res, res);
Yinghai Lu98a35832012-05-18 11:35:50 -06001873
1874 if (conflict)
1875 dev_printk(KERN_DEBUG, &b->dev,
1876 "busn_res: can not insert %pR under %s%pR (conflicts with %s %pR)\n",
1877 res, pci_is_root_bus(b) ? "domain " : "",
1878 parent_res, conflict->name, conflict);
Yinghai Lu98a35832012-05-18 11:35:50 -06001879
1880 return conflict == NULL;
1881}
1882
1883int pci_bus_update_busn_res_end(struct pci_bus *b, int bus_max)
1884{
1885 struct resource *res = &b->busn_res;
1886 struct resource old_res = *res;
1887 resource_size_t size;
1888 int ret;
1889
1890 if (res->start > bus_max)
1891 return -EINVAL;
1892
1893 size = bus_max - res->start + 1;
1894 ret = adjust_resource(res, res->start, size);
1895 dev_printk(KERN_DEBUG, &b->dev,
1896 "busn_res: %pR end %s updated to %02x\n",
1897 &old_res, ret ? "can not be" : "is", bus_max);
1898
1899 if (!ret && !res->parent)
1900 pci_bus_insert_busn_res(b, res->start, res->end);
1901
1902 return ret;
1903}
1904
1905void pci_bus_release_busn_res(struct pci_bus *b)
1906{
1907 struct resource *res = &b->busn_res;
1908 int ret;
1909
1910 if (!res->flags || !res->parent)
1911 return;
1912
1913 ret = release_resource(res);
1914 dev_printk(KERN_DEBUG, &b->dev,
1915 "busn_res: %pR %s released\n",
1916 res, ret ? "can not be" : "is");
1917}
1918
Bill Pemberton15856ad2012-11-21 15:35:00 -05001919struct pci_bus *pci_scan_root_bus(struct device *parent, int bus,
Bjorn Helgaasa2ebb822011-10-28 16:25:50 -06001920 struct pci_ops *ops, void *sysdata, struct list_head *resources)
1921{
Yinghai Lu4d99f522012-05-17 18:51:12 -07001922 struct pci_host_bridge_window *window;
1923 bool found = false;
Bjorn Helgaasa2ebb822011-10-28 16:25:50 -06001924 struct pci_bus *b;
Yinghai Lu4d99f522012-05-17 18:51:12 -07001925 int max;
1926
1927 list_for_each_entry(window, resources, list)
1928 if (window->res->flags & IORESOURCE_BUS) {
1929 found = true;
1930 break;
1931 }
Bjorn Helgaasa2ebb822011-10-28 16:25:50 -06001932
1933 b = pci_create_root_bus(parent, bus, ops, sysdata, resources);
1934 if (!b)
1935 return NULL;
1936
Yinghai Lu4d99f522012-05-17 18:51:12 -07001937 if (!found) {
1938 dev_info(&b->dev,
1939 "No busn resource found for root bus, will use [bus %02x-ff]\n",
1940 bus);
1941 pci_bus_insert_busn_res(b, bus, 255);
1942 }
1943
1944 max = pci_scan_child_bus(b);
1945
1946 if (!found)
1947 pci_bus_update_busn_res_end(b, max);
1948
Bjorn Helgaasa2ebb822011-10-28 16:25:50 -06001949 pci_bus_add_devices(b);
1950 return b;
1951}
1952EXPORT_SYMBOL(pci_scan_root_bus);
1953
Bjorn Helgaas7e00fe22011-10-28 16:26:05 -06001954/* Deprecated; use pci_scan_root_bus() instead */
Bill Pemberton15856ad2012-11-21 15:35:00 -05001955struct pci_bus *pci_scan_bus_parented(struct device *parent,
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001956 int bus, struct pci_ops *ops, void *sysdata)
1957{
Bjorn Helgaas1e39ae92011-10-28 16:26:00 -06001958 LIST_HEAD(resources);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001959 struct pci_bus *b;
1960
Bjorn Helgaas1e39ae92011-10-28 16:26:00 -06001961 pci_add_resource(&resources, &ioport_resource);
1962 pci_add_resource(&resources, &iomem_resource);
Yinghai Lu857c3b62012-05-17 18:51:12 -07001963 pci_add_resource(&resources, &busn_resource);
Bjorn Helgaas1e39ae92011-10-28 16:26:00 -06001964 b = pci_create_root_bus(parent, bus, ops, sysdata, &resources);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001965 if (b)
Yinghai Lu857c3b62012-05-17 18:51:12 -07001966 pci_scan_child_bus(b);
Bjorn Helgaas1e39ae92011-10-28 16:26:00 -06001967 else
1968 pci_free_resource_list(&resources);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001969 return b;
1970}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001971EXPORT_SYMBOL(pci_scan_bus_parented);
1972
Bill Pemberton15856ad2012-11-21 15:35:00 -05001973struct pci_bus *pci_scan_bus(int bus, struct pci_ops *ops,
Bjorn Helgaasde4b2f72011-10-28 16:25:55 -06001974 void *sysdata)
1975{
1976 LIST_HEAD(resources);
1977 struct pci_bus *b;
1978
1979 pci_add_resource(&resources, &ioport_resource);
1980 pci_add_resource(&resources, &iomem_resource);
Yinghai Lu857c3b62012-05-17 18:51:12 -07001981 pci_add_resource(&resources, &busn_resource);
Bjorn Helgaasde4b2f72011-10-28 16:25:55 -06001982 b = pci_create_root_bus(NULL, bus, ops, sysdata, &resources);
1983 if (b) {
Yinghai Lu857c3b62012-05-17 18:51:12 -07001984 pci_scan_child_bus(b);
Bjorn Helgaasde4b2f72011-10-28 16:25:55 -06001985 pci_bus_add_devices(b);
1986 } else {
1987 pci_free_resource_list(&resources);
1988 }
1989 return b;
1990}
1991EXPORT_SYMBOL(pci_scan_bus);
1992
Alex Chiang3ed4fd92009-03-20 14:56:25 -06001993/**
Yinghai Lu2f320522012-01-21 02:08:22 -08001994 * pci_rescan_bus_bridge_resize - scan a PCI bus for devices.
1995 * @bridge: PCI bridge for the bus to scan
1996 *
1997 * Scan a PCI bus and child buses for new devices, add them,
1998 * and enable them, resizing bridge mmio/io resource if necessary
1999 * and possible. The caller must ensure the child devices are already
2000 * removed for resizing to occur.
2001 *
2002 * Returns the max number of subordinate bus discovered.
2003 */
Bjorn Helgaas10874f52014-04-14 16:11:40 -06002004unsigned int pci_rescan_bus_bridge_resize(struct pci_dev *bridge)
Yinghai Lu2f320522012-01-21 02:08:22 -08002005{
2006 unsigned int max;
2007 struct pci_bus *bus = bridge->subordinate;
2008
2009 max = pci_scan_child_bus(bus);
2010
2011 pci_assign_unassigned_bridge_resources(bridge);
2012
2013 pci_bus_add_devices(bus);
2014
2015 return max;
2016}
2017
Yinghai Lua5213a32012-10-30 14:31:21 -06002018/**
2019 * pci_rescan_bus - scan a PCI bus for devices.
2020 * @bus: PCI bus to scan
2021 *
2022 * Scan a PCI bus and child buses for new devices, adds them,
2023 * and enables them.
2024 *
2025 * Returns the max number of subordinate bus discovered.
2026 */
Bjorn Helgaas10874f52014-04-14 16:11:40 -06002027unsigned int pci_rescan_bus(struct pci_bus *bus)
Yinghai Lua5213a32012-10-30 14:31:21 -06002028{
2029 unsigned int max;
2030
2031 max = pci_scan_child_bus(bus);
2032 pci_assign_unassigned_bus_resources(bus);
2033 pci_bus_add_devices(bus);
2034
2035 return max;
2036}
2037EXPORT_SYMBOL_GPL(pci_rescan_bus);
2038
Rafael J. Wysocki9d169472014-01-10 15:22:18 +01002039/*
2040 * pci_rescan_bus(), pci_rescan_bus_bridge_resize() and PCI device removal
2041 * routines should always be executed under this mutex.
2042 */
2043static DEFINE_MUTEX(pci_rescan_remove_lock);
2044
2045void pci_lock_rescan_remove(void)
2046{
2047 mutex_lock(&pci_rescan_remove_lock);
2048}
2049EXPORT_SYMBOL_GPL(pci_lock_rescan_remove);
2050
2051void pci_unlock_rescan_remove(void)
2052{
2053 mutex_unlock(&pci_rescan_remove_lock);
2054}
2055EXPORT_SYMBOL_GPL(pci_unlock_rescan_remove);
2056
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04002057static int __init pci_sort_bf_cmp(const struct device *d_a,
2058 const struct device *d_b)
Matt Domsch6b4b78f2006-09-29 15:23:23 -05002059{
Greg Kroah-Hartman99178b02008-08-26 11:00:57 -05002060 const struct pci_dev *a = to_pci_dev(d_a);
2061 const struct pci_dev *b = to_pci_dev(d_b);
2062
Matt Domsch6b4b78f2006-09-29 15:23:23 -05002063 if (pci_domain_nr(a->bus) < pci_domain_nr(b->bus)) return -1;
2064 else if (pci_domain_nr(a->bus) > pci_domain_nr(b->bus)) return 1;
2065
2066 if (a->bus->number < b->bus->number) return -1;
2067 else if (a->bus->number > b->bus->number) return 1;
2068
2069 if (a->devfn < b->devfn) return -1;
2070 else if (a->devfn > b->devfn) return 1;
2071
2072 return 0;
2073}
2074
Greg Kroah-Hartman5ff580c2008-02-14 14:56:56 -08002075void __init pci_sort_breadthfirst(void)
Matt Domsch6b4b78f2006-09-29 15:23:23 -05002076{
Greg Kroah-Hartman99178b02008-08-26 11:00:57 -05002077 bus_sort_breadthfirst(&pci_bus_type, &pci_sort_bf_cmp);
Matt Domsch6b4b78f2006-09-29 15:23:23 -05002078}