blob: 1ae443d7ab92223335631a430fc77c948bb7aa8b [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * ahci.c - AHCI SATA support
3 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04004 * Maintained by: Jeff Garzik <jgarzik@pobox.com>
5 * Please ALWAYS copy linux-ide@vger.kernel.org
6 * on emails.
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04008 * Copyright 2004-2005 Red Hat, Inc.
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070010 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040011 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; see the file COPYING. If not, write to
23 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
24 *
25 *
26 * libata documentation is available via 'make {ps|pdf}docs',
27 * as Documentation/DocBook/libata.*
28 *
29 * AHCI hardware documentation:
Linus Torvalds1da177e2005-04-16 15:20:36 -070030 * http://www.intel.com/technology/serialata/pdf/rev1_0.pdf
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040031 * http://www.intel.com/technology/serialata/pdf/rev1_1.pdf
Linus Torvalds1da177e2005-04-16 15:20:36 -070032 *
33 */
34
35#include <linux/kernel.h>
36#include <linux/module.h>
37#include <linux/pci.h>
38#include <linux/init.h>
39#include <linux/blkdev.h>
40#include <linux/delay.h>
41#include <linux/interrupt.h>
domen@coderock.org87507cf2005-04-08 09:53:06 +020042#include <linux/dma-mapping.h>
Jeff Garzika9524a72005-10-30 14:39:11 -050043#include <linux/device.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070044#include <scsi/scsi_host.h>
Jeff Garzik193515d2005-11-07 00:59:37 -050045#include <scsi/scsi_cmnd.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070046#include <linux/libata.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070047
48#define DRV_NAME "ahci"
Jeff Garzikcb48cab2007-02-26 06:04:24 -050049#define DRV_VERSION "2.1"
Linus Torvalds1da177e2005-04-16 15:20:36 -070050
51
52enum {
53 AHCI_PCI_BAR = 5,
Tejun Heo648a88b2006-11-09 15:08:40 +090054 AHCI_MAX_PORTS = 32,
Linus Torvalds1da177e2005-04-16 15:20:36 -070055 AHCI_MAX_SG = 168, /* hardware max is 64K */
56 AHCI_DMA_BOUNDARY = 0xffffffff,
57 AHCI_USE_CLUSTERING = 0,
Tejun Heo12fad3f2006-05-15 21:03:55 +090058 AHCI_MAX_CMDS = 32,
Tejun Heodd410ff2006-05-15 21:03:50 +090059 AHCI_CMD_SZ = 32,
Tejun Heo12fad3f2006-05-15 21:03:55 +090060 AHCI_CMD_SLOT_SZ = AHCI_MAX_CMDS * AHCI_CMD_SZ,
Linus Torvalds1da177e2005-04-16 15:20:36 -070061 AHCI_RX_FIS_SZ = 256,
Jeff Garzika0ea7322005-06-04 01:13:15 -040062 AHCI_CMD_TBL_CDB = 0x40,
Tejun Heodd410ff2006-05-15 21:03:50 +090063 AHCI_CMD_TBL_HDR_SZ = 0x80,
64 AHCI_CMD_TBL_SZ = AHCI_CMD_TBL_HDR_SZ + (AHCI_MAX_SG * 16),
65 AHCI_CMD_TBL_AR_SZ = AHCI_CMD_TBL_SZ * AHCI_MAX_CMDS,
66 AHCI_PORT_PRIV_DMA_SZ = AHCI_CMD_SLOT_SZ + AHCI_CMD_TBL_AR_SZ +
Linus Torvalds1da177e2005-04-16 15:20:36 -070067 AHCI_RX_FIS_SZ,
68 AHCI_IRQ_ON_SG = (1 << 31),
69 AHCI_CMD_ATAPI = (1 << 5),
70 AHCI_CMD_WRITE = (1 << 6),
Tejun Heo4b10e552006-03-12 11:25:27 +090071 AHCI_CMD_PREFETCH = (1 << 7),
Tejun Heo22b49982006-01-23 21:38:44 +090072 AHCI_CMD_RESET = (1 << 8),
73 AHCI_CMD_CLR_BUSY = (1 << 10),
Linus Torvalds1da177e2005-04-16 15:20:36 -070074
75 RX_FIS_D2H_REG = 0x40, /* offset of D2H Register FIS data */
Tejun Heo0291f952007-01-25 19:16:28 +090076 RX_FIS_SDB = 0x58, /* offset of SDB FIS data */
Tejun Heo78cd52d2006-05-15 20:58:29 +090077 RX_FIS_UNK = 0x60, /* offset of Unknown FIS data */
Linus Torvalds1da177e2005-04-16 15:20:36 -070078
79 board_ahci = 0,
Tejun Heo648a88b2006-11-09 15:08:40 +090080 board_ahci_pi = 1,
81 board_ahci_vt8251 = 2,
82 board_ahci_ign_iferr = 3,
Conke Hu55a61602007-03-27 18:33:05 +080083 board_ahci_sb600 = 4,
Linus Torvalds1da177e2005-04-16 15:20:36 -070084
85 /* global controller registers */
86 HOST_CAP = 0x00, /* host capabilities */
87 HOST_CTL = 0x04, /* global host control */
88 HOST_IRQ_STAT = 0x08, /* interrupt status */
89 HOST_PORTS_IMPL = 0x0c, /* bitmap of implemented ports */
90 HOST_VERSION = 0x10, /* AHCI spec. version compliancy */
91
92 /* HOST_CTL bits */
93 HOST_RESET = (1 << 0), /* reset controller; self-clear */
94 HOST_IRQ_EN = (1 << 1), /* global IRQ enable */
95 HOST_AHCI_EN = (1 << 31), /* AHCI enabled */
96
97 /* HOST_CAP bits */
Tejun Heo0be0aa92006-07-26 15:59:26 +090098 HOST_CAP_SSC = (1 << 14), /* Slumber capable */
Tejun Heo22b49982006-01-23 21:38:44 +090099 HOST_CAP_CLO = (1 << 24), /* Command List Override support */
Tejun Heo0be0aa92006-07-26 15:59:26 +0900100 HOST_CAP_SSS = (1 << 27), /* Staggered Spin-up */
Tejun Heo979db802006-05-15 21:03:52 +0900101 HOST_CAP_NCQ = (1 << 30), /* Native Command Queueing */
Tejun Heodd410ff2006-05-15 21:03:50 +0900102 HOST_CAP_64 = (1 << 31), /* PCI DAC (64-bit DMA) support */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700103
104 /* registers for each SATA port */
105 PORT_LST_ADDR = 0x00, /* command list DMA addr */
106 PORT_LST_ADDR_HI = 0x04, /* command list DMA addr hi */
107 PORT_FIS_ADDR = 0x08, /* FIS rx buf addr */
108 PORT_FIS_ADDR_HI = 0x0c, /* FIS rx buf addr hi */
109 PORT_IRQ_STAT = 0x10, /* interrupt status */
110 PORT_IRQ_MASK = 0x14, /* interrupt enable/disable mask */
111 PORT_CMD = 0x18, /* port command */
112 PORT_TFDATA = 0x20, /* taskfile data */
113 PORT_SIG = 0x24, /* device TF signature */
114 PORT_CMD_ISSUE = 0x38, /* command issue */
115 PORT_SCR = 0x28, /* SATA phy register block */
116 PORT_SCR_STAT = 0x28, /* SATA phy register: SStatus */
117 PORT_SCR_CTL = 0x2c, /* SATA phy register: SControl */
118 PORT_SCR_ERR = 0x30, /* SATA phy register: SError */
119 PORT_SCR_ACT = 0x34, /* SATA phy register: SActive */
120
121 /* PORT_IRQ_{STAT,MASK} bits */
122 PORT_IRQ_COLD_PRES = (1 << 31), /* cold presence detect */
123 PORT_IRQ_TF_ERR = (1 << 30), /* task file error */
124 PORT_IRQ_HBUS_ERR = (1 << 29), /* host bus fatal error */
125 PORT_IRQ_HBUS_DATA_ERR = (1 << 28), /* host bus data error */
126 PORT_IRQ_IF_ERR = (1 << 27), /* interface fatal error */
127 PORT_IRQ_IF_NONFATAL = (1 << 26), /* interface non-fatal error */
128 PORT_IRQ_OVERFLOW = (1 << 24), /* xfer exhausted available S/G */
129 PORT_IRQ_BAD_PMP = (1 << 23), /* incorrect port multiplier */
130
131 PORT_IRQ_PHYRDY = (1 << 22), /* PhyRdy changed */
132 PORT_IRQ_DEV_ILCK = (1 << 7), /* device interlock */
133 PORT_IRQ_CONNECT = (1 << 6), /* port connect change status */
134 PORT_IRQ_SG_DONE = (1 << 5), /* descriptor processed */
135 PORT_IRQ_UNK_FIS = (1 << 4), /* unknown FIS rx'd */
136 PORT_IRQ_SDB_FIS = (1 << 3), /* Set Device Bits FIS rx'd */
137 PORT_IRQ_DMAS_FIS = (1 << 2), /* DMA Setup FIS rx'd */
138 PORT_IRQ_PIOS_FIS = (1 << 1), /* PIO Setup FIS rx'd */
139 PORT_IRQ_D2H_REG_FIS = (1 << 0), /* D2H Register FIS rx'd */
140
Tejun Heo78cd52d2006-05-15 20:58:29 +0900141 PORT_IRQ_FREEZE = PORT_IRQ_HBUS_ERR |
142 PORT_IRQ_IF_ERR |
143 PORT_IRQ_CONNECT |
Tejun Heo42969712006-05-31 18:28:18 +0900144 PORT_IRQ_PHYRDY |
Tejun Heo78cd52d2006-05-15 20:58:29 +0900145 PORT_IRQ_UNK_FIS,
146 PORT_IRQ_ERROR = PORT_IRQ_FREEZE |
147 PORT_IRQ_TF_ERR |
148 PORT_IRQ_HBUS_DATA_ERR,
149 DEF_PORT_IRQ = PORT_IRQ_ERROR | PORT_IRQ_SG_DONE |
150 PORT_IRQ_SDB_FIS | PORT_IRQ_DMAS_FIS |
151 PORT_IRQ_PIOS_FIS | PORT_IRQ_D2H_REG_FIS,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700152
153 /* PORT_CMD bits */
Jeff Garzik02eaa662005-11-12 01:32:19 -0500154 PORT_CMD_ATAPI = (1 << 24), /* Device is ATAPI */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700155 PORT_CMD_LIST_ON = (1 << 15), /* cmd list DMA engine running */
156 PORT_CMD_FIS_ON = (1 << 14), /* FIS DMA engine running */
157 PORT_CMD_FIS_RX = (1 << 4), /* Enable FIS receive DMA engine */
Tejun Heo22b49982006-01-23 21:38:44 +0900158 PORT_CMD_CLO = (1 << 3), /* Command list override */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700159 PORT_CMD_POWER_ON = (1 << 2), /* Power up device */
160 PORT_CMD_SPIN_UP = (1 << 1), /* Spin up device */
161 PORT_CMD_START = (1 << 0), /* Enable port DMA engine */
162
Tejun Heo0be0aa92006-07-26 15:59:26 +0900163 PORT_CMD_ICC_MASK = (0xf << 28), /* i/f ICC state mask */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700164 PORT_CMD_ICC_ACTIVE = (0x1 << 28), /* Put i/f in active state */
165 PORT_CMD_ICC_PARTIAL = (0x2 << 28), /* Put i/f in partial state */
166 PORT_CMD_ICC_SLUMBER = (0x6 << 28), /* Put i/f in slumber state */
Jeff Garzik4b0060f2005-06-04 00:50:22 -0400167
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200168 /* ap->flags bits */
Tejun Heo4aeb0e32006-11-01 17:58:33 +0900169 AHCI_FLAG_NO_NCQ = (1 << 24),
170 AHCI_FLAG_IGN_IRQ_IF_ERR = (1 << 25), /* ignore IRQ_IF_ERR */
Tejun Heo648a88b2006-11-09 15:08:40 +0900171 AHCI_FLAG_HONOR_PI = (1 << 26), /* honor PORTS_IMPL */
Conke Hu55a61602007-03-27 18:33:05 +0800172 AHCI_FLAG_IGN_SERR_INTERNAL = (1 << 27), /* ignore SERR_INTERNAL */
Tejun Heo1188c0d2007-04-23 02:41:05 +0900173
174 AHCI_FLAG_COMMON = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
175 ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA |
176 ATA_FLAG_SKIP_D2H_BSY,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700177};
178
179struct ahci_cmd_hdr {
180 u32 opts;
181 u32 status;
182 u32 tbl_addr;
183 u32 tbl_addr_hi;
184 u32 reserved[4];
185};
186
187struct ahci_sg {
188 u32 addr;
189 u32 addr_hi;
190 u32 reserved;
191 u32 flags_size;
192};
193
194struct ahci_host_priv {
Tejun Heod447df12007-03-18 22:15:33 +0900195 u32 cap; /* cap to use */
196 u32 port_map; /* port map to use */
197 u32 saved_cap; /* saved initial cap */
198 u32 saved_port_map; /* saved initial port_map */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700199};
200
201struct ahci_port_priv {
202 struct ahci_cmd_hdr *cmd_slot;
203 dma_addr_t cmd_slot_dma;
204 void *cmd_tbl;
205 dma_addr_t cmd_tbl_dma;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700206 void *rx_fis;
207 dma_addr_t rx_fis_dma;
Tejun Heo0291f952007-01-25 19:16:28 +0900208 /* for NCQ spurious interrupt analysis */
Tejun Heo0291f952007-01-25 19:16:28 +0900209 unsigned int ncq_saw_d2h:1;
210 unsigned int ncq_saw_dmas:1;
Tejun Heoafb2d552007-02-27 13:24:19 +0900211 unsigned int ncq_saw_sdb:1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700212};
213
214static u32 ahci_scr_read (struct ata_port *ap, unsigned int sc_reg);
215static void ahci_scr_write (struct ata_port *ap, unsigned int sc_reg, u32 val);
216static int ahci_init_one (struct pci_dev *pdev, const struct pci_device_id *ent);
Tejun Heo9a3d9eb2006-01-23 13:09:36 +0900217static unsigned int ahci_qc_issue(struct ata_queued_cmd *qc);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700218static void ahci_irq_clear(struct ata_port *ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700219static int ahci_port_start(struct ata_port *ap);
220static void ahci_port_stop(struct ata_port *ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700221static void ahci_tf_read(struct ata_port *ap, struct ata_taskfile *tf);
222static void ahci_qc_prep(struct ata_queued_cmd *qc);
223static u8 ahci_check_status(struct ata_port *ap);
Tejun Heo78cd52d2006-05-15 20:58:29 +0900224static void ahci_freeze(struct ata_port *ap);
225static void ahci_thaw(struct ata_port *ap);
226static void ahci_error_handler(struct ata_port *ap);
Tejun Heoad616ff2006-11-01 18:00:24 +0900227static void ahci_vt8251_error_handler(struct ata_port *ap);
Tejun Heo78cd52d2006-05-15 20:58:29 +0900228static void ahci_post_internal_cmd(struct ata_queued_cmd *qc);
Tejun Heo438ac6d2007-03-02 17:31:26 +0900229#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +0900230static int ahci_port_suspend(struct ata_port *ap, pm_message_t mesg);
231static int ahci_port_resume(struct ata_port *ap);
232static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg);
233static int ahci_pci_device_resume(struct pci_dev *pdev);
Tejun Heo438ac6d2007-03-02 17:31:26 +0900234#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700235
Jeff Garzik193515d2005-11-07 00:59:37 -0500236static struct scsi_host_template ahci_sht = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700237 .module = THIS_MODULE,
238 .name = DRV_NAME,
239 .ioctl = ata_scsi_ioctl,
240 .queuecommand = ata_scsi_queuecmd,
Tejun Heo12fad3f2006-05-15 21:03:55 +0900241 .change_queue_depth = ata_scsi_change_queue_depth,
242 .can_queue = AHCI_MAX_CMDS - 1,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700243 .this_id = ATA_SHT_THIS_ID,
244 .sg_tablesize = AHCI_MAX_SG,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700245 .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
246 .emulated = ATA_SHT_EMULATED,
247 .use_clustering = AHCI_USE_CLUSTERING,
248 .proc_name = DRV_NAME,
249 .dma_boundary = AHCI_DMA_BOUNDARY,
250 .slave_configure = ata_scsi_slave_config,
Tejun Heoccf68c32006-05-31 18:28:09 +0900251 .slave_destroy = ata_scsi_slave_destroy,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700252 .bios_param = ata_std_bios_param,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700253};
254
Jeff Garzik057ace52005-10-22 14:27:05 -0400255static const struct ata_port_operations ahci_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700256 .port_disable = ata_port_disable,
257
258 .check_status = ahci_check_status,
259 .check_altstatus = ahci_check_status,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700260 .dev_select = ata_noop_dev_select,
261
262 .tf_read = ahci_tf_read,
263
Linus Torvalds1da177e2005-04-16 15:20:36 -0700264 .qc_prep = ahci_qc_prep,
265 .qc_issue = ahci_qc_issue,
266
Linus Torvalds1da177e2005-04-16 15:20:36 -0700267 .irq_clear = ahci_irq_clear,
Akira Iguchi246ce3b2007-01-26 16:27:58 +0900268 .irq_on = ata_dummy_irq_on,
269 .irq_ack = ata_dummy_irq_ack,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700270
271 .scr_read = ahci_scr_read,
272 .scr_write = ahci_scr_write,
273
Tejun Heo78cd52d2006-05-15 20:58:29 +0900274 .freeze = ahci_freeze,
275 .thaw = ahci_thaw,
276
277 .error_handler = ahci_error_handler,
278 .post_internal_cmd = ahci_post_internal_cmd,
279
Tejun Heo438ac6d2007-03-02 17:31:26 +0900280#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +0900281 .port_suspend = ahci_port_suspend,
282 .port_resume = ahci_port_resume,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900283#endif
Tejun Heoc1332872006-07-26 15:59:26 +0900284
Linus Torvalds1da177e2005-04-16 15:20:36 -0700285 .port_start = ahci_port_start,
286 .port_stop = ahci_port_stop,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700287};
288
Tejun Heoad616ff2006-11-01 18:00:24 +0900289static const struct ata_port_operations ahci_vt8251_ops = {
290 .port_disable = ata_port_disable,
291
292 .check_status = ahci_check_status,
293 .check_altstatus = ahci_check_status,
294 .dev_select = ata_noop_dev_select,
295
296 .tf_read = ahci_tf_read,
297
298 .qc_prep = ahci_qc_prep,
299 .qc_issue = ahci_qc_issue,
300
Tejun Heoad616ff2006-11-01 18:00:24 +0900301 .irq_clear = ahci_irq_clear,
Akira Iguchi246ce3b2007-01-26 16:27:58 +0900302 .irq_on = ata_dummy_irq_on,
303 .irq_ack = ata_dummy_irq_ack,
Tejun Heoad616ff2006-11-01 18:00:24 +0900304
305 .scr_read = ahci_scr_read,
306 .scr_write = ahci_scr_write,
307
308 .freeze = ahci_freeze,
309 .thaw = ahci_thaw,
310
311 .error_handler = ahci_vt8251_error_handler,
312 .post_internal_cmd = ahci_post_internal_cmd,
313
Tejun Heo438ac6d2007-03-02 17:31:26 +0900314#ifdef CONFIG_PM
Tejun Heoad616ff2006-11-01 18:00:24 +0900315 .port_suspend = ahci_port_suspend,
316 .port_resume = ahci_port_resume,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900317#endif
Tejun Heoad616ff2006-11-01 18:00:24 +0900318
319 .port_start = ahci_port_start,
320 .port_stop = ahci_port_stop,
321};
322
Arjan van de Ven98ac62d2005-11-28 10:06:23 +0100323static const struct ata_port_info ahci_port_info[] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700324 /* board_ahci */
325 {
Tejun Heo1188c0d2007-04-23 02:41:05 +0900326 .flags = AHCI_FLAG_COMMON,
Brett Russ7da79312005-09-01 21:53:34 -0400327 .pio_mask = 0x1f, /* pio0-4 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700328 .udma_mask = 0x7f, /* udma0-6 ; FIXME */
329 .port_ops = &ahci_ops,
330 },
Tejun Heo648a88b2006-11-09 15:08:40 +0900331 /* board_ahci_pi */
332 {
Tejun Heo1188c0d2007-04-23 02:41:05 +0900333 .flags = AHCI_FLAG_COMMON | AHCI_FLAG_HONOR_PI,
Tejun Heo648a88b2006-11-09 15:08:40 +0900334 .pio_mask = 0x1f, /* pio0-4 */
335 .udma_mask = 0x7f, /* udma0-6 ; FIXME */
336 .port_ops = &ahci_ops,
337 },
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200338 /* board_ahci_vt8251 */
339 {
Tejun Heo1188c0d2007-04-23 02:41:05 +0900340 .flags = AHCI_FLAG_COMMON | ATA_FLAG_HRST_TO_RESUME |
341 AHCI_FLAG_NO_NCQ,
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200342 .pio_mask = 0x1f, /* pio0-4 */
343 .udma_mask = 0x7f, /* udma0-6 ; FIXME */
Tejun Heoad616ff2006-11-01 18:00:24 +0900344 .port_ops = &ahci_vt8251_ops,
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200345 },
Tejun Heo41669552006-11-29 11:33:14 +0900346 /* board_ahci_ign_iferr */
347 {
Tejun Heo1188c0d2007-04-23 02:41:05 +0900348 .flags = AHCI_FLAG_COMMON | AHCI_FLAG_IGN_IRQ_IF_ERR,
Tejun Heo41669552006-11-29 11:33:14 +0900349 .pio_mask = 0x1f, /* pio0-4 */
350 .udma_mask = 0x7f, /* udma0-6 ; FIXME */
351 .port_ops = &ahci_ops,
352 },
Conke Hu55a61602007-03-27 18:33:05 +0800353 /* board_ahci_sb600 */
354 {
Tejun Heo1188c0d2007-04-23 02:41:05 +0900355 .flags = AHCI_FLAG_COMMON |
Conke Hu55a61602007-03-27 18:33:05 +0800356 AHCI_FLAG_IGN_SERR_INTERNAL,
357 .pio_mask = 0x1f, /* pio0-4 */
358 .udma_mask = 0x7f, /* udma0-6 ; FIXME */
359 .port_ops = &ahci_ops,
360 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700361};
362
Jeff Garzik3b7d6972005-11-10 11:04:11 -0500363static const struct pci_device_id ahci_pci_tbl[] = {
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400364 /* Intel */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400365 { PCI_VDEVICE(INTEL, 0x2652), board_ahci }, /* ICH6 */
366 { PCI_VDEVICE(INTEL, 0x2653), board_ahci }, /* ICH6M */
367 { PCI_VDEVICE(INTEL, 0x27c1), board_ahci }, /* ICH7 */
368 { PCI_VDEVICE(INTEL, 0x27c5), board_ahci }, /* ICH7M */
369 { PCI_VDEVICE(INTEL, 0x27c3), board_ahci }, /* ICH7R */
Tejun Heo82490c02007-01-23 15:13:39 +0900370 { PCI_VDEVICE(AL, 0x5288), board_ahci_ign_iferr }, /* ULi M5288 */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400371 { PCI_VDEVICE(INTEL, 0x2681), board_ahci }, /* ESB2 */
372 { PCI_VDEVICE(INTEL, 0x2682), board_ahci }, /* ESB2 */
373 { PCI_VDEVICE(INTEL, 0x2683), board_ahci }, /* ESB2 */
374 { PCI_VDEVICE(INTEL, 0x27c6), board_ahci }, /* ICH7-M DH */
Tejun Heo648a88b2006-11-09 15:08:40 +0900375 { PCI_VDEVICE(INTEL, 0x2821), board_ahci_pi }, /* ICH8 */
376 { PCI_VDEVICE(INTEL, 0x2822), board_ahci_pi }, /* ICH8 */
377 { PCI_VDEVICE(INTEL, 0x2824), board_ahci_pi }, /* ICH8 */
378 { PCI_VDEVICE(INTEL, 0x2829), board_ahci_pi }, /* ICH8M */
379 { PCI_VDEVICE(INTEL, 0x282a), board_ahci_pi }, /* ICH8M */
380 { PCI_VDEVICE(INTEL, 0x2922), board_ahci_pi }, /* ICH9 */
381 { PCI_VDEVICE(INTEL, 0x2923), board_ahci_pi }, /* ICH9 */
382 { PCI_VDEVICE(INTEL, 0x2924), board_ahci_pi }, /* ICH9 */
383 { PCI_VDEVICE(INTEL, 0x2925), board_ahci_pi }, /* ICH9 */
384 { PCI_VDEVICE(INTEL, 0x2927), board_ahci_pi }, /* ICH9 */
385 { PCI_VDEVICE(INTEL, 0x2929), board_ahci_pi }, /* ICH9M */
386 { PCI_VDEVICE(INTEL, 0x292a), board_ahci_pi }, /* ICH9M */
387 { PCI_VDEVICE(INTEL, 0x292b), board_ahci_pi }, /* ICH9M */
Jason Gaston8af12cd2007-03-02 17:39:46 -0800388 { PCI_VDEVICE(INTEL, 0x292c), board_ahci_pi }, /* ICH9M */
Tejun Heo648a88b2006-11-09 15:08:40 +0900389 { PCI_VDEVICE(INTEL, 0x292f), board_ahci_pi }, /* ICH9M */
390 { PCI_VDEVICE(INTEL, 0x294d), board_ahci_pi }, /* ICH9 */
391 { PCI_VDEVICE(INTEL, 0x294e), board_ahci_pi }, /* ICH9M */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400392
Tejun Heoe34bb372007-02-26 20:24:03 +0900393 /* JMicron 360/1/3/5/6, match class to avoid IDE function */
394 { PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
395 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci_ign_iferr },
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400396
397 /* ATI */
Conke Huc65ec1c2007-04-11 18:23:14 +0800398 { PCI_VDEVICE(ATI, 0x4380), board_ahci_sb600 }, /* ATI SB600 */
Henry Su2bcfdde2007-05-10 22:48:51 -0700399 { PCI_VDEVICE(ATI, 0x4390), board_ahci_sb600 }, /* ATI SB700 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400400
401 /* VIA */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400402 { PCI_VDEVICE(VIA, 0x3349), board_ahci_vt8251 }, /* VIA VT8251 */
Tejun Heobf335542007-04-11 17:27:14 +0900403 { PCI_VDEVICE(VIA, 0x6287), board_ahci_vt8251 }, /* VIA VT8251 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400404
405 /* NVIDIA */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400406 { PCI_VDEVICE(NVIDIA, 0x044c), board_ahci }, /* MCP65 */
407 { PCI_VDEVICE(NVIDIA, 0x044d), board_ahci }, /* MCP65 */
408 { PCI_VDEVICE(NVIDIA, 0x044e), board_ahci }, /* MCP65 */
409 { PCI_VDEVICE(NVIDIA, 0x044f), board_ahci }, /* MCP65 */
Peer Chen6fbf5ba2006-12-20 14:18:00 -0500410 { PCI_VDEVICE(NVIDIA, 0x045c), board_ahci }, /* MCP65 */
411 { PCI_VDEVICE(NVIDIA, 0x045d), board_ahci }, /* MCP65 */
412 { PCI_VDEVICE(NVIDIA, 0x045e), board_ahci }, /* MCP65 */
413 { PCI_VDEVICE(NVIDIA, 0x045f), board_ahci }, /* MCP65 */
414 { PCI_VDEVICE(NVIDIA, 0x0550), board_ahci }, /* MCP67 */
415 { PCI_VDEVICE(NVIDIA, 0x0551), board_ahci }, /* MCP67 */
416 { PCI_VDEVICE(NVIDIA, 0x0552), board_ahci }, /* MCP67 */
417 { PCI_VDEVICE(NVIDIA, 0x0553), board_ahci }, /* MCP67 */
Peer Chen895663c2006-11-02 17:59:46 -0500418 { PCI_VDEVICE(NVIDIA, 0x0554), board_ahci }, /* MCP67 */
419 { PCI_VDEVICE(NVIDIA, 0x0555), board_ahci }, /* MCP67 */
420 { PCI_VDEVICE(NVIDIA, 0x0556), board_ahci }, /* MCP67 */
421 { PCI_VDEVICE(NVIDIA, 0x0557), board_ahci }, /* MCP67 */
422 { PCI_VDEVICE(NVIDIA, 0x0558), board_ahci }, /* MCP67 */
423 { PCI_VDEVICE(NVIDIA, 0x0559), board_ahci }, /* MCP67 */
424 { PCI_VDEVICE(NVIDIA, 0x055a), board_ahci }, /* MCP67 */
425 { PCI_VDEVICE(NVIDIA, 0x055b), board_ahci }, /* MCP67 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400426
Jeff Garzik95916ed2006-07-29 04:10:14 -0400427 /* SiS */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400428 { PCI_VDEVICE(SI, 0x1184), board_ahci }, /* SiS 966 */
429 { PCI_VDEVICE(SI, 0x1185), board_ahci }, /* SiS 966 */
430 { PCI_VDEVICE(SI, 0x0186), board_ahci }, /* SiS 968 */
Jeff Garzik95916ed2006-07-29 04:10:14 -0400431
Jeff Garzik415ae2b2006-11-01 05:10:42 -0500432 /* Generic, PCI class code for AHCI */
433 { PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
Conke Huc9f89472007-01-09 05:32:51 -0500434 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci },
Jeff Garzik415ae2b2006-11-01 05:10:42 -0500435
Linus Torvalds1da177e2005-04-16 15:20:36 -0700436 { } /* terminate list */
437};
438
439
440static struct pci_driver ahci_pci_driver = {
441 .name = DRV_NAME,
442 .id_table = ahci_pci_tbl,
443 .probe = ahci_init_one,
Tejun Heo24dc5f32007-01-20 16:00:28 +0900444 .remove = ata_pci_remove_one,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900445#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +0900446 .suspend = ahci_pci_device_suspend,
447 .resume = ahci_pci_device_resume,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900448#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700449};
450
451
Tejun Heo98fa4b62006-11-02 12:17:23 +0900452static inline int ahci_nr_ports(u32 cap)
453{
454 return (cap & 0x1f) + 1;
455}
456
Tejun Heo4447d352007-04-17 23:44:08 +0900457static inline void __iomem *ahci_port_base(struct ata_port *ap)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700458{
Tejun Heo4447d352007-04-17 23:44:08 +0900459 void __iomem *mmio = ap->host->iomap[AHCI_PCI_BAR];
460
461 return mmio + 0x100 + (ap->port_no * 0x80);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700462}
463
Tejun Heod447df12007-03-18 22:15:33 +0900464/**
465 * ahci_save_initial_config - Save and fixup initial config values
Tejun Heo4447d352007-04-17 23:44:08 +0900466 * @pdev: target PCI device
467 * @pi: associated ATA port info
468 * @hpriv: host private area to store config values
Tejun Heod447df12007-03-18 22:15:33 +0900469 *
470 * Some registers containing configuration info might be setup by
471 * BIOS and might be cleared on reset. This function saves the
472 * initial values of those registers into @hpriv such that they
473 * can be restored after controller reset.
474 *
475 * If inconsistent, config values are fixed up by this function.
476 *
477 * LOCKING:
478 * None.
479 */
Tejun Heo4447d352007-04-17 23:44:08 +0900480static void ahci_save_initial_config(struct pci_dev *pdev,
481 const struct ata_port_info *pi,
482 struct ahci_host_priv *hpriv)
Tejun Heod447df12007-03-18 22:15:33 +0900483{
Tejun Heo4447d352007-04-17 23:44:08 +0900484 void __iomem *mmio = pcim_iomap_table(pdev)[AHCI_PCI_BAR];
Tejun Heod447df12007-03-18 22:15:33 +0900485 u32 cap, port_map;
Tejun Heo17199b12007-03-18 22:26:53 +0900486 int i;
Tejun Heod447df12007-03-18 22:15:33 +0900487
488 /* Values prefixed with saved_ are written back to host after
489 * reset. Values without are used for driver operation.
490 */
491 hpriv->saved_cap = cap = readl(mmio + HOST_CAP);
492 hpriv->saved_port_map = port_map = readl(mmio + HOST_PORTS_IMPL);
493
494 /* fixup zero port_map */
495 if (!port_map) {
496 port_map = (1 << ahci_nr_ports(hpriv->cap)) - 1;
Tejun Heo4447d352007-04-17 23:44:08 +0900497 dev_printk(KERN_WARNING, &pdev->dev,
Tejun Heod447df12007-03-18 22:15:33 +0900498 "PORTS_IMPL is zero, forcing 0x%x\n", port_map);
499
500 /* write the fixed up value to the PI register */
501 hpriv->saved_port_map = port_map;
502 }
503
Tejun Heo17199b12007-03-18 22:26:53 +0900504 /* cross check port_map and cap.n_ports */
Tejun Heo4447d352007-04-17 23:44:08 +0900505 if (pi->flags & AHCI_FLAG_HONOR_PI) {
Tejun Heo17199b12007-03-18 22:26:53 +0900506 u32 tmp_port_map = port_map;
507 int n_ports = ahci_nr_ports(cap);
508
509 for (i = 0; i < AHCI_MAX_PORTS && n_ports; i++) {
510 if (tmp_port_map & (1 << i)) {
511 n_ports--;
512 tmp_port_map &= ~(1 << i);
513 }
514 }
515
516 /* Whine if inconsistent. No need to update cap.
517 * port_map is used to determine number of ports.
518 */
519 if (n_ports || tmp_port_map)
Tejun Heo4447d352007-04-17 23:44:08 +0900520 dev_printk(KERN_WARNING, &pdev->dev,
Tejun Heo17199b12007-03-18 22:26:53 +0900521 "nr_ports (%u) and implemented port map "
522 "(0x%x) don't match\n",
523 ahci_nr_ports(cap), port_map);
524 } else {
525 /* fabricate port_map from cap.nr_ports */
526 port_map = (1 << ahci_nr_ports(cap)) - 1;
527 }
528
Tejun Heod447df12007-03-18 22:15:33 +0900529 /* record values to use during operation */
530 hpriv->cap = cap;
531 hpriv->port_map = port_map;
532}
533
534/**
535 * ahci_restore_initial_config - Restore initial config
Tejun Heo4447d352007-04-17 23:44:08 +0900536 * @host: target ATA host
Tejun Heod447df12007-03-18 22:15:33 +0900537 *
538 * Restore initial config stored by ahci_save_initial_config().
539 *
540 * LOCKING:
541 * None.
542 */
Tejun Heo4447d352007-04-17 23:44:08 +0900543static void ahci_restore_initial_config(struct ata_host *host)
Tejun Heod447df12007-03-18 22:15:33 +0900544{
Tejun Heo4447d352007-04-17 23:44:08 +0900545 struct ahci_host_priv *hpriv = host->private_data;
546 void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
547
Tejun Heod447df12007-03-18 22:15:33 +0900548 writel(hpriv->saved_cap, mmio + HOST_CAP);
549 writel(hpriv->saved_port_map, mmio + HOST_PORTS_IMPL);
550 (void) readl(mmio + HOST_PORTS_IMPL); /* flush */
551}
552
Linus Torvalds1da177e2005-04-16 15:20:36 -0700553static u32 ahci_scr_read (struct ata_port *ap, unsigned int sc_reg_in)
554{
555 unsigned int sc_reg;
556
557 switch (sc_reg_in) {
558 case SCR_STATUS: sc_reg = 0; break;
559 case SCR_CONTROL: sc_reg = 1; break;
560 case SCR_ERROR: sc_reg = 2; break;
561 case SCR_ACTIVE: sc_reg = 3; break;
562 default:
563 return 0xffffffffU;
564 }
565
Tejun Heo0d5ff562007-02-01 15:06:36 +0900566 return readl(ap->ioaddr.scr_addr + (sc_reg * 4));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700567}
568
569
570static void ahci_scr_write (struct ata_port *ap, unsigned int sc_reg_in,
571 u32 val)
572{
573 unsigned int sc_reg;
574
575 switch (sc_reg_in) {
576 case SCR_STATUS: sc_reg = 0; break;
577 case SCR_CONTROL: sc_reg = 1; break;
578 case SCR_ERROR: sc_reg = 2; break;
579 case SCR_ACTIVE: sc_reg = 3; break;
580 default:
581 return;
582 }
583
Tejun Heo0d5ff562007-02-01 15:06:36 +0900584 writel(val, ap->ioaddr.scr_addr + (sc_reg * 4));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700585}
586
Tejun Heo4447d352007-04-17 23:44:08 +0900587static void ahci_start_engine(struct ata_port *ap)
Tejun Heo7c76d1e2005-12-19 22:36:34 +0900588{
Tejun Heo4447d352007-04-17 23:44:08 +0900589 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo7c76d1e2005-12-19 22:36:34 +0900590 u32 tmp;
591
Tejun Heod8fcd112006-07-26 15:59:25 +0900592 /* start DMA */
Tejun Heo9f592052006-07-26 15:59:26 +0900593 tmp = readl(port_mmio + PORT_CMD);
Tejun Heo7c76d1e2005-12-19 22:36:34 +0900594 tmp |= PORT_CMD_START;
595 writel(tmp, port_mmio + PORT_CMD);
596 readl(port_mmio + PORT_CMD); /* flush */
597}
598
Tejun Heo4447d352007-04-17 23:44:08 +0900599static int ahci_stop_engine(struct ata_port *ap)
Tejun Heo254950c2006-07-26 15:59:25 +0900600{
Tejun Heo4447d352007-04-17 23:44:08 +0900601 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo254950c2006-07-26 15:59:25 +0900602 u32 tmp;
603
604 tmp = readl(port_mmio + PORT_CMD);
605
Tejun Heod8fcd112006-07-26 15:59:25 +0900606 /* check if the HBA is idle */
Tejun Heo254950c2006-07-26 15:59:25 +0900607 if ((tmp & (PORT_CMD_START | PORT_CMD_LIST_ON)) == 0)
608 return 0;
609
Tejun Heod8fcd112006-07-26 15:59:25 +0900610 /* setting HBA to idle */
Tejun Heo254950c2006-07-26 15:59:25 +0900611 tmp &= ~PORT_CMD_START;
612 writel(tmp, port_mmio + PORT_CMD);
613
Tejun Heod8fcd112006-07-26 15:59:25 +0900614 /* wait for engine to stop. This could be as long as 500 msec */
Tejun Heo254950c2006-07-26 15:59:25 +0900615 tmp = ata_wait_register(port_mmio + PORT_CMD,
616 PORT_CMD_LIST_ON, PORT_CMD_LIST_ON, 1, 500);
Tejun Heod8fcd112006-07-26 15:59:25 +0900617 if (tmp & PORT_CMD_LIST_ON)
Tejun Heo254950c2006-07-26 15:59:25 +0900618 return -EIO;
619
620 return 0;
621}
622
Tejun Heo4447d352007-04-17 23:44:08 +0900623static void ahci_start_fis_rx(struct ata_port *ap)
Tejun Heo0be0aa92006-07-26 15:59:26 +0900624{
Tejun Heo4447d352007-04-17 23:44:08 +0900625 void __iomem *port_mmio = ahci_port_base(ap);
626 struct ahci_host_priv *hpriv = ap->host->private_data;
627 struct ahci_port_priv *pp = ap->private_data;
Tejun Heo0be0aa92006-07-26 15:59:26 +0900628 u32 tmp;
629
630 /* set FIS registers */
Tejun Heo4447d352007-04-17 23:44:08 +0900631 if (hpriv->cap & HOST_CAP_64)
632 writel((pp->cmd_slot_dma >> 16) >> 16,
633 port_mmio + PORT_LST_ADDR_HI);
634 writel(pp->cmd_slot_dma & 0xffffffff, port_mmio + PORT_LST_ADDR);
Tejun Heo0be0aa92006-07-26 15:59:26 +0900635
Tejun Heo4447d352007-04-17 23:44:08 +0900636 if (hpriv->cap & HOST_CAP_64)
637 writel((pp->rx_fis_dma >> 16) >> 16,
638 port_mmio + PORT_FIS_ADDR_HI);
639 writel(pp->rx_fis_dma & 0xffffffff, port_mmio + PORT_FIS_ADDR);
Tejun Heo0be0aa92006-07-26 15:59:26 +0900640
641 /* enable FIS reception */
642 tmp = readl(port_mmio + PORT_CMD);
643 tmp |= PORT_CMD_FIS_RX;
644 writel(tmp, port_mmio + PORT_CMD);
645
646 /* flush */
647 readl(port_mmio + PORT_CMD);
648}
649
Tejun Heo4447d352007-04-17 23:44:08 +0900650static int ahci_stop_fis_rx(struct ata_port *ap)
Tejun Heo0be0aa92006-07-26 15:59:26 +0900651{
Tejun Heo4447d352007-04-17 23:44:08 +0900652 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo0be0aa92006-07-26 15:59:26 +0900653 u32 tmp;
654
655 /* disable FIS reception */
656 tmp = readl(port_mmio + PORT_CMD);
657 tmp &= ~PORT_CMD_FIS_RX;
658 writel(tmp, port_mmio + PORT_CMD);
659
660 /* wait for completion, spec says 500ms, give it 1000 */
661 tmp = ata_wait_register(port_mmio + PORT_CMD, PORT_CMD_FIS_ON,
662 PORT_CMD_FIS_ON, 10, 1000);
663 if (tmp & PORT_CMD_FIS_ON)
664 return -EBUSY;
665
666 return 0;
667}
668
Tejun Heo4447d352007-04-17 23:44:08 +0900669static void ahci_power_up(struct ata_port *ap)
Tejun Heo0be0aa92006-07-26 15:59:26 +0900670{
Tejun Heo4447d352007-04-17 23:44:08 +0900671 struct ahci_host_priv *hpriv = ap->host->private_data;
672 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo0be0aa92006-07-26 15:59:26 +0900673 u32 cmd;
674
675 cmd = readl(port_mmio + PORT_CMD) & ~PORT_CMD_ICC_MASK;
676
677 /* spin up device */
Tejun Heo4447d352007-04-17 23:44:08 +0900678 if (hpriv->cap & HOST_CAP_SSS) {
Tejun Heo0be0aa92006-07-26 15:59:26 +0900679 cmd |= PORT_CMD_SPIN_UP;
680 writel(cmd, port_mmio + PORT_CMD);
681 }
682
683 /* wake up link */
684 writel(cmd | PORT_CMD_ICC_ACTIVE, port_mmio + PORT_CMD);
685}
686
Tejun Heo438ac6d2007-03-02 17:31:26 +0900687#ifdef CONFIG_PM
Tejun Heo4447d352007-04-17 23:44:08 +0900688static void ahci_power_down(struct ata_port *ap)
Tejun Heo0be0aa92006-07-26 15:59:26 +0900689{
Tejun Heo4447d352007-04-17 23:44:08 +0900690 struct ahci_host_priv *hpriv = ap->host->private_data;
691 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo0be0aa92006-07-26 15:59:26 +0900692 u32 cmd, scontrol;
693
Tejun Heo4447d352007-04-17 23:44:08 +0900694 if (!(hpriv->cap & HOST_CAP_SSS))
Tejun Heo07c53da2007-01-21 02:10:11 +0900695 return;
696
697 /* put device into listen mode, first set PxSCTL.DET to 0 */
698 scontrol = readl(port_mmio + PORT_SCR_CTL);
699 scontrol &= ~0xf;
700 writel(scontrol, port_mmio + PORT_SCR_CTL);
701
702 /* then set PxCMD.SUD to 0 */
Tejun Heo0be0aa92006-07-26 15:59:26 +0900703 cmd = readl(port_mmio + PORT_CMD) & ~PORT_CMD_ICC_MASK;
Tejun Heo07c53da2007-01-21 02:10:11 +0900704 cmd &= ~PORT_CMD_SPIN_UP;
705 writel(cmd, port_mmio + PORT_CMD);
Tejun Heo0be0aa92006-07-26 15:59:26 +0900706}
Tejun Heo438ac6d2007-03-02 17:31:26 +0900707#endif
Tejun Heo0be0aa92006-07-26 15:59:26 +0900708
Tejun Heo4447d352007-04-17 23:44:08 +0900709static void ahci_init_port(struct ata_port *ap)
Tejun Heo0be0aa92006-07-26 15:59:26 +0900710{
Tejun Heo0be0aa92006-07-26 15:59:26 +0900711 /* enable FIS reception */
Tejun Heo4447d352007-04-17 23:44:08 +0900712 ahci_start_fis_rx(ap);
Tejun Heo0be0aa92006-07-26 15:59:26 +0900713
714 /* enable DMA */
Tejun Heo4447d352007-04-17 23:44:08 +0900715 ahci_start_engine(ap);
Tejun Heo0be0aa92006-07-26 15:59:26 +0900716}
717
Tejun Heo4447d352007-04-17 23:44:08 +0900718static int ahci_deinit_port(struct ata_port *ap, const char **emsg)
Tejun Heo0be0aa92006-07-26 15:59:26 +0900719{
720 int rc;
721
722 /* disable DMA */
Tejun Heo4447d352007-04-17 23:44:08 +0900723 rc = ahci_stop_engine(ap);
Tejun Heo0be0aa92006-07-26 15:59:26 +0900724 if (rc) {
725 *emsg = "failed to stop engine";
726 return rc;
727 }
728
729 /* disable FIS reception */
Tejun Heo4447d352007-04-17 23:44:08 +0900730 rc = ahci_stop_fis_rx(ap);
Tejun Heo0be0aa92006-07-26 15:59:26 +0900731 if (rc) {
732 *emsg = "failed stop FIS RX";
733 return rc;
734 }
735
Tejun Heo0be0aa92006-07-26 15:59:26 +0900736 return 0;
737}
738
Tejun Heo4447d352007-04-17 23:44:08 +0900739static int ahci_reset_controller(struct ata_host *host)
Tejun Heod91542c2006-07-26 15:59:26 +0900740{
Tejun Heo4447d352007-04-17 23:44:08 +0900741 struct pci_dev *pdev = to_pci_dev(host->dev);
742 void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
Tejun Heod447df12007-03-18 22:15:33 +0900743 u32 tmp;
Tejun Heod91542c2006-07-26 15:59:26 +0900744
745 /* global controller reset */
746 tmp = readl(mmio + HOST_CTL);
747 if ((tmp & HOST_RESET) == 0) {
748 writel(tmp | HOST_RESET, mmio + HOST_CTL);
749 readl(mmio + HOST_CTL); /* flush */
750 }
751
752 /* reset must complete within 1 second, or
753 * the hardware should be considered fried.
754 */
755 ssleep(1);
756
757 tmp = readl(mmio + HOST_CTL);
758 if (tmp & HOST_RESET) {
Tejun Heo4447d352007-04-17 23:44:08 +0900759 dev_printk(KERN_ERR, host->dev,
Tejun Heod91542c2006-07-26 15:59:26 +0900760 "controller reset failed (0x%x)\n", tmp);
761 return -EIO;
762 }
763
Tejun Heo98fa4b62006-11-02 12:17:23 +0900764 /* turn on AHCI mode */
Tejun Heod91542c2006-07-26 15:59:26 +0900765 writel(HOST_AHCI_EN, mmio + HOST_CTL);
766 (void) readl(mmio + HOST_CTL); /* flush */
Tejun Heo98fa4b62006-11-02 12:17:23 +0900767
Tejun Heod447df12007-03-18 22:15:33 +0900768 /* some registers might be cleared on reset. restore initial values */
Tejun Heo4447d352007-04-17 23:44:08 +0900769 ahci_restore_initial_config(host);
Tejun Heod91542c2006-07-26 15:59:26 +0900770
771 if (pdev->vendor == PCI_VENDOR_ID_INTEL) {
772 u16 tmp16;
773
774 /* configure PCS */
775 pci_read_config_word(pdev, 0x92, &tmp16);
776 tmp16 |= 0xf;
777 pci_write_config_word(pdev, 0x92, tmp16);
778 }
779
780 return 0;
781}
782
Tejun Heo4447d352007-04-17 23:44:08 +0900783static void ahci_init_controller(struct ata_host *host)
Tejun Heod91542c2006-07-26 15:59:26 +0900784{
Tejun Heo4447d352007-04-17 23:44:08 +0900785 struct pci_dev *pdev = to_pci_dev(host->dev);
786 void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
Tejun Heod91542c2006-07-26 15:59:26 +0900787 int i, rc;
788 u32 tmp;
789
Tejun Heo4447d352007-04-17 23:44:08 +0900790 for (i = 0; i < host->n_ports; i++) {
791 struct ata_port *ap = host->ports[i];
792 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heod91542c2006-07-26 15:59:26 +0900793 const char *emsg = NULL;
794
Tejun Heo4447d352007-04-17 23:44:08 +0900795 if (ata_port_is_dummy(ap))
Tejun Heod91542c2006-07-26 15:59:26 +0900796 continue;
Tejun Heod91542c2006-07-26 15:59:26 +0900797
798 /* make sure port is not active */
Tejun Heo4447d352007-04-17 23:44:08 +0900799 rc = ahci_deinit_port(ap, &emsg);
Tejun Heod91542c2006-07-26 15:59:26 +0900800 if (rc)
801 dev_printk(KERN_WARNING, &pdev->dev,
802 "%s (%d)\n", emsg, rc);
803
804 /* clear SError */
805 tmp = readl(port_mmio + PORT_SCR_ERR);
806 VPRINTK("PORT_SCR_ERR 0x%x\n", tmp);
807 writel(tmp, port_mmio + PORT_SCR_ERR);
808
Tejun Heof4b5cc82006-08-07 11:39:04 +0900809 /* clear port IRQ */
Tejun Heod91542c2006-07-26 15:59:26 +0900810 tmp = readl(port_mmio + PORT_IRQ_STAT);
811 VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp);
812 if (tmp)
813 writel(tmp, port_mmio + PORT_IRQ_STAT);
814
815 writel(1 << i, mmio + HOST_IRQ_STAT);
Tejun Heod91542c2006-07-26 15:59:26 +0900816 }
817
818 tmp = readl(mmio + HOST_CTL);
819 VPRINTK("HOST_CTL 0x%x\n", tmp);
820 writel(tmp | HOST_IRQ_EN, mmio + HOST_CTL);
821 tmp = readl(mmio + HOST_CTL);
822 VPRINTK("HOST_CTL 0x%x\n", tmp);
823}
824
Tejun Heo422b7592005-12-19 22:37:17 +0900825static unsigned int ahci_dev_classify(struct ata_port *ap)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700826{
Tejun Heo4447d352007-04-17 23:44:08 +0900827 void __iomem *port_mmio = ahci_port_base(ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700828 struct ata_taskfile tf;
Tejun Heo422b7592005-12-19 22:37:17 +0900829 u32 tmp;
830
831 tmp = readl(port_mmio + PORT_SIG);
832 tf.lbah = (tmp >> 24) & 0xff;
833 tf.lbam = (tmp >> 16) & 0xff;
834 tf.lbal = (tmp >> 8) & 0xff;
835 tf.nsect = (tmp) & 0xff;
836
837 return ata_dev_classify(&tf);
838}
839
Tejun Heo12fad3f2006-05-15 21:03:55 +0900840static void ahci_fill_cmd_slot(struct ahci_port_priv *pp, unsigned int tag,
841 u32 opts)
Tejun Heocc9278e2006-02-10 17:25:47 +0900842{
Tejun Heo12fad3f2006-05-15 21:03:55 +0900843 dma_addr_t cmd_tbl_dma;
844
845 cmd_tbl_dma = pp->cmd_tbl_dma + tag * AHCI_CMD_TBL_SZ;
846
847 pp->cmd_slot[tag].opts = cpu_to_le32(opts);
848 pp->cmd_slot[tag].status = 0;
849 pp->cmd_slot[tag].tbl_addr = cpu_to_le32(cmd_tbl_dma & 0xffffffff);
850 pp->cmd_slot[tag].tbl_addr_hi = cpu_to_le32((cmd_tbl_dma >> 16) >> 16);
Tejun Heocc9278e2006-02-10 17:25:47 +0900851}
852
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200853static int ahci_clo(struct ata_port *ap)
854{
Tejun Heo0d5ff562007-02-01 15:06:36 +0900855 void __iomem *port_mmio = ap->ioaddr.cmd_addr;
Jeff Garzikcca39742006-08-24 03:19:22 -0400856 struct ahci_host_priv *hpriv = ap->host->private_data;
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200857 u32 tmp;
858
859 if (!(hpriv->cap & HOST_CAP_CLO))
860 return -EOPNOTSUPP;
861
862 tmp = readl(port_mmio + PORT_CMD);
863 tmp |= PORT_CMD_CLO;
864 writel(tmp, port_mmio + PORT_CMD);
865
866 tmp = ata_wait_register(port_mmio + PORT_CMD,
867 PORT_CMD_CLO, PORT_CMD_CLO, 1, 500);
868 if (tmp & PORT_CMD_CLO)
869 return -EIO;
870
871 return 0;
872}
873
Tejun Heod4b2bab2007-02-02 16:50:52 +0900874static int ahci_softreset(struct ata_port *ap, unsigned int *class,
875 unsigned long deadline)
Tejun Heo4658f792006-03-22 21:07:03 +0900876{
Tejun Heo4658f792006-03-22 21:07:03 +0900877 struct ahci_port_priv *pp = ap->private_data;
Tejun Heo4447d352007-04-17 23:44:08 +0900878 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo4658f792006-03-22 21:07:03 +0900879 const u32 cmd_fis_len = 5; /* five dwords */
880 const char *reason = NULL;
881 struct ata_taskfile tf;
Tejun Heo75fe1802006-04-11 22:22:29 +0900882 u32 tmp;
Tejun Heo4658f792006-03-22 21:07:03 +0900883 u8 *fis;
884 int rc;
885
886 DPRINTK("ENTER\n");
887
Tejun Heo81952c52006-05-15 20:57:47 +0900888 if (ata_port_offline(ap)) {
Tejun Heoc2a65852006-04-03 01:58:06 +0900889 DPRINTK("PHY reports no device\n");
890 *class = ATA_DEV_NONE;
891 return 0;
892 }
893
Tejun Heo4658f792006-03-22 21:07:03 +0900894 /* prepare for SRST (AHCI-1.1 10.4.1) */
Tejun Heo4447d352007-04-17 23:44:08 +0900895 rc = ahci_stop_engine(ap);
Tejun Heo4658f792006-03-22 21:07:03 +0900896 if (rc) {
897 reason = "failed to stop engine";
898 goto fail_restart;
899 }
900
901 /* check BUSY/DRQ, perform Command List Override if necessary */
Tejun Heo1244a192006-11-01 17:19:18 +0900902 if (ahci_check_status(ap) & (ATA_BUSY | ATA_DRQ)) {
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200903 rc = ahci_clo(ap);
904
905 if (rc == -EOPNOTSUPP) {
906 reason = "port busy but CLO unavailable";
Tejun Heo4658f792006-03-22 21:07:03 +0900907 goto fail_restart;
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200908 } else if (rc) {
909 reason = "port busy but CLO failed";
Tejun Heo4658f792006-03-22 21:07:03 +0900910 goto fail_restart;
911 }
912 }
913
914 /* restart engine */
Tejun Heo4447d352007-04-17 23:44:08 +0900915 ahci_start_engine(ap);
Tejun Heo4658f792006-03-22 21:07:03 +0900916
Tejun Heo3373efd2006-05-15 20:57:53 +0900917 ata_tf_init(ap->device, &tf);
Tejun Heo4658f792006-03-22 21:07:03 +0900918 fis = pp->cmd_tbl;
919
920 /* issue the first D2H Register FIS */
Tejun Heo12fad3f2006-05-15 21:03:55 +0900921 ahci_fill_cmd_slot(pp, 0,
922 cmd_fis_len | AHCI_CMD_RESET | AHCI_CMD_CLR_BUSY);
Tejun Heo4658f792006-03-22 21:07:03 +0900923
924 tf.ctl |= ATA_SRST;
925 ata_tf_to_fis(&tf, fis, 0);
926 fis[1] &= ~(1 << 7); /* turn off Command FIS bit */
927
928 writel(1, port_mmio + PORT_CMD_ISSUE);
Tejun Heo4658f792006-03-22 21:07:03 +0900929
Tejun Heo75fe1802006-04-11 22:22:29 +0900930 tmp = ata_wait_register(port_mmio + PORT_CMD_ISSUE, 0x1, 0x1, 1, 500);
931 if (tmp & 0x1) {
Tejun Heo4658f792006-03-22 21:07:03 +0900932 rc = -EIO;
933 reason = "1st FIS failed";
934 goto fail;
935 }
936
937 /* spec says at least 5us, but be generous and sleep for 1ms */
938 msleep(1);
939
940 /* issue the second D2H Register FIS */
Tejun Heo12fad3f2006-05-15 21:03:55 +0900941 ahci_fill_cmd_slot(pp, 0, cmd_fis_len);
Tejun Heo4658f792006-03-22 21:07:03 +0900942
943 tf.ctl &= ~ATA_SRST;
944 ata_tf_to_fis(&tf, fis, 0);
945 fis[1] &= ~(1 << 7); /* turn off Command FIS bit */
946
947 writel(1, port_mmio + PORT_CMD_ISSUE);
948 readl(port_mmio + PORT_CMD_ISSUE); /* flush */
949
950 /* spec mandates ">= 2ms" before checking status.
951 * We wait 150ms, because that was the magic delay used for
952 * ATAPI devices in Hale Landis's ATADRVR, for the period of time
953 * between when the ATA command register is written, and then
954 * status is checked. Because waiting for "a while" before
955 * checking status is fine, post SRST, we perform this magic
956 * delay here as well.
957 */
958 msleep(150);
959
Tejun Heo9b893912007-02-02 16:50:52 +0900960 rc = ata_wait_ready(ap, deadline);
961 /* link occupied, -ENODEV too is an error */
962 if (rc) {
963 reason = "device not ready";
964 goto fail;
Tejun Heo4658f792006-03-22 21:07:03 +0900965 }
Tejun Heo9b893912007-02-02 16:50:52 +0900966 *class = ahci_dev_classify(ap);
Tejun Heo4658f792006-03-22 21:07:03 +0900967
968 DPRINTK("EXIT, class=%u\n", *class);
969 return 0;
970
971 fail_restart:
Tejun Heo4447d352007-04-17 23:44:08 +0900972 ahci_start_engine(ap);
Tejun Heo4658f792006-03-22 21:07:03 +0900973 fail:
Tejun Heof15a1da2006-05-15 20:57:56 +0900974 ata_port_printk(ap, KERN_ERR, "softreset failed (%s)\n", reason);
Tejun Heo4658f792006-03-22 21:07:03 +0900975 return rc;
976}
977
Tejun Heod4b2bab2007-02-02 16:50:52 +0900978static int ahci_hardreset(struct ata_port *ap, unsigned int *class,
979 unsigned long deadline)
Tejun Heo422b7592005-12-19 22:37:17 +0900980{
Tejun Heo42969712006-05-31 18:28:18 +0900981 struct ahci_port_priv *pp = ap->private_data;
982 u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
983 struct ata_taskfile tf;
Tejun Heo4bd00f62006-02-11 16:26:02 +0900984 int rc;
985
986 DPRINTK("ENTER\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700987
Tejun Heo4447d352007-04-17 23:44:08 +0900988 ahci_stop_engine(ap);
Tejun Heo42969712006-05-31 18:28:18 +0900989
990 /* clear D2H reception area to properly wait for D2H FIS */
991 ata_tf_init(ap->device, &tf);
Tejun Heodfd7a3d2007-01-26 15:37:20 +0900992 tf.command = 0x80;
Tejun Heo42969712006-05-31 18:28:18 +0900993 ata_tf_to_fis(&tf, d2h_fis, 0);
994
Tejun Heod4b2bab2007-02-02 16:50:52 +0900995 rc = sata_std_hardreset(ap, class, deadline);
Tejun Heo42969712006-05-31 18:28:18 +0900996
Tejun Heo4447d352007-04-17 23:44:08 +0900997 ahci_start_engine(ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700998
Tejun Heo81952c52006-05-15 20:57:47 +0900999 if (rc == 0 && ata_port_online(ap))
Tejun Heo4bd00f62006-02-11 16:26:02 +09001000 *class = ahci_dev_classify(ap);
1001 if (*class == ATA_DEV_UNKNOWN)
1002 *class = ATA_DEV_NONE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001003
Tejun Heo4bd00f62006-02-11 16:26:02 +09001004 DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
1005 return rc;
1006}
1007
Tejun Heod4b2bab2007-02-02 16:50:52 +09001008static int ahci_vt8251_hardreset(struct ata_port *ap, unsigned int *class,
1009 unsigned long deadline)
Tejun Heoad616ff2006-11-01 18:00:24 +09001010{
Tejun Heoad616ff2006-11-01 18:00:24 +09001011 int rc;
1012
1013 DPRINTK("ENTER\n");
1014
Tejun Heo4447d352007-04-17 23:44:08 +09001015 ahci_stop_engine(ap);
Tejun Heoad616ff2006-11-01 18:00:24 +09001016
Tejun Heod4b2bab2007-02-02 16:50:52 +09001017 rc = sata_port_hardreset(ap, sata_ehc_deb_timing(&ap->eh_context),
1018 deadline);
Tejun Heoad616ff2006-11-01 18:00:24 +09001019
1020 /* vt8251 needs SError cleared for the port to operate */
1021 ahci_scr_write(ap, SCR_ERROR, ahci_scr_read(ap, SCR_ERROR));
1022
Tejun Heo4447d352007-04-17 23:44:08 +09001023 ahci_start_engine(ap);
Tejun Heoad616ff2006-11-01 18:00:24 +09001024
1025 DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
1026
1027 /* vt8251 doesn't clear BSY on signature FIS reception,
1028 * request follow-up softreset.
1029 */
1030 return rc ?: -EAGAIN;
1031}
1032
Tejun Heo4bd00f62006-02-11 16:26:02 +09001033static void ahci_postreset(struct ata_port *ap, unsigned int *class)
1034{
Tejun Heo4447d352007-04-17 23:44:08 +09001035 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo4bd00f62006-02-11 16:26:02 +09001036 u32 new_tmp, tmp;
1037
1038 ata_std_postreset(ap, class);
Jeff Garzik02eaa662005-11-12 01:32:19 -05001039
1040 /* Make sure port's ATAPI bit is set appropriately */
1041 new_tmp = tmp = readl(port_mmio + PORT_CMD);
Tejun Heo4bd00f62006-02-11 16:26:02 +09001042 if (*class == ATA_DEV_ATAPI)
Jeff Garzik02eaa662005-11-12 01:32:19 -05001043 new_tmp |= PORT_CMD_ATAPI;
1044 else
1045 new_tmp &= ~PORT_CMD_ATAPI;
1046 if (new_tmp != tmp) {
1047 writel(new_tmp, port_mmio + PORT_CMD);
1048 readl(port_mmio + PORT_CMD); /* flush */
1049 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001050}
1051
1052static u8 ahci_check_status(struct ata_port *ap)
1053{
Tejun Heo0d5ff562007-02-01 15:06:36 +09001054 void __iomem *mmio = ap->ioaddr.cmd_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001055
1056 return readl(mmio + PORT_TFDATA) & 0xFF;
1057}
1058
Linus Torvalds1da177e2005-04-16 15:20:36 -07001059static void ahci_tf_read(struct ata_port *ap, struct ata_taskfile *tf)
1060{
1061 struct ahci_port_priv *pp = ap->private_data;
1062 u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
1063
1064 ata_tf_from_fis(d2h_fis, tf);
1065}
1066
Tejun Heo12fad3f2006-05-15 21:03:55 +09001067static unsigned int ahci_fill_sg(struct ata_queued_cmd *qc, void *cmd_tbl)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001068{
Jeff Garzikcedc9a42005-10-05 07:13:30 -04001069 struct scatterlist *sg;
1070 struct ahci_sg *ahci_sg;
Jeff Garzik828d09d2005-11-12 01:27:07 -05001071 unsigned int n_sg = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001072
1073 VPRINTK("ENTER\n");
1074
1075 /*
1076 * Next, the S/G list.
1077 */
Tejun Heo12fad3f2006-05-15 21:03:55 +09001078 ahci_sg = cmd_tbl + AHCI_CMD_TBL_HDR_SZ;
Jeff Garzikcedc9a42005-10-05 07:13:30 -04001079 ata_for_each_sg(sg, qc) {
1080 dma_addr_t addr = sg_dma_address(sg);
1081 u32 sg_len = sg_dma_len(sg);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001082
Jeff Garzikcedc9a42005-10-05 07:13:30 -04001083 ahci_sg->addr = cpu_to_le32(addr & 0xffffffff);
1084 ahci_sg->addr_hi = cpu_to_le32((addr >> 16) >> 16);
1085 ahci_sg->flags_size = cpu_to_le32(sg_len - 1);
Jeff Garzik828d09d2005-11-12 01:27:07 -05001086
Jeff Garzikcedc9a42005-10-05 07:13:30 -04001087 ahci_sg++;
Jeff Garzik828d09d2005-11-12 01:27:07 -05001088 n_sg++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001089 }
Jeff Garzik828d09d2005-11-12 01:27:07 -05001090
1091 return n_sg;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001092}
1093
1094static void ahci_qc_prep(struct ata_queued_cmd *qc)
1095{
Jeff Garzika0ea7322005-06-04 01:13:15 -04001096 struct ata_port *ap = qc->ap;
1097 struct ahci_port_priv *pp = ap->private_data;
Tejun Heocc9278e2006-02-10 17:25:47 +09001098 int is_atapi = is_atapi_taskfile(&qc->tf);
Tejun Heo12fad3f2006-05-15 21:03:55 +09001099 void *cmd_tbl;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001100 u32 opts;
1101 const u32 cmd_fis_len = 5; /* five dwords */
Jeff Garzik828d09d2005-11-12 01:27:07 -05001102 unsigned int n_elem;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001103
1104 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001105 * Fill in command table information. First, the header,
1106 * a SATA Register - Host to Device command FIS.
1107 */
Tejun Heo12fad3f2006-05-15 21:03:55 +09001108 cmd_tbl = pp->cmd_tbl + qc->tag * AHCI_CMD_TBL_SZ;
1109
1110 ata_tf_to_fis(&qc->tf, cmd_tbl, 0);
Tejun Heocc9278e2006-02-10 17:25:47 +09001111 if (is_atapi) {
Tejun Heo12fad3f2006-05-15 21:03:55 +09001112 memset(cmd_tbl + AHCI_CMD_TBL_CDB, 0, 32);
1113 memcpy(cmd_tbl + AHCI_CMD_TBL_CDB, qc->cdb, qc->dev->cdb_len);
Jeff Garzika0ea7322005-06-04 01:13:15 -04001114 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001115
Tejun Heocc9278e2006-02-10 17:25:47 +09001116 n_elem = 0;
1117 if (qc->flags & ATA_QCFLAG_DMAMAP)
Tejun Heo12fad3f2006-05-15 21:03:55 +09001118 n_elem = ahci_fill_sg(qc, cmd_tbl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001119
Tejun Heocc9278e2006-02-10 17:25:47 +09001120 /*
1121 * Fill in command slot information.
1122 */
1123 opts = cmd_fis_len | n_elem << 16;
1124 if (qc->tf.flags & ATA_TFLAG_WRITE)
1125 opts |= AHCI_CMD_WRITE;
1126 if (is_atapi)
Tejun Heo4b10e552006-03-12 11:25:27 +09001127 opts |= AHCI_CMD_ATAPI | AHCI_CMD_PREFETCH;
Jeff Garzik828d09d2005-11-12 01:27:07 -05001128
Tejun Heo12fad3f2006-05-15 21:03:55 +09001129 ahci_fill_cmd_slot(pp, qc->tag, opts);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001130}
1131
Tejun Heo78cd52d2006-05-15 20:58:29 +09001132static void ahci_error_intr(struct ata_port *ap, u32 irq_stat)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001133{
Tejun Heo78cd52d2006-05-15 20:58:29 +09001134 struct ahci_port_priv *pp = ap->private_data;
1135 struct ata_eh_info *ehi = &ap->eh_info;
1136 unsigned int err_mask = 0, action = 0;
1137 struct ata_queued_cmd *qc;
1138 u32 serror;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001139
Tejun Heo78cd52d2006-05-15 20:58:29 +09001140 ata_ehi_clear_desc(ehi);
Jeff Garzik9f68a242005-11-15 14:03:47 -05001141
Tejun Heo78cd52d2006-05-15 20:58:29 +09001142 /* AHCI needs SError cleared; otherwise, it might lock up */
1143 serror = ahci_scr_read(ap, SCR_ERROR);
1144 ahci_scr_write(ap, SCR_ERROR, serror);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001145
Tejun Heo78cd52d2006-05-15 20:58:29 +09001146 /* analyze @irq_stat */
1147 ata_ehi_push_desc(ehi, "irq_stat 0x%08x", irq_stat);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001148
Tejun Heo41669552006-11-29 11:33:14 +09001149 /* some controllers set IRQ_IF_ERR on device errors, ignore it */
1150 if (ap->flags & AHCI_FLAG_IGN_IRQ_IF_ERR)
1151 irq_stat &= ~PORT_IRQ_IF_ERR;
1152
Conke Hu55a61602007-03-27 18:33:05 +08001153 if (irq_stat & PORT_IRQ_TF_ERR) {
Tejun Heo78cd52d2006-05-15 20:58:29 +09001154 err_mask |= AC_ERR_DEV;
Conke Hu55a61602007-03-27 18:33:05 +08001155 if (ap->flags & AHCI_FLAG_IGN_SERR_INTERNAL)
1156 serror &= ~SERR_INTERNAL;
1157 }
Tejun Heo78cd52d2006-05-15 20:58:29 +09001158
1159 if (irq_stat & (PORT_IRQ_HBUS_ERR | PORT_IRQ_HBUS_DATA_ERR)) {
1160 err_mask |= AC_ERR_HOST_BUS;
1161 action |= ATA_EH_SOFTRESET;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001162 }
1163
Tejun Heo78cd52d2006-05-15 20:58:29 +09001164 if (irq_stat & PORT_IRQ_IF_ERR) {
1165 err_mask |= AC_ERR_ATA_BUS;
1166 action |= ATA_EH_SOFTRESET;
1167 ata_ehi_push_desc(ehi, ", interface fatal error");
1168 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001169
Tejun Heo78cd52d2006-05-15 20:58:29 +09001170 if (irq_stat & (PORT_IRQ_CONNECT | PORT_IRQ_PHYRDY)) {
Tejun Heo42969712006-05-31 18:28:18 +09001171 ata_ehi_hotplugged(ehi);
Tejun Heo78cd52d2006-05-15 20:58:29 +09001172 ata_ehi_push_desc(ehi, ", %s", irq_stat & PORT_IRQ_CONNECT ?
1173 "connection status changed" : "PHY RDY changed");
1174 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001175
Tejun Heo78cd52d2006-05-15 20:58:29 +09001176 if (irq_stat & PORT_IRQ_UNK_FIS) {
1177 u32 *unk = (u32 *)(pp->rx_fis + RX_FIS_UNK);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001178
Tejun Heo78cd52d2006-05-15 20:58:29 +09001179 err_mask |= AC_ERR_HSM;
1180 action |= ATA_EH_SOFTRESET;
1181 ata_ehi_push_desc(ehi, ", unknown FIS %08x %08x %08x %08x",
1182 unk[0], unk[1], unk[2], unk[3]);
1183 }
Jeff Garzikb8f61532005-08-25 22:01:20 -04001184
Tejun Heo78cd52d2006-05-15 20:58:29 +09001185 /* okay, let's hand over to EH */
1186 ehi->serror |= serror;
1187 ehi->action |= action;
1188
Linus Torvalds1da177e2005-04-16 15:20:36 -07001189 qc = ata_qc_from_tag(ap, ap->active_tag);
Tejun Heo78cd52d2006-05-15 20:58:29 +09001190 if (qc)
1191 qc->err_mask |= err_mask;
1192 else
1193 ehi->err_mask |= err_mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001194
Tejun Heo78cd52d2006-05-15 20:58:29 +09001195 if (irq_stat & PORT_IRQ_FREEZE)
1196 ata_port_freeze(ap);
1197 else
1198 ata_port_abort(ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001199}
1200
Tejun Heo78cd52d2006-05-15 20:58:29 +09001201static void ahci_host_intr(struct ata_port *ap)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001202{
Tejun Heo4447d352007-04-17 23:44:08 +09001203 void __iomem *port_mmio = ap->ioaddr.cmd_addr;
Tejun Heo12fad3f2006-05-15 21:03:55 +09001204 struct ata_eh_info *ehi = &ap->eh_info;
Tejun Heo0291f952007-01-25 19:16:28 +09001205 struct ahci_port_priv *pp = ap->private_data;
Tejun Heo12fad3f2006-05-15 21:03:55 +09001206 u32 status, qc_active;
Tejun Heo0291f952007-01-25 19:16:28 +09001207 int rc, known_irq = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001208
1209 status = readl(port_mmio + PORT_IRQ_STAT);
1210 writel(status, port_mmio + PORT_IRQ_STAT);
1211
Tejun Heo78cd52d2006-05-15 20:58:29 +09001212 if (unlikely(status & PORT_IRQ_ERROR)) {
1213 ahci_error_intr(ap, status);
1214 return;
1215 }
1216
Tejun Heo12fad3f2006-05-15 21:03:55 +09001217 if (ap->sactive)
1218 qc_active = readl(port_mmio + PORT_SCR_ACT);
1219 else
1220 qc_active = readl(port_mmio + PORT_CMD_ISSUE);
1221
1222 rc = ata_qc_complete_multiple(ap, qc_active, NULL);
1223 if (rc > 0)
1224 return;
1225 if (rc < 0) {
1226 ehi->err_mask |= AC_ERR_HSM;
1227 ehi->action |= ATA_EH_SOFTRESET;
1228 ata_port_freeze(ap);
1229 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001230 }
1231
Tejun Heo2a3917a2006-05-15 20:58:30 +09001232 /* hmmm... a spurious interupt */
1233
Tejun Heo0291f952007-01-25 19:16:28 +09001234 /* if !NCQ, ignore. No modern ATA device has broken HSM
1235 * implementation for non-NCQ commands.
1236 */
1237 if (!ap->sactive)
Tejun Heo12fad3f2006-05-15 21:03:55 +09001238 return;
1239
Tejun Heo0291f952007-01-25 19:16:28 +09001240 if (status & PORT_IRQ_D2H_REG_FIS) {
1241 if (!pp->ncq_saw_d2h)
1242 ata_port_printk(ap, KERN_INFO,
1243 "D2H reg with I during NCQ, "
1244 "this message won't be printed again\n");
1245 pp->ncq_saw_d2h = 1;
1246 known_irq = 1;
1247 }
Tejun Heo2a3917a2006-05-15 20:58:30 +09001248
Tejun Heo0291f952007-01-25 19:16:28 +09001249 if (status & PORT_IRQ_DMAS_FIS) {
1250 if (!pp->ncq_saw_dmas)
1251 ata_port_printk(ap, KERN_INFO,
1252 "DMAS FIS during NCQ, "
1253 "this message won't be printed again\n");
1254 pp->ncq_saw_dmas = 1;
1255 known_irq = 1;
1256 }
1257
Tejun Heoa2bbd0c2007-02-21 16:34:25 +09001258 if (status & PORT_IRQ_SDB_FIS) {
Al Viro04d4f7a2007-02-09 16:39:30 +00001259 const __le32 *f = pp->rx_fis + RX_FIS_SDB;
Tejun Heo0291f952007-01-25 19:16:28 +09001260
Tejun Heoafb2d552007-02-27 13:24:19 +09001261 if (le32_to_cpu(f[1])) {
1262 /* SDB FIS containing spurious completions
1263 * might be dangerous, whine and fail commands
1264 * with HSM violation. EH will turn off NCQ
1265 * after several such failures.
1266 */
1267 ata_ehi_push_desc(ehi,
1268 "spurious completions during NCQ "
1269 "issue=0x%x SAct=0x%x FIS=%08x:%08x",
1270 readl(port_mmio + PORT_CMD_ISSUE),
1271 readl(port_mmio + PORT_SCR_ACT),
1272 le32_to_cpu(f[0]), le32_to_cpu(f[1]));
1273 ehi->err_mask |= AC_ERR_HSM;
1274 ehi->action |= ATA_EH_SOFTRESET;
1275 ata_port_freeze(ap);
1276 } else {
1277 if (!pp->ncq_saw_sdb)
1278 ata_port_printk(ap, KERN_INFO,
1279 "spurious SDB FIS %08x:%08x during NCQ, "
1280 "this message won't be printed again\n",
1281 le32_to_cpu(f[0]), le32_to_cpu(f[1]));
1282 pp->ncq_saw_sdb = 1;
1283 }
Tejun Heo0291f952007-01-25 19:16:28 +09001284 known_irq = 1;
1285 }
1286
1287 if (!known_irq)
Tejun Heo78cd52d2006-05-15 20:58:29 +09001288 ata_port_printk(ap, KERN_INFO, "spurious interrupt "
Tejun Heo0291f952007-01-25 19:16:28 +09001289 "(irq_stat 0x%x active_tag 0x%x sactive 0x%x)\n",
Tejun Heo12fad3f2006-05-15 21:03:55 +09001290 status, ap->active_tag, ap->sactive);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001291}
1292
1293static void ahci_irq_clear(struct ata_port *ap)
1294{
1295 /* TODO */
1296}
1297
David Howells7d12e782006-10-05 14:55:46 +01001298static irqreturn_t ahci_interrupt(int irq, void *dev_instance)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001299{
Jeff Garzikcca39742006-08-24 03:19:22 -04001300 struct ata_host *host = dev_instance;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001301 struct ahci_host_priv *hpriv;
1302 unsigned int i, handled = 0;
Jeff Garzikea6ba102005-08-30 05:18:18 -04001303 void __iomem *mmio;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001304 u32 irq_stat, irq_ack = 0;
1305
1306 VPRINTK("ENTER\n");
1307
Jeff Garzikcca39742006-08-24 03:19:22 -04001308 hpriv = host->private_data;
Tejun Heo0d5ff562007-02-01 15:06:36 +09001309 mmio = host->iomap[AHCI_PCI_BAR];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001310
1311 /* sigh. 0xffffffff is a valid return from h/w */
1312 irq_stat = readl(mmio + HOST_IRQ_STAT);
1313 irq_stat &= hpriv->port_map;
1314 if (!irq_stat)
1315 return IRQ_NONE;
1316
Jeff Garzikcca39742006-08-24 03:19:22 -04001317 spin_lock(&host->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001318
Jeff Garzikcca39742006-08-24 03:19:22 -04001319 for (i = 0; i < host->n_ports; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001320 struct ata_port *ap;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001321
Jeff Garzik67846b32005-10-05 02:58:32 -04001322 if (!(irq_stat & (1 << i)))
1323 continue;
1324
Jeff Garzikcca39742006-08-24 03:19:22 -04001325 ap = host->ports[i];
Jeff Garzik67846b32005-10-05 02:58:32 -04001326 if (ap) {
Tejun Heo78cd52d2006-05-15 20:58:29 +09001327 ahci_host_intr(ap);
Jeff Garzik67846b32005-10-05 02:58:32 -04001328 VPRINTK("port %u\n", i);
1329 } else {
1330 VPRINTK("port %u (no irq)\n", i);
Tejun Heo6971ed12006-03-11 12:47:54 +09001331 if (ata_ratelimit())
Jeff Garzikcca39742006-08-24 03:19:22 -04001332 dev_printk(KERN_WARNING, host->dev,
Jeff Garzika9524a72005-10-30 14:39:11 -05001333 "interrupt on disabled port %u\n", i);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001334 }
Jeff Garzik67846b32005-10-05 02:58:32 -04001335
1336 irq_ack |= (1 << i);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001337 }
1338
1339 if (irq_ack) {
1340 writel(irq_ack, mmio + HOST_IRQ_STAT);
1341 handled = 1;
1342 }
1343
Jeff Garzikcca39742006-08-24 03:19:22 -04001344 spin_unlock(&host->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001345
1346 VPRINTK("EXIT\n");
1347
1348 return IRQ_RETVAL(handled);
1349}
1350
Tejun Heo9a3d9eb2006-01-23 13:09:36 +09001351static unsigned int ahci_qc_issue(struct ata_queued_cmd *qc)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001352{
1353 struct ata_port *ap = qc->ap;
Tejun Heo4447d352007-04-17 23:44:08 +09001354 void __iomem *port_mmio = ahci_port_base(ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001355
Tejun Heo12fad3f2006-05-15 21:03:55 +09001356 if (qc->tf.protocol == ATA_PROT_NCQ)
1357 writel(1 << qc->tag, port_mmio + PORT_SCR_ACT);
1358 writel(1 << qc->tag, port_mmio + PORT_CMD_ISSUE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001359 readl(port_mmio + PORT_CMD_ISSUE); /* flush */
1360
1361 return 0;
1362}
1363
Tejun Heo78cd52d2006-05-15 20:58:29 +09001364static void ahci_freeze(struct ata_port *ap)
1365{
Tejun Heo4447d352007-04-17 23:44:08 +09001366 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo78cd52d2006-05-15 20:58:29 +09001367
1368 /* turn IRQ off */
1369 writel(0, port_mmio + PORT_IRQ_MASK);
1370}
1371
1372static void ahci_thaw(struct ata_port *ap)
1373{
Tejun Heo0d5ff562007-02-01 15:06:36 +09001374 void __iomem *mmio = ap->host->iomap[AHCI_PCI_BAR];
Tejun Heo4447d352007-04-17 23:44:08 +09001375 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo78cd52d2006-05-15 20:58:29 +09001376 u32 tmp;
1377
1378 /* clear IRQ */
1379 tmp = readl(port_mmio + PORT_IRQ_STAT);
1380 writel(tmp, port_mmio + PORT_IRQ_STAT);
Tejun Heoa7187282007-01-27 11:04:26 +09001381 writel(1 << ap->port_no, mmio + HOST_IRQ_STAT);
Tejun Heo78cd52d2006-05-15 20:58:29 +09001382
1383 /* turn IRQ back on */
1384 writel(DEF_PORT_IRQ, port_mmio + PORT_IRQ_MASK);
1385}
1386
1387static void ahci_error_handler(struct ata_port *ap)
1388{
Tejun Heob51e9e52006-06-29 01:29:30 +09001389 if (!(ap->pflags & ATA_PFLAG_FROZEN)) {
Tejun Heo78cd52d2006-05-15 20:58:29 +09001390 /* restart engine */
Tejun Heo4447d352007-04-17 23:44:08 +09001391 ahci_stop_engine(ap);
1392 ahci_start_engine(ap);
Tejun Heo78cd52d2006-05-15 20:58:29 +09001393 }
1394
1395 /* perform recovery */
Tejun Heo4aeb0e32006-11-01 17:58:33 +09001396 ata_do_eh(ap, ata_std_prereset, ahci_softreset, ahci_hardreset,
Tejun Heof5914a42006-05-31 18:27:48 +09001397 ahci_postreset);
Tejun Heo78cd52d2006-05-15 20:58:29 +09001398}
1399
Tejun Heoad616ff2006-11-01 18:00:24 +09001400static void ahci_vt8251_error_handler(struct ata_port *ap)
1401{
Tejun Heoad616ff2006-11-01 18:00:24 +09001402 if (!(ap->pflags & ATA_PFLAG_FROZEN)) {
1403 /* restart engine */
Tejun Heo4447d352007-04-17 23:44:08 +09001404 ahci_stop_engine(ap);
1405 ahci_start_engine(ap);
Tejun Heoad616ff2006-11-01 18:00:24 +09001406 }
1407
1408 /* perform recovery */
1409 ata_do_eh(ap, ata_std_prereset, ahci_softreset, ahci_vt8251_hardreset,
1410 ahci_postreset);
1411}
1412
Tejun Heo78cd52d2006-05-15 20:58:29 +09001413static void ahci_post_internal_cmd(struct ata_queued_cmd *qc)
1414{
1415 struct ata_port *ap = qc->ap;
1416
Tejun Heoa51d6442007-03-20 15:24:11 +09001417 if (qc->flags & ATA_QCFLAG_FAILED) {
Tejun Heo78cd52d2006-05-15 20:58:29 +09001418 /* make DMA engine forget about the failed command */
Tejun Heo4447d352007-04-17 23:44:08 +09001419 ahci_stop_engine(ap);
1420 ahci_start_engine(ap);
Tejun Heo78cd52d2006-05-15 20:58:29 +09001421 }
1422}
1423
Tejun Heo438ac6d2007-03-02 17:31:26 +09001424#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +09001425static int ahci_port_suspend(struct ata_port *ap, pm_message_t mesg)
1426{
Tejun Heoc1332872006-07-26 15:59:26 +09001427 const char *emsg = NULL;
1428 int rc;
1429
Tejun Heo4447d352007-04-17 23:44:08 +09001430 rc = ahci_deinit_port(ap, &emsg);
Tejun Heo8e16f942006-11-20 15:42:36 +09001431 if (rc == 0)
Tejun Heo4447d352007-04-17 23:44:08 +09001432 ahci_power_down(ap);
Tejun Heo8e16f942006-11-20 15:42:36 +09001433 else {
Tejun Heoc1332872006-07-26 15:59:26 +09001434 ata_port_printk(ap, KERN_ERR, "%s (%d)\n", emsg, rc);
Tejun Heo4447d352007-04-17 23:44:08 +09001435 ahci_init_port(ap);
Tejun Heoc1332872006-07-26 15:59:26 +09001436 }
1437
1438 return rc;
1439}
1440
1441static int ahci_port_resume(struct ata_port *ap)
1442{
Tejun Heo4447d352007-04-17 23:44:08 +09001443 ahci_power_up(ap);
1444 ahci_init_port(ap);
Tejun Heoc1332872006-07-26 15:59:26 +09001445
1446 return 0;
1447}
1448
1449static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
1450{
Jeff Garzikcca39742006-08-24 03:19:22 -04001451 struct ata_host *host = dev_get_drvdata(&pdev->dev);
Tejun Heo0d5ff562007-02-01 15:06:36 +09001452 void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
Tejun Heoc1332872006-07-26 15:59:26 +09001453 u32 ctl;
1454
1455 if (mesg.event == PM_EVENT_SUSPEND) {
1456 /* AHCI spec rev1.1 section 8.3.3:
1457 * Software must disable interrupts prior to requesting a
1458 * transition of the HBA to D3 state.
1459 */
1460 ctl = readl(mmio + HOST_CTL);
1461 ctl &= ~HOST_IRQ_EN;
1462 writel(ctl, mmio + HOST_CTL);
1463 readl(mmio + HOST_CTL); /* flush */
1464 }
1465
1466 return ata_pci_device_suspend(pdev, mesg);
1467}
1468
1469static int ahci_pci_device_resume(struct pci_dev *pdev)
1470{
Jeff Garzikcca39742006-08-24 03:19:22 -04001471 struct ata_host *host = dev_get_drvdata(&pdev->dev);
Tejun Heoc1332872006-07-26 15:59:26 +09001472 int rc;
1473
Tejun Heo553c4aa2006-12-26 19:39:50 +09001474 rc = ata_pci_device_do_resume(pdev);
1475 if (rc)
1476 return rc;
Tejun Heoc1332872006-07-26 15:59:26 +09001477
1478 if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND) {
Tejun Heo4447d352007-04-17 23:44:08 +09001479 rc = ahci_reset_controller(host);
Tejun Heoc1332872006-07-26 15:59:26 +09001480 if (rc)
1481 return rc;
1482
Tejun Heo4447d352007-04-17 23:44:08 +09001483 ahci_init_controller(host);
Tejun Heoc1332872006-07-26 15:59:26 +09001484 }
1485
Jeff Garzikcca39742006-08-24 03:19:22 -04001486 ata_host_resume(host);
Tejun Heoc1332872006-07-26 15:59:26 +09001487
1488 return 0;
1489}
Tejun Heo438ac6d2007-03-02 17:31:26 +09001490#endif
Tejun Heoc1332872006-07-26 15:59:26 +09001491
Tejun Heo254950c2006-07-26 15:59:25 +09001492static int ahci_port_start(struct ata_port *ap)
1493{
Jeff Garzikcca39742006-08-24 03:19:22 -04001494 struct device *dev = ap->host->dev;
Tejun Heo254950c2006-07-26 15:59:25 +09001495 struct ahci_port_priv *pp;
Tejun Heo254950c2006-07-26 15:59:25 +09001496 void *mem;
1497 dma_addr_t mem_dma;
1498 int rc;
1499
Tejun Heo24dc5f32007-01-20 16:00:28 +09001500 pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
Tejun Heo254950c2006-07-26 15:59:25 +09001501 if (!pp)
1502 return -ENOMEM;
Tejun Heo254950c2006-07-26 15:59:25 +09001503
1504 rc = ata_pad_alloc(ap, dev);
Tejun Heo24dc5f32007-01-20 16:00:28 +09001505 if (rc)
Tejun Heo254950c2006-07-26 15:59:25 +09001506 return rc;
Tejun Heo254950c2006-07-26 15:59:25 +09001507
Tejun Heo24dc5f32007-01-20 16:00:28 +09001508 mem = dmam_alloc_coherent(dev, AHCI_PORT_PRIV_DMA_SZ, &mem_dma,
1509 GFP_KERNEL);
1510 if (!mem)
Tejun Heo254950c2006-07-26 15:59:25 +09001511 return -ENOMEM;
Tejun Heo254950c2006-07-26 15:59:25 +09001512 memset(mem, 0, AHCI_PORT_PRIV_DMA_SZ);
1513
1514 /*
1515 * First item in chunk of DMA memory: 32-slot command table,
1516 * 32 bytes each in size
1517 */
1518 pp->cmd_slot = mem;
1519 pp->cmd_slot_dma = mem_dma;
1520
1521 mem += AHCI_CMD_SLOT_SZ;
1522 mem_dma += AHCI_CMD_SLOT_SZ;
1523
1524 /*
1525 * Second item: Received-FIS area
1526 */
1527 pp->rx_fis = mem;
1528 pp->rx_fis_dma = mem_dma;
1529
1530 mem += AHCI_RX_FIS_SZ;
1531 mem_dma += AHCI_RX_FIS_SZ;
1532
1533 /*
1534 * Third item: data area for storing a single command
1535 * and its scatter-gather table
1536 */
1537 pp->cmd_tbl = mem;
1538 pp->cmd_tbl_dma = mem_dma;
1539
1540 ap->private_data = pp;
1541
Tejun Heo8e16f942006-11-20 15:42:36 +09001542 /* power up port */
Tejun Heo4447d352007-04-17 23:44:08 +09001543 ahci_power_up(ap);
Tejun Heo8e16f942006-11-20 15:42:36 +09001544
Tejun Heo0be0aa92006-07-26 15:59:26 +09001545 /* initialize port */
Tejun Heo4447d352007-04-17 23:44:08 +09001546 ahci_init_port(ap);
Tejun Heo254950c2006-07-26 15:59:25 +09001547
1548 return 0;
1549}
1550
1551static void ahci_port_stop(struct ata_port *ap)
1552{
Tejun Heo0be0aa92006-07-26 15:59:26 +09001553 const char *emsg = NULL;
1554 int rc;
Tejun Heo254950c2006-07-26 15:59:25 +09001555
Tejun Heo0be0aa92006-07-26 15:59:26 +09001556 /* de-initialize port */
Tejun Heo4447d352007-04-17 23:44:08 +09001557 rc = ahci_deinit_port(ap, &emsg);
Tejun Heo0be0aa92006-07-26 15:59:26 +09001558 if (rc)
1559 ata_port_printk(ap, KERN_WARNING, "%s (%d)\n", emsg, rc);
Tejun Heo254950c2006-07-26 15:59:25 +09001560}
1561
Tejun Heo4447d352007-04-17 23:44:08 +09001562static int ahci_configure_dma_masks(struct pci_dev *pdev, int using_dac)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001563{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001564 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001565
Linus Torvalds1da177e2005-04-16 15:20:36 -07001566 if (using_dac &&
1567 !pci_set_dma_mask(pdev, DMA_64BIT_MASK)) {
1568 rc = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
1569 if (rc) {
1570 rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
1571 if (rc) {
Jeff Garzika9524a72005-10-30 14:39:11 -05001572 dev_printk(KERN_ERR, &pdev->dev,
1573 "64-bit DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001574 return rc;
1575 }
1576 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001577 } else {
1578 rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
1579 if (rc) {
Jeff Garzika9524a72005-10-30 14:39:11 -05001580 dev_printk(KERN_ERR, &pdev->dev,
1581 "32-bit DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001582 return rc;
1583 }
1584 rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
1585 if (rc) {
Jeff Garzika9524a72005-10-30 14:39:11 -05001586 dev_printk(KERN_ERR, &pdev->dev,
1587 "32-bit consistent DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001588 return rc;
1589 }
1590 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001591 return 0;
1592}
1593
Tejun Heo4447d352007-04-17 23:44:08 +09001594static void ahci_print_info(struct ata_host *host)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001595{
Tejun Heo4447d352007-04-17 23:44:08 +09001596 struct ahci_host_priv *hpriv = host->private_data;
1597 struct pci_dev *pdev = to_pci_dev(host->dev);
1598 void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001599 u32 vers, cap, impl, speed;
1600 const char *speed_s;
1601 u16 cc;
1602 const char *scc_s;
1603
1604 vers = readl(mmio + HOST_VERSION);
1605 cap = hpriv->cap;
1606 impl = hpriv->port_map;
1607
1608 speed = (cap >> 20) & 0xf;
1609 if (speed == 1)
1610 speed_s = "1.5";
1611 else if (speed == 2)
1612 speed_s = "3";
1613 else
1614 speed_s = "?";
1615
1616 pci_read_config_word(pdev, 0x0a, &cc);
Conke Huc9f89472007-01-09 05:32:51 -05001617 if (cc == PCI_CLASS_STORAGE_IDE)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001618 scc_s = "IDE";
Conke Huc9f89472007-01-09 05:32:51 -05001619 else if (cc == PCI_CLASS_STORAGE_SATA)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001620 scc_s = "SATA";
Conke Huc9f89472007-01-09 05:32:51 -05001621 else if (cc == PCI_CLASS_STORAGE_RAID)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001622 scc_s = "RAID";
1623 else
1624 scc_s = "unknown";
1625
Jeff Garzika9524a72005-10-30 14:39:11 -05001626 dev_printk(KERN_INFO, &pdev->dev,
1627 "AHCI %02x%02x.%02x%02x "
Linus Torvalds1da177e2005-04-16 15:20:36 -07001628 "%u slots %u ports %s Gbps 0x%x impl %s mode\n"
1629 ,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001630
1631 (vers >> 24) & 0xff,
1632 (vers >> 16) & 0xff,
1633 (vers >> 8) & 0xff,
1634 vers & 0xff,
1635
1636 ((cap >> 8) & 0x1f) + 1,
1637 (cap & 0x1f) + 1,
1638 speed_s,
1639 impl,
1640 scc_s);
1641
Jeff Garzika9524a72005-10-30 14:39:11 -05001642 dev_printk(KERN_INFO, &pdev->dev,
1643 "flags: "
Linus Torvalds1da177e2005-04-16 15:20:36 -07001644 "%s%s%s%s%s%s"
1645 "%s%s%s%s%s%s%s\n"
1646 ,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001647
1648 cap & (1 << 31) ? "64bit " : "",
1649 cap & (1 << 30) ? "ncq " : "",
1650 cap & (1 << 28) ? "ilck " : "",
1651 cap & (1 << 27) ? "stag " : "",
1652 cap & (1 << 26) ? "pm " : "",
1653 cap & (1 << 25) ? "led " : "",
1654
1655 cap & (1 << 24) ? "clo " : "",
1656 cap & (1 << 19) ? "nz " : "",
1657 cap & (1 << 18) ? "only " : "",
1658 cap & (1 << 17) ? "pmp " : "",
1659 cap & (1 << 15) ? "pio " : "",
1660 cap & (1 << 14) ? "slum " : "",
1661 cap & (1 << 13) ? "part " : ""
1662 );
1663}
1664
Tejun Heo24dc5f32007-01-20 16:00:28 +09001665static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001666{
1667 static int printed_version;
Tejun Heo4447d352007-04-17 23:44:08 +09001668 struct ata_port_info pi = ahci_port_info[ent->driver_data];
1669 const struct ata_port_info *ppi[] = { &pi, NULL };
Tejun Heo24dc5f32007-01-20 16:00:28 +09001670 struct device *dev = &pdev->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001671 struct ahci_host_priv *hpriv;
Tejun Heo4447d352007-04-17 23:44:08 +09001672 struct ata_host *host;
1673 int i, rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001674
1675 VPRINTK("ENTER\n");
1676
Tejun Heo12fad3f2006-05-15 21:03:55 +09001677 WARN_ON(ATA_MAX_QUEUE > AHCI_MAX_CMDS);
1678
Linus Torvalds1da177e2005-04-16 15:20:36 -07001679 if (!printed_version++)
Jeff Garzika9524a72005-10-30 14:39:11 -05001680 dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001681
Tejun Heo4447d352007-04-17 23:44:08 +09001682 /* acquire resources */
Tejun Heo24dc5f32007-01-20 16:00:28 +09001683 rc = pcim_enable_device(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001684 if (rc)
1685 return rc;
1686
Tejun Heo0d5ff562007-02-01 15:06:36 +09001687 rc = pcim_iomap_regions(pdev, 1 << AHCI_PCI_BAR, DRV_NAME);
1688 if (rc == -EBUSY)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001689 pcim_pin_device(pdev);
Tejun Heo0d5ff562007-02-01 15:06:36 +09001690 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001691 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001692
Tejun Heo24dc5f32007-01-20 16:00:28 +09001693 if (pci_enable_msi(pdev))
Jeff Garzik907f4672005-05-12 15:03:42 -04001694 pci_intx(pdev, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001695
Tejun Heo24dc5f32007-01-20 16:00:28 +09001696 hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
1697 if (!hpriv)
1698 return -ENOMEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001699
Tejun Heo4447d352007-04-17 23:44:08 +09001700 /* save initial config */
1701 ahci_save_initial_config(pdev, &pi, hpriv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001702
Tejun Heo4447d352007-04-17 23:44:08 +09001703 /* prepare host */
1704 if (!(pi.flags & AHCI_FLAG_NO_NCQ) && (hpriv->cap & HOST_CAP_NCQ))
1705 pi.flags |= ATA_FLAG_NCQ;
1706
1707 host = ata_host_alloc_pinfo(&pdev->dev, ppi, fls(hpriv->port_map));
1708 if (!host)
1709 return -ENOMEM;
1710 host->iomap = pcim_iomap_table(pdev);
1711 host->private_data = hpriv;
1712
1713 for (i = 0; i < host->n_ports; i++) {
1714 if (hpriv->port_map & (1 << i)) {
1715 struct ata_port *ap = host->ports[i];
1716 void __iomem *port_mmio = ahci_port_base(ap);
1717
1718 ap->ioaddr.cmd_addr = port_mmio;
1719 ap->ioaddr.scr_addr = port_mmio + PORT_SCR;
1720 } else
1721 host->ports[i]->ops = &ata_dummy_port_ops;
1722 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001723
1724 /* initialize adapter */
Tejun Heo4447d352007-04-17 23:44:08 +09001725 rc = ahci_configure_dma_masks(pdev, hpriv->cap & HOST_CAP_64);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001726 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001727 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001728
Tejun Heo4447d352007-04-17 23:44:08 +09001729 rc = ahci_reset_controller(host);
1730 if (rc)
1731 return rc;
Tejun Heo12fad3f2006-05-15 21:03:55 +09001732
Tejun Heo4447d352007-04-17 23:44:08 +09001733 ahci_init_controller(host);
1734 ahci_print_info(host);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001735
Tejun Heo4447d352007-04-17 23:44:08 +09001736 pci_set_master(pdev);
1737 return ata_host_activate(host, pdev->irq, ahci_interrupt, IRQF_SHARED,
1738 &ahci_sht);
Jeff Garzik907f4672005-05-12 15:03:42 -04001739}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001740
1741static int __init ahci_init(void)
1742{
Pavel Roskinb7887192006-08-10 18:13:18 +09001743 return pci_register_driver(&ahci_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001744}
1745
Linus Torvalds1da177e2005-04-16 15:20:36 -07001746static void __exit ahci_exit(void)
1747{
1748 pci_unregister_driver(&ahci_pci_driver);
1749}
1750
1751
1752MODULE_AUTHOR("Jeff Garzik");
1753MODULE_DESCRIPTION("AHCI SATA low-level driver");
1754MODULE_LICENSE("GPL");
1755MODULE_DEVICE_TABLE(pci, ahci_pci_tbl);
Jeff Garzik68854332005-08-23 02:53:51 -04001756MODULE_VERSION(DRV_VERSION);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001757
1758module_init(ahci_init);
1759module_exit(ahci_exit);