blob: 9997e7dfabe2250c83fa60a7282c8f7e17d8820d [file] [log] [blame]
Magnus Damm0468b2d2013-03-28 00:49:34 +09001/*
2 * Device Tree Source for the r8a7790 SoC
3 *
Kazuya Mizuguchib621f6d2015-02-19 10:42:55 -05004 * Copyright (C) 2015 Renesas Electronics Corporation
Sergei Shtylyovd8913c62014-02-20 02:20:43 +03005 * Copyright (C) 2013-2014 Renesas Solutions Corp.
6 * Copyright (C) 2014 Cogent Embedded Inc.
Magnus Damm0468b2d2013-03-28 00:49:34 +09007 *
8 * This file is licensed under the terms of the GNU General Public License
9 * version 2. This program is licensed "as is" without any warranty of any
10 * kind, whether express or implied.
11 */
12
Laurent Pinchart22a1f592013-12-11 15:05:14 +010013#include <dt-bindings/clock/r8a7790-clock.h>
Laurent Pinchart5f75e732013-11-19 03:18:25 +010014#include <dt-bindings/interrupt-controller/arm-gic.h>
15#include <dt-bindings/interrupt-controller/irq.h>
Geert Uytterhoeven4c8eb3c2015-01-20 14:44:58 +010016#include <dt-bindings/power/r8a7790-sysc.h>
Laurent Pinchart5f75e732013-11-19 03:18:25 +010017
Magnus Damm0468b2d2013-03-28 00:49:34 +090018/ {
19 compatible = "renesas,r8a7790";
20 interrupt-parent = <&gic>;
Takashi Yoshii8585deb2013-03-29 16:49:17 +090021 #address-cells = <2>;
22 #size-cells = <2>;
Magnus Damm0468b2d2013-03-28 00:49:34 +090023
Wolfram Sang6b1d7c62014-02-16 10:40:58 +010024 aliases {
25 i2c0 = &i2c0;
26 i2c1 = &i2c1;
27 i2c2 = &i2c2;
28 i2c3 = &i2c3;
Wolfram Sang05f39912014-03-25 19:56:29 +010029 i2c4 = &iic0;
30 i2c5 = &iic1;
31 i2c6 = &iic2;
32 i2c7 = &iic3;
Geert Uytterhoevenfad6d452014-02-25 11:30:13 +010033 spi0 = &qspi;
Geert Uytterhoevenae8a6142014-02-25 11:30:15 +010034 spi1 = &msiof0;
35 spi2 = &msiof1;
36 spi3 = &msiof2;
37 spi4 = &msiof3;
Ben Dooks9f685bf2014-08-13 00:16:18 +040038 vin0 = &vin0;
39 vin1 = &vin1;
40 vin2 = &vin2;
41 vin3 = &vin3;
Wolfram Sang6b1d7c62014-02-16 10:40:58 +010042 };
43
Magnus Damm0468b2d2013-03-28 00:49:34 +090044 cpus {
45 #address-cells = <1>;
46 #size-cells = <0>;
47
48 cpu0: cpu@0 {
49 device_type = "cpu";
50 compatible = "arm,cortex-a15";
51 reg = <0>;
52 clock-frequency = <1300000000>;
Benoit Coussonb989e132014-06-03 21:02:24 +090053 voltage-tolerance = <1>; /* 1% */
54 clocks = <&cpg_clocks R8A7790_CLK_Z>;
55 clock-latency = <300000>; /* 300 us */
Geert Uytterhoeven4c8eb3c2015-01-20 14:44:58 +010056 power-domains = <&sysc R8A7790_PD_CA15_CPU0>;
Geert Uytterhoevenfb1cecd2015-06-02 14:31:39 +020057 next-level-cache = <&L2_CA15>;
Benoit Coussonb989e132014-06-03 21:02:24 +090058
59 /* kHz - uV - OPPs unknown yet */
60 operating-points = <1400000 1000000>,
61 <1225000 1000000>,
62 <1050000 1000000>,
63 < 875000 1000000>,
64 < 700000 1000000>,
65 < 350000 1000000>;
Magnus Damm0468b2d2013-03-28 00:49:34 +090066 };
Magnus Dammc1f95972013-08-29 08:22:17 +090067
68 cpu1: cpu@1 {
69 device_type = "cpu";
70 compatible = "arm,cortex-a15";
71 reg = <1>;
72 clock-frequency = <1300000000>;
Geert Uytterhoeven4c8eb3c2015-01-20 14:44:58 +010073 power-domains = <&sysc R8A7790_PD_CA15_CPU1>;
Geert Uytterhoevenfb1cecd2015-06-02 14:31:39 +020074 next-level-cache = <&L2_CA15>;
Magnus Dammc1f95972013-08-29 08:22:17 +090075 };
76
77 cpu2: cpu@2 {
78 device_type = "cpu";
79 compatible = "arm,cortex-a15";
80 reg = <2>;
81 clock-frequency = <1300000000>;
Geert Uytterhoeven4c8eb3c2015-01-20 14:44:58 +010082 power-domains = <&sysc R8A7790_PD_CA15_CPU2>;
Geert Uytterhoevenfb1cecd2015-06-02 14:31:39 +020083 next-level-cache = <&L2_CA15>;
Magnus Dammc1f95972013-08-29 08:22:17 +090084 };
85
86 cpu3: cpu@3 {
87 device_type = "cpu";
88 compatible = "arm,cortex-a15";
89 reg = <3>;
90 clock-frequency = <1300000000>;
Geert Uytterhoeven4c8eb3c2015-01-20 14:44:58 +010091 power-domains = <&sysc R8A7790_PD_CA15_CPU3>;
Geert Uytterhoevenfb1cecd2015-06-02 14:31:39 +020092 next-level-cache = <&L2_CA15>;
Magnus Dammc1f95972013-08-29 08:22:17 +090093 };
Magnus Damm2007e742013-09-15 00:28:58 +090094
Geert Uytterhoeven1eed15e2016-05-13 09:38:33 +020095 cpu4: cpu@100 {
Magnus Damm2007e742013-09-15 00:28:58 +090096 device_type = "cpu";
97 compatible = "arm,cortex-a7";
98 reg = <0x100>;
99 clock-frequency = <780000000>;
Geert Uytterhoeven4c8eb3c2015-01-20 14:44:58 +0100100 power-domains = <&sysc R8A7790_PD_CA7_CPU0>;
Geert Uytterhoevenfb1cecd2015-06-02 14:31:39 +0200101 next-level-cache = <&L2_CA7>;
Magnus Damm2007e742013-09-15 00:28:58 +0900102 };
103
Geert Uytterhoeven1eed15e2016-05-13 09:38:33 +0200104 cpu5: cpu@101 {
Magnus Damm2007e742013-09-15 00:28:58 +0900105 device_type = "cpu";
106 compatible = "arm,cortex-a7";
107 reg = <0x101>;
108 clock-frequency = <780000000>;
Geert Uytterhoeven4c8eb3c2015-01-20 14:44:58 +0100109 power-domains = <&sysc R8A7790_PD_CA7_CPU1>;
Geert Uytterhoevenfb1cecd2015-06-02 14:31:39 +0200110 next-level-cache = <&L2_CA7>;
Magnus Damm2007e742013-09-15 00:28:58 +0900111 };
112
Geert Uytterhoeven1eed15e2016-05-13 09:38:33 +0200113 cpu6: cpu@102 {
Magnus Damm2007e742013-09-15 00:28:58 +0900114 device_type = "cpu";
115 compatible = "arm,cortex-a7";
116 reg = <0x102>;
117 clock-frequency = <780000000>;
Geert Uytterhoeven4c8eb3c2015-01-20 14:44:58 +0100118 power-domains = <&sysc R8A7790_PD_CA7_CPU2>;
Geert Uytterhoevenfb1cecd2015-06-02 14:31:39 +0200119 next-level-cache = <&L2_CA7>;
Magnus Damm2007e742013-09-15 00:28:58 +0900120 };
121
Geert Uytterhoeven1eed15e2016-05-13 09:38:33 +0200122 cpu7: cpu@103 {
Magnus Damm2007e742013-09-15 00:28:58 +0900123 device_type = "cpu";
124 compatible = "arm,cortex-a7";
125 reg = <0x103>;
126 clock-frequency = <780000000>;
Geert Uytterhoeven4c8eb3c2015-01-20 14:44:58 +0100127 power-domains = <&sysc R8A7790_PD_CA7_CPU3>;
Geert Uytterhoevenfb1cecd2015-06-02 14:31:39 +0200128 next-level-cache = <&L2_CA7>;
Magnus Damm2007e742013-09-15 00:28:58 +0900129 };
Geert Uytterhoeven2c3de362016-05-20 09:09:56 +0200130
131 L2_CA15: cache-controller@0 {
132 compatible = "cache";
133 reg = <0>;
134 power-domains = <&sysc R8A7790_PD_CA15_SCU>;
135 cache-unified;
136 cache-level = <2>;
137 };
138
139 L2_CA7: cache-controller@100 {
140 compatible = "cache";
141 reg = <0x100>;
142 power-domains = <&sysc R8A7790_PD_CA7_SCU>;
143 cache-unified;
144 cache-level = <2>;
145 };
Magnus Damm0468b2d2013-03-28 00:49:34 +0900146 };
147
Kuninori Morimotoa8b805f2016-01-28 02:45:34 +0000148 thermal-zones {
149 cpu_thermal: cpu-thermal {
150 polling-delay-passive = <0>;
151 polling-delay = <0>;
152
153 thermal-sensors = <&thermal>;
154
155 trips {
156 cpu-crit {
157 temperature = <115000>;
158 hysteresis = <0>;
159 type = "critical";
160 };
161 };
162 cooling-maps {
163 };
164 };
165 };
166
Magnus Damm0468b2d2013-03-28 00:49:34 +0900167 gic: interrupt-controller@f1001000 {
Geert Uytterhoevene715e9c2015-06-17 15:03:33 +0200168 compatible = "arm,gic-400";
Magnus Damm0468b2d2013-03-28 00:49:34 +0900169 #interrupt-cells = <3>;
170 #address-cells = <0>;
171 interrupt-controller;
Takashi Yoshii8585deb2013-03-29 16:49:17 +0900172 reg = <0 0xf1001000 0 0x1000>,
173 <0 0xf1002000 0 0x1000>,
174 <0 0xf1004000 0 0x2000>,
175 <0 0xf1006000 0 0x2000>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900176 interrupts = <GIC_PPI 9 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>;
Magnus Damm0468b2d2013-03-28 00:49:34 +0900177 };
178
Magnus Damm23de2272013-11-21 14:19:29 +0900179 gpio0: gpio@e6050000 {
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200180 compatible = "renesas,gpio-r8a7790", "renesas,gpio-rcar";
Magnus Damm23de2272013-11-21 14:19:29 +0900181 reg = <0 0xe6050000 0 0x50>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900182 interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200183 #gpio-cells = <2>;
184 gpio-controller;
185 gpio-ranges = <&pfc 0 0 32>;
186 #interrupt-cells = <2>;
187 interrupt-controller;
Geert Uytterhoeven81f68832014-04-23 10:25:27 +0200188 clocks = <&mstp9_clks R8A7790_CLK_GPIO0>;
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100189 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200190 };
191
Magnus Damm23de2272013-11-21 14:19:29 +0900192 gpio1: gpio@e6051000 {
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200193 compatible = "renesas,gpio-r8a7790", "renesas,gpio-rcar";
Magnus Damm23de2272013-11-21 14:19:29 +0900194 reg = <0 0xe6051000 0 0x50>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900195 interrupts = <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200196 #gpio-cells = <2>;
197 gpio-controller;
Sergei Shtylyov56a2182f2015-10-22 02:04:41 +0300198 gpio-ranges = <&pfc 0 32 30>;
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200199 #interrupt-cells = <2>;
200 interrupt-controller;
Geert Uytterhoeven81f68832014-04-23 10:25:27 +0200201 clocks = <&mstp9_clks R8A7790_CLK_GPIO1>;
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100202 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200203 };
204
Magnus Damm23de2272013-11-21 14:19:29 +0900205 gpio2: gpio@e6052000 {
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200206 compatible = "renesas,gpio-r8a7790", "renesas,gpio-rcar";
Magnus Damm23de2272013-11-21 14:19:29 +0900207 reg = <0 0xe6052000 0 0x50>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900208 interrupts = <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200209 #gpio-cells = <2>;
210 gpio-controller;
Sergei Shtylyov56a2182f2015-10-22 02:04:41 +0300211 gpio-ranges = <&pfc 0 64 30>;
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200212 #interrupt-cells = <2>;
213 interrupt-controller;
Geert Uytterhoeven81f68832014-04-23 10:25:27 +0200214 clocks = <&mstp9_clks R8A7790_CLK_GPIO2>;
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100215 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200216 };
217
Magnus Damm23de2272013-11-21 14:19:29 +0900218 gpio3: gpio@e6053000 {
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200219 compatible = "renesas,gpio-r8a7790", "renesas,gpio-rcar";
Magnus Damm23de2272013-11-21 14:19:29 +0900220 reg = <0 0xe6053000 0 0x50>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900221 interrupts = <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200222 #gpio-cells = <2>;
223 gpio-controller;
224 gpio-ranges = <&pfc 0 96 32>;
225 #interrupt-cells = <2>;
226 interrupt-controller;
Geert Uytterhoeven81f68832014-04-23 10:25:27 +0200227 clocks = <&mstp9_clks R8A7790_CLK_GPIO3>;
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100228 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200229 };
230
Magnus Damm23de2272013-11-21 14:19:29 +0900231 gpio4: gpio@e6054000 {
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200232 compatible = "renesas,gpio-r8a7790", "renesas,gpio-rcar";
Magnus Damm23de2272013-11-21 14:19:29 +0900233 reg = <0 0xe6054000 0 0x50>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900234 interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200235 #gpio-cells = <2>;
236 gpio-controller;
237 gpio-ranges = <&pfc 0 128 32>;
238 #interrupt-cells = <2>;
239 interrupt-controller;
Geert Uytterhoeven81f68832014-04-23 10:25:27 +0200240 clocks = <&mstp9_clks R8A7790_CLK_GPIO4>;
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100241 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200242 };
243
Magnus Damm23de2272013-11-21 14:19:29 +0900244 gpio5: gpio@e6055000 {
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200245 compatible = "renesas,gpio-r8a7790", "renesas,gpio-rcar";
Magnus Damm23de2272013-11-21 14:19:29 +0900246 reg = <0 0xe6055000 0 0x50>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900247 interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200248 #gpio-cells = <2>;
249 gpio-controller;
250 gpio-ranges = <&pfc 0 160 32>;
251 #interrupt-cells = <2>;
252 interrupt-controller;
Geert Uytterhoeven81f68832014-04-23 10:25:27 +0200253 clocks = <&mstp9_clks R8A7790_CLK_GPIO5>;
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100254 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200255 };
256
Kuninori Morimotoa8b805f2016-01-28 02:45:34 +0000257 thermal: thermal@e61f0000 {
258 compatible = "renesas,thermal-r8a7790",
259 "renesas,rcar-gen2-thermal",
260 "renesas,rcar-thermal";
Magnus Damm03e2f562013-11-20 16:59:30 +0900261 reg = <0 0xe61f0000 0 0x14>, <0 0xe61f0100 0 0x38>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900262 interrupts = <GIC_SPI 69 IRQ_TYPE_LEVEL_HIGH>;
Geert Uytterhoevend3a439d2014-01-07 19:57:14 +0100263 clocks = <&mstp5_clks R8A7790_CLK_THERMAL>;
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100264 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Kuninori Morimotoa8b805f2016-01-28 02:45:34 +0000265 #thermal-sensor-cells = <0>;
Magnus Damm03e2f562013-11-20 16:59:30 +0900266 };
267
Magnus Damm0468b2d2013-03-28 00:49:34 +0900268 timer {
269 compatible = "arm,armv7-timer";
Simon Horman3abb4d52016-01-15 11:44:15 +0900270 interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
271 <GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
272 <GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
273 <GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>;
Magnus Damm0468b2d2013-03-28 00:49:34 +0900274 };
Magnus Damm8f5ec0a2013-03-28 00:49:54 +0900275
Laurent Pinchart39cf6d72014-07-09 15:12:37 +0200276 cmt0: timer@ffca0000 {
Simon Horman37757032014-09-08 09:27:45 +0900277 compatible = "renesas,cmt-48-r8a7790", "renesas,cmt-48-gen2";
Laurent Pinchart39cf6d72014-07-09 15:12:37 +0200278 reg = <0 0xffca0000 0 0x1004>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900279 interrupts = <GIC_SPI 142 IRQ_TYPE_LEVEL_HIGH>,
280 <GIC_SPI 143 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart39cf6d72014-07-09 15:12:37 +0200281 clocks = <&mstp1_clks R8A7790_CLK_CMT0>;
282 clock-names = "fck";
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100283 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Laurent Pinchart39cf6d72014-07-09 15:12:37 +0200284
285 renesas,channels-mask = <0x60>;
286
287 status = "disabled";
288 };
289
290 cmt1: timer@e6130000 {
Simon Horman37757032014-09-08 09:27:45 +0900291 compatible = "renesas,cmt-48-r8a7790", "renesas,cmt-48-gen2";
Laurent Pinchart39cf6d72014-07-09 15:12:37 +0200292 reg = <0 0xe6130000 0 0x1004>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900293 interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>,
294 <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>,
295 <GIC_SPI 122 IRQ_TYPE_LEVEL_HIGH>,
296 <GIC_SPI 123 IRQ_TYPE_LEVEL_HIGH>,
297 <GIC_SPI 124 IRQ_TYPE_LEVEL_HIGH>,
298 <GIC_SPI 125 IRQ_TYPE_LEVEL_HIGH>,
299 <GIC_SPI 126 IRQ_TYPE_LEVEL_HIGH>,
300 <GIC_SPI 127 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart39cf6d72014-07-09 15:12:37 +0200301 clocks = <&mstp3_clks R8A7790_CLK_CMT1>;
302 clock-names = "fck";
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100303 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Laurent Pinchart39cf6d72014-07-09 15:12:37 +0200304
305 renesas,channels-mask = <0xff>;
306
307 status = "disabled";
308 };
309
Magnus Damm8f5ec0a2013-03-28 00:49:54 +0900310 irqc0: interrupt-controller@e61c0000 {
Magnus Damm220fc352013-11-20 09:07:40 +0900311 compatible = "renesas,irqc-r8a7790", "renesas,irqc";
Magnus Damm8f5ec0a2013-03-28 00:49:54 +0900312 #interrupt-cells = <2>;
313 interrupt-controller;
Takashi Yoshii8585deb2013-03-29 16:49:17 +0900314 reg = <0 0xe61c0000 0 0x200>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900315 interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>,
316 <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>,
317 <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>,
318 <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>;
Geert Uytterhoeven61624ca2015-03-18 19:55:59 +0100319 clocks = <&mstp4_clks R8A7790_CLK_IRQC>;
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100320 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Magnus Damm8f5ec0a2013-03-28 00:49:54 +0900321 };
Guennadi Liakhovetski8c9b1aa2013-07-08 17:54:46 +0200322
Laurent Pinchartb9fea492014-07-19 01:50:24 +0200323 dmac0: dma-controller@e6700000 {
Simon Horman4af0a662015-11-13 11:23:48 +0900324 compatible = "renesas,dmac-r8a7790", "renesas,rcar-dmac";
Laurent Pinchartb9fea492014-07-19 01:50:24 +0200325 reg = <0 0xe6700000 0 0x20000>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900326 interrupts = <GIC_SPI 197 IRQ_TYPE_LEVEL_HIGH
327 GIC_SPI 200 IRQ_TYPE_LEVEL_HIGH
328 GIC_SPI 201 IRQ_TYPE_LEVEL_HIGH
329 GIC_SPI 202 IRQ_TYPE_LEVEL_HIGH
330 GIC_SPI 203 IRQ_TYPE_LEVEL_HIGH
331 GIC_SPI 204 IRQ_TYPE_LEVEL_HIGH
332 GIC_SPI 205 IRQ_TYPE_LEVEL_HIGH
333 GIC_SPI 206 IRQ_TYPE_LEVEL_HIGH
334 GIC_SPI 207 IRQ_TYPE_LEVEL_HIGH
335 GIC_SPI 208 IRQ_TYPE_LEVEL_HIGH
336 GIC_SPI 209 IRQ_TYPE_LEVEL_HIGH
337 GIC_SPI 210 IRQ_TYPE_LEVEL_HIGH
338 GIC_SPI 211 IRQ_TYPE_LEVEL_HIGH
339 GIC_SPI 212 IRQ_TYPE_LEVEL_HIGH
340 GIC_SPI 213 IRQ_TYPE_LEVEL_HIGH
341 GIC_SPI 214 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchartb9fea492014-07-19 01:50:24 +0200342 interrupt-names = "error",
343 "ch0", "ch1", "ch2", "ch3",
344 "ch4", "ch5", "ch6", "ch7",
345 "ch8", "ch9", "ch10", "ch11",
346 "ch12", "ch13", "ch14";
347 clocks = <&mstp2_clks R8A7790_CLK_SYS_DMAC0>;
348 clock-names = "fck";
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100349 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Laurent Pinchartb9fea492014-07-19 01:50:24 +0200350 #dma-cells = <1>;
351 dma-channels = <15>;
352 };
353
354 dmac1: dma-controller@e6720000 {
Simon Horman4af0a662015-11-13 11:23:48 +0900355 compatible = "renesas,dmac-r8a7790", "renesas,rcar-dmac";
Laurent Pinchartb9fea492014-07-19 01:50:24 +0200356 reg = <0 0xe6720000 0 0x20000>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900357 interrupts = <GIC_SPI 220 IRQ_TYPE_LEVEL_HIGH
358 GIC_SPI 216 IRQ_TYPE_LEVEL_HIGH
359 GIC_SPI 217 IRQ_TYPE_LEVEL_HIGH
360 GIC_SPI 218 IRQ_TYPE_LEVEL_HIGH
361 GIC_SPI 219 IRQ_TYPE_LEVEL_HIGH
362 GIC_SPI 308 IRQ_TYPE_LEVEL_HIGH
363 GIC_SPI 309 IRQ_TYPE_LEVEL_HIGH
364 GIC_SPI 310 IRQ_TYPE_LEVEL_HIGH
365 GIC_SPI 311 IRQ_TYPE_LEVEL_HIGH
366 GIC_SPI 312 IRQ_TYPE_LEVEL_HIGH
367 GIC_SPI 313 IRQ_TYPE_LEVEL_HIGH
368 GIC_SPI 314 IRQ_TYPE_LEVEL_HIGH
369 GIC_SPI 315 IRQ_TYPE_LEVEL_HIGH
370 GIC_SPI 316 IRQ_TYPE_LEVEL_HIGH
371 GIC_SPI 317 IRQ_TYPE_LEVEL_HIGH
372 GIC_SPI 318 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchartb9fea492014-07-19 01:50:24 +0200373 interrupt-names = "error",
374 "ch0", "ch1", "ch2", "ch3",
375 "ch4", "ch5", "ch6", "ch7",
376 "ch8", "ch9", "ch10", "ch11",
377 "ch12", "ch13", "ch14";
378 clocks = <&mstp2_clks R8A7790_CLK_SYS_DMAC1>;
379 clock-names = "fck";
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100380 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Laurent Pinchartb9fea492014-07-19 01:50:24 +0200381 #dma-cells = <1>;
382 dma-channels = <15>;
383 };
Kuninori Morimotoba3240b2014-11-03 17:44:51 -0800384
385 audma0: dma-controller@ec700000 {
Simon Horman4af0a662015-11-13 11:23:48 +0900386 compatible = "renesas,dmac-r8a7790", "renesas,rcar-dmac";
Kuninori Morimotoba3240b2014-11-03 17:44:51 -0800387 reg = <0 0xec700000 0 0x10000>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900388 interrupts = <GIC_SPI 346 IRQ_TYPE_LEVEL_HIGH
389 GIC_SPI 320 IRQ_TYPE_LEVEL_HIGH
390 GIC_SPI 321 IRQ_TYPE_LEVEL_HIGH
391 GIC_SPI 322 IRQ_TYPE_LEVEL_HIGH
392 GIC_SPI 323 IRQ_TYPE_LEVEL_HIGH
393 GIC_SPI 324 IRQ_TYPE_LEVEL_HIGH
394 GIC_SPI 325 IRQ_TYPE_LEVEL_HIGH
395 GIC_SPI 326 IRQ_TYPE_LEVEL_HIGH
396 GIC_SPI 327 IRQ_TYPE_LEVEL_HIGH
397 GIC_SPI 328 IRQ_TYPE_LEVEL_HIGH
398 GIC_SPI 329 IRQ_TYPE_LEVEL_HIGH
399 GIC_SPI 330 IRQ_TYPE_LEVEL_HIGH
400 GIC_SPI 331 IRQ_TYPE_LEVEL_HIGH
401 GIC_SPI 332 IRQ_TYPE_LEVEL_HIGH>;
Kuninori Morimotoba3240b2014-11-03 17:44:51 -0800402 interrupt-names = "error",
403 "ch0", "ch1", "ch2", "ch3",
404 "ch4", "ch5", "ch6", "ch7",
405 "ch8", "ch9", "ch10", "ch11",
406 "ch12";
407 clocks = <&mstp5_clks R8A7790_CLK_AUDIO_DMAC0>;
408 clock-names = "fck";
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100409 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Kuninori Morimotoba3240b2014-11-03 17:44:51 -0800410 #dma-cells = <1>;
411 dma-channels = <13>;
412 };
413
414 audma1: dma-controller@ec720000 {
Simon Horman4af0a662015-11-13 11:23:48 +0900415 compatible = "renesas,dmac-r8a7790", "renesas,rcar-dmac";
Kuninori Morimotoba3240b2014-11-03 17:44:51 -0800416 reg = <0 0xec720000 0 0x10000>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900417 interrupts = <GIC_SPI 347 IRQ_TYPE_LEVEL_HIGH
418 GIC_SPI 333 IRQ_TYPE_LEVEL_HIGH
419 GIC_SPI 334 IRQ_TYPE_LEVEL_HIGH
420 GIC_SPI 335 IRQ_TYPE_LEVEL_HIGH
421 GIC_SPI 336 IRQ_TYPE_LEVEL_HIGH
422 GIC_SPI 337 IRQ_TYPE_LEVEL_HIGH
423 GIC_SPI 338 IRQ_TYPE_LEVEL_HIGH
424 GIC_SPI 339 IRQ_TYPE_LEVEL_HIGH
425 GIC_SPI 340 IRQ_TYPE_LEVEL_HIGH
426 GIC_SPI 341 IRQ_TYPE_LEVEL_HIGH
427 GIC_SPI 342 IRQ_TYPE_LEVEL_HIGH
428 GIC_SPI 343 IRQ_TYPE_LEVEL_HIGH
429 GIC_SPI 344 IRQ_TYPE_LEVEL_HIGH
430 GIC_SPI 345 IRQ_TYPE_LEVEL_HIGH>;
Kuninori Morimotoba3240b2014-11-03 17:44:51 -0800431 interrupt-names = "error",
432 "ch0", "ch1", "ch2", "ch3",
433 "ch4", "ch5", "ch6", "ch7",
434 "ch8", "ch9", "ch10", "ch11",
435 "ch12";
436 clocks = <&mstp5_clks R8A7790_CLK_AUDIO_DMAC1>;
437 clock-names = "fck";
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100438 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Kuninori Morimotoba3240b2014-11-03 17:44:51 -0800439 #dma-cells = <1>;
440 dma-channels = <13>;
441 };
442
Yoshihiro Shimodaa3ff2092015-05-08 16:13:06 +0900443 usb_dmac0: dma-controller@e65a0000 {
Simon Hormand01c8be2015-12-11 11:59:38 +0900444 compatible = "renesas,r8a7790-usb-dmac", "renesas,usb-dmac";
Yoshihiro Shimodaa3ff2092015-05-08 16:13:06 +0900445 reg = <0 0xe65a0000 0 0x100>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900446 interrupts = <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH
447 GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>;
Yoshihiro Shimodaa3ff2092015-05-08 16:13:06 +0900448 interrupt-names = "ch0", "ch1";
449 clocks = <&mstp3_clks R8A7790_CLK_USBDMAC0>;
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100450 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Yoshihiro Shimodaa3ff2092015-05-08 16:13:06 +0900451 #dma-cells = <1>;
452 dma-channels = <2>;
453 };
454
455 usb_dmac1: dma-controller@e65b0000 {
Simon Hormand01c8be2015-12-11 11:59:38 +0900456 compatible = "renesas,r8a7790-usb-dmac", "renesas,usb-dmac";
Yoshihiro Shimodaa3ff2092015-05-08 16:13:06 +0900457 reg = <0 0xe65b0000 0 0x100>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900458 interrupts = <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH
459 GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>;
Yoshihiro Shimodaa3ff2092015-05-08 16:13:06 +0900460 interrupt-names = "ch0", "ch1";
461 clocks = <&mstp3_clks R8A7790_CLK_USBDMAC1>;
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100462 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Yoshihiro Shimodaa3ff2092015-05-08 16:13:06 +0900463 #dma-cells = <1>;
464 dma-channels = <2>;
465 };
466
Guennadi Liakhovetskiedd2b9f2013-09-26 19:20:58 +0200467 i2c0: i2c@e6508000 {
468 #address-cells = <1>;
469 #size-cells = <0>;
470 compatible = "renesas,i2c-r8a7790";
471 reg = <0 0xe6508000 0 0x40>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900472 interrupts = <GIC_SPI 287 IRQ_TYPE_LEVEL_HIGH>;
Ben Dooks2450bad2014-01-20 11:44:21 +0000473 clocks = <&mstp9_clks R8A7790_CLK_I2C0>;
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100474 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Wolfram Sangac8e7f32015-12-08 10:37:50 +0100475 i2c-scl-internal-delay-ns = <110>;
Guennadi Liakhovetskiedd2b9f2013-09-26 19:20:58 +0200476 status = "disabled";
477 };
478
479 i2c1: i2c@e6518000 {
480 #address-cells = <1>;
481 #size-cells = <0>;
482 compatible = "renesas,i2c-r8a7790";
483 reg = <0 0xe6518000 0 0x40>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900484 interrupts = <GIC_SPI 288 IRQ_TYPE_LEVEL_HIGH>;
Ben Dooks2450bad2014-01-20 11:44:21 +0000485 clocks = <&mstp9_clks R8A7790_CLK_I2C1>;
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100486 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Wolfram Sangac8e7f32015-12-08 10:37:50 +0100487 i2c-scl-internal-delay-ns = <6>;
Guennadi Liakhovetskiedd2b9f2013-09-26 19:20:58 +0200488 status = "disabled";
489 };
490
491 i2c2: i2c@e6530000 {
492 #address-cells = <1>;
493 #size-cells = <0>;
494 compatible = "renesas,i2c-r8a7790";
495 reg = <0 0xe6530000 0 0x40>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900496 interrupts = <GIC_SPI 286 IRQ_TYPE_LEVEL_HIGH>;
Ben Dooks2450bad2014-01-20 11:44:21 +0000497 clocks = <&mstp9_clks R8A7790_CLK_I2C2>;
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100498 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Wolfram Sangac8e7f32015-12-08 10:37:50 +0100499 i2c-scl-internal-delay-ns = <6>;
Guennadi Liakhovetskiedd2b9f2013-09-26 19:20:58 +0200500 status = "disabled";
501 };
502
503 i2c3: i2c@e6540000 {
504 #address-cells = <1>;
505 #size-cells = <0>;
506 compatible = "renesas,i2c-r8a7790";
507 reg = <0 0xe6540000 0 0x40>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900508 interrupts = <GIC_SPI 290 IRQ_TYPE_LEVEL_HIGH>;
Ben Dooks2450bad2014-01-20 11:44:21 +0000509 clocks = <&mstp9_clks R8A7790_CLK_I2C3>;
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100510 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Wolfram Sangac8e7f32015-12-08 10:37:50 +0100511 i2c-scl-internal-delay-ns = <110>;
Guennadi Liakhovetskiedd2b9f2013-09-26 19:20:58 +0200512 status = "disabled";
513 };
514
Wolfram Sang05f39912014-03-25 19:56:29 +0100515 iic0: i2c@e6500000 {
516 #address-cells = <1>;
517 #size-cells = <0>;
518 compatible = "renesas,iic-r8a7790", "renesas,rmobile-iic";
519 reg = <0 0xe6500000 0 0x425>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900520 interrupts = <GIC_SPI 174 IRQ_TYPE_LEVEL_HIGH>;
Wolfram Sang05f39912014-03-25 19:56:29 +0100521 clocks = <&mstp3_clks R8A7790_CLK_IIC0>;
Niklas Söderlundbadf8572016-05-12 10:54:42 +0200522 dmas = <&dmac0 0x61>, <&dmac0 0x62>,
523 <&dmac1 0x61>, <&dmac1 0x62>;
524 dma-names = "tx", "rx", "tx", "rx";
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100525 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Wolfram Sang05f39912014-03-25 19:56:29 +0100526 status = "disabled";
527 };
528
529 iic1: i2c@e6510000 {
530 #address-cells = <1>;
531 #size-cells = <0>;
532 compatible = "renesas,iic-r8a7790", "renesas,rmobile-iic";
533 reg = <0 0xe6510000 0 0x425>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900534 interrupts = <GIC_SPI 175 IRQ_TYPE_LEVEL_HIGH>;
Wolfram Sang05f39912014-03-25 19:56:29 +0100535 clocks = <&mstp3_clks R8A7790_CLK_IIC1>;
Niklas Söderlundbadf8572016-05-12 10:54:42 +0200536 dmas = <&dmac0 0x65>, <&dmac0 0x66>,
537 <&dmac1 0x65>, <&dmac1 0x66>;
538 dma-names = "tx", "rx", "tx", "rx";
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100539 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Wolfram Sang05f39912014-03-25 19:56:29 +0100540 status = "disabled";
541 };
542
543 iic2: i2c@e6520000 {
544 #address-cells = <1>;
545 #size-cells = <0>;
546 compatible = "renesas,iic-r8a7790", "renesas,rmobile-iic";
547 reg = <0 0xe6520000 0 0x425>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900548 interrupts = <GIC_SPI 176 IRQ_TYPE_LEVEL_HIGH>;
Wolfram Sang05f39912014-03-25 19:56:29 +0100549 clocks = <&mstp3_clks R8A7790_CLK_IIC2>;
Niklas Söderlundbadf8572016-05-12 10:54:42 +0200550 dmas = <&dmac0 0x69>, <&dmac0 0x6a>,
551 <&dmac1 0x69>, <&dmac1 0x6a>;
552 dma-names = "tx", "rx", "tx", "rx";
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100553 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Wolfram Sang05f39912014-03-25 19:56:29 +0100554 status = "disabled";
555 };
556
557 iic3: i2c@e60b0000 {
558 #address-cells = <1>;
559 #size-cells = <0>;
560 compatible = "renesas,iic-r8a7790", "renesas,rmobile-iic";
561 reg = <0 0xe60b0000 0 0x425>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900562 interrupts = <GIC_SPI 173 IRQ_TYPE_LEVEL_HIGH>;
Wolfram Sang05f39912014-03-25 19:56:29 +0100563 clocks = <&mstp9_clks R8A7790_CLK_IICDVFS>;
Niklas Söderlundbadf8572016-05-12 10:54:42 +0200564 dmas = <&dmac0 0x77>, <&dmac0 0x78>,
565 <&dmac1 0x77>, <&dmac1 0x78>;
566 dma-names = "tx", "rx", "tx", "rx";
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100567 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Wolfram Sang05f39912014-03-25 19:56:29 +0100568 status = "disabled";
569 };
570
Laurent Pinchart22c2b782014-10-26 19:40:11 +0200571 mmcif0: mmc@ee200000 {
Magnus Damm063e85602013-11-20 09:05:53 +0900572 compatible = "renesas,mmcif-r8a7790", "renesas,sh-mmcif";
Guennadi Liakhovetski8c9b1aa2013-07-08 17:54:46 +0200573 reg = <0 0xee200000 0 0x80>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900574 interrupts = <GIC_SPI 169 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart72197ca2013-12-11 15:05:15 +0100575 clocks = <&mstp3_clks R8A7790_CLK_MMCIF0>;
Niklas Söderlundbadf8572016-05-12 10:54:42 +0200576 dmas = <&dmac0 0xd1>, <&dmac0 0xd2>,
577 <&dmac1 0xd1>, <&dmac1 0xd2>;
578 dma-names = "tx", "rx", "tx", "rx";
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100579 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Guennadi Liakhovetski8c9b1aa2013-07-08 17:54:46 +0200580 reg-io-width = <4>;
581 status = "disabled";
Kuninori Morimoto96370052015-05-14 07:23:04 +0000582 max-frequency = <97500000>;
Guennadi Liakhovetski8c9b1aa2013-07-08 17:54:46 +0200583 };
584
Kuninori Morimotob718aa42013-10-21 19:36:13 -0700585 mmcif1: mmc@ee220000 {
Magnus Damm063e85602013-11-20 09:05:53 +0900586 compatible = "renesas,mmcif-r8a7790", "renesas,sh-mmcif";
Guennadi Liakhovetski8c9b1aa2013-07-08 17:54:46 +0200587 reg = <0 0xee220000 0 0x80>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900588 interrupts = <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart72197ca2013-12-11 15:05:15 +0100589 clocks = <&mstp3_clks R8A7790_CLK_MMCIF1>;
Niklas Söderlundbadf8572016-05-12 10:54:42 +0200590 dmas = <&dmac0 0xe1>, <&dmac0 0xe2>,
591 <&dmac1 0xe1>, <&dmac1 0xe2>;
592 dma-names = "tx", "rx", "tx", "rx";
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100593 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Guennadi Liakhovetski8c9b1aa2013-07-08 17:54:46 +0200594 reg-io-width = <4>;
595 status = "disabled";
Kuninori Morimoto96370052015-05-14 07:23:04 +0000596 max-frequency = <97500000>;
Guennadi Liakhovetski8c9b1aa2013-07-08 17:54:46 +0200597 };
598
Laurent Pinchart9694c772013-05-09 15:05:57 +0200599 pfc: pfc@e6060000 {
600 compatible = "renesas,pfc-r8a7790";
601 reg = <0 0xe6060000 0 0x250>;
602 };
Olof Johansson55689bf2013-08-14 00:24:05 -0700603
Kuninori Morimotob718aa42013-10-21 19:36:13 -0700604 sdhi0: sd@ee100000 {
Guennadi Liakhovetskidf1d0582013-08-29 17:14:49 +0200605 compatible = "renesas,sdhi-r8a7790";
Kuninori Morimoto66f47ed2015-02-24 02:20:37 +0000606 reg = <0 0xee100000 0 0x328>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900607 interrupts = <GIC_SPI 165 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart72197ca2013-12-11 15:05:15 +0100608 clocks = <&mstp3_clks R8A7790_CLK_SDHI0>;
Niklas Söderlundbadf8572016-05-12 10:54:42 +0200609 dmas = <&dmac0 0xcd>, <&dmac0 0xce>,
610 <&dmac1 0xcd>, <&dmac1 0xce>;
611 dma-names = "tx", "rx", "tx", "rx";
Wolfram Sang21c7d0f2016-04-18 11:41:30 +0200612 max-frequency = <195000000>;
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100613 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Guennadi Liakhovetski8c9b1aa2013-07-08 17:54:46 +0200614 status = "disabled";
615 };
616
Kuninori Morimotob718aa42013-10-21 19:36:13 -0700617 sdhi1: sd@ee120000 {
Guennadi Liakhovetskidf1d0582013-08-29 17:14:49 +0200618 compatible = "renesas,sdhi-r8a7790";
Kuninori Morimoto66f47ed2015-02-24 02:20:37 +0000619 reg = <0 0xee120000 0 0x328>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900620 interrupts = <GIC_SPI 166 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart72197ca2013-12-11 15:05:15 +0100621 clocks = <&mstp3_clks R8A7790_CLK_SDHI1>;
Niklas Söderlundbadf8572016-05-12 10:54:42 +0200622 dmas = <&dmac0 0xc9>, <&dmac0 0xca>,
623 <&dmac1 0xc9>, <&dmac1 0xca>;
624 dma-names = "tx", "rx", "tx", "rx";
Wolfram Sang21c7d0f2016-04-18 11:41:30 +0200625 max-frequency = <195000000>;
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100626 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Guennadi Liakhovetski8c9b1aa2013-07-08 17:54:46 +0200627 status = "disabled";
628 };
629
Kuninori Morimotob718aa42013-10-21 19:36:13 -0700630 sdhi2: sd@ee140000 {
Guennadi Liakhovetskidf1d0582013-08-29 17:14:49 +0200631 compatible = "renesas,sdhi-r8a7790";
Guennadi Liakhovetski8c9b1aa2013-07-08 17:54:46 +0200632 reg = <0 0xee140000 0 0x100>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900633 interrupts = <GIC_SPI 167 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart72197ca2013-12-11 15:05:15 +0100634 clocks = <&mstp3_clks R8A7790_CLK_SDHI2>;
Niklas Söderlundbadf8572016-05-12 10:54:42 +0200635 dmas = <&dmac0 0xc1>, <&dmac0 0xc2>,
636 <&dmac1 0xc1>, <&dmac1 0xc2>;
637 dma-names = "tx", "rx", "tx", "rx";
Ben Hutchings22f708b2016-04-01 17:44:38 +0200638 max-frequency = <97500000>;
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100639 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Guennadi Liakhovetski8c9b1aa2013-07-08 17:54:46 +0200640 status = "disabled";
641 };
642
Kuninori Morimotob718aa42013-10-21 19:36:13 -0700643 sdhi3: sd@ee160000 {
Guennadi Liakhovetskidf1d0582013-08-29 17:14:49 +0200644 compatible = "renesas,sdhi-r8a7790";
Guennadi Liakhovetski8c9b1aa2013-07-08 17:54:46 +0200645 reg = <0 0xee160000 0 0x100>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900646 interrupts = <GIC_SPI 168 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart72197ca2013-12-11 15:05:15 +0100647 clocks = <&mstp3_clks R8A7790_CLK_SDHI3>;
Niklas Söderlundbadf8572016-05-12 10:54:42 +0200648 dmas = <&dmac0 0xd3>, <&dmac0 0xd4>,
649 <&dmac1 0xd3>, <&dmac1 0xd4>;
650 dma-names = "tx", "rx", "tx", "rx";
Ben Hutchings22f708b2016-04-01 17:44:38 +0200651 max-frequency = <97500000>;
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100652 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Guennadi Liakhovetski8c9b1aa2013-07-08 17:54:46 +0200653 status = "disabled";
654 };
Laurent Pinchart22a1f592013-12-11 15:05:14 +0100655
Laurent Pinchart597af202013-10-29 16:23:12 +0100656 scifa0: serial@e6c40000 {
Geert Uytterhoevena20dc9f2016-01-29 10:32:04 +0100657 compatible = "renesas,scifa-r8a7790",
658 "renesas,rcar-gen2-scifa", "renesas,scifa";
Laurent Pinchart597af202013-10-29 16:23:12 +0100659 reg = <0 0xe6c40000 0 64>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900660 interrupts = <GIC_SPI 144 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart597af202013-10-29 16:23:12 +0100661 clocks = <&mstp2_clks R8A7790_CLK_SCIFA0>;
Laurent Pinchart6c6e12a2016-01-29 10:47:37 +0100662 clock-names = "fck";
Niklas Söderlundbadf8572016-05-12 10:54:42 +0200663 dmas = <&dmac0 0x21>, <&dmac0 0x22>,
664 <&dmac1 0x21>, <&dmac1 0x22>;
665 dma-names = "tx", "rx", "tx", "rx";
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100666 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Laurent Pinchart597af202013-10-29 16:23:12 +0100667 status = "disabled";
668 };
669
670 scifa1: serial@e6c50000 {
Geert Uytterhoevena20dc9f2016-01-29 10:32:04 +0100671 compatible = "renesas,scifa-r8a7790",
672 "renesas,rcar-gen2-scifa", "renesas,scifa";
Laurent Pinchart597af202013-10-29 16:23:12 +0100673 reg = <0 0xe6c50000 0 64>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900674 interrupts = <GIC_SPI 145 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart597af202013-10-29 16:23:12 +0100675 clocks = <&mstp2_clks R8A7790_CLK_SCIFA1>;
Laurent Pinchart6c6e12a2016-01-29 10:47:37 +0100676 clock-names = "fck";
Niklas Söderlundbadf8572016-05-12 10:54:42 +0200677 dmas = <&dmac0 0x25>, <&dmac0 0x26>,
678 <&dmac1 0x25>, <&dmac1 0x26>;
679 dma-names = "tx", "rx", "tx", "rx";
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100680 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Laurent Pinchart597af202013-10-29 16:23:12 +0100681 status = "disabled";
682 };
683
684 scifa2: serial@e6c60000 {
Geert Uytterhoevena20dc9f2016-01-29 10:32:04 +0100685 compatible = "renesas,scifa-r8a7790",
686 "renesas,rcar-gen2-scifa", "renesas,scifa";
Laurent Pinchart597af202013-10-29 16:23:12 +0100687 reg = <0 0xe6c60000 0 64>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900688 interrupts = <GIC_SPI 151 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart597af202013-10-29 16:23:12 +0100689 clocks = <&mstp2_clks R8A7790_CLK_SCIFA2>;
Laurent Pinchart6c6e12a2016-01-29 10:47:37 +0100690 clock-names = "fck";
Niklas Söderlundbadf8572016-05-12 10:54:42 +0200691 dmas = <&dmac0 0x27>, <&dmac0 0x28>,
692 <&dmac1 0x27>, <&dmac1 0x28>;
693 dma-names = "tx", "rx", "tx", "rx";
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100694 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Laurent Pinchart597af202013-10-29 16:23:12 +0100695 status = "disabled";
696 };
697
698 scifb0: serial@e6c20000 {
Geert Uytterhoevena20dc9f2016-01-29 10:32:04 +0100699 compatible = "renesas,scifb-r8a7790",
700 "renesas,rcar-gen2-scifb", "renesas,scifb";
Laurent Pinchart597af202013-10-29 16:23:12 +0100701 reg = <0 0xe6c20000 0 64>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900702 interrupts = <GIC_SPI 148 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart597af202013-10-29 16:23:12 +0100703 clocks = <&mstp2_clks R8A7790_CLK_SCIFB0>;
Laurent Pinchart6c6e12a2016-01-29 10:47:37 +0100704 clock-names = "fck";
Niklas Söderlundbadf8572016-05-12 10:54:42 +0200705 dmas = <&dmac0 0x3d>, <&dmac0 0x3e>,
706 <&dmac1 0x3d>, <&dmac1 0x3e>;
707 dma-names = "tx", "rx", "tx", "rx";
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100708 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Laurent Pinchart597af202013-10-29 16:23:12 +0100709 status = "disabled";
710 };
711
712 scifb1: serial@e6c30000 {
Geert Uytterhoevena20dc9f2016-01-29 10:32:04 +0100713 compatible = "renesas,scifb-r8a7790",
714 "renesas,rcar-gen2-scifb", "renesas,scifb";
Laurent Pinchart597af202013-10-29 16:23:12 +0100715 reg = <0 0xe6c30000 0 64>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900716 interrupts = <GIC_SPI 149 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart597af202013-10-29 16:23:12 +0100717 clocks = <&mstp2_clks R8A7790_CLK_SCIFB1>;
Laurent Pinchart6c6e12a2016-01-29 10:47:37 +0100718 clock-names = "fck";
Niklas Söderlundbadf8572016-05-12 10:54:42 +0200719 dmas = <&dmac0 0x19>, <&dmac0 0x1a>,
720 <&dmac1 0x19>, <&dmac1 0x1a>;
721 dma-names = "tx", "rx", "tx", "rx";
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100722 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Laurent Pinchart597af202013-10-29 16:23:12 +0100723 status = "disabled";
724 };
725
726 scifb2: serial@e6ce0000 {
Geert Uytterhoevena20dc9f2016-01-29 10:32:04 +0100727 compatible = "renesas,scifb-r8a7790",
728 "renesas,rcar-gen2-scifb", "renesas,scifb";
Laurent Pinchart597af202013-10-29 16:23:12 +0100729 reg = <0 0xe6ce0000 0 64>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900730 interrupts = <GIC_SPI 150 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart597af202013-10-29 16:23:12 +0100731 clocks = <&mstp2_clks R8A7790_CLK_SCIFB2>;
Laurent Pinchart6c6e12a2016-01-29 10:47:37 +0100732 clock-names = "fck";
Niklas Söderlundbadf8572016-05-12 10:54:42 +0200733 dmas = <&dmac0 0x1d>, <&dmac0 0x1e>,
734 <&dmac1 0x1d>, <&dmac1 0x1e>;
735 dma-names = "tx", "rx", "tx", "rx";
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100736 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Laurent Pinchart597af202013-10-29 16:23:12 +0100737 status = "disabled";
738 };
739
740 scif0: serial@e6e60000 {
Geert Uytterhoevena20dc9f2016-01-29 10:32:04 +0100741 compatible = "renesas,scif-r8a7790", "renesas,rcar-gen2-scif",
742 "renesas,scif";
Laurent Pinchart597af202013-10-29 16:23:12 +0100743 reg = <0 0xe6e60000 0 64>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900744 interrupts = <GIC_SPI 152 IRQ_TYPE_LEVEL_HIGH>;
Geert Uytterhoeven42af65e2016-01-29 11:04:39 +0100745 clocks = <&mstp7_clks R8A7790_CLK_SCIF0>, <&zs_clk>,
746 <&scif_clk>;
747 clock-names = "fck", "brg_int", "scif_clk";
Niklas Söderlundbadf8572016-05-12 10:54:42 +0200748 dmas = <&dmac0 0x29>, <&dmac0 0x2a>,
749 <&dmac1 0x29>, <&dmac1 0x2a>;
750 dma-names = "tx", "rx", "tx", "rx";
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100751 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Laurent Pinchart597af202013-10-29 16:23:12 +0100752 status = "disabled";
753 };
754
755 scif1: serial@e6e68000 {
Geert Uytterhoevena20dc9f2016-01-29 10:32:04 +0100756 compatible = "renesas,scif-r8a7790", "renesas,rcar-gen2-scif",
757 "renesas,scif";
Laurent Pinchart597af202013-10-29 16:23:12 +0100758 reg = <0 0xe6e68000 0 64>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900759 interrupts = <GIC_SPI 153 IRQ_TYPE_LEVEL_HIGH>;
Geert Uytterhoeven42af65e2016-01-29 11:04:39 +0100760 clocks = <&mstp7_clks R8A7790_CLK_SCIF1>, <&zs_clk>,
761 <&scif_clk>;
762 clock-names = "fck", "brg_int", "scif_clk";
Niklas Söderlundbadf8572016-05-12 10:54:42 +0200763 dmas = <&dmac0 0x2d>, <&dmac0 0x2e>,
764 <&dmac1 0x2d>, <&dmac1 0x2e>;
765 dma-names = "tx", "rx", "tx", "rx";
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100766 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Laurent Pinchart597af202013-10-29 16:23:12 +0100767 status = "disabled";
768 };
769
Geert Uytterhoeven022869a2016-03-03 10:32:41 +0100770 scif2: serial@e6e56000 {
771 compatible = "renesas,scif-r8a7790", "renesas,rcar-gen2-scif",
772 "renesas,scif";
773 reg = <0 0xe6e56000 0 64>;
774 interrupts = <GIC_SPI 164 IRQ_TYPE_LEVEL_HIGH>;
775 clocks = <&mstp3_clks R8A7790_CLK_SCIF2>, <&zs_clk>,
776 <&scif_clk>;
777 clock-names = "fck", "brg_int", "scif_clk";
Niklas Söderlundbadf8572016-05-12 10:54:42 +0200778 dmas = <&dmac0 0x2b>, <&dmac0 0x2c>,
779 <&dmac1 0x2b>, <&dmac1 0x2c>;
780 dma-names = "tx", "rx", "tx", "rx";
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100781 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Geert Uytterhoeven022869a2016-03-03 10:32:41 +0100782 status = "disabled";
783 };
784
Laurent Pinchart597af202013-10-29 16:23:12 +0100785 hscif0: serial@e62c0000 {
Geert Uytterhoevena20dc9f2016-01-29 10:32:04 +0100786 compatible = "renesas,hscif-r8a7790",
787 "renesas,rcar-gen2-hscif", "renesas,hscif";
Laurent Pinchart597af202013-10-29 16:23:12 +0100788 reg = <0 0xe62c0000 0 96>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900789 interrupts = <GIC_SPI 154 IRQ_TYPE_LEVEL_HIGH>;
Geert Uytterhoeven42af65e2016-01-29 11:04:39 +0100790 clocks = <&mstp7_clks R8A7790_CLK_HSCIF0>, <&zs_clk>,
791 <&scif_clk>;
792 clock-names = "fck", "brg_int", "scif_clk";
Niklas Söderlundbadf8572016-05-12 10:54:42 +0200793 dmas = <&dmac0 0x39>, <&dmac0 0x3a>,
794 <&dmac1 0x39>, <&dmac1 0x3a>;
795 dma-names = "tx", "rx", "tx", "rx";
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100796 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Laurent Pinchart597af202013-10-29 16:23:12 +0100797 status = "disabled";
798 };
799
800 hscif1: serial@e62c8000 {
Geert Uytterhoevena20dc9f2016-01-29 10:32:04 +0100801 compatible = "renesas,hscif-r8a7790",
802 "renesas,rcar-gen2-hscif", "renesas,hscif";
Laurent Pinchart597af202013-10-29 16:23:12 +0100803 reg = <0 0xe62c8000 0 96>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900804 interrupts = <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>;
Geert Uytterhoeven42af65e2016-01-29 11:04:39 +0100805 clocks = <&mstp7_clks R8A7790_CLK_HSCIF1>, <&zs_clk>,
806 <&scif_clk>;
807 clock-names = "fck", "brg_int", "scif_clk";
Niklas Söderlundbadf8572016-05-12 10:54:42 +0200808 dmas = <&dmac0 0x4d>, <&dmac0 0x4e>,
809 <&dmac1 0x4d>, <&dmac1 0x4e>;
810 dma-names = "tx", "rx", "tx", "rx";
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100811 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Laurent Pinchart597af202013-10-29 16:23:12 +0100812 status = "disabled";
813 };
814
Sergei Shtylyovd8913c62014-02-20 02:20:43 +0300815 ether: ethernet@ee700000 {
816 compatible = "renesas,ether-r8a7790";
817 reg = <0 0xee700000 0 0x400>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900818 interrupts = <GIC_SPI 162 IRQ_TYPE_LEVEL_HIGH>;
Sergei Shtylyovd8913c62014-02-20 02:20:43 +0300819 clocks = <&mstp8_clks R8A7790_CLK_ETHER>;
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100820 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Sergei Shtylyovd8913c62014-02-20 02:20:43 +0300821 phy-mode = "rmii";
822 #address-cells = <1>;
823 #size-cells = <0>;
824 status = "disabled";
825 };
826
Sergei Shtylyovf25d6b92015-06-16 02:43:51 +0300827 avb: ethernet@e6800000 {
Simon Hormand92df7e2016-02-23 10:17:45 +0900828 compatible = "renesas,etheravb-r8a7790",
829 "renesas,etheravb-rcar-gen2";
Sergei Shtylyovf25d6b92015-06-16 02:43:51 +0300830 reg = <0 0xe6800000 0 0x800>, <0 0xee0e8000 0 0x4000>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900831 interrupts = <GIC_SPI 163 IRQ_TYPE_LEVEL_HIGH>;
Sergei Shtylyovf25d6b92015-06-16 02:43:51 +0300832 clocks = <&mstp8_clks R8A7790_CLK_ETHERAVB>;
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100833 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Sergei Shtylyovf25d6b92015-06-16 02:43:51 +0300834 #address-cells = <1>;
835 #size-cells = <0>;
836 status = "disabled";
837 };
838
Valentine Barshakcde630f2014-01-14 21:05:30 +0400839 sata0: sata@ee300000 {
840 compatible = "renesas,sata-r8a7790";
841 reg = <0 0xee300000 0 0x2000>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900842 interrupts = <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>;
Valentine Barshakcde630f2014-01-14 21:05:30 +0400843 clocks = <&mstp8_clks R8A7790_CLK_SATA0>;
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100844 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Valentine Barshakcde630f2014-01-14 21:05:30 +0400845 status = "disabled";
846 };
847
848 sata1: sata@ee500000 {
849 compatible = "renesas,sata-r8a7790";
850 reg = <0 0xee500000 0 0x2000>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900851 interrupts = <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>;
Valentine Barshakcde630f2014-01-14 21:05:30 +0400852 clocks = <&mstp8_clks R8A7790_CLK_SATA1>;
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100853 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Valentine Barshakcde630f2014-01-14 21:05:30 +0400854 status = "disabled";
855 };
856
Yoshihiro Shimodaae0a5552014-10-24 19:44:33 +0900857 hsusb: usb@e6590000 {
Simon Hormand87ec942016-01-04 08:20:17 +1100858 compatible = "renesas,usbhs-r8a7790", "renesas,rcar-gen2-usbhs";
Yoshihiro Shimodaae0a5552014-10-24 19:44:33 +0900859 reg = <0 0xe6590000 0 0x100>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900860 interrupts = <GIC_SPI 107 IRQ_TYPE_LEVEL_HIGH>;
Yoshihiro Shimodaae0a5552014-10-24 19:44:33 +0900861 clocks = <&mstp7_clks R8A7790_CLK_HSUSB>;
Yoshihiro Shimodae8295dc2015-05-08 16:13:07 +0900862 dmas = <&usb_dmac0 0>, <&usb_dmac0 1>,
863 <&usb_dmac1 0>, <&usb_dmac1 1>;
864 dma-names = "ch0", "ch1", "ch2", "ch3";
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100865 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Geert Uytterhoeven484adb02015-08-04 14:28:10 +0200866 renesas,buswait = <4>;
867 phys = <&usb0 1>;
868 phy-names = "usb";
Yoshihiro Shimodaae0a5552014-10-24 19:44:33 +0900869 status = "disabled";
870 };
871
Sergei Shtylyove089f652014-09-27 01:00:20 +0400872 usbphy: usb-phy@e6590100 {
873 compatible = "renesas,usb-phy-r8a7790";
874 reg = <0 0xe6590100 0 0x100>;
875 #address-cells = <1>;
876 #size-cells = <0>;
877 clocks = <&mstp7_clks R8A7790_CLK_HSUSB>;
878 clock-names = "usbhs";
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100879 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Sergei Shtylyove089f652014-09-27 01:00:20 +0400880 status = "disabled";
881
882 usb0: usb-channel@0 {
883 reg = <0>;
884 #phy-cells = <1>;
885 };
886 usb2: usb-channel@2 {
887 reg = <2>;
888 #phy-cells = <1>;
889 };
890 };
891
Ben Dooks9f685bf2014-08-13 00:16:18 +0400892 vin0: video@e6ef0000 {
893 compatible = "renesas,vin-r8a7790";
Ben Dooks9f685bf2014-08-13 00:16:18 +0400894 reg = <0 0xe6ef0000 0 0x1000>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900895 interrupts = <GIC_SPI 188 IRQ_TYPE_LEVEL_HIGH>;
Geert Uytterhoeven484adb02015-08-04 14:28:10 +0200896 clocks = <&mstp8_clks R8A7790_CLK_VIN0>;
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100897 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Ben Dooks9f685bf2014-08-13 00:16:18 +0400898 status = "disabled";
899 };
900
901 vin1: video@e6ef1000 {
902 compatible = "renesas,vin-r8a7790";
Ben Dooks9f685bf2014-08-13 00:16:18 +0400903 reg = <0 0xe6ef1000 0 0x1000>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900904 interrupts = <GIC_SPI 189 IRQ_TYPE_LEVEL_HIGH>;
Geert Uytterhoeven484adb02015-08-04 14:28:10 +0200905 clocks = <&mstp8_clks R8A7790_CLK_VIN1>;
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100906 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Ben Dooks9f685bf2014-08-13 00:16:18 +0400907 status = "disabled";
908 };
909
910 vin2: video@e6ef2000 {
911 compatible = "renesas,vin-r8a7790";
Ben Dooks9f685bf2014-08-13 00:16:18 +0400912 reg = <0 0xe6ef2000 0 0x1000>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900913 interrupts = <GIC_SPI 190 IRQ_TYPE_LEVEL_HIGH>;
Geert Uytterhoeven484adb02015-08-04 14:28:10 +0200914 clocks = <&mstp8_clks R8A7790_CLK_VIN2>;
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100915 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Ben Dooks9f685bf2014-08-13 00:16:18 +0400916 status = "disabled";
917 };
918
919 vin3: video@e6ef3000 {
920 compatible = "renesas,vin-r8a7790";
Ben Dooks9f685bf2014-08-13 00:16:18 +0400921 reg = <0 0xe6ef3000 0 0x1000>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900922 interrupts = <GIC_SPI 191 IRQ_TYPE_LEVEL_HIGH>;
Geert Uytterhoeven484adb02015-08-04 14:28:10 +0200923 clocks = <&mstp8_clks R8A7790_CLK_VIN3>;
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100924 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Ben Dooks9f685bf2014-08-13 00:16:18 +0400925 status = "disabled";
926 };
927
Laurent Pinchart3ac6a832014-01-21 16:00:46 +0100928 vsp1@fe920000 {
929 compatible = "renesas,vsp1";
930 reg = <0 0xfe920000 0 0x8000>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900931 interrupts = <GIC_SPI 266 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart3ac6a832014-01-21 16:00:46 +0100932 clocks = <&mstp1_clks R8A7790_CLK_VSP1_R>;
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100933 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Laurent Pinchart3ac6a832014-01-21 16:00:46 +0100934
935 renesas,has-sru;
936 renesas,#rpf = <5>;
937 renesas,#uds = <1>;
938 renesas,#wpf = <4>;
939 };
940
941 vsp1@fe928000 {
942 compatible = "renesas,vsp1";
943 reg = <0 0xfe928000 0 0x8000>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900944 interrupts = <GIC_SPI 267 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart3ac6a832014-01-21 16:00:46 +0100945 clocks = <&mstp1_clks R8A7790_CLK_VSP1_S>;
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100946 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Laurent Pinchart3ac6a832014-01-21 16:00:46 +0100947
948 renesas,has-lut;
949 renesas,has-sru;
950 renesas,#rpf = <5>;
951 renesas,#uds = <3>;
952 renesas,#wpf = <4>;
953 };
954
955 vsp1@fe930000 {
956 compatible = "renesas,vsp1";
957 reg = <0 0xfe930000 0 0x8000>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900958 interrupts = <GIC_SPI 246 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart3ac6a832014-01-21 16:00:46 +0100959 clocks = <&mstp1_clks R8A7790_CLK_VSP1_DU0>;
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100960 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Laurent Pinchart3ac6a832014-01-21 16:00:46 +0100961
962 renesas,has-lif;
963 renesas,has-lut;
964 renesas,#rpf = <4>;
965 renesas,#uds = <1>;
966 renesas,#wpf = <4>;
967 };
968
969 vsp1@fe938000 {
970 compatible = "renesas,vsp1";
971 reg = <0 0xfe938000 0 0x8000>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900972 interrupts = <GIC_SPI 247 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart3ac6a832014-01-21 16:00:46 +0100973 clocks = <&mstp1_clks R8A7790_CLK_VSP1_DU1>;
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100974 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Laurent Pinchart3ac6a832014-01-21 16:00:46 +0100975
976 renesas,has-lif;
977 renesas,has-lut;
978 renesas,#rpf = <4>;
979 renesas,#uds = <1>;
980 renesas,#wpf = <4>;
981 };
982
983 du: display@feb00000 {
984 compatible = "renesas,du-r8a7790";
985 reg = <0 0xfeb00000 0 0x70000>,
986 <0 0xfeb90000 0 0x1c>,
987 <0 0xfeb94000 0 0x1c>;
988 reg-names = "du", "lvds.0", "lvds.1";
Simon Horman3abb4d52016-01-15 11:44:15 +0900989 interrupts = <GIC_SPI 256 IRQ_TYPE_LEVEL_HIGH>,
990 <GIC_SPI 268 IRQ_TYPE_LEVEL_HIGH>,
991 <GIC_SPI 269 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart3ac6a832014-01-21 16:00:46 +0100992 clocks = <&mstp7_clks R8A7790_CLK_DU0>,
993 <&mstp7_clks R8A7790_CLK_DU1>,
994 <&mstp7_clks R8A7790_CLK_DU2>,
995 <&mstp7_clks R8A7790_CLK_LVDS0>,
996 <&mstp7_clks R8A7790_CLK_LVDS1>;
997 clock-names = "du.0", "du.1", "du.2", "lvds.0", "lvds.1";
998 status = "disabled";
999
1000 ports {
1001 #address-cells = <1>;
1002 #size-cells = <0>;
1003
1004 port@0 {
1005 reg = <0>;
1006 du_out_rgb: endpoint {
1007 };
1008 };
1009 port@1 {
1010 reg = <1>;
1011 du_out_lvds0: endpoint {
1012 };
1013 };
1014 port@2 {
1015 reg = <2>;
1016 du_out_lvds1: endpoint {
1017 };
1018 };
1019 };
1020 };
1021
Sergei Shtylyov6a7742b2015-01-06 00:34:42 +03001022 can0: can@e6e80000 {
Simon Horman28e941d2016-03-14 11:13:59 +09001023 compatible = "renesas,can-r8a7790", "renesas,rcar-gen2-can";
Sergei Shtylyov6a7742b2015-01-06 00:34:42 +03001024 reg = <0 0xe6e80000 0 0x1000>;
Simon Horman3abb4d52016-01-15 11:44:15 +09001025 interrupts = <GIC_SPI 186 IRQ_TYPE_LEVEL_HIGH>;
Sergei Shtylyov6a7742b2015-01-06 00:34:42 +03001026 clocks = <&mstp9_clks R8A7790_CLK_RCAN0>,
1027 <&cpg_clocks R8A7790_CLK_RCAN>, <&can_clk>;
1028 clock-names = "clkp1", "clkp2", "can_clk";
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +01001029 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Sergei Shtylyov6a7742b2015-01-06 00:34:42 +03001030 status = "disabled";
1031 };
1032
1033 can1: can@e6e88000 {
Simon Horman28e941d2016-03-14 11:13:59 +09001034 compatible = "renesas,can-r8a7790", "renesas,rcar-gen2-can";
Sergei Shtylyov6a7742b2015-01-06 00:34:42 +03001035 reg = <0 0xe6e88000 0 0x1000>;
Simon Horman3abb4d52016-01-15 11:44:15 +09001036 interrupts = <GIC_SPI 187 IRQ_TYPE_LEVEL_HIGH>;
Sergei Shtylyov6a7742b2015-01-06 00:34:42 +03001037 clocks = <&mstp9_clks R8A7790_CLK_RCAN1>,
1038 <&cpg_clocks R8A7790_CLK_RCAN>, <&can_clk>;
1039 clock-names = "clkp1", "clkp2", "can_clk";
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +01001040 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Sergei Shtylyov6a7742b2015-01-06 00:34:42 +03001041 status = "disabled";
1042 };
1043
Mikhail Ulyanovfb847572015-07-24 16:25:45 +03001044 jpu: jpeg-codec@fe980000 {
Simon Horman1c4b68f2016-02-24 11:29:05 +09001045 compatible = "renesas,jpu-r8a7790", "renesas,rcar-gen2-jpu";
Mikhail Ulyanovfb847572015-07-24 16:25:45 +03001046 reg = <0 0xfe980000 0 0x10300>;
Simon Horman3abb4d52016-01-15 11:44:15 +09001047 interrupts = <GIC_SPI 272 IRQ_TYPE_LEVEL_HIGH>;
Mikhail Ulyanovfb847572015-07-24 16:25:45 +03001048 clocks = <&mstp1_clks R8A7790_CLK_JPU>;
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +01001049 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Mikhail Ulyanovfb847572015-07-24 16:25:45 +03001050 };
1051
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001052 clocks {
1053 #address-cells = <2>;
1054 #size-cells = <2>;
1055 ranges;
1056
1057 /* External root clock */
Simon Hormanb19dd472016-03-16 09:21:13 +09001058 extal_clk: extal {
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001059 compatible = "fixed-clock";
1060 #clock-cells = <0>;
1061 /* This value must be overriden by the board. */
1062 clock-frequency = <0>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001063 };
1064
Phil Edworthy51d17912014-06-13 10:37:16 +01001065 /* External PCIe clock - can be overridden by the board */
Simon Hormanb19dd472016-03-16 09:21:13 +09001066 pcie_bus_clk: pcie_bus {
Phil Edworthy51d17912014-06-13 10:37:16 +01001067 compatible = "fixed-clock";
1068 #clock-cells = <0>;
Geert Uytterhoeven03adc182016-04-25 16:08:33 +02001069 clock-frequency = <0>;
Phil Edworthy51d17912014-06-13 10:37:16 +01001070 };
1071
Kuninori Morimotoc7c2ec32014-01-13 18:25:39 -08001072 /*
1073 * The external audio clocks are configured as 0 Hz fixed frequency clocks by
1074 * default. Boards that provide audio clocks should override them.
1075 */
1076 audio_clk_a: audio_clk_a {
1077 compatible = "fixed-clock";
1078 #clock-cells = <0>;
1079 clock-frequency = <0>;
Kuninori Morimotoc7c2ec32014-01-13 18:25:39 -08001080 };
1081 audio_clk_b: audio_clk_b {
1082 compatible = "fixed-clock";
1083 #clock-cells = <0>;
1084 clock-frequency = <0>;
Kuninori Morimotoc7c2ec32014-01-13 18:25:39 -08001085 };
1086 audio_clk_c: audio_clk_c {
1087 compatible = "fixed-clock";
1088 #clock-cells = <0>;
1089 clock-frequency = <0>;
Kuninori Morimotoc7c2ec32014-01-13 18:25:39 -08001090 };
1091
Geert Uytterhoeven42af65e2016-01-29 11:04:39 +01001092 /* External SCIF clock */
1093 scif_clk: scif {
1094 compatible = "fixed-clock";
1095 #clock-cells = <0>;
1096 /* This value must be overridden by the board. */
1097 clock-frequency = <0>;
Geert Uytterhoeven42af65e2016-01-29 11:04:39 +01001098 };
1099
Sergei Shtylyov41650f42015-01-06 00:33:25 +03001100 /* External USB clock - can be overridden by the board */
Simon Hormanb19dd472016-03-16 09:21:13 +09001101 usb_extal_clk: usb_extal {
Sergei Shtylyov41650f42015-01-06 00:33:25 +03001102 compatible = "fixed-clock";
1103 #clock-cells = <0>;
1104 clock-frequency = <48000000>;
Sergei Shtylyov41650f42015-01-06 00:33:25 +03001105 };
1106
1107 /* External CAN clock */
1108 can_clk: can_clk {
1109 compatible = "fixed-clock";
1110 #clock-cells = <0>;
1111 /* This value must be overridden by the board. */
1112 clock-frequency = <0>;
Sergei Shtylyov41650f42015-01-06 00:33:25 +03001113 };
1114
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001115 /* Special CPG clocks */
1116 cpg_clocks: cpg_clocks@e6150000 {
1117 compatible = "renesas,r8a7790-cpg-clocks",
1118 "renesas,rcar-gen2-cpg-clocks";
1119 reg = <0 0xe6150000 0 0x1000>;
Sergei Shtylyov41650f42015-01-06 00:33:25 +03001120 clocks = <&extal_clk &usb_extal_clk>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001121 #clock-cells = <1>;
1122 clock-output-names = "main", "pll0", "pll1", "pll3",
1123 "lb", "qspi", "sdh", "sd0", "sd1",
Sergei Shtylyov3453ca92014-12-30 23:21:45 +03001124 "z", "rcan", "adsp";
Geert Uytterhoeven484adb02015-08-04 14:28:10 +02001125 #power-domain-cells = <0>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001126 };
1127
1128 /* Variable factor clocks */
Simon Hormanb19dd472016-03-16 09:21:13 +09001129 sd2_clk: sd2@e6150078 {
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001130 compatible = "renesas,r8a7790-div6-clock", "renesas,cpg-div6-clock";
1131 reg = <0 0xe6150078 0 4>;
1132 clocks = <&pll1_div2_clk>;
1133 #clock-cells = <0>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001134 };
Simon Hormanb19dd472016-03-16 09:21:13 +09001135 sd3_clk: sd3@e615026c {
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001136 compatible = "renesas,r8a7790-div6-clock", "renesas,cpg-div6-clock";
Shinobu Ueharaedd7b932014-10-30 14:57:57 +09001137 reg = <0 0xe615026c 0 4>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001138 clocks = <&pll1_div2_clk>;
1139 #clock-cells = <0>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001140 };
Simon Hormanb19dd472016-03-16 09:21:13 +09001141 mmc0_clk: mmc0@e6150240 {
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001142 compatible = "renesas,r8a7790-div6-clock", "renesas,cpg-div6-clock";
1143 reg = <0 0xe6150240 0 4>;
1144 clocks = <&pll1_div2_clk>;
1145 #clock-cells = <0>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001146 };
Simon Hormanb19dd472016-03-16 09:21:13 +09001147 mmc1_clk: mmc1@e6150244 {
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001148 compatible = "renesas,r8a7790-div6-clock", "renesas,cpg-div6-clock";
1149 reg = <0 0xe6150244 0 4>;
1150 clocks = <&pll1_div2_clk>;
1151 #clock-cells = <0>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001152 };
Simon Hormanb19dd472016-03-16 09:21:13 +09001153 ssp_clk: ssp@e6150248 {
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001154 compatible = "renesas,r8a7790-div6-clock", "renesas,cpg-div6-clock";
1155 reg = <0 0xe6150248 0 4>;
1156 clocks = <&pll1_div2_clk>;
1157 #clock-cells = <0>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001158 };
Simon Hormanb19dd472016-03-16 09:21:13 +09001159 ssprs_clk: ssprs@e615024c {
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001160 compatible = "renesas,r8a7790-div6-clock", "renesas,cpg-div6-clock";
1161 reg = <0 0xe615024c 0 4>;
1162 clocks = <&pll1_div2_clk>;
1163 #clock-cells = <0>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001164 };
1165
1166 /* Fixed factor clocks */
Simon Hormanb19dd472016-03-16 09:21:13 +09001167 pll1_div2_clk: pll1_div2 {
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001168 compatible = "fixed-factor-clock";
1169 clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
1170 #clock-cells = <0>;
1171 clock-div = <2>;
1172 clock-mult = <1>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001173 };
Simon Hormanb19dd472016-03-16 09:21:13 +09001174 z2_clk: z2 {
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001175 compatible = "fixed-factor-clock";
1176 clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
1177 #clock-cells = <0>;
1178 clock-div = <2>;
1179 clock-mult = <1>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001180 };
Simon Hormanb19dd472016-03-16 09:21:13 +09001181 zg_clk: zg {
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001182 compatible = "fixed-factor-clock";
1183 clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
1184 #clock-cells = <0>;
1185 clock-div = <3>;
1186 clock-mult = <1>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001187 };
Simon Hormanb19dd472016-03-16 09:21:13 +09001188 zx_clk: zx {
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001189 compatible = "fixed-factor-clock";
1190 clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
1191 #clock-cells = <0>;
1192 clock-div = <3>;
1193 clock-mult = <1>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001194 };
Simon Hormanb19dd472016-03-16 09:21:13 +09001195 zs_clk: zs {
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001196 compatible = "fixed-factor-clock";
1197 clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
1198 #clock-cells = <0>;
1199 clock-div = <6>;
1200 clock-mult = <1>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001201 };
Simon Hormanb19dd472016-03-16 09:21:13 +09001202 hp_clk: hp {
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001203 compatible = "fixed-factor-clock";
1204 clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
1205 #clock-cells = <0>;
1206 clock-div = <12>;
1207 clock-mult = <1>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001208 };
Simon Hormanb19dd472016-03-16 09:21:13 +09001209 i_clk: i {
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001210 compatible = "fixed-factor-clock";
1211 clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
1212 #clock-cells = <0>;
1213 clock-div = <2>;
1214 clock-mult = <1>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001215 };
Simon Hormanb19dd472016-03-16 09:21:13 +09001216 b_clk: b {
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001217 compatible = "fixed-factor-clock";
1218 clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
1219 #clock-cells = <0>;
1220 clock-div = <12>;
1221 clock-mult = <1>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001222 };
Simon Hormanb19dd472016-03-16 09:21:13 +09001223 p_clk: p {
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001224 compatible = "fixed-factor-clock";
1225 clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
1226 #clock-cells = <0>;
1227 clock-div = <24>;
1228 clock-mult = <1>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001229 };
Simon Hormanb19dd472016-03-16 09:21:13 +09001230 cl_clk: cl {
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001231 compatible = "fixed-factor-clock";
1232 clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
1233 #clock-cells = <0>;
1234 clock-div = <48>;
1235 clock-mult = <1>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001236 };
Simon Hormanb19dd472016-03-16 09:21:13 +09001237 m2_clk: m2 {
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001238 compatible = "fixed-factor-clock";
1239 clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
1240 #clock-cells = <0>;
1241 clock-div = <8>;
1242 clock-mult = <1>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001243 };
Simon Hormanb19dd472016-03-16 09:21:13 +09001244 imp_clk: imp {
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001245 compatible = "fixed-factor-clock";
1246 clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
1247 #clock-cells = <0>;
1248 clock-div = <4>;
1249 clock-mult = <1>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001250 };
Simon Hormanb19dd472016-03-16 09:21:13 +09001251 rclk_clk: rclk {
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001252 compatible = "fixed-factor-clock";
1253 clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
1254 #clock-cells = <0>;
1255 clock-div = <(48 * 1024)>;
1256 clock-mult = <1>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001257 };
Simon Hormanb19dd472016-03-16 09:21:13 +09001258 oscclk_clk: oscclk {
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001259 compatible = "fixed-factor-clock";
1260 clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
1261 #clock-cells = <0>;
1262 clock-div = <(12 * 1024)>;
1263 clock-mult = <1>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001264 };
Simon Hormanb19dd472016-03-16 09:21:13 +09001265 zb3_clk: zb3 {
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001266 compatible = "fixed-factor-clock";
1267 clocks = <&cpg_clocks R8A7790_CLK_PLL3>;
1268 #clock-cells = <0>;
1269 clock-div = <4>;
1270 clock-mult = <1>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001271 };
Simon Hormanb19dd472016-03-16 09:21:13 +09001272 zb3d2_clk: zb3d2 {
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001273 compatible = "fixed-factor-clock";
1274 clocks = <&cpg_clocks R8A7790_CLK_PLL3>;
1275 #clock-cells = <0>;
1276 clock-div = <8>;
1277 clock-mult = <1>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001278 };
Simon Hormanb19dd472016-03-16 09:21:13 +09001279 ddr_clk: ddr {
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001280 compatible = "fixed-factor-clock";
1281 clocks = <&cpg_clocks R8A7790_CLK_PLL3>;
1282 #clock-cells = <0>;
1283 clock-div = <8>;
1284 clock-mult = <1>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001285 };
Simon Hormanb19dd472016-03-16 09:21:13 +09001286 mp_clk: mp {
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001287 compatible = "fixed-factor-clock";
1288 clocks = <&pll1_div2_clk>;
1289 #clock-cells = <0>;
1290 clock-div = <15>;
1291 clock-mult = <1>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001292 };
Simon Hormanb19dd472016-03-16 09:21:13 +09001293 cp_clk: cp {
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001294 compatible = "fixed-factor-clock";
1295 clocks = <&extal_clk>;
1296 #clock-cells = <0>;
1297 clock-div = <2>;
1298 clock-mult = <1>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001299 };
1300
1301 /* Gate clocks */
Laurent Pinchart9d909512013-12-19 16:51:01 +01001302 mstp0_clks: mstp0_clks@e6150130 {
1303 compatible = "renesas,r8a7790-mstp-clocks", "renesas,cpg-mstp-clocks";
1304 reg = <0 0xe6150130 0 4>, <0 0xe6150030 0 4>;
1305 clocks = <&mp_clk>;
1306 #clock-cells = <1>;
Ben Dooksb54010a2014-11-10 19:49:37 +01001307 clock-indices = <R8A7790_CLK_MSIOF0>;
Laurent Pinchart9d909512013-12-19 16:51:01 +01001308 clock-output-names = "msiof0";
1309 };
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001310 mstp1_clks: mstp1_clks@e6150134 {
1311 compatible = "renesas,r8a7790-mstp-clocks", "renesas,cpg-mstp-clocks";
1312 reg = <0 0xe6150134 0 4>, <0 0xe6150038 0 4>;
Yoshifumi Hosoya4ba8f242014-10-14 16:01:42 +09001313 clocks = <&zs_clk>, <&zs_clk>, <&zs_clk>, <&zs_clk>, <&m2_clk>,
1314 <&zs_clk>, <&p_clk>, <&zg_clk>, <&zs_clk>, <&zs_clk>,
1315 <&zs_clk>, <&zs_clk>, <&p_clk>, <&p_clk>, <&rclk_clk>,
1316 <&cp_clk>, <&zs_clk>, <&zs_clk>, <&zs_clk>, <&zs_clk>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001317 #clock-cells = <1>;
Ben Dooksb54010a2014-11-10 19:49:37 +01001318 clock-indices = <
Yoshifumi Hosoya4ba8f242014-10-14 16:01:42 +09001319 R8A7790_CLK_VCP1 R8A7790_CLK_VCP0 R8A7790_CLK_VPC1
1320 R8A7790_CLK_VPC0 R8A7790_CLK_JPU R8A7790_CLK_SSP1
1321 R8A7790_CLK_TMU1 R8A7790_CLK_3DG R8A7790_CLK_2DDMAC
1322 R8A7790_CLK_FDP1_2 R8A7790_CLK_FDP1_1 R8A7790_CLK_FDP1_0
1323 R8A7790_CLK_TMU3 R8A7790_CLK_TMU2 R8A7790_CLK_CMT0
1324 R8A7790_CLK_TMU0 R8A7790_CLK_VSP1_DU1 R8A7790_CLK_VSP1_DU0
1325 R8A7790_CLK_VSP1_R R8A7790_CLK_VSP1_S
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001326 >;
1327 clock-output-names =
Yoshifumi Hosoya4ba8f242014-10-14 16:01:42 +09001328 "vcp1", "vcp0", "vpc1", "vpc0", "jpu", "ssp1",
1329 "tmu1", "3dg", "2ddmac", "fdp1-2", "fdp1-1",
1330 "fdp1-0", "tmu3", "tmu2", "cmt0", "tmu0",
Kouei Abe2284ff52014-10-14 16:01:40 +09001331 "vsp1-du1", "vsp1-du0", "vsp1-rt", "vsp1-sy";
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001332 };
1333 mstp2_clks: mstp2_clks@e6150138 {
1334 compatible = "renesas,r8a7790-mstp-clocks", "renesas,cpg-mstp-clocks";
1335 reg = <0 0xe6150138 0 4>, <0 0xe6150040 0 4>;
1336 clocks = <&mp_clk>, <&mp_clk>, <&mp_clk>, <&mp_clk>, <&mp_clk>,
Laurent Pinchartc819acd2014-07-19 01:50:23 +02001337 <&mp_clk>, <&mp_clk>, <&mp_clk>, <&mp_clk>, <&zs_clk>,
1338 <&zs_clk>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001339 #clock-cells = <1>;
Ben Dooksb54010a2014-11-10 19:49:37 +01001340 clock-indices = <
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001341 R8A7790_CLK_SCIFA2 R8A7790_CLK_SCIFA1 R8A7790_CLK_SCIFA0
Laurent Pinchart9d909512013-12-19 16:51:01 +01001342 R8A7790_CLK_MSIOF2 R8A7790_CLK_SCIFB0 R8A7790_CLK_SCIFB1
1343 R8A7790_CLK_MSIOF1 R8A7790_CLK_MSIOF3 R8A7790_CLK_SCIFB2
Laurent Pinchartc819acd2014-07-19 01:50:23 +02001344 R8A7790_CLK_SYS_DMAC1 R8A7790_CLK_SYS_DMAC0
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001345 >;
1346 clock-output-names =
Laurent Pinchart9d909512013-12-19 16:51:01 +01001347 "scifa2", "scifa1", "scifa0", "msiof2", "scifb0",
Laurent Pinchartc819acd2014-07-19 01:50:23 +02001348 "scifb1", "msiof1", "msiof3", "scifb2",
1349 "sys-dmac1", "sys-dmac0";
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001350 };
1351 mstp3_clks: mstp3_clks@e615013c {
1352 compatible = "renesas,r8a7790-mstp-clocks", "renesas,cpg-mstp-clocks";
1353 reg = <0 0xe615013c 0 4>, <0 0xe6150048 0 4>;
Geert Uytterhoeven38805822016-03-03 10:32:40 +01001354 clocks = <&hp_clk>, <&cp_clk>, <&mmc1_clk>, <&p_clk>, <&sd3_clk>,
Wolfram Sang17465142014-03-11 22:24:37 +01001355 <&sd2_clk>, <&cpg_clocks R8A7790_CLK_SD1>, <&cpg_clocks R8A7790_CLK_SD0>, <&mmc0_clk>,
Yoshihiro Shimodab02ce792014-11-17 18:25:13 +09001356 <&hp_clk>, <&mp_clk>, <&hp_clk>, <&mp_clk>, <&rclk_clk>,
1357 <&hp_clk>, <&hp_clk>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001358 #clock-cells = <1>;
Ben Dooksb54010a2014-11-10 19:49:37 +01001359 clock-indices = <
Geert Uytterhoeven38805822016-03-03 10:32:40 +01001360 R8A7790_CLK_IIC2 R8A7790_CLK_TPU0 R8A7790_CLK_MMCIF1 R8A7790_CLK_SCIF2 R8A7790_CLK_SDHI3
Wolfram Sang17465142014-03-11 22:24:37 +01001361 R8A7790_CLK_SDHI2 R8A7790_CLK_SDHI1 R8A7790_CLK_SDHI0 R8A7790_CLK_MMCIF0
Phil Edworthyecafea82014-06-13 10:37:15 +01001362 R8A7790_CLK_IIC0 R8A7790_CLK_PCIEC R8A7790_CLK_IIC1 R8A7790_CLK_SSUSB R8A7790_CLK_CMT1
Yoshihiro Shimodab02ce792014-11-17 18:25:13 +09001363 R8A7790_CLK_USBDMAC0 R8A7790_CLK_USBDMAC1
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001364 >;
1365 clock-output-names =
Geert Uytterhoeven38805822016-03-03 10:32:40 +01001366 "iic2", "tpu0", "mmcif1", "scif2", "sdhi3",
Wolfram Sang17465142014-03-11 22:24:37 +01001367 "sdhi2", "sdhi1", "sdhi0", "mmcif0",
Yoshihiro Shimodab02ce792014-11-17 18:25:13 +09001368 "iic0", "pciec", "iic1", "ssusb", "cmt1",
1369 "usbdmac0", "usbdmac1";
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001370 };
Geert Uytterhoeven61624ca2015-03-18 19:55:59 +01001371 mstp4_clks: mstp4_clks@e6150140 {
1372 compatible = "renesas,r8a7790-mstp-clocks", "renesas,cpg-mstp-clocks";
1373 reg = <0 0xe6150140 0 4>, <0 0xe615004c 0 4>;
1374 clocks = <&cp_clk>;
1375 #clock-cells = <1>;
1376 clock-indices = <R8A7790_CLK_IRQC>;
1377 clock-output-names = "irqc";
1378 };
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001379 mstp5_clks: mstp5_clks@e6150144 {
1380 compatible = "renesas,r8a7790-mstp-clocks", "renesas,cpg-mstp-clocks";
1381 reg = <0 0xe6150144 0 4>, <0 0xe615003c 0 4>;
Sergei Shtylyov3453ca92014-12-30 23:21:45 +03001382 clocks = <&hp_clk>, <&hp_clk>, <&cpg_clocks R8A7790_CLK_ADSP>,
1383 <&extal_clk>, <&p_clk>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001384 #clock-cells = <1>;
Ben Dooksb54010a2014-11-10 19:49:37 +01001385 clock-indices = <
1386 R8A7790_CLK_AUDIO_DMAC0 R8A7790_CLK_AUDIO_DMAC1
Sergei Shtylyov3453ca92014-12-30 23:21:45 +03001387 R8A7790_CLK_ADSP_MOD R8A7790_CLK_THERMAL
1388 R8A7790_CLK_PWM
Ben Dooksb54010a2014-11-10 19:49:37 +01001389 >;
Sergei Shtylyov3453ca92014-12-30 23:21:45 +03001390 clock-output-names = "audmac0", "audmac1", "adsp_mod",
1391 "thermal", "pwm";
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001392 };
1393 mstp7_clks: mstp7_clks@e615014c {
1394 compatible = "renesas,r8a7790-mstp-clocks", "renesas,cpg-mstp-clocks";
1395 reg = <0 0xe615014c 0 4>, <0 0xe61501c4 0 4>;
Kazuya Mizuguchib621f6d2015-02-19 10:42:55 -05001396 clocks = <&mp_clk>, <&hp_clk>, <&zs_clk>, <&zs_clk>, <&p_clk>,
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001397 <&p_clk>, <&zx_clk>, <&zx_clk>, <&zx_clk>, <&zx_clk>,
1398 <&zx_clk>;
1399 #clock-cells = <1>;
Ben Dooksb54010a2014-11-10 19:49:37 +01001400 clock-indices = <
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001401 R8A7790_CLK_EHCI R8A7790_CLK_HSUSB R8A7790_CLK_HSCIF1
1402 R8A7790_CLK_HSCIF0 R8A7790_CLK_SCIF1 R8A7790_CLK_SCIF0
1403 R8A7790_CLK_DU2 R8A7790_CLK_DU1 R8A7790_CLK_DU0
1404 R8A7790_CLK_LVDS1 R8A7790_CLK_LVDS0
1405 >;
1406 clock-output-names =
1407 "ehci", "hsusb", "hscif1", "hscif0", "scif1",
1408 "scif0", "du2", "du1", "du0", "lvds1", "lvds0";
1409 };
1410 mstp8_clks: mstp8_clks@e6150990 {
1411 compatible = "renesas,r8a7790-mstp-clocks", "renesas,cpg-mstp-clocks";
1412 reg = <0 0xe6150990 0 4>, <0 0xe61509a0 0 4>;
Andrey Gusakovf6b5dd42014-12-18 23:41:52 +03001413 clocks = <&hp_clk>, <&zg_clk>, <&zg_clk>, <&zg_clk>,
Sergei Shtylyov63d2d752015-06-16 02:42:42 +03001414 <&zg_clk>, <&hp_clk>, <&p_clk>, <&zs_clk>,
1415 <&zs_clk>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001416 #clock-cells = <1>;
Ben Dooksb54010a2014-11-10 19:49:37 +01001417 clock-indices = <
Andrey Gusakovf6b5dd42014-12-18 23:41:52 +03001418 R8A7790_CLK_MLB R8A7790_CLK_VIN3 R8A7790_CLK_VIN2
Sergei Shtylyov63d2d752015-06-16 02:42:42 +03001419 R8A7790_CLK_VIN1 R8A7790_CLK_VIN0
1420 R8A7790_CLK_ETHERAVB R8A7790_CLK_ETHER
Andrey Gusakovf6b5dd42014-12-18 23:41:52 +03001421 R8A7790_CLK_SATA1 R8A7790_CLK_SATA0
Laurent Pinchart3f2beaa2014-01-07 09:22:53 +01001422 >;
Laurent Pinchartbccccc32014-01-07 09:22:55 +01001423 clock-output-names =
Sergei Shtylyov63d2d752015-06-16 02:42:42 +03001424 "mlb", "vin3", "vin2", "vin1", "vin0",
1425 "etheravb", "ether", "sata1", "sata0";
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001426 };
1427 mstp9_clks: mstp9_clks@e6150994 {
1428 compatible = "renesas,r8a7790-mstp-clocks", "renesas,cpg-mstp-clocks";
1429 reg = <0 0xe6150994 0 4>, <0 0xe61509a4 0 4>;
Geert Uytterhoeven81f68832014-04-23 10:25:27 +02001430 clocks = <&cp_clk>, <&cp_clk>, <&cp_clk>,
1431 <&cp_clk>, <&cp_clk>, <&cp_clk>,
1432 <&p_clk>, <&p_clk>, <&cpg_clocks R8A7790_CLK_QSPI>, <&cp_clk>,
Laurent Pinchart3672b052014-04-01 13:02:17 +02001433 <&hp_clk>, <&hp_clk>, <&hp_clk>, <&hp_clk>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001434 #clock-cells = <1>;
Ben Dooksb54010a2014-11-10 19:49:37 +01001435 clock-indices = <
Geert Uytterhoeven81f68832014-04-23 10:25:27 +02001436 R8A7790_CLK_GPIO5 R8A7790_CLK_GPIO4 R8A7790_CLK_GPIO3
1437 R8A7790_CLK_GPIO2 R8A7790_CLK_GPIO1 R8A7790_CLK_GPIO0
Wolfram Sang17465142014-03-11 22:24:37 +01001438 R8A7790_CLK_RCAN1 R8A7790_CLK_RCAN0 R8A7790_CLK_QSPI_MOD R8A7790_CLK_IICDVFS
1439 R8A7790_CLK_I2C3 R8A7790_CLK_I2C2 R8A7790_CLK_I2C1 R8A7790_CLK_I2C0
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001440 >;
Laurent Pinchart91b56ca2013-12-19 16:51:03 +01001441 clock-output-names =
Geert Uytterhoeven81f68832014-04-23 10:25:27 +02001442 "gpio5", "gpio4", "gpio3", "gpio2", "gpio1", "gpio0",
Wolfram Sang17465142014-03-11 22:24:37 +01001443 "rcan1", "rcan0", "qspi_mod", "iic3",
1444 "i2c3", "i2c2", "i2c1", "i2c0";
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001445 };
Kuninori Morimotobcde3722014-06-10 23:53:27 -07001446 mstp10_clks: mstp10_clks@e6150998 {
1447 compatible = "renesas,r8a7790-mstp-clocks", "renesas,cpg-mstp-clocks";
1448 reg = <0 0xe6150998 0 4>, <0 0xe61509a8 0 4>;
1449 clocks = <&p_clk>,
1450 <&p_clk>, <&p_clk>, <&p_clk>, <&p_clk>, <&p_clk>,
1451 <&p_clk>, <&p_clk>, <&p_clk>, <&p_clk>, <&p_clk>,
1452 <&p_clk>,
1453 <&mstp10_clks R8A7790_CLK_SCU_ALL>, <&mstp10_clks R8A7790_CLK_SCU_ALL>,
1454 <&mstp10_clks R8A7790_CLK_SCU_ALL>, <&mstp10_clks R8A7790_CLK_SCU_ALL>,
1455 <&mstp10_clks R8A7790_CLK_SCU_ALL>, <&mstp10_clks R8A7790_CLK_SCU_ALL>,
1456 <&mstp10_clks R8A7790_CLK_SCU_ALL>, <&mstp10_clks R8A7790_CLK_SCU_ALL>,
1457 <&mstp10_clks R8A7790_CLK_SCU_ALL>, <&mstp10_clks R8A7790_CLK_SCU_ALL>,
Kuninori Morimotoa7163782015-07-21 00:26:20 +00001458 <&mstp10_clks R8A7790_CLK_SCU_ALL>, <&mstp10_clks R8A7790_CLK_SCU_ALL>,
Kuninori Morimotobcde3722014-06-10 23:53:27 -07001459 <&mstp10_clks R8A7790_CLK_SCU_ALL>, <&mstp10_clks R8A7790_CLK_SCU_ALL>;
1460
1461 #clock-cells = <1>;
1462 clock-indices = <
1463 R8A7790_CLK_SSI_ALL
1464 R8A7790_CLK_SSI9 R8A7790_CLK_SSI8 R8A7790_CLK_SSI7 R8A7790_CLK_SSI6 R8A7790_CLK_SSI5
1465 R8A7790_CLK_SSI4 R8A7790_CLK_SSI3 R8A7790_CLK_SSI2 R8A7790_CLK_SSI1 R8A7790_CLK_SSI0
1466 R8A7790_CLK_SCU_ALL
1467 R8A7790_CLK_SCU_DVC1 R8A7790_CLK_SCU_DVC0
Kuninori Morimotoa7163782015-07-21 00:26:20 +00001468 R8A7790_CLK_SCU_CTU1_MIX1 R8A7790_CLK_SCU_CTU0_MIX0
Kuninori Morimotobcde3722014-06-10 23:53:27 -07001469 R8A7790_CLK_SCU_SRC9 R8A7790_CLK_SCU_SRC8 R8A7790_CLK_SCU_SRC7 R8A7790_CLK_SCU_SRC6 R8A7790_CLK_SCU_SRC5
1470 R8A7790_CLK_SCU_SRC4 R8A7790_CLK_SCU_SRC3 R8A7790_CLK_SCU_SRC2 R8A7790_CLK_SCU_SRC1 R8A7790_CLK_SCU_SRC0
1471 >;
1472 clock-output-names =
1473 "ssi-all",
1474 "ssi9", "ssi8", "ssi7", "ssi6", "ssi5",
1475 "ssi4", "ssi3", "ssi2", "ssi1", "ssi0",
1476 "scu-all",
1477 "scu-dvc1", "scu-dvc0",
Kuninori Morimotoa7163782015-07-21 00:26:20 +00001478 "scu-ctu1-mix1", "scu-ctu0-mix0",
Kuninori Morimotobcde3722014-06-10 23:53:27 -07001479 "scu-src9", "scu-src8", "scu-src7", "scu-src6", "scu-src5",
1480 "scu-src4", "scu-src3", "scu-src2", "scu-src1", "scu-src0";
1481 };
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001482 };
Geert Uytterhoeven7053e132014-02-10 11:47:29 +01001483
Geert Uytterhoeven4c8eb3c2015-01-20 14:44:58 +01001484 sysc: system-controller@e6180000 {
1485 compatible = "renesas,r8a7790-sysc";
1486 reg = <0 0xe6180000 0 0x0200>;
1487 #power-domain-cells = <1>;
1488 };
1489
Geert Uytterhoevenfad6d452014-02-25 11:30:13 +01001490 qspi: spi@e6b10000 {
Geert Uytterhoeven7053e132014-02-10 11:47:29 +01001491 compatible = "renesas,qspi-r8a7790", "renesas,qspi";
1492 reg = <0 0xe6b10000 0 0x2c>;
Simon Horman3abb4d52016-01-15 11:44:15 +09001493 interrupts = <GIC_SPI 184 IRQ_TYPE_LEVEL_HIGH>;
Geert Uytterhoeven7053e132014-02-10 11:47:29 +01001494 clocks = <&mstp9_clks R8A7790_CLK_QSPI_MOD>;
Niklas Söderlundbadf8572016-05-12 10:54:42 +02001495 dmas = <&dmac0 0x17>, <&dmac0 0x18>,
1496 <&dmac1 0x17>, <&dmac1 0x18>;
1497 dma-names = "tx", "rx", "tx", "rx";
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +01001498 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Geert Uytterhoeven7053e132014-02-10 11:47:29 +01001499 num-cs = <1>;
1500 #address-cells = <1>;
1501 #size-cells = <0>;
1502 status = "disabled";
1503 };
Geert Uytterhoevenae8a6142014-02-25 11:30:15 +01001504
1505 msiof0: spi@e6e20000 {
1506 compatible = "renesas,msiof-r8a7790";
Ryo Kataokac7d1f082015-04-05 01:54:31 +09001507 reg = <0 0xe6e20000 0 0x0064>;
Simon Horman3abb4d52016-01-15 11:44:15 +09001508 interrupts = <GIC_SPI 156 IRQ_TYPE_LEVEL_HIGH>;
Geert Uytterhoevenae8a6142014-02-25 11:30:15 +01001509 clocks = <&mstp0_clks R8A7790_CLK_MSIOF0>;
Niklas Söderlundbadf8572016-05-12 10:54:42 +02001510 dmas = <&dmac0 0x51>, <&dmac0 0x52>,
1511 <&dmac1 0x51>, <&dmac1 0x52>;
1512 dma-names = "tx", "rx", "tx", "rx";
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +01001513 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Geert Uytterhoevenae8a6142014-02-25 11:30:15 +01001514 #address-cells = <1>;
1515 #size-cells = <0>;
1516 status = "disabled";
1517 };
1518
1519 msiof1: spi@e6e10000 {
1520 compatible = "renesas,msiof-r8a7790";
Ryo Kataokac7d1f082015-04-05 01:54:31 +09001521 reg = <0 0xe6e10000 0 0x0064>;
Simon Horman3abb4d52016-01-15 11:44:15 +09001522 interrupts = <GIC_SPI 157 IRQ_TYPE_LEVEL_HIGH>;
Geert Uytterhoevenae8a6142014-02-25 11:30:15 +01001523 clocks = <&mstp2_clks R8A7790_CLK_MSIOF1>;
Niklas Söderlundbadf8572016-05-12 10:54:42 +02001524 dmas = <&dmac0 0x55>, <&dmac0 0x56>,
1525 <&dmac1 0x55>, <&dmac1 0x56>;
1526 dma-names = "tx", "rx", "tx", "rx";
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +01001527 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Geert Uytterhoevenae8a6142014-02-25 11:30:15 +01001528 #address-cells = <1>;
1529 #size-cells = <0>;
1530 status = "disabled";
1531 };
1532
1533 msiof2: spi@e6e00000 {
1534 compatible = "renesas,msiof-r8a7790";
Ryo Kataokac7d1f082015-04-05 01:54:31 +09001535 reg = <0 0xe6e00000 0 0x0064>;
Simon Horman3abb4d52016-01-15 11:44:15 +09001536 interrupts = <GIC_SPI 158 IRQ_TYPE_LEVEL_HIGH>;
Geert Uytterhoevenae8a6142014-02-25 11:30:15 +01001537 clocks = <&mstp2_clks R8A7790_CLK_MSIOF2>;
Niklas Söderlundbadf8572016-05-12 10:54:42 +02001538 dmas = <&dmac0 0x41>, <&dmac0 0x42>,
1539 <&dmac1 0x41>, <&dmac1 0x42>;
1540 dma-names = "tx", "rx", "tx", "rx";
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +01001541 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Geert Uytterhoevenae8a6142014-02-25 11:30:15 +01001542 #address-cells = <1>;
1543 #size-cells = <0>;
1544 status = "disabled";
1545 };
1546
1547 msiof3: spi@e6c90000 {
1548 compatible = "renesas,msiof-r8a7790";
Ryo Kataokac7d1f082015-04-05 01:54:31 +09001549 reg = <0 0xe6c90000 0 0x0064>;
Simon Horman3abb4d52016-01-15 11:44:15 +09001550 interrupts = <GIC_SPI 159 IRQ_TYPE_LEVEL_HIGH>;
Geert Uytterhoevenae8a6142014-02-25 11:30:15 +01001551 clocks = <&mstp2_clks R8A7790_CLK_MSIOF3>;
Niklas Söderlundbadf8572016-05-12 10:54:42 +02001552 dmas = <&dmac0 0x45>, <&dmac0 0x46>,
1553 <&dmac1 0x45>, <&dmac1 0x46>;
1554 dma-names = "tx", "rx", "tx", "rx";
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +01001555 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Geert Uytterhoevenae8a6142014-02-25 11:30:15 +01001556 #address-cells = <1>;
1557 #size-cells = <0>;
1558 status = "disabled";
1559 };
Kuninori Morimoto7df2fd52014-06-10 23:53:54 -07001560
Yoshihiro Shimoda157fcd82014-10-24 19:41:46 +09001561 xhci: usb@ee000000 {
Simon Horman92cc7792016-03-24 11:01:07 +09001562 compatible = "renesas,xhci-r8a7790", "renesas,rcar-gen2-xhci";
Yoshihiro Shimoda157fcd82014-10-24 19:41:46 +09001563 reg = <0 0xee000000 0 0xc00>;
Simon Horman3abb4d52016-01-15 11:44:15 +09001564 interrupts = <GIC_SPI 101 IRQ_TYPE_LEVEL_HIGH>;
Yoshihiro Shimoda157fcd82014-10-24 19:41:46 +09001565 clocks = <&mstp3_clks R8A7790_CLK_SSUSB>;
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +01001566 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Yoshihiro Shimoda157fcd82014-10-24 19:41:46 +09001567 phys = <&usb2 1>;
1568 phy-names = "usb";
1569 status = "disabled";
1570 };
1571
Ben Dooksff4f3eb2014-06-24 21:59:54 +04001572 pci0: pci@ee090000 {
Simon Horman2d82c142015-12-18 11:42:37 +09001573 compatible = "renesas,pci-r8a7790", "renesas,pci-rcar-gen2";
Ben Dooksff4f3eb2014-06-24 21:59:54 +04001574 device_type = "pci";
Ben Dooksff4f3eb2014-06-24 21:59:54 +04001575 reg = <0 0xee090000 0 0xc00>,
1576 <0 0xee080000 0 0x1100>;
Simon Horman3abb4d52016-01-15 11:44:15 +09001577 interrupts = <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>;
Geert Uytterhoeven484adb02015-08-04 14:28:10 +02001578 clocks = <&mstp7_clks R8A7790_CLK_EHCI>;
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +01001579 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Ben Dooksff4f3eb2014-06-24 21:59:54 +04001580 status = "disabled";
1581
1582 bus-range = <0 0>;
1583 #address-cells = <3>;
1584 #size-cells = <2>;
1585 #interrupt-cells = <1>;
1586 ranges = <0x02000000 0 0xee080000 0 0xee080000 0 0x00010000>;
1587 interrupt-map-mask = <0xff00 0 0 0x7>;
Simon Horman3abb4d52016-01-15 11:44:15 +09001588 interrupt-map = <0x0000 0 0 1 &gic GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH
1589 0x0800 0 0 1 &gic GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH
1590 0x1000 0 0 2 &gic GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>;
Sergei Shtylyov538c40e2014-09-29 22:21:59 +04001591
1592 usb@0,1 {
1593 reg = <0x800 0 0 0 0>;
1594 device_type = "pci";
1595 phys = <&usb0 0>;
1596 phy-names = "usb";
1597 };
1598
1599 usb@0,2 {
1600 reg = <0x1000 0 0 0 0>;
1601 device_type = "pci";
1602 phys = <&usb0 0>;
1603 phy-names = "usb";
1604 };
Ben Dooksff4f3eb2014-06-24 21:59:54 +04001605 };
1606
1607 pci1: pci@ee0b0000 {
Simon Horman2d82c142015-12-18 11:42:37 +09001608 compatible = "renesas,pci-r8a7790", "renesas,pci-rcar-gen2";
Ben Dooksff4f3eb2014-06-24 21:59:54 +04001609 device_type = "pci";
Ben Dooksff4f3eb2014-06-24 21:59:54 +04001610 reg = <0 0xee0b0000 0 0xc00>,
1611 <0 0xee0a0000 0 0x1100>;
Simon Horman3abb4d52016-01-15 11:44:15 +09001612 interrupts = <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>;
Geert Uytterhoeven484adb02015-08-04 14:28:10 +02001613 clocks = <&mstp7_clks R8A7790_CLK_EHCI>;
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +01001614 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Ben Dooksff4f3eb2014-06-24 21:59:54 +04001615 status = "disabled";
1616
1617 bus-range = <1 1>;
1618 #address-cells = <3>;
1619 #size-cells = <2>;
1620 #interrupt-cells = <1>;
1621 ranges = <0x02000000 0 0xee0a0000 0 0xee0a0000 0 0x00010000>;
1622 interrupt-map-mask = <0xff00 0 0 0x7>;
Simon Horman3abb4d52016-01-15 11:44:15 +09001623 interrupt-map = <0x0000 0 0 1 &gic GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH
1624 0x0800 0 0 1 &gic GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH
1625 0x1000 0 0 2 &gic GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>;
Ben Dooksff4f3eb2014-06-24 21:59:54 +04001626 };
1627
1628 pci2: pci@ee0d0000 {
Simon Horman2d82c142015-12-18 11:42:37 +09001629 compatible = "renesas,pci-r8a7790", "renesas,pci-rcar-gen2";
Ben Dooksff4f3eb2014-06-24 21:59:54 +04001630 device_type = "pci";
1631 clocks = <&mstp7_clks R8A7790_CLK_EHCI>;
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +01001632 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Ben Dooksff4f3eb2014-06-24 21:59:54 +04001633 reg = <0 0xee0d0000 0 0xc00>,
1634 <0 0xee0c0000 0 0x1100>;
Simon Horman3abb4d52016-01-15 11:44:15 +09001635 interrupts = <GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>;
Ben Dooksff4f3eb2014-06-24 21:59:54 +04001636 status = "disabled";
1637
1638 bus-range = <2 2>;
1639 #address-cells = <3>;
1640 #size-cells = <2>;
1641 #interrupt-cells = <1>;
1642 ranges = <0x02000000 0 0xee0c0000 0 0xee0c0000 0 0x00010000>;
1643 interrupt-map-mask = <0xff00 0 0 0x7>;
Simon Horman3abb4d52016-01-15 11:44:15 +09001644 interrupt-map = <0x0000 0 0 1 &gic GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH
1645 0x0800 0 0 1 &gic GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH
1646 0x1000 0 0 2 &gic GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>;
Sergei Shtylyov538c40e2014-09-29 22:21:59 +04001647
1648 usb@0,1 {
1649 reg = <0x800 0 0 0 0>;
1650 device_type = "pci";
1651 phys = <&usb2 0>;
1652 phy-names = "usb";
1653 };
1654
1655 usb@0,2 {
1656 reg = <0x1000 0 0 0 0>;
1657 device_type = "pci";
1658 phys = <&usb2 0>;
1659 phy-names = "usb";
1660 };
Ben Dooksff4f3eb2014-06-24 21:59:54 +04001661 };
1662
Phil Edworthy745329d2014-06-13 10:37:17 +01001663 pciec: pcie@fe000000 {
Simon Hormane670be82015-12-18 11:36:02 +09001664 compatible = "renesas,pcie-r8a7790", "renesas,pcie-rcar-gen2";
Phil Edworthy745329d2014-06-13 10:37:17 +01001665 reg = <0 0xfe000000 0 0x80000>;
1666 #address-cells = <3>;
1667 #size-cells = <2>;
1668 bus-range = <0x00 0xff>;
1669 device_type = "pci";
1670 ranges = <0x01000000 0 0x00000000 0 0xfe100000 0 0x00100000
1671 0x02000000 0 0xfe200000 0 0xfe200000 0 0x00200000
1672 0x02000000 0 0x30000000 0 0x30000000 0 0x08000000
1673 0x42000000 0 0x38000000 0 0x38000000 0 0x08000000>;
1674 /* Map all possible DDR as inbound ranges */
1675 dma-ranges = <0x42000000 0 0x40000000 0 0x40000000 0 0x80000000
1676 0x43000000 1 0x80000000 1 0x80000000 0 0x80000000>;
Simon Horman3abb4d52016-01-15 11:44:15 +09001677 interrupts = <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>,
1678 <GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>,
1679 <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>;
Phil Edworthy745329d2014-06-13 10:37:17 +01001680 #interrupt-cells = <1>;
1681 interrupt-map-mask = <0 0 0 0>;
Simon Horman3abb4d52016-01-15 11:44:15 +09001682 interrupt-map = <0 0 0 0 &gic GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>;
Phil Edworthy745329d2014-06-13 10:37:17 +01001683 clocks = <&mstp3_clks R8A7790_CLK_PCIEC>, <&pcie_bus_clk>;
1684 clock-names = "pcie", "pcie_bus";
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +01001685 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Phil Edworthy745329d2014-06-13 10:37:17 +01001686 status = "disabled";
1687 };
1688
Geert Uytterhoevenb694e382015-04-27 14:55:28 +02001689 rcar_sound: sound@ec500000 {
Kuninori Morimotoad632412014-12-17 06:11:52 +00001690 /*
1691 * #sound-dai-cells is required
1692 *
1693 * Single DAI : #sound-dai-cells = <0>; <&rcar_sound>;
1694 * Multi DAI : #sound-dai-cells = <1>; <&rcar_sound N>;
1695 */
Geert Uytterhoeven31078ec2015-01-06 21:01:52 +01001696 compatible = "renesas,rcar_sound-r8a7790", "renesas,rcar_sound-gen2";
Kuninori Morimoto7df2fd52014-06-10 23:53:54 -07001697 reg = <0 0xec500000 0 0x1000>, /* SCU */
1698 <0 0xec5a0000 0 0x100>, /* ADG */
1699 <0 0xec540000 0 0x1000>, /* SSIU */
Kuninori Morimoto4bc4a202015-08-24 08:27:56 +00001700 <0 0xec541000 0 0x280>, /* SSI */
Kuninori Morimoto0c602672015-03-10 01:39:39 +00001701 <0 0xec740000 0 0x200>; /* Audio DMAC peri peri*/
1702 reg-names = "scu", "adg", "ssiu", "ssi", "audmapp";
Kuninori Morimoto46a158f2015-03-10 01:39:01 +00001703
Kuninori Morimoto7df2fd52014-06-10 23:53:54 -07001704 clocks = <&mstp10_clks R8A7790_CLK_SSI_ALL>,
1705 <&mstp10_clks R8A7790_CLK_SSI9>, <&mstp10_clks R8A7790_CLK_SSI8>,
1706 <&mstp10_clks R8A7790_CLK_SSI7>, <&mstp10_clks R8A7790_CLK_SSI6>,
1707 <&mstp10_clks R8A7790_CLK_SSI5>, <&mstp10_clks R8A7790_CLK_SSI4>,
1708 <&mstp10_clks R8A7790_CLK_SSI3>, <&mstp10_clks R8A7790_CLK_SSI2>,
1709 <&mstp10_clks R8A7790_CLK_SSI1>, <&mstp10_clks R8A7790_CLK_SSI0>,
1710 <&mstp10_clks R8A7790_CLK_SCU_SRC9>, <&mstp10_clks R8A7790_CLK_SCU_SRC8>,
1711 <&mstp10_clks R8A7790_CLK_SCU_SRC7>, <&mstp10_clks R8A7790_CLK_SCU_SRC6>,
1712 <&mstp10_clks R8A7790_CLK_SCU_SRC5>, <&mstp10_clks R8A7790_CLK_SCU_SRC4>,
1713 <&mstp10_clks R8A7790_CLK_SCU_SRC3>, <&mstp10_clks R8A7790_CLK_SCU_SRC2>,
1714 <&mstp10_clks R8A7790_CLK_SCU_SRC1>, <&mstp10_clks R8A7790_CLK_SCU_SRC0>,
Kuninori Morimotoa7163782015-07-21 00:26:20 +00001715 <&mstp10_clks R8A7790_CLK_SCU_CTU0_MIX0>, <&mstp10_clks R8A7790_CLK_SCU_CTU1_MIX1>,
Kuninori Morimotofc67bf42015-07-21 00:26:42 +00001716 <&mstp10_clks R8A7790_CLK_SCU_CTU0_MIX0>, <&mstp10_clks R8A7790_CLK_SCU_CTU1_MIX1>,
Kuninori Morimoto334d69a2014-06-25 17:52:17 -07001717 <&mstp10_clks R8A7790_CLK_SCU_DVC0>, <&mstp10_clks R8A7790_CLK_SCU_DVC1>,
Kuninori Morimoto7df2fd52014-06-10 23:53:54 -07001718 <&audio_clk_a>, <&audio_clk_b>, <&audio_clk_c>, <&m2_clk>;
1719 clock-names = "ssi-all",
1720 "ssi.9", "ssi.8", "ssi.7", "ssi.6", "ssi.5",
1721 "ssi.4", "ssi.3", "ssi.2", "ssi.1", "ssi.0",
1722 "src.9", "src.8", "src.7", "src.6", "src.5",
1723 "src.4", "src.3", "src.2", "src.1", "src.0",
Kuninori Morimotoa7163782015-07-21 00:26:20 +00001724 "ctu.0", "ctu.1",
Kuninori Morimotofc67bf42015-07-21 00:26:42 +00001725 "mix.0", "mix.1",
Kuninori Morimoto334d69a2014-06-25 17:52:17 -07001726 "dvc.0", "dvc.1",
Kuninori Morimoto7df2fd52014-06-10 23:53:54 -07001727 "clk_a", "clk_b", "clk_c", "clk_i";
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +01001728 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Kuninori Morimoto7df2fd52014-06-10 23:53:54 -07001729
1730 status = "disabled";
1731
Kuninori Morimoto334d69a2014-06-25 17:52:17 -07001732 rcar_sound,dvc {
Geert Uytterhoeven2c3de362016-05-20 09:09:56 +02001733 dvc0: dvc-0 {
Kuninori Morimoto118a5092015-03-10 01:40:13 +00001734 dmas = <&audma0 0xbc>;
1735 dma-names = "tx";
1736 };
Geert Uytterhoeven2c3de362016-05-20 09:09:56 +02001737 dvc1: dvc-1 {
Kuninori Morimoto118a5092015-03-10 01:40:13 +00001738 dmas = <&audma0 0xbe>;
1739 dma-names = "tx";
1740 };
Kuninori Morimoto334d69a2014-06-25 17:52:17 -07001741 };
1742
Kuninori Morimotofc67bf42015-07-21 00:26:42 +00001743 rcar_sound,mix {
Geert Uytterhoeven2c3de362016-05-20 09:09:56 +02001744 mix0: mix-0 { };
1745 mix1: mix-1 { };
Kuninori Morimotofc67bf42015-07-21 00:26:42 +00001746 };
1747
Kuninori Morimotoa7163782015-07-21 00:26:20 +00001748 rcar_sound,ctu {
Geert Uytterhoeven2c3de362016-05-20 09:09:56 +02001749 ctu00: ctu-0 { };
1750 ctu01: ctu-1 { };
1751 ctu02: ctu-2 { };
1752 ctu03: ctu-3 { };
1753 ctu10: ctu-4 { };
1754 ctu11: ctu-5 { };
1755 ctu12: ctu-6 { };
1756 ctu13: ctu-7 { };
Kuninori Morimotoa7163782015-07-21 00:26:20 +00001757 };
1758
Kuninori Morimoto7df2fd52014-06-10 23:53:54 -07001759 rcar_sound,src {
Geert Uytterhoeven2c3de362016-05-20 09:09:56 +02001760 src0: src-0 {
Simon Horman3abb4d52016-01-15 11:44:15 +09001761 interrupts = <GIC_SPI 352 IRQ_TYPE_LEVEL_HIGH>;
Kuninori Morimoto118a5092015-03-10 01:40:13 +00001762 dmas = <&audma0 0x85>, <&audma1 0x9a>;
1763 dma-names = "rx", "tx";
1764 };
Geert Uytterhoeven2c3de362016-05-20 09:09:56 +02001765 src1: src-1 {
Simon Horman3abb4d52016-01-15 11:44:15 +09001766 interrupts = <GIC_SPI 353 IRQ_TYPE_LEVEL_HIGH>;
Kuninori Morimoto118a5092015-03-10 01:40:13 +00001767 dmas = <&audma0 0x87>, <&audma1 0x9c>;
1768 dma-names = "rx", "tx";
1769 };
Geert Uytterhoeven2c3de362016-05-20 09:09:56 +02001770 src2: src-2 {
Simon Horman3abb4d52016-01-15 11:44:15 +09001771 interrupts = <GIC_SPI 354 IRQ_TYPE_LEVEL_HIGH>;
Kuninori Morimoto118a5092015-03-10 01:40:13 +00001772 dmas = <&audma0 0x89>, <&audma1 0x9e>;
1773 dma-names = "rx", "tx";
1774 };
Geert Uytterhoeven2c3de362016-05-20 09:09:56 +02001775 src3: src-3 {
Simon Horman3abb4d52016-01-15 11:44:15 +09001776 interrupts = <GIC_SPI 355 IRQ_TYPE_LEVEL_HIGH>;
Kuninori Morimoto118a5092015-03-10 01:40:13 +00001777 dmas = <&audma0 0x8b>, <&audma1 0xa0>;
1778 dma-names = "rx", "tx";
1779 };
Geert Uytterhoeven2c3de362016-05-20 09:09:56 +02001780 src4: src-4 {
Simon Horman3abb4d52016-01-15 11:44:15 +09001781 interrupts = <GIC_SPI 356 IRQ_TYPE_LEVEL_HIGH>;
Kuninori Morimoto118a5092015-03-10 01:40:13 +00001782 dmas = <&audma0 0x8d>, <&audma1 0xb0>;
1783 dma-names = "rx", "tx";
1784 };
Geert Uytterhoeven2c3de362016-05-20 09:09:56 +02001785 src5: src-5 {
Simon Horman3abb4d52016-01-15 11:44:15 +09001786 interrupts = <GIC_SPI 357 IRQ_TYPE_LEVEL_HIGH>;
Kuninori Morimoto118a5092015-03-10 01:40:13 +00001787 dmas = <&audma0 0x8f>, <&audma1 0xb2>;
1788 dma-names = "rx", "tx";
1789 };
Geert Uytterhoeven2c3de362016-05-20 09:09:56 +02001790 src6: src-6 {
Simon Horman3abb4d52016-01-15 11:44:15 +09001791 interrupts = <GIC_SPI 358 IRQ_TYPE_LEVEL_HIGH>;
Kuninori Morimoto118a5092015-03-10 01:40:13 +00001792 dmas = <&audma0 0x91>, <&audma1 0xb4>;
1793 dma-names = "rx", "tx";
1794 };
Geert Uytterhoeven2c3de362016-05-20 09:09:56 +02001795 src7: src-7 {
Simon Horman3abb4d52016-01-15 11:44:15 +09001796 interrupts = <GIC_SPI 359 IRQ_TYPE_LEVEL_HIGH>;
Kuninori Morimoto118a5092015-03-10 01:40:13 +00001797 dmas = <&audma0 0x93>, <&audma1 0xb6>;
1798 dma-names = "rx", "tx";
1799 };
Geert Uytterhoeven2c3de362016-05-20 09:09:56 +02001800 src8: src-8 {
Simon Horman3abb4d52016-01-15 11:44:15 +09001801 interrupts = <GIC_SPI 360 IRQ_TYPE_LEVEL_HIGH>;
Kuninori Morimoto118a5092015-03-10 01:40:13 +00001802 dmas = <&audma0 0x95>, <&audma1 0xb8>;
1803 dma-names = "rx", "tx";
1804 };
Geert Uytterhoeven2c3de362016-05-20 09:09:56 +02001805 src9: src-9 {
Simon Horman3abb4d52016-01-15 11:44:15 +09001806 interrupts = <GIC_SPI 361 IRQ_TYPE_LEVEL_HIGH>;
Kuninori Morimoto118a5092015-03-10 01:40:13 +00001807 dmas = <&audma0 0x97>, <&audma1 0xba>;
1808 dma-names = "rx", "tx";
1809 };
Kuninori Morimoto7df2fd52014-06-10 23:53:54 -07001810 };
1811
1812 rcar_sound,ssi {
Geert Uytterhoeven2c3de362016-05-20 09:09:56 +02001813 ssi0: ssi-0 {
Simon Horman3abb4d52016-01-15 11:44:15 +09001814 interrupts = <GIC_SPI 370 IRQ_TYPE_LEVEL_HIGH>;
Kuninori Morimoto118a5092015-03-10 01:40:13 +00001815 dmas = <&audma0 0x01>, <&audma1 0x02>, <&audma0 0x15>, <&audma1 0x16>;
1816 dma-names = "rx", "tx", "rxu", "txu";
1817 };
Geert Uytterhoeven2c3de362016-05-20 09:09:56 +02001818 ssi1: ssi-1 {
Simon Horman3abb4d52016-01-15 11:44:15 +09001819 interrupts = <GIC_SPI 371 IRQ_TYPE_LEVEL_HIGH>;
Kuninori Morimoto118a5092015-03-10 01:40:13 +00001820 dmas = <&audma0 0x03>, <&audma1 0x04>, <&audma0 0x49>, <&audma1 0x4a>;
1821 dma-names = "rx", "tx", "rxu", "txu";
1822 };
Geert Uytterhoeven2c3de362016-05-20 09:09:56 +02001823 ssi2: ssi-2 {
Simon Horman3abb4d52016-01-15 11:44:15 +09001824 interrupts = <GIC_SPI 372 IRQ_TYPE_LEVEL_HIGH>;
Kuninori Morimoto118a5092015-03-10 01:40:13 +00001825 dmas = <&audma0 0x05>, <&audma1 0x06>, <&audma0 0x63>, <&audma1 0x64>;
1826 dma-names = "rx", "tx", "rxu", "txu";
1827 };
Geert Uytterhoeven2c3de362016-05-20 09:09:56 +02001828 ssi3: ssi-3 {
Simon Horman3abb4d52016-01-15 11:44:15 +09001829 interrupts = <GIC_SPI 373 IRQ_TYPE_LEVEL_HIGH>;
Kuninori Morimoto118a5092015-03-10 01:40:13 +00001830 dmas = <&audma0 0x07>, <&audma1 0x08>, <&audma0 0x6f>, <&audma1 0x70>;
1831 dma-names = "rx", "tx", "rxu", "txu";
1832 };
Geert Uytterhoeven2c3de362016-05-20 09:09:56 +02001833 ssi4: ssi-4 {
Simon Horman3abb4d52016-01-15 11:44:15 +09001834 interrupts = <GIC_SPI 374 IRQ_TYPE_LEVEL_HIGH>;
Kuninori Morimoto118a5092015-03-10 01:40:13 +00001835 dmas = <&audma0 0x09>, <&audma1 0x0a>, <&audma0 0x71>, <&audma1 0x72>;
1836 dma-names = "rx", "tx", "rxu", "txu";
1837 };
Geert Uytterhoeven2c3de362016-05-20 09:09:56 +02001838 ssi5: ssi-5 {
Simon Horman3abb4d52016-01-15 11:44:15 +09001839 interrupts = <GIC_SPI 375 IRQ_TYPE_LEVEL_HIGH>;
Kuninori Morimoto118a5092015-03-10 01:40:13 +00001840 dmas = <&audma0 0x0b>, <&audma1 0x0c>, <&audma0 0x73>, <&audma1 0x74>;
1841 dma-names = "rx", "tx", "rxu", "txu";
1842 };
Geert Uytterhoeven2c3de362016-05-20 09:09:56 +02001843 ssi6: ssi-6 {
Simon Horman3abb4d52016-01-15 11:44:15 +09001844 interrupts = <GIC_SPI 376 IRQ_TYPE_LEVEL_HIGH>;
Kuninori Morimoto118a5092015-03-10 01:40:13 +00001845 dmas = <&audma0 0x0d>, <&audma1 0x0e>, <&audma0 0x75>, <&audma1 0x76>;
1846 dma-names = "rx", "tx", "rxu", "txu";
1847 };
Geert Uytterhoeven2c3de362016-05-20 09:09:56 +02001848 ssi7: ssi-7 {
Simon Horman3abb4d52016-01-15 11:44:15 +09001849 interrupts = <GIC_SPI 377 IRQ_TYPE_LEVEL_HIGH>;
Kuninori Morimoto118a5092015-03-10 01:40:13 +00001850 dmas = <&audma0 0x0f>, <&audma1 0x10>, <&audma0 0x79>, <&audma1 0x7a>;
1851 dma-names = "rx", "tx", "rxu", "txu";
1852 };
Geert Uytterhoeven2c3de362016-05-20 09:09:56 +02001853 ssi8: ssi-8 {
Simon Horman3abb4d52016-01-15 11:44:15 +09001854 interrupts = <GIC_SPI 378 IRQ_TYPE_LEVEL_HIGH>;
Kuninori Morimoto118a5092015-03-10 01:40:13 +00001855 dmas = <&audma0 0x11>, <&audma1 0x12>, <&audma0 0x7b>, <&audma1 0x7c>;
1856 dma-names = "rx", "tx", "rxu", "txu";
1857 };
Geert Uytterhoeven2c3de362016-05-20 09:09:56 +02001858 ssi9: ssi-9 {
Simon Horman3abb4d52016-01-15 11:44:15 +09001859 interrupts = <GIC_SPI 379 IRQ_TYPE_LEVEL_HIGH>;
Kuninori Morimoto118a5092015-03-10 01:40:13 +00001860 dmas = <&audma0 0x13>, <&audma1 0x14>, <&audma0 0x7d>, <&audma1 0x7e>;
1861 dma-names = "rx", "tx", "rxu", "txu";
1862 };
Kuninori Morimoto7df2fd52014-06-10 23:53:54 -07001863 };
1864 };
Laurent Pinchart70496722015-01-27 11:13:23 +02001865
1866 ipmmu_sy0: mmu@e6280000 {
Magnus Dammc8d66862015-11-17 13:30:56 +09001867 compatible = "renesas,ipmmu-r8a7790", "renesas,ipmmu-vmsa";
Laurent Pinchart70496722015-01-27 11:13:23 +02001868 reg = <0 0xe6280000 0 0x1000>;
Simon Horman3abb4d52016-01-15 11:44:15 +09001869 interrupts = <GIC_SPI 223 IRQ_TYPE_LEVEL_HIGH>,
1870 <GIC_SPI 224 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart70496722015-01-27 11:13:23 +02001871 #iommu-cells = <1>;
1872 status = "disabled";
1873 };
1874
1875 ipmmu_sy1: mmu@e6290000 {
Magnus Dammc8d66862015-11-17 13:30:56 +09001876 compatible = "renesas,ipmmu-r8a7790", "renesas,ipmmu-vmsa";
Laurent Pinchart70496722015-01-27 11:13:23 +02001877 reg = <0 0xe6290000 0 0x1000>;
Simon Horman3abb4d52016-01-15 11:44:15 +09001878 interrupts = <GIC_SPI 225 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart70496722015-01-27 11:13:23 +02001879 #iommu-cells = <1>;
1880 status = "disabled";
1881 };
1882
1883 ipmmu_ds: mmu@e6740000 {
Magnus Dammc8d66862015-11-17 13:30:56 +09001884 compatible = "renesas,ipmmu-r8a7790", "renesas,ipmmu-vmsa";
Laurent Pinchart70496722015-01-27 11:13:23 +02001885 reg = <0 0xe6740000 0 0x1000>;
Simon Horman3abb4d52016-01-15 11:44:15 +09001886 interrupts = <GIC_SPI 198 IRQ_TYPE_LEVEL_HIGH>,
1887 <GIC_SPI 199 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart70496722015-01-27 11:13:23 +02001888 #iommu-cells = <1>;
1889 status = "disabled";
1890 };
1891
1892 ipmmu_mp: mmu@ec680000 {
Magnus Dammc8d66862015-11-17 13:30:56 +09001893 compatible = "renesas,ipmmu-r8a7790", "renesas,ipmmu-vmsa";
Laurent Pinchart70496722015-01-27 11:13:23 +02001894 reg = <0 0xec680000 0 0x1000>;
Simon Horman3abb4d52016-01-15 11:44:15 +09001895 interrupts = <GIC_SPI 226 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart70496722015-01-27 11:13:23 +02001896 #iommu-cells = <1>;
1897 status = "disabled";
1898 };
1899
1900 ipmmu_mx: mmu@fe951000 {
Magnus Dammc8d66862015-11-17 13:30:56 +09001901 compatible = "renesas,ipmmu-r8a7790", "renesas,ipmmu-vmsa";
Laurent Pinchart70496722015-01-27 11:13:23 +02001902 reg = <0 0xfe951000 0 0x1000>;
Simon Horman3abb4d52016-01-15 11:44:15 +09001903 interrupts = <GIC_SPI 222 IRQ_TYPE_LEVEL_HIGH>,
1904 <GIC_SPI 221 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart70496722015-01-27 11:13:23 +02001905 #iommu-cells = <1>;
1906 status = "disabled";
1907 };
1908
1909 ipmmu_rt: mmu@ffc80000 {
Magnus Dammc8d66862015-11-17 13:30:56 +09001910 compatible = "renesas,ipmmu-r8a7790", "renesas,ipmmu-vmsa";
Laurent Pinchart70496722015-01-27 11:13:23 +02001911 reg = <0 0xffc80000 0 0x1000>;
Simon Horman3abb4d52016-01-15 11:44:15 +09001912 interrupts = <GIC_SPI 307 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart70496722015-01-27 11:13:23 +02001913 #iommu-cells = <1>;
1914 status = "disabled";
1915 };
Magnus Damm0468b2d2013-03-28 00:49:34 +09001916};