blob: 36c91d921771336ad0fad9ff0d5a39c68c451d3a [file] [log] [blame]
Magnus Damm0468b2d2013-03-28 00:49:34 +09001/*
2 * Device Tree Source for the r8a7790 SoC
3 *
Kazuya Mizuguchib621f6d2015-02-19 10:42:55 -05004 * Copyright (C) 2015 Renesas Electronics Corporation
Sergei Shtylyovd8913c62014-02-20 02:20:43 +03005 * Copyright (C) 2013-2014 Renesas Solutions Corp.
6 * Copyright (C) 2014 Cogent Embedded Inc.
Magnus Damm0468b2d2013-03-28 00:49:34 +09007 *
8 * This file is licensed under the terms of the GNU General Public License
9 * version 2. This program is licensed "as is" without any warranty of any
10 * kind, whether express or implied.
11 */
12
Laurent Pinchart22a1f592013-12-11 15:05:14 +010013#include <dt-bindings/clock/r8a7790-clock.h>
Laurent Pinchart5f75e732013-11-19 03:18:25 +010014#include <dt-bindings/interrupt-controller/arm-gic.h>
15#include <dt-bindings/interrupt-controller/irq.h>
Geert Uytterhoeven4c8eb3c2015-01-20 14:44:58 +010016#include <dt-bindings/power/r8a7790-sysc.h>
Laurent Pinchart5f75e732013-11-19 03:18:25 +010017
Magnus Damm0468b2d2013-03-28 00:49:34 +090018/ {
19 compatible = "renesas,r8a7790";
20 interrupt-parent = <&gic>;
Takashi Yoshii8585deb2013-03-29 16:49:17 +090021 #address-cells = <2>;
22 #size-cells = <2>;
Magnus Damm0468b2d2013-03-28 00:49:34 +090023
Wolfram Sang6b1d7c62014-02-16 10:40:58 +010024 aliases {
25 i2c0 = &i2c0;
26 i2c1 = &i2c1;
27 i2c2 = &i2c2;
28 i2c3 = &i2c3;
Wolfram Sang05f39912014-03-25 19:56:29 +010029 i2c4 = &iic0;
30 i2c5 = &iic1;
31 i2c6 = &iic2;
32 i2c7 = &iic3;
Geert Uytterhoevenfad6d452014-02-25 11:30:13 +010033 spi0 = &qspi;
Geert Uytterhoevenae8a6142014-02-25 11:30:15 +010034 spi1 = &msiof0;
35 spi2 = &msiof1;
36 spi3 = &msiof2;
37 spi4 = &msiof3;
Ben Dooks9f685bf2014-08-13 00:16:18 +040038 vin0 = &vin0;
39 vin1 = &vin1;
40 vin2 = &vin2;
41 vin3 = &vin3;
Wolfram Sang6b1d7c62014-02-16 10:40:58 +010042 };
43
Magnus Damm0468b2d2013-03-28 00:49:34 +090044 cpus {
45 #address-cells = <1>;
46 #size-cells = <0>;
47
48 cpu0: cpu@0 {
49 device_type = "cpu";
50 compatible = "arm,cortex-a15";
51 reg = <0>;
52 clock-frequency = <1300000000>;
Benoit Coussonb989e132014-06-03 21:02:24 +090053 voltage-tolerance = <1>; /* 1% */
54 clocks = <&cpg_clocks R8A7790_CLK_Z>;
55 clock-latency = <300000>; /* 300 us */
Geert Uytterhoeven4c8eb3c2015-01-20 14:44:58 +010056 power-domains = <&sysc R8A7790_PD_CA15_CPU0>;
Geert Uytterhoevenfb1cecd2015-06-02 14:31:39 +020057 next-level-cache = <&L2_CA15>;
Benoit Coussonb989e132014-06-03 21:02:24 +090058
59 /* kHz - uV - OPPs unknown yet */
60 operating-points = <1400000 1000000>,
61 <1225000 1000000>,
62 <1050000 1000000>,
63 < 875000 1000000>,
64 < 700000 1000000>,
65 < 350000 1000000>;
Magnus Damm0468b2d2013-03-28 00:49:34 +090066 };
Magnus Dammc1f95972013-08-29 08:22:17 +090067
68 cpu1: cpu@1 {
69 device_type = "cpu";
70 compatible = "arm,cortex-a15";
71 reg = <1>;
72 clock-frequency = <1300000000>;
Geert Uytterhoeven4c8eb3c2015-01-20 14:44:58 +010073 power-domains = <&sysc R8A7790_PD_CA15_CPU1>;
Geert Uytterhoevenfb1cecd2015-06-02 14:31:39 +020074 next-level-cache = <&L2_CA15>;
Magnus Dammc1f95972013-08-29 08:22:17 +090075 };
76
77 cpu2: cpu@2 {
78 device_type = "cpu";
79 compatible = "arm,cortex-a15";
80 reg = <2>;
81 clock-frequency = <1300000000>;
Geert Uytterhoeven4c8eb3c2015-01-20 14:44:58 +010082 power-domains = <&sysc R8A7790_PD_CA15_CPU2>;
Geert Uytterhoevenfb1cecd2015-06-02 14:31:39 +020083 next-level-cache = <&L2_CA15>;
Magnus Dammc1f95972013-08-29 08:22:17 +090084 };
85
86 cpu3: cpu@3 {
87 device_type = "cpu";
88 compatible = "arm,cortex-a15";
89 reg = <3>;
90 clock-frequency = <1300000000>;
Geert Uytterhoeven4c8eb3c2015-01-20 14:44:58 +010091 power-domains = <&sysc R8A7790_PD_CA15_CPU3>;
Geert Uytterhoevenfb1cecd2015-06-02 14:31:39 +020092 next-level-cache = <&L2_CA15>;
Magnus Dammc1f95972013-08-29 08:22:17 +090093 };
Magnus Damm2007e742013-09-15 00:28:58 +090094
95 cpu4: cpu@4 {
96 device_type = "cpu";
97 compatible = "arm,cortex-a7";
98 reg = <0x100>;
99 clock-frequency = <780000000>;
Geert Uytterhoeven4c8eb3c2015-01-20 14:44:58 +0100100 power-domains = <&sysc R8A7790_PD_CA7_CPU0>;
Geert Uytterhoevenfb1cecd2015-06-02 14:31:39 +0200101 next-level-cache = <&L2_CA7>;
Magnus Damm2007e742013-09-15 00:28:58 +0900102 };
103
104 cpu5: cpu@5 {
105 device_type = "cpu";
106 compatible = "arm,cortex-a7";
107 reg = <0x101>;
108 clock-frequency = <780000000>;
Geert Uytterhoeven4c8eb3c2015-01-20 14:44:58 +0100109 power-domains = <&sysc R8A7790_PD_CA7_CPU1>;
Geert Uytterhoevenfb1cecd2015-06-02 14:31:39 +0200110 next-level-cache = <&L2_CA7>;
Magnus Damm2007e742013-09-15 00:28:58 +0900111 };
112
113 cpu6: cpu@6 {
114 device_type = "cpu";
115 compatible = "arm,cortex-a7";
116 reg = <0x102>;
117 clock-frequency = <780000000>;
Geert Uytterhoeven4c8eb3c2015-01-20 14:44:58 +0100118 power-domains = <&sysc R8A7790_PD_CA7_CPU2>;
Geert Uytterhoevenfb1cecd2015-06-02 14:31:39 +0200119 next-level-cache = <&L2_CA7>;
Magnus Damm2007e742013-09-15 00:28:58 +0900120 };
121
122 cpu7: cpu@7 {
123 device_type = "cpu";
124 compatible = "arm,cortex-a7";
125 reg = <0x103>;
126 clock-frequency = <780000000>;
Geert Uytterhoeven4c8eb3c2015-01-20 14:44:58 +0100127 power-domains = <&sysc R8A7790_PD_CA7_CPU3>;
Geert Uytterhoevenfb1cecd2015-06-02 14:31:39 +0200128 next-level-cache = <&L2_CA7>;
Magnus Damm2007e742013-09-15 00:28:58 +0900129 };
Magnus Damm0468b2d2013-03-28 00:49:34 +0900130 };
131
Kuninori Morimotoa8b805f2016-01-28 02:45:34 +0000132 thermal-zones {
133 cpu_thermal: cpu-thermal {
134 polling-delay-passive = <0>;
135 polling-delay = <0>;
136
137 thermal-sensors = <&thermal>;
138
139 trips {
140 cpu-crit {
141 temperature = <115000>;
142 hysteresis = <0>;
143 type = "critical";
144 };
145 };
146 cooling-maps {
147 };
148 };
149 };
150
Geert Uytterhoevenfb1cecd2015-06-02 14:31:39 +0200151 L2_CA15: cache-controller@0 {
152 compatible = "cache";
Geert Uytterhoeven4c8eb3c2015-01-20 14:44:58 +0100153 power-domains = <&sysc R8A7790_PD_CA15_SCU>;
Geert Uytterhoevenfb1cecd2015-06-02 14:31:39 +0200154 cache-unified;
155 cache-level = <2>;
156 };
157
158 L2_CA7: cache-controller@1 {
159 compatible = "cache";
Geert Uytterhoeven4c8eb3c2015-01-20 14:44:58 +0100160 power-domains = <&sysc R8A7790_PD_CA7_SCU>;
Geert Uytterhoevenfb1cecd2015-06-02 14:31:39 +0200161 cache-unified;
162 cache-level = <2>;
163 };
164
Magnus Damm0468b2d2013-03-28 00:49:34 +0900165 gic: interrupt-controller@f1001000 {
Geert Uytterhoevene715e9c2015-06-17 15:03:33 +0200166 compatible = "arm,gic-400";
Magnus Damm0468b2d2013-03-28 00:49:34 +0900167 #interrupt-cells = <3>;
168 #address-cells = <0>;
169 interrupt-controller;
Takashi Yoshii8585deb2013-03-29 16:49:17 +0900170 reg = <0 0xf1001000 0 0x1000>,
171 <0 0xf1002000 0 0x1000>,
172 <0 0xf1004000 0 0x2000>,
173 <0 0xf1006000 0 0x2000>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900174 interrupts = <GIC_PPI 9 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>;
Magnus Damm0468b2d2013-03-28 00:49:34 +0900175 };
176
Magnus Damm23de2272013-11-21 14:19:29 +0900177 gpio0: gpio@e6050000 {
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200178 compatible = "renesas,gpio-r8a7790", "renesas,gpio-rcar";
Magnus Damm23de2272013-11-21 14:19:29 +0900179 reg = <0 0xe6050000 0 0x50>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900180 interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200181 #gpio-cells = <2>;
182 gpio-controller;
183 gpio-ranges = <&pfc 0 0 32>;
184 #interrupt-cells = <2>;
185 interrupt-controller;
Geert Uytterhoeven81f68832014-04-23 10:25:27 +0200186 clocks = <&mstp9_clks R8A7790_CLK_GPIO0>;
Geert Uytterhoeven484adb02015-08-04 14:28:10 +0200187 power-domains = <&cpg_clocks>;
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200188 };
189
Magnus Damm23de2272013-11-21 14:19:29 +0900190 gpio1: gpio@e6051000 {
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200191 compatible = "renesas,gpio-r8a7790", "renesas,gpio-rcar";
Magnus Damm23de2272013-11-21 14:19:29 +0900192 reg = <0 0xe6051000 0 0x50>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900193 interrupts = <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200194 #gpio-cells = <2>;
195 gpio-controller;
Sergei Shtylyov56a2182f2015-10-22 02:04:41 +0300196 gpio-ranges = <&pfc 0 32 30>;
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200197 #interrupt-cells = <2>;
198 interrupt-controller;
Geert Uytterhoeven81f68832014-04-23 10:25:27 +0200199 clocks = <&mstp9_clks R8A7790_CLK_GPIO1>;
Geert Uytterhoeven484adb02015-08-04 14:28:10 +0200200 power-domains = <&cpg_clocks>;
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200201 };
202
Magnus Damm23de2272013-11-21 14:19:29 +0900203 gpio2: gpio@e6052000 {
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200204 compatible = "renesas,gpio-r8a7790", "renesas,gpio-rcar";
Magnus Damm23de2272013-11-21 14:19:29 +0900205 reg = <0 0xe6052000 0 0x50>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900206 interrupts = <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200207 #gpio-cells = <2>;
208 gpio-controller;
Sergei Shtylyov56a2182f2015-10-22 02:04:41 +0300209 gpio-ranges = <&pfc 0 64 30>;
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200210 #interrupt-cells = <2>;
211 interrupt-controller;
Geert Uytterhoeven81f68832014-04-23 10:25:27 +0200212 clocks = <&mstp9_clks R8A7790_CLK_GPIO2>;
Geert Uytterhoeven484adb02015-08-04 14:28:10 +0200213 power-domains = <&cpg_clocks>;
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200214 };
215
Magnus Damm23de2272013-11-21 14:19:29 +0900216 gpio3: gpio@e6053000 {
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200217 compatible = "renesas,gpio-r8a7790", "renesas,gpio-rcar";
Magnus Damm23de2272013-11-21 14:19:29 +0900218 reg = <0 0xe6053000 0 0x50>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900219 interrupts = <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200220 #gpio-cells = <2>;
221 gpio-controller;
222 gpio-ranges = <&pfc 0 96 32>;
223 #interrupt-cells = <2>;
224 interrupt-controller;
Geert Uytterhoeven81f68832014-04-23 10:25:27 +0200225 clocks = <&mstp9_clks R8A7790_CLK_GPIO3>;
Geert Uytterhoeven484adb02015-08-04 14:28:10 +0200226 power-domains = <&cpg_clocks>;
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200227 };
228
Magnus Damm23de2272013-11-21 14:19:29 +0900229 gpio4: gpio@e6054000 {
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200230 compatible = "renesas,gpio-r8a7790", "renesas,gpio-rcar";
Magnus Damm23de2272013-11-21 14:19:29 +0900231 reg = <0 0xe6054000 0 0x50>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900232 interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200233 #gpio-cells = <2>;
234 gpio-controller;
235 gpio-ranges = <&pfc 0 128 32>;
236 #interrupt-cells = <2>;
237 interrupt-controller;
Geert Uytterhoeven81f68832014-04-23 10:25:27 +0200238 clocks = <&mstp9_clks R8A7790_CLK_GPIO4>;
Geert Uytterhoeven484adb02015-08-04 14:28:10 +0200239 power-domains = <&cpg_clocks>;
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200240 };
241
Magnus Damm23de2272013-11-21 14:19:29 +0900242 gpio5: gpio@e6055000 {
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200243 compatible = "renesas,gpio-r8a7790", "renesas,gpio-rcar";
Magnus Damm23de2272013-11-21 14:19:29 +0900244 reg = <0 0xe6055000 0 0x50>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900245 interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200246 #gpio-cells = <2>;
247 gpio-controller;
248 gpio-ranges = <&pfc 0 160 32>;
249 #interrupt-cells = <2>;
250 interrupt-controller;
Geert Uytterhoeven81f68832014-04-23 10:25:27 +0200251 clocks = <&mstp9_clks R8A7790_CLK_GPIO5>;
Geert Uytterhoeven484adb02015-08-04 14:28:10 +0200252 power-domains = <&cpg_clocks>;
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200253 };
254
Kuninori Morimotoa8b805f2016-01-28 02:45:34 +0000255 thermal: thermal@e61f0000 {
256 compatible = "renesas,thermal-r8a7790",
257 "renesas,rcar-gen2-thermal",
258 "renesas,rcar-thermal";
Magnus Damm03e2f562013-11-20 16:59:30 +0900259 reg = <0 0xe61f0000 0 0x14>, <0 0xe61f0100 0 0x38>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900260 interrupts = <GIC_SPI 69 IRQ_TYPE_LEVEL_HIGH>;
Geert Uytterhoevend3a439d2014-01-07 19:57:14 +0100261 clocks = <&mstp5_clks R8A7790_CLK_THERMAL>;
Geert Uytterhoeven484adb02015-08-04 14:28:10 +0200262 power-domains = <&cpg_clocks>;
Kuninori Morimotoa8b805f2016-01-28 02:45:34 +0000263 #thermal-sensor-cells = <0>;
Magnus Damm03e2f562013-11-20 16:59:30 +0900264 };
265
Magnus Damm0468b2d2013-03-28 00:49:34 +0900266 timer {
267 compatible = "arm,armv7-timer";
Simon Horman3abb4d52016-01-15 11:44:15 +0900268 interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
269 <GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
270 <GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
271 <GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>;
Magnus Damm0468b2d2013-03-28 00:49:34 +0900272 };
Magnus Damm8f5ec0a2013-03-28 00:49:54 +0900273
Laurent Pinchart39cf6d72014-07-09 15:12:37 +0200274 cmt0: timer@ffca0000 {
Simon Horman37757032014-09-08 09:27:45 +0900275 compatible = "renesas,cmt-48-r8a7790", "renesas,cmt-48-gen2";
Laurent Pinchart39cf6d72014-07-09 15:12:37 +0200276 reg = <0 0xffca0000 0 0x1004>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900277 interrupts = <GIC_SPI 142 IRQ_TYPE_LEVEL_HIGH>,
278 <GIC_SPI 143 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart39cf6d72014-07-09 15:12:37 +0200279 clocks = <&mstp1_clks R8A7790_CLK_CMT0>;
280 clock-names = "fck";
Geert Uytterhoeven484adb02015-08-04 14:28:10 +0200281 power-domains = <&cpg_clocks>;
Laurent Pinchart39cf6d72014-07-09 15:12:37 +0200282
283 renesas,channels-mask = <0x60>;
284
285 status = "disabled";
286 };
287
288 cmt1: timer@e6130000 {
Simon Horman37757032014-09-08 09:27:45 +0900289 compatible = "renesas,cmt-48-r8a7790", "renesas,cmt-48-gen2";
Laurent Pinchart39cf6d72014-07-09 15:12:37 +0200290 reg = <0 0xe6130000 0 0x1004>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900291 interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>,
292 <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>,
293 <GIC_SPI 122 IRQ_TYPE_LEVEL_HIGH>,
294 <GIC_SPI 123 IRQ_TYPE_LEVEL_HIGH>,
295 <GIC_SPI 124 IRQ_TYPE_LEVEL_HIGH>,
296 <GIC_SPI 125 IRQ_TYPE_LEVEL_HIGH>,
297 <GIC_SPI 126 IRQ_TYPE_LEVEL_HIGH>,
298 <GIC_SPI 127 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart39cf6d72014-07-09 15:12:37 +0200299 clocks = <&mstp3_clks R8A7790_CLK_CMT1>;
300 clock-names = "fck";
Geert Uytterhoeven484adb02015-08-04 14:28:10 +0200301 power-domains = <&cpg_clocks>;
Laurent Pinchart39cf6d72014-07-09 15:12:37 +0200302
303 renesas,channels-mask = <0xff>;
304
305 status = "disabled";
306 };
307
Magnus Damm8f5ec0a2013-03-28 00:49:54 +0900308 irqc0: interrupt-controller@e61c0000 {
Magnus Damm220fc352013-11-20 09:07:40 +0900309 compatible = "renesas,irqc-r8a7790", "renesas,irqc";
Magnus Damm8f5ec0a2013-03-28 00:49:54 +0900310 #interrupt-cells = <2>;
311 interrupt-controller;
Takashi Yoshii8585deb2013-03-29 16:49:17 +0900312 reg = <0 0xe61c0000 0 0x200>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900313 interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>,
314 <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>,
315 <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>,
316 <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>;
Geert Uytterhoeven61624ca2015-03-18 19:55:59 +0100317 clocks = <&mstp4_clks R8A7790_CLK_IRQC>;
Geert Uytterhoeven484adb02015-08-04 14:28:10 +0200318 power-domains = <&cpg_clocks>;
Magnus Damm8f5ec0a2013-03-28 00:49:54 +0900319 };
Guennadi Liakhovetski8c9b1aa2013-07-08 17:54:46 +0200320
Laurent Pinchartb9fea492014-07-19 01:50:24 +0200321 dmac0: dma-controller@e6700000 {
Simon Horman4af0a662015-11-13 11:23:48 +0900322 compatible = "renesas,dmac-r8a7790", "renesas,rcar-dmac";
Laurent Pinchartb9fea492014-07-19 01:50:24 +0200323 reg = <0 0xe6700000 0 0x20000>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900324 interrupts = <GIC_SPI 197 IRQ_TYPE_LEVEL_HIGH
325 GIC_SPI 200 IRQ_TYPE_LEVEL_HIGH
326 GIC_SPI 201 IRQ_TYPE_LEVEL_HIGH
327 GIC_SPI 202 IRQ_TYPE_LEVEL_HIGH
328 GIC_SPI 203 IRQ_TYPE_LEVEL_HIGH
329 GIC_SPI 204 IRQ_TYPE_LEVEL_HIGH
330 GIC_SPI 205 IRQ_TYPE_LEVEL_HIGH
331 GIC_SPI 206 IRQ_TYPE_LEVEL_HIGH
332 GIC_SPI 207 IRQ_TYPE_LEVEL_HIGH
333 GIC_SPI 208 IRQ_TYPE_LEVEL_HIGH
334 GIC_SPI 209 IRQ_TYPE_LEVEL_HIGH
335 GIC_SPI 210 IRQ_TYPE_LEVEL_HIGH
336 GIC_SPI 211 IRQ_TYPE_LEVEL_HIGH
337 GIC_SPI 212 IRQ_TYPE_LEVEL_HIGH
338 GIC_SPI 213 IRQ_TYPE_LEVEL_HIGH
339 GIC_SPI 214 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchartb9fea492014-07-19 01:50:24 +0200340 interrupt-names = "error",
341 "ch0", "ch1", "ch2", "ch3",
342 "ch4", "ch5", "ch6", "ch7",
343 "ch8", "ch9", "ch10", "ch11",
344 "ch12", "ch13", "ch14";
345 clocks = <&mstp2_clks R8A7790_CLK_SYS_DMAC0>;
346 clock-names = "fck";
Geert Uytterhoeven484adb02015-08-04 14:28:10 +0200347 power-domains = <&cpg_clocks>;
Laurent Pinchartb9fea492014-07-19 01:50:24 +0200348 #dma-cells = <1>;
349 dma-channels = <15>;
350 };
351
352 dmac1: dma-controller@e6720000 {
Simon Horman4af0a662015-11-13 11:23:48 +0900353 compatible = "renesas,dmac-r8a7790", "renesas,rcar-dmac";
Laurent Pinchartb9fea492014-07-19 01:50:24 +0200354 reg = <0 0xe6720000 0 0x20000>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900355 interrupts = <GIC_SPI 220 IRQ_TYPE_LEVEL_HIGH
356 GIC_SPI 216 IRQ_TYPE_LEVEL_HIGH
357 GIC_SPI 217 IRQ_TYPE_LEVEL_HIGH
358 GIC_SPI 218 IRQ_TYPE_LEVEL_HIGH
359 GIC_SPI 219 IRQ_TYPE_LEVEL_HIGH
360 GIC_SPI 308 IRQ_TYPE_LEVEL_HIGH
361 GIC_SPI 309 IRQ_TYPE_LEVEL_HIGH
362 GIC_SPI 310 IRQ_TYPE_LEVEL_HIGH
363 GIC_SPI 311 IRQ_TYPE_LEVEL_HIGH
364 GIC_SPI 312 IRQ_TYPE_LEVEL_HIGH
365 GIC_SPI 313 IRQ_TYPE_LEVEL_HIGH
366 GIC_SPI 314 IRQ_TYPE_LEVEL_HIGH
367 GIC_SPI 315 IRQ_TYPE_LEVEL_HIGH
368 GIC_SPI 316 IRQ_TYPE_LEVEL_HIGH
369 GIC_SPI 317 IRQ_TYPE_LEVEL_HIGH
370 GIC_SPI 318 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchartb9fea492014-07-19 01:50:24 +0200371 interrupt-names = "error",
372 "ch0", "ch1", "ch2", "ch3",
373 "ch4", "ch5", "ch6", "ch7",
374 "ch8", "ch9", "ch10", "ch11",
375 "ch12", "ch13", "ch14";
376 clocks = <&mstp2_clks R8A7790_CLK_SYS_DMAC1>;
377 clock-names = "fck";
Geert Uytterhoeven484adb02015-08-04 14:28:10 +0200378 power-domains = <&cpg_clocks>;
Laurent Pinchartb9fea492014-07-19 01:50:24 +0200379 #dma-cells = <1>;
380 dma-channels = <15>;
381 };
Kuninori Morimotoba3240b2014-11-03 17:44:51 -0800382
383 audma0: dma-controller@ec700000 {
Simon Horman4af0a662015-11-13 11:23:48 +0900384 compatible = "renesas,dmac-r8a7790", "renesas,rcar-dmac";
Kuninori Morimotoba3240b2014-11-03 17:44:51 -0800385 reg = <0 0xec700000 0 0x10000>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900386 interrupts = <GIC_SPI 346 IRQ_TYPE_LEVEL_HIGH
387 GIC_SPI 320 IRQ_TYPE_LEVEL_HIGH
388 GIC_SPI 321 IRQ_TYPE_LEVEL_HIGH
389 GIC_SPI 322 IRQ_TYPE_LEVEL_HIGH
390 GIC_SPI 323 IRQ_TYPE_LEVEL_HIGH
391 GIC_SPI 324 IRQ_TYPE_LEVEL_HIGH
392 GIC_SPI 325 IRQ_TYPE_LEVEL_HIGH
393 GIC_SPI 326 IRQ_TYPE_LEVEL_HIGH
394 GIC_SPI 327 IRQ_TYPE_LEVEL_HIGH
395 GIC_SPI 328 IRQ_TYPE_LEVEL_HIGH
396 GIC_SPI 329 IRQ_TYPE_LEVEL_HIGH
397 GIC_SPI 330 IRQ_TYPE_LEVEL_HIGH
398 GIC_SPI 331 IRQ_TYPE_LEVEL_HIGH
399 GIC_SPI 332 IRQ_TYPE_LEVEL_HIGH>;
Kuninori Morimotoba3240b2014-11-03 17:44:51 -0800400 interrupt-names = "error",
401 "ch0", "ch1", "ch2", "ch3",
402 "ch4", "ch5", "ch6", "ch7",
403 "ch8", "ch9", "ch10", "ch11",
404 "ch12";
405 clocks = <&mstp5_clks R8A7790_CLK_AUDIO_DMAC0>;
406 clock-names = "fck";
Geert Uytterhoeven484adb02015-08-04 14:28:10 +0200407 power-domains = <&cpg_clocks>;
Kuninori Morimotoba3240b2014-11-03 17:44:51 -0800408 #dma-cells = <1>;
409 dma-channels = <13>;
410 };
411
412 audma1: dma-controller@ec720000 {
Simon Horman4af0a662015-11-13 11:23:48 +0900413 compatible = "renesas,dmac-r8a7790", "renesas,rcar-dmac";
Kuninori Morimotoba3240b2014-11-03 17:44:51 -0800414 reg = <0 0xec720000 0 0x10000>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900415 interrupts = <GIC_SPI 347 IRQ_TYPE_LEVEL_HIGH
416 GIC_SPI 333 IRQ_TYPE_LEVEL_HIGH
417 GIC_SPI 334 IRQ_TYPE_LEVEL_HIGH
418 GIC_SPI 335 IRQ_TYPE_LEVEL_HIGH
419 GIC_SPI 336 IRQ_TYPE_LEVEL_HIGH
420 GIC_SPI 337 IRQ_TYPE_LEVEL_HIGH
421 GIC_SPI 338 IRQ_TYPE_LEVEL_HIGH
422 GIC_SPI 339 IRQ_TYPE_LEVEL_HIGH
423 GIC_SPI 340 IRQ_TYPE_LEVEL_HIGH
424 GIC_SPI 341 IRQ_TYPE_LEVEL_HIGH
425 GIC_SPI 342 IRQ_TYPE_LEVEL_HIGH
426 GIC_SPI 343 IRQ_TYPE_LEVEL_HIGH
427 GIC_SPI 344 IRQ_TYPE_LEVEL_HIGH
428 GIC_SPI 345 IRQ_TYPE_LEVEL_HIGH>;
Kuninori Morimotoba3240b2014-11-03 17:44:51 -0800429 interrupt-names = "error",
430 "ch0", "ch1", "ch2", "ch3",
431 "ch4", "ch5", "ch6", "ch7",
432 "ch8", "ch9", "ch10", "ch11",
433 "ch12";
434 clocks = <&mstp5_clks R8A7790_CLK_AUDIO_DMAC1>;
435 clock-names = "fck";
Geert Uytterhoeven484adb02015-08-04 14:28:10 +0200436 power-domains = <&cpg_clocks>;
Kuninori Morimotoba3240b2014-11-03 17:44:51 -0800437 #dma-cells = <1>;
438 dma-channels = <13>;
439 };
440
Yoshihiro Shimodaa3ff2092015-05-08 16:13:06 +0900441 usb_dmac0: dma-controller@e65a0000 {
Simon Hormand01c8be2015-12-11 11:59:38 +0900442 compatible = "renesas,r8a7790-usb-dmac", "renesas,usb-dmac";
Yoshihiro Shimodaa3ff2092015-05-08 16:13:06 +0900443 reg = <0 0xe65a0000 0 0x100>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900444 interrupts = <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH
445 GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>;
Yoshihiro Shimodaa3ff2092015-05-08 16:13:06 +0900446 interrupt-names = "ch0", "ch1";
447 clocks = <&mstp3_clks R8A7790_CLK_USBDMAC0>;
Geert Uytterhoeven484adb02015-08-04 14:28:10 +0200448 power-domains = <&cpg_clocks>;
Yoshihiro Shimodaa3ff2092015-05-08 16:13:06 +0900449 #dma-cells = <1>;
450 dma-channels = <2>;
451 };
452
453 usb_dmac1: dma-controller@e65b0000 {
Simon Hormand01c8be2015-12-11 11:59:38 +0900454 compatible = "renesas,r8a7790-usb-dmac", "renesas,usb-dmac";
Yoshihiro Shimodaa3ff2092015-05-08 16:13:06 +0900455 reg = <0 0xe65b0000 0 0x100>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900456 interrupts = <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH
457 GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>;
Yoshihiro Shimodaa3ff2092015-05-08 16:13:06 +0900458 interrupt-names = "ch0", "ch1";
459 clocks = <&mstp3_clks R8A7790_CLK_USBDMAC1>;
Geert Uytterhoeven484adb02015-08-04 14:28:10 +0200460 power-domains = <&cpg_clocks>;
Yoshihiro Shimodaa3ff2092015-05-08 16:13:06 +0900461 #dma-cells = <1>;
462 dma-channels = <2>;
463 };
464
Guennadi Liakhovetskiedd2b9f2013-09-26 19:20:58 +0200465 i2c0: i2c@e6508000 {
466 #address-cells = <1>;
467 #size-cells = <0>;
468 compatible = "renesas,i2c-r8a7790";
469 reg = <0 0xe6508000 0 0x40>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900470 interrupts = <GIC_SPI 287 IRQ_TYPE_LEVEL_HIGH>;
Ben Dooks2450bad2014-01-20 11:44:21 +0000471 clocks = <&mstp9_clks R8A7790_CLK_I2C0>;
Geert Uytterhoeven484adb02015-08-04 14:28:10 +0200472 power-domains = <&cpg_clocks>;
Wolfram Sangac8e7f32015-12-08 10:37:50 +0100473 i2c-scl-internal-delay-ns = <110>;
Guennadi Liakhovetskiedd2b9f2013-09-26 19:20:58 +0200474 status = "disabled";
475 };
476
477 i2c1: i2c@e6518000 {
478 #address-cells = <1>;
479 #size-cells = <0>;
480 compatible = "renesas,i2c-r8a7790";
481 reg = <0 0xe6518000 0 0x40>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900482 interrupts = <GIC_SPI 288 IRQ_TYPE_LEVEL_HIGH>;
Ben Dooks2450bad2014-01-20 11:44:21 +0000483 clocks = <&mstp9_clks R8A7790_CLK_I2C1>;
Geert Uytterhoeven484adb02015-08-04 14:28:10 +0200484 power-domains = <&cpg_clocks>;
Wolfram Sangac8e7f32015-12-08 10:37:50 +0100485 i2c-scl-internal-delay-ns = <6>;
Guennadi Liakhovetskiedd2b9f2013-09-26 19:20:58 +0200486 status = "disabled";
487 };
488
489 i2c2: i2c@e6530000 {
490 #address-cells = <1>;
491 #size-cells = <0>;
492 compatible = "renesas,i2c-r8a7790";
493 reg = <0 0xe6530000 0 0x40>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900494 interrupts = <GIC_SPI 286 IRQ_TYPE_LEVEL_HIGH>;
Ben Dooks2450bad2014-01-20 11:44:21 +0000495 clocks = <&mstp9_clks R8A7790_CLK_I2C2>;
Geert Uytterhoeven484adb02015-08-04 14:28:10 +0200496 power-domains = <&cpg_clocks>;
Wolfram Sangac8e7f32015-12-08 10:37:50 +0100497 i2c-scl-internal-delay-ns = <6>;
Guennadi Liakhovetskiedd2b9f2013-09-26 19:20:58 +0200498 status = "disabled";
499 };
500
501 i2c3: i2c@e6540000 {
502 #address-cells = <1>;
503 #size-cells = <0>;
504 compatible = "renesas,i2c-r8a7790";
505 reg = <0 0xe6540000 0 0x40>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900506 interrupts = <GIC_SPI 290 IRQ_TYPE_LEVEL_HIGH>;
Ben Dooks2450bad2014-01-20 11:44:21 +0000507 clocks = <&mstp9_clks R8A7790_CLK_I2C3>;
Geert Uytterhoeven484adb02015-08-04 14:28:10 +0200508 power-domains = <&cpg_clocks>;
Wolfram Sangac8e7f32015-12-08 10:37:50 +0100509 i2c-scl-internal-delay-ns = <110>;
Guennadi Liakhovetskiedd2b9f2013-09-26 19:20:58 +0200510 status = "disabled";
511 };
512
Wolfram Sang05f39912014-03-25 19:56:29 +0100513 iic0: i2c@e6500000 {
514 #address-cells = <1>;
515 #size-cells = <0>;
516 compatible = "renesas,iic-r8a7790", "renesas,rmobile-iic";
517 reg = <0 0xe6500000 0 0x425>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900518 interrupts = <GIC_SPI 174 IRQ_TYPE_LEVEL_HIGH>;
Wolfram Sang05f39912014-03-25 19:56:29 +0100519 clocks = <&mstp3_clks R8A7790_CLK_IIC0>;
Wolfram Sang0d73ca42014-11-07 11:11:43 +0100520 dmas = <&dmac0 0x61>, <&dmac0 0x62>;
521 dma-names = "tx", "rx";
Geert Uytterhoeven484adb02015-08-04 14:28:10 +0200522 power-domains = <&cpg_clocks>;
Wolfram Sang05f39912014-03-25 19:56:29 +0100523 status = "disabled";
524 };
525
526 iic1: i2c@e6510000 {
527 #address-cells = <1>;
528 #size-cells = <0>;
529 compatible = "renesas,iic-r8a7790", "renesas,rmobile-iic";
530 reg = <0 0xe6510000 0 0x425>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900531 interrupts = <GIC_SPI 175 IRQ_TYPE_LEVEL_HIGH>;
Wolfram Sang05f39912014-03-25 19:56:29 +0100532 clocks = <&mstp3_clks R8A7790_CLK_IIC1>;
Wolfram Sang0d73ca42014-11-07 11:11:43 +0100533 dmas = <&dmac0 0x65>, <&dmac0 0x66>;
534 dma-names = "tx", "rx";
Geert Uytterhoeven484adb02015-08-04 14:28:10 +0200535 power-domains = <&cpg_clocks>;
Wolfram Sang05f39912014-03-25 19:56:29 +0100536 status = "disabled";
537 };
538
539 iic2: i2c@e6520000 {
540 #address-cells = <1>;
541 #size-cells = <0>;
542 compatible = "renesas,iic-r8a7790", "renesas,rmobile-iic";
543 reg = <0 0xe6520000 0 0x425>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900544 interrupts = <GIC_SPI 176 IRQ_TYPE_LEVEL_HIGH>;
Wolfram Sang05f39912014-03-25 19:56:29 +0100545 clocks = <&mstp3_clks R8A7790_CLK_IIC2>;
Wolfram Sang0d73ca42014-11-07 11:11:43 +0100546 dmas = <&dmac0 0x69>, <&dmac0 0x6a>;
547 dma-names = "tx", "rx";
Geert Uytterhoeven484adb02015-08-04 14:28:10 +0200548 power-domains = <&cpg_clocks>;
Wolfram Sang05f39912014-03-25 19:56:29 +0100549 status = "disabled";
550 };
551
552 iic3: i2c@e60b0000 {
553 #address-cells = <1>;
554 #size-cells = <0>;
555 compatible = "renesas,iic-r8a7790", "renesas,rmobile-iic";
556 reg = <0 0xe60b0000 0 0x425>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900557 interrupts = <GIC_SPI 173 IRQ_TYPE_LEVEL_HIGH>;
Wolfram Sang05f39912014-03-25 19:56:29 +0100558 clocks = <&mstp9_clks R8A7790_CLK_IICDVFS>;
Wolfram Sang0d73ca42014-11-07 11:11:43 +0100559 dmas = <&dmac0 0x77>, <&dmac0 0x78>;
560 dma-names = "tx", "rx";
Geert Uytterhoeven484adb02015-08-04 14:28:10 +0200561 power-domains = <&cpg_clocks>;
Wolfram Sang05f39912014-03-25 19:56:29 +0100562 status = "disabled";
563 };
564
Laurent Pinchart22c2b782014-10-26 19:40:11 +0200565 mmcif0: mmc@ee200000 {
Magnus Damm063e85602013-11-20 09:05:53 +0900566 compatible = "renesas,mmcif-r8a7790", "renesas,sh-mmcif";
Guennadi Liakhovetski8c9b1aa2013-07-08 17:54:46 +0200567 reg = <0 0xee200000 0 0x80>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900568 interrupts = <GIC_SPI 169 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart72197ca2013-12-11 15:05:15 +0100569 clocks = <&mstp3_clks R8A7790_CLK_MMCIF0>;
Laurent Pinchart108216c2014-10-26 19:40:13 +0200570 dmas = <&dmac0 0xd1>, <&dmac0 0xd2>;
571 dma-names = "tx", "rx";
Geert Uytterhoeven484adb02015-08-04 14:28:10 +0200572 power-domains = <&cpg_clocks>;
Guennadi Liakhovetski8c9b1aa2013-07-08 17:54:46 +0200573 reg-io-width = <4>;
574 status = "disabled";
Kuninori Morimoto96370052015-05-14 07:23:04 +0000575 max-frequency = <97500000>;
Guennadi Liakhovetski8c9b1aa2013-07-08 17:54:46 +0200576 };
577
Kuninori Morimotob718aa42013-10-21 19:36:13 -0700578 mmcif1: mmc@ee220000 {
Magnus Damm063e85602013-11-20 09:05:53 +0900579 compatible = "renesas,mmcif-r8a7790", "renesas,sh-mmcif";
Guennadi Liakhovetski8c9b1aa2013-07-08 17:54:46 +0200580 reg = <0 0xee220000 0 0x80>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900581 interrupts = <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart72197ca2013-12-11 15:05:15 +0100582 clocks = <&mstp3_clks R8A7790_CLK_MMCIF1>;
Laurent Pinchart108216c2014-10-26 19:40:13 +0200583 dmas = <&dmac0 0xe1>, <&dmac0 0xe2>;
584 dma-names = "tx", "rx";
Geert Uytterhoeven484adb02015-08-04 14:28:10 +0200585 power-domains = <&cpg_clocks>;
Guennadi Liakhovetski8c9b1aa2013-07-08 17:54:46 +0200586 reg-io-width = <4>;
587 status = "disabled";
Kuninori Morimoto96370052015-05-14 07:23:04 +0000588 max-frequency = <97500000>;
Guennadi Liakhovetski8c9b1aa2013-07-08 17:54:46 +0200589 };
590
Laurent Pinchart9694c772013-05-09 15:05:57 +0200591 pfc: pfc@e6060000 {
592 compatible = "renesas,pfc-r8a7790";
593 reg = <0 0xe6060000 0 0x250>;
594 };
Olof Johansson55689bf2013-08-14 00:24:05 -0700595
Kuninori Morimotob718aa42013-10-21 19:36:13 -0700596 sdhi0: sd@ee100000 {
Guennadi Liakhovetskidf1d0582013-08-29 17:14:49 +0200597 compatible = "renesas,sdhi-r8a7790";
Kuninori Morimoto66f47ed2015-02-24 02:20:37 +0000598 reg = <0 0xee100000 0 0x328>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900599 interrupts = <GIC_SPI 165 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart72197ca2013-12-11 15:05:15 +0100600 clocks = <&mstp3_clks R8A7790_CLK_SDHI0>;
Laurent Pinchart941fe362015-02-24 02:20:03 +0000601 dmas = <&dmac1 0xcd>, <&dmac1 0xce>;
602 dma-names = "tx", "rx";
Wolfram Sang21c7d0f2016-04-18 11:41:30 +0200603 max-frequency = <195000000>;
Geert Uytterhoeven484adb02015-08-04 14:28:10 +0200604 power-domains = <&cpg_clocks>;
Guennadi Liakhovetski8c9b1aa2013-07-08 17:54:46 +0200605 status = "disabled";
606 };
607
Kuninori Morimotob718aa42013-10-21 19:36:13 -0700608 sdhi1: sd@ee120000 {
Guennadi Liakhovetskidf1d0582013-08-29 17:14:49 +0200609 compatible = "renesas,sdhi-r8a7790";
Kuninori Morimoto66f47ed2015-02-24 02:20:37 +0000610 reg = <0 0xee120000 0 0x328>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900611 interrupts = <GIC_SPI 166 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart72197ca2013-12-11 15:05:15 +0100612 clocks = <&mstp3_clks R8A7790_CLK_SDHI1>;
Laurent Pinchart941fe362015-02-24 02:20:03 +0000613 dmas = <&dmac1 0xc9>, <&dmac1 0xca>;
614 dma-names = "tx", "rx";
Wolfram Sang21c7d0f2016-04-18 11:41:30 +0200615 max-frequency = <195000000>;
Geert Uytterhoeven484adb02015-08-04 14:28:10 +0200616 power-domains = <&cpg_clocks>;
Guennadi Liakhovetski8c9b1aa2013-07-08 17:54:46 +0200617 status = "disabled";
618 };
619
Kuninori Morimotob718aa42013-10-21 19:36:13 -0700620 sdhi2: sd@ee140000 {
Guennadi Liakhovetskidf1d0582013-08-29 17:14:49 +0200621 compatible = "renesas,sdhi-r8a7790";
Guennadi Liakhovetski8c9b1aa2013-07-08 17:54:46 +0200622 reg = <0 0xee140000 0 0x100>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900623 interrupts = <GIC_SPI 167 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart72197ca2013-12-11 15:05:15 +0100624 clocks = <&mstp3_clks R8A7790_CLK_SDHI2>;
Laurent Pinchart941fe362015-02-24 02:20:03 +0000625 dmas = <&dmac1 0xc1>, <&dmac1 0xc2>;
626 dma-names = "tx", "rx";
Ben Hutchings22f708b2016-04-01 17:44:38 +0200627 max-frequency = <97500000>;
Geert Uytterhoeven484adb02015-08-04 14:28:10 +0200628 power-domains = <&cpg_clocks>;
Guennadi Liakhovetski8c9b1aa2013-07-08 17:54:46 +0200629 status = "disabled";
630 };
631
Kuninori Morimotob718aa42013-10-21 19:36:13 -0700632 sdhi3: sd@ee160000 {
Guennadi Liakhovetskidf1d0582013-08-29 17:14:49 +0200633 compatible = "renesas,sdhi-r8a7790";
Guennadi Liakhovetski8c9b1aa2013-07-08 17:54:46 +0200634 reg = <0 0xee160000 0 0x100>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900635 interrupts = <GIC_SPI 168 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart72197ca2013-12-11 15:05:15 +0100636 clocks = <&mstp3_clks R8A7790_CLK_SDHI3>;
Laurent Pinchart941fe362015-02-24 02:20:03 +0000637 dmas = <&dmac1 0xd3>, <&dmac1 0xd4>;
638 dma-names = "tx", "rx";
Ben Hutchings22f708b2016-04-01 17:44:38 +0200639 max-frequency = <97500000>;
Geert Uytterhoeven484adb02015-08-04 14:28:10 +0200640 power-domains = <&cpg_clocks>;
Guennadi Liakhovetski8c9b1aa2013-07-08 17:54:46 +0200641 status = "disabled";
642 };
Laurent Pinchart22a1f592013-12-11 15:05:14 +0100643
Laurent Pinchart597af202013-10-29 16:23:12 +0100644 scifa0: serial@e6c40000 {
Geert Uytterhoevena20dc9f2016-01-29 10:32:04 +0100645 compatible = "renesas,scifa-r8a7790",
646 "renesas,rcar-gen2-scifa", "renesas,scifa";
Laurent Pinchart597af202013-10-29 16:23:12 +0100647 reg = <0 0xe6c40000 0 64>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900648 interrupts = <GIC_SPI 144 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart597af202013-10-29 16:23:12 +0100649 clocks = <&mstp2_clks R8A7790_CLK_SCIFA0>;
Laurent Pinchart6c6e12a2016-01-29 10:47:37 +0100650 clock-names = "fck";
Geert Uytterhoevenacea43f2015-05-20 19:46:25 +0200651 dmas = <&dmac0 0x21>, <&dmac0 0x22>;
652 dma-names = "tx", "rx";
Geert Uytterhoeven484adb02015-08-04 14:28:10 +0200653 power-domains = <&cpg_clocks>;
Laurent Pinchart597af202013-10-29 16:23:12 +0100654 status = "disabled";
655 };
656
657 scifa1: serial@e6c50000 {
Geert Uytterhoevena20dc9f2016-01-29 10:32:04 +0100658 compatible = "renesas,scifa-r8a7790",
659 "renesas,rcar-gen2-scifa", "renesas,scifa";
Laurent Pinchart597af202013-10-29 16:23:12 +0100660 reg = <0 0xe6c50000 0 64>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900661 interrupts = <GIC_SPI 145 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart597af202013-10-29 16:23:12 +0100662 clocks = <&mstp2_clks R8A7790_CLK_SCIFA1>;
Laurent Pinchart6c6e12a2016-01-29 10:47:37 +0100663 clock-names = "fck";
Geert Uytterhoevenacea43f2015-05-20 19:46:25 +0200664 dmas = <&dmac0 0x25>, <&dmac0 0x26>;
665 dma-names = "tx", "rx";
Geert Uytterhoeven484adb02015-08-04 14:28:10 +0200666 power-domains = <&cpg_clocks>;
Laurent Pinchart597af202013-10-29 16:23:12 +0100667 status = "disabled";
668 };
669
670 scifa2: serial@e6c60000 {
Geert Uytterhoevena20dc9f2016-01-29 10:32:04 +0100671 compatible = "renesas,scifa-r8a7790",
672 "renesas,rcar-gen2-scifa", "renesas,scifa";
Laurent Pinchart597af202013-10-29 16:23:12 +0100673 reg = <0 0xe6c60000 0 64>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900674 interrupts = <GIC_SPI 151 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart597af202013-10-29 16:23:12 +0100675 clocks = <&mstp2_clks R8A7790_CLK_SCIFA2>;
Laurent Pinchart6c6e12a2016-01-29 10:47:37 +0100676 clock-names = "fck";
Geert Uytterhoevenacea43f2015-05-20 19:46:25 +0200677 dmas = <&dmac0 0x27>, <&dmac0 0x28>;
678 dma-names = "tx", "rx";
Geert Uytterhoeven484adb02015-08-04 14:28:10 +0200679 power-domains = <&cpg_clocks>;
Laurent Pinchart597af202013-10-29 16:23:12 +0100680 status = "disabled";
681 };
682
683 scifb0: serial@e6c20000 {
Geert Uytterhoevena20dc9f2016-01-29 10:32:04 +0100684 compatible = "renesas,scifb-r8a7790",
685 "renesas,rcar-gen2-scifb", "renesas,scifb";
Laurent Pinchart597af202013-10-29 16:23:12 +0100686 reg = <0 0xe6c20000 0 64>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900687 interrupts = <GIC_SPI 148 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart597af202013-10-29 16:23:12 +0100688 clocks = <&mstp2_clks R8A7790_CLK_SCIFB0>;
Laurent Pinchart6c6e12a2016-01-29 10:47:37 +0100689 clock-names = "fck";
Geert Uytterhoevenacea43f2015-05-20 19:46:25 +0200690 dmas = <&dmac0 0x3d>, <&dmac0 0x3e>;
691 dma-names = "tx", "rx";
Geert Uytterhoeven484adb02015-08-04 14:28:10 +0200692 power-domains = <&cpg_clocks>;
Laurent Pinchart597af202013-10-29 16:23:12 +0100693 status = "disabled";
694 };
695
696 scifb1: serial@e6c30000 {
Geert Uytterhoevena20dc9f2016-01-29 10:32:04 +0100697 compatible = "renesas,scifb-r8a7790",
698 "renesas,rcar-gen2-scifb", "renesas,scifb";
Laurent Pinchart597af202013-10-29 16:23:12 +0100699 reg = <0 0xe6c30000 0 64>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900700 interrupts = <GIC_SPI 149 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart597af202013-10-29 16:23:12 +0100701 clocks = <&mstp2_clks R8A7790_CLK_SCIFB1>;
Laurent Pinchart6c6e12a2016-01-29 10:47:37 +0100702 clock-names = "fck";
Geert Uytterhoevenacea43f2015-05-20 19:46:25 +0200703 dmas = <&dmac0 0x19>, <&dmac0 0x1a>;
704 dma-names = "tx", "rx";
Geert Uytterhoeven484adb02015-08-04 14:28:10 +0200705 power-domains = <&cpg_clocks>;
Laurent Pinchart597af202013-10-29 16:23:12 +0100706 status = "disabled";
707 };
708
709 scifb2: serial@e6ce0000 {
Geert Uytterhoevena20dc9f2016-01-29 10:32:04 +0100710 compatible = "renesas,scifb-r8a7790",
711 "renesas,rcar-gen2-scifb", "renesas,scifb";
Laurent Pinchart597af202013-10-29 16:23:12 +0100712 reg = <0 0xe6ce0000 0 64>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900713 interrupts = <GIC_SPI 150 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart597af202013-10-29 16:23:12 +0100714 clocks = <&mstp2_clks R8A7790_CLK_SCIFB2>;
Laurent Pinchart6c6e12a2016-01-29 10:47:37 +0100715 clock-names = "fck";
Geert Uytterhoevenacea43f2015-05-20 19:46:25 +0200716 dmas = <&dmac0 0x1d>, <&dmac0 0x1e>;
717 dma-names = "tx", "rx";
Geert Uytterhoeven484adb02015-08-04 14:28:10 +0200718 power-domains = <&cpg_clocks>;
Laurent Pinchart597af202013-10-29 16:23:12 +0100719 status = "disabled";
720 };
721
722 scif0: serial@e6e60000 {
Geert Uytterhoevena20dc9f2016-01-29 10:32:04 +0100723 compatible = "renesas,scif-r8a7790", "renesas,rcar-gen2-scif",
724 "renesas,scif";
Laurent Pinchart597af202013-10-29 16:23:12 +0100725 reg = <0 0xe6e60000 0 64>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900726 interrupts = <GIC_SPI 152 IRQ_TYPE_LEVEL_HIGH>;
Geert Uytterhoeven42af65e2016-01-29 11:04:39 +0100727 clocks = <&mstp7_clks R8A7790_CLK_SCIF0>, <&zs_clk>,
728 <&scif_clk>;
729 clock-names = "fck", "brg_int", "scif_clk";
Geert Uytterhoevenacea43f2015-05-20 19:46:25 +0200730 dmas = <&dmac0 0x29>, <&dmac0 0x2a>;
731 dma-names = "tx", "rx";
Geert Uytterhoeven484adb02015-08-04 14:28:10 +0200732 power-domains = <&cpg_clocks>;
Laurent Pinchart597af202013-10-29 16:23:12 +0100733 status = "disabled";
734 };
735
736 scif1: serial@e6e68000 {
Geert Uytterhoevena20dc9f2016-01-29 10:32:04 +0100737 compatible = "renesas,scif-r8a7790", "renesas,rcar-gen2-scif",
738 "renesas,scif";
Laurent Pinchart597af202013-10-29 16:23:12 +0100739 reg = <0 0xe6e68000 0 64>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900740 interrupts = <GIC_SPI 153 IRQ_TYPE_LEVEL_HIGH>;
Geert Uytterhoeven42af65e2016-01-29 11:04:39 +0100741 clocks = <&mstp7_clks R8A7790_CLK_SCIF1>, <&zs_clk>,
742 <&scif_clk>;
743 clock-names = "fck", "brg_int", "scif_clk";
Geert Uytterhoevenacea43f2015-05-20 19:46:25 +0200744 dmas = <&dmac0 0x2d>, <&dmac0 0x2e>;
745 dma-names = "tx", "rx";
Geert Uytterhoeven484adb02015-08-04 14:28:10 +0200746 power-domains = <&cpg_clocks>;
Laurent Pinchart597af202013-10-29 16:23:12 +0100747 status = "disabled";
748 };
749
Geert Uytterhoeven022869a2016-03-03 10:32:41 +0100750 scif2: serial@e6e56000 {
751 compatible = "renesas,scif-r8a7790", "renesas,rcar-gen2-scif",
752 "renesas,scif";
753 reg = <0 0xe6e56000 0 64>;
754 interrupts = <GIC_SPI 164 IRQ_TYPE_LEVEL_HIGH>;
755 clocks = <&mstp3_clks R8A7790_CLK_SCIF2>, <&zs_clk>,
756 <&scif_clk>;
757 clock-names = "fck", "brg_int", "scif_clk";
758 dmas = <&dmac0 0x2b>, <&dmac0 0x2c>;
759 dma-names = "tx", "rx";
760 power-domains = <&cpg_clocks>;
761 status = "disabled";
762 };
763
Laurent Pinchart597af202013-10-29 16:23:12 +0100764 hscif0: serial@e62c0000 {
Geert Uytterhoevena20dc9f2016-01-29 10:32:04 +0100765 compatible = "renesas,hscif-r8a7790",
766 "renesas,rcar-gen2-hscif", "renesas,hscif";
Laurent Pinchart597af202013-10-29 16:23:12 +0100767 reg = <0 0xe62c0000 0 96>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900768 interrupts = <GIC_SPI 154 IRQ_TYPE_LEVEL_HIGH>;
Geert Uytterhoeven42af65e2016-01-29 11:04:39 +0100769 clocks = <&mstp7_clks R8A7790_CLK_HSCIF0>, <&zs_clk>,
770 <&scif_clk>;
771 clock-names = "fck", "brg_int", "scif_clk";
Geert Uytterhoevenacea43f2015-05-20 19:46:25 +0200772 dmas = <&dmac0 0x39>, <&dmac0 0x3a>;
773 dma-names = "tx", "rx";
Geert Uytterhoeven484adb02015-08-04 14:28:10 +0200774 power-domains = <&cpg_clocks>;
Laurent Pinchart597af202013-10-29 16:23:12 +0100775 status = "disabled";
776 };
777
778 hscif1: serial@e62c8000 {
Geert Uytterhoevena20dc9f2016-01-29 10:32:04 +0100779 compatible = "renesas,hscif-r8a7790",
780 "renesas,rcar-gen2-hscif", "renesas,hscif";
Laurent Pinchart597af202013-10-29 16:23:12 +0100781 reg = <0 0xe62c8000 0 96>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900782 interrupts = <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>;
Geert Uytterhoeven42af65e2016-01-29 11:04:39 +0100783 clocks = <&mstp7_clks R8A7790_CLK_HSCIF1>, <&zs_clk>,
784 <&scif_clk>;
785 clock-names = "fck", "brg_int", "scif_clk";
Geert Uytterhoevenacea43f2015-05-20 19:46:25 +0200786 dmas = <&dmac0 0x4d>, <&dmac0 0x4e>;
787 dma-names = "tx", "rx";
Geert Uytterhoeven484adb02015-08-04 14:28:10 +0200788 power-domains = <&cpg_clocks>;
Laurent Pinchart597af202013-10-29 16:23:12 +0100789 status = "disabled";
790 };
791
Sergei Shtylyovd8913c62014-02-20 02:20:43 +0300792 ether: ethernet@ee700000 {
793 compatible = "renesas,ether-r8a7790";
794 reg = <0 0xee700000 0 0x400>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900795 interrupts = <GIC_SPI 162 IRQ_TYPE_LEVEL_HIGH>;
Sergei Shtylyovd8913c62014-02-20 02:20:43 +0300796 clocks = <&mstp8_clks R8A7790_CLK_ETHER>;
Geert Uytterhoeven484adb02015-08-04 14:28:10 +0200797 power-domains = <&cpg_clocks>;
Sergei Shtylyovd8913c62014-02-20 02:20:43 +0300798 phy-mode = "rmii";
799 #address-cells = <1>;
800 #size-cells = <0>;
801 status = "disabled";
802 };
803
Sergei Shtylyovf25d6b92015-06-16 02:43:51 +0300804 avb: ethernet@e6800000 {
Simon Hormand92df7e2016-02-23 10:17:45 +0900805 compatible = "renesas,etheravb-r8a7790",
806 "renesas,etheravb-rcar-gen2";
Sergei Shtylyovf25d6b92015-06-16 02:43:51 +0300807 reg = <0 0xe6800000 0 0x800>, <0 0xee0e8000 0 0x4000>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900808 interrupts = <GIC_SPI 163 IRQ_TYPE_LEVEL_HIGH>;
Sergei Shtylyovf25d6b92015-06-16 02:43:51 +0300809 clocks = <&mstp8_clks R8A7790_CLK_ETHERAVB>;
Geert Uytterhoeven484adb02015-08-04 14:28:10 +0200810 power-domains = <&cpg_clocks>;
Sergei Shtylyovf25d6b92015-06-16 02:43:51 +0300811 #address-cells = <1>;
812 #size-cells = <0>;
813 status = "disabled";
814 };
815
Valentine Barshakcde630f2014-01-14 21:05:30 +0400816 sata0: sata@ee300000 {
817 compatible = "renesas,sata-r8a7790";
818 reg = <0 0xee300000 0 0x2000>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900819 interrupts = <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>;
Valentine Barshakcde630f2014-01-14 21:05:30 +0400820 clocks = <&mstp8_clks R8A7790_CLK_SATA0>;
Geert Uytterhoeven484adb02015-08-04 14:28:10 +0200821 power-domains = <&cpg_clocks>;
Valentine Barshakcde630f2014-01-14 21:05:30 +0400822 status = "disabled";
823 };
824
825 sata1: sata@ee500000 {
826 compatible = "renesas,sata-r8a7790";
827 reg = <0 0xee500000 0 0x2000>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900828 interrupts = <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>;
Valentine Barshakcde630f2014-01-14 21:05:30 +0400829 clocks = <&mstp8_clks R8A7790_CLK_SATA1>;
Geert Uytterhoeven484adb02015-08-04 14:28:10 +0200830 power-domains = <&cpg_clocks>;
Valentine Barshakcde630f2014-01-14 21:05:30 +0400831 status = "disabled";
832 };
833
Yoshihiro Shimodaae0a5552014-10-24 19:44:33 +0900834 hsusb: usb@e6590000 {
Simon Hormand87ec942016-01-04 08:20:17 +1100835 compatible = "renesas,usbhs-r8a7790", "renesas,rcar-gen2-usbhs";
Yoshihiro Shimodaae0a5552014-10-24 19:44:33 +0900836 reg = <0 0xe6590000 0 0x100>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900837 interrupts = <GIC_SPI 107 IRQ_TYPE_LEVEL_HIGH>;
Yoshihiro Shimodaae0a5552014-10-24 19:44:33 +0900838 clocks = <&mstp7_clks R8A7790_CLK_HSUSB>;
Yoshihiro Shimodae8295dc2015-05-08 16:13:07 +0900839 dmas = <&usb_dmac0 0>, <&usb_dmac0 1>,
840 <&usb_dmac1 0>, <&usb_dmac1 1>;
841 dma-names = "ch0", "ch1", "ch2", "ch3";
Geert Uytterhoeven484adb02015-08-04 14:28:10 +0200842 power-domains = <&cpg_clocks>;
843 renesas,buswait = <4>;
844 phys = <&usb0 1>;
845 phy-names = "usb";
Yoshihiro Shimodaae0a5552014-10-24 19:44:33 +0900846 status = "disabled";
847 };
848
Sergei Shtylyove089f652014-09-27 01:00:20 +0400849 usbphy: usb-phy@e6590100 {
850 compatible = "renesas,usb-phy-r8a7790";
851 reg = <0 0xe6590100 0 0x100>;
852 #address-cells = <1>;
853 #size-cells = <0>;
854 clocks = <&mstp7_clks R8A7790_CLK_HSUSB>;
855 clock-names = "usbhs";
Geert Uytterhoeven484adb02015-08-04 14:28:10 +0200856 power-domains = <&cpg_clocks>;
Sergei Shtylyove089f652014-09-27 01:00:20 +0400857 status = "disabled";
858
859 usb0: usb-channel@0 {
860 reg = <0>;
861 #phy-cells = <1>;
862 };
863 usb2: usb-channel@2 {
864 reg = <2>;
865 #phy-cells = <1>;
866 };
867 };
868
Ben Dooks9f685bf2014-08-13 00:16:18 +0400869 vin0: video@e6ef0000 {
870 compatible = "renesas,vin-r8a7790";
Ben Dooks9f685bf2014-08-13 00:16:18 +0400871 reg = <0 0xe6ef0000 0 0x1000>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900872 interrupts = <GIC_SPI 188 IRQ_TYPE_LEVEL_HIGH>;
Geert Uytterhoeven484adb02015-08-04 14:28:10 +0200873 clocks = <&mstp8_clks R8A7790_CLK_VIN0>;
874 power-domains = <&cpg_clocks>;
Ben Dooks9f685bf2014-08-13 00:16:18 +0400875 status = "disabled";
876 };
877
878 vin1: video@e6ef1000 {
879 compatible = "renesas,vin-r8a7790";
Ben Dooks9f685bf2014-08-13 00:16:18 +0400880 reg = <0 0xe6ef1000 0 0x1000>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900881 interrupts = <GIC_SPI 189 IRQ_TYPE_LEVEL_HIGH>;
Geert Uytterhoeven484adb02015-08-04 14:28:10 +0200882 clocks = <&mstp8_clks R8A7790_CLK_VIN1>;
883 power-domains = <&cpg_clocks>;
Ben Dooks9f685bf2014-08-13 00:16:18 +0400884 status = "disabled";
885 };
886
887 vin2: video@e6ef2000 {
888 compatible = "renesas,vin-r8a7790";
Ben Dooks9f685bf2014-08-13 00:16:18 +0400889 reg = <0 0xe6ef2000 0 0x1000>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900890 interrupts = <GIC_SPI 190 IRQ_TYPE_LEVEL_HIGH>;
Geert Uytterhoeven484adb02015-08-04 14:28:10 +0200891 clocks = <&mstp8_clks R8A7790_CLK_VIN2>;
892 power-domains = <&cpg_clocks>;
Ben Dooks9f685bf2014-08-13 00:16:18 +0400893 status = "disabled";
894 };
895
896 vin3: video@e6ef3000 {
897 compatible = "renesas,vin-r8a7790";
Ben Dooks9f685bf2014-08-13 00:16:18 +0400898 reg = <0 0xe6ef3000 0 0x1000>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900899 interrupts = <GIC_SPI 191 IRQ_TYPE_LEVEL_HIGH>;
Geert Uytterhoeven484adb02015-08-04 14:28:10 +0200900 clocks = <&mstp8_clks R8A7790_CLK_VIN3>;
901 power-domains = <&cpg_clocks>;
Ben Dooks9f685bf2014-08-13 00:16:18 +0400902 status = "disabled";
903 };
904
Laurent Pinchart3ac6a832014-01-21 16:00:46 +0100905 vsp1@fe920000 {
906 compatible = "renesas,vsp1";
907 reg = <0 0xfe920000 0 0x8000>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900908 interrupts = <GIC_SPI 266 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart3ac6a832014-01-21 16:00:46 +0100909 clocks = <&mstp1_clks R8A7790_CLK_VSP1_R>;
Geert Uytterhoeven484adb02015-08-04 14:28:10 +0200910 power-domains = <&cpg_clocks>;
Laurent Pinchart3ac6a832014-01-21 16:00:46 +0100911
912 renesas,has-sru;
913 renesas,#rpf = <5>;
914 renesas,#uds = <1>;
915 renesas,#wpf = <4>;
916 };
917
918 vsp1@fe928000 {
919 compatible = "renesas,vsp1";
920 reg = <0 0xfe928000 0 0x8000>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900921 interrupts = <GIC_SPI 267 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart3ac6a832014-01-21 16:00:46 +0100922 clocks = <&mstp1_clks R8A7790_CLK_VSP1_S>;
Geert Uytterhoeven484adb02015-08-04 14:28:10 +0200923 power-domains = <&cpg_clocks>;
Laurent Pinchart3ac6a832014-01-21 16:00:46 +0100924
925 renesas,has-lut;
926 renesas,has-sru;
927 renesas,#rpf = <5>;
928 renesas,#uds = <3>;
929 renesas,#wpf = <4>;
930 };
931
932 vsp1@fe930000 {
933 compatible = "renesas,vsp1";
934 reg = <0 0xfe930000 0 0x8000>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900935 interrupts = <GIC_SPI 246 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart3ac6a832014-01-21 16:00:46 +0100936 clocks = <&mstp1_clks R8A7790_CLK_VSP1_DU0>;
Geert Uytterhoeven484adb02015-08-04 14:28:10 +0200937 power-domains = <&cpg_clocks>;
Laurent Pinchart3ac6a832014-01-21 16:00:46 +0100938
939 renesas,has-lif;
940 renesas,has-lut;
941 renesas,#rpf = <4>;
942 renesas,#uds = <1>;
943 renesas,#wpf = <4>;
944 };
945
946 vsp1@fe938000 {
947 compatible = "renesas,vsp1";
948 reg = <0 0xfe938000 0 0x8000>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900949 interrupts = <GIC_SPI 247 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart3ac6a832014-01-21 16:00:46 +0100950 clocks = <&mstp1_clks R8A7790_CLK_VSP1_DU1>;
Geert Uytterhoeven484adb02015-08-04 14:28:10 +0200951 power-domains = <&cpg_clocks>;
Laurent Pinchart3ac6a832014-01-21 16:00:46 +0100952
953 renesas,has-lif;
954 renesas,has-lut;
955 renesas,#rpf = <4>;
956 renesas,#uds = <1>;
957 renesas,#wpf = <4>;
958 };
959
960 du: display@feb00000 {
961 compatible = "renesas,du-r8a7790";
962 reg = <0 0xfeb00000 0 0x70000>,
963 <0 0xfeb90000 0 0x1c>,
964 <0 0xfeb94000 0 0x1c>;
965 reg-names = "du", "lvds.0", "lvds.1";
Simon Horman3abb4d52016-01-15 11:44:15 +0900966 interrupts = <GIC_SPI 256 IRQ_TYPE_LEVEL_HIGH>,
967 <GIC_SPI 268 IRQ_TYPE_LEVEL_HIGH>,
968 <GIC_SPI 269 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart3ac6a832014-01-21 16:00:46 +0100969 clocks = <&mstp7_clks R8A7790_CLK_DU0>,
970 <&mstp7_clks R8A7790_CLK_DU1>,
971 <&mstp7_clks R8A7790_CLK_DU2>,
972 <&mstp7_clks R8A7790_CLK_LVDS0>,
973 <&mstp7_clks R8A7790_CLK_LVDS1>;
974 clock-names = "du.0", "du.1", "du.2", "lvds.0", "lvds.1";
975 status = "disabled";
976
977 ports {
978 #address-cells = <1>;
979 #size-cells = <0>;
980
981 port@0 {
982 reg = <0>;
983 du_out_rgb: endpoint {
984 };
985 };
986 port@1 {
987 reg = <1>;
988 du_out_lvds0: endpoint {
989 };
990 };
991 port@2 {
992 reg = <2>;
993 du_out_lvds1: endpoint {
994 };
995 };
996 };
997 };
998
Sergei Shtylyov6a7742b2015-01-06 00:34:42 +0300999 can0: can@e6e80000 {
Simon Horman28e941d2016-03-14 11:13:59 +09001000 compatible = "renesas,can-r8a7790", "renesas,rcar-gen2-can";
Sergei Shtylyov6a7742b2015-01-06 00:34:42 +03001001 reg = <0 0xe6e80000 0 0x1000>;
Simon Horman3abb4d52016-01-15 11:44:15 +09001002 interrupts = <GIC_SPI 186 IRQ_TYPE_LEVEL_HIGH>;
Sergei Shtylyov6a7742b2015-01-06 00:34:42 +03001003 clocks = <&mstp9_clks R8A7790_CLK_RCAN0>,
1004 <&cpg_clocks R8A7790_CLK_RCAN>, <&can_clk>;
1005 clock-names = "clkp1", "clkp2", "can_clk";
Geert Uytterhoeven484adb02015-08-04 14:28:10 +02001006 power-domains = <&cpg_clocks>;
Sergei Shtylyov6a7742b2015-01-06 00:34:42 +03001007 status = "disabled";
1008 };
1009
1010 can1: can@e6e88000 {
Simon Horman28e941d2016-03-14 11:13:59 +09001011 compatible = "renesas,can-r8a7790", "renesas,rcar-gen2-can";
Sergei Shtylyov6a7742b2015-01-06 00:34:42 +03001012 reg = <0 0xe6e88000 0 0x1000>;
Simon Horman3abb4d52016-01-15 11:44:15 +09001013 interrupts = <GIC_SPI 187 IRQ_TYPE_LEVEL_HIGH>;
Sergei Shtylyov6a7742b2015-01-06 00:34:42 +03001014 clocks = <&mstp9_clks R8A7790_CLK_RCAN1>,
1015 <&cpg_clocks R8A7790_CLK_RCAN>, <&can_clk>;
1016 clock-names = "clkp1", "clkp2", "can_clk";
Geert Uytterhoeven484adb02015-08-04 14:28:10 +02001017 power-domains = <&cpg_clocks>;
Sergei Shtylyov6a7742b2015-01-06 00:34:42 +03001018 status = "disabled";
1019 };
1020
Mikhail Ulyanovfb847572015-07-24 16:25:45 +03001021 jpu: jpeg-codec@fe980000 {
Simon Horman1c4b68f2016-02-24 11:29:05 +09001022 compatible = "renesas,jpu-r8a7790", "renesas,rcar-gen2-jpu";
Mikhail Ulyanovfb847572015-07-24 16:25:45 +03001023 reg = <0 0xfe980000 0 0x10300>;
Simon Horman3abb4d52016-01-15 11:44:15 +09001024 interrupts = <GIC_SPI 272 IRQ_TYPE_LEVEL_HIGH>;
Mikhail Ulyanovfb847572015-07-24 16:25:45 +03001025 clocks = <&mstp1_clks R8A7790_CLK_JPU>;
Geert Uytterhoeven484adb02015-08-04 14:28:10 +02001026 power-domains = <&cpg_clocks>;
Mikhail Ulyanovfb847572015-07-24 16:25:45 +03001027 };
1028
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001029 clocks {
1030 #address-cells = <2>;
1031 #size-cells = <2>;
1032 ranges;
1033
1034 /* External root clock */
Simon Hormanb19dd472016-03-16 09:21:13 +09001035 extal_clk: extal {
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001036 compatible = "fixed-clock";
1037 #clock-cells = <0>;
1038 /* This value must be overriden by the board. */
1039 clock-frequency = <0>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001040 };
1041
Phil Edworthy51d17912014-06-13 10:37:16 +01001042 /* External PCIe clock - can be overridden by the board */
Simon Hormanb19dd472016-03-16 09:21:13 +09001043 pcie_bus_clk: pcie_bus {
Phil Edworthy51d17912014-06-13 10:37:16 +01001044 compatible = "fixed-clock";
1045 #clock-cells = <0>;
1046 clock-frequency = <100000000>;
Phil Edworthy51d17912014-06-13 10:37:16 +01001047 status = "disabled";
1048 };
1049
Kuninori Morimotoc7c2ec32014-01-13 18:25:39 -08001050 /*
1051 * The external audio clocks are configured as 0 Hz fixed frequency clocks by
1052 * default. Boards that provide audio clocks should override them.
1053 */
1054 audio_clk_a: audio_clk_a {
1055 compatible = "fixed-clock";
1056 #clock-cells = <0>;
1057 clock-frequency = <0>;
Kuninori Morimotoc7c2ec32014-01-13 18:25:39 -08001058 };
1059 audio_clk_b: audio_clk_b {
1060 compatible = "fixed-clock";
1061 #clock-cells = <0>;
1062 clock-frequency = <0>;
Kuninori Morimotoc7c2ec32014-01-13 18:25:39 -08001063 };
1064 audio_clk_c: audio_clk_c {
1065 compatible = "fixed-clock";
1066 #clock-cells = <0>;
1067 clock-frequency = <0>;
Kuninori Morimotoc7c2ec32014-01-13 18:25:39 -08001068 };
1069
Geert Uytterhoeven42af65e2016-01-29 11:04:39 +01001070 /* External SCIF clock */
1071 scif_clk: scif {
1072 compatible = "fixed-clock";
1073 #clock-cells = <0>;
1074 /* This value must be overridden by the board. */
1075 clock-frequency = <0>;
1076 status = "disabled";
1077 };
1078
Sergei Shtylyov41650f42015-01-06 00:33:25 +03001079 /* External USB clock - can be overridden by the board */
Simon Hormanb19dd472016-03-16 09:21:13 +09001080 usb_extal_clk: usb_extal {
Sergei Shtylyov41650f42015-01-06 00:33:25 +03001081 compatible = "fixed-clock";
1082 #clock-cells = <0>;
1083 clock-frequency = <48000000>;
Sergei Shtylyov41650f42015-01-06 00:33:25 +03001084 };
1085
1086 /* External CAN clock */
1087 can_clk: can_clk {
1088 compatible = "fixed-clock";
1089 #clock-cells = <0>;
1090 /* This value must be overridden by the board. */
1091 clock-frequency = <0>;
Sergei Shtylyov41650f42015-01-06 00:33:25 +03001092 status = "disabled";
1093 };
1094
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001095 /* Special CPG clocks */
1096 cpg_clocks: cpg_clocks@e6150000 {
1097 compatible = "renesas,r8a7790-cpg-clocks",
1098 "renesas,rcar-gen2-cpg-clocks";
1099 reg = <0 0xe6150000 0 0x1000>;
Sergei Shtylyov41650f42015-01-06 00:33:25 +03001100 clocks = <&extal_clk &usb_extal_clk>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001101 #clock-cells = <1>;
1102 clock-output-names = "main", "pll0", "pll1", "pll3",
1103 "lb", "qspi", "sdh", "sd0", "sd1",
Sergei Shtylyov3453ca92014-12-30 23:21:45 +03001104 "z", "rcan", "adsp";
Geert Uytterhoeven484adb02015-08-04 14:28:10 +02001105 #power-domain-cells = <0>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001106 };
1107
1108 /* Variable factor clocks */
Simon Hormanb19dd472016-03-16 09:21:13 +09001109 sd2_clk: sd2@e6150078 {
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001110 compatible = "renesas,r8a7790-div6-clock", "renesas,cpg-div6-clock";
1111 reg = <0 0xe6150078 0 4>;
1112 clocks = <&pll1_div2_clk>;
1113 #clock-cells = <0>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001114 };
Simon Hormanb19dd472016-03-16 09:21:13 +09001115 sd3_clk: sd3@e615026c {
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001116 compatible = "renesas,r8a7790-div6-clock", "renesas,cpg-div6-clock";
Shinobu Ueharaedd7b932014-10-30 14:57:57 +09001117 reg = <0 0xe615026c 0 4>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001118 clocks = <&pll1_div2_clk>;
1119 #clock-cells = <0>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001120 };
Simon Hormanb19dd472016-03-16 09:21:13 +09001121 mmc0_clk: mmc0@e6150240 {
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001122 compatible = "renesas,r8a7790-div6-clock", "renesas,cpg-div6-clock";
1123 reg = <0 0xe6150240 0 4>;
1124 clocks = <&pll1_div2_clk>;
1125 #clock-cells = <0>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001126 };
Simon Hormanb19dd472016-03-16 09:21:13 +09001127 mmc1_clk: mmc1@e6150244 {
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001128 compatible = "renesas,r8a7790-div6-clock", "renesas,cpg-div6-clock";
1129 reg = <0 0xe6150244 0 4>;
1130 clocks = <&pll1_div2_clk>;
1131 #clock-cells = <0>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001132 };
Simon Hormanb19dd472016-03-16 09:21:13 +09001133 ssp_clk: ssp@e6150248 {
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001134 compatible = "renesas,r8a7790-div6-clock", "renesas,cpg-div6-clock";
1135 reg = <0 0xe6150248 0 4>;
1136 clocks = <&pll1_div2_clk>;
1137 #clock-cells = <0>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001138 };
Simon Hormanb19dd472016-03-16 09:21:13 +09001139 ssprs_clk: ssprs@e615024c {
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001140 compatible = "renesas,r8a7790-div6-clock", "renesas,cpg-div6-clock";
1141 reg = <0 0xe615024c 0 4>;
1142 clocks = <&pll1_div2_clk>;
1143 #clock-cells = <0>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001144 };
1145
1146 /* Fixed factor clocks */
Simon Hormanb19dd472016-03-16 09:21:13 +09001147 pll1_div2_clk: pll1_div2 {
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001148 compatible = "fixed-factor-clock";
1149 clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
1150 #clock-cells = <0>;
1151 clock-div = <2>;
1152 clock-mult = <1>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001153 };
Simon Hormanb19dd472016-03-16 09:21:13 +09001154 z2_clk: z2 {
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001155 compatible = "fixed-factor-clock";
1156 clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
1157 #clock-cells = <0>;
1158 clock-div = <2>;
1159 clock-mult = <1>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001160 };
Simon Hormanb19dd472016-03-16 09:21:13 +09001161 zg_clk: zg {
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001162 compatible = "fixed-factor-clock";
1163 clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
1164 #clock-cells = <0>;
1165 clock-div = <3>;
1166 clock-mult = <1>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001167 };
Simon Hormanb19dd472016-03-16 09:21:13 +09001168 zx_clk: zx {
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001169 compatible = "fixed-factor-clock";
1170 clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
1171 #clock-cells = <0>;
1172 clock-div = <3>;
1173 clock-mult = <1>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001174 };
Simon Hormanb19dd472016-03-16 09:21:13 +09001175 zs_clk: zs {
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001176 compatible = "fixed-factor-clock";
1177 clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
1178 #clock-cells = <0>;
1179 clock-div = <6>;
1180 clock-mult = <1>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001181 };
Simon Hormanb19dd472016-03-16 09:21:13 +09001182 hp_clk: hp {
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001183 compatible = "fixed-factor-clock";
1184 clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
1185 #clock-cells = <0>;
1186 clock-div = <12>;
1187 clock-mult = <1>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001188 };
Simon Hormanb19dd472016-03-16 09:21:13 +09001189 i_clk: i {
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001190 compatible = "fixed-factor-clock";
1191 clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
1192 #clock-cells = <0>;
1193 clock-div = <2>;
1194 clock-mult = <1>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001195 };
Simon Hormanb19dd472016-03-16 09:21:13 +09001196 b_clk: b {
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001197 compatible = "fixed-factor-clock";
1198 clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
1199 #clock-cells = <0>;
1200 clock-div = <12>;
1201 clock-mult = <1>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001202 };
Simon Hormanb19dd472016-03-16 09:21:13 +09001203 p_clk: p {
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001204 compatible = "fixed-factor-clock";
1205 clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
1206 #clock-cells = <0>;
1207 clock-div = <24>;
1208 clock-mult = <1>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001209 };
Simon Hormanb19dd472016-03-16 09:21:13 +09001210 cl_clk: cl {
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001211 compatible = "fixed-factor-clock";
1212 clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
1213 #clock-cells = <0>;
1214 clock-div = <48>;
1215 clock-mult = <1>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001216 };
Simon Hormanb19dd472016-03-16 09:21:13 +09001217 m2_clk: m2 {
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001218 compatible = "fixed-factor-clock";
1219 clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
1220 #clock-cells = <0>;
1221 clock-div = <8>;
1222 clock-mult = <1>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001223 };
Simon Hormanb19dd472016-03-16 09:21:13 +09001224 imp_clk: imp {
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001225 compatible = "fixed-factor-clock";
1226 clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
1227 #clock-cells = <0>;
1228 clock-div = <4>;
1229 clock-mult = <1>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001230 };
Simon Hormanb19dd472016-03-16 09:21:13 +09001231 rclk_clk: rclk {
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001232 compatible = "fixed-factor-clock";
1233 clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
1234 #clock-cells = <0>;
1235 clock-div = <(48 * 1024)>;
1236 clock-mult = <1>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001237 };
Simon Hormanb19dd472016-03-16 09:21:13 +09001238 oscclk_clk: oscclk {
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001239 compatible = "fixed-factor-clock";
1240 clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
1241 #clock-cells = <0>;
1242 clock-div = <(12 * 1024)>;
1243 clock-mult = <1>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001244 };
Simon Hormanb19dd472016-03-16 09:21:13 +09001245 zb3_clk: zb3 {
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001246 compatible = "fixed-factor-clock";
1247 clocks = <&cpg_clocks R8A7790_CLK_PLL3>;
1248 #clock-cells = <0>;
1249 clock-div = <4>;
1250 clock-mult = <1>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001251 };
Simon Hormanb19dd472016-03-16 09:21:13 +09001252 zb3d2_clk: zb3d2 {
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001253 compatible = "fixed-factor-clock";
1254 clocks = <&cpg_clocks R8A7790_CLK_PLL3>;
1255 #clock-cells = <0>;
1256 clock-div = <8>;
1257 clock-mult = <1>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001258 };
Simon Hormanb19dd472016-03-16 09:21:13 +09001259 ddr_clk: ddr {
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001260 compatible = "fixed-factor-clock";
1261 clocks = <&cpg_clocks R8A7790_CLK_PLL3>;
1262 #clock-cells = <0>;
1263 clock-div = <8>;
1264 clock-mult = <1>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001265 };
Simon Hormanb19dd472016-03-16 09:21:13 +09001266 mp_clk: mp {
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001267 compatible = "fixed-factor-clock";
1268 clocks = <&pll1_div2_clk>;
1269 #clock-cells = <0>;
1270 clock-div = <15>;
1271 clock-mult = <1>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001272 };
Simon Hormanb19dd472016-03-16 09:21:13 +09001273 cp_clk: cp {
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001274 compatible = "fixed-factor-clock";
1275 clocks = <&extal_clk>;
1276 #clock-cells = <0>;
1277 clock-div = <2>;
1278 clock-mult = <1>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001279 };
1280
1281 /* Gate clocks */
Laurent Pinchart9d909512013-12-19 16:51:01 +01001282 mstp0_clks: mstp0_clks@e6150130 {
1283 compatible = "renesas,r8a7790-mstp-clocks", "renesas,cpg-mstp-clocks";
1284 reg = <0 0xe6150130 0 4>, <0 0xe6150030 0 4>;
1285 clocks = <&mp_clk>;
1286 #clock-cells = <1>;
Ben Dooksb54010a2014-11-10 19:49:37 +01001287 clock-indices = <R8A7790_CLK_MSIOF0>;
Laurent Pinchart9d909512013-12-19 16:51:01 +01001288 clock-output-names = "msiof0";
1289 };
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001290 mstp1_clks: mstp1_clks@e6150134 {
1291 compatible = "renesas,r8a7790-mstp-clocks", "renesas,cpg-mstp-clocks";
1292 reg = <0 0xe6150134 0 4>, <0 0xe6150038 0 4>;
Yoshifumi Hosoya4ba8f242014-10-14 16:01:42 +09001293 clocks = <&zs_clk>, <&zs_clk>, <&zs_clk>, <&zs_clk>, <&m2_clk>,
1294 <&zs_clk>, <&p_clk>, <&zg_clk>, <&zs_clk>, <&zs_clk>,
1295 <&zs_clk>, <&zs_clk>, <&p_clk>, <&p_clk>, <&rclk_clk>,
1296 <&cp_clk>, <&zs_clk>, <&zs_clk>, <&zs_clk>, <&zs_clk>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001297 #clock-cells = <1>;
Ben Dooksb54010a2014-11-10 19:49:37 +01001298 clock-indices = <
Yoshifumi Hosoya4ba8f242014-10-14 16:01:42 +09001299 R8A7790_CLK_VCP1 R8A7790_CLK_VCP0 R8A7790_CLK_VPC1
1300 R8A7790_CLK_VPC0 R8A7790_CLK_JPU R8A7790_CLK_SSP1
1301 R8A7790_CLK_TMU1 R8A7790_CLK_3DG R8A7790_CLK_2DDMAC
1302 R8A7790_CLK_FDP1_2 R8A7790_CLK_FDP1_1 R8A7790_CLK_FDP1_0
1303 R8A7790_CLK_TMU3 R8A7790_CLK_TMU2 R8A7790_CLK_CMT0
1304 R8A7790_CLK_TMU0 R8A7790_CLK_VSP1_DU1 R8A7790_CLK_VSP1_DU0
1305 R8A7790_CLK_VSP1_R R8A7790_CLK_VSP1_S
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001306 >;
1307 clock-output-names =
Yoshifumi Hosoya4ba8f242014-10-14 16:01:42 +09001308 "vcp1", "vcp0", "vpc1", "vpc0", "jpu", "ssp1",
1309 "tmu1", "3dg", "2ddmac", "fdp1-2", "fdp1-1",
1310 "fdp1-0", "tmu3", "tmu2", "cmt0", "tmu0",
Kouei Abe2284ff52014-10-14 16:01:40 +09001311 "vsp1-du1", "vsp1-du0", "vsp1-rt", "vsp1-sy";
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001312 };
1313 mstp2_clks: mstp2_clks@e6150138 {
1314 compatible = "renesas,r8a7790-mstp-clocks", "renesas,cpg-mstp-clocks";
1315 reg = <0 0xe6150138 0 4>, <0 0xe6150040 0 4>;
1316 clocks = <&mp_clk>, <&mp_clk>, <&mp_clk>, <&mp_clk>, <&mp_clk>,
Laurent Pinchartc819acd2014-07-19 01:50:23 +02001317 <&mp_clk>, <&mp_clk>, <&mp_clk>, <&mp_clk>, <&zs_clk>,
1318 <&zs_clk>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001319 #clock-cells = <1>;
Ben Dooksb54010a2014-11-10 19:49:37 +01001320 clock-indices = <
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001321 R8A7790_CLK_SCIFA2 R8A7790_CLK_SCIFA1 R8A7790_CLK_SCIFA0
Laurent Pinchart9d909512013-12-19 16:51:01 +01001322 R8A7790_CLK_MSIOF2 R8A7790_CLK_SCIFB0 R8A7790_CLK_SCIFB1
1323 R8A7790_CLK_MSIOF1 R8A7790_CLK_MSIOF3 R8A7790_CLK_SCIFB2
Laurent Pinchartc819acd2014-07-19 01:50:23 +02001324 R8A7790_CLK_SYS_DMAC1 R8A7790_CLK_SYS_DMAC0
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001325 >;
1326 clock-output-names =
Laurent Pinchart9d909512013-12-19 16:51:01 +01001327 "scifa2", "scifa1", "scifa0", "msiof2", "scifb0",
Laurent Pinchartc819acd2014-07-19 01:50:23 +02001328 "scifb1", "msiof1", "msiof3", "scifb2",
1329 "sys-dmac1", "sys-dmac0";
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001330 };
1331 mstp3_clks: mstp3_clks@e615013c {
1332 compatible = "renesas,r8a7790-mstp-clocks", "renesas,cpg-mstp-clocks";
1333 reg = <0 0xe615013c 0 4>, <0 0xe6150048 0 4>;
Geert Uytterhoeven38805822016-03-03 10:32:40 +01001334 clocks = <&hp_clk>, <&cp_clk>, <&mmc1_clk>, <&p_clk>, <&sd3_clk>,
Wolfram Sang17465142014-03-11 22:24:37 +01001335 <&sd2_clk>, <&cpg_clocks R8A7790_CLK_SD1>, <&cpg_clocks R8A7790_CLK_SD0>, <&mmc0_clk>,
Yoshihiro Shimodab02ce792014-11-17 18:25:13 +09001336 <&hp_clk>, <&mp_clk>, <&hp_clk>, <&mp_clk>, <&rclk_clk>,
1337 <&hp_clk>, <&hp_clk>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001338 #clock-cells = <1>;
Ben Dooksb54010a2014-11-10 19:49:37 +01001339 clock-indices = <
Geert Uytterhoeven38805822016-03-03 10:32:40 +01001340 R8A7790_CLK_IIC2 R8A7790_CLK_TPU0 R8A7790_CLK_MMCIF1 R8A7790_CLK_SCIF2 R8A7790_CLK_SDHI3
Wolfram Sang17465142014-03-11 22:24:37 +01001341 R8A7790_CLK_SDHI2 R8A7790_CLK_SDHI1 R8A7790_CLK_SDHI0 R8A7790_CLK_MMCIF0
Phil Edworthyecafea82014-06-13 10:37:15 +01001342 R8A7790_CLK_IIC0 R8A7790_CLK_PCIEC R8A7790_CLK_IIC1 R8A7790_CLK_SSUSB R8A7790_CLK_CMT1
Yoshihiro Shimodab02ce792014-11-17 18:25:13 +09001343 R8A7790_CLK_USBDMAC0 R8A7790_CLK_USBDMAC1
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001344 >;
1345 clock-output-names =
Geert Uytterhoeven38805822016-03-03 10:32:40 +01001346 "iic2", "tpu0", "mmcif1", "scif2", "sdhi3",
Wolfram Sang17465142014-03-11 22:24:37 +01001347 "sdhi2", "sdhi1", "sdhi0", "mmcif0",
Yoshihiro Shimodab02ce792014-11-17 18:25:13 +09001348 "iic0", "pciec", "iic1", "ssusb", "cmt1",
1349 "usbdmac0", "usbdmac1";
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001350 };
Geert Uytterhoeven61624ca2015-03-18 19:55:59 +01001351 mstp4_clks: mstp4_clks@e6150140 {
1352 compatible = "renesas,r8a7790-mstp-clocks", "renesas,cpg-mstp-clocks";
1353 reg = <0 0xe6150140 0 4>, <0 0xe615004c 0 4>;
1354 clocks = <&cp_clk>;
1355 #clock-cells = <1>;
1356 clock-indices = <R8A7790_CLK_IRQC>;
1357 clock-output-names = "irqc";
1358 };
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001359 mstp5_clks: mstp5_clks@e6150144 {
1360 compatible = "renesas,r8a7790-mstp-clocks", "renesas,cpg-mstp-clocks";
1361 reg = <0 0xe6150144 0 4>, <0 0xe615003c 0 4>;
Sergei Shtylyov3453ca92014-12-30 23:21:45 +03001362 clocks = <&hp_clk>, <&hp_clk>, <&cpg_clocks R8A7790_CLK_ADSP>,
1363 <&extal_clk>, <&p_clk>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001364 #clock-cells = <1>;
Ben Dooksb54010a2014-11-10 19:49:37 +01001365 clock-indices = <
1366 R8A7790_CLK_AUDIO_DMAC0 R8A7790_CLK_AUDIO_DMAC1
Sergei Shtylyov3453ca92014-12-30 23:21:45 +03001367 R8A7790_CLK_ADSP_MOD R8A7790_CLK_THERMAL
1368 R8A7790_CLK_PWM
Ben Dooksb54010a2014-11-10 19:49:37 +01001369 >;
Sergei Shtylyov3453ca92014-12-30 23:21:45 +03001370 clock-output-names = "audmac0", "audmac1", "adsp_mod",
1371 "thermal", "pwm";
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001372 };
1373 mstp7_clks: mstp7_clks@e615014c {
1374 compatible = "renesas,r8a7790-mstp-clocks", "renesas,cpg-mstp-clocks";
1375 reg = <0 0xe615014c 0 4>, <0 0xe61501c4 0 4>;
Kazuya Mizuguchib621f6d2015-02-19 10:42:55 -05001376 clocks = <&mp_clk>, <&hp_clk>, <&zs_clk>, <&zs_clk>, <&p_clk>,
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001377 <&p_clk>, <&zx_clk>, <&zx_clk>, <&zx_clk>, <&zx_clk>,
1378 <&zx_clk>;
1379 #clock-cells = <1>;
Ben Dooksb54010a2014-11-10 19:49:37 +01001380 clock-indices = <
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001381 R8A7790_CLK_EHCI R8A7790_CLK_HSUSB R8A7790_CLK_HSCIF1
1382 R8A7790_CLK_HSCIF0 R8A7790_CLK_SCIF1 R8A7790_CLK_SCIF0
1383 R8A7790_CLK_DU2 R8A7790_CLK_DU1 R8A7790_CLK_DU0
1384 R8A7790_CLK_LVDS1 R8A7790_CLK_LVDS0
1385 >;
1386 clock-output-names =
1387 "ehci", "hsusb", "hscif1", "hscif0", "scif1",
1388 "scif0", "du2", "du1", "du0", "lvds1", "lvds0";
1389 };
1390 mstp8_clks: mstp8_clks@e6150990 {
1391 compatible = "renesas,r8a7790-mstp-clocks", "renesas,cpg-mstp-clocks";
1392 reg = <0 0xe6150990 0 4>, <0 0xe61509a0 0 4>;
Andrey Gusakovf6b5dd42014-12-18 23:41:52 +03001393 clocks = <&hp_clk>, <&zg_clk>, <&zg_clk>, <&zg_clk>,
Sergei Shtylyov63d2d752015-06-16 02:42:42 +03001394 <&zg_clk>, <&hp_clk>, <&p_clk>, <&zs_clk>,
1395 <&zs_clk>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001396 #clock-cells = <1>;
Ben Dooksb54010a2014-11-10 19:49:37 +01001397 clock-indices = <
Andrey Gusakovf6b5dd42014-12-18 23:41:52 +03001398 R8A7790_CLK_MLB R8A7790_CLK_VIN3 R8A7790_CLK_VIN2
Sergei Shtylyov63d2d752015-06-16 02:42:42 +03001399 R8A7790_CLK_VIN1 R8A7790_CLK_VIN0
1400 R8A7790_CLK_ETHERAVB R8A7790_CLK_ETHER
Andrey Gusakovf6b5dd42014-12-18 23:41:52 +03001401 R8A7790_CLK_SATA1 R8A7790_CLK_SATA0
Laurent Pinchart3f2beaa2014-01-07 09:22:53 +01001402 >;
Laurent Pinchartbccccc32014-01-07 09:22:55 +01001403 clock-output-names =
Sergei Shtylyov63d2d752015-06-16 02:42:42 +03001404 "mlb", "vin3", "vin2", "vin1", "vin0",
1405 "etheravb", "ether", "sata1", "sata0";
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001406 };
1407 mstp9_clks: mstp9_clks@e6150994 {
1408 compatible = "renesas,r8a7790-mstp-clocks", "renesas,cpg-mstp-clocks";
1409 reg = <0 0xe6150994 0 4>, <0 0xe61509a4 0 4>;
Geert Uytterhoeven81f68832014-04-23 10:25:27 +02001410 clocks = <&cp_clk>, <&cp_clk>, <&cp_clk>,
1411 <&cp_clk>, <&cp_clk>, <&cp_clk>,
1412 <&p_clk>, <&p_clk>, <&cpg_clocks R8A7790_CLK_QSPI>, <&cp_clk>,
Laurent Pinchart3672b052014-04-01 13:02:17 +02001413 <&hp_clk>, <&hp_clk>, <&hp_clk>, <&hp_clk>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001414 #clock-cells = <1>;
Ben Dooksb54010a2014-11-10 19:49:37 +01001415 clock-indices = <
Geert Uytterhoeven81f68832014-04-23 10:25:27 +02001416 R8A7790_CLK_GPIO5 R8A7790_CLK_GPIO4 R8A7790_CLK_GPIO3
1417 R8A7790_CLK_GPIO2 R8A7790_CLK_GPIO1 R8A7790_CLK_GPIO0
Wolfram Sang17465142014-03-11 22:24:37 +01001418 R8A7790_CLK_RCAN1 R8A7790_CLK_RCAN0 R8A7790_CLK_QSPI_MOD R8A7790_CLK_IICDVFS
1419 R8A7790_CLK_I2C3 R8A7790_CLK_I2C2 R8A7790_CLK_I2C1 R8A7790_CLK_I2C0
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001420 >;
Laurent Pinchart91b56ca2013-12-19 16:51:03 +01001421 clock-output-names =
Geert Uytterhoeven81f68832014-04-23 10:25:27 +02001422 "gpio5", "gpio4", "gpio3", "gpio2", "gpio1", "gpio0",
Wolfram Sang17465142014-03-11 22:24:37 +01001423 "rcan1", "rcan0", "qspi_mod", "iic3",
1424 "i2c3", "i2c2", "i2c1", "i2c0";
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001425 };
Kuninori Morimotobcde3722014-06-10 23:53:27 -07001426 mstp10_clks: mstp10_clks@e6150998 {
1427 compatible = "renesas,r8a7790-mstp-clocks", "renesas,cpg-mstp-clocks";
1428 reg = <0 0xe6150998 0 4>, <0 0xe61509a8 0 4>;
1429 clocks = <&p_clk>,
1430 <&p_clk>, <&p_clk>, <&p_clk>, <&p_clk>, <&p_clk>,
1431 <&p_clk>, <&p_clk>, <&p_clk>, <&p_clk>, <&p_clk>,
1432 <&p_clk>,
1433 <&mstp10_clks R8A7790_CLK_SCU_ALL>, <&mstp10_clks R8A7790_CLK_SCU_ALL>,
1434 <&mstp10_clks R8A7790_CLK_SCU_ALL>, <&mstp10_clks R8A7790_CLK_SCU_ALL>,
1435 <&mstp10_clks R8A7790_CLK_SCU_ALL>, <&mstp10_clks R8A7790_CLK_SCU_ALL>,
1436 <&mstp10_clks R8A7790_CLK_SCU_ALL>, <&mstp10_clks R8A7790_CLK_SCU_ALL>,
1437 <&mstp10_clks R8A7790_CLK_SCU_ALL>, <&mstp10_clks R8A7790_CLK_SCU_ALL>,
Kuninori Morimotoa7163782015-07-21 00:26:20 +00001438 <&mstp10_clks R8A7790_CLK_SCU_ALL>, <&mstp10_clks R8A7790_CLK_SCU_ALL>,
Kuninori Morimotobcde3722014-06-10 23:53:27 -07001439 <&mstp10_clks R8A7790_CLK_SCU_ALL>, <&mstp10_clks R8A7790_CLK_SCU_ALL>;
1440
1441 #clock-cells = <1>;
1442 clock-indices = <
1443 R8A7790_CLK_SSI_ALL
1444 R8A7790_CLK_SSI9 R8A7790_CLK_SSI8 R8A7790_CLK_SSI7 R8A7790_CLK_SSI6 R8A7790_CLK_SSI5
1445 R8A7790_CLK_SSI4 R8A7790_CLK_SSI3 R8A7790_CLK_SSI2 R8A7790_CLK_SSI1 R8A7790_CLK_SSI0
1446 R8A7790_CLK_SCU_ALL
1447 R8A7790_CLK_SCU_DVC1 R8A7790_CLK_SCU_DVC0
Kuninori Morimotoa7163782015-07-21 00:26:20 +00001448 R8A7790_CLK_SCU_CTU1_MIX1 R8A7790_CLK_SCU_CTU0_MIX0
Kuninori Morimotobcde3722014-06-10 23:53:27 -07001449 R8A7790_CLK_SCU_SRC9 R8A7790_CLK_SCU_SRC8 R8A7790_CLK_SCU_SRC7 R8A7790_CLK_SCU_SRC6 R8A7790_CLK_SCU_SRC5
1450 R8A7790_CLK_SCU_SRC4 R8A7790_CLK_SCU_SRC3 R8A7790_CLK_SCU_SRC2 R8A7790_CLK_SCU_SRC1 R8A7790_CLK_SCU_SRC0
1451 >;
1452 clock-output-names =
1453 "ssi-all",
1454 "ssi9", "ssi8", "ssi7", "ssi6", "ssi5",
1455 "ssi4", "ssi3", "ssi2", "ssi1", "ssi0",
1456 "scu-all",
1457 "scu-dvc1", "scu-dvc0",
Kuninori Morimotoa7163782015-07-21 00:26:20 +00001458 "scu-ctu1-mix1", "scu-ctu0-mix0",
Kuninori Morimotobcde3722014-06-10 23:53:27 -07001459 "scu-src9", "scu-src8", "scu-src7", "scu-src6", "scu-src5",
1460 "scu-src4", "scu-src3", "scu-src2", "scu-src1", "scu-src0";
1461 };
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001462 };
Geert Uytterhoeven7053e132014-02-10 11:47:29 +01001463
Geert Uytterhoeven4c8eb3c2015-01-20 14:44:58 +01001464 sysc: system-controller@e6180000 {
1465 compatible = "renesas,r8a7790-sysc";
1466 reg = <0 0xe6180000 0 0x0200>;
1467 #power-domain-cells = <1>;
1468 };
1469
Geert Uytterhoevenfad6d452014-02-25 11:30:13 +01001470 qspi: spi@e6b10000 {
Geert Uytterhoeven7053e132014-02-10 11:47:29 +01001471 compatible = "renesas,qspi-r8a7790", "renesas,qspi";
1472 reg = <0 0xe6b10000 0 0x2c>;
Simon Horman3abb4d52016-01-15 11:44:15 +09001473 interrupts = <GIC_SPI 184 IRQ_TYPE_LEVEL_HIGH>;
Geert Uytterhoeven7053e132014-02-10 11:47:29 +01001474 clocks = <&mstp9_clks R8A7790_CLK_QSPI_MOD>;
Geert Uytterhoeven37cf3d62014-08-06 14:59:08 +02001475 dmas = <&dmac0 0x17>, <&dmac0 0x18>;
1476 dma-names = "tx", "rx";
Geert Uytterhoeven484adb02015-08-04 14:28:10 +02001477 power-domains = <&cpg_clocks>;
Geert Uytterhoeven7053e132014-02-10 11:47:29 +01001478 num-cs = <1>;
1479 #address-cells = <1>;
1480 #size-cells = <0>;
1481 status = "disabled";
1482 };
Geert Uytterhoevenae8a6142014-02-25 11:30:15 +01001483
1484 msiof0: spi@e6e20000 {
1485 compatible = "renesas,msiof-r8a7790";
Ryo Kataokac7d1f082015-04-05 01:54:31 +09001486 reg = <0 0xe6e20000 0 0x0064>;
Simon Horman3abb4d52016-01-15 11:44:15 +09001487 interrupts = <GIC_SPI 156 IRQ_TYPE_LEVEL_HIGH>;
Geert Uytterhoevenae8a6142014-02-25 11:30:15 +01001488 clocks = <&mstp0_clks R8A7790_CLK_MSIOF0>;
Geert Uytterhoevenfbff6682014-08-06 14:59:09 +02001489 dmas = <&dmac0 0x51>, <&dmac0 0x52>;
1490 dma-names = "tx", "rx";
Geert Uytterhoeven484adb02015-08-04 14:28:10 +02001491 power-domains = <&cpg_clocks>;
Geert Uytterhoevenae8a6142014-02-25 11:30:15 +01001492 #address-cells = <1>;
1493 #size-cells = <0>;
1494 status = "disabled";
1495 };
1496
1497 msiof1: spi@e6e10000 {
1498 compatible = "renesas,msiof-r8a7790";
Ryo Kataokac7d1f082015-04-05 01:54:31 +09001499 reg = <0 0xe6e10000 0 0x0064>;
Simon Horman3abb4d52016-01-15 11:44:15 +09001500 interrupts = <GIC_SPI 157 IRQ_TYPE_LEVEL_HIGH>;
Geert Uytterhoevenae8a6142014-02-25 11:30:15 +01001501 clocks = <&mstp2_clks R8A7790_CLK_MSIOF1>;
Geert Uytterhoevenfbff6682014-08-06 14:59:09 +02001502 dmas = <&dmac0 0x55>, <&dmac0 0x56>;
1503 dma-names = "tx", "rx";
Geert Uytterhoeven484adb02015-08-04 14:28:10 +02001504 power-domains = <&cpg_clocks>;
Geert Uytterhoevenae8a6142014-02-25 11:30:15 +01001505 #address-cells = <1>;
1506 #size-cells = <0>;
1507 status = "disabled";
1508 };
1509
1510 msiof2: spi@e6e00000 {
1511 compatible = "renesas,msiof-r8a7790";
Ryo Kataokac7d1f082015-04-05 01:54:31 +09001512 reg = <0 0xe6e00000 0 0x0064>;
Simon Horman3abb4d52016-01-15 11:44:15 +09001513 interrupts = <GIC_SPI 158 IRQ_TYPE_LEVEL_HIGH>;
Geert Uytterhoevenae8a6142014-02-25 11:30:15 +01001514 clocks = <&mstp2_clks R8A7790_CLK_MSIOF2>;
Geert Uytterhoevenfbff6682014-08-06 14:59:09 +02001515 dmas = <&dmac0 0x41>, <&dmac0 0x42>;
1516 dma-names = "tx", "rx";
Geert Uytterhoeven484adb02015-08-04 14:28:10 +02001517 power-domains = <&cpg_clocks>;
Geert Uytterhoevenae8a6142014-02-25 11:30:15 +01001518 #address-cells = <1>;
1519 #size-cells = <0>;
1520 status = "disabled";
1521 };
1522
1523 msiof3: spi@e6c90000 {
1524 compatible = "renesas,msiof-r8a7790";
Ryo Kataokac7d1f082015-04-05 01:54:31 +09001525 reg = <0 0xe6c90000 0 0x0064>;
Simon Horman3abb4d52016-01-15 11:44:15 +09001526 interrupts = <GIC_SPI 159 IRQ_TYPE_LEVEL_HIGH>;
Geert Uytterhoevenae8a6142014-02-25 11:30:15 +01001527 clocks = <&mstp2_clks R8A7790_CLK_MSIOF3>;
Geert Uytterhoevenfbff6682014-08-06 14:59:09 +02001528 dmas = <&dmac0 0x45>, <&dmac0 0x46>;
1529 dma-names = "tx", "rx";
Geert Uytterhoeven484adb02015-08-04 14:28:10 +02001530 power-domains = <&cpg_clocks>;
Geert Uytterhoevenae8a6142014-02-25 11:30:15 +01001531 #address-cells = <1>;
1532 #size-cells = <0>;
1533 status = "disabled";
1534 };
Kuninori Morimoto7df2fd52014-06-10 23:53:54 -07001535
Yoshihiro Shimoda157fcd82014-10-24 19:41:46 +09001536 xhci: usb@ee000000 {
Simon Horman92cc7792016-03-24 11:01:07 +09001537 compatible = "renesas,xhci-r8a7790", "renesas,rcar-gen2-xhci";
Yoshihiro Shimoda157fcd82014-10-24 19:41:46 +09001538 reg = <0 0xee000000 0 0xc00>;
Simon Horman3abb4d52016-01-15 11:44:15 +09001539 interrupts = <GIC_SPI 101 IRQ_TYPE_LEVEL_HIGH>;
Yoshihiro Shimoda157fcd82014-10-24 19:41:46 +09001540 clocks = <&mstp3_clks R8A7790_CLK_SSUSB>;
Geert Uytterhoeven484adb02015-08-04 14:28:10 +02001541 power-domains = <&cpg_clocks>;
Yoshihiro Shimoda157fcd82014-10-24 19:41:46 +09001542 phys = <&usb2 1>;
1543 phy-names = "usb";
1544 status = "disabled";
1545 };
1546
Ben Dooksff4f3eb2014-06-24 21:59:54 +04001547 pci0: pci@ee090000 {
Simon Horman2d82c142015-12-18 11:42:37 +09001548 compatible = "renesas,pci-r8a7790", "renesas,pci-rcar-gen2";
Ben Dooksff4f3eb2014-06-24 21:59:54 +04001549 device_type = "pci";
Ben Dooksff4f3eb2014-06-24 21:59:54 +04001550 reg = <0 0xee090000 0 0xc00>,
1551 <0 0xee080000 0 0x1100>;
Simon Horman3abb4d52016-01-15 11:44:15 +09001552 interrupts = <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>;
Geert Uytterhoeven484adb02015-08-04 14:28:10 +02001553 clocks = <&mstp7_clks R8A7790_CLK_EHCI>;
1554 power-domains = <&cpg_clocks>;
Ben Dooksff4f3eb2014-06-24 21:59:54 +04001555 status = "disabled";
1556
1557 bus-range = <0 0>;
1558 #address-cells = <3>;
1559 #size-cells = <2>;
1560 #interrupt-cells = <1>;
1561 ranges = <0x02000000 0 0xee080000 0 0xee080000 0 0x00010000>;
1562 interrupt-map-mask = <0xff00 0 0 0x7>;
Simon Horman3abb4d52016-01-15 11:44:15 +09001563 interrupt-map = <0x0000 0 0 1 &gic GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH
1564 0x0800 0 0 1 &gic GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH
1565 0x1000 0 0 2 &gic GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>;
Sergei Shtylyov538c40e2014-09-29 22:21:59 +04001566
1567 usb@0,1 {
1568 reg = <0x800 0 0 0 0>;
1569 device_type = "pci";
1570 phys = <&usb0 0>;
1571 phy-names = "usb";
1572 };
1573
1574 usb@0,2 {
1575 reg = <0x1000 0 0 0 0>;
1576 device_type = "pci";
1577 phys = <&usb0 0>;
1578 phy-names = "usb";
1579 };
Ben Dooksff4f3eb2014-06-24 21:59:54 +04001580 };
1581
1582 pci1: pci@ee0b0000 {
Simon Horman2d82c142015-12-18 11:42:37 +09001583 compatible = "renesas,pci-r8a7790", "renesas,pci-rcar-gen2";
Ben Dooksff4f3eb2014-06-24 21:59:54 +04001584 device_type = "pci";
Ben Dooksff4f3eb2014-06-24 21:59:54 +04001585 reg = <0 0xee0b0000 0 0xc00>,
1586 <0 0xee0a0000 0 0x1100>;
Simon Horman3abb4d52016-01-15 11:44:15 +09001587 interrupts = <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>;
Geert Uytterhoeven484adb02015-08-04 14:28:10 +02001588 clocks = <&mstp7_clks R8A7790_CLK_EHCI>;
1589 power-domains = <&cpg_clocks>;
Ben Dooksff4f3eb2014-06-24 21:59:54 +04001590 status = "disabled";
1591
1592 bus-range = <1 1>;
1593 #address-cells = <3>;
1594 #size-cells = <2>;
1595 #interrupt-cells = <1>;
1596 ranges = <0x02000000 0 0xee0a0000 0 0xee0a0000 0 0x00010000>;
1597 interrupt-map-mask = <0xff00 0 0 0x7>;
Simon Horman3abb4d52016-01-15 11:44:15 +09001598 interrupt-map = <0x0000 0 0 1 &gic GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH
1599 0x0800 0 0 1 &gic GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH
1600 0x1000 0 0 2 &gic GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>;
Ben Dooksff4f3eb2014-06-24 21:59:54 +04001601 };
1602
1603 pci2: pci@ee0d0000 {
Simon Horman2d82c142015-12-18 11:42:37 +09001604 compatible = "renesas,pci-r8a7790", "renesas,pci-rcar-gen2";
Ben Dooksff4f3eb2014-06-24 21:59:54 +04001605 device_type = "pci";
1606 clocks = <&mstp7_clks R8A7790_CLK_EHCI>;
Geert Uytterhoeven484adb02015-08-04 14:28:10 +02001607 power-domains = <&cpg_clocks>;
Ben Dooksff4f3eb2014-06-24 21:59:54 +04001608 reg = <0 0xee0d0000 0 0xc00>,
1609 <0 0xee0c0000 0 0x1100>;
Simon Horman3abb4d52016-01-15 11:44:15 +09001610 interrupts = <GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>;
Ben Dooksff4f3eb2014-06-24 21:59:54 +04001611 status = "disabled";
1612
1613 bus-range = <2 2>;
1614 #address-cells = <3>;
1615 #size-cells = <2>;
1616 #interrupt-cells = <1>;
1617 ranges = <0x02000000 0 0xee0c0000 0 0xee0c0000 0 0x00010000>;
1618 interrupt-map-mask = <0xff00 0 0 0x7>;
Simon Horman3abb4d52016-01-15 11:44:15 +09001619 interrupt-map = <0x0000 0 0 1 &gic GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH
1620 0x0800 0 0 1 &gic GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH
1621 0x1000 0 0 2 &gic GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>;
Sergei Shtylyov538c40e2014-09-29 22:21:59 +04001622
1623 usb@0,1 {
1624 reg = <0x800 0 0 0 0>;
1625 device_type = "pci";
1626 phys = <&usb2 0>;
1627 phy-names = "usb";
1628 };
1629
1630 usb@0,2 {
1631 reg = <0x1000 0 0 0 0>;
1632 device_type = "pci";
1633 phys = <&usb2 0>;
1634 phy-names = "usb";
1635 };
Ben Dooksff4f3eb2014-06-24 21:59:54 +04001636 };
1637
Phil Edworthy745329d2014-06-13 10:37:17 +01001638 pciec: pcie@fe000000 {
Simon Hormane670be82015-12-18 11:36:02 +09001639 compatible = "renesas,pcie-r8a7790", "renesas,pcie-rcar-gen2";
Phil Edworthy745329d2014-06-13 10:37:17 +01001640 reg = <0 0xfe000000 0 0x80000>;
1641 #address-cells = <3>;
1642 #size-cells = <2>;
1643 bus-range = <0x00 0xff>;
1644 device_type = "pci";
1645 ranges = <0x01000000 0 0x00000000 0 0xfe100000 0 0x00100000
1646 0x02000000 0 0xfe200000 0 0xfe200000 0 0x00200000
1647 0x02000000 0 0x30000000 0 0x30000000 0 0x08000000
1648 0x42000000 0 0x38000000 0 0x38000000 0 0x08000000>;
1649 /* Map all possible DDR as inbound ranges */
1650 dma-ranges = <0x42000000 0 0x40000000 0 0x40000000 0 0x80000000
1651 0x43000000 1 0x80000000 1 0x80000000 0 0x80000000>;
Simon Horman3abb4d52016-01-15 11:44:15 +09001652 interrupts = <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>,
1653 <GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>,
1654 <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>;
Phil Edworthy745329d2014-06-13 10:37:17 +01001655 #interrupt-cells = <1>;
1656 interrupt-map-mask = <0 0 0 0>;
Simon Horman3abb4d52016-01-15 11:44:15 +09001657 interrupt-map = <0 0 0 0 &gic GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>;
Phil Edworthy745329d2014-06-13 10:37:17 +01001658 clocks = <&mstp3_clks R8A7790_CLK_PCIEC>, <&pcie_bus_clk>;
1659 clock-names = "pcie", "pcie_bus";
Geert Uytterhoeven484adb02015-08-04 14:28:10 +02001660 power-domains = <&cpg_clocks>;
Phil Edworthy745329d2014-06-13 10:37:17 +01001661 status = "disabled";
1662 };
1663
Geert Uytterhoevenb694e382015-04-27 14:55:28 +02001664 rcar_sound: sound@ec500000 {
Kuninori Morimotoad632412014-12-17 06:11:52 +00001665 /*
1666 * #sound-dai-cells is required
1667 *
1668 * Single DAI : #sound-dai-cells = <0>; <&rcar_sound>;
1669 * Multi DAI : #sound-dai-cells = <1>; <&rcar_sound N>;
1670 */
Geert Uytterhoeven31078ec2015-01-06 21:01:52 +01001671 compatible = "renesas,rcar_sound-r8a7790", "renesas,rcar_sound-gen2";
Kuninori Morimoto7df2fd52014-06-10 23:53:54 -07001672 reg = <0 0xec500000 0 0x1000>, /* SCU */
1673 <0 0xec5a0000 0 0x100>, /* ADG */
1674 <0 0xec540000 0 0x1000>, /* SSIU */
Kuninori Morimoto4bc4a202015-08-24 08:27:56 +00001675 <0 0xec541000 0 0x280>, /* SSI */
Kuninori Morimoto0c602672015-03-10 01:39:39 +00001676 <0 0xec740000 0 0x200>; /* Audio DMAC peri peri*/
1677 reg-names = "scu", "adg", "ssiu", "ssi", "audmapp";
Kuninori Morimoto46a158f2015-03-10 01:39:01 +00001678
Kuninori Morimoto7df2fd52014-06-10 23:53:54 -07001679 clocks = <&mstp10_clks R8A7790_CLK_SSI_ALL>,
1680 <&mstp10_clks R8A7790_CLK_SSI9>, <&mstp10_clks R8A7790_CLK_SSI8>,
1681 <&mstp10_clks R8A7790_CLK_SSI7>, <&mstp10_clks R8A7790_CLK_SSI6>,
1682 <&mstp10_clks R8A7790_CLK_SSI5>, <&mstp10_clks R8A7790_CLK_SSI4>,
1683 <&mstp10_clks R8A7790_CLK_SSI3>, <&mstp10_clks R8A7790_CLK_SSI2>,
1684 <&mstp10_clks R8A7790_CLK_SSI1>, <&mstp10_clks R8A7790_CLK_SSI0>,
1685 <&mstp10_clks R8A7790_CLK_SCU_SRC9>, <&mstp10_clks R8A7790_CLK_SCU_SRC8>,
1686 <&mstp10_clks R8A7790_CLK_SCU_SRC7>, <&mstp10_clks R8A7790_CLK_SCU_SRC6>,
1687 <&mstp10_clks R8A7790_CLK_SCU_SRC5>, <&mstp10_clks R8A7790_CLK_SCU_SRC4>,
1688 <&mstp10_clks R8A7790_CLK_SCU_SRC3>, <&mstp10_clks R8A7790_CLK_SCU_SRC2>,
1689 <&mstp10_clks R8A7790_CLK_SCU_SRC1>, <&mstp10_clks R8A7790_CLK_SCU_SRC0>,
Kuninori Morimotoa7163782015-07-21 00:26:20 +00001690 <&mstp10_clks R8A7790_CLK_SCU_CTU0_MIX0>, <&mstp10_clks R8A7790_CLK_SCU_CTU1_MIX1>,
Kuninori Morimotofc67bf42015-07-21 00:26:42 +00001691 <&mstp10_clks R8A7790_CLK_SCU_CTU0_MIX0>, <&mstp10_clks R8A7790_CLK_SCU_CTU1_MIX1>,
Kuninori Morimoto334d69a2014-06-25 17:52:17 -07001692 <&mstp10_clks R8A7790_CLK_SCU_DVC0>, <&mstp10_clks R8A7790_CLK_SCU_DVC1>,
Kuninori Morimoto7df2fd52014-06-10 23:53:54 -07001693 <&audio_clk_a>, <&audio_clk_b>, <&audio_clk_c>, <&m2_clk>;
1694 clock-names = "ssi-all",
1695 "ssi.9", "ssi.8", "ssi.7", "ssi.6", "ssi.5",
1696 "ssi.4", "ssi.3", "ssi.2", "ssi.1", "ssi.0",
1697 "src.9", "src.8", "src.7", "src.6", "src.5",
1698 "src.4", "src.3", "src.2", "src.1", "src.0",
Kuninori Morimotoa7163782015-07-21 00:26:20 +00001699 "ctu.0", "ctu.1",
Kuninori Morimotofc67bf42015-07-21 00:26:42 +00001700 "mix.0", "mix.1",
Kuninori Morimoto334d69a2014-06-25 17:52:17 -07001701 "dvc.0", "dvc.1",
Kuninori Morimoto7df2fd52014-06-10 23:53:54 -07001702 "clk_a", "clk_b", "clk_c", "clk_i";
Geert Uytterhoeven6507c4e2015-08-20 01:24:44 +00001703 power-domains = <&cpg_clocks>;
Kuninori Morimoto7df2fd52014-06-10 23:53:54 -07001704
1705 status = "disabled";
1706
Kuninori Morimoto334d69a2014-06-25 17:52:17 -07001707 rcar_sound,dvc {
Kuninori Morimoto118a5092015-03-10 01:40:13 +00001708 dvc0: dvc@0 {
1709 dmas = <&audma0 0xbc>;
1710 dma-names = "tx";
1711 };
1712 dvc1: dvc@1 {
1713 dmas = <&audma0 0xbe>;
1714 dma-names = "tx";
1715 };
Kuninori Morimoto334d69a2014-06-25 17:52:17 -07001716 };
1717
Kuninori Morimotofc67bf42015-07-21 00:26:42 +00001718 rcar_sound,mix {
1719 mix0: mix@0 { };
1720 mix1: mix@1 { };
1721 };
1722
Kuninori Morimotoa7163782015-07-21 00:26:20 +00001723 rcar_sound,ctu {
1724 ctu00: ctu@0 { };
1725 ctu01: ctu@1 { };
1726 ctu02: ctu@2 { };
1727 ctu03: ctu@3 { };
1728 ctu10: ctu@4 { };
1729 ctu11: ctu@5 { };
1730 ctu12: ctu@6 { };
1731 ctu13: ctu@7 { };
1732 };
1733
Kuninori Morimoto7df2fd52014-06-10 23:53:54 -07001734 rcar_sound,src {
Kuninori Morimoto118a5092015-03-10 01:40:13 +00001735 src0: src@0 {
Simon Horman3abb4d52016-01-15 11:44:15 +09001736 interrupts = <GIC_SPI 352 IRQ_TYPE_LEVEL_HIGH>;
Kuninori Morimoto118a5092015-03-10 01:40:13 +00001737 dmas = <&audma0 0x85>, <&audma1 0x9a>;
1738 dma-names = "rx", "tx";
1739 };
1740 src1: src@1 {
Simon Horman3abb4d52016-01-15 11:44:15 +09001741 interrupts = <GIC_SPI 353 IRQ_TYPE_LEVEL_HIGH>;
Kuninori Morimoto118a5092015-03-10 01:40:13 +00001742 dmas = <&audma0 0x87>, <&audma1 0x9c>;
1743 dma-names = "rx", "tx";
1744 };
1745 src2: src@2 {
Simon Horman3abb4d52016-01-15 11:44:15 +09001746 interrupts = <GIC_SPI 354 IRQ_TYPE_LEVEL_HIGH>;
Kuninori Morimoto118a5092015-03-10 01:40:13 +00001747 dmas = <&audma0 0x89>, <&audma1 0x9e>;
1748 dma-names = "rx", "tx";
1749 };
1750 src3: src@3 {
Simon Horman3abb4d52016-01-15 11:44:15 +09001751 interrupts = <GIC_SPI 355 IRQ_TYPE_LEVEL_HIGH>;
Kuninori Morimoto118a5092015-03-10 01:40:13 +00001752 dmas = <&audma0 0x8b>, <&audma1 0xa0>;
1753 dma-names = "rx", "tx";
1754 };
1755 src4: src@4 {
Simon Horman3abb4d52016-01-15 11:44:15 +09001756 interrupts = <GIC_SPI 356 IRQ_TYPE_LEVEL_HIGH>;
Kuninori Morimoto118a5092015-03-10 01:40:13 +00001757 dmas = <&audma0 0x8d>, <&audma1 0xb0>;
1758 dma-names = "rx", "tx";
1759 };
1760 src5: src@5 {
Simon Horman3abb4d52016-01-15 11:44:15 +09001761 interrupts = <GIC_SPI 357 IRQ_TYPE_LEVEL_HIGH>;
Kuninori Morimoto118a5092015-03-10 01:40:13 +00001762 dmas = <&audma0 0x8f>, <&audma1 0xb2>;
1763 dma-names = "rx", "tx";
1764 };
1765 src6: src@6 {
Simon Horman3abb4d52016-01-15 11:44:15 +09001766 interrupts = <GIC_SPI 358 IRQ_TYPE_LEVEL_HIGH>;
Kuninori Morimoto118a5092015-03-10 01:40:13 +00001767 dmas = <&audma0 0x91>, <&audma1 0xb4>;
1768 dma-names = "rx", "tx";
1769 };
1770 src7: src@7 {
Simon Horman3abb4d52016-01-15 11:44:15 +09001771 interrupts = <GIC_SPI 359 IRQ_TYPE_LEVEL_HIGH>;
Kuninori Morimoto118a5092015-03-10 01:40:13 +00001772 dmas = <&audma0 0x93>, <&audma1 0xb6>;
1773 dma-names = "rx", "tx";
1774 };
1775 src8: src@8 {
Simon Horman3abb4d52016-01-15 11:44:15 +09001776 interrupts = <GIC_SPI 360 IRQ_TYPE_LEVEL_HIGH>;
Kuninori Morimoto118a5092015-03-10 01:40:13 +00001777 dmas = <&audma0 0x95>, <&audma1 0xb8>;
1778 dma-names = "rx", "tx";
1779 };
1780 src9: src@9 {
Simon Horman3abb4d52016-01-15 11:44:15 +09001781 interrupts = <GIC_SPI 361 IRQ_TYPE_LEVEL_HIGH>;
Kuninori Morimoto118a5092015-03-10 01:40:13 +00001782 dmas = <&audma0 0x97>, <&audma1 0xba>;
1783 dma-names = "rx", "tx";
1784 };
Kuninori Morimoto7df2fd52014-06-10 23:53:54 -07001785 };
1786
1787 rcar_sound,ssi {
Kuninori Morimoto118a5092015-03-10 01:40:13 +00001788 ssi0: ssi@0 {
Simon Horman3abb4d52016-01-15 11:44:15 +09001789 interrupts = <GIC_SPI 370 IRQ_TYPE_LEVEL_HIGH>;
Kuninori Morimoto118a5092015-03-10 01:40:13 +00001790 dmas = <&audma0 0x01>, <&audma1 0x02>, <&audma0 0x15>, <&audma1 0x16>;
1791 dma-names = "rx", "tx", "rxu", "txu";
1792 };
1793 ssi1: ssi@1 {
Simon Horman3abb4d52016-01-15 11:44:15 +09001794 interrupts = <GIC_SPI 371 IRQ_TYPE_LEVEL_HIGH>;
Kuninori Morimoto118a5092015-03-10 01:40:13 +00001795 dmas = <&audma0 0x03>, <&audma1 0x04>, <&audma0 0x49>, <&audma1 0x4a>;
1796 dma-names = "rx", "tx", "rxu", "txu";
1797 };
1798 ssi2: ssi@2 {
Simon Horman3abb4d52016-01-15 11:44:15 +09001799 interrupts = <GIC_SPI 372 IRQ_TYPE_LEVEL_HIGH>;
Kuninori Morimoto118a5092015-03-10 01:40:13 +00001800 dmas = <&audma0 0x05>, <&audma1 0x06>, <&audma0 0x63>, <&audma1 0x64>;
1801 dma-names = "rx", "tx", "rxu", "txu";
1802 };
1803 ssi3: ssi@3 {
Simon Horman3abb4d52016-01-15 11:44:15 +09001804 interrupts = <GIC_SPI 373 IRQ_TYPE_LEVEL_HIGH>;
Kuninori Morimoto118a5092015-03-10 01:40:13 +00001805 dmas = <&audma0 0x07>, <&audma1 0x08>, <&audma0 0x6f>, <&audma1 0x70>;
1806 dma-names = "rx", "tx", "rxu", "txu";
1807 };
1808 ssi4: ssi@4 {
Simon Horman3abb4d52016-01-15 11:44:15 +09001809 interrupts = <GIC_SPI 374 IRQ_TYPE_LEVEL_HIGH>;
Kuninori Morimoto118a5092015-03-10 01:40:13 +00001810 dmas = <&audma0 0x09>, <&audma1 0x0a>, <&audma0 0x71>, <&audma1 0x72>;
1811 dma-names = "rx", "tx", "rxu", "txu";
1812 };
1813 ssi5: ssi@5 {
Simon Horman3abb4d52016-01-15 11:44:15 +09001814 interrupts = <GIC_SPI 375 IRQ_TYPE_LEVEL_HIGH>;
Kuninori Morimoto118a5092015-03-10 01:40:13 +00001815 dmas = <&audma0 0x0b>, <&audma1 0x0c>, <&audma0 0x73>, <&audma1 0x74>;
1816 dma-names = "rx", "tx", "rxu", "txu";
1817 };
1818 ssi6: ssi@6 {
Simon Horman3abb4d52016-01-15 11:44:15 +09001819 interrupts = <GIC_SPI 376 IRQ_TYPE_LEVEL_HIGH>;
Kuninori Morimoto118a5092015-03-10 01:40:13 +00001820 dmas = <&audma0 0x0d>, <&audma1 0x0e>, <&audma0 0x75>, <&audma1 0x76>;
1821 dma-names = "rx", "tx", "rxu", "txu";
1822 };
1823 ssi7: ssi@7 {
Simon Horman3abb4d52016-01-15 11:44:15 +09001824 interrupts = <GIC_SPI 377 IRQ_TYPE_LEVEL_HIGH>;
Kuninori Morimoto118a5092015-03-10 01:40:13 +00001825 dmas = <&audma0 0x0f>, <&audma1 0x10>, <&audma0 0x79>, <&audma1 0x7a>;
1826 dma-names = "rx", "tx", "rxu", "txu";
1827 };
1828 ssi8: ssi@8 {
Simon Horman3abb4d52016-01-15 11:44:15 +09001829 interrupts = <GIC_SPI 378 IRQ_TYPE_LEVEL_HIGH>;
Kuninori Morimoto118a5092015-03-10 01:40:13 +00001830 dmas = <&audma0 0x11>, <&audma1 0x12>, <&audma0 0x7b>, <&audma1 0x7c>;
1831 dma-names = "rx", "tx", "rxu", "txu";
1832 };
1833 ssi9: ssi@9 {
Simon Horman3abb4d52016-01-15 11:44:15 +09001834 interrupts = <GIC_SPI 379 IRQ_TYPE_LEVEL_HIGH>;
Kuninori Morimoto118a5092015-03-10 01:40:13 +00001835 dmas = <&audma0 0x13>, <&audma1 0x14>, <&audma0 0x7d>, <&audma1 0x7e>;
1836 dma-names = "rx", "tx", "rxu", "txu";
1837 };
Kuninori Morimoto7df2fd52014-06-10 23:53:54 -07001838 };
1839 };
Laurent Pinchart70496722015-01-27 11:13:23 +02001840
1841 ipmmu_sy0: mmu@e6280000 {
Magnus Dammc8d66862015-11-17 13:30:56 +09001842 compatible = "renesas,ipmmu-r8a7790", "renesas,ipmmu-vmsa";
Laurent Pinchart70496722015-01-27 11:13:23 +02001843 reg = <0 0xe6280000 0 0x1000>;
Simon Horman3abb4d52016-01-15 11:44:15 +09001844 interrupts = <GIC_SPI 223 IRQ_TYPE_LEVEL_HIGH>,
1845 <GIC_SPI 224 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart70496722015-01-27 11:13:23 +02001846 #iommu-cells = <1>;
1847 status = "disabled";
1848 };
1849
1850 ipmmu_sy1: mmu@e6290000 {
Magnus Dammc8d66862015-11-17 13:30:56 +09001851 compatible = "renesas,ipmmu-r8a7790", "renesas,ipmmu-vmsa";
Laurent Pinchart70496722015-01-27 11:13:23 +02001852 reg = <0 0xe6290000 0 0x1000>;
Simon Horman3abb4d52016-01-15 11:44:15 +09001853 interrupts = <GIC_SPI 225 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart70496722015-01-27 11:13:23 +02001854 #iommu-cells = <1>;
1855 status = "disabled";
1856 };
1857
1858 ipmmu_ds: mmu@e6740000 {
Magnus Dammc8d66862015-11-17 13:30:56 +09001859 compatible = "renesas,ipmmu-r8a7790", "renesas,ipmmu-vmsa";
Laurent Pinchart70496722015-01-27 11:13:23 +02001860 reg = <0 0xe6740000 0 0x1000>;
Simon Horman3abb4d52016-01-15 11:44:15 +09001861 interrupts = <GIC_SPI 198 IRQ_TYPE_LEVEL_HIGH>,
1862 <GIC_SPI 199 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart70496722015-01-27 11:13:23 +02001863 #iommu-cells = <1>;
1864 status = "disabled";
1865 };
1866
1867 ipmmu_mp: mmu@ec680000 {
Magnus Dammc8d66862015-11-17 13:30:56 +09001868 compatible = "renesas,ipmmu-r8a7790", "renesas,ipmmu-vmsa";
Laurent Pinchart70496722015-01-27 11:13:23 +02001869 reg = <0 0xec680000 0 0x1000>;
Simon Horman3abb4d52016-01-15 11:44:15 +09001870 interrupts = <GIC_SPI 226 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart70496722015-01-27 11:13:23 +02001871 #iommu-cells = <1>;
1872 status = "disabled";
1873 };
1874
1875 ipmmu_mx: mmu@fe951000 {
Magnus Dammc8d66862015-11-17 13:30:56 +09001876 compatible = "renesas,ipmmu-r8a7790", "renesas,ipmmu-vmsa";
Laurent Pinchart70496722015-01-27 11:13:23 +02001877 reg = <0 0xfe951000 0 0x1000>;
Simon Horman3abb4d52016-01-15 11:44:15 +09001878 interrupts = <GIC_SPI 222 IRQ_TYPE_LEVEL_HIGH>,
1879 <GIC_SPI 221 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart70496722015-01-27 11:13:23 +02001880 #iommu-cells = <1>;
1881 status = "disabled";
1882 };
1883
1884 ipmmu_rt: mmu@ffc80000 {
Magnus Dammc8d66862015-11-17 13:30:56 +09001885 compatible = "renesas,ipmmu-r8a7790", "renesas,ipmmu-vmsa";
Laurent Pinchart70496722015-01-27 11:13:23 +02001886 reg = <0 0xffc80000 0 0x1000>;
Simon Horman3abb4d52016-01-15 11:44:15 +09001887 interrupts = <GIC_SPI 307 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart70496722015-01-27 11:13:23 +02001888 #iommu-cells = <1>;
1889 status = "disabled";
1890 };
Magnus Damm0468b2d2013-03-28 00:49:34 +09001891};