blob: 7b7a36671fa26fe02f9d6d21f41e78368b45909a [file] [log] [blame]
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001/* bnx2x_main.c: Broadcom Everest network driver.
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002 *
Ariel Elior85b26ea2012-01-26 06:01:54 +00003 * Copyright (c) 2007-2012 Broadcom Corporation
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation.
8 *
Eilon Greenstein24e3fce2008-06-12 14:30:28 -07009 * Maintained by: Eilon Greenstein <eilong@broadcom.com>
10 * Written by: Eliezer Tamir
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011 * Based on code from Michael Chan's bnx2 driver
12 * UDP CSUM errata workaround by Arik Gendelman
Eilon Greensteinca003922009-08-12 22:53:28 -070013 * Slowpath and fastpath rework by Vladislav Zolotarov
Eliezer Tamirc14423f2008-02-28 11:49:42 -080014 * Statistics and Link management by Yitchak Gertner
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020015 *
16 */
17
Joe Perchesf1deab52011-08-14 12:16:21 +000018#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
19
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020020#include <linux/module.h>
21#include <linux/moduleparam.h>
22#include <linux/kernel.h>
23#include <linux/device.h> /* for dev_info() */
24#include <linux/timer.h>
25#include <linux/errno.h>
26#include <linux/ioport.h>
27#include <linux/slab.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020028#include <linux/interrupt.h>
29#include <linux/pci.h>
30#include <linux/init.h>
31#include <linux/netdevice.h>
32#include <linux/etherdevice.h>
33#include <linux/skbuff.h>
34#include <linux/dma-mapping.h>
35#include <linux/bitops.h>
36#include <linux/irq.h>
37#include <linux/delay.h>
38#include <asm/byteorder.h>
39#include <linux/time.h>
40#include <linux/ethtool.h>
41#include <linux/mii.h>
Eilon Greenstein0c6671b2009-01-14 21:26:51 -080042#include <linux/if_vlan.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020043#include <net/ip.h>
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030044#include <net/ipv6.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020045#include <net/tcp.h>
46#include <net/checksum.h>
Eilon Greenstein34f80b02008-06-23 20:33:01 -070047#include <net/ip6_checksum.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020048#include <linux/workqueue.h>
49#include <linux/crc32.h>
Eilon Greenstein34f80b02008-06-23 20:33:01 -070050#include <linux/crc32c.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020051#include <linux/prefetch.h>
52#include <linux/zlib.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020053#include <linux/io.h>
Yuval Mintz452427b2012-03-26 20:47:07 +000054#include <linux/semaphore.h>
Ben Hutchings45229b42009-11-07 11:53:39 +000055#include <linux/stringify.h>
David S. Miller7ab24bf2011-06-29 05:48:41 -070056#include <linux/vmalloc.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020057
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020058#include "bnx2x.h"
59#include "bnx2x_init.h"
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070060#include "bnx2x_init_ops.h"
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +000061#include "bnx2x_cmn.h"
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +000062#include "bnx2x_dcb.h"
Vladislav Zolotarov042181f2011-06-14 01:33:39 +000063#include "bnx2x_sp.h"
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020064
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070065#include <linux/firmware.h>
66#include "bnx2x_fw_file_hdr.h"
67/* FW files */
Ben Hutchings45229b42009-11-07 11:53:39 +000068#define FW_FILE_VERSION \
69 __stringify(BCM_5710_FW_MAJOR_VERSION) "." \
70 __stringify(BCM_5710_FW_MINOR_VERSION) "." \
71 __stringify(BCM_5710_FW_REVISION_VERSION) "." \
72 __stringify(BCM_5710_FW_ENGINEERING_VERSION)
Dmitry Kravkov560131f2010-10-06 03:18:47 +000073#define FW_FILE_NAME_E1 "bnx2x/bnx2x-e1-" FW_FILE_VERSION ".fw"
74#define FW_FILE_NAME_E1H "bnx2x/bnx2x-e1h-" FW_FILE_VERSION ".fw"
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000075#define FW_FILE_NAME_E2 "bnx2x/bnx2x-e2-" FW_FILE_VERSION ".fw"
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070076
Eilon Greenstein34f80b02008-06-23 20:33:01 -070077/* Time in jiffies before concluding the transmitter is hung */
78#define TX_TIMEOUT (5*HZ)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020079
Andrew Morton53a10562008-02-09 23:16:41 -080080static char version[] __devinitdata =
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030081 "Broadcom NetXtreme II 5771x/578xx 10/20-Gigabit Ethernet Driver "
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020082 DRV_MODULE_NAME " " DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
83
Eilon Greenstein24e3fce2008-06-12 14:30:28 -070084MODULE_AUTHOR("Eliezer Tamir");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000085MODULE_DESCRIPTION("Broadcom NetXtreme II "
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030086 "BCM57710/57711/57711E/"
87 "57712/57712_MF/57800/57800_MF/57810/57810_MF/"
88 "57840/57840_MF Driver");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020089MODULE_LICENSE("GPL");
90MODULE_VERSION(DRV_MODULE_VERSION);
Ben Hutchings45229b42009-11-07 11:53:39 +000091MODULE_FIRMWARE(FW_FILE_NAME_E1);
92MODULE_FIRMWARE(FW_FILE_NAME_E1H);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000093MODULE_FIRMWARE(FW_FILE_NAME_E2);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020094
Eilon Greenstein555f6c72009-02-12 08:36:11 +000095static int multi_mode = 1;
96module_param(multi_mode, int, 0);
Eilon Greensteinca003922009-08-12 22:53:28 -070097MODULE_PARM_DESC(multi_mode, " Multi queue mode "
98 "(0 Disable; 1 Enable (default))");
99
Dmitry Kravkovd6214d72010-10-06 03:32:10 +0000100int num_queues;
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +0000101module_param(num_queues, int, 0);
102MODULE_PARM_DESC(num_queues, " Number of queues for multi_mode=1"
103 " (default is as a number of CPUs)");
Eilon Greenstein555f6c72009-02-12 08:36:11 +0000104
Eilon Greenstein19680c42008-08-13 15:47:33 -0700105static int disable_tpa;
Eilon Greenstein19680c42008-08-13 15:47:33 -0700106module_param(disable_tpa, int, 0);
Eilon Greenstein9898f862009-02-12 08:38:27 +0000107MODULE_PARM_DESC(disable_tpa, " Disable the TPA (LRO) feature");
Eilon Greenstein8badd272009-02-12 08:36:15 +0000108
Dmitry Kravkov9ee3d372011-06-14 01:33:34 +0000109#define INT_MODE_INTx 1
110#define INT_MODE_MSI 2
Eilon Greenstein8badd272009-02-12 08:36:15 +0000111static int int_mode;
112module_param(int_mode, int, 0);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300113MODULE_PARM_DESC(int_mode, " Force interrupt mode other than MSI-X "
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000114 "(1 INT#x; 2 MSI)");
Eilon Greenstein8badd272009-02-12 08:36:15 +0000115
Eilon Greensteina18f5122009-08-12 08:23:26 +0000116static int dropless_fc;
117module_param(dropless_fc, int, 0);
118MODULE_PARM_DESC(dropless_fc, " Pause on exhausted host ring");
119
Eilon Greenstein8d5726c2009-02-12 08:37:19 +0000120static int mrrs = -1;
121module_param(mrrs, int, 0);
122MODULE_PARM_DESC(mrrs, " Force Max Read Req Size (0..3) (for debug)");
123
Eilon Greenstein9898f862009-02-12 08:38:27 +0000124static int debug;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200125module_param(debug, int, 0);
Eilon Greenstein9898f862009-02-12 08:38:27 +0000126MODULE_PARM_DESC(debug, " Default debug msglevel");
127
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200128
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300129
130struct workqueue_struct *bnx2x_wq;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000131
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200132enum bnx2x_board_type {
133 BCM57710 = 0,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300134 BCM57711,
135 BCM57711E,
136 BCM57712,
137 BCM57712_MF,
138 BCM57800,
139 BCM57800_MF,
140 BCM57810,
141 BCM57810_MF,
142 BCM57840,
143 BCM57840_MF
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200144};
145
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700146/* indexed by board_type, above */
Andrew Morton53a10562008-02-09 23:16:41 -0800147static struct {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200148 char *name;
149} board_info[] __devinitdata = {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300150 { "Broadcom NetXtreme II BCM57710 10 Gigabit PCIe [Everest]" },
151 { "Broadcom NetXtreme II BCM57711 10 Gigabit PCIe" },
152 { "Broadcom NetXtreme II BCM57711E 10 Gigabit PCIe" },
153 { "Broadcom NetXtreme II BCM57712 10 Gigabit Ethernet" },
154 { "Broadcom NetXtreme II BCM57712 10 Gigabit Ethernet Multi Function" },
155 { "Broadcom NetXtreme II BCM57800 10 Gigabit Ethernet" },
156 { "Broadcom NetXtreme II BCM57800 10 Gigabit Ethernet Multi Function" },
157 { "Broadcom NetXtreme II BCM57810 10 Gigabit Ethernet" },
158 { "Broadcom NetXtreme II BCM57810 10 Gigabit Ethernet Multi Function" },
159 { "Broadcom NetXtreme II BCM57840 10/20 Gigabit Ethernet" },
160 { "Broadcom NetXtreme II BCM57840 10/20 Gigabit "
161 "Ethernet Multi Function"}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200162};
163
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300164#ifndef PCI_DEVICE_ID_NX2_57710
165#define PCI_DEVICE_ID_NX2_57710 CHIP_NUM_57710
166#endif
167#ifndef PCI_DEVICE_ID_NX2_57711
168#define PCI_DEVICE_ID_NX2_57711 CHIP_NUM_57711
169#endif
170#ifndef PCI_DEVICE_ID_NX2_57711E
171#define PCI_DEVICE_ID_NX2_57711E CHIP_NUM_57711E
172#endif
173#ifndef PCI_DEVICE_ID_NX2_57712
174#define PCI_DEVICE_ID_NX2_57712 CHIP_NUM_57712
175#endif
176#ifndef PCI_DEVICE_ID_NX2_57712_MF
177#define PCI_DEVICE_ID_NX2_57712_MF CHIP_NUM_57712_MF
178#endif
179#ifndef PCI_DEVICE_ID_NX2_57800
180#define PCI_DEVICE_ID_NX2_57800 CHIP_NUM_57800
181#endif
182#ifndef PCI_DEVICE_ID_NX2_57800_MF
183#define PCI_DEVICE_ID_NX2_57800_MF CHIP_NUM_57800_MF
184#endif
185#ifndef PCI_DEVICE_ID_NX2_57810
186#define PCI_DEVICE_ID_NX2_57810 CHIP_NUM_57810
187#endif
188#ifndef PCI_DEVICE_ID_NX2_57810_MF
189#define PCI_DEVICE_ID_NX2_57810_MF CHIP_NUM_57810_MF
190#endif
191#ifndef PCI_DEVICE_ID_NX2_57840
192#define PCI_DEVICE_ID_NX2_57840 CHIP_NUM_57840
193#endif
194#ifndef PCI_DEVICE_ID_NX2_57840_MF
195#define PCI_DEVICE_ID_NX2_57840_MF CHIP_NUM_57840_MF
196#endif
Alexey Dobriyana3aa1882010-01-07 11:58:11 +0000197static DEFINE_PCI_DEVICE_TABLE(bnx2x_pci_tbl) = {
Eilon Greensteine4ed7112009-08-12 08:24:10 +0000198 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57710), BCM57710 },
199 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57711), BCM57711 },
200 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57711E), BCM57711E },
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000201 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57712), BCM57712 },
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300202 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57712_MF), BCM57712_MF },
203 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57800), BCM57800 },
204 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57800_MF), BCM57800_MF },
205 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57810), BCM57810 },
206 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57810_MF), BCM57810_MF },
207 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840), BCM57840 },
208 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_MF), BCM57840_MF },
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200209 { 0 }
210};
211
212MODULE_DEVICE_TABLE(pci, bnx2x_pci_tbl);
213
Yuval Mintz452427b2012-03-26 20:47:07 +0000214/* Global resources for unloading a previously loaded device */
215#define BNX2X_PREV_WAIT_NEEDED 1
216static DEFINE_SEMAPHORE(bnx2x_prev_sem);
217static LIST_HEAD(bnx2x_prev_list);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200218/****************************************************************************
219* General service functions
220****************************************************************************/
221
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300222static inline void __storm_memset_dma_mapping(struct bnx2x *bp,
223 u32 addr, dma_addr_t mapping)
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000224{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300225 REG_WR(bp, addr, U64_LO(mapping));
226 REG_WR(bp, addr + 4, U64_HI(mapping));
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000227}
228
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300229static inline void storm_memset_spq_addr(struct bnx2x *bp,
230 dma_addr_t mapping, u16 abs_fid)
231{
232 u32 addr = XSEM_REG_FAST_MEMORY +
233 XSTORM_SPQ_PAGE_BASE_OFFSET(abs_fid);
234
235 __storm_memset_dma_mapping(bp, addr, mapping);
236}
237
238static inline void storm_memset_vf_to_pf(struct bnx2x *bp, u16 abs_fid,
239 u16 pf_id)
240{
241 REG_WR8(bp, BAR_XSTRORM_INTMEM + XSTORM_VF_TO_PF_OFFSET(abs_fid),
242 pf_id);
243 REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_VF_TO_PF_OFFSET(abs_fid),
244 pf_id);
245 REG_WR8(bp, BAR_TSTRORM_INTMEM + TSTORM_VF_TO_PF_OFFSET(abs_fid),
246 pf_id);
247 REG_WR8(bp, BAR_USTRORM_INTMEM + USTORM_VF_TO_PF_OFFSET(abs_fid),
248 pf_id);
249}
250
251static inline void storm_memset_func_en(struct bnx2x *bp, u16 abs_fid,
252 u8 enable)
253{
254 REG_WR8(bp, BAR_XSTRORM_INTMEM + XSTORM_FUNC_EN_OFFSET(abs_fid),
255 enable);
256 REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_FUNC_EN_OFFSET(abs_fid),
257 enable);
258 REG_WR8(bp, BAR_TSTRORM_INTMEM + TSTORM_FUNC_EN_OFFSET(abs_fid),
259 enable);
260 REG_WR8(bp, BAR_USTRORM_INTMEM + USTORM_FUNC_EN_OFFSET(abs_fid),
261 enable);
262}
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000263
264static inline void storm_memset_eq_data(struct bnx2x *bp,
265 struct event_ring_data *eq_data,
266 u16 pfid)
267{
268 size_t size = sizeof(struct event_ring_data);
269
270 u32 addr = BAR_CSTRORM_INTMEM + CSTORM_EVENT_RING_DATA_OFFSET(pfid);
271
272 __storm_memset_struct(bp, addr, size, (u32 *)eq_data);
273}
274
275static inline void storm_memset_eq_prod(struct bnx2x *bp, u16 eq_prod,
276 u16 pfid)
277{
278 u32 addr = BAR_CSTRORM_INTMEM + CSTORM_EVENT_RING_PROD_OFFSET(pfid);
279 REG_WR16(bp, addr, eq_prod);
280}
281
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200282/* used only at init
283 * locking is done by mcp
284 */
stephen hemminger8d962862010-10-21 07:50:56 +0000285static void bnx2x_reg_wr_ind(struct bnx2x *bp, u32 addr, u32 val)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200286{
287 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS, addr);
288 pci_write_config_dword(bp->pdev, PCICFG_GRC_DATA, val);
289 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS,
290 PCICFG_VENDOR_ID_OFFSET);
291}
292
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200293static u32 bnx2x_reg_rd_ind(struct bnx2x *bp, u32 addr)
294{
295 u32 val;
296
297 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS, addr);
298 pci_read_config_dword(bp->pdev, PCICFG_GRC_DATA, &val);
299 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS,
300 PCICFG_VENDOR_ID_OFFSET);
301
302 return val;
303}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200304
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000305#define DMAE_DP_SRC_GRC "grc src_addr [%08x]"
306#define DMAE_DP_SRC_PCI "pci src_addr [%x:%08x]"
307#define DMAE_DP_DST_GRC "grc dst_addr [%08x]"
308#define DMAE_DP_DST_PCI "pci dst_addr [%x:%08x]"
309#define DMAE_DP_DST_NONE "dst_addr [none]"
310
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000311
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200312/* copy command into DMAE command memory and set DMAE command go */
Dmitry Kravkov6c719d02010-07-27 12:36:15 +0000313void bnx2x_post_dmae(struct bnx2x *bp, struct dmae_command *dmae, int idx)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200314{
315 u32 cmd_offset;
316 int i;
317
318 cmd_offset = (DMAE_REG_CMD_MEM + sizeof(struct dmae_command) * idx);
319 for (i = 0; i < (sizeof(struct dmae_command)/4); i++) {
320 REG_WR(bp, cmd_offset + i*4, *(((u32 *)dmae) + i));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200321 }
322 REG_WR(bp, dmae_reg_go_c[idx], 1);
323}
324
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000325u32 bnx2x_dmae_opcode_add_comp(u32 opcode, u8 comp_type)
326{
327 return opcode | ((comp_type << DMAE_COMMAND_C_DST_SHIFT) |
328 DMAE_CMD_C_ENABLE);
329}
330
331u32 bnx2x_dmae_opcode_clr_src_reset(u32 opcode)
332{
333 return opcode & ~DMAE_CMD_SRC_RESET;
334}
335
336u32 bnx2x_dmae_opcode(struct bnx2x *bp, u8 src_type, u8 dst_type,
337 bool with_comp, u8 comp_type)
338{
339 u32 opcode = 0;
340
341 opcode |= ((src_type << DMAE_COMMAND_SRC_SHIFT) |
342 (dst_type << DMAE_COMMAND_DST_SHIFT));
343
344 opcode |= (DMAE_CMD_SRC_RESET | DMAE_CMD_DST_RESET);
345
346 opcode |= (BP_PORT(bp) ? DMAE_CMD_PORT_1 : DMAE_CMD_PORT_0);
David S. Miller8decf862011-09-22 03:23:13 -0400347 opcode |= ((BP_VN(bp) << DMAE_CMD_E1HVN_SHIFT) |
348 (BP_VN(bp) << DMAE_COMMAND_DST_VN_SHIFT));
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000349 opcode |= (DMAE_COM_SET_ERR << DMAE_COMMAND_ERR_POLICY_SHIFT);
350
351#ifdef __BIG_ENDIAN
352 opcode |= DMAE_CMD_ENDIANITY_B_DW_SWAP;
353#else
354 opcode |= DMAE_CMD_ENDIANITY_DW_SWAP;
355#endif
356 if (with_comp)
357 opcode = bnx2x_dmae_opcode_add_comp(opcode, comp_type);
358 return opcode;
359}
360
stephen hemminger8d962862010-10-21 07:50:56 +0000361static void bnx2x_prep_dmae_with_comp(struct bnx2x *bp,
362 struct dmae_command *dmae,
363 u8 src_type, u8 dst_type)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000364{
365 memset(dmae, 0, sizeof(struct dmae_command));
366
367 /* set the opcode */
368 dmae->opcode = bnx2x_dmae_opcode(bp, src_type, dst_type,
369 true, DMAE_COMP_PCI);
370
371 /* fill in the completion parameters */
372 dmae->comp_addr_lo = U64_LO(bnx2x_sp_mapping(bp, wb_comp));
373 dmae->comp_addr_hi = U64_HI(bnx2x_sp_mapping(bp, wb_comp));
374 dmae->comp_val = DMAE_COMP_VAL;
375}
376
377/* issue a dmae command over the init-channel and wailt for completion */
stephen hemminger8d962862010-10-21 07:50:56 +0000378static int bnx2x_issue_dmae_with_comp(struct bnx2x *bp,
379 struct dmae_command *dmae)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000380{
381 u32 *wb_comp = bnx2x_sp(bp, wb_comp);
Dmitry Kravkov5e374b52011-05-22 10:09:19 +0000382 int cnt = CHIP_REV_IS_SLOW(bp) ? (400000) : 4000;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000383 int rc = 0;
384
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300385 /*
386 * Lock the dmae channel. Disable BHs to prevent a dead-lock
387 * as long as this code is called both from syscall context and
388 * from ndo_set_rx_mode() flow that may be called from BH.
389 */
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -0800390 spin_lock_bh(&bp->dmae_lock);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000391
392 /* reset completion */
393 *wb_comp = 0;
394
395 /* post the command on the channel used for initializations */
396 bnx2x_post_dmae(bp, dmae, INIT_DMAE_C(bp));
397
398 /* wait for completion */
399 udelay(5);
400 while ((*wb_comp & ~DMAE_PCI_ERR_FLAG) != DMAE_COMP_VAL) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000401
Ariel Elior95c6c6162012-01-26 06:01:52 +0000402 if (!cnt ||
403 (bp->recovery_state != BNX2X_RECOVERY_DONE &&
404 bp->recovery_state != BNX2X_RECOVERY_NIC_LOADING)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000405 BNX2X_ERR("DMAE timeout!\n");
406 rc = DMAE_TIMEOUT;
407 goto unlock;
408 }
409 cnt--;
410 udelay(50);
411 }
412 if (*wb_comp & DMAE_PCI_ERR_FLAG) {
413 BNX2X_ERR("DMAE PCI error!\n");
414 rc = DMAE_PCI_ERROR;
415 }
416
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000417unlock:
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -0800418 spin_unlock_bh(&bp->dmae_lock);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000419 return rc;
420}
421
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700422void bnx2x_write_dmae(struct bnx2x *bp, dma_addr_t dma_addr, u32 dst_addr,
423 u32 len32)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200424{
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000425 struct dmae_command dmae;
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700426
427 if (!bp->dmae_ready) {
428 u32 *data = bnx2x_sp(bp, wb_data[0]);
429
Ariel Elior127a4252012-01-26 06:01:46 +0000430 if (CHIP_IS_E1(bp))
431 bnx2x_init_ind_wr(bp, dst_addr, data, len32);
432 else
433 bnx2x_init_str_wr(bp, dst_addr, data, len32);
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700434 return;
435 }
436
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000437 /* set opcode and fixed command fields */
438 bnx2x_prep_dmae_with_comp(bp, &dmae, DMAE_SRC_PCI, DMAE_DST_GRC);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200439
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000440 /* fill in addresses and len */
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000441 dmae.src_addr_lo = U64_LO(dma_addr);
442 dmae.src_addr_hi = U64_HI(dma_addr);
443 dmae.dst_addr_lo = dst_addr >> 2;
444 dmae.dst_addr_hi = 0;
445 dmae.len = len32;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200446
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000447 /* issue the command and wait for completion */
448 bnx2x_issue_dmae_with_comp(bp, &dmae);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200449}
450
Yaniv Rosnerc18487e2008-06-23 20:27:52 -0700451void bnx2x_read_dmae(struct bnx2x *bp, u32 src_addr, u32 len32)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200452{
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000453 struct dmae_command dmae;
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700454
455 if (!bp->dmae_ready) {
456 u32 *data = bnx2x_sp(bp, wb_data[0]);
457 int i;
458
Merav Sicron51c1a582012-03-18 10:33:38 +0000459 if (CHIP_IS_E1(bp))
Ariel Elior127a4252012-01-26 06:01:46 +0000460 for (i = 0; i < len32; i++)
461 data[i] = bnx2x_reg_rd_ind(bp, src_addr + i*4);
Merav Sicron51c1a582012-03-18 10:33:38 +0000462 else
Ariel Elior127a4252012-01-26 06:01:46 +0000463 for (i = 0; i < len32; i++)
464 data[i] = REG_RD(bp, src_addr + i*4);
465
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700466 return;
467 }
468
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000469 /* set opcode and fixed command fields */
470 bnx2x_prep_dmae_with_comp(bp, &dmae, DMAE_SRC_GRC, DMAE_DST_PCI);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200471
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000472 /* fill in addresses and len */
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000473 dmae.src_addr_lo = src_addr >> 2;
474 dmae.src_addr_hi = 0;
475 dmae.dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, wb_data));
476 dmae.dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, wb_data));
477 dmae.len = len32;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200478
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000479 /* issue the command and wait for completion */
480 bnx2x_issue_dmae_with_comp(bp, &dmae);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200481}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200482
stephen hemminger8d962862010-10-21 07:50:56 +0000483static void bnx2x_write_dmae_phys_len(struct bnx2x *bp, dma_addr_t phys_addr,
484 u32 addr, u32 len)
Eilon Greenstein573f2032009-08-12 08:24:14 +0000485{
Vladislav Zolotarov02e3c6c2010-04-19 01:13:33 +0000486 int dmae_wr_max = DMAE_LEN32_WR_MAX(bp);
Eilon Greenstein573f2032009-08-12 08:24:14 +0000487 int offset = 0;
488
Vladislav Zolotarov02e3c6c2010-04-19 01:13:33 +0000489 while (len > dmae_wr_max) {
Eilon Greenstein573f2032009-08-12 08:24:14 +0000490 bnx2x_write_dmae(bp, phys_addr + offset,
Vladislav Zolotarov02e3c6c2010-04-19 01:13:33 +0000491 addr + offset, dmae_wr_max);
492 offset += dmae_wr_max * 4;
493 len -= dmae_wr_max;
Eilon Greenstein573f2032009-08-12 08:24:14 +0000494 }
495
496 bnx2x_write_dmae(bp, phys_addr + offset, addr + offset, len);
497}
498
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200499static int bnx2x_mc_assert(struct bnx2x *bp)
500{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200501 char last_idx;
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700502 int i, rc = 0;
503 u32 row0, row1, row2, row3;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200504
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700505 /* XSTORM */
506 last_idx = REG_RD8(bp, BAR_XSTRORM_INTMEM +
507 XSTORM_ASSERT_LIST_INDEX_OFFSET);
508 if (last_idx)
509 BNX2X_ERR("XSTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200510
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700511 /* print the asserts */
512 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200513
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700514 row0 = REG_RD(bp, BAR_XSTRORM_INTMEM +
515 XSTORM_ASSERT_LIST_OFFSET(i));
516 row1 = REG_RD(bp, BAR_XSTRORM_INTMEM +
517 XSTORM_ASSERT_LIST_OFFSET(i) + 4);
518 row2 = REG_RD(bp, BAR_XSTRORM_INTMEM +
519 XSTORM_ASSERT_LIST_OFFSET(i) + 8);
520 row3 = REG_RD(bp, BAR_XSTRORM_INTMEM +
521 XSTORM_ASSERT_LIST_OFFSET(i) + 12);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200522
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700523 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
Merav Sicron51c1a582012-03-18 10:33:38 +0000524 BNX2X_ERR("XSTORM_ASSERT_INDEX 0x%x = 0x%08x 0x%08x 0x%08x 0x%08x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700525 i, row3, row2, row1, row0);
526 rc++;
527 } else {
528 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200529 }
530 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700531
532 /* TSTORM */
533 last_idx = REG_RD8(bp, BAR_TSTRORM_INTMEM +
534 TSTORM_ASSERT_LIST_INDEX_OFFSET);
535 if (last_idx)
536 BNX2X_ERR("TSTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
537
538 /* print the asserts */
539 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
540
541 row0 = REG_RD(bp, BAR_TSTRORM_INTMEM +
542 TSTORM_ASSERT_LIST_OFFSET(i));
543 row1 = REG_RD(bp, BAR_TSTRORM_INTMEM +
544 TSTORM_ASSERT_LIST_OFFSET(i) + 4);
545 row2 = REG_RD(bp, BAR_TSTRORM_INTMEM +
546 TSTORM_ASSERT_LIST_OFFSET(i) + 8);
547 row3 = REG_RD(bp, BAR_TSTRORM_INTMEM +
548 TSTORM_ASSERT_LIST_OFFSET(i) + 12);
549
550 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
Merav Sicron51c1a582012-03-18 10:33:38 +0000551 BNX2X_ERR("TSTORM_ASSERT_INDEX 0x%x = 0x%08x 0x%08x 0x%08x 0x%08x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700552 i, row3, row2, row1, row0);
553 rc++;
554 } else {
555 break;
556 }
557 }
558
559 /* CSTORM */
560 last_idx = REG_RD8(bp, BAR_CSTRORM_INTMEM +
561 CSTORM_ASSERT_LIST_INDEX_OFFSET);
562 if (last_idx)
563 BNX2X_ERR("CSTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
564
565 /* print the asserts */
566 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
567
568 row0 = REG_RD(bp, BAR_CSTRORM_INTMEM +
569 CSTORM_ASSERT_LIST_OFFSET(i));
570 row1 = REG_RD(bp, BAR_CSTRORM_INTMEM +
571 CSTORM_ASSERT_LIST_OFFSET(i) + 4);
572 row2 = REG_RD(bp, BAR_CSTRORM_INTMEM +
573 CSTORM_ASSERT_LIST_OFFSET(i) + 8);
574 row3 = REG_RD(bp, BAR_CSTRORM_INTMEM +
575 CSTORM_ASSERT_LIST_OFFSET(i) + 12);
576
577 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
Merav Sicron51c1a582012-03-18 10:33:38 +0000578 BNX2X_ERR("CSTORM_ASSERT_INDEX 0x%x = 0x%08x 0x%08x 0x%08x 0x%08x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700579 i, row3, row2, row1, row0);
580 rc++;
581 } else {
582 break;
583 }
584 }
585
586 /* USTORM */
587 last_idx = REG_RD8(bp, BAR_USTRORM_INTMEM +
588 USTORM_ASSERT_LIST_INDEX_OFFSET);
589 if (last_idx)
590 BNX2X_ERR("USTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
591
592 /* print the asserts */
593 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
594
595 row0 = REG_RD(bp, BAR_USTRORM_INTMEM +
596 USTORM_ASSERT_LIST_OFFSET(i));
597 row1 = REG_RD(bp, BAR_USTRORM_INTMEM +
598 USTORM_ASSERT_LIST_OFFSET(i) + 4);
599 row2 = REG_RD(bp, BAR_USTRORM_INTMEM +
600 USTORM_ASSERT_LIST_OFFSET(i) + 8);
601 row3 = REG_RD(bp, BAR_USTRORM_INTMEM +
602 USTORM_ASSERT_LIST_OFFSET(i) + 12);
603
604 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
Merav Sicron51c1a582012-03-18 10:33:38 +0000605 BNX2X_ERR("USTORM_ASSERT_INDEX 0x%x = 0x%08x 0x%08x 0x%08x 0x%08x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700606 i, row3, row2, row1, row0);
607 rc++;
608 } else {
609 break;
610 }
611 }
612
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200613 return rc;
614}
Eliezer Tamirc14423f2008-02-28 11:49:42 -0800615
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000616void bnx2x_fw_dump_lvl(struct bnx2x *bp, const char *lvl)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200617{
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000618 u32 addr, val;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200619 u32 mark, offset;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +0000620 __be32 data[9];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200621 int word;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000622 u32 trace_shmem_base;
Vladislav Zolotarov2145a922010-04-19 01:13:49 +0000623 if (BP_NOMCP(bp)) {
624 BNX2X_ERR("NO MCP - can not dump\n");
625 return;
626 }
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000627 netdev_printk(lvl, bp->dev, "bc %d.%d.%d\n",
628 (bp->common.bc_ver & 0xff0000) >> 16,
629 (bp->common.bc_ver & 0xff00) >> 8,
630 (bp->common.bc_ver & 0xff));
631
632 val = REG_RD(bp, MCP_REG_MCPR_CPU_PROGRAM_COUNTER);
633 if (val == REG_RD(bp, MCP_REG_MCPR_CPU_PROGRAM_COUNTER))
Merav Sicron51c1a582012-03-18 10:33:38 +0000634 BNX2X_ERR("%s" "MCP PC at 0x%x\n", lvl, val);
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000635
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000636 if (BP_PATH(bp) == 0)
637 trace_shmem_base = bp->common.shmem_base;
638 else
639 trace_shmem_base = SHMEM2_RD(bp, other_shmem_base_addr);
Dmitry Kravkovde128802012-03-18 10:33:45 +0000640 addr = trace_shmem_base - 0x800;
641
642 /* validate TRCB signature */
643 mark = REG_RD(bp, addr);
644 if (mark != MFW_TRACE_SIGNATURE) {
645 BNX2X_ERR("Trace buffer signature is missing.");
646 return ;
647 }
648
649 /* read cyclic buffer pointer */
650 addr += 4;
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000651 mark = REG_RD(bp, addr);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000652 mark = (CHIP_IS_E1x(bp) ? MCP_REG_MCPR_SCRATCH : MCP_A_REG_MCPR_SCRATCH)
653 + ((mark + 0x3) & ~0x3) - 0x08000000;
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000654 printk("%s" "begin fw dump (mark 0x%x)\n", lvl, mark);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200655
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000656 printk("%s", lvl);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000657 for (offset = mark; offset <= trace_shmem_base; offset += 0x8*4) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200658 for (word = 0; word < 8; word++)
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000659 data[word] = htonl(REG_RD(bp, offset + 4*word));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200660 data[8] = 0x0;
Joe Perches7995c642010-02-17 15:01:52 +0000661 pr_cont("%s", (char *)data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200662 }
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000663 for (offset = addr + 4; offset <= mark; offset += 0x8*4) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200664 for (word = 0; word < 8; word++)
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000665 data[word] = htonl(REG_RD(bp, offset + 4*word));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200666 data[8] = 0x0;
Joe Perches7995c642010-02-17 15:01:52 +0000667 pr_cont("%s", (char *)data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200668 }
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000669 printk("%s" "end of fw dump\n", lvl);
670}
671
672static inline void bnx2x_fw_dump(struct bnx2x *bp)
673{
674 bnx2x_fw_dump_lvl(bp, KERN_ERR);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200675}
676
Dmitry Kravkov6c719d02010-07-27 12:36:15 +0000677void bnx2x_panic_dump(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200678{
679 int i;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000680 u16 j;
681 struct hc_sp_status_block_data sp_sb_data;
682 int func = BP_FUNC(bp);
683#ifdef BNX2X_STOP_ON_ERROR
684 u16 start = 0, end = 0;
Ariel Elior6383c0b2011-07-14 08:31:57 +0000685 u8 cos;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000686#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200687
Yitchak Gertner66e855f2008-08-13 15:49:05 -0700688 bp->stats_state = STATS_STATE_DISABLED;
Ariel Elior7a752992012-01-26 06:01:53 +0000689 bp->eth_stats.unrecoverable_error++;
Yitchak Gertner66e855f2008-08-13 15:49:05 -0700690 DP(BNX2X_MSG_STATS, "stats_state - DISABLED\n");
691
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200692 BNX2X_ERR("begin crash dump -----------------\n");
693
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000694 /* Indices */
695 /* Common */
Merav Sicron51c1a582012-03-18 10:33:38 +0000696 BNX2X_ERR("def_idx(0x%x) def_att_idx(0x%x) attn_state(0x%x) spq_prod_idx(0x%x) next_stats_cnt(0x%x)\n",
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300697 bp->def_idx, bp->def_att_idx, bp->attn_state,
698 bp->spq_prod_idx, bp->stats_counter);
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000699 BNX2X_ERR("DSB: attn bits(0x%x) ack(0x%x) id(0x%x) idx(0x%x)\n",
700 bp->def_status_blk->atten_status_block.attn_bits,
701 bp->def_status_blk->atten_status_block.attn_bits_ack,
702 bp->def_status_blk->atten_status_block.status_block_id,
703 bp->def_status_blk->atten_status_block.attn_bits_index);
704 BNX2X_ERR(" def (");
705 for (i = 0; i < HC_SP_SB_MAX_INDICES; i++)
706 pr_cont("0x%x%s",
Joe Perchesf1deab52011-08-14 12:16:21 +0000707 bp->def_status_blk->sp_sb.index_values[i],
708 (i == HC_SP_SB_MAX_INDICES - 1) ? ") " : " ");
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000709
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000710 for (i = 0; i < sizeof(struct hc_sp_status_block_data)/sizeof(u32); i++)
711 *((u32 *)&sp_sb_data + i) = REG_RD(bp, BAR_CSTRORM_INTMEM +
712 CSTORM_SP_STATUS_BLOCK_DATA_OFFSET(func) +
713 i*sizeof(u32));
714
Joe Perchesf1deab52011-08-14 12:16:21 +0000715 pr_cont("igu_sb_id(0x%x) igu_seg_id(0x%x) pf_id(0x%x) vnic_id(0x%x) vf_id(0x%x) vf_valid (0x%x) state(0x%x)\n",
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000716 sp_sb_data.igu_sb_id,
717 sp_sb_data.igu_seg_id,
718 sp_sb_data.p_func.pf_id,
719 sp_sb_data.p_func.vnic_id,
720 sp_sb_data.p_func.vf_id,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300721 sp_sb_data.p_func.vf_valid,
722 sp_sb_data.state);
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000723
724
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000725 for_each_eth_queue(bp, i) {
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000726 struct bnx2x_fastpath *fp = &bp->fp[i];
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000727 int loop;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000728 struct hc_status_block_data_e2 sb_data_e2;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000729 struct hc_status_block_data_e1x sb_data_e1x;
730 struct hc_status_block_sm *hc_sm_p =
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300731 CHIP_IS_E1x(bp) ?
732 sb_data_e1x.common.state_machine :
733 sb_data_e2.common.state_machine;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000734 struct hc_index_data *hc_index_p =
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300735 CHIP_IS_E1x(bp) ?
736 sb_data_e1x.index_data :
737 sb_data_e2.index_data;
Ariel Elior6383c0b2011-07-14 08:31:57 +0000738 u8 data_size, cos;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000739 u32 *sb_data_p;
Ariel Elior6383c0b2011-07-14 08:31:57 +0000740 struct bnx2x_fp_txdata txdata;
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000741
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000742 /* Rx */
Merav Sicron51c1a582012-03-18 10:33:38 +0000743 BNX2X_ERR("fp%d: rx_bd_prod(0x%x) rx_bd_cons(0x%x) rx_comp_prod(0x%x) rx_comp_cons(0x%x) *rx_cons_sb(0x%x)\n",
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000744 i, fp->rx_bd_prod, fp->rx_bd_cons,
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000745 fp->rx_comp_prod,
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000746 fp->rx_comp_cons, le16_to_cpu(*fp->rx_cons_sb));
Merav Sicron51c1a582012-03-18 10:33:38 +0000747 BNX2X_ERR(" rx_sge_prod(0x%x) last_max_sge(0x%x) fp_hc_idx(0x%x)\n",
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000748 fp->rx_sge_prod, fp->last_max_sge,
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000749 le16_to_cpu(fp->fp_hc_idx));
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000750
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000751 /* Tx */
Ariel Elior6383c0b2011-07-14 08:31:57 +0000752 for_each_cos_in_tx_queue(fp, cos)
753 {
754 txdata = fp->txdata[cos];
Merav Sicron51c1a582012-03-18 10:33:38 +0000755 BNX2X_ERR("fp%d: tx_pkt_prod(0x%x) tx_pkt_cons(0x%x) tx_bd_prod(0x%x) tx_bd_cons(0x%x) *tx_cons_sb(0x%x)\n",
Ariel Elior6383c0b2011-07-14 08:31:57 +0000756 i, txdata.tx_pkt_prod,
757 txdata.tx_pkt_cons, txdata.tx_bd_prod,
758 txdata.tx_bd_cons,
759 le16_to_cpu(*txdata.tx_cons_sb));
760 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000761
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300762 loop = CHIP_IS_E1x(bp) ?
763 HC_SB_MAX_INDICES_E1X : HC_SB_MAX_INDICES_E2;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000764
765 /* host sb data */
766
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000767#ifdef BCM_CNIC
768 if (IS_FCOE_FP(fp))
769 continue;
770#endif
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000771 BNX2X_ERR(" run indexes (");
772 for (j = 0; j < HC_SB_MAX_SM; j++)
773 pr_cont("0x%x%s",
774 fp->sb_running_index[j],
775 (j == HC_SB_MAX_SM - 1) ? ")" : " ");
776
777 BNX2X_ERR(" indexes (");
778 for (j = 0; j < loop; j++)
779 pr_cont("0x%x%s",
780 fp->sb_index_values[j],
781 (j == loop - 1) ? ")" : " ");
782 /* fw sb data */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300783 data_size = CHIP_IS_E1x(bp) ?
784 sizeof(struct hc_status_block_data_e1x) :
785 sizeof(struct hc_status_block_data_e2);
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000786 data_size /= sizeof(u32);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300787 sb_data_p = CHIP_IS_E1x(bp) ?
788 (u32 *)&sb_data_e1x :
789 (u32 *)&sb_data_e2;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000790 /* copy sb data in here */
791 for (j = 0; j < data_size; j++)
792 *(sb_data_p + j) = REG_RD(bp, BAR_CSTRORM_INTMEM +
793 CSTORM_STATUS_BLOCK_DATA_OFFSET(fp->fw_sb_id) +
794 j * sizeof(u32));
795
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300796 if (!CHIP_IS_E1x(bp)) {
Merav Sicron51c1a582012-03-18 10:33:38 +0000797 pr_cont("pf_id(0x%x) vf_id(0x%x) vf_valid(0x%x) vnic_id(0x%x) same_igu_sb_1b(0x%x) state(0x%x)\n",
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000798 sb_data_e2.common.p_func.pf_id,
799 sb_data_e2.common.p_func.vf_id,
800 sb_data_e2.common.p_func.vf_valid,
801 sb_data_e2.common.p_func.vnic_id,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300802 sb_data_e2.common.same_igu_sb_1b,
803 sb_data_e2.common.state);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000804 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +0000805 pr_cont("pf_id(0x%x) vf_id(0x%x) vf_valid(0x%x) vnic_id(0x%x) same_igu_sb_1b(0x%x) state(0x%x)\n",
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000806 sb_data_e1x.common.p_func.pf_id,
807 sb_data_e1x.common.p_func.vf_id,
808 sb_data_e1x.common.p_func.vf_valid,
809 sb_data_e1x.common.p_func.vnic_id,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300810 sb_data_e1x.common.same_igu_sb_1b,
811 sb_data_e1x.common.state);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000812 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000813
814 /* SB_SMs data */
815 for (j = 0; j < HC_SB_MAX_SM; j++) {
Merav Sicron51c1a582012-03-18 10:33:38 +0000816 pr_cont("SM[%d] __flags (0x%x) igu_sb_id (0x%x) igu_seg_id(0x%x) time_to_expire (0x%x) timer_value(0x%x)\n",
817 j, hc_sm_p[j].__flags,
818 hc_sm_p[j].igu_sb_id,
819 hc_sm_p[j].igu_seg_id,
820 hc_sm_p[j].time_to_expire,
821 hc_sm_p[j].timer_value);
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000822 }
823
824 /* Indecies data */
825 for (j = 0; j < loop; j++) {
Merav Sicron51c1a582012-03-18 10:33:38 +0000826 pr_cont("INDEX[%d] flags (0x%x) timeout (0x%x)\n", j,
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000827 hc_index_p[j].flags,
828 hc_index_p[j].timeout);
829 }
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000830 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200831
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000832#ifdef BNX2X_STOP_ON_ERROR
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000833 /* Rings */
834 /* Rx */
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000835 for_each_rx_queue(bp, i) {
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000836 struct bnx2x_fastpath *fp = &bp->fp[i];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200837
838 start = RX_BD(le16_to_cpu(*fp->rx_cons_sb) - 10);
839 end = RX_BD(le16_to_cpu(*fp->rx_cons_sb) + 503);
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000840 for (j = start; j != end; j = RX_BD(j + 1)) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200841 u32 *rx_bd = (u32 *)&fp->rx_desc_ring[j];
842 struct sw_rx_bd *sw_bd = &fp->rx_buf_ring[j];
843
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +0000844 BNX2X_ERR("fp%d: rx_bd[%x]=[%x:%x] sw_bd=[%p]\n",
Yuval Mintz44151ac2012-01-23 07:31:56 +0000845 i, j, rx_bd[1], rx_bd[0], sw_bd->data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200846 }
847
Eilon Greenstein3196a882008-08-13 15:58:49 -0700848 start = RX_SGE(fp->rx_sge_prod);
849 end = RX_SGE(fp->last_max_sge);
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000850 for (j = start; j != end; j = RX_SGE(j + 1)) {
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700851 u32 *rx_sge = (u32 *)&fp->rx_sge_ring[j];
852 struct sw_rx_page *sw_page = &fp->rx_page_ring[j];
853
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +0000854 BNX2X_ERR("fp%d: rx_sge[%x]=[%x:%x] sw_page=[%p]\n",
855 i, j, rx_sge[1], rx_sge[0], sw_page->page);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700856 }
857
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200858 start = RCQ_BD(fp->rx_comp_cons - 10);
859 end = RCQ_BD(fp->rx_comp_cons + 503);
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000860 for (j = start; j != end; j = RCQ_BD(j + 1)) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200861 u32 *cqe = (u32 *)&fp->rx_comp_ring[j];
862
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +0000863 BNX2X_ERR("fp%d: cqe[%x]=[%x:%x:%x:%x]\n",
864 i, j, cqe[0], cqe[1], cqe[2], cqe[3]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200865 }
866 }
867
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000868 /* Tx */
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000869 for_each_tx_queue(bp, i) {
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000870 struct bnx2x_fastpath *fp = &bp->fp[i];
Ariel Elior6383c0b2011-07-14 08:31:57 +0000871 for_each_cos_in_tx_queue(fp, cos) {
872 struct bnx2x_fp_txdata *txdata = &fp->txdata[cos];
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000873
Ariel Elior6383c0b2011-07-14 08:31:57 +0000874 start = TX_BD(le16_to_cpu(*txdata->tx_cons_sb) - 10);
875 end = TX_BD(le16_to_cpu(*txdata->tx_cons_sb) + 245);
876 for (j = start; j != end; j = TX_BD(j + 1)) {
877 struct sw_tx_bd *sw_bd =
878 &txdata->tx_buf_ring[j];
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000879
Merav Sicron51c1a582012-03-18 10:33:38 +0000880 BNX2X_ERR("fp%d: txdata %d, packet[%x]=[%p,%x]\n",
Ariel Elior6383c0b2011-07-14 08:31:57 +0000881 i, cos, j, sw_bd->skb,
882 sw_bd->first_bd);
883 }
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000884
Ariel Elior6383c0b2011-07-14 08:31:57 +0000885 start = TX_BD(txdata->tx_bd_cons - 10);
886 end = TX_BD(txdata->tx_bd_cons + 254);
887 for (j = start; j != end; j = TX_BD(j + 1)) {
888 u32 *tx_bd = (u32 *)&txdata->tx_desc_ring[j];
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000889
Merav Sicron51c1a582012-03-18 10:33:38 +0000890 BNX2X_ERR("fp%d: txdata %d, tx_bd[%x]=[%x:%x:%x:%x]\n",
Ariel Elior6383c0b2011-07-14 08:31:57 +0000891 i, cos, j, tx_bd[0], tx_bd[1],
892 tx_bd[2], tx_bd[3]);
893 }
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000894 }
895 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000896#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700897 bnx2x_fw_dump(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200898 bnx2x_mc_assert(bp);
899 BNX2X_ERR("end crash dump -----------------\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200900}
901
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300902/*
903 * FLR Support for E2
904 *
905 * bnx2x_pf_flr_clnup() is called during nic_load in the per function HW
906 * initialization.
907 */
908#define FLR_WAIT_USEC 10000 /* 10 miliseconds */
Ariel Elior89db4ad2012-01-26 06:01:48 +0000909#define FLR_WAIT_INTERVAL 50 /* usec */
910#define FLR_POLL_CNT (FLR_WAIT_USEC/FLR_WAIT_INTERVAL) /* 200 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300911
912struct pbf_pN_buf_regs {
913 int pN;
914 u32 init_crd;
915 u32 crd;
916 u32 crd_freed;
917};
918
919struct pbf_pN_cmd_regs {
920 int pN;
921 u32 lines_occup;
922 u32 lines_freed;
923};
924
925static void bnx2x_pbf_pN_buf_flushed(struct bnx2x *bp,
926 struct pbf_pN_buf_regs *regs,
927 u32 poll_count)
928{
929 u32 init_crd, crd, crd_start, crd_freed, crd_freed_start;
930 u32 cur_cnt = poll_count;
931
932 crd_freed = crd_freed_start = REG_RD(bp, regs->crd_freed);
933 crd = crd_start = REG_RD(bp, regs->crd);
934 init_crd = REG_RD(bp, regs->init_crd);
935
936 DP(BNX2X_MSG_SP, "INIT CREDIT[%d] : %x\n", regs->pN, init_crd);
937 DP(BNX2X_MSG_SP, "CREDIT[%d] : s:%x\n", regs->pN, crd);
938 DP(BNX2X_MSG_SP, "CREDIT_FREED[%d]: s:%x\n", regs->pN, crd_freed);
939
940 while ((crd != init_crd) && ((u32)SUB_S32(crd_freed, crd_freed_start) <
941 (init_crd - crd_start))) {
942 if (cur_cnt--) {
Ariel Elior89db4ad2012-01-26 06:01:48 +0000943 udelay(FLR_WAIT_INTERVAL);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300944 crd = REG_RD(bp, regs->crd);
945 crd_freed = REG_RD(bp, regs->crd_freed);
946 } else {
947 DP(BNX2X_MSG_SP, "PBF tx buffer[%d] timed out\n",
948 regs->pN);
949 DP(BNX2X_MSG_SP, "CREDIT[%d] : c:%x\n",
950 regs->pN, crd);
951 DP(BNX2X_MSG_SP, "CREDIT_FREED[%d]: c:%x\n",
952 regs->pN, crd_freed);
953 break;
954 }
955 }
956 DP(BNX2X_MSG_SP, "Waited %d*%d usec for PBF tx buffer[%d]\n",
Ariel Elior89db4ad2012-01-26 06:01:48 +0000957 poll_count-cur_cnt, FLR_WAIT_INTERVAL, regs->pN);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300958}
959
960static void bnx2x_pbf_pN_cmd_flushed(struct bnx2x *bp,
961 struct pbf_pN_cmd_regs *regs,
962 u32 poll_count)
963{
964 u32 occup, to_free, freed, freed_start;
965 u32 cur_cnt = poll_count;
966
967 occup = to_free = REG_RD(bp, regs->lines_occup);
968 freed = freed_start = REG_RD(bp, regs->lines_freed);
969
970 DP(BNX2X_MSG_SP, "OCCUPANCY[%d] : s:%x\n", regs->pN, occup);
971 DP(BNX2X_MSG_SP, "LINES_FREED[%d] : s:%x\n", regs->pN, freed);
972
973 while (occup && ((u32)SUB_S32(freed, freed_start) < to_free)) {
974 if (cur_cnt--) {
Ariel Elior89db4ad2012-01-26 06:01:48 +0000975 udelay(FLR_WAIT_INTERVAL);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300976 occup = REG_RD(bp, regs->lines_occup);
977 freed = REG_RD(bp, regs->lines_freed);
978 } else {
979 DP(BNX2X_MSG_SP, "PBF cmd queue[%d] timed out\n",
980 regs->pN);
981 DP(BNX2X_MSG_SP, "OCCUPANCY[%d] : s:%x\n",
982 regs->pN, occup);
983 DP(BNX2X_MSG_SP, "LINES_FREED[%d] : s:%x\n",
984 regs->pN, freed);
985 break;
986 }
987 }
988 DP(BNX2X_MSG_SP, "Waited %d*%d usec for PBF cmd queue[%d]\n",
Ariel Elior89db4ad2012-01-26 06:01:48 +0000989 poll_count-cur_cnt, FLR_WAIT_INTERVAL, regs->pN);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300990}
991
992static inline u32 bnx2x_flr_clnup_reg_poll(struct bnx2x *bp, u32 reg,
993 u32 expected, u32 poll_count)
994{
995 u32 cur_cnt = poll_count;
996 u32 val;
997
998 while ((val = REG_RD(bp, reg)) != expected && cur_cnt--)
Ariel Elior89db4ad2012-01-26 06:01:48 +0000999 udelay(FLR_WAIT_INTERVAL);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001000
1001 return val;
1002}
1003
1004static inline int bnx2x_flr_clnup_poll_hw_counter(struct bnx2x *bp, u32 reg,
1005 char *msg, u32 poll_cnt)
1006{
1007 u32 val = bnx2x_flr_clnup_reg_poll(bp, reg, 0, poll_cnt);
1008 if (val != 0) {
1009 BNX2X_ERR("%s usage count=%d\n", msg, val);
1010 return 1;
1011 }
1012 return 0;
1013}
1014
1015static u32 bnx2x_flr_clnup_poll_count(struct bnx2x *bp)
1016{
1017 /* adjust polling timeout */
1018 if (CHIP_REV_IS_EMUL(bp))
1019 return FLR_POLL_CNT * 2000;
1020
1021 if (CHIP_REV_IS_FPGA(bp))
1022 return FLR_POLL_CNT * 120;
1023
1024 return FLR_POLL_CNT;
1025}
1026
1027static void bnx2x_tx_hw_flushed(struct bnx2x *bp, u32 poll_count)
1028{
1029 struct pbf_pN_cmd_regs cmd_regs[] = {
1030 {0, (CHIP_IS_E3B0(bp)) ?
1031 PBF_REG_TQ_OCCUPANCY_Q0 :
1032 PBF_REG_P0_TQ_OCCUPANCY,
1033 (CHIP_IS_E3B0(bp)) ?
1034 PBF_REG_TQ_LINES_FREED_CNT_Q0 :
1035 PBF_REG_P0_TQ_LINES_FREED_CNT},
1036 {1, (CHIP_IS_E3B0(bp)) ?
1037 PBF_REG_TQ_OCCUPANCY_Q1 :
1038 PBF_REG_P1_TQ_OCCUPANCY,
1039 (CHIP_IS_E3B0(bp)) ?
1040 PBF_REG_TQ_LINES_FREED_CNT_Q1 :
1041 PBF_REG_P1_TQ_LINES_FREED_CNT},
1042 {4, (CHIP_IS_E3B0(bp)) ?
1043 PBF_REG_TQ_OCCUPANCY_LB_Q :
1044 PBF_REG_P4_TQ_OCCUPANCY,
1045 (CHIP_IS_E3B0(bp)) ?
1046 PBF_REG_TQ_LINES_FREED_CNT_LB_Q :
1047 PBF_REG_P4_TQ_LINES_FREED_CNT}
1048 };
1049
1050 struct pbf_pN_buf_regs buf_regs[] = {
1051 {0, (CHIP_IS_E3B0(bp)) ?
1052 PBF_REG_INIT_CRD_Q0 :
1053 PBF_REG_P0_INIT_CRD ,
1054 (CHIP_IS_E3B0(bp)) ?
1055 PBF_REG_CREDIT_Q0 :
1056 PBF_REG_P0_CREDIT,
1057 (CHIP_IS_E3B0(bp)) ?
1058 PBF_REG_INTERNAL_CRD_FREED_CNT_Q0 :
1059 PBF_REG_P0_INTERNAL_CRD_FREED_CNT},
1060 {1, (CHIP_IS_E3B0(bp)) ?
1061 PBF_REG_INIT_CRD_Q1 :
1062 PBF_REG_P1_INIT_CRD,
1063 (CHIP_IS_E3B0(bp)) ?
1064 PBF_REG_CREDIT_Q1 :
1065 PBF_REG_P1_CREDIT,
1066 (CHIP_IS_E3B0(bp)) ?
1067 PBF_REG_INTERNAL_CRD_FREED_CNT_Q1 :
1068 PBF_REG_P1_INTERNAL_CRD_FREED_CNT},
1069 {4, (CHIP_IS_E3B0(bp)) ?
1070 PBF_REG_INIT_CRD_LB_Q :
1071 PBF_REG_P4_INIT_CRD,
1072 (CHIP_IS_E3B0(bp)) ?
1073 PBF_REG_CREDIT_LB_Q :
1074 PBF_REG_P4_CREDIT,
1075 (CHIP_IS_E3B0(bp)) ?
1076 PBF_REG_INTERNAL_CRD_FREED_CNT_LB_Q :
1077 PBF_REG_P4_INTERNAL_CRD_FREED_CNT},
1078 };
1079
1080 int i;
1081
1082 /* Verify the command queues are flushed P0, P1, P4 */
1083 for (i = 0; i < ARRAY_SIZE(cmd_regs); i++)
1084 bnx2x_pbf_pN_cmd_flushed(bp, &cmd_regs[i], poll_count);
1085
1086
1087 /* Verify the transmission buffers are flushed P0, P1, P4 */
1088 for (i = 0; i < ARRAY_SIZE(buf_regs); i++)
1089 bnx2x_pbf_pN_buf_flushed(bp, &buf_regs[i], poll_count);
1090}
1091
1092#define OP_GEN_PARAM(param) \
1093 (((param) << SDM_OP_GEN_COMP_PARAM_SHIFT) & SDM_OP_GEN_COMP_PARAM)
1094
1095#define OP_GEN_TYPE(type) \
1096 (((type) << SDM_OP_GEN_COMP_TYPE_SHIFT) & SDM_OP_GEN_COMP_TYPE)
1097
1098#define OP_GEN_AGG_VECT(index) \
1099 (((index) << SDM_OP_GEN_AGG_VECT_IDX_SHIFT) & SDM_OP_GEN_AGG_VECT_IDX)
1100
1101
1102static inline int bnx2x_send_final_clnup(struct bnx2x *bp, u8 clnup_func,
1103 u32 poll_cnt)
1104{
1105 struct sdm_op_gen op_gen = {0};
1106
1107 u32 comp_addr = BAR_CSTRORM_INTMEM +
1108 CSTORM_FINAL_CLEANUP_COMPLETE_OFFSET(clnup_func);
1109 int ret = 0;
1110
1111 if (REG_RD(bp, comp_addr)) {
Ariel Elior89db4ad2012-01-26 06:01:48 +00001112 BNX2X_ERR("Cleanup complete was not 0 before sending\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001113 return 1;
1114 }
1115
1116 op_gen.command |= OP_GEN_PARAM(XSTORM_AGG_INT_FINAL_CLEANUP_INDEX);
1117 op_gen.command |= OP_GEN_TYPE(XSTORM_AGG_INT_FINAL_CLEANUP_COMP_TYPE);
1118 op_gen.command |= OP_GEN_AGG_VECT(clnup_func);
1119 op_gen.command |= 1 << SDM_OP_GEN_AGG_VECT_IDX_VALID_SHIFT;
1120
Ariel Elior89db4ad2012-01-26 06:01:48 +00001121 DP(BNX2X_MSG_SP, "sending FW Final cleanup\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001122 REG_WR(bp, XSDM_REG_OPERATION_GEN, op_gen.command);
1123
1124 if (bnx2x_flr_clnup_reg_poll(bp, comp_addr, 1, poll_cnt) != 1) {
1125 BNX2X_ERR("FW final cleanup did not succeed\n");
Merav Sicron51c1a582012-03-18 10:33:38 +00001126 DP(BNX2X_MSG_SP, "At timeout completion address contained %x\n",
1127 (REG_RD(bp, comp_addr)));
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001128 ret = 1;
1129 }
1130 /* Zero completion for nxt FLR */
1131 REG_WR(bp, comp_addr, 0);
1132
1133 return ret;
1134}
1135
1136static inline u8 bnx2x_is_pcie_pending(struct pci_dev *dev)
1137{
1138 int pos;
1139 u16 status;
1140
Jon Mason77c98e62011-06-27 07:45:12 +00001141 pos = pci_pcie_cap(dev);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001142 if (!pos)
1143 return false;
1144
1145 pci_read_config_word(dev, pos + PCI_EXP_DEVSTA, &status);
1146 return status & PCI_EXP_DEVSTA_TRPND;
1147}
1148
1149/* PF FLR specific routines
1150*/
1151static int bnx2x_poll_hw_usage_counters(struct bnx2x *bp, u32 poll_cnt)
1152{
1153
1154 /* wait for CFC PF usage-counter to zero (includes all the VFs) */
1155 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1156 CFC_REG_NUM_LCIDS_INSIDE_PF,
1157 "CFC PF usage counter timed out",
1158 poll_cnt))
1159 return 1;
1160
1161
1162 /* Wait for DQ PF usage-counter to zero (until DQ cleanup) */
1163 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1164 DORQ_REG_PF_USAGE_CNT,
1165 "DQ PF usage counter timed out",
1166 poll_cnt))
1167 return 1;
1168
1169 /* Wait for QM PF usage-counter to zero (until DQ cleanup) */
1170 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1171 QM_REG_PF_USG_CNT_0 + 4*BP_FUNC(bp),
1172 "QM PF usage counter timed out",
1173 poll_cnt))
1174 return 1;
1175
1176 /* Wait for Timer PF usage-counters to zero (until DQ cleanup) */
1177 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1178 TM_REG_LIN0_VNIC_UC + 4*BP_PORT(bp),
1179 "Timers VNIC usage counter timed out",
1180 poll_cnt))
1181 return 1;
1182 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1183 TM_REG_LIN0_NUM_SCANS + 4*BP_PORT(bp),
1184 "Timers NUM_SCANS usage counter timed out",
1185 poll_cnt))
1186 return 1;
1187
1188 /* Wait DMAE PF usage counter to zero */
1189 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1190 dmae_reg_go_c[INIT_DMAE_C(bp)],
1191 "DMAE dommand register timed out",
1192 poll_cnt))
1193 return 1;
1194
1195 return 0;
1196}
1197
1198static void bnx2x_hw_enable_status(struct bnx2x *bp)
1199{
1200 u32 val;
1201
1202 val = REG_RD(bp, CFC_REG_WEAK_ENABLE_PF);
1203 DP(BNX2X_MSG_SP, "CFC_REG_WEAK_ENABLE_PF is 0x%x\n", val);
1204
1205 val = REG_RD(bp, PBF_REG_DISABLE_PF);
1206 DP(BNX2X_MSG_SP, "PBF_REG_DISABLE_PF is 0x%x\n", val);
1207
1208 val = REG_RD(bp, IGU_REG_PCI_PF_MSI_EN);
1209 DP(BNX2X_MSG_SP, "IGU_REG_PCI_PF_MSI_EN is 0x%x\n", val);
1210
1211 val = REG_RD(bp, IGU_REG_PCI_PF_MSIX_EN);
1212 DP(BNX2X_MSG_SP, "IGU_REG_PCI_PF_MSIX_EN is 0x%x\n", val);
1213
1214 val = REG_RD(bp, IGU_REG_PCI_PF_MSIX_FUNC_MASK);
1215 DP(BNX2X_MSG_SP, "IGU_REG_PCI_PF_MSIX_FUNC_MASK is 0x%x\n", val);
1216
1217 val = REG_RD(bp, PGLUE_B_REG_SHADOW_BME_PF_7_0_CLR);
1218 DP(BNX2X_MSG_SP, "PGLUE_B_REG_SHADOW_BME_PF_7_0_CLR is 0x%x\n", val);
1219
1220 val = REG_RD(bp, PGLUE_B_REG_FLR_REQUEST_PF_7_0_CLR);
1221 DP(BNX2X_MSG_SP, "PGLUE_B_REG_FLR_REQUEST_PF_7_0_CLR is 0x%x\n", val);
1222
1223 val = REG_RD(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER);
1224 DP(BNX2X_MSG_SP, "PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER is 0x%x\n",
1225 val);
1226}
1227
1228static int bnx2x_pf_flr_clnup(struct bnx2x *bp)
1229{
1230 u32 poll_cnt = bnx2x_flr_clnup_poll_count(bp);
1231
1232 DP(BNX2X_MSG_SP, "Cleanup after FLR PF[%d]\n", BP_ABS_FUNC(bp));
1233
1234 /* Re-enable PF target read access */
1235 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_TARGET_READ, 1);
1236
1237 /* Poll HW usage counters */
Ariel Elior89db4ad2012-01-26 06:01:48 +00001238 DP(BNX2X_MSG_SP, "Polling usage counters\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001239 if (bnx2x_poll_hw_usage_counters(bp, poll_cnt))
1240 return -EBUSY;
1241
1242 /* Zero the igu 'trailing edge' and 'leading edge' */
1243
1244 /* Send the FW cleanup command */
1245 if (bnx2x_send_final_clnup(bp, (u8)BP_FUNC(bp), poll_cnt))
1246 return -EBUSY;
1247
1248 /* ATC cleanup */
1249
1250 /* Verify TX hw is flushed */
1251 bnx2x_tx_hw_flushed(bp, poll_cnt);
1252
1253 /* Wait 100ms (not adjusted according to platform) */
1254 msleep(100);
1255
1256 /* Verify no pending pci transactions */
1257 if (bnx2x_is_pcie_pending(bp->pdev))
1258 BNX2X_ERR("PCIE Transactions still pending\n");
1259
1260 /* Debug */
1261 bnx2x_hw_enable_status(bp);
1262
1263 /*
1264 * Master enable - Due to WB DMAE writes performed before this
1265 * register is re-initialized as part of the regular function init
1266 */
1267 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 1);
1268
1269 return 0;
1270}
1271
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001272static void bnx2x_hc_int_enable(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001273{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001274 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001275 u32 addr = port ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0;
1276 u32 val = REG_RD(bp, addr);
1277 int msix = (bp->flags & USING_MSIX_FLAG) ? 1 : 0;
Eilon Greenstein8badd272009-02-12 08:36:15 +00001278 int msi = (bp->flags & USING_MSI_FLAG) ? 1 : 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001279
1280 if (msix) {
Eilon Greenstein8badd272009-02-12 08:36:15 +00001281 val &= ~(HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
1282 HC_CONFIG_0_REG_INT_LINE_EN_0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001283 val |= (HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
1284 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
Eilon Greenstein8badd272009-02-12 08:36:15 +00001285 } else if (msi) {
1286 val &= ~HC_CONFIG_0_REG_INT_LINE_EN_0;
1287 val |= (HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
1288 HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
1289 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001290 } else {
1291 val |= (HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08001292 HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001293 HC_CONFIG_0_REG_INT_LINE_EN_0 |
1294 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08001295
Dmitry Kravkova0fd0652010-10-19 05:13:05 +00001296 if (!CHIP_IS_E1(bp)) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001297 DP(NETIF_MSG_IFUP,
1298 "write %x to HC %d (addr 0x%x)\n", val, port, addr);
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08001299
Dmitry Kravkova0fd0652010-10-19 05:13:05 +00001300 REG_WR(bp, addr, val);
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08001301
Dmitry Kravkova0fd0652010-10-19 05:13:05 +00001302 val &= ~HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0;
1303 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001304 }
1305
Dmitry Kravkova0fd0652010-10-19 05:13:05 +00001306 if (CHIP_IS_E1(bp))
1307 REG_WR(bp, HC_REG_INT_MASK + port*4, 0x1FFFF);
1308
Merav Sicron51c1a582012-03-18 10:33:38 +00001309 DP(NETIF_MSG_IFUP,
1310 "write %x to HC %d (addr 0x%x) mode %s\n", val, port, addr,
1311 (msix ? "MSI-X" : (msi ? "MSI" : "INTx")));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001312
1313 REG_WR(bp, addr, val);
Eilon Greenstein37dbbf32009-07-21 05:47:33 +00001314 /*
1315 * Ensure that HC_CONFIG is written before leading/trailing edge config
1316 */
1317 mmiowb();
1318 barrier();
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001319
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001320 if (!CHIP_IS_E1(bp)) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001321 /* init leading/trailing edge */
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00001322 if (IS_MF(bp)) {
David S. Miller8decf862011-09-22 03:23:13 -04001323 val = (0xee0f | (1 << (BP_VN(bp) + 4)));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001324 if (bp->port.pmf)
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00001325 /* enable nig and gpio3 attention */
1326 val |= 0x1100;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001327 } else
1328 val = 0xffff;
1329
1330 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, val);
1331 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, val);
1332 }
Eilon Greenstein37dbbf32009-07-21 05:47:33 +00001333
1334 /* Make sure that interrupts are indeed enabled from here on */
1335 mmiowb();
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001336}
1337
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001338static void bnx2x_igu_int_enable(struct bnx2x *bp)
1339{
1340 u32 val;
Dmitry Kravkov30a5de72012-04-03 18:41:26 +00001341 bool msix = (bp->flags & USING_MSIX_FLAG) ? true : false;
1342 bool single_msix = (bp->flags & USING_SINGLE_MSIX_FLAG) ? true : false;
1343 bool msi = (bp->flags & USING_MSI_FLAG) ? true : false;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001344
1345 val = REG_RD(bp, IGU_REG_PF_CONFIGURATION);
1346
1347 if (msix) {
1348 val &= ~(IGU_PF_CONF_INT_LINE_EN |
1349 IGU_PF_CONF_SINGLE_ISR_EN);
1350 val |= (IGU_PF_CONF_FUNC_EN |
1351 IGU_PF_CONF_MSI_MSIX_EN |
1352 IGU_PF_CONF_ATTN_BIT_EN);
Dmitry Kravkov30a5de72012-04-03 18:41:26 +00001353
1354 if (single_msix)
1355 val |= IGU_PF_CONF_SINGLE_ISR_EN;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001356 } else if (msi) {
1357 val &= ~IGU_PF_CONF_INT_LINE_EN;
1358 val |= (IGU_PF_CONF_FUNC_EN |
1359 IGU_PF_CONF_MSI_MSIX_EN |
1360 IGU_PF_CONF_ATTN_BIT_EN |
1361 IGU_PF_CONF_SINGLE_ISR_EN);
1362 } else {
1363 val &= ~IGU_PF_CONF_MSI_MSIX_EN;
1364 val |= (IGU_PF_CONF_FUNC_EN |
1365 IGU_PF_CONF_INT_LINE_EN |
1366 IGU_PF_CONF_ATTN_BIT_EN |
1367 IGU_PF_CONF_SINGLE_ISR_EN);
1368 }
1369
Merav Sicron51c1a582012-03-18 10:33:38 +00001370 DP(NETIF_MSG_IFUP, "write 0x%x to IGU mode %s\n",
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001371 val, (msix ? "MSI-X" : (msi ? "MSI" : "INTx")));
1372
1373 REG_WR(bp, IGU_REG_PF_CONFIGURATION, val);
1374
Yuval Mintz79a85572012-04-03 18:41:25 +00001375 if (val & IGU_PF_CONF_INT_LINE_EN)
1376 pci_intx(bp->pdev, true);
1377
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001378 barrier();
1379
1380 /* init leading/trailing edge */
1381 if (IS_MF(bp)) {
David S. Miller8decf862011-09-22 03:23:13 -04001382 val = (0xee0f | (1 << (BP_VN(bp) + 4)));
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001383 if (bp->port.pmf)
1384 /* enable nig and gpio3 attention */
1385 val |= 0x1100;
1386 } else
1387 val = 0xffff;
1388
1389 REG_WR(bp, IGU_REG_TRAILING_EDGE_LATCH, val);
1390 REG_WR(bp, IGU_REG_LEADING_EDGE_LATCH, val);
1391
1392 /* Make sure that interrupts are indeed enabled from here on */
1393 mmiowb();
1394}
1395
1396void bnx2x_int_enable(struct bnx2x *bp)
1397{
1398 if (bp->common.int_block == INT_BLOCK_HC)
1399 bnx2x_hc_int_enable(bp);
1400 else
1401 bnx2x_igu_int_enable(bp);
1402}
1403
1404static void bnx2x_hc_int_disable(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001405{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001406 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001407 u32 addr = port ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0;
1408 u32 val = REG_RD(bp, addr);
1409
Dmitry Kravkova0fd0652010-10-19 05:13:05 +00001410 /*
1411 * in E1 we must use only PCI configuration space to disable
1412 * MSI/MSIX capablility
1413 * It's forbitten to disable IGU_PF_CONF_MSI_MSIX_EN in HC block
1414 */
1415 if (CHIP_IS_E1(bp)) {
1416 /* Since IGU_PF_CONF_MSI_MSIX_EN still always on
1417 * Use mask register to prevent from HC sending interrupts
1418 * after we exit the function
1419 */
1420 REG_WR(bp, HC_REG_INT_MASK + port*4, 0);
1421
1422 val &= ~(HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
1423 HC_CONFIG_0_REG_INT_LINE_EN_0 |
1424 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
1425 } else
1426 val &= ~(HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
1427 HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
1428 HC_CONFIG_0_REG_INT_LINE_EN_0 |
1429 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001430
Merav Sicron51c1a582012-03-18 10:33:38 +00001431 DP(NETIF_MSG_IFDOWN,
1432 "write %x to HC %d (addr 0x%x)\n",
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001433 val, port, addr);
1434
Eilon Greenstein8badd272009-02-12 08:36:15 +00001435 /* flush all outstanding writes */
1436 mmiowb();
1437
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001438 REG_WR(bp, addr, val);
1439 if (REG_RD(bp, addr) != val)
1440 BNX2X_ERR("BUG! proper val not read from IGU!\n");
1441}
1442
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001443static void bnx2x_igu_int_disable(struct bnx2x *bp)
1444{
1445 u32 val = REG_RD(bp, IGU_REG_PF_CONFIGURATION);
1446
1447 val &= ~(IGU_PF_CONF_MSI_MSIX_EN |
1448 IGU_PF_CONF_INT_LINE_EN |
1449 IGU_PF_CONF_ATTN_BIT_EN);
1450
Merav Sicron51c1a582012-03-18 10:33:38 +00001451 DP(NETIF_MSG_IFDOWN, "write %x to IGU\n", val);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001452
1453 /* flush all outstanding writes */
1454 mmiowb();
1455
1456 REG_WR(bp, IGU_REG_PF_CONFIGURATION, val);
1457 if (REG_RD(bp, IGU_REG_PF_CONFIGURATION) != val)
1458 BNX2X_ERR("BUG! proper val not read from IGU!\n");
1459}
1460
Ariel Elior6383c0b2011-07-14 08:31:57 +00001461void bnx2x_int_disable(struct bnx2x *bp)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001462{
1463 if (bp->common.int_block == INT_BLOCK_HC)
1464 bnx2x_hc_int_disable(bp);
1465 else
1466 bnx2x_igu_int_disable(bp);
1467}
1468
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00001469void bnx2x_int_disable_sync(struct bnx2x *bp, int disable_hw)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001470{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001471 int msix = (bp->flags & USING_MSIX_FLAG) ? 1 : 0;
Eilon Greenstein8badd272009-02-12 08:36:15 +00001472 int i, offset;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001473
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -07001474 if (disable_hw)
1475 /* prevent the HW from sending interrupts */
1476 bnx2x_int_disable(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001477
1478 /* make sure all ISRs are done */
1479 if (msix) {
Eilon Greenstein8badd272009-02-12 08:36:15 +00001480 synchronize_irq(bp->msix_table[0].vector);
1481 offset = 1;
Michael Chan37b091b2009-10-10 13:46:55 +00001482#ifdef BCM_CNIC
1483 offset++;
1484#endif
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001485 for_each_eth_queue(bp, i)
Dmitry Kravkov754a2f52011-06-14 01:34:02 +00001486 synchronize_irq(bp->msix_table[offset++].vector);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001487 } else
1488 synchronize_irq(bp->pdev->irq);
1489
1490 /* make sure sp_task is not running */
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08001491 cancel_delayed_work(&bp->sp_task);
Yaniv Rosner3deb8162011-06-14 01:34:33 +00001492 cancel_delayed_work(&bp->period_task);
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08001493 flush_workqueue(bnx2x_wq);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001494}
1495
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001496/* fast path */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001497
1498/*
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001499 * General service functions
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001500 */
1501
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001502/* Return true if succeeded to acquire the lock */
1503static bool bnx2x_trylock_hw_lock(struct bnx2x *bp, u32 resource)
1504{
1505 u32 lock_status;
1506 u32 resource_bit = (1 << resource);
1507 int func = BP_FUNC(bp);
1508 u32 hw_lock_control_reg;
1509
Merav Sicron51c1a582012-03-18 10:33:38 +00001510 DP(NETIF_MSG_HW | NETIF_MSG_IFUP,
1511 "Trying to take a lock on resource %d\n", resource);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001512
1513 /* Validating that the resource is within range */
1514 if (resource > HW_LOCK_MAX_RESOURCE_VALUE) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001515 DP(NETIF_MSG_HW | NETIF_MSG_IFUP,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001516 "resource(0x%x) > HW_LOCK_MAX_RESOURCE_VALUE(0x%x)\n",
1517 resource, HW_LOCK_MAX_RESOURCE_VALUE);
Eric Dumazet0fdf4d02010-08-26 22:03:53 -07001518 return false;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001519 }
1520
1521 if (func <= 5)
1522 hw_lock_control_reg = (MISC_REG_DRIVER_CONTROL_1 + func*8);
1523 else
1524 hw_lock_control_reg =
1525 (MISC_REG_DRIVER_CONTROL_7 + (func - 6)*8);
1526
1527 /* Try to acquire the lock */
1528 REG_WR(bp, hw_lock_control_reg + 4, resource_bit);
1529 lock_status = REG_RD(bp, hw_lock_control_reg);
1530 if (lock_status & resource_bit)
1531 return true;
1532
Merav Sicron51c1a582012-03-18 10:33:38 +00001533 DP(NETIF_MSG_HW | NETIF_MSG_IFUP,
1534 "Failed to get a lock on resource %d\n", resource);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001535 return false;
1536}
1537
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001538/**
1539 * bnx2x_get_leader_lock_resource - get the recovery leader resource id
1540 *
1541 * @bp: driver handle
1542 *
1543 * Returns the recovery leader resource id according to the engine this function
1544 * belongs to. Currently only only 2 engines is supported.
1545 */
1546static inline int bnx2x_get_leader_lock_resource(struct bnx2x *bp)
1547{
1548 if (BP_PATH(bp))
1549 return HW_LOCK_RESOURCE_RECOVERY_LEADER_1;
1550 else
1551 return HW_LOCK_RESOURCE_RECOVERY_LEADER_0;
1552}
1553
1554/**
1555 * bnx2x_trylock_leader_lock- try to aquire a leader lock.
1556 *
1557 * @bp: driver handle
1558 *
1559 * Tries to aquire a leader lock for cuurent engine.
1560 */
1561static inline bool bnx2x_trylock_leader_lock(struct bnx2x *bp)
1562{
1563 return bnx2x_trylock_hw_lock(bp, bnx2x_get_leader_lock_resource(bp));
1564}
1565
Michael Chan993ac7b2009-10-10 13:46:56 +00001566#ifdef BCM_CNIC
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001567static void bnx2x_cnic_cfc_comp(struct bnx2x *bp, int cid, u8 err);
Michael Chan993ac7b2009-10-10 13:46:56 +00001568#endif
Eilon Greenstein3196a882008-08-13 15:58:49 -07001569
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001570void bnx2x_sp_event(struct bnx2x_fastpath *fp, union eth_rx_cqe *rr_cqe)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001571{
1572 struct bnx2x *bp = fp->bp;
1573 int cid = SW_CID(rr_cqe->ramrod_cqe.conn_and_cmd_data);
1574 int command = CQE_CMD(rr_cqe->ramrod_cqe.conn_and_cmd_data);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001575 enum bnx2x_queue_cmd drv_cmd = BNX2X_Q_CMD_MAX;
1576 struct bnx2x_queue_sp_obj *q_obj = &fp->q_obj;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001577
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001578 DP(BNX2X_MSG_SP,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001579 "fp %d cid %d got ramrod #%d state is %x type is %d\n",
Eilon Greenstein0626b892009-02-12 08:38:14 +00001580 fp->index, cid, command, bp->state,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001581 rr_cqe->ramrod_cqe.ramrod_type);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001582
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001583 switch (command) {
1584 case (RAMROD_CMD_ID_ETH_CLIENT_UPDATE):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001585 DP(BNX2X_MSG_SP, "got UPDATE ramrod. CID %d\n", cid);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001586 drv_cmd = BNX2X_Q_CMD_UPDATE;
1587 break;
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001588
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001589 case (RAMROD_CMD_ID_ETH_CLIENT_SETUP):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001590 DP(BNX2X_MSG_SP, "got MULTI[%d] setup ramrod\n", cid);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001591 drv_cmd = BNX2X_Q_CMD_SETUP;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001592 break;
1593
Ariel Elior6383c0b2011-07-14 08:31:57 +00001594 case (RAMROD_CMD_ID_ETH_TX_QUEUE_SETUP):
Merav Sicron51c1a582012-03-18 10:33:38 +00001595 DP(BNX2X_MSG_SP, "got MULTI[%d] tx-only setup ramrod\n", cid);
Ariel Elior6383c0b2011-07-14 08:31:57 +00001596 drv_cmd = BNX2X_Q_CMD_SETUP_TX_ONLY;
1597 break;
1598
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001599 case (RAMROD_CMD_ID_ETH_HALT):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001600 DP(BNX2X_MSG_SP, "got MULTI[%d] halt ramrod\n", cid);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001601 drv_cmd = BNX2X_Q_CMD_HALT;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001602 break;
1603
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001604 case (RAMROD_CMD_ID_ETH_TERMINATE):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001605 DP(BNX2X_MSG_SP, "got MULTI[%d] teminate ramrod\n", cid);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001606 drv_cmd = BNX2X_Q_CMD_TERMINATE;
1607 break;
1608
1609 case (RAMROD_CMD_ID_ETH_EMPTY):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001610 DP(BNX2X_MSG_SP, "got MULTI[%d] empty ramrod\n", cid);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001611 drv_cmd = BNX2X_Q_CMD_EMPTY;
Eliezer Tamir49d66772008-02-28 11:53:13 -08001612 break;
1613
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001614 default:
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001615 BNX2X_ERR("unexpected MC reply (%d) on fp[%d]\n",
1616 command, fp->index);
1617 return;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001618 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001619
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001620 if ((drv_cmd != BNX2X_Q_CMD_MAX) &&
1621 q_obj->complete_cmd(bp, q_obj, drv_cmd))
1622 /* q_obj->complete_cmd() failure means that this was
1623 * an unexpected completion.
1624 *
1625 * In this case we don't want to increase the bp->spq_left
1626 * because apparently we haven't sent this command the first
1627 * place.
1628 */
1629#ifdef BNX2X_STOP_ON_ERROR
1630 bnx2x_panic();
1631#else
1632 return;
1633#endif
1634
Dmitry Kravkov8fe23fb2010-10-06 03:27:41 +00001635 smp_mb__before_atomic_inc();
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08001636 atomic_inc(&bp->cq_spq_left);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001637 /* push the change in bp->spq_left and towards the memory */
1638 smp_mb__after_atomic_inc();
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001639
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001640 DP(BNX2X_MSG_SP, "bp->cq_spq_left %x\n", atomic_read(&bp->cq_spq_left));
1641
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001642 return;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001643}
1644
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001645void bnx2x_update_rx_prod(struct bnx2x *bp, struct bnx2x_fastpath *fp,
1646 u16 bd_prod, u16 rx_comp_prod, u16 rx_sge_prod)
1647{
1648 u32 start = BAR_USTRORM_INTMEM + fp->ustorm_rx_prods_offset;
1649
1650 bnx2x_update_rx_prod_gen(bp, fp, bd_prod, rx_comp_prod, rx_sge_prod,
1651 start);
1652}
1653
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00001654irqreturn_t bnx2x_interrupt(int irq, void *dev_instance)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001655{
Eilon Greenstein555f6c72009-02-12 08:36:11 +00001656 struct bnx2x *bp = netdev_priv(dev_instance);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001657 u16 status = bnx2x_ack_int(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001658 u16 mask;
Eilon Greensteinca003922009-08-12 22:53:28 -07001659 int i;
Ariel Elior6383c0b2011-07-14 08:31:57 +00001660 u8 cos;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001661
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001662 /* Return here if interrupt is shared and it's not for us */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001663 if (unlikely(status == 0)) {
1664 DP(NETIF_MSG_INTR, "not our interrupt!\n");
1665 return IRQ_NONE;
1666 }
Eilon Greensteinf5372252009-02-12 08:38:30 +00001667 DP(NETIF_MSG_INTR, "got an interrupt status 0x%x\n", status);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001668
Eilon Greenstein3196a882008-08-13 15:58:49 -07001669#ifdef BNX2X_STOP_ON_ERROR
1670 if (unlikely(bp->panic))
1671 return IRQ_HANDLED;
1672#endif
1673
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001674 for_each_eth_queue(bp, i) {
Eilon Greensteinca003922009-08-12 22:53:28 -07001675 struct bnx2x_fastpath *fp = &bp->fp[i];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001676
Ariel Elior6383c0b2011-07-14 08:31:57 +00001677 mask = 0x2 << (fp->index + CNIC_PRESENT);
Eilon Greensteinca003922009-08-12 22:53:28 -07001678 if (status & mask) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001679 /* Handle Rx or Tx according to SB id */
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00001680 prefetch(fp->rx_cons_sb);
Ariel Elior6383c0b2011-07-14 08:31:57 +00001681 for_each_cos_in_tx_queue(fp, cos)
1682 prefetch(fp->txdata[cos].tx_cons_sb);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001683 prefetch(&fp->sb_running_index[SM_RX_ID]);
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00001684 napi_schedule(&bnx2x_fp(bp, fp->index, napi));
Eilon Greensteinca003922009-08-12 22:53:28 -07001685 status &= ~mask;
1686 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001687 }
1688
Michael Chan993ac7b2009-10-10 13:46:56 +00001689#ifdef BCM_CNIC
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001690 mask = 0x2;
Michael Chan993ac7b2009-10-10 13:46:56 +00001691 if (status & (mask | 0x1)) {
1692 struct cnic_ops *c_ops = NULL;
1693
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001694 if (likely(bp->state == BNX2X_STATE_OPEN)) {
1695 rcu_read_lock();
1696 c_ops = rcu_dereference(bp->cnic_ops);
1697 if (c_ops)
1698 c_ops->cnic_handler(bp->cnic_data, NULL);
1699 rcu_read_unlock();
1700 }
Michael Chan993ac7b2009-10-10 13:46:56 +00001701
1702 status &= ~mask;
1703 }
1704#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001705
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001706 if (unlikely(status & 0x1)) {
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08001707 queue_delayed_work(bnx2x_wq, &bp->sp_task, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001708
1709 status &= ~0x1;
1710 if (!status)
1711 return IRQ_HANDLED;
1712 }
1713
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00001714 if (unlikely(status))
1715 DP(NETIF_MSG_INTR, "got an unknown interrupt! (status 0x%x)\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001716 status);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001717
1718 return IRQ_HANDLED;
1719}
1720
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001721/* Link */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001722
1723/*
1724 * General service functions
1725 */
1726
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00001727int bnx2x_acquire_hw_lock(struct bnx2x *bp, u32 resource)
Eliezer Tamirf1410642008-02-28 11:51:50 -08001728{
Eliezer Tamirf1410642008-02-28 11:51:50 -08001729 u32 lock_status;
1730 u32 resource_bit = (1 << resource);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001731 int func = BP_FUNC(bp);
1732 u32 hw_lock_control_reg;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001733 int cnt;
Eliezer Tamirf1410642008-02-28 11:51:50 -08001734
1735 /* Validating that the resource is within range */
1736 if (resource > HW_LOCK_MAX_RESOURCE_VALUE) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001737 BNX2X_ERR("resource(0x%x) > HW_LOCK_MAX_RESOURCE_VALUE(0x%x)\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08001738 resource, HW_LOCK_MAX_RESOURCE_VALUE);
1739 return -EINVAL;
1740 }
1741
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001742 if (func <= 5) {
1743 hw_lock_control_reg = (MISC_REG_DRIVER_CONTROL_1 + func*8);
1744 } else {
1745 hw_lock_control_reg =
1746 (MISC_REG_DRIVER_CONTROL_7 + (func - 6)*8);
1747 }
1748
Eliezer Tamirf1410642008-02-28 11:51:50 -08001749 /* Validating that the resource is not already taken */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001750 lock_status = REG_RD(bp, hw_lock_control_reg);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001751 if (lock_status & resource_bit) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001752 BNX2X_ERR("lock_status 0x%x resource_bit 0x%x\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08001753 lock_status, resource_bit);
1754 return -EEXIST;
1755 }
1756
Eilon Greenstein46230476b2008-08-25 15:23:30 -07001757 /* Try for 5 second every 5ms */
1758 for (cnt = 0; cnt < 1000; cnt++) {
Eliezer Tamirf1410642008-02-28 11:51:50 -08001759 /* Try to acquire the lock */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001760 REG_WR(bp, hw_lock_control_reg + 4, resource_bit);
1761 lock_status = REG_RD(bp, hw_lock_control_reg);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001762 if (lock_status & resource_bit)
1763 return 0;
1764
1765 msleep(5);
1766 }
Merav Sicron51c1a582012-03-18 10:33:38 +00001767 BNX2X_ERR("Timeout\n");
Eliezer Tamirf1410642008-02-28 11:51:50 -08001768 return -EAGAIN;
1769}
1770
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001771int bnx2x_release_leader_lock(struct bnx2x *bp)
1772{
1773 return bnx2x_release_hw_lock(bp, bnx2x_get_leader_lock_resource(bp));
1774}
1775
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00001776int bnx2x_release_hw_lock(struct bnx2x *bp, u32 resource)
Eliezer Tamirf1410642008-02-28 11:51:50 -08001777{
1778 u32 lock_status;
1779 u32 resource_bit = (1 << resource);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001780 int func = BP_FUNC(bp);
1781 u32 hw_lock_control_reg;
Eliezer Tamirf1410642008-02-28 11:51:50 -08001782
1783 /* Validating that the resource is within range */
1784 if (resource > HW_LOCK_MAX_RESOURCE_VALUE) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001785 BNX2X_ERR("resource(0x%x) > HW_LOCK_MAX_RESOURCE_VALUE(0x%x)\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08001786 resource, HW_LOCK_MAX_RESOURCE_VALUE);
1787 return -EINVAL;
1788 }
1789
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001790 if (func <= 5) {
1791 hw_lock_control_reg = (MISC_REG_DRIVER_CONTROL_1 + func*8);
1792 } else {
1793 hw_lock_control_reg =
1794 (MISC_REG_DRIVER_CONTROL_7 + (func - 6)*8);
1795 }
1796
Eliezer Tamirf1410642008-02-28 11:51:50 -08001797 /* Validating that the resource is currently taken */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001798 lock_status = REG_RD(bp, hw_lock_control_reg);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001799 if (!(lock_status & resource_bit)) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001800 BNX2X_ERR("lock_status 0x%x resource_bit 0x%x. unlock was called but lock wasn't taken!\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08001801 lock_status, resource_bit);
1802 return -EFAULT;
1803 }
1804
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001805 REG_WR(bp, hw_lock_control_reg, resource_bit);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001806 return 0;
1807}
1808
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001809
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00001810int bnx2x_get_gpio(struct bnx2x *bp, int gpio_num, u8 port)
1811{
1812 /* The GPIO should be swapped if swap register is set and active */
1813 int gpio_port = (REG_RD(bp, NIG_REG_PORT_SWAP) &&
1814 REG_RD(bp, NIG_REG_STRAP_OVERRIDE)) ^ port;
1815 int gpio_shift = gpio_num +
1816 (gpio_port ? MISC_REGISTERS_GPIO_PORT_SHIFT : 0);
1817 u32 gpio_mask = (1 << gpio_shift);
1818 u32 gpio_reg;
1819 int value;
1820
1821 if (gpio_num > MISC_REGISTERS_GPIO_3) {
1822 BNX2X_ERR("Invalid GPIO %d\n", gpio_num);
1823 return -EINVAL;
1824 }
1825
1826 /* read GPIO value */
1827 gpio_reg = REG_RD(bp, MISC_REG_GPIO);
1828
1829 /* get the requested pin value */
1830 if ((gpio_reg & gpio_mask) == gpio_mask)
1831 value = 1;
1832 else
1833 value = 0;
1834
1835 DP(NETIF_MSG_LINK, "pin %d value 0x%x\n", gpio_num, value);
1836
1837 return value;
1838}
1839
Eilon Greenstein17de50b2008-08-13 15:56:59 -07001840int bnx2x_set_gpio(struct bnx2x *bp, int gpio_num, u32 mode, u8 port)
Eliezer Tamirf1410642008-02-28 11:51:50 -08001841{
1842 /* The GPIO should be swapped if swap register is set and active */
1843 int gpio_port = (REG_RD(bp, NIG_REG_PORT_SWAP) &&
Eilon Greenstein17de50b2008-08-13 15:56:59 -07001844 REG_RD(bp, NIG_REG_STRAP_OVERRIDE)) ^ port;
Eliezer Tamirf1410642008-02-28 11:51:50 -08001845 int gpio_shift = gpio_num +
1846 (gpio_port ? MISC_REGISTERS_GPIO_PORT_SHIFT : 0);
1847 u32 gpio_mask = (1 << gpio_shift);
1848 u32 gpio_reg;
1849
1850 if (gpio_num > MISC_REGISTERS_GPIO_3) {
1851 BNX2X_ERR("Invalid GPIO %d\n", gpio_num);
1852 return -EINVAL;
1853 }
1854
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001855 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001856 /* read GPIO and mask except the float bits */
1857 gpio_reg = (REG_RD(bp, MISC_REG_GPIO) & MISC_REGISTERS_GPIO_FLOAT);
1858
1859 switch (mode) {
1860 case MISC_REGISTERS_GPIO_OUTPUT_LOW:
Merav Sicron51c1a582012-03-18 10:33:38 +00001861 DP(NETIF_MSG_LINK,
1862 "Set GPIO %d (shift %d) -> output low\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08001863 gpio_num, gpio_shift);
1864 /* clear FLOAT and set CLR */
1865 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_FLOAT_POS);
1866 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_CLR_POS);
1867 break;
1868
1869 case MISC_REGISTERS_GPIO_OUTPUT_HIGH:
Merav Sicron51c1a582012-03-18 10:33:38 +00001870 DP(NETIF_MSG_LINK,
1871 "Set GPIO %d (shift %d) -> output high\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08001872 gpio_num, gpio_shift);
1873 /* clear FLOAT and set SET */
1874 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_FLOAT_POS);
1875 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_SET_POS);
1876 break;
1877
Eilon Greenstein17de50b2008-08-13 15:56:59 -07001878 case MISC_REGISTERS_GPIO_INPUT_HI_Z:
Merav Sicron51c1a582012-03-18 10:33:38 +00001879 DP(NETIF_MSG_LINK,
1880 "Set GPIO %d (shift %d) -> input\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08001881 gpio_num, gpio_shift);
1882 /* set FLOAT */
1883 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_FLOAT_POS);
1884 break;
1885
1886 default:
1887 break;
1888 }
1889
1890 REG_WR(bp, MISC_REG_GPIO, gpio_reg);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001891 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001892
1893 return 0;
1894}
1895
Yaniv Rosner0d40f0d2011-06-14 01:34:27 +00001896int bnx2x_set_mult_gpio(struct bnx2x *bp, u8 pins, u32 mode)
1897{
1898 u32 gpio_reg = 0;
1899 int rc = 0;
1900
1901 /* Any port swapping should be handled by caller. */
1902
1903 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
1904 /* read GPIO and mask except the float bits */
1905 gpio_reg = REG_RD(bp, MISC_REG_GPIO);
1906 gpio_reg &= ~(pins << MISC_REGISTERS_GPIO_FLOAT_POS);
1907 gpio_reg &= ~(pins << MISC_REGISTERS_GPIO_CLR_POS);
1908 gpio_reg &= ~(pins << MISC_REGISTERS_GPIO_SET_POS);
1909
1910 switch (mode) {
1911 case MISC_REGISTERS_GPIO_OUTPUT_LOW:
1912 DP(NETIF_MSG_LINK, "Set GPIO 0x%x -> output low\n", pins);
1913 /* set CLR */
1914 gpio_reg |= (pins << MISC_REGISTERS_GPIO_CLR_POS);
1915 break;
1916
1917 case MISC_REGISTERS_GPIO_OUTPUT_HIGH:
1918 DP(NETIF_MSG_LINK, "Set GPIO 0x%x -> output high\n", pins);
1919 /* set SET */
1920 gpio_reg |= (pins << MISC_REGISTERS_GPIO_SET_POS);
1921 break;
1922
1923 case MISC_REGISTERS_GPIO_INPUT_HI_Z:
1924 DP(NETIF_MSG_LINK, "Set GPIO 0x%x -> input\n", pins);
1925 /* set FLOAT */
1926 gpio_reg |= (pins << MISC_REGISTERS_GPIO_FLOAT_POS);
1927 break;
1928
1929 default:
1930 BNX2X_ERR("Invalid GPIO mode assignment %d\n", mode);
1931 rc = -EINVAL;
1932 break;
1933 }
1934
1935 if (rc == 0)
1936 REG_WR(bp, MISC_REG_GPIO, gpio_reg);
1937
1938 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
1939
1940 return rc;
1941}
1942
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00001943int bnx2x_set_gpio_int(struct bnx2x *bp, int gpio_num, u32 mode, u8 port)
1944{
1945 /* The GPIO should be swapped if swap register is set and active */
1946 int gpio_port = (REG_RD(bp, NIG_REG_PORT_SWAP) &&
1947 REG_RD(bp, NIG_REG_STRAP_OVERRIDE)) ^ port;
1948 int gpio_shift = gpio_num +
1949 (gpio_port ? MISC_REGISTERS_GPIO_PORT_SHIFT : 0);
1950 u32 gpio_mask = (1 << gpio_shift);
1951 u32 gpio_reg;
1952
1953 if (gpio_num > MISC_REGISTERS_GPIO_3) {
1954 BNX2X_ERR("Invalid GPIO %d\n", gpio_num);
1955 return -EINVAL;
1956 }
1957
1958 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
1959 /* read GPIO int */
1960 gpio_reg = REG_RD(bp, MISC_REG_GPIO_INT);
1961
1962 switch (mode) {
1963 case MISC_REGISTERS_GPIO_INT_OUTPUT_CLR:
Merav Sicron51c1a582012-03-18 10:33:38 +00001964 DP(NETIF_MSG_LINK,
1965 "Clear GPIO INT %d (shift %d) -> output low\n",
1966 gpio_num, gpio_shift);
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00001967 /* clear SET and set CLR */
1968 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_INT_SET_POS);
1969 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_INT_CLR_POS);
1970 break;
1971
1972 case MISC_REGISTERS_GPIO_INT_OUTPUT_SET:
Merav Sicron51c1a582012-03-18 10:33:38 +00001973 DP(NETIF_MSG_LINK,
1974 "Set GPIO INT %d (shift %d) -> output high\n",
1975 gpio_num, gpio_shift);
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00001976 /* clear CLR and set SET */
1977 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_INT_CLR_POS);
1978 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_INT_SET_POS);
1979 break;
1980
1981 default:
1982 break;
1983 }
1984
1985 REG_WR(bp, MISC_REG_GPIO_INT, gpio_reg);
1986 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
1987
1988 return 0;
1989}
1990
Eliezer Tamirf1410642008-02-28 11:51:50 -08001991static int bnx2x_set_spio(struct bnx2x *bp, int spio_num, u32 mode)
1992{
1993 u32 spio_mask = (1 << spio_num);
1994 u32 spio_reg;
1995
1996 if ((spio_num < MISC_REGISTERS_SPIO_4) ||
1997 (spio_num > MISC_REGISTERS_SPIO_7)) {
1998 BNX2X_ERR("Invalid SPIO %d\n", spio_num);
1999 return -EINVAL;
2000 }
2001
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002002 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_SPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002003 /* read SPIO and mask except the float bits */
2004 spio_reg = (REG_RD(bp, MISC_REG_SPIO) & MISC_REGISTERS_SPIO_FLOAT);
2005
2006 switch (mode) {
Eilon Greenstein6378c022008-08-13 15:59:25 -07002007 case MISC_REGISTERS_SPIO_OUTPUT_LOW:
Merav Sicron51c1a582012-03-18 10:33:38 +00002008 DP(NETIF_MSG_HW, "Set SPIO %d -> output low\n", spio_num);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002009 /* clear FLOAT and set CLR */
2010 spio_reg &= ~(spio_mask << MISC_REGISTERS_SPIO_FLOAT_POS);
2011 spio_reg |= (spio_mask << MISC_REGISTERS_SPIO_CLR_POS);
2012 break;
2013
Eilon Greenstein6378c022008-08-13 15:59:25 -07002014 case MISC_REGISTERS_SPIO_OUTPUT_HIGH:
Merav Sicron51c1a582012-03-18 10:33:38 +00002015 DP(NETIF_MSG_HW, "Set SPIO %d -> output high\n", spio_num);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002016 /* clear FLOAT and set SET */
2017 spio_reg &= ~(spio_mask << MISC_REGISTERS_SPIO_FLOAT_POS);
2018 spio_reg |= (spio_mask << MISC_REGISTERS_SPIO_SET_POS);
2019 break;
2020
2021 case MISC_REGISTERS_SPIO_INPUT_HI_Z:
Merav Sicron51c1a582012-03-18 10:33:38 +00002022 DP(NETIF_MSG_HW, "Set SPIO %d -> input\n", spio_num);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002023 /* set FLOAT */
2024 spio_reg |= (spio_mask << MISC_REGISTERS_SPIO_FLOAT_POS);
2025 break;
2026
2027 default:
2028 break;
2029 }
2030
2031 REG_WR(bp, MISC_REG_SPIO, spio_reg);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002032 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_SPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002033
2034 return 0;
2035}
2036
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00002037void bnx2x_calc_fc_adv(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002038{
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002039 u8 cfg_idx = bnx2x_get_link_cfg_idx(bp);
Eilon Greensteinad33ea32009-01-14 21:24:57 -08002040 switch (bp->link_vars.ieee_fc &
2041 MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_MASK) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002042 case MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_NONE:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002043 bp->port.advertising[cfg_idx] &= ~(ADVERTISED_Asym_Pause |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002044 ADVERTISED_Pause);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002045 break;
Eilon Greenstein356e2382009-02-12 08:38:32 +00002046
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002047 case MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002048 bp->port.advertising[cfg_idx] |= (ADVERTISED_Asym_Pause |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002049 ADVERTISED_Pause);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002050 break;
Eilon Greenstein356e2382009-02-12 08:38:32 +00002051
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002052 case MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002053 bp->port.advertising[cfg_idx] |= ADVERTISED_Asym_Pause;
Eliezer Tamirf1410642008-02-28 11:51:50 -08002054 break;
Eilon Greenstein356e2382009-02-12 08:38:32 +00002055
Eliezer Tamirf1410642008-02-28 11:51:50 -08002056 default:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002057 bp->port.advertising[cfg_idx] &= ~(ADVERTISED_Asym_Pause |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002058 ADVERTISED_Pause);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002059 break;
2060 }
2061}
2062
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00002063u8 bnx2x_initial_phy_init(struct bnx2x *bp, int load_mode)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002064{
Eilon Greenstein19680c42008-08-13 15:47:33 -07002065 if (!BP_NOMCP(bp)) {
2066 u8 rc;
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002067 int cfx_idx = bnx2x_get_link_cfg_idx(bp);
2068 u16 req_line_speed = bp->link_params.req_line_speed[cfx_idx];
Yaniv Rosner1cb0c782011-07-24 03:53:21 +00002069 /*
2070 * Initialize link parameters structure variables
2071 * It is recommended to turn off RX FC for jumbo frames
2072 * for better performance
2073 */
2074 if (CHIP_IS_E1x(bp) && (bp->dev->mtu > 5000))
David S. Millerc0700f92008-12-16 23:53:20 -08002075 bp->link_params.req_fc_auto_adv = BNX2X_FLOW_CTRL_TX;
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -07002076 else
David S. Millerc0700f92008-12-16 23:53:20 -08002077 bp->link_params.req_fc_auto_adv = BNX2X_FLOW_CTRL_BOTH;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002078
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002079 bnx2x_acquire_phy_lock(bp);
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00002080
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002081 if (load_mode == LOAD_DIAG) {
Yaniv Rosner1cb0c782011-07-24 03:53:21 +00002082 struct link_params *lp = &bp->link_params;
2083 lp->loopback_mode = LOOPBACK_XGXS;
2084 /* do PHY loopback at 10G speed, if possible */
2085 if (lp->req_line_speed[cfx_idx] < SPEED_10000) {
2086 if (lp->speed_cap_mask[cfx_idx] &
2087 PORT_HW_CFG_SPEED_CAPABILITY_D0_10G)
2088 lp->req_line_speed[cfx_idx] =
2089 SPEED_10000;
2090 else
2091 lp->req_line_speed[cfx_idx] =
2092 SPEED_1000;
2093 }
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002094 }
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00002095
Eilon Greenstein19680c42008-08-13 15:47:33 -07002096 rc = bnx2x_phy_init(&bp->link_params, &bp->link_vars);
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00002097
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002098 bnx2x_release_phy_lock(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002099
Eilon Greenstein3c96c682009-01-14 21:25:31 -08002100 bnx2x_calc_fc_adv(bp);
2101
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00002102 if (CHIP_REV_IS_SLOW(bp) && bp->link_vars.link_up) {
2103 bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
Eilon Greenstein19680c42008-08-13 15:47:33 -07002104 bnx2x_link_report(bp);
Yaniv Rosner3deb8162011-06-14 01:34:33 +00002105 } else
2106 queue_delayed_work(bnx2x_wq, &bp->period_task, 0);
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002107 bp->link_params.req_line_speed[cfx_idx] = req_line_speed;
Eilon Greenstein19680c42008-08-13 15:47:33 -07002108 return rc;
2109 }
Eilon Greensteinf5372252009-02-12 08:38:30 +00002110 BNX2X_ERR("Bootcode is missing - can not initialize link\n");
Eilon Greenstein19680c42008-08-13 15:47:33 -07002111 return -EINVAL;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002112}
2113
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00002114void bnx2x_link_set(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002115{
Eilon Greenstein19680c42008-08-13 15:47:33 -07002116 if (!BP_NOMCP(bp)) {
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002117 bnx2x_acquire_phy_lock(bp);
Yaniv Rosner54c2fb72010-09-01 09:51:23 +00002118 bnx2x_link_reset(&bp->link_params, &bp->link_vars, 1);
Eilon Greenstein19680c42008-08-13 15:47:33 -07002119 bnx2x_phy_init(&bp->link_params, &bp->link_vars);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002120 bnx2x_release_phy_lock(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002121
Eilon Greenstein19680c42008-08-13 15:47:33 -07002122 bnx2x_calc_fc_adv(bp);
2123 } else
Eilon Greensteinf5372252009-02-12 08:38:30 +00002124 BNX2X_ERR("Bootcode is missing - can not set link\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002125}
2126
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002127static void bnx2x__link_reset(struct bnx2x *bp)
2128{
Eilon Greenstein19680c42008-08-13 15:47:33 -07002129 if (!BP_NOMCP(bp)) {
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002130 bnx2x_acquire_phy_lock(bp);
Eilon Greenstein589abe32009-02-12 08:36:55 +00002131 bnx2x_link_reset(&bp->link_params, &bp->link_vars, 1);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002132 bnx2x_release_phy_lock(bp);
Eilon Greenstein19680c42008-08-13 15:47:33 -07002133 } else
Eilon Greensteinf5372252009-02-12 08:38:30 +00002134 BNX2X_ERR("Bootcode is missing - can not reset link\n");
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002135}
2136
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002137u8 bnx2x_link_test(struct bnx2x *bp, u8 is_serdes)
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002138{
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00002139 u8 rc = 0;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002140
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00002141 if (!BP_NOMCP(bp)) {
2142 bnx2x_acquire_phy_lock(bp);
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002143 rc = bnx2x_test_link(&bp->link_params, &bp->link_vars,
2144 is_serdes);
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00002145 bnx2x_release_phy_lock(bp);
2146 } else
2147 BNX2X_ERR("Bootcode is missing - can not test link\n");
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002148
2149 return rc;
2150}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002151
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002152static void bnx2x_init_port_minmax(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002153{
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002154 u32 r_param = bp->link_vars.line_speed / 8;
2155 u32 fair_periodic_timeout_usec;
2156 u32 t_fair;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002157
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002158 memset(&(bp->cmng.rs_vars), 0,
2159 sizeof(struct rate_shaping_vars_per_port));
2160 memset(&(bp->cmng.fair_vars), 0, sizeof(struct fairness_vars_per_port));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002161
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002162 /* 100 usec in SDM ticks = 25 since each tick is 4 usec */
2163 bp->cmng.rs_vars.rs_periodic_timeout = RS_PERIODIC_TIMEOUT_USEC / 4;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002164
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002165 /* this is the threshold below which no timer arming will occur
2166 1.25 coefficient is for the threshold to be a little bigger
2167 than the real time, to compensate for timer in-accuracy */
2168 bp->cmng.rs_vars.rs_threshold =
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002169 (RS_PERIODIC_TIMEOUT_USEC * r_param * 5) / 4;
2170
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002171 /* resolution of fairness timer */
2172 fair_periodic_timeout_usec = QM_ARB_BYTES / r_param;
2173 /* for 10G it is 1000usec. for 1G it is 10000usec. */
2174 t_fair = T_FAIR_COEF / bp->link_vars.line_speed;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002175
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002176 /* this is the threshold below which we won't arm the timer anymore */
2177 bp->cmng.fair_vars.fair_threshold = QM_ARB_BYTES;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002178
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002179 /* we multiply by 1e3/8 to get bytes/msec.
2180 We don't want the credits to pass a credit
2181 of the t_fair*FAIR_MEM (algorithm resolution) */
2182 bp->cmng.fair_vars.upper_bound = r_param * t_fair * FAIR_MEM;
2183 /* since each tick is 4 usec */
2184 bp->cmng.fair_vars.fairness_timeout = fair_periodic_timeout_usec / 4;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002185}
2186
Eilon Greenstein2691d512009-08-12 08:22:08 +00002187/* Calculates the sum of vn_min_rates.
2188 It's needed for further normalizing of the min_rates.
2189 Returns:
2190 sum of vn_min_rates.
2191 or
2192 0 - if all the min_rates are 0.
2193 In the later case fainess algorithm should be deactivated.
2194 If not all min_rates are zero then those that are zeroes will be set to 1.
2195 */
2196static void bnx2x_calc_vn_weight_sum(struct bnx2x *bp)
2197{
2198 int all_zero = 1;
Eilon Greenstein2691d512009-08-12 08:22:08 +00002199 int vn;
2200
2201 bp->vn_weight_sum = 0;
David S. Miller8decf862011-09-22 03:23:13 -04002202 for (vn = VN_0; vn < BP_MAX_VN_NUM(bp); vn++) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002203 u32 vn_cfg = bp->mf_config[vn];
Eilon Greenstein2691d512009-08-12 08:22:08 +00002204 u32 vn_min_rate = ((vn_cfg & FUNC_MF_CFG_MIN_BW_MASK) >>
2205 FUNC_MF_CFG_MIN_BW_SHIFT) * 100;
2206
2207 /* Skip hidden vns */
2208 if (vn_cfg & FUNC_MF_CFG_FUNC_HIDE)
2209 continue;
2210
2211 /* If min rate is zero - set it to 1 */
2212 if (!vn_min_rate)
2213 vn_min_rate = DEF_MIN_RATE;
2214 else
2215 all_zero = 0;
2216
2217 bp->vn_weight_sum += vn_min_rate;
2218 }
2219
Dmitry Kravkov30ae438b2011-06-14 01:33:13 +00002220 /* if ETS or all min rates are zeros - disable fairness */
2221 if (BNX2X_IS_ETS_ENABLED(bp)) {
2222 bp->cmng.flags.cmng_enables &=
2223 ~CMNG_FLAGS_PER_PORT_FAIRNESS_VN;
2224 DP(NETIF_MSG_IFUP, "Fairness will be disabled due to ETS\n");
2225 } else if (all_zero) {
Eilon Greensteinb015e3d2009-10-15 00:17:20 -07002226 bp->cmng.flags.cmng_enables &=
2227 ~CMNG_FLAGS_PER_PORT_FAIRNESS_VN;
2228 DP(NETIF_MSG_IFUP, "All MIN values are zeroes"
2229 " fairness will be disabled\n");
2230 } else
2231 bp->cmng.flags.cmng_enables |=
2232 CMNG_FLAGS_PER_PORT_FAIRNESS_VN;
Eilon Greenstein2691d512009-08-12 08:22:08 +00002233}
2234
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002235static void bnx2x_init_vn_minmax(struct bnx2x *bp, int vn)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002236{
2237 struct rate_shaping_vars_per_vn m_rs_vn;
2238 struct fairness_vars_per_vn m_fair_vn;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002239 u32 vn_cfg = bp->mf_config[vn];
David S. Miller8decf862011-09-22 03:23:13 -04002240 int func = func_by_vn(bp, vn);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002241 u16 vn_min_rate, vn_max_rate;
2242 int i;
2243
2244 /* If function is hidden - set min and max to zeroes */
2245 if (vn_cfg & FUNC_MF_CFG_FUNC_HIDE) {
2246 vn_min_rate = 0;
2247 vn_max_rate = 0;
2248
2249 } else {
Dmitry Kravkovfaa6fcb2011-02-28 03:37:20 +00002250 u32 maxCfg = bnx2x_extract_max_cfg(bp, vn_cfg);
2251
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002252 vn_min_rate = ((vn_cfg & FUNC_MF_CFG_MIN_BW_MASK) >>
2253 FUNC_MF_CFG_MIN_BW_SHIFT) * 100;
Dmitry Kravkovfaa6fcb2011-02-28 03:37:20 +00002254 /* If fairness is enabled (not all min rates are zeroes) and
2255 if current min rate is zero - set it to 1.
2256 This is a requirement of the algorithm. */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002257 if (bp->vn_weight_sum && (vn_min_rate == 0))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002258 vn_min_rate = DEF_MIN_RATE;
Dmitry Kravkovfaa6fcb2011-02-28 03:37:20 +00002259
2260 if (IS_MF_SI(bp))
2261 /* maxCfg in percents of linkspeed */
2262 vn_max_rate = (bp->link_vars.line_speed * maxCfg) / 100;
2263 else
2264 /* maxCfg is absolute in 100Mb units */
2265 vn_max_rate = maxCfg * 100;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002266 }
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002267
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002268 DP(NETIF_MSG_IFUP,
Eilon Greensteinb015e3d2009-10-15 00:17:20 -07002269 "func %d: vn_min_rate %d vn_max_rate %d vn_weight_sum %d\n",
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002270 func, vn_min_rate, vn_max_rate, bp->vn_weight_sum);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002271
2272 memset(&m_rs_vn, 0, sizeof(struct rate_shaping_vars_per_vn));
2273 memset(&m_fair_vn, 0, sizeof(struct fairness_vars_per_vn));
2274
2275 /* global vn counter - maximal Mbps for this vn */
2276 m_rs_vn.vn_counter.rate = vn_max_rate;
2277
2278 /* quota - number of bytes transmitted in this period */
2279 m_rs_vn.vn_counter.quota =
2280 (vn_max_rate * RS_PERIODIC_TIMEOUT_USEC) / 8;
2281
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002282 if (bp->vn_weight_sum) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002283 /* credit for each period of the fairness algorithm:
2284 number of bytes in T_FAIR (the vn share the port rate).
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002285 vn_weight_sum should not be larger than 10000, thus
2286 T_FAIR_COEF / (8 * vn_weight_sum) will always be greater
2287 than zero */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002288 m_fair_vn.vn_credit_delta =
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00002289 max_t(u32, (vn_min_rate * (T_FAIR_COEF /
2290 (8 * bp->vn_weight_sum))),
Dmitry Kravkovff80ee02011-02-28 03:37:11 +00002291 (bp->cmng.fair_vars.fair_threshold +
2292 MIN_ABOVE_THRESH));
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00002293 DP(NETIF_MSG_IFUP, "m_fair_vn.vn_credit_delta %d\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002294 m_fair_vn.vn_credit_delta);
2295 }
2296
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002297 /* Store it to internal memory */
2298 for (i = 0; i < sizeof(struct rate_shaping_vars_per_vn)/4; i++)
2299 REG_WR(bp, BAR_XSTRORM_INTMEM +
2300 XSTORM_RATE_SHAPING_PER_VN_VARS_OFFSET(func) + i * 4,
2301 ((u32 *)(&m_rs_vn))[i]);
2302
2303 for (i = 0; i < sizeof(struct fairness_vars_per_vn)/4; i++)
2304 REG_WR(bp, BAR_XSTRORM_INTMEM +
2305 XSTORM_FAIRNESS_PER_VN_VARS_OFFSET(func) + i * 4,
2306 ((u32 *)(&m_fair_vn))[i]);
2307}
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002308
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002309static int bnx2x_get_cmng_fns_mode(struct bnx2x *bp)
2310{
2311 if (CHIP_REV_IS_SLOW(bp))
2312 return CMNG_FNS_NONE;
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00002313 if (IS_MF(bp))
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002314 return CMNG_FNS_MINMAX;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002315
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002316 return CMNG_FNS_NONE;
2317}
2318
Vladislav Zolotarov2ae17f62011-05-04 23:48:23 +00002319void bnx2x_read_mf_cfg(struct bnx2x *bp)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002320{
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08002321 int vn, n = (CHIP_MODE_IS_4_PORT(bp) ? 2 : 1);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002322
2323 if (BP_NOMCP(bp))
2324 return; /* what should be the default bvalue in this case */
2325
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08002326 /* For 2 port configuration the absolute function number formula
2327 * is:
2328 * abs_func = 2 * vn + BP_PORT + BP_PATH
2329 *
2330 * and there are 4 functions per port
2331 *
2332 * For 4 port configuration it is
2333 * abs_func = 4 * vn + 2 * BP_PORT + BP_PATH
2334 *
2335 * and there are 2 functions per port
2336 */
David S. Miller8decf862011-09-22 03:23:13 -04002337 for (vn = VN_0; vn < BP_MAX_VN_NUM(bp); vn++) {
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08002338 int /*abs*/func = n * (2 * vn + BP_PORT(bp)) + BP_PATH(bp);
2339
2340 if (func >= E1H_FUNC_MAX)
2341 break;
2342
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002343 bp->mf_config[vn] =
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002344 MF_CFG_RD(bp, func_mf_config[func].config);
2345 }
2346}
2347
2348static void bnx2x_cmng_fns_init(struct bnx2x *bp, u8 read_cfg, u8 cmng_type)
2349{
2350
2351 if (cmng_type == CMNG_FNS_MINMAX) {
2352 int vn;
2353
2354 /* clear cmng_enables */
2355 bp->cmng.flags.cmng_enables = 0;
2356
2357 /* read mf conf from shmem */
2358 if (read_cfg)
2359 bnx2x_read_mf_cfg(bp);
2360
2361 /* Init rate shaping and fairness contexts */
2362 bnx2x_init_port_minmax(bp);
2363
2364 /* vn_weight_sum and enable fairness if not 0 */
2365 bnx2x_calc_vn_weight_sum(bp);
2366
2367 /* calculate and set min-max rate for each vn */
Dmitry Kravkovc4154f22011-03-06 10:49:25 +00002368 if (bp->port.pmf)
David S. Miller8decf862011-09-22 03:23:13 -04002369 for (vn = VN_0; vn < BP_MAX_VN_NUM(bp); vn++)
Dmitry Kravkovc4154f22011-03-06 10:49:25 +00002370 bnx2x_init_vn_minmax(bp, vn);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002371
2372 /* always enable rate shaping and fairness */
2373 bp->cmng.flags.cmng_enables |=
2374 CMNG_FLAGS_PER_PORT_RATE_SHAPING_VN;
2375 if (!bp->vn_weight_sum)
2376 DP(NETIF_MSG_IFUP, "All MIN values are zeroes"
2377 " fairness will be disabled\n");
2378 return;
2379 }
2380
2381 /* rate shaping and fairness are disabled */
2382 DP(NETIF_MSG_IFUP,
2383 "rate shaping and fairness are disabled\n");
2384}
2385
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002386/* This function is called upon link interrupt */
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002387static void bnx2x_link_attn(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002388{
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002389 /* Make sure that we are synced with the current statistics */
2390 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
2391
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002392 bnx2x_link_update(&bp->link_params, &bp->link_vars);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002393
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002394 if (bp->link_vars.link_up) {
2395
Eilon Greenstein1c063282009-02-12 08:36:43 +00002396 /* dropless flow control */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002397 if (!CHIP_IS_E1(bp) && bp->dropless_fc) {
Eilon Greenstein1c063282009-02-12 08:36:43 +00002398 int port = BP_PORT(bp);
2399 u32 pause_enabled = 0;
2400
2401 if (bp->link_vars.flow_ctrl & BNX2X_FLOW_CTRL_TX)
2402 pause_enabled = 1;
2403
2404 REG_WR(bp, BAR_USTRORM_INTMEM +
Eilon Greensteinca003922009-08-12 22:53:28 -07002405 USTORM_ETH_PAUSE_ENABLED_OFFSET(port),
Eilon Greenstein1c063282009-02-12 08:36:43 +00002406 pause_enabled);
2407 }
2408
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002409 if (bp->link_vars.mac_type != MAC_TYPE_EMAC) {
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002410 struct host_port_stats *pstats;
2411
2412 pstats = bnx2x_sp(bp, port_stats);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002413 /* reset old mac stats */
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002414 memset(&(pstats->mac_stx[0]), 0,
2415 sizeof(struct mac_stx));
2416 }
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07002417 if (bp->state == BNX2X_STATE_OPEN)
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002418 bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
2419 }
2420
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002421 if (bp->link_vars.link_up && bp->link_vars.line_speed) {
2422 int cmng_fns = bnx2x_get_cmng_fns_mode(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002423
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002424 if (cmng_fns != CMNG_FNS_NONE) {
2425 bnx2x_cmng_fns_init(bp, false, cmng_fns);
2426 storm_memset_cmng(bp, &bp->cmng, BP_PORT(bp));
2427 } else
2428 /* rate shaping and fairness are disabled */
2429 DP(NETIF_MSG_IFUP,
2430 "single function mode without fairness\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002431 }
Dmitry Kravkov9fdc3e92011-03-06 10:49:15 +00002432
Vladislav Zolotarov2ae17f62011-05-04 23:48:23 +00002433 __bnx2x_link_report(bp);
2434
Dmitry Kravkov9fdc3e92011-03-06 10:49:15 +00002435 if (IS_MF(bp))
2436 bnx2x_link_sync_notify(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002437}
2438
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00002439void bnx2x__link_status_update(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002440{
Vladislav Zolotarov2ae17f62011-05-04 23:48:23 +00002441 if (bp->state != BNX2X_STATE_OPEN)
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002442 return;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002443
Dmitry Kravkov00253a82011-11-13 04:34:25 +00002444 /* read updated dcb configuration */
2445 bnx2x_dcbx_pmf_update(bp);
2446
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002447 bnx2x_link_status_update(&bp->link_params, &bp->link_vars);
2448
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002449 if (bp->link_vars.link_up)
2450 bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
2451 else
2452 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
2453
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002454 /* indicate link status */
2455 bnx2x_link_report(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002456}
2457
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002458static void bnx2x_pmf_update(struct bnx2x *bp)
2459{
2460 int port = BP_PORT(bp);
2461 u32 val;
2462
2463 bp->port.pmf = 1;
Merav Sicron51c1a582012-03-18 10:33:38 +00002464 DP(BNX2X_MSG_MCP, "pmf %d\n", bp->port.pmf);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002465
Yaniv Rosner3deb8162011-06-14 01:34:33 +00002466 /*
2467 * We need the mb() to ensure the ordering between the writing to
2468 * bp->port.pmf here and reading it from the bnx2x_periodic_task().
2469 */
2470 smp_mb();
2471
2472 /* queue a periodic task */
2473 queue_delayed_work(bnx2x_wq, &bp->period_task, 0);
2474
Dmitry Kravkovef018542011-06-14 01:33:57 +00002475 bnx2x_dcbx_pmf_update(bp);
2476
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002477 /* enable nig attention */
David S. Miller8decf862011-09-22 03:23:13 -04002478 val = (0xff0f | (1 << (BP_VN(bp) + 4)));
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002479 if (bp->common.int_block == INT_BLOCK_HC) {
2480 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, val);
2481 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, val);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002482 } else if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002483 REG_WR(bp, IGU_REG_TRAILING_EDGE_LATCH, val);
2484 REG_WR(bp, IGU_REG_LEADING_EDGE_LATCH, val);
2485 }
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002486
2487 bnx2x_stats_handle(bp, STATS_EVENT_PMF);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002488}
2489
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002490/* end of Link */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002491
2492/* slow path */
2493
2494/*
2495 * General service functions
2496 */
2497
Eilon Greenstein2691d512009-08-12 08:22:08 +00002498/* send the MCP a request, block until there is a reply */
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002499u32 bnx2x_fw_command(struct bnx2x *bp, u32 command, u32 param)
Eilon Greenstein2691d512009-08-12 08:22:08 +00002500{
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002501 int mb_idx = BP_FW_MB_IDX(bp);
Dmitry Kravkova5971d42011-05-25 04:55:51 +00002502 u32 seq;
Eilon Greenstein2691d512009-08-12 08:22:08 +00002503 u32 rc = 0;
2504 u32 cnt = 1;
2505 u8 delay = CHIP_REV_IS_SLOW(bp) ? 100 : 10;
2506
Eilon Greensteinc4ff7cb2009-10-15 00:18:27 -07002507 mutex_lock(&bp->fw_mb_mutex);
Dmitry Kravkova5971d42011-05-25 04:55:51 +00002508 seq = ++bp->fw_seq;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002509 SHMEM_WR(bp, func_mb[mb_idx].drv_mb_param, param);
2510 SHMEM_WR(bp, func_mb[mb_idx].drv_mb_header, (command | seq));
2511
Dmitry Kravkov754a2f52011-06-14 01:34:02 +00002512 DP(BNX2X_MSG_MCP, "wrote command (%x) to FW MB param 0x%08x\n",
2513 (command | seq), param);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002514
2515 do {
2516 /* let the FW do it's magic ... */
2517 msleep(delay);
2518
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002519 rc = SHMEM_RD(bp, func_mb[mb_idx].fw_mb_header);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002520
Eilon Greensteinc4ff7cb2009-10-15 00:18:27 -07002521 /* Give the FW up to 5 second (500*10ms) */
2522 } while ((seq != (rc & FW_MSG_SEQ_NUMBER_MASK)) && (cnt++ < 500));
Eilon Greenstein2691d512009-08-12 08:22:08 +00002523
2524 DP(BNX2X_MSG_MCP, "[after %d ms] read (%x) seq is (%x) from FW MB\n",
2525 cnt*delay, rc, seq);
2526
2527 /* is this a reply to our command? */
2528 if (seq == (rc & FW_MSG_SEQ_NUMBER_MASK))
2529 rc &= FW_MSG_CODE_MASK;
2530 else {
2531 /* FW BUG! */
2532 BNX2X_ERR("FW failed to respond!\n");
2533 bnx2x_fw_dump(bp);
2534 rc = 0;
2535 }
Eilon Greensteinc4ff7cb2009-10-15 00:18:27 -07002536 mutex_unlock(&bp->fw_mb_mutex);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002537
2538 return rc;
2539}
2540
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00002541
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002542void bnx2x_func_init(struct bnx2x *bp, struct bnx2x_func_init_params *p)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002543{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002544 if (CHIP_IS_E1x(bp)) {
2545 struct tstorm_eth_function_common_config tcfg = {0};
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002546
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002547 storm_memset_func_cfg(bp, &tcfg, p->func_id);
2548 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002549
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002550 /* Enable the function in the FW */
2551 storm_memset_vf_to_pf(bp, p->func_id, p->pf_id);
2552 storm_memset_func_en(bp, p->func_id, 1);
2553
2554 /* spq */
2555 if (p->func_flgs & FUNC_FLG_SPQ) {
2556 storm_memset_spq_addr(bp, p->spq_map, p->func_id);
2557 REG_WR(bp, XSEM_REG_FAST_MEMORY +
2558 XSTORM_SPQ_PROD_OFFSET(p->func_id), p->spq_prod);
2559 }
2560}
2561
Ariel Elior6383c0b2011-07-14 08:31:57 +00002562/**
2563 * bnx2x_get_tx_only_flags - Return common flags
2564 *
2565 * @bp device handle
2566 * @fp queue handle
2567 * @zero_stats TRUE if statistics zeroing is needed
2568 *
2569 * Return the flags that are common for the Tx-only and not normal connections.
2570 */
2571static inline unsigned long bnx2x_get_common_flags(struct bnx2x *bp,
2572 struct bnx2x_fastpath *fp,
2573 bool zero_stats)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002574{
2575 unsigned long flags = 0;
2576
2577 /* PF driver will always initialize the Queue to an ACTIVE state */
2578 __set_bit(BNX2X_Q_FLG_ACTIVE, &flags);
2579
Ariel Elior6383c0b2011-07-14 08:31:57 +00002580 /* tx only connections collect statistics (on the same index as the
2581 * parent connection). The statistics are zeroed when the parent
2582 * connection is initialized.
2583 */
Barak Witkowski50f0a562011-12-05 21:52:23 +00002584
2585 __set_bit(BNX2X_Q_FLG_STATS, &flags);
2586 if (zero_stats)
2587 __set_bit(BNX2X_Q_FLG_ZERO_STATS, &flags);
2588
Ariel Elior6383c0b2011-07-14 08:31:57 +00002589
2590 return flags;
2591}
2592
2593static inline unsigned long bnx2x_get_q_flags(struct bnx2x *bp,
2594 struct bnx2x_fastpath *fp,
2595 bool leading)
2596{
2597 unsigned long flags = 0;
2598
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002599 /* calculate other queue flags */
2600 if (IS_MF_SD(bp))
2601 __set_bit(BNX2X_Q_FLG_OV, &flags);
2602
2603 if (IS_FCOE_FP(fp))
2604 __set_bit(BNX2X_Q_FLG_FCOE, &flags);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002605
Vladislav Zolotarovf5219d82011-07-19 01:44:11 +00002606 if (!fp->disable_tpa) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002607 __set_bit(BNX2X_Q_FLG_TPA, &flags);
Vladislav Zolotarovf5219d82011-07-19 01:44:11 +00002608 __set_bit(BNX2X_Q_FLG_TPA_IPV6, &flags);
Dmitry Kravkov621b4d62012-02-20 09:59:08 +00002609 if (fp->mode == TPA_MODE_GRO)
2610 __set_bit(BNX2X_Q_FLG_TPA_GRO, &flags);
Vladislav Zolotarovf5219d82011-07-19 01:44:11 +00002611 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002612
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002613 if (leading) {
2614 __set_bit(BNX2X_Q_FLG_LEADING_RSS, &flags);
2615 __set_bit(BNX2X_Q_FLG_MCAST, &flags);
2616 }
2617
2618 /* Always set HW VLAN stripping */
2619 __set_bit(BNX2X_Q_FLG_VLAN, &flags);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002620
Ariel Elior6383c0b2011-07-14 08:31:57 +00002621
2622 return flags | bnx2x_get_common_flags(bp, fp, true);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002623}
2624
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002625static void bnx2x_pf_q_prep_general(struct bnx2x *bp,
Ariel Elior6383c0b2011-07-14 08:31:57 +00002626 struct bnx2x_fastpath *fp, struct bnx2x_general_setup_params *gen_init,
2627 u8 cos)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002628{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002629 gen_init->stat_id = bnx2x_stats_id(fp);
2630 gen_init->spcl_id = fp->cl_id;
2631
2632 /* Always use mini-jumbo MTU for FCoE L2 ring */
2633 if (IS_FCOE_FP(fp))
2634 gen_init->mtu = BNX2X_FCOE_MINI_JUMBO_MTU;
2635 else
2636 gen_init->mtu = bp->dev->mtu;
Ariel Elior6383c0b2011-07-14 08:31:57 +00002637
2638 gen_init->cos = cos;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002639}
2640
2641static void bnx2x_pf_rx_q_prep(struct bnx2x *bp,
2642 struct bnx2x_fastpath *fp, struct rxq_pause_params *pause,
2643 struct bnx2x_rxq_setup_params *rxq_init)
2644{
2645 u8 max_sge = 0;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002646 u16 sge_sz = 0;
2647 u16 tpa_agg_size = 0;
2648
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002649 if (!fp->disable_tpa) {
David S. Miller8decf862011-09-22 03:23:13 -04002650 pause->sge_th_lo = SGE_TH_LO(bp);
2651 pause->sge_th_hi = SGE_TH_HI(bp);
2652
2653 /* validate SGE ring has enough to cross high threshold */
2654 WARN_ON(bp->dropless_fc &&
2655 pause->sge_th_hi + FW_PREFETCH_CNT >
2656 MAX_RX_SGE_CNT * NUM_RX_SGE_PAGES);
2657
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002658 tpa_agg_size = min_t(u32,
2659 (min_t(u32, 8, MAX_SKB_FRAGS) *
2660 SGE_PAGE_SIZE * PAGES_PER_SGE), 0xffff);
2661 max_sge = SGE_PAGE_ALIGN(bp->dev->mtu) >>
2662 SGE_PAGE_SHIFT;
2663 max_sge = ((max_sge + PAGES_PER_SGE - 1) &
2664 (~(PAGES_PER_SGE-1))) >> PAGES_PER_SGE_SHIFT;
2665 sge_sz = (u16)min_t(u32, SGE_PAGE_SIZE * PAGES_PER_SGE,
2666 0xffff);
2667 }
2668
2669 /* pause - not for e1 */
2670 if (!CHIP_IS_E1(bp)) {
David S. Miller8decf862011-09-22 03:23:13 -04002671 pause->bd_th_lo = BD_TH_LO(bp);
2672 pause->bd_th_hi = BD_TH_HI(bp);
2673
2674 pause->rcq_th_lo = RCQ_TH_LO(bp);
2675 pause->rcq_th_hi = RCQ_TH_HI(bp);
2676 /*
2677 * validate that rings have enough entries to cross
2678 * high thresholds
2679 */
2680 WARN_ON(bp->dropless_fc &&
2681 pause->bd_th_hi + FW_PREFETCH_CNT >
2682 bp->rx_ring_size);
2683 WARN_ON(bp->dropless_fc &&
2684 pause->rcq_th_hi + FW_PREFETCH_CNT >
2685 NUM_RCQ_RINGS * MAX_RCQ_DESC_CNT);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002686
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002687 pause->pri_map = 1;
2688 }
2689
2690 /* rxq setup */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002691 rxq_init->dscr_map = fp->rx_desc_mapping;
2692 rxq_init->sge_map = fp->rx_sge_mapping;
2693 rxq_init->rcq_map = fp->rx_comp_mapping;
2694 rxq_init->rcq_np_map = fp->rx_comp_mapping + BCM_PAGE_SIZE;
Vladislav Zolotarova8c94b92011-02-06 11:21:02 -08002695
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002696 /* This should be a maximum number of data bytes that may be
2697 * placed on the BD (not including paddings).
2698 */
Eric Dumazete52fcb22011-11-14 06:05:34 +00002699 rxq_init->buf_sz = fp->rx_buf_size - BNX2X_FW_RX_ALIGN_START -
2700 BNX2X_FW_RX_ALIGN_END - IP_HEADER_ALIGNMENT_PADDING;
Vladislav Zolotarova8c94b92011-02-06 11:21:02 -08002701
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002702 rxq_init->cl_qzone_id = fp->cl_qzone_id;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002703 rxq_init->tpa_agg_sz = tpa_agg_size;
2704 rxq_init->sge_buf_sz = sge_sz;
2705 rxq_init->max_sges_pkt = max_sge;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002706 rxq_init->rss_engine_id = BP_FUNC(bp);
Yuval Mintz259afa12012-03-12 08:53:10 +00002707 rxq_init->mcast_engine_id = BP_FUNC(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002708
2709 /* Maximum number or simultaneous TPA aggregation for this Queue.
2710 *
2711 * For PF Clients it should be the maximum avaliable number.
2712 * VF driver(s) may want to define it to a smaller value.
2713 */
David S. Miller8decf862011-09-22 03:23:13 -04002714 rxq_init->max_tpa_queues = MAX_AGG_QS(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002715
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002716 rxq_init->cache_line_log = BNX2X_RX_ALIGN_SHIFT;
2717 rxq_init->fw_sb_id = fp->fw_sb_id;
2718
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00002719 if (IS_FCOE_FP(fp))
2720 rxq_init->sb_cq_index = HC_SP_INDEX_ETH_FCOE_RX_CQ_CONS;
2721 else
Ariel Elior6383c0b2011-07-14 08:31:57 +00002722 rxq_init->sb_cq_index = HC_INDEX_ETH_RX_CQ_CONS;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002723}
2724
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002725static void bnx2x_pf_tx_q_prep(struct bnx2x *bp,
Ariel Elior6383c0b2011-07-14 08:31:57 +00002726 struct bnx2x_fastpath *fp, struct bnx2x_txq_setup_params *txq_init,
2727 u8 cos)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002728{
Ariel Elior6383c0b2011-07-14 08:31:57 +00002729 txq_init->dscr_map = fp->txdata[cos].tx_desc_mapping;
2730 txq_init->sb_cq_index = HC_INDEX_ETH_FIRST_TX_CQ_CONS + cos;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002731 txq_init->traffic_type = LLFC_TRAFFIC_TYPE_NW;
2732 txq_init->fw_sb_id = fp->fw_sb_id;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00002733
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002734 /*
2735 * set the tss leading client id for TX classfication ==
2736 * leading RSS client id
2737 */
2738 txq_init->tss_leading_cl_id = bnx2x_fp(bp, 0, cl_id);
2739
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00002740 if (IS_FCOE_FP(fp)) {
2741 txq_init->sb_cq_index = HC_SP_INDEX_ETH_FCOE_TX_CQ_CONS;
2742 txq_init->traffic_type = LLFC_TRAFFIC_TYPE_FCOE;
2743 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002744}
2745
stephen hemminger8d962862010-10-21 07:50:56 +00002746static void bnx2x_pf_init(struct bnx2x *bp)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002747{
2748 struct bnx2x_func_init_params func_init = {0};
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002749 struct event_ring_data eq_data = { {0} };
2750 u16 flags;
2751
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002752 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002753 /* reset IGU PF statistics: MSIX + ATTN */
2754 /* PF */
2755 REG_WR(bp, IGU_REG_STATISTIC_NUM_MESSAGE_SENT +
2756 BNX2X_IGU_STAS_MSG_VF_CNT*4 +
2757 (CHIP_MODE_IS_4_PORT(bp) ?
2758 BP_FUNC(bp) : BP_VN(bp))*4, 0);
2759 /* ATTN */
2760 REG_WR(bp, IGU_REG_STATISTIC_NUM_MESSAGE_SENT +
2761 BNX2X_IGU_STAS_MSG_VF_CNT*4 +
2762 BNX2X_IGU_STAS_MSG_PF_CNT*4 +
2763 (CHIP_MODE_IS_4_PORT(bp) ?
2764 BP_FUNC(bp) : BP_VN(bp))*4, 0);
2765 }
2766
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002767 /* function setup flags */
2768 flags = (FUNC_FLG_STATS | FUNC_FLG_LEADING | FUNC_FLG_SPQ);
2769
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002770 /* This flag is relevant for E1x only.
2771 * E2 doesn't have a TPA configuration in a function level.
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002772 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002773 flags |= (bp->flags & TPA_ENABLE_FLAG) ? FUNC_FLG_TPA : 0;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002774
2775 func_init.func_flgs = flags;
2776 func_init.pf_id = BP_FUNC(bp);
2777 func_init.func_id = BP_FUNC(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002778 func_init.spq_map = bp->spq_mapping;
2779 func_init.spq_prod = bp->spq_prod_idx;
2780
2781 bnx2x_func_init(bp, &func_init);
2782
2783 memset(&(bp->cmng), 0, sizeof(struct cmng_struct_per_port));
2784
2785 /*
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002786 * Congestion management values depend on the link rate
2787 * There is no active link so initial link rate is set to 10 Gbps.
2788 * When the link comes up The congestion management values are
2789 * re-calculated according to the actual link rate.
2790 */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002791 bp->link_vars.line_speed = SPEED_10000;
2792 bnx2x_cmng_fns_init(bp, true, bnx2x_get_cmng_fns_mode(bp));
2793
2794 /* Only the PMF sets the HW */
2795 if (bp->port.pmf)
2796 storm_memset_cmng(bp, &bp->cmng, BP_PORT(bp));
2797
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002798 /* init Event Queue */
2799 eq_data.base_addr.hi = U64_HI(bp->eq_mapping);
2800 eq_data.base_addr.lo = U64_LO(bp->eq_mapping);
2801 eq_data.producer = bp->eq_prod;
2802 eq_data.index_id = HC_SP_INDEX_EQ_CONS;
2803 eq_data.sb_id = DEF_SB_ID;
2804 storm_memset_eq_data(bp, &eq_data, BP_FUNC(bp));
2805}
2806
2807
Eilon Greenstein2691d512009-08-12 08:22:08 +00002808static void bnx2x_e1h_disable(struct bnx2x *bp)
2809{
2810 int port = BP_PORT(bp);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002811
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002812 bnx2x_tx_disable(bp);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002813
2814 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 0);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002815}
2816
2817static void bnx2x_e1h_enable(struct bnx2x *bp)
2818{
2819 int port = BP_PORT(bp);
2820
2821 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 1);
2822
Eilon Greenstein2691d512009-08-12 08:22:08 +00002823 /* Tx queue should be only reenabled */
2824 netif_tx_wake_all_queues(bp->dev);
2825
Eilon Greenstein061bc702009-10-15 00:18:47 -07002826 /*
2827 * Should not call netif_carrier_on since it will be called if the link
2828 * is up when checking for link state
2829 */
Eilon Greenstein2691d512009-08-12 08:22:08 +00002830}
2831
Barak Witkowski1d187b32011-12-05 22:41:50 +00002832#define DRV_INFO_ETH_STAT_NUM_MACS_REQUIRED 3
2833
2834static void bnx2x_drv_info_ether_stat(struct bnx2x *bp)
2835{
2836 struct eth_stats_info *ether_stat =
2837 &bp->slowpath->drv_info_to_mcp.ether_stat;
2838
2839 /* leave last char as NULL */
2840 memcpy(ether_stat->version, DRV_MODULE_VERSION,
2841 ETH_STAT_INFO_VERSION_LEN - 1);
2842
2843 bp->fp[0].mac_obj.get_n_elements(bp, &bp->fp[0].mac_obj,
2844 DRV_INFO_ETH_STAT_NUM_MACS_REQUIRED,
2845 ether_stat->mac_local);
2846
2847 ether_stat->mtu_size = bp->dev->mtu;
2848
2849 if (bp->dev->features & NETIF_F_RXCSUM)
2850 ether_stat->feature_flags |= FEATURE_ETH_CHKSUM_OFFLOAD_MASK;
2851 if (bp->dev->features & NETIF_F_TSO)
2852 ether_stat->feature_flags |= FEATURE_ETH_LSO_MASK;
2853 ether_stat->feature_flags |= bp->common.boot_mode;
2854
2855 ether_stat->promiscuous_mode = (bp->dev->flags & IFF_PROMISC) ? 1 : 0;
2856
2857 ether_stat->txq_size = bp->tx_ring_size;
2858 ether_stat->rxq_size = bp->rx_ring_size;
2859}
2860
2861static void bnx2x_drv_info_fcoe_stat(struct bnx2x *bp)
2862{
Michael Chanf2fd5c32011-12-06 10:58:08 +00002863#ifdef BCM_CNIC
Barak Witkowski1d187b32011-12-05 22:41:50 +00002864 struct bnx2x_dcbx_app_params *app = &bp->dcbx_port_params.app;
2865 struct fcoe_stats_info *fcoe_stat =
2866 &bp->slowpath->drv_info_to_mcp.fcoe_stat;
2867
2868 memcpy(fcoe_stat->mac_local, bp->fip_mac, ETH_ALEN);
2869
2870 fcoe_stat->qos_priority =
2871 app->traffic_type_priority[LLFC_TRAFFIC_TYPE_FCOE];
2872
2873 /* insert FCoE stats from ramrod response */
2874 if (!NO_FCOE(bp)) {
2875 struct tstorm_per_queue_stats *fcoe_q_tstorm_stats =
2876 &bp->fw_stats_data->queue_stats[FCOE_IDX].
2877 tstorm_queue_statistics;
2878
2879 struct xstorm_per_queue_stats *fcoe_q_xstorm_stats =
2880 &bp->fw_stats_data->queue_stats[FCOE_IDX].
2881 xstorm_queue_statistics;
2882
2883 struct fcoe_statistics_params *fw_fcoe_stat =
2884 &bp->fw_stats_data->fcoe;
2885
2886 ADD_64(fcoe_stat->rx_bytes_hi, 0, fcoe_stat->rx_bytes_lo,
2887 fw_fcoe_stat->rx_stat0.fcoe_rx_byte_cnt);
2888
2889 ADD_64(fcoe_stat->rx_bytes_hi,
2890 fcoe_q_tstorm_stats->rcv_ucast_bytes.hi,
2891 fcoe_stat->rx_bytes_lo,
2892 fcoe_q_tstorm_stats->rcv_ucast_bytes.lo);
2893
2894 ADD_64(fcoe_stat->rx_bytes_hi,
2895 fcoe_q_tstorm_stats->rcv_bcast_bytes.hi,
2896 fcoe_stat->rx_bytes_lo,
2897 fcoe_q_tstorm_stats->rcv_bcast_bytes.lo);
2898
2899 ADD_64(fcoe_stat->rx_bytes_hi,
2900 fcoe_q_tstorm_stats->rcv_mcast_bytes.hi,
2901 fcoe_stat->rx_bytes_lo,
2902 fcoe_q_tstorm_stats->rcv_mcast_bytes.lo);
2903
2904 ADD_64(fcoe_stat->rx_frames_hi, 0, fcoe_stat->rx_frames_lo,
2905 fw_fcoe_stat->rx_stat0.fcoe_rx_pkt_cnt);
2906
2907 ADD_64(fcoe_stat->rx_frames_hi, 0, fcoe_stat->rx_frames_lo,
2908 fcoe_q_tstorm_stats->rcv_ucast_pkts);
2909
2910 ADD_64(fcoe_stat->rx_frames_hi, 0, fcoe_stat->rx_frames_lo,
2911 fcoe_q_tstorm_stats->rcv_bcast_pkts);
2912
2913 ADD_64(fcoe_stat->rx_frames_hi, 0, fcoe_stat->rx_frames_lo,
Barak Witkowskif33f1fc2011-12-07 03:45:36 +00002914 fcoe_q_tstorm_stats->rcv_mcast_pkts);
Barak Witkowski1d187b32011-12-05 22:41:50 +00002915
2916 ADD_64(fcoe_stat->tx_bytes_hi, 0, fcoe_stat->tx_bytes_lo,
2917 fw_fcoe_stat->tx_stat.fcoe_tx_byte_cnt);
2918
2919 ADD_64(fcoe_stat->tx_bytes_hi,
2920 fcoe_q_xstorm_stats->ucast_bytes_sent.hi,
2921 fcoe_stat->tx_bytes_lo,
2922 fcoe_q_xstorm_stats->ucast_bytes_sent.lo);
2923
2924 ADD_64(fcoe_stat->tx_bytes_hi,
2925 fcoe_q_xstorm_stats->bcast_bytes_sent.hi,
2926 fcoe_stat->tx_bytes_lo,
2927 fcoe_q_xstorm_stats->bcast_bytes_sent.lo);
2928
2929 ADD_64(fcoe_stat->tx_bytes_hi,
2930 fcoe_q_xstorm_stats->mcast_bytes_sent.hi,
2931 fcoe_stat->tx_bytes_lo,
2932 fcoe_q_xstorm_stats->mcast_bytes_sent.lo);
2933
2934 ADD_64(fcoe_stat->tx_frames_hi, 0, fcoe_stat->tx_frames_lo,
2935 fw_fcoe_stat->tx_stat.fcoe_tx_pkt_cnt);
2936
2937 ADD_64(fcoe_stat->tx_frames_hi, 0, fcoe_stat->tx_frames_lo,
2938 fcoe_q_xstorm_stats->ucast_pkts_sent);
2939
2940 ADD_64(fcoe_stat->tx_frames_hi, 0, fcoe_stat->tx_frames_lo,
2941 fcoe_q_xstorm_stats->bcast_pkts_sent);
2942
2943 ADD_64(fcoe_stat->tx_frames_hi, 0, fcoe_stat->tx_frames_lo,
2944 fcoe_q_xstorm_stats->mcast_pkts_sent);
2945 }
2946
Barak Witkowski1d187b32011-12-05 22:41:50 +00002947 /* ask L5 driver to add data to the struct */
2948 bnx2x_cnic_notify(bp, CNIC_CTL_FCOE_STATS_GET_CMD);
2949#endif
2950}
2951
2952static void bnx2x_drv_info_iscsi_stat(struct bnx2x *bp)
2953{
Michael Chanf2fd5c32011-12-06 10:58:08 +00002954#ifdef BCM_CNIC
Barak Witkowski1d187b32011-12-05 22:41:50 +00002955 struct bnx2x_dcbx_app_params *app = &bp->dcbx_port_params.app;
2956 struct iscsi_stats_info *iscsi_stat =
2957 &bp->slowpath->drv_info_to_mcp.iscsi_stat;
2958
2959 memcpy(iscsi_stat->mac_local, bp->cnic_eth_dev.iscsi_mac, ETH_ALEN);
2960
2961 iscsi_stat->qos_priority =
2962 app->traffic_type_priority[LLFC_TRAFFIC_TYPE_ISCSI];
2963
Barak Witkowski1d187b32011-12-05 22:41:50 +00002964 /* ask L5 driver to add data to the struct */
2965 bnx2x_cnic_notify(bp, CNIC_CTL_ISCSI_STATS_GET_CMD);
2966#endif
2967}
2968
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08002969/* called due to MCP event (on pmf):
2970 * reread new bandwidth configuration
2971 * configure FW
2972 * notify others function about the change
2973 */
2974static inline void bnx2x_config_mf_bw(struct bnx2x *bp)
2975{
2976 if (bp->link_vars.link_up) {
2977 bnx2x_cmng_fns_init(bp, true, CMNG_FNS_MINMAX);
2978 bnx2x_link_sync_notify(bp);
2979 }
2980 storm_memset_cmng(bp, &bp->cmng, BP_PORT(bp));
2981}
2982
2983static inline void bnx2x_set_mf_bw(struct bnx2x *bp)
2984{
2985 bnx2x_config_mf_bw(bp);
2986 bnx2x_fw_command(bp, DRV_MSG_CODE_SET_MF_BW_ACK, 0);
2987}
2988
Barak Witkowski1d187b32011-12-05 22:41:50 +00002989static void bnx2x_handle_drv_info_req(struct bnx2x *bp)
2990{
2991 enum drv_info_opcode op_code;
2992 u32 drv_info_ctl = SHMEM2_RD(bp, drv_info_control);
2993
2994 /* if drv_info version supported by MFW doesn't match - send NACK */
2995 if ((drv_info_ctl & DRV_INFO_CONTROL_VER_MASK) != DRV_INFO_CUR_VER) {
2996 bnx2x_fw_command(bp, DRV_MSG_CODE_DRV_INFO_NACK, 0);
2997 return;
2998 }
2999
3000 op_code = (drv_info_ctl & DRV_INFO_CONTROL_OP_CODE_MASK) >>
3001 DRV_INFO_CONTROL_OP_CODE_SHIFT;
3002
3003 memset(&bp->slowpath->drv_info_to_mcp, 0,
3004 sizeof(union drv_info_to_mcp));
3005
3006 switch (op_code) {
3007 case ETH_STATS_OPCODE:
3008 bnx2x_drv_info_ether_stat(bp);
3009 break;
3010 case FCOE_STATS_OPCODE:
3011 bnx2x_drv_info_fcoe_stat(bp);
3012 break;
3013 case ISCSI_STATS_OPCODE:
3014 bnx2x_drv_info_iscsi_stat(bp);
3015 break;
3016 default:
3017 /* if op code isn't supported - send NACK */
3018 bnx2x_fw_command(bp, DRV_MSG_CODE_DRV_INFO_NACK, 0);
3019 return;
3020 }
3021
3022 /* if we got drv_info attn from MFW then these fields are defined in
3023 * shmem2 for sure
3024 */
3025 SHMEM2_WR(bp, drv_info_host_addr_lo,
3026 U64_LO(bnx2x_sp_mapping(bp, drv_info_to_mcp)));
3027 SHMEM2_WR(bp, drv_info_host_addr_hi,
3028 U64_HI(bnx2x_sp_mapping(bp, drv_info_to_mcp)));
3029
3030 bnx2x_fw_command(bp, DRV_MSG_CODE_DRV_INFO_ACK, 0);
3031}
3032
Eilon Greenstein2691d512009-08-12 08:22:08 +00003033static void bnx2x_dcc_event(struct bnx2x *bp, u32 dcc_event)
3034{
Eilon Greenstein2691d512009-08-12 08:22:08 +00003035 DP(BNX2X_MSG_MCP, "dcc_event 0x%x\n", dcc_event);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003036
3037 if (dcc_event & DRV_STATUS_DCC_DISABLE_ENABLE_PF) {
3038
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07003039 /*
3040 * This is the only place besides the function initialization
3041 * where the bp->flags can change so it is done without any
3042 * locks
3043 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003044 if (bp->mf_config[BP_VN(bp)] & FUNC_MF_CFG_FUNC_DISABLED) {
Merav Sicron51c1a582012-03-18 10:33:38 +00003045 DP(BNX2X_MSG_MCP, "mf_cfg function disabled\n");
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07003046 bp->flags |= MF_FUNC_DIS;
Eilon Greenstein2691d512009-08-12 08:22:08 +00003047
3048 bnx2x_e1h_disable(bp);
3049 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +00003050 DP(BNX2X_MSG_MCP, "mf_cfg function enabled\n");
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07003051 bp->flags &= ~MF_FUNC_DIS;
Eilon Greenstein2691d512009-08-12 08:22:08 +00003052
3053 bnx2x_e1h_enable(bp);
3054 }
3055 dcc_event &= ~DRV_STATUS_DCC_DISABLE_ENABLE_PF;
3056 }
3057 if (dcc_event & DRV_STATUS_DCC_BANDWIDTH_ALLOCATION) {
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08003058 bnx2x_config_mf_bw(bp);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003059 dcc_event &= ~DRV_STATUS_DCC_BANDWIDTH_ALLOCATION;
3060 }
3061
3062 /* Report results to MCP */
3063 if (dcc_event)
Yaniv Rosnera22f0782010-09-07 11:41:20 +00003064 bnx2x_fw_command(bp, DRV_MSG_CODE_DCC_FAILURE, 0);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003065 else
Yaniv Rosnera22f0782010-09-07 11:41:20 +00003066 bnx2x_fw_command(bp, DRV_MSG_CODE_DCC_OK, 0);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003067}
3068
Michael Chan28912902009-10-10 13:46:53 +00003069/* must be called under the spq lock */
3070static inline struct eth_spe *bnx2x_sp_get_next(struct bnx2x *bp)
3071{
3072 struct eth_spe *next_spe = bp->spq_prod_bd;
3073
3074 if (bp->spq_prod_bd == bp->spq_last_bd) {
3075 bp->spq_prod_bd = bp->spq;
3076 bp->spq_prod_idx = 0;
Merav Sicron51c1a582012-03-18 10:33:38 +00003077 DP(BNX2X_MSG_SP, "end of spq\n");
Michael Chan28912902009-10-10 13:46:53 +00003078 } else {
3079 bp->spq_prod_bd++;
3080 bp->spq_prod_idx++;
3081 }
3082 return next_spe;
3083}
3084
3085/* must be called under the spq lock */
3086static inline void bnx2x_sp_prod_update(struct bnx2x *bp)
3087{
3088 int func = BP_FUNC(bp);
3089
Vladislav Zolotarov53e51e22011-07-19 01:45:02 +00003090 /*
3091 * Make sure that BD data is updated before writing the producer:
3092 * BD data is written to the memory, the producer is read from the
3093 * memory, thus we need a full memory barrier to ensure the ordering.
3094 */
3095 mb();
Michael Chan28912902009-10-10 13:46:53 +00003096
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003097 REG_WR16(bp, BAR_XSTRORM_INTMEM + XSTORM_SPQ_PROD_OFFSET(func),
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00003098 bp->spq_prod_idx);
Michael Chan28912902009-10-10 13:46:53 +00003099 mmiowb();
3100}
3101
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003102/**
3103 * bnx2x_is_contextless_ramrod - check if the current command ends on EQ
3104 *
3105 * @cmd: command to check
3106 * @cmd_type: command type
3107 */
3108static inline bool bnx2x_is_contextless_ramrod(int cmd, int cmd_type)
3109{
3110 if ((cmd_type == NONE_CONNECTION_TYPE) ||
Ariel Elior6383c0b2011-07-14 08:31:57 +00003111 (cmd == RAMROD_CMD_ID_ETH_FORWARD_SETUP) ||
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003112 (cmd == RAMROD_CMD_ID_ETH_CLASSIFICATION_RULES) ||
3113 (cmd == RAMROD_CMD_ID_ETH_FILTER_RULES) ||
3114 (cmd == RAMROD_CMD_ID_ETH_MULTICAST_RULES) ||
3115 (cmd == RAMROD_CMD_ID_ETH_SET_MAC) ||
3116 (cmd == RAMROD_CMD_ID_ETH_RSS_UPDATE))
3117 return true;
3118 else
3119 return false;
3120
3121}
3122
3123
3124/**
3125 * bnx2x_sp_post - place a single command on an SP ring
3126 *
3127 * @bp: driver handle
3128 * @command: command to place (e.g. SETUP, FILTER_RULES, etc.)
3129 * @cid: SW CID the command is related to
3130 * @data_hi: command private data address (high 32 bits)
3131 * @data_lo: command private data address (low 32 bits)
3132 * @cmd_type: command type (e.g. NONE, ETH)
3133 *
3134 * SP data is handled as if it's always an address pair, thus data fields are
3135 * not swapped to little endian in upper functions. Instead this function swaps
3136 * data as if it's two u32 fields.
3137 */
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00003138int bnx2x_sp_post(struct bnx2x *bp, int command, int cid,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003139 u32 data_hi, u32 data_lo, int cmd_type)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003140{
Michael Chan28912902009-10-10 13:46:53 +00003141 struct eth_spe *spe;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003142 u16 type;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003143 bool common = bnx2x_is_contextless_ramrod(command, cmd_type);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003144
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003145#ifdef BNX2X_STOP_ON_ERROR
Merav Sicron51c1a582012-03-18 10:33:38 +00003146 if (unlikely(bp->panic)) {
3147 BNX2X_ERR("Can't post SP when there is panic\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003148 return -EIO;
Merav Sicron51c1a582012-03-18 10:33:38 +00003149 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003150#endif
3151
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003152 spin_lock_bh(&bp->spq_lock);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003153
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08003154 if (common) {
3155 if (!atomic_read(&bp->eq_spq_left)) {
3156 BNX2X_ERR("BUG! EQ ring full!\n");
3157 spin_unlock_bh(&bp->spq_lock);
3158 bnx2x_panic();
3159 return -EBUSY;
3160 }
3161 } else if (!atomic_read(&bp->cq_spq_left)) {
3162 BNX2X_ERR("BUG! SPQ ring full!\n");
3163 spin_unlock_bh(&bp->spq_lock);
3164 bnx2x_panic();
3165 return -EBUSY;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003166 }
Eliezer Tamirf1410642008-02-28 11:51:50 -08003167
Michael Chan28912902009-10-10 13:46:53 +00003168 spe = bnx2x_sp_get_next(bp);
3169
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003170 /* CID needs port number to be encoded int it */
Michael Chan28912902009-10-10 13:46:53 +00003171 spe->hdr.conn_and_cmd_data =
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00003172 cpu_to_le32((command << SPE_HDR_CMD_ID_SHIFT) |
3173 HW_CID(bp, cid));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003174
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003175 type = (cmd_type << SPE_HDR_CONN_TYPE_SHIFT) & SPE_HDR_CONN_TYPE;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003176
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003177 type |= ((BP_FUNC(bp) << SPE_HDR_FUNCTION_ID_SHIFT) &
3178 SPE_HDR_FUNCTION_ID);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003179
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003180 spe->hdr.type = cpu_to_le16(type);
3181
3182 spe->data.update_data_addr.hi = cpu_to_le32(data_hi);
3183 spe->data.update_data_addr.lo = cpu_to_le32(data_lo);
3184
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00003185 /*
3186 * It's ok if the actual decrement is issued towards the memory
3187 * somewhere between the spin_lock and spin_unlock. Thus no
3188 * more explict memory barrier is needed.
3189 */
3190 if (common)
3191 atomic_dec(&bp->eq_spq_left);
3192 else
3193 atomic_dec(&bp->cq_spq_left);
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08003194
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003195
Merav Sicron51c1a582012-03-18 10:33:38 +00003196 DP(BNX2X_MSG_SP,
3197 "SPQE[%x] (%x:%x) (cmd, common?) (%d,%d) hw_cid %x data (%x:%x) type(0x%x) left (CQ, EQ) (%x,%x)\n",
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00003198 bp->spq_prod_idx, (u32)U64_HI(bp->spq_mapping),
3199 (u32)(U64_LO(bp->spq_mapping) +
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00003200 (void *)bp->spq_prod_bd - (void *)bp->spq), command, common,
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08003201 HW_CID(bp, cid), data_hi, data_lo, type,
3202 atomic_read(&bp->cq_spq_left), atomic_read(&bp->eq_spq_left));
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00003203
Michael Chan28912902009-10-10 13:46:53 +00003204 bnx2x_sp_prod_update(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003205 spin_unlock_bh(&bp->spq_lock);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003206 return 0;
3207}
3208
3209/* acquire split MCP access lock register */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07003210static int bnx2x_acquire_alr(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003211{
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003212 u32 j, val;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003213 int rc = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003214
3215 might_sleep();
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003216 for (j = 0; j < 1000; j++) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003217 val = (1UL << 31);
3218 REG_WR(bp, GRCBASE_MCP + 0x9c, val);
3219 val = REG_RD(bp, GRCBASE_MCP + 0x9c);
3220 if (val & (1L << 31))
3221 break;
3222
3223 msleep(5);
3224 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003225 if (!(val & (1L << 31))) {
Eilon Greenstein19680c42008-08-13 15:47:33 -07003226 BNX2X_ERR("Cannot acquire MCP access lock register\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003227 rc = -EBUSY;
3228 }
3229
3230 return rc;
3231}
3232
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07003233/* release split MCP access lock register */
3234static void bnx2x_release_alr(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003235{
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003236 REG_WR(bp, GRCBASE_MCP + 0x9c, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003237}
3238
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003239#define BNX2X_DEF_SB_ATT_IDX 0x0001
3240#define BNX2X_DEF_SB_IDX 0x0002
3241
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003242static inline u16 bnx2x_update_dsb_idx(struct bnx2x *bp)
3243{
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003244 struct host_sp_status_block *def_sb = bp->def_status_blk;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003245 u16 rc = 0;
3246
3247 barrier(); /* status block is written to by the chip */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003248 if (bp->def_att_idx != def_sb->atten_status_block.attn_bits_index) {
3249 bp->def_att_idx = def_sb->atten_status_block.attn_bits_index;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003250 rc |= BNX2X_DEF_SB_ATT_IDX;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003251 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003252
3253 if (bp->def_idx != def_sb->sp_sb.running_index) {
3254 bp->def_idx = def_sb->sp_sb.running_index;
3255 rc |= BNX2X_DEF_SB_IDX;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003256 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003257
3258 /* Do not reorder: indecies reading should complete before handling */
3259 barrier();
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003260 return rc;
3261}
3262
3263/*
3264 * slow path service functions
3265 */
3266
3267static void bnx2x_attn_int_asserted(struct bnx2x *bp, u32 asserted)
3268{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003269 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003270 u32 aeu_addr = port ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
3271 MISC_REG_AEU_MASK_ATTN_FUNC_0;
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003272 u32 nig_int_mask_addr = port ? NIG_REG_MASK_INTERRUPT_PORT1 :
3273 NIG_REG_MASK_INTERRUPT_PORT0;
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003274 u32 aeu_mask;
Eilon Greenstein87942b42009-02-12 08:36:49 +00003275 u32 nig_mask = 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003276 u32 reg_addr;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003277
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003278 if (bp->attn_state & asserted)
3279 BNX2X_ERR("IGU ERROR\n");
3280
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003281 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
3282 aeu_mask = REG_RD(bp, aeu_addr);
3283
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003284 DP(NETIF_MSG_HW, "aeu_mask %x newly asserted %x\n",
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003285 aeu_mask, asserted);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003286 aeu_mask &= ~(asserted & 0x3ff);
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003287 DP(NETIF_MSG_HW, "new mask %x\n", aeu_mask);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003288
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003289 REG_WR(bp, aeu_addr, aeu_mask);
3290 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003291
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003292 DP(NETIF_MSG_HW, "attn_state %x\n", bp->attn_state);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003293 bp->attn_state |= asserted;
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003294 DP(NETIF_MSG_HW, "new state %x\n", bp->attn_state);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003295
3296 if (asserted & ATTN_HARD_WIRED_MASK) {
3297 if (asserted & ATTN_NIG_FOR_FUNC) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003298
Eilon Greensteina5e9a7c2009-01-14 21:26:01 -08003299 bnx2x_acquire_phy_lock(bp);
3300
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003301 /* save nig interrupt mask */
Eilon Greenstein87942b42009-02-12 08:36:49 +00003302 nig_mask = REG_RD(bp, nig_int_mask_addr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003303
Yaniv Rosner361c3912011-06-14 01:33:19 +00003304 /* If nig_mask is not set, no need to call the update
3305 * function.
3306 */
3307 if (nig_mask) {
3308 REG_WR(bp, nig_int_mask_addr, 0);
3309
3310 bnx2x_link_attn(bp);
3311 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003312
3313 /* handle unicore attn? */
3314 }
3315 if (asserted & ATTN_SW_TIMER_4_FUNC)
3316 DP(NETIF_MSG_HW, "ATTN_SW_TIMER_4_FUNC!\n");
3317
3318 if (asserted & GPIO_2_FUNC)
3319 DP(NETIF_MSG_HW, "GPIO_2_FUNC!\n");
3320
3321 if (asserted & GPIO_3_FUNC)
3322 DP(NETIF_MSG_HW, "GPIO_3_FUNC!\n");
3323
3324 if (asserted & GPIO_4_FUNC)
3325 DP(NETIF_MSG_HW, "GPIO_4_FUNC!\n");
3326
3327 if (port == 0) {
3328 if (asserted & ATTN_GENERAL_ATTN_1) {
3329 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_1!\n");
3330 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_1, 0x0);
3331 }
3332 if (asserted & ATTN_GENERAL_ATTN_2) {
3333 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_2!\n");
3334 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_2, 0x0);
3335 }
3336 if (asserted & ATTN_GENERAL_ATTN_3) {
3337 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_3!\n");
3338 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_3, 0x0);
3339 }
3340 } else {
3341 if (asserted & ATTN_GENERAL_ATTN_4) {
3342 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_4!\n");
3343 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_4, 0x0);
3344 }
3345 if (asserted & ATTN_GENERAL_ATTN_5) {
3346 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_5!\n");
3347 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_5, 0x0);
3348 }
3349 if (asserted & ATTN_GENERAL_ATTN_6) {
3350 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_6!\n");
3351 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_6, 0x0);
3352 }
3353 }
3354
3355 } /* if hardwired */
3356
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003357 if (bp->common.int_block == INT_BLOCK_HC)
3358 reg_addr = (HC_REG_COMMAND_REG + port*32 +
3359 COMMAND_REG_ATTN_BITS_SET);
3360 else
3361 reg_addr = (BAR_IGU_INTMEM + IGU_CMD_ATTN_BIT_SET_UPPER*8);
3362
3363 DP(NETIF_MSG_HW, "about to mask 0x%08x at %s addr 0x%x\n", asserted,
3364 (bp->common.int_block == INT_BLOCK_HC) ? "HC" : "IGU", reg_addr);
3365 REG_WR(bp, reg_addr, asserted);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003366
3367 /* now set back the mask */
Eilon Greensteina5e9a7c2009-01-14 21:26:01 -08003368 if (asserted & ATTN_NIG_FOR_FUNC) {
Eilon Greenstein87942b42009-02-12 08:36:49 +00003369 REG_WR(bp, nig_int_mask_addr, nig_mask);
Eilon Greensteina5e9a7c2009-01-14 21:26:01 -08003370 bnx2x_release_phy_lock(bp);
3371 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003372}
3373
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003374static inline void bnx2x_fan_failure(struct bnx2x *bp)
3375{
3376 int port = BP_PORT(bp);
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00003377 u32 ext_phy_config;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003378 /* mark the failure */
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00003379 ext_phy_config =
3380 SHMEM_RD(bp,
3381 dev_info.port_hw_config[port].external_phy_config);
3382
3383 ext_phy_config &= ~PORT_HW_CFG_XGXS_EXT_PHY_TYPE_MASK;
3384 ext_phy_config |= PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003385 SHMEM_WR(bp, dev_info.port_hw_config[port].external_phy_config,
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00003386 ext_phy_config);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003387
3388 /* log the failure */
Merav Sicron51c1a582012-03-18 10:33:38 +00003389 netdev_err(bp->dev, "Fan Failure on Network Controller has caused the driver to shutdown the card to prevent permanent damage.\n"
3390 "Please contact OEM Support for assistance\n");
Ariel Elior83048592011-11-13 04:34:29 +00003391
3392 /*
3393 * Scheudle device reset (unload)
3394 * This is due to some boards consuming sufficient power when driver is
3395 * up to overheat if fan fails.
3396 */
3397 smp_mb__before_clear_bit();
3398 set_bit(BNX2X_SP_RTNL_FAN_FAILURE, &bp->sp_rtnl_state);
3399 smp_mb__after_clear_bit();
3400 schedule_delayed_work(&bp->sp_rtnl_task, 0);
3401
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003402}
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00003403
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003404static inline void bnx2x_attn_int_deasserted0(struct bnx2x *bp, u32 attn)
3405{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003406 int port = BP_PORT(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003407 int reg_offset;
Yaniv Rosnerd90d96b2010-09-07 11:41:04 +00003408 u32 val;
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003409
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003410 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0 :
3411 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003412
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003413 if (attn & AEU_INPUTS_ATTN_BITS_SPIO5) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003414
3415 val = REG_RD(bp, reg_offset);
3416 val &= ~AEU_INPUTS_ATTN_BITS_SPIO5;
3417 REG_WR(bp, reg_offset, val);
3418
3419 BNX2X_ERR("SPIO5 hw attention\n");
3420
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003421 /* Fan failure attention */
Yaniv Rosnerd90d96b2010-09-07 11:41:04 +00003422 bnx2x_hw_reset_phy(&bp->link_params);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003423 bnx2x_fan_failure(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003424 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003425
Yaniv Rosner3deb8162011-06-14 01:34:33 +00003426 if ((attn & bp->link_vars.aeu_int_mask) && bp->port.pmf) {
Eilon Greenstein589abe32009-02-12 08:36:55 +00003427 bnx2x_acquire_phy_lock(bp);
3428 bnx2x_handle_module_detect_int(&bp->link_params);
3429 bnx2x_release_phy_lock(bp);
3430 }
3431
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003432 if (attn & HW_INTERRUT_ASSERT_SET_0) {
3433
3434 val = REG_RD(bp, reg_offset);
3435 val &= ~(attn & HW_INTERRUT_ASSERT_SET_0);
3436 REG_WR(bp, reg_offset, val);
3437
3438 BNX2X_ERR("FATAL HW block attention set0 0x%x\n",
Eilon Greenstein0fc5d002009-08-12 08:24:05 +00003439 (u32)(attn & HW_INTERRUT_ASSERT_SET_0));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003440 bnx2x_panic();
3441 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003442}
3443
3444static inline void bnx2x_attn_int_deasserted1(struct bnx2x *bp, u32 attn)
3445{
3446 u32 val;
3447
Eilon Greenstein0626b892009-02-12 08:38:14 +00003448 if (attn & AEU_INPUTS_ATTN_BITS_DOORBELLQ_HW_INTERRUPT) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003449
3450 val = REG_RD(bp, DORQ_REG_DORQ_INT_STS_CLR);
3451 BNX2X_ERR("DB hw attention 0x%x\n", val);
3452 /* DORQ discard attention */
3453 if (val & 0x2)
3454 BNX2X_ERR("FATAL error from DORQ\n");
3455 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003456
3457 if (attn & HW_INTERRUT_ASSERT_SET_1) {
3458
3459 int port = BP_PORT(bp);
3460 int reg_offset;
3461
3462 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_1 :
3463 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_1);
3464
3465 val = REG_RD(bp, reg_offset);
3466 val &= ~(attn & HW_INTERRUT_ASSERT_SET_1);
3467 REG_WR(bp, reg_offset, val);
3468
3469 BNX2X_ERR("FATAL HW block attention set1 0x%x\n",
Eilon Greenstein0fc5d002009-08-12 08:24:05 +00003470 (u32)(attn & HW_INTERRUT_ASSERT_SET_1));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003471 bnx2x_panic();
3472 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003473}
3474
3475static inline void bnx2x_attn_int_deasserted2(struct bnx2x *bp, u32 attn)
3476{
3477 u32 val;
3478
3479 if (attn & AEU_INPUTS_ATTN_BITS_CFC_HW_INTERRUPT) {
3480
3481 val = REG_RD(bp, CFC_REG_CFC_INT_STS_CLR);
3482 BNX2X_ERR("CFC hw attention 0x%x\n", val);
3483 /* CFC error attention */
3484 if (val & 0x2)
3485 BNX2X_ERR("FATAL error from CFC\n");
3486 }
3487
3488 if (attn & AEU_INPUTS_ATTN_BITS_PXP_HW_INTERRUPT) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003489 val = REG_RD(bp, PXP_REG_PXP_INT_STS_CLR_0);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003490 BNX2X_ERR("PXP hw attention-0 0x%x\n", val);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003491 /* RQ_USDMDP_FIFO_OVERFLOW */
3492 if (val & 0x18000)
3493 BNX2X_ERR("FATAL error from PXP\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003494
3495 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003496 val = REG_RD(bp, PXP_REG_PXP_INT_STS_CLR_1);
3497 BNX2X_ERR("PXP hw attention-1 0x%x\n", val);
3498 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003499 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003500
3501 if (attn & HW_INTERRUT_ASSERT_SET_2) {
3502
3503 int port = BP_PORT(bp);
3504 int reg_offset;
3505
3506 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_2 :
3507 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_2);
3508
3509 val = REG_RD(bp, reg_offset);
3510 val &= ~(attn & HW_INTERRUT_ASSERT_SET_2);
3511 REG_WR(bp, reg_offset, val);
3512
3513 BNX2X_ERR("FATAL HW block attention set2 0x%x\n",
Eilon Greenstein0fc5d002009-08-12 08:24:05 +00003514 (u32)(attn & HW_INTERRUT_ASSERT_SET_2));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003515 bnx2x_panic();
3516 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003517}
3518
3519static inline void bnx2x_attn_int_deasserted3(struct bnx2x *bp, u32 attn)
3520{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003521 u32 val;
3522
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003523 if (attn & EVEREST_GEN_ATTN_IN_USE_MASK) {
3524
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003525 if (attn & BNX2X_PMF_LINK_ASSERT) {
3526 int func = BP_FUNC(bp);
3527
3528 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + func*4, 0);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003529 bp->mf_config[BP_VN(bp)] = MF_CFG_RD(bp,
3530 func_mf_config[BP_ABS_FUNC(bp)].config);
3531 val = SHMEM_RD(bp,
3532 func_mb[BP_FW_MB_IDX(bp)].drv_status);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003533 if (val & DRV_STATUS_DCC_EVENT_MASK)
3534 bnx2x_dcc_event(bp,
3535 (val & DRV_STATUS_DCC_EVENT_MASK));
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08003536
3537 if (val & DRV_STATUS_SET_MF_BW)
3538 bnx2x_set_mf_bw(bp);
3539
Barak Witkowski1d187b32011-12-05 22:41:50 +00003540 if (val & DRV_STATUS_DRV_INFO_REQ)
3541 bnx2x_handle_drv_info_req(bp);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003542 if ((bp->port.pmf == 0) && (val & DRV_STATUS_PMF))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003543 bnx2x_pmf_update(bp);
3544
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00003545 if (bp->port.pmf &&
Shmulik Ravid785b9b12010-12-30 06:27:03 +00003546 (val & DRV_STATUS_DCBX_NEGOTIATION_RESULTS) &&
3547 bp->dcbx_enabled > 0)
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00003548 /* start dcbx state machine */
3549 bnx2x_dcbx_set_params(bp,
3550 BNX2X_DCBX_STATE_NEG_RECEIVED);
Yaniv Rosner3deb8162011-06-14 01:34:33 +00003551 if (bp->link_vars.periodic_flags &
3552 PERIODIC_FLAGS_LINK_EVENT) {
3553 /* sync with link */
3554 bnx2x_acquire_phy_lock(bp);
3555 bp->link_vars.periodic_flags &=
3556 ~PERIODIC_FLAGS_LINK_EVENT;
3557 bnx2x_release_phy_lock(bp);
3558 if (IS_MF(bp))
3559 bnx2x_link_sync_notify(bp);
3560 bnx2x_link_report(bp);
3561 }
3562 /* Always call it here: bnx2x_link_report() will
3563 * prevent the link indication duplication.
3564 */
3565 bnx2x__link_status_update(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003566 } else if (attn & BNX2X_MC_ASSERT_BITS) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003567
3568 BNX2X_ERR("MC assert!\n");
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00003569 bnx2x_mc_assert(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003570 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_10, 0);
3571 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_9, 0);
3572 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_8, 0);
3573 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_7, 0);
3574 bnx2x_panic();
3575
3576 } else if (attn & BNX2X_MCP_ASSERT) {
3577
3578 BNX2X_ERR("MCP assert!\n");
3579 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_11, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003580 bnx2x_fw_dump(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003581
3582 } else
3583 BNX2X_ERR("Unknown HW assert! (attn 0x%x)\n", attn);
3584 }
3585
3586 if (attn & EVEREST_LATCHED_ATTN_IN_USE_MASK) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003587 BNX2X_ERR("LATCHED attention 0x%08x (masked)\n", attn);
3588 if (attn & BNX2X_GRC_TIMEOUT) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003589 val = CHIP_IS_E1(bp) ? 0 :
3590 REG_RD(bp, MISC_REG_GRC_TIMEOUT_ATTN);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003591 BNX2X_ERR("GRC time-out 0x%08x\n", val);
3592 }
3593 if (attn & BNX2X_GRC_RSV) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003594 val = CHIP_IS_E1(bp) ? 0 :
3595 REG_RD(bp, MISC_REG_GRC_RSV_ATTN);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003596 BNX2X_ERR("GRC reserved 0x%08x\n", val);
3597 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003598 REG_WR(bp, MISC_REG_AEU_CLR_LATCH_SIGNAL, 0x7ff);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003599 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003600}
3601
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003602/*
3603 * Bits map:
3604 * 0-7 - Engine0 load counter.
3605 * 8-15 - Engine1 load counter.
3606 * 16 - Engine0 RESET_IN_PROGRESS bit.
3607 * 17 - Engine1 RESET_IN_PROGRESS bit.
3608 * 18 - Engine0 ONE_IS_LOADED. Set when there is at least one active function
3609 * on the engine
3610 * 19 - Engine1 ONE_IS_LOADED.
3611 * 20 - Chip reset flow bit. When set none-leader must wait for both engines
3612 * leader to complete (check for both RESET_IN_PROGRESS bits and not for
3613 * just the one belonging to its engine).
3614 *
3615 */
3616#define BNX2X_RECOVERY_GLOB_REG MISC_REG_GENERIC_POR_1
3617
3618#define BNX2X_PATH0_LOAD_CNT_MASK 0x000000ff
3619#define BNX2X_PATH0_LOAD_CNT_SHIFT 0
3620#define BNX2X_PATH1_LOAD_CNT_MASK 0x0000ff00
3621#define BNX2X_PATH1_LOAD_CNT_SHIFT 8
3622#define BNX2X_PATH0_RST_IN_PROG_BIT 0x00010000
3623#define BNX2X_PATH1_RST_IN_PROG_BIT 0x00020000
3624#define BNX2X_GLOBAL_RESET_BIT 0x00040000
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00003625
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003626/*
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003627 * Set the GLOBAL_RESET bit.
3628 *
3629 * Should be run under rtnl lock
3630 */
3631void bnx2x_set_reset_global(struct bnx2x *bp)
3632{
Ariel Eliorf16da432012-01-26 06:01:50 +00003633 u32 val;
3634 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
3635 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003636 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val | BNX2X_GLOBAL_RESET_BIT);
Ariel Eliorf16da432012-01-26 06:01:50 +00003637 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003638}
3639
3640/*
3641 * Clear the GLOBAL_RESET bit.
3642 *
3643 * Should be run under rtnl lock
3644 */
3645static inline void bnx2x_clear_reset_global(struct bnx2x *bp)
3646{
Ariel Eliorf16da432012-01-26 06:01:50 +00003647 u32 val;
3648 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
3649 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003650 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val & (~BNX2X_GLOBAL_RESET_BIT));
Ariel Eliorf16da432012-01-26 06:01:50 +00003651 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003652}
3653
3654/*
3655 * Checks the GLOBAL_RESET bit.
3656 *
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003657 * should be run under rtnl lock
3658 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003659static inline bool bnx2x_reset_is_global(struct bnx2x *bp)
3660{
3661 u32 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
3662
3663 DP(NETIF_MSG_HW, "GEN_REG_VAL=0x%08x\n", val);
3664 return (val & BNX2X_GLOBAL_RESET_BIT) ? true : false;
3665}
3666
3667/*
3668 * Clear RESET_IN_PROGRESS bit for the current engine.
3669 *
3670 * Should be run under rtnl lock
3671 */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003672static inline void bnx2x_set_reset_done(struct bnx2x *bp)
3673{
Ariel Eliorf16da432012-01-26 06:01:50 +00003674 u32 val;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003675 u32 bit = BP_PATH(bp) ?
3676 BNX2X_PATH1_RST_IN_PROG_BIT : BNX2X_PATH0_RST_IN_PROG_BIT;
Ariel Eliorf16da432012-01-26 06:01:50 +00003677 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
3678 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003679
3680 /* Clear the bit */
3681 val &= ~bit;
3682 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val);
Ariel Eliorf16da432012-01-26 06:01:50 +00003683
3684 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003685}
3686
3687/*
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003688 * Set RESET_IN_PROGRESS for the current engine.
3689 *
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003690 * should be run under rtnl lock
3691 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003692void bnx2x_set_reset_in_progress(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003693{
Ariel Eliorf16da432012-01-26 06:01:50 +00003694 u32 val;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003695 u32 bit = BP_PATH(bp) ?
3696 BNX2X_PATH1_RST_IN_PROG_BIT : BNX2X_PATH0_RST_IN_PROG_BIT;
Ariel Eliorf16da432012-01-26 06:01:50 +00003697 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
3698 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003699
3700 /* Set the bit */
3701 val |= bit;
3702 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val);
Ariel Eliorf16da432012-01-26 06:01:50 +00003703 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003704}
3705
3706/*
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003707 * Checks the RESET_IN_PROGRESS bit for the given engine.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003708 * should be run under rtnl lock
3709 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003710bool bnx2x_reset_is_done(struct bnx2x *bp, int engine)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003711{
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003712 u32 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
3713 u32 bit = engine ?
3714 BNX2X_PATH1_RST_IN_PROG_BIT : BNX2X_PATH0_RST_IN_PROG_BIT;
3715
3716 /* return false if bit is set */
3717 return (val & bit) ? false : true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003718}
3719
3720/*
Ariel Elior889b9af2012-01-26 06:01:51 +00003721 * set pf load for the current pf.
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003722 *
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003723 * should be run under rtnl lock
3724 */
Ariel Elior889b9af2012-01-26 06:01:51 +00003725void bnx2x_set_pf_load(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003726{
Ariel Eliorf16da432012-01-26 06:01:50 +00003727 u32 val1, val;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003728 u32 mask = BP_PATH(bp) ? BNX2X_PATH1_LOAD_CNT_MASK :
3729 BNX2X_PATH0_LOAD_CNT_MASK;
3730 u32 shift = BP_PATH(bp) ? BNX2X_PATH1_LOAD_CNT_SHIFT :
3731 BNX2X_PATH0_LOAD_CNT_SHIFT;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003732
Ariel Eliorf16da432012-01-26 06:01:50 +00003733 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
3734 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
3735
Merav Sicron51c1a582012-03-18 10:33:38 +00003736 DP(NETIF_MSG_IFUP, "Old GEN_REG_VAL=0x%08x\n", val);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003737
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003738 /* get the current counter value */
3739 val1 = (val & mask) >> shift;
3740
Ariel Elior889b9af2012-01-26 06:01:51 +00003741 /* set bit of that PF */
3742 val1 |= (1 << bp->pf_num);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003743
3744 /* clear the old value */
3745 val &= ~mask;
3746
3747 /* set the new one */
3748 val |= ((val1 << shift) & mask);
3749
3750 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val);
Ariel Eliorf16da432012-01-26 06:01:50 +00003751 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003752}
3753
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003754/**
Ariel Elior889b9af2012-01-26 06:01:51 +00003755 * bnx2x_clear_pf_load - clear pf load mark
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003756 *
3757 * @bp: driver handle
3758 *
3759 * Should be run under rtnl lock.
3760 * Decrements the load counter for the current engine. Returns
Ariel Elior889b9af2012-01-26 06:01:51 +00003761 * whether other functions are still loaded
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003762 */
Ariel Elior889b9af2012-01-26 06:01:51 +00003763bool bnx2x_clear_pf_load(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003764{
Ariel Eliorf16da432012-01-26 06:01:50 +00003765 u32 val1, val;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003766 u32 mask = BP_PATH(bp) ? BNX2X_PATH1_LOAD_CNT_MASK :
3767 BNX2X_PATH0_LOAD_CNT_MASK;
3768 u32 shift = BP_PATH(bp) ? BNX2X_PATH1_LOAD_CNT_SHIFT :
3769 BNX2X_PATH0_LOAD_CNT_SHIFT;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003770
Ariel Eliorf16da432012-01-26 06:01:50 +00003771 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
3772 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
Merav Sicron51c1a582012-03-18 10:33:38 +00003773 DP(NETIF_MSG_IFDOWN, "Old GEN_REG_VAL=0x%08x\n", val);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003774
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003775 /* get the current counter value */
3776 val1 = (val & mask) >> shift;
3777
Ariel Elior889b9af2012-01-26 06:01:51 +00003778 /* clear bit of that PF */
3779 val1 &= ~(1 << bp->pf_num);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003780
3781 /* clear the old value */
3782 val &= ~mask;
3783
3784 /* set the new one */
3785 val |= ((val1 << shift) & mask);
3786
3787 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val);
Ariel Eliorf16da432012-01-26 06:01:50 +00003788 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
3789 return val1 != 0;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003790}
3791
3792/*
Ariel Elior889b9af2012-01-26 06:01:51 +00003793 * Read the load status for the current engine.
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003794 *
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003795 * should be run under rtnl lock
3796 */
Ariel Elior889b9af2012-01-26 06:01:51 +00003797static inline bool bnx2x_get_load_status(struct bnx2x *bp, int engine)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003798{
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003799 u32 mask = (engine ? BNX2X_PATH1_LOAD_CNT_MASK :
3800 BNX2X_PATH0_LOAD_CNT_MASK);
3801 u32 shift = (engine ? BNX2X_PATH1_LOAD_CNT_SHIFT :
3802 BNX2X_PATH0_LOAD_CNT_SHIFT);
3803 u32 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
3804
Merav Sicron51c1a582012-03-18 10:33:38 +00003805 DP(NETIF_MSG_HW | NETIF_MSG_IFUP, "GLOB_REG=0x%08x\n", val);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003806
3807 val = (val & mask) >> shift;
3808
Merav Sicron51c1a582012-03-18 10:33:38 +00003809 DP(NETIF_MSG_HW | NETIF_MSG_IFUP, "load mask for engine %d = 0x%x\n",
3810 engine, val);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003811
Ariel Elior889b9af2012-01-26 06:01:51 +00003812 return val != 0;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003813}
3814
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003815/*
Ariel Elior889b9af2012-01-26 06:01:51 +00003816 * Reset the load status for the current engine.
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003817 */
Ariel Elior889b9af2012-01-26 06:01:51 +00003818static inline void bnx2x_clear_load_status(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003819{
Ariel Eliorf16da432012-01-26 06:01:50 +00003820 u32 val;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003821 u32 mask = (BP_PATH(bp) ? BNX2X_PATH1_LOAD_CNT_MASK :
Ariel Eliorf16da432012-01-26 06:01:50 +00003822 BNX2X_PATH0_LOAD_CNT_MASK);
3823 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
3824 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003825 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val & (~mask));
Ariel Eliorf16da432012-01-26 06:01:50 +00003826 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003827}
3828
3829static inline void _print_next_block(int idx, const char *blk)
3830{
Joe Perchesf1deab52011-08-14 12:16:21 +00003831 pr_cont("%s%s", idx ? ", " : "", blk);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003832}
3833
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003834static inline int bnx2x_check_blocks_with_parity0(u32 sig, int par_num,
3835 bool print)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003836{
3837 int i = 0;
3838 u32 cur_bit = 0;
3839 for (i = 0; sig; i++) {
3840 cur_bit = ((u32)0x1 << i);
3841 if (sig & cur_bit) {
3842 switch (cur_bit) {
3843 case AEU_INPUTS_ATTN_BITS_BRB_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003844 if (print)
3845 _print_next_block(par_num++, "BRB");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003846 break;
3847 case AEU_INPUTS_ATTN_BITS_PARSER_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003848 if (print)
3849 _print_next_block(par_num++, "PARSER");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003850 break;
3851 case AEU_INPUTS_ATTN_BITS_TSDM_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003852 if (print)
3853 _print_next_block(par_num++, "TSDM");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003854 break;
3855 case AEU_INPUTS_ATTN_BITS_SEARCHER_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003856 if (print)
3857 _print_next_block(par_num++,
3858 "SEARCHER");
3859 break;
3860 case AEU_INPUTS_ATTN_BITS_TCM_PARITY_ERROR:
3861 if (print)
3862 _print_next_block(par_num++, "TCM");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003863 break;
3864 case AEU_INPUTS_ATTN_BITS_TSEMI_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003865 if (print)
3866 _print_next_block(par_num++, "TSEMI");
3867 break;
3868 case AEU_INPUTS_ATTN_BITS_PBCLIENT_PARITY_ERROR:
3869 if (print)
3870 _print_next_block(par_num++, "XPB");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003871 break;
3872 }
3873
3874 /* Clear the bit */
3875 sig &= ~cur_bit;
3876 }
3877 }
3878
3879 return par_num;
3880}
3881
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003882static inline int bnx2x_check_blocks_with_parity1(u32 sig, int par_num,
3883 bool *global, bool print)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003884{
3885 int i = 0;
3886 u32 cur_bit = 0;
3887 for (i = 0; sig; i++) {
3888 cur_bit = ((u32)0x1 << i);
3889 if (sig & cur_bit) {
3890 switch (cur_bit) {
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003891 case AEU_INPUTS_ATTN_BITS_PBF_PARITY_ERROR:
3892 if (print)
3893 _print_next_block(par_num++, "PBF");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003894 break;
3895 case AEU_INPUTS_ATTN_BITS_QM_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003896 if (print)
3897 _print_next_block(par_num++, "QM");
3898 break;
3899 case AEU_INPUTS_ATTN_BITS_TIMERS_PARITY_ERROR:
3900 if (print)
3901 _print_next_block(par_num++, "TM");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003902 break;
3903 case AEU_INPUTS_ATTN_BITS_XSDM_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003904 if (print)
3905 _print_next_block(par_num++, "XSDM");
3906 break;
3907 case AEU_INPUTS_ATTN_BITS_XCM_PARITY_ERROR:
3908 if (print)
3909 _print_next_block(par_num++, "XCM");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003910 break;
3911 case AEU_INPUTS_ATTN_BITS_XSEMI_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003912 if (print)
3913 _print_next_block(par_num++, "XSEMI");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003914 break;
3915 case AEU_INPUTS_ATTN_BITS_DOORBELLQ_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003916 if (print)
3917 _print_next_block(par_num++,
3918 "DOORBELLQ");
3919 break;
3920 case AEU_INPUTS_ATTN_BITS_NIG_PARITY_ERROR:
3921 if (print)
3922 _print_next_block(par_num++, "NIG");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003923 break;
3924 case AEU_INPUTS_ATTN_BITS_VAUX_PCI_CORE_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003925 if (print)
3926 _print_next_block(par_num++,
3927 "VAUX PCI CORE");
3928 *global = true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003929 break;
3930 case AEU_INPUTS_ATTN_BITS_DEBUG_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003931 if (print)
3932 _print_next_block(par_num++, "DEBUG");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003933 break;
3934 case AEU_INPUTS_ATTN_BITS_USDM_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003935 if (print)
3936 _print_next_block(par_num++, "USDM");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003937 break;
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00003938 case AEU_INPUTS_ATTN_BITS_UCM_PARITY_ERROR:
3939 if (print)
3940 _print_next_block(par_num++, "UCM");
3941 break;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003942 case AEU_INPUTS_ATTN_BITS_USEMI_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003943 if (print)
3944 _print_next_block(par_num++, "USEMI");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003945 break;
3946 case AEU_INPUTS_ATTN_BITS_UPB_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003947 if (print)
3948 _print_next_block(par_num++, "UPB");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003949 break;
3950 case AEU_INPUTS_ATTN_BITS_CSDM_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003951 if (print)
3952 _print_next_block(par_num++, "CSDM");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003953 break;
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00003954 case AEU_INPUTS_ATTN_BITS_CCM_PARITY_ERROR:
3955 if (print)
3956 _print_next_block(par_num++, "CCM");
3957 break;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003958 }
3959
3960 /* Clear the bit */
3961 sig &= ~cur_bit;
3962 }
3963 }
3964
3965 return par_num;
3966}
3967
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003968static inline int bnx2x_check_blocks_with_parity2(u32 sig, int par_num,
3969 bool print)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003970{
3971 int i = 0;
3972 u32 cur_bit = 0;
3973 for (i = 0; sig; i++) {
3974 cur_bit = ((u32)0x1 << i);
3975 if (sig & cur_bit) {
3976 switch (cur_bit) {
3977 case AEU_INPUTS_ATTN_BITS_CSEMI_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003978 if (print)
3979 _print_next_block(par_num++, "CSEMI");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003980 break;
3981 case AEU_INPUTS_ATTN_BITS_PXP_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003982 if (print)
3983 _print_next_block(par_num++, "PXP");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003984 break;
3985 case AEU_IN_ATTN_BITS_PXPPCICLOCKCLIENT_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003986 if (print)
3987 _print_next_block(par_num++,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003988 "PXPPCICLOCKCLIENT");
3989 break;
3990 case AEU_INPUTS_ATTN_BITS_CFC_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003991 if (print)
3992 _print_next_block(par_num++, "CFC");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003993 break;
3994 case AEU_INPUTS_ATTN_BITS_CDU_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003995 if (print)
3996 _print_next_block(par_num++, "CDU");
3997 break;
3998 case AEU_INPUTS_ATTN_BITS_DMAE_PARITY_ERROR:
3999 if (print)
4000 _print_next_block(par_num++, "DMAE");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004001 break;
4002 case AEU_INPUTS_ATTN_BITS_IGU_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004003 if (print)
4004 _print_next_block(par_num++, "IGU");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004005 break;
4006 case AEU_INPUTS_ATTN_BITS_MISC_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004007 if (print)
4008 _print_next_block(par_num++, "MISC");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004009 break;
4010 }
4011
4012 /* Clear the bit */
4013 sig &= ~cur_bit;
4014 }
4015 }
4016
4017 return par_num;
4018}
4019
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004020static inline int bnx2x_check_blocks_with_parity3(u32 sig, int par_num,
4021 bool *global, bool print)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004022{
4023 int i = 0;
4024 u32 cur_bit = 0;
4025 for (i = 0; sig; i++) {
4026 cur_bit = ((u32)0x1 << i);
4027 if (sig & cur_bit) {
4028 switch (cur_bit) {
4029 case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_ROM_PARITY:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004030 if (print)
4031 _print_next_block(par_num++, "MCP ROM");
4032 *global = true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004033 break;
4034 case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_RX_PARITY:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004035 if (print)
4036 _print_next_block(par_num++,
4037 "MCP UMP RX");
4038 *global = true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004039 break;
4040 case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_TX_PARITY:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004041 if (print)
4042 _print_next_block(par_num++,
4043 "MCP UMP TX");
4044 *global = true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004045 break;
4046 case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_SCPAD_PARITY:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004047 if (print)
4048 _print_next_block(par_num++,
4049 "MCP SCPAD");
4050 *global = true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004051 break;
4052 }
4053
4054 /* Clear the bit */
4055 sig &= ~cur_bit;
4056 }
4057 }
4058
4059 return par_num;
4060}
4061
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004062static inline int bnx2x_check_blocks_with_parity4(u32 sig, int par_num,
4063 bool print)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004064{
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004065 int i = 0;
4066 u32 cur_bit = 0;
4067 for (i = 0; sig; i++) {
4068 cur_bit = ((u32)0x1 << i);
4069 if (sig & cur_bit) {
4070 switch (cur_bit) {
4071 case AEU_INPUTS_ATTN_BITS_PGLUE_PARITY_ERROR:
4072 if (print)
4073 _print_next_block(par_num++, "PGLUE_B");
4074 break;
4075 case AEU_INPUTS_ATTN_BITS_ATC_PARITY_ERROR:
4076 if (print)
4077 _print_next_block(par_num++, "ATC");
4078 break;
4079 }
4080
4081 /* Clear the bit */
4082 sig &= ~cur_bit;
4083 }
4084 }
4085
4086 return par_num;
4087}
4088
4089static inline bool bnx2x_parity_attn(struct bnx2x *bp, bool *global, bool print,
4090 u32 *sig)
4091{
4092 if ((sig[0] & HW_PRTY_ASSERT_SET_0) ||
4093 (sig[1] & HW_PRTY_ASSERT_SET_1) ||
4094 (sig[2] & HW_PRTY_ASSERT_SET_2) ||
4095 (sig[3] & HW_PRTY_ASSERT_SET_3) ||
4096 (sig[4] & HW_PRTY_ASSERT_SET_4)) {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004097 int par_num = 0;
Merav Sicron51c1a582012-03-18 10:33:38 +00004098 DP(NETIF_MSG_HW, "Was parity error: HW block parity attention:\n"
4099 "[0]:0x%08x [1]:0x%08x [2]:0x%08x [3]:0x%08x [4]:0x%08x\n",
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004100 sig[0] & HW_PRTY_ASSERT_SET_0,
4101 sig[1] & HW_PRTY_ASSERT_SET_1,
4102 sig[2] & HW_PRTY_ASSERT_SET_2,
4103 sig[3] & HW_PRTY_ASSERT_SET_3,
4104 sig[4] & HW_PRTY_ASSERT_SET_4);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004105 if (print)
4106 netdev_err(bp->dev,
4107 "Parity errors detected in blocks: ");
4108 par_num = bnx2x_check_blocks_with_parity0(
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004109 sig[0] & HW_PRTY_ASSERT_SET_0, par_num, print);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004110 par_num = bnx2x_check_blocks_with_parity1(
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004111 sig[1] & HW_PRTY_ASSERT_SET_1, par_num, global, print);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004112 par_num = bnx2x_check_blocks_with_parity2(
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004113 sig[2] & HW_PRTY_ASSERT_SET_2, par_num, print);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004114 par_num = bnx2x_check_blocks_with_parity3(
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004115 sig[3] & HW_PRTY_ASSERT_SET_3, par_num, global, print);
4116 par_num = bnx2x_check_blocks_with_parity4(
4117 sig[4] & HW_PRTY_ASSERT_SET_4, par_num, print);
4118
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004119 if (print)
4120 pr_cont("\n");
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004121
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004122 return true;
4123 } else
4124 return false;
4125}
4126
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004127/**
4128 * bnx2x_chk_parity_attn - checks for parity attentions.
4129 *
4130 * @bp: driver handle
4131 * @global: true if there was a global attention
4132 * @print: show parity attention in syslog
4133 */
4134bool bnx2x_chk_parity_attn(struct bnx2x *bp, bool *global, bool print)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004135{
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004136 struct attn_route attn = { {0} };
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004137 int port = BP_PORT(bp);
4138
4139 attn.sig[0] = REG_RD(bp,
4140 MISC_REG_AEU_AFTER_INVERT_1_FUNC_0 +
4141 port*4);
4142 attn.sig[1] = REG_RD(bp,
4143 MISC_REG_AEU_AFTER_INVERT_2_FUNC_0 +
4144 port*4);
4145 attn.sig[2] = REG_RD(bp,
4146 MISC_REG_AEU_AFTER_INVERT_3_FUNC_0 +
4147 port*4);
4148 attn.sig[3] = REG_RD(bp,
4149 MISC_REG_AEU_AFTER_INVERT_4_FUNC_0 +
4150 port*4);
4151
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004152 if (!CHIP_IS_E1x(bp))
4153 attn.sig[4] = REG_RD(bp,
4154 MISC_REG_AEU_AFTER_INVERT_5_FUNC_0 +
4155 port*4);
4156
4157 return bnx2x_parity_attn(bp, global, print, attn.sig);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004158}
4159
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004160
4161static inline void bnx2x_attn_int_deasserted4(struct bnx2x *bp, u32 attn)
4162{
4163 u32 val;
4164 if (attn & AEU_INPUTS_ATTN_BITS_PGLUE_HW_INTERRUPT) {
4165
4166 val = REG_RD(bp, PGLUE_B_REG_PGLUE_B_INT_STS_CLR);
4167 BNX2X_ERR("PGLUE hw attention 0x%x\n", val);
4168 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_ADDRESS_ERROR)
Merav Sicron51c1a582012-03-18 10:33:38 +00004169 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_ADDRESS_ERROR\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004170 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_INCORRECT_RCV_BEHAVIOR)
Merav Sicron51c1a582012-03-18 10:33:38 +00004171 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_INCORRECT_RCV_BEHAVIOR\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004172 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_WAS_ERROR_ATTN)
Merav Sicron51c1a582012-03-18 10:33:38 +00004173 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_WAS_ERROR_ATTN\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004174 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_VF_LENGTH_VIOLATION_ATTN)
Merav Sicron51c1a582012-03-18 10:33:38 +00004175 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_VF_LENGTH_VIOLATION_ATTN\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004176 if (val &
4177 PGLUE_B_PGLUE_B_INT_STS_REG_VF_GRC_SPACE_VIOLATION_ATTN)
Merav Sicron51c1a582012-03-18 10:33:38 +00004178 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_VF_GRC_SPACE_VIOLATION_ATTN\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004179 if (val &
4180 PGLUE_B_PGLUE_B_INT_STS_REG_VF_MSIX_BAR_VIOLATION_ATTN)
Merav Sicron51c1a582012-03-18 10:33:38 +00004181 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_VF_MSIX_BAR_VIOLATION_ATTN\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004182 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_TCPL_ERROR_ATTN)
Merav Sicron51c1a582012-03-18 10:33:38 +00004183 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_TCPL_ERROR_ATTN\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004184 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_TCPL_IN_TWO_RCBS_ATTN)
Merav Sicron51c1a582012-03-18 10:33:38 +00004185 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_TCPL_IN_TWO_RCBS_ATTN\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004186 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_CSSNOOP_FIFO_OVERFLOW)
Merav Sicron51c1a582012-03-18 10:33:38 +00004187 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_CSSNOOP_FIFO_OVERFLOW\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004188 }
4189 if (attn & AEU_INPUTS_ATTN_BITS_ATC_HW_INTERRUPT) {
4190 val = REG_RD(bp, ATC_REG_ATC_INT_STS_CLR);
4191 BNX2X_ERR("ATC hw attention 0x%x\n", val);
4192 if (val & ATC_ATC_INT_STS_REG_ADDRESS_ERROR)
4193 BNX2X_ERR("ATC_ATC_INT_STS_REG_ADDRESS_ERROR\n");
4194 if (val & ATC_ATC_INT_STS_REG_ATC_TCPL_TO_NOT_PEND)
Merav Sicron51c1a582012-03-18 10:33:38 +00004195 BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_TCPL_TO_NOT_PEND\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004196 if (val & ATC_ATC_INT_STS_REG_ATC_GPA_MULTIPLE_HITS)
Merav Sicron51c1a582012-03-18 10:33:38 +00004197 BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_GPA_MULTIPLE_HITS\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004198 if (val & ATC_ATC_INT_STS_REG_ATC_RCPL_TO_EMPTY_CNT)
Merav Sicron51c1a582012-03-18 10:33:38 +00004199 BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_RCPL_TO_EMPTY_CNT\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004200 if (val & ATC_ATC_INT_STS_REG_ATC_TCPL_ERROR)
4201 BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_TCPL_ERROR\n");
4202 if (val & ATC_ATC_INT_STS_REG_ATC_IREQ_LESS_THAN_STU)
Merav Sicron51c1a582012-03-18 10:33:38 +00004203 BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_IREQ_LESS_THAN_STU\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004204 }
4205
4206 if (attn & (AEU_INPUTS_ATTN_BITS_PGLUE_PARITY_ERROR |
4207 AEU_INPUTS_ATTN_BITS_ATC_PARITY_ERROR)) {
4208 BNX2X_ERR("FATAL parity attention set4 0x%x\n",
4209 (u32)(attn & (AEU_INPUTS_ATTN_BITS_PGLUE_PARITY_ERROR |
4210 AEU_INPUTS_ATTN_BITS_ATC_PARITY_ERROR)));
4211 }
4212
4213}
4214
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004215static void bnx2x_attn_int_deasserted(struct bnx2x *bp, u32 deasserted)
4216{
4217 struct attn_route attn, *group_mask;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004218 int port = BP_PORT(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004219 int index;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004220 u32 reg_addr;
4221 u32 val;
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07004222 u32 aeu_mask;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004223 bool global = false;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004224
4225 /* need to take HW lock because MCP or other port might also
4226 try to handle this event */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07004227 bnx2x_acquire_alr(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004228
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004229 if (bnx2x_chk_parity_attn(bp, &global, true)) {
4230#ifndef BNX2X_STOP_ON_ERROR
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004231 bp->recovery_state = BNX2X_RECOVERY_INIT;
Ariel Elior7be08a72011-07-14 08:31:19 +00004232 schedule_delayed_work(&bp->sp_rtnl_task, 0);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004233 /* Disable HW interrupts */
4234 bnx2x_int_disable(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004235 /* In case of parity errors don't handle attentions so that
4236 * other function would "see" parity errors.
4237 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004238#else
4239 bnx2x_panic();
4240#endif
4241 bnx2x_release_alr(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004242 return;
4243 }
4244
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004245 attn.sig[0] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_1_FUNC_0 + port*4);
4246 attn.sig[1] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_2_FUNC_0 + port*4);
4247 attn.sig[2] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_3_FUNC_0 + port*4);
4248 attn.sig[3] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_4_FUNC_0 + port*4);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004249 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004250 attn.sig[4] =
4251 REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_5_FUNC_0 + port*4);
4252 else
4253 attn.sig[4] = 0;
4254
4255 DP(NETIF_MSG_HW, "attn: %08x %08x %08x %08x %08x\n",
4256 attn.sig[0], attn.sig[1], attn.sig[2], attn.sig[3], attn.sig[4]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004257
4258 for (index = 0; index < MAX_DYNAMIC_ATTN_GRPS; index++) {
4259 if (deasserted & (1 << index)) {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004260 group_mask = &bp->attn_group[index];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004261
Merav Sicron51c1a582012-03-18 10:33:38 +00004262 DP(NETIF_MSG_HW, "group[%d]: %08x %08x %08x %08x %08x\n",
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004263 index,
4264 group_mask->sig[0], group_mask->sig[1],
4265 group_mask->sig[2], group_mask->sig[3],
4266 group_mask->sig[4]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004267
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004268 bnx2x_attn_int_deasserted4(bp,
4269 attn.sig[4] & group_mask->sig[4]);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004270 bnx2x_attn_int_deasserted3(bp,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004271 attn.sig[3] & group_mask->sig[3]);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004272 bnx2x_attn_int_deasserted1(bp,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004273 attn.sig[1] & group_mask->sig[1]);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004274 bnx2x_attn_int_deasserted2(bp,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004275 attn.sig[2] & group_mask->sig[2]);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004276 bnx2x_attn_int_deasserted0(bp,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004277 attn.sig[0] & group_mask->sig[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004278 }
4279 }
4280
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07004281 bnx2x_release_alr(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004282
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004283 if (bp->common.int_block == INT_BLOCK_HC)
4284 reg_addr = (HC_REG_COMMAND_REG + port*32 +
4285 COMMAND_REG_ATTN_BITS_CLR);
4286 else
4287 reg_addr = (BAR_IGU_INTMEM + IGU_CMD_ATTN_BIT_CLR_UPPER*8);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004288
4289 val = ~deasserted;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004290 DP(NETIF_MSG_HW, "about to mask 0x%08x at %s addr 0x%x\n", val,
4291 (bp->common.int_block == INT_BLOCK_HC) ? "HC" : "IGU", reg_addr);
Eilon Greenstein5c862842008-08-13 15:51:48 -07004292 REG_WR(bp, reg_addr, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004293
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004294 if (~bp->attn_state & deasserted)
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07004295 BNX2X_ERR("IGU ERROR\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004296
4297 reg_addr = port ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
4298 MISC_REG_AEU_MASK_ATTN_FUNC_0;
4299
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07004300 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
4301 aeu_mask = REG_RD(bp, reg_addr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004302
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07004303 DP(NETIF_MSG_HW, "aeu_mask %x newly deasserted %x\n",
4304 aeu_mask, deasserted);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004305 aeu_mask |= (deasserted & 0x3ff);
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07004306 DP(NETIF_MSG_HW, "new mask %x\n", aeu_mask);
4307
4308 REG_WR(bp, reg_addr, aeu_mask);
4309 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004310
4311 DP(NETIF_MSG_HW, "attn_state %x\n", bp->attn_state);
4312 bp->attn_state &= ~deasserted;
4313 DP(NETIF_MSG_HW, "new state %x\n", bp->attn_state);
4314}
4315
4316static void bnx2x_attn_int(struct bnx2x *bp)
4317{
4318 /* read local copy of bits */
Eilon Greenstein68d59482009-01-14 21:27:36 -08004319 u32 attn_bits = le32_to_cpu(bp->def_status_blk->atten_status_block.
4320 attn_bits);
4321 u32 attn_ack = le32_to_cpu(bp->def_status_blk->atten_status_block.
4322 attn_bits_ack);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004323 u32 attn_state = bp->attn_state;
4324
4325 /* look for changed bits */
4326 u32 asserted = attn_bits & ~attn_ack & ~attn_state;
4327 u32 deasserted = ~attn_bits & attn_ack & attn_state;
4328
4329 DP(NETIF_MSG_HW,
4330 "attn_bits %x attn_ack %x asserted %x deasserted %x\n",
4331 attn_bits, attn_ack, asserted, deasserted);
4332
4333 if (~(attn_bits ^ attn_ack) & (attn_bits ^ attn_state))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004334 BNX2X_ERR("BAD attention state\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004335
4336 /* handle bits that were raised */
4337 if (asserted)
4338 bnx2x_attn_int_asserted(bp, asserted);
4339
4340 if (deasserted)
4341 bnx2x_attn_int_deasserted(bp, deasserted);
4342}
4343
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004344void bnx2x_igu_ack_sb(struct bnx2x *bp, u8 igu_sb_id, u8 segment,
4345 u16 index, u8 op, u8 update)
4346{
4347 u32 igu_addr = BAR_IGU_INTMEM + (IGU_CMD_INT_ACK_BASE + igu_sb_id)*8;
4348
4349 bnx2x_igu_ack_sb_gen(bp, igu_sb_id, segment, index, op, update,
4350 igu_addr);
4351}
4352
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004353static inline void bnx2x_update_eq_prod(struct bnx2x *bp, u16 prod)
4354{
4355 /* No memory barriers */
4356 storm_memset_eq_prod(bp, prod, BP_FUNC(bp));
4357 mmiowb(); /* keep prod updates ordered */
4358}
4359
4360#ifdef BCM_CNIC
4361static int bnx2x_cnic_handle_cfc_del(struct bnx2x *bp, u32 cid,
4362 union event_ring_elem *elem)
4363{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004364 u8 err = elem->message.error;
4365
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004366 if (!bp->cnic_eth_dev.starting_cid ||
Vladislav Zolotarovc3a8ce62011-05-22 10:08:09 +00004367 (cid < bp->cnic_eth_dev.starting_cid &&
4368 cid != bp->cnic_eth_dev.iscsi_l2_cid))
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004369 return 1;
4370
4371 DP(BNX2X_MSG_SP, "got delete ramrod for CNIC CID %d\n", cid);
4372
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004373 if (unlikely(err)) {
4374
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004375 BNX2X_ERR("got delete ramrod for CNIC CID %d with error!\n",
4376 cid);
4377 bnx2x_panic_dump(bp);
4378 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004379 bnx2x_cnic_cfc_comp(bp, cid, err);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004380 return 0;
4381}
4382#endif
4383
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004384static inline void bnx2x_handle_mcast_eqe(struct bnx2x *bp)
4385{
4386 struct bnx2x_mcast_ramrod_params rparam;
4387 int rc;
4388
4389 memset(&rparam, 0, sizeof(rparam));
4390
4391 rparam.mcast_obj = &bp->mcast_obj;
4392
4393 netif_addr_lock_bh(bp->dev);
4394
4395 /* Clear pending state for the last command */
4396 bp->mcast_obj.raw.clear_pending(&bp->mcast_obj.raw);
4397
4398 /* If there are pending mcast commands - send them */
4399 if (bp->mcast_obj.check_pending(&bp->mcast_obj)) {
4400 rc = bnx2x_config_mcast(bp, &rparam, BNX2X_MCAST_CMD_CONT);
4401 if (rc < 0)
4402 BNX2X_ERR("Failed to send pending mcast commands: %d\n",
4403 rc);
4404 }
4405
4406 netif_addr_unlock_bh(bp->dev);
4407}
4408
4409static inline void bnx2x_handle_classification_eqe(struct bnx2x *bp,
4410 union event_ring_elem *elem)
4411{
4412 unsigned long ramrod_flags = 0;
4413 int rc = 0;
4414 u32 cid = elem->message.data.eth_event.echo & BNX2X_SWCID_MASK;
4415 struct bnx2x_vlan_mac_obj *vlan_mac_obj;
4416
4417 /* Always push next commands out, don't wait here */
4418 __set_bit(RAMROD_CONT, &ramrod_flags);
4419
4420 switch (elem->message.data.eth_event.echo >> BNX2X_SWCID_SHIFT) {
4421 case BNX2X_FILTER_MAC_PENDING:
Merav Sicron51c1a582012-03-18 10:33:38 +00004422 DP(BNX2X_MSG_SP, "Got SETUP_MAC completions\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004423#ifdef BCM_CNIC
4424 if (cid == BNX2X_ISCSI_ETH_CID)
4425 vlan_mac_obj = &bp->iscsi_l2_mac_obj;
4426 else
4427#endif
4428 vlan_mac_obj = &bp->fp[cid].mac_obj;
4429
4430 break;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004431 case BNX2X_FILTER_MCAST_PENDING:
Merav Sicron51c1a582012-03-18 10:33:38 +00004432 DP(BNX2X_MSG_SP, "Got SETUP_MCAST completions\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004433 /* This is only relevant for 57710 where multicast MACs are
4434 * configured as unicast MACs using the same ramrod.
4435 */
4436 bnx2x_handle_mcast_eqe(bp);
4437 return;
4438 default:
4439 BNX2X_ERR("Unsupported classification command: %d\n",
4440 elem->message.data.eth_event.echo);
4441 return;
4442 }
4443
4444 rc = vlan_mac_obj->complete(bp, vlan_mac_obj, elem, &ramrod_flags);
4445
4446 if (rc < 0)
4447 BNX2X_ERR("Failed to schedule new commands: %d\n", rc);
4448 else if (rc > 0)
4449 DP(BNX2X_MSG_SP, "Scheduled next pending commands...\n");
4450
4451}
4452
4453#ifdef BCM_CNIC
4454static void bnx2x_set_iscsi_eth_rx_mode(struct bnx2x *bp, bool start);
4455#endif
4456
4457static inline void bnx2x_handle_rx_mode_eqe(struct bnx2x *bp)
4458{
4459 netif_addr_lock_bh(bp->dev);
4460
4461 clear_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state);
4462
4463 /* Send rx_mode command again if was requested */
4464 if (test_and_clear_bit(BNX2X_FILTER_RX_MODE_SCHED, &bp->sp_state))
4465 bnx2x_set_storm_rx_mode(bp);
4466#ifdef BCM_CNIC
4467 else if (test_and_clear_bit(BNX2X_FILTER_ISCSI_ETH_START_SCHED,
4468 &bp->sp_state))
4469 bnx2x_set_iscsi_eth_rx_mode(bp, true);
4470 else if (test_and_clear_bit(BNX2X_FILTER_ISCSI_ETH_STOP_SCHED,
4471 &bp->sp_state))
4472 bnx2x_set_iscsi_eth_rx_mode(bp, false);
4473#endif
4474
4475 netif_addr_unlock_bh(bp->dev);
4476}
4477
4478static inline struct bnx2x_queue_sp_obj *bnx2x_cid_to_q_obj(
4479 struct bnx2x *bp, u32 cid)
4480{
Joe Perches94f05b02011-08-14 12:16:20 +00004481 DP(BNX2X_MSG_SP, "retrieving fp from cid %d\n", cid);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004482#ifdef BCM_CNIC
4483 if (cid == BNX2X_FCOE_ETH_CID)
4484 return &bnx2x_fcoe(bp, q_obj);
4485 else
4486#endif
Ariel Elior6383c0b2011-07-14 08:31:57 +00004487 return &bnx2x_fp(bp, CID_TO_FP(cid), q_obj);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004488}
4489
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004490static void bnx2x_eq_int(struct bnx2x *bp)
4491{
4492 u16 hw_cons, sw_cons, sw_prod;
4493 union event_ring_elem *elem;
4494 u32 cid;
4495 u8 opcode;
4496 int spqe_cnt = 0;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004497 struct bnx2x_queue_sp_obj *q_obj;
4498 struct bnx2x_func_sp_obj *f_obj = &bp->func_obj;
4499 struct bnx2x_raw_obj *rss_raw = &bp->rss_conf_obj.raw;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004500
4501 hw_cons = le16_to_cpu(*bp->eq_cons_sb);
4502
4503 /* The hw_cos range is 1-255, 257 - the sw_cons range is 0-254, 256.
4504 * when we get the the next-page we nned to adjust so the loop
4505 * condition below will be met. The next element is the size of a
4506 * regular element and hence incrementing by 1
4507 */
4508 if ((hw_cons & EQ_DESC_MAX_PAGE) == EQ_DESC_MAX_PAGE)
4509 hw_cons++;
4510
Lucas De Marchi25985ed2011-03-30 22:57:33 -03004511 /* This function may never run in parallel with itself for a
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004512 * specific bp, thus there is no need in "paired" read memory
4513 * barrier here.
4514 */
4515 sw_cons = bp->eq_cons;
4516 sw_prod = bp->eq_prod;
4517
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00004518 DP(BNX2X_MSG_SP, "EQ: hw_cons %u sw_cons %u bp->eq_spq_left %x\n",
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08004519 hw_cons, sw_cons, atomic_read(&bp->eq_spq_left));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004520
4521 for (; sw_cons != hw_cons;
4522 sw_prod = NEXT_EQ_IDX(sw_prod), sw_cons = NEXT_EQ_IDX(sw_cons)) {
4523
4524
4525 elem = &bp->eq_ring[EQ_DESC(sw_cons)];
4526
4527 cid = SW_CID(elem->message.data.cfc_del_event.cid);
4528 opcode = elem->message.opcode;
4529
4530
4531 /* handle eq element */
4532 switch (opcode) {
4533 case EVENT_RING_OPCODE_STAT_QUERY:
Merav Sicron51c1a582012-03-18 10:33:38 +00004534 DP(BNX2X_MSG_SP | BNX2X_MSG_STATS,
4535 "got statistics comp event %d\n",
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004536 bp->stats_comp++);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004537 /* nothing to do with stats comp */
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00004538 goto next_spqe;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004539
4540 case EVENT_RING_OPCODE_CFC_DEL:
4541 /* handle according to cid range */
4542 /*
4543 * we may want to verify here that the bp state is
4544 * HALTING
4545 */
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00004546 DP(BNX2X_MSG_SP,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004547 "got delete ramrod for MULTI[%d]\n", cid);
4548#ifdef BCM_CNIC
4549 if (!bnx2x_cnic_handle_cfc_del(bp, cid, elem))
4550 goto next_spqe;
4551#endif
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004552 q_obj = bnx2x_cid_to_q_obj(bp, cid);
4553
4554 if (q_obj->complete_cmd(bp, q_obj, BNX2X_Q_CMD_CFC_DEL))
4555 break;
4556
4557
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004558
4559 goto next_spqe;
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00004560
4561 case EVENT_RING_OPCODE_STOP_TRAFFIC:
Merav Sicron51c1a582012-03-18 10:33:38 +00004562 DP(BNX2X_MSG_SP | BNX2X_MSG_DCB, "got STOP TRAFFIC\n");
Dmitry Kravkov6debea82011-07-19 01:42:04 +00004563 if (f_obj->complete_cmd(bp, f_obj,
4564 BNX2X_F_CMD_TX_STOP))
4565 break;
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00004566 bnx2x_dcbx_set_params(bp, BNX2X_DCBX_STATE_TX_PAUSED);
4567 goto next_spqe;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004568
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00004569 case EVENT_RING_OPCODE_START_TRAFFIC:
Merav Sicron51c1a582012-03-18 10:33:38 +00004570 DP(BNX2X_MSG_SP | BNX2X_MSG_DCB, "got START TRAFFIC\n");
Dmitry Kravkov6debea82011-07-19 01:42:04 +00004571 if (f_obj->complete_cmd(bp, f_obj,
4572 BNX2X_F_CMD_TX_START))
4573 break;
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00004574 bnx2x_dcbx_set_params(bp, BNX2X_DCBX_STATE_TX_RELEASED);
4575 goto next_spqe;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004576 case EVENT_RING_OPCODE_FUNCTION_START:
Merav Sicron51c1a582012-03-18 10:33:38 +00004577 DP(BNX2X_MSG_SP | NETIF_MSG_IFUP,
4578 "got FUNC_START ramrod\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004579 if (f_obj->complete_cmd(bp, f_obj, BNX2X_F_CMD_START))
4580 break;
4581
4582 goto next_spqe;
4583
4584 case EVENT_RING_OPCODE_FUNCTION_STOP:
Merav Sicron51c1a582012-03-18 10:33:38 +00004585 DP(BNX2X_MSG_SP | NETIF_MSG_IFUP,
4586 "got FUNC_STOP ramrod\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004587 if (f_obj->complete_cmd(bp, f_obj, BNX2X_F_CMD_STOP))
4588 break;
4589
4590 goto next_spqe;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004591 }
4592
4593 switch (opcode | bp->state) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004594 case (EVENT_RING_OPCODE_RSS_UPDATE_RULES |
4595 BNX2X_STATE_OPEN):
4596 case (EVENT_RING_OPCODE_RSS_UPDATE_RULES |
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004597 BNX2X_STATE_OPENING_WAIT4_PORT):
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004598 cid = elem->message.data.eth_event.echo &
4599 BNX2X_SWCID_MASK;
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00004600 DP(BNX2X_MSG_SP, "got RSS_UPDATE ramrod. CID %d\n",
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004601 cid);
4602 rss_raw->clear_pending(rss_raw);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004603 break;
4604
4605 case (EVENT_RING_OPCODE_SET_MAC | BNX2X_STATE_OPEN):
4606 case (EVENT_RING_OPCODE_SET_MAC | BNX2X_STATE_DIAG):
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004607 case (EVENT_RING_OPCODE_SET_MAC |
4608 BNX2X_STATE_CLOSING_WAIT4_HALT):
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004609 case (EVENT_RING_OPCODE_CLASSIFICATION_RULES |
4610 BNX2X_STATE_OPEN):
4611 case (EVENT_RING_OPCODE_CLASSIFICATION_RULES |
4612 BNX2X_STATE_DIAG):
4613 case (EVENT_RING_OPCODE_CLASSIFICATION_RULES |
4614 BNX2X_STATE_CLOSING_WAIT4_HALT):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00004615 DP(BNX2X_MSG_SP, "got (un)set mac ramrod\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004616 bnx2x_handle_classification_eqe(bp, elem);
4617 break;
4618
4619 case (EVENT_RING_OPCODE_MULTICAST_RULES |
4620 BNX2X_STATE_OPEN):
4621 case (EVENT_RING_OPCODE_MULTICAST_RULES |
4622 BNX2X_STATE_DIAG):
4623 case (EVENT_RING_OPCODE_MULTICAST_RULES |
4624 BNX2X_STATE_CLOSING_WAIT4_HALT):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00004625 DP(BNX2X_MSG_SP, "got mcast ramrod\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004626 bnx2x_handle_mcast_eqe(bp);
4627 break;
4628
4629 case (EVENT_RING_OPCODE_FILTERS_RULES |
4630 BNX2X_STATE_OPEN):
4631 case (EVENT_RING_OPCODE_FILTERS_RULES |
4632 BNX2X_STATE_DIAG):
4633 case (EVENT_RING_OPCODE_FILTERS_RULES |
4634 BNX2X_STATE_CLOSING_WAIT4_HALT):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00004635 DP(BNX2X_MSG_SP, "got rx_mode ramrod\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004636 bnx2x_handle_rx_mode_eqe(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004637 break;
4638 default:
4639 /* unknown event log error and continue */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004640 BNX2X_ERR("Unknown EQ event %d, bp->state 0x%x\n",
4641 elem->message.opcode, bp->state);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004642 }
4643next_spqe:
4644 spqe_cnt++;
4645 } /* for */
4646
Dmitry Kravkov8fe23fb2010-10-06 03:27:41 +00004647 smp_mb__before_atomic_inc();
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08004648 atomic_add(spqe_cnt, &bp->eq_spq_left);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004649
4650 bp->eq_cons = sw_cons;
4651 bp->eq_prod = sw_prod;
4652 /* Make sure that above mem writes were issued towards the memory */
4653 smp_wmb();
4654
4655 /* update producer */
4656 bnx2x_update_eq_prod(bp, bp->eq_prod);
4657}
4658
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004659static void bnx2x_sp_task(struct work_struct *work)
4660{
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08004661 struct bnx2x *bp = container_of(work, struct bnx2x, sp_task.work);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004662 u16 status;
4663
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004664 status = bnx2x_update_dsb_idx(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004665/* if (status == 0) */
4666/* BNX2X_ERR("spurious slowpath interrupt!\n"); */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004667
Merav Sicron51c1a582012-03-18 10:33:38 +00004668 DP(BNX2X_MSG_SP, "got a slowpath interrupt (status 0x%x)\n", status);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004669
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004670 /* HW attentions */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004671 if (status & BNX2X_DEF_SB_ATT_IDX) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004672 bnx2x_attn_int(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004673 status &= ~BNX2X_DEF_SB_ATT_IDX;
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00004674 }
4675
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004676 /* SP events: STAT_QUERY and others */
4677 if (status & BNX2X_DEF_SB_IDX) {
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00004678#ifdef BCM_CNIC
4679 struct bnx2x_fastpath *fp = bnx2x_fcoe_fp(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004680
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00004681 if ((!NO_FCOE(bp)) &&
Vladislav Zolotarov019dbb42011-07-19 01:43:25 +00004682 (bnx2x_has_rx_work(fp) || bnx2x_has_tx_work(fp))) {
4683 /*
4684 * Prevent local bottom-halves from running as
4685 * we are going to change the local NAPI list.
4686 */
4687 local_bh_disable();
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00004688 napi_schedule(&bnx2x_fcoe(bp, napi));
Vladislav Zolotarov019dbb42011-07-19 01:43:25 +00004689 local_bh_enable();
4690 }
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00004691#endif
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004692 /* Handle EQ completions */
4693 bnx2x_eq_int(bp);
4694
4695 bnx2x_ack_sb(bp, bp->igu_dsb_id, USTORM_ID,
4696 le16_to_cpu(bp->def_idx), IGU_INT_NOP, 1);
4697
4698 status &= ~BNX2X_DEF_SB_IDX;
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00004699 }
4700
4701 if (unlikely(status))
Merav Sicron51c1a582012-03-18 10:33:38 +00004702 DP(BNX2X_MSG_SP, "got an unknown interrupt! (status 0x%x)\n",
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00004703 status);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004704
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004705 bnx2x_ack_sb(bp, bp->igu_dsb_id, ATTENTION_ID,
4706 le16_to_cpu(bp->def_att_idx), IGU_INT_ENABLE, 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004707}
4708
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00004709irqreturn_t bnx2x_msix_sp_int(int irq, void *dev_instance)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004710{
4711 struct net_device *dev = dev_instance;
4712 struct bnx2x *bp = netdev_priv(dev);
4713
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004714 bnx2x_ack_sb(bp, bp->igu_dsb_id, USTORM_ID, 0,
4715 IGU_INT_DISABLE, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004716
4717#ifdef BNX2X_STOP_ON_ERROR
4718 if (unlikely(bp->panic))
4719 return IRQ_HANDLED;
4720#endif
4721
Michael Chan993ac7b2009-10-10 13:46:56 +00004722#ifdef BCM_CNIC
4723 {
4724 struct cnic_ops *c_ops;
4725
4726 rcu_read_lock();
4727 c_ops = rcu_dereference(bp->cnic_ops);
4728 if (c_ops)
4729 c_ops->cnic_handler(bp->cnic_data, NULL);
4730 rcu_read_unlock();
4731 }
4732#endif
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08004733 queue_delayed_work(bnx2x_wq, &bp->sp_task, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004734
4735 return IRQ_HANDLED;
4736}
4737
4738/* end of slow path */
4739
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004740
4741void bnx2x_drv_pulse(struct bnx2x *bp)
4742{
4743 SHMEM_WR(bp, func_mb[BP_FW_MB_IDX(bp)].drv_pulse_mb,
4744 bp->fw_drv_pulse_wr_seq);
4745}
4746
4747
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004748static void bnx2x_timer(unsigned long data)
4749{
4750 struct bnx2x *bp = (struct bnx2x *) data;
4751
4752 if (!netif_running(bp->dev))
4753 return;
4754
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004755 if (!BP_NOMCP(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004756 int mb_idx = BP_FW_MB_IDX(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004757 u32 drv_pulse;
4758 u32 mcp_pulse;
4759
4760 ++bp->fw_drv_pulse_wr_seq;
4761 bp->fw_drv_pulse_wr_seq &= DRV_PULSE_SEQ_MASK;
4762 /* TBD - add SYSTEM_TIME */
4763 drv_pulse = bp->fw_drv_pulse_wr_seq;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004764 bnx2x_drv_pulse(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004765
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004766 mcp_pulse = (SHMEM_RD(bp, func_mb[mb_idx].mcp_pulse_mb) &
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004767 MCP_PULSE_SEQ_MASK);
4768 /* The delta between driver pulse and mcp response
4769 * should be 1 (before mcp response) or 0 (after mcp response)
4770 */
4771 if ((drv_pulse != mcp_pulse) &&
4772 (drv_pulse != ((mcp_pulse + 1) & MCP_PULSE_SEQ_MASK))) {
4773 /* someone lost a heartbeat... */
4774 BNX2X_ERR("drv_pulse (0x%x) != mcp_pulse (0x%x)\n",
4775 drv_pulse, mcp_pulse);
4776 }
4777 }
4778
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07004779 if (bp->state == BNX2X_STATE_OPEN)
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004780 bnx2x_stats_handle(bp, STATS_EVENT_UPDATE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004781
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004782 mod_timer(&bp->timer, jiffies + bp->current_interval);
4783}
4784
4785/* end of Statistics */
4786
4787/* nic init */
4788
4789/*
4790 * nic init service functions
4791 */
4792
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004793static inline void bnx2x_fill(struct bnx2x *bp, u32 addr, int fill, u32 len)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004794{
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004795 u32 i;
4796 if (!(len%4) && !(addr%4))
4797 for (i = 0; i < len; i += 4)
4798 REG_WR(bp, addr + i, fill);
4799 else
4800 for (i = 0; i < len; i++)
4801 REG_WR8(bp, addr + i, fill);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004802
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004803}
4804
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004805/* helper: writes FP SP data to FW - data_size in dwords */
4806static inline void bnx2x_wr_fp_sb_data(struct bnx2x *bp,
4807 int fw_sb_id,
4808 u32 *sb_data_p,
4809 u32 data_size)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004810{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004811 int index;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004812 for (index = 0; index < data_size; index++)
4813 REG_WR(bp, BAR_CSTRORM_INTMEM +
4814 CSTORM_STATUS_BLOCK_DATA_OFFSET(fw_sb_id) +
4815 sizeof(u32)*index,
4816 *(sb_data_p + index));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004817}
4818
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004819static inline void bnx2x_zero_fp_sb(struct bnx2x *bp, int fw_sb_id)
4820{
4821 u32 *sb_data_p;
4822 u32 data_size = 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004823 struct hc_status_block_data_e2 sb_data_e2;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004824 struct hc_status_block_data_e1x sb_data_e1x;
4825
4826 /* disable the function first */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004827 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004828 memset(&sb_data_e2, 0, sizeof(struct hc_status_block_data_e2));
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004829 sb_data_e2.common.state = SB_DISABLED;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004830 sb_data_e2.common.p_func.vf_valid = false;
4831 sb_data_p = (u32 *)&sb_data_e2;
4832 data_size = sizeof(struct hc_status_block_data_e2)/sizeof(u32);
4833 } else {
4834 memset(&sb_data_e1x, 0,
4835 sizeof(struct hc_status_block_data_e1x));
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004836 sb_data_e1x.common.state = SB_DISABLED;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004837 sb_data_e1x.common.p_func.vf_valid = false;
4838 sb_data_p = (u32 *)&sb_data_e1x;
4839 data_size = sizeof(struct hc_status_block_data_e1x)/sizeof(u32);
4840 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004841 bnx2x_wr_fp_sb_data(bp, fw_sb_id, sb_data_p, data_size);
4842
4843 bnx2x_fill(bp, BAR_CSTRORM_INTMEM +
4844 CSTORM_STATUS_BLOCK_OFFSET(fw_sb_id), 0,
4845 CSTORM_STATUS_BLOCK_SIZE);
4846 bnx2x_fill(bp, BAR_CSTRORM_INTMEM +
4847 CSTORM_SYNC_BLOCK_OFFSET(fw_sb_id), 0,
4848 CSTORM_SYNC_BLOCK_SIZE);
4849}
4850
4851/* helper: writes SP SB data to FW */
4852static inline void bnx2x_wr_sp_sb_data(struct bnx2x *bp,
4853 struct hc_sp_status_block_data *sp_sb_data)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004854{
4855 int func = BP_FUNC(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004856 int i;
4857 for (i = 0; i < sizeof(struct hc_sp_status_block_data)/sizeof(u32); i++)
4858 REG_WR(bp, BAR_CSTRORM_INTMEM +
4859 CSTORM_SP_STATUS_BLOCK_DATA_OFFSET(func) +
4860 i*sizeof(u32),
4861 *((u32 *)sp_sb_data + i));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004862}
4863
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004864static inline void bnx2x_zero_sp_sb(struct bnx2x *bp)
4865{
4866 int func = BP_FUNC(bp);
4867 struct hc_sp_status_block_data sp_sb_data;
4868 memset(&sp_sb_data, 0, sizeof(struct hc_sp_status_block_data));
4869
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004870 sp_sb_data.state = SB_DISABLED;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004871 sp_sb_data.p_func.vf_valid = false;
4872
4873 bnx2x_wr_sp_sb_data(bp, &sp_sb_data);
4874
4875 bnx2x_fill(bp, BAR_CSTRORM_INTMEM +
4876 CSTORM_SP_STATUS_BLOCK_OFFSET(func), 0,
4877 CSTORM_SP_STATUS_BLOCK_SIZE);
4878 bnx2x_fill(bp, BAR_CSTRORM_INTMEM +
4879 CSTORM_SP_SYNC_BLOCK_OFFSET(func), 0,
4880 CSTORM_SP_SYNC_BLOCK_SIZE);
4881
4882}
4883
4884
4885static inline
4886void bnx2x_setup_ndsb_state_machine(struct hc_status_block_sm *hc_sm,
4887 int igu_sb_id, int igu_seg_id)
4888{
4889 hc_sm->igu_sb_id = igu_sb_id;
4890 hc_sm->igu_seg_id = igu_seg_id;
4891 hc_sm->timer_value = 0xFF;
4892 hc_sm->time_to_expire = 0xFFFFFFFF;
4893}
4894
David S. Miller8decf862011-09-22 03:23:13 -04004895
4896/* allocates state machine ids. */
4897static inline
4898void bnx2x_map_sb_state_machines(struct hc_index_data *index_data)
4899{
4900 /* zero out state machine indices */
4901 /* rx indices */
4902 index_data[HC_INDEX_ETH_RX_CQ_CONS].flags &= ~HC_INDEX_DATA_SM_ID;
4903
4904 /* tx indices */
4905 index_data[HC_INDEX_OOO_TX_CQ_CONS].flags &= ~HC_INDEX_DATA_SM_ID;
4906 index_data[HC_INDEX_ETH_TX_CQ_CONS_COS0].flags &= ~HC_INDEX_DATA_SM_ID;
4907 index_data[HC_INDEX_ETH_TX_CQ_CONS_COS1].flags &= ~HC_INDEX_DATA_SM_ID;
4908 index_data[HC_INDEX_ETH_TX_CQ_CONS_COS2].flags &= ~HC_INDEX_DATA_SM_ID;
4909
4910 /* map indices */
4911 /* rx indices */
4912 index_data[HC_INDEX_ETH_RX_CQ_CONS].flags |=
4913 SM_RX_ID << HC_INDEX_DATA_SM_ID_SHIFT;
4914
4915 /* tx indices */
4916 index_data[HC_INDEX_OOO_TX_CQ_CONS].flags |=
4917 SM_TX_ID << HC_INDEX_DATA_SM_ID_SHIFT;
4918 index_data[HC_INDEX_ETH_TX_CQ_CONS_COS0].flags |=
4919 SM_TX_ID << HC_INDEX_DATA_SM_ID_SHIFT;
4920 index_data[HC_INDEX_ETH_TX_CQ_CONS_COS1].flags |=
4921 SM_TX_ID << HC_INDEX_DATA_SM_ID_SHIFT;
4922 index_data[HC_INDEX_ETH_TX_CQ_CONS_COS2].flags |=
4923 SM_TX_ID << HC_INDEX_DATA_SM_ID_SHIFT;
4924}
4925
stephen hemminger8d962862010-10-21 07:50:56 +00004926static void bnx2x_init_sb(struct bnx2x *bp, dma_addr_t mapping, int vfid,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004927 u8 vf_valid, int fw_sb_id, int igu_sb_id)
4928{
4929 int igu_seg_id;
4930
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004931 struct hc_status_block_data_e2 sb_data_e2;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004932 struct hc_status_block_data_e1x sb_data_e1x;
4933 struct hc_status_block_sm *hc_sm_p;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004934 int data_size;
4935 u32 *sb_data_p;
4936
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004937 if (CHIP_INT_MODE_IS_BC(bp))
4938 igu_seg_id = HC_SEG_ACCESS_NORM;
4939 else
4940 igu_seg_id = IGU_SEG_ACCESS_NORM;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004941
4942 bnx2x_zero_fp_sb(bp, fw_sb_id);
4943
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004944 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004945 memset(&sb_data_e2, 0, sizeof(struct hc_status_block_data_e2));
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004946 sb_data_e2.common.state = SB_ENABLED;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004947 sb_data_e2.common.p_func.pf_id = BP_FUNC(bp);
4948 sb_data_e2.common.p_func.vf_id = vfid;
4949 sb_data_e2.common.p_func.vf_valid = vf_valid;
4950 sb_data_e2.common.p_func.vnic_id = BP_VN(bp);
4951 sb_data_e2.common.same_igu_sb_1b = true;
4952 sb_data_e2.common.host_sb_addr.hi = U64_HI(mapping);
4953 sb_data_e2.common.host_sb_addr.lo = U64_LO(mapping);
4954 hc_sm_p = sb_data_e2.common.state_machine;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004955 sb_data_p = (u32 *)&sb_data_e2;
4956 data_size = sizeof(struct hc_status_block_data_e2)/sizeof(u32);
David S. Miller8decf862011-09-22 03:23:13 -04004957 bnx2x_map_sb_state_machines(sb_data_e2.index_data);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004958 } else {
4959 memset(&sb_data_e1x, 0,
4960 sizeof(struct hc_status_block_data_e1x));
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004961 sb_data_e1x.common.state = SB_ENABLED;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004962 sb_data_e1x.common.p_func.pf_id = BP_FUNC(bp);
4963 sb_data_e1x.common.p_func.vf_id = 0xff;
4964 sb_data_e1x.common.p_func.vf_valid = false;
4965 sb_data_e1x.common.p_func.vnic_id = BP_VN(bp);
4966 sb_data_e1x.common.same_igu_sb_1b = true;
4967 sb_data_e1x.common.host_sb_addr.hi = U64_HI(mapping);
4968 sb_data_e1x.common.host_sb_addr.lo = U64_LO(mapping);
4969 hc_sm_p = sb_data_e1x.common.state_machine;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004970 sb_data_p = (u32 *)&sb_data_e1x;
4971 data_size = sizeof(struct hc_status_block_data_e1x)/sizeof(u32);
David S. Miller8decf862011-09-22 03:23:13 -04004972 bnx2x_map_sb_state_machines(sb_data_e1x.index_data);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004973 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004974
4975 bnx2x_setup_ndsb_state_machine(&hc_sm_p[SM_RX_ID],
4976 igu_sb_id, igu_seg_id);
4977 bnx2x_setup_ndsb_state_machine(&hc_sm_p[SM_TX_ID],
4978 igu_sb_id, igu_seg_id);
4979
Merav Sicron51c1a582012-03-18 10:33:38 +00004980 DP(NETIF_MSG_IFUP, "Init FW SB %d\n", fw_sb_id);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004981
4982 /* write indecies to HW */
4983 bnx2x_wr_fp_sb_data(bp, fw_sb_id, sb_data_p, data_size);
4984}
4985
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004986static void bnx2x_update_coalesce_sb(struct bnx2x *bp, u8 fw_sb_id,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004987 u16 tx_usec, u16 rx_usec)
4988{
Ariel Elior6383c0b2011-07-14 08:31:57 +00004989 bnx2x_update_coalesce_sb_index(bp, fw_sb_id, HC_INDEX_ETH_RX_CQ_CONS,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004990 false, rx_usec);
Ariel Elior6383c0b2011-07-14 08:31:57 +00004991 bnx2x_update_coalesce_sb_index(bp, fw_sb_id,
4992 HC_INDEX_ETH_TX_CQ_CONS_COS0, false,
4993 tx_usec);
4994 bnx2x_update_coalesce_sb_index(bp, fw_sb_id,
4995 HC_INDEX_ETH_TX_CQ_CONS_COS1, false,
4996 tx_usec);
4997 bnx2x_update_coalesce_sb_index(bp, fw_sb_id,
4998 HC_INDEX_ETH_TX_CQ_CONS_COS2, false,
4999 tx_usec);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005000}
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005001
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005002static void bnx2x_init_def_sb(struct bnx2x *bp)
5003{
5004 struct host_sp_status_block *def_sb = bp->def_status_blk;
5005 dma_addr_t mapping = bp->def_status_blk_mapping;
5006 int igu_sp_sb_index;
5007 int igu_seg_id;
5008 int port = BP_PORT(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005009 int func = BP_FUNC(bp);
David S. Miller88c51002011-10-07 13:38:43 -04005010 int reg_offset, reg_offset_en5;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005011 u64 section;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005012 int index;
5013 struct hc_sp_status_block_data sp_sb_data;
5014 memset(&sp_sb_data, 0, sizeof(struct hc_sp_status_block_data));
5015
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005016 if (CHIP_INT_MODE_IS_BC(bp)) {
5017 igu_sp_sb_index = DEF_SB_IGU_ID;
5018 igu_seg_id = HC_SEG_ACCESS_DEF;
5019 } else {
5020 igu_sp_sb_index = bp->igu_dsb_id;
5021 igu_seg_id = IGU_SEG_ACCESS_DEF;
5022 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005023
5024 /* ATTN */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005025 section = ((u64)mapping) + offsetof(struct host_sp_status_block,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005026 atten_status_block);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005027 def_sb->atten_status_block.status_block_id = igu_sp_sb_index;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005028
Eliezer Tamir49d66772008-02-28 11:53:13 -08005029 bp->attn_state = 0;
5030
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005031 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0 :
5032 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0);
David S. Miller88c51002011-10-07 13:38:43 -04005033 reg_offset_en5 = (port ? MISC_REG_AEU_ENABLE5_FUNC_1_OUT_0 :
5034 MISC_REG_AEU_ENABLE5_FUNC_0_OUT_0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005035 for (index = 0; index < MAX_DYNAMIC_ATTN_GRPS; index++) {
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005036 int sindex;
5037 /* take care of sig[0]..sig[4] */
5038 for (sindex = 0; sindex < 4; sindex++)
5039 bp->attn_group[index].sig[sindex] =
5040 REG_RD(bp, reg_offset + sindex*0x4 + 0x10*index);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005041
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005042 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005043 /*
5044 * enable5 is separate from the rest of the registers,
5045 * and therefore the address skip is 4
5046 * and not 16 between the different groups
5047 */
5048 bp->attn_group[index].sig[4] = REG_RD(bp,
David S. Miller88c51002011-10-07 13:38:43 -04005049 reg_offset_en5 + 0x4*index);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005050 else
5051 bp->attn_group[index].sig[4] = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005052 }
5053
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005054 if (bp->common.int_block == INT_BLOCK_HC) {
5055 reg_offset = (port ? HC_REG_ATTN_MSG1_ADDR_L :
5056 HC_REG_ATTN_MSG0_ADDR_L);
5057
5058 REG_WR(bp, reg_offset, U64_LO(section));
5059 REG_WR(bp, reg_offset + 4, U64_HI(section));
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005060 } else if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005061 REG_WR(bp, IGU_REG_ATTN_MSG_ADDR_L, U64_LO(section));
5062 REG_WR(bp, IGU_REG_ATTN_MSG_ADDR_H, U64_HI(section));
5063 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005064
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005065 section = ((u64)mapping) + offsetof(struct host_sp_status_block,
5066 sp_sb);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005067
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005068 bnx2x_zero_sp_sb(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005069
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005070 sp_sb_data.state = SB_ENABLED;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005071 sp_sb_data.host_sb_addr.lo = U64_LO(section);
5072 sp_sb_data.host_sb_addr.hi = U64_HI(section);
5073 sp_sb_data.igu_sb_id = igu_sp_sb_index;
5074 sp_sb_data.igu_seg_id = igu_seg_id;
5075 sp_sb_data.p_func.pf_id = func;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005076 sp_sb_data.p_func.vnic_id = BP_VN(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005077 sp_sb_data.p_func.vf_id = 0xff;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005078
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005079 bnx2x_wr_sp_sb_data(bp, &sp_sb_data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005080
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005081 bnx2x_ack_sb(bp, bp->igu_dsb_id, USTORM_ID, 0, IGU_INT_ENABLE, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005082}
5083
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00005084void bnx2x_update_coalesce(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005085{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005086 int i;
5087
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00005088 for_each_eth_queue(bp, i)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005089 bnx2x_update_coalesce_sb(bp, bp->fp[i].fw_sb_id,
Ariel Elior423cfa7e2011-03-14 13:43:22 -07005090 bp->tx_ticks, bp->rx_ticks);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005091}
5092
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005093static void bnx2x_init_sp_ring(struct bnx2x *bp)
5094{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005095 spin_lock_init(&bp->spq_lock);
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08005096 atomic_set(&bp->cq_spq_left, MAX_SPQ_PENDING);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005097
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005098 bp->spq_prod_idx = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005099 bp->dsb_sp_prod = BNX2X_SP_DSB_INDEX;
5100 bp->spq_prod_bd = bp->spq;
5101 bp->spq_last_bd = bp->spq_prod_bd + MAX_SP_DESC_CNT;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005102}
5103
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005104static void bnx2x_init_eq_ring(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005105{
5106 int i;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005107 for (i = 1; i <= NUM_EQ_PAGES; i++) {
5108 union event_ring_elem *elem =
5109 &bp->eq_ring[EQ_DESC_CNT_PAGE * i - 1];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005110
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005111 elem->next_page.addr.hi =
5112 cpu_to_le32(U64_HI(bp->eq_mapping +
5113 BCM_PAGE_SIZE * (i % NUM_EQ_PAGES)));
5114 elem->next_page.addr.lo =
5115 cpu_to_le32(U64_LO(bp->eq_mapping +
5116 BCM_PAGE_SIZE*(i % NUM_EQ_PAGES)));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005117 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005118 bp->eq_cons = 0;
5119 bp->eq_prod = NUM_EQ_DESC;
5120 bp->eq_cons_sb = BNX2X_EQ_INDEX;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08005121 /* we want a warning message before it gets rought... */
5122 atomic_set(&bp->eq_spq_left,
5123 min_t(int, MAX_SP_DESC_CNT - MAX_SPQ_PENDING, NUM_EQ_DESC) - 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005124}
5125
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005126
5127/* called with netif_addr_lock_bh() */
5128void bnx2x_set_q_rx_mode(struct bnx2x *bp, u8 cl_id,
5129 unsigned long rx_mode_flags,
5130 unsigned long rx_accept_flags,
5131 unsigned long tx_accept_flags,
5132 unsigned long ramrod_flags)
Tom Herbertab532cf2011-02-16 10:27:02 +00005133{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005134 struct bnx2x_rx_mode_ramrod_params ramrod_param;
5135 int rc;
Tom Herbertab532cf2011-02-16 10:27:02 +00005136
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005137 memset(&ramrod_param, 0, sizeof(ramrod_param));
Tom Herbertab532cf2011-02-16 10:27:02 +00005138
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005139 /* Prepare ramrod parameters */
5140 ramrod_param.cid = 0;
5141 ramrod_param.cl_id = cl_id;
5142 ramrod_param.rx_mode_obj = &bp->rx_mode_obj;
5143 ramrod_param.func_id = BP_FUNC(bp);
5144
5145 ramrod_param.pstate = &bp->sp_state;
5146 ramrod_param.state = BNX2X_FILTER_RX_MODE_PENDING;
5147
5148 ramrod_param.rdata = bnx2x_sp(bp, rx_mode_rdata);
5149 ramrod_param.rdata_mapping = bnx2x_sp_mapping(bp, rx_mode_rdata);
5150
5151 set_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state);
5152
5153 ramrod_param.ramrod_flags = ramrod_flags;
5154 ramrod_param.rx_mode_flags = rx_mode_flags;
5155
5156 ramrod_param.rx_accept_flags = rx_accept_flags;
5157 ramrod_param.tx_accept_flags = tx_accept_flags;
5158
5159 rc = bnx2x_config_rx_mode(bp, &ramrod_param);
5160 if (rc < 0) {
5161 BNX2X_ERR("Set rx_mode %d failed\n", bp->rx_mode);
5162 return;
5163 }
5164}
5165
5166/* called with netif_addr_lock_bh() */
5167void bnx2x_set_storm_rx_mode(struct bnx2x *bp)
5168{
5169 unsigned long rx_mode_flags = 0, ramrod_flags = 0;
5170 unsigned long rx_accept_flags = 0, tx_accept_flags = 0;
5171
5172#ifdef BCM_CNIC
5173 if (!NO_FCOE(bp))
5174
5175 /* Configure rx_mode of FCoE Queue */
5176 __set_bit(BNX2X_RX_MODE_FCOE_ETH, &rx_mode_flags);
5177#endif
5178
5179 switch (bp->rx_mode) {
5180 case BNX2X_RX_MODE_NONE:
5181 /*
5182 * 'drop all' supersedes any accept flags that may have been
5183 * passed to the function.
5184 */
5185 break;
5186 case BNX2X_RX_MODE_NORMAL:
5187 __set_bit(BNX2X_ACCEPT_UNICAST, &rx_accept_flags);
5188 __set_bit(BNX2X_ACCEPT_MULTICAST, &rx_accept_flags);
5189 __set_bit(BNX2X_ACCEPT_BROADCAST, &rx_accept_flags);
5190
5191 /* internal switching mode */
5192 __set_bit(BNX2X_ACCEPT_UNICAST, &tx_accept_flags);
5193 __set_bit(BNX2X_ACCEPT_MULTICAST, &tx_accept_flags);
5194 __set_bit(BNX2X_ACCEPT_BROADCAST, &tx_accept_flags);
5195
5196 break;
5197 case BNX2X_RX_MODE_ALLMULTI:
5198 __set_bit(BNX2X_ACCEPT_UNICAST, &rx_accept_flags);
5199 __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, &rx_accept_flags);
5200 __set_bit(BNX2X_ACCEPT_BROADCAST, &rx_accept_flags);
5201
5202 /* internal switching mode */
5203 __set_bit(BNX2X_ACCEPT_UNICAST, &tx_accept_flags);
5204 __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, &tx_accept_flags);
5205 __set_bit(BNX2X_ACCEPT_BROADCAST, &tx_accept_flags);
5206
5207 break;
5208 case BNX2X_RX_MODE_PROMISC:
5209 /* According to deffinition of SI mode, iface in promisc mode
5210 * should receive matched and unmatched (in resolution of port)
5211 * unicast packets.
5212 */
5213 __set_bit(BNX2X_ACCEPT_UNMATCHED, &rx_accept_flags);
5214 __set_bit(BNX2X_ACCEPT_UNICAST, &rx_accept_flags);
5215 __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, &rx_accept_flags);
5216 __set_bit(BNX2X_ACCEPT_BROADCAST, &rx_accept_flags);
5217
5218 /* internal switching mode */
5219 __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, &tx_accept_flags);
5220 __set_bit(BNX2X_ACCEPT_BROADCAST, &tx_accept_flags);
5221
5222 if (IS_MF_SI(bp))
5223 __set_bit(BNX2X_ACCEPT_ALL_UNICAST, &tx_accept_flags);
5224 else
5225 __set_bit(BNX2X_ACCEPT_UNICAST, &tx_accept_flags);
5226
5227 break;
5228 default:
5229 BNX2X_ERR("Unknown rx_mode: %d\n", bp->rx_mode);
5230 return;
5231 }
5232
5233 if (bp->rx_mode != BNX2X_RX_MODE_NONE) {
5234 __set_bit(BNX2X_ACCEPT_ANY_VLAN, &rx_accept_flags);
5235 __set_bit(BNX2X_ACCEPT_ANY_VLAN, &tx_accept_flags);
5236 }
5237
5238 __set_bit(RAMROD_RX, &ramrod_flags);
5239 __set_bit(RAMROD_TX, &ramrod_flags);
5240
5241 bnx2x_set_q_rx_mode(bp, bp->fp->cl_id, rx_mode_flags, rx_accept_flags,
5242 tx_accept_flags, ramrod_flags);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005243}
5244
Eilon Greenstein471de712008-08-13 15:49:35 -07005245static void bnx2x_init_internal_common(struct bnx2x *bp)
5246{
5247 int i;
5248
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08005249 if (IS_MF_SI(bp))
5250 /*
5251 * In switch independent mode, the TSTORM needs to accept
5252 * packets that failed classification, since approximate match
5253 * mac addresses aren't written to NIG LLH
5254 */
5255 REG_WR8(bp, BAR_TSTRORM_INTMEM +
5256 TSTORM_ACCEPT_CLASSIFY_FAILED_OFFSET, 2);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005257 else if (!CHIP_IS_E1(bp)) /* 57710 doesn't support MF */
5258 REG_WR8(bp, BAR_TSTRORM_INTMEM +
5259 TSTORM_ACCEPT_CLASSIFY_FAILED_OFFSET, 0);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08005260
Eilon Greenstein471de712008-08-13 15:49:35 -07005261 /* Zero this manually as its initialization is
5262 currently missing in the initTool */
5263 for (i = 0; i < (USTORM_AGG_DATA_SIZE >> 2); i++)
5264 REG_WR(bp, BAR_USTRORM_INTMEM +
5265 USTORM_AGG_DATA_OFFSET + i * 4, 0);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005266 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005267 REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_IGU_MODE_OFFSET,
5268 CHIP_INT_MODE_IS_BC(bp) ?
5269 HC_IGU_BC_MODE : HC_IGU_NBC_MODE);
5270 }
Eilon Greenstein471de712008-08-13 15:49:35 -07005271}
5272
Eilon Greenstein471de712008-08-13 15:49:35 -07005273static void bnx2x_init_internal(struct bnx2x *bp, u32 load_code)
5274{
5275 switch (load_code) {
5276 case FW_MSG_CODE_DRV_LOAD_COMMON:
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005277 case FW_MSG_CODE_DRV_LOAD_COMMON_CHIP:
Eilon Greenstein471de712008-08-13 15:49:35 -07005278 bnx2x_init_internal_common(bp);
5279 /* no break */
5280
5281 case FW_MSG_CODE_DRV_LOAD_PORT:
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005282 /* nothing to do */
Eilon Greenstein471de712008-08-13 15:49:35 -07005283 /* no break */
5284
5285 case FW_MSG_CODE_DRV_LOAD_FUNCTION:
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005286 /* internal memory per function is
5287 initialized inside bnx2x_pf_init */
Eilon Greenstein471de712008-08-13 15:49:35 -07005288 break;
5289
5290 default:
5291 BNX2X_ERR("Unknown load_code (0x%x) from MCP\n", load_code);
5292 break;
5293 }
5294}
5295
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005296static inline u8 bnx2x_fp_igu_sb_id(struct bnx2x_fastpath *fp)
5297{
Ariel Elior6383c0b2011-07-14 08:31:57 +00005298 return fp->bp->igu_base_sb + fp->index + CNIC_PRESENT;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005299}
5300
5301static inline u8 bnx2x_fp_fw_sb_id(struct bnx2x_fastpath *fp)
5302{
Ariel Elior6383c0b2011-07-14 08:31:57 +00005303 return fp->bp->base_fw_ndsb + fp->index + CNIC_PRESENT;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005304}
5305
5306static inline u8 bnx2x_fp_cl_id(struct bnx2x_fastpath *fp)
5307{
5308 if (CHIP_IS_E1x(fp->bp))
5309 return BP_L_ID(fp->bp) + fp->index;
5310 else /* We want Client ID to be the same as IGU SB ID for 57712 */
5311 return bnx2x_fp_igu_sb_id(fp);
5312}
5313
Ariel Elior6383c0b2011-07-14 08:31:57 +00005314static void bnx2x_init_eth_fp(struct bnx2x *bp, int fp_idx)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005315{
5316 struct bnx2x_fastpath *fp = &bp->fp[fp_idx];
Ariel Elior6383c0b2011-07-14 08:31:57 +00005317 u8 cos;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005318 unsigned long q_type = 0;
Ariel Elior6383c0b2011-07-14 08:31:57 +00005319 u32 cids[BNX2X_MULTI_TX_COS] = { 0 };
Dmitry Kravkovf233caf2011-11-13 04:34:22 +00005320 fp->rx_queue = fp_idx;
Dmitry Kravkovb3b83c32011-05-04 23:50:33 +00005321 fp->cid = fp_idx;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005322 fp->cl_id = bnx2x_fp_cl_id(fp);
5323 fp->fw_sb_id = bnx2x_fp_fw_sb_id(fp);
5324 fp->igu_sb_id = bnx2x_fp_igu_sb_id(fp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005325 /* qZone id equals to FW (per path) client id */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005326 fp->cl_qzone_id = bnx2x_fp_qzone_id(fp);
5327
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005328 /* init shortcut */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005329 fp->ustorm_rx_prods_offset = bnx2x_rx_ustorm_prods_offset(fp);
Ariel Elior7a752992012-01-26 06:01:53 +00005330
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005331 /* Setup SB indicies */
5332 fp->rx_cons_sb = BNX2X_RX_SB_INDEX;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005333
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005334 /* Configure Queue State object */
5335 __set_bit(BNX2X_Q_TYPE_HAS_RX, &q_type);
5336 __set_bit(BNX2X_Q_TYPE_HAS_TX, &q_type);
Ariel Elior6383c0b2011-07-14 08:31:57 +00005337
5338 BUG_ON(fp->max_cos > BNX2X_MULTI_TX_COS);
5339
5340 /* init tx data */
5341 for_each_cos_in_tx_queue(fp, cos) {
5342 bnx2x_init_txdata(bp, &fp->txdata[cos],
5343 CID_COS_TO_TX_ONLY_CID(fp->cid, cos),
5344 FP_COS_TO_TXQ(fp, cos),
5345 BNX2X_TX_SB_INDEX_BASE + cos);
5346 cids[cos] = fp->txdata[cos].cid;
5347 }
5348
5349 bnx2x_init_queue_obj(bp, &fp->q_obj, fp->cl_id, cids, fp->max_cos,
5350 BP_FUNC(bp), bnx2x_sp(bp, q_rdata),
5351 bnx2x_sp_mapping(bp, q_rdata), q_type);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005352
5353 /**
5354 * Configure classification DBs: Always enable Tx switching
5355 */
5356 bnx2x_init_vlan_mac_fp_objs(fp, BNX2X_OBJ_TYPE_RX_TX);
5357
Merav Sicron51c1a582012-03-18 10:33:38 +00005358 DP(NETIF_MSG_IFUP, "queue[%d]: bnx2x_init_sb(%p,%p) cl_id %d fw_sb %d igu_sb %d\n",
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005359 fp_idx, bp, fp->status_blk.e2_sb, fp->cl_id, fp->fw_sb_id,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005360 fp->igu_sb_id);
5361 bnx2x_init_sb(bp, fp->status_blk_mapping, BNX2X_VF_ID_INVALID, false,
5362 fp->fw_sb_id, fp->igu_sb_id);
5363
5364 bnx2x_update_fpsb_idx(fp);
5365}
5366
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00005367void bnx2x_nic_init(struct bnx2x *bp, u32 load_code)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005368{
5369 int i;
5370
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00005371 for_each_eth_queue(bp, i)
Ariel Elior6383c0b2011-07-14 08:31:57 +00005372 bnx2x_init_eth_fp(bp, i);
Michael Chan37b091b2009-10-10 13:46:55 +00005373#ifdef BCM_CNIC
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00005374 if (!NO_FCOE(bp))
5375 bnx2x_init_fcoe_fp(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005376
5377 bnx2x_init_sb(bp, bp->cnic_sb_mapping,
5378 BNX2X_VF_ID_INVALID, false,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005379 bnx2x_cnic_fw_sb_id(bp), bnx2x_cnic_igu_sb_id(bp));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005380
Michael Chan37b091b2009-10-10 13:46:55 +00005381#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005382
Yaniv Rosner020c7e32011-05-31 21:28:43 +00005383 /* Initialize MOD_ABS interrupts */
5384 bnx2x_init_mod_abs_int(bp, &bp->link_vars, bp->common.chip_id,
5385 bp->common.shmem_base, bp->common.shmem2_base,
5386 BP_PORT(bp));
Eilon Greenstein16119782009-03-02 07:59:27 +00005387 /* ensure status block indices were read */
5388 rmb();
5389
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005390 bnx2x_init_def_sb(bp);
Eilon Greenstein5c862842008-08-13 15:51:48 -07005391 bnx2x_update_dsb_idx(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005392 bnx2x_init_rx_rings(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005393 bnx2x_init_tx_rings(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005394 bnx2x_init_sp_ring(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005395 bnx2x_init_eq_ring(bp);
Eilon Greenstein471de712008-08-13 15:49:35 -07005396 bnx2x_init_internal(bp, load_code);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005397 bnx2x_pf_init(bp);
Eilon Greenstein0ef00452009-01-14 21:31:08 -08005398 bnx2x_stats_init(bp);
5399
Eilon Greenstein0ef00452009-01-14 21:31:08 -08005400 /* flush all before enabling interrupts */
5401 mb();
5402 mmiowb();
5403
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08005404 bnx2x_int_enable(bp);
Eilon Greensteineb8da202009-07-21 05:47:30 +00005405
5406 /* Check for SPIO5 */
5407 bnx2x_attn_int_deasserted0(bp,
5408 REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_1_FUNC_0 + BP_PORT(bp)*4) &
5409 AEU_INPUTS_ATTN_BITS_SPIO5);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005410}
5411
5412/* end of nic init */
5413
5414/*
5415 * gzip service functions
5416 */
5417
5418static int bnx2x_gunzip_init(struct bnx2x *bp)
5419{
FUJITA Tomonori1a983142010-04-04 01:51:03 +00005420 bp->gunzip_buf = dma_alloc_coherent(&bp->pdev->dev, FW_BUF_SIZE,
5421 &bp->gunzip_mapping, GFP_KERNEL);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005422 if (bp->gunzip_buf == NULL)
5423 goto gunzip_nomem1;
5424
5425 bp->strm = kmalloc(sizeof(*bp->strm), GFP_KERNEL);
5426 if (bp->strm == NULL)
5427 goto gunzip_nomem2;
5428
David S. Miller7ab24bf2011-06-29 05:48:41 -07005429 bp->strm->workspace = vmalloc(zlib_inflate_workspacesize());
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005430 if (bp->strm->workspace == NULL)
5431 goto gunzip_nomem3;
5432
5433 return 0;
5434
5435gunzip_nomem3:
5436 kfree(bp->strm);
5437 bp->strm = NULL;
5438
5439gunzip_nomem2:
FUJITA Tomonori1a983142010-04-04 01:51:03 +00005440 dma_free_coherent(&bp->pdev->dev, FW_BUF_SIZE, bp->gunzip_buf,
5441 bp->gunzip_mapping);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005442 bp->gunzip_buf = NULL;
5443
5444gunzip_nomem1:
Merav Sicron51c1a582012-03-18 10:33:38 +00005445 BNX2X_ERR("Cannot allocate firmware buffer for un-compression\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005446 return -ENOMEM;
5447}
5448
5449static void bnx2x_gunzip_end(struct bnx2x *bp)
5450{
Dmitry Kravkovb3b83c32011-05-04 23:50:33 +00005451 if (bp->strm) {
David S. Miller7ab24bf2011-06-29 05:48:41 -07005452 vfree(bp->strm->workspace);
Dmitry Kravkovb3b83c32011-05-04 23:50:33 +00005453 kfree(bp->strm);
5454 bp->strm = NULL;
5455 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005456
5457 if (bp->gunzip_buf) {
FUJITA Tomonori1a983142010-04-04 01:51:03 +00005458 dma_free_coherent(&bp->pdev->dev, FW_BUF_SIZE, bp->gunzip_buf,
5459 bp->gunzip_mapping);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005460 bp->gunzip_buf = NULL;
5461 }
5462}
5463
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005464static int bnx2x_gunzip(struct bnx2x *bp, const u8 *zbuf, int len)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005465{
5466 int n, rc;
5467
5468 /* check gzip header */
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005469 if ((zbuf[0] != 0x1f) || (zbuf[1] != 0x8b) || (zbuf[2] != Z_DEFLATED)) {
5470 BNX2X_ERR("Bad gzip header\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005471 return -EINVAL;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005472 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005473
5474 n = 10;
5475
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005476#define FNAME 0x8
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005477
5478 if (zbuf[3] & FNAME)
5479 while ((zbuf[n++] != 0) && (n < len));
5480
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005481 bp->strm->next_in = (typeof(bp->strm->next_in))zbuf + n;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005482 bp->strm->avail_in = len - n;
5483 bp->strm->next_out = bp->gunzip_buf;
5484 bp->strm->avail_out = FW_BUF_SIZE;
5485
5486 rc = zlib_inflateInit2(bp->strm, -MAX_WBITS);
5487 if (rc != Z_OK)
5488 return rc;
5489
5490 rc = zlib_inflate(bp->strm, Z_FINISH);
5491 if ((rc != Z_OK) && (rc != Z_STREAM_END))
Joe Perches7995c642010-02-17 15:01:52 +00005492 netdev_err(bp->dev, "Firmware decompression error: %s\n",
5493 bp->strm->msg);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005494
5495 bp->gunzip_outlen = (FW_BUF_SIZE - bp->strm->avail_out);
5496 if (bp->gunzip_outlen & 0x3)
Merav Sicron51c1a582012-03-18 10:33:38 +00005497 netdev_err(bp->dev,
5498 "Firmware decompression error: gunzip_outlen (%d) not aligned\n",
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00005499 bp->gunzip_outlen);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005500 bp->gunzip_outlen >>= 2;
5501
5502 zlib_inflateEnd(bp->strm);
5503
5504 if (rc == Z_STREAM_END)
5505 return 0;
5506
5507 return rc;
5508}
5509
5510/* nic load/unload */
5511
5512/*
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005513 * General service functions
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005514 */
5515
5516/* send a NIG loopback debug packet */
5517static void bnx2x_lb_pckt(struct bnx2x *bp)
5518{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005519 u32 wb_write[3];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005520
5521 /* Ethernet source and destination addresses */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005522 wb_write[0] = 0x55555555;
5523 wb_write[1] = 0x55555555;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005524 wb_write[2] = 0x20; /* SOP */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005525 REG_WR_DMAE(bp, NIG_REG_DEBUG_PACKET_LB, wb_write, 3);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005526
5527 /* NON-IP protocol */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005528 wb_write[0] = 0x09000000;
5529 wb_write[1] = 0x55555555;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005530 wb_write[2] = 0x10; /* EOP, eop_bvalid = 0 */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005531 REG_WR_DMAE(bp, NIG_REG_DEBUG_PACKET_LB, wb_write, 3);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005532}
5533
5534/* some of the internal memories
5535 * are not directly readable from the driver
5536 * to test them we send debug packets
5537 */
5538static int bnx2x_int_mem_test(struct bnx2x *bp)
5539{
5540 int factor;
5541 int count, i;
5542 u32 val = 0;
5543
Eilon Greensteinad8d3942008-06-23 20:29:02 -07005544 if (CHIP_REV_IS_FPGA(bp))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005545 factor = 120;
Eilon Greensteinad8d3942008-06-23 20:29:02 -07005546 else if (CHIP_REV_IS_EMUL(bp))
5547 factor = 200;
5548 else
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005549 factor = 1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005550
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005551 /* Disable inputs of parser neighbor blocks */
5552 REG_WR(bp, TSDM_REG_ENABLE_IN1, 0x0);
5553 REG_WR(bp, TCM_REG_PRS_IFEN, 0x0);
5554 REG_WR(bp, CFC_REG_DEBUG0, 0x1);
Eilon Greenstein3196a882008-08-13 15:58:49 -07005555 REG_WR(bp, NIG_REG_PRS_REQ_IN_EN, 0x0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005556
5557 /* Write 0 to parser credits for CFC search request */
5558 REG_WR(bp, PRS_REG_CFC_SEARCH_INITIAL_CREDIT, 0x0);
5559
5560 /* send Ethernet packet */
5561 bnx2x_lb_pckt(bp);
5562
5563 /* TODO do i reset NIG statistic? */
5564 /* Wait until NIG register shows 1 packet of size 0x10 */
5565 count = 1000 * factor;
5566 while (count) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005567
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005568 bnx2x_read_dmae(bp, NIG_REG_STAT2_BRB_OCTET, 2);
5569 val = *bnx2x_sp(bp, wb_data[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005570 if (val == 0x10)
5571 break;
5572
5573 msleep(10);
5574 count--;
5575 }
5576 if (val != 0x10) {
5577 BNX2X_ERR("NIG timeout val = 0x%x\n", val);
5578 return -1;
5579 }
5580
5581 /* Wait until PRS register shows 1 packet */
5582 count = 1000 * factor;
5583 while (count) {
5584 val = REG_RD(bp, PRS_REG_NUM_OF_PACKETS);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005585 if (val == 1)
5586 break;
5587
5588 msleep(10);
5589 count--;
5590 }
5591 if (val != 0x1) {
5592 BNX2X_ERR("PRS timeout val = 0x%x\n", val);
5593 return -2;
5594 }
5595
5596 /* Reset and init BRB, PRS */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005597 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR, 0x03);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005598 msleep(50);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005599 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, 0x03);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005600 msleep(50);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005601 bnx2x_init_block(bp, BLOCK_BRB1, PHASE_COMMON);
5602 bnx2x_init_block(bp, BLOCK_PRS, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005603
5604 DP(NETIF_MSG_HW, "part2\n");
5605
5606 /* Disable inputs of parser neighbor blocks */
5607 REG_WR(bp, TSDM_REG_ENABLE_IN1, 0x0);
5608 REG_WR(bp, TCM_REG_PRS_IFEN, 0x0);
5609 REG_WR(bp, CFC_REG_DEBUG0, 0x1);
Eilon Greenstein3196a882008-08-13 15:58:49 -07005610 REG_WR(bp, NIG_REG_PRS_REQ_IN_EN, 0x0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005611
5612 /* Write 0 to parser credits for CFC search request */
5613 REG_WR(bp, PRS_REG_CFC_SEARCH_INITIAL_CREDIT, 0x0);
5614
5615 /* send 10 Ethernet packets */
5616 for (i = 0; i < 10; i++)
5617 bnx2x_lb_pckt(bp);
5618
5619 /* Wait until NIG register shows 10 + 1
5620 packets of size 11*0x10 = 0xb0 */
5621 count = 1000 * factor;
5622 while (count) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005623
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005624 bnx2x_read_dmae(bp, NIG_REG_STAT2_BRB_OCTET, 2);
5625 val = *bnx2x_sp(bp, wb_data[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005626 if (val == 0xb0)
5627 break;
5628
5629 msleep(10);
5630 count--;
5631 }
5632 if (val != 0xb0) {
5633 BNX2X_ERR("NIG timeout val = 0x%x\n", val);
5634 return -3;
5635 }
5636
5637 /* Wait until PRS register shows 2 packets */
5638 val = REG_RD(bp, PRS_REG_NUM_OF_PACKETS);
5639 if (val != 2)
5640 BNX2X_ERR("PRS timeout val = 0x%x\n", val);
5641
5642 /* Write 1 to parser credits for CFC search request */
5643 REG_WR(bp, PRS_REG_CFC_SEARCH_INITIAL_CREDIT, 0x1);
5644
5645 /* Wait until PRS register shows 3 packets */
5646 msleep(10 * factor);
5647 /* Wait until NIG register shows 1 packet of size 0x10 */
5648 val = REG_RD(bp, PRS_REG_NUM_OF_PACKETS);
5649 if (val != 3)
5650 BNX2X_ERR("PRS timeout val = 0x%x\n", val);
5651
5652 /* clear NIG EOP FIFO */
5653 for (i = 0; i < 11; i++)
5654 REG_RD(bp, NIG_REG_INGRESS_EOP_LB_FIFO);
5655 val = REG_RD(bp, NIG_REG_INGRESS_EOP_LB_EMPTY);
5656 if (val != 1) {
5657 BNX2X_ERR("clear of NIG failed\n");
5658 return -4;
5659 }
5660
5661 /* Reset and init BRB, PRS, NIG */
5662 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR, 0x03);
5663 msleep(50);
5664 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, 0x03);
5665 msleep(50);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005666 bnx2x_init_block(bp, BLOCK_BRB1, PHASE_COMMON);
5667 bnx2x_init_block(bp, BLOCK_PRS, PHASE_COMMON);
Michael Chan37b091b2009-10-10 13:46:55 +00005668#ifndef BCM_CNIC
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005669 /* set NIC mode */
5670 REG_WR(bp, PRS_REG_NIC_MODE, 1);
5671#endif
5672
5673 /* Enable inputs of parser neighbor blocks */
5674 REG_WR(bp, TSDM_REG_ENABLE_IN1, 0x7fffffff);
5675 REG_WR(bp, TCM_REG_PRS_IFEN, 0x1);
5676 REG_WR(bp, CFC_REG_DEBUG0, 0x0);
Eilon Greenstein3196a882008-08-13 15:58:49 -07005677 REG_WR(bp, NIG_REG_PRS_REQ_IN_EN, 0x1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005678
5679 DP(NETIF_MSG_HW, "done\n");
5680
5681 return 0; /* OK */
5682}
5683
Vladislav Zolotarov4a33bc02011-01-09 02:20:04 +00005684static void bnx2x_enable_blocks_attention(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005685{
5686 REG_WR(bp, PXP_REG_PXP_INT_MASK_0, 0);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005687 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005688 REG_WR(bp, PXP_REG_PXP_INT_MASK_1, 0x40);
5689 else
5690 REG_WR(bp, PXP_REG_PXP_INT_MASK_1, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005691 REG_WR(bp, DORQ_REG_DORQ_INT_MASK, 0);
5692 REG_WR(bp, CFC_REG_CFC_INT_MASK, 0);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005693 /*
5694 * mask read length error interrupts in brb for parser
5695 * (parsing unit and 'checksum and crc' unit)
5696 * these errors are legal (PU reads fixed length and CAC can cause
5697 * read length error on truncated packets)
5698 */
5699 REG_WR(bp, BRB1_REG_BRB1_INT_MASK, 0xFC00);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005700 REG_WR(bp, QM_REG_QM_INT_MASK, 0);
5701 REG_WR(bp, TM_REG_TM_INT_MASK, 0);
5702 REG_WR(bp, XSDM_REG_XSDM_INT_MASK_0, 0);
5703 REG_WR(bp, XSDM_REG_XSDM_INT_MASK_1, 0);
5704 REG_WR(bp, XCM_REG_XCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005705/* REG_WR(bp, XSEM_REG_XSEM_INT_MASK_0, 0); */
5706/* REG_WR(bp, XSEM_REG_XSEM_INT_MASK_1, 0); */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005707 REG_WR(bp, USDM_REG_USDM_INT_MASK_0, 0);
5708 REG_WR(bp, USDM_REG_USDM_INT_MASK_1, 0);
5709 REG_WR(bp, UCM_REG_UCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005710/* REG_WR(bp, USEM_REG_USEM_INT_MASK_0, 0); */
5711/* REG_WR(bp, USEM_REG_USEM_INT_MASK_1, 0); */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005712 REG_WR(bp, GRCBASE_UPB + PB_REG_PB_INT_MASK, 0);
5713 REG_WR(bp, CSDM_REG_CSDM_INT_MASK_0, 0);
5714 REG_WR(bp, CSDM_REG_CSDM_INT_MASK_1, 0);
5715 REG_WR(bp, CCM_REG_CCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005716/* REG_WR(bp, CSEM_REG_CSEM_INT_MASK_0, 0); */
5717/* REG_WR(bp, CSEM_REG_CSEM_INT_MASK_1, 0); */
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00005718
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005719 if (CHIP_REV_IS_FPGA(bp))
5720 REG_WR(bp, PXP2_REG_PXP2_INT_MASK_0, 0x580000);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005721 else if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005722 REG_WR(bp, PXP2_REG_PXP2_INT_MASK_0,
5723 (PXP2_PXP2_INT_MASK_0_REG_PGL_CPL_OF
5724 | PXP2_PXP2_INT_MASK_0_REG_PGL_CPL_AFT
5725 | PXP2_PXP2_INT_MASK_0_REG_PGL_PCIE_ATTN
5726 | PXP2_PXP2_INT_MASK_0_REG_PGL_READ_BLOCKED
5727 | PXP2_PXP2_INT_MASK_0_REG_PGL_WRITE_BLOCKED));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005728 else
5729 REG_WR(bp, PXP2_REG_PXP2_INT_MASK_0, 0x480000);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005730 REG_WR(bp, TSDM_REG_TSDM_INT_MASK_0, 0);
5731 REG_WR(bp, TSDM_REG_TSDM_INT_MASK_1, 0);
5732 REG_WR(bp, TCM_REG_TCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005733/* REG_WR(bp, TSEM_REG_TSEM_INT_MASK_0, 0); */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005734
5735 if (!CHIP_IS_E1x(bp))
5736 /* enable VFC attentions: bits 11 and 12, bits 31:13 reserved */
5737 REG_WR(bp, TSEM_REG_TSEM_INT_MASK_1, 0x07ff);
5738
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005739 REG_WR(bp, CDU_REG_CDU_INT_MASK, 0);
5740 REG_WR(bp, DMAE_REG_DMAE_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005741/* REG_WR(bp, MISC_REG_MISC_INT_MASK, 0); */
Vladislav Zolotarov4a33bc02011-01-09 02:20:04 +00005742 REG_WR(bp, PBF_REG_PBF_INT_MASK, 0x18); /* bit 3,4 masked */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005743}
5744
Eilon Greenstein81f75bb2009-01-22 03:37:31 +00005745static void bnx2x_reset_common(struct bnx2x *bp)
5746{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005747 u32 val = 0x1400;
5748
Eilon Greenstein81f75bb2009-01-22 03:37:31 +00005749 /* reset_common */
5750 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR,
5751 0xd3ffff7f);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005752
5753 if (CHIP_IS_E3(bp)) {
5754 val |= MISC_REGISTERS_RESET_REG_2_MSTAT0;
5755 val |= MISC_REGISTERS_RESET_REG_2_MSTAT1;
5756 }
5757
5758 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR, val);
5759}
5760
5761static void bnx2x_setup_dmae(struct bnx2x *bp)
5762{
5763 bp->dmae_ready = 0;
5764 spin_lock_init(&bp->dmae_lock);
Eilon Greenstein81f75bb2009-01-22 03:37:31 +00005765}
5766
Eilon Greenstein573f2032009-08-12 08:24:14 +00005767static void bnx2x_init_pxp(struct bnx2x *bp)
5768{
5769 u16 devctl;
5770 int r_order, w_order;
5771
5772 pci_read_config_word(bp->pdev,
Vladislav Zolotarovb6c2f862011-07-24 03:58:38 +00005773 pci_pcie_cap(bp->pdev) + PCI_EXP_DEVCTL, &devctl);
Eilon Greenstein573f2032009-08-12 08:24:14 +00005774 DP(NETIF_MSG_HW, "read 0x%x from devctl\n", devctl);
5775 w_order = ((devctl & PCI_EXP_DEVCTL_PAYLOAD) >> 5);
5776 if (bp->mrrs == -1)
5777 r_order = ((devctl & PCI_EXP_DEVCTL_READRQ) >> 12);
5778 else {
5779 DP(NETIF_MSG_HW, "force read order to %d\n", bp->mrrs);
5780 r_order = bp->mrrs;
5781 }
5782
5783 bnx2x_init_pxp_arb(bp, r_order, w_order);
5784}
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00005785
5786static void bnx2x_setup_fan_failure_detection(struct bnx2x *bp)
5787{
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00005788 int is_required;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00005789 u32 val;
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00005790 int port;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00005791
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00005792 if (BP_NOMCP(bp))
5793 return;
5794
5795 is_required = 0;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00005796 val = SHMEM_RD(bp, dev_info.shared_hw_config.config2) &
5797 SHARED_HW_CFG_FAN_FAILURE_MASK;
5798
5799 if (val == SHARED_HW_CFG_FAN_FAILURE_ENABLED)
5800 is_required = 1;
5801
5802 /*
5803 * The fan failure mechanism is usually related to the PHY type since
5804 * the power consumption of the board is affected by the PHY. Currently,
5805 * fan is required for most designs with SFX7101, BCM8727 and BCM8481.
5806 */
5807 else if (val == SHARED_HW_CFG_FAN_FAILURE_PHY_TYPE)
5808 for (port = PORT_0; port < PORT_MAX; port++) {
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00005809 is_required |=
Yaniv Rosnerd90d96b2010-09-07 11:41:04 +00005810 bnx2x_fan_failure_det_req(
5811 bp,
5812 bp->common.shmem_base,
Yaniv Rosnera22f0782010-09-07 11:41:20 +00005813 bp->common.shmem2_base,
Yaniv Rosnerd90d96b2010-09-07 11:41:04 +00005814 port);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00005815 }
5816
5817 DP(NETIF_MSG_HW, "fan detection setting: %d\n", is_required);
5818
5819 if (is_required == 0)
5820 return;
5821
5822 /* Fan failure is indicated by SPIO 5 */
5823 bnx2x_set_spio(bp, MISC_REGISTERS_SPIO_5,
5824 MISC_REGISTERS_SPIO_INPUT_HI_Z);
5825
5826 /* set to active low mode */
5827 val = REG_RD(bp, MISC_REG_SPIO_INT);
5828 val |= ((1 << MISC_REGISTERS_SPIO_5) <<
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00005829 MISC_REGISTERS_SPIO_INT_OLD_SET_POS);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00005830 REG_WR(bp, MISC_REG_SPIO_INT, val);
5831
5832 /* enable interrupt to signal the IGU */
5833 val = REG_RD(bp, MISC_REG_SPIO_EVENT_EN);
5834 val |= (1 << MISC_REGISTERS_SPIO_5);
5835 REG_WR(bp, MISC_REG_SPIO_EVENT_EN, val);
5836}
5837
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005838static void bnx2x_pretend_func(struct bnx2x *bp, u8 pretend_func_num)
5839{
5840 u32 offset = 0;
5841
5842 if (CHIP_IS_E1(bp))
5843 return;
5844 if (CHIP_IS_E1H(bp) && (pretend_func_num >= E1H_FUNC_MAX))
5845 return;
5846
5847 switch (BP_ABS_FUNC(bp)) {
5848 case 0:
5849 offset = PXP2_REG_PGL_PRETEND_FUNC_F0;
5850 break;
5851 case 1:
5852 offset = PXP2_REG_PGL_PRETEND_FUNC_F1;
5853 break;
5854 case 2:
5855 offset = PXP2_REG_PGL_PRETEND_FUNC_F2;
5856 break;
5857 case 3:
5858 offset = PXP2_REG_PGL_PRETEND_FUNC_F3;
5859 break;
5860 case 4:
5861 offset = PXP2_REG_PGL_PRETEND_FUNC_F4;
5862 break;
5863 case 5:
5864 offset = PXP2_REG_PGL_PRETEND_FUNC_F5;
5865 break;
5866 case 6:
5867 offset = PXP2_REG_PGL_PRETEND_FUNC_F6;
5868 break;
5869 case 7:
5870 offset = PXP2_REG_PGL_PRETEND_FUNC_F7;
5871 break;
5872 default:
5873 return;
5874 }
5875
5876 REG_WR(bp, offset, pretend_func_num);
5877 REG_RD(bp, offset);
5878 DP(NETIF_MSG_HW, "Pretending to func %d\n", pretend_func_num);
5879}
5880
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00005881void bnx2x_pf_disable(struct bnx2x *bp)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005882{
5883 u32 val = REG_RD(bp, IGU_REG_PF_CONFIGURATION);
5884 val &= ~IGU_PF_CONF_FUNC_EN;
5885
5886 REG_WR(bp, IGU_REG_PF_CONFIGURATION, val);
5887 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 0);
5888 REG_WR(bp, CFC_REG_WEAK_ENABLE_PF, 0);
5889}
5890
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005891static inline void bnx2x__common_init_phy(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005892{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005893 u32 shmem_base[2], shmem2_base[2];
5894 shmem_base[0] = bp->common.shmem_base;
5895 shmem2_base[0] = bp->common.shmem2_base;
5896 if (!CHIP_IS_E1x(bp)) {
5897 shmem_base[1] =
5898 SHMEM2_RD(bp, other_shmem_base_addr);
5899 shmem2_base[1] =
5900 SHMEM2_RD(bp, other_shmem2_base_addr);
5901 }
5902 bnx2x_acquire_phy_lock(bp);
5903 bnx2x_common_init_phy(bp, shmem_base, shmem2_base,
5904 bp->common.chip_id);
5905 bnx2x_release_phy_lock(bp);
5906}
5907
5908/**
5909 * bnx2x_init_hw_common - initialize the HW at the COMMON phase.
5910 *
5911 * @bp: driver handle
5912 */
5913static int bnx2x_init_hw_common(struct bnx2x *bp)
5914{
5915 u32 val;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005916
Merav Sicron51c1a582012-03-18 10:33:38 +00005917 DP(NETIF_MSG_HW, "starting common init func %d\n", BP_ABS_FUNC(bp));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005918
David S. Miller823dcd22011-08-20 10:39:12 -07005919 /*
5920 * take the UNDI lock to protect undi_unload flow from accessing
5921 * registers while we're resetting the chip
5922 */
David S. Miller8decf862011-09-22 03:23:13 -04005923 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RESET);
David S. Miller823dcd22011-08-20 10:39:12 -07005924
Eilon Greenstein81f75bb2009-01-22 03:37:31 +00005925 bnx2x_reset_common(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005926 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, 0xffffffff);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005927
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005928 val = 0xfffc;
5929 if (CHIP_IS_E3(bp)) {
5930 val |= MISC_REGISTERS_RESET_REG_2_MSTAT0;
5931 val |= MISC_REGISTERS_RESET_REG_2_MSTAT1;
5932 }
5933 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_SET, val);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005934
David S. Miller8decf862011-09-22 03:23:13 -04005935 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RESET);
David S. Miller823dcd22011-08-20 10:39:12 -07005936
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005937 bnx2x_init_block(bp, BLOCK_MISC, PHASE_COMMON);
5938
5939 if (!CHIP_IS_E1x(bp)) {
5940 u8 abs_func_id;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005941
5942 /**
5943 * 4-port mode or 2-port mode we need to turn of master-enable
5944 * for everyone, after that, turn it back on for self.
5945 * so, we disregard multi-function or not, and always disable
5946 * for all functions on the given path, this means 0,2,4,6 for
5947 * path 0 and 1,3,5,7 for path 1
5948 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005949 for (abs_func_id = BP_PATH(bp);
5950 abs_func_id < E2_FUNC_MAX*2; abs_func_id += 2) {
5951 if (abs_func_id == BP_ABS_FUNC(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005952 REG_WR(bp,
5953 PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER,
5954 1);
5955 continue;
5956 }
5957
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005958 bnx2x_pretend_func(bp, abs_func_id);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005959 /* clear pf enable */
5960 bnx2x_pf_disable(bp);
5961 bnx2x_pretend_func(bp, BP_ABS_FUNC(bp));
5962 }
5963 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005964
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005965 bnx2x_init_block(bp, BLOCK_PXP, PHASE_COMMON);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005966 if (CHIP_IS_E1(bp)) {
5967 /* enable HW interrupt from PXP on USDM overflow
5968 bit 16 on INT_MASK_0 */
5969 REG_WR(bp, PXP_REG_PXP_INT_MASK_0, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005970 }
5971
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005972 bnx2x_init_block(bp, BLOCK_PXP2, PHASE_COMMON);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005973 bnx2x_init_pxp(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005974
5975#ifdef __BIG_ENDIAN
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005976 REG_WR(bp, PXP2_REG_RQ_QM_ENDIAN_M, 1);
5977 REG_WR(bp, PXP2_REG_RQ_TM_ENDIAN_M, 1);
5978 REG_WR(bp, PXP2_REG_RQ_SRC_ENDIAN_M, 1);
5979 REG_WR(bp, PXP2_REG_RQ_CDU_ENDIAN_M, 1);
5980 REG_WR(bp, PXP2_REG_RQ_DBG_ENDIAN_M, 1);
Eilon Greenstein8badd272009-02-12 08:36:15 +00005981 /* make sure this value is 0 */
5982 REG_WR(bp, PXP2_REG_RQ_HC_ENDIAN_M, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005983
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005984/* REG_WR(bp, PXP2_REG_RD_PBF_SWAP_MODE, 1); */
5985 REG_WR(bp, PXP2_REG_RD_QM_SWAP_MODE, 1);
5986 REG_WR(bp, PXP2_REG_RD_TM_SWAP_MODE, 1);
5987 REG_WR(bp, PXP2_REG_RD_SRC_SWAP_MODE, 1);
5988 REG_WR(bp, PXP2_REG_RD_CDURD_SWAP_MODE, 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005989#endif
5990
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005991 bnx2x_ilt_init_page_size(bp, INITOP_SET);
5992
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005993 if (CHIP_REV_IS_FPGA(bp) && CHIP_IS_E1H(bp))
5994 REG_WR(bp, PXP2_REG_PGL_TAGS_LIMIT, 0x1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005995
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005996 /* let the HW do it's magic ... */
5997 msleep(100);
5998 /* finish PXP init */
5999 val = REG_RD(bp, PXP2_REG_RQ_CFG_DONE);
6000 if (val != 1) {
6001 BNX2X_ERR("PXP2 CFG failed\n");
6002 return -EBUSY;
6003 }
6004 val = REG_RD(bp, PXP2_REG_RD_INIT_DONE);
6005 if (val != 1) {
6006 BNX2X_ERR("PXP2 RD_INIT failed\n");
6007 return -EBUSY;
6008 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006009
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006010 /* Timers bug workaround E2 only. We need to set the entire ILT to
6011 * have entries with value "0" and valid bit on.
6012 * This needs to be done by the first PF that is loaded in a path
6013 * (i.e. common phase)
6014 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006015 if (!CHIP_IS_E1x(bp)) {
6016/* In E2 there is a bug in the timers block that can cause function 6 / 7
6017 * (i.e. vnic3) to start even if it is marked as "scan-off".
6018 * This occurs when a different function (func2,3) is being marked
6019 * as "scan-off". Real-life scenario for example: if a driver is being
6020 * load-unloaded while func6,7 are down. This will cause the timer to access
6021 * the ilt, translate to a logical address and send a request to read/write.
6022 * Since the ilt for the function that is down is not valid, this will cause
6023 * a translation error which is unrecoverable.
6024 * The Workaround is intended to make sure that when this happens nothing fatal
6025 * will occur. The workaround:
6026 * 1. First PF driver which loads on a path will:
6027 * a. After taking the chip out of reset, by using pretend,
6028 * it will write "0" to the following registers of
6029 * the other vnics.
6030 * REG_WR(pdev, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 0);
6031 * REG_WR(pdev, CFC_REG_WEAK_ENABLE_PF,0);
6032 * REG_WR(pdev, CFC_REG_STRONG_ENABLE_PF,0);
6033 * And for itself it will write '1' to
6034 * PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER to enable
6035 * dmae-operations (writing to pram for example.)
6036 * note: can be done for only function 6,7 but cleaner this
6037 * way.
6038 * b. Write zero+valid to the entire ILT.
6039 * c. Init the first_timers_ilt_entry, last_timers_ilt_entry of
6040 * VNIC3 (of that port). The range allocated will be the
6041 * entire ILT. This is needed to prevent ILT range error.
6042 * 2. Any PF driver load flow:
6043 * a. ILT update with the physical addresses of the allocated
6044 * logical pages.
6045 * b. Wait 20msec. - note that this timeout is needed to make
6046 * sure there are no requests in one of the PXP internal
6047 * queues with "old" ILT addresses.
6048 * c. PF enable in the PGLC.
6049 * d. Clear the was_error of the PF in the PGLC. (could have
6050 * occured while driver was down)
6051 * e. PF enable in the CFC (WEAK + STRONG)
6052 * f. Timers scan enable
6053 * 3. PF driver unload flow:
6054 * a. Clear the Timers scan_en.
6055 * b. Polling for scan_on=0 for that PF.
6056 * c. Clear the PF enable bit in the PXP.
6057 * d. Clear the PF enable in the CFC (WEAK + STRONG)
6058 * e. Write zero+valid to all ILT entries (The valid bit must
6059 * stay set)
6060 * f. If this is VNIC 3 of a port then also init
6061 * first_timers_ilt_entry to zero and last_timers_ilt_entry
6062 * to the last enrty in the ILT.
6063 *
6064 * Notes:
6065 * Currently the PF error in the PGLC is non recoverable.
6066 * In the future the there will be a recovery routine for this error.
6067 * Currently attention is masked.
6068 * Having an MCP lock on the load/unload process does not guarantee that
6069 * there is no Timer disable during Func6/7 enable. This is because the
6070 * Timers scan is currently being cleared by the MCP on FLR.
6071 * Step 2.d can be done only for PF6/7 and the driver can also check if
6072 * there is error before clearing it. But the flow above is simpler and
6073 * more general.
6074 * All ILT entries are written by zero+valid and not just PF6/7
6075 * ILT entries since in the future the ILT entries allocation for
6076 * PF-s might be dynamic.
6077 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006078 struct ilt_client_info ilt_cli;
6079 struct bnx2x_ilt ilt;
6080 memset(&ilt_cli, 0, sizeof(struct ilt_client_info));
6081 memset(&ilt, 0, sizeof(struct bnx2x_ilt));
6082
Uwe Kleine-Königb5950762010-11-01 15:38:34 -04006083 /* initialize dummy TM client */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006084 ilt_cli.start = 0;
6085 ilt_cli.end = ILT_NUM_PAGE_ENTRIES - 1;
6086 ilt_cli.client_num = ILT_CLIENT_TM;
6087
6088 /* Step 1: set zeroes to all ilt page entries with valid bit on
6089 * Step 2: set the timers first/last ilt entry to point
6090 * to the entire range to prevent ILT range error for 3rd/4th
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006091 * vnic (this code assumes existance of the vnic)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006092 *
6093 * both steps performed by call to bnx2x_ilt_client_init_op()
6094 * with dummy TM client
6095 *
6096 * we must use pretend since PXP2_REG_RQ_##blk##_FIRST_ILT
6097 * and his brother are split registers
6098 */
6099 bnx2x_pretend_func(bp, (BP_PATH(bp) + 6));
6100 bnx2x_ilt_client_init_op_ilt(bp, &ilt, &ilt_cli, INITOP_CLEAR);
6101 bnx2x_pretend_func(bp, BP_ABS_FUNC(bp));
6102
6103 REG_WR(bp, PXP2_REG_RQ_DRAM_ALIGN, BNX2X_PXP_DRAM_ALIGN);
6104 REG_WR(bp, PXP2_REG_RQ_DRAM_ALIGN_RD, BNX2X_PXP_DRAM_ALIGN);
6105 REG_WR(bp, PXP2_REG_RQ_DRAM_ALIGN_SEL, 1);
6106 }
6107
6108
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006109 REG_WR(bp, PXP2_REG_RQ_DISABLE_INPUTS, 0);
6110 REG_WR(bp, PXP2_REG_RD_DISABLE_INPUTS, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006111
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006112 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006113 int factor = CHIP_REV_IS_EMUL(bp) ? 1000 :
6114 (CHIP_REV_IS_FPGA(bp) ? 400 : 0);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006115 bnx2x_init_block(bp, BLOCK_PGLUE_B, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006116
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006117 bnx2x_init_block(bp, BLOCK_ATC, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006118
6119 /* let the HW do it's magic ... */
6120 do {
6121 msleep(200);
6122 val = REG_RD(bp, ATC_REG_ATC_INIT_DONE);
6123 } while (factor-- && (val != 1));
6124
6125 if (val != 1) {
6126 BNX2X_ERR("ATC_INIT failed\n");
6127 return -EBUSY;
6128 }
6129 }
6130
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006131 bnx2x_init_block(bp, BLOCK_DMAE, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006132
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006133 /* clean the DMAE memory */
6134 bp->dmae_ready = 1;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006135 bnx2x_init_fill(bp, TSEM_REG_PRAM, 0, 8, 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006136
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006137 bnx2x_init_block(bp, BLOCK_TCM, PHASE_COMMON);
6138
6139 bnx2x_init_block(bp, BLOCK_UCM, PHASE_COMMON);
6140
6141 bnx2x_init_block(bp, BLOCK_CCM, PHASE_COMMON);
6142
6143 bnx2x_init_block(bp, BLOCK_XCM, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006144
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006145 bnx2x_read_dmae(bp, XSEM_REG_PASSIVE_BUFFER, 3);
6146 bnx2x_read_dmae(bp, CSEM_REG_PASSIVE_BUFFER, 3);
6147 bnx2x_read_dmae(bp, TSEM_REG_PASSIVE_BUFFER, 3);
6148 bnx2x_read_dmae(bp, USEM_REG_PASSIVE_BUFFER, 3);
6149
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006150 bnx2x_init_block(bp, BLOCK_QM, PHASE_COMMON);
Michael Chan37b091b2009-10-10 13:46:55 +00006151
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00006152
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006153 /* QM queues pointers table */
6154 bnx2x_qm_init_ptr_table(bp, bp->qm_cid_count, INITOP_SET);
Michael Chan37b091b2009-10-10 13:46:55 +00006155
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006156 /* soft reset pulse */
6157 REG_WR(bp, QM_REG_SOFT_RESET, 1);
6158 REG_WR(bp, QM_REG_SOFT_RESET, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006159
Michael Chan37b091b2009-10-10 13:46:55 +00006160#ifdef BCM_CNIC
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006161 bnx2x_init_block(bp, BLOCK_TM, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006162#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006163
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006164 bnx2x_init_block(bp, BLOCK_DORQ, PHASE_COMMON);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006165 REG_WR(bp, DORQ_REG_DPM_CID_OFST, BNX2X_DB_SHIFT);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006166 if (!CHIP_REV_IS_SLOW(bp))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006167 /* enable hw interrupt from doorbell Q */
6168 REG_WR(bp, DORQ_REG_DORQ_INT_MASK, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006169
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006170 bnx2x_init_block(bp, BLOCK_BRB1, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006171
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006172 bnx2x_init_block(bp, BLOCK_PRS, PHASE_COMMON);
Eilon Greenstein26c8fa42009-01-14 21:29:55 -08006173 REG_WR(bp, PRS_REG_A_PRSU_20, 0xf);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00006174
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006175 if (!CHIP_IS_E1(bp))
6176 REG_WR(bp, PRS_REG_E1HOV_MODE, bp->path_has_ovlan);
6177
6178 if (!CHIP_IS_E1x(bp) && !CHIP_IS_E3B0(bp))
6179 /* Bit-map indicating which L2 hdrs may appear
6180 * after the basic Ethernet header
6181 */
6182 REG_WR(bp, PRS_REG_HDRS_AFTER_BASIC,
6183 bp->path_has_ovlan ? 7 : 6);
6184
6185 bnx2x_init_block(bp, BLOCK_TSDM, PHASE_COMMON);
6186 bnx2x_init_block(bp, BLOCK_CSDM, PHASE_COMMON);
6187 bnx2x_init_block(bp, BLOCK_USDM, PHASE_COMMON);
6188 bnx2x_init_block(bp, BLOCK_XSDM, PHASE_COMMON);
6189
6190 if (!CHIP_IS_E1x(bp)) {
6191 /* reset VFC memories */
6192 REG_WR(bp, TSEM_REG_FAST_MEMORY + VFC_REG_MEMORIES_RST,
6193 VFC_MEMORIES_RST_REG_CAM_RST |
6194 VFC_MEMORIES_RST_REG_RAM_RST);
6195 REG_WR(bp, XSEM_REG_FAST_MEMORY + VFC_REG_MEMORIES_RST,
6196 VFC_MEMORIES_RST_REG_CAM_RST |
6197 VFC_MEMORIES_RST_REG_RAM_RST);
6198
6199 msleep(20);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006200 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006201
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006202 bnx2x_init_block(bp, BLOCK_TSEM, PHASE_COMMON);
6203 bnx2x_init_block(bp, BLOCK_USEM, PHASE_COMMON);
6204 bnx2x_init_block(bp, BLOCK_CSEM, PHASE_COMMON);
6205 bnx2x_init_block(bp, BLOCK_XSEM, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006206
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006207 /* sync semi rtc */
6208 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR,
6209 0x80000000);
6210 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET,
6211 0x80000000);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006212
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006213 bnx2x_init_block(bp, BLOCK_UPB, PHASE_COMMON);
6214 bnx2x_init_block(bp, BLOCK_XPB, PHASE_COMMON);
6215 bnx2x_init_block(bp, BLOCK_PBF, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006216
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006217 if (!CHIP_IS_E1x(bp))
6218 REG_WR(bp, PBF_REG_HDRS_AFTER_BASIC,
6219 bp->path_has_ovlan ? 7 : 6);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006220
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006221 REG_WR(bp, SRC_REG_SOFT_RST, 1);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00006222
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006223 bnx2x_init_block(bp, BLOCK_SRC, PHASE_COMMON);
6224
Michael Chan37b091b2009-10-10 13:46:55 +00006225#ifdef BCM_CNIC
6226 REG_WR(bp, SRC_REG_KEYSEARCH_0, 0x63285672);
6227 REG_WR(bp, SRC_REG_KEYSEARCH_1, 0x24b8f2cc);
6228 REG_WR(bp, SRC_REG_KEYSEARCH_2, 0x223aef9b);
6229 REG_WR(bp, SRC_REG_KEYSEARCH_3, 0x26001e3a);
6230 REG_WR(bp, SRC_REG_KEYSEARCH_4, 0x7ae91116);
6231 REG_WR(bp, SRC_REG_KEYSEARCH_5, 0x5ce5230b);
6232 REG_WR(bp, SRC_REG_KEYSEARCH_6, 0x298d8adf);
6233 REG_WR(bp, SRC_REG_KEYSEARCH_7, 0x6eb0ff09);
6234 REG_WR(bp, SRC_REG_KEYSEARCH_8, 0x1830f82f);
6235 REG_WR(bp, SRC_REG_KEYSEARCH_9, 0x01e46be7);
6236#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006237 REG_WR(bp, SRC_REG_SOFT_RST, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006238
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006239 if (sizeof(union cdu_context) != 1024)
6240 /* we currently assume that a context is 1024 bytes */
Merav Sicron51c1a582012-03-18 10:33:38 +00006241 dev_alert(&bp->pdev->dev,
6242 "please adjust the size of cdu_context(%ld)\n",
6243 (long)sizeof(union cdu_context));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006244
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006245 bnx2x_init_block(bp, BLOCK_CDU, PHASE_COMMON);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006246 val = (4 << 24) + (0 << 12) + 1024;
6247 REG_WR(bp, CDU_REG_CDU_GLOBAL_PARAMS, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006248
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006249 bnx2x_init_block(bp, BLOCK_CFC, PHASE_COMMON);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006250 REG_WR(bp, CFC_REG_INIT_REG, 0x7FF);
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08006251 /* enable context validation interrupt from CFC */
6252 REG_WR(bp, CFC_REG_CFC_INT_MASK, 0);
6253
6254 /* set the thresholds to prevent CFC/CDU race */
6255 REG_WR(bp, CFC_REG_DEBUG0, 0x20020000);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006256
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006257 bnx2x_init_block(bp, BLOCK_HC, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006258
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006259 if (!CHIP_IS_E1x(bp) && BP_NOMCP(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006260 REG_WR(bp, IGU_REG_RESET_MEMORIES, 0x36);
6261
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006262 bnx2x_init_block(bp, BLOCK_IGU, PHASE_COMMON);
6263 bnx2x_init_block(bp, BLOCK_MISC_AEU, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006264
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006265 /* Reset PCIE errors for debug */
6266 REG_WR(bp, 0x2814, 0xffffffff);
6267 REG_WR(bp, 0x3820, 0xffffffff);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006268
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006269 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006270 REG_WR(bp, PCICFG_OFFSET + PXPCS_TL_CONTROL_5,
6271 (PXPCS_TL_CONTROL_5_ERR_UNSPPORT1 |
6272 PXPCS_TL_CONTROL_5_ERR_UNSPPORT));
6273 REG_WR(bp, PCICFG_OFFSET + PXPCS_TL_FUNC345_STAT,
6274 (PXPCS_TL_FUNC345_STAT_ERR_UNSPPORT4 |
6275 PXPCS_TL_FUNC345_STAT_ERR_UNSPPORT3 |
6276 PXPCS_TL_FUNC345_STAT_ERR_UNSPPORT2));
6277 REG_WR(bp, PCICFG_OFFSET + PXPCS_TL_FUNC678_STAT,
6278 (PXPCS_TL_FUNC678_STAT_ERR_UNSPPORT7 |
6279 PXPCS_TL_FUNC678_STAT_ERR_UNSPPORT6 |
6280 PXPCS_TL_FUNC678_STAT_ERR_UNSPPORT5));
6281 }
6282
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006283 bnx2x_init_block(bp, BLOCK_NIG, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006284 if (!CHIP_IS_E1(bp)) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006285 /* in E3 this done in per-port section */
6286 if (!CHIP_IS_E3(bp))
6287 REG_WR(bp, NIG_REG_LLH_MF_MODE, IS_MF(bp));
6288 }
6289 if (CHIP_IS_E1H(bp))
6290 /* not applicable for E2 (and above ...) */
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08006291 REG_WR(bp, NIG_REG_LLH_E1HOV_MODE, IS_MF_SD(bp));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006292
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006293 if (CHIP_REV_IS_SLOW(bp))
6294 msleep(200);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006295
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006296 /* finish CFC init */
6297 val = reg_poll(bp, CFC_REG_LL_INIT_DONE, 1, 100, 10);
6298 if (val != 1) {
6299 BNX2X_ERR("CFC LL_INIT failed\n");
6300 return -EBUSY;
6301 }
6302 val = reg_poll(bp, CFC_REG_AC_INIT_DONE, 1, 100, 10);
6303 if (val != 1) {
6304 BNX2X_ERR("CFC AC_INIT failed\n");
6305 return -EBUSY;
6306 }
6307 val = reg_poll(bp, CFC_REG_CAM_INIT_DONE, 1, 100, 10);
6308 if (val != 1) {
6309 BNX2X_ERR("CFC CAM_INIT failed\n");
6310 return -EBUSY;
6311 }
6312 REG_WR(bp, CFC_REG_DEBUG0, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006313
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006314 if (CHIP_IS_E1(bp)) {
6315 /* read NIG statistic
6316 to see if this is our first up since powerup */
6317 bnx2x_read_dmae(bp, NIG_REG_STAT2_BRB_OCTET, 2);
6318 val = *bnx2x_sp(bp, wb_data[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006319
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006320 /* do internal memory self test */
6321 if ((val == 0) && bnx2x_int_mem_test(bp)) {
6322 BNX2X_ERR("internal mem self test failed\n");
6323 return -EBUSY;
6324 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006325 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006326
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006327 bnx2x_setup_fan_failure_detection(bp);
6328
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006329 /* clear PXP2 attentions */
6330 REG_RD(bp, PXP2_REG_PXP2_INT_STS_CLR_0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006331
Vladislav Zolotarov4a33bc02011-01-09 02:20:04 +00006332 bnx2x_enable_blocks_attention(bp);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00006333 bnx2x_enable_blocks_parity(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006334
Yaniv Rosner6bbca912008-08-13 15:57:28 -07006335 if (!BP_NOMCP(bp)) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006336 if (CHIP_IS_E1x(bp))
6337 bnx2x__common_init_phy(bp);
Yaniv Rosner6bbca912008-08-13 15:57:28 -07006338 } else
6339 BNX2X_ERR("Bootcode is missing - can not initialize link\n");
6340
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006341 return 0;
6342}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006343
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006344/**
6345 * bnx2x_init_hw_common_chip - init HW at the COMMON_CHIP phase.
6346 *
6347 * @bp: driver handle
6348 */
6349static int bnx2x_init_hw_common_chip(struct bnx2x *bp)
6350{
6351 int rc = bnx2x_init_hw_common(bp);
6352
6353 if (rc)
6354 return rc;
6355
6356 /* In E2 2-PORT mode, same ext phy is used for the two paths */
6357 if (!BP_NOMCP(bp))
6358 bnx2x__common_init_phy(bp);
6359
6360 return 0;
6361}
6362
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006363static int bnx2x_init_hw_port(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006364{
6365 int port = BP_PORT(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006366 int init_phase = port ? PHASE_PORT1 : PHASE_PORT0;
Eilon Greenstein1c063282009-02-12 08:36:43 +00006367 u32 low, high;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006368 u32 val;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006369
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006370 bnx2x__link_reset(bp);
6371
Merav Sicron51c1a582012-03-18 10:33:38 +00006372 DP(NETIF_MSG_HW, "starting port init port %d\n", port);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006373
6374 REG_WR(bp, NIG_REG_MASK_INTERRUPT_PORT0 + port*4, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006375
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006376 bnx2x_init_block(bp, BLOCK_MISC, init_phase);
6377 bnx2x_init_block(bp, BLOCK_PXP, init_phase);
6378 bnx2x_init_block(bp, BLOCK_PXP2, init_phase);
Eilon Greensteinca003922009-08-12 22:53:28 -07006379
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006380 /* Timers bug workaround: disables the pf_master bit in pglue at
6381 * common phase, we need to enable it here before any dmae access are
6382 * attempted. Therefore we manually added the enable-master to the
6383 * port phase (it also happens in the function phase)
6384 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006385 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006386 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 1);
6387
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006388 bnx2x_init_block(bp, BLOCK_ATC, init_phase);
6389 bnx2x_init_block(bp, BLOCK_DMAE, init_phase);
6390 bnx2x_init_block(bp, BLOCK_PGLUE_B, init_phase);
6391 bnx2x_init_block(bp, BLOCK_QM, init_phase);
6392
6393 bnx2x_init_block(bp, BLOCK_TCM, init_phase);
6394 bnx2x_init_block(bp, BLOCK_UCM, init_phase);
6395 bnx2x_init_block(bp, BLOCK_CCM, init_phase);
6396 bnx2x_init_block(bp, BLOCK_XCM, init_phase);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006397
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006398 /* QM cid (connection) count */
6399 bnx2x_qm_init_cid_count(bp, bp->qm_cid_count, INITOP_SET);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006400
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006401#ifdef BCM_CNIC
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006402 bnx2x_init_block(bp, BLOCK_TM, init_phase);
Michael Chan37b091b2009-10-10 13:46:55 +00006403 REG_WR(bp, TM_REG_LIN0_SCAN_TIME + port*4, 20);
6404 REG_WR(bp, TM_REG_LIN0_MAX_ACTIVE_CID + port*4, 31);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006405#endif
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00006406
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006407 bnx2x_init_block(bp, BLOCK_DORQ, init_phase);
Eilon Greenstein1c063282009-02-12 08:36:43 +00006408
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006409 if (CHIP_IS_E1(bp) || CHIP_IS_E1H(bp)) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006410 bnx2x_init_block(bp, BLOCK_BRB1, init_phase);
6411
6412 if (IS_MF(bp))
6413 low = ((bp->flags & ONE_PORT_FLAG) ? 160 : 246);
6414 else if (bp->dev->mtu > 4096) {
6415 if (bp->flags & ONE_PORT_FLAG)
6416 low = 160;
6417 else {
6418 val = bp->dev->mtu;
6419 /* (24*1024 + val*4)/256 */
6420 low = 96 + (val/64) +
6421 ((val % 64) ? 1 : 0);
6422 }
6423 } else
6424 low = ((bp->flags & ONE_PORT_FLAG) ? 80 : 160);
6425 high = low + 56; /* 14*1024/256 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006426 REG_WR(bp, BRB1_REG_PAUSE_LOW_THRESHOLD_0 + port*4, low);
6427 REG_WR(bp, BRB1_REG_PAUSE_HIGH_THRESHOLD_0 + port*4, high);
6428 }
6429
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006430 if (CHIP_MODE_IS_4_PORT(bp))
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006431 REG_WR(bp, (BP_PORT(bp) ?
6432 BRB1_REG_MAC_GUARANTIED_1 :
6433 BRB1_REG_MAC_GUARANTIED_0), 40);
Eilon Greenstein356e2382009-02-12 08:38:32 +00006434
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006435
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006436 bnx2x_init_block(bp, BLOCK_PRS, init_phase);
6437 if (CHIP_IS_E3B0(bp))
6438 /* Ovlan exists only if we are in multi-function +
6439 * switch-dependent mode, in switch-independent there
6440 * is no ovlan headers
6441 */
6442 REG_WR(bp, BP_PORT(bp) ?
6443 PRS_REG_HDRS_AFTER_BASIC_PORT_1 :
6444 PRS_REG_HDRS_AFTER_BASIC_PORT_0,
6445 (bp->path_has_ovlan ? 7 : 6));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006446
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006447 bnx2x_init_block(bp, BLOCK_TSDM, init_phase);
6448 bnx2x_init_block(bp, BLOCK_CSDM, init_phase);
6449 bnx2x_init_block(bp, BLOCK_USDM, init_phase);
6450 bnx2x_init_block(bp, BLOCK_XSDM, init_phase);
6451
6452 bnx2x_init_block(bp, BLOCK_TSEM, init_phase);
6453 bnx2x_init_block(bp, BLOCK_USEM, init_phase);
6454 bnx2x_init_block(bp, BLOCK_CSEM, init_phase);
6455 bnx2x_init_block(bp, BLOCK_XSEM, init_phase);
6456
6457 bnx2x_init_block(bp, BLOCK_UPB, init_phase);
6458 bnx2x_init_block(bp, BLOCK_XPB, init_phase);
6459
6460 bnx2x_init_block(bp, BLOCK_PBF, init_phase);
6461
6462 if (CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006463 /* configure PBF to work without PAUSE mtu 9000 */
6464 REG_WR(bp, PBF_REG_P0_PAUSE_ENABLE + port*4, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006465
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006466 /* update threshold */
6467 REG_WR(bp, PBF_REG_P0_ARB_THRSH + port*4, (9040/16));
6468 /* update init credit */
6469 REG_WR(bp, PBF_REG_P0_INIT_CRD + port*4, (9040/16) + 553 - 22);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006470
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006471 /* probe changes */
6472 REG_WR(bp, PBF_REG_INIT_P0 + port*4, 1);
6473 udelay(50);
6474 REG_WR(bp, PBF_REG_INIT_P0 + port*4, 0);
6475 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006476
Michael Chan37b091b2009-10-10 13:46:55 +00006477#ifdef BCM_CNIC
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006478 bnx2x_init_block(bp, BLOCK_SRC, init_phase);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006479#endif
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006480 bnx2x_init_block(bp, BLOCK_CDU, init_phase);
6481 bnx2x_init_block(bp, BLOCK_CFC, init_phase);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006482
6483 if (CHIP_IS_E1(bp)) {
6484 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, 0);
6485 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, 0);
6486 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006487 bnx2x_init_block(bp, BLOCK_HC, init_phase);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006488
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006489 bnx2x_init_block(bp, BLOCK_IGU, init_phase);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006490
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006491 bnx2x_init_block(bp, BLOCK_MISC_AEU, init_phase);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006492 /* init aeu_mask_attn_func_0/1:
6493 * - SF mode: bits 3-7 are masked. only bits 0-2 are in use
6494 * - MF mode: bit 3 is masked. bits 0-2 are in use as in SF
6495 * bits 4-7 are used for "per vn group attention" */
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00006496 val = IS_MF(bp) ? 0xF7 : 0x7;
6497 /* Enable DCBX attention for all but E1 */
6498 val |= CHIP_IS_E1(bp) ? 0 : 0x10;
6499 REG_WR(bp, MISC_REG_AEU_MASK_ATTN_FUNC_0 + port*4, val);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006500
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006501 bnx2x_init_block(bp, BLOCK_NIG, init_phase);
Eilon Greenstein356e2382009-02-12 08:38:32 +00006502
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006503 if (!CHIP_IS_E1x(bp)) {
6504 /* Bit-map indicating which L2 hdrs may appear after the
6505 * basic Ethernet header
6506 */
6507 REG_WR(bp, BP_PORT(bp) ?
6508 NIG_REG_P1_HDRS_AFTER_BASIC :
6509 NIG_REG_P0_HDRS_AFTER_BASIC,
6510 IS_MF_SD(bp) ? 7 : 6);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006511
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006512 if (CHIP_IS_E3(bp))
6513 REG_WR(bp, BP_PORT(bp) ?
6514 NIG_REG_LLH1_MF_MODE :
6515 NIG_REG_LLH_MF_MODE, IS_MF(bp));
6516 }
6517 if (!CHIP_IS_E3(bp))
6518 REG_WR(bp, NIG_REG_XGXS_SERDES0_MODE_SEL + port*4, 1);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006519
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006520 if (!CHIP_IS_E1(bp)) {
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00006521 /* 0x2 disable mf_ov, 0x1 enable */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006522 REG_WR(bp, NIG_REG_LLH0_BRB1_DRV_MASK_MF + port*4,
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08006523 (IS_MF_SD(bp) ? 0x1 : 0x2));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006524
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006525 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006526 val = 0;
6527 switch (bp->mf_mode) {
6528 case MULTI_FUNCTION_SD:
6529 val = 1;
6530 break;
6531 case MULTI_FUNCTION_SI:
6532 val = 2;
6533 break;
6534 }
6535
6536 REG_WR(bp, (BP_PORT(bp) ? NIG_REG_LLH1_CLS_TYPE :
6537 NIG_REG_LLH0_CLS_TYPE), val);
6538 }
Eilon Greenstein1c063282009-02-12 08:36:43 +00006539 {
6540 REG_WR(bp, NIG_REG_LLFC_ENABLE_0 + port*4, 0);
6541 REG_WR(bp, NIG_REG_LLFC_OUT_EN_0 + port*4, 0);
6542 REG_WR(bp, NIG_REG_PAUSE_ENABLE_0 + port*4, 1);
6543 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006544 }
6545
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006546
6547 /* If SPIO5 is set to generate interrupts, enable it for this port */
6548 val = REG_RD(bp, MISC_REG_SPIO_EVENT_EN);
6549 if (val & (1 << MISC_REGISTERS_SPIO_5)) {
Eilon Greenstein4d295db2009-07-21 05:47:47 +00006550 u32 reg_addr = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0 :
6551 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0);
6552 val = REG_RD(bp, reg_addr);
Eliezer Tamirf1410642008-02-28 11:51:50 -08006553 val |= AEU_INPUTS_ATTN_BITS_SPIO5;
Eilon Greenstein4d295db2009-07-21 05:47:47 +00006554 REG_WR(bp, reg_addr, val);
Eliezer Tamirf1410642008-02-28 11:51:50 -08006555 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006556
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006557 return 0;
6558}
6559
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006560static void bnx2x_ilt_wr(struct bnx2x *bp, u32 index, dma_addr_t addr)
6561{
6562 int reg;
Yuval Mintz32d68de2012-04-03 18:41:24 +00006563 u32 wb_write[2];
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006564
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006565 if (CHIP_IS_E1(bp))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006566 reg = PXP2_REG_RQ_ONCHIP_AT + index*8;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006567 else
6568 reg = PXP2_REG_RQ_ONCHIP_AT_B0 + index*8;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006569
Yuval Mintz32d68de2012-04-03 18:41:24 +00006570 wb_write[0] = ONCHIP_ADDR1(addr);
6571 wb_write[1] = ONCHIP_ADDR2(addr);
6572 REG_WR_DMAE(bp, reg, wb_write, 2);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006573}
6574
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006575static inline void bnx2x_igu_clear_sb(struct bnx2x *bp, u8 idu_sb_id)
6576{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006577 bnx2x_igu_clear_sb_gen(bp, BP_FUNC(bp), idu_sb_id, true /*PF*/);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006578}
6579
6580static inline void bnx2x_clear_func_ilt(struct bnx2x *bp, u32 func)
6581{
6582 u32 i, base = FUNC_ILT_BASE(func);
6583 for (i = base; i < base + ILT_PER_FUNC; i++)
6584 bnx2x_ilt_wr(bp, i, 0);
6585}
6586
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006587static int bnx2x_init_hw_func(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006588{
6589 int port = BP_PORT(bp);
6590 int func = BP_FUNC(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006591 int init_phase = PHASE_PF0 + func;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006592 struct bnx2x_ilt *ilt = BP_ILT(bp);
6593 u16 cdu_ilt_start;
Eilon Greenstein8badd272009-02-12 08:36:15 +00006594 u32 addr, val;
Vladislav Zolotarovf4a66892010-10-19 05:13:09 +00006595 u32 main_mem_base, main_mem_size, main_mem_prty_clr;
Ariel Elior89db4ad2012-01-26 06:01:48 +00006596 int i, main_mem_width, rc;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006597
Merav Sicron51c1a582012-03-18 10:33:38 +00006598 DP(NETIF_MSG_HW, "starting func init func %d\n", func);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006599
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006600 /* FLR cleanup - hmmm */
Ariel Elior89db4ad2012-01-26 06:01:48 +00006601 if (!CHIP_IS_E1x(bp)) {
6602 rc = bnx2x_pf_flr_clnup(bp);
6603 if (rc)
6604 return rc;
6605 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006606
Eilon Greenstein8badd272009-02-12 08:36:15 +00006607 /* set MSI reconfigure capability */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006608 if (bp->common.int_block == INT_BLOCK_HC) {
6609 addr = (port ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0);
6610 val = REG_RD(bp, addr);
6611 val |= HC_CONFIG_0_REG_MSI_ATTN_EN_0;
6612 REG_WR(bp, addr, val);
6613 }
Eilon Greenstein8badd272009-02-12 08:36:15 +00006614
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006615 bnx2x_init_block(bp, BLOCK_PXP, init_phase);
6616 bnx2x_init_block(bp, BLOCK_PXP2, init_phase);
6617
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006618 ilt = BP_ILT(bp);
6619 cdu_ilt_start = ilt->clients[ILT_CLIENT_CDU].start;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006620
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006621 for (i = 0; i < L2_ILT_LINES(bp); i++) {
6622 ilt->lines[cdu_ilt_start + i].page =
6623 bp->context.vcxt + (ILT_PAGE_CIDS * i);
6624 ilt->lines[cdu_ilt_start + i].page_mapping =
6625 bp->context.cxt_mapping + (CDU_ILT_PAGE_SZ * i);
6626 /* cdu ilt pages are allocated manually so there's no need to
6627 set the size */
6628 }
6629 bnx2x_ilt_init_op(bp, INITOP_SET);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00006630
Michael Chan37b091b2009-10-10 13:46:55 +00006631#ifdef BCM_CNIC
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006632 bnx2x_src_init_t2(bp, bp->t2, bp->t2_mapping, SRC_CONN_NUM);
Michael Chan37b091b2009-10-10 13:46:55 +00006633
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006634 /* T1 hash bits value determines the T1 number of entries */
6635 REG_WR(bp, SRC_REG_NUMBER_HASH_BITS0 + port*4, SRC_HASH_BITS);
Michael Chan37b091b2009-10-10 13:46:55 +00006636#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006637
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006638#ifndef BCM_CNIC
6639 /* set NIC mode */
6640 REG_WR(bp, PRS_REG_NIC_MODE, 1);
6641#endif /* BCM_CNIC */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006642
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006643 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006644 u32 pf_conf = IGU_PF_CONF_FUNC_EN;
6645
6646 /* Turn on a single ISR mode in IGU if driver is going to use
6647 * INT#x or MSI
6648 */
6649 if (!(bp->flags & USING_MSIX_FLAG))
6650 pf_conf |= IGU_PF_CONF_SINGLE_ISR_EN;
6651 /*
6652 * Timers workaround bug: function init part.
6653 * Need to wait 20msec after initializing ILT,
6654 * needed to make sure there are no requests in
6655 * one of the PXP internal queues with "old" ILT addresses
6656 */
6657 msleep(20);
6658 /*
6659 * Master enable - Due to WB DMAE writes performed before this
6660 * register is re-initialized as part of the regular function
6661 * init
6662 */
6663 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 1);
6664 /* Enable the function in IGU */
6665 REG_WR(bp, IGU_REG_PF_CONFIGURATION, pf_conf);
6666 }
6667
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006668 bp->dmae_ready = 1;
6669
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006670 bnx2x_init_block(bp, BLOCK_PGLUE_B, init_phase);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006671
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006672 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006673 REG_WR(bp, PGLUE_B_REG_WAS_ERROR_PF_7_0_CLR, func);
6674
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006675 bnx2x_init_block(bp, BLOCK_ATC, init_phase);
6676 bnx2x_init_block(bp, BLOCK_DMAE, init_phase);
6677 bnx2x_init_block(bp, BLOCK_NIG, init_phase);
6678 bnx2x_init_block(bp, BLOCK_SRC, init_phase);
6679 bnx2x_init_block(bp, BLOCK_MISC, init_phase);
6680 bnx2x_init_block(bp, BLOCK_TCM, init_phase);
6681 bnx2x_init_block(bp, BLOCK_UCM, init_phase);
6682 bnx2x_init_block(bp, BLOCK_CCM, init_phase);
6683 bnx2x_init_block(bp, BLOCK_XCM, init_phase);
6684 bnx2x_init_block(bp, BLOCK_TSEM, init_phase);
6685 bnx2x_init_block(bp, BLOCK_USEM, init_phase);
6686 bnx2x_init_block(bp, BLOCK_CSEM, init_phase);
6687 bnx2x_init_block(bp, BLOCK_XSEM, init_phase);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006688
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006689 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006690 REG_WR(bp, QM_REG_PF_EN, 1);
6691
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006692 if (!CHIP_IS_E1x(bp)) {
6693 REG_WR(bp, TSEM_REG_VFPF_ERR_NUM, BNX2X_MAX_NUM_OF_VFS + func);
6694 REG_WR(bp, USEM_REG_VFPF_ERR_NUM, BNX2X_MAX_NUM_OF_VFS + func);
6695 REG_WR(bp, CSEM_REG_VFPF_ERR_NUM, BNX2X_MAX_NUM_OF_VFS + func);
6696 REG_WR(bp, XSEM_REG_VFPF_ERR_NUM, BNX2X_MAX_NUM_OF_VFS + func);
6697 }
6698 bnx2x_init_block(bp, BLOCK_QM, init_phase);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006699
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006700 bnx2x_init_block(bp, BLOCK_TM, init_phase);
6701 bnx2x_init_block(bp, BLOCK_DORQ, init_phase);
6702 bnx2x_init_block(bp, BLOCK_BRB1, init_phase);
6703 bnx2x_init_block(bp, BLOCK_PRS, init_phase);
6704 bnx2x_init_block(bp, BLOCK_TSDM, init_phase);
6705 bnx2x_init_block(bp, BLOCK_CSDM, init_phase);
6706 bnx2x_init_block(bp, BLOCK_USDM, init_phase);
6707 bnx2x_init_block(bp, BLOCK_XSDM, init_phase);
6708 bnx2x_init_block(bp, BLOCK_UPB, init_phase);
6709 bnx2x_init_block(bp, BLOCK_XPB, init_phase);
6710 bnx2x_init_block(bp, BLOCK_PBF, init_phase);
6711 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006712 REG_WR(bp, PBF_REG_DISABLE_PF, 0);
6713
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006714 bnx2x_init_block(bp, BLOCK_CDU, init_phase);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006715
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006716 bnx2x_init_block(bp, BLOCK_CFC, init_phase);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006717
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006718 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006719 REG_WR(bp, CFC_REG_WEAK_ENABLE_PF, 1);
6720
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00006721 if (IS_MF(bp)) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006722 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 1);
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00006723 REG_WR(bp, NIG_REG_LLH0_FUNC_VLAN_ID + port*8, bp->mf_ov);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006724 }
6725
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006726 bnx2x_init_block(bp, BLOCK_MISC_AEU, init_phase);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006727
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006728 /* HC init per function */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006729 if (bp->common.int_block == INT_BLOCK_HC) {
6730 if (CHIP_IS_E1H(bp)) {
6731 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + func*4, 0);
6732
6733 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, 0);
6734 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, 0);
6735 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006736 bnx2x_init_block(bp, BLOCK_HC, init_phase);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006737
6738 } else {
6739 int num_segs, sb_idx, prod_offset;
6740
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006741 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + func*4, 0);
6742
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006743 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006744 REG_WR(bp, IGU_REG_LEADING_EDGE_LATCH, 0);
6745 REG_WR(bp, IGU_REG_TRAILING_EDGE_LATCH, 0);
6746 }
6747
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006748 bnx2x_init_block(bp, BLOCK_IGU, init_phase);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006749
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006750 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006751 int dsb_idx = 0;
6752 /**
6753 * Producer memory:
6754 * E2 mode: address 0-135 match to the mapping memory;
6755 * 136 - PF0 default prod; 137 - PF1 default prod;
6756 * 138 - PF2 default prod; 139 - PF3 default prod;
6757 * 140 - PF0 attn prod; 141 - PF1 attn prod;
6758 * 142 - PF2 attn prod; 143 - PF3 attn prod;
6759 * 144-147 reserved.
6760 *
6761 * E1.5 mode - In backward compatible mode;
6762 * for non default SB; each even line in the memory
6763 * holds the U producer and each odd line hold
6764 * the C producer. The first 128 producers are for
6765 * NDSB (PF0 - 0-31; PF1 - 32-63 and so on). The last 20
6766 * producers are for the DSB for each PF.
6767 * Each PF has five segments: (the order inside each
6768 * segment is PF0; PF1; PF2; PF3) - 128-131 U prods;
6769 * 132-135 C prods; 136-139 X prods; 140-143 T prods;
6770 * 144-147 attn prods;
6771 */
6772 /* non-default-status-blocks */
6773 num_segs = CHIP_INT_MODE_IS_BC(bp) ?
6774 IGU_BC_NDSB_NUM_SEGS : IGU_NORM_NDSB_NUM_SEGS;
6775 for (sb_idx = 0; sb_idx < bp->igu_sb_cnt; sb_idx++) {
6776 prod_offset = (bp->igu_base_sb + sb_idx) *
6777 num_segs;
6778
6779 for (i = 0; i < num_segs; i++) {
6780 addr = IGU_REG_PROD_CONS_MEMORY +
6781 (prod_offset + i) * 4;
6782 REG_WR(bp, addr, 0);
6783 }
6784 /* send consumer update with value 0 */
6785 bnx2x_ack_sb(bp, bp->igu_base_sb + sb_idx,
6786 USTORM_ID, 0, IGU_INT_NOP, 1);
6787 bnx2x_igu_clear_sb(bp,
6788 bp->igu_base_sb + sb_idx);
6789 }
6790
6791 /* default-status-blocks */
6792 num_segs = CHIP_INT_MODE_IS_BC(bp) ?
6793 IGU_BC_DSB_NUM_SEGS : IGU_NORM_DSB_NUM_SEGS;
6794
6795 if (CHIP_MODE_IS_4_PORT(bp))
6796 dsb_idx = BP_FUNC(bp);
6797 else
David S. Miller8decf862011-09-22 03:23:13 -04006798 dsb_idx = BP_VN(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006799
6800 prod_offset = (CHIP_INT_MODE_IS_BC(bp) ?
6801 IGU_BC_BASE_DSB_PROD + dsb_idx :
6802 IGU_NORM_BASE_DSB_PROD + dsb_idx);
6803
David S. Miller8decf862011-09-22 03:23:13 -04006804 /*
6805 * igu prods come in chunks of E1HVN_MAX (4) -
6806 * does not matters what is the current chip mode
6807 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006808 for (i = 0; i < (num_segs * E1HVN_MAX);
6809 i += E1HVN_MAX) {
6810 addr = IGU_REG_PROD_CONS_MEMORY +
6811 (prod_offset + i)*4;
6812 REG_WR(bp, addr, 0);
6813 }
6814 /* send consumer update with 0 */
6815 if (CHIP_INT_MODE_IS_BC(bp)) {
6816 bnx2x_ack_sb(bp, bp->igu_dsb_id,
6817 USTORM_ID, 0, IGU_INT_NOP, 1);
6818 bnx2x_ack_sb(bp, bp->igu_dsb_id,
6819 CSTORM_ID, 0, IGU_INT_NOP, 1);
6820 bnx2x_ack_sb(bp, bp->igu_dsb_id,
6821 XSTORM_ID, 0, IGU_INT_NOP, 1);
6822 bnx2x_ack_sb(bp, bp->igu_dsb_id,
6823 TSTORM_ID, 0, IGU_INT_NOP, 1);
6824 bnx2x_ack_sb(bp, bp->igu_dsb_id,
6825 ATTENTION_ID, 0, IGU_INT_NOP, 1);
6826 } else {
6827 bnx2x_ack_sb(bp, bp->igu_dsb_id,
6828 USTORM_ID, 0, IGU_INT_NOP, 1);
6829 bnx2x_ack_sb(bp, bp->igu_dsb_id,
6830 ATTENTION_ID, 0, IGU_INT_NOP, 1);
6831 }
6832 bnx2x_igu_clear_sb(bp, bp->igu_dsb_id);
6833
6834 /* !!! these should become driver const once
6835 rf-tool supports split-68 const */
6836 REG_WR(bp, IGU_REG_SB_INT_BEFORE_MASK_LSB, 0);
6837 REG_WR(bp, IGU_REG_SB_INT_BEFORE_MASK_MSB, 0);
6838 REG_WR(bp, IGU_REG_SB_MASK_LSB, 0);
6839 REG_WR(bp, IGU_REG_SB_MASK_MSB, 0);
6840 REG_WR(bp, IGU_REG_PBA_STATUS_LSB, 0);
6841 REG_WR(bp, IGU_REG_PBA_STATUS_MSB, 0);
6842 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006843 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006844
Eliezer Tamirc14423f2008-02-28 11:49:42 -08006845 /* Reset PCIE errors for debug */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006846 REG_WR(bp, 0x2114, 0xffffffff);
6847 REG_WR(bp, 0x2120, 0xffffffff);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006848
Vladislav Zolotarovf4a66892010-10-19 05:13:09 +00006849 if (CHIP_IS_E1x(bp)) {
6850 main_mem_size = HC_REG_MAIN_MEMORY_SIZE / 2; /*dwords*/
6851 main_mem_base = HC_REG_MAIN_MEMORY +
6852 BP_PORT(bp) * (main_mem_size * 4);
6853 main_mem_prty_clr = HC_REG_HC_PRTY_STS_CLR;
6854 main_mem_width = 8;
6855
6856 val = REG_RD(bp, main_mem_prty_clr);
6857 if (val)
Merav Sicron51c1a582012-03-18 10:33:38 +00006858 DP(NETIF_MSG_HW,
6859 "Hmmm... Parity errors in HC block during function init (0x%x)!\n",
6860 val);
Vladislav Zolotarovf4a66892010-10-19 05:13:09 +00006861
6862 /* Clear "false" parity errors in MSI-X table */
6863 for (i = main_mem_base;
6864 i < main_mem_base + main_mem_size * 4;
6865 i += main_mem_width) {
6866 bnx2x_read_dmae(bp, i, main_mem_width / 4);
6867 bnx2x_write_dmae(bp, bnx2x_sp_mapping(bp, wb_data),
6868 i, main_mem_width / 4);
6869 }
6870 /* Clear HC parity attention */
6871 REG_RD(bp, main_mem_prty_clr);
6872 }
6873
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006874#ifdef BNX2X_STOP_ON_ERROR
6875 /* Enable STORMs SP logging */
6876 REG_WR8(bp, BAR_USTRORM_INTMEM +
6877 USTORM_RECORD_SLOW_PATH_OFFSET(BP_FUNC(bp)), 1);
6878 REG_WR8(bp, BAR_TSTRORM_INTMEM +
6879 TSTORM_RECORD_SLOW_PATH_OFFSET(BP_FUNC(bp)), 1);
6880 REG_WR8(bp, BAR_CSTRORM_INTMEM +
6881 CSTORM_RECORD_SLOW_PATH_OFFSET(BP_FUNC(bp)), 1);
6882 REG_WR8(bp, BAR_XSTRORM_INTMEM +
6883 XSTORM_RECORD_SLOW_PATH_OFFSET(BP_FUNC(bp)), 1);
6884#endif
6885
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00006886 bnx2x_phy_probe(&bp->link_params);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00006887
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006888 return 0;
6889}
6890
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006891
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00006892void bnx2x_free_mem(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006893{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006894 /* fastpath */
Dmitry Kravkovb3b83c32011-05-04 23:50:33 +00006895 bnx2x_free_fp_mem(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006896 /* end of fastpath */
6897
6898 BNX2X_PCI_FREE(bp->def_status_blk, bp->def_status_blk_mapping,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006899 sizeof(struct host_sp_status_block));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006900
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006901 BNX2X_PCI_FREE(bp->fw_stats, bp->fw_stats_mapping,
6902 bp->fw_stats_data_sz + bp->fw_stats_req_sz);
6903
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006904 BNX2X_PCI_FREE(bp->slowpath, bp->slowpath_mapping,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006905 sizeof(struct bnx2x_slowpath));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006906
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006907 BNX2X_PCI_FREE(bp->context.vcxt, bp->context.cxt_mapping,
6908 bp->context.size);
6909
6910 bnx2x_ilt_mem_op(bp, ILT_MEMOP_FREE);
6911
6912 BNX2X_FREE(bp->ilt->lines);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00006913
Michael Chan37b091b2009-10-10 13:46:55 +00006914#ifdef BCM_CNIC
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006915 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006916 BNX2X_PCI_FREE(bp->cnic_sb.e2_sb, bp->cnic_sb_mapping,
6917 sizeof(struct host_hc_status_block_e2));
6918 else
6919 BNX2X_PCI_FREE(bp->cnic_sb.e1x_sb, bp->cnic_sb_mapping,
6920 sizeof(struct host_hc_status_block_e1x));
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00006921
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006922 BNX2X_PCI_FREE(bp->t2, bp->t2_mapping, SRC_T2_SZ);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006923#endif
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00006924
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07006925 BNX2X_PCI_FREE(bp->spq, bp->spq_mapping, BCM_PAGE_SIZE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006926
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006927 BNX2X_PCI_FREE(bp->eq_ring, bp->eq_mapping,
6928 BCM_PAGE_SIZE * NUM_EQ_PAGES);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006929}
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006930
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006931static inline int bnx2x_alloc_fw_stats_mem(struct bnx2x *bp)
6932{
6933 int num_groups;
Barak Witkowski50f0a562011-12-05 21:52:23 +00006934 int is_fcoe_stats = NO_FCOE(bp) ? 0 : 1;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006935
Barak Witkowski50f0a562011-12-05 21:52:23 +00006936 /* number of queues for statistics is number of eth queues + FCoE */
6937 u8 num_queue_stats = BNX2X_NUM_ETH_QUEUES(bp) + is_fcoe_stats;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006938
6939 /* Total number of FW statistics requests =
Barak Witkowski50f0a562011-12-05 21:52:23 +00006940 * 1 for port stats + 1 for PF stats + potential 1 for FCoE stats +
6941 * num of queues
6942 */
6943 bp->fw_stats_num = 2 + is_fcoe_stats + num_queue_stats;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006944
6945
6946 /* Request is built from stats_query_header and an array of
6947 * stats_query_cmd_group each of which contains
6948 * STATS_QUERY_CMD_COUNT rules. The real number or requests is
6949 * configured in the stats_query_header.
6950 */
Barak Witkowski50f0a562011-12-05 21:52:23 +00006951 num_groups = ((bp->fw_stats_num) / STATS_QUERY_CMD_COUNT) +
6952 (((bp->fw_stats_num) % STATS_QUERY_CMD_COUNT) ? 1 : 0);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006953
6954 bp->fw_stats_req_sz = sizeof(struct stats_query_header) +
6955 num_groups * sizeof(struct stats_query_cmd_group);
6956
6957 /* Data for statistics requests + stats_conter
6958 *
6959 * stats_counter holds per-STORM counters that are incremented
6960 * when STORM has finished with the current request.
Barak Witkowski50f0a562011-12-05 21:52:23 +00006961 *
6962 * memory for FCoE offloaded statistics are counted anyway,
6963 * even if they will not be sent.
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006964 */
6965 bp->fw_stats_data_sz = sizeof(struct per_port_stats) +
6966 sizeof(struct per_pf_stats) +
Barak Witkowski50f0a562011-12-05 21:52:23 +00006967 sizeof(struct fcoe_statistics_params) +
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006968 sizeof(struct per_queue_stats) * num_queue_stats +
6969 sizeof(struct stats_counter);
6970
6971 BNX2X_PCI_ALLOC(bp->fw_stats, &bp->fw_stats_mapping,
6972 bp->fw_stats_data_sz + bp->fw_stats_req_sz);
6973
6974 /* Set shortcuts */
6975 bp->fw_stats_req = (struct bnx2x_fw_stats_req *)bp->fw_stats;
6976 bp->fw_stats_req_mapping = bp->fw_stats_mapping;
6977
6978 bp->fw_stats_data = (struct bnx2x_fw_stats_data *)
6979 ((u8 *)bp->fw_stats + bp->fw_stats_req_sz);
6980
6981 bp->fw_stats_data_mapping = bp->fw_stats_mapping +
6982 bp->fw_stats_req_sz;
6983 return 0;
6984
6985alloc_mem_err:
6986 BNX2X_PCI_FREE(bp->fw_stats, bp->fw_stats_mapping,
6987 bp->fw_stats_data_sz + bp->fw_stats_req_sz);
Merav Sicron51c1a582012-03-18 10:33:38 +00006988 BNX2X_ERR("Can't allocate memory\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006989 return -ENOMEM;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006990}
6991
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006992
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00006993int bnx2x_alloc_mem(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006994{
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006995#ifdef BCM_CNIC
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006996 if (!CHIP_IS_E1x(bp))
6997 /* size = the status block + ramrod buffers */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006998 BNX2X_PCI_ALLOC(bp->cnic_sb.e2_sb, &bp->cnic_sb_mapping,
6999 sizeof(struct host_hc_status_block_e2));
7000 else
7001 BNX2X_PCI_ALLOC(bp->cnic_sb.e1x_sb, &bp->cnic_sb_mapping,
7002 sizeof(struct host_hc_status_block_e1x));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007003
7004 /* allocate searcher T2 table */
7005 BNX2X_PCI_ALLOC(bp->t2, &bp->t2_mapping, SRC_T2_SZ);
7006#endif
7007
7008
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007009 BNX2X_PCI_ALLOC(bp->def_status_blk, &bp->def_status_blk_mapping,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007010 sizeof(struct host_sp_status_block));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007011
7012 BNX2X_PCI_ALLOC(bp->slowpath, &bp->slowpath_mapping,
7013 sizeof(struct bnx2x_slowpath));
7014
Mintz Yuval82fa8482012-02-15 02:10:29 +00007015#ifdef BCM_CNIC
7016 /* write address to which L5 should insert its values */
7017 bp->cnic_eth_dev.addr_drv_info_to_mcp = &bp->slowpath->drv_info_to_mcp;
7018#endif
7019
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007020 /* Allocated memory for FW statistics */
7021 if (bnx2x_alloc_fw_stats_mem(bp))
7022 goto alloc_mem_err;
7023
Ariel Elior6383c0b2011-07-14 08:31:57 +00007024 bp->context.size = sizeof(union cdu_context) * BNX2X_L2_CID_COUNT(bp);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00007025
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007026 BNX2X_PCI_ALLOC(bp->context.vcxt, &bp->context.cxt_mapping,
7027 bp->context.size);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007028
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007029 BNX2X_ALLOC(bp->ilt->lines, sizeof(struct ilt_line) * ILT_MAX_LINES);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007030
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007031 if (bnx2x_ilt_mem_op(bp, ILT_MEMOP_ALLOC))
7032 goto alloc_mem_err;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007033
7034 /* Slow path ring */
7035 BNX2X_PCI_ALLOC(bp->spq, &bp->spq_mapping, BCM_PAGE_SIZE);
7036
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007037 /* EQ */
7038 BNX2X_PCI_ALLOC(bp->eq_ring, &bp->eq_mapping,
7039 BCM_PAGE_SIZE * NUM_EQ_PAGES);
Tom Herbertab532cf2011-02-16 10:27:02 +00007040
Dmitry Kravkovb3b83c32011-05-04 23:50:33 +00007041
7042 /* fastpath */
7043 /* need to be done at the end, since it's self adjusting to amount
7044 * of memory available for RSS queues
7045 */
7046 if (bnx2x_alloc_fp_mem(bp))
7047 goto alloc_mem_err;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007048 return 0;
7049
7050alloc_mem_err:
7051 bnx2x_free_mem(bp);
Merav Sicron51c1a582012-03-18 10:33:38 +00007052 BNX2X_ERR("Can't allocate memory\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007053 return -ENOMEM;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007054}
7055
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007056/*
7057 * Init service functions
7058 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007059
7060int bnx2x_set_mac_one(struct bnx2x *bp, u8 *mac,
7061 struct bnx2x_vlan_mac_obj *obj, bool set,
7062 int mac_type, unsigned long *ramrod_flags)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007063{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007064 int rc;
7065 struct bnx2x_vlan_mac_ramrod_params ramrod_param;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007066
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007067 memset(&ramrod_param, 0, sizeof(ramrod_param));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007068
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007069 /* Fill general parameters */
7070 ramrod_param.vlan_mac_obj = obj;
7071 ramrod_param.ramrod_flags = *ramrod_flags;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007072
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007073 /* Fill a user request section if needed */
7074 if (!test_bit(RAMROD_CONT, ramrod_flags)) {
7075 memcpy(ramrod_param.user_req.u.mac.mac, mac, ETH_ALEN);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007076
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007077 __set_bit(mac_type, &ramrod_param.user_req.vlan_mac_flags);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007078
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007079 /* Set the command: ADD or DEL */
7080 if (set)
7081 ramrod_param.user_req.cmd = BNX2X_VLAN_MAC_ADD;
7082 else
7083 ramrod_param.user_req.cmd = BNX2X_VLAN_MAC_DEL;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007084 }
7085
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007086 rc = bnx2x_config_vlan_mac(bp, &ramrod_param);
7087 if (rc < 0)
7088 BNX2X_ERR("%s MAC failed\n", (set ? "Set" : "Del"));
7089 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007090}
7091
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007092int bnx2x_del_all_macs(struct bnx2x *bp,
7093 struct bnx2x_vlan_mac_obj *mac_obj,
7094 int mac_type, bool wait_for_comp)
Michael Chane665bfd2009-10-10 13:46:54 +00007095{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007096 int rc;
7097 unsigned long ramrod_flags = 0, vlan_mac_flags = 0;
7098
7099 /* Wait for completion of requested */
7100 if (wait_for_comp)
7101 __set_bit(RAMROD_COMP_WAIT, &ramrod_flags);
7102
7103 /* Set the mac type of addresses we want to clear */
7104 __set_bit(mac_type, &vlan_mac_flags);
7105
7106 rc = mac_obj->delete_all(bp, mac_obj, &vlan_mac_flags, &ramrod_flags);
7107 if (rc < 0)
7108 BNX2X_ERR("Failed to delete MACs: %d\n", rc);
7109
7110 return rc;
Michael Chane665bfd2009-10-10 13:46:54 +00007111}
7112
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007113int bnx2x_set_eth_mac(struct bnx2x *bp, bool set)
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08007114{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007115 unsigned long ramrod_flags = 0;
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08007116
Dmitry Kravkov614c76d2011-11-28 12:31:49 +00007117#ifdef BCM_CNIC
Dmitry Kravkov9e62e912012-03-18 10:33:43 +00007118 if (is_zero_ether_addr(bp->dev->dev_addr) && IS_MF_STORAGE_SD(bp)) {
Merav Sicron51c1a582012-03-18 10:33:38 +00007119 DP(NETIF_MSG_IFUP | NETIF_MSG_IFDOWN,
7120 "Ignoring Zero MAC for STORAGE SD mode\n");
Dmitry Kravkov614c76d2011-11-28 12:31:49 +00007121 return 0;
7122 }
7123#endif
7124
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007125 DP(NETIF_MSG_IFUP, "Adding Eth MAC\n");
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08007126
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007127 __set_bit(RAMROD_COMP_WAIT, &ramrod_flags);
7128 /* Eth MAC is set on RSS leading client (fp[0]) */
7129 return bnx2x_set_mac_one(bp, bp->dev->dev_addr, &bp->fp->mac_obj, set,
7130 BNX2X_ETH_MAC, &ramrod_flags);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08007131}
7132
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007133int bnx2x_setup_leading(struct bnx2x *bp)
Michael Chane665bfd2009-10-10 13:46:54 +00007134{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007135 return bnx2x_setup_queue(bp, &bp->fp[0], 1);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007136}
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08007137
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00007138/**
Dmitry Kravkove8920672011-05-04 23:52:40 +00007139 * bnx2x_set_int_mode - configure interrupt mode
7140 *
7141 * @bp: driver handle
7142 *
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00007143 * In case of MSI-X it will also try to enable MSI-X.
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00007144 */
Dmitry Kravkov9ee3d372011-06-14 01:33:34 +00007145static void __devinit bnx2x_set_int_mode(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007146{
Dmitry Kravkov9ee3d372011-06-14 01:33:34 +00007147 switch (int_mode) {
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00007148 case INT_MODE_MSI:
7149 bnx2x_enable_msi(bp);
7150 /* falling through... */
7151 case INT_MODE_INTx:
Ariel Elior6383c0b2011-07-14 08:31:57 +00007152 bp->num_queues = 1 + NON_ETH_CONTEXT_USE;
Merav Sicron51c1a582012-03-18 10:33:38 +00007153 BNX2X_DEV_INFO("set number of queues to 1\n");
Eilon Greensteinca003922009-08-12 22:53:28 -07007154 break;
Eilon Greensteinca003922009-08-12 22:53:28 -07007155 default:
Dmitry Kravkov30a5de72012-04-03 18:41:26 +00007156 /* Set number of queues for MSI-X mode */
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00007157 bnx2x_set_num_queues(bp);
7158
Merav Sicron51c1a582012-03-18 10:33:38 +00007159 BNX2X_DEV_INFO("set number of queues to %d\n", bp->num_queues);
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00007160
7161 /* if we can't use MSI-X we only need one fp,
7162 * so try to enable MSI-X with the requested number of fp's
7163 * and fallback to MSI or legacy INTx with one fp
7164 */
Dmitry Kravkov30a5de72012-04-03 18:41:26 +00007165 if (bnx2x_enable_msix(bp) ||
7166 bp->flags & USING_SINGLE_MSIX_FLAG) {
7167 /* failed to enable multiple MSI-X */
7168 BNX2X_DEV_INFO("Failed to enable multiple MSI-X (%d), set number of queues to %d\n",
Merav Sicron51c1a582012-03-18 10:33:38 +00007169 bp->num_queues, 1 + NON_ETH_CONTEXT_USE);
7170
Ariel Elior6383c0b2011-07-14 08:31:57 +00007171 bp->num_queues = 1 + NON_ETH_CONTEXT_USE;
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00007172
Dmitry Kravkov9ee3d372011-06-14 01:33:34 +00007173 /* Try to enable MSI */
Dmitry Kravkov30a5de72012-04-03 18:41:26 +00007174 if (!(bp->flags & USING_SINGLE_MSIX_FLAG) &&
7175 !(bp->flags & DISABLE_MSI_FLAG))
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00007176 bnx2x_enable_msi(bp);
7177 }
Eilon Greensteinca003922009-08-12 22:53:28 -07007178 break;
7179 }
Eilon Greensteinca003922009-08-12 22:53:28 -07007180}
7181
Dmitry Kravkovc2bff632010-10-06 03:33:18 +00007182/* must be called prioir to any HW initializations */
7183static inline u16 bnx2x_cid_ilt_lines(struct bnx2x *bp)
7184{
7185 return L2_ILT_LINES(bp);
7186}
7187
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007188void bnx2x_ilt_set_info(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007189{
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007190 struct ilt_client_info *ilt_client;
7191 struct bnx2x_ilt *ilt = BP_ILT(bp);
7192 u16 line = 0;
7193
7194 ilt->start_line = FUNC_ILT_BASE(BP_FUNC(bp));
7195 DP(BNX2X_MSG_SP, "ilt starts at line %d\n", ilt->start_line);
7196
7197 /* CDU */
7198 ilt_client = &ilt->clients[ILT_CLIENT_CDU];
7199 ilt_client->client_num = ILT_CLIENT_CDU;
7200 ilt_client->page_size = CDU_ILT_PAGE_SZ;
7201 ilt_client->flags = ILT_CLIENT_SKIP_MEM;
7202 ilt_client->start = line;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007203 line += bnx2x_cid_ilt_lines(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007204#ifdef BCM_CNIC
7205 line += CNIC_ILT_LINES;
7206#endif
7207 ilt_client->end = line - 1;
7208
Merav Sicron51c1a582012-03-18 10:33:38 +00007209 DP(NETIF_MSG_IFUP, "ilt client[CDU]: start %d, end %d, psz 0x%x, flags 0x%x, hw psz %d\n",
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007210 ilt_client->start,
7211 ilt_client->end,
7212 ilt_client->page_size,
7213 ilt_client->flags,
7214 ilog2(ilt_client->page_size >> 12));
7215
7216 /* QM */
7217 if (QM_INIT(bp->qm_cid_count)) {
7218 ilt_client = &ilt->clients[ILT_CLIENT_QM];
7219 ilt_client->client_num = ILT_CLIENT_QM;
7220 ilt_client->page_size = QM_ILT_PAGE_SZ;
7221 ilt_client->flags = 0;
7222 ilt_client->start = line;
7223
7224 /* 4 bytes for each cid */
7225 line += DIV_ROUND_UP(bp->qm_cid_count * QM_QUEUES_PER_FUNC * 4,
7226 QM_ILT_PAGE_SZ);
7227
7228 ilt_client->end = line - 1;
7229
Merav Sicron51c1a582012-03-18 10:33:38 +00007230 DP(NETIF_MSG_IFUP,
7231 "ilt client[QM]: start %d, end %d, psz 0x%x, flags 0x%x, hw psz %d\n",
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007232 ilt_client->start,
7233 ilt_client->end,
7234 ilt_client->page_size,
7235 ilt_client->flags,
7236 ilog2(ilt_client->page_size >> 12));
7237
7238 }
7239 /* SRC */
7240 ilt_client = &ilt->clients[ILT_CLIENT_SRC];
7241#ifdef BCM_CNIC
7242 ilt_client->client_num = ILT_CLIENT_SRC;
7243 ilt_client->page_size = SRC_ILT_PAGE_SZ;
7244 ilt_client->flags = 0;
7245 ilt_client->start = line;
7246 line += SRC_ILT_LINES;
7247 ilt_client->end = line - 1;
7248
Merav Sicron51c1a582012-03-18 10:33:38 +00007249 DP(NETIF_MSG_IFUP,
7250 "ilt client[SRC]: start %d, end %d, psz 0x%x, flags 0x%x, hw psz %d\n",
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007251 ilt_client->start,
7252 ilt_client->end,
7253 ilt_client->page_size,
7254 ilt_client->flags,
7255 ilog2(ilt_client->page_size >> 12));
7256
7257#else
7258 ilt_client->flags = (ILT_CLIENT_SKIP_INIT | ILT_CLIENT_SKIP_MEM);
7259#endif
7260
7261 /* TM */
7262 ilt_client = &ilt->clients[ILT_CLIENT_TM];
7263#ifdef BCM_CNIC
7264 ilt_client->client_num = ILT_CLIENT_TM;
7265 ilt_client->page_size = TM_ILT_PAGE_SZ;
7266 ilt_client->flags = 0;
7267 ilt_client->start = line;
7268 line += TM_ILT_LINES;
7269 ilt_client->end = line - 1;
7270
Merav Sicron51c1a582012-03-18 10:33:38 +00007271 DP(NETIF_MSG_IFUP,
7272 "ilt client[TM]: start %d, end %d, psz 0x%x, flags 0x%x, hw psz %d\n",
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007273 ilt_client->start,
7274 ilt_client->end,
7275 ilt_client->page_size,
7276 ilt_client->flags,
7277 ilog2(ilt_client->page_size >> 12));
7278
7279#else
7280 ilt_client->flags = (ILT_CLIENT_SKIP_INIT | ILT_CLIENT_SKIP_MEM);
7281#endif
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007282 BUG_ON(line > ILT_MAX_LINES);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007283}
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00007284
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007285/**
7286 * bnx2x_pf_q_prep_init - prepare INIT transition parameters
7287 *
7288 * @bp: driver handle
7289 * @fp: pointer to fastpath
7290 * @init_params: pointer to parameters structure
7291 *
7292 * parameters configured:
7293 * - HC configuration
7294 * - Queue's CDU context
7295 */
7296static inline void bnx2x_pf_q_prep_init(struct bnx2x *bp,
7297 struct bnx2x_fastpath *fp, struct bnx2x_queue_init_params *init_params)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007298{
Ariel Elior6383c0b2011-07-14 08:31:57 +00007299
7300 u8 cos;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007301 /* FCoE Queue uses Default SB, thus has no HC capabilities */
7302 if (!IS_FCOE_FP(fp)) {
7303 __set_bit(BNX2X_Q_FLG_HC, &init_params->rx.flags);
7304 __set_bit(BNX2X_Q_FLG_HC, &init_params->tx.flags);
7305
7306 /* If HC is supporterd, enable host coalescing in the transition
7307 * to INIT state.
7308 */
7309 __set_bit(BNX2X_Q_FLG_HC_EN, &init_params->rx.flags);
7310 __set_bit(BNX2X_Q_FLG_HC_EN, &init_params->tx.flags);
7311
7312 /* HC rate */
7313 init_params->rx.hc_rate = bp->rx_ticks ?
7314 (1000000 / bp->rx_ticks) : 0;
7315 init_params->tx.hc_rate = bp->tx_ticks ?
7316 (1000000 / bp->tx_ticks) : 0;
7317
7318 /* FW SB ID */
7319 init_params->rx.fw_sb_id = init_params->tx.fw_sb_id =
7320 fp->fw_sb_id;
7321
7322 /*
7323 * CQ index among the SB indices: FCoE clients uses the default
7324 * SB, therefore it's different.
7325 */
Ariel Elior6383c0b2011-07-14 08:31:57 +00007326 init_params->rx.sb_cq_index = HC_INDEX_ETH_RX_CQ_CONS;
7327 init_params->tx.sb_cq_index = HC_INDEX_ETH_FIRST_TX_CQ_CONS;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007328 }
7329
Ariel Elior6383c0b2011-07-14 08:31:57 +00007330 /* set maximum number of COSs supported by this queue */
7331 init_params->max_cos = fp->max_cos;
7332
Merav Sicron51c1a582012-03-18 10:33:38 +00007333 DP(NETIF_MSG_IFUP, "fp: %d setting queue params max cos to: %d\n",
Ariel Elior6383c0b2011-07-14 08:31:57 +00007334 fp->index, init_params->max_cos);
7335
7336 /* set the context pointers queue object */
7337 for (cos = FIRST_TX_COS_INDEX; cos < init_params->max_cos; cos++)
7338 init_params->cxts[cos] =
7339 &bp->context.vcxt[fp->txdata[cos].cid].eth;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007340}
7341
Ariel Elior6383c0b2011-07-14 08:31:57 +00007342int bnx2x_setup_tx_only(struct bnx2x *bp, struct bnx2x_fastpath *fp,
7343 struct bnx2x_queue_state_params *q_params,
7344 struct bnx2x_queue_setup_tx_only_params *tx_only_params,
7345 int tx_index, bool leading)
7346{
7347 memset(tx_only_params, 0, sizeof(*tx_only_params));
7348
7349 /* Set the command */
7350 q_params->cmd = BNX2X_Q_CMD_SETUP_TX_ONLY;
7351
7352 /* Set tx-only QUEUE flags: don't zero statistics */
7353 tx_only_params->flags = bnx2x_get_common_flags(bp, fp, false);
7354
7355 /* choose the index of the cid to send the slow path on */
7356 tx_only_params->cid_index = tx_index;
7357
7358 /* Set general TX_ONLY_SETUP parameters */
7359 bnx2x_pf_q_prep_general(bp, fp, &tx_only_params->gen_params, tx_index);
7360
7361 /* Set Tx TX_ONLY_SETUP parameters */
7362 bnx2x_pf_tx_q_prep(bp, fp, &tx_only_params->txq_params, tx_index);
7363
Merav Sicron51c1a582012-03-18 10:33:38 +00007364 DP(NETIF_MSG_IFUP,
7365 "preparing to send tx-only ramrod for connection: cos %d, primary cid %d, cid %d, client id %d, sp-client id %d, flags %lx\n",
Ariel Elior6383c0b2011-07-14 08:31:57 +00007366 tx_index, q_params->q_obj->cids[FIRST_TX_COS_INDEX],
7367 q_params->q_obj->cids[tx_index], q_params->q_obj->cl_id,
7368 tx_only_params->gen_params.spcl_id, tx_only_params->flags);
7369
7370 /* send the ramrod */
7371 return bnx2x_queue_state_change(bp, q_params);
7372}
7373
7374
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007375/**
7376 * bnx2x_setup_queue - setup queue
7377 *
7378 * @bp: driver handle
7379 * @fp: pointer to fastpath
7380 * @leading: is leading
7381 *
7382 * This function performs 2 steps in a Queue state machine
7383 * actually: 1) RESET->INIT 2) INIT->SETUP
7384 */
7385
7386int bnx2x_setup_queue(struct bnx2x *bp, struct bnx2x_fastpath *fp,
7387 bool leading)
7388{
Yuval Mintz3b603062012-03-18 10:33:39 +00007389 struct bnx2x_queue_state_params q_params = {NULL};
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007390 struct bnx2x_queue_setup_params *setup_params =
7391 &q_params.params.setup;
Ariel Elior6383c0b2011-07-14 08:31:57 +00007392 struct bnx2x_queue_setup_tx_only_params *tx_only_params =
7393 &q_params.params.tx_only;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007394 int rc;
Ariel Elior6383c0b2011-07-14 08:31:57 +00007395 u8 tx_index;
7396
Merav Sicron51c1a582012-03-18 10:33:38 +00007397 DP(NETIF_MSG_IFUP, "setting up queue %d\n", fp->index);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007398
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00007399 /* reset IGU state skip FCoE L2 queue */
7400 if (!IS_FCOE_FP(fp))
7401 bnx2x_ack_sb(bp, fp->igu_sb_id, USTORM_ID, 0,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007402 IGU_INT_ENABLE, 0);
7403
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007404 q_params.q_obj = &fp->q_obj;
7405 /* We want to wait for completion in this context */
7406 __set_bit(RAMROD_COMP_WAIT, &q_params.ramrod_flags);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007407
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007408 /* Prepare the INIT parameters */
7409 bnx2x_pf_q_prep_init(bp, fp, &q_params.params.init);
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00007410
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007411 /* Set the command */
7412 q_params.cmd = BNX2X_Q_CMD_INIT;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00007413
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007414 /* Change the state to INIT */
7415 rc = bnx2x_queue_state_change(bp, &q_params);
7416 if (rc) {
Ariel Elior6383c0b2011-07-14 08:31:57 +00007417 BNX2X_ERR("Queue(%d) INIT failed\n", fp->index);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007418 return rc;
7419 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007420
Merav Sicron51c1a582012-03-18 10:33:38 +00007421 DP(NETIF_MSG_IFUP, "init complete\n");
Ariel Elior6383c0b2011-07-14 08:31:57 +00007422
7423
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007424 /* Now move the Queue to the SETUP state... */
7425 memset(setup_params, 0, sizeof(*setup_params));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007426
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007427 /* Set QUEUE flags */
7428 setup_params->flags = bnx2x_get_q_flags(bp, fp, leading);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007429
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007430 /* Set general SETUP parameters */
Ariel Elior6383c0b2011-07-14 08:31:57 +00007431 bnx2x_pf_q_prep_general(bp, fp, &setup_params->gen_params,
7432 FIRST_TX_COS_INDEX);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007433
Ariel Elior6383c0b2011-07-14 08:31:57 +00007434 bnx2x_pf_rx_q_prep(bp, fp, &setup_params->pause_params,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007435 &setup_params->rxq_params);
7436
Ariel Elior6383c0b2011-07-14 08:31:57 +00007437 bnx2x_pf_tx_q_prep(bp, fp, &setup_params->txq_params,
7438 FIRST_TX_COS_INDEX);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007439
7440 /* Set the command */
7441 q_params.cmd = BNX2X_Q_CMD_SETUP;
7442
7443 /* Change the state to SETUP */
7444 rc = bnx2x_queue_state_change(bp, &q_params);
Ariel Elior6383c0b2011-07-14 08:31:57 +00007445 if (rc) {
7446 BNX2X_ERR("Queue(%d) SETUP failed\n", fp->index);
7447 return rc;
7448 }
7449
7450 /* loop through the relevant tx-only indices */
7451 for (tx_index = FIRST_TX_ONLY_COS_INDEX;
7452 tx_index < fp->max_cos;
7453 tx_index++) {
7454
7455 /* prepare and send tx-only ramrod*/
7456 rc = bnx2x_setup_tx_only(bp, fp, &q_params,
7457 tx_only_params, tx_index, leading);
7458 if (rc) {
7459 BNX2X_ERR("Queue(%d.%d) TX_ONLY_SETUP failed\n",
7460 fp->index, tx_index);
7461 return rc;
7462 }
7463 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007464
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007465 return rc;
7466}
7467
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007468static int bnx2x_stop_queue(struct bnx2x *bp, int index)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007469{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007470 struct bnx2x_fastpath *fp = &bp->fp[index];
Ariel Elior6383c0b2011-07-14 08:31:57 +00007471 struct bnx2x_fp_txdata *txdata;
Yuval Mintz3b603062012-03-18 10:33:39 +00007472 struct bnx2x_queue_state_params q_params = {NULL};
Ariel Elior6383c0b2011-07-14 08:31:57 +00007473 int rc, tx_index;
7474
Merav Sicron51c1a582012-03-18 10:33:38 +00007475 DP(NETIF_MSG_IFDOWN, "stopping queue %d cid %d\n", index, fp->cid);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007476
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007477 q_params.q_obj = &fp->q_obj;
7478 /* We want to wait for completion in this context */
7479 __set_bit(RAMROD_COMP_WAIT, &q_params.ramrod_flags);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007480
Ariel Elior6383c0b2011-07-14 08:31:57 +00007481
7482 /* close tx-only connections */
7483 for (tx_index = FIRST_TX_ONLY_COS_INDEX;
7484 tx_index < fp->max_cos;
7485 tx_index++){
7486
7487 /* ascertain this is a normal queue*/
7488 txdata = &fp->txdata[tx_index];
7489
Merav Sicron51c1a582012-03-18 10:33:38 +00007490 DP(NETIF_MSG_IFDOWN, "stopping tx-only queue %d\n",
Ariel Elior6383c0b2011-07-14 08:31:57 +00007491 txdata->txq_index);
7492
7493 /* send halt terminate on tx-only connection */
7494 q_params.cmd = BNX2X_Q_CMD_TERMINATE;
7495 memset(&q_params.params.terminate, 0,
7496 sizeof(q_params.params.terminate));
7497 q_params.params.terminate.cid_index = tx_index;
7498
7499 rc = bnx2x_queue_state_change(bp, &q_params);
7500 if (rc)
7501 return rc;
7502
7503 /* send halt terminate on tx-only connection */
7504 q_params.cmd = BNX2X_Q_CMD_CFC_DEL;
7505 memset(&q_params.params.cfc_del, 0,
7506 sizeof(q_params.params.cfc_del));
7507 q_params.params.cfc_del.cid_index = tx_index;
7508 rc = bnx2x_queue_state_change(bp, &q_params);
7509 if (rc)
7510 return rc;
7511 }
7512 /* Stop the primary connection: */
7513 /* ...halt the connection */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007514 q_params.cmd = BNX2X_Q_CMD_HALT;
7515 rc = bnx2x_queue_state_change(bp, &q_params);
7516 if (rc)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007517 return rc;
7518
Ariel Elior6383c0b2011-07-14 08:31:57 +00007519 /* ...terminate the connection */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007520 q_params.cmd = BNX2X_Q_CMD_TERMINATE;
Ariel Elior6383c0b2011-07-14 08:31:57 +00007521 memset(&q_params.params.terminate, 0,
7522 sizeof(q_params.params.terminate));
7523 q_params.params.terminate.cid_index = FIRST_TX_COS_INDEX;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007524 rc = bnx2x_queue_state_change(bp, &q_params);
7525 if (rc)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007526 return rc;
Ariel Elior6383c0b2011-07-14 08:31:57 +00007527 /* ...delete cfc entry */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007528 q_params.cmd = BNX2X_Q_CMD_CFC_DEL;
Ariel Elior6383c0b2011-07-14 08:31:57 +00007529 memset(&q_params.params.cfc_del, 0,
7530 sizeof(q_params.params.cfc_del));
7531 q_params.params.cfc_del.cid_index = FIRST_TX_COS_INDEX;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007532 return bnx2x_queue_state_change(bp, &q_params);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007533}
7534
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007535
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007536static void bnx2x_reset_func(struct bnx2x *bp)
7537{
7538 int port = BP_PORT(bp);
7539 int func = BP_FUNC(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007540 int i;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007541
7542 /* Disable the function in the FW */
7543 REG_WR8(bp, BAR_XSTRORM_INTMEM + XSTORM_FUNC_EN_OFFSET(func), 0);
7544 REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_FUNC_EN_OFFSET(func), 0);
7545 REG_WR8(bp, BAR_TSTRORM_INTMEM + TSTORM_FUNC_EN_OFFSET(func), 0);
7546 REG_WR8(bp, BAR_USTRORM_INTMEM + USTORM_FUNC_EN_OFFSET(func), 0);
7547
7548 /* FP SBs */
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00007549 for_each_eth_queue(bp, i) {
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007550 struct bnx2x_fastpath *fp = &bp->fp[i];
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007551 REG_WR8(bp, BAR_CSTRORM_INTMEM +
Ariel Elior6383c0b2011-07-14 08:31:57 +00007552 CSTORM_STATUS_BLOCK_DATA_STATE_OFFSET(fp->fw_sb_id),
7553 SB_DISABLED);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007554 }
7555
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007556#ifdef BCM_CNIC
7557 /* CNIC SB */
7558 REG_WR8(bp, BAR_CSTRORM_INTMEM +
7559 CSTORM_STATUS_BLOCK_DATA_STATE_OFFSET(bnx2x_cnic_fw_sb_id(bp)),
7560 SB_DISABLED);
7561#endif
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007562 /* SP SB */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007563 REG_WR8(bp, BAR_CSTRORM_INTMEM +
Ariel Elior6383c0b2011-07-14 08:31:57 +00007564 CSTORM_SP_STATUS_BLOCK_DATA_STATE_OFFSET(func),
7565 SB_DISABLED);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007566
7567 for (i = 0; i < XSTORM_SPQ_DATA_SIZE / 4; i++)
7568 REG_WR(bp, BAR_XSTRORM_INTMEM + XSTORM_SPQ_DATA_OFFSET(func),
7569 0);
Eliezer Tamir49d66772008-02-28 11:53:13 -08007570
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007571 /* Configure IGU */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007572 if (bp->common.int_block == INT_BLOCK_HC) {
7573 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, 0);
7574 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, 0);
7575 } else {
7576 REG_WR(bp, IGU_REG_LEADING_EDGE_LATCH, 0);
7577 REG_WR(bp, IGU_REG_TRAILING_EDGE_LATCH, 0);
7578 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007579
Michael Chan37b091b2009-10-10 13:46:55 +00007580#ifdef BCM_CNIC
7581 /* Disable Timer scan */
7582 REG_WR(bp, TM_REG_EN_LINEAR0_TIMER + port*4, 0);
7583 /*
7584 * Wait for at least 10ms and up to 2 second for the timers scan to
7585 * complete
7586 */
7587 for (i = 0; i < 200; i++) {
7588 msleep(10);
7589 if (!REG_RD(bp, TM_REG_LIN0_SCAN_ON + port*4))
7590 break;
7591 }
7592#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007593 /* Clear ILT */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007594 bnx2x_clear_func_ilt(bp, func);
7595
7596 /* Timers workaround bug for E2: if this is vnic-3,
7597 * we need to set the entire ilt range for this timers.
7598 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007599 if (!CHIP_IS_E1x(bp) && BP_VN(bp) == 3) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007600 struct ilt_client_info ilt_cli;
7601 /* use dummy TM client */
7602 memset(&ilt_cli, 0, sizeof(struct ilt_client_info));
7603 ilt_cli.start = 0;
7604 ilt_cli.end = ILT_NUM_PAGE_ENTRIES - 1;
7605 ilt_cli.client_num = ILT_CLIENT_TM;
7606
7607 bnx2x_ilt_boundry_init_op(bp, &ilt_cli, 0, INITOP_CLEAR);
7608 }
7609
7610 /* this assumes that reset_port() called before reset_func()*/
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007611 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007612 bnx2x_pf_disable(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007613
7614 bp->dmae_ready = 0;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007615}
7616
7617static void bnx2x_reset_port(struct bnx2x *bp)
7618{
7619 int port = BP_PORT(bp);
7620 u32 val;
7621
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007622 /* Reset physical Link */
7623 bnx2x__link_reset(bp);
7624
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007625 REG_WR(bp, NIG_REG_MASK_INTERRUPT_PORT0 + port*4, 0);
7626
7627 /* Do not rcv packets to BRB */
7628 REG_WR(bp, NIG_REG_LLH0_BRB1_DRV_MASK + port*4, 0x0);
7629 /* Do not direct rcv packets that are not for MCP to the BRB */
7630 REG_WR(bp, (port ? NIG_REG_LLH1_BRB1_NOT_MCP :
7631 NIG_REG_LLH0_BRB1_NOT_MCP), 0x0);
7632
7633 /* Configure AEU */
7634 REG_WR(bp, MISC_REG_AEU_MASK_ATTN_FUNC_0 + port*4, 0);
7635
7636 msleep(100);
7637 /* Check for BRB port occupancy */
7638 val = REG_RD(bp, BRB1_REG_PORT_NUM_OCC_BLOCKS_0 + port*4);
7639 if (val)
7640 DP(NETIF_MSG_IFDOWN,
Eilon Greenstein33471622008-08-13 15:59:08 -07007641 "BRB1 is not empty %d blocks are occupied\n", val);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007642
7643 /* TODO: Close Doorbell port? */
7644}
7645
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007646static inline int bnx2x_reset_hw(struct bnx2x *bp, u32 load_code)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007647{
Yuval Mintz3b603062012-03-18 10:33:39 +00007648 struct bnx2x_func_state_params func_params = {NULL};
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007649
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007650 /* Prepare parameters for function state transitions */
7651 __set_bit(RAMROD_COMP_WAIT, &func_params.ramrod_flags);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007652
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007653 func_params.f_obj = &bp->func_obj;
7654 func_params.cmd = BNX2X_F_CMD_HW_RESET;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007655
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007656 func_params.params.hw_init.load_phase = load_code;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007657
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007658 return bnx2x_func_state_change(bp, &func_params);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007659}
7660
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007661static inline int bnx2x_func_stop(struct bnx2x *bp)
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00007662{
Yuval Mintz3b603062012-03-18 10:33:39 +00007663 struct bnx2x_func_state_params func_params = {NULL};
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007664 int rc;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00007665
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007666 /* Prepare parameters for function state transitions */
7667 __set_bit(RAMROD_COMP_WAIT, &func_params.ramrod_flags);
7668 func_params.f_obj = &bp->func_obj;
7669 func_params.cmd = BNX2X_F_CMD_STOP;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00007670
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007671 /*
7672 * Try to stop the function the 'good way'. If fails (in case
7673 * of a parity error during bnx2x_chip_cleanup()) and we are
7674 * not in a debug mode, perform a state transaction in order to
7675 * enable further HW_RESET transaction.
7676 */
7677 rc = bnx2x_func_state_change(bp, &func_params);
7678 if (rc) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007679#ifdef BNX2X_STOP_ON_ERROR
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007680 return rc;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007681#else
Merav Sicron51c1a582012-03-18 10:33:38 +00007682 BNX2X_ERR("FUNC_STOP ramrod failed. Running a dry transaction\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007683 __set_bit(RAMROD_DRV_CLR_ONLY, &func_params.ramrod_flags);
7684 return bnx2x_func_state_change(bp, &func_params);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007685#endif
Yitchak Gertner65abd742008-08-25 15:26:24 -07007686 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007687
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007688 return 0;
7689}
Yitchak Gertner65abd742008-08-25 15:26:24 -07007690
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007691/**
7692 * bnx2x_send_unload_req - request unload mode from the MCP.
7693 *
7694 * @bp: driver handle
7695 * @unload_mode: requested function's unload mode
7696 *
7697 * Return unload mode returned by the MCP: COMMON, PORT or FUNC.
7698 */
7699u32 bnx2x_send_unload_req(struct bnx2x *bp, int unload_mode)
7700{
7701 u32 reset_code = 0;
7702 int port = BP_PORT(bp);
7703
7704 /* Select the UNLOAD request mode */
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007705 if (unload_mode == UNLOAD_NORMAL)
7706 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS;
Eliezer Tamir228241e2008-02-28 11:56:57 -08007707
Eilon Greenstein7d0446c2009-07-29 00:20:10 +00007708 else if (bp->flags & NO_WOL_FLAG)
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007709 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_MCP;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007710
Eilon Greenstein7d0446c2009-07-29 00:20:10 +00007711 else if (bp->wol) {
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007712 u32 emac_base = port ? GRCBASE_EMAC1 : GRCBASE_EMAC0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007713 u8 *mac_addr = bp->dev->dev_addr;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007714 u32 val;
David S. Miller88c51002011-10-07 13:38:43 -04007715 u16 pmc;
7716
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007717 /* The mac address is written to entries 1-4 to
David S. Miller88c51002011-10-07 13:38:43 -04007718 * preserve entry 0 which is used by the PMF
7719 */
David S. Miller8decf862011-09-22 03:23:13 -04007720 u8 entry = (BP_VN(bp) + 1)*8;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007721
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007722 val = (mac_addr[0] << 8) | mac_addr[1];
Eilon Greenstein3196a882008-08-13 15:58:49 -07007723 EMAC_WR(bp, EMAC_REG_EMAC_MAC_MATCH + entry, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007724
7725 val = (mac_addr[2] << 24) | (mac_addr[3] << 16) |
7726 (mac_addr[4] << 8) | mac_addr[5];
Eilon Greenstein3196a882008-08-13 15:58:49 -07007727 EMAC_WR(bp, EMAC_REG_EMAC_MAC_MATCH + entry + 4, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007728
David S. Miller88c51002011-10-07 13:38:43 -04007729 /* Enable the PME and clear the status */
7730 pci_read_config_word(bp->pdev, bp->pm_cap + PCI_PM_CTRL, &pmc);
7731 pmc |= PCI_PM_CTRL_PME_ENABLE | PCI_PM_CTRL_PME_STATUS;
7732 pci_write_config_word(bp->pdev, bp->pm_cap + PCI_PM_CTRL, pmc);
7733
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007734 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_EN;
Eliezer Tamir228241e2008-02-28 11:56:57 -08007735
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007736 } else
7737 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS;
7738
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007739 /* Send the request to the MCP */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007740 if (!BP_NOMCP(bp))
Yaniv Rosnera22f0782010-09-07 11:41:20 +00007741 reset_code = bnx2x_fw_command(bp, reset_code, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007742 else {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007743 int path = BP_PATH(bp);
7744
Merav Sicron51c1a582012-03-18 10:33:38 +00007745 DP(NETIF_MSG_IFDOWN, "NO MCP - load counts[%d] %d, %d, %d\n",
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007746 path, load_count[path][0], load_count[path][1],
7747 load_count[path][2]);
7748 load_count[path][0]--;
7749 load_count[path][1 + port]--;
Merav Sicron51c1a582012-03-18 10:33:38 +00007750 DP(NETIF_MSG_IFDOWN, "NO MCP - new load counts[%d] %d, %d, %d\n",
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007751 path, load_count[path][0], load_count[path][1],
7752 load_count[path][2]);
7753 if (load_count[path][0] == 0)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007754 reset_code = FW_MSG_CODE_DRV_UNLOAD_COMMON;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007755 else if (load_count[path][1 + port] == 0)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007756 reset_code = FW_MSG_CODE_DRV_UNLOAD_PORT;
7757 else
7758 reset_code = FW_MSG_CODE_DRV_UNLOAD_FUNCTION;
7759 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007760
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007761 return reset_code;
7762}
7763
7764/**
7765 * bnx2x_send_unload_done - send UNLOAD_DONE command to the MCP.
7766 *
7767 * @bp: driver handle
7768 */
7769void bnx2x_send_unload_done(struct bnx2x *bp)
7770{
7771 /* Report UNLOAD_DONE to MCP */
7772 if (!BP_NOMCP(bp))
7773 bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE, 0);
7774}
7775
Dmitry Kravkov6debea82011-07-19 01:42:04 +00007776static inline int bnx2x_func_wait_started(struct bnx2x *bp)
7777{
7778 int tout = 50;
7779 int msix = (bp->flags & USING_MSIX_FLAG) ? 1 : 0;
7780
7781 if (!bp->port.pmf)
7782 return 0;
7783
7784 /*
7785 * (assumption: No Attention from MCP at this stage)
7786 * PMF probably in the middle of TXdisable/enable transaction
7787 * 1. Sync IRS for default SB
7788 * 2. Sync SP queue - this guarantes us that attention handling started
7789 * 3. Wait, that TXdisable/enable transaction completes
7790 *
7791 * 1+2 guranty that if DCBx attention was scheduled it already changed
7792 * pending bit of transaction from STARTED-->TX_STOPPED, if we alredy
7793 * received complettion for the transaction the state is TX_STOPPED.
7794 * State will return to STARTED after completion of TX_STOPPED-->STARTED
7795 * transaction.
7796 */
7797
7798 /* make sure default SB ISR is done */
7799 if (msix)
7800 synchronize_irq(bp->msix_table[0].vector);
7801 else
7802 synchronize_irq(bp->pdev->irq);
7803
7804 flush_workqueue(bnx2x_wq);
7805
7806 while (bnx2x_func_get_state(bp, &bp->func_obj) !=
7807 BNX2X_F_STATE_STARTED && tout--)
7808 msleep(20);
7809
7810 if (bnx2x_func_get_state(bp, &bp->func_obj) !=
7811 BNX2X_F_STATE_STARTED) {
7812#ifdef BNX2X_STOP_ON_ERROR
Merav Sicron51c1a582012-03-18 10:33:38 +00007813 BNX2X_ERR("Wrong function state\n");
Dmitry Kravkov6debea82011-07-19 01:42:04 +00007814 return -EBUSY;
7815#else
7816 /*
7817 * Failed to complete the transaction in a "good way"
7818 * Force both transactions with CLR bit
7819 */
Yuval Mintz3b603062012-03-18 10:33:39 +00007820 struct bnx2x_func_state_params func_params = {NULL};
Dmitry Kravkov6debea82011-07-19 01:42:04 +00007821
Merav Sicron51c1a582012-03-18 10:33:38 +00007822 DP(NETIF_MSG_IFDOWN,
7823 "Hmmm... unexpected function state! Forcing STARTED-->TX_ST0PPED-->STARTED\n");
Dmitry Kravkov6debea82011-07-19 01:42:04 +00007824
7825 func_params.f_obj = &bp->func_obj;
7826 __set_bit(RAMROD_DRV_CLR_ONLY,
7827 &func_params.ramrod_flags);
7828
7829 /* STARTED-->TX_ST0PPED */
7830 func_params.cmd = BNX2X_F_CMD_TX_STOP;
7831 bnx2x_func_state_change(bp, &func_params);
7832
7833 /* TX_ST0PPED-->STARTED */
7834 func_params.cmd = BNX2X_F_CMD_TX_START;
7835 return bnx2x_func_state_change(bp, &func_params);
7836#endif
7837 }
7838
7839 return 0;
7840}
7841
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007842void bnx2x_chip_cleanup(struct bnx2x *bp, int unload_mode)
7843{
7844 int port = BP_PORT(bp);
Ariel Elior6383c0b2011-07-14 08:31:57 +00007845 int i, rc = 0;
7846 u8 cos;
Yuval Mintz3b603062012-03-18 10:33:39 +00007847 struct bnx2x_mcast_ramrod_params rparam = {NULL};
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007848 u32 reset_code;
7849
7850 /* Wait until tx fastpath tasks complete */
7851 for_each_tx_queue(bp, i) {
7852 struct bnx2x_fastpath *fp = &bp->fp[i];
7853
Ariel Elior6383c0b2011-07-14 08:31:57 +00007854 for_each_cos_in_tx_queue(fp, cos)
7855 rc = bnx2x_clean_tx_queue(bp, &fp->txdata[cos]);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007856#ifdef BNX2X_STOP_ON_ERROR
7857 if (rc)
7858 return;
7859#endif
7860 }
7861
7862 /* Give HW time to discard old tx messages */
7863 usleep_range(1000, 1000);
7864
7865 /* Clean all ETH MACs */
7866 rc = bnx2x_del_all_macs(bp, &bp->fp[0].mac_obj, BNX2X_ETH_MAC, false);
7867 if (rc < 0)
7868 BNX2X_ERR("Failed to delete all ETH macs: %d\n", rc);
7869
7870 /* Clean up UC list */
7871 rc = bnx2x_del_all_macs(bp, &bp->fp[0].mac_obj, BNX2X_UC_LIST_MAC,
7872 true);
7873 if (rc < 0)
Merav Sicron51c1a582012-03-18 10:33:38 +00007874 BNX2X_ERR("Failed to schedule DEL commands for UC MACs list: %d\n",
7875 rc);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007876
7877 /* Disable LLH */
7878 if (!CHIP_IS_E1(bp))
7879 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 0);
7880
7881 /* Set "drop all" (stop Rx).
7882 * We need to take a netif_addr_lock() here in order to prevent
7883 * a race between the completion code and this code.
7884 */
7885 netif_addr_lock_bh(bp->dev);
7886 /* Schedule the rx_mode command */
7887 if (test_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state))
7888 set_bit(BNX2X_FILTER_RX_MODE_SCHED, &bp->sp_state);
7889 else
7890 bnx2x_set_storm_rx_mode(bp);
7891
7892 /* Cleanup multicast configuration */
7893 rparam.mcast_obj = &bp->mcast_obj;
7894 rc = bnx2x_config_mcast(bp, &rparam, BNX2X_MCAST_CMD_DEL);
7895 if (rc < 0)
7896 BNX2X_ERR("Failed to send DEL multicast command: %d\n", rc);
7897
7898 netif_addr_unlock_bh(bp->dev);
7899
7900
Dmitry Kravkov6debea82011-07-19 01:42:04 +00007901
7902 /*
7903 * Send the UNLOAD_REQUEST to the MCP. This will return if
7904 * this function should perform FUNC, PORT or COMMON HW
7905 * reset.
7906 */
7907 reset_code = bnx2x_send_unload_req(bp, unload_mode);
7908
7909 /*
7910 * (assumption: No Attention from MCP at this stage)
7911 * PMF probably in the middle of TXdisable/enable transaction
7912 */
7913 rc = bnx2x_func_wait_started(bp);
7914 if (rc) {
7915 BNX2X_ERR("bnx2x_func_wait_started failed\n");
7916#ifdef BNX2X_STOP_ON_ERROR
7917 return;
7918#endif
7919 }
7920
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007921 /* Close multi and leading connections
7922 * Completions for ramrods are collected in a synchronous way
7923 */
7924 for_each_queue(bp, i)
7925 if (bnx2x_stop_queue(bp, i))
7926#ifdef BNX2X_STOP_ON_ERROR
7927 return;
7928#else
7929 goto unload_error;
7930#endif
7931 /* If SP settings didn't get completed so far - something
7932 * very wrong has happen.
7933 */
7934 if (!bnx2x_wait_sp_comp(bp, ~0x0UL))
7935 BNX2X_ERR("Hmmm... Common slow path ramrods got stuck!\n");
7936
7937#ifndef BNX2X_STOP_ON_ERROR
7938unload_error:
7939#endif
7940 rc = bnx2x_func_stop(bp);
7941 if (rc) {
7942 BNX2X_ERR("Function stop failed!\n");
7943#ifdef BNX2X_STOP_ON_ERROR
7944 return;
7945#endif
7946 }
7947
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007948 /* Disable HW interrupts, NAPI */
7949 bnx2x_netif_stop(bp, 1);
7950
7951 /* Release IRQs */
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00007952 bnx2x_free_irq(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007953
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007954 /* Reset the chip */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007955 rc = bnx2x_reset_hw(bp, reset_code);
7956 if (rc)
7957 BNX2X_ERR("HW_RESET failed\n");
7958
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007959
7960 /* Report UNLOAD_DONE to MCP */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007961 bnx2x_send_unload_done(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007962}
7963
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00007964void bnx2x_disable_close_the_gate(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007965{
7966 u32 val;
7967
Merav Sicron51c1a582012-03-18 10:33:38 +00007968 DP(NETIF_MSG_IFDOWN, "Disabling \"close the gates\"\n");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007969
7970 if (CHIP_IS_E1(bp)) {
7971 int port = BP_PORT(bp);
7972 u32 addr = port ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
7973 MISC_REG_AEU_MASK_ATTN_FUNC_0;
7974
7975 val = REG_RD(bp, addr);
7976 val &= ~(0x300);
7977 REG_WR(bp, addr, val);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007978 } else {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007979 val = REG_RD(bp, MISC_REG_AEU_GENERAL_MASK);
7980 val &= ~(MISC_AEU_GENERAL_MASK_REG_AEU_PXP_CLOSE_MASK |
7981 MISC_AEU_GENERAL_MASK_REG_AEU_NIG_CLOSE_MASK);
7982 REG_WR(bp, MISC_REG_AEU_GENERAL_MASK, val);
7983 }
7984}
7985
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007986/* Close gates #2, #3 and #4: */
7987static void bnx2x_set_234_gates(struct bnx2x *bp, bool close)
7988{
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00007989 u32 val;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007990
7991 /* Gates #2 and #4a are closed/opened for "not E1" only */
7992 if (!CHIP_IS_E1(bp)) {
7993 /* #4 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00007994 REG_WR(bp, PXP_REG_HST_DISCARD_DOORBELLS, !!close);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007995 /* #2 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00007996 REG_WR(bp, PXP_REG_HST_DISCARD_INTERNAL_WRITES, !!close);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007997 }
7998
7999 /* #3 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008000 if (CHIP_IS_E1x(bp)) {
8001 /* Prevent interrupts from HC on both ports */
8002 val = REG_RD(bp, HC_REG_CONFIG_1);
8003 REG_WR(bp, HC_REG_CONFIG_1,
8004 (!close) ? (val | HC_CONFIG_1_REG_BLOCK_DISABLE_1) :
8005 (val & ~(u32)HC_CONFIG_1_REG_BLOCK_DISABLE_1));
8006
8007 val = REG_RD(bp, HC_REG_CONFIG_0);
8008 REG_WR(bp, HC_REG_CONFIG_0,
8009 (!close) ? (val | HC_CONFIG_0_REG_BLOCK_DISABLE_0) :
8010 (val & ~(u32)HC_CONFIG_0_REG_BLOCK_DISABLE_0));
8011 } else {
8012 /* Prevent incomming interrupts in IGU */
8013 val = REG_RD(bp, IGU_REG_BLOCK_CONFIGURATION);
8014
8015 REG_WR(bp, IGU_REG_BLOCK_CONFIGURATION,
8016 (!close) ?
8017 (val | IGU_BLOCK_CONFIGURATION_REG_BLOCK_ENABLE) :
8018 (val & ~(u32)IGU_BLOCK_CONFIGURATION_REG_BLOCK_ENABLE));
8019 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008020
Merav Sicron51c1a582012-03-18 10:33:38 +00008021 DP(NETIF_MSG_HW | NETIF_MSG_IFUP, "%s gates #2, #3 and #4\n",
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008022 close ? "closing" : "opening");
8023 mmiowb();
8024}
8025
8026#define SHARED_MF_CLP_MAGIC 0x80000000 /* `magic' bit */
8027
8028static void bnx2x_clp_reset_prep(struct bnx2x *bp, u32 *magic_val)
8029{
8030 /* Do some magic... */
8031 u32 val = MF_CFG_RD(bp, shared_mf_config.clp_mb);
8032 *magic_val = val & SHARED_MF_CLP_MAGIC;
8033 MF_CFG_WR(bp, shared_mf_config.clp_mb, val | SHARED_MF_CLP_MAGIC);
8034}
8035
Dmitry Kravkove8920672011-05-04 23:52:40 +00008036/**
8037 * bnx2x_clp_reset_done - restore the value of the `magic' bit.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008038 *
Dmitry Kravkove8920672011-05-04 23:52:40 +00008039 * @bp: driver handle
8040 * @magic_val: old value of the `magic' bit.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008041 */
8042static void bnx2x_clp_reset_done(struct bnx2x *bp, u32 magic_val)
8043{
8044 /* Restore the `magic' bit value... */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008045 u32 val = MF_CFG_RD(bp, shared_mf_config.clp_mb);
8046 MF_CFG_WR(bp, shared_mf_config.clp_mb,
8047 (val & (~SHARED_MF_CLP_MAGIC)) | magic_val);
8048}
8049
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008050/**
Dmitry Kravkove8920672011-05-04 23:52:40 +00008051 * bnx2x_reset_mcp_prep - prepare for MCP reset.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008052 *
Dmitry Kravkove8920672011-05-04 23:52:40 +00008053 * @bp: driver handle
8054 * @magic_val: old value of 'magic' bit.
8055 *
8056 * Takes care of CLP configurations.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008057 */
8058static void bnx2x_reset_mcp_prep(struct bnx2x *bp, u32 *magic_val)
8059{
8060 u32 shmem;
8061 u32 validity_offset;
8062
Merav Sicron51c1a582012-03-18 10:33:38 +00008063 DP(NETIF_MSG_HW | NETIF_MSG_IFUP, "Starting\n");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008064
8065 /* Set `magic' bit in order to save MF config */
8066 if (!CHIP_IS_E1(bp))
8067 bnx2x_clp_reset_prep(bp, magic_val);
8068
8069 /* Get shmem offset */
8070 shmem = REG_RD(bp, MISC_REG_SHARED_MEM_ADDR);
8071 validity_offset = offsetof(struct shmem_region, validity_map[0]);
8072
8073 /* Clear validity map flags */
8074 if (shmem > 0)
8075 REG_WR(bp, shmem + validity_offset, 0);
8076}
8077
8078#define MCP_TIMEOUT 5000 /* 5 seconds (in ms) */
8079#define MCP_ONE_TIMEOUT 100 /* 100 ms */
8080
Dmitry Kravkove8920672011-05-04 23:52:40 +00008081/**
8082 * bnx2x_mcp_wait_one - wait for MCP_ONE_TIMEOUT
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008083 *
Dmitry Kravkove8920672011-05-04 23:52:40 +00008084 * @bp: driver handle
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008085 */
8086static inline void bnx2x_mcp_wait_one(struct bnx2x *bp)
8087{
8088 /* special handling for emulation and FPGA,
8089 wait 10 times longer */
8090 if (CHIP_REV_IS_SLOW(bp))
8091 msleep(MCP_ONE_TIMEOUT*10);
8092 else
8093 msleep(MCP_ONE_TIMEOUT);
8094}
8095
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00008096/*
8097 * initializes bp->common.shmem_base and waits for validity signature to appear
8098 */
8099static int bnx2x_init_shmem(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008100{
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00008101 int cnt = 0;
8102 u32 val = 0;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008103
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00008104 do {
8105 bp->common.shmem_base = REG_RD(bp, MISC_REG_SHARED_MEM_ADDR);
8106 if (bp->common.shmem_base) {
8107 val = SHMEM_RD(bp, validity_map[BP_PORT(bp)]);
8108 if (val & SHR_MEM_VALIDITY_MB)
8109 return 0;
8110 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008111
8112 bnx2x_mcp_wait_one(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008113
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00008114 } while (cnt++ < (MCP_TIMEOUT / MCP_ONE_TIMEOUT));
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008115
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00008116 BNX2X_ERR("BAD MCP validity signature\n");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008117
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00008118 return -ENODEV;
8119}
8120
8121static int bnx2x_reset_mcp_comp(struct bnx2x *bp, u32 magic_val)
8122{
8123 int rc = bnx2x_init_shmem(bp);
8124
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008125 /* Restore the `magic' bit value */
8126 if (!CHIP_IS_E1(bp))
8127 bnx2x_clp_reset_done(bp, magic_val);
8128
8129 return rc;
8130}
8131
8132static void bnx2x_pxp_prep(struct bnx2x *bp)
8133{
8134 if (!CHIP_IS_E1(bp)) {
8135 REG_WR(bp, PXP2_REG_RD_START_INIT, 0);
8136 REG_WR(bp, PXP2_REG_RQ_RBC_DONE, 0);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008137 mmiowb();
8138 }
8139}
8140
8141/*
8142 * Reset the whole chip except for:
8143 * - PCIE core
8144 * - PCI Glue, PSWHST, PXP/PXP2 RF (all controlled by
8145 * one reset bit)
8146 * - IGU
8147 * - MISC (including AEU)
8148 * - GRC
8149 * - RBCN, RBCP
8150 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008151static void bnx2x_process_kill_chip_reset(struct bnx2x *bp, bool global)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008152{
8153 u32 not_reset_mask1, reset_mask1, not_reset_mask2, reset_mask2;
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00008154 u32 global_bits2, stay_reset2;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008155
8156 /*
8157 * Bits that have to be set in reset_mask2 if we want to reset 'global'
8158 * (per chip) blocks.
8159 */
8160 global_bits2 =
8161 MISC_REGISTERS_RESET_REG_2_RST_MCP_N_RESET_CMN_CPU |
8162 MISC_REGISTERS_RESET_REG_2_RST_MCP_N_RESET_CMN_CORE;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008163
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00008164 /* Don't reset the following blocks */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008165 not_reset_mask1 =
8166 MISC_REGISTERS_RESET_REG_1_RST_HC |
8167 MISC_REGISTERS_RESET_REG_1_RST_PXPV |
8168 MISC_REGISTERS_RESET_REG_1_RST_PXP;
8169
8170 not_reset_mask2 =
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008171 MISC_REGISTERS_RESET_REG_2_RST_PCI_MDIO |
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008172 MISC_REGISTERS_RESET_REG_2_RST_EMAC0_HARD_CORE |
8173 MISC_REGISTERS_RESET_REG_2_RST_EMAC1_HARD_CORE |
8174 MISC_REGISTERS_RESET_REG_2_RST_MISC_CORE |
8175 MISC_REGISTERS_RESET_REG_2_RST_RBCN |
8176 MISC_REGISTERS_RESET_REG_2_RST_GRC |
8177 MISC_REGISTERS_RESET_REG_2_RST_MCP_N_RESET_REG_HARD_CORE |
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00008178 MISC_REGISTERS_RESET_REG_2_RST_MCP_N_HARD_CORE_RST_B |
8179 MISC_REGISTERS_RESET_REG_2_RST_ATC |
8180 MISC_REGISTERS_RESET_REG_2_PGLC;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008181
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00008182 /*
8183 * Keep the following blocks in reset:
8184 * - all xxMACs are handled by the bnx2x_link code.
8185 */
8186 stay_reset2 =
8187 MISC_REGISTERS_RESET_REG_2_RST_BMAC0 |
8188 MISC_REGISTERS_RESET_REG_2_RST_BMAC1 |
8189 MISC_REGISTERS_RESET_REG_2_RST_EMAC0 |
8190 MISC_REGISTERS_RESET_REG_2_RST_EMAC1 |
8191 MISC_REGISTERS_RESET_REG_2_UMAC0 |
8192 MISC_REGISTERS_RESET_REG_2_UMAC1 |
8193 MISC_REGISTERS_RESET_REG_2_XMAC |
8194 MISC_REGISTERS_RESET_REG_2_XMAC_SOFT;
8195
8196 /* Full reset masks according to the chip */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008197 reset_mask1 = 0xffffffff;
8198
8199 if (CHIP_IS_E1(bp))
8200 reset_mask2 = 0xffff;
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00008201 else if (CHIP_IS_E1H(bp))
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008202 reset_mask2 = 0x1ffff;
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00008203 else if (CHIP_IS_E2(bp))
8204 reset_mask2 = 0xfffff;
8205 else /* CHIP_IS_E3 */
8206 reset_mask2 = 0x3ffffff;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008207
8208 /* Don't reset global blocks unless we need to */
8209 if (!global)
8210 reset_mask2 &= ~global_bits2;
8211
8212 /*
8213 * In case of attention in the QM, we need to reset PXP
8214 * (MISC_REGISTERS_RESET_REG_2_RST_PXP_RQ_RD_WR) before QM
8215 * because otherwise QM reset would release 'close the gates' shortly
8216 * before resetting the PXP, then the PSWRQ would send a write
8217 * request to PGLUE. Then when PXP is reset, PGLUE would try to
8218 * read the payload data from PSWWR, but PSWWR would not
8219 * respond. The write queue in PGLUE would stuck, dmae commands
8220 * would not return. Therefore it's important to reset the second
8221 * reset register (containing the
8222 * MISC_REGISTERS_RESET_REG_2_RST_PXP_RQ_RD_WR bit) before the
8223 * first one (containing the MISC_REGISTERS_RESET_REG_1_RST_QM
8224 * bit).
8225 */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008226 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR,
8227 reset_mask2 & (~not_reset_mask2));
8228
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008229 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR,
8230 reset_mask1 & (~not_reset_mask1));
8231
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008232 barrier();
8233 mmiowb();
8234
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00008235 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_SET,
8236 reset_mask2 & (~stay_reset2));
8237
8238 barrier();
8239 mmiowb();
8240
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008241 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, reset_mask1);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008242 mmiowb();
8243}
8244
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008245/**
8246 * bnx2x_er_poll_igu_vq - poll for pending writes bit.
8247 * It should get cleared in no more than 1s.
8248 *
8249 * @bp: driver handle
8250 *
8251 * It should get cleared in no more than 1s. Returns 0 if
8252 * pending writes bit gets cleared.
8253 */
8254static int bnx2x_er_poll_igu_vq(struct bnx2x *bp)
8255{
8256 u32 cnt = 1000;
8257 u32 pend_bits = 0;
8258
8259 do {
8260 pend_bits = REG_RD(bp, IGU_REG_PENDING_BITS_STATUS);
8261
8262 if (pend_bits == 0)
8263 break;
8264
8265 usleep_range(1000, 1000);
8266 } while (cnt-- > 0);
8267
8268 if (cnt <= 0) {
8269 BNX2X_ERR("Still pending IGU requests pend_bits=%x!\n",
8270 pend_bits);
8271 return -EBUSY;
8272 }
8273
8274 return 0;
8275}
8276
8277static int bnx2x_process_kill(struct bnx2x *bp, bool global)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008278{
8279 int cnt = 1000;
8280 u32 val = 0;
8281 u32 sr_cnt, blk_cnt, port_is_idle_0, port_is_idle_1, pgl_exp_rom2;
8282
8283
8284 /* Empty the Tetris buffer, wait for 1s */
8285 do {
8286 sr_cnt = REG_RD(bp, PXP2_REG_RD_SR_CNT);
8287 blk_cnt = REG_RD(bp, PXP2_REG_RD_BLK_CNT);
8288 port_is_idle_0 = REG_RD(bp, PXP2_REG_RD_PORT_IS_IDLE_0);
8289 port_is_idle_1 = REG_RD(bp, PXP2_REG_RD_PORT_IS_IDLE_1);
8290 pgl_exp_rom2 = REG_RD(bp, PXP2_REG_PGL_EXP_ROM2);
8291 if ((sr_cnt == 0x7e) && (blk_cnt == 0xa0) &&
8292 ((port_is_idle_0 & 0x1) == 0x1) &&
8293 ((port_is_idle_1 & 0x1) == 0x1) &&
8294 (pgl_exp_rom2 == 0xffffffff))
8295 break;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008296 usleep_range(1000, 1000);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008297 } while (cnt-- > 0);
8298
8299 if (cnt <= 0) {
Merav Sicron51c1a582012-03-18 10:33:38 +00008300 BNX2X_ERR("Tetris buffer didn't get empty or there are still outstanding read requests after 1s!\n");
8301 BNX2X_ERR("sr_cnt=0x%08x, blk_cnt=0x%08x, port_is_idle_0=0x%08x, port_is_idle_1=0x%08x, pgl_exp_rom2=0x%08x\n",
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008302 sr_cnt, blk_cnt, port_is_idle_0, port_is_idle_1,
8303 pgl_exp_rom2);
8304 return -EAGAIN;
8305 }
8306
8307 barrier();
8308
8309 /* Close gates #2, #3 and #4 */
8310 bnx2x_set_234_gates(bp, true);
8311
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008312 /* Poll for IGU VQs for 57712 and newer chips */
8313 if (!CHIP_IS_E1x(bp) && bnx2x_er_poll_igu_vq(bp))
8314 return -EAGAIN;
8315
8316
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008317 /* TBD: Indicate that "process kill" is in progress to MCP */
8318
8319 /* Clear "unprepared" bit */
8320 REG_WR(bp, MISC_REG_UNPREPARED, 0);
8321 barrier();
8322
8323 /* Make sure all is written to the chip before the reset */
8324 mmiowb();
8325
8326 /* Wait for 1ms to empty GLUE and PCI-E core queues,
8327 * PSWHST, GRC and PSWRD Tetris buffer.
8328 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008329 usleep_range(1000, 1000);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008330
8331 /* Prepare to chip reset: */
8332 /* MCP */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008333 if (global)
8334 bnx2x_reset_mcp_prep(bp, &val);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008335
8336 /* PXP */
8337 bnx2x_pxp_prep(bp);
8338 barrier();
8339
8340 /* reset the chip */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008341 bnx2x_process_kill_chip_reset(bp, global);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008342 barrier();
8343
8344 /* Recover after reset: */
8345 /* MCP */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008346 if (global && bnx2x_reset_mcp_comp(bp, val))
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008347 return -EAGAIN;
8348
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008349 /* TBD: Add resetting the NO_MCP mode DB here */
8350
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008351 /* PXP */
8352 bnx2x_pxp_prep(bp);
8353
8354 /* Open the gates #2, #3 and #4 */
8355 bnx2x_set_234_gates(bp, false);
8356
8357 /* TBD: IGU/AEU preparation bring back the AEU/IGU to a
8358 * reset state, re-enable attentions. */
8359
8360 return 0;
8361}
8362
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008363int bnx2x_leader_reset(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008364{
8365 int rc = 0;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008366 bool global = bnx2x_reset_is_global(bp);
Ariel Elior95c6c6162012-01-26 06:01:52 +00008367 u32 load_code;
8368
8369 /* if not going to reset MCP - load "fake" driver to reset HW while
8370 * driver is owner of the HW
8371 */
8372 if (!global && !BP_NOMCP(bp)) {
8373 load_code = bnx2x_fw_command(bp, DRV_MSG_CODE_LOAD_REQ, 0);
8374 if (!load_code) {
8375 BNX2X_ERR("MCP response failure, aborting\n");
8376 rc = -EAGAIN;
8377 goto exit_leader_reset;
8378 }
8379 if ((load_code != FW_MSG_CODE_DRV_LOAD_COMMON_CHIP) &&
8380 (load_code != FW_MSG_CODE_DRV_LOAD_COMMON)) {
8381 BNX2X_ERR("MCP unexpected resp, aborting\n");
8382 rc = -EAGAIN;
8383 goto exit_leader_reset2;
8384 }
8385 load_code = bnx2x_fw_command(bp, DRV_MSG_CODE_LOAD_DONE, 0);
8386 if (!load_code) {
8387 BNX2X_ERR("MCP response failure, aborting\n");
8388 rc = -EAGAIN;
8389 goto exit_leader_reset2;
8390 }
8391 }
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008392
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008393 /* Try to recover after the failure */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008394 if (bnx2x_process_kill(bp, global)) {
Merav Sicron51c1a582012-03-18 10:33:38 +00008395 BNX2X_ERR("Something bad had happen on engine %d! Aii!\n",
8396 BP_PATH(bp));
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008397 rc = -EAGAIN;
Ariel Elior95c6c6162012-01-26 06:01:52 +00008398 goto exit_leader_reset2;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008399 }
8400
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008401 /*
8402 * Clear RESET_IN_PROGRES and RESET_GLOBAL bits and update the driver
8403 * state.
8404 */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008405 bnx2x_set_reset_done(bp);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008406 if (global)
8407 bnx2x_clear_reset_global(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008408
Ariel Elior95c6c6162012-01-26 06:01:52 +00008409exit_leader_reset2:
8410 /* unload "fake driver" if it was loaded */
8411 if (!global && !BP_NOMCP(bp)) {
8412 bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_REQ_WOL_MCP, 0);
8413 bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE, 0);
8414 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008415exit_leader_reset:
8416 bp->is_leader = 0;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008417 bnx2x_release_leader_lock(bp);
8418 smp_mb();
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008419 return rc;
8420}
8421
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008422static inline void bnx2x_recovery_failed(struct bnx2x *bp)
8423{
8424 netdev_err(bp->dev, "Recovery has failed. Power cycle is needed.\n");
8425
8426 /* Disconnect this device */
8427 netif_device_detach(bp->dev);
8428
8429 /*
8430 * Block ifup for all function on this engine until "process kill"
8431 * or power cycle.
8432 */
8433 bnx2x_set_reset_in_progress(bp);
8434
8435 /* Shut down the power */
8436 bnx2x_set_power_state(bp, PCI_D3hot);
8437
8438 bp->recovery_state = BNX2X_RECOVERY_FAILED;
8439
8440 smp_mb();
8441}
8442
8443/*
8444 * Assumption: runs under rtnl lock. This together with the fact
Ariel Elior6383c0b2011-07-14 08:31:57 +00008445 * that it's called only from bnx2x_sp_rtnl() ensure that it
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008446 * will never be called when netif_running(bp->dev) is false.
8447 */
8448static void bnx2x_parity_recover(struct bnx2x *bp)
8449{
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008450 bool global = false;
Ariel Elior7a752992012-01-26 06:01:53 +00008451 u32 error_recovered, error_unrecovered;
Ariel Elior95c6c6162012-01-26 06:01:52 +00008452 bool is_parity;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008453
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008454 DP(NETIF_MSG_HW, "Handling parity\n");
8455 while (1) {
8456 switch (bp->recovery_state) {
8457 case BNX2X_RECOVERY_INIT:
8458 DP(NETIF_MSG_HW, "State is BNX2X_RECOVERY_INIT\n");
Ariel Elior95c6c6162012-01-26 06:01:52 +00008459 is_parity = bnx2x_chk_parity_attn(bp, &global, false);
8460 WARN_ON(!is_parity);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008461
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008462 /* Try to get a LEADER_LOCK HW lock */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008463 if (bnx2x_trylock_leader_lock(bp)) {
8464 bnx2x_set_reset_in_progress(bp);
8465 /*
8466 * Check if there is a global attention and if
8467 * there was a global attention, set the global
8468 * reset bit.
8469 */
8470
8471 if (global)
8472 bnx2x_set_reset_global(bp);
8473
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008474 bp->is_leader = 1;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008475 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008476
8477 /* Stop the driver */
8478 /* If interface has been removed - break */
8479 if (bnx2x_nic_unload(bp, UNLOAD_RECOVERY))
8480 return;
8481
8482 bp->recovery_state = BNX2X_RECOVERY_WAIT;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008483
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008484 /* Ensure "is_leader", MCP command sequence and
8485 * "recovery_state" update values are seen on other
8486 * CPUs.
8487 */
8488 smp_mb();
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008489 break;
8490
8491 case BNX2X_RECOVERY_WAIT:
8492 DP(NETIF_MSG_HW, "State is BNX2X_RECOVERY_WAIT\n");
8493 if (bp->is_leader) {
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008494 int other_engine = BP_PATH(bp) ? 0 : 1;
Ariel Elior889b9af2012-01-26 06:01:51 +00008495 bool other_load_status =
8496 bnx2x_get_load_status(bp, other_engine);
8497 bool load_status =
8498 bnx2x_get_load_status(bp, BP_PATH(bp));
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008499 global = bnx2x_reset_is_global(bp);
8500
8501 /*
8502 * In case of a parity in a global block, let
8503 * the first leader that performs a
8504 * leader_reset() reset the global blocks in
8505 * order to clear global attentions. Otherwise
8506 * the the gates will remain closed for that
8507 * engine.
8508 */
Ariel Elior889b9af2012-01-26 06:01:51 +00008509 if (load_status ||
8510 (global && other_load_status)) {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008511 /* Wait until all other functions get
8512 * down.
8513 */
Ariel Elior7be08a72011-07-14 08:31:19 +00008514 schedule_delayed_work(&bp->sp_rtnl_task,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008515 HZ/10);
8516 return;
8517 } else {
8518 /* If all other functions got down -
8519 * try to bring the chip back to
8520 * normal. In any case it's an exit
8521 * point for a leader.
8522 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008523 if (bnx2x_leader_reset(bp)) {
8524 bnx2x_recovery_failed(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008525 return;
8526 }
8527
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008528 /* If we are here, means that the
8529 * leader has succeeded and doesn't
8530 * want to be a leader any more. Try
8531 * to continue as a none-leader.
8532 */
8533 break;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008534 }
8535 } else { /* non-leader */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008536 if (!bnx2x_reset_is_done(bp, BP_PATH(bp))) {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008537 /* Try to get a LEADER_LOCK HW lock as
8538 * long as a former leader may have
8539 * been unloaded by the user or
8540 * released a leadership by another
8541 * reason.
8542 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008543 if (bnx2x_trylock_leader_lock(bp)) {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008544 /* I'm a leader now! Restart a
8545 * switch case.
8546 */
8547 bp->is_leader = 1;
8548 break;
8549 }
8550
Ariel Elior7be08a72011-07-14 08:31:19 +00008551 schedule_delayed_work(&bp->sp_rtnl_task,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008552 HZ/10);
8553 return;
8554
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008555 } else {
8556 /*
8557 * If there was a global attention, wait
8558 * for it to be cleared.
8559 */
8560 if (bnx2x_reset_is_global(bp)) {
8561 schedule_delayed_work(
Ariel Elior7be08a72011-07-14 08:31:19 +00008562 &bp->sp_rtnl_task,
8563 HZ/10);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008564 return;
8565 }
8566
Ariel Elior7a752992012-01-26 06:01:53 +00008567 error_recovered =
8568 bp->eth_stats.recoverable_error;
8569 error_unrecovered =
8570 bp->eth_stats.unrecoverable_error;
Ariel Elior95c6c6162012-01-26 06:01:52 +00008571 bp->recovery_state =
8572 BNX2X_RECOVERY_NIC_LOADING;
8573 if (bnx2x_nic_load(bp, LOAD_NORMAL)) {
Ariel Elior7a752992012-01-26 06:01:53 +00008574 error_unrecovered++;
Ariel Elior95c6c6162012-01-26 06:01:52 +00008575 netdev_err(bp->dev,
Merav Sicron51c1a582012-03-18 10:33:38 +00008576 "Recovery failed. Power cycle needed\n");
Ariel Elior95c6c6162012-01-26 06:01:52 +00008577 /* Disconnect this device */
8578 netif_device_detach(bp->dev);
8579 /* Shut down the power */
8580 bnx2x_set_power_state(
8581 bp, PCI_D3hot);
8582 smp_mb();
8583 } else {
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008584 bp->recovery_state =
8585 BNX2X_RECOVERY_DONE;
Ariel Elior7a752992012-01-26 06:01:53 +00008586 error_recovered++;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008587 smp_mb();
8588 }
Ariel Elior7a752992012-01-26 06:01:53 +00008589 bp->eth_stats.recoverable_error =
8590 error_recovered;
8591 bp->eth_stats.unrecoverable_error =
8592 error_unrecovered;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008593
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008594 return;
8595 }
8596 }
8597 default:
8598 return;
8599 }
8600 }
8601}
8602
Michal Schmidt56ad3152012-02-16 02:38:48 +00008603static int bnx2x_close(struct net_device *dev);
8604
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008605/* bnx2x_nic_unload() flushes the bnx2x_wq, thus reset task is
8606 * scheduled on a general queue in order to prevent a dead lock.
8607 */
Ariel Elior7be08a72011-07-14 08:31:19 +00008608static void bnx2x_sp_rtnl_task(struct work_struct *work)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008609{
Ariel Elior7be08a72011-07-14 08:31:19 +00008610 struct bnx2x *bp = container_of(work, struct bnx2x, sp_rtnl_task.work);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008611
8612 rtnl_lock();
8613
8614 if (!netif_running(bp->dev))
Ariel Elior7be08a72011-07-14 08:31:19 +00008615 goto sp_rtnl_exit;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008616
Ariel Elior7be08a72011-07-14 08:31:19 +00008617 /* if stop on error is defined no recovery flows should be executed */
8618#ifdef BNX2X_STOP_ON_ERROR
Merav Sicron51c1a582012-03-18 10:33:38 +00008619 BNX2X_ERR("recovery flow called but STOP_ON_ERROR defined so reset not done to allow debug dump,\n"
Ariel Elior7be08a72011-07-14 08:31:19 +00008620 "you will need to reboot when done\n");
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +00008621 goto sp_rtnl_not_reset;
Ariel Elior7be08a72011-07-14 08:31:19 +00008622#endif
8623
8624 if (unlikely(bp->recovery_state != BNX2X_RECOVERY_DONE)) {
8625 /*
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +00008626 * Clear all pending SP commands as we are going to reset the
8627 * function anyway.
Ariel Elior7be08a72011-07-14 08:31:19 +00008628 */
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +00008629 bp->sp_rtnl_state = 0;
8630 smp_mb();
8631
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008632 bnx2x_parity_recover(bp);
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +00008633
8634 goto sp_rtnl_exit;
8635 }
8636
8637 if (test_and_clear_bit(BNX2X_SP_RTNL_TX_TIMEOUT, &bp->sp_rtnl_state)) {
8638 /*
8639 * Clear all pending SP commands as we are going to reset the
8640 * function anyway.
8641 */
8642 bp->sp_rtnl_state = 0;
8643 smp_mb();
8644
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008645 bnx2x_nic_unload(bp, UNLOAD_NORMAL);
8646 bnx2x_nic_load(bp, LOAD_NORMAL);
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +00008647
8648 goto sp_rtnl_exit;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008649 }
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +00008650#ifdef BNX2X_STOP_ON_ERROR
8651sp_rtnl_not_reset:
8652#endif
8653 if (test_and_clear_bit(BNX2X_SP_RTNL_SETUP_TC, &bp->sp_rtnl_state))
8654 bnx2x_setup_tc(bp->dev, bp->dcbx_port_params.ets.num_of_cos);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008655
Ariel Elior83048592011-11-13 04:34:29 +00008656 /*
8657 * in case of fan failure we need to reset id if the "stop on error"
8658 * debug flag is set, since we trying to prevent permanent overheating
8659 * damage
8660 */
8661 if (test_and_clear_bit(BNX2X_SP_RTNL_FAN_FAILURE, &bp->sp_rtnl_state)) {
Merav Sicron51c1a582012-03-18 10:33:38 +00008662 DP(NETIF_MSG_HW, "fan failure detected. Unloading driver\n");
Ariel Elior83048592011-11-13 04:34:29 +00008663 netif_device_detach(bp->dev);
8664 bnx2x_close(bp->dev);
8665 }
8666
Ariel Elior7be08a72011-07-14 08:31:19 +00008667sp_rtnl_exit:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008668 rtnl_unlock();
8669}
8670
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008671/* end of nic load/unload */
8672
Yaniv Rosner3deb8162011-06-14 01:34:33 +00008673static void bnx2x_period_task(struct work_struct *work)
8674{
8675 struct bnx2x *bp = container_of(work, struct bnx2x, period_task.work);
8676
8677 if (!netif_running(bp->dev))
8678 goto period_task_exit;
8679
8680 if (CHIP_REV_IS_SLOW(bp)) {
8681 BNX2X_ERR("period task called on emulation, ignoring\n");
8682 goto period_task_exit;
8683 }
8684
8685 bnx2x_acquire_phy_lock(bp);
8686 /*
8687 * The barrier is needed to ensure the ordering between the writing to
8688 * the bp->port.pmf in the bnx2x_nic_load() or bnx2x_pmf_update() and
8689 * the reading here.
8690 */
8691 smp_mb();
8692 if (bp->port.pmf) {
8693 bnx2x_period_func(&bp->link_params, &bp->link_vars);
8694
8695 /* Re-queue task in 1 sec */
8696 queue_delayed_work(bnx2x_wq, &bp->period_task, 1*HZ);
8697 }
8698
8699 bnx2x_release_phy_lock(bp);
8700period_task_exit:
8701 return;
8702}
8703
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008704/*
8705 * Init service functions
8706 */
8707
stephen hemminger8d962862010-10-21 07:50:56 +00008708static u32 bnx2x_get_pretend_reg(struct bnx2x *bp)
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00008709{
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008710 u32 base = PXP2_REG_PGL_PRETEND_FUNC_F0;
8711 u32 stride = PXP2_REG_PGL_PRETEND_FUNC_F1 - base;
8712 return base + (BP_ABS_FUNC(bp)) * stride;
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00008713}
8714
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008715static void bnx2x_undi_int_disable_e1h(struct bnx2x *bp)
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00008716{
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008717 u32 reg = bnx2x_get_pretend_reg(bp);
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00008718
8719 /* Flush all outstanding writes */
8720 mmiowb();
8721
8722 /* Pretend to be function 0 */
8723 REG_WR(bp, reg, 0);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008724 REG_RD(bp, reg); /* Flush the GRC transaction (in the chip) */
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00008725
8726 /* From now we are in the "like-E1" mode */
8727 bnx2x_int_disable(bp);
8728
8729 /* Flush all outstanding writes */
8730 mmiowb();
8731
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008732 /* Restore the original function */
8733 REG_WR(bp, reg, BP_ABS_FUNC(bp));
8734 REG_RD(bp, reg);
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00008735}
8736
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008737static inline void bnx2x_undi_int_disable(struct bnx2x *bp)
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00008738{
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008739 if (CHIP_IS_E1(bp))
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00008740 bnx2x_int_disable(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008741 else
8742 bnx2x_undi_int_disable_e1h(bp);
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00008743}
8744
Yuval Mintz452427b2012-03-26 20:47:07 +00008745static void __devinit bnx2x_prev_unload_close_mac(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008746{
Yuval Mintz452427b2012-03-26 20:47:07 +00008747 u32 val, base_addr, offset, mask, reset_reg;
8748 bool mac_stopped = false;
8749 u8 port = BP_PORT(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008750
Yuval Mintz452427b2012-03-26 20:47:07 +00008751 reset_reg = REG_RD(bp, MISC_REG_RESET_REG_2);
David S. Miller8decf862011-09-22 03:23:13 -04008752
Yuval Mintz452427b2012-03-26 20:47:07 +00008753 if (!CHIP_IS_E3(bp)) {
8754 val = REG_RD(bp, NIG_REG_BMAC0_REGS_OUT_EN + port * 4);
8755 mask = MISC_REGISTERS_RESET_REG_2_RST_BMAC0 << port;
8756 if ((mask & reset_reg) && val) {
8757 u32 wb_data[2];
8758 BNX2X_DEV_INFO("Disable bmac Rx\n");
8759 base_addr = BP_PORT(bp) ? NIG_REG_INGRESS_BMAC1_MEM
8760 : NIG_REG_INGRESS_BMAC0_MEM;
8761 offset = CHIP_IS_E2(bp) ? BIGMAC2_REGISTER_BMAC_CONTROL
8762 : BIGMAC_REGISTER_BMAC_CONTROL;
Ariel Eliorf16da432012-01-26 06:01:50 +00008763
Yuval Mintz452427b2012-03-26 20:47:07 +00008764 /*
8765 * use rd/wr since we cannot use dmae. This is safe
8766 * since MCP won't access the bus due to the request
8767 * to unload, and no function on the path can be
8768 * loaded at this time.
8769 */
8770 wb_data[0] = REG_RD(bp, base_addr + offset);
8771 wb_data[1] = REG_RD(bp, base_addr + offset + 0x4);
8772 wb_data[0] &= ~BMAC_CONTROL_RX_ENABLE;
8773 REG_WR(bp, base_addr + offset, wb_data[0]);
8774 REG_WR(bp, base_addr + offset + 0x4, wb_data[1]);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008775
Yuval Mintz452427b2012-03-26 20:47:07 +00008776 }
8777 BNX2X_DEV_INFO("Disable emac Rx\n");
8778 REG_WR(bp, NIG_REG_NIG_EMAC0_EN + BP_PORT(bp)*4, 0);
Eilon Greensteinb4661732009-01-14 06:43:56 +00008779
Yuval Mintz452427b2012-03-26 20:47:07 +00008780 mac_stopped = true;
8781 } else {
8782 if (reset_reg & MISC_REGISTERS_RESET_REG_2_XMAC) {
8783 BNX2X_DEV_INFO("Disable xmac Rx\n");
8784 base_addr = BP_PORT(bp) ? GRCBASE_XMAC1 : GRCBASE_XMAC0;
8785 val = REG_RD(bp, base_addr + XMAC_REG_PFC_CTRL_HI);
8786 REG_WR(bp, base_addr + XMAC_REG_PFC_CTRL_HI,
8787 val & ~(1 << 1));
8788 REG_WR(bp, base_addr + XMAC_REG_PFC_CTRL_HI,
8789 val | (1 << 1));
8790 REG_WR(bp, base_addr + XMAC_REG_CTRL, 0);
8791 mac_stopped = true;
8792 }
8793 mask = MISC_REGISTERS_RESET_REG_2_UMAC0 << port;
8794 if (mask & reset_reg) {
8795 BNX2X_DEV_INFO("Disable umac Rx\n");
8796 base_addr = BP_PORT(bp) ? GRCBASE_UMAC1 : GRCBASE_UMAC0;
8797 REG_WR(bp, base_addr + UMAC_REG_COMMAND_CONFIG, 0);
8798 mac_stopped = true;
David S. Miller8decf862011-09-22 03:23:13 -04008799 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008800 }
Ariel Eliorf16da432012-01-26 06:01:50 +00008801
Yuval Mintz452427b2012-03-26 20:47:07 +00008802 if (mac_stopped)
8803 msleep(20);
8804
8805}
8806
8807#define BNX2X_PREV_UNDI_PROD_ADDR(p) (BAR_TSTRORM_INTMEM + 0x1508 + ((p) << 4))
8808#define BNX2X_PREV_UNDI_RCQ(val) ((val) & 0xffff)
8809#define BNX2X_PREV_UNDI_BD(val) ((val) >> 16 & 0xffff)
8810#define BNX2X_PREV_UNDI_PROD(rcq, bd) ((bd) << 16 | (rcq))
8811
8812static void __devinit bnx2x_prev_unload_undi_inc(struct bnx2x *bp, u8 port,
8813 u8 inc)
8814{
8815 u16 rcq, bd;
8816 u32 tmp_reg = REG_RD(bp, BNX2X_PREV_UNDI_PROD_ADDR(port));
8817
8818 rcq = BNX2X_PREV_UNDI_RCQ(tmp_reg) + inc;
8819 bd = BNX2X_PREV_UNDI_BD(tmp_reg) + inc;
8820
8821 tmp_reg = BNX2X_PREV_UNDI_PROD(rcq, bd);
8822 REG_WR(bp, BNX2X_PREV_UNDI_PROD_ADDR(port), tmp_reg);
8823
8824 BNX2X_DEV_INFO("UNDI producer [%d] rings bd -> 0x%04x, rcq -> 0x%04x\n",
8825 port, bd, rcq);
8826}
8827
8828static int __devinit bnx2x_prev_mcp_done(struct bnx2x *bp)
8829{
8830 u32 rc = bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE, 0);
8831 if (!rc) {
8832 BNX2X_ERR("MCP response failure, aborting\n");
8833 return -EBUSY;
8834 }
8835
8836 return 0;
8837}
8838
8839static bool __devinit bnx2x_prev_is_path_marked(struct bnx2x *bp)
8840{
8841 struct bnx2x_prev_path_list *tmp_list;
8842 int rc = false;
8843
8844 if (down_trylock(&bnx2x_prev_sem))
8845 return false;
8846
8847 list_for_each_entry(tmp_list, &bnx2x_prev_list, list) {
8848 if (PCI_SLOT(bp->pdev->devfn) == tmp_list->slot &&
8849 bp->pdev->bus->number == tmp_list->bus &&
8850 BP_PATH(bp) == tmp_list->path) {
8851 rc = true;
8852 BNX2X_DEV_INFO("Path %d was already cleaned from previous drivers\n",
8853 BP_PATH(bp));
8854 break;
8855 }
8856 }
8857
8858 up(&bnx2x_prev_sem);
8859
8860 return rc;
8861}
8862
8863static int __devinit bnx2x_prev_mark_path(struct bnx2x *bp)
8864{
8865 struct bnx2x_prev_path_list *tmp_list;
8866 int rc;
8867
8868 tmp_list = (struct bnx2x_prev_path_list *)
8869 kmalloc(sizeof(struct bnx2x_prev_path_list), GFP_KERNEL);
8870 if (!tmp_list) {
8871 BNX2X_ERR("Failed to allocate 'bnx2x_prev_path_list'\n");
8872 return -ENOMEM;
8873 }
8874
8875 tmp_list->bus = bp->pdev->bus->number;
8876 tmp_list->slot = PCI_SLOT(bp->pdev->devfn);
8877 tmp_list->path = BP_PATH(bp);
8878
8879 rc = down_interruptible(&bnx2x_prev_sem);
8880 if (rc) {
8881 BNX2X_ERR("Received %d when tried to take lock\n", rc);
8882 kfree(tmp_list);
8883 } else {
8884 BNX2X_DEV_INFO("Marked path [%d] - finished previous unload\n",
8885 BP_PATH(bp));
8886 list_add(&tmp_list->list, &bnx2x_prev_list);
8887 up(&bnx2x_prev_sem);
8888 }
8889
8890 return rc;
8891}
8892
8893static bool __devinit bnx2x_can_flr(struct bnx2x *bp)
8894{
8895 int pos;
8896 u32 cap;
8897 struct pci_dev *dev = bp->pdev;
8898
8899 pos = pci_pcie_cap(dev);
8900 if (!pos)
8901 return false;
8902
8903 pci_read_config_dword(dev, pos + PCI_EXP_DEVCAP, &cap);
8904 if (!(cap & PCI_EXP_DEVCAP_FLR))
8905 return false;
8906
8907 return true;
8908}
8909
8910static int __devinit bnx2x_do_flr(struct bnx2x *bp)
8911{
8912 int i, pos;
8913 u16 status;
8914 struct pci_dev *dev = bp->pdev;
8915
8916 /* probe the capability first */
8917 if (bnx2x_can_flr(bp))
8918 return -ENOTTY;
8919
8920 pos = pci_pcie_cap(dev);
8921 if (!pos)
8922 return -ENOTTY;
8923
8924 /* Wait for Transaction Pending bit clean */
8925 for (i = 0; i < 4; i++) {
8926 if (i)
8927 msleep((1 << (i - 1)) * 100);
8928
8929 pci_read_config_word(dev, pos + PCI_EXP_DEVSTA, &status);
8930 if (!(status & PCI_EXP_DEVSTA_TRPND))
8931 goto clear;
8932 }
8933
8934 dev_err(&dev->dev,
8935 "transaction is not cleared; proceeding with reset anyway\n");
8936
8937clear:
8938 if (bp->common.bc_ver < REQ_BC_VER_4_INITIATE_FLR) {
8939 BNX2X_ERR("FLR not supported by BC_VER: 0x%x\n",
8940 bp->common.bc_ver);
8941 return -EINVAL;
8942 }
8943
8944 bnx2x_fw_command(bp, DRV_MSG_CODE_INITIATE_FLR, 0);
8945
8946 return 0;
8947}
8948
8949static int __devinit bnx2x_prev_unload_uncommon(struct bnx2x *bp)
8950{
8951 int rc;
8952
8953 BNX2X_DEV_INFO("Uncommon unload Flow\n");
8954
8955 /* Test if previous unload process was already finished for this path */
8956 if (bnx2x_prev_is_path_marked(bp))
8957 return bnx2x_prev_mcp_done(bp);
8958
8959 /* If function has FLR capabilities, and existing FW version matches
8960 * the one required, then FLR will be sufficient to clean any residue
8961 * left by previous driver
8962 */
8963 if (bnx2x_test_firmware_version(bp, false) && bnx2x_can_flr(bp))
8964 return bnx2x_do_flr(bp);
8965
8966 /* Close the MCP request, return failure*/
8967 rc = bnx2x_prev_mcp_done(bp);
8968 if (!rc)
8969 rc = BNX2X_PREV_WAIT_NEEDED;
8970
8971 return rc;
8972}
8973
8974static int __devinit bnx2x_prev_unload_common(struct bnx2x *bp)
8975{
8976 u32 reset_reg, tmp_reg = 0, rc;
8977 /* It is possible a previous function received 'common' answer,
8978 * but hasn't loaded yet, therefore creating a scenario of
8979 * multiple functions receiving 'common' on the same path.
8980 */
8981 BNX2X_DEV_INFO("Common unload Flow\n");
8982
8983 if (bnx2x_prev_is_path_marked(bp))
8984 return bnx2x_prev_mcp_done(bp);
8985
8986 reset_reg = REG_RD(bp, MISC_REG_RESET_REG_1);
8987
8988 /* Reset should be performed after BRB is emptied */
8989 if (reset_reg & MISC_REGISTERS_RESET_REG_1_RST_BRB1) {
8990 u32 timer_count = 1000;
8991 bool prev_undi = false;
8992
8993 /* Close the MAC Rx to prevent BRB from filling up */
8994 bnx2x_prev_unload_close_mac(bp);
8995
8996 /* Check if the UNDI driver was previously loaded
8997 * UNDI driver initializes CID offset for normal bell to 0x7
8998 */
8999 reset_reg = REG_RD(bp, MISC_REG_RESET_REG_1);
9000 if (reset_reg & MISC_REGISTERS_RESET_REG_1_RST_DORQ) {
9001 tmp_reg = REG_RD(bp, DORQ_REG_NORM_CID_OFST);
9002 if (tmp_reg == 0x7) {
9003 BNX2X_DEV_INFO("UNDI previously loaded\n");
9004 prev_undi = true;
9005 /* clear the UNDI indication */
9006 REG_WR(bp, DORQ_REG_NORM_CID_OFST, 0);
9007 }
9008 }
9009 /* wait until BRB is empty */
9010 tmp_reg = REG_RD(bp, BRB1_REG_NUM_OF_FULL_BLOCKS);
9011 while (timer_count) {
9012 u32 prev_brb = tmp_reg;
9013
9014 tmp_reg = REG_RD(bp, BRB1_REG_NUM_OF_FULL_BLOCKS);
9015 if (!tmp_reg)
9016 break;
9017
9018 BNX2X_DEV_INFO("BRB still has 0x%08x\n", tmp_reg);
9019
9020 /* reset timer as long as BRB actually gets emptied */
9021 if (prev_brb > tmp_reg)
9022 timer_count = 1000;
9023 else
9024 timer_count--;
9025
9026 /* If UNDI resides in memory, manually increment it */
9027 if (prev_undi)
9028 bnx2x_prev_unload_undi_inc(bp, BP_PORT(bp), 1);
9029
9030 udelay(10);
9031 }
9032
9033 if (!timer_count)
9034 BNX2X_ERR("Failed to empty BRB, hope for the best\n");
9035
9036 }
9037
9038 /* No packets are in the pipeline, path is ready for reset */
9039 bnx2x_reset_common(bp);
9040
9041 rc = bnx2x_prev_mark_path(bp);
9042 if (rc) {
9043 bnx2x_prev_mcp_done(bp);
9044 return rc;
9045 }
9046
9047 return bnx2x_prev_mcp_done(bp);
9048}
9049
9050static int __devinit bnx2x_prev_unload(struct bnx2x *bp)
9051{
9052 int time_counter = 10;
9053 u32 rc, fw, hw_lock_reg, hw_lock_val;
9054 BNX2X_DEV_INFO("Entering Previous Unload Flow\n");
9055
9056 /* Release previously held locks */
9057 hw_lock_reg = (BP_FUNC(bp) <= 5) ?
9058 (MISC_REG_DRIVER_CONTROL_1 + BP_FUNC(bp) * 8) :
9059 (MISC_REG_DRIVER_CONTROL_7 + (BP_FUNC(bp) - 6) * 8);
9060
9061 hw_lock_val = (REG_RD(bp, hw_lock_reg));
9062 if (hw_lock_val) {
9063 if (hw_lock_val & HW_LOCK_RESOURCE_NVRAM) {
9064 BNX2X_DEV_INFO("Release Previously held NVRAM lock\n");
9065 REG_WR(bp, MCP_REG_MCPR_NVM_SW_ARB,
9066 (MCPR_NVM_SW_ARB_ARB_REQ_CLR1 << BP_PORT(bp)));
9067 }
9068
9069 BNX2X_DEV_INFO("Release Previously held hw lock\n");
9070 REG_WR(bp, hw_lock_reg, 0xffffffff);
9071 } else
9072 BNX2X_DEV_INFO("No need to release hw/nvram locks\n");
9073
9074 if (MCPR_ACCESS_LOCK_LOCK & REG_RD(bp, MCP_REG_MCPR_ACCESS_LOCK)) {
9075 BNX2X_DEV_INFO("Release previously held alr\n");
9076 REG_WR(bp, MCP_REG_MCPR_ACCESS_LOCK, 0);
9077 }
9078
9079
9080 do {
9081 /* Lock MCP using an unload request */
9082 fw = bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS, 0);
9083 if (!fw) {
9084 BNX2X_ERR("MCP response failure, aborting\n");
9085 rc = -EBUSY;
9086 break;
9087 }
9088
9089 if (fw == FW_MSG_CODE_DRV_UNLOAD_COMMON) {
9090 rc = bnx2x_prev_unload_common(bp);
9091 break;
9092 }
9093
9094 /* non-common reply from MCP night require looping */
9095 rc = bnx2x_prev_unload_uncommon(bp);
9096 if (rc != BNX2X_PREV_WAIT_NEEDED)
9097 break;
9098
9099 msleep(20);
9100 } while (--time_counter);
9101
9102 if (!time_counter || rc) {
9103 BNX2X_ERR("Failed unloading previous driver, aborting\n");
9104 rc = -EBUSY;
9105 }
9106
9107 BNX2X_DEV_INFO("Finished Previous Unload Flow [%d]\n", rc);
9108
9109 return rc;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009110}
9111
9112static void __devinit bnx2x_get_common_hwinfo(struct bnx2x *bp)
9113{
Barak Witkowski1d187b32011-12-05 22:41:50 +00009114 u32 val, val2, val3, val4, id, boot_mode;
Eilon Greenstein72ce58c2008-08-13 15:52:46 -07009115 u16 pmc;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009116
9117 /* Get the chip revision id and number. */
9118 /* chip num:16-31, rev:12-15, metal:4-11, bond_id:0-3 */
9119 val = REG_RD(bp, MISC_REG_CHIP_NUM);
9120 id = ((val & 0xffff) << 16);
9121 val = REG_RD(bp, MISC_REG_CHIP_REV);
9122 id |= ((val & 0xf) << 12);
9123 val = REG_RD(bp, MISC_REG_CHIP_METAL);
9124 id |= ((val & 0xff) << 4);
Eilon Greenstein5a40e082009-01-14 06:44:04 +00009125 val = REG_RD(bp, MISC_REG_BOND_ID);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009126 id |= (val & 0xf);
9127 bp->common.chip_id = id;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00009128
9129 /* Set doorbell size */
9130 bp->db_size = (1 << BNX2X_DB_SHIFT);
9131
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009132 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009133 val = REG_RD(bp, MISC_REG_PORT4MODE_EN_OVWR);
9134 if ((val & 1) == 0)
9135 val = REG_RD(bp, MISC_REG_PORT4MODE_EN);
9136 else
9137 val = (val >> 1) & 1;
9138 BNX2X_DEV_INFO("chip is in %s\n", val ? "4_PORT_MODE" :
9139 "2_PORT_MODE");
9140 bp->common.chip_port_mode = val ? CHIP_4_PORT_MODE :
9141 CHIP_2_PORT_MODE;
9142
9143 if (CHIP_MODE_IS_4_PORT(bp))
9144 bp->pfid = (bp->pf_num >> 1); /* 0..3 */
9145 else
9146 bp->pfid = (bp->pf_num & 0x6); /* 0, 2, 4, 6 */
9147 } else {
9148 bp->common.chip_port_mode = CHIP_PORT_MODE_NONE; /* N/A */
9149 bp->pfid = bp->pf_num; /* 0..7 */
9150 }
9151
Merav Sicron51c1a582012-03-18 10:33:38 +00009152 BNX2X_DEV_INFO("pf_id: %x", bp->pfid);
9153
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009154 bp->link_params.chip_id = bp->common.chip_id;
9155 BNX2X_DEV_INFO("chip ID is 0x%x\n", id);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00009156
Eilon Greenstein1c063282009-02-12 08:36:43 +00009157 val = (REG_RD(bp, 0x2874) & 0x55);
9158 if ((bp->common.chip_id & 0x1) ||
9159 (CHIP_IS_E1(bp) && val) || (CHIP_IS_E1H(bp) && (val == 0x55))) {
9160 bp->flags |= ONE_PORT_FLAG;
9161 BNX2X_DEV_INFO("single port device\n");
9162 }
9163
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009164 val = REG_RD(bp, MCP_REG_MCPR_NVM_CFG4);
Dmitry Kravkov754a2f52011-06-14 01:34:02 +00009165 bp->common.flash_size = (BNX2X_NVRAM_1MB_SIZE <<
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009166 (val & MCPR_NVM_CFG4_FLASH_SIZE));
9167 BNX2X_DEV_INFO("flash_size 0x%x (%d)\n",
9168 bp->common.flash_size, bp->common.flash_size);
9169
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00009170 bnx2x_init_shmem(bp);
9171
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009172
9173
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009174 bp->common.shmem2_base = REG_RD(bp, (BP_PATH(bp) ?
9175 MISC_REG_GENERIC_CR_1 :
9176 MISC_REG_GENERIC_CR_0));
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00009177
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009178 bp->link_params.shmem_base = bp->common.shmem_base;
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009179 bp->link_params.shmem2_base = bp->common.shmem2_base;
Eilon Greenstein2691d512009-08-12 08:22:08 +00009180 BNX2X_DEV_INFO("shmem offset 0x%x shmem2 offset 0x%x\n",
9181 bp->common.shmem_base, bp->common.shmem2_base);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009182
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009183 if (!bp->common.shmem_base) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009184 BNX2X_DEV_INFO("MCP not active\n");
9185 bp->flags |= NO_MCP_FLAG;
9186 return;
9187 }
9188
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009189 bp->common.hw_config = SHMEM_RD(bp, dev_info.shared_hw_config.config);
Eilon Greenstein35b19ba2009-02-12 08:36:47 +00009190 BNX2X_DEV_INFO("hw_config 0x%08x\n", bp->common.hw_config);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009191
9192 bp->link_params.hw_led_mode = ((bp->common.hw_config &
9193 SHARED_HW_CFG_LED_MODE_MASK) >>
9194 SHARED_HW_CFG_LED_MODE_SHIFT);
9195
Eilon Greensteinc2c8b032009-02-12 08:37:14 +00009196 bp->link_params.feature_config_flags = 0;
9197 val = SHMEM_RD(bp, dev_info.shared_feature_config.config);
9198 if (val & SHARED_FEAT_CFG_OVERRIDE_PREEMPHASIS_CFG_ENABLED)
9199 bp->link_params.feature_config_flags |=
9200 FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED;
9201 else
9202 bp->link_params.feature_config_flags &=
9203 ~FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED;
9204
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009205 val = SHMEM_RD(bp, dev_info.bc_rev) >> 8;
9206 bp->common.bc_ver = val;
9207 BNX2X_DEV_INFO("bc_ver %X\n", val);
9208 if (val < BNX2X_BC_VER) {
9209 /* for now only warn
9210 * later we might need to enforce this */
Merav Sicron51c1a582012-03-18 10:33:38 +00009211 BNX2X_ERR("This driver needs bc_ver %X but found %X, please upgrade BC\n",
9212 BNX2X_BC_VER, val);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009213 }
Eilon Greenstein4d295db2009-07-21 05:47:47 +00009214 bp->link_params.feature_config_flags |=
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009215 (val >= REQ_BC_VER_4_VRFY_FIRST_PHY_OPT_MDL) ?
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009216 FEATURE_CONFIG_BC_SUPPORTS_OPT_MDL_VRFY : 0;
9217
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009218 bp->link_params.feature_config_flags |=
9219 (val >= REQ_BC_VER_4_VRFY_SPECIFIC_PHY_OPT_MDL) ?
9220 FEATURE_CONFIG_BC_SUPPORTS_DUAL_PHY_OPT_MDL_VRFY : 0;
Eilon Greenstein72ce58c2008-08-13 15:52:46 -07009221
Yaniv Rosner85242ee2011-07-05 01:06:53 +00009222 bp->link_params.feature_config_flags |=
9223 (val >= REQ_BC_VER_4_SFP_TX_DISABLE_SUPPORTED) ?
9224 FEATURE_CONFIG_BC_SUPPORTS_SFP_TX_DISABLED : 0;
Barak Witkowski0e898dd2011-12-05 21:52:22 +00009225 bp->flags |= (val >= REQ_BC_VER_4_PFC_STATS_SUPPORTED) ?
9226 BC_SUPPORTS_PFC_STATS : 0;
Yaniv Rosner85242ee2011-07-05 01:06:53 +00009227
Barak Witkowski1d187b32011-12-05 22:41:50 +00009228 boot_mode = SHMEM_RD(bp,
9229 dev_info.port_feature_config[BP_PORT(bp)].mba_config) &
9230 PORT_FEATURE_MBA_BOOT_AGENT_TYPE_MASK;
9231 switch (boot_mode) {
9232 case PORT_FEATURE_MBA_BOOT_AGENT_TYPE_PXE:
9233 bp->common.boot_mode = FEATURE_ETH_BOOTMODE_PXE;
9234 break;
9235 case PORT_FEATURE_MBA_BOOT_AGENT_TYPE_ISCSIB:
9236 bp->common.boot_mode = FEATURE_ETH_BOOTMODE_ISCSI;
9237 break;
9238 case PORT_FEATURE_MBA_BOOT_AGENT_TYPE_FCOE_BOOT:
9239 bp->common.boot_mode = FEATURE_ETH_BOOTMODE_FCOE;
9240 break;
9241 case PORT_FEATURE_MBA_BOOT_AGENT_TYPE_NONE:
9242 bp->common.boot_mode = FEATURE_ETH_BOOTMODE_NONE;
9243 break;
9244 }
9245
Dmitry Kravkovf9a3ebb2011-05-04 23:49:11 +00009246 pci_read_config_word(bp->pdev, bp->pm_cap + PCI_PM_PMC, &pmc);
9247 bp->flags |= (pmc & PCI_PM_CAP_PME_D3cold) ? 0 : NO_WOL_FLAG;
9248
Eilon Greenstein72ce58c2008-08-13 15:52:46 -07009249 BNX2X_DEV_INFO("%sWoL capable\n",
Eilon Greensteinf5372252009-02-12 08:38:30 +00009250 (bp->flags & NO_WOL_FLAG) ? "not " : "");
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009251
9252 val = SHMEM_RD(bp, dev_info.shared_hw_config.part_num);
9253 val2 = SHMEM_RD(bp, dev_info.shared_hw_config.part_num[4]);
9254 val3 = SHMEM_RD(bp, dev_info.shared_hw_config.part_num[8]);
9255 val4 = SHMEM_RD(bp, dev_info.shared_hw_config.part_num[12]);
9256
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00009257 dev_info(&bp->pdev->dev, "part number %X-%X-%X-%X\n",
9258 val, val2, val3, val4);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009259}
9260
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009261#define IGU_FID(val) GET_FIELD((val), IGU_REG_MAPPING_MEMORY_FID)
9262#define IGU_VEC(val) GET_FIELD((val), IGU_REG_MAPPING_MEMORY_VECTOR)
9263
9264static void __devinit bnx2x_get_igu_cam_info(struct bnx2x *bp)
9265{
9266 int pfid = BP_FUNC(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009267 int igu_sb_id;
9268 u32 val;
Ariel Elior6383c0b2011-07-14 08:31:57 +00009269 u8 fid, igu_sb_cnt = 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009270
9271 bp->igu_base_sb = 0xff;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009272 if (CHIP_INT_MODE_IS_BC(bp)) {
David S. Miller8decf862011-09-22 03:23:13 -04009273 int vn = BP_VN(bp);
Ariel Elior6383c0b2011-07-14 08:31:57 +00009274 igu_sb_cnt = bp->igu_sb_cnt;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009275 bp->igu_base_sb = (CHIP_MODE_IS_4_PORT(bp) ? pfid : vn) *
9276 FP_SB_MAX_E1x;
9277
9278 bp->igu_dsb_id = E1HVN_MAX * FP_SB_MAX_E1x +
9279 (CHIP_MODE_IS_4_PORT(bp) ? pfid : vn);
9280
9281 return;
9282 }
9283
9284 /* IGU in normal mode - read CAM */
9285 for (igu_sb_id = 0; igu_sb_id < IGU_REG_MAPPING_MEMORY_SIZE;
9286 igu_sb_id++) {
9287 val = REG_RD(bp, IGU_REG_MAPPING_MEMORY + igu_sb_id * 4);
9288 if (!(val & IGU_REG_MAPPING_MEMORY_VALID))
9289 continue;
9290 fid = IGU_FID(val);
9291 if ((fid & IGU_FID_ENCODE_IS_PF)) {
9292 if ((fid & IGU_FID_PF_NUM_MASK) != pfid)
9293 continue;
9294 if (IGU_VEC(val) == 0)
9295 /* default status block */
9296 bp->igu_dsb_id = igu_sb_id;
9297 else {
9298 if (bp->igu_base_sb == 0xff)
9299 bp->igu_base_sb = igu_sb_id;
Ariel Elior6383c0b2011-07-14 08:31:57 +00009300 igu_sb_cnt++;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009301 }
9302 }
9303 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009304
Ariel Elior6383c0b2011-07-14 08:31:57 +00009305#ifdef CONFIG_PCI_MSI
9306 /*
9307 * It's expected that number of CAM entries for this functions is equal
9308 * to the number evaluated based on the MSI-X table size. We want a
9309 * harsh warning if these values are different!
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009310 */
Ariel Elior6383c0b2011-07-14 08:31:57 +00009311 WARN_ON(bp->igu_sb_cnt != igu_sb_cnt);
9312#endif
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009313
Ariel Elior6383c0b2011-07-14 08:31:57 +00009314 if (igu_sb_cnt == 0)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009315 BNX2X_ERR("CAM configuration error\n");
9316}
9317
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009318static void __devinit bnx2x_link_settings_supported(struct bnx2x *bp,
9319 u32 switch_cfg)
9320{
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009321 int cfg_size = 0, idx, port = BP_PORT(bp);
9322
9323 /* Aggregation of supported attributes of all external phys */
9324 bp->port.supported[0] = 0;
9325 bp->port.supported[1] = 0;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00009326 switch (bp->link_params.num_phys) {
9327 case 1:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009328 bp->port.supported[0] = bp->link_params.phy[INT_PHY].supported;
9329 cfg_size = 1;
9330 break;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00009331 case 2:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009332 bp->port.supported[0] = bp->link_params.phy[EXT_PHY1].supported;
9333 cfg_size = 1;
9334 break;
9335 case 3:
9336 if (bp->link_params.multi_phy_config &
9337 PORT_HW_CFG_PHY_SWAPPED_ENABLED) {
9338 bp->port.supported[1] =
9339 bp->link_params.phy[EXT_PHY1].supported;
9340 bp->port.supported[0] =
9341 bp->link_params.phy[EXT_PHY2].supported;
9342 } else {
9343 bp->port.supported[0] =
9344 bp->link_params.phy[EXT_PHY1].supported;
9345 bp->port.supported[1] =
9346 bp->link_params.phy[EXT_PHY2].supported;
9347 }
9348 cfg_size = 2;
9349 break;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00009350 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009351
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009352 if (!(bp->port.supported[0] || bp->port.supported[1])) {
Merav Sicron51c1a582012-03-18 10:33:38 +00009353 BNX2X_ERR("NVRAM config error. BAD phy config. PHY1 config 0x%x, PHY2 config 0x%x\n",
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00009354 SHMEM_RD(bp,
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009355 dev_info.port_hw_config[port].external_phy_config),
9356 SHMEM_RD(bp,
9357 dev_info.port_hw_config[port].external_phy_config2));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009358 return;
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009359 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009360
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009361 if (CHIP_IS_E3(bp))
9362 bp->port.phy_addr = REG_RD(bp, MISC_REG_WC0_CTRL_PHY_ADDR);
9363 else {
9364 switch (switch_cfg) {
9365 case SWITCH_CFG_1G:
9366 bp->port.phy_addr = REG_RD(
9367 bp, NIG_REG_SERDES0_CTRL_PHY_ADDR + port*0x10);
9368 break;
9369 case SWITCH_CFG_10G:
9370 bp->port.phy_addr = REG_RD(
9371 bp, NIG_REG_XGXS0_CTRL_PHY_ADDR + port*0x18);
9372 break;
9373 default:
9374 BNX2X_ERR("BAD switch_cfg link_config 0x%x\n",
9375 bp->port.link_config[0]);
9376 return;
9377 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009378 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009379 BNX2X_DEV_INFO("phy_addr 0x%x\n", bp->port.phy_addr);
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009380 /* mask what we support according to speed_cap_mask per configuration */
9381 for (idx = 0; idx < cfg_size; idx++) {
9382 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009383 PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_HALF))
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009384 bp->port.supported[idx] &= ~SUPPORTED_10baseT_Half;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009385
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009386 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009387 PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_FULL))
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009388 bp->port.supported[idx] &= ~SUPPORTED_10baseT_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009389
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009390 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009391 PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_HALF))
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009392 bp->port.supported[idx] &= ~SUPPORTED_100baseT_Half;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009393
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009394 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009395 PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_FULL))
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009396 bp->port.supported[idx] &= ~SUPPORTED_100baseT_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009397
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009398 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009399 PORT_HW_CFG_SPEED_CAPABILITY_D0_1G))
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009400 bp->port.supported[idx] &= ~(SUPPORTED_1000baseT_Half |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009401 SUPPORTED_1000baseT_Full);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009402
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009403 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009404 PORT_HW_CFG_SPEED_CAPABILITY_D0_2_5G))
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009405 bp->port.supported[idx] &= ~SUPPORTED_2500baseX_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009406
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009407 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009408 PORT_HW_CFG_SPEED_CAPABILITY_D0_10G))
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009409 bp->port.supported[idx] &= ~SUPPORTED_10000baseT_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009410
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009411 }
9412
9413 BNX2X_DEV_INFO("supported 0x%x 0x%x\n", bp->port.supported[0],
9414 bp->port.supported[1]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009415}
9416
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009417static void __devinit bnx2x_link_settings_requested(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009418{
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009419 u32 link_config, idx, cfg_size = 0;
9420 bp->port.advertising[0] = 0;
9421 bp->port.advertising[1] = 0;
9422 switch (bp->link_params.num_phys) {
9423 case 1:
9424 case 2:
9425 cfg_size = 1;
9426 break;
9427 case 3:
9428 cfg_size = 2;
9429 break;
9430 }
9431 for (idx = 0; idx < cfg_size; idx++) {
9432 bp->link_params.req_duplex[idx] = DUPLEX_FULL;
9433 link_config = bp->port.link_config[idx];
9434 switch (link_config & PORT_FEATURE_LINK_SPEED_MASK) {
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009435 case PORT_FEATURE_LINK_SPEED_AUTO:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009436 if (bp->port.supported[idx] & SUPPORTED_Autoneg) {
9437 bp->link_params.req_line_speed[idx] =
9438 SPEED_AUTO_NEG;
9439 bp->port.advertising[idx] |=
9440 bp->port.supported[idx];
Mintz Yuval10bd1f22012-02-15 02:10:30 +00009441 if (bp->link_params.phy[EXT_PHY1].type ==
9442 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84833)
9443 bp->port.advertising[idx] |=
9444 (SUPPORTED_100baseT_Half |
9445 SUPPORTED_100baseT_Full);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009446 } else {
9447 /* force 10G, no AN */
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009448 bp->link_params.req_line_speed[idx] =
9449 SPEED_10000;
9450 bp->port.advertising[idx] |=
9451 (ADVERTISED_10000baseT_Full |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009452 ADVERTISED_FIBRE);
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009453 continue;
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009454 }
9455 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009456
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009457 case PORT_FEATURE_LINK_SPEED_10M_FULL:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009458 if (bp->port.supported[idx] & SUPPORTED_10baseT_Full) {
9459 bp->link_params.req_line_speed[idx] =
9460 SPEED_10;
9461 bp->port.advertising[idx] |=
9462 (ADVERTISED_10baseT_Full |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009463 ADVERTISED_TP);
9464 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +00009465 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009466 link_config,
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009467 bp->link_params.speed_cap_mask[idx]);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009468 return;
9469 }
9470 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009471
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009472 case PORT_FEATURE_LINK_SPEED_10M_HALF:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009473 if (bp->port.supported[idx] & SUPPORTED_10baseT_Half) {
9474 bp->link_params.req_line_speed[idx] =
9475 SPEED_10;
9476 bp->link_params.req_duplex[idx] =
9477 DUPLEX_HALF;
9478 bp->port.advertising[idx] |=
9479 (ADVERTISED_10baseT_Half |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009480 ADVERTISED_TP);
9481 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +00009482 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009483 link_config,
9484 bp->link_params.speed_cap_mask[idx]);
9485 return;
9486 }
9487 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009488
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009489 case PORT_FEATURE_LINK_SPEED_100M_FULL:
9490 if (bp->port.supported[idx] &
9491 SUPPORTED_100baseT_Full) {
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009492 bp->link_params.req_line_speed[idx] =
9493 SPEED_100;
9494 bp->port.advertising[idx] |=
9495 (ADVERTISED_100baseT_Full |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009496 ADVERTISED_TP);
9497 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +00009498 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009499 link_config,
9500 bp->link_params.speed_cap_mask[idx]);
9501 return;
9502 }
9503 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009504
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009505 case PORT_FEATURE_LINK_SPEED_100M_HALF:
9506 if (bp->port.supported[idx] &
9507 SUPPORTED_100baseT_Half) {
9508 bp->link_params.req_line_speed[idx] =
9509 SPEED_100;
9510 bp->link_params.req_duplex[idx] =
9511 DUPLEX_HALF;
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009512 bp->port.advertising[idx] |=
9513 (ADVERTISED_100baseT_Half |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009514 ADVERTISED_TP);
9515 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +00009516 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009517 link_config,
9518 bp->link_params.speed_cap_mask[idx]);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009519 return;
9520 }
9521 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009522
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009523 case PORT_FEATURE_LINK_SPEED_1G:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009524 if (bp->port.supported[idx] &
9525 SUPPORTED_1000baseT_Full) {
9526 bp->link_params.req_line_speed[idx] =
9527 SPEED_1000;
9528 bp->port.advertising[idx] |=
9529 (ADVERTISED_1000baseT_Full |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009530 ADVERTISED_TP);
9531 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +00009532 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009533 link_config,
9534 bp->link_params.speed_cap_mask[idx]);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009535 return;
9536 }
9537 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009538
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009539 case PORT_FEATURE_LINK_SPEED_2_5G:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009540 if (bp->port.supported[idx] &
9541 SUPPORTED_2500baseX_Full) {
9542 bp->link_params.req_line_speed[idx] =
9543 SPEED_2500;
9544 bp->port.advertising[idx] |=
9545 (ADVERTISED_2500baseX_Full |
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009546 ADVERTISED_TP);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009547 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +00009548 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009549 link_config,
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009550 bp->link_params.speed_cap_mask[idx]);
9551 return;
9552 }
9553 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009554
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009555 case PORT_FEATURE_LINK_SPEED_10G_CX4:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009556 if (bp->port.supported[idx] &
9557 SUPPORTED_10000baseT_Full) {
9558 bp->link_params.req_line_speed[idx] =
9559 SPEED_10000;
9560 bp->port.advertising[idx] |=
9561 (ADVERTISED_10000baseT_Full |
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009562 ADVERTISED_FIBRE);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009563 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +00009564 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009565 link_config,
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009566 bp->link_params.speed_cap_mask[idx]);
9567 return;
9568 }
9569 break;
Yaniv Rosner3c9ada22011-06-14 01:34:12 +00009570 case PORT_FEATURE_LINK_SPEED_20G:
9571 bp->link_params.req_line_speed[idx] = SPEED_20000;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009572
Yaniv Rosner3c9ada22011-06-14 01:34:12 +00009573 break;
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009574 default:
Merav Sicron51c1a582012-03-18 10:33:38 +00009575 BNX2X_ERR("NVRAM config error. BAD link speed link_config 0x%x\n",
Dmitry Kravkov754a2f52011-06-14 01:34:02 +00009576 link_config);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009577 bp->link_params.req_line_speed[idx] =
9578 SPEED_AUTO_NEG;
9579 bp->port.advertising[idx] =
9580 bp->port.supported[idx];
9581 break;
9582 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009583
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009584 bp->link_params.req_flow_ctrl[idx] = (link_config &
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009585 PORT_FEATURE_FLOW_CONTROL_MASK);
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009586 if ((bp->link_params.req_flow_ctrl[idx] ==
9587 BNX2X_FLOW_CTRL_AUTO) &&
9588 !(bp->port.supported[idx] & SUPPORTED_Autoneg)) {
9589 bp->link_params.req_flow_ctrl[idx] =
9590 BNX2X_FLOW_CTRL_NONE;
9591 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009592
Merav Sicron51c1a582012-03-18 10:33:38 +00009593 BNX2X_DEV_INFO("req_line_speed %d req_duplex %d req_flow_ctrl 0x%x advertising 0x%x\n",
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009594 bp->link_params.req_line_speed[idx],
9595 bp->link_params.req_duplex[idx],
9596 bp->link_params.req_flow_ctrl[idx],
9597 bp->port.advertising[idx]);
9598 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009599}
9600
Michael Chane665bfd2009-10-10 13:46:54 +00009601static void __devinit bnx2x_set_mac_buf(u8 *mac_buf, u32 mac_lo, u16 mac_hi)
9602{
9603 mac_hi = cpu_to_be16(mac_hi);
9604 mac_lo = cpu_to_be32(mac_lo);
9605 memcpy(mac_buf, &mac_hi, sizeof(mac_hi));
9606 memcpy(mac_buf + sizeof(mac_hi), &mac_lo, sizeof(mac_lo));
9607}
9608
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009609static void __devinit bnx2x_get_port_hwinfo(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009610{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009611 int port = BP_PORT(bp);
Eilon Greenstein589abe32009-02-12 08:36:55 +00009612 u32 config;
Joe Perches6f38ad92010-11-14 17:04:31 +00009613 u32 ext_phy_type, ext_phy_config;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009614
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009615 bp->link_params.bp = bp;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009616 bp->link_params.port = port;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009617
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009618 bp->link_params.lane_config =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009619 SHMEM_RD(bp, dev_info.port_hw_config[port].lane_config);
Eilon Greenstein4d295db2009-07-21 05:47:47 +00009620
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009621 bp->link_params.speed_cap_mask[0] =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009622 SHMEM_RD(bp,
9623 dev_info.port_hw_config[port].speed_capability_mask);
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009624 bp->link_params.speed_cap_mask[1] =
9625 SHMEM_RD(bp,
9626 dev_info.port_hw_config[port].speed_capability_mask2);
9627 bp->port.link_config[0] =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009628 SHMEM_RD(bp, dev_info.port_feature_config[port].link_config);
9629
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009630 bp->port.link_config[1] =
9631 SHMEM_RD(bp, dev_info.port_feature_config[port].link_config2);
Eilon Greensteinc2c8b032009-02-12 08:37:14 +00009632
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009633 bp->link_params.multi_phy_config =
9634 SHMEM_RD(bp, dev_info.port_hw_config[port].multi_phy_config);
Eilon Greenstein3ce2c3f2009-02-12 08:37:52 +00009635 /* If the device is capable of WoL, set the default state according
9636 * to the HW
9637 */
Eilon Greenstein4d295db2009-07-21 05:47:47 +00009638 config = SHMEM_RD(bp, dev_info.port_feature_config[port].config);
Eilon Greenstein3ce2c3f2009-02-12 08:37:52 +00009639 bp->wol = (!(bp->flags & NO_WOL_FLAG) &&
9640 (config & PORT_FEATURE_WOL_ENABLED));
9641
Merav Sicron51c1a582012-03-18 10:33:38 +00009642 BNX2X_DEV_INFO("lane_config 0x%08x speed_cap_mask0 0x%08x link_config0 0x%08x\n",
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009643 bp->link_params.lane_config,
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009644 bp->link_params.speed_cap_mask[0],
9645 bp->port.link_config[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009646
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009647 bp->link_params.switch_cfg = (bp->port.link_config[0] &
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009648 PORT_FEATURE_CONNECTED_SWITCH_MASK);
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00009649 bnx2x_phy_probe(&bp->link_params);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009650 bnx2x_link_settings_supported(bp, bp->link_params.switch_cfg);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009651
9652 bnx2x_link_settings_requested(bp);
9653
Eilon Greenstein01cd4522009-08-12 08:23:08 +00009654 /*
9655 * If connected directly, work with the internal PHY, otherwise, work
9656 * with the external PHY
9657 */
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00009658 ext_phy_config =
9659 SHMEM_RD(bp,
9660 dev_info.port_hw_config[port].external_phy_config);
9661 ext_phy_type = XGXS_EXT_PHY_TYPE(ext_phy_config);
Eilon Greenstein01cd4522009-08-12 08:23:08 +00009662 if (ext_phy_type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT)
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00009663 bp->mdio.prtad = bp->port.phy_addr;
Eilon Greenstein01cd4522009-08-12 08:23:08 +00009664
9665 else if ((ext_phy_type != PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE) &&
9666 (ext_phy_type != PORT_HW_CFG_XGXS_EXT_PHY_TYPE_NOT_CONN))
9667 bp->mdio.prtad =
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00009668 XGXS_EXT_PHY_ADDR(ext_phy_config);
Yaniv Rosner5866df62011-01-30 04:15:07 +00009669
9670 /*
9671 * Check if hw lock is required to access MDC/MDIO bus to the PHY(s)
9672 * In MF mode, it is set to cover self test cases
9673 */
9674 if (IS_MF(bp))
9675 bp->port.need_hw_lock = 1;
9676 else
9677 bp->port.need_hw_lock = bnx2x_hw_lock_required(bp,
9678 bp->common.shmem_base,
9679 bp->common.shmem2_base);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08009680}
Eilon Greenstein01cd4522009-08-12 08:23:08 +00009681
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +00009682void bnx2x_get_iscsi_info(struct bnx2x *bp)
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +00009683{
Dmitry Kravkov9e62e912012-03-18 10:33:43 +00009684 u32 no_flags = NO_ISCSI_FLAG;
Dmitry Kravkov7185bb32011-12-08 08:04:07 +00009685#ifdef BCM_CNIC
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +00009686 int port = BP_PORT(bp);
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +00009687
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +00009688 u32 max_iscsi_conn = FW_ENCODE_32BIT_PATTERN ^ SHMEM_RD(bp,
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +00009689 drv_lic_key[port].max_iscsi_conn);
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +00009690
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +00009691 /* Get the number of maximum allowed iSCSI connections */
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +00009692 bp->cnic_eth_dev.max_iscsi_conn =
9693 (max_iscsi_conn & BNX2X_MAX_ISCSI_INIT_CONN_MASK) >>
9694 BNX2X_MAX_ISCSI_INIT_CONN_SHIFT;
9695
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +00009696 BNX2X_DEV_INFO("max_iscsi_conn 0x%x\n",
9697 bp->cnic_eth_dev.max_iscsi_conn);
9698
9699 /*
9700 * If maximum allowed number of connections is zero -
9701 * disable the feature.
9702 */
9703 if (!bp->cnic_eth_dev.max_iscsi_conn)
Dmitry Kravkov9e62e912012-03-18 10:33:43 +00009704 bp->flags |= no_flags;
Dmitry Kravkov7185bb32011-12-08 08:04:07 +00009705#else
Dmitry Kravkov9e62e912012-03-18 10:33:43 +00009706 bp->flags |= no_flags;
Dmitry Kravkov7185bb32011-12-08 08:04:07 +00009707#endif
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +00009708}
9709
Dmitry Kravkov9e62e912012-03-18 10:33:43 +00009710#ifdef BCM_CNIC
9711static void __devinit bnx2x_get_ext_wwn_info(struct bnx2x *bp, int func)
9712{
9713 /* Port info */
9714 bp->cnic_eth_dev.fcoe_wwn_port_name_hi =
9715 MF_CFG_RD(bp, func_ext_config[func].fcoe_wwn_port_name_upper);
9716 bp->cnic_eth_dev.fcoe_wwn_port_name_lo =
9717 MF_CFG_RD(bp, func_ext_config[func].fcoe_wwn_port_name_lower);
9718
9719 /* Node info */
9720 bp->cnic_eth_dev.fcoe_wwn_node_name_hi =
9721 MF_CFG_RD(bp, func_ext_config[func].fcoe_wwn_node_name_upper);
9722 bp->cnic_eth_dev.fcoe_wwn_node_name_lo =
9723 MF_CFG_RD(bp, func_ext_config[func].fcoe_wwn_node_name_lower);
9724}
9725#endif
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +00009726static void __devinit bnx2x_get_fcoe_info(struct bnx2x *bp)
9727{
Dmitry Kravkov7185bb32011-12-08 08:04:07 +00009728#ifdef BCM_CNIC
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +00009729 int port = BP_PORT(bp);
9730 int func = BP_ABS_FUNC(bp);
9731
9732 u32 max_fcoe_conn = FW_ENCODE_32BIT_PATTERN ^ SHMEM_RD(bp,
9733 drv_lic_key[port].max_fcoe_conn);
9734
9735 /* Get the number of maximum allowed FCoE connections */
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +00009736 bp->cnic_eth_dev.max_fcoe_conn =
9737 (max_fcoe_conn & BNX2X_MAX_FCOE_INIT_CONN_MASK) >>
9738 BNX2X_MAX_FCOE_INIT_CONN_SHIFT;
9739
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +00009740 /* Read the WWN: */
9741 if (!IS_MF(bp)) {
9742 /* Port info */
9743 bp->cnic_eth_dev.fcoe_wwn_port_name_hi =
9744 SHMEM_RD(bp,
9745 dev_info.port_hw_config[port].
9746 fcoe_wwn_port_name_upper);
9747 bp->cnic_eth_dev.fcoe_wwn_port_name_lo =
9748 SHMEM_RD(bp,
9749 dev_info.port_hw_config[port].
9750 fcoe_wwn_port_name_lower);
9751
9752 /* Node info */
9753 bp->cnic_eth_dev.fcoe_wwn_node_name_hi =
9754 SHMEM_RD(bp,
9755 dev_info.port_hw_config[port].
9756 fcoe_wwn_node_name_upper);
9757 bp->cnic_eth_dev.fcoe_wwn_node_name_lo =
9758 SHMEM_RD(bp,
9759 dev_info.port_hw_config[port].
9760 fcoe_wwn_node_name_lower);
9761 } else if (!IS_MF_SD(bp)) {
9762 u32 cfg = MF_CFG_RD(bp, func_ext_config[func].func_cfg);
9763
9764 /*
9765 * Read the WWN info only if the FCoE feature is enabled for
9766 * this function.
9767 */
Dmitry Kravkov9e62e912012-03-18 10:33:43 +00009768 if (cfg & MACP_FUNC_CFG_FLAGS_FCOE_OFFLOAD)
9769 bnx2x_get_ext_wwn_info(bp, func);
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +00009770
Dmitry Kravkov9e62e912012-03-18 10:33:43 +00009771 } else if (IS_MF_FCOE_SD(bp))
9772 bnx2x_get_ext_wwn_info(bp, func);
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +00009773
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +00009774 BNX2X_DEV_INFO("max_fcoe_conn 0x%x\n", bp->cnic_eth_dev.max_fcoe_conn);
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +00009775
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +00009776 /*
9777 * If maximum allowed number of connections is zero -
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +00009778 * disable the feature.
9779 */
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +00009780 if (!bp->cnic_eth_dev.max_fcoe_conn)
9781 bp->flags |= NO_FCOE_FLAG;
Dmitry Kravkov7185bb32011-12-08 08:04:07 +00009782#else
9783 bp->flags |= NO_FCOE_FLAG;
9784#endif
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +00009785}
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +00009786
9787static void __devinit bnx2x_get_cnic_info(struct bnx2x *bp)
9788{
9789 /*
9790 * iSCSI may be dynamically disabled but reading
9791 * info here we will decrease memory usage by driver
9792 * if the feature is disabled for good
9793 */
9794 bnx2x_get_iscsi_info(bp);
9795 bnx2x_get_fcoe_info(bp);
9796}
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +00009797
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08009798static void __devinit bnx2x_get_mac_hwinfo(struct bnx2x *bp)
9799{
9800 u32 val, val2;
9801 int func = BP_ABS_FUNC(bp);
9802 int port = BP_PORT(bp);
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +00009803#ifdef BCM_CNIC
9804 u8 *iscsi_mac = bp->cnic_eth_dev.iscsi_mac;
9805 u8 *fip_mac = bp->fip_mac;
9806#endif
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08009807
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009808 /* Zero primary MAC configuration */
9809 memset(bp->dev->dev_addr, 0, ETH_ALEN);
9810
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08009811 if (BP_NOMCP(bp)) {
9812 BNX2X_ERROR("warning: random MAC workaround active\n");
Danny Kukawka7ce5d222012-02-15 06:45:40 +00009813 eth_hw_addr_random(bp->dev);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08009814 } else if (IS_MF(bp)) {
9815 val2 = MF_CFG_RD(bp, func_mf_config[func].mac_upper);
9816 val = MF_CFG_RD(bp, func_mf_config[func].mac_lower);
9817 if ((val2 != FUNC_MF_CFG_UPPERMAC_DEFAULT) &&
9818 (val != FUNC_MF_CFG_LOWERMAC_DEFAULT))
9819 bnx2x_set_mac_buf(bp->dev->dev_addr, val, val2);
9820
9821#ifdef BCM_CNIC
Dmitry Kravkov614c76d2011-11-28 12:31:49 +00009822 /*
9823 * iSCSI and FCoE NPAR MACs: if there is no either iSCSI or
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +00009824 * FCoE MAC then the appropriate feature should be disabled.
Dmitry Kravkov9e62e912012-03-18 10:33:43 +00009825 *
9826 * In non SD mode features configuration comes from
9827 * struct func_ext_config.
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +00009828 */
Dmitry Kravkov9e62e912012-03-18 10:33:43 +00009829 if (!IS_MF_SD(bp)) {
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08009830 u32 cfg = MF_CFG_RD(bp, func_ext_config[func].func_cfg);
9831 if (cfg & MACP_FUNC_CFG_FLAGS_ISCSI_OFFLOAD) {
9832 val2 = MF_CFG_RD(bp, func_ext_config[func].
9833 iscsi_mac_addr_upper);
9834 val = MF_CFG_RD(bp, func_ext_config[func].
9835 iscsi_mac_addr_lower);
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +00009836 bnx2x_set_mac_buf(iscsi_mac, val, val2);
Joe Perches0f9dad12011-08-14 12:16:19 +00009837 BNX2X_DEV_INFO("Read iSCSI MAC: %pM\n",
9838 iscsi_mac);
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +00009839 } else
9840 bp->flags |= NO_ISCSI_OOO_FLAG | NO_ISCSI_FLAG;
9841
9842 if (cfg & MACP_FUNC_CFG_FLAGS_FCOE_OFFLOAD) {
9843 val2 = MF_CFG_RD(bp, func_ext_config[func].
9844 fcoe_mac_addr_upper);
9845 val = MF_CFG_RD(bp, func_ext_config[func].
9846 fcoe_mac_addr_lower);
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +00009847 bnx2x_set_mac_buf(fip_mac, val, val2);
Dmitry Kravkov614c76d2011-11-28 12:31:49 +00009848 BNX2X_DEV_INFO("Read FCoE L2 MAC: %pM\n",
Joe Perches0f9dad12011-08-14 12:16:19 +00009849 fip_mac);
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +00009850
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +00009851 } else
9852 bp->flags |= NO_FCOE_FLAG;
Dmitry Kravkov9e62e912012-03-18 10:33:43 +00009853 } else { /* SD MODE */
9854 if (IS_MF_STORAGE_SD(bp)) {
9855 if (BNX2X_IS_MF_SD_PROTOCOL_ISCSI(bp)) {
9856 /* use primary mac as iscsi mac */
9857 memcpy(iscsi_mac, bp->dev->dev_addr,
9858 ETH_ALEN);
9859
9860 BNX2X_DEV_INFO("SD ISCSI MODE\n");
9861 BNX2X_DEV_INFO("Read iSCSI MAC: %pM\n",
9862 iscsi_mac);
9863 } else { /* FCoE */
9864 memcpy(fip_mac, bp->dev->dev_addr,
9865 ETH_ALEN);
9866 BNX2X_DEV_INFO("SD FCoE MODE\n");
9867 BNX2X_DEV_INFO("Read FIP MAC: %pM\n",
9868 fip_mac);
9869 }
Dmitry Kravkov614c76d2011-11-28 12:31:49 +00009870 /* Zero primary MAC configuration */
9871 memset(bp->dev->dev_addr, 0, ETH_ALEN);
Dmitry Kravkov614c76d2011-11-28 12:31:49 +00009872 }
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08009873 }
9874#endif
9875 } else {
9876 /* in SF read MACs from port configuration */
9877 val2 = SHMEM_RD(bp, dev_info.port_hw_config[port].mac_upper);
9878 val = SHMEM_RD(bp, dev_info.port_hw_config[port].mac_lower);
9879 bnx2x_set_mac_buf(bp->dev->dev_addr, val, val2);
9880
9881#ifdef BCM_CNIC
9882 val2 = SHMEM_RD(bp, dev_info.port_hw_config[port].
9883 iscsi_mac_upper);
9884 val = SHMEM_RD(bp, dev_info.port_hw_config[port].
9885 iscsi_mac_lower);
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +00009886 bnx2x_set_mac_buf(iscsi_mac, val, val2);
Vladislav Zolotarovc03bd392011-07-21 07:57:52 +00009887
9888 val2 = SHMEM_RD(bp, dev_info.port_hw_config[port].
9889 fcoe_fip_mac_upper);
9890 val = SHMEM_RD(bp, dev_info.port_hw_config[port].
9891 fcoe_fip_mac_lower);
9892 bnx2x_set_mac_buf(fip_mac, val, val2);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08009893#endif
9894 }
9895
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009896 memcpy(bp->link_params.mac_addr, bp->dev->dev_addr, ETH_ALEN);
9897 memcpy(bp->dev->perm_addr, bp->dev->dev_addr, ETH_ALEN);
Michael Chan37b091b2009-10-10 13:46:55 +00009898
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00009899#ifdef BCM_CNIC
Dmitry Kravkov426b9242011-05-04 23:49:53 +00009900 /* Disable iSCSI if MAC configuration is
9901 * invalid.
9902 */
9903 if (!is_valid_ether_addr(iscsi_mac)) {
9904 bp->flags |= NO_ISCSI_FLAG;
9905 memset(iscsi_mac, 0, ETH_ALEN);
9906 }
9907
9908 /* Disable FCoE if MAC configuration is
9909 * invalid.
9910 */
9911 if (!is_valid_ether_addr(fip_mac)) {
9912 bp->flags |= NO_FCOE_FLAG;
9913 memset(bp->fip_mac, 0, ETH_ALEN);
9914 }
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00009915#endif
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009916
Dmitry Kravkov614c76d2011-11-28 12:31:49 +00009917 if (!bnx2x_is_valid_ether_addr(bp, bp->dev->dev_addr))
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009918 dev_err(&bp->pdev->dev,
Merav Sicron51c1a582012-03-18 10:33:38 +00009919 "bad Ethernet MAC address configuration: %pM\n"
9920 "change it manually before bringing up the appropriate network interface\n",
Joe Perches0f9dad12011-08-14 12:16:19 +00009921 bp->dev->dev_addr);
Merav Sicron51c1a582012-03-18 10:33:38 +00009922
9923
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009924}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009925
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009926static int __devinit bnx2x_get_hwinfo(struct bnx2x *bp)
9927{
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08009928 int /*abs*/func = BP_ABS_FUNC(bp);
David S. Millerb8ee8322011-04-17 16:56:12 -07009929 int vn;
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08009930 u32 val = 0;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009931 int rc = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009932
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009933 bnx2x_get_common_hwinfo(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009934
Ariel Elior6383c0b2011-07-14 08:31:57 +00009935 /*
9936 * initialize IGU parameters
9937 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009938 if (CHIP_IS_E1x(bp)) {
9939 bp->common.int_block = INT_BLOCK_HC;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00009940
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009941 bp->igu_dsb_id = DEF_SB_IGU_ID;
9942 bp->igu_base_sb = 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009943 } else {
9944 bp->common.int_block = INT_BLOCK_IGU;
David S. Miller8decf862011-09-22 03:23:13 -04009945
9946 /* do not allow device reset during IGU info preocessing */
9947 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RESET);
9948
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009949 val = REG_RD(bp, IGU_REG_BLOCK_CONFIGURATION);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009950
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009951 if (val & IGU_BLOCK_CONFIGURATION_REG_BACKWARD_COMP_EN) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009952 int tout = 5000;
9953
9954 BNX2X_DEV_INFO("FORCING Normal Mode\n");
9955
9956 val &= ~(IGU_BLOCK_CONFIGURATION_REG_BACKWARD_COMP_EN);
9957 REG_WR(bp, IGU_REG_BLOCK_CONFIGURATION, val);
9958 REG_WR(bp, IGU_REG_RESET_MEMORIES, 0x7f);
9959
9960 while (tout && REG_RD(bp, IGU_REG_RESET_MEMORIES)) {
9961 tout--;
9962 usleep_range(1000, 1000);
9963 }
9964
9965 if (REG_RD(bp, IGU_REG_RESET_MEMORIES)) {
9966 dev_err(&bp->pdev->dev,
9967 "FORCING Normal Mode failed!!!\n");
9968 return -EPERM;
9969 }
9970 }
9971
9972 if (val & IGU_BLOCK_CONFIGURATION_REG_BACKWARD_COMP_EN) {
9973 BNX2X_DEV_INFO("IGU Backward Compatible Mode\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009974 bp->common.int_block |= INT_BLOCK_MODE_BW_COMP;
9975 } else
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009976 BNX2X_DEV_INFO("IGU Normal Mode\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009977
9978 bnx2x_get_igu_cam_info(bp);
9979
David S. Miller8decf862011-09-22 03:23:13 -04009980 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RESET);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009981 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009982
9983 /*
9984 * set base FW non-default (fast path) status block id, this value is
9985 * used to initialize the fw_sb_id saved on the fp/queue structure to
9986 * determine the id used by the FW.
9987 */
9988 if (CHIP_IS_E1x(bp))
9989 bp->base_fw_ndsb = BP_PORT(bp) * FP_SB_MAX_E1x + BP_L_ID(bp);
9990 else /*
9991 * 57712 - we currently use one FW SB per IGU SB (Rx and Tx of
9992 * the same queue are indicated on the same IGU SB). So we prefer
9993 * FW and IGU SBs to be the same value.
9994 */
9995 bp->base_fw_ndsb = bp->igu_base_sb;
9996
9997 BNX2X_DEV_INFO("igu_dsb_id %d igu_base_sb %d igu_sb_cnt %d\n"
9998 "base_fw_ndsb %d\n", bp->igu_dsb_id, bp->igu_base_sb,
9999 bp->igu_sb_cnt, bp->base_fw_ndsb);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010000
10001 /*
10002 * Initialize MF configuration
10003 */
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010004
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +000010005 bp->mf_ov = 0;
10006 bp->mf_mode = 0;
David S. Miller8decf862011-09-22 03:23:13 -040010007 vn = BP_VN(bp);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010008
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010009 if (!CHIP_IS_E1(bp) && !BP_NOMCP(bp)) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010010 BNX2X_DEV_INFO("shmem2base 0x%x, size %d, mfcfg offset %d\n",
10011 bp->common.shmem2_base, SHMEM2_RD(bp, size),
10012 (u32)offsetof(struct shmem2_region, mf_cfg_addr));
10013
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010014 if (SHMEM2_HAS(bp, mf_cfg_addr))
10015 bp->common.mf_cfg_base = SHMEM2_RD(bp, mf_cfg_addr);
10016 else
10017 bp->common.mf_cfg_base = bp->common.shmem_base +
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010018 offsetof(struct shmem_region, func_mb) +
10019 E1H_FUNC_MAX * sizeof(struct drv_func_mb);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010020 /*
10021 * get mf configuration:
Lucas De Marchi25985ed2011-03-30 22:57:33 -030010022 * 1. existence of MF configuration
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010023 * 2. MAC address must be legal (check only upper bytes)
10024 * for Switch-Independent mode;
10025 * OVLAN must be legal for Switch-Dependent mode
10026 * 3. SF_MODE configures specific MF mode
10027 */
10028 if (bp->common.mf_cfg_base != SHMEM_MF_CFG_ADDR_NONE) {
10029 /* get mf configuration */
10030 val = SHMEM_RD(bp,
10031 dev_info.shared_feature_config.config);
10032 val &= SHARED_FEAT_CFG_FORCE_SF_MODE_MASK;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010033
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010034 switch (val) {
10035 case SHARED_FEAT_CFG_FORCE_SF_MODE_SWITCH_INDEPT:
10036 val = MF_CFG_RD(bp, func_mf_config[func].
10037 mac_upper);
10038 /* check for legal mac (upper bytes)*/
10039 if (val != 0xffff) {
10040 bp->mf_mode = MULTI_FUNCTION_SI;
10041 bp->mf_config[vn] = MF_CFG_RD(bp,
10042 func_mf_config[func].config);
10043 } else
Merav Sicron51c1a582012-03-18 10:33:38 +000010044 BNX2X_DEV_INFO("illegal MAC address for SI\n");
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010045 break;
10046 case SHARED_FEAT_CFG_FORCE_SF_MODE_MF_ALLOWED:
10047 /* get OV configuration */
10048 val = MF_CFG_RD(bp,
10049 func_mf_config[FUNC_0].e1hov_tag);
10050 val &= FUNC_MF_CFG_E1HOV_TAG_MASK;
10051
10052 if (val != FUNC_MF_CFG_E1HOV_TAG_DEFAULT) {
10053 bp->mf_mode = MULTI_FUNCTION_SD;
10054 bp->mf_config[vn] = MF_CFG_RD(bp,
10055 func_mf_config[func].config);
10056 } else
Dmitry Kravkov754a2f52011-06-14 01:34:02 +000010057 BNX2X_DEV_INFO("illegal OV for SD\n");
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010058 break;
10059 default:
10060 /* Unknown configuration: reset mf_config */
10061 bp->mf_config[vn] = 0;
Merav Sicron51c1a582012-03-18 10:33:38 +000010062 BNX2X_DEV_INFO("unknown MF mode 0x%x\n", val);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010063 }
10064 }
10065
Eilon Greenstein2691d512009-08-12 08:22:08 +000010066 BNX2X_DEV_INFO("%s function mode\n",
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +000010067 IS_MF(bp) ? "multi" : "single");
Eilon Greenstein2691d512009-08-12 08:22:08 +000010068
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010069 switch (bp->mf_mode) {
10070 case MULTI_FUNCTION_SD:
10071 val = MF_CFG_RD(bp, func_mf_config[func].e1hov_tag) &
10072 FUNC_MF_CFG_E1HOV_TAG_MASK;
Eilon Greenstein2691d512009-08-12 08:22:08 +000010073 if (val != FUNC_MF_CFG_E1HOV_TAG_DEFAULT) {
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +000010074 bp->mf_ov = val;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010075 bp->path_has_ovlan = true;
10076
Merav Sicron51c1a582012-03-18 10:33:38 +000010077 BNX2X_DEV_INFO("MF OV for func %d is %d (0x%04x)\n",
10078 func, bp->mf_ov, bp->mf_ov);
Eilon Greenstein2691d512009-08-12 08:22:08 +000010079 } else {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010080 dev_err(&bp->pdev->dev,
Merav Sicron51c1a582012-03-18 10:33:38 +000010081 "No valid MF OV for func %d, aborting\n",
10082 func);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010083 return -EPERM;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010084 }
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010085 break;
10086 case MULTI_FUNCTION_SI:
Merav Sicron51c1a582012-03-18 10:33:38 +000010087 BNX2X_DEV_INFO("func %d is in MF switch-independent mode\n",
10088 func);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010089 break;
10090 default:
10091 if (vn) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010092 dev_err(&bp->pdev->dev,
Merav Sicron51c1a582012-03-18 10:33:38 +000010093 "VN %d is in a single function mode, aborting\n",
10094 vn);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010095 return -EPERM;
Eilon Greenstein2691d512009-08-12 08:22:08 +000010096 }
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010097 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010098 }
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010099
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010100 /* check if other port on the path needs ovlan:
10101 * Since MF configuration is shared between ports
10102 * Possible mixed modes are only
10103 * {SF, SI} {SF, SD} {SD, SF} {SI, SF}
10104 */
10105 if (CHIP_MODE_IS_4_PORT(bp) &&
10106 !bp->path_has_ovlan &&
10107 !IS_MF(bp) &&
10108 bp->common.mf_cfg_base != SHMEM_MF_CFG_ADDR_NONE) {
10109 u8 other_port = !BP_PORT(bp);
10110 u8 other_func = BP_PATH(bp) + 2*other_port;
10111 val = MF_CFG_RD(bp,
10112 func_mf_config[other_func].e1hov_tag);
10113 if (val != FUNC_MF_CFG_E1HOV_TAG_DEFAULT)
10114 bp->path_has_ovlan = true;
10115 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010116 }
10117
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010118 /* adjust igu_sb_cnt to MF for E1x */
10119 if (CHIP_IS_E1x(bp) && IS_MF(bp))
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010120 bp->igu_sb_cnt /= E1HVN_MAX;
10121
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010122 /* port info */
10123 bnx2x_get_port_hwinfo(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010124
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010125 /* Get MAC addresses */
10126 bnx2x_get_mac_hwinfo(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010127
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010128 bnx2x_get_cnic_info(bp);
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010129
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010130 return rc;
10131}
10132
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000010133static void __devinit bnx2x_read_fwinfo(struct bnx2x *bp)
10134{
10135 int cnt, i, block_end, rodi;
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000010136 char vpd_start[BNX2X_VPD_LEN+1];
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000010137 char str_id_reg[VENDOR_ID_LEN+1];
10138 char str_id_cap[VENDOR_ID_LEN+1];
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000010139 char *vpd_data;
10140 char *vpd_extended_data = NULL;
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000010141 u8 len;
10142
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000010143 cnt = pci_read_vpd(bp->pdev, 0, BNX2X_VPD_LEN, vpd_start);
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000010144 memset(bp->fw_ver, 0, sizeof(bp->fw_ver));
10145
10146 if (cnt < BNX2X_VPD_LEN)
10147 goto out_not_found;
10148
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000010149 /* VPD RO tag should be first tag after identifier string, hence
10150 * we should be able to find it in first BNX2X_VPD_LEN chars
10151 */
10152 i = pci_vpd_find_tag(vpd_start, 0, BNX2X_VPD_LEN,
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000010153 PCI_VPD_LRDT_RO_DATA);
10154 if (i < 0)
10155 goto out_not_found;
10156
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000010157 block_end = i + PCI_VPD_LRDT_TAG_SIZE +
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000010158 pci_vpd_lrdt_size(&vpd_start[i]);
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000010159
10160 i += PCI_VPD_LRDT_TAG_SIZE;
10161
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000010162 if (block_end > BNX2X_VPD_LEN) {
10163 vpd_extended_data = kmalloc(block_end, GFP_KERNEL);
10164 if (vpd_extended_data == NULL)
10165 goto out_not_found;
10166
10167 /* read rest of vpd image into vpd_extended_data */
10168 memcpy(vpd_extended_data, vpd_start, BNX2X_VPD_LEN);
10169 cnt = pci_read_vpd(bp->pdev, BNX2X_VPD_LEN,
10170 block_end - BNX2X_VPD_LEN,
10171 vpd_extended_data + BNX2X_VPD_LEN);
10172 if (cnt < (block_end - BNX2X_VPD_LEN))
10173 goto out_not_found;
10174 vpd_data = vpd_extended_data;
10175 } else
10176 vpd_data = vpd_start;
10177
10178 /* now vpd_data holds full vpd content in both cases */
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000010179
10180 rodi = pci_vpd_find_info_keyword(vpd_data, i, block_end,
10181 PCI_VPD_RO_KEYWORD_MFR_ID);
10182 if (rodi < 0)
10183 goto out_not_found;
10184
10185 len = pci_vpd_info_field_size(&vpd_data[rodi]);
10186
10187 if (len != VENDOR_ID_LEN)
10188 goto out_not_found;
10189
10190 rodi += PCI_VPD_INFO_FLD_HDR_SIZE;
10191
10192 /* vendor specific info */
10193 snprintf(str_id_reg, VENDOR_ID_LEN + 1, "%04x", PCI_VENDOR_ID_DELL);
10194 snprintf(str_id_cap, VENDOR_ID_LEN + 1, "%04X", PCI_VENDOR_ID_DELL);
10195 if (!strncmp(str_id_reg, &vpd_data[rodi], VENDOR_ID_LEN) ||
10196 !strncmp(str_id_cap, &vpd_data[rodi], VENDOR_ID_LEN)) {
10197
10198 rodi = pci_vpd_find_info_keyword(vpd_data, i, block_end,
10199 PCI_VPD_RO_KEYWORD_VENDOR0);
10200 if (rodi >= 0) {
10201 len = pci_vpd_info_field_size(&vpd_data[rodi]);
10202
10203 rodi += PCI_VPD_INFO_FLD_HDR_SIZE;
10204
10205 if (len < 32 && (len + rodi) <= BNX2X_VPD_LEN) {
10206 memcpy(bp->fw_ver, &vpd_data[rodi], len);
10207 bp->fw_ver[len] = ' ';
10208 }
10209 }
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000010210 kfree(vpd_extended_data);
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000010211 return;
10212 }
10213out_not_found:
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000010214 kfree(vpd_extended_data);
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000010215 return;
10216}
10217
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010218static void __devinit bnx2x_set_modes_bitmap(struct bnx2x *bp)
10219{
10220 u32 flags = 0;
10221
10222 if (CHIP_REV_IS_FPGA(bp))
10223 SET_FLAGS(flags, MODE_FPGA);
10224 else if (CHIP_REV_IS_EMUL(bp))
10225 SET_FLAGS(flags, MODE_EMUL);
10226 else
10227 SET_FLAGS(flags, MODE_ASIC);
10228
10229 if (CHIP_MODE_IS_4_PORT(bp))
10230 SET_FLAGS(flags, MODE_PORT4);
10231 else
10232 SET_FLAGS(flags, MODE_PORT2);
10233
10234 if (CHIP_IS_E2(bp))
10235 SET_FLAGS(flags, MODE_E2);
10236 else if (CHIP_IS_E3(bp)) {
10237 SET_FLAGS(flags, MODE_E3);
10238 if (CHIP_REV(bp) == CHIP_REV_Ax)
10239 SET_FLAGS(flags, MODE_E3_A0);
Ariel Elior6383c0b2011-07-14 08:31:57 +000010240 else /*if (CHIP_REV(bp) == CHIP_REV_Bx)*/
10241 SET_FLAGS(flags, MODE_E3_B0 | MODE_COS3);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010242 }
10243
10244 if (IS_MF(bp)) {
10245 SET_FLAGS(flags, MODE_MF);
10246 switch (bp->mf_mode) {
10247 case MULTI_FUNCTION_SD:
10248 SET_FLAGS(flags, MODE_MF_SD);
10249 break;
10250 case MULTI_FUNCTION_SI:
10251 SET_FLAGS(flags, MODE_MF_SI);
10252 break;
10253 }
10254 } else
10255 SET_FLAGS(flags, MODE_SF);
10256
10257#if defined(__LITTLE_ENDIAN)
10258 SET_FLAGS(flags, MODE_LITTLE_ENDIAN);
10259#else /*(__BIG_ENDIAN)*/
10260 SET_FLAGS(flags, MODE_BIG_ENDIAN);
10261#endif
10262 INIT_MODE_FLAGS(bp) = flags;
10263}
10264
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010265static int __devinit bnx2x_init_bp(struct bnx2x *bp)
10266{
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010267 int func;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010268 int rc;
10269
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010270 mutex_init(&bp->port.phy_mutex);
Eilon Greensteinc4ff7cb2009-10-15 00:18:27 -070010271 mutex_init(&bp->fw_mb_mutex);
David S. Millerbb7e95c2010-07-27 21:01:35 -070010272 spin_lock_init(&bp->stats_lock);
Michael Chan993ac7b2009-10-10 13:46:56 +000010273#ifdef BCM_CNIC
10274 mutex_init(&bp->cnic_mutex);
10275#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010276
Eilon Greenstein1cf167f2009-01-14 21:22:18 -080010277 INIT_DELAYED_WORK(&bp->sp_task, bnx2x_sp_task);
Ariel Elior7be08a72011-07-14 08:31:19 +000010278 INIT_DELAYED_WORK(&bp->sp_rtnl_task, bnx2x_sp_rtnl_task);
Yaniv Rosner3deb8162011-06-14 01:34:33 +000010279 INIT_DELAYED_WORK(&bp->period_task, bnx2x_period_task);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010280 rc = bnx2x_get_hwinfo(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010281 if (rc)
10282 return rc;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010283
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010284 bnx2x_set_modes_bitmap(bp);
10285
10286 rc = bnx2x_alloc_mem_bp(bp);
10287 if (rc)
10288 return rc;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010289
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000010290 bnx2x_read_fwinfo(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010291
10292 func = BP_FUNC(bp);
10293
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010294 /* need to reset chip if undi was active */
Yuval Mintz452427b2012-03-26 20:47:07 +000010295 if (!BP_NOMCP(bp)) {
10296 /* init fw_seq */
10297 bp->fw_seq =
10298 SHMEM_RD(bp, func_mb[BP_FW_MB_IDX(bp)].drv_mb_header) &
10299 DRV_MSG_SEQ_NUMBER_MASK;
10300 BNX2X_DEV_INFO("fw_seq 0x%08x\n", bp->fw_seq);
10301
10302 bnx2x_prev_unload(bp);
10303 }
10304
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010305
10306 if (CHIP_REV_IS_FPGA(bp))
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000010307 dev_err(&bp->pdev->dev, "FPGA detected\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010308
10309 if (BP_NOMCP(bp) && (func == 0))
Merav Sicron51c1a582012-03-18 10:33:38 +000010310 dev_err(&bp->pdev->dev, "MCP disabled, must load devices in order!\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010311
Eilon Greenstein555f6c72009-02-12 08:36:11 +000010312 bp->multi_mode = multi_mode;
Eilon Greenstein555f6c72009-02-12 08:36:11 +000010313
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000010314 bp->disable_tpa = disable_tpa;
10315
10316#ifdef BCM_CNIC
Dmitry Kravkov9e62e912012-03-18 10:33:43 +000010317 bp->disable_tpa |= IS_MF_STORAGE_SD(bp);
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000010318#endif
10319
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -070010320 /* Set TPA flags */
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000010321 if (bp->disable_tpa) {
Dmitry Kravkov621b4d62012-02-20 09:59:08 +000010322 bp->flags &= ~(TPA_ENABLE_FLAG | GRO_ENABLE_FLAG);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -070010323 bp->dev->features &= ~NETIF_F_LRO;
10324 } else {
Dmitry Kravkov621b4d62012-02-20 09:59:08 +000010325 bp->flags |= (TPA_ENABLE_FLAG | GRO_ENABLE_FLAG);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -070010326 bp->dev->features |= NETIF_F_LRO;
10327 }
10328
Eilon Greensteina18f5122009-08-12 08:23:26 +000010329 if (CHIP_IS_E1(bp))
10330 bp->dropless_fc = 0;
10331 else
10332 bp->dropless_fc = dropless_fc;
10333
Eilon Greenstein8d5726c2009-02-12 08:37:19 +000010334 bp->mrrs = mrrs;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -070010335
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010336 bp->tx_ring_size = MAX_TX_AVAIL;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010337
Eilon Greenstein7d323bf2009-11-09 06:09:35 +000010338 /* make sure that the numbers are in the right granularity */
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010339 bp->tx_ticks = (50 / BNX2X_BTR) * BNX2X_BTR;
10340 bp->rx_ticks = (25 / BNX2X_BTR) * BNX2X_BTR;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010341
Michal Schmidtfc543632012-02-14 09:05:46 +000010342 bp->current_interval = CHIP_REV_IS_SLOW(bp) ? 5*HZ : HZ;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010343
10344 init_timer(&bp->timer);
10345 bp->timer.expires = jiffies + bp->current_interval;
10346 bp->timer.data = (unsigned long) bp;
10347 bp->timer.function = bnx2x_timer;
10348
Shmulik Ravid785b9b12010-12-30 06:27:03 +000010349 bnx2x_dcbx_set_state(bp, true, BNX2X_DCBX_ENABLED_ON_NEG_ON);
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +000010350 bnx2x_dcbx_init_params(bp);
10351
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010352#ifdef BCM_CNIC
10353 if (CHIP_IS_E1x(bp))
10354 bp->cnic_base_cl_id = FP_SB_MAX_E1x;
10355 else
10356 bp->cnic_base_cl_id = FP_SB_MAX_E2;
10357#endif
10358
Ariel Elior6383c0b2011-07-14 08:31:57 +000010359 /* multiple tx priority */
10360 if (CHIP_IS_E1x(bp))
10361 bp->max_cos = BNX2X_MULTI_TX_COS_E1X;
10362 if (CHIP_IS_E2(bp) || CHIP_IS_E3A0(bp))
10363 bp->max_cos = BNX2X_MULTI_TX_COS_E2_E3A0;
10364 if (CHIP_IS_E3B0(bp))
10365 bp->max_cos = BNX2X_MULTI_TX_COS_E3B0;
10366
Dmitry Kravkovfe603b42012-02-20 09:59:11 +000010367 bp->gro_check = bnx2x_need_gro_check(bp->dev->mtu);
10368
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010369 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010370}
10371
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010372
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +000010373/****************************************************************************
10374* General service functions
10375****************************************************************************/
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010376
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010377/*
10378 * net_device service functions
10379 */
10380
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070010381/* called with rtnl_lock */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010382static int bnx2x_open(struct net_device *dev)
10383{
10384 struct bnx2x *bp = netdev_priv(dev);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +000010385 bool global = false;
10386 int other_engine = BP_PATH(bp) ? 0 : 1;
Ariel Elior889b9af2012-01-26 06:01:51 +000010387 bool other_load_status, load_status;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010388
Mintz Yuval1355b702012-02-15 02:10:22 +000010389 bp->stats_init = true;
10390
Eilon Greenstein6eccabb2009-01-22 03:37:48 +000010391 netif_carrier_off(dev);
10392
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010393 bnx2x_set_power_state(bp, PCI_D0);
10394
Ariel Elior889b9af2012-01-26 06:01:51 +000010395 other_load_status = bnx2x_get_load_status(bp, other_engine);
10396 load_status = bnx2x_get_load_status(bp, BP_PATH(bp));
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000010397
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +000010398 /*
10399 * If parity had happen during the unload, then attentions
10400 * and/or RECOVERY_IN_PROGRES may still be set. In this case we
10401 * want the first function loaded on the current engine to
10402 * complete the recovery.
10403 */
10404 if (!bnx2x_reset_is_done(bp, BP_PATH(bp)) ||
10405 bnx2x_chk_parity_attn(bp, &global, true))
10406 do {
10407 /*
10408 * If there are attentions and they are in a global
10409 * blocks, set the GLOBAL_RESET bit regardless whether
10410 * it will be this function that will complete the
10411 * recovery or not.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000010412 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +000010413 if (global)
10414 bnx2x_set_reset_global(bp);
10415
10416 /*
10417 * Only the first function on the current engine should
10418 * try to recover in open. In case of attentions in
10419 * global blocks only the first in the chip should try
10420 * to recover.
10421 */
Ariel Elior889b9af2012-01-26 06:01:51 +000010422 if ((!load_status &&
10423 (!global || !other_load_status)) &&
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +000010424 bnx2x_trylock_leader_lock(bp) &&
10425 !bnx2x_leader_reset(bp)) {
10426 netdev_info(bp->dev, "Recovered in open\n");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000010427 break;
10428 }
10429
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +000010430 /* recovery has failed... */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000010431 bnx2x_set_power_state(bp, PCI_D3hot);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +000010432 bp->recovery_state = BNX2X_RECOVERY_FAILED;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000010433
Merav Sicron51c1a582012-03-18 10:33:38 +000010434 BNX2X_ERR("Recovery flow hasn't been properly completed yet. Try again later.\n"
10435 "If you still see this message after a few retries then power cycle is required.\n");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000010436
10437 return -EAGAIN;
10438 } while (0);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000010439
10440 bp->recovery_state = BNX2X_RECOVERY_DONE;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070010441 return bnx2x_nic_load(bp, LOAD_OPEN);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010442}
10443
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070010444/* called with rtnl_lock */
Michal Schmidt56ad3152012-02-16 02:38:48 +000010445static int bnx2x_close(struct net_device *dev)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010446{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010447 struct bnx2x *bp = netdev_priv(dev);
10448
10449 /* Unload the driver, release IRQs */
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070010450 bnx2x_nic_unload(bp, UNLOAD_CLOSE);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +000010451
10452 /* Power off */
Vladislav Zolotarovd3dbfee2010-04-19 01:14:49 +000010453 bnx2x_set_power_state(bp, PCI_D3hot);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010454
10455 return 0;
10456}
10457
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010458static inline int bnx2x_init_mcast_macs_list(struct bnx2x *bp,
10459 struct bnx2x_mcast_ramrod_params *p)
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080010460{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010461 int mc_count = netdev_mc_count(bp->dev);
10462 struct bnx2x_mcast_list_elem *mc_mac =
10463 kzalloc(sizeof(*mc_mac) * mc_count, GFP_ATOMIC);
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080010464 struct netdev_hw_addr *ha;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080010465
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010466 if (!mc_mac)
10467 return -ENOMEM;
10468
10469 INIT_LIST_HEAD(&p->mcast_list);
10470
10471 netdev_for_each_mc_addr(ha, bp->dev) {
10472 mc_mac->mac = bnx2x_mc_addr(ha);
10473 list_add_tail(&mc_mac->link, &p->mcast_list);
10474 mc_mac++;
10475 }
10476
10477 p->mcast_list_len = mc_count;
10478
10479 return 0;
10480}
10481
10482static inline void bnx2x_free_mcast_macs_list(
10483 struct bnx2x_mcast_ramrod_params *p)
10484{
10485 struct bnx2x_mcast_list_elem *mc_mac =
10486 list_first_entry(&p->mcast_list, struct bnx2x_mcast_list_elem,
10487 link);
10488
10489 WARN_ON(!mc_mac);
10490 kfree(mc_mac);
10491}
10492
10493/**
10494 * bnx2x_set_uc_list - configure a new unicast MACs list.
10495 *
10496 * @bp: driver handle
10497 *
10498 * We will use zero (0) as a MAC type for these MACs.
10499 */
10500static inline int bnx2x_set_uc_list(struct bnx2x *bp)
10501{
10502 int rc;
10503 struct net_device *dev = bp->dev;
10504 struct netdev_hw_addr *ha;
10505 struct bnx2x_vlan_mac_obj *mac_obj = &bp->fp->mac_obj;
10506 unsigned long ramrod_flags = 0;
10507
10508 /* First schedule a cleanup up of old configuration */
10509 rc = bnx2x_del_all_macs(bp, mac_obj, BNX2X_UC_LIST_MAC, false);
10510 if (rc < 0) {
10511 BNX2X_ERR("Failed to schedule DELETE operations: %d\n", rc);
10512 return rc;
10513 }
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080010514
10515 netdev_for_each_uc_addr(ha, dev) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010516 rc = bnx2x_set_mac_one(bp, bnx2x_uc_addr(ha), mac_obj, true,
10517 BNX2X_UC_LIST_MAC, &ramrod_flags);
10518 if (rc < 0) {
10519 BNX2X_ERR("Failed to schedule ADD operations: %d\n",
10520 rc);
10521 return rc;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080010522 }
10523 }
10524
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010525 /* Execute the pending commands */
10526 __set_bit(RAMROD_CONT, &ramrod_flags);
10527 return bnx2x_set_mac_one(bp, NULL, mac_obj, false /* don't care */,
10528 BNX2X_UC_LIST_MAC, &ramrod_flags);
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080010529}
10530
10531static inline int bnx2x_set_mc_list(struct bnx2x *bp)
10532{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010533 struct net_device *dev = bp->dev;
Yuval Mintz3b603062012-03-18 10:33:39 +000010534 struct bnx2x_mcast_ramrod_params rparam = {NULL};
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010535 int rc = 0;
10536
10537 rparam.mcast_obj = &bp->mcast_obj;
10538
10539 /* first, clear all configured multicast MACs */
10540 rc = bnx2x_config_mcast(bp, &rparam, BNX2X_MCAST_CMD_DEL);
10541 if (rc < 0) {
Merav Sicron51c1a582012-03-18 10:33:38 +000010542 BNX2X_ERR("Failed to clear multicast configuration: %d\n", rc);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010543 return rc;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080010544 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010545
10546 /* then, configure a new MACs list */
10547 if (netdev_mc_count(dev)) {
10548 rc = bnx2x_init_mcast_macs_list(bp, &rparam);
10549 if (rc) {
Merav Sicron51c1a582012-03-18 10:33:38 +000010550 BNX2X_ERR("Failed to create multicast MACs list: %d\n",
10551 rc);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010552 return rc;
10553 }
10554
10555 /* Now add the new MACs */
10556 rc = bnx2x_config_mcast(bp, &rparam,
10557 BNX2X_MCAST_CMD_ADD);
10558 if (rc < 0)
Merav Sicron51c1a582012-03-18 10:33:38 +000010559 BNX2X_ERR("Failed to set a new multicast configuration: %d\n",
10560 rc);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010561
10562 bnx2x_free_mcast_macs_list(&rparam);
10563 }
10564
10565 return rc;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080010566}
10567
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010568
10569/* If bp->state is OPEN, should be called with netif_addr_lock_bh() */
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +000010570void bnx2x_set_rx_mode(struct net_device *dev)
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010571{
10572 struct bnx2x *bp = netdev_priv(dev);
10573 u32 rx_mode = BNX2X_RX_MODE_NORMAL;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010574
10575 if (bp->state != BNX2X_STATE_OPEN) {
10576 DP(NETIF_MSG_IFUP, "state is %x, returning\n", bp->state);
10577 return;
10578 }
10579
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010580 DP(NETIF_MSG_IFUP, "dev->flags = %x\n", bp->dev->flags);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010581
10582 if (dev->flags & IFF_PROMISC)
10583 rx_mode = BNX2X_RX_MODE_PROMISC;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010584 else if ((dev->flags & IFF_ALLMULTI) ||
10585 ((netdev_mc_count(dev) > BNX2X_MAX_MULTICAST) &&
10586 CHIP_IS_E1(bp)))
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010587 rx_mode = BNX2X_RX_MODE_ALLMULTI;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080010588 else {
10589 /* some multicasts */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010590 if (bnx2x_set_mc_list(bp) < 0)
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080010591 rx_mode = BNX2X_RX_MODE_ALLMULTI;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010592
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010593 if (bnx2x_set_uc_list(bp) < 0)
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080010594 rx_mode = BNX2X_RX_MODE_PROMISC;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010595 }
10596
10597 bp->rx_mode = rx_mode;
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000010598#ifdef BCM_CNIC
10599 /* handle ISCSI SD mode */
10600 if (IS_MF_ISCSI_SD(bp))
10601 bp->rx_mode = BNX2X_RX_MODE_NONE;
10602#endif
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010603
10604 /* Schedule the rx_mode command */
10605 if (test_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state)) {
10606 set_bit(BNX2X_FILTER_RX_MODE_SCHED, &bp->sp_state);
10607 return;
10608 }
10609
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010610 bnx2x_set_storm_rx_mode(bp);
10611}
10612
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010613/* called with rtnl_lock */
Eilon Greenstein01cd4522009-08-12 08:23:08 +000010614static int bnx2x_mdio_read(struct net_device *netdev, int prtad,
10615 int devad, u16 addr)
10616{
10617 struct bnx2x *bp = netdev_priv(netdev);
10618 u16 value;
10619 int rc;
Eilon Greenstein01cd4522009-08-12 08:23:08 +000010620
10621 DP(NETIF_MSG_LINK, "mdio_read: prtad 0x%x, devad 0x%x, addr 0x%x\n",
10622 prtad, devad, addr);
10623
Eilon Greenstein01cd4522009-08-12 08:23:08 +000010624 /* The HW expects different devad if CL22 is used */
10625 devad = (devad == MDIO_DEVAD_NONE) ? DEFAULT_PHY_DEV_ADDR : devad;
10626
10627 bnx2x_acquire_phy_lock(bp);
Yaniv Rosnere10bc842010-09-07 11:40:50 +000010628 rc = bnx2x_phy_read(&bp->link_params, prtad, devad, addr, &value);
Eilon Greenstein01cd4522009-08-12 08:23:08 +000010629 bnx2x_release_phy_lock(bp);
10630 DP(NETIF_MSG_LINK, "mdio_read_val 0x%x rc = 0x%x\n", value, rc);
10631
10632 if (!rc)
10633 rc = value;
10634 return rc;
10635}
10636
10637/* called with rtnl_lock */
10638static int bnx2x_mdio_write(struct net_device *netdev, int prtad, int devad,
10639 u16 addr, u16 value)
10640{
10641 struct bnx2x *bp = netdev_priv(netdev);
Eilon Greenstein01cd4522009-08-12 08:23:08 +000010642 int rc;
10643
Merav Sicron51c1a582012-03-18 10:33:38 +000010644 DP(NETIF_MSG_LINK,
10645 "mdio_write: prtad 0x%x, devad 0x%x, addr 0x%x, value 0x%x\n",
10646 prtad, devad, addr, value);
Eilon Greenstein01cd4522009-08-12 08:23:08 +000010647
Eilon Greenstein01cd4522009-08-12 08:23:08 +000010648 /* The HW expects different devad if CL22 is used */
10649 devad = (devad == MDIO_DEVAD_NONE) ? DEFAULT_PHY_DEV_ADDR : devad;
10650
10651 bnx2x_acquire_phy_lock(bp);
Yaniv Rosnere10bc842010-09-07 11:40:50 +000010652 rc = bnx2x_phy_write(&bp->link_params, prtad, devad, addr, value);
Eilon Greenstein01cd4522009-08-12 08:23:08 +000010653 bnx2x_release_phy_lock(bp);
10654 return rc;
10655}
10656
10657/* called with rtnl_lock */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010658static int bnx2x_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
10659{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010660 struct bnx2x *bp = netdev_priv(dev);
Eilon Greenstein01cd4522009-08-12 08:23:08 +000010661 struct mii_ioctl_data *mdio = if_mii(ifr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010662
Eilon Greenstein01cd4522009-08-12 08:23:08 +000010663 DP(NETIF_MSG_LINK, "ioctl: phy id 0x%x, reg 0x%x, val_in 0x%x\n",
10664 mdio->phy_id, mdio->reg_num, mdio->val_in);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010665
Eilon Greenstein01cd4522009-08-12 08:23:08 +000010666 if (!netif_running(dev))
10667 return -EAGAIN;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010668
Eilon Greenstein01cd4522009-08-12 08:23:08 +000010669 return mdio_mii_ioctl(&bp->mdio, mdio, cmd);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010670}
10671
Alexey Dobriyan257ddbd2010-01-27 10:17:41 +000010672#ifdef CONFIG_NET_POLL_CONTROLLER
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010673static void poll_bnx2x(struct net_device *dev)
10674{
10675 struct bnx2x *bp = netdev_priv(dev);
10676
10677 disable_irq(bp->pdev->irq);
10678 bnx2x_interrupt(bp->pdev->irq, dev);
10679 enable_irq(bp->pdev->irq);
10680}
10681#endif
10682
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000010683static int bnx2x_validate_addr(struct net_device *dev)
10684{
10685 struct bnx2x *bp = netdev_priv(dev);
10686
Merav Sicron51c1a582012-03-18 10:33:38 +000010687 if (!bnx2x_is_valid_ether_addr(bp, dev->dev_addr)) {
10688 BNX2X_ERR("Non-valid Ethernet address\n");
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000010689 return -EADDRNOTAVAIL;
Merav Sicron51c1a582012-03-18 10:33:38 +000010690 }
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000010691 return 0;
10692}
10693
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080010694static const struct net_device_ops bnx2x_netdev_ops = {
10695 .ndo_open = bnx2x_open,
10696 .ndo_stop = bnx2x_close,
10697 .ndo_start_xmit = bnx2x_start_xmit,
Vladislav Zolotarov8307fa32010-12-13 05:44:09 +000010698 .ndo_select_queue = bnx2x_select_queue,
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080010699 .ndo_set_rx_mode = bnx2x_set_rx_mode,
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080010700 .ndo_set_mac_address = bnx2x_change_mac_addr,
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000010701 .ndo_validate_addr = bnx2x_validate_addr,
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080010702 .ndo_do_ioctl = bnx2x_ioctl,
10703 .ndo_change_mtu = bnx2x_change_mtu,
Michał Mirosław66371c42011-04-12 09:38:23 +000010704 .ndo_fix_features = bnx2x_fix_features,
10705 .ndo_set_features = bnx2x_set_features,
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080010706 .ndo_tx_timeout = bnx2x_tx_timeout,
Alexey Dobriyan257ddbd2010-01-27 10:17:41 +000010707#ifdef CONFIG_NET_POLL_CONTROLLER
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080010708 .ndo_poll_controller = poll_bnx2x,
10709#endif
Ariel Elior6383c0b2011-07-14 08:31:57 +000010710 .ndo_setup_tc = bnx2x_setup_tc,
10711
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000010712#if defined(NETDEV_FCOE_WWNN) && defined(BCM_CNIC)
10713 .ndo_fcoe_get_wwn = bnx2x_fcoe_get_wwn,
10714#endif
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080010715};
10716
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010717static inline int bnx2x_set_coherency_mask(struct bnx2x *bp)
10718{
10719 struct device *dev = &bp->pdev->dev;
10720
10721 if (dma_set_mask(dev, DMA_BIT_MASK(64)) == 0) {
10722 bp->flags |= USING_DAC_FLAG;
10723 if (dma_set_coherent_mask(dev, DMA_BIT_MASK(64)) != 0) {
Merav Sicron51c1a582012-03-18 10:33:38 +000010724 dev_err(dev, "dma_set_coherent_mask failed, aborting\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010725 return -EIO;
10726 }
10727 } else if (dma_set_mask(dev, DMA_BIT_MASK(32)) != 0) {
10728 dev_err(dev, "System does not support DMA, aborting\n");
10729 return -EIO;
10730 }
10731
10732 return 0;
10733}
10734
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010735static int __devinit bnx2x_init_dev(struct pci_dev *pdev,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010736 struct net_device *dev,
10737 unsigned long board_type)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010738{
10739 struct bnx2x *bp;
10740 int rc;
Ariel Eliorc22610d02012-01-26 06:01:47 +000010741 u32 pci_cfg_dword;
Ariel Elior65087cf2012-01-23 07:31:55 +000010742 bool chip_is_e1x = (board_type == BCM57710 ||
10743 board_type == BCM57711 ||
10744 board_type == BCM57711E);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010745
10746 SET_NETDEV_DEV(dev, &pdev->dev);
10747 bp = netdev_priv(dev);
10748
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010749 bp->dev = dev;
10750 bp->pdev = pdev;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010751 bp->flags = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010752
10753 rc = pci_enable_device(pdev);
10754 if (rc) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000010755 dev_err(&bp->pdev->dev,
10756 "Cannot enable PCI device, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010757 goto err_out;
10758 }
10759
10760 if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000010761 dev_err(&bp->pdev->dev,
10762 "Cannot find PCI device base address, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010763 rc = -ENODEV;
10764 goto err_out_disable;
10765 }
10766
10767 if (!(pci_resource_flags(pdev, 2) & IORESOURCE_MEM)) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000010768 dev_err(&bp->pdev->dev, "Cannot find second PCI device"
10769 " base address, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010770 rc = -ENODEV;
10771 goto err_out_disable;
10772 }
10773
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010774 if (atomic_read(&pdev->enable_cnt) == 1) {
10775 rc = pci_request_regions(pdev, DRV_MODULE_NAME);
10776 if (rc) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000010777 dev_err(&bp->pdev->dev,
10778 "Cannot obtain PCI resources, aborting\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010779 goto err_out_disable;
10780 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010781
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010782 pci_set_master(pdev);
10783 pci_save_state(pdev);
10784 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010785
10786 bp->pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
10787 if (bp->pm_cap == 0) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000010788 dev_err(&bp->pdev->dev,
10789 "Cannot find power management capability, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010790 rc = -EIO;
10791 goto err_out_release;
10792 }
10793
Jon Mason77c98e62011-06-27 07:45:12 +000010794 if (!pci_is_pcie(pdev)) {
Merav Sicron51c1a582012-03-18 10:33:38 +000010795 dev_err(&bp->pdev->dev, "Not PCI Express, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010796 rc = -EIO;
10797 goto err_out_release;
10798 }
10799
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010800 rc = bnx2x_set_coherency_mask(bp);
10801 if (rc)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010802 goto err_out_release;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010803
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010804 dev->mem_start = pci_resource_start(pdev, 0);
10805 dev->base_addr = dev->mem_start;
10806 dev->mem_end = pci_resource_end(pdev, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010807
10808 dev->irq = pdev->irq;
10809
Arjan van de Ven275f1652008-10-20 21:42:39 -070010810 bp->regview = pci_ioremap_bar(pdev, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010811 if (!bp->regview) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000010812 dev_err(&bp->pdev->dev,
10813 "Cannot map register space, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010814 rc = -ENOMEM;
10815 goto err_out_release;
10816 }
10817
Ariel Eliorc22610d02012-01-26 06:01:47 +000010818 /* In E1/E1H use pci device function given by kernel.
10819 * In E2/E3 read physical function from ME register since these chips
10820 * support Physical Device Assignment where kernel BDF maybe arbitrary
10821 * (depending on hypervisor).
10822 */
10823 if (chip_is_e1x)
10824 bp->pf_num = PCI_FUNC(pdev->devfn);
10825 else {/* chip is E2/3*/
10826 pci_read_config_dword(bp->pdev,
10827 PCICFG_ME_REGISTER, &pci_cfg_dword);
10828 bp->pf_num = (u8)((pci_cfg_dword & ME_REG_ABS_PF_NUM) >>
10829 ME_REG_ABS_PF_NUM_SHIFT);
10830 }
Merav Sicron51c1a582012-03-18 10:33:38 +000010831 BNX2X_DEV_INFO("me reg PF num: %d\n", bp->pf_num);
Ariel Eliorc22610d02012-01-26 06:01:47 +000010832
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010833 bnx2x_set_power_state(bp, PCI_D0);
10834
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010835 /* clean indirect addresses */
10836 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS,
10837 PCICFG_VENDOR_ID_OFFSET);
David S. Miller8decf862011-09-22 03:23:13 -040010838 /*
10839 * Clean the following indirect addresses for all functions since it
David S. Miller823dcd22011-08-20 10:39:12 -070010840 * is not used by the driver.
10841 */
10842 REG_WR(bp, PXP2_REG_PGL_ADDR_88_F0, 0);
10843 REG_WR(bp, PXP2_REG_PGL_ADDR_8C_F0, 0);
10844 REG_WR(bp, PXP2_REG_PGL_ADDR_90_F0, 0);
10845 REG_WR(bp, PXP2_REG_PGL_ADDR_94_F0, 0);
David S. Miller8decf862011-09-22 03:23:13 -040010846
Ariel Elior65087cf2012-01-23 07:31:55 +000010847 if (chip_is_e1x) {
David S. Miller8decf862011-09-22 03:23:13 -040010848 REG_WR(bp, PXP2_REG_PGL_ADDR_88_F1, 0);
10849 REG_WR(bp, PXP2_REG_PGL_ADDR_8C_F1, 0);
10850 REG_WR(bp, PXP2_REG_PGL_ADDR_90_F1, 0);
10851 REG_WR(bp, PXP2_REG_PGL_ADDR_94_F1, 0);
10852 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010853
Shmulik Ravid21894002011-07-24 03:57:04 +000010854 /*
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010855 * Enable internal target-read (in case we are probed after PF FLR).
Shmulik Ravid21894002011-07-24 03:57:04 +000010856 * Must be done prior to any BAR read access. Only for 57712 and up
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010857 */
Ariel Elior65087cf2012-01-23 07:31:55 +000010858 if (!chip_is_e1x)
Shmulik Ravid21894002011-07-24 03:57:04 +000010859 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_TARGET_READ, 1);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010860
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000010861 /* Reset the load counter */
Ariel Elior889b9af2012-01-26 06:01:51 +000010862 bnx2x_clear_load_status(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000010863
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010864 dev->watchdog_timeo = TX_TIMEOUT;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010865
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080010866 dev->netdev_ops = &bnx2x_netdev_ops;
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +000010867 bnx2x_set_ethtool_ops(dev);
Michał Mirosław66371c42011-04-12 09:38:23 +000010868
Jiri Pirko01789342011-08-16 06:29:00 +000010869 dev->priv_flags |= IFF_UNICAST_FLT;
10870
Michał Mirosław66371c42011-04-12 09:38:23 +000010871 dev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
Dmitry Kravkov621b4d62012-02-20 09:59:08 +000010872 NETIF_F_TSO | NETIF_F_TSO_ECN | NETIF_F_TSO6 |
10873 NETIF_F_RXCSUM | NETIF_F_LRO | NETIF_F_GRO |
10874 NETIF_F_RXHASH | NETIF_F_HW_VLAN_TX;
Michał Mirosław66371c42011-04-12 09:38:23 +000010875
10876 dev->vlan_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
10877 NETIF_F_TSO | NETIF_F_TSO_ECN | NETIF_F_TSO6 | NETIF_F_HIGHDMA;
10878
10879 dev->features |= dev->hw_features | NETIF_F_HW_VLAN_RX;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010880 if (bp->flags & USING_DAC_FLAG)
10881 dev->features |= NETIF_F_HIGHDMA;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010882
Mahesh Bandewar538dd2e2011-05-13 15:08:49 +000010883 /* Add Loopback capability to the device */
10884 dev->hw_features |= NETIF_F_LOOPBACK;
10885
Shmulik Ravid98507672011-02-28 12:19:55 -080010886#ifdef BCM_DCBNL
Shmulik Ravid785b9b12010-12-30 06:27:03 +000010887 dev->dcbnl_ops = &bnx2x_dcbnl_ops;
10888#endif
10889
Eilon Greenstein01cd4522009-08-12 08:23:08 +000010890 /* get_port_hwinfo() will set prtad and mmds properly */
10891 bp->mdio.prtad = MDIO_PRTAD_NONE;
10892 bp->mdio.mmds = 0;
10893 bp->mdio.mode_support = MDIO_SUPPORTS_C45 | MDIO_EMULATE_C22;
10894 bp->mdio.dev = dev;
10895 bp->mdio.mdio_read = bnx2x_mdio_read;
10896 bp->mdio.mdio_write = bnx2x_mdio_write;
10897
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010898 return 0;
10899
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010900err_out_release:
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010901 if (atomic_read(&pdev->enable_cnt) == 1)
10902 pci_release_regions(pdev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010903
10904err_out_disable:
10905 pci_disable_device(pdev);
10906 pci_set_drvdata(pdev, NULL);
10907
10908err_out:
10909 return rc;
10910}
10911
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000010912static void __devinit bnx2x_get_pcie_width_speed(struct bnx2x *bp,
10913 int *width, int *speed)
Eliezer Tamir25047952008-02-28 11:50:16 -080010914{
10915 u32 val = REG_RD(bp, PCICFG_OFFSET + PCICFG_LINK_CONTROL);
10916
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000010917 *width = (val & PCICFG_LINK_WIDTH) >> PCICFG_LINK_WIDTH_SHIFT;
10918
10919 /* return value of 1=2.5GHz 2=5GHz */
10920 *speed = (val & PCICFG_LINK_SPEED) >> PCICFG_LINK_SPEED_SHIFT;
Eliezer Tamir25047952008-02-28 11:50:16 -080010921}
10922
Dmitry Kravkov6891dd22010-08-03 21:49:40 +000010923static int bnx2x_check_firmware(struct bnx2x *bp)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070010924{
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000010925 const struct firmware *firmware = bp->firmware;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070010926 struct bnx2x_fw_file_hdr *fw_hdr;
10927 struct bnx2x_fw_file_section *sections;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070010928 u32 offset, len, num_ops;
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000010929 u16 *ops_offsets;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070010930 int i;
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000010931 const u8 *fw_ver;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070010932
Merav Sicron51c1a582012-03-18 10:33:38 +000010933 if (firmware->size < sizeof(struct bnx2x_fw_file_hdr)) {
10934 BNX2X_ERR("Wrong FW size\n");
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070010935 return -EINVAL;
Merav Sicron51c1a582012-03-18 10:33:38 +000010936 }
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070010937
10938 fw_hdr = (struct bnx2x_fw_file_hdr *)firmware->data;
10939 sections = (struct bnx2x_fw_file_section *)fw_hdr;
10940
10941 /* Make sure none of the offsets and sizes make us read beyond
10942 * the end of the firmware data */
10943 for (i = 0; i < sizeof(*fw_hdr) / sizeof(*sections); i++) {
10944 offset = be32_to_cpu(sections[i].offset);
10945 len = be32_to_cpu(sections[i].len);
10946 if (offset + len > firmware->size) {
Merav Sicron51c1a582012-03-18 10:33:38 +000010947 BNX2X_ERR("Section %d length is out of bounds\n", i);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070010948 return -EINVAL;
10949 }
10950 }
10951
10952 /* Likewise for the init_ops offsets */
10953 offset = be32_to_cpu(fw_hdr->init_ops_offsets.offset);
10954 ops_offsets = (u16 *)(firmware->data + offset);
10955 num_ops = be32_to_cpu(fw_hdr->init_ops.len) / sizeof(struct raw_op);
10956
10957 for (i = 0; i < be32_to_cpu(fw_hdr->init_ops_offsets.len) / 2; i++) {
10958 if (be16_to_cpu(ops_offsets[i]) > num_ops) {
Merav Sicron51c1a582012-03-18 10:33:38 +000010959 BNX2X_ERR("Section offset %d is out of bounds\n", i);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070010960 return -EINVAL;
10961 }
10962 }
10963
10964 /* Check FW version */
10965 offset = be32_to_cpu(fw_hdr->fw_version.offset);
10966 fw_ver = firmware->data + offset;
10967 if ((fw_ver[0] != BCM_5710_FW_MAJOR_VERSION) ||
10968 (fw_ver[1] != BCM_5710_FW_MINOR_VERSION) ||
10969 (fw_ver[2] != BCM_5710_FW_REVISION_VERSION) ||
10970 (fw_ver[3] != BCM_5710_FW_ENGINEERING_VERSION)) {
Merav Sicron51c1a582012-03-18 10:33:38 +000010971 BNX2X_ERR("Bad FW version:%d.%d.%d.%d. Should be %d.%d.%d.%d\n",
10972 fw_ver[0], fw_ver[1], fw_ver[2], fw_ver[3],
10973 BCM_5710_FW_MAJOR_VERSION,
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070010974 BCM_5710_FW_MINOR_VERSION,
10975 BCM_5710_FW_REVISION_VERSION,
10976 BCM_5710_FW_ENGINEERING_VERSION);
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000010977 return -EINVAL;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070010978 }
10979
10980 return 0;
10981}
10982
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000010983static inline void be32_to_cpu_n(const u8 *_source, u8 *_target, u32 n)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070010984{
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000010985 const __be32 *source = (const __be32 *)_source;
10986 u32 *target = (u32 *)_target;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070010987 u32 i;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070010988
10989 for (i = 0; i < n/4; i++)
10990 target[i] = be32_to_cpu(source[i]);
10991}
10992
10993/*
10994 Ops array is stored in the following format:
10995 {op(8bit), offset(24bit, big endian), data(32bit, big endian)}
10996 */
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000010997static inline void bnx2x_prep_ops(const u8 *_source, u8 *_target, u32 n)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070010998{
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000010999 const __be32 *source = (const __be32 *)_source;
11000 struct raw_op *target = (struct raw_op *)_target;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011001 u32 i, j, tmp;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011002
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000011003 for (i = 0, j = 0; i < n/8; i++, j += 2) {
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011004 tmp = be32_to_cpu(source[j]);
11005 target[i].op = (tmp >> 24) & 0xff;
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000011006 target[i].offset = tmp & 0xffffff;
11007 target[i].raw_data = be32_to_cpu(source[j + 1]);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011008 }
11009}
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000011010
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011011/**
11012 * IRO array is stored in the following format:
11013 * {base(24bit), m1(16bit), m2(16bit), m3(16bit), size(16bit) }
11014 */
11015static inline void bnx2x_prep_iro(const u8 *_source, u8 *_target, u32 n)
11016{
11017 const __be32 *source = (const __be32 *)_source;
11018 struct iro *target = (struct iro *)_target;
11019 u32 i, j, tmp;
11020
11021 for (i = 0, j = 0; i < n/sizeof(struct iro); i++) {
11022 target[i].base = be32_to_cpu(source[j]);
11023 j++;
11024 tmp = be32_to_cpu(source[j]);
11025 target[i].m1 = (tmp >> 16) & 0xffff;
11026 target[i].m2 = tmp & 0xffff;
11027 j++;
11028 tmp = be32_to_cpu(source[j]);
11029 target[i].m3 = (tmp >> 16) & 0xffff;
11030 target[i].size = tmp & 0xffff;
11031 j++;
11032 }
11033}
11034
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000011035static inline void be16_to_cpu_n(const u8 *_source, u8 *_target, u32 n)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011036{
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000011037 const __be16 *source = (const __be16 *)_source;
11038 u16 *target = (u16 *)_target;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011039 u32 i;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011040
11041 for (i = 0; i < n/2; i++)
11042 target[i] = be16_to_cpu(source[i]);
11043}
11044
Joe Perches7995c642010-02-17 15:01:52 +000011045#define BNX2X_ALLOC_AND_SET(arr, lbl, func) \
11046do { \
11047 u32 len = be32_to_cpu(fw_hdr->arr.len); \
11048 bp->arr = kmalloc(len, GFP_KERNEL); \
Joe Perchese404dec2012-01-29 12:56:23 +000011049 if (!bp->arr) \
Joe Perches7995c642010-02-17 15:01:52 +000011050 goto lbl; \
Joe Perches7995c642010-02-17 15:01:52 +000011051 func(bp->firmware->data + be32_to_cpu(fw_hdr->arr.offset), \
11052 (u8 *)bp->arr, len); \
11053} while (0)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011054
Yuval Mintz3b603062012-03-18 10:33:39 +000011055static int bnx2x_init_firmware(struct bnx2x *bp)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011056{
Michal Schmidtc0ea4522012-03-15 14:08:29 +000011057 const char *fw_file_name;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011058 struct bnx2x_fw_file_hdr *fw_hdr;
Ben Hutchings45229b42009-11-07 11:53:39 +000011059 int rc;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011060
Michal Schmidtc0ea4522012-03-15 14:08:29 +000011061 if (bp->firmware)
11062 return 0;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011063
Michal Schmidtc0ea4522012-03-15 14:08:29 +000011064 if (CHIP_IS_E1(bp))
11065 fw_file_name = FW_FILE_NAME_E1;
11066 else if (CHIP_IS_E1H(bp))
11067 fw_file_name = FW_FILE_NAME_E1H;
11068 else if (!CHIP_IS_E1x(bp))
11069 fw_file_name = FW_FILE_NAME_E2;
11070 else {
11071 BNX2X_ERR("Unsupported chip revision\n");
11072 return -EINVAL;
11073 }
11074 BNX2X_DEV_INFO("Loading %s\n", fw_file_name);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011075
Michal Schmidtc0ea4522012-03-15 14:08:29 +000011076 rc = request_firmware(&bp->firmware, fw_file_name, &bp->pdev->dev);
11077 if (rc) {
11078 BNX2X_ERR("Can't load firmware file %s\n",
11079 fw_file_name);
11080 goto request_firmware_exit;
11081 }
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011082
Michal Schmidtc0ea4522012-03-15 14:08:29 +000011083 rc = bnx2x_check_firmware(bp);
11084 if (rc) {
11085 BNX2X_ERR("Corrupt firmware file %s\n", fw_file_name);
11086 goto request_firmware_exit;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011087 }
11088
11089 fw_hdr = (struct bnx2x_fw_file_hdr *)bp->firmware->data;
11090
11091 /* Initialize the pointers to the init arrays */
11092 /* Blob */
11093 BNX2X_ALLOC_AND_SET(init_data, request_firmware_exit, be32_to_cpu_n);
11094
11095 /* Opcodes */
11096 BNX2X_ALLOC_AND_SET(init_ops, init_ops_alloc_err, bnx2x_prep_ops);
11097
11098 /* Offsets */
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000011099 BNX2X_ALLOC_AND_SET(init_ops_offsets, init_offsets_alloc_err,
11100 be16_to_cpu_n);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011101
11102 /* STORMs firmware */
Eilon Greenstein573f2032009-08-12 08:24:14 +000011103 INIT_TSEM_INT_TABLE_DATA(bp) = bp->firmware->data +
11104 be32_to_cpu(fw_hdr->tsem_int_table_data.offset);
11105 INIT_TSEM_PRAM_DATA(bp) = bp->firmware->data +
11106 be32_to_cpu(fw_hdr->tsem_pram_data.offset);
11107 INIT_USEM_INT_TABLE_DATA(bp) = bp->firmware->data +
11108 be32_to_cpu(fw_hdr->usem_int_table_data.offset);
11109 INIT_USEM_PRAM_DATA(bp) = bp->firmware->data +
11110 be32_to_cpu(fw_hdr->usem_pram_data.offset);
11111 INIT_XSEM_INT_TABLE_DATA(bp) = bp->firmware->data +
11112 be32_to_cpu(fw_hdr->xsem_int_table_data.offset);
11113 INIT_XSEM_PRAM_DATA(bp) = bp->firmware->data +
11114 be32_to_cpu(fw_hdr->xsem_pram_data.offset);
11115 INIT_CSEM_INT_TABLE_DATA(bp) = bp->firmware->data +
11116 be32_to_cpu(fw_hdr->csem_int_table_data.offset);
11117 INIT_CSEM_PRAM_DATA(bp) = bp->firmware->data +
11118 be32_to_cpu(fw_hdr->csem_pram_data.offset);
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011119 /* IRO */
11120 BNX2X_ALLOC_AND_SET(iro_arr, iro_alloc_err, bnx2x_prep_iro);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011121
11122 return 0;
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000011123
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011124iro_alloc_err:
11125 kfree(bp->init_ops_offsets);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011126init_offsets_alloc_err:
11127 kfree(bp->init_ops);
11128init_ops_alloc_err:
11129 kfree(bp->init_data);
11130request_firmware_exit:
11131 release_firmware(bp->firmware);
Michal Schmidt127d0a12012-03-15 14:08:28 +000011132 bp->firmware = NULL;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011133
11134 return rc;
11135}
11136
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011137static void bnx2x_release_firmware(struct bnx2x *bp)
11138{
11139 kfree(bp->init_ops_offsets);
11140 kfree(bp->init_ops);
11141 kfree(bp->init_data);
11142 release_firmware(bp->firmware);
Dmitry Kravkoveb2afd42011-11-15 12:07:33 +000011143 bp->firmware = NULL;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011144}
11145
11146
11147static struct bnx2x_func_sp_drv_ops bnx2x_func_sp_drv = {
11148 .init_hw_cmn_chip = bnx2x_init_hw_common_chip,
11149 .init_hw_cmn = bnx2x_init_hw_common,
11150 .init_hw_port = bnx2x_init_hw_port,
11151 .init_hw_func = bnx2x_init_hw_func,
11152
11153 .reset_hw_cmn = bnx2x_reset_common,
11154 .reset_hw_port = bnx2x_reset_port,
11155 .reset_hw_func = bnx2x_reset_func,
11156
11157 .gunzip_init = bnx2x_gunzip_init,
11158 .gunzip_end = bnx2x_gunzip_end,
11159
11160 .init_fw = bnx2x_init_firmware,
11161 .release_fw = bnx2x_release_firmware,
11162};
11163
11164void bnx2x__init_func_obj(struct bnx2x *bp)
11165{
11166 /* Prepare DMAE related driver resources */
11167 bnx2x_setup_dmae(bp);
11168
11169 bnx2x_init_func_obj(bp, &bp->func_obj,
11170 bnx2x_sp(bp, func_rdata),
11171 bnx2x_sp_mapping(bp, func_rdata),
11172 &bnx2x_func_sp_drv);
11173}
11174
11175/* must be called after sriov-enable */
Ariel Elior6383c0b2011-07-14 08:31:57 +000011176static inline int bnx2x_set_qm_cid_count(struct bnx2x *bp)
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011177{
Ariel Elior6383c0b2011-07-14 08:31:57 +000011178 int cid_count = BNX2X_L2_CID_COUNT(bp);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011179
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011180#ifdef BCM_CNIC
11181 cid_count += CNIC_CID_MAX;
11182#endif
11183 return roundup(cid_count, QM_CID_ROUND);
11184}
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011185
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011186/**
Ariel Elior6383c0b2011-07-14 08:31:57 +000011187 * bnx2x_get_num_none_def_sbs - return the number of none default SBs
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011188 *
11189 * @dev: pci device
11190 *
11191 */
Ariel Elior6383c0b2011-07-14 08:31:57 +000011192static inline int bnx2x_get_num_non_def_sbs(struct pci_dev *pdev)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011193{
11194 int pos;
11195 u16 control;
11196
11197 pos = pci_find_capability(pdev, PCI_CAP_ID_MSIX);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011198
Ariel Elior6383c0b2011-07-14 08:31:57 +000011199 /*
11200 * If MSI-X is not supported - return number of SBs needed to support
11201 * one fast path queue: one FP queue + SB for CNIC
11202 */
11203 if (!pos)
11204 return 1 + CNIC_PRESENT;
11205
11206 /*
11207 * The value in the PCI configuration space is the index of the last
11208 * entry, namely one less than the actual size of the table, which is
11209 * exactly what we want to return from this function: number of all SBs
11210 * without the default SB.
11211 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011212 pci_read_config_word(pdev, pos + PCI_MSI_FLAGS, &control);
Ariel Elior6383c0b2011-07-14 08:31:57 +000011213 return control & PCI_MSIX_FLAGS_QSIZE;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011214}
11215
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011216static int __devinit bnx2x_init_one(struct pci_dev *pdev,
11217 const struct pci_device_id *ent)
11218{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011219 struct net_device *dev = NULL;
11220 struct bnx2x *bp;
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000011221 int pcie_width, pcie_speed;
Ariel Elior6383c0b2011-07-14 08:31:57 +000011222 int rc, max_non_def_sbs;
11223 int rx_count, tx_count, rss_count;
11224 /*
11225 * An estimated maximum supported CoS number according to the chip
11226 * version.
11227 * We will try to roughly estimate the maximum number of CoSes this chip
11228 * may support in order to minimize the memory allocated for Tx
11229 * netdev_queue's. This number will be accurately calculated during the
11230 * initialization of bp->max_cos based on the chip versions AND chip
11231 * revision in the bnx2x_init_bp().
11232 */
11233 u8 max_cos_est = 0;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011234
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011235 switch (ent->driver_data) {
11236 case BCM57710:
11237 case BCM57711:
11238 case BCM57711E:
Ariel Elior6383c0b2011-07-14 08:31:57 +000011239 max_cos_est = BNX2X_MULTI_TX_COS_E1X;
11240 break;
11241
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011242 case BCM57712:
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011243 case BCM57712_MF:
Ariel Elior6383c0b2011-07-14 08:31:57 +000011244 max_cos_est = BNX2X_MULTI_TX_COS_E2_E3A0;
11245 break;
11246
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011247 case BCM57800:
11248 case BCM57800_MF:
11249 case BCM57810:
11250 case BCM57810_MF:
11251 case BCM57840:
11252 case BCM57840_MF:
Ariel Elior6383c0b2011-07-14 08:31:57 +000011253 max_cos_est = BNX2X_MULTI_TX_COS_E3B0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011254 break;
11255
11256 default:
11257 pr_err("Unknown board_type (%ld), aborting\n",
11258 ent->driver_data);
Vasiliy Kulikov870634b2010-11-14 10:08:34 +000011259 return -ENODEV;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011260 }
11261
Ariel Elior6383c0b2011-07-14 08:31:57 +000011262 max_non_def_sbs = bnx2x_get_num_non_def_sbs(pdev);
11263
11264 /* !!! FIXME !!!
11265 * Do not allow the maximum SB count to grow above 16
11266 * since Special CIDs starts from 16*BNX2X_MULTI_TX_COS=48.
11267 * We will use the FP_SB_MAX_E1x macro for this matter.
11268 */
11269 max_non_def_sbs = min_t(int, FP_SB_MAX_E1x, max_non_def_sbs);
11270
11271 WARN_ON(!max_non_def_sbs);
11272
11273 /* Maximum number of RSS queues: one IGU SB goes to CNIC */
11274 rss_count = max_non_def_sbs - CNIC_PRESENT;
11275
11276 /* Maximum number of netdev Rx queues: RSS + FCoE L2 */
11277 rx_count = rss_count + FCOE_PRESENT;
11278
11279 /*
11280 * Maximum number of netdev Tx queues:
11281 * Maximum TSS queues * Maximum supported number of CoS + FCoE L2
11282 */
11283 tx_count = MAX_TXQS_PER_COS * max_cos_est + FCOE_PRESENT;
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011284
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011285 /* dev zeroed in init_etherdev */
Ariel Elior6383c0b2011-07-14 08:31:57 +000011286 dev = alloc_etherdev_mqs(sizeof(*bp), tx_count, rx_count);
Joe Perches41de8d42012-01-29 13:47:52 +000011287 if (!dev)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011288 return -ENOMEM;
11289
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011290 bp = netdev_priv(dev);
Ariel Elior6383c0b2011-07-14 08:31:57 +000011291
Merav Sicron51c1a582012-03-18 10:33:38 +000011292 BNX2X_DEV_INFO("Allocated netdev with %d tx and %d rx queues\n",
Ariel Elior6383c0b2011-07-14 08:31:57 +000011293 tx_count, rx_count);
11294
11295 bp->igu_sb_cnt = max_non_def_sbs;
Joe Perches7995c642010-02-17 15:01:52 +000011296 bp->msg_enable = debug;
Eilon Greensteindf4770de2009-08-12 08:23:28 +000011297 pci_set_drvdata(pdev, dev);
11298
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011299 rc = bnx2x_init_dev(pdev, dev, ent->driver_data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011300 if (rc < 0) {
11301 free_netdev(dev);
11302 return rc;
11303 }
11304
Merav Sicron51c1a582012-03-18 10:33:38 +000011305 BNX2X_DEV_INFO("max_non_def_sbs %d\n", max_non_def_sbs);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011306
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011307 rc = bnx2x_init_bp(bp);
Eilon Greenstein693fc0d2009-01-14 06:43:52 +000011308 if (rc)
11309 goto init_one_exit;
11310
Ariel Elior6383c0b2011-07-14 08:31:57 +000011311 /*
11312 * Map doorbels here as we need the real value of bp->max_cos which
11313 * is initialized in bnx2x_init_bp().
11314 */
11315 bp->doorbells = ioremap_nocache(pci_resource_start(pdev, 2),
11316 min_t(u64, BNX2X_DB_SIZE(bp),
11317 pci_resource_len(pdev, 2)));
11318 if (!bp->doorbells) {
11319 dev_err(&bp->pdev->dev,
11320 "Cannot map doorbell space, aborting\n");
11321 rc = -ENOMEM;
11322 goto init_one_exit;
11323 }
11324
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011325 /* calc qm_cid_count */
Ariel Elior6383c0b2011-07-14 08:31:57 +000011326 bp->qm_cid_count = bnx2x_set_qm_cid_count(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011327
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000011328#ifdef BCM_CNIC
Dmitry Kravkov62ac0dc2011-11-13 04:34:21 +000011329 /* disable FCOE L2 queue for E1x */
11330 if (CHIP_IS_E1x(bp))
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000011331 bp->flags |= NO_FCOE_FLAG;
11332
11333#endif
11334
Lucas De Marchi25985ed2011-03-30 22:57:33 -030011335 /* Configure interrupt mode: try to enable MSI-X/MSI if
Dmitry Kravkovd6214d72010-10-06 03:32:10 +000011336 * needed, set bp->num_queues appropriately.
11337 */
11338 bnx2x_set_int_mode(bp);
11339
11340 /* Add all NAPI objects */
11341 bnx2x_add_all_napi(bp);
11342
Vladislav Zolotarovb3400072010-11-24 11:09:50 -080011343 rc = register_netdev(dev);
11344 if (rc) {
11345 dev_err(&pdev->dev, "Cannot register net device\n");
11346 goto init_one_exit;
11347 }
11348
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000011349#ifdef BCM_CNIC
11350 if (!NO_FCOE(bp)) {
11351 /* Add storage MAC address */
11352 rtnl_lock();
11353 dev_addr_add(bp->dev, bp->fip_mac, NETDEV_HW_ADDR_T_SAN);
11354 rtnl_unlock();
11355 }
11356#endif
11357
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000011358 bnx2x_get_pcie_width_speed(bp, &pcie_width, &pcie_speed);
Dmitry Kravkovd6214d72010-10-06 03:32:10 +000011359
Merav Sicron51c1a582012-03-18 10:33:38 +000011360 BNX2X_DEV_INFO(
11361 "%s (%c%d) PCI-E x%d %s found at mem %lx, IRQ %d, node addr %pM\n",
Joe Perches94f05b02011-08-14 12:16:20 +000011362 board_info[ent->driver_data].name,
11363 (CHIP_REV(bp) >> 12) + 'A', (CHIP_METAL(bp) >> 4),
11364 pcie_width,
11365 ((!CHIP_IS_E2(bp) && pcie_speed == 2) ||
11366 (CHIP_IS_E2(bp) && pcie_speed == 1)) ?
11367 "5GHz (Gen2)" : "2.5GHz",
11368 dev->base_addr, bp->pdev->irq, dev->dev_addr);
Eilon Greensteinc0162012009-03-02 08:01:05 +000011369
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011370 return 0;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011371
11372init_one_exit:
11373 if (bp->regview)
11374 iounmap(bp->regview);
11375
11376 if (bp->doorbells)
11377 iounmap(bp->doorbells);
11378
11379 free_netdev(dev);
11380
11381 if (atomic_read(&pdev->enable_cnt) == 1)
11382 pci_release_regions(pdev);
11383
11384 pci_disable_device(pdev);
11385 pci_set_drvdata(pdev, NULL);
11386
11387 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011388}
11389
11390static void __devexit bnx2x_remove_one(struct pci_dev *pdev)
11391{
11392 struct net_device *dev = pci_get_drvdata(pdev);
Eliezer Tamir228241e2008-02-28 11:56:57 -080011393 struct bnx2x *bp;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011394
Eliezer Tamir228241e2008-02-28 11:56:57 -080011395 if (!dev) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000011396 dev_err(&pdev->dev, "BAD net device from bnx2x_init_one\n");
Eliezer Tamir228241e2008-02-28 11:56:57 -080011397 return;
11398 }
Eliezer Tamir228241e2008-02-28 11:56:57 -080011399 bp = netdev_priv(dev);
11400
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000011401#ifdef BCM_CNIC
11402 /* Delete storage MAC address */
11403 if (!NO_FCOE(bp)) {
11404 rtnl_lock();
11405 dev_addr_del(bp->dev, bp->fip_mac, NETDEV_HW_ADDR_T_SAN);
11406 rtnl_unlock();
11407 }
11408#endif
11409
Shmulik Ravid98507672011-02-28 12:19:55 -080011410#ifdef BCM_DCBNL
11411 /* Delete app tlvs from dcbnl */
11412 bnx2x_dcbnl_update_applist(bp, true);
11413#endif
11414
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011415 unregister_netdev(dev);
11416
Dmitry Kravkovd6214d72010-10-06 03:32:10 +000011417 /* Delete all NAPI objects */
11418 bnx2x_del_all_napi(bp);
11419
Vladislav Zolotarov084d6cb2011-01-09 02:20:19 +000011420 /* Power on: we can't let PCI layer write to us while we are in D3 */
11421 bnx2x_set_power_state(bp, PCI_D0);
11422
Dmitry Kravkovd6214d72010-10-06 03:32:10 +000011423 /* Disable MSI/MSI-X */
11424 bnx2x_disable_msi(bp);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011425
Vladislav Zolotarov084d6cb2011-01-09 02:20:19 +000011426 /* Power off */
11427 bnx2x_set_power_state(bp, PCI_D3hot);
11428
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000011429 /* Make sure RESET task is not scheduled before continuing */
Ariel Elior7be08a72011-07-14 08:31:19 +000011430 cancel_delayed_work_sync(&bp->sp_rtnl_task);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000011431
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011432 if (bp->regview)
11433 iounmap(bp->regview);
11434
11435 if (bp->doorbells)
11436 iounmap(bp->doorbells);
11437
Dmitry Kravkoveb2afd42011-11-15 12:07:33 +000011438 bnx2x_release_firmware(bp);
11439
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011440 bnx2x_free_mem_bp(bp);
11441
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011442 free_netdev(dev);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011443
11444 if (atomic_read(&pdev->enable_cnt) == 1)
11445 pci_release_regions(pdev);
11446
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011447 pci_disable_device(pdev);
11448 pci_set_drvdata(pdev, NULL);
11449}
11450
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070011451static int bnx2x_eeh_nic_unload(struct bnx2x *bp)
11452{
11453 int i;
11454
11455 bp->state = BNX2X_STATE_ERROR;
11456
11457 bp->rx_mode = BNX2X_RX_MODE_NONE;
11458
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011459#ifdef BCM_CNIC
11460 bnx2x_cnic_notify(bp, CNIC_CTL_STOP_CMD);
11461#endif
11462 /* Stop Tx */
11463 bnx2x_tx_disable(bp);
11464
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070011465 bnx2x_netif_stop(bp, 0);
11466
11467 del_timer_sync(&bp->timer);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011468
11469 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070011470
11471 /* Release IRQs */
Dmitry Kravkovd6214d72010-10-06 03:32:10 +000011472 bnx2x_free_irq(bp);
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070011473
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070011474 /* Free SKBs, SGEs, TPA pool and driver internals */
11475 bnx2x_free_skbs(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011476
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000011477 for_each_rx_queue(bp, i)
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070011478 bnx2x_free_rx_sge_range(bp, bp->fp + i, NUM_RX_SGE);
Dmitry Kravkovd6214d72010-10-06 03:32:10 +000011479
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070011480 bnx2x_free_mem(bp);
11481
11482 bp->state = BNX2X_STATE_CLOSED;
11483
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011484 netif_carrier_off(bp->dev);
11485
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070011486 return 0;
11487}
11488
11489static void bnx2x_eeh_recover(struct bnx2x *bp)
11490{
11491 u32 val;
11492
11493 mutex_init(&bp->port.phy_mutex);
11494
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070011495
11496 val = SHMEM_RD(bp, validity_map[BP_PORT(bp)]);
11497 if ((val & (SHR_MEM_VALIDITY_DEV_INFO | SHR_MEM_VALIDITY_MB))
11498 != (SHR_MEM_VALIDITY_DEV_INFO | SHR_MEM_VALIDITY_MB))
11499 BNX2X_ERR("BAD MCP validity signature\n");
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070011500}
11501
Wendy Xiong493adb12008-06-23 20:36:22 -070011502/**
11503 * bnx2x_io_error_detected - called when PCI error is detected
11504 * @pdev: Pointer to PCI device
11505 * @state: The current pci connection state
11506 *
11507 * This function is called after a PCI bus error affecting
11508 * this device has been detected.
11509 */
11510static pci_ers_result_t bnx2x_io_error_detected(struct pci_dev *pdev,
11511 pci_channel_state_t state)
11512{
11513 struct net_device *dev = pci_get_drvdata(pdev);
11514 struct bnx2x *bp = netdev_priv(dev);
11515
11516 rtnl_lock();
11517
11518 netif_device_detach(dev);
11519
Dean Nelson07ce50e2009-07-31 09:13:25 +000011520 if (state == pci_channel_io_perm_failure) {
11521 rtnl_unlock();
11522 return PCI_ERS_RESULT_DISCONNECT;
11523 }
11524
Wendy Xiong493adb12008-06-23 20:36:22 -070011525 if (netif_running(dev))
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070011526 bnx2x_eeh_nic_unload(bp);
Wendy Xiong493adb12008-06-23 20:36:22 -070011527
11528 pci_disable_device(pdev);
11529
11530 rtnl_unlock();
11531
11532 /* Request a slot reset */
11533 return PCI_ERS_RESULT_NEED_RESET;
11534}
11535
11536/**
11537 * bnx2x_io_slot_reset - called after the PCI bus has been reset
11538 * @pdev: Pointer to PCI device
11539 *
11540 * Restart the card from scratch, as if from a cold-boot.
11541 */
11542static pci_ers_result_t bnx2x_io_slot_reset(struct pci_dev *pdev)
11543{
11544 struct net_device *dev = pci_get_drvdata(pdev);
11545 struct bnx2x *bp = netdev_priv(dev);
11546
11547 rtnl_lock();
11548
11549 if (pci_enable_device(pdev)) {
11550 dev_err(&pdev->dev,
11551 "Cannot re-enable PCI device after reset\n");
11552 rtnl_unlock();
11553 return PCI_ERS_RESULT_DISCONNECT;
11554 }
11555
11556 pci_set_master(pdev);
11557 pci_restore_state(pdev);
11558
11559 if (netif_running(dev))
11560 bnx2x_set_power_state(bp, PCI_D0);
11561
11562 rtnl_unlock();
11563
11564 return PCI_ERS_RESULT_RECOVERED;
11565}
11566
11567/**
11568 * bnx2x_io_resume - called when traffic can start flowing again
11569 * @pdev: Pointer to PCI device
11570 *
11571 * This callback is called when the error recovery driver tells us that
11572 * its OK to resume normal operation.
11573 */
11574static void bnx2x_io_resume(struct pci_dev *pdev)
11575{
11576 struct net_device *dev = pci_get_drvdata(pdev);
11577 struct bnx2x *bp = netdev_priv(dev);
11578
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000011579 if (bp->recovery_state != BNX2X_RECOVERY_DONE) {
Merav Sicron51c1a582012-03-18 10:33:38 +000011580 netdev_err(bp->dev, "Handling parity error recovery. Try again later\n");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000011581 return;
11582 }
11583
Wendy Xiong493adb12008-06-23 20:36:22 -070011584 rtnl_lock();
11585
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070011586 bnx2x_eeh_recover(bp);
11587
Wendy Xiong493adb12008-06-23 20:36:22 -070011588 if (netif_running(dev))
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070011589 bnx2x_nic_load(bp, LOAD_NORMAL);
Wendy Xiong493adb12008-06-23 20:36:22 -070011590
11591 netif_device_attach(dev);
11592
11593 rtnl_unlock();
11594}
11595
11596static struct pci_error_handlers bnx2x_err_handler = {
11597 .error_detected = bnx2x_io_error_detected,
Eilon Greenstein356e2382009-02-12 08:38:32 +000011598 .slot_reset = bnx2x_io_slot_reset,
11599 .resume = bnx2x_io_resume,
Wendy Xiong493adb12008-06-23 20:36:22 -070011600};
11601
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011602static struct pci_driver bnx2x_pci_driver = {
Wendy Xiong493adb12008-06-23 20:36:22 -070011603 .name = DRV_MODULE_NAME,
11604 .id_table = bnx2x_pci_tbl,
11605 .probe = bnx2x_init_one,
11606 .remove = __devexit_p(bnx2x_remove_one),
11607 .suspend = bnx2x_suspend,
11608 .resume = bnx2x_resume,
11609 .err_handler = &bnx2x_err_handler,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011610};
11611
11612static int __init bnx2x_init(void)
11613{
Stanislaw Gruszkadd21ca62009-05-05 23:22:01 +000011614 int ret;
11615
Joe Perches7995c642010-02-17 15:01:52 +000011616 pr_info("%s", version);
Eilon Greenstein938cf542009-08-12 08:23:37 +000011617
Eilon Greenstein1cf167f2009-01-14 21:22:18 -080011618 bnx2x_wq = create_singlethread_workqueue("bnx2x");
11619 if (bnx2x_wq == NULL) {
Joe Perches7995c642010-02-17 15:01:52 +000011620 pr_err("Cannot create workqueue\n");
Eilon Greenstein1cf167f2009-01-14 21:22:18 -080011621 return -ENOMEM;
11622 }
11623
Stanislaw Gruszkadd21ca62009-05-05 23:22:01 +000011624 ret = pci_register_driver(&bnx2x_pci_driver);
11625 if (ret) {
Joe Perches7995c642010-02-17 15:01:52 +000011626 pr_err("Cannot register driver\n");
Stanislaw Gruszkadd21ca62009-05-05 23:22:01 +000011627 destroy_workqueue(bnx2x_wq);
11628 }
11629 return ret;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011630}
11631
11632static void __exit bnx2x_cleanup(void)
11633{
Yuval Mintz452427b2012-03-26 20:47:07 +000011634 struct list_head *pos, *q;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011635 pci_unregister_driver(&bnx2x_pci_driver);
Eilon Greenstein1cf167f2009-01-14 21:22:18 -080011636
11637 destroy_workqueue(bnx2x_wq);
Yuval Mintz452427b2012-03-26 20:47:07 +000011638
11639 /* Free globablly allocated resources */
11640 list_for_each_safe(pos, q, &bnx2x_prev_list) {
11641 struct bnx2x_prev_path_list *tmp =
11642 list_entry(pos, struct bnx2x_prev_path_list, list);
11643 list_del(pos);
11644 kfree(tmp);
11645 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011646}
11647
Yaniv Rosner3deb8162011-06-14 01:34:33 +000011648void bnx2x_notify_link_changed(struct bnx2x *bp)
11649{
11650 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + BP_FUNC(bp)*sizeof(u32), 1);
11651}
11652
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011653module_init(bnx2x_init);
11654module_exit(bnx2x_cleanup);
11655
Michael Chan993ac7b2009-10-10 13:46:56 +000011656#ifdef BCM_CNIC
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011657/**
11658 * bnx2x_set_iscsi_eth_mac_addr - set iSCSI MAC(s).
11659 *
11660 * @bp: driver handle
11661 * @set: set or clear the CAM entry
11662 *
11663 * This function will wait until the ramdord completion returns.
11664 * Return 0 if success, -ENODEV if ramrod doesn't return.
11665 */
11666static inline int bnx2x_set_iscsi_eth_mac_addr(struct bnx2x *bp)
11667{
11668 unsigned long ramrod_flags = 0;
11669
11670 __set_bit(RAMROD_COMP_WAIT, &ramrod_flags);
11671 return bnx2x_set_mac_one(bp, bp->cnic_eth_dev.iscsi_mac,
11672 &bp->iscsi_l2_mac_obj, true,
11673 BNX2X_ISCSI_ETH_MAC, &ramrod_flags);
11674}
Michael Chan993ac7b2009-10-10 13:46:56 +000011675
11676/* count denotes the number of new completions we have seen */
11677static void bnx2x_cnic_sp_post(struct bnx2x *bp, int count)
11678{
11679 struct eth_spe *spe;
11680
11681#ifdef BNX2X_STOP_ON_ERROR
11682 if (unlikely(bp->panic))
11683 return;
11684#endif
11685
11686 spin_lock_bh(&bp->spq_lock);
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000011687 BUG_ON(bp->cnic_spq_pending < count);
Michael Chan993ac7b2009-10-10 13:46:56 +000011688 bp->cnic_spq_pending -= count;
11689
Michael Chan993ac7b2009-10-10 13:46:56 +000011690
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000011691 for (; bp->cnic_kwq_pending; bp->cnic_kwq_pending--) {
11692 u16 type = (le16_to_cpu(bp->cnic_kwq_cons->hdr.type)
11693 & SPE_HDR_CONN_TYPE) >>
11694 SPE_HDR_CONN_TYPE_SHIFT;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011695 u8 cmd = (le32_to_cpu(bp->cnic_kwq_cons->hdr.conn_and_cmd_data)
11696 >> SPE_HDR_CMD_ID_SHIFT) & 0xff;
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000011697
11698 /* Set validation for iSCSI L2 client before sending SETUP
11699 * ramrod
11700 */
11701 if (type == ETH_CONNECTION_TYPE) {
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000011702 if (cmd == RAMROD_CMD_ID_ETH_CLIENT_SETUP)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011703 bnx2x_set_ctx_validation(bp, &bp->context.
11704 vcxt[BNX2X_ISCSI_ETH_CID].eth,
11705 BNX2X_ISCSI_ETH_CID);
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000011706 }
11707
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011708 /*
11709 * There may be not more than 8 L2, not more than 8 L5 SPEs
11710 * and in the air. We also check that number of outstanding
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011711 * COMMON ramrods is not more than the EQ and SPQ can
11712 * accommodate.
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000011713 */
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011714 if (type == ETH_CONNECTION_TYPE) {
11715 if (!atomic_read(&bp->cq_spq_left))
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000011716 break;
11717 else
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011718 atomic_dec(&bp->cq_spq_left);
11719 } else if (type == NONE_CONNECTION_TYPE) {
11720 if (!atomic_read(&bp->eq_spq_left))
11721 break;
11722 else
11723 atomic_dec(&bp->eq_spq_left);
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000011724 } else if ((type == ISCSI_CONNECTION_TYPE) ||
11725 (type == FCOE_CONNECTION_TYPE)) {
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000011726 if (bp->cnic_spq_pending >=
11727 bp->cnic_eth_dev.max_kwqe_pending)
11728 break;
11729 else
11730 bp->cnic_spq_pending++;
11731 } else {
11732 BNX2X_ERR("Unknown SPE type: %d\n", type);
11733 bnx2x_panic();
Michael Chan993ac7b2009-10-10 13:46:56 +000011734 break;
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000011735 }
Michael Chan993ac7b2009-10-10 13:46:56 +000011736
11737 spe = bnx2x_sp_get_next(bp);
11738 *spe = *bp->cnic_kwq_cons;
11739
Merav Sicron51c1a582012-03-18 10:33:38 +000011740 DP(BNX2X_MSG_SP, "pending on SPQ %d, on KWQ %d count %d\n",
Michael Chan993ac7b2009-10-10 13:46:56 +000011741 bp->cnic_spq_pending, bp->cnic_kwq_pending, count);
11742
11743 if (bp->cnic_kwq_cons == bp->cnic_kwq_last)
11744 bp->cnic_kwq_cons = bp->cnic_kwq;
11745 else
11746 bp->cnic_kwq_cons++;
11747 }
11748 bnx2x_sp_prod_update(bp);
11749 spin_unlock_bh(&bp->spq_lock);
11750}
11751
11752static int bnx2x_cnic_sp_queue(struct net_device *dev,
11753 struct kwqe_16 *kwqes[], u32 count)
11754{
11755 struct bnx2x *bp = netdev_priv(dev);
11756 int i;
11757
11758#ifdef BNX2X_STOP_ON_ERROR
Merav Sicron51c1a582012-03-18 10:33:38 +000011759 if (unlikely(bp->panic)) {
11760 BNX2X_ERR("Can't post to SP queue while panic\n");
Michael Chan993ac7b2009-10-10 13:46:56 +000011761 return -EIO;
Merav Sicron51c1a582012-03-18 10:33:38 +000011762 }
Michael Chan993ac7b2009-10-10 13:46:56 +000011763#endif
11764
Ariel Elior95c6c6162012-01-26 06:01:52 +000011765 if ((bp->recovery_state != BNX2X_RECOVERY_DONE) &&
11766 (bp->recovery_state != BNX2X_RECOVERY_NIC_LOADING)) {
Merav Sicron51c1a582012-03-18 10:33:38 +000011767 BNX2X_ERR("Handling parity error recovery. Try again later\n");
Ariel Elior95c6c6162012-01-26 06:01:52 +000011768 return -EAGAIN;
11769 }
11770
Michael Chan993ac7b2009-10-10 13:46:56 +000011771 spin_lock_bh(&bp->spq_lock);
11772
11773 for (i = 0; i < count; i++) {
11774 struct eth_spe *spe = (struct eth_spe *)kwqes[i];
11775
11776 if (bp->cnic_kwq_pending == MAX_SP_DESC_CNT)
11777 break;
11778
11779 *bp->cnic_kwq_prod = *spe;
11780
11781 bp->cnic_kwq_pending++;
11782
Merav Sicron51c1a582012-03-18 10:33:38 +000011783 DP(BNX2X_MSG_SP, "L5 SPQE %x %x %x:%x pos %d\n",
Michael Chan993ac7b2009-10-10 13:46:56 +000011784 spe->hdr.conn_and_cmd_data, spe->hdr.type,
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011785 spe->data.update_data_addr.hi,
11786 spe->data.update_data_addr.lo,
Michael Chan993ac7b2009-10-10 13:46:56 +000011787 bp->cnic_kwq_pending);
11788
11789 if (bp->cnic_kwq_prod == bp->cnic_kwq_last)
11790 bp->cnic_kwq_prod = bp->cnic_kwq;
11791 else
11792 bp->cnic_kwq_prod++;
11793 }
11794
11795 spin_unlock_bh(&bp->spq_lock);
11796
11797 if (bp->cnic_spq_pending < bp->cnic_eth_dev.max_kwqe_pending)
11798 bnx2x_cnic_sp_post(bp, 0);
11799
11800 return i;
11801}
11802
11803static int bnx2x_cnic_ctl_send(struct bnx2x *bp, struct cnic_ctl_info *ctl)
11804{
11805 struct cnic_ops *c_ops;
11806 int rc = 0;
11807
11808 mutex_lock(&bp->cnic_mutex);
Eric Dumazet13707f92011-01-26 19:28:23 +000011809 c_ops = rcu_dereference_protected(bp->cnic_ops,
11810 lockdep_is_held(&bp->cnic_mutex));
Michael Chan993ac7b2009-10-10 13:46:56 +000011811 if (c_ops)
11812 rc = c_ops->cnic_ctl(bp->cnic_data, ctl);
11813 mutex_unlock(&bp->cnic_mutex);
11814
11815 return rc;
11816}
11817
11818static int bnx2x_cnic_ctl_send_bh(struct bnx2x *bp, struct cnic_ctl_info *ctl)
11819{
11820 struct cnic_ops *c_ops;
11821 int rc = 0;
11822
11823 rcu_read_lock();
11824 c_ops = rcu_dereference(bp->cnic_ops);
11825 if (c_ops)
11826 rc = c_ops->cnic_ctl(bp->cnic_data, ctl);
11827 rcu_read_unlock();
11828
11829 return rc;
11830}
11831
11832/*
11833 * for commands that have no data
11834 */
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +000011835int bnx2x_cnic_notify(struct bnx2x *bp, int cmd)
Michael Chan993ac7b2009-10-10 13:46:56 +000011836{
11837 struct cnic_ctl_info ctl = {0};
11838
11839 ctl.cmd = cmd;
11840
11841 return bnx2x_cnic_ctl_send(bp, &ctl);
11842}
11843
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011844static void bnx2x_cnic_cfc_comp(struct bnx2x *bp, int cid, u8 err)
Michael Chan993ac7b2009-10-10 13:46:56 +000011845{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011846 struct cnic_ctl_info ctl = {0};
Michael Chan993ac7b2009-10-10 13:46:56 +000011847
11848 /* first we tell CNIC and only then we count this as a completion */
11849 ctl.cmd = CNIC_CTL_COMPLETION_CMD;
11850 ctl.data.comp.cid = cid;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011851 ctl.data.comp.error = err;
Michael Chan993ac7b2009-10-10 13:46:56 +000011852
11853 bnx2x_cnic_ctl_send_bh(bp, &ctl);
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000011854 bnx2x_cnic_sp_post(bp, 0);
Michael Chan993ac7b2009-10-10 13:46:56 +000011855}
11856
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011857
11858/* Called with netif_addr_lock_bh() taken.
11859 * Sets an rx_mode config for an iSCSI ETH client.
11860 * Doesn't block.
11861 * Completion should be checked outside.
11862 */
11863static void bnx2x_set_iscsi_eth_rx_mode(struct bnx2x *bp, bool start)
11864{
11865 unsigned long accept_flags = 0, ramrod_flags = 0;
11866 u8 cl_id = bnx2x_cnic_eth_cl_id(bp, BNX2X_ISCSI_ETH_CL_ID_IDX);
11867 int sched_state = BNX2X_FILTER_ISCSI_ETH_STOP_SCHED;
11868
11869 if (start) {
11870 /* Start accepting on iSCSI L2 ring. Accept all multicasts
11871 * because it's the only way for UIO Queue to accept
11872 * multicasts (in non-promiscuous mode only one Queue per
11873 * function will receive multicast packets (leading in our
11874 * case).
11875 */
11876 __set_bit(BNX2X_ACCEPT_UNICAST, &accept_flags);
11877 __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, &accept_flags);
11878 __set_bit(BNX2X_ACCEPT_BROADCAST, &accept_flags);
11879 __set_bit(BNX2X_ACCEPT_ANY_VLAN, &accept_flags);
11880
11881 /* Clear STOP_PENDING bit if START is requested */
11882 clear_bit(BNX2X_FILTER_ISCSI_ETH_STOP_SCHED, &bp->sp_state);
11883
11884 sched_state = BNX2X_FILTER_ISCSI_ETH_START_SCHED;
11885 } else
11886 /* Clear START_PENDING bit if STOP is requested */
11887 clear_bit(BNX2X_FILTER_ISCSI_ETH_START_SCHED, &bp->sp_state);
11888
11889 if (test_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state))
11890 set_bit(sched_state, &bp->sp_state);
11891 else {
11892 __set_bit(RAMROD_RX, &ramrod_flags);
11893 bnx2x_set_q_rx_mode(bp, cl_id, 0, accept_flags, 0,
11894 ramrod_flags);
11895 }
11896}
11897
11898
Michael Chan993ac7b2009-10-10 13:46:56 +000011899static int bnx2x_drv_ctl(struct net_device *dev, struct drv_ctl_info *ctl)
11900{
11901 struct bnx2x *bp = netdev_priv(dev);
11902 int rc = 0;
11903
11904 switch (ctl->cmd) {
11905 case DRV_CTL_CTXTBL_WR_CMD: {
11906 u32 index = ctl->data.io.offset;
11907 dma_addr_t addr = ctl->data.io.dma_addr;
11908
11909 bnx2x_ilt_wr(bp, index, addr);
11910 break;
11911 }
11912
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000011913 case DRV_CTL_RET_L5_SPQ_CREDIT_CMD: {
11914 int count = ctl->data.credit.credit_count;
Michael Chan993ac7b2009-10-10 13:46:56 +000011915
11916 bnx2x_cnic_sp_post(bp, count);
11917 break;
11918 }
11919
11920 /* rtnl_lock is held. */
11921 case DRV_CTL_START_L2_CMD: {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011922 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
11923 unsigned long sp_bits = 0;
Michael Chan993ac7b2009-10-10 13:46:56 +000011924
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011925 /* Configure the iSCSI classification object */
11926 bnx2x_init_mac_obj(bp, &bp->iscsi_l2_mac_obj,
11927 cp->iscsi_l2_client_id,
11928 cp->iscsi_l2_cid, BP_FUNC(bp),
11929 bnx2x_sp(bp, mac_rdata),
11930 bnx2x_sp_mapping(bp, mac_rdata),
11931 BNX2X_FILTER_MAC_PENDING,
11932 &bp->sp_state, BNX2X_OBJ_TYPE_RX,
11933 &bp->macs_pool);
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000011934
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011935 /* Set iSCSI MAC address */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011936 rc = bnx2x_set_iscsi_eth_mac_addr(bp);
11937 if (rc)
11938 break;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011939
11940 mmiowb();
11941 barrier();
11942
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011943 /* Start accepting on iSCSI L2 ring */
11944
11945 netif_addr_lock_bh(dev);
11946 bnx2x_set_iscsi_eth_rx_mode(bp, true);
11947 netif_addr_unlock_bh(dev);
11948
11949 /* bits to wait on */
11950 __set_bit(BNX2X_FILTER_RX_MODE_PENDING, &sp_bits);
11951 __set_bit(BNX2X_FILTER_ISCSI_ETH_START_SCHED, &sp_bits);
11952
11953 if (!bnx2x_wait_sp_comp(bp, sp_bits))
11954 BNX2X_ERR("rx_mode completion timed out!\n");
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011955
Michael Chan993ac7b2009-10-10 13:46:56 +000011956 break;
11957 }
11958
11959 /* rtnl_lock is held. */
11960 case DRV_CTL_STOP_L2_CMD: {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011961 unsigned long sp_bits = 0;
Michael Chan993ac7b2009-10-10 13:46:56 +000011962
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011963 /* Stop accepting on iSCSI L2 ring */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011964 netif_addr_lock_bh(dev);
11965 bnx2x_set_iscsi_eth_rx_mode(bp, false);
11966 netif_addr_unlock_bh(dev);
11967
11968 /* bits to wait on */
11969 __set_bit(BNX2X_FILTER_RX_MODE_PENDING, &sp_bits);
11970 __set_bit(BNX2X_FILTER_ISCSI_ETH_STOP_SCHED, &sp_bits);
11971
11972 if (!bnx2x_wait_sp_comp(bp, sp_bits))
11973 BNX2X_ERR("rx_mode completion timed out!\n");
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011974
11975 mmiowb();
11976 barrier();
11977
11978 /* Unset iSCSI L2 MAC */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011979 rc = bnx2x_del_all_macs(bp, &bp->iscsi_l2_mac_obj,
11980 BNX2X_ISCSI_ETH_MAC, true);
Michael Chan993ac7b2009-10-10 13:46:56 +000011981 break;
11982 }
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000011983 case DRV_CTL_RET_L2_SPQ_CREDIT_CMD: {
11984 int count = ctl->data.credit.credit_count;
11985
11986 smp_mb__before_atomic_inc();
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011987 atomic_add(count, &bp->cq_spq_left);
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000011988 smp_mb__after_atomic_inc();
11989 break;
11990 }
Barak Witkowski1d187b32011-12-05 22:41:50 +000011991 case DRV_CTL_ULP_REGISTER_CMD: {
11992 int ulp_type = ctl->data.ulp_type;
11993
11994 if (CHIP_IS_E3(bp)) {
11995 int idx = BP_FW_MB_IDX(bp);
11996 u32 cap;
11997
11998 cap = SHMEM2_RD(bp, drv_capabilities_flag[idx]);
11999 if (ulp_type == CNIC_ULP_ISCSI)
12000 cap |= DRV_FLAGS_CAPABILITIES_LOADED_ISCSI;
12001 else if (ulp_type == CNIC_ULP_FCOE)
12002 cap |= DRV_FLAGS_CAPABILITIES_LOADED_FCOE;
12003 SHMEM2_WR(bp, drv_capabilities_flag[idx], cap);
12004 }
12005 break;
12006 }
12007 case DRV_CTL_ULP_UNREGISTER_CMD: {
12008 int ulp_type = ctl->data.ulp_type;
12009
12010 if (CHIP_IS_E3(bp)) {
12011 int idx = BP_FW_MB_IDX(bp);
12012 u32 cap;
12013
12014 cap = SHMEM2_RD(bp, drv_capabilities_flag[idx]);
12015 if (ulp_type == CNIC_ULP_ISCSI)
12016 cap &= ~DRV_FLAGS_CAPABILITIES_LOADED_ISCSI;
12017 else if (ulp_type == CNIC_ULP_FCOE)
12018 cap &= ~DRV_FLAGS_CAPABILITIES_LOADED_FCOE;
12019 SHMEM2_WR(bp, drv_capabilities_flag[idx], cap);
12020 }
12021 break;
12022 }
Michael Chan993ac7b2009-10-10 13:46:56 +000012023
12024 default:
12025 BNX2X_ERR("unknown command %x\n", ctl->cmd);
12026 rc = -EINVAL;
12027 }
12028
12029 return rc;
12030}
12031
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +000012032void bnx2x_setup_cnic_irq_info(struct bnx2x *bp)
Michael Chan993ac7b2009-10-10 13:46:56 +000012033{
12034 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
12035
12036 if (bp->flags & USING_MSIX_FLAG) {
12037 cp->drv_state |= CNIC_DRV_STATE_USING_MSIX;
12038 cp->irq_arr[0].irq_flags |= CNIC_IRQ_FL_MSIX;
12039 cp->irq_arr[0].vector = bp->msix_table[1].vector;
12040 } else {
12041 cp->drv_state &= ~CNIC_DRV_STATE_USING_MSIX;
12042 cp->irq_arr[0].irq_flags &= ~CNIC_IRQ_FL_MSIX;
12043 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012044 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000012045 cp->irq_arr[0].status_blk = (void *)bp->cnic_sb.e2_sb;
12046 else
12047 cp->irq_arr[0].status_blk = (void *)bp->cnic_sb.e1x_sb;
12048
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012049 cp->irq_arr[0].status_blk_num = bnx2x_cnic_fw_sb_id(bp);
12050 cp->irq_arr[0].status_blk_num2 = bnx2x_cnic_igu_sb_id(bp);
Michael Chan993ac7b2009-10-10 13:46:56 +000012051 cp->irq_arr[1].status_blk = bp->def_status_blk;
12052 cp->irq_arr[1].status_blk_num = DEF_SB_ID;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012053 cp->irq_arr[1].status_blk_num2 = DEF_SB_IGU_ID;
Michael Chan993ac7b2009-10-10 13:46:56 +000012054
12055 cp->num_irq = 2;
12056}
12057
12058static int bnx2x_register_cnic(struct net_device *dev, struct cnic_ops *ops,
12059 void *data)
12060{
12061 struct bnx2x *bp = netdev_priv(dev);
12062 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
12063
Merav Sicron51c1a582012-03-18 10:33:38 +000012064 if (ops == NULL) {
12065 BNX2X_ERR("NULL ops received\n");
Michael Chan993ac7b2009-10-10 13:46:56 +000012066 return -EINVAL;
Merav Sicron51c1a582012-03-18 10:33:38 +000012067 }
Michael Chan993ac7b2009-10-10 13:46:56 +000012068
Michael Chan993ac7b2009-10-10 13:46:56 +000012069 bp->cnic_kwq = kzalloc(PAGE_SIZE, GFP_KERNEL);
12070 if (!bp->cnic_kwq)
12071 return -ENOMEM;
12072
12073 bp->cnic_kwq_cons = bp->cnic_kwq;
12074 bp->cnic_kwq_prod = bp->cnic_kwq;
12075 bp->cnic_kwq_last = bp->cnic_kwq + MAX_SP_DESC_CNT;
12076
12077 bp->cnic_spq_pending = 0;
12078 bp->cnic_kwq_pending = 0;
12079
12080 bp->cnic_data = data;
12081
12082 cp->num_irq = 0;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012083 cp->drv_state |= CNIC_DRV_STATE_REGD;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012084 cp->iro_arr = bp->iro_arr;
Michael Chan993ac7b2009-10-10 13:46:56 +000012085
Michael Chan993ac7b2009-10-10 13:46:56 +000012086 bnx2x_setup_cnic_irq_info(bp);
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000012087
Michael Chan993ac7b2009-10-10 13:46:56 +000012088 rcu_assign_pointer(bp->cnic_ops, ops);
12089
12090 return 0;
12091}
12092
12093static int bnx2x_unregister_cnic(struct net_device *dev)
12094{
12095 struct bnx2x *bp = netdev_priv(dev);
12096 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
12097
12098 mutex_lock(&bp->cnic_mutex);
Michael Chan993ac7b2009-10-10 13:46:56 +000012099 cp->drv_state = 0;
Eric Dumazet2cfa5a02011-11-23 07:09:32 +000012100 RCU_INIT_POINTER(bp->cnic_ops, NULL);
Michael Chan993ac7b2009-10-10 13:46:56 +000012101 mutex_unlock(&bp->cnic_mutex);
12102 synchronize_rcu();
12103 kfree(bp->cnic_kwq);
12104 bp->cnic_kwq = NULL;
12105
12106 return 0;
12107}
12108
12109struct cnic_eth_dev *bnx2x_cnic_probe(struct net_device *dev)
12110{
12111 struct bnx2x *bp = netdev_priv(dev);
12112 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
12113
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000012114 /* If both iSCSI and FCoE are disabled - return NULL in
12115 * order to indicate CNIC that it should not try to work
12116 * with this device.
12117 */
12118 if (NO_ISCSI(bp) && NO_FCOE(bp))
12119 return NULL;
12120
Michael Chan993ac7b2009-10-10 13:46:56 +000012121 cp->drv_owner = THIS_MODULE;
12122 cp->chip_id = CHIP_ID(bp);
12123 cp->pdev = bp->pdev;
12124 cp->io_base = bp->regview;
12125 cp->io_base2 = bp->doorbells;
12126 cp->max_kwqe_pending = 8;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012127 cp->ctx_blk_size = CDU_ILT_PAGE_SZ;
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000012128 cp->ctx_tbl_offset = FUNC_ILT_BASE(BP_FUNC(bp)) +
12129 bnx2x_cid_ilt_lines(bp);
Michael Chan993ac7b2009-10-10 13:46:56 +000012130 cp->ctx_tbl_len = CNIC_ILT_LINES;
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000012131 cp->starting_cid = bnx2x_cid_ilt_lines(bp) * ILT_PAGE_CIDS;
Michael Chan993ac7b2009-10-10 13:46:56 +000012132 cp->drv_submit_kwqes_16 = bnx2x_cnic_sp_queue;
12133 cp->drv_ctl = bnx2x_drv_ctl;
12134 cp->drv_register_cnic = bnx2x_register_cnic;
12135 cp->drv_unregister_cnic = bnx2x_unregister_cnic;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000012136 cp->fcoe_init_cid = BNX2X_FCOE_ETH_CID;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012137 cp->iscsi_l2_client_id =
12138 bnx2x_cnic_eth_cl_id(bp, BNX2X_ISCSI_ETH_CL_ID_IDX);
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000012139 cp->iscsi_l2_cid = BNX2X_ISCSI_ETH_CID;
Michael Chan993ac7b2009-10-10 13:46:56 +000012140
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000012141 if (NO_ISCSI_OOO(bp))
12142 cp->drv_state |= CNIC_DRV_STATE_NO_ISCSI_OOO;
12143
12144 if (NO_ISCSI(bp))
12145 cp->drv_state |= CNIC_DRV_STATE_NO_ISCSI;
12146
12147 if (NO_FCOE(bp))
12148 cp->drv_state |= CNIC_DRV_STATE_NO_FCOE;
12149
Merav Sicron51c1a582012-03-18 10:33:38 +000012150 BNX2X_DEV_INFO(
12151 "page_size %d, tbl_offset %d, tbl_lines %d, starting cid %d\n",
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000012152 cp->ctx_blk_size,
12153 cp->ctx_tbl_offset,
12154 cp->ctx_tbl_len,
12155 cp->starting_cid);
Michael Chan993ac7b2009-10-10 13:46:56 +000012156 return cp;
12157}
12158EXPORT_SYMBOL(bnx2x_cnic_probe);
12159
12160#endif /* BCM_CNIC */
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012161