blob: a6208178a6f2335b99b7e5661a69dc72d578cd3d [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090028#include <linux/slab.h>
Jerome Glisse3ce0a232009-09-08 10:10:24 +100029#include <linux/seq_file.h>
30#include <linux/firmware.h>
31#include <linux/platform_device.h>
Paul Gortmakere0cd3602011-08-30 11:04:30 -040032#include <linux/module.h>
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/drmP.h>
34#include <drm/radeon_drm.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020035#include "radeon.h"
Daniel Vettere6990372010-03-11 21:19:17 +000036#include "radeon_asic.h"
Jerome Glisse3ce0a232009-09-08 10:10:24 +100037#include "radeon_mode.h"
Jerome Glisse3ce0a232009-09-08 10:10:24 +100038#include "r600d.h"
Jerome Glisse3ce0a232009-09-08 10:10:24 +100039#include "atom.h"
Jerome Glissed39c3b82009-09-28 18:34:43 +020040#include "avivod.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020041
Jerome Glisse3ce0a232009-09-08 10:10:24 +100042#define PFP_UCODE_SIZE 576
43#define PM4_UCODE_SIZE 1792
Alex Deucherd8f60cf2009-12-01 13:43:46 -050044#define RLC_UCODE_SIZE 768
Jerome Glisse3ce0a232009-09-08 10:10:24 +100045#define R700_PFP_UCODE_SIZE 848
46#define R700_PM4_UCODE_SIZE 1360
Alex Deucherd8f60cf2009-12-01 13:43:46 -050047#define R700_RLC_UCODE_SIZE 1024
Alex Deucherfe251e22010-03-24 13:36:43 -040048#define EVERGREEN_PFP_UCODE_SIZE 1120
49#define EVERGREEN_PM4_UCODE_SIZE 1376
Alex Deucher45f9a392010-03-24 13:55:51 -040050#define EVERGREEN_RLC_UCODE_SIZE 768
Alex Deucher12727802011-03-02 20:07:32 -050051#define CAYMAN_RLC_UCODE_SIZE 1024
Alex Deucherc420c742012-03-20 17:18:39 -040052#define ARUBA_RLC_UCODE_SIZE 1536
Jerome Glisse3ce0a232009-09-08 10:10:24 +100053
54/* Firmware Names */
55MODULE_FIRMWARE("radeon/R600_pfp.bin");
56MODULE_FIRMWARE("radeon/R600_me.bin");
57MODULE_FIRMWARE("radeon/RV610_pfp.bin");
58MODULE_FIRMWARE("radeon/RV610_me.bin");
59MODULE_FIRMWARE("radeon/RV630_pfp.bin");
60MODULE_FIRMWARE("radeon/RV630_me.bin");
61MODULE_FIRMWARE("radeon/RV620_pfp.bin");
62MODULE_FIRMWARE("radeon/RV620_me.bin");
63MODULE_FIRMWARE("radeon/RV635_pfp.bin");
64MODULE_FIRMWARE("radeon/RV635_me.bin");
65MODULE_FIRMWARE("radeon/RV670_pfp.bin");
66MODULE_FIRMWARE("radeon/RV670_me.bin");
67MODULE_FIRMWARE("radeon/RS780_pfp.bin");
68MODULE_FIRMWARE("radeon/RS780_me.bin");
69MODULE_FIRMWARE("radeon/RV770_pfp.bin");
70MODULE_FIRMWARE("radeon/RV770_me.bin");
71MODULE_FIRMWARE("radeon/RV730_pfp.bin");
72MODULE_FIRMWARE("radeon/RV730_me.bin");
73MODULE_FIRMWARE("radeon/RV710_pfp.bin");
74MODULE_FIRMWARE("radeon/RV710_me.bin");
Alex Deucherd8f60cf2009-12-01 13:43:46 -050075MODULE_FIRMWARE("radeon/R600_rlc.bin");
76MODULE_FIRMWARE("radeon/R700_rlc.bin");
Alex Deucherfe251e22010-03-24 13:36:43 -040077MODULE_FIRMWARE("radeon/CEDAR_pfp.bin");
78MODULE_FIRMWARE("radeon/CEDAR_me.bin");
Alex Deucher45f9a392010-03-24 13:55:51 -040079MODULE_FIRMWARE("radeon/CEDAR_rlc.bin");
Alex Deucherfe251e22010-03-24 13:36:43 -040080MODULE_FIRMWARE("radeon/REDWOOD_pfp.bin");
81MODULE_FIRMWARE("radeon/REDWOOD_me.bin");
Alex Deucher45f9a392010-03-24 13:55:51 -040082MODULE_FIRMWARE("radeon/REDWOOD_rlc.bin");
Alex Deucherfe251e22010-03-24 13:36:43 -040083MODULE_FIRMWARE("radeon/JUNIPER_pfp.bin");
84MODULE_FIRMWARE("radeon/JUNIPER_me.bin");
Alex Deucher45f9a392010-03-24 13:55:51 -040085MODULE_FIRMWARE("radeon/JUNIPER_rlc.bin");
Dave Airliea7433742010-04-09 15:31:09 +100086MODULE_FIRMWARE("radeon/CYPRESS_pfp.bin");
Alex Deucherfe251e22010-03-24 13:36:43 -040087MODULE_FIRMWARE("radeon/CYPRESS_me.bin");
Alex Deucher45f9a392010-03-24 13:55:51 -040088MODULE_FIRMWARE("radeon/CYPRESS_rlc.bin");
Alex Deucher439bd6c2010-11-22 17:56:31 -050089MODULE_FIRMWARE("radeon/PALM_pfp.bin");
90MODULE_FIRMWARE("radeon/PALM_me.bin");
91MODULE_FIRMWARE("radeon/SUMO_rlc.bin");
Alex Deucherd5c5a722011-05-31 15:42:48 -040092MODULE_FIRMWARE("radeon/SUMO_pfp.bin");
93MODULE_FIRMWARE("radeon/SUMO_me.bin");
94MODULE_FIRMWARE("radeon/SUMO2_pfp.bin");
95MODULE_FIRMWARE("radeon/SUMO2_me.bin");
Jerome Glisse3ce0a232009-09-08 10:10:24 +100096
97int r600_debugfs_mc_info_init(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020098
Jerome Glisse1a029b72009-10-06 19:04:30 +020099/* r600,rv610,rv630,rv620,rv635,rv670 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200100int r600_mc_wait_for_idle(struct radeon_device *rdev);
Lauri Kasanen1109ca02012-08-31 13:43:50 -0400101static void r600_gpu_init(struct radeon_device *rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000102void r600_fini(struct radeon_device *rdev);
Alex Deucher45f9a392010-03-24 13:55:51 -0400103void r600_irq_disable(struct radeon_device *rdev);
Alex Deucher9e46a482011-01-06 18:49:35 -0500104static void r600_pcie_gen2_enable(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200105
Alex Deucher21a81222010-07-02 12:58:16 -0400106/* get temperature in millidegrees */
Alex Deucher20d391d2011-02-01 16:12:34 -0500107int rv6xx_get_temp(struct radeon_device *rdev)
Alex Deucher21a81222010-07-02 12:58:16 -0400108{
109 u32 temp = (RREG32(CG_THERMAL_STATUS) & ASIC_T_MASK) >>
110 ASIC_T_SHIFT;
Alex Deucher20d391d2011-02-01 16:12:34 -0500111 int actual_temp = temp & 0xff;
Alex Deucher21a81222010-07-02 12:58:16 -0400112
Alex Deucher20d391d2011-02-01 16:12:34 -0500113 if (temp & 0x100)
114 actual_temp -= 256;
115
116 return actual_temp * 1000;
Alex Deucher21a81222010-07-02 12:58:16 -0400117}
118
Alex Deucherce8f5372010-05-07 15:10:16 -0400119void r600_pm_get_dynpm_state(struct radeon_device *rdev)
Alex Deuchera48b9b42010-04-22 14:03:55 -0400120{
121 int i;
122
Alex Deucherce8f5372010-05-07 15:10:16 -0400123 rdev->pm.dynpm_can_upclock = true;
124 rdev->pm.dynpm_can_downclock = true;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400125
126 /* power state array is low to high, default is first */
127 if ((rdev->flags & RADEON_IS_IGP) || (rdev->family == CHIP_R600)) {
128 int min_power_state_index = 0;
129
130 if (rdev->pm.num_power_states > 2)
131 min_power_state_index = 1;
132
Alex Deucherce8f5372010-05-07 15:10:16 -0400133 switch (rdev->pm.dynpm_planned_action) {
134 case DYNPM_ACTION_MINIMUM:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400135 rdev->pm.requested_power_state_index = min_power_state_index;
136 rdev->pm.requested_clock_mode_index = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400137 rdev->pm.dynpm_can_downclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400138 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400139 case DYNPM_ACTION_DOWNCLOCK:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400140 if (rdev->pm.current_power_state_index == min_power_state_index) {
141 rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
Alex Deucherce8f5372010-05-07 15:10:16 -0400142 rdev->pm.dynpm_can_downclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400143 } else {
144 if (rdev->pm.active_crtc_count > 1) {
145 for (i = 0; i < rdev->pm.num_power_states; i++) {
Alex Deucherd7311172010-05-03 01:13:14 -0400146 if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
Alex Deuchera48b9b42010-04-22 14:03:55 -0400147 continue;
148 else if (i >= rdev->pm.current_power_state_index) {
149 rdev->pm.requested_power_state_index =
150 rdev->pm.current_power_state_index;
151 break;
152 } else {
153 rdev->pm.requested_power_state_index = i;
154 break;
155 }
156 }
Alex Deucher773c3fa2010-06-25 16:21:27 -0400157 } else {
158 if (rdev->pm.current_power_state_index == 0)
159 rdev->pm.requested_power_state_index =
160 rdev->pm.num_power_states - 1;
161 else
162 rdev->pm.requested_power_state_index =
163 rdev->pm.current_power_state_index - 1;
164 }
Alex Deuchera48b9b42010-04-22 14:03:55 -0400165 }
166 rdev->pm.requested_clock_mode_index = 0;
Alex Deucherd7311172010-05-03 01:13:14 -0400167 /* don't use the power state if crtcs are active and no display flag is set */
168 if ((rdev->pm.active_crtc_count > 0) &&
169 (rdev->pm.power_state[rdev->pm.requested_power_state_index].
170 clock_info[rdev->pm.requested_clock_mode_index].flags &
171 RADEON_PM_MODE_NO_DISPLAY)) {
172 rdev->pm.requested_power_state_index++;
173 }
Alex Deuchera48b9b42010-04-22 14:03:55 -0400174 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400175 case DYNPM_ACTION_UPCLOCK:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400176 if (rdev->pm.current_power_state_index == (rdev->pm.num_power_states - 1)) {
177 rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
Alex Deucherce8f5372010-05-07 15:10:16 -0400178 rdev->pm.dynpm_can_upclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400179 } else {
180 if (rdev->pm.active_crtc_count > 1) {
181 for (i = (rdev->pm.num_power_states - 1); i >= 0; i--) {
Alex Deucherd7311172010-05-03 01:13:14 -0400182 if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
Alex Deuchera48b9b42010-04-22 14:03:55 -0400183 continue;
184 else if (i <= rdev->pm.current_power_state_index) {
185 rdev->pm.requested_power_state_index =
186 rdev->pm.current_power_state_index;
187 break;
188 } else {
189 rdev->pm.requested_power_state_index = i;
190 break;
191 }
192 }
193 } else
194 rdev->pm.requested_power_state_index =
195 rdev->pm.current_power_state_index + 1;
196 }
197 rdev->pm.requested_clock_mode_index = 0;
198 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400199 case DYNPM_ACTION_DEFAULT:
Alex Deucher58e21df2010-03-22 13:31:08 -0400200 rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
201 rdev->pm.requested_clock_mode_index = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400202 rdev->pm.dynpm_can_upclock = false;
Alex Deucher58e21df2010-03-22 13:31:08 -0400203 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400204 case DYNPM_ACTION_NONE:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400205 default:
206 DRM_ERROR("Requested mode for not defined action\n");
207 return;
208 }
209 } else {
210 /* XXX select a power state based on AC/DC, single/dualhead, etc. */
211 /* for now just select the first power state and switch between clock modes */
212 /* power state array is low to high, default is first (0) */
213 if (rdev->pm.active_crtc_count > 1) {
214 rdev->pm.requested_power_state_index = -1;
215 /* start at 1 as we don't want the default mode */
216 for (i = 1; i < rdev->pm.num_power_states; i++) {
Alex Deucherd7311172010-05-03 01:13:14 -0400217 if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
Alex Deuchera48b9b42010-04-22 14:03:55 -0400218 continue;
219 else if ((rdev->pm.power_state[i].type == POWER_STATE_TYPE_PERFORMANCE) ||
220 (rdev->pm.power_state[i].type == POWER_STATE_TYPE_BATTERY)) {
221 rdev->pm.requested_power_state_index = i;
222 break;
223 }
224 }
225 /* if nothing selected, grab the default state. */
226 if (rdev->pm.requested_power_state_index == -1)
227 rdev->pm.requested_power_state_index = 0;
228 } else
229 rdev->pm.requested_power_state_index = 1;
230
Alex Deucherce8f5372010-05-07 15:10:16 -0400231 switch (rdev->pm.dynpm_planned_action) {
232 case DYNPM_ACTION_MINIMUM:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400233 rdev->pm.requested_clock_mode_index = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400234 rdev->pm.dynpm_can_downclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400235 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400236 case DYNPM_ACTION_DOWNCLOCK:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400237 if (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index) {
238 if (rdev->pm.current_clock_mode_index == 0) {
239 rdev->pm.requested_clock_mode_index = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400240 rdev->pm.dynpm_can_downclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400241 } else
242 rdev->pm.requested_clock_mode_index =
243 rdev->pm.current_clock_mode_index - 1;
244 } else {
245 rdev->pm.requested_clock_mode_index = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400246 rdev->pm.dynpm_can_downclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400247 }
Alex Deucherd7311172010-05-03 01:13:14 -0400248 /* don't use the power state if crtcs are active and no display flag is set */
249 if ((rdev->pm.active_crtc_count > 0) &&
250 (rdev->pm.power_state[rdev->pm.requested_power_state_index].
251 clock_info[rdev->pm.requested_clock_mode_index].flags &
252 RADEON_PM_MODE_NO_DISPLAY)) {
253 rdev->pm.requested_clock_mode_index++;
254 }
Alex Deuchera48b9b42010-04-22 14:03:55 -0400255 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400256 case DYNPM_ACTION_UPCLOCK:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400257 if (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index) {
258 if (rdev->pm.current_clock_mode_index ==
259 (rdev->pm.power_state[rdev->pm.requested_power_state_index].num_clock_modes - 1)) {
260 rdev->pm.requested_clock_mode_index = rdev->pm.current_clock_mode_index;
Alex Deucherce8f5372010-05-07 15:10:16 -0400261 rdev->pm.dynpm_can_upclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400262 } else
263 rdev->pm.requested_clock_mode_index =
264 rdev->pm.current_clock_mode_index + 1;
265 } else {
266 rdev->pm.requested_clock_mode_index =
267 rdev->pm.power_state[rdev->pm.requested_power_state_index].num_clock_modes - 1;
Alex Deucherce8f5372010-05-07 15:10:16 -0400268 rdev->pm.dynpm_can_upclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400269 }
270 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400271 case DYNPM_ACTION_DEFAULT:
Alex Deucher58e21df2010-03-22 13:31:08 -0400272 rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
273 rdev->pm.requested_clock_mode_index = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400274 rdev->pm.dynpm_can_upclock = false;
Alex Deucher58e21df2010-03-22 13:31:08 -0400275 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400276 case DYNPM_ACTION_NONE:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400277 default:
278 DRM_ERROR("Requested mode for not defined action\n");
279 return;
280 }
281 }
282
Dave Airlied9fdaaf2010-08-02 10:42:55 +1000283 DRM_DEBUG_DRIVER("Requested: e: %d m: %d p: %d\n",
Alex Deucherce8a3eb2010-05-07 16:58:27 -0400284 rdev->pm.power_state[rdev->pm.requested_power_state_index].
285 clock_info[rdev->pm.requested_clock_mode_index].sclk,
286 rdev->pm.power_state[rdev->pm.requested_power_state_index].
287 clock_info[rdev->pm.requested_clock_mode_index].mclk,
288 rdev->pm.power_state[rdev->pm.requested_power_state_index].
289 pcie_lanes);
Alex Deuchera48b9b42010-04-22 14:03:55 -0400290}
291
Alex Deucherce8f5372010-05-07 15:10:16 -0400292void rs780_pm_init_profile(struct radeon_device *rdev)
293{
294 if (rdev->pm.num_power_states == 2) {
295 /* default */
296 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
297 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
298 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
299 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
300 /* low sh */
301 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 0;
302 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 0;
303 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
304 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400305 /* mid sh */
306 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 0;
307 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 0;
308 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
309 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400310 /* high sh */
311 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 0;
312 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 1;
313 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
314 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
315 /* low mh */
316 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 0;
317 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 0;
318 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
319 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400320 /* mid mh */
321 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 0;
322 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 0;
323 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
324 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400325 /* high mh */
326 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 0;
327 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 1;
328 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
329 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
330 } else if (rdev->pm.num_power_states == 3) {
331 /* default */
332 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
333 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
334 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
335 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
336 /* low sh */
337 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 1;
338 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 1;
339 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
340 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400341 /* mid sh */
342 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 1;
343 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 1;
344 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
345 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400346 /* high sh */
347 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 1;
348 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 2;
349 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
350 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
351 /* low mh */
352 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 1;
353 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 1;
354 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
355 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400356 /* mid mh */
357 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 1;
358 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 1;
359 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
360 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400361 /* high mh */
362 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 1;
363 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 2;
364 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
365 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
366 } else {
367 /* default */
368 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
369 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
370 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
371 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
372 /* low sh */
373 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 2;
374 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 2;
375 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
376 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400377 /* mid sh */
378 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 2;
379 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 2;
380 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
381 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400382 /* high sh */
383 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 2;
384 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 3;
385 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
386 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
387 /* low mh */
388 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 2;
389 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 0;
390 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
391 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400392 /* mid mh */
393 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 2;
394 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 0;
395 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
396 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400397 /* high mh */
398 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 2;
399 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 3;
400 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
401 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
402 }
403}
404
405void r600_pm_init_profile(struct radeon_device *rdev)
406{
Alex Deucherbbe26ff2011-11-04 10:09:42 -0400407 int idx;
408
Alex Deucherce8f5372010-05-07 15:10:16 -0400409 if (rdev->family == CHIP_R600) {
410 /* XXX */
411 /* default */
412 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
413 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
414 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
Alex Deucher4bff5172010-05-17 19:41:26 -0400415 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400416 /* low sh */
417 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
418 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
419 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
Alex Deucher4bff5172010-05-17 19:41:26 -0400420 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400421 /* mid sh */
422 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
423 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
424 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
425 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400426 /* high sh */
427 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
428 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
429 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
Alex Deucher4bff5172010-05-17 19:41:26 -0400430 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400431 /* low mh */
432 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
433 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
434 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
Alex Deucher4bff5172010-05-17 19:41:26 -0400435 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400436 /* mid mh */
437 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
438 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
439 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
440 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400441 /* high mh */
442 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
443 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
444 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
Alex Deucher4bff5172010-05-17 19:41:26 -0400445 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400446 } else {
447 if (rdev->pm.num_power_states < 4) {
448 /* default */
449 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
450 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
451 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
452 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 2;
453 /* low sh */
Alex Deucherce8f5372010-05-07 15:10:16 -0400454 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 1;
455 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 1;
456 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400457 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
458 /* mid sh */
459 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 1;
460 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 1;
461 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
462 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 1;
Alex Deucherce8f5372010-05-07 15:10:16 -0400463 /* high sh */
464 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 1;
465 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 1;
466 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
467 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 2;
468 /* low mh */
Alex Deucher4bff5172010-05-17 19:41:26 -0400469 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 2;
470 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 2;
Alex Deucherce8f5372010-05-07 15:10:16 -0400471 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400472 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
473 /* low mh */
474 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 2;
475 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 2;
476 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
477 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 1;
Alex Deucherce8f5372010-05-07 15:10:16 -0400478 /* high mh */
Alex Deucher4bff5172010-05-17 19:41:26 -0400479 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 2;
480 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 2;
481 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
482 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 2;
483 } else {
484 /* default */
485 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
486 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
487 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
488 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 2;
489 /* low sh */
Alex Deucherbbe26ff2011-11-04 10:09:42 -0400490 if (rdev->flags & RADEON_IS_MOBILITY)
491 idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0);
492 else
493 idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
494 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = idx;
495 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = idx;
496 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
497 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400498 /* mid sh */
Alex Deucherbbe26ff2011-11-04 10:09:42 -0400499 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = idx;
500 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = idx;
501 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
502 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 1;
Alex Deucher4bff5172010-05-17 19:41:26 -0400503 /* high sh */
Alex Deucherbbe26ff2011-11-04 10:09:42 -0400504 idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
505 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = idx;
506 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = idx;
Alex Deucher4bff5172010-05-17 19:41:26 -0400507 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
508 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 2;
509 /* low mh */
Alex Deucherbbe26ff2011-11-04 10:09:42 -0400510 if (rdev->flags & RADEON_IS_MOBILITY)
511 idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 1);
512 else
513 idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
514 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = idx;
515 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = idx;
516 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
517 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400518 /* mid mh */
Alex Deucherbbe26ff2011-11-04 10:09:42 -0400519 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = idx;
520 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = idx;
521 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
522 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 1;
Alex Deucher4bff5172010-05-17 19:41:26 -0400523 /* high mh */
Alex Deucherbbe26ff2011-11-04 10:09:42 -0400524 idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
525 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = idx;
526 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = idx;
Alex Deucherce8f5372010-05-07 15:10:16 -0400527 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
528 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 2;
529 }
530 }
Alex Deucherbae6b5622010-04-22 13:38:05 -0400531}
532
Alex Deucher49e02b72010-04-23 17:57:27 -0400533void r600_pm_misc(struct radeon_device *rdev)
534{
Rafał Miłeckia081a9d2010-06-07 18:20:25 -0400535 int req_ps_idx = rdev->pm.requested_power_state_index;
536 int req_cm_idx = rdev->pm.requested_clock_mode_index;
537 struct radeon_power_state *ps = &rdev->pm.power_state[req_ps_idx];
538 struct radeon_voltage *voltage = &ps->clock_info[req_cm_idx].voltage;
Alex Deucher7ac9aa52010-05-27 19:25:54 -0400539
Alex Deucher4d601732010-06-07 18:15:18 -0400540 if ((voltage->type == VOLTAGE_SW) && voltage->voltage) {
Alex Deuchera377e182011-06-20 13:00:31 -0400541 /* 0xff01 is a flag rather then an actual voltage */
542 if (voltage->voltage == 0xff01)
543 return;
Alex Deucher4d601732010-06-07 18:15:18 -0400544 if (voltage->voltage != rdev->pm.current_vddc) {
Alex Deucher8a83ec52011-04-12 14:49:23 -0400545 radeon_atom_set_voltage(rdev, voltage->voltage, SET_VOLTAGE_TYPE_ASIC_VDDC);
Alex Deucher4d601732010-06-07 18:15:18 -0400546 rdev->pm.current_vddc = voltage->voltage;
Dave Airlied9fdaaf2010-08-02 10:42:55 +1000547 DRM_DEBUG_DRIVER("Setting: v: %d\n", voltage->voltage);
Alex Deucher4d601732010-06-07 18:15:18 -0400548 }
549 }
Alex Deucher49e02b72010-04-23 17:57:27 -0400550}
551
Alex Deucherdef9ba92010-04-22 12:39:58 -0400552bool r600_gui_idle(struct radeon_device *rdev)
553{
554 if (RREG32(GRBM_STATUS) & GUI_ACTIVE)
555 return false;
556 else
557 return true;
558}
559
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500560/* hpd for digital panel detect/disconnect */
561bool r600_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
562{
563 bool connected = false;
564
565 if (ASIC_IS_DCE3(rdev)) {
566 switch (hpd) {
567 case RADEON_HPD_1:
568 if (RREG32(DC_HPD1_INT_STATUS) & DC_HPDx_SENSE)
569 connected = true;
570 break;
571 case RADEON_HPD_2:
572 if (RREG32(DC_HPD2_INT_STATUS) & DC_HPDx_SENSE)
573 connected = true;
574 break;
575 case RADEON_HPD_3:
576 if (RREG32(DC_HPD3_INT_STATUS) & DC_HPDx_SENSE)
577 connected = true;
578 break;
579 case RADEON_HPD_4:
580 if (RREG32(DC_HPD4_INT_STATUS) & DC_HPDx_SENSE)
581 connected = true;
582 break;
583 /* DCE 3.2 */
584 case RADEON_HPD_5:
585 if (RREG32(DC_HPD5_INT_STATUS) & DC_HPDx_SENSE)
586 connected = true;
587 break;
588 case RADEON_HPD_6:
589 if (RREG32(DC_HPD6_INT_STATUS) & DC_HPDx_SENSE)
590 connected = true;
591 break;
592 default:
593 break;
594 }
595 } else {
596 switch (hpd) {
597 case RADEON_HPD_1:
598 if (RREG32(DC_HOT_PLUG_DETECT1_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
599 connected = true;
600 break;
601 case RADEON_HPD_2:
602 if (RREG32(DC_HOT_PLUG_DETECT2_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
603 connected = true;
604 break;
605 case RADEON_HPD_3:
606 if (RREG32(DC_HOT_PLUG_DETECT3_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
607 connected = true;
608 break;
609 default:
610 break;
611 }
612 }
613 return connected;
614}
615
616void r600_hpd_set_polarity(struct radeon_device *rdev,
Alex Deucher429770b2009-12-04 15:26:55 -0500617 enum radeon_hpd_id hpd)
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500618{
619 u32 tmp;
620 bool connected = r600_hpd_sense(rdev, hpd);
621
622 if (ASIC_IS_DCE3(rdev)) {
623 switch (hpd) {
624 case RADEON_HPD_1:
625 tmp = RREG32(DC_HPD1_INT_CONTROL);
626 if (connected)
627 tmp &= ~DC_HPDx_INT_POLARITY;
628 else
629 tmp |= DC_HPDx_INT_POLARITY;
630 WREG32(DC_HPD1_INT_CONTROL, tmp);
631 break;
632 case RADEON_HPD_2:
633 tmp = RREG32(DC_HPD2_INT_CONTROL);
634 if (connected)
635 tmp &= ~DC_HPDx_INT_POLARITY;
636 else
637 tmp |= DC_HPDx_INT_POLARITY;
638 WREG32(DC_HPD2_INT_CONTROL, tmp);
639 break;
640 case RADEON_HPD_3:
641 tmp = RREG32(DC_HPD3_INT_CONTROL);
642 if (connected)
643 tmp &= ~DC_HPDx_INT_POLARITY;
644 else
645 tmp |= DC_HPDx_INT_POLARITY;
646 WREG32(DC_HPD3_INT_CONTROL, tmp);
647 break;
648 case RADEON_HPD_4:
649 tmp = RREG32(DC_HPD4_INT_CONTROL);
650 if (connected)
651 tmp &= ~DC_HPDx_INT_POLARITY;
652 else
653 tmp |= DC_HPDx_INT_POLARITY;
654 WREG32(DC_HPD4_INT_CONTROL, tmp);
655 break;
656 case RADEON_HPD_5:
657 tmp = RREG32(DC_HPD5_INT_CONTROL);
658 if (connected)
659 tmp &= ~DC_HPDx_INT_POLARITY;
660 else
661 tmp |= DC_HPDx_INT_POLARITY;
662 WREG32(DC_HPD5_INT_CONTROL, tmp);
663 break;
664 /* DCE 3.2 */
665 case RADEON_HPD_6:
666 tmp = RREG32(DC_HPD6_INT_CONTROL);
667 if (connected)
668 tmp &= ~DC_HPDx_INT_POLARITY;
669 else
670 tmp |= DC_HPDx_INT_POLARITY;
671 WREG32(DC_HPD6_INT_CONTROL, tmp);
672 break;
673 default:
674 break;
675 }
676 } else {
677 switch (hpd) {
678 case RADEON_HPD_1:
679 tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL);
680 if (connected)
681 tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
682 else
683 tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
684 WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
685 break;
686 case RADEON_HPD_2:
687 tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL);
688 if (connected)
689 tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
690 else
691 tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
692 WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
693 break;
694 case RADEON_HPD_3:
695 tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL);
696 if (connected)
697 tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
698 else
699 tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
700 WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
701 break;
702 default:
703 break;
704 }
705 }
706}
707
708void r600_hpd_init(struct radeon_device *rdev)
709{
710 struct drm_device *dev = rdev->ddev;
711 struct drm_connector *connector;
Christian Koenigfb982572012-05-17 01:33:30 +0200712 unsigned enable = 0;
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500713
Alex Deucher64912e92011-11-03 11:21:39 -0400714 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
715 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500716
Jerome Glisse455c89b2012-05-04 11:06:22 -0400717 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP ||
718 connector->connector_type == DRM_MODE_CONNECTOR_LVDS) {
719 /* don't try to enable hpd on eDP or LVDS avoid breaking the
720 * aux dp channel on imac and help (but not completely fix)
721 * https://bugzilla.redhat.com/show_bug.cgi?id=726143
722 */
723 continue;
724 }
Alex Deucher64912e92011-11-03 11:21:39 -0400725 if (ASIC_IS_DCE3(rdev)) {
726 u32 tmp = DC_HPDx_CONNECTION_TIMER(0x9c4) | DC_HPDx_RX_INT_TIMER(0xfa);
727 if (ASIC_IS_DCE32(rdev))
728 tmp |= DC_HPDx_EN;
729
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500730 switch (radeon_connector->hpd.hpd) {
731 case RADEON_HPD_1:
732 WREG32(DC_HPD1_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500733 break;
734 case RADEON_HPD_2:
735 WREG32(DC_HPD2_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500736 break;
737 case RADEON_HPD_3:
738 WREG32(DC_HPD3_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500739 break;
740 case RADEON_HPD_4:
741 WREG32(DC_HPD4_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500742 break;
743 /* DCE 3.2 */
744 case RADEON_HPD_5:
745 WREG32(DC_HPD5_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500746 break;
747 case RADEON_HPD_6:
748 WREG32(DC_HPD6_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500749 break;
750 default:
751 break;
752 }
Alex Deucher64912e92011-11-03 11:21:39 -0400753 } else {
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500754 switch (radeon_connector->hpd.hpd) {
755 case RADEON_HPD_1:
756 WREG32(DC_HOT_PLUG_DETECT1_CONTROL, DC_HOT_PLUG_DETECTx_EN);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500757 break;
758 case RADEON_HPD_2:
759 WREG32(DC_HOT_PLUG_DETECT2_CONTROL, DC_HOT_PLUG_DETECTx_EN);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500760 break;
761 case RADEON_HPD_3:
762 WREG32(DC_HOT_PLUG_DETECT3_CONTROL, DC_HOT_PLUG_DETECTx_EN);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500763 break;
764 default:
765 break;
766 }
767 }
Christian Koenigfb982572012-05-17 01:33:30 +0200768 enable |= 1 << radeon_connector->hpd.hpd;
Alex Deucher64912e92011-11-03 11:21:39 -0400769 radeon_hpd_set_polarity(rdev, radeon_connector->hpd.hpd);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500770 }
Christian Koenigfb982572012-05-17 01:33:30 +0200771 radeon_irq_kms_enable_hpd(rdev, enable);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500772}
773
774void r600_hpd_fini(struct radeon_device *rdev)
775{
776 struct drm_device *dev = rdev->ddev;
777 struct drm_connector *connector;
Christian Koenigfb982572012-05-17 01:33:30 +0200778 unsigned disable = 0;
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500779
Christian Koenigfb982572012-05-17 01:33:30 +0200780 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
781 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
782 if (ASIC_IS_DCE3(rdev)) {
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500783 switch (radeon_connector->hpd.hpd) {
784 case RADEON_HPD_1:
785 WREG32(DC_HPD1_CONTROL, 0);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500786 break;
787 case RADEON_HPD_2:
788 WREG32(DC_HPD2_CONTROL, 0);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500789 break;
790 case RADEON_HPD_3:
791 WREG32(DC_HPD3_CONTROL, 0);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500792 break;
793 case RADEON_HPD_4:
794 WREG32(DC_HPD4_CONTROL, 0);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500795 break;
796 /* DCE 3.2 */
797 case RADEON_HPD_5:
798 WREG32(DC_HPD5_CONTROL, 0);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500799 break;
800 case RADEON_HPD_6:
801 WREG32(DC_HPD6_CONTROL, 0);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500802 break;
803 default:
804 break;
805 }
Christian Koenigfb982572012-05-17 01:33:30 +0200806 } else {
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500807 switch (radeon_connector->hpd.hpd) {
808 case RADEON_HPD_1:
809 WREG32(DC_HOT_PLUG_DETECT1_CONTROL, 0);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500810 break;
811 case RADEON_HPD_2:
812 WREG32(DC_HOT_PLUG_DETECT2_CONTROL, 0);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500813 break;
814 case RADEON_HPD_3:
815 WREG32(DC_HOT_PLUG_DETECT3_CONTROL, 0);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500816 break;
817 default:
818 break;
819 }
820 }
Christian Koenigfb982572012-05-17 01:33:30 +0200821 disable |= 1 << radeon_connector->hpd.hpd;
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500822 }
Christian Koenigfb982572012-05-17 01:33:30 +0200823 radeon_irq_kms_disable_hpd(rdev, disable);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500824}
825
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200826/*
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000827 * R600 PCIE GART
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200828 */
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000829void r600_pcie_gart_tlb_flush(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200830{
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000831 unsigned i;
832 u32 tmp;
833
Dave Airlie2e98f102010-02-15 15:54:45 +1000834 /* flush hdp cache so updates hit vram */
Alex Deucherf3886f82010-12-08 10:05:34 -0500835 if ((rdev->family >= CHIP_RV770) && (rdev->family <= CHIP_RV740) &&
836 !(rdev->flags & RADEON_IS_AGP)) {
Jerome Glissec9a1be92011-11-03 11:16:49 -0400837 void __iomem *ptr = (void *)rdev->gart.ptr;
Alex Deucher812d0462010-07-26 18:51:53 -0400838 u32 tmp;
839
840 /* r7xx hw bug. write to HDP_DEBUG1 followed by fb read
841 * rather than write to HDP_REG_COHERENCY_FLUSH_CNTL
Alex Deucherf3886f82010-12-08 10:05:34 -0500842 * This seems to cause problems on some AGP cards. Just use the old
843 * method for them.
Alex Deucher812d0462010-07-26 18:51:53 -0400844 */
845 WREG32(HDP_DEBUG1, 0);
846 tmp = readl((void __iomem *)ptr);
847 } else
848 WREG32(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
Dave Airlie2e98f102010-02-15 15:54:45 +1000849
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000850 WREG32(VM_CONTEXT0_INVALIDATION_LOW_ADDR, rdev->mc.gtt_start >> 12);
851 WREG32(VM_CONTEXT0_INVALIDATION_HIGH_ADDR, (rdev->mc.gtt_end - 1) >> 12);
852 WREG32(VM_CONTEXT0_REQUEST_RESPONSE, REQUEST_TYPE(1));
853 for (i = 0; i < rdev->usec_timeout; i++) {
854 /* read MC_STATUS */
855 tmp = RREG32(VM_CONTEXT0_REQUEST_RESPONSE);
856 tmp = (tmp & RESPONSE_TYPE_MASK) >> RESPONSE_TYPE_SHIFT;
857 if (tmp == 2) {
858 printk(KERN_WARNING "[drm] r600 flush TLB failed\n");
859 return;
860 }
861 if (tmp) {
862 return;
863 }
864 udelay(1);
865 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200866}
867
Jerome Glisse4aac0472009-09-14 18:29:49 +0200868int r600_pcie_gart_init(struct radeon_device *rdev)
869{
870 int r;
871
Jerome Glissec9a1be92011-11-03 11:16:49 -0400872 if (rdev->gart.robj) {
Joe Perchesfce7d612010-10-30 21:08:30 +0000873 WARN(1, "R600 PCIE GART already initialized\n");
Jerome Glisse4aac0472009-09-14 18:29:49 +0200874 return 0;
875 }
876 /* Initialize common gart structure */
877 r = radeon_gart_init(rdev);
878 if (r)
879 return r;
880 rdev->gart.table_size = rdev->gart.num_gpu_pages * 8;
881 return radeon_gart_table_vram_alloc(rdev);
882}
883
Lauri Kasanen1109ca02012-08-31 13:43:50 -0400884static int r600_pcie_gart_enable(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200885{
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000886 u32 tmp;
887 int r, i;
888
Jerome Glissec9a1be92011-11-03 11:16:49 -0400889 if (rdev->gart.robj == NULL) {
Jerome Glisse4aac0472009-09-14 18:29:49 +0200890 dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
891 return -EINVAL;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000892 }
Jerome Glisse4aac0472009-09-14 18:29:49 +0200893 r = radeon_gart_table_vram_pin(rdev);
894 if (r)
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000895 return r;
Dave Airlie82568562010-02-05 16:00:07 +1000896 radeon_gart_restore(rdev);
Dave Airliebc1a6312009-09-15 11:07:52 +1000897
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000898 /* Setup L2 cache */
899 WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
900 ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
901 EFFECTIVE_L2_QUEUE_SIZE(7));
902 WREG32(VM_L2_CNTL2, 0);
903 WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
904 /* Setup TLB control */
905 tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
906 SYSTEM_ACCESS_MODE_NOT_IN_SYS |
907 EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
908 ENABLE_WAIT_L2_QUERY;
909 WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
910 WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
911 WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
912 WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
913 WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
914 WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
915 WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
916 WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
917 WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
918 WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
919 WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
920 WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
921 WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
922 WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
923 WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
Jerome Glisse1a029b72009-10-06 19:04:30 +0200924 WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000925 WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
926 WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
927 RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
928 WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
929 (u32)(rdev->dummy_page.addr >> 12));
930 for (i = 1; i < 7; i++)
931 WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
932
933 r600_pcie_gart_tlb_flush(rdev);
Tormod Voldenfcf4de52011-08-31 21:54:07 +0000934 DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
935 (unsigned)(rdev->mc.gtt_size >> 20),
936 (unsigned long long)rdev->gart.table_addr);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000937 rdev->gart.ready = true;
938 return 0;
939}
940
Lauri Kasanen1109ca02012-08-31 13:43:50 -0400941static void r600_pcie_gart_disable(struct radeon_device *rdev)
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000942{
943 u32 tmp;
Jerome Glissec9a1be92011-11-03 11:16:49 -0400944 int i;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000945
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000946 /* Disable all tables */
947 for (i = 0; i < 7; i++)
948 WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
949
950 /* Disable L2 cache */
951 WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
952 EFFECTIVE_L2_QUEUE_SIZE(7));
953 WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
954 /* Setup L1 TLB control */
955 tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
956 ENABLE_WAIT_L2_QUERY;
957 WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
958 WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
959 WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
960 WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
961 WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
962 WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
963 WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
964 WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
965 WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp);
966 WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp);
967 WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
968 WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
969 WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp);
970 WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
Jerome Glissec9a1be92011-11-03 11:16:49 -0400971 radeon_gart_table_vram_unpin(rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +0200972}
973
Lauri Kasanen1109ca02012-08-31 13:43:50 -0400974static void r600_pcie_gart_fini(struct radeon_device *rdev)
Jerome Glisse4aac0472009-09-14 18:29:49 +0200975{
Jerome Glissef9274562010-03-17 14:44:29 +0000976 radeon_gart_fini(rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +0200977 r600_pcie_gart_disable(rdev);
978 radeon_gart_table_vram_free(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200979}
980
Lauri Kasanen1109ca02012-08-31 13:43:50 -0400981static void r600_agp_enable(struct radeon_device *rdev)
Jerome Glisse1a029b72009-10-06 19:04:30 +0200982{
983 u32 tmp;
984 int i;
985
986 /* Setup L2 cache */
987 WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
988 ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
989 EFFECTIVE_L2_QUEUE_SIZE(7));
990 WREG32(VM_L2_CNTL2, 0);
991 WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
992 /* Setup TLB control */
993 tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
994 SYSTEM_ACCESS_MODE_NOT_IN_SYS |
995 EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
996 ENABLE_WAIT_L2_QUERY;
997 WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
998 WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
999 WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
1000 WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
1001 WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
1002 WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
1003 WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
1004 WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
1005 WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
1006 WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
1007 WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
1008 WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
1009 WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
1010 WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
1011 for (i = 0; i < 7; i++)
1012 WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
1013}
1014
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001015int r600_mc_wait_for_idle(struct radeon_device *rdev)
1016{
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001017 unsigned i;
1018 u32 tmp;
1019
1020 for (i = 0; i < rdev->usec_timeout; i++) {
1021 /* read MC_STATUS */
1022 tmp = RREG32(R_000E50_SRBM_STATUS) & 0x3F00;
1023 if (!tmp)
1024 return 0;
1025 udelay(1);
1026 }
1027 return -1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001028}
1029
Jerome Glissea3c19452009-10-01 18:02:13 +02001030static void r600_mc_program(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001031{
Jerome Glissea3c19452009-10-01 18:02:13 +02001032 struct rv515_mc_save save;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001033 u32 tmp;
1034 int i, j;
1035
1036 /* Initialize HDP */
1037 for (i = 0, j = 0; i < 32; i++, j += 0x18) {
1038 WREG32((0x2c14 + j), 0x00000000);
1039 WREG32((0x2c18 + j), 0x00000000);
1040 WREG32((0x2c1c + j), 0x00000000);
1041 WREG32((0x2c20 + j), 0x00000000);
1042 WREG32((0x2c24 + j), 0x00000000);
1043 }
1044 WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
1045
Jerome Glissea3c19452009-10-01 18:02:13 +02001046 rv515_mc_stop(rdev, &save);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001047 if (r600_mc_wait_for_idle(rdev)) {
Jerome Glissea3c19452009-10-01 18:02:13 +02001048 dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001049 }
Jerome Glissea3c19452009-10-01 18:02:13 +02001050 /* Lockout access through VGA aperture (doesn't exist before R600) */
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001051 WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001052 /* Update configuration */
Jerome Glisse1a029b72009-10-06 19:04:30 +02001053 if (rdev->flags & RADEON_IS_AGP) {
1054 if (rdev->mc.vram_start < rdev->mc.gtt_start) {
1055 /* VRAM before AGP */
1056 WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
1057 rdev->mc.vram_start >> 12);
1058 WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
1059 rdev->mc.gtt_end >> 12);
1060 } else {
1061 /* VRAM after AGP */
1062 WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
1063 rdev->mc.gtt_start >> 12);
1064 WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
1065 rdev->mc.vram_end >> 12);
1066 }
1067 } else {
1068 WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR, rdev->mc.vram_start >> 12);
1069 WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR, rdev->mc.vram_end >> 12);
1070 }
Alex Deucher16cdf042011-10-28 10:30:02 -04001071 WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, rdev->vram_scratch.gpu_addr >> 12);
Jerome Glisse1a029b72009-10-06 19:04:30 +02001072 tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001073 tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
1074 WREG32(MC_VM_FB_LOCATION, tmp);
1075 WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
1076 WREG32(HDP_NONSURFACE_INFO, (2 << 7));
Jerome Glisse46fcd2b2010-06-03 19:34:48 +02001077 WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001078 if (rdev->flags & RADEON_IS_AGP) {
Jerome Glisse1a029b72009-10-06 19:04:30 +02001079 WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 22);
1080 WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 22);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001081 WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
1082 } else {
1083 WREG32(MC_VM_AGP_BASE, 0);
1084 WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
1085 WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
1086 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001087 if (r600_mc_wait_for_idle(rdev)) {
Jerome Glissea3c19452009-10-01 18:02:13 +02001088 dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001089 }
Jerome Glissea3c19452009-10-01 18:02:13 +02001090 rv515_mc_resume(rdev, &save);
Dave Airlie698443d2009-09-18 14:16:38 +10001091 /* we need to own VRAM, so turn off the VGA renderer here
1092 * to stop it overwriting our objects */
Jerome Glissed39c3b82009-09-28 18:34:43 +02001093 rv515_vga_render_disable(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001094}
1095
Jerome Glissed594e462010-02-17 21:54:29 +00001096/**
1097 * r600_vram_gtt_location - try to find VRAM & GTT location
1098 * @rdev: radeon device structure holding all necessary informations
1099 * @mc: memory controller structure holding memory informations
1100 *
1101 * Function will place try to place VRAM at same place as in CPU (PCI)
1102 * address space as some GPU seems to have issue when we reprogram at
1103 * different address space.
1104 *
1105 * If there is not enough space to fit the unvisible VRAM after the
1106 * aperture then we limit the VRAM size to the aperture.
1107 *
1108 * If we are using AGP then place VRAM adjacent to AGP aperture are we need
1109 * them to be in one from GPU point of view so that we can program GPU to
1110 * catch access outside them (weird GPU policy see ??).
1111 *
1112 * This function will never fails, worst case are limiting VRAM or GTT.
1113 *
1114 * Note: GTT start, end, size should be initialized before calling this
1115 * function on AGP platform.
1116 */
Alex Deucher0ef0c1f2010-11-22 17:56:26 -05001117static void r600_vram_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc)
Jerome Glissed594e462010-02-17 21:54:29 +00001118{
1119 u64 size_bf, size_af;
1120
1121 if (mc->mc_vram_size > 0xE0000000) {
1122 /* leave room for at least 512M GTT */
1123 dev_warn(rdev->dev, "limiting VRAM\n");
1124 mc->real_vram_size = 0xE0000000;
1125 mc->mc_vram_size = 0xE0000000;
1126 }
1127 if (rdev->flags & RADEON_IS_AGP) {
1128 size_bf = mc->gtt_start;
Jerome Glissedfc6ae52012-04-17 16:51:38 -04001129 size_af = 0xFFFFFFFF - mc->gtt_end;
Jerome Glissed594e462010-02-17 21:54:29 +00001130 if (size_bf > size_af) {
1131 if (mc->mc_vram_size > size_bf) {
1132 dev_warn(rdev->dev, "limiting VRAM\n");
1133 mc->real_vram_size = size_bf;
1134 mc->mc_vram_size = size_bf;
1135 }
1136 mc->vram_start = mc->gtt_start - mc->mc_vram_size;
1137 } else {
1138 if (mc->mc_vram_size > size_af) {
1139 dev_warn(rdev->dev, "limiting VRAM\n");
1140 mc->real_vram_size = size_af;
1141 mc->mc_vram_size = size_af;
1142 }
Jerome Glissedfc6ae52012-04-17 16:51:38 -04001143 mc->vram_start = mc->gtt_end + 1;
Jerome Glissed594e462010-02-17 21:54:29 +00001144 }
1145 mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
1146 dev_info(rdev->dev, "VRAM: %lluM 0x%08llX - 0x%08llX (%lluM used)\n",
1147 mc->mc_vram_size >> 20, mc->vram_start,
1148 mc->vram_end, mc->real_vram_size >> 20);
1149 } else {
1150 u64 base = 0;
Alex Deucher8961d522010-12-03 14:37:22 -05001151 if (rdev->flags & RADEON_IS_IGP) {
1152 base = RREG32(MC_VM_FB_LOCATION) & 0xFFFF;
1153 base <<= 24;
1154 }
Jerome Glissed594e462010-02-17 21:54:29 +00001155 radeon_vram_location(rdev, &rdev->mc, base);
Alex Deucher8d369bb2010-07-15 10:51:10 -04001156 rdev->mc.gtt_base_align = 0;
Jerome Glissed594e462010-02-17 21:54:29 +00001157 radeon_gtt_location(rdev, mc);
1158 }
1159}
1160
Lauri Kasanen1109ca02012-08-31 13:43:50 -04001161static int r600_mc_init(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001162{
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001163 u32 tmp;
Alex Deucher5885b7a2009-10-19 17:23:33 -04001164 int chansize, numchan;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001165
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001166 /* Get VRAM informations */
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001167 rdev->mc.vram_is_ddr = true;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001168 tmp = RREG32(RAMCFG);
1169 if (tmp & CHANSIZE_OVERRIDE) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001170 chansize = 16;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001171 } else if (tmp & CHANSIZE_MASK) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001172 chansize = 64;
1173 } else {
1174 chansize = 32;
1175 }
Alex Deucher5885b7a2009-10-19 17:23:33 -04001176 tmp = RREG32(CHMAP);
1177 switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
1178 case 0:
1179 default:
1180 numchan = 1;
1181 break;
1182 case 1:
1183 numchan = 2;
1184 break;
1185 case 2:
1186 numchan = 4;
1187 break;
1188 case 3:
1189 numchan = 8;
1190 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001191 }
Alex Deucher5885b7a2009-10-19 17:23:33 -04001192 rdev->mc.vram_width = numchan * chansize;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001193 /* Could aper size report 0 ? */
Jordan Crouse01d73a62010-05-27 13:40:24 -06001194 rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
1195 rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001196 /* Setup GPU memory space */
1197 rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE);
1198 rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE);
Jerome Glisse51e5fcd2010-02-19 14:33:54 +00001199 rdev->mc.visible_vram_size = rdev->mc.aper_size;
Jerome Glissed594e462010-02-17 21:54:29 +00001200 r600_vram_gtt_location(rdev, &rdev->mc);
Alex Deucherf47299c2010-03-16 20:54:38 -04001201
Alex Deucherf8920342010-06-30 12:02:03 -04001202 if (rdev->flags & RADEON_IS_IGP) {
1203 rs690_pm_info(rdev);
Alex Deucher06b64762010-01-05 11:27:29 -05001204 rdev->mc.igp_sideport_enabled = radeon_atombios_sideport_present(rdev);
Alex Deucherf8920342010-06-30 12:02:03 -04001205 }
Alex Deucherf47299c2010-03-16 20:54:38 -04001206 radeon_update_bandwidth_info(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001207 return 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001208}
1209
Alex Deucher16cdf042011-10-28 10:30:02 -04001210int r600_vram_scratch_init(struct radeon_device *rdev)
1211{
1212 int r;
1213
1214 if (rdev->vram_scratch.robj == NULL) {
1215 r = radeon_bo_create(rdev, RADEON_GPU_PAGE_SIZE,
1216 PAGE_SIZE, true, RADEON_GEM_DOMAIN_VRAM,
Alex Deucher40f5cf92012-05-10 18:33:13 -04001217 NULL, &rdev->vram_scratch.robj);
Alex Deucher16cdf042011-10-28 10:30:02 -04001218 if (r) {
1219 return r;
1220 }
1221 }
1222
1223 r = radeon_bo_reserve(rdev->vram_scratch.robj, false);
1224 if (unlikely(r != 0))
1225 return r;
1226 r = radeon_bo_pin(rdev->vram_scratch.robj,
1227 RADEON_GEM_DOMAIN_VRAM, &rdev->vram_scratch.gpu_addr);
1228 if (r) {
1229 radeon_bo_unreserve(rdev->vram_scratch.robj);
1230 return r;
1231 }
1232 r = radeon_bo_kmap(rdev->vram_scratch.robj,
1233 (void **)&rdev->vram_scratch.ptr);
1234 if (r)
1235 radeon_bo_unpin(rdev->vram_scratch.robj);
1236 radeon_bo_unreserve(rdev->vram_scratch.robj);
1237
1238 return r;
1239}
1240
1241void r600_vram_scratch_fini(struct radeon_device *rdev)
1242{
1243 int r;
1244
1245 if (rdev->vram_scratch.robj == NULL) {
1246 return;
1247 }
1248 r = radeon_bo_reserve(rdev->vram_scratch.robj, false);
1249 if (likely(r == 0)) {
1250 radeon_bo_kunmap(rdev->vram_scratch.robj);
1251 radeon_bo_unpin(rdev->vram_scratch.robj);
1252 radeon_bo_unreserve(rdev->vram_scratch.robj);
1253 }
1254 radeon_bo_unref(&rdev->vram_scratch.robj);
1255}
1256
Alex Deucher410a3412013-01-18 13:05:39 -05001257void r600_set_bios_scratch_engine_hung(struct radeon_device *rdev, bool hung)
1258{
1259 u32 tmp = RREG32(R600_BIOS_3_SCRATCH);
1260
1261 if (hung)
1262 tmp |= ATOM_S3_ASIC_GUI_ENGINE_HUNG;
1263 else
1264 tmp &= ~ATOM_S3_ASIC_GUI_ENGINE_HUNG;
1265
1266 WREG32(R600_BIOS_3_SCRATCH, tmp);
1267}
1268
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001269/* We doesn't check that the GPU really needs a reset we simply do the
1270 * reset, it's up to the caller to determine if the GPU needs one. We
1271 * might add an helper function to check that.
1272 */
Alex Deucher71e3d152013-01-03 12:20:35 -05001273static void r600_gpu_soft_reset_gfx(struct radeon_device *rdev)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001274{
1275 u32 grbm_busy_mask = S_008010_VC_BUSY(1) | S_008010_VGT_BUSY_NO_DMA(1) |
1276 S_008010_VGT_BUSY(1) | S_008010_TA03_BUSY(1) |
1277 S_008010_TC_BUSY(1) | S_008010_SX_BUSY(1) |
1278 S_008010_SH_BUSY(1) | S_008010_SPI03_BUSY(1) |
1279 S_008010_SMX_BUSY(1) | S_008010_SC_BUSY(1) |
1280 S_008010_PA_BUSY(1) | S_008010_DB03_BUSY(1) |
1281 S_008010_CR_BUSY(1) | S_008010_CB03_BUSY(1) |
1282 S_008010_GUI_ACTIVE(1);
1283 u32 grbm2_busy_mask = S_008014_SPI0_BUSY(1) | S_008014_SPI1_BUSY(1) |
1284 S_008014_SPI2_BUSY(1) | S_008014_SPI3_BUSY(1) |
1285 S_008014_TA0_BUSY(1) | S_008014_TA1_BUSY(1) |
1286 S_008014_TA2_BUSY(1) | S_008014_TA3_BUSY(1) |
1287 S_008014_DB0_BUSY(1) | S_008014_DB1_BUSY(1) |
1288 S_008014_DB2_BUSY(1) | S_008014_DB3_BUSY(1) |
1289 S_008014_CB0_BUSY(1) | S_008014_CB1_BUSY(1) |
1290 S_008014_CB2_BUSY(1) | S_008014_CB3_BUSY(1);
Jerome Glissea3c19452009-10-01 18:02:13 +02001291 u32 tmp;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001292
Alex Deucher8d96fe92011-01-21 15:38:22 +00001293 if (!(RREG32(GRBM_STATUS) & GUI_ACTIVE))
Alex Deucher71e3d152013-01-03 12:20:35 -05001294 return;
Alex Deucher8d96fe92011-01-21 15:38:22 +00001295
Jerome Glisse64c56e82013-01-02 17:30:35 -05001296 dev_info(rdev->dev, " R_008010_GRBM_STATUS = 0x%08X\n",
Jerome Glisse1a029b72009-10-06 19:04:30 +02001297 RREG32(R_008010_GRBM_STATUS));
Jerome Glisse64c56e82013-01-02 17:30:35 -05001298 dev_info(rdev->dev, " R_008014_GRBM_STATUS2 = 0x%08X\n",
Jerome Glissea3c19452009-10-01 18:02:13 +02001299 RREG32(R_008014_GRBM_STATUS2));
Jerome Glisse64c56e82013-01-02 17:30:35 -05001300 dev_info(rdev->dev, " R_000E50_SRBM_STATUS = 0x%08X\n",
Jerome Glisse1a029b72009-10-06 19:04:30 +02001301 RREG32(R_000E50_SRBM_STATUS));
Jerome Glisse440a7cd2012-06-27 12:25:01 -04001302 dev_info(rdev->dev, " R_008674_CP_STALLED_STAT1 = 0x%08X\n",
1303 RREG32(CP_STALLED_STAT1));
1304 dev_info(rdev->dev, " R_008678_CP_STALLED_STAT2 = 0x%08X\n",
1305 RREG32(CP_STALLED_STAT2));
1306 dev_info(rdev->dev, " R_00867C_CP_BUSY_STAT = 0x%08X\n",
1307 RREG32(CP_BUSY_STAT));
1308 dev_info(rdev->dev, " R_008680_CP_STAT = 0x%08X\n",
1309 RREG32(CP_STAT));
Jerome Glisse64c56e82013-01-02 17:30:35 -05001310
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001311 /* Disable CP parsing/prefetching */
Jerome Glisse90aca4d2010-03-09 14:45:12 +00001312 WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
Jerome Glisse64c56e82013-01-02 17:30:35 -05001313
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001314 /* Check if any of the rendering block is busy and reset it */
1315 if ((RREG32(R_008010_GRBM_STATUS) & grbm_busy_mask) ||
1316 (RREG32(R_008014_GRBM_STATUS2) & grbm2_busy_mask)) {
Jerome Glissea3c19452009-10-01 18:02:13 +02001317 tmp = S_008020_SOFT_RESET_CR(1) |
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001318 S_008020_SOFT_RESET_DB(1) |
1319 S_008020_SOFT_RESET_CB(1) |
1320 S_008020_SOFT_RESET_PA(1) |
1321 S_008020_SOFT_RESET_SC(1) |
1322 S_008020_SOFT_RESET_SMX(1) |
1323 S_008020_SOFT_RESET_SPI(1) |
1324 S_008020_SOFT_RESET_SX(1) |
1325 S_008020_SOFT_RESET_SH(1) |
1326 S_008020_SOFT_RESET_TC(1) |
1327 S_008020_SOFT_RESET_TA(1) |
1328 S_008020_SOFT_RESET_VC(1) |
Jerome Glissea3c19452009-10-01 18:02:13 +02001329 S_008020_SOFT_RESET_VGT(1);
Jerome Glisse1a029b72009-10-06 19:04:30 +02001330 dev_info(rdev->dev, " R_008020_GRBM_SOFT_RESET=0x%08X\n", tmp);
Jerome Glissea3c19452009-10-01 18:02:13 +02001331 WREG32(R_008020_GRBM_SOFT_RESET, tmp);
Jerome Glisse90aca4d2010-03-09 14:45:12 +00001332 RREG32(R_008020_GRBM_SOFT_RESET);
1333 mdelay(15);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001334 WREG32(R_008020_GRBM_SOFT_RESET, 0);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001335 }
1336 /* Reset CP (we always reset CP) */
Jerome Glissea3c19452009-10-01 18:02:13 +02001337 tmp = S_008020_SOFT_RESET_CP(1);
1338 dev_info(rdev->dev, "R_008020_GRBM_SOFT_RESET=0x%08X\n", tmp);
1339 WREG32(R_008020_GRBM_SOFT_RESET, tmp);
Jerome Glisse90aca4d2010-03-09 14:45:12 +00001340 RREG32(R_008020_GRBM_SOFT_RESET);
1341 mdelay(15);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001342 WREG32(R_008020_GRBM_SOFT_RESET, 0);
Alex Deucher71e3d152013-01-03 12:20:35 -05001343
Jerome Glisse64c56e82013-01-02 17:30:35 -05001344 dev_info(rdev->dev, " R_008010_GRBM_STATUS = 0x%08X\n",
Jerome Glisse1a029b72009-10-06 19:04:30 +02001345 RREG32(R_008010_GRBM_STATUS));
Jerome Glisse64c56e82013-01-02 17:30:35 -05001346 dev_info(rdev->dev, " R_008014_GRBM_STATUS2 = 0x%08X\n",
Jerome Glisse1a029b72009-10-06 19:04:30 +02001347 RREG32(R_008014_GRBM_STATUS2));
Jerome Glisse64c56e82013-01-02 17:30:35 -05001348 dev_info(rdev->dev, " R_000E50_SRBM_STATUS = 0x%08X\n",
Jerome Glisse1a029b72009-10-06 19:04:30 +02001349 RREG32(R_000E50_SRBM_STATUS));
Jerome Glisse440a7cd2012-06-27 12:25:01 -04001350 dev_info(rdev->dev, " R_008674_CP_STALLED_STAT1 = 0x%08X\n",
1351 RREG32(CP_STALLED_STAT1));
1352 dev_info(rdev->dev, " R_008678_CP_STALLED_STAT2 = 0x%08X\n",
1353 RREG32(CP_STALLED_STAT2));
1354 dev_info(rdev->dev, " R_00867C_CP_BUSY_STAT = 0x%08X\n",
1355 RREG32(CP_BUSY_STAT));
1356 dev_info(rdev->dev, " R_008680_CP_STAT = 0x%08X\n",
1357 RREG32(CP_STAT));
Alex Deucher71e3d152013-01-03 12:20:35 -05001358
1359}
1360
1361static void r600_gpu_soft_reset_dma(struct radeon_device *rdev)
1362{
1363 u32 tmp;
1364
1365 if (RREG32(DMA_STATUS_REG) & DMA_IDLE)
1366 return;
1367
Jerome Glisseeaaa6982013-01-02 15:12:15 -05001368 dev_info(rdev->dev, " R_00D034_DMA_STATUS_REG = 0x%08X\n",
1369 RREG32(DMA_STATUS_REG));
Alex Deucher71e3d152013-01-03 12:20:35 -05001370
1371 /* Disable DMA */
1372 tmp = RREG32(DMA_RB_CNTL);
1373 tmp &= ~DMA_RB_ENABLE;
1374 WREG32(DMA_RB_CNTL, tmp);
1375
1376 /* Reset dma */
1377 if (rdev->family >= CHIP_RV770)
1378 WREG32(SRBM_SOFT_RESET, RV770_SOFT_RESET_DMA);
1379 else
1380 WREG32(SRBM_SOFT_RESET, SOFT_RESET_DMA);
1381 RREG32(SRBM_SOFT_RESET);
1382 udelay(50);
1383 WREG32(SRBM_SOFT_RESET, 0);
1384
1385 dev_info(rdev->dev, " R_00D034_DMA_STATUS_REG = 0x%08X\n",
1386 RREG32(DMA_STATUS_REG));
1387}
1388
1389static int r600_gpu_soft_reset(struct radeon_device *rdev, u32 reset_mask)
1390{
1391 struct rv515_mc_save save;
1392
Alex Deucher19fc42e2013-01-14 11:04:39 -05001393 if (!(RREG32(GRBM_STATUS) & GUI_ACTIVE))
1394 reset_mask &= ~(RADEON_RESET_GFX | RADEON_RESET_COMPUTE);
1395
1396 if (RREG32(DMA_STATUS_REG) & DMA_IDLE)
1397 reset_mask &= ~RADEON_RESET_DMA;
1398
Alex Deucher71e3d152013-01-03 12:20:35 -05001399 if (reset_mask == 0)
1400 return 0;
1401
1402 dev_info(rdev->dev, "GPU softreset: 0x%08X\n", reset_mask);
1403
Alex Deucher410a3412013-01-18 13:05:39 -05001404 r600_set_bios_scratch_engine_hung(rdev, true);
1405
Alex Deucher71e3d152013-01-03 12:20:35 -05001406 rv515_mc_stop(rdev, &save);
1407 if (r600_mc_wait_for_idle(rdev)) {
1408 dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
1409 }
1410
1411 if (reset_mask & (RADEON_RESET_GFX | RADEON_RESET_COMPUTE))
1412 r600_gpu_soft_reset_gfx(rdev);
1413
1414 if (reset_mask & RADEON_RESET_DMA)
1415 r600_gpu_soft_reset_dma(rdev);
1416
1417 /* Wait a little for things to settle down */
1418 mdelay(1);
1419
Jerome Glissea3c19452009-10-01 18:02:13 +02001420 rv515_mc_resume(rdev, &save);
Alex Deucher410a3412013-01-18 13:05:39 -05001421
1422 r600_set_bios_scratch_engine_hung(rdev, false);
1423
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001424 return 0;
1425}
1426
Christian Könige32eb502011-10-23 12:56:27 +02001427bool r600_gpu_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
Jerome Glisse225758d2010-03-09 14:45:10 +00001428{
1429 u32 srbm_status;
1430 u32 grbm_status;
1431 u32 grbm_status2;
Jerome Glisse225758d2010-03-09 14:45:10 +00001432
1433 srbm_status = RREG32(R_000E50_SRBM_STATUS);
1434 grbm_status = RREG32(R_008010_GRBM_STATUS);
1435 grbm_status2 = RREG32(R_008014_GRBM_STATUS2);
1436 if (!G_008010_GUI_ACTIVE(grbm_status)) {
Christian König069211e2012-05-02 15:11:20 +02001437 radeon_ring_lockup_update(ring);
Jerome Glisse225758d2010-03-09 14:45:10 +00001438 return false;
1439 }
1440 /* force CP activities */
Christian König7b9ef162012-05-02 15:11:23 +02001441 radeon_ring_force_activity(rdev, ring);
Christian König069211e2012-05-02 15:11:20 +02001442 return radeon_ring_test_lockup(rdev, ring);
Jerome Glisse225758d2010-03-09 14:45:10 +00001443}
1444
Alex Deucher4d756582012-09-27 15:08:35 -04001445/**
1446 * r600_dma_is_lockup - Check if the DMA engine is locked up
1447 *
1448 * @rdev: radeon_device pointer
1449 * @ring: radeon_ring structure holding ring information
1450 *
1451 * Check if the async DMA engine is locked up (r6xx-evergreen).
1452 * Returns true if the engine appears to be locked up, false if not.
1453 */
1454bool r600_dma_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
1455{
1456 u32 dma_status_reg;
1457
1458 dma_status_reg = RREG32(DMA_STATUS_REG);
1459 if (dma_status_reg & DMA_IDLE) {
1460 radeon_ring_lockup_update(ring);
1461 return false;
1462 }
1463 /* force ring activities */
1464 radeon_ring_force_activity(rdev, ring);
1465 return radeon_ring_test_lockup(rdev, ring);
1466}
1467
Jerome Glissea2d07b72010-03-09 14:45:11 +00001468int r600_asic_reset(struct radeon_device *rdev)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001469{
Alex Deucher71e3d152013-01-03 12:20:35 -05001470 return r600_gpu_soft_reset(rdev, (RADEON_RESET_GFX |
1471 RADEON_RESET_COMPUTE |
1472 RADEON_RESET_DMA));
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001473}
1474
Alex Deucher416a2bd2012-05-31 19:00:25 -04001475u32 r6xx_remap_render_backend(struct radeon_device *rdev,
1476 u32 tiling_pipe_num,
1477 u32 max_rb_num,
1478 u32 total_max_rb_num,
1479 u32 disabled_rb_mask)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001480{
Alex Deucher416a2bd2012-05-31 19:00:25 -04001481 u32 rendering_pipe_num, rb_num_width, req_rb_num;
Mikko Tiihonenf689e3a2013-01-30 14:10:04 -05001482 u32 pipe_rb_ratio, pipe_rb_remain, tmp;
Alex Deucher416a2bd2012-05-31 19:00:25 -04001483 u32 data = 0, mask = 1 << (max_rb_num - 1);
1484 unsigned i, j;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001485
Alex Deucher416a2bd2012-05-31 19:00:25 -04001486 /* mask out the RBs that don't exist on that asic */
Mikko Tiihonenf689e3a2013-01-30 14:10:04 -05001487 tmp = disabled_rb_mask | ((0xff << max_rb_num) & 0xff);
1488 /* make sure at least one RB is available */
1489 if ((tmp & 0xff) != 0xff)
1490 disabled_rb_mask = tmp;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001491
Alex Deucher416a2bd2012-05-31 19:00:25 -04001492 rendering_pipe_num = 1 << tiling_pipe_num;
1493 req_rb_num = total_max_rb_num - r600_count_pipe_bits(disabled_rb_mask);
1494 BUG_ON(rendering_pipe_num < req_rb_num);
1495
1496 pipe_rb_ratio = rendering_pipe_num / req_rb_num;
1497 pipe_rb_remain = rendering_pipe_num - pipe_rb_ratio * req_rb_num;
1498
1499 if (rdev->family <= CHIP_RV740) {
1500 /* r6xx/r7xx */
1501 rb_num_width = 2;
1502 } else {
1503 /* eg+ */
1504 rb_num_width = 4;
1505 }
1506
1507 for (i = 0; i < max_rb_num; i++) {
1508 if (!(mask & disabled_rb_mask)) {
1509 for (j = 0; j < pipe_rb_ratio; j++) {
1510 data <<= rb_num_width;
1511 data |= max_rb_num - i - 1;
1512 }
1513 if (pipe_rb_remain) {
1514 data <<= rb_num_width;
1515 data |= max_rb_num - i - 1;
1516 pipe_rb_remain--;
1517 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001518 }
Alex Deucher416a2bd2012-05-31 19:00:25 -04001519 mask >>= 1;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001520 }
1521
Alex Deucher416a2bd2012-05-31 19:00:25 -04001522 return data;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001523}
1524
1525int r600_count_pipe_bits(uint32_t val)
1526{
Akinobu Mitaef8cf3a2012-11-09 12:10:41 +00001527 return hweight32(val);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001528}
1529
Lauri Kasanen1109ca02012-08-31 13:43:50 -04001530static void r600_gpu_init(struct radeon_device *rdev)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001531{
1532 u32 tiling_config;
1533 u32 ramcfg;
Alex Deucherd03f5d52010-02-19 16:22:31 -05001534 u32 cc_rb_backend_disable;
1535 u32 cc_gc_shader_pipe_config;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001536 u32 tmp;
1537 int i, j;
1538 u32 sq_config;
1539 u32 sq_gpr_resource_mgmt_1 = 0;
1540 u32 sq_gpr_resource_mgmt_2 = 0;
1541 u32 sq_thread_resource_mgmt = 0;
1542 u32 sq_stack_resource_mgmt_1 = 0;
1543 u32 sq_stack_resource_mgmt_2 = 0;
Alex Deucher416a2bd2012-05-31 19:00:25 -04001544 u32 disabled_rb_mask;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001545
Alex Deucher416a2bd2012-05-31 19:00:25 -04001546 rdev->config.r600.tiling_group_size = 256;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001547 switch (rdev->family) {
1548 case CHIP_R600:
1549 rdev->config.r600.max_pipes = 4;
1550 rdev->config.r600.max_tile_pipes = 8;
1551 rdev->config.r600.max_simds = 4;
1552 rdev->config.r600.max_backends = 4;
1553 rdev->config.r600.max_gprs = 256;
1554 rdev->config.r600.max_threads = 192;
1555 rdev->config.r600.max_stack_entries = 256;
1556 rdev->config.r600.max_hw_contexts = 8;
1557 rdev->config.r600.max_gs_threads = 16;
1558 rdev->config.r600.sx_max_export_size = 128;
1559 rdev->config.r600.sx_max_export_pos_size = 16;
1560 rdev->config.r600.sx_max_export_smx_size = 128;
1561 rdev->config.r600.sq_num_cf_insts = 2;
1562 break;
1563 case CHIP_RV630:
1564 case CHIP_RV635:
1565 rdev->config.r600.max_pipes = 2;
1566 rdev->config.r600.max_tile_pipes = 2;
1567 rdev->config.r600.max_simds = 3;
1568 rdev->config.r600.max_backends = 1;
1569 rdev->config.r600.max_gprs = 128;
1570 rdev->config.r600.max_threads = 192;
1571 rdev->config.r600.max_stack_entries = 128;
1572 rdev->config.r600.max_hw_contexts = 8;
1573 rdev->config.r600.max_gs_threads = 4;
1574 rdev->config.r600.sx_max_export_size = 128;
1575 rdev->config.r600.sx_max_export_pos_size = 16;
1576 rdev->config.r600.sx_max_export_smx_size = 128;
1577 rdev->config.r600.sq_num_cf_insts = 2;
1578 break;
1579 case CHIP_RV610:
1580 case CHIP_RV620:
1581 case CHIP_RS780:
1582 case CHIP_RS880:
1583 rdev->config.r600.max_pipes = 1;
1584 rdev->config.r600.max_tile_pipes = 1;
1585 rdev->config.r600.max_simds = 2;
1586 rdev->config.r600.max_backends = 1;
1587 rdev->config.r600.max_gprs = 128;
1588 rdev->config.r600.max_threads = 192;
1589 rdev->config.r600.max_stack_entries = 128;
1590 rdev->config.r600.max_hw_contexts = 4;
1591 rdev->config.r600.max_gs_threads = 4;
1592 rdev->config.r600.sx_max_export_size = 128;
1593 rdev->config.r600.sx_max_export_pos_size = 16;
1594 rdev->config.r600.sx_max_export_smx_size = 128;
1595 rdev->config.r600.sq_num_cf_insts = 1;
1596 break;
1597 case CHIP_RV670:
1598 rdev->config.r600.max_pipes = 4;
1599 rdev->config.r600.max_tile_pipes = 4;
1600 rdev->config.r600.max_simds = 4;
1601 rdev->config.r600.max_backends = 4;
1602 rdev->config.r600.max_gprs = 192;
1603 rdev->config.r600.max_threads = 192;
1604 rdev->config.r600.max_stack_entries = 256;
1605 rdev->config.r600.max_hw_contexts = 8;
1606 rdev->config.r600.max_gs_threads = 16;
1607 rdev->config.r600.sx_max_export_size = 128;
1608 rdev->config.r600.sx_max_export_pos_size = 16;
1609 rdev->config.r600.sx_max_export_smx_size = 128;
1610 rdev->config.r600.sq_num_cf_insts = 2;
1611 break;
1612 default:
1613 break;
1614 }
1615
1616 /* Initialize HDP */
1617 for (i = 0, j = 0; i < 32; i++, j += 0x18) {
1618 WREG32((0x2c14 + j), 0x00000000);
1619 WREG32((0x2c18 + j), 0x00000000);
1620 WREG32((0x2c1c + j), 0x00000000);
1621 WREG32((0x2c20 + j), 0x00000000);
1622 WREG32((0x2c24 + j), 0x00000000);
1623 }
1624
1625 WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
1626
1627 /* Setup tiling */
1628 tiling_config = 0;
1629 ramcfg = RREG32(RAMCFG);
1630 switch (rdev->config.r600.max_tile_pipes) {
1631 case 1:
1632 tiling_config |= PIPE_TILING(0);
1633 break;
1634 case 2:
1635 tiling_config |= PIPE_TILING(1);
1636 break;
1637 case 4:
1638 tiling_config |= PIPE_TILING(2);
1639 break;
1640 case 8:
1641 tiling_config |= PIPE_TILING(3);
1642 break;
1643 default:
1644 break;
1645 }
Alex Deucherd03f5d52010-02-19 16:22:31 -05001646 rdev->config.r600.tiling_npipes = rdev->config.r600.max_tile_pipes;
Jerome Glisse961fb592010-02-10 22:30:05 +00001647 rdev->config.r600.tiling_nbanks = 4 << ((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001648 tiling_config |= BANK_TILING((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
Alex Deucher881fe6c2010-10-18 23:54:56 -04001649 tiling_config |= GROUP_SIZE((ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT);
Alex Deucher416a2bd2012-05-31 19:00:25 -04001650
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001651 tmp = (ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT;
1652 if (tmp > 3) {
1653 tiling_config |= ROW_TILING(3);
1654 tiling_config |= SAMPLE_SPLIT(3);
1655 } else {
1656 tiling_config |= ROW_TILING(tmp);
1657 tiling_config |= SAMPLE_SPLIT(tmp);
1658 }
1659 tiling_config |= BANK_SWAPS(1);
Alex Deucherd03f5d52010-02-19 16:22:31 -05001660
1661 cc_rb_backend_disable = RREG32(CC_RB_BACKEND_DISABLE) & 0x00ff0000;
Alex Deucher416a2bd2012-05-31 19:00:25 -04001662 tmp = R6XX_MAX_BACKENDS -
1663 r600_count_pipe_bits((cc_rb_backend_disable >> 16) & R6XX_MAX_BACKENDS_MASK);
1664 if (tmp < rdev->config.r600.max_backends) {
1665 rdev->config.r600.max_backends = tmp;
1666 }
Alex Deucherd03f5d52010-02-19 16:22:31 -05001667
Alex Deucher416a2bd2012-05-31 19:00:25 -04001668 cc_gc_shader_pipe_config = RREG32(CC_GC_SHADER_PIPE_CONFIG) & 0x00ffff00;
1669 tmp = R6XX_MAX_PIPES -
1670 r600_count_pipe_bits((cc_gc_shader_pipe_config >> 8) & R6XX_MAX_PIPES_MASK);
1671 if (tmp < rdev->config.r600.max_pipes) {
1672 rdev->config.r600.max_pipes = tmp;
1673 }
1674 tmp = R6XX_MAX_SIMDS -
1675 r600_count_pipe_bits((cc_gc_shader_pipe_config >> 16) & R6XX_MAX_SIMDS_MASK);
1676 if (tmp < rdev->config.r600.max_simds) {
1677 rdev->config.r600.max_simds = tmp;
1678 }
Alex Deucherd03f5d52010-02-19 16:22:31 -05001679
Alex Deucher416a2bd2012-05-31 19:00:25 -04001680 disabled_rb_mask = (RREG32(CC_RB_BACKEND_DISABLE) >> 16) & R6XX_MAX_BACKENDS_MASK;
1681 tmp = (tiling_config & PIPE_TILING__MASK) >> PIPE_TILING__SHIFT;
1682 tmp = r6xx_remap_render_backend(rdev, tmp, rdev->config.r600.max_backends,
1683 R6XX_MAX_BACKENDS, disabled_rb_mask);
1684 tiling_config |= tmp << 16;
1685 rdev->config.r600.backend_map = tmp;
1686
Alex Deuchere7aeeba2010-06-04 13:10:12 -04001687 rdev->config.r600.tile_config = tiling_config;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001688 WREG32(GB_TILING_CONFIG, tiling_config);
1689 WREG32(DCP_TILING_CONFIG, tiling_config & 0xffff);
1690 WREG32(HDP_TILING_CONFIG, tiling_config & 0xffff);
Alex Deucher4d756582012-09-27 15:08:35 -04001691 WREG32(DMA_TILING_CONFIG, tiling_config & 0xffff);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001692
Alex Deucherd03f5d52010-02-19 16:22:31 -05001693 tmp = R6XX_MAX_PIPES - r600_count_pipe_bits((cc_gc_shader_pipe_config & INACTIVE_QD_PIPES_MASK) >> 8);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001694 WREG32(VGT_OUT_DEALLOC_CNTL, (tmp * 4) & DEALLOC_DIST_MASK);
1695 WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, ((tmp * 4) - 2) & VTX_REUSE_DEPTH_MASK);
1696
1697 /* Setup some CP states */
1698 WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) | ROQ_IB2_START(0x2b)));
1699 WREG32(CP_MEQ_THRESHOLDS, (MEQ_END(0x40) | ROQ_END(0x40)));
1700
1701 WREG32(TA_CNTL_AUX, (DISABLE_CUBE_ANISO | SYNC_GRADIENT |
1702 SYNC_WALKER | SYNC_ALIGNER));
1703 /* Setup various GPU states */
1704 if (rdev->family == CHIP_RV670)
1705 WREG32(ARB_GDEC_RD_CNTL, 0x00000021);
1706
1707 tmp = RREG32(SX_DEBUG_1);
1708 tmp |= SMX_EVENT_RELEASE;
1709 if ((rdev->family > CHIP_R600))
1710 tmp |= ENABLE_NEW_SMX_ADDRESS;
1711 WREG32(SX_DEBUG_1, tmp);
1712
1713 if (((rdev->family) == CHIP_R600) ||
1714 ((rdev->family) == CHIP_RV630) ||
1715 ((rdev->family) == CHIP_RV610) ||
1716 ((rdev->family) == CHIP_RV620) ||
Alex Deucheree59f2b2009-11-05 13:11:46 -05001717 ((rdev->family) == CHIP_RS780) ||
1718 ((rdev->family) == CHIP_RS880)) {
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001719 WREG32(DB_DEBUG, PREZ_MUST_WAIT_FOR_POSTZ_DONE);
1720 } else {
1721 WREG32(DB_DEBUG, 0);
1722 }
1723 WREG32(DB_WATERMARKS, (DEPTH_FREE(4) | DEPTH_CACHELINE_FREE(16) |
1724 DEPTH_FLUSH(16) | DEPTH_PENDING_FREE(4)));
1725
1726 WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
1727 WREG32(VGT_NUM_INSTANCES, 0);
1728
1729 WREG32(SPI_CONFIG_CNTL, GPR_WRITE_PRIORITY(0));
1730 WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(0));
1731
1732 tmp = RREG32(SQ_MS_FIFO_SIZES);
1733 if (((rdev->family) == CHIP_RV610) ||
1734 ((rdev->family) == CHIP_RV620) ||
Alex Deucheree59f2b2009-11-05 13:11:46 -05001735 ((rdev->family) == CHIP_RS780) ||
1736 ((rdev->family) == CHIP_RS880)) {
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001737 tmp = (CACHE_FIFO_SIZE(0xa) |
1738 FETCH_FIFO_HIWATER(0xa) |
1739 DONE_FIFO_HIWATER(0xe0) |
1740 ALU_UPDATE_FIFO_HIWATER(0x8));
1741 } else if (((rdev->family) == CHIP_R600) ||
1742 ((rdev->family) == CHIP_RV630)) {
1743 tmp &= ~DONE_FIFO_HIWATER(0xff);
1744 tmp |= DONE_FIFO_HIWATER(0x4);
1745 }
1746 WREG32(SQ_MS_FIFO_SIZES, tmp);
1747
1748 /* SQ_CONFIG, SQ_GPR_RESOURCE_MGMT, SQ_THREAD_RESOURCE_MGMT, SQ_STACK_RESOURCE_MGMT
1749 * should be adjusted as needed by the 2D/3D drivers. This just sets default values
1750 */
1751 sq_config = RREG32(SQ_CONFIG);
1752 sq_config &= ~(PS_PRIO(3) |
1753 VS_PRIO(3) |
1754 GS_PRIO(3) |
1755 ES_PRIO(3));
1756 sq_config |= (DX9_CONSTS |
1757 VC_ENABLE |
1758 PS_PRIO(0) |
1759 VS_PRIO(1) |
1760 GS_PRIO(2) |
1761 ES_PRIO(3));
1762
1763 if ((rdev->family) == CHIP_R600) {
1764 sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(124) |
1765 NUM_VS_GPRS(124) |
1766 NUM_CLAUSE_TEMP_GPRS(4));
1767 sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(0) |
1768 NUM_ES_GPRS(0));
1769 sq_thread_resource_mgmt = (NUM_PS_THREADS(136) |
1770 NUM_VS_THREADS(48) |
1771 NUM_GS_THREADS(4) |
1772 NUM_ES_THREADS(4));
1773 sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(128) |
1774 NUM_VS_STACK_ENTRIES(128));
1775 sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(0) |
1776 NUM_ES_STACK_ENTRIES(0));
1777 } else if (((rdev->family) == CHIP_RV610) ||
1778 ((rdev->family) == CHIP_RV620) ||
Alex Deucheree59f2b2009-11-05 13:11:46 -05001779 ((rdev->family) == CHIP_RS780) ||
1780 ((rdev->family) == CHIP_RS880)) {
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001781 /* no vertex cache */
1782 sq_config &= ~VC_ENABLE;
1783
1784 sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
1785 NUM_VS_GPRS(44) |
1786 NUM_CLAUSE_TEMP_GPRS(2));
1787 sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
1788 NUM_ES_GPRS(17));
1789 sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
1790 NUM_VS_THREADS(78) |
1791 NUM_GS_THREADS(4) |
1792 NUM_ES_THREADS(31));
1793 sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
1794 NUM_VS_STACK_ENTRIES(40));
1795 sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
1796 NUM_ES_STACK_ENTRIES(16));
1797 } else if (((rdev->family) == CHIP_RV630) ||
1798 ((rdev->family) == CHIP_RV635)) {
1799 sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
1800 NUM_VS_GPRS(44) |
1801 NUM_CLAUSE_TEMP_GPRS(2));
1802 sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(18) |
1803 NUM_ES_GPRS(18));
1804 sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
1805 NUM_VS_THREADS(78) |
1806 NUM_GS_THREADS(4) |
1807 NUM_ES_THREADS(31));
1808 sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
1809 NUM_VS_STACK_ENTRIES(40));
1810 sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
1811 NUM_ES_STACK_ENTRIES(16));
1812 } else if ((rdev->family) == CHIP_RV670) {
1813 sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
1814 NUM_VS_GPRS(44) |
1815 NUM_CLAUSE_TEMP_GPRS(2));
1816 sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
1817 NUM_ES_GPRS(17));
1818 sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
1819 NUM_VS_THREADS(78) |
1820 NUM_GS_THREADS(4) |
1821 NUM_ES_THREADS(31));
1822 sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(64) |
1823 NUM_VS_STACK_ENTRIES(64));
1824 sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(64) |
1825 NUM_ES_STACK_ENTRIES(64));
1826 }
1827
1828 WREG32(SQ_CONFIG, sq_config);
1829 WREG32(SQ_GPR_RESOURCE_MGMT_1, sq_gpr_resource_mgmt_1);
1830 WREG32(SQ_GPR_RESOURCE_MGMT_2, sq_gpr_resource_mgmt_2);
1831 WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
1832 WREG32(SQ_STACK_RESOURCE_MGMT_1, sq_stack_resource_mgmt_1);
1833 WREG32(SQ_STACK_RESOURCE_MGMT_2, sq_stack_resource_mgmt_2);
1834
1835 if (((rdev->family) == CHIP_RV610) ||
1836 ((rdev->family) == CHIP_RV620) ||
Alex Deucheree59f2b2009-11-05 13:11:46 -05001837 ((rdev->family) == CHIP_RS780) ||
1838 ((rdev->family) == CHIP_RS880)) {
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001839 WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(TC_ONLY));
1840 } else {
1841 WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(VC_AND_TC));
1842 }
1843
1844 /* More default values. 2D/3D driver should adjust as needed */
1845 WREG32(PA_SC_AA_SAMPLE_LOCS_2S, (S0_X(0xc) | S0_Y(0x4) |
1846 S1_X(0x4) | S1_Y(0xc)));
1847 WREG32(PA_SC_AA_SAMPLE_LOCS_4S, (S0_X(0xe) | S0_Y(0xe) |
1848 S1_X(0x2) | S1_Y(0x2) |
1849 S2_X(0xa) | S2_Y(0x6) |
1850 S3_X(0x6) | S3_Y(0xa)));
1851 WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD0, (S0_X(0xe) | S0_Y(0xb) |
1852 S1_X(0x4) | S1_Y(0xc) |
1853 S2_X(0x1) | S2_Y(0x6) |
1854 S3_X(0xa) | S3_Y(0xe)));
1855 WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD1, (S4_X(0x6) | S4_Y(0x1) |
1856 S5_X(0x0) | S5_Y(0x0) |
1857 S6_X(0xb) | S6_Y(0x4) |
1858 S7_X(0x7) | S7_Y(0x8)));
1859
1860 WREG32(VGT_STRMOUT_EN, 0);
1861 tmp = rdev->config.r600.max_pipes * 16;
1862 switch (rdev->family) {
1863 case CHIP_RV610:
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001864 case CHIP_RV620:
Alex Deucheree59f2b2009-11-05 13:11:46 -05001865 case CHIP_RS780:
1866 case CHIP_RS880:
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001867 tmp += 32;
1868 break;
1869 case CHIP_RV670:
1870 tmp += 128;
1871 break;
1872 default:
1873 break;
1874 }
1875 if (tmp > 256) {
1876 tmp = 256;
1877 }
1878 WREG32(VGT_ES_PER_GS, 128);
1879 WREG32(VGT_GS_PER_ES, tmp);
1880 WREG32(VGT_GS_PER_VS, 2);
1881 WREG32(VGT_GS_VERTEX_REUSE, 16);
1882
1883 /* more default values. 2D/3D driver should adjust as needed */
1884 WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
1885 WREG32(VGT_STRMOUT_EN, 0);
1886 WREG32(SX_MISC, 0);
1887 WREG32(PA_SC_MODE_CNTL, 0);
1888 WREG32(PA_SC_AA_CONFIG, 0);
1889 WREG32(PA_SC_LINE_STIPPLE, 0);
1890 WREG32(SPI_INPUT_Z, 0);
1891 WREG32(SPI_PS_IN_CONTROL_0, NUM_INTERP(2));
1892 WREG32(CB_COLOR7_FRAG, 0);
1893
1894 /* Clear render buffer base addresses */
1895 WREG32(CB_COLOR0_BASE, 0);
1896 WREG32(CB_COLOR1_BASE, 0);
1897 WREG32(CB_COLOR2_BASE, 0);
1898 WREG32(CB_COLOR3_BASE, 0);
1899 WREG32(CB_COLOR4_BASE, 0);
1900 WREG32(CB_COLOR5_BASE, 0);
1901 WREG32(CB_COLOR6_BASE, 0);
1902 WREG32(CB_COLOR7_BASE, 0);
1903 WREG32(CB_COLOR7_FRAG, 0);
1904
1905 switch (rdev->family) {
1906 case CHIP_RV610:
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001907 case CHIP_RV620:
Alex Deucheree59f2b2009-11-05 13:11:46 -05001908 case CHIP_RS780:
1909 case CHIP_RS880:
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001910 tmp = TC_L2_SIZE(8);
1911 break;
1912 case CHIP_RV630:
1913 case CHIP_RV635:
1914 tmp = TC_L2_SIZE(4);
1915 break;
1916 case CHIP_R600:
1917 tmp = TC_L2_SIZE(0) | L2_DISABLE_LATE_HIT;
1918 break;
1919 default:
1920 tmp = TC_L2_SIZE(0);
1921 break;
1922 }
1923 WREG32(TC_CNTL, tmp);
1924
1925 tmp = RREG32(HDP_HOST_PATH_CNTL);
1926 WREG32(HDP_HOST_PATH_CNTL, tmp);
1927
1928 tmp = RREG32(ARB_POP);
1929 tmp |= ENABLE_TC128;
1930 WREG32(ARB_POP, tmp);
1931
1932 WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
1933 WREG32(PA_CL_ENHANCE, (CLIP_VTX_REORDER_ENA |
1934 NUM_CLIP_SEQ(3)));
1935 WREG32(PA_SC_ENHANCE, FORCE_EOV_MAX_CLK_CNT(4095));
Alex Deucherb866d132012-06-14 22:06:36 +02001936 WREG32(VC_ENHANCE, 0);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001937}
1938
1939
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001940/*
1941 * Indirect registers accessor
1942 */
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001943u32 r600_pciep_rreg(struct radeon_device *rdev, u32 reg)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001944{
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001945 u32 r;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001946
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001947 WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
1948 (void)RREG32(PCIE_PORT_INDEX);
1949 r = RREG32(PCIE_PORT_DATA);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001950 return r;
1951}
1952
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001953void r600_pciep_wreg(struct radeon_device *rdev, u32 reg, u32 v)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001954{
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001955 WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
1956 (void)RREG32(PCIE_PORT_INDEX);
1957 WREG32(PCIE_PORT_DATA, (v));
1958 (void)RREG32(PCIE_PORT_DATA);
1959}
1960
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001961/*
1962 * CP & Ring
1963 */
1964void r600_cp_stop(struct radeon_device *rdev)
1965{
Dave Airlie53595332011-03-14 09:47:24 +10001966 radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001967 WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
Alex Deucher724c80e2010-08-27 18:25:25 -04001968 WREG32(SCRATCH_UMSK, 0);
Alex Deucher4d756582012-09-27 15:08:35 -04001969 rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001970}
1971
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001972int r600_init_microcode(struct radeon_device *rdev)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001973{
1974 struct platform_device *pdev;
1975 const char *chip_name;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001976 const char *rlc_chip_name;
1977 size_t pfp_req_size, me_req_size, rlc_req_size;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001978 char fw_name[30];
1979 int err;
1980
1981 DRM_DEBUG("\n");
1982
1983 pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
1984 err = IS_ERR(pdev);
1985 if (err) {
1986 printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
1987 return -EINVAL;
1988 }
1989
1990 switch (rdev->family) {
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001991 case CHIP_R600:
1992 chip_name = "R600";
1993 rlc_chip_name = "R600";
1994 break;
1995 case CHIP_RV610:
1996 chip_name = "RV610";
1997 rlc_chip_name = "R600";
1998 break;
1999 case CHIP_RV630:
2000 chip_name = "RV630";
2001 rlc_chip_name = "R600";
2002 break;
2003 case CHIP_RV620:
2004 chip_name = "RV620";
2005 rlc_chip_name = "R600";
2006 break;
2007 case CHIP_RV635:
2008 chip_name = "RV635";
2009 rlc_chip_name = "R600";
2010 break;
2011 case CHIP_RV670:
2012 chip_name = "RV670";
2013 rlc_chip_name = "R600";
2014 break;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002015 case CHIP_RS780:
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002016 case CHIP_RS880:
2017 chip_name = "RS780";
2018 rlc_chip_name = "R600";
2019 break;
2020 case CHIP_RV770:
2021 chip_name = "RV770";
2022 rlc_chip_name = "R700";
2023 break;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002024 case CHIP_RV730:
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002025 case CHIP_RV740:
2026 chip_name = "RV730";
2027 rlc_chip_name = "R700";
2028 break;
2029 case CHIP_RV710:
2030 chip_name = "RV710";
2031 rlc_chip_name = "R700";
2032 break;
Alex Deucherfe251e22010-03-24 13:36:43 -04002033 case CHIP_CEDAR:
2034 chip_name = "CEDAR";
Alex Deucher45f9a392010-03-24 13:55:51 -04002035 rlc_chip_name = "CEDAR";
Alex Deucherfe251e22010-03-24 13:36:43 -04002036 break;
2037 case CHIP_REDWOOD:
2038 chip_name = "REDWOOD";
Alex Deucher45f9a392010-03-24 13:55:51 -04002039 rlc_chip_name = "REDWOOD";
Alex Deucherfe251e22010-03-24 13:36:43 -04002040 break;
2041 case CHIP_JUNIPER:
2042 chip_name = "JUNIPER";
Alex Deucher45f9a392010-03-24 13:55:51 -04002043 rlc_chip_name = "JUNIPER";
Alex Deucherfe251e22010-03-24 13:36:43 -04002044 break;
2045 case CHIP_CYPRESS:
2046 case CHIP_HEMLOCK:
2047 chip_name = "CYPRESS";
Alex Deucher45f9a392010-03-24 13:55:51 -04002048 rlc_chip_name = "CYPRESS";
Alex Deucherfe251e22010-03-24 13:36:43 -04002049 break;
Alex Deucher439bd6c2010-11-22 17:56:31 -05002050 case CHIP_PALM:
2051 chip_name = "PALM";
2052 rlc_chip_name = "SUMO";
2053 break;
Alex Deucherd5c5a722011-05-31 15:42:48 -04002054 case CHIP_SUMO:
2055 chip_name = "SUMO";
2056 rlc_chip_name = "SUMO";
2057 break;
2058 case CHIP_SUMO2:
2059 chip_name = "SUMO2";
2060 rlc_chip_name = "SUMO";
2061 break;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002062 default: BUG();
2063 }
2064
Alex Deucherfe251e22010-03-24 13:36:43 -04002065 if (rdev->family >= CHIP_CEDAR) {
2066 pfp_req_size = EVERGREEN_PFP_UCODE_SIZE * 4;
2067 me_req_size = EVERGREEN_PM4_UCODE_SIZE * 4;
Alex Deucher45f9a392010-03-24 13:55:51 -04002068 rlc_req_size = EVERGREEN_RLC_UCODE_SIZE * 4;
Alex Deucherfe251e22010-03-24 13:36:43 -04002069 } else if (rdev->family >= CHIP_RV770) {
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002070 pfp_req_size = R700_PFP_UCODE_SIZE * 4;
2071 me_req_size = R700_PM4_UCODE_SIZE * 4;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002072 rlc_req_size = R700_RLC_UCODE_SIZE * 4;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002073 } else {
2074 pfp_req_size = PFP_UCODE_SIZE * 4;
2075 me_req_size = PM4_UCODE_SIZE * 12;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002076 rlc_req_size = RLC_UCODE_SIZE * 4;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002077 }
2078
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002079 DRM_INFO("Loading %s Microcode\n", chip_name);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002080
2081 snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
2082 err = request_firmware(&rdev->pfp_fw, fw_name, &pdev->dev);
2083 if (err)
2084 goto out;
2085 if (rdev->pfp_fw->size != pfp_req_size) {
2086 printk(KERN_ERR
2087 "r600_cp: Bogus length %zu in firmware \"%s\"\n",
2088 rdev->pfp_fw->size, fw_name);
2089 err = -EINVAL;
2090 goto out;
2091 }
2092
2093 snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
2094 err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
2095 if (err)
2096 goto out;
2097 if (rdev->me_fw->size != me_req_size) {
2098 printk(KERN_ERR
2099 "r600_cp: Bogus length %zu in firmware \"%s\"\n",
2100 rdev->me_fw->size, fw_name);
2101 err = -EINVAL;
2102 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002103
2104 snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", rlc_chip_name);
2105 err = request_firmware(&rdev->rlc_fw, fw_name, &pdev->dev);
2106 if (err)
2107 goto out;
2108 if (rdev->rlc_fw->size != rlc_req_size) {
2109 printk(KERN_ERR
2110 "r600_rlc: Bogus length %zu in firmware \"%s\"\n",
2111 rdev->rlc_fw->size, fw_name);
2112 err = -EINVAL;
2113 }
2114
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002115out:
2116 platform_device_unregister(pdev);
2117
2118 if (err) {
2119 if (err != -EINVAL)
2120 printk(KERN_ERR
2121 "r600_cp: Failed to load firmware \"%s\"\n",
2122 fw_name);
2123 release_firmware(rdev->pfp_fw);
2124 rdev->pfp_fw = NULL;
2125 release_firmware(rdev->me_fw);
2126 rdev->me_fw = NULL;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002127 release_firmware(rdev->rlc_fw);
2128 rdev->rlc_fw = NULL;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002129 }
2130 return err;
2131}
2132
2133static int r600_cp_load_microcode(struct radeon_device *rdev)
2134{
2135 const __be32 *fw_data;
2136 int i;
2137
2138 if (!rdev->me_fw || !rdev->pfp_fw)
2139 return -EINVAL;
2140
2141 r600_cp_stop(rdev);
2142
Cédric Cano4eace7f2011-02-11 19:45:38 -05002143 WREG32(CP_RB_CNTL,
2144#ifdef __BIG_ENDIAN
2145 BUF_SWAP_32BIT |
2146#endif
2147 RB_NO_UPDATE | RB_BLKSZ(15) | RB_BUFSZ(3));
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002148
2149 /* Reset cp */
2150 WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
2151 RREG32(GRBM_SOFT_RESET);
2152 mdelay(15);
2153 WREG32(GRBM_SOFT_RESET, 0);
2154
2155 WREG32(CP_ME_RAM_WADDR, 0);
2156
2157 fw_data = (const __be32 *)rdev->me_fw->data;
2158 WREG32(CP_ME_RAM_WADDR, 0);
2159 for (i = 0; i < PM4_UCODE_SIZE * 3; i++)
2160 WREG32(CP_ME_RAM_DATA,
2161 be32_to_cpup(fw_data++));
2162
2163 fw_data = (const __be32 *)rdev->pfp_fw->data;
2164 WREG32(CP_PFP_UCODE_ADDR, 0);
2165 for (i = 0; i < PFP_UCODE_SIZE; i++)
2166 WREG32(CP_PFP_UCODE_DATA,
2167 be32_to_cpup(fw_data++));
2168
2169 WREG32(CP_PFP_UCODE_ADDR, 0);
2170 WREG32(CP_ME_RAM_WADDR, 0);
2171 WREG32(CP_ME_RAM_RADDR, 0);
2172 return 0;
2173}
2174
2175int r600_cp_start(struct radeon_device *rdev)
2176{
Christian Könige32eb502011-10-23 12:56:27 +02002177 struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002178 int r;
2179 uint32_t cp_me;
2180
Christian Könige32eb502011-10-23 12:56:27 +02002181 r = radeon_ring_lock(rdev, ring, 7);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002182 if (r) {
2183 DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
2184 return r;
2185 }
Christian Könige32eb502011-10-23 12:56:27 +02002186 radeon_ring_write(ring, PACKET3(PACKET3_ME_INITIALIZE, 5));
2187 radeon_ring_write(ring, 0x1);
Alex Deucher7e7b41d2010-09-02 21:32:32 -04002188 if (rdev->family >= CHIP_RV770) {
Christian Könige32eb502011-10-23 12:56:27 +02002189 radeon_ring_write(ring, 0x0);
2190 radeon_ring_write(ring, rdev->config.rv770.max_hw_contexts - 1);
Alex Deucherfe251e22010-03-24 13:36:43 -04002191 } else {
Christian Könige32eb502011-10-23 12:56:27 +02002192 radeon_ring_write(ring, 0x3);
2193 radeon_ring_write(ring, rdev->config.r600.max_hw_contexts - 1);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002194 }
Christian Könige32eb502011-10-23 12:56:27 +02002195 radeon_ring_write(ring, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
2196 radeon_ring_write(ring, 0);
2197 radeon_ring_write(ring, 0);
2198 radeon_ring_unlock_commit(rdev, ring);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002199
2200 cp_me = 0xff;
2201 WREG32(R_0086D8_CP_ME_CNTL, cp_me);
2202 return 0;
2203}
2204
2205int r600_cp_resume(struct radeon_device *rdev)
2206{
Christian Könige32eb502011-10-23 12:56:27 +02002207 struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002208 u32 tmp;
2209 u32 rb_bufsz;
2210 int r;
2211
2212 /* Reset cp */
2213 WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
2214 RREG32(GRBM_SOFT_RESET);
2215 mdelay(15);
2216 WREG32(GRBM_SOFT_RESET, 0);
2217
2218 /* Set ring buffer size */
Christian Könige32eb502011-10-23 12:56:27 +02002219 rb_bufsz = drm_order(ring->ring_size / 8);
Alex Deucher724c80e2010-08-27 18:25:25 -04002220 tmp = (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002221#ifdef __BIG_ENDIAN
Alex Deucherd6f28932009-11-02 16:01:27 -05002222 tmp |= BUF_SWAP_32BIT;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002223#endif
Alex Deucherd6f28932009-11-02 16:01:27 -05002224 WREG32(CP_RB_CNTL, tmp);
Christian König15d33322011-09-15 19:02:22 +02002225 WREG32(CP_SEM_WAIT_TIMER, 0x0);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002226
2227 /* Set the write pointer delay */
2228 WREG32(CP_RB_WPTR_DELAY, 0);
2229
2230 /* Initialize the ring buffer's read and write pointers */
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002231 WREG32(CP_RB_CNTL, tmp | RB_RPTR_WR_ENA);
2232 WREG32(CP_RB_RPTR_WR, 0);
Christian Könige32eb502011-10-23 12:56:27 +02002233 ring->wptr = 0;
2234 WREG32(CP_RB_WPTR, ring->wptr);
Alex Deucher724c80e2010-08-27 18:25:25 -04002235
2236 /* set the wb address whether it's enabled or not */
Cédric Cano4eace7f2011-02-11 19:45:38 -05002237 WREG32(CP_RB_RPTR_ADDR,
Cédric Cano4eace7f2011-02-11 19:45:38 -05002238 ((rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFFFFFFFC));
Alex Deucher724c80e2010-08-27 18:25:25 -04002239 WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFF);
2240 WREG32(SCRATCH_ADDR, ((rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET) >> 8) & 0xFFFFFFFF);
2241
2242 if (rdev->wb.enabled)
2243 WREG32(SCRATCH_UMSK, 0xff);
2244 else {
2245 tmp |= RB_NO_UPDATE;
2246 WREG32(SCRATCH_UMSK, 0);
2247 }
2248
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002249 mdelay(1);
2250 WREG32(CP_RB_CNTL, tmp);
2251
Christian Könige32eb502011-10-23 12:56:27 +02002252 WREG32(CP_RB_BASE, ring->gpu_addr >> 8);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002253 WREG32(CP_DEBUG, (1 << 27) | (1 << 28));
2254
Christian Könige32eb502011-10-23 12:56:27 +02002255 ring->rptr = RREG32(CP_RB_RPTR);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002256
2257 r600_cp_start(rdev);
Christian Könige32eb502011-10-23 12:56:27 +02002258 ring->ready = true;
Alex Deucherf7128122012-02-23 17:53:45 -05002259 r = radeon_ring_test(rdev, RADEON_RING_TYPE_GFX_INDEX, ring);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002260 if (r) {
Christian Könige32eb502011-10-23 12:56:27 +02002261 ring->ready = false;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002262 return r;
2263 }
2264 return 0;
2265}
2266
Christian Könige32eb502011-10-23 12:56:27 +02002267void r600_ring_init(struct radeon_device *rdev, struct radeon_ring *ring, unsigned ring_size)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002268{
2269 u32 rb_bufsz;
Christian König45df6802012-07-06 16:22:55 +02002270 int r;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002271
2272 /* Align ring size */
2273 rb_bufsz = drm_order(ring_size / 8);
2274 ring_size = (1 << (rb_bufsz + 1)) * 4;
Christian Könige32eb502011-10-23 12:56:27 +02002275 ring->ring_size = ring_size;
2276 ring->align_mask = 16 - 1;
Christian König45df6802012-07-06 16:22:55 +02002277
Alex Deucher89d35802012-07-17 14:02:31 -04002278 if (radeon_ring_supports_scratch_reg(rdev, ring)) {
2279 r = radeon_scratch_get(rdev, &ring->rptr_save_reg);
2280 if (r) {
2281 DRM_ERROR("failed to get scratch reg for rptr save (%d).\n", r);
2282 ring->rptr_save_reg = 0;
2283 }
Christian König45df6802012-07-06 16:22:55 +02002284 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002285}
2286
Jerome Glisse655efd32010-02-02 11:51:45 +01002287void r600_cp_fini(struct radeon_device *rdev)
2288{
Christian König45df6802012-07-06 16:22:55 +02002289 struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
Jerome Glisse655efd32010-02-02 11:51:45 +01002290 r600_cp_stop(rdev);
Christian König45df6802012-07-06 16:22:55 +02002291 radeon_ring_fini(rdev, ring);
2292 radeon_scratch_free(rdev, ring->rptr_save_reg);
Jerome Glisse655efd32010-02-02 11:51:45 +01002293}
2294
Alex Deucher4d756582012-09-27 15:08:35 -04002295/*
2296 * DMA
2297 * Starting with R600, the GPU has an asynchronous
2298 * DMA engine. The programming model is very similar
2299 * to the 3D engine (ring buffer, IBs, etc.), but the
2300 * DMA controller has it's own packet format that is
2301 * different form the PM4 format used by the 3D engine.
2302 * It supports copying data, writing embedded data,
2303 * solid fills, and a number of other things. It also
2304 * has support for tiling/detiling of buffers.
2305 */
2306/**
2307 * r600_dma_stop - stop the async dma engine
2308 *
2309 * @rdev: radeon_device pointer
2310 *
2311 * Stop the async dma engine (r6xx-evergreen).
2312 */
2313void r600_dma_stop(struct radeon_device *rdev)
2314{
2315 u32 rb_cntl = RREG32(DMA_RB_CNTL);
2316
2317 radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
2318
2319 rb_cntl &= ~DMA_RB_ENABLE;
2320 WREG32(DMA_RB_CNTL, rb_cntl);
2321
2322 rdev->ring[R600_RING_TYPE_DMA_INDEX].ready = false;
2323}
2324
2325/**
2326 * r600_dma_resume - setup and start the async dma engine
2327 *
2328 * @rdev: radeon_device pointer
2329 *
2330 * Set up the DMA ring buffer and enable it. (r6xx-evergreen).
2331 * Returns 0 for success, error for failure.
2332 */
2333int r600_dma_resume(struct radeon_device *rdev)
2334{
2335 struct radeon_ring *ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
Michel Dänzerb3dfcb22013-01-24 19:02:01 +01002336 u32 rb_cntl, dma_cntl, ib_cntl;
Alex Deucher4d756582012-09-27 15:08:35 -04002337 u32 rb_bufsz;
2338 int r;
2339
2340 /* Reset dma */
2341 if (rdev->family >= CHIP_RV770)
2342 WREG32(SRBM_SOFT_RESET, RV770_SOFT_RESET_DMA);
2343 else
2344 WREG32(SRBM_SOFT_RESET, SOFT_RESET_DMA);
2345 RREG32(SRBM_SOFT_RESET);
2346 udelay(50);
2347 WREG32(SRBM_SOFT_RESET, 0);
2348
2349 WREG32(DMA_SEM_INCOMPLETE_TIMER_CNTL, 0);
2350 WREG32(DMA_SEM_WAIT_FAIL_TIMER_CNTL, 0);
2351
2352 /* Set ring buffer size in dwords */
2353 rb_bufsz = drm_order(ring->ring_size / 4);
2354 rb_cntl = rb_bufsz << 1;
2355#ifdef __BIG_ENDIAN
2356 rb_cntl |= DMA_RB_SWAP_ENABLE | DMA_RPTR_WRITEBACK_SWAP_ENABLE;
2357#endif
2358 WREG32(DMA_RB_CNTL, rb_cntl);
2359
2360 /* Initialize the ring buffer's read and write pointers */
2361 WREG32(DMA_RB_RPTR, 0);
2362 WREG32(DMA_RB_WPTR, 0);
2363
2364 /* set the wb address whether it's enabled or not */
2365 WREG32(DMA_RB_RPTR_ADDR_HI,
2366 upper_32_bits(rdev->wb.gpu_addr + R600_WB_DMA_RPTR_OFFSET) & 0xFF);
2367 WREG32(DMA_RB_RPTR_ADDR_LO,
2368 ((rdev->wb.gpu_addr + R600_WB_DMA_RPTR_OFFSET) & 0xFFFFFFFC));
2369
2370 if (rdev->wb.enabled)
2371 rb_cntl |= DMA_RPTR_WRITEBACK_ENABLE;
2372
2373 WREG32(DMA_RB_BASE, ring->gpu_addr >> 8);
2374
2375 /* enable DMA IBs */
Michel Dänzerb3dfcb22013-01-24 19:02:01 +01002376 ib_cntl = DMA_IB_ENABLE;
2377#ifdef __BIG_ENDIAN
2378 ib_cntl |= DMA_IB_SWAP_ENABLE;
2379#endif
2380 WREG32(DMA_IB_CNTL, ib_cntl);
Alex Deucher4d756582012-09-27 15:08:35 -04002381
2382 dma_cntl = RREG32(DMA_CNTL);
2383 dma_cntl &= ~CTXEMPTY_INT_ENABLE;
2384 WREG32(DMA_CNTL, dma_cntl);
2385
2386 if (rdev->family >= CHIP_RV770)
2387 WREG32(DMA_MODE, 1);
2388
2389 ring->wptr = 0;
2390 WREG32(DMA_RB_WPTR, ring->wptr << 2);
2391
2392 ring->rptr = RREG32(DMA_RB_RPTR) >> 2;
2393
2394 WREG32(DMA_RB_CNTL, rb_cntl | DMA_RB_ENABLE);
2395
2396 ring->ready = true;
2397
2398 r = radeon_ring_test(rdev, R600_RING_TYPE_DMA_INDEX, ring);
2399 if (r) {
2400 ring->ready = false;
2401 return r;
2402 }
2403
2404 radeon_ttm_set_active_vram_size(rdev, rdev->mc.real_vram_size);
2405
2406 return 0;
2407}
2408
2409/**
2410 * r600_dma_fini - tear down the async dma engine
2411 *
2412 * @rdev: radeon_device pointer
2413 *
2414 * Stop the async dma engine and free the ring (r6xx-evergreen).
2415 */
2416void r600_dma_fini(struct radeon_device *rdev)
2417{
2418 r600_dma_stop(rdev);
2419 radeon_ring_fini(rdev, &rdev->ring[R600_RING_TYPE_DMA_INDEX]);
2420}
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002421
2422/*
2423 * GPU scratch registers helpers function.
2424 */
2425void r600_scratch_init(struct radeon_device *rdev)
2426{
2427 int i;
2428
2429 rdev->scratch.num_reg = 7;
Alex Deucher724c80e2010-08-27 18:25:25 -04002430 rdev->scratch.reg_base = SCRATCH_REG0;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002431 for (i = 0; i < rdev->scratch.num_reg; i++) {
2432 rdev->scratch.free[i] = true;
Alex Deucher724c80e2010-08-27 18:25:25 -04002433 rdev->scratch.reg[i] = rdev->scratch.reg_base + (i * 4);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002434 }
2435}
2436
Christian Könige32eb502011-10-23 12:56:27 +02002437int r600_ring_test(struct radeon_device *rdev, struct radeon_ring *ring)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002438{
2439 uint32_t scratch;
2440 uint32_t tmp = 0;
Alex Deucher8b25ed32012-07-17 14:02:30 -04002441 unsigned i;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002442 int r;
2443
2444 r = radeon_scratch_get(rdev, &scratch);
2445 if (r) {
2446 DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
2447 return r;
2448 }
2449 WREG32(scratch, 0xCAFEDEAD);
Christian Könige32eb502011-10-23 12:56:27 +02002450 r = radeon_ring_lock(rdev, ring, 3);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002451 if (r) {
Alex Deucher8b25ed32012-07-17 14:02:30 -04002452 DRM_ERROR("radeon: cp failed to lock ring %d (%d).\n", ring->idx, r);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002453 radeon_scratch_free(rdev, scratch);
2454 return r;
2455 }
Christian Könige32eb502011-10-23 12:56:27 +02002456 radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
2457 radeon_ring_write(ring, ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
2458 radeon_ring_write(ring, 0xDEADBEEF);
2459 radeon_ring_unlock_commit(rdev, ring);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002460 for (i = 0; i < rdev->usec_timeout; i++) {
2461 tmp = RREG32(scratch);
2462 if (tmp == 0xDEADBEEF)
2463 break;
2464 DRM_UDELAY(1);
2465 }
2466 if (i < rdev->usec_timeout) {
Alex Deucher8b25ed32012-07-17 14:02:30 -04002467 DRM_INFO("ring test on %d succeeded in %d usecs\n", ring->idx, i);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002468 } else {
Christian Königbf852792011-10-13 13:19:22 +02002469 DRM_ERROR("radeon: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
Alex Deucher8b25ed32012-07-17 14:02:30 -04002470 ring->idx, scratch, tmp);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002471 r = -EINVAL;
2472 }
2473 radeon_scratch_free(rdev, scratch);
2474 return r;
2475}
2476
Alex Deucher4d756582012-09-27 15:08:35 -04002477/**
2478 * r600_dma_ring_test - simple async dma engine test
2479 *
2480 * @rdev: radeon_device pointer
2481 * @ring: radeon_ring structure holding ring information
2482 *
2483 * Test the DMA engine by writing using it to write an
2484 * value to memory. (r6xx-SI).
2485 * Returns 0 for success, error for failure.
2486 */
2487int r600_dma_ring_test(struct radeon_device *rdev,
2488 struct radeon_ring *ring)
2489{
2490 unsigned i;
2491 int r;
2492 void __iomem *ptr = (void *)rdev->vram_scratch.ptr;
2493 u32 tmp;
2494
2495 if (!ptr) {
2496 DRM_ERROR("invalid vram scratch pointer\n");
2497 return -EINVAL;
2498 }
2499
2500 tmp = 0xCAFEDEAD;
2501 writel(tmp, ptr);
2502
2503 r = radeon_ring_lock(rdev, ring, 4);
2504 if (r) {
2505 DRM_ERROR("radeon: dma failed to lock ring %d (%d).\n", ring->idx, r);
2506 return r;
2507 }
2508 radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_WRITE, 0, 0, 1));
2509 radeon_ring_write(ring, rdev->vram_scratch.gpu_addr & 0xfffffffc);
2510 radeon_ring_write(ring, upper_32_bits(rdev->vram_scratch.gpu_addr) & 0xff);
2511 radeon_ring_write(ring, 0xDEADBEEF);
2512 radeon_ring_unlock_commit(rdev, ring);
2513
2514 for (i = 0; i < rdev->usec_timeout; i++) {
2515 tmp = readl(ptr);
2516 if (tmp == 0xDEADBEEF)
2517 break;
2518 DRM_UDELAY(1);
2519 }
2520
2521 if (i < rdev->usec_timeout) {
2522 DRM_INFO("ring test on %d succeeded in %d usecs\n", ring->idx, i);
2523 } else {
2524 DRM_ERROR("radeon: ring %d test failed (0x%08X)\n",
2525 ring->idx, tmp);
2526 r = -EINVAL;
2527 }
2528 return r;
2529}
2530
2531/*
2532 * CP fences/semaphores
2533 */
2534
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002535void r600_fence_ring_emit(struct radeon_device *rdev,
2536 struct radeon_fence *fence)
2537{
Christian Könige32eb502011-10-23 12:56:27 +02002538 struct radeon_ring *ring = &rdev->ring[fence->ring];
Christian König7b1f2482011-09-23 15:11:23 +02002539
Alex Deucherd0f8a852010-09-04 05:04:34 -04002540 if (rdev->wb.use_event) {
Jerome Glisse30eb77f2011-11-20 20:45:34 +00002541 u64 addr = rdev->fence_drv[fence->ring].gpu_addr;
Jerome Glisse77b1bad2011-10-26 11:41:22 -04002542 /* flush read cache over gart */
Christian Könige32eb502011-10-23 12:56:27 +02002543 radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
2544 radeon_ring_write(ring, PACKET3_TC_ACTION_ENA |
2545 PACKET3_VC_ACTION_ENA |
2546 PACKET3_SH_ACTION_ENA);
2547 radeon_ring_write(ring, 0xFFFFFFFF);
2548 radeon_ring_write(ring, 0);
2549 radeon_ring_write(ring, 10); /* poll interval */
Alex Deucherd0f8a852010-09-04 05:04:34 -04002550 /* EVENT_WRITE_EOP - flush caches, send int */
Christian Könige32eb502011-10-23 12:56:27 +02002551 radeon_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
2552 radeon_ring_write(ring, EVENT_TYPE(CACHE_FLUSH_AND_INV_EVENT_TS) | EVENT_INDEX(5));
2553 radeon_ring_write(ring, addr & 0xffffffff);
2554 radeon_ring_write(ring, (upper_32_bits(addr) & 0xff) | DATA_SEL(1) | INT_SEL(2));
2555 radeon_ring_write(ring, fence->seq);
2556 radeon_ring_write(ring, 0);
Alex Deucherd0f8a852010-09-04 05:04:34 -04002557 } else {
Jerome Glisse77b1bad2011-10-26 11:41:22 -04002558 /* flush read cache over gart */
Christian Könige32eb502011-10-23 12:56:27 +02002559 radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
2560 radeon_ring_write(ring, PACKET3_TC_ACTION_ENA |
2561 PACKET3_VC_ACTION_ENA |
2562 PACKET3_SH_ACTION_ENA);
2563 radeon_ring_write(ring, 0xFFFFFFFF);
2564 radeon_ring_write(ring, 0);
2565 radeon_ring_write(ring, 10); /* poll interval */
2566 radeon_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE, 0));
2567 radeon_ring_write(ring, EVENT_TYPE(CACHE_FLUSH_AND_INV_EVENT) | EVENT_INDEX(0));
Alex Deucherd0f8a852010-09-04 05:04:34 -04002568 /* wait for 3D idle clean */
Christian Könige32eb502011-10-23 12:56:27 +02002569 radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
2570 radeon_ring_write(ring, (WAIT_UNTIL - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
2571 radeon_ring_write(ring, WAIT_3D_IDLE_bit | WAIT_3D_IDLECLEAN_bit);
Alex Deucherd0f8a852010-09-04 05:04:34 -04002572 /* Emit fence sequence & fire IRQ */
Christian Könige32eb502011-10-23 12:56:27 +02002573 radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
2574 radeon_ring_write(ring, ((rdev->fence_drv[fence->ring].scratch_reg - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
2575 radeon_ring_write(ring, fence->seq);
Alex Deucherd0f8a852010-09-04 05:04:34 -04002576 /* CP_INTERRUPT packet 3 no longer exists, use packet 0 */
Christian Könige32eb502011-10-23 12:56:27 +02002577 radeon_ring_write(ring, PACKET0(CP_INT_STATUS, 0));
2578 radeon_ring_write(ring, RB_INT_STAT);
Alex Deucherd0f8a852010-09-04 05:04:34 -04002579 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002580}
2581
Christian König15d33322011-09-15 19:02:22 +02002582void r600_semaphore_ring_emit(struct radeon_device *rdev,
Christian Könige32eb502011-10-23 12:56:27 +02002583 struct radeon_ring *ring,
Christian König15d33322011-09-15 19:02:22 +02002584 struct radeon_semaphore *semaphore,
Christian König7b1f2482011-09-23 15:11:23 +02002585 bool emit_wait)
Christian König15d33322011-09-15 19:02:22 +02002586{
2587 uint64_t addr = semaphore->gpu_addr;
2588 unsigned sel = emit_wait ? PACKET3_SEM_SEL_WAIT : PACKET3_SEM_SEL_SIGNAL;
2589
Christian König0be70432012-03-07 11:28:57 +01002590 if (rdev->family < CHIP_CAYMAN)
2591 sel |= PACKET3_SEM_WAIT_ON_SIGNAL;
2592
Christian Könige32eb502011-10-23 12:56:27 +02002593 radeon_ring_write(ring, PACKET3(PACKET3_MEM_SEMAPHORE, 1));
2594 radeon_ring_write(ring, addr & 0xffffffff);
2595 radeon_ring_write(ring, (upper_32_bits(addr) & 0xff) | sel);
Christian König15d33322011-09-15 19:02:22 +02002596}
2597
Alex Deucher4d756582012-09-27 15:08:35 -04002598/*
2599 * DMA fences/semaphores
2600 */
2601
2602/**
2603 * r600_dma_fence_ring_emit - emit a fence on the DMA ring
2604 *
2605 * @rdev: radeon_device pointer
2606 * @fence: radeon fence object
2607 *
2608 * Add a DMA fence packet to the ring to write
2609 * the fence seq number and DMA trap packet to generate
2610 * an interrupt if needed (r6xx-r7xx).
2611 */
2612void r600_dma_fence_ring_emit(struct radeon_device *rdev,
2613 struct radeon_fence *fence)
2614{
2615 struct radeon_ring *ring = &rdev->ring[fence->ring];
2616 u64 addr = rdev->fence_drv[fence->ring].gpu_addr;
Jerome Glisse86a18812012-12-12 16:43:15 -05002617
Alex Deucher4d756582012-09-27 15:08:35 -04002618 /* write the fence */
2619 radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_FENCE, 0, 0, 0));
2620 radeon_ring_write(ring, addr & 0xfffffffc);
2621 radeon_ring_write(ring, (upper_32_bits(addr) & 0xff));
Jerome Glisse86a18812012-12-12 16:43:15 -05002622 radeon_ring_write(ring, lower_32_bits(fence->seq));
Alex Deucher4d756582012-09-27 15:08:35 -04002623 /* generate an interrupt */
2624 radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_TRAP, 0, 0, 0));
2625}
2626
2627/**
2628 * r600_dma_semaphore_ring_emit - emit a semaphore on the dma ring
2629 *
2630 * @rdev: radeon_device pointer
2631 * @ring: radeon_ring structure holding ring information
2632 * @semaphore: radeon semaphore object
2633 * @emit_wait: wait or signal semaphore
2634 *
2635 * Add a DMA semaphore packet to the ring wait on or signal
2636 * other rings (r6xx-SI).
2637 */
2638void r600_dma_semaphore_ring_emit(struct radeon_device *rdev,
2639 struct radeon_ring *ring,
2640 struct radeon_semaphore *semaphore,
2641 bool emit_wait)
2642{
2643 u64 addr = semaphore->gpu_addr;
2644 u32 s = emit_wait ? 0 : 1;
2645
2646 radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_SEMAPHORE, 0, s, 0));
2647 radeon_ring_write(ring, addr & 0xfffffffc);
2648 radeon_ring_write(ring, upper_32_bits(addr) & 0xff);
2649}
2650
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002651int r600_copy_blit(struct radeon_device *rdev,
Alex Deucher003cefe2011-09-16 12:04:08 -04002652 uint64_t src_offset,
2653 uint64_t dst_offset,
2654 unsigned num_gpu_pages,
Christian König876dc9f2012-05-08 14:24:01 +02002655 struct radeon_fence **fence)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002656{
Christian König220907d2012-05-10 16:46:43 +02002657 struct radeon_semaphore *sem = NULL;
Christian Königf2377502012-05-09 15:35:01 +02002658 struct radeon_sa_bo *vb = NULL;
Jerome Glisseff82f052010-01-22 15:19:00 +01002659 int r;
2660
Christian König220907d2012-05-10 16:46:43 +02002661 r = r600_blit_prepare_copy(rdev, num_gpu_pages, fence, &vb, &sem);
Jerome Glisseff82f052010-01-22 15:19:00 +01002662 if (r) {
Jerome Glisseff82f052010-01-22 15:19:00 +01002663 return r;
2664 }
Christian Königf2377502012-05-09 15:35:01 +02002665 r600_kms_blit_copy(rdev, src_offset, dst_offset, num_gpu_pages, vb);
Christian König220907d2012-05-10 16:46:43 +02002666 r600_blit_done_copy(rdev, fence, vb, sem);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002667 return 0;
2668}
2669
Alex Deucher4d756582012-09-27 15:08:35 -04002670/**
2671 * r600_copy_dma - copy pages using the DMA engine
2672 *
2673 * @rdev: radeon_device pointer
2674 * @src_offset: src GPU address
2675 * @dst_offset: dst GPU address
2676 * @num_gpu_pages: number of GPU pages to xfer
2677 * @fence: radeon fence object
2678 *
Alex Deucher43fb7782013-01-04 09:24:18 -05002679 * Copy GPU paging using the DMA engine (r6xx).
Alex Deucher4d756582012-09-27 15:08:35 -04002680 * Used by the radeon ttm implementation to move pages if
2681 * registered as the asic copy callback.
2682 */
2683int r600_copy_dma(struct radeon_device *rdev,
2684 uint64_t src_offset, uint64_t dst_offset,
2685 unsigned num_gpu_pages,
2686 struct radeon_fence **fence)
2687{
2688 struct radeon_semaphore *sem = NULL;
2689 int ring_index = rdev->asic->copy.dma_ring_index;
2690 struct radeon_ring *ring = &rdev->ring[ring_index];
2691 u32 size_in_dw, cur_size_in_dw;
2692 int i, num_loops;
2693 int r = 0;
2694
2695 r = radeon_semaphore_create(rdev, &sem);
2696 if (r) {
2697 DRM_ERROR("radeon: moving bo (%d).\n", r);
2698 return r;
2699 }
2700
2701 size_in_dw = (num_gpu_pages << RADEON_GPU_PAGE_SHIFT) / 4;
Alex Deucher43fb7782013-01-04 09:24:18 -05002702 num_loops = DIV_ROUND_UP(size_in_dw, 0xFFFE);
2703 r = radeon_ring_lock(rdev, ring, num_loops * 4 + 8);
Alex Deucher4d756582012-09-27 15:08:35 -04002704 if (r) {
2705 DRM_ERROR("radeon: moving bo (%d).\n", r);
2706 radeon_semaphore_free(rdev, &sem, NULL);
2707 return r;
2708 }
2709
2710 if (radeon_fence_need_sync(*fence, ring->idx)) {
2711 radeon_semaphore_sync_rings(rdev, sem, (*fence)->ring,
2712 ring->idx);
2713 radeon_fence_note_sync(*fence, ring->idx);
2714 } else {
2715 radeon_semaphore_free(rdev, &sem, NULL);
2716 }
2717
2718 for (i = 0; i < num_loops; i++) {
2719 cur_size_in_dw = size_in_dw;
Alex Deucher909d9eb2013-01-02 18:30:21 -05002720 if (cur_size_in_dw > 0xFFFE)
2721 cur_size_in_dw = 0xFFFE;
Alex Deucher4d756582012-09-27 15:08:35 -04002722 size_in_dw -= cur_size_in_dw;
2723 radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_COPY, 0, 0, cur_size_in_dw));
2724 radeon_ring_write(ring, dst_offset & 0xfffffffc);
2725 radeon_ring_write(ring, src_offset & 0xfffffffc);
Alex Deucher43fb7782013-01-04 09:24:18 -05002726 radeon_ring_write(ring, (((upper_32_bits(dst_offset) & 0xff) << 16) |
2727 (upper_32_bits(src_offset) & 0xff)));
Alex Deucher4d756582012-09-27 15:08:35 -04002728 src_offset += cur_size_in_dw * 4;
2729 dst_offset += cur_size_in_dw * 4;
2730 }
2731
2732 r = radeon_fence_emit(rdev, fence, ring->idx);
2733 if (r) {
2734 radeon_ring_unlock_undo(rdev, ring);
2735 return r;
2736 }
2737
2738 radeon_ring_unlock_commit(rdev, ring);
2739 radeon_semaphore_free(rdev, &sem, *fence);
2740
2741 return r;
2742}
2743
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002744int r600_set_surface_reg(struct radeon_device *rdev, int reg,
2745 uint32_t tiling_flags, uint32_t pitch,
2746 uint32_t offset, uint32_t obj_size)
2747{
2748 /* FIXME: implement */
2749 return 0;
2750}
2751
2752void r600_clear_surface_reg(struct radeon_device *rdev, int reg)
2753{
2754 /* FIXME: implement */
2755}
2756
Lauri Kasanen1109ca02012-08-31 13:43:50 -04002757static int r600_startup(struct radeon_device *rdev)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002758{
Alex Deucher4d756582012-09-27 15:08:35 -04002759 struct radeon_ring *ring;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002760 int r;
2761
Alex Deucher9e46a482011-01-06 18:49:35 -05002762 /* enable pcie gen2 link */
2763 r600_pcie_gen2_enable(rdev);
2764
Alex Deucher779720a2009-12-09 19:31:44 -05002765 if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
2766 r = r600_init_microcode(rdev);
2767 if (r) {
2768 DRM_ERROR("Failed to load firmware!\n");
2769 return r;
2770 }
2771 }
2772
Alex Deucher16cdf042011-10-28 10:30:02 -04002773 r = r600_vram_scratch_init(rdev);
2774 if (r)
2775 return r;
2776
Jerome Glissea3c19452009-10-01 18:02:13 +02002777 r600_mc_program(rdev);
Jerome Glisse1a029b72009-10-06 19:04:30 +02002778 if (rdev->flags & RADEON_IS_AGP) {
2779 r600_agp_enable(rdev);
2780 } else {
2781 r = r600_pcie_gart_enable(rdev);
2782 if (r)
2783 return r;
2784 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002785 r600_gpu_init(rdev);
Jerome Glissec38c7b62010-02-04 17:27:27 +01002786 r = r600_blit_init(rdev);
2787 if (r) {
2788 r600_blit_fini(rdev);
Alex Deucher27cd7762012-02-23 17:53:42 -05002789 rdev->asic->copy.copy = NULL;
Jerome Glissec38c7b62010-02-04 17:27:27 +01002790 dev_warn(rdev->dev, "failed blitter (%d) falling back to memcpy\n", r);
2791 }
Alex Deucherb70d6bb2010-08-06 21:36:58 -04002792
Alex Deucher724c80e2010-08-27 18:25:25 -04002793 /* allocate wb buffer */
2794 r = radeon_wb_init(rdev);
2795 if (r)
2796 return r;
2797
Jerome Glisse30eb77f2011-11-20 20:45:34 +00002798 r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
2799 if (r) {
2800 dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
2801 return r;
2802 }
2803
Alex Deucher4d756582012-09-27 15:08:35 -04002804 r = radeon_fence_driver_start_ring(rdev, R600_RING_TYPE_DMA_INDEX);
2805 if (r) {
2806 dev_err(rdev->dev, "failed initializing DMA fences (%d).\n", r);
2807 return r;
2808 }
2809
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002810 /* Enable IRQ */
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002811 r = r600_irq_init(rdev);
2812 if (r) {
2813 DRM_ERROR("radeon: IH init failed (%d).\n", r);
2814 radeon_irq_kms_fini(rdev);
2815 return r;
2816 }
2817 r600_irq_set(rdev);
2818
Alex Deucher4d756582012-09-27 15:08:35 -04002819 ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
Christian Könige32eb502011-10-23 12:56:27 +02002820 r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP_RPTR_OFFSET,
Alex Deucher78c55602011-11-17 14:25:56 -05002821 R600_CP_RB_RPTR, R600_CP_RB_WPTR,
2822 0, 0xfffff, RADEON_CP_PACKET2);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002823 if (r)
2824 return r;
Alex Deucher4d756582012-09-27 15:08:35 -04002825
2826 ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
2827 r = radeon_ring_init(rdev, ring, ring->ring_size, R600_WB_DMA_RPTR_OFFSET,
2828 DMA_RB_RPTR, DMA_RB_WPTR,
2829 2, 0x3fffc, DMA_PACKET(DMA_PACKET_NOP, 0, 0, 0));
2830 if (r)
2831 return r;
2832
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002833 r = r600_cp_load_microcode(rdev);
2834 if (r)
2835 return r;
2836 r = r600_cp_resume(rdev);
2837 if (r)
2838 return r;
Alex Deucher724c80e2010-08-27 18:25:25 -04002839
Alex Deucher4d756582012-09-27 15:08:35 -04002840 r = r600_dma_resume(rdev);
2841 if (r)
2842 return r;
2843
Christian König2898c342012-07-05 11:55:34 +02002844 r = radeon_ib_pool_init(rdev);
2845 if (r) {
2846 dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
Jerome Glisseb15ba512011-11-15 11:48:34 -05002847 return r;
Christian König2898c342012-07-05 11:55:34 +02002848 }
Jerome Glisseb15ba512011-11-15 11:48:34 -05002849
Alex Deucherd4e30ef2012-06-04 17:18:51 -04002850 r = r600_audio_init(rdev);
2851 if (r) {
2852 DRM_ERROR("radeon: audio init failed\n");
2853 return r;
2854 }
2855
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002856 return 0;
2857}
2858
Dave Airlie28d52042009-09-21 14:33:58 +10002859void r600_vga_set_state(struct radeon_device *rdev, bool state)
2860{
2861 uint32_t temp;
2862
2863 temp = RREG32(CONFIG_CNTL);
2864 if (state == false) {
2865 temp &= ~(1<<0);
2866 temp |= (1<<1);
2867 } else {
2868 temp &= ~(1<<1);
2869 }
2870 WREG32(CONFIG_CNTL, temp);
2871}
2872
Dave Airliefc30b8e2009-09-18 15:19:37 +10002873int r600_resume(struct radeon_device *rdev)
2874{
2875 int r;
2876
Jerome Glisse1a029b72009-10-06 19:04:30 +02002877 /* Do not reset GPU before posting, on r600 hw unlike on r500 hw,
2878 * posting will perform necessary task to bring back GPU into good
2879 * shape.
2880 */
Dave Airliefc30b8e2009-09-18 15:19:37 +10002881 /* post card */
Jerome Glissee7d40b92009-10-01 18:02:15 +02002882 atom_asic_init(rdev->mode_info.atom_context);
Dave Airliefc30b8e2009-09-18 15:19:37 +10002883
Jerome Glisseb15ba512011-11-15 11:48:34 -05002884 rdev->accel_working = true;
Dave Airliefc30b8e2009-09-18 15:19:37 +10002885 r = r600_startup(rdev);
2886 if (r) {
2887 DRM_ERROR("r600 startup failed on resume\n");
Jerome Glisse6b7746e2012-02-20 17:57:20 -05002888 rdev->accel_working = false;
Dave Airliefc30b8e2009-09-18 15:19:37 +10002889 return r;
2890 }
2891
Dave Airliefc30b8e2009-09-18 15:19:37 +10002892 return r;
2893}
2894
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002895int r600_suspend(struct radeon_device *rdev)
2896{
Rafał Miłecki38fd2c62010-01-28 18:16:30 +01002897 r600_audio_fini(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002898 r600_cp_stop(rdev);
Alex Deucher4d756582012-09-27 15:08:35 -04002899 r600_dma_stop(rdev);
Jerome Glisse0c452492010-01-15 14:44:37 +01002900 r600_irq_suspend(rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04002901 radeon_wb_disable(rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +02002902 r600_pcie_gart_disable(rdev);
Alex Deucher6ddddfe2011-10-14 10:51:22 -04002903
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002904 return 0;
2905}
2906
2907/* Plan is to move initialization in that function and use
2908 * helper function so that radeon_device_init pretty much
2909 * do nothing more than calling asic specific function. This
2910 * should also allow to remove a bunch of callback function
2911 * like vram_info.
2912 */
2913int r600_init(struct radeon_device *rdev)
2914{
2915 int r;
2916
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002917 if (r600_debugfs_mc_info_init(rdev)) {
2918 DRM_ERROR("Failed to register debugfs file for mc !\n");
2919 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002920 /* Read BIOS */
2921 if (!radeon_get_bios(rdev)) {
2922 if (ASIC_IS_AVIVO(rdev))
2923 return -EINVAL;
2924 }
2925 /* Must be an ATOMBIOS */
Jerome Glissee7d40b92009-10-01 18:02:15 +02002926 if (!rdev->is_atom_bios) {
2927 dev_err(rdev->dev, "Expecting atombios for R600 GPU\n");
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002928 return -EINVAL;
Jerome Glissee7d40b92009-10-01 18:02:15 +02002929 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002930 r = radeon_atombios_init(rdev);
2931 if (r)
2932 return r;
2933 /* Post card if necessary */
Alex Deucherfd909c32011-01-11 18:08:59 -05002934 if (!radeon_card_posted(rdev)) {
Dave Airlie72542d72009-12-01 14:06:31 +10002935 if (!rdev->bios) {
2936 dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
2937 return -EINVAL;
2938 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002939 DRM_INFO("GPU not posted. posting now...\n");
2940 atom_asic_init(rdev->mode_info.atom_context);
2941 }
2942 /* Initialize scratch registers */
2943 r600_scratch_init(rdev);
2944 /* Initialize surface registers */
2945 radeon_surface_init(rdev);
Rafał Miłecki74338742009-11-03 00:53:02 +01002946 /* Initialize clocks */
Michel Dänzer5e6dde72009-09-17 09:42:28 +02002947 radeon_get_clock_info(rdev->ddev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002948 /* Fence driver */
Jerome Glisse30eb77f2011-11-20 20:45:34 +00002949 r = radeon_fence_driver_init(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002950 if (r)
2951 return r;
Jerome Glisse700a0cc2010-01-13 15:16:38 +01002952 if (rdev->flags & RADEON_IS_AGP) {
2953 r = radeon_agp_init(rdev);
2954 if (r)
2955 radeon_agp_disable(rdev);
2956 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002957 r = r600_mc_init(rdev);
Jerome Glisseb574f252009-10-06 19:04:29 +02002958 if (r)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002959 return r;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002960 /* Memory manager */
Jerome Glisse4c788672009-11-20 14:29:23 +01002961 r = radeon_bo_init(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002962 if (r)
2963 return r;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002964
2965 r = radeon_irq_kms_init(rdev);
2966 if (r)
2967 return r;
2968
Christian Könige32eb502011-10-23 12:56:27 +02002969 rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ring_obj = NULL;
2970 r600_ring_init(rdev, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX], 1024 * 1024);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002971
Alex Deucher4d756582012-09-27 15:08:35 -04002972 rdev->ring[R600_RING_TYPE_DMA_INDEX].ring_obj = NULL;
2973 r600_ring_init(rdev, &rdev->ring[R600_RING_TYPE_DMA_INDEX], 64 * 1024);
2974
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002975 rdev->ih.ring_obj = NULL;
2976 r600_ih_ring_init(rdev, 64 * 1024);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002977
Jerome Glisse4aac0472009-09-14 18:29:49 +02002978 r = r600_pcie_gart_init(rdev);
2979 if (r)
2980 return r;
2981
Alex Deucher779720a2009-12-09 19:31:44 -05002982 rdev->accel_working = true;
Dave Airliefc30b8e2009-09-18 15:19:37 +10002983 r = r600_startup(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002984 if (r) {
Jerome Glisse655efd32010-02-02 11:51:45 +01002985 dev_err(rdev->dev, "disabling GPU acceleration\n");
2986 r600_cp_fini(rdev);
Alex Deucher4d756582012-09-27 15:08:35 -04002987 r600_dma_fini(rdev);
Jerome Glisse655efd32010-02-02 11:51:45 +01002988 r600_irq_fini(rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04002989 radeon_wb_fini(rdev);
Christian König2898c342012-07-05 11:55:34 +02002990 radeon_ib_pool_fini(rdev);
Jerome Glisse655efd32010-02-02 11:51:45 +01002991 radeon_irq_kms_fini(rdev);
Jerome Glisse75c81292009-10-01 18:02:14 +02002992 r600_pcie_gart_fini(rdev);
Jerome Glisse733289c2009-09-16 15:24:21 +02002993 rdev->accel_working = false;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002994 }
Christian Koenigdafc3bd2009-10-11 23:49:13 +02002995
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002996 return 0;
2997}
2998
2999void r600_fini(struct radeon_device *rdev)
3000{
Christian Koenigdafc3bd2009-10-11 23:49:13 +02003001 r600_audio_fini(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003002 r600_blit_fini(rdev);
Jerome Glisse655efd32010-02-02 11:51:45 +01003003 r600_cp_fini(rdev);
Alex Deucher4d756582012-09-27 15:08:35 -04003004 r600_dma_fini(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003005 r600_irq_fini(rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04003006 radeon_wb_fini(rdev);
Christian König2898c342012-07-05 11:55:34 +02003007 radeon_ib_pool_fini(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003008 radeon_irq_kms_fini(rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +02003009 r600_pcie_gart_fini(rdev);
Alex Deucher16cdf042011-10-28 10:30:02 -04003010 r600_vram_scratch_fini(rdev);
Jerome Glisse655efd32010-02-02 11:51:45 +01003011 radeon_agp_fini(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003012 radeon_gem_fini(rdev);
3013 radeon_fence_driver_fini(rdev);
Jerome Glisse4c788672009-11-20 14:29:23 +01003014 radeon_bo_fini(rdev);
Jerome Glissee7d40b92009-10-01 18:02:15 +02003015 radeon_atombios_fini(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003016 kfree(rdev->bios);
3017 rdev->bios = NULL;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003018}
3019
3020
3021/*
3022 * CS stuff
3023 */
3024void r600_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
3025{
Christian König876dc9f2012-05-08 14:24:01 +02003026 struct radeon_ring *ring = &rdev->ring[ib->ring];
Alex Deucher89d35802012-07-17 14:02:31 -04003027 u32 next_rptr;
Christian König7b1f2482011-09-23 15:11:23 +02003028
Christian König45df6802012-07-06 16:22:55 +02003029 if (ring->rptr_save_reg) {
Alex Deucher89d35802012-07-17 14:02:31 -04003030 next_rptr = ring->wptr + 3 + 4;
Christian König45df6802012-07-06 16:22:55 +02003031 radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
3032 radeon_ring_write(ring, ((ring->rptr_save_reg -
3033 PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
3034 radeon_ring_write(ring, next_rptr);
Alex Deucher89d35802012-07-17 14:02:31 -04003035 } else if (rdev->wb.enabled) {
3036 next_rptr = ring->wptr + 5 + 4;
3037 radeon_ring_write(ring, PACKET3(PACKET3_MEM_WRITE, 3));
3038 radeon_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
3039 radeon_ring_write(ring, (upper_32_bits(ring->next_rptr_gpu_addr) & 0xff) | (1 << 18));
3040 radeon_ring_write(ring, next_rptr);
3041 radeon_ring_write(ring, 0);
Christian König45df6802012-07-06 16:22:55 +02003042 }
3043
Christian Könige32eb502011-10-23 12:56:27 +02003044 radeon_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
3045 radeon_ring_write(ring,
Cédric Cano4eace7f2011-02-11 19:45:38 -05003046#ifdef __BIG_ENDIAN
3047 (2 << 0) |
3048#endif
3049 (ib->gpu_addr & 0xFFFFFFFC));
Christian Könige32eb502011-10-23 12:56:27 +02003050 radeon_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFF);
3051 radeon_ring_write(ring, ib->length_dw);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003052}
3053
Alex Deucherf7128122012-02-23 17:53:45 -05003054int r600_ib_test(struct radeon_device *rdev, struct radeon_ring *ring)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003055{
Jerome Glissef2e39222012-05-09 15:35:02 +02003056 struct radeon_ib ib;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003057 uint32_t scratch;
3058 uint32_t tmp = 0;
3059 unsigned i;
3060 int r;
3061
3062 r = radeon_scratch_get(rdev, &scratch);
3063 if (r) {
3064 DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
3065 return r;
3066 }
3067 WREG32(scratch, 0xCAFEDEAD);
Christian König4bf3dd92012-08-06 18:57:44 +02003068 r = radeon_ib_get(rdev, ring->idx, &ib, NULL, 256);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003069 if (r) {
3070 DRM_ERROR("radeon: failed to get ib (%d).\n", r);
Michel Dänzeraf026c52012-09-20 10:31:10 +02003071 goto free_scratch;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003072 }
Jerome Glissef2e39222012-05-09 15:35:02 +02003073 ib.ptr[0] = PACKET3(PACKET3_SET_CONFIG_REG, 1);
3074 ib.ptr[1] = ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
3075 ib.ptr[2] = 0xDEADBEEF;
3076 ib.length_dw = 3;
Christian König4ef72562012-07-13 13:06:00 +02003077 r = radeon_ib_schedule(rdev, &ib, NULL);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003078 if (r) {
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003079 DRM_ERROR("radeon: failed to schedule ib (%d).\n", r);
Michel Dänzeraf026c52012-09-20 10:31:10 +02003080 goto free_ib;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003081 }
Jerome Glissef2e39222012-05-09 15:35:02 +02003082 r = radeon_fence_wait(ib.fence, false);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003083 if (r) {
3084 DRM_ERROR("radeon: fence wait failed (%d).\n", r);
Michel Dänzeraf026c52012-09-20 10:31:10 +02003085 goto free_ib;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003086 }
3087 for (i = 0; i < rdev->usec_timeout; i++) {
3088 tmp = RREG32(scratch);
3089 if (tmp == 0xDEADBEEF)
3090 break;
3091 DRM_UDELAY(1);
3092 }
3093 if (i < rdev->usec_timeout) {
Jerome Glissef2e39222012-05-09 15:35:02 +02003094 DRM_INFO("ib test on ring %d succeeded in %u usecs\n", ib.fence->ring, i);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003095 } else {
Daniel J Blueman4417d7f2010-09-22 17:57:19 +01003096 DRM_ERROR("radeon: ib test failed (scratch(0x%04X)=0x%08X)\n",
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003097 scratch, tmp);
3098 r = -EINVAL;
3099 }
Michel Dänzeraf026c52012-09-20 10:31:10 +02003100free_ib:
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003101 radeon_ib_free(rdev, &ib);
Michel Dänzeraf026c52012-09-20 10:31:10 +02003102free_scratch:
3103 radeon_scratch_free(rdev, scratch);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003104 return r;
3105}
3106
Alex Deucher4d756582012-09-27 15:08:35 -04003107/**
3108 * r600_dma_ib_test - test an IB on the DMA engine
3109 *
3110 * @rdev: radeon_device pointer
3111 * @ring: radeon_ring structure holding ring information
3112 *
3113 * Test a simple IB in the DMA ring (r6xx-SI).
3114 * Returns 0 on success, error on failure.
3115 */
3116int r600_dma_ib_test(struct radeon_device *rdev, struct radeon_ring *ring)
3117{
3118 struct radeon_ib ib;
3119 unsigned i;
3120 int r;
3121 void __iomem *ptr = (void *)rdev->vram_scratch.ptr;
3122 u32 tmp = 0;
3123
3124 if (!ptr) {
3125 DRM_ERROR("invalid vram scratch pointer\n");
3126 return -EINVAL;
3127 }
3128
3129 tmp = 0xCAFEDEAD;
3130 writel(tmp, ptr);
3131
3132 r = radeon_ib_get(rdev, ring->idx, &ib, NULL, 256);
3133 if (r) {
3134 DRM_ERROR("radeon: failed to get ib (%d).\n", r);
3135 return r;
3136 }
3137
3138 ib.ptr[0] = DMA_PACKET(DMA_PACKET_WRITE, 0, 0, 1);
3139 ib.ptr[1] = rdev->vram_scratch.gpu_addr & 0xfffffffc;
3140 ib.ptr[2] = upper_32_bits(rdev->vram_scratch.gpu_addr) & 0xff;
3141 ib.ptr[3] = 0xDEADBEEF;
3142 ib.length_dw = 4;
3143
3144 r = radeon_ib_schedule(rdev, &ib, NULL);
3145 if (r) {
3146 radeon_ib_free(rdev, &ib);
3147 DRM_ERROR("radeon: failed to schedule ib (%d).\n", r);
3148 return r;
3149 }
3150 r = radeon_fence_wait(ib.fence, false);
3151 if (r) {
3152 DRM_ERROR("radeon: fence wait failed (%d).\n", r);
3153 return r;
3154 }
3155 for (i = 0; i < rdev->usec_timeout; i++) {
3156 tmp = readl(ptr);
3157 if (tmp == 0xDEADBEEF)
3158 break;
3159 DRM_UDELAY(1);
3160 }
3161 if (i < rdev->usec_timeout) {
3162 DRM_INFO("ib test on ring %d succeeded in %u usecs\n", ib.fence->ring, i);
3163 } else {
3164 DRM_ERROR("radeon: ib test failed (0x%08X)\n", tmp);
3165 r = -EINVAL;
3166 }
3167 radeon_ib_free(rdev, &ib);
3168 return r;
3169}
3170
3171/**
3172 * r600_dma_ring_ib_execute - Schedule an IB on the DMA engine
3173 *
3174 * @rdev: radeon_device pointer
3175 * @ib: IB object to schedule
3176 *
3177 * Schedule an IB in the DMA ring (r6xx-r7xx).
3178 */
3179void r600_dma_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
3180{
3181 struct radeon_ring *ring = &rdev->ring[ib->ring];
3182
3183 if (rdev->wb.enabled) {
3184 u32 next_rptr = ring->wptr + 4;
3185 while ((next_rptr & 7) != 5)
3186 next_rptr++;
3187 next_rptr += 3;
3188 radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_WRITE, 0, 0, 1));
3189 radeon_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
3190 radeon_ring_write(ring, upper_32_bits(ring->next_rptr_gpu_addr) & 0xff);
3191 radeon_ring_write(ring, next_rptr);
3192 }
3193
3194 /* The indirect buffer packet must end on an 8 DW boundary in the DMA ring.
3195 * Pad as necessary with NOPs.
3196 */
3197 while ((ring->wptr & 7) != 5)
3198 radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_NOP, 0, 0, 0));
3199 radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_INDIRECT_BUFFER, 0, 0, 0));
3200 radeon_ring_write(ring, (ib->gpu_addr & 0xFFFFFFE0));
3201 radeon_ring_write(ring, (ib->length_dw << 16) | (upper_32_bits(ib->gpu_addr) & 0xFF));
3202
3203}
3204
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003205/*
3206 * Interrupts
3207 *
3208 * Interrupts use a ring buffer on r6xx/r7xx hardware. It works pretty
3209 * the same as the CP ring buffer, but in reverse. Rather than the CPU
3210 * writing to the ring and the GPU consuming, the GPU writes to the ring
3211 * and host consumes. As the host irq handler processes interrupts, it
3212 * increments the rptr. When the rptr catches up with the wptr, all the
3213 * current interrupts have been processed.
3214 */
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003215
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003216void r600_ih_ring_init(struct radeon_device *rdev, unsigned ring_size)
3217{
3218 u32 rb_bufsz;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003219
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003220 /* Align ring size */
3221 rb_bufsz = drm_order(ring_size / 4);
3222 ring_size = (1 << rb_bufsz) * 4;
3223 rdev->ih.ring_size = ring_size;
Jerome Glisse0c452492010-01-15 14:44:37 +01003224 rdev->ih.ptr_mask = rdev->ih.ring_size - 1;
3225 rdev->ih.rptr = 0;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003226}
3227
Alex Deucher25a857f2012-03-20 17:18:22 -04003228int r600_ih_ring_alloc(struct radeon_device *rdev)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003229{
3230 int r;
3231
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003232 /* Allocate ring buffer */
3233 if (rdev->ih.ring_obj == NULL) {
Daniel Vetter441921d2011-02-18 17:59:16 +01003234 r = radeon_bo_create(rdev, rdev->ih.ring_size,
Alex Deucher268b2512010-11-17 19:00:26 -05003235 PAGE_SIZE, true,
Jerome Glisse4c788672009-11-20 14:29:23 +01003236 RADEON_GEM_DOMAIN_GTT,
Alex Deucher40f5cf92012-05-10 18:33:13 -04003237 NULL, &rdev->ih.ring_obj);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003238 if (r) {
3239 DRM_ERROR("radeon: failed to create ih ring buffer (%d).\n", r);
3240 return r;
3241 }
Jerome Glisse4c788672009-11-20 14:29:23 +01003242 r = radeon_bo_reserve(rdev->ih.ring_obj, false);
3243 if (unlikely(r != 0))
3244 return r;
3245 r = radeon_bo_pin(rdev->ih.ring_obj,
3246 RADEON_GEM_DOMAIN_GTT,
3247 &rdev->ih.gpu_addr);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003248 if (r) {
Jerome Glisse4c788672009-11-20 14:29:23 +01003249 radeon_bo_unreserve(rdev->ih.ring_obj);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003250 DRM_ERROR("radeon: failed to pin ih ring buffer (%d).\n", r);
3251 return r;
3252 }
Jerome Glisse4c788672009-11-20 14:29:23 +01003253 r = radeon_bo_kmap(rdev->ih.ring_obj,
3254 (void **)&rdev->ih.ring);
3255 radeon_bo_unreserve(rdev->ih.ring_obj);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003256 if (r) {
3257 DRM_ERROR("radeon: failed to map ih ring buffer (%d).\n", r);
3258 return r;
3259 }
3260 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003261 return 0;
3262}
3263
Alex Deucher25a857f2012-03-20 17:18:22 -04003264void r600_ih_ring_fini(struct radeon_device *rdev)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003265{
Jerome Glisse4c788672009-11-20 14:29:23 +01003266 int r;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003267 if (rdev->ih.ring_obj) {
Jerome Glisse4c788672009-11-20 14:29:23 +01003268 r = radeon_bo_reserve(rdev->ih.ring_obj, false);
3269 if (likely(r == 0)) {
3270 radeon_bo_kunmap(rdev->ih.ring_obj);
3271 radeon_bo_unpin(rdev->ih.ring_obj);
3272 radeon_bo_unreserve(rdev->ih.ring_obj);
3273 }
3274 radeon_bo_unref(&rdev->ih.ring_obj);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003275 rdev->ih.ring = NULL;
3276 rdev->ih.ring_obj = NULL;
3277 }
3278}
3279
Alex Deucher45f9a392010-03-24 13:55:51 -04003280void r600_rlc_stop(struct radeon_device *rdev)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003281{
3282
Alex Deucher45f9a392010-03-24 13:55:51 -04003283 if ((rdev->family >= CHIP_RV770) &&
3284 (rdev->family <= CHIP_RV740)) {
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003285 /* r7xx asics need to soft reset RLC before halting */
3286 WREG32(SRBM_SOFT_RESET, SOFT_RESET_RLC);
3287 RREG32(SRBM_SOFT_RESET);
Arnd Bergmann4de833c2012-04-05 12:58:22 -06003288 mdelay(15);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003289 WREG32(SRBM_SOFT_RESET, 0);
3290 RREG32(SRBM_SOFT_RESET);
3291 }
3292
3293 WREG32(RLC_CNTL, 0);
3294}
3295
3296static void r600_rlc_start(struct radeon_device *rdev)
3297{
3298 WREG32(RLC_CNTL, RLC_ENABLE);
3299}
3300
3301static int r600_rlc_init(struct radeon_device *rdev)
3302{
3303 u32 i;
3304 const __be32 *fw_data;
3305
3306 if (!rdev->rlc_fw)
3307 return -EINVAL;
3308
3309 r600_rlc_stop(rdev);
3310
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003311 WREG32(RLC_HB_CNTL, 0);
Alex Deucherc420c742012-03-20 17:18:39 -04003312
3313 if (rdev->family == CHIP_ARUBA) {
3314 WREG32(TN_RLC_SAVE_AND_RESTORE_BASE, rdev->rlc.save_restore_gpu_addr >> 8);
3315 WREG32(TN_RLC_CLEAR_STATE_RESTORE_BASE, rdev->rlc.clear_state_gpu_addr >> 8);
3316 }
3317 if (rdev->family <= CHIP_CAYMAN) {
3318 WREG32(RLC_HB_BASE, 0);
3319 WREG32(RLC_HB_RPTR, 0);
3320 WREG32(RLC_HB_WPTR, 0);
3321 }
Alex Deucher12727802011-03-02 20:07:32 -05003322 if (rdev->family <= CHIP_CAICOS) {
3323 WREG32(RLC_HB_WPTR_LSB_ADDR, 0);
3324 WREG32(RLC_HB_WPTR_MSB_ADDR, 0);
3325 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003326 WREG32(RLC_MC_CNTL, 0);
3327 WREG32(RLC_UCODE_CNTL, 0);
3328
3329 fw_data = (const __be32 *)rdev->rlc_fw->data;
Alex Deucherc420c742012-03-20 17:18:39 -04003330 if (rdev->family >= CHIP_ARUBA) {
3331 for (i = 0; i < ARUBA_RLC_UCODE_SIZE; i++) {
3332 WREG32(RLC_UCODE_ADDR, i);
3333 WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
3334 }
3335 } else if (rdev->family >= CHIP_CAYMAN) {
Alex Deucher12727802011-03-02 20:07:32 -05003336 for (i = 0; i < CAYMAN_RLC_UCODE_SIZE; i++) {
3337 WREG32(RLC_UCODE_ADDR, i);
3338 WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
3339 }
3340 } else if (rdev->family >= CHIP_CEDAR) {
Alex Deucher45f9a392010-03-24 13:55:51 -04003341 for (i = 0; i < EVERGREEN_RLC_UCODE_SIZE; i++) {
3342 WREG32(RLC_UCODE_ADDR, i);
3343 WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
3344 }
3345 } else if (rdev->family >= CHIP_RV770) {
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003346 for (i = 0; i < R700_RLC_UCODE_SIZE; i++) {
3347 WREG32(RLC_UCODE_ADDR, i);
3348 WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
3349 }
3350 } else {
3351 for (i = 0; i < RLC_UCODE_SIZE; i++) {
3352 WREG32(RLC_UCODE_ADDR, i);
3353 WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
3354 }
3355 }
3356 WREG32(RLC_UCODE_ADDR, 0);
3357
3358 r600_rlc_start(rdev);
3359
3360 return 0;
3361}
3362
3363static void r600_enable_interrupts(struct radeon_device *rdev)
3364{
3365 u32 ih_cntl = RREG32(IH_CNTL);
3366 u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
3367
3368 ih_cntl |= ENABLE_INTR;
3369 ih_rb_cntl |= IH_RB_ENABLE;
3370 WREG32(IH_CNTL, ih_cntl);
3371 WREG32(IH_RB_CNTL, ih_rb_cntl);
3372 rdev->ih.enabled = true;
3373}
3374
Alex Deucher45f9a392010-03-24 13:55:51 -04003375void r600_disable_interrupts(struct radeon_device *rdev)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003376{
3377 u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
3378 u32 ih_cntl = RREG32(IH_CNTL);
3379
3380 ih_rb_cntl &= ~IH_RB_ENABLE;
3381 ih_cntl &= ~ENABLE_INTR;
3382 WREG32(IH_RB_CNTL, ih_rb_cntl);
3383 WREG32(IH_CNTL, ih_cntl);
3384 /* set rptr, wptr to 0 */
3385 WREG32(IH_RB_RPTR, 0);
3386 WREG32(IH_RB_WPTR, 0);
3387 rdev->ih.enabled = false;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003388 rdev->ih.rptr = 0;
3389}
3390
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003391static void r600_disable_interrupt_state(struct radeon_device *rdev)
3392{
3393 u32 tmp;
3394
Alex Deucher3555e532010-10-08 12:09:12 -04003395 WREG32(CP_INT_CNTL, CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
Alex Deucher4d756582012-09-27 15:08:35 -04003396 tmp = RREG32(DMA_CNTL) & ~TRAP_ENABLE;
3397 WREG32(DMA_CNTL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003398 WREG32(GRBM_INT_CNTL, 0);
3399 WREG32(DxMODE_INT_MASK, 0);
Alex Deucher6f34be52010-11-21 10:59:01 -05003400 WREG32(D1GRPH_INTERRUPT_CONTROL, 0);
3401 WREG32(D2GRPH_INTERRUPT_CONTROL, 0);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003402 if (ASIC_IS_DCE3(rdev)) {
3403 WREG32(DCE3_DACA_AUTODETECT_INT_CONTROL, 0);
3404 WREG32(DCE3_DACB_AUTODETECT_INT_CONTROL, 0);
3405 tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
3406 WREG32(DC_HPD1_INT_CONTROL, tmp);
3407 tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
3408 WREG32(DC_HPD2_INT_CONTROL, tmp);
3409 tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
3410 WREG32(DC_HPD3_INT_CONTROL, tmp);
3411 tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
3412 WREG32(DC_HPD4_INT_CONTROL, tmp);
3413 if (ASIC_IS_DCE32(rdev)) {
3414 tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
Alex Deucher5898b1f2010-03-24 13:57:29 -04003415 WREG32(DC_HPD5_INT_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003416 tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
Alex Deucher5898b1f2010-03-24 13:57:29 -04003417 WREG32(DC_HPD6_INT_CONTROL, tmp);
Rafał Miłeckic6543a62012-04-28 23:35:24 +02003418 tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
3419 WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0, tmp);
3420 tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
3421 WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1, tmp);
Alex Deucherf122c612012-03-30 08:59:57 -04003422 } else {
3423 tmp = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
3424 WREG32(HDMI0_AUDIO_PACKET_CONTROL, tmp);
3425 tmp = RREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
3426 WREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003427 }
3428 } else {
3429 WREG32(DACA_AUTODETECT_INT_CONTROL, 0);
3430 WREG32(DACB_AUTODETECT_INT_CONTROL, 0);
3431 tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
Alex Deucher5898b1f2010-03-24 13:57:29 -04003432 WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003433 tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
Alex Deucher5898b1f2010-03-24 13:57:29 -04003434 WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003435 tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
Alex Deucher5898b1f2010-03-24 13:57:29 -04003436 WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
Alex Deucherf122c612012-03-30 08:59:57 -04003437 tmp = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
3438 WREG32(HDMI0_AUDIO_PACKET_CONTROL, tmp);
3439 tmp = RREG32(HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
3440 WREG32(HDMI1_AUDIO_PACKET_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003441 }
3442}
3443
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003444int r600_irq_init(struct radeon_device *rdev)
3445{
3446 int ret = 0;
3447 int rb_bufsz;
3448 u32 interrupt_cntl, ih_cntl, ih_rb_cntl;
3449
3450 /* allocate ring */
Jerome Glisse0c452492010-01-15 14:44:37 +01003451 ret = r600_ih_ring_alloc(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003452 if (ret)
3453 return ret;
3454
3455 /* disable irqs */
3456 r600_disable_interrupts(rdev);
3457
3458 /* init rlc */
3459 ret = r600_rlc_init(rdev);
3460 if (ret) {
3461 r600_ih_ring_fini(rdev);
3462 return ret;
3463 }
3464
3465 /* setup interrupt control */
3466 /* set dummy read address to ring address */
3467 WREG32(INTERRUPT_CNTL2, rdev->ih.gpu_addr >> 8);
3468 interrupt_cntl = RREG32(INTERRUPT_CNTL);
3469 /* IH_DUMMY_RD_OVERRIDE=0 - dummy read disabled with msi, enabled without msi
3470 * IH_DUMMY_RD_OVERRIDE=1 - dummy read controlled by IH_DUMMY_RD_EN
3471 */
3472 interrupt_cntl &= ~IH_DUMMY_RD_OVERRIDE;
3473 /* IH_REQ_NONSNOOP_EN=1 if ring is in non-cacheable memory, e.g., vram */
3474 interrupt_cntl &= ~IH_REQ_NONSNOOP_EN;
3475 WREG32(INTERRUPT_CNTL, interrupt_cntl);
3476
3477 WREG32(IH_RB_BASE, rdev->ih.gpu_addr >> 8);
3478 rb_bufsz = drm_order(rdev->ih.ring_size / 4);
3479
3480 ih_rb_cntl = (IH_WPTR_OVERFLOW_ENABLE |
3481 IH_WPTR_OVERFLOW_CLEAR |
3482 (rb_bufsz << 1));
Alex Deucher724c80e2010-08-27 18:25:25 -04003483
3484 if (rdev->wb.enabled)
3485 ih_rb_cntl |= IH_WPTR_WRITEBACK_ENABLE;
3486
3487 /* set the writeback address whether it's enabled or not */
3488 WREG32(IH_RB_WPTR_ADDR_LO, (rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFFFFFFFC);
3489 WREG32(IH_RB_WPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFF);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003490
3491 WREG32(IH_RB_CNTL, ih_rb_cntl);
3492
3493 /* set rptr, wptr to 0 */
3494 WREG32(IH_RB_RPTR, 0);
3495 WREG32(IH_RB_WPTR, 0);
3496
3497 /* Default settings for IH_CNTL (disabled at first) */
3498 ih_cntl = MC_WRREQ_CREDIT(0x10) | MC_WR_CLEAN_CNT(0x10);
3499 /* RPTR_REARM only works if msi's are enabled */
3500 if (rdev->msi_enabled)
3501 ih_cntl |= RPTR_REARM;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003502 WREG32(IH_CNTL, ih_cntl);
3503
3504 /* force the active interrupt state to all disabled */
Alex Deucher45f9a392010-03-24 13:55:51 -04003505 if (rdev->family >= CHIP_CEDAR)
3506 evergreen_disable_interrupt_state(rdev);
3507 else
3508 r600_disable_interrupt_state(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003509
Dave Airlie20998102012-04-03 11:53:05 +01003510 /* at this point everything should be setup correctly to enable master */
3511 pci_set_master(rdev->pdev);
3512
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003513 /* enable irqs */
3514 r600_enable_interrupts(rdev);
3515
3516 return ret;
3517}
3518
Jerome Glisse0c452492010-01-15 14:44:37 +01003519void r600_irq_suspend(struct radeon_device *rdev)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003520{
Alex Deucher45f9a392010-03-24 13:55:51 -04003521 r600_irq_disable(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003522 r600_rlc_stop(rdev);
Jerome Glisse0c452492010-01-15 14:44:37 +01003523}
3524
3525void r600_irq_fini(struct radeon_device *rdev)
3526{
3527 r600_irq_suspend(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003528 r600_ih_ring_fini(rdev);
3529}
3530
3531int r600_irq_set(struct radeon_device *rdev)
3532{
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003533 u32 cp_int_cntl = CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE;
3534 u32 mode_int = 0;
3535 u32 hpd1, hpd2, hpd3, hpd4 = 0, hpd5 = 0, hpd6 = 0;
Alex Deucher2031f772010-04-22 12:52:11 -04003536 u32 grbm_int_cntl = 0;
Alex Deucherf122c612012-03-30 08:59:57 -04003537 u32 hdmi0, hdmi1;
Alex Deucher6f34be52010-11-21 10:59:01 -05003538 u32 d1grph = 0, d2grph = 0;
Alex Deucher4d756582012-09-27 15:08:35 -04003539 u32 dma_cntl;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003540
Jerome Glisse003e69f2010-01-07 15:39:14 +01003541 if (!rdev->irq.installed) {
Joe Perchesfce7d612010-10-30 21:08:30 +00003542 WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
Jerome Glisse003e69f2010-01-07 15:39:14 +01003543 return -EINVAL;
3544 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003545 /* don't enable anything if the ih is disabled */
Jerome Glisse79c2bbc2010-01-15 14:44:38 +01003546 if (!rdev->ih.enabled) {
3547 r600_disable_interrupts(rdev);
3548 /* force the active interrupt state to all disabled */
3549 r600_disable_interrupt_state(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003550 return 0;
Jerome Glisse79c2bbc2010-01-15 14:44:38 +01003551 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003552
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003553 if (ASIC_IS_DCE3(rdev)) {
3554 hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~DC_HPDx_INT_EN;
3555 hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~DC_HPDx_INT_EN;
3556 hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~DC_HPDx_INT_EN;
3557 hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~DC_HPDx_INT_EN;
3558 if (ASIC_IS_DCE32(rdev)) {
3559 hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~DC_HPDx_INT_EN;
3560 hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~DC_HPDx_INT_EN;
Rafał Miłeckic6543a62012-04-28 23:35:24 +02003561 hdmi0 = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0) & ~AFMT_AZ_FORMAT_WTRIG_MASK;
3562 hdmi1 = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1) & ~AFMT_AZ_FORMAT_WTRIG_MASK;
Alex Deucherf122c612012-03-30 08:59:57 -04003563 } else {
3564 hdmi0 = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
3565 hdmi1 = RREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003566 }
3567 } else {
3568 hpd1 = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & ~DC_HPDx_INT_EN;
3569 hpd2 = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & ~DC_HPDx_INT_EN;
3570 hpd3 = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & ~DC_HPDx_INT_EN;
Alex Deucherf122c612012-03-30 08:59:57 -04003571 hdmi0 = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
3572 hdmi1 = RREG32(HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003573 }
Alex Deucher4d756582012-09-27 15:08:35 -04003574 dma_cntl = RREG32(DMA_CNTL) & ~TRAP_ENABLE;
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003575
Christian Koenig736fc372012-05-17 19:52:00 +02003576 if (atomic_read(&rdev->irq.ring_int[RADEON_RING_TYPE_GFX_INDEX])) {
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003577 DRM_DEBUG("r600_irq_set: sw int\n");
3578 cp_int_cntl |= RB_INT_ENABLE;
Alex Deucherd0f8a852010-09-04 05:04:34 -04003579 cp_int_cntl |= TIME_STAMP_INT_ENABLE;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003580 }
Alex Deucher4d756582012-09-27 15:08:35 -04003581
3582 if (atomic_read(&rdev->irq.ring_int[R600_RING_TYPE_DMA_INDEX])) {
3583 DRM_DEBUG("r600_irq_set: sw int dma\n");
3584 dma_cntl |= TRAP_ENABLE;
3585 }
3586
Alex Deucher6f34be52010-11-21 10:59:01 -05003587 if (rdev->irq.crtc_vblank_int[0] ||
Christian Koenig736fc372012-05-17 19:52:00 +02003588 atomic_read(&rdev->irq.pflip[0])) {
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003589 DRM_DEBUG("r600_irq_set: vblank 0\n");
3590 mode_int |= D1MODE_VBLANK_INT_MASK;
3591 }
Alex Deucher6f34be52010-11-21 10:59:01 -05003592 if (rdev->irq.crtc_vblank_int[1] ||
Christian Koenig736fc372012-05-17 19:52:00 +02003593 atomic_read(&rdev->irq.pflip[1])) {
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003594 DRM_DEBUG("r600_irq_set: vblank 1\n");
3595 mode_int |= D2MODE_VBLANK_INT_MASK;
3596 }
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003597 if (rdev->irq.hpd[0]) {
3598 DRM_DEBUG("r600_irq_set: hpd 1\n");
3599 hpd1 |= DC_HPDx_INT_EN;
3600 }
3601 if (rdev->irq.hpd[1]) {
3602 DRM_DEBUG("r600_irq_set: hpd 2\n");
3603 hpd2 |= DC_HPDx_INT_EN;
3604 }
3605 if (rdev->irq.hpd[2]) {
3606 DRM_DEBUG("r600_irq_set: hpd 3\n");
3607 hpd3 |= DC_HPDx_INT_EN;
3608 }
3609 if (rdev->irq.hpd[3]) {
3610 DRM_DEBUG("r600_irq_set: hpd 4\n");
3611 hpd4 |= DC_HPDx_INT_EN;
3612 }
3613 if (rdev->irq.hpd[4]) {
3614 DRM_DEBUG("r600_irq_set: hpd 5\n");
3615 hpd5 |= DC_HPDx_INT_EN;
3616 }
3617 if (rdev->irq.hpd[5]) {
3618 DRM_DEBUG("r600_irq_set: hpd 6\n");
3619 hpd6 |= DC_HPDx_INT_EN;
3620 }
Alex Deucherf122c612012-03-30 08:59:57 -04003621 if (rdev->irq.afmt[0]) {
3622 DRM_DEBUG("r600_irq_set: hdmi 0\n");
3623 hdmi0 |= HDMI0_AZ_FORMAT_WTRIG_MASK;
Christian Koenigf2594932010-04-10 03:13:16 +02003624 }
Alex Deucherf122c612012-03-30 08:59:57 -04003625 if (rdev->irq.afmt[1]) {
3626 DRM_DEBUG("r600_irq_set: hdmi 0\n");
3627 hdmi1 |= HDMI0_AZ_FORMAT_WTRIG_MASK;
Christian Koenigf2594932010-04-10 03:13:16 +02003628 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003629
3630 WREG32(CP_INT_CNTL, cp_int_cntl);
Alex Deucher4d756582012-09-27 15:08:35 -04003631 WREG32(DMA_CNTL, dma_cntl);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003632 WREG32(DxMODE_INT_MASK, mode_int);
Alex Deucher6f34be52010-11-21 10:59:01 -05003633 WREG32(D1GRPH_INTERRUPT_CONTROL, d1grph);
3634 WREG32(D2GRPH_INTERRUPT_CONTROL, d2grph);
Alex Deucher2031f772010-04-22 12:52:11 -04003635 WREG32(GRBM_INT_CNTL, grbm_int_cntl);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003636 if (ASIC_IS_DCE3(rdev)) {
3637 WREG32(DC_HPD1_INT_CONTROL, hpd1);
3638 WREG32(DC_HPD2_INT_CONTROL, hpd2);
3639 WREG32(DC_HPD3_INT_CONTROL, hpd3);
3640 WREG32(DC_HPD4_INT_CONTROL, hpd4);
3641 if (ASIC_IS_DCE32(rdev)) {
3642 WREG32(DC_HPD5_INT_CONTROL, hpd5);
3643 WREG32(DC_HPD6_INT_CONTROL, hpd6);
Rafał Miłeckic6543a62012-04-28 23:35:24 +02003644 WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0, hdmi0);
3645 WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1, hdmi1);
Alex Deucherf122c612012-03-30 08:59:57 -04003646 } else {
3647 WREG32(HDMI0_AUDIO_PACKET_CONTROL, hdmi0);
3648 WREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL, hdmi1);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003649 }
3650 } else {
3651 WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, hpd1);
3652 WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, hpd2);
3653 WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, hpd3);
Alex Deucherf122c612012-03-30 08:59:57 -04003654 WREG32(HDMI0_AUDIO_PACKET_CONTROL, hdmi0);
3655 WREG32(HDMI1_AUDIO_PACKET_CONTROL, hdmi1);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003656 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003657
3658 return 0;
3659}
3660
Andi Kleence580fa2011-10-13 16:08:47 -07003661static void r600_irq_ack(struct radeon_device *rdev)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003662{
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003663 u32 tmp;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003664
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003665 if (ASIC_IS_DCE3(rdev)) {
Alex Deucher6f34be52010-11-21 10:59:01 -05003666 rdev->irq.stat_regs.r600.disp_int = RREG32(DCE3_DISP_INTERRUPT_STATUS);
3667 rdev->irq.stat_regs.r600.disp_int_cont = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE);
3668 rdev->irq.stat_regs.r600.disp_int_cont2 = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE2);
Alex Deucherf122c612012-03-30 08:59:57 -04003669 if (ASIC_IS_DCE32(rdev)) {
Rafał Miłeckic6543a62012-04-28 23:35:24 +02003670 rdev->irq.stat_regs.r600.hdmi0_status = RREG32(AFMT_STATUS + DCE3_HDMI_OFFSET0);
3671 rdev->irq.stat_regs.r600.hdmi1_status = RREG32(AFMT_STATUS + DCE3_HDMI_OFFSET1);
Alex Deucherf122c612012-03-30 08:59:57 -04003672 } else {
3673 rdev->irq.stat_regs.r600.hdmi0_status = RREG32(HDMI0_STATUS);
3674 rdev->irq.stat_regs.r600.hdmi1_status = RREG32(DCE3_HDMI1_STATUS);
3675 }
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003676 } else {
Alex Deucher6f34be52010-11-21 10:59:01 -05003677 rdev->irq.stat_regs.r600.disp_int = RREG32(DISP_INTERRUPT_STATUS);
3678 rdev->irq.stat_regs.r600.disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
3679 rdev->irq.stat_regs.r600.disp_int_cont2 = 0;
Alex Deucherf122c612012-03-30 08:59:57 -04003680 rdev->irq.stat_regs.r600.hdmi0_status = RREG32(HDMI0_STATUS);
3681 rdev->irq.stat_regs.r600.hdmi1_status = RREG32(HDMI1_STATUS);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003682 }
Alex Deucher6f34be52010-11-21 10:59:01 -05003683 rdev->irq.stat_regs.r600.d1grph_int = RREG32(D1GRPH_INTERRUPT_STATUS);
3684 rdev->irq.stat_regs.r600.d2grph_int = RREG32(D2GRPH_INTERRUPT_STATUS);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003685
Alex Deucher6f34be52010-11-21 10:59:01 -05003686 if (rdev->irq.stat_regs.r600.d1grph_int & DxGRPH_PFLIP_INT_OCCURRED)
3687 WREG32(D1GRPH_INTERRUPT_STATUS, DxGRPH_PFLIP_INT_CLEAR);
3688 if (rdev->irq.stat_regs.r600.d2grph_int & DxGRPH_PFLIP_INT_OCCURRED)
3689 WREG32(D2GRPH_INTERRUPT_STATUS, DxGRPH_PFLIP_INT_CLEAR);
3690 if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VBLANK_INTERRUPT)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003691 WREG32(D1MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
Alex Deucher6f34be52010-11-21 10:59:01 -05003692 if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VLINE_INTERRUPT)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003693 WREG32(D1MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
Alex Deucher6f34be52010-11-21 10:59:01 -05003694 if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VBLANK_INTERRUPT)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003695 WREG32(D2MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
Alex Deucher6f34be52010-11-21 10:59:01 -05003696 if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VLINE_INTERRUPT)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003697 WREG32(D2MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
Alex Deucher6f34be52010-11-21 10:59:01 -05003698 if (rdev->irq.stat_regs.r600.disp_int & DC_HPD1_INTERRUPT) {
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003699 if (ASIC_IS_DCE3(rdev)) {
3700 tmp = RREG32(DC_HPD1_INT_CONTROL);
3701 tmp |= DC_HPDx_INT_ACK;
3702 WREG32(DC_HPD1_INT_CONTROL, tmp);
3703 } else {
3704 tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL);
3705 tmp |= DC_HPDx_INT_ACK;
3706 WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
3707 }
3708 }
Alex Deucher6f34be52010-11-21 10:59:01 -05003709 if (rdev->irq.stat_regs.r600.disp_int & DC_HPD2_INTERRUPT) {
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003710 if (ASIC_IS_DCE3(rdev)) {
3711 tmp = RREG32(DC_HPD2_INT_CONTROL);
3712 tmp |= DC_HPDx_INT_ACK;
3713 WREG32(DC_HPD2_INT_CONTROL, tmp);
3714 } else {
3715 tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL);
3716 tmp |= DC_HPDx_INT_ACK;
3717 WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
3718 }
3719 }
Alex Deucher6f34be52010-11-21 10:59:01 -05003720 if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD3_INTERRUPT) {
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003721 if (ASIC_IS_DCE3(rdev)) {
3722 tmp = RREG32(DC_HPD3_INT_CONTROL);
3723 tmp |= DC_HPDx_INT_ACK;
3724 WREG32(DC_HPD3_INT_CONTROL, tmp);
3725 } else {
3726 tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL);
3727 tmp |= DC_HPDx_INT_ACK;
3728 WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
3729 }
3730 }
Alex Deucher6f34be52010-11-21 10:59:01 -05003731 if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD4_INTERRUPT) {
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003732 tmp = RREG32(DC_HPD4_INT_CONTROL);
3733 tmp |= DC_HPDx_INT_ACK;
3734 WREG32(DC_HPD4_INT_CONTROL, tmp);
3735 }
3736 if (ASIC_IS_DCE32(rdev)) {
Alex Deucher6f34be52010-11-21 10:59:01 -05003737 if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD5_INTERRUPT) {
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003738 tmp = RREG32(DC_HPD5_INT_CONTROL);
3739 tmp |= DC_HPDx_INT_ACK;
3740 WREG32(DC_HPD5_INT_CONTROL, tmp);
3741 }
Alex Deucher6f34be52010-11-21 10:59:01 -05003742 if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD6_INTERRUPT) {
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003743 tmp = RREG32(DC_HPD5_INT_CONTROL);
3744 tmp |= DC_HPDx_INT_ACK;
3745 WREG32(DC_HPD6_INT_CONTROL, tmp);
3746 }
Alex Deucherf122c612012-03-30 08:59:57 -04003747 if (rdev->irq.stat_regs.r600.hdmi0_status & AFMT_AZ_FORMAT_WTRIG) {
Rafał Miłeckic6543a62012-04-28 23:35:24 +02003748 tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0);
Alex Deucherf122c612012-03-30 08:59:57 -04003749 tmp |= AFMT_AZ_FORMAT_WTRIG_ACK;
Rafał Miłeckic6543a62012-04-28 23:35:24 +02003750 WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0, tmp);
Alex Deucherf122c612012-03-30 08:59:57 -04003751 }
3752 if (rdev->irq.stat_regs.r600.hdmi1_status & AFMT_AZ_FORMAT_WTRIG) {
Rafał Miłeckic6543a62012-04-28 23:35:24 +02003753 tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1);
Alex Deucherf122c612012-03-30 08:59:57 -04003754 tmp |= AFMT_AZ_FORMAT_WTRIG_ACK;
Rafał Miłeckic6543a62012-04-28 23:35:24 +02003755 WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1, tmp);
Christian Koenigf2594932010-04-10 03:13:16 +02003756 }
3757 } else {
Alex Deucherf122c612012-03-30 08:59:57 -04003758 if (rdev->irq.stat_regs.r600.hdmi0_status & HDMI0_AZ_FORMAT_WTRIG) {
3759 tmp = RREG32(HDMI0_AUDIO_PACKET_CONTROL);
3760 tmp |= HDMI0_AZ_FORMAT_WTRIG_ACK;
3761 WREG32(HDMI0_AUDIO_PACKET_CONTROL, tmp);
3762 }
3763 if (rdev->irq.stat_regs.r600.hdmi1_status & HDMI0_AZ_FORMAT_WTRIG) {
3764 if (ASIC_IS_DCE3(rdev)) {
3765 tmp = RREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL);
3766 tmp |= HDMI0_AZ_FORMAT_WTRIG_ACK;
3767 WREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL, tmp);
3768 } else {
3769 tmp = RREG32(HDMI1_AUDIO_PACKET_CONTROL);
3770 tmp |= HDMI0_AZ_FORMAT_WTRIG_ACK;
3771 WREG32(HDMI1_AUDIO_PACKET_CONTROL, tmp);
3772 }
Christian Koenigf2594932010-04-10 03:13:16 +02003773 }
3774 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003775}
3776
3777void r600_irq_disable(struct radeon_device *rdev)
3778{
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003779 r600_disable_interrupts(rdev);
3780 /* Wait and acknowledge irq */
3781 mdelay(1);
Alex Deucher6f34be52010-11-21 10:59:01 -05003782 r600_irq_ack(rdev);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003783 r600_disable_interrupt_state(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003784}
3785
Andi Kleence580fa2011-10-13 16:08:47 -07003786static u32 r600_get_ih_wptr(struct radeon_device *rdev)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003787{
3788 u32 wptr, tmp;
3789
Alex Deucher724c80e2010-08-27 18:25:25 -04003790 if (rdev->wb.enabled)
Cédric Cano204ae242011-04-19 11:07:13 -04003791 wptr = le32_to_cpu(rdev->wb.wb[R600_WB_IH_WPTR_OFFSET/4]);
Alex Deucher724c80e2010-08-27 18:25:25 -04003792 else
3793 wptr = RREG32(IH_RB_WPTR);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003794
3795 if (wptr & RB_OVERFLOW) {
Jerome Glisse7924e5e2010-01-15 14:44:39 +01003796 /* When a ring buffer overflow happen start parsing interrupt
3797 * from the last not overwritten vector (wptr + 16). Hopefully
3798 * this should allow us to catchup.
3799 */
3800 dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, %d, %d)\n",
3801 wptr, rdev->ih.rptr, (wptr + 16) + rdev->ih.ptr_mask);
3802 rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003803 tmp = RREG32(IH_RB_CNTL);
3804 tmp |= IH_WPTR_OVERFLOW_CLEAR;
3805 WREG32(IH_RB_CNTL, tmp);
3806 }
Jerome Glisse0c452492010-01-15 14:44:37 +01003807 return (wptr & rdev->ih.ptr_mask);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003808}
3809
3810/* r600 IV Ring
3811 * Each IV ring entry is 128 bits:
3812 * [7:0] - interrupt source id
3813 * [31:8] - reserved
3814 * [59:32] - interrupt source data
3815 * [127:60] - reserved
3816 *
3817 * The basic interrupt vector entries
3818 * are decoded as follows:
3819 * src_id src_data description
3820 * 1 0 D1 Vblank
3821 * 1 1 D1 Vline
3822 * 5 0 D2 Vblank
3823 * 5 1 D2 Vline
3824 * 19 0 FP Hot plug detection A
3825 * 19 1 FP Hot plug detection B
3826 * 19 2 DAC A auto-detection
3827 * 19 3 DAC B auto-detection
Christian Koenigf2594932010-04-10 03:13:16 +02003828 * 21 4 HDMI block A
3829 * 21 5 HDMI block B
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003830 * 176 - CP_INT RB
3831 * 177 - CP_INT IB1
3832 * 178 - CP_INT IB2
3833 * 181 - EOP Interrupt
3834 * 233 - GUI Idle
3835 *
3836 * Note, these are based on r600 and may need to be
3837 * adjusted or added to on newer asics
3838 */
3839
3840int r600_irq_process(struct radeon_device *rdev)
3841{
Dave Airlie682f1a52011-06-18 03:59:51 +00003842 u32 wptr;
3843 u32 rptr;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003844 u32 src_id, src_data;
Alex Deucher6f34be52010-11-21 10:59:01 -05003845 u32 ring_index;
Alex Deucherd4877cf2009-12-04 16:56:37 -05003846 bool queue_hotplug = false;
Alex Deucherf122c612012-03-30 08:59:57 -04003847 bool queue_hdmi = false;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003848
Dave Airlie682f1a52011-06-18 03:59:51 +00003849 if (!rdev->ih.enabled || rdev->shutdown)
Jerome Glisse79c2bbc2010-01-15 14:44:38 +01003850 return IRQ_NONE;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003851
Benjamin Herrenschmidtf6a56932011-07-13 06:28:22 +00003852 /* No MSIs, need a dummy read to flush PCI DMAs */
3853 if (!rdev->msi_enabled)
3854 RREG32(IH_RB_WPTR);
3855
Dave Airlie682f1a52011-06-18 03:59:51 +00003856 wptr = r600_get_ih_wptr(rdev);
Christian Koenigc20dc362012-05-16 21:45:24 +02003857
3858restart_ih:
3859 /* is somebody else already processing irqs? */
3860 if (atomic_xchg(&rdev->ih.lock, 1))
3861 return IRQ_NONE;
3862
Dave Airlie682f1a52011-06-18 03:59:51 +00003863 rptr = rdev->ih.rptr;
3864 DRM_DEBUG("r600_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
3865
Benjamin Herrenschmidt964f6642011-07-13 16:28:19 +10003866 /* Order reading of wptr vs. reading of IH ring data */
3867 rmb();
3868
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003869 /* display interrupts */
Alex Deucher6f34be52010-11-21 10:59:01 -05003870 r600_irq_ack(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003871
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003872 while (rptr != wptr) {
3873 /* wptr/rptr are in bytes! */
3874 ring_index = rptr / 4;
Cédric Cano4eace7f2011-02-11 19:45:38 -05003875 src_id = le32_to_cpu(rdev->ih.ring[ring_index]) & 0xff;
3876 src_data = le32_to_cpu(rdev->ih.ring[ring_index + 1]) & 0xfffffff;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003877
3878 switch (src_id) {
3879 case 1: /* D1 vblank/vline */
3880 switch (src_data) {
3881 case 0: /* D1 vblank */
Alex Deucher6f34be52010-11-21 10:59:01 -05003882 if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VBLANK_INTERRUPT) {
Alex Deucher6f34be52010-11-21 10:59:01 -05003883 if (rdev->irq.crtc_vblank_int[0]) {
3884 drm_handle_vblank(rdev->ddev, 0);
3885 rdev->pm.vblank_sync = true;
3886 wake_up(&rdev->irq.vblank_queue);
3887 }
Christian Koenig736fc372012-05-17 19:52:00 +02003888 if (atomic_read(&rdev->irq.pflip[0]))
Mario Kleiner3e4ea742010-11-21 10:59:02 -05003889 radeon_crtc_handle_flip(rdev, 0);
Alex Deucher6f34be52010-11-21 10:59:01 -05003890 rdev->irq.stat_regs.r600.disp_int &= ~LB_D1_VBLANK_INTERRUPT;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003891 DRM_DEBUG("IH: D1 vblank\n");
3892 }
3893 break;
3894 case 1: /* D1 vline */
Alex Deucher6f34be52010-11-21 10:59:01 -05003895 if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VLINE_INTERRUPT) {
3896 rdev->irq.stat_regs.r600.disp_int &= ~LB_D1_VLINE_INTERRUPT;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003897 DRM_DEBUG("IH: D1 vline\n");
3898 }
3899 break;
3900 default:
Alex Deucherb0425892010-01-11 19:47:38 -05003901 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003902 break;
3903 }
3904 break;
3905 case 5: /* D2 vblank/vline */
3906 switch (src_data) {
3907 case 0: /* D2 vblank */
Alex Deucher6f34be52010-11-21 10:59:01 -05003908 if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VBLANK_INTERRUPT) {
Alex Deucher6f34be52010-11-21 10:59:01 -05003909 if (rdev->irq.crtc_vblank_int[1]) {
3910 drm_handle_vblank(rdev->ddev, 1);
3911 rdev->pm.vblank_sync = true;
3912 wake_up(&rdev->irq.vblank_queue);
3913 }
Christian Koenig736fc372012-05-17 19:52:00 +02003914 if (atomic_read(&rdev->irq.pflip[1]))
Mario Kleiner3e4ea742010-11-21 10:59:02 -05003915 radeon_crtc_handle_flip(rdev, 1);
Alex Deucher6f34be52010-11-21 10:59:01 -05003916 rdev->irq.stat_regs.r600.disp_int &= ~LB_D2_VBLANK_INTERRUPT;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003917 DRM_DEBUG("IH: D2 vblank\n");
3918 }
3919 break;
3920 case 1: /* D1 vline */
Alex Deucher6f34be52010-11-21 10:59:01 -05003921 if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VLINE_INTERRUPT) {
3922 rdev->irq.stat_regs.r600.disp_int &= ~LB_D2_VLINE_INTERRUPT;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003923 DRM_DEBUG("IH: D2 vline\n");
3924 }
3925 break;
3926 default:
Alex Deucherb0425892010-01-11 19:47:38 -05003927 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003928 break;
3929 }
3930 break;
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003931 case 19: /* HPD/DAC hotplug */
3932 switch (src_data) {
3933 case 0:
Alex Deucher6f34be52010-11-21 10:59:01 -05003934 if (rdev->irq.stat_regs.r600.disp_int & DC_HPD1_INTERRUPT) {
3935 rdev->irq.stat_regs.r600.disp_int &= ~DC_HPD1_INTERRUPT;
Alex Deucherd4877cf2009-12-04 16:56:37 -05003936 queue_hotplug = true;
3937 DRM_DEBUG("IH: HPD1\n");
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003938 }
3939 break;
3940 case 1:
Alex Deucher6f34be52010-11-21 10:59:01 -05003941 if (rdev->irq.stat_regs.r600.disp_int & DC_HPD2_INTERRUPT) {
3942 rdev->irq.stat_regs.r600.disp_int &= ~DC_HPD2_INTERRUPT;
Alex Deucherd4877cf2009-12-04 16:56:37 -05003943 queue_hotplug = true;
3944 DRM_DEBUG("IH: HPD2\n");
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003945 }
3946 break;
3947 case 4:
Alex Deucher6f34be52010-11-21 10:59:01 -05003948 if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD3_INTERRUPT) {
3949 rdev->irq.stat_regs.r600.disp_int_cont &= ~DC_HPD3_INTERRUPT;
Alex Deucherd4877cf2009-12-04 16:56:37 -05003950 queue_hotplug = true;
3951 DRM_DEBUG("IH: HPD3\n");
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003952 }
3953 break;
3954 case 5:
Alex Deucher6f34be52010-11-21 10:59:01 -05003955 if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD4_INTERRUPT) {
3956 rdev->irq.stat_regs.r600.disp_int_cont &= ~DC_HPD4_INTERRUPT;
Alex Deucherd4877cf2009-12-04 16:56:37 -05003957 queue_hotplug = true;
3958 DRM_DEBUG("IH: HPD4\n");
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003959 }
3960 break;
3961 case 10:
Alex Deucher6f34be52010-11-21 10:59:01 -05003962 if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD5_INTERRUPT) {
3963 rdev->irq.stat_regs.r600.disp_int_cont2 &= ~DC_HPD5_INTERRUPT;
Alex Deucherd4877cf2009-12-04 16:56:37 -05003964 queue_hotplug = true;
3965 DRM_DEBUG("IH: HPD5\n");
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003966 }
3967 break;
3968 case 12:
Alex Deucher6f34be52010-11-21 10:59:01 -05003969 if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD6_INTERRUPT) {
3970 rdev->irq.stat_regs.r600.disp_int_cont2 &= ~DC_HPD6_INTERRUPT;
Alex Deucherd4877cf2009-12-04 16:56:37 -05003971 queue_hotplug = true;
3972 DRM_DEBUG("IH: HPD6\n");
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003973 }
3974 break;
3975 default:
Alex Deucherb0425892010-01-11 19:47:38 -05003976 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003977 break;
3978 }
3979 break;
Alex Deucherf122c612012-03-30 08:59:57 -04003980 case 21: /* hdmi */
3981 switch (src_data) {
3982 case 4:
3983 if (rdev->irq.stat_regs.r600.hdmi0_status & HDMI0_AZ_FORMAT_WTRIG) {
3984 rdev->irq.stat_regs.r600.hdmi0_status &= ~HDMI0_AZ_FORMAT_WTRIG;
3985 queue_hdmi = true;
3986 DRM_DEBUG("IH: HDMI0\n");
3987 }
3988 break;
3989 case 5:
3990 if (rdev->irq.stat_regs.r600.hdmi1_status & HDMI0_AZ_FORMAT_WTRIG) {
3991 rdev->irq.stat_regs.r600.hdmi1_status &= ~HDMI0_AZ_FORMAT_WTRIG;
3992 queue_hdmi = true;
3993 DRM_DEBUG("IH: HDMI1\n");
3994 }
3995 break;
3996 default:
3997 DRM_ERROR("Unhandled interrupt: %d %d\n", src_id, src_data);
3998 break;
3999 }
Christian Koenigf2594932010-04-10 03:13:16 +02004000 break;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004001 case 176: /* CP_INT in ring buffer */
4002 case 177: /* CP_INT in IB1 */
4003 case 178: /* CP_INT in IB2 */
4004 DRM_DEBUG("IH: CP int: 0x%08x\n", src_data);
Alex Deucher74652802011-08-25 13:39:48 -04004005 radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004006 break;
4007 case 181: /* CP EOP event */
4008 DRM_DEBUG("IH: CP EOP\n");
Alex Deucher74652802011-08-25 13:39:48 -04004009 radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004010 break;
Alex Deucher4d756582012-09-27 15:08:35 -04004011 case 224: /* DMA trap event */
4012 DRM_DEBUG("IH: DMA trap\n");
4013 radeon_fence_process(rdev, R600_RING_TYPE_DMA_INDEX);
4014 break;
Alex Deucher2031f772010-04-22 12:52:11 -04004015 case 233: /* GUI IDLE */
Ilija Hadzic303c8052011-06-07 14:54:48 -04004016 DRM_DEBUG("IH: GUI idle\n");
Alex Deucher2031f772010-04-22 12:52:11 -04004017 break;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004018 default:
Alex Deucherb0425892010-01-11 19:47:38 -05004019 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004020 break;
4021 }
4022
4023 /* wptr/rptr are in bytes! */
Jerome Glisse0c452492010-01-15 14:44:37 +01004024 rptr += 16;
4025 rptr &= rdev->ih.ptr_mask;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004026 }
Alex Deucherd4877cf2009-12-04 16:56:37 -05004027 if (queue_hotplug)
Tejun Heo32c87fc2011-01-03 14:49:32 +01004028 schedule_work(&rdev->hotplug_work);
Alex Deucherf122c612012-03-30 08:59:57 -04004029 if (queue_hdmi)
4030 schedule_work(&rdev->audio_work);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004031 rdev->ih.rptr = rptr;
4032 WREG32(IH_RB_RPTR, rdev->ih.rptr);
Christian Koenigc20dc362012-05-16 21:45:24 +02004033 atomic_set(&rdev->ih.lock, 0);
4034
4035 /* make sure wptr hasn't changed while processing */
4036 wptr = r600_get_ih_wptr(rdev);
4037 if (wptr != rptr)
4038 goto restart_ih;
4039
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004040 return IRQ_HANDLED;
4041}
Jerome Glisse3ce0a232009-09-08 10:10:24 +10004042
4043/*
4044 * Debugfs info
4045 */
4046#if defined(CONFIG_DEBUG_FS)
4047
Jerome Glisse3ce0a232009-09-08 10:10:24 +10004048static int r600_debugfs_mc_info(struct seq_file *m, void *data)
4049{
4050 struct drm_info_node *node = (struct drm_info_node *) m->private;
4051 struct drm_device *dev = node->minor->dev;
4052 struct radeon_device *rdev = dev->dev_private;
4053
4054 DREG32_SYS(m, rdev, R_000E50_SRBM_STATUS);
4055 DREG32_SYS(m, rdev, VM_L2_STATUS);
4056 return 0;
4057}
4058
4059static struct drm_info_list r600_mc_info_list[] = {
4060 {"r600_mc_info", r600_debugfs_mc_info, 0, NULL},
Jerome Glisse3ce0a232009-09-08 10:10:24 +10004061};
4062#endif
4063
4064int r600_debugfs_mc_info_init(struct radeon_device *rdev)
4065{
4066#if defined(CONFIG_DEBUG_FS)
4067 return radeon_debugfs_add_files(rdev, r600_mc_info_list, ARRAY_SIZE(r600_mc_info_list));
4068#else
4069 return 0;
4070#endif
Jerome Glisse771fe6b2009-06-05 14:42:42 +02004071}
Jerome Glisse062b3892010-02-04 20:36:39 +01004072
4073/**
4074 * r600_ioctl_wait_idle - flush host path cache on wait idle ioctl
4075 * rdev: radeon device structure
4076 * bo: buffer object struct which userspace is waiting for idle
4077 *
4078 * Some R6XX/R7XX doesn't seems to take into account HDP flush performed
4079 * through ring buffer, this leads to corruption in rendering, see
4080 * http://bugzilla.kernel.org/show_bug.cgi?id=15186 to avoid this we
4081 * directly perform HDP flush by writing register through MMIO.
4082 */
4083void r600_ioctl_wait_idle(struct radeon_device *rdev, struct radeon_bo *bo)
4084{
Alex Deucher812d0462010-07-26 18:51:53 -04004085 /* r7xx hw bug. write to HDP_DEBUG1 followed by fb read
Alex Deucherf3886f82010-12-08 10:05:34 -05004086 * rather than write to HDP_REG_COHERENCY_FLUSH_CNTL.
4087 * This seems to cause problems on some AGP cards. Just use the old
4088 * method for them.
Alex Deucher812d0462010-07-26 18:51:53 -04004089 */
Alex Deuchere4884592010-09-27 10:57:10 -04004090 if ((rdev->family >= CHIP_RV770) && (rdev->family <= CHIP_RV740) &&
Alex Deucherf3886f82010-12-08 10:05:34 -05004091 rdev->vram_scratch.ptr && !(rdev->flags & RADEON_IS_AGP)) {
Alex Deucher87cbf8f2010-08-27 13:59:54 -04004092 void __iomem *ptr = (void *)rdev->vram_scratch.ptr;
Alex Deucher812d0462010-07-26 18:51:53 -04004093 u32 tmp;
4094
4095 WREG32(HDP_DEBUG1, 0);
4096 tmp = readl((void __iomem *)ptr);
4097 } else
4098 WREG32(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
Jerome Glisse062b3892010-02-04 20:36:39 +01004099}
Alex Deucher3313e3d2011-01-06 18:49:34 -05004100
4101void r600_set_pcie_lanes(struct radeon_device *rdev, int lanes)
4102{
4103 u32 link_width_cntl, mask, target_reg;
4104
4105 if (rdev->flags & RADEON_IS_IGP)
4106 return;
4107
4108 if (!(rdev->flags & RADEON_IS_PCIE))
4109 return;
4110
4111 /* x2 cards have a special sequence */
4112 if (ASIC_IS_X2(rdev))
4113 return;
4114
4115 /* FIXME wait for idle */
4116
4117 switch (lanes) {
4118 case 0:
4119 mask = RADEON_PCIE_LC_LINK_WIDTH_X0;
4120 break;
4121 case 1:
4122 mask = RADEON_PCIE_LC_LINK_WIDTH_X1;
4123 break;
4124 case 2:
4125 mask = RADEON_PCIE_LC_LINK_WIDTH_X2;
4126 break;
4127 case 4:
4128 mask = RADEON_PCIE_LC_LINK_WIDTH_X4;
4129 break;
4130 case 8:
4131 mask = RADEON_PCIE_LC_LINK_WIDTH_X8;
4132 break;
4133 case 12:
4134 mask = RADEON_PCIE_LC_LINK_WIDTH_X12;
4135 break;
4136 case 16:
4137 default:
4138 mask = RADEON_PCIE_LC_LINK_WIDTH_X16;
4139 break;
4140 }
4141
4142 link_width_cntl = RREG32_PCIE_P(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
4143
4144 if ((link_width_cntl & RADEON_PCIE_LC_LINK_WIDTH_RD_MASK) ==
4145 (mask << RADEON_PCIE_LC_LINK_WIDTH_RD_SHIFT))
4146 return;
4147
4148 if (link_width_cntl & R600_PCIE_LC_UPCONFIGURE_DIS)
4149 return;
4150
4151 link_width_cntl &= ~(RADEON_PCIE_LC_LINK_WIDTH_MASK |
4152 RADEON_PCIE_LC_RECONFIG_NOW |
4153 R600_PCIE_LC_RENEGOTIATE_EN |
4154 R600_PCIE_LC_RECONFIG_ARC_MISSING_ESCAPE);
4155 link_width_cntl |= mask;
4156
4157 WREG32_PCIE_P(RADEON_PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
4158
4159 /* some northbridges can renegotiate the link rather than requiring
4160 * a complete re-config.
4161 * e.g., AMD 780/790 northbridges (pci ids: 0x5956, 0x5957, 0x5958, etc.)
4162 */
4163 if (link_width_cntl & R600_PCIE_LC_RENEGOTIATION_SUPPORT)
4164 link_width_cntl |= R600_PCIE_LC_RENEGOTIATE_EN | R600_PCIE_LC_UPCONFIGURE_SUPPORT;
4165 else
4166 link_width_cntl |= R600_PCIE_LC_RECONFIG_ARC_MISSING_ESCAPE;
4167
4168 WREG32_PCIE_P(RADEON_PCIE_LC_LINK_WIDTH_CNTL, (link_width_cntl |
4169 RADEON_PCIE_LC_RECONFIG_NOW));
4170
4171 if (rdev->family >= CHIP_RV770)
4172 target_reg = R700_TARGET_AND_CURRENT_PROFILE_INDEX;
4173 else
4174 target_reg = R600_TARGET_AND_CURRENT_PROFILE_INDEX;
4175
4176 /* wait for lane set to complete */
4177 link_width_cntl = RREG32(target_reg);
4178 while (link_width_cntl == 0xffffffff)
4179 link_width_cntl = RREG32(target_reg);
4180
4181}
4182
4183int r600_get_pcie_lanes(struct radeon_device *rdev)
4184{
4185 u32 link_width_cntl;
4186
4187 if (rdev->flags & RADEON_IS_IGP)
4188 return 0;
4189
4190 if (!(rdev->flags & RADEON_IS_PCIE))
4191 return 0;
4192
4193 /* x2 cards have a special sequence */
4194 if (ASIC_IS_X2(rdev))
4195 return 0;
4196
4197 /* FIXME wait for idle */
4198
4199 link_width_cntl = RREG32_PCIE_P(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
4200
4201 switch ((link_width_cntl & RADEON_PCIE_LC_LINK_WIDTH_RD_MASK) >> RADEON_PCIE_LC_LINK_WIDTH_RD_SHIFT) {
4202 case RADEON_PCIE_LC_LINK_WIDTH_X0:
4203 return 0;
4204 case RADEON_PCIE_LC_LINK_WIDTH_X1:
4205 return 1;
4206 case RADEON_PCIE_LC_LINK_WIDTH_X2:
4207 return 2;
4208 case RADEON_PCIE_LC_LINK_WIDTH_X4:
4209 return 4;
4210 case RADEON_PCIE_LC_LINK_WIDTH_X8:
4211 return 8;
4212 case RADEON_PCIE_LC_LINK_WIDTH_X16:
4213 default:
4214 return 16;
4215 }
4216}
4217
Alex Deucher9e46a482011-01-06 18:49:35 -05004218static void r600_pcie_gen2_enable(struct radeon_device *rdev)
4219{
4220 u32 link_width_cntl, lanes, speed_cntl, training_cntl, tmp;
4221 u16 link_cntl2;
Dave Airlie197bbb32012-06-27 08:35:54 +01004222 u32 mask;
4223 int ret;
Alex Deucher9e46a482011-01-06 18:49:35 -05004224
Alex Deucherd42dd572011-01-12 20:05:11 -05004225 if (radeon_pcie_gen2 == 0)
4226 return;
4227
Alex Deucher9e46a482011-01-06 18:49:35 -05004228 if (rdev->flags & RADEON_IS_IGP)
4229 return;
4230
4231 if (!(rdev->flags & RADEON_IS_PCIE))
4232 return;
4233
4234 /* x2 cards have a special sequence */
4235 if (ASIC_IS_X2(rdev))
4236 return;
4237
4238 /* only RV6xx+ chips are supported */
4239 if (rdev->family <= CHIP_R600)
4240 return;
4241
Dave Airlie197bbb32012-06-27 08:35:54 +01004242 ret = drm_pcie_get_speed_cap_mask(rdev->ddev, &mask);
4243 if (ret != 0)
4244 return;
4245
4246 if (!(mask & DRM_PCIE_SPEED_50))
4247 return;
4248
Alex Deucher3691fee2012-10-08 17:46:27 -04004249 speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
4250 if (speed_cntl & LC_CURRENT_DATA_RATE) {
4251 DRM_INFO("PCIE gen 2 link speeds already enabled\n");
4252 return;
4253 }
4254
Dave Airlie197bbb32012-06-27 08:35:54 +01004255 DRM_INFO("enabling PCIE gen 2 link speeds, disable with radeon.pcie_gen2=0\n");
4256
Alex Deucher9e46a482011-01-06 18:49:35 -05004257 /* 55 nm r6xx asics */
4258 if ((rdev->family == CHIP_RV670) ||
4259 (rdev->family == CHIP_RV620) ||
4260 (rdev->family == CHIP_RV635)) {
4261 /* advertise upconfig capability */
4262 link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
4263 link_width_cntl &= ~LC_UPCONFIGURE_DIS;
4264 WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
4265 link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
4266 if (link_width_cntl & LC_RENEGOTIATION_SUPPORT) {
4267 lanes = (link_width_cntl & LC_LINK_WIDTH_RD_MASK) >> LC_LINK_WIDTH_RD_SHIFT;
4268 link_width_cntl &= ~(LC_LINK_WIDTH_MASK |
4269 LC_RECONFIG_ARC_MISSING_ESCAPE);
4270 link_width_cntl |= lanes | LC_RECONFIG_NOW | LC_RENEGOTIATE_EN;
4271 WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
4272 } else {
4273 link_width_cntl |= LC_UPCONFIGURE_DIS;
4274 WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
4275 }
4276 }
4277
4278 speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
4279 if ((speed_cntl & LC_OTHER_SIDE_EVER_SENT_GEN2) &&
4280 (speed_cntl & LC_OTHER_SIDE_SUPPORTS_GEN2)) {
4281
4282 /* 55 nm r6xx asics */
4283 if ((rdev->family == CHIP_RV670) ||
4284 (rdev->family == CHIP_RV620) ||
4285 (rdev->family == CHIP_RV635)) {
4286 WREG32(MM_CFGREGS_CNTL, 0x8);
4287 link_cntl2 = RREG32(0x4088);
4288 WREG32(MM_CFGREGS_CNTL, 0);
4289 /* not supported yet */
4290 if (link_cntl2 & SELECTABLE_DEEMPHASIS)
4291 return;
4292 }
4293
4294 speed_cntl &= ~LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_MASK;
4295 speed_cntl |= (0x3 << LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_SHIFT);
4296 speed_cntl &= ~LC_VOLTAGE_TIMER_SEL_MASK;
4297 speed_cntl &= ~LC_FORCE_DIS_HW_SPEED_CHANGE;
4298 speed_cntl |= LC_FORCE_EN_HW_SPEED_CHANGE;
4299 WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
4300
4301 tmp = RREG32(0x541c);
4302 WREG32(0x541c, tmp | 0x8);
4303 WREG32(MM_CFGREGS_CNTL, MM_WR_TO_CFG_EN);
4304 link_cntl2 = RREG16(0x4088);
4305 link_cntl2 &= ~TARGET_LINK_SPEED_MASK;
4306 link_cntl2 |= 0x2;
4307 WREG16(0x4088, link_cntl2);
4308 WREG32(MM_CFGREGS_CNTL, 0);
4309
4310 if ((rdev->family == CHIP_RV670) ||
4311 (rdev->family == CHIP_RV620) ||
4312 (rdev->family == CHIP_RV635)) {
4313 training_cntl = RREG32_PCIE_P(PCIE_LC_TRAINING_CNTL);
4314 training_cntl &= ~LC_POINT_7_PLUS_EN;
4315 WREG32_PCIE_P(PCIE_LC_TRAINING_CNTL, training_cntl);
4316 } else {
4317 speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
4318 speed_cntl &= ~LC_TARGET_LINK_SPEED_OVERRIDE_EN;
4319 WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
4320 }
4321
4322 speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
4323 speed_cntl |= LC_GEN2_EN_STRAP;
4324 WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
4325
4326 } else {
4327 link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
4328 /* XXX: only disable it if gen1 bridge vendor == 0x111d or 0x1106 */
4329 if (1)
4330 link_width_cntl |= LC_UPCONFIGURE_DIS;
4331 else
4332 link_width_cntl &= ~LC_UPCONFIGURE_DIS;
4333 WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
4334 }
4335}
Marek Olšák6759a0a2012-08-09 16:34:17 +02004336
4337/**
4338 * r600_get_gpu_clock - return GPU clock counter snapshot
4339 *
4340 * @rdev: radeon_device pointer
4341 *
4342 * Fetches a GPU clock counter snapshot (R6xx-cayman).
4343 * Returns the 64 bit clock counter snapshot.
4344 */
4345uint64_t r600_get_gpu_clock(struct radeon_device *rdev)
4346{
4347 uint64_t clock;
4348
4349 mutex_lock(&rdev->gpu_clock_mutex);
4350 WREG32(RLC_CAPTURE_GPU_CLOCK_COUNT, 1);
4351 clock = (uint64_t)RREG32(RLC_GPU_CLOCK_COUNT_LSB) |
4352 ((uint64_t)RREG32(RLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
4353 mutex_unlock(&rdev->gpu_clock_mutex);
4354 return clock;
4355}