blob: 179ca3625ae4d75c16aa1c99e8e81f7bf4697176 [file] [log] [blame]
Alex Deucher8cc1a532013-04-09 12:41:24 -04001/*
2 * Copyright 2012 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Authors: Alex Deucher
23 */
24#ifndef CIK_H
25#define CIK_H
26
27#define BONAIRE_GB_ADDR_CONFIG_GOLDEN 0x12010001
28
29#define CIK_RB_BITMAP_WIDTH_PER_SH 2
30
Alex Deucher41a524a2013-08-14 01:01:40 -040031/* DIDT IND registers */
32#define DIDT_SQ_CTRL0 0x0
33# define DIDT_CTRL_EN (1 << 0)
34#define DIDT_DB_CTRL0 0x20
35#define DIDT_TD_CTRL0 0x40
36#define DIDT_TCP_CTRL0 0x60
37
Alex Deucher2c679122013-04-09 13:32:18 -040038/* SMC IND registers */
Alex Deucher41a524a2013-08-14 01:01:40 -040039#define NB_DPM_CONFIG_1 0x3F9E8
40# define Dpm0PgNbPsLo(x) ((x) << 0)
41# define Dpm0PgNbPsLo_MASK 0x000000ff
42# define Dpm0PgNbPsLo_SHIFT 0
43# define Dpm0PgNbPsHi(x) ((x) << 8)
44# define Dpm0PgNbPsHi_MASK 0x0000ff00
45# define Dpm0PgNbPsHi_SHIFT 8
46# define DpmXNbPsLo(x) ((x) << 16)
47# define DpmXNbPsLo_MASK 0x00ff0000
48# define DpmXNbPsLo_SHIFT 16
49# define DpmXNbPsHi(x) ((x) << 24)
50# define DpmXNbPsHi_MASK 0xff000000
51# define DpmXNbPsHi_SHIFT 24
52
53#define SMC_SYSCON_MSG_ARG_0 0x80000068
54
Alex Deucher2c679122013-04-09 13:32:18 -040055#define GENERAL_PWRMGT 0xC0200000
Alex Deucher41a524a2013-08-14 01:01:40 -040056# define GLOBAL_PWRMGT_EN (1 << 0)
Alex Deucher2c679122013-04-09 13:32:18 -040057# define GPU_COUNTER_CLK (1 << 15)
58
Alex Deucher41a524a2013-08-14 01:01:40 -040059#define SCLK_PWRMGT_CNTL 0xC0200008
60# define RESET_BUSY_CNT (1 << 4)
61# define RESET_SCLK_CNT (1 << 5)
62# define DYNAMIC_PM_EN (1 << 21)
63
64#define CG_FTV_0 0xC02001A8
65
66#define LCAC_SX0_OVR_SEL 0xC0400D04
67#define LCAC_SX0_OVR_VAL 0xC0400D08
68
69#define LCAC_MC0_OVR_SEL 0xC0400D34
70#define LCAC_MC0_OVR_VAL 0xC0400D38
71
72#define LCAC_MC1_OVR_SEL 0xC0400D40
73#define LCAC_MC1_OVR_VAL 0xC0400D44
74
75#define LCAC_MC2_OVR_SEL 0xC0400D4C
76#define LCAC_MC2_OVR_VAL 0xC0400D50
77
78#define LCAC_MC3_OVR_SEL 0xC0400D58
79#define LCAC_MC3_OVR_VAL 0xC0400D5C
80
81#define LCAC_CPL_OVR_SEL 0xC0400D84
82#define LCAC_CPL_OVR_VAL 0xC0400D88
83
Alex Deucher286d9cc2013-06-21 15:50:47 -040084#define CG_MULT_THERMAL_STATUS 0xC0300014
85#define ASIC_MAX_TEMP(x) ((x) << 0)
86#define ASIC_MAX_TEMP_MASK 0x000001ff
87#define ASIC_MAX_TEMP_SHIFT 0
88#define CTF_TEMP(x) ((x) << 9)
89#define CTF_TEMP_MASK 0x0003fe00
90#define CTF_TEMP_SHIFT 9
91
Alex Deucher7235711a42013-04-04 13:58:09 -040092#define MPLL_BYPASSCLK_SEL 0xC050019C
93# define MPLL_CLKOUT_SEL(x) ((x) << 8)
94# define MPLL_CLKOUT_SEL_MASK 0xFF00
Alex Deucher2c679122013-04-09 13:32:18 -040095#define CG_CLKPIN_CNTL 0xC05001A0
96# define XTALIN_DIVIDE (1 << 1)
Alex Deucher7235711a42013-04-04 13:58:09 -040097# define BCLK_AS_XCLK (1 << 2)
98#define CG_CLKPIN_CNTL_2 0xC05001A4
99# define FORCE_BIF_REFCLK_EN (1 << 3)
100# define MUX_TCLK_TO_XCLK (1 << 8)
101#define THM_CLK_CNTL 0xC05001A8
102# define CMON_CLK_SEL(x) ((x) << 0)
103# define CMON_CLK_SEL_MASK 0xFF
104# define TMON_CLK_SEL(x) ((x) << 8)
105# define TMON_CLK_SEL_MASK 0xFF00
106#define MISC_CLK_CTRL 0xC05001AC
107# define DEEP_SLEEP_CLK_SEL(x) ((x) << 0)
108# define DEEP_SLEEP_CLK_SEL_MASK 0xFF
109# define ZCLK_SEL(x) ((x) << 8)
110# define ZCLK_SEL_MASK 0xFF00
Alex Deucher2c679122013-04-09 13:32:18 -0400111
Alex Deucher41a524a2013-08-14 01:01:40 -0400112#define CG_THERMAL_INT_CTRL 0xC2100028
113#define DIG_THERM_INTH(x) ((x) << 0)
114#define DIG_THERM_INTH_MASK 0x000000FF
115#define DIG_THERM_INTH_SHIFT 0
116#define DIG_THERM_INTL(x) ((x) << 8)
117#define DIG_THERM_INTL_MASK 0x0000FF00
118#define DIG_THERM_INTL_SHIFT 8
119#define THERM_INTH_MASK (1 << 24)
120#define THERM_INTL_MASK (1 << 25)
121
Alex Deucher8a7cd272013-08-06 11:29:39 -0400122/* PCIE registers idx/data 0x38/0x3c */
Alex Deucher7235711a42013-04-04 13:58:09 -0400123#define PB0_PIF_PWRDOWN_0 0x1100012 /* PCIE */
124# define PLL_POWER_STATE_IN_TXS2_0(x) ((x) << 7)
125# define PLL_POWER_STATE_IN_TXS2_0_MASK (0x7 << 7)
126# define PLL_POWER_STATE_IN_TXS2_0_SHIFT 7
127# define PLL_POWER_STATE_IN_OFF_0(x) ((x) << 10)
128# define PLL_POWER_STATE_IN_OFF_0_MASK (0x7 << 10)
129# define PLL_POWER_STATE_IN_OFF_0_SHIFT 10
130# define PLL_RAMP_UP_TIME_0(x) ((x) << 24)
131# define PLL_RAMP_UP_TIME_0_MASK (0x7 << 24)
132# define PLL_RAMP_UP_TIME_0_SHIFT 24
133#define PB0_PIF_PWRDOWN_1 0x1100013 /* PCIE */
134# define PLL_POWER_STATE_IN_TXS2_1(x) ((x) << 7)
135# define PLL_POWER_STATE_IN_TXS2_1_MASK (0x7 << 7)
136# define PLL_POWER_STATE_IN_TXS2_1_SHIFT 7
137# define PLL_POWER_STATE_IN_OFF_1(x) ((x) << 10)
138# define PLL_POWER_STATE_IN_OFF_1_MASK (0x7 << 10)
139# define PLL_POWER_STATE_IN_OFF_1_SHIFT 10
140# define PLL_RAMP_UP_TIME_1(x) ((x) << 24)
141# define PLL_RAMP_UP_TIME_1_MASK (0x7 << 24)
142# define PLL_RAMP_UP_TIME_1_SHIFT 24
143
144#define PCIE_CNTL2 0x1001001c /* PCIE */
145# define SLV_MEM_LS_EN (1 << 16)
146# define MST_MEM_LS_EN (1 << 18)
147# define REPLAY_MEM_LS_EN (1 << 19)
148
Alex Deucher8a7cd272013-08-06 11:29:39 -0400149#define PCIE_LC_STATUS1 0x1400028 /* PCIE */
150# define LC_REVERSE_RCVR (1 << 0)
151# define LC_REVERSE_XMIT (1 << 1)
152# define LC_OPERATING_LINK_WIDTH_MASK (0x7 << 2)
153# define LC_OPERATING_LINK_WIDTH_SHIFT 2
154# define LC_DETECTED_LINK_WIDTH_MASK (0x7 << 5)
155# define LC_DETECTED_LINK_WIDTH_SHIFT 5
156
Alex Deucher7235711a42013-04-04 13:58:09 -0400157#define PCIE_P_CNTL 0x1400040 /* PCIE */
158# define P_IGNORE_EDB_ERR (1 << 6)
159
160#define PB1_PIF_PWRDOWN_0 0x2100012 /* PCIE */
161#define PB1_PIF_PWRDOWN_1 0x2100013 /* PCIE */
162
163#define PCIE_LC_CNTL 0x100100A0 /* PCIE */
164# define LC_L0S_INACTIVITY(x) ((x) << 8)
165# define LC_L0S_INACTIVITY_MASK (0xf << 8)
166# define LC_L0S_INACTIVITY_SHIFT 8
167# define LC_L1_INACTIVITY(x) ((x) << 12)
168# define LC_L1_INACTIVITY_MASK (0xf << 12)
169# define LC_L1_INACTIVITY_SHIFT 12
170# define LC_PMI_TO_L1_DIS (1 << 16)
171# define LC_ASPM_TO_L1_DIS (1 << 24)
172
Alex Deucher8a7cd272013-08-06 11:29:39 -0400173#define PCIE_LC_LINK_WIDTH_CNTL 0x100100A2 /* PCIE */
174# define LC_LINK_WIDTH_SHIFT 0
175# define LC_LINK_WIDTH_MASK 0x7
176# define LC_LINK_WIDTH_X0 0
177# define LC_LINK_WIDTH_X1 1
178# define LC_LINK_WIDTH_X2 2
179# define LC_LINK_WIDTH_X4 3
180# define LC_LINK_WIDTH_X8 4
181# define LC_LINK_WIDTH_X16 6
182# define LC_LINK_WIDTH_RD_SHIFT 4
183# define LC_LINK_WIDTH_RD_MASK 0x70
184# define LC_RECONFIG_ARC_MISSING_ESCAPE (1 << 7)
185# define LC_RECONFIG_NOW (1 << 8)
186# define LC_RENEGOTIATION_SUPPORT (1 << 9)
187# define LC_RENEGOTIATE_EN (1 << 10)
188# define LC_SHORT_RECONFIG_EN (1 << 11)
189# define LC_UPCONFIGURE_SUPPORT (1 << 12)
190# define LC_UPCONFIGURE_DIS (1 << 13)
191# define LC_DYN_LANES_PWR_STATE(x) ((x) << 21)
192# define LC_DYN_LANES_PWR_STATE_MASK (0x3 << 21)
193# define LC_DYN_LANES_PWR_STATE_SHIFT 21
Alex Deucher7235711a42013-04-04 13:58:09 -0400194#define PCIE_LC_N_FTS_CNTL 0x100100a3 /* PCIE */
195# define LC_XMIT_N_FTS(x) ((x) << 0)
196# define LC_XMIT_N_FTS_MASK (0xff << 0)
197# define LC_XMIT_N_FTS_SHIFT 0
198# define LC_XMIT_N_FTS_OVERRIDE_EN (1 << 8)
199# define LC_N_FTS_MASK (0xff << 24)
Alex Deucher8a7cd272013-08-06 11:29:39 -0400200#define PCIE_LC_SPEED_CNTL 0x100100A4 /* PCIE */
201# define LC_GEN2_EN_STRAP (1 << 0)
202# define LC_GEN3_EN_STRAP (1 << 1)
203# define LC_TARGET_LINK_SPEED_OVERRIDE_EN (1 << 2)
204# define LC_TARGET_LINK_SPEED_OVERRIDE_MASK (0x3 << 3)
205# define LC_TARGET_LINK_SPEED_OVERRIDE_SHIFT 3
206# define LC_FORCE_EN_SW_SPEED_CHANGE (1 << 5)
207# define LC_FORCE_DIS_SW_SPEED_CHANGE (1 << 6)
208# define LC_FORCE_EN_HW_SPEED_CHANGE (1 << 7)
209# define LC_FORCE_DIS_HW_SPEED_CHANGE (1 << 8)
210# define LC_INITIATE_LINK_SPEED_CHANGE (1 << 9)
211# define LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_MASK (0x3 << 10)
212# define LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_SHIFT 10
213# define LC_CURRENT_DATA_RATE_MASK (0x3 << 13) /* 0/1/2 = gen1/2/3 */
214# define LC_CURRENT_DATA_RATE_SHIFT 13
215# define LC_CLR_FAILED_SPD_CHANGE_CNT (1 << 16)
216# define LC_OTHER_SIDE_EVER_SENT_GEN2 (1 << 18)
217# define LC_OTHER_SIDE_SUPPORTS_GEN2 (1 << 19)
218# define LC_OTHER_SIDE_EVER_SENT_GEN3 (1 << 20)
219# define LC_OTHER_SIDE_SUPPORTS_GEN3 (1 << 21)
220
Alex Deucher7235711a42013-04-04 13:58:09 -0400221#define PCIE_LC_CNTL2 0x100100B1 /* PCIE */
222# define LC_ALLOW_PDWN_IN_L1 (1 << 17)
223# define LC_ALLOW_PDWN_IN_L23 (1 << 18)
224
225#define PCIE_LC_CNTL3 0x100100B5 /* PCIE */
226# define LC_GO_TO_RECOVERY (1 << 30)
Alex Deucher8a7cd272013-08-06 11:29:39 -0400227#define PCIE_LC_CNTL4 0x100100B6 /* PCIE */
228# define LC_REDO_EQ (1 << 5)
229# define LC_SET_QUIESCE (1 << 13)
230
231/* direct registers */
Alex Deucher6e2c3c02013-04-03 19:28:32 -0400232#define PCIE_INDEX 0x38
233#define PCIE_DATA 0x3C
234
Alex Deucher41a524a2013-08-14 01:01:40 -0400235#define SMC_IND_INDEX_0 0x200
236#define SMC_IND_DATA_0 0x204
237
238#define SMC_IND_ACCESS_CNTL 0x240
239#define AUTO_INCREMENT_IND_0 (1 << 0)
240
241#define SMC_MESSAGE_0 0x250
242#define SMC_MSG_MASK 0xffff
243#define SMC_RESP_0 0x254
244#define SMC_RESP_MASK 0xffff
245
246#define SMC_MSG_ARG_0 0x290
247
Alex Deucher1c491652013-04-09 12:45:26 -0400248#define VGA_HDP_CONTROL 0x328
249#define VGA_MEMORY_DISABLE (1 << 4)
250
Alex Deucher8cc1a532013-04-09 12:41:24 -0400251#define DMIF_ADDR_CALC 0xC00
252
Alex Deucher1c491652013-04-09 12:45:26 -0400253#define SRBM_GFX_CNTL 0xE44
254#define PIPEID(x) ((x) << 0)
255#define MEID(x) ((x) << 2)
256#define VMID(x) ((x) << 4)
257#define QUEUEID(x) ((x) << 8)
258
Alex Deucher6f2043c2013-04-09 12:43:41 -0400259#define SRBM_STATUS2 0xE4C
Alex Deuchercc066712013-04-09 12:59:51 -0400260#define SDMA_BUSY (1 << 5)
261#define SDMA1_BUSY (1 << 6)
Alex Deucher6f2043c2013-04-09 12:43:41 -0400262#define SRBM_STATUS 0xE50
Alex Deuchercc066712013-04-09 12:59:51 -0400263#define UVD_RQ_PENDING (1 << 1)
264#define GRBM_RQ_PENDING (1 << 5)
265#define VMC_BUSY (1 << 8)
266#define MCB_BUSY (1 << 9)
267#define MCB_NON_DISPLAY_BUSY (1 << 10)
268#define MCC_BUSY (1 << 11)
269#define MCD_BUSY (1 << 12)
270#define SEM_BUSY (1 << 14)
271#define IH_BUSY (1 << 17)
272#define UVD_BUSY (1 << 19)
Alex Deucher6f2043c2013-04-09 12:43:41 -0400273
Alex Deucher21a93e12013-04-09 12:47:11 -0400274#define SRBM_SOFT_RESET 0xE60
275#define SOFT_RESET_BIF (1 << 1)
276#define SOFT_RESET_R0PLL (1 << 4)
277#define SOFT_RESET_DC (1 << 5)
278#define SOFT_RESET_SDMA1 (1 << 6)
279#define SOFT_RESET_GRBM (1 << 8)
280#define SOFT_RESET_HDP (1 << 9)
281#define SOFT_RESET_IH (1 << 10)
282#define SOFT_RESET_MC (1 << 11)
283#define SOFT_RESET_ROM (1 << 14)
284#define SOFT_RESET_SEM (1 << 15)
285#define SOFT_RESET_VMC (1 << 17)
286#define SOFT_RESET_SDMA (1 << 20)
287#define SOFT_RESET_TST (1 << 21)
288#define SOFT_RESET_REGBB (1 << 22)
289#define SOFT_RESET_ORB (1 << 23)
290#define SOFT_RESET_VCE (1 << 24)
291
Alex Deucher1c491652013-04-09 12:45:26 -0400292#define VM_L2_CNTL 0x1400
293#define ENABLE_L2_CACHE (1 << 0)
294#define ENABLE_L2_FRAGMENT_PROCESSING (1 << 1)
295#define L2_CACHE_PTE_ENDIAN_SWAP_MODE(x) ((x) << 2)
296#define L2_CACHE_PDE_ENDIAN_SWAP_MODE(x) ((x) << 4)
297#define ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE (1 << 9)
298#define ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE (1 << 10)
299#define EFFECTIVE_L2_QUEUE_SIZE(x) (((x) & 7) << 15)
300#define CONTEXT1_IDENTITY_ACCESS_MODE(x) (((x) & 3) << 19)
301#define VM_L2_CNTL2 0x1404
302#define INVALIDATE_ALL_L1_TLBS (1 << 0)
303#define INVALIDATE_L2_CACHE (1 << 1)
304#define INVALIDATE_CACHE_MODE(x) ((x) << 26)
305#define INVALIDATE_PTE_AND_PDE_CACHES 0
306#define INVALIDATE_ONLY_PTE_CACHES 1
307#define INVALIDATE_ONLY_PDE_CACHES 2
308#define VM_L2_CNTL3 0x1408
309#define BANK_SELECT(x) ((x) << 0)
310#define L2_CACHE_UPDATE_MODE(x) ((x) << 6)
311#define L2_CACHE_BIGK_FRAGMENT_SIZE(x) ((x) << 15)
312#define L2_CACHE_BIGK_ASSOCIATIVITY (1 << 20)
313#define VM_L2_STATUS 0x140C
314#define L2_BUSY (1 << 0)
315#define VM_CONTEXT0_CNTL 0x1410
316#define ENABLE_CONTEXT (1 << 0)
317#define PAGE_TABLE_DEPTH(x) (((x) & 3) << 1)
Alex Deuchera00024b2012-09-18 16:06:01 -0400318#define RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 3)
Alex Deucher1c491652013-04-09 12:45:26 -0400319#define RANGE_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 4)
Alex Deuchera00024b2012-09-18 16:06:01 -0400320#define DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 6)
321#define DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 7)
322#define PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 9)
323#define PDE0_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 10)
324#define VALID_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 12)
325#define VALID_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 13)
326#define READ_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 15)
327#define READ_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 16)
328#define WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 18)
329#define WRITE_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 19)
Alex Deucher1c491652013-04-09 12:45:26 -0400330#define VM_CONTEXT1_CNTL 0x1414
331#define VM_CONTEXT0_CNTL2 0x1430
332#define VM_CONTEXT1_CNTL2 0x1434
333#define VM_CONTEXT8_PAGE_TABLE_BASE_ADDR 0x1438
334#define VM_CONTEXT9_PAGE_TABLE_BASE_ADDR 0x143c
335#define VM_CONTEXT10_PAGE_TABLE_BASE_ADDR 0x1440
336#define VM_CONTEXT11_PAGE_TABLE_BASE_ADDR 0x1444
337#define VM_CONTEXT12_PAGE_TABLE_BASE_ADDR 0x1448
338#define VM_CONTEXT13_PAGE_TABLE_BASE_ADDR 0x144c
339#define VM_CONTEXT14_PAGE_TABLE_BASE_ADDR 0x1450
340#define VM_CONTEXT15_PAGE_TABLE_BASE_ADDR 0x1454
341
342#define VM_INVALIDATE_REQUEST 0x1478
343#define VM_INVALIDATE_RESPONSE 0x147c
344
Alex Deucher9d97c992012-09-06 14:24:48 -0400345#define VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x14DC
Alex Deucher3ec7d112013-06-14 10:42:22 -0400346#define PROTECTIONS_MASK (0xf << 0)
347#define PROTECTIONS_SHIFT 0
348 /* bit 0: range
349 * bit 1: pde0
350 * bit 2: valid
351 * bit 3: read
352 * bit 4: write
353 */
354#define MEMORY_CLIENT_ID_MASK (0xff << 12)
355#define MEMORY_CLIENT_ID_SHIFT 12
356#define MEMORY_CLIENT_RW_MASK (1 << 24)
357#define MEMORY_CLIENT_RW_SHIFT 24
358#define FAULT_VMID_MASK (0xf << 25)
359#define FAULT_VMID_SHIFT 25
360
361#define VM_CONTEXT1_PROTECTION_FAULT_MCCLIENT 0x14E4
Alex Deucher9d97c992012-09-06 14:24:48 -0400362
363#define VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x14FC
364
Alex Deucher1c491652013-04-09 12:45:26 -0400365#define VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR 0x1518
366#define VM_CONTEXT1_PROTECTION_FAULT_DEFAULT_ADDR 0x151c
367
368#define VM_CONTEXT0_PAGE_TABLE_BASE_ADDR 0x153c
369#define VM_CONTEXT1_PAGE_TABLE_BASE_ADDR 0x1540
370#define VM_CONTEXT2_PAGE_TABLE_BASE_ADDR 0x1544
371#define VM_CONTEXT3_PAGE_TABLE_BASE_ADDR 0x1548
372#define VM_CONTEXT4_PAGE_TABLE_BASE_ADDR 0x154c
373#define VM_CONTEXT5_PAGE_TABLE_BASE_ADDR 0x1550
374#define VM_CONTEXT6_PAGE_TABLE_BASE_ADDR 0x1554
375#define VM_CONTEXT7_PAGE_TABLE_BASE_ADDR 0x1558
376#define VM_CONTEXT0_PAGE_TABLE_START_ADDR 0x155c
377#define VM_CONTEXT1_PAGE_TABLE_START_ADDR 0x1560
378
379#define VM_CONTEXT0_PAGE_TABLE_END_ADDR 0x157C
380#define VM_CONTEXT1_PAGE_TABLE_END_ADDR 0x1580
381
Alex Deucher22c775c2013-07-23 09:41:05 -0400382#define VM_L2_CG 0x15c0
383#define MC_CG_ENABLE (1 << 18)
384#define MC_LS_ENABLE (1 << 19)
385
Alex Deucher8cc1a532013-04-09 12:41:24 -0400386#define MC_SHARED_CHMAP 0x2004
387#define NOOFCHAN_SHIFT 12
388#define NOOFCHAN_MASK 0x0000f000
389#define MC_SHARED_CHREMAP 0x2008
390
Alex Deucher1c491652013-04-09 12:45:26 -0400391#define CHUB_CONTROL 0x1864
392#define BYPASS_VM (1 << 0)
393
394#define MC_VM_FB_LOCATION 0x2024
395#define MC_VM_AGP_TOP 0x2028
396#define MC_VM_AGP_BOT 0x202C
397#define MC_VM_AGP_BASE 0x2030
398#define MC_VM_SYSTEM_APERTURE_LOW_ADDR 0x2034
399#define MC_VM_SYSTEM_APERTURE_HIGH_ADDR 0x2038
400#define MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR 0x203C
401
402#define MC_VM_MX_L1_TLB_CNTL 0x2064
403#define ENABLE_L1_TLB (1 << 0)
404#define ENABLE_L1_FRAGMENT_PROCESSING (1 << 1)
405#define SYSTEM_ACCESS_MODE_PA_ONLY (0 << 3)
406#define SYSTEM_ACCESS_MODE_USE_SYS_MAP (1 << 3)
407#define SYSTEM_ACCESS_MODE_IN_SYS (2 << 3)
408#define SYSTEM_ACCESS_MODE_NOT_IN_SYS (3 << 3)
409#define SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU (0 << 5)
410#define ENABLE_ADVANCED_DRIVER_MODEL (1 << 6)
411#define MC_VM_FB_OFFSET 0x2068
412
Alex Deucherbc8273f2012-06-29 19:44:04 -0400413#define MC_SHARED_BLACKOUT_CNTL 0x20ac
414
Alex Deucher22c775c2013-07-23 09:41:05 -0400415#define MC_HUB_MISC_HUB_CG 0x20b8
416#define MC_HUB_MISC_VM_CG 0x20bc
417
418#define MC_HUB_MISC_SIP_CG 0x20c0
419
420#define MC_XPB_CLK_GAT 0x2478
421
422#define MC_CITF_MISC_RD_CG 0x2648
423#define MC_CITF_MISC_WR_CG 0x264c
424#define MC_CITF_MISC_VM_CG 0x2650
425
Alex Deucher8cc1a532013-04-09 12:41:24 -0400426#define MC_ARB_RAMCFG 0x2760
427#define NOOFBANK_SHIFT 0
428#define NOOFBANK_MASK 0x00000003
429#define NOOFRANK_SHIFT 2
430#define NOOFRANK_MASK 0x00000004
431#define NOOFROWS_SHIFT 3
432#define NOOFROWS_MASK 0x00000038
433#define NOOFCOLS_SHIFT 6
434#define NOOFCOLS_MASK 0x000000C0
435#define CHANSIZE_SHIFT 8
436#define CHANSIZE_MASK 0x00000100
437#define NOOFGROUPS_SHIFT 12
438#define NOOFGROUPS_MASK 0x00001000
439
Alex Deucherbc8273f2012-06-29 19:44:04 -0400440#define MC_SEQ_SUP_CNTL 0x28c8
441#define RUN_MASK (1 << 0)
442#define MC_SEQ_SUP_PGM 0x28cc
443
444#define MC_SEQ_TRAIN_WAKEUP_CNTL 0x28e8
445#define TRAIN_DONE_D0 (1 << 30)
446#define TRAIN_DONE_D1 (1 << 31)
447
448#define MC_IO_PAD_CNTL_D0 0x29d0
449#define MEM_FALL_OUT_CMD (1 << 8)
450
451#define MC_SEQ_IO_DEBUG_INDEX 0x2a44
452#define MC_SEQ_IO_DEBUG_DATA 0x2a48
453
Alex Deucher8cc1a532013-04-09 12:41:24 -0400454#define HDP_HOST_PATH_CNTL 0x2C00
Alex Deucher22c775c2013-07-23 09:41:05 -0400455#define CLOCK_GATING_DIS (1 << 23)
Alex Deucher8cc1a532013-04-09 12:41:24 -0400456#define HDP_NONSURFACE_BASE 0x2C04
457#define HDP_NONSURFACE_INFO 0x2C08
458#define HDP_NONSURFACE_SIZE 0x2C0C
459
460#define HDP_ADDR_CONFIG 0x2F48
461#define HDP_MISC_CNTL 0x2F4C
462#define HDP_FLUSH_INVALIDATE_CACHE (1 << 0)
Alex Deucher22c775c2013-07-23 09:41:05 -0400463#define HDP_MEM_POWER_LS 0x2F50
464#define HDP_LS_ENABLE (1 << 0)
465
466#define ATC_MISC_CG 0x3350
Alex Deucher8cc1a532013-04-09 12:41:24 -0400467
Alex Deuchera59781b2012-11-09 10:45:57 -0500468#define IH_RB_CNTL 0x3e00
469# define IH_RB_ENABLE (1 << 0)
470# define IH_RB_SIZE(x) ((x) << 1) /* log2 */
471# define IH_RB_FULL_DRAIN_ENABLE (1 << 6)
472# define IH_WPTR_WRITEBACK_ENABLE (1 << 8)
473# define IH_WPTR_WRITEBACK_TIMER(x) ((x) << 9) /* log2 */
474# define IH_WPTR_OVERFLOW_ENABLE (1 << 16)
475# define IH_WPTR_OVERFLOW_CLEAR (1 << 31)
476#define IH_RB_BASE 0x3e04
477#define IH_RB_RPTR 0x3e08
478#define IH_RB_WPTR 0x3e0c
479# define RB_OVERFLOW (1 << 0)
480# define WPTR_OFFSET_MASK 0x3fffc
481#define IH_RB_WPTR_ADDR_HI 0x3e10
482#define IH_RB_WPTR_ADDR_LO 0x3e14
483#define IH_CNTL 0x3e18
484# define ENABLE_INTR (1 << 0)
485# define IH_MC_SWAP(x) ((x) << 1)
486# define IH_MC_SWAP_NONE 0
487# define IH_MC_SWAP_16BIT 1
488# define IH_MC_SWAP_32BIT 2
489# define IH_MC_SWAP_64BIT 3
490# define RPTR_REARM (1 << 4)
491# define MC_WRREQ_CREDIT(x) ((x) << 15)
492# define MC_WR_CLEAN_CNT(x) ((x) << 20)
493# define MC_VMID(x) ((x) << 25)
494
Alex Deucher1c491652013-04-09 12:45:26 -0400495#define CONFIG_MEMSIZE 0x5428
496
Alex Deuchera59781b2012-11-09 10:45:57 -0500497#define INTERRUPT_CNTL 0x5468
498# define IH_DUMMY_RD_OVERRIDE (1 << 0)
499# define IH_DUMMY_RD_EN (1 << 1)
500# define IH_REQ_NONSNOOP_EN (1 << 3)
501# define GEN_IH_INT_EN (1 << 8)
502#define INTERRUPT_CNTL2 0x546c
503
Alex Deucher1c491652013-04-09 12:45:26 -0400504#define HDP_MEM_COHERENCY_FLUSH_CNTL 0x5480
505
Alex Deucher8cc1a532013-04-09 12:41:24 -0400506#define BIF_FB_EN 0x5490
507#define FB_READ_EN (1 << 0)
508#define FB_WRITE_EN (1 << 1)
509
Alex Deucher1c491652013-04-09 12:45:26 -0400510#define HDP_REG_COHERENCY_FLUSH_CNTL 0x54A0
511
Alex Deucher2cae3bc2012-07-05 11:45:40 -0400512#define GPU_HDP_FLUSH_REQ 0x54DC
513#define GPU_HDP_FLUSH_DONE 0x54E0
514#define CP0 (1 << 0)
515#define CP1 (1 << 1)
516#define CP2 (1 << 2)
517#define CP3 (1 << 3)
518#define CP4 (1 << 4)
519#define CP5 (1 << 5)
520#define CP6 (1 << 6)
521#define CP7 (1 << 7)
522#define CP8 (1 << 8)
523#define CP9 (1 << 9)
524#define SDMA0 (1 << 10)
525#define SDMA1 (1 << 11)
526
Alex Deuchercd84a272012-07-20 17:13:13 -0400527/* 0x6b04, 0x7704, 0x10304, 0x10f04, 0x11b04, 0x12704 */
528#define LB_MEMORY_CTRL 0x6b04
529#define LB_MEMORY_SIZE(x) ((x) << 0)
530#define LB_MEMORY_CONFIG(x) ((x) << 20)
531
532#define DPG_WATERMARK_MASK_CONTROL 0x6cc8
533# define LATENCY_WATERMARK_MASK(x) ((x) << 8)
534#define DPG_PIPE_LATENCY_CONTROL 0x6ccc
535# define LATENCY_LOW_WATERMARK(x) ((x) << 0)
536# define LATENCY_HIGH_WATERMARK(x) ((x) << 16)
537
Alex Deuchera59781b2012-11-09 10:45:57 -0500538/* 0x6b24, 0x7724, 0x10324, 0x10f24, 0x11b24, 0x12724 */
539#define LB_VLINE_STATUS 0x6b24
540# define VLINE_OCCURRED (1 << 0)
541# define VLINE_ACK (1 << 4)
542# define VLINE_STAT (1 << 12)
543# define VLINE_INTERRUPT (1 << 16)
544# define VLINE_INTERRUPT_TYPE (1 << 17)
545/* 0x6b2c, 0x772c, 0x1032c, 0x10f2c, 0x11b2c, 0x1272c */
546#define LB_VBLANK_STATUS 0x6b2c
547# define VBLANK_OCCURRED (1 << 0)
548# define VBLANK_ACK (1 << 4)
549# define VBLANK_STAT (1 << 12)
550# define VBLANK_INTERRUPT (1 << 16)
551# define VBLANK_INTERRUPT_TYPE (1 << 17)
552
553/* 0x6b20, 0x7720, 0x10320, 0x10f20, 0x11b20, 0x12720 */
554#define LB_INTERRUPT_MASK 0x6b20
555# define VBLANK_INTERRUPT_MASK (1 << 0)
556# define VLINE_INTERRUPT_MASK (1 << 4)
557# define VLINE2_INTERRUPT_MASK (1 << 8)
558
559#define DISP_INTERRUPT_STATUS 0x60f4
560# define LB_D1_VLINE_INTERRUPT (1 << 2)
561# define LB_D1_VBLANK_INTERRUPT (1 << 3)
562# define DC_HPD1_INTERRUPT (1 << 17)
563# define DC_HPD1_RX_INTERRUPT (1 << 18)
564# define DACA_AUTODETECT_INTERRUPT (1 << 22)
565# define DACB_AUTODETECT_INTERRUPT (1 << 23)
566# define DC_I2C_SW_DONE_INTERRUPT (1 << 24)
567# define DC_I2C_HW_DONE_INTERRUPT (1 << 25)
568#define DISP_INTERRUPT_STATUS_CONTINUE 0x60f8
569# define LB_D2_VLINE_INTERRUPT (1 << 2)
570# define LB_D2_VBLANK_INTERRUPT (1 << 3)
571# define DC_HPD2_INTERRUPT (1 << 17)
572# define DC_HPD2_RX_INTERRUPT (1 << 18)
573# define DISP_TIMER_INTERRUPT (1 << 24)
574#define DISP_INTERRUPT_STATUS_CONTINUE2 0x60fc
575# define LB_D3_VLINE_INTERRUPT (1 << 2)
576# define LB_D3_VBLANK_INTERRUPT (1 << 3)
577# define DC_HPD3_INTERRUPT (1 << 17)
578# define DC_HPD3_RX_INTERRUPT (1 << 18)
579#define DISP_INTERRUPT_STATUS_CONTINUE3 0x6100
580# define LB_D4_VLINE_INTERRUPT (1 << 2)
581# define LB_D4_VBLANK_INTERRUPT (1 << 3)
582# define DC_HPD4_INTERRUPT (1 << 17)
583# define DC_HPD4_RX_INTERRUPT (1 << 18)
584#define DISP_INTERRUPT_STATUS_CONTINUE4 0x614c
585# define LB_D5_VLINE_INTERRUPT (1 << 2)
586# define LB_D5_VBLANK_INTERRUPT (1 << 3)
587# define DC_HPD5_INTERRUPT (1 << 17)
588# define DC_HPD5_RX_INTERRUPT (1 << 18)
589#define DISP_INTERRUPT_STATUS_CONTINUE5 0x6150
590# define LB_D6_VLINE_INTERRUPT (1 << 2)
591# define LB_D6_VBLANK_INTERRUPT (1 << 3)
592# define DC_HPD6_INTERRUPT (1 << 17)
593# define DC_HPD6_RX_INTERRUPT (1 << 18)
594#define DISP_INTERRUPT_STATUS_CONTINUE6 0x6780
595
596#define DAC_AUTODETECT_INT_CONTROL 0x67c8
597
598#define DC_HPD1_INT_STATUS 0x601c
599#define DC_HPD2_INT_STATUS 0x6028
600#define DC_HPD3_INT_STATUS 0x6034
601#define DC_HPD4_INT_STATUS 0x6040
602#define DC_HPD5_INT_STATUS 0x604c
603#define DC_HPD6_INT_STATUS 0x6058
604# define DC_HPDx_INT_STATUS (1 << 0)
605# define DC_HPDx_SENSE (1 << 1)
606# define DC_HPDx_SENSE_DELAYED (1 << 4)
607# define DC_HPDx_RX_INT_STATUS (1 << 8)
608
609#define DC_HPD1_INT_CONTROL 0x6020
610#define DC_HPD2_INT_CONTROL 0x602c
611#define DC_HPD3_INT_CONTROL 0x6038
612#define DC_HPD4_INT_CONTROL 0x6044
613#define DC_HPD5_INT_CONTROL 0x6050
614#define DC_HPD6_INT_CONTROL 0x605c
615# define DC_HPDx_INT_ACK (1 << 0)
616# define DC_HPDx_INT_POLARITY (1 << 8)
617# define DC_HPDx_INT_EN (1 << 16)
618# define DC_HPDx_RX_INT_ACK (1 << 20)
619# define DC_HPDx_RX_INT_EN (1 << 24)
620
621#define DC_HPD1_CONTROL 0x6024
622#define DC_HPD2_CONTROL 0x6030
623#define DC_HPD3_CONTROL 0x603c
624#define DC_HPD4_CONTROL 0x6048
625#define DC_HPD5_CONTROL 0x6054
626#define DC_HPD6_CONTROL 0x6060
627# define DC_HPDx_CONNECTION_TIMER(x) ((x) << 0)
628# define DC_HPDx_RX_INT_TIMER(x) ((x) << 16)
629# define DC_HPDx_EN (1 << 28)
630
Alex Deucher8cc1a532013-04-09 12:41:24 -0400631#define GRBM_CNTL 0x8000
632#define GRBM_READ_TIMEOUT(x) ((x) << 0)
633
Alex Deucher6f2043c2013-04-09 12:43:41 -0400634#define GRBM_STATUS2 0x8008
635#define ME0PIPE1_CMDFIFO_AVAIL_MASK 0x0000000F
636#define ME0PIPE1_CF_RQ_PENDING (1 << 4)
637#define ME0PIPE1_PF_RQ_PENDING (1 << 5)
638#define ME1PIPE0_RQ_PENDING (1 << 6)
639#define ME1PIPE1_RQ_PENDING (1 << 7)
640#define ME1PIPE2_RQ_PENDING (1 << 8)
641#define ME1PIPE3_RQ_PENDING (1 << 9)
642#define ME2PIPE0_RQ_PENDING (1 << 10)
643#define ME2PIPE1_RQ_PENDING (1 << 11)
644#define ME2PIPE2_RQ_PENDING (1 << 12)
645#define ME2PIPE3_RQ_PENDING (1 << 13)
646#define RLC_RQ_PENDING (1 << 14)
647#define RLC_BUSY (1 << 24)
648#define TC_BUSY (1 << 25)
649#define CPF_BUSY (1 << 28)
650#define CPC_BUSY (1 << 29)
651#define CPG_BUSY (1 << 30)
652
653#define GRBM_STATUS 0x8010
654#define ME0PIPE0_CMDFIFO_AVAIL_MASK 0x0000000F
655#define SRBM_RQ_PENDING (1 << 5)
656#define ME0PIPE0_CF_RQ_PENDING (1 << 7)
657#define ME0PIPE0_PF_RQ_PENDING (1 << 8)
658#define GDS_DMA_RQ_PENDING (1 << 9)
659#define DB_CLEAN (1 << 12)
660#define CB_CLEAN (1 << 13)
661#define TA_BUSY (1 << 14)
662#define GDS_BUSY (1 << 15)
663#define WD_BUSY_NO_DMA (1 << 16)
664#define VGT_BUSY (1 << 17)
665#define IA_BUSY_NO_DMA (1 << 18)
666#define IA_BUSY (1 << 19)
667#define SX_BUSY (1 << 20)
668#define WD_BUSY (1 << 21)
669#define SPI_BUSY (1 << 22)
670#define BCI_BUSY (1 << 23)
671#define SC_BUSY (1 << 24)
672#define PA_BUSY (1 << 25)
673#define DB_BUSY (1 << 26)
674#define CP_COHERENCY_BUSY (1 << 28)
675#define CP_BUSY (1 << 29)
676#define CB_BUSY (1 << 30)
677#define GUI_ACTIVE (1 << 31)
678#define GRBM_STATUS_SE0 0x8014
679#define GRBM_STATUS_SE1 0x8018
680#define GRBM_STATUS_SE2 0x8038
681#define GRBM_STATUS_SE3 0x803C
682#define SE_DB_CLEAN (1 << 1)
683#define SE_CB_CLEAN (1 << 2)
684#define SE_BCI_BUSY (1 << 22)
685#define SE_VGT_BUSY (1 << 23)
686#define SE_PA_BUSY (1 << 24)
687#define SE_TA_BUSY (1 << 25)
688#define SE_SX_BUSY (1 << 26)
689#define SE_SPI_BUSY (1 << 27)
690#define SE_SC_BUSY (1 << 29)
691#define SE_DB_BUSY (1 << 30)
692#define SE_CB_BUSY (1 << 31)
693
694#define GRBM_SOFT_RESET 0x8020
695#define SOFT_RESET_CP (1 << 0) /* All CP blocks */
696#define SOFT_RESET_RLC (1 << 2) /* RLC */
697#define SOFT_RESET_GFX (1 << 16) /* GFX */
698#define SOFT_RESET_CPF (1 << 17) /* CP fetcher shared by gfx and compute */
699#define SOFT_RESET_CPC (1 << 18) /* CP Compute (MEC1/2) */
700#define SOFT_RESET_CPG (1 << 19) /* CP GFX (PFP, ME, CE) */
701
Alex Deuchera59781b2012-11-09 10:45:57 -0500702#define GRBM_INT_CNTL 0x8060
703# define RDERR_INT_ENABLE (1 << 0)
704# define GUI_IDLE_INT_ENABLE (1 << 19)
705
Alex Deucher963e81f2013-06-26 17:37:11 -0400706#define CP_CPC_STATUS 0x8210
707#define CP_CPC_BUSY_STAT 0x8214
708#define CP_CPC_STALLED_STAT1 0x8218
709#define CP_CPF_STATUS 0x821c
710#define CP_CPF_BUSY_STAT 0x8220
711#define CP_CPF_STALLED_STAT1 0x8224
712
Alex Deucher6f2043c2013-04-09 12:43:41 -0400713#define CP_MEC_CNTL 0x8234
714#define MEC_ME2_HALT (1 << 28)
715#define MEC_ME1_HALT (1 << 30)
716
Alex Deucher841cf442012-12-18 21:47:44 -0500717#define CP_MEC_CNTL 0x8234
718#define MEC_ME2_HALT (1 << 28)
719#define MEC_ME1_HALT (1 << 30)
720
Alex Deucher963e81f2013-06-26 17:37:11 -0400721#define CP_STALLED_STAT3 0x8670
722#define CP_STALLED_STAT1 0x8674
723#define CP_STALLED_STAT2 0x8678
724
725#define CP_STAT 0x8680
726
Alex Deucher6f2043c2013-04-09 12:43:41 -0400727#define CP_ME_CNTL 0x86D8
728#define CP_CE_HALT (1 << 24)
729#define CP_PFP_HALT (1 << 26)
730#define CP_ME_HALT (1 << 28)
731
Alex Deucher841cf442012-12-18 21:47:44 -0500732#define CP_RB0_RPTR 0x8700
733#define CP_RB_WPTR_DELAY 0x8704
Alex Deucher22c775c2013-07-23 09:41:05 -0400734#define CP_RB_WPTR_POLL_CNTL 0x8708
735#define IDLE_POLL_COUNT(x) ((x) << 16)
736#define IDLE_POLL_COUNT_MASK (0xffff << 16)
Alex Deucher841cf442012-12-18 21:47:44 -0500737
Alex Deucher8cc1a532013-04-09 12:41:24 -0400738#define CP_MEQ_THRESHOLDS 0x8764
739#define MEQ1_START(x) ((x) << 0)
740#define MEQ2_START(x) ((x) << 8)
741
742#define VGT_VTX_VECT_EJECT_REG 0x88B0
743
744#define VGT_CACHE_INVALIDATION 0x88C4
745#define CACHE_INVALIDATION(x) ((x) << 0)
746#define VC_ONLY 0
747#define TC_ONLY 1
748#define VC_AND_TC 2
749#define AUTO_INVLD_EN(x) ((x) << 6)
750#define NO_AUTO 0
751#define ES_AUTO 1
752#define GS_AUTO 2
753#define ES_AND_GS_AUTO 3
754
755#define VGT_GS_VERTEX_REUSE 0x88D4
756
757#define CC_GC_SHADER_ARRAY_CONFIG 0x89bc
758#define INACTIVE_CUS_MASK 0xFFFF0000
759#define INACTIVE_CUS_SHIFT 16
760#define GC_USER_SHADER_ARRAY_CONFIG 0x89c0
761
762#define PA_CL_ENHANCE 0x8A14
763#define CLIP_VTX_REORDER_ENA (1 << 0)
764#define NUM_CLIP_SEQ(x) ((x) << 1)
765
766#define PA_SC_FORCE_EOV_MAX_CNTS 0x8B24
767#define FORCE_EOV_MAX_CLK_CNT(x) ((x) << 0)
768#define FORCE_EOV_MAX_REZ_CNT(x) ((x) << 16)
769
770#define PA_SC_FIFO_SIZE 0x8BCC
771#define SC_FRONTEND_PRIM_FIFO_SIZE(x) ((x) << 0)
772#define SC_BACKEND_PRIM_FIFO_SIZE(x) ((x) << 6)
773#define SC_HIZ_TILE_FIFO_SIZE(x) ((x) << 15)
774#define SC_EARLYZ_TILE_FIFO_SIZE(x) ((x) << 23)
775
776#define PA_SC_ENHANCE 0x8BF0
777#define ENABLE_PA_SC_OUT_OF_ORDER (1 << 0)
778#define DISABLE_PA_SC_GUIDANCE (1 << 13)
779
780#define SQ_CONFIG 0x8C00
781
Alex Deucher1c491652013-04-09 12:45:26 -0400782#define SH_MEM_BASES 0x8C28
783/* if PTR32, these are the bases for scratch and lds */
784#define PRIVATE_BASE(x) ((x) << 0) /* scratch */
785#define SHARED_BASE(x) ((x) << 16) /* LDS */
786#define SH_MEM_APE1_BASE 0x8C2C
787/* if PTR32, this is the base location of GPUVM */
788#define SH_MEM_APE1_LIMIT 0x8C30
789/* if PTR32, this is the upper limit of GPUVM */
790#define SH_MEM_CONFIG 0x8C34
791#define PTR32 (1 << 0)
792#define ALIGNMENT_MODE(x) ((x) << 2)
793#define SH_MEM_ALIGNMENT_MODE_DWORD 0
794#define SH_MEM_ALIGNMENT_MODE_DWORD_STRICT 1
795#define SH_MEM_ALIGNMENT_MODE_STRICT 2
796#define SH_MEM_ALIGNMENT_MODE_UNALIGNED 3
797#define DEFAULT_MTYPE(x) ((x) << 4)
798#define APE1_MTYPE(x) ((x) << 7)
799
Alex Deucher8cc1a532013-04-09 12:41:24 -0400800#define SX_DEBUG_1 0x9060
801
802#define SPI_CONFIG_CNTL 0x9100
803
804#define SPI_CONFIG_CNTL_1 0x913C
805#define VTX_DONE_DELAY(x) ((x) << 0)
806#define INTERP_ONE_PRIM_PER_ROW (1 << 4)
807
808#define TA_CNTL_AUX 0x9508
809
810#define DB_DEBUG 0x9830
811#define DB_DEBUG2 0x9834
812#define DB_DEBUG3 0x9838
813
814#define CC_RB_BACKEND_DISABLE 0x98F4
815#define BACKEND_DISABLE(x) ((x) << 16)
816#define GB_ADDR_CONFIG 0x98F8
817#define NUM_PIPES(x) ((x) << 0)
818#define NUM_PIPES_MASK 0x00000007
819#define NUM_PIPES_SHIFT 0
820#define PIPE_INTERLEAVE_SIZE(x) ((x) << 4)
821#define PIPE_INTERLEAVE_SIZE_MASK 0x00000070
822#define PIPE_INTERLEAVE_SIZE_SHIFT 4
823#define NUM_SHADER_ENGINES(x) ((x) << 12)
824#define NUM_SHADER_ENGINES_MASK 0x00003000
825#define NUM_SHADER_ENGINES_SHIFT 12
826#define SHADER_ENGINE_TILE_SIZE(x) ((x) << 16)
827#define SHADER_ENGINE_TILE_SIZE_MASK 0x00070000
828#define SHADER_ENGINE_TILE_SIZE_SHIFT 16
829#define ROW_SIZE(x) ((x) << 28)
830#define ROW_SIZE_MASK 0x30000000
831#define ROW_SIZE_SHIFT 28
832
833#define GB_TILE_MODE0 0x9910
834# define ARRAY_MODE(x) ((x) << 2)
835# define ARRAY_LINEAR_GENERAL 0
836# define ARRAY_LINEAR_ALIGNED 1
837# define ARRAY_1D_TILED_THIN1 2
838# define ARRAY_2D_TILED_THIN1 4
839# define ARRAY_PRT_TILED_THIN1 5
840# define ARRAY_PRT_2D_TILED_THIN1 6
841# define PIPE_CONFIG(x) ((x) << 6)
842# define ADDR_SURF_P2 0
843# define ADDR_SURF_P4_8x16 4
844# define ADDR_SURF_P4_16x16 5
845# define ADDR_SURF_P4_16x32 6
846# define ADDR_SURF_P4_32x32 7
847# define ADDR_SURF_P8_16x16_8x16 8
848# define ADDR_SURF_P8_16x32_8x16 9
849# define ADDR_SURF_P8_32x32_8x16 10
850# define ADDR_SURF_P8_16x32_16x16 11
851# define ADDR_SURF_P8_32x32_16x16 12
852# define ADDR_SURF_P8_32x32_16x32 13
853# define ADDR_SURF_P8_32x64_32x32 14
854# define TILE_SPLIT(x) ((x) << 11)
855# define ADDR_SURF_TILE_SPLIT_64B 0
856# define ADDR_SURF_TILE_SPLIT_128B 1
857# define ADDR_SURF_TILE_SPLIT_256B 2
858# define ADDR_SURF_TILE_SPLIT_512B 3
859# define ADDR_SURF_TILE_SPLIT_1KB 4
860# define ADDR_SURF_TILE_SPLIT_2KB 5
861# define ADDR_SURF_TILE_SPLIT_4KB 6
862# define MICRO_TILE_MODE_NEW(x) ((x) << 22)
863# define ADDR_SURF_DISPLAY_MICRO_TILING 0
864# define ADDR_SURF_THIN_MICRO_TILING 1
865# define ADDR_SURF_DEPTH_MICRO_TILING 2
866# define ADDR_SURF_ROTATED_MICRO_TILING 3
867# define SAMPLE_SPLIT(x) ((x) << 25)
868# define ADDR_SURF_SAMPLE_SPLIT_1 0
869# define ADDR_SURF_SAMPLE_SPLIT_2 1
870# define ADDR_SURF_SAMPLE_SPLIT_4 2
871# define ADDR_SURF_SAMPLE_SPLIT_8 3
872
873#define GB_MACROTILE_MODE0 0x9990
874# define BANK_WIDTH(x) ((x) << 0)
875# define ADDR_SURF_BANK_WIDTH_1 0
876# define ADDR_SURF_BANK_WIDTH_2 1
877# define ADDR_SURF_BANK_WIDTH_4 2
878# define ADDR_SURF_BANK_WIDTH_8 3
879# define BANK_HEIGHT(x) ((x) << 2)
880# define ADDR_SURF_BANK_HEIGHT_1 0
881# define ADDR_SURF_BANK_HEIGHT_2 1
882# define ADDR_SURF_BANK_HEIGHT_4 2
883# define ADDR_SURF_BANK_HEIGHT_8 3
884# define MACRO_TILE_ASPECT(x) ((x) << 4)
885# define ADDR_SURF_MACRO_ASPECT_1 0
886# define ADDR_SURF_MACRO_ASPECT_2 1
887# define ADDR_SURF_MACRO_ASPECT_4 2
888# define ADDR_SURF_MACRO_ASPECT_8 3
889# define NUM_BANKS(x) ((x) << 6)
890# define ADDR_SURF_2_BANK 0
891# define ADDR_SURF_4_BANK 1
892# define ADDR_SURF_8_BANK 2
893# define ADDR_SURF_16_BANK 3
894
895#define CB_HW_CONTROL 0x9A10
896
897#define GC_USER_RB_BACKEND_DISABLE 0x9B7C
898#define BACKEND_DISABLE_MASK 0x00FF0000
899#define BACKEND_DISABLE_SHIFT 16
900
901#define TCP_CHAN_STEER_LO 0xac0c
902#define TCP_CHAN_STEER_HI 0xac10
903
Alex Deucher1c491652013-04-09 12:45:26 -0400904#define TC_CFG_L1_LOAD_POLICY0 0xAC68
905#define TC_CFG_L1_LOAD_POLICY1 0xAC6C
906#define TC_CFG_L1_STORE_POLICY 0xAC70
907#define TC_CFG_L2_LOAD_POLICY0 0xAC74
908#define TC_CFG_L2_LOAD_POLICY1 0xAC78
909#define TC_CFG_L2_STORE_POLICY0 0xAC7C
910#define TC_CFG_L2_STORE_POLICY1 0xAC80
911#define TC_CFG_L2_ATOMIC_POLICY 0xAC84
912#define TC_CFG_L1_VOLATILE 0xAC88
913#define TC_CFG_L2_VOLATILE 0xAC8C
914
Alex Deucher841cf442012-12-18 21:47:44 -0500915#define CP_RB0_BASE 0xC100
916#define CP_RB0_CNTL 0xC104
917#define RB_BUFSZ(x) ((x) << 0)
918#define RB_BLKSZ(x) ((x) << 8)
919#define BUF_SWAP_32BIT (2 << 16)
920#define RB_NO_UPDATE (1 << 27)
921#define RB_RPTR_WR_ENA (1 << 31)
922
923#define CP_RB0_RPTR_ADDR 0xC10C
924#define RB_RPTR_SWAP_32BIT (2 << 0)
925#define CP_RB0_RPTR_ADDR_HI 0xC110
926#define CP_RB0_WPTR 0xC114
927
928#define CP_DEVICE_ID 0xC12C
929#define CP_ENDIAN_SWAP 0xC140
930#define CP_RB_VMID 0xC144
931
932#define CP_PFP_UCODE_ADDR 0xC150
933#define CP_PFP_UCODE_DATA 0xC154
934#define CP_ME_RAM_RADDR 0xC158
935#define CP_ME_RAM_WADDR 0xC15C
936#define CP_ME_RAM_DATA 0xC160
937
938#define CP_CE_UCODE_ADDR 0xC168
939#define CP_CE_UCODE_DATA 0xC16C
940#define CP_MEC_ME1_UCODE_ADDR 0xC170
941#define CP_MEC_ME1_UCODE_DATA 0xC174
942#define CP_MEC_ME2_UCODE_ADDR 0xC178
943#define CP_MEC_ME2_UCODE_DATA 0xC17C
944
Alex Deucherf6796ca2012-11-09 10:44:08 -0500945#define CP_INT_CNTL_RING0 0xC1A8
946# define CNTX_BUSY_INT_ENABLE (1 << 19)
947# define CNTX_EMPTY_INT_ENABLE (1 << 20)
948# define PRIV_INSTR_INT_ENABLE (1 << 22)
949# define PRIV_REG_INT_ENABLE (1 << 23)
950# define TIME_STAMP_INT_ENABLE (1 << 26)
951# define CP_RINGID2_INT_ENABLE (1 << 29)
952# define CP_RINGID1_INT_ENABLE (1 << 30)
953# define CP_RINGID0_INT_ENABLE (1 << 31)
954
Alex Deuchera59781b2012-11-09 10:45:57 -0500955#define CP_INT_STATUS_RING0 0xC1B4
956# define PRIV_INSTR_INT_STAT (1 << 22)
957# define PRIV_REG_INT_STAT (1 << 23)
958# define TIME_STAMP_INT_STAT (1 << 26)
959# define CP_RINGID2_INT_STAT (1 << 29)
960# define CP_RINGID1_INT_STAT (1 << 30)
961# define CP_RINGID0_INT_STAT (1 << 31)
962
Alex Deucher22c775c2013-07-23 09:41:05 -0400963#define CP_MEM_SLP_CNTL 0xC1E4
964# define CP_MEM_LS_EN (1 << 0)
965
Alex Deucher963e81f2013-06-26 17:37:11 -0400966#define CP_CPF_DEBUG 0xC200
967
968#define CP_PQ_WPTR_POLL_CNTL 0xC20C
969#define WPTR_POLL_EN (1 << 31)
970
Alex Deuchera59781b2012-11-09 10:45:57 -0500971#define CP_ME1_PIPE0_INT_CNTL 0xC214
972#define CP_ME1_PIPE1_INT_CNTL 0xC218
973#define CP_ME1_PIPE2_INT_CNTL 0xC21C
974#define CP_ME1_PIPE3_INT_CNTL 0xC220
975#define CP_ME2_PIPE0_INT_CNTL 0xC224
976#define CP_ME2_PIPE1_INT_CNTL 0xC228
977#define CP_ME2_PIPE2_INT_CNTL 0xC22C
978#define CP_ME2_PIPE3_INT_CNTL 0xC230
979# define DEQUEUE_REQUEST_INT_ENABLE (1 << 13)
980# define WRM_POLL_TIMEOUT_INT_ENABLE (1 << 17)
981# define PRIV_REG_INT_ENABLE (1 << 23)
982# define TIME_STAMP_INT_ENABLE (1 << 26)
983# define GENERIC2_INT_ENABLE (1 << 29)
984# define GENERIC1_INT_ENABLE (1 << 30)
985# define GENERIC0_INT_ENABLE (1 << 31)
986#define CP_ME1_PIPE0_INT_STATUS 0xC214
987#define CP_ME1_PIPE1_INT_STATUS 0xC218
988#define CP_ME1_PIPE2_INT_STATUS 0xC21C
989#define CP_ME1_PIPE3_INT_STATUS 0xC220
990#define CP_ME2_PIPE0_INT_STATUS 0xC224
991#define CP_ME2_PIPE1_INT_STATUS 0xC228
992#define CP_ME2_PIPE2_INT_STATUS 0xC22C
993#define CP_ME2_PIPE3_INT_STATUS 0xC230
994# define DEQUEUE_REQUEST_INT_STATUS (1 << 13)
995# define WRM_POLL_TIMEOUT_INT_STATUS (1 << 17)
996# define PRIV_REG_INT_STATUS (1 << 23)
997# define TIME_STAMP_INT_STATUS (1 << 26)
998# define GENERIC2_INT_STATUS (1 << 29)
999# define GENERIC1_INT_STATUS (1 << 30)
1000# define GENERIC0_INT_STATUS (1 << 31)
1001
Alex Deucher841cf442012-12-18 21:47:44 -05001002#define CP_MAX_CONTEXT 0xC2B8
1003
1004#define CP_RB0_BASE_HI 0xC2C4
1005
Alex Deucherf6796ca2012-11-09 10:44:08 -05001006#define RLC_CNTL 0xC300
1007# define RLC_ENABLE (1 << 0)
1008
1009#define RLC_MC_CNTL 0xC30C
1010
Alex Deucher22c775c2013-07-23 09:41:05 -04001011#define RLC_MEM_SLP_CNTL 0xC318
1012# define RLC_MEM_LS_EN (1 << 0)
1013
Alex Deucherf6796ca2012-11-09 10:44:08 -05001014#define RLC_LB_CNTR_MAX 0xC348
1015
1016#define RLC_LB_CNTL 0xC364
Alex Deucher866d83d2013-04-15 17:13:29 -04001017# define LOAD_BALANCE_ENABLE (1 << 0)
Alex Deucherf6796ca2012-11-09 10:44:08 -05001018
1019#define RLC_LB_CNTR_INIT 0xC36C
1020
1021#define RLC_SAVE_AND_RESTORE_BASE 0xC374
Alex Deucher22c775c2013-07-23 09:41:05 -04001022#define RLC_DRIVER_DMA_STATUS 0xC378 /* dGPU */
1023#define RLC_CP_TABLE_RESTORE 0xC378 /* APU */
1024#define RLC_PG_DELAY_2 0xC37C
Alex Deucherf6796ca2012-11-09 10:44:08 -05001025
1026#define RLC_GPM_UCODE_ADDR 0xC388
1027#define RLC_GPM_UCODE_DATA 0xC38C
Alex Deucher44fa3462012-12-18 22:17:00 -05001028#define RLC_GPU_CLOCK_COUNT_LSB 0xC390
1029#define RLC_GPU_CLOCK_COUNT_MSB 0xC394
1030#define RLC_CAPTURE_GPU_CLOCK_COUNT 0xC398
Alex Deucherf6796ca2012-11-09 10:44:08 -05001031#define RLC_UCODE_CNTL 0xC39C
1032
Alex Deucher22c775c2013-07-23 09:41:05 -04001033#define RLC_GPM_STAT 0xC400
1034# define RLC_GPM_BUSY (1 << 0)
Alex Deuchera412fce2013-04-22 20:23:31 -04001035# define GFX_POWER_STATUS (1 << 1)
1036# define GFX_CLOCK_STATUS (1 << 2)
Alex Deucher22c775c2013-07-23 09:41:05 -04001037
1038#define RLC_PG_CNTL 0xC40C
1039# define GFX_PG_ENABLE (1 << 0)
1040# define GFX_PG_SRC (1 << 1)
1041# define DYN_PER_CU_PG_ENABLE (1 << 2)
1042# define STATIC_PER_CU_PG_ENABLE (1 << 3)
1043# define DISABLE_GDS_PG (1 << 13)
1044# define DISABLE_CP_PG (1 << 15)
1045# define SMU_CLK_SLOWDOWN_ON_PU_ENABLE (1 << 17)
1046# define SMU_CLK_SLOWDOWN_ON_PD_ENABLE (1 << 18)
1047
1048#define RLC_CGTT_MGCG_OVERRIDE 0xC420
Alex Deucherf6796ca2012-11-09 10:44:08 -05001049#define RLC_CGCG_CGLS_CTRL 0xC424
Alex Deucher22c775c2013-07-23 09:41:05 -04001050# define CGCG_EN (1 << 0)
1051# define CGLS_EN (1 << 1)
1052
1053#define RLC_PG_DELAY 0xC434
Alex Deucherf6796ca2012-11-09 10:44:08 -05001054
1055#define RLC_LB_INIT_CU_MASK 0xC43C
1056
1057#define RLC_LB_PARAMS 0xC444
1058
Alex Deucher22c775c2013-07-23 09:41:05 -04001059#define RLC_PG_AO_CU_MASK 0xC44C
1060
1061#define RLC_MAX_PG_CU 0xC450
1062# define MAX_PU_CU(x) ((x) << 0)
1063# define MAX_PU_CU_MASK (0xff << 0)
1064#define RLC_AUTO_PG_CTRL 0xC454
1065# define AUTO_PG_EN (1 << 0)
1066# define GRBM_REG_SGIT(x) ((x) << 3)
1067# define GRBM_REG_SGIT_MASK (0xffff << 3)
1068
1069#define RLC_SERDES_WR_CU_MASTER_MASK 0xC474
1070#define RLC_SERDES_WR_NONCU_MASTER_MASK 0xC478
1071#define RLC_SERDES_WR_CTRL 0xC47C
1072#define BPM_ADDR(x) ((x) << 0)
1073#define BPM_ADDR_MASK (0xff << 0)
1074#define CGLS_ENABLE (1 << 16)
1075#define CGCG_OVERRIDE_0 (1 << 20)
1076#define MGCG_OVERRIDE_0 (1 << 22)
1077#define MGCG_OVERRIDE_1 (1 << 23)
1078
Alex Deucherf6796ca2012-11-09 10:44:08 -05001079#define RLC_SERDES_CU_MASTER_BUSY 0xC484
1080#define RLC_SERDES_NONCU_MASTER_BUSY 0xC488
1081# define SE_MASTER_BUSY_MASK 0x0000ffff
1082# define GC_MASTER_BUSY (1 << 16)
1083# define TC0_MASTER_BUSY (1 << 17)
1084# define TC1_MASTER_BUSY (1 << 18)
1085
1086#define RLC_GPM_SCRATCH_ADDR 0xC4B0
1087#define RLC_GPM_SCRATCH_DATA 0xC4B4
1088
Alex Deuchera412fce2013-04-22 20:23:31 -04001089#define RLC_GPR_REG2 0xC4E8
1090#define REQ 0x00000001
1091#define MESSAGE(x) ((x) << 1)
1092#define MESSAGE_MASK 0x0000001e
1093#define MSG_ENTER_RLC_SAFE_MODE 1
1094#define MSG_EXIT_RLC_SAFE_MODE 0
1095
Alex Deucher963e81f2013-06-26 17:37:11 -04001096#define CP_HPD_EOP_BASE_ADDR 0xC904
1097#define CP_HPD_EOP_BASE_ADDR_HI 0xC908
1098#define CP_HPD_EOP_VMID 0xC90C
1099#define CP_HPD_EOP_CONTROL 0xC910
1100#define EOP_SIZE(x) ((x) << 0)
1101#define EOP_SIZE_MASK (0x3f << 0)
1102#define CP_MQD_BASE_ADDR 0xC914
1103#define CP_MQD_BASE_ADDR_HI 0xC918
1104#define CP_HQD_ACTIVE 0xC91C
1105#define CP_HQD_VMID 0xC920
1106
1107#define CP_HQD_PQ_BASE 0xC934
1108#define CP_HQD_PQ_BASE_HI 0xC938
1109#define CP_HQD_PQ_RPTR 0xC93C
1110#define CP_HQD_PQ_RPTR_REPORT_ADDR 0xC940
1111#define CP_HQD_PQ_RPTR_REPORT_ADDR_HI 0xC944
1112#define CP_HQD_PQ_WPTR_POLL_ADDR 0xC948
1113#define CP_HQD_PQ_WPTR_POLL_ADDR_HI 0xC94C
1114#define CP_HQD_PQ_DOORBELL_CONTROL 0xC950
1115#define DOORBELL_OFFSET(x) ((x) << 2)
1116#define DOORBELL_OFFSET_MASK (0x1fffff << 2)
1117#define DOORBELL_SOURCE (1 << 28)
1118#define DOORBELL_SCHD_HIT (1 << 29)
1119#define DOORBELL_EN (1 << 30)
1120#define DOORBELL_HIT (1 << 31)
1121#define CP_HQD_PQ_WPTR 0xC954
1122#define CP_HQD_PQ_CONTROL 0xC958
1123#define QUEUE_SIZE(x) ((x) << 0)
1124#define QUEUE_SIZE_MASK (0x3f << 0)
1125#define RPTR_BLOCK_SIZE(x) ((x) << 8)
1126#define RPTR_BLOCK_SIZE_MASK (0x3f << 8)
1127#define PQ_VOLATILE (1 << 26)
1128#define NO_UPDATE_RPTR (1 << 27)
1129#define UNORD_DISPATCH (1 << 28)
1130#define ROQ_PQ_IB_FLIP (1 << 29)
1131#define PRIV_STATE (1 << 30)
1132#define KMD_QUEUE (1 << 31)
1133
1134#define CP_HQD_DEQUEUE_REQUEST 0xC974
1135
1136#define CP_MQD_CONTROL 0xC99C
1137#define MQD_VMID(x) ((x) << 0)
1138#define MQD_VMID_MASK (0xf << 0)
1139
Alex Deucher22c775c2013-07-23 09:41:05 -04001140#define DB_RENDER_CONTROL 0x28000
1141
Alex Deucher8cc1a532013-04-09 12:41:24 -04001142#define PA_SC_RASTER_CONFIG 0x28350
1143# define RASTER_CONFIG_RB_MAP_0 0
1144# define RASTER_CONFIG_RB_MAP_1 1
1145# define RASTER_CONFIG_RB_MAP_2 2
1146# define RASTER_CONFIG_RB_MAP_3 3
1147
Alex Deucher2cae3bc2012-07-05 11:45:40 -04001148#define VGT_EVENT_INITIATOR 0x28a90
1149# define SAMPLE_STREAMOUTSTATS1 (1 << 0)
1150# define SAMPLE_STREAMOUTSTATS2 (2 << 0)
1151# define SAMPLE_STREAMOUTSTATS3 (3 << 0)
1152# define CACHE_FLUSH_TS (4 << 0)
1153# define CACHE_FLUSH (6 << 0)
1154# define CS_PARTIAL_FLUSH (7 << 0)
1155# define VGT_STREAMOUT_RESET (10 << 0)
1156# define END_OF_PIPE_INCR_DE (11 << 0)
1157# define END_OF_PIPE_IB_END (12 << 0)
1158# define RST_PIX_CNT (13 << 0)
1159# define VS_PARTIAL_FLUSH (15 << 0)
1160# define PS_PARTIAL_FLUSH (16 << 0)
1161# define CACHE_FLUSH_AND_INV_TS_EVENT (20 << 0)
1162# define ZPASS_DONE (21 << 0)
1163# define CACHE_FLUSH_AND_INV_EVENT (22 << 0)
1164# define PERFCOUNTER_START (23 << 0)
1165# define PERFCOUNTER_STOP (24 << 0)
1166# define PIPELINESTAT_START (25 << 0)
1167# define PIPELINESTAT_STOP (26 << 0)
1168# define PERFCOUNTER_SAMPLE (27 << 0)
1169# define SAMPLE_PIPELINESTAT (30 << 0)
1170# define SO_VGT_STREAMOUT_FLUSH (31 << 0)
1171# define SAMPLE_STREAMOUTSTATS (32 << 0)
1172# define RESET_VTX_CNT (33 << 0)
1173# define VGT_FLUSH (36 << 0)
1174# define BOTTOM_OF_PIPE_TS (40 << 0)
1175# define DB_CACHE_FLUSH_AND_INV (42 << 0)
1176# define FLUSH_AND_INV_DB_DATA_TS (43 << 0)
1177# define FLUSH_AND_INV_DB_META (44 << 0)
1178# define FLUSH_AND_INV_CB_DATA_TS (45 << 0)
1179# define FLUSH_AND_INV_CB_META (46 << 0)
1180# define CS_DONE (47 << 0)
1181# define PS_DONE (48 << 0)
1182# define FLUSH_AND_INV_CB_PIXEL_DATA (49 << 0)
1183# define THREAD_TRACE_START (51 << 0)
1184# define THREAD_TRACE_STOP (52 << 0)
1185# define THREAD_TRACE_FLUSH (54 << 0)
1186# define THREAD_TRACE_FINISH (55 << 0)
1187# define PIXEL_PIPE_STAT_CONTROL (56 << 0)
1188# define PIXEL_PIPE_STAT_DUMP (57 << 0)
1189# define PIXEL_PIPE_STAT_RESET (58 << 0)
1190
Alex Deucher841cf442012-12-18 21:47:44 -05001191#define SCRATCH_REG0 0x30100
1192#define SCRATCH_REG1 0x30104
1193#define SCRATCH_REG2 0x30108
1194#define SCRATCH_REG3 0x3010C
1195#define SCRATCH_REG4 0x30110
1196#define SCRATCH_REG5 0x30114
1197#define SCRATCH_REG6 0x30118
1198#define SCRATCH_REG7 0x3011C
1199
1200#define SCRATCH_UMSK 0x30140
1201#define SCRATCH_ADDR 0x30144
1202
1203#define CP_SEM_WAIT_TIMER 0x301BC
1204
1205#define CP_SEM_INCOMPLETE_TIMER_CNTL 0x301C8
1206
Alex Deucher2cae3bc2012-07-05 11:45:40 -04001207#define CP_WAIT_REG_MEM_TIMEOUT 0x301D0
1208
Alex Deucher8cc1a532013-04-09 12:41:24 -04001209#define GRBM_GFX_INDEX 0x30800
1210#define INSTANCE_INDEX(x) ((x) << 0)
1211#define SH_INDEX(x) ((x) << 8)
1212#define SE_INDEX(x) ((x) << 16)
1213#define SH_BROADCAST_WRITES (1 << 29)
1214#define INSTANCE_BROADCAST_WRITES (1 << 30)
1215#define SE_BROADCAST_WRITES (1 << 31)
1216
1217#define VGT_ESGS_RING_SIZE 0x30900
1218#define VGT_GSVS_RING_SIZE 0x30904
1219#define VGT_PRIMITIVE_TYPE 0x30908
1220#define VGT_INDEX_TYPE 0x3090C
1221
1222#define VGT_NUM_INDICES 0x30930
1223#define VGT_NUM_INSTANCES 0x30934
1224#define VGT_TF_RING_SIZE 0x30938
1225#define VGT_HS_OFFCHIP_PARAM 0x3093C
1226#define VGT_TF_MEMORY_BASE 0x30940
1227
1228#define PA_SU_LINE_STIPPLE_VALUE 0x30a00
1229#define PA_SC_LINE_STIPPLE_STATE 0x30a04
1230
1231#define SQC_CACHES 0x30d20
1232
1233#define CP_PERFMON_CNTL 0x36020
1234
Alex Deucher22c775c2013-07-23 09:41:05 -04001235#define CGTS_SM_CTRL_REG 0x3c000
1236#define SM_MODE(x) ((x) << 17)
1237#define SM_MODE_MASK (0x7 << 17)
1238#define SM_MODE_ENABLE (1 << 20)
1239#define CGTS_OVERRIDE (1 << 21)
1240#define CGTS_LS_OVERRIDE (1 << 22)
1241#define ON_MONITOR_ADD_EN (1 << 23)
1242#define ON_MONITOR_ADD(x) ((x) << 24)
1243#define ON_MONITOR_ADD_MASK (0xff << 24)
1244
Alex Deucher8cc1a532013-04-09 12:41:24 -04001245#define CGTS_TCC_DISABLE 0x3c00c
1246#define CGTS_USER_TCC_DISABLE 0x3c010
1247#define TCC_DISABLE_MASK 0xFFFF0000
1248#define TCC_DISABLE_SHIFT 16
1249
Alex Deucherf6796ca2012-11-09 10:44:08 -05001250#define CB_CGTT_SCLK_CTRL 0x3c2a0
1251
Alex Deucher841cf442012-12-18 21:47:44 -05001252/*
1253 * PM4
1254 */
1255#define PACKET_TYPE0 0
1256#define PACKET_TYPE1 1
1257#define PACKET_TYPE2 2
1258#define PACKET_TYPE3 3
1259
1260#define CP_PACKET_GET_TYPE(h) (((h) >> 30) & 3)
1261#define CP_PACKET_GET_COUNT(h) (((h) >> 16) & 0x3FFF)
1262#define CP_PACKET0_GET_REG(h) (((h) & 0xFFFF) << 2)
1263#define CP_PACKET3_GET_OPCODE(h) (((h) >> 8) & 0xFF)
1264#define PACKET0(reg, n) ((PACKET_TYPE0 << 30) | \
1265 (((reg) >> 2) & 0xFFFF) | \
1266 ((n) & 0x3FFF) << 16)
1267#define CP_PACKET2 0x80000000
1268#define PACKET2_PAD_SHIFT 0
1269#define PACKET2_PAD_MASK (0x3fffffff << 0)
1270
1271#define PACKET2(v) (CP_PACKET2 | REG_SET(PACKET2_PAD, (v)))
1272
1273#define PACKET3(op, n) ((PACKET_TYPE3 << 30) | \
1274 (((op) & 0xFF) << 8) | \
1275 ((n) & 0x3FFF) << 16)
1276
1277#define PACKET3_COMPUTE(op, n) (PACKET3(op, n) | 1 << 1)
1278
1279/* Packet 3 types */
1280#define PACKET3_NOP 0x10
1281#define PACKET3_SET_BASE 0x11
1282#define PACKET3_BASE_INDEX(x) ((x) << 0)
1283#define CE_PARTITION_BASE 3
1284#define PACKET3_CLEAR_STATE 0x12
1285#define PACKET3_INDEX_BUFFER_SIZE 0x13
1286#define PACKET3_DISPATCH_DIRECT 0x15
1287#define PACKET3_DISPATCH_INDIRECT 0x16
1288#define PACKET3_ATOMIC_GDS 0x1D
1289#define PACKET3_ATOMIC_MEM 0x1E
1290#define PACKET3_OCCLUSION_QUERY 0x1F
1291#define PACKET3_SET_PREDICATION 0x20
1292#define PACKET3_REG_RMW 0x21
1293#define PACKET3_COND_EXEC 0x22
1294#define PACKET3_PRED_EXEC 0x23
1295#define PACKET3_DRAW_INDIRECT 0x24
1296#define PACKET3_DRAW_INDEX_INDIRECT 0x25
1297#define PACKET3_INDEX_BASE 0x26
1298#define PACKET3_DRAW_INDEX_2 0x27
1299#define PACKET3_CONTEXT_CONTROL 0x28
1300#define PACKET3_INDEX_TYPE 0x2A
1301#define PACKET3_DRAW_INDIRECT_MULTI 0x2C
1302#define PACKET3_DRAW_INDEX_AUTO 0x2D
1303#define PACKET3_NUM_INSTANCES 0x2F
1304#define PACKET3_DRAW_INDEX_MULTI_AUTO 0x30
1305#define PACKET3_INDIRECT_BUFFER_CONST 0x33
1306#define PACKET3_STRMOUT_BUFFER_UPDATE 0x34
1307#define PACKET3_DRAW_INDEX_OFFSET_2 0x35
1308#define PACKET3_DRAW_PREAMBLE 0x36
1309#define PACKET3_WRITE_DATA 0x37
Alex Deucher2cae3bc2012-07-05 11:45:40 -04001310#define WRITE_DATA_DST_SEL(x) ((x) << 8)
1311 /* 0 - register
1312 * 1 - memory (sync - via GRBM)
1313 * 2 - gl2
1314 * 3 - gds
1315 * 4 - reserved
1316 * 5 - memory (async - direct)
1317 */
1318#define WR_ONE_ADDR (1 << 16)
1319#define WR_CONFIRM (1 << 20)
1320#define WRITE_DATA_CACHE_POLICY(x) ((x) << 25)
1321 /* 0 - LRU
1322 * 1 - Stream
1323 */
1324#define WRITE_DATA_ENGINE_SEL(x) ((x) << 30)
1325 /* 0 - me
1326 * 1 - pfp
1327 * 2 - ce
1328 */
Alex Deucher841cf442012-12-18 21:47:44 -05001329#define PACKET3_DRAW_INDEX_INDIRECT_MULTI 0x38
1330#define PACKET3_MEM_SEMAPHORE 0x39
Alex Deucher2cae3bc2012-07-05 11:45:40 -04001331# define PACKET3_SEM_USE_MAILBOX (0x1 << 16)
1332# define PACKET3_SEM_SEL_SIGNAL_TYPE (0x1 << 20) /* 0 = increment, 1 = write 1 */
1333# define PACKET3_SEM_CLIENT_CODE ((x) << 24) /* 0 = CP, 1 = CB, 2 = DB */
1334# define PACKET3_SEM_SEL_SIGNAL (0x6 << 29)
1335# define PACKET3_SEM_SEL_WAIT (0x7 << 29)
Alex Deucher841cf442012-12-18 21:47:44 -05001336#define PACKET3_COPY_DW 0x3B
1337#define PACKET3_WAIT_REG_MEM 0x3C
Alex Deucher2cae3bc2012-07-05 11:45:40 -04001338#define WAIT_REG_MEM_FUNCTION(x) ((x) << 0)
1339 /* 0 - always
1340 * 1 - <
1341 * 2 - <=
1342 * 3 - ==
1343 * 4 - !=
1344 * 5 - >=
1345 * 6 - >
1346 */
1347#define WAIT_REG_MEM_MEM_SPACE(x) ((x) << 4)
1348 /* 0 - reg
1349 * 1 - mem
1350 */
1351#define WAIT_REG_MEM_OPERATION(x) ((x) << 6)
1352 /* 0 - wait_reg_mem
1353 * 1 - wr_wait_wr_reg
1354 */
1355#define WAIT_REG_MEM_ENGINE(x) ((x) << 8)
1356 /* 0 - me
1357 * 1 - pfp
1358 */
Alex Deucher841cf442012-12-18 21:47:44 -05001359#define PACKET3_INDIRECT_BUFFER 0x3F
Alex Deucher2cae3bc2012-07-05 11:45:40 -04001360#define INDIRECT_BUFFER_TCL2_VOLATILE (1 << 22)
1361#define INDIRECT_BUFFER_VALID (1 << 23)
1362#define INDIRECT_BUFFER_CACHE_POLICY(x) ((x) << 28)
1363 /* 0 - LRU
1364 * 1 - Stream
1365 * 2 - Bypass
1366 */
Alex Deucher841cf442012-12-18 21:47:44 -05001367#define PACKET3_COPY_DATA 0x40
1368#define PACKET3_PFP_SYNC_ME 0x42
1369#define PACKET3_SURFACE_SYNC 0x43
1370# define PACKET3_DEST_BASE_0_ENA (1 << 0)
1371# define PACKET3_DEST_BASE_1_ENA (1 << 1)
1372# define PACKET3_CB0_DEST_BASE_ENA (1 << 6)
1373# define PACKET3_CB1_DEST_BASE_ENA (1 << 7)
1374# define PACKET3_CB2_DEST_BASE_ENA (1 << 8)
1375# define PACKET3_CB3_DEST_BASE_ENA (1 << 9)
1376# define PACKET3_CB4_DEST_BASE_ENA (1 << 10)
1377# define PACKET3_CB5_DEST_BASE_ENA (1 << 11)
1378# define PACKET3_CB6_DEST_BASE_ENA (1 << 12)
1379# define PACKET3_CB7_DEST_BASE_ENA (1 << 13)
1380# define PACKET3_DB_DEST_BASE_ENA (1 << 14)
1381# define PACKET3_TCL1_VOL_ACTION_ENA (1 << 15)
1382# define PACKET3_TC_VOL_ACTION_ENA (1 << 16) /* L2 */
1383# define PACKET3_TC_WB_ACTION_ENA (1 << 18) /* L2 */
1384# define PACKET3_DEST_BASE_2_ENA (1 << 19)
1385# define PACKET3_DEST_BASE_3_ENA (1 << 21)
1386# define PACKET3_TCL1_ACTION_ENA (1 << 22)
1387# define PACKET3_TC_ACTION_ENA (1 << 23) /* L2 */
1388# define PACKET3_CB_ACTION_ENA (1 << 25)
1389# define PACKET3_DB_ACTION_ENA (1 << 26)
1390# define PACKET3_SH_KCACHE_ACTION_ENA (1 << 27)
1391# define PACKET3_SH_KCACHE_VOL_ACTION_ENA (1 << 28)
1392# define PACKET3_SH_ICACHE_ACTION_ENA (1 << 29)
1393#define PACKET3_COND_WRITE 0x45
1394#define PACKET3_EVENT_WRITE 0x46
1395#define EVENT_TYPE(x) ((x) << 0)
1396#define EVENT_INDEX(x) ((x) << 8)
1397 /* 0 - any non-TS event
1398 * 1 - ZPASS_DONE, PIXEL_PIPE_STAT_*
1399 * 2 - SAMPLE_PIPELINESTAT
1400 * 3 - SAMPLE_STREAMOUTSTAT*
1401 * 4 - *S_PARTIAL_FLUSH
1402 * 5 - EOP events
1403 * 6 - EOS events
1404 */
1405#define PACKET3_EVENT_WRITE_EOP 0x47
1406#define EOP_TCL1_VOL_ACTION_EN (1 << 12)
1407#define EOP_TC_VOL_ACTION_EN (1 << 13) /* L2 */
1408#define EOP_TC_WB_ACTION_EN (1 << 15) /* L2 */
1409#define EOP_TCL1_ACTION_EN (1 << 16)
1410#define EOP_TC_ACTION_EN (1 << 17) /* L2 */
Alex Deucher2cae3bc2012-07-05 11:45:40 -04001411#define EOP_CACHE_POLICY(x) ((x) << 25)
Alex Deucher841cf442012-12-18 21:47:44 -05001412 /* 0 - LRU
1413 * 1 - Stream
1414 * 2 - Bypass
1415 */
Alex Deucher2cae3bc2012-07-05 11:45:40 -04001416#define EOP_TCL2_VOLATILE (1 << 27)
Alex Deucher841cf442012-12-18 21:47:44 -05001417#define DATA_SEL(x) ((x) << 29)
1418 /* 0 - discard
1419 * 1 - send low 32bit data
1420 * 2 - send 64bit data
1421 * 3 - send 64bit GPU counter value
1422 * 4 - send 64bit sys counter value
1423 */
1424#define INT_SEL(x) ((x) << 24)
1425 /* 0 - none
1426 * 1 - interrupt only (DATA_SEL = 0)
1427 * 2 - interrupt when data write is confirmed
1428 */
1429#define DST_SEL(x) ((x) << 16)
1430 /* 0 - MC
1431 * 1 - TC/L2
1432 */
1433#define PACKET3_EVENT_WRITE_EOS 0x48
1434#define PACKET3_RELEASE_MEM 0x49
1435#define PACKET3_PREAMBLE_CNTL 0x4A
1436# define PACKET3_PREAMBLE_BEGIN_CLEAR_STATE (2 << 28)
1437# define PACKET3_PREAMBLE_END_CLEAR_STATE (3 << 28)
1438#define PACKET3_DMA_DATA 0x50
1439#define PACKET3_AQUIRE_MEM 0x58
1440#define PACKET3_REWIND 0x59
1441#define PACKET3_LOAD_UCONFIG_REG 0x5E
1442#define PACKET3_LOAD_SH_REG 0x5F
1443#define PACKET3_LOAD_CONFIG_REG 0x60
1444#define PACKET3_LOAD_CONTEXT_REG 0x61
1445#define PACKET3_SET_CONFIG_REG 0x68
1446#define PACKET3_SET_CONFIG_REG_START 0x00008000
1447#define PACKET3_SET_CONFIG_REG_END 0x0000b000
1448#define PACKET3_SET_CONTEXT_REG 0x69
1449#define PACKET3_SET_CONTEXT_REG_START 0x00028000
1450#define PACKET3_SET_CONTEXT_REG_END 0x00029000
1451#define PACKET3_SET_CONTEXT_REG_INDIRECT 0x73
1452#define PACKET3_SET_SH_REG 0x76
1453#define PACKET3_SET_SH_REG_START 0x0000b000
1454#define PACKET3_SET_SH_REG_END 0x0000c000
1455#define PACKET3_SET_SH_REG_OFFSET 0x77
1456#define PACKET3_SET_QUEUE_REG 0x78
1457#define PACKET3_SET_UCONFIG_REG 0x79
Alex Deucher2cae3bc2012-07-05 11:45:40 -04001458#define PACKET3_SET_UCONFIG_REG_START 0x00030000
1459#define PACKET3_SET_UCONFIG_REG_END 0x00031000
Alex Deucher841cf442012-12-18 21:47:44 -05001460#define PACKET3_SCRATCH_RAM_WRITE 0x7D
1461#define PACKET3_SCRATCH_RAM_READ 0x7E
1462#define PACKET3_LOAD_CONST_RAM 0x80
1463#define PACKET3_WRITE_CONST_RAM 0x81
1464#define PACKET3_DUMP_CONST_RAM 0x83
1465#define PACKET3_INCREMENT_CE_COUNTER 0x84
1466#define PACKET3_INCREMENT_DE_COUNTER 0x85
1467#define PACKET3_WAIT_ON_CE_COUNTER 0x86
1468#define PACKET3_WAIT_ON_DE_COUNTER_DIFF 0x88
Alex Deucher2cae3bc2012-07-05 11:45:40 -04001469#define PACKET3_SWITCH_BUFFER 0x8B
Alex Deucher841cf442012-12-18 21:47:44 -05001470
Alex Deucher21a93e12013-04-09 12:47:11 -04001471/* SDMA - first instance at 0xd000, second at 0xd800 */
1472#define SDMA0_REGISTER_OFFSET 0x0 /* not a register */
1473#define SDMA1_REGISTER_OFFSET 0x800 /* not a register */
1474
1475#define SDMA0_UCODE_ADDR 0xD000
1476#define SDMA0_UCODE_DATA 0xD004
Alex Deucher22c775c2013-07-23 09:41:05 -04001477#define SDMA0_POWER_CNTL 0xD008
1478#define SDMA0_CLK_CTRL 0xD00C
Alex Deucher21a93e12013-04-09 12:47:11 -04001479
1480#define SDMA0_CNTL 0xD010
1481# define TRAP_ENABLE (1 << 0)
1482# define SEM_INCOMPLETE_INT_ENABLE (1 << 1)
1483# define SEM_WAIT_INT_ENABLE (1 << 2)
1484# define DATA_SWAP_ENABLE (1 << 3)
1485# define FENCE_SWAP_ENABLE (1 << 4)
1486# define AUTO_CTXSW_ENABLE (1 << 18)
1487# define CTXEMPTY_INT_ENABLE (1 << 28)
1488
1489#define SDMA0_TILING_CONFIG 0xD018
1490
1491#define SDMA0_SEM_INCOMPLETE_TIMER_CNTL 0xD020
1492#define SDMA0_SEM_WAIT_FAIL_TIMER_CNTL 0xD024
1493
1494#define SDMA0_STATUS_REG 0xd034
1495# define SDMA_IDLE (1 << 0)
1496
1497#define SDMA0_ME_CNTL 0xD048
1498# define SDMA_HALT (1 << 0)
1499
1500#define SDMA0_GFX_RB_CNTL 0xD200
1501# define SDMA_RB_ENABLE (1 << 0)
1502# define SDMA_RB_SIZE(x) ((x) << 1) /* log2 */
1503# define SDMA_RB_SWAP_ENABLE (1 << 9) /* 8IN32 */
1504# define SDMA_RPTR_WRITEBACK_ENABLE (1 << 12)
1505# define SDMA_RPTR_WRITEBACK_SWAP_ENABLE (1 << 13) /* 8IN32 */
1506# define SDMA_RPTR_WRITEBACK_TIMER(x) ((x) << 16) /* log2 */
1507#define SDMA0_GFX_RB_BASE 0xD204
1508#define SDMA0_GFX_RB_BASE_HI 0xD208
1509#define SDMA0_GFX_RB_RPTR 0xD20C
1510#define SDMA0_GFX_RB_WPTR 0xD210
1511
1512#define SDMA0_GFX_RB_RPTR_ADDR_HI 0xD220
1513#define SDMA0_GFX_RB_RPTR_ADDR_LO 0xD224
1514#define SDMA0_GFX_IB_CNTL 0xD228
1515# define SDMA_IB_ENABLE (1 << 0)
1516# define SDMA_IB_SWAP_ENABLE (1 << 4)
1517# define SDMA_SWITCH_INSIDE_IB (1 << 8)
1518# define SDMA_CMD_VMID(x) ((x) << 16)
1519
1520#define SDMA0_GFX_VIRTUAL_ADDR 0xD29C
1521#define SDMA0_GFX_APE1_CNTL 0xD2A0
1522
1523#define SDMA_PACKET(op, sub_op, e) ((((e) & 0xFFFF) << 16) | \
1524 (((sub_op) & 0xFF) << 8) | \
1525 (((op) & 0xFF) << 0))
1526/* sDMA opcodes */
1527#define SDMA_OPCODE_NOP 0
1528#define SDMA_OPCODE_COPY 1
1529# define SDMA_COPY_SUB_OPCODE_LINEAR 0
1530# define SDMA_COPY_SUB_OPCODE_TILED 1
1531# define SDMA_COPY_SUB_OPCODE_SOA 3
1532# define SDMA_COPY_SUB_OPCODE_LINEAR_SUB_WINDOW 4
1533# define SDMA_COPY_SUB_OPCODE_TILED_SUB_WINDOW 5
1534# define SDMA_COPY_SUB_OPCODE_T2T_SUB_WINDOW 6
1535#define SDMA_OPCODE_WRITE 2
1536# define SDMA_WRITE_SUB_OPCODE_LINEAR 0
1537# define SDMA_WRTIE_SUB_OPCODE_TILED 1
1538#define SDMA_OPCODE_INDIRECT_BUFFER 4
1539#define SDMA_OPCODE_FENCE 5
1540#define SDMA_OPCODE_TRAP 6
1541#define SDMA_OPCODE_SEMAPHORE 7
1542# define SDMA_SEMAPHORE_EXTRA_O (1 << 13)
1543 /* 0 - increment
1544 * 1 - write 1
1545 */
1546# define SDMA_SEMAPHORE_EXTRA_S (1 << 14)
1547 /* 0 - wait
1548 * 1 - signal
1549 */
1550# define SDMA_SEMAPHORE_EXTRA_M (1 << 15)
1551 /* mailbox */
1552#define SDMA_OPCODE_POLL_REG_MEM 8
1553# define SDMA_POLL_REG_MEM_EXTRA_OP(x) ((x) << 10)
1554 /* 0 - wait_reg_mem
1555 * 1 - wr_wait_wr_reg
1556 */
1557# define SDMA_POLL_REG_MEM_EXTRA_FUNC(x) ((x) << 12)
1558 /* 0 - always
1559 * 1 - <
1560 * 2 - <=
1561 * 3 - ==
1562 * 4 - !=
1563 * 5 - >=
1564 * 6 - >
1565 */
1566# define SDMA_POLL_REG_MEM_EXTRA_M (1 << 15)
1567 /* 0 = register
1568 * 1 = memory
1569 */
1570#define SDMA_OPCODE_COND_EXEC 9
1571#define SDMA_OPCODE_CONSTANT_FILL 11
1572# define SDMA_CONSTANT_FILL_EXTRA_SIZE(x) ((x) << 14)
1573 /* 0 = byte fill
1574 * 2 = DW fill
1575 */
1576#define SDMA_OPCODE_GENERATE_PTE_PDE 12
1577#define SDMA_OPCODE_TIMESTAMP 13
1578# define SDMA_TIMESTAMP_SUB_OPCODE_SET_LOCAL 0
1579# define SDMA_TIMESTAMP_SUB_OPCODE_GET_LOCAL 1
1580# define SDMA_TIMESTAMP_SUB_OPCODE_GET_GLOBAL 2
1581#define SDMA_OPCODE_SRBM_WRITE 14
1582# define SDMA_SRBM_WRITE_EXTRA_BYTE_ENABLE(x) ((x) << 12)
1583 /* byte mask */
1584
Christian König87167bb2013-04-09 13:39:21 -04001585/* UVD */
1586
1587#define UVD_UDEC_ADDR_CONFIG 0xef4c
1588#define UVD_UDEC_DB_ADDR_CONFIG 0xef50
1589#define UVD_UDEC_DBW_ADDR_CONFIG 0xef54
1590
1591#define UVD_LMI_EXT40_ADDR 0xf498
1592#define UVD_LMI_ADDR_EXT 0xf594
1593#define UVD_VCPU_CACHE_OFFSET0 0xf608
1594#define UVD_VCPU_CACHE_SIZE0 0xf60c
1595#define UVD_VCPU_CACHE_OFFSET1 0xf610
1596#define UVD_VCPU_CACHE_SIZE1 0xf614
1597#define UVD_VCPU_CACHE_OFFSET2 0xf618
1598#define UVD_VCPU_CACHE_SIZE2 0xf61c
1599
1600#define UVD_RBC_RB_RPTR 0xf690
1601#define UVD_RBC_RB_WPTR 0xf694
1602
Alex Deucher22c775c2013-07-23 09:41:05 -04001603#define UVD_CGC_CTRL 0xF4B0
1604# define DCM (1 << 0)
1605# define CG_DT(x) ((x) << 2)
1606# define CG_DT_MASK (0xf << 2)
1607# define CLK_OD(x) ((x) << 6)
1608# define CLK_OD_MASK (0x1f << 6)
1609
Christian König87167bb2013-04-09 13:39:21 -04001610/* UVD clocks */
1611
1612#define CG_DCLK_CNTL 0xC050009C
1613# define DCLK_DIVIDER_MASK 0x7f
1614# define DCLK_DIR_CNTL_EN (1 << 8)
1615#define CG_DCLK_STATUS 0xC05000A0
1616# define DCLK_STATUS (1 << 0)
1617#define CG_VCLK_CNTL 0xC05000A4
1618#define CG_VCLK_STATUS 0xC05000A8
1619
Alex Deucher22c775c2013-07-23 09:41:05 -04001620/* UVD CTX indirect */
1621#define UVD_CGC_MEM_CTRL 0xC0
1622
Alex Deucher8cc1a532013-04-09 12:41:24 -04001623#endif