blob: ff5773c66b84f22b8ffabe986546d2810d0a9864 [file] [log] [blame]
Felipe Balbi72246da2011-08-19 18:10:58 +03001/**
2 * core.c - DesignWare USB3 DRD Controller Core file
3 *
4 * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
Felipe Balbi72246da2011-08-19 18:10:58 +03005 *
6 * Authors: Felipe Balbi <balbi@ti.com>,
7 * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
8 *
Felipe Balbi5945f782013-06-30 14:15:11 +03009 * This program is free software: you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 of
11 * the License as published by the Free Software Foundation.
Felipe Balbi72246da2011-08-19 18:10:58 +030012 *
Felipe Balbi5945f782013-06-30 14:15:11 +030013 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
Felipe Balbi72246da2011-08-19 18:10:58 +030017 *
Felipe Balbi5945f782013-06-30 14:15:11 +030018 * You should have received a copy of the GNU General Public License
19 * along with this program. If not, see <http://www.gnu.org/licenses/>.
Felipe Balbi72246da2011-08-19 18:10:58 +030020 */
21
Felipe Balbifa0ea132014-09-19 15:51:11 -050022#include <linux/version.h>
Felipe Balbia72e6582011-09-05 13:37:28 +030023#include <linux/module.h>
Felipe Balbi72246da2011-08-19 18:10:58 +030024#include <linux/kernel.h>
25#include <linux/slab.h>
26#include <linux/spinlock.h>
27#include <linux/platform_device.h>
28#include <linux/pm_runtime.h>
29#include <linux/interrupt.h>
30#include <linux/ioport.h>
31#include <linux/io.h>
32#include <linux/list.h>
33#include <linux/delay.h>
34#include <linux/dma-mapping.h>
Felipe Balbi457e84b2012-01-18 18:04:09 +020035#include <linux/of.h>
Heikki Krogerus404905a2014-09-25 10:57:02 +030036#include <linux/acpi.h>
Felipe Balbi72246da2011-08-19 18:10:58 +030037
38#include <linux/usb/ch9.h>
39#include <linux/usb/gadget.h>
Felipe Balbif7e846f2013-06-30 14:29:51 +030040#include <linux/usb/of.h>
Ruchika Kharwara45c82b82013-07-06 07:52:49 -050041#include <linux/usb/otg.h>
Felipe Balbi72246da2011-08-19 18:10:58 +030042
Felipe Balbi6462cbd2013-06-30 14:19:33 +030043#include "platform_data.h"
Felipe Balbi72246da2011-08-19 18:10:58 +030044#include "core.h"
45#include "gadget.h"
46#include "io.h"
47
48#include "debug.h"
49
Felipe Balbi8300dd22011-10-18 13:54:01 +030050/* -------------------------------------------------------------------------- */
51
Sebastian Andrzej Siewior3140e8c2011-10-31 22:25:40 +010052void dwc3_set_mode(struct dwc3 *dwc, u32 mode)
53{
54 u32 reg;
55
56 reg = dwc3_readl(dwc->regs, DWC3_GCTL);
57 reg &= ~(DWC3_GCTL_PRTCAPDIR(DWC3_GCTL_PRTCAP_OTG));
58 reg |= DWC3_GCTL_PRTCAPDIR(mode);
59 dwc3_writel(dwc->regs, DWC3_GCTL, reg);
60}
Felipe Balbi8300dd22011-10-18 13:54:01 +030061
Felipe Balbi72246da2011-08-19 18:10:58 +030062/**
63 * dwc3_core_soft_reset - Issues core soft reset and PHY reset
64 * @dwc: pointer to our context structure
65 */
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +053066static int dwc3_core_soft_reset(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +030067{
68 u32 reg;
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +053069 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +030070
71 /* Before Resetting PHY, put Core in Reset */
72 reg = dwc3_readl(dwc->regs, DWC3_GCTL);
73 reg |= DWC3_GCTL_CORESOFTRESET;
74 dwc3_writel(dwc->regs, DWC3_GCTL, reg);
75
76 /* Assert USB3 PHY reset */
77 reg = dwc3_readl(dwc->regs, DWC3_GUSB3PIPECTL(0));
78 reg |= DWC3_GUSB3PIPECTL_PHYSOFTRST;
79 dwc3_writel(dwc->regs, DWC3_GUSB3PIPECTL(0), reg);
80
81 /* Assert USB2 PHY reset */
82 reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
83 reg |= DWC3_GUSB2PHYCFG_PHYSOFTRST;
84 dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
85
Felipe Balbi51e1e7b2012-07-19 14:09:48 +030086 usb_phy_init(dwc->usb2_phy);
87 usb_phy_init(dwc->usb3_phy);
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +053088 ret = phy_init(dwc->usb2_generic_phy);
89 if (ret < 0)
90 return ret;
91
92 ret = phy_init(dwc->usb3_generic_phy);
93 if (ret < 0) {
94 phy_exit(dwc->usb2_generic_phy);
95 return ret;
96 }
Felipe Balbi72246da2011-08-19 18:10:58 +030097 mdelay(100);
98
99 /* Clear USB3 PHY reset */
100 reg = dwc3_readl(dwc->regs, DWC3_GUSB3PIPECTL(0));
101 reg &= ~DWC3_GUSB3PIPECTL_PHYSOFTRST;
102 dwc3_writel(dwc->regs, DWC3_GUSB3PIPECTL(0), reg);
103
104 /* Clear USB2 PHY reset */
105 reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
106 reg &= ~DWC3_GUSB2PHYCFG_PHYSOFTRST;
107 dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
108
Pratyush Anand45627ac2012-06-21 17:44:28 +0530109 mdelay(100);
110
Felipe Balbi72246da2011-08-19 18:10:58 +0300111 /* After PHYs are stable we can take Core out of reset state */
112 reg = dwc3_readl(dwc->regs, DWC3_GCTL);
113 reg &= ~DWC3_GCTL_CORESOFTRESET;
114 dwc3_writel(dwc->regs, DWC3_GCTL, reg);
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +0530115
116 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300117}
118
119/**
Heikki Krogerusc5cc74e2015-05-13 15:26:47 +0300120 * dwc3_soft_reset - Issue soft reset
121 * @dwc: Pointer to our controller context structure
122 */
123static int dwc3_soft_reset(struct dwc3 *dwc)
124{
125 unsigned long timeout;
126 u32 reg;
127
128 timeout = jiffies + msecs_to_jiffies(500);
129 dwc3_writel(dwc->regs, DWC3_DCTL, DWC3_DCTL_CSFTRST);
130 do {
131 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
132 if (!(reg & DWC3_DCTL_CSFTRST))
133 break;
134
135 if (time_after(jiffies, timeout)) {
136 dev_err(dwc->dev, "Reset Timed Out\n");
137 return -ETIMEDOUT;
138 }
139
140 cpu_relax();
141 } while (true);
142
143 return 0;
144}
145
146/**
Felipe Balbi72246da2011-08-19 18:10:58 +0300147 * dwc3_free_one_event_buffer - Frees one event buffer
148 * @dwc: Pointer to our controller context structure
149 * @evt: Pointer to event buffer to be freed
150 */
151static void dwc3_free_one_event_buffer(struct dwc3 *dwc,
152 struct dwc3_event_buffer *evt)
153{
154 dma_free_coherent(dwc->dev, evt->length, evt->buf, evt->dma);
Felipe Balbi72246da2011-08-19 18:10:58 +0300155}
156
157/**
Paul Zimmerman1d046792012-02-15 18:56:56 -0800158 * dwc3_alloc_one_event_buffer - Allocates one event buffer structure
Felipe Balbi72246da2011-08-19 18:10:58 +0300159 * @dwc: Pointer to our controller context structure
160 * @length: size of the event buffer
161 *
Paul Zimmerman1d046792012-02-15 18:56:56 -0800162 * Returns a pointer to the allocated event buffer structure on success
Felipe Balbi72246da2011-08-19 18:10:58 +0300163 * otherwise ERR_PTR(errno).
164 */
Felipe Balbi67d0b502013-02-22 16:31:07 +0200165static struct dwc3_event_buffer *dwc3_alloc_one_event_buffer(struct dwc3 *dwc,
166 unsigned length)
Felipe Balbi72246da2011-08-19 18:10:58 +0300167{
168 struct dwc3_event_buffer *evt;
169
Felipe Balbi380f0d22012-10-11 13:48:36 +0300170 evt = devm_kzalloc(dwc->dev, sizeof(*evt), GFP_KERNEL);
Felipe Balbi72246da2011-08-19 18:10:58 +0300171 if (!evt)
172 return ERR_PTR(-ENOMEM);
173
174 evt->dwc = dwc;
175 evt->length = length;
176 evt->buf = dma_alloc_coherent(dwc->dev, length,
177 &evt->dma, GFP_KERNEL);
Felipe Balbie32672f2012-11-08 15:26:41 +0200178 if (!evt->buf)
Felipe Balbi72246da2011-08-19 18:10:58 +0300179 return ERR_PTR(-ENOMEM);
Felipe Balbi72246da2011-08-19 18:10:58 +0300180
181 return evt;
182}
183
184/**
185 * dwc3_free_event_buffers - frees all allocated event buffers
186 * @dwc: Pointer to our controller context structure
187 */
188static void dwc3_free_event_buffers(struct dwc3 *dwc)
189{
190 struct dwc3_event_buffer *evt;
191 int i;
192
Felipe Balbi9f622b22011-10-12 10:31:04 +0300193 for (i = 0; i < dwc->num_event_buffers; i++) {
Felipe Balbi72246da2011-08-19 18:10:58 +0300194 evt = dwc->ev_buffs[i];
Anton Tikhomirov64b6c8a2012-03-06 17:05:15 +0900195 if (evt)
Felipe Balbi72246da2011-08-19 18:10:58 +0300196 dwc3_free_one_event_buffer(dwc, evt);
Felipe Balbi72246da2011-08-19 18:10:58 +0300197 }
198}
199
200/**
201 * dwc3_alloc_event_buffers - Allocates @num event buffers of size @length
Paul Zimmerman1d046792012-02-15 18:56:56 -0800202 * @dwc: pointer to our controller context structure
Felipe Balbi72246da2011-08-19 18:10:58 +0300203 * @length: size of event buffer
204 *
Paul Zimmerman1d046792012-02-15 18:56:56 -0800205 * Returns 0 on success otherwise negative errno. In the error case, dwc
Felipe Balbi72246da2011-08-19 18:10:58 +0300206 * may contain some buffers allocated but not all which were requested.
207 */
Bill Pemberton41ac7b32012-11-19 13:21:48 -0500208static int dwc3_alloc_event_buffers(struct dwc3 *dwc, unsigned length)
Felipe Balbi72246da2011-08-19 18:10:58 +0300209{
Felipe Balbi9f622b22011-10-12 10:31:04 +0300210 int num;
Felipe Balbi72246da2011-08-19 18:10:58 +0300211 int i;
212
Felipe Balbi9f622b22011-10-12 10:31:04 +0300213 num = DWC3_NUM_INT(dwc->hwparams.hwparams1);
214 dwc->num_event_buffers = num;
215
Felipe Balbi380f0d22012-10-11 13:48:36 +0300216 dwc->ev_buffs = devm_kzalloc(dwc->dev, sizeof(*dwc->ev_buffs) * num,
217 GFP_KERNEL);
Jingoo Han734d5a52014-07-17 12:45:11 +0900218 if (!dwc->ev_buffs)
Felipe Balbi457d3f22011-10-24 12:03:13 +0300219 return -ENOMEM;
Felipe Balbi457d3f22011-10-24 12:03:13 +0300220
Felipe Balbi72246da2011-08-19 18:10:58 +0300221 for (i = 0; i < num; i++) {
222 struct dwc3_event_buffer *evt;
223
224 evt = dwc3_alloc_one_event_buffer(dwc, length);
225 if (IS_ERR(evt)) {
226 dev_err(dwc->dev, "can't allocate event buffer\n");
227 return PTR_ERR(evt);
228 }
229 dwc->ev_buffs[i] = evt;
230 }
231
232 return 0;
233}
234
235/**
236 * dwc3_event_buffers_setup - setup our allocated event buffers
Paul Zimmerman1d046792012-02-15 18:56:56 -0800237 * @dwc: pointer to our controller context structure
Felipe Balbi72246da2011-08-19 18:10:58 +0300238 *
239 * Returns 0 on success otherwise negative errno.
240 */
Paul Zimmerman7acd85e2012-04-27 14:28:02 +0300241static int dwc3_event_buffers_setup(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +0300242{
243 struct dwc3_event_buffer *evt;
244 int n;
245
Felipe Balbi9f622b22011-10-12 10:31:04 +0300246 for (n = 0; n < dwc->num_event_buffers; n++) {
Felipe Balbi72246da2011-08-19 18:10:58 +0300247 evt = dwc->ev_buffs[n];
248 dev_dbg(dwc->dev, "Event buf %p dma %08llx length %d\n",
249 evt->buf, (unsigned long long) evt->dma,
250 evt->length);
251
Paul Zimmerman7acd85e2012-04-27 14:28:02 +0300252 evt->lpos = 0;
253
Felipe Balbi72246da2011-08-19 18:10:58 +0300254 dwc3_writel(dwc->regs, DWC3_GEVNTADRLO(n),
255 lower_32_bits(evt->dma));
256 dwc3_writel(dwc->regs, DWC3_GEVNTADRHI(n),
257 upper_32_bits(evt->dma));
258 dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(n),
Felipe Balbi68d6a012013-06-12 21:09:26 +0300259 DWC3_GEVNTSIZ_SIZE(evt->length));
Felipe Balbi72246da2011-08-19 18:10:58 +0300260 dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(n), 0);
261 }
262
263 return 0;
264}
265
266static void dwc3_event_buffers_cleanup(struct dwc3 *dwc)
267{
268 struct dwc3_event_buffer *evt;
269 int n;
270
Felipe Balbi9f622b22011-10-12 10:31:04 +0300271 for (n = 0; n < dwc->num_event_buffers; n++) {
Felipe Balbi72246da2011-08-19 18:10:58 +0300272 evt = dwc->ev_buffs[n];
Paul Zimmerman7acd85e2012-04-27 14:28:02 +0300273
274 evt->lpos = 0;
275
Felipe Balbi72246da2011-08-19 18:10:58 +0300276 dwc3_writel(dwc->regs, DWC3_GEVNTADRLO(n), 0);
277 dwc3_writel(dwc->regs, DWC3_GEVNTADRHI(n), 0);
Felipe Balbi68d6a012013-06-12 21:09:26 +0300278 dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(n), DWC3_GEVNTSIZ_INTMASK
279 | DWC3_GEVNTSIZ_SIZE(0));
Felipe Balbi72246da2011-08-19 18:10:58 +0300280 dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(n), 0);
281 }
282}
283
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600284static int dwc3_alloc_scratch_buffers(struct dwc3 *dwc)
285{
286 if (!dwc->has_hibernation)
287 return 0;
288
289 if (!dwc->nr_scratch)
290 return 0;
291
292 dwc->scratchbuf = kmalloc_array(dwc->nr_scratch,
293 DWC3_SCRATCHBUF_SIZE, GFP_KERNEL);
294 if (!dwc->scratchbuf)
295 return -ENOMEM;
296
297 return 0;
298}
299
300static int dwc3_setup_scratch_buffers(struct dwc3 *dwc)
301{
302 dma_addr_t scratch_addr;
303 u32 param;
304 int ret;
305
306 if (!dwc->has_hibernation)
307 return 0;
308
309 if (!dwc->nr_scratch)
310 return 0;
311
312 /* should never fall here */
313 if (!WARN_ON(dwc->scratchbuf))
314 return 0;
315
316 scratch_addr = dma_map_single(dwc->dev, dwc->scratchbuf,
317 dwc->nr_scratch * DWC3_SCRATCHBUF_SIZE,
318 DMA_BIDIRECTIONAL);
319 if (dma_mapping_error(dwc->dev, scratch_addr)) {
320 dev_err(dwc->dev, "failed to map scratch buffer\n");
321 ret = -EFAULT;
322 goto err0;
323 }
324
325 dwc->scratch_addr = scratch_addr;
326
327 param = lower_32_bits(scratch_addr);
328
329 ret = dwc3_send_gadget_generic_command(dwc,
330 DWC3_DGCMD_SET_SCRATCHPAD_ADDR_LO, param);
331 if (ret < 0)
332 goto err1;
333
334 param = upper_32_bits(scratch_addr);
335
336 ret = dwc3_send_gadget_generic_command(dwc,
337 DWC3_DGCMD_SET_SCRATCHPAD_ADDR_HI, param);
338 if (ret < 0)
339 goto err1;
340
341 return 0;
342
343err1:
344 dma_unmap_single(dwc->dev, dwc->scratch_addr, dwc->nr_scratch *
345 DWC3_SCRATCHBUF_SIZE, DMA_BIDIRECTIONAL);
346
347err0:
348 return ret;
349}
350
351static void dwc3_free_scratch_buffers(struct dwc3 *dwc)
352{
353 if (!dwc->has_hibernation)
354 return;
355
356 if (!dwc->nr_scratch)
357 return;
358
359 /* should never fall here */
360 if (!WARN_ON(dwc->scratchbuf))
361 return;
362
363 dma_unmap_single(dwc->dev, dwc->scratch_addr, dwc->nr_scratch *
364 DWC3_SCRATCHBUF_SIZE, DMA_BIDIRECTIONAL);
365 kfree(dwc->scratchbuf);
366}
367
Felipe Balbi789451f62011-05-05 15:53:10 +0300368static void dwc3_core_num_eps(struct dwc3 *dwc)
369{
370 struct dwc3_hwparams *parms = &dwc->hwparams;
371
372 dwc->num_in_eps = DWC3_NUM_IN_EPS(parms);
373 dwc->num_out_eps = DWC3_NUM_EPS(parms) - dwc->num_in_eps;
374
Felipe Balbi73815282015-01-27 13:48:14 -0600375 dwc3_trace(trace_dwc3_core, "found %d IN and %d OUT endpoints",
Felipe Balbi789451f62011-05-05 15:53:10 +0300376 dwc->num_in_eps, dwc->num_out_eps);
377}
378
Bill Pemberton41ac7b32012-11-19 13:21:48 -0500379static void dwc3_cache_hwparams(struct dwc3 *dwc)
Felipe Balbi26ceca92011-09-30 10:58:49 +0300380{
381 struct dwc3_hwparams *parms = &dwc->hwparams;
382
383 parms->hwparams0 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS0);
384 parms->hwparams1 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS1);
385 parms->hwparams2 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS2);
386 parms->hwparams3 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS3);
387 parms->hwparams4 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS4);
388 parms->hwparams5 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS5);
389 parms->hwparams6 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS6);
390 parms->hwparams7 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS7);
391 parms->hwparams8 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS8);
392}
393
Felipe Balbi72246da2011-08-19 18:10:58 +0300394/**
Huang Ruib5a65c42014-10-28 19:54:28 +0800395 * dwc3_phy_setup - Configure USB PHY Interface of DWC3 Core
396 * @dwc: Pointer to our controller context structure
Heikki Krogerus88bc9d12015-05-13 15:26:51 +0300397 *
398 * Returns 0 on success. The USB PHY interfaces are configured but not
399 * initialized. The PHY interfaces and the PHYs get initialized together with
400 * the core in dwc3_core_init.
Huang Ruib5a65c42014-10-28 19:54:28 +0800401 */
Heikki Krogerus88bc9d12015-05-13 15:26:51 +0300402static int dwc3_phy_setup(struct dwc3 *dwc)
Huang Ruib5a65c42014-10-28 19:54:28 +0800403{
404 u32 reg;
Heikki Krogerus88bc9d12015-05-13 15:26:51 +0300405 int ret;
Huang Ruib5a65c42014-10-28 19:54:28 +0800406
407 reg = dwc3_readl(dwc->regs, DWC3_GUSB3PIPECTL(0));
408
Huang Rui2164a472014-10-28 19:54:35 +0800409 /*
410 * Above 1.94a, it is recommended to set DWC3_GUSB3PIPECTL_SUSPHY
411 * to '0' during coreConsultant configuration. So default value
412 * will be '0' when the core is reset. Application needs to set it
413 * to '1' after the core initialization is completed.
414 */
415 if (dwc->revision > DWC3_REVISION_194A)
416 reg |= DWC3_GUSB3PIPECTL_SUSPHY;
417
Huang Ruib5a65c42014-10-28 19:54:28 +0800418 if (dwc->u2ss_inp3_quirk)
419 reg |= DWC3_GUSB3PIPECTL_U2SSINP3OK;
420
Huang Ruidf31f5b2014-10-28 19:54:29 +0800421 if (dwc->req_p1p2p3_quirk)
422 reg |= DWC3_GUSB3PIPECTL_REQP1P2P3;
423
Huang Ruia2a1d0f2014-10-28 19:54:30 +0800424 if (dwc->del_p1p2p3_quirk)
425 reg |= DWC3_GUSB3PIPECTL_DEP1P2P3_EN;
426
Huang Rui41c06ff2014-10-28 19:54:31 +0800427 if (dwc->del_phy_power_chg_quirk)
428 reg |= DWC3_GUSB3PIPECTL_DEPOCHANGE;
429
Huang Ruifb67afc2014-10-28 19:54:32 +0800430 if (dwc->lfps_filter_quirk)
431 reg |= DWC3_GUSB3PIPECTL_LFPSFILT;
432
Huang Rui14f4ac52014-10-28 19:54:33 +0800433 if (dwc->rx_detect_poll_quirk)
434 reg |= DWC3_GUSB3PIPECTL_RX_DETOPOLL;
435
Huang Rui6b6a0c92014-10-31 11:11:12 +0800436 if (dwc->tx_de_emphasis_quirk)
437 reg |= DWC3_GUSB3PIPECTL_TX_DEEPH(dwc->tx_de_emphasis);
438
Felipe Balbicd72f892014-11-06 11:31:00 -0600439 if (dwc->dis_u3_susphy_quirk)
Huang Rui59acfa22014-10-31 11:11:13 +0800440 reg &= ~DWC3_GUSB3PIPECTL_SUSPHY;
441
Huang Ruib5a65c42014-10-28 19:54:28 +0800442 dwc3_writel(dwc->regs, DWC3_GUSB3PIPECTL(0), reg);
443
Huang Rui2164a472014-10-28 19:54:35 +0800444 reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
445
Heikki Krogerus3e10a2c2015-05-13 15:26:49 +0300446 /* Select the HS PHY interface */
447 switch (DWC3_GHWPARAMS3_HSPHY_IFC(dwc->hwparams.hwparams3)) {
448 case DWC3_GHWPARAMS3_HSPHY_IFC_UTMI_ULPI:
Felipe Balbi43cacb02015-07-01 22:03:09 -0500449 if (dwc->hsphy_interface &&
450 !strncmp(dwc->hsphy_interface, "utmi", 4)) {
Heikki Krogerus3e10a2c2015-05-13 15:26:49 +0300451 reg &= ~DWC3_GUSB2PHYCFG_ULPI_UTMI;
Heikki Krogerus88bc9d12015-05-13 15:26:51 +0300452 break;
Felipe Balbi43cacb02015-07-01 22:03:09 -0500453 } else if (dwc->hsphy_interface &&
454 !strncmp(dwc->hsphy_interface, "ulpi", 4)) {
Heikki Krogerus3e10a2c2015-05-13 15:26:49 +0300455 reg |= DWC3_GUSB2PHYCFG_ULPI_UTMI;
Heikki Krogerus88bc9d12015-05-13 15:26:51 +0300456 dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
Heikki Krogerus3e10a2c2015-05-13 15:26:49 +0300457 } else {
458 dev_warn(dwc->dev, "HSPHY Interface not defined\n");
Heikki Krogerus88bc9d12015-05-13 15:26:51 +0300459
460 /* Relying on default value. */
461 if (!(reg & DWC3_GUSB2PHYCFG_ULPI_UTMI))
462 break;
Heikki Krogerus3e10a2c2015-05-13 15:26:49 +0300463 }
464 /* FALLTHROUGH */
Heikki Krogerus88bc9d12015-05-13 15:26:51 +0300465 case DWC3_GHWPARAMS3_HSPHY_IFC_ULPI:
466 /* Making sure the interface and PHY are operational */
467 ret = dwc3_soft_reset(dwc);
468 if (ret)
469 return ret;
470
471 udelay(1);
472
473 ret = dwc3_ulpi_init(dwc);
474 if (ret)
475 return ret;
476 /* FALLTHROUGH */
Heikki Krogerus3e10a2c2015-05-13 15:26:49 +0300477 default:
478 break;
479 }
480
Huang Rui2164a472014-10-28 19:54:35 +0800481 /*
482 * Above 1.94a, it is recommended to set DWC3_GUSB2PHYCFG_SUSPHY to
483 * '0' during coreConsultant configuration. So default value will
484 * be '0' when the core is reset. Application needs to set it to
485 * '1' after the core initialization is completed.
486 */
487 if (dwc->revision > DWC3_REVISION_194A)
488 reg |= DWC3_GUSB2PHYCFG_SUSPHY;
489
Felipe Balbicd72f892014-11-06 11:31:00 -0600490 if (dwc->dis_u2_susphy_quirk)
Huang Rui0effe0a2014-10-31 11:11:14 +0800491 reg &= ~DWC3_GUSB2PHYCFG_SUSPHY;
492
Huang Rui2164a472014-10-28 19:54:35 +0800493 dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
Heikki Krogerus88bc9d12015-05-13 15:26:51 +0300494
495 return 0;
Huang Ruib5a65c42014-10-28 19:54:28 +0800496}
497
498/**
Felipe Balbi72246da2011-08-19 18:10:58 +0300499 * dwc3_core_init - Low-level initialization of DWC3 Core
500 * @dwc: Pointer to our controller context structure
501 *
502 * Returns 0 on success otherwise negative errno.
503 */
Bill Pemberton41ac7b32012-11-19 13:21:48 -0500504static int dwc3_core_init(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +0300505{
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600506 u32 hwparams4 = dwc->hwparams.hwparams4;
Felipe Balbi72246da2011-08-19 18:10:58 +0300507 u32 reg;
508 int ret;
509
Sebastian Andrzej Siewior7650bd72011-08-29 13:56:36 +0200510 reg = dwc3_readl(dwc->regs, DWC3_GSNPSID);
511 /* This should read as U3 followed by revision number */
512 if ((reg & DWC3_GSNPSID_MASK) != 0x55330000) {
513 dev_err(dwc->dev, "this is not a DesignWare USB3 DRD Core\n");
514 ret = -ENODEV;
515 goto err0;
516 }
Felipe Balbi248b1222011-12-14 21:59:30 +0200517 dwc->revision = reg;
Sebastian Andrzej Siewior7650bd72011-08-29 13:56:36 +0200518
Felipe Balbifa0ea132014-09-19 15:51:11 -0500519 /*
520 * Write Linux Version Code to our GUID register so it's easy to figure
521 * out which kernel version a bug was found.
522 */
523 dwc3_writel(dwc->regs, DWC3_GUID, LINUX_VERSION_CODE);
524
Paul Zimmerman0e1e5c42014-05-23 11:39:24 -0700525 /* Handle USB2.0-only core configuration */
526 if (DWC3_GHWPARAMS3_SSPHY_IFC(dwc->hwparams.hwparams3) ==
527 DWC3_GHWPARAMS3_SSPHY_IFC_DIS) {
528 if (dwc->maximum_speed == USB_SPEED_SUPER)
529 dwc->maximum_speed = USB_SPEED_HIGH;
530 }
531
Felipe Balbi72246da2011-08-19 18:10:58 +0300532 /* issue device SoftReset too */
Heikki Krogerusc5cc74e2015-05-13 15:26:47 +0300533 ret = dwc3_soft_reset(dwc);
534 if (ret)
535 goto err0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300536
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +0530537 ret = dwc3_core_soft_reset(dwc);
538 if (ret)
539 goto err0;
Pratyush Anand58a0f232012-06-21 17:44:29 +0530540
Sebastian Andrzej Siewior4878a022011-10-31 22:25:41 +0100541 reg = dwc3_readl(dwc->regs, DWC3_GCTL);
Paul Zimmerman3e87c422012-02-24 17:32:13 -0800542 reg &= ~DWC3_GCTL_SCALEDOWN_MASK;
Sebastian Andrzej Siewior4878a022011-10-31 22:25:41 +0100543
Sebastian Andrzej Siewior164d7732011-11-24 11:22:05 +0100544 switch (DWC3_GHWPARAMS1_EN_PWROPT(dwc->hwparams.hwparams1)) {
Sebastian Andrzej Siewior4878a022011-10-31 22:25:41 +0100545 case DWC3_GHWPARAMS1_EN_PWROPT_CLK:
Felipe Balbi32a4a132014-02-25 14:00:13 -0600546 /**
547 * WORKAROUND: DWC3 revisions between 2.10a and 2.50a have an
548 * issue which would cause xHCI compliance tests to fail.
549 *
550 * Because of that we cannot enable clock gating on such
551 * configurations.
552 *
553 * Refers to:
554 *
555 * STAR#9000588375: Clock Gating, SOF Issues when ref_clk-Based
556 * SOF/ITP Mode Used
557 */
558 if ((dwc->dr_mode == USB_DR_MODE_HOST ||
559 dwc->dr_mode == USB_DR_MODE_OTG) &&
560 (dwc->revision >= DWC3_REVISION_210A &&
561 dwc->revision <= DWC3_REVISION_250A))
562 reg |= DWC3_GCTL_DSBLCLKGTNG | DWC3_GCTL_SOFITPSYNC;
563 else
564 reg &= ~DWC3_GCTL_DSBLCLKGTNG;
Sebastian Andrzej Siewior4878a022011-10-31 22:25:41 +0100565 break;
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600566 case DWC3_GHWPARAMS1_EN_PWROPT_HIB:
567 /* enable hibernation here */
568 dwc->nr_scratch = DWC3_GHWPARAMS4_HIBER_SCRATCHBUFS(hwparams4);
Huang Rui2eac3992014-10-28 19:54:22 +0800569
570 /*
571 * REVISIT Enabling this bit so that host-mode hibernation
572 * will work. Device-mode hibernation is not yet implemented.
573 */
574 reg |= DWC3_GCTL_GBLHIBERNATIONEN;
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600575 break;
Sebastian Andrzej Siewior4878a022011-10-31 22:25:41 +0100576 default:
577 dev_dbg(dwc->dev, "No power optimization available\n");
578 }
579
Huang Rui946bd572014-10-28 19:54:23 +0800580 /* check if current dwc3 is on simulation board */
581 if (dwc->hwparams.hwparams6 & DWC3_GHWPARAMS6_EN_FPGA) {
582 dev_dbg(dwc->dev, "it is on FPGA board\n");
583 dwc->is_fpga = true;
584 }
585
Huang Rui3b812212014-10-28 19:54:25 +0800586 WARN_ONCE(dwc->disable_scramble_quirk && !dwc->is_fpga,
587 "disable_scramble cannot be used on non-FPGA builds\n");
588
589 if (dwc->disable_scramble_quirk && dwc->is_fpga)
590 reg |= DWC3_GCTL_DISSCRAMBLE;
591 else
592 reg &= ~DWC3_GCTL_DISSCRAMBLE;
593
Huang Rui9a5b2f32014-10-28 19:54:27 +0800594 if (dwc->u2exit_lfps_quirk)
595 reg |= DWC3_GCTL_U2EXIT_LFPS;
596
Sebastian Andrzej Siewior4878a022011-10-31 22:25:41 +0100597 /*
598 * WORKAROUND: DWC3 revisions <1.90a have a bug
Paul Zimmerman1d046792012-02-15 18:56:56 -0800599 * where the device can fail to connect at SuperSpeed
Sebastian Andrzej Siewior4878a022011-10-31 22:25:41 +0100600 * and falls back to high-speed mode which causes
Paul Zimmerman1d046792012-02-15 18:56:56 -0800601 * the device to enter a Connect/Disconnect loop
Sebastian Andrzej Siewior4878a022011-10-31 22:25:41 +0100602 */
603 if (dwc->revision < DWC3_REVISION_190A)
604 reg |= DWC3_GCTL_U2RSTECN;
605
Felipe Balbi789451f62011-05-05 15:53:10 +0300606 dwc3_core_num_eps(dwc);
607
Sebastian Andrzej Siewior4878a022011-10-31 22:25:41 +0100608 dwc3_writel(dwc->regs, DWC3_GCTL, reg);
609
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600610 ret = dwc3_alloc_scratch_buffers(dwc);
611 if (ret)
612 goto err1;
613
614 ret = dwc3_setup_scratch_buffers(dwc);
615 if (ret)
616 goto err2;
617
Felipe Balbi72246da2011-08-19 18:10:58 +0300618 return 0;
619
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600620err2:
621 dwc3_free_scratch_buffers(dwc);
622
623err1:
624 usb_phy_shutdown(dwc->usb2_phy);
625 usb_phy_shutdown(dwc->usb3_phy);
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +0530626 phy_exit(dwc->usb2_generic_phy);
627 phy_exit(dwc->usb3_generic_phy);
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600628
Felipe Balbi72246da2011-08-19 18:10:58 +0300629err0:
630 return ret;
631}
632
633static void dwc3_core_exit(struct dwc3 *dwc)
634{
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600635 dwc3_free_scratch_buffers(dwc);
Vivek Gautam01b8daf2012-10-13 19:20:18 +0530636 usb_phy_shutdown(dwc->usb2_phy);
637 usb_phy_shutdown(dwc->usb3_phy);
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +0530638 phy_exit(dwc->usb2_generic_phy);
639 phy_exit(dwc->usb3_generic_phy);
Felipe Balbi72246da2011-08-19 18:10:58 +0300640}
641
Felipe Balbi3c9f94a2014-04-16 15:08:29 -0500642static int dwc3_core_get_phy(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +0300643{
Felipe Balbi3c9f94a2014-04-16 15:08:29 -0500644 struct device *dev = dwc->dev;
Felipe Balbi941ea362013-07-31 09:21:25 +0300645 struct device_node *node = dev->of_node;
Felipe Balbi3c9f94a2014-04-16 15:08:29 -0500646 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300647
Kishon Vijay Abraham I5088b6f2013-01-25 16:36:53 +0530648 if (node) {
649 dwc->usb2_phy = devm_usb_get_phy_by_phandle(dev, "usb-phy", 0);
650 dwc->usb3_phy = devm_usb_get_phy_by_phandle(dev, "usb-phy", 1);
Felipe Balbibb674902013-08-14 13:21:23 -0500651 } else {
652 dwc->usb2_phy = devm_usb_get_phy(dev, USB_PHY_TYPE_USB2);
653 dwc->usb3_phy = devm_usb_get_phy(dev, USB_PHY_TYPE_USB3);
Kishon Vijay Abraham I5088b6f2013-01-25 16:36:53 +0530654 }
655
Felipe Balbid105e7f2013-03-15 10:52:08 +0200656 if (IS_ERR(dwc->usb2_phy)) {
657 ret = PTR_ERR(dwc->usb2_phy);
Kishon Vijay Abraham I122f06e2014-03-03 17:08:10 +0530658 if (ret == -ENXIO || ret == -ENODEV) {
659 dwc->usb2_phy = NULL;
660 } else if (ret == -EPROBE_DEFER) {
Felipe Balbid105e7f2013-03-15 10:52:08 +0200661 return ret;
Kishon Vijay Abraham I122f06e2014-03-03 17:08:10 +0530662 } else {
663 dev_err(dev, "no usb2 phy configured\n");
664 return ret;
665 }
Felipe Balbi51e1e7b2012-07-19 14:09:48 +0300666 }
667
Felipe Balbid105e7f2013-03-15 10:52:08 +0200668 if (IS_ERR(dwc->usb3_phy)) {
Ruchika Kharwar315955d72013-07-04 00:59:34 -0500669 ret = PTR_ERR(dwc->usb3_phy);
Kishon Vijay Abraham I122f06e2014-03-03 17:08:10 +0530670 if (ret == -ENXIO || ret == -ENODEV) {
671 dwc->usb3_phy = NULL;
672 } else if (ret == -EPROBE_DEFER) {
Felipe Balbid105e7f2013-03-15 10:52:08 +0200673 return ret;
Kishon Vijay Abraham I122f06e2014-03-03 17:08:10 +0530674 } else {
675 dev_err(dev, "no usb3 phy configured\n");
676 return ret;
677 }
Felipe Balbi51e1e7b2012-07-19 14:09:48 +0300678 }
679
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +0530680 dwc->usb2_generic_phy = devm_phy_get(dev, "usb2-phy");
681 if (IS_ERR(dwc->usb2_generic_phy)) {
682 ret = PTR_ERR(dwc->usb2_generic_phy);
683 if (ret == -ENOSYS || ret == -ENODEV) {
684 dwc->usb2_generic_phy = NULL;
685 } else if (ret == -EPROBE_DEFER) {
686 return ret;
687 } else {
688 dev_err(dev, "no usb2 phy configured\n");
689 return ret;
690 }
691 }
692
693 dwc->usb3_generic_phy = devm_phy_get(dev, "usb3-phy");
694 if (IS_ERR(dwc->usb3_generic_phy)) {
695 ret = PTR_ERR(dwc->usb3_generic_phy);
696 if (ret == -ENOSYS || ret == -ENODEV) {
697 dwc->usb3_generic_phy = NULL;
698 } else if (ret == -EPROBE_DEFER) {
699 return ret;
700 } else {
701 dev_err(dev, "no usb3 phy configured\n");
702 return ret;
703 }
704 }
705
Felipe Balbi3c9f94a2014-04-16 15:08:29 -0500706 return 0;
707}
708
Felipe Balbi5f94adf2014-04-16 15:13:45 -0500709static int dwc3_core_init_mode(struct dwc3 *dwc)
710{
711 struct device *dev = dwc->dev;
712 int ret;
713
714 switch (dwc->dr_mode) {
715 case USB_DR_MODE_PERIPHERAL:
716 dwc3_set_mode(dwc, DWC3_GCTL_PRTCAP_DEVICE);
717 ret = dwc3_gadget_init(dwc);
718 if (ret) {
719 dev_err(dev, "failed to initialize gadget\n");
720 return ret;
721 }
722 break;
723 case USB_DR_MODE_HOST:
724 dwc3_set_mode(dwc, DWC3_GCTL_PRTCAP_HOST);
725 ret = dwc3_host_init(dwc);
726 if (ret) {
727 dev_err(dev, "failed to initialize host\n");
728 return ret;
729 }
730 break;
731 case USB_DR_MODE_OTG:
732 dwc3_set_mode(dwc, DWC3_GCTL_PRTCAP_OTG);
733 ret = dwc3_host_init(dwc);
734 if (ret) {
735 dev_err(dev, "failed to initialize host\n");
736 return ret;
737 }
738
739 ret = dwc3_gadget_init(dwc);
740 if (ret) {
741 dev_err(dev, "failed to initialize gadget\n");
742 return ret;
743 }
744 break;
745 default:
746 dev_err(dev, "Unsupported mode of operation %d\n", dwc->dr_mode);
747 return -EINVAL;
748 }
749
750 return 0;
751}
752
753static void dwc3_core_exit_mode(struct dwc3 *dwc)
754{
755 switch (dwc->dr_mode) {
756 case USB_DR_MODE_PERIPHERAL:
757 dwc3_gadget_exit(dwc);
758 break;
759 case USB_DR_MODE_HOST:
760 dwc3_host_exit(dwc);
761 break;
762 case USB_DR_MODE_OTG:
763 dwc3_host_exit(dwc);
764 dwc3_gadget_exit(dwc);
765 break;
766 default:
767 /* do nothing */
768 break;
769 }
770}
771
Felipe Balbi3c9f94a2014-04-16 15:08:29 -0500772#define DWC3_ALIGN_MASK (16 - 1)
773
774static int dwc3_probe(struct platform_device *pdev)
775{
776 struct device *dev = &pdev->dev;
777 struct dwc3_platform_data *pdata = dev_get_platdata(dev);
778 struct device_node *node = dev->of_node;
779 struct resource *res;
780 struct dwc3 *dwc;
Huang Rui80caf7d2014-10-28 19:54:26 +0800781 u8 lpm_nyet_threshold;
Huang Rui6b6a0c92014-10-31 11:11:12 +0800782 u8 tx_de_emphasis;
Huang Rui460d0982014-10-31 11:11:18 +0800783 u8 hird_threshold;
Felipe Balbi3c9f94a2014-04-16 15:08:29 -0500784
Andy Shevchenkob09e99e2014-05-15 15:53:32 +0300785 int ret;
Felipe Balbi3c9f94a2014-04-16 15:08:29 -0500786
787 void __iomem *regs;
788 void *mem;
789
790 mem = devm_kzalloc(dev, sizeof(*dwc) + DWC3_ALIGN_MASK, GFP_KERNEL);
Jingoo Han734d5a52014-07-17 12:45:11 +0900791 if (!mem)
Felipe Balbi3c9f94a2014-04-16 15:08:29 -0500792 return -ENOMEM;
Jingoo Han734d5a52014-07-17 12:45:11 +0900793
Felipe Balbi3c9f94a2014-04-16 15:08:29 -0500794 dwc = PTR_ALIGN(mem, DWC3_ALIGN_MASK + 1);
795 dwc->mem = mem;
796 dwc->dev = dev;
797
798 res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
799 if (!res) {
800 dev_err(dev, "missing IRQ\n");
801 return -ENODEV;
802 }
803 dwc->xhci_resources[1].start = res->start;
804 dwc->xhci_resources[1].end = res->end;
805 dwc->xhci_resources[1].flags = res->flags;
806 dwc->xhci_resources[1].name = res->name;
807
808 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
809 if (!res) {
810 dev_err(dev, "missing memory resource\n");
811 return -ENODEV;
812 }
813
Vivek Gautamf32a5e22014-06-04 14:34:52 +0530814 dwc->xhci_resources[0].start = res->start;
815 dwc->xhci_resources[0].end = dwc->xhci_resources[0].start +
816 DWC3_XHCI_REGS_END;
817 dwc->xhci_resources[0].flags = res->flags;
818 dwc->xhci_resources[0].name = res->name;
819
820 res->start += DWC3_GLOBALS_REGS_START;
821
822 /*
823 * Request memory region but exclude xHCI regs,
824 * since it will be requested by the xhci-plat driver.
825 */
826 regs = devm_ioremap_resource(dev, res);
Felipe Balbi3da1f6e2014-09-02 15:19:43 -0500827 if (IS_ERR(regs)) {
828 ret = PTR_ERR(regs);
829 goto err0;
830 }
Vivek Gautamf32a5e22014-06-04 14:34:52 +0530831
832 dwc->regs = regs;
833 dwc->regs_size = resource_size(res);
Vivek Gautamf32a5e22014-06-04 14:34:52 +0530834
Huang Rui80caf7d2014-10-28 19:54:26 +0800835 /* default to highest possible threshold */
836 lpm_nyet_threshold = 0xff;
837
Huang Rui6b6a0c92014-10-31 11:11:12 +0800838 /* default to -3.5dB de-emphasis */
839 tx_de_emphasis = 1;
840
Huang Rui460d0982014-10-31 11:11:18 +0800841 /*
842 * default to assert utmi_sleep_n and use maximum allowed HIRD
843 * threshold value of 0b1100
844 */
845 hird_threshold = 12;
846
Felipe Balbi3c9f94a2014-04-16 15:08:29 -0500847 if (node) {
848 dwc->maximum_speed = of_usb_get_maximum_speed(node);
Huang Rui80caf7d2014-10-28 19:54:26 +0800849 dwc->has_lpm_erratum = of_property_read_bool(node,
850 "snps,has-lpm-erratum");
851 of_property_read_u8(node, "snps,lpm-nyet-threshold",
852 &lpm_nyet_threshold);
Huang Rui460d0982014-10-31 11:11:18 +0800853 dwc->is_utmi_l1_suspend = of_property_read_bool(node,
854 "snps,is-utmi-l1-suspend");
855 of_property_read_u8(node, "snps,hird-threshold",
856 &hird_threshold);
Robert Baldygaeac68e82015-03-09 15:06:12 +0100857 dwc->usb3_lpm_capable = of_property_read_bool(node,
858 "snps,usb3_lpm_capable");
Felipe Balbi3c9f94a2014-04-16 15:08:29 -0500859
Huang Rui80caf7d2014-10-28 19:54:26 +0800860 dwc->needs_fifo_resize = of_property_read_bool(node,
861 "tx-fifo-resize");
Felipe Balbi3c9f94a2014-04-16 15:08:29 -0500862 dwc->dr_mode = of_usb_get_dr_mode(node);
Huang Rui3b812212014-10-28 19:54:25 +0800863
864 dwc->disable_scramble_quirk = of_property_read_bool(node,
865 "snps,disable_scramble_quirk");
Huang Rui9a5b2f32014-10-28 19:54:27 +0800866 dwc->u2exit_lfps_quirk = of_property_read_bool(node,
867 "snps,u2exit_lfps_quirk");
Huang Ruib5a65c42014-10-28 19:54:28 +0800868 dwc->u2ss_inp3_quirk = of_property_read_bool(node,
869 "snps,u2ss_inp3_quirk");
Huang Ruidf31f5b2014-10-28 19:54:29 +0800870 dwc->req_p1p2p3_quirk = of_property_read_bool(node,
871 "snps,req_p1p2p3_quirk");
Huang Ruia2a1d0f2014-10-28 19:54:30 +0800872 dwc->del_p1p2p3_quirk = of_property_read_bool(node,
873 "snps,del_p1p2p3_quirk");
Huang Rui41c06ff2014-10-28 19:54:31 +0800874 dwc->del_phy_power_chg_quirk = of_property_read_bool(node,
875 "snps,del_phy_power_chg_quirk");
Huang Ruifb67afc2014-10-28 19:54:32 +0800876 dwc->lfps_filter_quirk = of_property_read_bool(node,
877 "snps,lfps_filter_quirk");
Huang Rui14f4ac52014-10-28 19:54:33 +0800878 dwc->rx_detect_poll_quirk = of_property_read_bool(node,
879 "snps,rx_detect_poll_quirk");
Huang Rui59acfa22014-10-31 11:11:13 +0800880 dwc->dis_u3_susphy_quirk = of_property_read_bool(node,
881 "snps,dis_u3_susphy_quirk");
Huang Rui0effe0a2014-10-31 11:11:14 +0800882 dwc->dis_u2_susphy_quirk = of_property_read_bool(node,
883 "snps,dis_u2_susphy_quirk");
Huang Rui6b6a0c92014-10-31 11:11:12 +0800884
885 dwc->tx_de_emphasis_quirk = of_property_read_bool(node,
886 "snps,tx_de_emphasis_quirk");
887 of_property_read_u8(node, "snps,tx_de_emphasis",
888 &tx_de_emphasis);
Heikki Krogerus3e10a2c2015-05-13 15:26:49 +0300889 of_property_read_string(node, "snps,hsphy_interface",
890 &dwc->hsphy_interface);
Felipe Balbi3c9f94a2014-04-16 15:08:29 -0500891 } else if (pdata) {
892 dwc->maximum_speed = pdata->maximum_speed;
Huang Rui80caf7d2014-10-28 19:54:26 +0800893 dwc->has_lpm_erratum = pdata->has_lpm_erratum;
894 if (pdata->lpm_nyet_threshold)
895 lpm_nyet_threshold = pdata->lpm_nyet_threshold;
Huang Rui460d0982014-10-31 11:11:18 +0800896 dwc->is_utmi_l1_suspend = pdata->is_utmi_l1_suspend;
897 if (pdata->hird_threshold)
898 hird_threshold = pdata->hird_threshold;
Felipe Balbi3c9f94a2014-04-16 15:08:29 -0500899
900 dwc->needs_fifo_resize = pdata->tx_fifo_resize;
Robert Baldygaeac68e82015-03-09 15:06:12 +0100901 dwc->usb3_lpm_capable = pdata->usb3_lpm_capable;
Felipe Balbi3c9f94a2014-04-16 15:08:29 -0500902 dwc->dr_mode = pdata->dr_mode;
Huang Rui3b812212014-10-28 19:54:25 +0800903
904 dwc->disable_scramble_quirk = pdata->disable_scramble_quirk;
Huang Rui9a5b2f32014-10-28 19:54:27 +0800905 dwc->u2exit_lfps_quirk = pdata->u2exit_lfps_quirk;
Huang Ruib5a65c42014-10-28 19:54:28 +0800906 dwc->u2ss_inp3_quirk = pdata->u2ss_inp3_quirk;
Huang Ruidf31f5b2014-10-28 19:54:29 +0800907 dwc->req_p1p2p3_quirk = pdata->req_p1p2p3_quirk;
Huang Ruia2a1d0f2014-10-28 19:54:30 +0800908 dwc->del_p1p2p3_quirk = pdata->del_p1p2p3_quirk;
Huang Rui41c06ff2014-10-28 19:54:31 +0800909 dwc->del_phy_power_chg_quirk = pdata->del_phy_power_chg_quirk;
Huang Ruifb67afc2014-10-28 19:54:32 +0800910 dwc->lfps_filter_quirk = pdata->lfps_filter_quirk;
Huang Rui14f4ac52014-10-28 19:54:33 +0800911 dwc->rx_detect_poll_quirk = pdata->rx_detect_poll_quirk;
Huang Rui59acfa22014-10-31 11:11:13 +0800912 dwc->dis_u3_susphy_quirk = pdata->dis_u3_susphy_quirk;
Huang Rui0effe0a2014-10-31 11:11:14 +0800913 dwc->dis_u2_susphy_quirk = pdata->dis_u2_susphy_quirk;
Huang Rui6b6a0c92014-10-31 11:11:12 +0800914
915 dwc->tx_de_emphasis_quirk = pdata->tx_de_emphasis_quirk;
916 if (pdata->tx_de_emphasis)
917 tx_de_emphasis = pdata->tx_de_emphasis;
Heikki Krogerus3e10a2c2015-05-13 15:26:49 +0300918
919 dwc->hsphy_interface = pdata->hsphy_interface;
Felipe Balbi3c9f94a2014-04-16 15:08:29 -0500920 }
921
922 /* default to superspeed if no maximum_speed passed */
923 if (dwc->maximum_speed == USB_SPEED_UNKNOWN)
924 dwc->maximum_speed = USB_SPEED_SUPER;
925
Huang Rui80caf7d2014-10-28 19:54:26 +0800926 dwc->lpm_nyet_threshold = lpm_nyet_threshold;
Huang Rui6b6a0c92014-10-31 11:11:12 +0800927 dwc->tx_de_emphasis = tx_de_emphasis;
Huang Rui80caf7d2014-10-28 19:54:26 +0800928
Huang Rui460d0982014-10-31 11:11:18 +0800929 dwc->hird_threshold = hird_threshold
930 | (dwc->is_utmi_l1_suspend << 4);
931
Heikki Krogerus6c89cce02015-05-13 15:26:45 +0300932 platform_set_drvdata(pdev, dwc);
Heikki Krogerus2917e712015-05-13 15:26:46 +0300933 dwc3_cache_hwparams(dwc);
Heikki Krogerus6c89cce02015-05-13 15:26:45 +0300934
Heikki Krogerus88bc9d12015-05-13 15:26:51 +0300935 ret = dwc3_phy_setup(dwc);
936 if (ret)
937 goto err0;
Heikki Krogerus45bb7de2015-05-13 15:26:48 +0300938
Felipe Balbi3c9f94a2014-04-16 15:08:29 -0500939 ret = dwc3_core_get_phy(dwc);
940 if (ret)
Felipe Balbi3da1f6e2014-09-02 15:19:43 -0500941 goto err0;
Felipe Balbi3c9f94a2014-04-16 15:08:29 -0500942
Felipe Balbi72246da2011-08-19 18:10:58 +0300943 spin_lock_init(&dwc->lock);
Felipe Balbi72246da2011-08-19 18:10:58 +0300944
Heikki Krogerus19bacdc2014-09-24 11:00:38 +0300945 if (!dev->dma_mask) {
946 dev->dma_mask = dev->parent->dma_mask;
947 dev->dma_parms = dev->parent->dma_parms;
948 dma_set_coherent_mask(dev, dev->parent->coherent_dma_mask);
949 }
Kishon Vijay Abraham Iddff14f2013-03-07 18:51:43 +0530950
Chanho Park802ca852012-02-15 18:27:55 +0900951 pm_runtime_enable(dev);
952 pm_runtime_get_sync(dev);
953 pm_runtime_forbid(dev);
Felipe Balbi72246da2011-08-19 18:10:58 +0300954
Felipe Balbi39214262012-10-11 13:54:36 +0300955 ret = dwc3_alloc_event_buffers(dwc, DWC3_EVENT_BUFFERS_SIZE);
956 if (ret) {
957 dev_err(dwc->dev, "failed to allocate event buffers\n");
958 ret = -ENOMEM;
Felipe Balbi3da1f6e2014-09-02 15:19:43 -0500959 goto err1;
Felipe Balbi39214262012-10-11 13:54:36 +0300960 }
961
Felipe Balbi32a4a132014-02-25 14:00:13 -0600962 if (IS_ENABLED(CONFIG_USB_DWC3_HOST))
963 dwc->dr_mode = USB_DR_MODE_HOST;
964 else if (IS_ENABLED(CONFIG_USB_DWC3_GADGET))
965 dwc->dr_mode = USB_DR_MODE_PERIPHERAL;
966
967 if (dwc->dr_mode == USB_DR_MODE_UNKNOWN)
968 dwc->dr_mode = USB_DR_MODE_OTG;
969
Felipe Balbi72246da2011-08-19 18:10:58 +0300970 ret = dwc3_core_init(dwc);
971 if (ret) {
Chanho Park802ca852012-02-15 18:27:55 +0900972 dev_err(dev, "failed to initialize core\n");
Felipe Balbi3da1f6e2014-09-02 15:19:43 -0500973 goto err1;
Felipe Balbi72246da2011-08-19 18:10:58 +0300974 }
975
Kishon Vijay Abraham I3088f102013-11-25 15:31:21 +0530976 usb_phy_set_suspend(dwc->usb2_phy, 0);
977 usb_phy_set_suspend(dwc->usb3_phy, 0);
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +0530978 ret = phy_power_on(dwc->usb2_generic_phy);
979 if (ret < 0)
Felipe Balbi3da1f6e2014-09-02 15:19:43 -0500980 goto err2;
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +0530981
982 ret = phy_power_on(dwc->usb3_generic_phy);
983 if (ret < 0)
Felipe Balbi3da1f6e2014-09-02 15:19:43 -0500984 goto err3;
Kishon Vijay Abraham I3088f102013-11-25 15:31:21 +0530985
Felipe Balbif122d332013-02-08 15:15:11 +0200986 ret = dwc3_event_buffers_setup(dwc);
987 if (ret) {
988 dev_err(dwc->dev, "failed to setup event buffers\n");
Felipe Balbi3da1f6e2014-09-02 15:19:43 -0500989 goto err4;
Felipe Balbif122d332013-02-08 15:15:11 +0200990 }
991
Felipe Balbi5f94adf2014-04-16 15:13:45 -0500992 ret = dwc3_core_init_mode(dwc);
993 if (ret)
Felipe Balbi3da1f6e2014-09-02 15:19:43 -0500994 goto err5;
Felipe Balbi72246da2011-08-19 18:10:58 +0300995
996 ret = dwc3_debugfs_init(dwc);
997 if (ret) {
Chanho Park802ca852012-02-15 18:27:55 +0900998 dev_err(dev, "failed to initialize debugfs\n");
Felipe Balbi3da1f6e2014-09-02 15:19:43 -0500999 goto err6;
Felipe Balbi72246da2011-08-19 18:10:58 +03001000 }
1001
Chanho Park802ca852012-02-15 18:27:55 +09001002 pm_runtime_allow(dev);
Felipe Balbi72246da2011-08-19 18:10:58 +03001003
1004 return 0;
1005
Felipe Balbi3da1f6e2014-09-02 15:19:43 -05001006err6:
Felipe Balbi5f94adf2014-04-16 15:13:45 -05001007 dwc3_core_exit_mode(dwc);
Felipe Balbi72246da2011-08-19 18:10:58 +03001008
Felipe Balbi3da1f6e2014-09-02 15:19:43 -05001009err5:
Felipe Balbif122d332013-02-08 15:15:11 +02001010 dwc3_event_buffers_cleanup(dwc);
1011
Felipe Balbi3da1f6e2014-09-02 15:19:43 -05001012err4:
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +05301013 phy_power_off(dwc->usb3_generic_phy);
1014
Felipe Balbi3da1f6e2014-09-02 15:19:43 -05001015err3:
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +05301016 phy_power_off(dwc->usb2_generic_phy);
1017
Felipe Balbi3da1f6e2014-09-02 15:19:43 -05001018err2:
Kishon Vijay Abraham I501fae52013-11-25 15:31:22 +05301019 usb_phy_set_suspend(dwc->usb2_phy, 1);
1020 usb_phy_set_suspend(dwc->usb3_phy, 1);
Felipe Balbi72246da2011-08-19 18:10:58 +03001021 dwc3_core_exit(dwc);
1022
Felipe Balbi3da1f6e2014-09-02 15:19:43 -05001023err1:
Felipe Balbi39214262012-10-11 13:54:36 +03001024 dwc3_free_event_buffers(dwc);
Heikki Krogerus88bc9d12015-05-13 15:26:51 +03001025 dwc3_ulpi_exit(dwc);
Felipe Balbi39214262012-10-11 13:54:36 +03001026
Felipe Balbi3da1f6e2014-09-02 15:19:43 -05001027err0:
1028 /*
1029 * restore res->start back to its original value so that, in case the
1030 * probe is deferred, we don't end up getting error in request the
1031 * memory region the next time probe is called.
1032 */
1033 res->start -= DWC3_GLOBALS_REGS_START;
1034
Felipe Balbi72246da2011-08-19 18:10:58 +03001035 return ret;
1036}
1037
Bill Pembertonfb4e98a2012-11-19 13:26:20 -05001038static int dwc3_remove(struct platform_device *pdev)
Felipe Balbi72246da2011-08-19 18:10:58 +03001039{
Felipe Balbi72246da2011-08-19 18:10:58 +03001040 struct dwc3 *dwc = platform_get_drvdata(pdev);
Felipe Balbi3da1f6e2014-09-02 15:19:43 -05001041 struct resource *res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1042
1043 /*
1044 * restore res->start back to its original value so that, in case the
1045 * probe is deferred, we don't end up getting error in request the
1046 * memory region the next time probe is called.
1047 */
1048 res->start -= DWC3_GLOBALS_REGS_START;
Felipe Balbi72246da2011-08-19 18:10:58 +03001049
Felipe Balbidc99f162014-09-03 16:13:37 -05001050 dwc3_debugfs_exit(dwc);
1051 dwc3_core_exit_mode(dwc);
1052 dwc3_event_buffers_cleanup(dwc);
1053 dwc3_free_event_buffers(dwc);
1054
Kishon Vijay Abraham I8ba007a2013-01-25 08:30:54 +05301055 usb_phy_set_suspend(dwc->usb2_phy, 1);
1056 usb_phy_set_suspend(dwc->usb3_phy, 1);
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +05301057 phy_power_off(dwc->usb2_generic_phy);
1058 phy_power_off(dwc->usb3_generic_phy);
Kishon Vijay Abraham I8ba007a2013-01-25 08:30:54 +05301059
Felipe Balbi72246da2011-08-19 18:10:58 +03001060 dwc3_core_exit(dwc);
Heikki Krogerus88bc9d12015-05-13 15:26:51 +03001061 dwc3_ulpi_exit(dwc);
Felipe Balbi72246da2011-08-19 18:10:58 +03001062
Felipe Balbi7415f172012-04-30 14:56:33 +03001063 pm_runtime_put_sync(&pdev->dev);
1064 pm_runtime_disable(&pdev->dev);
1065
Felipe Balbi72246da2011-08-19 18:10:58 +03001066 return 0;
1067}
1068
Felipe Balbi7415f172012-04-30 14:56:33 +03001069#ifdef CONFIG_PM_SLEEP
Felipe Balbi7415f172012-04-30 14:56:33 +03001070static int dwc3_suspend(struct device *dev)
1071{
1072 struct dwc3 *dwc = dev_get_drvdata(dev);
1073 unsigned long flags;
1074
1075 spin_lock_irqsave(&dwc->lock, flags);
1076
Ruchika Kharwara45c82b82013-07-06 07:52:49 -05001077 switch (dwc->dr_mode) {
1078 case USB_DR_MODE_PERIPHERAL:
1079 case USB_DR_MODE_OTG:
Felipe Balbi7415f172012-04-30 14:56:33 +03001080 dwc3_gadget_suspend(dwc);
1081 /* FALLTHROUGH */
Ruchika Kharwara45c82b82013-07-06 07:52:49 -05001082 case USB_DR_MODE_HOST:
Felipe Balbi7415f172012-04-30 14:56:33 +03001083 default:
Felipe Balbi0b0231a2014-10-07 10:19:23 -05001084 dwc3_event_buffers_cleanup(dwc);
Felipe Balbi7415f172012-04-30 14:56:33 +03001085 break;
1086 }
1087
1088 dwc->gctl = dwc3_readl(dwc->regs, DWC3_GCTL);
1089 spin_unlock_irqrestore(&dwc->lock, flags);
1090
1091 usb_phy_shutdown(dwc->usb3_phy);
1092 usb_phy_shutdown(dwc->usb2_phy);
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +05301093 phy_exit(dwc->usb2_generic_phy);
1094 phy_exit(dwc->usb3_generic_phy);
Felipe Balbi7415f172012-04-30 14:56:33 +03001095
1096 return 0;
1097}
1098
1099static int dwc3_resume(struct device *dev)
1100{
1101 struct dwc3 *dwc = dev_get_drvdata(dev);
1102 unsigned long flags;
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +05301103 int ret;
Felipe Balbi7415f172012-04-30 14:56:33 +03001104
1105 usb_phy_init(dwc->usb3_phy);
1106 usb_phy_init(dwc->usb2_phy);
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +05301107 ret = phy_init(dwc->usb2_generic_phy);
1108 if (ret < 0)
1109 return ret;
1110
1111 ret = phy_init(dwc->usb3_generic_phy);
1112 if (ret < 0)
1113 goto err_usb2phy_init;
Felipe Balbi7415f172012-04-30 14:56:33 +03001114
1115 spin_lock_irqsave(&dwc->lock, flags);
1116
Felipe Balbi0b0231a2014-10-07 10:19:23 -05001117 dwc3_event_buffers_setup(dwc);
Felipe Balbi7415f172012-04-30 14:56:33 +03001118 dwc3_writel(dwc->regs, DWC3_GCTL, dwc->gctl);
1119
Ruchika Kharwara45c82b82013-07-06 07:52:49 -05001120 switch (dwc->dr_mode) {
1121 case USB_DR_MODE_PERIPHERAL:
1122 case USB_DR_MODE_OTG:
Felipe Balbi7415f172012-04-30 14:56:33 +03001123 dwc3_gadget_resume(dwc);
1124 /* FALLTHROUGH */
Ruchika Kharwara45c82b82013-07-06 07:52:49 -05001125 case USB_DR_MODE_HOST:
Felipe Balbi7415f172012-04-30 14:56:33 +03001126 default:
1127 /* do nothing */
1128 break;
1129 }
1130
1131 spin_unlock_irqrestore(&dwc->lock, flags);
1132
1133 pm_runtime_disable(dev);
1134 pm_runtime_set_active(dev);
1135 pm_runtime_enable(dev);
1136
1137 return 0;
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +05301138
1139err_usb2phy_init:
1140 phy_exit(dwc->usb2_generic_phy);
1141
1142 return ret;
Felipe Balbi7415f172012-04-30 14:56:33 +03001143}
1144
1145static const struct dev_pm_ops dwc3_dev_pm_ops = {
Felipe Balbi7415f172012-04-30 14:56:33 +03001146 SET_SYSTEM_SLEEP_PM_OPS(dwc3_suspend, dwc3_resume)
1147};
1148
1149#define DWC3_PM_OPS &(dwc3_dev_pm_ops)
1150#else
1151#define DWC3_PM_OPS NULL
1152#endif
1153
Kishon Vijay Abraham I5088b6f2013-01-25 16:36:53 +05301154#ifdef CONFIG_OF
1155static const struct of_device_id of_dwc3_match[] = {
1156 {
Felipe Balbi22a5aa12013-07-02 21:20:24 +03001157 .compatible = "snps,dwc3"
1158 },
1159 {
Kishon Vijay Abraham I5088b6f2013-01-25 16:36:53 +05301160 .compatible = "synopsys,dwc3"
1161 },
1162 { },
1163};
1164MODULE_DEVICE_TABLE(of, of_dwc3_match);
1165#endif
1166
Heikki Krogerus404905a2014-09-25 10:57:02 +03001167#ifdef CONFIG_ACPI
1168
1169#define ACPI_ID_INTEL_BSW "808622B7"
1170
1171static const struct acpi_device_id dwc3_acpi_match[] = {
1172 { ACPI_ID_INTEL_BSW, 0 },
1173 { },
1174};
1175MODULE_DEVICE_TABLE(acpi, dwc3_acpi_match);
1176#endif
1177
Felipe Balbi72246da2011-08-19 18:10:58 +03001178static struct platform_driver dwc3_driver = {
1179 .probe = dwc3_probe,
Bill Pemberton76904172012-11-19 13:21:08 -05001180 .remove = dwc3_remove,
Felipe Balbi72246da2011-08-19 18:10:58 +03001181 .driver = {
1182 .name = "dwc3",
Kishon Vijay Abraham I5088b6f2013-01-25 16:36:53 +05301183 .of_match_table = of_match_ptr(of_dwc3_match),
Heikki Krogerus404905a2014-09-25 10:57:02 +03001184 .acpi_match_table = ACPI_PTR(dwc3_acpi_match),
Felipe Balbi7415f172012-04-30 14:56:33 +03001185 .pm = DWC3_PM_OPS,
Felipe Balbi72246da2011-08-19 18:10:58 +03001186 },
Felipe Balbi72246da2011-08-19 18:10:58 +03001187};
1188
Tobias Klauserb1116dc2012-02-28 12:57:20 +01001189module_platform_driver(dwc3_driver);
1190
Sebastian Andrzej Siewior7ae4fc42011-10-19 19:39:50 +02001191MODULE_ALIAS("platform:dwc3");
Felipe Balbi72246da2011-08-19 18:10:58 +03001192MODULE_AUTHOR("Felipe Balbi <balbi@ti.com>");
Felipe Balbi5945f782013-06-30 14:15:11 +03001193MODULE_LICENSE("GPL v2");
Felipe Balbi72246da2011-08-19 18:10:58 +03001194MODULE_DESCRIPTION("DesignWare USB3 DRD Controller Driver");