blob: 75f2209bc0137c01a9bb27ede1e226c964e022f3 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/************************************************************************
ravinandan.arakali@neterion.com776bd202005-09-06 21:36:56 -07002 * s2io.c: A Linux PCI-X Ethernet driver for Neterion 10GbE Server NIC
Ramkrishna Vepa0c61ed52007-03-09 18:28:32 -08003 * Copyright(c) 2002-2007 Neterion Inc.
Linus Torvalds1da177e2005-04-16 15:20:36 -07004
5 * This software may be used and distributed according to the terms of
6 * the GNU General Public License (GPL), incorporated herein by reference.
7 * Drivers based on or derived from this code fall under the GPL and must
8 * retain the authorship, copyright and license notice. This file is not
9 * a complete program and may only be used when the entire operating
10 * system is licensed under the GPL.
11 * See the file COPYING in this distribution for more information.
12 *
13 * Credits:
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -070014 * Jeff Garzik : For pointing out the improper error condition
15 * check in the s2io_xmit routine and also some
16 * issues in the Tx watch dog function. Also for
17 * patiently answering all those innumerable
Linus Torvalds1da177e2005-04-16 15:20:36 -070018 * questions regaring the 2.6 porting issues.
19 * Stephen Hemminger : Providing proper 2.6 porting mechanism for some
20 * macros available only in 2.6 Kernel.
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -070021 * Francois Romieu : For pointing out all code part that were
Linus Torvalds1da177e2005-04-16 15:20:36 -070022 * deprecated and also styling related comments.
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -070023 * Grant Grundler : For helping me get rid of some Architecture
Linus Torvalds1da177e2005-04-16 15:20:36 -070024 * dependent code.
25 * Christopher Hellwig : Some more 2.6 specific issues in the driver.
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -070026 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070027 * The module loadable parameters that are supported by the driver and a brief
28 * explaination of all the variables.
Ananda Raju9dc737a2006-04-21 19:05:41 -040029 *
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -070030 * rx_ring_num : This can be used to program the number of receive rings used
31 * in the driver.
Ananda Raju9dc737a2006-04-21 19:05:41 -040032 * rx_ring_sz: This defines the number of receive blocks each ring can have.
33 * This is also an array of size 8.
Ananda Rajuda6971d2005-10-31 16:55:31 -050034 * rx_ring_mode: This defines the operation mode of all 8 rings. The valid
Veena Parat6d517a22007-07-23 02:20:51 -040035 * values are 1, 2.
Linus Torvalds1da177e2005-04-16 15:20:36 -070036 * tx_fifo_num: This defines the number of Tx FIFOs thats used int the driver.
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -070037 * tx_fifo_len: This too is an array of 8. Each element defines the number of
Linus Torvalds1da177e2005-04-16 15:20:36 -070038 * Tx descriptors that can be associated with each corresponding FIFO.
Ananda Raju9dc737a2006-04-21 19:05:41 -040039 * intr_type: This defines the type of interrupt. The values can be 0(INTA),
Sivakumar Subramani8abc4d52007-09-15 13:11:34 -070040 * 2(MSI_X). Default value is '2(MSI_X)'
Stephen Hemminger43b7c452007-10-05 12:39:21 -070041 * lro_enable: Specifies whether to enable Large Receive Offload (LRO) or not.
Ananda Raju9dc737a2006-04-21 19:05:41 -040042 * Possible values '1' for enable '0' for disable. Default is '0'
43 * lro_max_pkts: This parameter defines maximum number of packets can be
44 * aggregated as a single large packet
Sivakumar Subramani926930b2007-02-24 01:59:39 -050045 * napi: This parameter used to enable/disable NAPI (polling Rx)
46 * Possible values '1' for enable and '0' for disable. Default is '1'
47 * ufo: This parameter used to enable/disable UDP Fragmentation Offload(UFO)
48 * Possible values '1' for enable and '0' for disable. Default is '0'
49 * vlan_tag_strip: This can be used to enable or disable vlan stripping.
50 * Possible values '1' for enable , '0' for disable.
51 * Default is '2' - which means disable in promisc mode
52 * and enable in non-promiscuous mode.
Sreenivasa Honnur3a3d5752008-02-20 16:44:07 -050053 * multiq: This parameter used to enable/disable MULTIQUEUE support.
54 * Possible values '1' for enable and '0' for disable. Default is '0'
Linus Torvalds1da177e2005-04-16 15:20:36 -070055 ************************************************************************/
56
Linus Torvalds1da177e2005-04-16 15:20:36 -070057#include <linux/module.h>
58#include <linux/types.h>
59#include <linux/errno.h>
60#include <linux/ioport.h>
61#include <linux/pci.h>
Domen Puncer1e7f0bd2005-06-26 18:22:14 -040062#include <linux/dma-mapping.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070063#include <linux/kernel.h>
64#include <linux/netdevice.h>
65#include <linux/etherdevice.h>
Ben Hutchings40239392009-04-29 08:13:29 +000066#include <linux/mdio.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070067#include <linux/skbuff.h>
68#include <linux/init.h>
69#include <linux/delay.h>
70#include <linux/stddef.h>
71#include <linux/ioctl.h>
72#include <linux/timex.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070073#include <linux/ethtool.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070074#include <linux/workqueue.h>
raghavendra.koushik@neterion.combe3a6b02005-08-03 12:35:55 -070075#include <linux/if_vlan.h>
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -050076#include <linux/ip.h>
77#include <linux/tcp.h>
78#include <net/tcp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070079
Linus Torvalds1da177e2005-04-16 15:20:36 -070080#include <asm/system.h>
81#include <asm/uaccess.h>
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -070082#include <asm/io.h>
Andrew Mortonfe931392006-02-03 01:45:12 -080083#include <asm/div64.h>
Andrew Morton330ce0d2006-08-14 23:00:14 -070084#include <asm/irq.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070085
86/* local include */
87#include "s2io.h"
88#include "s2io-regs.h"
89
Sreenivasa Honnur29d0a2b2008-07-09 23:50:13 -040090#define DRV_VERSION "2.0.26.25"
John Linville6c1792f2005-10-04 07:51:45 -040091
Linus Torvalds1da177e2005-04-16 15:20:36 -070092/* S2io Driver name & version. */
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -070093static char s2io_driver_name[] = "Neterion";
John Linville6c1792f2005-10-04 07:51:45 -040094static char s2io_driver_version[] = DRV_VERSION;
Linus Torvalds1da177e2005-04-16 15:20:36 -070095
Veena Parat6d517a22007-07-23 02:20:51 -040096static int rxd_size[2] = {32,48};
97static int rxd_count[2] = {127,85};
Ananda Rajuda6971d2005-10-31 16:55:31 -050098
Ralf Baechle1ee6dd72007-01-31 14:09:29 -050099static inline int RXD_IS_UP2DT(struct RxD_t *rxdp)
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -0700100{
101 int ret;
102
103 ret = ((!(rxdp->Control_1 & RXD_OWN_XENA)) &&
104 (GET_RXD_MARKER(rxdp->Control_2) != THE_RXD_MARK));
105
106 return ret;
107}
108
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -0700109/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700110 * Cards with following subsystem_id have a link state indication
111 * problem, 600B, 600C, 600D, 640B, 640C and 640D.
112 * macro below identifies these cards given the subsystem_id.
113 */
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -0700114#define CARDS_WITH_FAULTY_LINK_INDICATORS(dev_type, subid) \
115 (dev_type == XFRAME_I_DEVICE) ? \
116 ((((subid >= 0x600B) && (subid <= 0x600D)) || \
117 ((subid >= 0x640B) && (subid <= 0x640D))) ? 1 : 0) : 0
Linus Torvalds1da177e2005-04-16 15:20:36 -0700118
119#define LINK_IS_UP(val64) (!(val64 & (ADAPTER_STATUS_RMAC_REMOTE_FAULT | \
120 ADAPTER_STATUS_RMAC_LOCAL_FAULT)))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700121
Sivakumar Subramani92b84432007-09-06 06:51:14 -0400122static inline int is_s2io_card_up(const struct s2io_nic * sp)
123{
124 return test_bit(__S2IO_STATE_CARD_UP, &sp->state);
125}
126
Linus Torvalds1da177e2005-04-16 15:20:36 -0700127/* Ethtool related variables and Macros. */
Joe Perches6fce3652009-08-24 17:29:40 +0000128static const char s2io_gstrings[][ETH_GSTRING_LEN] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700129 "Register test\t(offline)",
130 "Eeprom test\t(offline)",
131 "Link test\t(online)",
132 "RLDRAM test\t(offline)",
133 "BIST Test\t(offline)"
134};
135
Joe Perches6fce3652009-08-24 17:29:40 +0000136static const char ethtool_xena_stats_keys[][ETH_GSTRING_LEN] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700137 {"tmac_frms"},
138 {"tmac_data_octets"},
139 {"tmac_drop_frms"},
140 {"tmac_mcst_frms"},
141 {"tmac_bcst_frms"},
142 {"tmac_pause_ctrl_frms"},
Ananda Rajubd1034f2006-04-21 19:20:22 -0400143 {"tmac_ttl_octets"},
144 {"tmac_ucst_frms"},
145 {"tmac_nucst_frms"},
Linus Torvalds1da177e2005-04-16 15:20:36 -0700146 {"tmac_any_err_frms"},
Ananda Rajubd1034f2006-04-21 19:20:22 -0400147 {"tmac_ttl_less_fb_octets"},
Linus Torvalds1da177e2005-04-16 15:20:36 -0700148 {"tmac_vld_ip_octets"},
149 {"tmac_vld_ip"},
150 {"tmac_drop_ip"},
151 {"tmac_icmp"},
152 {"tmac_rst_tcp"},
153 {"tmac_tcp"},
154 {"tmac_udp"},
155 {"rmac_vld_frms"},
156 {"rmac_data_octets"},
157 {"rmac_fcs_err_frms"},
158 {"rmac_drop_frms"},
159 {"rmac_vld_mcst_frms"},
160 {"rmac_vld_bcst_frms"},
161 {"rmac_in_rng_len_err_frms"},
Ananda Rajubd1034f2006-04-21 19:20:22 -0400162 {"rmac_out_rng_len_err_frms"},
Linus Torvalds1da177e2005-04-16 15:20:36 -0700163 {"rmac_long_frms"},
164 {"rmac_pause_ctrl_frms"},
Ananda Rajubd1034f2006-04-21 19:20:22 -0400165 {"rmac_unsup_ctrl_frms"},
166 {"rmac_ttl_octets"},
167 {"rmac_accepted_ucst_frms"},
168 {"rmac_accepted_nucst_frms"},
Linus Torvalds1da177e2005-04-16 15:20:36 -0700169 {"rmac_discarded_frms"},
Ananda Rajubd1034f2006-04-21 19:20:22 -0400170 {"rmac_drop_events"},
171 {"rmac_ttl_less_fb_octets"},
172 {"rmac_ttl_frms"},
Linus Torvalds1da177e2005-04-16 15:20:36 -0700173 {"rmac_usized_frms"},
174 {"rmac_osized_frms"},
175 {"rmac_frag_frms"},
176 {"rmac_jabber_frms"},
Ananda Rajubd1034f2006-04-21 19:20:22 -0400177 {"rmac_ttl_64_frms"},
178 {"rmac_ttl_65_127_frms"},
179 {"rmac_ttl_128_255_frms"},
180 {"rmac_ttl_256_511_frms"},
181 {"rmac_ttl_512_1023_frms"},
182 {"rmac_ttl_1024_1518_frms"},
Linus Torvalds1da177e2005-04-16 15:20:36 -0700183 {"rmac_ip"},
184 {"rmac_ip_octets"},
185 {"rmac_hdr_err_ip"},
186 {"rmac_drop_ip"},
187 {"rmac_icmp"},
188 {"rmac_tcp"},
189 {"rmac_udp"},
190 {"rmac_err_drp_udp"},
Ananda Rajubd1034f2006-04-21 19:20:22 -0400191 {"rmac_xgmii_err_sym"},
192 {"rmac_frms_q0"},
193 {"rmac_frms_q1"},
194 {"rmac_frms_q2"},
195 {"rmac_frms_q3"},
196 {"rmac_frms_q4"},
197 {"rmac_frms_q5"},
198 {"rmac_frms_q6"},
199 {"rmac_frms_q7"},
200 {"rmac_full_q0"},
201 {"rmac_full_q1"},
202 {"rmac_full_q2"},
203 {"rmac_full_q3"},
204 {"rmac_full_q4"},
205 {"rmac_full_q5"},
206 {"rmac_full_q6"},
207 {"rmac_full_q7"},
Linus Torvalds1da177e2005-04-16 15:20:36 -0700208 {"rmac_pause_cnt"},
Ananda Rajubd1034f2006-04-21 19:20:22 -0400209 {"rmac_xgmii_data_err_cnt"},
210 {"rmac_xgmii_ctrl_err_cnt"},
Linus Torvalds1da177e2005-04-16 15:20:36 -0700211 {"rmac_accepted_ip"},
212 {"rmac_err_tcp"},
Ananda Rajubd1034f2006-04-21 19:20:22 -0400213 {"rd_req_cnt"},
214 {"new_rd_req_cnt"},
215 {"new_rd_req_rtry_cnt"},
216 {"rd_rtry_cnt"},
217 {"wr_rtry_rd_ack_cnt"},
218 {"wr_req_cnt"},
219 {"new_wr_req_cnt"},
220 {"new_wr_req_rtry_cnt"},
221 {"wr_rtry_cnt"},
222 {"wr_disc_cnt"},
223 {"rd_rtry_wr_ack_cnt"},
224 {"txp_wr_cnt"},
225 {"txd_rd_cnt"},
226 {"txd_wr_cnt"},
227 {"rxd_rd_cnt"},
228 {"rxd_wr_cnt"},
229 {"txf_rd_cnt"},
Sivakumar Subramanifa1f0cb2007-02-24 02:03:22 -0500230 {"rxf_wr_cnt"}
231};
232
Joe Perches6fce3652009-08-24 17:29:40 +0000233static const char ethtool_enhanced_stats_keys[][ETH_GSTRING_LEN] = {
Ananda Rajubd1034f2006-04-21 19:20:22 -0400234 {"rmac_ttl_1519_4095_frms"},
235 {"rmac_ttl_4096_8191_frms"},
236 {"rmac_ttl_8192_max_frms"},
237 {"rmac_ttl_gt_max_frms"},
238 {"rmac_osized_alt_frms"},
239 {"rmac_jabber_alt_frms"},
240 {"rmac_gt_max_alt_frms"},
241 {"rmac_vlan_frms"},
242 {"rmac_len_discard"},
243 {"rmac_fcs_discard"},
244 {"rmac_pf_discard"},
245 {"rmac_da_discard"},
246 {"rmac_red_discard"},
247 {"rmac_rts_discard"},
248 {"rmac_ingm_full_discard"},
Sivakumar Subramanifa1f0cb2007-02-24 02:03:22 -0500249 {"link_fault_cnt"}
250};
251
Joe Perches6fce3652009-08-24 17:29:40 +0000252static const char ethtool_driver_stats_keys[][ETH_GSTRING_LEN] = {
raghavendra.koushik@neterion.com7ba013a2005-08-03 12:29:20 -0700253 {"\n DRIVER STATISTICS"},
254 {"single_bit_ecc_errs"},
255 {"double_bit_ecc_errs"},
Ananda Rajubd1034f2006-04-21 19:20:22 -0400256 {"parity_err_cnt"},
257 {"serious_err_cnt"},
258 {"soft_reset_cnt"},
259 {"fifo_full_cnt"},
Sivakumar Subramani8116f3c2007-09-17 13:05:35 -0700260 {"ring_0_full_cnt"},
261 {"ring_1_full_cnt"},
262 {"ring_2_full_cnt"},
263 {"ring_3_full_cnt"},
264 {"ring_4_full_cnt"},
265 {"ring_5_full_cnt"},
266 {"ring_6_full_cnt"},
267 {"ring_7_full_cnt"},
Stephen Hemminger43b7c452007-10-05 12:39:21 -0700268 {"alarm_transceiver_temp_high"},
269 {"alarm_transceiver_temp_low"},
270 {"alarm_laser_bias_current_high"},
271 {"alarm_laser_bias_current_low"},
272 {"alarm_laser_output_power_high"},
273 {"alarm_laser_output_power_low"},
274 {"warn_transceiver_temp_high"},
275 {"warn_transceiver_temp_low"},
276 {"warn_laser_bias_current_high"},
277 {"warn_laser_bias_current_low"},
278 {"warn_laser_output_power_high"},
279 {"warn_laser_output_power_low"},
280 {"lro_aggregated_pkts"},
281 {"lro_flush_both_count"},
282 {"lro_out_of_sequence_pkts"},
283 {"lro_flush_due_to_max_pkts"},
284 {"lro_avg_aggr_pkts"},
285 {"mem_alloc_fail_cnt"},
286 {"pci_map_fail_cnt"},
287 {"watchdog_timer_cnt"},
288 {"mem_allocated"},
289 {"mem_freed"},
290 {"link_up_cnt"},
291 {"link_down_cnt"},
292 {"link_up_time"},
293 {"link_down_time"},
294 {"tx_tcode_buf_abort_cnt"},
295 {"tx_tcode_desc_abort_cnt"},
296 {"tx_tcode_parity_err_cnt"},
297 {"tx_tcode_link_loss_cnt"},
298 {"tx_tcode_list_proc_err_cnt"},
299 {"rx_tcode_parity_err_cnt"},
300 {"rx_tcode_abort_cnt"},
301 {"rx_tcode_parity_abort_cnt"},
302 {"rx_tcode_rda_fail_cnt"},
303 {"rx_tcode_unkn_prot_cnt"},
304 {"rx_tcode_fcs_err_cnt"},
305 {"rx_tcode_buf_size_err_cnt"},
306 {"rx_tcode_rxd_corrupt_cnt"},
307 {"rx_tcode_unkn_err_cnt"},
Sivakumar Subramani8116f3c2007-09-17 13:05:35 -0700308 {"tda_err_cnt"},
309 {"pfc_err_cnt"},
310 {"pcc_err_cnt"},
311 {"tti_err_cnt"},
312 {"tpa_err_cnt"},
313 {"sm_err_cnt"},
314 {"lso_err_cnt"},
315 {"mac_tmac_err_cnt"},
316 {"mac_rmac_err_cnt"},
317 {"xgxs_txgxs_err_cnt"},
318 {"xgxs_rxgxs_err_cnt"},
319 {"rc_err_cnt"},
320 {"prc_pcix_err_cnt"},
321 {"rpa_err_cnt"},
322 {"rda_err_cnt"},
323 {"rti_err_cnt"},
324 {"mc_err_cnt"}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700325};
326
Alejandro Martinez Ruiz4c3616c2007-10-18 10:00:15 +0200327#define S2IO_XENA_STAT_LEN ARRAY_SIZE(ethtool_xena_stats_keys)
328#define S2IO_ENHANCED_STAT_LEN ARRAY_SIZE(ethtool_enhanced_stats_keys)
329#define S2IO_DRIVER_STAT_LEN ARRAY_SIZE(ethtool_driver_stats_keys)
Sivakumar Subramanifa1f0cb2007-02-24 02:03:22 -0500330
331#define XFRAME_I_STAT_LEN (S2IO_XENA_STAT_LEN + S2IO_DRIVER_STAT_LEN )
332#define XFRAME_II_STAT_LEN (XFRAME_I_STAT_LEN + S2IO_ENHANCED_STAT_LEN )
333
334#define XFRAME_I_STAT_STRINGS_LEN ( XFRAME_I_STAT_LEN * ETH_GSTRING_LEN )
335#define XFRAME_II_STAT_STRINGS_LEN ( XFRAME_II_STAT_LEN * ETH_GSTRING_LEN )
Linus Torvalds1da177e2005-04-16 15:20:36 -0700336
Alejandro Martinez Ruiz4c3616c2007-10-18 10:00:15 +0200337#define S2IO_TEST_LEN ARRAY_SIZE(s2io_gstrings)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700338#define S2IO_STRINGS_LEN S2IO_TEST_LEN * ETH_GSTRING_LEN
339
raghavendra.koushik@neterion.com25fff882005-08-03 12:34:11 -0700340#define S2IO_TIMER_CONF(timer, handle, arg, exp) \
341 init_timer(&timer); \
342 timer.function = handle; \
343 timer.data = (unsigned long) arg; \
344 mod_timer(&timer, (jiffies + exp)) \
345
Sivakumar Subramani2fd37682007-09-14 07:39:19 -0400346/* copy mac addr to def_mac_addr array */
347static void do_s2io_copy_mac_addr(struct s2io_nic *sp, int offset, u64 mac_addr)
348{
349 sp->def_mac_addr[offset].mac_addr[5] = (u8) (mac_addr);
350 sp->def_mac_addr[offset].mac_addr[4] = (u8) (mac_addr >> 8);
351 sp->def_mac_addr[offset].mac_addr[3] = (u8) (mac_addr >> 16);
352 sp->def_mac_addr[offset].mac_addr[2] = (u8) (mac_addr >> 24);
353 sp->def_mac_addr[offset].mac_addr[1] = (u8) (mac_addr >> 32);
354 sp->def_mac_addr[offset].mac_addr[0] = (u8) (mac_addr >> 40);
355}
Stephen Hemminger04025092008-11-21 17:28:55 -0800356
raghavendra.koushik@neterion.combe3a6b02005-08-03 12:35:55 -0700357/* Add the vlan */
358static void s2io_vlan_rx_register(struct net_device *dev,
Stephen Hemminger04025092008-11-21 17:28:55 -0800359 struct vlan_group *grp)
raghavendra.koushik@neterion.combe3a6b02005-08-03 12:35:55 -0700360{
Surjit Reang2fda0962008-01-24 02:08:59 -0800361 int i;
Wang Chen4cf16532008-11-12 23:38:14 -0800362 struct s2io_nic *nic = netdev_priv(dev);
Surjit Reang2fda0962008-01-24 02:08:59 -0800363 unsigned long flags[MAX_TX_FIFOS];
364 struct mac_info *mac_control = &nic->mac_control;
365 struct config_param *config = &nic->config;
raghavendra.koushik@neterion.combe3a6b02005-08-03 12:35:55 -0700366
Joe Perches13d866a2009-08-24 17:29:41 +0000367 for (i = 0; i < config->tx_fifo_num; i++) {
368 struct fifo_info *fifo = &mac_control->fifos[i];
369
370 spin_lock_irqsave(&fifo->tx_lock, flags[i]);
371 }
Surjit Reang2fda0962008-01-24 02:08:59 -0800372
raghavendra.koushik@neterion.combe3a6b02005-08-03 12:35:55 -0700373 nic->vlgrp = grp;
Joe Perches13d866a2009-08-24 17:29:41 +0000374
375 for (i = config->tx_fifo_num - 1; i >= 0; i--) {
376 struct fifo_info *fifo = &mac_control->fifos[i];
377
378 spin_unlock_irqrestore(&fifo->tx_lock, flags[i]);
379 }
raghavendra.koushik@neterion.combe3a6b02005-08-03 12:35:55 -0700380}
381
Sreenivasa Honnurcdb5bf02008-02-20 17:09:15 -0500382/* Unregister the vlan */
Stephen Hemminger04025092008-11-21 17:28:55 -0800383static void s2io_vlan_rx_kill_vid(struct net_device *dev, unsigned short vid)
Sreenivasa Honnurcdb5bf02008-02-20 17:09:15 -0500384{
385 int i;
Wang Chen4cf16532008-11-12 23:38:14 -0800386 struct s2io_nic *nic = netdev_priv(dev);
Sreenivasa Honnurcdb5bf02008-02-20 17:09:15 -0500387 unsigned long flags[MAX_TX_FIFOS];
388 struct mac_info *mac_control = &nic->mac_control;
389 struct config_param *config = &nic->config;
390
Joe Perches13d866a2009-08-24 17:29:41 +0000391 for (i = 0; i < config->tx_fifo_num; i++) {
392 struct fifo_info *fifo = &mac_control->fifos[i];
393
394 spin_lock_irqsave(&fifo->tx_lock, flags[i]);
395 }
Sreenivasa Honnurcdb5bf02008-02-20 17:09:15 -0500396
397 if (nic->vlgrp)
398 vlan_group_set_device(nic->vlgrp, vid, NULL);
399
Joe Perches13d866a2009-08-24 17:29:41 +0000400 for (i = config->tx_fifo_num - 1; i >= 0; i--) {
401 struct fifo_info *fifo = &mac_control->fifos[i];
402
403 spin_unlock_irqrestore(&fifo->tx_lock, flags[i]);
404 }
Sreenivasa Honnurcdb5bf02008-02-20 17:09:15 -0500405}
406
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -0700407/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700408 * Constants to be programmed into the Xena's registers, to configure
409 * the XAUI.
410 */
411
Linus Torvalds1da177e2005-04-16 15:20:36 -0700412#define END_SIGN 0x0
Arjan van de Venf71e1302006-03-03 21:33:57 -0500413static const u64 herc_act_dtx_cfg[] = {
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -0700414 /* Set address */
ravinandan.arakali@neterion.come960fc52005-08-12 10:15:59 -0700415 0x8000051536750000ULL, 0x80000515367500E0ULL,
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -0700416 /* Write data */
ravinandan.arakali@neterion.come960fc52005-08-12 10:15:59 -0700417 0x8000051536750004ULL, 0x80000515367500E4ULL,
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -0700418 /* Set address */
419 0x80010515003F0000ULL, 0x80010515003F00E0ULL,
420 /* Write data */
421 0x80010515003F0004ULL, 0x80010515003F00E4ULL,
422 /* Set address */
ravinandan.arakali@neterion.come960fc52005-08-12 10:15:59 -0700423 0x801205150D440000ULL, 0x801205150D4400E0ULL,
424 /* Write data */
425 0x801205150D440004ULL, 0x801205150D4400E4ULL,
426 /* Set address */
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -0700427 0x80020515F2100000ULL, 0x80020515F21000E0ULL,
428 /* Write data */
429 0x80020515F2100004ULL, 0x80020515F21000E4ULL,
430 /* Done */
431 END_SIGN
432};
433
Arjan van de Venf71e1302006-03-03 21:33:57 -0500434static const u64 xena_dtx_cfg[] = {
Ananda Rajuc92ca042006-04-21 19:18:03 -0400435 /* Set address */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700436 0x8000051500000000ULL, 0x80000515000000E0ULL,
Ananda Rajuc92ca042006-04-21 19:18:03 -0400437 /* Write data */
438 0x80000515D9350004ULL, 0x80000515D93500E4ULL,
439 /* Set address */
440 0x8001051500000000ULL, 0x80010515000000E0ULL,
441 /* Write data */
442 0x80010515001E0004ULL, 0x80010515001E00E4ULL,
443 /* Set address */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700444 0x8002051500000000ULL, 0x80020515000000E0ULL,
Ananda Rajuc92ca042006-04-21 19:18:03 -0400445 /* Write data */
446 0x80020515F2100004ULL, 0x80020515F21000E4ULL,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700447 END_SIGN
448};
449
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -0700450/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700451 * Constants for Fixing the MacAddress problem seen mostly on
452 * Alpha machines.
453 */
Arjan van de Venf71e1302006-03-03 21:33:57 -0500454static const u64 fix_mac[] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700455 0x0060000000000000ULL, 0x0060600000000000ULL,
456 0x0040600000000000ULL, 0x0000600000000000ULL,
457 0x0020600000000000ULL, 0x0060600000000000ULL,
458 0x0020600000000000ULL, 0x0060600000000000ULL,
459 0x0020600000000000ULL, 0x0060600000000000ULL,
460 0x0020600000000000ULL, 0x0060600000000000ULL,
461 0x0020600000000000ULL, 0x0060600000000000ULL,
462 0x0020600000000000ULL, 0x0060600000000000ULL,
463 0x0020600000000000ULL, 0x0060600000000000ULL,
464 0x0020600000000000ULL, 0x0060600000000000ULL,
465 0x0020600000000000ULL, 0x0060600000000000ULL,
466 0x0020600000000000ULL, 0x0060600000000000ULL,
467 0x0020600000000000ULL, 0x0000600000000000ULL,
468 0x0040600000000000ULL, 0x0060600000000000ULL,
469 END_SIGN
470};
471
Ananda Rajub41477f2006-07-24 19:52:49 -0400472MODULE_LICENSE("GPL");
473MODULE_VERSION(DRV_VERSION);
474
475
Linus Torvalds1da177e2005-04-16 15:20:36 -0700476/* Module Loadable parameters. */
Sreenivasa Honnur6cfc4822008-02-20 17:07:51 -0500477S2IO_PARM_INT(tx_fifo_num, FIFO_DEFAULT_NUM);
Ananda Rajub41477f2006-07-24 19:52:49 -0400478S2IO_PARM_INT(rx_ring_num, 1);
Sreenivasa Honnur3a3d5752008-02-20 16:44:07 -0500479S2IO_PARM_INT(multiq, 0);
Ananda Rajub41477f2006-07-24 19:52:49 -0400480S2IO_PARM_INT(rx_ring_mode, 1);
481S2IO_PARM_INT(use_continuous_tx_intrs, 1);
482S2IO_PARM_INT(rmac_pause_time, 0x100);
483S2IO_PARM_INT(mc_pause_threshold_q0q3, 187);
484S2IO_PARM_INT(mc_pause_threshold_q4q7, 187);
485S2IO_PARM_INT(shared_splits, 0);
486S2IO_PARM_INT(tmac_util_period, 5);
487S2IO_PARM_INT(rmac_util_period, 5);
Ananda Rajub41477f2006-07-24 19:52:49 -0400488S2IO_PARM_INT(l3l4hdr_size, 128);
Sreenivasa Honnur6cfc4822008-02-20 17:07:51 -0500489/* 0 is no steering, 1 is Priority steering, 2 is Default steering */
490S2IO_PARM_INT(tx_steering_type, TX_DEFAULT_STEERING);
Ananda Rajub41477f2006-07-24 19:52:49 -0400491/* Frequency of Rx desc syncs expressed as power of 2 */
492S2IO_PARM_INT(rxsync_frequency, 3);
Veena Parateccb8622007-07-23 02:23:54 -0400493/* Interrupt type. Values can be 0(INTA), 2(MSI_X) */
Sivakumar Subramani8abc4d52007-09-15 13:11:34 -0700494S2IO_PARM_INT(intr_type, 2);
Ananda Rajub41477f2006-07-24 19:52:49 -0400495/* Large receive offload feature */
Stephen Hemminger43b7c452007-10-05 12:39:21 -0700496static unsigned int lro_enable;
497module_param_named(lro, lro_enable, uint, 0);
498
Ananda Rajub41477f2006-07-24 19:52:49 -0400499/* Max pkts to be aggregated by LRO at one time. If not specified,
500 * aggregation happens until we hit max IP pkt size(64K)
501 */
502S2IO_PARM_INT(lro_max_pkts, 0xFFFF);
Ananda Rajub41477f2006-07-24 19:52:49 -0400503S2IO_PARM_INT(indicate_max_pkts, 0);
Sivakumar Subramanidb874e62007-01-31 13:28:08 -0500504
505S2IO_PARM_INT(napi, 1);
506S2IO_PARM_INT(ufo, 0);
Sivakumar Subramani926930b2007-02-24 01:59:39 -0500507S2IO_PARM_INT(vlan_tag_strip, NO_STRIP_IN_PROMISC);
Ananda Rajub41477f2006-07-24 19:52:49 -0400508
Linus Torvalds1da177e2005-04-16 15:20:36 -0700509static unsigned int tx_fifo_len[MAX_TX_FIFOS] =
Ananda Raju9dc737a2006-04-21 19:05:41 -0400510 {DEFAULT_FIFO_0_LEN, [1 ...(MAX_TX_FIFOS - 1)] = DEFAULT_FIFO_1_7_LEN};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700511static unsigned int rx_ring_sz[MAX_RX_RINGS] =
Ananda Raju9dc737a2006-04-21 19:05:41 -0400512 {[0 ...(MAX_RX_RINGS - 1)] = SMALL_BLK_CNT};
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -0700513static unsigned int rts_frm_len[MAX_RX_RINGS] =
514 {[0 ...(MAX_RX_RINGS - 1)] = 0 };
Ananda Rajub41477f2006-07-24 19:52:49 -0400515
516module_param_array(tx_fifo_len, uint, NULL, 0);
517module_param_array(rx_ring_sz, uint, NULL, 0);
518module_param_array(rts_frm_len, uint, NULL, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700519
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -0700520/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700521 * S2IO device table.
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -0700522 * This table lists all the devices that this driver supports.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700523 */
524static struct pci_device_id s2io_tbl[] __devinitdata = {
525 {PCI_VENDOR_ID_S2IO, PCI_DEVICE_ID_S2IO_WIN,
526 PCI_ANY_ID, PCI_ANY_ID},
527 {PCI_VENDOR_ID_S2IO, PCI_DEVICE_ID_S2IO_UNI,
528 PCI_ANY_ID, PCI_ANY_ID},
529 {PCI_VENDOR_ID_S2IO, PCI_DEVICE_ID_HERC_WIN,
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -0700530 PCI_ANY_ID, PCI_ANY_ID},
531 {PCI_VENDOR_ID_S2IO, PCI_DEVICE_ID_HERC_UNI,
532 PCI_ANY_ID, PCI_ANY_ID},
Linus Torvalds1da177e2005-04-16 15:20:36 -0700533 {0,}
534};
535
536MODULE_DEVICE_TABLE(pci, s2io_tbl);
537
Linas Vepstasd796fdb2007-05-14 18:37:30 -0500538static struct pci_error_handlers s2io_err_handler = {
539 .error_detected = s2io_io_error_detected,
540 .slot_reset = s2io_io_slot_reset,
541 .resume = s2io_io_resume,
542};
543
Linus Torvalds1da177e2005-04-16 15:20:36 -0700544static struct pci_driver s2io_driver = {
545 .name = "S2IO",
546 .id_table = s2io_tbl,
547 .probe = s2io_init_nic,
548 .remove = __devexit_p(s2io_rem_nic),
Linas Vepstasd796fdb2007-05-14 18:37:30 -0500549 .err_handler = &s2io_err_handler,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700550};
551
552/* A simplifier macro used both by init and free shared_mem Fns(). */
553#define TXD_MEM_PAGE_CNT(len, per_each) ((len+per_each - 1) / per_each)
554
Sreenivasa Honnur3a3d5752008-02-20 16:44:07 -0500555/* netqueue manipulation helper functions */
556static inline void s2io_stop_all_tx_queue(struct s2io_nic *sp)
557{
David S. Millerfd2ea0a2008-07-17 01:56:23 -0700558 if (!sp->config.multiq) {
559 int i;
560
Sreenivasa Honnur3a3d5752008-02-20 16:44:07 -0500561 for (i = 0; i < sp->config.tx_fifo_num; i++)
562 sp->mac_control.fifos[i].queue_state = FIFO_QUEUE_STOP;
Sreenivasa Honnur3a3d5752008-02-20 16:44:07 -0500563 }
David S. Millerfd2ea0a2008-07-17 01:56:23 -0700564 netif_tx_stop_all_queues(sp->dev);
Sreenivasa Honnur3a3d5752008-02-20 16:44:07 -0500565}
566
567static inline void s2io_stop_tx_queue(struct s2io_nic *sp, int fifo_no)
568{
David S. Millerfd2ea0a2008-07-17 01:56:23 -0700569 if (!sp->config.multiq)
Sreenivasa Honnur3a3d5752008-02-20 16:44:07 -0500570 sp->mac_control.fifos[fifo_no].queue_state =
571 FIFO_QUEUE_STOP;
David S. Millerfd2ea0a2008-07-17 01:56:23 -0700572
573 netif_tx_stop_all_queues(sp->dev);
Sreenivasa Honnur3a3d5752008-02-20 16:44:07 -0500574}
575
576static inline void s2io_start_all_tx_queue(struct s2io_nic *sp)
577{
David S. Millerfd2ea0a2008-07-17 01:56:23 -0700578 if (!sp->config.multiq) {
579 int i;
580
Sreenivasa Honnur3a3d5752008-02-20 16:44:07 -0500581 for (i = 0; i < sp->config.tx_fifo_num; i++)
582 sp->mac_control.fifos[i].queue_state = FIFO_QUEUE_START;
Sreenivasa Honnur3a3d5752008-02-20 16:44:07 -0500583 }
David S. Millerfd2ea0a2008-07-17 01:56:23 -0700584 netif_tx_start_all_queues(sp->dev);
Sreenivasa Honnur3a3d5752008-02-20 16:44:07 -0500585}
586
587static inline void s2io_start_tx_queue(struct s2io_nic *sp, int fifo_no)
588{
David S. Millerfd2ea0a2008-07-17 01:56:23 -0700589 if (!sp->config.multiq)
Sreenivasa Honnur3a3d5752008-02-20 16:44:07 -0500590 sp->mac_control.fifos[fifo_no].queue_state =
591 FIFO_QUEUE_START;
David S. Millerfd2ea0a2008-07-17 01:56:23 -0700592
593 netif_tx_start_all_queues(sp->dev);
Sreenivasa Honnur3a3d5752008-02-20 16:44:07 -0500594}
595
596static inline void s2io_wake_all_tx_queue(struct s2io_nic *sp)
597{
David S. Millerfd2ea0a2008-07-17 01:56:23 -0700598 if (!sp->config.multiq) {
599 int i;
600
Sreenivasa Honnur3a3d5752008-02-20 16:44:07 -0500601 for (i = 0; i < sp->config.tx_fifo_num; i++)
602 sp->mac_control.fifos[i].queue_state = FIFO_QUEUE_START;
Sreenivasa Honnur3a3d5752008-02-20 16:44:07 -0500603 }
David S. Millerfd2ea0a2008-07-17 01:56:23 -0700604 netif_tx_wake_all_queues(sp->dev);
Sreenivasa Honnur3a3d5752008-02-20 16:44:07 -0500605}
606
607static inline void s2io_wake_tx_queue(
608 struct fifo_info *fifo, int cnt, u8 multiq)
609{
610
Sreenivasa Honnur3a3d5752008-02-20 16:44:07 -0500611 if (multiq) {
612 if (cnt && __netif_subqueue_stopped(fifo->dev, fifo->fifo_no))
613 netif_wake_subqueue(fifo->dev, fifo->fifo_no);
David S. Millerb19fa1f2008-07-08 23:14:24 -0700614 } else if (cnt && (fifo->queue_state == FIFO_QUEUE_STOP)) {
Sreenivasa Honnur3a3d5752008-02-20 16:44:07 -0500615 if (netif_queue_stopped(fifo->dev)) {
616 fifo->queue_state = FIFO_QUEUE_START;
617 netif_wake_queue(fifo->dev);
618 }
619 }
620}
621
Linus Torvalds1da177e2005-04-16 15:20:36 -0700622/**
623 * init_shared_mem - Allocation and Initialization of Memory
624 * @nic: Device private variable.
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -0700625 * Description: The function allocates all the memory areas shared
626 * between the NIC and the driver. This includes Tx descriptors,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700627 * Rx descriptors and the statistics block.
628 */
629
630static int init_shared_mem(struct s2io_nic *nic)
631{
632 u32 size;
633 void *tmp_v_addr, *tmp_v_addr_next;
634 dma_addr_t tmp_p_addr, tmp_p_addr_next;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -0500635 struct RxD_block *pre_rxd_blk = NULL;
Sivakumar Subramani372cc592007-01-31 13:32:57 -0500636 int i, j, blk_cnt;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700637 int lst_size, lst_per_page;
638 struct net_device *dev = nic->dev;
viro@zenIV.linux.org.uk8ae418c2005-09-02 20:15:29 +0100639 unsigned long tmp;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -0500640 struct buffAdd *ba;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700641
Ralf Baechle1ee6dd72007-01-31 14:09:29 -0500642 struct mac_info *mac_control;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700643 struct config_param *config;
Sreenivasa Honnur491976b2007-05-10 04:22:25 -0400644 unsigned long long mem_allocated = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700645
646 mac_control = &nic->mac_control;
647 config = &nic->config;
648
Joe Perches13d866a2009-08-24 17:29:41 +0000649 /* Allocation and initialization of TXDLs in FIFOs */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700650 size = 0;
651 for (i = 0; i < config->tx_fifo_num; i++) {
Joe Perches13d866a2009-08-24 17:29:41 +0000652 struct tx_fifo_config *tx_cfg = &config->tx_cfg[i];
653
654 size += tx_cfg->fifo_len;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700655 }
656 if (size > MAX_AVAILABLE_TXDS) {
Ananda Rajub41477f2006-07-24 19:52:49 -0400657 DBG_PRINT(ERR_DBG, "s2io: Requested TxDs too high, ");
raghavendra.koushik@neterion.com0b1f7eb2005-08-03 12:39:56 -0700658 DBG_PRINT(ERR_DBG, "Requested: %d, max supported: 8192\n", size);
Ananda Rajub41477f2006-07-24 19:52:49 -0400659 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700660 }
661
Surjit Reang2fda0962008-01-24 02:08:59 -0800662 size = 0;
663 for (i = 0; i < config->tx_fifo_num; i++) {
Joe Perches13d866a2009-08-24 17:29:41 +0000664 struct tx_fifo_config *tx_cfg = &config->tx_cfg[i];
665
666 size = tx_cfg->fifo_len;
Surjit Reang2fda0962008-01-24 02:08:59 -0800667 /*
668 * Legal values are from 2 to 8192
669 */
670 if (size < 2) {
671 DBG_PRINT(ERR_DBG, "s2io: Invalid fifo len (%d)", size);
672 DBG_PRINT(ERR_DBG, "for fifo %d\n", i);
673 DBG_PRINT(ERR_DBG, "s2io: Legal values for fifo len"
674 "are 2 to 8192\n");
675 return -EINVAL;
676 }
677 }
678
Ralf Baechle1ee6dd72007-01-31 14:09:29 -0500679 lst_size = (sizeof(struct TxD) * config->max_txds);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700680 lst_per_page = PAGE_SIZE / lst_size;
681
682 for (i = 0; i < config->tx_fifo_num; i++) {
Joe Perches13d866a2009-08-24 17:29:41 +0000683 struct fifo_info *fifo = &mac_control->fifos[i];
684 struct tx_fifo_config *tx_cfg = &config->tx_cfg[i];
685 int fifo_len = tx_cfg->fifo_len;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -0500686 int list_holder_size = fifo_len * sizeof(struct list_info_hold);
Joe Perches13d866a2009-08-24 17:29:41 +0000687
688 fifo->list_info = kzalloc(list_holder_size, GFP_KERNEL);
689 if (!fifo->list_info) {
Ramkrishna Vepa0c61ed52007-03-09 18:28:32 -0800690 DBG_PRINT(INFO_DBG,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700691 "Malloc failed for list_info\n");
692 return -ENOMEM;
693 }
Sreenivasa Honnur491976b2007-05-10 04:22:25 -0400694 mem_allocated += list_holder_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700695 }
696 for (i = 0; i < config->tx_fifo_num; i++) {
697 int page_num = TXD_MEM_PAGE_CNT(config->tx_cfg[i].fifo_len,
698 lst_per_page);
Joe Perches13d866a2009-08-24 17:29:41 +0000699 struct fifo_info *fifo = &mac_control->fifos[i];
700 struct tx_fifo_config *tx_cfg = &config->tx_cfg[i];
701
702 fifo->tx_curr_put_info.offset = 0;
703 fifo->tx_curr_put_info.fifo_len = tx_cfg->fifo_len - 1;
704 fifo->tx_curr_get_info.offset = 0;
705 fifo->tx_curr_get_info.fifo_len = tx_cfg->fifo_len - 1;
706 fifo->fifo_no = i;
707 fifo->nic = nic;
708 fifo->max_txds = MAX_SKB_FRAGS + 2;
709 fifo->dev = dev;
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -0700710
Linus Torvalds1da177e2005-04-16 15:20:36 -0700711 for (j = 0; j < page_num; j++) {
712 int k = 0;
713 dma_addr_t tmp_p;
714 void *tmp_v;
715 tmp_v = pci_alloc_consistent(nic->pdev,
716 PAGE_SIZE, &tmp_p);
717 if (!tmp_v) {
Ramkrishna Vepa0c61ed52007-03-09 18:28:32 -0800718 DBG_PRINT(INFO_DBG,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700719 "pci_alloc_consistent ");
Ramkrishna Vepa0c61ed52007-03-09 18:28:32 -0800720 DBG_PRINT(INFO_DBG, "failed for TxDL\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700721 return -ENOMEM;
722 }
ravinandan.arakali@neterion.com776bd202005-09-06 21:36:56 -0700723 /* If we got a zero DMA address(can happen on
724 * certain platforms like PPC), reallocate.
725 * Store virtual address of page we don't want,
726 * to be freed later.
727 */
728 if (!tmp_p) {
729 mac_control->zerodma_virt_addr = tmp_v;
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400730 DBG_PRINT(INIT_DBG,
ravinandan.arakali@neterion.com776bd202005-09-06 21:36:56 -0700731 "%s: Zero DMA address for TxDL. ", dev->name);
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400732 DBG_PRINT(INIT_DBG,
Andrew Morton6b4d6172005-09-12 23:21:55 -0700733 "Virtual address %p\n", tmp_v);
ravinandan.arakali@neterion.com776bd202005-09-06 21:36:56 -0700734 tmp_v = pci_alloc_consistent(nic->pdev,
735 PAGE_SIZE, &tmp_p);
736 if (!tmp_v) {
Ramkrishna Vepa0c61ed52007-03-09 18:28:32 -0800737 DBG_PRINT(INFO_DBG,
ravinandan.arakali@neterion.com776bd202005-09-06 21:36:56 -0700738 "pci_alloc_consistent ");
Ramkrishna Vepa0c61ed52007-03-09 18:28:32 -0800739 DBG_PRINT(INFO_DBG, "failed for TxDL\n");
ravinandan.arakali@neterion.com776bd202005-09-06 21:36:56 -0700740 return -ENOMEM;
741 }
Sreenivasa Honnur491976b2007-05-10 04:22:25 -0400742 mem_allocated += PAGE_SIZE;
ravinandan.arakali@neterion.com776bd202005-09-06 21:36:56 -0700743 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700744 while (k < lst_per_page) {
745 int l = (j * lst_per_page) + k;
Joe Perches13d866a2009-08-24 17:29:41 +0000746 if (l == tx_cfg->fifo_len)
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -0700747 break;
Joe Perches13d866a2009-08-24 17:29:41 +0000748 fifo->list_info[l].list_virt_addr =
Linus Torvalds1da177e2005-04-16 15:20:36 -0700749 tmp_v + (k * lst_size);
Joe Perches13d866a2009-08-24 17:29:41 +0000750 fifo->list_info[l].list_phy_addr =
Linus Torvalds1da177e2005-04-16 15:20:36 -0700751 tmp_p + (k * lst_size);
752 k++;
753 }
754 }
755 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700756
Surjit Reang2fda0962008-01-24 02:08:59 -0800757 for (i = 0; i < config->tx_fifo_num; i++) {
Joe Perches13d866a2009-08-24 17:29:41 +0000758 struct fifo_info *fifo = &mac_control->fifos[i];
759 struct tx_fifo_config *tx_cfg = &config->tx_cfg[i];
760
761 size = tx_cfg->fifo_len;
762 fifo->ufo_in_band_v = kcalloc(size, sizeof(u64), GFP_KERNEL);
763 if (!fifo->ufo_in_band_v)
Surjit Reang2fda0962008-01-24 02:08:59 -0800764 return -ENOMEM;
765 mem_allocated += (size * sizeof(u64));
766 }
Ananda Rajufed5ecc2005-11-14 15:25:08 -0500767
Linus Torvalds1da177e2005-04-16 15:20:36 -0700768 /* Allocation and initialization of RXDs in Rings */
769 size = 0;
770 for (i = 0; i < config->rx_ring_num; i++) {
Joe Perches13d866a2009-08-24 17:29:41 +0000771 struct rx_ring_config *rx_cfg = &config->rx_cfg[i];
772 struct ring_info *ring = &mac_control->rings[i];
773
774 if (rx_cfg->num_rxd % (rxd_count[nic->rxd_mode] + 1)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700775 DBG_PRINT(ERR_DBG, "%s: RxD count of ", dev->name);
Joe Perches13d866a2009-08-24 17:29:41 +0000776 DBG_PRINT(ERR_DBG, "Ring%d is not a multiple of ", i);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700777 DBG_PRINT(ERR_DBG, "RxDs per Block");
778 return FAILURE;
779 }
Joe Perches13d866a2009-08-24 17:29:41 +0000780 size += rx_cfg->num_rxd;
781 ring->block_count = rx_cfg->num_rxd /
Ananda Rajuda6971d2005-10-31 16:55:31 -0500782 (rxd_count[nic->rxd_mode] + 1 );
Joe Perches13d866a2009-08-24 17:29:41 +0000783 ring->pkt_cnt = rx_cfg->num_rxd - ring->block_count;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700784 }
Ananda Rajuda6971d2005-10-31 16:55:31 -0500785 if (nic->rxd_mode == RXD_MODE_1)
Ralf Baechle1ee6dd72007-01-31 14:09:29 -0500786 size = (size * (sizeof(struct RxD1)));
Ananda Rajuda6971d2005-10-31 16:55:31 -0500787 else
Ralf Baechle1ee6dd72007-01-31 14:09:29 -0500788 size = (size * (sizeof(struct RxD3)));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700789
790 for (i = 0; i < config->rx_ring_num; i++) {
Joe Perches13d866a2009-08-24 17:29:41 +0000791 struct rx_ring_config *rx_cfg = &config->rx_cfg[i];
792 struct ring_info *ring = &mac_control->rings[i];
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -0700793
Joe Perches13d866a2009-08-24 17:29:41 +0000794 ring->rx_curr_get_info.block_index = 0;
795 ring->rx_curr_get_info.offset = 0;
796 ring->rx_curr_get_info.ring_len = rx_cfg->num_rxd - 1;
797 ring->rx_curr_put_info.block_index = 0;
798 ring->rx_curr_put_info.offset = 0;
799 ring->rx_curr_put_info.ring_len = rx_cfg->num_rxd - 1;
800 ring->nic = nic;
801 ring->ring_no = i;
802 ring->lro = lro_enable;
803
804 blk_cnt = rx_cfg->num_rxd / (rxd_count[nic->rxd_mode] + 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700805 /* Allocating all the Rx blocks */
806 for (j = 0; j < blk_cnt; j++) {
Ralf Baechle1ee6dd72007-01-31 14:09:29 -0500807 struct rx_block_info *rx_blocks;
Ananda Rajuda6971d2005-10-31 16:55:31 -0500808 int l;
809
Joe Perches13d866a2009-08-24 17:29:41 +0000810 rx_blocks = &ring->rx_blocks[j];
Ananda Rajuda6971d2005-10-31 16:55:31 -0500811 size = SIZE_OF_BLOCK; //size is always page size
Linus Torvalds1da177e2005-04-16 15:20:36 -0700812 tmp_v_addr = pci_alloc_consistent(nic->pdev, size,
813 &tmp_p_addr);
814 if (tmp_v_addr == NULL) {
815 /*
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -0700816 * In case of failure, free_shared_mem()
817 * is called, which should free any
818 * memory that was alloced till the
Linus Torvalds1da177e2005-04-16 15:20:36 -0700819 * failure happened.
820 */
Ananda Rajuda6971d2005-10-31 16:55:31 -0500821 rx_blocks->block_virt_addr = tmp_v_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700822 return -ENOMEM;
823 }
Sreenivasa Honnur491976b2007-05-10 04:22:25 -0400824 mem_allocated += size;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700825 memset(tmp_v_addr, 0, size);
Joe Perches4f870322009-08-24 17:29:42 +0000826
827 size = sizeof(struct rxd_info) *
828 rxd_count[nic->rxd_mode];
Ananda Rajuda6971d2005-10-31 16:55:31 -0500829 rx_blocks->block_virt_addr = tmp_v_addr;
830 rx_blocks->block_dma_addr = tmp_p_addr;
Joe Perches4f870322009-08-24 17:29:42 +0000831 rx_blocks->rxds = kmalloc(size, GFP_KERNEL);
Sivakumar Subramani372cc592007-01-31 13:32:57 -0500832 if (!rx_blocks->rxds)
833 return -ENOMEM;
Joe Perches4f870322009-08-24 17:29:42 +0000834 mem_allocated += size;
Ananda Rajuda6971d2005-10-31 16:55:31 -0500835 for (l=0; l<rxd_count[nic->rxd_mode];l++) {
836 rx_blocks->rxds[l].virt_addr =
837 rx_blocks->block_virt_addr +
838 (rxd_size[nic->rxd_mode] * l);
839 rx_blocks->rxds[l].dma_addr =
840 rx_blocks->block_dma_addr +
841 (rxd_size[nic->rxd_mode] * l);
842 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700843 }
844 /* Interlinking all Rx Blocks */
845 for (j = 0; j < blk_cnt; j++) {
Joe Perches13d866a2009-08-24 17:29:41 +0000846 int next = (j + 1) % blk_cnt;
847 tmp_v_addr = ring->rx_blocks[j].block_virt_addr;
848 tmp_v_addr_next = ring->rx_blocks[next].block_virt_addr;
849 tmp_p_addr = ring->rx_blocks[j].block_dma_addr;
850 tmp_p_addr_next = ring->rx_blocks[next].block_dma_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700851
Ralf Baechle1ee6dd72007-01-31 14:09:29 -0500852 pre_rxd_blk = (struct RxD_block *) tmp_v_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700853 pre_rxd_blk->reserved_2_pNext_RxD_block =
854 (unsigned long) tmp_v_addr_next;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700855 pre_rxd_blk->pNext_RxD_Blk_physical =
856 (u64) tmp_p_addr_next;
857 }
858 }
Veena Parat6d517a22007-07-23 02:20:51 -0400859 if (nic->rxd_mode == RXD_MODE_3B) {
Ananda Rajuda6971d2005-10-31 16:55:31 -0500860 /*
861 * Allocation of Storages for buffer addresses in 2BUFF mode
862 * and the buffers as well.
863 */
864 for (i = 0; i < config->rx_ring_num; i++) {
Joe Perches13d866a2009-08-24 17:29:41 +0000865 struct rx_ring_config *rx_cfg = &config->rx_cfg[i];
866 struct ring_info *ring = &mac_control->rings[i];
867
868 blk_cnt = rx_cfg->num_rxd /
869 (rxd_count[nic->rxd_mode]+ 1);
Joe Perches4f870322009-08-24 17:29:42 +0000870 size = sizeof(struct buffAdd *) * blk_cnt;
871 ring->ba = kmalloc(size, GFP_KERNEL);
Joe Perches13d866a2009-08-24 17:29:41 +0000872 if (!ring->ba)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700873 return -ENOMEM;
Joe Perches4f870322009-08-24 17:29:42 +0000874 mem_allocated += size;
Ananda Rajuda6971d2005-10-31 16:55:31 -0500875 for (j = 0; j < blk_cnt; j++) {
876 int k = 0;
Joe Perches4f870322009-08-24 17:29:42 +0000877
878 size = sizeof(struct buffAdd) *
879 (rxd_count[nic->rxd_mode] + 1);
880 ring->ba[j] = kmalloc(size, GFP_KERNEL);
Joe Perches13d866a2009-08-24 17:29:41 +0000881 if (!ring->ba[j])
Linus Torvalds1da177e2005-04-16 15:20:36 -0700882 return -ENOMEM;
Joe Perches4f870322009-08-24 17:29:42 +0000883 mem_allocated += size;
Ananda Rajuda6971d2005-10-31 16:55:31 -0500884 while (k != rxd_count[nic->rxd_mode]) {
Joe Perches13d866a2009-08-24 17:29:41 +0000885 ba = &ring->ba[j][k];
Joe Perches4f870322009-08-24 17:29:42 +0000886 size = BUF0_LEN + ALIGN_SIZE;
887 ba->ba_0_org = kmalloc(size, GFP_KERNEL);
Ananda Rajuda6971d2005-10-31 16:55:31 -0500888 if (!ba->ba_0_org)
889 return -ENOMEM;
Joe Perches4f870322009-08-24 17:29:42 +0000890 mem_allocated += size;
Ananda Rajuda6971d2005-10-31 16:55:31 -0500891 tmp = (unsigned long)ba->ba_0_org;
892 tmp += ALIGN_SIZE;
893 tmp &= ~((unsigned long) ALIGN_SIZE);
894 ba->ba_0 = (void *) tmp;
895
Joe Perches4f870322009-08-24 17:29:42 +0000896 size = BUF1_LEN + ALIGN_SIZE;
897 ba->ba_1_org = kmalloc(size, GFP_KERNEL);
Ananda Rajuda6971d2005-10-31 16:55:31 -0500898 if (!ba->ba_1_org)
899 return -ENOMEM;
Joe Perches4f870322009-08-24 17:29:42 +0000900 mem_allocated += size;
Ananda Rajuda6971d2005-10-31 16:55:31 -0500901 tmp = (unsigned long) ba->ba_1_org;
902 tmp += ALIGN_SIZE;
903 tmp &= ~((unsigned long) ALIGN_SIZE);
904 ba->ba_1 = (void *) tmp;
905 k++;
906 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700907 }
908 }
909 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700910
911 /* Allocation and initialization of Statistics block */
Ralf Baechle1ee6dd72007-01-31 14:09:29 -0500912 size = sizeof(struct stat_block);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700913 mac_control->stats_mem = pci_alloc_consistent
914 (nic->pdev, size, &mac_control->stats_mem_phy);
915
916 if (!mac_control->stats_mem) {
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -0700917 /*
918 * In case of failure, free_shared_mem() is called, which
919 * should free any memory that was alloced till the
Linus Torvalds1da177e2005-04-16 15:20:36 -0700920 * failure happened.
921 */
922 return -ENOMEM;
923 }
Sreenivasa Honnur491976b2007-05-10 04:22:25 -0400924 mem_allocated += size;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700925 mac_control->stats_mem_sz = size;
926
927 tmp_v_addr = mac_control->stats_mem;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -0500928 mac_control->stats_info = (struct stat_block *) tmp_v_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700929 memset(tmp_v_addr, 0, size);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700930 DBG_PRINT(INIT_DBG, "%s:Ring Mem PHY: 0x%llx\n", dev->name,
931 (unsigned long long) tmp_p_addr);
Sreenivasa Honnur491976b2007-05-10 04:22:25 -0400932 mac_control->stats_info->sw_stat.mem_allocated += mem_allocated;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700933 return SUCCESS;
934}
935
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -0700936/**
937 * free_shared_mem - Free the allocated Memory
Linus Torvalds1da177e2005-04-16 15:20:36 -0700938 * @nic: Device private variable.
939 * Description: This function is to free all memory locations allocated by
940 * the init_shared_mem() function and return it to the kernel.
941 */
942
943static void free_shared_mem(struct s2io_nic *nic)
944{
945 int i, j, blk_cnt, size;
946 void *tmp_v_addr;
947 dma_addr_t tmp_p_addr;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -0500948 struct mac_info *mac_control;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700949 struct config_param *config;
950 int lst_size, lst_per_page;
Micah Gruber8910b492007-07-09 11:29:04 +0800951 struct net_device *dev;
Sreenivasa Honnur491976b2007-05-10 04:22:25 -0400952 int page_num = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700953
954 if (!nic)
955 return;
956
Micah Gruber8910b492007-07-09 11:29:04 +0800957 dev = nic->dev;
958
Linus Torvalds1da177e2005-04-16 15:20:36 -0700959 mac_control = &nic->mac_control;
960 config = &nic->config;
961
Ralf Baechle1ee6dd72007-01-31 14:09:29 -0500962 lst_size = (sizeof(struct TxD) * config->max_txds);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700963 lst_per_page = PAGE_SIZE / lst_size;
964
965 for (i = 0; i < config->tx_fifo_num; i++) {
Joe Perches13d866a2009-08-24 17:29:41 +0000966 struct fifo_info *fifo = &mac_control->fifos[i];
967 struct tx_fifo_config *tx_cfg = &config->tx_cfg[i];
968
969 page_num = TXD_MEM_PAGE_CNT(tx_cfg->fifo_len, lst_per_page);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700970 for (j = 0; j < page_num; j++) {
971 int mem_blks = (j * lst_per_page);
Joe Perches13d866a2009-08-24 17:29:41 +0000972 struct list_info_hold *fli;
973
974 if (!fifo->list_info)
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400975 return;
Joe Perches13d866a2009-08-24 17:29:41 +0000976
977 fli = &fifo->list_info[mem_blks];
978 if (!fli->list_virt_addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700979 break;
980 pci_free_consistent(nic->pdev, PAGE_SIZE,
Joe Perches13d866a2009-08-24 17:29:41 +0000981 fli->list_virt_addr,
982 fli->list_phy_addr);
Sivakumar Subramani8a4bdba2007-09-18 18:14:20 -0400983 nic->mac_control.stats_info->sw_stat.mem_freed
Sreenivasa Honnur491976b2007-05-10 04:22:25 -0400984 += PAGE_SIZE;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700985 }
ravinandan.arakali@neterion.com776bd202005-09-06 21:36:56 -0700986 /* If we got a zero DMA address during allocation,
987 * free the page now
988 */
989 if (mac_control->zerodma_virt_addr) {
990 pci_free_consistent(nic->pdev, PAGE_SIZE,
991 mac_control->zerodma_virt_addr,
992 (dma_addr_t)0);
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400993 DBG_PRINT(INIT_DBG,
Andrew Morton6b4d6172005-09-12 23:21:55 -0700994 "%s: Freeing TxDL with zero DMA addr. ",
995 dev->name);
996 DBG_PRINT(INIT_DBG, "Virtual address %p\n",
997 mac_control->zerodma_virt_addr);
Sivakumar Subramani8a4bdba2007-09-18 18:14:20 -0400998 nic->mac_control.stats_info->sw_stat.mem_freed
Sreenivasa Honnur491976b2007-05-10 04:22:25 -0400999 += PAGE_SIZE;
ravinandan.arakali@neterion.com776bd202005-09-06 21:36:56 -07001000 }
Joe Perches13d866a2009-08-24 17:29:41 +00001001 kfree(fifo->list_info);
Sivakumar Subramani8a4bdba2007-09-18 18:14:20 -04001002 nic->mac_control.stats_info->sw_stat.mem_freed +=
Sreenivasa Honnur491976b2007-05-10 04:22:25 -04001003 (nic->config.tx_cfg[i].fifo_len *sizeof(struct list_info_hold));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001004 }
1005
Linus Torvalds1da177e2005-04-16 15:20:36 -07001006 size = SIZE_OF_BLOCK;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001007 for (i = 0; i < config->rx_ring_num; i++) {
Joe Perches13d866a2009-08-24 17:29:41 +00001008 struct ring_info *ring = &mac_control->rings[i];
1009
1010 blk_cnt = ring->block_count;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001011 for (j = 0; j < blk_cnt; j++) {
Joe Perches13d866a2009-08-24 17:29:41 +00001012 tmp_v_addr = ring->rx_blocks[j].block_virt_addr;
1013 tmp_p_addr = ring->rx_blocks[j].block_dma_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001014 if (tmp_v_addr == NULL)
1015 break;
1016 pci_free_consistent(nic->pdev, size,
1017 tmp_v_addr, tmp_p_addr);
Sreenivasa Honnur491976b2007-05-10 04:22:25 -04001018 nic->mac_control.stats_info->sw_stat.mem_freed += size;
Joe Perches13d866a2009-08-24 17:29:41 +00001019 kfree(ring->rx_blocks[j].rxds);
Sivakumar Subramani8a4bdba2007-09-18 18:14:20 -04001020 nic->mac_control.stats_info->sw_stat.mem_freed +=
Sreenivasa Honnur491976b2007-05-10 04:22:25 -04001021 ( sizeof(struct rxd_info)* rxd_count[nic->rxd_mode]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001022 }
1023 }
1024
Veena Parat6d517a22007-07-23 02:20:51 -04001025 if (nic->rxd_mode == RXD_MODE_3B) {
Ananda Rajuda6971d2005-10-31 16:55:31 -05001026 /* Freeing buffer storage addresses in 2BUFF mode. */
1027 for (i = 0; i < config->rx_ring_num; i++) {
Joe Perches13d866a2009-08-24 17:29:41 +00001028 struct rx_ring_config *rx_cfg = &config->rx_cfg[i];
1029 struct ring_info *ring = &mac_control->rings[i];
1030
1031 blk_cnt = rx_cfg->num_rxd /
1032 (rxd_count[nic->rxd_mode] + 1);
Ananda Rajuda6971d2005-10-31 16:55:31 -05001033 for (j = 0; j < blk_cnt; j++) {
1034 int k = 0;
Joe Perches13d866a2009-08-24 17:29:41 +00001035 if (!ring->ba[j])
Ananda Rajuda6971d2005-10-31 16:55:31 -05001036 continue;
1037 while (k != rxd_count[nic->rxd_mode]) {
Joe Perches13d866a2009-08-24 17:29:41 +00001038 struct buffAdd *ba = &ring->ba[j][k];
Ananda Rajuda6971d2005-10-31 16:55:31 -05001039 kfree(ba->ba_0_org);
Sreenivasa Honnur491976b2007-05-10 04:22:25 -04001040 nic->mac_control.stats_info->sw_stat.\
1041 mem_freed += (BUF0_LEN + ALIGN_SIZE);
Ananda Rajuda6971d2005-10-31 16:55:31 -05001042 kfree(ba->ba_1_org);
Sreenivasa Honnur491976b2007-05-10 04:22:25 -04001043 nic->mac_control.stats_info->sw_stat.\
1044 mem_freed += (BUF1_LEN + ALIGN_SIZE);
Ananda Rajuda6971d2005-10-31 16:55:31 -05001045 k++;
1046 }
Joe Perches13d866a2009-08-24 17:29:41 +00001047 kfree(ring->ba[j]);
Sivakumar Subramani9caab452007-09-06 06:21:54 -04001048 nic->mac_control.stats_info->sw_stat.mem_freed +=
1049 (sizeof(struct buffAdd) *
1050 (rxd_count[nic->rxd_mode] + 1));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001051 }
Joe Perches13d866a2009-08-24 17:29:41 +00001052 kfree(ring->ba);
Sivakumar Subramani8a4bdba2007-09-18 18:14:20 -04001053 nic->mac_control.stats_info->sw_stat.mem_freed +=
Sreenivasa Honnur491976b2007-05-10 04:22:25 -04001054 (sizeof(struct buffAdd *) * blk_cnt);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001055 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001056 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001057
Surjit Reang2fda0962008-01-24 02:08:59 -08001058 for (i = 0; i < nic->config.tx_fifo_num; i++) {
Joe Perches13d866a2009-08-24 17:29:41 +00001059 struct fifo_info *fifo = &mac_control->fifos[i];
1060 struct tx_fifo_config *tx_cfg = &config->tx_cfg[i];
1061
1062 if (fifo->ufo_in_band_v) {
Surjit Reang2fda0962008-01-24 02:08:59 -08001063 nic->mac_control.stats_info->sw_stat.mem_freed
Joe Perches13d866a2009-08-24 17:29:41 +00001064 += (tx_cfg->fifo_len * sizeof(u64));
1065 kfree(fifo->ufo_in_band_v);
Surjit Reang2fda0962008-01-24 02:08:59 -08001066 }
1067 }
1068
Linus Torvalds1da177e2005-04-16 15:20:36 -07001069 if (mac_control->stats_mem) {
Surjit Reang2fda0962008-01-24 02:08:59 -08001070 nic->mac_control.stats_info->sw_stat.mem_freed +=
1071 mac_control->stats_mem_sz;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001072 pci_free_consistent(nic->pdev,
1073 mac_control->stats_mem_sz,
1074 mac_control->stats_mem,
1075 mac_control->stats_mem_phy);
Sreenivasa Honnur491976b2007-05-10 04:22:25 -04001076 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001077}
1078
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07001079/**
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07001080 * s2io_verify_pci_mode -
1081 */
1082
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05001083static int s2io_verify_pci_mode(struct s2io_nic *nic)
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07001084{
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05001085 struct XENA_dev_config __iomem *bar0 = nic->bar0;
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07001086 register u64 val64 = 0;
1087 int mode;
1088
1089 val64 = readq(&bar0->pci_mode);
1090 mode = (u8)GET_PCI_MODE(val64);
1091
1092 if ( val64 & PCI_MODE_UNKNOWN_MODE)
1093 return -1; /* Unknown PCI mode */
1094 return mode;
1095}
1096
Ananda Rajuc92ca042006-04-21 19:18:03 -04001097#define NEC_VENID 0x1033
1098#define NEC_DEVID 0x0125
1099static int s2io_on_nec_bridge(struct pci_dev *s2io_pdev)
1100{
1101 struct pci_dev *tdev = NULL;
Alan Cox26d36b62006-09-15 15:22:51 +01001102 while ((tdev = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, tdev)) != NULL) {
1103 if (tdev->vendor == NEC_VENID && tdev->device == NEC_DEVID) {
Ilpo Järvinen7ad62dbc2008-05-13 14:16:54 +03001104 if (tdev->bus == s2io_pdev->bus->parent) {
Alan Cox26d36b62006-09-15 15:22:51 +01001105 pci_dev_put(tdev);
Ananda Rajuc92ca042006-04-21 19:18:03 -04001106 return 1;
Ilpo Järvinen7ad62dbc2008-05-13 14:16:54 +03001107 }
Ananda Rajuc92ca042006-04-21 19:18:03 -04001108 }
1109 }
1110 return 0;
1111}
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07001112
Adrian Bunk7b32a312006-05-16 17:30:50 +02001113static int bus_speed[8] = {33, 133, 133, 200, 266, 133, 200, 266};
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07001114/**
1115 * s2io_print_pci_mode -
1116 */
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05001117static int s2io_print_pci_mode(struct s2io_nic *nic)
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07001118{
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05001119 struct XENA_dev_config __iomem *bar0 = nic->bar0;
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07001120 register u64 val64 = 0;
1121 int mode;
1122 struct config_param *config = &nic->config;
1123
1124 val64 = readq(&bar0->pci_mode);
1125 mode = (u8)GET_PCI_MODE(val64);
1126
1127 if ( val64 & PCI_MODE_UNKNOWN_MODE)
1128 return -1; /* Unknown PCI mode */
1129
Ananda Rajuc92ca042006-04-21 19:18:03 -04001130 config->bus_speed = bus_speed[mode];
1131
1132 if (s2io_on_nec_bridge(nic->pdev)) {
1133 DBG_PRINT(ERR_DBG, "%s: Device is on PCI-E bus\n",
1134 nic->dev->name);
1135 return mode;
1136 }
1137
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07001138 if (val64 & PCI_MODE_32_BITS) {
1139 DBG_PRINT(ERR_DBG, "%s: Device is on 32 bit ", nic->dev->name);
1140 } else {
1141 DBG_PRINT(ERR_DBG, "%s: Device is on 64 bit ", nic->dev->name);
1142 }
1143
1144 switch(mode) {
1145 case PCI_MODE_PCI_33:
1146 DBG_PRINT(ERR_DBG, "33MHz PCI bus\n");
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07001147 break;
1148 case PCI_MODE_PCI_66:
1149 DBG_PRINT(ERR_DBG, "66MHz PCI bus\n");
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07001150 break;
1151 case PCI_MODE_PCIX_M1_66:
1152 DBG_PRINT(ERR_DBG, "66MHz PCIX(M1) bus\n");
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07001153 break;
1154 case PCI_MODE_PCIX_M1_100:
1155 DBG_PRINT(ERR_DBG, "100MHz PCIX(M1) bus\n");
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07001156 break;
1157 case PCI_MODE_PCIX_M1_133:
1158 DBG_PRINT(ERR_DBG, "133MHz PCIX(M1) bus\n");
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07001159 break;
1160 case PCI_MODE_PCIX_M2_66:
1161 DBG_PRINT(ERR_DBG, "133MHz PCIX(M2) bus\n");
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07001162 break;
1163 case PCI_MODE_PCIX_M2_100:
1164 DBG_PRINT(ERR_DBG, "200MHz PCIX(M2) bus\n");
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07001165 break;
1166 case PCI_MODE_PCIX_M2_133:
1167 DBG_PRINT(ERR_DBG, "266MHz PCIX(M2) bus\n");
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07001168 break;
1169 default:
1170 return -1; /* Unsupported bus speed */
1171 }
1172
1173 return mode;
1174}
1175
1176/**
Ramkrishna Vepab7c56782007-12-17 11:40:15 -08001177 * init_tti - Initialization transmit traffic interrupt scheme
1178 * @nic: device private variable
1179 * @link: link status (UP/DOWN) used to enable/disable continuous
1180 * transmit interrupts
1181 * Description: The function configures transmit traffic interrupts
1182 * Return Value: SUCCESS on success and
1183 * '-1' on failure
1184 */
1185
Adrian Bunk0d66afe2008-03-04 15:19:22 -08001186static int init_tti(struct s2io_nic *nic, int link)
Ramkrishna Vepab7c56782007-12-17 11:40:15 -08001187{
1188 struct XENA_dev_config __iomem *bar0 = nic->bar0;
1189 register u64 val64 = 0;
1190 int i;
1191 struct config_param *config;
1192
1193 config = &nic->config;
1194
1195 for (i = 0; i < config->tx_fifo_num; i++) {
1196 /*
1197 * TTI Initialization. Default Tx timer gets us about
1198 * 250 interrupts per sec. Continuous interrupts are enabled
1199 * by default.
1200 */
1201 if (nic->device_type == XFRAME_II_DEVICE) {
1202 int count = (nic->config.bus_speed * 125)/2;
1203 val64 = TTI_DATA1_MEM_TX_TIMER_VAL(count);
1204 } else
1205 val64 = TTI_DATA1_MEM_TX_TIMER_VAL(0x2078);
1206
1207 val64 |= TTI_DATA1_MEM_TX_URNG_A(0xA) |
1208 TTI_DATA1_MEM_TX_URNG_B(0x10) |
1209 TTI_DATA1_MEM_TX_URNG_C(0x30) |
1210 TTI_DATA1_MEM_TX_TIMER_AC_EN;
Sreenivasa Honnurac731ab2008-05-12 13:41:32 -04001211 if (i == 0)
1212 if (use_continuous_tx_intrs && (link == LINK_UP))
1213 val64 |= TTI_DATA1_MEM_TX_TIMER_CI_EN;
Ramkrishna Vepab7c56782007-12-17 11:40:15 -08001214 writeq(val64, &bar0->tti_data1_mem);
1215
Sreenivasa Honnurac731ab2008-05-12 13:41:32 -04001216 if (nic->config.intr_type == MSI_X) {
1217 val64 = TTI_DATA2_MEM_TX_UFC_A(0x10) |
1218 TTI_DATA2_MEM_TX_UFC_B(0x100) |
1219 TTI_DATA2_MEM_TX_UFC_C(0x200) |
1220 TTI_DATA2_MEM_TX_UFC_D(0x300);
1221 } else {
1222 if ((nic->config.tx_steering_type ==
1223 TX_DEFAULT_STEERING) &&
1224 (config->tx_fifo_num > 1) &&
1225 (i >= nic->udp_fifo_idx) &&
1226 (i < (nic->udp_fifo_idx +
1227 nic->total_udp_fifos)))
1228 val64 = TTI_DATA2_MEM_TX_UFC_A(0x50) |
1229 TTI_DATA2_MEM_TX_UFC_B(0x80) |
1230 TTI_DATA2_MEM_TX_UFC_C(0x100) |
1231 TTI_DATA2_MEM_TX_UFC_D(0x120);
1232 else
1233 val64 = TTI_DATA2_MEM_TX_UFC_A(0x10) |
1234 TTI_DATA2_MEM_TX_UFC_B(0x20) |
1235 TTI_DATA2_MEM_TX_UFC_C(0x40) |
1236 TTI_DATA2_MEM_TX_UFC_D(0x80);
1237 }
Ramkrishna Vepab7c56782007-12-17 11:40:15 -08001238
1239 writeq(val64, &bar0->tti_data2_mem);
1240
1241 val64 = TTI_CMD_MEM_WE | TTI_CMD_MEM_STROBE_NEW_CMD |
1242 TTI_CMD_MEM_OFFSET(i);
1243 writeq(val64, &bar0->tti_command_mem);
1244
1245 if (wait_for_cmd_complete(&bar0->tti_command_mem,
1246 TTI_CMD_MEM_STROBE_NEW_CMD, S2IO_BIT_RESET) != SUCCESS)
1247 return FAILURE;
1248 }
1249
1250 return SUCCESS;
1251}
1252
1253/**
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07001254 * init_nic - Initialization of hardware
Ramkrishna Vepab7c56782007-12-17 11:40:15 -08001255 * @nic: device private variable
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07001256 * Description: The function sequentially configures every block
1257 * of the H/W from their reset values.
1258 * Return Value: SUCCESS on success and
Linus Torvalds1da177e2005-04-16 15:20:36 -07001259 * '-1' on failure (endian settings incorrect).
1260 */
1261
1262static int init_nic(struct s2io_nic *nic)
1263{
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05001264 struct XENA_dev_config __iomem *bar0 = nic->bar0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001265 struct net_device *dev = nic->dev;
1266 register u64 val64 = 0;
1267 void __iomem *add;
1268 u32 time;
1269 int i, j;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05001270 struct mac_info *mac_control;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001271 struct config_param *config;
Ananda Rajuc92ca042006-04-21 19:18:03 -04001272 int dtx_cnt = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001273 unsigned long long mem_share;
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07001274 int mem_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001275
1276 mac_control = &nic->mac_control;
1277 config = &nic->config;
1278
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001279 /* to set the swapper controle on the card */
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07001280 if(s2io_set_swapper(nic)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001281 DBG_PRINT(ERR_DBG,"ERROR: Setting Swapper failed\n");
Sreenivasa Honnur9f74ffd2007-11-30 01:46:08 -05001282 return -EIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001283 }
1284
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07001285 /*
1286 * Herc requires EOI to be removed from reset before XGXS, so..
1287 */
1288 if (nic->device_type & XFRAME_II_DEVICE) {
1289 val64 = 0xA500000000ULL;
1290 writeq(val64, &bar0->sw_reset);
1291 msleep(500);
1292 val64 = readq(&bar0->sw_reset);
1293 }
1294
Linus Torvalds1da177e2005-04-16 15:20:36 -07001295 /* Remove XGXS from reset state */
1296 val64 = 0;
1297 writeq(val64, &bar0->sw_reset);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001298 msleep(500);
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07001299 val64 = readq(&bar0->sw_reset);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001300
Sreenivasa Honnur79620242007-12-05 23:59:28 -05001301 /* Ensure that it's safe to access registers by checking
1302 * RIC_RUNNING bit is reset. Check is valid only for XframeII.
1303 */
1304 if (nic->device_type == XFRAME_II_DEVICE) {
1305 for (i = 0; i < 50; i++) {
1306 val64 = readq(&bar0->adapter_status);
1307 if (!(val64 & ADAPTER_STATUS_RIC_RUNNING))
1308 break;
1309 msleep(10);
1310 }
1311 if (i == 50)
1312 return -ENODEV;
1313 }
1314
Linus Torvalds1da177e2005-04-16 15:20:36 -07001315 /* Enable Receiving broadcasts */
1316 add = &bar0->mac_cfg;
1317 val64 = readq(&bar0->mac_cfg);
1318 val64 |= MAC_RMAC_BCAST_ENABLE;
1319 writeq(RMAC_CFG_KEY(0x4C0D), &bar0->rmac_cfg_key);
1320 writel((u32) val64, add);
1321 writeq(RMAC_CFG_KEY(0x4C0D), &bar0->rmac_cfg_key);
1322 writel((u32) (val64 >> 32), (add + 4));
1323
1324 /* Read registers in all blocks */
1325 val64 = readq(&bar0->mac_int_mask);
1326 val64 = readq(&bar0->mc_int_mask);
1327 val64 = readq(&bar0->xgxs_int_mask);
1328
1329 /* Set MTU */
1330 val64 = dev->mtu;
1331 writeq(vBIT(val64, 2, 14), &bar0->rmac_max_pyld_len);
1332
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07001333 if (nic->device_type & XFRAME_II_DEVICE) {
1334 while (herc_act_dtx_cfg[dtx_cnt] != END_SIGN) {
raghavendra.koushik@neterion.com303bcb42005-08-03 12:41:38 -07001335 SPECIAL_REG_WRITE(herc_act_dtx_cfg[dtx_cnt],
Linus Torvalds1da177e2005-04-16 15:20:36 -07001336 &bar0->dtx_control, UF);
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07001337 if (dtx_cnt & 0x1)
1338 msleep(1); /* Necessary!! */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001339 dtx_cnt++;
1340 }
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07001341 } else {
Ananda Rajuc92ca042006-04-21 19:18:03 -04001342 while (xena_dtx_cfg[dtx_cnt] != END_SIGN) {
1343 SPECIAL_REG_WRITE(xena_dtx_cfg[dtx_cnt],
1344 &bar0->dtx_control, UF);
1345 val64 = readq(&bar0->dtx_control);
1346 dtx_cnt++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001347 }
1348 }
1349
1350 /* Tx DMA Initialization */
1351 val64 = 0;
1352 writeq(val64, &bar0->tx_fifo_partition_0);
1353 writeq(val64, &bar0->tx_fifo_partition_1);
1354 writeq(val64, &bar0->tx_fifo_partition_2);
1355 writeq(val64, &bar0->tx_fifo_partition_3);
1356
1357
1358 for (i = 0, j = 0; i < config->tx_fifo_num; i++) {
Joe Perches13d866a2009-08-24 17:29:41 +00001359 struct tx_fifo_config *tx_cfg = &config->tx_cfg[i];
1360
1361 val64 |= vBIT(tx_cfg->fifo_len - 1, ((j * 32) + 19), 13) |
1362 vBIT(tx_cfg->fifo_priority, ((j * 32) + 5), 3);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001363
1364 if (i == (config->tx_fifo_num - 1)) {
1365 if (i % 2 == 0)
1366 i++;
1367 }
1368
1369 switch (i) {
1370 case 1:
1371 writeq(val64, &bar0->tx_fifo_partition_0);
1372 val64 = 0;
Ramkrishna Vepab7c56782007-12-17 11:40:15 -08001373 j = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001374 break;
1375 case 3:
1376 writeq(val64, &bar0->tx_fifo_partition_1);
1377 val64 = 0;
Ramkrishna Vepab7c56782007-12-17 11:40:15 -08001378 j = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001379 break;
1380 case 5:
1381 writeq(val64, &bar0->tx_fifo_partition_2);
1382 val64 = 0;
Ramkrishna Vepab7c56782007-12-17 11:40:15 -08001383 j = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001384 break;
1385 case 7:
1386 writeq(val64, &bar0->tx_fifo_partition_3);
Ramkrishna Vepab7c56782007-12-17 11:40:15 -08001387 val64 = 0;
1388 j = 0;
1389 break;
1390 default:
1391 j++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001392 break;
1393 }
1394 }
1395
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001396 /*
1397 * Disable 4 PCCs for Xena1, 2 and 3 as per H/W bug
1398 * SXE-008 TRANSMIT DMA ARBITRATION ISSUE.
1399 */
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07001400 if ((nic->device_type == XFRAME_I_DEVICE) &&
Auke Kok44c10132007-06-08 15:46:36 -07001401 (nic->pdev->revision < 4))
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001402 writeq(PCC_ENABLE_FOUR, &bar0->pcc_enable);
1403
Linus Torvalds1da177e2005-04-16 15:20:36 -07001404 val64 = readq(&bar0->tx_fifo_partition_0);
1405 DBG_PRINT(INIT_DBG, "Fifo partition at: 0x%p is: 0x%llx\n",
1406 &bar0->tx_fifo_partition_0, (unsigned long long) val64);
1407
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07001408 /*
1409 * Initialization of Tx_PA_CONFIG register to ignore packet
Linus Torvalds1da177e2005-04-16 15:20:36 -07001410 * integrity checking.
1411 */
1412 val64 = readq(&bar0->tx_pa_cfg);
1413 val64 |= TX_PA_CFG_IGNORE_FRM_ERR | TX_PA_CFG_IGNORE_SNAP_OUI |
1414 TX_PA_CFG_IGNORE_LLC_CTRL | TX_PA_CFG_IGNORE_L2_ERR;
1415 writeq(val64, &bar0->tx_pa_cfg);
1416
1417 /* Rx DMA intialization. */
1418 val64 = 0;
1419 for (i = 0; i < config->rx_ring_num; i++) {
Joe Perches13d866a2009-08-24 17:29:41 +00001420 struct rx_ring_config *rx_cfg = &config->rx_cfg[i];
1421
1422 val64 |= vBIT(rx_cfg->ring_priority, (5 + (i * 8)), 3);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001423 }
1424 writeq(val64, &bar0->rx_queue_priority);
1425
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07001426 /*
1427 * Allocating equal share of memory to all the
Linus Torvalds1da177e2005-04-16 15:20:36 -07001428 * configured Rings.
1429 */
1430 val64 = 0;
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07001431 if (nic->device_type & XFRAME_II_DEVICE)
1432 mem_size = 32;
1433 else
1434 mem_size = 64;
1435
Linus Torvalds1da177e2005-04-16 15:20:36 -07001436 for (i = 0; i < config->rx_ring_num; i++) {
1437 switch (i) {
1438 case 0:
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07001439 mem_share = (mem_size / config->rx_ring_num +
1440 mem_size % config->rx_ring_num);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001441 val64 |= RX_QUEUE_CFG_Q0_SZ(mem_share);
1442 continue;
1443 case 1:
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07001444 mem_share = (mem_size / config->rx_ring_num);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001445 val64 |= RX_QUEUE_CFG_Q1_SZ(mem_share);
1446 continue;
1447 case 2:
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07001448 mem_share = (mem_size / config->rx_ring_num);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001449 val64 |= RX_QUEUE_CFG_Q2_SZ(mem_share);
1450 continue;
1451 case 3:
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07001452 mem_share = (mem_size / config->rx_ring_num);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001453 val64 |= RX_QUEUE_CFG_Q3_SZ(mem_share);
1454 continue;
1455 case 4:
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07001456 mem_share = (mem_size / config->rx_ring_num);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001457 val64 |= RX_QUEUE_CFG_Q4_SZ(mem_share);
1458 continue;
1459 case 5:
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07001460 mem_share = (mem_size / config->rx_ring_num);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001461 val64 |= RX_QUEUE_CFG_Q5_SZ(mem_share);
1462 continue;
1463 case 6:
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07001464 mem_share = (mem_size / config->rx_ring_num);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001465 val64 |= RX_QUEUE_CFG_Q6_SZ(mem_share);
1466 continue;
1467 case 7:
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07001468 mem_share = (mem_size / config->rx_ring_num);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001469 val64 |= RX_QUEUE_CFG_Q7_SZ(mem_share);
1470 continue;
1471 }
1472 }
1473 writeq(val64, &bar0->rx_queue_cfg);
1474
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07001475 /*
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001476 * Filling Tx round robin registers
Ramkrishna Vepab7c56782007-12-17 11:40:15 -08001477 * as per the number of FIFOs for equal scheduling priority
Linus Torvalds1da177e2005-04-16 15:20:36 -07001478 */
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001479 switch (config->tx_fifo_num) {
1480 case 1:
Ramkrishna Vepab7c56782007-12-17 11:40:15 -08001481 val64 = 0x0;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001482 writeq(val64, &bar0->tx_w_round_robin_0);
1483 writeq(val64, &bar0->tx_w_round_robin_1);
1484 writeq(val64, &bar0->tx_w_round_robin_2);
1485 writeq(val64, &bar0->tx_w_round_robin_3);
1486 writeq(val64, &bar0->tx_w_round_robin_4);
1487 break;
1488 case 2:
Ramkrishna Vepab7c56782007-12-17 11:40:15 -08001489 val64 = 0x0001000100010001ULL;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001490 writeq(val64, &bar0->tx_w_round_robin_0);
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001491 writeq(val64, &bar0->tx_w_round_robin_1);
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001492 writeq(val64, &bar0->tx_w_round_robin_2);
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001493 writeq(val64, &bar0->tx_w_round_robin_3);
Ramkrishna Vepab7c56782007-12-17 11:40:15 -08001494 val64 = 0x0001000100000000ULL;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001495 writeq(val64, &bar0->tx_w_round_robin_4);
1496 break;
1497 case 3:
Ramkrishna Vepab7c56782007-12-17 11:40:15 -08001498 val64 = 0x0001020001020001ULL;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001499 writeq(val64, &bar0->tx_w_round_robin_0);
Ramkrishna Vepab7c56782007-12-17 11:40:15 -08001500 val64 = 0x0200010200010200ULL;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001501 writeq(val64, &bar0->tx_w_round_robin_1);
Ramkrishna Vepab7c56782007-12-17 11:40:15 -08001502 val64 = 0x0102000102000102ULL;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001503 writeq(val64, &bar0->tx_w_round_robin_2);
Ramkrishna Vepab7c56782007-12-17 11:40:15 -08001504 val64 = 0x0001020001020001ULL;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001505 writeq(val64, &bar0->tx_w_round_robin_3);
Ramkrishna Vepab7c56782007-12-17 11:40:15 -08001506 val64 = 0x0200010200000000ULL;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001507 writeq(val64, &bar0->tx_w_round_robin_4);
1508 break;
1509 case 4:
Ramkrishna Vepab7c56782007-12-17 11:40:15 -08001510 val64 = 0x0001020300010203ULL;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001511 writeq(val64, &bar0->tx_w_round_robin_0);
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001512 writeq(val64, &bar0->tx_w_round_robin_1);
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001513 writeq(val64, &bar0->tx_w_round_robin_2);
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001514 writeq(val64, &bar0->tx_w_round_robin_3);
Ramkrishna Vepab7c56782007-12-17 11:40:15 -08001515 val64 = 0x0001020300000000ULL;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001516 writeq(val64, &bar0->tx_w_round_robin_4);
1517 break;
1518 case 5:
Ramkrishna Vepab7c56782007-12-17 11:40:15 -08001519 val64 = 0x0001020304000102ULL;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001520 writeq(val64, &bar0->tx_w_round_robin_0);
Ramkrishna Vepab7c56782007-12-17 11:40:15 -08001521 val64 = 0x0304000102030400ULL;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001522 writeq(val64, &bar0->tx_w_round_robin_1);
Ramkrishna Vepab7c56782007-12-17 11:40:15 -08001523 val64 = 0x0102030400010203ULL;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001524 writeq(val64, &bar0->tx_w_round_robin_2);
Ramkrishna Vepab7c56782007-12-17 11:40:15 -08001525 val64 = 0x0400010203040001ULL;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001526 writeq(val64, &bar0->tx_w_round_robin_3);
Ramkrishna Vepab7c56782007-12-17 11:40:15 -08001527 val64 = 0x0203040000000000ULL;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001528 writeq(val64, &bar0->tx_w_round_robin_4);
1529 break;
1530 case 6:
Ramkrishna Vepab7c56782007-12-17 11:40:15 -08001531 val64 = 0x0001020304050001ULL;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001532 writeq(val64, &bar0->tx_w_round_robin_0);
Ramkrishna Vepab7c56782007-12-17 11:40:15 -08001533 val64 = 0x0203040500010203ULL;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001534 writeq(val64, &bar0->tx_w_round_robin_1);
Ramkrishna Vepab7c56782007-12-17 11:40:15 -08001535 val64 = 0x0405000102030405ULL;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001536 writeq(val64, &bar0->tx_w_round_robin_2);
Ramkrishna Vepab7c56782007-12-17 11:40:15 -08001537 val64 = 0x0001020304050001ULL;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001538 writeq(val64, &bar0->tx_w_round_robin_3);
Ramkrishna Vepab7c56782007-12-17 11:40:15 -08001539 val64 = 0x0203040500000000ULL;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001540 writeq(val64, &bar0->tx_w_round_robin_4);
1541 break;
1542 case 7:
Ramkrishna Vepab7c56782007-12-17 11:40:15 -08001543 val64 = 0x0001020304050600ULL;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001544 writeq(val64, &bar0->tx_w_round_robin_0);
Ramkrishna Vepab7c56782007-12-17 11:40:15 -08001545 val64 = 0x0102030405060001ULL;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001546 writeq(val64, &bar0->tx_w_round_robin_1);
Ramkrishna Vepab7c56782007-12-17 11:40:15 -08001547 val64 = 0x0203040506000102ULL;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001548 writeq(val64, &bar0->tx_w_round_robin_2);
Ramkrishna Vepab7c56782007-12-17 11:40:15 -08001549 val64 = 0x0304050600010203ULL;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001550 writeq(val64, &bar0->tx_w_round_robin_3);
Ramkrishna Vepab7c56782007-12-17 11:40:15 -08001551 val64 = 0x0405060000000000ULL;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001552 writeq(val64, &bar0->tx_w_round_robin_4);
1553 break;
1554 case 8:
Ramkrishna Vepab7c56782007-12-17 11:40:15 -08001555 val64 = 0x0001020304050607ULL;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001556 writeq(val64, &bar0->tx_w_round_robin_0);
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001557 writeq(val64, &bar0->tx_w_round_robin_1);
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001558 writeq(val64, &bar0->tx_w_round_robin_2);
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001559 writeq(val64, &bar0->tx_w_round_robin_3);
Ramkrishna Vepab7c56782007-12-17 11:40:15 -08001560 val64 = 0x0001020300000000ULL;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001561 writeq(val64, &bar0->tx_w_round_robin_4);
1562 break;
1563 }
1564
Ananda Rajub41477f2006-07-24 19:52:49 -04001565 /* Enable all configured Tx FIFO partitions */
Ananda Raju5d3213c2006-04-21 19:23:26 -04001566 val64 = readq(&bar0->tx_fifo_partition_0);
1567 val64 |= (TX_FIFO_PARTITION_EN);
1568 writeq(val64, &bar0->tx_fifo_partition_0);
1569
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001570 /* Filling the Rx round robin registers as per the
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04001571 * number of Rings and steering based on QoS with
1572 * equal priority.
1573 */
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001574 switch (config->rx_ring_num) {
1575 case 1:
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04001576 val64 = 0x0;
1577 writeq(val64, &bar0->rx_w_round_robin_0);
1578 writeq(val64, &bar0->rx_w_round_robin_1);
1579 writeq(val64, &bar0->rx_w_round_robin_2);
1580 writeq(val64, &bar0->rx_w_round_robin_3);
1581 writeq(val64, &bar0->rx_w_round_robin_4);
1582
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001583 val64 = 0x8080808080808080ULL;
1584 writeq(val64, &bar0->rts_qos_steering);
1585 break;
1586 case 2:
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04001587 val64 = 0x0001000100010001ULL;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001588 writeq(val64, &bar0->rx_w_round_robin_0);
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001589 writeq(val64, &bar0->rx_w_round_robin_1);
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001590 writeq(val64, &bar0->rx_w_round_robin_2);
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001591 writeq(val64, &bar0->rx_w_round_robin_3);
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04001592 val64 = 0x0001000100000000ULL;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001593 writeq(val64, &bar0->rx_w_round_robin_4);
1594
1595 val64 = 0x8080808040404040ULL;
1596 writeq(val64, &bar0->rts_qos_steering);
1597 break;
1598 case 3:
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04001599 val64 = 0x0001020001020001ULL;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001600 writeq(val64, &bar0->rx_w_round_robin_0);
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04001601 val64 = 0x0200010200010200ULL;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001602 writeq(val64, &bar0->rx_w_round_robin_1);
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04001603 val64 = 0x0102000102000102ULL;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001604 writeq(val64, &bar0->rx_w_round_robin_2);
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04001605 val64 = 0x0001020001020001ULL;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001606 writeq(val64, &bar0->rx_w_round_robin_3);
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04001607 val64 = 0x0200010200000000ULL;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001608 writeq(val64, &bar0->rx_w_round_robin_4);
1609
1610 val64 = 0x8080804040402020ULL;
1611 writeq(val64, &bar0->rts_qos_steering);
1612 break;
1613 case 4:
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04001614 val64 = 0x0001020300010203ULL;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001615 writeq(val64, &bar0->rx_w_round_robin_0);
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001616 writeq(val64, &bar0->rx_w_round_robin_1);
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001617 writeq(val64, &bar0->rx_w_round_robin_2);
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001618 writeq(val64, &bar0->rx_w_round_robin_3);
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04001619 val64 = 0x0001020300000000ULL;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001620 writeq(val64, &bar0->rx_w_round_robin_4);
1621
1622 val64 = 0x8080404020201010ULL;
1623 writeq(val64, &bar0->rts_qos_steering);
1624 break;
1625 case 5:
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04001626 val64 = 0x0001020304000102ULL;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001627 writeq(val64, &bar0->rx_w_round_robin_0);
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04001628 val64 = 0x0304000102030400ULL;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001629 writeq(val64, &bar0->rx_w_round_robin_1);
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04001630 val64 = 0x0102030400010203ULL;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001631 writeq(val64, &bar0->rx_w_round_robin_2);
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04001632 val64 = 0x0400010203040001ULL;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001633 writeq(val64, &bar0->rx_w_round_robin_3);
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04001634 val64 = 0x0203040000000000ULL;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001635 writeq(val64, &bar0->rx_w_round_robin_4);
1636
1637 val64 = 0x8080404020201008ULL;
1638 writeq(val64, &bar0->rts_qos_steering);
1639 break;
1640 case 6:
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04001641 val64 = 0x0001020304050001ULL;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001642 writeq(val64, &bar0->rx_w_round_robin_0);
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04001643 val64 = 0x0203040500010203ULL;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001644 writeq(val64, &bar0->rx_w_round_robin_1);
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04001645 val64 = 0x0405000102030405ULL;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001646 writeq(val64, &bar0->rx_w_round_robin_2);
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04001647 val64 = 0x0001020304050001ULL;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001648 writeq(val64, &bar0->rx_w_round_robin_3);
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04001649 val64 = 0x0203040500000000ULL;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001650 writeq(val64, &bar0->rx_w_round_robin_4);
1651
1652 val64 = 0x8080404020100804ULL;
1653 writeq(val64, &bar0->rts_qos_steering);
1654 break;
1655 case 7:
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04001656 val64 = 0x0001020304050600ULL;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001657 writeq(val64, &bar0->rx_w_round_robin_0);
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04001658 val64 = 0x0102030405060001ULL;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001659 writeq(val64, &bar0->rx_w_round_robin_1);
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04001660 val64 = 0x0203040506000102ULL;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001661 writeq(val64, &bar0->rx_w_round_robin_2);
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04001662 val64 = 0x0304050600010203ULL;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001663 writeq(val64, &bar0->rx_w_round_robin_3);
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04001664 val64 = 0x0405060000000000ULL;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001665 writeq(val64, &bar0->rx_w_round_robin_4);
1666
1667 val64 = 0x8080402010080402ULL;
1668 writeq(val64, &bar0->rts_qos_steering);
1669 break;
1670 case 8:
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04001671 val64 = 0x0001020304050607ULL;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001672 writeq(val64, &bar0->rx_w_round_robin_0);
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001673 writeq(val64, &bar0->rx_w_round_robin_1);
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001674 writeq(val64, &bar0->rx_w_round_robin_2);
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001675 writeq(val64, &bar0->rx_w_round_robin_3);
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04001676 val64 = 0x0001020300000000ULL;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001677 writeq(val64, &bar0->rx_w_round_robin_4);
1678
1679 val64 = 0x8040201008040201ULL;
1680 writeq(val64, &bar0->rts_qos_steering);
1681 break;
1682 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001683
1684 /* UDP Fix */
1685 val64 = 0;
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07001686 for (i = 0; i < 8; i++)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001687 writeq(val64, &bar0->rts_frm_len_n[i]);
1688
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001689 /* Set the default rts frame length for the rings configured */
1690 val64 = MAC_RTS_FRM_LEN_SET(dev->mtu+22);
1691 for (i = 0 ; i < config->rx_ring_num ; i++)
1692 writeq(val64, &bar0->rts_frm_len_n[i]);
1693
1694 /* Set the frame length for the configured rings
1695 * desired by the user
1696 */
1697 for (i = 0; i < config->rx_ring_num; i++) {
1698 /* If rts_frm_len[i] == 0 then it is assumed that user not
1699 * specified frame length steering.
1700 * If the user provides the frame length then program
1701 * the rts_frm_len register for those values or else
1702 * leave it as it is.
1703 */
1704 if (rts_frm_len[i] != 0) {
1705 writeq(MAC_RTS_FRM_LEN_SET(rts_frm_len[i]),
1706 &bar0->rts_frm_len_n[i]);
1707 }
1708 }
Sivakumar Subramani8a4bdba2007-09-18 18:14:20 -04001709
Sivakumar Subramani9fc93a42007-02-24 01:57:32 -05001710 /* Disable differentiated services steering logic */
1711 for (i = 0; i < 64; i++) {
1712 if (rts_ds_steer(nic, i, 0) == FAILURE) {
1713 DBG_PRINT(ERR_DBG, "%s: failed rts ds steering",
1714 dev->name);
1715 DBG_PRINT(ERR_DBG, "set on codepoint %d\n", i);
Sreenivasa Honnur9f74ffd2007-11-30 01:46:08 -05001716 return -ENODEV;
Sivakumar Subramani9fc93a42007-02-24 01:57:32 -05001717 }
1718 }
1719
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07001720 /* Program statistics memory */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001721 writeq(mac_control->stats_mem_phy, &bar0->stat_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001722
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07001723 if (nic->device_type == XFRAME_II_DEVICE) {
1724 val64 = STAT_BC(0x320);
1725 writeq(val64, &bar0->stat_byte_cnt);
1726 }
1727
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07001728 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001729 * Initializing the sampling rate for the device to calculate the
1730 * bandwidth utilization.
1731 */
1732 val64 = MAC_TX_LINK_UTIL_VAL(tmac_util_period) |
1733 MAC_RX_LINK_UTIL_VAL(rmac_util_period);
1734 writeq(val64, &bar0->mac_link_util);
1735
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07001736 /*
1737 * Initializing the Transmit and Receive Traffic Interrupt
Linus Torvalds1da177e2005-04-16 15:20:36 -07001738 * Scheme.
1739 */
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07001740
Ramkrishna Vepab7c56782007-12-17 11:40:15 -08001741 /* Initialize TTI */
1742 if (SUCCESS != init_tti(nic, nic->last_link_state))
1743 return -ENODEV;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001744
Sivakumar Subramani8a4bdba2007-09-18 18:14:20 -04001745 /* RTI Initialization */
1746 if (nic->device_type == XFRAME_II_DEVICE) {
1747 /*
1748 * Programmed to generate Apprx 500 Intrs per
1749 * second
1750 */
1751 int count = (nic->config.bus_speed * 125)/4;
1752 val64 = RTI_DATA1_MEM_RX_TIMER_VAL(count);
1753 } else
1754 val64 = RTI_DATA1_MEM_RX_TIMER_VAL(0xFFF);
1755 val64 |= RTI_DATA1_MEM_RX_URNG_A(0xA) |
1756 RTI_DATA1_MEM_RX_URNG_B(0x10) |
1757 RTI_DATA1_MEM_RX_URNG_C(0x30) | RTI_DATA1_MEM_RX_TIMER_AC_EN;
1758
1759 writeq(val64, &bar0->rti_data1_mem);
1760
1761 val64 = RTI_DATA2_MEM_RX_UFC_A(0x1) |
1762 RTI_DATA2_MEM_RX_UFC_B(0x2) ;
1763 if (nic->config.intr_type == MSI_X)
1764 val64 |= (RTI_DATA2_MEM_RX_UFC_C(0x20) | \
1765 RTI_DATA2_MEM_RX_UFC_D(0x40));
1766 else
1767 val64 |= (RTI_DATA2_MEM_RX_UFC_C(0x40) | \
1768 RTI_DATA2_MEM_RX_UFC_D(0x80));
1769 writeq(val64, &bar0->rti_data2_mem);
1770
1771 for (i = 0; i < config->rx_ring_num; i++) {
1772 val64 = RTI_CMD_MEM_WE | RTI_CMD_MEM_STROBE_NEW_CMD
1773 | RTI_CMD_MEM_OFFSET(i);
1774 writeq(val64, &bar0->rti_command_mem);
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07001775
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07001776 /*
Sivakumar Subramani8a4bdba2007-09-18 18:14:20 -04001777 * Once the operation completes, the Strobe bit of the
1778 * command register will be reset. We poll for this
1779 * particular condition. We wait for a maximum of 500ms
1780 * for the operation to complete, if it's not complete
1781 * by then we return error.
1782 */
1783 time = 0;
Tobias Klauserf957bcf2009-06-04 23:07:59 +00001784 while (true) {
Sivakumar Subramani8a4bdba2007-09-18 18:14:20 -04001785 val64 = readq(&bar0->rti_command_mem);
1786 if (!(val64 & RTI_CMD_MEM_STROBE_NEW_CMD))
1787 break;
1788
1789 if (time > 10) {
1790 DBG_PRINT(ERR_DBG, "%s: RTI init Failed\n",
1791 dev->name);
Sreenivasa Honnur9f74ffd2007-11-30 01:46:08 -05001792 return -ENODEV;
raghavendra.koushik@neterion.comb6e3f982005-08-03 12:38:01 -07001793 }
Sivakumar Subramani8a4bdba2007-09-18 18:14:20 -04001794 time++;
1795 msleep(50);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001796 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001797 }
1798
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07001799 /*
1800 * Initializing proper values as Pause threshold into all
Linus Torvalds1da177e2005-04-16 15:20:36 -07001801 * the 8 Queues on Rx side.
1802 */
1803 writeq(0xffbbffbbffbbffbbULL, &bar0->mc_pause_thresh_q0q3);
1804 writeq(0xffbbffbbffbbffbbULL, &bar0->mc_pause_thresh_q4q7);
1805
1806 /* Disable RMAC PAD STRIPPING */
viro@ftp.linux.org.uk509a2672005-09-05 03:25:58 +01001807 add = &bar0->mac_cfg;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001808 val64 = readq(&bar0->mac_cfg);
1809 val64 &= ~(MAC_CFG_RMAC_STRIP_PAD);
1810 writeq(RMAC_CFG_KEY(0x4C0D), &bar0->rmac_cfg_key);
1811 writel((u32) (val64), add);
1812 writeq(RMAC_CFG_KEY(0x4C0D), &bar0->rmac_cfg_key);
1813 writel((u32) (val64 >> 32), (add + 4));
1814 val64 = readq(&bar0->mac_cfg);
1815
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05001816 /* Enable FCS stripping by adapter */
1817 add = &bar0->mac_cfg;
1818 val64 = readq(&bar0->mac_cfg);
1819 val64 |= MAC_CFG_RMAC_STRIP_FCS;
1820 if (nic->device_type == XFRAME_II_DEVICE)
1821 writeq(val64, &bar0->mac_cfg);
1822 else {
1823 writeq(RMAC_CFG_KEY(0x4C0D), &bar0->rmac_cfg_key);
1824 writel((u32) (val64), add);
1825 writeq(RMAC_CFG_KEY(0x4C0D), &bar0->rmac_cfg_key);
1826 writel((u32) (val64 >> 32), (add + 4));
1827 }
1828
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07001829 /*
1830 * Set the time value to be inserted in the pause frame
Linus Torvalds1da177e2005-04-16 15:20:36 -07001831 * generated by xena.
1832 */
1833 val64 = readq(&bar0->rmac_pause_cfg);
1834 val64 &= ~(RMAC_PAUSE_HG_PTIME(0xffff));
1835 val64 |= RMAC_PAUSE_HG_PTIME(nic->mac_control.rmac_pause_time);
1836 writeq(val64, &bar0->rmac_pause_cfg);
1837
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07001838 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001839 * Set the Threshold Limit for Generating the pause frame
1840 * If the amount of data in any Queue exceeds ratio of
1841 * (mac_control.mc_pause_threshold_q0q3 or q4q7)/256
1842 * pause frame is generated
1843 */
1844 val64 = 0;
1845 for (i = 0; i < 4; i++) {
1846 val64 |=
1847 (((u64) 0xFF00 | nic->mac_control.
1848 mc_pause_threshold_q0q3)
1849 << (i * 2 * 8));
1850 }
1851 writeq(val64, &bar0->mc_pause_thresh_q0q3);
1852
1853 val64 = 0;
1854 for (i = 0; i < 4; i++) {
1855 val64 |=
1856 (((u64) 0xFF00 | nic->mac_control.
1857 mc_pause_threshold_q4q7)
1858 << (i * 2 * 8));
1859 }
1860 writeq(val64, &bar0->mc_pause_thresh_q4q7);
1861
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07001862 /*
1863 * TxDMA will stop Read request if the number of read split has
Linus Torvalds1da177e2005-04-16 15:20:36 -07001864 * exceeded the limit pointed by shared_splits
1865 */
1866 val64 = readq(&bar0->pic_control);
1867 val64 |= PIC_CNTL_SHARED_SPLITS(shared_splits);
1868 writeq(val64, &bar0->pic_control);
1869
Ananda Raju863c11a2006-04-21 19:03:13 -04001870 if (nic->config.bus_speed == 266) {
1871 writeq(TXREQTO_VAL(0x7f) | TXREQTO_EN, &bar0->txreqtimeout);
1872 writeq(0x0, &bar0->read_retry_delay);
1873 writeq(0x0, &bar0->write_retry_delay);
1874 }
1875
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07001876 /*
1877 * Programming the Herc to split every write transaction
1878 * that does not start on an ADB to reduce disconnects.
1879 */
1880 if (nic->device_type == XFRAME_II_DEVICE) {
Sivakumar Subramani19a60522007-01-31 13:30:49 -05001881 val64 = FAULT_BEHAVIOUR | EXT_REQ_EN |
1882 MISC_LINK_STABILITY_PRD(3);
Ananda Raju863c11a2006-04-21 19:03:13 -04001883 writeq(val64, &bar0->misc_control);
1884 val64 = readq(&bar0->pic_control2);
Jiri Slabyb7b5a122007-10-18 23:40:29 -07001885 val64 &= ~(s2BIT(13)|s2BIT(14)|s2BIT(15));
Ananda Raju863c11a2006-04-21 19:03:13 -04001886 writeq(val64, &bar0->pic_control2);
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07001887 }
Ananda Rajuc92ca042006-04-21 19:18:03 -04001888 if (strstr(nic->product_name, "CX4")) {
1889 val64 = TMAC_AVG_IPG(0x17);
1890 writeq(val64, &bar0->tmac_avg_ipg);
raghavendra.koushik@neterion.coma371a072005-08-03 12:38:59 -07001891 }
1892
Linus Torvalds1da177e2005-04-16 15:20:36 -07001893 return SUCCESS;
1894}
raghavendra.koushik@neterion.coma371a072005-08-03 12:38:59 -07001895#define LINK_UP_DOWN_INTERRUPT 1
1896#define MAC_RMAC_ERR_TIMER 2
1897
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05001898static int s2io_link_fault_indication(struct s2io_nic *nic)
raghavendra.koushik@neterion.coma371a072005-08-03 12:38:59 -07001899{
1900 if (nic->device_type == XFRAME_II_DEVICE)
1901 return LINK_UP_DOWN_INTERRUPT;
1902 else
1903 return MAC_RMAC_ERR_TIMER;
1904}
Sivakumar Subramani8116f3c2007-09-17 13:05:35 -07001905
Sivakumar Subramani9caab452007-09-06 06:21:54 -04001906/**
1907 * do_s2io_write_bits - update alarm bits in alarm register
1908 * @value: alarm bits
1909 * @flag: interrupt status
1910 * @addr: address value
1911 * Description: update alarm bits in alarm register
1912 * Return Value:
1913 * NONE.
1914 */
1915static void do_s2io_write_bits(u64 value, int flag, void __iomem *addr)
1916{
1917 u64 temp64;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001918
Sivakumar Subramani9caab452007-09-06 06:21:54 -04001919 temp64 = readq(addr);
1920
1921 if(flag == ENABLE_INTRS)
1922 temp64 &= ~((u64) value);
1923 else
1924 temp64 |= ((u64) value);
1925 writeq(temp64, addr);
1926}
1927
Stephen Hemminger43b7c452007-10-05 12:39:21 -07001928static void en_dis_err_alarms(struct s2io_nic *nic, u16 mask, int flag)
Sivakumar Subramani9caab452007-09-06 06:21:54 -04001929{
1930 struct XENA_dev_config __iomem *bar0 = nic->bar0;
1931 register u64 gen_int_mask = 0;
Sreenivasa Honnur01e16fa2008-07-09 23:49:21 -04001932 u64 interruptible;
Sivakumar Subramani9caab452007-09-06 06:21:54 -04001933
Sreenivasa Honnur01e16fa2008-07-09 23:49:21 -04001934 writeq(DISABLE_ALL_INTRS, &bar0->general_int_mask);
Sivakumar Subramani9caab452007-09-06 06:21:54 -04001935 if (mask & TX_DMA_INTR) {
1936
1937 gen_int_mask |= TXDMA_INT_M;
1938
1939 do_s2io_write_bits(TXDMA_TDA_INT | TXDMA_PFC_INT |
1940 TXDMA_PCC_INT | TXDMA_TTI_INT |
1941 TXDMA_LSO_INT | TXDMA_TPA_INT |
1942 TXDMA_SM_INT, flag, &bar0->txdma_int_mask);
1943
1944 do_s2io_write_bits(PFC_ECC_DB_ERR | PFC_SM_ERR_ALARM |
1945 PFC_MISC_0_ERR | PFC_MISC_1_ERR |
1946 PFC_PCIX_ERR | PFC_ECC_SG_ERR, flag,
1947 &bar0->pfc_err_mask);
1948
1949 do_s2io_write_bits(TDA_Fn_ECC_DB_ERR | TDA_SM0_ERR_ALARM |
1950 TDA_SM1_ERR_ALARM | TDA_Fn_ECC_SG_ERR |
1951 TDA_PCIX_ERR, flag, &bar0->tda_err_mask);
1952
1953 do_s2io_write_bits(PCC_FB_ECC_DB_ERR | PCC_TXB_ECC_DB_ERR |
1954 PCC_SM_ERR_ALARM | PCC_WR_ERR_ALARM |
1955 PCC_N_SERR | PCC_6_COF_OV_ERR |
1956 PCC_7_COF_OV_ERR | PCC_6_LSO_OV_ERR |
1957 PCC_7_LSO_OV_ERR | PCC_FB_ECC_SG_ERR |
1958 PCC_TXB_ECC_SG_ERR, flag, &bar0->pcc_err_mask);
1959
1960 do_s2io_write_bits(TTI_SM_ERR_ALARM | TTI_ECC_SG_ERR |
1961 TTI_ECC_DB_ERR, flag, &bar0->tti_err_mask);
1962
1963 do_s2io_write_bits(LSO6_ABORT | LSO7_ABORT |
1964 LSO6_SM_ERR_ALARM | LSO7_SM_ERR_ALARM |
1965 LSO6_SEND_OFLOW | LSO7_SEND_OFLOW,
1966 flag, &bar0->lso_err_mask);
1967
1968 do_s2io_write_bits(TPA_SM_ERR_ALARM | TPA_TX_FRM_DROP,
1969 flag, &bar0->tpa_err_mask);
1970
1971 do_s2io_write_bits(SM_SM_ERR_ALARM, flag, &bar0->sm_err_mask);
1972
1973 }
1974
1975 if (mask & TX_MAC_INTR) {
1976 gen_int_mask |= TXMAC_INT_M;
1977 do_s2io_write_bits(MAC_INT_STATUS_TMAC_INT, flag,
1978 &bar0->mac_int_mask);
1979 do_s2io_write_bits(TMAC_TX_BUF_OVRN | TMAC_TX_SM_ERR |
1980 TMAC_ECC_SG_ERR | TMAC_ECC_DB_ERR |
1981 TMAC_DESC_ECC_SG_ERR | TMAC_DESC_ECC_DB_ERR,
1982 flag, &bar0->mac_tmac_err_mask);
1983 }
1984
1985 if (mask & TX_XGXS_INTR) {
1986 gen_int_mask |= TXXGXS_INT_M;
1987 do_s2io_write_bits(XGXS_INT_STATUS_TXGXS, flag,
1988 &bar0->xgxs_int_mask);
1989 do_s2io_write_bits(TXGXS_ESTORE_UFLOW | TXGXS_TX_SM_ERR |
1990 TXGXS_ECC_SG_ERR | TXGXS_ECC_DB_ERR,
1991 flag, &bar0->xgxs_txgxs_err_mask);
1992 }
1993
1994 if (mask & RX_DMA_INTR) {
1995 gen_int_mask |= RXDMA_INT_M;
1996 do_s2io_write_bits(RXDMA_INT_RC_INT_M | RXDMA_INT_RPA_INT_M |
1997 RXDMA_INT_RDA_INT_M | RXDMA_INT_RTI_INT_M,
1998 flag, &bar0->rxdma_int_mask);
1999 do_s2io_write_bits(RC_PRCn_ECC_DB_ERR | RC_FTC_ECC_DB_ERR |
2000 RC_PRCn_SM_ERR_ALARM | RC_FTC_SM_ERR_ALARM |
2001 RC_PRCn_ECC_SG_ERR | RC_FTC_ECC_SG_ERR |
2002 RC_RDA_FAIL_WR_Rn, flag, &bar0->rc_err_mask);
2003 do_s2io_write_bits(PRC_PCI_AB_RD_Rn | PRC_PCI_AB_WR_Rn |
2004 PRC_PCI_AB_F_WR_Rn | PRC_PCI_DP_RD_Rn |
2005 PRC_PCI_DP_WR_Rn | PRC_PCI_DP_F_WR_Rn, flag,
2006 &bar0->prc_pcix_err_mask);
2007 do_s2io_write_bits(RPA_SM_ERR_ALARM | RPA_CREDIT_ERR |
2008 RPA_ECC_SG_ERR | RPA_ECC_DB_ERR, flag,
2009 &bar0->rpa_err_mask);
2010 do_s2io_write_bits(RDA_RXDn_ECC_DB_ERR | RDA_FRM_ECC_DB_N_AERR |
2011 RDA_SM1_ERR_ALARM | RDA_SM0_ERR_ALARM |
2012 RDA_RXD_ECC_DB_SERR | RDA_RXDn_ECC_SG_ERR |
2013 RDA_FRM_ECC_SG_ERR | RDA_MISC_ERR|RDA_PCIX_ERR,
2014 flag, &bar0->rda_err_mask);
2015 do_s2io_write_bits(RTI_SM_ERR_ALARM |
2016 RTI_ECC_SG_ERR | RTI_ECC_DB_ERR,
2017 flag, &bar0->rti_err_mask);
2018 }
2019
2020 if (mask & RX_MAC_INTR) {
2021 gen_int_mask |= RXMAC_INT_M;
2022 do_s2io_write_bits(MAC_INT_STATUS_RMAC_INT, flag,
2023 &bar0->mac_int_mask);
Sreenivasa Honnur01e16fa2008-07-09 23:49:21 -04002024 interruptible = RMAC_RX_BUFF_OVRN | RMAC_RX_SM_ERR |
Sivakumar Subramani9caab452007-09-06 06:21:54 -04002025 RMAC_UNUSED_INT | RMAC_SINGLE_ECC_ERR |
Sreenivasa Honnur01e16fa2008-07-09 23:49:21 -04002026 RMAC_DOUBLE_ECC_ERR;
2027 if (s2io_link_fault_indication(nic) == MAC_RMAC_ERR_TIMER)
2028 interruptible |= RMAC_LINK_STATE_CHANGE_INT;
2029 do_s2io_write_bits(interruptible,
Sivakumar Subramani9caab452007-09-06 06:21:54 -04002030 flag, &bar0->mac_rmac_err_mask);
2031 }
2032
2033 if (mask & RX_XGXS_INTR)
2034 {
2035 gen_int_mask |= RXXGXS_INT_M;
2036 do_s2io_write_bits(XGXS_INT_STATUS_RXGXS, flag,
2037 &bar0->xgxs_int_mask);
2038 do_s2io_write_bits(RXGXS_ESTORE_OFLOW | RXGXS_RX_SM_ERR, flag,
2039 &bar0->xgxs_rxgxs_err_mask);
2040 }
2041
2042 if (mask & MC_INTR) {
2043 gen_int_mask |= MC_INT_M;
2044 do_s2io_write_bits(MC_INT_MASK_MC_INT, flag, &bar0->mc_int_mask);
2045 do_s2io_write_bits(MC_ERR_REG_SM_ERR | MC_ERR_REG_ECC_ALL_SNG |
2046 MC_ERR_REG_ECC_ALL_DBL | PLL_LOCK_N, flag,
2047 &bar0->mc_err_mask);
2048 }
2049 nic->general_int_mask = gen_int_mask;
2050
2051 /* Remove this line when alarm interrupts are enabled */
2052 nic->general_int_mask = 0;
2053}
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002054/**
2055 * en_dis_able_nic_intrs - Enable or Disable the interrupts
Linus Torvalds1da177e2005-04-16 15:20:36 -07002056 * @nic: device private variable,
2057 * @mask: A mask indicating which Intr block must be modified and,
2058 * @flag: A flag indicating whether to enable or disable the Intrs.
2059 * Description: This function will either disable or enable the interrupts
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002060 * depending on the flag argument. The mask argument can be used to
2061 * enable/disable any Intr block.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002062 * Return Value: NONE.
2063 */
2064
2065static void en_dis_able_nic_intrs(struct s2io_nic *nic, u16 mask, int flag)
2066{
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05002067 struct XENA_dev_config __iomem *bar0 = nic->bar0;
Sivakumar Subramani9caab452007-09-06 06:21:54 -04002068 register u64 temp64 = 0, intr_mask = 0;
2069
2070 intr_mask = nic->general_int_mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002071
2072 /* Top level interrupt classification */
2073 /* PIC Interrupts */
Sivakumar Subramani9caab452007-09-06 06:21:54 -04002074 if (mask & TX_PIC_INTR) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002075 /* Enable PIC Intrs in the general intr mask register */
Sivakumar Subramani9caab452007-09-06 06:21:54 -04002076 intr_mask |= TXPIC_INT_M;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002077 if (flag == ENABLE_INTRS) {
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002078 /*
raghavendra.koushik@neterion.coma371a072005-08-03 12:38:59 -07002079 * If Hercules adapter enable GPIO otherwise
Ananda Rajub41477f2006-07-24 19:52:49 -04002080 * disable all PCIX, Flash, MDIO, IIC and GPIO
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002081 * interrupts for now.
2082 * TODO
Linus Torvalds1da177e2005-04-16 15:20:36 -07002083 */
raghavendra.koushik@neterion.coma371a072005-08-03 12:38:59 -07002084 if (s2io_link_fault_indication(nic) ==
2085 LINK_UP_DOWN_INTERRUPT ) {
Sivakumar Subramani9caab452007-09-06 06:21:54 -04002086 do_s2io_write_bits(PIC_INT_GPIO, flag,
2087 &bar0->pic_int_mask);
2088 do_s2io_write_bits(GPIO_INT_MASK_LINK_UP, flag,
2089 &bar0->gpio_int_mask);
2090 } else
raghavendra.koushik@neterion.coma371a072005-08-03 12:38:59 -07002091 writeq(DISABLE_ALL_INTRS, &bar0->pic_int_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002092 } else if (flag == DISABLE_INTRS) {
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002093 /*
2094 * Disable PIC Intrs in the general
2095 * intr mask register
Linus Torvalds1da177e2005-04-16 15:20:36 -07002096 */
2097 writeq(DISABLE_ALL_INTRS, &bar0->pic_int_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002098 }
2099 }
2100
Linus Torvalds1da177e2005-04-16 15:20:36 -07002101 /* Tx traffic interrupts */
2102 if (mask & TX_TRAFFIC_INTR) {
Sivakumar Subramani9caab452007-09-06 06:21:54 -04002103 intr_mask |= TXTRAFFIC_INT_M;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002104 if (flag == ENABLE_INTRS) {
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002105 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002106 * Enable all the Tx side interrupts
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002107 * writing 0 Enables all 64 TX interrupt levels
Linus Torvalds1da177e2005-04-16 15:20:36 -07002108 */
2109 writeq(0x0, &bar0->tx_traffic_mask);
2110 } else if (flag == DISABLE_INTRS) {
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002111 /*
2112 * Disable Tx Traffic Intrs in the general intr mask
Linus Torvalds1da177e2005-04-16 15:20:36 -07002113 * register.
2114 */
2115 writeq(DISABLE_ALL_INTRS, &bar0->tx_traffic_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002116 }
2117 }
2118
2119 /* Rx traffic interrupts */
2120 if (mask & RX_TRAFFIC_INTR) {
Sivakumar Subramani9caab452007-09-06 06:21:54 -04002121 intr_mask |= RXTRAFFIC_INT_M;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002122 if (flag == ENABLE_INTRS) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002123 /* writing 0 Enables all 8 RX interrupt levels */
2124 writeq(0x0, &bar0->rx_traffic_mask);
2125 } else if (flag == DISABLE_INTRS) {
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002126 /*
2127 * Disable Rx Traffic Intrs in the general intr mask
Linus Torvalds1da177e2005-04-16 15:20:36 -07002128 * register.
2129 */
2130 writeq(DISABLE_ALL_INTRS, &bar0->rx_traffic_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002131 }
2132 }
Sivakumar Subramani9caab452007-09-06 06:21:54 -04002133
2134 temp64 = readq(&bar0->general_int_mask);
2135 if (flag == ENABLE_INTRS)
2136 temp64 &= ~((u64) intr_mask);
2137 else
2138 temp64 = DISABLE_ALL_INTRS;
2139 writeq(temp64, &bar0->general_int_mask);
2140
2141 nic->general_int_mask = readq(&bar0->general_int_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002142}
2143
Sivakumar Subramani19a60522007-01-31 13:30:49 -05002144/**
2145 * verify_pcc_quiescent- Checks for PCC quiescent state
2146 * Return: 1 If PCC is quiescence
2147 * 0 If PCC is not quiescence
2148 */
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05002149static int verify_pcc_quiescent(struct s2io_nic *sp, int flag)
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002150{
Sivakumar Subramani19a60522007-01-31 13:30:49 -05002151 int ret = 0, herc;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05002152 struct XENA_dev_config __iomem *bar0 = sp->bar0;
Sivakumar Subramani19a60522007-01-31 13:30:49 -05002153 u64 val64 = readq(&bar0->adapter_status);
Sivakumar Subramani8a4bdba2007-09-18 18:14:20 -04002154
Sivakumar Subramani19a60522007-01-31 13:30:49 -05002155 herc = (sp->device_type == XFRAME_II_DEVICE);
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002156
Tobias Klauserf957bcf2009-06-04 23:07:59 +00002157 if (flag == false) {
Auke Kok44c10132007-06-08 15:46:36 -07002158 if ((!herc && (sp->pdev->revision >= 4)) || herc) {
Sivakumar Subramani19a60522007-01-31 13:30:49 -05002159 if (!(val64 & ADAPTER_STATUS_RMAC_PCC_IDLE))
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07002160 ret = 1;
Sivakumar Subramani19a60522007-01-31 13:30:49 -05002161 } else {
2162 if (!(val64 & ADAPTER_STATUS_RMAC_PCC_FOUR_IDLE))
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07002163 ret = 1;
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002164 }
2165 } else {
Auke Kok44c10132007-06-08 15:46:36 -07002166 if ((!herc && (sp->pdev->revision >= 4)) || herc) {
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07002167 if (((val64 & ADAPTER_STATUS_RMAC_PCC_IDLE) ==
Sivakumar Subramani19a60522007-01-31 13:30:49 -05002168 ADAPTER_STATUS_RMAC_PCC_IDLE))
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07002169 ret = 1;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07002170 } else {
2171 if (((val64 & ADAPTER_STATUS_RMAC_PCC_FOUR_IDLE) ==
Sivakumar Subramani19a60522007-01-31 13:30:49 -05002172 ADAPTER_STATUS_RMAC_PCC_FOUR_IDLE))
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07002173 ret = 1;
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002174 }
2175 }
2176
2177 return ret;
2178}
2179/**
2180 * verify_xena_quiescence - Checks whether the H/W is ready
Linus Torvalds1da177e2005-04-16 15:20:36 -07002181 * Description: Returns whether the H/W is ready to go or not. Depending
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002182 * on whether adapter enable bit was written or not the comparison
Linus Torvalds1da177e2005-04-16 15:20:36 -07002183 * differs and the calling function passes the input argument flag to
2184 * indicate this.
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002185 * Return: 1 If xena is quiescence
Linus Torvalds1da177e2005-04-16 15:20:36 -07002186 * 0 If Xena is not quiescence
2187 */
2188
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05002189static int verify_xena_quiescence(struct s2io_nic *sp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002190{
Sivakumar Subramani19a60522007-01-31 13:30:49 -05002191 int mode;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05002192 struct XENA_dev_config __iomem *bar0 = sp->bar0;
Sivakumar Subramani19a60522007-01-31 13:30:49 -05002193 u64 val64 = readq(&bar0->adapter_status);
2194 mode = s2io_verify_pci_mode(sp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002195
Sivakumar Subramani19a60522007-01-31 13:30:49 -05002196 if (!(val64 & ADAPTER_STATUS_TDMA_READY)) {
2197 DBG_PRINT(ERR_DBG, "%s", "TDMA is not ready!");
2198 return 0;
2199 }
2200 if (!(val64 & ADAPTER_STATUS_RDMA_READY)) {
2201 DBG_PRINT(ERR_DBG, "%s", "RDMA is not ready!");
2202 return 0;
2203 }
2204 if (!(val64 & ADAPTER_STATUS_PFC_READY)) {
2205 DBG_PRINT(ERR_DBG, "%s", "PFC is not ready!");
2206 return 0;
2207 }
2208 if (!(val64 & ADAPTER_STATUS_TMAC_BUF_EMPTY)) {
2209 DBG_PRINT(ERR_DBG, "%s", "TMAC BUF is not empty!");
2210 return 0;
2211 }
2212 if (!(val64 & ADAPTER_STATUS_PIC_QUIESCENT)) {
2213 DBG_PRINT(ERR_DBG, "%s", "PIC is not QUIESCENT!");
2214 return 0;
2215 }
2216 if (!(val64 & ADAPTER_STATUS_MC_DRAM_READY)) {
2217 DBG_PRINT(ERR_DBG, "%s", "MC_DRAM is not ready!");
2218 return 0;
2219 }
2220 if (!(val64 & ADAPTER_STATUS_MC_QUEUES_READY)) {
2221 DBG_PRINT(ERR_DBG, "%s", "MC_QUEUES is not ready!");
2222 return 0;
2223 }
2224 if (!(val64 & ADAPTER_STATUS_M_PLL_LOCK)) {
2225 DBG_PRINT(ERR_DBG, "%s", "M_PLL is not locked!");
2226 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002227 }
2228
Sivakumar Subramani19a60522007-01-31 13:30:49 -05002229 /*
2230 * In PCI 33 mode, the P_PLL is not used, and therefore,
2231 * the the P_PLL_LOCK bit in the adapter_status register will
2232 * not be asserted.
2233 */
2234 if (!(val64 & ADAPTER_STATUS_P_PLL_LOCK) &&
2235 sp->device_type == XFRAME_II_DEVICE && mode !=
2236 PCI_MODE_PCI_33) {
2237 DBG_PRINT(ERR_DBG, "%s", "P_PLL is not locked!");
2238 return 0;
2239 }
2240 if (!((val64 & ADAPTER_STATUS_RC_PRC_QUIESCENT) ==
2241 ADAPTER_STATUS_RC_PRC_QUIESCENT)) {
2242 DBG_PRINT(ERR_DBG, "%s", "RC_PRC is not QUIESCENT!");
2243 return 0;
2244 }
2245 return 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002246}
2247
2248/**
2249 * fix_mac_address - Fix for Mac addr problem on Alpha platforms
2250 * @sp: Pointer to device specifc structure
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002251 * Description :
Linus Torvalds1da177e2005-04-16 15:20:36 -07002252 * New procedure to clear mac address reading problems on Alpha platforms
2253 *
2254 */
2255
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05002256static void fix_mac_address(struct s2io_nic * sp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002257{
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05002258 struct XENA_dev_config __iomem *bar0 = sp->bar0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002259 u64 val64;
2260 int i = 0;
2261
2262 while (fix_mac[i] != END_SIGN) {
2263 writeq(fix_mac[i++], &bar0->gpio_control);
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002264 udelay(10);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002265 val64 = readq(&bar0->gpio_control);
2266 }
2267}
2268
2269/**
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002270 * start_nic - Turns the device on
Linus Torvalds1da177e2005-04-16 15:20:36 -07002271 * @nic : device private variable.
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002272 * Description:
2273 * This function actually turns the device on. Before this function is
2274 * called,all Registers are configured from their reset states
2275 * and shared memory is allocated but the NIC is still quiescent. On
Linus Torvalds1da177e2005-04-16 15:20:36 -07002276 * calling this function, the device interrupts are cleared and the NIC is
2277 * literally switched on by writing into the adapter control register.
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002278 * Return Value:
Linus Torvalds1da177e2005-04-16 15:20:36 -07002279 * SUCCESS on success and -1 on failure.
2280 */
2281
2282static int start_nic(struct s2io_nic *nic)
2283{
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05002284 struct XENA_dev_config __iomem *bar0 = nic->bar0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002285 struct net_device *dev = nic->dev;
2286 register u64 val64 = 0;
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002287 u16 subid, i;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05002288 struct mac_info *mac_control;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002289 struct config_param *config;
2290
2291 mac_control = &nic->mac_control;
2292 config = &nic->config;
2293
2294 /* PRC Initialization and configuration */
2295 for (i = 0; i < config->rx_ring_num; i++) {
Joe Perches13d866a2009-08-24 17:29:41 +00002296 struct ring_info *ring = &mac_control->rings[i];
2297
2298 writeq((u64) ring->rx_blocks[0].block_dma_addr,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002299 &bar0->prc_rxd0_n[i]);
2300
2301 val64 = readq(&bar0->prc_ctrl_n[i]);
Ananda Rajuda6971d2005-10-31 16:55:31 -05002302 if (nic->rxd_mode == RXD_MODE_1)
2303 val64 |= PRC_CTRL_RC_ENABLED;
2304 else
2305 val64 |= PRC_CTRL_RC_ENABLED | PRC_CTRL_RING_MODE_3;
Ananda Raju863c11a2006-04-21 19:03:13 -04002306 if (nic->device_type == XFRAME_II_DEVICE)
2307 val64 |= PRC_CTRL_GROUP_READS;
2308 val64 &= ~PRC_CTRL_RXD_BACKOFF_INTERVAL(0xFFFFFF);
2309 val64 |= PRC_CTRL_RXD_BACKOFF_INTERVAL(0x1000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002310 writeq(val64, &bar0->prc_ctrl_n[i]);
2311 }
2312
Ananda Rajuda6971d2005-10-31 16:55:31 -05002313 if (nic->rxd_mode == RXD_MODE_3B) {
2314 /* Enabling 2 buffer mode by writing into Rx_pa_cfg reg. */
2315 val64 = readq(&bar0->rx_pa_cfg);
2316 val64 |= RX_PA_CFG_IGNORE_L2_ERR;
2317 writeq(val64, &bar0->rx_pa_cfg);
2318 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002319
Sivakumar Subramani926930b2007-02-24 01:59:39 -05002320 if (vlan_tag_strip == 0) {
2321 val64 = readq(&bar0->rx_pa_cfg);
2322 val64 &= ~RX_PA_CFG_STRIP_VLAN_TAG;
2323 writeq(val64, &bar0->rx_pa_cfg);
Breno Leitaocd0fce02008-09-04 17:52:54 -03002324 nic->vlan_strip_flag = 0;
Sivakumar Subramani926930b2007-02-24 01:59:39 -05002325 }
2326
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002327 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002328 * Enabling MC-RLDRAM. After enabling the device, we timeout
2329 * for around 100ms, which is approximately the time required
2330 * for the device to be ready for operation.
2331 */
2332 val64 = readq(&bar0->mc_rldram_mrs);
2333 val64 |= MC_RLDRAM_QUEUE_SIZE_ENABLE | MC_RLDRAM_MRS_ENABLE;
2334 SPECIAL_REG_WRITE(val64, &bar0->mc_rldram_mrs, UF);
2335 val64 = readq(&bar0->mc_rldram_mrs);
2336
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002337 msleep(100); /* Delay by around 100 ms. */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002338
2339 /* Enabling ECC Protection. */
2340 val64 = readq(&bar0->adapter_control);
2341 val64 &= ~ADAPTER_ECC_EN;
2342 writeq(val64, &bar0->adapter_control);
2343
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002344 /*
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002345 * Verify if the device is ready to be enabled, if so enable
Linus Torvalds1da177e2005-04-16 15:20:36 -07002346 * it.
2347 */
2348 val64 = readq(&bar0->adapter_status);
Sivakumar Subramani19a60522007-01-31 13:30:49 -05002349 if (!verify_xena_quiescence(nic)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002350 DBG_PRINT(ERR_DBG, "%s: device is not ready, ", dev->name);
2351 DBG_PRINT(ERR_DBG, "Adapter status reads: 0x%llx\n",
2352 (unsigned long long) val64);
2353 return FAILURE;
2354 }
2355
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002356 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002357 * With some switches, link might be already up at this point.
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002358 * Because of this weird behavior, when we enable laser,
2359 * we may not get link. We need to handle this. We cannot
2360 * figure out which switch is misbehaving. So we are forced to
2361 * make a global change.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002362 */
2363
2364 /* Enabling Laser. */
2365 val64 = readq(&bar0->adapter_control);
2366 val64 |= ADAPTER_EOI_TX_ON;
2367 writeq(val64, &bar0->adapter_control);
2368
Ananda Rajuc92ca042006-04-21 19:18:03 -04002369 if (s2io_link_fault_indication(nic) == MAC_RMAC_ERR_TIMER) {
2370 /*
2371 * Dont see link state interrupts initally on some switches,
2372 * so directly scheduling the link state task here.
2373 */
2374 schedule_work(&nic->set_link_task);
2375 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002376 /* SXE-002: Initialize link and activity LED */
2377 subid = nic->pdev->subsystem_device;
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07002378 if (((subid & 0xFF) >= 0x07) &&
2379 (nic->device_type == XFRAME_I_DEVICE)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002380 val64 = readq(&bar0->gpio_control);
2381 val64 |= 0x0000800000000000ULL;
2382 writeq(val64, &bar0->gpio_control);
2383 val64 = 0x0411040400000000ULL;
viro@ftp.linux.org.uk509a2672005-09-05 03:25:58 +01002384 writeq(val64, (void __iomem *)bar0 + 0x2700);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002385 }
2386
Linus Torvalds1da177e2005-04-16 15:20:36 -07002387 return SUCCESS;
2388}
Ananda Rajufed5ecc2005-11-14 15:25:08 -05002389/**
2390 * s2io_txdl_getskb - Get the skb from txdl, unmap and return skb
2391 */
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05002392static struct sk_buff *s2io_txdl_getskb(struct fifo_info *fifo_data, struct \
2393 TxD *txdlp, int get_off)
Ananda Rajufed5ecc2005-11-14 15:25:08 -05002394{
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05002395 struct s2io_nic *nic = fifo_data->nic;
Ananda Rajufed5ecc2005-11-14 15:25:08 -05002396 struct sk_buff *skb;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05002397 struct TxD *txds;
Ananda Rajufed5ecc2005-11-14 15:25:08 -05002398 u16 j, frg_cnt;
2399
2400 txds = txdlp;
Surjit Reang2fda0962008-01-24 02:08:59 -08002401 if (txds->Host_Control == (u64)(long)fifo_data->ufo_in_band_v) {
Ananda Rajufed5ecc2005-11-14 15:25:08 -05002402 pci_unmap_single(nic->pdev, (dma_addr_t)
2403 txds->Buffer_Pointer, sizeof(u64),
2404 PCI_DMA_TODEVICE);
2405 txds++;
2406 }
2407
2408 skb = (struct sk_buff *) ((unsigned long)
2409 txds->Host_Control);
2410 if (!skb) {
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05002411 memset(txdlp, 0, (sizeof(struct TxD) * fifo_data->max_txds));
Ananda Rajufed5ecc2005-11-14 15:25:08 -05002412 return NULL;
2413 }
2414 pci_unmap_single(nic->pdev, (dma_addr_t)
2415 txds->Buffer_Pointer,
2416 skb->len - skb->data_len,
2417 PCI_DMA_TODEVICE);
2418 frg_cnt = skb_shinfo(skb)->nr_frags;
2419 if (frg_cnt) {
2420 txds++;
2421 for (j = 0; j < frg_cnt; j++, txds++) {
2422 skb_frag_t *frag = &skb_shinfo(skb)->frags[j];
2423 if (!txds->Buffer_Pointer)
2424 break;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04002425 pci_unmap_page(nic->pdev, (dma_addr_t)
Ananda Rajufed5ecc2005-11-14 15:25:08 -05002426 txds->Buffer_Pointer,
2427 frag->size, PCI_DMA_TODEVICE);
2428 }
2429 }
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05002430 memset(txdlp,0, (sizeof(struct TxD) * fifo_data->max_txds));
Ananda Rajufed5ecc2005-11-14 15:25:08 -05002431 return(skb);
2432}
Linus Torvalds1da177e2005-04-16 15:20:36 -07002433
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002434/**
2435 * free_tx_buffers - Free all queued Tx buffers
Linus Torvalds1da177e2005-04-16 15:20:36 -07002436 * @nic : device private variable.
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002437 * Description:
Linus Torvalds1da177e2005-04-16 15:20:36 -07002438 * Free all queued Tx buffers.
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002439 * Return Value: void
Linus Torvalds1da177e2005-04-16 15:20:36 -07002440*/
2441
2442static void free_tx_buffers(struct s2io_nic *nic)
2443{
2444 struct net_device *dev = nic->dev;
2445 struct sk_buff *skb;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05002446 struct TxD *txdp;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002447 int i, j;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05002448 struct mac_info *mac_control;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002449 struct config_param *config;
Ananda Rajufed5ecc2005-11-14 15:25:08 -05002450 int cnt = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002451
2452 mac_control = &nic->mac_control;
2453 config = &nic->config;
2454
2455 for (i = 0; i < config->tx_fifo_num; i++) {
Joe Perches13d866a2009-08-24 17:29:41 +00002456 struct tx_fifo_config *tx_cfg = &config->tx_cfg[i];
2457 struct fifo_info *fifo = &mac_control->fifos[i];
Surjit Reang2fda0962008-01-24 02:08:59 -08002458 unsigned long flags;
Joe Perches13d866a2009-08-24 17:29:41 +00002459
2460 spin_lock_irqsave(&fifo->tx_lock, flags);
2461 for (j = 0; j < tx_cfg->fifo_len; j++) {
2462 txdp = (struct TxD *)fifo->list_info[j].list_virt_addr;
Ananda Rajufed5ecc2005-11-14 15:25:08 -05002463 skb = s2io_txdl_getskb(&mac_control->fifos[i], txdp, j);
2464 if (skb) {
Sivakumar Subramani8a4bdba2007-09-18 18:14:20 -04002465 nic->mac_control.stats_info->sw_stat.mem_freed
Sreenivasa Honnur491976b2007-05-10 04:22:25 -04002466 += skb->truesize;
Ananda Rajufed5ecc2005-11-14 15:25:08 -05002467 dev_kfree_skb(skb);
2468 cnt++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002469 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002470 }
2471 DBG_PRINT(INTR_DBG,
2472 "%s:forcibly freeing %d skbs on FIFO%d\n",
2473 dev->name, cnt, i);
Joe Perches13d866a2009-08-24 17:29:41 +00002474 fifo->tx_curr_get_info.offset = 0;
2475 fifo->tx_curr_put_info.offset = 0;
2476 spin_unlock_irqrestore(&fifo->tx_lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002477 }
2478}
2479
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002480/**
2481 * stop_nic - To stop the nic
Linus Torvalds1da177e2005-04-16 15:20:36 -07002482 * @nic ; device private variable.
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002483 * Description:
2484 * This function does exactly the opposite of what the start_nic()
Linus Torvalds1da177e2005-04-16 15:20:36 -07002485 * function does. This function is called to stop the device.
2486 * Return Value:
2487 * void.
2488 */
2489
2490static void stop_nic(struct s2io_nic *nic)
2491{
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05002492 struct XENA_dev_config __iomem *bar0 = nic->bar0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002493 register u64 val64 = 0;
Ananda Raju5d3213c2006-04-21 19:23:26 -04002494 u16 interruptible;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05002495 struct mac_info *mac_control;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002496 struct config_param *config;
2497
2498 mac_control = &nic->mac_control;
2499 config = &nic->config;
2500
2501 /* Disable all interrupts */
Sivakumar Subramani9caab452007-09-06 06:21:54 -04002502 en_dis_err_alarms(nic, ENA_ALL_INTRS, DISABLE_INTRS);
ravinandan.arakali@neterion.come960fc52005-08-12 10:15:59 -07002503 interruptible = TX_TRAFFIC_INTR | RX_TRAFFIC_INTR;
Sivakumar Subramani9caab452007-09-06 06:21:54 -04002504 interruptible |= TX_PIC_INTR;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002505 en_dis_able_nic_intrs(nic, interruptible, DISABLE_INTRS);
2506
Ananda Raju5d3213c2006-04-21 19:23:26 -04002507 /* Clearing Adapter_En bit of ADAPTER_CONTROL Register */
2508 val64 = readq(&bar0->adapter_control);
2509 val64 &= ~(ADAPTER_CNTL_EN);
2510 writeq(val64, &bar0->adapter_control);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002511}
2512
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002513/**
2514 * fill_rx_buffers - Allocates the Rx side skbs
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04002515 * @ring_info: per ring structure
Sreenivasa Honnur3f78d882008-07-09 23:47:46 -04002516 * @from_card_up: If this is true, we will map the buffer to get
2517 * the dma address for buf0 and buf1 to give it to the card.
2518 * Else we will sync the already mapped buffer to give it to the card.
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002519 * Description:
Linus Torvalds1da177e2005-04-16 15:20:36 -07002520 * The function allocates Rx side skbs and puts the physical
2521 * address of these buffers into the RxD buffer pointers, so that the NIC
2522 * can DMA the received frame into these locations.
2523 * The NIC supports 3 receive modes, viz
2524 * 1. single buffer,
2525 * 2. three buffer and
2526 * 3. Five buffer modes.
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002527 * Each mode defines how many fragments the received frame will be split
2528 * up into by the NIC. The frame is split into L3 header, L4 Header,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002529 * L4 payload in three buffer mode and in 5 buffer mode, L4 payload itself
2530 * is split into 3 fragments. As of now only single buffer mode is
2531 * supported.
2532 * Return Value:
2533 * SUCCESS on success or an appropriate -ve value on failure.
2534 */
FUJITA Tomonori8d8bb392008-07-25 19:44:49 -07002535static int fill_rx_buffers(struct s2io_nic *nic, struct ring_info *ring,
2536 int from_card_up)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002537{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002538 struct sk_buff *skb;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05002539 struct RxD_t *rxdp;
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04002540 int off, size, block_no, block_no1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002541 u32 alloc_tab = 0;
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002542 u32 alloc_cnt;
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002543 u64 tmp;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05002544 struct buffAdd *ba;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05002545 struct RxD_t *first_rxdp = NULL;
Ramkrishna Vepa363dc362007-03-06 17:01:00 -08002546 u64 Buffer0_ptr = 0, Buffer1_ptr = 0;
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04002547 int rxd_index = 0;
Veena Parat6d517a22007-07-23 02:20:51 -04002548 struct RxD1 *rxdp1;
2549 struct RxD3 *rxdp3;
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04002550 struct swStat *stats = &ring->nic->mac_control.stats_info->sw_stat;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002551
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04002552 alloc_cnt = ring->pkt_cnt - ring->rx_bufs_left;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002553
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04002554 block_no1 = ring->rx_curr_get_info.block_index;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002555 while (alloc_tab < alloc_cnt) {
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04002556 block_no = ring->rx_curr_put_info.block_index;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002557
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04002558 off = ring->rx_curr_put_info.offset;
Ananda Rajuda6971d2005-10-31 16:55:31 -05002559
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04002560 rxdp = ring->rx_blocks[block_no].rxds[off].virt_addr;
2561
2562 rxd_index = off + 1;
2563 if (block_no)
2564 rxd_index += (block_no * ring->rxd_count);
2565
Jeff Garzik7d2e3cb2008-05-13 01:41:58 -04002566 if ((block_no == block_no1) &&
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04002567 (off == ring->rx_curr_get_info.offset) &&
2568 (rxdp->Host_Control)) {
Ananda Rajuda6971d2005-10-31 16:55:31 -05002569 DBG_PRINT(INTR_DBG, "%s: Get and Put",
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04002570 ring->dev->name);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002571 DBG_PRINT(INTR_DBG, " info equated\n");
2572 goto end;
2573 }
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04002574 if (off && (off == ring->rxd_count)) {
2575 ring->rx_curr_put_info.block_index++;
2576 if (ring->rx_curr_put_info.block_index ==
2577 ring->block_count)
2578 ring->rx_curr_put_info.block_index = 0;
2579 block_no = ring->rx_curr_put_info.block_index;
2580 off = 0;
2581 ring->rx_curr_put_info.offset = off;
2582 rxdp = ring->rx_blocks[block_no].block_virt_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002583 DBG_PRINT(INTR_DBG, "%s: Next block at: %p\n",
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04002584 ring->dev->name, rxdp);
2585
Linus Torvalds1da177e2005-04-16 15:20:36 -07002586 }
Sreenivasa Honnurc9fcbf42008-04-23 13:31:33 -04002587
Ananda Rajuda6971d2005-10-31 16:55:31 -05002588 if ((rxdp->Control_1 & RXD_OWN_XENA) &&
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04002589 ((ring->rxd_mode == RXD_MODE_3B) &&
Jiri Slabyb7b5a122007-10-18 23:40:29 -07002590 (rxdp->Control_2 & s2BIT(0)))) {
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04002591 ring->rx_curr_put_info.offset = off;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002592 goto end;
2593 }
Ananda Rajuda6971d2005-10-31 16:55:31 -05002594 /* calculate size of skb based on ring mode */
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04002595 size = ring->mtu + HEADER_ETHERNET_II_802_3_SIZE +
Ananda Rajuda6971d2005-10-31 16:55:31 -05002596 HEADER_802_2_SIZE + HEADER_SNAP_SIZE;
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04002597 if (ring->rxd_mode == RXD_MODE_1)
Ananda Rajuda6971d2005-10-31 16:55:31 -05002598 size += NET_IP_ALIGN;
Ananda Rajuda6971d2005-10-31 16:55:31 -05002599 else
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04002600 size = ring->mtu + ALIGN_SIZE + BUF0_LEN + 4;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002601
Ananda Rajuda6971d2005-10-31 16:55:31 -05002602 /* allocate skb */
2603 skb = dev_alloc_skb(size);
2604 if(!skb) {
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04002605 DBG_PRINT(INFO_DBG, "%s: Out of ", ring->dev->name);
Ramkrishna Vepa0c61ed52007-03-09 18:28:32 -08002606 DBG_PRINT(INFO_DBG, "memory to allocate SKBs\n");
raghavendra.koushik@neterion.com303bcb42005-08-03 12:41:38 -07002607 if (first_rxdp) {
2608 wmb();
2609 first_rxdp->Control_1 |= RXD_OWN_XENA;
2610 }
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04002611 stats->mem_alloc_fail_cnt++;
Jeff Garzik7d2e3cb2008-05-13 01:41:58 -04002612
Ananda Rajuda6971d2005-10-31 16:55:31 -05002613 return -ENOMEM ;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002614 }
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04002615 stats->mem_allocated += skb->truesize;
2616
2617 if (ring->rxd_mode == RXD_MODE_1) {
Ananda Rajuda6971d2005-10-31 16:55:31 -05002618 /* 1 buffer mode - normal operation mode */
Veena Parat6d517a22007-07-23 02:20:51 -04002619 rxdp1 = (struct RxD1*)rxdp;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05002620 memset(rxdp, 0, sizeof(struct RxD1));
Ananda Rajuda6971d2005-10-31 16:55:31 -05002621 skb_reserve(skb, NET_IP_ALIGN);
Veena Parat6d517a22007-07-23 02:20:51 -04002622 rxdp1->Buffer0_ptr = pci_map_single
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04002623 (ring->pdev, skb->data, size - NET_IP_ALIGN,
Ananda Raju863c11a2006-04-21 19:03:13 -04002624 PCI_DMA_FROMDEVICE);
FUJITA Tomonori8d8bb392008-07-25 19:44:49 -07002625 if (pci_dma_mapping_error(nic->pdev,
2626 rxdp1->Buffer0_ptr))
Veena Parat491abf22007-07-23 02:37:14 -04002627 goto pci_map_failed;
2628
Sivakumar Subramani8a4bdba2007-09-18 18:14:20 -04002629 rxdp->Control_2 =
Sreenivasa Honnur491976b2007-05-10 04:22:25 -04002630 SET_BUFFER0_SIZE_1(size - NET_IP_ALIGN);
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04002631 rxdp->Host_Control = (unsigned long) (skb);
2632 } else if (ring->rxd_mode == RXD_MODE_3B) {
Ananda Rajuda6971d2005-10-31 16:55:31 -05002633 /*
Veena Parat6d517a22007-07-23 02:20:51 -04002634 * 2 buffer mode -
2635 * 2 buffer mode provides 128
Ananda Rajuda6971d2005-10-31 16:55:31 -05002636 * byte aligned receive buffers.
Ananda Rajuda6971d2005-10-31 16:55:31 -05002637 */
2638
Veena Parat6d517a22007-07-23 02:20:51 -04002639 rxdp3 = (struct RxD3*)rxdp;
Sreenivasa Honnur491976b2007-05-10 04:22:25 -04002640 /* save buffer pointers to avoid frequent dma mapping */
Veena Parat6d517a22007-07-23 02:20:51 -04002641 Buffer0_ptr = rxdp3->Buffer0_ptr;
2642 Buffer1_ptr = rxdp3->Buffer1_ptr;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05002643 memset(rxdp, 0, sizeof(struct RxD3));
Ramkrishna Vepa363dc362007-03-06 17:01:00 -08002644 /* restore the buffer pointers for dma sync*/
Veena Parat6d517a22007-07-23 02:20:51 -04002645 rxdp3->Buffer0_ptr = Buffer0_ptr;
2646 rxdp3->Buffer1_ptr = Buffer1_ptr;
Ramkrishna Vepa363dc362007-03-06 17:01:00 -08002647
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04002648 ba = &ring->ba[block_no][off];
Ananda Rajuda6971d2005-10-31 16:55:31 -05002649 skb_reserve(skb, BUF0_LEN);
2650 tmp = (u64)(unsigned long) skb->data;
2651 tmp += ALIGN_SIZE;
2652 tmp &= ~ALIGN_SIZE;
2653 skb->data = (void *) (unsigned long)tmp;
Arnaldo Carvalho de Melo27a884d2007-04-19 20:29:13 -07002654 skb_reset_tail_pointer(skb);
Ananda Rajuda6971d2005-10-31 16:55:31 -05002655
Sreenivasa Honnur3f78d882008-07-09 23:47:46 -04002656 if (from_card_up) {
Veena Parat6d517a22007-07-23 02:20:51 -04002657 rxdp3->Buffer0_ptr =
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04002658 pci_map_single(ring->pdev, ba->ba_0,
2659 BUF0_LEN, PCI_DMA_FROMDEVICE);
FUJITA Tomonori8d8bb392008-07-25 19:44:49 -07002660 if (pci_dma_mapping_error(nic->pdev,
2661 rxdp3->Buffer0_ptr))
Sreenivasa Honnur3f78d882008-07-09 23:47:46 -04002662 goto pci_map_failed;
2663 } else
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04002664 pci_dma_sync_single_for_device(ring->pdev,
Veena Parat6d517a22007-07-23 02:20:51 -04002665 (dma_addr_t) rxdp3->Buffer0_ptr,
Ananda Raju75c30b12006-07-24 19:55:09 -04002666 BUF0_LEN, PCI_DMA_FROMDEVICE);
Veena Parat491abf22007-07-23 02:37:14 -04002667
Ananda Rajuda6971d2005-10-31 16:55:31 -05002668 rxdp->Control_2 = SET_BUFFER0_SIZE_3(BUF0_LEN);
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04002669 if (ring->rxd_mode == RXD_MODE_3B) {
Ananda Rajuda6971d2005-10-31 16:55:31 -05002670 /* Two buffer mode */
2671
2672 /*
Jeff Garzik6aa20a22006-09-13 13:24:59 -04002673 * Buffer2 will have L3/L4 header plus
Ananda Rajuda6971d2005-10-31 16:55:31 -05002674 * L4 payload
2675 */
Veena Parat6d517a22007-07-23 02:20:51 -04002676 rxdp3->Buffer2_ptr = pci_map_single
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04002677 (ring->pdev, skb->data, ring->mtu + 4,
Ananda Rajuda6971d2005-10-31 16:55:31 -05002678 PCI_DMA_FROMDEVICE);
2679
FUJITA Tomonori8d8bb392008-07-25 19:44:49 -07002680 if (pci_dma_mapping_error(nic->pdev,
2681 rxdp3->Buffer2_ptr))
Veena Parat491abf22007-07-23 02:37:14 -04002682 goto pci_map_failed;
2683
Sreenivasa Honnur3f78d882008-07-09 23:47:46 -04002684 if (from_card_up) {
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04002685 rxdp3->Buffer1_ptr =
2686 pci_map_single(ring->pdev,
Ananda Raju75c30b12006-07-24 19:55:09 -04002687 ba->ba_1, BUF1_LEN,
2688 PCI_DMA_FROMDEVICE);
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04002689
FUJITA Tomonori8d8bb392008-07-25 19:44:49 -07002690 if (pci_dma_mapping_error(nic->pdev,
2691 rxdp3->Buffer1_ptr)) {
Sreenivasa Honnur3f78d882008-07-09 23:47:46 -04002692 pci_unmap_single
2693 (ring->pdev,
2694 (dma_addr_t)(unsigned long)
2695 skb->data,
2696 ring->mtu + 4,
2697 PCI_DMA_FROMDEVICE);
2698 goto pci_map_failed;
2699 }
Ananda Raju75c30b12006-07-24 19:55:09 -04002700 }
Ananda Rajuda6971d2005-10-31 16:55:31 -05002701 rxdp->Control_2 |= SET_BUFFER1_SIZE_3(1);
2702 rxdp->Control_2 |= SET_BUFFER2_SIZE_3
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04002703 (ring->mtu + 4);
Ananda Rajuda6971d2005-10-31 16:55:31 -05002704 }
Jiri Slabyb7b5a122007-10-18 23:40:29 -07002705 rxdp->Control_2 |= s2BIT(0);
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04002706 rxdp->Host_Control = (unsigned long) (skb);
Ananda Rajuda6971d2005-10-31 16:55:31 -05002707 }
raghavendra.koushik@neterion.com303bcb42005-08-03 12:41:38 -07002708 if (alloc_tab & ((1 << rxsync_frequency) - 1))
2709 rxdp->Control_1 |= RXD_OWN_XENA;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002710 off++;
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04002711 if (off == (ring->rxd_count + 1))
Ananda Rajuda6971d2005-10-31 16:55:31 -05002712 off = 0;
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04002713 ring->rx_curr_put_info.offset = off;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002714
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07002715 rxdp->Control_2 |= SET_RXD_MARKER;
raghavendra.koushik@neterion.com303bcb42005-08-03 12:41:38 -07002716 if (!(alloc_tab & ((1 << rxsync_frequency) - 1))) {
2717 if (first_rxdp) {
2718 wmb();
2719 first_rxdp->Control_1 |= RXD_OWN_XENA;
2720 }
2721 first_rxdp = rxdp;
2722 }
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04002723 ring->rx_bufs_left += 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002724 alloc_tab++;
2725 }
2726
2727 end:
raghavendra.koushik@neterion.com303bcb42005-08-03 12:41:38 -07002728 /* Transfer ownership of first descriptor to adapter just before
2729 * exiting. Before that, use memory barrier so that ownership
2730 * and other fields are seen by adapter correctly.
2731 */
2732 if (first_rxdp) {
2733 wmb();
2734 first_rxdp->Control_1 |= RXD_OWN_XENA;
2735 }
2736
Linus Torvalds1da177e2005-04-16 15:20:36 -07002737 return SUCCESS;
Veena Parat491abf22007-07-23 02:37:14 -04002738pci_map_failed:
2739 stats->pci_map_fail_cnt++;
2740 stats->mem_freed += skb->truesize;
2741 dev_kfree_skb_irq(skb);
2742 return -ENOMEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002743}
2744
Ananda Rajuda6971d2005-10-31 16:55:31 -05002745static void free_rxd_blk(struct s2io_nic *sp, int ring_no, int blk)
2746{
2747 struct net_device *dev = sp->dev;
2748 int j;
2749 struct sk_buff *skb;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05002750 struct RxD_t *rxdp;
2751 struct mac_info *mac_control;
2752 struct buffAdd *ba;
Veena Parat6d517a22007-07-23 02:20:51 -04002753 struct RxD1 *rxdp1;
2754 struct RxD3 *rxdp3;
Ananda Rajuda6971d2005-10-31 16:55:31 -05002755
2756 mac_control = &sp->mac_control;
2757 for (j = 0 ; j < rxd_count[sp->rxd_mode]; j++) {
2758 rxdp = mac_control->rings[ring_no].
2759 rx_blocks[blk].rxds[j].virt_addr;
2760 skb = (struct sk_buff *)
2761 ((unsigned long) rxdp->Host_Control);
2762 if (!skb) {
2763 continue;
2764 }
2765 if (sp->rxd_mode == RXD_MODE_1) {
Veena Parat6d517a22007-07-23 02:20:51 -04002766 rxdp1 = (struct RxD1*)rxdp;
Ananda Rajuda6971d2005-10-31 16:55:31 -05002767 pci_unmap_single(sp->pdev, (dma_addr_t)
Veena Parat6d517a22007-07-23 02:20:51 -04002768 rxdp1->Buffer0_ptr,
2769 dev->mtu +
2770 HEADER_ETHERNET_II_802_3_SIZE
2771 + HEADER_802_2_SIZE +
2772 HEADER_SNAP_SIZE,
2773 PCI_DMA_FROMDEVICE);
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05002774 memset(rxdp, 0, sizeof(struct RxD1));
Ananda Rajuda6971d2005-10-31 16:55:31 -05002775 } else if(sp->rxd_mode == RXD_MODE_3B) {
Veena Parat6d517a22007-07-23 02:20:51 -04002776 rxdp3 = (struct RxD3*)rxdp;
Ananda Rajuda6971d2005-10-31 16:55:31 -05002777 ba = &mac_control->rings[ring_no].
2778 ba[blk][j];
2779 pci_unmap_single(sp->pdev, (dma_addr_t)
Veena Parat6d517a22007-07-23 02:20:51 -04002780 rxdp3->Buffer0_ptr,
2781 BUF0_LEN,
Ananda Rajuda6971d2005-10-31 16:55:31 -05002782 PCI_DMA_FROMDEVICE);
2783 pci_unmap_single(sp->pdev, (dma_addr_t)
Veena Parat6d517a22007-07-23 02:20:51 -04002784 rxdp3->Buffer1_ptr,
2785 BUF1_LEN,
Ananda Rajuda6971d2005-10-31 16:55:31 -05002786 PCI_DMA_FROMDEVICE);
2787 pci_unmap_single(sp->pdev, (dma_addr_t)
Veena Parat6d517a22007-07-23 02:20:51 -04002788 rxdp3->Buffer2_ptr,
2789 dev->mtu + 4,
Ananda Rajuda6971d2005-10-31 16:55:31 -05002790 PCI_DMA_FROMDEVICE);
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05002791 memset(rxdp, 0, sizeof(struct RxD3));
Ananda Rajuda6971d2005-10-31 16:55:31 -05002792 }
Sreenivasa Honnur491976b2007-05-10 04:22:25 -04002793 sp->mac_control.stats_info->sw_stat.mem_freed += skb->truesize;
Ananda Rajuda6971d2005-10-31 16:55:31 -05002794 dev_kfree_skb(skb);
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04002795 mac_control->rings[ring_no].rx_bufs_left -= 1;
Ananda Rajuda6971d2005-10-31 16:55:31 -05002796 }
2797}
2798
Linus Torvalds1da177e2005-04-16 15:20:36 -07002799/**
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002800 * free_rx_buffers - Frees all Rx buffers
Linus Torvalds1da177e2005-04-16 15:20:36 -07002801 * @sp: device private variable.
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002802 * Description:
Linus Torvalds1da177e2005-04-16 15:20:36 -07002803 * This function will free all Rx buffers allocated by host.
2804 * Return Value:
2805 * NONE.
2806 */
2807
2808static void free_rx_buffers(struct s2io_nic *sp)
2809{
2810 struct net_device *dev = sp->dev;
Ananda Rajuda6971d2005-10-31 16:55:31 -05002811 int i, blk = 0, buf_cnt = 0;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05002812 struct mac_info *mac_control;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002813 struct config_param *config;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002814
2815 mac_control = &sp->mac_control;
2816 config = &sp->config;
2817
2818 for (i = 0; i < config->rx_ring_num; i++) {
Joe Perches13d866a2009-08-24 17:29:41 +00002819 struct ring_info *ring = &mac_control->rings[i];
2820
Ananda Rajuda6971d2005-10-31 16:55:31 -05002821 for (blk = 0; blk < rx_ring_sz[i]; blk++)
2822 free_rxd_blk(sp,i,blk);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002823
Joe Perches13d866a2009-08-24 17:29:41 +00002824 ring->rx_curr_put_info.block_index = 0;
2825 ring->rx_curr_get_info.block_index = 0;
2826 ring->rx_curr_put_info.offset = 0;
2827 ring->rx_curr_get_info.offset = 0;
2828 ring->rx_bufs_left = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002829 DBG_PRINT(INIT_DBG, "%s:Freed 0x%x Rx Buffers on ring%d\n",
2830 dev->name, buf_cnt, i);
2831 }
2832}
2833
FUJITA Tomonori8d8bb392008-07-25 19:44:49 -07002834static int s2io_chk_rx_buffers(struct s2io_nic *nic, struct ring_info *ring)
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04002835{
FUJITA Tomonori8d8bb392008-07-25 19:44:49 -07002836 if (fill_rx_buffers(nic, ring, 0) == -ENOMEM) {
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04002837 DBG_PRINT(INFO_DBG, "%s:Out of memory", ring->dev->name);
2838 DBG_PRINT(INFO_DBG, " in Rx Intr!!\n");
2839 }
2840 return 0;
2841}
2842
Linus Torvalds1da177e2005-04-16 15:20:36 -07002843/**
2844 * s2io_poll - Rx interrupt handler for NAPI support
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002845 * @napi : pointer to the napi structure.
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002846 * @budget : The number of packets that were budgeted to be processed
Linus Torvalds1da177e2005-04-16 15:20:36 -07002847 * during one pass through the 'Poll" function.
2848 * Description:
2849 * Comes into picture only if NAPI support has been incorporated. It does
2850 * the same thing that rx_intr_handler does, but not in a interrupt context
2851 * also It will process only a given number of packets.
2852 * Return value:
2853 * 0 on success and 1 if there are No Rx packets to be processed.
2854 */
2855
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04002856static int s2io_poll_msix(struct napi_struct *napi, int budget)
2857{
2858 struct ring_info *ring = container_of(napi, struct ring_info, napi);
2859 struct net_device *dev = ring->dev;
2860 struct config_param *config;
2861 struct mac_info *mac_control;
2862 int pkts_processed = 0;
Al Viro1a79d1c2008-06-02 10:59:02 +01002863 u8 __iomem *addr = NULL;
2864 u8 val8 = 0;
Wang Chen4cf16532008-11-12 23:38:14 -08002865 struct s2io_nic *nic = netdev_priv(dev);
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04002866 struct XENA_dev_config __iomem *bar0 = nic->bar0;
2867 int budget_org = budget;
2868
2869 config = &nic->config;
2870 mac_control = &nic->mac_control;
2871
2872 if (unlikely(!is_s2io_card_up(nic)))
2873 return 0;
2874
2875 pkts_processed = rx_intr_handler(ring, budget);
FUJITA Tomonori8d8bb392008-07-25 19:44:49 -07002876 s2io_chk_rx_buffers(nic, ring);
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04002877
2878 if (pkts_processed < budget_org) {
Ben Hutchings288379f2009-01-19 16:43:59 -08002879 napi_complete(napi);
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04002880 /*Re Enable MSI-Rx Vector*/
Al Viro1a79d1c2008-06-02 10:59:02 +01002881 addr = (u8 __iomem *)&bar0->xmsi_mask_reg;
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04002882 addr += 7 - ring->ring_no;
2883 val8 = (ring->ring_no == 0) ? 0x3f : 0xbf;
2884 writeb(val8, addr);
2885 val8 = readb(addr);
2886 }
2887 return pkts_processed;
2888}
2889static int s2io_poll_inta(struct napi_struct *napi, int budget)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002890{
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002891 struct s2io_nic *nic = container_of(napi, struct s2io_nic, napi);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002892 struct config_param *config;
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04002893 struct mac_info *mac_control;
2894 int pkts_processed = 0;
2895 int ring_pkts_processed, i;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05002896 struct XENA_dev_config __iomem *bar0 = nic->bar0;
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04002897 int budget_org = budget;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002898
Linus Torvalds1da177e2005-04-16 15:20:36 -07002899 config = &nic->config;
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04002900 mac_control = &nic->mac_control;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002901
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04002902 if (unlikely(!is_s2io_card_up(nic)))
2903 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002904
2905 for (i = 0; i < config->rx_ring_num; i++) {
Joe Perches13d866a2009-08-24 17:29:41 +00002906 struct ring_info *ring = &mac_control->rings[i];
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04002907 ring_pkts_processed = rx_intr_handler(ring, budget);
FUJITA Tomonori8d8bb392008-07-25 19:44:49 -07002908 s2io_chk_rx_buffers(nic, ring);
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04002909 pkts_processed += ring_pkts_processed;
2910 budget -= ring_pkts_processed;
2911 if (budget <= 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002912 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002913 }
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04002914 if (pkts_processed < budget_org) {
Ben Hutchings288379f2009-01-19 16:43:59 -08002915 napi_complete(napi);
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04002916 /* Re enable the Rx interrupts for the ring */
2917 writeq(0, &bar0->rx_traffic_mask);
2918 readl(&bar0->rx_traffic_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002919 }
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04002920 return pkts_processed;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002921}
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002922
Ananda Rajub41477f2006-07-24 19:52:49 -04002923#ifdef CONFIG_NET_POLL_CONTROLLER
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002924/**
Ananda Rajub41477f2006-07-24 19:52:49 -04002925 * s2io_netpoll - netpoll event handler entry point
Brian Haley612eff02006-06-15 14:36:36 -04002926 * @dev : pointer to the device structure.
2927 * Description:
Ananda Rajub41477f2006-07-24 19:52:49 -04002928 * This function will be called by upper layer to check for events on the
2929 * interface in situations where interrupts are disabled. It is used for
2930 * specific in-kernel networking tasks, such as remote consoles and kernel
2931 * debugging over the network (example netdump in RedHat).
Brian Haley612eff02006-06-15 14:36:36 -04002932 */
Brian Haley612eff02006-06-15 14:36:36 -04002933static void s2io_netpoll(struct net_device *dev)
2934{
Wang Chen4cf16532008-11-12 23:38:14 -08002935 struct s2io_nic *nic = netdev_priv(dev);
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05002936 struct mac_info *mac_control;
Brian Haley612eff02006-06-15 14:36:36 -04002937 struct config_param *config;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05002938 struct XENA_dev_config __iomem *bar0 = nic->bar0;
Ananda Rajub41477f2006-07-24 19:52:49 -04002939 u64 val64 = 0xFFFFFFFFFFFFFFFFULL;
Brian Haley612eff02006-06-15 14:36:36 -04002940 int i;
2941
Linas Vepstasd796fdb2007-05-14 18:37:30 -05002942 if (pci_channel_offline(nic->pdev))
2943 return;
2944
Brian Haley612eff02006-06-15 14:36:36 -04002945 disable_irq(dev->irq);
2946
Brian Haley612eff02006-06-15 14:36:36 -04002947 mac_control = &nic->mac_control;
2948 config = &nic->config;
2949
Brian Haley612eff02006-06-15 14:36:36 -04002950 writeq(val64, &bar0->rx_traffic_int);
Ananda Rajub41477f2006-07-24 19:52:49 -04002951 writeq(val64, &bar0->tx_traffic_int);
Brian Haley612eff02006-06-15 14:36:36 -04002952
Jeff Garzik6aa20a22006-09-13 13:24:59 -04002953 /* we need to free up the transmitted skbufs or else netpoll will
Ananda Rajub41477f2006-07-24 19:52:49 -04002954 * run out of skbs and will fail and eventually netpoll application such
2955 * as netdump will fail.
2956 */
2957 for (i = 0; i < config->tx_fifo_num; i++)
2958 tx_intr_handler(&mac_control->fifos[i]);
2959
2960 /* check for received packet and indicate up to network */
Joe Perches13d866a2009-08-24 17:29:41 +00002961 for (i = 0; i < config->rx_ring_num; i++) {
2962 struct ring_info *ring = &mac_control->rings[i];
2963
2964 rx_intr_handler(ring, 0);
2965 }
Brian Haley612eff02006-06-15 14:36:36 -04002966
2967 for (i = 0; i < config->rx_ring_num; i++) {
Joe Perches13d866a2009-08-24 17:29:41 +00002968 struct ring_info *ring = &mac_control->rings[i];
2969
2970 if (fill_rx_buffers(nic, ring, 0) == -ENOMEM) {
Ramkrishna Vepa0c61ed52007-03-09 18:28:32 -08002971 DBG_PRINT(INFO_DBG, "%s:Out of memory", dev->name);
2972 DBG_PRINT(INFO_DBG, " in Rx Netpoll!!\n");
Brian Haley612eff02006-06-15 14:36:36 -04002973 break;
2974 }
2975 }
Brian Haley612eff02006-06-15 14:36:36 -04002976 enable_irq(dev->irq);
2977 return;
2978}
2979#endif
2980
2981/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07002982 * rx_intr_handler - Rx interrupt handler
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04002983 * @ring_info: per ring structure.
2984 * @budget: budget for napi processing.
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002985 * Description:
2986 * If the interrupt is because of a received frame or if the
Linus Torvalds1da177e2005-04-16 15:20:36 -07002987 * receive ring contains fresh as yet un-processed frames,this function is
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002988 * called. It picks out the RxD at which place the last Rx processing had
2989 * stopped and sends the skb to the OSM's Rx handler and then increments
Linus Torvalds1da177e2005-04-16 15:20:36 -07002990 * the offset.
2991 * Return Value:
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04002992 * No. of napi packets processed.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002993 */
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04002994static int rx_intr_handler(struct ring_info *ring_data, int budget)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002995{
Sreenivasa Honnurc9fcbf42008-04-23 13:31:33 -04002996 int get_block, put_block;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05002997 struct rx_curr_get_info get_info, put_info;
2998 struct RxD_t *rxdp;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002999 struct sk_buff *skb;
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04003000 int pkt_cnt = 0, napi_pkts = 0;
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05003001 int i;
Veena Parat6d517a22007-07-23 02:20:51 -04003002 struct RxD1* rxdp1;
3003 struct RxD3* rxdp3;
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05003004
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07003005 get_info = ring_data->rx_curr_get_info;
3006 get_block = get_info.block_index;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05003007 memcpy(&put_info, &ring_data->rx_curr_put_info, sizeof(put_info));
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07003008 put_block = put_info.block_index;
Ananda Rajuda6971d2005-10-31 16:55:31 -05003009 rxdp = ring_data->rx_blocks[get_block].rxds[get_info.offset].virt_addr;
Sivakumar Subramanidb874e62007-01-31 13:28:08 -05003010
Ananda Rajuda6971d2005-10-31 16:55:31 -05003011 while (RXD_IS_UP2DT(rxdp)) {
Sivakumar Subramanidb874e62007-01-31 13:28:08 -05003012 /*
3013 * If your are next to put index then it's
3014 * FIFO full condition
3015 */
Ananda Rajuda6971d2005-10-31 16:55:31 -05003016 if ((get_block == put_block) &&
3017 (get_info.offset + 1) == put_info.offset) {
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04003018 DBG_PRINT(INTR_DBG, "%s: Ring Full\n",
3019 ring_data->dev->name);
Ananda Rajuda6971d2005-10-31 16:55:31 -05003020 break;
3021 }
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07003022 skb = (struct sk_buff *) ((unsigned long)rxdp->Host_Control);
3023 if (skb == NULL) {
3024 DBG_PRINT(ERR_DBG, "%s: The skb is ",
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04003025 ring_data->dev->name);
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07003026 DBG_PRINT(ERR_DBG, "Null in Rx Intr\n");
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04003027 return 0;
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07003028 }
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04003029 if (ring_data->rxd_mode == RXD_MODE_1) {
Veena Parat6d517a22007-07-23 02:20:51 -04003030 rxdp1 = (struct RxD1*)rxdp;
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04003031 pci_unmap_single(ring_data->pdev, (dma_addr_t)
Veena Parat6d517a22007-07-23 02:20:51 -04003032 rxdp1->Buffer0_ptr,
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04003033 ring_data->mtu +
Veena Parat6d517a22007-07-23 02:20:51 -04003034 HEADER_ETHERNET_II_802_3_SIZE +
3035 HEADER_802_2_SIZE +
3036 HEADER_SNAP_SIZE,
3037 PCI_DMA_FROMDEVICE);
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04003038 } else if (ring_data->rxd_mode == RXD_MODE_3B) {
Veena Parat6d517a22007-07-23 02:20:51 -04003039 rxdp3 = (struct RxD3*)rxdp;
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04003040 pci_dma_sync_single_for_cpu(ring_data->pdev, (dma_addr_t)
Veena Parat6d517a22007-07-23 02:20:51 -04003041 rxdp3->Buffer0_ptr,
3042 BUF0_LEN, PCI_DMA_FROMDEVICE);
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04003043 pci_unmap_single(ring_data->pdev, (dma_addr_t)
Veena Parat6d517a22007-07-23 02:20:51 -04003044 rxdp3->Buffer2_ptr,
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04003045 ring_data->mtu + 4,
Veena Parat6d517a22007-07-23 02:20:51 -04003046 PCI_DMA_FROMDEVICE);
Ananda Rajuda6971d2005-10-31 16:55:31 -05003047 }
Ananda Raju863c11a2006-04-21 19:03:13 -04003048 prefetch(skb->data);
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07003049 rx_osm_handler(ring_data, rxdp);
3050 get_info.offset++;
Ananda Rajuda6971d2005-10-31 16:55:31 -05003051 ring_data->rx_curr_get_info.offset = get_info.offset;
3052 rxdp = ring_data->rx_blocks[get_block].
3053 rxds[get_info.offset].virt_addr;
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04003054 if (get_info.offset == rxd_count[ring_data->rxd_mode]) {
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07003055 get_info.offset = 0;
Ananda Rajuda6971d2005-10-31 16:55:31 -05003056 ring_data->rx_curr_get_info.offset = get_info.offset;
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07003057 get_block++;
Ananda Rajuda6971d2005-10-31 16:55:31 -05003058 if (get_block == ring_data->block_count)
3059 get_block = 0;
3060 ring_data->rx_curr_get_info.block_index = get_block;
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07003061 rxdp = ring_data->rx_blocks[get_block].block_virt_addr;
3062 }
3063
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04003064 if (ring_data->nic->config.napi) {
3065 budget--;
3066 napi_pkts++;
3067 if (!budget)
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04003068 break;
3069 }
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07003070 pkt_cnt++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003071 if ((indicate_max_pkts) && (pkt_cnt > indicate_max_pkts))
3072 break;
3073 }
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04003074 if (ring_data->lro) {
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05003075 /* Clear all LRO sessions before exiting */
3076 for (i=0; i<MAX_LRO_SESSIONS; i++) {
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04003077 struct lro *lro = &ring_data->lro0_n[i];
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05003078 if (lro->in_use) {
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04003079 update_L3L4_header(ring_data->nic, lro);
Sreenivasa Honnurcdb5bf02008-02-20 17:09:15 -05003080 queue_rx_frame(lro->parent, lro->vlan_tag);
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05003081 clear_lro_session(lro);
3082 }
3083 }
3084 }
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04003085 return(napi_pkts);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003086}
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07003087
3088/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07003089 * tx_intr_handler - Transmit interrupt handler
3090 * @nic : device private variable
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07003091 * Description:
3092 * If an interrupt was raised to indicate DMA complete of the
3093 * Tx packet, this function is called. It identifies the last TxD
3094 * whose buffer was freed and frees all skbs whose data have already
Linus Torvalds1da177e2005-04-16 15:20:36 -07003095 * DMA'ed into the NICs internal memory.
3096 * Return Value:
3097 * NONE
3098 */
3099
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05003100static void tx_intr_handler(struct fifo_info *fifo_data)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003101{
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05003102 struct s2io_nic *nic = fifo_data->nic;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05003103 struct tx_curr_get_info get_info, put_info;
Sreenivasa Honnur3a3d5752008-02-20 16:44:07 -05003104 struct sk_buff *skb = NULL;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05003105 struct TxD *txdlp;
Sreenivasa Honnur3a3d5752008-02-20 16:44:07 -05003106 int pkt_cnt = 0;
Surjit Reang2fda0962008-01-24 02:08:59 -08003107 unsigned long flags = 0;
Olaf Heringf9046eb2007-06-19 22:41:10 +02003108 u8 err_mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003109
Surjit Reang2fda0962008-01-24 02:08:59 -08003110 if (!spin_trylock_irqsave(&fifo_data->tx_lock, flags))
3111 return;
3112
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07003113 get_info = fifo_data->tx_curr_get_info;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05003114 memcpy(&put_info, &fifo_data->tx_curr_put_info, sizeof(put_info));
3115 txdlp = (struct TxD *) fifo_data->list_info[get_info.offset].
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07003116 list_virt_addr;
3117 while ((!(txdlp->Control_1 & TXD_LIST_OWN_XENA)) &&
3118 (get_info.offset != put_info.offset) &&
3119 (txdlp->Host_Control)) {
3120 /* Check for TxD errors */
3121 if (txdlp->Control_1 & TXD_T_CODE) {
3122 unsigned long long err;
3123 err = txdlp->Control_1 & TXD_T_CODE;
Ananda Rajubd1034f2006-04-21 19:20:22 -04003124 if (err & 0x1) {
3125 nic->mac_control.stats_info->sw_stat.
3126 parity_err_cnt++;
3127 }
Sreenivasa Honnur491976b2007-05-10 04:22:25 -04003128
3129 /* update t_code statistics */
Olaf Heringf9046eb2007-06-19 22:41:10 +02003130 err_mask = err >> 48;
3131 switch(err_mask) {
Sreenivasa Honnur491976b2007-05-10 04:22:25 -04003132 case 2:
3133 nic->mac_control.stats_info->sw_stat.
3134 tx_buf_abort_cnt++;
3135 break;
3136
3137 case 3:
3138 nic->mac_control.stats_info->sw_stat.
3139 tx_desc_abort_cnt++;
3140 break;
3141
3142 case 7:
3143 nic->mac_control.stats_info->sw_stat.
3144 tx_parity_err_cnt++;
3145 break;
3146
3147 case 10:
3148 nic->mac_control.stats_info->sw_stat.
3149 tx_link_loss_cnt++;
3150 break;
3151
3152 case 15:
3153 nic->mac_control.stats_info->sw_stat.
3154 tx_list_proc_err_cnt++;
3155 break;
3156 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003157 }
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07003158
Ananda Rajufed5ecc2005-11-14 15:25:08 -05003159 skb = s2io_txdl_getskb(fifo_data, txdlp, get_info.offset);
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07003160 if (skb == NULL) {
Surjit Reang2fda0962008-01-24 02:08:59 -08003161 spin_unlock_irqrestore(&fifo_data->tx_lock, flags);
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07003162 DBG_PRINT(ERR_DBG, "%s: Null skb ",
Harvey Harrisonb39d66a2008-08-20 16:52:04 -07003163 __func__);
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07003164 DBG_PRINT(ERR_DBG, "in Tx Free Intr\n");
3165 return;
3166 }
Sreenivasa Honnur3a3d5752008-02-20 16:44:07 -05003167 pkt_cnt++;
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07003168
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07003169 /* Updating the statistics block */
Breno Leitaodc56e632008-07-22 16:27:20 -03003170 nic->dev->stats.tx_bytes += skb->len;
Sreenivasa Honnur491976b2007-05-10 04:22:25 -04003171 nic->mac_control.stats_info->sw_stat.mem_freed += skb->truesize;
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07003172 dev_kfree_skb_irq(skb);
3173
3174 get_info.offset++;
Ananda Raju863c11a2006-04-21 19:03:13 -04003175 if (get_info.offset == get_info.fifo_len + 1)
3176 get_info.offset = 0;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05003177 txdlp = (struct TxD *) fifo_data->list_info
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07003178 [get_info.offset].list_virt_addr;
3179 fifo_data->tx_curr_get_info.offset =
3180 get_info.offset;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003181 }
3182
Sreenivasa Honnur3a3d5752008-02-20 16:44:07 -05003183 s2io_wake_tx_queue(fifo_data, pkt_cnt, nic->config.multiq);
Surjit Reang2fda0962008-01-24 02:08:59 -08003184
3185 spin_unlock_irqrestore(&fifo_data->tx_lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003186}
3187
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07003188/**
Ananda Rajubd1034f2006-04-21 19:20:22 -04003189 * s2io_mdio_write - Function to write in to MDIO registers
3190 * @mmd_type : MMD type value (PMA/PMD/WIS/PCS/PHYXS)
3191 * @addr : address value
3192 * @value : data value
3193 * @dev : pointer to net_device structure
3194 * Description:
3195 * This function is used to write values to the MDIO registers
3196 * NONE
3197 */
3198static void s2io_mdio_write(u32 mmd_type, u64 addr, u16 value, struct net_device *dev)
3199{
3200 u64 val64 = 0x0;
Wang Chen4cf16532008-11-12 23:38:14 -08003201 struct s2io_nic *sp = netdev_priv(dev);
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05003202 struct XENA_dev_config __iomem *bar0 = sp->bar0;
Ananda Rajubd1034f2006-04-21 19:20:22 -04003203
3204 //address transaction
3205 val64 = val64 | MDIO_MMD_INDX_ADDR(addr)
3206 | MDIO_MMD_DEV_ADDR(mmd_type)
3207 | MDIO_MMS_PRT_ADDR(0x0);
3208 writeq(val64, &bar0->mdio_control);
3209 val64 = val64 | MDIO_CTRL_START_TRANS(0xE);
3210 writeq(val64, &bar0->mdio_control);
3211 udelay(100);
3212
3213 //Data transaction
3214 val64 = 0x0;
3215 val64 = val64 | MDIO_MMD_INDX_ADDR(addr)
3216 | MDIO_MMD_DEV_ADDR(mmd_type)
3217 | MDIO_MMS_PRT_ADDR(0x0)
3218 | MDIO_MDIO_DATA(value)
3219 | MDIO_OP(MDIO_OP_WRITE_TRANS);
3220 writeq(val64, &bar0->mdio_control);
3221 val64 = val64 | MDIO_CTRL_START_TRANS(0xE);
3222 writeq(val64, &bar0->mdio_control);
3223 udelay(100);
3224
3225 val64 = 0x0;
3226 val64 = val64 | MDIO_MMD_INDX_ADDR(addr)
3227 | MDIO_MMD_DEV_ADDR(mmd_type)
3228 | MDIO_MMS_PRT_ADDR(0x0)
3229 | MDIO_OP(MDIO_OP_READ_TRANS);
3230 writeq(val64, &bar0->mdio_control);
3231 val64 = val64 | MDIO_CTRL_START_TRANS(0xE);
3232 writeq(val64, &bar0->mdio_control);
3233 udelay(100);
3234
3235}
3236
3237/**
3238 * s2io_mdio_read - Function to write in to MDIO registers
3239 * @mmd_type : MMD type value (PMA/PMD/WIS/PCS/PHYXS)
3240 * @addr : address value
3241 * @dev : pointer to net_device structure
3242 * Description:
3243 * This function is used to read values to the MDIO registers
3244 * NONE
3245 */
3246static u64 s2io_mdio_read(u32 mmd_type, u64 addr, struct net_device *dev)
3247{
3248 u64 val64 = 0x0;
3249 u64 rval64 = 0x0;
Wang Chen4cf16532008-11-12 23:38:14 -08003250 struct s2io_nic *sp = netdev_priv(dev);
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05003251 struct XENA_dev_config __iomem *bar0 = sp->bar0;
Ananda Rajubd1034f2006-04-21 19:20:22 -04003252
3253 /* address transaction */
3254 val64 = val64 | MDIO_MMD_INDX_ADDR(addr)
3255 | MDIO_MMD_DEV_ADDR(mmd_type)
3256 | MDIO_MMS_PRT_ADDR(0x0);
3257 writeq(val64, &bar0->mdio_control);
3258 val64 = val64 | MDIO_CTRL_START_TRANS(0xE);
3259 writeq(val64, &bar0->mdio_control);
3260 udelay(100);
3261
3262 /* Data transaction */
3263 val64 = 0x0;
3264 val64 = val64 | MDIO_MMD_INDX_ADDR(addr)
3265 | MDIO_MMD_DEV_ADDR(mmd_type)
3266 | MDIO_MMS_PRT_ADDR(0x0)
3267 | MDIO_OP(MDIO_OP_READ_TRANS);
3268 writeq(val64, &bar0->mdio_control);
3269 val64 = val64 | MDIO_CTRL_START_TRANS(0xE);
3270 writeq(val64, &bar0->mdio_control);
3271 udelay(100);
3272
3273 /* Read the value from regs */
3274 rval64 = readq(&bar0->mdio_control);
3275 rval64 = rval64 & 0xFFFF0000;
3276 rval64 = rval64 >> 16;
3277 return rval64;
3278}
3279/**
3280 * s2io_chk_xpak_counter - Function to check the status of the xpak counters
3281 * @counter : couter value to be updated
3282 * @flag : flag to indicate the status
3283 * @type : counter type
3284 * Description:
3285 * This function is to check the status of the xpak counters value
3286 * NONE
3287 */
3288
3289static void s2io_chk_xpak_counter(u64 *counter, u64 * regs_stat, u32 index, u16 flag, u16 type)
3290{
3291 u64 mask = 0x3;
3292 u64 val64;
3293 int i;
3294 for(i = 0; i <index; i++)
3295 mask = mask << 0x2;
3296
3297 if(flag > 0)
3298 {
3299 *counter = *counter + 1;
3300 val64 = *regs_stat & mask;
3301 val64 = val64 >> (index * 0x2);
3302 val64 = val64 + 1;
3303 if(val64 == 3)
3304 {
3305 switch(type)
3306 {
3307 case 1:
3308 DBG_PRINT(ERR_DBG, "Take Xframe NIC out of "
3309 "service. Excessive temperatures may "
3310 "result in premature transceiver "
3311 "failure \n");
3312 break;
3313 case 2:
3314 DBG_PRINT(ERR_DBG, "Take Xframe NIC out of "
3315 "service Excessive bias currents may "
3316 "indicate imminent laser diode "
3317 "failure \n");
3318 break;
3319 case 3:
3320 DBG_PRINT(ERR_DBG, "Take Xframe NIC out of "
3321 "service Excessive laser output "
3322 "power may saturate far-end "
3323 "receiver\n");
3324 break;
3325 default:
3326 DBG_PRINT(ERR_DBG, "Incorrect XPAK Alarm "
3327 "type \n");
3328 }
3329 val64 = 0x0;
3330 }
3331 val64 = val64 << (index * 0x2);
3332 *regs_stat = (*regs_stat & (~mask)) | (val64);
3333
3334 } else {
3335 *regs_stat = *regs_stat & (~mask);
3336 }
3337}
3338
3339/**
3340 * s2io_updt_xpak_counter - Function to update the xpak counters
3341 * @dev : pointer to net_device struct
3342 * Description:
3343 * This function is to upate the status of the xpak counters value
3344 * NONE
3345 */
3346static void s2io_updt_xpak_counter(struct net_device *dev)
3347{
3348 u16 flag = 0x0;
3349 u16 type = 0x0;
3350 u16 val16 = 0x0;
3351 u64 val64 = 0x0;
3352 u64 addr = 0x0;
3353
Wang Chen4cf16532008-11-12 23:38:14 -08003354 struct s2io_nic *sp = netdev_priv(dev);
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05003355 struct stat_block *stat_info = sp->mac_control.stats_info;
Ananda Rajubd1034f2006-04-21 19:20:22 -04003356
3357 /* Check the communication with the MDIO slave */
Ben Hutchings40239392009-04-29 08:13:29 +00003358 addr = MDIO_CTRL1;
Ananda Rajubd1034f2006-04-21 19:20:22 -04003359 val64 = 0x0;
Ben Hutchings40239392009-04-29 08:13:29 +00003360 val64 = s2io_mdio_read(MDIO_MMD_PMAPMD, addr, dev);
Ananda Rajubd1034f2006-04-21 19:20:22 -04003361 if((val64 == 0xFFFF) || (val64 == 0x0000))
3362 {
3363 DBG_PRINT(ERR_DBG, "ERR: MDIO slave access failed - "
3364 "Returned %llx\n", (unsigned long long)val64);
3365 return;
3366 }
3367
Ben Hutchings40239392009-04-29 08:13:29 +00003368 /* Check for the expected value of control reg 1 */
3369 if(val64 != MDIO_CTRL1_SPEED10G)
Ananda Rajubd1034f2006-04-21 19:20:22 -04003370 {
3371 DBG_PRINT(ERR_DBG, "Incorrect value at PMA address 0x0000 - ");
Ben Hutchings40239392009-04-29 08:13:29 +00003372 DBG_PRINT(ERR_DBG, "Returned: %llx- Expected: 0x%x\n",
3373 (unsigned long long)val64, MDIO_CTRL1_SPEED10G);
Ananda Rajubd1034f2006-04-21 19:20:22 -04003374 return;
3375 }
3376
3377 /* Loading the DOM register to MDIO register */
3378 addr = 0xA100;
Ben Hutchings40239392009-04-29 08:13:29 +00003379 s2io_mdio_write(MDIO_MMD_PMAPMD, addr, val16, dev);
3380 val64 = s2io_mdio_read(MDIO_MMD_PMAPMD, addr, dev);
Ananda Rajubd1034f2006-04-21 19:20:22 -04003381
3382 /* Reading the Alarm flags */
3383 addr = 0xA070;
3384 val64 = 0x0;
Ben Hutchings40239392009-04-29 08:13:29 +00003385 val64 = s2io_mdio_read(MDIO_MMD_PMAPMD, addr, dev);
Ananda Rajubd1034f2006-04-21 19:20:22 -04003386
3387 flag = CHECKBIT(val64, 0x7);
3388 type = 1;
3389 s2io_chk_xpak_counter(&stat_info->xpak_stat.alarm_transceiver_temp_high,
3390 &stat_info->xpak_stat.xpak_regs_stat,
3391 0x0, flag, type);
3392
3393 if(CHECKBIT(val64, 0x6))
3394 stat_info->xpak_stat.alarm_transceiver_temp_low++;
3395
3396 flag = CHECKBIT(val64, 0x3);
3397 type = 2;
3398 s2io_chk_xpak_counter(&stat_info->xpak_stat.alarm_laser_bias_current_high,
3399 &stat_info->xpak_stat.xpak_regs_stat,
3400 0x2, flag, type);
3401
3402 if(CHECKBIT(val64, 0x2))
3403 stat_info->xpak_stat.alarm_laser_bias_current_low++;
3404
3405 flag = CHECKBIT(val64, 0x1);
3406 type = 3;
3407 s2io_chk_xpak_counter(&stat_info->xpak_stat.alarm_laser_output_power_high,
3408 &stat_info->xpak_stat.xpak_regs_stat,
3409 0x4, flag, type);
3410
3411 if(CHECKBIT(val64, 0x0))
3412 stat_info->xpak_stat.alarm_laser_output_power_low++;
3413
3414 /* Reading the Warning flags */
3415 addr = 0xA074;
3416 val64 = 0x0;
Ben Hutchings40239392009-04-29 08:13:29 +00003417 val64 = s2io_mdio_read(MDIO_MMD_PMAPMD, addr, dev);
Ananda Rajubd1034f2006-04-21 19:20:22 -04003418
3419 if(CHECKBIT(val64, 0x7))
3420 stat_info->xpak_stat.warn_transceiver_temp_high++;
3421
3422 if(CHECKBIT(val64, 0x6))
3423 stat_info->xpak_stat.warn_transceiver_temp_low++;
3424
3425 if(CHECKBIT(val64, 0x3))
3426 stat_info->xpak_stat.warn_laser_bias_current_high++;
3427
3428 if(CHECKBIT(val64, 0x2))
3429 stat_info->xpak_stat.warn_laser_bias_current_low++;
3430
3431 if(CHECKBIT(val64, 0x1))
3432 stat_info->xpak_stat.warn_laser_output_power_high++;
3433
3434 if(CHECKBIT(val64, 0x0))
3435 stat_info->xpak_stat.warn_laser_output_power_low++;
3436}
3437
3438/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07003439 * wait_for_cmd_complete - waits for a command to complete.
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07003440 * @sp : private member of the device structure, which is a pointer to the
Linus Torvalds1da177e2005-04-16 15:20:36 -07003441 * s2io_nic structure.
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07003442 * Description: Function that waits for a command to Write into RMAC
3443 * ADDR DATA registers to be completed and returns either success or
3444 * error depending on whether the command was complete or not.
Linus Torvalds1da177e2005-04-16 15:20:36 -07003445 * Return value:
3446 * SUCCESS on success and FAILURE on failure.
3447 */
3448
Sivakumar Subramani9fc93a42007-02-24 01:57:32 -05003449static int wait_for_cmd_complete(void __iomem *addr, u64 busy_bit,
3450 int bit_state)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003451{
Sivakumar Subramani9fc93a42007-02-24 01:57:32 -05003452 int ret = FAILURE, cnt = 0, delay = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003453 u64 val64;
3454
Sivakumar Subramani9fc93a42007-02-24 01:57:32 -05003455 if ((bit_state != S2IO_BIT_RESET) && (bit_state != S2IO_BIT_SET))
3456 return FAILURE;
3457
3458 do {
Ananda Rajuc92ca042006-04-21 19:18:03 -04003459 val64 = readq(addr);
Sivakumar Subramani9fc93a42007-02-24 01:57:32 -05003460 if (bit_state == S2IO_BIT_RESET) {
3461 if (!(val64 & busy_bit)) {
3462 ret = SUCCESS;
3463 break;
3464 }
3465 } else {
3466 if (!(val64 & busy_bit)) {
3467 ret = SUCCESS;
3468 break;
3469 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003470 }
Ananda Rajuc92ca042006-04-21 19:18:03 -04003471
3472 if(in_interrupt())
Sivakumar Subramani9fc93a42007-02-24 01:57:32 -05003473 mdelay(delay);
Ananda Rajuc92ca042006-04-21 19:18:03 -04003474 else
Sivakumar Subramani9fc93a42007-02-24 01:57:32 -05003475 msleep(delay);
Ananda Rajuc92ca042006-04-21 19:18:03 -04003476
Sivakumar Subramani9fc93a42007-02-24 01:57:32 -05003477 if (++cnt >= 10)
3478 delay = 50;
3479 } while (cnt < 20);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003480 return ret;
3481}
Sivakumar Subramani19a60522007-01-31 13:30:49 -05003482/*
3483 * check_pci_device_id - Checks if the device id is supported
3484 * @id : device id
3485 * Description: Function to check if the pci device id is supported by driver.
3486 * Return value: Actual device id if supported else PCI_ANY_ID
3487 */
3488static u16 check_pci_device_id(u16 id)
3489{
3490 switch (id) {
3491 case PCI_DEVICE_ID_HERC_WIN:
3492 case PCI_DEVICE_ID_HERC_UNI:
3493 return XFRAME_II_DEVICE;
3494 case PCI_DEVICE_ID_S2IO_UNI:
3495 case PCI_DEVICE_ID_S2IO_WIN:
3496 return XFRAME_I_DEVICE;
3497 default:
3498 return PCI_ANY_ID;
3499 }
3500}
Linus Torvalds1da177e2005-04-16 15:20:36 -07003501
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07003502/**
3503 * s2io_reset - Resets the card.
Linus Torvalds1da177e2005-04-16 15:20:36 -07003504 * @sp : private member of the device structure.
3505 * Description: Function to Reset the card. This function then also
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07003506 * restores the previously saved PCI configuration space registers as
Linus Torvalds1da177e2005-04-16 15:20:36 -07003507 * the card reset also resets the configuration space.
3508 * Return value:
3509 * void.
3510 */
3511
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05003512static void s2io_reset(struct s2io_nic * sp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003513{
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05003514 struct XENA_dev_config __iomem *bar0 = sp->bar0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003515 u64 val64;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07003516 u16 subid, pci_cmd;
Sivakumar Subramani19a60522007-01-31 13:30:49 -05003517 int i;
3518 u16 val16;
Sreenivasa Honnur491976b2007-05-10 04:22:25 -04003519 unsigned long long up_cnt, down_cnt, up_time, down_time, reset_cnt;
3520 unsigned long long mem_alloc_cnt, mem_free_cnt, watchdog_cnt;
3521
Sivakumar Subramani19a60522007-01-31 13:30:49 -05003522 DBG_PRINT(INIT_DBG,"%s - Resetting XFrame card %s\n",
Harvey Harrisonb39d66a2008-08-20 16:52:04 -07003523 __func__, sp->dev->name);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003524
raghavendra.koushik@neterion.com0b1f7eb2005-08-03 12:39:56 -07003525 /* Back up the PCI-X CMD reg, dont want to lose MMRBC, OST settings */
ravinandan.arakali@neterion.come960fc52005-08-12 10:15:59 -07003526 pci_read_config_word(sp->pdev, PCIX_COMMAND_REGISTER, &(pci_cmd));
raghavendra.koushik@neterion.com0b1f7eb2005-08-03 12:39:56 -07003527
Linus Torvalds1da177e2005-04-16 15:20:36 -07003528 val64 = SW_RESET_ALL;
3529 writeq(val64, &bar0->sw_reset);
Ananda Rajuc92ca042006-04-21 19:18:03 -04003530 if (strstr(sp->product_name, "CX4")) {
3531 msleep(750);
3532 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003533 msleep(250);
Sivakumar Subramani19a60522007-01-31 13:30:49 -05003534 for (i = 0; i < S2IO_MAX_PCI_CONFIG_SPACE_REINIT; i++) {
3535
3536 /* Restore the PCI state saved during initialization. */
3537 pci_restore_state(sp->pdev);
3538 pci_read_config_word(sp->pdev, 0x2, &val16);
3539 if (check_pci_device_id(val16) != (u16)PCI_ANY_ID)
3540 break;
3541 msleep(200);
3542 }
3543
3544 if (check_pci_device_id(val16) == (u16)PCI_ANY_ID) {
Harvey Harrisonb39d66a2008-08-20 16:52:04 -07003545 DBG_PRINT(ERR_DBG,"%s SW_Reset failed!\n", __func__);
Sivakumar Subramani19a60522007-01-31 13:30:49 -05003546 }
3547
3548 pci_write_config_word(sp->pdev, PCIX_COMMAND_REGISTER, pci_cmd);
3549
3550 s2io_init_pci(sp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003551
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07003552 /* Set swapper to enable I/O register access */
3553 s2io_set_swapper(sp);
3554
Sreenivasa Honnurfaa4f792008-01-24 01:45:43 -08003555 /* restore mac_addr entries */
3556 do_s2io_restore_unicast_mc(sp);
3557
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04003558 /* Restore the MSIX table entries from local variables */
3559 restore_xmsi_data(sp);
3560
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07003561 /* Clear certain PCI/PCI-X fields after reset */
raghavendra.koushik@neterion.com303bcb42005-08-03 12:41:38 -07003562 if (sp->device_type == XFRAME_II_DEVICE) {
Ananda Rajub41477f2006-07-24 19:52:49 -04003563 /* Clear "detected parity error" bit */
raghavendra.koushik@neterion.com303bcb42005-08-03 12:41:38 -07003564 pci_write_config_word(sp->pdev, PCI_STATUS, 0x8000);
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07003565
raghavendra.koushik@neterion.com303bcb42005-08-03 12:41:38 -07003566 /* Clearing PCIX Ecc status register */
3567 pci_write_config_dword(sp->pdev, 0x68, 0x7C);
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07003568
raghavendra.koushik@neterion.com303bcb42005-08-03 12:41:38 -07003569 /* Clearing PCI_STATUS error reflected here */
Jiri Slabyb7b5a122007-10-18 23:40:29 -07003570 writeq(s2BIT(62), &bar0->txpic_int_reg);
raghavendra.koushik@neterion.com303bcb42005-08-03 12:41:38 -07003571 }
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07003572
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07003573 /* Reset device statistics maintained by OS */
3574 memset(&sp->stats, 0, sizeof (struct net_device_stats));
Sivakumar Subramani8a4bdba2007-09-18 18:14:20 -04003575
Sreenivasa Honnur491976b2007-05-10 04:22:25 -04003576 up_cnt = sp->mac_control.stats_info->sw_stat.link_up_cnt;
3577 down_cnt = sp->mac_control.stats_info->sw_stat.link_down_cnt;
3578 up_time = sp->mac_control.stats_info->sw_stat.link_up_time;
3579 down_time = sp->mac_control.stats_info->sw_stat.link_down_time;
Ramkrishna Vepa363dc362007-03-06 17:01:00 -08003580 reset_cnt = sp->mac_control.stats_info->sw_stat.soft_reset_cnt;
Sreenivasa Honnur491976b2007-05-10 04:22:25 -04003581 mem_alloc_cnt = sp->mac_control.stats_info->sw_stat.mem_allocated;
3582 mem_free_cnt = sp->mac_control.stats_info->sw_stat.mem_freed;
3583 watchdog_cnt = sp->mac_control.stats_info->sw_stat.watchdog_timer_cnt;
3584 /* save link up/down time/cnt, reset/memory/watchdog cnt */
Ramkrishna Vepa363dc362007-03-06 17:01:00 -08003585 memset(sp->mac_control.stats_info, 0, sizeof(struct stat_block));
Sreenivasa Honnur491976b2007-05-10 04:22:25 -04003586 /* restore link up/down time/cnt, reset/memory/watchdog cnt */
3587 sp->mac_control.stats_info->sw_stat.link_up_cnt = up_cnt;
3588 sp->mac_control.stats_info->sw_stat.link_down_cnt = down_cnt;
3589 sp->mac_control.stats_info->sw_stat.link_up_time = up_time;
3590 sp->mac_control.stats_info->sw_stat.link_down_time = down_time;
Ramkrishna Vepa363dc362007-03-06 17:01:00 -08003591 sp->mac_control.stats_info->sw_stat.soft_reset_cnt = reset_cnt;
Sreenivasa Honnur491976b2007-05-10 04:22:25 -04003592 sp->mac_control.stats_info->sw_stat.mem_allocated = mem_alloc_cnt;
3593 sp->mac_control.stats_info->sw_stat.mem_freed = mem_free_cnt;
3594 sp->mac_control.stats_info->sw_stat.watchdog_timer_cnt = watchdog_cnt;
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07003595
Linus Torvalds1da177e2005-04-16 15:20:36 -07003596 /* SXE-002: Configure link and activity LED to turn it off */
3597 subid = sp->pdev->subsystem_device;
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07003598 if (((subid & 0xFF) >= 0x07) &&
3599 (sp->device_type == XFRAME_I_DEVICE)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003600 val64 = readq(&bar0->gpio_control);
3601 val64 |= 0x0000800000000000ULL;
3602 writeq(val64, &bar0->gpio_control);
3603 val64 = 0x0411040400000000ULL;
viro@ftp.linux.org.uk509a2672005-09-05 03:25:58 +01003604 writeq(val64, (void __iomem *)bar0 + 0x2700);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003605 }
3606
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07003607 /*
3608 * Clear spurious ECC interrupts that would have occured on
3609 * XFRAME II cards after reset.
3610 */
3611 if (sp->device_type == XFRAME_II_DEVICE) {
3612 val64 = readq(&bar0->pcc_err_reg);
3613 writeq(val64, &bar0->pcc_err_reg);
3614 }
3615
Tobias Klauserf957bcf2009-06-04 23:07:59 +00003616 sp->device_enabled_once = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003617}
3618
3619/**
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07003620 * s2io_set_swapper - to set the swapper controle on the card
3621 * @sp : private member of the device structure,
Linus Torvalds1da177e2005-04-16 15:20:36 -07003622 * pointer to the s2io_nic structure.
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07003623 * Description: Function to set the swapper control on the card
Linus Torvalds1da177e2005-04-16 15:20:36 -07003624 * correctly depending on the 'endianness' of the system.
3625 * Return value:
3626 * SUCCESS on success and FAILURE on failure.
3627 */
3628
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05003629static int s2io_set_swapper(struct s2io_nic * sp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003630{
3631 struct net_device *dev = sp->dev;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05003632 struct XENA_dev_config __iomem *bar0 = sp->bar0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003633 u64 val64, valt, valr;
3634
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07003635 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07003636 * Set proper endian settings and verify the same by reading
3637 * the PIF Feed-back register.
3638 */
3639
3640 val64 = readq(&bar0->pif_rd_swapper_fb);
3641 if (val64 != 0x0123456789ABCDEFULL) {
3642 int i = 0;
3643 u64 value[] = { 0xC30000C3C30000C3ULL, /* FE=1, SE=1 */
3644 0x8100008181000081ULL, /* FE=1, SE=0 */
3645 0x4200004242000042ULL, /* FE=0, SE=1 */
3646 0}; /* FE=0, SE=0 */
3647
3648 while(i<4) {
3649 writeq(value[i], &bar0->swapper_ctrl);
3650 val64 = readq(&bar0->pif_rd_swapper_fb);
3651 if (val64 == 0x0123456789ABCDEFULL)
3652 break;
3653 i++;
3654 }
3655 if (i == 4) {
3656 DBG_PRINT(ERR_DBG, "%s: Endian settings are wrong, ",
3657 dev->name);
3658 DBG_PRINT(ERR_DBG, "feedback read %llx\n",
3659 (unsigned long long) val64);
3660 return FAILURE;
3661 }
3662 valr = value[i];
3663 } else {
3664 valr = readq(&bar0->swapper_ctrl);
3665 }
3666
3667 valt = 0x0123456789ABCDEFULL;
3668 writeq(valt, &bar0->xmsi_address);
3669 val64 = readq(&bar0->xmsi_address);
3670
3671 if(val64 != valt) {
3672 int i = 0;
3673 u64 value[] = { 0x00C3C30000C3C300ULL, /* FE=1, SE=1 */
3674 0x0081810000818100ULL, /* FE=1, SE=0 */
3675 0x0042420000424200ULL, /* FE=0, SE=1 */
3676 0}; /* FE=0, SE=0 */
3677
3678 while(i<4) {
3679 writeq((value[i] | valr), &bar0->swapper_ctrl);
3680 writeq(valt, &bar0->xmsi_address);
3681 val64 = readq(&bar0->xmsi_address);
3682 if(val64 == valt)
3683 break;
3684 i++;
3685 }
3686 if(i == 4) {
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07003687 unsigned long long x = val64;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003688 DBG_PRINT(ERR_DBG, "Write failed, Xmsi_addr ");
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07003689 DBG_PRINT(ERR_DBG, "reads:0x%llx\n", x);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003690 return FAILURE;
3691 }
3692 }
3693 val64 = readq(&bar0->swapper_ctrl);
3694 val64 &= 0xFFFF000000000000ULL;
3695
3696#ifdef __BIG_ENDIAN
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07003697 /*
3698 * The device by default set to a big endian format, so a
Linus Torvalds1da177e2005-04-16 15:20:36 -07003699 * big endian driver need not set anything.
3700 */
3701 val64 |= (SWAPPER_CTRL_TXP_FE |
3702 SWAPPER_CTRL_TXP_SE |
3703 SWAPPER_CTRL_TXD_R_FE |
3704 SWAPPER_CTRL_TXD_W_FE |
3705 SWAPPER_CTRL_TXF_R_FE |
3706 SWAPPER_CTRL_RXD_R_FE |
3707 SWAPPER_CTRL_RXD_W_FE |
3708 SWAPPER_CTRL_RXF_W_FE |
3709 SWAPPER_CTRL_XMSI_FE |
Linus Torvalds1da177e2005-04-16 15:20:36 -07003710 SWAPPER_CTRL_STATS_FE | SWAPPER_CTRL_STATS_SE);
Sivakumar Subramanieaae7f72007-09-15 14:14:22 -07003711 if (sp->config.intr_type == INTA)
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04003712 val64 |= SWAPPER_CTRL_XMSI_SE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003713 writeq(val64, &bar0->swapper_ctrl);
3714#else
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07003715 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07003716 * Initially we enable all bits to make it accessible by the
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07003717 * driver, then we selectively enable only those bits that
Linus Torvalds1da177e2005-04-16 15:20:36 -07003718 * we want to set.
3719 */
3720 val64 |= (SWAPPER_CTRL_TXP_FE |
3721 SWAPPER_CTRL_TXP_SE |
3722 SWAPPER_CTRL_TXD_R_FE |
3723 SWAPPER_CTRL_TXD_R_SE |
3724 SWAPPER_CTRL_TXD_W_FE |
3725 SWAPPER_CTRL_TXD_W_SE |
3726 SWAPPER_CTRL_TXF_R_FE |
3727 SWAPPER_CTRL_RXD_R_FE |
3728 SWAPPER_CTRL_RXD_R_SE |
3729 SWAPPER_CTRL_RXD_W_FE |
3730 SWAPPER_CTRL_RXD_W_SE |
3731 SWAPPER_CTRL_RXF_W_FE |
3732 SWAPPER_CTRL_XMSI_FE |
Linus Torvalds1da177e2005-04-16 15:20:36 -07003733 SWAPPER_CTRL_STATS_FE | SWAPPER_CTRL_STATS_SE);
Sivakumar Subramanieaae7f72007-09-15 14:14:22 -07003734 if (sp->config.intr_type == INTA)
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04003735 val64 |= SWAPPER_CTRL_XMSI_SE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003736 writeq(val64, &bar0->swapper_ctrl);
3737#endif
3738 val64 = readq(&bar0->swapper_ctrl);
3739
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07003740 /*
3741 * Verifying if endian settings are accurate by reading a
Linus Torvalds1da177e2005-04-16 15:20:36 -07003742 * feedback register.
3743 */
3744 val64 = readq(&bar0->pif_rd_swapper_fb);
3745 if (val64 != 0x0123456789ABCDEFULL) {
3746 /* Endian settings are incorrect, calls for another dekko. */
3747 DBG_PRINT(ERR_DBG, "%s: Endian settings are wrong, ",
3748 dev->name);
3749 DBG_PRINT(ERR_DBG, "feedback read %llx\n",
3750 (unsigned long long) val64);
3751 return FAILURE;
3752 }
3753
3754 return SUCCESS;
3755}
3756
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05003757static int wait_for_msix_trans(struct s2io_nic *nic, int i)
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04003758{
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05003759 struct XENA_dev_config __iomem *bar0 = nic->bar0;
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04003760 u64 val64;
3761 int ret = 0, cnt = 0;
3762
3763 do {
3764 val64 = readq(&bar0->xmsi_access);
Jiri Slabyb7b5a122007-10-18 23:40:29 -07003765 if (!(val64 & s2BIT(15)))
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04003766 break;
3767 mdelay(1);
3768 cnt++;
3769 } while(cnt < 5);
3770 if (cnt == 5) {
3771 DBG_PRINT(ERR_DBG, "XMSI # %d Access failed\n", i);
3772 ret = 1;
3773 }
3774
3775 return ret;
3776}
3777
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05003778static void restore_xmsi_data(struct s2io_nic *nic)
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04003779{
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05003780 struct XENA_dev_config __iomem *bar0 = nic->bar0;
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04003781 u64 val64;
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04003782 int i, msix_index;
3783
3784
3785 if (nic->device_type == XFRAME_I_DEVICE)
3786 return;
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04003787
Ananda Raju75c30b12006-07-24 19:55:09 -04003788 for (i=0; i < MAX_REQUESTED_MSI_X; i++) {
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04003789 msix_index = (i) ? ((i-1) * 8 + 1): 0;
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04003790 writeq(nic->msix_info[i].addr, &bar0->xmsi_address);
3791 writeq(nic->msix_info[i].data, &bar0->xmsi_data);
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04003792 val64 = (s2BIT(7) | s2BIT(15) | vBIT(msix_index, 26, 6));
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04003793 writeq(val64, &bar0->xmsi_access);
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04003794 if (wait_for_msix_trans(nic, msix_index)) {
Harvey Harrisonb39d66a2008-08-20 16:52:04 -07003795 DBG_PRINT(ERR_DBG, "failed in %s\n", __func__);
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04003796 continue;
3797 }
3798 }
3799}
3800
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05003801static void store_xmsi_data(struct s2io_nic *nic)
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04003802{
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05003803 struct XENA_dev_config __iomem *bar0 = nic->bar0;
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04003804 u64 val64, addr, data;
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04003805 int i, msix_index;
3806
3807 if (nic->device_type == XFRAME_I_DEVICE)
3808 return;
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04003809
3810 /* Store and display */
Ananda Raju75c30b12006-07-24 19:55:09 -04003811 for (i=0; i < MAX_REQUESTED_MSI_X; i++) {
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04003812 msix_index = (i) ? ((i-1) * 8 + 1): 0;
3813 val64 = (s2BIT(15) | vBIT(msix_index, 26, 6));
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04003814 writeq(val64, &bar0->xmsi_access);
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04003815 if (wait_for_msix_trans(nic, msix_index)) {
Harvey Harrisonb39d66a2008-08-20 16:52:04 -07003816 DBG_PRINT(ERR_DBG, "failed in %s\n", __func__);
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04003817 continue;
3818 }
3819 addr = readq(&bar0->xmsi_address);
3820 data = readq(&bar0->xmsi_data);
3821 if (addr && data) {
3822 nic->msix_info[i].addr = addr;
3823 nic->msix_info[i].data = data;
3824 }
3825 }
3826}
3827
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05003828static int s2io_enable_msi_x(struct s2io_nic *nic)
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04003829{
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05003830 struct XENA_dev_config __iomem *bar0 = nic->bar0;
Sreenivasa Honnurac731ab2008-05-12 13:41:32 -04003831 u64 rx_mat;
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04003832 u16 msi_control; /* Temp variable */
3833 int ret, i, j, msix_indx = 1;
Joe Perches4f870322009-08-24 17:29:42 +00003834 int size;
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04003835
Joe Perches4f870322009-08-24 17:29:42 +00003836 size = nic->num_entries * sizeof(struct msix_entry);
3837 nic->entries = kmalloc(size, GFP_KERNEL);
Sivakumar Subramanibd684e42007-09-14 07:28:50 -04003838 if (!nic->entries) {
Sreenivasa Honnur491976b2007-05-10 04:22:25 -04003839 DBG_PRINT(INFO_DBG, "%s: Memory allocation failed\n", \
Harvey Harrisonb39d66a2008-08-20 16:52:04 -07003840 __func__);
Sreenivasa Honnurc53d4942007-05-10 04:18:54 -04003841 nic->mac_control.stats_info->sw_stat.mem_alloc_fail_cnt++;
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04003842 return -ENOMEM;
3843 }
Joe Perches4f870322009-08-24 17:29:42 +00003844 nic->mac_control.stats_info->sw_stat.mem_allocated += size;
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04003845
Joe Perches4f870322009-08-24 17:29:42 +00003846 memset(nic->entries, 0, size);
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04003847
Joe Perches4f870322009-08-24 17:29:42 +00003848 size = nic->num_entries * sizeof(struct s2io_msix_entry);
3849 nic->s2io_entries = kmalloc(size, GFP_KERNEL);
Sivakumar Subramanibd684e42007-09-14 07:28:50 -04003850 if (!nic->s2io_entries) {
Sivakumar Subramani8a4bdba2007-09-18 18:14:20 -04003851 DBG_PRINT(INFO_DBG, "%s: Memory allocation failed\n",
Harvey Harrisonb39d66a2008-08-20 16:52:04 -07003852 __func__);
Sreenivasa Honnurc53d4942007-05-10 04:18:54 -04003853 nic->mac_control.stats_info->sw_stat.mem_alloc_fail_cnt++;
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04003854 kfree(nic->entries);
Sivakumar Subramani8a4bdba2007-09-18 18:14:20 -04003855 nic->mac_control.stats_info->sw_stat.mem_freed
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04003856 += (nic->num_entries * sizeof(struct msix_entry));
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04003857 return -ENOMEM;
3858 }
Joe Perches4f870322009-08-24 17:29:42 +00003859 nic->mac_control.stats_info->sw_stat.mem_allocated += size;
3860 memset(nic->s2io_entries, 0, size);
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04003861
Sreenivasa Honnurac731ab2008-05-12 13:41:32 -04003862 nic->entries[0].entry = 0;
3863 nic->s2io_entries[0].entry = 0;
3864 nic->s2io_entries[0].in_use = MSIX_FLG;
3865 nic->s2io_entries[0].type = MSIX_ALARM_TYPE;
3866 nic->s2io_entries[0].arg = &nic->mac_control.fifos;
3867
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04003868 for (i = 1; i < nic->num_entries; i++) {
3869 nic->entries[i].entry = ((i - 1) * 8) + 1;
3870 nic->s2io_entries[i].entry = ((i - 1) * 8) + 1;
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04003871 nic->s2io_entries[i].arg = NULL;
3872 nic->s2io_entries[i].in_use = 0;
3873 }
3874
Sivakumar Subramani8a4bdba2007-09-18 18:14:20 -04003875 rx_mat = readq(&bar0->rx_mat);
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04003876 for (j = 0; j < nic->config.rx_ring_num; j++) {
Sivakumar Subramani8a4bdba2007-09-18 18:14:20 -04003877 rx_mat |= RX_MAT_SET(j, msix_indx);
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04003878 nic->s2io_entries[j+1].arg = &nic->mac_control.rings[j];
3879 nic->s2io_entries[j+1].type = MSIX_RING_TYPE;
3880 nic->s2io_entries[j+1].in_use = MSIX_FLG;
3881 msix_indx += 8;
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04003882 }
Sivakumar Subramani8a4bdba2007-09-18 18:14:20 -04003883 writeq(rx_mat, &bar0->rx_mat);
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04003884 readq(&bar0->rx_mat);
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04003885
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04003886 ret = pci_enable_msix(nic->pdev, nic->entries, nic->num_entries);
Ananda Rajuc92ca042006-04-21 19:18:03 -04003887 /* We fail init if error or we get less vectors than min required */
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04003888 if (ret) {
Breno Leitao073a2432009-02-03 15:15:15 -08003889 DBG_PRINT(ERR_DBG, "s2io: Enabling MSI-X failed\n");
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04003890 kfree(nic->entries);
Sivakumar Subramani8a4bdba2007-09-18 18:14:20 -04003891 nic->mac_control.stats_info->sw_stat.mem_freed
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04003892 += (nic->num_entries * sizeof(struct msix_entry));
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04003893 kfree(nic->s2io_entries);
Sivakumar Subramani8a4bdba2007-09-18 18:14:20 -04003894 nic->mac_control.stats_info->sw_stat.mem_freed
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04003895 += (nic->num_entries * sizeof(struct s2io_msix_entry));
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04003896 nic->entries = NULL;
3897 nic->s2io_entries = NULL;
3898 return -ENOMEM;
3899 }
3900
3901 /*
3902 * To enable MSI-X, MSI also needs to be enabled, due to a bug
3903 * in the herc NIC. (Temp change, needs to be removed later)
3904 */
3905 pci_read_config_word(nic->pdev, 0x42, &msi_control);
3906 msi_control |= 0x1; /* Enable MSI */
3907 pci_write_config_word(nic->pdev, 0x42, msi_control);
3908
3909 return 0;
3910}
3911
Sivakumar Subramani8abc4d52007-09-15 13:11:34 -07003912/* Handle software interrupt used during MSI(X) test */
Adrian Bunk33390a72007-12-11 23:23:06 +01003913static irqreturn_t s2io_test_intr(int irq, void *dev_id)
Sivakumar Subramani8abc4d52007-09-15 13:11:34 -07003914{
3915 struct s2io_nic *sp = dev_id;
3916
3917 sp->msi_detected = 1;
3918 wake_up(&sp->msi_wait);
3919
3920 return IRQ_HANDLED;
3921}
3922
3923/* Test interrupt path by forcing a a software IRQ */
Adrian Bunk33390a72007-12-11 23:23:06 +01003924static int s2io_test_msi(struct s2io_nic *sp)
Sivakumar Subramani8abc4d52007-09-15 13:11:34 -07003925{
3926 struct pci_dev *pdev = sp->pdev;
3927 struct XENA_dev_config __iomem *bar0 = sp->bar0;
3928 int err;
3929 u64 val64, saved64;
3930
3931 err = request_irq(sp->entries[1].vector, s2io_test_intr, 0,
3932 sp->name, sp);
3933 if (err) {
3934 DBG_PRINT(ERR_DBG, "%s: PCI %s: cannot assign irq %d\n",
3935 sp->dev->name, pci_name(pdev), pdev->irq);
3936 return err;
3937 }
3938
3939 init_waitqueue_head (&sp->msi_wait);
3940 sp->msi_detected = 0;
3941
3942 saved64 = val64 = readq(&bar0->scheduled_int_ctrl);
3943 val64 |= SCHED_INT_CTRL_ONE_SHOT;
3944 val64 |= SCHED_INT_CTRL_TIMER_EN;
3945 val64 |= SCHED_INT_CTRL_INT2MSI(1);
3946 writeq(val64, &bar0->scheduled_int_ctrl);
3947
3948 wait_event_timeout(sp->msi_wait, sp->msi_detected, HZ/10);
3949
3950 if (!sp->msi_detected) {
3951 /* MSI(X) test failed, go back to INTx mode */
Joe Perches24500222007-11-19 17:48:28 -08003952 DBG_PRINT(ERR_DBG, "%s: PCI %s: No interrupt was generated "
Sivakumar Subramani8abc4d52007-09-15 13:11:34 -07003953 "using MSI(X) during test\n", sp->dev->name,
3954 pci_name(pdev));
3955
3956 err = -EOPNOTSUPP;
3957 }
3958
3959 free_irq(sp->entries[1].vector, sp);
3960
3961 writeq(saved64, &bar0->scheduled_int_ctrl);
3962
3963 return err;
3964}
Sreenivasa Honnur18b2b7b2007-11-14 01:41:06 -08003965
3966static void remove_msix_isr(struct s2io_nic *sp)
3967{
3968 int i;
3969 u16 msi_control;
3970
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04003971 for (i = 0; i < sp->num_entries; i++) {
Sreenivasa Honnur18b2b7b2007-11-14 01:41:06 -08003972 if (sp->s2io_entries[i].in_use ==
3973 MSIX_REGISTERED_SUCCESS) {
3974 int vector = sp->entries[i].vector;
3975 void *arg = sp->s2io_entries[i].arg;
3976 free_irq(vector, arg);
3977 }
3978 }
3979
3980 kfree(sp->entries);
3981 kfree(sp->s2io_entries);
3982 sp->entries = NULL;
3983 sp->s2io_entries = NULL;
3984
3985 pci_read_config_word(sp->pdev, 0x42, &msi_control);
3986 msi_control &= 0xFFFE; /* Disable MSI */
3987 pci_write_config_word(sp->pdev, 0x42, msi_control);
3988
3989 pci_disable_msix(sp->pdev);
3990}
3991
3992static void remove_inta_isr(struct s2io_nic *sp)
3993{
3994 struct net_device *dev = sp->dev;
3995
3996 free_irq(sp->pdev->irq, dev);
3997}
3998
Linus Torvalds1da177e2005-04-16 15:20:36 -07003999/* ********************************************************* *
4000 * Functions defined below concern the OS part of the driver *
4001 * ********************************************************* */
4002
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07004003/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07004004 * s2io_open - open entry point of the driver
4005 * @dev : pointer to the device structure.
4006 * Description:
4007 * This function is the open entry point of the driver. It mainly calls a
4008 * function to allocate Rx buffers and inserts them into the buffer
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07004009 * descriptors and then enables the Rx part of the NIC.
Linus Torvalds1da177e2005-04-16 15:20:36 -07004010 * Return value:
4011 * 0 on success and an appropriate (-)ve integer as defined in errno.h
4012 * file on failure.
4013 */
4014
Adrian Bunkac1f60d2005-11-06 01:46:47 +01004015static int s2io_open(struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004016{
Wang Chen4cf16532008-11-12 23:38:14 -08004017 struct s2io_nic *sp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004018 int err = 0;
4019
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07004020 /*
4021 * Make sure you have link off by default every time
Linus Torvalds1da177e2005-04-16 15:20:36 -07004022 * Nic is initialized
4023 */
4024 netif_carrier_off(dev);
raghavendra.koushik@neterion.com0b1f7eb2005-08-03 12:39:56 -07004025 sp->last_link_state = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004026
4027 /* Initialize H/W and enable interrupts */
Ananda Rajuc92ca042006-04-21 19:18:03 -04004028 err = s2io_card_up(sp);
4029 if (err) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004030 DBG_PRINT(ERR_DBG, "%s: H/W initialization failed\n",
4031 dev->name);
Ananda Rajue6a8fee2006-07-06 23:58:23 -07004032 goto hw_init_failed;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004033 }
4034
Sivakumar Subramani2fd37682007-09-14 07:39:19 -04004035 if (do_s2io_prog_unicast(dev, dev->dev_addr) == FAILURE) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004036 DBG_PRINT(ERR_DBG, "Set Mac Address Failed\n");
Ananda Rajue6a8fee2006-07-06 23:58:23 -07004037 s2io_card_down(sp);
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07004038 err = -ENODEV;
Ananda Rajue6a8fee2006-07-06 23:58:23 -07004039 goto hw_init_failed;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004040 }
Sreenivasa Honnur3a3d5752008-02-20 16:44:07 -05004041 s2io_start_all_tx_queue(sp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004042 return 0;
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07004043
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07004044hw_init_failed:
Sivakumar Subramanieaae7f72007-09-15 14:14:22 -07004045 if (sp->config.intr_type == MSI_X) {
Sreenivasa Honnur491976b2007-05-10 04:22:25 -04004046 if (sp->entries) {
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04004047 kfree(sp->entries);
Sivakumar Subramani8a4bdba2007-09-18 18:14:20 -04004048 sp->mac_control.stats_info->sw_stat.mem_freed
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04004049 += (sp->num_entries * sizeof(struct msix_entry));
Sreenivasa Honnur491976b2007-05-10 04:22:25 -04004050 }
4051 if (sp->s2io_entries) {
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04004052 kfree(sp->s2io_entries);
Sivakumar Subramani8a4bdba2007-09-18 18:14:20 -04004053 sp->mac_control.stats_info->sw_stat.mem_freed
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04004054 += (sp->num_entries * sizeof(struct s2io_msix_entry));
Sreenivasa Honnur491976b2007-05-10 04:22:25 -04004055 }
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04004056 }
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07004057 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004058}
4059
4060/**
4061 * s2io_close -close entry point of the driver
4062 * @dev : device pointer.
4063 * Description:
4064 * This is the stop entry point of the driver. It needs to undo exactly
4065 * whatever was done by the open entry point,thus it's usually referred to
4066 * as the close function.Among other things this function mainly stops the
4067 * Rx side of the NIC and frees all the Rx buffers in the Rx rings.
4068 * Return value:
4069 * 0 on success and an appropriate (-)ve integer as defined in errno.h
4070 * file on failure.
4071 */
4072
Adrian Bunkac1f60d2005-11-06 01:46:47 +01004073static int s2io_close(struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004074{
Wang Chen4cf16532008-11-12 23:38:14 -08004075 struct s2io_nic *sp = netdev_priv(dev);
Sreenivasa Honnurfaa4f792008-01-24 01:45:43 -08004076 struct config_param *config = &sp->config;
4077 u64 tmp64;
4078 int offset;
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04004079
Sreenivasa Honnur9f74ffd2007-11-30 01:46:08 -05004080 /* Return if the device is already closed *
4081 * Can happen when s2io_card_up failed in change_mtu *
4082 */
4083 if (!is_s2io_card_up(sp))
4084 return 0;
4085
Sreenivasa Honnur3a3d5752008-02-20 16:44:07 -05004086 s2io_stop_all_tx_queue(sp);
Sreenivasa Honnurfaa4f792008-01-24 01:45:43 -08004087 /* delete all populated mac entries */
4088 for (offset = 1; offset < config->max_mc_addr; offset++) {
4089 tmp64 = do_s2io_read_unicast_mc(sp, offset);
4090 if (tmp64 != S2IO_DISABLE_MAC_ENTRY)
4091 do_s2io_delete_unicast_mc(sp, tmp64);
4092 }
4093
Ananda Rajue6a8fee2006-07-06 23:58:23 -07004094 s2io_card_down(sp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004095
Linus Torvalds1da177e2005-04-16 15:20:36 -07004096 return 0;
4097}
4098
4099/**
4100 * s2io_xmit - Tx entry point of te driver
4101 * @skb : the socket buffer containing the Tx data.
4102 * @dev : device pointer.
4103 * Description :
4104 * This function is the Tx entry point of the driver. S2IO NIC supports
4105 * certain protocol assist features on Tx side, namely CSO, S/G, LSO.
4106 * NOTE: when device cant queue the pkt,just the trans_start variable will
4107 * not be upadted.
4108 * Return value:
4109 * 0 on success & 1 on failure.
4110 */
4111
Adrian Bunkac1f60d2005-11-06 01:46:47 +01004112static int s2io_xmit(struct sk_buff *skb, struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004113{
Wang Chen4cf16532008-11-12 23:38:14 -08004114 struct s2io_nic *sp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004115 u16 frg_cnt, frg_len, i, queue, queue_len, put_off, get_off;
4116 register u64 val64;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05004117 struct TxD *txdp;
4118 struct TxFIFO_element __iomem *tx_fifo;
Surjit Reang2fda0962008-01-24 02:08:59 -08004119 unsigned long flags = 0;
raghavendra.koushik@neterion.combe3a6b02005-08-03 12:35:55 -07004120 u16 vlan_tag = 0;
Surjit Reang2fda0962008-01-24 02:08:59 -08004121 struct fifo_info *fifo = NULL;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05004122 struct mac_info *mac_control;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004123 struct config_param *config;
Sreenivasa Honnur6cfc4822008-02-20 17:07:51 -05004124 int do_spin_lock = 1;
Ananda Raju75c30b12006-07-24 19:55:09 -04004125 int offload_type;
Sreenivasa Honnur6cfc4822008-02-20 17:07:51 -05004126 int enable_per_list_interrupt = 0;
Veena Parat491abf22007-07-23 02:37:14 -04004127 struct swStat *stats = &sp->mac_control.stats_info->sw_stat;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004128
4129 mac_control = &sp->mac_control;
4130 config = &sp->config;
4131
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07004132 DBG_PRINT(TX_DBG, "%s: In Neterion Tx routine\n", dev->name);
Sreenivasa Honnur491976b2007-05-10 04:22:25 -04004133
4134 if (unlikely(skb->len <= 0)) {
4135 DBG_PRINT(TX_DBG, "%s:Buffer has no data..\n", dev->name);
4136 dev_kfree_skb_any(skb);
Patrick McHardy6ed10652009-06-23 06:03:08 +00004137 return NETDEV_TX_OK;
Surjit Reang2fda0962008-01-24 02:08:59 -08004138 }
Sreenivasa Honnur491976b2007-05-10 04:22:25 -04004139
Sivakumar Subramani92b84432007-09-06 06:51:14 -04004140 if (!is_s2io_card_up(sp)) {
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07004141 DBG_PRINT(TX_DBG, "%s: Card going down for reset\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -07004142 dev->name);
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07004143 dev_kfree_skb(skb);
Patrick McHardy6ed10652009-06-23 06:03:08 +00004144 return NETDEV_TX_OK;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004145 }
4146
4147 queue = 0;
Sreenivasa Honnur3a3d5752008-02-20 16:44:07 -05004148 if (sp->vlgrp && vlan_tx_tag_present(skb))
raghavendra.koushik@neterion.combe3a6b02005-08-03 12:35:55 -07004149 vlan_tag = vlan_tx_tag_get(skb);
Sreenivasa Honnur6cfc4822008-02-20 17:07:51 -05004150 if (sp->config.tx_steering_type == TX_DEFAULT_STEERING) {
4151 if (skb->protocol == htons(ETH_P_IP)) {
4152 struct iphdr *ip;
4153 struct tcphdr *th;
4154 ip = ip_hdr(skb);
Sreenivasa Honnur3a3d5752008-02-20 16:44:07 -05004155
Sreenivasa Honnur6cfc4822008-02-20 17:07:51 -05004156 if ((ip->frag_off & htons(IP_OFFSET|IP_MF)) == 0) {
4157 th = (struct tcphdr *)(((unsigned char *)ip) +
4158 ip->ihl*4);
raghavendra.koushik@neterion.combe3a6b02005-08-03 12:35:55 -07004159
Sreenivasa Honnur6cfc4822008-02-20 17:07:51 -05004160 if (ip->protocol == IPPROTO_TCP) {
4161 queue_len = sp->total_tcp_fifos;
4162 queue = (ntohs(th->source) +
4163 ntohs(th->dest)) &
4164 sp->fifo_selector[queue_len - 1];
4165 if (queue >= queue_len)
4166 queue = queue_len - 1;
4167 } else if (ip->protocol == IPPROTO_UDP) {
4168 queue_len = sp->total_udp_fifos;
4169 queue = (ntohs(th->source) +
4170 ntohs(th->dest)) &
4171 sp->fifo_selector[queue_len - 1];
4172 if (queue >= queue_len)
4173 queue = queue_len - 1;
4174 queue += sp->udp_fifo_idx;
4175 if (skb->len > 1024)
4176 enable_per_list_interrupt = 1;
4177 do_spin_lock = 0;
4178 }
4179 }
4180 }
4181 } else if (sp->config.tx_steering_type == TX_PRIORITY_STEERING)
4182 /* get fifo number based on skb->priority value */
4183 queue = config->fifo_mapping
4184 [skb->priority & (MAX_TX_FIFOS - 1)];
Surjit Reang2fda0962008-01-24 02:08:59 -08004185 fifo = &mac_control->fifos[queue];
Sreenivasa Honnur6cfc4822008-02-20 17:07:51 -05004186
4187 if (do_spin_lock)
4188 spin_lock_irqsave(&fifo->tx_lock, flags);
4189 else {
4190 if (unlikely(!spin_trylock_irqsave(&fifo->tx_lock, flags)))
4191 return NETDEV_TX_LOCKED;
4192 }
4193
Sreenivasa Honnur3a3d5752008-02-20 16:44:07 -05004194 if (sp->config.multiq) {
4195 if (__netif_subqueue_stopped(dev, fifo->fifo_no)) {
4196 spin_unlock_irqrestore(&fifo->tx_lock, flags);
4197 return NETDEV_TX_BUSY;
4198 }
David S. Millerb19fa1f2008-07-08 23:14:24 -07004199 } else if (unlikely(fifo->queue_state == FIFO_QUEUE_STOP)) {
Sreenivasa Honnur3a3d5752008-02-20 16:44:07 -05004200 if (netif_queue_stopped(dev)) {
4201 spin_unlock_irqrestore(&fifo->tx_lock, flags);
4202 return NETDEV_TX_BUSY;
4203 }
4204 }
4205
Surjit Reang2fda0962008-01-24 02:08:59 -08004206 put_off = (u16) fifo->tx_curr_put_info.offset;
4207 get_off = (u16) fifo->tx_curr_get_info.offset;
4208 txdp = (struct TxD *) fifo->list_info[put_off].list_virt_addr;
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07004209
Surjit Reang2fda0962008-01-24 02:08:59 -08004210 queue_len = fifo->tx_curr_put_info.fifo_len + 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004211 /* Avoid "put" pointer going beyond "get" pointer */
Ananda Raju863c11a2006-04-21 19:03:13 -04004212 if (txdp->Host_Control ||
4213 ((put_off+1) == queue_len ? 0 : (put_off+1)) == get_off) {
ravinandan.arakali@neterion.com776bd202005-09-06 21:36:56 -07004214 DBG_PRINT(TX_DBG, "Error in xmit, No free TXDs.\n");
Sreenivasa Honnur3a3d5752008-02-20 16:44:07 -05004215 s2io_stop_tx_queue(sp, fifo->fifo_no);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004216 dev_kfree_skb(skb);
Surjit Reang2fda0962008-01-24 02:08:59 -08004217 spin_unlock_irqrestore(&fifo->tx_lock, flags);
Patrick McHardy6ed10652009-06-23 06:03:08 +00004218 return NETDEV_TX_OK;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004219 }
raghavendra.koushik@neterion.com0b1f7eb2005-08-03 12:39:56 -07004220
Ananda Raju75c30b12006-07-24 19:55:09 -04004221 offload_type = s2io_offload_type(skb);
Ananda Raju75c30b12006-07-24 19:55:09 -04004222 if (offload_type & (SKB_GSO_TCPV4 | SKB_GSO_TCPV6)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004223 txdp->Control_1 |= TXD_TCP_LSO_EN;
Ananda Raju75c30b12006-07-24 19:55:09 -04004224 txdp->Control_1 |= TXD_TCP_LSO_MSS(s2io_tcp_mss(skb));
Linus Torvalds1da177e2005-04-16 15:20:36 -07004225 }
Patrick McHardy84fa7932006-08-29 16:44:56 -07004226 if (skb->ip_summed == CHECKSUM_PARTIAL) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004227 txdp->Control_2 |=
4228 (TXD_TX_CKO_IPV4_EN | TXD_TX_CKO_TCP_EN |
4229 TXD_TX_CKO_UDP_EN);
4230 }
Ananda Rajufed5ecc2005-11-14 15:25:08 -05004231 txdp->Control_1 |= TXD_GATHER_CODE_FIRST;
4232 txdp->Control_1 |= TXD_LIST_OWN_XENA;
Surjit Reang2fda0962008-01-24 02:08:59 -08004233 txdp->Control_2 |= TXD_INT_NUMBER(fifo->fifo_no);
Sreenivasa Honnur6cfc4822008-02-20 17:07:51 -05004234 if (enable_per_list_interrupt)
4235 if (put_off & (queue_len >> 5))
4236 txdp->Control_2 |= TXD_INT_TYPE_PER_LIST;
Sreenivasa Honnur3a3d5752008-02-20 16:44:07 -05004237 if (vlan_tag) {
raghavendra.koushik@neterion.combe3a6b02005-08-03 12:35:55 -07004238 txdp->Control_2 |= TXD_VLAN_ENABLE;
4239 txdp->Control_2 |= TXD_VLAN_TAG(vlan_tag);
4240 }
4241
Ananda Rajufed5ecc2005-11-14 15:25:08 -05004242 frg_len = skb->len - skb->data_len;
Ananda Raju75c30b12006-07-24 19:55:09 -04004243 if (offload_type == SKB_GSO_UDP) {
Ananda Rajufed5ecc2005-11-14 15:25:08 -05004244 int ufo_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004245
Ananda Raju75c30b12006-07-24 19:55:09 -04004246 ufo_size = s2io_udp_mss(skb);
Ananda Rajufed5ecc2005-11-14 15:25:08 -05004247 ufo_size &= ~7;
4248 txdp->Control_1 |= TXD_UFO_EN;
4249 txdp->Control_1 |= TXD_UFO_MSS(ufo_size);
4250 txdp->Control_1 |= TXD_BUFFER0_SIZE(8);
4251#ifdef __BIG_ENDIAN
Al Viro3459feb2008-03-16 22:23:14 +00004252 /* both variants do cpu_to_be64(be32_to_cpu(...)) */
Surjit Reang2fda0962008-01-24 02:08:59 -08004253 fifo->ufo_in_band_v[put_off] =
Al Viro3459feb2008-03-16 22:23:14 +00004254 (__force u64)skb_shinfo(skb)->ip6_frag_id;
Ananda Rajufed5ecc2005-11-14 15:25:08 -05004255#else
Surjit Reang2fda0962008-01-24 02:08:59 -08004256 fifo->ufo_in_band_v[put_off] =
Al Viro3459feb2008-03-16 22:23:14 +00004257 (__force u64)skb_shinfo(skb)->ip6_frag_id << 32;
Ananda Rajufed5ecc2005-11-14 15:25:08 -05004258#endif
Surjit Reang2fda0962008-01-24 02:08:59 -08004259 txdp->Host_Control = (unsigned long)fifo->ufo_in_band_v;
Ananda Rajufed5ecc2005-11-14 15:25:08 -05004260 txdp->Buffer_Pointer = pci_map_single(sp->pdev,
Surjit Reang2fda0962008-01-24 02:08:59 -08004261 fifo->ufo_in_band_v,
Ananda Rajufed5ecc2005-11-14 15:25:08 -05004262 sizeof(u64), PCI_DMA_TODEVICE);
FUJITA Tomonori8d8bb392008-07-25 19:44:49 -07004263 if (pci_dma_mapping_error(sp->pdev, txdp->Buffer_Pointer))
Veena Parat491abf22007-07-23 02:37:14 -04004264 goto pci_map_failed;
Ananda Rajufed5ecc2005-11-14 15:25:08 -05004265 txdp++;
Ananda Rajufed5ecc2005-11-14 15:25:08 -05004266 }
4267
4268 txdp->Buffer_Pointer = pci_map_single
4269 (sp->pdev, skb->data, frg_len, PCI_DMA_TODEVICE);
FUJITA Tomonori8d8bb392008-07-25 19:44:49 -07004270 if (pci_dma_mapping_error(sp->pdev, txdp->Buffer_Pointer))
Veena Parat491abf22007-07-23 02:37:14 -04004271 goto pci_map_failed;
4272
Ananda Rajufed5ecc2005-11-14 15:25:08 -05004273 txdp->Host_Control = (unsigned long) skb;
4274 txdp->Control_1 |= TXD_BUFFER0_SIZE(frg_len);
Ananda Raju75c30b12006-07-24 19:55:09 -04004275 if (offload_type == SKB_GSO_UDP)
Ananda Rajufed5ecc2005-11-14 15:25:08 -05004276 txdp->Control_1 |= TXD_UFO_EN;
4277
4278 frg_cnt = skb_shinfo(skb)->nr_frags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004279 /* For fragmented SKB. */
4280 for (i = 0; i < frg_cnt; i++) {
4281 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
raghavendra.koushik@neterion.com0b1f7eb2005-08-03 12:39:56 -07004282 /* A '0' length fragment will be ignored */
4283 if (!frag->size)
4284 continue;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004285 txdp++;
4286 txdp->Buffer_Pointer = (u64) pci_map_page
4287 (sp->pdev, frag->page, frag->page_offset,
4288 frag->size, PCI_DMA_TODEVICE);
Ananda Rajuefd51b52006-01-19 14:11:54 -05004289 txdp->Control_1 = TXD_BUFFER0_SIZE(frag->size);
Ananda Raju75c30b12006-07-24 19:55:09 -04004290 if (offload_type == SKB_GSO_UDP)
Ananda Rajufed5ecc2005-11-14 15:25:08 -05004291 txdp->Control_1 |= TXD_UFO_EN;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004292 }
4293 txdp->Control_1 |= TXD_GATHER_CODE_LAST;
4294
Ananda Raju75c30b12006-07-24 19:55:09 -04004295 if (offload_type == SKB_GSO_UDP)
Ananda Rajufed5ecc2005-11-14 15:25:08 -05004296 frg_cnt++; /* as Txd0 was used for inband header */
4297
Linus Torvalds1da177e2005-04-16 15:20:36 -07004298 tx_fifo = mac_control->tx_FIFO_start[queue];
Surjit Reang2fda0962008-01-24 02:08:59 -08004299 val64 = fifo->list_info[put_off].list_phy_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004300 writeq(val64, &tx_fifo->TxDL_Pointer);
4301
4302 val64 = (TX_FIFO_LAST_TXD_NUM(frg_cnt) | TX_FIFO_FIRST_LIST |
4303 TX_FIFO_LAST_LIST);
Ananda Raju75c30b12006-07-24 19:55:09 -04004304 if (offload_type)
4305 val64 |= TX_FIFO_SPECIAL_FUNC;
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07004306
Linus Torvalds1da177e2005-04-16 15:20:36 -07004307 writeq(val64, &tx_fifo->List_Control);
4308
raghavendra.koushik@neterion.com303bcb42005-08-03 12:41:38 -07004309 mmiowb();
4310
Linus Torvalds1da177e2005-04-16 15:20:36 -07004311 put_off++;
Surjit Reang2fda0962008-01-24 02:08:59 -08004312 if (put_off == fifo->tx_curr_put_info.fifo_len + 1)
Ananda Raju863c11a2006-04-21 19:03:13 -04004313 put_off = 0;
Surjit Reang2fda0962008-01-24 02:08:59 -08004314 fifo->tx_curr_put_info.offset = put_off;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004315
4316 /* Avoid "put" pointer going beyond "get" pointer */
Ananda Raju863c11a2006-04-21 19:03:13 -04004317 if (((put_off+1) == queue_len ? 0 : (put_off+1)) == get_off) {
Ananda Rajubd1034f2006-04-21 19:20:22 -04004318 sp->mac_control.stats_info->sw_stat.fifo_full_cnt++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004319 DBG_PRINT(TX_DBG,
4320 "No free TxDs for xmit, Put: 0x%x Get:0x%x\n",
4321 put_off, get_off);
Sreenivasa Honnur3a3d5752008-02-20 16:44:07 -05004322 s2io_stop_tx_queue(sp, fifo->fifo_no);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004323 }
Sreenivasa Honnur491976b2007-05-10 04:22:25 -04004324 mac_control->stats_info->sw_stat.mem_allocated += skb->truesize;
Surjit Reang2fda0962008-01-24 02:08:59 -08004325 spin_unlock_irqrestore(&fifo->tx_lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004326
Sreenivasa Honnurf6f4bfa2008-03-25 15:11:56 -04004327 if (sp->config.intr_type == MSI_X)
4328 tx_intr_handler(fifo);
4329
Patrick McHardy6ed10652009-06-23 06:03:08 +00004330 return NETDEV_TX_OK;
Veena Parat491abf22007-07-23 02:37:14 -04004331pci_map_failed:
4332 stats->pci_map_fail_cnt++;
Sreenivasa Honnur3a3d5752008-02-20 16:44:07 -05004333 s2io_stop_tx_queue(sp, fifo->fifo_no);
Veena Parat491abf22007-07-23 02:37:14 -04004334 stats->mem_freed += skb->truesize;
4335 dev_kfree_skb(skb);
Surjit Reang2fda0962008-01-24 02:08:59 -08004336 spin_unlock_irqrestore(&fifo->tx_lock, flags);
Patrick McHardy6ed10652009-06-23 06:03:08 +00004337 return NETDEV_TX_OK;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004338}
4339
raghavendra.koushik@neterion.com25fff882005-08-03 12:34:11 -07004340static void
4341s2io_alarm_handle(unsigned long data)
4342{
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05004343 struct s2io_nic *sp = (struct s2io_nic *)data;
Sivakumar Subramani8116f3c2007-09-17 13:05:35 -07004344 struct net_device *dev = sp->dev;
raghavendra.koushik@neterion.com25fff882005-08-03 12:34:11 -07004345
Sivakumar Subramani8116f3c2007-09-17 13:05:35 -07004346 s2io_handle_errors(dev);
raghavendra.koushik@neterion.com25fff882005-08-03 12:34:11 -07004347 mod_timer(&sp->alarm_timer, jiffies + HZ / 2);
4348}
4349
David Howells7d12e782006-10-05 14:55:46 +01004350static irqreturn_t s2io_msix_ring_handle(int irq, void *dev_id)
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04004351{
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05004352 struct ring_info *ring = (struct ring_info *)dev_id;
4353 struct s2io_nic *sp = ring->nic;
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04004354 struct XENA_dev_config __iomem *bar0 = sp->bar0;
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04004355
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04004356 if (unlikely(!is_s2io_card_up(sp)))
Sivakumar Subramani92b84432007-09-06 06:51:14 -04004357 return IRQ_HANDLED;
Sivakumar Subramani92b84432007-09-06 06:51:14 -04004358
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04004359 if (sp->config.napi) {
Al Viro1a79d1c2008-06-02 10:59:02 +01004360 u8 __iomem *addr = NULL;
4361 u8 val8 = 0;
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04004362
Al Viro1a79d1c2008-06-02 10:59:02 +01004363 addr = (u8 __iomem *)&bar0->xmsi_mask_reg;
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04004364 addr += (7 - ring->ring_no);
4365 val8 = (ring->ring_no == 0) ? 0x7f : 0xff;
4366 writeb(val8, addr);
4367 val8 = readb(addr);
Ben Hutchings288379f2009-01-19 16:43:59 -08004368 napi_schedule(&ring->napi);
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04004369 } else {
4370 rx_intr_handler(ring, 0);
FUJITA Tomonori8d8bb392008-07-25 19:44:49 -07004371 s2io_chk_rx_buffers(sp, ring);
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04004372 }
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05004373
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04004374 return IRQ_HANDLED;
4375}
4376
David Howells7d12e782006-10-05 14:55:46 +01004377static irqreturn_t s2io_msix_fifo_handle(int irq, void *dev_id)
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04004378{
Sreenivasa Honnurac731ab2008-05-12 13:41:32 -04004379 int i;
4380 struct fifo_info *fifos = (struct fifo_info *)dev_id;
4381 struct s2io_nic *sp = fifos->nic;
4382 struct XENA_dev_config __iomem *bar0 = sp->bar0;
4383 struct config_param *config = &sp->config;
4384 u64 reason;
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04004385
Sreenivasa Honnurac731ab2008-05-12 13:41:32 -04004386 if (unlikely(!is_s2io_card_up(sp)))
4387 return IRQ_NONE;
4388
4389 reason = readq(&bar0->general_int_status);
4390 if (unlikely(reason == S2IO_MINUS_ONE))
4391 /* Nothing much can be done. Get out */
Sivakumar Subramani92b84432007-09-06 06:51:14 -04004392 return IRQ_HANDLED;
Sivakumar Subramani92b84432007-09-06 06:51:14 -04004393
Sreenivasa Honnur01e16fa2008-07-09 23:49:21 -04004394 if (reason & (GEN_INTR_TXPIC | GEN_INTR_TXTRAFFIC)) {
4395 writeq(S2IO_MINUS_ONE, &bar0->general_int_mask);
Sreenivasa Honnurac731ab2008-05-12 13:41:32 -04004396
Sreenivasa Honnur01e16fa2008-07-09 23:49:21 -04004397 if (reason & GEN_INTR_TXPIC)
4398 s2io_txpic_intr_handle(sp);
Sreenivasa Honnurac731ab2008-05-12 13:41:32 -04004399
Sreenivasa Honnur01e16fa2008-07-09 23:49:21 -04004400 if (reason & GEN_INTR_TXTRAFFIC)
4401 writeq(S2IO_MINUS_ONE, &bar0->tx_traffic_int);
Sreenivasa Honnurac731ab2008-05-12 13:41:32 -04004402
Sreenivasa Honnur01e16fa2008-07-09 23:49:21 -04004403 for (i = 0; i < config->tx_fifo_num; i++)
4404 tx_intr_handler(&fifos[i]);
Sreenivasa Honnurac731ab2008-05-12 13:41:32 -04004405
Sreenivasa Honnur01e16fa2008-07-09 23:49:21 -04004406 writeq(sp->general_int_mask, &bar0->general_int_mask);
4407 readl(&bar0->general_int_status);
4408 return IRQ_HANDLED;
4409 }
4410 /* The interrupt was not raised by us */
4411 return IRQ_NONE;
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04004412}
Sreenivasa Honnurac731ab2008-05-12 13:41:32 -04004413
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05004414static void s2io_txpic_intr_handle(struct s2io_nic *sp)
raghavendra.koushik@neterion.coma371a072005-08-03 12:38:59 -07004415{
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05004416 struct XENA_dev_config __iomem *bar0 = sp->bar0;
raghavendra.koushik@neterion.coma371a072005-08-03 12:38:59 -07004417 u64 val64;
4418
4419 val64 = readq(&bar0->pic_int_status);
4420 if (val64 & PIC_INT_GPIO) {
4421 val64 = readq(&bar0->gpio_int_reg);
4422 if ((val64 & GPIO_INT_REG_LINK_DOWN) &&
4423 (val64 & GPIO_INT_REG_LINK_UP)) {
Ananda Rajuc92ca042006-04-21 19:18:03 -04004424 /*
4425 * This is unstable state so clear both up/down
4426 * interrupt and adapter to re-evaluate the link state.
4427 */
raghavendra.koushik@neterion.coma371a072005-08-03 12:38:59 -07004428 val64 |= GPIO_INT_REG_LINK_DOWN;
4429 val64 |= GPIO_INT_REG_LINK_UP;
4430 writeq(val64, &bar0->gpio_int_reg);
Ananda Rajuc92ca042006-04-21 19:18:03 -04004431 val64 = readq(&bar0->gpio_int_mask);
4432 val64 &= ~(GPIO_INT_MASK_LINK_UP |
4433 GPIO_INT_MASK_LINK_DOWN);
4434 writeq(val64, &bar0->gpio_int_mask);
raghavendra.koushik@neterion.coma371a072005-08-03 12:38:59 -07004435 }
Ananda Rajuc92ca042006-04-21 19:18:03 -04004436 else if (val64 & GPIO_INT_REG_LINK_UP) {
4437 val64 = readq(&bar0->adapter_status);
Ananda Rajuc92ca042006-04-21 19:18:03 -04004438 /* Enable Adapter */
Sivakumar Subramani19a60522007-01-31 13:30:49 -05004439 val64 = readq(&bar0->adapter_control);
4440 val64 |= ADAPTER_CNTL_EN;
4441 writeq(val64, &bar0->adapter_control);
4442 val64 |= ADAPTER_LED_ON;
4443 writeq(val64, &bar0->adapter_control);
4444 if (!sp->device_enabled_once)
4445 sp->device_enabled_once = 1;
raghavendra.koushik@neterion.coma371a072005-08-03 12:38:59 -07004446
Sivakumar Subramani19a60522007-01-31 13:30:49 -05004447 s2io_link(sp, LINK_UP);
4448 /*
4449 * unmask link down interrupt and mask link-up
4450 * intr
4451 */
4452 val64 = readq(&bar0->gpio_int_mask);
4453 val64 &= ~GPIO_INT_MASK_LINK_DOWN;
4454 val64 |= GPIO_INT_MASK_LINK_UP;
4455 writeq(val64, &bar0->gpio_int_mask);
Ananda Rajuc92ca042006-04-21 19:18:03 -04004456
Ananda Rajuc92ca042006-04-21 19:18:03 -04004457 }else if (val64 & GPIO_INT_REG_LINK_DOWN) {
4458 val64 = readq(&bar0->adapter_status);
Sivakumar Subramani19a60522007-01-31 13:30:49 -05004459 s2io_link(sp, LINK_DOWN);
4460 /* Link is down so unmaks link up interrupt */
4461 val64 = readq(&bar0->gpio_int_mask);
4462 val64 &= ~GPIO_INT_MASK_LINK_UP;
4463 val64 |= GPIO_INT_MASK_LINK_DOWN;
4464 writeq(val64, &bar0->gpio_int_mask);
Sivakumar Subramaniac1f90d2007-02-24 02:01:31 -05004465
4466 /* turn off LED */
4467 val64 = readq(&bar0->adapter_control);
4468 val64 = val64 &(~ADAPTER_LED_ON);
4469 writeq(val64, &bar0->adapter_control);
raghavendra.koushik@neterion.coma371a072005-08-03 12:38:59 -07004470 }
4471 }
Ananda Rajuc92ca042006-04-21 19:18:03 -04004472 val64 = readq(&bar0->gpio_int_mask);
raghavendra.koushik@neterion.coma371a072005-08-03 12:38:59 -07004473}
4474
Linus Torvalds1da177e2005-04-16 15:20:36 -07004475/**
Sivakumar Subramani8116f3c2007-09-17 13:05:35 -07004476 * do_s2io_chk_alarm_bit - Check for alarm and incrment the counter
4477 * @value: alarm bits
4478 * @addr: address value
4479 * @cnt: counter variable
4480 * Description: Check for alarm and increment the counter
4481 * Return Value:
4482 * 1 - if alarm bit set
4483 * 0 - if alarm bit is not set
4484 */
Stephen Hemminger43b7c452007-10-05 12:39:21 -07004485static int do_s2io_chk_alarm_bit(u64 value, void __iomem * addr,
Sivakumar Subramani8116f3c2007-09-17 13:05:35 -07004486 unsigned long long *cnt)
4487{
4488 u64 val64;
4489 val64 = readq(addr);
4490 if ( val64 & value ) {
4491 writeq(val64, addr);
4492 (*cnt)++;
4493 return 1;
4494 }
4495 return 0;
4496
4497}
4498
4499/**
4500 * s2io_handle_errors - Xframe error indication handler
4501 * @nic: device private variable
4502 * Description: Handle alarms such as loss of link, single or
4503 * double ECC errors, critical and serious errors.
4504 * Return Value:
4505 * NONE
4506 */
4507static void s2io_handle_errors(void * dev_id)
4508{
4509 struct net_device *dev = (struct net_device *) dev_id;
Wang Chen4cf16532008-11-12 23:38:14 -08004510 struct s2io_nic *sp = netdev_priv(dev);
Sivakumar Subramani8116f3c2007-09-17 13:05:35 -07004511 struct XENA_dev_config __iomem *bar0 = sp->bar0;
4512 u64 temp64 = 0,val64=0;
4513 int i = 0;
4514
4515 struct swStat *sw_stat = &sp->mac_control.stats_info->sw_stat;
4516 struct xpakStat *stats = &sp->mac_control.stats_info->xpak_stat;
4517
Sivakumar Subramani92b84432007-09-06 06:51:14 -04004518 if (!is_s2io_card_up(sp))
Sivakumar Subramani8116f3c2007-09-17 13:05:35 -07004519 return;
4520
4521 if (pci_channel_offline(sp->pdev))
4522 return;
4523
4524 memset(&sw_stat->ring_full_cnt, 0,
4525 sizeof(sw_stat->ring_full_cnt));
4526
4527 /* Handling the XPAK counters update */
4528 if(stats->xpak_timer_count < 72000) {
4529 /* waiting for an hour */
4530 stats->xpak_timer_count++;
4531 } else {
4532 s2io_updt_xpak_counter(dev);
4533 /* reset the count to zero */
4534 stats->xpak_timer_count = 0;
4535 }
4536
4537 /* Handling link status change error Intr */
4538 if (s2io_link_fault_indication(sp) == MAC_RMAC_ERR_TIMER) {
4539 val64 = readq(&bar0->mac_rmac_err_reg);
4540 writeq(val64, &bar0->mac_rmac_err_reg);
4541 if (val64 & RMAC_LINK_STATE_CHANGE_INT)
4542 schedule_work(&sp->set_link_task);
4543 }
4544
4545 /* In case of a serious error, the device will be Reset. */
4546 if (do_s2io_chk_alarm_bit(SERR_SOURCE_ANY, &bar0->serr_source,
4547 &sw_stat->serious_err_cnt))
4548 goto reset;
4549
4550 /* Check for data parity error */
4551 if (do_s2io_chk_alarm_bit(GPIO_INT_REG_DP_ERR_INT, &bar0->gpio_int_reg,
4552 &sw_stat->parity_err_cnt))
4553 goto reset;
4554
4555 /* Check for ring full counter */
4556 if (sp->device_type == XFRAME_II_DEVICE) {
4557 val64 = readq(&bar0->ring_bump_counter1);
4558 for (i=0; i<4; i++) {
4559 temp64 = ( val64 & vBIT(0xFFFF,(i*16),16));
4560 temp64 >>= 64 - ((i+1)*16);
4561 sw_stat->ring_full_cnt[i] += temp64;
4562 }
4563
4564 val64 = readq(&bar0->ring_bump_counter2);
4565 for (i=0; i<4; i++) {
4566 temp64 = ( val64 & vBIT(0xFFFF,(i*16),16));
4567 temp64 >>= 64 - ((i+1)*16);
4568 sw_stat->ring_full_cnt[i+4] += temp64;
4569 }
4570 }
4571
4572 val64 = readq(&bar0->txdma_int_status);
4573 /*check for pfc_err*/
4574 if (val64 & TXDMA_PFC_INT) {
4575 if (do_s2io_chk_alarm_bit(PFC_ECC_DB_ERR | PFC_SM_ERR_ALARM|
4576 PFC_MISC_0_ERR | PFC_MISC_1_ERR|
4577 PFC_PCIX_ERR, &bar0->pfc_err_reg,
4578 &sw_stat->pfc_err_cnt))
4579 goto reset;
4580 do_s2io_chk_alarm_bit(PFC_ECC_SG_ERR, &bar0->pfc_err_reg,
4581 &sw_stat->pfc_err_cnt);
4582 }
4583
4584 /*check for tda_err*/
4585 if (val64 & TXDMA_TDA_INT) {
4586 if(do_s2io_chk_alarm_bit(TDA_Fn_ECC_DB_ERR | TDA_SM0_ERR_ALARM |
4587 TDA_SM1_ERR_ALARM, &bar0->tda_err_reg,
4588 &sw_stat->tda_err_cnt))
4589 goto reset;
4590 do_s2io_chk_alarm_bit(TDA_Fn_ECC_SG_ERR | TDA_PCIX_ERR,
4591 &bar0->tda_err_reg, &sw_stat->tda_err_cnt);
4592 }
4593 /*check for pcc_err*/
4594 if (val64 & TXDMA_PCC_INT) {
4595 if (do_s2io_chk_alarm_bit(PCC_SM_ERR_ALARM | PCC_WR_ERR_ALARM
4596 | PCC_N_SERR | PCC_6_COF_OV_ERR
4597 | PCC_7_COF_OV_ERR | PCC_6_LSO_OV_ERR
4598 | PCC_7_LSO_OV_ERR | PCC_FB_ECC_DB_ERR
4599 | PCC_TXB_ECC_DB_ERR, &bar0->pcc_err_reg,
4600 &sw_stat->pcc_err_cnt))
4601 goto reset;
4602 do_s2io_chk_alarm_bit(PCC_FB_ECC_SG_ERR | PCC_TXB_ECC_SG_ERR,
4603 &bar0->pcc_err_reg, &sw_stat->pcc_err_cnt);
4604 }
4605
4606 /*check for tti_err*/
4607 if (val64 & TXDMA_TTI_INT) {
4608 if (do_s2io_chk_alarm_bit(TTI_SM_ERR_ALARM, &bar0->tti_err_reg,
4609 &sw_stat->tti_err_cnt))
4610 goto reset;
4611 do_s2io_chk_alarm_bit(TTI_ECC_SG_ERR | TTI_ECC_DB_ERR,
4612 &bar0->tti_err_reg, &sw_stat->tti_err_cnt);
4613 }
4614
4615 /*check for lso_err*/
4616 if (val64 & TXDMA_LSO_INT) {
4617 if (do_s2io_chk_alarm_bit(LSO6_ABORT | LSO7_ABORT
4618 | LSO6_SM_ERR_ALARM | LSO7_SM_ERR_ALARM,
4619 &bar0->lso_err_reg, &sw_stat->lso_err_cnt))
4620 goto reset;
4621 do_s2io_chk_alarm_bit(LSO6_SEND_OFLOW | LSO7_SEND_OFLOW,
4622 &bar0->lso_err_reg, &sw_stat->lso_err_cnt);
4623 }
4624
4625 /*check for tpa_err*/
4626 if (val64 & TXDMA_TPA_INT) {
4627 if (do_s2io_chk_alarm_bit(TPA_SM_ERR_ALARM, &bar0->tpa_err_reg,
4628 &sw_stat->tpa_err_cnt))
4629 goto reset;
4630 do_s2io_chk_alarm_bit(TPA_TX_FRM_DROP, &bar0->tpa_err_reg,
4631 &sw_stat->tpa_err_cnt);
4632 }
4633
4634 /*check for sm_err*/
4635 if (val64 & TXDMA_SM_INT) {
4636 if (do_s2io_chk_alarm_bit(SM_SM_ERR_ALARM, &bar0->sm_err_reg,
4637 &sw_stat->sm_err_cnt))
4638 goto reset;
4639 }
4640
4641 val64 = readq(&bar0->mac_int_status);
4642 if (val64 & MAC_INT_STATUS_TMAC_INT) {
4643 if (do_s2io_chk_alarm_bit(TMAC_TX_BUF_OVRN | TMAC_TX_SM_ERR,
4644 &bar0->mac_tmac_err_reg,
4645 &sw_stat->mac_tmac_err_cnt))
4646 goto reset;
4647 do_s2io_chk_alarm_bit(TMAC_ECC_SG_ERR | TMAC_ECC_DB_ERR
4648 | TMAC_DESC_ECC_SG_ERR | TMAC_DESC_ECC_DB_ERR,
4649 &bar0->mac_tmac_err_reg,
4650 &sw_stat->mac_tmac_err_cnt);
4651 }
4652
4653 val64 = readq(&bar0->xgxs_int_status);
4654 if (val64 & XGXS_INT_STATUS_TXGXS) {
4655 if (do_s2io_chk_alarm_bit(TXGXS_ESTORE_UFLOW | TXGXS_TX_SM_ERR,
4656 &bar0->xgxs_txgxs_err_reg,
4657 &sw_stat->xgxs_txgxs_err_cnt))
4658 goto reset;
4659 do_s2io_chk_alarm_bit(TXGXS_ECC_SG_ERR | TXGXS_ECC_DB_ERR,
4660 &bar0->xgxs_txgxs_err_reg,
4661 &sw_stat->xgxs_txgxs_err_cnt);
4662 }
4663
4664 val64 = readq(&bar0->rxdma_int_status);
4665 if (val64 & RXDMA_INT_RC_INT_M) {
4666 if (do_s2io_chk_alarm_bit(RC_PRCn_ECC_DB_ERR | RC_FTC_ECC_DB_ERR
4667 | RC_PRCn_SM_ERR_ALARM |RC_FTC_SM_ERR_ALARM,
4668 &bar0->rc_err_reg, &sw_stat->rc_err_cnt))
4669 goto reset;
4670 do_s2io_chk_alarm_bit(RC_PRCn_ECC_SG_ERR | RC_FTC_ECC_SG_ERR
4671 | RC_RDA_FAIL_WR_Rn, &bar0->rc_err_reg,
4672 &sw_stat->rc_err_cnt);
4673 if (do_s2io_chk_alarm_bit(PRC_PCI_AB_RD_Rn | PRC_PCI_AB_WR_Rn
4674 | PRC_PCI_AB_F_WR_Rn, &bar0->prc_pcix_err_reg,
4675 &sw_stat->prc_pcix_err_cnt))
4676 goto reset;
4677 do_s2io_chk_alarm_bit(PRC_PCI_DP_RD_Rn | PRC_PCI_DP_WR_Rn
4678 | PRC_PCI_DP_F_WR_Rn, &bar0->prc_pcix_err_reg,
4679 &sw_stat->prc_pcix_err_cnt);
4680 }
4681
4682 if (val64 & RXDMA_INT_RPA_INT_M) {
4683 if (do_s2io_chk_alarm_bit(RPA_SM_ERR_ALARM | RPA_CREDIT_ERR,
4684 &bar0->rpa_err_reg, &sw_stat->rpa_err_cnt))
4685 goto reset;
4686 do_s2io_chk_alarm_bit(RPA_ECC_SG_ERR | RPA_ECC_DB_ERR,
4687 &bar0->rpa_err_reg, &sw_stat->rpa_err_cnt);
4688 }
4689
4690 if (val64 & RXDMA_INT_RDA_INT_M) {
4691 if (do_s2io_chk_alarm_bit(RDA_RXDn_ECC_DB_ERR
4692 | RDA_FRM_ECC_DB_N_AERR | RDA_SM1_ERR_ALARM
4693 | RDA_SM0_ERR_ALARM | RDA_RXD_ECC_DB_SERR,
4694 &bar0->rda_err_reg, &sw_stat->rda_err_cnt))
4695 goto reset;
4696 do_s2io_chk_alarm_bit(RDA_RXDn_ECC_SG_ERR | RDA_FRM_ECC_SG_ERR
4697 | RDA_MISC_ERR | RDA_PCIX_ERR,
4698 &bar0->rda_err_reg, &sw_stat->rda_err_cnt);
4699 }
4700
4701 if (val64 & RXDMA_INT_RTI_INT_M) {
4702 if (do_s2io_chk_alarm_bit(RTI_SM_ERR_ALARM, &bar0->rti_err_reg,
4703 &sw_stat->rti_err_cnt))
4704 goto reset;
4705 do_s2io_chk_alarm_bit(RTI_ECC_SG_ERR | RTI_ECC_DB_ERR,
4706 &bar0->rti_err_reg, &sw_stat->rti_err_cnt);
4707 }
4708
4709 val64 = readq(&bar0->mac_int_status);
4710 if (val64 & MAC_INT_STATUS_RMAC_INT) {
4711 if (do_s2io_chk_alarm_bit(RMAC_RX_BUFF_OVRN | RMAC_RX_SM_ERR,
4712 &bar0->mac_rmac_err_reg,
4713 &sw_stat->mac_rmac_err_cnt))
4714 goto reset;
4715 do_s2io_chk_alarm_bit(RMAC_UNUSED_INT|RMAC_SINGLE_ECC_ERR|
4716 RMAC_DOUBLE_ECC_ERR, &bar0->mac_rmac_err_reg,
4717 &sw_stat->mac_rmac_err_cnt);
4718 }
4719
4720 val64 = readq(&bar0->xgxs_int_status);
4721 if (val64 & XGXS_INT_STATUS_RXGXS) {
4722 if (do_s2io_chk_alarm_bit(RXGXS_ESTORE_OFLOW | RXGXS_RX_SM_ERR,
4723 &bar0->xgxs_rxgxs_err_reg,
4724 &sw_stat->xgxs_rxgxs_err_cnt))
4725 goto reset;
4726 }
4727
4728 val64 = readq(&bar0->mc_int_status);
4729 if(val64 & MC_INT_STATUS_MC_INT) {
4730 if (do_s2io_chk_alarm_bit(MC_ERR_REG_SM_ERR, &bar0->mc_err_reg,
4731 &sw_stat->mc_err_cnt))
4732 goto reset;
4733
4734 /* Handling Ecc errors */
4735 if (val64 & (MC_ERR_REG_ECC_ALL_SNG | MC_ERR_REG_ECC_ALL_DBL)) {
4736 writeq(val64, &bar0->mc_err_reg);
4737 if (val64 & MC_ERR_REG_ECC_ALL_DBL) {
4738 sw_stat->double_ecc_errs++;
4739 if (sp->device_type != XFRAME_II_DEVICE) {
4740 /*
4741 * Reset XframeI only if critical error
4742 */
4743 if (val64 &
4744 (MC_ERR_REG_MIRI_ECC_DB_ERR_0 |
4745 MC_ERR_REG_MIRI_ECC_DB_ERR_1))
4746 goto reset;
4747 }
4748 } else
4749 sw_stat->single_ecc_errs++;
4750 }
4751 }
4752 return;
4753
4754reset:
Sreenivasa Honnur3a3d5752008-02-20 16:44:07 -05004755 s2io_stop_all_tx_queue(sp);
Sivakumar Subramani8116f3c2007-09-17 13:05:35 -07004756 schedule_work(&sp->rst_timer_task);
4757 sw_stat->soft_reset_cnt++;
4758 return;
4759}
4760
4761/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07004762 * s2io_isr - ISR handler of the device .
4763 * @irq: the irq of the device.
4764 * @dev_id: a void pointer to the dev structure of the NIC.
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07004765 * Description: This function is the ISR handler of the device. It
4766 * identifies the reason for the interrupt and calls the relevant
4767 * service routines. As a contongency measure, this ISR allocates the
Linus Torvalds1da177e2005-04-16 15:20:36 -07004768 * recv buffers, if their numbers are below the panic value which is
4769 * presently set to 25% of the original number of rcv buffers allocated.
4770 * Return value:
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07004771 * IRQ_HANDLED: will be returned if IRQ was handled by this routine
Linus Torvalds1da177e2005-04-16 15:20:36 -07004772 * IRQ_NONE: will be returned if interrupt is not from our device
4773 */
David Howells7d12e782006-10-05 14:55:46 +01004774static irqreturn_t s2io_isr(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004775{
4776 struct net_device *dev = (struct net_device *) dev_id;
Wang Chen4cf16532008-11-12 23:38:14 -08004777 struct s2io_nic *sp = netdev_priv(dev);
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05004778 struct XENA_dev_config __iomem *bar0 = sp->bar0;
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07004779 int i;
Sivakumar Subramani19a60522007-01-31 13:30:49 -05004780 u64 reason = 0;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05004781 struct mac_info *mac_control;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004782 struct config_param *config;
4783
Linas Vepstasd796fdb2007-05-14 18:37:30 -05004784 /* Pretend we handled any irq's from a disconnected card */
4785 if (pci_channel_offline(sp->pdev))
4786 return IRQ_NONE;
4787
Sivakumar Subramani596c5c92007-09-15 14:24:03 -07004788 if (!is_s2io_card_up(sp))
Sivakumar Subramani92b84432007-09-06 06:51:14 -04004789 return IRQ_NONE;
Sivakumar Subramani92b84432007-09-06 06:51:14 -04004790
Linus Torvalds1da177e2005-04-16 15:20:36 -07004791 mac_control = &sp->mac_control;
4792 config = &sp->config;
4793
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07004794 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004795 * Identify the cause for interrupt and call the appropriate
4796 * interrupt handler. Causes for the interrupt could be;
4797 * 1. Rx of packet.
4798 * 2. Tx complete.
4799 * 3. Link down.
Linus Torvalds1da177e2005-04-16 15:20:36 -07004800 */
4801 reason = readq(&bar0->general_int_status);
4802
Sivakumar Subramani596c5c92007-09-15 14:24:03 -07004803 if (unlikely(reason == S2IO_MINUS_ONE) ) {
4804 /* Nothing much can be done. Get out */
4805 return IRQ_HANDLED;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004806 }
4807
Sivakumar Subramani596c5c92007-09-15 14:24:03 -07004808 if (reason & (GEN_INTR_RXTRAFFIC |
4809 GEN_INTR_TXTRAFFIC | GEN_INTR_TXPIC))
4810 {
4811 writeq(S2IO_MINUS_ONE, &bar0->general_int_mask);
4812
4813 if (config->napi) {
4814 if (reason & GEN_INTR_RXTRAFFIC) {
Ben Hutchings288379f2009-01-19 16:43:59 -08004815 napi_schedule(&sp->napi);
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04004816 writeq(S2IO_MINUS_ONE, &bar0->rx_traffic_mask);
4817 writeq(S2IO_MINUS_ONE, &bar0->rx_traffic_int);
4818 readl(&bar0->rx_traffic_int);
Sivakumar Subramanidb874e62007-01-31 13:28:08 -05004819 }
Sivakumar Subramani596c5c92007-09-15 14:24:03 -07004820 } else {
4821 /*
4822 * rx_traffic_int reg is an R1 register, writing all 1's
4823 * will ensure that the actual interrupt causing bit
4824 * get's cleared and hence a read can be avoided.
4825 */
4826 if (reason & GEN_INTR_RXTRAFFIC)
Sivakumar Subramani19a60522007-01-31 13:30:49 -05004827 writeq(S2IO_MINUS_ONE, &bar0->rx_traffic_int);
Sivakumar Subramani596c5c92007-09-15 14:24:03 -07004828
Joe Perches13d866a2009-08-24 17:29:41 +00004829 for (i = 0; i < config->rx_ring_num; i++) {
4830 struct ring_info *ring = &mac_control->rings[i];
4831
4832 rx_intr_handler(ring, 0);
4833 }
Sivakumar Subramanidb874e62007-01-31 13:28:08 -05004834 }
Sivakumar Subramani596c5c92007-09-15 14:24:03 -07004835
Sivakumar Subramanidb874e62007-01-31 13:28:08 -05004836 /*
Sivakumar Subramani596c5c92007-09-15 14:24:03 -07004837 * tx_traffic_int reg is an R1 register, writing all 1's
Sivakumar Subramanidb874e62007-01-31 13:28:08 -05004838 * will ensure that the actual interrupt causing bit get's
4839 * cleared and hence a read can be avoided.
4840 */
Sivakumar Subramani596c5c92007-09-15 14:24:03 -07004841 if (reason & GEN_INTR_TXTRAFFIC)
4842 writeq(S2IO_MINUS_ONE, &bar0->tx_traffic_int);
Sivakumar Subramani19a60522007-01-31 13:30:49 -05004843
Sivakumar Subramani596c5c92007-09-15 14:24:03 -07004844 for (i = 0; i < config->tx_fifo_num; i++)
4845 tx_intr_handler(&mac_control->fifos[i]);
4846
4847 if (reason & GEN_INTR_TXPIC)
4848 s2io_txpic_intr_handle(sp);
4849
4850 /*
4851 * Reallocate the buffers from the interrupt handler itself.
4852 */
4853 if (!config->napi) {
Joe Perches13d866a2009-08-24 17:29:41 +00004854 for (i = 0; i < config->rx_ring_num; i++) {
4855 struct ring_info *ring = &mac_control->rings[i];
4856
4857 s2io_chk_rx_buffers(sp, ring);
4858 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004859 }
Sivakumar Subramani596c5c92007-09-15 14:24:03 -07004860 writeq(sp->general_int_mask, &bar0->general_int_mask);
4861 readl(&bar0->general_int_status);
4862
4863 return IRQ_HANDLED;
4864
4865 }
4866 else if (!reason) {
4867 /* The interrupt was not raised by us */
4868 return IRQ_NONE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004869 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004870
Linus Torvalds1da177e2005-04-16 15:20:36 -07004871 return IRQ_HANDLED;
4872}
4873
4874/**
raghavendra.koushik@neterion.com7ba013a2005-08-03 12:29:20 -07004875 * s2io_updt_stats -
4876 */
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05004877static void s2io_updt_stats(struct s2io_nic *sp)
raghavendra.koushik@neterion.com7ba013a2005-08-03 12:29:20 -07004878{
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05004879 struct XENA_dev_config __iomem *bar0 = sp->bar0;
raghavendra.koushik@neterion.com7ba013a2005-08-03 12:29:20 -07004880 u64 val64;
4881 int cnt = 0;
4882
Sivakumar Subramani92b84432007-09-06 06:51:14 -04004883 if (is_s2io_card_up(sp)) {
raghavendra.koushik@neterion.com7ba013a2005-08-03 12:29:20 -07004884 /* Apprx 30us on a 133 MHz bus */
4885 val64 = SET_UPDT_CLICKS(10) |
4886 STAT_CFG_ONE_SHOT_EN | STAT_CFG_STAT_EN;
4887 writeq(val64, &bar0->stat_cfg);
4888 do {
4889 udelay(100);
4890 val64 = readq(&bar0->stat_cfg);
Jiri Slabyb7b5a122007-10-18 23:40:29 -07004891 if (!(val64 & s2BIT(0)))
raghavendra.koushik@neterion.com7ba013a2005-08-03 12:29:20 -07004892 break;
4893 cnt++;
4894 if (cnt == 5)
4895 break; /* Updt failed */
4896 } while(1);
Sivakumar Subramani8a4bdba2007-09-18 18:14:20 -04004897 }
raghavendra.koushik@neterion.com7ba013a2005-08-03 12:29:20 -07004898}
4899
4900/**
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07004901 * s2io_get_stats - Updates the device statistics structure.
Linus Torvalds1da177e2005-04-16 15:20:36 -07004902 * @dev : pointer to the device structure.
4903 * Description:
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07004904 * This function updates the device statistics structure in the s2io_nic
Linus Torvalds1da177e2005-04-16 15:20:36 -07004905 * structure and returns a pointer to the same.
4906 * Return value:
4907 * pointer to the updated net_device_stats structure.
4908 */
4909
Adrian Bunkac1f60d2005-11-06 01:46:47 +01004910static struct net_device_stats *s2io_get_stats(struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004911{
Wang Chen4cf16532008-11-12 23:38:14 -08004912 struct s2io_nic *sp = netdev_priv(dev);
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05004913 struct mac_info *mac_control;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004914 struct config_param *config;
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04004915 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004916
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07004917
Linus Torvalds1da177e2005-04-16 15:20:36 -07004918 mac_control = &sp->mac_control;
4919 config = &sp->config;
4920
raghavendra.koushik@neterion.com7ba013a2005-08-03 12:29:20 -07004921 /* Configure Stats for immediate updt */
4922 s2io_updt_stats(sp);
4923
Breno Leitaodc56e632008-07-22 16:27:20 -03004924 /* Using sp->stats as a staging area, because reset (due to mtu
4925 change, for example) will clear some hardware counters */
4926 dev->stats.tx_packets +=
4927 le32_to_cpu(mac_control->stats_info->tmac_frms) -
4928 sp->stats.tx_packets;
raghavendra.koushik@neterion.com7ba013a2005-08-03 12:29:20 -07004929 sp->stats.tx_packets =
4930 le32_to_cpu(mac_control->stats_info->tmac_frms);
Breno Leitaodc56e632008-07-22 16:27:20 -03004931 dev->stats.tx_errors +=
4932 le32_to_cpu(mac_control->stats_info->tmac_any_err_frms) -
4933 sp->stats.tx_errors;
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07004934 sp->stats.tx_errors =
4935 le32_to_cpu(mac_control->stats_info->tmac_any_err_frms);
Breno Leitaodc56e632008-07-22 16:27:20 -03004936 dev->stats.rx_errors +=
4937 le64_to_cpu(mac_control->stats_info->rmac_drop_frms) -
4938 sp->stats.rx_errors;
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07004939 sp->stats.rx_errors =
Al Viroee705db2006-09-23 01:28:17 +01004940 le64_to_cpu(mac_control->stats_info->rmac_drop_frms);
Breno Leitaodc56e632008-07-22 16:27:20 -03004941 dev->stats.multicast =
4942 le32_to_cpu(mac_control->stats_info->rmac_vld_mcst_frms) -
4943 sp->stats.multicast;
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07004944 sp->stats.multicast =
4945 le32_to_cpu(mac_control->stats_info->rmac_vld_mcst_frms);
Breno Leitaodc56e632008-07-22 16:27:20 -03004946 dev->stats.rx_length_errors =
4947 le64_to_cpu(mac_control->stats_info->rmac_long_frms) -
4948 sp->stats.rx_length_errors;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004949 sp->stats.rx_length_errors =
Al Viroee705db2006-09-23 01:28:17 +01004950 le64_to_cpu(mac_control->stats_info->rmac_long_frms);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004951
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04004952 /* collect per-ring rx_packets and rx_bytes */
Breno Leitaodc56e632008-07-22 16:27:20 -03004953 dev->stats.rx_packets = dev->stats.rx_bytes = 0;
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04004954 for (i = 0; i < config->rx_ring_num; i++) {
Joe Perches13d866a2009-08-24 17:29:41 +00004955 struct ring_info *ring = &mac_control->rings[i];
4956
4957 dev->stats.rx_packets += ring->rx_packets;
4958 dev->stats.rx_bytes += ring->rx_bytes;
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04004959 }
4960
Breno Leitaodc56e632008-07-22 16:27:20 -03004961 return (&dev->stats);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004962}
4963
4964/**
4965 * s2io_set_multicast - entry point for multicast address enable/disable.
4966 * @dev : pointer to the device structure
4967 * Description:
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07004968 * This function is a driver entry point which gets called by the kernel
4969 * whenever multicast addresses must be enabled/disabled. This also gets
Linus Torvalds1da177e2005-04-16 15:20:36 -07004970 * called to set/reset promiscuous mode. Depending on the deivce flag, we
4971 * determine, if multicast address must be enabled or if promiscuous mode
4972 * is to be disabled etc.
4973 * Return value:
4974 * void.
4975 */
4976
4977static void s2io_set_multicast(struct net_device *dev)
4978{
4979 int i, j, prev_cnt;
4980 struct dev_mc_list *mclist;
Wang Chen4cf16532008-11-12 23:38:14 -08004981 struct s2io_nic *sp = netdev_priv(dev);
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05004982 struct XENA_dev_config __iomem *bar0 = sp->bar0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004983 u64 val64 = 0, multi_mac = 0x010203040506ULL, mask =
4984 0xfeffffffffffULL;
Sreenivasa Honnurfaa4f792008-01-24 01:45:43 -08004985 u64 dis_addr = S2IO_DISABLE_MAC_ENTRY, mac_addr = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004986 void __iomem *add;
Sreenivasa Honnurfaa4f792008-01-24 01:45:43 -08004987 struct config_param *config = &sp->config;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004988
4989 if ((dev->flags & IFF_ALLMULTI) && (!sp->m_cast_flg)) {
4990 /* Enable all Multicast addresses */
4991 writeq(RMAC_ADDR_DATA0_MEM_ADDR(multi_mac),
4992 &bar0->rmac_addr_data0_mem);
4993 writeq(RMAC_ADDR_DATA1_MEM_MASK(mask),
4994 &bar0->rmac_addr_data1_mem);
4995 val64 = RMAC_ADDR_CMD_MEM_WE |
4996 RMAC_ADDR_CMD_MEM_STROBE_NEW_CMD |
Sreenivasa Honnurfaa4f792008-01-24 01:45:43 -08004997 RMAC_ADDR_CMD_MEM_OFFSET(config->max_mc_addr - 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004998 writeq(val64, &bar0->rmac_addr_cmd_mem);
4999 /* Wait till command completes */
Ananda Rajuc92ca042006-04-21 19:18:03 -04005000 wait_for_cmd_complete(&bar0->rmac_addr_cmd_mem,
Sivakumar Subramani9fc93a42007-02-24 01:57:32 -05005001 RMAC_ADDR_CMD_MEM_STROBE_CMD_EXECUTING,
5002 S2IO_BIT_RESET);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005003
5004 sp->m_cast_flg = 1;
Sreenivasa Honnurfaa4f792008-01-24 01:45:43 -08005005 sp->all_multi_pos = config->max_mc_addr - 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005006 } else if ((dev->flags & IFF_ALLMULTI) && (sp->m_cast_flg)) {
5007 /* Disable all Multicast addresses */
5008 writeq(RMAC_ADDR_DATA0_MEM_ADDR(dis_addr),
5009 &bar0->rmac_addr_data0_mem);
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07005010 writeq(RMAC_ADDR_DATA1_MEM_MASK(0x0),
5011 &bar0->rmac_addr_data1_mem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005012 val64 = RMAC_ADDR_CMD_MEM_WE |
5013 RMAC_ADDR_CMD_MEM_STROBE_NEW_CMD |
5014 RMAC_ADDR_CMD_MEM_OFFSET(sp->all_multi_pos);
5015 writeq(val64, &bar0->rmac_addr_cmd_mem);
5016 /* Wait till command completes */
Ananda Rajuc92ca042006-04-21 19:18:03 -04005017 wait_for_cmd_complete(&bar0->rmac_addr_cmd_mem,
Sivakumar Subramani9fc93a42007-02-24 01:57:32 -05005018 RMAC_ADDR_CMD_MEM_STROBE_CMD_EXECUTING,
5019 S2IO_BIT_RESET);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005020
5021 sp->m_cast_flg = 0;
5022 sp->all_multi_pos = 0;
5023 }
5024
5025 if ((dev->flags & IFF_PROMISC) && (!sp->promisc_flg)) {
5026 /* Put the NIC into promiscuous mode */
5027 add = &bar0->mac_cfg;
5028 val64 = readq(&bar0->mac_cfg);
5029 val64 |= MAC_CFG_RMAC_PROM_ENABLE;
5030
5031 writeq(RMAC_CFG_KEY(0x4C0D), &bar0->rmac_cfg_key);
5032 writel((u32) val64, add);
5033 writeq(RMAC_CFG_KEY(0x4C0D), &bar0->rmac_cfg_key);
5034 writel((u32) (val64 >> 32), (add + 4));
5035
Sivakumar Subramani926930b2007-02-24 01:59:39 -05005036 if (vlan_tag_strip != 1) {
5037 val64 = readq(&bar0->rx_pa_cfg);
5038 val64 &= ~RX_PA_CFG_STRIP_VLAN_TAG;
5039 writeq(val64, &bar0->rx_pa_cfg);
Breno Leitaocd0fce02008-09-04 17:52:54 -03005040 sp->vlan_strip_flag = 0;
Sivakumar Subramani926930b2007-02-24 01:59:39 -05005041 }
5042
Linus Torvalds1da177e2005-04-16 15:20:36 -07005043 val64 = readq(&bar0->mac_cfg);
5044 sp->promisc_flg = 1;
ravinandan.arakali@neterion.com776bd202005-09-06 21:36:56 -07005045 DBG_PRINT(INFO_DBG, "%s: entered promiscuous mode\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -07005046 dev->name);
5047 } else if (!(dev->flags & IFF_PROMISC) && (sp->promisc_flg)) {
5048 /* Remove the NIC from promiscuous mode */
5049 add = &bar0->mac_cfg;
5050 val64 = readq(&bar0->mac_cfg);
5051 val64 &= ~MAC_CFG_RMAC_PROM_ENABLE;
5052
5053 writeq(RMAC_CFG_KEY(0x4C0D), &bar0->rmac_cfg_key);
5054 writel((u32) val64, add);
5055 writeq(RMAC_CFG_KEY(0x4C0D), &bar0->rmac_cfg_key);
5056 writel((u32) (val64 >> 32), (add + 4));
5057
Sivakumar Subramani926930b2007-02-24 01:59:39 -05005058 if (vlan_tag_strip != 0) {
5059 val64 = readq(&bar0->rx_pa_cfg);
5060 val64 |= RX_PA_CFG_STRIP_VLAN_TAG;
5061 writeq(val64, &bar0->rx_pa_cfg);
Breno Leitaocd0fce02008-09-04 17:52:54 -03005062 sp->vlan_strip_flag = 1;
Sivakumar Subramani926930b2007-02-24 01:59:39 -05005063 }
5064
Linus Torvalds1da177e2005-04-16 15:20:36 -07005065 val64 = readq(&bar0->mac_cfg);
5066 sp->promisc_flg = 0;
ravinandan.arakali@neterion.com776bd202005-09-06 21:36:56 -07005067 DBG_PRINT(INFO_DBG, "%s: left promiscuous mode\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -07005068 dev->name);
5069 }
5070
5071 /* Update individual M_CAST address list */
5072 if ((!sp->m_cast_flg) && dev->mc_count) {
5073 if (dev->mc_count >
Sreenivasa Honnurfaa4f792008-01-24 01:45:43 -08005074 (config->max_mc_addr - config->max_mac_addr)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005075 DBG_PRINT(ERR_DBG, "%s: No more Rx filters ",
5076 dev->name);
5077 DBG_PRINT(ERR_DBG, "can be added, please enable ");
5078 DBG_PRINT(ERR_DBG, "ALL_MULTI instead\n");
5079 return;
5080 }
5081
5082 prev_cnt = sp->mc_addr_count;
5083 sp->mc_addr_count = dev->mc_count;
5084
5085 /* Clear out the previous list of Mc in the H/W. */
5086 for (i = 0; i < prev_cnt; i++) {
5087 writeq(RMAC_ADDR_DATA0_MEM_ADDR(dis_addr),
5088 &bar0->rmac_addr_data0_mem);
5089 writeq(RMAC_ADDR_DATA1_MEM_MASK(0ULL),
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07005090 &bar0->rmac_addr_data1_mem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005091 val64 = RMAC_ADDR_CMD_MEM_WE |
5092 RMAC_ADDR_CMD_MEM_STROBE_NEW_CMD |
5093 RMAC_ADDR_CMD_MEM_OFFSET
Sreenivasa Honnurfaa4f792008-01-24 01:45:43 -08005094 (config->mc_start_offset + i);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005095 writeq(val64, &bar0->rmac_addr_cmd_mem);
5096
5097 /* Wait for command completes */
Ananda Rajuc92ca042006-04-21 19:18:03 -04005098 if (wait_for_cmd_complete(&bar0->rmac_addr_cmd_mem,
Sivakumar Subramani9fc93a42007-02-24 01:57:32 -05005099 RMAC_ADDR_CMD_MEM_STROBE_CMD_EXECUTING,
5100 S2IO_BIT_RESET)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005101 DBG_PRINT(ERR_DBG, "%s: Adding ",
5102 dev->name);
5103 DBG_PRINT(ERR_DBG, "Multicasts failed\n");
5104 return;
5105 }
5106 }
5107
5108 /* Create the new Rx filter list and update the same in H/W. */
5109 for (i = 0, mclist = dev->mc_list; i < dev->mc_count;
5110 i++, mclist = mclist->next) {
5111 memcpy(sp->usr_addrs[i].addr, mclist->dmi_addr,
5112 ETH_ALEN);
Jeff Garzika7a80d52006-03-04 12:06:51 -05005113 mac_addr = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005114 for (j = 0; j < ETH_ALEN; j++) {
5115 mac_addr |= mclist->dmi_addr[j];
5116 mac_addr <<= 8;
5117 }
5118 mac_addr >>= 8;
5119 writeq(RMAC_ADDR_DATA0_MEM_ADDR(mac_addr),
5120 &bar0->rmac_addr_data0_mem);
5121 writeq(RMAC_ADDR_DATA1_MEM_MASK(0ULL),
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07005122 &bar0->rmac_addr_data1_mem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005123 val64 = RMAC_ADDR_CMD_MEM_WE |
5124 RMAC_ADDR_CMD_MEM_STROBE_NEW_CMD |
5125 RMAC_ADDR_CMD_MEM_OFFSET
Sreenivasa Honnurfaa4f792008-01-24 01:45:43 -08005126 (i + config->mc_start_offset);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005127 writeq(val64, &bar0->rmac_addr_cmd_mem);
5128
5129 /* Wait for command completes */
Ananda Rajuc92ca042006-04-21 19:18:03 -04005130 if (wait_for_cmd_complete(&bar0->rmac_addr_cmd_mem,
Sivakumar Subramani9fc93a42007-02-24 01:57:32 -05005131 RMAC_ADDR_CMD_MEM_STROBE_CMD_EXECUTING,
5132 S2IO_BIT_RESET)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005133 DBG_PRINT(ERR_DBG, "%s: Adding ",
5134 dev->name);
5135 DBG_PRINT(ERR_DBG, "Multicasts failed\n");
5136 return;
5137 }
5138 }
5139 }
5140}
5141
Sreenivasa Honnurfaa4f792008-01-24 01:45:43 -08005142/* read from CAM unicast & multicast addresses and store it in
5143 * def_mac_addr structure
5144 */
Hannes Ederdac499f2008-12-25 23:56:45 -08005145static void do_s2io_store_unicast_mc(struct s2io_nic *sp)
Sreenivasa Honnurfaa4f792008-01-24 01:45:43 -08005146{
5147 int offset;
5148 u64 mac_addr = 0x0;
5149 struct config_param *config = &sp->config;
5150
5151 /* store unicast & multicast mac addresses */
5152 for (offset = 0; offset < config->max_mc_addr; offset++) {
5153 mac_addr = do_s2io_read_unicast_mc(sp, offset);
5154 /* if read fails disable the entry */
5155 if (mac_addr == FAILURE)
5156 mac_addr = S2IO_DISABLE_MAC_ENTRY;
5157 do_s2io_copy_mac_addr(sp, offset, mac_addr);
5158 }
5159}
5160
5161/* restore unicast & multicast MAC to CAM from def_mac_addr structure */
5162static void do_s2io_restore_unicast_mc(struct s2io_nic *sp)
5163{
5164 int offset;
5165 struct config_param *config = &sp->config;
5166 /* restore unicast mac address */
5167 for (offset = 0; offset < config->max_mac_addr; offset++)
5168 do_s2io_prog_unicast(sp->dev,
5169 sp->def_mac_addr[offset].mac_addr);
5170
5171 /* restore multicast mac address */
5172 for (offset = config->mc_start_offset;
5173 offset < config->max_mc_addr; offset++)
5174 do_s2io_add_mc(sp, sp->def_mac_addr[offset].mac_addr);
5175}
5176
5177/* add a multicast MAC address to CAM */
5178static int do_s2io_add_mc(struct s2io_nic *sp, u8 *addr)
5179{
5180 int i;
5181 u64 mac_addr = 0;
5182 struct config_param *config = &sp->config;
5183
5184 for (i = 0; i < ETH_ALEN; i++) {
5185 mac_addr <<= 8;
5186 mac_addr |= addr[i];
5187 }
5188 if ((0ULL == mac_addr) || (mac_addr == S2IO_DISABLE_MAC_ENTRY))
5189 return SUCCESS;
5190
5191 /* check if the multicast mac already preset in CAM */
5192 for (i = config->mc_start_offset; i < config->max_mc_addr; i++) {
5193 u64 tmp64;
5194 tmp64 = do_s2io_read_unicast_mc(sp, i);
5195 if (tmp64 == S2IO_DISABLE_MAC_ENTRY) /* CAM entry is empty */
5196 break;
5197
5198 if (tmp64 == mac_addr)
5199 return SUCCESS;
5200 }
5201 if (i == config->max_mc_addr) {
5202 DBG_PRINT(ERR_DBG,
5203 "CAM full no space left for multicast MAC\n");
5204 return FAILURE;
5205 }
5206 /* Update the internal structure with this new mac address */
5207 do_s2io_copy_mac_addr(sp, i, mac_addr);
5208
5209 return (do_s2io_add_mac(sp, mac_addr, i));
5210}
5211
5212/* add MAC address to CAM */
5213static int do_s2io_add_mac(struct s2io_nic *sp, u64 addr, int off)
Sivakumar Subramani2fd37682007-09-14 07:39:19 -04005214{
5215 u64 val64;
5216 struct XENA_dev_config __iomem *bar0 = sp->bar0;
5217
5218 writeq(RMAC_ADDR_DATA0_MEM_ADDR(addr),
5219 &bar0->rmac_addr_data0_mem);
5220
5221 val64 =
5222 RMAC_ADDR_CMD_MEM_WE | RMAC_ADDR_CMD_MEM_STROBE_NEW_CMD |
5223 RMAC_ADDR_CMD_MEM_OFFSET(off);
5224 writeq(val64, &bar0->rmac_addr_cmd_mem);
5225
5226 /* Wait till command completes */
5227 if (wait_for_cmd_complete(&bar0->rmac_addr_cmd_mem,
5228 RMAC_ADDR_CMD_MEM_STROBE_CMD_EXECUTING,
5229 S2IO_BIT_RESET)) {
Sreenivasa Honnurfaa4f792008-01-24 01:45:43 -08005230 DBG_PRINT(INFO_DBG, "do_s2io_add_mac failed\n");
Sivakumar Subramani2fd37682007-09-14 07:39:19 -04005231 return FAILURE;
5232 }
5233 return SUCCESS;
5234}
Sreenivasa Honnurfaa4f792008-01-24 01:45:43 -08005235/* deletes a specified unicast/multicast mac entry from CAM */
5236static int do_s2io_delete_unicast_mc(struct s2io_nic *sp, u64 addr)
5237{
5238 int offset;
5239 u64 dis_addr = S2IO_DISABLE_MAC_ENTRY, tmp64;
5240 struct config_param *config = &sp->config;
5241
5242 for (offset = 1;
5243 offset < config->max_mc_addr; offset++) {
5244 tmp64 = do_s2io_read_unicast_mc(sp, offset);
5245 if (tmp64 == addr) {
5246 /* disable the entry by writing 0xffffffffffffULL */
5247 if (do_s2io_add_mac(sp, dis_addr, offset) == FAILURE)
5248 return FAILURE;
5249 /* store the new mac list from CAM */
5250 do_s2io_store_unicast_mc(sp);
5251 return SUCCESS;
5252 }
5253 }
5254 DBG_PRINT(ERR_DBG, "MAC address 0x%llx not found in CAM\n",
5255 (unsigned long long)addr);
5256 return FAILURE;
5257}
5258
5259/* read mac entries from CAM */
5260static u64 do_s2io_read_unicast_mc(struct s2io_nic *sp, int offset)
5261{
5262 u64 tmp64 = 0xffffffffffff0000ULL, val64;
5263 struct XENA_dev_config __iomem *bar0 = sp->bar0;
5264
5265 /* read mac addr */
5266 val64 =
5267 RMAC_ADDR_CMD_MEM_RD | RMAC_ADDR_CMD_MEM_STROBE_NEW_CMD |
5268 RMAC_ADDR_CMD_MEM_OFFSET(offset);
5269 writeq(val64, &bar0->rmac_addr_cmd_mem);
5270
5271 /* Wait till command completes */
5272 if (wait_for_cmd_complete(&bar0->rmac_addr_cmd_mem,
5273 RMAC_ADDR_CMD_MEM_STROBE_CMD_EXECUTING,
5274 S2IO_BIT_RESET)) {
5275 DBG_PRINT(INFO_DBG, "do_s2io_read_unicast_mc failed\n");
5276 return FAILURE;
5277 }
5278 tmp64 = readq(&bar0->rmac_addr_data0_mem);
5279 return (tmp64 >> 16);
5280}
Sivakumar Subramani2fd37682007-09-14 07:39:19 -04005281
Linus Torvalds1da177e2005-04-16 15:20:36 -07005282/**
Sivakumar Subramani2fd37682007-09-14 07:39:19 -04005283 * s2io_set_mac_addr driver entry point
5284 */
Sreenivasa Honnurfaa4f792008-01-24 01:45:43 -08005285
Sivakumar Subramani2fd37682007-09-14 07:39:19 -04005286static int s2io_set_mac_addr(struct net_device *dev, void *p)
5287{
5288 struct sockaddr *addr = p;
5289
5290 if (!is_valid_ether_addr(addr->sa_data))
5291 return -EINVAL;
5292
5293 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
5294
5295 /* store the MAC address in CAM */
5296 return (do_s2io_prog_unicast(dev, dev->dev_addr));
5297}
Sivakumar Subramani2fd37682007-09-14 07:39:19 -04005298/**
5299 * do_s2io_prog_unicast - Programs the Xframe mac address
Linus Torvalds1da177e2005-04-16 15:20:36 -07005300 * @dev : pointer to the device structure.
5301 * @addr: a uchar pointer to the new mac address which is to be set.
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07005302 * Description : This procedure will program the Xframe to receive
Linus Torvalds1da177e2005-04-16 15:20:36 -07005303 * frames with new Mac Address
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07005304 * Return value: SUCCESS on success and an appropriate (-)ve integer
Linus Torvalds1da177e2005-04-16 15:20:36 -07005305 * as defined in errno.h file on failure.
5306 */
Sreenivasa Honnurfaa4f792008-01-24 01:45:43 -08005307
Sivakumar Subramani2fd37682007-09-14 07:39:19 -04005308static int do_s2io_prog_unicast(struct net_device *dev, u8 *addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005309{
Wang Chen4cf16532008-11-12 23:38:14 -08005310 struct s2io_nic *sp = netdev_priv(dev);
Sivakumar Subramani2fd37682007-09-14 07:39:19 -04005311 register u64 mac_addr = 0, perm_addr = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005312 int i;
Sreenivasa Honnurfaa4f792008-01-24 01:45:43 -08005313 u64 tmp64;
5314 struct config_param *config = &sp->config;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005315
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07005316 /*
Sivakumar Subramani2fd37682007-09-14 07:39:19 -04005317 * Set the new MAC address as the new unicast filter and reflect this
5318 * change on the device address registered with the OS. It will be
5319 * at offset 0.
5320 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07005321 for (i = 0; i < ETH_ALEN; i++) {
5322 mac_addr <<= 8;
5323 mac_addr |= addr[i];
Sivakumar Subramani2fd37682007-09-14 07:39:19 -04005324 perm_addr <<= 8;
5325 perm_addr |= sp->def_mac_addr[0].mac_addr[i];
Sivakumar Subramanid8d70ca2007-02-24 02:04:24 -05005326 }
5327
Sivakumar Subramani2fd37682007-09-14 07:39:19 -04005328 /* check if the dev_addr is different than perm_addr */
5329 if (mac_addr == perm_addr)
Sivakumar Subramanid8d70ca2007-02-24 02:04:24 -05005330 return SUCCESS;
5331
Sreenivasa Honnurfaa4f792008-01-24 01:45:43 -08005332 /* check if the mac already preset in CAM */
5333 for (i = 1; i < config->max_mac_addr; i++) {
5334 tmp64 = do_s2io_read_unicast_mc(sp, i);
5335 if (tmp64 == S2IO_DISABLE_MAC_ENTRY) /* CAM entry is empty */
5336 break;
5337
5338 if (tmp64 == mac_addr) {
5339 DBG_PRINT(INFO_DBG,
5340 "MAC addr:0x%llx already present in CAM\n",
5341 (unsigned long long)mac_addr);
5342 return SUCCESS;
5343 }
5344 }
5345 if (i == config->max_mac_addr) {
5346 DBG_PRINT(ERR_DBG, "CAM full no space left for Unicast MAC\n");
5347 return FAILURE;
5348 }
Sivakumar Subramanid8d70ca2007-02-24 02:04:24 -05005349 /* Update the internal structure with this new mac address */
Sreenivasa Honnurfaa4f792008-01-24 01:45:43 -08005350 do_s2io_copy_mac_addr(sp, i, mac_addr);
5351 return (do_s2io_add_mac(sp, mac_addr, i));
Linus Torvalds1da177e2005-04-16 15:20:36 -07005352}
5353
5354/**
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07005355 * s2io_ethtool_sset - Sets different link parameters.
Linus Torvalds1da177e2005-04-16 15:20:36 -07005356 * @sp : private member of the device structure, which is a pointer to the * s2io_nic structure.
5357 * @info: pointer to the structure with parameters given by ethtool to set
5358 * link information.
5359 * Description:
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07005360 * The function sets different link parameters provided by the user onto
Linus Torvalds1da177e2005-04-16 15:20:36 -07005361 * the NIC.
5362 * Return value:
5363 * 0 on success.
5364*/
5365
5366static int s2io_ethtool_sset(struct net_device *dev,
5367 struct ethtool_cmd *info)
5368{
Wang Chen4cf16532008-11-12 23:38:14 -08005369 struct s2io_nic *sp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005370 if ((info->autoneg == AUTONEG_ENABLE) ||
5371 (info->speed != SPEED_10000) || (info->duplex != DUPLEX_FULL))
5372 return -EINVAL;
5373 else {
5374 s2io_close(sp->dev);
5375 s2io_open(sp->dev);
5376 }
5377
5378 return 0;
5379}
5380
5381/**
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07005382 * s2io_ethtol_gset - Return link specific information.
Linus Torvalds1da177e2005-04-16 15:20:36 -07005383 * @sp : private member of the device structure, pointer to the
5384 * s2io_nic structure.
5385 * @info : pointer to the structure with parameters given by ethtool
5386 * to return link information.
5387 * Description:
5388 * Returns link specific information like speed, duplex etc.. to ethtool.
5389 * Return value :
5390 * return 0 on success.
5391 */
5392
5393static int s2io_ethtool_gset(struct net_device *dev, struct ethtool_cmd *info)
5394{
Wang Chen4cf16532008-11-12 23:38:14 -08005395 struct s2io_nic *sp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005396 info->supported = (SUPPORTED_10000baseT_Full | SUPPORTED_FIBRE);
5397 info->advertising = (SUPPORTED_10000baseT_Full | SUPPORTED_FIBRE);
5398 info->port = PORT_FIBRE;
Sivakumar Subramani1a7eb722007-09-14 07:43:16 -04005399
5400 /* info->transceiver */
5401 info->transceiver = XCVR_EXTERNAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005402
5403 if (netif_carrier_ok(sp->dev)) {
5404 info->speed = 10000;
5405 info->duplex = DUPLEX_FULL;
5406 } else {
5407 info->speed = -1;
5408 info->duplex = -1;
5409 }
5410
5411 info->autoneg = AUTONEG_DISABLE;
5412 return 0;
5413}
5414
5415/**
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07005416 * s2io_ethtool_gdrvinfo - Returns driver specific information.
5417 * @sp : private member of the device structure, which is a pointer to the
Linus Torvalds1da177e2005-04-16 15:20:36 -07005418 * s2io_nic structure.
5419 * @info : pointer to the structure with parameters given by ethtool to
5420 * return driver information.
5421 * Description:
5422 * Returns driver specefic information like name, version etc.. to ethtool.
5423 * Return value:
5424 * void
5425 */
5426
5427static void s2io_ethtool_gdrvinfo(struct net_device *dev,
5428 struct ethtool_drvinfo *info)
5429{
Wang Chen4cf16532008-11-12 23:38:14 -08005430 struct s2io_nic *sp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005431
John W. Linvilledbc23092005-09-28 17:50:51 -04005432 strncpy(info->driver, s2io_driver_name, sizeof(info->driver));
5433 strncpy(info->version, s2io_driver_version, sizeof(info->version));
5434 strncpy(info->fw_version, "", sizeof(info->fw_version));
5435 strncpy(info->bus_info, pci_name(sp->pdev), sizeof(info->bus_info));
Linus Torvalds1da177e2005-04-16 15:20:36 -07005436 info->regdump_len = XENA_REG_SPACE;
5437 info->eedump_len = XENA_EEPROM_SPACE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005438}
5439
5440/**
5441 * s2io_ethtool_gregs - dumps the entire space of Xfame into the buffer.
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07005442 * @sp: private member of the device structure, which is a pointer to the
Linus Torvalds1da177e2005-04-16 15:20:36 -07005443 * s2io_nic structure.
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07005444 * @regs : pointer to the structure with parameters given by ethtool for
Linus Torvalds1da177e2005-04-16 15:20:36 -07005445 * dumping the registers.
5446 * @reg_space: The input argumnet into which all the registers are dumped.
5447 * Description:
5448 * Dumps the entire register space of xFrame NIC into the user given
5449 * buffer area.
5450 * Return value :
5451 * void .
5452*/
5453
5454static void s2io_ethtool_gregs(struct net_device *dev,
5455 struct ethtool_regs *regs, void *space)
5456{
5457 int i;
5458 u64 reg;
5459 u8 *reg_space = (u8 *) space;
Wang Chen4cf16532008-11-12 23:38:14 -08005460 struct s2io_nic *sp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005461
5462 regs->len = XENA_REG_SPACE;
5463 regs->version = sp->pdev->subsystem_device;
5464
5465 for (i = 0; i < regs->len; i += 8) {
5466 reg = readq(sp->bar0 + i);
5467 memcpy((reg_space + i), &reg, 8);
5468 }
5469}
5470
5471/**
5472 * s2io_phy_id - timer function that alternates adapter LED.
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07005473 * @data : address of the private member of the device structure, which
Linus Torvalds1da177e2005-04-16 15:20:36 -07005474 * is a pointer to the s2io_nic structure, provided as an u32.
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07005475 * Description: This is actually the timer function that alternates the
5476 * adapter LED bit of the adapter control bit to set/reset every time on
5477 * invocation. The timer is set for 1/2 a second, hence tha NIC blinks
Linus Torvalds1da177e2005-04-16 15:20:36 -07005478 * once every second.
5479*/
5480static void s2io_phy_id(unsigned long data)
5481{
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05005482 struct s2io_nic *sp = (struct s2io_nic *) data;
5483 struct XENA_dev_config __iomem *bar0 = sp->bar0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005484 u64 val64 = 0;
5485 u16 subid;
5486
5487 subid = sp->pdev->subsystem_device;
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07005488 if ((sp->device_type == XFRAME_II_DEVICE) ||
5489 ((subid & 0xFF) >= 0x07)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005490 val64 = readq(&bar0->gpio_control);
5491 val64 ^= GPIO_CTRL_GPIO_0;
5492 writeq(val64, &bar0->gpio_control);
5493 } else {
5494 val64 = readq(&bar0->adapter_control);
5495 val64 ^= ADAPTER_LED_ON;
5496 writeq(val64, &bar0->adapter_control);
5497 }
5498
5499 mod_timer(&sp->id_timer, jiffies + HZ / 2);
5500}
5501
5502/**
5503 * s2io_ethtool_idnic - To physically identify the nic on the system.
5504 * @sp : private member of the device structure, which is a pointer to the
5505 * s2io_nic structure.
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07005506 * @id : pointer to the structure with identification parameters given by
Linus Torvalds1da177e2005-04-16 15:20:36 -07005507 * ethtool.
5508 * Description: Used to physically identify the NIC on the system.
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07005509 * The Link LED will blink for a time specified by the user for
Linus Torvalds1da177e2005-04-16 15:20:36 -07005510 * identification.
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07005511 * NOTE: The Link has to be Up to be able to blink the LED. Hence
Linus Torvalds1da177e2005-04-16 15:20:36 -07005512 * identification is possible only if it's link is up.
5513 * Return value:
5514 * int , returns 0 on success
5515 */
5516
5517static int s2io_ethtool_idnic(struct net_device *dev, u32 data)
5518{
5519 u64 val64 = 0, last_gpio_ctrl_val;
Wang Chen4cf16532008-11-12 23:38:14 -08005520 struct s2io_nic *sp = netdev_priv(dev);
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05005521 struct XENA_dev_config __iomem *bar0 = sp->bar0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005522 u16 subid;
5523
5524 subid = sp->pdev->subsystem_device;
5525 last_gpio_ctrl_val = readq(&bar0->gpio_control);
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07005526 if ((sp->device_type == XFRAME_I_DEVICE) &&
5527 ((subid & 0xFF) < 0x07)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005528 val64 = readq(&bar0->adapter_control);
5529 if (!(val64 & ADAPTER_CNTL_EN)) {
5530 printk(KERN_ERR
5531 "Adapter Link down, cannot blink LED\n");
5532 return -EFAULT;
5533 }
5534 }
5535 if (sp->id_timer.function == NULL) {
5536 init_timer(&sp->id_timer);
5537 sp->id_timer.function = s2io_phy_id;
5538 sp->id_timer.data = (unsigned long) sp;
5539 }
5540 mod_timer(&sp->id_timer, jiffies);
5541 if (data)
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07005542 msleep_interruptible(data * HZ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005543 else
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07005544 msleep_interruptible(MAX_FLICKER_TIME);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005545 del_timer_sync(&sp->id_timer);
5546
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07005547 if (CARDS_WITH_FAULTY_LINK_INDICATORS(sp->device_type, subid)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005548 writeq(last_gpio_ctrl_val, &bar0->gpio_control);
5549 last_gpio_ctrl_val = readq(&bar0->gpio_control);
5550 }
5551
5552 return 0;
5553}
5554
Sreenivasa Honnur0cec35e2007-05-10 04:06:28 -04005555static void s2io_ethtool_gringparam(struct net_device *dev,
5556 struct ethtool_ringparam *ering)
5557{
Wang Chen4cf16532008-11-12 23:38:14 -08005558 struct s2io_nic *sp = netdev_priv(dev);
Sreenivasa Honnur0cec35e2007-05-10 04:06:28 -04005559 int i,tx_desc_count=0,rx_desc_count=0;
5560
5561 if (sp->rxd_mode == RXD_MODE_1)
5562 ering->rx_max_pending = MAX_RX_DESC_1;
5563 else if (sp->rxd_mode == RXD_MODE_3B)
5564 ering->rx_max_pending = MAX_RX_DESC_2;
Sreenivasa Honnur0cec35e2007-05-10 04:06:28 -04005565
5566 ering->tx_max_pending = MAX_TX_DESC;
Sivakumar Subramani8a4bdba2007-09-18 18:14:20 -04005567 for (i = 0 ; i < sp->config.tx_fifo_num ; i++)
Sreenivasa Honnur0cec35e2007-05-10 04:06:28 -04005568 tx_desc_count += sp->config.tx_cfg[i].fifo_len;
Sivakumar Subramani8a4bdba2007-09-18 18:14:20 -04005569
Sreenivasa Honnur0cec35e2007-05-10 04:06:28 -04005570 DBG_PRINT(INFO_DBG,"\nmax txds : %d\n",sp->config.max_txds);
5571 ering->tx_pending = tx_desc_count;
5572 rx_desc_count = 0;
Sivakumar Subramani8a4bdba2007-09-18 18:14:20 -04005573 for (i = 0 ; i < sp->config.rx_ring_num ; i++)
Sreenivasa Honnur0cec35e2007-05-10 04:06:28 -04005574 rx_desc_count += sp->config.rx_cfg[i].num_rxd;
Veena Paratb6627672007-07-23 02:39:43 -04005575
Sreenivasa Honnur0cec35e2007-05-10 04:06:28 -04005576 ering->rx_pending = rx_desc_count;
5577
5578 ering->rx_mini_max_pending = 0;
5579 ering->rx_mini_pending = 0;
5580 if(sp->rxd_mode == RXD_MODE_1)
5581 ering->rx_jumbo_max_pending = MAX_RX_DESC_1;
5582 else if (sp->rxd_mode == RXD_MODE_3B)
5583 ering->rx_jumbo_max_pending = MAX_RX_DESC_2;
5584 ering->rx_jumbo_pending = rx_desc_count;
5585}
5586
Linus Torvalds1da177e2005-04-16 15:20:36 -07005587/**
5588 * s2io_ethtool_getpause_data -Pause frame frame generation and reception.
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07005589 * @sp : private member of the device structure, which is a pointer to the
5590 * s2io_nic structure.
Linus Torvalds1da177e2005-04-16 15:20:36 -07005591 * @ep : pointer to the structure with pause parameters given by ethtool.
5592 * Description:
5593 * Returns the Pause frame generation and reception capability of the NIC.
5594 * Return value:
5595 * void
5596 */
5597static void s2io_ethtool_getpause_data(struct net_device *dev,
5598 struct ethtool_pauseparam *ep)
5599{
5600 u64 val64;
Wang Chen4cf16532008-11-12 23:38:14 -08005601 struct s2io_nic *sp = netdev_priv(dev);
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05005602 struct XENA_dev_config __iomem *bar0 = sp->bar0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005603
5604 val64 = readq(&bar0->rmac_pause_cfg);
5605 if (val64 & RMAC_PAUSE_GEN_ENABLE)
Tobias Klauserf957bcf2009-06-04 23:07:59 +00005606 ep->tx_pause = true;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005607 if (val64 & RMAC_PAUSE_RX_ENABLE)
Tobias Klauserf957bcf2009-06-04 23:07:59 +00005608 ep->rx_pause = true;
5609 ep->autoneg = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005610}
5611
5612/**
5613 * s2io_ethtool_setpause_data - set/reset pause frame generation.
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07005614 * @sp : private member of the device structure, which is a pointer to the
Linus Torvalds1da177e2005-04-16 15:20:36 -07005615 * s2io_nic structure.
5616 * @ep : pointer to the structure with pause parameters given by ethtool.
5617 * Description:
5618 * It can be used to set or reset Pause frame generation or reception
5619 * support of the NIC.
5620 * Return value:
5621 * int, returns 0 on Success
5622 */
5623
5624static int s2io_ethtool_setpause_data(struct net_device *dev,
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07005625 struct ethtool_pauseparam *ep)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005626{
5627 u64 val64;
Wang Chen4cf16532008-11-12 23:38:14 -08005628 struct s2io_nic *sp = netdev_priv(dev);
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05005629 struct XENA_dev_config __iomem *bar0 = sp->bar0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005630
5631 val64 = readq(&bar0->rmac_pause_cfg);
5632 if (ep->tx_pause)
5633 val64 |= RMAC_PAUSE_GEN_ENABLE;
5634 else
5635 val64 &= ~RMAC_PAUSE_GEN_ENABLE;
5636 if (ep->rx_pause)
5637 val64 |= RMAC_PAUSE_RX_ENABLE;
5638 else
5639 val64 &= ~RMAC_PAUSE_RX_ENABLE;
5640 writeq(val64, &bar0->rmac_pause_cfg);
5641 return 0;
5642}
5643
5644/**
5645 * read_eeprom - reads 4 bytes of data from user given offset.
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07005646 * @sp : private member of the device structure, which is a pointer to the
Linus Torvalds1da177e2005-04-16 15:20:36 -07005647 * s2io_nic structure.
5648 * @off : offset at which the data must be written
5649 * @data : Its an output parameter where the data read at the given
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07005650 * offset is stored.
Linus Torvalds1da177e2005-04-16 15:20:36 -07005651 * Description:
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07005652 * Will read 4 bytes of data from the user given offset and return the
Linus Torvalds1da177e2005-04-16 15:20:36 -07005653 * read data.
5654 * NOTE: Will allow to read only part of the EEPROM visible through the
5655 * I2C bus.
5656 * Return value:
5657 * -1 on failure and 0 on success.
5658 */
5659
5660#define S2IO_DEV_ID 5
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05005661static int read_eeprom(struct s2io_nic * sp, int off, u64 * data)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005662{
5663 int ret = -1;
5664 u32 exit_cnt = 0;
5665 u64 val64;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05005666 struct XENA_dev_config __iomem *bar0 = sp->bar0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005667
ravinandan.arakali@neterion.comad4ebed2005-10-17 18:26:20 -07005668 if (sp->device_type == XFRAME_I_DEVICE) {
5669 val64 = I2C_CONTROL_DEV_ID(S2IO_DEV_ID) | I2C_CONTROL_ADDR(off) |
5670 I2C_CONTROL_BYTE_CNT(0x3) | I2C_CONTROL_READ |
5671 I2C_CONTROL_CNTL_START;
5672 SPECIAL_REG_WRITE(val64, &bar0->i2c_control, LF);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005673
ravinandan.arakali@neterion.comad4ebed2005-10-17 18:26:20 -07005674 while (exit_cnt < 5) {
5675 val64 = readq(&bar0->i2c_control);
5676 if (I2C_CONTROL_CNTL_END(val64)) {
5677 *data = I2C_CONTROL_GET_DATA(val64);
5678 ret = 0;
5679 break;
5680 }
5681 msleep(50);
5682 exit_cnt++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005683 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005684 }
5685
ravinandan.arakali@neterion.comad4ebed2005-10-17 18:26:20 -07005686 if (sp->device_type == XFRAME_II_DEVICE) {
5687 val64 = SPI_CONTROL_KEY(0x9) | SPI_CONTROL_SEL1 |
Jeff Garzik6aa20a22006-09-13 13:24:59 -04005688 SPI_CONTROL_BYTECNT(0x3) |
ravinandan.arakali@neterion.comad4ebed2005-10-17 18:26:20 -07005689 SPI_CONTROL_CMD(0x3) | SPI_CONTROL_ADDR(off);
5690 SPECIAL_REG_WRITE(val64, &bar0->spi_control, LF);
5691 val64 |= SPI_CONTROL_REQ;
5692 SPECIAL_REG_WRITE(val64, &bar0->spi_control, LF);
5693 while (exit_cnt < 5) {
5694 val64 = readq(&bar0->spi_control);
5695 if (val64 & SPI_CONTROL_NACK) {
5696 ret = 1;
5697 break;
5698 } else if (val64 & SPI_CONTROL_DONE) {
5699 *data = readq(&bar0->spi_data);
5700 *data &= 0xffffff;
5701 ret = 0;
5702 break;
5703 }
5704 msleep(50);
5705 exit_cnt++;
5706 }
5707 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005708 return ret;
5709}
5710
5711/**
5712 * write_eeprom - actually writes the relevant part of the data value.
5713 * @sp : private member of the device structure, which is a pointer to the
5714 * s2io_nic structure.
5715 * @off : offset at which the data must be written
5716 * @data : The data that is to be written
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07005717 * @cnt : Number of bytes of the data that are actually to be written into
Linus Torvalds1da177e2005-04-16 15:20:36 -07005718 * the Eeprom. (max of 3)
5719 * Description:
5720 * Actually writes the relevant part of the data value into the Eeprom
5721 * through the I2C bus.
5722 * Return value:
5723 * 0 on success, -1 on failure.
5724 */
5725
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05005726static int write_eeprom(struct s2io_nic * sp, int off, u64 data, int cnt)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005727{
5728 int exit_cnt = 0, ret = -1;
5729 u64 val64;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05005730 struct XENA_dev_config __iomem *bar0 = sp->bar0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005731
ravinandan.arakali@neterion.comad4ebed2005-10-17 18:26:20 -07005732 if (sp->device_type == XFRAME_I_DEVICE) {
5733 val64 = I2C_CONTROL_DEV_ID(S2IO_DEV_ID) | I2C_CONTROL_ADDR(off) |
5734 I2C_CONTROL_BYTE_CNT(cnt) | I2C_CONTROL_SET_DATA((u32)data) |
5735 I2C_CONTROL_CNTL_START;
5736 SPECIAL_REG_WRITE(val64, &bar0->i2c_control, LF);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005737
ravinandan.arakali@neterion.comad4ebed2005-10-17 18:26:20 -07005738 while (exit_cnt < 5) {
5739 val64 = readq(&bar0->i2c_control);
5740 if (I2C_CONTROL_CNTL_END(val64)) {
5741 if (!(val64 & I2C_CONTROL_NACK))
5742 ret = 0;
5743 break;
5744 }
5745 msleep(50);
5746 exit_cnt++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005747 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005748 }
5749
ravinandan.arakali@neterion.comad4ebed2005-10-17 18:26:20 -07005750 if (sp->device_type == XFRAME_II_DEVICE) {
5751 int write_cnt = (cnt == 8) ? 0 : cnt;
5752 writeq(SPI_DATA_WRITE(data,(cnt<<3)), &bar0->spi_data);
5753
5754 val64 = SPI_CONTROL_KEY(0x9) | SPI_CONTROL_SEL1 |
Jeff Garzik6aa20a22006-09-13 13:24:59 -04005755 SPI_CONTROL_BYTECNT(write_cnt) |
ravinandan.arakali@neterion.comad4ebed2005-10-17 18:26:20 -07005756 SPI_CONTROL_CMD(0x2) | SPI_CONTROL_ADDR(off);
5757 SPECIAL_REG_WRITE(val64, &bar0->spi_control, LF);
5758 val64 |= SPI_CONTROL_REQ;
5759 SPECIAL_REG_WRITE(val64, &bar0->spi_control, LF);
5760 while (exit_cnt < 5) {
5761 val64 = readq(&bar0->spi_control);
5762 if (val64 & SPI_CONTROL_NACK) {
5763 ret = 1;
5764 break;
5765 } else if (val64 & SPI_CONTROL_DONE) {
5766 ret = 0;
5767 break;
5768 }
5769 msleep(50);
5770 exit_cnt++;
5771 }
5772 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005773 return ret;
5774}
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05005775static void s2io_vpd_read(struct s2io_nic *nic)
Ananda Raju9dc737a2006-04-21 19:05:41 -04005776{
Ananda Rajub41477f2006-07-24 19:52:49 -04005777 u8 *vpd_data;
5778 u8 data;
Ananda Raju9dc737a2006-04-21 19:05:41 -04005779 int i=0, cnt, fail = 0;
5780 int vpd_addr = 0x80;
5781
5782 if (nic->device_type == XFRAME_II_DEVICE) {
5783 strcpy(nic->product_name, "Xframe II 10GbE network adapter");
5784 vpd_addr = 0x80;
5785 }
5786 else {
5787 strcpy(nic->product_name, "Xframe I 10GbE network adapter");
5788 vpd_addr = 0x50;
5789 }
Sivakumar Subramani19a60522007-01-31 13:30:49 -05005790 strcpy(nic->serial_num, "NOT AVAILABLE");
Ananda Raju9dc737a2006-04-21 19:05:41 -04005791
Ananda Rajub41477f2006-07-24 19:52:49 -04005792 vpd_data = kmalloc(256, GFP_KERNEL);
Sreenivasa Honnurc53d4942007-05-10 04:18:54 -04005793 if (!vpd_data) {
5794 nic->mac_control.stats_info->sw_stat.mem_alloc_fail_cnt++;
Ananda Rajub41477f2006-07-24 19:52:49 -04005795 return;
Sreenivasa Honnurc53d4942007-05-10 04:18:54 -04005796 }
Sreenivasa Honnur491976b2007-05-10 04:22:25 -04005797 nic->mac_control.stats_info->sw_stat.mem_allocated += 256;
Ananda Rajub41477f2006-07-24 19:52:49 -04005798
Ananda Raju9dc737a2006-04-21 19:05:41 -04005799 for (i = 0; i < 256; i +=4 ) {
5800 pci_write_config_byte(nic->pdev, (vpd_addr + 2), i);
5801 pci_read_config_byte(nic->pdev, (vpd_addr + 2), &data);
5802 pci_write_config_byte(nic->pdev, (vpd_addr + 3), 0);
5803 for (cnt = 0; cnt <5; cnt++) {
5804 msleep(2);
5805 pci_read_config_byte(nic->pdev, (vpd_addr + 3), &data);
5806 if (data == 0x80)
5807 break;
5808 }
5809 if (cnt >= 5) {
5810 DBG_PRINT(ERR_DBG, "Read of VPD data failed\n");
5811 fail = 1;
5812 break;
5813 }
5814 pci_read_config_dword(nic->pdev, (vpd_addr + 4),
5815 (u32 *)&vpd_data[i]);
5816 }
Sivakumar Subramani19a60522007-01-31 13:30:49 -05005817
5818 if(!fail) {
5819 /* read serial number of adapter */
5820 for (cnt = 0; cnt < 256; cnt++) {
5821 if ((vpd_data[cnt] == 'S') &&
5822 (vpd_data[cnt+1] == 'N') &&
5823 (vpd_data[cnt+2] < VPD_STRING_LEN)) {
5824 memset(nic->serial_num, 0, VPD_STRING_LEN);
5825 memcpy(nic->serial_num, &vpd_data[cnt + 3],
5826 vpd_data[cnt+2]);
5827 break;
5828 }
5829 }
5830 }
5831
5832 if ((!fail) && (vpd_data[1] < VPD_STRING_LEN)) {
Ananda Raju9dc737a2006-04-21 19:05:41 -04005833 memset(nic->product_name, 0, vpd_data[1]);
5834 memcpy(nic->product_name, &vpd_data[3], vpd_data[1]);
5835 }
Ananda Rajub41477f2006-07-24 19:52:49 -04005836 kfree(vpd_data);
Sreenivasa Honnur491976b2007-05-10 04:22:25 -04005837 nic->mac_control.stats_info->sw_stat.mem_freed += 256;
Ananda Raju9dc737a2006-04-21 19:05:41 -04005838}
5839
Linus Torvalds1da177e2005-04-16 15:20:36 -07005840/**
5841 * s2io_ethtool_geeprom - reads the value stored in the Eeprom.
5842 * @sp : private member of the device structure, which is a pointer to the * s2io_nic structure.
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07005843 * @eeprom : pointer to the user level structure provided by ethtool,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005844 * containing all relevant information.
5845 * @data_buf : user defined value to be written into Eeprom.
5846 * Description: Reads the values stored in the Eeprom at given offset
5847 * for a given length. Stores these values int the input argument data
5848 * buffer 'data_buf' and returns these to the caller (ethtool.)
5849 * Return value:
5850 * int 0 on success
5851 */
5852
5853static int s2io_ethtool_geeprom(struct net_device *dev,
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07005854 struct ethtool_eeprom *eeprom, u8 * data_buf)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005855{
ravinandan.arakali@neterion.comad4ebed2005-10-17 18:26:20 -07005856 u32 i, valid;
5857 u64 data;
Wang Chen4cf16532008-11-12 23:38:14 -08005858 struct s2io_nic *sp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005859
5860 eeprom->magic = sp->pdev->vendor | (sp->pdev->device << 16);
5861
5862 if ((eeprom->offset + eeprom->len) > (XENA_EEPROM_SPACE))
5863 eeprom->len = XENA_EEPROM_SPACE - eeprom->offset;
5864
5865 for (i = 0; i < eeprom->len; i += 4) {
5866 if (read_eeprom(sp, (eeprom->offset + i), &data)) {
5867 DBG_PRINT(ERR_DBG, "Read of EEPROM failed\n");
5868 return -EFAULT;
5869 }
5870 valid = INV(data);
5871 memcpy((data_buf + i), &valid, 4);
5872 }
5873 return 0;
5874}
5875
5876/**
5877 * s2io_ethtool_seeprom - tries to write the user provided value in Eeprom
5878 * @sp : private member of the device structure, which is a pointer to the
5879 * s2io_nic structure.
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07005880 * @eeprom : pointer to the user level structure provided by ethtool,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005881 * containing all relevant information.
5882 * @data_buf ; user defined value to be written into Eeprom.
5883 * Description:
5884 * Tries to write the user provided value in the Eeprom, at the offset
5885 * given by the user.
5886 * Return value:
5887 * 0 on success, -EFAULT on failure.
5888 */
5889
5890static int s2io_ethtool_seeprom(struct net_device *dev,
5891 struct ethtool_eeprom *eeprom,
5892 u8 * data_buf)
5893{
5894 int len = eeprom->len, cnt = 0;
ravinandan.arakali@neterion.comad4ebed2005-10-17 18:26:20 -07005895 u64 valid = 0, data;
Wang Chen4cf16532008-11-12 23:38:14 -08005896 struct s2io_nic *sp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005897
5898 if (eeprom->magic != (sp->pdev->vendor | (sp->pdev->device << 16))) {
5899 DBG_PRINT(ERR_DBG,
5900 "ETHTOOL_WRITE_EEPROM Err: Magic value ");
5901 DBG_PRINT(ERR_DBG, "is wrong, Its not 0x%x\n",
5902 eeprom->magic);
5903 return -EFAULT;
5904 }
5905
5906 while (len) {
5907 data = (u32) data_buf[cnt] & 0x000000FF;
5908 if (data) {
5909 valid = (u32) (data << 24);
5910 } else
5911 valid = data;
5912
5913 if (write_eeprom(sp, (eeprom->offset + cnt), valid, 0)) {
5914 DBG_PRINT(ERR_DBG,
5915 "ETHTOOL_WRITE_EEPROM Err: Cannot ");
5916 DBG_PRINT(ERR_DBG,
5917 "write into the specified offset\n");
5918 return -EFAULT;
5919 }
5920 cnt++;
5921 len--;
5922 }
5923
5924 return 0;
5925}
5926
5927/**
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07005928 * s2io_register_test - reads and writes into all clock domains.
5929 * @sp : private member of the device structure, which is a pointer to the
Linus Torvalds1da177e2005-04-16 15:20:36 -07005930 * s2io_nic structure.
5931 * @data : variable that returns the result of each of the test conducted b
5932 * by the driver.
5933 * Description:
5934 * Read and write into all clock domains. The NIC has 3 clock domains,
5935 * see that registers in all the three regions are accessible.
5936 * Return value:
5937 * 0 on success.
5938 */
5939
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05005940static int s2io_register_test(struct s2io_nic * sp, uint64_t * data)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005941{
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05005942 struct XENA_dev_config __iomem *bar0 = sp->bar0;
ravinandan.arakali@neterion.comad4ebed2005-10-17 18:26:20 -07005943 u64 val64 = 0, exp_val;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005944 int fail = 0;
5945
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07005946 val64 = readq(&bar0->pif_rd_swapper_fb);
5947 if (val64 != 0x123456789abcdefULL) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005948 fail = 1;
5949 DBG_PRINT(INFO_DBG, "Read Test level 1 fails\n");
5950 }
5951
5952 val64 = readq(&bar0->rmac_pause_cfg);
5953 if (val64 != 0xc000ffff00000000ULL) {
5954 fail = 1;
5955 DBG_PRINT(INFO_DBG, "Read Test level 2 fails\n");
5956 }
5957
5958 val64 = readq(&bar0->rx_queue_cfg);
ravinandan.arakali@neterion.comad4ebed2005-10-17 18:26:20 -07005959 if (sp->device_type == XFRAME_II_DEVICE)
5960 exp_val = 0x0404040404040404ULL;
5961 else
5962 exp_val = 0x0808080808080808ULL;
5963 if (val64 != exp_val) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005964 fail = 1;
5965 DBG_PRINT(INFO_DBG, "Read Test level 3 fails\n");
5966 }
5967
5968 val64 = readq(&bar0->xgxs_efifo_cfg);
5969 if (val64 != 0x000000001923141EULL) {
5970 fail = 1;
5971 DBG_PRINT(INFO_DBG, "Read Test level 4 fails\n");
5972 }
5973
5974 val64 = 0x5A5A5A5A5A5A5A5AULL;
5975 writeq(val64, &bar0->xmsi_data);
5976 val64 = readq(&bar0->xmsi_data);
5977 if (val64 != 0x5A5A5A5A5A5A5A5AULL) {
5978 fail = 1;
5979 DBG_PRINT(ERR_DBG, "Write Test level 1 fails\n");
5980 }
5981
5982 val64 = 0xA5A5A5A5A5A5A5A5ULL;
5983 writeq(val64, &bar0->xmsi_data);
5984 val64 = readq(&bar0->xmsi_data);
5985 if (val64 != 0xA5A5A5A5A5A5A5A5ULL) {
5986 fail = 1;
5987 DBG_PRINT(ERR_DBG, "Write Test level 2 fails\n");
5988 }
5989
5990 *data = fail;
ravinandan.arakali@neterion.comad4ebed2005-10-17 18:26:20 -07005991 return fail;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005992}
5993
5994/**
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07005995 * s2io_eeprom_test - to verify that EEprom in the xena can be programmed.
Linus Torvalds1da177e2005-04-16 15:20:36 -07005996 * @sp : private member of the device structure, which is a pointer to the
5997 * s2io_nic structure.
5998 * @data:variable that returns the result of each of the test conducted by
5999 * the driver.
6000 * Description:
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07006001 * Verify that EEPROM in the xena can be programmed using I2C_CONTROL
Linus Torvalds1da177e2005-04-16 15:20:36 -07006002 * register.
6003 * Return value:
6004 * 0 on success.
6005 */
6006
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05006007static int s2io_eeprom_test(struct s2io_nic * sp, uint64_t * data)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006008{
6009 int fail = 0;
ravinandan.arakali@neterion.comad4ebed2005-10-17 18:26:20 -07006010 u64 ret_data, org_4F0, org_7F0;
6011 u8 saved_4F0 = 0, saved_7F0 = 0;
6012 struct net_device *dev = sp->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006013
6014 /* Test Write Error at offset 0 */
ravinandan.arakali@neterion.comad4ebed2005-10-17 18:26:20 -07006015 /* Note that SPI interface allows write access to all areas
6016 * of EEPROM. Hence doing all negative testing only for Xframe I.
6017 */
6018 if (sp->device_type == XFRAME_I_DEVICE)
6019 if (!write_eeprom(sp, 0, 0, 3))
6020 fail = 1;
6021
6022 /* Save current values at offsets 0x4F0 and 0x7F0 */
6023 if (!read_eeprom(sp, 0x4F0, &org_4F0))
6024 saved_4F0 = 1;
6025 if (!read_eeprom(sp, 0x7F0, &org_7F0))
6026 saved_7F0 = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006027
6028 /* Test Write at offset 4f0 */
ravinandan.arakali@neterion.comad4ebed2005-10-17 18:26:20 -07006029 if (write_eeprom(sp, 0x4F0, 0x012345, 3))
Linus Torvalds1da177e2005-04-16 15:20:36 -07006030 fail = 1;
6031 if (read_eeprom(sp, 0x4F0, &ret_data))
6032 fail = 1;
6033
ravinandan.arakali@neterion.comad4ebed2005-10-17 18:26:20 -07006034 if (ret_data != 0x012345) {
Andrew Morton26b76252005-12-14 19:25:23 -08006035 DBG_PRINT(ERR_DBG, "%s: eeprom test error at offset 0x4F0. "
6036 "Data written %llx Data read %llx\n",
6037 dev->name, (unsigned long long)0x12345,
6038 (unsigned long long)ret_data);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006039 fail = 1;
ravinandan.arakali@neterion.comad4ebed2005-10-17 18:26:20 -07006040 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006041
6042 /* Reset the EEPROM data go FFFF */
ravinandan.arakali@neterion.comad4ebed2005-10-17 18:26:20 -07006043 write_eeprom(sp, 0x4F0, 0xFFFFFF, 3);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006044
6045 /* Test Write Request Error at offset 0x7c */
ravinandan.arakali@neterion.comad4ebed2005-10-17 18:26:20 -07006046 if (sp->device_type == XFRAME_I_DEVICE)
6047 if (!write_eeprom(sp, 0x07C, 0, 3))
6048 fail = 1;
6049
6050 /* Test Write Request at offset 0x7f0 */
6051 if (write_eeprom(sp, 0x7F0, 0x012345, 3))
6052 fail = 1;
6053 if (read_eeprom(sp, 0x7F0, &ret_data))
Linus Torvalds1da177e2005-04-16 15:20:36 -07006054 fail = 1;
6055
ravinandan.arakali@neterion.comad4ebed2005-10-17 18:26:20 -07006056 if (ret_data != 0x012345) {
Andrew Morton26b76252005-12-14 19:25:23 -08006057 DBG_PRINT(ERR_DBG, "%s: eeprom test error at offset 0x7F0. "
6058 "Data written %llx Data read %llx\n",
6059 dev->name, (unsigned long long)0x12345,
6060 (unsigned long long)ret_data);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006061 fail = 1;
ravinandan.arakali@neterion.comad4ebed2005-10-17 18:26:20 -07006062 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006063
6064 /* Reset the EEPROM data go FFFF */
ravinandan.arakali@neterion.comad4ebed2005-10-17 18:26:20 -07006065 write_eeprom(sp, 0x7F0, 0xFFFFFF, 3);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006066
ravinandan.arakali@neterion.comad4ebed2005-10-17 18:26:20 -07006067 if (sp->device_type == XFRAME_I_DEVICE) {
6068 /* Test Write Error at offset 0x80 */
6069 if (!write_eeprom(sp, 0x080, 0, 3))
6070 fail = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006071
ravinandan.arakali@neterion.comad4ebed2005-10-17 18:26:20 -07006072 /* Test Write Error at offset 0xfc */
6073 if (!write_eeprom(sp, 0x0FC, 0, 3))
6074 fail = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006075
ravinandan.arakali@neterion.comad4ebed2005-10-17 18:26:20 -07006076 /* Test Write Error at offset 0x100 */
6077 if (!write_eeprom(sp, 0x100, 0, 3))
6078 fail = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006079
ravinandan.arakali@neterion.comad4ebed2005-10-17 18:26:20 -07006080 /* Test Write Error at offset 4ec */
6081 if (!write_eeprom(sp, 0x4EC, 0, 3))
6082 fail = 1;
6083 }
6084
6085 /* Restore values at offsets 0x4F0 and 0x7F0 */
6086 if (saved_4F0)
6087 write_eeprom(sp, 0x4F0, org_4F0, 3);
6088 if (saved_7F0)
6089 write_eeprom(sp, 0x7F0, org_7F0, 3);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006090
6091 *data = fail;
ravinandan.arakali@neterion.comad4ebed2005-10-17 18:26:20 -07006092 return fail;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006093}
6094
6095/**
6096 * s2io_bist_test - invokes the MemBist test of the card .
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07006097 * @sp : private member of the device structure, which is a pointer to the
Linus Torvalds1da177e2005-04-16 15:20:36 -07006098 * s2io_nic structure.
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07006099 * @data:variable that returns the result of each of the test conducted by
Linus Torvalds1da177e2005-04-16 15:20:36 -07006100 * the driver.
6101 * Description:
6102 * This invokes the MemBist test of the card. We give around
6103 * 2 secs time for the Test to complete. If it's still not complete
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07006104 * within this peiod, we consider that the test failed.
Linus Torvalds1da177e2005-04-16 15:20:36 -07006105 * Return value:
6106 * 0 on success and -1 on failure.
6107 */
6108
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05006109static int s2io_bist_test(struct s2io_nic * sp, uint64_t * data)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006110{
6111 u8 bist = 0;
6112 int cnt = 0, ret = -1;
6113
6114 pci_read_config_byte(sp->pdev, PCI_BIST, &bist);
6115 bist |= PCI_BIST_START;
6116 pci_write_config_word(sp->pdev, PCI_BIST, bist);
6117
6118 while (cnt < 20) {
6119 pci_read_config_byte(sp->pdev, PCI_BIST, &bist);
6120 if (!(bist & PCI_BIST_START)) {
6121 *data = (bist & PCI_BIST_CODE_MASK);
6122 ret = 0;
6123 break;
6124 }
6125 msleep(100);
6126 cnt++;
6127 }
6128
6129 return ret;
6130}
6131
6132/**
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07006133 * s2io-link_test - verifies the link state of the nic
6134 * @sp ; private member of the device structure, which is a pointer to the
Linus Torvalds1da177e2005-04-16 15:20:36 -07006135 * s2io_nic structure.
6136 * @data: variable that returns the result of each of the test conducted by
6137 * the driver.
6138 * Description:
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07006139 * The function verifies the link state of the NIC and updates the input
Linus Torvalds1da177e2005-04-16 15:20:36 -07006140 * argument 'data' appropriately.
6141 * Return value:
6142 * 0 on success.
6143 */
6144
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05006145static int s2io_link_test(struct s2io_nic * sp, uint64_t * data)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006146{
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05006147 struct XENA_dev_config __iomem *bar0 = sp->bar0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006148 u64 val64;
6149
6150 val64 = readq(&bar0->adapter_status);
Ananda Rajuc92ca042006-04-21 19:18:03 -04006151 if(!(LINK_IS_UP(val64)))
Linus Torvalds1da177e2005-04-16 15:20:36 -07006152 *data = 1;
Ananda Rajuc92ca042006-04-21 19:18:03 -04006153 else
6154 *data = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006155
Ananda Rajub41477f2006-07-24 19:52:49 -04006156 return *data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006157}
6158
6159/**
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07006160 * s2io_rldram_test - offline test for access to the RldRam chip on the NIC
6161 * @sp - private member of the device structure, which is a pointer to the
Linus Torvalds1da177e2005-04-16 15:20:36 -07006162 * s2io_nic structure.
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07006163 * @data - variable that returns the result of each of the test
Linus Torvalds1da177e2005-04-16 15:20:36 -07006164 * conducted by the driver.
6165 * Description:
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07006166 * This is one of the offline test that tests the read and write
Linus Torvalds1da177e2005-04-16 15:20:36 -07006167 * access to the RldRam chip on the NIC.
6168 * Return value:
6169 * 0 on success.
6170 */
6171
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05006172static int s2io_rldram_test(struct s2io_nic * sp, uint64_t * data)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006173{
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05006174 struct XENA_dev_config __iomem *bar0 = sp->bar0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006175 u64 val64;
ravinandan.arakali@neterion.comad4ebed2005-10-17 18:26:20 -07006176 int cnt, iteration = 0, test_fail = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006177
6178 val64 = readq(&bar0->adapter_control);
6179 val64 &= ~ADAPTER_ECC_EN;
6180 writeq(val64, &bar0->adapter_control);
6181
6182 val64 = readq(&bar0->mc_rldram_test_ctrl);
6183 val64 |= MC_RLDRAM_TEST_MODE;
ravinandan.arakali@neterion.comad4ebed2005-10-17 18:26:20 -07006184 SPECIAL_REG_WRITE(val64, &bar0->mc_rldram_test_ctrl, LF);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006185
6186 val64 = readq(&bar0->mc_rldram_mrs);
6187 val64 |= MC_RLDRAM_QUEUE_SIZE_ENABLE;
6188 SPECIAL_REG_WRITE(val64, &bar0->mc_rldram_mrs, UF);
6189
6190 val64 |= MC_RLDRAM_MRS_ENABLE;
6191 SPECIAL_REG_WRITE(val64, &bar0->mc_rldram_mrs, UF);
6192
6193 while (iteration < 2) {
6194 val64 = 0x55555555aaaa0000ULL;
6195 if (iteration == 1) {
6196 val64 ^= 0xFFFFFFFFFFFF0000ULL;
6197 }
6198 writeq(val64, &bar0->mc_rldram_test_d0);
6199
6200 val64 = 0xaaaa5a5555550000ULL;
6201 if (iteration == 1) {
6202 val64 ^= 0xFFFFFFFFFFFF0000ULL;
6203 }
6204 writeq(val64, &bar0->mc_rldram_test_d1);
6205
6206 val64 = 0x55aaaaaaaa5a0000ULL;
6207 if (iteration == 1) {
6208 val64 ^= 0xFFFFFFFFFFFF0000ULL;
6209 }
6210 writeq(val64, &bar0->mc_rldram_test_d2);
6211
ravinandan.arakali@neterion.comad4ebed2005-10-17 18:26:20 -07006212 val64 = (u64) (0x0000003ffffe0100ULL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006213 writeq(val64, &bar0->mc_rldram_test_add);
6214
ravinandan.arakali@neterion.comad4ebed2005-10-17 18:26:20 -07006215 val64 = MC_RLDRAM_TEST_MODE | MC_RLDRAM_TEST_WRITE |
6216 MC_RLDRAM_TEST_GO;
6217 SPECIAL_REG_WRITE(val64, &bar0->mc_rldram_test_ctrl, LF);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006218
6219 for (cnt = 0; cnt < 5; cnt++) {
6220 val64 = readq(&bar0->mc_rldram_test_ctrl);
6221 if (val64 & MC_RLDRAM_TEST_DONE)
6222 break;
6223 msleep(200);
6224 }
6225
6226 if (cnt == 5)
6227 break;
6228
ravinandan.arakali@neterion.comad4ebed2005-10-17 18:26:20 -07006229 val64 = MC_RLDRAM_TEST_MODE | MC_RLDRAM_TEST_GO;
6230 SPECIAL_REG_WRITE(val64, &bar0->mc_rldram_test_ctrl, LF);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006231
6232 for (cnt = 0; cnt < 5; cnt++) {
6233 val64 = readq(&bar0->mc_rldram_test_ctrl);
6234 if (val64 & MC_RLDRAM_TEST_DONE)
6235 break;
6236 msleep(500);
6237 }
6238
6239 if (cnt == 5)
6240 break;
6241
6242 val64 = readq(&bar0->mc_rldram_test_ctrl);
ravinandan.arakali@neterion.comad4ebed2005-10-17 18:26:20 -07006243 if (!(val64 & MC_RLDRAM_TEST_PASS))
6244 test_fail = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006245
6246 iteration++;
6247 }
6248
ravinandan.arakali@neterion.comad4ebed2005-10-17 18:26:20 -07006249 *data = test_fail;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006250
ravinandan.arakali@neterion.comad4ebed2005-10-17 18:26:20 -07006251 /* Bring the adapter out of test mode */
6252 SPECIAL_REG_WRITE(0, &bar0->mc_rldram_test_ctrl, LF);
6253
6254 return test_fail;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006255}
6256
6257/**
6258 * s2io_ethtool_test - conducts 6 tsets to determine the health of card.
6259 * @sp : private member of the device structure, which is a pointer to the
6260 * s2io_nic structure.
6261 * @ethtest : pointer to a ethtool command specific structure that will be
6262 * returned to the user.
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07006263 * @data : variable that returns the result of each of the test
Linus Torvalds1da177e2005-04-16 15:20:36 -07006264 * conducted by the driver.
6265 * Description:
6266 * This function conducts 6 tests ( 4 offline and 2 online) to determine
6267 * the health of the card.
6268 * Return value:
6269 * void
6270 */
6271
6272static void s2io_ethtool_test(struct net_device *dev,
6273 struct ethtool_test *ethtest,
6274 uint64_t * data)
6275{
Wang Chen4cf16532008-11-12 23:38:14 -08006276 struct s2io_nic *sp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006277 int orig_state = netif_running(sp->dev);
6278
6279 if (ethtest->flags == ETH_TEST_FL_OFFLINE) {
6280 /* Offline Tests. */
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07006281 if (orig_state)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006282 s2io_close(sp->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006283
6284 if (s2io_register_test(sp, &data[0]))
6285 ethtest->flags |= ETH_TEST_FL_FAILED;
6286
6287 s2io_reset(sp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006288
6289 if (s2io_rldram_test(sp, &data[3]))
6290 ethtest->flags |= ETH_TEST_FL_FAILED;
6291
6292 s2io_reset(sp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006293
6294 if (s2io_eeprom_test(sp, &data[1]))
6295 ethtest->flags |= ETH_TEST_FL_FAILED;
6296
6297 if (s2io_bist_test(sp, &data[4]))
6298 ethtest->flags |= ETH_TEST_FL_FAILED;
6299
6300 if (orig_state)
6301 s2io_open(sp->dev);
6302
6303 data[2] = 0;
6304 } else {
6305 /* Online Tests. */
6306 if (!orig_state) {
6307 DBG_PRINT(ERR_DBG,
6308 "%s: is not up, cannot run test\n",
6309 dev->name);
6310 data[0] = -1;
6311 data[1] = -1;
6312 data[2] = -1;
6313 data[3] = -1;
6314 data[4] = -1;
6315 }
6316
6317 if (s2io_link_test(sp, &data[2]))
6318 ethtest->flags |= ETH_TEST_FL_FAILED;
6319
6320 data[0] = 0;
6321 data[1] = 0;
6322 data[3] = 0;
6323 data[4] = 0;
6324 }
6325}
6326
6327static void s2io_get_ethtool_stats(struct net_device *dev,
6328 struct ethtool_stats *estats,
6329 u64 * tmp_stats)
6330{
Sivakumar Subramani8116f3c2007-09-17 13:05:35 -07006331 int i = 0, k;
Wang Chen4cf16532008-11-12 23:38:14 -08006332 struct s2io_nic *sp = netdev_priv(dev);
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05006333 struct stat_block *stat_info = sp->mac_control.stats_info;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006334
raghavendra.koushik@neterion.com7ba013a2005-08-03 12:29:20 -07006335 s2io_updt_stats(sp);
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07006336 tmp_stats[i++] =
6337 (u64)le32_to_cpu(stat_info->tmac_frms_oflow) << 32 |
6338 le32_to_cpu(stat_info->tmac_frms);
6339 tmp_stats[i++] =
6340 (u64)le32_to_cpu(stat_info->tmac_data_octets_oflow) << 32 |
6341 le32_to_cpu(stat_info->tmac_data_octets);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006342 tmp_stats[i++] = le64_to_cpu(stat_info->tmac_drop_frms);
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07006343 tmp_stats[i++] =
6344 (u64)le32_to_cpu(stat_info->tmac_mcst_frms_oflow) << 32 |
6345 le32_to_cpu(stat_info->tmac_mcst_frms);
6346 tmp_stats[i++] =
6347 (u64)le32_to_cpu(stat_info->tmac_bcst_frms_oflow) << 32 |
6348 le32_to_cpu(stat_info->tmac_bcst_frms);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006349 tmp_stats[i++] = le64_to_cpu(stat_info->tmac_pause_ctrl_frms);
Ananda Rajubd1034f2006-04-21 19:20:22 -04006350 tmp_stats[i++] =
6351 (u64)le32_to_cpu(stat_info->tmac_ttl_octets_oflow) << 32 |
6352 le32_to_cpu(stat_info->tmac_ttl_octets);
6353 tmp_stats[i++] =
6354 (u64)le32_to_cpu(stat_info->tmac_ucst_frms_oflow) << 32 |
6355 le32_to_cpu(stat_info->tmac_ucst_frms);
6356 tmp_stats[i++] =
6357 (u64)le32_to_cpu(stat_info->tmac_nucst_frms_oflow) << 32 |
6358 le32_to_cpu(stat_info->tmac_nucst_frms);
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07006359 tmp_stats[i++] =
6360 (u64)le32_to_cpu(stat_info->tmac_any_err_frms_oflow) << 32 |
6361 le32_to_cpu(stat_info->tmac_any_err_frms);
Ananda Rajubd1034f2006-04-21 19:20:22 -04006362 tmp_stats[i++] = le64_to_cpu(stat_info->tmac_ttl_less_fb_octets);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006363 tmp_stats[i++] = le64_to_cpu(stat_info->tmac_vld_ip_octets);
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07006364 tmp_stats[i++] =
6365 (u64)le32_to_cpu(stat_info->tmac_vld_ip_oflow) << 32 |
6366 le32_to_cpu(stat_info->tmac_vld_ip);
6367 tmp_stats[i++] =
6368 (u64)le32_to_cpu(stat_info->tmac_drop_ip_oflow) << 32 |
6369 le32_to_cpu(stat_info->tmac_drop_ip);
6370 tmp_stats[i++] =
6371 (u64)le32_to_cpu(stat_info->tmac_icmp_oflow) << 32 |
6372 le32_to_cpu(stat_info->tmac_icmp);
6373 tmp_stats[i++] =
6374 (u64)le32_to_cpu(stat_info->tmac_rst_tcp_oflow) << 32 |
6375 le32_to_cpu(stat_info->tmac_rst_tcp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006376 tmp_stats[i++] = le64_to_cpu(stat_info->tmac_tcp);
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07006377 tmp_stats[i++] = (u64)le32_to_cpu(stat_info->tmac_udp_oflow) << 32 |
6378 le32_to_cpu(stat_info->tmac_udp);
6379 tmp_stats[i++] =
6380 (u64)le32_to_cpu(stat_info->rmac_vld_frms_oflow) << 32 |
6381 le32_to_cpu(stat_info->rmac_vld_frms);
6382 tmp_stats[i++] =
6383 (u64)le32_to_cpu(stat_info->rmac_data_octets_oflow) << 32 |
6384 le32_to_cpu(stat_info->rmac_data_octets);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006385 tmp_stats[i++] = le64_to_cpu(stat_info->rmac_fcs_err_frms);
6386 tmp_stats[i++] = le64_to_cpu(stat_info->rmac_drop_frms);
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07006387 tmp_stats[i++] =
6388 (u64)le32_to_cpu(stat_info->rmac_vld_mcst_frms_oflow) << 32 |
6389 le32_to_cpu(stat_info->rmac_vld_mcst_frms);
6390 tmp_stats[i++] =
6391 (u64)le32_to_cpu(stat_info->rmac_vld_bcst_frms_oflow) << 32 |
6392 le32_to_cpu(stat_info->rmac_vld_bcst_frms);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006393 tmp_stats[i++] = le32_to_cpu(stat_info->rmac_in_rng_len_err_frms);
Ananda Rajubd1034f2006-04-21 19:20:22 -04006394 tmp_stats[i++] = le32_to_cpu(stat_info->rmac_out_rng_len_err_frms);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006395 tmp_stats[i++] = le64_to_cpu(stat_info->rmac_long_frms);
6396 tmp_stats[i++] = le64_to_cpu(stat_info->rmac_pause_ctrl_frms);
Ananda Rajubd1034f2006-04-21 19:20:22 -04006397 tmp_stats[i++] = le64_to_cpu(stat_info->rmac_unsup_ctrl_frms);
6398 tmp_stats[i++] =
6399 (u64)le32_to_cpu(stat_info->rmac_ttl_octets_oflow) << 32 |
6400 le32_to_cpu(stat_info->rmac_ttl_octets);
6401 tmp_stats[i++] =
6402 (u64)le32_to_cpu(stat_info->rmac_accepted_ucst_frms_oflow)
6403 << 32 | le32_to_cpu(stat_info->rmac_accepted_ucst_frms);
6404 tmp_stats[i++] =
6405 (u64)le32_to_cpu(stat_info->rmac_accepted_nucst_frms_oflow)
6406 << 32 | le32_to_cpu(stat_info->rmac_accepted_nucst_frms);
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07006407 tmp_stats[i++] =
6408 (u64)le32_to_cpu(stat_info->rmac_discarded_frms_oflow) << 32 |
6409 le32_to_cpu(stat_info->rmac_discarded_frms);
Ananda Rajubd1034f2006-04-21 19:20:22 -04006410 tmp_stats[i++] =
6411 (u64)le32_to_cpu(stat_info->rmac_drop_events_oflow)
6412 << 32 | le32_to_cpu(stat_info->rmac_drop_events);
6413 tmp_stats[i++] = le64_to_cpu(stat_info->rmac_ttl_less_fb_octets);
6414 tmp_stats[i++] = le64_to_cpu(stat_info->rmac_ttl_frms);
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07006415 tmp_stats[i++] =
6416 (u64)le32_to_cpu(stat_info->rmac_usized_frms_oflow) << 32 |
6417 le32_to_cpu(stat_info->rmac_usized_frms);
6418 tmp_stats[i++] =
6419 (u64)le32_to_cpu(stat_info->rmac_osized_frms_oflow) << 32 |
6420 le32_to_cpu(stat_info->rmac_osized_frms);
6421 tmp_stats[i++] =
6422 (u64)le32_to_cpu(stat_info->rmac_frag_frms_oflow) << 32 |
6423 le32_to_cpu(stat_info->rmac_frag_frms);
6424 tmp_stats[i++] =
6425 (u64)le32_to_cpu(stat_info->rmac_jabber_frms_oflow) << 32 |
6426 le32_to_cpu(stat_info->rmac_jabber_frms);
Ananda Rajubd1034f2006-04-21 19:20:22 -04006427 tmp_stats[i++] = le64_to_cpu(stat_info->rmac_ttl_64_frms);
6428 tmp_stats[i++] = le64_to_cpu(stat_info->rmac_ttl_65_127_frms);
6429 tmp_stats[i++] = le64_to_cpu(stat_info->rmac_ttl_128_255_frms);
6430 tmp_stats[i++] = le64_to_cpu(stat_info->rmac_ttl_256_511_frms);
6431 tmp_stats[i++] = le64_to_cpu(stat_info->rmac_ttl_512_1023_frms);
6432 tmp_stats[i++] = le64_to_cpu(stat_info->rmac_ttl_1024_1518_frms);
6433 tmp_stats[i++] =
6434 (u64)le32_to_cpu(stat_info->rmac_ip_oflow) << 32 |
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07006435 le32_to_cpu(stat_info->rmac_ip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006436 tmp_stats[i++] = le64_to_cpu(stat_info->rmac_ip_octets);
6437 tmp_stats[i++] = le32_to_cpu(stat_info->rmac_hdr_err_ip);
Ananda Rajubd1034f2006-04-21 19:20:22 -04006438 tmp_stats[i++] =
6439 (u64)le32_to_cpu(stat_info->rmac_drop_ip_oflow) << 32 |
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07006440 le32_to_cpu(stat_info->rmac_drop_ip);
Ananda Rajubd1034f2006-04-21 19:20:22 -04006441 tmp_stats[i++] =
6442 (u64)le32_to_cpu(stat_info->rmac_icmp_oflow) << 32 |
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07006443 le32_to_cpu(stat_info->rmac_icmp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006444 tmp_stats[i++] = le64_to_cpu(stat_info->rmac_tcp);
Ananda Rajubd1034f2006-04-21 19:20:22 -04006445 tmp_stats[i++] =
6446 (u64)le32_to_cpu(stat_info->rmac_udp_oflow) << 32 |
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07006447 le32_to_cpu(stat_info->rmac_udp);
6448 tmp_stats[i++] =
6449 (u64)le32_to_cpu(stat_info->rmac_err_drp_udp_oflow) << 32 |
6450 le32_to_cpu(stat_info->rmac_err_drp_udp);
Ananda Rajubd1034f2006-04-21 19:20:22 -04006451 tmp_stats[i++] = le64_to_cpu(stat_info->rmac_xgmii_err_sym);
6452 tmp_stats[i++] = le64_to_cpu(stat_info->rmac_frms_q0);
6453 tmp_stats[i++] = le64_to_cpu(stat_info->rmac_frms_q1);
6454 tmp_stats[i++] = le64_to_cpu(stat_info->rmac_frms_q2);
6455 tmp_stats[i++] = le64_to_cpu(stat_info->rmac_frms_q3);
6456 tmp_stats[i++] = le64_to_cpu(stat_info->rmac_frms_q4);
6457 tmp_stats[i++] = le64_to_cpu(stat_info->rmac_frms_q5);
6458 tmp_stats[i++] = le64_to_cpu(stat_info->rmac_frms_q6);
6459 tmp_stats[i++] = le64_to_cpu(stat_info->rmac_frms_q7);
6460 tmp_stats[i++] = le16_to_cpu(stat_info->rmac_full_q0);
6461 tmp_stats[i++] = le16_to_cpu(stat_info->rmac_full_q1);
6462 tmp_stats[i++] = le16_to_cpu(stat_info->rmac_full_q2);
6463 tmp_stats[i++] = le16_to_cpu(stat_info->rmac_full_q3);
6464 tmp_stats[i++] = le16_to_cpu(stat_info->rmac_full_q4);
6465 tmp_stats[i++] = le16_to_cpu(stat_info->rmac_full_q5);
6466 tmp_stats[i++] = le16_to_cpu(stat_info->rmac_full_q6);
6467 tmp_stats[i++] = le16_to_cpu(stat_info->rmac_full_q7);
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07006468 tmp_stats[i++] =
6469 (u64)le32_to_cpu(stat_info->rmac_pause_cnt_oflow) << 32 |
6470 le32_to_cpu(stat_info->rmac_pause_cnt);
Ananda Rajubd1034f2006-04-21 19:20:22 -04006471 tmp_stats[i++] = le64_to_cpu(stat_info->rmac_xgmii_data_err_cnt);
6472 tmp_stats[i++] = le64_to_cpu(stat_info->rmac_xgmii_ctrl_err_cnt);
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07006473 tmp_stats[i++] =
6474 (u64)le32_to_cpu(stat_info->rmac_accepted_ip_oflow) << 32 |
6475 le32_to_cpu(stat_info->rmac_accepted_ip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006476 tmp_stats[i++] = le32_to_cpu(stat_info->rmac_err_tcp);
Ananda Rajubd1034f2006-04-21 19:20:22 -04006477 tmp_stats[i++] = le32_to_cpu(stat_info->rd_req_cnt);
6478 tmp_stats[i++] = le32_to_cpu(stat_info->new_rd_req_cnt);
6479 tmp_stats[i++] = le32_to_cpu(stat_info->new_rd_req_rtry_cnt);
6480 tmp_stats[i++] = le32_to_cpu(stat_info->rd_rtry_cnt);
6481 tmp_stats[i++] = le32_to_cpu(stat_info->wr_rtry_rd_ack_cnt);
6482 tmp_stats[i++] = le32_to_cpu(stat_info->wr_req_cnt);
6483 tmp_stats[i++] = le32_to_cpu(stat_info->new_wr_req_cnt);
6484 tmp_stats[i++] = le32_to_cpu(stat_info->new_wr_req_rtry_cnt);
6485 tmp_stats[i++] = le32_to_cpu(stat_info->wr_rtry_cnt);
6486 tmp_stats[i++] = le32_to_cpu(stat_info->wr_disc_cnt);
6487 tmp_stats[i++] = le32_to_cpu(stat_info->rd_rtry_wr_ack_cnt);
6488 tmp_stats[i++] = le32_to_cpu(stat_info->txp_wr_cnt);
6489 tmp_stats[i++] = le32_to_cpu(stat_info->txd_rd_cnt);
6490 tmp_stats[i++] = le32_to_cpu(stat_info->txd_wr_cnt);
6491 tmp_stats[i++] = le32_to_cpu(stat_info->rxd_rd_cnt);
6492 tmp_stats[i++] = le32_to_cpu(stat_info->rxd_wr_cnt);
6493 tmp_stats[i++] = le32_to_cpu(stat_info->txf_rd_cnt);
6494 tmp_stats[i++] = le32_to_cpu(stat_info->rxf_wr_cnt);
Sivakumar Subramanifa1f0cb2007-02-24 02:03:22 -05006495
6496 /* Enhanced statistics exist only for Hercules */
6497 if(sp->device_type == XFRAME_II_DEVICE) {
6498 tmp_stats[i++] =
6499 le64_to_cpu(stat_info->rmac_ttl_1519_4095_frms);
6500 tmp_stats[i++] =
6501 le64_to_cpu(stat_info->rmac_ttl_4096_8191_frms);
6502 tmp_stats[i++] =
6503 le64_to_cpu(stat_info->rmac_ttl_8192_max_frms);
6504 tmp_stats[i++] = le64_to_cpu(stat_info->rmac_ttl_gt_max_frms);
6505 tmp_stats[i++] = le64_to_cpu(stat_info->rmac_osized_alt_frms);
6506 tmp_stats[i++] = le64_to_cpu(stat_info->rmac_jabber_alt_frms);
6507 tmp_stats[i++] = le64_to_cpu(stat_info->rmac_gt_max_alt_frms);
6508 tmp_stats[i++] = le64_to_cpu(stat_info->rmac_vlan_frms);
6509 tmp_stats[i++] = le32_to_cpu(stat_info->rmac_len_discard);
6510 tmp_stats[i++] = le32_to_cpu(stat_info->rmac_fcs_discard);
6511 tmp_stats[i++] = le32_to_cpu(stat_info->rmac_pf_discard);
6512 tmp_stats[i++] = le32_to_cpu(stat_info->rmac_da_discard);
6513 tmp_stats[i++] = le32_to_cpu(stat_info->rmac_red_discard);
6514 tmp_stats[i++] = le32_to_cpu(stat_info->rmac_rts_discard);
6515 tmp_stats[i++] = le32_to_cpu(stat_info->rmac_ingm_full_discard);
6516 tmp_stats[i++] = le32_to_cpu(stat_info->link_fault_cnt);
6517 }
6518
raghavendra.koushik@neterion.com7ba013a2005-08-03 12:29:20 -07006519 tmp_stats[i++] = 0;
6520 tmp_stats[i++] = stat_info->sw_stat.single_ecc_errs;
6521 tmp_stats[i++] = stat_info->sw_stat.double_ecc_errs;
Ananda Rajubd1034f2006-04-21 19:20:22 -04006522 tmp_stats[i++] = stat_info->sw_stat.parity_err_cnt;
6523 tmp_stats[i++] = stat_info->sw_stat.serious_err_cnt;
6524 tmp_stats[i++] = stat_info->sw_stat.soft_reset_cnt;
6525 tmp_stats[i++] = stat_info->sw_stat.fifo_full_cnt;
Sivakumar Subramani8116f3c2007-09-17 13:05:35 -07006526 for (k = 0; k < MAX_RX_RINGS; k++)
6527 tmp_stats[i++] = stat_info->sw_stat.ring_full_cnt[k];
Ananda Rajubd1034f2006-04-21 19:20:22 -04006528 tmp_stats[i++] = stat_info->xpak_stat.alarm_transceiver_temp_high;
6529 tmp_stats[i++] = stat_info->xpak_stat.alarm_transceiver_temp_low;
6530 tmp_stats[i++] = stat_info->xpak_stat.alarm_laser_bias_current_high;
6531 tmp_stats[i++] = stat_info->xpak_stat.alarm_laser_bias_current_low;
6532 tmp_stats[i++] = stat_info->xpak_stat.alarm_laser_output_power_high;
6533 tmp_stats[i++] = stat_info->xpak_stat.alarm_laser_output_power_low;
6534 tmp_stats[i++] = stat_info->xpak_stat.warn_transceiver_temp_high;
6535 tmp_stats[i++] = stat_info->xpak_stat.warn_transceiver_temp_low;
6536 tmp_stats[i++] = stat_info->xpak_stat.warn_laser_bias_current_high;
6537 tmp_stats[i++] = stat_info->xpak_stat.warn_laser_bias_current_low;
6538 tmp_stats[i++] = stat_info->xpak_stat.warn_laser_output_power_high;
6539 tmp_stats[i++] = stat_info->xpak_stat.warn_laser_output_power_low;
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05006540 tmp_stats[i++] = stat_info->sw_stat.clubbed_frms_cnt;
6541 tmp_stats[i++] = stat_info->sw_stat.sending_both;
6542 tmp_stats[i++] = stat_info->sw_stat.outof_sequence_pkts;
6543 tmp_stats[i++] = stat_info->sw_stat.flush_max_pkts;
Andrew Mortonfe931392006-02-03 01:45:12 -08006544 if (stat_info->sw_stat.num_aggregations) {
Ananda Rajubd1034f2006-04-21 19:20:22 -04006545 u64 tmp = stat_info->sw_stat.sum_avg_pkts_aggregated;
6546 int count = 0;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006547 /*
Ananda Rajubd1034f2006-04-21 19:20:22 -04006548 * Since 64-bit divide does not work on all platforms,
6549 * do repeated subtraction.
6550 */
6551 while (tmp >= stat_info->sw_stat.num_aggregations) {
6552 tmp -= stat_info->sw_stat.num_aggregations;
6553 count++;
6554 }
6555 tmp_stats[i++] = count;
Andrew Mortonfe931392006-02-03 01:45:12 -08006556 }
Ananda Rajubd1034f2006-04-21 19:20:22 -04006557 else
6558 tmp_stats[i++] = 0;
Sreenivasa Honnurc53d4942007-05-10 04:18:54 -04006559 tmp_stats[i++] = stat_info->sw_stat.mem_alloc_fail_cnt;
Veena Parat491abf22007-07-23 02:37:14 -04006560 tmp_stats[i++] = stat_info->sw_stat.pci_map_fail_cnt;
Sreenivasa Honnurc53d4942007-05-10 04:18:54 -04006561 tmp_stats[i++] = stat_info->sw_stat.watchdog_timer_cnt;
Sreenivasa Honnur491976b2007-05-10 04:22:25 -04006562 tmp_stats[i++] = stat_info->sw_stat.mem_allocated;
6563 tmp_stats[i++] = stat_info->sw_stat.mem_freed;
6564 tmp_stats[i++] = stat_info->sw_stat.link_up_cnt;
6565 tmp_stats[i++] = stat_info->sw_stat.link_down_cnt;
6566 tmp_stats[i++] = stat_info->sw_stat.link_up_time;
6567 tmp_stats[i++] = stat_info->sw_stat.link_down_time;
6568
6569 tmp_stats[i++] = stat_info->sw_stat.tx_buf_abort_cnt;
6570 tmp_stats[i++] = stat_info->sw_stat.tx_desc_abort_cnt;
6571 tmp_stats[i++] = stat_info->sw_stat.tx_parity_err_cnt;
6572 tmp_stats[i++] = stat_info->sw_stat.tx_link_loss_cnt;
6573 tmp_stats[i++] = stat_info->sw_stat.tx_list_proc_err_cnt;
6574
6575 tmp_stats[i++] = stat_info->sw_stat.rx_parity_err_cnt;
6576 tmp_stats[i++] = stat_info->sw_stat.rx_abort_cnt;
6577 tmp_stats[i++] = stat_info->sw_stat.rx_parity_abort_cnt;
6578 tmp_stats[i++] = stat_info->sw_stat.rx_rda_fail_cnt;
6579 tmp_stats[i++] = stat_info->sw_stat.rx_unkn_prot_cnt;
6580 tmp_stats[i++] = stat_info->sw_stat.rx_fcs_err_cnt;
6581 tmp_stats[i++] = stat_info->sw_stat.rx_buf_size_err_cnt;
6582 tmp_stats[i++] = stat_info->sw_stat.rx_rxd_corrupt_cnt;
6583 tmp_stats[i++] = stat_info->sw_stat.rx_unkn_err_cnt;
Sivakumar Subramani8116f3c2007-09-17 13:05:35 -07006584 tmp_stats[i++] = stat_info->sw_stat.tda_err_cnt;
6585 tmp_stats[i++] = stat_info->sw_stat.pfc_err_cnt;
6586 tmp_stats[i++] = stat_info->sw_stat.pcc_err_cnt;
6587 tmp_stats[i++] = stat_info->sw_stat.tti_err_cnt;
6588 tmp_stats[i++] = stat_info->sw_stat.tpa_err_cnt;
6589 tmp_stats[i++] = stat_info->sw_stat.sm_err_cnt;
6590 tmp_stats[i++] = stat_info->sw_stat.lso_err_cnt;
6591 tmp_stats[i++] = stat_info->sw_stat.mac_tmac_err_cnt;
6592 tmp_stats[i++] = stat_info->sw_stat.mac_rmac_err_cnt;
6593 tmp_stats[i++] = stat_info->sw_stat.xgxs_txgxs_err_cnt;
6594 tmp_stats[i++] = stat_info->sw_stat.xgxs_rxgxs_err_cnt;
6595 tmp_stats[i++] = stat_info->sw_stat.rc_err_cnt;
6596 tmp_stats[i++] = stat_info->sw_stat.prc_pcix_err_cnt;
6597 tmp_stats[i++] = stat_info->sw_stat.rpa_err_cnt;
6598 tmp_stats[i++] = stat_info->sw_stat.rda_err_cnt;
6599 tmp_stats[i++] = stat_info->sw_stat.rti_err_cnt;
6600 tmp_stats[i++] = stat_info->sw_stat.mc_err_cnt;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006601}
6602
Adrian Bunkac1f60d2005-11-06 01:46:47 +01006603static int s2io_ethtool_get_regs_len(struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006604{
6605 return (XENA_REG_SPACE);
6606}
6607
6608
Adrian Bunkac1f60d2005-11-06 01:46:47 +01006609static u32 s2io_ethtool_get_rx_csum(struct net_device * dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006610{
Wang Chen4cf16532008-11-12 23:38:14 -08006611 struct s2io_nic *sp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006612
6613 return (sp->rx_csum);
6614}
Adrian Bunkac1f60d2005-11-06 01:46:47 +01006615
6616static int s2io_ethtool_set_rx_csum(struct net_device *dev, u32 data)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006617{
Wang Chen4cf16532008-11-12 23:38:14 -08006618 struct s2io_nic *sp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006619
6620 if (data)
6621 sp->rx_csum = 1;
6622 else
6623 sp->rx_csum = 0;
6624
6625 return 0;
6626}
Adrian Bunkac1f60d2005-11-06 01:46:47 +01006627
6628static int s2io_get_eeprom_len(struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006629{
6630 return (XENA_EEPROM_SPACE);
6631}
6632
Jeff Garzikb9f2c042007-10-03 18:07:32 -07006633static int s2io_get_sset_count(struct net_device *dev, int sset)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006634{
Wang Chen4cf16532008-11-12 23:38:14 -08006635 struct s2io_nic *sp = netdev_priv(dev);
Jeff Garzikb9f2c042007-10-03 18:07:32 -07006636
6637 switch (sset) {
6638 case ETH_SS_TEST:
6639 return S2IO_TEST_LEN;
6640 case ETH_SS_STATS:
6641 switch(sp->device_type) {
6642 case XFRAME_I_DEVICE:
6643 return XFRAME_I_STAT_LEN;
6644 case XFRAME_II_DEVICE:
6645 return XFRAME_II_STAT_LEN;
6646 default:
6647 return 0;
6648 }
6649 default:
6650 return -EOPNOTSUPP;
6651 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006652}
Adrian Bunkac1f60d2005-11-06 01:46:47 +01006653
6654static void s2io_ethtool_get_strings(struct net_device *dev,
6655 u32 stringset, u8 * data)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006656{
Sivakumar Subramanifa1f0cb2007-02-24 02:03:22 -05006657 int stat_size = 0;
Wang Chen4cf16532008-11-12 23:38:14 -08006658 struct s2io_nic *sp = netdev_priv(dev);
Sivakumar Subramanifa1f0cb2007-02-24 02:03:22 -05006659
Linus Torvalds1da177e2005-04-16 15:20:36 -07006660 switch (stringset) {
6661 case ETH_SS_TEST:
6662 memcpy(data, s2io_gstrings, S2IO_STRINGS_LEN);
6663 break;
6664 case ETH_SS_STATS:
Sivakumar Subramanifa1f0cb2007-02-24 02:03:22 -05006665 stat_size = sizeof(ethtool_xena_stats_keys);
6666 memcpy(data, &ethtool_xena_stats_keys,stat_size);
6667 if(sp->device_type == XFRAME_II_DEVICE) {
6668 memcpy(data + stat_size,
6669 &ethtool_enhanced_stats_keys,
6670 sizeof(ethtool_enhanced_stats_keys));
6671 stat_size += sizeof(ethtool_enhanced_stats_keys);
6672 }
6673
6674 memcpy(data + stat_size, &ethtool_driver_stats_keys,
6675 sizeof(ethtool_driver_stats_keys));
Linus Torvalds1da177e2005-04-16 15:20:36 -07006676 }
6677}
Linus Torvalds1da177e2005-04-16 15:20:36 -07006678
Adrian Bunkac1f60d2005-11-06 01:46:47 +01006679static int s2io_ethtool_op_set_tx_csum(struct net_device *dev, u32 data)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006680{
6681 if (data)
6682 dev->features |= NETIF_F_IP_CSUM;
6683 else
6684 dev->features &= ~NETIF_F_IP_CSUM;
6685
6686 return 0;
6687}
6688
Ananda Raju75c30b12006-07-24 19:55:09 -04006689static u32 s2io_ethtool_op_get_tso(struct net_device *dev)
6690{
6691 return (dev->features & NETIF_F_TSO) != 0;
6692}
6693static int s2io_ethtool_op_set_tso(struct net_device *dev, u32 data)
6694{
6695 if (data)
6696 dev->features |= (NETIF_F_TSO | NETIF_F_TSO6);
6697 else
6698 dev->features &= ~(NETIF_F_TSO | NETIF_F_TSO6);
6699
6700 return 0;
6701}
Linus Torvalds1da177e2005-04-16 15:20:36 -07006702
Jeff Garzik7282d492006-09-13 14:30:00 -04006703static const struct ethtool_ops netdev_ethtool_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07006704 .get_settings = s2io_ethtool_gset,
6705 .set_settings = s2io_ethtool_sset,
6706 .get_drvinfo = s2io_ethtool_gdrvinfo,
6707 .get_regs_len = s2io_ethtool_get_regs_len,
6708 .get_regs = s2io_ethtool_gregs,
6709 .get_link = ethtool_op_get_link,
6710 .get_eeprom_len = s2io_get_eeprom_len,
6711 .get_eeprom = s2io_ethtool_geeprom,
6712 .set_eeprom = s2io_ethtool_seeprom,
Sreenivasa Honnur0cec35e2007-05-10 04:06:28 -04006713 .get_ringparam = s2io_ethtool_gringparam,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006714 .get_pauseparam = s2io_ethtool_getpause_data,
6715 .set_pauseparam = s2io_ethtool_setpause_data,
6716 .get_rx_csum = s2io_ethtool_get_rx_csum,
6717 .set_rx_csum = s2io_ethtool_set_rx_csum,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006718 .set_tx_csum = s2io_ethtool_op_set_tx_csum,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006719 .set_sg = ethtool_op_set_sg,
Ananda Raju75c30b12006-07-24 19:55:09 -04006720 .get_tso = s2io_ethtool_op_get_tso,
6721 .set_tso = s2io_ethtool_op_set_tso,
Ananda Rajufed5ecc2005-11-14 15:25:08 -05006722 .set_ufo = ethtool_op_set_ufo,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006723 .self_test = s2io_ethtool_test,
6724 .get_strings = s2io_ethtool_get_strings,
6725 .phys_id = s2io_ethtool_idnic,
Jeff Garzikb9f2c042007-10-03 18:07:32 -07006726 .get_ethtool_stats = s2io_get_ethtool_stats,
6727 .get_sset_count = s2io_get_sset_count,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006728};
6729
6730/**
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07006731 * s2io_ioctl - Entry point for the Ioctl
Linus Torvalds1da177e2005-04-16 15:20:36 -07006732 * @dev : Device pointer.
6733 * @ifr : An IOCTL specefic structure, that can contain a pointer to
6734 * a proprietary structure used to pass information to the driver.
6735 * @cmd : This is used to distinguish between the different commands that
6736 * can be passed to the IOCTL functions.
6737 * Description:
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07006738 * Currently there are no special functionality supported in IOCTL, hence
6739 * function always return EOPNOTSUPPORTED
Linus Torvalds1da177e2005-04-16 15:20:36 -07006740 */
6741
Adrian Bunkac1f60d2005-11-06 01:46:47 +01006742static int s2io_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006743{
6744 return -EOPNOTSUPP;
6745}
6746
6747/**
6748 * s2io_change_mtu - entry point to change MTU size for the device.
6749 * @dev : device pointer.
6750 * @new_mtu : the new MTU size for the device.
6751 * Description: A driver entry point to change MTU size for the device.
6752 * Before changing the MTU the device must be stopped.
6753 * Return value:
6754 * 0 on success and an appropriate (-)ve integer as defined in errno.h
6755 * file on failure.
6756 */
6757
Adrian Bunkac1f60d2005-11-06 01:46:47 +01006758static int s2io_change_mtu(struct net_device *dev, int new_mtu)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006759{
Wang Chen4cf16532008-11-12 23:38:14 -08006760 struct s2io_nic *sp = netdev_priv(dev);
Sreenivasa Honnur9f74ffd2007-11-30 01:46:08 -05006761 int ret = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006762
6763 if ((new_mtu < MIN_MTU) || (new_mtu > S2IO_JUMBO_SIZE)) {
6764 DBG_PRINT(ERR_DBG, "%s: MTU size is invalid.\n",
6765 dev->name);
6766 return -EPERM;
6767 }
6768
Linus Torvalds1da177e2005-04-16 15:20:36 -07006769 dev->mtu = new_mtu;
raghavendra.koushik@neterion.comd8892c62005-08-03 12:33:12 -07006770 if (netif_running(dev)) {
Sreenivasa Honnur3a3d5752008-02-20 16:44:07 -05006771 s2io_stop_all_tx_queue(sp);
Ananda Rajue6a8fee2006-07-06 23:58:23 -07006772 s2io_card_down(sp);
Sreenivasa Honnur9f74ffd2007-11-30 01:46:08 -05006773 ret = s2io_card_up(sp);
6774 if (ret) {
raghavendra.koushik@neterion.comd8892c62005-08-03 12:33:12 -07006775 DBG_PRINT(ERR_DBG, "%s: Device bring up failed\n",
Harvey Harrisonb39d66a2008-08-20 16:52:04 -07006776 __func__);
Sreenivasa Honnur9f74ffd2007-11-30 01:46:08 -05006777 return ret;
raghavendra.koushik@neterion.comd8892c62005-08-03 12:33:12 -07006778 }
Sreenivasa Honnur3a3d5752008-02-20 16:44:07 -05006779 s2io_wake_all_tx_queue(sp);
raghavendra.koushik@neterion.comd8892c62005-08-03 12:33:12 -07006780 } else { /* Device is down */
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05006781 struct XENA_dev_config __iomem *bar0 = sp->bar0;
raghavendra.koushik@neterion.comd8892c62005-08-03 12:33:12 -07006782 u64 val64 = new_mtu;
6783
6784 writeq(vBIT(val64, 2, 14), &bar0->rmac_max_pyld_len);
6785 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006786
Sreenivasa Honnur9f74ffd2007-11-30 01:46:08 -05006787 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006788}
6789
6790/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07006791 * s2io_set_link - Set the LInk status
6792 * @data: long pointer to device private structue
6793 * Description: Sets the link status for the adapter
6794 */
6795
David Howellsc4028952006-11-22 14:57:56 +00006796static void s2io_set_link(struct work_struct *work)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006797{
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05006798 struct s2io_nic *nic = container_of(work, struct s2io_nic, set_link_task);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006799 struct net_device *dev = nic->dev;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05006800 struct XENA_dev_config __iomem *bar0 = nic->bar0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006801 register u64 val64;
6802 u16 subid;
6803
Francois Romieu22747d62007-02-15 23:37:50 +01006804 rtnl_lock();
6805
6806 if (!netif_running(dev))
6807 goto out_unlock;
6808
Sivakumar Subramani92b84432007-09-06 06:51:14 -04006809 if (test_and_set_bit(__S2IO_STATE_LINK_TASK, &(nic->state))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07006810 /* The card is being reset, no point doing anything */
Francois Romieu22747d62007-02-15 23:37:50 +01006811 goto out_unlock;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006812 }
6813
6814 subid = nic->pdev->subsystem_device;
raghavendra.koushik@neterion.coma371a072005-08-03 12:38:59 -07006815 if (s2io_link_fault_indication(nic) == MAC_RMAC_ERR_TIMER) {
6816 /*
6817 * Allow a small delay for the NICs self initiated
6818 * cleanup to complete.
6819 */
6820 msleep(100);
6821 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006822
6823 val64 = readq(&bar0->adapter_status);
Sivakumar Subramani19a60522007-01-31 13:30:49 -05006824 if (LINK_IS_UP(val64)) {
6825 if (!(readq(&bar0->adapter_control) & ADAPTER_CNTL_EN)) {
6826 if (verify_xena_quiescence(nic)) {
6827 val64 = readq(&bar0->adapter_control);
6828 val64 |= ADAPTER_CNTL_EN;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006829 writeq(val64, &bar0->adapter_control);
Sivakumar Subramani19a60522007-01-31 13:30:49 -05006830 if (CARDS_WITH_FAULTY_LINK_INDICATORS(
6831 nic->device_type, subid)) {
6832 val64 = readq(&bar0->gpio_control);
6833 val64 |= GPIO_CTRL_GPIO_0;
6834 writeq(val64, &bar0->gpio_control);
6835 val64 = readq(&bar0->gpio_control);
6836 } else {
6837 val64 |= ADAPTER_LED_ON;
6838 writeq(val64, &bar0->adapter_control);
raghavendra.koushik@neterion.coma371a072005-08-03 12:38:59 -07006839 }
Tobias Klauserf957bcf2009-06-04 23:07:59 +00006840 nic->device_enabled_once = true;
Sivakumar Subramani19a60522007-01-31 13:30:49 -05006841 } else {
6842 DBG_PRINT(ERR_DBG, "%s: Error: ", dev->name);
6843 DBG_PRINT(ERR_DBG, "device is not Quiescent\n");
Sreenivasa Honnur3a3d5752008-02-20 16:44:07 -05006844 s2io_stop_all_tx_queue(nic);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006845 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006846 }
Sivakumar Subramani92c48792007-08-06 05:38:19 -04006847 val64 = readq(&bar0->adapter_control);
6848 val64 |= ADAPTER_LED_ON;
6849 writeq(val64, &bar0->adapter_control);
6850 s2io_link(nic, LINK_UP);
Sivakumar Subramani19a60522007-01-31 13:30:49 -05006851 } else {
6852 if (CARDS_WITH_FAULTY_LINK_INDICATORS(nic->device_type,
6853 subid)) {
6854 val64 = readq(&bar0->gpio_control);
6855 val64 &= ~GPIO_CTRL_GPIO_0;
6856 writeq(val64, &bar0->gpio_control);
6857 val64 = readq(&bar0->gpio_control);
6858 }
Sivakumar Subramani92c48792007-08-06 05:38:19 -04006859 /* turn off LED */
6860 val64 = readq(&bar0->adapter_control);
6861 val64 = val64 &(~ADAPTER_LED_ON);
6862 writeq(val64, &bar0->adapter_control);
Sivakumar Subramani19a60522007-01-31 13:30:49 -05006863 s2io_link(nic, LINK_DOWN);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006864 }
Sivakumar Subramani92b84432007-09-06 06:51:14 -04006865 clear_bit(__S2IO_STATE_LINK_TASK, &(nic->state));
Francois Romieu22747d62007-02-15 23:37:50 +01006866
6867out_unlock:
Sivakumar Subramanid8d70ca2007-02-24 02:04:24 -05006868 rtnl_unlock();
Linus Torvalds1da177e2005-04-16 15:20:36 -07006869}
6870
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05006871static int set_rxd_buffer_pointer(struct s2io_nic *sp, struct RxD_t *rxdp,
6872 struct buffAdd *ba,
6873 struct sk_buff **skb, u64 *temp0, u64 *temp1,
6874 u64 *temp2, int size)
Ananda Raju5d3213c2006-04-21 19:23:26 -04006875{
6876 struct net_device *dev = sp->dev;
Veena Parat491abf22007-07-23 02:37:14 -04006877 struct swStat *stats = &sp->mac_control.stats_info->sw_stat;
Ananda Raju5d3213c2006-04-21 19:23:26 -04006878
6879 if ((sp->rxd_mode == RXD_MODE_1) && (rxdp->Host_Control == 0)) {
Veena Parat6d517a22007-07-23 02:20:51 -04006880 struct RxD1 *rxdp1 = (struct RxD1 *)rxdp;
Ananda Raju5d3213c2006-04-21 19:23:26 -04006881 /* allocate skb */
6882 if (*skb) {
6883 DBG_PRINT(INFO_DBG, "SKB is not NULL\n");
6884 /*
6885 * As Rx frame are not going to be processed,
6886 * using same mapped address for the Rxd
6887 * buffer pointer
6888 */
Veena Parat6d517a22007-07-23 02:20:51 -04006889 rxdp1->Buffer0_ptr = *temp0;
Ananda Raju5d3213c2006-04-21 19:23:26 -04006890 } else {
6891 *skb = dev_alloc_skb(size);
6892 if (!(*skb)) {
Ramkrishna Vepa0c61ed52007-03-09 18:28:32 -08006893 DBG_PRINT(INFO_DBG, "%s: Out of ", dev->name);
Sreenivasa Honnurc53d4942007-05-10 04:18:54 -04006894 DBG_PRINT(INFO_DBG, "memory to allocate ");
6895 DBG_PRINT(INFO_DBG, "1 buf mode SKBs\n");
6896 sp->mac_control.stats_info->sw_stat. \
6897 mem_alloc_fail_cnt++;
Ananda Raju5d3213c2006-04-21 19:23:26 -04006898 return -ENOMEM ;
6899 }
Sivakumar Subramani8a4bdba2007-09-18 18:14:20 -04006900 sp->mac_control.stats_info->sw_stat.mem_allocated
Sreenivasa Honnur491976b2007-05-10 04:22:25 -04006901 += (*skb)->truesize;
Ananda Raju5d3213c2006-04-21 19:23:26 -04006902 /* storing the mapped addr in a temp variable
6903 * such it will be used for next rxd whose
6904 * Host Control is NULL
6905 */
Veena Parat6d517a22007-07-23 02:20:51 -04006906 rxdp1->Buffer0_ptr = *temp0 =
Ananda Raju5d3213c2006-04-21 19:23:26 -04006907 pci_map_single( sp->pdev, (*skb)->data,
6908 size - NET_IP_ALIGN,
6909 PCI_DMA_FROMDEVICE);
FUJITA Tomonori8d8bb392008-07-25 19:44:49 -07006910 if (pci_dma_mapping_error(sp->pdev, rxdp1->Buffer0_ptr))
Veena Parat491abf22007-07-23 02:37:14 -04006911 goto memalloc_failed;
Ananda Raju5d3213c2006-04-21 19:23:26 -04006912 rxdp->Host_Control = (unsigned long) (*skb);
6913 }
6914 } else if ((sp->rxd_mode == RXD_MODE_3B) && (rxdp->Host_Control == 0)) {
Veena Parat6d517a22007-07-23 02:20:51 -04006915 struct RxD3 *rxdp3 = (struct RxD3 *)rxdp;
Ananda Raju5d3213c2006-04-21 19:23:26 -04006916 /* Two buffer Mode */
6917 if (*skb) {
Veena Parat6d517a22007-07-23 02:20:51 -04006918 rxdp3->Buffer2_ptr = *temp2;
6919 rxdp3->Buffer0_ptr = *temp0;
6920 rxdp3->Buffer1_ptr = *temp1;
Ananda Raju5d3213c2006-04-21 19:23:26 -04006921 } else {
6922 *skb = dev_alloc_skb(size);
David Rientjes2ceaac72006-10-30 14:19:25 -08006923 if (!(*skb)) {
Sreenivasa Honnurc53d4942007-05-10 04:18:54 -04006924 DBG_PRINT(INFO_DBG, "%s: Out of ", dev->name);
6925 DBG_PRINT(INFO_DBG, "memory to allocate ");
6926 DBG_PRINT(INFO_DBG, "2 buf mode SKBs\n");
6927 sp->mac_control.stats_info->sw_stat. \
6928 mem_alloc_fail_cnt++;
David Rientjes2ceaac72006-10-30 14:19:25 -08006929 return -ENOMEM;
6930 }
Sivakumar Subramani8a4bdba2007-09-18 18:14:20 -04006931 sp->mac_control.stats_info->sw_stat.mem_allocated
Sreenivasa Honnur491976b2007-05-10 04:22:25 -04006932 += (*skb)->truesize;
Veena Parat6d517a22007-07-23 02:20:51 -04006933 rxdp3->Buffer2_ptr = *temp2 =
Ananda Raju5d3213c2006-04-21 19:23:26 -04006934 pci_map_single(sp->pdev, (*skb)->data,
6935 dev->mtu + 4,
6936 PCI_DMA_FROMDEVICE);
FUJITA Tomonori8d8bb392008-07-25 19:44:49 -07006937 if (pci_dma_mapping_error(sp->pdev, rxdp3->Buffer2_ptr))
Veena Parat491abf22007-07-23 02:37:14 -04006938 goto memalloc_failed;
Veena Parat6d517a22007-07-23 02:20:51 -04006939 rxdp3->Buffer0_ptr = *temp0 =
Ananda Raju5d3213c2006-04-21 19:23:26 -04006940 pci_map_single( sp->pdev, ba->ba_0, BUF0_LEN,
6941 PCI_DMA_FROMDEVICE);
FUJITA Tomonori8d8bb392008-07-25 19:44:49 -07006942 if (pci_dma_mapping_error(sp->pdev,
6943 rxdp3->Buffer0_ptr)) {
Veena Parat491abf22007-07-23 02:37:14 -04006944 pci_unmap_single (sp->pdev,
Al Viro3e847422007-08-02 19:21:30 +01006945 (dma_addr_t)rxdp3->Buffer2_ptr,
Veena Parat491abf22007-07-23 02:37:14 -04006946 dev->mtu + 4, PCI_DMA_FROMDEVICE);
6947 goto memalloc_failed;
6948 }
Ananda Raju5d3213c2006-04-21 19:23:26 -04006949 rxdp->Host_Control = (unsigned long) (*skb);
6950
6951 /* Buffer-1 will be dummy buffer not used */
Veena Parat6d517a22007-07-23 02:20:51 -04006952 rxdp3->Buffer1_ptr = *temp1 =
Ananda Raju5d3213c2006-04-21 19:23:26 -04006953 pci_map_single(sp->pdev, ba->ba_1, BUF1_LEN,
Ananda Raju5d3213c2006-04-21 19:23:26 -04006954 PCI_DMA_FROMDEVICE);
FUJITA Tomonori8d8bb392008-07-25 19:44:49 -07006955 if (pci_dma_mapping_error(sp->pdev,
6956 rxdp3->Buffer1_ptr)) {
Veena Parat491abf22007-07-23 02:37:14 -04006957 pci_unmap_single (sp->pdev,
Al Viro3e847422007-08-02 19:21:30 +01006958 (dma_addr_t)rxdp3->Buffer0_ptr,
6959 BUF0_LEN, PCI_DMA_FROMDEVICE);
6960 pci_unmap_single (sp->pdev,
6961 (dma_addr_t)rxdp3->Buffer2_ptr,
Veena Parat491abf22007-07-23 02:37:14 -04006962 dev->mtu + 4, PCI_DMA_FROMDEVICE);
6963 goto memalloc_failed;
6964 }
Ananda Raju5d3213c2006-04-21 19:23:26 -04006965 }
6966 }
6967 return 0;
Veena Parat491abf22007-07-23 02:37:14 -04006968 memalloc_failed:
6969 stats->pci_map_fail_cnt++;
6970 stats->mem_freed += (*skb)->truesize;
6971 dev_kfree_skb(*skb);
6972 return -ENOMEM;
Ananda Raju5d3213c2006-04-21 19:23:26 -04006973}
Veena Parat491abf22007-07-23 02:37:14 -04006974
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05006975static void set_rxd_buffer_size(struct s2io_nic *sp, struct RxD_t *rxdp,
6976 int size)
Ananda Raju5d3213c2006-04-21 19:23:26 -04006977{
6978 struct net_device *dev = sp->dev;
6979 if (sp->rxd_mode == RXD_MODE_1) {
6980 rxdp->Control_2 = SET_BUFFER0_SIZE_1( size - NET_IP_ALIGN);
6981 } else if (sp->rxd_mode == RXD_MODE_3B) {
6982 rxdp->Control_2 = SET_BUFFER0_SIZE_3(BUF0_LEN);
6983 rxdp->Control_2 |= SET_BUFFER1_SIZE_3(1);
6984 rxdp->Control_2 |= SET_BUFFER2_SIZE_3( dev->mtu + 4);
Ananda Raju5d3213c2006-04-21 19:23:26 -04006985 }
6986}
6987
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05006988static int rxd_owner_bit_reset(struct s2io_nic *sp)
Ananda Raju5d3213c2006-04-21 19:23:26 -04006989{
6990 int i, j, k, blk_cnt = 0, size;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05006991 struct mac_info * mac_control = &sp->mac_control;
Ananda Raju5d3213c2006-04-21 19:23:26 -04006992 struct config_param *config = &sp->config;
6993 struct net_device *dev = sp->dev;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05006994 struct RxD_t *rxdp = NULL;
Ananda Raju5d3213c2006-04-21 19:23:26 -04006995 struct sk_buff *skb = NULL;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05006996 struct buffAdd *ba = NULL;
Ananda Raju5d3213c2006-04-21 19:23:26 -04006997 u64 temp0_64 = 0, temp1_64 = 0, temp2_64 = 0;
6998
6999 /* Calculate the size based on ring mode */
7000 size = dev->mtu + HEADER_ETHERNET_II_802_3_SIZE +
7001 HEADER_802_2_SIZE + HEADER_SNAP_SIZE;
7002 if (sp->rxd_mode == RXD_MODE_1)
7003 size += NET_IP_ALIGN;
7004 else if (sp->rxd_mode == RXD_MODE_3B)
7005 size = dev->mtu + ALIGN_SIZE + BUF0_LEN + 4;
Ananda Raju5d3213c2006-04-21 19:23:26 -04007006
7007 for (i = 0; i < config->rx_ring_num; i++) {
Joe Perches13d866a2009-08-24 17:29:41 +00007008 struct rx_ring_config *rx_cfg = &config->rx_cfg[i];
7009 struct ring_info *ring = &mac_control->rings[i];
7010
7011 blk_cnt = rx_cfg->num_rxd / (rxd_count[sp->rxd_mode] +1);
Ananda Raju5d3213c2006-04-21 19:23:26 -04007012
7013 for (j = 0; j < blk_cnt; j++) {
7014 for (k = 0; k < rxd_count[sp->rxd_mode]; k++) {
Joe Perches13d866a2009-08-24 17:29:41 +00007015 rxdp = ring-> rx_blocks[j].rxds[k].virt_addr;
Veena Parat6d517a22007-07-23 02:20:51 -04007016 if(sp->rxd_mode == RXD_MODE_3B)
Joe Perches13d866a2009-08-24 17:29:41 +00007017 ba = &ring->ba[j][k];
Sivakumar Subramaniac1f90d2007-02-24 02:01:31 -05007018 if (set_rxd_buffer_pointer(sp, rxdp, ba,
Ananda Raju5d3213c2006-04-21 19:23:26 -04007019 &skb,(u64 *)&temp0_64,
7020 (u64 *)&temp1_64,
Sivakumar Subramaniac1f90d2007-02-24 02:01:31 -05007021 (u64 *)&temp2_64,
Marcin Slusarz20cbe732008-05-14 16:20:17 -07007022 size) == -ENOMEM) {
Sivakumar Subramaniac1f90d2007-02-24 02:01:31 -05007023 return 0;
7024 }
Ananda Raju5d3213c2006-04-21 19:23:26 -04007025
7026 set_rxd_buffer_size(sp, rxdp, size);
7027 wmb();
7028 /* flip the Ownership bit to Hardware */
7029 rxdp->Control_1 |= RXD_OWN_XENA;
7030 }
7031 }
7032 }
7033 return 0;
7034
7035}
7036
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05007037static int s2io_add_isr(struct s2io_nic * sp)
Ananda Rajue6a8fee2006-07-06 23:58:23 -07007038{
7039 int ret = 0;
7040 struct net_device *dev = sp->dev;
7041 int err = 0;
7042
Sivakumar Subramanieaae7f72007-09-15 14:14:22 -07007043 if (sp->config.intr_type == MSI_X)
Ananda Rajue6a8fee2006-07-06 23:58:23 -07007044 ret = s2io_enable_msi_x(sp);
7045 if (ret) {
7046 DBG_PRINT(ERR_DBG, "%s: Defaulting to INTA\n", dev->name);
Sivakumar Subramanieaae7f72007-09-15 14:14:22 -07007047 sp->config.intr_type = INTA;
Ananda Rajue6a8fee2006-07-06 23:58:23 -07007048 }
7049
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05007050 /* Store the values of the MSIX table in the struct s2io_nic structure */
Ananda Rajue6a8fee2006-07-06 23:58:23 -07007051 store_xmsi_data(sp);
7052
7053 /* After proper initialization of H/W, register ISR */
Sivakumar Subramanieaae7f72007-09-15 14:14:22 -07007054 if (sp->config.intr_type == MSI_X) {
Sreenivasa Honnurac731ab2008-05-12 13:41:32 -04007055 int i, msix_rx_cnt = 0;
Ananda Rajue6a8fee2006-07-06 23:58:23 -07007056
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04007057 for (i = 0; i < sp->num_entries; i++) {
7058 if (sp->s2io_entries[i].in_use == MSIX_FLG) {
7059 if (sp->s2io_entries[i].type ==
Sreenivasa Honnurac731ab2008-05-12 13:41:32 -04007060 MSIX_RING_TYPE) {
7061 sprintf(sp->desc[i], "%s:MSI-X-%d-RX",
7062 dev->name, i);
7063 err = request_irq(sp->entries[i].vector,
7064 s2io_msix_ring_handle, 0,
7065 sp->desc[i],
7066 sp->s2io_entries[i].arg);
7067 } else if (sp->s2io_entries[i].type ==
7068 MSIX_ALARM_TYPE) {
7069 sprintf(sp->desc[i], "%s:MSI-X-%d-TX",
Ananda Rajue6a8fee2006-07-06 23:58:23 -07007070 dev->name, i);
Sreenivasa Honnurac731ab2008-05-12 13:41:32 -04007071 err = request_irq(sp->entries[i].vector,
7072 s2io_msix_fifo_handle, 0,
7073 sp->desc[i],
7074 sp->s2io_entries[i].arg);
7075
Sivakumar Subramanifb6a8252007-02-24 01:51:50 -05007076 }
Sreenivasa Honnurac731ab2008-05-12 13:41:32 -04007077 /* if either data or addr is zero print it. */
7078 if (!(sp->msix_info[i].addr &&
Sivakumar Subramanifb6a8252007-02-24 01:51:50 -05007079 sp->msix_info[i].data)) {
Sreenivasa Honnurac731ab2008-05-12 13:41:32 -04007080 DBG_PRINT(ERR_DBG,
7081 "%s @Addr:0x%llx Data:0x%llx\n",
7082 sp->desc[i],
Sivakumar Subramanifb6a8252007-02-24 01:51:50 -05007083 (unsigned long long)
7084 sp->msix_info[i].addr,
Al Viro3459feb2008-03-16 22:23:14 +00007085 (unsigned long long)
Sreenivasa Honnurac731ab2008-05-12 13:41:32 -04007086 ntohl(sp->msix_info[i].data));
7087 } else
Sivakumar Subramanifb6a8252007-02-24 01:51:50 -05007088 msix_rx_cnt++;
Sreenivasa Honnurac731ab2008-05-12 13:41:32 -04007089 if (err) {
7090 remove_msix_isr(sp);
7091
7092 DBG_PRINT(ERR_DBG,
7093 "%s:MSI-X-%d registration "
7094 "failed\n", dev->name, i);
7095
7096 DBG_PRINT(ERR_DBG,
7097 "%s: Defaulting to INTA\n",
7098 dev->name);
7099 sp->config.intr_type = INTA;
7100 break;
Sivakumar Subramanifb6a8252007-02-24 01:51:50 -05007101 }
Sreenivasa Honnurac731ab2008-05-12 13:41:32 -04007102 sp->s2io_entries[i].in_use =
7103 MSIX_REGISTERED_SUCCESS;
Ananda Rajue6a8fee2006-07-06 23:58:23 -07007104 }
Ananda Rajue6a8fee2006-07-06 23:58:23 -07007105 }
Sreenivasa Honnur18b2b7b2007-11-14 01:41:06 -08007106 if (!err) {
Sreenivasa Honnur18b2b7b2007-11-14 01:41:06 -08007107 printk(KERN_INFO "MSI-X-RX %d entries enabled\n",
Sreenivasa Honnurac731ab2008-05-12 13:41:32 -04007108 --msix_rx_cnt);
7109 DBG_PRINT(INFO_DBG, "MSI-X-TX entries enabled"
7110 " through alarm vector\n");
Sreenivasa Honnur18b2b7b2007-11-14 01:41:06 -08007111 }
Ananda Rajue6a8fee2006-07-06 23:58:23 -07007112 }
Sivakumar Subramanieaae7f72007-09-15 14:14:22 -07007113 if (sp->config.intr_type == INTA) {
Ananda Rajue6a8fee2006-07-06 23:58:23 -07007114 err = request_irq((int) sp->pdev->irq, s2io_isr, IRQF_SHARED,
7115 sp->name, dev);
7116 if (err) {
7117 DBG_PRINT(ERR_DBG, "%s: ISR registration failed\n",
7118 dev->name);
7119 return -1;
7120 }
7121 }
7122 return 0;
7123}
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05007124static void s2io_rem_isr(struct s2io_nic * sp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007125{
Sreenivasa Honnur18b2b7b2007-11-14 01:41:06 -08007126 if (sp->config.intr_type == MSI_X)
7127 remove_msix_isr(sp);
7128 else
7129 remove_inta_isr(sp);
Ananda Rajue6a8fee2006-07-06 23:58:23 -07007130}
7131
Linas Vepstasd796fdb2007-05-14 18:37:30 -05007132static void do_s2io_card_down(struct s2io_nic * sp, int do_io)
Ananda Rajue6a8fee2006-07-06 23:58:23 -07007133{
7134 int cnt = 0;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05007135 struct XENA_dev_config __iomem *bar0 = sp->bar0;
Ananda Rajue6a8fee2006-07-06 23:58:23 -07007136 register u64 val64 = 0;
Sreenivasa Honnur5f490c92008-01-14 20:23:04 -05007137 struct config_param *config;
7138 config = &sp->config;
Ananda Rajue6a8fee2006-07-06 23:58:23 -07007139
Sreenivasa Honnur9f74ffd2007-11-30 01:46:08 -05007140 if (!is_s2io_card_up(sp))
7141 return;
7142
Ananda Rajue6a8fee2006-07-06 23:58:23 -07007143 del_timer_sync(&sp->alarm_timer);
7144 /* If s2io_set_link task is executing, wait till it completes. */
Sivakumar Subramani92b84432007-09-06 06:51:14 -04007145 while (test_and_set_bit(__S2IO_STATE_LINK_TASK, &(sp->state))) {
Ananda Rajue6a8fee2006-07-06 23:58:23 -07007146 msleep(50);
7147 }
Sivakumar Subramani92b84432007-09-06 06:51:14 -04007148 clear_bit(__S2IO_STATE_CARD_UP, &sp->state);
Ananda Rajue6a8fee2006-07-06 23:58:23 -07007149
Sreenivasa Honnur5f490c92008-01-14 20:23:04 -05007150 /* Disable napi */
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04007151 if (sp->config.napi) {
7152 int off = 0;
7153 if (config->intr_type == MSI_X) {
7154 for (; off < sp->config.rx_ring_num; off++)
7155 napi_disable(&sp->mac_control.rings[off].napi);
7156 }
7157 else
7158 napi_disable(&sp->napi);
7159 }
Sreenivasa Honnur5f490c92008-01-14 20:23:04 -05007160
Ananda Rajue6a8fee2006-07-06 23:58:23 -07007161 /* disable Tx and Rx traffic on the NIC */
Linas Vepstasd796fdb2007-05-14 18:37:30 -05007162 if (do_io)
7163 stop_nic(sp);
Ananda Rajue6a8fee2006-07-06 23:58:23 -07007164
7165 s2io_rem_isr(sp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007166
Sreenivasa Honnur01e16fa2008-07-09 23:49:21 -04007167 /* stop the tx queue, indicate link down */
7168 s2io_link(sp, LINK_DOWN);
7169
Linus Torvalds1da177e2005-04-16 15:20:36 -07007170 /* Check if the device is Quiescent and then Reset the NIC */
Linas Vepstasd796fdb2007-05-14 18:37:30 -05007171 while(do_io) {
Ananda Raju5d3213c2006-04-21 19:23:26 -04007172 /* As per the HW requirement we need to replenish the
7173 * receive buffer to avoid the ring bump. Since there is
7174 * no intention of processing the Rx frame at this pointwe are
7175 * just settting the ownership bit of rxd in Each Rx
7176 * ring to HW and set the appropriate buffer size
7177 * based on the ring mode
7178 */
7179 rxd_owner_bit_reset(sp);
7180
Linus Torvalds1da177e2005-04-16 15:20:36 -07007181 val64 = readq(&bar0->adapter_status);
Sivakumar Subramani19a60522007-01-31 13:30:49 -05007182 if (verify_xena_quiescence(sp)) {
7183 if(verify_pcc_quiescent(sp, sp->device_enabled_once))
Linus Torvalds1da177e2005-04-16 15:20:36 -07007184 break;
7185 }
7186
7187 msleep(50);
7188 cnt++;
7189 if (cnt == 10) {
7190 DBG_PRINT(ERR_DBG,
7191 "s2io_close:Device not Quiescent ");
7192 DBG_PRINT(ERR_DBG, "adaper status reads 0x%llx\n",
7193 (unsigned long long) val64);
7194 break;
7195 }
Linas Vepstasd796fdb2007-05-14 18:37:30 -05007196 }
7197 if (do_io)
7198 s2io_reset(sp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007199
raghavendra.koushik@neterion.com7ba013a2005-08-03 12:29:20 -07007200 /* Free all Tx buffers */
7201 free_tx_buffers(sp);
raghavendra.koushik@neterion.com7ba013a2005-08-03 12:29:20 -07007202
7203 /* Free all Rx buffers */
raghavendra.koushik@neterion.com7ba013a2005-08-03 12:29:20 -07007204 free_rx_buffers(sp);
raghavendra.koushik@neterion.com7ba013a2005-08-03 12:29:20 -07007205
Sivakumar Subramani92b84432007-09-06 06:51:14 -04007206 clear_bit(__S2IO_STATE_LINK_TASK, &(sp->state));
Linus Torvalds1da177e2005-04-16 15:20:36 -07007207}
7208
Linas Vepstasd796fdb2007-05-14 18:37:30 -05007209static void s2io_card_down(struct s2io_nic * sp)
7210{
7211 do_s2io_card_down(sp, 1);
7212}
7213
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05007214static int s2io_card_up(struct s2io_nic * sp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007215{
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04007216 int i, ret = 0;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05007217 struct mac_info *mac_control;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007218 struct config_param *config;
7219 struct net_device *dev = (struct net_device *) sp->dev;
Ananda Rajue6a8fee2006-07-06 23:58:23 -07007220 u16 interruptible;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007221
7222 /* Initialize the H/W I/O registers */
Sreenivasa Honnur9f74ffd2007-11-30 01:46:08 -05007223 ret = init_nic(sp);
7224 if (ret != 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07007225 DBG_PRINT(ERR_DBG, "%s: H/W initialization failed\n",
7226 dev->name);
Sreenivasa Honnur9f74ffd2007-11-30 01:46:08 -05007227 if (ret != -EIO)
7228 s2io_reset(sp);
7229 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007230 }
7231
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07007232 /*
7233 * Initializing the Rx buffers. For now we are considering only 1
Linus Torvalds1da177e2005-04-16 15:20:36 -07007234 * Rx ring and initializing buffers into 30 Rx blocks
7235 */
7236 mac_control = &sp->mac_control;
7237 config = &sp->config;
7238
7239 for (i = 0; i < config->rx_ring_num; i++) {
Joe Perches13d866a2009-08-24 17:29:41 +00007240 struct ring_info *ring = &mac_control->rings[i];
7241
7242 ring->mtu = dev->mtu;
7243 ret = fill_rx_buffers(sp, ring, 1);
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04007244 if (ret) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07007245 DBG_PRINT(ERR_DBG, "%s: Out of memory in Open\n",
7246 dev->name);
7247 s2io_reset(sp);
7248 free_rx_buffers(sp);
7249 return -ENOMEM;
7250 }
7251 DBG_PRINT(INFO_DBG, "Buf in ring:%d is %d:\n", i,
Joe Perches13d866a2009-08-24 17:29:41 +00007252 ring->rx_bufs_left);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007253 }
Sreenivasa Honnur5f490c92008-01-14 20:23:04 -05007254
7255 /* Initialise napi */
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04007256 if (config->napi) {
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04007257 if (config->intr_type == MSI_X) {
7258 for (i = 0; i < sp->config.rx_ring_num; i++)
7259 napi_enable(&sp->mac_control.rings[i].napi);
7260 } else {
7261 napi_enable(&sp->napi);
7262 }
7263 }
Sreenivasa Honnur5f490c92008-01-14 20:23:04 -05007264
Sivakumar Subramani19a60522007-01-31 13:30:49 -05007265 /* Maintain the state prior to the open */
7266 if (sp->promisc_flg)
7267 sp->promisc_flg = 0;
7268 if (sp->m_cast_flg) {
7269 sp->m_cast_flg = 0;
7270 sp->all_multi_pos= 0;
7271 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07007272
7273 /* Setting its receive mode */
7274 s2io_set_multicast(dev);
7275
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05007276 if (sp->lro) {
Ananda Rajub41477f2006-07-24 19:52:49 -04007277 /* Initialize max aggregatable pkts per session based on MTU */
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05007278 sp->lro_max_aggr_per_sess = ((1<<16) - 1) / dev->mtu;
7279 /* Check if we can use(if specified) user provided value */
7280 if (lro_max_pkts < sp->lro_max_aggr_per_sess)
7281 sp->lro_max_aggr_per_sess = lro_max_pkts;
7282 }
7283
Linus Torvalds1da177e2005-04-16 15:20:36 -07007284 /* Enable Rx Traffic and interrupts on the NIC */
7285 if (start_nic(sp)) {
7286 DBG_PRINT(ERR_DBG, "%s: Starting NIC failed\n", dev->name);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007287 s2io_reset(sp);
Ananda Rajue6a8fee2006-07-06 23:58:23 -07007288 free_rx_buffers(sp);
7289 return -ENODEV;
7290 }
7291
7292 /* Add interrupt service routine */
7293 if (s2io_add_isr(sp) != 0) {
Sivakumar Subramanieaae7f72007-09-15 14:14:22 -07007294 if (sp->config.intr_type == MSI_X)
Ananda Rajue6a8fee2006-07-06 23:58:23 -07007295 s2io_rem_isr(sp);
7296 s2io_reset(sp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007297 free_rx_buffers(sp);
7298 return -ENODEV;
7299 }
7300
raghavendra.koushik@neterion.com25fff882005-08-03 12:34:11 -07007301 S2IO_TIMER_CONF(sp->alarm_timer, s2io_alarm_handle, sp, (HZ/2));
7302
Sreenivasa Honnur01e16fa2008-07-09 23:49:21 -04007303 set_bit(__S2IO_STATE_CARD_UP, &sp->state);
7304
Ananda Rajue6a8fee2006-07-06 23:58:23 -07007305 /* Enable select interrupts */
Sivakumar Subramani9caab452007-09-06 06:21:54 -04007306 en_dis_err_alarms(sp, ENA_ALL_INTRS, ENABLE_INTRS);
Sreenivasa Honnur01e16fa2008-07-09 23:49:21 -04007307 if (sp->config.intr_type != INTA) {
7308 interruptible = TX_TRAFFIC_INTR | TX_PIC_INTR;
7309 en_dis_able_nic_intrs(sp, interruptible, ENABLE_INTRS);
7310 } else {
Ananda Rajue6a8fee2006-07-06 23:58:23 -07007311 interruptible = TX_TRAFFIC_INTR | RX_TRAFFIC_INTR;
Sivakumar Subramani9caab452007-09-06 06:21:54 -04007312 interruptible |= TX_PIC_INTR;
Ananda Rajue6a8fee2006-07-06 23:58:23 -07007313 en_dis_able_nic_intrs(sp, interruptible, ENABLE_INTRS);
7314 }
7315
Linus Torvalds1da177e2005-04-16 15:20:36 -07007316 return 0;
7317}
7318
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07007319/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07007320 * s2io_restart_nic - Resets the NIC.
7321 * @data : long pointer to the device private structure
7322 * Description:
7323 * This function is scheduled to be run by the s2io_tx_watchdog
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07007324 * function after 0.5 secs to reset the NIC. The idea is to reduce
Linus Torvalds1da177e2005-04-16 15:20:36 -07007325 * the run time of the watch dog routine which is run holding a
7326 * spin lock.
7327 */
7328
David Howellsc4028952006-11-22 14:57:56 +00007329static void s2io_restart_nic(struct work_struct *work)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007330{
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05007331 struct s2io_nic *sp = container_of(work, struct s2io_nic, rst_timer_task);
David Howellsc4028952006-11-22 14:57:56 +00007332 struct net_device *dev = sp->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007333
Francois Romieu22747d62007-02-15 23:37:50 +01007334 rtnl_lock();
7335
7336 if (!netif_running(dev))
7337 goto out_unlock;
7338
Ananda Rajue6a8fee2006-07-06 23:58:23 -07007339 s2io_card_down(sp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007340 if (s2io_card_up(sp)) {
7341 DBG_PRINT(ERR_DBG, "%s: Device bring up failed\n",
7342 dev->name);
7343 }
Sreenivasa Honnur3a3d5752008-02-20 16:44:07 -05007344 s2io_wake_all_tx_queue(sp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007345 DBG_PRINT(ERR_DBG, "%s: was reset by Tx watchdog timer\n",
7346 dev->name);
Francois Romieu22747d62007-02-15 23:37:50 +01007347out_unlock:
7348 rtnl_unlock();
Linus Torvalds1da177e2005-04-16 15:20:36 -07007349}
7350
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07007351/**
7352 * s2io_tx_watchdog - Watchdog for transmit side.
Linus Torvalds1da177e2005-04-16 15:20:36 -07007353 * @dev : Pointer to net device structure
7354 * Description:
7355 * This function is triggered if the Tx Queue is stopped
7356 * for a pre-defined amount of time when the Interface is still up.
7357 * If the Interface is jammed in such a situation, the hardware is
7358 * reset (by s2io_close) and restarted again (by s2io_open) to
7359 * overcome any problem that might have been caused in the hardware.
7360 * Return value:
7361 * void
7362 */
7363
7364static void s2io_tx_watchdog(struct net_device *dev)
7365{
Wang Chen4cf16532008-11-12 23:38:14 -08007366 struct s2io_nic *sp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007367
7368 if (netif_carrier_ok(dev)) {
Sreenivasa Honnurc53d4942007-05-10 04:18:54 -04007369 sp->mac_control.stats_info->sw_stat.watchdog_timer_cnt++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007370 schedule_work(&sp->rst_timer_task);
Ananda Rajubd1034f2006-04-21 19:20:22 -04007371 sp->mac_control.stats_info->sw_stat.soft_reset_cnt++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007372 }
7373}
7374
7375/**
7376 * rx_osm_handler - To perform some OS related operations on SKB.
7377 * @sp: private member of the device structure,pointer to s2io_nic structure.
7378 * @skb : the socket buffer pointer.
7379 * @len : length of the packet
7380 * @cksum : FCS checksum of the frame.
7381 * @ring_no : the ring from which this RxD was extracted.
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07007382 * Description:
Ananda Rajub41477f2006-07-24 19:52:49 -04007383 * This function is called by the Rx interrupt serivce routine to perform
Linus Torvalds1da177e2005-04-16 15:20:36 -07007384 * some OS related operations on the SKB before passing it to the upper
7385 * layers. It mainly checks if the checksum is OK, if so adds it to the
7386 * SKBs cksum variable, increments the Rx packet count and passes the SKB
7387 * to the upper layer. If the checksum is wrong, it increments the Rx
7388 * packet error count, frees the SKB and returns error.
7389 * Return value:
7390 * SUCCESS on success and -1 on failure.
7391 */
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05007392static int rx_osm_handler(struct ring_info *ring_data, struct RxD_t * rxdp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007393{
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05007394 struct s2io_nic *sp = ring_data->nic;
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04007395 struct net_device *dev = (struct net_device *) ring_data->dev;
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07007396 struct sk_buff *skb = (struct sk_buff *)
7397 ((unsigned long) rxdp->Host_Control);
7398 int ring_no = ring_data->ring_no;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007399 u16 l3_csum, l4_csum;
Ananda Raju863c11a2006-04-21 19:03:13 -04007400 unsigned long long err = rxdp->Control_1 & RXD_T_CODE;
Ingo Molnar2e6a6842008-11-25 16:47:35 -08007401 struct lro *uninitialized_var(lro);
Olaf Heringf9046eb2007-06-19 22:41:10 +02007402 u8 err_mask;
Ananda Rajuda6971d2005-10-31 16:55:31 -05007403
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07007404 skb->dev = dev;
Ananda Rajuc92ca042006-04-21 19:18:03 -04007405
Ananda Raju863c11a2006-04-21 19:03:13 -04007406 if (err) {
Ananda Rajubd1034f2006-04-21 19:20:22 -04007407 /* Check for parity error */
7408 if (err & 0x1) {
7409 sp->mac_control.stats_info->sw_stat.parity_err_cnt++;
7410 }
Olaf Heringf9046eb2007-06-19 22:41:10 +02007411 err_mask = err >> 48;
7412 switch(err_mask) {
Sreenivasa Honnur491976b2007-05-10 04:22:25 -04007413 case 1:
7414 sp->mac_control.stats_info->sw_stat.
7415 rx_parity_err_cnt++;
7416 break;
Ananda Rajubd1034f2006-04-21 19:20:22 -04007417
Sreenivasa Honnur491976b2007-05-10 04:22:25 -04007418 case 2:
7419 sp->mac_control.stats_info->sw_stat.
7420 rx_abort_cnt++;
7421 break;
7422
7423 case 3:
7424 sp->mac_control.stats_info->sw_stat.
7425 rx_parity_abort_cnt++;
7426 break;
7427
7428 case 4:
7429 sp->mac_control.stats_info->sw_stat.
7430 rx_rda_fail_cnt++;
7431 break;
7432
7433 case 5:
7434 sp->mac_control.stats_info->sw_stat.
7435 rx_unkn_prot_cnt++;
7436 break;
7437
7438 case 6:
7439 sp->mac_control.stats_info->sw_stat.
7440 rx_fcs_err_cnt++;
7441 break;
7442
7443 case 7:
7444 sp->mac_control.stats_info->sw_stat.
7445 rx_buf_size_err_cnt++;
7446 break;
7447
7448 case 8:
7449 sp->mac_control.stats_info->sw_stat.
7450 rx_rxd_corrupt_cnt++;
7451 break;
7452
7453 case 15:
7454 sp->mac_control.stats_info->sw_stat.
7455 rx_unkn_err_cnt++;
7456 break;
7457 }
Ananda Raju863c11a2006-04-21 19:03:13 -04007458 /*
7459 * Drop the packet if bad transfer code. Exception being
7460 * 0x5, which could be due to unsupported IPv6 extension header.
7461 * In this case, we let stack handle the packet.
7462 * Note that in this case, since checksum will be incorrect,
7463 * stack will validate the same.
7464 */
Olaf Heringf9046eb2007-06-19 22:41:10 +02007465 if (err_mask != 0x5) {
7466 DBG_PRINT(ERR_DBG, "%s: Rx error Value: 0x%x\n",
7467 dev->name, err_mask);
Breno Leitaodc56e632008-07-22 16:27:20 -03007468 dev->stats.rx_crc_errors++;
Sivakumar Subramani8a4bdba2007-09-18 18:14:20 -04007469 sp->mac_control.stats_info->sw_stat.mem_freed
Sreenivasa Honnur491976b2007-05-10 04:22:25 -04007470 += skb->truesize;
Ananda Raju863c11a2006-04-21 19:03:13 -04007471 dev_kfree_skb(skb);
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04007472 ring_data->rx_bufs_left -= 1;
Ananda Raju863c11a2006-04-21 19:03:13 -04007473 rxdp->Host_Control = 0;
7474 return 0;
7475 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07007476 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07007477
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07007478 /* Updating statistics */
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04007479 ring_data->rx_packets++;
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07007480 rxdp->Host_Control = 0;
Ananda Rajuda6971d2005-10-31 16:55:31 -05007481 if (sp->rxd_mode == RXD_MODE_1) {
7482 int len = RXD_GET_BUFFER0_SIZE_1(rxdp->Control_2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007483
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04007484 ring_data->rx_bytes += len;
Ananda Rajuda6971d2005-10-31 16:55:31 -05007485 skb_put(skb, len);
7486
Veena Parat6d517a22007-07-23 02:20:51 -04007487 } else if (sp->rxd_mode == RXD_MODE_3B) {
Ananda Rajuda6971d2005-10-31 16:55:31 -05007488 int get_block = ring_data->rx_curr_get_info.block_index;
7489 int get_off = ring_data->rx_curr_get_info.offset;
7490 int buf0_len = RXD_GET_BUFFER0_SIZE_3(rxdp->Control_2);
7491 int buf2_len = RXD_GET_BUFFER2_SIZE_3(rxdp->Control_2);
7492 unsigned char *buff = skb_push(skb, buf0_len);
7493
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05007494 struct buffAdd *ba = &ring_data->ba[get_block][get_off];
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04007495 ring_data->rx_bytes += buf0_len + buf2_len;
Ananda Rajuda6971d2005-10-31 16:55:31 -05007496 memcpy(buff, ba->ba_0, buf0_len);
Veena Parat6d517a22007-07-23 02:20:51 -04007497 skb_put(skb, buf2_len);
Ananda Rajuda6971d2005-10-31 16:55:31 -05007498 }
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07007499
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04007500 if ((rxdp->Control_1 & TCP_OR_UDP_FRAME) && ((!ring_data->lro) ||
7501 (ring_data->lro && (!(rxdp->Control_1 & RXD_FRAME_IP_FRAG)))) &&
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07007502 (sp->rx_csum)) {
7503 l3_csum = RXD_GET_L3_CKSUM(rxdp->Control_1);
7504 l4_csum = RXD_GET_L4_CKSUM(rxdp->Control_1);
7505 if ((l3_csum == L3_CKSUM_OK) && (l4_csum == L4_CKSUM_OK)) {
7506 /*
7507 * NIC verifies if the Checksum of the received
7508 * frame is Ok or not and accordingly returns
7509 * a flag in the RxD.
7510 */
7511 skb->ip_summed = CHECKSUM_UNNECESSARY;
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04007512 if (ring_data->lro) {
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05007513 u32 tcp_len;
7514 u8 *tcp;
7515 int ret = 0;
7516
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04007517 ret = s2io_club_tcp_session(ring_data,
7518 skb->data, &tcp, &tcp_len, &lro,
7519 rxdp, sp);
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05007520 switch (ret) {
7521 case 3: /* Begin anew */
7522 lro->parent = skb;
7523 goto aggregate;
7524 case 1: /* Aggregate */
7525 {
7526 lro_append_pkt(sp, lro,
7527 skb, tcp_len);
7528 goto aggregate;
7529 }
7530 case 4: /* Flush session */
7531 {
7532 lro_append_pkt(sp, lro,
7533 skb, tcp_len);
Sreenivasa Honnurcdb5bf02008-02-20 17:09:15 -05007534 queue_rx_frame(lro->parent,
7535 lro->vlan_tag);
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05007536 clear_lro_session(lro);
7537 sp->mac_control.stats_info->
7538 sw_stat.flush_max_pkts++;
7539 goto aggregate;
7540 }
7541 case 2: /* Flush both */
7542 lro->parent->data_len =
7543 lro->frags_len;
7544 sp->mac_control.stats_info->
7545 sw_stat.sending_both++;
Sreenivasa Honnurcdb5bf02008-02-20 17:09:15 -05007546 queue_rx_frame(lro->parent,
7547 lro->vlan_tag);
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05007548 clear_lro_session(lro);
7549 goto send_up;
7550 case 0: /* sessions exceeded */
Ananda Rajuc92ca042006-04-21 19:18:03 -04007551 case -1: /* non-TCP or not
7552 * L2 aggregatable
7553 */
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05007554 case 5: /*
7555 * First pkt in session not
7556 * L3/L4 aggregatable
7557 */
7558 break;
7559 default:
7560 DBG_PRINT(ERR_DBG,
7561 "%s: Samadhana!!\n",
Harvey Harrisonb39d66a2008-08-20 16:52:04 -07007562 __func__);
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05007563 BUG();
7564 }
7565 }
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07007566 } else {
7567 /*
7568 * Packet with erroneous checksum, let the
7569 * upper layers deal with it.
7570 */
7571 skb->ip_summed = CHECKSUM_NONE;
7572 }
Sreenivasa Honnurcdb5bf02008-02-20 17:09:15 -05007573 } else
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07007574 skb->ip_summed = CHECKSUM_NONE;
Sreenivasa Honnurcdb5bf02008-02-20 17:09:15 -05007575
Sreenivasa Honnur491976b2007-05-10 04:22:25 -04007576 sp->mac_control.stats_info->sw_stat.mem_freed += skb->truesize;
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05007577send_up:
David S. Miller0c8dfc82009-01-27 16:22:32 -08007578 skb_record_rx_queue(skb, ring_no);
Sreenivasa Honnurcdb5bf02008-02-20 17:09:15 -05007579 queue_rx_frame(skb, RXD_GET_VLAN_TAG(rxdp->Control_2));
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05007580aggregate:
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04007581 sp->mac_control.rings[ring_no].rx_bufs_left -= 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007582 return SUCCESS;
7583}
7584
7585/**
7586 * s2io_link - stops/starts the Tx queue.
7587 * @sp : private member of the device structure, which is a pointer to the
7588 * s2io_nic structure.
7589 * @link : inidicates whether link is UP/DOWN.
7590 * Description:
7591 * This function stops/starts the Tx queue depending on whether the link
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07007592 * status of the NIC is is down or up. This is called by the Alarm
7593 * interrupt handler whenever a link change interrupt comes up.
Linus Torvalds1da177e2005-04-16 15:20:36 -07007594 * Return value:
7595 * void.
7596 */
7597
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05007598static void s2io_link(struct s2io_nic * sp, int link)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007599{
7600 struct net_device *dev = (struct net_device *) sp->dev;
7601
7602 if (link != sp->last_link_state) {
Ramkrishna Vepab7c56782007-12-17 11:40:15 -08007603 init_tti(sp, link);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007604 if (link == LINK_DOWN) {
7605 DBG_PRINT(ERR_DBG, "%s: Link down\n", dev->name);
Sreenivasa Honnur3a3d5752008-02-20 16:44:07 -05007606 s2io_stop_all_tx_queue(sp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007607 netif_carrier_off(dev);
Sreenivasa Honnur491976b2007-05-10 04:22:25 -04007608 if(sp->mac_control.stats_info->sw_stat.link_up_cnt)
Sivakumar Subramani8a4bdba2007-09-18 18:14:20 -04007609 sp->mac_control.stats_info->sw_stat.link_up_time =
Sreenivasa Honnur491976b2007-05-10 04:22:25 -04007610 jiffies - sp->start_time;
7611 sp->mac_control.stats_info->sw_stat.link_down_cnt++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007612 } else {
7613 DBG_PRINT(ERR_DBG, "%s: Link Up\n", dev->name);
Sreenivasa Honnur491976b2007-05-10 04:22:25 -04007614 if (sp->mac_control.stats_info->sw_stat.link_down_cnt)
Sivakumar Subramani8a4bdba2007-09-18 18:14:20 -04007615 sp->mac_control.stats_info->sw_stat.link_down_time =
Sreenivasa Honnur491976b2007-05-10 04:22:25 -04007616 jiffies - sp->start_time;
7617 sp->mac_control.stats_info->sw_stat.link_up_cnt++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007618 netif_carrier_on(dev);
Sreenivasa Honnur3a3d5752008-02-20 16:44:07 -05007619 s2io_wake_all_tx_queue(sp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007620 }
7621 }
7622 sp->last_link_state = link;
Sreenivasa Honnur491976b2007-05-10 04:22:25 -04007623 sp->start_time = jiffies;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007624}
7625
7626/**
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07007627 * s2io_init_pci -Initialization of PCI and PCI-X configuration registers .
7628 * @sp : private member of the device structure, which is a pointer to the
Linus Torvalds1da177e2005-04-16 15:20:36 -07007629 * s2io_nic structure.
7630 * Description:
7631 * This function initializes a few of the PCI and PCI-X configuration registers
7632 * with recommended values.
7633 * Return value:
7634 * void
7635 */
7636
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05007637static void s2io_init_pci(struct s2io_nic * sp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007638{
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07007639 u16 pci_cmd = 0, pcix_cmd = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007640
7641 /* Enable Data Parity Error Recovery in PCI-X command register. */
7642 pci_read_config_word(sp->pdev, PCIX_COMMAND_REGISTER,
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07007643 &(pcix_cmd));
Linus Torvalds1da177e2005-04-16 15:20:36 -07007644 pci_write_config_word(sp->pdev, PCIX_COMMAND_REGISTER,
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07007645 (pcix_cmd | 1));
Linus Torvalds1da177e2005-04-16 15:20:36 -07007646 pci_read_config_word(sp->pdev, PCIX_COMMAND_REGISTER,
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07007647 &(pcix_cmd));
Linus Torvalds1da177e2005-04-16 15:20:36 -07007648
7649 /* Set the PErr Response bit in PCI command register. */
7650 pci_read_config_word(sp->pdev, PCI_COMMAND, &pci_cmd);
7651 pci_write_config_word(sp->pdev, PCI_COMMAND,
7652 (pci_cmd | PCI_COMMAND_PARITY));
7653 pci_read_config_word(sp->pdev, PCI_COMMAND, &pci_cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007654}
7655
Sreenivasa Honnur3a3d5752008-02-20 16:44:07 -05007656static int s2io_verify_parm(struct pci_dev *pdev, u8 *dev_intr_type,
7657 u8 *dev_multiq)
Ananda Raju9dc737a2006-04-21 19:05:41 -04007658{
Surjit Reang2fda0962008-01-24 02:08:59 -08007659 if ((tx_fifo_num > MAX_TX_FIFOS) ||
Sreenivasa Honnur6cfc4822008-02-20 17:07:51 -05007660 (tx_fifo_num < 1)) {
Surjit Reang2fda0962008-01-24 02:08:59 -08007661 DBG_PRINT(ERR_DBG, "s2io: Requested number of tx fifos "
7662 "(%d) not supported\n", tx_fifo_num);
Sreenivasa Honnur6cfc4822008-02-20 17:07:51 -05007663
7664 if (tx_fifo_num < 1)
7665 tx_fifo_num = 1;
7666 else
7667 tx_fifo_num = MAX_TX_FIFOS;
7668
Surjit Reang2fda0962008-01-24 02:08:59 -08007669 DBG_PRINT(ERR_DBG, "s2io: Default to %d ", tx_fifo_num);
7670 DBG_PRINT(ERR_DBG, "tx fifos\n");
Ananda Raju9dc737a2006-04-21 19:05:41 -04007671 }
Surjit Reang2fda0962008-01-24 02:08:59 -08007672
Sreenivasa Honnur6cfc4822008-02-20 17:07:51 -05007673 if (multiq)
Sreenivasa Honnur3a3d5752008-02-20 16:44:07 -05007674 *dev_multiq = multiq;
Sreenivasa Honnur6cfc4822008-02-20 17:07:51 -05007675
7676 if (tx_steering_type && (1 == tx_fifo_num)) {
7677 if (tx_steering_type != TX_DEFAULT_STEERING)
7678 DBG_PRINT(ERR_DBG,
7679 "s2io: Tx steering is not supported with "
7680 "one fifo. Disabling Tx steering.\n");
7681 tx_steering_type = NO_STEERING;
7682 }
7683
7684 if ((tx_steering_type < NO_STEERING) ||
7685 (tx_steering_type > TX_DEFAULT_STEERING)) {
7686 DBG_PRINT(ERR_DBG, "s2io: Requested transmit steering not "
7687 "supported\n");
7688 DBG_PRINT(ERR_DBG, "s2io: Disabling transmit steering\n");
7689 tx_steering_type = NO_STEERING;
Sreenivasa Honnur3a3d5752008-02-20 16:44:07 -05007690 }
7691
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04007692 if (rx_ring_num > MAX_RX_RINGS) {
7693 DBG_PRINT(ERR_DBG, "s2io: Requested number of rx rings not "
Ananda Raju9dc737a2006-04-21 19:05:41 -04007694 "supported\n");
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04007695 DBG_PRINT(ERR_DBG, "s2io: Default to %d rx rings\n",
7696 MAX_RX_RINGS);
7697 rx_ring_num = MAX_RX_RINGS;
Ananda Raju9dc737a2006-04-21 19:05:41 -04007698 }
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04007699
Veena Parateccb8622007-07-23 02:23:54 -04007700 if ((*dev_intr_type != INTA) && (*dev_intr_type != MSI_X)) {
Ananda Raju9dc737a2006-04-21 19:05:41 -04007701 DBG_PRINT(ERR_DBG, "s2io: Wrong intr_type requested. "
7702 "Defaulting to INTA\n");
7703 *dev_intr_type = INTA;
7704 }
Sivakumar Subramani596c5c92007-09-15 14:24:03 -07007705
Ananda Raju9dc737a2006-04-21 19:05:41 -04007706 if ((*dev_intr_type == MSI_X) &&
7707 ((pdev->device != PCI_DEVICE_ID_HERC_WIN) &&
7708 (pdev->device != PCI_DEVICE_ID_HERC_UNI))) {
Jeff Garzik6aa20a22006-09-13 13:24:59 -04007709 DBG_PRINT(ERR_DBG, "s2io: Xframe I does not support MSI_X. "
Ananda Raju9dc737a2006-04-21 19:05:41 -04007710 "Defaulting to INTA\n");
7711 *dev_intr_type = INTA;
7712 }
Sivakumar Subramanifb6a8252007-02-24 01:51:50 -05007713
Veena Parat6d517a22007-07-23 02:20:51 -04007714 if ((rx_ring_mode != 1) && (rx_ring_mode != 2)) {
Ananda Raju9dc737a2006-04-21 19:05:41 -04007715 DBG_PRINT(ERR_DBG, "s2io: Requested ring mode not supported\n");
Veena Parat6d517a22007-07-23 02:20:51 -04007716 DBG_PRINT(ERR_DBG, "s2io: Defaulting to 1-buffer mode\n");
7717 rx_ring_mode = 1;
Ananda Raju9dc737a2006-04-21 19:05:41 -04007718 }
7719 return SUCCESS;
7720}
7721
Linus Torvalds1da177e2005-04-16 15:20:36 -07007722/**
Sivakumar Subramani9fc93a42007-02-24 01:57:32 -05007723 * rts_ds_steer - Receive traffic steering based on IPv4 or IPv6 TOS
7724 * or Traffic class respectively.
Ramkrishna Vepab7c56782007-12-17 11:40:15 -08007725 * @nic: device private variable
Sivakumar Subramani9fc93a42007-02-24 01:57:32 -05007726 * Description: The function configures the receive steering to
7727 * desired receive ring.
7728 * Return Value: SUCCESS on success and
7729 * '-1' on failure (endian settings incorrect).
7730 */
7731static int rts_ds_steer(struct s2io_nic *nic, u8 ds_codepoint, u8 ring)
7732{
7733 struct XENA_dev_config __iomem *bar0 = nic->bar0;
7734 register u64 val64 = 0;
7735
7736 if (ds_codepoint > 63)
7737 return FAILURE;
7738
7739 val64 = RTS_DS_MEM_DATA(ring);
7740 writeq(val64, &bar0->rts_ds_mem_data);
7741
7742 val64 = RTS_DS_MEM_CTRL_WE |
7743 RTS_DS_MEM_CTRL_STROBE_NEW_CMD |
7744 RTS_DS_MEM_CTRL_OFFSET(ds_codepoint);
7745
7746 writeq(val64, &bar0->rts_ds_mem_ctrl);
7747
7748 return wait_for_cmd_complete(&bar0->rts_ds_mem_ctrl,
7749 RTS_DS_MEM_CTRL_STROBE_CMD_BEING_EXECUTED,
7750 S2IO_BIT_RESET);
7751}
7752
Stephen Hemminger04025092008-11-21 17:28:55 -08007753static const struct net_device_ops s2io_netdev_ops = {
7754 .ndo_open = s2io_open,
7755 .ndo_stop = s2io_close,
7756 .ndo_get_stats = s2io_get_stats,
7757 .ndo_start_xmit = s2io_xmit,
7758 .ndo_validate_addr = eth_validate_addr,
7759 .ndo_set_multicast_list = s2io_set_multicast,
7760 .ndo_do_ioctl = s2io_ioctl,
7761 .ndo_set_mac_address = s2io_set_mac_addr,
7762 .ndo_change_mtu = s2io_change_mtu,
7763 .ndo_vlan_rx_register = s2io_vlan_rx_register,
7764 .ndo_vlan_rx_kill_vid = s2io_vlan_rx_kill_vid,
7765 .ndo_tx_timeout = s2io_tx_watchdog,
7766#ifdef CONFIG_NET_POLL_CONTROLLER
7767 .ndo_poll_controller = s2io_netpoll,
7768#endif
7769};
7770
Sivakumar Subramani9fc93a42007-02-24 01:57:32 -05007771/**
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07007772 * s2io_init_nic - Initialization of the adapter .
Linus Torvalds1da177e2005-04-16 15:20:36 -07007773 * @pdev : structure containing the PCI related information of the device.
7774 * @pre: List of PCI devices supported by the driver listed in s2io_tbl.
7775 * Description:
7776 * The function initializes an adapter identified by the pci_dec structure.
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07007777 * All OS related initialization including memory and device structure and
7778 * initlaization of the device private variable is done. Also the swapper
7779 * control register is initialized to enable read and write into the I/O
Linus Torvalds1da177e2005-04-16 15:20:36 -07007780 * registers of the device.
7781 * Return value:
7782 * returns 0 on success and negative on failure.
7783 */
7784
7785static int __devinit
7786s2io_init_nic(struct pci_dev *pdev, const struct pci_device_id *pre)
7787{
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05007788 struct s2io_nic *sp;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007789 struct net_device *dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007790 int i, j, ret;
Tobias Klauserf957bcf2009-06-04 23:07:59 +00007791 int dma_flag = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007792 u32 mac_up, mac_down;
7793 u64 val64 = 0, tmp64 = 0;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05007794 struct XENA_dev_config __iomem *bar0 = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007795 u16 subid;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05007796 struct mac_info *mac_control;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007797 struct config_param *config;
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07007798 int mode;
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04007799 u8 dev_intr_type = intr_type;
Sreenivasa Honnur3a3d5752008-02-20 16:44:07 -05007800 u8 dev_multiq = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007801
Sreenivasa Honnur3a3d5752008-02-20 16:44:07 -05007802 ret = s2io_verify_parm(pdev, &dev_intr_type, &dev_multiq);
7803 if (ret)
Ananda Raju9dc737a2006-04-21 19:05:41 -04007804 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007805
7806 if ((ret = pci_enable_device(pdev))) {
7807 DBG_PRINT(ERR_DBG,
7808 "s2io_init_nic: pci_enable_device failed\n");
7809 return ret;
7810 }
7811
Yang Hongyang6a355282009-04-06 19:01:13 -07007812 if (!pci_set_dma_mask(pdev, DMA_BIT_MASK(64))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07007813 DBG_PRINT(INIT_DBG, "s2io_init_nic: Using 64bit DMA\n");
Tobias Klauserf957bcf2009-06-04 23:07:59 +00007814 dma_flag = true;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007815 if (pci_set_consistent_dma_mask
Yang Hongyang6a355282009-04-06 19:01:13 -07007816 (pdev, DMA_BIT_MASK(64))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07007817 DBG_PRINT(ERR_DBG,
7818 "Unable to obtain 64bit DMA for \
7819 consistent allocations\n");
7820 pci_disable_device(pdev);
7821 return -ENOMEM;
7822 }
Yang Hongyang284901a2009-04-06 19:01:15 -07007823 } else if (!pci_set_dma_mask(pdev, DMA_BIT_MASK(32))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07007824 DBG_PRINT(INIT_DBG, "s2io_init_nic: Using 32bit DMA\n");
7825 } else {
7826 pci_disable_device(pdev);
7827 return -ENOMEM;
7828 }
Veena Parateccb8622007-07-23 02:23:54 -04007829 if ((ret = pci_request_regions(pdev, s2io_driver_name))) {
Harvey Harrisonb39d66a2008-08-20 16:52:04 -07007830 DBG_PRINT(ERR_DBG, "%s: Request Regions failed - %x \n", __func__, ret);
Veena Parateccb8622007-07-23 02:23:54 -04007831 pci_disable_device(pdev);
7832 return -ENODEV;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007833 }
Sreenivasa Honnur3a3d5752008-02-20 16:44:07 -05007834 if (dev_multiq)
Sreenivasa Honnur6cfc4822008-02-20 17:07:51 -05007835 dev = alloc_etherdev_mq(sizeof(struct s2io_nic), tx_fifo_num);
Sreenivasa Honnur3a3d5752008-02-20 16:44:07 -05007836 else
David S. Millerb19fa1f2008-07-08 23:14:24 -07007837 dev = alloc_etherdev(sizeof(struct s2io_nic));
Linus Torvalds1da177e2005-04-16 15:20:36 -07007838 if (dev == NULL) {
7839 DBG_PRINT(ERR_DBG, "Device allocation failed\n");
7840 pci_disable_device(pdev);
7841 pci_release_regions(pdev);
7842 return -ENODEV;
7843 }
7844
7845 pci_set_master(pdev);
7846 pci_set_drvdata(pdev, dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007847 SET_NETDEV_DEV(dev, &pdev->dev);
7848
7849 /* Private member variable initialized to s2io NIC structure */
Wang Chen4cf16532008-11-12 23:38:14 -08007850 sp = netdev_priv(dev);
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05007851 memset(sp, 0, sizeof(struct s2io_nic));
Linus Torvalds1da177e2005-04-16 15:20:36 -07007852 sp->dev = dev;
7853 sp->pdev = pdev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007854 sp->high_dma_flag = dma_flag;
Tobias Klauserf957bcf2009-06-04 23:07:59 +00007855 sp->device_enabled_once = false;
Ananda Rajuda6971d2005-10-31 16:55:31 -05007856 if (rx_ring_mode == 1)
7857 sp->rxd_mode = RXD_MODE_1;
7858 if (rx_ring_mode == 2)
7859 sp->rxd_mode = RXD_MODE_3B;
Ananda Rajuda6971d2005-10-31 16:55:31 -05007860
Sivakumar Subramanieaae7f72007-09-15 14:14:22 -07007861 sp->config.intr_type = dev_intr_type;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007862
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07007863 if ((pdev->device == PCI_DEVICE_ID_HERC_WIN) ||
7864 (pdev->device == PCI_DEVICE_ID_HERC_UNI))
7865 sp->device_type = XFRAME_II_DEVICE;
7866 else
7867 sp->device_type = XFRAME_I_DEVICE;
7868
Stephen Hemminger43b7c452007-10-05 12:39:21 -07007869 sp->lro = lro_enable;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04007870
Linus Torvalds1da177e2005-04-16 15:20:36 -07007871 /* Initialize some PCI/PCI-X fields of the NIC. */
7872 s2io_init_pci(sp);
7873
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07007874 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07007875 * Setting the device configuration parameters.
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07007876 * Most of these parameters can be specified by the user during
7877 * module insertion as they are module loadable parameters. If
7878 * these parameters are not not specified during load time, they
Linus Torvalds1da177e2005-04-16 15:20:36 -07007879 * are initialized with default values.
7880 */
7881 mac_control = &sp->mac_control;
7882 config = &sp->config;
7883
Sivakumar Subramani596c5c92007-09-15 14:24:03 -07007884 config->napi = napi;
Sreenivasa Honnur6cfc4822008-02-20 17:07:51 -05007885 config->tx_steering_type = tx_steering_type;
Sivakumar Subramani596c5c92007-09-15 14:24:03 -07007886
Linus Torvalds1da177e2005-04-16 15:20:36 -07007887 /* Tx side parameters. */
Sreenivasa Honnur6cfc4822008-02-20 17:07:51 -05007888 if (config->tx_steering_type == TX_PRIORITY_STEERING)
7889 config->tx_fifo_num = MAX_TX_FIFOS;
7890 else
7891 config->tx_fifo_num = tx_fifo_num;
7892
7893 /* Initialize the fifos used for tx steering */
7894 if (config->tx_fifo_num < 5) {
7895 if (config->tx_fifo_num == 1)
7896 sp->total_tcp_fifos = 1;
7897 else
7898 sp->total_tcp_fifos = config->tx_fifo_num - 1;
7899 sp->udp_fifo_idx = config->tx_fifo_num - 1;
7900 sp->total_udp_fifos = 1;
7901 sp->other_fifo_idx = sp->total_tcp_fifos - 1;
7902 } else {
7903 sp->total_tcp_fifos = (tx_fifo_num - FIFO_UDP_MAX_NUM -
7904 FIFO_OTHER_MAX_NUM);
7905 sp->udp_fifo_idx = sp->total_tcp_fifos;
7906 sp->total_udp_fifos = FIFO_UDP_MAX_NUM;
7907 sp->other_fifo_idx = sp->udp_fifo_idx + FIFO_UDP_MAX_NUM;
7908 }
7909
Sreenivasa Honnur3a3d5752008-02-20 16:44:07 -05007910 config->multiq = dev_multiq;
Sreenivasa Honnur6cfc4822008-02-20 17:07:51 -05007911 for (i = 0; i < config->tx_fifo_num; i++) {
Joe Perches13d866a2009-08-24 17:29:41 +00007912 struct tx_fifo_config *tx_cfg = &config->tx_cfg[i];
7913
7914 tx_cfg->fifo_len = tx_fifo_len[i];
7915 tx_cfg->fifo_priority = i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007916 }
7917
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07007918 /* mapping the QoS priority to the configured fifos */
7919 for (i = 0; i < MAX_TX_FIFOS; i++)
Sreenivasa Honnur3a3d5752008-02-20 16:44:07 -05007920 config->fifo_mapping[i] = fifo_map[config->tx_fifo_num - 1][i];
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07007921
Sreenivasa Honnur6cfc4822008-02-20 17:07:51 -05007922 /* map the hashing selector table to the configured fifos */
7923 for (i = 0; i < config->tx_fifo_num; i++)
7924 sp->fifo_selector[i] = fifo_selector[i];
7925
7926
Linus Torvalds1da177e2005-04-16 15:20:36 -07007927 config->tx_intr_type = TXD_INT_TYPE_UTILZ;
7928 for (i = 0; i < config->tx_fifo_num; i++) {
Joe Perches13d866a2009-08-24 17:29:41 +00007929 struct tx_fifo_config *tx_cfg = &config->tx_cfg[i];
7930
7931 tx_cfg->f_no_snoop = (NO_SNOOP_TXD | NO_SNOOP_TXD_BUFFER);
7932 if (tx_cfg->fifo_len < 65) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07007933 config->tx_intr_type = TXD_INT_TYPE_PER_LIST;
7934 break;
7935 }
7936 }
Ananda Rajufed5ecc2005-11-14 15:25:08 -05007937 /* + 2 because one Txd for skb->data and one Txd for UFO */
7938 config->max_txds = MAX_SKB_FRAGS + 2;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007939
7940 /* Rx side parameters. */
Linus Torvalds1da177e2005-04-16 15:20:36 -07007941 config->rx_ring_num = rx_ring_num;
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04007942 for (i = 0; i < config->rx_ring_num; i++) {
Joe Perches13d866a2009-08-24 17:29:41 +00007943 struct rx_ring_config *rx_cfg = &config->rx_cfg[i];
7944 struct ring_info *ring = &mac_control->rings[i];
7945
7946 rx_cfg->num_rxd = rx_ring_sz[i] * (rxd_count[sp->rxd_mode] + 1);
7947 rx_cfg->ring_priority = i;
7948 ring->rx_bufs_left = 0;
7949 ring->rxd_mode = sp->rxd_mode;
7950 ring->rxd_count = rxd_count[sp->rxd_mode];
7951 ring->pdev = sp->pdev;
7952 ring->dev = sp->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007953 }
7954
7955 for (i = 0; i < rx_ring_num; i++) {
Joe Perches13d866a2009-08-24 17:29:41 +00007956 struct rx_ring_config *rx_cfg = &config->rx_cfg[i];
7957
7958 rx_cfg->ring_org = RING_ORG_BUFF1;
7959 rx_cfg->f_no_snoop = (NO_SNOOP_RXD | NO_SNOOP_RXD_BUFFER);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007960 }
7961
7962 /* Setting Mac Control parameters */
7963 mac_control->rmac_pause_time = rmac_pause_time;
7964 mac_control->mc_pause_threshold_q0q3 = mc_pause_threshold_q0q3;
7965 mac_control->mc_pause_threshold_q4q7 = mc_pause_threshold_q4q7;
7966
7967
Linus Torvalds1da177e2005-04-16 15:20:36 -07007968 /* initialize the shared memory used by the NIC and the host */
7969 if (init_shared_mem(sp)) {
7970 DBG_PRINT(ERR_DBG, "%s: Memory allocation failed\n",
Ananda Rajub41477f2006-07-24 19:52:49 -04007971 dev->name);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007972 ret = -ENOMEM;
7973 goto mem_alloc_failed;
7974 }
7975
Arjan van de Ven275f1652008-10-20 21:42:39 -07007976 sp->bar0 = pci_ioremap_bar(pdev, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007977 if (!sp->bar0) {
Sivakumar Subramani19a60522007-01-31 13:30:49 -05007978 DBG_PRINT(ERR_DBG, "%s: Neterion: cannot remap io mem1\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -07007979 dev->name);
7980 ret = -ENOMEM;
7981 goto bar0_remap_failed;
7982 }
7983
Arjan van de Ven275f1652008-10-20 21:42:39 -07007984 sp->bar1 = pci_ioremap_bar(pdev, 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007985 if (!sp->bar1) {
Sivakumar Subramani19a60522007-01-31 13:30:49 -05007986 DBG_PRINT(ERR_DBG, "%s: Neterion: cannot remap io mem2\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -07007987 dev->name);
7988 ret = -ENOMEM;
7989 goto bar1_remap_failed;
7990 }
7991
7992 dev->irq = pdev->irq;
7993 dev->base_addr = (unsigned long) sp->bar0;
7994
7995 /* Initializing the BAR1 address as the start of the FIFO pointer. */
7996 for (j = 0; j < MAX_TX_FIFOS; j++) {
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05007997 mac_control->tx_FIFO_start[j] = (struct TxFIFO_element __iomem *)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007998 (sp->bar1 + (j * 0x00020000));
7999 }
8000
8001 /* Driver entry points */
Stephen Hemminger04025092008-11-21 17:28:55 -08008002 dev->netdev_ops = &s2io_netdev_ops;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008003 SET_ETHTOOL_OPS(dev, &netdev_ethtool_ops);
raghavendra.koushik@neterion.combe3a6b02005-08-03 12:35:55 -07008004 dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
Brian Haley612eff02006-06-15 14:36:36 -04008005
Linus Torvalds1da177e2005-04-16 15:20:36 -07008006 dev->features |= NETIF_F_SG | NETIF_F_IP_CSUM;
Tobias Klauserf957bcf2009-06-04 23:07:59 +00008007 if (sp->high_dma_flag == true)
Linus Torvalds1da177e2005-04-16 15:20:36 -07008008 dev->features |= NETIF_F_HIGHDMA;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008009 dev->features |= NETIF_F_TSO;
Herbert Xuf83ef8c2006-06-30 13:37:03 -07008010 dev->features |= NETIF_F_TSO6;
Sivakumar Subramanidb874e62007-01-31 13:28:08 -05008011 if ((sp->device_type & XFRAME_II_DEVICE) && (ufo)) {
Ananda Rajufed5ecc2005-11-14 15:25:08 -05008012 dev->features |= NETIF_F_UFO;
8013 dev->features |= NETIF_F_HW_CSUM;
8014 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07008015 dev->watchdog_timeo = WATCH_DOG_TIMEOUT;
David Howellsc4028952006-11-22 14:57:56 +00008016 INIT_WORK(&sp->rst_timer_task, s2io_restart_nic);
8017 INIT_WORK(&sp->set_link_task, s2io_set_link);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008018
ravinandan.arakali@neterion.come960fc52005-08-12 10:15:59 -07008019 pci_save_state(sp->pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008020
8021 /* Setting swapper control on the NIC, for proper reset operation */
8022 if (s2io_set_swapper(sp)) {
8023 DBG_PRINT(ERR_DBG, "%s:swapper settings are wrong\n",
8024 dev->name);
8025 ret = -EAGAIN;
8026 goto set_swap_failed;
8027 }
8028
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07008029 /* Verify if the Herc works on the slot its placed into */
8030 if (sp->device_type & XFRAME_II_DEVICE) {
8031 mode = s2io_verify_pci_mode(sp);
8032 if (mode < 0) {
Harvey Harrisonb39d66a2008-08-20 16:52:04 -07008033 DBG_PRINT(ERR_DBG, "%s: ", __func__);
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07008034 DBG_PRINT(ERR_DBG, " Unsupported PCI bus mode\n");
8035 ret = -EBADSLT;
8036 goto set_swap_failed;
8037 }
8038 }
8039
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04008040 if (sp->config.intr_type == MSI_X) {
8041 sp->num_entries = config->rx_ring_num + 1;
8042 ret = s2io_enable_msi_x(sp);
8043
8044 if (!ret) {
8045 ret = s2io_test_msi(sp);
8046 /* rollback MSI-X, will re-enable during add_isr() */
8047 remove_msix_isr(sp);
8048 }
8049 if (ret) {
8050
8051 DBG_PRINT(ERR_DBG,
Breno Leitao073a2432009-02-03 15:15:15 -08008052 "s2io: MSI-X requested but failed to enable\n");
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04008053 sp->config.intr_type = INTA;
8054 }
8055 }
8056
8057 if (config->intr_type == MSI_X) {
Joe Perches13d866a2009-08-24 17:29:41 +00008058 for (i = 0; i < config->rx_ring_num ; i++) {
8059 struct ring_info *ring = &mac_control->rings[i];
8060
8061 netif_napi_add(dev, &ring->napi, s2io_poll_msix, 64);
8062 }
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04008063 } else {
8064 netif_napi_add(dev, &sp->napi, s2io_poll_inta, 64);
8065 }
8066
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07008067 /* Not needed for Herc */
8068 if (sp->device_type & XFRAME_I_DEVICE) {
8069 /*
8070 * Fix for all "FFs" MAC address problems observed on
8071 * Alpha platforms
8072 */
8073 fix_mac_address(sp);
8074 s2io_reset(sp);
8075 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07008076
8077 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07008078 * MAC address initialization.
8079 * For now only one mac address will be read and used.
8080 */
8081 bar0 = sp->bar0;
8082 val64 = RMAC_ADDR_CMD_MEM_RD | RMAC_ADDR_CMD_MEM_STROBE_NEW_CMD |
Sreenivasa Honnurfaa4f792008-01-24 01:45:43 -08008083 RMAC_ADDR_CMD_MEM_OFFSET(0 + S2IO_MAC_ADDR_START_OFFSET);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008084 writeq(val64, &bar0->rmac_addr_cmd_mem);
Ananda Rajuc92ca042006-04-21 19:18:03 -04008085 wait_for_cmd_complete(&bar0->rmac_addr_cmd_mem,
Sivakumar Subramani9fc93a42007-02-24 01:57:32 -05008086 RMAC_ADDR_CMD_MEM_STROBE_CMD_EXECUTING, S2IO_BIT_RESET);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008087 tmp64 = readq(&bar0->rmac_addr_data0_mem);
8088 mac_down = (u32) tmp64;
8089 mac_up = (u32) (tmp64 >> 32);
8090
Linus Torvalds1da177e2005-04-16 15:20:36 -07008091 sp->def_mac_addr[0].mac_addr[3] = (u8) (mac_up);
8092 sp->def_mac_addr[0].mac_addr[2] = (u8) (mac_up >> 8);
8093 sp->def_mac_addr[0].mac_addr[1] = (u8) (mac_up >> 16);
8094 sp->def_mac_addr[0].mac_addr[0] = (u8) (mac_up >> 24);
8095 sp->def_mac_addr[0].mac_addr[5] = (u8) (mac_down >> 16);
8096 sp->def_mac_addr[0].mac_addr[4] = (u8) (mac_down >> 24);
8097
Linus Torvalds1da177e2005-04-16 15:20:36 -07008098 /* Set the factory defined MAC address initially */
8099 dev->addr_len = ETH_ALEN;
8100 memcpy(dev->dev_addr, sp->def_mac_addr, ETH_ALEN);
Sivakumar Subramani2fd37682007-09-14 07:39:19 -04008101 memcpy(dev->perm_addr, dev->dev_addr, ETH_ALEN);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008102
Sreenivasa Honnurfaa4f792008-01-24 01:45:43 -08008103 /* initialize number of multicast & unicast MAC entries variables */
8104 if (sp->device_type == XFRAME_I_DEVICE) {
8105 config->max_mc_addr = S2IO_XENA_MAX_MC_ADDRESSES;
8106 config->max_mac_addr = S2IO_XENA_MAX_MAC_ADDRESSES;
8107 config->mc_start_offset = S2IO_XENA_MC_ADDR_START_OFFSET;
8108 } else if (sp->device_type == XFRAME_II_DEVICE) {
8109 config->max_mc_addr = S2IO_HERC_MAX_MC_ADDRESSES;
8110 config->max_mac_addr = S2IO_HERC_MAX_MAC_ADDRESSES;
8111 config->mc_start_offset = S2IO_HERC_MC_ADDR_START_OFFSET;
8112 }
8113
8114 /* store mac addresses from CAM to s2io_nic structure */
8115 do_s2io_store_unicast_mc(sp);
8116
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04008117 /* Configure MSIX vector for number of rings configured plus one */
8118 if ((sp->device_type == XFRAME_II_DEVICE) &&
8119 (config->intr_type == MSI_X))
8120 sp->num_entries = config->rx_ring_num + 1;
8121
Sivakumar Subramanic77dd432007-08-06 05:36:28 -04008122 /* Store the values of the MSIX table in the s2io_nic structure */
8123 store_xmsi_data(sp);
Ananda Rajub41477f2006-07-24 19:52:49 -04008124 /* reset Nic and bring it to known state */
8125 s2io_reset(sp);
8126
Linus Torvalds1da177e2005-04-16 15:20:36 -07008127 /*
Sreenivasa Honnur99993af2008-04-23 13:29:42 -04008128 * Initialize link state flags
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07008129 * and the card state parameter
Linus Torvalds1da177e2005-04-16 15:20:36 -07008130 */
Sivakumar Subramani92b84432007-09-06 06:51:14 -04008131 sp->state = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008132
Linus Torvalds1da177e2005-04-16 15:20:36 -07008133 /* Initialize spinlocks */
Joe Perches13d866a2009-08-24 17:29:41 +00008134 for (i = 0; i < sp->config.tx_fifo_num; i++) {
8135 struct fifo_info *fifo = &mac_control->fifos[i];
8136
8137 spin_lock_init(&fifo->tx_lock);
8138 }
Sivakumar Subramanidb874e62007-01-31 13:28:08 -05008139
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07008140 /*
8141 * SXE-002: Configure link and activity LED to init state
8142 * on driver load.
Linus Torvalds1da177e2005-04-16 15:20:36 -07008143 */
8144 subid = sp->pdev->subsystem_device;
8145 if ((subid & 0xFF) >= 0x07) {
8146 val64 = readq(&bar0->gpio_control);
8147 val64 |= 0x0000800000000000ULL;
8148 writeq(val64, &bar0->gpio_control);
8149 val64 = 0x0411040400000000ULL;
8150 writeq(val64, (void __iomem *) bar0 + 0x2700);
8151 val64 = readq(&bar0->gpio_control);
8152 }
8153
8154 sp->rx_csum = 1; /* Rx chksum verify enabled by default */
8155
8156 if (register_netdev(dev)) {
8157 DBG_PRINT(ERR_DBG, "Device registration failed\n");
8158 ret = -ENODEV;
8159 goto register_failed;
8160 }
Ananda Raju9dc737a2006-04-21 19:05:41 -04008161 s2io_vpd_read(sp);
Ramkrishna Vepa0c61ed52007-03-09 18:28:32 -08008162 DBG_PRINT(ERR_DBG, "Copyright(c) 2002-2007 Neterion Inc.\n");
Ananda Rajub41477f2006-07-24 19:52:49 -04008163 DBG_PRINT(ERR_DBG, "%s: Neterion %s (rev %d)\n",dev->name,
Auke Kok44c10132007-06-08 15:46:36 -07008164 sp->product_name, pdev->revision);
Ananda Rajub41477f2006-07-24 19:52:49 -04008165 DBG_PRINT(ERR_DBG, "%s: Driver version %s\n", dev->name,
8166 s2io_driver_version);
Johannes Berge1749612008-10-27 15:59:26 -07008167 DBG_PRINT(ERR_DBG, "%s: MAC ADDR: %pM\n", dev->name, dev->dev_addr);
Sivakumar Subramani19a60522007-01-31 13:30:49 -05008168 DBG_PRINT(ERR_DBG, "SERIAL NUMBER: %s\n", sp->serial_num);
Ananda Raju9dc737a2006-04-21 19:05:41 -04008169 if (sp->device_type & XFRAME_II_DEVICE) {
raghavendra.koushik@neterion.com0b1f7eb2005-08-03 12:39:56 -07008170 mode = s2io_print_pci_mode(sp);
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07008171 if (mode < 0) {
Ananda Raju9dc737a2006-04-21 19:05:41 -04008172 DBG_PRINT(ERR_DBG, " Unsupported PCI bus mode\n");
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07008173 ret = -EBADSLT;
Ananda Raju9dc737a2006-04-21 19:05:41 -04008174 unregister_netdev(dev);
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07008175 goto set_swap_failed;
8176 }
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07008177 }
Ananda Raju9dc737a2006-04-21 19:05:41 -04008178 switch(sp->rxd_mode) {
8179 case RXD_MODE_1:
8180 DBG_PRINT(ERR_DBG, "%s: 1-Buffer receive mode enabled\n",
8181 dev->name);
8182 break;
8183 case RXD_MODE_3B:
8184 DBG_PRINT(ERR_DBG, "%s: 2-Buffer receive mode enabled\n",
8185 dev->name);
8186 break;
Ananda Raju9dc737a2006-04-21 19:05:41 -04008187 }
Sivakumar Subramanidb874e62007-01-31 13:28:08 -05008188
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04008189 switch (sp->config.napi) {
8190 case 0:
8191 DBG_PRINT(ERR_DBG, "%s: NAPI disabled\n", dev->name);
8192 break;
8193 case 1:
Sivakumar Subramanidb874e62007-01-31 13:28:08 -05008194 DBG_PRINT(ERR_DBG, "%s: NAPI enabled\n", dev->name);
Sreenivasa Honnurf61e0a32008-05-12 13:42:17 -04008195 break;
8196 }
Sreenivasa Honnur3a3d5752008-02-20 16:44:07 -05008197
8198 DBG_PRINT(ERR_DBG, "%s: Using %d Tx fifo(s)\n", dev->name,
8199 sp->config.tx_fifo_num);
8200
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04008201 DBG_PRINT(ERR_DBG, "%s: Using %d Rx ring(s)\n", dev->name,
8202 sp->config.rx_ring_num);
8203
Sivakumar Subramanieaae7f72007-09-15 14:14:22 -07008204 switch(sp->config.intr_type) {
Ananda Raju9dc737a2006-04-21 19:05:41 -04008205 case INTA:
8206 DBG_PRINT(ERR_DBG, "%s: Interrupt type INTA\n", dev->name);
8207 break;
Ananda Raju9dc737a2006-04-21 19:05:41 -04008208 case MSI_X:
8209 DBG_PRINT(ERR_DBG, "%s: Interrupt type MSI-X\n", dev->name);
8210 break;
8211 }
Sreenivasa Honnur3a3d5752008-02-20 16:44:07 -05008212 if (sp->config.multiq) {
Joe Perches13d866a2009-08-24 17:29:41 +00008213 for (i = 0; i < sp->config.tx_fifo_num; i++) {
8214 struct fifo_info *fifo = &mac_control->fifos[i];
8215
8216 fifo->multiq = config->multiq;
8217 }
Sreenivasa Honnur3a3d5752008-02-20 16:44:07 -05008218 DBG_PRINT(ERR_DBG, "%s: Multiqueue support enabled\n",
8219 dev->name);
8220 } else
8221 DBG_PRINT(ERR_DBG, "%s: Multiqueue support disabled\n",
8222 dev->name);
8223
Sreenivasa Honnur6cfc4822008-02-20 17:07:51 -05008224 switch (sp->config.tx_steering_type) {
8225 case NO_STEERING:
8226 DBG_PRINT(ERR_DBG, "%s: No steering enabled for"
8227 " transmit\n", dev->name);
8228 break;
8229 case TX_PRIORITY_STEERING:
8230 DBG_PRINT(ERR_DBG, "%s: Priority steering enabled for"
8231 " transmit\n", dev->name);
8232 break;
8233 case TX_DEFAULT_STEERING:
8234 DBG_PRINT(ERR_DBG, "%s: Default steering enabled for"
8235 " transmit\n", dev->name);
8236 }
8237
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008238 if (sp->lro)
8239 DBG_PRINT(ERR_DBG, "%s: Large receive offload enabled\n",
Ananda Raju9dc737a2006-04-21 19:05:41 -04008240 dev->name);
Sivakumar Subramanidb874e62007-01-31 13:28:08 -05008241 if (ufo)
8242 DBG_PRINT(ERR_DBG, "%s: UDP Fragmentation Offload(UFO)"
8243 " enabled\n", dev->name);
raghavendra.koushik@neterion.com7ba013a2005-08-03 12:29:20 -07008244 /* Initialize device name */
Ananda Raju9dc737a2006-04-21 19:05:41 -04008245 sprintf(sp->name, "%s Neterion %s", dev->name, sp->product_name);
raghavendra.koushik@neterion.com7ba013a2005-08-03 12:29:20 -07008246
Breno Leitaocd0fce02008-09-04 17:52:54 -03008247 if (vlan_tag_strip)
8248 sp->vlan_strip_flag = 1;
8249 else
8250 sp->vlan_strip_flag = 0;
8251
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07008252 /*
8253 * Make Link state as off at this point, when the Link change
8254 * interrupt comes the state will be automatically changed to
Linus Torvalds1da177e2005-04-16 15:20:36 -07008255 * the right state.
8256 */
8257 netif_carrier_off(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008258
8259 return 0;
8260
8261 register_failed:
8262 set_swap_failed:
8263 iounmap(sp->bar1);
8264 bar1_remap_failed:
8265 iounmap(sp->bar0);
8266 bar0_remap_failed:
8267 mem_alloc_failed:
8268 free_shared_mem(sp);
8269 pci_disable_device(pdev);
Veena Parateccb8622007-07-23 02:23:54 -04008270 pci_release_regions(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008271 pci_set_drvdata(pdev, NULL);
8272 free_netdev(dev);
8273
8274 return ret;
8275}
8276
8277/**
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07008278 * s2io_rem_nic - Free the PCI device
Linus Torvalds1da177e2005-04-16 15:20:36 -07008279 * @pdev: structure containing the PCI related information of the device.
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07008280 * Description: This function is called by the Pci subsystem to release a
Linus Torvalds1da177e2005-04-16 15:20:36 -07008281 * PCI device and free up all resource held up by the device. This could
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07008282 * be in response to a Hot plug event or when the driver is to be removed
Linus Torvalds1da177e2005-04-16 15:20:36 -07008283 * from memory.
8284 */
8285
8286static void __devexit s2io_rem_nic(struct pci_dev *pdev)
8287{
8288 struct net_device *dev =
8289 (struct net_device *) pci_get_drvdata(pdev);
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05008290 struct s2io_nic *sp;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008291
8292 if (dev == NULL) {
8293 DBG_PRINT(ERR_DBG, "Driver Data is NULL!!\n");
8294 return;
8295 }
8296
Francois Romieu22747d62007-02-15 23:37:50 +01008297 flush_scheduled_work();
8298
Wang Chen4cf16532008-11-12 23:38:14 -08008299 sp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008300 unregister_netdev(dev);
8301
8302 free_shared_mem(sp);
8303 iounmap(sp->bar0);
8304 iounmap(sp->bar1);
Veena Parateccb8622007-07-23 02:23:54 -04008305 pci_release_regions(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008306 pci_set_drvdata(pdev, NULL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008307 free_netdev(dev);
Sivakumar Subramani19a60522007-01-31 13:30:49 -05008308 pci_disable_device(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008309}
8310
8311/**
8312 * s2io_starter - Entry point for the driver
8313 * Description: This function is the entry point for the driver. It verifies
8314 * the module loadable parameters and initializes PCI configuration space.
8315 */
8316
Stephen Hemminger43b7c452007-10-05 12:39:21 -07008317static int __init s2io_starter(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07008318{
Jeff Garzik29917622006-08-19 17:48:59 -04008319 return pci_register_driver(&s2io_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008320}
8321
8322/**
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07008323 * s2io_closer - Cleanup routine for the driver
Linus Torvalds1da177e2005-04-16 15:20:36 -07008324 * Description: This function is the cleanup routine for the driver. It unregist * ers the driver.
8325 */
8326
Sivakumar Subramani372cc592007-01-31 13:32:57 -05008327static __exit void s2io_closer(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07008328{
8329 pci_unregister_driver(&s2io_driver);
8330 DBG_PRINT(INIT_DBG, "cleanup done\n");
8331}
8332
8333module_init(s2io_starter);
8334module_exit(s2io_closer);
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008335
Jeff Garzik6aa20a22006-09-13 13:24:59 -04008336static int check_L2_lro_capable(u8 *buffer, struct iphdr **ip,
Sreenivasa Honnurcdb5bf02008-02-20 17:09:15 -05008337 struct tcphdr **tcp, struct RxD_t *rxdp,
8338 struct s2io_nic *sp)
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008339{
8340 int ip_off;
8341 u8 l2_type = (u8)((rxdp->Control_1 >> 37) & 0x7), ip_len;
8342
8343 if (!(rxdp->Control_1 & RXD_FRAME_PROTO_TCP)) {
8344 DBG_PRINT(INIT_DBG,"%s: Non-TCP frames not supported for LRO\n",
Harvey Harrisonb39d66a2008-08-20 16:52:04 -07008345 __func__);
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008346 return -1;
8347 }
8348
Sreenivasa Honnurcdb5bf02008-02-20 17:09:15 -05008349 /* Checking for DIX type or DIX type with VLAN */
8350 if ((l2_type == 0)
8351 || (l2_type == 4)) {
8352 ip_off = HEADER_ETHERNET_II_802_3_SIZE;
8353 /*
8354 * If vlan stripping is disabled and the frame is VLAN tagged,
8355 * shift the offset by the VLAN header size bytes.
8356 */
Breno Leitaocd0fce02008-09-04 17:52:54 -03008357 if ((!sp->vlan_strip_flag) &&
Sreenivasa Honnurcdb5bf02008-02-20 17:09:15 -05008358 (rxdp->Control_1 & RXD_FRAME_VLAN_TAG))
8359 ip_off += HEADER_VLAN_SIZE;
8360 } else {
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008361 /* LLC, SNAP etc are considered non-mergeable */
Sreenivasa Honnurcdb5bf02008-02-20 17:09:15 -05008362 return -1;
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008363 }
8364
8365 *ip = (struct iphdr *)((u8 *)buffer + ip_off);
8366 ip_len = (u8)((*ip)->ihl);
8367 ip_len <<= 2;
8368 *tcp = (struct tcphdr *)((unsigned long)*ip + ip_len);
8369
8370 return 0;
8371}
8372
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05008373static int check_for_socket_match(struct lro *lro, struct iphdr *ip,
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008374 struct tcphdr *tcp)
8375{
Harvey Harrisonb39d66a2008-08-20 16:52:04 -07008376 DBG_PRINT(INFO_DBG,"%s: Been here...\n", __func__);
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008377 if ((lro->iph->saddr != ip->saddr) || (lro->iph->daddr != ip->daddr) ||
8378 (lro->tcph->source != tcp->source) || (lro->tcph->dest != tcp->dest))
8379 return -1;
8380 return 0;
8381}
8382
8383static inline int get_l4_pyld_length(struct iphdr *ip, struct tcphdr *tcp)
8384{
8385 return(ntohs(ip->tot_len) - (ip->ihl << 2) - (tcp->doff << 2));
8386}
8387
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05008388static void initiate_new_session(struct lro *lro, u8 *l2h,
Sreenivasa Honnurcdb5bf02008-02-20 17:09:15 -05008389 struct iphdr *ip, struct tcphdr *tcp, u32 tcp_pyld_len, u16 vlan_tag)
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008390{
Harvey Harrisonb39d66a2008-08-20 16:52:04 -07008391 DBG_PRINT(INFO_DBG,"%s: Been here...\n", __func__);
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008392 lro->l2h = l2h;
8393 lro->iph = ip;
8394 lro->tcph = tcp;
8395 lro->tcp_next_seq = tcp_pyld_len + ntohl(tcp->seq);
Surjit Reangc8855952008-02-03 04:27:38 -08008396 lro->tcp_ack = tcp->ack_seq;
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008397 lro->sg_num = 1;
8398 lro->total_len = ntohs(ip->tot_len);
8399 lro->frags_len = 0;
Sreenivasa Honnurcdb5bf02008-02-20 17:09:15 -05008400 lro->vlan_tag = vlan_tag;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04008401 /*
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008402 * check if we saw TCP timestamp. Other consistency checks have
8403 * already been done.
8404 */
8405 if (tcp->doff == 8) {
Surjit Reangc8855952008-02-03 04:27:38 -08008406 __be32 *ptr;
8407 ptr = (__be32 *)(tcp+1);
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008408 lro->saw_ts = 1;
Surjit Reangc8855952008-02-03 04:27:38 -08008409 lro->cur_tsval = ntohl(*(ptr+1));
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008410 lro->cur_tsecr = *(ptr+2);
8411 }
8412 lro->in_use = 1;
8413}
8414
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05008415static void update_L3L4_header(struct s2io_nic *sp, struct lro *lro)
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008416{
8417 struct iphdr *ip = lro->iph;
8418 struct tcphdr *tcp = lro->tcph;
Al Virobd4f3ae2007-02-09 16:40:15 +00008419 __sum16 nchk;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05008420 struct stat_block *statinfo = sp->mac_control.stats_info;
Harvey Harrisonb39d66a2008-08-20 16:52:04 -07008421 DBG_PRINT(INFO_DBG,"%s: Been here...\n", __func__);
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008422
8423 /* Update L3 header */
8424 ip->tot_len = htons(lro->total_len);
8425 ip->check = 0;
8426 nchk = ip_fast_csum((u8 *)lro->iph, ip->ihl);
8427 ip->check = nchk;
8428
8429 /* Update L4 header */
8430 tcp->ack_seq = lro->tcp_ack;
8431 tcp->window = lro->window;
8432
8433 /* Update tsecr field if this session has timestamps enabled */
8434 if (lro->saw_ts) {
Surjit Reangc8855952008-02-03 04:27:38 -08008435 __be32 *ptr = (__be32 *)(tcp + 1);
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008436 *(ptr+2) = lro->cur_tsecr;
8437 }
8438
8439 /* Update counters required for calculation of
8440 * average no. of packets aggregated.
8441 */
8442 statinfo->sw_stat.sum_avg_pkts_aggregated += lro->sg_num;
8443 statinfo->sw_stat.num_aggregations++;
8444}
8445
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05008446static void aggregate_new_rx(struct lro *lro, struct iphdr *ip,
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008447 struct tcphdr *tcp, u32 l4_pyld)
8448{
Harvey Harrisonb39d66a2008-08-20 16:52:04 -07008449 DBG_PRINT(INFO_DBG,"%s: Been here...\n", __func__);
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008450 lro->total_len += l4_pyld;
8451 lro->frags_len += l4_pyld;
8452 lro->tcp_next_seq += l4_pyld;
8453 lro->sg_num++;
8454
8455 /* Update ack seq no. and window ad(from this pkt) in LRO object */
8456 lro->tcp_ack = tcp->ack_seq;
8457 lro->window = tcp->window;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04008458
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008459 if (lro->saw_ts) {
Surjit Reangc8855952008-02-03 04:27:38 -08008460 __be32 *ptr;
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008461 /* Update tsecr and tsval from this packet */
Surjit Reangc8855952008-02-03 04:27:38 -08008462 ptr = (__be32 *)(tcp+1);
8463 lro->cur_tsval = ntohl(*(ptr+1));
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008464 lro->cur_tsecr = *(ptr + 2);
8465 }
8466}
8467
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05008468static int verify_l3_l4_lro_capable(struct lro *l_lro, struct iphdr *ip,
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008469 struct tcphdr *tcp, u32 tcp_pyld_len)
8470{
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008471 u8 *ptr;
8472
Harvey Harrisonb39d66a2008-08-20 16:52:04 -07008473 DBG_PRINT(INFO_DBG,"%s: Been here...\n", __func__);
Andrew Morton79dc1902006-02-03 01:45:13 -08008474
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008475 if (!tcp_pyld_len) {
8476 /* Runt frame or a pure ack */
8477 return -1;
8478 }
8479
8480 if (ip->ihl != 5) /* IP has options */
8481 return -1;
8482
Ananda Raju75c30b12006-07-24 19:55:09 -04008483 /* If we see CE codepoint in IP header, packet is not mergeable */
8484 if (INET_ECN_is_ce(ipv4_get_dsfield(ip)))
8485 return -1;
8486
8487 /* If we see ECE or CWR flags in TCP header, packet is not mergeable */
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008488 if (tcp->urg || tcp->psh || tcp->rst || tcp->syn || tcp->fin ||
Ananda Raju75c30b12006-07-24 19:55:09 -04008489 tcp->ece || tcp->cwr || !tcp->ack) {
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008490 /*
8491 * Currently recognize only the ack control word and
8492 * any other control field being set would result in
8493 * flushing the LRO session
8494 */
8495 return -1;
8496 }
8497
Jeff Garzik6aa20a22006-09-13 13:24:59 -04008498 /*
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008499 * Allow only one TCP timestamp option. Don't aggregate if
8500 * any other options are detected.
8501 */
8502 if (tcp->doff != 5 && tcp->doff != 8)
8503 return -1;
8504
8505 if (tcp->doff == 8) {
Jeff Garzik6aa20a22006-09-13 13:24:59 -04008506 ptr = (u8 *)(tcp + 1);
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008507 while (*ptr == TCPOPT_NOP)
8508 ptr++;
8509 if (*ptr != TCPOPT_TIMESTAMP || *(ptr+1) != TCPOLEN_TIMESTAMP)
8510 return -1;
8511
8512 /* Ensure timestamp value increases monotonically */
8513 if (l_lro)
Surjit Reangc8855952008-02-03 04:27:38 -08008514 if (l_lro->cur_tsval > ntohl(*((__be32 *)(ptr+2))))
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008515 return -1;
8516
8517 /* timestamp echo reply should be non-zero */
Surjit Reangc8855952008-02-03 04:27:38 -08008518 if (*((__be32 *)(ptr+6)) == 0)
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008519 return -1;
8520 }
8521
8522 return 0;
8523}
8524
8525static int
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04008526s2io_club_tcp_session(struct ring_info *ring_data, u8 *buffer, u8 **tcp,
8527 u32 *tcp_len, struct lro **lro, struct RxD_t *rxdp,
8528 struct s2io_nic *sp)
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008529{
8530 struct iphdr *ip;
8531 struct tcphdr *tcph;
8532 int ret = 0, i;
Sreenivasa Honnurcdb5bf02008-02-20 17:09:15 -05008533 u16 vlan_tag = 0;
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008534
8535 if (!(ret = check_L2_lro_capable(buffer, &ip, (struct tcphdr **)tcp,
Sreenivasa Honnurcdb5bf02008-02-20 17:09:15 -05008536 rxdp, sp))) {
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008537 DBG_PRINT(INFO_DBG,"IP Saddr: %x Daddr: %x\n",
8538 ip->saddr, ip->daddr);
Sreenivasa Honnurcdb5bf02008-02-20 17:09:15 -05008539 } else
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008540 return ret;
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008541
Sreenivasa Honnurcdb5bf02008-02-20 17:09:15 -05008542 vlan_tag = RXD_GET_VLAN_TAG(rxdp->Control_2);
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008543 tcph = (struct tcphdr *)*tcp;
8544 *tcp_len = get_l4_pyld_length(ip, tcph);
8545 for (i=0; i<MAX_LRO_SESSIONS; i++) {
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04008546 struct lro *l_lro = &ring_data->lro0_n[i];
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008547 if (l_lro->in_use) {
8548 if (check_for_socket_match(l_lro, ip, tcph))
8549 continue;
8550 /* Sock pair matched */
8551 *lro = l_lro;
8552
8553 if ((*lro)->tcp_next_seq != ntohl(tcph->seq)) {
8554 DBG_PRINT(INFO_DBG, "%s:Out of order. expected "
Harvey Harrisonb39d66a2008-08-20 16:52:04 -07008555 "0x%x, actual 0x%x\n", __func__,
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008556 (*lro)->tcp_next_seq,
8557 ntohl(tcph->seq));
8558
8559 sp->mac_control.stats_info->
8560 sw_stat.outof_sequence_pkts++;
8561 ret = 2;
8562 break;
8563 }
8564
8565 if (!verify_l3_l4_lro_capable(l_lro, ip, tcph,*tcp_len))
8566 ret = 1; /* Aggregate */
8567 else
8568 ret = 2; /* Flush both */
8569 break;
8570 }
8571 }
8572
8573 if (ret == 0) {
8574 /* Before searching for available LRO objects,
8575 * check if the pkt is L3/L4 aggregatable. If not
8576 * don't create new LRO session. Just send this
8577 * packet up.
8578 */
8579 if (verify_l3_l4_lro_capable(NULL, ip, tcph, *tcp_len)) {
8580 return 5;
8581 }
8582
8583 for (i=0; i<MAX_LRO_SESSIONS; i++) {
Sreenivasa Honnur0425b462008-04-28 21:08:45 -04008584 struct lro *l_lro = &ring_data->lro0_n[i];
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008585 if (!(l_lro->in_use)) {
8586 *lro = l_lro;
8587 ret = 3; /* Begin anew */
8588 break;
8589 }
8590 }
8591 }
8592
8593 if (ret == 0) { /* sessions exceeded */
8594 DBG_PRINT(INFO_DBG,"%s:All LRO sessions already in use\n",
Harvey Harrisonb39d66a2008-08-20 16:52:04 -07008595 __func__);
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008596 *lro = NULL;
8597 return ret;
8598 }
8599
8600 switch (ret) {
8601 case 3:
Sreenivasa Honnurcdb5bf02008-02-20 17:09:15 -05008602 initiate_new_session(*lro, buffer, ip, tcph, *tcp_len,
8603 vlan_tag);
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008604 break;
8605 case 2:
8606 update_L3L4_header(sp, *lro);
8607 break;
8608 case 1:
8609 aggregate_new_rx(*lro, ip, tcph, *tcp_len);
8610 if ((*lro)->sg_num == sp->lro_max_aggr_per_sess) {
8611 update_L3L4_header(sp, *lro);
8612 ret = 4; /* Flush the LRO */
8613 }
8614 break;
8615 default:
8616 DBG_PRINT(ERR_DBG,"%s:Dont know, can't say!!\n",
Harvey Harrisonb39d66a2008-08-20 16:52:04 -07008617 __func__);
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008618 break;
8619 }
8620
8621 return ret;
8622}
8623
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05008624static void clear_lro_session(struct lro *lro)
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008625{
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05008626 static u16 lro_struct_size = sizeof(struct lro);
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008627
8628 memset(lro, 0, lro_struct_size);
8629}
8630
Sreenivasa Honnurcdb5bf02008-02-20 17:09:15 -05008631static void queue_rx_frame(struct sk_buff *skb, u16 vlan_tag)
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008632{
8633 struct net_device *dev = skb->dev;
Wang Chen4cf16532008-11-12 23:38:14 -08008634 struct s2io_nic *sp = netdev_priv(dev);
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008635
8636 skb->protocol = eth_type_trans(skb, dev);
Sreenivasa Honnurcdb5bf02008-02-20 17:09:15 -05008637 if (sp->vlgrp && vlan_tag
Breno Leitaocd0fce02008-09-04 17:52:54 -03008638 && (sp->vlan_strip_flag)) {
Sreenivasa Honnurcdb5bf02008-02-20 17:09:15 -05008639 /* Queueing the vlan frame to the upper layer */
8640 if (sp->config.napi)
8641 vlan_hwaccel_receive_skb(skb, sp->vlgrp, vlan_tag);
8642 else
8643 vlan_hwaccel_rx(skb, sp->vlgrp, vlan_tag);
8644 } else {
8645 if (sp->config.napi)
8646 netif_receive_skb(skb);
8647 else
8648 netif_rx(skb);
8649 }
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008650}
8651
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05008652static void lro_append_pkt(struct s2io_nic *sp, struct lro *lro,
8653 struct sk_buff *skb,
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008654 u32 tcp_len)
8655{
Ananda Raju75c30b12006-07-24 19:55:09 -04008656 struct sk_buff *first = lro->parent;
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008657
8658 first->len += tcp_len;
8659 first->data_len = lro->frags_len;
8660 skb_pull(skb, (skb->len - tcp_len));
Ananda Raju75c30b12006-07-24 19:55:09 -04008661 if (skb_shinfo(first)->frag_list)
8662 lro->last_frag->next = skb;
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008663 else
8664 skb_shinfo(first)->frag_list = skb;
Sivakumar Subramani372cc592007-01-31 13:32:57 -05008665 first->truesize += skb->truesize;
Ananda Raju75c30b12006-07-24 19:55:09 -04008666 lro->last_frag = skb;
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008667 sp->mac_control.stats_info->sw_stat.clubbed_frms_cnt++;
8668 return;
8669}
Linas Vepstasd796fdb2007-05-14 18:37:30 -05008670
8671/**
8672 * s2io_io_error_detected - called when PCI error is detected
8673 * @pdev: Pointer to PCI device
Rolf Eike Beer8453d432007-07-10 11:58:02 +02008674 * @state: The current pci connection state
Linas Vepstasd796fdb2007-05-14 18:37:30 -05008675 *
8676 * This function is called after a PCI bus error affecting
8677 * this device has been detected.
8678 */
8679static pci_ers_result_t s2io_io_error_detected(struct pci_dev *pdev,
8680 pci_channel_state_t state)
8681{
8682 struct net_device *netdev = pci_get_drvdata(pdev);
Wang Chen4cf16532008-11-12 23:38:14 -08008683 struct s2io_nic *sp = netdev_priv(netdev);
Linas Vepstasd796fdb2007-05-14 18:37:30 -05008684
8685 netif_device_detach(netdev);
8686
Dean Nelson1e3c8bd2009-07-31 09:13:56 +00008687 if (state == pci_channel_io_perm_failure)
8688 return PCI_ERS_RESULT_DISCONNECT;
8689
Linas Vepstasd796fdb2007-05-14 18:37:30 -05008690 if (netif_running(netdev)) {
8691 /* Bring down the card, while avoiding PCI I/O */
8692 do_s2io_card_down(sp, 0);
Linas Vepstasd796fdb2007-05-14 18:37:30 -05008693 }
8694 pci_disable_device(pdev);
8695
8696 return PCI_ERS_RESULT_NEED_RESET;
8697}
8698
8699/**
8700 * s2io_io_slot_reset - called after the pci bus has been reset.
8701 * @pdev: Pointer to PCI device
8702 *
8703 * Restart the card from scratch, as if from a cold-boot.
8704 * At this point, the card has exprienced a hard reset,
8705 * followed by fixups by BIOS, and has its config space
8706 * set up identically to what it was at cold boot.
8707 */
8708static pci_ers_result_t s2io_io_slot_reset(struct pci_dev *pdev)
8709{
8710 struct net_device *netdev = pci_get_drvdata(pdev);
Wang Chen4cf16532008-11-12 23:38:14 -08008711 struct s2io_nic *sp = netdev_priv(netdev);
Linas Vepstasd796fdb2007-05-14 18:37:30 -05008712
8713 if (pci_enable_device(pdev)) {
8714 printk(KERN_ERR "s2io: "
8715 "Cannot re-enable PCI device after reset.\n");
8716 return PCI_ERS_RESULT_DISCONNECT;
8717 }
8718
8719 pci_set_master(pdev);
8720 s2io_reset(sp);
8721
8722 return PCI_ERS_RESULT_RECOVERED;
8723}
8724
8725/**
8726 * s2io_io_resume - called when traffic can start flowing again.
8727 * @pdev: Pointer to PCI device
8728 *
8729 * This callback is called when the error recovery driver tells
8730 * us that its OK to resume normal operation.
8731 */
8732static void s2io_io_resume(struct pci_dev *pdev)
8733{
8734 struct net_device *netdev = pci_get_drvdata(pdev);
Wang Chen4cf16532008-11-12 23:38:14 -08008735 struct s2io_nic *sp = netdev_priv(netdev);
Linas Vepstasd796fdb2007-05-14 18:37:30 -05008736
8737 if (netif_running(netdev)) {
8738 if (s2io_card_up(sp)) {
8739 printk(KERN_ERR "s2io: "
8740 "Can't bring device back up after reset.\n");
8741 return;
8742 }
8743
8744 if (s2io_set_mac_addr(netdev, netdev->dev_addr) == FAILURE) {
8745 s2io_card_down(sp);
8746 printk(KERN_ERR "s2io: "
8747 "Can't resetore mac addr after reset.\n");
8748 return;
8749 }
8750 }
8751
8752 netif_device_attach(netdev);
David S. Millerfd2ea0a2008-07-17 01:56:23 -07008753 netif_tx_wake_all_queues(netdev);
Linas Vepstasd796fdb2007-05-14 18:37:30 -05008754}