blob: 44e40952c7fc50e74b0a4ffa55c365d0145607b9 [file] [log] [blame]
Avi Kivity6aa8b732006-12-10 02:21:36 -08001/*
2 * Kernel-based Virtual Machine driver for Linux
3 *
4 * This module enables machines with Intel VT-x extensions to run virtual
5 * machines without emulation or binary translation.
6 *
7 * Copyright (C) 2006 Qumranet, Inc.
Nicolas Kaiser9611c182010-10-06 14:23:22 +02008 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
Avi Kivity6aa8b732006-12-10 02:21:36 -08009 *
10 * Authors:
11 * Avi Kivity <avi@qumranet.com>
12 * Yaniv Kamay <yaniv@qumranet.com>
13 *
14 * This work is licensed under the terms of the GNU GPL, version 2. See
15 * the COPYING file in the top-level directory.
16 *
17 */
18
Eddie Dong85f455f2007-07-06 12:20:49 +030019#include "irq.h"
Zhang Xiantao1d737c82007-12-14 09:35:10 +080020#include "mmu.h"
Avi Kivity00b27a32011-11-23 16:30:32 +020021#include "cpuid.h"
Andrey Smetanind62caab2015-11-10 15:36:33 +030022#include "lapic.h"
Avi Kivitye4956062007-06-28 14:15:57 -040023
Avi Kivityedf88412007-12-16 11:02:48 +020024#include <linux/kvm_host.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080025#include <linux/module.h>
Ahmed S. Darwish9d8f5492007-02-19 14:37:46 +020026#include <linux/kernel.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080027#include <linux/mm.h>
28#include <linux/highmem.h>
Alexey Dobriyane8edc6e2007-05-21 01:22:52 +040029#include <linux/sched.h>
Avi Kivityc7addb92007-09-16 18:58:32 +020030#include <linux/moduleparam.h>
Josh Triplette9bda3b2012-03-20 23:33:51 -070031#include <linux/mod_devicetable.h>
Steven Rostedt (Red Hat)af658dc2015-04-29 14:36:05 -040032#include <linux/trace_events.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090033#include <linux/slab.h>
Shane Wangcafd6652010-04-29 12:09:01 -040034#include <linux/tboot.h>
Jan Kiszkaf4124502014-03-07 20:03:13 +010035#include <linux/hrtimer.h>
Dan Williamseb99bd62018-01-31 17:47:03 -080036#include <linux/nospec.h>
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -030037#include "kvm_cache_regs.h"
Avi Kivity35920a32008-07-03 14:50:12 +030038#include "x86.h"
Avi Kivitye4956062007-06-28 14:15:57 -040039
Feng Wu28b835d2015-09-18 22:29:54 +080040#include <asm/cpu.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080041#include <asm/io.h>
Anthony Liguori3b3be0d2006-12-13 00:33:43 -080042#include <asm/desc.h>
Eduardo Habkost13673a92008-11-17 19:03:13 -020043#include <asm/vmx.h>
Eduardo Habkost6210e372008-11-17 19:03:16 -020044#include <asm/virtext.h>
Andi Kleena0861c02009-06-08 17:37:09 +080045#include <asm/mce.h>
Ingo Molnar952f07e2015-04-26 16:56:05 +020046#include <asm/fpu/internal.h>
Gleb Natapovd7cd9792011-10-05 14:01:23 +020047#include <asm/perf_event.h>
Paolo Bonzini81908bf2014-02-21 10:32:27 +010048#include <asm/debugreg.h>
Zhang Yanfei8f536b72012-12-06 23:43:34 +080049#include <asm/kexec.h>
Radim Krčmářdab20872015-02-09 22:44:07 +010050#include <asm/apic.h>
Feng Wuefc64402015-09-18 22:29:51 +080051#include <asm/irq_remapping.h>
David Woodhousec1ddd992018-01-12 11:11:27 +000052#include <asm/nospec-branch.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080053
Marcelo Tosatti229456f2009-06-17 09:22:14 -030054#include "trace.h"
Wei Huang25462f72015-06-19 15:45:05 +020055#include "pmu.h"
Marcelo Tosatti229456f2009-06-17 09:22:14 -030056
Avi Kivity4ecac3f2008-05-13 13:23:38 +030057#define __ex(x) __kvm_handle_fault_on_reboot(x)
Avi Kivity5e520e62011-05-15 10:13:12 -040058#define __ex_clear(x, reg) \
59 ____kvm_handle_fault_on_reboot(x, "xor " reg " , " reg)
Avi Kivity4ecac3f2008-05-13 13:23:38 +030060
Avi Kivity6aa8b732006-12-10 02:21:36 -080061MODULE_AUTHOR("Qumranet");
62MODULE_LICENSE("GPL");
63
Josh Triplette9bda3b2012-03-20 23:33:51 -070064static const struct x86_cpu_id vmx_cpu_id[] = {
65 X86_FEATURE_MATCH(X86_FEATURE_VMX),
66 {}
67};
68MODULE_DEVICE_TABLE(x86cpu, vmx_cpu_id);
69
Rusty Russell476bc002012-01-13 09:32:18 +103070static bool __read_mostly enable_vpid = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020071module_param_named(vpid, enable_vpid, bool, 0444);
Sheng Yang2384d2b2008-01-17 15:14:33 +080072
Rusty Russell476bc002012-01-13 09:32:18 +103073static bool __read_mostly flexpriority_enabled = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020074module_param_named(flexpriority, flexpriority_enabled, bool, S_IRUGO);
Avi Kivity4c9fc8e2008-03-24 18:15:14 +020075
Rusty Russell476bc002012-01-13 09:32:18 +103076static bool __read_mostly enable_ept = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020077module_param_named(ept, enable_ept, bool, S_IRUGO);
Sheng Yangd56f5462008-04-25 10:13:16 +080078
Rusty Russell476bc002012-01-13 09:32:18 +103079static bool __read_mostly enable_unrestricted_guest = 1;
Nitin A Kamble3a624e22009-06-08 11:34:16 -070080module_param_named(unrestricted_guest,
81 enable_unrestricted_guest, bool, S_IRUGO);
82
Xudong Hao83c3a332012-05-28 19:33:35 +080083static bool __read_mostly enable_ept_ad_bits = 1;
84module_param_named(eptad, enable_ept_ad_bits, bool, S_IRUGO);
85
Avi Kivitya27685c2012-06-12 20:30:18 +030086static bool __read_mostly emulate_invalid_guest_state = true;
Avi Kivityc1f8bc02009-03-23 15:41:17 +020087module_param(emulate_invalid_guest_state, bool, S_IRUGO);
Mohammed Gamal04fa4d32008-08-17 16:39:48 +030088
Rusty Russell476bc002012-01-13 09:32:18 +103089static bool __read_mostly vmm_exclusive = 1;
Dongxiao Xub923e622010-05-11 18:29:45 +080090module_param(vmm_exclusive, bool, S_IRUGO);
91
Rusty Russell476bc002012-01-13 09:32:18 +103092static bool __read_mostly fasteoi = 1;
Kevin Tian58fbbf22011-08-30 13:56:17 +030093module_param(fasteoi, bool, S_IRUGO);
94
Yang Zhang5a717852013-04-11 19:25:16 +080095static bool __read_mostly enable_apicv = 1;
Yang Zhang01e439b2013-04-11 19:25:12 +080096module_param(enable_apicv, bool, S_IRUGO);
Yang Zhang83d4c282013-01-25 10:18:49 +080097
Abel Gordonabc4fc52013-04-18 14:35:25 +030098static bool __read_mostly enable_shadow_vmcs = 1;
99module_param_named(enable_shadow_vmcs, enable_shadow_vmcs, bool, S_IRUGO);
Nadav Har'El801d3422011-05-25 23:02:23 +0300100/*
101 * If nested=1, nested virtualization is supported, i.e., guests may use
102 * VMX and be a hypervisor for its own guests. If nested=0, guests may not
103 * use VMX instructions.
104 */
Rusty Russell476bc002012-01-13 09:32:18 +1030105static bool __read_mostly nested = 0;
Nadav Har'El801d3422011-05-25 23:02:23 +0300106module_param(nested, bool, S_IRUGO);
107
Wanpeng Li20300092014-12-02 19:14:59 +0800108static u64 __read_mostly host_xss;
109
Kai Huang843e4332015-01-28 10:54:28 +0800110static bool __read_mostly enable_pml = 1;
111module_param_named(pml, enable_pml, bool, S_IRUGO);
112
Haozhong Zhang64903d62015-10-20 15:39:09 +0800113#define KVM_VMX_TSC_MULTIPLIER_MAX 0xffffffffffffffffULL
114
Yunhong Jiang64672c92016-06-13 14:19:59 -0700115/* Guest_tsc -> host_tsc conversion requires 64-bit division. */
116static int __read_mostly cpu_preemption_timer_multi;
117static bool __read_mostly enable_preemption_timer = 1;
118#ifdef CONFIG_X86_64
119module_param_named(preemption_timer, enable_preemption_timer, bool, S_IRUGO);
120#endif
121
Gleb Natapov50378782013-02-04 16:00:28 +0200122#define KVM_GUEST_CR0_MASK (X86_CR0_NW | X86_CR0_CD)
123#define KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST (X86_CR0_WP | X86_CR0_NE)
Avi Kivitycdc0e242009-12-06 17:21:14 +0200124#define KVM_VM_CR0_ALWAYS_ON \
125 (KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST | X86_CR0_PG | X86_CR0_PE)
Avi Kivity4c386092009-12-07 12:26:18 +0200126#define KVM_CR4_GUEST_OWNED_BITS \
127 (X86_CR4_PVI | X86_CR4_DE | X86_CR4_PCE | X86_CR4_OSFXSR \
Andy Lutomirski52ce3c22014-10-07 17:16:21 -0700128 | X86_CR4_OSXMMEXCPT | X86_CR4_TSD)
Avi Kivity4c386092009-12-07 12:26:18 +0200129
Avi Kivitycdc0e242009-12-06 17:21:14 +0200130#define KVM_PMODE_VM_CR4_ALWAYS_ON (X86_CR4_PAE | X86_CR4_VMXE)
131#define KVM_RMODE_VM_CR4_ALWAYS_ON (X86_CR4_VME | X86_CR4_PAE | X86_CR4_VMXE)
132
Avi Kivity78ac8b42010-04-08 18:19:35 +0300133#define RMODE_GUEST_OWNED_EFLAGS_BITS (~(X86_EFLAGS_IOPL | X86_EFLAGS_VM))
134
Jan Kiszkaf4124502014-03-07 20:03:13 +0100135#define VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE 5
136
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800137/*
138 * These 2 parameters are used to config the controls for Pause-Loop Exiting:
139 * ple_gap: upper bound on the amount of time between two successive
140 * executions of PAUSE in a loop. Also indicate if ple enabled.
Rik van Riel00c25bc2011-01-04 09:51:33 -0500141 * According to test, this time is usually smaller than 128 cycles.
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800142 * ple_window: upper bound on the amount of time a guest is allowed to execute
143 * in a PAUSE loop. Tests indicate that most spinlocks are held for
144 * less than 2^12 cycles
145 * Time is measured based on a counter that runs at the same rate as the TSC,
146 * refer SDM volume 3b section 21.6.13 & 22.1.3.
147 */
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200148#define KVM_VMX_DEFAULT_PLE_GAP 128
149#define KVM_VMX_DEFAULT_PLE_WINDOW 4096
150#define KVM_VMX_DEFAULT_PLE_WINDOW_GROW 2
151#define KVM_VMX_DEFAULT_PLE_WINDOW_SHRINK 0
152#define KVM_VMX_DEFAULT_PLE_WINDOW_MAX \
153 INT_MAX / KVM_VMX_DEFAULT_PLE_WINDOW_GROW
154
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800155static int ple_gap = KVM_VMX_DEFAULT_PLE_GAP;
156module_param(ple_gap, int, S_IRUGO);
157
158static int ple_window = KVM_VMX_DEFAULT_PLE_WINDOW;
159module_param(ple_window, int, S_IRUGO);
160
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200161/* Default doubles per-vcpu window every exit. */
162static int ple_window_grow = KVM_VMX_DEFAULT_PLE_WINDOW_GROW;
163module_param(ple_window_grow, int, S_IRUGO);
164
165/* Default resets per-vcpu window every exit to ple_window. */
166static int ple_window_shrink = KVM_VMX_DEFAULT_PLE_WINDOW_SHRINK;
167module_param(ple_window_shrink, int, S_IRUGO);
168
169/* Default is to compute the maximum so we can never overflow. */
170static int ple_window_actual_max = KVM_VMX_DEFAULT_PLE_WINDOW_MAX;
171static int ple_window_max = KVM_VMX_DEFAULT_PLE_WINDOW_MAX;
172module_param(ple_window_max, int, S_IRUGO);
173
Avi Kivity83287ea422012-09-16 15:10:57 +0300174extern const ulong vmx_return;
175
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200176#define NR_AUTOLOAD_MSRS 8
Avi Kivity61d2ef22010-04-28 16:40:38 +0300177
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400178struct vmcs {
179 u32 revision_id;
180 u32 abort;
181 char data[0];
182};
183
Nadav Har'Eld462b812011-05-24 15:26:10 +0300184/*
185 * Track a VMCS that may be loaded on a certain CPU. If it is (cpu!=-1), also
186 * remember whether it was VMLAUNCHed, and maintain a linked list of all VMCSs
187 * loaded on this CPU (so we can clear them if the CPU goes down).
188 */
189struct loaded_vmcs {
190 struct vmcs *vmcs;
Jim Mattson355f4fb2016-10-28 08:29:39 -0700191 struct vmcs *shadow_vmcs;
Nadav Har'Eld462b812011-05-24 15:26:10 +0300192 int cpu;
193 int launched;
194 struct list_head loaded_vmcss_on_cpu_link;
195};
196
Avi Kivity26bb0982009-09-07 11:14:12 +0300197struct shared_msr_entry {
198 unsigned index;
199 u64 data;
Avi Kivityd5696722009-12-02 12:28:47 +0200200 u64 mask;
Avi Kivity26bb0982009-09-07 11:14:12 +0300201};
202
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300203/*
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300204 * struct vmcs12 describes the state that our guest hypervisor (L1) keeps for a
205 * single nested guest (L2), hence the name vmcs12. Any VMX implementation has
206 * a VMCS structure, and vmcs12 is our emulated VMX's VMCS. This structure is
207 * stored in guest memory specified by VMPTRLD, but is opaque to the guest,
208 * which must access it using VMREAD/VMWRITE/VMCLEAR instructions.
209 * More than one of these structures may exist, if L1 runs multiple L2 guests.
Jim Mattson46e24df2017-11-27 17:22:25 -0600210 * nested_vmx_run() will use the data here to build the vmcs02: a VMCS for the
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300211 * underlying hardware which will be used to run L2.
212 * This structure is packed to ensure that its layout is identical across
213 * machines (necessary for live migration).
214 * If there are changes in this struct, VMCS12_REVISION must be changed.
215 */
Nadav Har'El22bd0352011-05-25 23:05:57 +0300216typedef u64 natural_width;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300217struct __packed vmcs12 {
218 /* According to the Intel spec, a VMCS region must start with the
219 * following two fields. Then follow implementation-specific data.
220 */
221 u32 revision_id;
222 u32 abort;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300223
Nadav Har'El27d6c862011-05-25 23:06:59 +0300224 u32 launch_state; /* set to 0 by VMCLEAR, to 1 by VMLAUNCH */
225 u32 padding[7]; /* room for future expansion */
226
Nadav Har'El22bd0352011-05-25 23:05:57 +0300227 u64 io_bitmap_a;
228 u64 io_bitmap_b;
229 u64 msr_bitmap;
230 u64 vm_exit_msr_store_addr;
231 u64 vm_exit_msr_load_addr;
232 u64 vm_entry_msr_load_addr;
233 u64 tsc_offset;
234 u64 virtual_apic_page_addr;
235 u64 apic_access_addr;
Wincy Van705699a2015-02-03 23:58:17 +0800236 u64 posted_intr_desc_addr;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300237 u64 ept_pointer;
Wincy Van608406e2015-02-03 23:57:51 +0800238 u64 eoi_exit_bitmap0;
239 u64 eoi_exit_bitmap1;
240 u64 eoi_exit_bitmap2;
241 u64 eoi_exit_bitmap3;
Wanpeng Li81dc01f2014-12-04 19:11:07 +0800242 u64 xss_exit_bitmap;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300243 u64 guest_physical_address;
244 u64 vmcs_link_pointer;
245 u64 guest_ia32_debugctl;
246 u64 guest_ia32_pat;
247 u64 guest_ia32_efer;
248 u64 guest_ia32_perf_global_ctrl;
249 u64 guest_pdptr0;
250 u64 guest_pdptr1;
251 u64 guest_pdptr2;
252 u64 guest_pdptr3;
Paolo Bonzini36be0b92014-02-24 12:30:04 +0100253 u64 guest_bndcfgs;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300254 u64 host_ia32_pat;
255 u64 host_ia32_efer;
256 u64 host_ia32_perf_global_ctrl;
257 u64 padding64[8]; /* room for future expansion */
258 /*
259 * To allow migration of L1 (complete with its L2 guests) between
260 * machines of different natural widths (32 or 64 bit), we cannot have
261 * unsigned long fields with no explict size. We use u64 (aliased
262 * natural_width) instead. Luckily, x86 is little-endian.
263 */
264 natural_width cr0_guest_host_mask;
265 natural_width cr4_guest_host_mask;
266 natural_width cr0_read_shadow;
267 natural_width cr4_read_shadow;
268 natural_width cr3_target_value0;
269 natural_width cr3_target_value1;
270 natural_width cr3_target_value2;
271 natural_width cr3_target_value3;
272 natural_width exit_qualification;
273 natural_width guest_linear_address;
274 natural_width guest_cr0;
275 natural_width guest_cr3;
276 natural_width guest_cr4;
277 natural_width guest_es_base;
278 natural_width guest_cs_base;
279 natural_width guest_ss_base;
280 natural_width guest_ds_base;
281 natural_width guest_fs_base;
282 natural_width guest_gs_base;
283 natural_width guest_ldtr_base;
284 natural_width guest_tr_base;
285 natural_width guest_gdtr_base;
286 natural_width guest_idtr_base;
287 natural_width guest_dr7;
288 natural_width guest_rsp;
289 natural_width guest_rip;
290 natural_width guest_rflags;
291 natural_width guest_pending_dbg_exceptions;
292 natural_width guest_sysenter_esp;
293 natural_width guest_sysenter_eip;
294 natural_width host_cr0;
295 natural_width host_cr3;
296 natural_width host_cr4;
297 natural_width host_fs_base;
298 natural_width host_gs_base;
299 natural_width host_tr_base;
300 natural_width host_gdtr_base;
301 natural_width host_idtr_base;
302 natural_width host_ia32_sysenter_esp;
303 natural_width host_ia32_sysenter_eip;
304 natural_width host_rsp;
305 natural_width host_rip;
306 natural_width paddingl[8]; /* room for future expansion */
307 u32 pin_based_vm_exec_control;
308 u32 cpu_based_vm_exec_control;
309 u32 exception_bitmap;
310 u32 page_fault_error_code_mask;
311 u32 page_fault_error_code_match;
312 u32 cr3_target_count;
313 u32 vm_exit_controls;
314 u32 vm_exit_msr_store_count;
315 u32 vm_exit_msr_load_count;
316 u32 vm_entry_controls;
317 u32 vm_entry_msr_load_count;
318 u32 vm_entry_intr_info_field;
319 u32 vm_entry_exception_error_code;
320 u32 vm_entry_instruction_len;
321 u32 tpr_threshold;
322 u32 secondary_vm_exec_control;
323 u32 vm_instruction_error;
324 u32 vm_exit_reason;
325 u32 vm_exit_intr_info;
326 u32 vm_exit_intr_error_code;
327 u32 idt_vectoring_info_field;
328 u32 idt_vectoring_error_code;
329 u32 vm_exit_instruction_len;
330 u32 vmx_instruction_info;
331 u32 guest_es_limit;
332 u32 guest_cs_limit;
333 u32 guest_ss_limit;
334 u32 guest_ds_limit;
335 u32 guest_fs_limit;
336 u32 guest_gs_limit;
337 u32 guest_ldtr_limit;
338 u32 guest_tr_limit;
339 u32 guest_gdtr_limit;
340 u32 guest_idtr_limit;
341 u32 guest_es_ar_bytes;
342 u32 guest_cs_ar_bytes;
343 u32 guest_ss_ar_bytes;
344 u32 guest_ds_ar_bytes;
345 u32 guest_fs_ar_bytes;
346 u32 guest_gs_ar_bytes;
347 u32 guest_ldtr_ar_bytes;
348 u32 guest_tr_ar_bytes;
349 u32 guest_interruptibility_info;
350 u32 guest_activity_state;
351 u32 guest_sysenter_cs;
352 u32 host_ia32_sysenter_cs;
Jan Kiszka0238ea92013-03-13 11:31:24 +0100353 u32 vmx_preemption_timer_value;
354 u32 padding32[7]; /* room for future expansion */
Nadav Har'El22bd0352011-05-25 23:05:57 +0300355 u16 virtual_processor_id;
Wincy Van705699a2015-02-03 23:58:17 +0800356 u16 posted_intr_nv;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300357 u16 guest_es_selector;
358 u16 guest_cs_selector;
359 u16 guest_ss_selector;
360 u16 guest_ds_selector;
361 u16 guest_fs_selector;
362 u16 guest_gs_selector;
363 u16 guest_ldtr_selector;
364 u16 guest_tr_selector;
Wincy Van608406e2015-02-03 23:57:51 +0800365 u16 guest_intr_status;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300366 u16 host_es_selector;
367 u16 host_cs_selector;
368 u16 host_ss_selector;
369 u16 host_ds_selector;
370 u16 host_fs_selector;
371 u16 host_gs_selector;
372 u16 host_tr_selector;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300373};
374
375/*
376 * VMCS12_REVISION is an arbitrary id that should be changed if the content or
377 * layout of struct vmcs12 is changed. MSR_IA32_VMX_BASIC returns this id, and
378 * VMPTRLD verifies that the VMCS region that L1 is loading contains this id.
379 */
380#define VMCS12_REVISION 0x11e57ed0
381
382/*
383 * VMCS12_SIZE is the number of bytes L1 should allocate for the VMXON region
384 * and any VMCS region. Although only sizeof(struct vmcs12) are used by the
385 * current implementation, 4K are reserved to avoid future complications.
386 */
387#define VMCS12_SIZE 0x1000
388
389/*
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300390 * The nested_vmx structure is part of vcpu_vmx, and holds information we need
391 * for correct emulation of VMX (i.e., nested VMX) on this vcpu.
392 */
393struct nested_vmx {
394 /* Has the level1 guest done vmxon? */
395 bool vmxon;
Bandan Das3573e222014-05-06 02:19:16 -0400396 gpa_t vmxon_ptr;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300397
398 /* The guest-physical address of the current VMCS L1 keeps for L2 */
399 gpa_t current_vmptr;
400 /* The host-usable pointer to the above */
401 struct page *current_vmcs12_page;
402 struct vmcs12 *current_vmcs12;
David Matlack4f2777b2016-07-13 17:16:37 -0700403 /*
404 * Cache of the guest's VMCS, existing outside of guest memory.
405 * Loaded from guest memory during VMPTRLD. Flushed to guest
406 * memory during VMXOFF, VMCLEAR, VMPTRLD.
407 */
408 struct vmcs12 *cached_vmcs12;
Abel Gordon012f83c2013-04-18 14:39:25 +0300409 /*
410 * Indicates if the shadow vmcs must be updated with the
411 * data hold by vmcs12
412 */
413 bool sync_shadow_vmcs;
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300414
Radim Krčmářdccbfcf2016-08-08 20:16:23 +0200415 bool change_vmcs01_virtual_x2apic_mode;
Nadav Har'El644d7112011-05-25 23:12:35 +0300416 /* L2 must run next, and mustn't decide to exit to L1. */
417 bool nested_run_pending;
Jim Mattson46e24df2017-11-27 17:22:25 -0600418
419 struct loaded_vmcs vmcs02;
420
Nadav Har'Elfe3ef052011-05-25 23:10:02 +0300421 /*
Jim Mattson46e24df2017-11-27 17:22:25 -0600422 * Guest pages referred to in the vmcs02 with host-physical
423 * pointers, so we must keep them pinned while L2 runs.
Nadav Har'Elfe3ef052011-05-25 23:10:02 +0300424 */
425 struct page *apic_access_page;
Wanpeng Lia7c0b072014-08-21 19:46:50 +0800426 struct page *virtual_apic_page;
Wincy Van705699a2015-02-03 23:58:17 +0800427 struct page *pi_desc_page;
428 struct pi_desc *pi_desc;
429 bool pi_pending;
430 u16 posted_intr_nv;
Jan Kiszkaf4124502014-03-07 20:03:13 +0100431
Radim Krčmářd048c092016-08-08 20:16:22 +0200432 unsigned long *msr_bitmap;
433
Jan Kiszkaf4124502014-03-07 20:03:13 +0100434 struct hrtimer preemption_timer;
435 bool preemption_timer_expired;
Jan Kiszka2996fca2014-06-16 13:59:43 +0200436
437 /* to migrate it to L2 if VM_ENTRY_LOAD_DEBUG_CONTROLS is off */
438 u64 vmcs01_debugctl;
Wincy Vanb9c237b2015-02-03 23:56:30 +0800439
Wanpeng Li5c614b32015-10-13 09:18:36 -0700440 u16 vpid02;
441 u16 last_vpid;
442
Wincy Vanb9c237b2015-02-03 23:56:30 +0800443 u32 nested_vmx_procbased_ctls_low;
444 u32 nested_vmx_procbased_ctls_high;
445 u32 nested_vmx_true_procbased_ctls_low;
446 u32 nested_vmx_secondary_ctls_low;
447 u32 nested_vmx_secondary_ctls_high;
448 u32 nested_vmx_pinbased_ctls_low;
449 u32 nested_vmx_pinbased_ctls_high;
450 u32 nested_vmx_exit_ctls_low;
451 u32 nested_vmx_exit_ctls_high;
452 u32 nested_vmx_true_exit_ctls_low;
453 u32 nested_vmx_entry_ctls_low;
454 u32 nested_vmx_entry_ctls_high;
455 u32 nested_vmx_true_entry_ctls_low;
456 u32 nested_vmx_misc_low;
457 u32 nested_vmx_misc_high;
458 u32 nested_vmx_ept_caps;
Wanpeng Li99b83ac2015-10-13 09:12:21 -0700459 u32 nested_vmx_vpid_caps;
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300460};
461
Yang Zhang01e439b2013-04-11 19:25:12 +0800462#define POSTED_INTR_ON 0
Feng Wuebbfc762015-09-18 22:29:46 +0800463#define POSTED_INTR_SN 1
464
Yang Zhang01e439b2013-04-11 19:25:12 +0800465/* Posted-Interrupt Descriptor */
466struct pi_desc {
467 u32 pir[8]; /* Posted interrupt requested */
Feng Wu6ef15222015-09-18 22:29:45 +0800468 union {
469 struct {
470 /* bit 256 - Outstanding Notification */
471 u16 on : 1,
472 /* bit 257 - Suppress Notification */
473 sn : 1,
474 /* bit 271:258 - Reserved */
475 rsvd_1 : 14;
476 /* bit 279:272 - Notification Vector */
477 u8 nv;
478 /* bit 287:280 - Reserved */
479 u8 rsvd_2;
480 /* bit 319:288 - Notification Destination */
481 u32 ndst;
482 };
483 u64 control;
484 };
485 u32 rsvd[6];
Yang Zhang01e439b2013-04-11 19:25:12 +0800486} __aligned(64);
487
Yang Zhanga20ed542013-04-11 19:25:15 +0800488static bool pi_test_and_set_on(struct pi_desc *pi_desc)
489{
490 return test_and_set_bit(POSTED_INTR_ON,
491 (unsigned long *)&pi_desc->control);
492}
493
494static bool pi_test_and_clear_on(struct pi_desc *pi_desc)
495{
496 return test_and_clear_bit(POSTED_INTR_ON,
497 (unsigned long *)&pi_desc->control);
498}
499
500static int pi_test_and_set_pir(int vector, struct pi_desc *pi_desc)
501{
502 return test_and_set_bit(vector, (unsigned long *)pi_desc->pir);
503}
504
Feng Wuebbfc762015-09-18 22:29:46 +0800505static inline void pi_clear_sn(struct pi_desc *pi_desc)
506{
507 return clear_bit(POSTED_INTR_SN,
508 (unsigned long *)&pi_desc->control);
509}
510
511static inline void pi_set_sn(struct pi_desc *pi_desc)
512{
513 return set_bit(POSTED_INTR_SN,
514 (unsigned long *)&pi_desc->control);
515}
516
517static inline int pi_test_on(struct pi_desc *pi_desc)
518{
519 return test_bit(POSTED_INTR_ON,
520 (unsigned long *)&pi_desc->control);
521}
522
523static inline int pi_test_sn(struct pi_desc *pi_desc)
524{
525 return test_bit(POSTED_INTR_SN,
526 (unsigned long *)&pi_desc->control);
527}
528
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400529struct vcpu_vmx {
Rusty Russellfb3f0f52007-07-27 17:16:56 +1000530 struct kvm_vcpu vcpu;
Avi Kivity313dbd42008-07-17 18:04:30 +0300531 unsigned long host_rsp;
Avi Kivity29bd8a72007-09-10 17:27:03 +0300532 u8 fail;
Avi Kivity9d58b932011-03-07 16:52:07 +0200533 bool nmi_known_unmasked;
Avi Kivity51aa01d2010-07-20 14:31:20 +0300534 u32 exit_intr_info;
Avi Kivity1155f762007-11-22 11:30:47 +0200535 u32 idt_vectoring_info;
Avi Kivity6de12732011-03-07 12:51:22 +0200536 ulong rflags;
Avi Kivity26bb0982009-09-07 11:14:12 +0300537 struct shared_msr_entry *guest_msrs;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400538 int nmsrs;
539 int save_nmsrs;
Yang Zhanga547c6d2013-04-11 19:25:10 +0800540 unsigned long host_idt_base;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400541#ifdef CONFIG_X86_64
Avi Kivity44ea2b12009-09-06 15:55:37 +0300542 u64 msr_host_kernel_gs_base;
543 u64 msr_guest_kernel_gs_base;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400544#endif
Gleb Natapov2961e8762013-11-25 15:37:13 +0200545 u32 vm_entry_controls_shadow;
546 u32 vm_exit_controls_shadow;
Nadav Har'Eld462b812011-05-24 15:26:10 +0300547 /*
548 * loaded_vmcs points to the VMCS currently used in this vcpu. For a
549 * non-nested (L1) guest, it always points to vmcs01. For a nested
550 * guest (L2), it points to a different VMCS.
551 */
552 struct loaded_vmcs vmcs01;
553 struct loaded_vmcs *loaded_vmcs;
554 bool __launched; /* temporary, used in vmx_vcpu_run */
Avi Kivity61d2ef22010-04-28 16:40:38 +0300555 struct msr_autoload {
556 unsigned nr;
557 struct vmx_msr_entry guest[NR_AUTOLOAD_MSRS];
558 struct vmx_msr_entry host[NR_AUTOLOAD_MSRS];
559 } msr_autoload;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400560 struct {
561 int loaded;
562 u16 fs_sel, gs_sel, ldt_sel;
Avi Kivityb2da15a2012-05-13 19:53:24 +0300563#ifdef CONFIG_X86_64
564 u16 ds_sel, es_sel;
565#endif
Laurent Vivier152d3f22007-08-23 16:33:11 +0200566 int gs_ldt_reload_needed;
567 int fs_reload_needed;
Liu, Jinsongda8999d2014-02-24 10:55:46 +0000568 u64 msr_host_bndcfgs;
Andy Lutomirskid974baa2014-10-08 09:02:13 -0700569 unsigned long vmcs_host_cr4; /* May not match real cr4 */
Mike Dayd77c26f2007-10-08 09:02:08 -0400570 } host_state;
Avi Kivity9c8cba32007-11-22 11:42:59 +0200571 struct {
Avi Kivity7ffd92c2009-06-09 14:10:45 +0300572 int vm86_active;
Avi Kivity78ac8b42010-04-08 18:19:35 +0300573 ulong save_rflags;
Avi Kivityf5f7b2f2012-08-21 17:07:00 +0300574 struct kvm_segment segs[8];
575 } rmode;
576 struct {
577 u32 bitmask; /* 4 bits per segment (1 bit per field) */
Avi Kivity7ffd92c2009-06-09 14:10:45 +0300578 struct kvm_save_segment {
579 u16 selector;
580 unsigned long base;
581 u32 limit;
582 u32 ar;
Avi Kivityf5f7b2f2012-08-21 17:07:00 +0300583 } seg[8];
Avi Kivity2fb92db2011-04-27 19:42:18 +0300584 } segment_cache;
Sheng Yang2384d2b2008-01-17 15:14:33 +0800585 int vpid;
Mohammed Gamal04fa4d32008-08-17 16:39:48 +0300586 bool emulation_required;
Jan Kiszka3b86cd92008-09-26 09:30:57 +0200587
588 /* Support for vnmi-less CPUs */
589 int soft_vnmi_blocked;
590 ktime_t entry_time;
591 s64 vnmi_blocked_time;
Andi Kleena0861c02009-06-08 17:37:09 +0800592 u32 exit_reason;
Sheng Yang4e47c7a2009-12-18 16:48:47 +0800593
Yang Zhang01e439b2013-04-11 19:25:12 +0800594 /* Posted interrupt descriptor */
595 struct pi_desc pi_desc;
596
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300597 /* Support for a guest hypervisor (nested VMX) */
598 struct nested_vmx nested;
Radim Krčmářa7653ec2014-08-21 18:08:07 +0200599
600 /* Dynamic PLE window. */
601 int ple_window;
602 bool ple_window_dirty;
Kai Huang843e4332015-01-28 10:54:28 +0800603
604 /* Support for PML */
605#define PML_ENTITY_NUM 512
606 struct page *pml_pg;
Owen Hofmann2680d6d2016-03-01 13:36:13 -0800607
Yunhong Jiang64672c92016-06-13 14:19:59 -0700608 /* apic deadline value in host tsc */
609 u64 hv_deadline_tsc;
610
Owen Hofmann2680d6d2016-03-01 13:36:13 -0800611 u64 current_tsc_ratio;
Xiao Guangrong1be0e612016-03-22 16:51:18 +0800612
613 bool guest_pkru_valid;
614 u32 guest_pkru;
615 u32 host_pkru;
Haozhong Zhang3b840802016-06-22 14:59:54 +0800616
Haozhong Zhang37e4c992016-06-22 14:59:55 +0800617 /*
618 * Only bits masked by msr_ia32_feature_control_valid_bits can be set in
619 * msr_ia32_feature_control. FEATURE_CONTROL_LOCKED is always included
620 * in msr_ia32_feature_control_valid_bits.
621 */
Haozhong Zhang3b840802016-06-22 14:59:54 +0800622 u64 msr_ia32_feature_control;
Haozhong Zhang37e4c992016-06-22 14:59:55 +0800623 u64 msr_ia32_feature_control_valid_bits;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400624};
625
Avi Kivity2fb92db2011-04-27 19:42:18 +0300626enum segment_cache_field {
627 SEG_FIELD_SEL = 0,
628 SEG_FIELD_BASE = 1,
629 SEG_FIELD_LIMIT = 2,
630 SEG_FIELD_AR = 3,
631
632 SEG_FIELD_NR = 4
633};
634
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400635static inline struct vcpu_vmx *to_vmx(struct kvm_vcpu *vcpu)
636{
Rusty Russellfb3f0f52007-07-27 17:16:56 +1000637 return container_of(vcpu, struct vcpu_vmx, vcpu);
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400638}
639
Feng Wuefc64402015-09-18 22:29:51 +0800640static struct pi_desc *vcpu_to_pi_desc(struct kvm_vcpu *vcpu)
641{
642 return &(to_vmx(vcpu)->pi_desc);
643}
644
Nadav Har'El22bd0352011-05-25 23:05:57 +0300645#define VMCS12_OFFSET(x) offsetof(struct vmcs12, x)
646#define FIELD(number, name) [number] = VMCS12_OFFSET(name)
647#define FIELD64(number, name) [number] = VMCS12_OFFSET(name), \
648 [number##_HIGH] = VMCS12_OFFSET(name)+4
649
Abel Gordon4607c2d2013-04-18 14:35:55 +0300650
Bandan Dasfe2b2012014-04-21 15:20:14 -0400651static unsigned long shadow_read_only_fields[] = {
Abel Gordon4607c2d2013-04-18 14:35:55 +0300652 /*
653 * We do NOT shadow fields that are modified when L0
654 * traps and emulates any vmx instruction (e.g. VMPTRLD,
655 * VMXON...) executed by L1.
656 * For example, VM_INSTRUCTION_ERROR is read
657 * by L1 if a vmx instruction fails (part of the error path).
658 * Note the code assumes this logic. If for some reason
659 * we start shadowing these fields then we need to
660 * force a shadow sync when L0 emulates vmx instructions
661 * (e.g. force a sync if VM_INSTRUCTION_ERROR is modified
662 * by nested_vmx_failValid)
663 */
664 VM_EXIT_REASON,
665 VM_EXIT_INTR_INFO,
666 VM_EXIT_INSTRUCTION_LEN,
667 IDT_VECTORING_INFO_FIELD,
668 IDT_VECTORING_ERROR_CODE,
669 VM_EXIT_INTR_ERROR_CODE,
670 EXIT_QUALIFICATION,
671 GUEST_LINEAR_ADDRESS,
672 GUEST_PHYSICAL_ADDRESS
673};
Bandan Dasfe2b2012014-04-21 15:20:14 -0400674static int max_shadow_read_only_fields =
Abel Gordon4607c2d2013-04-18 14:35:55 +0300675 ARRAY_SIZE(shadow_read_only_fields);
676
Bandan Dasfe2b2012014-04-21 15:20:14 -0400677static unsigned long shadow_read_write_fields[] = {
Wanpeng Lia7c0b072014-08-21 19:46:50 +0800678 TPR_THRESHOLD,
Abel Gordon4607c2d2013-04-18 14:35:55 +0300679 GUEST_RIP,
680 GUEST_RSP,
681 GUEST_CR0,
682 GUEST_CR3,
683 GUEST_CR4,
684 GUEST_INTERRUPTIBILITY_INFO,
685 GUEST_RFLAGS,
686 GUEST_CS_SELECTOR,
687 GUEST_CS_AR_BYTES,
688 GUEST_CS_LIMIT,
689 GUEST_CS_BASE,
690 GUEST_ES_BASE,
Paolo Bonzini36be0b92014-02-24 12:30:04 +0100691 GUEST_BNDCFGS,
Abel Gordon4607c2d2013-04-18 14:35:55 +0300692 CR0_GUEST_HOST_MASK,
693 CR0_READ_SHADOW,
694 CR4_READ_SHADOW,
695 TSC_OFFSET,
696 EXCEPTION_BITMAP,
697 CPU_BASED_VM_EXEC_CONTROL,
698 VM_ENTRY_EXCEPTION_ERROR_CODE,
699 VM_ENTRY_INTR_INFO_FIELD,
700 VM_ENTRY_INSTRUCTION_LEN,
701 VM_ENTRY_EXCEPTION_ERROR_CODE,
702 HOST_FS_BASE,
703 HOST_GS_BASE,
704 HOST_FS_SELECTOR,
705 HOST_GS_SELECTOR
706};
Bandan Dasfe2b2012014-04-21 15:20:14 -0400707static int max_shadow_read_write_fields =
Abel Gordon4607c2d2013-04-18 14:35:55 +0300708 ARRAY_SIZE(shadow_read_write_fields);
709
Mathias Krause772e0312012-08-30 01:30:19 +0200710static const unsigned short vmcs_field_to_offset_table[] = {
Nadav Har'El22bd0352011-05-25 23:05:57 +0300711 FIELD(VIRTUAL_PROCESSOR_ID, virtual_processor_id),
Wincy Van705699a2015-02-03 23:58:17 +0800712 FIELD(POSTED_INTR_NV, posted_intr_nv),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300713 FIELD(GUEST_ES_SELECTOR, guest_es_selector),
714 FIELD(GUEST_CS_SELECTOR, guest_cs_selector),
715 FIELD(GUEST_SS_SELECTOR, guest_ss_selector),
716 FIELD(GUEST_DS_SELECTOR, guest_ds_selector),
717 FIELD(GUEST_FS_SELECTOR, guest_fs_selector),
718 FIELD(GUEST_GS_SELECTOR, guest_gs_selector),
719 FIELD(GUEST_LDTR_SELECTOR, guest_ldtr_selector),
720 FIELD(GUEST_TR_SELECTOR, guest_tr_selector),
Wincy Van608406e2015-02-03 23:57:51 +0800721 FIELD(GUEST_INTR_STATUS, guest_intr_status),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300722 FIELD(HOST_ES_SELECTOR, host_es_selector),
723 FIELD(HOST_CS_SELECTOR, host_cs_selector),
724 FIELD(HOST_SS_SELECTOR, host_ss_selector),
725 FIELD(HOST_DS_SELECTOR, host_ds_selector),
726 FIELD(HOST_FS_SELECTOR, host_fs_selector),
727 FIELD(HOST_GS_SELECTOR, host_gs_selector),
728 FIELD(HOST_TR_SELECTOR, host_tr_selector),
729 FIELD64(IO_BITMAP_A, io_bitmap_a),
730 FIELD64(IO_BITMAP_B, io_bitmap_b),
731 FIELD64(MSR_BITMAP, msr_bitmap),
732 FIELD64(VM_EXIT_MSR_STORE_ADDR, vm_exit_msr_store_addr),
733 FIELD64(VM_EXIT_MSR_LOAD_ADDR, vm_exit_msr_load_addr),
734 FIELD64(VM_ENTRY_MSR_LOAD_ADDR, vm_entry_msr_load_addr),
735 FIELD64(TSC_OFFSET, tsc_offset),
736 FIELD64(VIRTUAL_APIC_PAGE_ADDR, virtual_apic_page_addr),
737 FIELD64(APIC_ACCESS_ADDR, apic_access_addr),
Wincy Van705699a2015-02-03 23:58:17 +0800738 FIELD64(POSTED_INTR_DESC_ADDR, posted_intr_desc_addr),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300739 FIELD64(EPT_POINTER, ept_pointer),
Wincy Van608406e2015-02-03 23:57:51 +0800740 FIELD64(EOI_EXIT_BITMAP0, eoi_exit_bitmap0),
741 FIELD64(EOI_EXIT_BITMAP1, eoi_exit_bitmap1),
742 FIELD64(EOI_EXIT_BITMAP2, eoi_exit_bitmap2),
743 FIELD64(EOI_EXIT_BITMAP3, eoi_exit_bitmap3),
Wanpeng Li81dc01f2014-12-04 19:11:07 +0800744 FIELD64(XSS_EXIT_BITMAP, xss_exit_bitmap),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300745 FIELD64(GUEST_PHYSICAL_ADDRESS, guest_physical_address),
746 FIELD64(VMCS_LINK_POINTER, vmcs_link_pointer),
747 FIELD64(GUEST_IA32_DEBUGCTL, guest_ia32_debugctl),
748 FIELD64(GUEST_IA32_PAT, guest_ia32_pat),
749 FIELD64(GUEST_IA32_EFER, guest_ia32_efer),
750 FIELD64(GUEST_IA32_PERF_GLOBAL_CTRL, guest_ia32_perf_global_ctrl),
751 FIELD64(GUEST_PDPTR0, guest_pdptr0),
752 FIELD64(GUEST_PDPTR1, guest_pdptr1),
753 FIELD64(GUEST_PDPTR2, guest_pdptr2),
754 FIELD64(GUEST_PDPTR3, guest_pdptr3),
Paolo Bonzini36be0b92014-02-24 12:30:04 +0100755 FIELD64(GUEST_BNDCFGS, guest_bndcfgs),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300756 FIELD64(HOST_IA32_PAT, host_ia32_pat),
757 FIELD64(HOST_IA32_EFER, host_ia32_efer),
758 FIELD64(HOST_IA32_PERF_GLOBAL_CTRL, host_ia32_perf_global_ctrl),
759 FIELD(PIN_BASED_VM_EXEC_CONTROL, pin_based_vm_exec_control),
760 FIELD(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control),
761 FIELD(EXCEPTION_BITMAP, exception_bitmap),
762 FIELD(PAGE_FAULT_ERROR_CODE_MASK, page_fault_error_code_mask),
763 FIELD(PAGE_FAULT_ERROR_CODE_MATCH, page_fault_error_code_match),
764 FIELD(CR3_TARGET_COUNT, cr3_target_count),
765 FIELD(VM_EXIT_CONTROLS, vm_exit_controls),
766 FIELD(VM_EXIT_MSR_STORE_COUNT, vm_exit_msr_store_count),
767 FIELD(VM_EXIT_MSR_LOAD_COUNT, vm_exit_msr_load_count),
768 FIELD(VM_ENTRY_CONTROLS, vm_entry_controls),
769 FIELD(VM_ENTRY_MSR_LOAD_COUNT, vm_entry_msr_load_count),
770 FIELD(VM_ENTRY_INTR_INFO_FIELD, vm_entry_intr_info_field),
771 FIELD(VM_ENTRY_EXCEPTION_ERROR_CODE, vm_entry_exception_error_code),
772 FIELD(VM_ENTRY_INSTRUCTION_LEN, vm_entry_instruction_len),
773 FIELD(TPR_THRESHOLD, tpr_threshold),
774 FIELD(SECONDARY_VM_EXEC_CONTROL, secondary_vm_exec_control),
775 FIELD(VM_INSTRUCTION_ERROR, vm_instruction_error),
776 FIELD(VM_EXIT_REASON, vm_exit_reason),
777 FIELD(VM_EXIT_INTR_INFO, vm_exit_intr_info),
778 FIELD(VM_EXIT_INTR_ERROR_CODE, vm_exit_intr_error_code),
779 FIELD(IDT_VECTORING_INFO_FIELD, idt_vectoring_info_field),
780 FIELD(IDT_VECTORING_ERROR_CODE, idt_vectoring_error_code),
781 FIELD(VM_EXIT_INSTRUCTION_LEN, vm_exit_instruction_len),
782 FIELD(VMX_INSTRUCTION_INFO, vmx_instruction_info),
783 FIELD(GUEST_ES_LIMIT, guest_es_limit),
784 FIELD(GUEST_CS_LIMIT, guest_cs_limit),
785 FIELD(GUEST_SS_LIMIT, guest_ss_limit),
786 FIELD(GUEST_DS_LIMIT, guest_ds_limit),
787 FIELD(GUEST_FS_LIMIT, guest_fs_limit),
788 FIELD(GUEST_GS_LIMIT, guest_gs_limit),
789 FIELD(GUEST_LDTR_LIMIT, guest_ldtr_limit),
790 FIELD(GUEST_TR_LIMIT, guest_tr_limit),
791 FIELD(GUEST_GDTR_LIMIT, guest_gdtr_limit),
792 FIELD(GUEST_IDTR_LIMIT, guest_idtr_limit),
793 FIELD(GUEST_ES_AR_BYTES, guest_es_ar_bytes),
794 FIELD(GUEST_CS_AR_BYTES, guest_cs_ar_bytes),
795 FIELD(GUEST_SS_AR_BYTES, guest_ss_ar_bytes),
796 FIELD(GUEST_DS_AR_BYTES, guest_ds_ar_bytes),
797 FIELD(GUEST_FS_AR_BYTES, guest_fs_ar_bytes),
798 FIELD(GUEST_GS_AR_BYTES, guest_gs_ar_bytes),
799 FIELD(GUEST_LDTR_AR_BYTES, guest_ldtr_ar_bytes),
800 FIELD(GUEST_TR_AR_BYTES, guest_tr_ar_bytes),
801 FIELD(GUEST_INTERRUPTIBILITY_INFO, guest_interruptibility_info),
802 FIELD(GUEST_ACTIVITY_STATE, guest_activity_state),
803 FIELD(GUEST_SYSENTER_CS, guest_sysenter_cs),
804 FIELD(HOST_IA32_SYSENTER_CS, host_ia32_sysenter_cs),
Jan Kiszka0238ea92013-03-13 11:31:24 +0100805 FIELD(VMX_PREEMPTION_TIMER_VALUE, vmx_preemption_timer_value),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300806 FIELD(CR0_GUEST_HOST_MASK, cr0_guest_host_mask),
807 FIELD(CR4_GUEST_HOST_MASK, cr4_guest_host_mask),
808 FIELD(CR0_READ_SHADOW, cr0_read_shadow),
809 FIELD(CR4_READ_SHADOW, cr4_read_shadow),
810 FIELD(CR3_TARGET_VALUE0, cr3_target_value0),
811 FIELD(CR3_TARGET_VALUE1, cr3_target_value1),
812 FIELD(CR3_TARGET_VALUE2, cr3_target_value2),
813 FIELD(CR3_TARGET_VALUE3, cr3_target_value3),
814 FIELD(EXIT_QUALIFICATION, exit_qualification),
815 FIELD(GUEST_LINEAR_ADDRESS, guest_linear_address),
816 FIELD(GUEST_CR0, guest_cr0),
817 FIELD(GUEST_CR3, guest_cr3),
818 FIELD(GUEST_CR4, guest_cr4),
819 FIELD(GUEST_ES_BASE, guest_es_base),
820 FIELD(GUEST_CS_BASE, guest_cs_base),
821 FIELD(GUEST_SS_BASE, guest_ss_base),
822 FIELD(GUEST_DS_BASE, guest_ds_base),
823 FIELD(GUEST_FS_BASE, guest_fs_base),
824 FIELD(GUEST_GS_BASE, guest_gs_base),
825 FIELD(GUEST_LDTR_BASE, guest_ldtr_base),
826 FIELD(GUEST_TR_BASE, guest_tr_base),
827 FIELD(GUEST_GDTR_BASE, guest_gdtr_base),
828 FIELD(GUEST_IDTR_BASE, guest_idtr_base),
829 FIELD(GUEST_DR7, guest_dr7),
830 FIELD(GUEST_RSP, guest_rsp),
831 FIELD(GUEST_RIP, guest_rip),
832 FIELD(GUEST_RFLAGS, guest_rflags),
833 FIELD(GUEST_PENDING_DBG_EXCEPTIONS, guest_pending_dbg_exceptions),
834 FIELD(GUEST_SYSENTER_ESP, guest_sysenter_esp),
835 FIELD(GUEST_SYSENTER_EIP, guest_sysenter_eip),
836 FIELD(HOST_CR0, host_cr0),
837 FIELD(HOST_CR3, host_cr3),
838 FIELD(HOST_CR4, host_cr4),
839 FIELD(HOST_FS_BASE, host_fs_base),
840 FIELD(HOST_GS_BASE, host_gs_base),
841 FIELD(HOST_TR_BASE, host_tr_base),
842 FIELD(HOST_GDTR_BASE, host_gdtr_base),
843 FIELD(HOST_IDTR_BASE, host_idtr_base),
844 FIELD(HOST_IA32_SYSENTER_ESP, host_ia32_sysenter_esp),
845 FIELD(HOST_IA32_SYSENTER_EIP, host_ia32_sysenter_eip),
846 FIELD(HOST_RSP, host_rsp),
847 FIELD(HOST_RIP, host_rip),
848};
Nadav Har'El22bd0352011-05-25 23:05:57 +0300849
850static inline short vmcs_field_to_offset(unsigned long field)
851{
Dan Williamseb99bd62018-01-31 17:47:03 -0800852 const size_t size = ARRAY_SIZE(vmcs_field_to_offset_table);
853 unsigned short offset;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +0100854
Dan Williamseb99bd62018-01-31 17:47:03 -0800855 BUILD_BUG_ON(size > SHRT_MAX);
856 if (field >= size)
Andrew Honig012df712018-01-10 10:12:03 -0800857 return -ENOENT;
858
Dan Williamseb99bd62018-01-31 17:47:03 -0800859 field = array_index_nospec(field, size);
860 offset = vmcs_field_to_offset_table[field];
861 if (offset == 0)
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +0100862 return -ENOENT;
Dan Williamseb99bd62018-01-31 17:47:03 -0800863 return offset;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300864}
865
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300866static inline struct vmcs12 *get_vmcs12(struct kvm_vcpu *vcpu)
867{
David Matlack4f2777b2016-07-13 17:16:37 -0700868 return to_vmx(vcpu)->nested.cached_vmcs12;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300869}
870
871static struct page *nested_get_page(struct kvm_vcpu *vcpu, gpa_t addr)
872{
Paolo Bonzini54bf36a2015-04-08 15:39:23 +0200873 struct page *page = kvm_vcpu_gfn_to_page(vcpu, addr >> PAGE_SHIFT);
Xiao Guangrong32cad842012-08-03 15:42:52 +0800874 if (is_error_page(page))
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300875 return NULL;
Xiao Guangrong32cad842012-08-03 15:42:52 +0800876
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300877 return page;
878}
879
880static void nested_release_page(struct page *page)
881{
882 kvm_release_page_dirty(page);
883}
884
885static void nested_release_page_clean(struct page *page)
886{
887 kvm_release_page_clean(page);
888}
889
Nadav Har'Elbfd0a562013-08-05 11:07:17 +0300890static unsigned long nested_ept_get_cr3(struct kvm_vcpu *vcpu);
Sheng Yang4e1096d2008-07-06 19:16:51 +0800891static u64 construct_eptp(unsigned long root_hpa);
Dongxiao Xu4610c9c2010-05-11 18:29:48 +0800892static void kvm_cpu_vmxon(u64 addr);
893static void kvm_cpu_vmxoff(void);
Wanpeng Lif53cd632014-12-02 19:14:58 +0800894static bool vmx_xsaves_supported(void);
Gleb Natapov776e58e2011-03-13 12:34:27 +0200895static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr);
Orit Wassermanb246dd52012-05-31 14:49:22 +0300896static void vmx_set_segment(struct kvm_vcpu *vcpu,
897 struct kvm_segment *var, int seg);
898static void vmx_get_segment(struct kvm_vcpu *vcpu,
899 struct kvm_segment *var, int seg);
Gleb Natapovd99e4152012-12-20 16:57:45 +0200900static bool guest_state_valid(struct kvm_vcpu *vcpu);
901static u32 vmx_segment_access_rights(struct kvm_segment *var);
Abel Gordonc3114422013-04-18 14:38:55 +0300902static void copy_vmcs12_to_shadow(struct vcpu_vmx *vmx);
Abel Gordon16f5b902013-04-18 14:38:25 +0300903static void copy_shadow_to_vmcs12(struct vcpu_vmx *vmx);
Tang Chena255d472014-09-16 18:41:58 +0800904static int alloc_identity_pagetable(struct kvm *kvm);
Avi Kivity75880a02007-06-20 11:20:04 +0300905
Avi Kivity6aa8b732006-12-10 02:21:36 -0800906static DEFINE_PER_CPU(struct vmcs *, vmxarea);
907static DEFINE_PER_CPU(struct vmcs *, current_vmcs);
Nadav Har'Eld462b812011-05-24 15:26:10 +0300908/*
909 * We maintain a per-CPU linked-list of VMCS loaded on that CPU. This is needed
910 * when a CPU is brought down, and we need to VMCLEAR all VMCSs loaded on it.
911 */
912static DEFINE_PER_CPU(struct list_head, loaded_vmcss_on_cpu);
Avi Kivity3444d7d2010-07-26 18:32:38 +0300913static DEFINE_PER_CPU(struct desc_ptr, host_gdt);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800914
Feng Wubf9f6ac2015-09-18 22:29:55 +0800915/*
916 * We maintian a per-CPU linked-list of vCPU, so in wakeup_handler() we
917 * can find which vCPU should be waken up.
918 */
919static DEFINE_PER_CPU(struct list_head, blocked_vcpu_on_cpu);
920static DEFINE_PER_CPU(spinlock_t, blocked_vcpu_on_cpu_lock);
921
Avi Kivity3e7c73e2009-02-24 21:46:19 +0200922static unsigned long *vmx_io_bitmap_a;
923static unsigned long *vmx_io_bitmap_b;
Avi Kivity58972972009-02-24 22:26:47 +0200924static unsigned long *vmx_msr_bitmap_legacy;
925static unsigned long *vmx_msr_bitmap_longmode;
Yang Zhang8d146952013-01-25 10:18:50 +0800926static unsigned long *vmx_msr_bitmap_legacy_x2apic;
927static unsigned long *vmx_msr_bitmap_longmode_x2apic;
Wanpeng Lif6e90f92016-09-22 07:43:25 +0800928static unsigned long *vmx_msr_bitmap_legacy_x2apic_apicv_inactive;
929static unsigned long *vmx_msr_bitmap_longmode_x2apic_apicv_inactive;
Abel Gordon4607c2d2013-04-18 14:35:55 +0300930static unsigned long *vmx_vmread_bitmap;
931static unsigned long *vmx_vmwrite_bitmap;
He, Qingfdef3ad2007-04-30 09:45:24 +0300932
Avi Kivity110312c2010-12-21 12:54:20 +0200933static bool cpu_has_load_ia32_efer;
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200934static bool cpu_has_load_perf_global_ctrl;
Avi Kivity110312c2010-12-21 12:54:20 +0200935
Sheng Yang2384d2b2008-01-17 15:14:33 +0800936static DECLARE_BITMAP(vmx_vpid_bitmap, VMX_NR_VPIDS);
937static DEFINE_SPINLOCK(vmx_vpid_lock);
938
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +0300939static struct vmcs_config {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800940 int size;
941 int order;
Jan Dakinevich9ac7e3e2016-09-04 21:23:15 +0300942 u32 basic_cap;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800943 u32 revision_id;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +0300944 u32 pin_based_exec_ctrl;
945 u32 cpu_based_exec_ctrl;
Sheng Yangf78e0e22007-10-29 09:40:42 +0800946 u32 cpu_based_2nd_exec_ctrl;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +0300947 u32 vmexit_ctrl;
948 u32 vmentry_ctrl;
949} vmcs_config;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800950
Hannes Ederefff9e52008-11-28 17:02:06 +0100951static struct vmx_capability {
Sheng Yangd56f5462008-04-25 10:13:16 +0800952 u32 ept;
953 u32 vpid;
954} vmx_capability;
955
Avi Kivity6aa8b732006-12-10 02:21:36 -0800956#define VMX_SEGMENT_FIELD(seg) \
957 [VCPU_SREG_##seg] = { \
958 .selector = GUEST_##seg##_SELECTOR, \
959 .base = GUEST_##seg##_BASE, \
960 .limit = GUEST_##seg##_LIMIT, \
961 .ar_bytes = GUEST_##seg##_AR_BYTES, \
962 }
963
Mathias Krause772e0312012-08-30 01:30:19 +0200964static const struct kvm_vmx_segment_field {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800965 unsigned selector;
966 unsigned base;
967 unsigned limit;
968 unsigned ar_bytes;
969} kvm_vmx_segment_fields[] = {
970 VMX_SEGMENT_FIELD(CS),
971 VMX_SEGMENT_FIELD(DS),
972 VMX_SEGMENT_FIELD(ES),
973 VMX_SEGMENT_FIELD(FS),
974 VMX_SEGMENT_FIELD(GS),
975 VMX_SEGMENT_FIELD(SS),
976 VMX_SEGMENT_FIELD(TR),
977 VMX_SEGMENT_FIELD(LDTR),
978};
979
Avi Kivity26bb0982009-09-07 11:14:12 +0300980static u64 host_efer;
981
Avi Kivity6de4f3a2009-05-31 22:58:47 +0300982static void ept_save_pdptrs(struct kvm_vcpu *vcpu);
983
Avi Kivity4d56c8a2007-04-19 14:28:44 +0300984/*
Brian Gerst8c065852010-07-17 09:03:26 -0400985 * Keep MSR_STAR at the end, as setup_msrs() will try to optimize it
Avi Kivity4d56c8a2007-04-19 14:28:44 +0300986 * away by decrementing the array size.
987 */
Avi Kivity6aa8b732006-12-10 02:21:36 -0800988static const u32 vmx_msr_index[] = {
Avi Kivity05b3e0c2006-12-13 00:33:45 -0800989#ifdef CONFIG_X86_64
Avi Kivity44ea2b12009-09-06 15:55:37 +0300990 MSR_SYSCALL_MASK, MSR_LSTAR, MSR_CSTAR,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800991#endif
Brian Gerst8c065852010-07-17 09:03:26 -0400992 MSR_EFER, MSR_TSC_AUX, MSR_STAR,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800993};
Avi Kivity6aa8b732006-12-10 02:21:36 -0800994
Jan Kiszka5bb16012016-02-09 20:14:21 +0100995static inline bool is_exception_n(u32 intr_info, u8 vector)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800996{
997 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
998 INTR_INFO_VALID_MASK)) ==
Jan Kiszka5bb16012016-02-09 20:14:21 +0100999 (INTR_TYPE_HARD_EXCEPTION | vector | INTR_INFO_VALID_MASK);
1000}
1001
Jan Kiszka6f054852016-02-09 20:15:18 +01001002static inline bool is_debug(u32 intr_info)
1003{
1004 return is_exception_n(intr_info, DB_VECTOR);
1005}
1006
1007static inline bool is_breakpoint(u32 intr_info)
1008{
1009 return is_exception_n(intr_info, BP_VECTOR);
1010}
1011
Jan Kiszka5bb16012016-02-09 20:14:21 +01001012static inline bool is_page_fault(u32 intr_info)
1013{
1014 return is_exception_n(intr_info, PF_VECTOR);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001015}
1016
Gui Jianfeng31299942010-03-15 17:29:09 +08001017static inline bool is_no_device(u32 intr_info)
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001018{
Jan Kiszka5bb16012016-02-09 20:14:21 +01001019 return is_exception_n(intr_info, NM_VECTOR);
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001020}
1021
Gui Jianfeng31299942010-03-15 17:29:09 +08001022static inline bool is_invalid_opcode(u32 intr_info)
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05001023{
Jan Kiszka5bb16012016-02-09 20:14:21 +01001024 return is_exception_n(intr_info, UD_VECTOR);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05001025}
1026
Gui Jianfeng31299942010-03-15 17:29:09 +08001027static inline bool is_external_interrupt(u32 intr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001028{
1029 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
1030 == (INTR_TYPE_EXT_INTR | INTR_INFO_VALID_MASK);
1031}
1032
Gui Jianfeng31299942010-03-15 17:29:09 +08001033static inline bool is_machine_check(u32 intr_info)
Andi Kleena0861c02009-06-08 17:37:09 +08001034{
1035 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
1036 INTR_INFO_VALID_MASK)) ==
1037 (INTR_TYPE_HARD_EXCEPTION | MC_VECTOR | INTR_INFO_VALID_MASK);
1038}
1039
Gui Jianfeng31299942010-03-15 17:29:09 +08001040static inline bool cpu_has_vmx_msr_bitmap(void)
Sheng Yang25c5f222008-03-28 13:18:56 +08001041{
Sheng Yang04547152009-04-01 15:52:31 +08001042 return vmcs_config.cpu_based_exec_ctrl & CPU_BASED_USE_MSR_BITMAPS;
Sheng Yang25c5f222008-03-28 13:18:56 +08001043}
1044
Gui Jianfeng31299942010-03-15 17:29:09 +08001045static inline bool cpu_has_vmx_tpr_shadow(void)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001046{
Sheng Yang04547152009-04-01 15:52:31 +08001047 return vmcs_config.cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW;
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001048}
1049
Paolo Bonzini35754c92015-07-29 12:05:37 +02001050static inline bool cpu_need_tpr_shadow(struct kvm_vcpu *vcpu)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001051{
Paolo Bonzini35754c92015-07-29 12:05:37 +02001052 return cpu_has_vmx_tpr_shadow() && lapic_in_kernel(vcpu);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001053}
1054
Gui Jianfeng31299942010-03-15 17:29:09 +08001055static inline bool cpu_has_secondary_exec_ctrls(void)
Sheng Yangf78e0e22007-10-29 09:40:42 +08001056{
Sheng Yang04547152009-04-01 15:52:31 +08001057 return vmcs_config.cpu_based_exec_ctrl &
1058 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Sheng Yangf78e0e22007-10-29 09:40:42 +08001059}
1060
Avi Kivity774ead32007-12-26 13:57:04 +02001061static inline bool cpu_has_vmx_virtualize_apic_accesses(void)
Sheng Yangf78e0e22007-10-29 09:40:42 +08001062{
Sheng Yang04547152009-04-01 15:52:31 +08001063 return vmcs_config.cpu_based_2nd_exec_ctrl &
1064 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
1065}
1066
Yang Zhang8d146952013-01-25 10:18:50 +08001067static inline bool cpu_has_vmx_virtualize_x2apic_mode(void)
1068{
1069 return vmcs_config.cpu_based_2nd_exec_ctrl &
1070 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
1071}
1072
Yang Zhang83d4c282013-01-25 10:18:49 +08001073static inline bool cpu_has_vmx_apic_register_virt(void)
1074{
1075 return vmcs_config.cpu_based_2nd_exec_ctrl &
1076 SECONDARY_EXEC_APIC_REGISTER_VIRT;
1077}
1078
Yang Zhangc7c9c562013-01-25 10:18:51 +08001079static inline bool cpu_has_vmx_virtual_intr_delivery(void)
1080{
1081 return vmcs_config.cpu_based_2nd_exec_ctrl &
1082 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY;
1083}
1084
Yunhong Jiang64672c92016-06-13 14:19:59 -07001085/*
1086 * Comment's format: document - errata name - stepping - processor name.
1087 * Refer from
1088 * https://www.virtualbox.org/svn/vbox/trunk/src/VBox/VMM/VMMR0/HMR0.cpp
1089 */
1090static u32 vmx_preemption_cpu_tfms[] = {
1091/* 323344.pdf - BA86 - D0 - Xeon 7500 Series */
10920x000206E6,
1093/* 323056.pdf - AAX65 - C2 - Xeon L3406 */
1094/* 322814.pdf - AAT59 - C2 - i7-600, i5-500, i5-400 and i3-300 Mobile */
1095/* 322911.pdf - AAU65 - C2 - i5-600, i3-500 Desktop and Pentium G6950 */
10960x00020652,
1097/* 322911.pdf - AAU65 - K0 - i5-600, i3-500 Desktop and Pentium G6950 */
10980x00020655,
1099/* 322373.pdf - AAO95 - B1 - Xeon 3400 Series */
1100/* 322166.pdf - AAN92 - B1 - i7-800 and i5-700 Desktop */
1101/*
1102 * 320767.pdf - AAP86 - B1 -
1103 * i7-900 Mobile Extreme, i7-800 and i7-700 Mobile
1104 */
11050x000106E5,
1106/* 321333.pdf - AAM126 - C0 - Xeon 3500 */
11070x000106A0,
1108/* 321333.pdf - AAM126 - C1 - Xeon 3500 */
11090x000106A1,
1110/* 320836.pdf - AAJ124 - C0 - i7-900 Desktop Extreme and i7-900 Desktop */
11110x000106A4,
1112 /* 321333.pdf - AAM126 - D0 - Xeon 3500 */
1113 /* 321324.pdf - AAK139 - D0 - Xeon 5500 */
1114 /* 320836.pdf - AAJ124 - D0 - i7-900 Extreme and i7-900 Desktop */
11150x000106A5,
1116};
1117
1118static inline bool cpu_has_broken_vmx_preemption_timer(void)
1119{
1120 u32 eax = cpuid_eax(0x00000001), i;
1121
1122 /* Clear the reserved bits */
1123 eax &= ~(0x3U << 14 | 0xfU << 28);
Wei Yongjun03f6a222016-07-04 15:13:07 +00001124 for (i = 0; i < ARRAY_SIZE(vmx_preemption_cpu_tfms); i++)
Yunhong Jiang64672c92016-06-13 14:19:59 -07001125 if (eax == vmx_preemption_cpu_tfms[i])
1126 return true;
1127
1128 return false;
1129}
1130
1131static inline bool cpu_has_vmx_preemption_timer(void)
1132{
Yunhong Jiang64672c92016-06-13 14:19:59 -07001133 return vmcs_config.pin_based_exec_ctrl &
1134 PIN_BASED_VMX_PREEMPTION_TIMER;
1135}
1136
Yang Zhang01e439b2013-04-11 19:25:12 +08001137static inline bool cpu_has_vmx_posted_intr(void)
1138{
Paolo Bonzinid6a858d2015-09-28 11:58:14 +02001139 return IS_ENABLED(CONFIG_X86_LOCAL_APIC) &&
1140 vmcs_config.pin_based_exec_ctrl & PIN_BASED_POSTED_INTR;
Yang Zhang01e439b2013-04-11 19:25:12 +08001141}
1142
1143static inline bool cpu_has_vmx_apicv(void)
1144{
1145 return cpu_has_vmx_apic_register_virt() &&
1146 cpu_has_vmx_virtual_intr_delivery() &&
1147 cpu_has_vmx_posted_intr();
1148}
1149
Sheng Yang04547152009-04-01 15:52:31 +08001150static inline bool cpu_has_vmx_flexpriority(void)
1151{
1152 return cpu_has_vmx_tpr_shadow() &&
1153 cpu_has_vmx_virtualize_apic_accesses();
Sheng Yangf78e0e22007-10-29 09:40:42 +08001154}
1155
Marcelo Tosattie7997942009-06-11 12:07:40 -03001156static inline bool cpu_has_vmx_ept_execute_only(void)
1157{
Gui Jianfeng31299942010-03-15 17:29:09 +08001158 return vmx_capability.ept & VMX_EPT_EXECUTE_ONLY_BIT;
Marcelo Tosattie7997942009-06-11 12:07:40 -03001159}
1160
Marcelo Tosattie7997942009-06-11 12:07:40 -03001161static inline bool cpu_has_vmx_ept_2m_page(void)
1162{
Gui Jianfeng31299942010-03-15 17:29:09 +08001163 return vmx_capability.ept & VMX_EPT_2MB_PAGE_BIT;
Marcelo Tosattie7997942009-06-11 12:07:40 -03001164}
1165
Sheng Yang878403b2010-01-05 19:02:29 +08001166static inline bool cpu_has_vmx_ept_1g_page(void)
1167{
Gui Jianfeng31299942010-03-15 17:29:09 +08001168 return vmx_capability.ept & VMX_EPT_1GB_PAGE_BIT;
Sheng Yang878403b2010-01-05 19:02:29 +08001169}
1170
Sheng Yang4bc9b982010-06-02 14:05:24 +08001171static inline bool cpu_has_vmx_ept_4levels(void)
1172{
1173 return vmx_capability.ept & VMX_EPT_PAGE_WALK_4_BIT;
1174}
1175
Xudong Hao83c3a332012-05-28 19:33:35 +08001176static inline bool cpu_has_vmx_ept_ad_bits(void)
1177{
1178 return vmx_capability.ept & VMX_EPT_AD_BIT;
1179}
1180
Gui Jianfeng31299942010-03-15 17:29:09 +08001181static inline bool cpu_has_vmx_invept_context(void)
Sheng Yangd56f5462008-04-25 10:13:16 +08001182{
Gui Jianfeng31299942010-03-15 17:29:09 +08001183 return vmx_capability.ept & VMX_EPT_EXTENT_CONTEXT_BIT;
Sheng Yangd56f5462008-04-25 10:13:16 +08001184}
1185
Gui Jianfeng31299942010-03-15 17:29:09 +08001186static inline bool cpu_has_vmx_invept_global(void)
Sheng Yangd56f5462008-04-25 10:13:16 +08001187{
Gui Jianfeng31299942010-03-15 17:29:09 +08001188 return vmx_capability.ept & VMX_EPT_EXTENT_GLOBAL_BIT;
Sheng Yangd56f5462008-04-25 10:13:16 +08001189}
1190
Gui Jianfeng518c8ae2010-06-04 08:51:39 +08001191static inline bool cpu_has_vmx_invvpid_single(void)
1192{
1193 return vmx_capability.vpid & VMX_VPID_EXTENT_SINGLE_CONTEXT_BIT;
1194}
1195
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001196static inline bool cpu_has_vmx_invvpid_global(void)
1197{
1198 return vmx_capability.vpid & VMX_VPID_EXTENT_GLOBAL_CONTEXT_BIT;
1199}
1200
Wanpeng Li2df19692017-03-23 05:30:08 -07001201static inline bool cpu_has_vmx_invvpid(void)
1202{
1203 return vmx_capability.vpid & VMX_VPID_INVVPID_BIT;
1204}
1205
Gui Jianfeng31299942010-03-15 17:29:09 +08001206static inline bool cpu_has_vmx_ept(void)
Sheng Yangd56f5462008-04-25 10:13:16 +08001207{
Sheng Yang04547152009-04-01 15:52:31 +08001208 return vmcs_config.cpu_based_2nd_exec_ctrl &
1209 SECONDARY_EXEC_ENABLE_EPT;
Sheng Yangd56f5462008-04-25 10:13:16 +08001210}
1211
Gui Jianfeng31299942010-03-15 17:29:09 +08001212static inline bool cpu_has_vmx_unrestricted_guest(void)
Nitin A Kamble3a624e22009-06-08 11:34:16 -07001213{
1214 return vmcs_config.cpu_based_2nd_exec_ctrl &
1215 SECONDARY_EXEC_UNRESTRICTED_GUEST;
1216}
1217
Gui Jianfeng31299942010-03-15 17:29:09 +08001218static inline bool cpu_has_vmx_ple(void)
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08001219{
1220 return vmcs_config.cpu_based_2nd_exec_ctrl &
1221 SECONDARY_EXEC_PAUSE_LOOP_EXITING;
1222}
1223
Jan Dakinevich9ac7e3e2016-09-04 21:23:15 +03001224static inline bool cpu_has_vmx_basic_inout(void)
1225{
1226 return (((u64)vmcs_config.basic_cap << 32) & VMX_BASIC_INOUT);
1227}
1228
Paolo Bonzini35754c92015-07-29 12:05:37 +02001229static inline bool cpu_need_virtualize_apic_accesses(struct kvm_vcpu *vcpu)
Sheng Yangf78e0e22007-10-29 09:40:42 +08001230{
Paolo Bonzini35754c92015-07-29 12:05:37 +02001231 return flexpriority_enabled && lapic_in_kernel(vcpu);
Sheng Yangf78e0e22007-10-29 09:40:42 +08001232}
1233
Gui Jianfeng31299942010-03-15 17:29:09 +08001234static inline bool cpu_has_vmx_vpid(void)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001235{
Sheng Yang04547152009-04-01 15:52:31 +08001236 return vmcs_config.cpu_based_2nd_exec_ctrl &
1237 SECONDARY_EXEC_ENABLE_VPID;
Sheng Yang2384d2b2008-01-17 15:14:33 +08001238}
1239
Gui Jianfeng31299942010-03-15 17:29:09 +08001240static inline bool cpu_has_vmx_rdtscp(void)
Sheng Yang4e47c7a2009-12-18 16:48:47 +08001241{
1242 return vmcs_config.cpu_based_2nd_exec_ctrl &
1243 SECONDARY_EXEC_RDTSCP;
1244}
1245
Mao, Junjiead756a12012-07-02 01:18:48 +00001246static inline bool cpu_has_vmx_invpcid(void)
1247{
1248 return vmcs_config.cpu_based_2nd_exec_ctrl &
1249 SECONDARY_EXEC_ENABLE_INVPCID;
1250}
1251
Gui Jianfeng31299942010-03-15 17:29:09 +08001252static inline bool cpu_has_virtual_nmis(void)
Sheng Yangf08864b2008-05-15 18:23:25 +08001253{
1254 return vmcs_config.pin_based_exec_ctrl & PIN_BASED_VIRTUAL_NMIS;
1255}
1256
Sheng Yangf5f48ee2010-06-30 12:25:15 +08001257static inline bool cpu_has_vmx_wbinvd_exit(void)
1258{
1259 return vmcs_config.cpu_based_2nd_exec_ctrl &
1260 SECONDARY_EXEC_WBINVD_EXITING;
1261}
1262
Abel Gordonabc4fc52013-04-18 14:35:25 +03001263static inline bool cpu_has_vmx_shadow_vmcs(void)
1264{
1265 u64 vmx_msr;
1266 rdmsrl(MSR_IA32_VMX_MISC, vmx_msr);
1267 /* check if the cpu supports writing r/o exit information fields */
1268 if (!(vmx_msr & MSR_IA32_VMX_MISC_VMWRITE_SHADOW_RO_FIELDS))
1269 return false;
1270
1271 return vmcs_config.cpu_based_2nd_exec_ctrl &
1272 SECONDARY_EXEC_SHADOW_VMCS;
1273}
1274
Kai Huang843e4332015-01-28 10:54:28 +08001275static inline bool cpu_has_vmx_pml(void)
1276{
1277 return vmcs_config.cpu_based_2nd_exec_ctrl & SECONDARY_EXEC_ENABLE_PML;
1278}
1279
Haozhong Zhang64903d62015-10-20 15:39:09 +08001280static inline bool cpu_has_vmx_tsc_scaling(void)
1281{
1282 return vmcs_config.cpu_based_2nd_exec_ctrl &
1283 SECONDARY_EXEC_TSC_SCALING;
1284}
1285
Sheng Yang04547152009-04-01 15:52:31 +08001286static inline bool report_flexpriority(void)
1287{
1288 return flexpriority_enabled;
1289}
1290
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03001291static inline bool nested_cpu_has(struct vmcs12 *vmcs12, u32 bit)
1292{
1293 return vmcs12->cpu_based_vm_exec_control & bit;
1294}
1295
1296static inline bool nested_cpu_has2(struct vmcs12 *vmcs12, u32 bit)
1297{
1298 return (vmcs12->cpu_based_vm_exec_control &
1299 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) &&
1300 (vmcs12->secondary_vm_exec_control & bit);
1301}
1302
Nadav Har'Elf5c43682013-08-05 11:07:20 +03001303static inline bool nested_cpu_has_virtual_nmis(struct vmcs12 *vmcs12)
Nadav Har'El644d7112011-05-25 23:12:35 +03001304{
1305 return vmcs12->pin_based_vm_exec_control & PIN_BASED_VIRTUAL_NMIS;
1306}
1307
Jan Kiszkaf4124502014-03-07 20:03:13 +01001308static inline bool nested_cpu_has_preemption_timer(struct vmcs12 *vmcs12)
1309{
1310 return vmcs12->pin_based_vm_exec_control &
1311 PIN_BASED_VMX_PREEMPTION_TIMER;
1312}
1313
Nadav Har'El155a97a2013-08-05 11:07:16 +03001314static inline int nested_cpu_has_ept(struct vmcs12 *vmcs12)
1315{
1316 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_ENABLE_EPT);
1317}
1318
Wanpeng Li81dc01f2014-12-04 19:11:07 +08001319static inline bool nested_cpu_has_xsaves(struct vmcs12 *vmcs12)
1320{
1321 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_XSAVES) &&
1322 vmx_xsaves_supported();
1323}
1324
Wincy Vanf2b93282015-02-03 23:56:03 +08001325static inline bool nested_cpu_has_virt_x2apic_mode(struct vmcs12 *vmcs12)
1326{
1327 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE);
1328}
1329
Wanpeng Li5c614b32015-10-13 09:18:36 -07001330static inline bool nested_cpu_has_vpid(struct vmcs12 *vmcs12)
1331{
1332 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_ENABLE_VPID);
1333}
1334
Wincy Van82f0dd42015-02-03 23:57:18 +08001335static inline bool nested_cpu_has_apic_reg_virt(struct vmcs12 *vmcs12)
1336{
1337 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_APIC_REGISTER_VIRT);
1338}
1339
Wincy Van608406e2015-02-03 23:57:51 +08001340static inline bool nested_cpu_has_vid(struct vmcs12 *vmcs12)
1341{
1342 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
1343}
1344
Wincy Van705699a2015-02-03 23:58:17 +08001345static inline bool nested_cpu_has_posted_intr(struct vmcs12 *vmcs12)
1346{
1347 return vmcs12->pin_based_vm_exec_control & PIN_BASED_POSTED_INTR;
1348}
1349
Jim Mattson3f618a02016-12-12 11:01:37 -08001350static inline bool is_nmi(u32 intr_info)
Nadav Har'El644d7112011-05-25 23:12:35 +03001351{
1352 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
Jim Mattson3f618a02016-12-12 11:01:37 -08001353 == (INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK);
Nadav Har'El644d7112011-05-25 23:12:35 +03001354}
1355
Jan Kiszka533558b2014-01-04 18:47:20 +01001356static void nested_vmx_vmexit(struct kvm_vcpu *vcpu, u32 exit_reason,
1357 u32 exit_intr_info,
1358 unsigned long exit_qualification);
Nadav Har'El7c177932011-05-25 23:12:04 +03001359static void nested_vmx_entry_failure(struct kvm_vcpu *vcpu,
1360 struct vmcs12 *vmcs12,
1361 u32 reason, unsigned long qualification);
1362
Rusty Russell8b9cf982007-07-30 16:31:43 +10001363static int __find_msr_index(struct vcpu_vmx *vmx, u32 msr)
Avi Kivity7725f0b2006-12-13 00:34:01 -08001364{
1365 int i;
1366
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001367 for (i = 0; i < vmx->nmsrs; ++i)
Avi Kivity26bb0982009-09-07 11:14:12 +03001368 if (vmx_msr_index[vmx->guest_msrs[i].index] == msr)
Eddie Donga75beee2007-05-17 18:55:15 +03001369 return i;
1370 return -1;
1371}
1372
Sheng Yang2384d2b2008-01-17 15:14:33 +08001373static inline void __invvpid(int ext, u16 vpid, gva_t gva)
1374{
1375 struct {
1376 u64 vpid : 16;
1377 u64 rsvd : 48;
1378 u64 gva;
1379 } operand = { vpid, 0, gva };
1380
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001381 asm volatile (__ex(ASM_VMX_INVVPID)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001382 /* CF==1 or ZF==1 --> rc = -1 */
1383 "; ja 1f ; ud2 ; 1:"
1384 : : "a"(&operand), "c"(ext) : "cc", "memory");
1385}
1386
Sheng Yang14394422008-04-28 12:24:45 +08001387static inline void __invept(int ext, u64 eptp, gpa_t gpa)
1388{
1389 struct {
1390 u64 eptp, gpa;
1391 } operand = {eptp, gpa};
1392
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001393 asm volatile (__ex(ASM_VMX_INVEPT)
Sheng Yang14394422008-04-28 12:24:45 +08001394 /* CF==1 or ZF==1 --> rc = -1 */
1395 "; ja 1f ; ud2 ; 1:\n"
1396 : : "a" (&operand), "c" (ext) : "cc", "memory");
1397}
1398
Avi Kivity26bb0982009-09-07 11:14:12 +03001399static struct shared_msr_entry *find_msr_entry(struct vcpu_vmx *vmx, u32 msr)
Eddie Donga75beee2007-05-17 18:55:15 +03001400{
1401 int i;
1402
Rusty Russell8b9cf982007-07-30 16:31:43 +10001403 i = __find_msr_index(vmx, msr);
Eddie Donga75beee2007-05-17 18:55:15 +03001404 if (i >= 0)
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001405 return &vmx->guest_msrs[i];
Al Viro8b6d44c2007-02-09 16:38:40 +00001406 return NULL;
Avi Kivity7725f0b2006-12-13 00:34:01 -08001407}
1408
Avi Kivity6aa8b732006-12-10 02:21:36 -08001409static void vmcs_clear(struct vmcs *vmcs)
1410{
1411 u64 phys_addr = __pa(vmcs);
1412 u8 error;
1413
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001414 asm volatile (__ex(ASM_VMX_VMCLEAR_RAX) "; setna %0"
Avi Kivity16d8f722010-12-21 16:51:50 +02001415 : "=qm"(error) : "a"(&phys_addr), "m"(phys_addr)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001416 : "cc", "memory");
1417 if (error)
1418 printk(KERN_ERR "kvm: vmclear fail: %p/%llx\n",
1419 vmcs, phys_addr);
1420}
1421
Nadav Har'Eld462b812011-05-24 15:26:10 +03001422static inline void loaded_vmcs_init(struct loaded_vmcs *loaded_vmcs)
1423{
1424 vmcs_clear(loaded_vmcs->vmcs);
Jim Mattson355f4fb2016-10-28 08:29:39 -07001425 if (loaded_vmcs->shadow_vmcs && loaded_vmcs->launched)
1426 vmcs_clear(loaded_vmcs->shadow_vmcs);
Nadav Har'Eld462b812011-05-24 15:26:10 +03001427 loaded_vmcs->cpu = -1;
1428 loaded_vmcs->launched = 0;
1429}
1430
Dongxiao Xu7725b892010-05-11 18:29:38 +08001431static void vmcs_load(struct vmcs *vmcs)
1432{
1433 u64 phys_addr = __pa(vmcs);
1434 u8 error;
1435
1436 asm volatile (__ex(ASM_VMX_VMPTRLD_RAX) "; setna %0"
Avi Kivity16d8f722010-12-21 16:51:50 +02001437 : "=qm"(error) : "a"(&phys_addr), "m"(phys_addr)
Dongxiao Xu7725b892010-05-11 18:29:38 +08001438 : "cc", "memory");
1439 if (error)
Nadav Har'El2844d842011-05-25 23:16:40 +03001440 printk(KERN_ERR "kvm: vmptrld %p/%llx failed\n",
Dongxiao Xu7725b892010-05-11 18:29:38 +08001441 vmcs, phys_addr);
1442}
1443
Dave Young2965faa2015-09-09 15:38:55 -07001444#ifdef CONFIG_KEXEC_CORE
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001445/*
1446 * This bitmap is used to indicate whether the vmclear
1447 * operation is enabled on all cpus. All disabled by
1448 * default.
1449 */
1450static cpumask_t crash_vmclear_enabled_bitmap = CPU_MASK_NONE;
1451
1452static inline void crash_enable_local_vmclear(int cpu)
1453{
1454 cpumask_set_cpu(cpu, &crash_vmclear_enabled_bitmap);
1455}
1456
1457static inline void crash_disable_local_vmclear(int cpu)
1458{
1459 cpumask_clear_cpu(cpu, &crash_vmclear_enabled_bitmap);
1460}
1461
1462static inline int crash_local_vmclear_enabled(int cpu)
1463{
1464 return cpumask_test_cpu(cpu, &crash_vmclear_enabled_bitmap);
1465}
1466
1467static void crash_vmclear_local_loaded_vmcss(void)
1468{
1469 int cpu = raw_smp_processor_id();
1470 struct loaded_vmcs *v;
1471
1472 if (!crash_local_vmclear_enabled(cpu))
1473 return;
1474
1475 list_for_each_entry(v, &per_cpu(loaded_vmcss_on_cpu, cpu),
1476 loaded_vmcss_on_cpu_link)
1477 vmcs_clear(v->vmcs);
1478}
1479#else
1480static inline void crash_enable_local_vmclear(int cpu) { }
1481static inline void crash_disable_local_vmclear(int cpu) { }
Dave Young2965faa2015-09-09 15:38:55 -07001482#endif /* CONFIG_KEXEC_CORE */
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001483
Nadav Har'Eld462b812011-05-24 15:26:10 +03001484static void __loaded_vmcs_clear(void *arg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001485{
Nadav Har'Eld462b812011-05-24 15:26:10 +03001486 struct loaded_vmcs *loaded_vmcs = arg;
Ingo Molnard3b2c332007-01-05 16:36:23 -08001487 int cpu = raw_smp_processor_id();
Avi Kivity6aa8b732006-12-10 02:21:36 -08001488
Nadav Har'Eld462b812011-05-24 15:26:10 +03001489 if (loaded_vmcs->cpu != cpu)
1490 return; /* vcpu migration can race with cpu offline */
1491 if (per_cpu(current_vmcs, cpu) == loaded_vmcs->vmcs)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001492 per_cpu(current_vmcs, cpu) = NULL;
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001493 crash_disable_local_vmclear(cpu);
Nadav Har'Eld462b812011-05-24 15:26:10 +03001494 list_del(&loaded_vmcs->loaded_vmcss_on_cpu_link);
Xiao Guangrong5a560f82012-11-28 20:54:14 +08001495
1496 /*
1497 * we should ensure updating loaded_vmcs->loaded_vmcss_on_cpu_link
1498 * is before setting loaded_vmcs->vcpu to -1 which is done in
1499 * loaded_vmcs_init. Otherwise, other cpu can see vcpu = -1 fist
1500 * then adds the vmcs into percpu list before it is deleted.
1501 */
1502 smp_wmb();
1503
Nadav Har'Eld462b812011-05-24 15:26:10 +03001504 loaded_vmcs_init(loaded_vmcs);
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001505 crash_enable_local_vmclear(cpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001506}
1507
Nadav Har'Eld462b812011-05-24 15:26:10 +03001508static void loaded_vmcs_clear(struct loaded_vmcs *loaded_vmcs)
Avi Kivity8d0be2b2007-02-12 00:54:46 -08001509{
Xiao Guangronge6c7d322012-11-28 20:53:15 +08001510 int cpu = loaded_vmcs->cpu;
1511
1512 if (cpu != -1)
1513 smp_call_function_single(cpu,
1514 __loaded_vmcs_clear, loaded_vmcs, 1);
Avi Kivity8d0be2b2007-02-12 00:54:46 -08001515}
1516
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001517static inline void vpid_sync_vcpu_single(int vpid)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001518{
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001519 if (vpid == 0)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001520 return;
1521
Gui Jianfeng518c8ae2010-06-04 08:51:39 +08001522 if (cpu_has_vmx_invvpid_single())
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001523 __invvpid(VMX_VPID_EXTENT_SINGLE_CONTEXT, vpid, 0);
Sheng Yang2384d2b2008-01-17 15:14:33 +08001524}
1525
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001526static inline void vpid_sync_vcpu_global(void)
1527{
1528 if (cpu_has_vmx_invvpid_global())
1529 __invvpid(VMX_VPID_EXTENT_ALL_CONTEXT, 0, 0);
1530}
1531
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001532static inline void vpid_sync_context(int vpid)
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001533{
1534 if (cpu_has_vmx_invvpid_single())
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001535 vpid_sync_vcpu_single(vpid);
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001536 else
1537 vpid_sync_vcpu_global();
1538}
1539
Sheng Yang14394422008-04-28 12:24:45 +08001540static inline void ept_sync_global(void)
1541{
1542 if (cpu_has_vmx_invept_global())
1543 __invept(VMX_EPT_EXTENT_GLOBAL, 0, 0);
1544}
1545
1546static inline void ept_sync_context(u64 eptp)
1547{
Avi Kivity089d0342009-03-23 18:26:32 +02001548 if (enable_ept) {
Sheng Yang14394422008-04-28 12:24:45 +08001549 if (cpu_has_vmx_invept_context())
1550 __invept(VMX_EPT_EXTENT_CONTEXT, eptp, 0);
1551 else
1552 ept_sync_global();
1553 }
1554}
1555
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001556static __always_inline void vmcs_check16(unsigned long field)
1557{
1558 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2000,
1559 "16-bit accessor invalid for 64-bit field");
1560 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2001,
1561 "16-bit accessor invalid for 64-bit high field");
1562 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x4000,
1563 "16-bit accessor invalid for 32-bit high field");
1564 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x6000,
1565 "16-bit accessor invalid for natural width field");
1566}
1567
1568static __always_inline void vmcs_check32(unsigned long field)
1569{
1570 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0,
1571 "32-bit accessor invalid for 16-bit field");
1572 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x6000,
1573 "32-bit accessor invalid for natural width field");
1574}
1575
1576static __always_inline void vmcs_check64(unsigned long field)
1577{
1578 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0,
1579 "64-bit accessor invalid for 16-bit field");
1580 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2001,
1581 "64-bit accessor invalid for 64-bit high field");
1582 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x4000,
1583 "64-bit accessor invalid for 32-bit field");
1584 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x6000,
1585 "64-bit accessor invalid for natural width field");
1586}
1587
1588static __always_inline void vmcs_checkl(unsigned long field)
1589{
1590 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0,
1591 "Natural width accessor invalid for 16-bit field");
1592 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2000,
1593 "Natural width accessor invalid for 64-bit field");
1594 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2001,
1595 "Natural width accessor invalid for 64-bit high field");
1596 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x4000,
1597 "Natural width accessor invalid for 32-bit field");
1598}
1599
1600static __always_inline unsigned long __vmcs_readl(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001601{
Avi Kivity5e520e62011-05-15 10:13:12 -04001602 unsigned long value;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001603
Avi Kivity5e520e62011-05-15 10:13:12 -04001604 asm volatile (__ex_clear(ASM_VMX_VMREAD_RDX_RAX, "%0")
1605 : "=a"(value) : "d"(field) : "cc");
Avi Kivity6aa8b732006-12-10 02:21:36 -08001606 return value;
1607}
1608
Avi Kivity96304212011-05-15 10:13:13 -04001609static __always_inline u16 vmcs_read16(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001610{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001611 vmcs_check16(field);
1612 return __vmcs_readl(field);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001613}
1614
Avi Kivity96304212011-05-15 10:13:13 -04001615static __always_inline u32 vmcs_read32(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001616{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001617 vmcs_check32(field);
1618 return __vmcs_readl(field);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001619}
1620
Avi Kivity96304212011-05-15 10:13:13 -04001621static __always_inline u64 vmcs_read64(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001622{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001623 vmcs_check64(field);
Avi Kivity05b3e0c2006-12-13 00:33:45 -08001624#ifdef CONFIG_X86_64
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001625 return __vmcs_readl(field);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001626#else
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001627 return __vmcs_readl(field) | ((u64)__vmcs_readl(field+1) << 32);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001628#endif
1629}
1630
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001631static __always_inline unsigned long vmcs_readl(unsigned long field)
1632{
1633 vmcs_checkl(field);
1634 return __vmcs_readl(field);
1635}
1636
Avi Kivitye52de1b2007-01-05 16:36:56 -08001637static noinline void vmwrite_error(unsigned long field, unsigned long value)
1638{
1639 printk(KERN_ERR "vmwrite error: reg %lx value %lx (err %d)\n",
1640 field, value, vmcs_read32(VM_INSTRUCTION_ERROR));
1641 dump_stack();
1642}
1643
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001644static __always_inline void __vmcs_writel(unsigned long field, unsigned long value)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001645{
1646 u8 error;
1647
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001648 asm volatile (__ex(ASM_VMX_VMWRITE_RAX_RDX) "; setna %0"
Mike Dayd77c26f2007-10-08 09:02:08 -04001649 : "=q"(error) : "a"(value), "d"(field) : "cc");
Avi Kivitye52de1b2007-01-05 16:36:56 -08001650 if (unlikely(error))
1651 vmwrite_error(field, value);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001652}
1653
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001654static __always_inline void vmcs_write16(unsigned long field, u16 value)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001655{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001656 vmcs_check16(field);
1657 __vmcs_writel(field, value);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001658}
1659
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001660static __always_inline void vmcs_write32(unsigned long field, u32 value)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001661{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001662 vmcs_check32(field);
1663 __vmcs_writel(field, value);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001664}
1665
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001666static __always_inline void vmcs_write64(unsigned long field, u64 value)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001667{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001668 vmcs_check64(field);
1669 __vmcs_writel(field, value);
Avi Kivity7682f2d2008-05-12 19:25:43 +03001670#ifndef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08001671 asm volatile ("");
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001672 __vmcs_writel(field+1, value >> 32);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001673#endif
1674}
1675
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001676static __always_inline void vmcs_writel(unsigned long field, unsigned long value)
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001677{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001678 vmcs_checkl(field);
1679 __vmcs_writel(field, value);
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001680}
1681
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001682static __always_inline void vmcs_clear_bits(unsigned long field, u32 mask)
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001683{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001684 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x2000,
1685 "vmcs_clear_bits does not support 64-bit fields");
1686 __vmcs_writel(field, __vmcs_readl(field) & ~mask);
1687}
1688
1689static __always_inline void vmcs_set_bits(unsigned long field, u32 mask)
1690{
1691 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x2000,
1692 "vmcs_set_bits does not support 64-bit fields");
1693 __vmcs_writel(field, __vmcs_readl(field) | mask);
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001694}
1695
Paolo Bonzini8391ce42016-07-07 14:58:33 +02001696static inline void vm_entry_controls_reset_shadow(struct vcpu_vmx *vmx)
1697{
1698 vmx->vm_entry_controls_shadow = vmcs_read32(VM_ENTRY_CONTROLS);
1699}
1700
Gleb Natapov2961e8762013-11-25 15:37:13 +02001701static inline void vm_entry_controls_init(struct vcpu_vmx *vmx, u32 val)
1702{
1703 vmcs_write32(VM_ENTRY_CONTROLS, val);
1704 vmx->vm_entry_controls_shadow = val;
1705}
1706
1707static inline void vm_entry_controls_set(struct vcpu_vmx *vmx, u32 val)
1708{
1709 if (vmx->vm_entry_controls_shadow != val)
1710 vm_entry_controls_init(vmx, val);
1711}
1712
1713static inline u32 vm_entry_controls_get(struct vcpu_vmx *vmx)
1714{
1715 return vmx->vm_entry_controls_shadow;
1716}
1717
1718
1719static inline void vm_entry_controls_setbit(struct vcpu_vmx *vmx, u32 val)
1720{
1721 vm_entry_controls_set(vmx, vm_entry_controls_get(vmx) | val);
1722}
1723
1724static inline void vm_entry_controls_clearbit(struct vcpu_vmx *vmx, u32 val)
1725{
1726 vm_entry_controls_set(vmx, vm_entry_controls_get(vmx) & ~val);
1727}
1728
Paolo Bonzini8391ce42016-07-07 14:58:33 +02001729static inline void vm_exit_controls_reset_shadow(struct vcpu_vmx *vmx)
1730{
1731 vmx->vm_exit_controls_shadow = vmcs_read32(VM_EXIT_CONTROLS);
1732}
1733
Gleb Natapov2961e8762013-11-25 15:37:13 +02001734static inline void vm_exit_controls_init(struct vcpu_vmx *vmx, u32 val)
1735{
1736 vmcs_write32(VM_EXIT_CONTROLS, val);
1737 vmx->vm_exit_controls_shadow = val;
1738}
1739
1740static inline void vm_exit_controls_set(struct vcpu_vmx *vmx, u32 val)
1741{
1742 if (vmx->vm_exit_controls_shadow != val)
1743 vm_exit_controls_init(vmx, val);
1744}
1745
1746static inline u32 vm_exit_controls_get(struct vcpu_vmx *vmx)
1747{
1748 return vmx->vm_exit_controls_shadow;
1749}
1750
1751
1752static inline void vm_exit_controls_setbit(struct vcpu_vmx *vmx, u32 val)
1753{
1754 vm_exit_controls_set(vmx, vm_exit_controls_get(vmx) | val);
1755}
1756
1757static inline void vm_exit_controls_clearbit(struct vcpu_vmx *vmx, u32 val)
1758{
1759 vm_exit_controls_set(vmx, vm_exit_controls_get(vmx) & ~val);
1760}
1761
Avi Kivity2fb92db2011-04-27 19:42:18 +03001762static void vmx_segment_cache_clear(struct vcpu_vmx *vmx)
1763{
1764 vmx->segment_cache.bitmask = 0;
1765}
1766
1767static bool vmx_segment_cache_test_set(struct vcpu_vmx *vmx, unsigned seg,
1768 unsigned field)
1769{
1770 bool ret;
1771 u32 mask = 1 << (seg * SEG_FIELD_NR + field);
1772
1773 if (!(vmx->vcpu.arch.regs_avail & (1 << VCPU_EXREG_SEGMENTS))) {
1774 vmx->vcpu.arch.regs_avail |= (1 << VCPU_EXREG_SEGMENTS);
1775 vmx->segment_cache.bitmask = 0;
1776 }
1777 ret = vmx->segment_cache.bitmask & mask;
1778 vmx->segment_cache.bitmask |= mask;
1779 return ret;
1780}
1781
1782static u16 vmx_read_guest_seg_selector(struct vcpu_vmx *vmx, unsigned seg)
1783{
1784 u16 *p = &vmx->segment_cache.seg[seg].selector;
1785
1786 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_SEL))
1787 *p = vmcs_read16(kvm_vmx_segment_fields[seg].selector);
1788 return *p;
1789}
1790
1791static ulong vmx_read_guest_seg_base(struct vcpu_vmx *vmx, unsigned seg)
1792{
1793 ulong *p = &vmx->segment_cache.seg[seg].base;
1794
1795 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_BASE))
1796 *p = vmcs_readl(kvm_vmx_segment_fields[seg].base);
1797 return *p;
1798}
1799
1800static u32 vmx_read_guest_seg_limit(struct vcpu_vmx *vmx, unsigned seg)
1801{
1802 u32 *p = &vmx->segment_cache.seg[seg].limit;
1803
1804 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_LIMIT))
1805 *p = vmcs_read32(kvm_vmx_segment_fields[seg].limit);
1806 return *p;
1807}
1808
1809static u32 vmx_read_guest_seg_ar(struct vcpu_vmx *vmx, unsigned seg)
1810{
1811 u32 *p = &vmx->segment_cache.seg[seg].ar;
1812
1813 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_AR))
1814 *p = vmcs_read32(kvm_vmx_segment_fields[seg].ar_bytes);
1815 return *p;
1816}
1817
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001818static void update_exception_bitmap(struct kvm_vcpu *vcpu)
1819{
1820 u32 eb;
1821
Jan Kiszkafd7373c2010-01-20 18:20:20 +01001822 eb = (1u << PF_VECTOR) | (1u << UD_VECTOR) | (1u << MC_VECTOR) |
Eric Northup54a20552015-11-03 18:03:53 +01001823 (1u << NM_VECTOR) | (1u << DB_VECTOR) | (1u << AC_VECTOR);
Jan Kiszkafd7373c2010-01-20 18:20:20 +01001824 if ((vcpu->guest_debug &
1825 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP)) ==
1826 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP))
1827 eb |= 1u << BP_VECTOR;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03001828 if (to_vmx(vcpu)->rmode.vm86_active)
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001829 eb = ~0;
Avi Kivity089d0342009-03-23 18:26:32 +02001830 if (enable_ept)
Sheng Yang14394422008-04-28 12:24:45 +08001831 eb &= ~(1u << PF_VECTOR); /* bypass_guest_pf = 0 */
Avi Kivity02daab22009-12-30 12:40:26 +02001832 if (vcpu->fpu_active)
1833 eb &= ~(1u << NM_VECTOR);
Nadav Har'El36cf24e2011-05-25 23:15:08 +03001834
1835 /* When we are running a nested L2 guest and L1 specified for it a
1836 * certain exception bitmap, we must trap the same exceptions and pass
1837 * them to L1. When running L2, we will only handle the exceptions
1838 * specified above if L1 did not want them.
1839 */
1840 if (is_guest_mode(vcpu))
1841 eb |= get_vmcs12(vcpu)->exception_bitmap;
1842
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001843 vmcs_write32(EXCEPTION_BITMAP, eb);
1844}
1845
Gleb Natapov2961e8762013-11-25 15:37:13 +02001846static void clear_atomic_switch_msr_special(struct vcpu_vmx *vmx,
1847 unsigned long entry, unsigned long exit)
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001848{
Gleb Natapov2961e8762013-11-25 15:37:13 +02001849 vm_entry_controls_clearbit(vmx, entry);
1850 vm_exit_controls_clearbit(vmx, exit);
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001851}
1852
Avi Kivity61d2ef22010-04-28 16:40:38 +03001853static void clear_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr)
1854{
1855 unsigned i;
1856 struct msr_autoload *m = &vmx->msr_autoload;
1857
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001858 switch (msr) {
1859 case MSR_EFER:
1860 if (cpu_has_load_ia32_efer) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001861 clear_atomic_switch_msr_special(vmx,
1862 VM_ENTRY_LOAD_IA32_EFER,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001863 VM_EXIT_LOAD_IA32_EFER);
1864 return;
1865 }
1866 break;
1867 case MSR_CORE_PERF_GLOBAL_CTRL:
1868 if (cpu_has_load_perf_global_ctrl) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001869 clear_atomic_switch_msr_special(vmx,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001870 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
1871 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
1872 return;
1873 }
1874 break;
Avi Kivity110312c2010-12-21 12:54:20 +02001875 }
1876
Avi Kivity61d2ef22010-04-28 16:40:38 +03001877 for (i = 0; i < m->nr; ++i)
1878 if (m->guest[i].index == msr)
1879 break;
1880
1881 if (i == m->nr)
1882 return;
1883 --m->nr;
1884 m->guest[i] = m->guest[m->nr];
1885 m->host[i] = m->host[m->nr];
1886 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->nr);
1887 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->nr);
1888}
1889
Gleb Natapov2961e8762013-11-25 15:37:13 +02001890static void add_atomic_switch_msr_special(struct vcpu_vmx *vmx,
1891 unsigned long entry, unsigned long exit,
1892 unsigned long guest_val_vmcs, unsigned long host_val_vmcs,
1893 u64 guest_val, u64 host_val)
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001894{
1895 vmcs_write64(guest_val_vmcs, guest_val);
1896 vmcs_write64(host_val_vmcs, host_val);
Gleb Natapov2961e8762013-11-25 15:37:13 +02001897 vm_entry_controls_setbit(vmx, entry);
1898 vm_exit_controls_setbit(vmx, exit);
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001899}
1900
Avi Kivity61d2ef22010-04-28 16:40:38 +03001901static void add_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr,
1902 u64 guest_val, u64 host_val)
1903{
1904 unsigned i;
1905 struct msr_autoload *m = &vmx->msr_autoload;
1906
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001907 switch (msr) {
1908 case MSR_EFER:
1909 if (cpu_has_load_ia32_efer) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001910 add_atomic_switch_msr_special(vmx,
1911 VM_ENTRY_LOAD_IA32_EFER,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001912 VM_EXIT_LOAD_IA32_EFER,
1913 GUEST_IA32_EFER,
1914 HOST_IA32_EFER,
1915 guest_val, host_val);
1916 return;
1917 }
1918 break;
1919 case MSR_CORE_PERF_GLOBAL_CTRL:
1920 if (cpu_has_load_perf_global_ctrl) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001921 add_atomic_switch_msr_special(vmx,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001922 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
1923 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL,
1924 GUEST_IA32_PERF_GLOBAL_CTRL,
1925 HOST_IA32_PERF_GLOBAL_CTRL,
1926 guest_val, host_val);
1927 return;
1928 }
1929 break;
Radim Krčmář7099e2e2016-03-04 15:08:42 +01001930 case MSR_IA32_PEBS_ENABLE:
1931 /* PEBS needs a quiescent period after being disabled (to write
1932 * a record). Disabling PEBS through VMX MSR swapping doesn't
1933 * provide that period, so a CPU could write host's record into
1934 * guest's memory.
1935 */
1936 wrmsrl(MSR_IA32_PEBS_ENABLE, 0);
Avi Kivity110312c2010-12-21 12:54:20 +02001937 }
1938
Avi Kivity61d2ef22010-04-28 16:40:38 +03001939 for (i = 0; i < m->nr; ++i)
1940 if (m->guest[i].index == msr)
1941 break;
1942
Gleb Natapove7fc6f93b2011-10-05 14:01:24 +02001943 if (i == NR_AUTOLOAD_MSRS) {
Michael S. Tsirkin60266202013-10-31 00:34:56 +02001944 printk_once(KERN_WARNING "Not enough msr switch entries. "
Gleb Natapove7fc6f93b2011-10-05 14:01:24 +02001945 "Can't add msr %x\n", msr);
1946 return;
1947 } else if (i == m->nr) {
Avi Kivity61d2ef22010-04-28 16:40:38 +03001948 ++m->nr;
1949 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->nr);
1950 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->nr);
1951 }
1952
1953 m->guest[i].index = msr;
1954 m->guest[i].value = guest_val;
1955 m->host[i].index = msr;
1956 m->host[i].value = host_val;
1957}
1958
Avi Kivity33ed6322007-05-02 16:54:03 +03001959static void reload_tss(void)
1960{
Avi Kivity33ed6322007-05-02 16:54:03 +03001961 /*
1962 * VT restores TR but not its size. Useless.
1963 */
Christoph Lameter89cbc762014-08-17 12:30:40 -05001964 struct desc_ptr *gdt = this_cpu_ptr(&host_gdt);
Avi Kivitya5f61302008-02-20 17:57:21 +02001965 struct desc_struct *descs;
Avi Kivity33ed6322007-05-02 16:54:03 +03001966
Avi Kivityd3591922010-07-26 18:32:39 +03001967 descs = (void *)gdt->address;
Avi Kivity33ed6322007-05-02 16:54:03 +03001968 descs[GDT_ENTRY_TSS].type = 9; /* available TSS */
1969 load_TR_desc();
Avi Kivity33ed6322007-05-02 16:54:03 +03001970}
1971
Avi Kivity92c0d902009-10-29 11:00:16 +02001972static bool update_transition_efer(struct vcpu_vmx *vmx, int efer_offset)
Eddie Dong2cc51562007-05-21 07:28:09 +03001973{
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01001974 u64 guest_efer = vmx->vcpu.arch.efer;
1975 u64 ignore_bits = 0;
Eddie Dong2cc51562007-05-21 07:28:09 +03001976
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01001977 if (!enable_ept) {
1978 /*
1979 * NX is needed to handle CR0.WP=1, CR4.SMEP=1. Testing
1980 * host CPUID is more efficient than testing guest CPUID
1981 * or CR4. Host SMEP is anyway a requirement for guest SMEP.
1982 */
1983 if (boot_cpu_has(X86_FEATURE_SMEP))
1984 guest_efer |= EFER_NX;
1985 else if (!(guest_efer & EFER_NX))
1986 ignore_bits |= EFER_NX;
1987 }
Roel Kluin3a34a882009-08-04 02:08:45 -07001988
Avi Kivity51c6cf62007-08-29 03:48:05 +03001989 /*
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01001990 * LMA and LME handled by hardware; SCE meaningless outside long mode.
Avi Kivity51c6cf62007-08-29 03:48:05 +03001991 */
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01001992 ignore_bits |= EFER_SCE;
Avi Kivity51c6cf62007-08-29 03:48:05 +03001993#ifdef CONFIG_X86_64
1994 ignore_bits |= EFER_LMA | EFER_LME;
1995 /* SCE is meaningful only in long mode on Intel */
1996 if (guest_efer & EFER_LMA)
1997 ignore_bits &= ~(u64)EFER_SCE;
1998#endif
Avi Kivity84ad33e2010-04-28 16:42:29 +03001999
2000 clear_atomic_switch_msr(vmx, MSR_EFER);
Andy Lutomirskif6577a5f2014-11-07 18:25:18 -08002001
2002 /*
2003 * On EPT, we can't emulate NX, so we must switch EFER atomically.
2004 * On CPUs that support "load IA32_EFER", always switch EFER
2005 * atomically, since it's faster than switching it manually.
2006 */
2007 if (cpu_has_load_ia32_efer ||
2008 (enable_ept && ((vmx->vcpu.arch.efer ^ host_efer) & EFER_NX))) {
Avi Kivity84ad33e2010-04-28 16:42:29 +03002009 if (!(guest_efer & EFER_LMA))
2010 guest_efer &= ~EFER_LME;
Andy Lutomirski54b98bf2014-11-10 11:19:15 -08002011 if (guest_efer != host_efer)
2012 add_atomic_switch_msr(vmx, MSR_EFER,
2013 guest_efer, host_efer);
Avi Kivity84ad33e2010-04-28 16:42:29 +03002014 return false;
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01002015 } else {
2016 guest_efer &= ~ignore_bits;
2017 guest_efer |= host_efer & ignore_bits;
Avi Kivity84ad33e2010-04-28 16:42:29 +03002018
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01002019 vmx->guest_msrs[efer_offset].data = guest_efer;
2020 vmx->guest_msrs[efer_offset].mask = ~ignore_bits;
2021
2022 return true;
2023 }
Avi Kivity51c6cf62007-08-29 03:48:05 +03002024}
2025
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002026static unsigned long segment_base(u16 selector)
2027{
Christoph Lameter89cbc762014-08-17 12:30:40 -05002028 struct desc_ptr *gdt = this_cpu_ptr(&host_gdt);
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002029 struct desc_struct *d;
2030 unsigned long table_base;
2031 unsigned long v;
2032
2033 if (!(selector & ~3))
2034 return 0;
2035
Avi Kivityd3591922010-07-26 18:32:39 +03002036 table_base = gdt->address;
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002037
2038 if (selector & 4) { /* from ldt */
2039 u16 ldt_selector = kvm_read_ldt();
2040
2041 if (!(ldt_selector & ~3))
2042 return 0;
2043
2044 table_base = segment_base(ldt_selector);
2045 }
2046 d = (struct desc_struct *)(table_base + (selector & ~7));
2047 v = get_desc_base(d);
2048#ifdef CONFIG_X86_64
2049 if (d->s == 0 && (d->type == 2 || d->type == 9 || d->type == 11))
2050 v |= ((unsigned long)((struct ldttss_desc64 *)d)->base3) << 32;
2051#endif
2052 return v;
2053}
2054
2055static inline unsigned long kvm_read_tr_base(void)
2056{
2057 u16 tr;
2058 asm("str %0" : "=g"(tr));
2059 return segment_base(tr);
2060}
2061
Avi Kivity04d2cc72007-09-10 18:10:54 +03002062static void vmx_save_host_state(struct kvm_vcpu *vcpu)
Avi Kivity33ed6322007-05-02 16:54:03 +03002063{
Avi Kivity04d2cc72007-09-10 18:10:54 +03002064 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03002065 int i;
Avi Kivity04d2cc72007-09-10 18:10:54 +03002066
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002067 if (vmx->host_state.loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03002068 return;
2069
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002070 vmx->host_state.loaded = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03002071 /*
2072 * Set host fs and gs selectors. Unfortunately, 22.2.3 does not
2073 * allow segment selectors with cpl > 0 or ti == 1.
2074 */
Avi Kivityd6e88ae2008-07-10 16:53:33 +03002075 vmx->host_state.ldt_sel = kvm_read_ldt();
Laurent Vivier152d3f22007-08-23 16:33:11 +02002076 vmx->host_state.gs_ldt_reload_needed = vmx->host_state.ldt_sel;
Avi Kivity9581d442010-10-19 16:46:55 +02002077 savesegment(fs, vmx->host_state.fs_sel);
Laurent Vivier152d3f22007-08-23 16:33:11 +02002078 if (!(vmx->host_state.fs_sel & 7)) {
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002079 vmcs_write16(HOST_FS_SELECTOR, vmx->host_state.fs_sel);
Laurent Vivier152d3f22007-08-23 16:33:11 +02002080 vmx->host_state.fs_reload_needed = 0;
2081 } else {
Avi Kivity33ed6322007-05-02 16:54:03 +03002082 vmcs_write16(HOST_FS_SELECTOR, 0);
Laurent Vivier152d3f22007-08-23 16:33:11 +02002083 vmx->host_state.fs_reload_needed = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03002084 }
Avi Kivity9581d442010-10-19 16:46:55 +02002085 savesegment(gs, vmx->host_state.gs_sel);
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002086 if (!(vmx->host_state.gs_sel & 7))
2087 vmcs_write16(HOST_GS_SELECTOR, vmx->host_state.gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03002088 else {
2089 vmcs_write16(HOST_GS_SELECTOR, 0);
Laurent Vivier152d3f22007-08-23 16:33:11 +02002090 vmx->host_state.gs_ldt_reload_needed = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03002091 }
2092
2093#ifdef CONFIG_X86_64
Avi Kivityb2da15a2012-05-13 19:53:24 +03002094 savesegment(ds, vmx->host_state.ds_sel);
2095 savesegment(es, vmx->host_state.es_sel);
2096#endif
2097
2098#ifdef CONFIG_X86_64
Avi Kivity33ed6322007-05-02 16:54:03 +03002099 vmcs_writel(HOST_FS_BASE, read_msr(MSR_FS_BASE));
2100 vmcs_writel(HOST_GS_BASE, read_msr(MSR_GS_BASE));
2101#else
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002102 vmcs_writel(HOST_FS_BASE, segment_base(vmx->host_state.fs_sel));
2103 vmcs_writel(HOST_GS_BASE, segment_base(vmx->host_state.gs_sel));
Avi Kivity33ed6322007-05-02 16:54:03 +03002104#endif
Avi Kivity707c0872007-05-02 17:33:43 +03002105
2106#ifdef CONFIG_X86_64
Avi Kivityc8770e72010-11-11 12:37:26 +02002107 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
2108 if (is_long_mode(&vmx->vcpu))
Avi Kivity44ea2b12009-09-06 15:55:37 +03002109 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
Avi Kivity707c0872007-05-02 17:33:43 +03002110#endif
Liu, Jinsongda8999d2014-02-24 10:55:46 +00002111 if (boot_cpu_has(X86_FEATURE_MPX))
2112 rdmsrl(MSR_IA32_BNDCFGS, vmx->host_state.msr_host_bndcfgs);
Avi Kivity26bb0982009-09-07 11:14:12 +03002113 for (i = 0; i < vmx->save_nmsrs; ++i)
2114 kvm_set_shared_msr(vmx->guest_msrs[i].index,
Avi Kivityd5696722009-12-02 12:28:47 +02002115 vmx->guest_msrs[i].data,
2116 vmx->guest_msrs[i].mask);
Avi Kivity33ed6322007-05-02 16:54:03 +03002117}
2118
Avi Kivitya9b21b62008-06-24 11:48:49 +03002119static void __vmx_load_host_state(struct vcpu_vmx *vmx)
Avi Kivity33ed6322007-05-02 16:54:03 +03002120{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002121 if (!vmx->host_state.loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03002122 return;
2123
Avi Kivitye1beb1d2007-11-18 13:50:24 +02002124 ++vmx->vcpu.stat.host_state_reload;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002125 vmx->host_state.loaded = 0;
Avi Kivityc8770e72010-11-11 12:37:26 +02002126#ifdef CONFIG_X86_64
2127 if (is_long_mode(&vmx->vcpu))
2128 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
2129#endif
Laurent Vivier152d3f22007-08-23 16:33:11 +02002130 if (vmx->host_state.gs_ldt_reload_needed) {
Avi Kivityd6e88ae2008-07-10 16:53:33 +03002131 kvm_load_ldt(vmx->host_state.ldt_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03002132#ifdef CONFIG_X86_64
Avi Kivity9581d442010-10-19 16:46:55 +02002133 load_gs_index(vmx->host_state.gs_sel);
Avi Kivity9581d442010-10-19 16:46:55 +02002134#else
2135 loadsegment(gs, vmx->host_state.gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03002136#endif
Avi Kivity33ed6322007-05-02 16:54:03 +03002137 }
Avi Kivity0a77fe42010-10-19 18:48:35 +02002138 if (vmx->host_state.fs_reload_needed)
2139 loadsegment(fs, vmx->host_state.fs_sel);
Avi Kivityb2da15a2012-05-13 19:53:24 +03002140#ifdef CONFIG_X86_64
2141 if (unlikely(vmx->host_state.ds_sel | vmx->host_state.es_sel)) {
2142 loadsegment(ds, vmx->host_state.ds_sel);
2143 loadsegment(es, vmx->host_state.es_sel);
2144 }
Avi Kivityb2da15a2012-05-13 19:53:24 +03002145#endif
Laurent Vivier152d3f22007-08-23 16:33:11 +02002146 reload_tss();
Avi Kivity44ea2b12009-09-06 15:55:37 +03002147#ifdef CONFIG_X86_64
Avi Kivityc8770e72010-11-11 12:37:26 +02002148 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
Avi Kivity44ea2b12009-09-06 15:55:37 +03002149#endif
Liu, Jinsongda8999d2014-02-24 10:55:46 +00002150 if (vmx->host_state.msr_host_bndcfgs)
2151 wrmsrl(MSR_IA32_BNDCFGS, vmx->host_state.msr_host_bndcfgs);
Suresh Siddhab1a74bf2012-09-20 11:01:49 -07002152 /*
2153 * If the FPU is not active (through the host task or
2154 * the guest vcpu), then restore the cr0.TS bit.
2155 */
Ingo Molnar3c6dffa2015-04-28 12:28:08 +02002156 if (!fpregs_active() && !vmx->vcpu.guest_fpu_loaded)
Suresh Siddhab1a74bf2012-09-20 11:01:49 -07002157 stts();
Christoph Lameter89cbc762014-08-17 12:30:40 -05002158 load_gdt(this_cpu_ptr(&host_gdt));
Avi Kivity33ed6322007-05-02 16:54:03 +03002159}
2160
Avi Kivitya9b21b62008-06-24 11:48:49 +03002161static void vmx_load_host_state(struct vcpu_vmx *vmx)
2162{
2163 preempt_disable();
2164 __vmx_load_host_state(vmx);
2165 preempt_enable();
2166}
2167
Feng Wu28b835d2015-09-18 22:29:54 +08002168static void vmx_vcpu_pi_load(struct kvm_vcpu *vcpu, int cpu)
2169{
2170 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
2171 struct pi_desc old, new;
2172 unsigned int dest;
2173
Paolo Bonzini58d2fb12017-06-06 12:57:06 +02002174 /*
2175 * In case of hot-plug or hot-unplug, we may have to undo
2176 * vmx_vcpu_pi_put even if there is no assigned device. And we
2177 * always keep PI.NDST up to date for simplicity: it makes the
2178 * code easier, and CPU migration is not a fast path.
2179 */
2180 if (!pi_test_sn(pi_desc) && vcpu->cpu == cpu)
Feng Wu28b835d2015-09-18 22:29:54 +08002181 return;
2182
Paolo Bonzini58d2fb12017-06-06 12:57:06 +02002183 /*
2184 * First handle the simple case where no cmpxchg is necessary; just
2185 * allow posting non-urgent interrupts.
2186 *
2187 * If the 'nv' field is POSTED_INTR_WAKEUP_VECTOR, do not change
2188 * PI.NDST: pi_post_block will do it for us and the wakeup_handler
2189 * expects the VCPU to be on the blocked_vcpu_list that matches
2190 * PI.NDST.
2191 */
2192 if (pi_desc->nv == POSTED_INTR_WAKEUP_VECTOR ||
2193 vcpu->cpu == cpu) {
2194 pi_clear_sn(pi_desc);
2195 return;
2196 }
2197
2198 /* The full case. */
Feng Wu28b835d2015-09-18 22:29:54 +08002199 do {
2200 old.control = new.control = pi_desc->control;
2201
Paolo Bonzini58d2fb12017-06-06 12:57:06 +02002202 dest = cpu_physical_id(cpu);
Feng Wu28b835d2015-09-18 22:29:54 +08002203
Paolo Bonzini58d2fb12017-06-06 12:57:06 +02002204 if (x2apic_enabled())
2205 new.ndst = dest;
2206 else
2207 new.ndst = (dest << 8) & 0xFF00;
Feng Wu28b835d2015-09-18 22:29:54 +08002208
Feng Wu28b835d2015-09-18 22:29:54 +08002209 new.sn = 0;
Paolo Bonziniea37f612017-09-28 17:58:41 +02002210 } while (cmpxchg64(&pi_desc->control, old.control,
2211 new.control) != old.control);
Feng Wu28b835d2015-09-18 22:29:54 +08002212}
Xiao Guangrong1be0e612016-03-22 16:51:18 +08002213
Peter Feinerc95ba922016-08-17 09:36:47 -07002214static void decache_tsc_multiplier(struct vcpu_vmx *vmx)
2215{
2216 vmx->current_tsc_ratio = vmx->vcpu.arch.tsc_scaling_ratio;
2217 vmcs_write64(TSC_MULTIPLIER, vmx->current_tsc_ratio);
2218}
2219
Avi Kivity6aa8b732006-12-10 02:21:36 -08002220/*
2221 * Switches to specified vcpu, until a matching vcpu_put(), but assumes
2222 * vcpu mutex is already taken.
2223 */
Avi Kivity15ad7142007-07-11 18:17:21 +03002224static void vmx_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002225{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002226 struct vcpu_vmx *vmx = to_vmx(vcpu);
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08002227 u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
Jim Mattsonb80c76e2016-07-29 18:56:53 -07002228 bool already_loaded = vmx->loaded_vmcs->cpu == cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002229
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08002230 if (!vmm_exclusive)
2231 kvm_cpu_vmxon(phys_addr);
Jim Mattsonb80c76e2016-07-29 18:56:53 -07002232 else if (!already_loaded)
Nadav Har'Eld462b812011-05-24 15:26:10 +03002233 loaded_vmcs_clear(vmx->loaded_vmcs);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002234
Jim Mattsonb80c76e2016-07-29 18:56:53 -07002235 if (!already_loaded) {
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08002236 local_irq_disable();
Zhang Yanfei8f536b72012-12-06 23:43:34 +08002237 crash_disable_local_vmclear(cpu);
Xiao Guangrong5a560f82012-11-28 20:54:14 +08002238
2239 /*
2240 * Read loaded_vmcs->cpu should be before fetching
2241 * loaded_vmcs->loaded_vmcss_on_cpu_link.
2242 * See the comments in __loaded_vmcs_clear().
2243 */
2244 smp_rmb();
2245
Nadav Har'Eld462b812011-05-24 15:26:10 +03002246 list_add(&vmx->loaded_vmcs->loaded_vmcss_on_cpu_link,
2247 &per_cpu(loaded_vmcss_on_cpu, cpu));
Zhang Yanfei8f536b72012-12-06 23:43:34 +08002248 crash_enable_local_vmclear(cpu);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08002249 local_irq_enable();
Jim Mattsonb80c76e2016-07-29 18:56:53 -07002250 }
2251
2252 if (per_cpu(current_vmcs, cpu) != vmx->loaded_vmcs->vmcs) {
2253 per_cpu(current_vmcs, cpu) = vmx->loaded_vmcs->vmcs;
2254 vmcs_load(vmx->loaded_vmcs->vmcs);
2255 }
2256
2257 if (!already_loaded) {
2258 struct desc_ptr *gdt = this_cpu_ptr(&host_gdt);
2259 unsigned long sysenter_esp;
2260
2261 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08002262
Avi Kivity6aa8b732006-12-10 02:21:36 -08002263 /*
2264 * Linux uses per-cpu TSS and GDT, so set these when switching
2265 * processors.
2266 */
Avi Kivityd6e88ae2008-07-10 16:53:33 +03002267 vmcs_writel(HOST_TR_BASE, kvm_read_tr_base()); /* 22.2.4 */
Avi Kivityd3591922010-07-26 18:32:39 +03002268 vmcs_writel(HOST_GDTR_BASE, gdt->address); /* 22.2.4 */
Avi Kivity6aa8b732006-12-10 02:21:36 -08002269
2270 rdmsrl(MSR_IA32_SYSENTER_ESP, sysenter_esp);
2271 vmcs_writel(HOST_IA32_SYSENTER_ESP, sysenter_esp); /* 22.2.3 */
Haozhong Zhangff2c3a12015-10-20 15:39:10 +08002272
Nadav Har'Eld462b812011-05-24 15:26:10 +03002273 vmx->loaded_vmcs->cpu = cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002274 }
Feng Wu28b835d2015-09-18 22:29:54 +08002275
Owen Hofmann2680d6d2016-03-01 13:36:13 -08002276 /* Setup TSC multiplier */
2277 if (kvm_has_tsc_control &&
Peter Feinerc95ba922016-08-17 09:36:47 -07002278 vmx->current_tsc_ratio != vcpu->arch.tsc_scaling_ratio)
2279 decache_tsc_multiplier(vmx);
Owen Hofmann2680d6d2016-03-01 13:36:13 -08002280
Feng Wu28b835d2015-09-18 22:29:54 +08002281 vmx_vcpu_pi_load(vcpu, cpu);
Xiao Guangrong1be0e612016-03-22 16:51:18 +08002282 vmx->host_pkru = read_pkru();
Feng Wu28b835d2015-09-18 22:29:54 +08002283}
2284
2285static void vmx_vcpu_pi_put(struct kvm_vcpu *vcpu)
2286{
2287 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
2288
2289 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +08002290 !irq_remapping_cap(IRQ_POSTING_CAP) ||
2291 !kvm_vcpu_apicv_active(vcpu))
Feng Wu28b835d2015-09-18 22:29:54 +08002292 return;
2293
2294 /* Set SN when the vCPU is preempted */
2295 if (vcpu->preempted)
2296 pi_set_sn(pi_desc);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002297}
2298
2299static void vmx_vcpu_put(struct kvm_vcpu *vcpu)
2300{
Feng Wu28b835d2015-09-18 22:29:54 +08002301 vmx_vcpu_pi_put(vcpu);
2302
Avi Kivitya9b21b62008-06-24 11:48:49 +03002303 __vmx_load_host_state(to_vmx(vcpu));
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08002304 if (!vmm_exclusive) {
Nadav Har'Eld462b812011-05-24 15:26:10 +03002305 __loaded_vmcs_clear(to_vmx(vcpu)->loaded_vmcs);
2306 vcpu->cpu = -1;
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08002307 kvm_cpu_vmxoff();
2308 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002309}
2310
Avi Kivity5fd86fc2007-05-02 20:40:00 +03002311static void vmx_fpu_activate(struct kvm_vcpu *vcpu)
2312{
Avi Kivity81231c62010-01-24 16:26:40 +02002313 ulong cr0;
2314
Avi Kivity5fd86fc2007-05-02 20:40:00 +03002315 if (vcpu->fpu_active)
2316 return;
2317 vcpu->fpu_active = 1;
Avi Kivity81231c62010-01-24 16:26:40 +02002318 cr0 = vmcs_readl(GUEST_CR0);
2319 cr0 &= ~(X86_CR0_TS | X86_CR0_MP);
2320 cr0 |= kvm_read_cr0_bits(vcpu, X86_CR0_TS | X86_CR0_MP);
2321 vmcs_writel(GUEST_CR0, cr0);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03002322 update_exception_bitmap(vcpu);
Avi Kivityedcafe32009-12-30 18:07:40 +02002323 vcpu->arch.cr0_guest_owned_bits = X86_CR0_TS;
Nadav Har'El36cf24e2011-05-25 23:15:08 +03002324 if (is_guest_mode(vcpu))
2325 vcpu->arch.cr0_guest_owned_bits &=
2326 ~get_vmcs12(vcpu)->cr0_guest_host_mask;
Avi Kivityedcafe32009-12-30 18:07:40 +02002327 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03002328}
2329
Avi Kivityedcafe32009-12-30 18:07:40 +02002330static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu);
2331
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03002332/*
2333 * Return the cr0 value that a nested guest would read. This is a combination
2334 * of the real cr0 used to run the guest (guest_cr0), and the bits shadowed by
2335 * its hypervisor (cr0_read_shadow).
2336 */
2337static inline unsigned long nested_read_cr0(struct vmcs12 *fields)
2338{
2339 return (fields->guest_cr0 & ~fields->cr0_guest_host_mask) |
2340 (fields->cr0_read_shadow & fields->cr0_guest_host_mask);
2341}
2342static inline unsigned long nested_read_cr4(struct vmcs12 *fields)
2343{
2344 return (fields->guest_cr4 & ~fields->cr4_guest_host_mask) |
2345 (fields->cr4_read_shadow & fields->cr4_guest_host_mask);
2346}
2347
Avi Kivity5fd86fc2007-05-02 20:40:00 +03002348static void vmx_fpu_deactivate(struct kvm_vcpu *vcpu)
2349{
Nadav Har'El36cf24e2011-05-25 23:15:08 +03002350 /* Note that there is no vcpu->fpu_active = 0 here. The caller must
2351 * set this *before* calling this function.
2352 */
Avi Kivityedcafe32009-12-30 18:07:40 +02002353 vmx_decache_cr0_guest_bits(vcpu);
Avi Kivity81231c62010-01-24 16:26:40 +02002354 vmcs_set_bits(GUEST_CR0, X86_CR0_TS | X86_CR0_MP);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03002355 update_exception_bitmap(vcpu);
Avi Kivityedcafe32009-12-30 18:07:40 +02002356 vcpu->arch.cr0_guest_owned_bits = 0;
2357 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
Nadav Har'El36cf24e2011-05-25 23:15:08 +03002358 if (is_guest_mode(vcpu)) {
2359 /*
2360 * L1's specified read shadow might not contain the TS bit,
2361 * so now that we turned on shadowing of this bit, we need to
2362 * set this bit of the shadow. Like in nested_vmx_run we need
2363 * nested_read_cr0(vmcs12), but vmcs12->guest_cr0 is not yet
2364 * up-to-date here because we just decached cr0.TS (and we'll
2365 * only update vmcs12->guest_cr0 on nested exit).
2366 */
2367 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
2368 vmcs12->guest_cr0 = (vmcs12->guest_cr0 & ~X86_CR0_TS) |
2369 (vcpu->arch.cr0 & X86_CR0_TS);
2370 vmcs_writel(CR0_READ_SHADOW, nested_read_cr0(vmcs12));
2371 } else
2372 vmcs_writel(CR0_READ_SHADOW, vcpu->arch.cr0);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03002373}
2374
Avi Kivity6aa8b732006-12-10 02:21:36 -08002375static unsigned long vmx_get_rflags(struct kvm_vcpu *vcpu)
2376{
Avi Kivity78ac8b42010-04-08 18:19:35 +03002377 unsigned long rflags, save_rflags;
Avi Kivity345dcaa2009-08-12 15:29:37 +03002378
Avi Kivity6de12732011-03-07 12:51:22 +02002379 if (!test_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail)) {
2380 __set_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail);
2381 rflags = vmcs_readl(GUEST_RFLAGS);
2382 if (to_vmx(vcpu)->rmode.vm86_active) {
2383 rflags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
2384 save_rflags = to_vmx(vcpu)->rmode.save_rflags;
2385 rflags |= save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
2386 }
2387 to_vmx(vcpu)->rflags = rflags;
Avi Kivity78ac8b42010-04-08 18:19:35 +03002388 }
Avi Kivity6de12732011-03-07 12:51:22 +02002389 return to_vmx(vcpu)->rflags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002390}
2391
2392static void vmx_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
2393{
Avi Kivity6de12732011-03-07 12:51:22 +02002394 __set_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail);
2395 to_vmx(vcpu)->rflags = rflags;
Avi Kivity78ac8b42010-04-08 18:19:35 +03002396 if (to_vmx(vcpu)->rmode.vm86_active) {
2397 to_vmx(vcpu)->rmode.save_rflags = rflags;
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01002398 rflags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity78ac8b42010-04-08 18:19:35 +03002399 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002400 vmcs_writel(GUEST_RFLAGS, rflags);
2401}
2402
Huaitong Hanbe94f6b2016-03-22 16:51:20 +08002403static u32 vmx_get_pkru(struct kvm_vcpu *vcpu)
2404{
2405 return to_vmx(vcpu)->guest_pkru;
2406}
2407
Paolo Bonzini37ccdcb2014-05-20 14:29:47 +02002408static u32 vmx_get_interrupt_shadow(struct kvm_vcpu *vcpu)
Glauber Costa2809f5d2009-05-12 16:21:05 -04002409{
2410 u32 interruptibility = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
2411 int ret = 0;
2412
2413 if (interruptibility & GUEST_INTR_STATE_STI)
Jan Kiszka48005f62010-02-19 19:38:07 +01002414 ret |= KVM_X86_SHADOW_INT_STI;
Glauber Costa2809f5d2009-05-12 16:21:05 -04002415 if (interruptibility & GUEST_INTR_STATE_MOV_SS)
Jan Kiszka48005f62010-02-19 19:38:07 +01002416 ret |= KVM_X86_SHADOW_INT_MOV_SS;
Glauber Costa2809f5d2009-05-12 16:21:05 -04002417
Paolo Bonzini37ccdcb2014-05-20 14:29:47 +02002418 return ret;
Glauber Costa2809f5d2009-05-12 16:21:05 -04002419}
2420
2421static void vmx_set_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
2422{
2423 u32 interruptibility_old = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
2424 u32 interruptibility = interruptibility_old;
2425
2426 interruptibility &= ~(GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS);
2427
Jan Kiszka48005f62010-02-19 19:38:07 +01002428 if (mask & KVM_X86_SHADOW_INT_MOV_SS)
Glauber Costa2809f5d2009-05-12 16:21:05 -04002429 interruptibility |= GUEST_INTR_STATE_MOV_SS;
Jan Kiszka48005f62010-02-19 19:38:07 +01002430 else if (mask & KVM_X86_SHADOW_INT_STI)
Glauber Costa2809f5d2009-05-12 16:21:05 -04002431 interruptibility |= GUEST_INTR_STATE_STI;
2432
2433 if ((interruptibility != interruptibility_old))
2434 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, interruptibility);
2435}
2436
Avi Kivity6aa8b732006-12-10 02:21:36 -08002437static void skip_emulated_instruction(struct kvm_vcpu *vcpu)
2438{
2439 unsigned long rip;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002440
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002441 rip = kvm_rip_read(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002442 rip += vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002443 kvm_rip_write(vcpu, rip);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002444
Glauber Costa2809f5d2009-05-12 16:21:05 -04002445 /* skipping an emulated instruction also counts */
2446 vmx_set_interrupt_shadow(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002447}
2448
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002449/*
2450 * KVM wants to inject page-faults which it got to the guest. This function
2451 * checks whether in a nested guest, we need to inject them to L1 or L2.
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002452 */
Gleb Natapove011c662013-09-25 12:51:35 +03002453static int nested_vmx_check_exception(struct kvm_vcpu *vcpu, unsigned nr)
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002454{
2455 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
2456
Gleb Natapove011c662013-09-25 12:51:35 +03002457 if (!(vmcs12->exception_bitmap & (1u << nr)))
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002458 return 0;
2459
Wanpeng Lia29fd272017-06-05 05:19:09 -07002460 nested_vmx_vmexit(vcpu, EXIT_REASON_EXCEPTION_NMI,
Jan Kiszka533558b2014-01-04 18:47:20 +01002461 vmcs_read32(VM_EXIT_INTR_INFO),
2462 vmcs_readl(EXIT_QUALIFICATION));
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002463 return 1;
2464}
2465
Avi Kivity298101d2007-11-25 13:41:11 +02002466static void vmx_queue_exception(struct kvm_vcpu *vcpu, unsigned nr,
Joerg Roedelce7ddec2010-04-22 12:33:13 +02002467 bool has_error_code, u32 error_code,
2468 bool reinject)
Avi Kivity298101d2007-11-25 13:41:11 +02002469{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002470 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002471 u32 intr_info = nr | INTR_INFO_VALID_MASK;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002472
Gleb Natapove011c662013-09-25 12:51:35 +03002473 if (!reinject && is_guest_mode(vcpu) &&
2474 nested_vmx_check_exception(vcpu, nr))
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002475 return;
2476
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002477 if (has_error_code) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002478 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE, error_code);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002479 intr_info |= INTR_INFO_DELIVER_CODE_MASK;
2480 }
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002481
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002482 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05002483 int inc_eip = 0;
2484 if (kvm_exception_is_soft(nr))
2485 inc_eip = vcpu->arch.event_exit_inst_len;
2486 if (kvm_inject_realmode_interrupt(vcpu, nr, inc_eip) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02002487 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002488 return;
2489 }
2490
Gleb Natapov66fd3f72009-05-11 13:35:50 +03002491 if (kvm_exception_is_soft(nr)) {
2492 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
2493 vmx->vcpu.arch.event_exit_inst_len);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002494 intr_info |= INTR_TYPE_SOFT_EXCEPTION;
2495 } else
2496 intr_info |= INTR_TYPE_HARD_EXCEPTION;
2497
2498 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr_info);
Avi Kivity298101d2007-11-25 13:41:11 +02002499}
2500
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002501static bool vmx_rdtscp_supported(void)
2502{
2503 return cpu_has_vmx_rdtscp();
2504}
2505
Mao, Junjiead756a12012-07-02 01:18:48 +00002506static bool vmx_invpcid_supported(void)
2507{
2508 return cpu_has_vmx_invpcid() && enable_ept;
2509}
2510
Avi Kivity6aa8b732006-12-10 02:21:36 -08002511/*
Eddie Donga75beee2007-05-17 18:55:15 +03002512 * Swap MSR entry in host/guest MSR entry array.
2513 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10002514static void move_msr_up(struct vcpu_vmx *vmx, int from, int to)
Eddie Donga75beee2007-05-17 18:55:15 +03002515{
Avi Kivity26bb0982009-09-07 11:14:12 +03002516 struct shared_msr_entry tmp;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002517
2518 tmp = vmx->guest_msrs[to];
2519 vmx->guest_msrs[to] = vmx->guest_msrs[from];
2520 vmx->guest_msrs[from] = tmp;
Eddie Donga75beee2007-05-17 18:55:15 +03002521}
2522
Yang Zhang8d146952013-01-25 10:18:50 +08002523static void vmx_set_msr_bitmap(struct kvm_vcpu *vcpu)
2524{
2525 unsigned long *msr_bitmap;
2526
Wincy Van670125b2015-03-04 14:31:56 +08002527 if (is_guest_mode(vcpu))
Radim Krčmářd048c092016-08-08 20:16:22 +02002528 msr_bitmap = to_vmx(vcpu)->nested.msr_bitmap;
Roman Kagan3ce424e2016-05-18 17:48:20 +03002529 else if (cpu_has_secondary_exec_ctrls() &&
2530 (vmcs_read32(SECONDARY_VM_EXEC_CONTROL) &
2531 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE)) {
Wanpeng Lif6e90f92016-09-22 07:43:25 +08002532 if (enable_apicv && kvm_vcpu_apicv_active(vcpu)) {
2533 if (is_long_mode(vcpu))
2534 msr_bitmap = vmx_msr_bitmap_longmode_x2apic;
2535 else
2536 msr_bitmap = vmx_msr_bitmap_legacy_x2apic;
2537 } else {
2538 if (is_long_mode(vcpu))
2539 msr_bitmap = vmx_msr_bitmap_longmode_x2apic_apicv_inactive;
2540 else
2541 msr_bitmap = vmx_msr_bitmap_legacy_x2apic_apicv_inactive;
2542 }
Yang Zhang8d146952013-01-25 10:18:50 +08002543 } else {
2544 if (is_long_mode(vcpu))
2545 msr_bitmap = vmx_msr_bitmap_longmode;
2546 else
2547 msr_bitmap = vmx_msr_bitmap_legacy;
2548 }
2549
2550 vmcs_write64(MSR_BITMAP, __pa(msr_bitmap));
2551}
2552
Eddie Donga75beee2007-05-17 18:55:15 +03002553/*
Avi Kivitye38aea32007-04-19 13:22:48 +03002554 * Set up the vmcs to automatically save and restore system
2555 * msrs. Don't touch the 64-bit msrs if the guest is in legacy
2556 * mode, as fiddling with msrs is very expensive.
2557 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10002558static void setup_msrs(struct vcpu_vmx *vmx)
Avi Kivitye38aea32007-04-19 13:22:48 +03002559{
Avi Kivity26bb0982009-09-07 11:14:12 +03002560 int save_nmsrs, index;
Avi Kivitye38aea32007-04-19 13:22:48 +03002561
Eddie Donga75beee2007-05-17 18:55:15 +03002562 save_nmsrs = 0;
Avi Kivity4d56c8a2007-04-19 14:28:44 +03002563#ifdef CONFIG_X86_64
Rusty Russell8b9cf982007-07-30 16:31:43 +10002564 if (is_long_mode(&vmx->vcpu)) {
Rusty Russell8b9cf982007-07-30 16:31:43 +10002565 index = __find_msr_index(vmx, MSR_SYSCALL_MASK);
Eddie Donga75beee2007-05-17 18:55:15 +03002566 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10002567 move_msr_up(vmx, index, save_nmsrs++);
2568 index = __find_msr_index(vmx, MSR_LSTAR);
Eddie Donga75beee2007-05-17 18:55:15 +03002569 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10002570 move_msr_up(vmx, index, save_nmsrs++);
2571 index = __find_msr_index(vmx, MSR_CSTAR);
Eddie Donga75beee2007-05-17 18:55:15 +03002572 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10002573 move_msr_up(vmx, index, save_nmsrs++);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002574 index = __find_msr_index(vmx, MSR_TSC_AUX);
Xiao Guangrong1cea0ce2015-09-09 14:05:57 +08002575 if (index >= 0 && guest_cpuid_has_rdtscp(&vmx->vcpu))
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002576 move_msr_up(vmx, index, save_nmsrs++);
Eddie Donga75beee2007-05-17 18:55:15 +03002577 /*
Brian Gerst8c065852010-07-17 09:03:26 -04002578 * MSR_STAR is only needed on long mode guests, and only
Eddie Donga75beee2007-05-17 18:55:15 +03002579 * if efer.sce is enabled.
2580 */
Brian Gerst8c065852010-07-17 09:03:26 -04002581 index = __find_msr_index(vmx, MSR_STAR);
Avi Kivityf6801df2010-01-21 15:31:50 +02002582 if ((index >= 0) && (vmx->vcpu.arch.efer & EFER_SCE))
Rusty Russell8b9cf982007-07-30 16:31:43 +10002583 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03002584 }
Eddie Donga75beee2007-05-17 18:55:15 +03002585#endif
Avi Kivity92c0d902009-10-29 11:00:16 +02002586 index = __find_msr_index(vmx, MSR_EFER);
2587 if (index >= 0 && update_transition_efer(vmx, index))
Avi Kivity26bb0982009-09-07 11:14:12 +03002588 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03002589
Avi Kivity26bb0982009-09-07 11:14:12 +03002590 vmx->save_nmsrs = save_nmsrs;
Avi Kivity58972972009-02-24 22:26:47 +02002591
Yang Zhang8d146952013-01-25 10:18:50 +08002592 if (cpu_has_vmx_msr_bitmap())
2593 vmx_set_msr_bitmap(&vmx->vcpu);
Avi Kivitye38aea32007-04-19 13:22:48 +03002594}
2595
2596/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08002597 * reads and returns guest's timestamp counter "register"
Haozhong Zhangbe7b2632015-10-20 15:39:11 +08002598 * guest_tsc = (host_tsc * tsc multiplier) >> 48 + tsc_offset
2599 * -- Intel TSC Scaling for Virtualization White Paper, sec 1.3
Avi Kivity6aa8b732006-12-10 02:21:36 -08002600 */
Haozhong Zhangbe7b2632015-10-20 15:39:11 +08002601static u64 guest_read_tsc(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002602{
2603 u64 host_tsc, tsc_offset;
2604
Andy Lutomirski4ea16362015-06-25 18:44:07 +02002605 host_tsc = rdtsc();
Avi Kivity6aa8b732006-12-10 02:21:36 -08002606 tsc_offset = vmcs_read64(TSC_OFFSET);
Haozhong Zhangbe7b2632015-10-20 15:39:11 +08002607 return kvm_scale_tsc(vcpu, host_tsc) + tsc_offset;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002608}
2609
2610/*
Zachary Amsden99e3e302010-08-19 22:07:17 -10002611 * writes 'offset' into guest's timestamp counter offset register
Avi Kivity6aa8b732006-12-10 02:21:36 -08002612 */
Zachary Amsden99e3e302010-08-19 22:07:17 -10002613static void vmx_write_tsc_offset(struct kvm_vcpu *vcpu, u64 offset)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002614{
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002615 if (is_guest_mode(vcpu)) {
Nadav Har'El79918252011-05-25 23:15:39 +03002616 /*
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002617 * We're here if L1 chose not to trap WRMSR to TSC. According
2618 * to the spec, this should set L1's TSC; The offset that L1
2619 * set for L2 remains unchanged, and still needs to be added
2620 * to the newly set TSC to get L2's TSC.
Nadav Har'El79918252011-05-25 23:15:39 +03002621 */
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002622 struct vmcs12 *vmcs12;
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002623 /* recalculate vmcs02.TSC_OFFSET: */
2624 vmcs12 = get_vmcs12(vcpu);
2625 vmcs_write64(TSC_OFFSET, offset +
2626 (nested_cpu_has(vmcs12, CPU_BASED_USE_TSC_OFFSETING) ?
2627 vmcs12->tsc_offset : 0));
2628 } else {
Yoshihiro YUNOMAE489223e2013-06-12 16:43:44 +09002629 trace_kvm_write_tsc_offset(vcpu->vcpu_id,
2630 vmcs_read64(TSC_OFFSET), offset);
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002631 vmcs_write64(TSC_OFFSET, offset);
2632 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002633}
2634
Nadav Har'El801d3422011-05-25 23:02:23 +03002635static bool guest_cpuid_has_vmx(struct kvm_vcpu *vcpu)
2636{
2637 struct kvm_cpuid_entry2 *best = kvm_find_cpuid_entry(vcpu, 1, 0);
2638 return best && (best->ecx & (1 << (X86_FEATURE_VMX & 31)));
2639}
2640
2641/*
2642 * nested_vmx_allowed() checks whether a guest should be allowed to use VMX
2643 * instructions and MSRs (i.e., nested VMX). Nested VMX is disabled for
2644 * all guests if the "nested" module option is off, and can also be disabled
2645 * for a single guest by disabling its VMX cpuid bit.
2646 */
2647static inline bool nested_vmx_allowed(struct kvm_vcpu *vcpu)
2648{
2649 return nested && guest_cpuid_has_vmx(vcpu);
2650}
2651
Avi Kivity6aa8b732006-12-10 02:21:36 -08002652/*
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002653 * nested_vmx_setup_ctls_msrs() sets up variables containing the values to be
2654 * returned for the various VMX controls MSRs when nested VMX is enabled.
2655 * The same values should also be used to verify that vmcs12 control fields are
2656 * valid during nested entry from L1 to L2.
2657 * Each of these control msrs has a low and high 32-bit half: A low bit is on
2658 * if the corresponding bit in the (32-bit) control field *must* be on, and a
2659 * bit in the high half is on if the corresponding bit in the control field
2660 * may be on. See also vmx_control_verify().
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002661 */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002662static void nested_vmx_setup_ctls_msrs(struct vcpu_vmx *vmx)
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002663{
2664 /*
2665 * Note that as a general rule, the high half of the MSRs (bits in
2666 * the control fields which may be 1) should be initialized by the
2667 * intersection of the underlying hardware's MSR (i.e., features which
2668 * can be supported) and the list of features we want to expose -
2669 * because they are known to be properly supported in our code.
2670 * Also, usually, the low half of the MSRs (bits which must be 1) can
2671 * be set to 0, meaning that L1 may turn off any of these bits. The
2672 * reason is that if one of these bits is necessary, it will appear
2673 * in vmcs01 and prepare_vmcs02, when it bitwise-or's the control
2674 * fields of vmcs01 and vmcs02, will turn these bits off - and
2675 * nested_vmx_exit_handled() will not pass related exits to L1.
2676 * These rules have exceptions below.
2677 */
2678
2679 /* pin-based controls */
Jan Kiszkaeabeaac2013-03-13 11:30:50 +01002680 rdmsr(MSR_IA32_VMX_PINBASED_CTLS,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002681 vmx->nested.nested_vmx_pinbased_ctls_low,
2682 vmx->nested.nested_vmx_pinbased_ctls_high);
2683 vmx->nested.nested_vmx_pinbased_ctls_low |=
2684 PIN_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
2685 vmx->nested.nested_vmx_pinbased_ctls_high &=
2686 PIN_BASED_EXT_INTR_MASK |
2687 PIN_BASED_NMI_EXITING |
2688 PIN_BASED_VIRTUAL_NMIS;
2689 vmx->nested.nested_vmx_pinbased_ctls_high |=
2690 PIN_BASED_ALWAYSON_WITHOUT_TRUE_MSR |
Jan Kiszka0238ea92013-03-13 11:31:24 +01002691 PIN_BASED_VMX_PREEMPTION_TIMER;
Andrey Smetanind62caab2015-11-10 15:36:33 +03002692 if (kvm_vcpu_apicv_active(&vmx->vcpu))
Wincy Van705699a2015-02-03 23:58:17 +08002693 vmx->nested.nested_vmx_pinbased_ctls_high |=
2694 PIN_BASED_POSTED_INTR;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002695
Jan Kiszka3dbcd8d2014-06-16 13:59:40 +02002696 /* exit controls */
Arthur Chunqi Lic0dfee52013-08-06 18:41:45 +08002697 rdmsr(MSR_IA32_VMX_EXIT_CTLS,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002698 vmx->nested.nested_vmx_exit_ctls_low,
2699 vmx->nested.nested_vmx_exit_ctls_high);
2700 vmx->nested.nested_vmx_exit_ctls_low =
2701 VM_EXIT_ALWAYSON_WITHOUT_TRUE_MSR;
Bandan Dase0ba1a62014-04-19 18:17:46 -04002702
Wincy Vanb9c237b2015-02-03 23:56:30 +08002703 vmx->nested.nested_vmx_exit_ctls_high &=
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002704#ifdef CONFIG_X86_64
Arthur Chunqi Lic0dfee52013-08-06 18:41:45 +08002705 VM_EXIT_HOST_ADDR_SPACE_SIZE |
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002706#endif
Jan Kiszkaf4124502014-03-07 20:03:13 +01002707 VM_EXIT_LOAD_IA32_PAT | VM_EXIT_SAVE_IA32_PAT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002708 vmx->nested.nested_vmx_exit_ctls_high |=
2709 VM_EXIT_ALWAYSON_WITHOUT_TRUE_MSR |
Jan Kiszkaf4124502014-03-07 20:03:13 +01002710 VM_EXIT_LOAD_IA32_EFER | VM_EXIT_SAVE_IA32_EFER |
Bandan Dase0ba1a62014-04-19 18:17:46 -04002711 VM_EXIT_SAVE_VMX_PREEMPTION_TIMER | VM_EXIT_ACK_INTR_ON_EXIT;
2712
Paolo Bonzinia87036a2016-03-08 09:52:13 +01002713 if (kvm_mpx_supported())
Wincy Vanb9c237b2015-02-03 23:56:30 +08002714 vmx->nested.nested_vmx_exit_ctls_high |= VM_EXIT_CLEAR_BNDCFGS;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002715
Jan Kiszka2996fca2014-06-16 13:59:43 +02002716 /* We support free control of debug control saving. */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002717 vmx->nested.nested_vmx_true_exit_ctls_low =
2718 vmx->nested.nested_vmx_exit_ctls_low &
Jan Kiszka2996fca2014-06-16 13:59:43 +02002719 ~VM_EXIT_SAVE_DEBUG_CONTROLS;
2720
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002721 /* entry controls */
2722 rdmsr(MSR_IA32_VMX_ENTRY_CTLS,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002723 vmx->nested.nested_vmx_entry_ctls_low,
2724 vmx->nested.nested_vmx_entry_ctls_high);
2725 vmx->nested.nested_vmx_entry_ctls_low =
2726 VM_ENTRY_ALWAYSON_WITHOUT_TRUE_MSR;
2727 vmx->nested.nested_vmx_entry_ctls_high &=
Jan Kiszka57435342013-08-06 10:39:56 +02002728#ifdef CONFIG_X86_64
2729 VM_ENTRY_IA32E_MODE |
2730#endif
2731 VM_ENTRY_LOAD_IA32_PAT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002732 vmx->nested.nested_vmx_entry_ctls_high |=
2733 (VM_ENTRY_ALWAYSON_WITHOUT_TRUE_MSR | VM_ENTRY_LOAD_IA32_EFER);
Paolo Bonzinia87036a2016-03-08 09:52:13 +01002734 if (kvm_mpx_supported())
Wincy Vanb9c237b2015-02-03 23:56:30 +08002735 vmx->nested.nested_vmx_entry_ctls_high |= VM_ENTRY_LOAD_BNDCFGS;
Jan Kiszka57435342013-08-06 10:39:56 +02002736
Jan Kiszka2996fca2014-06-16 13:59:43 +02002737 /* We support free control of debug control loading. */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002738 vmx->nested.nested_vmx_true_entry_ctls_low =
2739 vmx->nested.nested_vmx_entry_ctls_low &
Jan Kiszka2996fca2014-06-16 13:59:43 +02002740 ~VM_ENTRY_LOAD_DEBUG_CONTROLS;
2741
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002742 /* cpu-based controls */
2743 rdmsr(MSR_IA32_VMX_PROCBASED_CTLS,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002744 vmx->nested.nested_vmx_procbased_ctls_low,
2745 vmx->nested.nested_vmx_procbased_ctls_high);
2746 vmx->nested.nested_vmx_procbased_ctls_low =
2747 CPU_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
2748 vmx->nested.nested_vmx_procbased_ctls_high &=
Jan Kiszkaa294c9b2013-10-23 17:43:09 +01002749 CPU_BASED_VIRTUAL_INTR_PENDING |
2750 CPU_BASED_VIRTUAL_NMI_PENDING | CPU_BASED_USE_TSC_OFFSETING |
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002751 CPU_BASED_HLT_EXITING | CPU_BASED_INVLPG_EXITING |
2752 CPU_BASED_MWAIT_EXITING | CPU_BASED_CR3_LOAD_EXITING |
2753 CPU_BASED_CR3_STORE_EXITING |
2754#ifdef CONFIG_X86_64
2755 CPU_BASED_CR8_LOAD_EXITING | CPU_BASED_CR8_STORE_EXITING |
2756#endif
2757 CPU_BASED_MOV_DR_EXITING | CPU_BASED_UNCOND_IO_EXITING |
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03002758 CPU_BASED_USE_IO_BITMAPS | CPU_BASED_MONITOR_TRAP_FLAG |
2759 CPU_BASED_MONITOR_EXITING | CPU_BASED_RDPMC_EXITING |
2760 CPU_BASED_RDTSC_EXITING | CPU_BASED_PAUSE_EXITING |
2761 CPU_BASED_TPR_SHADOW | CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002762 /*
2763 * We can allow some features even when not supported by the
2764 * hardware. For example, L1 can specify an MSR bitmap - and we
2765 * can use it to avoid exits to L1 - even when L0 runs L2
2766 * without MSR bitmaps.
2767 */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002768 vmx->nested.nested_vmx_procbased_ctls_high |=
2769 CPU_BASED_ALWAYSON_WITHOUT_TRUE_MSR |
Jan Kiszka560b7ee2014-06-16 13:59:42 +02002770 CPU_BASED_USE_MSR_BITMAPS;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002771
Jan Kiszka3dcdf3e2014-06-16 13:59:41 +02002772 /* We support free control of CR3 access interception. */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002773 vmx->nested.nested_vmx_true_procbased_ctls_low =
2774 vmx->nested.nested_vmx_procbased_ctls_low &
Jan Kiszka3dcdf3e2014-06-16 13:59:41 +02002775 ~(CPU_BASED_CR3_LOAD_EXITING | CPU_BASED_CR3_STORE_EXITING);
2776
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002777 /* secondary cpu-based controls */
2778 rdmsr(MSR_IA32_VMX_PROCBASED_CTLS2,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002779 vmx->nested.nested_vmx_secondary_ctls_low,
2780 vmx->nested.nested_vmx_secondary_ctls_high);
2781 vmx->nested.nested_vmx_secondary_ctls_low = 0;
2782 vmx->nested.nested_vmx_secondary_ctls_high &=
Jan Kiszkad6851fb2013-02-23 22:34:39 +01002783 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Jan Kiszkab3a2a902015-03-23 19:27:19 +01002784 SECONDARY_EXEC_RDTSCP |
Wincy Vanf2b93282015-02-03 23:56:03 +08002785 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
Wanpeng Li5c614b32015-10-13 09:18:36 -07002786 SECONDARY_EXEC_ENABLE_VPID |
Wincy Van82f0dd42015-02-03 23:57:18 +08002787 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Wincy Van608406e2015-02-03 23:57:51 +08002788 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
Wanpeng Li81dc01f2014-12-04 19:11:07 +08002789 SECONDARY_EXEC_WBINVD_EXITING |
Dan Williamsdfa169b2016-06-02 11:17:24 -07002790 SECONDARY_EXEC_XSAVES;
Jan Kiszkac18911a2013-03-13 16:06:41 +01002791
Nadav Har'Elafa61f72013-08-07 14:59:22 +02002792 if (enable_ept) {
2793 /* nested EPT: emulate EPT also to L1 */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002794 vmx->nested.nested_vmx_secondary_ctls_high |=
Radim Krčmář0790ec12015-03-17 14:02:32 +01002795 SECONDARY_EXEC_ENABLE_EPT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002796 vmx->nested.nested_vmx_ept_caps = VMX_EPT_PAGE_WALK_4_BIT |
Jan Kiszkad3134db2013-10-23 14:40:31 +01002797 VMX_EPTP_WB_BIT | VMX_EPT_2MB_PAGE_BIT |
2798 VMX_EPT_INVEPT_BIT;
Bandan Das02120c42016-07-12 18:18:52 -04002799 if (cpu_has_vmx_ept_execute_only())
2800 vmx->nested.nested_vmx_ept_caps |=
2801 VMX_EPT_EXECUTE_ONLY_BIT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002802 vmx->nested.nested_vmx_ept_caps &= vmx_capability.ept;
Bandan Das45e11812016-08-02 16:32:36 -04002803 vmx->nested.nested_vmx_ept_caps |= VMX_EPT_EXTENT_GLOBAL_BIT |
2804 VMX_EPT_EXTENT_CONTEXT_BIT;
Nadav Har'Elafa61f72013-08-07 14:59:22 +02002805 } else
Wincy Vanb9c237b2015-02-03 23:56:30 +08002806 vmx->nested.nested_vmx_ept_caps = 0;
Nadav Har'Elafa61f72013-08-07 14:59:22 +02002807
Paolo Bonzinief697a72016-03-18 16:58:38 +01002808 /*
2809 * Old versions of KVM use the single-context version without
2810 * checking for support, so declare that it is supported even
2811 * though it is treated as global context. The alternative is
2812 * not failing the single-context invvpid, and it is worse.
2813 */
Wanpeng Li089d7b62015-10-13 09:18:37 -07002814 if (enable_vpid)
2815 vmx->nested.nested_vmx_vpid_caps = VMX_VPID_INVVPID_BIT |
Paolo Bonzinief697a72016-03-18 16:58:38 +01002816 VMX_VPID_EXTENT_SINGLE_CONTEXT_BIT |
Wanpeng Li089d7b62015-10-13 09:18:37 -07002817 VMX_VPID_EXTENT_GLOBAL_CONTEXT_BIT;
2818 else
2819 vmx->nested.nested_vmx_vpid_caps = 0;
Wanpeng Li99b83ac2015-10-13 09:12:21 -07002820
Radim Krčmář0790ec12015-03-17 14:02:32 +01002821 if (enable_unrestricted_guest)
2822 vmx->nested.nested_vmx_secondary_ctls_high |=
2823 SECONDARY_EXEC_UNRESTRICTED_GUEST;
2824
Jan Kiszkac18911a2013-03-13 16:06:41 +01002825 /* miscellaneous data */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002826 rdmsr(MSR_IA32_VMX_MISC,
2827 vmx->nested.nested_vmx_misc_low,
2828 vmx->nested.nested_vmx_misc_high);
2829 vmx->nested.nested_vmx_misc_low &= VMX_MISC_SAVE_EFER_LMA;
2830 vmx->nested.nested_vmx_misc_low |=
2831 VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE |
Jan Kiszkaf4124502014-03-07 20:03:13 +01002832 VMX_MISC_ACTIVITY_HLT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002833 vmx->nested.nested_vmx_misc_high = 0;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002834}
2835
2836static inline bool vmx_control_verify(u32 control, u32 low, u32 high)
2837{
2838 /*
2839 * Bits 0 in high must be 0, and bits 1 in low must be 1.
2840 */
2841 return ((control & high) | low) == control;
2842}
2843
2844static inline u64 vmx_control_msr(u32 low, u32 high)
2845{
2846 return low | ((u64)high << 32);
2847}
2848
Jan Kiszkacae50132014-01-04 18:47:22 +01002849/* Returns 0 on success, non-0 otherwise. */
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002850static int vmx_get_vmx_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 *pdata)
2851{
Wincy Vanb9c237b2015-02-03 23:56:30 +08002852 struct vcpu_vmx *vmx = to_vmx(vcpu);
2853
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002854 switch (msr_index) {
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002855 case MSR_IA32_VMX_BASIC:
2856 /*
2857 * This MSR reports some information about VMX support. We
2858 * should return information about the VMX we emulate for the
2859 * guest, and the VMCS structure we give it - not about the
2860 * VMX support of the underlying hardware.
2861 */
Jan Kiszka3dbcd8d2014-06-16 13:59:40 +02002862 *pdata = VMCS12_REVISION | VMX_BASIC_TRUE_CTLS |
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002863 ((u64)VMCS12_SIZE << VMX_BASIC_VMCS_SIZE_SHIFT) |
2864 (VMX_BASIC_MEM_TYPE_WB << VMX_BASIC_MEM_TYPE_SHIFT);
Jan Dakinevich9ac7e3e2016-09-04 21:23:15 +03002865 if (cpu_has_vmx_basic_inout())
2866 *pdata |= VMX_BASIC_INOUT;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002867 break;
2868 case MSR_IA32_VMX_TRUE_PINBASED_CTLS:
2869 case MSR_IA32_VMX_PINBASED_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002870 *pdata = vmx_control_msr(
2871 vmx->nested.nested_vmx_pinbased_ctls_low,
2872 vmx->nested.nested_vmx_pinbased_ctls_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002873 break;
2874 case MSR_IA32_VMX_TRUE_PROCBASED_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002875 *pdata = vmx_control_msr(
2876 vmx->nested.nested_vmx_true_procbased_ctls_low,
2877 vmx->nested.nested_vmx_procbased_ctls_high);
Jan Kiszka3dcdf3e2014-06-16 13:59:41 +02002878 break;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002879 case MSR_IA32_VMX_PROCBASED_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002880 *pdata = vmx_control_msr(
2881 vmx->nested.nested_vmx_procbased_ctls_low,
2882 vmx->nested.nested_vmx_procbased_ctls_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002883 break;
2884 case MSR_IA32_VMX_TRUE_EXIT_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002885 *pdata = vmx_control_msr(
2886 vmx->nested.nested_vmx_true_exit_ctls_low,
2887 vmx->nested.nested_vmx_exit_ctls_high);
Jan Kiszka2996fca2014-06-16 13:59:43 +02002888 break;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002889 case MSR_IA32_VMX_EXIT_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002890 *pdata = vmx_control_msr(
2891 vmx->nested.nested_vmx_exit_ctls_low,
2892 vmx->nested.nested_vmx_exit_ctls_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002893 break;
2894 case MSR_IA32_VMX_TRUE_ENTRY_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002895 *pdata = vmx_control_msr(
2896 vmx->nested.nested_vmx_true_entry_ctls_low,
2897 vmx->nested.nested_vmx_entry_ctls_high);
Jan Kiszka2996fca2014-06-16 13:59:43 +02002898 break;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002899 case MSR_IA32_VMX_ENTRY_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002900 *pdata = vmx_control_msr(
2901 vmx->nested.nested_vmx_entry_ctls_low,
2902 vmx->nested.nested_vmx_entry_ctls_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002903 break;
2904 case MSR_IA32_VMX_MISC:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002905 *pdata = vmx_control_msr(
2906 vmx->nested.nested_vmx_misc_low,
2907 vmx->nested.nested_vmx_misc_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002908 break;
2909 /*
2910 * These MSRs specify bits which the guest must keep fixed (on or off)
2911 * while L1 is in VMXON mode (in L1's root mode, or running an L2).
2912 * We picked the standard core2 setting.
2913 */
2914#define VMXON_CR0_ALWAYSON (X86_CR0_PE | X86_CR0_PG | X86_CR0_NE)
2915#define VMXON_CR4_ALWAYSON X86_CR4_VMXE
2916 case MSR_IA32_VMX_CR0_FIXED0:
2917 *pdata = VMXON_CR0_ALWAYSON;
2918 break;
2919 case MSR_IA32_VMX_CR0_FIXED1:
2920 *pdata = -1ULL;
2921 break;
2922 case MSR_IA32_VMX_CR4_FIXED0:
2923 *pdata = VMXON_CR4_ALWAYSON;
2924 break;
2925 case MSR_IA32_VMX_CR4_FIXED1:
2926 *pdata = -1ULL;
2927 break;
2928 case MSR_IA32_VMX_VMCS_ENUM:
Jan Kiszka53814172014-06-16 13:59:44 +02002929 *pdata = 0x2e; /* highest index: VMX_PREEMPTION_TIMER_VALUE */
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002930 break;
2931 case MSR_IA32_VMX_PROCBASED_CTLS2:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002932 *pdata = vmx_control_msr(
2933 vmx->nested.nested_vmx_secondary_ctls_low,
2934 vmx->nested.nested_vmx_secondary_ctls_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002935 break;
2936 case MSR_IA32_VMX_EPT_VPID_CAP:
Wanpeng Li089d7b62015-10-13 09:18:37 -07002937 *pdata = vmx->nested.nested_vmx_ept_caps |
2938 ((u64)vmx->nested.nested_vmx_vpid_caps << 32);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002939 break;
2940 default:
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002941 return 1;
Nadav Har'Elb3897a42013-07-08 19:12:35 +08002942 }
2943
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002944 return 0;
2945}
2946
Haozhong Zhang37e4c992016-06-22 14:59:55 +08002947static inline bool vmx_feature_control_msr_valid(struct kvm_vcpu *vcpu,
2948 uint64_t val)
2949{
2950 uint64_t valid_bits = to_vmx(vcpu)->msr_ia32_feature_control_valid_bits;
2951
2952 return !(val & ~valid_bits);
2953}
2954
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002955/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08002956 * Reads an msr value (of 'msr_index') into 'pdata'.
2957 * Returns 0 on success, non-0 otherwise.
2958 * Assumes vcpu_load() was already called.
2959 */
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002960static int vmx_get_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002961{
Avi Kivity26bb0982009-09-07 11:14:12 +03002962 struct shared_msr_entry *msr;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002963
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002964 switch (msr_info->index) {
Avi Kivity05b3e0c2006-12-13 00:33:45 -08002965#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08002966 case MSR_FS_BASE:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002967 msr_info->data = vmcs_readl(GUEST_FS_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002968 break;
2969 case MSR_GS_BASE:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002970 msr_info->data = vmcs_readl(GUEST_GS_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002971 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03002972 case MSR_KERNEL_GS_BASE:
2973 vmx_load_host_state(to_vmx(vcpu));
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002974 msr_info->data = to_vmx(vcpu)->msr_guest_kernel_gs_base;
Avi Kivity44ea2b12009-09-06 15:55:37 +03002975 break;
Avi Kivity26bb0982009-09-07 11:14:12 +03002976#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -08002977 case MSR_EFER:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002978 return kvm_get_msr_common(vcpu, msr_info);
Jaswinder Singh Rajputaf24a4e2009-05-15 18:42:05 +05302979 case MSR_IA32_TSC:
Haozhong Zhangbe7b2632015-10-20 15:39:11 +08002980 msr_info->data = guest_read_tsc(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002981 break;
2982 case MSR_IA32_SYSENTER_CS:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002983 msr_info->data = vmcs_read32(GUEST_SYSENTER_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002984 break;
2985 case MSR_IA32_SYSENTER_EIP:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002986 msr_info->data = vmcs_readl(GUEST_SYSENTER_EIP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002987 break;
2988 case MSR_IA32_SYSENTER_ESP:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002989 msr_info->data = vmcs_readl(GUEST_SYSENTER_ESP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002990 break;
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00002991 case MSR_IA32_BNDCFGS:
Haozhong Zhangcce8d2e2017-07-04 10:27:41 +08002992 if (!kvm_mpx_supported() ||
2993 (!msr_info->host_initiated && !guest_cpuid_has_mpx(vcpu)))
Paolo Bonzini93c4adc2014-03-05 23:19:52 +01002994 return 1;
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002995 msr_info->data = vmcs_read64(GUEST_BNDCFGS);
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00002996 break;
Ashok Rajc45dcc72016-06-22 14:59:56 +08002997 case MSR_IA32_MCG_EXT_CTL:
2998 if (!msr_info->host_initiated &&
2999 !(to_vmx(vcpu)->msr_ia32_feature_control &
3000 FEATURE_CONTROL_LMCE))
Jan Kiszkacae50132014-01-04 18:47:22 +01003001 return 1;
Ashok Rajc45dcc72016-06-22 14:59:56 +08003002 msr_info->data = vcpu->arch.mcg_ext_ctl;
3003 break;
Jan Kiszkacae50132014-01-04 18:47:22 +01003004 case MSR_IA32_FEATURE_CONTROL:
Haozhong Zhang3b840802016-06-22 14:59:54 +08003005 msr_info->data = to_vmx(vcpu)->msr_ia32_feature_control;
Jan Kiszkacae50132014-01-04 18:47:22 +01003006 break;
3007 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
3008 if (!nested_vmx_allowed(vcpu))
3009 return 1;
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003010 return vmx_get_vmx_msr(vcpu, msr_info->index, &msr_info->data);
Wanpeng Li20300092014-12-02 19:14:59 +08003011 case MSR_IA32_XSS:
3012 if (!vmx_xsaves_supported())
3013 return 1;
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003014 msr_info->data = vcpu->arch.ia32_xss;
Wanpeng Li20300092014-12-02 19:14:59 +08003015 break;
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003016 case MSR_TSC_AUX:
Haozhong Zhang81b1b9c2015-12-14 23:13:38 +08003017 if (!guest_cpuid_has_rdtscp(vcpu) && !msr_info->host_initiated)
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003018 return 1;
3019 /* Otherwise falls through */
Avi Kivity6aa8b732006-12-10 02:21:36 -08003020 default:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003021 msr = find_msr_entry(to_vmx(vcpu), msr_info->index);
Avi Kivity3bab1f52006-12-29 16:49:48 -08003022 if (msr) {
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003023 msr_info->data = msr->data;
Avi Kivity3bab1f52006-12-29 16:49:48 -08003024 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003025 }
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003026 return kvm_get_msr_common(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003027 }
3028
Avi Kivity6aa8b732006-12-10 02:21:36 -08003029 return 0;
3030}
3031
Jan Kiszkacae50132014-01-04 18:47:22 +01003032static void vmx_leave_nested(struct kvm_vcpu *vcpu);
3033
Avi Kivity6aa8b732006-12-10 02:21:36 -08003034/*
3035 * Writes msr value into into the appropriate "register".
3036 * Returns 0 on success, non-0 otherwise.
3037 * Assumes vcpu_load() was already called.
3038 */
Will Auld8fe8ab42012-11-29 12:42:12 -08003039static int vmx_set_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003040{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04003041 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03003042 struct shared_msr_entry *msr;
Eddie Dong2cc51562007-05-21 07:28:09 +03003043 int ret = 0;
Will Auld8fe8ab42012-11-29 12:42:12 -08003044 u32 msr_index = msr_info->index;
3045 u64 data = msr_info->data;
Eddie Dong2cc51562007-05-21 07:28:09 +03003046
Avi Kivity6aa8b732006-12-10 02:21:36 -08003047 switch (msr_index) {
Avi Kivity3bab1f52006-12-29 16:49:48 -08003048 case MSR_EFER:
Will Auld8fe8ab42012-11-29 12:42:12 -08003049 ret = kvm_set_msr_common(vcpu, msr_info);
Eddie Dong2cc51562007-05-21 07:28:09 +03003050 break;
Avi Kivity16175a72009-03-23 22:13:44 +02003051#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08003052 case MSR_FS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03003053 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003054 vmcs_writel(GUEST_FS_BASE, data);
3055 break;
3056 case MSR_GS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03003057 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003058 vmcs_writel(GUEST_GS_BASE, data);
3059 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03003060 case MSR_KERNEL_GS_BASE:
3061 vmx_load_host_state(vmx);
3062 vmx->msr_guest_kernel_gs_base = data;
3063 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003064#endif
3065 case MSR_IA32_SYSENTER_CS:
3066 vmcs_write32(GUEST_SYSENTER_CS, data);
3067 break;
3068 case MSR_IA32_SYSENTER_EIP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02003069 vmcs_writel(GUEST_SYSENTER_EIP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003070 break;
3071 case MSR_IA32_SYSENTER_ESP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02003072 vmcs_writel(GUEST_SYSENTER_ESP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003073 break;
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00003074 case MSR_IA32_BNDCFGS:
Haozhong Zhangcce8d2e2017-07-04 10:27:41 +08003075 if (!kvm_mpx_supported() ||
3076 (!msr_info->host_initiated && !guest_cpuid_has_mpx(vcpu)))
Paolo Bonzini93c4adc2014-03-05 23:19:52 +01003077 return 1;
Jim Mattson07592d62017-05-23 11:52:54 -07003078 if (is_noncanonical_address(data & PAGE_MASK) ||
3079 (data & MSR_IA32_BNDCFGS_RSVD))
3080 return 1;
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00003081 vmcs_write64(GUEST_BNDCFGS, data);
3082 break;
Jaswinder Singh Rajputaf24a4e2009-05-15 18:42:05 +05303083 case MSR_IA32_TSC:
Will Auld8fe8ab42012-11-29 12:42:12 -08003084 kvm_write_tsc(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003085 break;
Sheng Yang468d4722008-10-09 16:01:55 +08003086 case MSR_IA32_CR_PAT:
3087 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
Nadav Amit45666542014-09-18 22:39:44 +03003088 if (!kvm_mtrr_valid(vcpu, MSR_IA32_CR_PAT, data))
3089 return 1;
Sheng Yang468d4722008-10-09 16:01:55 +08003090 vmcs_write64(GUEST_IA32_PAT, data);
3091 vcpu->arch.pat = data;
3092 break;
3093 }
Will Auld8fe8ab42012-11-29 12:42:12 -08003094 ret = kvm_set_msr_common(vcpu, msr_info);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003095 break;
Will Auldba904632012-11-29 12:42:50 -08003096 case MSR_IA32_TSC_ADJUST:
3097 ret = kvm_set_msr_common(vcpu, msr_info);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003098 break;
Ashok Rajc45dcc72016-06-22 14:59:56 +08003099 case MSR_IA32_MCG_EXT_CTL:
3100 if ((!msr_info->host_initiated &&
3101 !(to_vmx(vcpu)->msr_ia32_feature_control &
3102 FEATURE_CONTROL_LMCE)) ||
3103 (data & ~MCG_EXT_CTL_LMCE_EN))
3104 return 1;
3105 vcpu->arch.mcg_ext_ctl = data;
3106 break;
Jan Kiszkacae50132014-01-04 18:47:22 +01003107 case MSR_IA32_FEATURE_CONTROL:
Haozhong Zhang37e4c992016-06-22 14:59:55 +08003108 if (!vmx_feature_control_msr_valid(vcpu, data) ||
Haozhong Zhang3b840802016-06-22 14:59:54 +08003109 (to_vmx(vcpu)->msr_ia32_feature_control &
Jan Kiszkacae50132014-01-04 18:47:22 +01003110 FEATURE_CONTROL_LOCKED && !msr_info->host_initiated))
3111 return 1;
Haozhong Zhang3b840802016-06-22 14:59:54 +08003112 vmx->msr_ia32_feature_control = data;
Jan Kiszkacae50132014-01-04 18:47:22 +01003113 if (msr_info->host_initiated && data == 0)
3114 vmx_leave_nested(vcpu);
3115 break;
3116 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
3117 return 1; /* they are read-only */
Wanpeng Li20300092014-12-02 19:14:59 +08003118 case MSR_IA32_XSS:
3119 if (!vmx_xsaves_supported())
3120 return 1;
3121 /*
3122 * The only supported bit as of Skylake is bit 8, but
3123 * it is not supported on KVM.
3124 */
3125 if (data != 0)
3126 return 1;
3127 vcpu->arch.ia32_xss = data;
3128 if (vcpu->arch.ia32_xss != host_xss)
3129 add_atomic_switch_msr(vmx, MSR_IA32_XSS,
3130 vcpu->arch.ia32_xss, host_xss);
3131 else
3132 clear_atomic_switch_msr(vmx, MSR_IA32_XSS);
3133 break;
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003134 case MSR_TSC_AUX:
Haozhong Zhang81b1b9c2015-12-14 23:13:38 +08003135 if (!guest_cpuid_has_rdtscp(vcpu) && !msr_info->host_initiated)
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003136 return 1;
3137 /* Check reserved bit, higher 32 bits should be zero */
3138 if ((data >> 32) != 0)
3139 return 1;
3140 /* Otherwise falls through */
Avi Kivity6aa8b732006-12-10 02:21:36 -08003141 default:
Rusty Russell8b9cf982007-07-30 16:31:43 +10003142 msr = find_msr_entry(vmx, msr_index);
Avi Kivity3bab1f52006-12-29 16:49:48 -08003143 if (msr) {
Andy Honig8b3c3102014-08-27 11:16:44 -07003144 u64 old_msr_data = msr->data;
Avi Kivity3bab1f52006-12-29 16:49:48 -08003145 msr->data = data;
Avi Kivity2225fd52012-04-18 15:03:04 +03003146 if (msr - vmx->guest_msrs < vmx->save_nmsrs) {
3147 preempt_disable();
Andy Honig8b3c3102014-08-27 11:16:44 -07003148 ret = kvm_set_shared_msr(msr->index, msr->data,
3149 msr->mask);
Avi Kivity2225fd52012-04-18 15:03:04 +03003150 preempt_enable();
Andy Honig8b3c3102014-08-27 11:16:44 -07003151 if (ret)
3152 msr->data = old_msr_data;
Avi Kivity2225fd52012-04-18 15:03:04 +03003153 }
Avi Kivity3bab1f52006-12-29 16:49:48 -08003154 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003155 }
Will Auld8fe8ab42012-11-29 12:42:12 -08003156 ret = kvm_set_msr_common(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003157 }
3158
Eddie Dong2cc51562007-05-21 07:28:09 +03003159 return ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003160}
3161
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03003162static void vmx_cache_reg(struct kvm_vcpu *vcpu, enum kvm_reg reg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003163{
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03003164 __set_bit(reg, (unsigned long *)&vcpu->arch.regs_avail);
3165 switch (reg) {
3166 case VCPU_REGS_RSP:
3167 vcpu->arch.regs[VCPU_REGS_RSP] = vmcs_readl(GUEST_RSP);
3168 break;
3169 case VCPU_REGS_RIP:
3170 vcpu->arch.regs[VCPU_REGS_RIP] = vmcs_readl(GUEST_RIP);
3171 break;
Avi Kivity6de4f3a2009-05-31 22:58:47 +03003172 case VCPU_EXREG_PDPTR:
3173 if (enable_ept)
3174 ept_save_pdptrs(vcpu);
3175 break;
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03003176 default:
3177 break;
3178 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08003179}
3180
Avi Kivity6aa8b732006-12-10 02:21:36 -08003181static __init int cpu_has_kvm_support(void)
3182{
Eduardo Habkost6210e372008-11-17 19:03:16 -02003183 return cpu_has_vmx();
Avi Kivity6aa8b732006-12-10 02:21:36 -08003184}
3185
3186static __init int vmx_disabled_by_bios(void)
3187{
3188 u64 msr;
3189
3190 rdmsrl(MSR_IA32_FEATURE_CONTROL, msr);
Shane Wangcafd6652010-04-29 12:09:01 -04003191 if (msr & FEATURE_CONTROL_LOCKED) {
Joseph Cihula23f3e992011-02-08 11:45:56 -08003192 /* launched w/ TXT and VMX disabled */
Shane Wangcafd6652010-04-29 12:09:01 -04003193 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
3194 && tboot_enabled())
3195 return 1;
Joseph Cihula23f3e992011-02-08 11:45:56 -08003196 /* launched w/o TXT and VMX only enabled w/ TXT */
Shane Wangcafd6652010-04-29 12:09:01 -04003197 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
Joseph Cihula23f3e992011-02-08 11:45:56 -08003198 && (msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
Shane Wangf9335af2010-11-17 11:40:17 +08003199 && !tboot_enabled()) {
3200 printk(KERN_WARNING "kvm: disable TXT in the BIOS or "
Joseph Cihula23f3e992011-02-08 11:45:56 -08003201 "activate TXT before enabling KVM\n");
Shane Wangcafd6652010-04-29 12:09:01 -04003202 return 1;
Shane Wangf9335af2010-11-17 11:40:17 +08003203 }
Joseph Cihula23f3e992011-02-08 11:45:56 -08003204 /* launched w/o TXT and VMX disabled */
3205 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
3206 && !tboot_enabled())
3207 return 1;
Shane Wangcafd6652010-04-29 12:09:01 -04003208 }
3209
3210 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003211}
3212
Dongxiao Xu7725b892010-05-11 18:29:38 +08003213static void kvm_cpu_vmxon(u64 addr)
3214{
Alexander Shishkin1c5ac212016-03-29 17:43:10 +03003215 intel_pt_handle_vmx(1);
3216
Dongxiao Xu7725b892010-05-11 18:29:38 +08003217 asm volatile (ASM_VMX_VMXON_RAX
3218 : : "a"(&addr), "m"(addr)
3219 : "memory", "cc");
3220}
3221
Radim Krčmář13a34e02014-08-28 15:13:03 +02003222static int hardware_enable(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003223{
3224 int cpu = raw_smp_processor_id();
3225 u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
Shane Wangcafd6652010-04-29 12:09:01 -04003226 u64 old, test_bits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003227
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07003228 if (cr4_read_shadow() & X86_CR4_VMXE)
Alexander Graf10474ae2009-09-15 11:37:46 +02003229 return -EBUSY;
3230
Nadav Har'Eld462b812011-05-24 15:26:10 +03003231 INIT_LIST_HEAD(&per_cpu(loaded_vmcss_on_cpu, cpu));
Feng Wubf9f6ac2015-09-18 22:29:55 +08003232 INIT_LIST_HEAD(&per_cpu(blocked_vcpu_on_cpu, cpu));
3233 spin_lock_init(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
Zhang Yanfei8f536b72012-12-06 23:43:34 +08003234
3235 /*
3236 * Now we can enable the vmclear operation in kdump
3237 * since the loaded_vmcss_on_cpu list on this cpu
3238 * has been initialized.
3239 *
3240 * Though the cpu is not in VMX operation now, there
3241 * is no problem to enable the vmclear operation
3242 * for the loaded_vmcss_on_cpu list is empty!
3243 */
3244 crash_enable_local_vmclear(cpu);
3245
Avi Kivity6aa8b732006-12-10 02:21:36 -08003246 rdmsrl(MSR_IA32_FEATURE_CONTROL, old);
Shane Wangcafd6652010-04-29 12:09:01 -04003247
3248 test_bits = FEATURE_CONTROL_LOCKED;
3249 test_bits |= FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
3250 if (tboot_enabled())
3251 test_bits |= FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX;
3252
3253 if ((old & test_bits) != test_bits) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003254 /* enable and lock */
Shane Wangcafd6652010-04-29 12:09:01 -04003255 wrmsrl(MSR_IA32_FEATURE_CONTROL, old | test_bits);
3256 }
Andy Lutomirski375074c2014-10-24 15:58:07 -07003257 cr4_set_bits(X86_CR4_VMXE);
Alexander Graf10474ae2009-09-15 11:37:46 +02003258
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08003259 if (vmm_exclusive) {
3260 kvm_cpu_vmxon(phys_addr);
3261 ept_sync_global();
3262 }
Alexander Graf10474ae2009-09-15 11:37:46 +02003263
Christoph Lameter89cbc762014-08-17 12:30:40 -05003264 native_store_gdt(this_cpu_ptr(&host_gdt));
Avi Kivity3444d7d2010-07-26 18:32:38 +03003265
Alexander Graf10474ae2009-09-15 11:37:46 +02003266 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003267}
3268
Nadav Har'Eld462b812011-05-24 15:26:10 +03003269static void vmclear_local_loaded_vmcss(void)
Avi Kivity543e4242008-05-13 16:22:47 +03003270{
3271 int cpu = raw_smp_processor_id();
Nadav Har'Eld462b812011-05-24 15:26:10 +03003272 struct loaded_vmcs *v, *n;
Avi Kivity543e4242008-05-13 16:22:47 +03003273
Nadav Har'Eld462b812011-05-24 15:26:10 +03003274 list_for_each_entry_safe(v, n, &per_cpu(loaded_vmcss_on_cpu, cpu),
3275 loaded_vmcss_on_cpu_link)
3276 __loaded_vmcs_clear(v);
Avi Kivity543e4242008-05-13 16:22:47 +03003277}
3278
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02003279
3280/* Just like cpu_vmxoff(), but with the __kvm_handle_fault_on_reboot()
3281 * tricks.
3282 */
3283static void kvm_cpu_vmxoff(void)
3284{
3285 asm volatile (__ex(ASM_VMX_VMXOFF) : : : "cc");
Alexander Shishkin1c5ac212016-03-29 17:43:10 +03003286
3287 intel_pt_handle_vmx(0);
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02003288}
3289
Radim Krčmář13a34e02014-08-28 15:13:03 +02003290static void hardware_disable(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003291{
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08003292 if (vmm_exclusive) {
Nadav Har'Eld462b812011-05-24 15:26:10 +03003293 vmclear_local_loaded_vmcss();
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08003294 kvm_cpu_vmxoff();
3295 }
Andy Lutomirski375074c2014-10-24 15:58:07 -07003296 cr4_clear_bits(X86_CR4_VMXE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003297}
3298
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003299static __init int adjust_vmx_controls(u32 ctl_min, u32 ctl_opt,
Mike Dayd77c26f2007-10-08 09:02:08 -04003300 u32 msr, u32 *result)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003301{
3302 u32 vmx_msr_low, vmx_msr_high;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003303 u32 ctl = ctl_min | ctl_opt;
3304
3305 rdmsr(msr, vmx_msr_low, vmx_msr_high);
3306
3307 ctl &= vmx_msr_high; /* bit == 0 in high word ==> must be zero */
3308 ctl |= vmx_msr_low; /* bit == 1 in low word ==> must be one */
3309
3310 /* Ensure minimum (required) set of control bits are supported. */
3311 if (ctl_min & ~ctl)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003312 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003313
3314 *result = ctl;
3315 return 0;
3316}
3317
Avi Kivity110312c2010-12-21 12:54:20 +02003318static __init bool allow_1_setting(u32 msr, u32 ctl)
3319{
3320 u32 vmx_msr_low, vmx_msr_high;
3321
3322 rdmsr(msr, vmx_msr_low, vmx_msr_high);
3323 return vmx_msr_high & ctl;
3324}
3325
Yang, Sheng002c7f72007-07-31 14:23:01 +03003326static __init int setup_vmcs_config(struct vmcs_config *vmcs_conf)
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003327{
3328 u32 vmx_msr_low, vmx_msr_high;
Sheng Yangd56f5462008-04-25 10:13:16 +08003329 u32 min, opt, min2, opt2;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003330 u32 _pin_based_exec_control = 0;
3331 u32 _cpu_based_exec_control = 0;
Sheng Yangf78e0e22007-10-29 09:40:42 +08003332 u32 _cpu_based_2nd_exec_control = 0;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003333 u32 _vmexit_control = 0;
3334 u32 _vmentry_control = 0;
3335
Raghavendra K T10166742012-02-07 23:19:20 +05303336 min = CPU_BASED_HLT_EXITING |
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003337#ifdef CONFIG_X86_64
3338 CPU_BASED_CR8_LOAD_EXITING |
3339 CPU_BASED_CR8_STORE_EXITING |
3340#endif
Sheng Yangd56f5462008-04-25 10:13:16 +08003341 CPU_BASED_CR3_LOAD_EXITING |
3342 CPU_BASED_CR3_STORE_EXITING |
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003343 CPU_BASED_USE_IO_BITMAPS |
3344 CPU_BASED_MOV_DR_EXITING |
Marcelo Tosattia7052892008-09-23 13:18:35 -03003345 CPU_BASED_USE_TSC_OFFSETING |
Sheng Yang59708672009-12-15 13:29:54 +08003346 CPU_BASED_MWAIT_EXITING |
3347 CPU_BASED_MONITOR_EXITING |
Avi Kivityfee84b02011-11-10 14:57:25 +02003348 CPU_BASED_INVLPG_EXITING |
3349 CPU_BASED_RDPMC_EXITING;
Anthony Liguori443381a2010-12-06 10:53:38 -06003350
Sheng Yangf78e0e22007-10-29 09:40:42 +08003351 opt = CPU_BASED_TPR_SHADOW |
Sheng Yang25c5f222008-03-28 13:18:56 +08003352 CPU_BASED_USE_MSR_BITMAPS |
Sheng Yangf78e0e22007-10-29 09:40:42 +08003353 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003354 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PROCBASED_CTLS,
3355 &_cpu_based_exec_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003356 return -EIO;
Yang, Sheng6e5d8652007-09-12 18:03:11 +08003357#ifdef CONFIG_X86_64
3358 if ((_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
3359 _cpu_based_exec_control &= ~CPU_BASED_CR8_LOAD_EXITING &
3360 ~CPU_BASED_CR8_STORE_EXITING;
3361#endif
Sheng Yangf78e0e22007-10-29 09:40:42 +08003362 if (_cpu_based_exec_control & CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) {
Sheng Yangd56f5462008-04-25 10:13:16 +08003363 min2 = 0;
3364 opt2 = SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Yang Zhang8d146952013-01-25 10:18:50 +08003365 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
Sheng Yang2384d2b2008-01-17 15:14:33 +08003366 SECONDARY_EXEC_WBINVD_EXITING |
Sheng Yangd56f5462008-04-25 10:13:16 +08003367 SECONDARY_EXEC_ENABLE_VPID |
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003368 SECONDARY_EXEC_ENABLE_EPT |
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08003369 SECONDARY_EXEC_UNRESTRICTED_GUEST |
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003370 SECONDARY_EXEC_PAUSE_LOOP_EXITING |
Mao, Junjiead756a12012-07-02 01:18:48 +00003371 SECONDARY_EXEC_RDTSCP |
Yang Zhang83d4c282013-01-25 10:18:49 +08003372 SECONDARY_EXEC_ENABLE_INVPCID |
Yang Zhangc7c9c562013-01-25 10:18:51 +08003373 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Abel Gordonabc4fc52013-04-18 14:35:25 +03003374 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
Wanpeng Li20300092014-12-02 19:14:59 +08003375 SECONDARY_EXEC_SHADOW_VMCS |
Kai Huang843e4332015-01-28 10:54:28 +08003376 SECONDARY_EXEC_XSAVES |
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08003377 SECONDARY_EXEC_ENABLE_PML |
Haozhong Zhang64903d62015-10-20 15:39:09 +08003378 SECONDARY_EXEC_TSC_SCALING;
Sheng Yangd56f5462008-04-25 10:13:16 +08003379 if (adjust_vmx_controls(min2, opt2,
3380 MSR_IA32_VMX_PROCBASED_CTLS2,
Sheng Yangf78e0e22007-10-29 09:40:42 +08003381 &_cpu_based_2nd_exec_control) < 0)
3382 return -EIO;
3383 }
3384#ifndef CONFIG_X86_64
3385 if (!(_cpu_based_2nd_exec_control &
3386 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
3387 _cpu_based_exec_control &= ~CPU_BASED_TPR_SHADOW;
3388#endif
Yang Zhang83d4c282013-01-25 10:18:49 +08003389
3390 if (!(_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
3391 _cpu_based_2nd_exec_control &= ~(
Yang Zhang8d146952013-01-25 10:18:50 +08003392 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Yang Zhangc7c9c562013-01-25 10:18:51 +08003393 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
3394 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
Yang Zhang83d4c282013-01-25 10:18:49 +08003395
Sheng Yangd56f5462008-04-25 10:13:16 +08003396 if (_cpu_based_2nd_exec_control & SECONDARY_EXEC_ENABLE_EPT) {
Marcelo Tosattia7052892008-09-23 13:18:35 -03003397 /* CR3 accesses and invlpg don't need to cause VM Exits when EPT
3398 enabled */
Gleb Natapov5fff7d22009-08-27 18:41:30 +03003399 _cpu_based_exec_control &= ~(CPU_BASED_CR3_LOAD_EXITING |
3400 CPU_BASED_CR3_STORE_EXITING |
3401 CPU_BASED_INVLPG_EXITING);
Sheng Yangd56f5462008-04-25 10:13:16 +08003402 rdmsr(MSR_IA32_VMX_EPT_VPID_CAP,
3403 vmx_capability.ept, vmx_capability.vpid);
3404 }
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003405
Paolo Bonzini91fa0f82016-06-15 20:55:08 +02003406 min = VM_EXIT_SAVE_DEBUG_CONTROLS | VM_EXIT_ACK_INTR_ON_EXIT;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003407#ifdef CONFIG_X86_64
3408 min |= VM_EXIT_HOST_ADDR_SPACE_SIZE;
3409#endif
Yang Zhanga547c6d2013-04-11 19:25:10 +08003410 opt = VM_EXIT_SAVE_IA32_PAT | VM_EXIT_LOAD_IA32_PAT |
Paolo Bonzini91fa0f82016-06-15 20:55:08 +02003411 VM_EXIT_CLEAR_BNDCFGS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003412 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_EXIT_CTLS,
3413 &_vmexit_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003414 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003415
Yang Zhang01e439b2013-04-11 19:25:12 +08003416 min = PIN_BASED_EXT_INTR_MASK | PIN_BASED_NMI_EXITING;
Yunhong Jiang64672c92016-06-13 14:19:59 -07003417 opt = PIN_BASED_VIRTUAL_NMIS | PIN_BASED_POSTED_INTR |
3418 PIN_BASED_VMX_PREEMPTION_TIMER;
Yang Zhang01e439b2013-04-11 19:25:12 +08003419 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PINBASED_CTLS,
3420 &_pin_based_exec_control) < 0)
3421 return -EIO;
3422
Paolo Bonzini1c17c3e2016-07-08 11:53:38 +02003423 if (cpu_has_broken_vmx_preemption_timer())
3424 _pin_based_exec_control &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
Yang Zhang01e439b2013-04-11 19:25:12 +08003425 if (!(_cpu_based_2nd_exec_control &
Paolo Bonzini91fa0f82016-06-15 20:55:08 +02003426 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY))
Yang Zhang01e439b2013-04-11 19:25:12 +08003427 _pin_based_exec_control &= ~PIN_BASED_POSTED_INTR;
3428
Paolo Bonzinic845f9c2014-02-21 10:55:44 +01003429 min = VM_ENTRY_LOAD_DEBUG_CONTROLS;
Liu, Jinsongda8999d2014-02-24 10:55:46 +00003430 opt = VM_ENTRY_LOAD_IA32_PAT | VM_ENTRY_LOAD_BNDCFGS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003431 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_ENTRY_CTLS,
3432 &_vmentry_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003433 return -EIO;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003434
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08003435 rdmsr(MSR_IA32_VMX_BASIC, vmx_msr_low, vmx_msr_high);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003436
3437 /* IA-32 SDM Vol 3B: VMCS size is never greater than 4kB. */
3438 if ((vmx_msr_high & 0x1fff) > PAGE_SIZE)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003439 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003440
3441#ifdef CONFIG_X86_64
3442 /* IA-32 SDM Vol 3B: 64-bit CPUs always have VMX_BASIC_MSR[48]==0. */
3443 if (vmx_msr_high & (1u<<16))
Yang, Sheng002c7f72007-07-31 14:23:01 +03003444 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003445#endif
3446
3447 /* Require Write-Back (WB) memory type for VMCS accesses. */
3448 if (((vmx_msr_high >> 18) & 15) != 6)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003449 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003450
Yang, Sheng002c7f72007-07-31 14:23:01 +03003451 vmcs_conf->size = vmx_msr_high & 0x1fff;
Paolo Bonzini16cb0252016-09-05 15:57:00 +02003452 vmcs_conf->order = get_order(vmcs_conf->size);
Jan Dakinevich9ac7e3e2016-09-04 21:23:15 +03003453 vmcs_conf->basic_cap = vmx_msr_high & ~0x1fff;
Yang, Sheng002c7f72007-07-31 14:23:01 +03003454 vmcs_conf->revision_id = vmx_msr_low;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003455
Yang, Sheng002c7f72007-07-31 14:23:01 +03003456 vmcs_conf->pin_based_exec_ctrl = _pin_based_exec_control;
3457 vmcs_conf->cpu_based_exec_ctrl = _cpu_based_exec_control;
Sheng Yangf78e0e22007-10-29 09:40:42 +08003458 vmcs_conf->cpu_based_2nd_exec_ctrl = _cpu_based_2nd_exec_control;
Yang, Sheng002c7f72007-07-31 14:23:01 +03003459 vmcs_conf->vmexit_ctrl = _vmexit_control;
3460 vmcs_conf->vmentry_ctrl = _vmentry_control;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003461
Avi Kivity110312c2010-12-21 12:54:20 +02003462 cpu_has_load_ia32_efer =
3463 allow_1_setting(MSR_IA32_VMX_ENTRY_CTLS,
3464 VM_ENTRY_LOAD_IA32_EFER)
3465 && allow_1_setting(MSR_IA32_VMX_EXIT_CTLS,
3466 VM_EXIT_LOAD_IA32_EFER);
3467
Gleb Natapov8bf00a52011-10-05 14:01:22 +02003468 cpu_has_load_perf_global_ctrl =
3469 allow_1_setting(MSR_IA32_VMX_ENTRY_CTLS,
3470 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL)
3471 && allow_1_setting(MSR_IA32_VMX_EXIT_CTLS,
3472 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
3473
3474 /*
3475 * Some cpus support VM_ENTRY_(LOAD|SAVE)_IA32_PERF_GLOBAL_CTRL
Andrea Gelminibb3541f2016-05-21 14:14:44 +02003476 * but due to errata below it can't be used. Workaround is to use
Gleb Natapov8bf00a52011-10-05 14:01:22 +02003477 * msr load mechanism to switch IA32_PERF_GLOBAL_CTRL.
3478 *
3479 * VM Exit May Incorrectly Clear IA32_PERF_GLOBAL_CTRL [34:32]
3480 *
3481 * AAK155 (model 26)
3482 * AAP115 (model 30)
3483 * AAT100 (model 37)
3484 * BC86,AAY89,BD102 (model 44)
3485 * BA97 (model 46)
3486 *
3487 */
3488 if (cpu_has_load_perf_global_ctrl && boot_cpu_data.x86 == 0x6) {
3489 switch (boot_cpu_data.x86_model) {
3490 case 26:
3491 case 30:
3492 case 37:
3493 case 44:
3494 case 46:
3495 cpu_has_load_perf_global_ctrl = false;
3496 printk_once(KERN_WARNING"kvm: VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL "
3497 "does not work properly. Using workaround\n");
3498 break;
3499 default:
3500 break;
3501 }
3502 }
3503
Borislav Petkov782511b2016-04-04 22:25:03 +02003504 if (boot_cpu_has(X86_FEATURE_XSAVES))
Wanpeng Li20300092014-12-02 19:14:59 +08003505 rdmsrl(MSR_IA32_XSS, host_xss);
3506
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003507 return 0;
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08003508}
Avi Kivity6aa8b732006-12-10 02:21:36 -08003509
3510static struct vmcs *alloc_vmcs_cpu(int cpu)
3511{
3512 int node = cpu_to_node(cpu);
3513 struct page *pages;
3514 struct vmcs *vmcs;
3515
Vlastimil Babka96db8002015-09-08 15:03:50 -07003516 pages = __alloc_pages_node(node, GFP_KERNEL, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003517 if (!pages)
3518 return NULL;
3519 vmcs = page_address(pages);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003520 memset(vmcs, 0, vmcs_config.size);
3521 vmcs->revision_id = vmcs_config.revision_id; /* vmcs revision id */
Avi Kivity6aa8b732006-12-10 02:21:36 -08003522 return vmcs;
3523}
3524
3525static struct vmcs *alloc_vmcs(void)
3526{
Ingo Molnard3b2c332007-01-05 16:36:23 -08003527 return alloc_vmcs_cpu(raw_smp_processor_id());
Avi Kivity6aa8b732006-12-10 02:21:36 -08003528}
3529
3530static void free_vmcs(struct vmcs *vmcs)
3531{
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003532 free_pages((unsigned long)vmcs, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003533}
3534
Nadav Har'Eld462b812011-05-24 15:26:10 +03003535/*
3536 * Free a VMCS, but before that VMCLEAR it on the CPU where it was last loaded
3537 */
3538static void free_loaded_vmcs(struct loaded_vmcs *loaded_vmcs)
3539{
3540 if (!loaded_vmcs->vmcs)
3541 return;
3542 loaded_vmcs_clear(loaded_vmcs);
3543 free_vmcs(loaded_vmcs->vmcs);
3544 loaded_vmcs->vmcs = NULL;
Jim Mattson355f4fb2016-10-28 08:29:39 -07003545 WARN_ON(loaded_vmcs->shadow_vmcs != NULL);
Nadav Har'Eld462b812011-05-24 15:26:10 +03003546}
3547
Sam Ravnborg39959582007-06-01 00:47:13 -07003548static void free_kvm_area(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003549{
3550 int cpu;
3551
Zachary Amsden3230bb42009-09-29 11:38:37 -10003552 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003553 free_vmcs(per_cpu(vmxarea, cpu));
Zachary Amsden3230bb42009-09-29 11:38:37 -10003554 per_cpu(vmxarea, cpu) = NULL;
3555 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08003556}
3557
Bandan Dasfe2b2012014-04-21 15:20:14 -04003558static void init_vmcs_shadow_fields(void)
3559{
3560 int i, j;
3561
3562 /* No checks for read only fields yet */
3563
3564 for (i = j = 0; i < max_shadow_read_write_fields; i++) {
3565 switch (shadow_read_write_fields[i]) {
3566 case GUEST_BNDCFGS:
Paolo Bonzinia87036a2016-03-08 09:52:13 +01003567 if (!kvm_mpx_supported())
Bandan Dasfe2b2012014-04-21 15:20:14 -04003568 continue;
3569 break;
3570 default:
3571 break;
3572 }
3573
3574 if (j < i)
3575 shadow_read_write_fields[j] =
3576 shadow_read_write_fields[i];
3577 j++;
3578 }
3579 max_shadow_read_write_fields = j;
3580
3581 /* shadowed fields guest access without vmexit */
3582 for (i = 0; i < max_shadow_read_write_fields; i++) {
3583 clear_bit(shadow_read_write_fields[i],
3584 vmx_vmwrite_bitmap);
3585 clear_bit(shadow_read_write_fields[i],
3586 vmx_vmread_bitmap);
3587 }
3588 for (i = 0; i < max_shadow_read_only_fields; i++)
3589 clear_bit(shadow_read_only_fields[i],
3590 vmx_vmread_bitmap);
3591}
3592
Avi Kivity6aa8b732006-12-10 02:21:36 -08003593static __init int alloc_kvm_area(void)
3594{
3595 int cpu;
3596
Zachary Amsden3230bb42009-09-29 11:38:37 -10003597 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003598 struct vmcs *vmcs;
3599
3600 vmcs = alloc_vmcs_cpu(cpu);
3601 if (!vmcs) {
3602 free_kvm_area();
3603 return -ENOMEM;
3604 }
3605
3606 per_cpu(vmxarea, cpu) = vmcs;
3607 }
3608 return 0;
3609}
3610
Gleb Natapov14168782013-01-21 15:36:49 +02003611static bool emulation_required(struct kvm_vcpu *vcpu)
3612{
3613 return emulate_invalid_guest_state && !guest_state_valid(vcpu);
3614}
3615
Gleb Natapov91b0aa22013-01-21 15:36:47 +02003616static void fix_pmode_seg(struct kvm_vcpu *vcpu, int seg,
Gleb Natapovd99e4152012-12-20 16:57:45 +02003617 struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003618{
Gleb Natapovd99e4152012-12-20 16:57:45 +02003619 if (!emulate_invalid_guest_state) {
3620 /*
3621 * CS and SS RPL should be equal during guest entry according
3622 * to VMX spec, but in reality it is not always so. Since vcpu
3623 * is in the middle of the transition from real mode to
3624 * protected mode it is safe to assume that RPL 0 is a good
3625 * default value.
3626 */
3627 if (seg == VCPU_SREG_CS || seg == VCPU_SREG_SS)
Nadav Amitb32a9912015-03-29 16:33:04 +03003628 save->selector &= ~SEGMENT_RPL_MASK;
3629 save->dpl = save->selector & SEGMENT_RPL_MASK;
Gleb Natapovd99e4152012-12-20 16:57:45 +02003630 save->s = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003631 }
Gleb Natapovd99e4152012-12-20 16:57:45 +02003632 vmx_set_segment(vcpu, save, seg);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003633}
3634
3635static void enter_pmode(struct kvm_vcpu *vcpu)
3636{
3637 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03003638 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003639
Gleb Natapovd99e4152012-12-20 16:57:45 +02003640 /*
3641 * Update real mode segment cache. It may be not up-to-date if sement
3642 * register was written while vcpu was in a guest mode.
3643 */
3644 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
3645 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
3646 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
3647 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
3648 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
3649 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
3650
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003651 vmx->rmode.vm86_active = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003652
Avi Kivity2fb92db2011-04-27 19:42:18 +03003653 vmx_segment_cache_clear(vmx);
3654
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003655 vmx_set_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003656
3657 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03003658 flags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
3659 flags |= vmx->rmode.save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003660 vmcs_writel(GUEST_RFLAGS, flags);
3661
Rusty Russell66aee912007-07-17 23:34:16 +10003662 vmcs_writel(GUEST_CR4, (vmcs_readl(GUEST_CR4) & ~X86_CR4_VME) |
3663 (vmcs_readl(CR4_READ_SHADOW) & X86_CR4_VME));
Avi Kivity6aa8b732006-12-10 02:21:36 -08003664
3665 update_exception_bitmap(vcpu);
3666
Gleb Natapov91b0aa22013-01-21 15:36:47 +02003667 fix_pmode_seg(vcpu, VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
3668 fix_pmode_seg(vcpu, VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
3669 fix_pmode_seg(vcpu, VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
3670 fix_pmode_seg(vcpu, VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
3671 fix_pmode_seg(vcpu, VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
3672 fix_pmode_seg(vcpu, VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003673}
3674
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003675static void fix_rmode_seg(int seg, struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003676{
Mathias Krause772e0312012-08-30 01:30:19 +02003677 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Gleb Natapovd99e4152012-12-20 16:57:45 +02003678 struct kvm_segment var = *save;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003679
Gleb Natapovd99e4152012-12-20 16:57:45 +02003680 var.dpl = 0x3;
3681 if (seg == VCPU_SREG_CS)
3682 var.type = 0x3;
3683
3684 if (!emulate_invalid_guest_state) {
3685 var.selector = var.base >> 4;
3686 var.base = var.base & 0xffff0;
3687 var.limit = 0xffff;
3688 var.g = 0;
3689 var.db = 0;
3690 var.present = 1;
3691 var.s = 1;
3692 var.l = 0;
3693 var.unusable = 0;
3694 var.type = 0x3;
3695 var.avl = 0;
3696 if (save->base & 0xf)
3697 printk_once(KERN_WARNING "kvm: segment base is not "
3698 "paragraph aligned when entering "
3699 "protected mode (seg=%d)", seg);
3700 }
3701
3702 vmcs_write16(sf->selector, var.selector);
Chao Peng7c3bab12017-02-21 03:50:01 -05003703 vmcs_writel(sf->base, var.base);
Gleb Natapovd99e4152012-12-20 16:57:45 +02003704 vmcs_write32(sf->limit, var.limit);
3705 vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(&var));
Avi Kivity6aa8b732006-12-10 02:21:36 -08003706}
3707
3708static void enter_rmode(struct kvm_vcpu *vcpu)
3709{
3710 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03003711 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003712
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003713 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
3714 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
3715 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
3716 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
3717 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
Gleb Natapovc6ad11532012-12-12 19:10:51 +02003718 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
3719 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003720
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003721 vmx->rmode.vm86_active = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003722
Gleb Natapov776e58e2011-03-13 12:34:27 +02003723 /*
3724 * Very old userspace does not call KVM_SET_TSS_ADDR before entering
Jan Kiszka4918c6c2013-03-15 08:38:56 +01003725 * vcpu. Warn the user that an update is overdue.
Gleb Natapov776e58e2011-03-13 12:34:27 +02003726 */
Jan Kiszka4918c6c2013-03-15 08:38:56 +01003727 if (!vcpu->kvm->arch.tss_addr)
Gleb Natapov776e58e2011-03-13 12:34:27 +02003728 printk_once(KERN_WARNING "kvm: KVM_SET_TSS_ADDR need to be "
3729 "called before entering vcpu\n");
Gleb Natapov776e58e2011-03-13 12:34:27 +02003730
Avi Kivity2fb92db2011-04-27 19:42:18 +03003731 vmx_segment_cache_clear(vmx);
3732
Jan Kiszka4918c6c2013-03-15 08:38:56 +01003733 vmcs_writel(GUEST_TR_BASE, vcpu->kvm->arch.tss_addr);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003734 vmcs_write32(GUEST_TR_LIMIT, RMODE_TSS_SIZE - 1);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003735 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
3736
3737 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03003738 vmx->rmode.save_rflags = flags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003739
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01003740 flags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003741
3742 vmcs_writel(GUEST_RFLAGS, flags);
Rusty Russell66aee912007-07-17 23:34:16 +10003743 vmcs_writel(GUEST_CR4, vmcs_readl(GUEST_CR4) | X86_CR4_VME);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003744 update_exception_bitmap(vcpu);
3745
Gleb Natapovd99e4152012-12-20 16:57:45 +02003746 fix_rmode_seg(VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
3747 fix_rmode_seg(VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
3748 fix_rmode_seg(VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
3749 fix_rmode_seg(VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
3750 fix_rmode_seg(VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
3751 fix_rmode_seg(VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03003752
Eddie Dong8668a3c2007-10-10 14:26:45 +08003753 kvm_mmu_reset_context(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003754}
3755
Amit Shah401d10d2009-02-20 22:53:37 +05303756static void vmx_set_efer(struct kvm_vcpu *vcpu, u64 efer)
3757{
3758 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03003759 struct shared_msr_entry *msr = find_msr_entry(vmx, MSR_EFER);
3760
3761 if (!msr)
3762 return;
Amit Shah401d10d2009-02-20 22:53:37 +05303763
Avi Kivity44ea2b12009-09-06 15:55:37 +03003764 /*
3765 * Force kernel_gs_base reloading before EFER changes, as control
3766 * of this msr depends on is_long_mode().
3767 */
3768 vmx_load_host_state(to_vmx(vcpu));
Avi Kivityf6801df2010-01-21 15:31:50 +02003769 vcpu->arch.efer = efer;
Amit Shah401d10d2009-02-20 22:53:37 +05303770 if (efer & EFER_LMA) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02003771 vm_entry_controls_setbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Amit Shah401d10d2009-02-20 22:53:37 +05303772 msr->data = efer;
3773 } else {
Gleb Natapov2961e8762013-11-25 15:37:13 +02003774 vm_entry_controls_clearbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Amit Shah401d10d2009-02-20 22:53:37 +05303775
3776 msr->data = efer & ~EFER_LME;
3777 }
3778 setup_msrs(vmx);
3779}
3780
Avi Kivity05b3e0c2006-12-13 00:33:45 -08003781#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08003782
3783static void enter_lmode(struct kvm_vcpu *vcpu)
3784{
3785 u32 guest_tr_ar;
3786
Avi Kivity2fb92db2011-04-27 19:42:18 +03003787 vmx_segment_cache_clear(to_vmx(vcpu));
3788
Avi Kivity6aa8b732006-12-10 02:21:36 -08003789 guest_tr_ar = vmcs_read32(GUEST_TR_AR_BYTES);
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003790 if ((guest_tr_ar & VMX_AR_TYPE_MASK) != VMX_AR_TYPE_BUSY_64_TSS) {
Jan Kiszkabd801582011-09-12 11:26:22 +02003791 pr_debug_ratelimited("%s: tss fixup for long mode. \n",
3792 __func__);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003793 vmcs_write32(GUEST_TR_AR_BYTES,
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003794 (guest_tr_ar & ~VMX_AR_TYPE_MASK)
3795 | VMX_AR_TYPE_BUSY_64_TSS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003796 }
Avi Kivityda38f432010-07-06 11:30:49 +03003797 vmx_set_efer(vcpu, vcpu->arch.efer | EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003798}
3799
3800static void exit_lmode(struct kvm_vcpu *vcpu)
3801{
Gleb Natapov2961e8762013-11-25 15:37:13 +02003802 vm_entry_controls_clearbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Avi Kivityda38f432010-07-06 11:30:49 +03003803 vmx_set_efer(vcpu, vcpu->arch.efer & ~EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003804}
3805
3806#endif
3807
Wanpeng Lidd5f5342015-09-23 18:26:57 +08003808static inline void __vmx_flush_tlb(struct kvm_vcpu *vcpu, int vpid)
Sheng Yang2384d2b2008-01-17 15:14:33 +08003809{
Wanpeng Lidd5f5342015-09-23 18:26:57 +08003810 vpid_sync_context(vpid);
Xiao Guangrongdd180b32010-07-03 16:02:42 +08003811 if (enable_ept) {
3812 if (!VALID_PAGE(vcpu->arch.mmu.root_hpa))
3813 return;
Sheng Yang4e1096d2008-07-06 19:16:51 +08003814 ept_sync_context(construct_eptp(vcpu->arch.mmu.root_hpa));
Xiao Guangrongdd180b32010-07-03 16:02:42 +08003815 }
Sheng Yang2384d2b2008-01-17 15:14:33 +08003816}
3817
Wanpeng Lidd5f5342015-09-23 18:26:57 +08003818static void vmx_flush_tlb(struct kvm_vcpu *vcpu)
3819{
3820 __vmx_flush_tlb(vcpu, to_vmx(vcpu)->vpid);
3821}
3822
Jim Mattson8386ff52017-03-16 13:53:59 -07003823static void vmx_flush_tlb_ept_only(struct kvm_vcpu *vcpu)
3824{
3825 if (enable_ept)
3826 vmx_flush_tlb(vcpu);
3827}
3828
Avi Kivitye8467fd2009-12-29 18:43:06 +02003829static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu)
3830{
3831 ulong cr0_guest_owned_bits = vcpu->arch.cr0_guest_owned_bits;
3832
3833 vcpu->arch.cr0 &= ~cr0_guest_owned_bits;
3834 vcpu->arch.cr0 |= vmcs_readl(GUEST_CR0) & cr0_guest_owned_bits;
3835}
3836
Avi Kivityaff48ba2010-12-05 18:56:11 +02003837static void vmx_decache_cr3(struct kvm_vcpu *vcpu)
3838{
3839 if (enable_ept && is_paging(vcpu))
3840 vcpu->arch.cr3 = vmcs_readl(GUEST_CR3);
3841 __set_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail);
3842}
3843
Anthony Liguori25c4c272007-04-27 09:29:21 +03003844static void vmx_decache_cr4_guest_bits(struct kvm_vcpu *vcpu)
Avi Kivity399badf2007-01-05 16:36:38 -08003845{
Avi Kivityfc78f512009-12-07 12:16:48 +02003846 ulong cr4_guest_owned_bits = vcpu->arch.cr4_guest_owned_bits;
3847
3848 vcpu->arch.cr4 &= ~cr4_guest_owned_bits;
3849 vcpu->arch.cr4 |= vmcs_readl(GUEST_CR4) & cr4_guest_owned_bits;
Avi Kivity399badf2007-01-05 16:36:38 -08003850}
3851
Sheng Yang14394422008-04-28 12:24:45 +08003852static void ept_load_pdptrs(struct kvm_vcpu *vcpu)
3853{
Gleb Natapovd0d538b2013-10-09 19:13:19 +03003854 struct kvm_mmu *mmu = vcpu->arch.walk_mmu;
3855
Avi Kivity6de4f3a2009-05-31 22:58:47 +03003856 if (!test_bit(VCPU_EXREG_PDPTR,
3857 (unsigned long *)&vcpu->arch.regs_dirty))
3858 return;
3859
Sheng Yang14394422008-04-28 12:24:45 +08003860 if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
Gleb Natapovd0d538b2013-10-09 19:13:19 +03003861 vmcs_write64(GUEST_PDPTR0, mmu->pdptrs[0]);
3862 vmcs_write64(GUEST_PDPTR1, mmu->pdptrs[1]);
3863 vmcs_write64(GUEST_PDPTR2, mmu->pdptrs[2]);
3864 vmcs_write64(GUEST_PDPTR3, mmu->pdptrs[3]);
Sheng Yang14394422008-04-28 12:24:45 +08003865 }
3866}
3867
Avi Kivity8f5d5492009-05-31 18:41:29 +03003868static void ept_save_pdptrs(struct kvm_vcpu *vcpu)
3869{
Gleb Natapovd0d538b2013-10-09 19:13:19 +03003870 struct kvm_mmu *mmu = vcpu->arch.walk_mmu;
3871
Avi Kivity8f5d5492009-05-31 18:41:29 +03003872 if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
Gleb Natapovd0d538b2013-10-09 19:13:19 +03003873 mmu->pdptrs[0] = vmcs_read64(GUEST_PDPTR0);
3874 mmu->pdptrs[1] = vmcs_read64(GUEST_PDPTR1);
3875 mmu->pdptrs[2] = vmcs_read64(GUEST_PDPTR2);
3876 mmu->pdptrs[3] = vmcs_read64(GUEST_PDPTR3);
Avi Kivity8f5d5492009-05-31 18:41:29 +03003877 }
Avi Kivity6de4f3a2009-05-31 22:58:47 +03003878
3879 __set_bit(VCPU_EXREG_PDPTR,
3880 (unsigned long *)&vcpu->arch.regs_avail);
3881 __set_bit(VCPU_EXREG_PDPTR,
3882 (unsigned long *)&vcpu->arch.regs_dirty);
Avi Kivity8f5d5492009-05-31 18:41:29 +03003883}
3884
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003885static int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4);
Sheng Yang14394422008-04-28 12:24:45 +08003886
3887static void ept_update_paging_mode_cr0(unsigned long *hw_cr0,
3888 unsigned long cr0,
3889 struct kvm_vcpu *vcpu)
3890{
Marcelo Tosatti5233dd52011-06-06 14:27:47 -03003891 if (!test_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail))
3892 vmx_decache_cr3(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08003893 if (!(cr0 & X86_CR0_PG)) {
3894 /* From paging/starting to nonpaging */
3895 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
Sheng Yang65267ea2008-06-18 14:43:38 +08003896 vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) |
Sheng Yang14394422008-04-28 12:24:45 +08003897 (CPU_BASED_CR3_LOAD_EXITING |
3898 CPU_BASED_CR3_STORE_EXITING));
3899 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02003900 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08003901 } else if (!is_paging(vcpu)) {
3902 /* From nonpaging to paging */
3903 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
Sheng Yang65267ea2008-06-18 14:43:38 +08003904 vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) &
Sheng Yang14394422008-04-28 12:24:45 +08003905 ~(CPU_BASED_CR3_LOAD_EXITING |
3906 CPU_BASED_CR3_STORE_EXITING));
3907 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02003908 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08003909 }
Sheng Yang95eb84a2009-08-19 09:52:18 +08003910
3911 if (!(cr0 & X86_CR0_WP))
3912 *hw_cr0 &= ~X86_CR0_WP;
Sheng Yang14394422008-04-28 12:24:45 +08003913}
3914
Avi Kivity6aa8b732006-12-10 02:21:36 -08003915static void vmx_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
3916{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003917 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003918 unsigned long hw_cr0;
3919
Gleb Natapov50378782013-02-04 16:00:28 +02003920 hw_cr0 = (cr0 & ~KVM_GUEST_CR0_MASK);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003921 if (enable_unrestricted_guest)
Gleb Natapov50378782013-02-04 16:00:28 +02003922 hw_cr0 |= KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST;
Gleb Natapov218e7632013-01-21 15:36:45 +02003923 else {
Gleb Natapov50378782013-02-04 16:00:28 +02003924 hw_cr0 |= KVM_VM_CR0_ALWAYS_ON;
Sheng Yang14394422008-04-28 12:24:45 +08003925
Gleb Natapov218e7632013-01-21 15:36:45 +02003926 if (vmx->rmode.vm86_active && (cr0 & X86_CR0_PE))
3927 enter_pmode(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003928
Gleb Natapov218e7632013-01-21 15:36:45 +02003929 if (!vmx->rmode.vm86_active && !(cr0 & X86_CR0_PE))
3930 enter_rmode(vcpu);
3931 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08003932
Avi Kivity05b3e0c2006-12-13 00:33:45 -08003933#ifdef CONFIG_X86_64
Avi Kivityf6801df2010-01-21 15:31:50 +02003934 if (vcpu->arch.efer & EFER_LME) {
Rusty Russell707d92fa2007-07-17 23:19:08 +10003935 if (!is_paging(vcpu) && (cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08003936 enter_lmode(vcpu);
Rusty Russell707d92fa2007-07-17 23:19:08 +10003937 if (is_paging(vcpu) && !(cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08003938 exit_lmode(vcpu);
3939 }
3940#endif
3941
Avi Kivity089d0342009-03-23 18:26:32 +02003942 if (enable_ept)
Sheng Yang14394422008-04-28 12:24:45 +08003943 ept_update_paging_mode_cr0(&hw_cr0, cr0, vcpu);
3944
Avi Kivity02daab22009-12-30 12:40:26 +02003945 if (!vcpu->fpu_active)
Avi Kivity81231c62010-01-24 16:26:40 +02003946 hw_cr0 |= X86_CR0_TS | X86_CR0_MP;
Avi Kivity02daab22009-12-30 12:40:26 +02003947
Avi Kivity6aa8b732006-12-10 02:21:36 -08003948 vmcs_writel(CR0_READ_SHADOW, cr0);
Sheng Yang14394422008-04-28 12:24:45 +08003949 vmcs_writel(GUEST_CR0, hw_cr0);
Zhang Xiantaoad312c72007-12-13 23:50:52 +08003950 vcpu->arch.cr0 = cr0;
Gleb Natapov14168782013-01-21 15:36:49 +02003951
3952 /* depends on vcpu->arch.cr0 to be set to a new value */
3953 vmx->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003954}
3955
Sheng Yang14394422008-04-28 12:24:45 +08003956static u64 construct_eptp(unsigned long root_hpa)
3957{
3958 u64 eptp;
3959
3960 /* TODO write the value reading from MSR */
3961 eptp = VMX_EPT_DEFAULT_MT |
3962 VMX_EPT_DEFAULT_GAW << VMX_EPT_GAW_EPTP_SHIFT;
Xudong Haob38f9932012-05-28 19:33:36 +08003963 if (enable_ept_ad_bits)
3964 eptp |= VMX_EPT_AD_ENABLE_BIT;
Sheng Yang14394422008-04-28 12:24:45 +08003965 eptp |= (root_hpa & PAGE_MASK);
3966
3967 return eptp;
3968}
3969
Avi Kivity6aa8b732006-12-10 02:21:36 -08003970static void vmx_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3)
3971{
Sheng Yang14394422008-04-28 12:24:45 +08003972 unsigned long guest_cr3;
3973 u64 eptp;
3974
3975 guest_cr3 = cr3;
Avi Kivity089d0342009-03-23 18:26:32 +02003976 if (enable_ept) {
Sheng Yang14394422008-04-28 12:24:45 +08003977 eptp = construct_eptp(cr3);
3978 vmcs_write64(EPT_POINTER, eptp);
Jan Kiszka59ab5a82013-08-08 16:26:29 +02003979 if (is_paging(vcpu) || is_guest_mode(vcpu))
3980 guest_cr3 = kvm_read_cr3(vcpu);
3981 else
3982 guest_cr3 = vcpu->kvm->arch.ept_identity_map_addr;
Marcelo Tosatti7c93be42009-10-26 16:48:33 -02003983 ept_load_pdptrs(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08003984 }
3985
Sheng Yang2384d2b2008-01-17 15:14:33 +08003986 vmx_flush_tlb(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08003987 vmcs_writel(GUEST_CR3, guest_cr3);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003988}
3989
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003990static int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003991{
Ben Serebrin085e68e2015-04-16 11:58:05 -07003992 /*
3993 * Pass through host's Machine Check Enable value to hw_cr4, which
3994 * is in force while we are in guest mode. Do not let guests control
3995 * this bit, even if host CR4.MCE == 0.
3996 */
3997 unsigned long hw_cr4 =
3998 (cr4_read_shadow() & X86_CR4_MCE) |
3999 (cr4 & ~X86_CR4_MCE) |
4000 (to_vmx(vcpu)->rmode.vm86_active ?
4001 KVM_RMODE_VM_CR4_ALWAYS_ON : KVM_PMODE_VM_CR4_ALWAYS_ON);
Sheng Yang14394422008-04-28 12:24:45 +08004002
Nadav Har'El5e1746d2011-05-25 23:03:24 +03004003 if (cr4 & X86_CR4_VMXE) {
4004 /*
4005 * To use VMXON (and later other VMX instructions), a guest
4006 * must first be able to turn on cr4.VMXE (see handle_vmon()).
4007 * So basically the check on whether to allow nested VMX
4008 * is here.
4009 */
4010 if (!nested_vmx_allowed(vcpu))
4011 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004012 }
4013 if (to_vmx(vcpu)->nested.vmxon &&
4014 ((cr4 & VMXON_CR4_ALWAYSON) != VMXON_CR4_ALWAYSON))
Nadav Har'El5e1746d2011-05-25 23:03:24 +03004015 return 1;
4016
Zhang Xiantaoad312c72007-12-13 23:50:52 +08004017 vcpu->arch.cr4 = cr4;
Avi Kivitybc230082009-12-08 12:14:42 +02004018 if (enable_ept) {
4019 if (!is_paging(vcpu)) {
4020 hw_cr4 &= ~X86_CR4_PAE;
4021 hw_cr4 |= X86_CR4_PSE;
4022 } else if (!(cr4 & X86_CR4_PAE)) {
4023 hw_cr4 &= ~X86_CR4_PAE;
4024 }
4025 }
Sheng Yang14394422008-04-28 12:24:45 +08004026
Radim Krčmář656ec4a2015-11-02 22:20:00 +01004027 if (!enable_unrestricted_guest && !is_paging(vcpu))
4028 /*
Huaitong Handdba2622016-03-22 16:51:15 +08004029 * SMEP/SMAP/PKU is disabled if CPU is in non-paging mode in
4030 * hardware. To emulate this behavior, SMEP/SMAP/PKU needs
4031 * to be manually disabled when guest switches to non-paging
4032 * mode.
4033 *
4034 * If !enable_unrestricted_guest, the CPU is always running
4035 * with CR0.PG=1 and CR4 needs to be modified.
4036 * If enable_unrestricted_guest, the CPU automatically
4037 * disables SMEP/SMAP/PKU when the guest sets CR0.PG=0.
Radim Krčmář656ec4a2015-11-02 22:20:00 +01004038 */
Huaitong Handdba2622016-03-22 16:51:15 +08004039 hw_cr4 &= ~(X86_CR4_SMEP | X86_CR4_SMAP | X86_CR4_PKE);
Radim Krčmář656ec4a2015-11-02 22:20:00 +01004040
Sheng Yang14394422008-04-28 12:24:45 +08004041 vmcs_writel(CR4_READ_SHADOW, cr4);
4042 vmcs_writel(GUEST_CR4, hw_cr4);
Nadav Har'El5e1746d2011-05-25 23:03:24 +03004043 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004044}
4045
Avi Kivity6aa8b732006-12-10 02:21:36 -08004046static void vmx_get_segment(struct kvm_vcpu *vcpu,
4047 struct kvm_segment *var, int seg)
4048{
Avi Kivitya9179492011-01-03 14:28:52 +02004049 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004050 u32 ar;
4051
Gleb Natapovc6ad11532012-12-12 19:10:51 +02004052 if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03004053 *var = vmx->rmode.segs[seg];
Avi Kivitya9179492011-01-03 14:28:52 +02004054 if (seg == VCPU_SREG_TR
Avi Kivity2fb92db2011-04-27 19:42:18 +03004055 || var->selector == vmx_read_guest_seg_selector(vmx, seg))
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03004056 return;
Avi Kivity1390a282012-08-21 17:07:08 +03004057 var->base = vmx_read_guest_seg_base(vmx, seg);
4058 var->selector = vmx_read_guest_seg_selector(vmx, seg);
4059 return;
Avi Kivitya9179492011-01-03 14:28:52 +02004060 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03004061 var->base = vmx_read_guest_seg_base(vmx, seg);
4062 var->limit = vmx_read_guest_seg_limit(vmx, seg);
4063 var->selector = vmx_read_guest_seg_selector(vmx, seg);
4064 ar = vmx_read_guest_seg_ar(vmx, seg);
Gleb Natapov03617c12013-06-28 13:17:18 +03004065 var->unusable = (ar >> 16) & 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004066 var->type = ar & 15;
4067 var->s = (ar >> 4) & 1;
4068 var->dpl = (ar >> 5) & 3;
Gleb Natapov03617c12013-06-28 13:17:18 +03004069 /*
4070 * Some userspaces do not preserve unusable property. Since usable
4071 * segment has to be present according to VMX spec we can use present
4072 * property to amend userspace bug by making unusable segment always
4073 * nonpresent. vmx_segment_access_rights() already marks nonpresent
4074 * segment as unusable.
4075 */
4076 var->present = !var->unusable;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004077 var->avl = (ar >> 12) & 1;
4078 var->l = (ar >> 13) & 1;
4079 var->db = (ar >> 14) & 1;
4080 var->g = (ar >> 15) & 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004081}
4082
Avi Kivitya9179492011-01-03 14:28:52 +02004083static u64 vmx_get_segment_base(struct kvm_vcpu *vcpu, int seg)
4084{
Avi Kivitya9179492011-01-03 14:28:52 +02004085 struct kvm_segment s;
4086
4087 if (to_vmx(vcpu)->rmode.vm86_active) {
4088 vmx_get_segment(vcpu, &s, seg);
4089 return s.base;
4090 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03004091 return vmx_read_guest_seg_base(to_vmx(vcpu), seg);
Avi Kivitya9179492011-01-03 14:28:52 +02004092}
4093
Marcelo Tosattib09408d2013-01-07 19:27:06 -02004094static int vmx_get_cpl(struct kvm_vcpu *vcpu)
Izik Eidus2e4d2652008-03-24 19:38:34 +02004095{
Marcelo Tosattib09408d2013-01-07 19:27:06 -02004096 struct vcpu_vmx *vmx = to_vmx(vcpu);
4097
Paolo Bonziniae9fedc2014-05-14 09:39:49 +02004098 if (unlikely(vmx->rmode.vm86_active))
Izik Eidus2e4d2652008-03-24 19:38:34 +02004099 return 0;
Paolo Bonziniae9fedc2014-05-14 09:39:49 +02004100 else {
4101 int ar = vmx_read_guest_seg_ar(vmx, VCPU_SREG_SS);
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07004102 return VMX_AR_DPL(ar);
Avi Kivity69c73022011-03-07 15:26:44 +02004103 }
Avi Kivity69c73022011-03-07 15:26:44 +02004104}
4105
Avi Kivity653e3102007-05-07 10:55:37 +03004106static u32 vmx_segment_access_rights(struct kvm_segment *var)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004107{
Avi Kivity6aa8b732006-12-10 02:21:36 -08004108 u32 ar;
4109
Avi Kivityf0495f92012-06-07 17:06:10 +03004110 if (var->unusable || !var->present)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004111 ar = 1 << 16;
4112 else {
4113 ar = var->type & 15;
4114 ar |= (var->s & 1) << 4;
4115 ar |= (var->dpl & 3) << 5;
4116 ar |= (var->present & 1) << 7;
4117 ar |= (var->avl & 1) << 12;
4118 ar |= (var->l & 1) << 13;
4119 ar |= (var->db & 1) << 14;
4120 ar |= (var->g & 1) << 15;
4121 }
Avi Kivity653e3102007-05-07 10:55:37 +03004122
4123 return ar;
4124}
4125
4126static void vmx_set_segment(struct kvm_vcpu *vcpu,
4127 struct kvm_segment *var, int seg)
4128{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004129 struct vcpu_vmx *vmx = to_vmx(vcpu);
Mathias Krause772e0312012-08-30 01:30:19 +02004130 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Avi Kivity653e3102007-05-07 10:55:37 +03004131
Avi Kivity2fb92db2011-04-27 19:42:18 +03004132 vmx_segment_cache_clear(vmx);
4133
Gleb Natapov1ecd50a2012-12-12 19:10:54 +02004134 if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
4135 vmx->rmode.segs[seg] = *var;
4136 if (seg == VCPU_SREG_TR)
4137 vmcs_write16(sf->selector, var->selector);
4138 else if (var->s)
4139 fix_rmode_seg(seg, &vmx->rmode.segs[seg]);
Gleb Natapovd99e4152012-12-20 16:57:45 +02004140 goto out;
Avi Kivity653e3102007-05-07 10:55:37 +03004141 }
Gleb Natapov1ecd50a2012-12-12 19:10:54 +02004142
Avi Kivity653e3102007-05-07 10:55:37 +03004143 vmcs_writel(sf->base, var->base);
4144 vmcs_write32(sf->limit, var->limit);
4145 vmcs_write16(sf->selector, var->selector);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004146
4147 /*
4148 * Fix the "Accessed" bit in AR field of segment registers for older
4149 * qemu binaries.
4150 * IA32 arch specifies that at the time of processor reset the
4151 * "Accessed" bit in the AR field of segment registers is 1. And qemu
Guo Chao0fa06072012-06-28 15:16:19 +08004152 * is setting it to 0 in the userland code. This causes invalid guest
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004153 * state vmexit when "unrestricted guest" mode is turned on.
4154 * Fix for this setup issue in cpu_reset is being pushed in the qemu
4155 * tree. Newer qemu binaries with that qemu fix would not need this
4156 * kvm hack.
4157 */
4158 if (enable_unrestricted_guest && (seg != VCPU_SREG_LDTR))
Gleb Natapovf924d662012-12-12 19:10:55 +02004159 var->type |= 0x1; /* Accessed */
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004160
Gleb Natapovf924d662012-12-12 19:10:55 +02004161 vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(var));
Gleb Natapovd99e4152012-12-20 16:57:45 +02004162
4163out:
Paolo Bonzini98eb2f82014-03-27 09:51:52 +01004164 vmx->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004165}
4166
Avi Kivity6aa8b732006-12-10 02:21:36 -08004167static void vmx_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l)
4168{
Avi Kivity2fb92db2011-04-27 19:42:18 +03004169 u32 ar = vmx_read_guest_seg_ar(to_vmx(vcpu), VCPU_SREG_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004170
4171 *db = (ar >> 14) & 1;
4172 *l = (ar >> 13) & 1;
4173}
4174
Gleb Natapov89a27f42010-02-16 10:51:48 +02004175static void vmx_get_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004176{
Gleb Natapov89a27f42010-02-16 10:51:48 +02004177 dt->size = vmcs_read32(GUEST_IDTR_LIMIT);
4178 dt->address = vmcs_readl(GUEST_IDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004179}
4180
Gleb Natapov89a27f42010-02-16 10:51:48 +02004181static void vmx_set_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004182{
Gleb Natapov89a27f42010-02-16 10:51:48 +02004183 vmcs_write32(GUEST_IDTR_LIMIT, dt->size);
4184 vmcs_writel(GUEST_IDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004185}
4186
Gleb Natapov89a27f42010-02-16 10:51:48 +02004187static void vmx_get_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004188{
Gleb Natapov89a27f42010-02-16 10:51:48 +02004189 dt->size = vmcs_read32(GUEST_GDTR_LIMIT);
4190 dt->address = vmcs_readl(GUEST_GDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004191}
4192
Gleb Natapov89a27f42010-02-16 10:51:48 +02004193static void vmx_set_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004194{
Gleb Natapov89a27f42010-02-16 10:51:48 +02004195 vmcs_write32(GUEST_GDTR_LIMIT, dt->size);
4196 vmcs_writel(GUEST_GDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004197}
4198
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004199static bool rmode_segment_valid(struct kvm_vcpu *vcpu, int seg)
4200{
4201 struct kvm_segment var;
4202 u32 ar;
4203
4204 vmx_get_segment(vcpu, &var, seg);
Gleb Natapov07f42f52012-12-12 19:10:49 +02004205 var.dpl = 0x3;
Gleb Natapov0647f4a2012-12-12 19:10:50 +02004206 if (seg == VCPU_SREG_CS)
4207 var.type = 0x3;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004208 ar = vmx_segment_access_rights(&var);
4209
4210 if (var.base != (var.selector << 4))
4211 return false;
Gleb Natapov89efbed2012-12-20 16:57:44 +02004212 if (var.limit != 0xffff)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004213 return false;
Gleb Natapov07f42f52012-12-12 19:10:49 +02004214 if (ar != 0xf3)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004215 return false;
4216
4217 return true;
4218}
4219
4220static bool code_segment_valid(struct kvm_vcpu *vcpu)
4221{
4222 struct kvm_segment cs;
4223 unsigned int cs_rpl;
4224
4225 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
Nadav Amitb32a9912015-03-29 16:33:04 +03004226 cs_rpl = cs.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004227
Avi Kivity1872a3f2009-01-04 23:26:52 +02004228 if (cs.unusable)
4229 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07004230 if (~cs.type & (VMX_AR_TYPE_CODE_MASK|VMX_AR_TYPE_ACCESSES_MASK))
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004231 return false;
4232 if (!cs.s)
4233 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07004234 if (cs.type & VMX_AR_TYPE_WRITEABLE_MASK) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004235 if (cs.dpl > cs_rpl)
4236 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02004237 } else {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004238 if (cs.dpl != cs_rpl)
4239 return false;
4240 }
4241 if (!cs.present)
4242 return false;
4243
4244 /* TODO: Add Reserved field check, this'll require a new member in the kvm_segment_field structure */
4245 return true;
4246}
4247
4248static bool stack_segment_valid(struct kvm_vcpu *vcpu)
4249{
4250 struct kvm_segment ss;
4251 unsigned int ss_rpl;
4252
4253 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
Nadav Amitb32a9912015-03-29 16:33:04 +03004254 ss_rpl = ss.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004255
Avi Kivity1872a3f2009-01-04 23:26:52 +02004256 if (ss.unusable)
4257 return true;
4258 if (ss.type != 3 && ss.type != 7)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004259 return false;
4260 if (!ss.s)
4261 return false;
4262 if (ss.dpl != ss_rpl) /* DPL != RPL */
4263 return false;
4264 if (!ss.present)
4265 return false;
4266
4267 return true;
4268}
4269
4270static bool data_segment_valid(struct kvm_vcpu *vcpu, int seg)
4271{
4272 struct kvm_segment var;
4273 unsigned int rpl;
4274
4275 vmx_get_segment(vcpu, &var, seg);
Nadav Amitb32a9912015-03-29 16:33:04 +03004276 rpl = var.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004277
Avi Kivity1872a3f2009-01-04 23:26:52 +02004278 if (var.unusable)
4279 return true;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004280 if (!var.s)
4281 return false;
4282 if (!var.present)
4283 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07004284 if (~var.type & (VMX_AR_TYPE_CODE_MASK|VMX_AR_TYPE_WRITEABLE_MASK)) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004285 if (var.dpl < rpl) /* DPL < RPL */
4286 return false;
4287 }
4288
4289 /* TODO: Add other members to kvm_segment_field to allow checking for other access
4290 * rights flags
4291 */
4292 return true;
4293}
4294
4295static bool tr_valid(struct kvm_vcpu *vcpu)
4296{
4297 struct kvm_segment tr;
4298
4299 vmx_get_segment(vcpu, &tr, VCPU_SREG_TR);
4300
Avi Kivity1872a3f2009-01-04 23:26:52 +02004301 if (tr.unusable)
4302 return false;
Nadav Amitb32a9912015-03-29 16:33:04 +03004303 if (tr.selector & SEGMENT_TI_MASK) /* TI = 1 */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004304 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02004305 if (tr.type != 3 && tr.type != 11) /* TODO: Check if guest is in IA32e mode */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004306 return false;
4307 if (!tr.present)
4308 return false;
4309
4310 return true;
4311}
4312
4313static bool ldtr_valid(struct kvm_vcpu *vcpu)
4314{
4315 struct kvm_segment ldtr;
4316
4317 vmx_get_segment(vcpu, &ldtr, VCPU_SREG_LDTR);
4318
Avi Kivity1872a3f2009-01-04 23:26:52 +02004319 if (ldtr.unusable)
4320 return true;
Nadav Amitb32a9912015-03-29 16:33:04 +03004321 if (ldtr.selector & SEGMENT_TI_MASK) /* TI = 1 */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004322 return false;
4323 if (ldtr.type != 2)
4324 return false;
4325 if (!ldtr.present)
4326 return false;
4327
4328 return true;
4329}
4330
4331static bool cs_ss_rpl_check(struct kvm_vcpu *vcpu)
4332{
4333 struct kvm_segment cs, ss;
4334
4335 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
4336 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
4337
Nadav Amitb32a9912015-03-29 16:33:04 +03004338 return ((cs.selector & SEGMENT_RPL_MASK) ==
4339 (ss.selector & SEGMENT_RPL_MASK));
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004340}
4341
4342/*
4343 * Check if guest state is valid. Returns true if valid, false if
4344 * not.
4345 * We assume that registers are always usable
4346 */
4347static bool guest_state_valid(struct kvm_vcpu *vcpu)
4348{
Gleb Natapovc5e97c82013-01-21 15:36:43 +02004349 if (enable_unrestricted_guest)
4350 return true;
4351
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004352 /* real mode guest state checks */
Gleb Natapovf13882d2013-04-14 16:07:37 +03004353 if (!is_protmode(vcpu) || (vmx_get_rflags(vcpu) & X86_EFLAGS_VM)) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004354 if (!rmode_segment_valid(vcpu, VCPU_SREG_CS))
4355 return false;
4356 if (!rmode_segment_valid(vcpu, VCPU_SREG_SS))
4357 return false;
4358 if (!rmode_segment_valid(vcpu, VCPU_SREG_DS))
4359 return false;
4360 if (!rmode_segment_valid(vcpu, VCPU_SREG_ES))
4361 return false;
4362 if (!rmode_segment_valid(vcpu, VCPU_SREG_FS))
4363 return false;
4364 if (!rmode_segment_valid(vcpu, VCPU_SREG_GS))
4365 return false;
4366 } else {
4367 /* protected mode guest state checks */
4368 if (!cs_ss_rpl_check(vcpu))
4369 return false;
4370 if (!code_segment_valid(vcpu))
4371 return false;
4372 if (!stack_segment_valid(vcpu))
4373 return false;
4374 if (!data_segment_valid(vcpu, VCPU_SREG_DS))
4375 return false;
4376 if (!data_segment_valid(vcpu, VCPU_SREG_ES))
4377 return false;
4378 if (!data_segment_valid(vcpu, VCPU_SREG_FS))
4379 return false;
4380 if (!data_segment_valid(vcpu, VCPU_SREG_GS))
4381 return false;
4382 if (!tr_valid(vcpu))
4383 return false;
4384 if (!ldtr_valid(vcpu))
4385 return false;
4386 }
4387 /* TODO:
4388 * - Add checks on RIP
4389 * - Add checks on RFLAGS
4390 */
4391
4392 return true;
4393}
4394
Mike Dayd77c26f2007-10-08 09:02:08 -04004395static int init_rmode_tss(struct kvm *kvm)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004396{
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004397 gfn_t fn;
Izik Eidus195aefd2007-10-01 22:14:18 +02004398 u16 data = 0;
Paolo Bonzini1f755a82014-09-16 13:37:40 +02004399 int idx, r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004400
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004401 idx = srcu_read_lock(&kvm->srcu);
Jan Kiszka4918c6c2013-03-15 08:38:56 +01004402 fn = kvm->arch.tss_addr >> PAGE_SHIFT;
Izik Eidus195aefd2007-10-01 22:14:18 +02004403 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
4404 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004405 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02004406 data = TSS_BASE_SIZE + TSS_REDIRECTION_SIZE;
Sheng Yang464d17c2008-08-13 14:10:33 +08004407 r = kvm_write_guest_page(kvm, fn++, &data,
4408 TSS_IOPB_BASE_OFFSET, sizeof(u16));
Izik Eidus195aefd2007-10-01 22:14:18 +02004409 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004410 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02004411 r = kvm_clear_guest_page(kvm, fn++, 0, PAGE_SIZE);
4412 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004413 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02004414 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
4415 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004416 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02004417 data = ~0;
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004418 r = kvm_write_guest_page(kvm, fn, &data,
4419 RMODE_TSS_SIZE - 2 * PAGE_SIZE - 1,
4420 sizeof(u8));
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004421out:
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004422 srcu_read_unlock(&kvm->srcu, idx);
Paolo Bonzini1f755a82014-09-16 13:37:40 +02004423 return r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004424}
4425
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004426static int init_rmode_identity_map(struct kvm *kvm)
4427{
Tang Chenf51770e2014-09-16 18:41:59 +08004428 int i, idx, r = 0;
Dan Williamsba049e92016-01-15 16:56:11 -08004429 kvm_pfn_t identity_map_pfn;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004430 u32 tmp;
4431
Avi Kivity089d0342009-03-23 18:26:32 +02004432 if (!enable_ept)
Tang Chenf51770e2014-09-16 18:41:59 +08004433 return 0;
Tang Chena255d472014-09-16 18:41:58 +08004434
4435 /* Protect kvm->arch.ept_identity_pagetable_done. */
4436 mutex_lock(&kvm->slots_lock);
4437
Tang Chenf51770e2014-09-16 18:41:59 +08004438 if (likely(kvm->arch.ept_identity_pagetable_done))
Tang Chena255d472014-09-16 18:41:58 +08004439 goto out2;
Tang Chena255d472014-09-16 18:41:58 +08004440
Sheng Yangb927a3c2009-07-21 10:42:48 +08004441 identity_map_pfn = kvm->arch.ept_identity_map_addr >> PAGE_SHIFT;
Tang Chena255d472014-09-16 18:41:58 +08004442
4443 r = alloc_identity_pagetable(kvm);
Tang Chenf51770e2014-09-16 18:41:59 +08004444 if (r < 0)
Tang Chena255d472014-09-16 18:41:58 +08004445 goto out2;
4446
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004447 idx = srcu_read_lock(&kvm->srcu);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004448 r = kvm_clear_guest_page(kvm, identity_map_pfn, 0, PAGE_SIZE);
4449 if (r < 0)
4450 goto out;
4451 /* Set up identity-mapping pagetable for EPT in real mode */
4452 for (i = 0; i < PT32_ENT_PER_PAGE; i++) {
4453 tmp = (i << 22) + (_PAGE_PRESENT | _PAGE_RW | _PAGE_USER |
4454 _PAGE_ACCESSED | _PAGE_DIRTY | _PAGE_PSE);
4455 r = kvm_write_guest_page(kvm, identity_map_pfn,
4456 &tmp, i * sizeof(tmp), sizeof(tmp));
4457 if (r < 0)
4458 goto out;
4459 }
4460 kvm->arch.ept_identity_pagetable_done = true;
Tang Chenf51770e2014-09-16 18:41:59 +08004461
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004462out:
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004463 srcu_read_unlock(&kvm->srcu, idx);
Tang Chena255d472014-09-16 18:41:58 +08004464
4465out2:
4466 mutex_unlock(&kvm->slots_lock);
Tang Chenf51770e2014-09-16 18:41:59 +08004467 return r;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004468}
4469
Avi Kivity6aa8b732006-12-10 02:21:36 -08004470static void seg_setup(int seg)
4471{
Mathias Krause772e0312012-08-30 01:30:19 +02004472 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004473 unsigned int ar;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004474
4475 vmcs_write16(sf->selector, 0);
4476 vmcs_writel(sf->base, 0);
4477 vmcs_write32(sf->limit, 0xffff);
Gleb Natapovd54d07b2012-12-20 16:57:46 +02004478 ar = 0x93;
4479 if (seg == VCPU_SREG_CS)
4480 ar |= 0x08; /* code segment */
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004481
4482 vmcs_write32(sf->ar_bytes, ar);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004483}
4484
Sheng Yangf78e0e22007-10-29 09:40:42 +08004485static int alloc_apic_access_page(struct kvm *kvm)
4486{
Xiao Guangrong44841412012-09-07 14:14:20 +08004487 struct page *page;
Sheng Yangf78e0e22007-10-29 09:40:42 +08004488 int r = 0;
4489
Marcelo Tosatti79fac952009-12-23 14:35:26 -02004490 mutex_lock(&kvm->slots_lock);
Tang Chenc24ae0d2014-09-24 15:57:58 +08004491 if (kvm->arch.apic_access_page_done)
Sheng Yangf78e0e22007-10-29 09:40:42 +08004492 goto out;
Paolo Bonzini1d8007b2015-10-12 13:38:32 +02004493 r = __x86_set_memory_region(kvm, APIC_ACCESS_PAGE_PRIVATE_MEMSLOT,
4494 APIC_DEFAULT_PHYS_BASE, PAGE_SIZE);
Sheng Yangf78e0e22007-10-29 09:40:42 +08004495 if (r)
4496 goto out;
Izik Eidus72dc67a2008-02-10 18:04:15 +02004497
Tang Chen73a6d942014-09-11 13:38:00 +08004498 page = gfn_to_page(kvm, APIC_DEFAULT_PHYS_BASE >> PAGE_SHIFT);
Xiao Guangrong44841412012-09-07 14:14:20 +08004499 if (is_error_page(page)) {
4500 r = -EFAULT;
4501 goto out;
4502 }
4503
Tang Chenc24ae0d2014-09-24 15:57:58 +08004504 /*
4505 * Do not pin the page in memory, so that memory hot-unplug
4506 * is able to migrate it.
4507 */
4508 put_page(page);
4509 kvm->arch.apic_access_page_done = true;
Sheng Yangf78e0e22007-10-29 09:40:42 +08004510out:
Marcelo Tosatti79fac952009-12-23 14:35:26 -02004511 mutex_unlock(&kvm->slots_lock);
Sheng Yangf78e0e22007-10-29 09:40:42 +08004512 return r;
4513}
4514
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004515static int alloc_identity_pagetable(struct kvm *kvm)
4516{
Tang Chena255d472014-09-16 18:41:58 +08004517 /* Called with kvm->slots_lock held. */
4518
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004519 int r = 0;
4520
Tang Chena255d472014-09-16 18:41:58 +08004521 BUG_ON(kvm->arch.ept_identity_pagetable_done);
4522
Paolo Bonzini1d8007b2015-10-12 13:38:32 +02004523 r = __x86_set_memory_region(kvm, IDENTITY_PAGETABLE_PRIVATE_MEMSLOT,
4524 kvm->arch.ept_identity_map_addr, PAGE_SIZE);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004525
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004526 return r;
4527}
4528
Wanpeng Li991e7a02015-09-16 17:30:05 +08004529static int allocate_vpid(void)
Sheng Yang2384d2b2008-01-17 15:14:33 +08004530{
4531 int vpid;
4532
Avi Kivity919818a2009-03-23 18:01:29 +02004533 if (!enable_vpid)
Wanpeng Li991e7a02015-09-16 17:30:05 +08004534 return 0;
Sheng Yang2384d2b2008-01-17 15:14:33 +08004535 spin_lock(&vmx_vpid_lock);
4536 vpid = find_first_zero_bit(vmx_vpid_bitmap, VMX_NR_VPIDS);
Wanpeng Li991e7a02015-09-16 17:30:05 +08004537 if (vpid < VMX_NR_VPIDS)
Sheng Yang2384d2b2008-01-17 15:14:33 +08004538 __set_bit(vpid, vmx_vpid_bitmap);
Wanpeng Li991e7a02015-09-16 17:30:05 +08004539 else
4540 vpid = 0;
Sheng Yang2384d2b2008-01-17 15:14:33 +08004541 spin_unlock(&vmx_vpid_lock);
Wanpeng Li991e7a02015-09-16 17:30:05 +08004542 return vpid;
Sheng Yang2384d2b2008-01-17 15:14:33 +08004543}
4544
Wanpeng Li991e7a02015-09-16 17:30:05 +08004545static void free_vpid(int vpid)
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08004546{
Wanpeng Li991e7a02015-09-16 17:30:05 +08004547 if (!enable_vpid || vpid == 0)
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08004548 return;
4549 spin_lock(&vmx_vpid_lock);
Wanpeng Li991e7a02015-09-16 17:30:05 +08004550 __clear_bit(vpid, vmx_vpid_bitmap);
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08004551 spin_unlock(&vmx_vpid_lock);
4552}
4553
Yang Zhang8d146952013-01-25 10:18:50 +08004554#define MSR_TYPE_R 1
4555#define MSR_TYPE_W 2
4556static void __vmx_disable_intercept_for_msr(unsigned long *msr_bitmap,
4557 u32 msr, int type)
Sheng Yang25c5f222008-03-28 13:18:56 +08004558{
Avi Kivity3e7c73e2009-02-24 21:46:19 +02004559 int f = sizeof(unsigned long);
Sheng Yang25c5f222008-03-28 13:18:56 +08004560
4561 if (!cpu_has_vmx_msr_bitmap())
4562 return;
4563
4564 /*
4565 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
4566 * have the write-low and read-high bitmap offsets the wrong way round.
4567 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
4568 */
Sheng Yang25c5f222008-03-28 13:18:56 +08004569 if (msr <= 0x1fff) {
Yang Zhang8d146952013-01-25 10:18:50 +08004570 if (type & MSR_TYPE_R)
4571 /* read-low */
4572 __clear_bit(msr, msr_bitmap + 0x000 / f);
4573
4574 if (type & MSR_TYPE_W)
4575 /* write-low */
4576 __clear_bit(msr, msr_bitmap + 0x800 / f);
4577
Sheng Yang25c5f222008-03-28 13:18:56 +08004578 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
4579 msr &= 0x1fff;
Yang Zhang8d146952013-01-25 10:18:50 +08004580 if (type & MSR_TYPE_R)
4581 /* read-high */
4582 __clear_bit(msr, msr_bitmap + 0x400 / f);
4583
4584 if (type & MSR_TYPE_W)
4585 /* write-high */
4586 __clear_bit(msr, msr_bitmap + 0xc00 / f);
4587
4588 }
4589}
4590
4591static void __vmx_enable_intercept_for_msr(unsigned long *msr_bitmap,
4592 u32 msr, int type)
4593{
4594 int f = sizeof(unsigned long);
4595
4596 if (!cpu_has_vmx_msr_bitmap())
4597 return;
4598
4599 /*
4600 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
4601 * have the write-low and read-high bitmap offsets the wrong way round.
4602 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
4603 */
4604 if (msr <= 0x1fff) {
4605 if (type & MSR_TYPE_R)
4606 /* read-low */
4607 __set_bit(msr, msr_bitmap + 0x000 / f);
4608
4609 if (type & MSR_TYPE_W)
4610 /* write-low */
4611 __set_bit(msr, msr_bitmap + 0x800 / f);
4612
4613 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
4614 msr &= 0x1fff;
4615 if (type & MSR_TYPE_R)
4616 /* read-high */
4617 __set_bit(msr, msr_bitmap + 0x400 / f);
4618
4619 if (type & MSR_TYPE_W)
4620 /* write-high */
4621 __set_bit(msr, msr_bitmap + 0xc00 / f);
4622
Sheng Yang25c5f222008-03-28 13:18:56 +08004623 }
Sheng Yang25c5f222008-03-28 13:18:56 +08004624}
4625
Wincy Vanf2b93282015-02-03 23:56:03 +08004626/*
4627 * If a msr is allowed by L0, we should check whether it is allowed by L1.
4628 * The corresponding bit will be cleared unless both of L0 and L1 allow it.
4629 */
4630static void nested_vmx_disable_intercept_for_msr(unsigned long *msr_bitmap_l1,
4631 unsigned long *msr_bitmap_nested,
4632 u32 msr, int type)
4633{
4634 int f = sizeof(unsigned long);
4635
4636 if (!cpu_has_vmx_msr_bitmap()) {
4637 WARN_ON(1);
4638 return;
4639 }
4640
4641 /*
4642 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
4643 * have the write-low and read-high bitmap offsets the wrong way round.
4644 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
4645 */
4646 if (msr <= 0x1fff) {
4647 if (type & MSR_TYPE_R &&
4648 !test_bit(msr, msr_bitmap_l1 + 0x000 / f))
4649 /* read-low */
4650 __clear_bit(msr, msr_bitmap_nested + 0x000 / f);
4651
4652 if (type & MSR_TYPE_W &&
4653 !test_bit(msr, msr_bitmap_l1 + 0x800 / f))
4654 /* write-low */
4655 __clear_bit(msr, msr_bitmap_nested + 0x800 / f);
4656
4657 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
4658 msr &= 0x1fff;
4659 if (type & MSR_TYPE_R &&
4660 !test_bit(msr, msr_bitmap_l1 + 0x400 / f))
4661 /* read-high */
4662 __clear_bit(msr, msr_bitmap_nested + 0x400 / f);
4663
4664 if (type & MSR_TYPE_W &&
4665 !test_bit(msr, msr_bitmap_l1 + 0xc00 / f))
4666 /* write-high */
4667 __clear_bit(msr, msr_bitmap_nested + 0xc00 / f);
4668
4669 }
4670}
4671
Avi Kivity58972972009-02-24 22:26:47 +02004672static void vmx_disable_intercept_for_msr(u32 msr, bool longmode_only)
4673{
4674 if (!longmode_only)
Yang Zhang8d146952013-01-25 10:18:50 +08004675 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy,
4676 msr, MSR_TYPE_R | MSR_TYPE_W);
4677 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode,
4678 msr, MSR_TYPE_R | MSR_TYPE_W);
4679}
4680
Wanpeng Lif6e90f92016-09-22 07:43:25 +08004681static void vmx_enable_intercept_msr_read_x2apic(u32 msr, bool apicv_active)
Yang Zhang8d146952013-01-25 10:18:50 +08004682{
Wanpeng Lif6e90f92016-09-22 07:43:25 +08004683 if (apicv_active) {
4684 __vmx_enable_intercept_for_msr(vmx_msr_bitmap_legacy_x2apic,
4685 msr, MSR_TYPE_R);
4686 __vmx_enable_intercept_for_msr(vmx_msr_bitmap_longmode_x2apic,
4687 msr, MSR_TYPE_R);
4688 } else {
4689 __vmx_enable_intercept_for_msr(vmx_msr_bitmap_legacy_x2apic_apicv_inactive,
4690 msr, MSR_TYPE_R);
4691 __vmx_enable_intercept_for_msr(vmx_msr_bitmap_longmode_x2apic_apicv_inactive,
4692 msr, MSR_TYPE_R);
4693 }
Yang Zhang8d146952013-01-25 10:18:50 +08004694}
4695
Wanpeng Lif6e90f92016-09-22 07:43:25 +08004696static void vmx_disable_intercept_msr_read_x2apic(u32 msr, bool apicv_active)
Yang Zhang8d146952013-01-25 10:18:50 +08004697{
Wanpeng Lif6e90f92016-09-22 07:43:25 +08004698 if (apicv_active) {
4699 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy_x2apic,
4700 msr, MSR_TYPE_R);
4701 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode_x2apic,
4702 msr, MSR_TYPE_R);
4703 } else {
4704 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy_x2apic_apicv_inactive,
4705 msr, MSR_TYPE_R);
4706 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode_x2apic_apicv_inactive,
4707 msr, MSR_TYPE_R);
4708 }
Yang Zhang8d146952013-01-25 10:18:50 +08004709}
4710
Wanpeng Lif6e90f92016-09-22 07:43:25 +08004711static void vmx_disable_intercept_msr_write_x2apic(u32 msr, bool apicv_active)
Yang Zhang8d146952013-01-25 10:18:50 +08004712{
Wanpeng Lif6e90f92016-09-22 07:43:25 +08004713 if (apicv_active) {
4714 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy_x2apic,
4715 msr, MSR_TYPE_W);
4716 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode_x2apic,
4717 msr, MSR_TYPE_W);
4718 } else {
4719 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy_x2apic_apicv_inactive,
4720 msr, MSR_TYPE_W);
4721 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode_x2apic_apicv_inactive,
4722 msr, MSR_TYPE_W);
4723 }
Avi Kivity58972972009-02-24 22:26:47 +02004724}
4725
Andrey Smetanind62caab2015-11-10 15:36:33 +03004726static bool vmx_get_enable_apicv(void)
Paolo Bonzinid50ab6c2015-07-29 11:49:59 +02004727{
Andrey Smetanind62caab2015-11-10 15:36:33 +03004728 return enable_apicv;
Paolo Bonzinid50ab6c2015-07-29 11:49:59 +02004729}
4730
David Matlackb7649e12017-08-01 14:00:40 -07004731static void nested_mark_vmcs12_pages_dirty(struct kvm_vcpu *vcpu)
4732{
4733 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
4734 gfn_t gfn;
4735
4736 /*
4737 * Don't need to mark the APIC access page dirty; it is never
4738 * written to by the CPU during APIC virtualization.
4739 */
4740
4741 if (nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW)) {
4742 gfn = vmcs12->virtual_apic_page_addr >> PAGE_SHIFT;
4743 kvm_vcpu_mark_page_dirty(vcpu, gfn);
4744 }
4745
4746 if (nested_cpu_has_posted_intr(vmcs12)) {
4747 gfn = vmcs12->posted_intr_desc_addr >> PAGE_SHIFT;
4748 kvm_vcpu_mark_page_dirty(vcpu, gfn);
4749 }
4750}
4751
4752
David Hildenbrand1edccf22017-01-25 11:58:58 +01004753static void vmx_complete_nested_posted_interrupt(struct kvm_vcpu *vcpu)
Wincy Van705699a2015-02-03 23:58:17 +08004754{
4755 struct vcpu_vmx *vmx = to_vmx(vcpu);
4756 int max_irr;
4757 void *vapic_page;
4758 u16 status;
4759
David Matlackb7649e12017-08-01 14:00:40 -07004760 if (!vmx->nested.pi_desc || !vmx->nested.pi_pending)
4761 return;
Wincy Van705699a2015-02-03 23:58:17 +08004762
David Matlackb7649e12017-08-01 14:00:40 -07004763 vmx->nested.pi_pending = false;
4764 if (!pi_test_and_clear_on(vmx->nested.pi_desc))
4765 return;
Wincy Van705699a2015-02-03 23:58:17 +08004766
David Matlackb7649e12017-08-01 14:00:40 -07004767 max_irr = find_last_bit((unsigned long *)vmx->nested.pi_desc->pir, 256);
4768 if (max_irr != 256) {
Wincy Van705699a2015-02-03 23:58:17 +08004769 vapic_page = kmap(vmx->nested.virtual_apic_page);
Wincy Van705699a2015-02-03 23:58:17 +08004770 __kvm_apic_update_irr(vmx->nested.pi_desc->pir, vapic_page);
4771 kunmap(vmx->nested.virtual_apic_page);
4772
4773 status = vmcs_read16(GUEST_INTR_STATUS);
4774 if ((u8)max_irr > ((u8)status & 0xff)) {
4775 status &= ~0xff;
4776 status |= (u8)max_irr;
4777 vmcs_write16(GUEST_INTR_STATUS, status);
4778 }
4779 }
David Matlackb7649e12017-08-01 14:00:40 -07004780
4781 nested_mark_vmcs12_pages_dirty(vcpu);
Wincy Van705699a2015-02-03 23:58:17 +08004782}
4783
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01004784static inline bool kvm_vcpu_trigger_posted_interrupt(struct kvm_vcpu *vcpu)
4785{
4786#ifdef CONFIG_SMP
4787 if (vcpu->mode == IN_GUEST_MODE) {
Feng Wu28b835d2015-09-18 22:29:54 +08004788 /*
Haozhong Zhang3ffbe622017-09-18 09:56:50 +08004789 * The vector of interrupt to be delivered to vcpu had
4790 * been set in PIR before this function.
Feng Wu28b835d2015-09-18 22:29:54 +08004791 *
Haozhong Zhang3ffbe622017-09-18 09:56:50 +08004792 * Following cases will be reached in this block, and
4793 * we always send a notification event in all cases as
4794 * explained below.
4795 *
4796 * Case 1: vcpu keeps in non-root mode. Sending a
4797 * notification event posts the interrupt to vcpu.
4798 *
4799 * Case 2: vcpu exits to root mode and is still
4800 * runnable. PIR will be synced to vIRR before the
4801 * next vcpu entry. Sending a notification event in
4802 * this case has no effect, as vcpu is not in root
4803 * mode.
4804 *
4805 * Case 3: vcpu exits to root mode and is blocked.
4806 * vcpu_block() has already synced PIR to vIRR and
4807 * never blocks vcpu if vIRR is not cleared. Therefore,
4808 * a blocked vcpu here does not wait for any requested
4809 * interrupts in PIR, and sending a notification event
4810 * which has no effect is safe here.
Feng Wu28b835d2015-09-18 22:29:54 +08004811 */
Feng Wu28b835d2015-09-18 22:29:54 +08004812
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01004813 apic->send_IPI_mask(get_cpu_mask(vcpu->cpu),
4814 POSTED_INTR_VECTOR);
4815 return true;
4816 }
4817#endif
4818 return false;
4819}
4820
Wincy Van705699a2015-02-03 23:58:17 +08004821static int vmx_deliver_nested_posted_interrupt(struct kvm_vcpu *vcpu,
4822 int vector)
4823{
4824 struct vcpu_vmx *vmx = to_vmx(vcpu);
4825
4826 if (is_guest_mode(vcpu) &&
4827 vector == vmx->nested.posted_intr_nv) {
4828 /* the PIR and ON have been set by L1. */
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01004829 kvm_vcpu_trigger_posted_interrupt(vcpu);
Wincy Van705699a2015-02-03 23:58:17 +08004830 /*
4831 * If a posted intr is not recognized by hardware,
4832 * we will accomplish it in the next vmentry.
4833 */
4834 vmx->nested.pi_pending = true;
4835 kvm_make_request(KVM_REQ_EVENT, vcpu);
4836 return 0;
4837 }
4838 return -1;
4839}
Avi Kivity6aa8b732006-12-10 02:21:36 -08004840/*
Yang Zhanga20ed542013-04-11 19:25:15 +08004841 * Send interrupt to vcpu via posted interrupt way.
4842 * 1. If target vcpu is running(non-root mode), send posted interrupt
4843 * notification to vcpu and hardware will sync PIR to vIRR atomically.
4844 * 2. If target vcpu isn't running(root mode), kick it to pick up the
4845 * interrupt from PIR in next vmentry.
4846 */
4847static void vmx_deliver_posted_interrupt(struct kvm_vcpu *vcpu, int vector)
4848{
4849 struct vcpu_vmx *vmx = to_vmx(vcpu);
4850 int r;
4851
Wincy Van705699a2015-02-03 23:58:17 +08004852 r = vmx_deliver_nested_posted_interrupt(vcpu, vector);
4853 if (!r)
4854 return;
4855
Yang Zhanga20ed542013-04-11 19:25:15 +08004856 if (pi_test_and_set_pir(vector, &vmx->pi_desc))
4857 return;
4858
4859 r = pi_test_and_set_on(&vmx->pi_desc);
4860 kvm_make_request(KVM_REQ_EVENT, vcpu);
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01004861 if (r || !kvm_vcpu_trigger_posted_interrupt(vcpu))
Yang Zhanga20ed542013-04-11 19:25:15 +08004862 kvm_vcpu_kick(vcpu);
4863}
4864
4865static void vmx_sync_pir_to_irr(struct kvm_vcpu *vcpu)
4866{
4867 struct vcpu_vmx *vmx = to_vmx(vcpu);
4868
4869 if (!pi_test_and_clear_on(&vmx->pi_desc))
4870 return;
4871
4872 kvm_apic_update_irr(vcpu, vmx->pi_desc.pir);
4873}
4874
Avi Kivity6aa8b732006-12-10 02:21:36 -08004875/*
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004876 * Set up the vmcs's constant host-state fields, i.e., host-state fields that
4877 * will not change in the lifetime of the guest.
4878 * Note that host-state that does change is set elsewhere. E.g., host-state
4879 * that is set differently for each CPU is set in vmx_vcpu_load(), not here.
4880 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08004881static void vmx_set_constant_host_state(struct vcpu_vmx *vmx)
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004882{
4883 u32 low32, high32;
4884 unsigned long tmpl;
4885 struct desc_ptr dt;
Andy Lutomirskid974baa2014-10-08 09:02:13 -07004886 unsigned long cr4;
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004887
Suresh Siddhab1a74bf2012-09-20 11:01:49 -07004888 vmcs_writel(HOST_CR0, read_cr0() & ~X86_CR0_TS); /* 22.2.3 */
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004889 vmcs_writel(HOST_CR3, read_cr3()); /* 22.2.3 FIXME: shadow tables */
4890
Andy Lutomirskid974baa2014-10-08 09:02:13 -07004891 /* Save the most likely value for this task's CR4 in the VMCS. */
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07004892 cr4 = cr4_read_shadow();
Andy Lutomirskid974baa2014-10-08 09:02:13 -07004893 vmcs_writel(HOST_CR4, cr4); /* 22.2.3, 22.2.5 */
4894 vmx->host_state.vmcs_host_cr4 = cr4;
4895
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004896 vmcs_write16(HOST_CS_SELECTOR, __KERNEL_CS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03004897#ifdef CONFIG_X86_64
4898 /*
4899 * Load null selectors, so we can avoid reloading them in
4900 * __vmx_load_host_state(), in case userspace uses the null selectors
4901 * too (the expected case).
4902 */
4903 vmcs_write16(HOST_DS_SELECTOR, 0);
4904 vmcs_write16(HOST_ES_SELECTOR, 0);
4905#else
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004906 vmcs_write16(HOST_DS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
4907 vmcs_write16(HOST_ES_SELECTOR, __KERNEL_DS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03004908#endif
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004909 vmcs_write16(HOST_SS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
4910 vmcs_write16(HOST_TR_SELECTOR, GDT_ENTRY_TSS*8); /* 22.2.4 */
4911
4912 native_store_idt(&dt);
4913 vmcs_writel(HOST_IDTR_BASE, dt.address); /* 22.2.4 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08004914 vmx->host_idt_base = dt.address;
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004915
Avi Kivity83287ea422012-09-16 15:10:57 +03004916 vmcs_writel(HOST_RIP, vmx_return); /* 22.2.5 */
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004917
4918 rdmsr(MSR_IA32_SYSENTER_CS, low32, high32);
4919 vmcs_write32(HOST_IA32_SYSENTER_CS, low32);
4920 rdmsrl(MSR_IA32_SYSENTER_EIP, tmpl);
4921 vmcs_writel(HOST_IA32_SYSENTER_EIP, tmpl); /* 22.2.3 */
4922
4923 if (vmcs_config.vmexit_ctrl & VM_EXIT_LOAD_IA32_PAT) {
4924 rdmsr(MSR_IA32_CR_PAT, low32, high32);
4925 vmcs_write64(HOST_IA32_PAT, low32 | ((u64) high32 << 32));
4926 }
4927}
4928
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004929static void set_cr4_guest_host_mask(struct vcpu_vmx *vmx)
4930{
4931 vmx->vcpu.arch.cr4_guest_owned_bits = KVM_CR4_GUEST_OWNED_BITS;
4932 if (enable_ept)
4933 vmx->vcpu.arch.cr4_guest_owned_bits |= X86_CR4_PGE;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03004934 if (is_guest_mode(&vmx->vcpu))
4935 vmx->vcpu.arch.cr4_guest_owned_bits &=
4936 ~get_vmcs12(&vmx->vcpu)->cr4_guest_host_mask;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004937 vmcs_writel(CR4_GUEST_HOST_MASK, ~vmx->vcpu.arch.cr4_guest_owned_bits);
4938}
4939
Yang Zhang01e439b2013-04-11 19:25:12 +08004940static u32 vmx_pin_based_exec_ctrl(struct vcpu_vmx *vmx)
4941{
4942 u32 pin_based_exec_ctrl = vmcs_config.pin_based_exec_ctrl;
4943
Andrey Smetanind62caab2015-11-10 15:36:33 +03004944 if (!kvm_vcpu_apicv_active(&vmx->vcpu))
Yang Zhang01e439b2013-04-11 19:25:12 +08004945 pin_based_exec_ctrl &= ~PIN_BASED_POSTED_INTR;
Yunhong Jiang64672c92016-06-13 14:19:59 -07004946 /* Enable the preemption timer dynamically */
4947 pin_based_exec_ctrl &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
Yang Zhang01e439b2013-04-11 19:25:12 +08004948 return pin_based_exec_ctrl;
4949}
4950
Andrey Smetanind62caab2015-11-10 15:36:33 +03004951static void vmx_refresh_apicv_exec_ctrl(struct kvm_vcpu *vcpu)
4952{
4953 struct vcpu_vmx *vmx = to_vmx(vcpu);
4954
4955 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL, vmx_pin_based_exec_ctrl(vmx));
Roman Kagan3ce424e2016-05-18 17:48:20 +03004956 if (cpu_has_secondary_exec_ctrls()) {
4957 if (kvm_vcpu_apicv_active(vcpu))
4958 vmcs_set_bits(SECONDARY_VM_EXEC_CONTROL,
4959 SECONDARY_EXEC_APIC_REGISTER_VIRT |
4960 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
4961 else
4962 vmcs_clear_bits(SECONDARY_VM_EXEC_CONTROL,
4963 SECONDARY_EXEC_APIC_REGISTER_VIRT |
4964 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
4965 }
4966
4967 if (cpu_has_vmx_msr_bitmap())
4968 vmx_set_msr_bitmap(vcpu);
Andrey Smetanind62caab2015-11-10 15:36:33 +03004969}
4970
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004971static u32 vmx_exec_control(struct vcpu_vmx *vmx)
4972{
4973 u32 exec_control = vmcs_config.cpu_based_exec_ctrl;
Paolo Bonzinid16c2932014-02-21 10:36:37 +01004974
4975 if (vmx->vcpu.arch.switch_db_regs & KVM_DEBUGREG_WONT_EXIT)
4976 exec_control &= ~CPU_BASED_MOV_DR_EXITING;
4977
Paolo Bonzini35754c92015-07-29 12:05:37 +02004978 if (!cpu_need_tpr_shadow(&vmx->vcpu)) {
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004979 exec_control &= ~CPU_BASED_TPR_SHADOW;
4980#ifdef CONFIG_X86_64
4981 exec_control |= CPU_BASED_CR8_STORE_EXITING |
4982 CPU_BASED_CR8_LOAD_EXITING;
4983#endif
4984 }
4985 if (!enable_ept)
4986 exec_control |= CPU_BASED_CR3_STORE_EXITING |
4987 CPU_BASED_CR3_LOAD_EXITING |
4988 CPU_BASED_INVLPG_EXITING;
4989 return exec_control;
4990}
4991
4992static u32 vmx_secondary_exec_control(struct vcpu_vmx *vmx)
4993{
4994 u32 exec_control = vmcs_config.cpu_based_2nd_exec_ctrl;
Paolo Bonzini35754c92015-07-29 12:05:37 +02004995 if (!cpu_need_virtualize_apic_accesses(&vmx->vcpu))
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004996 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
4997 if (vmx->vpid == 0)
4998 exec_control &= ~SECONDARY_EXEC_ENABLE_VPID;
4999 if (!enable_ept) {
5000 exec_control &= ~SECONDARY_EXEC_ENABLE_EPT;
5001 enable_unrestricted_guest = 0;
Mao, Junjiead756a12012-07-02 01:18:48 +00005002 /* Enable INVPCID for non-ept guests may cause performance regression. */
5003 exec_control &= ~SECONDARY_EXEC_ENABLE_INVPCID;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005004 }
5005 if (!enable_unrestricted_guest)
5006 exec_control &= ~SECONDARY_EXEC_UNRESTRICTED_GUEST;
5007 if (!ple_gap)
5008 exec_control &= ~SECONDARY_EXEC_PAUSE_LOOP_EXITING;
Andrey Smetanind62caab2015-11-10 15:36:33 +03005009 if (!kvm_vcpu_apicv_active(&vmx->vcpu))
Yang Zhangc7c9c562013-01-25 10:18:51 +08005010 exec_control &= ~(SECONDARY_EXEC_APIC_REGISTER_VIRT |
5011 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
Yang Zhang8d146952013-01-25 10:18:50 +08005012 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
Abel Gordonabc4fc52013-04-18 14:35:25 +03005013 /* SECONDARY_EXEC_SHADOW_VMCS is enabled when L1 executes VMPTRLD
5014 (handle_vmptrld).
5015 We can NOT enable shadow_vmcs here because we don't have yet
5016 a current VMCS12
5017 */
5018 exec_control &= ~SECONDARY_EXEC_SHADOW_VMCS;
Kai Huanga3eaa862015-11-04 13:46:05 +08005019
5020 if (!enable_pml)
5021 exec_control &= ~SECONDARY_EXEC_ENABLE_PML;
Kai Huang843e4332015-01-28 10:54:28 +08005022
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005023 return exec_control;
5024}
5025
Xiao Guangrongce88dec2011-07-12 03:33:44 +08005026static void ept_set_mmio_spte_mask(void)
5027{
5028 /*
5029 * EPT Misconfigurations can be generated if the value of bits 2:0
5030 * of an EPT paging-structure entry is 110b (write/execute).
Xiao Guangrong885032b2013-06-07 16:51:23 +08005031 * Also, magic bits (0x3ull << 62) is set to quickly identify mmio
Xiao Guangrongce88dec2011-07-12 03:33:44 +08005032 * spte.
5033 */
Xiao Guangrong885032b2013-06-07 16:51:23 +08005034 kvm_mmu_set_mmio_spte_mask((0x3ull << 62) | 0x6ull);
Xiao Guangrongce88dec2011-07-12 03:33:44 +08005035}
5036
Wanpeng Lif53cd632014-12-02 19:14:58 +08005037#define VMX_XSS_EXIT_BITMAP 0
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005038/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08005039 * Sets up the vmcs for emulated real mode.
5040 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10005041static int vmx_vcpu_setup(struct vcpu_vmx *vmx)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005042{
Jan Kiszka2e4ce7f2011-06-01 12:57:30 +02005043#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08005044 unsigned long a;
Jan Kiszka2e4ce7f2011-06-01 12:57:30 +02005045#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -08005046 int i;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005047
Avi Kivity6aa8b732006-12-10 02:21:36 -08005048 /* I/O */
Avi Kivity3e7c73e2009-02-24 21:46:19 +02005049 vmcs_write64(IO_BITMAP_A, __pa(vmx_io_bitmap_a));
5050 vmcs_write64(IO_BITMAP_B, __pa(vmx_io_bitmap_b));
Avi Kivity6aa8b732006-12-10 02:21:36 -08005051
Abel Gordon4607c2d2013-04-18 14:35:55 +03005052 if (enable_shadow_vmcs) {
5053 vmcs_write64(VMREAD_BITMAP, __pa(vmx_vmread_bitmap));
5054 vmcs_write64(VMWRITE_BITMAP, __pa(vmx_vmwrite_bitmap));
5055 }
Sheng Yang25c5f222008-03-28 13:18:56 +08005056 if (cpu_has_vmx_msr_bitmap())
Avi Kivity58972972009-02-24 22:26:47 +02005057 vmcs_write64(MSR_BITMAP, __pa(vmx_msr_bitmap_legacy));
Sheng Yang25c5f222008-03-28 13:18:56 +08005058
Avi Kivity6aa8b732006-12-10 02:21:36 -08005059 vmcs_write64(VMCS_LINK_POINTER, -1ull); /* 22.3.1.5 */
5060
Avi Kivity6aa8b732006-12-10 02:21:36 -08005061 /* Control */
Yang Zhang01e439b2013-04-11 19:25:12 +08005062 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL, vmx_pin_based_exec_ctrl(vmx));
Yunhong Jiang64672c92016-06-13 14:19:59 -07005063 vmx->hv_deadline_tsc = -1;
Yang, Sheng6e5d8652007-09-12 18:03:11 +08005064
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005065 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, vmx_exec_control(vmx));
Avi Kivity6aa8b732006-12-10 02:21:36 -08005066
Dan Williamsdfa169b2016-06-02 11:17:24 -07005067 if (cpu_has_secondary_exec_ctrls()) {
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005068 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
5069 vmx_secondary_exec_control(vmx));
Dan Williamsdfa169b2016-06-02 11:17:24 -07005070 }
Sheng Yangf78e0e22007-10-29 09:40:42 +08005071
Andrey Smetanind62caab2015-11-10 15:36:33 +03005072 if (kvm_vcpu_apicv_active(&vmx->vcpu)) {
Yang Zhangc7c9c562013-01-25 10:18:51 +08005073 vmcs_write64(EOI_EXIT_BITMAP0, 0);
5074 vmcs_write64(EOI_EXIT_BITMAP1, 0);
5075 vmcs_write64(EOI_EXIT_BITMAP2, 0);
5076 vmcs_write64(EOI_EXIT_BITMAP3, 0);
5077
5078 vmcs_write16(GUEST_INTR_STATUS, 0);
Yang Zhang01e439b2013-04-11 19:25:12 +08005079
Li RongQing0bcf2612015-12-03 13:29:34 +08005080 vmcs_write16(POSTED_INTR_NV, POSTED_INTR_VECTOR);
Yang Zhang01e439b2013-04-11 19:25:12 +08005081 vmcs_write64(POSTED_INTR_DESC_ADDR, __pa((&vmx->pi_desc)));
Yang Zhangc7c9c562013-01-25 10:18:51 +08005082 }
5083
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005084 if (ple_gap) {
5085 vmcs_write32(PLE_GAP, ple_gap);
Radim Krčmářa7653ec2014-08-21 18:08:07 +02005086 vmx->ple_window = ple_window;
5087 vmx->ple_window_dirty = true;
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005088 }
5089
Xiao Guangrongc3707952011-07-12 03:28:04 +08005090 vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK, 0);
5091 vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005092 vmcs_write32(CR3_TARGET_COUNT, 0); /* 22.2.1 */
5093
Avi Kivity9581d442010-10-19 16:46:55 +02005094 vmcs_write16(HOST_FS_SELECTOR, 0); /* 22.2.4 */
5095 vmcs_write16(HOST_GS_SELECTOR, 0); /* 22.2.4 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08005096 vmx_set_constant_host_state(vmx);
Avi Kivity05b3e0c2006-12-13 00:33:45 -08005097#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08005098 rdmsrl(MSR_FS_BASE, a);
5099 vmcs_writel(HOST_FS_BASE, a); /* 22.2.4 */
5100 rdmsrl(MSR_GS_BASE, a);
5101 vmcs_writel(HOST_GS_BASE, a); /* 22.2.4 */
5102#else
5103 vmcs_writel(HOST_FS_BASE, 0); /* 22.2.4 */
5104 vmcs_writel(HOST_GS_BASE, 0); /* 22.2.4 */
5105#endif
5106
Eddie Dong2cc51562007-05-21 07:28:09 +03005107 vmcs_write32(VM_EXIT_MSR_STORE_COUNT, 0);
5108 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, 0);
Avi Kivity61d2ef22010-04-28 16:40:38 +03005109 vmcs_write64(VM_EXIT_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.host));
Eddie Dong2cc51562007-05-21 07:28:09 +03005110 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, 0);
Avi Kivity61d2ef22010-04-28 16:40:38 +03005111 vmcs_write64(VM_ENTRY_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.guest));
Avi Kivity6aa8b732006-12-10 02:21:36 -08005112
Radim Krčmář74545702015-04-27 15:11:25 +02005113 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT)
5114 vmcs_write64(GUEST_IA32_PAT, vmx->vcpu.arch.pat);
Sheng Yang468d4722008-10-09 16:01:55 +08005115
Paolo Bonzini03916db2014-07-24 14:21:57 +02005116 for (i = 0; i < ARRAY_SIZE(vmx_msr_index); ++i) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08005117 u32 index = vmx_msr_index[i];
5118 u32 data_low, data_high;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04005119 int j = vmx->nmsrs;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005120
5121 if (rdmsr_safe(index, &data_low, &data_high) < 0)
5122 continue;
Avi Kivity432bd6c2007-01-31 23:48:13 -08005123 if (wrmsr_safe(index, data_low, data_high) < 0)
5124 continue;
Avi Kivity26bb0982009-09-07 11:14:12 +03005125 vmx->guest_msrs[j].index = i;
5126 vmx->guest_msrs[j].data = 0;
Avi Kivityd5696722009-12-02 12:28:47 +02005127 vmx->guest_msrs[j].mask = -1ull;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04005128 ++vmx->nmsrs;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005129 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08005130
Gleb Natapov2961e8762013-11-25 15:37:13 +02005131
5132 vm_exit_controls_init(vmx, vmcs_config.vmexit_ctrl);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005133
5134 /* 22.2.1, 20.8.1 */
Gleb Natapov2961e8762013-11-25 15:37:13 +02005135 vm_entry_controls_init(vmx, vmcs_config.vmentry_ctrl);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03005136
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005137 vmcs_writel(CR0_GUEST_HOST_MASK, ~0UL);
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005138 set_cr4_guest_host_mask(vmx);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005139
Wanpeng Lif53cd632014-12-02 19:14:58 +08005140 if (vmx_xsaves_supported())
5141 vmcs_write64(XSS_EXIT_BITMAP, VMX_XSS_EXIT_BITMAP);
5142
Peter Feiner4e595162016-07-07 14:49:58 -07005143 if (enable_pml) {
5144 ASSERT(vmx->pml_pg);
5145 vmcs_write64(PML_ADDRESS, page_to_phys(vmx->pml_pg));
5146 vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
5147 }
5148
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005149 return 0;
5150}
5151
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005152static void vmx_vcpu_reset(struct kvm_vcpu *vcpu, bool init_event)
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005153{
5154 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jan Kiszka58cb6282014-01-24 16:48:44 +01005155 struct msr_data apic_base_msr;
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005156 u64 cr0;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005157
Avi Kivity7ffd92c2009-06-09 14:10:45 +03005158 vmx->rmode.vm86_active = 0;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005159
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005160 vmx->soft_vnmi_blocked = 0;
5161
Zhang Xiantaoad312c72007-12-13 23:50:52 +08005162 vmx->vcpu.arch.regs[VCPU_REGS_RDX] = get_rdx_init_val();
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005163 kvm_set_cr8(vcpu, 0);
5164
5165 if (!init_event) {
5166 apic_base_msr.data = APIC_DEFAULT_PHYS_BASE |
5167 MSR_IA32_APICBASE_ENABLE;
5168 if (kvm_vcpu_is_reset_bsp(vcpu))
5169 apic_base_msr.data |= MSR_IA32_APICBASE_BSP;
5170 apic_base_msr.host_initiated = true;
5171 kvm_set_apic_base(vcpu, &apic_base_msr);
5172 }
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005173
Avi Kivity2fb92db2011-04-27 19:42:18 +03005174 vmx_segment_cache_clear(vmx);
5175
Avi Kivity5706be02008-08-20 15:07:31 +03005176 seg_setup(VCPU_SREG_CS);
Jan Kiszka66450a22013-03-13 12:42:34 +01005177 vmcs_write16(GUEST_CS_SELECTOR, 0xf000);
Paolo Bonzinif3531052015-12-03 15:49:56 +01005178 vmcs_writel(GUEST_CS_BASE, 0xffff0000ul);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005179
5180 seg_setup(VCPU_SREG_DS);
5181 seg_setup(VCPU_SREG_ES);
5182 seg_setup(VCPU_SREG_FS);
5183 seg_setup(VCPU_SREG_GS);
5184 seg_setup(VCPU_SREG_SS);
5185
5186 vmcs_write16(GUEST_TR_SELECTOR, 0);
5187 vmcs_writel(GUEST_TR_BASE, 0);
5188 vmcs_write32(GUEST_TR_LIMIT, 0xffff);
5189 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
5190
5191 vmcs_write16(GUEST_LDTR_SELECTOR, 0);
5192 vmcs_writel(GUEST_LDTR_BASE, 0);
5193 vmcs_write32(GUEST_LDTR_LIMIT, 0xffff);
5194 vmcs_write32(GUEST_LDTR_AR_BYTES, 0x00082);
5195
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005196 if (!init_event) {
5197 vmcs_write32(GUEST_SYSENTER_CS, 0);
5198 vmcs_writel(GUEST_SYSENTER_ESP, 0);
5199 vmcs_writel(GUEST_SYSENTER_EIP, 0);
5200 vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
5201 }
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005202
Wanpeng Li5c0b19b2017-11-20 14:52:21 -08005203 kvm_set_rflags(vcpu, X86_EFLAGS_FIXED);
Jan Kiszka66450a22013-03-13 12:42:34 +01005204 kvm_rip_write(vcpu, 0xfff0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005205
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005206 vmcs_writel(GUEST_GDTR_BASE, 0);
5207 vmcs_write32(GUEST_GDTR_LIMIT, 0xffff);
5208
5209 vmcs_writel(GUEST_IDTR_BASE, 0);
5210 vmcs_write32(GUEST_IDTR_LIMIT, 0xffff);
5211
Anthony Liguori443381a2010-12-06 10:53:38 -06005212 vmcs_write32(GUEST_ACTIVITY_STATE, GUEST_ACTIVITY_ACTIVE);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005213 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, 0);
Paolo Bonzinif3531052015-12-03 15:49:56 +01005214 vmcs_writel(GUEST_PENDING_DBG_EXCEPTIONS, 0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005215
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005216 setup_msrs(vmx);
5217
Avi Kivity6aa8b732006-12-10 02:21:36 -08005218 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0); /* 22.2.1 */
5219
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005220 if (cpu_has_vmx_tpr_shadow() && !init_event) {
Sheng Yangf78e0e22007-10-29 09:40:42 +08005221 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR, 0);
Paolo Bonzini35754c92015-07-29 12:05:37 +02005222 if (cpu_need_tpr_shadow(vcpu))
Sheng Yangf78e0e22007-10-29 09:40:42 +08005223 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR,
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005224 __pa(vcpu->arch.apic->regs));
Sheng Yangf78e0e22007-10-29 09:40:42 +08005225 vmcs_write32(TPR_THRESHOLD, 0);
5226 }
5227
Paolo Bonzinia73896c2014-11-02 07:54:30 +01005228 kvm_make_request(KVM_REQ_APIC_PAGE_RELOAD, vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005229
Andrey Smetanind62caab2015-11-10 15:36:33 +03005230 if (kvm_vcpu_apicv_active(vcpu))
Yang Zhang01e439b2013-04-11 19:25:12 +08005231 memset(&vmx->pi_desc, 0, sizeof(struct pi_desc));
5232
Sheng Yang2384d2b2008-01-17 15:14:33 +08005233 if (vmx->vpid != 0)
5234 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
5235
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005236 cr0 = X86_CR0_NW | X86_CR0_CD | X86_CR0_ET;
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005237 vmx->vcpu.arch.cr0 = cr0;
Bruce Rogersf2463242016-04-28 14:49:21 -06005238 vmx_set_cr0(vcpu, cr0); /* enter rmode */
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005239 vmx_set_cr4(vcpu, 0);
Paolo Bonzini56908912015-10-19 11:30:19 +02005240 vmx_set_efer(vcpu, 0);
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005241 vmx_fpu_activate(vcpu);
5242 update_exception_bitmap(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005243
Wanpeng Lidd5f5342015-09-23 18:26:57 +08005244 vpid_sync_context(vmx->vpid);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005245}
5246
Nadav Har'Elb6f12502011-05-25 23:13:06 +03005247/*
5248 * In nested virtualization, check if L1 asked to exit on external interrupts.
5249 * For most existing hypervisors, this will always return true.
5250 */
5251static bool nested_exit_on_intr(struct kvm_vcpu *vcpu)
5252{
5253 return get_vmcs12(vcpu)->pin_based_vm_exec_control &
5254 PIN_BASED_EXT_INTR_MASK;
5255}
5256
Bandan Das77b0f5d2014-04-19 18:17:45 -04005257/*
5258 * In nested virtualization, check if L1 has set
5259 * VM_EXIT_ACK_INTR_ON_EXIT
5260 */
5261static bool nested_exit_intr_ack_set(struct kvm_vcpu *vcpu)
5262{
5263 return get_vmcs12(vcpu)->vm_exit_controls &
5264 VM_EXIT_ACK_INTR_ON_EXIT;
5265}
5266
Jan Kiszkaea8ceb82013-04-14 21:04:26 +02005267static bool nested_exit_on_nmi(struct kvm_vcpu *vcpu)
5268{
5269 return get_vmcs12(vcpu)->pin_based_vm_exec_control &
5270 PIN_BASED_NMI_EXITING;
5271}
5272
Jan Kiszkac9a79532014-03-07 20:03:15 +01005273static void enable_irq_window(struct kvm_vcpu *vcpu)
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005274{
5275 u32 cpu_based_vm_exec_control;
Jan Kiszka730dca42013-04-28 10:50:52 +02005276
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005277 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
5278 cpu_based_vm_exec_control |= CPU_BASED_VIRTUAL_INTR_PENDING;
5279 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
5280}
5281
Jan Kiszkac9a79532014-03-07 20:03:15 +01005282static void enable_nmi_window(struct kvm_vcpu *vcpu)
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005283{
5284 u32 cpu_based_vm_exec_control;
5285
Jan Kiszkac9a79532014-03-07 20:03:15 +01005286 if (!cpu_has_virtual_nmis() ||
5287 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_STI) {
5288 enable_irq_window(vcpu);
5289 return;
5290 }
Jan Kiszka03b28f82013-04-29 16:46:42 +02005291
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005292 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
5293 cpu_based_vm_exec_control |= CPU_BASED_VIRTUAL_NMI_PENDING;
5294 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
5295}
5296
Gleb Natapov66fd3f72009-05-11 13:35:50 +03005297static void vmx_inject_irq(struct kvm_vcpu *vcpu)
Eddie Dong85f455f2007-07-06 12:20:49 +03005298{
Avi Kivity9c8cba32007-11-22 11:42:59 +02005299 struct vcpu_vmx *vmx = to_vmx(vcpu);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03005300 uint32_t intr;
5301 int irq = vcpu->arch.interrupt.nr;
Avi Kivity9c8cba32007-11-22 11:42:59 +02005302
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005303 trace_kvm_inj_virq(irq);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04005304
Avi Kivityfa89a812008-09-01 15:57:51 +03005305 ++vcpu->stat.irq_injections;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03005306 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05005307 int inc_eip = 0;
5308 if (vcpu->arch.interrupt.soft)
5309 inc_eip = vcpu->arch.event_exit_inst_len;
5310 if (kvm_inject_realmode_interrupt(vcpu, irq, inc_eip) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02005311 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Eddie Dong85f455f2007-07-06 12:20:49 +03005312 return;
5313 }
Gleb Natapov66fd3f72009-05-11 13:35:50 +03005314 intr = irq | INTR_INFO_VALID_MASK;
5315 if (vcpu->arch.interrupt.soft) {
5316 intr |= INTR_TYPE_SOFT_INTR;
5317 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
5318 vmx->vcpu.arch.event_exit_inst_len);
5319 } else
5320 intr |= INTR_TYPE_EXT_INTR;
5321 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr);
Eddie Dong85f455f2007-07-06 12:20:49 +03005322}
5323
Sheng Yangf08864b2008-05-15 18:23:25 +08005324static void vmx_inject_nmi(struct kvm_vcpu *vcpu)
5325{
Jan Kiszka66a5a342008-09-26 09:30:51 +02005326 struct vcpu_vmx *vmx = to_vmx(vcpu);
5327
Wanpeng Lic5a6d5f2016-09-22 17:55:54 +08005328 if (!is_guest_mode(vcpu)) {
5329 if (!cpu_has_virtual_nmis()) {
5330 /*
5331 * Tracking the NMI-blocked state in software is built upon
5332 * finding the next open IRQ window. This, in turn, depends on
5333 * well-behaving guests: They have to keep IRQs disabled at
5334 * least as long as the NMI handler runs. Otherwise we may
5335 * cause NMI nesting, maybe breaking the guest. But as this is
5336 * highly unlikely, we can live with the residual risk.
5337 */
5338 vmx->soft_vnmi_blocked = 1;
5339 vmx->vnmi_blocked_time = 0;
5340 }
Nadav Har'El0b6ac342011-05-25 23:13:36 +03005341
Wanpeng Lic5a6d5f2016-09-22 17:55:54 +08005342 ++vcpu->stat.nmi_injections;
5343 vmx->nmi_known_unmasked = false;
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005344 }
5345
Avi Kivity7ffd92c2009-06-09 14:10:45 +03005346 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05005347 if (kvm_inject_realmode_interrupt(vcpu, NMI_VECTOR, 0) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02005348 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Jan Kiszka66a5a342008-09-26 09:30:51 +02005349 return;
5350 }
Wanpeng Lic5a6d5f2016-09-22 17:55:54 +08005351
Sheng Yangf08864b2008-05-15 18:23:25 +08005352 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
5353 INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR);
Sheng Yangf08864b2008-05-15 18:23:25 +08005354}
5355
Jan Kiszka3cfc3092009-11-12 01:04:25 +01005356static bool vmx_get_nmi_mask(struct kvm_vcpu *vcpu)
5357{
5358 if (!cpu_has_virtual_nmis())
5359 return to_vmx(vcpu)->soft_vnmi_blocked;
Avi Kivity9d58b932011-03-07 16:52:07 +02005360 if (to_vmx(vcpu)->nmi_known_unmasked)
5361 return false;
Avi Kivityc332c832010-05-04 12:24:12 +03005362 return vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_NMI;
Jan Kiszka3cfc3092009-11-12 01:04:25 +01005363}
5364
5365static void vmx_set_nmi_mask(struct kvm_vcpu *vcpu, bool masked)
5366{
5367 struct vcpu_vmx *vmx = to_vmx(vcpu);
5368
5369 if (!cpu_has_virtual_nmis()) {
5370 if (vmx->soft_vnmi_blocked != masked) {
5371 vmx->soft_vnmi_blocked = masked;
5372 vmx->vnmi_blocked_time = 0;
5373 }
5374 } else {
Avi Kivity9d58b932011-03-07 16:52:07 +02005375 vmx->nmi_known_unmasked = !masked;
Jan Kiszka3cfc3092009-11-12 01:04:25 +01005376 if (masked)
5377 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
5378 GUEST_INTR_STATE_NMI);
5379 else
5380 vmcs_clear_bits(GUEST_INTERRUPTIBILITY_INFO,
5381 GUEST_INTR_STATE_NMI);
5382 }
5383}
5384
Jan Kiszka2505dc92013-04-14 12:12:47 +02005385static int vmx_nmi_allowed(struct kvm_vcpu *vcpu)
5386{
Jan Kiszkab6b8a142014-03-07 20:03:12 +01005387 if (to_vmx(vcpu)->nested.nested_run_pending)
5388 return 0;
Jan Kiszkaea8ceb82013-04-14 21:04:26 +02005389
Jan Kiszka2505dc92013-04-14 12:12:47 +02005390 if (!cpu_has_virtual_nmis() && to_vmx(vcpu)->soft_vnmi_blocked)
5391 return 0;
5392
5393 return !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
5394 (GUEST_INTR_STATE_MOV_SS | GUEST_INTR_STATE_STI
5395 | GUEST_INTR_STATE_NMI));
5396}
5397
Gleb Natapov78646122009-03-23 12:12:11 +02005398static int vmx_interrupt_allowed(struct kvm_vcpu *vcpu)
5399{
Jan Kiszkab6b8a142014-03-07 20:03:12 +01005400 return (!to_vmx(vcpu)->nested.nested_run_pending &&
5401 vmcs_readl(GUEST_RFLAGS) & X86_EFLAGS_IF) &&
Gleb Natapovc4282df2009-04-21 17:45:07 +03005402 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
5403 (GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS));
Gleb Natapov78646122009-03-23 12:12:11 +02005404}
5405
Izik Eiduscbc94022007-10-25 00:29:55 +02005406static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr)
5407{
5408 int ret;
Izik Eiduscbc94022007-10-25 00:29:55 +02005409
Paolo Bonzini1d8007b2015-10-12 13:38:32 +02005410 ret = x86_set_memory_region(kvm, TSS_PRIVATE_MEMSLOT, addr,
5411 PAGE_SIZE * 3);
Izik Eiduscbc94022007-10-25 00:29:55 +02005412 if (ret)
5413 return ret;
Zhang Xiantaobfc6d222007-12-14 10:20:16 +08005414 kvm->arch.tss_addr = addr;
Paolo Bonzini1f755a82014-09-16 13:37:40 +02005415 return init_rmode_tss(kvm);
Izik Eiduscbc94022007-10-25 00:29:55 +02005416}
5417
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005418static bool rmode_exception(struct kvm_vcpu *vcpu, int vec)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005419{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02005420 switch (vec) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02005421 case BP_VECTOR:
Jan Kiszkac573cd22010-02-23 17:47:53 +01005422 /*
5423 * Update instruction length as we may reinject the exception
5424 * from user space while in guest debugging mode.
5425 */
5426 to_vmx(vcpu)->vcpu.arch.event_exit_inst_len =
5427 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005428 if (vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005429 return false;
5430 /* fall through */
5431 case DB_VECTOR:
5432 if (vcpu->guest_debug &
5433 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))
5434 return false;
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005435 /* fall through */
5436 case DE_VECTOR:
Jan Kiszka77ab6db2008-07-14 12:28:51 +02005437 case OF_VECTOR:
5438 case BR_VECTOR:
5439 case UD_VECTOR:
5440 case DF_VECTOR:
5441 case SS_VECTOR:
5442 case GP_VECTOR:
5443 case MF_VECTOR:
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005444 return true;
5445 break;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02005446 }
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005447 return false;
5448}
5449
5450static int handle_rmode_exception(struct kvm_vcpu *vcpu,
5451 int vec, u32 err_code)
5452{
5453 /*
5454 * Instruction with address size override prefix opcode 0x67
5455 * Cause the #SS fault with 0 error code in VM86 mode.
5456 */
5457 if (((vec == GP_VECTOR) || (vec == SS_VECTOR)) && err_code == 0) {
5458 if (emulate_instruction(vcpu, 0) == EMULATE_DONE) {
5459 if (vcpu->arch.halt_request) {
5460 vcpu->arch.halt_request = 0;
Joel Schopp5cb56052015-03-02 13:43:31 -06005461 return kvm_vcpu_halt(vcpu);
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005462 }
5463 return 1;
5464 }
5465 return 0;
5466 }
5467
5468 /*
5469 * Forward all other exceptions that are valid in real mode.
5470 * FIXME: Breaks guest debugging in real mode, needs to be fixed with
5471 * the required debugging infrastructure rework.
5472 */
5473 kvm_queue_exception(vcpu, vec);
5474 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005475}
5476
Andi Kleena0861c02009-06-08 17:37:09 +08005477/*
5478 * Trigger machine check on the host. We assume all the MSRs are already set up
5479 * by the CPU and that we still run on the same CPU as the MCE occurred on.
5480 * We pass a fake environment to the machine check handler because we want
5481 * the guest to be always treated like user space, no matter what context
5482 * it used internally.
5483 */
5484static void kvm_machine_check(void)
5485{
5486#if defined(CONFIG_X86_MCE) && defined(CONFIG_X86_64)
5487 struct pt_regs regs = {
5488 .cs = 3, /* Fake ring 3 no matter what the guest ran on */
5489 .flags = X86_EFLAGS_IF,
5490 };
5491
5492 do_machine_check(&regs, 0);
5493#endif
5494}
5495
Avi Kivity851ba692009-08-24 11:10:17 +03005496static int handle_machine_check(struct kvm_vcpu *vcpu)
Andi Kleena0861c02009-06-08 17:37:09 +08005497{
5498 /* already handled by vcpu_run */
5499 return 1;
5500}
5501
Avi Kivity851ba692009-08-24 11:10:17 +03005502static int handle_exception(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005503{
Avi Kivity1155f762007-11-22 11:30:47 +02005504 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity851ba692009-08-24 11:10:17 +03005505 struct kvm_run *kvm_run = vcpu->run;
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005506 u32 intr_info, ex_no, error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005507 unsigned long cr2, rip, dr6;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005508 u32 vect_info;
5509 enum emulation_result er;
5510
Avi Kivity1155f762007-11-22 11:30:47 +02005511 vect_info = vmx->idt_vectoring_info;
Avi Kivity88786472011-03-07 17:39:45 +02005512 intr_info = vmx->exit_intr_info;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005513
Andi Kleena0861c02009-06-08 17:37:09 +08005514 if (is_machine_check(intr_info))
Avi Kivity851ba692009-08-24 11:10:17 +03005515 return handle_machine_check(vcpu);
Andi Kleena0861c02009-06-08 17:37:09 +08005516
Jim Mattson3f618a02016-12-12 11:01:37 -08005517 if (is_nmi(intr_info))
Avi Kivity1b6269d2007-10-09 12:12:19 +02005518 return 1; /* already handled by vmx_vcpu_run() */
Anthony Liguori2ab455c2007-04-27 09:29:49 +03005519
5520 if (is_no_device(intr_info)) {
Avi Kivity5fd86fc2007-05-02 20:40:00 +03005521 vmx_fpu_activate(vcpu);
Anthony Liguori2ab455c2007-04-27 09:29:49 +03005522 return 1;
5523 }
5524
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05005525 if (is_invalid_opcode(intr_info)) {
Jan Kiszkaae1f5762015-03-09 20:56:43 +01005526 if (is_guest_mode(vcpu)) {
5527 kvm_queue_exception(vcpu, UD_VECTOR);
5528 return 1;
5529 }
Andre Przywara51d8b662010-12-21 11:12:02 +01005530 er = emulate_instruction(vcpu, EMULTYPE_TRAP_UD);
Liran Alonc0a4c222017-11-05 16:56:32 +02005531 if (er == EMULATE_USER_EXIT)
5532 return 0;
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05005533 if (er != EMULATE_DONE)
Avi Kivity7ee5d9402007-11-25 15:22:50 +02005534 kvm_queue_exception(vcpu, UD_VECTOR);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05005535 return 1;
5536 }
5537
Avi Kivity6aa8b732006-12-10 02:21:36 -08005538 error_code = 0;
Ryan Harper2e113842008-02-11 10:26:38 -06005539 if (intr_info & INTR_INFO_DELIVER_CODE_MASK)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005540 error_code = vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08005541
5542 /*
5543 * The #PF with PFEC.RSVD = 1 indicates the guest is accessing
5544 * MMIO, it is better to report an internal error.
5545 * See the comments in vmx_handle_exit.
5546 */
5547 if ((vect_info & VECTORING_INFO_VALID_MASK) &&
5548 !(is_page_fault(intr_info) && !(error_code & PFERR_RSVD_MASK))) {
5549 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
5550 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_SIMUL_EX;
Radim Krčmář80f0e952015-04-02 21:11:05 +02005551 vcpu->run->internal.ndata = 3;
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08005552 vcpu->run->internal.data[0] = vect_info;
5553 vcpu->run->internal.data[1] = intr_info;
Radim Krčmář80f0e952015-04-02 21:11:05 +02005554 vcpu->run->internal.data[2] = error_code;
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08005555 return 0;
5556 }
5557
Avi Kivity6aa8b732006-12-10 02:21:36 -08005558 if (is_page_fault(intr_info)) {
Sheng Yang14394422008-04-28 12:24:45 +08005559 /* EPT won't cause page fault directly */
Julia Lawallcf3ace72011-08-02 12:34:57 +02005560 BUG_ON(enable_ept);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005561 cr2 = vmcs_readl(EXIT_QUALIFICATION);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005562 trace_kvm_page_fault(cr2, error_code);
5563
Gleb Natapov3298b752009-05-11 13:35:46 +03005564 if (kvm_event_needs_reinjection(vcpu))
Avi Kivity577bdc42008-07-19 08:57:05 +03005565 kvm_mmu_unprotect_page_virt(vcpu, cr2);
Andre Przywaradc25e892010-12-21 11:12:07 +01005566 return kvm_mmu_page_fault(vcpu, cr2, error_code, NULL, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005567 }
5568
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005569 ex_no = intr_info & INTR_INFO_VECTOR_MASK;
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005570
5571 if (vmx->rmode.vm86_active && rmode_exception(vcpu, ex_no))
5572 return handle_rmode_exception(vcpu, ex_no, error_code);
5573
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005574 switch (ex_no) {
Eric Northup54a20552015-11-03 18:03:53 +01005575 case AC_VECTOR:
5576 kvm_queue_exception_e(vcpu, AC_VECTOR, error_code);
5577 return 1;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005578 case DB_VECTOR:
5579 dr6 = vmcs_readl(EXIT_QUALIFICATION);
5580 if (!(vcpu->guest_debug &
5581 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))) {
Jan Kiszka8246bf52014-01-04 18:47:17 +01005582 vcpu->arch.dr6 &= ~15;
Nadav Amit6f43ed02014-07-15 17:37:46 +03005583 vcpu->arch.dr6 |= dr6 | DR6_RTM;
Huw Daviesfd2a4452014-04-16 10:02:51 +01005584 if (!(dr6 & ~DR6_RESERVED)) /* icebp */
5585 skip_emulated_instruction(vcpu);
5586
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005587 kvm_queue_exception(vcpu, DB_VECTOR);
5588 return 1;
5589 }
5590 kvm_run->debug.arch.dr6 = dr6 | DR6_FIXED_1;
5591 kvm_run->debug.arch.dr7 = vmcs_readl(GUEST_DR7);
5592 /* fall through */
5593 case BP_VECTOR:
Jan Kiszkac573cd22010-02-23 17:47:53 +01005594 /*
5595 * Update instruction length as we may reinject #BP from
5596 * user space while in guest debugging mode. Reading it for
5597 * #DB as well causes no harm, it is not used in that case.
5598 */
5599 vmx->vcpu.arch.event_exit_inst_len =
5600 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005601 kvm_run->exit_reason = KVM_EXIT_DEBUG;
Avi Kivity0a434bb2011-04-28 15:59:33 +03005602 rip = kvm_rip_read(vcpu);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005603 kvm_run->debug.arch.pc = vmcs_readl(GUEST_CS_BASE) + rip;
5604 kvm_run->debug.arch.exception = ex_no;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005605 break;
5606 default:
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005607 kvm_run->exit_reason = KVM_EXIT_EXCEPTION;
5608 kvm_run->ex.exception = ex_no;
5609 kvm_run->ex.error_code = error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005610 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005611 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08005612 return 0;
5613}
5614
Avi Kivity851ba692009-08-24 11:10:17 +03005615static int handle_external_interrupt(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005616{
Avi Kivity1165f5f2007-04-19 17:27:43 +03005617 ++vcpu->stat.irq_exits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005618 return 1;
5619}
5620
Avi Kivity851ba692009-08-24 11:10:17 +03005621static int handle_triple_fault(struct kvm_vcpu *vcpu)
Avi Kivity988ad742007-02-12 00:54:36 -08005622{
Avi Kivity851ba692009-08-24 11:10:17 +03005623 vcpu->run->exit_reason = KVM_EXIT_SHUTDOWN;
Avi Kivity988ad742007-02-12 00:54:36 -08005624 return 0;
5625}
Avi Kivity6aa8b732006-12-10 02:21:36 -08005626
Avi Kivity851ba692009-08-24 11:10:17 +03005627static int handle_io(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005628{
He, Qingbfdaab02007-09-12 14:18:28 +08005629 unsigned long exit_qualification;
Jan Kiszka34c33d12009-02-08 13:28:15 +01005630 int size, in, string;
Avi Kivity039576c2007-03-20 12:46:50 +02005631 unsigned port;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005632
He, Qingbfdaab02007-09-12 14:18:28 +08005633 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Avi Kivity039576c2007-03-20 12:46:50 +02005634 string = (exit_qualification & 16) != 0;
Laurent Viviere70669a2007-08-05 10:36:40 +03005635 in = (exit_qualification & 8) != 0;
Laurent Viviere70669a2007-08-05 10:36:40 +03005636
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02005637 ++vcpu->stat.io_exits;
5638
5639 if (string || in)
Andre Przywara51d8b662010-12-21 11:12:02 +01005640 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02005641
5642 port = exit_qualification >> 16;
5643 size = (exit_qualification & 7) + 1;
Guillaume Thouvenine93f36b2008-10-28 10:51:30 +01005644 skip_emulated_instruction(vcpu);
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02005645
5646 return kvm_fast_pio_out(vcpu, size, port);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005647}
5648
Ingo Molnar102d8322007-02-19 14:37:47 +02005649static void
5650vmx_patch_hypercall(struct kvm_vcpu *vcpu, unsigned char *hypercall)
5651{
5652 /*
5653 * Patch in the VMCALL instruction:
5654 */
5655 hypercall[0] = 0x0f;
5656 hypercall[1] = 0x01;
5657 hypercall[2] = 0xc1;
Ingo Molnar102d8322007-02-19 14:37:47 +02005658}
5659
Wincy Vanb9c237b2015-02-03 23:56:30 +08005660static bool nested_cr0_valid(struct kvm_vcpu *vcpu, unsigned long val)
Jan Kiszka92fbc7b2013-08-08 16:26:33 +02005661{
5662 unsigned long always_on = VMXON_CR0_ALWAYSON;
Wincy Vanb9c237b2015-02-03 23:56:30 +08005663 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Jan Kiszka92fbc7b2013-08-08 16:26:33 +02005664
Wincy Vanb9c237b2015-02-03 23:56:30 +08005665 if (to_vmx(vcpu)->nested.nested_vmx_secondary_ctls_high &
Jan Kiszka92fbc7b2013-08-08 16:26:33 +02005666 SECONDARY_EXEC_UNRESTRICTED_GUEST &&
5667 nested_cpu_has2(vmcs12, SECONDARY_EXEC_UNRESTRICTED_GUEST))
5668 always_on &= ~(X86_CR0_PE | X86_CR0_PG);
5669 return (val & always_on) == always_on;
5670}
5671
Guo Chao0fa06072012-06-28 15:16:19 +08005672/* called to set cr0 as appropriate for a mov-to-cr0 exit. */
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005673static int handle_set_cr0(struct kvm_vcpu *vcpu, unsigned long val)
5674{
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005675 if (is_guest_mode(vcpu)) {
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005676 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
5677 unsigned long orig_val = val;
5678
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005679 /*
5680 * We get here when L2 changed cr0 in a way that did not change
5681 * any of L1's shadowed bits (see nested_vmx_exit_handled_cr),
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005682 * but did change L0 shadowed bits. So we first calculate the
5683 * effective cr0 value that L1 would like to write into the
5684 * hardware. It consists of the L2-owned bits from the new
5685 * value combined with the L1-owned bits from L1's guest_cr0.
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005686 */
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005687 val = (val & ~vmcs12->cr0_guest_host_mask) |
5688 (vmcs12->guest_cr0 & vmcs12->cr0_guest_host_mask);
5689
Wincy Vanb9c237b2015-02-03 23:56:30 +08005690 if (!nested_cr0_valid(vcpu, val))
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005691 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005692
5693 if (kvm_set_cr0(vcpu, val))
5694 return 1;
5695 vmcs_writel(CR0_READ_SHADOW, orig_val);
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005696 return 0;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005697 } else {
5698 if (to_vmx(vcpu)->nested.vmxon &&
5699 ((val & VMXON_CR0_ALWAYSON) != VMXON_CR0_ALWAYSON))
5700 return 1;
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005701 return kvm_set_cr0(vcpu, val);
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005702 }
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005703}
5704
5705static int handle_set_cr4(struct kvm_vcpu *vcpu, unsigned long val)
5706{
5707 if (is_guest_mode(vcpu)) {
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005708 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
5709 unsigned long orig_val = val;
5710
5711 /* analogously to handle_set_cr0 */
5712 val = (val & ~vmcs12->cr4_guest_host_mask) |
5713 (vmcs12->guest_cr4 & vmcs12->cr4_guest_host_mask);
5714 if (kvm_set_cr4(vcpu, val))
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005715 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005716 vmcs_writel(CR4_READ_SHADOW, orig_val);
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005717 return 0;
5718 } else
5719 return kvm_set_cr4(vcpu, val);
5720}
5721
Adam Buchbinder6a6256f2016-02-23 15:34:30 -08005722/* called to set cr0 as appropriate for clts instruction exit. */
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005723static void handle_clts(struct kvm_vcpu *vcpu)
5724{
5725 if (is_guest_mode(vcpu)) {
5726 /*
5727 * We get here when L2 did CLTS, and L1 didn't shadow CR0.TS
5728 * but we did (!fpu_active). We need to keep GUEST_CR0.TS on,
5729 * just pretend it's off (also in arch.cr0 for fpu_activate).
5730 */
5731 vmcs_writel(CR0_READ_SHADOW,
5732 vmcs_readl(CR0_READ_SHADOW) & ~X86_CR0_TS);
5733 vcpu->arch.cr0 &= ~X86_CR0_TS;
5734 } else
5735 vmx_set_cr0(vcpu, kvm_read_cr0_bits(vcpu, ~X86_CR0_TS));
5736}
5737
Avi Kivity851ba692009-08-24 11:10:17 +03005738static int handle_cr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005739{
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005740 unsigned long exit_qualification, val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005741 int cr;
5742 int reg;
Avi Kivity49a9b072010-06-10 17:02:14 +03005743 int err;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005744
He, Qingbfdaab02007-09-12 14:18:28 +08005745 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005746 cr = exit_qualification & 15;
5747 reg = (exit_qualification >> 8) & 15;
5748 switch ((exit_qualification >> 4) & 3) {
5749 case 0: /* mov to cr */
Nadav Amit1e32c072014-06-18 17:19:25 +03005750 val = kvm_register_readl(vcpu, reg);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005751 trace_kvm_cr_write(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005752 switch (cr) {
5753 case 0:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005754 err = handle_set_cr0(vcpu, val);
Andre Przywaradb8fcef2010-12-21 11:12:01 +01005755 kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005756 return 1;
5757 case 3:
Avi Kivity23902182010-06-10 17:02:16 +03005758 err = kvm_set_cr3(vcpu, val);
Andre Przywaradb8fcef2010-12-21 11:12:01 +01005759 kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005760 return 1;
5761 case 4:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005762 err = handle_set_cr4(vcpu, val);
Andre Przywaradb8fcef2010-12-21 11:12:01 +01005763 kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005764 return 1;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03005765 case 8: {
5766 u8 cr8_prev = kvm_get_cr8(vcpu);
Nadav Amit1e32c072014-06-18 17:19:25 +03005767 u8 cr8 = (u8)val;
Andre Przywaraeea1cff2010-12-21 11:12:00 +01005768 err = kvm_set_cr8(vcpu, cr8);
Andre Przywaradb8fcef2010-12-21 11:12:01 +01005769 kvm_complete_insn_gp(vcpu, err);
Paolo Bonzini35754c92015-07-29 12:05:37 +02005770 if (lapic_in_kernel(vcpu))
Gleb Natapov0a5fff192009-04-21 17:45:06 +03005771 return 1;
5772 if (cr8_prev <= cr8)
5773 return 1;
Avi Kivity851ba692009-08-24 11:10:17 +03005774 vcpu->run->exit_reason = KVM_EXIT_SET_TPR;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03005775 return 0;
5776 }
Peter Senna Tschudin4b8073e2012-09-18 18:36:14 +02005777 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08005778 break;
Anthony Liguori25c4c272007-04-27 09:29:21 +03005779 case 2: /* clts */
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005780 handle_clts(vcpu);
Avi Kivity4d4ec082009-12-29 18:07:30 +02005781 trace_kvm_cr_write(0, kvm_read_cr0(vcpu));
Anthony Liguori25c4c272007-04-27 09:29:21 +03005782 skip_emulated_instruction(vcpu);
Avi Kivity6b52d182010-01-21 15:31:47 +02005783 vmx_fpu_activate(vcpu);
Anthony Liguori25c4c272007-04-27 09:29:21 +03005784 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005785 case 1: /*mov from cr*/
5786 switch (cr) {
5787 case 3:
Avi Kivity9f8fe502010-12-05 17:30:00 +02005788 val = kvm_read_cr3(vcpu);
5789 kvm_register_write(vcpu, reg, val);
5790 trace_kvm_cr_read(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005791 skip_emulated_instruction(vcpu);
5792 return 1;
5793 case 8:
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005794 val = kvm_get_cr8(vcpu);
5795 kvm_register_write(vcpu, reg, val);
5796 trace_kvm_cr_read(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005797 skip_emulated_instruction(vcpu);
5798 return 1;
5799 }
5800 break;
5801 case 3: /* lmsw */
Avi Kivitya1f83a72009-12-29 17:33:58 +02005802 val = (exit_qualification >> LMSW_SOURCE_DATA_SHIFT) & 0x0f;
Avi Kivity4d4ec082009-12-29 18:07:30 +02005803 trace_kvm_cr_write(0, (kvm_read_cr0(vcpu) & ~0xful) | val);
Avi Kivitya1f83a72009-12-29 17:33:58 +02005804 kvm_lmsw(vcpu, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005805
5806 skip_emulated_instruction(vcpu);
5807 return 1;
5808 default:
5809 break;
5810 }
Avi Kivity851ba692009-08-24 11:10:17 +03005811 vcpu->run->exit_reason = 0;
Christoffer Dalla737f252012-06-03 21:17:48 +03005812 vcpu_unimpl(vcpu, "unhandled control register: op %d cr %d\n",
Avi Kivity6aa8b732006-12-10 02:21:36 -08005813 (int)(exit_qualification >> 4) & 3, cr);
5814 return 0;
5815}
5816
Avi Kivity851ba692009-08-24 11:10:17 +03005817static int handle_dr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005818{
He, Qingbfdaab02007-09-12 14:18:28 +08005819 unsigned long exit_qualification;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03005820 int dr, dr7, reg;
5821
5822 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5823 dr = exit_qualification & DEBUG_REG_ACCESS_NUM;
5824
5825 /* First, if DR does not exist, trigger UD */
5826 if (!kvm_require_dr(vcpu, dr))
5827 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005828
Jan Kiszkaf2483412010-01-20 18:20:20 +01005829 /* Do not handle if the CPL > 0, will trigger GP on re-entry */
Avi Kivity0a79b002009-09-01 12:03:25 +03005830 if (!kvm_require_cpl(vcpu, 0))
5831 return 1;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03005832 dr7 = vmcs_readl(GUEST_DR7);
5833 if (dr7 & DR7_GD) {
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005834 /*
5835 * As the vm-exit takes precedence over the debug trap, we
5836 * need to emulate the latter, either for the host or the
5837 * guest debugging itself.
5838 */
5839 if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP) {
Avi Kivity851ba692009-08-24 11:10:17 +03005840 vcpu->run->debug.arch.dr6 = vcpu->arch.dr6;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03005841 vcpu->run->debug.arch.dr7 = dr7;
Nadav Amit82b32772014-11-02 11:54:45 +02005842 vcpu->run->debug.arch.pc = kvm_get_linear_rip(vcpu);
Avi Kivity851ba692009-08-24 11:10:17 +03005843 vcpu->run->debug.arch.exception = DB_VECTOR;
5844 vcpu->run->exit_reason = KVM_EXIT_DEBUG;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005845 return 0;
5846 } else {
Nadav Amit7305eb52014-11-02 11:54:44 +02005847 vcpu->arch.dr6 &= ~15;
Nadav Amit6f43ed02014-07-15 17:37:46 +03005848 vcpu->arch.dr6 |= DR6_BD | DR6_RTM;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005849 kvm_queue_exception(vcpu, DB_VECTOR);
5850 return 1;
5851 }
5852 }
5853
Paolo Bonzini81908bf2014-02-21 10:32:27 +01005854 if (vcpu->guest_debug == 0) {
Paolo Bonzini8f223722016-02-26 12:09:49 +01005855 vmcs_clear_bits(CPU_BASED_VM_EXEC_CONTROL,
5856 CPU_BASED_MOV_DR_EXITING);
Paolo Bonzini81908bf2014-02-21 10:32:27 +01005857
5858 /*
5859 * No more DR vmexits; force a reload of the debug registers
5860 * and reenter on this instruction. The next vmexit will
5861 * retrieve the full state of the debug registers.
5862 */
5863 vcpu->arch.switch_db_regs |= KVM_DEBUGREG_WONT_EXIT;
5864 return 1;
5865 }
5866
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005867 reg = DEBUG_REG_ACCESS_REG(exit_qualification);
5868 if (exit_qualification & TYPE_MOV_FROM_DR) {
Gleb Natapov020df072010-04-13 10:05:23 +03005869 unsigned long val;
Jan Kiszka4c4d5632013-12-18 19:16:24 +01005870
5871 if (kvm_get_dr(vcpu, dr, &val))
5872 return 1;
5873 kvm_register_write(vcpu, reg, val);
Gleb Natapov020df072010-04-13 10:05:23 +03005874 } else
Nadav Amit57773922014-06-18 17:19:23 +03005875 if (kvm_set_dr(vcpu, dr, kvm_register_readl(vcpu, reg)))
Jan Kiszka4c4d5632013-12-18 19:16:24 +01005876 return 1;
5877
Avi Kivity6aa8b732006-12-10 02:21:36 -08005878 skip_emulated_instruction(vcpu);
5879 return 1;
5880}
5881
Jan Kiszka73aaf249e2014-01-04 18:47:16 +01005882static u64 vmx_get_dr6(struct kvm_vcpu *vcpu)
5883{
5884 return vcpu->arch.dr6;
5885}
5886
5887static void vmx_set_dr6(struct kvm_vcpu *vcpu, unsigned long val)
5888{
5889}
5890
Paolo Bonzini81908bf2014-02-21 10:32:27 +01005891static void vmx_sync_dirty_debug_regs(struct kvm_vcpu *vcpu)
5892{
Paolo Bonzini81908bf2014-02-21 10:32:27 +01005893 get_debugreg(vcpu->arch.db[0], 0);
5894 get_debugreg(vcpu->arch.db[1], 1);
5895 get_debugreg(vcpu->arch.db[2], 2);
5896 get_debugreg(vcpu->arch.db[3], 3);
5897 get_debugreg(vcpu->arch.dr6, 6);
5898 vcpu->arch.dr7 = vmcs_readl(GUEST_DR7);
5899
5900 vcpu->arch.switch_db_regs &= ~KVM_DEBUGREG_WONT_EXIT;
Paolo Bonzini8f223722016-02-26 12:09:49 +01005901 vmcs_set_bits(CPU_BASED_VM_EXEC_CONTROL, CPU_BASED_MOV_DR_EXITING);
Paolo Bonzini81908bf2014-02-21 10:32:27 +01005902}
5903
Gleb Natapov020df072010-04-13 10:05:23 +03005904static void vmx_set_dr7(struct kvm_vcpu *vcpu, unsigned long val)
5905{
5906 vmcs_writel(GUEST_DR7, val);
5907}
5908
Avi Kivity851ba692009-08-24 11:10:17 +03005909static int handle_cpuid(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005910{
Avi Kivity06465c52007-02-28 20:46:53 +02005911 kvm_emulate_cpuid(vcpu);
5912 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005913}
5914
Avi Kivity851ba692009-08-24 11:10:17 +03005915static int handle_rdmsr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005916{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08005917 u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
Paolo Bonzini609e36d2015-04-08 15:30:38 +02005918 struct msr_data msr_info;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005919
Paolo Bonzini609e36d2015-04-08 15:30:38 +02005920 msr_info.index = ecx;
5921 msr_info.host_initiated = false;
5922 if (vmx_get_msr(vcpu, &msr_info)) {
Avi Kivity59200272010-01-25 19:47:02 +02005923 trace_kvm_msr_read_ex(ecx);
Avi Kivityc1a5d4f2007-11-25 14:12:03 +02005924 kvm_inject_gp(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005925 return 1;
5926 }
5927
Paolo Bonzini609e36d2015-04-08 15:30:38 +02005928 trace_kvm_msr_read(ecx, msr_info.data);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04005929
Avi Kivity6aa8b732006-12-10 02:21:36 -08005930 /* FIXME: handling of bits 32:63 of rax, rdx */
Paolo Bonzini609e36d2015-04-08 15:30:38 +02005931 vcpu->arch.regs[VCPU_REGS_RAX] = msr_info.data & -1u;
5932 vcpu->arch.regs[VCPU_REGS_RDX] = (msr_info.data >> 32) & -1u;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005933 skip_emulated_instruction(vcpu);
5934 return 1;
5935}
5936
Avi Kivity851ba692009-08-24 11:10:17 +03005937static int handle_wrmsr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005938{
Will Auld8fe8ab42012-11-29 12:42:12 -08005939 struct msr_data msr;
Zhang Xiantaoad312c72007-12-13 23:50:52 +08005940 u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
5941 u64 data = (vcpu->arch.regs[VCPU_REGS_RAX] & -1u)
5942 | ((u64)(vcpu->arch.regs[VCPU_REGS_RDX] & -1u) << 32);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005943
Will Auld8fe8ab42012-11-29 12:42:12 -08005944 msr.data = data;
5945 msr.index = ecx;
5946 msr.host_initiated = false;
Nadav Amit854e8bb2014-09-16 03:24:05 +03005947 if (kvm_set_msr(vcpu, &msr) != 0) {
Avi Kivity59200272010-01-25 19:47:02 +02005948 trace_kvm_msr_write_ex(ecx, data);
Avi Kivityc1a5d4f2007-11-25 14:12:03 +02005949 kvm_inject_gp(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005950 return 1;
5951 }
5952
Avi Kivity59200272010-01-25 19:47:02 +02005953 trace_kvm_msr_write(ecx, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005954 skip_emulated_instruction(vcpu);
5955 return 1;
5956}
5957
Avi Kivity851ba692009-08-24 11:10:17 +03005958static int handle_tpr_below_threshold(struct kvm_vcpu *vcpu)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08005959{
Avi Kivity3842d132010-07-27 12:30:24 +03005960 kvm_make_request(KVM_REQ_EVENT, vcpu);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08005961 return 1;
5962}
5963
Avi Kivity851ba692009-08-24 11:10:17 +03005964static int handle_interrupt_window(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005965{
Eddie Dong85f455f2007-07-06 12:20:49 +03005966 u32 cpu_based_vm_exec_control;
5967
5968 /* clear pending irq */
5969 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
5970 cpu_based_vm_exec_control &= ~CPU_BASED_VIRTUAL_INTR_PENDING;
5971 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04005972
Avi Kivity3842d132010-07-27 12:30:24 +03005973 kvm_make_request(KVM_REQ_EVENT, vcpu);
5974
Jan Kiszkaa26bf122008-09-26 09:30:45 +02005975 ++vcpu->stat.irq_window_exits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005976 return 1;
5977}
5978
Avi Kivity851ba692009-08-24 11:10:17 +03005979static int handle_halt(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005980{
Avi Kivityd3bef152007-06-05 15:53:05 +03005981 return kvm_emulate_halt(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005982}
5983
Avi Kivity851ba692009-08-24 11:10:17 +03005984static int handle_vmcall(struct kvm_vcpu *vcpu)
Ingo Molnarc21415e2007-02-19 14:37:47 +02005985{
Andrey Smetanin0d9c0552016-02-11 16:44:59 +03005986 return kvm_emulate_hypercall(vcpu);
Ingo Molnarc21415e2007-02-19 14:37:47 +02005987}
5988
Gleb Natapovec25d5e2010-11-01 15:35:01 +02005989static int handle_invd(struct kvm_vcpu *vcpu)
5990{
Andre Przywara51d8b662010-12-21 11:12:02 +01005991 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Gleb Natapovec25d5e2010-11-01 15:35:01 +02005992}
5993
Avi Kivity851ba692009-08-24 11:10:17 +03005994static int handle_invlpg(struct kvm_vcpu *vcpu)
Marcelo Tosattia7052892008-09-23 13:18:35 -03005995{
Sheng Yangf9c617f2009-03-25 10:08:52 +08005996 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Marcelo Tosattia7052892008-09-23 13:18:35 -03005997
5998 kvm_mmu_invlpg(vcpu, exit_qualification);
5999 skip_emulated_instruction(vcpu);
6000 return 1;
6001}
6002
Avi Kivityfee84b02011-11-10 14:57:25 +02006003static int handle_rdpmc(struct kvm_vcpu *vcpu)
6004{
6005 int err;
6006
6007 err = kvm_rdpmc(vcpu);
6008 kvm_complete_insn_gp(vcpu, err);
6009
6010 return 1;
6011}
6012
Avi Kivity851ba692009-08-24 11:10:17 +03006013static int handle_wbinvd(struct kvm_vcpu *vcpu)
Eddie Donge5edaa02007-11-11 12:28:35 +02006014{
Sheng Yangf5f48ee2010-06-30 12:25:15 +08006015 kvm_emulate_wbinvd(vcpu);
Eddie Donge5edaa02007-11-11 12:28:35 +02006016 return 1;
6017}
6018
Dexuan Cui2acf9232010-06-10 11:27:12 +08006019static int handle_xsetbv(struct kvm_vcpu *vcpu)
6020{
6021 u64 new_bv = kvm_read_edx_eax(vcpu);
6022 u32 index = kvm_register_read(vcpu, VCPU_REGS_RCX);
6023
6024 if (kvm_set_xcr(vcpu, index, new_bv) == 0)
6025 skip_emulated_instruction(vcpu);
6026 return 1;
6027}
6028
Wanpeng Lif53cd632014-12-02 19:14:58 +08006029static int handle_xsaves(struct kvm_vcpu *vcpu)
6030{
6031 skip_emulated_instruction(vcpu);
6032 WARN(1, "this should never happen\n");
6033 return 1;
6034}
6035
6036static int handle_xrstors(struct kvm_vcpu *vcpu)
6037{
6038 skip_emulated_instruction(vcpu);
6039 WARN(1, "this should never happen\n");
6040 return 1;
6041}
6042
Avi Kivity851ba692009-08-24 11:10:17 +03006043static int handle_apic_access(struct kvm_vcpu *vcpu)
Sheng Yangf78e0e22007-10-29 09:40:42 +08006044{
Kevin Tian58fbbf22011-08-30 13:56:17 +03006045 if (likely(fasteoi)) {
6046 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6047 int access_type, offset;
6048
6049 access_type = exit_qualification & APIC_ACCESS_TYPE;
6050 offset = exit_qualification & APIC_ACCESS_OFFSET;
6051 /*
6052 * Sane guest uses MOV to write EOI, with written value
6053 * not cared. So make a short-circuit here by avoiding
6054 * heavy instruction emulation.
6055 */
6056 if ((access_type == TYPE_LINEAR_APIC_INST_WRITE) &&
6057 (offset == APIC_EOI)) {
6058 kvm_lapic_set_eoi(vcpu);
6059 skip_emulated_instruction(vcpu);
6060 return 1;
6061 }
6062 }
Andre Przywara51d8b662010-12-21 11:12:02 +01006063 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Sheng Yangf78e0e22007-10-29 09:40:42 +08006064}
6065
Yang Zhangc7c9c562013-01-25 10:18:51 +08006066static int handle_apic_eoi_induced(struct kvm_vcpu *vcpu)
6067{
6068 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6069 int vector = exit_qualification & 0xff;
6070
6071 /* EOI-induced VM exit is trap-like and thus no need to adjust IP */
6072 kvm_apic_set_eoi_accelerated(vcpu, vector);
6073 return 1;
6074}
6075
Yang Zhang83d4c282013-01-25 10:18:49 +08006076static int handle_apic_write(struct kvm_vcpu *vcpu)
6077{
6078 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6079 u32 offset = exit_qualification & 0xfff;
6080
6081 /* APIC-write VM exit is trap-like and thus no need to adjust IP */
6082 kvm_apic_write_nodecode(vcpu, offset);
6083 return 1;
6084}
6085
Avi Kivity851ba692009-08-24 11:10:17 +03006086static int handle_task_switch(struct kvm_vcpu *vcpu)
Izik Eidus37817f22008-03-24 23:14:53 +02006087{
Jan Kiszka60637aa2008-09-26 09:30:47 +02006088 struct vcpu_vmx *vmx = to_vmx(vcpu);
Izik Eidus37817f22008-03-24 23:14:53 +02006089 unsigned long exit_qualification;
Jan Kiszkae269fb22010-04-14 15:51:09 +02006090 bool has_error_code = false;
6091 u32 error_code = 0;
Izik Eidus37817f22008-03-24 23:14:53 +02006092 u16 tss_selector;
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01006093 int reason, type, idt_v, idt_index;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006094
6095 idt_v = (vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK);
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01006096 idt_index = (vmx->idt_vectoring_info & VECTORING_INFO_VECTOR_MASK);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006097 type = (vmx->idt_vectoring_info & VECTORING_INFO_TYPE_MASK);
Izik Eidus37817f22008-03-24 23:14:53 +02006098
6099 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6100
6101 reason = (u32)exit_qualification >> 30;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006102 if (reason == TASK_SWITCH_GATE && idt_v) {
6103 switch (type) {
6104 case INTR_TYPE_NMI_INTR:
6105 vcpu->arch.nmi_injected = false;
Avi Kivity654f06f2011-03-23 15:02:47 +02006106 vmx_set_nmi_mask(vcpu, true);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006107 break;
6108 case INTR_TYPE_EXT_INTR:
Gleb Natapov66fd3f72009-05-11 13:35:50 +03006109 case INTR_TYPE_SOFT_INTR:
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006110 kvm_clear_interrupt_queue(vcpu);
6111 break;
6112 case INTR_TYPE_HARD_EXCEPTION:
Jan Kiszkae269fb22010-04-14 15:51:09 +02006113 if (vmx->idt_vectoring_info &
6114 VECTORING_INFO_DELIVER_CODE_MASK) {
6115 has_error_code = true;
6116 error_code =
6117 vmcs_read32(IDT_VECTORING_ERROR_CODE);
6118 }
6119 /* fall through */
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006120 case INTR_TYPE_SOFT_EXCEPTION:
6121 kvm_clear_exception_queue(vcpu);
6122 break;
6123 default:
6124 break;
6125 }
Jan Kiszka60637aa2008-09-26 09:30:47 +02006126 }
Izik Eidus37817f22008-03-24 23:14:53 +02006127 tss_selector = exit_qualification;
6128
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006129 if (!idt_v || (type != INTR_TYPE_HARD_EXCEPTION &&
6130 type != INTR_TYPE_EXT_INTR &&
6131 type != INTR_TYPE_NMI_INTR))
6132 skip_emulated_instruction(vcpu);
6133
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01006134 if (kvm_task_switch(vcpu, tss_selector,
6135 type == INTR_TYPE_SOFT_INTR ? idt_index : -1, reason,
6136 has_error_code, error_code) == EMULATE_FAIL) {
Gleb Natapovacb54512010-04-15 21:03:50 +03006137 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
6138 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
6139 vcpu->run->internal.ndata = 0;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01006140 return 0;
Gleb Natapovacb54512010-04-15 21:03:50 +03006141 }
Jan Kiszka42dbaa52008-12-15 13:52:10 +01006142
Jan Kiszka42dbaa52008-12-15 13:52:10 +01006143 /*
6144 * TODO: What about debug traps on tss switch?
6145 * Are we supposed to inject them and update dr6?
6146 */
6147
6148 return 1;
Izik Eidus37817f22008-03-24 23:14:53 +02006149}
6150
Avi Kivity851ba692009-08-24 11:10:17 +03006151static int handle_ept_violation(struct kvm_vcpu *vcpu)
Sheng Yang14394422008-04-28 12:24:45 +08006152{
Sheng Yangf9c617f2009-03-25 10:08:52 +08006153 unsigned long exit_qualification;
Sheng Yang14394422008-04-28 12:24:45 +08006154 gpa_t gpa;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08006155 u32 error_code;
Sheng Yang14394422008-04-28 12:24:45 +08006156 int gla_validity;
Sheng Yang14394422008-04-28 12:24:45 +08006157
Sheng Yangf9c617f2009-03-25 10:08:52 +08006158 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Sheng Yang14394422008-04-28 12:24:45 +08006159
Sheng Yang14394422008-04-28 12:24:45 +08006160 gla_validity = (exit_qualification >> 7) & 0x3;
Liang Li72e0ae52016-08-18 15:49:19 +08006161 if (gla_validity == 0x2) {
Sheng Yang14394422008-04-28 12:24:45 +08006162 printk(KERN_ERR "EPT: Handling EPT violation failed!\n");
6163 printk(KERN_ERR "EPT: GPA: 0x%lx, GVA: 0x%lx\n",
6164 (long unsigned int)vmcs_read64(GUEST_PHYSICAL_ADDRESS),
Sheng Yangf9c617f2009-03-25 10:08:52 +08006165 vmcs_readl(GUEST_LINEAR_ADDRESS));
Sheng Yang14394422008-04-28 12:24:45 +08006166 printk(KERN_ERR "EPT: Exit qualification is 0x%lx\n",
6167 (long unsigned int)exit_qualification);
Avi Kivity851ba692009-08-24 11:10:17 +03006168 vcpu->run->exit_reason = KVM_EXIT_UNKNOWN;
6169 vcpu->run->hw.hardware_exit_reason = EXIT_REASON_EPT_VIOLATION;
Avi Kivity596ae892009-06-03 14:12:10 +03006170 return 0;
Sheng Yang14394422008-04-28 12:24:45 +08006171 }
6172
Gleb Natapov0be9c7a2013-09-15 11:07:23 +03006173 /*
6174 * EPT violation happened while executing iret from NMI,
6175 * "blocked by NMI" bit has to be set before next VM entry.
6176 * There are errata that may cause this bit to not be set:
6177 * AAK134, BY25.
6178 */
Gleb Natapovbcd1c292013-09-25 10:58:22 +03006179 if (!(to_vmx(vcpu)->idt_vectoring_info & VECTORING_INFO_VALID_MASK) &&
6180 cpu_has_virtual_nmis() &&
6181 (exit_qualification & INTR_INFO_UNBLOCK_NMI))
Gleb Natapov0be9c7a2013-09-15 11:07:23 +03006182 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO, GUEST_INTR_STATE_NMI);
6183
Sheng Yang14394422008-04-28 12:24:45 +08006184 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03006185 trace_kvm_page_fault(gpa, exit_qualification);
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08006186
Bandan Dasd95c5562016-07-12 18:18:51 -04006187 /* it is a read fault? */
6188 error_code = (exit_qualification << 2) & PFERR_USER_MASK;
6189 /* it is a write fault? */
6190 error_code |= exit_qualification & PFERR_WRITE_MASK;
Yang Zhang25d92082013-08-06 12:00:32 +03006191 /* It is a fetch fault? */
Tiejun Chen81ed33e2014-11-18 17:12:56 +08006192 error_code |= (exit_qualification << 2) & PFERR_FETCH_MASK;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08006193 /* ept page table is present? */
Bandan Dasd95c5562016-07-12 18:18:51 -04006194 error_code |= (exit_qualification & 0x38) != 0;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08006195
Yang Zhang25d92082013-08-06 12:00:32 +03006196 vcpu->arch.exit_qualification = exit_qualification;
6197
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08006198 return kvm_mmu_page_fault(vcpu, gpa, error_code, NULL, 0);
Sheng Yang14394422008-04-28 12:24:45 +08006199}
6200
Avi Kivity851ba692009-08-24 11:10:17 +03006201static int handle_ept_misconfig(struct kvm_vcpu *vcpu)
Marcelo Tosatti68f89402009-06-11 12:07:43 -03006202{
Xiao Guangrongf735d4a2015-08-05 12:04:27 +08006203 int ret;
Marcelo Tosatti68f89402009-06-11 12:07:43 -03006204 gpa_t gpa;
6205
6206 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
Nikolay Nikolaeve32edf42015-03-26 14:39:28 +00006207 if (!kvm_io_bus_write(vcpu, KVM_FAST_MMIO_BUS, gpa, 0, NULL)) {
Michael S. Tsirkin68c3b4d2014-03-31 21:50:44 +03006208 skip_emulated_instruction(vcpu);
Jason Wang931c33b2015-09-15 14:41:58 +08006209 trace_kvm_fast_mmio(gpa);
Michael S. Tsirkin68c3b4d2014-03-31 21:50:44 +03006210 return 1;
6211 }
Marcelo Tosatti68f89402009-06-11 12:07:43 -03006212
Paolo Bonzini450869d2015-11-04 13:41:21 +01006213 ret = handle_mmio_page_fault(vcpu, gpa, true);
Xiao Guangrongb37fbea2013-06-07 16:51:25 +08006214 if (likely(ret == RET_MMIO_PF_EMULATE))
Xiao Guangrongce88dec2011-07-12 03:33:44 +08006215 return x86_emulate_instruction(vcpu, gpa, 0, NULL, 0) ==
6216 EMULATE_DONE;
Xiao Guangrongf8f55942013-06-07 16:51:26 +08006217
6218 if (unlikely(ret == RET_MMIO_PF_INVALID))
6219 return kvm_mmu_page_fault(vcpu, gpa, 0, NULL, 0);
6220
Xiao Guangrongb37fbea2013-06-07 16:51:25 +08006221 if (unlikely(ret == RET_MMIO_PF_RETRY))
Xiao Guangrongce88dec2011-07-12 03:33:44 +08006222 return 1;
6223
6224 /* It is the real ept misconfig */
Xiao Guangrongf735d4a2015-08-05 12:04:27 +08006225 WARN_ON(1);
Marcelo Tosatti68f89402009-06-11 12:07:43 -03006226
Avi Kivity851ba692009-08-24 11:10:17 +03006227 vcpu->run->exit_reason = KVM_EXIT_UNKNOWN;
6228 vcpu->run->hw.hardware_exit_reason = EXIT_REASON_EPT_MISCONFIG;
Marcelo Tosatti68f89402009-06-11 12:07:43 -03006229
6230 return 0;
6231}
6232
Avi Kivity851ba692009-08-24 11:10:17 +03006233static int handle_nmi_window(struct kvm_vcpu *vcpu)
Sheng Yangf08864b2008-05-15 18:23:25 +08006234{
6235 u32 cpu_based_vm_exec_control;
6236
6237 /* clear pending NMI */
6238 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
6239 cpu_based_vm_exec_control &= ~CPU_BASED_VIRTUAL_NMI_PENDING;
6240 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
6241 ++vcpu->stat.nmi_window_exits;
Avi Kivity3842d132010-07-27 12:30:24 +03006242 kvm_make_request(KVM_REQ_EVENT, vcpu);
Sheng Yangf08864b2008-05-15 18:23:25 +08006243
6244 return 1;
6245}
6246
Mohammed Gamal80ced182009-09-01 12:48:18 +02006247static int handle_invalid_guest_state(struct kvm_vcpu *vcpu)
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006248{
Avi Kivity8b3079a2009-01-05 12:10:54 +02006249 struct vcpu_vmx *vmx = to_vmx(vcpu);
6250 enum emulation_result err = EMULATE_DONE;
Mohammed Gamal80ced182009-09-01 12:48:18 +02006251 int ret = 1;
Avi Kivity49e9d552010-09-19 14:34:08 +02006252 u32 cpu_exec_ctrl;
6253 bool intr_window_requested;
Avi Kivityb8405c12012-06-07 17:08:48 +03006254 unsigned count = 130;
Avi Kivity49e9d552010-09-19 14:34:08 +02006255
6256 cpu_exec_ctrl = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
6257 intr_window_requested = cpu_exec_ctrl & CPU_BASED_VIRTUAL_INTR_PENDING;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006258
Paolo Bonzini98eb2f82014-03-27 09:51:52 +01006259 while (vmx->emulation_required && count-- != 0) {
Avi Kivitybdea48e2012-06-10 18:07:57 +03006260 if (intr_window_requested && vmx_interrupt_allowed(vcpu))
Avi Kivity49e9d552010-09-19 14:34:08 +02006261 return handle_interrupt_window(&vmx->vcpu);
6262
Avi Kivityde87dcd2012-06-12 20:21:38 +03006263 if (test_bit(KVM_REQ_EVENT, &vcpu->requests))
6264 return 1;
6265
Liran Alon114de9b2017-11-05 16:56:34 +02006266 err = emulate_instruction(vcpu, 0);
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006267
Paolo Bonziniac0a48c2013-06-25 18:24:41 +02006268 if (err == EMULATE_USER_EXIT) {
Paolo Bonzini94452b92013-08-27 15:41:42 +02006269 ++vcpu->stat.mmio_exits;
Mohammed Gamal80ced182009-09-01 12:48:18 +02006270 ret = 0;
6271 goto out;
6272 }
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01006273
Avi Kivityde5f70e2012-06-12 20:22:28 +03006274 if (err != EMULATE_DONE) {
6275 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
6276 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
6277 vcpu->run->internal.ndata = 0;
Gleb Natapov6d77dbf2010-05-10 11:16:56 +03006278 return 0;
Avi Kivityde5f70e2012-06-12 20:22:28 +03006279 }
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006280
Gleb Natapov8d76c492013-05-08 18:38:44 +03006281 if (vcpu->arch.halt_request) {
6282 vcpu->arch.halt_request = 0;
Joel Schopp5cb56052015-03-02 13:43:31 -06006283 ret = kvm_vcpu_halt(vcpu);
Gleb Natapov8d76c492013-05-08 18:38:44 +03006284 goto out;
6285 }
6286
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006287 if (signal_pending(current))
Mohammed Gamal80ced182009-09-01 12:48:18 +02006288 goto out;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006289 if (need_resched())
6290 schedule();
6291 }
6292
Mohammed Gamal80ced182009-09-01 12:48:18 +02006293out:
6294 return ret;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006295}
6296
Radim Krčmářb4a2d312014-08-21 18:08:08 +02006297static int __grow_ple_window(int val)
6298{
6299 if (ple_window_grow < 1)
6300 return ple_window;
6301
6302 val = min(val, ple_window_actual_max);
6303
6304 if (ple_window_grow < ple_window)
6305 val *= ple_window_grow;
6306 else
6307 val += ple_window_grow;
6308
6309 return val;
6310}
6311
6312static int __shrink_ple_window(int val, int modifier, int minimum)
6313{
6314 if (modifier < 1)
6315 return ple_window;
6316
6317 if (modifier < ple_window)
6318 val /= modifier;
6319 else
6320 val -= modifier;
6321
6322 return max(val, minimum);
6323}
6324
6325static void grow_ple_window(struct kvm_vcpu *vcpu)
6326{
6327 struct vcpu_vmx *vmx = to_vmx(vcpu);
6328 int old = vmx->ple_window;
6329
6330 vmx->ple_window = __grow_ple_window(old);
6331
6332 if (vmx->ple_window != old)
6333 vmx->ple_window_dirty = true;
Radim Krčmář7b462682014-08-21 18:08:09 +02006334
6335 trace_kvm_ple_window_grow(vcpu->vcpu_id, vmx->ple_window, old);
Radim Krčmářb4a2d312014-08-21 18:08:08 +02006336}
6337
6338static void shrink_ple_window(struct kvm_vcpu *vcpu)
6339{
6340 struct vcpu_vmx *vmx = to_vmx(vcpu);
6341 int old = vmx->ple_window;
6342
6343 vmx->ple_window = __shrink_ple_window(old,
6344 ple_window_shrink, ple_window);
6345
6346 if (vmx->ple_window != old)
6347 vmx->ple_window_dirty = true;
Radim Krčmář7b462682014-08-21 18:08:09 +02006348
6349 trace_kvm_ple_window_shrink(vcpu->vcpu_id, vmx->ple_window, old);
Radim Krčmářb4a2d312014-08-21 18:08:08 +02006350}
6351
6352/*
6353 * ple_window_actual_max is computed to be one grow_ple_window() below
6354 * ple_window_max. (See __grow_ple_window for the reason.)
6355 * This prevents overflows, because ple_window_max is int.
6356 * ple_window_max effectively rounded down to a multiple of ple_window_grow in
6357 * this process.
6358 * ple_window_max is also prevented from setting vmx->ple_window < ple_window.
6359 */
6360static void update_ple_window_actual_max(void)
6361{
6362 ple_window_actual_max =
6363 __shrink_ple_window(max(ple_window_max, ple_window),
6364 ple_window_grow, INT_MIN);
6365}
6366
Feng Wubf9f6ac2015-09-18 22:29:55 +08006367/*
6368 * Handler for POSTED_INTERRUPT_WAKEUP_VECTOR.
6369 */
6370static void wakeup_handler(void)
6371{
6372 struct kvm_vcpu *vcpu;
6373 int cpu = smp_processor_id();
6374
6375 spin_lock(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
6376 list_for_each_entry(vcpu, &per_cpu(blocked_vcpu_on_cpu, cpu),
6377 blocked_vcpu_list) {
6378 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
6379
6380 if (pi_test_on(pi_desc) == 1)
6381 kvm_vcpu_kick(vcpu);
6382 }
6383 spin_unlock(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
6384}
6385
Tiejun Chenf2c76482014-10-28 10:14:47 +08006386static __init int hardware_setup(void)
6387{
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006388 int r = -ENOMEM, i, msr;
6389
6390 rdmsrl_safe(MSR_EFER, &host_efer);
6391
6392 for (i = 0; i < ARRAY_SIZE(vmx_msr_index); ++i)
6393 kvm_define_shared_msr(i, vmx_msr_index[i]);
6394
6395 vmx_io_bitmap_a = (unsigned long *)__get_free_page(GFP_KERNEL);
6396 if (!vmx_io_bitmap_a)
6397 return r;
6398
6399 vmx_io_bitmap_b = (unsigned long *)__get_free_page(GFP_KERNEL);
6400 if (!vmx_io_bitmap_b)
6401 goto out;
6402
6403 vmx_msr_bitmap_legacy = (unsigned long *)__get_free_page(GFP_KERNEL);
6404 if (!vmx_msr_bitmap_legacy)
6405 goto out1;
6406
6407 vmx_msr_bitmap_legacy_x2apic =
6408 (unsigned long *)__get_free_page(GFP_KERNEL);
6409 if (!vmx_msr_bitmap_legacy_x2apic)
6410 goto out2;
6411
Wanpeng Lif6e90f92016-09-22 07:43:25 +08006412 vmx_msr_bitmap_legacy_x2apic_apicv_inactive =
6413 (unsigned long *)__get_free_page(GFP_KERNEL);
6414 if (!vmx_msr_bitmap_legacy_x2apic_apicv_inactive)
6415 goto out3;
6416
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006417 vmx_msr_bitmap_longmode = (unsigned long *)__get_free_page(GFP_KERNEL);
6418 if (!vmx_msr_bitmap_longmode)
Wanpeng Lif6e90f92016-09-22 07:43:25 +08006419 goto out4;
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006420
6421 vmx_msr_bitmap_longmode_x2apic =
6422 (unsigned long *)__get_free_page(GFP_KERNEL);
6423 if (!vmx_msr_bitmap_longmode_x2apic)
Wanpeng Lif6e90f92016-09-22 07:43:25 +08006424 goto out5;
6425
6426 vmx_msr_bitmap_longmode_x2apic_apicv_inactive =
6427 (unsigned long *)__get_free_page(GFP_KERNEL);
6428 if (!vmx_msr_bitmap_longmode_x2apic_apicv_inactive)
6429 goto out6;
Wincy Van3af18d92015-02-03 23:49:31 +08006430
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006431 vmx_vmread_bitmap = (unsigned long *)__get_free_page(GFP_KERNEL);
6432 if (!vmx_vmread_bitmap)
Wanpeng Lif6e90f92016-09-22 07:43:25 +08006433 goto out7;
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006434
6435 vmx_vmwrite_bitmap = (unsigned long *)__get_free_page(GFP_KERNEL);
6436 if (!vmx_vmwrite_bitmap)
Wanpeng Lif6e90f92016-09-22 07:43:25 +08006437 goto out8;
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006438
6439 memset(vmx_vmread_bitmap, 0xff, PAGE_SIZE);
6440 memset(vmx_vmwrite_bitmap, 0xff, PAGE_SIZE);
6441
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006442 memset(vmx_io_bitmap_a, 0xff, PAGE_SIZE);
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006443
6444 memset(vmx_io_bitmap_b, 0xff, PAGE_SIZE);
6445
6446 memset(vmx_msr_bitmap_legacy, 0xff, PAGE_SIZE);
6447 memset(vmx_msr_bitmap_longmode, 0xff, PAGE_SIZE);
6448
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006449 if (setup_vmcs_config(&vmcs_config) < 0) {
6450 r = -EIO;
Wanpeng Lif6e90f92016-09-22 07:43:25 +08006451 goto out9;
Tiejun Chenbaa03522014-12-23 16:21:11 +08006452 }
Tiejun Chenf2c76482014-10-28 10:14:47 +08006453
6454 if (boot_cpu_has(X86_FEATURE_NX))
6455 kvm_enable_efer_bits(EFER_NX);
6456
Wanpeng Li2df19692017-03-23 05:30:08 -07006457 if (!cpu_has_vmx_vpid() || !cpu_has_vmx_invvpid() ||
6458 !(cpu_has_vmx_invvpid_single() || cpu_has_vmx_invvpid_global()))
Tiejun Chenf2c76482014-10-28 10:14:47 +08006459 enable_vpid = 0;
Wanpeng Li2df19692017-03-23 05:30:08 -07006460
Tiejun Chenf2c76482014-10-28 10:14:47 +08006461 if (!cpu_has_vmx_shadow_vmcs())
6462 enable_shadow_vmcs = 0;
6463 if (enable_shadow_vmcs)
6464 init_vmcs_shadow_fields();
6465
6466 if (!cpu_has_vmx_ept() ||
6467 !cpu_has_vmx_ept_4levels()) {
6468 enable_ept = 0;
6469 enable_unrestricted_guest = 0;
6470 enable_ept_ad_bits = 0;
6471 }
6472
6473 if (!cpu_has_vmx_ept_ad_bits())
6474 enable_ept_ad_bits = 0;
6475
6476 if (!cpu_has_vmx_unrestricted_guest())
6477 enable_unrestricted_guest = 0;
6478
Paolo Bonziniad15a292015-01-30 16:18:49 +01006479 if (!cpu_has_vmx_flexpriority())
Tiejun Chenf2c76482014-10-28 10:14:47 +08006480 flexpriority_enabled = 0;
6481
Paolo Bonziniad15a292015-01-30 16:18:49 +01006482 /*
6483 * set_apic_access_page_addr() is used to reload apic access
6484 * page upon invalidation. No need to do anything if not
6485 * using the APIC_ACCESS_ADDR VMCS field.
6486 */
6487 if (!flexpriority_enabled)
Tiejun Chenf2c76482014-10-28 10:14:47 +08006488 kvm_x86_ops->set_apic_access_page_addr = NULL;
Tiejun Chenf2c76482014-10-28 10:14:47 +08006489
6490 if (!cpu_has_vmx_tpr_shadow())
6491 kvm_x86_ops->update_cr8_intercept = NULL;
6492
6493 if (enable_ept && !cpu_has_vmx_ept_2m_page())
6494 kvm_disable_largepages();
6495
6496 if (!cpu_has_vmx_ple())
6497 ple_gap = 0;
6498
6499 if (!cpu_has_vmx_apicv())
6500 enable_apicv = 0;
6501
Haozhong Zhang64903d62015-10-20 15:39:09 +08006502 if (cpu_has_vmx_tsc_scaling()) {
6503 kvm_has_tsc_control = true;
6504 kvm_max_tsc_scaling_ratio = KVM_VMX_TSC_MULTIPLIER_MAX;
6505 kvm_tsc_scaling_ratio_frac_bits = 48;
6506 }
6507
Tiejun Chenbaa03522014-12-23 16:21:11 +08006508 vmx_disable_intercept_for_msr(MSR_FS_BASE, false);
6509 vmx_disable_intercept_for_msr(MSR_GS_BASE, false);
6510 vmx_disable_intercept_for_msr(MSR_KERNEL_GS_BASE, true);
6511 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_CS, false);
6512 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_ESP, false);
6513 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_EIP, false);
Tiejun Chenbaa03522014-12-23 16:21:11 +08006514
6515 memcpy(vmx_msr_bitmap_legacy_x2apic,
6516 vmx_msr_bitmap_legacy, PAGE_SIZE);
6517 memcpy(vmx_msr_bitmap_longmode_x2apic,
6518 vmx_msr_bitmap_longmode, PAGE_SIZE);
Wanpeng Lif6e90f92016-09-22 07:43:25 +08006519 memcpy(vmx_msr_bitmap_legacy_x2apic_apicv_inactive,
6520 vmx_msr_bitmap_legacy, PAGE_SIZE);
6521 memcpy(vmx_msr_bitmap_longmode_x2apic_apicv_inactive,
6522 vmx_msr_bitmap_longmode, PAGE_SIZE);
Tiejun Chenbaa03522014-12-23 16:21:11 +08006523
Wanpeng Li04bb92e2015-09-16 19:31:11 +08006524 set_bit(0, vmx_vpid_bitmap); /* 0 is reserved for host */
6525
Wanpeng Lif6e90f92016-09-22 07:43:25 +08006526 /*
6527 * enable_apicv && kvm_vcpu_apicv_active()
6528 */
Roman Kagan3ce424e2016-05-18 17:48:20 +03006529 for (msr = 0x800; msr <= 0x8ff; msr++)
Wanpeng Lif6e90f92016-09-22 07:43:25 +08006530 vmx_disable_intercept_msr_read_x2apic(msr, true);
Tiejun Chenbaa03522014-12-23 16:21:11 +08006531
Roman Kagan3ce424e2016-05-18 17:48:20 +03006532 /* TMCCT */
Wanpeng Lif6e90f92016-09-22 07:43:25 +08006533 vmx_enable_intercept_msr_read_x2apic(0x839, true);
Roman Kagan3ce424e2016-05-18 17:48:20 +03006534 /* TPR */
Wanpeng Lif6e90f92016-09-22 07:43:25 +08006535 vmx_disable_intercept_msr_write_x2apic(0x808, true);
Roman Kagan3ce424e2016-05-18 17:48:20 +03006536 /* EOI */
Wanpeng Lif6e90f92016-09-22 07:43:25 +08006537 vmx_disable_intercept_msr_write_x2apic(0x80b, true);
Roman Kagan3ce424e2016-05-18 17:48:20 +03006538 /* SELF-IPI */
Wanpeng Lif6e90f92016-09-22 07:43:25 +08006539 vmx_disable_intercept_msr_write_x2apic(0x83f, true);
6540
6541 /*
6542 * (enable_apicv && !kvm_vcpu_apicv_active()) ||
6543 * !enable_apicv
6544 */
6545 /* TPR */
6546 vmx_disable_intercept_msr_read_x2apic(0x808, false);
6547 vmx_disable_intercept_msr_write_x2apic(0x808, false);
Tiejun Chenbaa03522014-12-23 16:21:11 +08006548
6549 if (enable_ept) {
Bandan Dasd95c5562016-07-12 18:18:51 -04006550 kvm_mmu_set_mask_ptes(VMX_EPT_READABLE_MASK,
Tiejun Chenbaa03522014-12-23 16:21:11 +08006551 (enable_ept_ad_bits) ? VMX_EPT_ACCESS_BIT : 0ull,
6552 (enable_ept_ad_bits) ? VMX_EPT_DIRTY_BIT : 0ull,
Bandan Dasd95c5562016-07-12 18:18:51 -04006553 0ull, VMX_EPT_EXECUTABLE_MASK,
6554 cpu_has_vmx_ept_execute_only() ?
6555 0ull : VMX_EPT_READABLE_MASK);
Tiejun Chenbaa03522014-12-23 16:21:11 +08006556 ept_set_mmio_spte_mask();
6557 kvm_enable_tdp();
6558 } else
6559 kvm_disable_tdp();
6560
6561 update_ple_window_actual_max();
6562
Kai Huang843e4332015-01-28 10:54:28 +08006563 /*
6564 * Only enable PML when hardware supports PML feature, and both EPT
6565 * and EPT A/D bit features are enabled -- PML depends on them to work.
6566 */
6567 if (!enable_ept || !enable_ept_ad_bits || !cpu_has_vmx_pml())
6568 enable_pml = 0;
6569
6570 if (!enable_pml) {
6571 kvm_x86_ops->slot_enable_log_dirty = NULL;
6572 kvm_x86_ops->slot_disable_log_dirty = NULL;
6573 kvm_x86_ops->flush_log_dirty = NULL;
6574 kvm_x86_ops->enable_log_dirty_pt_masked = NULL;
6575 }
6576
Yunhong Jiang64672c92016-06-13 14:19:59 -07006577 if (cpu_has_vmx_preemption_timer() && enable_preemption_timer) {
6578 u64 vmx_msr;
6579
6580 rdmsrl(MSR_IA32_VMX_MISC, vmx_msr);
6581 cpu_preemption_timer_multi =
6582 vmx_msr & VMX_MISC_PREEMPTION_TIMER_RATE_MASK;
6583 } else {
6584 kvm_x86_ops->set_hv_timer = NULL;
6585 kvm_x86_ops->cancel_hv_timer = NULL;
6586 }
6587
Feng Wubf9f6ac2015-09-18 22:29:55 +08006588 kvm_set_posted_intr_wakeup_handler(wakeup_handler);
6589
Ashok Rajc45dcc72016-06-22 14:59:56 +08006590 kvm_mce_cap_supported |= MCG_LMCE_P;
6591
Tiejun Chenf2c76482014-10-28 10:14:47 +08006592 return alloc_kvm_area();
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006593
Wanpeng Lif6e90f92016-09-22 07:43:25 +08006594out9:
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006595 free_page((unsigned long)vmx_vmwrite_bitmap);
Wanpeng Lif6e90f92016-09-22 07:43:25 +08006596out8:
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006597 free_page((unsigned long)vmx_vmread_bitmap);
Wanpeng Lif6e90f92016-09-22 07:43:25 +08006598out7:
6599 free_page((unsigned long)vmx_msr_bitmap_longmode_x2apic_apicv_inactive);
Wincy Van3af18d92015-02-03 23:49:31 +08006600out6:
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006601 free_page((unsigned long)vmx_msr_bitmap_longmode_x2apic);
Wanpeng Lif6e90f92016-09-22 07:43:25 +08006602out5:
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006603 free_page((unsigned long)vmx_msr_bitmap_longmode);
Wanpeng Lif6e90f92016-09-22 07:43:25 +08006604out4:
6605 free_page((unsigned long)vmx_msr_bitmap_legacy_x2apic_apicv_inactive);
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006606out3:
6607 free_page((unsigned long)vmx_msr_bitmap_legacy_x2apic);
6608out2:
6609 free_page((unsigned long)vmx_msr_bitmap_legacy);
6610out1:
6611 free_page((unsigned long)vmx_io_bitmap_b);
6612out:
6613 free_page((unsigned long)vmx_io_bitmap_a);
6614
6615 return r;
Tiejun Chenf2c76482014-10-28 10:14:47 +08006616}
6617
6618static __exit void hardware_unsetup(void)
6619{
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006620 free_page((unsigned long)vmx_msr_bitmap_legacy_x2apic);
Wanpeng Lif6e90f92016-09-22 07:43:25 +08006621 free_page((unsigned long)vmx_msr_bitmap_legacy_x2apic_apicv_inactive);
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006622 free_page((unsigned long)vmx_msr_bitmap_longmode_x2apic);
Wanpeng Lif6e90f92016-09-22 07:43:25 +08006623 free_page((unsigned long)vmx_msr_bitmap_longmode_x2apic_apicv_inactive);
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006624 free_page((unsigned long)vmx_msr_bitmap_legacy);
6625 free_page((unsigned long)vmx_msr_bitmap_longmode);
6626 free_page((unsigned long)vmx_io_bitmap_b);
6627 free_page((unsigned long)vmx_io_bitmap_a);
6628 free_page((unsigned long)vmx_vmwrite_bitmap);
6629 free_page((unsigned long)vmx_vmread_bitmap);
6630
Tiejun Chenf2c76482014-10-28 10:14:47 +08006631 free_kvm_area();
6632}
6633
Avi Kivity6aa8b732006-12-10 02:21:36 -08006634/*
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006635 * Indicate a busy-waiting vcpu in spinlock. We do not enable the PAUSE
6636 * exiting, so only get here on cpu with PAUSE-Loop-Exiting.
6637 */
Marcelo Tosatti9fb41ba2009-10-12 19:37:31 -03006638static int handle_pause(struct kvm_vcpu *vcpu)
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006639{
Radim Krčmářb4a2d312014-08-21 18:08:08 +02006640 if (ple_gap)
6641 grow_ple_window(vcpu);
6642
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006643 skip_emulated_instruction(vcpu);
6644 kvm_vcpu_on_spin(vcpu);
6645
6646 return 1;
6647}
6648
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04006649static int handle_nop(struct kvm_vcpu *vcpu)
Sheng Yang59708672009-12-15 13:29:54 +08006650{
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04006651 skip_emulated_instruction(vcpu);
Sheng Yang59708672009-12-15 13:29:54 +08006652 return 1;
6653}
6654
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04006655static int handle_mwait(struct kvm_vcpu *vcpu)
6656{
6657 printk_once(KERN_WARNING "kvm: MWAIT instruction emulated as NOP!\n");
6658 return handle_nop(vcpu);
6659}
6660
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03006661static int handle_monitor_trap(struct kvm_vcpu *vcpu)
6662{
6663 return 1;
6664}
6665
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04006666static int handle_monitor(struct kvm_vcpu *vcpu)
6667{
6668 printk_once(KERN_WARNING "kvm: MONITOR instruction emulated as NOP!\n");
6669 return handle_nop(vcpu);
6670}
6671
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006672/*
Arthur Chunqi Li0658fba2013-07-04 15:03:32 +08006673 * The following 3 functions, nested_vmx_succeed()/failValid()/failInvalid(),
6674 * set the success or error code of an emulated VMX instruction, as specified
6675 * by Vol 2B, VMX Instruction Reference, "Conventions".
6676 */
6677static void nested_vmx_succeed(struct kvm_vcpu *vcpu)
6678{
6679 vmx_set_rflags(vcpu, vmx_get_rflags(vcpu)
6680 & ~(X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
6681 X86_EFLAGS_ZF | X86_EFLAGS_SF | X86_EFLAGS_OF));
6682}
6683
6684static void nested_vmx_failInvalid(struct kvm_vcpu *vcpu)
6685{
6686 vmx_set_rflags(vcpu, (vmx_get_rflags(vcpu)
6687 & ~(X86_EFLAGS_PF | X86_EFLAGS_AF | X86_EFLAGS_ZF |
6688 X86_EFLAGS_SF | X86_EFLAGS_OF))
6689 | X86_EFLAGS_CF);
6690}
6691
Abel Gordon145c28d2013-04-18 14:36:55 +03006692static void nested_vmx_failValid(struct kvm_vcpu *vcpu,
Arthur Chunqi Li0658fba2013-07-04 15:03:32 +08006693 u32 vm_instruction_error)
6694{
6695 if (to_vmx(vcpu)->nested.current_vmptr == -1ull) {
6696 /*
6697 * failValid writes the error number to the current VMCS, which
6698 * can't be done there isn't a current VMCS.
6699 */
6700 nested_vmx_failInvalid(vcpu);
6701 return;
6702 }
6703 vmx_set_rflags(vcpu, (vmx_get_rflags(vcpu)
6704 & ~(X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
6705 X86_EFLAGS_SF | X86_EFLAGS_OF))
6706 | X86_EFLAGS_ZF);
6707 get_vmcs12(vcpu)->vm_instruction_error = vm_instruction_error;
6708 /*
6709 * We don't need to force a shadow sync because
6710 * VM_INSTRUCTION_ERROR is not shadowed
6711 */
6712}
Abel Gordon145c28d2013-04-18 14:36:55 +03006713
Wincy Vanff651cb2014-12-11 08:52:58 +03006714static void nested_vmx_abort(struct kvm_vcpu *vcpu, u32 indicator)
6715{
6716 /* TODO: not to reset guest simply here. */
6717 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Paolo Bonzinibbe41b92016-08-19 17:51:20 +02006718 pr_debug_ratelimited("kvm: nested vmx abort, indicator %d\n", indicator);
Wincy Vanff651cb2014-12-11 08:52:58 +03006719}
6720
Jan Kiszkaf4124502014-03-07 20:03:13 +01006721static enum hrtimer_restart vmx_preemption_timer_fn(struct hrtimer *timer)
6722{
6723 struct vcpu_vmx *vmx =
6724 container_of(timer, struct vcpu_vmx, nested.preemption_timer);
6725
6726 vmx->nested.preemption_timer_expired = true;
6727 kvm_make_request(KVM_REQ_EVENT, &vmx->vcpu);
6728 kvm_vcpu_kick(&vmx->vcpu);
6729
6730 return HRTIMER_NORESTART;
6731}
6732
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006733/*
Bandan Das19677e32014-05-06 02:19:15 -04006734 * Decode the memory-address operand of a vmx instruction, as recorded on an
6735 * exit caused by such an instruction (run by a guest hypervisor).
6736 * On success, returns 0. When the operand is invalid, returns 1 and throws
6737 * #UD or #GP.
6738 */
6739static int get_vmx_mem_address(struct kvm_vcpu *vcpu,
6740 unsigned long exit_qualification,
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006741 u32 vmx_instruction_info, bool wr, gva_t *ret)
Bandan Das19677e32014-05-06 02:19:15 -04006742{
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006743 gva_t off;
6744 bool exn;
6745 struct kvm_segment s;
6746
Bandan Das19677e32014-05-06 02:19:15 -04006747 /*
6748 * According to Vol. 3B, "Information for VM Exits Due to Instruction
6749 * Execution", on an exit, vmx_instruction_info holds most of the
6750 * addressing components of the operand. Only the displacement part
6751 * is put in exit_qualification (see 3B, "Basic VM-Exit Information").
6752 * For how an actual address is calculated from all these components,
6753 * refer to Vol. 1, "Operand Addressing".
6754 */
6755 int scaling = vmx_instruction_info & 3;
6756 int addr_size = (vmx_instruction_info >> 7) & 7;
6757 bool is_reg = vmx_instruction_info & (1u << 10);
6758 int seg_reg = (vmx_instruction_info >> 15) & 7;
6759 int index_reg = (vmx_instruction_info >> 18) & 0xf;
6760 bool index_is_valid = !(vmx_instruction_info & (1u << 22));
6761 int base_reg = (vmx_instruction_info >> 23) & 0xf;
6762 bool base_is_valid = !(vmx_instruction_info & (1u << 27));
6763
6764 if (is_reg) {
6765 kvm_queue_exception(vcpu, UD_VECTOR);
6766 return 1;
6767 }
6768
6769 /* Addr = segment_base + offset */
6770 /* offset = base + [index * scale] + displacement */
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006771 off = exit_qualification; /* holds the displacement */
Bandan Das19677e32014-05-06 02:19:15 -04006772 if (base_is_valid)
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006773 off += kvm_register_read(vcpu, base_reg);
Bandan Das19677e32014-05-06 02:19:15 -04006774 if (index_is_valid)
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006775 off += kvm_register_read(vcpu, index_reg)<<scaling;
6776 vmx_get_segment(vcpu, &s, seg_reg);
6777 *ret = s.base + off;
Bandan Das19677e32014-05-06 02:19:15 -04006778
6779 if (addr_size == 1) /* 32 bit */
6780 *ret &= 0xffffffff;
6781
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006782 /* Checks for #GP/#SS exceptions. */
6783 exn = false;
Quentin Casasnovasff30ef42016-06-18 11:01:05 +02006784 if (is_long_mode(vcpu)) {
6785 /* Long mode: #GP(0)/#SS(0) if the memory address is in a
6786 * non-canonical form. This is the only check on the memory
6787 * destination for long mode!
6788 */
6789 exn = is_noncanonical_address(*ret);
6790 } else if (is_protmode(vcpu)) {
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006791 /* Protected mode: apply checks for segment validity in the
6792 * following order:
6793 * - segment type check (#GP(0) may be thrown)
6794 * - usability check (#GP(0)/#SS(0))
6795 * - limit check (#GP(0)/#SS(0))
6796 */
6797 if (wr)
6798 /* #GP(0) if the destination operand is located in a
6799 * read-only data segment or any code segment.
6800 */
6801 exn = ((s.type & 0xa) == 0 || (s.type & 8));
6802 else
6803 /* #GP(0) if the source operand is located in an
6804 * execute-only code segment
6805 */
6806 exn = ((s.type & 0xa) == 8);
Quentin Casasnovasff30ef42016-06-18 11:01:05 +02006807 if (exn) {
6808 kvm_queue_exception_e(vcpu, GP_VECTOR, 0);
6809 return 1;
6810 }
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006811 /* Protected mode: #GP(0)/#SS(0) if the segment is unusable.
6812 */
6813 exn = (s.unusable != 0);
6814 /* Protected mode: #GP(0)/#SS(0) if the memory
6815 * operand is outside the segment limit.
6816 */
6817 exn = exn || (off + sizeof(u64) > s.limit);
6818 }
6819 if (exn) {
6820 kvm_queue_exception_e(vcpu,
6821 seg_reg == VCPU_SREG_SS ?
6822 SS_VECTOR : GP_VECTOR,
6823 0);
6824 return 1;
6825 }
6826
Bandan Das19677e32014-05-06 02:19:15 -04006827 return 0;
6828}
6829
6830/*
Bandan Das3573e222014-05-06 02:19:16 -04006831 * This function performs the various checks including
6832 * - if it's 4KB aligned
6833 * - No bits beyond the physical address width are set
6834 * - Returns 0 on success or else 1
Bandan Das4291b582014-05-06 02:19:18 -04006835 * (Intel SDM Section 30.3)
Bandan Das3573e222014-05-06 02:19:16 -04006836 */
Bandan Das4291b582014-05-06 02:19:18 -04006837static int nested_vmx_check_vmptr(struct kvm_vcpu *vcpu, int exit_reason,
6838 gpa_t *vmpointer)
Bandan Das3573e222014-05-06 02:19:16 -04006839{
6840 gva_t gva;
6841 gpa_t vmptr;
6842 struct x86_exception e;
6843 struct page *page;
6844 struct vcpu_vmx *vmx = to_vmx(vcpu);
6845 int maxphyaddr = cpuid_maxphyaddr(vcpu);
6846
6847 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006848 vmcs_read32(VMX_INSTRUCTION_INFO), false, &gva))
Bandan Das3573e222014-05-06 02:19:16 -04006849 return 1;
6850
6851 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &vmptr,
6852 sizeof(vmptr), &e)) {
6853 kvm_inject_page_fault(vcpu, &e);
6854 return 1;
6855 }
6856
6857 switch (exit_reason) {
6858 case EXIT_REASON_VMON:
6859 /*
6860 * SDM 3: 24.11.5
6861 * The first 4 bytes of VMXON region contain the supported
6862 * VMCS revision identifier
6863 *
6864 * Note - IA32_VMX_BASIC[48] will never be 1
6865 * for the nested case;
6866 * which replaces physical address width with 32
6867 *
6868 */
Fabian Frederickbc39c4d2014-06-14 23:44:29 +02006869 if (!PAGE_ALIGNED(vmptr) || (vmptr >> maxphyaddr)) {
Bandan Das3573e222014-05-06 02:19:16 -04006870 nested_vmx_failInvalid(vcpu);
6871 skip_emulated_instruction(vcpu);
6872 return 1;
6873 }
6874
6875 page = nested_get_page(vcpu, vmptr);
Paolo Bonzini75465e72017-01-24 11:56:21 +01006876 if (page == NULL) {
Bandan Das3573e222014-05-06 02:19:16 -04006877 nested_vmx_failInvalid(vcpu);
Paolo Bonzini75465e72017-01-24 11:56:21 +01006878 skip_emulated_instruction(vcpu);
6879 return 1;
6880 }
6881 if (*(u32 *)kmap(page) != VMCS12_REVISION) {
Bandan Das3573e222014-05-06 02:19:16 -04006882 kunmap(page);
Paolo Bonzini75465e72017-01-24 11:56:21 +01006883 nested_release_page_clean(page);
6884 nested_vmx_failInvalid(vcpu);
Bandan Das3573e222014-05-06 02:19:16 -04006885 skip_emulated_instruction(vcpu);
6886 return 1;
6887 }
6888 kunmap(page);
Paolo Bonzini75465e72017-01-24 11:56:21 +01006889 nested_release_page_clean(page);
Bandan Das3573e222014-05-06 02:19:16 -04006890 vmx->nested.vmxon_ptr = vmptr;
6891 break;
Bandan Das4291b582014-05-06 02:19:18 -04006892 case EXIT_REASON_VMCLEAR:
Fabian Frederickbc39c4d2014-06-14 23:44:29 +02006893 if (!PAGE_ALIGNED(vmptr) || (vmptr >> maxphyaddr)) {
Bandan Das4291b582014-05-06 02:19:18 -04006894 nested_vmx_failValid(vcpu,
6895 VMXERR_VMCLEAR_INVALID_ADDRESS);
6896 skip_emulated_instruction(vcpu);
6897 return 1;
6898 }
Bandan Das3573e222014-05-06 02:19:16 -04006899
Bandan Das4291b582014-05-06 02:19:18 -04006900 if (vmptr == vmx->nested.vmxon_ptr) {
6901 nested_vmx_failValid(vcpu,
6902 VMXERR_VMCLEAR_VMXON_POINTER);
6903 skip_emulated_instruction(vcpu);
6904 return 1;
6905 }
6906 break;
6907 case EXIT_REASON_VMPTRLD:
Fabian Frederickbc39c4d2014-06-14 23:44:29 +02006908 if (!PAGE_ALIGNED(vmptr) || (vmptr >> maxphyaddr)) {
Bandan Das4291b582014-05-06 02:19:18 -04006909 nested_vmx_failValid(vcpu,
6910 VMXERR_VMPTRLD_INVALID_ADDRESS);
6911 skip_emulated_instruction(vcpu);
6912 return 1;
6913 }
6914
6915 if (vmptr == vmx->nested.vmxon_ptr) {
6916 nested_vmx_failValid(vcpu,
6917 VMXERR_VMCLEAR_VMXON_POINTER);
6918 skip_emulated_instruction(vcpu);
6919 return 1;
6920 }
6921 break;
Bandan Das3573e222014-05-06 02:19:16 -04006922 default:
6923 return 1; /* shouldn't happen */
6924 }
6925
Bandan Das4291b582014-05-06 02:19:18 -04006926 if (vmpointer)
6927 *vmpointer = vmptr;
Bandan Das3573e222014-05-06 02:19:16 -04006928 return 0;
6929}
6930
6931/*
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006932 * Emulate the VMXON instruction.
6933 * Currently, we just remember that VMX is active, and do not save or even
6934 * inspect the argument to VMXON (the so-called "VMXON pointer") because we
6935 * do not currently need to store anything in that guest-allocated memory
6936 * region. Consequently, VMCLEAR and VMPTRLD also do not verify that the their
6937 * argument is different from the VMXON pointer (which the spec says they do).
6938 */
6939static int handle_vmon(struct kvm_vcpu *vcpu)
6940{
6941 struct kvm_segment cs;
6942 struct vcpu_vmx *vmx = to_vmx(vcpu);
Abel Gordon8de48832013-04-18 14:37:25 +03006943 struct vmcs *shadow_vmcs;
Nadav Har'Elb3897a42013-07-08 19:12:35 +08006944 const u64 VMXON_NEEDED_FEATURES = FEATURE_CONTROL_LOCKED
6945 | FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006946
6947 /* The Intel VMX Instruction Reference lists a bunch of bits that
6948 * are prerequisite to running VMXON, most notably cr4.VMXE must be
6949 * set to 1 (see vmx_set_cr4() for when we allow the guest to set this).
6950 * Otherwise, we should fail with #UD. We test these now:
6951 */
6952 if (!kvm_read_cr4_bits(vcpu, X86_CR4_VMXE) ||
6953 !kvm_read_cr0_bits(vcpu, X86_CR0_PE) ||
6954 (vmx_get_rflags(vcpu) & X86_EFLAGS_VM)) {
6955 kvm_queue_exception(vcpu, UD_VECTOR);
6956 return 1;
6957 }
6958
6959 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
6960 if (is_long_mode(vcpu) && !cs.l) {
6961 kvm_queue_exception(vcpu, UD_VECTOR);
6962 return 1;
6963 }
6964
6965 if (vmx_get_cpl(vcpu)) {
6966 kvm_inject_gp(vcpu, 0);
6967 return 1;
6968 }
Bandan Das3573e222014-05-06 02:19:16 -04006969
Bandan Das4291b582014-05-06 02:19:18 -04006970 if (nested_vmx_check_vmptr(vcpu, EXIT_REASON_VMON, NULL))
Bandan Das3573e222014-05-06 02:19:16 -04006971 return 1;
6972
Abel Gordon145c28d2013-04-18 14:36:55 +03006973 if (vmx->nested.vmxon) {
6974 nested_vmx_failValid(vcpu, VMXERR_VMXON_IN_VMX_ROOT_OPERATION);
6975 skip_emulated_instruction(vcpu);
6976 return 1;
6977 }
Nadav Har'Elb3897a42013-07-08 19:12:35 +08006978
Haozhong Zhang3b840802016-06-22 14:59:54 +08006979 if ((vmx->msr_ia32_feature_control & VMXON_NEEDED_FEATURES)
Nadav Har'Elb3897a42013-07-08 19:12:35 +08006980 != VMXON_NEEDED_FEATURES) {
6981 kvm_inject_gp(vcpu, 0);
6982 return 1;
6983 }
6984
Jim Mattson46e24df2017-11-27 17:22:25 -06006985 vmx->nested.vmcs02.vmcs = alloc_vmcs();
6986 vmx->nested.vmcs02.shadow_vmcs = NULL;
6987 if (!vmx->nested.vmcs02.vmcs)
6988 goto out_vmcs02;
6989 loaded_vmcs_init(&vmx->nested.vmcs02);
6990
Radim Krčmářd048c092016-08-08 20:16:22 +02006991 if (cpu_has_vmx_msr_bitmap()) {
6992 vmx->nested.msr_bitmap =
6993 (unsigned long *)__get_free_page(GFP_KERNEL);
6994 if (!vmx->nested.msr_bitmap)
6995 goto out_msr_bitmap;
6996 }
6997
David Matlack4f2777b2016-07-13 17:16:37 -07006998 vmx->nested.cached_vmcs12 = kmalloc(VMCS12_SIZE, GFP_KERNEL);
6999 if (!vmx->nested.cached_vmcs12)
Radim Krčmářd048c092016-08-08 20:16:22 +02007000 goto out_cached_vmcs12;
David Matlack4f2777b2016-07-13 17:16:37 -07007001
Abel Gordon8de48832013-04-18 14:37:25 +03007002 if (enable_shadow_vmcs) {
7003 shadow_vmcs = alloc_vmcs();
Radim Krčmářd048c092016-08-08 20:16:22 +02007004 if (!shadow_vmcs)
7005 goto out_shadow_vmcs;
Abel Gordon8de48832013-04-18 14:37:25 +03007006 /* mark vmcs as shadow */
7007 shadow_vmcs->revision_id |= (1u << 31);
7008 /* init shadow vmcs */
7009 vmcs_clear(shadow_vmcs);
Jim Mattson355f4fb2016-10-28 08:29:39 -07007010 vmx->vmcs01.shadow_vmcs = shadow_vmcs;
Abel Gordon8de48832013-04-18 14:37:25 +03007011 }
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007012
Jan Kiszkaf4124502014-03-07 20:03:13 +01007013 hrtimer_init(&vmx->nested.preemption_timer, CLOCK_MONOTONIC,
Wanpeng Lif15a75e2016-08-30 16:14:01 +08007014 HRTIMER_MODE_REL_PINNED);
Jan Kiszkaf4124502014-03-07 20:03:13 +01007015 vmx->nested.preemption_timer.function = vmx_preemption_timer_fn;
7016
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007017 vmx->nested.vmxon = true;
7018
7019 skip_emulated_instruction(vcpu);
Arthur Chunqi Lia25eb112013-07-04 15:03:33 +08007020 nested_vmx_succeed(vcpu);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007021 return 1;
Radim Krčmářd048c092016-08-08 20:16:22 +02007022
7023out_shadow_vmcs:
7024 kfree(vmx->nested.cached_vmcs12);
7025
7026out_cached_vmcs12:
7027 free_page((unsigned long)vmx->nested.msr_bitmap);
7028
7029out_msr_bitmap:
Jim Mattson46e24df2017-11-27 17:22:25 -06007030 free_loaded_vmcs(&vmx->nested.vmcs02);
7031
7032out_vmcs02:
Radim Krčmářd048c092016-08-08 20:16:22 +02007033 return -ENOMEM;
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007034}
7035
7036/*
7037 * Intel's VMX Instruction Reference specifies a common set of prerequisites
7038 * for running VMX instructions (except VMXON, whose prerequisites are
7039 * slightly different). It also specifies what exception to inject otherwise.
7040 */
7041static int nested_vmx_check_permission(struct kvm_vcpu *vcpu)
7042{
7043 struct kvm_segment cs;
7044 struct vcpu_vmx *vmx = to_vmx(vcpu);
7045
7046 if (!vmx->nested.vmxon) {
7047 kvm_queue_exception(vcpu, UD_VECTOR);
7048 return 0;
7049 }
7050
7051 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
7052 if ((vmx_get_rflags(vcpu) & X86_EFLAGS_VM) ||
7053 (is_long_mode(vcpu) && !cs.l)) {
7054 kvm_queue_exception(vcpu, UD_VECTOR);
7055 return 0;
7056 }
7057
7058 if (vmx_get_cpl(vcpu)) {
7059 kvm_inject_gp(vcpu, 0);
7060 return 0;
7061 }
7062
7063 return 1;
7064}
7065
Abel Gordone7953d72013-04-18 14:37:55 +03007066static inline void nested_release_vmcs12(struct vcpu_vmx *vmx)
7067{
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007068 if (vmx->nested.current_vmptr == -1ull)
7069 return;
7070
7071 /* current_vmptr and current_vmcs12 are always set/reset together */
7072 if (WARN_ON(vmx->nested.current_vmcs12 == NULL))
7073 return;
7074
Abel Gordon012f83c2013-04-18 14:39:25 +03007075 if (enable_shadow_vmcs) {
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007076 /* copy to memory all shadowed fields in case
7077 they were modified */
7078 copy_shadow_to_vmcs12(vmx);
7079 vmx->nested.sync_shadow_vmcs = false;
Xiao Guangrong7ec36292015-09-09 14:05:56 +08007080 vmcs_clear_bits(SECONDARY_VM_EXEC_CONTROL,
7081 SECONDARY_EXEC_SHADOW_VMCS);
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007082 vmcs_write64(VMCS_LINK_POINTER, -1ull);
Abel Gordon012f83c2013-04-18 14:39:25 +03007083 }
Wincy Van705699a2015-02-03 23:58:17 +08007084 vmx->nested.posted_intr_nv = -1;
David Matlack4f2777b2016-07-13 17:16:37 -07007085
7086 /* Flush VMCS12 to guest memory */
7087 memcpy(vmx->nested.current_vmcs12, vmx->nested.cached_vmcs12,
7088 VMCS12_SIZE);
7089
Abel Gordone7953d72013-04-18 14:37:55 +03007090 kunmap(vmx->nested.current_vmcs12_page);
7091 nested_release_page(vmx->nested.current_vmcs12_page);
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007092 vmx->nested.current_vmptr = -1ull;
7093 vmx->nested.current_vmcs12 = NULL;
Abel Gordone7953d72013-04-18 14:37:55 +03007094}
7095
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007096/*
7097 * Free whatever needs to be freed from vmx->nested when L1 goes down, or
7098 * just stops using VMX.
7099 */
7100static void free_nested(struct vcpu_vmx *vmx)
7101{
7102 if (!vmx->nested.vmxon)
7103 return;
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007104
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007105 vmx->nested.vmxon = false;
Wanpeng Li5c614b32015-10-13 09:18:36 -07007106 free_vpid(vmx->nested.vpid02);
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007107 nested_release_vmcs12(vmx);
Radim Krčmářd048c092016-08-08 20:16:22 +02007108 if (vmx->nested.msr_bitmap) {
7109 free_page((unsigned long)vmx->nested.msr_bitmap);
7110 vmx->nested.msr_bitmap = NULL;
7111 }
Jim Mattson355f4fb2016-10-28 08:29:39 -07007112 if (enable_shadow_vmcs) {
7113 vmcs_clear(vmx->vmcs01.shadow_vmcs);
7114 free_vmcs(vmx->vmcs01.shadow_vmcs);
7115 vmx->vmcs01.shadow_vmcs = NULL;
7116 }
David Matlack4f2777b2016-07-13 17:16:37 -07007117 kfree(vmx->nested.cached_vmcs12);
Jim Mattson46e24df2017-11-27 17:22:25 -06007118 /* Unpin physical memory we referred to in the vmcs02 */
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03007119 if (vmx->nested.apic_access_page) {
7120 nested_release_page(vmx->nested.apic_access_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +02007121 vmx->nested.apic_access_page = NULL;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03007122 }
Wanpeng Lia7c0b072014-08-21 19:46:50 +08007123 if (vmx->nested.virtual_apic_page) {
7124 nested_release_page(vmx->nested.virtual_apic_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +02007125 vmx->nested.virtual_apic_page = NULL;
Wanpeng Lia7c0b072014-08-21 19:46:50 +08007126 }
Wincy Van705699a2015-02-03 23:58:17 +08007127 if (vmx->nested.pi_desc_page) {
7128 kunmap(vmx->nested.pi_desc_page);
7129 nested_release_page(vmx->nested.pi_desc_page);
7130 vmx->nested.pi_desc_page = NULL;
7131 vmx->nested.pi_desc = NULL;
7132 }
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03007133
Jim Mattson46e24df2017-11-27 17:22:25 -06007134 free_loaded_vmcs(&vmx->nested.vmcs02);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007135}
7136
7137/* Emulate the VMXOFF instruction */
7138static int handle_vmoff(struct kvm_vcpu *vcpu)
7139{
7140 if (!nested_vmx_check_permission(vcpu))
7141 return 1;
7142 free_nested(to_vmx(vcpu));
7143 skip_emulated_instruction(vcpu);
Arthur Chunqi Lia25eb112013-07-04 15:03:33 +08007144 nested_vmx_succeed(vcpu);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007145 return 1;
7146}
7147
Nadav Har'El27d6c862011-05-25 23:06:59 +03007148/* Emulate the VMCLEAR instruction */
7149static int handle_vmclear(struct kvm_vcpu *vcpu)
7150{
7151 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jim Mattson29deec42017-03-02 12:41:48 -08007152 u32 zero = 0;
Nadav Har'El27d6c862011-05-25 23:06:59 +03007153 gpa_t vmptr;
Nadav Har'El27d6c862011-05-25 23:06:59 +03007154
7155 if (!nested_vmx_check_permission(vcpu))
7156 return 1;
7157
Bandan Das4291b582014-05-06 02:19:18 -04007158 if (nested_vmx_check_vmptr(vcpu, EXIT_REASON_VMCLEAR, &vmptr))
Nadav Har'El27d6c862011-05-25 23:06:59 +03007159 return 1;
7160
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007161 if (vmptr == vmx->nested.current_vmptr)
Abel Gordone7953d72013-04-18 14:37:55 +03007162 nested_release_vmcs12(vmx);
Nadav Har'El27d6c862011-05-25 23:06:59 +03007163
Jim Mattson29deec42017-03-02 12:41:48 -08007164 kvm_vcpu_write_guest(vcpu,
7165 vmptr + offsetof(struct vmcs12, launch_state),
7166 &zero, sizeof(zero));
Nadav Har'El27d6c862011-05-25 23:06:59 +03007167
Nadav Har'El27d6c862011-05-25 23:06:59 +03007168 skip_emulated_instruction(vcpu);
7169 nested_vmx_succeed(vcpu);
7170 return 1;
7171}
7172
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03007173static int nested_vmx_run(struct kvm_vcpu *vcpu, bool launch);
7174
7175/* Emulate the VMLAUNCH instruction */
7176static int handle_vmlaunch(struct kvm_vcpu *vcpu)
7177{
7178 return nested_vmx_run(vcpu, true);
7179}
7180
7181/* Emulate the VMRESUME instruction */
7182static int handle_vmresume(struct kvm_vcpu *vcpu)
7183{
7184
7185 return nested_vmx_run(vcpu, false);
7186}
7187
Nadav Har'El49f705c2011-05-25 23:08:30 +03007188enum vmcs_field_type {
7189 VMCS_FIELD_TYPE_U16 = 0,
7190 VMCS_FIELD_TYPE_U64 = 1,
7191 VMCS_FIELD_TYPE_U32 = 2,
7192 VMCS_FIELD_TYPE_NATURAL_WIDTH = 3
7193};
7194
7195static inline int vmcs_field_type(unsigned long field)
7196{
7197 if (0x1 & field) /* the *_HIGH fields are all 32 bit */
7198 return VMCS_FIELD_TYPE_U32;
7199 return (field >> 13) & 0x3 ;
7200}
7201
7202static inline int vmcs_field_readonly(unsigned long field)
7203{
7204 return (((field >> 10) & 0x3) == 1);
7205}
7206
7207/*
7208 * Read a vmcs12 field. Since these can have varying lengths and we return
7209 * one type, we chose the biggest type (u64) and zero-extend the return value
7210 * to that size. Note that the caller, handle_vmread, might need to use only
7211 * some of the bits we return here (e.g., on 32-bit guests, only 32 bits of
7212 * 64-bit fields are to be returned).
7213 */
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007214static inline int vmcs12_read_any(struct kvm_vcpu *vcpu,
7215 unsigned long field, u64 *ret)
Nadav Har'El49f705c2011-05-25 23:08:30 +03007216{
7217 short offset = vmcs_field_to_offset(field);
7218 char *p;
7219
7220 if (offset < 0)
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007221 return offset;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007222
7223 p = ((char *)(get_vmcs12(vcpu))) + offset;
7224
7225 switch (vmcs_field_type(field)) {
7226 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
7227 *ret = *((natural_width *)p);
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007228 return 0;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007229 case VMCS_FIELD_TYPE_U16:
7230 *ret = *((u16 *)p);
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007231 return 0;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007232 case VMCS_FIELD_TYPE_U32:
7233 *ret = *((u32 *)p);
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007234 return 0;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007235 case VMCS_FIELD_TYPE_U64:
7236 *ret = *((u64 *)p);
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007237 return 0;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007238 default:
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007239 WARN_ON(1);
7240 return -ENOENT;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007241 }
7242}
7243
Abel Gordon20b97fe2013-04-18 14:36:25 +03007244
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007245static inline int vmcs12_write_any(struct kvm_vcpu *vcpu,
7246 unsigned long field, u64 field_value){
Abel Gordon20b97fe2013-04-18 14:36:25 +03007247 short offset = vmcs_field_to_offset(field);
7248 char *p = ((char *) get_vmcs12(vcpu)) + offset;
7249 if (offset < 0)
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007250 return offset;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007251
7252 switch (vmcs_field_type(field)) {
7253 case VMCS_FIELD_TYPE_U16:
7254 *(u16 *)p = field_value;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007255 return 0;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007256 case VMCS_FIELD_TYPE_U32:
7257 *(u32 *)p = field_value;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007258 return 0;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007259 case VMCS_FIELD_TYPE_U64:
7260 *(u64 *)p = field_value;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007261 return 0;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007262 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
7263 *(natural_width *)p = field_value;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007264 return 0;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007265 default:
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007266 WARN_ON(1);
7267 return -ENOENT;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007268 }
7269
7270}
7271
Abel Gordon16f5b902013-04-18 14:38:25 +03007272static void copy_shadow_to_vmcs12(struct vcpu_vmx *vmx)
7273{
7274 int i;
7275 unsigned long field;
7276 u64 field_value;
Jim Mattson355f4fb2016-10-28 08:29:39 -07007277 struct vmcs *shadow_vmcs = vmx->vmcs01.shadow_vmcs;
Mathias Krausec2bae892013-06-26 20:36:21 +02007278 const unsigned long *fields = shadow_read_write_fields;
7279 const int num_fields = max_shadow_read_write_fields;
Abel Gordon16f5b902013-04-18 14:38:25 +03007280
Jan Kiszka282da872014-10-08 18:05:39 +02007281 preempt_disable();
7282
Abel Gordon16f5b902013-04-18 14:38:25 +03007283 vmcs_load(shadow_vmcs);
7284
7285 for (i = 0; i < num_fields; i++) {
7286 field = fields[i];
7287 switch (vmcs_field_type(field)) {
7288 case VMCS_FIELD_TYPE_U16:
7289 field_value = vmcs_read16(field);
7290 break;
7291 case VMCS_FIELD_TYPE_U32:
7292 field_value = vmcs_read32(field);
7293 break;
7294 case VMCS_FIELD_TYPE_U64:
7295 field_value = vmcs_read64(field);
7296 break;
7297 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
7298 field_value = vmcs_readl(field);
7299 break;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007300 default:
7301 WARN_ON(1);
7302 continue;
Abel Gordon16f5b902013-04-18 14:38:25 +03007303 }
7304 vmcs12_write_any(&vmx->vcpu, field, field_value);
7305 }
7306
7307 vmcs_clear(shadow_vmcs);
7308 vmcs_load(vmx->loaded_vmcs->vmcs);
Jan Kiszka282da872014-10-08 18:05:39 +02007309
7310 preempt_enable();
Abel Gordon16f5b902013-04-18 14:38:25 +03007311}
7312
Abel Gordonc3114422013-04-18 14:38:55 +03007313static void copy_vmcs12_to_shadow(struct vcpu_vmx *vmx)
7314{
Mathias Krausec2bae892013-06-26 20:36:21 +02007315 const unsigned long *fields[] = {
7316 shadow_read_write_fields,
7317 shadow_read_only_fields
Abel Gordonc3114422013-04-18 14:38:55 +03007318 };
Mathias Krausec2bae892013-06-26 20:36:21 +02007319 const int max_fields[] = {
Abel Gordonc3114422013-04-18 14:38:55 +03007320 max_shadow_read_write_fields,
7321 max_shadow_read_only_fields
7322 };
7323 int i, q;
7324 unsigned long field;
7325 u64 field_value = 0;
Jim Mattson355f4fb2016-10-28 08:29:39 -07007326 struct vmcs *shadow_vmcs = vmx->vmcs01.shadow_vmcs;
Abel Gordonc3114422013-04-18 14:38:55 +03007327
7328 vmcs_load(shadow_vmcs);
7329
Mathias Krausec2bae892013-06-26 20:36:21 +02007330 for (q = 0; q < ARRAY_SIZE(fields); q++) {
Abel Gordonc3114422013-04-18 14:38:55 +03007331 for (i = 0; i < max_fields[q]; i++) {
7332 field = fields[q][i];
7333 vmcs12_read_any(&vmx->vcpu, field, &field_value);
7334
7335 switch (vmcs_field_type(field)) {
7336 case VMCS_FIELD_TYPE_U16:
7337 vmcs_write16(field, (u16)field_value);
7338 break;
7339 case VMCS_FIELD_TYPE_U32:
7340 vmcs_write32(field, (u32)field_value);
7341 break;
7342 case VMCS_FIELD_TYPE_U64:
7343 vmcs_write64(field, (u64)field_value);
7344 break;
7345 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
7346 vmcs_writel(field, (long)field_value);
7347 break;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007348 default:
7349 WARN_ON(1);
7350 break;
Abel Gordonc3114422013-04-18 14:38:55 +03007351 }
7352 }
7353 }
7354
7355 vmcs_clear(shadow_vmcs);
7356 vmcs_load(vmx->loaded_vmcs->vmcs);
7357}
7358
Nadav Har'El49f705c2011-05-25 23:08:30 +03007359/*
7360 * VMX instructions which assume a current vmcs12 (i.e., that VMPTRLD was
7361 * used before) all generate the same failure when it is missing.
7362 */
7363static int nested_vmx_check_vmcs12(struct kvm_vcpu *vcpu)
7364{
7365 struct vcpu_vmx *vmx = to_vmx(vcpu);
7366 if (vmx->nested.current_vmptr == -1ull) {
7367 nested_vmx_failInvalid(vcpu);
7368 skip_emulated_instruction(vcpu);
7369 return 0;
7370 }
7371 return 1;
7372}
7373
7374static int handle_vmread(struct kvm_vcpu *vcpu)
7375{
7376 unsigned long field;
7377 u64 field_value;
7378 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7379 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
7380 gva_t gva = 0;
7381
7382 if (!nested_vmx_check_permission(vcpu) ||
7383 !nested_vmx_check_vmcs12(vcpu))
7384 return 1;
7385
7386 /* Decode instruction info and find the field to read */
Nadav Amit27e6fb52014-06-18 17:19:26 +03007387 field = kvm_register_readl(vcpu, (((vmx_instruction_info) >> 28) & 0xf));
Nadav Har'El49f705c2011-05-25 23:08:30 +03007388 /* Read the field, zero-extended to a u64 field_value */
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007389 if (vmcs12_read_any(vcpu, field, &field_value) < 0) {
Nadav Har'El49f705c2011-05-25 23:08:30 +03007390 nested_vmx_failValid(vcpu, VMXERR_UNSUPPORTED_VMCS_COMPONENT);
7391 skip_emulated_instruction(vcpu);
7392 return 1;
7393 }
7394 /*
7395 * Now copy part of this value to register or memory, as requested.
7396 * Note that the number of bits actually copied is 32 or 64 depending
7397 * on the guest's mode (32 or 64 bit), not on the given field's length.
7398 */
7399 if (vmx_instruction_info & (1u << 10)) {
Nadav Amit27e6fb52014-06-18 17:19:26 +03007400 kvm_register_writel(vcpu, (((vmx_instruction_info) >> 3) & 0xf),
Nadav Har'El49f705c2011-05-25 23:08:30 +03007401 field_value);
7402 } else {
7403 if (get_vmx_mem_address(vcpu, exit_qualification,
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007404 vmx_instruction_info, true, &gva))
Nadav Har'El49f705c2011-05-25 23:08:30 +03007405 return 1;
7406 /* _system ok, as nested_vmx_check_permission verified cpl=0 */
7407 kvm_write_guest_virt_system(&vcpu->arch.emulate_ctxt, gva,
7408 &field_value, (is_long_mode(vcpu) ? 8 : 4), NULL);
7409 }
7410
7411 nested_vmx_succeed(vcpu);
7412 skip_emulated_instruction(vcpu);
7413 return 1;
7414}
7415
7416
7417static int handle_vmwrite(struct kvm_vcpu *vcpu)
7418{
7419 unsigned long field;
7420 gva_t gva;
7421 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7422 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
Nadav Har'El49f705c2011-05-25 23:08:30 +03007423 /* The value to write might be 32 or 64 bits, depending on L1's long
7424 * mode, and eventually we need to write that into a field of several
7425 * possible lengths. The code below first zero-extends the value to 64
Adam Buchbinder6a6256f2016-02-23 15:34:30 -08007426 * bit (field_value), and then copies only the appropriate number of
Nadav Har'El49f705c2011-05-25 23:08:30 +03007427 * bits into the vmcs12 field.
7428 */
7429 u64 field_value = 0;
7430 struct x86_exception e;
7431
7432 if (!nested_vmx_check_permission(vcpu) ||
7433 !nested_vmx_check_vmcs12(vcpu))
7434 return 1;
7435
7436 if (vmx_instruction_info & (1u << 10))
Nadav Amit27e6fb52014-06-18 17:19:26 +03007437 field_value = kvm_register_readl(vcpu,
Nadav Har'El49f705c2011-05-25 23:08:30 +03007438 (((vmx_instruction_info) >> 3) & 0xf));
7439 else {
7440 if (get_vmx_mem_address(vcpu, exit_qualification,
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007441 vmx_instruction_info, false, &gva))
Nadav Har'El49f705c2011-05-25 23:08:30 +03007442 return 1;
7443 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva,
Nadav Amit27e6fb52014-06-18 17:19:26 +03007444 &field_value, (is_64_bit_mode(vcpu) ? 8 : 4), &e)) {
Nadav Har'El49f705c2011-05-25 23:08:30 +03007445 kvm_inject_page_fault(vcpu, &e);
7446 return 1;
7447 }
7448 }
7449
7450
Nadav Amit27e6fb52014-06-18 17:19:26 +03007451 field = kvm_register_readl(vcpu, (((vmx_instruction_info) >> 28) & 0xf));
Nadav Har'El49f705c2011-05-25 23:08:30 +03007452 if (vmcs_field_readonly(field)) {
7453 nested_vmx_failValid(vcpu,
7454 VMXERR_VMWRITE_READ_ONLY_VMCS_COMPONENT);
7455 skip_emulated_instruction(vcpu);
7456 return 1;
7457 }
7458
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007459 if (vmcs12_write_any(vcpu, field, field_value) < 0) {
Nadav Har'El49f705c2011-05-25 23:08:30 +03007460 nested_vmx_failValid(vcpu, VMXERR_UNSUPPORTED_VMCS_COMPONENT);
7461 skip_emulated_instruction(vcpu);
7462 return 1;
7463 }
7464
7465 nested_vmx_succeed(vcpu);
7466 skip_emulated_instruction(vcpu);
7467 return 1;
7468}
7469
Nadav Har'El63846662011-05-25 23:07:29 +03007470/* Emulate the VMPTRLD instruction */
7471static int handle_vmptrld(struct kvm_vcpu *vcpu)
7472{
7473 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'El63846662011-05-25 23:07:29 +03007474 gpa_t vmptr;
Nadav Har'El63846662011-05-25 23:07:29 +03007475
7476 if (!nested_vmx_check_permission(vcpu))
7477 return 1;
7478
Bandan Das4291b582014-05-06 02:19:18 -04007479 if (nested_vmx_check_vmptr(vcpu, EXIT_REASON_VMPTRLD, &vmptr))
Nadav Har'El63846662011-05-25 23:07:29 +03007480 return 1;
7481
Nadav Har'El63846662011-05-25 23:07:29 +03007482 if (vmx->nested.current_vmptr != vmptr) {
7483 struct vmcs12 *new_vmcs12;
7484 struct page *page;
7485 page = nested_get_page(vcpu, vmptr);
7486 if (page == NULL) {
7487 nested_vmx_failInvalid(vcpu);
7488 skip_emulated_instruction(vcpu);
7489 return 1;
7490 }
7491 new_vmcs12 = kmap(page);
7492 if (new_vmcs12->revision_id != VMCS12_REVISION) {
7493 kunmap(page);
7494 nested_release_page_clean(page);
7495 nested_vmx_failValid(vcpu,
7496 VMXERR_VMPTRLD_INCORRECT_VMCS_REVISION_ID);
7497 skip_emulated_instruction(vcpu);
7498 return 1;
7499 }
Nadav Har'El63846662011-05-25 23:07:29 +03007500
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007501 nested_release_vmcs12(vmx);
Nadav Har'El63846662011-05-25 23:07:29 +03007502 vmx->nested.current_vmptr = vmptr;
7503 vmx->nested.current_vmcs12 = new_vmcs12;
7504 vmx->nested.current_vmcs12_page = page;
David Matlack4f2777b2016-07-13 17:16:37 -07007505 /*
7506 * Load VMCS12 from guest memory since it is not already
7507 * cached.
7508 */
7509 memcpy(vmx->nested.cached_vmcs12,
7510 vmx->nested.current_vmcs12, VMCS12_SIZE);
7511
Abel Gordon012f83c2013-04-18 14:39:25 +03007512 if (enable_shadow_vmcs) {
Xiao Guangrong7ec36292015-09-09 14:05:56 +08007513 vmcs_set_bits(SECONDARY_VM_EXEC_CONTROL,
7514 SECONDARY_EXEC_SHADOW_VMCS);
Abel Gordon8a1b9dd2013-04-18 14:39:55 +03007515 vmcs_write64(VMCS_LINK_POINTER,
Jim Mattson355f4fb2016-10-28 08:29:39 -07007516 __pa(vmx->vmcs01.shadow_vmcs));
Abel Gordon012f83c2013-04-18 14:39:25 +03007517 vmx->nested.sync_shadow_vmcs = true;
7518 }
Nadav Har'El63846662011-05-25 23:07:29 +03007519 }
7520
7521 nested_vmx_succeed(vcpu);
7522 skip_emulated_instruction(vcpu);
7523 return 1;
7524}
7525
Nadav Har'El6a4d7552011-05-25 23:08:00 +03007526/* Emulate the VMPTRST instruction */
7527static int handle_vmptrst(struct kvm_vcpu *vcpu)
7528{
7529 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7530 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
7531 gva_t vmcs_gva;
7532 struct x86_exception e;
7533
7534 if (!nested_vmx_check_permission(vcpu))
7535 return 1;
7536
7537 if (get_vmx_mem_address(vcpu, exit_qualification,
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007538 vmx_instruction_info, true, &vmcs_gva))
Nadav Har'El6a4d7552011-05-25 23:08:00 +03007539 return 1;
7540 /* ok to use *_system, as nested_vmx_check_permission verified cpl=0 */
7541 if (kvm_write_guest_virt_system(&vcpu->arch.emulate_ctxt, vmcs_gva,
7542 (void *)&to_vmx(vcpu)->nested.current_vmptr,
7543 sizeof(u64), &e)) {
7544 kvm_inject_page_fault(vcpu, &e);
7545 return 1;
7546 }
7547 nested_vmx_succeed(vcpu);
7548 skip_emulated_instruction(vcpu);
7549 return 1;
7550}
7551
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007552/* Emulate the INVEPT instruction */
7553static int handle_invept(struct kvm_vcpu *vcpu)
7554{
Wincy Vanb9c237b2015-02-03 23:56:30 +08007555 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007556 u32 vmx_instruction_info, types;
7557 unsigned long type;
7558 gva_t gva;
7559 struct x86_exception e;
7560 struct {
7561 u64 eptp, gpa;
7562 } operand;
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007563
Wincy Vanb9c237b2015-02-03 23:56:30 +08007564 if (!(vmx->nested.nested_vmx_secondary_ctls_high &
7565 SECONDARY_EXEC_ENABLE_EPT) ||
7566 !(vmx->nested.nested_vmx_ept_caps & VMX_EPT_INVEPT_BIT)) {
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007567 kvm_queue_exception(vcpu, UD_VECTOR);
7568 return 1;
7569 }
7570
7571 if (!nested_vmx_check_permission(vcpu))
7572 return 1;
7573
7574 if (!kvm_read_cr0_bits(vcpu, X86_CR0_PE)) {
7575 kvm_queue_exception(vcpu, UD_VECTOR);
7576 return 1;
7577 }
7578
7579 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
Nadav Amit27e6fb52014-06-18 17:19:26 +03007580 type = kvm_register_readl(vcpu, (vmx_instruction_info >> 28) & 0xf);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007581
Wincy Vanb9c237b2015-02-03 23:56:30 +08007582 types = (vmx->nested.nested_vmx_ept_caps >> VMX_EPT_EXTENT_SHIFT) & 6;
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007583
Jim Mattson85c856b2016-10-26 08:38:38 -07007584 if (type >= 32 || !(types & (1 << type))) {
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007585 nested_vmx_failValid(vcpu,
7586 VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID);
Paolo Bonzini2849eb42016-03-18 16:53:29 +01007587 skip_emulated_instruction(vcpu);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007588 return 1;
7589 }
7590
7591 /* According to the Intel VMX instruction reference, the memory
7592 * operand is read even if it isn't needed (e.g., for type==global)
7593 */
7594 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007595 vmx_instruction_info, false, &gva))
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007596 return 1;
7597 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &operand,
7598 sizeof(operand), &e)) {
7599 kvm_inject_page_fault(vcpu, &e);
7600 return 1;
7601 }
7602
7603 switch (type) {
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007604 case VMX_EPT_EXTENT_GLOBAL:
Bandan Das45e11812016-08-02 16:32:36 -04007605 /*
7606 * TODO: track mappings and invalidate
7607 * single context requests appropriately
7608 */
7609 case VMX_EPT_EXTENT_CONTEXT:
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007610 kvm_mmu_sync_roots(vcpu);
Liang Chen77c39132014-09-18 12:38:37 -04007611 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007612 nested_vmx_succeed(vcpu);
7613 break;
7614 default:
7615 BUG_ON(1);
7616 break;
7617 }
7618
7619 skip_emulated_instruction(vcpu);
7620 return 1;
7621}
7622
Petr Matouseka642fc32014-09-23 20:22:30 +02007623static int handle_invvpid(struct kvm_vcpu *vcpu)
7624{
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007625 struct vcpu_vmx *vmx = to_vmx(vcpu);
7626 u32 vmx_instruction_info;
7627 unsigned long type, types;
7628 gva_t gva;
7629 struct x86_exception e;
7630 int vpid;
7631
7632 if (!(vmx->nested.nested_vmx_secondary_ctls_high &
7633 SECONDARY_EXEC_ENABLE_VPID) ||
7634 !(vmx->nested.nested_vmx_vpid_caps & VMX_VPID_INVVPID_BIT)) {
7635 kvm_queue_exception(vcpu, UD_VECTOR);
7636 return 1;
7637 }
7638
7639 if (!nested_vmx_check_permission(vcpu))
7640 return 1;
7641
7642 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
7643 type = kvm_register_readl(vcpu, (vmx_instruction_info >> 28) & 0xf);
7644
7645 types = (vmx->nested.nested_vmx_vpid_caps >> 8) & 0x7;
7646
Jim Mattson85c856b2016-10-26 08:38:38 -07007647 if (type >= 32 || !(types & (1 << type))) {
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007648 nested_vmx_failValid(vcpu,
7649 VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID);
Paolo Bonzinif6870ee2016-03-18 16:53:42 +01007650 skip_emulated_instruction(vcpu);
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007651 return 1;
7652 }
7653
7654 /* according to the intel vmx instruction reference, the memory
7655 * operand is read even if it isn't needed (e.g., for type==global)
7656 */
7657 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
7658 vmx_instruction_info, false, &gva))
7659 return 1;
7660 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &vpid,
7661 sizeof(u32), &e)) {
7662 kvm_inject_page_fault(vcpu, &e);
7663 return 1;
7664 }
7665
7666 switch (type) {
Paolo Bonzinief697a72016-03-18 16:58:38 +01007667 case VMX_VPID_EXTENT_SINGLE_CONTEXT:
7668 /*
7669 * Old versions of KVM use the single-context version so we
7670 * have to support it; just treat it the same as all-context.
7671 */
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007672 case VMX_VPID_EXTENT_ALL_CONTEXT:
Wanpeng Li5c614b32015-10-13 09:18:36 -07007673 __vmx_flush_tlb(vcpu, to_vmx(vcpu)->nested.vpid02);
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007674 nested_vmx_succeed(vcpu);
7675 break;
7676 default:
Paolo Bonzinief697a72016-03-18 16:58:38 +01007677 /* Trap individual address invalidation invvpid calls */
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007678 BUG_ON(1);
7679 break;
7680 }
7681
7682 skip_emulated_instruction(vcpu);
Petr Matouseka642fc32014-09-23 20:22:30 +02007683 return 1;
7684}
7685
Kai Huang843e4332015-01-28 10:54:28 +08007686static int handle_pml_full(struct kvm_vcpu *vcpu)
7687{
7688 unsigned long exit_qualification;
7689
7690 trace_kvm_pml_full(vcpu->vcpu_id);
7691
7692 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7693
7694 /*
7695 * PML buffer FULL happened while executing iret from NMI,
7696 * "blocked by NMI" bit has to be set before next VM entry.
7697 */
7698 if (!(to_vmx(vcpu)->idt_vectoring_info & VECTORING_INFO_VALID_MASK) &&
7699 cpu_has_virtual_nmis() &&
7700 (exit_qualification & INTR_INFO_UNBLOCK_NMI))
7701 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
7702 GUEST_INTR_STATE_NMI);
7703
7704 /*
7705 * PML buffer already flushed at beginning of VMEXIT. Nothing to do
7706 * here.., and there's no userspace involvement needed for PML.
7707 */
7708 return 1;
7709}
7710
Yunhong Jiang64672c92016-06-13 14:19:59 -07007711static int handle_preemption_timer(struct kvm_vcpu *vcpu)
7712{
7713 kvm_lapic_expired_hv_timer(vcpu);
7714 return 1;
7715}
7716
Nadav Har'El0140cae2011-05-25 23:06:28 +03007717/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08007718 * The exit handlers return 1 if the exit was handled fully and guest execution
7719 * may resume. Otherwise they set the kvm_run parameter to indicate what needs
7720 * to be done to userspace and return 0.
7721 */
Mathias Krause772e0312012-08-30 01:30:19 +02007722static int (*const kvm_vmx_exit_handlers[])(struct kvm_vcpu *vcpu) = {
Avi Kivity6aa8b732006-12-10 02:21:36 -08007723 [EXIT_REASON_EXCEPTION_NMI] = handle_exception,
7724 [EXIT_REASON_EXTERNAL_INTERRUPT] = handle_external_interrupt,
Avi Kivity988ad742007-02-12 00:54:36 -08007725 [EXIT_REASON_TRIPLE_FAULT] = handle_triple_fault,
Sheng Yangf08864b2008-05-15 18:23:25 +08007726 [EXIT_REASON_NMI_WINDOW] = handle_nmi_window,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007727 [EXIT_REASON_IO_INSTRUCTION] = handle_io,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007728 [EXIT_REASON_CR_ACCESS] = handle_cr,
7729 [EXIT_REASON_DR_ACCESS] = handle_dr,
7730 [EXIT_REASON_CPUID] = handle_cpuid,
7731 [EXIT_REASON_MSR_READ] = handle_rdmsr,
7732 [EXIT_REASON_MSR_WRITE] = handle_wrmsr,
7733 [EXIT_REASON_PENDING_INTERRUPT] = handle_interrupt_window,
7734 [EXIT_REASON_HLT] = handle_halt,
Gleb Natapovec25d5e2010-11-01 15:35:01 +02007735 [EXIT_REASON_INVD] = handle_invd,
Marcelo Tosattia7052892008-09-23 13:18:35 -03007736 [EXIT_REASON_INVLPG] = handle_invlpg,
Avi Kivityfee84b02011-11-10 14:57:25 +02007737 [EXIT_REASON_RDPMC] = handle_rdpmc,
Ingo Molnarc21415e2007-02-19 14:37:47 +02007738 [EXIT_REASON_VMCALL] = handle_vmcall,
Nadav Har'El27d6c862011-05-25 23:06:59 +03007739 [EXIT_REASON_VMCLEAR] = handle_vmclear,
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03007740 [EXIT_REASON_VMLAUNCH] = handle_vmlaunch,
Nadav Har'El63846662011-05-25 23:07:29 +03007741 [EXIT_REASON_VMPTRLD] = handle_vmptrld,
Nadav Har'El6a4d7552011-05-25 23:08:00 +03007742 [EXIT_REASON_VMPTRST] = handle_vmptrst,
Nadav Har'El49f705c2011-05-25 23:08:30 +03007743 [EXIT_REASON_VMREAD] = handle_vmread,
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03007744 [EXIT_REASON_VMRESUME] = handle_vmresume,
Nadav Har'El49f705c2011-05-25 23:08:30 +03007745 [EXIT_REASON_VMWRITE] = handle_vmwrite,
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007746 [EXIT_REASON_VMOFF] = handle_vmoff,
7747 [EXIT_REASON_VMON] = handle_vmon,
Sheng Yangf78e0e22007-10-29 09:40:42 +08007748 [EXIT_REASON_TPR_BELOW_THRESHOLD] = handle_tpr_below_threshold,
7749 [EXIT_REASON_APIC_ACCESS] = handle_apic_access,
Yang Zhang83d4c282013-01-25 10:18:49 +08007750 [EXIT_REASON_APIC_WRITE] = handle_apic_write,
Yang Zhangc7c9c562013-01-25 10:18:51 +08007751 [EXIT_REASON_EOI_INDUCED] = handle_apic_eoi_induced,
Eddie Donge5edaa02007-11-11 12:28:35 +02007752 [EXIT_REASON_WBINVD] = handle_wbinvd,
Dexuan Cui2acf9232010-06-10 11:27:12 +08007753 [EXIT_REASON_XSETBV] = handle_xsetbv,
Izik Eidus37817f22008-03-24 23:14:53 +02007754 [EXIT_REASON_TASK_SWITCH] = handle_task_switch,
Andi Kleena0861c02009-06-08 17:37:09 +08007755 [EXIT_REASON_MCE_DURING_VMENTRY] = handle_machine_check,
Marcelo Tosatti68f89402009-06-11 12:07:43 -03007756 [EXIT_REASON_EPT_VIOLATION] = handle_ept_violation,
7757 [EXIT_REASON_EPT_MISCONFIG] = handle_ept_misconfig,
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08007758 [EXIT_REASON_PAUSE_INSTRUCTION] = handle_pause,
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04007759 [EXIT_REASON_MWAIT_INSTRUCTION] = handle_mwait,
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03007760 [EXIT_REASON_MONITOR_TRAP_FLAG] = handle_monitor_trap,
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04007761 [EXIT_REASON_MONITOR_INSTRUCTION] = handle_monitor,
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007762 [EXIT_REASON_INVEPT] = handle_invept,
Petr Matouseka642fc32014-09-23 20:22:30 +02007763 [EXIT_REASON_INVVPID] = handle_invvpid,
Wanpeng Lif53cd632014-12-02 19:14:58 +08007764 [EXIT_REASON_XSAVES] = handle_xsaves,
7765 [EXIT_REASON_XRSTORS] = handle_xrstors,
Kai Huang843e4332015-01-28 10:54:28 +08007766 [EXIT_REASON_PML_FULL] = handle_pml_full,
Yunhong Jiang64672c92016-06-13 14:19:59 -07007767 [EXIT_REASON_PREEMPTION_TIMER] = handle_preemption_timer,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007768};
7769
7770static const int kvm_vmx_max_exit_handlers =
Robert P. J. Day50a34852007-06-03 13:35:29 -04007771 ARRAY_SIZE(kvm_vmx_exit_handlers);
Avi Kivity6aa8b732006-12-10 02:21:36 -08007772
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007773static bool nested_vmx_exit_handled_io(struct kvm_vcpu *vcpu,
7774 struct vmcs12 *vmcs12)
7775{
7776 unsigned long exit_qualification;
7777 gpa_t bitmap, last_bitmap;
7778 unsigned int port;
7779 int size;
7780 u8 b;
7781
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007782 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_IO_BITMAPS))
Zhihui Zhang2f0a6392013-12-30 15:56:29 -05007783 return nested_cpu_has(vmcs12, CPU_BASED_UNCOND_IO_EXITING);
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007784
7785 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7786
7787 port = exit_qualification >> 16;
7788 size = (exit_qualification & 7) + 1;
7789
7790 last_bitmap = (gpa_t)-1;
7791 b = -1;
7792
7793 while (size > 0) {
7794 if (port < 0x8000)
7795 bitmap = vmcs12->io_bitmap_a;
7796 else if (port < 0x10000)
7797 bitmap = vmcs12->io_bitmap_b;
7798 else
Joe Perches1d804d02015-03-30 16:46:09 -07007799 return true;
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007800 bitmap += (port & 0x7fff) / 8;
7801
7802 if (last_bitmap != bitmap)
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02007803 if (kvm_vcpu_read_guest(vcpu, bitmap, &b, 1))
Joe Perches1d804d02015-03-30 16:46:09 -07007804 return true;
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007805 if (b & (1 << (port & 7)))
Joe Perches1d804d02015-03-30 16:46:09 -07007806 return true;
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007807
7808 port++;
7809 size--;
7810 last_bitmap = bitmap;
7811 }
7812
Joe Perches1d804d02015-03-30 16:46:09 -07007813 return false;
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007814}
7815
Nadav Har'El644d7112011-05-25 23:12:35 +03007816/*
7817 * Return 1 if we should exit from L2 to L1 to handle an MSR access access,
7818 * rather than handle it ourselves in L0. I.e., check whether L1 expressed
7819 * disinterest in the current event (read or write a specific MSR) by using an
7820 * MSR bitmap. This may be the case even when L0 doesn't use MSR bitmaps.
7821 */
7822static bool nested_vmx_exit_handled_msr(struct kvm_vcpu *vcpu,
7823 struct vmcs12 *vmcs12, u32 exit_reason)
7824{
7825 u32 msr_index = vcpu->arch.regs[VCPU_REGS_RCX];
7826 gpa_t bitmap;
7827
Jan Kiszkacbd29cb2013-02-11 12:19:28 +01007828 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_MSR_BITMAPS))
Joe Perches1d804d02015-03-30 16:46:09 -07007829 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007830
7831 /*
7832 * The MSR_BITMAP page is divided into four 1024-byte bitmaps,
7833 * for the four combinations of read/write and low/high MSR numbers.
7834 * First we need to figure out which of the four to use:
7835 */
7836 bitmap = vmcs12->msr_bitmap;
7837 if (exit_reason == EXIT_REASON_MSR_WRITE)
7838 bitmap += 2048;
7839 if (msr_index >= 0xc0000000) {
7840 msr_index -= 0xc0000000;
7841 bitmap += 1024;
7842 }
7843
7844 /* Then read the msr_index'th bit from this bitmap: */
7845 if (msr_index < 1024*8) {
7846 unsigned char b;
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02007847 if (kvm_vcpu_read_guest(vcpu, bitmap + msr_index/8, &b, 1))
Joe Perches1d804d02015-03-30 16:46:09 -07007848 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007849 return 1 & (b >> (msr_index & 7));
7850 } else
Joe Perches1d804d02015-03-30 16:46:09 -07007851 return true; /* let L1 handle the wrong parameter */
Nadav Har'El644d7112011-05-25 23:12:35 +03007852}
7853
7854/*
7855 * Return 1 if we should exit from L2 to L1 to handle a CR access exit,
7856 * rather than handle it ourselves in L0. I.e., check if L1 wanted to
7857 * intercept (via guest_host_mask etc.) the current event.
7858 */
7859static bool nested_vmx_exit_handled_cr(struct kvm_vcpu *vcpu,
7860 struct vmcs12 *vmcs12)
7861{
7862 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7863 int cr = exit_qualification & 15;
7864 int reg = (exit_qualification >> 8) & 15;
Nadav Amit1e32c072014-06-18 17:19:25 +03007865 unsigned long val = kvm_register_readl(vcpu, reg);
Nadav Har'El644d7112011-05-25 23:12:35 +03007866
7867 switch ((exit_qualification >> 4) & 3) {
7868 case 0: /* mov to cr */
7869 switch (cr) {
7870 case 0:
7871 if (vmcs12->cr0_guest_host_mask &
7872 (val ^ vmcs12->cr0_read_shadow))
Joe Perches1d804d02015-03-30 16:46:09 -07007873 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007874 break;
7875 case 3:
7876 if ((vmcs12->cr3_target_count >= 1 &&
7877 vmcs12->cr3_target_value0 == val) ||
7878 (vmcs12->cr3_target_count >= 2 &&
7879 vmcs12->cr3_target_value1 == val) ||
7880 (vmcs12->cr3_target_count >= 3 &&
7881 vmcs12->cr3_target_value2 == val) ||
7882 (vmcs12->cr3_target_count >= 4 &&
7883 vmcs12->cr3_target_value3 == val))
Joe Perches1d804d02015-03-30 16:46:09 -07007884 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03007885 if (nested_cpu_has(vmcs12, CPU_BASED_CR3_LOAD_EXITING))
Joe Perches1d804d02015-03-30 16:46:09 -07007886 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007887 break;
7888 case 4:
7889 if (vmcs12->cr4_guest_host_mask &
7890 (vmcs12->cr4_read_shadow ^ val))
Joe Perches1d804d02015-03-30 16:46:09 -07007891 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007892 break;
7893 case 8:
7894 if (nested_cpu_has(vmcs12, CPU_BASED_CR8_LOAD_EXITING))
Joe Perches1d804d02015-03-30 16:46:09 -07007895 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007896 break;
7897 }
7898 break;
7899 case 2: /* clts */
7900 if ((vmcs12->cr0_guest_host_mask & X86_CR0_TS) &&
7901 (vmcs12->cr0_read_shadow & X86_CR0_TS))
Joe Perches1d804d02015-03-30 16:46:09 -07007902 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007903 break;
7904 case 1: /* mov from cr */
7905 switch (cr) {
7906 case 3:
7907 if (vmcs12->cpu_based_vm_exec_control &
7908 CPU_BASED_CR3_STORE_EXITING)
Joe Perches1d804d02015-03-30 16:46:09 -07007909 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007910 break;
7911 case 8:
7912 if (vmcs12->cpu_based_vm_exec_control &
7913 CPU_BASED_CR8_STORE_EXITING)
Joe Perches1d804d02015-03-30 16:46:09 -07007914 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007915 break;
7916 }
7917 break;
7918 case 3: /* lmsw */
7919 /*
7920 * lmsw can change bits 1..3 of cr0, and only set bit 0 of
7921 * cr0. Other attempted changes are ignored, with no exit.
7922 */
7923 if (vmcs12->cr0_guest_host_mask & 0xe &
7924 (val ^ vmcs12->cr0_read_shadow))
Joe Perches1d804d02015-03-30 16:46:09 -07007925 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007926 if ((vmcs12->cr0_guest_host_mask & 0x1) &&
7927 !(vmcs12->cr0_read_shadow & 0x1) &&
7928 (val & 0x1))
Joe Perches1d804d02015-03-30 16:46:09 -07007929 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007930 break;
7931 }
Joe Perches1d804d02015-03-30 16:46:09 -07007932 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03007933}
7934
7935/*
7936 * Return 1 if we should exit from L2 to L1 to handle an exit, or 0 if we
7937 * should handle it ourselves in L0 (and then continue L2). Only call this
7938 * when in is_guest_mode (L2).
7939 */
7940static bool nested_vmx_exit_handled(struct kvm_vcpu *vcpu)
7941{
Nadav Har'El644d7112011-05-25 23:12:35 +03007942 u32 intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
7943 struct vcpu_vmx *vmx = to_vmx(vcpu);
7944 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Jan Kiszka957c8972013-02-24 14:11:34 +01007945 u32 exit_reason = vmx->exit_reason;
Nadav Har'El644d7112011-05-25 23:12:35 +03007946
Jan Kiszka542060e2014-01-04 18:47:21 +01007947 trace_kvm_nested_vmexit(kvm_rip_read(vcpu), exit_reason,
7948 vmcs_readl(EXIT_QUALIFICATION),
7949 vmx->idt_vectoring_info,
7950 intr_info,
7951 vmcs_read32(VM_EXIT_INTR_ERROR_CODE),
7952 KVM_ISA_VMX);
7953
David Matlackb7649e12017-08-01 14:00:40 -07007954 /*
7955 * The host physical addresses of some pages of guest memory
Jim Mattson46e24df2017-11-27 17:22:25 -06007956 * are loaded into the vmcs02 (e.g. vmcs12's Virtual APIC
7957 * Page). The CPU may write to these pages via their host
7958 * physical address while L2 is running, bypassing any
7959 * address-translation-based dirty tracking (e.g. EPT write
7960 * protection).
David Matlackb7649e12017-08-01 14:00:40 -07007961 *
7962 * Mark them dirty on every exit from L2 to prevent them from
7963 * getting out of sync with dirty tracking.
7964 */
7965 nested_mark_vmcs12_pages_dirty(vcpu);
7966
Nadav Har'El644d7112011-05-25 23:12:35 +03007967 if (vmx->nested.nested_run_pending)
Joe Perches1d804d02015-03-30 16:46:09 -07007968 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03007969
7970 if (unlikely(vmx->fail)) {
Jan Kiszkabd801582011-09-12 11:26:22 +02007971 pr_info_ratelimited("%s failed vm entry %x\n", __func__,
7972 vmcs_read32(VM_INSTRUCTION_ERROR));
Joe Perches1d804d02015-03-30 16:46:09 -07007973 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007974 }
7975
7976 switch (exit_reason) {
7977 case EXIT_REASON_EXCEPTION_NMI:
Jim Mattson3f618a02016-12-12 11:01:37 -08007978 if (is_nmi(intr_info))
Joe Perches1d804d02015-03-30 16:46:09 -07007979 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03007980 else if (is_page_fault(intr_info))
7981 return enable_ept;
Anthoine Bourgeoise504c902013-11-13 11:45:37 +01007982 else if (is_no_device(intr_info) &&
Paolo Bonziniccf98442014-02-27 22:54:11 +01007983 !(vmcs12->guest_cr0 & X86_CR0_TS))
Joe Perches1d804d02015-03-30 16:46:09 -07007984 return false;
Jan Kiszka6f054852016-02-09 20:15:18 +01007985 else if (is_debug(intr_info) &&
7986 vcpu->guest_debug &
7987 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))
7988 return false;
7989 else if (is_breakpoint(intr_info) &&
7990 vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
7991 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03007992 return vmcs12->exception_bitmap &
7993 (1u << (intr_info & INTR_INFO_VECTOR_MASK));
7994 case EXIT_REASON_EXTERNAL_INTERRUPT:
Joe Perches1d804d02015-03-30 16:46:09 -07007995 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03007996 case EXIT_REASON_TRIPLE_FAULT:
Joe Perches1d804d02015-03-30 16:46:09 -07007997 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007998 case EXIT_REASON_PENDING_INTERRUPT:
Jan Kiszka3b656cf2013-04-14 12:12:45 +02007999 return nested_cpu_has(vmcs12, CPU_BASED_VIRTUAL_INTR_PENDING);
Nadav Har'El644d7112011-05-25 23:12:35 +03008000 case EXIT_REASON_NMI_WINDOW:
Jan Kiszka3b656cf2013-04-14 12:12:45 +02008001 return nested_cpu_has(vmcs12, CPU_BASED_VIRTUAL_NMI_PENDING);
Nadav Har'El644d7112011-05-25 23:12:35 +03008002 case EXIT_REASON_TASK_SWITCH:
Joe Perches1d804d02015-03-30 16:46:09 -07008003 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008004 case EXIT_REASON_CPUID:
Joe Perches1d804d02015-03-30 16:46:09 -07008005 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008006 case EXIT_REASON_HLT:
8007 return nested_cpu_has(vmcs12, CPU_BASED_HLT_EXITING);
8008 case EXIT_REASON_INVD:
Joe Perches1d804d02015-03-30 16:46:09 -07008009 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008010 case EXIT_REASON_INVLPG:
8011 return nested_cpu_has(vmcs12, CPU_BASED_INVLPG_EXITING);
8012 case EXIT_REASON_RDPMC:
8013 return nested_cpu_has(vmcs12, CPU_BASED_RDPMC_EXITING);
Jan Kiszkab3a2a902015-03-23 19:27:19 +01008014 case EXIT_REASON_RDTSC: case EXIT_REASON_RDTSCP:
Nadav Har'El644d7112011-05-25 23:12:35 +03008015 return nested_cpu_has(vmcs12, CPU_BASED_RDTSC_EXITING);
8016 case EXIT_REASON_VMCALL: case EXIT_REASON_VMCLEAR:
8017 case EXIT_REASON_VMLAUNCH: case EXIT_REASON_VMPTRLD:
8018 case EXIT_REASON_VMPTRST: case EXIT_REASON_VMREAD:
8019 case EXIT_REASON_VMRESUME: case EXIT_REASON_VMWRITE:
8020 case EXIT_REASON_VMOFF: case EXIT_REASON_VMON:
Petr Matouseka642fc32014-09-23 20:22:30 +02008021 case EXIT_REASON_INVEPT: case EXIT_REASON_INVVPID:
Nadav Har'El644d7112011-05-25 23:12:35 +03008022 /*
8023 * VMX instructions trap unconditionally. This allows L1 to
8024 * emulate them for its L2 guest, i.e., allows 3-level nesting!
8025 */
Joe Perches1d804d02015-03-30 16:46:09 -07008026 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008027 case EXIT_REASON_CR_ACCESS:
8028 return nested_vmx_exit_handled_cr(vcpu, vmcs12);
8029 case EXIT_REASON_DR_ACCESS:
8030 return nested_cpu_has(vmcs12, CPU_BASED_MOV_DR_EXITING);
8031 case EXIT_REASON_IO_INSTRUCTION:
Jan Kiszka908a7bd2013-02-18 11:21:16 +01008032 return nested_vmx_exit_handled_io(vcpu, vmcs12);
Nadav Har'El644d7112011-05-25 23:12:35 +03008033 case EXIT_REASON_MSR_READ:
8034 case EXIT_REASON_MSR_WRITE:
8035 return nested_vmx_exit_handled_msr(vcpu, vmcs12, exit_reason);
8036 case EXIT_REASON_INVALID_STATE:
Joe Perches1d804d02015-03-30 16:46:09 -07008037 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008038 case EXIT_REASON_MWAIT_INSTRUCTION:
8039 return nested_cpu_has(vmcs12, CPU_BASED_MWAIT_EXITING);
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03008040 case EXIT_REASON_MONITOR_TRAP_FLAG:
8041 return nested_cpu_has(vmcs12, CPU_BASED_MONITOR_TRAP_FLAG);
Nadav Har'El644d7112011-05-25 23:12:35 +03008042 case EXIT_REASON_MONITOR_INSTRUCTION:
8043 return nested_cpu_has(vmcs12, CPU_BASED_MONITOR_EXITING);
8044 case EXIT_REASON_PAUSE_INSTRUCTION:
8045 return nested_cpu_has(vmcs12, CPU_BASED_PAUSE_EXITING) ||
8046 nested_cpu_has2(vmcs12,
8047 SECONDARY_EXEC_PAUSE_LOOP_EXITING);
8048 case EXIT_REASON_MCE_DURING_VMENTRY:
Joe Perches1d804d02015-03-30 16:46:09 -07008049 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008050 case EXIT_REASON_TPR_BELOW_THRESHOLD:
Wanpeng Lia7c0b072014-08-21 19:46:50 +08008051 return nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW);
Nadav Har'El644d7112011-05-25 23:12:35 +03008052 case EXIT_REASON_APIC_ACCESS:
8053 return nested_cpu_has2(vmcs12,
8054 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES);
Wincy Van82f0dd42015-02-03 23:57:18 +08008055 case EXIT_REASON_APIC_WRITE:
Wincy Van608406e2015-02-03 23:57:51 +08008056 case EXIT_REASON_EOI_INDUCED:
8057 /* apic_write and eoi_induced should exit unconditionally. */
Joe Perches1d804d02015-03-30 16:46:09 -07008058 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008059 case EXIT_REASON_EPT_VIOLATION:
Nadav Har'El2b1be672013-08-05 11:07:19 +03008060 /*
8061 * L0 always deals with the EPT violation. If nested EPT is
8062 * used, and the nested mmu code discovers that the address is
8063 * missing in the guest EPT table (EPT12), the EPT violation
8064 * will be injected with nested_ept_inject_page_fault()
8065 */
Joe Perches1d804d02015-03-30 16:46:09 -07008066 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008067 case EXIT_REASON_EPT_MISCONFIG:
Nadav Har'El2b1be672013-08-05 11:07:19 +03008068 /*
8069 * L2 never uses directly L1's EPT, but rather L0's own EPT
8070 * table (shadow on EPT) or a merged EPT table that L0 built
8071 * (EPT on EPT). So any problems with the structure of the
8072 * table is L0's fault.
8073 */
Joe Perches1d804d02015-03-30 16:46:09 -07008074 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008075 case EXIT_REASON_WBINVD:
8076 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_WBINVD_EXITING);
8077 case EXIT_REASON_XSETBV:
Joe Perches1d804d02015-03-30 16:46:09 -07008078 return true;
Wanpeng Li81dc01f2014-12-04 19:11:07 +08008079 case EXIT_REASON_XSAVES: case EXIT_REASON_XRSTORS:
8080 /*
8081 * This should never happen, since it is not possible to
8082 * set XSS to a non-zero value---neither in L1 nor in L2.
8083 * If if it were, XSS would have to be checked against
8084 * the XSS exit bitmap in vmcs12.
8085 */
8086 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_XSAVES);
Wanpeng Li55123e32016-07-06 18:29:58 +08008087 case EXIT_REASON_PREEMPTION_TIMER:
8088 return false;
Ladi Prosekd0ee3632017-03-31 10:19:26 +02008089 case EXIT_REASON_PML_FULL:
8090 /* We don't expose PML support to L1. */
8091 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008092 default:
Joe Perches1d804d02015-03-30 16:46:09 -07008093 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008094 }
8095}
8096
Avi Kivity586f9602010-11-18 13:09:54 +02008097static void vmx_get_exit_info(struct kvm_vcpu *vcpu, u64 *info1, u64 *info2)
8098{
8099 *info1 = vmcs_readl(EXIT_QUALIFICATION);
8100 *info2 = vmcs_read32(VM_EXIT_INTR_INFO);
8101}
8102
Kai Huanga3eaa862015-11-04 13:46:05 +08008103static void vmx_destroy_pml_buffer(struct vcpu_vmx *vmx)
Kai Huang843e4332015-01-28 10:54:28 +08008104{
Kai Huanga3eaa862015-11-04 13:46:05 +08008105 if (vmx->pml_pg) {
8106 __free_page(vmx->pml_pg);
8107 vmx->pml_pg = NULL;
8108 }
Kai Huang843e4332015-01-28 10:54:28 +08008109}
8110
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02008111static void vmx_flush_pml_buffer(struct kvm_vcpu *vcpu)
Kai Huang843e4332015-01-28 10:54:28 +08008112{
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02008113 struct vcpu_vmx *vmx = to_vmx(vcpu);
Kai Huang843e4332015-01-28 10:54:28 +08008114 u64 *pml_buf;
8115 u16 pml_idx;
8116
8117 pml_idx = vmcs_read16(GUEST_PML_INDEX);
8118
8119 /* Do nothing if PML buffer is empty */
8120 if (pml_idx == (PML_ENTITY_NUM - 1))
8121 return;
8122
8123 /* PML index always points to next available PML buffer entity */
8124 if (pml_idx >= PML_ENTITY_NUM)
8125 pml_idx = 0;
8126 else
8127 pml_idx++;
8128
8129 pml_buf = page_address(vmx->pml_pg);
8130 for (; pml_idx < PML_ENTITY_NUM; pml_idx++) {
8131 u64 gpa;
8132
8133 gpa = pml_buf[pml_idx];
8134 WARN_ON(gpa & (PAGE_SIZE - 1));
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02008135 kvm_vcpu_mark_page_dirty(vcpu, gpa >> PAGE_SHIFT);
Kai Huang843e4332015-01-28 10:54:28 +08008136 }
8137
8138 /* reset PML index */
8139 vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
8140}
8141
8142/*
8143 * Flush all vcpus' PML buffer and update logged GPAs to dirty_bitmap.
8144 * Called before reporting dirty_bitmap to userspace.
8145 */
8146static void kvm_flush_pml_buffers(struct kvm *kvm)
8147{
8148 int i;
8149 struct kvm_vcpu *vcpu;
8150 /*
8151 * We only need to kick vcpu out of guest mode here, as PML buffer
8152 * is flushed at beginning of all VMEXITs, and it's obvious that only
8153 * vcpus running in guest are possible to have unflushed GPAs in PML
8154 * buffer.
8155 */
8156 kvm_for_each_vcpu(i, vcpu, kvm)
8157 kvm_vcpu_kick(vcpu);
8158}
8159
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008160static void vmx_dump_sel(char *name, uint32_t sel)
8161{
8162 pr_err("%s sel=0x%04x, attr=0x%05x, limit=0x%08x, base=0x%016lx\n",
Chao Peng7c3bab12017-02-21 03:50:01 -05008163 name, vmcs_read16(sel),
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008164 vmcs_read32(sel + GUEST_ES_AR_BYTES - GUEST_ES_SELECTOR),
8165 vmcs_read32(sel + GUEST_ES_LIMIT - GUEST_ES_SELECTOR),
8166 vmcs_readl(sel + GUEST_ES_BASE - GUEST_ES_SELECTOR));
8167}
8168
8169static void vmx_dump_dtsel(char *name, uint32_t limit)
8170{
8171 pr_err("%s limit=0x%08x, base=0x%016lx\n",
8172 name, vmcs_read32(limit),
8173 vmcs_readl(limit + GUEST_GDTR_BASE - GUEST_GDTR_LIMIT));
8174}
8175
8176static void dump_vmcs(void)
8177{
8178 u32 vmentry_ctl = vmcs_read32(VM_ENTRY_CONTROLS);
8179 u32 vmexit_ctl = vmcs_read32(VM_EXIT_CONTROLS);
8180 u32 cpu_based_exec_ctrl = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
8181 u32 pin_based_exec_ctrl = vmcs_read32(PIN_BASED_VM_EXEC_CONTROL);
8182 u32 secondary_exec_control = 0;
8183 unsigned long cr4 = vmcs_readl(GUEST_CR4);
Paolo Bonzinif3531052015-12-03 15:49:56 +01008184 u64 efer = vmcs_read64(GUEST_IA32_EFER);
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008185 int i, n;
8186
8187 if (cpu_has_secondary_exec_ctrls())
8188 secondary_exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
8189
8190 pr_err("*** Guest State ***\n");
8191 pr_err("CR0: actual=0x%016lx, shadow=0x%016lx, gh_mask=%016lx\n",
8192 vmcs_readl(GUEST_CR0), vmcs_readl(CR0_READ_SHADOW),
8193 vmcs_readl(CR0_GUEST_HOST_MASK));
8194 pr_err("CR4: actual=0x%016lx, shadow=0x%016lx, gh_mask=%016lx\n",
8195 cr4, vmcs_readl(CR4_READ_SHADOW), vmcs_readl(CR4_GUEST_HOST_MASK));
8196 pr_err("CR3 = 0x%016lx\n", vmcs_readl(GUEST_CR3));
8197 if ((secondary_exec_control & SECONDARY_EXEC_ENABLE_EPT) &&
8198 (cr4 & X86_CR4_PAE) && !(efer & EFER_LMA))
8199 {
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008200 pr_err("PDPTR0 = 0x%016llx PDPTR1 = 0x%016llx\n",
8201 vmcs_read64(GUEST_PDPTR0), vmcs_read64(GUEST_PDPTR1));
8202 pr_err("PDPTR2 = 0x%016llx PDPTR3 = 0x%016llx\n",
8203 vmcs_read64(GUEST_PDPTR2), vmcs_read64(GUEST_PDPTR3));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008204 }
8205 pr_err("RSP = 0x%016lx RIP = 0x%016lx\n",
8206 vmcs_readl(GUEST_RSP), vmcs_readl(GUEST_RIP));
8207 pr_err("RFLAGS=0x%08lx DR7 = 0x%016lx\n",
8208 vmcs_readl(GUEST_RFLAGS), vmcs_readl(GUEST_DR7));
8209 pr_err("Sysenter RSP=%016lx CS:RIP=%04x:%016lx\n",
8210 vmcs_readl(GUEST_SYSENTER_ESP),
8211 vmcs_read32(GUEST_SYSENTER_CS), vmcs_readl(GUEST_SYSENTER_EIP));
8212 vmx_dump_sel("CS: ", GUEST_CS_SELECTOR);
8213 vmx_dump_sel("DS: ", GUEST_DS_SELECTOR);
8214 vmx_dump_sel("SS: ", GUEST_SS_SELECTOR);
8215 vmx_dump_sel("ES: ", GUEST_ES_SELECTOR);
8216 vmx_dump_sel("FS: ", GUEST_FS_SELECTOR);
8217 vmx_dump_sel("GS: ", GUEST_GS_SELECTOR);
8218 vmx_dump_dtsel("GDTR:", GUEST_GDTR_LIMIT);
8219 vmx_dump_sel("LDTR:", GUEST_LDTR_SELECTOR);
8220 vmx_dump_dtsel("IDTR:", GUEST_IDTR_LIMIT);
8221 vmx_dump_sel("TR: ", GUEST_TR_SELECTOR);
8222 if ((vmexit_ctl & (VM_EXIT_SAVE_IA32_PAT | VM_EXIT_SAVE_IA32_EFER)) ||
8223 (vmentry_ctl & (VM_ENTRY_LOAD_IA32_PAT | VM_ENTRY_LOAD_IA32_EFER)))
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008224 pr_err("EFER = 0x%016llx PAT = 0x%016llx\n",
8225 efer, vmcs_read64(GUEST_IA32_PAT));
8226 pr_err("DebugCtl = 0x%016llx DebugExceptions = 0x%016lx\n",
8227 vmcs_read64(GUEST_IA32_DEBUGCTL),
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008228 vmcs_readl(GUEST_PENDING_DBG_EXCEPTIONS));
8229 if (vmentry_ctl & VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL)
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008230 pr_err("PerfGlobCtl = 0x%016llx\n",
8231 vmcs_read64(GUEST_IA32_PERF_GLOBAL_CTRL));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008232 if (vmentry_ctl & VM_ENTRY_LOAD_BNDCFGS)
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008233 pr_err("BndCfgS = 0x%016llx\n", vmcs_read64(GUEST_BNDCFGS));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008234 pr_err("Interruptibility = %08x ActivityState = %08x\n",
8235 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO),
8236 vmcs_read32(GUEST_ACTIVITY_STATE));
8237 if (secondary_exec_control & SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY)
8238 pr_err("InterruptStatus = %04x\n",
8239 vmcs_read16(GUEST_INTR_STATUS));
8240
8241 pr_err("*** Host State ***\n");
8242 pr_err("RIP = 0x%016lx RSP = 0x%016lx\n",
8243 vmcs_readl(HOST_RIP), vmcs_readl(HOST_RSP));
8244 pr_err("CS=%04x SS=%04x DS=%04x ES=%04x FS=%04x GS=%04x TR=%04x\n",
8245 vmcs_read16(HOST_CS_SELECTOR), vmcs_read16(HOST_SS_SELECTOR),
8246 vmcs_read16(HOST_DS_SELECTOR), vmcs_read16(HOST_ES_SELECTOR),
8247 vmcs_read16(HOST_FS_SELECTOR), vmcs_read16(HOST_GS_SELECTOR),
8248 vmcs_read16(HOST_TR_SELECTOR));
8249 pr_err("FSBase=%016lx GSBase=%016lx TRBase=%016lx\n",
8250 vmcs_readl(HOST_FS_BASE), vmcs_readl(HOST_GS_BASE),
8251 vmcs_readl(HOST_TR_BASE));
8252 pr_err("GDTBase=%016lx IDTBase=%016lx\n",
8253 vmcs_readl(HOST_GDTR_BASE), vmcs_readl(HOST_IDTR_BASE));
8254 pr_err("CR0=%016lx CR3=%016lx CR4=%016lx\n",
8255 vmcs_readl(HOST_CR0), vmcs_readl(HOST_CR3),
8256 vmcs_readl(HOST_CR4));
8257 pr_err("Sysenter RSP=%016lx CS:RIP=%04x:%016lx\n",
8258 vmcs_readl(HOST_IA32_SYSENTER_ESP),
8259 vmcs_read32(HOST_IA32_SYSENTER_CS),
8260 vmcs_readl(HOST_IA32_SYSENTER_EIP));
8261 if (vmexit_ctl & (VM_EXIT_LOAD_IA32_PAT | VM_EXIT_LOAD_IA32_EFER))
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008262 pr_err("EFER = 0x%016llx PAT = 0x%016llx\n",
8263 vmcs_read64(HOST_IA32_EFER),
8264 vmcs_read64(HOST_IA32_PAT));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008265 if (vmexit_ctl & VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL)
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008266 pr_err("PerfGlobCtl = 0x%016llx\n",
8267 vmcs_read64(HOST_IA32_PERF_GLOBAL_CTRL));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008268
8269 pr_err("*** Control State ***\n");
8270 pr_err("PinBased=%08x CPUBased=%08x SecondaryExec=%08x\n",
8271 pin_based_exec_ctrl, cpu_based_exec_ctrl, secondary_exec_control);
8272 pr_err("EntryControls=%08x ExitControls=%08x\n", vmentry_ctl, vmexit_ctl);
8273 pr_err("ExceptionBitmap=%08x PFECmask=%08x PFECmatch=%08x\n",
8274 vmcs_read32(EXCEPTION_BITMAP),
8275 vmcs_read32(PAGE_FAULT_ERROR_CODE_MASK),
8276 vmcs_read32(PAGE_FAULT_ERROR_CODE_MATCH));
8277 pr_err("VMEntry: intr_info=%08x errcode=%08x ilen=%08x\n",
8278 vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
8279 vmcs_read32(VM_ENTRY_EXCEPTION_ERROR_CODE),
8280 vmcs_read32(VM_ENTRY_INSTRUCTION_LEN));
8281 pr_err("VMExit: intr_info=%08x errcode=%08x ilen=%08x\n",
8282 vmcs_read32(VM_EXIT_INTR_INFO),
8283 vmcs_read32(VM_EXIT_INTR_ERROR_CODE),
8284 vmcs_read32(VM_EXIT_INSTRUCTION_LEN));
8285 pr_err(" reason=%08x qualification=%016lx\n",
8286 vmcs_read32(VM_EXIT_REASON), vmcs_readl(EXIT_QUALIFICATION));
8287 pr_err("IDTVectoring: info=%08x errcode=%08x\n",
8288 vmcs_read32(IDT_VECTORING_INFO_FIELD),
8289 vmcs_read32(IDT_VECTORING_ERROR_CODE));
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008290 pr_err("TSC Offset = 0x%016llx\n", vmcs_read64(TSC_OFFSET));
Haozhong Zhang8cfe9862015-10-20 15:39:12 +08008291 if (secondary_exec_control & SECONDARY_EXEC_TSC_SCALING)
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008292 pr_err("TSC Multiplier = 0x%016llx\n",
8293 vmcs_read64(TSC_MULTIPLIER));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008294 if (cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW)
8295 pr_err("TPR Threshold = 0x%02x\n", vmcs_read32(TPR_THRESHOLD));
8296 if (pin_based_exec_ctrl & PIN_BASED_POSTED_INTR)
8297 pr_err("PostedIntrVec = 0x%02x\n", vmcs_read16(POSTED_INTR_NV));
8298 if ((secondary_exec_control & SECONDARY_EXEC_ENABLE_EPT))
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008299 pr_err("EPT pointer = 0x%016llx\n", vmcs_read64(EPT_POINTER));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008300 n = vmcs_read32(CR3_TARGET_COUNT);
8301 for (i = 0; i + 1 < n; i += 4)
8302 pr_err("CR3 target%u=%016lx target%u=%016lx\n",
8303 i, vmcs_readl(CR3_TARGET_VALUE0 + i * 2),
8304 i + 1, vmcs_readl(CR3_TARGET_VALUE0 + i * 2 + 2));
8305 if (i < n)
8306 pr_err("CR3 target%u=%016lx\n",
8307 i, vmcs_readl(CR3_TARGET_VALUE0 + i * 2));
8308 if (secondary_exec_control & SECONDARY_EXEC_PAUSE_LOOP_EXITING)
8309 pr_err("PLE Gap=%08x Window=%08x\n",
8310 vmcs_read32(PLE_GAP), vmcs_read32(PLE_WINDOW));
8311 if (secondary_exec_control & SECONDARY_EXEC_ENABLE_VPID)
8312 pr_err("Virtual processor ID = 0x%04x\n",
8313 vmcs_read16(VIRTUAL_PROCESSOR_ID));
8314}
8315
Avi Kivity6aa8b732006-12-10 02:21:36 -08008316/*
8317 * The guest has exited. See if we can fix it or if we need userspace
8318 * assistance.
8319 */
Avi Kivity851ba692009-08-24 11:10:17 +03008320static int vmx_handle_exit(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08008321{
Avi Kivity29bd8a72007-09-10 17:27:03 +03008322 struct vcpu_vmx *vmx = to_vmx(vcpu);
Andi Kleena0861c02009-06-08 17:37:09 +08008323 u32 exit_reason = vmx->exit_reason;
Avi Kivity1155f762007-11-22 11:30:47 +02008324 u32 vectoring_info = vmx->idt_vectoring_info;
Avi Kivity29bd8a72007-09-10 17:27:03 +03008325
Paolo Bonzini8b89fe12015-12-10 18:37:32 +01008326 trace_kvm_exit(exit_reason, vcpu, KVM_ISA_VMX);
8327
Kai Huang843e4332015-01-28 10:54:28 +08008328 /*
8329 * Flush logged GPAs PML buffer, this will make dirty_bitmap more
8330 * updated. Another good is, in kvm_vm_ioctl_get_dirty_log, before
8331 * querying dirty_bitmap, we only need to kick all vcpus out of guest
8332 * mode as if vcpus is in root mode, the PML buffer must has been
8333 * flushed already.
8334 */
8335 if (enable_pml)
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02008336 vmx_flush_pml_buffer(vcpu);
Kai Huang843e4332015-01-28 10:54:28 +08008337
Mohammed Gamal80ced182009-09-01 12:48:18 +02008338 /* If guest state is invalid, start emulating */
Gleb Natapov14168782013-01-21 15:36:49 +02008339 if (vmx->emulation_required)
Mohammed Gamal80ced182009-09-01 12:48:18 +02008340 return handle_invalid_guest_state(vcpu);
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01008341
Nadav Har'El644d7112011-05-25 23:12:35 +03008342 if (is_guest_mode(vcpu) && nested_vmx_exit_handled(vcpu)) {
Jan Kiszka533558b2014-01-04 18:47:20 +01008343 nested_vmx_vmexit(vcpu, exit_reason,
8344 vmcs_read32(VM_EXIT_INTR_INFO),
8345 vmcs_readl(EXIT_QUALIFICATION));
Nadav Har'El644d7112011-05-25 23:12:35 +03008346 return 1;
8347 }
8348
Mohammed Gamal51207022010-05-31 22:40:54 +03008349 if (exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY) {
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008350 dump_vmcs();
Mohammed Gamal51207022010-05-31 22:40:54 +03008351 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
8352 vcpu->run->fail_entry.hardware_entry_failure_reason
8353 = exit_reason;
8354 return 0;
8355 }
8356
Avi Kivity29bd8a72007-09-10 17:27:03 +03008357 if (unlikely(vmx->fail)) {
Avi Kivity851ba692009-08-24 11:10:17 +03008358 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
8359 vcpu->run->fail_entry.hardware_entry_failure_reason
Avi Kivity29bd8a72007-09-10 17:27:03 +03008360 = vmcs_read32(VM_INSTRUCTION_ERROR);
8361 return 0;
8362 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08008363
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08008364 /*
8365 * Note:
8366 * Do not try to fix EXIT_REASON_EPT_MISCONFIG if it caused by
8367 * delivery event since it indicates guest is accessing MMIO.
8368 * The vm-exit can be triggered again after return to guest that
8369 * will cause infinite loop.
8370 */
Mike Dayd77c26f2007-10-08 09:02:08 -04008371 if ((vectoring_info & VECTORING_INFO_VALID_MASK) &&
Sheng Yang14394422008-04-28 12:24:45 +08008372 (exit_reason != EXIT_REASON_EXCEPTION_NMI &&
Jan Kiszka60637aa2008-09-26 09:30:47 +02008373 exit_reason != EXIT_REASON_EPT_VIOLATION &&
Cao, Leib244c9f2016-07-15 13:54:04 +00008374 exit_reason != EXIT_REASON_PML_FULL &&
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08008375 exit_reason != EXIT_REASON_TASK_SWITCH)) {
8376 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
8377 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_DELIVERY_EV;
8378 vcpu->run->internal.ndata = 2;
8379 vcpu->run->internal.data[0] = vectoring_info;
8380 vcpu->run->internal.data[1] = exit_reason;
8381 return 0;
8382 }
Jan Kiszka3b86cd92008-09-26 09:30:57 +02008383
Nadav Har'El644d7112011-05-25 23:12:35 +03008384 if (unlikely(!cpu_has_virtual_nmis() && vmx->soft_vnmi_blocked &&
8385 !(is_guest_mode(vcpu) && nested_cpu_has_virtual_nmis(
Nadav Har'Elf5c43682013-08-05 11:07:20 +03008386 get_vmcs12(vcpu))))) {
Gleb Natapovc4282df2009-04-21 17:45:07 +03008387 if (vmx_interrupt_allowed(vcpu)) {
Jan Kiszka3b86cd92008-09-26 09:30:57 +02008388 vmx->soft_vnmi_blocked = 0;
Jan Kiszka3b86cd92008-09-26 09:30:57 +02008389 } else if (vmx->vnmi_blocked_time > 1000000000LL &&
Jan Kiszka45312202008-12-11 16:54:54 +01008390 vcpu->arch.nmi_pending) {
Jan Kiszka3b86cd92008-09-26 09:30:57 +02008391 /*
8392 * This CPU don't support us in finding the end of an
8393 * NMI-blocked window if the guest runs with IRQs
8394 * disabled. So we pull the trigger after 1 s of
8395 * futile waiting, but inform the user about this.
8396 */
8397 printk(KERN_WARNING "%s: Breaking out of NMI-blocked "
8398 "state on VCPU %d after 1 s timeout\n",
8399 __func__, vcpu->vcpu_id);
8400 vmx->soft_vnmi_blocked = 0;
Jan Kiszka3b86cd92008-09-26 09:30:57 +02008401 }
Jan Kiszka3b86cd92008-09-26 09:30:57 +02008402 }
8403
Avi Kivity6aa8b732006-12-10 02:21:36 -08008404 if (exit_reason < kvm_vmx_max_exit_handlers
8405 && kvm_vmx_exit_handlers[exit_reason])
Avi Kivity851ba692009-08-24 11:10:17 +03008406 return kvm_vmx_exit_handlers[exit_reason](vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08008407 else {
Michael S. Tsirkin2bc19dc2014-09-18 16:21:16 +03008408 WARN_ONCE(1, "vmx: unexpected exit reason 0x%x\n", exit_reason);
8409 kvm_queue_exception(vcpu, UD_VECTOR);
8410 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08008411 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08008412}
8413
Gleb Natapov95ba8273132009-04-21 17:45:08 +03008414static void update_cr8_intercept(struct kvm_vcpu *vcpu, int tpr, int irr)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08008415{
Wanpeng Lia7c0b072014-08-21 19:46:50 +08008416 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
8417
8418 if (is_guest_mode(vcpu) &&
8419 nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW))
8420 return;
8421
Gleb Natapov95ba8273132009-04-21 17:45:08 +03008422 if (irr == -1 || tpr < irr) {
Yang, Sheng6e5d8652007-09-12 18:03:11 +08008423 vmcs_write32(TPR_THRESHOLD, 0);
8424 return;
8425 }
8426
Gleb Natapov95ba8273132009-04-21 17:45:08 +03008427 vmcs_write32(TPR_THRESHOLD, irr);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08008428}
8429
Yang Zhang8d146952013-01-25 10:18:50 +08008430static void vmx_set_virtual_x2apic_mode(struct kvm_vcpu *vcpu, bool set)
8431{
8432 u32 sec_exec_control;
8433
Radim Krčmářdccbfcf2016-08-08 20:16:23 +02008434 /* Postpone execution until vmcs01 is the current VMCS. */
8435 if (is_guest_mode(vcpu)) {
8436 to_vmx(vcpu)->nested.change_vmcs01_virtual_x2apic_mode = true;
8437 return;
8438 }
8439
Wanpeng Lif6e90f92016-09-22 07:43:25 +08008440 if (!cpu_has_vmx_virtualize_x2apic_mode())
Yang Zhang8d146952013-01-25 10:18:50 +08008441 return;
8442
Paolo Bonzini35754c92015-07-29 12:05:37 +02008443 if (!cpu_need_tpr_shadow(vcpu))
Yang Zhang8d146952013-01-25 10:18:50 +08008444 return;
8445
8446 sec_exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
8447
8448 if (set) {
8449 sec_exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
8450 sec_exec_control |= SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
8451 } else {
8452 sec_exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
8453 sec_exec_control |= SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
Jim Mattson8386ff52017-03-16 13:53:59 -07008454 vmx_flush_tlb_ept_only(vcpu);
Yang Zhang8d146952013-01-25 10:18:50 +08008455 }
8456 vmcs_write32(SECONDARY_VM_EXEC_CONTROL, sec_exec_control);
8457
8458 vmx_set_msr_bitmap(vcpu);
8459}
8460
Tang Chen38b99172014-09-24 15:57:54 +08008461static void vmx_set_apic_access_page_addr(struct kvm_vcpu *vcpu, hpa_t hpa)
8462{
8463 struct vcpu_vmx *vmx = to_vmx(vcpu);
8464
8465 /*
8466 * Currently we do not handle the nested case where L2 has an
8467 * APIC access page of its own; that page is still pinned.
8468 * Hence, we skip the case where the VCPU is in guest mode _and_
8469 * L1 prepared an APIC access page for L2.
8470 *
8471 * For the case where L1 and L2 share the same APIC access page
8472 * (flexpriority=Y but SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES clear
8473 * in the vmcs12), this function will only update either the vmcs01
8474 * or the vmcs02. If the former, the vmcs02 will be updated by
8475 * prepare_vmcs02. If the latter, the vmcs01 will be updated in
8476 * the next L2->L1 exit.
8477 */
8478 if (!is_guest_mode(vcpu) ||
David Matlack4f2777b2016-07-13 17:16:37 -07008479 !nested_cpu_has2(get_vmcs12(&vmx->vcpu),
Jim Mattson8386ff52017-03-16 13:53:59 -07008480 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES)) {
Tang Chen38b99172014-09-24 15:57:54 +08008481 vmcs_write64(APIC_ACCESS_ADDR, hpa);
Jim Mattson8386ff52017-03-16 13:53:59 -07008482 vmx_flush_tlb_ept_only(vcpu);
8483 }
Tang Chen38b99172014-09-24 15:57:54 +08008484}
8485
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02008486static void vmx_hwapic_isr_update(struct kvm_vcpu *vcpu, int max_isr)
Yang Zhangc7c9c562013-01-25 10:18:51 +08008487{
8488 u16 status;
8489 u8 old;
8490
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02008491 if (max_isr == -1)
8492 max_isr = 0;
Yang Zhangc7c9c562013-01-25 10:18:51 +08008493
8494 status = vmcs_read16(GUEST_INTR_STATUS);
8495 old = status >> 8;
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02008496 if (max_isr != old) {
Yang Zhangc7c9c562013-01-25 10:18:51 +08008497 status &= 0xff;
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02008498 status |= max_isr << 8;
Yang Zhangc7c9c562013-01-25 10:18:51 +08008499 vmcs_write16(GUEST_INTR_STATUS, status);
8500 }
8501}
8502
8503static void vmx_set_rvi(int vector)
8504{
8505 u16 status;
8506 u8 old;
8507
Wei Wang4114c272014-11-05 10:53:43 +08008508 if (vector == -1)
8509 vector = 0;
8510
Yang Zhangc7c9c562013-01-25 10:18:51 +08008511 status = vmcs_read16(GUEST_INTR_STATUS);
8512 old = (u8)status & 0xff;
8513 if ((u8)vector != old) {
8514 status &= ~0xff;
8515 status |= (u8)vector;
8516 vmcs_write16(GUEST_INTR_STATUS, status);
8517 }
8518}
8519
8520static void vmx_hwapic_irr_update(struct kvm_vcpu *vcpu, int max_irr)
8521{
Wanpeng Li963fee12014-07-17 19:03:00 +08008522 if (!is_guest_mode(vcpu)) {
8523 vmx_set_rvi(max_irr);
8524 return;
8525 }
8526
Wei Wang4114c272014-11-05 10:53:43 +08008527 if (max_irr == -1)
8528 return;
8529
Wanpeng Li963fee12014-07-17 19:03:00 +08008530 /*
Wei Wang4114c272014-11-05 10:53:43 +08008531 * In guest mode. If a vmexit is needed, vmx_check_nested_events
8532 * handles it.
8533 */
8534 if (nested_exit_on_intr(vcpu))
8535 return;
8536
8537 /*
8538 * Else, fall back to pre-APICv interrupt injection since L2
Wanpeng Li963fee12014-07-17 19:03:00 +08008539 * is run without virtual interrupt delivery.
8540 */
8541 if (!kvm_event_needs_reinjection(vcpu) &&
8542 vmx_interrupt_allowed(vcpu)) {
8543 kvm_queue_interrupt(vcpu, max_irr, false);
8544 vmx_inject_irq(vcpu);
8545 }
Yang Zhangc7c9c562013-01-25 10:18:51 +08008546}
8547
Andrey Smetanin63086302015-11-10 15:36:32 +03008548static void vmx_load_eoi_exitmap(struct kvm_vcpu *vcpu, u64 *eoi_exit_bitmap)
Yang Zhangc7c9c562013-01-25 10:18:51 +08008549{
Andrey Smetanind62caab2015-11-10 15:36:33 +03008550 if (!kvm_vcpu_apicv_active(vcpu))
Yang Zhang3d81bc72013-04-11 19:25:13 +08008551 return;
8552
Yang Zhangc7c9c562013-01-25 10:18:51 +08008553 vmcs_write64(EOI_EXIT_BITMAP0, eoi_exit_bitmap[0]);
8554 vmcs_write64(EOI_EXIT_BITMAP1, eoi_exit_bitmap[1]);
8555 vmcs_write64(EOI_EXIT_BITMAP2, eoi_exit_bitmap[2]);
8556 vmcs_write64(EOI_EXIT_BITMAP3, eoi_exit_bitmap[3]);
8557}
8558
Avi Kivity51aa01d2010-07-20 14:31:20 +03008559static void vmx_complete_atomic_exit(struct vcpu_vmx *vmx)
Avi Kivitycf393f72008-07-01 16:20:21 +03008560{
Avi Kivity00eba012011-03-07 17:24:54 +02008561 u32 exit_intr_info;
8562
8563 if (!(vmx->exit_reason == EXIT_REASON_MCE_DURING_VMENTRY
8564 || vmx->exit_reason == EXIT_REASON_EXCEPTION_NMI))
8565 return;
8566
Avi Kivityc5ca8e52011-03-07 17:37:37 +02008567 vmx->exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
Avi Kivity00eba012011-03-07 17:24:54 +02008568 exit_intr_info = vmx->exit_intr_info;
Andi Kleena0861c02009-06-08 17:37:09 +08008569
8570 /* Handle machine checks before interrupts are enabled */
Avi Kivity00eba012011-03-07 17:24:54 +02008571 if (is_machine_check(exit_intr_info))
Andi Kleena0861c02009-06-08 17:37:09 +08008572 kvm_machine_check();
8573
Gleb Natapov20f65982009-05-11 13:35:55 +03008574 /* We need to handle NMIs before interrupts are enabled */
Jim Mattson3f618a02016-12-12 11:01:37 -08008575 if (is_nmi(exit_intr_info)) {
Zhang, Yanminff9d07a2010-04-19 13:32:45 +08008576 kvm_before_handle_nmi(&vmx->vcpu);
Gleb Natapov20f65982009-05-11 13:35:55 +03008577 asm("int $2");
Zhang, Yanminff9d07a2010-04-19 13:32:45 +08008578 kvm_after_handle_nmi(&vmx->vcpu);
8579 }
Avi Kivity51aa01d2010-07-20 14:31:20 +03008580}
Gleb Natapov20f65982009-05-11 13:35:55 +03008581
Yang Zhanga547c6d2013-04-11 19:25:10 +08008582static void vmx_handle_external_intr(struct kvm_vcpu *vcpu)
8583{
8584 u32 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
Chris J Arges3f62de52016-01-22 15:44:38 -06008585 register void *__sp asm(_ASM_SP);
Yang Zhanga547c6d2013-04-11 19:25:10 +08008586
8587 /*
8588 * If external interrupt exists, IF bit is set in rflags/eflags on the
8589 * interrupt stack frame, and interrupt will be enabled on a return
8590 * from interrupt handler.
8591 */
8592 if ((exit_intr_info & (INTR_INFO_VALID_MASK | INTR_INFO_INTR_TYPE_MASK))
8593 == (INTR_INFO_VALID_MASK | INTR_TYPE_EXT_INTR)) {
8594 unsigned int vector;
8595 unsigned long entry;
8596 gate_desc *desc;
8597 struct vcpu_vmx *vmx = to_vmx(vcpu);
8598#ifdef CONFIG_X86_64
8599 unsigned long tmp;
8600#endif
8601
8602 vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
8603 desc = (gate_desc *)vmx->host_idt_base + vector;
8604 entry = gate_offset(*desc);
8605 asm volatile(
8606#ifdef CONFIG_X86_64
8607 "mov %%" _ASM_SP ", %[sp]\n\t"
8608 "and $0xfffffffffffffff0, %%" _ASM_SP "\n\t"
8609 "push $%c[ss]\n\t"
8610 "push %[sp]\n\t"
8611#endif
8612 "pushf\n\t"
Yang Zhanga547c6d2013-04-11 19:25:10 +08008613 __ASM_SIZE(push) " $%c[cs]\n\t"
Peter Zijlstraec86a1d2018-01-25 10:58:14 +01008614 CALL_NOSPEC
Yang Zhanga547c6d2013-04-11 19:25:10 +08008615 :
8616#ifdef CONFIG_X86_64
Chris J Arges3f62de52016-01-22 15:44:38 -06008617 [sp]"=&r"(tmp),
Yang Zhanga547c6d2013-04-11 19:25:10 +08008618#endif
Chris J Arges3f62de52016-01-22 15:44:38 -06008619 "+r"(__sp)
Yang Zhanga547c6d2013-04-11 19:25:10 +08008620 :
Peter Zijlstraec86a1d2018-01-25 10:58:14 +01008621 THUNK_TARGET(entry),
Yang Zhanga547c6d2013-04-11 19:25:10 +08008622 [ss]"i"(__KERNEL_DS),
8623 [cs]"i"(__KERNEL_CS)
8624 );
Paolo Bonzinif2485b32016-06-15 15:23:11 +02008625 }
Yang Zhanga547c6d2013-04-11 19:25:10 +08008626}
8627
Paolo Bonzini6d396b52015-04-01 14:25:33 +02008628static bool vmx_has_high_real_mode_segbase(void)
8629{
8630 return enable_unrestricted_guest || emulate_invalid_guest_state;
8631}
8632
Liu, Jinsongda8999d2014-02-24 10:55:46 +00008633static bool vmx_mpx_supported(void)
8634{
8635 return (vmcs_config.vmexit_ctrl & VM_EXIT_CLEAR_BNDCFGS) &&
8636 (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_BNDCFGS);
8637}
8638
Wanpeng Li55412b22014-12-02 19:21:30 +08008639static bool vmx_xsaves_supported(void)
8640{
8641 return vmcs_config.cpu_based_2nd_exec_ctrl &
8642 SECONDARY_EXEC_XSAVES;
8643}
8644
Avi Kivity51aa01d2010-07-20 14:31:20 +03008645static void vmx_recover_nmi_blocking(struct vcpu_vmx *vmx)
8646{
Avi Kivityc5ca8e52011-03-07 17:37:37 +02008647 u32 exit_intr_info;
Avi Kivity51aa01d2010-07-20 14:31:20 +03008648 bool unblock_nmi;
8649 u8 vector;
8650 bool idtv_info_valid;
8651
8652 idtv_info_valid = vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Gleb Natapov20f65982009-05-11 13:35:55 +03008653
Avi Kivitycf393f72008-07-01 16:20:21 +03008654 if (cpu_has_virtual_nmis()) {
Avi Kivity9d58b932011-03-07 16:52:07 +02008655 if (vmx->nmi_known_unmasked)
8656 return;
Avi Kivityc5ca8e52011-03-07 17:37:37 +02008657 /*
8658 * Can't use vmx->exit_intr_info since we're not sure what
8659 * the exit reason is.
8660 */
8661 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
Avi Kivitycf393f72008-07-01 16:20:21 +03008662 unblock_nmi = (exit_intr_info & INTR_INFO_UNBLOCK_NMI) != 0;
8663 vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
8664 /*
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03008665 * SDM 3: 27.7.1.2 (September 2008)
Avi Kivitycf393f72008-07-01 16:20:21 +03008666 * Re-set bit "block by NMI" before VM entry if vmexit caused by
8667 * a guest IRET fault.
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03008668 * SDM 3: 23.2.2 (September 2008)
8669 * Bit 12 is undefined in any of the following cases:
8670 * If the VM exit sets the valid bit in the IDT-vectoring
8671 * information field.
8672 * If the VM exit is due to a double fault.
Avi Kivitycf393f72008-07-01 16:20:21 +03008673 */
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03008674 if ((exit_intr_info & INTR_INFO_VALID_MASK) && unblock_nmi &&
8675 vector != DF_VECTOR && !idtv_info_valid)
Avi Kivitycf393f72008-07-01 16:20:21 +03008676 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
8677 GUEST_INTR_STATE_NMI);
Avi Kivity9d58b932011-03-07 16:52:07 +02008678 else
8679 vmx->nmi_known_unmasked =
8680 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO)
8681 & GUEST_INTR_STATE_NMI);
Jan Kiszka3b86cd92008-09-26 09:30:57 +02008682 } else if (unlikely(vmx->soft_vnmi_blocked))
8683 vmx->vnmi_blocked_time +=
8684 ktime_to_ns(ktime_sub(ktime_get(), vmx->entry_time));
Avi Kivity51aa01d2010-07-20 14:31:20 +03008685}
8686
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008687static void __vmx_complete_interrupts(struct kvm_vcpu *vcpu,
Avi Kivity83422e12010-07-20 14:43:23 +03008688 u32 idt_vectoring_info,
8689 int instr_len_field,
8690 int error_code_field)
Avi Kivity51aa01d2010-07-20 14:31:20 +03008691{
Avi Kivity51aa01d2010-07-20 14:31:20 +03008692 u8 vector;
8693 int type;
8694 bool idtv_info_valid;
8695
8696 idtv_info_valid = idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Avi Kivity668f6122008-07-02 09:28:55 +03008697
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008698 vcpu->arch.nmi_injected = false;
8699 kvm_clear_exception_queue(vcpu);
8700 kvm_clear_interrupt_queue(vcpu);
Gleb Natapov37b96e92009-03-30 16:03:13 +03008701
8702 if (!idtv_info_valid)
8703 return;
8704
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008705 kvm_make_request(KVM_REQ_EVENT, vcpu);
Avi Kivity3842d132010-07-27 12:30:24 +03008706
Avi Kivity668f6122008-07-02 09:28:55 +03008707 vector = idt_vectoring_info & VECTORING_INFO_VECTOR_MASK;
8708 type = idt_vectoring_info & VECTORING_INFO_TYPE_MASK;
Gleb Natapov37b96e92009-03-30 16:03:13 +03008709
Gleb Natapov64a7ec02009-03-30 16:03:29 +03008710 switch (type) {
Gleb Natapov37b96e92009-03-30 16:03:13 +03008711 case INTR_TYPE_NMI_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008712 vcpu->arch.nmi_injected = true;
Avi Kivity668f6122008-07-02 09:28:55 +03008713 /*
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03008714 * SDM 3: 27.7.1.2 (September 2008)
Gleb Natapov37b96e92009-03-30 16:03:13 +03008715 * Clear bit "block by NMI" before VM entry if a NMI
8716 * delivery faulted.
Avi Kivity668f6122008-07-02 09:28:55 +03008717 */
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008718 vmx_set_nmi_mask(vcpu, false);
Gleb Natapov37b96e92009-03-30 16:03:13 +03008719 break;
Gleb Natapov37b96e92009-03-30 16:03:13 +03008720 case INTR_TYPE_SOFT_EXCEPTION:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008721 vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03008722 /* fall through */
8723 case INTR_TYPE_HARD_EXCEPTION:
Avi Kivity35920a32008-07-03 14:50:12 +03008724 if (idt_vectoring_info & VECTORING_INFO_DELIVER_CODE_MASK) {
Avi Kivity83422e12010-07-20 14:43:23 +03008725 u32 err = vmcs_read32(error_code_field);
Gleb Natapov851eb6672013-09-25 12:51:34 +03008726 kvm_requeue_exception_e(vcpu, vector, err);
Avi Kivity35920a32008-07-03 14:50:12 +03008727 } else
Gleb Natapov851eb6672013-09-25 12:51:34 +03008728 kvm_requeue_exception(vcpu, vector);
Gleb Natapov37b96e92009-03-30 16:03:13 +03008729 break;
Gleb Natapov66fd3f72009-05-11 13:35:50 +03008730 case INTR_TYPE_SOFT_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008731 vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03008732 /* fall through */
Gleb Natapov37b96e92009-03-30 16:03:13 +03008733 case INTR_TYPE_EXT_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008734 kvm_queue_interrupt(vcpu, vector, type == INTR_TYPE_SOFT_INTR);
Gleb Natapov37b96e92009-03-30 16:03:13 +03008735 break;
8736 default:
8737 break;
Avi Kivityf7d92382008-07-03 16:14:28 +03008738 }
Avi Kivitycf393f72008-07-01 16:20:21 +03008739}
8740
Avi Kivity83422e12010-07-20 14:43:23 +03008741static void vmx_complete_interrupts(struct vcpu_vmx *vmx)
8742{
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008743 __vmx_complete_interrupts(&vmx->vcpu, vmx->idt_vectoring_info,
Avi Kivity83422e12010-07-20 14:43:23 +03008744 VM_EXIT_INSTRUCTION_LEN,
8745 IDT_VECTORING_ERROR_CODE);
8746}
8747
Avi Kivityb463a6f2010-07-20 15:06:17 +03008748static void vmx_cancel_injection(struct kvm_vcpu *vcpu)
8749{
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008750 __vmx_complete_interrupts(vcpu,
Avi Kivityb463a6f2010-07-20 15:06:17 +03008751 vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
8752 VM_ENTRY_INSTRUCTION_LEN,
8753 VM_ENTRY_EXCEPTION_ERROR_CODE);
8754
8755 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0);
8756}
8757
Gleb Natapovd7cd9792011-10-05 14:01:23 +02008758static void atomic_switch_perf_msrs(struct vcpu_vmx *vmx)
8759{
8760 int i, nr_msrs;
8761 struct perf_guest_switch_msr *msrs;
8762
8763 msrs = perf_guest_get_msrs(&nr_msrs);
8764
8765 if (!msrs)
8766 return;
8767
8768 for (i = 0; i < nr_msrs; i++)
8769 if (msrs[i].host == msrs[i].guest)
8770 clear_atomic_switch_msr(vmx, msrs[i].msr);
8771 else
8772 add_atomic_switch_msr(vmx, msrs[i].msr, msrs[i].guest,
8773 msrs[i].host);
8774}
8775
Yunhong Jiang64672c92016-06-13 14:19:59 -07008776void vmx_arm_hv_timer(struct kvm_vcpu *vcpu)
8777{
8778 struct vcpu_vmx *vmx = to_vmx(vcpu);
8779 u64 tscl;
8780 u32 delta_tsc;
8781
8782 if (vmx->hv_deadline_tsc == -1)
8783 return;
8784
8785 tscl = rdtsc();
8786 if (vmx->hv_deadline_tsc > tscl)
8787 /* sure to be 32 bit only because checked on set_hv_timer */
8788 delta_tsc = (u32)((vmx->hv_deadline_tsc - tscl) >>
8789 cpu_preemption_timer_multi);
8790 else
8791 delta_tsc = 0;
8792
8793 vmcs_write32(VMX_PREEMPTION_TIMER_VALUE, delta_tsc);
8794}
8795
Lai Jiangshana3b5ba42011-02-11 14:29:40 +08008796static void __noclone vmx_vcpu_run(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08008797{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04008798 struct vcpu_vmx *vmx = to_vmx(vcpu);
Andy Lutomirskid974baa2014-10-08 09:02:13 -07008799 unsigned long debugctlmsr, cr4;
Avi Kivity104f2262010-11-18 13:12:52 +02008800
8801 /* Record the guest's net vcpu time for enforced NMI injections. */
8802 if (unlikely(!cpu_has_virtual_nmis() && vmx->soft_vnmi_blocked))
8803 vmx->entry_time = ktime_get();
8804
8805 /* Don't enter VMX if guest state is invalid, let the exit handler
8806 start emulation until we arrive back to a valid state */
Gleb Natapov14168782013-01-21 15:36:49 +02008807 if (vmx->emulation_required)
Avi Kivity104f2262010-11-18 13:12:52 +02008808 return;
8809
Radim Krčmářa7653ec2014-08-21 18:08:07 +02008810 if (vmx->ple_window_dirty) {
8811 vmx->ple_window_dirty = false;
8812 vmcs_write32(PLE_WINDOW, vmx->ple_window);
8813 }
8814
Abel Gordon012f83c2013-04-18 14:39:25 +03008815 if (vmx->nested.sync_shadow_vmcs) {
8816 copy_vmcs12_to_shadow(vmx);
8817 vmx->nested.sync_shadow_vmcs = false;
8818 }
8819
Avi Kivity104f2262010-11-18 13:12:52 +02008820 if (test_bit(VCPU_REGS_RSP, (unsigned long *)&vcpu->arch.regs_dirty))
8821 vmcs_writel(GUEST_RSP, vcpu->arch.regs[VCPU_REGS_RSP]);
8822 if (test_bit(VCPU_REGS_RIP, (unsigned long *)&vcpu->arch.regs_dirty))
8823 vmcs_writel(GUEST_RIP, vcpu->arch.regs[VCPU_REGS_RIP]);
8824
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07008825 cr4 = cr4_read_shadow();
Andy Lutomirskid974baa2014-10-08 09:02:13 -07008826 if (unlikely(cr4 != vmx->host_state.vmcs_host_cr4)) {
8827 vmcs_writel(HOST_CR4, cr4);
8828 vmx->host_state.vmcs_host_cr4 = cr4;
8829 }
8830
Avi Kivity104f2262010-11-18 13:12:52 +02008831 /* When single-stepping over STI and MOV SS, we must clear the
8832 * corresponding interruptibility bits in the guest state. Otherwise
8833 * vmentry fails as it then expects bit 14 (BS) in pending debug
8834 * exceptions being set, but that's not correct for the guest debugging
8835 * case. */
8836 if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
8837 vmx_set_interrupt_shadow(vcpu, 0);
8838
Xiao Guangrong1be0e612016-03-22 16:51:18 +08008839 if (vmx->guest_pkru_valid)
8840 __write_pkru(vmx->guest_pkru);
8841
Gleb Natapovd7cd9792011-10-05 14:01:23 +02008842 atomic_switch_perf_msrs(vmx);
Gleb Natapov2a7921b2012-08-12 16:12:29 +03008843 debugctlmsr = get_debugctlmsr();
Gleb Natapovd7cd9792011-10-05 14:01:23 +02008844
Yunhong Jiang64672c92016-06-13 14:19:59 -07008845 vmx_arm_hv_timer(vcpu);
8846
Nadav Har'Eld462b812011-05-24 15:26:10 +03008847 vmx->__launched = vmx->loaded_vmcs->launched;
Avi Kivity104f2262010-11-18 13:12:52 +02008848 asm(
Avi Kivity6aa8b732006-12-10 02:21:36 -08008849 /* Store host registers */
Avi Kivityb188c81f2012-09-16 15:10:58 +03008850 "push %%" _ASM_DX "; push %%" _ASM_BP ";"
8851 "push %%" _ASM_CX " \n\t" /* placeholder for guest rcx */
8852 "push %%" _ASM_CX " \n\t"
8853 "cmp %%" _ASM_SP ", %c[host_rsp](%0) \n\t"
Avi Kivity313dbd42008-07-17 18:04:30 +03008854 "je 1f \n\t"
Avi Kivityb188c81f2012-09-16 15:10:58 +03008855 "mov %%" _ASM_SP ", %c[host_rsp](%0) \n\t"
Avi Kivity4ecac3f2008-05-13 13:23:38 +03008856 __ex(ASM_VMX_VMWRITE_RSP_RDX) "\n\t"
Avi Kivity313dbd42008-07-17 18:04:30 +03008857 "1: \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +03008858 /* Reload cr2 if changed */
Avi Kivityb188c81f2012-09-16 15:10:58 +03008859 "mov %c[cr2](%0), %%" _ASM_AX " \n\t"
8860 "mov %%cr2, %%" _ASM_DX " \n\t"
8861 "cmp %%" _ASM_AX ", %%" _ASM_DX " \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +03008862 "je 2f \n\t"
Avi Kivityb188c81f2012-09-16 15:10:58 +03008863 "mov %%" _ASM_AX", %%cr2 \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +03008864 "2: \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08008865 /* Check if vmlaunch of vmresume is needed */
Avi Kivitye08aa782007-11-15 18:06:18 +02008866 "cmpl $0, %c[launched](%0) \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08008867 /* Load guest registers. Don't clobber flags. */
Avi Kivityb188c81f2012-09-16 15:10:58 +03008868 "mov %c[rax](%0), %%" _ASM_AX " \n\t"
8869 "mov %c[rbx](%0), %%" _ASM_BX " \n\t"
8870 "mov %c[rdx](%0), %%" _ASM_DX " \n\t"
8871 "mov %c[rsi](%0), %%" _ASM_SI " \n\t"
8872 "mov %c[rdi](%0), %%" _ASM_DI " \n\t"
8873 "mov %c[rbp](%0), %%" _ASM_BP " \n\t"
Avi Kivity05b3e0c2006-12-13 00:33:45 -08008874#ifdef CONFIG_X86_64
Avi Kivitye08aa782007-11-15 18:06:18 +02008875 "mov %c[r8](%0), %%r8 \n\t"
8876 "mov %c[r9](%0), %%r9 \n\t"
8877 "mov %c[r10](%0), %%r10 \n\t"
8878 "mov %c[r11](%0), %%r11 \n\t"
8879 "mov %c[r12](%0), %%r12 \n\t"
8880 "mov %c[r13](%0), %%r13 \n\t"
8881 "mov %c[r14](%0), %%r14 \n\t"
8882 "mov %c[r15](%0), %%r15 \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08008883#endif
Avi Kivityb188c81f2012-09-16 15:10:58 +03008884 "mov %c[rcx](%0), %%" _ASM_CX " \n\t" /* kills %0 (ecx) */
Avi Kivityc8019492008-07-14 14:44:59 +03008885
Avi Kivity6aa8b732006-12-10 02:21:36 -08008886 /* Enter guest mode */
Avi Kivity83287ea422012-09-16 15:10:57 +03008887 "jne 1f \n\t"
Avi Kivity4ecac3f2008-05-13 13:23:38 +03008888 __ex(ASM_VMX_VMLAUNCH) "\n\t"
Avi Kivity83287ea422012-09-16 15:10:57 +03008889 "jmp 2f \n\t"
8890 "1: " __ex(ASM_VMX_VMRESUME) "\n\t"
8891 "2: "
Avi Kivity6aa8b732006-12-10 02:21:36 -08008892 /* Save guest registers, load host registers, keep flags */
Avi Kivityb188c81f2012-09-16 15:10:58 +03008893 "mov %0, %c[wordsize](%%" _ASM_SP ") \n\t"
Avi Kivity40712fa2011-01-06 18:09:12 +02008894 "pop %0 \n\t"
Jim Mattson491c0ca2018-01-03 14:31:38 -08008895 "setbe %c[fail](%0)\n\t"
Avi Kivityb188c81f2012-09-16 15:10:58 +03008896 "mov %%" _ASM_AX ", %c[rax](%0) \n\t"
8897 "mov %%" _ASM_BX ", %c[rbx](%0) \n\t"
8898 __ASM_SIZE(pop) " %c[rcx](%0) \n\t"
8899 "mov %%" _ASM_DX ", %c[rdx](%0) \n\t"
8900 "mov %%" _ASM_SI ", %c[rsi](%0) \n\t"
8901 "mov %%" _ASM_DI ", %c[rdi](%0) \n\t"
8902 "mov %%" _ASM_BP ", %c[rbp](%0) \n\t"
Avi Kivity05b3e0c2006-12-13 00:33:45 -08008903#ifdef CONFIG_X86_64
Avi Kivitye08aa782007-11-15 18:06:18 +02008904 "mov %%r8, %c[r8](%0) \n\t"
8905 "mov %%r9, %c[r9](%0) \n\t"
8906 "mov %%r10, %c[r10](%0) \n\t"
8907 "mov %%r11, %c[r11](%0) \n\t"
8908 "mov %%r12, %c[r12](%0) \n\t"
8909 "mov %%r13, %c[r13](%0) \n\t"
8910 "mov %%r14, %c[r14](%0) \n\t"
8911 "mov %%r15, %c[r15](%0) \n\t"
Jim Mattson491c0ca2018-01-03 14:31:38 -08008912 "xor %%r8d, %%r8d \n\t"
8913 "xor %%r9d, %%r9d \n\t"
8914 "xor %%r10d, %%r10d \n\t"
8915 "xor %%r11d, %%r11d \n\t"
8916 "xor %%r12d, %%r12d \n\t"
8917 "xor %%r13d, %%r13d \n\t"
8918 "xor %%r14d, %%r14d \n\t"
8919 "xor %%r15d, %%r15d \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08008920#endif
Avi Kivityb188c81f2012-09-16 15:10:58 +03008921 "mov %%cr2, %%" _ASM_AX " \n\t"
8922 "mov %%" _ASM_AX ", %c[cr2](%0) \n\t"
Avi Kivityc8019492008-07-14 14:44:59 +03008923
Jim Mattson491c0ca2018-01-03 14:31:38 -08008924 "xor %%eax, %%eax \n\t"
8925 "xor %%ebx, %%ebx \n\t"
8926 "xor %%esi, %%esi \n\t"
8927 "xor %%edi, %%edi \n\t"
Avi Kivityb188c81f2012-09-16 15:10:58 +03008928 "pop %%" _ASM_BP "; pop %%" _ASM_DX " \n\t"
Avi Kivity83287ea422012-09-16 15:10:57 +03008929 ".pushsection .rodata \n\t"
8930 ".global vmx_return \n\t"
8931 "vmx_return: " _ASM_PTR " 2b \n\t"
8932 ".popsection"
Avi Kivitye08aa782007-11-15 18:06:18 +02008933 : : "c"(vmx), "d"((unsigned long)HOST_RSP),
Nadav Har'Eld462b812011-05-24 15:26:10 +03008934 [launched]"i"(offsetof(struct vcpu_vmx, __launched)),
Avi Kivitye08aa782007-11-15 18:06:18 +02008935 [fail]"i"(offsetof(struct vcpu_vmx, fail)),
Avi Kivity313dbd42008-07-17 18:04:30 +03008936 [host_rsp]"i"(offsetof(struct vcpu_vmx, host_rsp)),
Zhang Xiantaoad312c72007-12-13 23:50:52 +08008937 [rax]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RAX])),
8938 [rbx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBX])),
8939 [rcx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RCX])),
8940 [rdx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDX])),
8941 [rsi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RSI])),
8942 [rdi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDI])),
8943 [rbp]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBP])),
Avi Kivity05b3e0c2006-12-13 00:33:45 -08008944#ifdef CONFIG_X86_64
Zhang Xiantaoad312c72007-12-13 23:50:52 +08008945 [r8]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R8])),
8946 [r9]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R9])),
8947 [r10]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R10])),
8948 [r11]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R11])),
8949 [r12]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R12])),
8950 [r13]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R13])),
8951 [r14]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R14])),
8952 [r15]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R15])),
Avi Kivity6aa8b732006-12-10 02:21:36 -08008953#endif
Avi Kivity40712fa2011-01-06 18:09:12 +02008954 [cr2]"i"(offsetof(struct vcpu_vmx, vcpu.arch.cr2)),
8955 [wordsize]"i"(sizeof(ulong))
Laurent Vivierc2036302007-10-25 14:18:52 +02008956 : "cc", "memory"
8957#ifdef CONFIG_X86_64
Avi Kivityb188c81f2012-09-16 15:10:58 +03008958 , "rax", "rbx", "rdi", "rsi"
Laurent Vivierc2036302007-10-25 14:18:52 +02008959 , "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15"
Avi Kivityb188c81f2012-09-16 15:10:58 +03008960#else
8961 , "eax", "ebx", "edi", "esi"
Laurent Vivierc2036302007-10-25 14:18:52 +02008962#endif
8963 );
Avi Kivity6aa8b732006-12-10 02:21:36 -08008964
David Woodhousec1ddd992018-01-12 11:11:27 +00008965 /* Eliminate branch target predictions from guest mode */
8966 vmexit_fill_RSB();
8967
Gleb Natapov2a7921b2012-08-12 16:12:29 +03008968 /* MSR_IA32_DEBUGCTLMSR is zeroed on vmexit. Restore it if needed */
8969 if (debugctlmsr)
8970 update_debugctlmsr(debugctlmsr);
8971
Avi Kivityaa67f602012-08-01 16:48:03 +03008972#ifndef CONFIG_X86_64
8973 /*
8974 * The sysexit path does not restore ds/es, so we must set them to
8975 * a reasonable value ourselves.
8976 *
8977 * We can't defer this to vmx_load_host_state() since that function
8978 * may be executed in interrupt context, which saves and restore segments
8979 * around it, nullifying its effect.
8980 */
8981 loadsegment(ds, __USER_DS);
8982 loadsegment(es, __USER_DS);
8983#endif
8984
Avi Kivity6de4f3a2009-05-31 22:58:47 +03008985 vcpu->arch.regs_avail = ~((1 << VCPU_REGS_RIP) | (1 << VCPU_REGS_RSP)
Avi Kivity6de12732011-03-07 12:51:22 +02008986 | (1 << VCPU_EXREG_RFLAGS)
Avi Kivityaff48ba2010-12-05 18:56:11 +02008987 | (1 << VCPU_EXREG_PDPTR)
Avi Kivity2fb92db2011-04-27 19:42:18 +03008988 | (1 << VCPU_EXREG_SEGMENTS)
Avi Kivityaff48ba2010-12-05 18:56:11 +02008989 | (1 << VCPU_EXREG_CR3));
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03008990 vcpu->arch.regs_dirty = 0;
8991
Avi Kivity1155f762007-11-22 11:30:47 +02008992 vmx->idt_vectoring_info = vmcs_read32(IDT_VECTORING_INFO_FIELD);
8993
Nadav Har'Eld462b812011-05-24 15:26:10 +03008994 vmx->loaded_vmcs->launched = 1;
Avi Kivity1b6269d2007-10-09 12:12:19 +02008995
Avi Kivity51aa01d2010-07-20 14:31:20 +03008996 vmx->exit_reason = vmcs_read32(VM_EXIT_REASON);
Avi Kivity51aa01d2010-07-20 14:31:20 +03008997
Gleb Natapove0b890d2013-09-25 12:51:33 +03008998 /*
Xiao Guangrong1be0e612016-03-22 16:51:18 +08008999 * eager fpu is enabled if PKEY is supported and CR4 is switched
9000 * back on host, so it is safe to read guest PKRU from current
9001 * XSAVE.
9002 */
9003 if (boot_cpu_has(X86_FEATURE_OSPKE)) {
9004 vmx->guest_pkru = __read_pkru();
9005 if (vmx->guest_pkru != vmx->host_pkru) {
9006 vmx->guest_pkru_valid = true;
9007 __write_pkru(vmx->host_pkru);
9008 } else
9009 vmx->guest_pkru_valid = false;
9010 }
9011
9012 /*
Gleb Natapove0b890d2013-09-25 12:51:33 +03009013 * the KVM_REQ_EVENT optimization bit is only on for one entry, and if
9014 * we did not inject a still-pending event to L1 now because of
9015 * nested_run_pending, we need to re-enable this bit.
9016 */
9017 if (vmx->nested.nested_run_pending)
9018 kvm_make_request(KVM_REQ_EVENT, vcpu);
9019
9020 vmx->nested.nested_run_pending = 0;
9021
Avi Kivity51aa01d2010-07-20 14:31:20 +03009022 vmx_complete_atomic_exit(vmx);
9023 vmx_recover_nmi_blocking(vmx);
Avi Kivitycf393f72008-07-01 16:20:21 +03009024 vmx_complete_interrupts(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08009025}
9026
Paolo Bonzini4fa77342014-07-17 12:25:16 +02009027static void vmx_load_vmcs01(struct kvm_vcpu *vcpu)
9028{
9029 struct vcpu_vmx *vmx = to_vmx(vcpu);
9030 int cpu;
9031
9032 if (vmx->loaded_vmcs == &vmx->vmcs01)
9033 return;
9034
9035 cpu = get_cpu();
9036 vmx->loaded_vmcs = &vmx->vmcs01;
9037 vmx_vcpu_put(vcpu);
9038 vmx_vcpu_load(vcpu, cpu);
9039 vcpu->cpu = cpu;
9040 put_cpu();
9041}
9042
Jim Mattson2f1fe812016-07-08 15:36:06 -07009043/*
9044 * Ensure that the current vmcs of the logical processor is the
9045 * vmcs01 of the vcpu before calling free_nested().
9046 */
9047static void vmx_free_vcpu_nested(struct kvm_vcpu *vcpu)
9048{
9049 struct vcpu_vmx *vmx = to_vmx(vcpu);
9050 int r;
9051
9052 r = vcpu_load(vcpu);
9053 BUG_ON(r);
9054 vmx_load_vmcs01(vcpu);
9055 free_nested(vmx);
9056 vcpu_put(vcpu);
9057}
9058
Avi Kivity6aa8b732006-12-10 02:21:36 -08009059static void vmx_free_vcpu(struct kvm_vcpu *vcpu)
9060{
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009061 struct vcpu_vmx *vmx = to_vmx(vcpu);
9062
Kai Huang843e4332015-01-28 10:54:28 +08009063 if (enable_pml)
Kai Huanga3eaa862015-11-04 13:46:05 +08009064 vmx_destroy_pml_buffer(vmx);
Wanpeng Li991e7a02015-09-16 17:30:05 +08009065 free_vpid(vmx->vpid);
Paolo Bonzini4fa77342014-07-17 12:25:16 +02009066 leave_guest_mode(vcpu);
Jim Mattson2f1fe812016-07-08 15:36:06 -07009067 vmx_free_vcpu_nested(vcpu);
Paolo Bonzini4fa77342014-07-17 12:25:16 +02009068 free_loaded_vmcs(vmx->loaded_vmcs);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009069 kfree(vmx->guest_msrs);
9070 kvm_vcpu_uninit(vcpu);
Rusty Russella4770342007-08-01 14:46:11 +10009071 kmem_cache_free(kvm_vcpu_cache, vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08009072}
9073
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009074static struct kvm_vcpu *vmx_create_vcpu(struct kvm *kvm, unsigned int id)
Avi Kivity6aa8b732006-12-10 02:21:36 -08009075{
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009076 int err;
Rusty Russellc16f8622007-07-30 21:12:19 +10009077 struct vcpu_vmx *vmx = kmem_cache_zalloc(kvm_vcpu_cache, GFP_KERNEL);
Avi Kivity15ad7142007-07-11 18:17:21 +03009078 int cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08009079
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04009080 if (!vmx)
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009081 return ERR_PTR(-ENOMEM);
9082
Wanpeng Li991e7a02015-09-16 17:30:05 +08009083 vmx->vpid = allocate_vpid();
Sheng Yang2384d2b2008-01-17 15:14:33 +08009084
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009085 err = kvm_vcpu_init(&vmx->vcpu, kvm, id);
9086 if (err)
9087 goto free_vcpu;
Ingo Molnar965b58a2007-01-05 16:36:23 -08009088
Peter Feiner4e595162016-07-07 14:49:58 -07009089 err = -ENOMEM;
9090
9091 /*
9092 * If PML is turned on, failure on enabling PML just results in failure
9093 * of creating the vcpu, therefore we can simplify PML logic (by
9094 * avoiding dealing with cases, such as enabling PML partially on vcpus
9095 * for the guest, etc.
9096 */
9097 if (enable_pml) {
9098 vmx->pml_pg = alloc_page(GFP_KERNEL | __GFP_ZERO);
9099 if (!vmx->pml_pg)
9100 goto uninit_vcpu;
9101 }
9102
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04009103 vmx->guest_msrs = kmalloc(PAGE_SIZE, GFP_KERNEL);
Paolo Bonzini03916db2014-07-24 14:21:57 +02009104 BUILD_BUG_ON(ARRAY_SIZE(vmx_msr_index) * sizeof(vmx->guest_msrs[0])
9105 > PAGE_SIZE);
Nadav Amit0123be42014-07-24 15:06:56 +03009106
Peter Feiner4e595162016-07-07 14:49:58 -07009107 if (!vmx->guest_msrs)
9108 goto free_pml;
Ingo Molnar965b58a2007-01-05 16:36:23 -08009109
Nadav Har'Eld462b812011-05-24 15:26:10 +03009110 vmx->loaded_vmcs = &vmx->vmcs01;
9111 vmx->loaded_vmcs->vmcs = alloc_vmcs();
Jim Mattson355f4fb2016-10-28 08:29:39 -07009112 vmx->loaded_vmcs->shadow_vmcs = NULL;
Nadav Har'Eld462b812011-05-24 15:26:10 +03009113 if (!vmx->loaded_vmcs->vmcs)
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009114 goto free_msrs;
Nadav Har'Eld462b812011-05-24 15:26:10 +03009115 if (!vmm_exclusive)
9116 kvm_cpu_vmxon(__pa(per_cpu(vmxarea, raw_smp_processor_id())));
9117 loaded_vmcs_init(vmx->loaded_vmcs);
9118 if (!vmm_exclusive)
9119 kvm_cpu_vmxoff();
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04009120
Avi Kivity15ad7142007-07-11 18:17:21 +03009121 cpu = get_cpu();
9122 vmx_vcpu_load(&vmx->vcpu, cpu);
Zachary Amsdene48672f2010-08-19 22:07:23 -10009123 vmx->vcpu.cpu = cpu;
Rusty Russell8b9cf982007-07-30 16:31:43 +10009124 err = vmx_vcpu_setup(vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009125 vmx_vcpu_put(&vmx->vcpu);
Avi Kivity15ad7142007-07-11 18:17:21 +03009126 put_cpu();
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009127 if (err)
9128 goto free_vmcs;
Paolo Bonzini35754c92015-07-29 12:05:37 +02009129 if (cpu_need_virtualize_apic_accesses(&vmx->vcpu)) {
Jan Kiszkabe6d05c2011-04-13 01:27:55 +02009130 err = alloc_apic_access_page(kvm);
9131 if (err)
Marcelo Tosatti5e4a0b32008-02-14 21:21:43 -02009132 goto free_vmcs;
Jan Kiszkaa63cb562013-04-08 11:07:46 +02009133 }
Ingo Molnar965b58a2007-01-05 16:36:23 -08009134
Sheng Yangb927a3c2009-07-21 10:42:48 +08009135 if (enable_ept) {
9136 if (!kvm->arch.ept_identity_map_addr)
9137 kvm->arch.ept_identity_map_addr =
9138 VMX_EPT_IDENTITY_PAGETABLE_ADDR;
Tang Chenf51770e2014-09-16 18:41:59 +08009139 err = init_rmode_identity_map(kvm);
9140 if (err)
Gleb Natapov93ea5382011-02-21 12:07:59 +02009141 goto free_vmcs;
Sheng Yangb927a3c2009-07-21 10:42:48 +08009142 }
Sheng Yangb7ebfb02008-04-25 21:44:52 +08009143
Wanpeng Li5c614b32015-10-13 09:18:36 -07009144 if (nested) {
Wincy Vanb9c237b2015-02-03 23:56:30 +08009145 nested_vmx_setup_ctls_msrs(vmx);
Wanpeng Li5c614b32015-10-13 09:18:36 -07009146 vmx->nested.vpid02 = allocate_vpid();
9147 }
Wincy Vanb9c237b2015-02-03 23:56:30 +08009148
Wincy Van705699a2015-02-03 23:58:17 +08009149 vmx->nested.posted_intr_nv = -1;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +03009150 vmx->nested.current_vmptr = -1ull;
9151 vmx->nested.current_vmcs12 = NULL;
9152
Haozhong Zhang37e4c992016-06-22 14:59:55 +08009153 vmx->msr_ia32_feature_control_valid_bits = FEATURE_CONTROL_LOCKED;
9154
Paolo Bonzini58d2fb12017-06-06 12:57:06 +02009155 /*
9156 * Enforce invariant: pi_desc.nv is always either POSTED_INTR_VECTOR
9157 * or POSTED_INTR_WAKEUP_VECTOR.
9158 */
9159 vmx->pi_desc.nv = POSTED_INTR_VECTOR;
9160 vmx->pi_desc.sn = 1;
9161
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009162 return &vmx->vcpu;
Ingo Molnar965b58a2007-01-05 16:36:23 -08009163
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009164free_vmcs:
Wanpeng Li5c614b32015-10-13 09:18:36 -07009165 free_vpid(vmx->nested.vpid02);
Xiao Guangrong5f3fbc32012-05-14 14:58:58 +08009166 free_loaded_vmcs(vmx->loaded_vmcs);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009167free_msrs:
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009168 kfree(vmx->guest_msrs);
Peter Feiner4e595162016-07-07 14:49:58 -07009169free_pml:
9170 vmx_destroy_pml_buffer(vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009171uninit_vcpu:
9172 kvm_vcpu_uninit(&vmx->vcpu);
9173free_vcpu:
Wanpeng Li991e7a02015-09-16 17:30:05 +08009174 free_vpid(vmx->vpid);
Rusty Russella4770342007-08-01 14:46:11 +10009175 kmem_cache_free(kvm_vcpu_cache, vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009176 return ERR_PTR(err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08009177}
9178
Yang, Sheng002c7f72007-07-31 14:23:01 +03009179static void __init vmx_check_processor_compat(void *rtn)
9180{
9181 struct vmcs_config vmcs_conf;
9182
9183 *(int *)rtn = 0;
9184 if (setup_vmcs_config(&vmcs_conf) < 0)
9185 *(int *)rtn = -EIO;
9186 if (memcmp(&vmcs_config, &vmcs_conf, sizeof(struct vmcs_config)) != 0) {
9187 printk(KERN_ERR "kvm: CPU %d feature inconsistency!\n",
9188 smp_processor_id());
9189 *(int *)rtn = -EIO;
9190 }
9191}
9192
Sheng Yang67253af2008-04-25 10:20:22 +08009193static int get_ept_level(void)
9194{
9195 return VMX_EPT_DEFAULT_GAW + 1;
9196}
9197
Sheng Yang4b12f0d2009-04-27 20:35:42 +08009198static u64 vmx_get_mt_mask(struct kvm_vcpu *vcpu, gfn_t gfn, bool is_mmio)
Sheng Yang64d4d522008-10-09 16:01:57 +08009199{
Xiao Guangrongb18d5432015-06-15 16:55:21 +08009200 u8 cache;
9201 u64 ipat = 0;
Sheng Yang4b12f0d2009-04-27 20:35:42 +08009202
Sheng Yang522c68c2009-04-27 20:35:43 +08009203 /* For VT-d and EPT combination
Paolo Bonzini606decd2015-10-01 13:12:47 +02009204 * 1. MMIO: always map as UC
Sheng Yang522c68c2009-04-27 20:35:43 +08009205 * 2. EPT with VT-d:
9206 * a. VT-d without snooping control feature: can't guarantee the
Paolo Bonzini606decd2015-10-01 13:12:47 +02009207 * result, try to trust guest.
Sheng Yang522c68c2009-04-27 20:35:43 +08009208 * b. VT-d with snooping control feature: snooping control feature of
9209 * VT-d engine can guarantee the cache correctness. Just set it
9210 * to WB to keep consistent with host. So the same as item 3.
Sheng Yanga19a6d12010-02-09 16:41:53 +08009211 * 3. EPT without VT-d: always map as WB and set IPAT=1 to keep
Sheng Yang522c68c2009-04-27 20:35:43 +08009212 * consistent with host MTRR
9213 */
Paolo Bonzini606decd2015-10-01 13:12:47 +02009214 if (is_mmio) {
9215 cache = MTRR_TYPE_UNCACHABLE;
9216 goto exit;
9217 }
9218
9219 if (!kvm_arch_has_noncoherent_dma(vcpu->kvm)) {
Xiao Guangrongb18d5432015-06-15 16:55:21 +08009220 ipat = VMX_EPT_IPAT_BIT;
9221 cache = MTRR_TYPE_WRBACK;
9222 goto exit;
9223 }
9224
9225 if (kvm_read_cr0(vcpu) & X86_CR0_CD) {
9226 ipat = VMX_EPT_IPAT_BIT;
Paolo Bonzini0da029e2015-07-23 08:24:42 +02009227 if (kvm_check_has_quirk(vcpu->kvm, KVM_X86_QUIRK_CD_NW_CLEARED))
Xiao Guangrongfb2799502015-07-16 03:25:56 +08009228 cache = MTRR_TYPE_WRBACK;
9229 else
9230 cache = MTRR_TYPE_UNCACHABLE;
Xiao Guangrongb18d5432015-06-15 16:55:21 +08009231 goto exit;
9232 }
9233
Xiao Guangrongff536042015-06-15 16:55:22 +08009234 cache = kvm_mtrr_get_guest_memory_type(vcpu, gfn);
Xiao Guangrongb18d5432015-06-15 16:55:21 +08009235
9236exit:
9237 return (cache << VMX_EPT_MT_EPTE_SHIFT) | ipat;
Sheng Yang64d4d522008-10-09 16:01:57 +08009238}
9239
Sheng Yang17cc3932010-01-05 19:02:27 +08009240static int vmx_get_lpage_level(void)
Joerg Roedel344f4142009-07-27 16:30:48 +02009241{
Sheng Yang878403b2010-01-05 19:02:29 +08009242 if (enable_ept && !cpu_has_vmx_ept_1g_page())
9243 return PT_DIRECTORY_LEVEL;
9244 else
9245 /* For shadow and EPT supported 1GB page */
9246 return PT_PDPE_LEVEL;
Joerg Roedel344f4142009-07-27 16:30:48 +02009247}
9248
Xiao Guangrongfeda8052015-09-09 14:05:55 +08009249static void vmcs_set_secondary_exec_control(u32 new_ctl)
9250{
9251 /*
9252 * These bits in the secondary execution controls field
9253 * are dynamic, the others are mostly based on the hypervisor
9254 * architecture and the guest's CPUID. Do not touch the
9255 * dynamic bits.
9256 */
9257 u32 mask =
9258 SECONDARY_EXEC_SHADOW_VMCS |
9259 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
9260 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
9261
9262 u32 cur_ctl = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
9263
9264 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
9265 (new_ctl & ~mask) | (cur_ctl & mask));
9266}
9267
Sheng Yang0e851882009-12-18 16:48:46 +08009268static void vmx_cpuid_update(struct kvm_vcpu *vcpu)
9269{
Sheng Yang4e47c7a2009-12-18 16:48:47 +08009270 struct kvm_cpuid_entry2 *best;
9271 struct vcpu_vmx *vmx = to_vmx(vcpu);
Xiao Guangrongfeda8052015-09-09 14:05:55 +08009272 u32 secondary_exec_ctl = vmx_secondary_exec_control(vmx);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08009273
Sheng Yang4e47c7a2009-12-18 16:48:47 +08009274 if (vmx_rdtscp_supported()) {
Xiao Guangrong1cea0ce2015-09-09 14:05:57 +08009275 bool rdtscp_enabled = guest_cpuid_has_rdtscp(vcpu);
9276 if (!rdtscp_enabled)
Xiao Guangrongfeda8052015-09-09 14:05:55 +08009277 secondary_exec_ctl &= ~SECONDARY_EXEC_RDTSCP;
Xiao Guangrongf36201e2015-09-09 14:05:53 +08009278
Paolo Bonzini8b972652015-09-15 17:34:42 +02009279 if (nested) {
Xiao Guangrong1cea0ce2015-09-09 14:05:57 +08009280 if (rdtscp_enabled)
Paolo Bonzini8b972652015-09-15 17:34:42 +02009281 vmx->nested.nested_vmx_secondary_ctls_high |=
9282 SECONDARY_EXEC_RDTSCP;
9283 else
9284 vmx->nested.nested_vmx_secondary_ctls_high &=
9285 ~SECONDARY_EXEC_RDTSCP;
9286 }
Sheng Yang4e47c7a2009-12-18 16:48:47 +08009287 }
Mao, Junjiead756a12012-07-02 01:18:48 +00009288
Mao, Junjiead756a12012-07-02 01:18:48 +00009289 /* Exposing INVPCID only when PCID is exposed */
9290 best = kvm_find_cpuid_entry(vcpu, 0x7, 0);
9291 if (vmx_invpcid_supported() &&
Xiao Guangrong29541bb2015-09-09 14:05:54 +08009292 (!best || !(best->ebx & bit(X86_FEATURE_INVPCID)) ||
9293 !guest_cpuid_has_pcid(vcpu))) {
Xiao Guangrongfeda8052015-09-09 14:05:55 +08009294 secondary_exec_ctl &= ~SECONDARY_EXEC_ENABLE_INVPCID;
Xiao Guangrong29541bb2015-09-09 14:05:54 +08009295
Mao, Junjiead756a12012-07-02 01:18:48 +00009296 if (best)
Ren, Yongjie4f977042012-09-07 07:36:59 +00009297 best->ebx &= ~bit(X86_FEATURE_INVPCID);
Mao, Junjiead756a12012-07-02 01:18:48 +00009298 }
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08009299
Huaitong Han45bdbcf2016-01-12 16:04:20 +08009300 if (cpu_has_secondary_exec_ctrls())
9301 vmcs_set_secondary_exec_control(secondary_exec_ctl);
Xiao Guangrongfeda8052015-09-09 14:05:55 +08009302
Haozhong Zhang37e4c992016-06-22 14:59:55 +08009303 if (nested_vmx_allowed(vcpu))
9304 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits |=
9305 FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
9306 else
9307 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits &=
9308 ~FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
Sheng Yang0e851882009-12-18 16:48:46 +08009309}
9310
Joerg Roedeld4330ef2010-04-22 12:33:11 +02009311static void vmx_set_supported_cpuid(u32 func, struct kvm_cpuid_entry2 *entry)
9312{
Nadav Har'El7b8050f2011-05-25 23:16:10 +03009313 if (func == 1 && nested)
9314 entry->ecx |= bit(X86_FEATURE_VMX);
Joerg Roedeld4330ef2010-04-22 12:33:11 +02009315}
9316
Yang Zhang25d92082013-08-06 12:00:32 +03009317static void nested_ept_inject_page_fault(struct kvm_vcpu *vcpu,
9318 struct x86_exception *fault)
9319{
Jan Kiszka533558b2014-01-04 18:47:20 +01009320 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
9321 u32 exit_reason;
Yang Zhang25d92082013-08-06 12:00:32 +03009322
9323 if (fault->error_code & PFERR_RSVD_MASK)
Jan Kiszka533558b2014-01-04 18:47:20 +01009324 exit_reason = EXIT_REASON_EPT_MISCONFIG;
Yang Zhang25d92082013-08-06 12:00:32 +03009325 else
Jan Kiszka533558b2014-01-04 18:47:20 +01009326 exit_reason = EXIT_REASON_EPT_VIOLATION;
9327 nested_vmx_vmexit(vcpu, exit_reason, 0, vcpu->arch.exit_qualification);
Yang Zhang25d92082013-08-06 12:00:32 +03009328 vmcs12->guest_physical_address = fault->address;
9329}
9330
Nadav Har'El155a97a2013-08-05 11:07:16 +03009331/* Callbacks for nested_ept_init_mmu_context: */
9332
9333static unsigned long nested_ept_get_cr3(struct kvm_vcpu *vcpu)
9334{
9335 /* return the page table to be shadowed - in our case, EPT12 */
9336 return get_vmcs12(vcpu)->ept_pointer;
9337}
9338
Paolo Bonzini8a3c1a332013-10-02 16:56:13 +02009339static void nested_ept_init_mmu_context(struct kvm_vcpu *vcpu)
Nadav Har'El155a97a2013-08-05 11:07:16 +03009340{
Paolo Bonziniad896af2013-10-02 16:56:14 +02009341 WARN_ON(mmu_is_nested(vcpu));
9342 kvm_init_shadow_ept_mmu(vcpu,
Wincy Vanb9c237b2015-02-03 23:56:30 +08009343 to_vmx(vcpu)->nested.nested_vmx_ept_caps &
9344 VMX_EPT_EXECUTE_ONLY_BIT);
Nadav Har'El155a97a2013-08-05 11:07:16 +03009345 vcpu->arch.mmu.set_cr3 = vmx_set_cr3;
9346 vcpu->arch.mmu.get_cr3 = nested_ept_get_cr3;
9347 vcpu->arch.mmu.inject_page_fault = nested_ept_inject_page_fault;
9348
9349 vcpu->arch.walk_mmu = &vcpu->arch.nested_mmu;
Nadav Har'El155a97a2013-08-05 11:07:16 +03009350}
9351
9352static void nested_ept_uninit_mmu_context(struct kvm_vcpu *vcpu)
9353{
9354 vcpu->arch.walk_mmu = &vcpu->arch.mmu;
9355}
9356
Eugene Korenevsky19d5f102014-12-16 22:35:53 +03009357static bool nested_vmx_is_page_fault_vmexit(struct vmcs12 *vmcs12,
9358 u16 error_code)
9359{
9360 bool inequality, bit;
9361
9362 bit = (vmcs12->exception_bitmap & (1u << PF_VECTOR)) != 0;
9363 inequality =
9364 (error_code & vmcs12->page_fault_error_code_mask) !=
9365 vmcs12->page_fault_error_code_match;
9366 return inequality ^ bit;
9367}
9368
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +03009369static void vmx_inject_page_fault_nested(struct kvm_vcpu *vcpu,
9370 struct x86_exception *fault)
9371{
9372 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
9373
9374 WARN_ON(!is_guest_mode(vcpu));
9375
Eugene Korenevsky19d5f102014-12-16 22:35:53 +03009376 if (nested_vmx_is_page_fault_vmexit(vmcs12, fault->error_code))
Jan Kiszka533558b2014-01-04 18:47:20 +01009377 nested_vmx_vmexit(vcpu, to_vmx(vcpu)->exit_reason,
9378 vmcs_read32(VM_EXIT_INTR_INFO),
9379 vmcs_readl(EXIT_QUALIFICATION));
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +03009380 else
9381 kvm_inject_page_fault(vcpu, fault);
9382}
9383
Wanpeng Lia2bcba52014-08-21 19:46:49 +08009384static bool nested_get_vmcs12_pages(struct kvm_vcpu *vcpu,
9385 struct vmcs12 *vmcs12)
9386{
9387 struct vcpu_vmx *vmx = to_vmx(vcpu);
Eugene Korenevsky90904222015-03-29 23:56:27 +03009388 int maxphyaddr = cpuid_maxphyaddr(vcpu);
Wanpeng Lia2bcba52014-08-21 19:46:49 +08009389
9390 if (nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES)) {
Eugene Korenevsky90904222015-03-29 23:56:27 +03009391 if (!PAGE_ALIGNED(vmcs12->apic_access_addr) ||
9392 vmcs12->apic_access_addr >> maxphyaddr)
Wanpeng Lia2bcba52014-08-21 19:46:49 +08009393 return false;
9394
9395 /*
9396 * Translate L1 physical address to host physical
9397 * address for vmcs02. Keep the page pinned, so this
9398 * physical address remains valid. We keep a reference
9399 * to it so we can release it later.
9400 */
9401 if (vmx->nested.apic_access_page) /* shouldn't happen */
9402 nested_release_page(vmx->nested.apic_access_page);
9403 vmx->nested.apic_access_page =
9404 nested_get_page(vcpu, vmcs12->apic_access_addr);
9405 }
Wanpeng Lia7c0b072014-08-21 19:46:50 +08009406
9407 if (nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW)) {
Eugene Korenevsky90904222015-03-29 23:56:27 +03009408 if (!PAGE_ALIGNED(vmcs12->virtual_apic_page_addr) ||
9409 vmcs12->virtual_apic_page_addr >> maxphyaddr)
Wanpeng Lia7c0b072014-08-21 19:46:50 +08009410 return false;
9411
9412 if (vmx->nested.virtual_apic_page) /* shouldn't happen */
9413 nested_release_page(vmx->nested.virtual_apic_page);
9414 vmx->nested.virtual_apic_page =
9415 nested_get_page(vcpu, vmcs12->virtual_apic_page_addr);
9416
9417 /*
9418 * Failing the vm entry is _not_ what the processor does
9419 * but it's basically the only possibility we have.
9420 * We could still enter the guest if CR8 load exits are
9421 * enabled, CR8 store exits are enabled, and virtualize APIC
9422 * access is disabled; in this case the processor would never
9423 * use the TPR shadow and we could simply clear the bit from
9424 * the execution control. But such a configuration is useless,
9425 * so let's keep the code simple.
9426 */
9427 if (!vmx->nested.virtual_apic_page)
9428 return false;
9429 }
9430
Wincy Van705699a2015-02-03 23:58:17 +08009431 if (nested_cpu_has_posted_intr(vmcs12)) {
Eugene Korenevsky90904222015-03-29 23:56:27 +03009432 if (!IS_ALIGNED(vmcs12->posted_intr_desc_addr, 64) ||
9433 vmcs12->posted_intr_desc_addr >> maxphyaddr)
Wincy Van705699a2015-02-03 23:58:17 +08009434 return false;
9435
9436 if (vmx->nested.pi_desc_page) { /* shouldn't happen */
9437 kunmap(vmx->nested.pi_desc_page);
9438 nested_release_page(vmx->nested.pi_desc_page);
9439 }
9440 vmx->nested.pi_desc_page =
9441 nested_get_page(vcpu, vmcs12->posted_intr_desc_addr);
9442 if (!vmx->nested.pi_desc_page)
9443 return false;
9444
9445 vmx->nested.pi_desc =
9446 (struct pi_desc *)kmap(vmx->nested.pi_desc_page);
9447 if (!vmx->nested.pi_desc) {
9448 nested_release_page_clean(vmx->nested.pi_desc_page);
9449 return false;
9450 }
9451 vmx->nested.pi_desc =
9452 (struct pi_desc *)((void *)vmx->nested.pi_desc +
9453 (unsigned long)(vmcs12->posted_intr_desc_addr &
9454 (PAGE_SIZE - 1)));
9455 }
9456
Wanpeng Lia2bcba52014-08-21 19:46:49 +08009457 return true;
9458}
9459
Jan Kiszkaf4124502014-03-07 20:03:13 +01009460static void vmx_start_preemption_timer(struct kvm_vcpu *vcpu)
9461{
9462 u64 preemption_timeout = get_vmcs12(vcpu)->vmx_preemption_timer_value;
9463 struct vcpu_vmx *vmx = to_vmx(vcpu);
9464
9465 if (vcpu->arch.virtual_tsc_khz == 0)
9466 return;
9467
9468 /* Make sure short timeouts reliably trigger an immediate vmexit.
9469 * hrtimer_start does not guarantee this. */
9470 if (preemption_timeout <= 1) {
9471 vmx_preemption_timer_fn(&vmx->nested.preemption_timer);
9472 return;
9473 }
9474
9475 preemption_timeout <<= VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE;
9476 preemption_timeout *= 1000000;
9477 do_div(preemption_timeout, vcpu->arch.virtual_tsc_khz);
9478 hrtimer_start(&vmx->nested.preemption_timer,
9479 ns_to_ktime(preemption_timeout), HRTIMER_MODE_REL);
9480}
9481
Wincy Van3af18d92015-02-03 23:49:31 +08009482static int nested_vmx_check_msr_bitmap_controls(struct kvm_vcpu *vcpu,
9483 struct vmcs12 *vmcs12)
9484{
9485 int maxphyaddr;
9486 u64 addr;
9487
9488 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_MSR_BITMAPS))
9489 return 0;
9490
9491 if (vmcs12_read_any(vcpu, MSR_BITMAP, &addr)) {
9492 WARN_ON(1);
9493 return -EINVAL;
9494 }
9495 maxphyaddr = cpuid_maxphyaddr(vcpu);
9496
9497 if (!PAGE_ALIGNED(vmcs12->msr_bitmap) ||
9498 ((addr + PAGE_SIZE) >> maxphyaddr))
9499 return -EINVAL;
9500
9501 return 0;
9502}
9503
9504/*
9505 * Merge L0's and L1's MSR bitmap, return false to indicate that
9506 * we do not use the hardware.
9507 */
9508static inline bool nested_vmx_merge_msr_bitmap(struct kvm_vcpu *vcpu,
9509 struct vmcs12 *vmcs12)
9510{
Wincy Van82f0dd42015-02-03 23:57:18 +08009511 int msr;
Wincy Vanf2b93282015-02-03 23:56:03 +08009512 struct page *page;
Radim Krčmářd048c092016-08-08 20:16:22 +02009513 unsigned long *msr_bitmap_l1;
9514 unsigned long *msr_bitmap_l0 = to_vmx(vcpu)->nested.msr_bitmap;
Wincy Vanf2b93282015-02-03 23:56:03 +08009515
Radim Krčmářd048c092016-08-08 20:16:22 +02009516 /* This shortcut is ok because we support only x2APIC MSRs so far. */
Wincy Vanf2b93282015-02-03 23:56:03 +08009517 if (!nested_cpu_has_virt_x2apic_mode(vmcs12))
9518 return false;
9519
9520 page = nested_get_page(vcpu, vmcs12->msr_bitmap);
Radim Krčmář215df1f2017-03-07 17:51:49 +01009521 if (!page)
Wincy Vanf2b93282015-02-03 23:56:03 +08009522 return false;
Radim Krčmářd048c092016-08-08 20:16:22 +02009523 msr_bitmap_l1 = (unsigned long *)kmap(page);
Wincy Vanf2b93282015-02-03 23:56:03 +08009524
Radim Krčmářd048c092016-08-08 20:16:22 +02009525 memset(msr_bitmap_l0, 0xff, PAGE_SIZE);
9526
Wincy Vanf2b93282015-02-03 23:56:03 +08009527 if (nested_cpu_has_virt_x2apic_mode(vmcs12)) {
Wincy Van82f0dd42015-02-03 23:57:18 +08009528 if (nested_cpu_has_apic_reg_virt(vmcs12))
9529 for (msr = 0x800; msr <= 0x8ff; msr++)
9530 nested_vmx_disable_intercept_for_msr(
Radim Krčmářd048c092016-08-08 20:16:22 +02009531 msr_bitmap_l1, msr_bitmap_l0,
Wincy Van82f0dd42015-02-03 23:57:18 +08009532 msr, MSR_TYPE_R);
Radim Krčmářd048c092016-08-08 20:16:22 +02009533
9534 nested_vmx_disable_intercept_for_msr(
9535 msr_bitmap_l1, msr_bitmap_l0,
Wincy Vanf2b93282015-02-03 23:56:03 +08009536 APIC_BASE_MSR + (APIC_TASKPRI >> 4),
9537 MSR_TYPE_R | MSR_TYPE_W);
Radim Krčmářd048c092016-08-08 20:16:22 +02009538
Wincy Van608406e2015-02-03 23:57:51 +08009539 if (nested_cpu_has_vid(vmcs12)) {
Wincy Van608406e2015-02-03 23:57:51 +08009540 nested_vmx_disable_intercept_for_msr(
Radim Krčmářd048c092016-08-08 20:16:22 +02009541 msr_bitmap_l1, msr_bitmap_l0,
Wincy Van608406e2015-02-03 23:57:51 +08009542 APIC_BASE_MSR + (APIC_EOI >> 4),
9543 MSR_TYPE_W);
9544 nested_vmx_disable_intercept_for_msr(
Radim Krčmářd048c092016-08-08 20:16:22 +02009545 msr_bitmap_l1, msr_bitmap_l0,
Wincy Van608406e2015-02-03 23:57:51 +08009546 APIC_BASE_MSR + (APIC_SELF_IPI >> 4),
9547 MSR_TYPE_W);
9548 }
Wincy Van82f0dd42015-02-03 23:57:18 +08009549 }
Wincy Vanf2b93282015-02-03 23:56:03 +08009550 kunmap(page);
9551 nested_release_page_clean(page);
9552
9553 return true;
9554}
9555
9556static int nested_vmx_check_apicv_controls(struct kvm_vcpu *vcpu,
9557 struct vmcs12 *vmcs12)
9558{
Wincy Van82f0dd42015-02-03 23:57:18 +08009559 if (!nested_cpu_has_virt_x2apic_mode(vmcs12) &&
Wincy Van608406e2015-02-03 23:57:51 +08009560 !nested_cpu_has_apic_reg_virt(vmcs12) &&
Wincy Van705699a2015-02-03 23:58:17 +08009561 !nested_cpu_has_vid(vmcs12) &&
9562 !nested_cpu_has_posted_intr(vmcs12))
Wincy Vanf2b93282015-02-03 23:56:03 +08009563 return 0;
9564
9565 /*
9566 * If virtualize x2apic mode is enabled,
9567 * virtualize apic access must be disabled.
9568 */
Wincy Van82f0dd42015-02-03 23:57:18 +08009569 if (nested_cpu_has_virt_x2apic_mode(vmcs12) &&
9570 nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
Wincy Vanf2b93282015-02-03 23:56:03 +08009571 return -EINVAL;
9572
Wincy Van608406e2015-02-03 23:57:51 +08009573 /*
9574 * If virtual interrupt delivery is enabled,
9575 * we must exit on external interrupts.
9576 */
9577 if (nested_cpu_has_vid(vmcs12) &&
9578 !nested_exit_on_intr(vcpu))
9579 return -EINVAL;
9580
Wincy Van705699a2015-02-03 23:58:17 +08009581 /*
9582 * bits 15:8 should be zero in posted_intr_nv,
9583 * the descriptor address has been already checked
9584 * in nested_get_vmcs12_pages.
9585 */
9586 if (nested_cpu_has_posted_intr(vmcs12) &&
9587 (!nested_cpu_has_vid(vmcs12) ||
9588 !nested_exit_intr_ack_set(vcpu) ||
9589 vmcs12->posted_intr_nv & 0xff00))
9590 return -EINVAL;
9591
Wincy Vanf2b93282015-02-03 23:56:03 +08009592 /* tpr shadow is needed by all apicv features. */
9593 if (!nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW))
9594 return -EINVAL;
9595
9596 return 0;
Wincy Van3af18d92015-02-03 23:49:31 +08009597}
9598
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009599static int nested_vmx_check_msr_switch(struct kvm_vcpu *vcpu,
9600 unsigned long count_field,
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009601 unsigned long addr_field)
Wincy Vanff651cb2014-12-11 08:52:58 +03009602{
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009603 int maxphyaddr;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009604 u64 count, addr;
9605
9606 if (vmcs12_read_any(vcpu, count_field, &count) ||
9607 vmcs12_read_any(vcpu, addr_field, &addr)) {
9608 WARN_ON(1);
9609 return -EINVAL;
9610 }
9611 if (count == 0)
9612 return 0;
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009613 maxphyaddr = cpuid_maxphyaddr(vcpu);
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009614 if (!IS_ALIGNED(addr, 16) || addr >> maxphyaddr ||
9615 (addr + count * sizeof(struct vmx_msr_entry) - 1) >> maxphyaddr) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +02009616 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009617 "nVMX: invalid MSR switch (0x%lx, %d, %llu, 0x%08llx)",
9618 addr_field, maxphyaddr, count, addr);
9619 return -EINVAL;
9620 }
9621 return 0;
9622}
9623
9624static int nested_vmx_check_msr_switch_controls(struct kvm_vcpu *vcpu,
9625 struct vmcs12 *vmcs12)
9626{
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009627 if (vmcs12->vm_exit_msr_load_count == 0 &&
9628 vmcs12->vm_exit_msr_store_count == 0 &&
9629 vmcs12->vm_entry_msr_load_count == 0)
9630 return 0; /* Fast path */
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009631 if (nested_vmx_check_msr_switch(vcpu, VM_EXIT_MSR_LOAD_COUNT,
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009632 VM_EXIT_MSR_LOAD_ADDR) ||
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009633 nested_vmx_check_msr_switch(vcpu, VM_EXIT_MSR_STORE_COUNT,
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009634 VM_EXIT_MSR_STORE_ADDR) ||
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009635 nested_vmx_check_msr_switch(vcpu, VM_ENTRY_MSR_LOAD_COUNT,
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009636 VM_ENTRY_MSR_LOAD_ADDR))
Wincy Vanff651cb2014-12-11 08:52:58 +03009637 return -EINVAL;
9638 return 0;
9639}
9640
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009641static int nested_vmx_msr_check_common(struct kvm_vcpu *vcpu,
9642 struct vmx_msr_entry *e)
9643{
9644 /* x2APIC MSR accesses are not allowed */
Jan Kiszka8a9781f2015-05-04 08:32:32 +02009645 if (vcpu->arch.apic_base & X2APIC_ENABLE && e->index >> 8 == 0x8)
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009646 return -EINVAL;
9647 if (e->index == MSR_IA32_UCODE_WRITE || /* SDM Table 35-2 */
9648 e->index == MSR_IA32_UCODE_REV)
9649 return -EINVAL;
9650 if (e->reserved != 0)
9651 return -EINVAL;
9652 return 0;
9653}
9654
9655static int nested_vmx_load_msr_check(struct kvm_vcpu *vcpu,
9656 struct vmx_msr_entry *e)
Wincy Vanff651cb2014-12-11 08:52:58 +03009657{
9658 if (e->index == MSR_FS_BASE ||
9659 e->index == MSR_GS_BASE ||
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009660 e->index == MSR_IA32_SMM_MONITOR_CTL || /* SMM is not supported */
9661 nested_vmx_msr_check_common(vcpu, e))
9662 return -EINVAL;
9663 return 0;
9664}
9665
9666static int nested_vmx_store_msr_check(struct kvm_vcpu *vcpu,
9667 struct vmx_msr_entry *e)
9668{
9669 if (e->index == MSR_IA32_SMBASE || /* SMM is not supported */
9670 nested_vmx_msr_check_common(vcpu, e))
Wincy Vanff651cb2014-12-11 08:52:58 +03009671 return -EINVAL;
9672 return 0;
9673}
9674
9675/*
9676 * Load guest's/host's msr at nested entry/exit.
9677 * return 0 for success, entry index for failure.
9678 */
9679static u32 nested_vmx_load_msr(struct kvm_vcpu *vcpu, u64 gpa, u32 count)
9680{
9681 u32 i;
9682 struct vmx_msr_entry e;
9683 struct msr_data msr;
9684
9685 msr.host_initiated = false;
9686 for (i = 0; i < count; i++) {
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02009687 if (kvm_vcpu_read_guest(vcpu, gpa + i * sizeof(e),
9688 &e, sizeof(e))) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +02009689 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009690 "%s cannot read MSR entry (%u, 0x%08llx)\n",
9691 __func__, i, gpa + i * sizeof(e));
Wincy Vanff651cb2014-12-11 08:52:58 +03009692 goto fail;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009693 }
9694 if (nested_vmx_load_msr_check(vcpu, &e)) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +02009695 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009696 "%s check failed (%u, 0x%x, 0x%x)\n",
9697 __func__, i, e.index, e.reserved);
9698 goto fail;
9699 }
Wincy Vanff651cb2014-12-11 08:52:58 +03009700 msr.index = e.index;
9701 msr.data = e.value;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009702 if (kvm_set_msr(vcpu, &msr)) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +02009703 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009704 "%s cannot write MSR (%u, 0x%x, 0x%llx)\n",
9705 __func__, i, e.index, e.value);
Wincy Vanff651cb2014-12-11 08:52:58 +03009706 goto fail;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009707 }
Wincy Vanff651cb2014-12-11 08:52:58 +03009708 }
9709 return 0;
9710fail:
9711 return i + 1;
9712}
9713
9714static int nested_vmx_store_msr(struct kvm_vcpu *vcpu, u64 gpa, u32 count)
9715{
9716 u32 i;
9717 struct vmx_msr_entry e;
9718
9719 for (i = 0; i < count; i++) {
Paolo Bonzini609e36d2015-04-08 15:30:38 +02009720 struct msr_data msr_info;
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02009721 if (kvm_vcpu_read_guest(vcpu,
9722 gpa + i * sizeof(e),
9723 &e, 2 * sizeof(u32))) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +02009724 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009725 "%s cannot read MSR entry (%u, 0x%08llx)\n",
9726 __func__, i, gpa + i * sizeof(e));
Wincy Vanff651cb2014-12-11 08:52:58 +03009727 return -EINVAL;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009728 }
9729 if (nested_vmx_store_msr_check(vcpu, &e)) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +02009730 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009731 "%s check failed (%u, 0x%x, 0x%x)\n",
9732 __func__, i, e.index, e.reserved);
Wincy Vanff651cb2014-12-11 08:52:58 +03009733 return -EINVAL;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009734 }
Paolo Bonzini609e36d2015-04-08 15:30:38 +02009735 msr_info.host_initiated = false;
9736 msr_info.index = e.index;
9737 if (kvm_get_msr(vcpu, &msr_info)) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +02009738 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009739 "%s cannot read MSR (%u, 0x%x)\n",
9740 __func__, i, e.index);
9741 return -EINVAL;
9742 }
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02009743 if (kvm_vcpu_write_guest(vcpu,
9744 gpa + i * sizeof(e) +
9745 offsetof(struct vmx_msr_entry, value),
9746 &msr_info.data, sizeof(msr_info.data))) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +02009747 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009748 "%s cannot write MSR (%u, 0x%x, 0x%llx)\n",
Paolo Bonzini609e36d2015-04-08 15:30:38 +02009749 __func__, i, e.index, msr_info.data);
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009750 return -EINVAL;
9751 }
Wincy Vanff651cb2014-12-11 08:52:58 +03009752 }
9753 return 0;
9754}
9755
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009756/*
9757 * prepare_vmcs02 is called when the L1 guest hypervisor runs its nested
9758 * L2 guest. L1 has a vmcs for L2 (vmcs12), and this function "merges" it
Tiejun Chenb4619662014-09-22 10:31:38 +08009759 * with L0's requirements for its guest (a.k.a. vmcs01), so we can run the L2
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009760 * guest in a way that will both be appropriate to L1's requests, and our
9761 * needs. In addition to modifying the active vmcs (which is vmcs02), this
9762 * function also has additional necessary side-effects, like setting various
9763 * vcpu->arch fields.
9764 */
9765static void prepare_vmcs02(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
9766{
9767 struct vcpu_vmx *vmx = to_vmx(vcpu);
9768 u32 exec_control;
9769
9770 vmcs_write16(GUEST_ES_SELECTOR, vmcs12->guest_es_selector);
9771 vmcs_write16(GUEST_CS_SELECTOR, vmcs12->guest_cs_selector);
9772 vmcs_write16(GUEST_SS_SELECTOR, vmcs12->guest_ss_selector);
9773 vmcs_write16(GUEST_DS_SELECTOR, vmcs12->guest_ds_selector);
9774 vmcs_write16(GUEST_FS_SELECTOR, vmcs12->guest_fs_selector);
9775 vmcs_write16(GUEST_GS_SELECTOR, vmcs12->guest_gs_selector);
9776 vmcs_write16(GUEST_LDTR_SELECTOR, vmcs12->guest_ldtr_selector);
9777 vmcs_write16(GUEST_TR_SELECTOR, vmcs12->guest_tr_selector);
9778 vmcs_write32(GUEST_ES_LIMIT, vmcs12->guest_es_limit);
9779 vmcs_write32(GUEST_CS_LIMIT, vmcs12->guest_cs_limit);
9780 vmcs_write32(GUEST_SS_LIMIT, vmcs12->guest_ss_limit);
9781 vmcs_write32(GUEST_DS_LIMIT, vmcs12->guest_ds_limit);
9782 vmcs_write32(GUEST_FS_LIMIT, vmcs12->guest_fs_limit);
9783 vmcs_write32(GUEST_GS_LIMIT, vmcs12->guest_gs_limit);
9784 vmcs_write32(GUEST_LDTR_LIMIT, vmcs12->guest_ldtr_limit);
9785 vmcs_write32(GUEST_TR_LIMIT, vmcs12->guest_tr_limit);
9786 vmcs_write32(GUEST_GDTR_LIMIT, vmcs12->guest_gdtr_limit);
9787 vmcs_write32(GUEST_IDTR_LIMIT, vmcs12->guest_idtr_limit);
9788 vmcs_write32(GUEST_ES_AR_BYTES, vmcs12->guest_es_ar_bytes);
9789 vmcs_write32(GUEST_CS_AR_BYTES, vmcs12->guest_cs_ar_bytes);
9790 vmcs_write32(GUEST_SS_AR_BYTES, vmcs12->guest_ss_ar_bytes);
9791 vmcs_write32(GUEST_DS_AR_BYTES, vmcs12->guest_ds_ar_bytes);
9792 vmcs_write32(GUEST_FS_AR_BYTES, vmcs12->guest_fs_ar_bytes);
9793 vmcs_write32(GUEST_GS_AR_BYTES, vmcs12->guest_gs_ar_bytes);
9794 vmcs_write32(GUEST_LDTR_AR_BYTES, vmcs12->guest_ldtr_ar_bytes);
9795 vmcs_write32(GUEST_TR_AR_BYTES, vmcs12->guest_tr_ar_bytes);
9796 vmcs_writel(GUEST_ES_BASE, vmcs12->guest_es_base);
9797 vmcs_writel(GUEST_CS_BASE, vmcs12->guest_cs_base);
9798 vmcs_writel(GUEST_SS_BASE, vmcs12->guest_ss_base);
9799 vmcs_writel(GUEST_DS_BASE, vmcs12->guest_ds_base);
9800 vmcs_writel(GUEST_FS_BASE, vmcs12->guest_fs_base);
9801 vmcs_writel(GUEST_GS_BASE, vmcs12->guest_gs_base);
9802 vmcs_writel(GUEST_LDTR_BASE, vmcs12->guest_ldtr_base);
9803 vmcs_writel(GUEST_TR_BASE, vmcs12->guest_tr_base);
9804 vmcs_writel(GUEST_GDTR_BASE, vmcs12->guest_gdtr_base);
9805 vmcs_writel(GUEST_IDTR_BASE, vmcs12->guest_idtr_base);
9806
Jan Kiszka2996fca2014-06-16 13:59:43 +02009807 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_DEBUG_CONTROLS) {
9808 kvm_set_dr(vcpu, 7, vmcs12->guest_dr7);
9809 vmcs_write64(GUEST_IA32_DEBUGCTL, vmcs12->guest_ia32_debugctl);
9810 } else {
9811 kvm_set_dr(vcpu, 7, vcpu->arch.dr7);
9812 vmcs_write64(GUEST_IA32_DEBUGCTL, vmx->nested.vmcs01_debugctl);
9813 }
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009814 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
9815 vmcs12->vm_entry_intr_info_field);
9816 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE,
9817 vmcs12->vm_entry_exception_error_code);
9818 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
9819 vmcs12->vm_entry_instruction_len);
9820 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO,
9821 vmcs12->guest_interruptibility_info);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009822 vmcs_write32(GUEST_SYSENTER_CS, vmcs12->guest_sysenter_cs);
Gleb Natapov63fbf592013-07-28 18:31:06 +03009823 vmx_set_rflags(vcpu, vmcs12->guest_rflags);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009824 vmcs_writel(GUEST_PENDING_DBG_EXCEPTIONS,
9825 vmcs12->guest_pending_dbg_exceptions);
9826 vmcs_writel(GUEST_SYSENTER_ESP, vmcs12->guest_sysenter_esp);
9827 vmcs_writel(GUEST_SYSENTER_EIP, vmcs12->guest_sysenter_eip);
9828
Wanpeng Li81dc01f2014-12-04 19:11:07 +08009829 if (nested_cpu_has_xsaves(vmcs12))
9830 vmcs_write64(XSS_EXIT_BITMAP, vmcs12->xss_exit_bitmap);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009831 vmcs_write64(VMCS_LINK_POINTER, -1ull);
9832
Jan Kiszkaf4124502014-03-07 20:03:13 +01009833 exec_control = vmcs12->pin_based_vm_exec_control;
Wincy Van705699a2015-02-03 23:58:17 +08009834
Paolo Bonzini93140062016-07-06 13:23:51 +02009835 /* Preemption timer setting is only taken from vmcs01. */
9836 exec_control &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
9837 exec_control |= vmcs_config.pin_based_exec_ctrl;
9838 if (vmx->hv_deadline_tsc == -1)
9839 exec_control &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
9840
9841 /* Posted interrupts setting is only taken from vmcs12. */
Wincy Van705699a2015-02-03 23:58:17 +08009842 if (nested_cpu_has_posted_intr(vmcs12)) {
9843 /*
9844 * Note that we use L0's vector here and in
9845 * vmx_deliver_nested_posted_interrupt.
9846 */
9847 vmx->nested.posted_intr_nv = vmcs12->posted_intr_nv;
9848 vmx->nested.pi_pending = false;
Li RongQing0bcf2612015-12-03 13:29:34 +08009849 vmcs_write16(POSTED_INTR_NV, POSTED_INTR_VECTOR);
Wincy Van705699a2015-02-03 23:58:17 +08009850 vmcs_write64(POSTED_INTR_DESC_ADDR,
9851 page_to_phys(vmx->nested.pi_desc_page) +
9852 (unsigned long)(vmcs12->posted_intr_desc_addr &
9853 (PAGE_SIZE - 1)));
9854 } else
9855 exec_control &= ~PIN_BASED_POSTED_INTR;
9856
Jan Kiszkaf4124502014-03-07 20:03:13 +01009857 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL, exec_control);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009858
Jan Kiszkaf4124502014-03-07 20:03:13 +01009859 vmx->nested.preemption_timer_expired = false;
9860 if (nested_cpu_has_preemption_timer(vmcs12))
9861 vmx_start_preemption_timer(vcpu);
Jan Kiszka0238ea92013-03-13 11:31:24 +01009862
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009863 /*
9864 * Whether page-faults are trapped is determined by a combination of
9865 * 3 settings: PFEC_MASK, PFEC_MATCH and EXCEPTION_BITMAP.PF.
9866 * If enable_ept, L0 doesn't care about page faults and we should
9867 * set all of these to L1's desires. However, if !enable_ept, L0 does
9868 * care about (at least some) page faults, and because it is not easy
9869 * (if at all possible?) to merge L0 and L1's desires, we simply ask
9870 * to exit on each and every L2 page fault. This is done by setting
9871 * MASK=MATCH=0 and (see below) EB.PF=1.
9872 * Note that below we don't need special code to set EB.PF beyond the
9873 * "or"ing of the EB of vmcs01 and vmcs12, because when enable_ept,
9874 * vmcs01's EB.PF is 0 so the "or" will take vmcs12's value, and when
9875 * !enable_ept, EB.PF is 1, so the "or" will always be 1.
9876 *
9877 * A problem with this approach (when !enable_ept) is that L1 may be
9878 * injected with more page faults than it asked for. This could have
9879 * caused problems, but in practice existing hypervisors don't care.
9880 * To fix this, we will need to emulate the PFEC checking (on the L1
9881 * page tables), using walk_addr(), when injecting PFs to L1.
9882 */
9883 vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK,
9884 enable_ept ? vmcs12->page_fault_error_code_mask : 0);
9885 vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH,
9886 enable_ept ? vmcs12->page_fault_error_code_match : 0);
9887
9888 if (cpu_has_secondary_exec_ctrls()) {
Jan Kiszkaf4124502014-03-07 20:03:13 +01009889 exec_control = vmx_secondary_exec_control(vmx);
Xiao Guangronge2821622015-09-09 14:05:52 +08009890
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009891 /* Take the following fields only from vmcs12 */
Paolo Bonzini696dfd92014-05-07 11:20:54 +02009892 exec_control &= ~(SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Jan Kiszkab3a2a902015-03-23 19:27:19 +01009893 SECONDARY_EXEC_RDTSCP |
Paolo Bonzini696dfd92014-05-07 11:20:54 +02009894 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
Dan Williamsdfa169b2016-06-02 11:17:24 -07009895 SECONDARY_EXEC_APIC_REGISTER_VIRT);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009896 if (nested_cpu_has(vmcs12,
9897 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS))
9898 exec_control |= vmcs12->secondary_vm_exec_control;
9899
9900 if (exec_control & SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES) {
9901 /*
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009902 * If translation failed, no matter: This feature asks
9903 * to exit when accessing the given address, and if it
9904 * can never be accessed, this feature won't do
9905 * anything anyway.
9906 */
9907 if (!vmx->nested.apic_access_page)
9908 exec_control &=
9909 ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
9910 else
9911 vmcs_write64(APIC_ACCESS_ADDR,
9912 page_to_phys(vmx->nested.apic_access_page));
Wincy Vanf2b93282015-02-03 23:56:03 +08009913 } else if (!(nested_cpu_has_virt_x2apic_mode(vmcs12)) &&
Paolo Bonzini35754c92015-07-29 12:05:37 +02009914 cpu_need_virtualize_apic_accesses(&vmx->vcpu)) {
Jan Kiszkaca3f2572013-12-16 12:55:46 +01009915 exec_control |=
9916 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
Tang Chen38b99172014-09-24 15:57:54 +08009917 kvm_vcpu_reload_apic_access_page(vcpu);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009918 }
9919
Wincy Van608406e2015-02-03 23:57:51 +08009920 if (exec_control & SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY) {
9921 vmcs_write64(EOI_EXIT_BITMAP0,
9922 vmcs12->eoi_exit_bitmap0);
9923 vmcs_write64(EOI_EXIT_BITMAP1,
9924 vmcs12->eoi_exit_bitmap1);
9925 vmcs_write64(EOI_EXIT_BITMAP2,
9926 vmcs12->eoi_exit_bitmap2);
9927 vmcs_write64(EOI_EXIT_BITMAP3,
9928 vmcs12->eoi_exit_bitmap3);
9929 vmcs_write16(GUEST_INTR_STATUS,
9930 vmcs12->guest_intr_status);
9931 }
9932
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009933 vmcs_write32(SECONDARY_VM_EXEC_CONTROL, exec_control);
9934 }
9935
9936
9937 /*
9938 * Set host-state according to L0's settings (vmcs12 is irrelevant here)
9939 * Some constant fields are set here by vmx_set_constant_host_state().
9940 * Other fields are different per CPU, and will be set later when
9941 * vmx_vcpu_load() is called, and when vmx_save_host_state() is called.
9942 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08009943 vmx_set_constant_host_state(vmx);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009944
9945 /*
9946 * HOST_RSP is normally set correctly in vmx_vcpu_run() just before
9947 * entry, but only if the current (host) sp changed from the value
9948 * we wrote last (vmx->host_rsp). This cache is no longer relevant
9949 * if we switch vmcs, and rather than hold a separate cache per vmcs,
9950 * here we just force the write to happen on entry.
9951 */
9952 vmx->host_rsp = 0;
9953
9954 exec_control = vmx_exec_control(vmx); /* L0's desires */
9955 exec_control &= ~CPU_BASED_VIRTUAL_INTR_PENDING;
9956 exec_control &= ~CPU_BASED_VIRTUAL_NMI_PENDING;
9957 exec_control &= ~CPU_BASED_TPR_SHADOW;
9958 exec_control |= vmcs12->cpu_based_vm_exec_control;
Wanpeng Lia7c0b072014-08-21 19:46:50 +08009959
9960 if (exec_control & CPU_BASED_TPR_SHADOW) {
9961 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR,
9962 page_to_phys(vmx->nested.virtual_apic_page));
9963 vmcs_write32(TPR_THRESHOLD, vmcs12->tpr_threshold);
Jim Mattson86ef97b2017-09-12 13:02:54 -07009964 } else {
9965#ifdef CONFIG_X86_64
9966 exec_control |= CPU_BASED_CR8_LOAD_EXITING |
9967 CPU_BASED_CR8_STORE_EXITING;
9968#endif
Wanpeng Lia7c0b072014-08-21 19:46:50 +08009969 }
9970
Wincy Van3af18d92015-02-03 23:49:31 +08009971 if (cpu_has_vmx_msr_bitmap() &&
Radim Krčmářd048c092016-08-08 20:16:22 +02009972 exec_control & CPU_BASED_USE_MSR_BITMAPS &&
9973 nested_vmx_merge_msr_bitmap(vcpu, vmcs12))
9974 ; /* MSR_BITMAP will be set by following vmx_set_efer. */
9975 else
Wincy Van3af18d92015-02-03 23:49:31 +08009976 exec_control &= ~CPU_BASED_USE_MSR_BITMAPS;
9977
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009978 /*
Wincy Van3af18d92015-02-03 23:49:31 +08009979 * Merging of IO bitmap not currently supported.
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009980 * Rather, exit every time.
9981 */
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009982 exec_control &= ~CPU_BASED_USE_IO_BITMAPS;
9983 exec_control |= CPU_BASED_UNCOND_IO_EXITING;
9984
9985 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, exec_control);
9986
9987 /* EXCEPTION_BITMAP and CR0_GUEST_HOST_MASK should basically be the
9988 * bitwise-or of what L1 wants to trap for L2, and what we want to
9989 * trap. Note that CR0.TS also needs updating - we do this later.
9990 */
9991 update_exception_bitmap(vcpu);
9992 vcpu->arch.cr0_guest_owned_bits &= ~vmcs12->cr0_guest_host_mask;
9993 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
9994
Nadav Har'El8049d652013-08-05 11:07:06 +03009995 /* L2->L1 exit controls are emulated - the hardware exit is to L0 so
9996 * we should use its exit controls. Note that VM_EXIT_LOAD_IA32_EFER
9997 * bits are further modified by vmx_set_efer() below.
9998 */
Jan Kiszkaf4124502014-03-07 20:03:13 +01009999 vmcs_write32(VM_EXIT_CONTROLS, vmcs_config.vmexit_ctrl);
Nadav Har'El8049d652013-08-05 11:07:06 +030010000
10001 /* vmcs12's VM_ENTRY_LOAD_IA32_EFER and VM_ENTRY_IA32E_MODE are
10002 * emulated by vmx_set_efer(), below.
10003 */
Gleb Natapov2961e8762013-11-25 15:37:13 +020010004 vm_entry_controls_init(vmx,
Nadav Har'El8049d652013-08-05 11:07:06 +030010005 (vmcs12->vm_entry_controls & ~VM_ENTRY_LOAD_IA32_EFER &
10006 ~VM_ENTRY_IA32E_MODE) |
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010007 (vmcs_config.vmentry_ctrl & ~VM_ENTRY_IA32E_MODE));
10008
Jan Kiszka44811c02013-08-04 17:17:27 +020010009 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_PAT) {
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010010 vmcs_write64(GUEST_IA32_PAT, vmcs12->guest_ia32_pat);
Jan Kiszka44811c02013-08-04 17:17:27 +020010011 vcpu->arch.pat = vmcs12->guest_ia32_pat;
10012 } else if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT)
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010013 vmcs_write64(GUEST_IA32_PAT, vmx->vcpu.arch.pat);
10014
10015
10016 set_cr4_guest_host_mask(vmx);
10017
Paolo Bonzini36be0b92014-02-24 12:30:04 +010010018 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_BNDCFGS)
10019 vmcs_write64(GUEST_BNDCFGS, vmcs12->guest_bndcfgs);
10020
Nadav Har'El27fc51b2011-08-02 15:54:52 +030010021 if (vmcs12->cpu_based_vm_exec_control & CPU_BASED_USE_TSC_OFFSETING)
10022 vmcs_write64(TSC_OFFSET,
Paolo Bonziniea26e4e2016-11-01 00:39:48 +010010023 vcpu->arch.tsc_offset + vmcs12->tsc_offset);
Nadav Har'El27fc51b2011-08-02 15:54:52 +030010024 else
Paolo Bonziniea26e4e2016-11-01 00:39:48 +010010025 vmcs_write64(TSC_OFFSET, vcpu->arch.tsc_offset);
Peter Feinerc95ba922016-08-17 09:36:47 -070010026 if (kvm_has_tsc_control)
10027 decache_tsc_multiplier(vmx);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010028
10029 if (enable_vpid) {
10030 /*
Wanpeng Li5c614b32015-10-13 09:18:36 -070010031 * There is no direct mapping between vpid02 and vpid12, the
10032 * vpid02 is per-vCPU for L0 and reused while the value of
10033 * vpid12 is changed w/ one invvpid during nested vmentry.
10034 * The vpid12 is allocated by L1 for L2, so it will not
10035 * influence global bitmap(for vpid01 and vpid02 allocation)
10036 * even if spawn a lot of nested vCPUs.
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010037 */
Wanpeng Li5c614b32015-10-13 09:18:36 -070010038 if (nested_cpu_has_vpid(vmcs12) && vmx->nested.vpid02) {
10039 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->nested.vpid02);
10040 if (vmcs12->virtual_processor_id != vmx->nested.last_vpid) {
10041 vmx->nested.last_vpid = vmcs12->virtual_processor_id;
10042 __vmx_flush_tlb(vcpu, to_vmx(vcpu)->nested.vpid02);
10043 }
10044 } else {
10045 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
10046 vmx_flush_tlb(vcpu);
10047 }
10048
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010049 }
10050
Ladi Prosek560a9792017-04-04 14:18:53 +020010051 if (enable_pml) {
10052 /*
10053 * Conceptually we want to copy the PML address and index from
10054 * vmcs01 here, and then back to vmcs01 on nested vmexit. But,
10055 * since we always flush the log on each vmexit, this happens
10056 * to be equivalent to simply resetting the fields in vmcs02.
10057 */
10058 ASSERT(vmx->pml_pg);
10059 vmcs_write64(PML_ADDRESS, page_to_phys(vmx->pml_pg));
10060 vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
10061 }
10062
Nadav Har'El155a97a2013-08-05 11:07:16 +030010063 if (nested_cpu_has_ept(vmcs12)) {
10064 kvm_mmu_unload(vcpu);
10065 nested_ept_init_mmu_context(vcpu);
Jim Mattson8386ff52017-03-16 13:53:59 -070010066 } else if (nested_cpu_has2(vmcs12,
10067 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES)) {
10068 vmx_flush_tlb_ept_only(vcpu);
Nadav Har'El155a97a2013-08-05 11:07:16 +030010069 }
10070
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010071 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_EFER)
10072 vcpu->arch.efer = vmcs12->guest_ia32_efer;
Jan Kiszkad1fa0352013-04-14 12:44:54 +020010073 else if (vmcs12->vm_entry_controls & VM_ENTRY_IA32E_MODE)
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010074 vcpu->arch.efer |= (EFER_LMA | EFER_LME);
10075 else
10076 vcpu->arch.efer &= ~(EFER_LMA | EFER_LME);
10077 /* Note: modifies VM_ENTRY/EXIT_CONTROLS and GUEST/HOST_IA32_EFER */
10078 vmx_set_efer(vcpu, vcpu->arch.efer);
10079
10080 /*
10081 * This sets GUEST_CR0 to vmcs12->guest_cr0, with possibly a modified
10082 * TS bit (for lazy fpu) and bits which we consider mandatory enabled.
10083 * The CR0_READ_SHADOW is what L2 should have expected to read given
10084 * the specifications by L1; It's not enough to take
10085 * vmcs12->cr0_read_shadow because on our cr0_guest_host_mask we we
10086 * have more bits than L1 expected.
10087 */
10088 vmx_set_cr0(vcpu, vmcs12->guest_cr0);
10089 vmcs_writel(CR0_READ_SHADOW, nested_read_cr0(vmcs12));
10090
10091 vmx_set_cr4(vcpu, vmcs12->guest_cr4);
10092 vmcs_writel(CR4_READ_SHADOW, nested_read_cr4(vmcs12));
10093
10094 /* shadow page tables on either EPT or shadow page tables */
10095 kvm_set_cr3(vcpu, vmcs12->guest_cr3);
10096 kvm_mmu_reset_context(vcpu);
10097
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +030010098 if (!enable_ept)
10099 vcpu->arch.walk_mmu->inject_page_fault = vmx_inject_page_fault_nested;
10100
Nadav Har'El3633cfc2013-08-05 11:07:07 +030010101 /*
10102 * L1 may access the L2's PDPTR, so save them to construct vmcs12
10103 */
10104 if (enable_ept) {
10105 vmcs_write64(GUEST_PDPTR0, vmcs12->guest_pdptr0);
10106 vmcs_write64(GUEST_PDPTR1, vmcs12->guest_pdptr1);
10107 vmcs_write64(GUEST_PDPTR2, vmcs12->guest_pdptr2);
10108 vmcs_write64(GUEST_PDPTR3, vmcs12->guest_pdptr3);
10109 }
10110
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010111 kvm_register_write(vcpu, VCPU_REGS_RSP, vmcs12->guest_rsp);
10112 kvm_register_write(vcpu, VCPU_REGS_RIP, vmcs12->guest_rip);
10113}
10114
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010115/*
10116 * nested_vmx_run() handles a nested entry, i.e., a VMLAUNCH or VMRESUME on L1
10117 * for running an L2 nested guest.
10118 */
10119static int nested_vmx_run(struct kvm_vcpu *vcpu, bool launch)
10120{
10121 struct vmcs12 *vmcs12;
10122 struct vcpu_vmx *vmx = to_vmx(vcpu);
10123 int cpu;
Jan Kiszka384bb782013-04-20 10:52:36 +020010124 bool ia32e;
Wincy Vanff651cb2014-12-11 08:52:58 +030010125 u32 msr_entry_idx;
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010126
10127 if (!nested_vmx_check_permission(vcpu) ||
10128 !nested_vmx_check_vmcs12(vcpu))
10129 return 1;
10130
10131 skip_emulated_instruction(vcpu);
10132 vmcs12 = get_vmcs12(vcpu);
10133
Abel Gordon012f83c2013-04-18 14:39:25 +030010134 if (enable_shadow_vmcs)
10135 copy_shadow_to_vmcs12(vmx);
10136
Nadav Har'El7c177932011-05-25 23:12:04 +030010137 /*
10138 * The nested entry process starts with enforcing various prerequisites
10139 * on vmcs12 as required by the Intel SDM, and act appropriately when
10140 * they fail: As the SDM explains, some conditions should cause the
10141 * instruction to fail, while others will cause the instruction to seem
10142 * to succeed, but return an EXIT_REASON_INVALID_STATE.
10143 * To speed up the normal (success) code path, we should avoid checking
10144 * for misconfigurations which will anyway be caught by the processor
10145 * when using the merged vmcs02.
10146 */
10147 if (vmcs12->launch_state == launch) {
10148 nested_vmx_failValid(vcpu,
10149 launch ? VMXERR_VMLAUNCH_NONCLEAR_VMCS
10150 : VMXERR_VMRESUME_NONLAUNCHED_VMCS);
10151 return 1;
10152 }
10153
Jan Kiszka6dfacad2013-12-04 08:58:54 +010010154 if (vmcs12->guest_activity_state != GUEST_ACTIVITY_ACTIVE &&
10155 vmcs12->guest_activity_state != GUEST_ACTIVITY_HLT) {
Paolo Bonzini26539bd2013-04-15 15:00:27 +020010156 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
10157 return 1;
10158 }
10159
Wincy Van3af18d92015-02-03 23:49:31 +080010160 if (!nested_get_vmcs12_pages(vcpu, vmcs12)) {
Nadav Har'El7c177932011-05-25 23:12:04 +030010161 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
10162 return 1;
10163 }
10164
Wincy Van3af18d92015-02-03 23:49:31 +080010165 if (nested_vmx_check_msr_bitmap_controls(vcpu, vmcs12)) {
Nadav Har'El7c177932011-05-25 23:12:04 +030010166 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
10167 return 1;
10168 }
10169
Wincy Vanf2b93282015-02-03 23:56:03 +080010170 if (nested_vmx_check_apicv_controls(vcpu, vmcs12)) {
10171 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
10172 return 1;
10173 }
10174
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010175 if (nested_vmx_check_msr_switch_controls(vcpu, vmcs12)) {
10176 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
10177 return 1;
10178 }
10179
Nadav Har'El7c177932011-05-25 23:12:04 +030010180 if (!vmx_control_verify(vmcs12->cpu_based_vm_exec_control,
Wincy Vanb9c237b2015-02-03 23:56:30 +080010181 vmx->nested.nested_vmx_true_procbased_ctls_low,
10182 vmx->nested.nested_vmx_procbased_ctls_high) ||
Nadav Har'El7c177932011-05-25 23:12:04 +030010183 !vmx_control_verify(vmcs12->secondary_vm_exec_control,
Wincy Vanb9c237b2015-02-03 23:56:30 +080010184 vmx->nested.nested_vmx_secondary_ctls_low,
10185 vmx->nested.nested_vmx_secondary_ctls_high) ||
Nadav Har'El7c177932011-05-25 23:12:04 +030010186 !vmx_control_verify(vmcs12->pin_based_vm_exec_control,
Wincy Vanb9c237b2015-02-03 23:56:30 +080010187 vmx->nested.nested_vmx_pinbased_ctls_low,
10188 vmx->nested.nested_vmx_pinbased_ctls_high) ||
Nadav Har'El7c177932011-05-25 23:12:04 +030010189 !vmx_control_verify(vmcs12->vm_exit_controls,
Wincy Vanb9c237b2015-02-03 23:56:30 +080010190 vmx->nested.nested_vmx_true_exit_ctls_low,
10191 vmx->nested.nested_vmx_exit_ctls_high) ||
Nadav Har'El7c177932011-05-25 23:12:04 +030010192 !vmx_control_verify(vmcs12->vm_entry_controls,
Wincy Vanb9c237b2015-02-03 23:56:30 +080010193 vmx->nested.nested_vmx_true_entry_ctls_low,
10194 vmx->nested.nested_vmx_entry_ctls_high))
Nadav Har'El7c177932011-05-25 23:12:04 +030010195 {
10196 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
10197 return 1;
10198 }
10199
10200 if (((vmcs12->host_cr0 & VMXON_CR0_ALWAYSON) != VMXON_CR0_ALWAYSON) ||
10201 ((vmcs12->host_cr4 & VMXON_CR4_ALWAYSON) != VMXON_CR4_ALWAYSON)) {
10202 nested_vmx_failValid(vcpu,
10203 VMXERR_ENTRY_INVALID_HOST_STATE_FIELD);
10204 return 1;
10205 }
10206
Wincy Vanb9c237b2015-02-03 23:56:30 +080010207 if (!nested_cr0_valid(vcpu, vmcs12->guest_cr0) ||
Nadav Har'El7c177932011-05-25 23:12:04 +030010208 ((vmcs12->guest_cr4 & VMXON_CR4_ALWAYSON) != VMXON_CR4_ALWAYSON)) {
10209 nested_vmx_entry_failure(vcpu, vmcs12,
10210 EXIT_REASON_INVALID_STATE, ENTRY_FAIL_DEFAULT);
10211 return 1;
10212 }
10213 if (vmcs12->vmcs_link_pointer != -1ull) {
10214 nested_vmx_entry_failure(vcpu, vmcs12,
10215 EXIT_REASON_INVALID_STATE, ENTRY_FAIL_VMCS_LINK_PTR);
10216 return 1;
10217 }
10218
10219 /*
Jan Kiszkacb0c8cda2013-04-27 12:58:00 +020010220 * If the load IA32_EFER VM-entry control is 1, the following checks
Jan Kiszka384bb782013-04-20 10:52:36 +020010221 * are performed on the field for the IA32_EFER MSR:
10222 * - Bits reserved in the IA32_EFER MSR must be 0.
10223 * - Bit 10 (corresponding to IA32_EFER.LMA) must equal the value of
10224 * the IA-32e mode guest VM-exit control. It must also be identical
10225 * to bit 8 (LME) if bit 31 in the CR0 field (corresponding to
10226 * CR0.PG) is 1.
10227 */
10228 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_EFER) {
10229 ia32e = (vmcs12->vm_entry_controls & VM_ENTRY_IA32E_MODE) != 0;
10230 if (!kvm_valid_efer(vcpu, vmcs12->guest_ia32_efer) ||
10231 ia32e != !!(vmcs12->guest_ia32_efer & EFER_LMA) ||
10232 ((vmcs12->guest_cr0 & X86_CR0_PG) &&
10233 ia32e != !!(vmcs12->guest_ia32_efer & EFER_LME))) {
10234 nested_vmx_entry_failure(vcpu, vmcs12,
10235 EXIT_REASON_INVALID_STATE, ENTRY_FAIL_DEFAULT);
10236 return 1;
10237 }
10238 }
10239
10240 /*
10241 * If the load IA32_EFER VM-exit control is 1, bits reserved in the
10242 * IA32_EFER MSR must be 0 in the field for that register. In addition,
10243 * the values of the LMA and LME bits in the field must each be that of
10244 * the host address-space size VM-exit control.
10245 */
10246 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_EFER) {
10247 ia32e = (vmcs12->vm_exit_controls &
10248 VM_EXIT_HOST_ADDR_SPACE_SIZE) != 0;
10249 if (!kvm_valid_efer(vcpu, vmcs12->host_ia32_efer) ||
10250 ia32e != !!(vmcs12->host_ia32_efer & EFER_LMA) ||
10251 ia32e != !!(vmcs12->host_ia32_efer & EFER_LME)) {
10252 nested_vmx_entry_failure(vcpu, vmcs12,
10253 EXIT_REASON_INVALID_STATE, ENTRY_FAIL_DEFAULT);
10254 return 1;
10255 }
10256 }
10257
10258 /*
Nadav Har'El7c177932011-05-25 23:12:04 +030010259 * We're finally done with prerequisite checking, and can start with
10260 * the nested entry.
10261 */
10262
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010263 enter_guest_mode(vcpu);
10264
Jan Kiszka2996fca2014-06-16 13:59:43 +020010265 if (!(vmcs12->vm_entry_controls & VM_ENTRY_LOAD_DEBUG_CONTROLS))
10266 vmx->nested.vmcs01_debugctl = vmcs_read64(GUEST_IA32_DEBUGCTL);
10267
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010268 cpu = get_cpu();
Jim Mattson46e24df2017-11-27 17:22:25 -060010269 vmx->loaded_vmcs = &vmx->nested.vmcs02;
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010270 vmx_vcpu_put(vcpu);
10271 vmx_vcpu_load(vcpu, cpu);
10272 vcpu->cpu = cpu;
10273 put_cpu();
10274
Jan Kiszka36c3cc42013-02-23 22:35:37 +010010275 vmx_segment_cache_clear(vmx);
10276
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010277 prepare_vmcs02(vcpu, vmcs12);
10278
Wincy Vanff651cb2014-12-11 08:52:58 +030010279 msr_entry_idx = nested_vmx_load_msr(vcpu,
10280 vmcs12->vm_entry_msr_load_addr,
10281 vmcs12->vm_entry_msr_load_count);
10282 if (msr_entry_idx) {
10283 leave_guest_mode(vcpu);
10284 vmx_load_vmcs01(vcpu);
10285 nested_vmx_entry_failure(vcpu, vmcs12,
10286 EXIT_REASON_MSR_LOAD_FAIL, msr_entry_idx);
10287 return 1;
10288 }
10289
10290 vmcs12->launch_state = 1;
10291
Jan Kiszka6dfacad2013-12-04 08:58:54 +010010292 if (vmcs12->guest_activity_state == GUEST_ACTIVITY_HLT)
Joel Schopp5cb56052015-03-02 13:43:31 -060010293 return kvm_vcpu_halt(vcpu);
Jan Kiszka6dfacad2013-12-04 08:58:54 +010010294
Jan Kiszka7af40ad32014-01-04 18:47:23 +010010295 vmx->nested.nested_run_pending = 1;
10296
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010297 /*
10298 * Note no nested_vmx_succeed or nested_vmx_fail here. At this point
10299 * we are no longer running L1, and VMLAUNCH/VMRESUME has not yet
10300 * returned as far as L1 is concerned. It will only return (and set
10301 * the success flag) when L2 exits (see nested_vmx_vmexit()).
10302 */
10303 return 1;
10304}
10305
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010306/*
10307 * On a nested exit from L2 to L1, vmcs12.guest_cr0 might not be up-to-date
10308 * because L2 may have changed some cr0 bits directly (CRO_GUEST_HOST_MASK).
10309 * This function returns the new value we should put in vmcs12.guest_cr0.
10310 * It's not enough to just return the vmcs02 GUEST_CR0. Rather,
10311 * 1. Bits that neither L0 nor L1 trapped, were set directly by L2 and are now
10312 * available in vmcs02 GUEST_CR0. (Note: It's enough to check that L0
10313 * didn't trap the bit, because if L1 did, so would L0).
10314 * 2. Bits that L1 asked to trap (and therefore L0 also did) could not have
10315 * been modified by L2, and L1 knows it. So just leave the old value of
10316 * the bit from vmcs12.guest_cr0. Note that the bit from vmcs02 GUEST_CR0
10317 * isn't relevant, because if L0 traps this bit it can set it to anything.
10318 * 3. Bits that L1 didn't trap, but L0 did. L1 believes the guest could have
10319 * changed these bits, and therefore they need to be updated, but L0
10320 * didn't necessarily allow them to be changed in GUEST_CR0 - and rather
10321 * put them in vmcs02 CR0_READ_SHADOW. So take these bits from there.
10322 */
10323static inline unsigned long
10324vmcs12_guest_cr0(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
10325{
10326 return
10327 /*1*/ (vmcs_readl(GUEST_CR0) & vcpu->arch.cr0_guest_owned_bits) |
10328 /*2*/ (vmcs12->guest_cr0 & vmcs12->cr0_guest_host_mask) |
10329 /*3*/ (vmcs_readl(CR0_READ_SHADOW) & ~(vmcs12->cr0_guest_host_mask |
10330 vcpu->arch.cr0_guest_owned_bits));
10331}
10332
10333static inline unsigned long
10334vmcs12_guest_cr4(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
10335{
10336 return
10337 /*1*/ (vmcs_readl(GUEST_CR4) & vcpu->arch.cr4_guest_owned_bits) |
10338 /*2*/ (vmcs12->guest_cr4 & vmcs12->cr4_guest_host_mask) |
10339 /*3*/ (vmcs_readl(CR4_READ_SHADOW) & ~(vmcs12->cr4_guest_host_mask |
10340 vcpu->arch.cr4_guest_owned_bits));
10341}
10342
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010343static void vmcs12_save_pending_event(struct kvm_vcpu *vcpu,
10344 struct vmcs12 *vmcs12)
10345{
10346 u32 idt_vectoring;
10347 unsigned int nr;
10348
Gleb Natapov851eb6672013-09-25 12:51:34 +030010349 if (vcpu->arch.exception.pending && vcpu->arch.exception.reinject) {
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010350 nr = vcpu->arch.exception.nr;
10351 idt_vectoring = nr | VECTORING_INFO_VALID_MASK;
10352
10353 if (kvm_exception_is_soft(nr)) {
10354 vmcs12->vm_exit_instruction_len =
10355 vcpu->arch.event_exit_inst_len;
10356 idt_vectoring |= INTR_TYPE_SOFT_EXCEPTION;
10357 } else
10358 idt_vectoring |= INTR_TYPE_HARD_EXCEPTION;
10359
10360 if (vcpu->arch.exception.has_error_code) {
10361 idt_vectoring |= VECTORING_INFO_DELIVER_CODE_MASK;
10362 vmcs12->idt_vectoring_error_code =
10363 vcpu->arch.exception.error_code;
10364 }
10365
10366 vmcs12->idt_vectoring_info_field = idt_vectoring;
Jan Kiszkacd2633c2013-10-23 17:42:15 +010010367 } else if (vcpu->arch.nmi_injected) {
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010368 vmcs12->idt_vectoring_info_field =
10369 INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR;
10370 } else if (vcpu->arch.interrupt.pending) {
10371 nr = vcpu->arch.interrupt.nr;
10372 idt_vectoring = nr | VECTORING_INFO_VALID_MASK;
10373
10374 if (vcpu->arch.interrupt.soft) {
10375 idt_vectoring |= INTR_TYPE_SOFT_INTR;
10376 vmcs12->vm_entry_instruction_len =
10377 vcpu->arch.event_exit_inst_len;
10378 } else
10379 idt_vectoring |= INTR_TYPE_EXT_INTR;
10380
10381 vmcs12->idt_vectoring_info_field = idt_vectoring;
10382 }
10383}
10384
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010385static int vmx_check_nested_events(struct kvm_vcpu *vcpu, bool external_intr)
10386{
10387 struct vcpu_vmx *vmx = to_vmx(vcpu);
10388
Jan Kiszkaf4124502014-03-07 20:03:13 +010010389 if (nested_cpu_has_preemption_timer(get_vmcs12(vcpu)) &&
10390 vmx->nested.preemption_timer_expired) {
10391 if (vmx->nested.nested_run_pending)
10392 return -EBUSY;
10393 nested_vmx_vmexit(vcpu, EXIT_REASON_PREEMPTION_TIMER, 0, 0);
10394 return 0;
10395 }
10396
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010397 if (vcpu->arch.nmi_pending && nested_exit_on_nmi(vcpu)) {
Jan Kiszka220c5672014-03-07 20:03:14 +010010398 if (vmx->nested.nested_run_pending ||
10399 vcpu->arch.interrupt.pending)
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010400 return -EBUSY;
10401 nested_vmx_vmexit(vcpu, EXIT_REASON_EXCEPTION_NMI,
10402 NMI_VECTOR | INTR_TYPE_NMI_INTR |
10403 INTR_INFO_VALID_MASK, 0);
10404 /*
10405 * The NMI-triggered VM exit counts as injection:
10406 * clear this one and block further NMIs.
10407 */
10408 vcpu->arch.nmi_pending = 0;
10409 vmx_set_nmi_mask(vcpu, true);
10410 return 0;
10411 }
10412
10413 if ((kvm_cpu_has_interrupt(vcpu) || external_intr) &&
10414 nested_exit_on_intr(vcpu)) {
10415 if (vmx->nested.nested_run_pending)
10416 return -EBUSY;
10417 nested_vmx_vmexit(vcpu, EXIT_REASON_EXTERNAL_INTERRUPT, 0, 0);
Wincy Van705699a2015-02-03 23:58:17 +080010418 return 0;
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010419 }
10420
David Hildenbrand1edccf22017-01-25 11:58:58 +010010421 vmx_complete_nested_posted_interrupt(vcpu);
10422 return 0;
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010423}
10424
Jan Kiszkaf4124502014-03-07 20:03:13 +010010425static u32 vmx_get_preemption_timer_value(struct kvm_vcpu *vcpu)
10426{
10427 ktime_t remaining =
10428 hrtimer_get_remaining(&to_vmx(vcpu)->nested.preemption_timer);
10429 u64 value;
10430
10431 if (ktime_to_ns(remaining) <= 0)
10432 return 0;
10433
10434 value = ktime_to_ns(remaining) * vcpu->arch.virtual_tsc_khz;
10435 do_div(value, 1000000);
10436 return value >> VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE;
10437}
10438
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010439/*
10440 * prepare_vmcs12 is part of what we need to do when the nested L2 guest exits
10441 * and we want to prepare to run its L1 parent. L1 keeps a vmcs for L2 (vmcs12),
10442 * and this function updates it to reflect the changes to the guest state while
10443 * L2 was running (and perhaps made some exits which were handled directly by L0
10444 * without going back to L1), and to reflect the exit reason.
10445 * Note that we do not have to copy here all VMCS fields, just those that
10446 * could have changed by the L2 guest or the exit - i.e., the guest-state and
10447 * exit-information fields only. Other fields are modified by L1 with VMWRITE,
10448 * which already writes to vmcs12 directly.
10449 */
Jan Kiszka533558b2014-01-04 18:47:20 +010010450static void prepare_vmcs12(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12,
10451 u32 exit_reason, u32 exit_intr_info,
10452 unsigned long exit_qualification)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010453{
10454 /* update guest state fields: */
10455 vmcs12->guest_cr0 = vmcs12_guest_cr0(vcpu, vmcs12);
10456 vmcs12->guest_cr4 = vmcs12_guest_cr4(vcpu, vmcs12);
10457
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010458 vmcs12->guest_rsp = kvm_register_read(vcpu, VCPU_REGS_RSP);
10459 vmcs12->guest_rip = kvm_register_read(vcpu, VCPU_REGS_RIP);
10460 vmcs12->guest_rflags = vmcs_readl(GUEST_RFLAGS);
10461
10462 vmcs12->guest_es_selector = vmcs_read16(GUEST_ES_SELECTOR);
10463 vmcs12->guest_cs_selector = vmcs_read16(GUEST_CS_SELECTOR);
10464 vmcs12->guest_ss_selector = vmcs_read16(GUEST_SS_SELECTOR);
10465 vmcs12->guest_ds_selector = vmcs_read16(GUEST_DS_SELECTOR);
10466 vmcs12->guest_fs_selector = vmcs_read16(GUEST_FS_SELECTOR);
10467 vmcs12->guest_gs_selector = vmcs_read16(GUEST_GS_SELECTOR);
10468 vmcs12->guest_ldtr_selector = vmcs_read16(GUEST_LDTR_SELECTOR);
10469 vmcs12->guest_tr_selector = vmcs_read16(GUEST_TR_SELECTOR);
10470 vmcs12->guest_es_limit = vmcs_read32(GUEST_ES_LIMIT);
10471 vmcs12->guest_cs_limit = vmcs_read32(GUEST_CS_LIMIT);
10472 vmcs12->guest_ss_limit = vmcs_read32(GUEST_SS_LIMIT);
10473 vmcs12->guest_ds_limit = vmcs_read32(GUEST_DS_LIMIT);
10474 vmcs12->guest_fs_limit = vmcs_read32(GUEST_FS_LIMIT);
10475 vmcs12->guest_gs_limit = vmcs_read32(GUEST_GS_LIMIT);
10476 vmcs12->guest_ldtr_limit = vmcs_read32(GUEST_LDTR_LIMIT);
10477 vmcs12->guest_tr_limit = vmcs_read32(GUEST_TR_LIMIT);
10478 vmcs12->guest_gdtr_limit = vmcs_read32(GUEST_GDTR_LIMIT);
10479 vmcs12->guest_idtr_limit = vmcs_read32(GUEST_IDTR_LIMIT);
10480 vmcs12->guest_es_ar_bytes = vmcs_read32(GUEST_ES_AR_BYTES);
10481 vmcs12->guest_cs_ar_bytes = vmcs_read32(GUEST_CS_AR_BYTES);
10482 vmcs12->guest_ss_ar_bytes = vmcs_read32(GUEST_SS_AR_BYTES);
10483 vmcs12->guest_ds_ar_bytes = vmcs_read32(GUEST_DS_AR_BYTES);
10484 vmcs12->guest_fs_ar_bytes = vmcs_read32(GUEST_FS_AR_BYTES);
10485 vmcs12->guest_gs_ar_bytes = vmcs_read32(GUEST_GS_AR_BYTES);
10486 vmcs12->guest_ldtr_ar_bytes = vmcs_read32(GUEST_LDTR_AR_BYTES);
10487 vmcs12->guest_tr_ar_bytes = vmcs_read32(GUEST_TR_AR_BYTES);
10488 vmcs12->guest_es_base = vmcs_readl(GUEST_ES_BASE);
10489 vmcs12->guest_cs_base = vmcs_readl(GUEST_CS_BASE);
10490 vmcs12->guest_ss_base = vmcs_readl(GUEST_SS_BASE);
10491 vmcs12->guest_ds_base = vmcs_readl(GUEST_DS_BASE);
10492 vmcs12->guest_fs_base = vmcs_readl(GUEST_FS_BASE);
10493 vmcs12->guest_gs_base = vmcs_readl(GUEST_GS_BASE);
10494 vmcs12->guest_ldtr_base = vmcs_readl(GUEST_LDTR_BASE);
10495 vmcs12->guest_tr_base = vmcs_readl(GUEST_TR_BASE);
10496 vmcs12->guest_gdtr_base = vmcs_readl(GUEST_GDTR_BASE);
10497 vmcs12->guest_idtr_base = vmcs_readl(GUEST_IDTR_BASE);
10498
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010499 vmcs12->guest_interruptibility_info =
10500 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
10501 vmcs12->guest_pending_dbg_exceptions =
10502 vmcs_readl(GUEST_PENDING_DBG_EXCEPTIONS);
Jan Kiszka3edf1e62014-01-04 18:47:24 +010010503 if (vcpu->arch.mp_state == KVM_MP_STATE_HALTED)
10504 vmcs12->guest_activity_state = GUEST_ACTIVITY_HLT;
10505 else
10506 vmcs12->guest_activity_state = GUEST_ACTIVITY_ACTIVE;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010507
Jan Kiszkaf4124502014-03-07 20:03:13 +010010508 if (nested_cpu_has_preemption_timer(vmcs12)) {
10509 if (vmcs12->vm_exit_controls &
10510 VM_EXIT_SAVE_VMX_PREEMPTION_TIMER)
10511 vmcs12->vmx_preemption_timer_value =
10512 vmx_get_preemption_timer_value(vcpu);
10513 hrtimer_cancel(&to_vmx(vcpu)->nested.preemption_timer);
10514 }
Arthur Chunqi Li7854cbc2013-09-16 16:11:44 +080010515
Nadav Har'El3633cfc2013-08-05 11:07:07 +030010516 /*
10517 * In some cases (usually, nested EPT), L2 is allowed to change its
10518 * own CR3 without exiting. If it has changed it, we must keep it.
10519 * Of course, if L0 is using shadow page tables, GUEST_CR3 was defined
10520 * by L0, not L1 or L2, so we mustn't unconditionally copy it to vmcs12.
10521 *
10522 * Additionally, restore L2's PDPTR to vmcs12.
10523 */
10524 if (enable_ept) {
Paolo Bonzinif3531052015-12-03 15:49:56 +010010525 vmcs12->guest_cr3 = vmcs_readl(GUEST_CR3);
Nadav Har'El3633cfc2013-08-05 11:07:07 +030010526 vmcs12->guest_pdptr0 = vmcs_read64(GUEST_PDPTR0);
10527 vmcs12->guest_pdptr1 = vmcs_read64(GUEST_PDPTR1);
10528 vmcs12->guest_pdptr2 = vmcs_read64(GUEST_PDPTR2);
10529 vmcs12->guest_pdptr3 = vmcs_read64(GUEST_PDPTR3);
10530 }
10531
Jan Dakinevich119a9c02016-09-04 21:22:47 +030010532 if (nested_cpu_has_ept(vmcs12))
10533 vmcs12->guest_linear_address = vmcs_readl(GUEST_LINEAR_ADDRESS);
10534
Wincy Van608406e2015-02-03 23:57:51 +080010535 if (nested_cpu_has_vid(vmcs12))
10536 vmcs12->guest_intr_status = vmcs_read16(GUEST_INTR_STATUS);
10537
Jan Kiszkac18911a2013-03-13 16:06:41 +010010538 vmcs12->vm_entry_controls =
10539 (vmcs12->vm_entry_controls & ~VM_ENTRY_IA32E_MODE) |
Gleb Natapov2961e8762013-11-25 15:37:13 +020010540 (vm_entry_controls_get(to_vmx(vcpu)) & VM_ENTRY_IA32E_MODE);
Jan Kiszkac18911a2013-03-13 16:06:41 +010010541
Jan Kiszka2996fca2014-06-16 13:59:43 +020010542 if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_DEBUG_CONTROLS) {
10543 kvm_get_dr(vcpu, 7, (unsigned long *)&vmcs12->guest_dr7);
10544 vmcs12->guest_ia32_debugctl = vmcs_read64(GUEST_IA32_DEBUGCTL);
10545 }
10546
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010547 /* TODO: These cannot have changed unless we have MSR bitmaps and
10548 * the relevant bit asks not to trap the change */
Jan Kiszkab8c07d52013-04-06 13:51:21 +020010549 if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_IA32_PAT)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010550 vmcs12->guest_ia32_pat = vmcs_read64(GUEST_IA32_PAT);
Jan Kiszka10ba54a2013-08-08 16:26:31 +020010551 if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_IA32_EFER)
10552 vmcs12->guest_ia32_efer = vcpu->arch.efer;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010553 vmcs12->guest_sysenter_cs = vmcs_read32(GUEST_SYSENTER_CS);
10554 vmcs12->guest_sysenter_esp = vmcs_readl(GUEST_SYSENTER_ESP);
10555 vmcs12->guest_sysenter_eip = vmcs_readl(GUEST_SYSENTER_EIP);
Paolo Bonzinia87036a2016-03-08 09:52:13 +010010556 if (kvm_mpx_supported())
Paolo Bonzini36be0b92014-02-24 12:30:04 +010010557 vmcs12->guest_bndcfgs = vmcs_read64(GUEST_BNDCFGS);
Wanpeng Li81dc01f2014-12-04 19:11:07 +080010558 if (nested_cpu_has_xsaves(vmcs12))
10559 vmcs12->xss_exit_bitmap = vmcs_read64(XSS_EXIT_BITMAP);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010560
10561 /* update exit information fields: */
10562
Jan Kiszka533558b2014-01-04 18:47:20 +010010563 vmcs12->vm_exit_reason = exit_reason;
10564 vmcs12->exit_qualification = exit_qualification;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010565
Jan Kiszka533558b2014-01-04 18:47:20 +010010566 vmcs12->vm_exit_intr_info = exit_intr_info;
Jan Kiszkac0d1c772013-04-14 12:12:50 +020010567 if ((vmcs12->vm_exit_intr_info &
10568 (INTR_INFO_VALID_MASK | INTR_INFO_DELIVER_CODE_MASK)) ==
10569 (INTR_INFO_VALID_MASK | INTR_INFO_DELIVER_CODE_MASK))
10570 vmcs12->vm_exit_intr_error_code =
10571 vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010572 vmcs12->idt_vectoring_info_field = 0;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010573 vmcs12->vm_exit_instruction_len = vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
10574 vmcs12->vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
10575
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010576 if (!(vmcs12->vm_exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY)) {
10577 /* vm_entry_intr_info_field is cleared on exit. Emulate this
10578 * instead of reading the real value. */
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010579 vmcs12->vm_entry_intr_info_field &= ~INTR_INFO_VALID_MASK;
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010580
10581 /*
10582 * Transfer the event that L0 or L1 may wanted to inject into
10583 * L2 to IDT_VECTORING_INFO_FIELD.
10584 */
10585 vmcs12_save_pending_event(vcpu, vmcs12);
10586 }
10587
10588 /*
10589 * Drop what we picked up for L2 via vmx_complete_interrupts. It is
10590 * preserved above and would only end up incorrectly in L1.
10591 */
10592 vcpu->arch.nmi_injected = false;
10593 kvm_clear_exception_queue(vcpu);
10594 kvm_clear_interrupt_queue(vcpu);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010595}
10596
10597/*
10598 * A part of what we need to when the nested L2 guest exits and we want to
10599 * run its L1 parent, is to reset L1's guest state to the host state specified
10600 * in vmcs12.
10601 * This function is to be called not only on normal nested exit, but also on
10602 * a nested entry failure, as explained in Intel's spec, 3B.23.7 ("VM-Entry
10603 * Failures During or After Loading Guest State").
10604 * This function should be called when the active VMCS is L1's (vmcs01).
10605 */
Jan Kiszka733568f2013-02-23 15:07:47 +010010606static void load_vmcs12_host_state(struct kvm_vcpu *vcpu,
10607 struct vmcs12 *vmcs12)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010608{
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +080010609 struct kvm_segment seg;
10610
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010611 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_EFER)
10612 vcpu->arch.efer = vmcs12->host_ia32_efer;
Jan Kiszkad1fa0352013-04-14 12:44:54 +020010613 else if (vmcs12->vm_exit_controls & VM_EXIT_HOST_ADDR_SPACE_SIZE)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010614 vcpu->arch.efer |= (EFER_LMA | EFER_LME);
10615 else
10616 vcpu->arch.efer &= ~(EFER_LMA | EFER_LME);
10617 vmx_set_efer(vcpu, vcpu->arch.efer);
10618
10619 kvm_register_write(vcpu, VCPU_REGS_RSP, vmcs12->host_rsp);
10620 kvm_register_write(vcpu, VCPU_REGS_RIP, vmcs12->host_rip);
H. Peter Anvin1adfa762013-04-27 16:10:11 -070010621 vmx_set_rflags(vcpu, X86_EFLAGS_FIXED);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010622 /*
10623 * Note that calling vmx_set_cr0 is important, even if cr0 hasn't
10624 * actually changed, because it depends on the current state of
10625 * fpu_active (which may have changed).
10626 * Note that vmx_set_cr0 refers to efer set above.
10627 */
Jan Kiszka9e3e4db2013-09-03 21:11:45 +020010628 vmx_set_cr0(vcpu, vmcs12->host_cr0);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010629 /*
10630 * If we did fpu_activate()/fpu_deactivate() during L2's run, we need
10631 * to apply the same changes to L1's vmcs. We just set cr0 correctly,
10632 * but we also need to update cr0_guest_host_mask and exception_bitmap.
10633 */
10634 update_exception_bitmap(vcpu);
10635 vcpu->arch.cr0_guest_owned_bits = (vcpu->fpu_active ? X86_CR0_TS : 0);
10636 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
10637
10638 /*
10639 * Note that CR4_GUEST_HOST_MASK is already set in the original vmcs01
10640 * (KVM doesn't change it)- no reason to call set_cr4_guest_host_mask();
10641 */
10642 vcpu->arch.cr4_guest_owned_bits = ~vmcs_readl(CR4_GUEST_HOST_MASK);
Haozhong Zhang08e16742017-10-10 15:01:22 +080010643 vmx_set_cr4(vcpu, vmcs12->host_cr4);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010644
Jan Kiszka29bf08f2013-12-28 16:31:52 +010010645 nested_ept_uninit_mmu_context(vcpu);
Nadav Har'El155a97a2013-08-05 11:07:16 +030010646
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010647 kvm_set_cr3(vcpu, vmcs12->host_cr3);
10648 kvm_mmu_reset_context(vcpu);
10649
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +030010650 if (!enable_ept)
10651 vcpu->arch.walk_mmu->inject_page_fault = kvm_inject_page_fault;
10652
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010653 if (enable_vpid) {
10654 /*
10655 * Trivially support vpid by letting L2s share their parent
10656 * L1's vpid. TODO: move to a more elaborate solution, giving
10657 * each L2 its own vpid and exposing the vpid feature to L1.
10658 */
10659 vmx_flush_tlb(vcpu);
10660 }
10661
10662
10663 vmcs_write32(GUEST_SYSENTER_CS, vmcs12->host_ia32_sysenter_cs);
10664 vmcs_writel(GUEST_SYSENTER_ESP, vmcs12->host_ia32_sysenter_esp);
10665 vmcs_writel(GUEST_SYSENTER_EIP, vmcs12->host_ia32_sysenter_eip);
10666 vmcs_writel(GUEST_IDTR_BASE, vmcs12->host_idtr_base);
10667 vmcs_writel(GUEST_GDTR_BASE, vmcs12->host_gdtr_base);
Ladi Prosek1be0c0e2017-10-11 16:54:42 +020010668 vmcs_write32(GUEST_IDTR_LIMIT, 0xFFFF);
10669 vmcs_write32(GUEST_GDTR_LIMIT, 0xFFFF);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010670
Paolo Bonzini36be0b92014-02-24 12:30:04 +010010671 /* If not VM_EXIT_CLEAR_BNDCFGS, the L2 value propagates to L1. */
10672 if (vmcs12->vm_exit_controls & VM_EXIT_CLEAR_BNDCFGS)
10673 vmcs_write64(GUEST_BNDCFGS, 0);
10674
Jan Kiszka44811c02013-08-04 17:17:27 +020010675 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_PAT) {
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010676 vmcs_write64(GUEST_IA32_PAT, vmcs12->host_ia32_pat);
Jan Kiszka44811c02013-08-04 17:17:27 +020010677 vcpu->arch.pat = vmcs12->host_ia32_pat;
10678 }
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010679 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL)
10680 vmcs_write64(GUEST_IA32_PERF_GLOBAL_CTRL,
10681 vmcs12->host_ia32_perf_global_ctrl);
Jan Kiszka503cd0c2013-03-03 13:05:44 +010010682
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +080010683 /* Set L1 segment info according to Intel SDM
10684 27.5.2 Loading Host Segment and Descriptor-Table Registers */
10685 seg = (struct kvm_segment) {
10686 .base = 0,
10687 .limit = 0xFFFFFFFF,
10688 .selector = vmcs12->host_cs_selector,
10689 .type = 11,
10690 .present = 1,
10691 .s = 1,
10692 .g = 1
10693 };
10694 if (vmcs12->vm_exit_controls & VM_EXIT_HOST_ADDR_SPACE_SIZE)
10695 seg.l = 1;
10696 else
10697 seg.db = 1;
10698 vmx_set_segment(vcpu, &seg, VCPU_SREG_CS);
10699 seg = (struct kvm_segment) {
10700 .base = 0,
10701 .limit = 0xFFFFFFFF,
10702 .type = 3,
10703 .present = 1,
10704 .s = 1,
10705 .db = 1,
10706 .g = 1
10707 };
10708 seg.selector = vmcs12->host_ds_selector;
10709 vmx_set_segment(vcpu, &seg, VCPU_SREG_DS);
10710 seg.selector = vmcs12->host_es_selector;
10711 vmx_set_segment(vcpu, &seg, VCPU_SREG_ES);
10712 seg.selector = vmcs12->host_ss_selector;
10713 vmx_set_segment(vcpu, &seg, VCPU_SREG_SS);
10714 seg.selector = vmcs12->host_fs_selector;
10715 seg.base = vmcs12->host_fs_base;
10716 vmx_set_segment(vcpu, &seg, VCPU_SREG_FS);
10717 seg.selector = vmcs12->host_gs_selector;
10718 seg.base = vmcs12->host_gs_base;
10719 vmx_set_segment(vcpu, &seg, VCPU_SREG_GS);
10720 seg = (struct kvm_segment) {
Gleb Natapov205befd2013-08-04 15:08:06 +030010721 .base = vmcs12->host_tr_base,
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +080010722 .limit = 0x67,
10723 .selector = vmcs12->host_tr_selector,
10724 .type = 11,
10725 .present = 1
10726 };
10727 vmx_set_segment(vcpu, &seg, VCPU_SREG_TR);
10728
Jan Kiszka503cd0c2013-03-03 13:05:44 +010010729 kvm_set_dr(vcpu, 7, 0x400);
10730 vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
Wincy Vanff651cb2014-12-11 08:52:58 +030010731
Wincy Van3af18d92015-02-03 23:49:31 +080010732 if (cpu_has_vmx_msr_bitmap())
10733 vmx_set_msr_bitmap(vcpu);
10734
Wincy Vanff651cb2014-12-11 08:52:58 +030010735 if (nested_vmx_load_msr(vcpu, vmcs12->vm_exit_msr_load_addr,
10736 vmcs12->vm_exit_msr_load_count))
10737 nested_vmx_abort(vcpu, VMX_ABORT_LOAD_HOST_MSR_FAIL);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010738}
10739
10740/*
10741 * Emulate an exit from nested guest (L2) to L1, i.e., prepare to run L1
10742 * and modify vmcs12 to make it see what it would expect to see there if
10743 * L2 was its real guest. Must only be called when in L2 (is_guest_mode())
10744 */
Jan Kiszka533558b2014-01-04 18:47:20 +010010745static void nested_vmx_vmexit(struct kvm_vcpu *vcpu, u32 exit_reason,
10746 u32 exit_intr_info,
10747 unsigned long exit_qualification)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010748{
10749 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010750 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
10751
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010752 /* trying to cancel vmlaunch/vmresume is a bug */
10753 WARN_ON_ONCE(vmx->nested.nested_run_pending);
10754
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010755 leave_guest_mode(vcpu);
Jan Kiszka533558b2014-01-04 18:47:20 +010010756 prepare_vmcs12(vcpu, vmcs12, exit_reason, exit_intr_info,
10757 exit_qualification);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010758
Wincy Vanff651cb2014-12-11 08:52:58 +030010759 if (nested_vmx_store_msr(vcpu, vmcs12->vm_exit_msr_store_addr,
10760 vmcs12->vm_exit_msr_store_count))
10761 nested_vmx_abort(vcpu, VMX_ABORT_SAVE_GUEST_MSR_FAIL);
10762
Wanpeng Lif3380ca2014-08-05 12:42:23 +080010763 vmx_load_vmcs01(vcpu);
10764
Bandan Das77b0f5d2014-04-19 18:17:45 -040010765 if ((exit_reason == EXIT_REASON_EXTERNAL_INTERRUPT)
10766 && nested_exit_intr_ack_set(vcpu)) {
10767 int irq = kvm_cpu_get_interrupt(vcpu);
10768 WARN_ON(irq < 0);
10769 vmcs12->vm_exit_intr_info = irq |
10770 INTR_INFO_VALID_MASK | INTR_TYPE_EXT_INTR;
10771 }
10772
Jan Kiszka542060e2014-01-04 18:47:21 +010010773 trace_kvm_nested_vmexit_inject(vmcs12->vm_exit_reason,
10774 vmcs12->exit_qualification,
10775 vmcs12->idt_vectoring_info_field,
10776 vmcs12->vm_exit_intr_info,
10777 vmcs12->vm_exit_intr_error_code,
10778 KVM_ISA_VMX);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010779
Paolo Bonzini8391ce42016-07-07 14:58:33 +020010780 vm_entry_controls_reset_shadow(vmx);
10781 vm_exit_controls_reset_shadow(vmx);
Jan Kiszka36c3cc42013-02-23 22:35:37 +010010782 vmx_segment_cache_clear(vmx);
10783
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010784 load_vmcs12_host_state(vcpu, vmcs12);
10785
Paolo Bonzini93140062016-07-06 13:23:51 +020010786 /* Update any VMCS fields that might have changed while L2 ran */
Paolo Bonziniea26e4e2016-11-01 00:39:48 +010010787 vmcs_write64(TSC_OFFSET, vcpu->arch.tsc_offset);
Paolo Bonzini93140062016-07-06 13:23:51 +020010788 if (vmx->hv_deadline_tsc == -1)
10789 vmcs_clear_bits(PIN_BASED_VM_EXEC_CONTROL,
10790 PIN_BASED_VMX_PREEMPTION_TIMER);
10791 else
10792 vmcs_set_bits(PIN_BASED_VM_EXEC_CONTROL,
10793 PIN_BASED_VMX_PREEMPTION_TIMER);
Peter Feinerc95ba922016-08-17 09:36:47 -070010794 if (kvm_has_tsc_control)
10795 decache_tsc_multiplier(vmx);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010796
Radim Krčmářdccbfcf2016-08-08 20:16:23 +020010797 if (vmx->nested.change_vmcs01_virtual_x2apic_mode) {
10798 vmx->nested.change_vmcs01_virtual_x2apic_mode = false;
10799 vmx_set_virtual_x2apic_mode(vcpu,
10800 vcpu->arch.apic_base & X2APIC_ENABLE);
Jim Mattson8386ff52017-03-16 13:53:59 -070010801 } else if (!nested_cpu_has_ept(vmcs12) &&
10802 nested_cpu_has2(vmcs12,
10803 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES)) {
10804 vmx_flush_tlb_ept_only(vcpu);
Radim Krčmářdccbfcf2016-08-08 20:16:23 +020010805 }
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010806
10807 /* This is needed for same reason as it was needed in prepare_vmcs02 */
10808 vmx->host_rsp = 0;
10809
10810 /* Unpin physical memory we referred to in vmcs02 */
10811 if (vmx->nested.apic_access_page) {
10812 nested_release_page(vmx->nested.apic_access_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +020010813 vmx->nested.apic_access_page = NULL;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010814 }
Wanpeng Lia7c0b072014-08-21 19:46:50 +080010815 if (vmx->nested.virtual_apic_page) {
10816 nested_release_page(vmx->nested.virtual_apic_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +020010817 vmx->nested.virtual_apic_page = NULL;
Wanpeng Lia7c0b072014-08-21 19:46:50 +080010818 }
Wincy Van705699a2015-02-03 23:58:17 +080010819 if (vmx->nested.pi_desc_page) {
10820 kunmap(vmx->nested.pi_desc_page);
10821 nested_release_page(vmx->nested.pi_desc_page);
10822 vmx->nested.pi_desc_page = NULL;
10823 vmx->nested.pi_desc = NULL;
10824 }
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010825
10826 /*
Tang Chen38b99172014-09-24 15:57:54 +080010827 * We are now running in L2, mmu_notifier will force to reload the
10828 * page's hpa for L2 vmcs. Need to reload it for L1 before entering L1.
10829 */
Wanpeng Lic83b6d12016-09-06 17:20:33 +080010830 kvm_make_request(KVM_REQ_APIC_PAGE_RELOAD, vcpu);
Tang Chen38b99172014-09-24 15:57:54 +080010831
10832 /*
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010833 * Exiting from L2 to L1, we're now back to L1 which thinks it just
10834 * finished a VMLAUNCH or VMRESUME instruction, so we need to set the
10835 * success or failure flag accordingly.
10836 */
10837 if (unlikely(vmx->fail)) {
10838 vmx->fail = 0;
10839 nested_vmx_failValid(vcpu, vmcs_read32(VM_INSTRUCTION_ERROR));
10840 } else
10841 nested_vmx_succeed(vcpu);
Abel Gordon012f83c2013-04-18 14:39:25 +030010842 if (enable_shadow_vmcs)
10843 vmx->nested.sync_shadow_vmcs = true;
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010844
10845 /* in case we halted in L2 */
10846 vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010847}
10848
Nadav Har'El7c177932011-05-25 23:12:04 +030010849/*
Jan Kiszka42124922014-01-04 18:47:19 +010010850 * Forcibly leave nested mode in order to be able to reset the VCPU later on.
10851 */
10852static void vmx_leave_nested(struct kvm_vcpu *vcpu)
10853{
Wanpeng Lic886f282017-03-06 04:03:28 -080010854 if (is_guest_mode(vcpu)) {
10855 to_vmx(vcpu)->nested.nested_run_pending = 0;
Jan Kiszka533558b2014-01-04 18:47:20 +010010856 nested_vmx_vmexit(vcpu, -1, 0, 0);
Wanpeng Lic886f282017-03-06 04:03:28 -080010857 }
Jan Kiszka42124922014-01-04 18:47:19 +010010858 free_nested(to_vmx(vcpu));
10859}
10860
10861/*
Nadav Har'El7c177932011-05-25 23:12:04 +030010862 * L1's failure to enter L2 is a subset of a normal exit, as explained in
10863 * 23.7 "VM-entry failures during or after loading guest state" (this also
10864 * lists the acceptable exit-reason and exit-qualification parameters).
10865 * It should only be called before L2 actually succeeded to run, and when
10866 * vmcs01 is current (it doesn't leave_guest_mode() or switch vmcss).
10867 */
10868static void nested_vmx_entry_failure(struct kvm_vcpu *vcpu,
10869 struct vmcs12 *vmcs12,
10870 u32 reason, unsigned long qualification)
10871{
10872 load_vmcs12_host_state(vcpu, vmcs12);
10873 vmcs12->vm_exit_reason = reason | VMX_EXIT_REASONS_FAILED_VMENTRY;
10874 vmcs12->exit_qualification = qualification;
10875 nested_vmx_succeed(vcpu);
Abel Gordon012f83c2013-04-18 14:39:25 +030010876 if (enable_shadow_vmcs)
10877 to_vmx(vcpu)->nested.sync_shadow_vmcs = true;
Nadav Har'El7c177932011-05-25 23:12:04 +030010878}
10879
Joerg Roedel8a76d7f2011-04-04 12:39:27 +020010880static int vmx_check_intercept(struct kvm_vcpu *vcpu,
10881 struct x86_instruction_info *info,
10882 enum x86_intercept_stage stage)
10883{
10884 return X86EMUL_CONTINUE;
10885}
10886
Yunhong Jiang64672c92016-06-13 14:19:59 -070010887#ifdef CONFIG_X86_64
10888/* (a << shift) / divisor, return 1 if overflow otherwise 0 */
10889static inline int u64_shl_div_u64(u64 a, unsigned int shift,
10890 u64 divisor, u64 *result)
10891{
10892 u64 low = a << shift, high = a >> (64 - shift);
10893
10894 /* To avoid the overflow on divq */
10895 if (high >= divisor)
10896 return 1;
10897
10898 /* Low hold the result, high hold rem which is discarded */
10899 asm("divq %2\n\t" : "=a" (low), "=d" (high) :
10900 "rm" (divisor), "0" (low), "1" (high));
10901 *result = low;
10902
10903 return 0;
10904}
10905
10906static int vmx_set_hv_timer(struct kvm_vcpu *vcpu, u64 guest_deadline_tsc)
10907{
10908 struct vcpu_vmx *vmx = to_vmx(vcpu);
Paolo Bonzini9175d2e2016-06-27 15:08:01 +020010909 u64 tscl = rdtsc();
10910 u64 guest_tscl = kvm_read_l1_tsc(vcpu, tscl);
10911 u64 delta_tsc = max(guest_deadline_tsc, guest_tscl) - guest_tscl;
Yunhong Jiang64672c92016-06-13 14:19:59 -070010912
10913 /* Convert to host delta tsc if tsc scaling is enabled */
10914 if (vcpu->arch.tsc_scaling_ratio != kvm_default_tsc_scaling_ratio &&
10915 u64_shl_div_u64(delta_tsc,
10916 kvm_tsc_scaling_ratio_frac_bits,
10917 vcpu->arch.tsc_scaling_ratio,
10918 &delta_tsc))
10919 return -ERANGE;
10920
10921 /*
10922 * If the delta tsc can't fit in the 32 bit after the multi shift,
10923 * we can't use the preemption timer.
10924 * It's possible that it fits on later vmentries, but checking
10925 * on every vmentry is costly so we just use an hrtimer.
10926 */
10927 if (delta_tsc >> (cpu_preemption_timer_multi + 32))
10928 return -ERANGE;
10929
10930 vmx->hv_deadline_tsc = tscl + delta_tsc;
10931 vmcs_set_bits(PIN_BASED_VM_EXEC_CONTROL,
10932 PIN_BASED_VMX_PREEMPTION_TIMER);
10933 return 0;
10934}
10935
10936static void vmx_cancel_hv_timer(struct kvm_vcpu *vcpu)
10937{
10938 struct vcpu_vmx *vmx = to_vmx(vcpu);
10939 vmx->hv_deadline_tsc = -1;
10940 vmcs_clear_bits(PIN_BASED_VM_EXEC_CONTROL,
10941 PIN_BASED_VMX_PREEMPTION_TIMER);
10942}
10943#endif
10944
Paolo Bonzini48d89b92014-08-26 13:27:46 +020010945static void vmx_sched_in(struct kvm_vcpu *vcpu, int cpu)
Radim Krčmářae97a3b2014-08-21 18:08:06 +020010946{
Radim Krčmářb4a2d312014-08-21 18:08:08 +020010947 if (ple_gap)
10948 shrink_ple_window(vcpu);
Radim Krčmářae97a3b2014-08-21 18:08:06 +020010949}
10950
Kai Huang843e4332015-01-28 10:54:28 +080010951static void vmx_slot_enable_log_dirty(struct kvm *kvm,
10952 struct kvm_memory_slot *slot)
10953{
10954 kvm_mmu_slot_leaf_clear_dirty(kvm, slot);
10955 kvm_mmu_slot_largepage_remove_write_access(kvm, slot);
10956}
10957
10958static void vmx_slot_disable_log_dirty(struct kvm *kvm,
10959 struct kvm_memory_slot *slot)
10960{
10961 kvm_mmu_slot_set_dirty(kvm, slot);
10962}
10963
10964static void vmx_flush_log_dirty(struct kvm *kvm)
10965{
10966 kvm_flush_pml_buffers(kvm);
10967}
10968
10969static void vmx_enable_log_dirty_pt_masked(struct kvm *kvm,
10970 struct kvm_memory_slot *memslot,
10971 gfn_t offset, unsigned long mask)
10972{
10973 kvm_mmu_clear_dirty_pt_masked(kvm, memslot, offset, mask);
10974}
10975
Paolo Bonzini01c58b02017-06-06 12:57:04 +020010976static void __pi_post_block(struct kvm_vcpu *vcpu)
10977{
10978 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
10979 struct pi_desc old, new;
10980 unsigned int dest;
Paolo Bonzini01c58b02017-06-06 12:57:04 +020010981
10982 do {
10983 old.control = new.control = pi_desc->control;
Paolo Bonziniff5eb8f2017-06-06 12:57:05 +020010984 WARN(old.nv != POSTED_INTR_WAKEUP_VECTOR,
10985 "Wakeup handler not enabled while the VCPU is blocked\n");
Paolo Bonzini01c58b02017-06-06 12:57:04 +020010986
10987 dest = cpu_physical_id(vcpu->cpu);
10988
10989 if (x2apic_enabled())
10990 new.ndst = dest;
10991 else
10992 new.ndst = (dest << 8) & 0xFF00;
10993
Paolo Bonzini01c58b02017-06-06 12:57:04 +020010994 /* set 'NV' to 'notification vector' */
10995 new.nv = POSTED_INTR_VECTOR;
Paolo Bonziniea37f612017-09-28 17:58:41 +020010996 } while (cmpxchg64(&pi_desc->control, old.control,
10997 new.control) != old.control);
Paolo Bonzini01c58b02017-06-06 12:57:04 +020010998
Paolo Bonziniff5eb8f2017-06-06 12:57:05 +020010999 if (!WARN_ON_ONCE(vcpu->pre_pcpu == -1)) {
11000 spin_lock(&per_cpu(blocked_vcpu_on_cpu_lock, vcpu->pre_pcpu));
Paolo Bonzini01c58b02017-06-06 12:57:04 +020011001 list_del(&vcpu->blocked_vcpu_list);
Paolo Bonziniff5eb8f2017-06-06 12:57:05 +020011002 spin_unlock(&per_cpu(blocked_vcpu_on_cpu_lock, vcpu->pre_pcpu));
Paolo Bonzini01c58b02017-06-06 12:57:04 +020011003 vcpu->pre_pcpu = -1;
11004 }
11005}
11006
Feng Wuefc64402015-09-18 22:29:51 +080011007/*
Feng Wubf9f6ac2015-09-18 22:29:55 +080011008 * This routine does the following things for vCPU which is going
11009 * to be blocked if VT-d PI is enabled.
11010 * - Store the vCPU to the wakeup list, so when interrupts happen
11011 * we can find the right vCPU to wake up.
11012 * - Change the Posted-interrupt descriptor as below:
11013 * 'NDST' <-- vcpu->pre_pcpu
11014 * 'NV' <-- POSTED_INTR_WAKEUP_VECTOR
11015 * - If 'ON' is set during this process, which means at least one
11016 * interrupt is posted for this vCPU, we cannot block it, in
11017 * this case, return 1, otherwise, return 0.
11018 *
11019 */
Yunhong Jiangbc225122016-06-13 14:19:58 -070011020static int pi_pre_block(struct kvm_vcpu *vcpu)
Feng Wubf9f6ac2015-09-18 22:29:55 +080011021{
Feng Wubf9f6ac2015-09-18 22:29:55 +080011022 unsigned int dest;
11023 struct pi_desc old, new;
11024 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
11025
11026 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +080011027 !irq_remapping_cap(IRQ_POSTING_CAP) ||
11028 !kvm_vcpu_apicv_active(vcpu))
Feng Wubf9f6ac2015-09-18 22:29:55 +080011029 return 0;
11030
Paolo Bonziniff5eb8f2017-06-06 12:57:05 +020011031 WARN_ON(irqs_disabled());
11032 local_irq_disable();
11033 if (!WARN_ON_ONCE(vcpu->pre_pcpu != -1)) {
11034 vcpu->pre_pcpu = vcpu->cpu;
11035 spin_lock(&per_cpu(blocked_vcpu_on_cpu_lock, vcpu->pre_pcpu));
11036 list_add_tail(&vcpu->blocked_vcpu_list,
11037 &per_cpu(blocked_vcpu_on_cpu,
11038 vcpu->pre_pcpu));
11039 spin_unlock(&per_cpu(blocked_vcpu_on_cpu_lock, vcpu->pre_pcpu));
11040 }
Feng Wubf9f6ac2015-09-18 22:29:55 +080011041
11042 do {
11043 old.control = new.control = pi_desc->control;
11044
Feng Wubf9f6ac2015-09-18 22:29:55 +080011045 WARN((pi_desc->sn == 1),
11046 "Warning: SN field of posted-interrupts "
11047 "is set before blocking\n");
11048
11049 /*
11050 * Since vCPU can be preempted during this process,
11051 * vcpu->cpu could be different with pre_pcpu, we
11052 * need to set pre_pcpu as the destination of wakeup
11053 * notification event, then we can find the right vCPU
11054 * to wakeup in wakeup handler if interrupts happen
11055 * when the vCPU is in blocked state.
11056 */
11057 dest = cpu_physical_id(vcpu->pre_pcpu);
11058
11059 if (x2apic_enabled())
11060 new.ndst = dest;
11061 else
11062 new.ndst = (dest << 8) & 0xFF00;
11063
11064 /* set 'NV' to 'wakeup vector' */
11065 new.nv = POSTED_INTR_WAKEUP_VECTOR;
Paolo Bonziniea37f612017-09-28 17:58:41 +020011066 } while (cmpxchg64(&pi_desc->control, old.control,
11067 new.control) != old.control);
Feng Wubf9f6ac2015-09-18 22:29:55 +080011068
Paolo Bonziniff5eb8f2017-06-06 12:57:05 +020011069 /* We should not block the vCPU if an interrupt is posted for it. */
11070 if (pi_test_on(pi_desc) == 1)
11071 __pi_post_block(vcpu);
11072
11073 local_irq_enable();
11074 return (vcpu->pre_pcpu == -1);
Feng Wubf9f6ac2015-09-18 22:29:55 +080011075}
11076
Yunhong Jiangbc225122016-06-13 14:19:58 -070011077static int vmx_pre_block(struct kvm_vcpu *vcpu)
11078{
11079 if (pi_pre_block(vcpu))
11080 return 1;
11081
Yunhong Jiang64672c92016-06-13 14:19:59 -070011082 if (kvm_lapic_hv_timer_in_use(vcpu))
11083 kvm_lapic_switch_to_sw_timer(vcpu);
11084
Yunhong Jiangbc225122016-06-13 14:19:58 -070011085 return 0;
11086}
11087
11088static void pi_post_block(struct kvm_vcpu *vcpu)
Feng Wubf9f6ac2015-09-18 22:29:55 +080011089{
Paolo Bonziniff5eb8f2017-06-06 12:57:05 +020011090 if (vcpu->pre_pcpu == -1)
Feng Wubf9f6ac2015-09-18 22:29:55 +080011091 return;
11092
Paolo Bonziniff5eb8f2017-06-06 12:57:05 +020011093 WARN_ON(irqs_disabled());
11094 local_irq_disable();
Paolo Bonzini01c58b02017-06-06 12:57:04 +020011095 __pi_post_block(vcpu);
Paolo Bonziniff5eb8f2017-06-06 12:57:05 +020011096 local_irq_enable();
Feng Wubf9f6ac2015-09-18 22:29:55 +080011097}
11098
Yunhong Jiangbc225122016-06-13 14:19:58 -070011099static void vmx_post_block(struct kvm_vcpu *vcpu)
11100{
Yunhong Jiang64672c92016-06-13 14:19:59 -070011101 if (kvm_x86_ops->set_hv_timer)
11102 kvm_lapic_switch_to_hv_timer(vcpu);
11103
Yunhong Jiangbc225122016-06-13 14:19:58 -070011104 pi_post_block(vcpu);
11105}
11106
Feng Wubf9f6ac2015-09-18 22:29:55 +080011107/*
Feng Wuefc64402015-09-18 22:29:51 +080011108 * vmx_update_pi_irte - set IRTE for Posted-Interrupts
11109 *
11110 * @kvm: kvm
11111 * @host_irq: host irq of the interrupt
11112 * @guest_irq: gsi of the interrupt
11113 * @set: set or unset PI
11114 * returns 0 on success, < 0 on failure
11115 */
11116static int vmx_update_pi_irte(struct kvm *kvm, unsigned int host_irq,
11117 uint32_t guest_irq, bool set)
11118{
11119 struct kvm_kernel_irq_routing_entry *e;
11120 struct kvm_irq_routing_table *irq_rt;
11121 struct kvm_lapic_irq irq;
11122 struct kvm_vcpu *vcpu;
11123 struct vcpu_data vcpu_info;
Jan H. Schönherr3d4213f2017-09-07 19:02:30 +010011124 int idx, ret = 0;
Feng Wuefc64402015-09-18 22:29:51 +080011125
11126 if (!kvm_arch_has_assigned_device(kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +080011127 !irq_remapping_cap(IRQ_POSTING_CAP) ||
11128 !kvm_vcpu_apicv_active(kvm->vcpus[0]))
Feng Wuefc64402015-09-18 22:29:51 +080011129 return 0;
11130
11131 idx = srcu_read_lock(&kvm->irq_srcu);
11132 irq_rt = srcu_dereference(kvm->irq_routing, &kvm->irq_srcu);
Jan H. Schönherr3d4213f2017-09-07 19:02:30 +010011133 if (guest_irq >= irq_rt->nr_rt_entries ||
11134 hlist_empty(&irq_rt->map[guest_irq])) {
11135 pr_warn_once("no route for guest_irq %u/%u (broken user space?)\n",
11136 guest_irq, irq_rt->nr_rt_entries);
11137 goto out;
11138 }
Feng Wuefc64402015-09-18 22:29:51 +080011139
11140 hlist_for_each_entry(e, &irq_rt->map[guest_irq], link) {
11141 if (e->type != KVM_IRQ_ROUTING_MSI)
11142 continue;
11143 /*
11144 * VT-d PI cannot support posting multicast/broadcast
11145 * interrupts to a vCPU, we still use interrupt remapping
11146 * for these kind of interrupts.
11147 *
11148 * For lowest-priority interrupts, we only support
11149 * those with single CPU as the destination, e.g. user
11150 * configures the interrupts via /proc/irq or uses
11151 * irqbalance to make the interrupts single-CPU.
11152 *
11153 * We will support full lowest-priority interrupt later.
11154 */
11155
Radim Krčmář371313132016-07-12 22:09:27 +020011156 kvm_set_msi_irq(kvm, e, &irq);
Feng Wu23a1c252016-01-25 16:53:32 +080011157 if (!kvm_intr_is_single_vcpu(kvm, &irq, &vcpu)) {
11158 /*
11159 * Make sure the IRTE is in remapped mode if
11160 * we don't handle it in posted mode.
11161 */
11162 ret = irq_set_vcpu_affinity(host_irq, NULL);
11163 if (ret < 0) {
11164 printk(KERN_INFO
11165 "failed to back to remapped mode, irq: %u\n",
11166 host_irq);
11167 goto out;
11168 }
11169
Feng Wuefc64402015-09-18 22:29:51 +080011170 continue;
Feng Wu23a1c252016-01-25 16:53:32 +080011171 }
Feng Wuefc64402015-09-18 22:29:51 +080011172
11173 vcpu_info.pi_desc_addr = __pa(vcpu_to_pi_desc(vcpu));
11174 vcpu_info.vector = irq.vector;
11175
Feng Wub6ce9782016-01-25 16:53:35 +080011176 trace_kvm_pi_irte_update(vcpu->vcpu_id, host_irq, e->gsi,
Feng Wuefc64402015-09-18 22:29:51 +080011177 vcpu_info.vector, vcpu_info.pi_desc_addr, set);
11178
11179 if (set)
11180 ret = irq_set_vcpu_affinity(host_irq, &vcpu_info);
Haozhong Zhang0c4e39c2017-09-18 09:56:49 +080011181 else
Feng Wuefc64402015-09-18 22:29:51 +080011182 ret = irq_set_vcpu_affinity(host_irq, NULL);
Feng Wuefc64402015-09-18 22:29:51 +080011183
11184 if (ret < 0) {
11185 printk(KERN_INFO "%s: failed to update PI IRTE\n",
11186 __func__);
11187 goto out;
11188 }
11189 }
11190
11191 ret = 0;
11192out:
11193 srcu_read_unlock(&kvm->irq_srcu, idx);
11194 return ret;
11195}
11196
Ashok Rajc45dcc72016-06-22 14:59:56 +080011197static void vmx_setup_mce(struct kvm_vcpu *vcpu)
11198{
11199 if (vcpu->arch.mcg_cap & MCG_LMCE_P)
11200 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits |=
11201 FEATURE_CONTROL_LMCE;
11202 else
11203 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits &=
11204 ~FEATURE_CONTROL_LMCE;
11205}
11206
Kees Cook404f6aa2016-08-08 16:29:06 -070011207static struct kvm_x86_ops vmx_x86_ops __ro_after_init = {
Avi Kivity6aa8b732006-12-10 02:21:36 -080011208 .cpu_has_kvm_support = cpu_has_kvm_support,
11209 .disabled_by_bios = vmx_disabled_by_bios,
11210 .hardware_setup = hardware_setup,
11211 .hardware_unsetup = hardware_unsetup,
Yang, Sheng002c7f72007-07-31 14:23:01 +030011212 .check_processor_compatibility = vmx_check_processor_compat,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011213 .hardware_enable = hardware_enable,
11214 .hardware_disable = hardware_disable,
Sheng Yang04547152009-04-01 15:52:31 +080011215 .cpu_has_accelerated_tpr = report_flexpriority,
Paolo Bonzini6d396b52015-04-01 14:25:33 +020011216 .cpu_has_high_real_mode_segbase = vmx_has_high_real_mode_segbase,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011217
11218 .vcpu_create = vmx_create_vcpu,
11219 .vcpu_free = vmx_free_vcpu,
Avi Kivity04d2cc72007-09-10 18:10:54 +030011220 .vcpu_reset = vmx_vcpu_reset,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011221
Avi Kivity04d2cc72007-09-10 18:10:54 +030011222 .prepare_guest_switch = vmx_save_host_state,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011223 .vcpu_load = vmx_vcpu_load,
11224 .vcpu_put = vmx_vcpu_put,
11225
Paolo Bonzinia96036b2015-11-10 11:55:36 +010011226 .update_bp_intercept = update_exception_bitmap,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011227 .get_msr = vmx_get_msr,
11228 .set_msr = vmx_set_msr,
11229 .get_segment_base = vmx_get_segment_base,
11230 .get_segment = vmx_get_segment,
11231 .set_segment = vmx_set_segment,
Izik Eidus2e4d2652008-03-24 19:38:34 +020011232 .get_cpl = vmx_get_cpl,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011233 .get_cs_db_l_bits = vmx_get_cs_db_l_bits,
Avi Kivitye8467fd2009-12-29 18:43:06 +020011234 .decache_cr0_guest_bits = vmx_decache_cr0_guest_bits,
Avi Kivityaff48ba2010-12-05 18:56:11 +020011235 .decache_cr3 = vmx_decache_cr3,
Anthony Liguori25c4c272007-04-27 09:29:21 +030011236 .decache_cr4_guest_bits = vmx_decache_cr4_guest_bits,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011237 .set_cr0 = vmx_set_cr0,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011238 .set_cr3 = vmx_set_cr3,
11239 .set_cr4 = vmx_set_cr4,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011240 .set_efer = vmx_set_efer,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011241 .get_idt = vmx_get_idt,
11242 .set_idt = vmx_set_idt,
11243 .get_gdt = vmx_get_gdt,
11244 .set_gdt = vmx_set_gdt,
Jan Kiszka73aaf249e2014-01-04 18:47:16 +010011245 .get_dr6 = vmx_get_dr6,
11246 .set_dr6 = vmx_set_dr6,
Gleb Natapov020df072010-04-13 10:05:23 +030011247 .set_dr7 = vmx_set_dr7,
Paolo Bonzini81908bf2014-02-21 10:32:27 +010011248 .sync_dirty_debug_regs = vmx_sync_dirty_debug_regs,
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -030011249 .cache_reg = vmx_cache_reg,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011250 .get_rflags = vmx_get_rflags,
11251 .set_rflags = vmx_set_rflags,
Huaitong Hanbe94f6b2016-03-22 16:51:20 +080011252
11253 .get_pkru = vmx_get_pkru,
11254
Paolo Bonzini0fdd74f2015-05-20 11:33:43 +020011255 .fpu_activate = vmx_fpu_activate,
Avi Kivity02daab22009-12-30 12:40:26 +020011256 .fpu_deactivate = vmx_fpu_deactivate,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011257
11258 .tlb_flush = vmx_flush_tlb,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011259
Avi Kivity6aa8b732006-12-10 02:21:36 -080011260 .run = vmx_vcpu_run,
Avi Kivity6062d012009-03-23 17:35:17 +020011261 .handle_exit = vmx_handle_exit,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011262 .skip_emulated_instruction = skip_emulated_instruction,
Glauber Costa2809f5d2009-05-12 16:21:05 -040011263 .set_interrupt_shadow = vmx_set_interrupt_shadow,
11264 .get_interrupt_shadow = vmx_get_interrupt_shadow,
Ingo Molnar102d8322007-02-19 14:37:47 +020011265 .patch_hypercall = vmx_patch_hypercall,
Eddie Dong2a8067f2007-08-06 16:29:07 +030011266 .set_irq = vmx_inject_irq,
Gleb Natapov95ba8273132009-04-21 17:45:08 +030011267 .set_nmi = vmx_inject_nmi,
Avi Kivity298101d2007-11-25 13:41:11 +020011268 .queue_exception = vmx_queue_exception,
Avi Kivityb463a6f2010-07-20 15:06:17 +030011269 .cancel_injection = vmx_cancel_injection,
Gleb Natapov78646122009-03-23 12:12:11 +020011270 .interrupt_allowed = vmx_interrupt_allowed,
Gleb Natapov95ba8273132009-04-21 17:45:08 +030011271 .nmi_allowed = vmx_nmi_allowed,
Jan Kiszka3cfc3092009-11-12 01:04:25 +010011272 .get_nmi_mask = vmx_get_nmi_mask,
11273 .set_nmi_mask = vmx_set_nmi_mask,
Gleb Natapov95ba8273132009-04-21 17:45:08 +030011274 .enable_nmi_window = enable_nmi_window,
11275 .enable_irq_window = enable_irq_window,
11276 .update_cr8_intercept = update_cr8_intercept,
Yang Zhang8d146952013-01-25 10:18:50 +080011277 .set_virtual_x2apic_mode = vmx_set_virtual_x2apic_mode,
Tang Chen38b99172014-09-24 15:57:54 +080011278 .set_apic_access_page_addr = vmx_set_apic_access_page_addr,
Andrey Smetanind62caab2015-11-10 15:36:33 +030011279 .get_enable_apicv = vmx_get_enable_apicv,
11280 .refresh_apicv_exec_ctrl = vmx_refresh_apicv_exec_ctrl,
Yang Zhangc7c9c562013-01-25 10:18:51 +080011281 .load_eoi_exitmap = vmx_load_eoi_exitmap,
11282 .hwapic_irr_update = vmx_hwapic_irr_update,
11283 .hwapic_isr_update = vmx_hwapic_isr_update,
Yang Zhanga20ed542013-04-11 19:25:15 +080011284 .sync_pir_to_irr = vmx_sync_pir_to_irr,
11285 .deliver_posted_interrupt = vmx_deliver_posted_interrupt,
Gleb Natapov95ba8273132009-04-21 17:45:08 +030011286
Izik Eiduscbc94022007-10-25 00:29:55 +020011287 .set_tss_addr = vmx_set_tss_addr,
Sheng Yang67253af2008-04-25 10:20:22 +080011288 .get_tdp_level = get_ept_level,
Sheng Yang4b12f0d2009-04-27 20:35:42 +080011289 .get_mt_mask = vmx_get_mt_mask,
Marcelo Tosatti229456f2009-06-17 09:22:14 -030011290
Avi Kivity586f9602010-11-18 13:09:54 +020011291 .get_exit_info = vmx_get_exit_info,
Avi Kivity586f9602010-11-18 13:09:54 +020011292
Sheng Yang17cc3932010-01-05 19:02:27 +080011293 .get_lpage_level = vmx_get_lpage_level,
Sheng Yang0e851882009-12-18 16:48:46 +080011294
11295 .cpuid_update = vmx_cpuid_update,
Sheng Yang4e47c7a2009-12-18 16:48:47 +080011296
11297 .rdtscp_supported = vmx_rdtscp_supported,
Mao, Junjiead756a12012-07-02 01:18:48 +000011298 .invpcid_supported = vmx_invpcid_supported,
Joerg Roedeld4330ef2010-04-22 12:33:11 +020011299
11300 .set_supported_cpuid = vmx_set_supported_cpuid,
Sheng Yangf5f48ee2010-06-30 12:25:15 +080011301
11302 .has_wbinvd_exit = cpu_has_vmx_wbinvd_exit,
Zachary Amsden99e3e302010-08-19 22:07:17 -100011303
11304 .write_tsc_offset = vmx_write_tsc_offset,
Joerg Roedel1c97f0a2010-09-10 17:30:41 +020011305
11306 .set_tdp_cr3 = vmx_set_cr3,
Joerg Roedel8a76d7f2011-04-04 12:39:27 +020011307
11308 .check_intercept = vmx_check_intercept,
Yang Zhanga547c6d2013-04-11 19:25:10 +080011309 .handle_external_intr = vmx_handle_external_intr,
Liu, Jinsongda8999d2014-02-24 10:55:46 +000011310 .mpx_supported = vmx_mpx_supported,
Wanpeng Li55412b22014-12-02 19:21:30 +080011311 .xsaves_supported = vmx_xsaves_supported,
Jan Kiszkab6b8a142014-03-07 20:03:12 +010011312
11313 .check_nested_events = vmx_check_nested_events,
Radim Krčmářae97a3b2014-08-21 18:08:06 +020011314
11315 .sched_in = vmx_sched_in,
Kai Huang843e4332015-01-28 10:54:28 +080011316
11317 .slot_enable_log_dirty = vmx_slot_enable_log_dirty,
11318 .slot_disable_log_dirty = vmx_slot_disable_log_dirty,
11319 .flush_log_dirty = vmx_flush_log_dirty,
11320 .enable_log_dirty_pt_masked = vmx_enable_log_dirty_pt_masked,
Wei Huang25462f72015-06-19 15:45:05 +020011321
Feng Wubf9f6ac2015-09-18 22:29:55 +080011322 .pre_block = vmx_pre_block,
11323 .post_block = vmx_post_block,
11324
Wei Huang25462f72015-06-19 15:45:05 +020011325 .pmu_ops = &intel_pmu_ops,
Feng Wuefc64402015-09-18 22:29:51 +080011326
11327 .update_pi_irte = vmx_update_pi_irte,
Yunhong Jiang64672c92016-06-13 14:19:59 -070011328
11329#ifdef CONFIG_X86_64
11330 .set_hv_timer = vmx_set_hv_timer,
11331 .cancel_hv_timer = vmx_cancel_hv_timer,
11332#endif
Ashok Rajc45dcc72016-06-22 14:59:56 +080011333
11334 .setup_mce = vmx_setup_mce,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011335};
11336
11337static int __init vmx_init(void)
11338{
Tiejun Chen34a1cd62014-10-28 10:14:48 +080011339 int r = kvm_init(&vmx_x86_ops, sizeof(struct vcpu_vmx),
11340 __alignof__(struct vcpu_vmx), THIS_MODULE);
He, Qingfdef3ad2007-04-30 09:45:24 +030011341 if (r)
Tiejun Chen34a1cd62014-10-28 10:14:48 +080011342 return r;
Sheng Yang25c5f222008-03-28 13:18:56 +080011343
Dave Young2965faa2015-09-09 15:38:55 -070011344#ifdef CONFIG_KEXEC_CORE
Zhang Yanfei8f536b72012-12-06 23:43:34 +080011345 rcu_assign_pointer(crash_vmclear_loaded_vmcss,
11346 crash_vmclear_local_loaded_vmcss);
11347#endif
11348
He, Qingfdef3ad2007-04-30 09:45:24 +030011349 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -080011350}
11351
11352static void __exit vmx_exit(void)
11353{
Dave Young2965faa2015-09-09 15:38:55 -070011354#ifdef CONFIG_KEXEC_CORE
Monam Agarwal3b63a432014-03-22 12:28:10 +053011355 RCU_INIT_POINTER(crash_vmclear_loaded_vmcss, NULL);
Zhang Yanfei8f536b72012-12-06 23:43:34 +080011356 synchronize_rcu();
11357#endif
11358
Zhang Xiantaocb498ea2007-11-14 20:39:31 +080011359 kvm_exit();
Avi Kivity6aa8b732006-12-10 02:21:36 -080011360}
11361
11362module_init(vmx_init)
11363module_exit(vmx_exit)