blob: 06561213cf295d9c24604172860aeec66a3a7fb7 [file] [log] [blame]
Ben Widawsky254f9652012-06-04 14:42:42 -07001/*
2 * Copyright © 2011-2012 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Ben Widawsky <ben@bwidawsk.net>
25 *
26 */
27
28/*
29 * This file implements HW context support. On gen5+ a HW context consists of an
30 * opaque GPU object which is referenced at times of context saves and restores.
31 * With RC6 enabled, the context is also referenced as the GPU enters and exists
32 * from RC6 (GPU has it's own internal power context, except on gen5). Though
33 * something like a context does exist for the media ring, the code only
34 * supports contexts for the render ring.
35 *
36 * In software, there is a distinction between contexts created by the user,
37 * and the default HW context. The default HW context is used by GPU clients
38 * that do not request setup of their own hardware context. The default
39 * context's state is never restored to help prevent programming errors. This
40 * would happen if a client ran and piggy-backed off another clients GPU state.
41 * The default context only exists to give the GPU some offset to load as the
42 * current to invoke a save of the context we actually care about. In fact, the
43 * code could likely be constructed, albeit in a more complicated fashion, to
44 * never use the default context, though that limits the driver's ability to
45 * swap out, and/or destroy other contexts.
46 *
47 * All other contexts are created as a request by the GPU client. These contexts
48 * store GPU state, and thus allow GPU clients to not re-emit state (and
49 * potentially query certain state) at any time. The kernel driver makes
50 * certain that the appropriate commands are inserted.
51 *
52 * The context life cycle is semi-complicated in that context BOs may live
53 * longer than the context itself because of the way the hardware, and object
54 * tracking works. Below is a very crude representation of the state machine
55 * describing the context life.
56 * refcount pincount active
57 * S0: initial state 0 0 0
58 * S1: context created 1 0 0
59 * S2: context is currently running 2 1 X
60 * S3: GPU referenced, but not current 2 0 1
61 * S4: context is current, but destroyed 1 1 0
62 * S5: like S3, but destroyed 1 0 1
63 *
64 * The most common (but not all) transitions:
65 * S0->S1: client creates a context
66 * S1->S2: client submits execbuf with context
67 * S2->S3: other clients submits execbuf with context
68 * S3->S1: context object was retired
69 * S3->S2: clients submits another execbuf
70 * S2->S4: context destroy called with current context
71 * S3->S5->S0: destroy path
72 * S4->S5->S0: destroy path on current context
73 *
74 * There are two confusing terms used above:
75 * The "current context" means the context which is currently running on the
Damien Lespiau508842a2013-08-30 14:40:26 +010076 * GPU. The GPU has loaded its state already and has stored away the gtt
Ben Widawsky254f9652012-06-04 14:42:42 -070077 * offset of the BO. The GPU is not actively referencing the data at this
78 * offset, but it will on the next context switch. The only way to avoid this
79 * is to do a GPU reset.
80 *
81 * An "active context' is one which was previously the "current context" and is
82 * on the active list waiting for the next context switch to occur. Until this
83 * happens, the object must remain at the same gtt offset. It is therefore
84 * possible to destroy a context, but it is still active.
85 *
86 */
87
David Howells760285e2012-10-02 18:01:07 +010088#include <drm/drmP.h>
89#include <drm/i915_drm.h>
Ben Widawsky254f9652012-06-04 14:42:42 -070090#include "i915_drv.h"
91
Ben Widawsky40521052012-06-04 14:42:43 -070092/* This is a HW constraint. The value below is the largest known requirement
93 * I've seen in a spec to date, and that was a workaround for a non-shipping
94 * part. It should be safe to decrease this, but it's more future proof as is.
95 */
Ben Widawskyb731d332013-12-06 14:10:59 -080096#define GEN6_CONTEXT_ALIGN (64<<10)
97#define GEN7_CONTEXT_ALIGN 4096
Ben Widawsky40521052012-06-04 14:42:43 -070098
Ben Widawskyb18b6bd2014-02-20 11:47:07 -080099static void do_ppgtt_cleanup(struct i915_hw_ppgtt *ppgtt)
Ben Widawsky321f2ad2014-02-20 11:47:06 -0800100{
Ben Widawsky321f2ad2014-02-20 11:47:06 -0800101 struct drm_device *dev = ppgtt->base.dev;
102 struct drm_i915_private *dev_priv = dev->dev_private;
103 struct i915_address_space *vm = &ppgtt->base;
104
105 if (ppgtt == dev_priv->mm.aliasing_ppgtt ||
106 (list_empty(&vm->active_list) && list_empty(&vm->inactive_list))) {
107 ppgtt->base.cleanup(&ppgtt->base);
108 return;
109 }
110
111 /*
112 * Make sure vmas are unbound before we take down the drm_mm
113 *
114 * FIXME: Proper refcounting should take care of this, this shouldn't be
115 * needed at all.
116 */
117 if (!list_empty(&vm->active_list)) {
118 struct i915_vma *vma;
119
120 list_for_each_entry(vma, &vm->active_list, mm_list)
121 if (WARN_ON(list_empty(&vma->vma_link) ||
122 list_is_singular(&vma->vma_link)))
123 break;
124
125 i915_gem_evict_vm(&ppgtt->base, true);
126 } else {
127 i915_gem_retire_requests(dev);
128 i915_gem_evict_vm(&ppgtt->base, false);
129 }
130
131 ppgtt->base.cleanup(&ppgtt->base);
132}
133
Ben Widawskyb18b6bd2014-02-20 11:47:07 -0800134static void ppgtt_release(struct kref *kref)
135{
136 struct i915_hw_ppgtt *ppgtt =
137 container_of(kref, struct i915_hw_ppgtt, ref);
138
139 do_ppgtt_cleanup(ppgtt);
140 kfree(ppgtt);
141}
142
Ben Widawskyb731d332013-12-06 14:10:59 -0800143static size_t get_context_alignment(struct drm_device *dev)
144{
145 if (IS_GEN6(dev))
146 return GEN6_CONTEXT_ALIGN;
147
148 return GEN7_CONTEXT_ALIGN;
149}
150
Ben Widawsky254f9652012-06-04 14:42:42 -0700151static int get_context_size(struct drm_device *dev)
152{
153 struct drm_i915_private *dev_priv = dev->dev_private;
154 int ret;
155 u32 reg;
156
157 switch (INTEL_INFO(dev)->gen) {
158 case 6:
159 reg = I915_READ(CXT_SIZE);
160 ret = GEN6_CXT_TOTAL_SIZE(reg) * 64;
161 break;
162 case 7:
Ben Widawsky4f91dd62012-07-18 10:10:09 -0700163 reg = I915_READ(GEN7_CXT_SIZE);
Ben Widawsky2e4291e2012-07-24 20:47:30 -0700164 if (IS_HASWELL(dev))
Ben Widawskya0de80a2013-06-25 21:53:40 -0700165 ret = HSW_CXT_TOTAL_SIZE;
Ben Widawsky2e4291e2012-07-24 20:47:30 -0700166 else
167 ret = GEN7_CXT_TOTAL_SIZE(reg) * 64;
Ben Widawsky254f9652012-06-04 14:42:42 -0700168 break;
Ben Widawsky88976442013-11-02 21:07:05 -0700169 case 8:
170 ret = GEN8_CXT_TOTAL_SIZE;
171 break;
Ben Widawsky254f9652012-06-04 14:42:42 -0700172 default:
173 BUG();
174 }
175
176 return ret;
177}
178
Mika Kuoppaladce32712013-04-30 13:30:33 +0300179void i915_gem_context_free(struct kref *ctx_ref)
Ben Widawsky40521052012-06-04 14:42:43 -0700180{
Oscar Mateo273497e2014-05-22 14:13:37 +0100181 struct intel_context *ctx = container_of(ctx_ref,
Mika Kuoppaladce32712013-04-30 13:30:33 +0300182 typeof(*ctx), ref);
Ben Widawskyc7c48df2013-12-06 14:11:15 -0800183 struct i915_hw_ppgtt *ppgtt = NULL;
Ben Widawsky40521052012-06-04 14:42:43 -0700184
Chris Wilson691e6412014-04-09 09:07:36 +0100185 if (ctx->obj) {
186 /* We refcount even the aliasing PPGTT to keep the code symmetric */
187 if (USES_PPGTT(ctx->obj->base.dev))
188 ppgtt = ctx_to_ppgtt(ctx);
Ben Widawskyc7c48df2013-12-06 14:11:15 -0800189
Chris Wilson691e6412014-04-09 09:07:36 +0100190 /* XXX: Free up the object before tearing down the address space, in
191 * case we're bound in the PPGTT */
192 drm_gem_object_unreference(&ctx->obj->base);
193 }
Ben Widawskyc7c48df2013-12-06 14:11:15 -0800194
195 if (ppgtt)
196 kref_put(&ppgtt->ref, ppgtt_release);
197 list_del(&ctx->link);
Ben Widawsky40521052012-06-04 14:42:43 -0700198 kfree(ctx);
199}
200
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800201static struct i915_hw_ppgtt *
Oscar Mateo273497e2014-05-22 14:13:37 +0100202create_vm_for_ctx(struct drm_device *dev, struct intel_context *ctx)
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800203{
204 struct i915_hw_ppgtt *ppgtt;
205 int ret;
206
207 ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
208 if (!ppgtt)
209 return ERR_PTR(-ENOMEM);
210
211 ret = i915_gem_init_ppgtt(dev, ppgtt);
212 if (ret) {
213 kfree(ppgtt);
214 return ERR_PTR(ret);
215 }
216
Chris Wilson6313c202014-03-19 13:45:45 +0000217 ppgtt->ctx = ctx;
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800218 return ppgtt;
219}
220
Oscar Mateo273497e2014-05-22 14:13:37 +0100221static struct intel_context *
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800222__create_hw_context(struct drm_device *dev,
Ben Widawsky146937e2012-06-29 10:30:39 -0700223 struct drm_i915_file_private *file_priv)
Ben Widawsky40521052012-06-04 14:42:43 -0700224{
225 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateo273497e2014-05-22 14:13:37 +0100226 struct intel_context *ctx;
Tejun Heoc8c470a2013-02-27 17:04:10 -0800227 int ret;
Ben Widawsky40521052012-06-04 14:42:43 -0700228
Ben Widawskyf94982b2012-11-10 10:56:04 -0800229 ctx = kzalloc(sizeof(*ctx), GFP_KERNEL);
Ben Widawsky146937e2012-06-29 10:30:39 -0700230 if (ctx == NULL)
231 return ERR_PTR(-ENOMEM);
Ben Widawsky40521052012-06-04 14:42:43 -0700232
Mika Kuoppaladce32712013-04-30 13:30:33 +0300233 kref_init(&ctx->ref);
Ben Widawskya33afea2013-09-17 21:12:45 -0700234 list_add_tail(&ctx->link, &dev_priv->context_list);
Ben Widawsky40521052012-06-04 14:42:43 -0700235
Chris Wilson691e6412014-04-09 09:07:36 +0100236 if (dev_priv->hw_context_size) {
237 ctx->obj = i915_gem_alloc_object(dev, dev_priv->hw_context_size);
238 if (ctx->obj == NULL) {
239 ret = -ENOMEM;
240 goto err_out;
241 }
Ben Widawsky40521052012-06-04 14:42:43 -0700242
Dave Airlie885ac042014-05-01 09:11:37 +1000243 /*
244 * Try to make the context utilize L3 as well as LLC.
245 *
246 * On VLV we don't have L3 controls in the PTEs so we
247 * shouldn't touch the cache level, especially as that
248 * would make the object snooped which might have a
249 * negative performance impact.
250 */
251 if (INTEL_INFO(dev)->gen >= 7 && !IS_VALLEYVIEW(dev)) {
Chris Wilson691e6412014-04-09 09:07:36 +0100252 ret = i915_gem_object_set_cache_level(ctx->obj,
253 I915_CACHE_L3_LLC);
254 /* Failure shouldn't ever happen this early */
255 if (WARN_ON(ret))
256 goto err_out;
257 }
258 }
259
260 /* Default context will never have a file_priv */
261 if (file_priv != NULL) {
262 ret = idr_alloc(&file_priv->context_idr, ctx,
263 DEFAULT_CONTEXT_ID, 0, GFP_KERNEL);
264 if (ret < 0)
265 goto err_out;
266 } else
267 ret = DEFAULT_CONTEXT_ID;
Mika Kuoppaladce32712013-04-30 13:30:33 +0300268
269 ctx->file_priv = file_priv;
Tejun Heoc8c470a2013-02-27 17:04:10 -0800270 ctx->id = ret;
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700271 /* NB: Mark all slices as needing a remap so that when the context first
272 * loads it will restore whatever remap state already exists. If there
273 * is no remap info, it will be a NOP. */
274 ctx->remap_slice = (1 << NUM_L3_SLICES(dev)) - 1;
Ben Widawsky40521052012-06-04 14:42:43 -0700275
Ben Widawsky146937e2012-06-29 10:30:39 -0700276 return ctx;
Ben Widawsky40521052012-06-04 14:42:43 -0700277
278err_out:
Mika Kuoppaladce32712013-04-30 13:30:33 +0300279 i915_gem_context_unreference(ctx);
Ben Widawsky146937e2012-06-29 10:30:39 -0700280 return ERR_PTR(ret);
Ben Widawsky40521052012-06-04 14:42:43 -0700281}
282
Ben Widawsky254f9652012-06-04 14:42:42 -0700283/**
284 * The default context needs to exist per ring that uses contexts. It stores the
285 * context state of the GPU for applications that don't utilize HW contexts, as
286 * well as an idle case.
287 */
Oscar Mateo273497e2014-05-22 14:13:37 +0100288static struct intel_context *
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800289i915_gem_create_context(struct drm_device *dev,
290 struct drm_i915_file_private *file_priv,
291 bool create_vm)
Ben Widawsky254f9652012-06-04 14:42:42 -0700292{
Chris Wilson42c3b602014-01-23 19:40:02 +0000293 const bool is_global_default_ctx = file_priv == NULL;
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800294 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateo273497e2014-05-22 14:13:37 +0100295 struct intel_context *ctx;
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800296 int ret = 0;
Ben Widawsky40521052012-06-04 14:42:43 -0700297
Ben Widawskyb731d332013-12-06 14:10:59 -0800298 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
Ben Widawsky40521052012-06-04 14:42:43 -0700299
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800300 ctx = __create_hw_context(dev, file_priv);
Ben Widawsky146937e2012-06-29 10:30:39 -0700301 if (IS_ERR(ctx))
Ben Widawskya45d0f62013-12-06 14:11:05 -0800302 return ctx;
Ben Widawsky40521052012-06-04 14:42:43 -0700303
Chris Wilson691e6412014-04-09 09:07:36 +0100304 if (is_global_default_ctx && ctx->obj) {
Chris Wilson42c3b602014-01-23 19:40:02 +0000305 /* We may need to do things with the shrinker which
306 * require us to immediately switch back to the default
307 * context. This can cause a problem as pinning the
308 * default context also requires GTT space which may not
309 * be available. To avoid this we always pin the default
310 * context.
311 */
312 ret = i915_gem_obj_ggtt_pin(ctx->obj,
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100313 get_context_alignment(dev), 0);
Chris Wilson42c3b602014-01-23 19:40:02 +0000314 if (ret) {
315 DRM_DEBUG_DRIVER("Couldn't pin %d\n", ret);
316 goto err_destroy;
317 }
318 }
319
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800320 if (create_vm) {
321 struct i915_hw_ppgtt *ppgtt = create_vm_for_ctx(dev, ctx);
322
323 if (IS_ERR_OR_NULL(ppgtt)) {
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800324 DRM_DEBUG_DRIVER("PPGTT setup failed (%ld)\n",
325 PTR_ERR(ppgtt));
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800326 ret = PTR_ERR(ppgtt);
Chris Wilson42c3b602014-01-23 19:40:02 +0000327 goto err_unpin;
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800328 } else
329 ctx->vm = &ppgtt->base;
330
331 /* This case is reserved for the global default context and
332 * should only happen once. */
Chris Wilson42c3b602014-01-23 19:40:02 +0000333 if (is_global_default_ctx) {
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800334 if (WARN_ON(dev_priv->mm.aliasing_ppgtt)) {
335 ret = -EEXIST;
Chris Wilson42c3b602014-01-23 19:40:02 +0000336 goto err_unpin;
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800337 }
338
339 dev_priv->mm.aliasing_ppgtt = ppgtt;
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800340 }
Ben Widawskyc5dc5ce2014-01-27 23:07:00 -0800341 } else if (USES_PPGTT(dev)) {
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800342 /* For platforms which only have aliasing PPGTT, we fake the
343 * address space and refcounting. */
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800344 ctx->vm = &dev_priv->mm.aliasing_ppgtt->base;
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800345 kref_get(&dev_priv->mm.aliasing_ppgtt->ref);
346 } else
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800347 ctx->vm = &dev_priv->gtt.base;
348
Ben Widawskya45d0f62013-12-06 14:11:05 -0800349 return ctx;
Chris Wilson9a3b5302012-07-15 12:34:24 +0100350
Chris Wilson42c3b602014-01-23 19:40:02 +0000351err_unpin:
Chris Wilson691e6412014-04-09 09:07:36 +0100352 if (is_global_default_ctx && ctx->obj)
Chris Wilson42c3b602014-01-23 19:40:02 +0000353 i915_gem_object_ggtt_unpin(ctx->obj);
Chris Wilson9a3b5302012-07-15 12:34:24 +0100354err_destroy:
Mika Kuoppaladce32712013-04-30 13:30:33 +0300355 i915_gem_context_unreference(ctx);
Ben Widawskya45d0f62013-12-06 14:11:05 -0800356 return ERR_PTR(ret);
Ben Widawsky254f9652012-06-04 14:42:42 -0700357}
358
Ben Widawskyacce9ff2013-12-06 14:11:03 -0800359void i915_gem_context_reset(struct drm_device *dev)
360{
361 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskyacce9ff2013-12-06 14:11:03 -0800362 int i;
363
Ben Widawskyacce9ff2013-12-06 14:11:03 -0800364 /* Prevent the hardware from restoring the last context (which hung) on
365 * the next switch */
366 for (i = 0; i < I915_NUM_RINGS; i++) {
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100367 struct intel_engine_cs *ring = &dev_priv->ring[i];
Oscar Mateo273497e2014-05-22 14:13:37 +0100368 struct intel_context *dctx = ring->default_context;
Ben Widawskyacce9ff2013-12-06 14:11:03 -0800369
370 /* Do a fake switch to the default context */
Chris Wilson691e6412014-04-09 09:07:36 +0100371 if (ring->last_context == dctx)
Ben Widawskyacce9ff2013-12-06 14:11:03 -0800372 continue;
373
374 if (!ring->last_context)
375 continue;
376
Chris Wilson691e6412014-04-09 09:07:36 +0100377 if (dctx->obj && i == RCS) {
Ben Widawskyacce9ff2013-12-06 14:11:03 -0800378 WARN_ON(i915_gem_obj_ggtt_pin(dctx->obj,
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100379 get_context_alignment(dev), 0));
Ben Widawskyacce9ff2013-12-06 14:11:03 -0800380 /* Fake a finish/inactive */
381 dctx->obj->base.write_domain = 0;
382 dctx->obj->active = 0;
383 }
384
Ville Syrjälä4bfad3d2014-06-18 22:04:48 +0300385 if (ring->last_context->obj && i == RCS)
386 i915_gem_object_ggtt_unpin(ring->last_context->obj);
387
Ben Widawskyacce9ff2013-12-06 14:11:03 -0800388 i915_gem_context_unreference(ring->last_context);
389 i915_gem_context_reference(dctx);
390 ring->last_context = dctx;
391 }
392}
393
Ben Widawsky8245be32013-11-06 13:56:29 -0200394int i915_gem_context_init(struct drm_device *dev)
Ben Widawsky254f9652012-06-04 14:42:42 -0700395{
396 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateo273497e2014-05-22 14:13:37 +0100397 struct intel_context *ctx;
Ben Widawskya45d0f62013-12-06 14:11:05 -0800398 int i;
Ben Widawsky254f9652012-06-04 14:42:42 -0700399
Ben Widawsky2fa48d82013-12-06 14:11:04 -0800400 /* Init should only be called once per module load. Eventually the
401 * restriction on the context_disabled check can be loosened. */
402 if (WARN_ON(dev_priv->ring[RCS].default_context))
Ben Widawsky8245be32013-11-06 13:56:29 -0200403 return 0;
Ben Widawsky254f9652012-06-04 14:42:42 -0700404
Chris Wilson691e6412014-04-09 09:07:36 +0100405 if (HAS_HW_CONTEXTS(dev)) {
406 dev_priv->hw_context_size = round_up(get_context_size(dev), 4096);
407 if (dev_priv->hw_context_size > (1<<20)) {
408 DRM_DEBUG_DRIVER("Disabling HW Contexts; invalid size %d\n",
409 dev_priv->hw_context_size);
410 dev_priv->hw_context_size = 0;
411 }
Ben Widawsky254f9652012-06-04 14:42:42 -0700412 }
413
Chris Wilson691e6412014-04-09 09:07:36 +0100414 ctx = i915_gem_create_context(dev, NULL, USES_PPGTT(dev));
415 if (IS_ERR(ctx)) {
416 DRM_ERROR("Failed to create default global context (error %ld)\n",
417 PTR_ERR(ctx));
418 return PTR_ERR(ctx);
Ben Widawsky254f9652012-06-04 14:42:42 -0700419 }
420
Chris Wilson691e6412014-04-09 09:07:36 +0100421 /* NB: RCS will hold a ref for all rings */
422 for (i = 0; i < I915_NUM_RINGS; i++)
423 dev_priv->ring[i].default_context = ctx;
Ben Widawsky67e3d2972013-12-06 14:11:01 -0800424
Chris Wilson691e6412014-04-09 09:07:36 +0100425 DRM_DEBUG_DRIVER("%s context support initialized\n", dev_priv->hw_context_size ? "HW" : "fake");
Ben Widawsky8245be32013-11-06 13:56:29 -0200426 return 0;
Ben Widawsky254f9652012-06-04 14:42:42 -0700427}
428
429void i915_gem_context_fini(struct drm_device *dev)
430{
431 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateo273497e2014-05-22 14:13:37 +0100432 struct intel_context *dctx = dev_priv->ring[RCS].default_context;
Ben Widawsky67e3d2972013-12-06 14:11:01 -0800433 int i;
Ben Widawsky254f9652012-06-04 14:42:42 -0700434
Chris Wilson691e6412014-04-09 09:07:36 +0100435 if (dctx->obj) {
436 /* The only known way to stop the gpu from accessing the hw context is
437 * to reset it. Do this as the very last operation to avoid confusing
438 * other code, leading to spurious errors. */
439 intel_gpu_reset(dev);
Ben Widawsky40521052012-06-04 14:42:43 -0700440
Chris Wilson691e6412014-04-09 09:07:36 +0100441 /* When default context is created and switched to, base object refcount
442 * will be 2 (+1 from object creation and +1 from do_switch()).
443 * i915_gem_context_fini() will be called after gpu_idle() has switched
444 * to default context. So we need to unreference the base object once
445 * to offset the do_switch part, so that i915_gem_context_unreference()
446 * can then free the base object correctly. */
447 WARN_ON(!dev_priv->ring[RCS].last_context);
448 if (dev_priv->ring[RCS].last_context == dctx) {
449 /* Fake switch to NULL context */
450 WARN_ON(dctx->obj->active);
451 i915_gem_object_ggtt_unpin(dctx->obj);
452 i915_gem_context_unreference(dctx);
453 dev_priv->ring[RCS].last_context = NULL;
454 }
Chris Wilsond3b448d2014-05-16 18:59:00 +0100455
456 i915_gem_object_ggtt_unpin(dctx->obj);
Ben Widawsky67e3d2972013-12-06 14:11:01 -0800457 }
458
459 for (i = 0; i < I915_NUM_RINGS; i++) {
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100460 struct intel_engine_cs *ring = &dev_priv->ring[i];
Ben Widawsky67e3d2972013-12-06 14:11:01 -0800461
462 if (ring->last_context)
463 i915_gem_context_unreference(ring->last_context);
464
465 ring->default_context = NULL;
Ben Widawsky0009e462013-12-06 14:11:02 -0800466 ring->last_context = NULL;
Ben Widawsky71b76d02013-10-14 10:01:37 -0700467 }
468
Mika Kuoppaladce32712013-04-30 13:30:33 +0300469 i915_gem_context_unreference(dctx);
Ben Widawsky254f9652012-06-04 14:42:42 -0700470}
471
Ben Widawsky2fa48d82013-12-06 14:11:04 -0800472int i915_gem_context_enable(struct drm_i915_private *dev_priv)
473{
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100474 struct intel_engine_cs *ring;
Ben Widawsky2fa48d82013-12-06 14:11:04 -0800475 int ret, i;
476
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800477 /* This is the only place the aliasing PPGTT gets enabled, which means
478 * it has to happen before we bail on reset */
479 if (dev_priv->mm.aliasing_ppgtt) {
480 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
481 ppgtt->enable(ppgtt);
482 }
483
Ben Widawsky2fa48d82013-12-06 14:11:04 -0800484 /* FIXME: We should make this work, even in reset */
485 if (i915_reset_in_progress(&dev_priv->gpu_error))
486 return 0;
487
488 BUG_ON(!dev_priv->ring[RCS].default_context);
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800489
Ben Widawsky2fa48d82013-12-06 14:11:04 -0800490 for_each_ring(ring, dev_priv, i) {
Chris Wilson691e6412014-04-09 09:07:36 +0100491 ret = i915_switch_context(ring, ring->default_context);
Ben Widawsky2fa48d82013-12-06 14:11:04 -0800492 if (ret)
493 return ret;
494 }
495
496 return 0;
497}
498
Ben Widawsky40521052012-06-04 14:42:43 -0700499static int context_idr_cleanup(int id, void *p, void *data)
500{
Oscar Mateo273497e2014-05-22 14:13:37 +0100501 struct intel_context *ctx = p;
Ben Widawsky40521052012-06-04 14:42:43 -0700502
Mika Kuoppaladce32712013-04-30 13:30:33 +0300503 i915_gem_context_unreference(ctx);
Ben Widawsky40521052012-06-04 14:42:43 -0700504 return 0;
Ben Widawsky254f9652012-06-04 14:42:42 -0700505}
506
Ben Widawskye422b882013-12-06 14:10:58 -0800507int i915_gem_context_open(struct drm_device *dev, struct drm_file *file)
508{
509 struct drm_i915_file_private *file_priv = file->driver_priv;
Oscar Mateof83d6512014-05-22 14:13:38 +0100510 struct intel_context *ctx;
Ben Widawskye422b882013-12-06 14:10:58 -0800511
512 idr_init(&file_priv->context_idr);
513
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800514 mutex_lock(&dev->struct_mutex);
Oscar Mateof83d6512014-05-22 14:13:38 +0100515 ctx = i915_gem_create_context(dev, file_priv, USES_FULL_PPGTT(dev));
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800516 mutex_unlock(&dev->struct_mutex);
517
Oscar Mateof83d6512014-05-22 14:13:38 +0100518 if (IS_ERR(ctx)) {
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800519 idr_destroy(&file_priv->context_idr);
Oscar Mateof83d6512014-05-22 14:13:38 +0100520 return PTR_ERR(ctx);
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800521 }
522
Ben Widawskye422b882013-12-06 14:10:58 -0800523 return 0;
524}
525
Ben Widawsky254f9652012-06-04 14:42:42 -0700526void i915_gem_context_close(struct drm_device *dev, struct drm_file *file)
527{
Ben Widawsky40521052012-06-04 14:42:43 -0700528 struct drm_i915_file_private *file_priv = file->driver_priv;
Ben Widawsky254f9652012-06-04 14:42:42 -0700529
Daniel Vetter73c273e2012-06-19 20:27:39 +0200530 idr_for_each(&file_priv->context_idr, context_idr_cleanup, NULL);
Ben Widawsky40521052012-06-04 14:42:43 -0700531 idr_destroy(&file_priv->context_idr);
Ben Widawsky40521052012-06-04 14:42:43 -0700532}
533
Oscar Mateo273497e2014-05-22 14:13:37 +0100534struct intel_context *
Ben Widawsky40521052012-06-04 14:42:43 -0700535i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id)
536{
Oscar Mateo273497e2014-05-22 14:13:37 +0100537 struct intel_context *ctx;
Ben Widawsky72ad5c42014-01-02 19:50:27 -1000538
Oscar Mateo273497e2014-05-22 14:13:37 +0100539 ctx = (struct intel_context *)idr_find(&file_priv->context_idr, id);
Ben Widawsky72ad5c42014-01-02 19:50:27 -1000540 if (!ctx)
541 return ERR_PTR(-ENOENT);
542
543 return ctx;
Ben Widawsky254f9652012-06-04 14:42:42 -0700544}
Ben Widawskye0556842012-06-04 14:42:46 -0700545
546static inline int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100547mi_set_context(struct intel_engine_cs *ring,
Oscar Mateo273497e2014-05-22 14:13:37 +0100548 struct intel_context *new_context,
Ben Widawskye0556842012-06-04 14:42:46 -0700549 u32 hw_flags)
550{
551 int ret;
552
Ben Widawsky12b02862012-06-04 14:42:50 -0700553 /* w/a: If Flush TLB Invalidation Mode is enabled, driver must do a TLB
554 * invalidation prior to MI_SET_CONTEXT. On GEN6 we don't set the value
555 * explicitly, so we rely on the value at ring init, stored in
556 * itlb_before_ctx_switch.
557 */
Ben Widawsky057f6a82014-04-02 22:30:23 -0700558 if (IS_GEN6(ring->dev)) {
Chris Wilsonac82ea22012-10-01 14:27:04 +0100559 ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, 0);
Ben Widawsky12b02862012-06-04 14:42:50 -0700560 if (ret)
561 return ret;
562 }
563
Ben Widawskye37ec392012-06-04 14:42:48 -0700564 ret = intel_ring_begin(ring, 6);
Ben Widawskye0556842012-06-04 14:42:46 -0700565 if (ret)
566 return ret;
567
Ville Syrjäläb3f797a2014-04-28 14:31:09 +0300568 /* WaProgramMiArbOnOffAroundMiSetContext:ivb,vlv,hsw,bdw,chv */
Ville Syrjälä64bed782014-03-31 18:17:18 +0300569 if (INTEL_INFO(ring->dev)->gen >= 7)
Ben Widawskye37ec392012-06-04 14:42:48 -0700570 intel_ring_emit(ring, MI_ARB_ON_OFF | MI_ARB_DISABLE);
571 else
572 intel_ring_emit(ring, MI_NOOP);
573
Ben Widawskye0556842012-06-04 14:42:46 -0700574 intel_ring_emit(ring, MI_NOOP);
575 intel_ring_emit(ring, MI_SET_CONTEXT);
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700576 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(new_context->obj) |
Ben Widawskye0556842012-06-04 14:42:46 -0700577 MI_MM_SPACE_GTT |
578 MI_SAVE_EXT_STATE_EN |
579 MI_RESTORE_EXT_STATE_EN |
580 hw_flags);
Ville Syrjälä2b7e8082014-01-22 21:32:43 +0200581 /*
582 * w/a: MI_SET_CONTEXT must always be followed by MI_NOOP
583 * WaMiSetContext_Hang:snb,ivb,vlv
584 */
Ben Widawskye0556842012-06-04 14:42:46 -0700585 intel_ring_emit(ring, MI_NOOP);
586
Ville Syrjälä64bed782014-03-31 18:17:18 +0300587 if (INTEL_INFO(ring->dev)->gen >= 7)
Ben Widawskye37ec392012-06-04 14:42:48 -0700588 intel_ring_emit(ring, MI_ARB_ON_OFF | MI_ARB_ENABLE);
589 else
590 intel_ring_emit(ring, MI_NOOP);
591
Ben Widawskye0556842012-06-04 14:42:46 -0700592 intel_ring_advance(ring);
593
594 return ret;
595}
596
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100597static int do_switch(struct intel_engine_cs *ring,
Oscar Mateo273497e2014-05-22 14:13:37 +0100598 struct intel_context *to)
Ben Widawskye0556842012-06-04 14:42:46 -0700599{
Ben Widawsky6f65e292013-12-06 14:10:56 -0800600 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Oscar Mateo273497e2014-05-22 14:13:37 +0100601 struct intel_context *from = ring->last_context;
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800602 struct i915_hw_ppgtt *ppgtt = ctx_to_ppgtt(to);
Ben Widawskye0556842012-06-04 14:42:46 -0700603 u32 hw_flags = 0;
Chris Wilson967ab6b2014-05-30 14:16:30 +0100604 bool uninitialized = false;
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700605 int ret, i;
Ben Widawskye0556842012-06-04 14:42:46 -0700606
Ben Widawsky67e3d2972013-12-06 14:11:01 -0800607 if (from != NULL && ring == &dev_priv->ring[RCS]) {
608 BUG_ON(from->obj == NULL);
609 BUG_ON(!i915_gem_obj_is_pinned(from->obj));
610 }
Ben Widawskye0556842012-06-04 14:42:46 -0700611
Oscar Mateo14d8ec52014-06-18 17:16:03 +0100612 if (from == to && !to->remap_slice)
Chris Wilson9a3b5302012-07-15 12:34:24 +0100613 return 0;
614
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800615 /* Trying to pin first makes error handling easier. */
616 if (ring == &dev_priv->ring[RCS]) {
617 ret = i915_gem_obj_ggtt_pin(to->obj,
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100618 get_context_alignment(ring->dev), 0);
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800619 if (ret)
620 return ret;
Ben Widawsky67e3d2972013-12-06 14:11:01 -0800621 }
622
Daniel Vetteracc240d2013-12-05 15:42:34 +0100623 /*
624 * Pin can switch back to the default context if we end up calling into
625 * evict_everything - as a last ditch gtt defrag effort that also
626 * switches to the default context. Hence we need to reload from here.
627 */
628 from = ring->last_context;
629
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800630 if (USES_FULL_PPGTT(ring->dev)) {
631 ret = ppgtt->switch_mm(ppgtt, ring, false);
632 if (ret)
633 goto unpin_out;
634 }
635
636 if (ring != &dev_priv->ring[RCS]) {
637 if (from)
638 i915_gem_context_unreference(from);
639 goto done;
640 }
641
Daniel Vetteracc240d2013-12-05 15:42:34 +0100642 /*
643 * Clear this page out of any CPU caches for coherent swap-in/out. Note
Chris Wilsond3373a22012-07-15 12:34:22 +0100644 * that thanks to write = false in this call and us not setting any gpu
645 * write domains when putting a context object onto the active list
646 * (when switching away from it), this won't block.
Daniel Vetteracc240d2013-12-05 15:42:34 +0100647 *
648 * XXX: We need a real interface to do this instead of trickery.
649 */
Chris Wilsond3373a22012-07-15 12:34:22 +0100650 ret = i915_gem_object_set_to_gtt_domain(to->obj, false);
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800651 if (ret)
652 goto unpin_out;
Chris Wilsond3373a22012-07-15 12:34:22 +0100653
Ben Widawsky6f65e292013-12-06 14:10:56 -0800654 if (!to->obj->has_global_gtt_mapping) {
655 struct i915_vma *vma = i915_gem_obj_to_vma(to->obj,
656 &dev_priv->gtt.base);
657 vma->bind_vma(vma, to->obj->cache_level, GLOBAL_BIND);
658 }
Daniel Vetter3af7b852012-06-14 00:08:32 +0200659
Mika Kuoppala3fac8972014-01-30 16:05:48 +0200660 if (!to->is_initialized || i915_gem_context_is_default(to))
Ben Widawskye0556842012-06-04 14:42:46 -0700661 hw_flags |= MI_RESTORE_INHIBIT;
Ben Widawskye0556842012-06-04 14:42:46 -0700662
Ben Widawskye0556842012-06-04 14:42:46 -0700663 ret = mi_set_context(ring, to, hw_flags);
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800664 if (ret)
665 goto unpin_out;
Ben Widawskye0556842012-06-04 14:42:46 -0700666
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700667 for (i = 0; i < MAX_L3_SLICES; i++) {
668 if (!(to->remap_slice & (1<<i)))
669 continue;
670
671 ret = i915_gem_l3_remap(ring, i);
672 /* If it failed, try again next round */
673 if (ret)
674 DRM_DEBUG_DRIVER("L3 remapping failed\n");
675 else
676 to->remap_slice &= ~(1<<i);
677 }
678
Ben Widawskye0556842012-06-04 14:42:46 -0700679 /* The backing object for the context is done after switching to the
680 * *next* context. Therefore we cannot retire the previous context until
681 * the next context has already started running. In fact, the below code
682 * is a bit suboptimal because the retiring can occur simply after the
683 * MI_SET_CONTEXT instead of when the next seqno has completed.
684 */
Chris Wilson112522f2013-05-02 16:48:07 +0300685 if (from != NULL) {
686 from->obj->base.read_domains = I915_GEM_DOMAIN_INSTRUCTION;
Ben Widawskye2d05a82013-09-24 09:57:58 -0700687 i915_vma_move_to_active(i915_gem_obj_to_ggtt(from->obj), ring);
Ben Widawskye0556842012-06-04 14:42:46 -0700688 /* As long as MI_SET_CONTEXT is serializing, ie. it flushes the
689 * whole damn pipeline, we don't need to explicitly mark the
690 * object dirty. The only exception is that the context must be
691 * correct in case the object gets swapped out. Ideally we'd be
692 * able to defer doing this until we know the object would be
693 * swapped, but there is no way to do that yet.
694 */
Chris Wilson112522f2013-05-02 16:48:07 +0300695 from->obj->dirty = 1;
696 BUG_ON(from->obj->ring != ring);
Chris Wilsonb259b312012-07-15 12:34:23 +0100697
Chris Wilsonc0321e22013-08-26 19:50:53 -0300698 /* obj is kept alive until the next request by its active ref */
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800699 i915_gem_object_ggtt_unpin(from->obj);
Chris Wilson112522f2013-05-02 16:48:07 +0300700 i915_gem_context_unreference(from);
Ben Widawskye0556842012-06-04 14:42:46 -0700701 }
702
Chris Wilson967ab6b2014-05-30 14:16:30 +0100703 uninitialized = !to->is_initialized && from == NULL;
704 to->is_initialized = true;
705
Ben Widawsky67e3d2972013-12-06 14:11:01 -0800706done:
Chris Wilson112522f2013-05-02 16:48:07 +0300707 i915_gem_context_reference(to);
708 ring->last_context = to;
Ben Widawskye0556842012-06-04 14:42:46 -0700709
Chris Wilson967ab6b2014-05-30 14:16:30 +0100710 if (uninitialized) {
Mika Kuoppala46470fc92014-05-21 19:01:06 +0300711 ret = i915_gem_render_state_init(ring);
712 if (ret)
713 DRM_ERROR("init render state: %d\n", ret);
714 }
715
Ben Widawskye0556842012-06-04 14:42:46 -0700716 return 0;
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800717
718unpin_out:
719 if (ring->id == RCS)
720 i915_gem_object_ggtt_unpin(to->obj);
721 return ret;
Ben Widawskye0556842012-06-04 14:42:46 -0700722}
723
724/**
725 * i915_switch_context() - perform a GPU context switch.
726 * @ring: ring for which we'll execute the context switch
Damien Lespiau96a6f0f2014-03-03 23:57:24 +0000727 * @to: the context to switch to
Ben Widawskye0556842012-06-04 14:42:46 -0700728 *
729 * The context life cycle is simple. The context refcount is incremented and
730 * decremented by 1 and create and destroy. If the context is in use by the GPU,
731 * it will have a refoucnt > 1. This allows us to destroy the context abstract
732 * object while letting the normal object tracking destroy the backing BO.
733 */
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100734int i915_switch_context(struct intel_engine_cs *ring,
Oscar Mateo273497e2014-05-22 14:13:37 +0100735 struct intel_context *to)
Ben Widawskye0556842012-06-04 14:42:46 -0700736{
737 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Ben Widawskye0556842012-06-04 14:42:46 -0700738
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800739 WARN_ON(!mutex_is_locked(&dev_priv->dev->struct_mutex));
740
Chris Wilson691e6412014-04-09 09:07:36 +0100741 if (to->obj == NULL) { /* We have the fake context */
742 if (to != ring->last_context) {
743 i915_gem_context_reference(to);
744 if (ring->last_context)
745 i915_gem_context_unreference(ring->last_context);
746 ring->last_context = to;
747 }
Ben Widawskyc4829722013-12-06 14:11:20 -0800748 return 0;
Mika Kuoppalaa95f6a02014-03-14 16:22:10 +0200749 }
Ben Widawskyc4829722013-12-06 14:11:20 -0800750
Ben Widawsky67e3d2972013-12-06 14:11:01 -0800751 return do_switch(ring, to);
Ben Widawskye0556842012-06-04 14:42:46 -0700752}
Ben Widawsky84624812012-06-04 14:42:54 -0700753
Chris Wilson691e6412014-04-09 09:07:36 +0100754static bool hw_context_enabled(struct drm_device *dev)
755{
756 return to_i915(dev)->hw_context_size;
757}
758
Ben Widawsky84624812012-06-04 14:42:54 -0700759int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
760 struct drm_file *file)
761{
Ben Widawsky84624812012-06-04 14:42:54 -0700762 struct drm_i915_gem_context_create *args = data;
763 struct drm_i915_file_private *file_priv = file->driver_priv;
Oscar Mateo273497e2014-05-22 14:13:37 +0100764 struct intel_context *ctx;
Ben Widawsky84624812012-06-04 14:42:54 -0700765 int ret;
766
Chris Wilson691e6412014-04-09 09:07:36 +0100767 if (!hw_context_enabled(dev))
Daniel Vetter5fa8be62012-06-19 17:16:01 +0200768 return -ENODEV;
769
Ben Widawsky84624812012-06-04 14:42:54 -0700770 ret = i915_mutex_lock_interruptible(dev);
771 if (ret)
772 return ret;
773
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800774 ctx = i915_gem_create_context(dev, file_priv, USES_FULL_PPGTT(dev));
Ben Widawsky84624812012-06-04 14:42:54 -0700775 mutex_unlock(&dev->struct_mutex);
Dan Carpenterbe636382012-07-17 09:44:49 +0300776 if (IS_ERR(ctx))
777 return PTR_ERR(ctx);
Ben Widawsky84624812012-06-04 14:42:54 -0700778
779 args->ctx_id = ctx->id;
780 DRM_DEBUG_DRIVER("HW context %d created\n", args->ctx_id);
781
Dan Carpenterbe636382012-07-17 09:44:49 +0300782 return 0;
Ben Widawsky84624812012-06-04 14:42:54 -0700783}
784
785int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
786 struct drm_file *file)
787{
788 struct drm_i915_gem_context_destroy *args = data;
789 struct drm_i915_file_private *file_priv = file->driver_priv;
Oscar Mateo273497e2014-05-22 14:13:37 +0100790 struct intel_context *ctx;
Ben Widawsky84624812012-06-04 14:42:54 -0700791 int ret;
792
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800793 if (args->ctx_id == DEFAULT_CONTEXT_ID)
Ben Widawskyc2cf2412013-12-24 16:02:54 -0800794 return -ENOENT;
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800795
Ben Widawsky84624812012-06-04 14:42:54 -0700796 ret = i915_mutex_lock_interruptible(dev);
797 if (ret)
798 return ret;
799
800 ctx = i915_gem_context_get(file_priv, args->ctx_id);
Ben Widawsky72ad5c42014-01-02 19:50:27 -1000801 if (IS_ERR(ctx)) {
Ben Widawsky84624812012-06-04 14:42:54 -0700802 mutex_unlock(&dev->struct_mutex);
Ben Widawsky72ad5c42014-01-02 19:50:27 -1000803 return PTR_ERR(ctx);
Ben Widawsky84624812012-06-04 14:42:54 -0700804 }
805
Mika Kuoppaladce32712013-04-30 13:30:33 +0300806 idr_remove(&ctx->file_priv->context_idr, ctx->id);
807 i915_gem_context_unreference(ctx);
Ben Widawsky84624812012-06-04 14:42:54 -0700808 mutex_unlock(&dev->struct_mutex);
809
810 DRM_DEBUG_DRIVER("HW context %d destroyed\n", args->ctx_id);
811 return 0;
812}