blob: 2ed02c391f3b46c63ce025a378c60f73a0146215 [file] [log] [blame]
Jesse Barnes585fb112008-07-29 11:54:06 -07001/* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef _I915_REG_H_
26#define _I915_REG_H_
27
Chris Wilson5eddb702010-09-11 13:48:45 +010028#define _PIPE(pipe, a, b) ((a) + (pipe)*((b)-(a)))
Damien Lespiau70d21f02013-07-03 21:06:04 +010029#define _PLANE(plane, a, b) _PIPE(plane, a, b)
Paulo Zanonia5c961d2012-10-24 15:59:34 -020030#define _TRANSCODER(tran, a, b) ((a) + (tran)*((b)-(a)))
Eugeni Dodonov2b139522012-03-29 12:32:22 -030031#define _PORT(port, a, b) ((a) + (port)*((b)-(a)))
Ville Syrjälä2d401b12014-04-09 13:29:08 +030032#define _PIPE3(pipe, a, b, c) ((pipe) == PIPE_A ? (a) : \
33 (pipe) == PIPE_B ? (b) : (c))
Eugeni Dodonov2b139522012-03-29 12:32:22 -030034
Daniel Vetter6b26c862012-04-24 14:04:12 +020035#define _MASKED_BIT_ENABLE(a) (((a) << 16) | (a))
36#define _MASKED_BIT_DISABLE(a) ((a) << 16)
37
Jesse Barnes585fb112008-07-29 11:54:06 -070038/* PCI config space */
39
40#define HPLLCC 0xc0 /* 855 only */
Jesse Barnes652c3932009-08-17 13:31:43 -070041#define GC_CLOCK_CONTROL_MASK (0xf << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -070042#define GC_CLOCK_133_200 (0 << 0)
43#define GC_CLOCK_100_200 (1 << 0)
44#define GC_CLOCK_100_133 (2 << 0)
45#define GC_CLOCK_166_250 (3 << 0)
Jesse Barnesf97108d2010-01-29 11:27:07 -080046#define GCFGC2 0xda
Jesse Barnes585fb112008-07-29 11:54:06 -070047#define GCFGC 0xf0 /* 915+ only */
48#define GC_LOW_FREQUENCY_ENABLE (1 << 7)
49#define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
50#define GC_DISPLAY_CLOCK_333_MHZ (4 << 4)
Daniel Vetter257a7ff2013-07-26 08:35:42 +020051#define GC_DISPLAY_CLOCK_267_MHZ_PNV (0 << 4)
52#define GC_DISPLAY_CLOCK_333_MHZ_PNV (1 << 4)
53#define GC_DISPLAY_CLOCK_444_MHZ_PNV (2 << 4)
54#define GC_DISPLAY_CLOCK_200_MHZ_PNV (5 << 4)
55#define GC_DISPLAY_CLOCK_133_MHZ_PNV (6 << 4)
56#define GC_DISPLAY_CLOCK_167_MHZ_PNV (7 << 4)
Jesse Barnes585fb112008-07-29 11:54:06 -070057#define GC_DISPLAY_CLOCK_MASK (7 << 4)
Jesse Barnes652c3932009-08-17 13:31:43 -070058#define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
59#define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
60#define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
61#define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
62#define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
63#define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
64#define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
65#define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
66#define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
67#define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
68#define I945_GC_RENDER_CLOCK_MASK (7 << 0)
69#define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
70#define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
71#define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
72#define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
73#define I915_GC_RENDER_CLOCK_MASK (7 << 0)
74#define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
75#define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
76#define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
Daniel Vetter7f1bdbc2014-01-16 16:42:54 +010077#define PCI_LBPC 0xf4 /* legacy/combination backlight modes, also called LBB */
78
Kenneth Graunkeeeccdca2010-09-11 01:24:50 -070079
80/* Graphics reset regs */
Kenneth Graunke0573ed42010-09-11 03:17:19 -070081#define I965_GDRST 0xc0 /* PCI config register */
Kenneth Graunkeeeccdca2010-09-11 01:24:50 -070082#define GRDOM_FULL (0<<2)
83#define GRDOM_RENDER (1<<2)
84#define GRDOM_MEDIA (3<<2)
Jesse Barnes8a5c2ae2013-03-28 13:57:19 -070085#define GRDOM_MASK (3<<2)
Daniel Vetter5ccce182012-04-27 15:17:45 +020086#define GRDOM_RESET_ENABLE (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -070087
Ville Syrjäläb3a3f032014-05-19 19:23:24 +030088#define ILK_GDSR 0x2ca4 /* MCHBAR offset */
89#define ILK_GRDOM_FULL (0<<1)
90#define ILK_GRDOM_RENDER (1<<1)
91#define ILK_GRDOM_MEDIA (3<<1)
92#define ILK_GRDOM_MASK (3<<1)
93#define ILK_GRDOM_RESET_ENABLE (1<<0)
94
Jesse Barnes07b7ddd2011-08-03 11:28:44 -070095#define GEN6_MBCUNIT_SNPCR 0x900c /* for LLC config */
96#define GEN6_MBC_SNPCR_SHIFT 21
97#define GEN6_MBC_SNPCR_MASK (3<<21)
98#define GEN6_MBC_SNPCR_MAX (0<<21)
99#define GEN6_MBC_SNPCR_MED (1<<21)
100#define GEN6_MBC_SNPCR_LOW (2<<21)
101#define GEN6_MBC_SNPCR_MIN (3<<21) /* only 1/16th of the cache is shared */
102
Imre Deak9e72b462014-05-05 15:13:55 +0300103#define VLV_G3DCTL 0x9024
104#define VLV_GSCKGCTL 0x9028
105
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100106#define GEN6_MBCTL 0x0907c
107#define GEN6_MBCTL_ENABLE_BOOT_FETCH (1 << 4)
108#define GEN6_MBCTL_CTX_FETCH_NEEDED (1 << 3)
109#define GEN6_MBCTL_BME_UPDATE_ENABLE (1 << 2)
110#define GEN6_MBCTL_MAE_UPDATE_ENABLE (1 << 1)
111#define GEN6_MBCTL_BOOT_FETCH_MECH (1 << 0)
112
Eric Anholtcff458c2010-11-18 09:31:14 +0800113#define GEN6_GDRST 0x941c
114#define GEN6_GRDOM_FULL (1 << 0)
115#define GEN6_GRDOM_RENDER (1 << 1)
116#define GEN6_GRDOM_MEDIA (1 << 2)
117#define GEN6_GRDOM_BLT (1 << 3)
118
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100119#define RING_PP_DIR_BASE(ring) ((ring)->mmio_base+0x228)
120#define RING_PP_DIR_BASE_READ(ring) ((ring)->mmio_base+0x518)
121#define RING_PP_DIR_DCLV(ring) ((ring)->mmio_base+0x220)
122#define PP_DIR_DCLV_2G 0xffffffff
123
Ben Widawsky94e409c2013-11-04 22:29:36 -0800124#define GEN8_RING_PDP_UDW(ring, n) ((ring)->mmio_base+0x270 + ((n) * 8 + 4))
125#define GEN8_RING_PDP_LDW(ring, n) ((ring)->mmio_base+0x270 + (n) * 8)
126
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100127#define GAM_ECOCHK 0x4090
128#define ECOCHK_SNB_BIT (1<<10)
Ben Widawskye3dff582013-03-20 14:49:14 -0700129#define HSW_ECOCHK_ARB_PRIO_SOL (1<<6)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100130#define ECOCHK_PPGTT_CACHE64B (0x3<<3)
131#define ECOCHK_PPGTT_CACHE4B (0x0<<3)
Ville Syrjäläa6f429a2013-04-04 15:13:42 +0300132#define ECOCHK_PPGTT_GFDT_IVB (0x1<<4)
133#define ECOCHK_PPGTT_LLC_IVB (0x1<<3)
134#define ECOCHK_PPGTT_UC_HSW (0x1<<3)
135#define ECOCHK_PPGTT_WT_HSW (0x2<<3)
136#define ECOCHK_PPGTT_WB_HSW (0x3<<3)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100137
Daniel Vetter48ecfa12012-04-11 20:42:40 +0200138#define GAC_ECO_BITS 0x14090
Ville Syrjälä3b9d7882013-04-04 15:13:40 +0300139#define ECOBITS_SNB_BIT (1<<13)
Daniel Vetter48ecfa12012-04-11 20:42:40 +0200140#define ECOBITS_PPGTT_CACHE64B (3<<8)
141#define ECOBITS_PPGTT_CACHE4B (0<<8)
142
Daniel Vetterbe901a52012-04-11 20:42:39 +0200143#define GAB_CTL 0x24000
144#define GAB_CTL_CONT_AFTER_PAGEFAULT (1<<8)
145
Daniel Vetter40bae732014-09-11 13:28:08 +0200146#define GEN7_BIOS_RESERVED 0x1082C0
147#define GEN7_BIOS_RESERVED_1M (0 << 5)
148#define GEN7_BIOS_RESERVED_256K (1 << 5)
149#define GEN8_BIOS_RESERVED_SHIFT 7
150#define GEN7_BIOS_RESERVED_MASK 0x1
151#define GEN8_BIOS_RESERVED_MASK 0x3
152
153
Jesse Barnes585fb112008-07-29 11:54:06 -0700154/* VGA stuff */
155
156#define VGA_ST01_MDA 0x3ba
157#define VGA_ST01_CGA 0x3da
158
159#define VGA_MSR_WRITE 0x3c2
160#define VGA_MSR_READ 0x3cc
161#define VGA_MSR_MEM_EN (1<<1)
162#define VGA_MSR_CGA_MODE (1<<0)
163
Ville Syrjälä5434fd92013-06-06 13:09:32 +0300164#define VGA_SR_INDEX 0x3c4
Daniel Vetterf930ddd2012-11-21 15:55:21 +0100165#define SR01 1
Ville Syrjälä5434fd92013-06-06 13:09:32 +0300166#define VGA_SR_DATA 0x3c5
Jesse Barnes585fb112008-07-29 11:54:06 -0700167
168#define VGA_AR_INDEX 0x3c0
169#define VGA_AR_VID_EN (1<<5)
170#define VGA_AR_DATA_WRITE 0x3c0
171#define VGA_AR_DATA_READ 0x3c1
172
173#define VGA_GR_INDEX 0x3ce
174#define VGA_GR_DATA 0x3cf
175/* GR05 */
176#define VGA_GR_MEM_READ_MODE_SHIFT 3
177#define VGA_GR_MEM_READ_MODE_PLANE 1
178/* GR06 */
179#define VGA_GR_MEM_MODE_MASK 0xc
180#define VGA_GR_MEM_MODE_SHIFT 2
181#define VGA_GR_MEM_A0000_AFFFF 0
182#define VGA_GR_MEM_A0000_BFFFF 1
183#define VGA_GR_MEM_B0000_B7FFF 2
184#define VGA_GR_MEM_B0000_BFFFF 3
185
186#define VGA_DACMASK 0x3c6
187#define VGA_DACRX 0x3c7
188#define VGA_DACWX 0x3c8
189#define VGA_DACDATA 0x3c9
190
191#define VGA_CR_INDEX_MDA 0x3b4
192#define VGA_CR_DATA_MDA 0x3b5
193#define VGA_CR_INDEX_CGA 0x3d4
194#define VGA_CR_DATA_CGA 0x3d5
195
196/*
Brad Volkin351e3db2014-02-18 10:15:46 -0800197 * Instruction field definitions used by the command parser
198 */
199#define INSTR_CLIENT_SHIFT 29
200#define INSTR_CLIENT_MASK 0xE0000000
201#define INSTR_MI_CLIENT 0x0
202#define INSTR_BC_CLIENT 0x2
203#define INSTR_RC_CLIENT 0x3
204#define INSTR_SUBCLIENT_SHIFT 27
205#define INSTR_SUBCLIENT_MASK 0x18000000
206#define INSTR_MEDIA_SUBCLIENT 0x2
207
208/*
Jesse Barnes585fb112008-07-29 11:54:06 -0700209 * Memory interface instructions used by the kernel
210 */
211#define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags))
Brad Volkind4d48032014-02-18 10:15:54 -0800212/* Many MI commands use bit 22 of the header dword for GGTT vs PPGTT */
213#define MI_GLOBAL_GTT (1<<22)
Jesse Barnes585fb112008-07-29 11:54:06 -0700214
215#define MI_NOOP MI_INSTR(0, 0)
216#define MI_USER_INTERRUPT MI_INSTR(0x02, 0)
217#define MI_WAIT_FOR_EVENT MI_INSTR(0x03, 0)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200218#define MI_WAIT_FOR_OVERLAY_FLIP (1<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -0700219#define MI_WAIT_FOR_PLANE_B_FLIP (1<<6)
220#define MI_WAIT_FOR_PLANE_A_FLIP (1<<2)
221#define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1)
222#define MI_FLUSH MI_INSTR(0x04, 0)
223#define MI_READ_FLUSH (1 << 0)
224#define MI_EXE_FLUSH (1 << 1)
225#define MI_NO_WRITE_FLUSH (1 << 2)
226#define MI_SCENE_COUNT (1 << 3) /* just increment scene count */
227#define MI_END_SCENE (1 << 4) /* flush binner and incr scene count */
Zou Nan hai1cafd342010-06-25 13:40:24 +0800228#define MI_INVALIDATE_ISP (1 << 5) /* invalidate indirect state pointers */
Ben Widawsky0e792842013-12-16 20:50:37 -0800229#define MI_REPORT_HEAD MI_INSTR(0x07, 0)
230#define MI_ARB_ON_OFF MI_INSTR(0x08, 0)
231#define MI_ARB_ENABLE (1<<0)
232#define MI_ARB_DISABLE (0<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700233#define MI_BATCH_BUFFER_END MI_INSTR(0x0a, 0)
Jesse Barnes88271da2011-01-05 12:01:24 -0800234#define MI_SUSPEND_FLUSH MI_INSTR(0x0b, 0)
235#define MI_SUSPEND_FLUSH_EN (1<<0)
Akshay Joshi0206e352011-08-16 15:34:10 -0400236#define MI_OVERLAY_FLIP MI_INSTR(0x11, 0)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200237#define MI_OVERLAY_CONTINUE (0x0<<21)
238#define MI_OVERLAY_ON (0x1<<21)
239#define MI_OVERLAY_OFF (0x2<<21)
Jesse Barnes585fb112008-07-29 11:54:06 -0700240#define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500241#define MI_DISPLAY_FLIP MI_INSTR(0x14, 2)
Jesse Barnes1afe3e92010-03-26 10:35:20 -0700242#define MI_DISPLAY_FLIP_I915 MI_INSTR(0x14, 1)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500243#define MI_DISPLAY_FLIP_PLANE(n) ((n) << 20)
Daniel Vettercb05d8d2012-05-23 14:02:00 +0200244/* IVB has funny definitions for which plane to flip. */
245#define MI_DISPLAY_FLIP_IVB_PLANE_A (0 << 19)
246#define MI_DISPLAY_FLIP_IVB_PLANE_B (1 << 19)
247#define MI_DISPLAY_FLIP_IVB_SPRITE_A (2 << 19)
248#define MI_DISPLAY_FLIP_IVB_SPRITE_B (3 << 19)
249#define MI_DISPLAY_FLIP_IVB_PLANE_C (4 << 19)
250#define MI_DISPLAY_FLIP_IVB_SPRITE_C (5 << 19)
Ben Widawsky3e789982014-06-30 09:53:37 -0700251#define MI_SEMAPHORE_MBOX MI_INSTR(0x16, 1) /* gen6, gen7 */
Ben Widawsky0e792842013-12-16 20:50:37 -0800252#define MI_SEMAPHORE_GLOBAL_GTT (1<<22)
253#define MI_SEMAPHORE_UPDATE (1<<21)
254#define MI_SEMAPHORE_COMPARE (1<<20)
255#define MI_SEMAPHORE_REGISTER (1<<18)
256#define MI_SEMAPHORE_SYNC_VR (0<<16) /* RCS wait for VCS (RVSYNC) */
257#define MI_SEMAPHORE_SYNC_VER (1<<16) /* RCS wait for VECS (RVESYNC) */
258#define MI_SEMAPHORE_SYNC_BR (2<<16) /* RCS wait for BCS (RBSYNC) */
259#define MI_SEMAPHORE_SYNC_BV (0<<16) /* VCS wait for BCS (VBSYNC) */
260#define MI_SEMAPHORE_SYNC_VEV (1<<16) /* VCS wait for VECS (VVESYNC) */
261#define MI_SEMAPHORE_SYNC_RV (2<<16) /* VCS wait for RCS (VRSYNC) */
262#define MI_SEMAPHORE_SYNC_RB (0<<16) /* BCS wait for RCS (BRSYNC) */
263#define MI_SEMAPHORE_SYNC_VEB (1<<16) /* BCS wait for VECS (BVESYNC) */
264#define MI_SEMAPHORE_SYNC_VB (2<<16) /* BCS wait for VCS (BVSYNC) */
265#define MI_SEMAPHORE_SYNC_BVE (0<<16) /* VECS wait for BCS (VEBSYNC) */
266#define MI_SEMAPHORE_SYNC_VVE (1<<16) /* VECS wait for VCS (VEVSYNC) */
267#define MI_SEMAPHORE_SYNC_RVE (2<<16) /* VECS wait for RCS (VERSYNC) */
Daniel Vettera028c4b2014-03-15 00:08:56 +0100268#define MI_SEMAPHORE_SYNC_INVALID (3<<16)
269#define MI_SEMAPHORE_SYNC_MASK (3<<16)
Zou Nan haiaa40d6b2010-06-25 13:40:23 +0800270#define MI_SET_CONTEXT MI_INSTR(0x18, 0)
271#define MI_MM_SPACE_GTT (1<<8)
272#define MI_MM_SPACE_PHYSICAL (0<<8)
273#define MI_SAVE_EXT_STATE_EN (1<<3)
274#define MI_RESTORE_EXT_STATE_EN (1<<2)
Jesse Barnes88271da2011-01-05 12:01:24 -0800275#define MI_FORCE_RESTORE (1<<1)
Zou Nan haiaa40d6b2010-06-25 13:40:23 +0800276#define MI_RESTORE_INHIBIT (1<<0)
Ben Widawsky3e789982014-06-30 09:53:37 -0700277#define MI_SEMAPHORE_SIGNAL MI_INSTR(0x1b, 0) /* GEN8+ */
278#define MI_SEMAPHORE_TARGET(engine) ((engine)<<15)
Ben Widawsky5ee426c2014-06-30 09:53:38 -0700279#define MI_SEMAPHORE_WAIT MI_INSTR(0x1c, 2) /* GEN8+ */
280#define MI_SEMAPHORE_POLL (1<<15)
281#define MI_SEMAPHORE_SAD_GTE_SDD (1<<12)
Jesse Barnes585fb112008-07-29 11:54:06 -0700282#define MI_STORE_DWORD_IMM MI_INSTR(0x20, 1)
Oscar Mateo4da46e12014-07-24 17:04:27 +0100283#define MI_STORE_DWORD_IMM_GEN8 MI_INSTR(0x20, 2)
Jesse Barnes585fb112008-07-29 11:54:06 -0700284#define MI_MEM_VIRTUAL (1 << 22) /* 965+ only */
285#define MI_STORE_DWORD_INDEX MI_INSTR(0x21, 1)
286#define MI_STORE_DWORD_INDEX_SHIFT 2
Daniel Vetterc6642782010-11-12 13:46:18 +0000287/* Official intel docs are somewhat sloppy concerning MI_LOAD_REGISTER_IMM:
288 * - Always issue a MI_NOOP _before_ the MI_LOAD_REGISTER_IMM - otherwise hw
289 * simply ignores the register load under certain conditions.
290 * - One can actually load arbitrary many arbitrary registers: Simply issue x
291 * address/value pairs. Don't overdue it, though, x <= 2^4 must hold!
292 */
Damien Lespiau7ec55f42014-04-07 20:24:32 +0100293#define MI_LOAD_REGISTER_IMM(x) MI_INSTR(0x22, 2*(x)-1)
Oscar Mateo8670d6f2014-07-24 17:04:17 +0100294#define MI_LRI_FORCE_POSTED (1<<12)
Damien Lespiau7ec55f42014-04-07 20:24:32 +0100295#define MI_STORE_REGISTER_MEM(x) MI_INSTR(0x24, 2*(x)-1)
Damien Lespiaub76bfeb2014-04-07 20:24:33 +0100296#define MI_STORE_REGISTER_MEM_GEN8(x) MI_INSTR(0x24, 3*(x)-1)
Ben Widawsky0e792842013-12-16 20:50:37 -0800297#define MI_SRM_LRM_GLOBAL_GTT (1<<22)
Chris Wilson71a77e02011-02-02 12:13:49 +0000298#define MI_FLUSH_DW MI_INSTR(0x26, 1) /* for GEN6 */
Jesse Barnes9a289772012-10-26 09:42:42 -0700299#define MI_FLUSH_DW_STORE_INDEX (1<<21)
300#define MI_INVALIDATE_TLB (1<<18)
301#define MI_FLUSH_DW_OP_STOREDW (1<<14)
Brad Volkind4d48032014-02-18 10:15:54 -0800302#define MI_FLUSH_DW_OP_MASK (3<<14)
Brad Volkinb18b3962014-02-18 10:15:53 -0800303#define MI_FLUSH_DW_NOTIFY (1<<8)
Jesse Barnes9a289772012-10-26 09:42:42 -0700304#define MI_INVALIDATE_BSD (1<<7)
305#define MI_FLUSH_DW_USE_GTT (1<<2)
306#define MI_FLUSH_DW_USE_PPGTT (0<<2)
Jesse Barnes585fb112008-07-29 11:54:06 -0700307#define MI_BATCH_BUFFER MI_INSTR(0x30, 1)
Chris Wilsond7d4eed2012-10-17 12:09:54 +0100308#define MI_BATCH_NON_SECURE (1)
309/* for snb/ivb/vlv this also means "batch in ppgtt" when ppgtt is enabled. */
Ben Widawsky0e792842013-12-16 20:50:37 -0800310#define MI_BATCH_NON_SECURE_I965 (1<<8)
Chris Wilsond7d4eed2012-10-17 12:09:54 +0100311#define MI_BATCH_PPGTT_HSW (1<<8)
Ben Widawsky0e792842013-12-16 20:50:37 -0800312#define MI_BATCH_NON_SECURE_HSW (1<<13)
Jesse Barnes585fb112008-07-29 11:54:06 -0700313#define MI_BATCH_BUFFER_START MI_INSTR(0x31, 0)
Chris Wilson65f56872012-04-17 16:38:12 +0100314#define MI_BATCH_GTT (2<<6) /* aliased with (1<<7) on gen4 */
Ben Widawsky1c7a0622013-11-02 21:07:12 -0700315#define MI_BATCH_BUFFER_START_GEN8 MI_INSTR(0x31, 1)
Ben Widawsky0e792842013-12-16 20:50:37 -0800316
Rodrigo Vivi94353732013-08-28 16:45:46 -0300317
318#define MI_PREDICATE_RESULT_2 (0x2214)
319#define LOWER_SLICE_ENABLED (1<<0)
320#define LOWER_SLICE_DISABLED (0<<0)
321
Jesse Barnes585fb112008-07-29 11:54:06 -0700322/*
323 * 3D instructions used by the kernel
324 */
325#define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags))
326
327#define GFX_OP_RASTER_RULES ((0x3<<29)|(0x7<<24))
328#define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19))
329#define SC_UPDATE_SCISSOR (0x1<<1)
330#define SC_ENABLE_MASK (0x1<<0)
331#define SC_ENABLE (0x1<<0)
332#define GFX_OP_LOAD_INDIRECT ((0x3<<29)|(0x1d<<24)|(0x7<<16))
333#define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
334#define SCI_YMIN_MASK (0xffff<<16)
335#define SCI_XMIN_MASK (0xffff<<0)
336#define SCI_YMAX_MASK (0xffff<<16)
337#define SCI_XMAX_MASK (0xffff<<0)
338#define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19))
339#define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1)
340#define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
341#define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16))
342#define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4)
343#define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
344#define GFX_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1)
345#define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
346#define GFX_OP_DRAWRECT_INFO_I965 ((0x7900<<16)|0x2)
Chris Wilsonc4d69da2014-09-08 14:25:41 +0100347
348#define COLOR_BLT_CMD (2<<29 | 0x40<<22 | (5-2))
349#define SRC_COPY_BLT_CMD ((2<<29)|(0x43<<22)|4)
Jesse Barnes585fb112008-07-29 11:54:06 -0700350#define XY_SRC_COPY_BLT_CMD ((2<<29)|(0x53<<22)|6)
351#define XY_MONO_SRC_COPY_IMM_BLT ((2<<29)|(0x71<<22)|5)
Chris Wilsonc4d69da2014-09-08 14:25:41 +0100352#define BLT_WRITE_A (2<<20)
353#define BLT_WRITE_RGB (1<<20)
354#define BLT_WRITE_RGBA (BLT_WRITE_RGB | BLT_WRITE_A)
Jesse Barnes585fb112008-07-29 11:54:06 -0700355#define BLT_DEPTH_8 (0<<24)
356#define BLT_DEPTH_16_565 (1<<24)
357#define BLT_DEPTH_16_1555 (2<<24)
358#define BLT_DEPTH_32 (3<<24)
Chris Wilsonc4d69da2014-09-08 14:25:41 +0100359#define BLT_ROP_SRC_COPY (0xcc<<16)
360#define BLT_ROP_COLOR_COPY (0xf0<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -0700361#define XY_SRC_COPY_BLT_SRC_TILED (1<<15) /* 965+ only */
362#define XY_SRC_COPY_BLT_DST_TILED (1<<11) /* 965+ only */
363#define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2)
364#define ASYNC_FLIP (1<<22)
365#define DISPLAY_PLANE_A (0<<20)
366#define DISPLAY_PLANE_B (1<<20)
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +0200367#define GFX_OP_PIPE_CONTROL(len) ((0x3<<29)|(0x3<<27)|(0x2<<24)|(len-2))
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200368#define PIPE_CONTROL_GLOBAL_GTT_IVB (1<<24) /* gen7+ */
Brad Volkinf0a346b2014-02-18 10:15:52 -0800369#define PIPE_CONTROL_MMIO_WRITE (1<<23)
Brad Volkin114d4f72014-02-18 10:15:55 -0800370#define PIPE_CONTROL_STORE_DATA_INDEX (1<<21)
Jesse Barnes8d315282011-10-16 10:23:31 +0200371#define PIPE_CONTROL_CS_STALL (1<<20)
Ben Widawskycc0f6392012-06-04 14:42:49 -0700372#define PIPE_CONTROL_TLB_INVALIDATE (1<<18)
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200373#define PIPE_CONTROL_QW_WRITE (1<<14)
Brad Volkind4d48032014-02-18 10:15:54 -0800374#define PIPE_CONTROL_POST_SYNC_OP_MASK (3<<14)
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200375#define PIPE_CONTROL_DEPTH_STALL (1<<13)
376#define PIPE_CONTROL_WRITE_FLUSH (1<<12)
Jesse Barnes8d315282011-10-16 10:23:31 +0200377#define PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH (1<<12) /* gen6+ */
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200378#define PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE (1<<11) /* MBZ on Ironlake */
379#define PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE (1<<10) /* GM45+ only */
380#define PIPE_CONTROL_INDIRECT_STATE_DISABLE (1<<9)
381#define PIPE_CONTROL_NOTIFY (1<<8)
Ben Widawsky3e789982014-06-30 09:53:37 -0700382#define PIPE_CONTROL_FLUSH_ENABLE (1<<7) /* gen7+ */
Jesse Barnes8d315282011-10-16 10:23:31 +0200383#define PIPE_CONTROL_VF_CACHE_INVALIDATE (1<<4)
384#define PIPE_CONTROL_CONST_CACHE_INVALIDATE (1<<3)
385#define PIPE_CONTROL_STATE_CACHE_INVALIDATE (1<<2)
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200386#define PIPE_CONTROL_STALL_AT_SCOREBOARD (1<<1)
Jesse Barnes8d315282011-10-16 10:23:31 +0200387#define PIPE_CONTROL_DEPTH_CACHE_FLUSH (1<<0)
Jesse Barnese552eb72010-04-21 11:39:23 -0700388#define PIPE_CONTROL_GLOBAL_GTT (1<<2) /* in addr dword */
Jesse Barnes585fb112008-07-29 11:54:06 -0700389
Brad Volkin3a6fa982014-02-18 10:15:47 -0800390/*
391 * Commands used only by the command parser
392 */
393#define MI_SET_PREDICATE MI_INSTR(0x01, 0)
394#define MI_ARB_CHECK MI_INSTR(0x05, 0)
395#define MI_RS_CONTROL MI_INSTR(0x06, 0)
396#define MI_URB_ATOMIC_ALLOC MI_INSTR(0x09, 0)
397#define MI_PREDICATE MI_INSTR(0x0C, 0)
398#define MI_RS_CONTEXT MI_INSTR(0x0F, 0)
399#define MI_TOPOLOGY_FILTER MI_INSTR(0x0D, 0)
Brad Volkin9c640d12014-02-18 10:15:48 -0800400#define MI_LOAD_SCAN_LINES_EXCL MI_INSTR(0x13, 0)
Brad Volkin3a6fa982014-02-18 10:15:47 -0800401#define MI_URB_CLEAR MI_INSTR(0x19, 0)
402#define MI_UPDATE_GTT MI_INSTR(0x23, 0)
403#define MI_CLFLUSH MI_INSTR(0x27, 0)
Brad Volkind4d48032014-02-18 10:15:54 -0800404#define MI_REPORT_PERF_COUNT MI_INSTR(0x28, 0)
405#define MI_REPORT_PERF_COUNT_GGTT (1<<0)
Brad Volkin3a6fa982014-02-18 10:15:47 -0800406#define MI_LOAD_REGISTER_MEM MI_INSTR(0x29, 0)
407#define MI_LOAD_REGISTER_REG MI_INSTR(0x2A, 0)
408#define MI_RS_STORE_DATA_IMM MI_INSTR(0x2B, 0)
409#define MI_LOAD_URB_MEM MI_INSTR(0x2C, 0)
410#define MI_STORE_URB_MEM MI_INSTR(0x2D, 0)
411#define MI_CONDITIONAL_BATCH_BUFFER_END MI_INSTR(0x36, 0)
412
413#define PIPELINE_SELECT ((0x3<<29)|(0x1<<27)|(0x1<<24)|(0x4<<16))
414#define GFX_OP_3DSTATE_VF_STATISTICS ((0x3<<29)|(0x1<<27)|(0x0<<24)|(0xB<<16))
Brad Volkinf0a346b2014-02-18 10:15:52 -0800415#define MEDIA_VFE_STATE ((0x3<<29)|(0x2<<27)|(0x0<<24)|(0x0<<16))
416#define MEDIA_VFE_STATE_MMIO_ACCESS_MASK (0x18)
Brad Volkin3a6fa982014-02-18 10:15:47 -0800417#define GPGPU_OBJECT ((0x3<<29)|(0x2<<27)|(0x1<<24)|(0x4<<16))
418#define GPGPU_WALKER ((0x3<<29)|(0x2<<27)|(0x1<<24)|(0x5<<16))
419#define GFX_OP_3DSTATE_DX9_CONSTANTF_VS \
420 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x39<<16))
421#define GFX_OP_3DSTATE_DX9_CONSTANTF_PS \
422 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x3A<<16))
423#define GFX_OP_3DSTATE_SO_DECL_LIST \
424 ((0x3<<29)|(0x3<<27)|(0x1<<24)|(0x17<<16))
425
426#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_VS \
427 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x43<<16))
428#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_GS \
429 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x44<<16))
430#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_HS \
431 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x45<<16))
432#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_DS \
433 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x46<<16))
434#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_PS \
435 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x47<<16))
436
437#define MFX_WAIT ((0x3<<29)|(0x1<<27)|(0x0<<16))
438
439#define COLOR_BLT ((0x2<<29)|(0x40<<22))
440#define SRC_COPY_BLT ((0x2<<29)|(0x43<<22))
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100441
442/*
Brad Volkin5947de92014-02-18 10:15:50 -0800443 * Registers used only by the command parser
444 */
445#define BCS_SWCTRL 0x22200
446
447#define HS_INVOCATION_COUNT 0x2300
448#define DS_INVOCATION_COUNT 0x2308
449#define IA_VERTICES_COUNT 0x2310
450#define IA_PRIMITIVES_COUNT 0x2318
451#define VS_INVOCATION_COUNT 0x2320
452#define GS_INVOCATION_COUNT 0x2328
453#define GS_PRIMITIVES_COUNT 0x2330
454#define CL_INVOCATION_COUNT 0x2338
455#define CL_PRIMITIVES_COUNT 0x2340
456#define PS_INVOCATION_COUNT 0x2348
457#define PS_DEPTH_COUNT 0x2350
458
459/* There are the 4 64-bit counter registers, one for each stream output */
460#define GEN7_SO_NUM_PRIMS_WRITTEN(n) (0x5200 + (n) * 8)
461
Brad Volkin113a0472014-04-08 14:18:58 -0700462#define GEN7_SO_PRIM_STORAGE_NEEDED(n) (0x5240 + (n) * 8)
463
464#define GEN7_3DPRIM_END_OFFSET 0x2420
465#define GEN7_3DPRIM_START_VERTEX 0x2430
466#define GEN7_3DPRIM_VERTEX_COUNT 0x2434
467#define GEN7_3DPRIM_INSTANCE_COUNT 0x2438
468#define GEN7_3DPRIM_START_INSTANCE 0x243C
469#define GEN7_3DPRIM_BASE_VERTEX 0x2440
470
Kenneth Graunke180b8132014-03-25 22:52:03 -0700471#define OACONTROL 0x2360
472
Brad Volkin220375a2014-02-18 10:15:51 -0800473#define _GEN7_PIPEA_DE_LOAD_SL 0x70068
474#define _GEN7_PIPEB_DE_LOAD_SL 0x71068
475#define GEN7_PIPE_DE_LOAD_SL(pipe) _PIPE(pipe, \
476 _GEN7_PIPEA_DE_LOAD_SL, \
477 _GEN7_PIPEB_DE_LOAD_SL)
478
Brad Volkin5947de92014-02-18 10:15:50 -0800479/*
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100480 * Reset registers
481 */
482#define DEBUG_RESET_I830 0x6070
483#define DEBUG_RESET_FULL (1<<7)
484#define DEBUG_RESET_RENDER (1<<8)
485#define DEBUG_RESET_DISPLAY (1<<9)
486
Jesse Barnes57f350b2012-03-28 13:39:25 -0700487/*
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300488 * IOSF sideband
489 */
490#define VLV_IOSF_DOORBELL_REQ (VLV_DISPLAY_BASE + 0x2100)
491#define IOSF_DEVFN_SHIFT 24
492#define IOSF_OPCODE_SHIFT 16
493#define IOSF_PORT_SHIFT 8
494#define IOSF_BYTE_ENABLES_SHIFT 4
495#define IOSF_BAR_SHIFT 1
496#define IOSF_SB_BUSY (1<<0)
Jesse Barnesf3419152013-11-04 11:52:44 -0800497#define IOSF_PORT_BUNIT 0x3
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300498#define IOSF_PORT_PUNIT 0x4
499#define IOSF_PORT_NC 0x11
500#define IOSF_PORT_DPIO 0x12
Chon Ming Leea09cadd2014-04-09 13:28:14 +0300501#define IOSF_PORT_DPIO_2 0x1a
Jani Nikulae9f882a2013-08-27 15:12:14 +0300502#define IOSF_PORT_GPIO_NC 0x13
503#define IOSF_PORT_CCK 0x14
504#define IOSF_PORT_CCU 0xA9
505#define IOSF_PORT_GPS_CORE 0x48
Shobhit Kumare9fe51c2013-12-10 12:14:55 +0530506#define IOSF_PORT_FLISDSI 0x1B
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300507#define VLV_IOSF_DATA (VLV_DISPLAY_BASE + 0x2104)
508#define VLV_IOSF_ADDR (VLV_DISPLAY_BASE + 0x2108)
509
Jesse Barnes30a970c2013-11-04 13:48:12 -0800510/* See configdb bunit SB addr map */
511#define BUNIT_REG_BISOC 0x11
512
Jesse Barnes30a970c2013-11-04 13:48:12 -0800513#define PUNIT_REG_DSPFREQ 0x36
Ville Syrjälä383c5a62014-06-28 02:03:57 +0300514#define DSPFREQSTAT_SHIFT_CHV 24
515#define DSPFREQSTAT_MASK_CHV (0x1f << DSPFREQSTAT_SHIFT_CHV)
516#define DSPFREQGUAR_SHIFT_CHV 8
517#define DSPFREQGUAR_MASK_CHV (0x1f << DSPFREQGUAR_SHIFT_CHV)
Jesse Barnes30a970c2013-11-04 13:48:12 -0800518#define DSPFREQSTAT_SHIFT 30
519#define DSPFREQSTAT_MASK (0x3 << DSPFREQSTAT_SHIFT)
520#define DSPFREQGUAR_SHIFT 14
521#define DSPFREQGUAR_MASK (0x3 << DSPFREQGUAR_SHIFT)
Ville Syrjälä26972b02014-06-28 02:04:11 +0300522#define _DP_SSC(val, pipe) ((val) << (2 * (pipe)))
523#define DP_SSC_MASK(pipe) _DP_SSC(0x3, (pipe))
524#define DP_SSC_PWR_ON(pipe) _DP_SSC(0x0, (pipe))
525#define DP_SSC_CLK_GATE(pipe) _DP_SSC(0x1, (pipe))
526#define DP_SSC_RESET(pipe) _DP_SSC(0x2, (pipe))
527#define DP_SSC_PWR_GATE(pipe) _DP_SSC(0x3, (pipe))
528#define _DP_SSS(val, pipe) ((val) << (2 * (pipe) + 16))
529#define DP_SSS_MASK(pipe) _DP_SSS(0x3, (pipe))
530#define DP_SSS_PWR_ON(pipe) _DP_SSS(0x0, (pipe))
531#define DP_SSS_CLK_GATE(pipe) _DP_SSS(0x1, (pipe))
532#define DP_SSS_RESET(pipe) _DP_SSS(0x2, (pipe))
533#define DP_SSS_PWR_GATE(pipe) _DP_SSS(0x3, (pipe))
Imre Deaka30180a2014-03-04 19:23:02 +0200534
535/* See the PUNIT HAS v0.8 for the below bits */
536enum punit_power_well {
537 PUNIT_POWER_WELL_RENDER = 0,
538 PUNIT_POWER_WELL_MEDIA = 1,
539 PUNIT_POWER_WELL_DISP2D = 3,
540 PUNIT_POWER_WELL_DPIO_CMN_BC = 5,
541 PUNIT_POWER_WELL_DPIO_TX_B_LANES_01 = 6,
542 PUNIT_POWER_WELL_DPIO_TX_B_LANES_23 = 7,
543 PUNIT_POWER_WELL_DPIO_TX_C_LANES_01 = 8,
544 PUNIT_POWER_WELL_DPIO_TX_C_LANES_23 = 9,
545 PUNIT_POWER_WELL_DPIO_RX0 = 10,
546 PUNIT_POWER_WELL_DPIO_RX1 = 11,
Ville Syrjälä5d6f7ea2014-06-28 02:04:08 +0300547 PUNIT_POWER_WELL_DPIO_CMN_D = 12,
Ville Syrjälä2ce147f2014-06-28 02:04:13 +0300548 /* FIXME: guesswork below */
549 PUNIT_POWER_WELL_DPIO_TX_D_LANES_01 = 13,
550 PUNIT_POWER_WELL_DPIO_TX_D_LANES_23 = 14,
551 PUNIT_POWER_WELL_DPIO_RX2 = 15,
Imre Deaka30180a2014-03-04 19:23:02 +0200552
553 PUNIT_POWER_WELL_NUM,
554};
555
Chon Ming Lee02f4c9e2013-10-03 23:16:17 +0800556#define PUNIT_REG_PWRGT_CTRL 0x60
557#define PUNIT_REG_PWRGT_STATUS 0x61
Imre Deaka30180a2014-03-04 19:23:02 +0200558#define PUNIT_PWRGT_MASK(power_well) (3 << ((power_well) * 2))
559#define PUNIT_PWRGT_PWR_ON(power_well) (0 << ((power_well) * 2))
560#define PUNIT_PWRGT_CLK_GATE(power_well) (1 << ((power_well) * 2))
561#define PUNIT_PWRGT_RESET(power_well) (2 << ((power_well) * 2))
562#define PUNIT_PWRGT_PWR_GATE(power_well) (3 << ((power_well) * 2))
Chon Ming Lee02f4c9e2013-10-03 23:16:17 +0800563
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300564#define PUNIT_REG_GPU_LFM 0xd3
565#define PUNIT_REG_GPU_FREQ_REQ 0xd4
566#define PUNIT_REG_GPU_FREQ_STS 0xd8
Ville Syrjäläe8474402013-06-26 17:43:24 +0300567#define GENFREQSTATUS (1<<0)
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300568#define PUNIT_REG_MEDIA_TURBO_FREQ_REQ 0xdc
Deepak S31685c22014-07-03 17:33:01 -0400569#define PUNIT_REG_CZ_TIMESTAMP 0xce
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300570
571#define PUNIT_FUSE_BUS2 0xf6 /* bits 47:40 */
572#define PUNIT_FUSE_BUS1 0xf5 /* bits 55:48 */
573
Deepak S2b6b3a02014-05-27 15:59:30 +0530574#define PUNIT_GPU_STATUS_REG 0xdb
575#define PUNIT_GPU_STATUS_MAX_FREQ_SHIFT 16
576#define PUNIT_GPU_STATUS_MAX_FREQ_MASK 0xff
577#define PUNIT_GPU_STATIS_GFX_MIN_FREQ_SHIFT 8
578#define PUNIT_GPU_STATUS_GFX_MIN_FREQ_MASK 0xff
579
580#define PUNIT_GPU_DUTYCYCLE_REG 0xdf
581#define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT 8
582#define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK 0xff
583
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300584#define IOSF_NC_FB_GFX_FREQ_FUSE 0x1c
585#define FB_GFX_MAX_FREQ_FUSE_SHIFT 3
586#define FB_GFX_MAX_FREQ_FUSE_MASK 0x000007f8
587#define FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT 11
588#define FB_GFX_FGUARANTEED_FREQ_FUSE_MASK 0x0007f800
589#define IOSF_NC_FB_GFX_FMAX_FUSE_HI 0x34
590#define FB_FMAX_VMIN_FREQ_HI_MASK 0x00000007
591#define IOSF_NC_FB_GFX_FMAX_FUSE_LO 0x30
592#define FB_FMAX_VMIN_FREQ_LO_SHIFT 27
593#define FB_FMAX_VMIN_FREQ_LO_MASK 0xf8000000
594
Deepak S31685c22014-07-03 17:33:01 -0400595#define VLV_CZ_CLOCK_TO_MILLI_SEC 100000
596#define VLV_RP_UP_EI_THRESHOLD 90
597#define VLV_RP_DOWN_EI_THRESHOLD 70
598#define VLV_INT_COUNT_FOR_DOWN_EI 5
599
ymohanmabe4fc042013-08-27 23:40:56 +0300600/* vlv2 north clock has */
Chon Ming Lee24eb2d52013-09-27 15:31:00 +0800601#define CCK_FUSE_REG 0x8
602#define CCK_FUSE_HPLL_FREQ_MASK 0x3
ymohanmabe4fc042013-08-27 23:40:56 +0300603#define CCK_REG_DSI_PLL_FUSE 0x44
604#define CCK_REG_DSI_PLL_CONTROL 0x48
605#define DSI_PLL_VCO_EN (1 << 31)
606#define DSI_PLL_LDO_GATE (1 << 30)
607#define DSI_PLL_P1_POST_DIV_SHIFT 17
608#define DSI_PLL_P1_POST_DIV_MASK (0x1ff << 17)
609#define DSI_PLL_P2_MUX_DSI0_DIV2 (1 << 13)
610#define DSI_PLL_P3_MUX_DSI1_DIV2 (1 << 12)
611#define DSI_PLL_MUX_MASK (3 << 9)
612#define DSI_PLL_MUX_DSI0_DSIPLL (0 << 10)
613#define DSI_PLL_MUX_DSI0_CCK (1 << 10)
614#define DSI_PLL_MUX_DSI1_DSIPLL (0 << 9)
615#define DSI_PLL_MUX_DSI1_CCK (1 << 9)
616#define DSI_PLL_CLK_GATE_MASK (0xf << 5)
617#define DSI_PLL_CLK_GATE_DSI0_DSIPLL (1 << 8)
618#define DSI_PLL_CLK_GATE_DSI1_DSIPLL (1 << 7)
619#define DSI_PLL_CLK_GATE_DSI0_CCK (1 << 6)
620#define DSI_PLL_CLK_GATE_DSI1_CCK (1 << 5)
621#define DSI_PLL_LOCK (1 << 0)
622#define CCK_REG_DSI_PLL_DIVIDER 0x4c
623#define DSI_PLL_LFSR (1 << 31)
624#define DSI_PLL_FRACTION_EN (1 << 30)
625#define DSI_PLL_FRAC_COUNTER_SHIFT 27
626#define DSI_PLL_FRAC_COUNTER_MASK (7 << 27)
627#define DSI_PLL_USYNC_CNT_SHIFT 18
628#define DSI_PLL_USYNC_CNT_MASK (0x1ff << 18)
629#define DSI_PLL_N1_DIV_SHIFT 16
630#define DSI_PLL_N1_DIV_MASK (3 << 16)
631#define DSI_PLL_M1_DIV_SHIFT 0
632#define DSI_PLL_M1_DIV_MASK (0x1ff << 0)
Jesse Barnes30a970c2013-11-04 13:48:12 -0800633#define CCK_DISPLAY_CLOCK_CONTROL 0x6b
Ville Syrjälä9cf33db2014-06-13 13:37:48 +0300634#define DISPLAY_TRUNK_FORCE_ON (1 << 17)
635#define DISPLAY_TRUNK_FORCE_OFF (1 << 16)
636#define DISPLAY_FREQUENCY_STATUS (0x1f << 8)
637#define DISPLAY_FREQUENCY_STATUS_SHIFT 8
638#define DISPLAY_FREQUENCY_VALUES (0x1f << 0)
ymohanmabe4fc042013-08-27 23:40:56 +0300639
Ville Syrjälä0e767182014-04-25 20:14:31 +0300640/**
641 * DOC: DPIO
642 *
643 * VLV and CHV have slightly peculiar display PHYs for driving DP/HDMI
644 * ports. DPIO is the name given to such a display PHY. These PHYs
645 * don't follow the standard programming model using direct MMIO
646 * registers, and instead their registers must be accessed trough IOSF
647 * sideband. VLV has one such PHY for driving ports B and C, and CHV
648 * adds another PHY for driving port D. Each PHY responds to specific
649 * IOSF-SB port.
650 *
651 * Each display PHY is made up of one or two channels. Each channel
652 * houses a common lane part which contains the PLL and other common
653 * logic. CH0 common lane also contains the IOSF-SB logic for the
654 * Common Register Interface (CRI) ie. the DPIO registers. CRI clock
655 * must be running when any DPIO registers are accessed.
656 *
657 * In addition to having their own registers, the PHYs are also
658 * controlled through some dedicated signals from the display
659 * controller. These include PLL reference clock enable, PLL enable,
660 * and CRI clock selection, for example.
661 *
662 * Eeach channel also has two splines (also called data lanes), and
663 * each spline is made up of one Physical Access Coding Sub-Layer
664 * (PCS) block and two TX lanes. So each channel has two PCS blocks
665 * and four TX lanes. The TX lanes are used as DP lanes or TMDS
666 * data/clock pairs depending on the output type.
667 *
668 * Additionally the PHY also contains an AUX lane with AUX blocks
669 * for each channel. This is used for DP AUX communication, but
670 * this fact isn't really relevant for the driver since AUX is
671 * controlled from the display controller side. No DPIO registers
672 * need to be accessed during AUX communication,
673 *
674 * Generally the common lane corresponds to the pipe and
675 * the spline (PCS/TX) correponds to the port.
676 *
677 * For dual channel PHY (VLV/CHV):
678 *
679 * pipe A == CMN/PLL/REF CH0
680 *
681 * pipe B == CMN/PLL/REF CH1
682 *
683 * port B == PCS/TX CH0
684 *
685 * port C == PCS/TX CH1
686 *
687 * This is especially important when we cross the streams
688 * ie. drive port B with pipe B, or port C with pipe A.
689 *
690 * For single channel PHY (CHV):
691 *
692 * pipe C == CMN/PLL/REF CH0
693 *
694 * port D == PCS/TX CH0
695 *
696 * Note: digital port B is DDI0, digital port C is DDI1,
697 * digital port D is DDI2
698 */
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300699/*
Ville Syrjälä0e767182014-04-25 20:14:31 +0300700 * Dual channel PHY (VLV/CHV)
701 * ---------------------------------
702 * | CH0 | CH1 |
703 * | CMN/PLL/REF | CMN/PLL/REF |
704 * |---------------|---------------| Display PHY
705 * | PCS01 | PCS23 | PCS01 | PCS23 |
706 * |-------|-------|-------|-------|
707 * |TX0|TX1|TX2|TX3|TX0|TX1|TX2|TX3|
708 * ---------------------------------
709 * | DDI0 | DDI1 | DP/HDMI ports
710 * ---------------------------------
Ville Syrjälä54d9d492013-01-24 15:29:53 +0200711 *
Ville Syrjälä0e767182014-04-25 20:14:31 +0300712 * Single channel PHY (CHV)
713 * -----------------
714 * | CH0 |
715 * | CMN/PLL/REF |
716 * |---------------| Display PHY
717 * | PCS01 | PCS23 |
718 * |-------|-------|
719 * |TX0|TX1|TX2|TX3|
720 * -----------------
721 * | DDI2 | DP/HDMI port
722 * -----------------
Jesse Barnes57f350b2012-03-28 13:39:25 -0700723 */
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300724#define DPIO_DEVFN 0
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300725
Ville Syrjälä54d9d492013-01-24 15:29:53 +0200726#define DPIO_CTL (VLV_DISPLAY_BASE + 0x2110)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700727#define DPIO_MODSEL1 (1<<3) /* if ref clk b == 27 */
728#define DPIO_MODSEL0 (1<<2) /* if ref clk a == 27 */
729#define DPIO_SFR_BYPASS (1<<1)
Jesse Barnes40e9cf62013-10-03 11:35:46 -0700730#define DPIO_CMNRST (1<<0)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700731
Chon Ming Leee4607fc2013-11-06 14:36:35 +0800732#define DPIO_PHY(pipe) ((pipe) >> 1)
733#define DPIO_PHY_IOSF_PORT(phy) (dev_priv->dpio_phy_iosf_port[phy])
734
Daniel Vetter598fac62013-04-18 22:01:46 +0200735/*
736 * Per pipe/PLL DPIO regs
737 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800738#define _VLV_PLL_DW3_CH0 0x800c
Jesse Barnes57f350b2012-03-28 13:39:25 -0700739#define DPIO_POST_DIV_SHIFT (28) /* 3 bits */
Daniel Vetter598fac62013-04-18 22:01:46 +0200740#define DPIO_POST_DIV_DAC 0
741#define DPIO_POST_DIV_HDMIDP 1 /* DAC 225-400M rate */
742#define DPIO_POST_DIV_LVDS1 2
743#define DPIO_POST_DIV_LVDS2 3
Jesse Barnes57f350b2012-03-28 13:39:25 -0700744#define DPIO_K_SHIFT (24) /* 4 bits */
745#define DPIO_P1_SHIFT (21) /* 3 bits */
746#define DPIO_P2_SHIFT (16) /* 5 bits */
747#define DPIO_N_SHIFT (12) /* 4 bits */
748#define DPIO_ENABLE_CALIBRATION (1<<11)
749#define DPIO_M1DIV_SHIFT (8) /* 3 bits */
750#define DPIO_M2DIV_MASK 0xff
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800751#define _VLV_PLL_DW3_CH1 0x802c
752#define VLV_PLL_DW3(ch) _PIPE(ch, _VLV_PLL_DW3_CH0, _VLV_PLL_DW3_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700753
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800754#define _VLV_PLL_DW5_CH0 0x8014
Jesse Barnes57f350b2012-03-28 13:39:25 -0700755#define DPIO_REFSEL_OVERRIDE 27
756#define DPIO_PLL_MODESEL_SHIFT 24 /* 3 bits */
757#define DPIO_BIAS_CURRENT_CTL_SHIFT 21 /* 3 bits, always 0x7 */
758#define DPIO_PLL_REFCLK_SEL_SHIFT 16 /* 2 bits */
Vijay Purushothamanb56747a2012-09-27 19:13:03 +0530759#define DPIO_PLL_REFCLK_SEL_MASK 3
Jesse Barnes57f350b2012-03-28 13:39:25 -0700760#define DPIO_DRIVER_CTL_SHIFT 12 /* always set to 0x8 */
761#define DPIO_CLK_BIAS_CTL_SHIFT 8 /* always set to 0x5 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800762#define _VLV_PLL_DW5_CH1 0x8034
763#define VLV_PLL_DW5(ch) _PIPE(ch, _VLV_PLL_DW5_CH0, _VLV_PLL_DW5_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700764
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800765#define _VLV_PLL_DW7_CH0 0x801c
766#define _VLV_PLL_DW7_CH1 0x803c
767#define VLV_PLL_DW7(ch) _PIPE(ch, _VLV_PLL_DW7_CH0, _VLV_PLL_DW7_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700768
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800769#define _VLV_PLL_DW8_CH0 0x8040
770#define _VLV_PLL_DW8_CH1 0x8060
771#define VLV_PLL_DW8(ch) _PIPE(ch, _VLV_PLL_DW8_CH0, _VLV_PLL_DW8_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200772
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800773#define VLV_PLL_DW9_BCAST 0xc044
774#define _VLV_PLL_DW9_CH0 0x8044
775#define _VLV_PLL_DW9_CH1 0x8064
776#define VLV_PLL_DW9(ch) _PIPE(ch, _VLV_PLL_DW9_CH0, _VLV_PLL_DW9_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200777
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800778#define _VLV_PLL_DW10_CH0 0x8048
779#define _VLV_PLL_DW10_CH1 0x8068
780#define VLV_PLL_DW10(ch) _PIPE(ch, _VLV_PLL_DW10_CH0, _VLV_PLL_DW10_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200781
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800782#define _VLV_PLL_DW11_CH0 0x804c
783#define _VLV_PLL_DW11_CH1 0x806c
784#define VLV_PLL_DW11(ch) _PIPE(ch, _VLV_PLL_DW11_CH0, _VLV_PLL_DW11_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700785
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800786/* Spec for ref block start counts at DW10 */
787#define VLV_REF_DW13 0x80ac
Daniel Vetter598fac62013-04-18 22:01:46 +0200788
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800789#define VLV_CMN_DW0 0x8100
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100790
Daniel Vetter598fac62013-04-18 22:01:46 +0200791/*
792 * Per DDI channel DPIO regs
793 */
794
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800795#define _VLV_PCS_DW0_CH0 0x8200
796#define _VLV_PCS_DW0_CH1 0x8400
Daniel Vetter598fac62013-04-18 22:01:46 +0200797#define DPIO_PCS_TX_LANE2_RESET (1<<16)
798#define DPIO_PCS_TX_LANE1_RESET (1<<7)
Ville Syrjälä570e2a72014-08-18 14:42:46 +0300799#define DPIO_LEFT_TXFIFO_RST_MASTER2 (1<<4)
800#define DPIO_RIGHT_TXFIFO_RST_MASTER2 (1<<3)
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800801#define VLV_PCS_DW0(ch) _PORT(ch, _VLV_PCS_DW0_CH0, _VLV_PCS_DW0_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200802
Ville Syrjälä97fd4d52014-04-09 13:29:02 +0300803#define _VLV_PCS01_DW0_CH0 0x200
804#define _VLV_PCS23_DW0_CH0 0x400
805#define _VLV_PCS01_DW0_CH1 0x2600
806#define _VLV_PCS23_DW0_CH1 0x2800
807#define VLV_PCS01_DW0(ch) _PORT(ch, _VLV_PCS01_DW0_CH0, _VLV_PCS01_DW0_CH1)
808#define VLV_PCS23_DW0(ch) _PORT(ch, _VLV_PCS23_DW0_CH0, _VLV_PCS23_DW0_CH1)
809
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800810#define _VLV_PCS_DW1_CH0 0x8204
811#define _VLV_PCS_DW1_CH1 0x8404
Ville Syrjäläd2152b22014-04-28 14:15:24 +0300812#define CHV_PCS_REQ_SOFTRESET_EN (1<<23)
Daniel Vetter598fac62013-04-18 22:01:46 +0200813#define DPIO_PCS_CLK_CRI_RXEB_EIOS_EN (1<<22)
814#define DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN (1<<21)
815#define DPIO_PCS_CLK_DATAWIDTH_SHIFT (6)
816#define DPIO_PCS_CLK_SOFT_RESET (1<<5)
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800817#define VLV_PCS_DW1(ch) _PORT(ch, _VLV_PCS_DW1_CH0, _VLV_PCS_DW1_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200818
Ville Syrjälä97fd4d52014-04-09 13:29:02 +0300819#define _VLV_PCS01_DW1_CH0 0x204
820#define _VLV_PCS23_DW1_CH0 0x404
821#define _VLV_PCS01_DW1_CH1 0x2604
822#define _VLV_PCS23_DW1_CH1 0x2804
823#define VLV_PCS01_DW1(ch) _PORT(ch, _VLV_PCS01_DW1_CH0, _VLV_PCS01_DW1_CH1)
824#define VLV_PCS23_DW1(ch) _PORT(ch, _VLV_PCS23_DW1_CH0, _VLV_PCS23_DW1_CH1)
825
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800826#define _VLV_PCS_DW8_CH0 0x8220
827#define _VLV_PCS_DW8_CH1 0x8420
Ville Syrjälä9197c882014-04-09 13:29:05 +0300828#define CHV_PCS_USEDCLKCHANNEL_OVRRIDE (1 << 20)
829#define CHV_PCS_USEDCLKCHANNEL (1 << 21)
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800830#define VLV_PCS_DW8(ch) _PORT(ch, _VLV_PCS_DW8_CH0, _VLV_PCS_DW8_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200831
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800832#define _VLV_PCS01_DW8_CH0 0x0220
833#define _VLV_PCS23_DW8_CH0 0x0420
834#define _VLV_PCS01_DW8_CH1 0x2620
835#define _VLV_PCS23_DW8_CH1 0x2820
836#define VLV_PCS01_DW8(port) _PORT(port, _VLV_PCS01_DW8_CH0, _VLV_PCS01_DW8_CH1)
837#define VLV_PCS23_DW8(port) _PORT(port, _VLV_PCS23_DW8_CH0, _VLV_PCS23_DW8_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200838
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800839#define _VLV_PCS_DW9_CH0 0x8224
840#define _VLV_PCS_DW9_CH1 0x8424
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +0300841#define DPIO_PCS_TX2MARGIN_MASK (0x7<<13)
842#define DPIO_PCS_TX2MARGIN_000 (0<<13)
843#define DPIO_PCS_TX2MARGIN_101 (1<<13)
844#define DPIO_PCS_TX1MARGIN_MASK (0x7<<10)
845#define DPIO_PCS_TX1MARGIN_000 (0<<10)
846#define DPIO_PCS_TX1MARGIN_101 (1<<10)
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800847#define VLV_PCS_DW9(ch) _PORT(ch, _VLV_PCS_DW9_CH0, _VLV_PCS_DW9_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200848
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +0300849#define _VLV_PCS01_DW9_CH0 0x224
850#define _VLV_PCS23_DW9_CH0 0x424
851#define _VLV_PCS01_DW9_CH1 0x2624
852#define _VLV_PCS23_DW9_CH1 0x2824
853#define VLV_PCS01_DW9(ch) _PORT(ch, _VLV_PCS01_DW9_CH0, _VLV_PCS01_DW9_CH1)
854#define VLV_PCS23_DW9(ch) _PORT(ch, _VLV_PCS23_DW9_CH0, _VLV_PCS23_DW9_CH1)
855
Chon Ming Lee9d556c92014-05-02 14:27:47 +0300856#define _CHV_PCS_DW10_CH0 0x8228
857#define _CHV_PCS_DW10_CH1 0x8428
858#define DPIO_PCS_SWING_CALC_TX0_TX2 (1<<30)
859#define DPIO_PCS_SWING_CALC_TX1_TX3 (1<<31)
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +0300860#define DPIO_PCS_TX2DEEMP_MASK (0xf<<24)
861#define DPIO_PCS_TX2DEEMP_9P5 (0<<24)
862#define DPIO_PCS_TX2DEEMP_6P0 (2<<24)
863#define DPIO_PCS_TX1DEEMP_MASK (0xf<<16)
864#define DPIO_PCS_TX1DEEMP_9P5 (0<<16)
865#define DPIO_PCS_TX1DEEMP_6P0 (2<<16)
Chon Ming Lee9d556c92014-05-02 14:27:47 +0300866#define CHV_PCS_DW10(ch) _PORT(ch, _CHV_PCS_DW10_CH0, _CHV_PCS_DW10_CH1)
867
Ville Syrjälä1966e592014-04-09 13:29:04 +0300868#define _VLV_PCS01_DW10_CH0 0x0228
869#define _VLV_PCS23_DW10_CH0 0x0428
870#define _VLV_PCS01_DW10_CH1 0x2628
871#define _VLV_PCS23_DW10_CH1 0x2828
872#define VLV_PCS01_DW10(port) _PORT(port, _VLV_PCS01_DW10_CH0, _VLV_PCS01_DW10_CH1)
873#define VLV_PCS23_DW10(port) _PORT(port, _VLV_PCS23_DW10_CH0, _VLV_PCS23_DW10_CH1)
874
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800875#define _VLV_PCS_DW11_CH0 0x822c
876#define _VLV_PCS_DW11_CH1 0x842c
Ville Syrjälä570e2a72014-08-18 14:42:46 +0300877#define DPIO_LANEDESKEW_STRAP_OVRD (1<<3)
878#define DPIO_LEFT_TXFIFO_RST_MASTER (1<<1)
879#define DPIO_RIGHT_TXFIFO_RST_MASTER (1<<0)
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800880#define VLV_PCS_DW11(ch) _PORT(ch, _VLV_PCS_DW11_CH0, _VLV_PCS_DW11_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200881
Ville Syrjälä570e2a72014-08-18 14:42:46 +0300882#define _VLV_PCS01_DW11_CH0 0x022c
883#define _VLV_PCS23_DW11_CH0 0x042c
884#define _VLV_PCS01_DW11_CH1 0x262c
885#define _VLV_PCS23_DW11_CH1 0x282c
886#define VLV_PCS01_DW11(ch) _PORT(ch, _VLV_PCS01_DW0_CH0, _VLV_PCS01_DW0_CH1)
887#define VLV_PCS23_DW11(ch) _PORT(ch, _VLV_PCS23_DW0_CH0, _VLV_PCS23_DW0_CH1)
888
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800889#define _VLV_PCS_DW12_CH0 0x8230
890#define _VLV_PCS_DW12_CH1 0x8430
891#define VLV_PCS_DW12(ch) _PORT(ch, _VLV_PCS_DW12_CH0, _VLV_PCS_DW12_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200892
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800893#define _VLV_PCS_DW14_CH0 0x8238
894#define _VLV_PCS_DW14_CH1 0x8438
895#define VLV_PCS_DW14(ch) _PORT(ch, _VLV_PCS_DW14_CH0, _VLV_PCS_DW14_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200896
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800897#define _VLV_PCS_DW23_CH0 0x825c
898#define _VLV_PCS_DW23_CH1 0x845c
899#define VLV_PCS_DW23(ch) _PORT(ch, _VLV_PCS_DW23_CH0, _VLV_PCS_DW23_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200900
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800901#define _VLV_TX_DW2_CH0 0x8288
902#define _VLV_TX_DW2_CH1 0x8488
Ville Syrjälä1fb44502014-06-28 02:04:03 +0300903#define DPIO_SWING_MARGIN000_SHIFT 16
904#define DPIO_SWING_MARGIN000_MASK (0xff << DPIO_SWING_MARGIN000_SHIFT)
Chon Ming Lee9d556c92014-05-02 14:27:47 +0300905#define DPIO_UNIQ_TRANS_SCALE_SHIFT 8
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800906#define VLV_TX_DW2(ch) _PORT(ch, _VLV_TX_DW2_CH0, _VLV_TX_DW2_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200907
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800908#define _VLV_TX_DW3_CH0 0x828c
909#define _VLV_TX_DW3_CH1 0x848c
Chon Ming Lee9d556c92014-05-02 14:27:47 +0300910/* The following bit for CHV phy */
911#define DPIO_TX_UNIQ_TRANS_SCALE_EN (1<<27)
Ville Syrjälä1fb44502014-06-28 02:04:03 +0300912#define DPIO_SWING_MARGIN101_SHIFT 16
913#define DPIO_SWING_MARGIN101_MASK (0xff << DPIO_SWING_MARGIN101_SHIFT)
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800914#define VLV_TX_DW3(ch) _PORT(ch, _VLV_TX_DW3_CH0, _VLV_TX_DW3_CH1)
915
916#define _VLV_TX_DW4_CH0 0x8290
917#define _VLV_TX_DW4_CH1 0x8490
Chon Ming Lee9d556c92014-05-02 14:27:47 +0300918#define DPIO_SWING_DEEMPH9P5_SHIFT 24
919#define DPIO_SWING_DEEMPH9P5_MASK (0xff << DPIO_SWING_DEEMPH9P5_SHIFT)
Ville Syrjälä1fb44502014-06-28 02:04:03 +0300920#define DPIO_SWING_DEEMPH6P0_SHIFT 16
921#define DPIO_SWING_DEEMPH6P0_MASK (0xff << DPIO_SWING_DEEMPH6P0_SHIFT)
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800922#define VLV_TX_DW4(ch) _PORT(ch, _VLV_TX_DW4_CH0, _VLV_TX_DW4_CH1)
923
924#define _VLV_TX3_DW4_CH0 0x690
925#define _VLV_TX3_DW4_CH1 0x2a90
926#define VLV_TX3_DW4(ch) _PORT(ch, _VLV_TX3_DW4_CH0, _VLV_TX3_DW4_CH1)
927
928#define _VLV_TX_DW5_CH0 0x8294
929#define _VLV_TX_DW5_CH1 0x8494
Daniel Vetter598fac62013-04-18 22:01:46 +0200930#define DPIO_TX_OCALINIT_EN (1<<31)
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800931#define VLV_TX_DW5(ch) _PORT(ch, _VLV_TX_DW5_CH0, _VLV_TX_DW5_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200932
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800933#define _VLV_TX_DW11_CH0 0x82ac
934#define _VLV_TX_DW11_CH1 0x84ac
935#define VLV_TX_DW11(ch) _PORT(ch, _VLV_TX_DW11_CH0, _VLV_TX_DW11_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200936
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800937#define _VLV_TX_DW14_CH0 0x82b8
938#define _VLV_TX_DW14_CH1 0x84b8
939#define VLV_TX_DW14(ch) _PORT(ch, _VLV_TX_DW14_CH0, _VLV_TX_DW14_CH1)
Vijay Purushothamanb56747a2012-09-27 19:13:03 +0530940
Chon Ming Lee9d556c92014-05-02 14:27:47 +0300941/* CHV dpPhy registers */
942#define _CHV_PLL_DW0_CH0 0x8000
943#define _CHV_PLL_DW0_CH1 0x8180
944#define CHV_PLL_DW0(ch) _PIPE(ch, _CHV_PLL_DW0_CH0, _CHV_PLL_DW0_CH1)
945
946#define _CHV_PLL_DW1_CH0 0x8004
947#define _CHV_PLL_DW1_CH1 0x8184
948#define DPIO_CHV_N_DIV_SHIFT 8
949#define DPIO_CHV_M1_DIV_BY_2 (0 << 0)
950#define CHV_PLL_DW1(ch) _PIPE(ch, _CHV_PLL_DW1_CH0, _CHV_PLL_DW1_CH1)
951
952#define _CHV_PLL_DW2_CH0 0x8008
953#define _CHV_PLL_DW2_CH1 0x8188
954#define CHV_PLL_DW2(ch) _PIPE(ch, _CHV_PLL_DW2_CH0, _CHV_PLL_DW2_CH1)
955
956#define _CHV_PLL_DW3_CH0 0x800c
957#define _CHV_PLL_DW3_CH1 0x818c
958#define DPIO_CHV_FRAC_DIV_EN (1 << 16)
959#define DPIO_CHV_FIRST_MOD (0 << 8)
960#define DPIO_CHV_SECOND_MOD (1 << 8)
961#define DPIO_CHV_FEEDFWD_GAIN_SHIFT 0
962#define CHV_PLL_DW3(ch) _PIPE(ch, _CHV_PLL_DW3_CH0, _CHV_PLL_DW3_CH1)
963
964#define _CHV_PLL_DW6_CH0 0x8018
965#define _CHV_PLL_DW6_CH1 0x8198
966#define DPIO_CHV_GAIN_CTRL_SHIFT 16
967#define DPIO_CHV_INT_COEFF_SHIFT 8
968#define DPIO_CHV_PROP_COEFF_SHIFT 0
969#define CHV_PLL_DW6(ch) _PIPE(ch, _CHV_PLL_DW6_CH0, _CHV_PLL_DW6_CH1)
970
Ville Syrjäläb9e5ac32014-05-27 16:30:18 +0300971#define _CHV_CMN_DW5_CH0 0x8114
972#define CHV_BUFRIGHTENA1_DISABLE (0 << 20)
973#define CHV_BUFRIGHTENA1_NORMAL (1 << 20)
974#define CHV_BUFRIGHTENA1_FORCE (3 << 20)
975#define CHV_BUFRIGHTENA1_MASK (3 << 20)
976#define CHV_BUFLEFTENA1_DISABLE (0 << 22)
977#define CHV_BUFLEFTENA1_NORMAL (1 << 22)
978#define CHV_BUFLEFTENA1_FORCE (3 << 22)
979#define CHV_BUFLEFTENA1_MASK (3 << 22)
980
Chon Ming Lee9d556c92014-05-02 14:27:47 +0300981#define _CHV_CMN_DW13_CH0 0x8134
982#define _CHV_CMN_DW0_CH1 0x8080
983#define DPIO_CHV_S1_DIV_SHIFT 21
984#define DPIO_CHV_P1_DIV_SHIFT 13 /* 3 bits */
985#define DPIO_CHV_P2_DIV_SHIFT 8 /* 5 bits */
986#define DPIO_CHV_K_DIV_SHIFT 4
987#define DPIO_PLL_FREQLOCK (1 << 1)
988#define DPIO_PLL_LOCK (1 << 0)
989#define CHV_CMN_DW13(ch) _PIPE(ch, _CHV_CMN_DW13_CH0, _CHV_CMN_DW0_CH1)
990
991#define _CHV_CMN_DW14_CH0 0x8138
992#define _CHV_CMN_DW1_CH1 0x8084
993#define DPIO_AFC_RECAL (1 << 14)
994#define DPIO_DCLKP_EN (1 << 13)
Ville Syrjäläb9e5ac32014-05-27 16:30:18 +0300995#define CHV_BUFLEFTENA2_DISABLE (0 << 17) /* CL2 DW1 only */
996#define CHV_BUFLEFTENA2_NORMAL (1 << 17) /* CL2 DW1 only */
997#define CHV_BUFLEFTENA2_FORCE (3 << 17) /* CL2 DW1 only */
998#define CHV_BUFLEFTENA2_MASK (3 << 17) /* CL2 DW1 only */
999#define CHV_BUFRIGHTENA2_DISABLE (0 << 19) /* CL2 DW1 only */
1000#define CHV_BUFRIGHTENA2_NORMAL (1 << 19) /* CL2 DW1 only */
1001#define CHV_BUFRIGHTENA2_FORCE (3 << 19) /* CL2 DW1 only */
1002#define CHV_BUFRIGHTENA2_MASK (3 << 19) /* CL2 DW1 only */
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001003#define CHV_CMN_DW14(ch) _PIPE(ch, _CHV_CMN_DW14_CH0, _CHV_CMN_DW1_CH1)
1004
Ville Syrjälä9197c882014-04-09 13:29:05 +03001005#define _CHV_CMN_DW19_CH0 0x814c
1006#define _CHV_CMN_DW6_CH1 0x8098
1007#define CHV_CMN_USEDCLKCHANNEL (1 << 13)
1008#define CHV_CMN_DW19(ch) _PIPE(ch, _CHV_CMN_DW19_CH0, _CHV_CMN_DW6_CH1)
1009
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001010#define CHV_CMN_DW30 0x8178
1011#define DPIO_LRC_BYPASS (1 << 3)
1012
1013#define _TXLANE(ch, lane, offset) ((ch ? 0x2400 : 0) + \
1014 (lane) * 0x200 + (offset))
1015
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03001016#define CHV_TX_DW0(ch, lane) _TXLANE(ch, lane, 0x80)
1017#define CHV_TX_DW1(ch, lane) _TXLANE(ch, lane, 0x84)
1018#define CHV_TX_DW2(ch, lane) _TXLANE(ch, lane, 0x88)
1019#define CHV_TX_DW3(ch, lane) _TXLANE(ch, lane, 0x8c)
1020#define CHV_TX_DW4(ch, lane) _TXLANE(ch, lane, 0x90)
1021#define CHV_TX_DW5(ch, lane) _TXLANE(ch, lane, 0x94)
1022#define CHV_TX_DW6(ch, lane) _TXLANE(ch, lane, 0x98)
1023#define CHV_TX_DW7(ch, lane) _TXLANE(ch, lane, 0x9c)
1024#define CHV_TX_DW8(ch, lane) _TXLANE(ch, lane, 0xa0)
1025#define CHV_TX_DW9(ch, lane) _TXLANE(ch, lane, 0xa4)
1026#define CHV_TX_DW10(ch, lane) _TXLANE(ch, lane, 0xa8)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001027#define CHV_TX_DW11(ch, lane) _TXLANE(ch, lane, 0xac)
1028#define DPIO_FRC_LATENCY_SHFIT 8
1029#define CHV_TX_DW14(ch, lane) _TXLANE(ch, lane, 0xb8)
1030#define DPIO_UPAR_SHIFT 30
Jesse Barnes585fb112008-07-29 11:54:06 -07001031/*
Jesse Barnesde151cf2008-11-12 10:03:55 -08001032 * Fence registers
1033 */
1034#define FENCE_REG_830_0 0x2000
Eric Anholtdc529a42009-03-10 22:34:49 -07001035#define FENCE_REG_945_8 0x3000
Jesse Barnesde151cf2008-11-12 10:03:55 -08001036#define I830_FENCE_START_MASK 0x07f80000
1037#define I830_FENCE_TILING_Y_SHIFT 12
Jesse Barnes0f973f22009-01-26 17:10:45 -08001038#define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001039#define I830_FENCE_PITCH_SHIFT 4
1040#define I830_FENCE_REG_VALID (1<<0)
Daniel Vetterc36a2a62010-04-17 15:12:03 +02001041#define I915_FENCE_MAX_PITCH_VAL 4
Eric Anholte76a16d2009-05-26 17:44:56 -07001042#define I830_FENCE_MAX_PITCH_VAL 6
Daniel Vetter8d7773a2009-03-29 14:09:41 +02001043#define I830_FENCE_MAX_SIZE_VAL (1<<8)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001044
1045#define I915_FENCE_START_MASK 0x0ff00000
Jesse Barnes0f973f22009-01-26 17:10:45 -08001046#define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001047
1048#define FENCE_REG_965_0 0x03000
1049#define I965_FENCE_PITCH_SHIFT 2
1050#define I965_FENCE_TILING_Y_SHIFT 1
1051#define I965_FENCE_REG_VALID (1<<0)
Daniel Vetter8d7773a2009-03-29 14:09:41 +02001052#define I965_FENCE_MAX_PITCH_VAL 0x0400
Jesse Barnesde151cf2008-11-12 10:03:55 -08001053
Eric Anholt4e901fd2009-10-26 16:44:17 -07001054#define FENCE_REG_SANDYBRIDGE_0 0x100000
1055#define SANDYBRIDGE_FENCE_PITCH_SHIFT 32
Ville Syrjälä3a062472013-04-09 11:45:05 +03001056#define GEN7_FENCE_MAX_PITCH_VAL 0x0800
Eric Anholt4e901fd2009-10-26 16:44:17 -07001057
Deepak S2b6b3a02014-05-27 15:59:30 +05301058
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001059/* control register for cpu gtt access */
1060#define TILECTL 0x101000
1061#define TILECTL_SWZCTL (1 << 0)
1062#define TILECTL_TLB_PREFETCH_DIS (1 << 2)
1063#define TILECTL_BACKSNOOP_DIS (1 << 3)
1064
Jesse Barnesde151cf2008-11-12 10:03:55 -08001065/*
Jesse Barnes585fb112008-07-29 11:54:06 -07001066 * Instruction and interrupt control regs
1067 */
Ville Syrjäläf1e1c212014-06-05 20:02:59 +03001068#define PGTBL_CTL 0x02020
1069#define PGTBL_ADDRESS_LO_MASK 0xfffff000 /* bits [31:12] */
1070#define PGTBL_ADDRESS_HI_MASK 0x000000f0 /* bits [35:32] (gen4) */
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001071#define PGTBL_ER 0x02024
Ville Syrjälä81e7f202014-08-15 01:21:55 +03001072#define PRB0_BASE (0x2030-0x30)
1073#define PRB1_BASE (0x2040-0x30) /* 830,gen3 */
1074#define PRB2_BASE (0x2050-0x30) /* gen3 */
1075#define SRB0_BASE (0x2100-0x30) /* gen2 */
1076#define SRB1_BASE (0x2110-0x30) /* gen2 */
1077#define SRB2_BASE (0x2120-0x30) /* 830 */
1078#define SRB3_BASE (0x2130-0x30) /* 830 */
Daniel Vetter333e9fe2010-08-02 16:24:01 +02001079#define RENDER_RING_BASE 0x02000
1080#define BSD_RING_BASE 0x04000
1081#define GEN6_BSD_RING_BASE 0x12000
Zhao Yakui845f74a2014-04-17 10:37:37 +08001082#define GEN8_BSD2_RING_BASE 0x1c000
Ben Widawsky1950de12013-05-28 19:22:20 -07001083#define VEBOX_RING_BASE 0x1a000
Chris Wilson549f7362010-10-19 11:19:32 +01001084#define BLT_RING_BASE 0x22000
Daniel Vetter3d281d82010-09-24 21:14:22 +02001085#define RING_TAIL(base) ((base)+0x30)
1086#define RING_HEAD(base) ((base)+0x34)
1087#define RING_START(base) ((base)+0x38)
1088#define RING_CTL(base) ((base)+0x3c)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001089#define RING_SYNC_0(base) ((base)+0x40)
1090#define RING_SYNC_1(base) ((base)+0x44)
Ben Widawsky1950de12013-05-28 19:22:20 -07001091#define RING_SYNC_2(base) ((base)+0x48)
1092#define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE))
1093#define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE))
1094#define GEN6_RVESYNC (RING_SYNC_2(RENDER_RING_BASE))
1095#define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE))
1096#define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE))
1097#define GEN6_VVESYNC (RING_SYNC_2(GEN6_BSD_RING_BASE))
1098#define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE))
1099#define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE))
1100#define GEN6_BVESYNC (RING_SYNC_2(BLT_RING_BASE))
1101#define GEN6_VEBSYNC (RING_SYNC_0(VEBOX_RING_BASE))
1102#define GEN6_VERSYNC (RING_SYNC_1(VEBOX_RING_BASE))
1103#define GEN6_VEVSYNC (RING_SYNC_2(VEBOX_RING_BASE))
Ben Widawskyad776f82013-05-28 19:22:18 -07001104#define GEN6_NOSYNC 0
Chris Wilson8fd26852010-12-08 18:40:43 +00001105#define RING_MAX_IDLE(base) ((base)+0x54)
Daniel Vetter3d281d82010-09-24 21:14:22 +02001106#define RING_HWS_PGA(base) ((base)+0x80)
1107#define RING_HWS_PGA_GEN6(base) ((base)+0x2080)
Imre Deak9e72b462014-05-05 15:13:55 +03001108
1109#define GEN7_WR_WATERMARK 0x4028
1110#define GEN7_GFX_PRIO_CTRL 0x402C
1111#define ARB_MODE 0x4030
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001112#define ARB_MODE_SWIZZLE_SNB (1<<4)
1113#define ARB_MODE_SWIZZLE_IVB (1<<5)
Imre Deak9e72b462014-05-05 15:13:55 +03001114#define GEN7_GFX_PEND_TLB0 0x4034
1115#define GEN7_GFX_PEND_TLB1 0x4038
1116/* L3, CVS, ZTLB, RCC, CASC LRA min, max values */
1117#define GEN7_LRA_LIMITS_BASE 0x403C
1118#define GEN7_LRA_LIMITS_REG_NUM 13
1119#define GEN7_MEDIA_MAX_REQ_COUNT 0x4070
1120#define GEN7_GFX_MAX_REQ_COUNT 0x4074
1121
Ben Widawsky31a53362013-11-02 21:07:04 -07001122#define GAMTARBMODE 0x04a08
Ben Widawsky4afe8d32013-11-02 21:07:55 -07001123#define ARB_MODE_BWGTLB_DISABLE (1<<9)
Ben Widawsky31a53362013-11-02 21:07:04 -07001124#define ARB_MODE_SWIZZLE_BDW (1<<1)
Eric Anholt45930102011-05-06 17:12:35 -07001125#define RENDER_HWS_PGA_GEN7 (0x04080)
Daniel Vetter33f3f512011-12-14 13:57:39 +01001126#define RING_FAULT_REG(ring) (0x4094 + 0x100*(ring)->id)
Ben Widawsky828c7902013-10-16 09:21:30 -07001127#define RING_FAULT_GTTSEL_MASK (1<<11)
1128#define RING_FAULT_SRCID(x) ((x >> 3) & 0xff)
1129#define RING_FAULT_FAULT_TYPE(x) ((x >> 1) & 0x3)
1130#define RING_FAULT_VALID (1<<0)
Daniel Vetter33f3f512011-12-14 13:57:39 +01001131#define DONE_REG 0x40b0
Ben Widawskyfbe5d362013-11-04 19:56:49 -08001132#define GEN8_PRIVATE_PAT 0x40e0
Eric Anholt45930102011-05-06 17:12:35 -07001133#define BSD_HWS_PGA_GEN7 (0x04180)
1134#define BLT_HWS_PGA_GEN7 (0x04280)
Ben Widawsky9a8a2212013-05-28 19:22:23 -07001135#define VEBOX_HWS_PGA_GEN7 (0x04380)
Daniel Vetter3d281d82010-09-24 21:14:22 +02001136#define RING_ACTHD(base) ((base)+0x74)
Chris Wilson50877442014-03-21 12:41:53 +00001137#define RING_ACTHD_UDW(base) ((base)+0x5c)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001138#define RING_NOPID(base) ((base)+0x94)
Chris Wilson0f468322011-01-04 17:35:21 +00001139#define RING_IMR(base) ((base)+0xa8)
Oscar Mateo73d477f2014-07-24 17:04:31 +01001140#define RING_HWSTAM(base) ((base)+0x98)
Ben Widawskyc0c7bab2012-07-12 11:01:05 -07001141#define RING_TIMESTAMP(base) ((base)+0x358)
Jesse Barnes585fb112008-07-29 11:54:06 -07001142#define TAIL_ADDR 0x001FFFF8
1143#define HEAD_WRAP_COUNT 0xFFE00000
1144#define HEAD_WRAP_ONE 0x00200000
1145#define HEAD_ADDR 0x001FFFFC
1146#define RING_NR_PAGES 0x001FF000
1147#define RING_REPORT_MASK 0x00000006
1148#define RING_REPORT_64K 0x00000002
1149#define RING_REPORT_128K 0x00000004
1150#define RING_NO_REPORT 0x00000000
1151#define RING_VALID_MASK 0x00000001
1152#define RING_VALID 0x00000001
1153#define RING_INVALID 0x00000000
Chris Wilson4b60e5c2010-08-08 11:53:53 +01001154#define RING_WAIT_I8XX (1<<0) /* gen2, PRBx_HEAD */
1155#define RING_WAIT (1<<11) /* gen3+, PRBx_CTL */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001156#define RING_WAIT_SEMAPHORE (1<<10) /* gen6+ */
Imre Deak9e72b462014-05-05 15:13:55 +03001157
1158#define GEN7_TLB_RD_ADDR 0x4700
1159
Chris Wilson8168bd42010-11-11 17:54:52 +00001160#if 0
1161#define PRB0_TAIL 0x02030
1162#define PRB0_HEAD 0x02034
1163#define PRB0_START 0x02038
1164#define PRB0_CTL 0x0203c
Jesse Barnes585fb112008-07-29 11:54:06 -07001165#define PRB1_TAIL 0x02040 /* 915+ only */
1166#define PRB1_HEAD 0x02044 /* 915+ only */
1167#define PRB1_START 0x02048 /* 915+ only */
1168#define PRB1_CTL 0x0204c /* 915+ only */
Chris Wilson8168bd42010-11-11 17:54:52 +00001169#endif
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001170#define IPEIR_I965 0x02064
1171#define IPEHR_I965 0x02068
1172#define INSTDONE_I965 0x0206c
Ben Widawskyd53bd482012-08-22 11:32:14 -07001173#define GEN7_INSTDONE_1 0x0206c
1174#define GEN7_SC_INSTDONE 0x07100
1175#define GEN7_SAMPLER_INSTDONE 0x0e160
1176#define GEN7_ROW_INSTDONE 0x0e164
1177#define I915_NUM_INSTDONE_REG 4
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001178#define RING_IPEIR(base) ((base)+0x64)
1179#define RING_IPEHR(base) ((base)+0x68)
1180#define RING_INSTDONE(base) ((base)+0x6c)
Daniel Vetterc1cd90e2011-12-14 13:57:02 +01001181#define RING_INSTPS(base) ((base)+0x70)
1182#define RING_DMA_FADD(base) ((base)+0x78)
Ben Widawsky13ffadd2014-04-01 16:31:07 -07001183#define RING_DMA_FADD_UDW(base) ((base)+0x60) /* gen8+ */
Daniel Vetterc1cd90e2011-12-14 13:57:02 +01001184#define RING_INSTPM(base) ((base)+0xc0)
Naresh Kumar Kachhie9fea572014-03-12 16:39:41 +05301185#define RING_MI_MODE(base) ((base)+0x9c)
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001186#define INSTPS 0x02070 /* 965+ only */
1187#define INSTDONE1 0x0207c /* 965+ only */
Jesse Barnes585fb112008-07-29 11:54:06 -07001188#define ACTHD_I965 0x02074
1189#define HWS_PGA 0x02080
1190#define HWS_ADDRESS_MASK 0xfffff000
1191#define HWS_START_ADDRESS_SHIFT 4
Jesse Barnes97f5ab62009-10-08 10:16:48 -07001192#define PWRCTXA 0x2088 /* 965GM+ only */
1193#define PWRCTX_EN (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -07001194#define IPEIR 0x02088
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001195#define IPEHR 0x0208c
1196#define INSTDONE 0x02090
Jesse Barnes585fb112008-07-29 11:54:06 -07001197#define NOPID 0x02094
1198#define HWSTAM 0x02098
Daniel Vetter9d2f41f2012-04-02 21:41:45 +02001199#define DMA_FADD_I8XX 0x020d0
Chris Wilson94e39e22013-10-30 09:28:22 +00001200#define RING_BBSTATE(base) ((base)+0x110)
Ville Syrjälä3dda20a2013-12-10 21:44:43 +02001201#define RING_BBADDR(base) ((base)+0x140)
1202#define RING_BBADDR_UDW(base) ((base)+0x168) /* gen8+ */
Eric Anholt71cf39b2010-03-08 23:41:55 -08001203
Chris Wilsonf4068392010-10-27 20:36:41 +01001204#define ERROR_GEN6 0x040a0
Ben Widawsky71e172e2012-08-20 16:15:13 -07001205#define GEN7_ERR_INT 0x44040
Paulo Zanonide032bf2013-04-12 17:57:58 -03001206#define ERR_INT_POISON (1<<31)
Paulo Zanoni86642812013-04-12 17:57:57 -03001207#define ERR_INT_MMIO_UNCLAIMED (1<<13)
Shuang He8bf1e9f2013-10-15 18:55:27 +01001208#define ERR_INT_PIPE_CRC_DONE_C (1<<8)
Paulo Zanoni86642812013-04-12 17:57:57 -03001209#define ERR_INT_FIFO_UNDERRUN_C (1<<6)
Shuang He8bf1e9f2013-10-15 18:55:27 +01001210#define ERR_INT_PIPE_CRC_DONE_B (1<<5)
Paulo Zanoni86642812013-04-12 17:57:57 -03001211#define ERR_INT_FIFO_UNDERRUN_B (1<<3)
Shuang He8bf1e9f2013-10-15 18:55:27 +01001212#define ERR_INT_PIPE_CRC_DONE_A (1<<2)
Daniel Vetter5a69b892013-10-16 22:55:52 +02001213#define ERR_INT_PIPE_CRC_DONE(pipe) (1<<(2 + pipe*3))
Paulo Zanoni86642812013-04-12 17:57:57 -03001214#define ERR_INT_FIFO_UNDERRUN_A (1<<0)
Daniel Vetter7336df62013-07-09 22:59:16 +02001215#define ERR_INT_FIFO_UNDERRUN(pipe) (1<<(pipe*3))
Chris Wilsonf4068392010-10-27 20:36:41 +01001216
Paulo Zanoni3f1e1092013-02-18 19:00:21 -03001217#define FPGA_DBG 0x42300
1218#define FPGA_DBG_RM_NOCLAIM (1<<31)
1219
Chris Wilson0f3b6842013-01-15 12:05:55 +00001220#define DERRMR 0x44050
Ben Widawsky4e0bbc32013-11-02 21:07:07 -07001221/* Note that HBLANK events are reserved on bdw+ */
Chris Wilsonffe74d72013-08-26 20:58:12 +01001222#define DERRMR_PIPEA_SCANLINE (1<<0)
1223#define DERRMR_PIPEA_PRI_FLIP_DONE (1<<1)
1224#define DERRMR_PIPEA_SPR_FLIP_DONE (1<<2)
1225#define DERRMR_PIPEA_VBLANK (1<<3)
1226#define DERRMR_PIPEA_HBLANK (1<<5)
1227#define DERRMR_PIPEB_SCANLINE (1<<8)
1228#define DERRMR_PIPEB_PRI_FLIP_DONE (1<<9)
1229#define DERRMR_PIPEB_SPR_FLIP_DONE (1<<10)
1230#define DERRMR_PIPEB_VBLANK (1<<11)
1231#define DERRMR_PIPEB_HBLANK (1<<13)
1232/* Note that PIPEC is not a simple translation of PIPEA/PIPEB */
1233#define DERRMR_PIPEC_SCANLINE (1<<14)
1234#define DERRMR_PIPEC_PRI_FLIP_DONE (1<<15)
1235#define DERRMR_PIPEC_SPR_FLIP_DONE (1<<20)
1236#define DERRMR_PIPEC_VBLANK (1<<21)
1237#define DERRMR_PIPEC_HBLANK (1<<22)
1238
Chris Wilson0f3b6842013-01-15 12:05:55 +00001239
Eric Anholtde6e2ea2010-11-06 14:53:32 -07001240/* GM45+ chicken bits -- debug workaround bits that may be required
1241 * for various sorts of correct behavior. The top 16 bits of each are
1242 * the enables for writing to the corresponding low bit.
1243 */
1244#define _3D_CHICKEN 0x02084
Daniel Vetter42839082012-12-14 23:38:28 +01001245#define _3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB (1 << 10)
Eric Anholtde6e2ea2010-11-06 14:53:32 -07001246#define _3D_CHICKEN2 0x0208c
1247/* Disables pipelining of read flushes past the SF-WIZ interface.
1248 * Required on all Ironlake steppings according to the B-Spec, but the
1249 * particular danger of not doing so is not specified.
1250 */
1251# define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14)
1252#define _3D_CHICKEN3 0x02090
Jesse Barnes87f80202012-10-02 17:43:41 -05001253#define _3D_CHICKEN_SF_DISABLE_OBJEND_CULL (1 << 10)
Kenneth Graunke26b6e442012-10-07 08:51:07 -07001254#define _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL (1 << 5)
Ville Syrjäläe927ecd2014-02-04 21:59:18 +02001255#define _3D_CHICKEN_SDE_LIMIT_FIFO_POLY_DEPTH(x) ((x)<<1) /* gen8+ */
1256#define _3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH (1 << 1) /* gen6 */
Eric Anholtde6e2ea2010-11-06 14:53:32 -07001257
Eric Anholt71cf39b2010-03-08 23:41:55 -08001258#define MI_MODE 0x0209c
1259# define VS_TIMER_DISPATCH (1 << 6)
Eric Anholtfc74d8e2012-01-19 10:50:06 -08001260# define MI_FLUSH_ENABLE (1 << 12)
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001261# define ASYNC_FLIP_PERF_DISABLE (1 << 14)
Naresh Kumar Kachhie9fea572014-03-12 16:39:41 +05301262# define MODE_IDLE (1 << 9)
Chris Wilson9991ae72014-04-02 16:36:07 +01001263# define STOP_RING (1 << 8)
Eric Anholt71cf39b2010-03-08 23:41:55 -08001264
Ben Widawskyf8f2ac92012-10-03 19:34:24 -07001265#define GEN6_GT_MODE 0x20d0
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02001266#define GEN7_GT_MODE 0x7008
Ville Syrjälä8d85d272014-02-04 21:59:15 +02001267#define GEN6_WIZ_HASHING(hi, lo) (((hi) << 9) | ((lo) << 7))
1268#define GEN6_WIZ_HASHING_8x8 GEN6_WIZ_HASHING(0, 0)
1269#define GEN6_WIZ_HASHING_8x4 GEN6_WIZ_HASHING(0, 1)
1270#define GEN6_WIZ_HASHING_16x4 GEN6_WIZ_HASHING(1, 0)
1271#define GEN6_WIZ_HASHING_MASK (GEN6_WIZ_HASHING(1, 1) << 16)
Daniel Vetter6547fbd2012-12-14 23:38:29 +01001272#define GEN6_TD_FOUR_ROW_DISPATCH_DISABLE (1 << 5)
Ben Widawskyf8f2ac92012-10-03 19:34:24 -07001273
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001274#define GFX_MODE 0x02520
Jesse Barnesb095cd02011-08-12 15:28:32 -07001275#define GFX_MODE_GEN7 0x0229c
Daniel Vetter5eb719c2012-02-09 17:15:48 +01001276#define RING_MODE_GEN7(ring) ((ring)->mmio_base+0x29c)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001277#define GFX_RUN_LIST_ENABLE (1<<15)
Chris Wilsonaa83e302014-03-21 17:18:54 +00001278#define GFX_TLB_INVALIDATE_EXPLICIT (1<<13)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001279#define GFX_SURFACE_FAULT_ENABLE (1<<12)
1280#define GFX_REPLAY_MODE (1<<11)
1281#define GFX_PSMI_GRANULARITY (1<<10)
1282#define GFX_PPGTT_ENABLE (1<<9)
1283
Daniel Vettera7e806d2012-07-11 16:27:55 +02001284#define VLV_DISPLAY_BASE 0x180000
Shashank Sharmab6fdd0f2014-05-19 20:54:03 +05301285#define VLV_MIPI_BASE VLV_DISPLAY_BASE
Daniel Vettera7e806d2012-07-11 16:27:55 +02001286
Imre Deak9e72b462014-05-05 15:13:55 +03001287#define VLV_GU_CTL0 (VLV_DISPLAY_BASE + 0x2030)
1288#define VLV_GU_CTL1 (VLV_DISPLAY_BASE + 0x2034)
Jesse Barnes585fb112008-07-29 11:54:06 -07001289#define SCPD0 0x0209c /* 915+ only */
1290#define IER 0x020a0
1291#define IIR 0x020a4
1292#define IMR 0x020a8
1293#define ISR 0x020ac
Ville Syrjälä07ec7ec2013-01-24 15:29:51 +02001294#define VLV_GUNIT_CLOCK_GATE (VLV_DISPLAY_BASE + 0x2060)
Ville Syrjäläe4443e42014-04-09 13:28:41 +03001295#define GINT_DIS (1<<22)
Jesse Barnes2d809572012-10-25 12:15:44 -07001296#define GCFG_DIS (1<<8)
Imre Deak9e72b462014-05-05 15:13:55 +03001297#define VLV_GUNIT_CLOCK_GATE2 (VLV_DISPLAY_BASE + 0x2064)
Ville Syrjäläff763012013-01-24 15:29:52 +02001298#define VLV_IIR_RW (VLV_DISPLAY_BASE + 0x2084)
1299#define VLV_IER (VLV_DISPLAY_BASE + 0x20a0)
1300#define VLV_IIR (VLV_DISPLAY_BASE + 0x20a4)
1301#define VLV_IMR (VLV_DISPLAY_BASE + 0x20a8)
1302#define VLV_ISR (VLV_DISPLAY_BASE + 0x20ac)
Jesse Barnesc9cddff2013-05-08 10:45:13 -07001303#define VLV_PCBR (VLV_DISPLAY_BASE + 0x2120)
Deepak S38807742014-05-23 21:00:15 +05301304#define VLV_PCBR_ADDR_SHIFT 12
1305
Ville Syrjälä90a72f82013-02-19 23:16:44 +02001306#define DISPLAY_PLANE_FLIP_PENDING(plane) (1<<(11-(plane))) /* A and B only */
Jesse Barnes585fb112008-07-29 11:54:06 -07001307#define EIR 0x020b0
1308#define EMR 0x020b4
1309#define ESR 0x020b8
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001310#define GM45_ERROR_PAGE_TABLE (1<<5)
1311#define GM45_ERROR_MEM_PRIV (1<<4)
1312#define I915_ERROR_PAGE_TABLE (1<<4)
1313#define GM45_ERROR_CP_PRIV (1<<3)
1314#define I915_ERROR_MEMORY_REFRESH (1<<1)
1315#define I915_ERROR_INSTRUCTION (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -07001316#define INSTPM 0x020c0
Li Pengee980b82010-01-27 19:01:11 +08001317#define INSTPM_SELF_EN (1<<12) /* 915GM only */
Ville Syrjälä32992542014-02-25 15:13:39 +02001318#define INSTPM_AGPBUSY_INT_EN (1<<11) /* gen3: when disabled, pending interrupts
Chris Wilson8692d00e2011-02-05 10:08:21 +00001319 will not assert AGPBUSY# and will only
1320 be delivered when out of C3. */
Ben Widawsky84f9f932011-12-12 19:21:58 -08001321#define INSTPM_FORCE_ORDERING (1<<7) /* GEN6+ */
Chris Wilson884020b2013-08-06 19:01:14 +01001322#define INSTPM_TLB_INVALIDATE (1<<9)
1323#define INSTPM_SYNC_FLUSH (1<<5)
Jesse Barnes585fb112008-07-29 11:54:06 -07001324#define ACTHD 0x020c8
Ville Syrjälä10383922014-08-15 01:21:54 +03001325#define MEM_MODE 0x020cc
1326#define MEM_DISPLAY_B_TRICKLE_FEED_DISABLE (1<<3) /* 830 only */
1327#define MEM_DISPLAY_A_TRICKLE_FEED_DISABLE (1<<2) /* 830/845 only */
1328#define MEM_DISPLAY_TRICKLE_FEED_DISABLE (1<<2) /* 85x only */
Jesse Barnes585fb112008-07-29 11:54:06 -07001329#define FW_BLC 0x020d8
Chris Wilson8692d00e2011-02-05 10:08:21 +00001330#define FW_BLC2 0x020dc
Jesse Barnes585fb112008-07-29 11:54:06 -07001331#define FW_BLC_SELF 0x020e0 /* 915+ only */
Li Pengee980b82010-01-27 19:01:11 +08001332#define FW_BLC_SELF_EN_MASK (1<<31)
1333#define FW_BLC_SELF_FIFO_MASK (1<<16) /* 945 only */
1334#define FW_BLC_SELF_EN (1<<15) /* 945 only */
Shaohua Li7662c8b2009-06-26 11:23:55 +08001335#define MM_BURST_LENGTH 0x00700000
1336#define MM_FIFO_WATERMARK 0x0001F000
1337#define LM_BURST_LENGTH 0x00000700
1338#define LM_FIFO_WATERMARK 0x0000001F
Jesse Barnes585fb112008-07-29 11:54:06 -07001339#define MI_ARB_STATE 0x020e4 /* 915+ only */
Keith Packard45503de2010-07-19 21:12:35 -07001340
1341/* Make render/texture TLB fetches lower priorty than associated data
1342 * fetches. This is not turned on by default
1343 */
1344#define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
1345
1346/* Isoch request wait on GTT enable (Display A/B/C streams).
1347 * Make isoch requests stall on the TLB update. May cause
1348 * display underruns (test mode only)
1349 */
1350#define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
1351
1352/* Block grant count for isoch requests when block count is
1353 * set to a finite value.
1354 */
1355#define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
1356#define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
1357#define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
1358#define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
1359#define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
1360
1361/* Enable render writes to complete in C2/C3/C4 power states.
1362 * If this isn't enabled, render writes are prevented in low
1363 * power states. That seems bad to me.
1364 */
1365#define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
1366
1367/* This acknowledges an async flip immediately instead
1368 * of waiting for 2TLB fetches.
1369 */
1370#define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
1371
1372/* Enables non-sequential data reads through arbiter
1373 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001374#define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
Keith Packard45503de2010-07-19 21:12:35 -07001375
1376/* Disable FSB snooping of cacheable write cycles from binner/render
1377 * command stream
1378 */
1379#define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
1380
1381/* Arbiter time slice for non-isoch streams */
1382#define MI_ARB_TIME_SLICE_MASK (7 << 5)
1383#define MI_ARB_TIME_SLICE_1 (0 << 5)
1384#define MI_ARB_TIME_SLICE_2 (1 << 5)
1385#define MI_ARB_TIME_SLICE_4 (2 << 5)
1386#define MI_ARB_TIME_SLICE_6 (3 << 5)
1387#define MI_ARB_TIME_SLICE_8 (4 << 5)
1388#define MI_ARB_TIME_SLICE_10 (5 << 5)
1389#define MI_ARB_TIME_SLICE_14 (6 << 5)
1390#define MI_ARB_TIME_SLICE_16 (7 << 5)
1391
1392/* Low priority grace period page size */
1393#define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
1394#define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
1395
1396/* Disable display A/B trickle feed */
1397#define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
1398
1399/* Set display plane priority */
1400#define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
1401#define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
1402
Ville Syrjälä54e472a2014-02-25 15:13:40 +02001403#define MI_STATE 0x020e4 /* gen2 only */
1404#define MI_AGPBUSY_INT_EN (1 << 1) /* 85x only */
1405#define MI_AGPBUSY_830_MODE (1 << 0) /* 85x only */
1406
Jesse Barnes585fb112008-07-29 11:54:06 -07001407#define CACHE_MODE_0 0x02120 /* 915+ only */
Daniel Vetter4358a372012-10-18 11:49:51 +02001408#define CM0_PIPELINED_RENDER_FLUSH_DISABLE (1<<8)
Jesse Barnes585fb112008-07-29 11:54:06 -07001409#define CM0_IZ_OPT_DISABLE (1<<6)
1410#define CM0_ZR_OPT_DISABLE (1<<5)
Daniel Vetter009be662012-04-11 20:42:42 +02001411#define CM0_STC_EVICT_DISABLE_LRA_SNB (1<<5)
Jesse Barnes585fb112008-07-29 11:54:06 -07001412#define CM0_DEPTH_EVICT_DISABLE (1<<4)
1413#define CM0_COLOR_EVICT_DISABLE (1<<3)
1414#define CM0_DEPTH_WRITE_DISABLE (1<<1)
1415#define CM0_RC_OP_FLUSH_DISABLE (1<<0)
1416#define GFX_FLSH_CNTL 0x02170 /* 915+ only */
Ben Widawsky0f9b91c2012-11-04 09:21:30 -08001417#define GFX_FLSH_CNTL_GEN6 0x101008
1418#define GFX_FLSH_CNTL_EN (1<<0)
Jesse Barnes1afe3e92010-03-26 10:35:20 -07001419#define ECOSKPD 0x021d0
1420#define ECO_GATING_CX_ONLY (1<<3)
1421#define ECO_FLIP_DONE (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -07001422
Chia-I Wufe27c602014-01-28 13:29:33 +08001423#define CACHE_MODE_0_GEN7 0x7000 /* IVB+ */
Akash Goel4e046322014-04-04 17:14:38 +05301424#define RC_OP_FLUSH_ENABLE (1<<0)
Chia-I Wufe27c602014-01-28 13:29:33 +08001425#define HIZ_RAW_STALL_OPT_DISABLE (1<<2)
Jesse Barnesfb046852012-03-28 13:39:26 -07001426#define CACHE_MODE_1 0x7004 /* IVB+ */
Damien Lespiau5d708682014-03-26 18:41:51 +00001427#define PIXEL_SUBSPAN_COLLECT_OPT_DISABLE (1<<6)
1428#define GEN8_4x4_STC_OPTIMIZATION_DISABLE (1<<6)
Jesse Barnesfb046852012-03-28 13:39:26 -07001429
Jesse Barnes4efe0702011-01-18 11:25:41 -08001430#define GEN6_BLITTER_ECOSKPD 0x221d0
1431#define GEN6_BLITTER_LOCK_SHIFT 16
1432#define GEN6_BLITTER_FBC_NOTIFY (1<<3)
1433
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02001434#define GEN6_RC_SLEEP_PSMI_CONTROL 0x2050
1435#define GEN8_RC_SEMA_IDLE_MSG_DISABLE (1 << 12)
Ville Syrjäläe4443e42014-04-09 13:28:41 +03001436#define GEN8_FF_DOP_CLOCK_GATE_DISABLE (1<<10)
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02001437
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001438#define GEN6_BSD_SLEEP_PSMI_CONTROL 0x12050
Chris Wilson12f55812012-07-05 17:14:01 +01001439#define GEN6_BSD_SLEEP_MSG_DISABLE (1 << 0)
1440#define GEN6_BSD_SLEEP_FLUSH_DISABLE (1 << 2)
1441#define GEN6_BSD_SLEEP_INDICATOR (1 << 3)
1442#define GEN6_BSD_GO_INDICATOR (1 << 4)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001443
Ben Widawskycc609d52013-05-28 19:22:29 -07001444/* On modern GEN architectures interrupt control consists of two sets
1445 * of registers. The first set pertains to the ring generating the
1446 * interrupt. The second control is for the functional block generating the
1447 * interrupt. These are PM, GT, DE, etc.
1448 *
1449 * Luckily *knocks on wood* all the ring interrupt bits match up with the
1450 * GT interrupt bits, so we don't need to duplicate the defines.
1451 *
1452 * These defines should cover us well from SNB->HSW with minor exceptions
1453 * it can also work on ILK.
1454 */
1455#define GT_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26)
1456#define GT_BLT_CS_ERROR_INTERRUPT (1 << 25)
1457#define GT_BLT_USER_INTERRUPT (1 << 22)
1458#define GT_BSD_CS_ERROR_INTERRUPT (1 << 15)
1459#define GT_BSD_USER_INTERRUPT (1 << 12)
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001460#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 (1 << 11) /* hsw+; rsvd on snb, ivb, vlv */
Oscar Mateo73d477f2014-07-24 17:04:31 +01001461#define GT_CONTEXT_SWITCH_INTERRUPT (1 << 8)
Ben Widawskycc609d52013-05-28 19:22:29 -07001462#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT (1 << 5) /* !snb */
1463#define GT_RENDER_PIPECTL_NOTIFY_INTERRUPT (1 << 4)
1464#define GT_RENDER_CS_MASTER_ERROR_INTERRUPT (1 << 3)
1465#define GT_RENDER_SYNC_STATUS_INTERRUPT (1 << 2)
1466#define GT_RENDER_DEBUG_INTERRUPT (1 << 1)
1467#define GT_RENDER_USER_INTERRUPT (1 << 0)
1468
Ben Widawsky12638c52013-05-28 19:22:31 -07001469#define PM_VEBOX_CS_ERROR_INTERRUPT (1 << 12) /* hsw+ */
1470#define PM_VEBOX_USER_INTERRUPT (1 << 10) /* hsw+ */
1471
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001472#define GT_PARITY_ERROR(dev) \
1473 (GT_RENDER_L3_PARITY_ERROR_INTERRUPT | \
Dan Carpenter45f80d52013-09-24 10:57:35 +03001474 (IS_HASWELL(dev) ? GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 : 0))
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001475
Ben Widawskycc609d52013-05-28 19:22:29 -07001476/* These are all the "old" interrupts */
1477#define ILK_BSD_USER_INTERRUPT (1<<5)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001478
1479#define I915_PM_INTERRUPT (1<<31)
1480#define I915_ISP_INTERRUPT (1<<22)
1481#define I915_LPE_PIPE_B_INTERRUPT (1<<21)
1482#define I915_LPE_PIPE_A_INTERRUPT (1<<20)
1483#define I915_MIPIB_INTERRUPT (1<<19)
1484#define I915_MIPIA_INTERRUPT (1<<18)
Ben Widawskycc609d52013-05-28 19:22:29 -07001485#define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18)
1486#define I915_DISPLAY_PORT_INTERRUPT (1<<17)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001487#define I915_DISPLAY_PIPE_C_HBLANK_INTERRUPT (1<<16)
1488#define I915_MASTER_ERROR_INTERRUPT (1<<15)
Ben Widawskycc609d52013-05-28 19:22:29 -07001489#define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001490#define I915_DISPLAY_PIPE_B_HBLANK_INTERRUPT (1<<14)
Ben Widawskycc609d52013-05-28 19:22:29 -07001491#define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14) /* p-state */
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001492#define I915_DISPLAY_PIPE_A_HBLANK_INTERRUPT (1<<13)
Ben Widawskycc609d52013-05-28 19:22:29 -07001493#define I915_HWB_OOM_INTERRUPT (1<<13)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001494#define I915_LPE_PIPE_C_INTERRUPT (1<<12)
Ben Widawskycc609d52013-05-28 19:22:29 -07001495#define I915_SYNC_STATUS_INTERRUPT (1<<12)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001496#define I915_MISC_INTERRUPT (1<<11)
Ben Widawskycc609d52013-05-28 19:22:29 -07001497#define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001498#define I915_DISPLAY_PIPE_C_VBLANK_INTERRUPT (1<<10)
Ben Widawskycc609d52013-05-28 19:22:29 -07001499#define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001500#define I915_DISPLAY_PIPE_C_EVENT_INTERRUPT (1<<9)
Ben Widawskycc609d52013-05-28 19:22:29 -07001501#define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001502#define I915_DISPLAY_PIPE_C_DPBM_INTERRUPT (1<<8)
Ben Widawskycc609d52013-05-28 19:22:29 -07001503#define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8)
1504#define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7)
1505#define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6)
1506#define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5)
1507#define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001508#define I915_DISPLAY_PIPE_A_DPBM_INTERRUPT (1<<3)
1509#define I915_DISPLAY_PIPE_B_DPBM_INTERRUPT (1<<2)
Ben Widawskycc609d52013-05-28 19:22:29 -07001510#define I915_DEBUG_INTERRUPT (1<<2)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001511#define I915_WINVALID_INTERRUPT (1<<1)
Ben Widawskycc609d52013-05-28 19:22:29 -07001512#define I915_USER_INTERRUPT (1<<1)
1513#define I915_ASLE_INTERRUPT (1<<0)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001514#define I915_BSD_USER_INTERRUPT (1<<25)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001515
1516#define GEN6_BSD_RNCID 0x12198
1517
Ben Widawskya1e969e2012-04-14 18:41:32 -07001518#define GEN7_FF_THREAD_MODE 0x20a0
1519#define GEN7_FF_SCHED_MASK 0x0077070
Ben Widawskyab57fff2013-12-12 15:28:04 -08001520#define GEN8_FF_DS_REF_CNT_FFME (1 << 19)
Ben Widawskya1e969e2012-04-14 18:41:32 -07001521#define GEN7_FF_TS_SCHED_HS1 (0x5<<16)
1522#define GEN7_FF_TS_SCHED_HS0 (0x3<<16)
1523#define GEN7_FF_TS_SCHED_LOAD_BALANCE (0x1<<16)
1524#define GEN7_FF_TS_SCHED_HW (0x0<<16) /* Default */
Ben Widawsky41c0b3a2013-01-26 11:52:00 -08001525#define GEN7_FF_VS_REF_CNT_FFME (1 << 15)
Ben Widawskya1e969e2012-04-14 18:41:32 -07001526#define GEN7_FF_VS_SCHED_HS1 (0x5<<12)
1527#define GEN7_FF_VS_SCHED_HS0 (0x3<<12)
1528#define GEN7_FF_VS_SCHED_LOAD_BALANCE (0x1<<12) /* Default */
1529#define GEN7_FF_VS_SCHED_HW (0x0<<12)
1530#define GEN7_FF_DS_SCHED_HS1 (0x5<<4)
1531#define GEN7_FF_DS_SCHED_HS0 (0x3<<4)
1532#define GEN7_FF_DS_SCHED_LOAD_BALANCE (0x1<<4) /* Default */
1533#define GEN7_FF_DS_SCHED_HW (0x0<<4)
1534
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001535/*
Jesse Barnes585fb112008-07-29 11:54:06 -07001536 * Framebuffer compression (915+ only)
1537 */
1538
1539#define FBC_CFB_BASE 0x03200 /* 4k page aligned */
1540#define FBC_LL_BASE 0x03204 /* 4k page aligned */
1541#define FBC_CONTROL 0x03208
1542#define FBC_CTL_EN (1<<31)
1543#define FBC_CTL_PERIODIC (1<<30)
1544#define FBC_CTL_INTERVAL_SHIFT (16)
1545#define FBC_CTL_UNCOMPRESSIBLE (1<<14)
Priit Laes49677902010-03-02 11:37:00 +02001546#define FBC_CTL_C3_IDLE (1<<13)
Jesse Barnes585fb112008-07-29 11:54:06 -07001547#define FBC_CTL_STRIDE_SHIFT (5)
Ville Syrjälä82f34492013-11-28 17:29:55 +02001548#define FBC_CTL_FENCENO_SHIFT (0)
Jesse Barnes585fb112008-07-29 11:54:06 -07001549#define FBC_COMMAND 0x0320c
1550#define FBC_CMD_COMPRESS (1<<0)
1551#define FBC_STATUS 0x03210
1552#define FBC_STAT_COMPRESSING (1<<31)
1553#define FBC_STAT_COMPRESSED (1<<30)
1554#define FBC_STAT_MODIFIED (1<<29)
Ville Syrjälä82f34492013-11-28 17:29:55 +02001555#define FBC_STAT_CURRENT_LINE_SHIFT (0)
Jesse Barnes585fb112008-07-29 11:54:06 -07001556#define FBC_CONTROL2 0x03214
1557#define FBC_CTL_FENCE_DBL (0<<4)
1558#define FBC_CTL_IDLE_IMM (0<<2)
1559#define FBC_CTL_IDLE_FULL (1<<2)
1560#define FBC_CTL_IDLE_LINE (2<<2)
1561#define FBC_CTL_IDLE_DEBUG (3<<2)
1562#define FBC_CTL_CPU_FENCE (1<<1)
Ville Syrjälä7f2cf222014-01-23 16:49:11 +02001563#define FBC_CTL_PLANE(plane) ((plane)<<0)
Ville Syrjäläf64f1722014-01-23 16:49:17 +02001564#define FBC_FENCE_OFF 0x03218 /* BSpec typo has 321Bh */
Jesse Barnes80824002009-09-10 15:28:06 -07001565#define FBC_TAG 0x03300
Jesse Barnes585fb112008-07-29 11:54:06 -07001566
1567#define FBC_LL_SIZE (1536)
1568
Jesse Barnes74dff282009-09-14 15:39:40 -07001569/* Framebuffer compression for GM45+ */
1570#define DPFC_CB_BASE 0x3200
1571#define DPFC_CONTROL 0x3208
1572#define DPFC_CTL_EN (1<<31)
Ville Syrjälä7f2cf222014-01-23 16:49:11 +02001573#define DPFC_CTL_PLANE(plane) ((plane)<<30)
1574#define IVB_DPFC_CTL_PLANE(plane) ((plane)<<29)
Jesse Barnes74dff282009-09-14 15:39:40 -07001575#define DPFC_CTL_FENCE_EN (1<<29)
Rodrigo Viviabe959c2013-05-06 19:37:33 -03001576#define IVB_DPFC_CTL_FENCE_EN (1<<28)
Chris Wilson9ce9d062011-07-08 12:22:40 +01001577#define DPFC_CTL_PERSISTENT_MODE (1<<25)
Jesse Barnes74dff282009-09-14 15:39:40 -07001578#define DPFC_SR_EN (1<<10)
1579#define DPFC_CTL_LIMIT_1X (0<<6)
1580#define DPFC_CTL_LIMIT_2X (1<<6)
1581#define DPFC_CTL_LIMIT_4X (2<<6)
1582#define DPFC_RECOMP_CTL 0x320c
1583#define DPFC_RECOMP_STALL_EN (1<<27)
1584#define DPFC_RECOMP_STALL_WM_SHIFT (16)
1585#define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
1586#define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
1587#define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
1588#define DPFC_STATUS 0x3210
1589#define DPFC_INVAL_SEG_SHIFT (16)
1590#define DPFC_INVAL_SEG_MASK (0x07ff0000)
1591#define DPFC_COMP_SEG_SHIFT (0)
1592#define DPFC_COMP_SEG_MASK (0x000003ff)
1593#define DPFC_STATUS2 0x3214
1594#define DPFC_FENCE_YOFF 0x3218
1595#define DPFC_CHICKEN 0x3224
1596#define DPFC_HT_MODIFY (1<<31)
1597
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001598/* Framebuffer compression for Ironlake */
1599#define ILK_DPFC_CB_BASE 0x43200
1600#define ILK_DPFC_CONTROL 0x43208
Rodrigo Vivida46f932014-08-01 02:04:45 -07001601#define FBC_CTL_FALSE_COLOR (1<<10)
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001602/* The bit 28-8 is reserved */
1603#define DPFC_RESERVED (0x1FFFFF00)
1604#define ILK_DPFC_RECOMP_CTL 0x4320c
1605#define ILK_DPFC_STATUS 0x43210
1606#define ILK_DPFC_FENCE_YOFF 0x43218
1607#define ILK_DPFC_CHICKEN 0x43224
1608#define ILK_FBC_RT_BASE 0x2128
1609#define ILK_FBC_RT_VALID (1<<0)
Rodrigo Viviabe959c2013-05-06 19:37:33 -03001610#define SNB_FBC_FRONT_BUFFER (1<<1)
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001611
1612#define ILK_DISPLAY_CHICKEN1 0x42000
1613#define ILK_FBCQ_DIS (1<<22)
Akshay Joshi0206e352011-08-16 15:34:10 -04001614#define ILK_PABSTRETCH_DIS (1<<21)
Yuanhan Liu13982612010-12-15 15:42:31 +08001615
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001616
Jesse Barnes585fb112008-07-29 11:54:06 -07001617/*
Yuanhan Liu9c04f012010-12-15 15:42:32 +08001618 * Framebuffer compression for Sandybridge
1619 *
1620 * The following two registers are of type GTTMMADR
1621 */
1622#define SNB_DPFC_CTL_SA 0x100100
1623#define SNB_CPU_FENCE_ENABLE (1<<29)
1624#define DPFC_CPU_FENCE_OFFSET 0x100104
1625
Rodrigo Viviabe959c2013-05-06 19:37:33 -03001626/* Framebuffer compression for Ivybridge */
1627#define IVB_FBC_RT_BASE 0x7020
1628
Paulo Zanoni42db64e2013-05-31 16:33:22 -03001629#define IPS_CTL 0x43408
1630#define IPS_ENABLE (1 << 31)
Yuanhan Liu9c04f012010-12-15 15:42:32 +08001631
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03001632#define MSG_FBC_REND_STATE 0x50380
1633#define FBC_REND_NUKE (1<<2)
1634#define FBC_REND_CACHE_CLEAN (1<<1)
1635
Yuanhan Liu9c04f012010-12-15 15:42:32 +08001636/*
Jesse Barnes585fb112008-07-29 11:54:06 -07001637 * GPIO regs
1638 */
1639#define GPIOA 0x5010
1640#define GPIOB 0x5014
1641#define GPIOC 0x5018
1642#define GPIOD 0x501c
1643#define GPIOE 0x5020
1644#define GPIOF 0x5024
1645#define GPIOG 0x5028
1646#define GPIOH 0x502c
1647# define GPIO_CLOCK_DIR_MASK (1 << 0)
1648# define GPIO_CLOCK_DIR_IN (0 << 1)
1649# define GPIO_CLOCK_DIR_OUT (1 << 1)
1650# define GPIO_CLOCK_VAL_MASK (1 << 2)
1651# define GPIO_CLOCK_VAL_OUT (1 << 3)
1652# define GPIO_CLOCK_VAL_IN (1 << 4)
1653# define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
1654# define GPIO_DATA_DIR_MASK (1 << 8)
1655# define GPIO_DATA_DIR_IN (0 << 9)
1656# define GPIO_DATA_DIR_OUT (1 << 9)
1657# define GPIO_DATA_VAL_MASK (1 << 10)
1658# define GPIO_DATA_VAL_OUT (1 << 11)
1659# define GPIO_DATA_VAL_IN (1 << 12)
1660# define GPIO_DATA_PULLUP_DISABLE (1 << 13)
1661
Chris Wilsonf899fc62010-07-20 15:44:45 -07001662#define GMBUS0 0x5100 /* clock/port select */
1663#define GMBUS_RATE_100KHZ (0<<8)
1664#define GMBUS_RATE_50KHZ (1<<8)
1665#define GMBUS_RATE_400KHZ (2<<8) /* reserved on Pineview */
1666#define GMBUS_RATE_1MHZ (3<<8) /* reserved on Pineview */
1667#define GMBUS_HOLD_EXT (1<<7) /* 300ns hold time, rsvd on Pineview */
1668#define GMBUS_PORT_DISABLED 0
1669#define GMBUS_PORT_SSC 1
1670#define GMBUS_PORT_VGADDC 2
1671#define GMBUS_PORT_PANEL 3
Ville Syrjäläc0c35322014-04-09 13:28:52 +03001672#define GMBUS_PORT_DPD_CHV 3 /* HDMID_CHV */
Chris Wilsonf899fc62010-07-20 15:44:45 -07001673#define GMBUS_PORT_DPC 4 /* HDMIC */
1674#define GMBUS_PORT_DPB 5 /* SDVO, HDMIB */
Daniel Kurtze4fd17a2012-03-28 02:36:12 +08001675#define GMBUS_PORT_DPD 6 /* HDMID */
1676#define GMBUS_PORT_RESERVED 7 /* 7 reserved */
Daniel Kurtz2ed06c92012-03-28 02:36:15 +08001677#define GMBUS_NUM_PORTS (GMBUS_PORT_DPD - GMBUS_PORT_SSC + 1)
Chris Wilsonf899fc62010-07-20 15:44:45 -07001678#define GMBUS1 0x5104 /* command/status */
1679#define GMBUS_SW_CLR_INT (1<<31)
1680#define GMBUS_SW_RDY (1<<30)
1681#define GMBUS_ENT (1<<29) /* enable timeout */
1682#define GMBUS_CYCLE_NONE (0<<25)
1683#define GMBUS_CYCLE_WAIT (1<<25)
1684#define GMBUS_CYCLE_INDEX (2<<25)
1685#define GMBUS_CYCLE_STOP (4<<25)
1686#define GMBUS_BYTE_COUNT_SHIFT 16
1687#define GMBUS_SLAVE_INDEX_SHIFT 8
1688#define GMBUS_SLAVE_ADDR_SHIFT 1
1689#define GMBUS_SLAVE_READ (1<<0)
1690#define GMBUS_SLAVE_WRITE (0<<0)
1691#define GMBUS2 0x5108 /* status */
1692#define GMBUS_INUSE (1<<15)
1693#define GMBUS_HW_WAIT_PHASE (1<<14)
1694#define GMBUS_STALL_TIMEOUT (1<<13)
1695#define GMBUS_INT (1<<12)
1696#define GMBUS_HW_RDY (1<<11)
1697#define GMBUS_SATOER (1<<10)
1698#define GMBUS_ACTIVE (1<<9)
1699#define GMBUS3 0x510c /* data buffer bytes 3-0 */
1700#define GMBUS4 0x5110 /* interrupt mask (Pineview+) */
1701#define GMBUS_SLAVE_TIMEOUT_EN (1<<4)
1702#define GMBUS_NAK_EN (1<<3)
1703#define GMBUS_IDLE_EN (1<<2)
1704#define GMBUS_HW_WAIT_EN (1<<1)
1705#define GMBUS_HW_RDY_EN (1<<0)
1706#define GMBUS5 0x5120 /* byte index */
1707#define GMBUS_2BYTE_INDEX_EN (1<<31)
Eric Anholtf0217c42009-12-01 11:56:30 -08001708
Jesse Barnes585fb112008-07-29 11:54:06 -07001709/*
1710 * Clock control & power management
1711 */
Ville Syrjälä2d401b12014-04-09 13:29:08 +03001712#define _DPLL_A (dev_priv->info.display_mmio_offset + 0x6014)
1713#define _DPLL_B (dev_priv->info.display_mmio_offset + 0x6018)
1714#define _CHV_DPLL_C (dev_priv->info.display_mmio_offset + 0x6030)
1715#define DPLL(pipe) _PIPE3((pipe), _DPLL_A, _DPLL_B, _CHV_DPLL_C)
Jesse Barnes585fb112008-07-29 11:54:06 -07001716
1717#define VGA0 0x6000
1718#define VGA1 0x6004
1719#define VGA_PD 0x6010
1720#define VGA0_PD_P2_DIV_4 (1 << 7)
1721#define VGA0_PD_P1_DIV_2 (1 << 5)
1722#define VGA0_PD_P1_SHIFT 0
1723#define VGA0_PD_P1_MASK (0x1f << 0)
1724#define VGA1_PD_P2_DIV_4 (1 << 15)
1725#define VGA1_PD_P1_DIV_2 (1 << 13)
1726#define VGA1_PD_P1_SHIFT 8
1727#define VGA1_PD_P1_MASK (0x1f << 8)
Jesse Barnes585fb112008-07-29 11:54:06 -07001728#define DPLL_VCO_ENABLE (1 << 31)
Daniel Vetter4a33e482013-07-06 12:52:05 +02001729#define DPLL_SDVO_HIGH_SPEED (1 << 30)
1730#define DPLL_DVO_2X_MODE (1 << 30)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07001731#define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30)
Jesse Barnes585fb112008-07-29 11:54:06 -07001732#define DPLL_SYNCLOCK_ENABLE (1 << 29)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07001733#define DPLL_REFA_CLK_ENABLE_VLV (1 << 29)
Jesse Barnes585fb112008-07-29 11:54:06 -07001734#define DPLL_VGA_MODE_DIS (1 << 28)
1735#define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
1736#define DPLLB_MODE_LVDS (2 << 26) /* i915 */
1737#define DPLL_MODE_MASK (3 << 26)
1738#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
1739#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
1740#define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
1741#define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
1742#define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
1743#define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001744#define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
Jesse Barnesa0c4da22012-06-15 11:55:13 -07001745#define DPLL_LOCK_VLV (1<<15)
Daniel Vetter598fac62013-04-18 22:01:46 +02001746#define DPLL_INTEGRATED_CRI_CLK_VLV (1<<14)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07001747#define DPLL_INTEGRATED_CLOCK_VLV (1<<13)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001748#define DPLL_SSC_REF_CLOCK_CHV (1<<13)
Daniel Vetter598fac62013-04-18 22:01:46 +02001749#define DPLL_PORTC_READY_MASK (0xf << 4)
1750#define DPLL_PORTB_READY_MASK (0xf)
Jesse Barnes585fb112008-07-29 11:54:06 -07001751
Jesse Barnes585fb112008-07-29 11:54:06 -07001752#define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001753
1754/* Additional CHV pll/phy registers */
1755#define DPIO_PHY_STATUS (VLV_DISPLAY_BASE + 0x6240)
1756#define DPLL_PORTD_READY_MASK (0xf)
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001757#define DISPLAY_PHY_CONTROL (VLV_DISPLAY_BASE + 0x60100)
Ville Syrjäläefd814b2014-06-27 19:52:13 +03001758#define PHY_COM_LANE_RESET_DEASSERT(phy) (1 << (phy))
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001759#define DISPLAY_PHY_STATUS (VLV_DISPLAY_BASE + 0x60104)
Ville Syrjäläefd814b2014-06-27 19:52:13 +03001760#define PHY_POWERGOOD(phy) (((phy) == DPIO_PHY0) ? (1<<31) : (1<<30))
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001761
Jesse Barnes585fb112008-07-29 11:54:06 -07001762/*
1763 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
1764 * this field (only one bit may be set).
1765 */
1766#define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
1767#define DPLL_FPA01_P1_POST_DIV_SHIFT 16
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001768#define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
Jesse Barnes585fb112008-07-29 11:54:06 -07001769/* i830, required in DVO non-gang */
1770#define PLL_P2_DIVIDE_BY_4 (1 << 23)
1771#define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
1772#define PLL_REF_INPUT_DREFCLK (0 << 13)
1773#define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
1774#define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
1775#define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
1776#define PLL_REF_INPUT_MASK (3 << 13)
1777#define PLL_LOAD_PULSE_PHASE_SHIFT 9
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001778/* Ironlake */
Zhenyu Wangb9055052009-06-05 15:38:38 +08001779# define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
1780# define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
1781# define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x)-1) << 9)
1782# define DPLL_FPA1_P1_POST_DIV_SHIFT 0
1783# define DPLL_FPA1_P1_POST_DIV_MASK 0xff
1784
Jesse Barnes585fb112008-07-29 11:54:06 -07001785/*
1786 * Parallel to Serial Load Pulse phase selection.
1787 * Selects the phase for the 10X DPLL clock for the PCIe
1788 * digital display port. The range is 4 to 13; 10 or more
1789 * is just a flip delay. The default is 6
1790 */
1791#define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
1792#define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
1793/*
1794 * SDVO multiplier for 945G/GM. Not used on 965.
1795 */
1796#define SDVO_MULTIPLIER_MASK 0x000000ff
1797#define SDVO_MULTIPLIER_SHIFT_HIRES 4
1798#define SDVO_MULTIPLIER_SHIFT_VGA 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02001799
Ville Syrjälä2d401b12014-04-09 13:29:08 +03001800#define _DPLL_A_MD (dev_priv->info.display_mmio_offset + 0x601c)
1801#define _DPLL_B_MD (dev_priv->info.display_mmio_offset + 0x6020)
1802#define _CHV_DPLL_C_MD (dev_priv->info.display_mmio_offset + 0x603c)
1803#define DPLL_MD(pipe) _PIPE3((pipe), _DPLL_A_MD, _DPLL_B_MD, _CHV_DPLL_C_MD)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02001804
Jesse Barnes585fb112008-07-29 11:54:06 -07001805/*
1806 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
1807 *
1808 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
1809 */
1810#define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
1811#define DPLL_MD_UDI_DIVIDER_SHIFT 24
1812/* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
1813#define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
1814#define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
1815/*
1816 * SDVO/UDI pixel multiplier.
1817 *
1818 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
1819 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
1820 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
1821 * dummy bytes in the datastream at an increased clock rate, with both sides of
1822 * the link knowing how many bytes are fill.
1823 *
1824 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
1825 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
1826 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
1827 * through an SDVO command.
1828 *
1829 * This register field has values of multiplication factor minus 1, with
1830 * a maximum multiplier of 5 for SDVO.
1831 */
1832#define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
1833#define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
1834/*
1835 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
1836 * This best be set to the default value (3) or the CRT won't work. No,
1837 * I don't entirely understand what this does...
1838 */
1839#define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
1840#define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07001841
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001842#define _FPA0 0x06040
1843#define _FPA1 0x06044
1844#define _FPB0 0x06048
1845#define _FPB1 0x0604c
1846#define FP0(pipe) _PIPE(pipe, _FPA0, _FPB0)
1847#define FP1(pipe) _PIPE(pipe, _FPA1, _FPB1)
Jesse Barnes585fb112008-07-29 11:54:06 -07001848#define FP_N_DIV_MASK 0x003f0000
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001849#define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
Jesse Barnes585fb112008-07-29 11:54:06 -07001850#define FP_N_DIV_SHIFT 16
1851#define FP_M1_DIV_MASK 0x00003f00
1852#define FP_M1_DIV_SHIFT 8
1853#define FP_M2_DIV_MASK 0x0000003f
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001854#define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
Jesse Barnes585fb112008-07-29 11:54:06 -07001855#define FP_M2_DIV_SHIFT 0
1856#define DPLL_TEST 0x606c
1857#define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
1858#define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
1859#define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
1860#define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
1861#define DPLLB_TEST_N_BYPASS (1 << 19)
1862#define DPLLB_TEST_M_BYPASS (1 << 18)
1863#define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
1864#define DPLLA_TEST_N_BYPASS (1 << 3)
1865#define DPLLA_TEST_M_BYPASS (1 << 2)
1866#define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
1867#define D_STATE 0x6104
Chris Wilsondc96e9b2010-10-01 12:05:06 +01001868#define DSTATE_GFX_RESET_I830 (1<<6)
Jesse Barnes652c3932009-08-17 13:31:43 -07001869#define DSTATE_PLL_D3_OFF (1<<3)
1870#define DSTATE_GFX_CLOCK_GATING (1<<1)
1871#define DSTATE_DOT_CLOCK_GATING (1<<0)
Damien Lespiau5c969aa2014-02-07 19:12:48 +00001872#define DSPCLK_GATE_D (dev_priv->info.display_mmio_offset + 0x6200)
Jesse Barnes652c3932009-08-17 13:31:43 -07001873# define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
1874# define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
1875# define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
1876# define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
1877# define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
1878# define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
1879# define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
1880# define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
1881# define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
1882# define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
1883# define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
1884# define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
1885# define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
1886# define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
1887# define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
1888# define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
1889# define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
1890# define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
1891# define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
1892# define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
1893# define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
1894# define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
1895# define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
1896# define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
1897# define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
1898# define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
1899# define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
1900# define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03001901/*
Jesse Barnes652c3932009-08-17 13:31:43 -07001902 * This bit must be set on the 830 to prevent hangs when turning off the
1903 * overlay scaler.
1904 */
1905# define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
1906# define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
1907# define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
1908# define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
1909# define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
1910
1911#define RENCLK_GATE_D1 0x6204
1912# define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
1913# define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
1914# define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
1915# define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
1916# define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
1917# define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
1918# define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
1919# define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
1920# define MAG_CLOCK_GATE_DISABLE (1 << 5)
Ville Syrjälä646b4262014-04-25 20:14:30 +03001921/* This bit must be unset on 855,865 */
Jesse Barnes652c3932009-08-17 13:31:43 -07001922# define MECI_CLOCK_GATE_DISABLE (1 << 4)
1923# define DCMP_CLOCK_GATE_DISABLE (1 << 3)
1924# define MEC_CLOCK_GATE_DISABLE (1 << 2)
1925# define MECO_CLOCK_GATE_DISABLE (1 << 1)
Ville Syrjälä646b4262014-04-25 20:14:30 +03001926/* This bit must be set on 855,865. */
Jesse Barnes652c3932009-08-17 13:31:43 -07001927# define SV_CLOCK_GATE_DISABLE (1 << 0)
1928# define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
1929# define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
1930# define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
1931# define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
1932# define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
1933# define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
1934# define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
1935# define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
1936# define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
1937# define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
1938# define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
1939# define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
1940# define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
1941# define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
1942# define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
1943# define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
1944# define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
1945
1946# define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03001947/* This bit must always be set on 965G/965GM */
Jesse Barnes652c3932009-08-17 13:31:43 -07001948# define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
1949# define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
1950# define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
1951# define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
1952# define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
1953# define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03001954/* This bit must always be set on 965G */
Jesse Barnes652c3932009-08-17 13:31:43 -07001955# define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
1956# define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
1957# define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
1958# define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
1959# define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
1960# define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
1961# define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
1962# define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
1963# define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
1964# define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
1965# define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
1966# define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
1967# define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
1968# define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
1969# define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
1970# define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
1971# define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
1972# define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
1973# define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
1974
1975#define RENCLK_GATE_D2 0x6208
1976#define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
1977#define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
1978#define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
Ville Syrjäläfa4f53c2014-05-19 19:23:27 +03001979
1980#define VDECCLK_GATE_D 0x620C /* g4x only */
1981#define VCP_UNIT_CLOCK_GATE_DISABLE (1 << 4)
1982
Jesse Barnes652c3932009-08-17 13:31:43 -07001983#define RAMCLK_GATE_D 0x6210 /* CRL only */
1984#define DEUC 0x6214 /* CRL only */
Jesse Barnes585fb112008-07-29 11:54:06 -07001985
Ville Syrjäläd88b2272013-01-24 15:29:48 +02001986#define FW_BLC_SELF_VLV (VLV_DISPLAY_BASE + 0x6500)
Jesse Barnesceb04242012-03-28 13:39:22 -07001987#define FW_CSPWRDWNEN (1<<15)
1988
Ville Syrjäläe0d8d592013-06-12 22:11:18 +03001989#define MI_ARB_VLV (VLV_DISPLAY_BASE + 0x6504)
1990
Chon Ming Lee24eb2d52013-09-27 15:31:00 +08001991#define CZCLK_CDCLK_FREQ_RATIO (VLV_DISPLAY_BASE + 0x6508)
1992#define CDCLK_FREQ_SHIFT 4
1993#define CDCLK_FREQ_MASK (0x1f << CDCLK_FREQ_SHIFT)
1994#define CZCLK_FREQ_MASK 0xf
1995#define GMBUSFREQ_VLV (VLV_DISPLAY_BASE + 0x6510)
1996
Jesse Barnes585fb112008-07-29 11:54:06 -07001997/*
1998 * Palette regs
1999 */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002000#define PALETTE_A_OFFSET 0xa000
2001#define PALETTE_B_OFFSET 0xa800
Rafael Barbalho84fd4f42014-04-28 14:00:42 +03002002#define CHV_PALETTE_C_OFFSET 0xc000
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002003#define PALETTE(pipe) (dev_priv->info.palette_offsets[pipe] + \
2004 dev_priv->info.display_mmio_offset)
Jesse Barnes585fb112008-07-29 11:54:06 -07002005
Eric Anholt673a3942008-07-30 12:06:12 -07002006/* MCH MMIO space */
2007
2008/*
2009 * MCHBAR mirror.
2010 *
2011 * This mirrors the MCHBAR MMIO space whose location is determined by
2012 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
2013 * every way. It is not accessible from the CP register read instructions.
2014 *
Paulo Zanoni515b2392013-09-10 19:36:37 -03002015 * Starting from Haswell, you can't write registers using the MCHBAR mirror,
2016 * just read.
Eric Anholt673a3942008-07-30 12:06:12 -07002017 */
2018#define MCHBAR_MIRROR_BASE 0x10000
2019
Yuanhan Liu13982612010-12-15 15:42:31 +08002020#define MCHBAR_MIRROR_BASE_SNB 0x140000
2021
Chris Wilson3ebecd02013-04-12 19:10:13 +01002022/* Memory controller frequency in MCHBAR for Haswell (possible SNB+) */
Ben Widawsky153b4b952013-10-22 22:05:09 -07002023#define DCLK (MCHBAR_MIRROR_BASE_SNB + 0x5e04)
Chris Wilson3ebecd02013-04-12 19:10:13 +01002024
Ville Syrjälä646b4262014-04-25 20:14:30 +03002025/* 915-945 and GM965 MCH register controlling DRAM channel access */
Eric Anholt673a3942008-07-30 12:06:12 -07002026#define DCC 0x10200
2027#define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
2028#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
2029#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
2030#define DCC_ADDRESSING_MODE_MASK (3 << 0)
2031#define DCC_CHANNEL_XOR_DISABLE (1 << 10)
Eric Anholta7f014f2008-11-25 14:02:05 -08002032#define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
Eric Anholt673a3942008-07-30 12:06:12 -07002033
Ville Syrjälä646b4262014-04-25 20:14:30 +03002034/* Pineview MCH register contains DDR3 setting */
Li Peng95534262010-05-18 18:58:44 +08002035#define CSHRDDR3CTL 0x101a8
2036#define CSHRDDR3CTL_DDR3 (1 << 2)
2037
Ville Syrjälä646b4262014-04-25 20:14:30 +03002038/* 965 MCH register controlling DRAM channel configuration */
Eric Anholt673a3942008-07-30 12:06:12 -07002039#define C0DRB3 0x10206
2040#define C1DRB3 0x10606
2041
Ville Syrjälä646b4262014-04-25 20:14:30 +03002042/* snb MCH registers for reading the DRAM channel configuration */
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002043#define MAD_DIMM_C0 (MCHBAR_MIRROR_BASE_SNB + 0x5004)
2044#define MAD_DIMM_C1 (MCHBAR_MIRROR_BASE_SNB + 0x5008)
2045#define MAD_DIMM_C2 (MCHBAR_MIRROR_BASE_SNB + 0x500C)
2046#define MAD_DIMM_ECC_MASK (0x3 << 24)
2047#define MAD_DIMM_ECC_OFF (0x0 << 24)
2048#define MAD_DIMM_ECC_IO_ON_LOGIC_OFF (0x1 << 24)
2049#define MAD_DIMM_ECC_IO_OFF_LOGIC_ON (0x2 << 24)
2050#define MAD_DIMM_ECC_ON (0x3 << 24)
2051#define MAD_DIMM_ENH_INTERLEAVE (0x1 << 22)
2052#define MAD_DIMM_RANK_INTERLEAVE (0x1 << 21)
2053#define MAD_DIMM_B_WIDTH_X16 (0x1 << 20) /* X8 chips if unset */
2054#define MAD_DIMM_A_WIDTH_X16 (0x1 << 19) /* X8 chips if unset */
2055#define MAD_DIMM_B_DUAL_RANK (0x1 << 18)
2056#define MAD_DIMM_A_DUAL_RANK (0x1 << 17)
2057#define MAD_DIMM_A_SELECT (0x1 << 16)
2058/* DIMM sizes are in multiples of 256mb. */
2059#define MAD_DIMM_B_SIZE_SHIFT 8
2060#define MAD_DIMM_B_SIZE_MASK (0xff << MAD_DIMM_B_SIZE_SHIFT)
2061#define MAD_DIMM_A_SIZE_SHIFT 0
2062#define MAD_DIMM_A_SIZE_MASK (0xff << MAD_DIMM_A_SIZE_SHIFT)
2063
Ville Syrjälä646b4262014-04-25 20:14:30 +03002064/* snb MCH registers for priority tuning */
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01002065#define MCH_SSKPD (MCHBAR_MIRROR_BASE_SNB + 0x5d10)
2066#define MCH_SSKPD_WM0_MASK 0x3f
2067#define MCH_SSKPD_WM0_VAL 0xc
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002068
Jesse Barnesec013e72013-08-20 10:29:23 +01002069#define MCH_SECP_NRG_STTS (MCHBAR_MIRROR_BASE_SNB + 0x592c)
2070
Keith Packardb11248d2009-06-11 22:28:56 -07002071/* Clocking configuration register */
2072#define CLKCFG 0x10c00
Shaohua Li7662c8b2009-06-26 11:23:55 +08002073#define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
Keith Packardb11248d2009-06-11 22:28:56 -07002074#define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
2075#define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
2076#define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
2077#define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
2078#define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002079/* Note, below two are guess */
Keith Packardb11248d2009-06-11 22:28:56 -07002080#define CLKCFG_FSB_1600 (4 << 0) /* hrawclk 400 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002081#define CLKCFG_FSB_1600_ALT (0 << 0) /* hrawclk 400 */
Keith Packardb11248d2009-06-11 22:28:56 -07002082#define CLKCFG_FSB_MASK (7 << 0)
Shaohua Li7662c8b2009-06-26 11:23:55 +08002083#define CLKCFG_MEM_533 (1 << 4)
2084#define CLKCFG_MEM_667 (2 << 4)
2085#define CLKCFG_MEM_800 (3 << 4)
2086#define CLKCFG_MEM_MASK (7 << 4)
2087
Jesse Barnesea056c12010-09-10 10:02:13 -07002088#define TSC1 0x11001
2089#define TSE (1<<0)
Jesse Barnes7648fa92010-05-20 14:28:11 -07002090#define TR1 0x11006
2091#define TSFS 0x11020
2092#define TSFS_SLOPE_MASK 0x0000ff00
2093#define TSFS_SLOPE_SHIFT 8
2094#define TSFS_INTR_MASK 0x000000ff
2095
Jesse Barnesf97108d2010-01-29 11:27:07 -08002096#define CRSTANDVID 0x11100
2097#define PXVFREQ_BASE 0x11110 /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
2098#define PXVFREQ_PX_MASK 0x7f000000
2099#define PXVFREQ_PX_SHIFT 24
2100#define VIDFREQ_BASE 0x11110
2101#define VIDFREQ1 0x11110 /* VIDFREQ1-4 (0x1111c) (Cantiga) */
2102#define VIDFREQ2 0x11114
2103#define VIDFREQ3 0x11118
2104#define VIDFREQ4 0x1111c
2105#define VIDFREQ_P0_MASK 0x1f000000
2106#define VIDFREQ_P0_SHIFT 24
2107#define VIDFREQ_P0_CSCLK_MASK 0x00f00000
2108#define VIDFREQ_P0_CSCLK_SHIFT 20
2109#define VIDFREQ_P0_CRCLK_MASK 0x000f0000
2110#define VIDFREQ_P0_CRCLK_SHIFT 16
2111#define VIDFREQ_P1_MASK 0x00001f00
2112#define VIDFREQ_P1_SHIFT 8
2113#define VIDFREQ_P1_CSCLK_MASK 0x000000f0
2114#define VIDFREQ_P1_CSCLK_SHIFT 4
2115#define VIDFREQ_P1_CRCLK_MASK 0x0000000f
2116#define INTTOEXT_BASE_ILK 0x11300
2117#define INTTOEXT_BASE 0x11120 /* INTTOEXT1-8 (0x1113c) */
2118#define INTTOEXT_MAP3_SHIFT 24
2119#define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
2120#define INTTOEXT_MAP2_SHIFT 16
2121#define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
2122#define INTTOEXT_MAP1_SHIFT 8
2123#define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
2124#define INTTOEXT_MAP0_SHIFT 0
2125#define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
2126#define MEMSWCTL 0x11170 /* Ironlake only */
2127#define MEMCTL_CMD_MASK 0xe000
2128#define MEMCTL_CMD_SHIFT 13
2129#define MEMCTL_CMD_RCLK_OFF 0
2130#define MEMCTL_CMD_RCLK_ON 1
2131#define MEMCTL_CMD_CHFREQ 2
2132#define MEMCTL_CMD_CHVID 3
2133#define MEMCTL_CMD_VMMOFF 4
2134#define MEMCTL_CMD_VMMON 5
2135#define MEMCTL_CMD_STS (1<<12) /* write 1 triggers command, clears
2136 when command complete */
2137#define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
2138#define MEMCTL_FREQ_SHIFT 8
2139#define MEMCTL_SFCAVM (1<<7)
2140#define MEMCTL_TGT_VID_MASK 0x007f
2141#define MEMIHYST 0x1117c
2142#define MEMINTREN 0x11180 /* 16 bits */
2143#define MEMINT_RSEXIT_EN (1<<8)
2144#define MEMINT_CX_SUPR_EN (1<<7)
2145#define MEMINT_CONT_BUSY_EN (1<<6)
2146#define MEMINT_AVG_BUSY_EN (1<<5)
2147#define MEMINT_EVAL_CHG_EN (1<<4)
2148#define MEMINT_MON_IDLE_EN (1<<3)
2149#define MEMINT_UP_EVAL_EN (1<<2)
2150#define MEMINT_DOWN_EVAL_EN (1<<1)
2151#define MEMINT_SW_CMD_EN (1<<0)
2152#define MEMINTRSTR 0x11182 /* 16 bits */
2153#define MEM_RSEXIT_MASK 0xc000
2154#define MEM_RSEXIT_SHIFT 14
2155#define MEM_CONT_BUSY_MASK 0x3000
2156#define MEM_CONT_BUSY_SHIFT 12
2157#define MEM_AVG_BUSY_MASK 0x0c00
2158#define MEM_AVG_BUSY_SHIFT 10
2159#define MEM_EVAL_CHG_MASK 0x0300
2160#define MEM_EVAL_BUSY_SHIFT 8
2161#define MEM_MON_IDLE_MASK 0x00c0
2162#define MEM_MON_IDLE_SHIFT 6
2163#define MEM_UP_EVAL_MASK 0x0030
2164#define MEM_UP_EVAL_SHIFT 4
2165#define MEM_DOWN_EVAL_MASK 0x000c
2166#define MEM_DOWN_EVAL_SHIFT 2
2167#define MEM_SW_CMD_MASK 0x0003
2168#define MEM_INT_STEER_GFX 0
2169#define MEM_INT_STEER_CMR 1
2170#define MEM_INT_STEER_SMI 2
2171#define MEM_INT_STEER_SCI 3
2172#define MEMINTRSTS 0x11184
2173#define MEMINT_RSEXIT (1<<7)
2174#define MEMINT_CONT_BUSY (1<<6)
2175#define MEMINT_AVG_BUSY (1<<5)
2176#define MEMINT_EVAL_CHG (1<<4)
2177#define MEMINT_MON_IDLE (1<<3)
2178#define MEMINT_UP_EVAL (1<<2)
2179#define MEMINT_DOWN_EVAL (1<<1)
2180#define MEMINT_SW_CMD (1<<0)
2181#define MEMMODECTL 0x11190
2182#define MEMMODE_BOOST_EN (1<<31)
2183#define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
2184#define MEMMODE_BOOST_FREQ_SHIFT 24
2185#define MEMMODE_IDLE_MODE_MASK 0x00030000
2186#define MEMMODE_IDLE_MODE_SHIFT 16
2187#define MEMMODE_IDLE_MODE_EVAL 0
2188#define MEMMODE_IDLE_MODE_CONT 1
2189#define MEMMODE_HWIDLE_EN (1<<15)
2190#define MEMMODE_SWMODE_EN (1<<14)
2191#define MEMMODE_RCLK_GATE (1<<13)
2192#define MEMMODE_HW_UPDATE (1<<12)
2193#define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
2194#define MEMMODE_FSTART_SHIFT 8
2195#define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
2196#define MEMMODE_FMAX_SHIFT 4
2197#define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
2198#define RCBMAXAVG 0x1119c
2199#define MEMSWCTL2 0x1119e /* Cantiga only */
2200#define SWMEMCMD_RENDER_OFF (0 << 13)
2201#define SWMEMCMD_RENDER_ON (1 << 13)
2202#define SWMEMCMD_SWFREQ (2 << 13)
2203#define SWMEMCMD_TARVID (3 << 13)
2204#define SWMEMCMD_VRM_OFF (4 << 13)
2205#define SWMEMCMD_VRM_ON (5 << 13)
2206#define CMDSTS (1<<12)
2207#define SFCAVM (1<<11)
2208#define SWFREQ_MASK 0x0380 /* P0-7 */
2209#define SWFREQ_SHIFT 7
2210#define TARVID_MASK 0x001f
2211#define MEMSTAT_CTG 0x111a0
2212#define RCBMINAVG 0x111a0
2213#define RCUPEI 0x111b0
2214#define RCDNEI 0x111b4
Jesse Barnes88271da2011-01-05 12:01:24 -08002215#define RSTDBYCTL 0x111b8
2216#define RS1EN (1<<31)
2217#define RS2EN (1<<30)
2218#define RS3EN (1<<29)
2219#define D3RS3EN (1<<28) /* Display D3 imlies RS3 */
2220#define SWPROMORSX (1<<27) /* RSx promotion timers ignored */
2221#define RCWAKERW (1<<26) /* Resetwarn from PCH causes wakeup */
2222#define DPRSLPVREN (1<<25) /* Fast voltage ramp enable */
2223#define GFXTGHYST (1<<24) /* Hysteresis to allow trunk gating */
2224#define RCX_SW_EXIT (1<<23) /* Leave RSx and prevent re-entry */
2225#define RSX_STATUS_MASK (7<<20)
2226#define RSX_STATUS_ON (0<<20)
2227#define RSX_STATUS_RC1 (1<<20)
2228#define RSX_STATUS_RC1E (2<<20)
2229#define RSX_STATUS_RS1 (3<<20)
2230#define RSX_STATUS_RS2 (4<<20) /* aka rc6 */
2231#define RSX_STATUS_RSVD (5<<20) /* deep rc6 unsupported on ilk */
2232#define RSX_STATUS_RS3 (6<<20) /* rs3 unsupported on ilk */
2233#define RSX_STATUS_RSVD2 (7<<20)
2234#define UWRCRSXE (1<<19) /* wake counter limit prevents rsx */
2235#define RSCRP (1<<18) /* rs requests control on rs1/2 reqs */
2236#define JRSC (1<<17) /* rsx coupled to cpu c-state */
2237#define RS2INC0 (1<<16) /* allow rs2 in cpu c0 */
2238#define RS1CONTSAV_MASK (3<<14)
2239#define RS1CONTSAV_NO_RS1 (0<<14) /* rs1 doesn't save/restore context */
2240#define RS1CONTSAV_RSVD (1<<14)
2241#define RS1CONTSAV_SAVE_RS1 (2<<14) /* rs1 saves context */
2242#define RS1CONTSAV_FULL_RS1 (3<<14) /* rs1 saves and restores context */
2243#define NORMSLEXLAT_MASK (3<<12)
2244#define SLOW_RS123 (0<<12)
2245#define SLOW_RS23 (1<<12)
2246#define SLOW_RS3 (2<<12)
2247#define NORMAL_RS123 (3<<12)
2248#define RCMODE_TIMEOUT (1<<11) /* 0 is eval interval method */
2249#define IMPROMOEN (1<<10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
2250#define RCENTSYNC (1<<9) /* rs coupled to cpu c-state (3/6/7) */
2251#define STATELOCK (1<<7) /* locked to rs_cstate if 0 */
2252#define RS_CSTATE_MASK (3<<4)
2253#define RS_CSTATE_C367_RS1 (0<<4)
2254#define RS_CSTATE_C36_RS1_C7_RS2 (1<<4)
2255#define RS_CSTATE_RSVD (2<<4)
2256#define RS_CSTATE_C367_RS2 (3<<4)
2257#define REDSAVES (1<<3) /* no context save if was idle during rs0 */
2258#define REDRESTORES (1<<2) /* no restore if was idle during rs0 */
Jesse Barnesf97108d2010-01-29 11:27:07 -08002259#define VIDCTL 0x111c0
2260#define VIDSTS 0x111c8
2261#define VIDSTART 0x111cc /* 8 bits */
2262#define MEMSTAT_ILK 0x111f8
2263#define MEMSTAT_VID_MASK 0x7f00
2264#define MEMSTAT_VID_SHIFT 8
2265#define MEMSTAT_PSTATE_MASK 0x00f8
2266#define MEMSTAT_PSTATE_SHIFT 3
2267#define MEMSTAT_MON_ACTV (1<<2)
2268#define MEMSTAT_SRC_CTL_MASK 0x0003
2269#define MEMSTAT_SRC_CTL_CORE 0
2270#define MEMSTAT_SRC_CTL_TRB 1
2271#define MEMSTAT_SRC_CTL_THM 2
2272#define MEMSTAT_SRC_CTL_STDBY 3
2273#define RCPREVBSYTUPAVG 0x113b8
2274#define RCPREVBSYTDNAVG 0x113bc
Jesse Barnesea056c12010-09-10 10:02:13 -07002275#define PMMISC 0x11214
2276#define MCPPCE_EN (1<<0) /* enable PM_MSG from PCH->MPC */
Jesse Barnes7648fa92010-05-20 14:28:11 -07002277#define SDEW 0x1124c
2278#define CSIEW0 0x11250
2279#define CSIEW1 0x11254
2280#define CSIEW2 0x11258
2281#define PEW 0x1125c
2282#define DEW 0x11270
2283#define MCHAFE 0x112c0
2284#define CSIEC 0x112e0
2285#define DMIEC 0x112e4
2286#define DDREC 0x112e8
2287#define PEG0EC 0x112ec
2288#define PEG1EC 0x112f0
2289#define GFXEC 0x112f4
2290#define RPPREVBSYTUPAVG 0x113b8
2291#define RPPREVBSYTDNAVG 0x113bc
2292#define ECR 0x11600
2293#define ECR_GPFE (1<<31)
2294#define ECR_IMONE (1<<30)
2295#define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
2296#define OGW0 0x11608
2297#define OGW1 0x1160c
2298#define EG0 0x11610
2299#define EG1 0x11614
2300#define EG2 0x11618
2301#define EG3 0x1161c
2302#define EG4 0x11620
2303#define EG5 0x11624
2304#define EG6 0x11628
2305#define EG7 0x1162c
2306#define PXW 0x11664
2307#define PXWL 0x11680
2308#define LCFUSE02 0x116c0
2309#define LCFUSE_HIV_MASK 0x000000ff
2310#define CSIPLL0 0x12c10
2311#define DDRMPLL1 0X12c20
Eric Anholt7d573822009-01-02 13:33:00 -08002312#define PEG_BAND_GAP_DATA 0x14d68
2313
Chris Wilsonc4de7b02012-07-02 11:51:03 -03002314#define GEN6_GT_THREAD_STATUS_REG 0x13805c
2315#define GEN6_GT_THREAD_STATUS_CORE_MASK 0x7
2316#define GEN6_GT_THREAD_STATUS_CORE_MASK_HSW (0x7 | (0x07 << 16))
2317
Ben Widawsky153b4b952013-10-22 22:05:09 -07002318#define GEN6_GT_PERF_STATUS (MCHBAR_MIRROR_BASE_SNB + 0x5948)
2319#define GEN6_RP_STATE_LIMITS (MCHBAR_MIRROR_BASE_SNB + 0x5994)
2320#define GEN6_RP_STATE_CAP (MCHBAR_MIRROR_BASE_SNB + 0x5998)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08002321
Jesse Barnes585fb112008-07-29 11:54:06 -07002322/*
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08002323 * Logical Context regs
2324 */
2325#define CCID 0x2180
2326#define CCID_EN (1<<0)
Ville Syrjäläe8016052013-08-22 19:23:13 +03002327/*
2328 * Notes on SNB/IVB/VLV context size:
2329 * - Power context is saved elsewhere (LLC or stolen)
2330 * - Ring/execlist context is saved on SNB, not on IVB
2331 * - Extended context size already includes render context size
2332 * - We always need to follow the extended context size.
2333 * SNB BSpec has comments indicating that we should use the
2334 * render context size instead if execlists are disabled, but
2335 * based on empirical testing that's just nonsense.
2336 * - Pipelined/VF state is saved on SNB/IVB respectively
2337 * - GT1 size just indicates how much of render context
2338 * doesn't need saving on GT1
2339 */
Ben Widawskyfe1cc682012-06-04 14:42:41 -07002340#define CXT_SIZE 0x21a0
2341#define GEN6_CXT_POWER_SIZE(cxt_reg) ((cxt_reg >> 24) & 0x3f)
2342#define GEN6_CXT_RING_SIZE(cxt_reg) ((cxt_reg >> 18) & 0x3f)
2343#define GEN6_CXT_RENDER_SIZE(cxt_reg) ((cxt_reg >> 12) & 0x3f)
2344#define GEN6_CXT_EXTENDED_SIZE(cxt_reg) ((cxt_reg >> 6) & 0x3f)
2345#define GEN6_CXT_PIPELINE_SIZE(cxt_reg) ((cxt_reg >> 0) & 0x3f)
Ville Syrjäläe8016052013-08-22 19:23:13 +03002346#define GEN6_CXT_TOTAL_SIZE(cxt_reg) (GEN6_CXT_RING_SIZE(cxt_reg) + \
Ben Widawskyfe1cc682012-06-04 14:42:41 -07002347 GEN6_CXT_EXTENDED_SIZE(cxt_reg) + \
2348 GEN6_CXT_PIPELINE_SIZE(cxt_reg))
Ben Widawsky4f91dd62012-07-18 10:10:09 -07002349#define GEN7_CXT_SIZE 0x21a8
Ben Widawsky6a4ea122012-07-18 10:10:10 -07002350#define GEN7_CXT_POWER_SIZE(ctx_reg) ((ctx_reg >> 25) & 0x7f)
2351#define GEN7_CXT_RING_SIZE(ctx_reg) ((ctx_reg >> 22) & 0x7)
Ben Widawsky4f91dd62012-07-18 10:10:09 -07002352#define GEN7_CXT_RENDER_SIZE(ctx_reg) ((ctx_reg >> 16) & 0x3f)
2353#define GEN7_CXT_EXTENDED_SIZE(ctx_reg) ((ctx_reg >> 9) & 0x7f)
2354#define GEN7_CXT_GT1_SIZE(ctx_reg) ((ctx_reg >> 6) & 0x7)
2355#define GEN7_CXT_VFSTATE_SIZE(ctx_reg) ((ctx_reg >> 0) & 0x3f)
Ville Syrjäläe8016052013-08-22 19:23:13 +03002356#define GEN7_CXT_TOTAL_SIZE(ctx_reg) (GEN7_CXT_EXTENDED_SIZE(ctx_reg) + \
Ben Widawsky4f91dd62012-07-18 10:10:09 -07002357 GEN7_CXT_VFSTATE_SIZE(ctx_reg))
Ben Widawskya0de80a2013-06-25 21:53:40 -07002358/* Haswell does have the CXT_SIZE register however it does not appear to be
2359 * valid. Now, docs explain in dwords what is in the context object. The full
2360 * size is 70720 bytes, however, the power context and execlist context will
2361 * never be saved (power context is stored elsewhere, and execlists don't work
2362 * on HSW) - so the final size is 66944 bytes, which rounds to 17 pages.
2363 */
2364#define HSW_CXT_TOTAL_SIZE (17 * PAGE_SIZE)
Ben Widawsky88976442013-11-02 21:07:05 -07002365/* Same as Haswell, but 72064 bytes now. */
2366#define GEN8_CXT_TOTAL_SIZE (18 * PAGE_SIZE)
2367
Mika Kuoppala542a6b22014-07-09 14:55:56 +03002368#define CHV_CLK_CTL1 0x101100
Jesse Barnese454a052013-09-26 17:55:58 -07002369#define VLV_CLK_CTL2 0x101104
2370#define CLK_CTL2_CZCOUNT_30NS_SHIFT 28
2371
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08002372/*
Jesse Barnes585fb112008-07-29 11:54:06 -07002373 * Overlay regs
2374 */
2375
2376#define OVADD 0x30000
2377#define DOVSTA 0x30008
2378#define OC_BUF (0x3<<20)
2379#define OGAMC5 0x30010
2380#define OGAMC4 0x30014
2381#define OGAMC3 0x30018
2382#define OGAMC2 0x3001c
2383#define OGAMC1 0x30020
2384#define OGAMC0 0x30024
2385
2386/*
2387 * Display engine regs
2388 */
2389
Shuang He8bf1e9f2013-10-15 18:55:27 +01002390/* Pipe A CRC regs */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002391#define _PIPE_CRC_CTL_A 0x60050
Shuang He8bf1e9f2013-10-15 18:55:27 +01002392#define PIPE_CRC_ENABLE (1 << 31)
Daniel Vetterb4437a42013-10-16 22:55:54 +02002393/* ivb+ source selection */
Shuang He8bf1e9f2013-10-15 18:55:27 +01002394#define PIPE_CRC_SOURCE_PRIMARY_IVB (0 << 29)
2395#define PIPE_CRC_SOURCE_SPRITE_IVB (1 << 29)
2396#define PIPE_CRC_SOURCE_PF_IVB (2 << 29)
Daniel Vetterb4437a42013-10-16 22:55:54 +02002397/* ilk+ source selection */
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02002398#define PIPE_CRC_SOURCE_PRIMARY_ILK (0 << 28)
2399#define PIPE_CRC_SOURCE_SPRITE_ILK (1 << 28)
2400#define PIPE_CRC_SOURCE_PIPE_ILK (2 << 28)
2401/* embedded DP port on the north display block, reserved on ivb */
2402#define PIPE_CRC_SOURCE_PORT_A_ILK (4 << 28)
2403#define PIPE_CRC_SOURCE_FDI_ILK (5 << 28) /* reserved on ivb */
Daniel Vetterb4437a42013-10-16 22:55:54 +02002404/* vlv source selection */
2405#define PIPE_CRC_SOURCE_PIPE_VLV (0 << 27)
2406#define PIPE_CRC_SOURCE_HDMIB_VLV (1 << 27)
2407#define PIPE_CRC_SOURCE_HDMIC_VLV (2 << 27)
2408/* with DP port the pipe source is invalid */
2409#define PIPE_CRC_SOURCE_DP_D_VLV (3 << 27)
2410#define PIPE_CRC_SOURCE_DP_B_VLV (6 << 27)
2411#define PIPE_CRC_SOURCE_DP_C_VLV (7 << 27)
2412/* gen3+ source selection */
2413#define PIPE_CRC_SOURCE_PIPE_I9XX (0 << 28)
2414#define PIPE_CRC_SOURCE_SDVOB_I9XX (1 << 28)
2415#define PIPE_CRC_SOURCE_SDVOC_I9XX (2 << 28)
2416/* with DP/TV port the pipe source is invalid */
2417#define PIPE_CRC_SOURCE_DP_D_G4X (3 << 28)
2418#define PIPE_CRC_SOURCE_TV_PRE (4 << 28)
2419#define PIPE_CRC_SOURCE_TV_POST (5 << 28)
2420#define PIPE_CRC_SOURCE_DP_B_G4X (6 << 28)
2421#define PIPE_CRC_SOURCE_DP_C_G4X (7 << 28)
2422/* gen2 doesn't have source selection bits */
Daniel Vetter52f843f2013-10-21 17:26:38 +02002423#define PIPE_CRC_INCLUDE_BORDER_I8XX (1 << 30)
Daniel Vetterb4437a42013-10-16 22:55:54 +02002424
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02002425#define _PIPE_CRC_RES_1_A_IVB 0x60064
2426#define _PIPE_CRC_RES_2_A_IVB 0x60068
2427#define _PIPE_CRC_RES_3_A_IVB 0x6006c
2428#define _PIPE_CRC_RES_4_A_IVB 0x60070
2429#define _PIPE_CRC_RES_5_A_IVB 0x60074
2430
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002431#define _PIPE_CRC_RES_RED_A 0x60060
2432#define _PIPE_CRC_RES_GREEN_A 0x60064
2433#define _PIPE_CRC_RES_BLUE_A 0x60068
2434#define _PIPE_CRC_RES_RES1_A_I915 0x6006c
2435#define _PIPE_CRC_RES_RES2_A_G4X 0x60080
Shuang He8bf1e9f2013-10-15 18:55:27 +01002436
2437/* Pipe B CRC regs */
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02002438#define _PIPE_CRC_RES_1_B_IVB 0x61064
2439#define _PIPE_CRC_RES_2_B_IVB 0x61068
2440#define _PIPE_CRC_RES_3_B_IVB 0x6106c
2441#define _PIPE_CRC_RES_4_B_IVB 0x61070
2442#define _PIPE_CRC_RES_5_B_IVB 0x61074
Shuang He8bf1e9f2013-10-15 18:55:27 +01002443
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002444#define PIPE_CRC_CTL(pipe) _TRANSCODER2(pipe, _PIPE_CRC_CTL_A)
Shuang He8bf1e9f2013-10-15 18:55:27 +01002445#define PIPE_CRC_RES_1_IVB(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002446 _TRANSCODER2(pipe, _PIPE_CRC_RES_1_A_IVB)
Shuang He8bf1e9f2013-10-15 18:55:27 +01002447#define PIPE_CRC_RES_2_IVB(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002448 _TRANSCODER2(pipe, _PIPE_CRC_RES_2_A_IVB)
Shuang He8bf1e9f2013-10-15 18:55:27 +01002449#define PIPE_CRC_RES_3_IVB(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002450 _TRANSCODER2(pipe, _PIPE_CRC_RES_3_A_IVB)
Shuang He8bf1e9f2013-10-15 18:55:27 +01002451#define PIPE_CRC_RES_4_IVB(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002452 _TRANSCODER2(pipe, _PIPE_CRC_RES_4_A_IVB)
Shuang He8bf1e9f2013-10-15 18:55:27 +01002453#define PIPE_CRC_RES_5_IVB(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002454 _TRANSCODER2(pipe, _PIPE_CRC_RES_5_A_IVB)
Shuang He8bf1e9f2013-10-15 18:55:27 +01002455
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02002456#define PIPE_CRC_RES_RED(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002457 _TRANSCODER2(pipe, _PIPE_CRC_RES_RED_A)
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02002458#define PIPE_CRC_RES_GREEN(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002459 _TRANSCODER2(pipe, _PIPE_CRC_RES_GREEN_A)
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02002460#define PIPE_CRC_RES_BLUE(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002461 _TRANSCODER2(pipe, _PIPE_CRC_RES_BLUE_A)
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02002462#define PIPE_CRC_RES_RES1_I915(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002463 _TRANSCODER2(pipe, _PIPE_CRC_RES_RES1_A_I915)
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02002464#define PIPE_CRC_RES_RES2_G4X(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002465 _TRANSCODER2(pipe, _PIPE_CRC_RES_RES2_A_G4X)
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02002466
Jesse Barnes585fb112008-07-29 11:54:06 -07002467/* Pipe A timing regs */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002468#define _HTOTAL_A 0x60000
2469#define _HBLANK_A 0x60004
2470#define _HSYNC_A 0x60008
2471#define _VTOTAL_A 0x6000c
2472#define _VBLANK_A 0x60010
2473#define _VSYNC_A 0x60014
2474#define _PIPEASRC 0x6001c
2475#define _BCLRPAT_A 0x60020
2476#define _VSYNCSHIFT_A 0x60028
Jesse Barnes585fb112008-07-29 11:54:06 -07002477
2478/* Pipe B timing regs */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002479#define _HTOTAL_B 0x61000
2480#define _HBLANK_B 0x61004
2481#define _HSYNC_B 0x61008
2482#define _VTOTAL_B 0x6100c
2483#define _VBLANK_B 0x61010
2484#define _VSYNC_B 0x61014
2485#define _PIPEBSRC 0x6101c
2486#define _BCLRPAT_B 0x61020
2487#define _VSYNCSHIFT_B 0x61028
Daniel Vetter0529a0d2012-01-28 14:49:24 +01002488
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002489#define TRANSCODER_A_OFFSET 0x60000
2490#define TRANSCODER_B_OFFSET 0x61000
2491#define TRANSCODER_C_OFFSET 0x62000
Rafael Barbalho84fd4f42014-04-28 14:00:42 +03002492#define CHV_TRANSCODER_C_OFFSET 0x63000
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002493#define TRANSCODER_EDP_OFFSET 0x6f000
2494
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002495#define _TRANSCODER2(pipe, reg) (dev_priv->info.trans_offsets[(pipe)] - \
2496 dev_priv->info.trans_offsets[TRANSCODER_A] + (reg) + \
2497 dev_priv->info.display_mmio_offset)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002498
2499#define HTOTAL(trans) _TRANSCODER2(trans, _HTOTAL_A)
2500#define HBLANK(trans) _TRANSCODER2(trans, _HBLANK_A)
2501#define HSYNC(trans) _TRANSCODER2(trans, _HSYNC_A)
2502#define VTOTAL(trans) _TRANSCODER2(trans, _VTOTAL_A)
2503#define VBLANK(trans) _TRANSCODER2(trans, _VBLANK_A)
2504#define VSYNC(trans) _TRANSCODER2(trans, _VSYNC_A)
2505#define BCLRPAT(trans) _TRANSCODER2(trans, _BCLRPAT_A)
2506#define VSYNCSHIFT(trans) _TRANSCODER2(trans, _VSYNCSHIFT_A)
2507#define PIPESRC(trans) _TRANSCODER2(trans, _PIPEASRC)
Chris Wilson5eddb702010-09-11 13:48:45 +01002508
Ben Widawskyed8546a2013-11-04 22:45:05 -08002509/* HSW+ eDP PSR registers */
2510#define EDP_PSR_BASE(dev) (IS_HASWELL(dev) ? 0x64800 : 0x6f800)
Ben Widawsky18b59922013-09-20 09:35:30 -07002511#define EDP_PSR_CTL(dev) (EDP_PSR_BASE(dev) + 0)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002512#define EDP_PSR_ENABLE (1<<31)
Rodrigo Vivi82c56252014-06-12 10:16:42 -07002513#define BDW_PSR_SINGLE_FRAME (1<<30)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002514#define EDP_PSR_LINK_DISABLE (0<<27)
2515#define EDP_PSR_LINK_STANDBY (1<<27)
2516#define EDP_PSR_MIN_LINK_ENTRY_TIME_MASK (3<<25)
2517#define EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES (0<<25)
2518#define EDP_PSR_MIN_LINK_ENTRY_TIME_4_LINES (1<<25)
2519#define EDP_PSR_MIN_LINK_ENTRY_TIME_2_LINES (2<<25)
2520#define EDP_PSR_MIN_LINK_ENTRY_TIME_0_LINES (3<<25)
2521#define EDP_PSR_MAX_SLEEP_TIME_SHIFT 20
2522#define EDP_PSR_SKIP_AUX_EXIT (1<<12)
2523#define EDP_PSR_TP1_TP2_SEL (0<<11)
2524#define EDP_PSR_TP1_TP3_SEL (1<<11)
2525#define EDP_PSR_TP2_TP3_TIME_500us (0<<8)
2526#define EDP_PSR_TP2_TP3_TIME_100us (1<<8)
2527#define EDP_PSR_TP2_TP3_TIME_2500us (2<<8)
2528#define EDP_PSR_TP2_TP3_TIME_0us (3<<8)
2529#define EDP_PSR_TP1_TIME_500us (0<<4)
2530#define EDP_PSR_TP1_TIME_100us (1<<4)
2531#define EDP_PSR_TP1_TIME_2500us (2<<4)
2532#define EDP_PSR_TP1_TIME_0us (3<<4)
2533#define EDP_PSR_IDLE_FRAME_SHIFT 0
2534
Ben Widawsky18b59922013-09-20 09:35:30 -07002535#define EDP_PSR_AUX_CTL(dev) (EDP_PSR_BASE(dev) + 0x10)
2536#define EDP_PSR_AUX_DATA1(dev) (EDP_PSR_BASE(dev) + 0x14)
Ben Widawsky18b59922013-09-20 09:35:30 -07002537#define EDP_PSR_AUX_DATA2(dev) (EDP_PSR_BASE(dev) + 0x18)
Ben Widawsky18b59922013-09-20 09:35:30 -07002538#define EDP_PSR_AUX_DATA3(dev) (EDP_PSR_BASE(dev) + 0x1c)
2539#define EDP_PSR_AUX_DATA4(dev) (EDP_PSR_BASE(dev) + 0x20)
2540#define EDP_PSR_AUX_DATA5(dev) (EDP_PSR_BASE(dev) + 0x24)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002541
Ben Widawsky18b59922013-09-20 09:35:30 -07002542#define EDP_PSR_STATUS_CTL(dev) (EDP_PSR_BASE(dev) + 0x40)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002543#define EDP_PSR_STATUS_STATE_MASK (7<<29)
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002544#define EDP_PSR_STATUS_STATE_IDLE (0<<29)
2545#define EDP_PSR_STATUS_STATE_SRDONACK (1<<29)
2546#define EDP_PSR_STATUS_STATE_SRDENT (2<<29)
2547#define EDP_PSR_STATUS_STATE_BUFOFF (3<<29)
2548#define EDP_PSR_STATUS_STATE_BUFON (4<<29)
2549#define EDP_PSR_STATUS_STATE_AUXACK (5<<29)
2550#define EDP_PSR_STATUS_STATE_SRDOFFACK (6<<29)
2551#define EDP_PSR_STATUS_LINK_MASK (3<<26)
2552#define EDP_PSR_STATUS_LINK_FULL_OFF (0<<26)
2553#define EDP_PSR_STATUS_LINK_FULL_ON (1<<26)
2554#define EDP_PSR_STATUS_LINK_STANDBY (2<<26)
2555#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_SHIFT 20
2556#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_MASK 0x1f
2557#define EDP_PSR_STATUS_COUNT_SHIFT 16
2558#define EDP_PSR_STATUS_COUNT_MASK 0xf
2559#define EDP_PSR_STATUS_AUX_ERROR (1<<15)
2560#define EDP_PSR_STATUS_AUX_SENDING (1<<12)
2561#define EDP_PSR_STATUS_SENDING_IDLE (1<<9)
2562#define EDP_PSR_STATUS_SENDING_TP2_TP3 (1<<8)
2563#define EDP_PSR_STATUS_SENDING_TP1 (1<<4)
2564#define EDP_PSR_STATUS_IDLE_MASK 0xf
2565
Ben Widawsky18b59922013-09-20 09:35:30 -07002566#define EDP_PSR_PERF_CNT(dev) (EDP_PSR_BASE(dev) + 0x44)
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002567#define EDP_PSR_PERF_CNT_MASK 0xffffff
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002568
Ben Widawsky18b59922013-09-20 09:35:30 -07002569#define EDP_PSR_DEBUG_CTL(dev) (EDP_PSR_BASE(dev) + 0x60)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002570#define EDP_PSR_DEBUG_MASK_LPSP (1<<27)
2571#define EDP_PSR_DEBUG_MASK_MEMUP (1<<26)
2572#define EDP_PSR_DEBUG_MASK_HPD (1<<25)
2573
Jesse Barnes585fb112008-07-29 11:54:06 -07002574/* VGA port control */
2575#define ADPA 0x61100
Daniel Vetterebc0fd82012-07-11 16:27:56 +02002576#define PCH_ADPA 0xe1100
Daniel Vetter540a8952012-07-11 16:27:57 +02002577#define VLV_ADPA (VLV_DISPLAY_BASE + ADPA)
Daniel Vetterebc0fd82012-07-11 16:27:56 +02002578
Jesse Barnes585fb112008-07-29 11:54:06 -07002579#define ADPA_DAC_ENABLE (1<<31)
2580#define ADPA_DAC_DISABLE 0
2581#define ADPA_PIPE_SELECT_MASK (1<<30)
2582#define ADPA_PIPE_A_SELECT 0
2583#define ADPA_PIPE_B_SELECT (1<<30)
Keith Packard1519b992011-08-06 10:35:34 -07002584#define ADPA_PIPE_SELECT(pipe) ((pipe) << 30)
Daniel Vetterebc0fd82012-07-11 16:27:56 +02002585/* CPT uses bits 29:30 for pch transcoder select */
2586#define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
2587#define ADPA_CRT_HOTPLUG_MONITOR_NONE (0<<24)
2588#define ADPA_CRT_HOTPLUG_MONITOR_MASK (3<<24)
2589#define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24)
2590#define ADPA_CRT_HOTPLUG_MONITOR_MONO (2<<24)
2591#define ADPA_CRT_HOTPLUG_ENABLE (1<<23)
2592#define ADPA_CRT_HOTPLUG_PERIOD_64 (0<<22)
2593#define ADPA_CRT_HOTPLUG_PERIOD_128 (1<<22)
2594#define ADPA_CRT_HOTPLUG_WARMUP_5MS (0<<21)
2595#define ADPA_CRT_HOTPLUG_WARMUP_10MS (1<<21)
2596#define ADPA_CRT_HOTPLUG_SAMPLE_2S (0<<20)
2597#define ADPA_CRT_HOTPLUG_SAMPLE_4S (1<<20)
2598#define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0<<18)
2599#define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1<<18)
2600#define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2<<18)
2601#define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3<<18)
2602#define ADPA_CRT_HOTPLUG_VOLREF_325MV (0<<17)
2603#define ADPA_CRT_HOTPLUG_VOLREF_475MV (1<<17)
2604#define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -07002605#define ADPA_USE_VGA_HVPOLARITY (1<<15)
2606#define ADPA_SETS_HVPOLARITY 0
Patrik Jakobsson60222c02013-03-05 19:09:37 +01002607#define ADPA_VSYNC_CNTL_DISABLE (1<<10)
Jesse Barnes585fb112008-07-29 11:54:06 -07002608#define ADPA_VSYNC_CNTL_ENABLE 0
Patrik Jakobsson60222c02013-03-05 19:09:37 +01002609#define ADPA_HSYNC_CNTL_DISABLE (1<<11)
Jesse Barnes585fb112008-07-29 11:54:06 -07002610#define ADPA_HSYNC_CNTL_ENABLE 0
2611#define ADPA_VSYNC_ACTIVE_HIGH (1<<4)
2612#define ADPA_VSYNC_ACTIVE_LOW 0
2613#define ADPA_HSYNC_ACTIVE_HIGH (1<<3)
2614#define ADPA_HSYNC_ACTIVE_LOW 0
2615#define ADPA_DPMS_MASK (~(3<<10))
2616#define ADPA_DPMS_ON (0<<10)
2617#define ADPA_DPMS_SUSPEND (1<<10)
2618#define ADPA_DPMS_STANDBY (2<<10)
2619#define ADPA_DPMS_OFF (3<<10)
2620
Chris Wilson939fe4d2010-10-09 10:33:26 +01002621
Jesse Barnes585fb112008-07-29 11:54:06 -07002622/* Hotplug control (945+ only) */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002623#define PORT_HOTPLUG_EN (dev_priv->info.display_mmio_offset + 0x61110)
Daniel Vetter26739f12013-02-07 12:42:32 +01002624#define PORTB_HOTPLUG_INT_EN (1 << 29)
2625#define PORTC_HOTPLUG_INT_EN (1 << 28)
2626#define PORTD_HOTPLUG_INT_EN (1 << 27)
Jesse Barnes585fb112008-07-29 11:54:06 -07002627#define SDVOB_HOTPLUG_INT_EN (1 << 26)
2628#define SDVOC_HOTPLUG_INT_EN (1 << 25)
2629#define TV_HOTPLUG_INT_EN (1 << 18)
2630#define CRT_HOTPLUG_INT_EN (1 << 9)
Egbert Eiche5868a32013-02-28 04:17:12 -05002631#define HOTPLUG_INT_EN_MASK (PORTB_HOTPLUG_INT_EN | \
2632 PORTC_HOTPLUG_INT_EN | \
2633 PORTD_HOTPLUG_INT_EN | \
2634 SDVOC_HOTPLUG_INT_EN | \
2635 SDVOB_HOTPLUG_INT_EN | \
2636 CRT_HOTPLUG_INT_EN)
Jesse Barnes585fb112008-07-29 11:54:06 -07002637#define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
Zhao Yakui771cb082009-03-03 18:07:52 +08002638#define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
2639/* must use period 64 on GM45 according to docs */
2640#define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
2641#define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
2642#define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
2643#define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
2644#define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
2645#define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
2646#define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
2647#define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
2648#define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
2649#define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
2650#define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
2651#define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07002652
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002653#define PORT_HOTPLUG_STAT (dev_priv->info.display_mmio_offset + 0x61114)
Daniel Vetter0ce99f72013-07-26 11:27:49 +02002654/*
2655 * HDMI/DP bits are gen4+
2656 *
2657 * WARNING: Bspec for hpd status bits on gen4 seems to be completely confused.
2658 * Please check the detailed lore in the commit message for for experimental
2659 * evidence.
2660 */
Todd Previte232a6ee2014-01-23 00:13:41 -07002661#define PORTD_HOTPLUG_LIVE_STATUS_G4X (1 << 29)
2662#define PORTC_HOTPLUG_LIVE_STATUS_G4X (1 << 28)
2663#define PORTB_HOTPLUG_LIVE_STATUS_G4X (1 << 27)
2664/* VLV DP/HDMI bits again match Bspec */
2665#define PORTD_HOTPLUG_LIVE_STATUS_VLV (1 << 27)
2666#define PORTC_HOTPLUG_LIVE_STATUS_VLV (1 << 28)
2667#define PORTB_HOTPLUG_LIVE_STATUS_VLV (1 << 29)
Daniel Vetter26739f12013-02-07 12:42:32 +01002668#define PORTD_HOTPLUG_INT_STATUS (3 << 21)
Daniel Vettera211b492014-06-05 09:36:23 +02002669#define PORTD_HOTPLUG_INT_LONG_PULSE (2 << 21)
2670#define PORTD_HOTPLUG_INT_SHORT_PULSE (1 << 21)
Daniel Vetter26739f12013-02-07 12:42:32 +01002671#define PORTC_HOTPLUG_INT_STATUS (3 << 19)
Daniel Vettera211b492014-06-05 09:36:23 +02002672#define PORTC_HOTPLUG_INT_LONG_PULSE (2 << 19)
2673#define PORTC_HOTPLUG_INT_SHORT_PULSE (1 << 19)
Daniel Vetter26739f12013-02-07 12:42:32 +01002674#define PORTB_HOTPLUG_INT_STATUS (3 << 17)
Daniel Vettera211b492014-06-05 09:36:23 +02002675#define PORTB_HOTPLUG_INT_LONG_PULSE (2 << 17)
2676#define PORTB_HOTPLUG_INT_SHORT_PLUSE (1 << 17)
Chris Wilson084b6122012-05-11 18:01:33 +01002677/* CRT/TV common between gen3+ */
Jesse Barnes585fb112008-07-29 11:54:06 -07002678#define CRT_HOTPLUG_INT_STATUS (1 << 11)
2679#define TV_HOTPLUG_INT_STATUS (1 << 10)
2680#define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
2681#define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
2682#define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
2683#define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
Daniel Vetter4aeebd72013-10-31 09:53:36 +01002684#define DP_AUX_CHANNEL_D_INT_STATUS_G4X (1 << 6)
2685#define DP_AUX_CHANNEL_C_INT_STATUS_G4X (1 << 5)
2686#define DP_AUX_CHANNEL_B_INT_STATUS_G4X (1 << 4)
Imre Deakbfbdb422014-01-16 19:56:53 +02002687#define DP_AUX_CHANNEL_MASK_INT_STATUS_G4X (7 << 4)
2688
Chris Wilson084b6122012-05-11 18:01:33 +01002689/* SDVO is different across gen3/4 */
2690#define SDVOC_HOTPLUG_INT_STATUS_G4X (1 << 3)
2691#define SDVOB_HOTPLUG_INT_STATUS_G4X (1 << 2)
Daniel Vetter4f7fd702013-06-24 21:33:28 +02002692/*
2693 * Bspec seems to be seriously misleaded about the SDVO hpd bits on i965g/gm,
2694 * since reality corrobates that they're the same as on gen3. But keep these
2695 * bits here (and the comment!) to help any other lost wanderers back onto the
2696 * right tracks.
2697 */
Chris Wilson084b6122012-05-11 18:01:33 +01002698#define SDVOC_HOTPLUG_INT_STATUS_I965 (3 << 4)
2699#define SDVOB_HOTPLUG_INT_STATUS_I965 (3 << 2)
2700#define SDVOC_HOTPLUG_INT_STATUS_I915 (1 << 7)
2701#define SDVOB_HOTPLUG_INT_STATUS_I915 (1 << 6)
Egbert Eiche5868a32013-02-28 04:17:12 -05002702#define HOTPLUG_INT_STATUS_G4X (CRT_HOTPLUG_INT_STATUS | \
2703 SDVOB_HOTPLUG_INT_STATUS_G4X | \
2704 SDVOC_HOTPLUG_INT_STATUS_G4X | \
2705 PORTB_HOTPLUG_INT_STATUS | \
2706 PORTC_HOTPLUG_INT_STATUS | \
2707 PORTD_HOTPLUG_INT_STATUS)
2708
Egbert Eiche5868a32013-02-28 04:17:12 -05002709#define HOTPLUG_INT_STATUS_I915 (CRT_HOTPLUG_INT_STATUS | \
2710 SDVOB_HOTPLUG_INT_STATUS_I915 | \
2711 SDVOC_HOTPLUG_INT_STATUS_I915 | \
2712 PORTB_HOTPLUG_INT_STATUS | \
2713 PORTC_HOTPLUG_INT_STATUS | \
2714 PORTD_HOTPLUG_INT_STATUS)
Jesse Barnes585fb112008-07-29 11:54:06 -07002715
Paulo Zanonic20cd312013-02-19 16:21:45 -03002716/* SDVO and HDMI port control.
2717 * The same register may be used for SDVO or HDMI */
2718#define GEN3_SDVOB 0x61140
2719#define GEN3_SDVOC 0x61160
2720#define GEN4_HDMIB GEN3_SDVOB
2721#define GEN4_HDMIC GEN3_SDVOC
Ville Syrjälä9418c1f2014-04-09 13:28:56 +03002722#define CHV_HDMID 0x6116C
Paulo Zanonic20cd312013-02-19 16:21:45 -03002723#define PCH_SDVOB 0xe1140
2724#define PCH_HDMIB PCH_SDVOB
2725#define PCH_HDMIC 0xe1150
2726#define PCH_HDMID 0xe1160
2727
Daniel Vetter84093602013-11-01 10:50:21 +01002728#define PORT_DFT_I9XX 0x61150
2729#define DC_BALANCE_RESET (1 << 25)
Rodrigo Vivia8aab8b2014-06-05 14:28:17 -07002730#define PORT_DFT2_G4X (dev_priv->info.display_mmio_offset + 0x61154)
Daniel Vetter84093602013-11-01 10:50:21 +01002731#define DC_BALANCE_RESET_VLV (1 << 31)
2732#define PIPE_SCRAMBLE_RESET_MASK (0x3 << 0)
2733#define PIPE_B_SCRAMBLE_RESET (1 << 1)
2734#define PIPE_A_SCRAMBLE_RESET (1 << 0)
2735
Paulo Zanonic20cd312013-02-19 16:21:45 -03002736/* Gen 3 SDVO bits: */
2737#define SDVO_ENABLE (1 << 31)
Paulo Zanonidc0fa712013-02-19 16:21:46 -03002738#define SDVO_PIPE_SEL(pipe) ((pipe) << 30)
2739#define SDVO_PIPE_SEL_MASK (1 << 30)
Paulo Zanonic20cd312013-02-19 16:21:45 -03002740#define SDVO_PIPE_B_SELECT (1 << 30)
2741#define SDVO_STALL_SELECT (1 << 29)
2742#define SDVO_INTERRUPT_ENABLE (1 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03002743/*
Jesse Barnes585fb112008-07-29 11:54:06 -07002744 * 915G/GM SDVO pixel multiplier.
Jesse Barnes585fb112008-07-29 11:54:06 -07002745 * Programmed value is multiplier - 1, up to 5x.
Jesse Barnes585fb112008-07-29 11:54:06 -07002746 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
2747 */
Paulo Zanonic20cd312013-02-19 16:21:45 -03002748#define SDVO_PORT_MULTIPLY_MASK (7 << 23)
Jesse Barnes585fb112008-07-29 11:54:06 -07002749#define SDVO_PORT_MULTIPLY_SHIFT 23
Paulo Zanonic20cd312013-02-19 16:21:45 -03002750#define SDVO_PHASE_SELECT_MASK (15 << 19)
2751#define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
2752#define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
2753#define SDVOC_GANG_MODE (1 << 16) /* Port C only */
2754#define SDVO_BORDER_ENABLE (1 << 7) /* SDVO only */
2755#define SDVOB_PCIE_CONCURRENCY (1 << 3) /* Port B only */
2756#define SDVO_DETECTED (1 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07002757/* Bits to be preserved when writing */
Paulo Zanonic20cd312013-02-19 16:21:45 -03002758#define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | \
2759 SDVO_INTERRUPT_ENABLE)
2760#define SDVOC_PRESERVE_MASK ((1 << 17) | SDVO_INTERRUPT_ENABLE)
2761
2762/* Gen 4 SDVO/HDMI bits: */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03002763#define SDVO_COLOR_FORMAT_8bpc (0 << 26)
Ville Syrjälä18442d02013-09-13 16:00:08 +03002764#define SDVO_COLOR_FORMAT_MASK (7 << 26)
Paulo Zanonic20cd312013-02-19 16:21:45 -03002765#define SDVO_ENCODING_SDVO (0 << 10)
2766#define SDVO_ENCODING_HDMI (2 << 10)
Paulo Zanonidc0fa712013-02-19 16:21:46 -03002767#define HDMI_MODE_SELECT_HDMI (1 << 9) /* HDMI only */
2768#define HDMI_MODE_SELECT_DVI (0 << 9) /* HDMI only */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03002769#define HDMI_COLOR_RANGE_16_235 (1 << 8) /* HDMI only */
Paulo Zanonic20cd312013-02-19 16:21:45 -03002770#define SDVO_AUDIO_ENABLE (1 << 6)
2771/* VSYNC/HSYNC bits new with 965, default is to be set */
2772#define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
2773#define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
2774
2775/* Gen 5 (IBX) SDVO/HDMI bits: */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03002776#define HDMI_COLOR_FORMAT_12bpc (3 << 26) /* HDMI only */
Paulo Zanonic20cd312013-02-19 16:21:45 -03002777#define SDVOB_HOTPLUG_ENABLE (1 << 23) /* SDVO only */
2778
2779/* Gen 6 (CPT) SDVO/HDMI bits: */
Paulo Zanonidc0fa712013-02-19 16:21:46 -03002780#define SDVO_PIPE_SEL_CPT(pipe) ((pipe) << 29)
2781#define SDVO_PIPE_SEL_MASK_CPT (3 << 29)
Paulo Zanonic20cd312013-02-19 16:21:45 -03002782
Chon Ming Lee44f37d12014-04-09 13:28:21 +03002783/* CHV SDVO/HDMI bits: */
2784#define SDVO_PIPE_SEL_CHV(pipe) ((pipe) << 24)
2785#define SDVO_PIPE_SEL_MASK_CHV (3 << 24)
2786
Jesse Barnes585fb112008-07-29 11:54:06 -07002787
2788/* DVO port control */
2789#define DVOA 0x61120
2790#define DVOB 0x61140
2791#define DVOC 0x61160
2792#define DVO_ENABLE (1 << 31)
2793#define DVO_PIPE_B_SELECT (1 << 30)
2794#define DVO_PIPE_STALL_UNUSED (0 << 28)
2795#define DVO_PIPE_STALL (1 << 28)
2796#define DVO_PIPE_STALL_TV (2 << 28)
2797#define DVO_PIPE_STALL_MASK (3 << 28)
2798#define DVO_USE_VGA_SYNC (1 << 15)
2799#define DVO_DATA_ORDER_I740 (0 << 14)
2800#define DVO_DATA_ORDER_FP (1 << 14)
2801#define DVO_VSYNC_DISABLE (1 << 11)
2802#define DVO_HSYNC_DISABLE (1 << 10)
2803#define DVO_VSYNC_TRISTATE (1 << 9)
2804#define DVO_HSYNC_TRISTATE (1 << 8)
2805#define DVO_BORDER_ENABLE (1 << 7)
2806#define DVO_DATA_ORDER_GBRG (1 << 6)
2807#define DVO_DATA_ORDER_RGGB (0 << 6)
2808#define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
2809#define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
2810#define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
2811#define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
2812#define DVO_BLANK_ACTIVE_HIGH (1 << 2)
2813#define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
2814#define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
2815#define DVO_PRESERVE_MASK (0x7<<24)
2816#define DVOA_SRCDIM 0x61124
2817#define DVOB_SRCDIM 0x61144
2818#define DVOC_SRCDIM 0x61164
2819#define DVO_SRCDIM_HORIZONTAL_SHIFT 12
2820#define DVO_SRCDIM_VERTICAL_SHIFT 0
2821
2822/* LVDS port control */
2823#define LVDS 0x61180
2824/*
2825 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
2826 * the DPLL semantics change when the LVDS is assigned to that pipe.
2827 */
2828#define LVDS_PORT_EN (1 << 31)
2829/* Selects pipe B for LVDS data. Must be set on pre-965. */
2830#define LVDS_PIPEB_SELECT (1 << 30)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08002831#define LVDS_PIPE_MASK (1 << 30)
Keith Packard1519b992011-08-06 10:35:34 -07002832#define LVDS_PIPE(pipe) ((pipe) << 30)
Zhao Yakui898822c2010-01-04 16:29:30 +08002833/* LVDS dithering flag on 965/g4x platform */
2834#define LVDS_ENABLE_DITHER (1 << 25)
Bryan Freedaa9b5002011-01-12 13:43:19 -08002835/* LVDS sync polarity flags. Set to invert (i.e. negative) */
2836#define LVDS_VSYNC_POLARITY (1 << 21)
2837#define LVDS_HSYNC_POLARITY (1 << 20)
2838
Zhao Yakuia3e17eb2009-10-10 10:42:37 +08002839/* Enable border for unscaled (or aspect-scaled) display */
2840#define LVDS_BORDER_ENABLE (1 << 15)
Jesse Barnes585fb112008-07-29 11:54:06 -07002841/*
2842 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
2843 * pixel.
2844 */
2845#define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
2846#define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
2847#define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
2848/*
2849 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
2850 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
2851 * on.
2852 */
2853#define LVDS_A3_POWER_MASK (3 << 6)
2854#define LVDS_A3_POWER_DOWN (0 << 6)
2855#define LVDS_A3_POWER_UP (3 << 6)
2856/*
2857 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
2858 * is set.
2859 */
2860#define LVDS_CLKB_POWER_MASK (3 << 4)
2861#define LVDS_CLKB_POWER_DOWN (0 << 4)
2862#define LVDS_CLKB_POWER_UP (3 << 4)
2863/*
2864 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
2865 * setting for whether we are in dual-channel mode. The B3 pair will
2866 * additionally only be powered up when LVDS_A3_POWER_UP is set.
2867 */
2868#define LVDS_B0B3_POWER_MASK (3 << 2)
2869#define LVDS_B0B3_POWER_DOWN (0 << 2)
2870#define LVDS_B0B3_POWER_UP (3 << 2)
2871
David Härdeman3c17fe42010-09-24 21:44:32 +02002872/* Video Data Island Packet control */
2873#define VIDEO_DIP_DATA 0x61178
Paulo Zanoniadf00b22012-09-25 13:23:34 -03002874/* Read the description of VIDEO_DIP_DATA (before Haswel) or VIDEO_DIP_ECC
2875 * (Haswell and newer) to see which VIDEO_DIP_DATA byte corresponds to each byte
2876 * of the infoframe structure specified by CEA-861. */
2877#define VIDEO_DIP_DATA_SIZE 32
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002878#define VIDEO_DIP_VSC_DATA_SIZE 36
David Härdeman3c17fe42010-09-24 21:44:32 +02002879#define VIDEO_DIP_CTL 0x61170
Paulo Zanoni2da8af52012-05-14 17:12:51 -03002880/* Pre HSW: */
David Härdeman3c17fe42010-09-24 21:44:32 +02002881#define VIDEO_DIP_ENABLE (1 << 31)
Ville Syrjälä822cdc52014-01-23 23:15:34 +02002882#define VIDEO_DIP_PORT(port) ((port) << 29)
Paulo Zanoni3e6e6392012-05-04 17:18:19 -03002883#define VIDEO_DIP_PORT_MASK (3 << 29)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03002884#define VIDEO_DIP_ENABLE_GCP (1 << 25)
David Härdeman3c17fe42010-09-24 21:44:32 +02002885#define VIDEO_DIP_ENABLE_AVI (1 << 21)
2886#define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03002887#define VIDEO_DIP_ENABLE_GAMUT (4 << 21)
David Härdeman3c17fe42010-09-24 21:44:32 +02002888#define VIDEO_DIP_ENABLE_SPD (8 << 21)
2889#define VIDEO_DIP_SELECT_AVI (0 << 19)
2890#define VIDEO_DIP_SELECT_VENDOR (1 << 19)
2891#define VIDEO_DIP_SELECT_SPD (3 << 19)
Jesse Barnes45187ac2011-08-03 09:22:55 -07002892#define VIDEO_DIP_SELECT_MASK (3 << 19)
David Härdeman3c17fe42010-09-24 21:44:32 +02002893#define VIDEO_DIP_FREQ_ONCE (0 << 16)
2894#define VIDEO_DIP_FREQ_VSYNC (1 << 16)
2895#define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
Paulo Zanoni60c5ea22012-05-04 17:18:22 -03002896#define VIDEO_DIP_FREQ_MASK (3 << 16)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03002897/* HSW and later: */
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03002898#define VIDEO_DIP_ENABLE_VSC_HSW (1 << 20)
2899#define VIDEO_DIP_ENABLE_GCP_HSW (1 << 16)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03002900#define VIDEO_DIP_ENABLE_AVI_HSW (1 << 12)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03002901#define VIDEO_DIP_ENABLE_VS_HSW (1 << 8)
2902#define VIDEO_DIP_ENABLE_GMP_HSW (1 << 4)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03002903#define VIDEO_DIP_ENABLE_SPD_HSW (1 << 0)
David Härdeman3c17fe42010-09-24 21:44:32 +02002904
Jesse Barnes585fb112008-07-29 11:54:06 -07002905/* Panel power sequencing */
2906#define PP_STATUS 0x61200
2907#define PP_ON (1 << 31)
2908/*
2909 * Indicates that all dependencies of the panel are on:
2910 *
2911 * - PLL enabled
2912 * - pipe enabled
2913 * - LVDS/DVOB/DVOC on
2914 */
2915#define PP_READY (1 << 30)
2916#define PP_SEQUENCE_NONE (0 << 28)
Keith Packard99ea7122011-11-01 19:57:50 -07002917#define PP_SEQUENCE_POWER_UP (1 << 28)
2918#define PP_SEQUENCE_POWER_DOWN (2 << 28)
2919#define PP_SEQUENCE_MASK (3 << 28)
2920#define PP_SEQUENCE_SHIFT 28
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07002921#define PP_CYCLE_DELAY_ACTIVE (1 << 27)
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07002922#define PP_SEQUENCE_STATE_MASK 0x0000000f
Keith Packard99ea7122011-11-01 19:57:50 -07002923#define PP_SEQUENCE_STATE_OFF_IDLE (0x0 << 0)
2924#define PP_SEQUENCE_STATE_OFF_S0_1 (0x1 << 0)
2925#define PP_SEQUENCE_STATE_OFF_S0_2 (0x2 << 0)
2926#define PP_SEQUENCE_STATE_OFF_S0_3 (0x3 << 0)
2927#define PP_SEQUENCE_STATE_ON_IDLE (0x8 << 0)
2928#define PP_SEQUENCE_STATE_ON_S1_0 (0x9 << 0)
2929#define PP_SEQUENCE_STATE_ON_S1_2 (0xa << 0)
2930#define PP_SEQUENCE_STATE_ON_S1_3 (0xb << 0)
2931#define PP_SEQUENCE_STATE_RESET (0xf << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -07002932#define PP_CONTROL 0x61204
2933#define POWER_TARGET_ON (1 << 0)
2934#define PP_ON_DELAYS 0x61208
2935#define PP_OFF_DELAYS 0x6120c
2936#define PP_DIVISOR 0x61210
2937
2938/* Panel fitting */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002939#define PFIT_CONTROL (dev_priv->info.display_mmio_offset + 0x61230)
Jesse Barnes585fb112008-07-29 11:54:06 -07002940#define PFIT_ENABLE (1 << 31)
2941#define PFIT_PIPE_MASK (3 << 29)
2942#define PFIT_PIPE_SHIFT 29
2943#define VERT_INTERP_DISABLE (0 << 10)
2944#define VERT_INTERP_BILINEAR (1 << 10)
2945#define VERT_INTERP_MASK (3 << 10)
2946#define VERT_AUTO_SCALE (1 << 9)
2947#define HORIZ_INTERP_DISABLE (0 << 6)
2948#define HORIZ_INTERP_BILINEAR (1 << 6)
2949#define HORIZ_INTERP_MASK (3 << 6)
2950#define HORIZ_AUTO_SCALE (1 << 5)
2951#define PANEL_8TO6_DITHER_ENABLE (1 << 3)
Zhao Yakui3fbe18d2009-06-22 15:31:25 +08002952#define PFIT_FILTER_FUZZY (0 << 24)
2953#define PFIT_SCALING_AUTO (0 << 26)
2954#define PFIT_SCALING_PROGRAMMED (1 << 26)
2955#define PFIT_SCALING_PILLAR (2 << 26)
2956#define PFIT_SCALING_LETTER (3 << 26)
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002957#define PFIT_PGM_RATIOS (dev_priv->info.display_mmio_offset + 0x61234)
Zhao Yakui3fbe18d2009-06-22 15:31:25 +08002958/* Pre-965 */
2959#define PFIT_VERT_SCALE_SHIFT 20
2960#define PFIT_VERT_SCALE_MASK 0xfff00000
2961#define PFIT_HORIZ_SCALE_SHIFT 4
2962#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
2963/* 965+ */
2964#define PFIT_VERT_SCALE_SHIFT_965 16
2965#define PFIT_VERT_SCALE_MASK_965 0x1fff0000
2966#define PFIT_HORIZ_SCALE_SHIFT_965 0
2967#define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
2968
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002969#define PFIT_AUTO_RATIOS (dev_priv->info.display_mmio_offset + 0x61238)
Jesse Barnes585fb112008-07-29 11:54:06 -07002970
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002971#define _VLV_BLC_PWM_CTL2_A (dev_priv->info.display_mmio_offset + 0x61250)
2972#define _VLV_BLC_PWM_CTL2_B (dev_priv->info.display_mmio_offset + 0x61350)
Jesse Barnes07bf1392013-10-31 18:55:50 +02002973#define VLV_BLC_PWM_CTL2(pipe) _PIPE(pipe, _VLV_BLC_PWM_CTL2_A, \
2974 _VLV_BLC_PWM_CTL2_B)
2975
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002976#define _VLV_BLC_PWM_CTL_A (dev_priv->info.display_mmio_offset + 0x61254)
2977#define _VLV_BLC_PWM_CTL_B (dev_priv->info.display_mmio_offset + 0x61354)
Jesse Barnes07bf1392013-10-31 18:55:50 +02002978#define VLV_BLC_PWM_CTL(pipe) _PIPE(pipe, _VLV_BLC_PWM_CTL_A, \
2979 _VLV_BLC_PWM_CTL_B)
2980
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002981#define _VLV_BLC_HIST_CTL_A (dev_priv->info.display_mmio_offset + 0x61260)
2982#define _VLV_BLC_HIST_CTL_B (dev_priv->info.display_mmio_offset + 0x61360)
Jesse Barnes07bf1392013-10-31 18:55:50 +02002983#define VLV_BLC_HIST_CTL(pipe) _PIPE(pipe, _VLV_BLC_HIST_CTL_A, \
2984 _VLV_BLC_HIST_CTL_B)
2985
Jesse Barnes585fb112008-07-29 11:54:06 -07002986/* Backlight control */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002987#define BLC_PWM_CTL2 (dev_priv->info.display_mmio_offset + 0x61250) /* 965+ only */
Daniel Vetter7cf41602012-06-05 10:07:09 +02002988#define BLM_PWM_ENABLE (1 << 31)
2989#define BLM_COMBINATION_MODE (1 << 30) /* gen4 only */
2990#define BLM_PIPE_SELECT (1 << 29)
2991#define BLM_PIPE_SELECT_IVB (3 << 29)
2992#define BLM_PIPE_A (0 << 29)
2993#define BLM_PIPE_B (1 << 29)
2994#define BLM_PIPE_C (2 << 29) /* ivb + */
Jani Nikula35ffda42013-04-25 16:49:25 +03002995#define BLM_TRANSCODER_A BLM_PIPE_A /* hsw */
2996#define BLM_TRANSCODER_B BLM_PIPE_B
2997#define BLM_TRANSCODER_C BLM_PIPE_C
2998#define BLM_TRANSCODER_EDP (3 << 29)
Daniel Vetter7cf41602012-06-05 10:07:09 +02002999#define BLM_PIPE(pipe) ((pipe) << 29)
3000#define BLM_POLARITY_I965 (1 << 28) /* gen4 only */
3001#define BLM_PHASE_IN_INTERUPT_STATUS (1 << 26)
3002#define BLM_PHASE_IN_ENABLE (1 << 25)
3003#define BLM_PHASE_IN_INTERUPT_ENABL (1 << 24)
3004#define BLM_PHASE_IN_TIME_BASE_SHIFT (16)
3005#define BLM_PHASE_IN_TIME_BASE_MASK (0xff << 16)
3006#define BLM_PHASE_IN_COUNT_SHIFT (8)
3007#define BLM_PHASE_IN_COUNT_MASK (0xff << 8)
3008#define BLM_PHASE_IN_INCR_SHIFT (0)
3009#define BLM_PHASE_IN_INCR_MASK (0xff << 0)
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003010#define BLC_PWM_CTL (dev_priv->info.display_mmio_offset + 0x61254)
Takashi Iwaiba3820a2011-03-10 14:02:12 +01003011/*
3012 * This is the most significant 15 bits of the number of backlight cycles in a
3013 * complete cycle of the modulated backlight control.
3014 *
3015 * The actual value is this field multiplied by two.
3016 */
Daniel Vetter7cf41602012-06-05 10:07:09 +02003017#define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
3018#define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
3019#define BLM_LEGACY_MODE (1 << 16) /* gen2 only */
Jesse Barnes585fb112008-07-29 11:54:06 -07003020/*
3021 * This is the number of cycles out of the backlight modulation cycle for which
3022 * the backlight is on.
3023 *
3024 * This field must be no greater than the number of cycles in the complete
3025 * backlight modulation cycle.
3026 */
3027#define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
3028#define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
Daniel Vetter534b5a52012-06-05 10:07:08 +02003029#define BACKLIGHT_DUTY_CYCLE_MASK_PNV (0xfffe)
3030#define BLM_POLARITY_PNV (1 << 0) /* pnv only */
Jesse Barnes585fb112008-07-29 11:54:06 -07003031
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003032#define BLC_HIST_CTL (dev_priv->info.display_mmio_offset + 0x61260)
Jesse Barnes0eb96d62009-10-14 12:33:41 -07003033
Daniel Vetter7cf41602012-06-05 10:07:09 +02003034/* New registers for PCH-split platforms. Safe where new bits show up, the
3035 * register layout machtes with gen4 BLC_PWM_CTL[12]. */
3036#define BLC_PWM_CPU_CTL2 0x48250
3037#define BLC_PWM_CPU_CTL 0x48254
3038
Paulo Zanonibe256dc2013-07-23 11:19:26 -03003039#define HSW_BLC_PWM2_CTL 0x48350
3040
Daniel Vetter7cf41602012-06-05 10:07:09 +02003041/* PCH CTL1 is totally different, all but the below bits are reserved. CTL2 is
3042 * like the normal CTL from gen4 and earlier. Hooray for confusing naming. */
3043#define BLC_PWM_PCH_CTL1 0xc8250
Daniel Vetter4b4147c2012-07-11 00:31:06 +02003044#define BLM_PCH_PWM_ENABLE (1 << 31)
Daniel Vetter7cf41602012-06-05 10:07:09 +02003045#define BLM_PCH_OVERRIDE_ENABLE (1 << 30)
3046#define BLM_PCH_POLARITY (1 << 29)
3047#define BLC_PWM_PCH_CTL2 0xc8254
3048
Paulo Zanonibe256dc2013-07-23 11:19:26 -03003049#define UTIL_PIN_CTL 0x48400
3050#define UTIL_PIN_ENABLE (1 << 31)
3051
3052#define PCH_GTC_CTL 0xe7000
3053#define PCH_GTC_ENABLE (1 << 31)
3054
Jesse Barnes585fb112008-07-29 11:54:06 -07003055/* TV port control */
3056#define TV_CTL 0x68000
Ville Syrjälä646b4262014-04-25 20:14:30 +03003057/* Enables the TV encoder */
Jesse Barnes585fb112008-07-29 11:54:06 -07003058# define TV_ENC_ENABLE (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003059/* Sources the TV encoder input from pipe B instead of A. */
Jesse Barnes585fb112008-07-29 11:54:06 -07003060# define TV_ENC_PIPEB_SELECT (1 << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003061/* Outputs composite video (DAC A only) */
Jesse Barnes585fb112008-07-29 11:54:06 -07003062# define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003063/* Outputs SVideo video (DAC B/C) */
Jesse Barnes585fb112008-07-29 11:54:06 -07003064# define TV_ENC_OUTPUT_SVIDEO (1 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003065/* Outputs Component video (DAC A/B/C) */
Jesse Barnes585fb112008-07-29 11:54:06 -07003066# define TV_ENC_OUTPUT_COMPONENT (2 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003067/* Outputs Composite and SVideo (DAC A/B/C) */
Jesse Barnes585fb112008-07-29 11:54:06 -07003068# define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
3069# define TV_TRILEVEL_SYNC (1 << 21)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003070/* Enables slow sync generation (945GM only) */
Jesse Barnes585fb112008-07-29 11:54:06 -07003071# define TV_SLOW_SYNC (1 << 20)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003072/* Selects 4x oversampling for 480i and 576p */
Jesse Barnes585fb112008-07-29 11:54:06 -07003073# define TV_OVERSAMPLE_4X (0 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003074/* Selects 2x oversampling for 720p and 1080i */
Jesse Barnes585fb112008-07-29 11:54:06 -07003075# define TV_OVERSAMPLE_2X (1 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003076/* Selects no oversampling for 1080p */
Jesse Barnes585fb112008-07-29 11:54:06 -07003077# define TV_OVERSAMPLE_NONE (2 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003078/* Selects 8x oversampling */
Jesse Barnes585fb112008-07-29 11:54:06 -07003079# define TV_OVERSAMPLE_8X (3 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003080/* Selects progressive mode rather than interlaced */
Jesse Barnes585fb112008-07-29 11:54:06 -07003081# define TV_PROGRESSIVE (1 << 17)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003082/* Sets the colorburst to PAL mode. Required for non-M PAL modes. */
Jesse Barnes585fb112008-07-29 11:54:06 -07003083# define TV_PAL_BURST (1 << 16)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003084/* Field for setting delay of Y compared to C */
Jesse Barnes585fb112008-07-29 11:54:06 -07003085# define TV_YC_SKEW_MASK (7 << 12)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003086/* Enables a fix for 480p/576p standard definition modes on the 915GM only */
Jesse Barnes585fb112008-07-29 11:54:06 -07003087# define TV_ENC_SDP_FIX (1 << 11)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003088/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003089 * Enables a fix for the 915GM only.
3090 *
3091 * Not sure what it does.
3092 */
3093# define TV_ENC_C0_FIX (1 << 10)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003094/* Bits that must be preserved by software */
Zhenyu Wangd2d9f232009-03-04 19:36:02 +08003095# define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
Jesse Barnes585fb112008-07-29 11:54:06 -07003096# define TV_FUSE_STATE_MASK (3 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003097/* Read-only state that reports all features enabled */
Jesse Barnes585fb112008-07-29 11:54:06 -07003098# define TV_FUSE_STATE_ENABLED (0 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003099/* Read-only state that reports that Macrovision is disabled in hardware*/
Jesse Barnes585fb112008-07-29 11:54:06 -07003100# define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003101/* Read-only state that reports that TV-out is disabled in hardware. */
Jesse Barnes585fb112008-07-29 11:54:06 -07003102# define TV_FUSE_STATE_DISABLED (2 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003103/* Normal operation */
Jesse Barnes585fb112008-07-29 11:54:06 -07003104# define TV_TEST_MODE_NORMAL (0 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003105/* Encoder test pattern 1 - combo pattern */
Jesse Barnes585fb112008-07-29 11:54:06 -07003106# define TV_TEST_MODE_PATTERN_1 (1 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003107/* Encoder test pattern 2 - full screen vertical 75% color bars */
Jesse Barnes585fb112008-07-29 11:54:06 -07003108# define TV_TEST_MODE_PATTERN_2 (2 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003109/* Encoder test pattern 3 - full screen horizontal 75% color bars */
Jesse Barnes585fb112008-07-29 11:54:06 -07003110# define TV_TEST_MODE_PATTERN_3 (3 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003111/* Encoder test pattern 4 - random noise */
Jesse Barnes585fb112008-07-29 11:54:06 -07003112# define TV_TEST_MODE_PATTERN_4 (4 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003113/* Encoder test pattern 5 - linear color ramps */
Jesse Barnes585fb112008-07-29 11:54:06 -07003114# define TV_TEST_MODE_PATTERN_5 (5 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003115/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003116 * This test mode forces the DACs to 50% of full output.
3117 *
3118 * This is used for load detection in combination with TVDAC_SENSE_MASK
3119 */
3120# define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
3121# define TV_TEST_MODE_MASK (7 << 0)
3122
3123#define TV_DAC 0x68004
Chris Wilsonb8ed2a42010-09-05 00:43:42 +01003124# define TV_DAC_SAVE 0x00ffff00
Ville Syrjälä646b4262014-04-25 20:14:30 +03003125/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003126 * Reports that DAC state change logic has reported change (RO).
3127 *
3128 * This gets cleared when TV_DAC_STATE_EN is cleared
3129*/
3130# define TVDAC_STATE_CHG (1 << 31)
3131# define TVDAC_SENSE_MASK (7 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003132/* Reports that DAC A voltage is above the detect threshold */
Jesse Barnes585fb112008-07-29 11:54:06 -07003133# define TVDAC_A_SENSE (1 << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003134/* Reports that DAC B voltage is above the detect threshold */
Jesse Barnes585fb112008-07-29 11:54:06 -07003135# define TVDAC_B_SENSE (1 << 29)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003136/* Reports that DAC C voltage is above the detect threshold */
Jesse Barnes585fb112008-07-29 11:54:06 -07003137# define TVDAC_C_SENSE (1 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003138/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003139 * Enables DAC state detection logic, for load-based TV detection.
3140 *
3141 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
3142 * to off, for load detection to work.
3143 */
3144# define TVDAC_STATE_CHG_EN (1 << 27)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003145/* Sets the DAC A sense value to high */
Jesse Barnes585fb112008-07-29 11:54:06 -07003146# define TVDAC_A_SENSE_CTL (1 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003147/* Sets the DAC B sense value to high */
Jesse Barnes585fb112008-07-29 11:54:06 -07003148# define TVDAC_B_SENSE_CTL (1 << 25)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003149/* Sets the DAC C sense value to high */
Jesse Barnes585fb112008-07-29 11:54:06 -07003150# define TVDAC_C_SENSE_CTL (1 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003151/* Overrides the ENC_ENABLE and DAC voltage levels */
Jesse Barnes585fb112008-07-29 11:54:06 -07003152# define DAC_CTL_OVERRIDE (1 << 7)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003153/* Sets the slew rate. Must be preserved in software */
Jesse Barnes585fb112008-07-29 11:54:06 -07003154# define ENC_TVDAC_SLEW_FAST (1 << 6)
3155# define DAC_A_1_3_V (0 << 4)
3156# define DAC_A_1_1_V (1 << 4)
3157# define DAC_A_0_7_V (2 << 4)
Ma Lingcb66c692009-05-31 16:58:32 +08003158# define DAC_A_MASK (3 << 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07003159# define DAC_B_1_3_V (0 << 2)
3160# define DAC_B_1_1_V (1 << 2)
3161# define DAC_B_0_7_V (2 << 2)
Ma Lingcb66c692009-05-31 16:58:32 +08003162# define DAC_B_MASK (3 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07003163# define DAC_C_1_3_V (0 << 0)
3164# define DAC_C_1_1_V (1 << 0)
3165# define DAC_C_0_7_V (2 << 0)
Ma Lingcb66c692009-05-31 16:58:32 +08003166# define DAC_C_MASK (3 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -07003167
Ville Syrjälä646b4262014-04-25 20:14:30 +03003168/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003169 * CSC coefficients are stored in a floating point format with 9 bits of
3170 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
3171 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
3172 * -1 (0x3) being the only legal negative value.
3173 */
3174#define TV_CSC_Y 0x68010
3175# define TV_RY_MASK 0x07ff0000
3176# define TV_RY_SHIFT 16
3177# define TV_GY_MASK 0x00000fff
3178# define TV_GY_SHIFT 0
3179
3180#define TV_CSC_Y2 0x68014
3181# define TV_BY_MASK 0x07ff0000
3182# define TV_BY_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003183/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003184 * Y attenuation for component video.
3185 *
3186 * Stored in 1.9 fixed point.
3187 */
3188# define TV_AY_MASK 0x000003ff
3189# define TV_AY_SHIFT 0
3190
3191#define TV_CSC_U 0x68018
3192# define TV_RU_MASK 0x07ff0000
3193# define TV_RU_SHIFT 16
3194# define TV_GU_MASK 0x000007ff
3195# define TV_GU_SHIFT 0
3196
3197#define TV_CSC_U2 0x6801c
3198# define TV_BU_MASK 0x07ff0000
3199# define TV_BU_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003200/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003201 * U attenuation for component video.
3202 *
3203 * Stored in 1.9 fixed point.
3204 */
3205# define TV_AU_MASK 0x000003ff
3206# define TV_AU_SHIFT 0
3207
3208#define TV_CSC_V 0x68020
3209# define TV_RV_MASK 0x0fff0000
3210# define TV_RV_SHIFT 16
3211# define TV_GV_MASK 0x000007ff
3212# define TV_GV_SHIFT 0
3213
3214#define TV_CSC_V2 0x68024
3215# define TV_BV_MASK 0x07ff0000
3216# define TV_BV_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003217/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003218 * V attenuation for component video.
3219 *
3220 * Stored in 1.9 fixed point.
3221 */
3222# define TV_AV_MASK 0x000007ff
3223# define TV_AV_SHIFT 0
3224
3225#define TV_CLR_KNOBS 0x68028
Ville Syrjälä646b4262014-04-25 20:14:30 +03003226/* 2s-complement brightness adjustment */
Jesse Barnes585fb112008-07-29 11:54:06 -07003227# define TV_BRIGHTNESS_MASK 0xff000000
3228# define TV_BRIGHTNESS_SHIFT 24
Ville Syrjälä646b4262014-04-25 20:14:30 +03003229/* Contrast adjustment, as a 2.6 unsigned floating point number */
Jesse Barnes585fb112008-07-29 11:54:06 -07003230# define TV_CONTRAST_MASK 0x00ff0000
3231# define TV_CONTRAST_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003232/* Saturation adjustment, as a 2.6 unsigned floating point number */
Jesse Barnes585fb112008-07-29 11:54:06 -07003233# define TV_SATURATION_MASK 0x0000ff00
3234# define TV_SATURATION_SHIFT 8
Ville Syrjälä646b4262014-04-25 20:14:30 +03003235/* Hue adjustment, as an integer phase angle in degrees */
Jesse Barnes585fb112008-07-29 11:54:06 -07003236# define TV_HUE_MASK 0x000000ff
3237# define TV_HUE_SHIFT 0
3238
3239#define TV_CLR_LEVEL 0x6802c
Ville Syrjälä646b4262014-04-25 20:14:30 +03003240/* Controls the DAC level for black */
Jesse Barnes585fb112008-07-29 11:54:06 -07003241# define TV_BLACK_LEVEL_MASK 0x01ff0000
3242# define TV_BLACK_LEVEL_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003243/* Controls the DAC level for blanking */
Jesse Barnes585fb112008-07-29 11:54:06 -07003244# define TV_BLANK_LEVEL_MASK 0x000001ff
3245# define TV_BLANK_LEVEL_SHIFT 0
3246
3247#define TV_H_CTL_1 0x68030
Ville Syrjälä646b4262014-04-25 20:14:30 +03003248/* Number of pixels in the hsync. */
Jesse Barnes585fb112008-07-29 11:54:06 -07003249# define TV_HSYNC_END_MASK 0x1fff0000
3250# define TV_HSYNC_END_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003251/* Total number of pixels minus one in the line (display and blanking). */
Jesse Barnes585fb112008-07-29 11:54:06 -07003252# define TV_HTOTAL_MASK 0x00001fff
3253# define TV_HTOTAL_SHIFT 0
3254
3255#define TV_H_CTL_2 0x68034
Ville Syrjälä646b4262014-04-25 20:14:30 +03003256/* Enables the colorburst (needed for non-component color) */
Jesse Barnes585fb112008-07-29 11:54:06 -07003257# define TV_BURST_ENA (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003258/* Offset of the colorburst from the start of hsync, in pixels minus one. */
Jesse Barnes585fb112008-07-29 11:54:06 -07003259# define TV_HBURST_START_SHIFT 16
3260# define TV_HBURST_START_MASK 0x1fff0000
Ville Syrjälä646b4262014-04-25 20:14:30 +03003261/* Length of the colorburst */
Jesse Barnes585fb112008-07-29 11:54:06 -07003262# define TV_HBURST_LEN_SHIFT 0
3263# define TV_HBURST_LEN_MASK 0x0001fff
3264
3265#define TV_H_CTL_3 0x68038
Ville Syrjälä646b4262014-04-25 20:14:30 +03003266/* End of hblank, measured in pixels minus one from start of hsync */
Jesse Barnes585fb112008-07-29 11:54:06 -07003267# define TV_HBLANK_END_SHIFT 16
3268# define TV_HBLANK_END_MASK 0x1fff0000
Ville Syrjälä646b4262014-04-25 20:14:30 +03003269/* Start of hblank, measured in pixels minus one from start of hsync */
Jesse Barnes585fb112008-07-29 11:54:06 -07003270# define TV_HBLANK_START_SHIFT 0
3271# define TV_HBLANK_START_MASK 0x0001fff
3272
3273#define TV_V_CTL_1 0x6803c
Ville Syrjälä646b4262014-04-25 20:14:30 +03003274/* XXX */
Jesse Barnes585fb112008-07-29 11:54:06 -07003275# define TV_NBR_END_SHIFT 16
3276# define TV_NBR_END_MASK 0x07ff0000
Ville Syrjälä646b4262014-04-25 20:14:30 +03003277/* XXX */
Jesse Barnes585fb112008-07-29 11:54:06 -07003278# define TV_VI_END_F1_SHIFT 8
3279# define TV_VI_END_F1_MASK 0x00003f00
Ville Syrjälä646b4262014-04-25 20:14:30 +03003280/* XXX */
Jesse Barnes585fb112008-07-29 11:54:06 -07003281# define TV_VI_END_F2_SHIFT 0
3282# define TV_VI_END_F2_MASK 0x0000003f
3283
3284#define TV_V_CTL_2 0x68040
Ville Syrjälä646b4262014-04-25 20:14:30 +03003285/* Length of vsync, in half lines */
Jesse Barnes585fb112008-07-29 11:54:06 -07003286# define TV_VSYNC_LEN_MASK 0x07ff0000
3287# define TV_VSYNC_LEN_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003288/* Offset of the start of vsync in field 1, measured in one less than the
Jesse Barnes585fb112008-07-29 11:54:06 -07003289 * number of half lines.
3290 */
3291# define TV_VSYNC_START_F1_MASK 0x00007f00
3292# define TV_VSYNC_START_F1_SHIFT 8
Ville Syrjälä646b4262014-04-25 20:14:30 +03003293/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003294 * Offset of the start of vsync in field 2, measured in one less than the
3295 * number of half lines.
3296 */
3297# define TV_VSYNC_START_F2_MASK 0x0000007f
3298# define TV_VSYNC_START_F2_SHIFT 0
3299
3300#define TV_V_CTL_3 0x68044
Ville Syrjälä646b4262014-04-25 20:14:30 +03003301/* Enables generation of the equalization signal */
Jesse Barnes585fb112008-07-29 11:54:06 -07003302# define TV_EQUAL_ENA (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003303/* Length of vsync, in half lines */
Jesse Barnes585fb112008-07-29 11:54:06 -07003304# define TV_VEQ_LEN_MASK 0x007f0000
3305# define TV_VEQ_LEN_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003306/* Offset of the start of equalization in field 1, measured in one less than
Jesse Barnes585fb112008-07-29 11:54:06 -07003307 * the number of half lines.
3308 */
3309# define TV_VEQ_START_F1_MASK 0x0007f00
3310# define TV_VEQ_START_F1_SHIFT 8
Ville Syrjälä646b4262014-04-25 20:14:30 +03003311/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003312 * Offset of the start of equalization in field 2, measured in one less than
3313 * the number of half lines.
3314 */
3315# define TV_VEQ_START_F2_MASK 0x000007f
3316# define TV_VEQ_START_F2_SHIFT 0
3317
3318#define TV_V_CTL_4 0x68048
Ville Syrjälä646b4262014-04-25 20:14:30 +03003319/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003320 * Offset to start of vertical colorburst, measured in one less than the
3321 * number of lines from vertical start.
3322 */
3323# define TV_VBURST_START_F1_MASK 0x003f0000
3324# define TV_VBURST_START_F1_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003325/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003326 * Offset to the end of vertical colorburst, measured in one less than the
3327 * number of lines from the start of NBR.
3328 */
3329# define TV_VBURST_END_F1_MASK 0x000000ff
3330# define TV_VBURST_END_F1_SHIFT 0
3331
3332#define TV_V_CTL_5 0x6804c
Ville Syrjälä646b4262014-04-25 20:14:30 +03003333/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003334 * Offset to start of vertical colorburst, measured in one less than the
3335 * number of lines from vertical start.
3336 */
3337# define TV_VBURST_START_F2_MASK 0x003f0000
3338# define TV_VBURST_START_F2_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003339/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003340 * Offset to the end of vertical colorburst, measured in one less than the
3341 * number of lines from the start of NBR.
3342 */
3343# define TV_VBURST_END_F2_MASK 0x000000ff
3344# define TV_VBURST_END_F2_SHIFT 0
3345
3346#define TV_V_CTL_6 0x68050
Ville Syrjälä646b4262014-04-25 20:14:30 +03003347/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003348 * Offset to start of vertical colorburst, measured in one less than the
3349 * number of lines from vertical start.
3350 */
3351# define TV_VBURST_START_F3_MASK 0x003f0000
3352# define TV_VBURST_START_F3_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003353/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003354 * Offset to the end of vertical colorburst, measured in one less than the
3355 * number of lines from the start of NBR.
3356 */
3357# define TV_VBURST_END_F3_MASK 0x000000ff
3358# define TV_VBURST_END_F3_SHIFT 0
3359
3360#define TV_V_CTL_7 0x68054
Ville Syrjälä646b4262014-04-25 20:14:30 +03003361/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003362 * Offset to start of vertical colorburst, measured in one less than the
3363 * number of lines from vertical start.
3364 */
3365# define TV_VBURST_START_F4_MASK 0x003f0000
3366# define TV_VBURST_START_F4_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003367/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003368 * Offset to the end of vertical colorburst, measured in one less than the
3369 * number of lines from the start of NBR.
3370 */
3371# define TV_VBURST_END_F4_MASK 0x000000ff
3372# define TV_VBURST_END_F4_SHIFT 0
3373
3374#define TV_SC_CTL_1 0x68060
Ville Syrjälä646b4262014-04-25 20:14:30 +03003375/* Turns on the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07003376# define TV_SC_DDA1_EN (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003377/* Turns on the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07003378# define TV_SC_DDA2_EN (1 << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003379/* Turns on the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07003380# define TV_SC_DDA3_EN (1 << 29)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003381/* Sets the subcarrier DDA to reset frequency every other field */
Jesse Barnes585fb112008-07-29 11:54:06 -07003382# define TV_SC_RESET_EVERY_2 (0 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003383/* Sets the subcarrier DDA to reset frequency every fourth field */
Jesse Barnes585fb112008-07-29 11:54:06 -07003384# define TV_SC_RESET_EVERY_4 (1 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003385/* Sets the subcarrier DDA to reset frequency every eighth field */
Jesse Barnes585fb112008-07-29 11:54:06 -07003386# define TV_SC_RESET_EVERY_8 (2 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003387/* Sets the subcarrier DDA to never reset the frequency */
Jesse Barnes585fb112008-07-29 11:54:06 -07003388# define TV_SC_RESET_NEVER (3 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003389/* Sets the peak amplitude of the colorburst.*/
Jesse Barnes585fb112008-07-29 11:54:06 -07003390# define TV_BURST_LEVEL_MASK 0x00ff0000
3391# define TV_BURST_LEVEL_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003392/* Sets the increment of the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07003393# define TV_SCDDA1_INC_MASK 0x00000fff
3394# define TV_SCDDA1_INC_SHIFT 0
3395
3396#define TV_SC_CTL_2 0x68064
Ville Syrjälä646b4262014-04-25 20:14:30 +03003397/* Sets the rollover for the second subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07003398# define TV_SCDDA2_SIZE_MASK 0x7fff0000
3399# define TV_SCDDA2_SIZE_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003400/* Sets the increent of the second subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07003401# define TV_SCDDA2_INC_MASK 0x00007fff
3402# define TV_SCDDA2_INC_SHIFT 0
3403
3404#define TV_SC_CTL_3 0x68068
Ville Syrjälä646b4262014-04-25 20:14:30 +03003405/* Sets the rollover for the third subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07003406# define TV_SCDDA3_SIZE_MASK 0x7fff0000
3407# define TV_SCDDA3_SIZE_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003408/* Sets the increent of the third subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07003409# define TV_SCDDA3_INC_MASK 0x00007fff
3410# define TV_SCDDA3_INC_SHIFT 0
3411
3412#define TV_WIN_POS 0x68070
Ville Syrjälä646b4262014-04-25 20:14:30 +03003413/* X coordinate of the display from the start of horizontal active */
Jesse Barnes585fb112008-07-29 11:54:06 -07003414# define TV_XPOS_MASK 0x1fff0000
3415# define TV_XPOS_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003416/* Y coordinate of the display from the start of vertical active (NBR) */
Jesse Barnes585fb112008-07-29 11:54:06 -07003417# define TV_YPOS_MASK 0x00000fff
3418# define TV_YPOS_SHIFT 0
3419
3420#define TV_WIN_SIZE 0x68074
Ville Syrjälä646b4262014-04-25 20:14:30 +03003421/* Horizontal size of the display window, measured in pixels*/
Jesse Barnes585fb112008-07-29 11:54:06 -07003422# define TV_XSIZE_MASK 0x1fff0000
3423# define TV_XSIZE_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003424/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003425 * Vertical size of the display window, measured in pixels.
3426 *
3427 * Must be even for interlaced modes.
3428 */
3429# define TV_YSIZE_MASK 0x00000fff
3430# define TV_YSIZE_SHIFT 0
3431
3432#define TV_FILTER_CTL_1 0x68080
Ville Syrjälä646b4262014-04-25 20:14:30 +03003433/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003434 * Enables automatic scaling calculation.
3435 *
3436 * If set, the rest of the registers are ignored, and the calculated values can
3437 * be read back from the register.
3438 */
3439# define TV_AUTO_SCALE (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003440/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003441 * Disables the vertical filter.
3442 *
3443 * This is required on modes more than 1024 pixels wide */
3444# define TV_V_FILTER_BYPASS (1 << 29)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003445/* Enables adaptive vertical filtering */
Jesse Barnes585fb112008-07-29 11:54:06 -07003446# define TV_VADAPT (1 << 28)
3447# define TV_VADAPT_MODE_MASK (3 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003448/* Selects the least adaptive vertical filtering mode */
Jesse Barnes585fb112008-07-29 11:54:06 -07003449# define TV_VADAPT_MODE_LEAST (0 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003450/* Selects the moderately adaptive vertical filtering mode */
Jesse Barnes585fb112008-07-29 11:54:06 -07003451# define TV_VADAPT_MODE_MODERATE (1 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003452/* Selects the most adaptive vertical filtering mode */
Jesse Barnes585fb112008-07-29 11:54:06 -07003453# define TV_VADAPT_MODE_MOST (3 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003454/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003455 * Sets the horizontal scaling factor.
3456 *
3457 * This should be the fractional part of the horizontal scaling factor divided
3458 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
3459 *
3460 * (src width - 1) / ((oversample * dest width) - 1)
3461 */
3462# define TV_HSCALE_FRAC_MASK 0x00003fff
3463# define TV_HSCALE_FRAC_SHIFT 0
3464
3465#define TV_FILTER_CTL_2 0x68084
Ville Syrjälä646b4262014-04-25 20:14:30 +03003466/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003467 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
3468 *
3469 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
3470 */
3471# define TV_VSCALE_INT_MASK 0x00038000
3472# define TV_VSCALE_INT_SHIFT 15
Ville Syrjälä646b4262014-04-25 20:14:30 +03003473/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003474 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
3475 *
3476 * \sa TV_VSCALE_INT_MASK
3477 */
3478# define TV_VSCALE_FRAC_MASK 0x00007fff
3479# define TV_VSCALE_FRAC_SHIFT 0
3480
3481#define TV_FILTER_CTL_3 0x68088
Ville Syrjälä646b4262014-04-25 20:14:30 +03003482/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003483 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
3484 *
3485 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
3486 *
3487 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
3488 */
3489# define TV_VSCALE_IP_INT_MASK 0x00038000
3490# define TV_VSCALE_IP_INT_SHIFT 15
Ville Syrjälä646b4262014-04-25 20:14:30 +03003491/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003492 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
3493 *
3494 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
3495 *
3496 * \sa TV_VSCALE_IP_INT_MASK
3497 */
3498# define TV_VSCALE_IP_FRAC_MASK 0x00007fff
3499# define TV_VSCALE_IP_FRAC_SHIFT 0
3500
3501#define TV_CC_CONTROL 0x68090
3502# define TV_CC_ENABLE (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003503/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003504 * Specifies which field to send the CC data in.
3505 *
3506 * CC data is usually sent in field 0.
3507 */
3508# define TV_CC_FID_MASK (1 << 27)
3509# define TV_CC_FID_SHIFT 27
Ville Syrjälä646b4262014-04-25 20:14:30 +03003510/* Sets the horizontal position of the CC data. Usually 135. */
Jesse Barnes585fb112008-07-29 11:54:06 -07003511# define TV_CC_HOFF_MASK 0x03ff0000
3512# define TV_CC_HOFF_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003513/* Sets the vertical position of the CC data. Usually 21 */
Jesse Barnes585fb112008-07-29 11:54:06 -07003514# define TV_CC_LINE_MASK 0x0000003f
3515# define TV_CC_LINE_SHIFT 0
3516
3517#define TV_CC_DATA 0x68094
3518# define TV_CC_RDY (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003519/* Second word of CC data to be transmitted. */
Jesse Barnes585fb112008-07-29 11:54:06 -07003520# define TV_CC_DATA_2_MASK 0x007f0000
3521# define TV_CC_DATA_2_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003522/* First word of CC data to be transmitted. */
Jesse Barnes585fb112008-07-29 11:54:06 -07003523# define TV_CC_DATA_1_MASK 0x0000007f
3524# define TV_CC_DATA_1_SHIFT 0
3525
3526#define TV_H_LUMA_0 0x68100
3527#define TV_H_LUMA_59 0x681ec
3528#define TV_H_CHROMA_0 0x68200
3529#define TV_H_CHROMA_59 0x682ec
3530#define TV_V_LUMA_0 0x68300
3531#define TV_V_LUMA_42 0x683a8
3532#define TV_V_CHROMA_0 0x68400
3533#define TV_V_CHROMA_42 0x684a8
3534
Keith Packard040d87f2009-05-30 20:42:33 -07003535/* Display Port */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003536#define DP_A 0x64000 /* eDP */
Keith Packard040d87f2009-05-30 20:42:33 -07003537#define DP_B 0x64100
3538#define DP_C 0x64200
3539#define DP_D 0x64300
3540
3541#define DP_PORT_EN (1 << 31)
3542#define DP_PIPEB_SELECT (1 << 30)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08003543#define DP_PIPE_MASK (1 << 30)
Chon Ming Lee44f37d12014-04-09 13:28:21 +03003544#define DP_PIPE_SELECT_CHV(pipe) ((pipe) << 16)
3545#define DP_PIPE_MASK_CHV (3 << 16)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08003546
Keith Packard040d87f2009-05-30 20:42:33 -07003547/* Link training mode - select a suitable mode for each stage */
3548#define DP_LINK_TRAIN_PAT_1 (0 << 28)
3549#define DP_LINK_TRAIN_PAT_2 (1 << 28)
3550#define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
3551#define DP_LINK_TRAIN_OFF (3 << 28)
3552#define DP_LINK_TRAIN_MASK (3 << 28)
3553#define DP_LINK_TRAIN_SHIFT 28
Ville Syrjäläaad3d142014-06-28 02:04:25 +03003554#define DP_LINK_TRAIN_PAT_3_CHV (1 << 14)
3555#define DP_LINK_TRAIN_MASK_CHV ((3 << 28)|(1<<14))
Keith Packard040d87f2009-05-30 20:42:33 -07003556
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003557/* CPT Link training mode */
3558#define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
3559#define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
3560#define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
3561#define DP_LINK_TRAIN_OFF_CPT (3 << 8)
3562#define DP_LINK_TRAIN_MASK_CPT (7 << 8)
3563#define DP_LINK_TRAIN_SHIFT_CPT 8
3564
Keith Packard040d87f2009-05-30 20:42:33 -07003565/* Signal voltages. These are mostly controlled by the other end */
3566#define DP_VOLTAGE_0_4 (0 << 25)
3567#define DP_VOLTAGE_0_6 (1 << 25)
3568#define DP_VOLTAGE_0_8 (2 << 25)
3569#define DP_VOLTAGE_1_2 (3 << 25)
3570#define DP_VOLTAGE_MASK (7 << 25)
3571#define DP_VOLTAGE_SHIFT 25
3572
3573/* Signal pre-emphasis levels, like voltages, the other end tells us what
3574 * they want
3575 */
3576#define DP_PRE_EMPHASIS_0 (0 << 22)
3577#define DP_PRE_EMPHASIS_3_5 (1 << 22)
3578#define DP_PRE_EMPHASIS_6 (2 << 22)
3579#define DP_PRE_EMPHASIS_9_5 (3 << 22)
3580#define DP_PRE_EMPHASIS_MASK (7 << 22)
3581#define DP_PRE_EMPHASIS_SHIFT 22
3582
3583/* How many wires to use. I guess 3 was too hard */
Daniel Vetter17aa6be2013-04-30 14:01:40 +02003584#define DP_PORT_WIDTH(width) (((width) - 1) << 19)
Keith Packard040d87f2009-05-30 20:42:33 -07003585#define DP_PORT_WIDTH_MASK (7 << 19)
3586
3587/* Mystic DPCD version 1.1 special mode */
3588#define DP_ENHANCED_FRAMING (1 << 18)
3589
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003590/* eDP */
3591#define DP_PLL_FREQ_270MHZ (0 << 16)
3592#define DP_PLL_FREQ_160MHZ (1 << 16)
3593#define DP_PLL_FREQ_MASK (3 << 16)
3594
Ville Syrjälä646b4262014-04-25 20:14:30 +03003595/* locked once port is enabled */
Keith Packard040d87f2009-05-30 20:42:33 -07003596#define DP_PORT_REVERSAL (1 << 15)
3597
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003598/* eDP */
3599#define DP_PLL_ENABLE (1 << 14)
3600
Ville Syrjälä646b4262014-04-25 20:14:30 +03003601/* sends the clock on lane 15 of the PEG for debug */
Keith Packard040d87f2009-05-30 20:42:33 -07003602#define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
3603
3604#define DP_SCRAMBLING_DISABLE (1 << 12)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003605#define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
Keith Packard040d87f2009-05-30 20:42:33 -07003606
Ville Syrjälä646b4262014-04-25 20:14:30 +03003607/* limit RGB values to avoid confusing TVs */
Keith Packard040d87f2009-05-30 20:42:33 -07003608#define DP_COLOR_RANGE_16_235 (1 << 8)
3609
Ville Syrjälä646b4262014-04-25 20:14:30 +03003610/* Turn on the audio link */
Keith Packard040d87f2009-05-30 20:42:33 -07003611#define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
3612
Ville Syrjälä646b4262014-04-25 20:14:30 +03003613/* vs and hs sync polarity */
Keith Packard040d87f2009-05-30 20:42:33 -07003614#define DP_SYNC_VS_HIGH (1 << 4)
3615#define DP_SYNC_HS_HIGH (1 << 3)
3616
Ville Syrjälä646b4262014-04-25 20:14:30 +03003617/* A fantasy */
Keith Packard040d87f2009-05-30 20:42:33 -07003618#define DP_DETECTED (1 << 2)
3619
Ville Syrjälä646b4262014-04-25 20:14:30 +03003620/* The aux channel provides a way to talk to the
Keith Packard040d87f2009-05-30 20:42:33 -07003621 * signal sink for DDC etc. Max packet size supported
3622 * is 20 bytes in each direction, hence the 5 fixed
3623 * data registers
3624 */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003625#define DPA_AUX_CH_CTL 0x64010
3626#define DPA_AUX_CH_DATA1 0x64014
3627#define DPA_AUX_CH_DATA2 0x64018
3628#define DPA_AUX_CH_DATA3 0x6401c
3629#define DPA_AUX_CH_DATA4 0x64020
3630#define DPA_AUX_CH_DATA5 0x64024
3631
Keith Packard040d87f2009-05-30 20:42:33 -07003632#define DPB_AUX_CH_CTL 0x64110
3633#define DPB_AUX_CH_DATA1 0x64114
3634#define DPB_AUX_CH_DATA2 0x64118
3635#define DPB_AUX_CH_DATA3 0x6411c
3636#define DPB_AUX_CH_DATA4 0x64120
3637#define DPB_AUX_CH_DATA5 0x64124
3638
3639#define DPC_AUX_CH_CTL 0x64210
3640#define DPC_AUX_CH_DATA1 0x64214
3641#define DPC_AUX_CH_DATA2 0x64218
3642#define DPC_AUX_CH_DATA3 0x6421c
3643#define DPC_AUX_CH_DATA4 0x64220
3644#define DPC_AUX_CH_DATA5 0x64224
3645
3646#define DPD_AUX_CH_CTL 0x64310
3647#define DPD_AUX_CH_DATA1 0x64314
3648#define DPD_AUX_CH_DATA2 0x64318
3649#define DPD_AUX_CH_DATA3 0x6431c
3650#define DPD_AUX_CH_DATA4 0x64320
3651#define DPD_AUX_CH_DATA5 0x64324
3652
3653#define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
3654#define DP_AUX_CH_CTL_DONE (1 << 30)
3655#define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
3656#define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
3657#define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
3658#define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
3659#define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
3660#define DP_AUX_CH_CTL_TIME_OUT_1600us (3 << 26)
3661#define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
3662#define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
3663#define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
3664#define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
3665#define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
3666#define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
3667#define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
3668#define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
3669#define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
3670#define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
3671#define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
3672#define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
3673#define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +00003674#define DP_AUX_CH_CTL_SYNC_PULSE_SKL(c) ((c) - 1)
Keith Packard040d87f2009-05-30 20:42:33 -07003675
3676/*
3677 * Computing GMCH M and N values for the Display Port link
3678 *
3679 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
3680 *
3681 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
3682 *
3683 * The GMCH value is used internally
3684 *
3685 * bytes_per_pixel is the number of bytes coming out of the plane,
3686 * which is after the LUTs, so we want the bytes for our color format.
3687 * For our current usage, this is always 3, one byte for R, G and B.
3688 */
Daniel Vettere3b95f12013-05-03 11:49:49 +02003689#define _PIPEA_DATA_M_G4X 0x70050
3690#define _PIPEB_DATA_M_G4X 0x71050
Keith Packard040d87f2009-05-30 20:42:33 -07003691
3692/* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
Ville Syrjäläa65851a2013-04-23 15:03:34 +03003693#define TU_SIZE(x) (((x)-1) << 25) /* default size 64 */
Daniel Vetter72419202013-04-04 13:28:53 +02003694#define TU_SIZE_SHIFT 25
Ville Syrjäläa65851a2013-04-23 15:03:34 +03003695#define TU_SIZE_MASK (0x3f << 25)
Keith Packard040d87f2009-05-30 20:42:33 -07003696
Ville Syrjäläa65851a2013-04-23 15:03:34 +03003697#define DATA_LINK_M_N_MASK (0xffffff)
3698#define DATA_LINK_N_MAX (0x800000)
Keith Packard040d87f2009-05-30 20:42:33 -07003699
Daniel Vettere3b95f12013-05-03 11:49:49 +02003700#define _PIPEA_DATA_N_G4X 0x70054
3701#define _PIPEB_DATA_N_G4X 0x71054
Keith Packard040d87f2009-05-30 20:42:33 -07003702#define PIPE_GMCH_DATA_N_MASK (0xffffff)
3703
3704/*
3705 * Computing Link M and N values for the Display Port link
3706 *
3707 * Link M / N = pixel_clock / ls_clk
3708 *
3709 * (the DP spec calls pixel_clock the 'strm_clk')
3710 *
3711 * The Link value is transmitted in the Main Stream
3712 * Attributes and VB-ID.
3713 */
3714
Daniel Vettere3b95f12013-05-03 11:49:49 +02003715#define _PIPEA_LINK_M_G4X 0x70060
3716#define _PIPEB_LINK_M_G4X 0x71060
Keith Packard040d87f2009-05-30 20:42:33 -07003717#define PIPEA_DP_LINK_M_MASK (0xffffff)
3718
Daniel Vettere3b95f12013-05-03 11:49:49 +02003719#define _PIPEA_LINK_N_G4X 0x70064
3720#define _PIPEB_LINK_N_G4X 0x71064
Keith Packard040d87f2009-05-30 20:42:33 -07003721#define PIPEA_DP_LINK_N_MASK (0xffffff)
3722
Daniel Vettere3b95f12013-05-03 11:49:49 +02003723#define PIPE_DATA_M_G4X(pipe) _PIPE(pipe, _PIPEA_DATA_M_G4X, _PIPEB_DATA_M_G4X)
3724#define PIPE_DATA_N_G4X(pipe) _PIPE(pipe, _PIPEA_DATA_N_G4X, _PIPEB_DATA_N_G4X)
3725#define PIPE_LINK_M_G4X(pipe) _PIPE(pipe, _PIPEA_LINK_M_G4X, _PIPEB_LINK_M_G4X)
3726#define PIPE_LINK_N_G4X(pipe) _PIPE(pipe, _PIPEA_LINK_N_G4X, _PIPEB_LINK_N_G4X)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003727
Jesse Barnes585fb112008-07-29 11:54:06 -07003728/* Display & cursor control */
3729
3730/* Pipe A */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003731#define _PIPEADSL 0x70000
Paulo Zanoni837ba002012-05-04 17:18:14 -03003732#define DSL_LINEMASK_GEN2 0x00000fff
3733#define DSL_LINEMASK_GEN3 0x00001fff
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003734#define _PIPEACONF 0x70008
Chris Wilson5eddb702010-09-11 13:48:45 +01003735#define PIPECONF_ENABLE (1<<31)
3736#define PIPECONF_DISABLE 0
3737#define PIPECONF_DOUBLE_WIDE (1<<30)
Jesse Barnes585fb112008-07-29 11:54:06 -07003738#define I965_PIPECONF_ACTIVE (1<<30)
Jani Nikulab6ec10b2013-08-27 15:12:15 +03003739#define PIPECONF_DSI_PLL_LOCKED (1<<29) /* vlv & pipe A only */
Chris Wilsonf47166d2012-03-22 15:00:50 +00003740#define PIPECONF_FRAME_START_DELAY_MASK (3<<27)
Chris Wilson5eddb702010-09-11 13:48:45 +01003741#define PIPECONF_SINGLE_WIDE 0
3742#define PIPECONF_PIPE_UNLOCKED 0
3743#define PIPECONF_PIPE_LOCKED (1<<25)
3744#define PIPECONF_PALETTE 0
3745#define PIPECONF_GAMMA (1<<24)
Jesse Barnes585fb112008-07-29 11:54:06 -07003746#define PIPECONF_FORCE_BORDER (1<<25)
Christian Schmidt59df7b12011-12-19 20:03:33 +01003747#define PIPECONF_INTERLACE_MASK (7 << 21)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03003748#define PIPECONF_INTERLACE_MASK_HSW (3 << 21)
Daniel Vetterd442ae12012-01-28 14:49:19 +01003749/* Note that pre-gen3 does not support interlaced display directly. Panel
3750 * fitting must be disabled on pre-ilk for interlaced. */
3751#define PIPECONF_PROGRESSIVE (0 << 21)
3752#define PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL (4 << 21) /* gen4 only */
3753#define PIPECONF_INTERLACE_W_SYNC_SHIFT (5 << 21) /* gen4 only */
3754#define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
3755#define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21) /* gen3 only */
3756/* Ironlake and later have a complete new set of values for interlaced. PFIT
3757 * means panel fitter required, PF means progressive fetch, DBL means power
3758 * saving pixel doubling. */
3759#define PIPECONF_PFIT_PF_INTERLACED_ILK (1 << 21)
3760#define PIPECONF_INTERLACED_ILK (3 << 21)
3761#define PIPECONF_INTERLACED_DBL_ILK (4 << 21) /* ilk/snb only */
3762#define PIPECONF_PFIT_PF_INTERLACED_DBL_ILK (5 << 21) /* ilk/snb only */
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02003763#define PIPECONF_INTERLACE_MODE_MASK (7 << 21)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05303764#define PIPECONF_EDP_RR_MODE_SWITCH (1 << 20)
Jesse Barnes652c3932009-08-17 13:31:43 -07003765#define PIPECONF_CXSR_DOWNCLOCK (1<<16)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02003766#define PIPECONF_COLOR_RANGE_SELECT (1 << 13)
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003767#define PIPECONF_BPC_MASK (0x7 << 5)
3768#define PIPECONF_8BPC (0<<5)
3769#define PIPECONF_10BPC (1<<5)
3770#define PIPECONF_6BPC (2<<5)
3771#define PIPECONF_12BPC (3<<5)
Jesse Barnes4f0d1af2010-09-07 14:48:05 -07003772#define PIPECONF_DITHER_EN (1<<4)
3773#define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
3774#define PIPECONF_DITHER_TYPE_SP (0<<2)
3775#define PIPECONF_DITHER_TYPE_ST1 (1<<2)
3776#define PIPECONF_DITHER_TYPE_ST2 (2<<2)
3777#define PIPECONF_DITHER_TYPE_TEMP (3<<2)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003778#define _PIPEASTAT 0x70024
Jesse Barnes585fb112008-07-29 11:54:06 -07003779#define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31)
Imre Deak579a9b02014-02-04 21:35:48 +02003780#define SPRITE1_FLIP_DONE_INT_EN_VLV (1UL<<30)
Jesse Barnes585fb112008-07-29 11:54:06 -07003781#define PIPE_CRC_ERROR_ENABLE (1UL<<29)
3782#define PIPE_CRC_DONE_ENABLE (1UL<<28)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03003783#define PERF_COUNTER2_INTERRUPT_EN (1UL<<27)
Jesse Barnes585fb112008-07-29 11:54:06 -07003784#define PIPE_GMBUS_EVENT_ENABLE (1UL<<27)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07003785#define PLANE_FLIP_DONE_INT_EN_VLV (1UL<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07003786#define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26)
3787#define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25)
3788#define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
3789#define PIPE_DPST_EVENT_ENABLE (1UL<<23)
Ville Syrjäläc70af1e2013-01-16 19:59:03 +02003790#define SPRITE0_FLIP_DONE_INT_EN_VLV (1UL<<22)
Jesse Barnes585fb112008-07-29 11:54:06 -07003791#define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
3792#define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
3793#define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
Imre Deak10c59c52014-02-10 18:42:48 +02003794#define PIPE_B_PSR_INTERRUPT_ENABLE_VLV (1UL<<19)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03003795#define PERF_COUNTER_INTERRUPT_EN (1UL<<19)
Jesse Barnes585fb112008-07-29 11:54:06 -07003796#define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */
3797#define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03003798#define PIPE_FRAMESTART_INTERRUPT_ENABLE (1UL<<17)
Jesse Barnes585fb112008-07-29 11:54:06 -07003799#define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07003800#define PIPEA_HBLANK_INT_EN_VLV (1UL<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -07003801#define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16)
Imre Deak579a9b02014-02-04 21:35:48 +02003802#define SPRITE1_FLIP_DONE_INT_STATUS_VLV (1UL<<15)
3803#define SPRITE0_FLIP_DONE_INT_STATUS_VLV (1UL<<14)
Jesse Barnes585fb112008-07-29 11:54:06 -07003804#define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
3805#define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03003806#define PERF_COUNTER2_INTERRUPT_STATUS (1UL<<11)
Jesse Barnes585fb112008-07-29 11:54:06 -07003807#define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11)
Imre Deak579a9b02014-02-04 21:35:48 +02003808#define PLANE_FLIP_DONE_INT_STATUS_VLV (1UL<<10)
Jesse Barnes585fb112008-07-29 11:54:06 -07003809#define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10)
3810#define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9)
3811#define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
3812#define PIPE_DPST_EVENT_STATUS (1UL<<7)
Imre Deak10c59c52014-02-10 18:42:48 +02003813#define PIPE_A_PSR_STATUS_VLV (1UL<<6)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03003814#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
Jesse Barnes585fb112008-07-29 11:54:06 -07003815#define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
3816#define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
Imre Deak10c59c52014-02-10 18:42:48 +02003817#define PIPE_B_PSR_STATUS_VLV (1UL<<3)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03003818#define PERF_COUNTER_INTERRUPT_STATUS (1UL<<3)
Jesse Barnes585fb112008-07-29 11:54:06 -07003819#define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */
3820#define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03003821#define PIPE_FRAMESTART_INTERRUPT_STATUS (1UL<<1)
Jesse Barnes585fb112008-07-29 11:54:06 -07003822#define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03003823#define PIPE_HBLANK_INT_STATUS (1UL<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -07003824#define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0)
3825
Imre Deak755e9012014-02-10 18:42:47 +02003826#define PIPESTAT_INT_ENABLE_MASK 0x7fff0000
3827#define PIPESTAT_INT_STATUS_MASK 0x0000ffff
3828
Rafael Barbalho84fd4f42014-04-28 14:00:42 +03003829#define PIPE_A_OFFSET 0x70000
3830#define PIPE_B_OFFSET 0x71000
3831#define PIPE_C_OFFSET 0x72000
3832#define CHV_PIPE_C_OFFSET 0x74000
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003833/*
3834 * There's actually no pipe EDP. Some pipe registers have
3835 * simply shifted from the pipe to the transcoder, while
3836 * keeping their original offset. Thus we need PIPE_EDP_OFFSET
3837 * to access such registers in transcoder EDP.
3838 */
3839#define PIPE_EDP_OFFSET 0x7f000
3840
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003841#define _PIPE2(pipe, reg) (dev_priv->info.pipe_offsets[pipe] - \
3842 dev_priv->info.pipe_offsets[PIPE_A] + (reg) + \
3843 dev_priv->info.display_mmio_offset)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003844
3845#define PIPECONF(pipe) _PIPE2(pipe, _PIPEACONF)
3846#define PIPEDSL(pipe) _PIPE2(pipe, _PIPEADSL)
3847#define PIPEFRAME(pipe) _PIPE2(pipe, _PIPEAFRAMEHIGH)
3848#define PIPEFRAMEPIXEL(pipe) _PIPE2(pipe, _PIPEAFRAMEPIXEL)
3849#define PIPESTAT(pipe) _PIPE2(pipe, _PIPEASTAT)
Chris Wilson5eddb702010-09-11 13:48:45 +01003850
Paulo Zanoni756f85c2013-11-02 21:07:38 -07003851#define _PIPE_MISC_A 0x70030
3852#define _PIPE_MISC_B 0x71030
3853#define PIPEMISC_DITHER_BPC_MASK (7<<5)
3854#define PIPEMISC_DITHER_8_BPC (0<<5)
3855#define PIPEMISC_DITHER_10_BPC (1<<5)
3856#define PIPEMISC_DITHER_6_BPC (2<<5)
3857#define PIPEMISC_DITHER_12_BPC (3<<5)
3858#define PIPEMISC_DITHER_ENABLE (1<<4)
3859#define PIPEMISC_DITHER_TYPE_MASK (3<<2)
3860#define PIPEMISC_DITHER_TYPE_SP (0<<2)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003861#define PIPEMISC(pipe) _PIPE2(pipe, _PIPE_MISC_A)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07003862
Ville Syrjäläb41fbda2013-01-24 15:29:41 +02003863#define VLV_DPFLIPSTAT (VLV_DISPLAY_BASE + 0x70028)
Jesse Barnes79831172012-06-20 10:53:12 -07003864#define PIPEB_LINE_COMPARE_INT_EN (1<<29)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07003865#define PIPEB_HLINE_INT_EN (1<<28)
3866#define PIPEB_VBLANK_INT_EN (1<<27)
Imre Deak579a9b02014-02-04 21:35:48 +02003867#define SPRITED_FLIP_DONE_INT_EN (1<<26)
3868#define SPRITEC_FLIP_DONE_INT_EN (1<<25)
3869#define PLANEB_FLIP_DONE_INT_EN (1<<24)
Ville Syrjäläf3c67fd2014-04-09 13:28:05 +03003870#define PIPE_PSR_INT_EN (1<<22)
Jesse Barnes79831172012-06-20 10:53:12 -07003871#define PIPEA_LINE_COMPARE_INT_EN (1<<21)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07003872#define PIPEA_HLINE_INT_EN (1<<20)
3873#define PIPEA_VBLANK_INT_EN (1<<19)
Imre Deak579a9b02014-02-04 21:35:48 +02003874#define SPRITEB_FLIP_DONE_INT_EN (1<<18)
3875#define SPRITEA_FLIP_DONE_INT_EN (1<<17)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07003876#define PLANEA_FLIPDONE_INT_EN (1<<16)
Ville Syrjäläf3c67fd2014-04-09 13:28:05 +03003877#define PIPEC_LINE_COMPARE_INT_EN (1<<13)
3878#define PIPEC_HLINE_INT_EN (1<<12)
3879#define PIPEC_VBLANK_INT_EN (1<<11)
3880#define SPRITEF_FLIPDONE_INT_EN (1<<10)
3881#define SPRITEE_FLIPDONE_INT_EN (1<<9)
3882#define PLANEC_FLIPDONE_INT_EN (1<<8)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07003883
Ville Syrjäläbf67a6f2014-05-02 11:35:51 +03003884#define DPINVGTT (VLV_DISPLAY_BASE + 0x7002c) /* VLV/CHV only */
3885#define SPRITEF_INVALID_GTT_INT_EN (1<<27)
3886#define SPRITEE_INVALID_GTT_INT_EN (1<<26)
3887#define PLANEC_INVALID_GTT_INT_EN (1<<25)
3888#define CURSORC_INVALID_GTT_INT_EN (1<<24)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07003889#define CURSORB_INVALID_GTT_INT_EN (1<<23)
3890#define CURSORA_INVALID_GTT_INT_EN (1<<22)
3891#define SPRITED_INVALID_GTT_INT_EN (1<<21)
3892#define SPRITEC_INVALID_GTT_INT_EN (1<<20)
3893#define PLANEB_INVALID_GTT_INT_EN (1<<19)
3894#define SPRITEB_INVALID_GTT_INT_EN (1<<18)
3895#define SPRITEA_INVALID_GTT_INT_EN (1<<17)
3896#define PLANEA_INVALID_GTT_INT_EN (1<<16)
3897#define DPINVGTT_EN_MASK 0xff0000
Ville Syrjäläbf67a6f2014-05-02 11:35:51 +03003898#define DPINVGTT_EN_MASK_CHV 0xfff0000
3899#define SPRITEF_INVALID_GTT_STATUS (1<<11)
3900#define SPRITEE_INVALID_GTT_STATUS (1<<10)
3901#define PLANEC_INVALID_GTT_STATUS (1<<9)
3902#define CURSORC_INVALID_GTT_STATUS (1<<8)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07003903#define CURSORB_INVALID_GTT_STATUS (1<<7)
3904#define CURSORA_INVALID_GTT_STATUS (1<<6)
3905#define SPRITED_INVALID_GTT_STATUS (1<<5)
3906#define SPRITEC_INVALID_GTT_STATUS (1<<4)
3907#define PLANEB_INVALID_GTT_STATUS (1<<3)
3908#define SPRITEB_INVALID_GTT_STATUS (1<<2)
3909#define SPRITEA_INVALID_GTT_STATUS (1<<1)
3910#define PLANEA_INVALID_GTT_STATUS (1<<0)
3911#define DPINVGTT_STATUS_MASK 0xff
Ville Syrjäläbf67a6f2014-05-02 11:35:51 +03003912#define DPINVGTT_STATUS_MASK_CHV 0xfff
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07003913
Jesse Barnes585fb112008-07-29 11:54:06 -07003914#define DSPARB 0x70030
3915#define DSPARB_CSTART_MASK (0x7f << 7)
3916#define DSPARB_CSTART_SHIFT 7
3917#define DSPARB_BSTART_MASK (0x7f)
3918#define DSPARB_BSTART_SHIFT 0
Shaohua Li7662c8b2009-06-26 11:23:55 +08003919#define DSPARB_BEND_SHIFT 9 /* on 855 */
3920#define DSPARB_AEND_SHIFT 0
3921
Ville Syrjälä0a560672014-06-11 16:51:18 +03003922/* pnv/gen4/g4x/vlv/chv */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003923#define DSPFW1 (dev_priv->info.display_mmio_offset + 0x70034)
Ville Syrjälä0a560672014-06-11 16:51:18 +03003924#define DSPFW_SR_SHIFT 23
3925#define DSPFW_SR_MASK (0x1ff<<23)
3926#define DSPFW_CURSORB_SHIFT 16
3927#define DSPFW_CURSORB_MASK (0x3f<<16)
3928#define DSPFW_PLANEB_SHIFT 8
3929#define DSPFW_PLANEB_MASK (0x7f<<8)
3930#define DSPFW_PLANEB_MASK_VLV (0xff<<8) /* vlv/chv */
3931#define DSPFW_PLANEA_SHIFT 0
3932#define DSPFW_PLANEA_MASK (0x7f<<0)
3933#define DSPFW_PLANEA_MASK_VLV (0xff<<0) /* vlv/chv */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003934#define DSPFW2 (dev_priv->info.display_mmio_offset + 0x70038)
Ville Syrjälä0a560672014-06-11 16:51:18 +03003935#define DSPFW_FBC_SR_EN (1<<31) /* g4x */
3936#define DSPFW_FBC_SR_SHIFT 28
3937#define DSPFW_FBC_SR_MASK (0x7<<28) /* g4x */
3938#define DSPFW_FBC_HPLL_SR_SHIFT 24
3939#define DSPFW_FBC_HPLL_SR_MASK (0xf<<24) /* g4x */
3940#define DSPFW_SPRITEB_SHIFT (16)
3941#define DSPFW_SPRITEB_MASK (0x7f<<16) /* g4x */
3942#define DSPFW_SPRITEB_MASK_VLV (0xff<<16) /* vlv/chv */
3943#define DSPFW_CURSORA_SHIFT 8
3944#define DSPFW_CURSORA_MASK (0x3f<<8)
3945#define DSPFW_PLANEC_SHIFT_OLD 0
3946#define DSPFW_PLANEC_MASK_OLD (0x7f<<0) /* pre-gen4 sprite C */
3947#define DSPFW_SPRITEA_SHIFT 0
3948#define DSPFW_SPRITEA_MASK (0x7f<<0) /* g4x */
3949#define DSPFW_SPRITEA_MASK_VLV (0xff<<0) /* vlv/chv */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003950#define DSPFW3 (dev_priv->info.display_mmio_offset + 0x7003c)
Ville Syrjälä0a560672014-06-11 16:51:18 +03003951#define DSPFW_HPLL_SR_EN (1<<31)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003952#define PINEVIEW_SELF_REFRESH_EN (1<<30)
Ville Syrjälä0a560672014-06-11 16:51:18 +03003953#define DSPFW_CURSOR_SR_SHIFT 24
Zhao Yakuid4294342010-03-22 22:45:36 +08003954#define DSPFW_CURSOR_SR_MASK (0x3f<<24)
3955#define DSPFW_HPLL_CURSOR_SHIFT 16
3956#define DSPFW_HPLL_CURSOR_MASK (0x3f<<16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03003957#define DSPFW_HPLL_SR_SHIFT 0
3958#define DSPFW_HPLL_SR_MASK (0x1ff<<0)
3959
3960/* vlv/chv */
3961#define DSPFW4 (VLV_DISPLAY_BASE + 0x70070)
3962#define DSPFW_SPRITEB_WM1_SHIFT 16
3963#define DSPFW_SPRITEB_WM1_MASK (0xff<<16)
3964#define DSPFW_CURSORA_WM1_SHIFT 8
3965#define DSPFW_CURSORA_WM1_MASK (0x3f<<8)
3966#define DSPFW_SPRITEA_WM1_SHIFT 0
3967#define DSPFW_SPRITEA_WM1_MASK (0xff<<0)
3968#define DSPFW5 (VLV_DISPLAY_BASE + 0x70074)
3969#define DSPFW_PLANEB_WM1_SHIFT 24
3970#define DSPFW_PLANEB_WM1_MASK (0xff<<24)
3971#define DSPFW_PLANEA_WM1_SHIFT 16
3972#define DSPFW_PLANEA_WM1_MASK (0xff<<16)
3973#define DSPFW_CURSORB_WM1_SHIFT 8
3974#define DSPFW_CURSORB_WM1_MASK (0x3f<<8)
3975#define DSPFW_CURSOR_SR_WM1_SHIFT 0
3976#define DSPFW_CURSOR_SR_WM1_MASK (0x3f<<0)
3977#define DSPFW6 (VLV_DISPLAY_BASE + 0x70078)
3978#define DSPFW_SR_WM1_SHIFT 0
3979#define DSPFW_SR_WM1_MASK (0x1ff<<0)
3980#define DSPFW7 (VLV_DISPLAY_BASE + 0x7007c)
3981#define DSPFW7_CHV (VLV_DISPLAY_BASE + 0x700b4) /* wtf #1? */
3982#define DSPFW_SPRITED_WM1_SHIFT 24
3983#define DSPFW_SPRITED_WM1_MASK (0xff<<24)
3984#define DSPFW_SPRITED_SHIFT 16
3985#define DSPFW_SPRITED_MASK (0xff<<16)
3986#define DSPFW_SPRITEC_WM1_SHIFT 8
3987#define DSPFW_SPRITEC_WM1_MASK (0xff<<8)
3988#define DSPFW_SPRITEC_SHIFT 0
3989#define DSPFW_SPRITEC_MASK (0xff<<0)
3990#define DSPFW8_CHV (VLV_DISPLAY_BASE + 0x700b8)
3991#define DSPFW_SPRITEF_WM1_SHIFT 24
3992#define DSPFW_SPRITEF_WM1_MASK (0xff<<24)
3993#define DSPFW_SPRITEF_SHIFT 16
3994#define DSPFW_SPRITEF_MASK (0xff<<16)
3995#define DSPFW_SPRITEE_WM1_SHIFT 8
3996#define DSPFW_SPRITEE_WM1_MASK (0xff<<8)
3997#define DSPFW_SPRITEE_SHIFT 0
3998#define DSPFW_SPRITEE_MASK (0xff<<0)
3999#define DSPFW9_CHV (VLV_DISPLAY_BASE + 0x7007c) /* wtf #2? */
4000#define DSPFW_PLANEC_WM1_SHIFT 24
4001#define DSPFW_PLANEC_WM1_MASK (0xff<<24)
4002#define DSPFW_PLANEC_SHIFT 16
4003#define DSPFW_PLANEC_MASK (0xff<<16)
4004#define DSPFW_CURSORC_WM1_SHIFT 8
4005#define DSPFW_CURSORC_WM1_MASK (0x3f<<16)
4006#define DSPFW_CURSORC_SHIFT 0
4007#define DSPFW_CURSORC_MASK (0x3f<<0)
4008
4009/* vlv/chv high order bits */
4010#define DSPHOWM (VLV_DISPLAY_BASE + 0x70064)
4011#define DSPFW_SR_HI_SHIFT 24
4012#define DSPFW_SR_HI_MASK (1<<24)
4013#define DSPFW_SPRITEF_HI_SHIFT 23
4014#define DSPFW_SPRITEF_HI_MASK (1<<23)
4015#define DSPFW_SPRITEE_HI_SHIFT 22
4016#define DSPFW_SPRITEE_HI_MASK (1<<22)
4017#define DSPFW_PLANEC_HI_SHIFT 21
4018#define DSPFW_PLANEC_HI_MASK (1<<21)
4019#define DSPFW_SPRITED_HI_SHIFT 20
4020#define DSPFW_SPRITED_HI_MASK (1<<20)
4021#define DSPFW_SPRITEC_HI_SHIFT 16
4022#define DSPFW_SPRITEC_HI_MASK (1<<16)
4023#define DSPFW_PLANEB_HI_SHIFT 12
4024#define DSPFW_PLANEB_HI_MASK (1<<12)
4025#define DSPFW_SPRITEB_HI_SHIFT 8
4026#define DSPFW_SPRITEB_HI_MASK (1<<8)
4027#define DSPFW_SPRITEA_HI_SHIFT 4
4028#define DSPFW_SPRITEA_HI_MASK (1<<4)
4029#define DSPFW_PLANEA_HI_SHIFT 0
4030#define DSPFW_PLANEA_HI_MASK (1<<0)
4031#define DSPHOWM1 (VLV_DISPLAY_BASE + 0x70068)
4032#define DSPFW_SR_WM1_HI_SHIFT 24
4033#define DSPFW_SR_WM1_HI_MASK (1<<24)
4034#define DSPFW_SPRITEF_WM1_HI_SHIFT 23
4035#define DSPFW_SPRITEF_WM1_HI_MASK (1<<23)
4036#define DSPFW_SPRITEE_WM1_HI_SHIFT 22
4037#define DSPFW_SPRITEE_WM1_HI_MASK (1<<22)
4038#define DSPFW_PLANEC_WM1_HI_SHIFT 21
4039#define DSPFW_PLANEC_WM1_HI_MASK (1<<21)
4040#define DSPFW_SPRITED_WM1_HI_SHIFT 20
4041#define DSPFW_SPRITED_WM1_HI_MASK (1<<20)
4042#define DSPFW_SPRITEC_WM1_HI_SHIFT 16
4043#define DSPFW_SPRITEC_WM1_HI_MASK (1<<16)
4044#define DSPFW_PLANEB_WM1_HI_SHIFT 12
4045#define DSPFW_PLANEB_WM1_HI_MASK (1<<12)
4046#define DSPFW_SPRITEB_WM1_HI_SHIFT 8
4047#define DSPFW_SPRITEB_WM1_HI_MASK (1<<8)
4048#define DSPFW_SPRITEA_WM1_HI_SHIFT 4
4049#define DSPFW_SPRITEA_WM1_HI_MASK (1<<4)
4050#define DSPFW_PLANEA_WM1_HI_SHIFT 0
4051#define DSPFW_PLANEA_WM1_HI_MASK (1<<0)
Shaohua Li7662c8b2009-06-26 11:23:55 +08004052
Gajanan Bhat12a3c052012-03-28 13:39:30 -07004053/* drain latency register values*/
4054#define DRAIN_LATENCY_PRECISION_32 32
Zhenyu Wang22c5aee2014-02-28 06:50:06 +08004055#define DRAIN_LATENCY_PRECISION_64 64
Ville Syrjälä1abc4dc2014-06-26 17:02:37 +03004056#define VLV_DDL(pipe) (VLV_DISPLAY_BASE + 0x70050 + 4 * (pipe))
4057#define DDL_CURSOR_PRECISION_64 (1<<31)
4058#define DDL_CURSOR_PRECISION_32 (0<<31)
4059#define DDL_CURSOR_SHIFT 24
Gajanan Bhat01e184c2014-08-07 17:03:30 +05304060#define DDL_SPRITE_PRECISION_64(sprite) (1<<(15+8*(sprite)))
4061#define DDL_SPRITE_PRECISION_32(sprite) (0<<(15+8*(sprite)))
4062#define DDL_SPRITE_SHIFT(sprite) (8+8*(sprite))
Ville Syrjälä1abc4dc2014-06-26 17:02:37 +03004063#define DDL_PLANE_PRECISION_64 (1<<7)
4064#define DDL_PLANE_PRECISION_32 (0<<7)
4065#define DDL_PLANE_SHIFT 0
Gajanan Bhat0948c262014-08-07 01:58:24 +05304066#define DRAIN_LATENCY_MASK 0x7f
Gajanan Bhat12a3c052012-03-28 13:39:30 -07004067
Shaohua Li7662c8b2009-06-26 11:23:55 +08004068/* FIFO watermark sizes etc */
Jesse Barnes0e442c62009-10-19 10:09:33 +09004069#define G4X_FIFO_LINE_SIZE 64
Shaohua Li7662c8b2009-06-26 11:23:55 +08004070#define I915_FIFO_LINE_SIZE 64
4071#define I830_FIFO_LINE_SIZE 32
Jesse Barnes0e442c62009-10-19 10:09:33 +09004072
Jesse Barnesceb04242012-03-28 13:39:22 -07004073#define VALLEYVIEW_FIFO_SIZE 255
Jesse Barnes0e442c62009-10-19 10:09:33 +09004074#define G4X_FIFO_SIZE 127
Zhao Yakui1b07e042010-06-12 14:32:24 +08004075#define I965_FIFO_SIZE 512
4076#define I945_FIFO_SIZE 127
Shaohua Li7662c8b2009-06-26 11:23:55 +08004077#define I915_FIFO_SIZE 95
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004078#define I855GM_FIFO_SIZE 127 /* In cachelines */
Shaohua Li7662c8b2009-06-26 11:23:55 +08004079#define I830_FIFO_SIZE 95
Jesse Barnes0e442c62009-10-19 10:09:33 +09004080
Jesse Barnesceb04242012-03-28 13:39:22 -07004081#define VALLEYVIEW_MAX_WM 0xff
Jesse Barnes0e442c62009-10-19 10:09:33 +09004082#define G4X_MAX_WM 0x3f
Shaohua Li7662c8b2009-06-26 11:23:55 +08004083#define I915_MAX_WM 0x3f
4084
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004085#define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
4086#define PINEVIEW_FIFO_LINE_SIZE 64
4087#define PINEVIEW_MAX_WM 0x1ff
4088#define PINEVIEW_DFT_WM 0x3f
4089#define PINEVIEW_DFT_HPLLOFF_WM 0
4090#define PINEVIEW_GUARD_WM 10
4091#define PINEVIEW_CURSOR_FIFO 64
4092#define PINEVIEW_CURSOR_MAX_WM 0x3f
4093#define PINEVIEW_CURSOR_DFT_WM 0
4094#define PINEVIEW_CURSOR_GUARD_WM 5
Shaohua Li7662c8b2009-06-26 11:23:55 +08004095
Jesse Barnesceb04242012-03-28 13:39:22 -07004096#define VALLEYVIEW_CURSOR_MAX_WM 64
Zhao Yakui4fe5e612010-06-12 14:32:25 +08004097#define I965_CURSOR_FIFO 64
4098#define I965_CURSOR_MAX_WM 32
4099#define I965_CURSOR_DFT_WM 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004100
4101/* define the Watermark register on Ironlake */
4102#define WM0_PIPEA_ILK 0x45100
Ville Syrjälä1996d622013-10-09 19:18:07 +03004103#define WM0_PIPE_PLANE_MASK (0xffff<<16)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004104#define WM0_PIPE_PLANE_SHIFT 16
Ville Syrjälä1996d622013-10-09 19:18:07 +03004105#define WM0_PIPE_SPRITE_MASK (0xff<<8)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004106#define WM0_PIPE_SPRITE_SHIFT 8
Ville Syrjälä1996d622013-10-09 19:18:07 +03004107#define WM0_PIPE_CURSOR_MASK (0xff)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004108
4109#define WM0_PIPEB_ILK 0x45104
Jesse Barnesd6c892d2011-10-12 15:36:42 -07004110#define WM0_PIPEC_IVB 0x45200
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004111#define WM1_LP_ILK 0x45108
4112#define WM1_LP_SR_EN (1<<31)
4113#define WM1_LP_LATENCY_SHIFT 24
4114#define WM1_LP_LATENCY_MASK (0x7f<<24)
Chris Wilson4ed765f2010-09-11 10:46:47 +01004115#define WM1_LP_FBC_MASK (0xf<<20)
4116#define WM1_LP_FBC_SHIFT 20
Ville Syrjälä416f4722013-11-02 21:07:46 -07004117#define WM1_LP_FBC_SHIFT_BDW 19
Ville Syrjälä1996d622013-10-09 19:18:07 +03004118#define WM1_LP_SR_MASK (0x7ff<<8)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004119#define WM1_LP_SR_SHIFT 8
Ville Syrjälä1996d622013-10-09 19:18:07 +03004120#define WM1_LP_CURSOR_MASK (0xff)
Jesse Barnesdd8849c2010-09-09 11:58:02 -07004121#define WM2_LP_ILK 0x4510c
4122#define WM2_LP_EN (1<<31)
4123#define WM3_LP_ILK 0x45110
4124#define WM3_LP_EN (1<<31)
4125#define WM1S_LP_ILK 0x45120
Jesse Barnesb840d907f2011-12-13 13:19:38 -08004126#define WM2S_LP_IVB 0x45124
4127#define WM3S_LP_IVB 0x45128
Jesse Barnesdd8849c2010-09-09 11:58:02 -07004128#define WM1S_LP_EN (1<<31)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004129
Paulo Zanonicca32e92013-05-31 11:45:06 -03004130#define HSW_WM_LP_VAL(lat, fbc, pri, cur) \
4131 (WM3_LP_EN | ((lat) << WM1_LP_LATENCY_SHIFT) | \
4132 ((fbc) << WM1_LP_FBC_SHIFT) | ((pri) << WM1_LP_SR_SHIFT) | (cur))
4133
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004134/* Memory latency timer register */
4135#define MLTR_ILK 0x11222
Jesse Barnesb79d4992010-12-21 13:10:23 -08004136#define MLTR_WM1_SHIFT 0
4137#define MLTR_WM2_SHIFT 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004138/* the unit of memory self-refresh latency time is 0.5us */
4139#define ILK_SRLT_MASK 0x3f
4140
Yuanhan Liu13982612010-12-15 15:42:31 +08004141
4142/* the address where we get all kinds of latency value */
4143#define SSKPD 0x5d10
4144#define SSKPD_WM_MASK 0x3f
4145#define SSKPD_WM0_SHIFT 0
4146#define SSKPD_WM1_SHIFT 8
4147#define SSKPD_WM2_SHIFT 16
4148#define SSKPD_WM3_SHIFT 24
4149
Jesse Barnes585fb112008-07-29 11:54:06 -07004150/*
4151 * The two pipe frame counter registers are not synchronized, so
4152 * reading a stable value is somewhat tricky. The following code
4153 * should work:
4154 *
4155 * do {
4156 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
4157 * PIPE_FRAME_HIGH_SHIFT;
4158 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
4159 * PIPE_FRAME_LOW_SHIFT);
4160 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
4161 * PIPE_FRAME_HIGH_SHIFT);
4162 * } while (high1 != high2);
4163 * frame = (high1 << 8) | low1;
4164 */
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03004165#define _PIPEAFRAMEHIGH 0x70040
Jesse Barnes585fb112008-07-29 11:54:06 -07004166#define PIPE_FRAME_HIGH_MASK 0x0000ffff
4167#define PIPE_FRAME_HIGH_SHIFT 0
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03004168#define _PIPEAFRAMEPIXEL 0x70044
Jesse Barnes585fb112008-07-29 11:54:06 -07004169#define PIPE_FRAME_LOW_MASK 0xff000000
4170#define PIPE_FRAME_LOW_SHIFT 24
4171#define PIPE_PIXEL_MASK 0x00ffffff
4172#define PIPE_PIXEL_SHIFT 0
Jesse Barnes9880b7a2009-02-06 10:22:41 -08004173/* GM45+ just has to be different */
Rafael Barbalhoeb6008a2014-03-31 18:21:29 +03004174#define _PIPEA_FRMCOUNT_GM45 0x70040
4175#define _PIPEA_FLIPCOUNT_GM45 0x70044
4176#define PIPE_FRMCOUNT_GM45(pipe) _PIPE2(pipe, _PIPEA_FRMCOUNT_GM45)
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03004177#define PIPE_FLIPCOUNT_GM45(pipe) _PIPE2(pipe, _PIPEA_FLIPCOUNT_GM45)
Jesse Barnes585fb112008-07-29 11:54:06 -07004178
4179/* Cursor A & B regs */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03004180#define _CURACNTR 0x70080
Jesse Barnes14b60392009-05-20 16:47:08 -04004181/* Old style CUR*CNTR flags (desktop 8xx) */
4182#define CURSOR_ENABLE 0x80000000
4183#define CURSOR_GAMMA_ENABLE 0x40000000
Ville Syrjälädc41c152014-08-13 11:57:05 +03004184#define CURSOR_STRIDE_SHIFT 28
4185#define CURSOR_STRIDE(x) ((ffs(x)-9) << CURSOR_STRIDE_SHIFT) /* 256,512,1k,2k */
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02004186#define CURSOR_PIPE_CSC_ENABLE (1<<24)
Jesse Barnes14b60392009-05-20 16:47:08 -04004187#define CURSOR_FORMAT_SHIFT 24
4188#define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
4189#define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
4190#define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
4191#define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
4192#define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
4193#define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
4194/* New style CUR*CNTR flags */
4195#define CURSOR_MODE 0x27
Jesse Barnes585fb112008-07-29 11:54:06 -07004196#define CURSOR_MODE_DISABLE 0x00
Sagar Kamble4726e0b2014-03-10 17:06:23 +05304197#define CURSOR_MODE_128_32B_AX 0x02
4198#define CURSOR_MODE_256_32B_AX 0x03
Jesse Barnes585fb112008-07-29 11:54:06 -07004199#define CURSOR_MODE_64_32B_AX 0x07
Sagar Kamble4726e0b2014-03-10 17:06:23 +05304200#define CURSOR_MODE_128_ARGB_AX ((1 << 5) | CURSOR_MODE_128_32B_AX)
4201#define CURSOR_MODE_256_ARGB_AX ((1 << 5) | CURSOR_MODE_256_32B_AX)
Jesse Barnes585fb112008-07-29 11:54:06 -07004202#define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX)
Jesse Barnes14b60392009-05-20 16:47:08 -04004203#define MCURSOR_PIPE_SELECT (1 << 28)
4204#define MCURSOR_PIPE_A 0x00
4205#define MCURSOR_PIPE_B (1 << 28)
Jesse Barnes585fb112008-07-29 11:54:06 -07004206#define MCURSOR_GAMMA_ENABLE (1 << 26)
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03004207#define CURSOR_TRICKLE_FEED_DISABLE (1 << 14)
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03004208#define _CURABASE 0x70084
4209#define _CURAPOS 0x70088
Jesse Barnes585fb112008-07-29 11:54:06 -07004210#define CURSOR_POS_MASK 0x007FF
4211#define CURSOR_POS_SIGN 0x8000
4212#define CURSOR_X_SHIFT 0
4213#define CURSOR_Y_SHIFT 16
Jesse Barnes14b60392009-05-20 16:47:08 -04004214#define CURSIZE 0x700a0
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03004215#define _CURBCNTR 0x700c0
4216#define _CURBBASE 0x700c4
4217#define _CURBPOS 0x700c8
Jesse Barnes585fb112008-07-29 11:54:06 -07004218
Jesse Barnes65a21cd2011-10-12 11:10:21 -07004219#define _CURBCNTR_IVB 0x71080
4220#define _CURBBASE_IVB 0x71084
4221#define _CURBPOS_IVB 0x71088
4222
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03004223#define _CURSOR2(pipe, reg) (dev_priv->info.cursor_offsets[(pipe)] - \
4224 dev_priv->info.cursor_offsets[PIPE_A] + (reg) + \
4225 dev_priv->info.display_mmio_offset)
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00004226
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03004227#define CURCNTR(pipe) _CURSOR2(pipe, _CURACNTR)
4228#define CURBASE(pipe) _CURSOR2(pipe, _CURABASE)
4229#define CURPOS(pipe) _CURSOR2(pipe, _CURAPOS)
4230
4231#define CURSOR_A_OFFSET 0x70080
4232#define CURSOR_B_OFFSET 0x700c0
4233#define CHV_CURSOR_C_OFFSET 0x700e0
4234#define IVB_CURSOR_B_OFFSET 0x71080
4235#define IVB_CURSOR_C_OFFSET 0x72080
Jesse Barnes65a21cd2011-10-12 11:10:21 -07004236
Jesse Barnes585fb112008-07-29 11:54:06 -07004237/* Display A control */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004238#define _DSPACNTR 0x70180
Jesse Barnes585fb112008-07-29 11:54:06 -07004239#define DISPLAY_PLANE_ENABLE (1<<31)
4240#define DISPLAY_PLANE_DISABLE 0
4241#define DISPPLANE_GAMMA_ENABLE (1<<30)
4242#define DISPPLANE_GAMMA_DISABLE 0
4243#define DISPPLANE_PIXFORMAT_MASK (0xf<<26)
Ville Syrjälä57779d02012-10-31 17:50:14 +02004244#define DISPPLANE_YUV422 (0x0<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07004245#define DISPPLANE_8BPP (0x2<<26)
Ville Syrjälä57779d02012-10-31 17:50:14 +02004246#define DISPPLANE_BGRA555 (0x3<<26)
4247#define DISPPLANE_BGRX555 (0x4<<26)
4248#define DISPPLANE_BGRX565 (0x5<<26)
4249#define DISPPLANE_BGRX888 (0x6<<26)
4250#define DISPPLANE_BGRA888 (0x7<<26)
4251#define DISPPLANE_RGBX101010 (0x8<<26)
4252#define DISPPLANE_RGBA101010 (0x9<<26)
4253#define DISPPLANE_BGRX101010 (0xa<<26)
4254#define DISPPLANE_RGBX161616 (0xc<<26)
4255#define DISPPLANE_RGBX888 (0xe<<26)
4256#define DISPPLANE_RGBA888 (0xf<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07004257#define DISPPLANE_STEREO_ENABLE (1<<25)
4258#define DISPPLANE_STEREO_DISABLE 0
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02004259#define DISPPLANE_PIPE_CSC_ENABLE (1<<24)
Jesse Barnesb24e7172011-01-04 15:09:30 -08004260#define DISPPLANE_SEL_PIPE_SHIFT 24
4261#define DISPPLANE_SEL_PIPE_MASK (3<<DISPPLANE_SEL_PIPE_SHIFT)
Jesse Barnes585fb112008-07-29 11:54:06 -07004262#define DISPPLANE_SEL_PIPE_A 0
Jesse Barnesb24e7172011-01-04 15:09:30 -08004263#define DISPPLANE_SEL_PIPE_B (1<<DISPPLANE_SEL_PIPE_SHIFT)
Jesse Barnes585fb112008-07-29 11:54:06 -07004264#define DISPPLANE_SRC_KEY_ENABLE (1<<22)
4265#define DISPPLANE_SRC_KEY_DISABLE 0
4266#define DISPPLANE_LINE_DOUBLE (1<<20)
4267#define DISPPLANE_NO_LINE_DOUBLE 0
4268#define DISPPLANE_STEREO_POLARITY_FIRST 0
4269#define DISPPLANE_STEREO_POLARITY_SECOND (1<<18)
Sonika Jindal48404c12014-08-22 14:06:04 +05304270#define DISPPLANE_ROTATE_180 (1<<15)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004271#define DISPPLANE_TRICKLE_FEED_DISABLE (1<<14) /* Ironlake */
Jesse Barnesf5448472009-04-14 14:17:47 -07004272#define DISPPLANE_TILED (1<<10)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004273#define _DSPAADDR 0x70184
4274#define _DSPASTRIDE 0x70188
4275#define _DSPAPOS 0x7018C /* reserved */
4276#define _DSPASIZE 0x70190
4277#define _DSPASURF 0x7019C /* 965+ only */
4278#define _DSPATILEOFF 0x701A4 /* 965+ only */
4279#define _DSPAOFFSET 0x701A4 /* HSW */
4280#define _DSPASURFLIVE 0x701AC
Jesse Barnes585fb112008-07-29 11:54:06 -07004281
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004282#define DSPCNTR(plane) _PIPE2(plane, _DSPACNTR)
4283#define DSPADDR(plane) _PIPE2(plane, _DSPAADDR)
4284#define DSPSTRIDE(plane) _PIPE2(plane, _DSPASTRIDE)
4285#define DSPPOS(plane) _PIPE2(plane, _DSPAPOS)
4286#define DSPSIZE(plane) _PIPE2(plane, _DSPASIZE)
4287#define DSPSURF(plane) _PIPE2(plane, _DSPASURF)
4288#define DSPTILEOFF(plane) _PIPE2(plane, _DSPATILEOFF)
Daniel Vettere506a0c2012-07-05 12:17:29 +02004289#define DSPLINOFF(plane) DSPADDR(plane)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004290#define DSPOFFSET(plane) _PIPE2(plane, _DSPAOFFSET)
4291#define DSPSURFLIVE(plane) _PIPE2(plane, _DSPASURFLIVE)
Chris Wilson5eddb702010-09-11 13:48:45 +01004292
Armin Reese446f2542012-03-30 16:20:16 -07004293/* Display/Sprite base address macros */
4294#define DISP_BASEADDR_MASK (0xfffff000)
4295#define I915_LO_DISPBASE(val) (val & ~DISP_BASEADDR_MASK)
4296#define I915_HI_DISPBASE(val) (val & DISP_BASEADDR_MASK)
Armin Reese446f2542012-03-30 16:20:16 -07004297
Jesse Barnes585fb112008-07-29 11:54:06 -07004298/* VBIOS flags */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00004299#define SWF00 (dev_priv->info.display_mmio_offset + 0x71410)
4300#define SWF01 (dev_priv->info.display_mmio_offset + 0x71414)
4301#define SWF02 (dev_priv->info.display_mmio_offset + 0x71418)
4302#define SWF03 (dev_priv->info.display_mmio_offset + 0x7141c)
4303#define SWF04 (dev_priv->info.display_mmio_offset + 0x71420)
4304#define SWF05 (dev_priv->info.display_mmio_offset + 0x71424)
4305#define SWF06 (dev_priv->info.display_mmio_offset + 0x71428)
4306#define SWF10 (dev_priv->info.display_mmio_offset + 0x70410)
4307#define SWF11 (dev_priv->info.display_mmio_offset + 0x70414)
4308#define SWF14 (dev_priv->info.display_mmio_offset + 0x71420)
4309#define SWF30 (dev_priv->info.display_mmio_offset + 0x72414)
4310#define SWF31 (dev_priv->info.display_mmio_offset + 0x72418)
4311#define SWF32 (dev_priv->info.display_mmio_offset + 0x7241c)
Jesse Barnes585fb112008-07-29 11:54:06 -07004312
4313/* Pipe B */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00004314#define _PIPEBDSL (dev_priv->info.display_mmio_offset + 0x71000)
4315#define _PIPEBCONF (dev_priv->info.display_mmio_offset + 0x71008)
4316#define _PIPEBSTAT (dev_priv->info.display_mmio_offset + 0x71024)
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03004317#define _PIPEBFRAMEHIGH 0x71040
4318#define _PIPEBFRAMEPIXEL 0x71044
Damien Lespiau5c969aa2014-02-07 19:12:48 +00004319#define _PIPEB_FRMCOUNT_GM45 (dev_priv->info.display_mmio_offset + 0x71040)
4320#define _PIPEB_FLIPCOUNT_GM45 (dev_priv->info.display_mmio_offset + 0x71044)
Jesse Barnes9880b7a2009-02-06 10:22:41 -08004321
Jesse Barnes585fb112008-07-29 11:54:06 -07004322
4323/* Display B control */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00004324#define _DSPBCNTR (dev_priv->info.display_mmio_offset + 0x71180)
Jesse Barnes585fb112008-07-29 11:54:06 -07004325#define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15)
4326#define DISPPLANE_ALPHA_TRANS_DISABLE 0
4327#define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
4328#define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
Damien Lespiau5c969aa2014-02-07 19:12:48 +00004329#define _DSPBADDR (dev_priv->info.display_mmio_offset + 0x71184)
4330#define _DSPBSTRIDE (dev_priv->info.display_mmio_offset + 0x71188)
4331#define _DSPBPOS (dev_priv->info.display_mmio_offset + 0x7118C)
4332#define _DSPBSIZE (dev_priv->info.display_mmio_offset + 0x71190)
4333#define _DSPBSURF (dev_priv->info.display_mmio_offset + 0x7119C)
4334#define _DSPBTILEOFF (dev_priv->info.display_mmio_offset + 0x711A4)
4335#define _DSPBOFFSET (dev_priv->info.display_mmio_offset + 0x711A4)
4336#define _DSPBSURFLIVE (dev_priv->info.display_mmio_offset + 0x711AC)
Jesse Barnes585fb112008-07-29 11:54:06 -07004337
Jesse Barnesb840d907f2011-12-13 13:19:38 -08004338/* Sprite A control */
4339#define _DVSACNTR 0x72180
4340#define DVS_ENABLE (1<<31)
4341#define DVS_GAMMA_ENABLE (1<<30)
4342#define DVS_PIXFORMAT_MASK (3<<25)
4343#define DVS_FORMAT_YUV422 (0<<25)
4344#define DVS_FORMAT_RGBX101010 (1<<25)
4345#define DVS_FORMAT_RGBX888 (2<<25)
4346#define DVS_FORMAT_RGBX161616 (3<<25)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02004347#define DVS_PIPE_CSC_ENABLE (1<<24)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08004348#define DVS_SOURCE_KEY (1<<22)
Jesse Barnesab2f9df2012-02-27 12:40:10 -08004349#define DVS_RGB_ORDER_XBGR (1<<20)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08004350#define DVS_YUV_BYTE_ORDER_MASK (3<<16)
4351#define DVS_YUV_ORDER_YUYV (0<<16)
4352#define DVS_YUV_ORDER_UYVY (1<<16)
4353#define DVS_YUV_ORDER_YVYU (2<<16)
4354#define DVS_YUV_ORDER_VYUY (3<<16)
Ville Syrjälä76eebda2014-08-05 11:26:52 +05304355#define DVS_ROTATE_180 (1<<15)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08004356#define DVS_DEST_KEY (1<<2)
4357#define DVS_TRICKLE_FEED_DISABLE (1<<14)
4358#define DVS_TILED (1<<10)
4359#define _DVSALINOFF 0x72184
4360#define _DVSASTRIDE 0x72188
4361#define _DVSAPOS 0x7218c
4362#define _DVSASIZE 0x72190
4363#define _DVSAKEYVAL 0x72194
4364#define _DVSAKEYMSK 0x72198
4365#define _DVSASURF 0x7219c
4366#define _DVSAKEYMAXVAL 0x721a0
4367#define _DVSATILEOFF 0x721a4
4368#define _DVSASURFLIVE 0x721ac
4369#define _DVSASCALE 0x72204
4370#define DVS_SCALE_ENABLE (1<<31)
4371#define DVS_FILTER_MASK (3<<29)
4372#define DVS_FILTER_MEDIUM (0<<29)
4373#define DVS_FILTER_ENHANCING (1<<29)
4374#define DVS_FILTER_SOFTENING (2<<29)
4375#define DVS_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
4376#define DVS_VERTICAL_OFFSET_ENABLE (1<<27)
4377#define _DVSAGAMC 0x72300
4378
4379#define _DVSBCNTR 0x73180
4380#define _DVSBLINOFF 0x73184
4381#define _DVSBSTRIDE 0x73188
4382#define _DVSBPOS 0x7318c
4383#define _DVSBSIZE 0x73190
4384#define _DVSBKEYVAL 0x73194
4385#define _DVSBKEYMSK 0x73198
4386#define _DVSBSURF 0x7319c
4387#define _DVSBKEYMAXVAL 0x731a0
4388#define _DVSBTILEOFF 0x731a4
4389#define _DVSBSURFLIVE 0x731ac
4390#define _DVSBSCALE 0x73204
4391#define _DVSBGAMC 0x73300
4392
4393#define DVSCNTR(pipe) _PIPE(pipe, _DVSACNTR, _DVSBCNTR)
4394#define DVSLINOFF(pipe) _PIPE(pipe, _DVSALINOFF, _DVSBLINOFF)
4395#define DVSSTRIDE(pipe) _PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE)
4396#define DVSPOS(pipe) _PIPE(pipe, _DVSAPOS, _DVSBPOS)
4397#define DVSSURF(pipe) _PIPE(pipe, _DVSASURF, _DVSBSURF)
Jesse Barnes8ea30862012-01-03 08:05:39 -08004398#define DVSKEYMAX(pipe) _PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08004399#define DVSSIZE(pipe) _PIPE(pipe, _DVSASIZE, _DVSBSIZE)
4400#define DVSSCALE(pipe) _PIPE(pipe, _DVSASCALE, _DVSBSCALE)
4401#define DVSTILEOFF(pipe) _PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF)
Jesse Barnes8ea30862012-01-03 08:05:39 -08004402#define DVSKEYVAL(pipe) _PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL)
4403#define DVSKEYMSK(pipe) _PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK)
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02004404#define DVSSURFLIVE(pipe) _PIPE(pipe, _DVSASURFLIVE, _DVSBSURFLIVE)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08004405
4406#define _SPRA_CTL 0x70280
4407#define SPRITE_ENABLE (1<<31)
4408#define SPRITE_GAMMA_ENABLE (1<<30)
4409#define SPRITE_PIXFORMAT_MASK (7<<25)
4410#define SPRITE_FORMAT_YUV422 (0<<25)
4411#define SPRITE_FORMAT_RGBX101010 (1<<25)
4412#define SPRITE_FORMAT_RGBX888 (2<<25)
4413#define SPRITE_FORMAT_RGBX161616 (3<<25)
4414#define SPRITE_FORMAT_YUV444 (4<<25)
4415#define SPRITE_FORMAT_XR_BGR101010 (5<<25) /* Extended range */
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02004416#define SPRITE_PIPE_CSC_ENABLE (1<<24)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08004417#define SPRITE_SOURCE_KEY (1<<22)
4418#define SPRITE_RGB_ORDER_RGBX (1<<20) /* only for 888 and 161616 */
4419#define SPRITE_YUV_TO_RGB_CSC_DISABLE (1<<19)
4420#define SPRITE_YUV_CSC_FORMAT_BT709 (1<<18) /* 0 is BT601 */
4421#define SPRITE_YUV_BYTE_ORDER_MASK (3<<16)
4422#define SPRITE_YUV_ORDER_YUYV (0<<16)
4423#define SPRITE_YUV_ORDER_UYVY (1<<16)
4424#define SPRITE_YUV_ORDER_YVYU (2<<16)
4425#define SPRITE_YUV_ORDER_VYUY (3<<16)
Ville Syrjälä76eebda2014-08-05 11:26:52 +05304426#define SPRITE_ROTATE_180 (1<<15)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08004427#define SPRITE_TRICKLE_FEED_DISABLE (1<<14)
4428#define SPRITE_INT_GAMMA_ENABLE (1<<13)
4429#define SPRITE_TILED (1<<10)
4430#define SPRITE_DEST_KEY (1<<2)
4431#define _SPRA_LINOFF 0x70284
4432#define _SPRA_STRIDE 0x70288
4433#define _SPRA_POS 0x7028c
4434#define _SPRA_SIZE 0x70290
4435#define _SPRA_KEYVAL 0x70294
4436#define _SPRA_KEYMSK 0x70298
4437#define _SPRA_SURF 0x7029c
4438#define _SPRA_KEYMAX 0x702a0
4439#define _SPRA_TILEOFF 0x702a4
Damien Lespiauc54173a2012-10-26 18:20:11 +01004440#define _SPRA_OFFSET 0x702a4
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02004441#define _SPRA_SURFLIVE 0x702ac
Jesse Barnesb840d907f2011-12-13 13:19:38 -08004442#define _SPRA_SCALE 0x70304
4443#define SPRITE_SCALE_ENABLE (1<<31)
4444#define SPRITE_FILTER_MASK (3<<29)
4445#define SPRITE_FILTER_MEDIUM (0<<29)
4446#define SPRITE_FILTER_ENHANCING (1<<29)
4447#define SPRITE_FILTER_SOFTENING (2<<29)
4448#define SPRITE_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
4449#define SPRITE_VERTICAL_OFFSET_ENABLE (1<<27)
4450#define _SPRA_GAMC 0x70400
4451
4452#define _SPRB_CTL 0x71280
4453#define _SPRB_LINOFF 0x71284
4454#define _SPRB_STRIDE 0x71288
4455#define _SPRB_POS 0x7128c
4456#define _SPRB_SIZE 0x71290
4457#define _SPRB_KEYVAL 0x71294
4458#define _SPRB_KEYMSK 0x71298
4459#define _SPRB_SURF 0x7129c
4460#define _SPRB_KEYMAX 0x712a0
4461#define _SPRB_TILEOFF 0x712a4
Damien Lespiauc54173a2012-10-26 18:20:11 +01004462#define _SPRB_OFFSET 0x712a4
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02004463#define _SPRB_SURFLIVE 0x712ac
Jesse Barnesb840d907f2011-12-13 13:19:38 -08004464#define _SPRB_SCALE 0x71304
4465#define _SPRB_GAMC 0x71400
4466
4467#define SPRCTL(pipe) _PIPE(pipe, _SPRA_CTL, _SPRB_CTL)
4468#define SPRLINOFF(pipe) _PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF)
4469#define SPRSTRIDE(pipe) _PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE)
4470#define SPRPOS(pipe) _PIPE(pipe, _SPRA_POS, _SPRB_POS)
4471#define SPRSIZE(pipe) _PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE)
4472#define SPRKEYVAL(pipe) _PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL)
4473#define SPRKEYMSK(pipe) _PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK)
4474#define SPRSURF(pipe) _PIPE(pipe, _SPRA_SURF, _SPRB_SURF)
4475#define SPRKEYMAX(pipe) _PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX)
4476#define SPRTILEOFF(pipe) _PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF)
Damien Lespiauc54173a2012-10-26 18:20:11 +01004477#define SPROFFSET(pipe) _PIPE(pipe, _SPRA_OFFSET, _SPRB_OFFSET)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08004478#define SPRSCALE(pipe) _PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE)
4479#define SPRGAMC(pipe) _PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC)
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02004480#define SPRSURFLIVE(pipe) _PIPE(pipe, _SPRA_SURFLIVE, _SPRB_SURFLIVE)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08004481
Ville Syrjälä921c3b62013-06-25 14:16:35 +03004482#define _SPACNTR (VLV_DISPLAY_BASE + 0x72180)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07004483#define SP_ENABLE (1<<31)
Ville Syrjälä4ea67bc2013-11-18 18:32:38 -08004484#define SP_GAMMA_ENABLE (1<<30)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07004485#define SP_PIXFORMAT_MASK (0xf<<26)
4486#define SP_FORMAT_YUV422 (0<<26)
4487#define SP_FORMAT_BGR565 (5<<26)
4488#define SP_FORMAT_BGRX8888 (6<<26)
4489#define SP_FORMAT_BGRA8888 (7<<26)
4490#define SP_FORMAT_RGBX1010102 (8<<26)
4491#define SP_FORMAT_RGBA1010102 (9<<26)
4492#define SP_FORMAT_RGBX8888 (0xe<<26)
4493#define SP_FORMAT_RGBA8888 (0xf<<26)
4494#define SP_SOURCE_KEY (1<<22)
4495#define SP_YUV_BYTE_ORDER_MASK (3<<16)
4496#define SP_YUV_ORDER_YUYV (0<<16)
4497#define SP_YUV_ORDER_UYVY (1<<16)
4498#define SP_YUV_ORDER_YVYU (2<<16)
4499#define SP_YUV_ORDER_VYUY (3<<16)
Ville Syrjälä76eebda2014-08-05 11:26:52 +05304500#define SP_ROTATE_180 (1<<15)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07004501#define SP_TILED (1<<10)
Ville Syrjälä921c3b62013-06-25 14:16:35 +03004502#define _SPALINOFF (VLV_DISPLAY_BASE + 0x72184)
4503#define _SPASTRIDE (VLV_DISPLAY_BASE + 0x72188)
4504#define _SPAPOS (VLV_DISPLAY_BASE + 0x7218c)
4505#define _SPASIZE (VLV_DISPLAY_BASE + 0x72190)
4506#define _SPAKEYMINVAL (VLV_DISPLAY_BASE + 0x72194)
4507#define _SPAKEYMSK (VLV_DISPLAY_BASE + 0x72198)
4508#define _SPASURF (VLV_DISPLAY_BASE + 0x7219c)
4509#define _SPAKEYMAXVAL (VLV_DISPLAY_BASE + 0x721a0)
4510#define _SPATILEOFF (VLV_DISPLAY_BASE + 0x721a4)
4511#define _SPACONSTALPHA (VLV_DISPLAY_BASE + 0x721a8)
4512#define _SPAGAMC (VLV_DISPLAY_BASE + 0x721f4)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07004513
Ville Syrjälä921c3b62013-06-25 14:16:35 +03004514#define _SPBCNTR (VLV_DISPLAY_BASE + 0x72280)
4515#define _SPBLINOFF (VLV_DISPLAY_BASE + 0x72284)
4516#define _SPBSTRIDE (VLV_DISPLAY_BASE + 0x72288)
4517#define _SPBPOS (VLV_DISPLAY_BASE + 0x7228c)
4518#define _SPBSIZE (VLV_DISPLAY_BASE + 0x72290)
4519#define _SPBKEYMINVAL (VLV_DISPLAY_BASE + 0x72294)
4520#define _SPBKEYMSK (VLV_DISPLAY_BASE + 0x72298)
4521#define _SPBSURF (VLV_DISPLAY_BASE + 0x7229c)
4522#define _SPBKEYMAXVAL (VLV_DISPLAY_BASE + 0x722a0)
4523#define _SPBTILEOFF (VLV_DISPLAY_BASE + 0x722a4)
4524#define _SPBCONSTALPHA (VLV_DISPLAY_BASE + 0x722a8)
4525#define _SPBGAMC (VLV_DISPLAY_BASE + 0x722f4)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07004526
4527#define SPCNTR(pipe, plane) _PIPE(pipe * 2 + plane, _SPACNTR, _SPBCNTR)
4528#define SPLINOFF(pipe, plane) _PIPE(pipe * 2 + plane, _SPALINOFF, _SPBLINOFF)
4529#define SPSTRIDE(pipe, plane) _PIPE(pipe * 2 + plane, _SPASTRIDE, _SPBSTRIDE)
4530#define SPPOS(pipe, plane) _PIPE(pipe * 2 + plane, _SPAPOS, _SPBPOS)
4531#define SPSIZE(pipe, plane) _PIPE(pipe * 2 + plane, _SPASIZE, _SPBSIZE)
4532#define SPKEYMINVAL(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMINVAL, _SPBKEYMINVAL)
4533#define SPKEYMSK(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMSK, _SPBKEYMSK)
4534#define SPSURF(pipe, plane) _PIPE(pipe * 2 + plane, _SPASURF, _SPBSURF)
4535#define SPKEYMAXVAL(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMAXVAL, _SPBKEYMAXVAL)
4536#define SPTILEOFF(pipe, plane) _PIPE(pipe * 2 + plane, _SPATILEOFF, _SPBTILEOFF)
4537#define SPCONSTALPHA(pipe, plane) _PIPE(pipe * 2 + plane, _SPACONSTALPHA, _SPBCONSTALPHA)
4538#define SPGAMC(pipe, plane) _PIPE(pipe * 2 + plane, _SPAGAMC, _SPBGAMC)
4539
Damien Lespiau70d21f02013-07-03 21:06:04 +01004540/* Skylake plane registers */
4541
4542#define _PLANE_CTL_1_A 0x70180
4543#define _PLANE_CTL_2_A 0x70280
4544#define _PLANE_CTL_3_A 0x70380
4545#define PLANE_CTL_ENABLE (1 << 31)
4546#define PLANE_CTL_PIPE_GAMMA_ENABLE (1 << 30)
4547#define PLANE_CTL_FORMAT_MASK (0xf << 24)
4548#define PLANE_CTL_FORMAT_YUV422 ( 0 << 24)
4549#define PLANE_CTL_FORMAT_NV12 ( 1 << 24)
4550#define PLANE_CTL_FORMAT_XRGB_2101010 ( 2 << 24)
4551#define PLANE_CTL_FORMAT_XRGB_8888 ( 4 << 24)
4552#define PLANE_CTL_FORMAT_XRGB_16161616F ( 6 << 24)
4553#define PLANE_CTL_FORMAT_AYUV ( 8 << 24)
4554#define PLANE_CTL_FORMAT_INDEXED ( 12 << 24)
4555#define PLANE_CTL_FORMAT_RGB_565 ( 14 << 24)
4556#define PLANE_CTL_PIPE_CSC_ENABLE (1 << 23)
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00004557#define PLANE_CTL_KEY_ENABLE_MASK (0x3 << 21)
4558#define PLANE_CTL_KEY_ENABLE_SOURCE ( 1 << 21)
4559#define PLANE_CTL_KEY_ENABLE_DESTINATION ( 2 << 21)
Damien Lespiau70d21f02013-07-03 21:06:04 +01004560#define PLANE_CTL_ORDER_BGRX (0 << 20)
4561#define PLANE_CTL_ORDER_RGBX (1 << 20)
4562#define PLANE_CTL_YUV422_ORDER_MASK (0x3 << 16)
4563#define PLANE_CTL_YUV422_YUYV ( 0 << 16)
4564#define PLANE_CTL_YUV422_UYVY ( 1 << 16)
4565#define PLANE_CTL_YUV422_YVYU ( 2 << 16)
4566#define PLANE_CTL_YUV422_VYUY ( 3 << 16)
4567#define PLANE_CTL_DECOMPRESSION_ENABLE (1 << 15)
4568#define PLANE_CTL_TRICKLE_FEED_DISABLE (1 << 14)
4569#define PLANE_CTL_PLANE_GAMMA_DISABLE (1 << 13)
4570#define PLANE_CTL_TILED_MASK (0x7 << 10)
4571#define PLANE_CTL_TILED_LINEAR ( 0 << 10)
4572#define PLANE_CTL_TILED_X ( 1 << 10)
4573#define PLANE_CTL_TILED_Y ( 4 << 10)
4574#define PLANE_CTL_TILED_YF ( 5 << 10)
4575#define PLANE_CTL_ALPHA_MASK (0x3 << 4)
4576#define PLANE_CTL_ALPHA_DISABLE ( 0 << 4)
4577#define PLANE_CTL_ALPHA_SW_PREMULTIPLY ( 2 << 4)
4578#define PLANE_CTL_ALPHA_HW_PREMULTIPLY ( 3 << 4)
4579#define _PLANE_STRIDE_1_A 0x70188
4580#define _PLANE_STRIDE_2_A 0x70288
4581#define _PLANE_STRIDE_3_A 0x70388
4582#define _PLANE_POS_1_A 0x7018c
4583#define _PLANE_POS_2_A 0x7028c
4584#define _PLANE_POS_3_A 0x7038c
4585#define _PLANE_SIZE_1_A 0x70190
4586#define _PLANE_SIZE_2_A 0x70290
4587#define _PLANE_SIZE_3_A 0x70390
4588#define _PLANE_SURF_1_A 0x7019c
4589#define _PLANE_SURF_2_A 0x7029c
4590#define _PLANE_SURF_3_A 0x7039c
4591#define _PLANE_OFFSET_1_A 0x701a4
4592#define _PLANE_OFFSET_2_A 0x702a4
4593#define _PLANE_OFFSET_3_A 0x703a4
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00004594#define _PLANE_KEYVAL_1_A 0x70194
4595#define _PLANE_KEYVAL_2_A 0x70294
4596#define _PLANE_KEYMSK_1_A 0x70198
4597#define _PLANE_KEYMSK_2_A 0x70298
4598#define _PLANE_KEYMAX_1_A 0x701a0
4599#define _PLANE_KEYMAX_2_A 0x702a0
Damien Lespiau70d21f02013-07-03 21:06:04 +01004600
4601#define _PLANE_CTL_1_B 0x71180
4602#define _PLANE_CTL_2_B 0x71280
4603#define _PLANE_CTL_3_B 0x71380
4604#define _PLANE_CTL_1(pipe) _PIPE(pipe, _PLANE_CTL_1_A, _PLANE_CTL_1_B)
4605#define _PLANE_CTL_2(pipe) _PIPE(pipe, _PLANE_CTL_2_A, _PLANE_CTL_2_B)
4606#define _PLANE_CTL_3(pipe) _PIPE(pipe, _PLANE_CTL_3_A, _PLANE_CTL_3_B)
4607#define PLANE_CTL(pipe, plane) \
4608 _PLANE(plane, _PLANE_CTL_1(pipe), _PLANE_CTL_2(pipe))
4609
4610#define _PLANE_STRIDE_1_B 0x71188
4611#define _PLANE_STRIDE_2_B 0x71288
4612#define _PLANE_STRIDE_3_B 0x71388
4613#define _PLANE_STRIDE_1(pipe) \
4614 _PIPE(pipe, _PLANE_STRIDE_1_A, _PLANE_STRIDE_1_B)
4615#define _PLANE_STRIDE_2(pipe) \
4616 _PIPE(pipe, _PLANE_STRIDE_2_A, _PLANE_STRIDE_2_B)
4617#define _PLANE_STRIDE_3(pipe) \
4618 _PIPE(pipe, _PLANE_STRIDE_3_A, _PLANE_STRIDE_3_B)
4619#define PLANE_STRIDE(pipe, plane) \
4620 _PLANE(plane, _PLANE_STRIDE_1(pipe), _PLANE_STRIDE_2(pipe))
4621
4622#define _PLANE_POS_1_B 0x7118c
4623#define _PLANE_POS_2_B 0x7128c
4624#define _PLANE_POS_3_B 0x7138c
4625#define _PLANE_POS_1(pipe) _PIPE(pipe, _PLANE_POS_1_A, _PLANE_POS_1_B)
4626#define _PLANE_POS_2(pipe) _PIPE(pipe, _PLANE_POS_2_A, _PLANE_POS_2_B)
4627#define _PLANE_POS_3(pipe) _PIPE(pipe, _PLANE_POS_3_A, _PLANE_POS_3_B)
4628#define PLANE_POS(pipe, plane) \
4629 _PLANE(plane, _PLANE_POS_1(pipe), _PLANE_POS_2(pipe))
4630
4631#define _PLANE_SIZE_1_B 0x71190
4632#define _PLANE_SIZE_2_B 0x71290
4633#define _PLANE_SIZE_3_B 0x71390
4634#define _PLANE_SIZE_1(pipe) _PIPE(pipe, _PLANE_SIZE_1_A, _PLANE_SIZE_1_B)
4635#define _PLANE_SIZE_2(pipe) _PIPE(pipe, _PLANE_SIZE_2_A, _PLANE_SIZE_2_B)
4636#define _PLANE_SIZE_3(pipe) _PIPE(pipe, _PLANE_SIZE_3_A, _PLANE_SIZE_3_B)
4637#define PLANE_SIZE(pipe, plane) \
4638 _PLANE(plane, _PLANE_SIZE_1(pipe), _PLANE_SIZE_2(pipe))
4639
4640#define _PLANE_SURF_1_B 0x7119c
4641#define _PLANE_SURF_2_B 0x7129c
4642#define _PLANE_SURF_3_B 0x7139c
4643#define _PLANE_SURF_1(pipe) _PIPE(pipe, _PLANE_SURF_1_A, _PLANE_SURF_1_B)
4644#define _PLANE_SURF_2(pipe) _PIPE(pipe, _PLANE_SURF_2_A, _PLANE_SURF_2_B)
4645#define _PLANE_SURF_3(pipe) _PIPE(pipe, _PLANE_SURF_3_A, _PLANE_SURF_3_B)
4646#define PLANE_SURF(pipe, plane) \
4647 _PLANE(plane, _PLANE_SURF_1(pipe), _PLANE_SURF_2(pipe))
4648
4649#define _PLANE_OFFSET_1_B 0x711a4
4650#define _PLANE_OFFSET_2_B 0x712a4
4651#define _PLANE_OFFSET_1(pipe) _PIPE(pipe, _PLANE_OFFSET_1_A, _PLANE_OFFSET_1_B)
4652#define _PLANE_OFFSET_2(pipe) _PIPE(pipe, _PLANE_OFFSET_2_A, _PLANE_OFFSET_2_B)
4653#define PLANE_OFFSET(pipe, plane) \
4654 _PLANE(plane, _PLANE_OFFSET_1(pipe), _PLANE_OFFSET_2(pipe))
4655
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00004656#define _PLANE_KEYVAL_1_B 0x71194
4657#define _PLANE_KEYVAL_2_B 0x71294
4658#define _PLANE_KEYVAL_1(pipe) _PIPE(pipe, _PLANE_KEYVAL_1_A, _PLANE_KEYVAL_1_B)
4659#define _PLANE_KEYVAL_2(pipe) _PIPE(pipe, _PLANE_KEYVAL_2_A, _PLANE_KEYVAL_2_B)
4660#define PLANE_KEYVAL(pipe, plane) \
4661 _PLANE(plane, _PLANE_KEYVAL_1(pipe), _PLANE_KEYVAL_2(pipe))
4662
4663#define _PLANE_KEYMSK_1_B 0x71198
4664#define _PLANE_KEYMSK_2_B 0x71298
4665#define _PLANE_KEYMSK_1(pipe) _PIPE(pipe, _PLANE_KEYMSK_1_A, _PLANE_KEYMSK_1_B)
4666#define _PLANE_KEYMSK_2(pipe) _PIPE(pipe, _PLANE_KEYMSK_2_A, _PLANE_KEYMSK_2_B)
4667#define PLANE_KEYMSK(pipe, plane) \
4668 _PLANE(plane, _PLANE_KEYMSK_1(pipe), _PLANE_KEYMSK_2(pipe))
4669
4670#define _PLANE_KEYMAX_1_B 0x711a0
4671#define _PLANE_KEYMAX_2_B 0x712a0
4672#define _PLANE_KEYMAX_1(pipe) _PIPE(pipe, _PLANE_KEYMAX_1_A, _PLANE_KEYMAX_1_B)
4673#define _PLANE_KEYMAX_2(pipe) _PIPE(pipe, _PLANE_KEYMAX_2_A, _PLANE_KEYMAX_2_B)
4674#define PLANE_KEYMAX(pipe, plane) \
4675 _PLANE(plane, _PLANE_KEYMAX_1(pipe), _PLANE_KEYMAX_2(pipe))
4676
Jesse Barnes585fb112008-07-29 11:54:06 -07004677/* VBIOS regs */
4678#define VGACNTRL 0x71400
4679# define VGA_DISP_DISABLE (1 << 31)
4680# define VGA_2X_MODE (1 << 30)
4681# define VGA_PIPE_B_SELECT (1 << 29)
4682
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02004683#define VLV_VGACNTRL (VLV_DISPLAY_BASE + 0x71400)
4684
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004685/* Ironlake */
Zhenyu Wangb9055052009-06-05 15:38:38 +08004686
4687#define CPU_VGACNTRL 0x41000
4688
4689#define DIGITAL_PORT_HOTPLUG_CNTRL 0x44030
4690#define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
4691#define DIGITAL_PORTA_SHORT_PULSE_2MS (0 << 2)
4692#define DIGITAL_PORTA_SHORT_PULSE_4_5MS (1 << 2)
4693#define DIGITAL_PORTA_SHORT_PULSE_6MS (2 << 2)
4694#define DIGITAL_PORTA_SHORT_PULSE_100MS (3 << 2)
4695#define DIGITAL_PORTA_NO_DETECT (0 << 0)
4696#define DIGITAL_PORTA_LONG_PULSE_DETECT_MASK (1 << 1)
4697#define DIGITAL_PORTA_SHORT_PULSE_DETECT_MASK (1 << 0)
4698
4699/* refresh rate hardware control */
4700#define RR_HW_CTL 0x45300
4701#define RR_HW_LOW_POWER_FRAMES_MASK 0xff
4702#define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
4703
4704#define FDI_PLL_BIOS_0 0x46000
Chris Wilson021357a2010-09-07 20:54:59 +01004705#define FDI_PLL_FB_CLOCK_MASK 0xff
Zhenyu Wangb9055052009-06-05 15:38:38 +08004706#define FDI_PLL_BIOS_1 0x46004
4707#define FDI_PLL_BIOS_2 0x46008
4708#define DISPLAY_PORT_PLL_BIOS_0 0x4600c
4709#define DISPLAY_PORT_PLL_BIOS_1 0x46010
4710#define DISPLAY_PORT_PLL_BIOS_2 0x46014
4711
Eric Anholt8956c8b2010-03-18 13:21:14 -07004712#define PCH_3DCGDIS0 0x46020
4713# define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
4714# define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
4715
Eric Anholt06f37752010-12-14 10:06:46 -08004716#define PCH_3DCGDIS1 0x46024
4717# define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11)
4718
Zhenyu Wangb9055052009-06-05 15:38:38 +08004719#define FDI_PLL_FREQ_CTL 0x46030
4720#define FDI_PLL_FREQ_CHANGE_REQUEST (1<<24)
4721#define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
4722#define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
4723
4724
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004725#define _PIPEA_DATA_M1 0x60030
Chris Wilson5eddb702010-09-11 13:48:45 +01004726#define PIPE_DATA_M1_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004727#define _PIPEA_DATA_N1 0x60034
Chris Wilson5eddb702010-09-11 13:48:45 +01004728#define PIPE_DATA_N1_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08004729
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004730#define _PIPEA_DATA_M2 0x60038
Chris Wilson5eddb702010-09-11 13:48:45 +01004731#define PIPE_DATA_M2_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004732#define _PIPEA_DATA_N2 0x6003c
Chris Wilson5eddb702010-09-11 13:48:45 +01004733#define PIPE_DATA_N2_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08004734
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004735#define _PIPEA_LINK_M1 0x60040
Chris Wilson5eddb702010-09-11 13:48:45 +01004736#define PIPE_LINK_M1_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004737#define _PIPEA_LINK_N1 0x60044
Chris Wilson5eddb702010-09-11 13:48:45 +01004738#define PIPE_LINK_N1_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08004739
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004740#define _PIPEA_LINK_M2 0x60048
Chris Wilson5eddb702010-09-11 13:48:45 +01004741#define PIPE_LINK_M2_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004742#define _PIPEA_LINK_N2 0x6004c
Chris Wilson5eddb702010-09-11 13:48:45 +01004743#define PIPE_LINK_N2_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08004744
4745/* PIPEB timing regs are same start from 0x61000 */
4746
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004747#define _PIPEB_DATA_M1 0x61030
4748#define _PIPEB_DATA_N1 0x61034
4749#define _PIPEB_DATA_M2 0x61038
4750#define _PIPEB_DATA_N2 0x6103c
4751#define _PIPEB_LINK_M1 0x61040
4752#define _PIPEB_LINK_N1 0x61044
4753#define _PIPEB_LINK_M2 0x61048
4754#define _PIPEB_LINK_N2 0x6104c
Zhenyu Wangb9055052009-06-05 15:38:38 +08004755
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004756#define PIPE_DATA_M1(tran) _TRANSCODER2(tran, _PIPEA_DATA_M1)
4757#define PIPE_DATA_N1(tran) _TRANSCODER2(tran, _PIPEA_DATA_N1)
4758#define PIPE_DATA_M2(tran) _TRANSCODER2(tran, _PIPEA_DATA_M2)
4759#define PIPE_DATA_N2(tran) _TRANSCODER2(tran, _PIPEA_DATA_N2)
4760#define PIPE_LINK_M1(tran) _TRANSCODER2(tran, _PIPEA_LINK_M1)
4761#define PIPE_LINK_N1(tran) _TRANSCODER2(tran, _PIPEA_LINK_N1)
4762#define PIPE_LINK_M2(tran) _TRANSCODER2(tran, _PIPEA_LINK_M2)
4763#define PIPE_LINK_N2(tran) _TRANSCODER2(tran, _PIPEA_LINK_N2)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004764
4765/* CPU panel fitter */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004766/* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
4767#define _PFA_CTL_1 0x68080
4768#define _PFB_CTL_1 0x68880
Zhenyu Wangb9055052009-06-05 15:38:38 +08004769#define PF_ENABLE (1<<31)
Paulo Zanoni13888d72012-11-20 13:27:41 -02004770#define PF_PIPE_SEL_MASK_IVB (3<<29)
4771#define PF_PIPE_SEL_IVB(pipe) ((pipe)<<29)
Zhenyu Wangb1f60b72009-10-19 15:43:49 +08004772#define PF_FILTER_MASK (3<<23)
4773#define PF_FILTER_PROGRAMMED (0<<23)
4774#define PF_FILTER_MED_3x3 (1<<23)
4775#define PF_FILTER_EDGE_ENHANCE (2<<23)
4776#define PF_FILTER_EDGE_SOFTEN (3<<23)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004777#define _PFA_WIN_SZ 0x68074
4778#define _PFB_WIN_SZ 0x68874
4779#define _PFA_WIN_POS 0x68070
4780#define _PFB_WIN_POS 0x68870
4781#define _PFA_VSCALE 0x68084
4782#define _PFB_VSCALE 0x68884
4783#define _PFA_HSCALE 0x68090
4784#define _PFB_HSCALE 0x68890
4785
4786#define PF_CTL(pipe) _PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
4787#define PF_WIN_SZ(pipe) _PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
4788#define PF_WIN_POS(pipe) _PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
4789#define PF_VSCALE(pipe) _PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
4790#define PF_HSCALE(pipe) _PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004791
4792/* legacy palette */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004793#define _LGC_PALETTE_A 0x4a000
4794#define _LGC_PALETTE_B 0x4a800
4795#define LGC_PALETTE(pipe) _PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004796
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004797#define _GAMMA_MODE_A 0x4a480
4798#define _GAMMA_MODE_B 0x4ac80
4799#define GAMMA_MODE(pipe) _PIPE(pipe, _GAMMA_MODE_A, _GAMMA_MODE_B)
4800#define GAMMA_MODE_MODE_MASK (3 << 0)
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02004801#define GAMMA_MODE_MODE_8BIT (0 << 0)
4802#define GAMMA_MODE_MODE_10BIT (1 << 0)
4803#define GAMMA_MODE_MODE_12BIT (2 << 0)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004804#define GAMMA_MODE_MODE_SPLIT (3 << 0)
4805
Zhenyu Wangb9055052009-06-05 15:38:38 +08004806/* interrupts */
4807#define DE_MASTER_IRQ_CONTROL (1 << 31)
4808#define DE_SPRITEB_FLIP_DONE (1 << 29)
4809#define DE_SPRITEA_FLIP_DONE (1 << 28)
4810#define DE_PLANEB_FLIP_DONE (1 << 27)
4811#define DE_PLANEA_FLIP_DONE (1 << 26)
Daniel Vetter40da17c2013-10-21 18:04:36 +02004812#define DE_PLANE_FLIP_DONE(plane) (1 << (26 + (plane)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08004813#define DE_PCU_EVENT (1 << 25)
4814#define DE_GTT_FAULT (1 << 24)
4815#define DE_POISON (1 << 23)
4816#define DE_PERFORM_COUNTER (1 << 22)
4817#define DE_PCH_EVENT (1 << 21)
4818#define DE_AUX_CHANNEL_A (1 << 20)
4819#define DE_DP_A_HOTPLUG (1 << 19)
4820#define DE_GSE (1 << 18)
4821#define DE_PIPEB_VBLANK (1 << 15)
4822#define DE_PIPEB_EVEN_FIELD (1 << 14)
4823#define DE_PIPEB_ODD_FIELD (1 << 13)
4824#define DE_PIPEB_LINE_COMPARE (1 << 12)
4825#define DE_PIPEB_VSYNC (1 << 11)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02004826#define DE_PIPEB_CRC_DONE (1 << 10)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004827#define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
4828#define DE_PIPEA_VBLANK (1 << 7)
Daniel Vetter40da17c2013-10-21 18:04:36 +02004829#define DE_PIPE_VBLANK(pipe) (1 << (7 + 8*(pipe)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08004830#define DE_PIPEA_EVEN_FIELD (1 << 6)
4831#define DE_PIPEA_ODD_FIELD (1 << 5)
4832#define DE_PIPEA_LINE_COMPARE (1 << 4)
4833#define DE_PIPEA_VSYNC (1 << 3)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02004834#define DE_PIPEA_CRC_DONE (1 << 2)
Daniel Vetter40da17c2013-10-21 18:04:36 +02004835#define DE_PIPE_CRC_DONE(pipe) (1 << (2 + 8*(pipe)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08004836#define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
Daniel Vetter40da17c2013-10-21 18:04:36 +02004837#define DE_PIPE_FIFO_UNDERRUN(pipe) (1 << (8*(pipe)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08004838
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07004839/* More Ivybridge lolz */
Paulo Zanoni86642812013-04-12 17:57:57 -03004840#define DE_ERR_INT_IVB (1<<30)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07004841#define DE_GSE_IVB (1<<29)
4842#define DE_PCH_EVENT_IVB (1<<28)
4843#define DE_DP_A_HOTPLUG_IVB (1<<27)
4844#define DE_AUX_CHANNEL_A_IVB (1<<26)
Chris Wilsonb615b572012-05-02 09:52:12 +01004845#define DE_SPRITEC_FLIP_DONE_IVB (1<<14)
4846#define DE_PLANEC_FLIP_DONE_IVB (1<<13)
4847#define DE_PIPEC_VBLANK_IVB (1<<10)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07004848#define DE_SPRITEB_FLIP_DONE_IVB (1<<9)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07004849#define DE_PLANEB_FLIP_DONE_IVB (1<<8)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07004850#define DE_PIPEB_VBLANK_IVB (1<<5)
Chris Wilsonb615b572012-05-02 09:52:12 +01004851#define DE_SPRITEA_FLIP_DONE_IVB (1<<4)
4852#define DE_PLANEA_FLIP_DONE_IVB (1<<3)
Daniel Vetter40da17c2013-10-21 18:04:36 +02004853#define DE_PLANE_FLIP_DONE_IVB(plane) (1<< (3 + 5*(plane)))
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07004854#define DE_PIPEA_VBLANK_IVB (1<<0)
Paulo Zanonib5184212013-07-12 20:00:08 -03004855#define DE_PIPE_VBLANK_IVB(pipe) (1 << (pipe * 5))
4856
Jesse Barnes7eea1dd2012-03-22 14:38:44 -07004857#define VLV_MASTER_IER 0x4400c /* Gunit master IER */
4858#define MASTER_INTERRUPT_ENABLE (1<<31)
4859
Zhenyu Wangb9055052009-06-05 15:38:38 +08004860#define DEISR 0x44000
4861#define DEIMR 0x44004
4862#define DEIIR 0x44008
4863#define DEIER 0x4400c
4864
Zhenyu Wangb9055052009-06-05 15:38:38 +08004865#define GTISR 0x44010
4866#define GTIMR 0x44014
4867#define GTIIR 0x44018
4868#define GTIER 0x4401c
4869
Ben Widawskyabd58f02013-11-02 21:07:09 -07004870#define GEN8_MASTER_IRQ 0x44200
4871#define GEN8_MASTER_IRQ_CONTROL (1<<31)
4872#define GEN8_PCU_IRQ (1<<30)
4873#define GEN8_DE_PCH_IRQ (1<<23)
4874#define GEN8_DE_MISC_IRQ (1<<22)
4875#define GEN8_DE_PORT_IRQ (1<<20)
4876#define GEN8_DE_PIPE_C_IRQ (1<<18)
4877#define GEN8_DE_PIPE_B_IRQ (1<<17)
4878#define GEN8_DE_PIPE_A_IRQ (1<<16)
Daniel Vetterc42664c2013-11-07 11:05:40 +01004879#define GEN8_DE_PIPE_IRQ(pipe) (1<<(16+pipe))
Ben Widawskyabd58f02013-11-02 21:07:09 -07004880#define GEN8_GT_VECS_IRQ (1<<6)
Ben Widawsky09610212014-05-15 20:58:08 +03004881#define GEN8_GT_PM_IRQ (1<<4)
Ben Widawskyabd58f02013-11-02 21:07:09 -07004882#define GEN8_GT_VCS2_IRQ (1<<3)
4883#define GEN8_GT_VCS1_IRQ (1<<2)
4884#define GEN8_GT_BCS_IRQ (1<<1)
4885#define GEN8_GT_RCS_IRQ (1<<0)
Ben Widawskyabd58f02013-11-02 21:07:09 -07004886
4887#define GEN8_GT_ISR(which) (0x44300 + (0x10 * (which)))
4888#define GEN8_GT_IMR(which) (0x44304 + (0x10 * (which)))
4889#define GEN8_GT_IIR(which) (0x44308 + (0x10 * (which)))
4890#define GEN8_GT_IER(which) (0x4430c + (0x10 * (which)))
4891
4892#define GEN8_BCS_IRQ_SHIFT 16
4893#define GEN8_RCS_IRQ_SHIFT 0
4894#define GEN8_VCS2_IRQ_SHIFT 16
4895#define GEN8_VCS1_IRQ_SHIFT 0
4896#define GEN8_VECS_IRQ_SHIFT 0
4897
4898#define GEN8_DE_PIPE_ISR(pipe) (0x44400 + (0x10 * (pipe)))
4899#define GEN8_DE_PIPE_IMR(pipe) (0x44404 + (0x10 * (pipe)))
4900#define GEN8_DE_PIPE_IIR(pipe) (0x44408 + (0x10 * (pipe)))
4901#define GEN8_DE_PIPE_IER(pipe) (0x4440c + (0x10 * (pipe)))
Daniel Vetter38d83c962013-11-07 11:05:46 +01004902#define GEN8_PIPE_FIFO_UNDERRUN (1 << 31)
Ben Widawskyabd58f02013-11-02 21:07:09 -07004903#define GEN8_PIPE_CDCLK_CRC_ERROR (1 << 29)
4904#define GEN8_PIPE_CDCLK_CRC_DONE (1 << 28)
4905#define GEN8_PIPE_CURSOR_FAULT (1 << 10)
4906#define GEN8_PIPE_SPRITE_FAULT (1 << 9)
4907#define GEN8_PIPE_PRIMARY_FAULT (1 << 8)
4908#define GEN8_PIPE_SPRITE_FLIP_DONE (1 << 5)
Damien Lespiaud0e1f1c2014-04-08 01:22:44 +01004909#define GEN8_PIPE_PRIMARY_FLIP_DONE (1 << 4)
Ben Widawskyabd58f02013-11-02 21:07:09 -07004910#define GEN8_PIPE_SCAN_LINE_EVENT (1 << 2)
4911#define GEN8_PIPE_VSYNC (1 << 1)
4912#define GEN8_PIPE_VBLANK (1 << 0)
Damien Lespiau770de832014-03-20 20:45:01 +00004913#define GEN9_PIPE_CURSOR_FAULT (1 << 11)
4914#define GEN9_PIPE_PLANE3_FAULT (1 << 9)
4915#define GEN9_PIPE_PLANE2_FAULT (1 << 8)
4916#define GEN9_PIPE_PLANE1_FAULT (1 << 7)
4917#define GEN9_PIPE_PLANE3_FLIP_DONE (1 << 5)
4918#define GEN9_PIPE_PLANE2_FLIP_DONE (1 << 4)
4919#define GEN9_PIPE_PLANE1_FLIP_DONE (1 << 3)
4920#define GEN9_PIPE_PLANE_FLIP_DONE(p) (1 << (3 + p))
Daniel Vetter30100f22013-11-07 14:49:24 +01004921#define GEN8_DE_PIPE_IRQ_FAULT_ERRORS \
4922 (GEN8_PIPE_CURSOR_FAULT | \
4923 GEN8_PIPE_SPRITE_FAULT | \
4924 GEN8_PIPE_PRIMARY_FAULT)
Damien Lespiau770de832014-03-20 20:45:01 +00004925#define GEN9_DE_PIPE_IRQ_FAULT_ERRORS \
4926 (GEN9_PIPE_CURSOR_FAULT | \
4927 GEN9_PIPE_PLANE3_FAULT | \
4928 GEN9_PIPE_PLANE2_FAULT | \
4929 GEN9_PIPE_PLANE1_FAULT)
Ben Widawskyabd58f02013-11-02 21:07:09 -07004930
4931#define GEN8_DE_PORT_ISR 0x44440
4932#define GEN8_DE_PORT_IMR 0x44444
4933#define GEN8_DE_PORT_IIR 0x44448
4934#define GEN8_DE_PORT_IER 0x4444c
Daniel Vetter6d766f02013-11-07 14:49:55 +01004935#define GEN8_PORT_DP_A_HOTPLUG (1 << 3)
4936#define GEN8_AUX_CHANNEL_A (1 << 0)
Ben Widawskyabd58f02013-11-02 21:07:09 -07004937
4938#define GEN8_DE_MISC_ISR 0x44460
4939#define GEN8_DE_MISC_IMR 0x44464
4940#define GEN8_DE_MISC_IIR 0x44468
4941#define GEN8_DE_MISC_IER 0x4446c
4942#define GEN8_DE_MISC_GSE (1 << 27)
4943
4944#define GEN8_PCU_ISR 0x444e0
4945#define GEN8_PCU_IMR 0x444e4
4946#define GEN8_PCU_IIR 0x444e8
4947#define GEN8_PCU_IER 0x444ec
4948
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004949#define ILK_DISPLAY_CHICKEN2 0x42004
Eric Anholt67e92af2010-11-06 14:53:33 -07004950/* Required on all Ironlake and Sandybridge according to the B-Spec. */
4951#define ILK_ELPIN_409_SELECT (1 << 25)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004952#define ILK_DPARB_GATE (1<<22)
4953#define ILK_VSDPFD_FULL (1<<21)
Damien Lespiaue3589902014-02-07 19:12:50 +00004954#define FUSE_STRAP 0x42014
4955#define ILK_INTERNAL_GRAPHICS_DISABLE (1 << 31)
4956#define ILK_INTERNAL_DISPLAY_DISABLE (1 << 30)
4957#define ILK_DISPLAY_DEBUG_DISABLE (1 << 29)
4958#define ILK_HDCP_DISABLE (1 << 25)
4959#define ILK_eDP_A_DISABLE (1 << 24)
4960#define HSW_CDCLK_LIMIT (1 << 24)
4961#define ILK_DESKTOP (1 << 23)
Yuanhan Liu13982612010-12-15 15:42:31 +08004962
Damien Lespiau231e54f2012-10-19 17:55:41 +01004963#define ILK_DSPCLK_GATE_D 0x42020
4964#define ILK_VRHUNIT_CLOCK_GATE_DISABLE (1 << 28)
4965#define ILK_DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9)
4966#define ILK_DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8)
4967#define ILK_DPFDUNIT_CLOCK_GATE_ENABLE (1 << 7)
4968#define ILK_DPARBUNIT_CLOCK_GATE_ENABLE (1 << 5)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004969
Eric Anholt116ac8d2011-12-21 10:31:09 -08004970#define IVB_CHICKEN3 0x4200c
4971# define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5)
4972# define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2)
4973
Paulo Zanoni90a88642013-05-03 17:23:45 -03004974#define CHICKEN_PAR1_1 0x42080
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07004975#define DPA_MASK_VBLANK_SRD (1 << 15)
Paulo Zanoni90a88642013-05-03 17:23:45 -03004976#define FORCE_ARB_IDLE_PLANES (1 << 14)
4977
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07004978#define _CHICKEN_PIPESL_1_A 0x420b0
4979#define _CHICKEN_PIPESL_1_B 0x420b4
Ville Syrjälä8f670bb2014-03-05 13:05:47 +02004980#define HSW_FBCQ_DIS (1 << 22)
4981#define BDW_DPRS_MASK_VBLANK_SRD (1 << 0)
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07004982#define CHICKEN_PIPESL_1(pipe) _PIPE(pipe, _CHICKEN_PIPESL_1_A, _CHICKEN_PIPESL_1_B)
4983
Zhenyu Wang553bd142009-09-02 10:57:52 +08004984#define DISP_ARB_CTL 0x45000
4985#define DISP_TILE_SURFACE_SWIZZLING (1<<13)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004986#define DISP_FBC_WM_DIS (1<<15)
Ville Syrjäläac9545f2013-12-05 15:51:28 +02004987#define DISP_ARB_CTL2 0x45004
4988#define DISP_DATA_PARTITION_5_6 (1<<6)
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004989#define GEN7_MSG_CTL 0x45010
4990#define WAIT_FOR_PCH_RESET_ACK (1<<1)
4991#define WAIT_FOR_PCH_FLR_ACK (1<<0)
Daniel Vetter6ba844b2014-01-22 23:39:30 +01004992#define HSW_NDE_RSTWRN_OPT 0x46408
4993#define RESET_PCH_HANDSHAKE_ENABLE (1<<4)
Zhenyu Wang553bd142009-09-02 10:57:52 +08004994
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08004995/* GEN7 chicken */
Kenneth Graunked71de142012-02-08 12:53:52 -08004996#define GEN7_COMMON_SLICE_CHICKEN1 0x7010
4997# define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC ((1<<10) | (1<<26))
Ben Widawskya75f3622013-11-02 21:07:59 -07004998#define COMMON_SLICE_CHICKEN2 0x7014
4999# define GEN8_CSC2_SBE_VUE_CACHE_CONSERVATIVE (1<<0)
Kenneth Graunked71de142012-02-08 12:53:52 -08005000
Ville Syrjälä031994e2014-01-22 21:32:46 +02005001#define GEN7_L3SQCREG1 0xB010
5002#define VLV_B0_WA_L3SQCREG1_VALUE 0x00D30000
5003
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08005004#define GEN7_L3CNTLREG1 0xB01C
Chris Wilson1af84522014-02-14 22:34:43 +00005005#define GEN7_WA_FOR_GEN7_L3_CONTROL 0x3C47FF8C
Jesse Barnesd0cf5ea2012-10-25 12:15:41 -07005006#define GEN7_L3AGDIS (1<<19)
Brad Volkinc9224fa2014-06-17 14:10:34 -07005007#define GEN7_L3CNTLREG2 0xB020
5008#define GEN7_L3CNTLREG3 0xB024
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08005009
5010#define GEN7_L3_CHICKEN_MODE_REGISTER 0xB030
5011#define GEN7_WA_L3_CHICKEN_MODE 0x20000000
5012
Jesse Barnes61939d92012-10-02 17:43:38 -05005013#define GEN7_L3SQCREG4 0xb034
5014#define L3SQ_URB_READ_CAM_MATCH_DISABLE (1<<27)
5015
Ben Widawsky63801f22013-12-12 17:26:03 -08005016/* GEN8 chicken */
5017#define HDC_CHICKEN0 0x7300
5018#define HDC_FORCE_NON_COHERENT (1<<4)
Rodrigo Vivida096542014-09-19 20:16:27 -04005019#define HDC_FENCE_DEST_SLM_DISABLE (1<<14)
Ben Widawsky63801f22013-12-12 17:26:03 -08005020
Eugeni Dodonovdb099c82012-02-08 12:53:51 -08005021/* WaCatErrorRejectionIssue */
5022#define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG 0x9030
5023#define GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB (1<<11)
5024
Francisco Jerezf3fc4882013-10-02 15:53:16 -07005025#define HSW_SCRATCH1 0xb038
5026#define HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE (1<<27)
5027
Zhenyu Wangb9055052009-06-05 15:38:38 +08005028/* PCH */
5029
Adam Jackson23e81d62012-06-06 15:45:44 -04005030/* south display engine interrupt: IBX */
Jesse Barnes776ad802011-01-04 15:09:39 -08005031#define SDE_AUDIO_POWER_D (1 << 27)
5032#define SDE_AUDIO_POWER_C (1 << 26)
5033#define SDE_AUDIO_POWER_B (1 << 25)
5034#define SDE_AUDIO_POWER_SHIFT (25)
5035#define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT)
5036#define SDE_GMBUS (1 << 24)
5037#define SDE_AUDIO_HDCP_TRANSB (1 << 23)
5038#define SDE_AUDIO_HDCP_TRANSA (1 << 22)
5039#define SDE_AUDIO_HDCP_MASK (3 << 22)
5040#define SDE_AUDIO_TRANSB (1 << 21)
5041#define SDE_AUDIO_TRANSA (1 << 20)
5042#define SDE_AUDIO_TRANS_MASK (3 << 20)
5043#define SDE_POISON (1 << 19)
5044/* 18 reserved */
5045#define SDE_FDI_RXB (1 << 17)
5046#define SDE_FDI_RXA (1 << 16)
5047#define SDE_FDI_MASK (3 << 16)
5048#define SDE_AUXD (1 << 15)
5049#define SDE_AUXC (1 << 14)
5050#define SDE_AUXB (1 << 13)
5051#define SDE_AUX_MASK (7 << 13)
5052/* 12 reserved */
Zhenyu Wangb9055052009-06-05 15:38:38 +08005053#define SDE_CRT_HOTPLUG (1 << 11)
5054#define SDE_PORTD_HOTPLUG (1 << 10)
5055#define SDE_PORTC_HOTPLUG (1 << 9)
5056#define SDE_PORTB_HOTPLUG (1 << 8)
5057#define SDE_SDVOB_HOTPLUG (1 << 6)
Egbert Eiche5868a32013-02-28 04:17:12 -05005058#define SDE_HOTPLUG_MASK (SDE_CRT_HOTPLUG | \
5059 SDE_SDVOB_HOTPLUG | \
5060 SDE_PORTB_HOTPLUG | \
5061 SDE_PORTC_HOTPLUG | \
5062 SDE_PORTD_HOTPLUG)
Jesse Barnes776ad802011-01-04 15:09:39 -08005063#define SDE_TRANSB_CRC_DONE (1 << 5)
5064#define SDE_TRANSB_CRC_ERR (1 << 4)
5065#define SDE_TRANSB_FIFO_UNDER (1 << 3)
5066#define SDE_TRANSA_CRC_DONE (1 << 2)
5067#define SDE_TRANSA_CRC_ERR (1 << 1)
5068#define SDE_TRANSA_FIFO_UNDER (1 << 0)
5069#define SDE_TRANS_MASK (0x3f)
Adam Jackson23e81d62012-06-06 15:45:44 -04005070
5071/* south display engine interrupt: CPT/PPT */
5072#define SDE_AUDIO_POWER_D_CPT (1 << 31)
5073#define SDE_AUDIO_POWER_C_CPT (1 << 30)
5074#define SDE_AUDIO_POWER_B_CPT (1 << 29)
5075#define SDE_AUDIO_POWER_SHIFT_CPT 29
5076#define SDE_AUDIO_POWER_MASK_CPT (7 << 29)
5077#define SDE_AUXD_CPT (1 << 27)
5078#define SDE_AUXC_CPT (1 << 26)
5079#define SDE_AUXB_CPT (1 << 25)
5080#define SDE_AUX_MASK_CPT (7 << 25)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005081#define SDE_PORTD_HOTPLUG_CPT (1 << 23)
5082#define SDE_PORTC_HOTPLUG_CPT (1 << 22)
5083#define SDE_PORTB_HOTPLUG_CPT (1 << 21)
Adam Jackson23e81d62012-06-06 15:45:44 -04005084#define SDE_CRT_HOTPLUG_CPT (1 << 19)
Daniel Vetter73c352a2013-03-26 22:38:43 +01005085#define SDE_SDVOB_HOTPLUG_CPT (1 << 18)
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01005086#define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
Daniel Vetter73c352a2013-03-26 22:38:43 +01005087 SDE_SDVOB_HOTPLUG_CPT | \
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01005088 SDE_PORTD_HOTPLUG_CPT | \
5089 SDE_PORTC_HOTPLUG_CPT | \
5090 SDE_PORTB_HOTPLUG_CPT)
Adam Jackson23e81d62012-06-06 15:45:44 -04005091#define SDE_GMBUS_CPT (1 << 17)
Paulo Zanoni86642812013-04-12 17:57:57 -03005092#define SDE_ERROR_CPT (1 << 16)
Adam Jackson23e81d62012-06-06 15:45:44 -04005093#define SDE_AUDIO_CP_REQ_C_CPT (1 << 10)
5094#define SDE_AUDIO_CP_CHG_C_CPT (1 << 9)
5095#define SDE_FDI_RXC_CPT (1 << 8)
5096#define SDE_AUDIO_CP_REQ_B_CPT (1 << 6)
5097#define SDE_AUDIO_CP_CHG_B_CPT (1 << 5)
5098#define SDE_FDI_RXB_CPT (1 << 4)
5099#define SDE_AUDIO_CP_REQ_A_CPT (1 << 2)
5100#define SDE_AUDIO_CP_CHG_A_CPT (1 << 1)
5101#define SDE_FDI_RXA_CPT (1 << 0)
5102#define SDE_AUDIO_CP_REQ_CPT (SDE_AUDIO_CP_REQ_C_CPT | \
5103 SDE_AUDIO_CP_REQ_B_CPT | \
5104 SDE_AUDIO_CP_REQ_A_CPT)
5105#define SDE_AUDIO_CP_CHG_CPT (SDE_AUDIO_CP_CHG_C_CPT | \
5106 SDE_AUDIO_CP_CHG_B_CPT | \
5107 SDE_AUDIO_CP_CHG_A_CPT)
5108#define SDE_FDI_MASK_CPT (SDE_FDI_RXC_CPT | \
5109 SDE_FDI_RXB_CPT | \
5110 SDE_FDI_RXA_CPT)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005111
5112#define SDEISR 0xc4000
5113#define SDEIMR 0xc4004
5114#define SDEIIR 0xc4008
5115#define SDEIER 0xc400c
5116
Paulo Zanoni86642812013-04-12 17:57:57 -03005117#define SERR_INT 0xc4040
Paulo Zanonide032bf2013-04-12 17:57:58 -03005118#define SERR_INT_POISON (1<<31)
Paulo Zanoni86642812013-04-12 17:57:57 -03005119#define SERR_INT_TRANS_C_FIFO_UNDERRUN (1<<6)
5120#define SERR_INT_TRANS_B_FIFO_UNDERRUN (1<<3)
5121#define SERR_INT_TRANS_A_FIFO_UNDERRUN (1<<0)
Daniel Vetter1dd246f2013-07-10 08:30:23 +02005122#define SERR_INT_TRANS_FIFO_UNDERRUN(pipe) (1<<(pipe*3))
Paulo Zanoni86642812013-04-12 17:57:57 -03005123
Zhenyu Wangb9055052009-06-05 15:38:38 +08005124/* digital port hotplug */
Keith Packard7fe0b972011-09-19 13:31:02 -07005125#define PCH_PORT_HOTPLUG 0xc4030 /* SHOTPLUG_CTL */
Zhenyu Wangb9055052009-06-05 15:38:38 +08005126#define PORTD_HOTPLUG_ENABLE (1 << 20)
5127#define PORTD_PULSE_DURATION_2ms (0)
5128#define PORTD_PULSE_DURATION_4_5ms (1 << 18)
5129#define PORTD_PULSE_DURATION_6ms (2 << 18)
5130#define PORTD_PULSE_DURATION_100ms (3 << 18)
Keith Packard7fe0b972011-09-19 13:31:02 -07005131#define PORTD_PULSE_DURATION_MASK (3 << 18)
Damien Lespiaub6965192012-12-13 16:08:59 +00005132#define PORTD_HOTPLUG_STATUS_MASK (0x3 << 16)
5133#define PORTD_HOTPLUG_NO_DETECT (0 << 16)
5134#define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
5135#define PORTD_HOTPLUG_LONG_DETECT (2 << 16)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005136#define PORTC_HOTPLUG_ENABLE (1 << 12)
5137#define PORTC_PULSE_DURATION_2ms (0)
5138#define PORTC_PULSE_DURATION_4_5ms (1 << 10)
5139#define PORTC_PULSE_DURATION_6ms (2 << 10)
5140#define PORTC_PULSE_DURATION_100ms (3 << 10)
Keith Packard7fe0b972011-09-19 13:31:02 -07005141#define PORTC_PULSE_DURATION_MASK (3 << 10)
Damien Lespiaub6965192012-12-13 16:08:59 +00005142#define PORTC_HOTPLUG_STATUS_MASK (0x3 << 8)
5143#define PORTC_HOTPLUG_NO_DETECT (0 << 8)
5144#define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
5145#define PORTC_HOTPLUG_LONG_DETECT (2 << 8)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005146#define PORTB_HOTPLUG_ENABLE (1 << 4)
5147#define PORTB_PULSE_DURATION_2ms (0)
5148#define PORTB_PULSE_DURATION_4_5ms (1 << 2)
5149#define PORTB_PULSE_DURATION_6ms (2 << 2)
5150#define PORTB_PULSE_DURATION_100ms (3 << 2)
Keith Packard7fe0b972011-09-19 13:31:02 -07005151#define PORTB_PULSE_DURATION_MASK (3 << 2)
Damien Lespiaub6965192012-12-13 16:08:59 +00005152#define PORTB_HOTPLUG_STATUS_MASK (0x3 << 0)
5153#define PORTB_HOTPLUG_NO_DETECT (0 << 0)
5154#define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
5155#define PORTB_HOTPLUG_LONG_DETECT (2 << 0)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005156
5157#define PCH_GPIOA 0xc5010
5158#define PCH_GPIOB 0xc5014
5159#define PCH_GPIOC 0xc5018
5160#define PCH_GPIOD 0xc501c
5161#define PCH_GPIOE 0xc5020
5162#define PCH_GPIOF 0xc5024
5163
Eric Anholtf0217c42009-12-01 11:56:30 -08005164#define PCH_GMBUS0 0xc5100
5165#define PCH_GMBUS1 0xc5104
5166#define PCH_GMBUS2 0xc5108
5167#define PCH_GMBUS3 0xc510c
5168#define PCH_GMBUS4 0xc5110
5169#define PCH_GMBUS5 0xc5120
5170
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005171#define _PCH_DPLL_A 0xc6014
5172#define _PCH_DPLL_B 0xc6018
Daniel Vettere9a632a2013-06-05 13:34:13 +02005173#define PCH_DPLL(pll) (pll == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005174
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005175#define _PCH_FPA0 0xc6040
Chris Wilsonc1858122010-12-03 21:35:48 +00005176#define FP_CB_TUNE (0x3<<22)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005177#define _PCH_FPA1 0xc6044
5178#define _PCH_FPB0 0xc6048
5179#define _PCH_FPB1 0xc604c
Daniel Vettere9a632a2013-06-05 13:34:13 +02005180#define PCH_FP0(pll) (pll == 0 ? _PCH_FPA0 : _PCH_FPB0)
5181#define PCH_FP1(pll) (pll == 0 ? _PCH_FPA1 : _PCH_FPB1)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005182
5183#define PCH_DPLL_TEST 0xc606c
5184
5185#define PCH_DREF_CONTROL 0xC6200
5186#define DREF_CONTROL_MASK 0x7fc3
5187#define DREF_CPU_SOURCE_OUTPUT_DISABLE (0<<13)
5188#define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2<<13)
5189#define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3<<13)
5190#define DREF_CPU_SOURCE_OUTPUT_MASK (3<<13)
5191#define DREF_SSC_SOURCE_DISABLE (0<<11)
5192#define DREF_SSC_SOURCE_ENABLE (2<<11)
Zhenyu Wangc038e512009-10-19 15:43:48 +08005193#define DREF_SSC_SOURCE_MASK (3<<11)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005194#define DREF_NONSPREAD_SOURCE_DISABLE (0<<9)
5195#define DREF_NONSPREAD_CK505_ENABLE (1<<9)
5196#define DREF_NONSPREAD_SOURCE_ENABLE (2<<9)
Zhenyu Wangc038e512009-10-19 15:43:48 +08005197#define DREF_NONSPREAD_SOURCE_MASK (3<<9)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005198#define DREF_SUPERSPREAD_SOURCE_DISABLE (0<<7)
5199#define DREF_SUPERSPREAD_SOURCE_ENABLE (2<<7)
Jesse Barnes92f25842011-01-04 15:09:34 -08005200#define DREF_SUPERSPREAD_SOURCE_MASK (3<<7)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005201#define DREF_SSC4_DOWNSPREAD (0<<6)
5202#define DREF_SSC4_CENTERSPREAD (1<<6)
5203#define DREF_SSC1_DISABLE (0<<1)
5204#define DREF_SSC1_ENABLE (1<<1)
5205#define DREF_SSC4_DISABLE (0)
5206#define DREF_SSC4_ENABLE (1)
5207
5208#define PCH_RAWCLK_FREQ 0xc6204
5209#define FDL_TP1_TIMER_SHIFT 12
5210#define FDL_TP1_TIMER_MASK (3<<12)
5211#define FDL_TP2_TIMER_SHIFT 10
5212#define FDL_TP2_TIMER_MASK (3<<10)
5213#define RAWCLK_FREQ_MASK 0x3ff
5214
5215#define PCH_DPLL_TMR_CFG 0xc6208
5216
5217#define PCH_SSC4_PARMS 0xc6210
5218#define PCH_SSC4_AUX_PARMS 0xc6214
5219
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005220#define PCH_DPLL_SEL 0xc7000
Daniel Vetter11887392013-06-05 13:34:09 +02005221#define TRANS_DPLLB_SEL(pipe) (1 << (pipe * 4))
5222#define TRANS_DPLLA_SEL(pipe) 0
5223#define TRANS_DPLL_ENABLE(pipe) (1 << (pipe * 4 + 3))
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005224
Zhenyu Wangb9055052009-06-05 15:38:38 +08005225/* transcoder */
5226
Daniel Vetter275f01b22013-05-03 11:49:47 +02005227#define _PCH_TRANS_HTOTAL_A 0xe0000
5228#define TRANS_HTOTAL_SHIFT 16
5229#define TRANS_HACTIVE_SHIFT 0
5230#define _PCH_TRANS_HBLANK_A 0xe0004
5231#define TRANS_HBLANK_END_SHIFT 16
5232#define TRANS_HBLANK_START_SHIFT 0
5233#define _PCH_TRANS_HSYNC_A 0xe0008
5234#define TRANS_HSYNC_END_SHIFT 16
5235#define TRANS_HSYNC_START_SHIFT 0
5236#define _PCH_TRANS_VTOTAL_A 0xe000c
5237#define TRANS_VTOTAL_SHIFT 16
5238#define TRANS_VACTIVE_SHIFT 0
5239#define _PCH_TRANS_VBLANK_A 0xe0010
5240#define TRANS_VBLANK_END_SHIFT 16
5241#define TRANS_VBLANK_START_SHIFT 0
5242#define _PCH_TRANS_VSYNC_A 0xe0014
5243#define TRANS_VSYNC_END_SHIFT 16
5244#define TRANS_VSYNC_START_SHIFT 0
5245#define _PCH_TRANS_VSYNCSHIFT_A 0xe0028
Zhenyu Wangb9055052009-06-05 15:38:38 +08005246
Daniel Vettere3b95f12013-05-03 11:49:49 +02005247#define _PCH_TRANSA_DATA_M1 0xe0030
5248#define _PCH_TRANSA_DATA_N1 0xe0034
5249#define _PCH_TRANSA_DATA_M2 0xe0038
5250#define _PCH_TRANSA_DATA_N2 0xe003c
5251#define _PCH_TRANSA_LINK_M1 0xe0040
5252#define _PCH_TRANSA_LINK_N1 0xe0044
5253#define _PCH_TRANSA_LINK_M2 0xe0048
5254#define _PCH_TRANSA_LINK_N2 0xe004c
Zhenyu Wangb9055052009-06-05 15:38:38 +08005255
Ville Syrjälä2dcbc342014-04-09 13:29:09 +03005256/* Per-transcoder DIP controls (PCH) */
Jesse Barnesb055c8f2011-07-08 11:31:57 -07005257#define _VIDEO_DIP_CTL_A 0xe0200
5258#define _VIDEO_DIP_DATA_A 0xe0208
5259#define _VIDEO_DIP_GCP_A 0xe0210
5260
5261#define _VIDEO_DIP_CTL_B 0xe1200
5262#define _VIDEO_DIP_DATA_B 0xe1208
5263#define _VIDEO_DIP_GCP_B 0xe1210
5264
5265#define TVIDEO_DIP_CTL(pipe) _PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
5266#define TVIDEO_DIP_DATA(pipe) _PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
5267#define TVIDEO_DIP_GCP(pipe) _PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
5268
Ville Syrjälä2dcbc342014-04-09 13:29:09 +03005269/* Per-transcoder DIP controls (VLV) */
Ville Syrjäläb9064872013-01-24 15:29:31 +02005270#define VLV_VIDEO_DIP_CTL_A (VLV_DISPLAY_BASE + 0x60200)
5271#define VLV_VIDEO_DIP_DATA_A (VLV_DISPLAY_BASE + 0x60208)
5272#define VLV_VIDEO_DIP_GDCP_PAYLOAD_A (VLV_DISPLAY_BASE + 0x60210)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07005273
Ville Syrjäläb9064872013-01-24 15:29:31 +02005274#define VLV_VIDEO_DIP_CTL_B (VLV_DISPLAY_BASE + 0x61170)
5275#define VLV_VIDEO_DIP_DATA_B (VLV_DISPLAY_BASE + 0x61174)
5276#define VLV_VIDEO_DIP_GDCP_PAYLOAD_B (VLV_DISPLAY_BASE + 0x61178)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07005277
Ville Syrjälä2dcbc342014-04-09 13:29:09 +03005278#define CHV_VIDEO_DIP_CTL_C (VLV_DISPLAY_BASE + 0x611f0)
5279#define CHV_VIDEO_DIP_DATA_C (VLV_DISPLAY_BASE + 0x611f4)
5280#define CHV_VIDEO_DIP_GDCP_PAYLOAD_C (VLV_DISPLAY_BASE + 0x611f8)
5281
Shobhit Kumar90b107c2012-03-28 13:39:32 -07005282#define VLV_TVIDEO_DIP_CTL(pipe) \
Ville Syrjälä2dcbc342014-04-09 13:29:09 +03005283 _PIPE3((pipe), VLV_VIDEO_DIP_CTL_A, \
5284 VLV_VIDEO_DIP_CTL_B, CHV_VIDEO_DIP_CTL_C)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07005285#define VLV_TVIDEO_DIP_DATA(pipe) \
Ville Syrjälä2dcbc342014-04-09 13:29:09 +03005286 _PIPE3((pipe), VLV_VIDEO_DIP_DATA_A, \
5287 VLV_VIDEO_DIP_DATA_B, CHV_VIDEO_DIP_DATA_C)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07005288#define VLV_TVIDEO_DIP_GCP(pipe) \
Ville Syrjälä2dcbc342014-04-09 13:29:09 +03005289 _PIPE3((pipe), VLV_VIDEO_DIP_GDCP_PAYLOAD_A, \
5290 VLV_VIDEO_DIP_GDCP_PAYLOAD_B, CHV_VIDEO_DIP_GDCP_PAYLOAD_C)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07005291
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03005292/* Haswell DIP controls */
5293#define HSW_VIDEO_DIP_CTL_A 0x60200
5294#define HSW_VIDEO_DIP_AVI_DATA_A 0x60220
5295#define HSW_VIDEO_DIP_VS_DATA_A 0x60260
5296#define HSW_VIDEO_DIP_SPD_DATA_A 0x602A0
5297#define HSW_VIDEO_DIP_GMP_DATA_A 0x602E0
5298#define HSW_VIDEO_DIP_VSC_DATA_A 0x60320
5299#define HSW_VIDEO_DIP_AVI_ECC_A 0x60240
5300#define HSW_VIDEO_DIP_VS_ECC_A 0x60280
5301#define HSW_VIDEO_DIP_SPD_ECC_A 0x602C0
5302#define HSW_VIDEO_DIP_GMP_ECC_A 0x60300
5303#define HSW_VIDEO_DIP_VSC_ECC_A 0x60344
5304#define HSW_VIDEO_DIP_GCP_A 0x60210
5305
5306#define HSW_VIDEO_DIP_CTL_B 0x61200
5307#define HSW_VIDEO_DIP_AVI_DATA_B 0x61220
5308#define HSW_VIDEO_DIP_VS_DATA_B 0x61260
5309#define HSW_VIDEO_DIP_SPD_DATA_B 0x612A0
5310#define HSW_VIDEO_DIP_GMP_DATA_B 0x612E0
5311#define HSW_VIDEO_DIP_VSC_DATA_B 0x61320
5312#define HSW_VIDEO_DIP_BVI_ECC_B 0x61240
5313#define HSW_VIDEO_DIP_VS_ECC_B 0x61280
5314#define HSW_VIDEO_DIP_SPD_ECC_B 0x612C0
5315#define HSW_VIDEO_DIP_GMP_ECC_B 0x61300
5316#define HSW_VIDEO_DIP_VSC_ECC_B 0x61344
5317#define HSW_VIDEO_DIP_GCP_B 0x61210
5318
Rodrigo Vivi7d9bceb2013-02-25 19:55:16 -03005319#define HSW_TVIDEO_DIP_CTL(trans) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005320 _TRANSCODER2(trans, HSW_VIDEO_DIP_CTL_A)
Rodrigo Vivi7d9bceb2013-02-25 19:55:16 -03005321#define HSW_TVIDEO_DIP_AVI_DATA(trans) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005322 _TRANSCODER2(trans, HSW_VIDEO_DIP_AVI_DATA_A)
Lespiau, Damienc8bb75a2013-08-19 16:59:04 +01005323#define HSW_TVIDEO_DIP_VS_DATA(trans) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005324 _TRANSCODER2(trans, HSW_VIDEO_DIP_VS_DATA_A)
Rodrigo Vivi7d9bceb2013-02-25 19:55:16 -03005325#define HSW_TVIDEO_DIP_SPD_DATA(trans) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005326 _TRANSCODER2(trans, HSW_VIDEO_DIP_SPD_DATA_A)
Rodrigo Vivi7d9bceb2013-02-25 19:55:16 -03005327#define HSW_TVIDEO_DIP_GCP(trans) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005328 _TRANSCODER2(trans, HSW_VIDEO_DIP_GCP_A)
Rodrigo Vivi7d9bceb2013-02-25 19:55:16 -03005329#define HSW_TVIDEO_DIP_VSC_DATA(trans) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005330 _TRANSCODER2(trans, HSW_VIDEO_DIP_VSC_DATA_A)
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03005331
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03005332#define HSW_STEREO_3D_CTL_A 0x70020
5333#define S3D_ENABLE (1<<31)
5334#define HSW_STEREO_3D_CTL_B 0x71020
5335
5336#define HSW_STEREO_3D_CTL(trans) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005337 _PIPE2(trans, HSW_STEREO_3D_CTL_A)
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03005338
Daniel Vetter275f01b22013-05-03 11:49:47 +02005339#define _PCH_TRANS_HTOTAL_B 0xe1000
5340#define _PCH_TRANS_HBLANK_B 0xe1004
5341#define _PCH_TRANS_HSYNC_B 0xe1008
5342#define _PCH_TRANS_VTOTAL_B 0xe100c
5343#define _PCH_TRANS_VBLANK_B 0xe1010
5344#define _PCH_TRANS_VSYNC_B 0xe1014
5345#define _PCH_TRANS_VSYNCSHIFT_B 0xe1028
Zhenyu Wangb9055052009-06-05 15:38:38 +08005346
Daniel Vetter275f01b22013-05-03 11:49:47 +02005347#define PCH_TRANS_HTOTAL(pipe) _PIPE(pipe, _PCH_TRANS_HTOTAL_A, _PCH_TRANS_HTOTAL_B)
5348#define PCH_TRANS_HBLANK(pipe) _PIPE(pipe, _PCH_TRANS_HBLANK_A, _PCH_TRANS_HBLANK_B)
5349#define PCH_TRANS_HSYNC(pipe) _PIPE(pipe, _PCH_TRANS_HSYNC_A, _PCH_TRANS_HSYNC_B)
5350#define PCH_TRANS_VTOTAL(pipe) _PIPE(pipe, _PCH_TRANS_VTOTAL_A, _PCH_TRANS_VTOTAL_B)
5351#define PCH_TRANS_VBLANK(pipe) _PIPE(pipe, _PCH_TRANS_VBLANK_A, _PCH_TRANS_VBLANK_B)
5352#define PCH_TRANS_VSYNC(pipe) _PIPE(pipe, _PCH_TRANS_VSYNC_A, _PCH_TRANS_VSYNC_B)
5353#define PCH_TRANS_VSYNCSHIFT(pipe) _PIPE(pipe, _PCH_TRANS_VSYNCSHIFT_A, \
5354 _PCH_TRANS_VSYNCSHIFT_B)
Chris Wilson5eddb702010-09-11 13:48:45 +01005355
Daniel Vettere3b95f12013-05-03 11:49:49 +02005356#define _PCH_TRANSB_DATA_M1 0xe1030
5357#define _PCH_TRANSB_DATA_N1 0xe1034
5358#define _PCH_TRANSB_DATA_M2 0xe1038
5359#define _PCH_TRANSB_DATA_N2 0xe103c
5360#define _PCH_TRANSB_LINK_M1 0xe1040
5361#define _PCH_TRANSB_LINK_N1 0xe1044
5362#define _PCH_TRANSB_LINK_M2 0xe1048
5363#define _PCH_TRANSB_LINK_N2 0xe104c
Zhenyu Wangb9055052009-06-05 15:38:38 +08005364
Daniel Vettere3b95f12013-05-03 11:49:49 +02005365#define PCH_TRANS_DATA_M1(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_M1, _PCH_TRANSB_DATA_M1)
5366#define PCH_TRANS_DATA_N1(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_N1, _PCH_TRANSB_DATA_N1)
5367#define PCH_TRANS_DATA_M2(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_M2, _PCH_TRANSB_DATA_M2)
5368#define PCH_TRANS_DATA_N2(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_N2, _PCH_TRANSB_DATA_N2)
5369#define PCH_TRANS_LINK_M1(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_M1, _PCH_TRANSB_LINK_M1)
5370#define PCH_TRANS_LINK_N1(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_N1, _PCH_TRANSB_LINK_N1)
5371#define PCH_TRANS_LINK_M2(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_M2, _PCH_TRANSB_LINK_M2)
5372#define PCH_TRANS_LINK_N2(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_N2, _PCH_TRANSB_LINK_N2)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005373
Daniel Vetterab9412b2013-05-03 11:49:46 +02005374#define _PCH_TRANSACONF 0xf0008
5375#define _PCH_TRANSBCONF 0xf1008
5376#define PCH_TRANSCONF(pipe) _PIPE(pipe, _PCH_TRANSACONF, _PCH_TRANSBCONF)
5377#define LPT_TRANSCONF _PCH_TRANSACONF /* lpt has only one transcoder */
Zhenyu Wangb9055052009-06-05 15:38:38 +08005378#define TRANS_DISABLE (0<<31)
5379#define TRANS_ENABLE (1<<31)
5380#define TRANS_STATE_MASK (1<<30)
5381#define TRANS_STATE_DISABLE (0<<30)
5382#define TRANS_STATE_ENABLE (1<<30)
5383#define TRANS_FSYNC_DELAY_HB1 (0<<27)
5384#define TRANS_FSYNC_DELAY_HB2 (1<<27)
5385#define TRANS_FSYNC_DELAY_HB3 (2<<27)
5386#define TRANS_FSYNC_DELAY_HB4 (3<<27)
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02005387#define TRANS_INTERLACE_MASK (7<<21)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005388#define TRANS_PROGRESSIVE (0<<21)
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02005389#define TRANS_INTERLACED (3<<21)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02005390#define TRANS_LEGACY_INTERLACED_ILK (2<<21)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005391#define TRANS_8BPC (0<<5)
5392#define TRANS_10BPC (1<<5)
5393#define TRANS_6BPC (2<<5)
5394#define TRANS_12BPC (3<<5)
5395
Daniel Vetterce401412012-10-31 22:52:30 +01005396#define _TRANSA_CHICKEN1 0xf0060
5397#define _TRANSB_CHICKEN1 0xf1060
5398#define TRANS_CHICKEN1(pipe) _PIPE(pipe, _TRANSA_CHICKEN1, _TRANSB_CHICKEN1)
5399#define TRANS_CHICKEN1_DP0UNIT_GC_DISABLE (1<<4)
Jesse Barnes3bcf6032011-07-27 11:51:40 -07005400#define _TRANSA_CHICKEN2 0xf0064
5401#define _TRANSB_CHICKEN2 0xf1064
5402#define TRANS_CHICKEN2(pipe) _PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03005403#define TRANS_CHICKEN2_TIMING_OVERRIDE (1<<31)
5404#define TRANS_CHICKEN2_FDI_POLARITY_REVERSED (1<<29)
5405#define TRANS_CHICKEN2_FRAME_START_DELAY_MASK (3<<27)
5406#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER (1<<26)
5407#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH (1<<25)
Jesse Barnes3bcf6032011-07-27 11:51:40 -07005408
Jesse Barnes291427f2011-07-29 12:42:37 -07005409#define SOUTH_CHICKEN1 0xc2000
5410#define FDIA_PHASE_SYNC_SHIFT_OVR 19
5411#define FDIA_PHASE_SYNC_SHIFT_EN 18
Daniel Vetter01a415f2012-10-27 15:58:40 +02005412#define FDI_PHASE_SYNC_OVR(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
5413#define FDI_PHASE_SYNC_EN(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
5414#define FDI_BC_BIFURCATION_SELECT (1 << 12)
Jesse Barnes645c62a2011-05-11 09:49:31 -07005415#define SOUTH_CHICKEN2 0xc2004
Paulo Zanonidde86e22012-12-01 12:04:25 -02005416#define FDI_MPHY_IOSFSB_RESET_STATUS (1<<13)
5417#define FDI_MPHY_IOSFSB_RESET_CTL (1<<12)
5418#define DPLS_EDP_PPS_FIX_DIS (1<<0)
Jesse Barnes645c62a2011-05-11 09:49:31 -07005419
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005420#define _FDI_RXA_CHICKEN 0xc200c
5421#define _FDI_RXB_CHICKEN 0xc2010
Jesse Barnes6f06ce12011-01-04 15:09:38 -08005422#define FDI_RX_PHASE_SYNC_POINTER_OVR (1<<1)
5423#define FDI_RX_PHASE_SYNC_POINTER_EN (1<<0)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005424#define FDI_RX_CHICKEN(pipe) _PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005425
Jesse Barnes382b0932010-10-07 16:01:25 -07005426#define SOUTH_DSPCLK_GATE_D 0xc2020
Jesse Barnescd664072013-10-02 10:34:19 -07005427#define PCH_DPLUNIT_CLOCK_GATE_DISABLE (1<<30)
Jesse Barnes382b0932010-10-07 16:01:25 -07005428#define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1<<29)
Jesse Barnescd664072013-10-02 10:34:19 -07005429#define PCH_CPUNIT_CLOCK_GATE_DISABLE (1<<14)
Paulo Zanoni17a303e2012-11-20 15:12:07 -02005430#define PCH_LP_PARTITION_LEVEL_DISABLE (1<<12)
Jesse Barnes382b0932010-10-07 16:01:25 -07005431
Zhenyu Wangb9055052009-06-05 15:38:38 +08005432/* CPU: FDI_TX */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005433#define _FDI_TXA_CTL 0x60100
5434#define _FDI_TXB_CTL 0x61100
5435#define FDI_TX_CTL(pipe) _PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005436#define FDI_TX_DISABLE (0<<31)
5437#define FDI_TX_ENABLE (1<<31)
5438#define FDI_LINK_TRAIN_PATTERN_1 (0<<28)
5439#define FDI_LINK_TRAIN_PATTERN_2 (1<<28)
5440#define FDI_LINK_TRAIN_PATTERN_IDLE (2<<28)
5441#define FDI_LINK_TRAIN_NONE (3<<28)
5442#define FDI_LINK_TRAIN_VOLTAGE_0_4V (0<<25)
5443#define FDI_LINK_TRAIN_VOLTAGE_0_6V (1<<25)
5444#define FDI_LINK_TRAIN_VOLTAGE_0_8V (2<<25)
5445#define FDI_LINK_TRAIN_VOLTAGE_1_2V (3<<25)
5446#define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22)
5447#define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22)
5448#define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2<<22)
5449#define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3<<22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005450/* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
5451 SNB has different settings. */
5452/* SNB A-stepping */
5453#define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
5454#define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
5455#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
5456#define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
5457/* SNB B-stepping */
5458#define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22)
5459#define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22)
5460#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22)
5461#define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22)
5462#define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f<<22)
Daniel Vetter627eb5a2013-04-29 19:33:42 +02005463#define FDI_DP_PORT_WIDTH_SHIFT 19
5464#define FDI_DP_PORT_WIDTH_MASK (7 << FDI_DP_PORT_WIDTH_SHIFT)
5465#define FDI_DP_PORT_WIDTH(width) (((width) - 1) << FDI_DP_PORT_WIDTH_SHIFT)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005466#define FDI_TX_ENHANCE_FRAME_ENABLE (1<<18)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005467/* Ironlake: hardwired to 1 */
Zhenyu Wangb9055052009-06-05 15:38:38 +08005468#define FDI_TX_PLL_ENABLE (1<<14)
Jesse Barnes357555c2011-04-28 15:09:55 -07005469
5470/* Ivybridge has different bits for lolz */
5471#define FDI_LINK_TRAIN_PATTERN_1_IVB (0<<8)
5472#define FDI_LINK_TRAIN_PATTERN_2_IVB (1<<8)
5473#define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2<<8)
5474#define FDI_LINK_TRAIN_NONE_IVB (3<<8)
5475
Zhenyu Wangb9055052009-06-05 15:38:38 +08005476/* both Tx and Rx */
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07005477#define FDI_COMPOSITE_SYNC (1<<11)
Jesse Barnes357555c2011-04-28 15:09:55 -07005478#define FDI_LINK_TRAIN_AUTO (1<<10)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005479#define FDI_SCRAMBLING_ENABLE (0<<7)
5480#define FDI_SCRAMBLING_DISABLE (1<<7)
5481
5482/* FDI_RX, FDI_X is hard-wired to Transcoder_X */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005483#define _FDI_RXA_CTL 0xf000c
5484#define _FDI_RXB_CTL 0xf100c
5485#define FDI_RX_CTL(pipe) _PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005486#define FDI_RX_ENABLE (1<<31)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005487/* train, dp width same as FDI_TX */
Jesse Barnes357555c2011-04-28 15:09:55 -07005488#define FDI_FS_ERRC_ENABLE (1<<27)
5489#define FDI_FE_ERRC_ENABLE (1<<26)
Paulo Zanoni68d18ad2012-12-01 12:04:26 -02005490#define FDI_RX_POLARITY_REVERSED_LPT (1<<16)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005491#define FDI_8BPC (0<<16)
5492#define FDI_10BPC (1<<16)
5493#define FDI_6BPC (2<<16)
5494#define FDI_12BPC (3<<16)
Damien Lespiau3e683202012-12-11 18:48:29 +00005495#define FDI_RX_LINK_REVERSAL_OVERRIDE (1<<15)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005496#define FDI_DMI_LINK_REVERSE_MASK (1<<14)
5497#define FDI_RX_PLL_ENABLE (1<<13)
5498#define FDI_FS_ERR_CORRECT_ENABLE (1<<11)
5499#define FDI_FE_ERR_CORRECT_ENABLE (1<<10)
5500#define FDI_FS_ERR_REPORT_ENABLE (1<<9)
5501#define FDI_FE_ERR_REPORT_ENABLE (1<<8)
5502#define FDI_RX_ENHANCE_FRAME_ENABLE (1<<6)
Chris Wilson5eddb702010-09-11 13:48:45 +01005503#define FDI_PCDCLK (1<<4)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005504/* CPT */
5505#define FDI_AUTO_TRAINING (1<<10)
5506#define FDI_LINK_TRAIN_PATTERN_1_CPT (0<<8)
5507#define FDI_LINK_TRAIN_PATTERN_2_CPT (1<<8)
5508#define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2<<8)
5509#define FDI_LINK_TRAIN_NORMAL_CPT (3<<8)
5510#define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3<<8)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005511
Paulo Zanoni04945642012-11-01 21:00:59 -02005512#define _FDI_RXA_MISC 0xf0010
5513#define _FDI_RXB_MISC 0xf1010
5514#define FDI_RX_PWRDN_LANE1_MASK (3<<26)
5515#define FDI_RX_PWRDN_LANE1_VAL(x) ((x)<<26)
5516#define FDI_RX_PWRDN_LANE0_MASK (3<<24)
5517#define FDI_RX_PWRDN_LANE0_VAL(x) ((x)<<24)
5518#define FDI_RX_TP1_TO_TP2_48 (2<<20)
5519#define FDI_RX_TP1_TO_TP2_64 (3<<20)
5520#define FDI_RX_FDI_DELAY_90 (0x90<<0)
5521#define FDI_RX_MISC(pipe) _PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
5522
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005523#define _FDI_RXA_TUSIZE1 0xf0030
5524#define _FDI_RXA_TUSIZE2 0xf0038
5525#define _FDI_RXB_TUSIZE1 0xf1030
5526#define _FDI_RXB_TUSIZE2 0xf1038
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005527#define FDI_RX_TUSIZE1(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
5528#define FDI_RX_TUSIZE2(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005529
5530/* FDI_RX interrupt register format */
5531#define FDI_RX_INTER_LANE_ALIGN (1<<10)
5532#define FDI_RX_SYMBOL_LOCK (1<<9) /* train 2 */
5533#define FDI_RX_BIT_LOCK (1<<8) /* train 1 */
5534#define FDI_RX_TRAIN_PATTERN_2_FAIL (1<<7)
5535#define FDI_RX_FS_CODE_ERR (1<<6)
5536#define FDI_RX_FE_CODE_ERR (1<<5)
5537#define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1<<4)
5538#define FDI_RX_HDCP_LINK_FAIL (1<<3)
5539#define FDI_RX_PIXEL_FIFO_OVERFLOW (1<<2)
5540#define FDI_RX_CROSS_CLOCK_OVERFLOW (1<<1)
5541#define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1<<0)
5542
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005543#define _FDI_RXA_IIR 0xf0014
5544#define _FDI_RXA_IMR 0xf0018
5545#define _FDI_RXB_IIR 0xf1014
5546#define _FDI_RXB_IMR 0xf1018
5547#define FDI_RX_IIR(pipe) _PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
5548#define FDI_RX_IMR(pipe) _PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005549
5550#define FDI_PLL_CTL_1 0xfe000
5551#define FDI_PLL_CTL_2 0xfe004
5552
Zhenyu Wangb9055052009-06-05 15:38:38 +08005553#define PCH_LVDS 0xe1180
5554#define LVDS_DETECTED (1 << 1)
5555
Shobhit Kumar98364372012-06-15 11:55:14 -07005556/* vlv has 2 sets of panel control regs. */
Ville Syrjäläf12c47b2013-01-24 15:29:30 +02005557#define PIPEA_PP_STATUS (VLV_DISPLAY_BASE + 0x61200)
5558#define PIPEA_PP_CONTROL (VLV_DISPLAY_BASE + 0x61204)
5559#define PIPEA_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61208)
Ville Syrjäläad933b52014-08-18 22:15:56 +03005560#define PANEL_PORT_SELECT_VLV(port) ((port) << 30)
Ville Syrjäläf12c47b2013-01-24 15:29:30 +02005561#define PIPEA_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6120c)
5562#define PIPEA_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61210)
Shobhit Kumar98364372012-06-15 11:55:14 -07005563
Ville Syrjäläf12c47b2013-01-24 15:29:30 +02005564#define PIPEB_PP_STATUS (VLV_DISPLAY_BASE + 0x61300)
5565#define PIPEB_PP_CONTROL (VLV_DISPLAY_BASE + 0x61304)
5566#define PIPEB_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61308)
5567#define PIPEB_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6130c)
5568#define PIPEB_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61310)
Shobhit Kumar98364372012-06-15 11:55:14 -07005569
Jesse Barnes453c5422013-03-28 09:55:41 -07005570#define VLV_PIPE_PP_STATUS(pipe) _PIPE(pipe, PIPEA_PP_STATUS, PIPEB_PP_STATUS)
5571#define VLV_PIPE_PP_CONTROL(pipe) _PIPE(pipe, PIPEA_PP_CONTROL, PIPEB_PP_CONTROL)
5572#define VLV_PIPE_PP_ON_DELAYS(pipe) \
5573 _PIPE(pipe, PIPEA_PP_ON_DELAYS, PIPEB_PP_ON_DELAYS)
5574#define VLV_PIPE_PP_OFF_DELAYS(pipe) \
5575 _PIPE(pipe, PIPEA_PP_OFF_DELAYS, PIPEB_PP_OFF_DELAYS)
5576#define VLV_PIPE_PP_DIVISOR(pipe) \
5577 _PIPE(pipe, PIPEA_PP_DIVISOR, PIPEB_PP_DIVISOR)
5578
Zhenyu Wangb9055052009-06-05 15:38:38 +08005579#define PCH_PP_STATUS 0xc7200
5580#define PCH_PP_CONTROL 0xc7204
Jesse Barnes4a655f02010-07-22 13:18:18 -07005581#define PANEL_UNLOCK_REGS (0xabcd << 16)
Keith Packard1c0ae802011-09-19 13:59:29 -07005582#define PANEL_UNLOCK_MASK (0xffff << 16)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005583#define EDP_FORCE_VDD (1 << 3)
5584#define EDP_BLC_ENABLE (1 << 2)
5585#define PANEL_POWER_RESET (1 << 1)
5586#define PANEL_POWER_OFF (0 << 0)
5587#define PANEL_POWER_ON (1 << 0)
5588#define PCH_PP_ON_DELAYS 0xc7208
Keith Packardf01eca22011-09-28 16:48:10 -07005589#define PANEL_PORT_SELECT_MASK (3 << 30)
5590#define PANEL_PORT_SELECT_LVDS (0 << 30)
5591#define PANEL_PORT_SELECT_DPA (1 << 30)
Keith Packardf01eca22011-09-28 16:48:10 -07005592#define PANEL_PORT_SELECT_DPC (2 << 30)
5593#define PANEL_PORT_SELECT_DPD (3 << 30)
5594#define PANEL_POWER_UP_DELAY_MASK (0x1fff0000)
5595#define PANEL_POWER_UP_DELAY_SHIFT 16
5596#define PANEL_LIGHT_ON_DELAY_MASK (0x1fff)
5597#define PANEL_LIGHT_ON_DELAY_SHIFT 0
5598
Zhenyu Wangb9055052009-06-05 15:38:38 +08005599#define PCH_PP_OFF_DELAYS 0xc720c
Keith Packardf01eca22011-09-28 16:48:10 -07005600#define PANEL_POWER_DOWN_DELAY_MASK (0x1fff0000)
5601#define PANEL_POWER_DOWN_DELAY_SHIFT 16
5602#define PANEL_LIGHT_OFF_DELAY_MASK (0x1fff)
5603#define PANEL_LIGHT_OFF_DELAY_SHIFT 0
5604
Zhenyu Wangb9055052009-06-05 15:38:38 +08005605#define PCH_PP_DIVISOR 0xc7210
Keith Packardf01eca22011-09-28 16:48:10 -07005606#define PP_REFERENCE_DIVIDER_MASK (0xffffff00)
5607#define PP_REFERENCE_DIVIDER_SHIFT 8
5608#define PANEL_POWER_CYCLE_DELAY_MASK (0x1f)
5609#define PANEL_POWER_CYCLE_DELAY_SHIFT 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08005610
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08005611#define PCH_DP_B 0xe4100
5612#define PCH_DPB_AUX_CH_CTL 0xe4110
5613#define PCH_DPB_AUX_CH_DATA1 0xe4114
5614#define PCH_DPB_AUX_CH_DATA2 0xe4118
5615#define PCH_DPB_AUX_CH_DATA3 0xe411c
5616#define PCH_DPB_AUX_CH_DATA4 0xe4120
5617#define PCH_DPB_AUX_CH_DATA5 0xe4124
5618
5619#define PCH_DP_C 0xe4200
5620#define PCH_DPC_AUX_CH_CTL 0xe4210
5621#define PCH_DPC_AUX_CH_DATA1 0xe4214
5622#define PCH_DPC_AUX_CH_DATA2 0xe4218
5623#define PCH_DPC_AUX_CH_DATA3 0xe421c
5624#define PCH_DPC_AUX_CH_DATA4 0xe4220
5625#define PCH_DPC_AUX_CH_DATA5 0xe4224
5626
5627#define PCH_DP_D 0xe4300
5628#define PCH_DPD_AUX_CH_CTL 0xe4310
5629#define PCH_DPD_AUX_CH_DATA1 0xe4314
5630#define PCH_DPD_AUX_CH_DATA2 0xe4318
5631#define PCH_DPD_AUX_CH_DATA3 0xe431c
5632#define PCH_DPD_AUX_CH_DATA4 0xe4320
5633#define PCH_DPD_AUX_CH_DATA5 0xe4324
5634
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005635/* CPT */
5636#define PORT_TRANS_A_SEL_CPT 0
5637#define PORT_TRANS_B_SEL_CPT (1<<29)
5638#define PORT_TRANS_C_SEL_CPT (2<<29)
5639#define PORT_TRANS_SEL_MASK (3<<29)
Keith Packard1519b992011-08-06 10:35:34 -07005640#define PORT_TRANS_SEL_CPT(pipe) ((pipe) << 29)
Daniel Vetter19d8fe12012-07-02 13:26:27 +02005641#define PORT_TO_PIPE(val) (((val) & (1<<30)) >> 30)
5642#define PORT_TO_PIPE_CPT(val) (((val) & PORT_TRANS_SEL_MASK) >> 29)
Ville Syrjälä71485e02014-04-09 13:28:55 +03005643#define SDVO_PORT_TO_PIPE_CHV(val) (((val) & (3<<24)) >> 24)
5644#define DP_PORT_TO_PIPE_CHV(val) (((val) & (3<<16)) >> 16)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005645
5646#define TRANS_DP_CTL_A 0xe0300
5647#define TRANS_DP_CTL_B 0xe1300
5648#define TRANS_DP_CTL_C 0xe2300
Daniel Vetter23670b322012-11-01 09:15:30 +01005649#define TRANS_DP_CTL(pipe) _PIPE(pipe, TRANS_DP_CTL_A, TRANS_DP_CTL_B)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005650#define TRANS_DP_OUTPUT_ENABLE (1<<31)
5651#define TRANS_DP_PORT_SEL_B (0<<29)
5652#define TRANS_DP_PORT_SEL_C (1<<29)
5653#define TRANS_DP_PORT_SEL_D (2<<29)
Eric Anholtcb3543c2011-02-02 12:08:07 -08005654#define TRANS_DP_PORT_SEL_NONE (3<<29)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005655#define TRANS_DP_PORT_SEL_MASK (3<<29)
5656#define TRANS_DP_AUDIO_ONLY (1<<26)
5657#define TRANS_DP_ENH_FRAMING (1<<18)
5658#define TRANS_DP_8BPC (0<<9)
5659#define TRANS_DP_10BPC (1<<9)
5660#define TRANS_DP_6BPC (2<<9)
5661#define TRANS_DP_12BPC (3<<9)
Eric Anholt220cad32010-11-18 09:32:58 +08005662#define TRANS_DP_BPC_MASK (3<<9)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005663#define TRANS_DP_VSYNC_ACTIVE_HIGH (1<<4)
5664#define TRANS_DP_VSYNC_ACTIVE_LOW 0
5665#define TRANS_DP_HSYNC_ACTIVE_HIGH (1<<3)
5666#define TRANS_DP_HSYNC_ACTIVE_LOW 0
Chris Wilson94113ce2010-08-04 11:25:21 +01005667#define TRANS_DP_SYNC_MASK (3<<3)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005668
5669/* SNB eDP training params */
5670/* SNB A-stepping */
5671#define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
5672#define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
5673#define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
5674#define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
5675/* SNB B-stepping */
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08005676#define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0<<22)
5677#define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1<<22)
5678#define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a<<22)
5679#define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39<<22)
5680#define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38<<22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005681#define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f<<22)
5682
Keith Packard1a2eb462011-11-16 16:26:07 -08005683/* IVB */
5684#define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 <<22)
5685#define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a <<22)
5686#define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f <<22)
5687#define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 <<22)
5688#define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 <<22)
5689#define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 <<22)
Imre Deak77fa4cb2013-08-23 23:50:23 +03005690#define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x3e <<22)
Keith Packard1a2eb462011-11-16 16:26:07 -08005691
5692/* legacy values */
5693#define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 <<22)
5694#define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 <<22)
5695#define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 <<22)
5696#define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 <<22)
5697#define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 <<22)
5698
5699#define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f<<22)
5700
Imre Deak9e72b462014-05-05 15:13:55 +03005701#define VLV_PMWGICZ 0x1300a4
5702
Zou Nan haicae58522010-11-09 17:17:32 +08005703#define FORCEWAKE 0xA18C
Jesse Barnes575155a2012-03-28 13:39:37 -07005704#define FORCEWAKE_VLV 0x1300b0
5705#define FORCEWAKE_ACK_VLV 0x1300b4
Jesse Barnesed5de392013-03-08 10:45:57 -08005706#define FORCEWAKE_MEDIA_VLV 0x1300b8
5707#define FORCEWAKE_ACK_MEDIA_VLV 0x1300bc
Eugeni Dodonove7911c42012-07-02 11:51:04 -03005708#define FORCEWAKE_ACK_HSW 0x130044
Chris Wilsoneb43f4a2010-12-08 17:32:24 +00005709#define FORCEWAKE_ACK 0x130090
Jesse Barnesd62b4892013-03-08 10:45:53 -08005710#define VLV_GTLC_WAKE_CTRL 0x130090
Imre Deak981a5ae2014-04-14 20:24:22 +03005711#define VLV_GTLC_RENDER_CTX_EXISTS (1 << 25)
5712#define VLV_GTLC_MEDIA_CTX_EXISTS (1 << 24)
5713#define VLV_GTLC_ALLOWWAKEREQ (1 << 0)
5714
Jesse Barnesd62b4892013-03-08 10:45:53 -08005715#define VLV_GTLC_PW_STATUS 0x130094
Imre Deak981a5ae2014-04-14 20:24:22 +03005716#define VLV_GTLC_ALLOWWAKEACK (1 << 0)
5717#define VLV_GTLC_ALLOWWAKEERR (1 << 1)
5718#define VLV_GTLC_PW_MEDIA_STATUS_MASK (1 << 5)
5719#define VLV_GTLC_PW_RENDER_STATUS_MASK (1 << 7)
Keith Packard8d715f02011-11-18 20:39:01 -08005720#define FORCEWAKE_MT 0xa188 /* multi-threaded */
Chris Wilsonc5836c22012-10-17 12:09:55 +01005721#define FORCEWAKE_KERNEL 0x1
5722#define FORCEWAKE_USER 0x2
Keith Packard8d715f02011-11-18 20:39:01 -08005723#define FORCEWAKE_MT_ACK 0x130040
5724#define ECOBUS 0xa180
5725#define FORCEWAKE_MT_ENABLE (1<<5)
Imre Deak9e72b462014-05-05 15:13:55 +03005726#define VLV_SPAREG2H 0xA194
Chris Wilson8fd26852010-12-08 18:40:43 +00005727
Ben Widawskydd202c62012-02-09 10:15:18 +01005728#define GTFIFODBG 0x120000
Ville Syrjälä90f256b2013-11-14 01:59:59 +02005729#define GT_FIFO_SBDROPERR (1<<6)
5730#define GT_FIFO_BLOBDROPERR (1<<5)
5731#define GT_FIFO_SB_READ_ABORTERR (1<<4)
5732#define GT_FIFO_DROPERR (1<<3)
Ben Widawskydd202c62012-02-09 10:15:18 +01005733#define GT_FIFO_OVFERR (1<<2)
5734#define GT_FIFO_IAWRERR (1<<1)
5735#define GT_FIFO_IARDERR (1<<0)
5736
Ville Syrjälä46520e22013-11-14 02:00:00 +02005737#define GTFIFOCTL 0x120008
5738#define GT_FIFO_FREE_ENTRIES_MASK 0x7f
Chris Wilson957367202011-05-12 22:17:09 +01005739#define GT_FIFO_NUM_RESERVED_ENTRIES 20
Chris Wilson91355832011-03-04 19:22:40 +00005740
Ben Widawsky05e21cc2013-07-04 11:02:04 -07005741#define HSW_IDICR 0x9008
5742#define IDIHASHMSK(x) (((x) & 0x3f) << 16)
5743#define HSW_EDRAM_PRESENT 0x120010
5744
Daniel Vetter80e829f2012-03-31 11:21:57 +02005745#define GEN6_UCGCTL1 0x9400
Ville Syrjäläe4443e42014-04-09 13:28:41 +03005746# define GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE (1 << 16)
Daniel Vetter80e829f2012-03-31 11:21:57 +02005747# define GEN6_BLBUNIT_CLOCK_GATE_DISABLE (1 << 5)
Daniel Vetterde4a8bd2012-04-11 20:42:38 +02005748# define GEN6_CSUNIT_CLOCK_GATE_DISABLE (1 << 7)
Daniel Vetter80e829f2012-03-31 11:21:57 +02005749
Eric Anholt406478d2011-11-07 16:07:04 -08005750#define GEN6_UCGCTL2 0x9404
Jesse Barnes0f846f82012-06-14 11:04:47 -07005751# define GEN7_VDSUNIT_CLOCK_GATE_DISABLE (1 << 30)
Jesse Barnes6edaa7f2012-06-14 11:04:49 -07005752# define GEN7_TDLUNIT_CLOCK_GATE_DISABLE (1 << 22)
Eugeni Dodonoveae66b52012-02-08 12:53:49 -08005753# define GEN6_RCZUNIT_CLOCK_GATE_DISABLE (1 << 13)
Eric Anholt406478d2011-11-07 16:07:04 -08005754# define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12)
Eric Anholt9ca1d102011-11-07 16:07:05 -08005755# define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11)
Eric Anholt406478d2011-11-07 16:07:04 -08005756
Imre Deak9e72b462014-05-05 15:13:55 +03005757#define GEN6_UCGCTL3 0x9408
5758
Jesse Barnese3f33d42012-06-14 11:04:50 -07005759#define GEN7_UCGCTL4 0x940c
5760#define GEN7_L3BANK2X_CLOCK_GATE_DISABLE (1<<25)
5761
Imre Deak9e72b462014-05-05 15:13:55 +03005762#define GEN6_RCGCTL1 0x9410
5763#define GEN6_RCGCTL2 0x9414
5764#define GEN6_RSTCTL 0x9420
5765
Ville Syrjälä4f1ca9e2014-02-27 21:59:02 +02005766#define GEN8_UCGCTL6 0x9430
5767#define GEN8_SDEUNIT_CLOCK_GATE_DISABLE (1<<14)
5768
Daisy Sunc76bb612014-08-11 11:08:38 -07005769#define TIMESTAMP_CTR 0x44070
5770#define FREQ_1_28_US(us) (((us) * 100) >> 7)
5771#define MCHBAR_PCU_C0 (MCHBAR_MIRROR_BASE_SNB + 0x5960)
5772
Imre Deak9e72b462014-05-05 15:13:55 +03005773#define GEN6_GFXPAUSE 0xA000
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08005774#define GEN6_RPNSWREQ 0xA008
Chris Wilson8fd26852010-12-08 18:40:43 +00005775#define GEN6_TURBO_DISABLE (1<<31)
5776#define GEN6_FREQUENCY(x) ((x)<<25)
Rodrigo Vivi92bd1bf2013-03-25 17:55:49 -03005777#define HSW_FREQUENCY(x) ((x)<<24)
Chris Wilson8fd26852010-12-08 18:40:43 +00005778#define GEN6_OFFSET(x) ((x)<<19)
5779#define GEN6_AGGRESSIVE_TURBO (0<<15)
5780#define GEN6_RC_VIDEO_FREQ 0xA00C
5781#define GEN6_RC_CONTROL 0xA090
5782#define GEN6_RC_CTL_RC6pp_ENABLE (1<<16)
5783#define GEN6_RC_CTL_RC6p_ENABLE (1<<17)
5784#define GEN6_RC_CTL_RC6_ENABLE (1<<18)
5785#define GEN6_RC_CTL_RC1e_ENABLE (1<<20)
5786#define GEN6_RC_CTL_RC7_ENABLE (1<<22)
Jesse Barnes6b88f292013-11-15 09:32:12 -08005787#define VLV_RC_CTL_CTX_RST_PARALLEL (1<<24)
Jesse Barnes0a073b82013-04-17 15:54:58 -07005788#define GEN7_RC_CTL_TO_MODE (1<<28)
Chris Wilson8fd26852010-12-08 18:40:43 +00005789#define GEN6_RC_CTL_EI_MODE(x) ((x)<<27)
5790#define GEN6_RC_CTL_HW_ENABLE (1<<31)
5791#define GEN6_RP_DOWN_TIMEOUT 0xA010
5792#define GEN6_RP_INTERRUPT_LIMITS 0xA014
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08005793#define GEN6_RPSTAT1 0xA01C
Jesse Barnesccab5c82011-01-18 15:49:25 -08005794#define GEN6_CAGF_SHIFT 8
Ben Widawskyf82855d2013-01-29 12:00:15 -08005795#define HSW_CAGF_SHIFT 7
Jesse Barnesccab5c82011-01-18 15:49:25 -08005796#define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT)
Ben Widawskyf82855d2013-01-29 12:00:15 -08005797#define HSW_CAGF_MASK (0x7f << HSW_CAGF_SHIFT)
Chris Wilson8fd26852010-12-08 18:40:43 +00005798#define GEN6_RP_CONTROL 0xA024
5799#define GEN6_RP_MEDIA_TURBO (1<<11)
Ben Widawsky6ed55ee2011-12-12 19:21:59 -08005800#define GEN6_RP_MEDIA_MODE_MASK (3<<9)
5801#define GEN6_RP_MEDIA_HW_TURBO_MODE (3<<9)
5802#define GEN6_RP_MEDIA_HW_NORMAL_MODE (2<<9)
5803#define GEN6_RP_MEDIA_HW_MODE (1<<9)
5804#define GEN6_RP_MEDIA_SW_MODE (0<<9)
Chris Wilson8fd26852010-12-08 18:40:43 +00005805#define GEN6_RP_MEDIA_IS_GFX (1<<8)
5806#define GEN6_RP_ENABLE (1<<7)
Jesse Barnesccab5c82011-01-18 15:49:25 -08005807#define GEN6_RP_UP_IDLE_MIN (0x1<<3)
5808#define GEN6_RP_UP_BUSY_AVG (0x2<<3)
5809#define GEN6_RP_UP_BUSY_CONT (0x4<<3)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01005810#define GEN6_RP_DOWN_IDLE_AVG (0x2<<0)
Jesse Barnesccab5c82011-01-18 15:49:25 -08005811#define GEN6_RP_DOWN_IDLE_CONT (0x1<<0)
Chris Wilson8fd26852010-12-08 18:40:43 +00005812#define GEN6_RP_UP_THRESHOLD 0xA02C
5813#define GEN6_RP_DOWN_THRESHOLD 0xA030
Jesse Barnesccab5c82011-01-18 15:49:25 -08005814#define GEN6_RP_CUR_UP_EI 0xA050
5815#define GEN6_CURICONT_MASK 0xffffff
5816#define GEN6_RP_CUR_UP 0xA054
5817#define GEN6_CURBSYTAVG_MASK 0xffffff
5818#define GEN6_RP_PREV_UP 0xA058
5819#define GEN6_RP_CUR_DOWN_EI 0xA05C
5820#define GEN6_CURIAVG_MASK 0xffffff
5821#define GEN6_RP_CUR_DOWN 0xA060
5822#define GEN6_RP_PREV_DOWN 0xA064
Chris Wilson8fd26852010-12-08 18:40:43 +00005823#define GEN6_RP_UP_EI 0xA068
5824#define GEN6_RP_DOWN_EI 0xA06C
5825#define GEN6_RP_IDLE_HYSTERSIS 0xA070
Imre Deak9e72b462014-05-05 15:13:55 +03005826#define GEN6_RPDEUHWTC 0xA080
5827#define GEN6_RPDEUC 0xA084
5828#define GEN6_RPDEUCSW 0xA088
Chris Wilson8fd26852010-12-08 18:40:43 +00005829#define GEN6_RC_STATE 0xA094
5830#define GEN6_RC1_WAKE_RATE_LIMIT 0xA098
5831#define GEN6_RC6_WAKE_RATE_LIMIT 0xA09C
5832#define GEN6_RC6pp_WAKE_RATE_LIMIT 0xA0A0
5833#define GEN6_RC_EVALUATION_INTERVAL 0xA0A8
5834#define GEN6_RC_IDLE_HYSTERSIS 0xA0AC
5835#define GEN6_RC_SLEEP 0xA0B0
Imre Deak9e72b462014-05-05 15:13:55 +03005836#define GEN6_RCUBMABDTMR 0xA0B0
Chris Wilson8fd26852010-12-08 18:40:43 +00005837#define GEN6_RC1e_THRESHOLD 0xA0B4
5838#define GEN6_RC6_THRESHOLD 0xA0B8
5839#define GEN6_RC6p_THRESHOLD 0xA0BC
Imre Deak9e72b462014-05-05 15:13:55 +03005840#define VLV_RCEDATA 0xA0BC
Chris Wilson8fd26852010-12-08 18:40:43 +00005841#define GEN6_RC6pp_THRESHOLD 0xA0C0
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08005842#define GEN6_PMINTRMSK 0xA168
Deepak Sbaccd452014-05-15 20:58:09 +03005843#define GEN8_PMINTR_REDIRECT_TO_NON_DISP (1<<31)
Imre Deak9e72b462014-05-05 15:13:55 +03005844#define VLV_PWRDWNUPCTL 0xA294
Chris Wilson8fd26852010-12-08 18:40:43 +00005845
5846#define GEN6_PMISR 0x44020
Ben Widawsky4912d042011-04-25 11:25:20 -07005847#define GEN6_PMIMR 0x44024 /* rps_lock */
Chris Wilson8fd26852010-12-08 18:40:43 +00005848#define GEN6_PMIIR 0x44028
5849#define GEN6_PMIER 0x4402C
5850#define GEN6_PM_MBOX_EVENT (1<<25)
5851#define GEN6_PM_THERMAL_EVENT (1<<24)
5852#define GEN6_PM_RP_DOWN_TIMEOUT (1<<6)
5853#define GEN6_PM_RP_UP_THRESHOLD (1<<5)
5854#define GEN6_PM_RP_DOWN_THRESHOLD (1<<4)
5855#define GEN6_PM_RP_UP_EI_EXPIRED (1<<2)
5856#define GEN6_PM_RP_DOWN_EI_EXPIRED (1<<1)
Ben Widawsky48484052013-05-28 19:22:27 -07005857#define GEN6_PM_RPS_EVENTS (GEN6_PM_RP_UP_THRESHOLD | \
Ben Widawsky4912d042011-04-25 11:25:20 -07005858 GEN6_PM_RP_DOWN_THRESHOLD | \
5859 GEN6_PM_RP_DOWN_TIMEOUT)
Chris Wilson8fd26852010-12-08 18:40:43 +00005860
Imre Deak9e72b462014-05-05 15:13:55 +03005861#define GEN7_GT_SCRATCH_BASE 0x4F100
5862#define GEN7_GT_SCRATCH_REG_NUM 8
5863
Deepak S76c3552f2014-01-30 23:08:16 +05305864#define VLV_GTLC_SURVIVABILITY_REG 0x130098
5865#define VLV_GFX_CLK_STATUS_BIT (1<<3)
5866#define VLV_GFX_CLK_FORCE_ON_BIT (1<<2)
5867
Ben Widawskycce66a22012-03-27 18:59:38 -07005868#define GEN6_GT_GFX_RC6_LOCKED 0x138104
Jesse Barnes49798eb2013-09-26 17:55:57 -07005869#define VLV_COUNTER_CONTROL 0x138104
5870#define VLV_COUNT_RANGE_HIGH (1<<15)
Deepak S31685c22014-07-03 17:33:01 -04005871#define VLV_MEDIA_RC0_COUNT_EN (1<<5)
5872#define VLV_RENDER_RC0_COUNT_EN (1<<4)
Jesse Barnes49798eb2013-09-26 17:55:57 -07005873#define VLV_MEDIA_RC6_COUNT_EN (1<<1)
5874#define VLV_RENDER_RC6_COUNT_EN (1<<0)
Ben Widawskycce66a22012-03-27 18:59:38 -07005875#define GEN6_GT_GFX_RC6 0x138108
Imre Deak9cc19be2014-04-14 20:24:24 +03005876#define VLV_GT_RENDER_RC6 0x138108
5877#define VLV_GT_MEDIA_RC6 0x13810C
5878
Ben Widawskycce66a22012-03-27 18:59:38 -07005879#define GEN6_GT_GFX_RC6p 0x13810C
5880#define GEN6_GT_GFX_RC6pp 0x138110
Deepak S31685c22014-07-03 17:33:01 -04005881#define VLV_RENDER_C0_COUNT_REG 0x138118
5882#define VLV_MEDIA_C0_COUNT_REG 0x13811C
Ben Widawskycce66a22012-03-27 18:59:38 -07005883
Chris Wilson8fd26852010-12-08 18:40:43 +00005884#define GEN6_PCODE_MAILBOX 0x138124
5885#define GEN6_PCODE_READY (1<<31)
Jesse Barnesa6044e22010-12-20 11:34:20 -08005886#define GEN6_READ_OC_PARAMS 0xc
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07005887#define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8
5888#define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9
Ben Widawsky31643d52012-09-26 10:34:01 -07005889#define GEN6_PCODE_WRITE_RC6VIDS 0x4
5890#define GEN6_PCODE_READ_RC6VIDS 0x5
Paulo Zanoni515b2392013-09-10 19:36:37 -03005891#define GEN6_PCODE_READ_D_COMP 0x10
5892#define GEN6_PCODE_WRITE_D_COMP 0x11
Ben Widawsky7083e052013-02-01 16:41:14 -08005893#define GEN6_ENCODE_RC6_VID(mv) (((mv) - 245) / 5)
5894#define GEN6_DECODE_RC6_VID(vids) (((vids) * 5) + 245)
Ben Widawsky2a114cc2013-11-02 21:07:47 -07005895#define DISPLAY_IPS_CONTROL 0x19
Chris Wilson8fd26852010-12-08 18:40:43 +00005896#define GEN6_PCODE_DATA 0x138128
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07005897#define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8
Chris Wilson3ebecd02013-04-12 19:10:13 +01005898#define GEN6_PCODE_FREQ_RING_RATIO_SHIFT 16
Chris Wilson8fd26852010-12-08 18:40:43 +00005899
Ben Widawsky4d855292011-12-12 19:34:16 -08005900#define GEN6_GT_CORE_STATUS 0x138060
5901#define GEN6_CORE_CPD_STATE_MASK (7<<4)
5902#define GEN6_RCn_MASK 7
5903#define GEN6_RC0 0
5904#define GEN6_RC3 2
5905#define GEN6_RC6 3
5906#define GEN6_RC7 4
5907
Ben Widawskye3689192012-05-25 16:56:22 -07005908#define GEN7_MISCCPCTL (0x9424)
5909#define GEN7_DOP_CLOCK_GATE_ENABLE (1<<0)
5910
5911/* IVYBRIDGE DPF */
5912#define GEN7_L3CDERRST1 0xB008 /* L3CD Error Status 1 */
Ben Widawsky35a85ac2013-09-19 11:13:41 -07005913#define HSW_L3CDERRST11 0xB208 /* L3CD Error Status register 1 slice 1 */
Ben Widawskye3689192012-05-25 16:56:22 -07005914#define GEN7_L3CDERRST1_ROW_MASK (0x7ff<<14)
5915#define GEN7_PARITY_ERROR_VALID (1<<13)
5916#define GEN7_L3CDERRST1_BANK_MASK (3<<11)
5917#define GEN7_L3CDERRST1_SUBBANK_MASK (7<<8)
5918#define GEN7_PARITY_ERROR_ROW(reg) \
5919 ((reg & GEN7_L3CDERRST1_ROW_MASK) >> 14)
5920#define GEN7_PARITY_ERROR_BANK(reg) \
5921 ((reg & GEN7_L3CDERRST1_BANK_MASK) >> 11)
5922#define GEN7_PARITY_ERROR_SUBBANK(reg) \
5923 ((reg & GEN7_L3CDERRST1_SUBBANK_MASK) >> 8)
5924#define GEN7_L3CDERRST1_ENABLE (1<<7)
5925
Ben Widawskyb9524a12012-05-25 16:56:24 -07005926#define GEN7_L3LOG_BASE 0xB070
Ben Widawsky35a85ac2013-09-19 11:13:41 -07005927#define HSW_L3LOG_BASE_SLICE1 0xB270
Ben Widawskyb9524a12012-05-25 16:56:24 -07005928#define GEN7_L3LOG_SIZE 0x80
5929
Jesse Barnes12f33822012-10-25 12:15:45 -07005930#define GEN7_HALF_SLICE_CHICKEN1 0xe100 /* IVB GT1 + VLV */
5931#define GEN7_HALF_SLICE_CHICKEN1_GT2 0xf100
5932#define GEN7_MAX_PS_THREAD_DEP (8<<12)
Ben Widawsky4c2e7a52013-11-02 21:08:00 -07005933#define GEN7_SINGLE_SUBSCAN_DISPATCH_ENABLE (1<<10)
Jesse Barnes12f33822012-10-25 12:15:45 -07005934#define GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE (1<<3)
5935
Damien Lespiau3ca5da42014-03-26 18:18:01 +00005936#define GEN9_HALF_SLICE_CHICKEN5 0xe188
5937#define GEN9_DG_MIRROR_FIX_ENABLE (1<<5)
5938
Kenneth Graunkec8966e12014-02-26 23:59:30 -08005939#define GEN8_ROW_CHICKEN 0xe4f0
5940#define PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE (1<<8)
Kenneth Graunke1411e6a2014-02-26 23:59:31 -08005941#define STALL_DOP_GATING_DISABLE (1<<5)
Kenneth Graunkec8966e12014-02-26 23:59:30 -08005942
Jesse Barnes8ab43972012-10-25 12:15:42 -07005943#define GEN7_ROW_CHICKEN2 0xe4f4
5944#define GEN7_ROW_CHICKEN2_GT2 0xf4f4
5945#define DOP_CLOCK_GATING_DISABLE (1<<0)
5946
Francisco Jerezf3fc4882013-10-02 15:53:16 -07005947#define HSW_ROW_CHICKEN3 0xe49c
5948#define HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE (1 << 6)
5949
Ben Widawskyfd392b62013-11-04 22:52:39 -08005950#define HALF_SLICE_CHICKEN3 0xe184
5951#define GEN8_CENTROID_PIXEL_OPT_DIS (1<<8)
Ben Widawskybf663472013-11-02 21:07:57 -07005952#define GEN8_SAMPLER_POWER_BYPASS_DIS (1<<1)
Ben Widawskyfd392b62013-11-04 22:52:39 -08005953
Damien Lespiau5c969aa2014-02-07 19:12:48 +00005954#define G4X_AUD_VID_DID (dev_priv->info.display_mmio_offset + 0x62020)
Wu Fengguange0dac652011-09-05 14:25:34 +08005955#define INTEL_AUDIO_DEVCL 0x808629FB
5956#define INTEL_AUDIO_DEVBLC 0x80862801
5957#define INTEL_AUDIO_DEVCTG 0x80862802
5958
5959#define G4X_AUD_CNTL_ST 0x620B4
5960#define G4X_ELDV_DEVCL_DEVBLC (1 << 13)
5961#define G4X_ELDV_DEVCTG (1 << 14)
5962#define G4X_ELD_ADDR (0xf << 5)
5963#define G4X_ELD_ACK (1 << 4)
5964#define G4X_HDMIW_HDMIEDID 0x6210C
5965
Wu Fengguang1202b4c62011-12-09 20:42:18 +08005966#define IBX_HDMIW_HDMIEDID_A 0xE2050
Wang Xingchao9b138a82012-08-09 16:52:18 +08005967#define IBX_HDMIW_HDMIEDID_B 0xE2150
5968#define IBX_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
5969 IBX_HDMIW_HDMIEDID_A, \
5970 IBX_HDMIW_HDMIEDID_B)
Wu Fengguang1202b4c62011-12-09 20:42:18 +08005971#define IBX_AUD_CNTL_ST_A 0xE20B4
Wang Xingchao9b138a82012-08-09 16:52:18 +08005972#define IBX_AUD_CNTL_ST_B 0xE21B4
5973#define IBX_AUD_CNTL_ST(pipe) _PIPE(pipe, \
5974 IBX_AUD_CNTL_ST_A, \
5975 IBX_AUD_CNTL_ST_B)
Wu Fengguang1202b4c62011-12-09 20:42:18 +08005976#define IBX_ELD_BUFFER_SIZE (0x1f << 10)
5977#define IBX_ELD_ADDRESS (0x1f << 5)
5978#define IBX_ELD_ACK (1 << 4)
5979#define IBX_AUD_CNTL_ST2 0xE20C0
5980#define IBX_ELD_VALIDB (1 << 0)
5981#define IBX_CP_READYB (1 << 1)
Wu Fengguange0dac652011-09-05 14:25:34 +08005982
Wu Fengguang1202b4c62011-12-09 20:42:18 +08005983#define CPT_HDMIW_HDMIEDID_A 0xE5050
Wang Xingchao9b138a82012-08-09 16:52:18 +08005984#define CPT_HDMIW_HDMIEDID_B 0xE5150
5985#define CPT_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
5986 CPT_HDMIW_HDMIEDID_A, \
5987 CPT_HDMIW_HDMIEDID_B)
Wu Fengguang1202b4c62011-12-09 20:42:18 +08005988#define CPT_AUD_CNTL_ST_A 0xE50B4
Wang Xingchao9b138a82012-08-09 16:52:18 +08005989#define CPT_AUD_CNTL_ST_B 0xE51B4
5990#define CPT_AUD_CNTL_ST(pipe) _PIPE(pipe, \
5991 CPT_AUD_CNTL_ST_A, \
5992 CPT_AUD_CNTL_ST_B)
Wu Fengguang1202b4c62011-12-09 20:42:18 +08005993#define CPT_AUD_CNTRL_ST2 0xE50C0
Wu Fengguange0dac652011-09-05 14:25:34 +08005994
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04005995#define VLV_HDMIW_HDMIEDID_A (VLV_DISPLAY_BASE + 0x62050)
5996#define VLV_HDMIW_HDMIEDID_B (VLV_DISPLAY_BASE + 0x62150)
5997#define VLV_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
5998 VLV_HDMIW_HDMIEDID_A, \
5999 VLV_HDMIW_HDMIEDID_B)
6000#define VLV_AUD_CNTL_ST_A (VLV_DISPLAY_BASE + 0x620B4)
6001#define VLV_AUD_CNTL_ST_B (VLV_DISPLAY_BASE + 0x621B4)
6002#define VLV_AUD_CNTL_ST(pipe) _PIPE(pipe, \
6003 VLV_AUD_CNTL_ST_A, \
6004 VLV_AUD_CNTL_ST_B)
6005#define VLV_AUD_CNTL_ST2 (VLV_DISPLAY_BASE + 0x620C0)
6006
Eric Anholtae662d32012-01-03 09:23:29 -08006007/* These are the 4 32-bit write offset registers for each stream
6008 * output buffer. It determines the offset from the
6009 * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to.
6010 */
6011#define GEN7_SO_WRITE_OFFSET(n) (0x5280 + (n) * 4)
6012
Wu Fengguangb6daa022012-01-06 14:41:31 -06006013#define IBX_AUD_CONFIG_A 0xe2000
Wang Xingchao9b138a82012-08-09 16:52:18 +08006014#define IBX_AUD_CONFIG_B 0xe2100
6015#define IBX_AUD_CFG(pipe) _PIPE(pipe, \
6016 IBX_AUD_CONFIG_A, \
6017 IBX_AUD_CONFIG_B)
Wu Fengguangb6daa022012-01-06 14:41:31 -06006018#define CPT_AUD_CONFIG_A 0xe5000
Wang Xingchao9b138a82012-08-09 16:52:18 +08006019#define CPT_AUD_CONFIG_B 0xe5100
6020#define CPT_AUD_CFG(pipe) _PIPE(pipe, \
6021 CPT_AUD_CONFIG_A, \
6022 CPT_AUD_CONFIG_B)
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04006023#define VLV_AUD_CONFIG_A (VLV_DISPLAY_BASE + 0x62000)
6024#define VLV_AUD_CONFIG_B (VLV_DISPLAY_BASE + 0x62100)
6025#define VLV_AUD_CFG(pipe) _PIPE(pipe, \
6026 VLV_AUD_CONFIG_A, \
6027 VLV_AUD_CONFIG_B)
6028
Wu Fengguangb6daa022012-01-06 14:41:31 -06006029#define AUD_CONFIG_N_VALUE_INDEX (1 << 29)
6030#define AUD_CONFIG_N_PROG_ENABLE (1 << 28)
6031#define AUD_CONFIG_UPPER_N_SHIFT 20
6032#define AUD_CONFIG_UPPER_N_VALUE (0xff << 20)
6033#define AUD_CONFIG_LOWER_N_SHIFT 4
6034#define AUD_CONFIG_LOWER_N_VALUE (0xfff << 4)
6035#define AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT 16
Jani Nikula1a915102013-10-16 12:34:48 +03006036#define AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK (0xf << 16)
6037#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 (0 << 16)
6038#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 (1 << 16)
6039#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 (2 << 16)
6040#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 (3 << 16)
6041#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 (4 << 16)
6042#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 (5 << 16)
6043#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 (6 << 16)
6044#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 (7 << 16)
6045#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 (8 << 16)
6046#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 (9 << 16)
Wu Fengguangb6daa022012-01-06 14:41:31 -06006047#define AUD_CONFIG_DISABLE_NCTS (1 << 3)
6048
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08006049/* HSW Audio */
6050#define HSW_AUD_CONFIG_A 0x65000 /* Audio Configuration Transcoder A */
6051#define HSW_AUD_CONFIG_B 0x65100 /* Audio Configuration Transcoder B */
6052#define HSW_AUD_CFG(pipe) _PIPE(pipe, \
6053 HSW_AUD_CONFIG_A, \
6054 HSW_AUD_CONFIG_B)
6055
6056#define HSW_AUD_MISC_CTRL_A 0x65010 /* Audio Misc Control Convert 1 */
6057#define HSW_AUD_MISC_CTRL_B 0x65110 /* Audio Misc Control Convert 2 */
6058#define HSW_AUD_MISC_CTRL(pipe) _PIPE(pipe, \
6059 HSW_AUD_MISC_CTRL_A, \
6060 HSW_AUD_MISC_CTRL_B)
6061
6062#define HSW_AUD_DIP_ELD_CTRL_ST_A 0x650b4 /* Audio DIP and ELD Control State Transcoder A */
6063#define HSW_AUD_DIP_ELD_CTRL_ST_B 0x651b4 /* Audio DIP and ELD Control State Transcoder B */
6064#define HSW_AUD_DIP_ELD_CTRL(pipe) _PIPE(pipe, \
6065 HSW_AUD_DIP_ELD_CTRL_ST_A, \
6066 HSW_AUD_DIP_ELD_CTRL_ST_B)
6067
6068/* Audio Digital Converter */
6069#define HSW_AUD_DIG_CNVT_1 0x65080 /* Audio Converter 1 */
6070#define HSW_AUD_DIG_CNVT_2 0x65180 /* Audio Converter 1 */
6071#define AUD_DIG_CNVT(pipe) _PIPE(pipe, \
6072 HSW_AUD_DIG_CNVT_1, \
6073 HSW_AUD_DIG_CNVT_2)
Wang Xingchao9b138a82012-08-09 16:52:18 +08006074#define DIP_PORT_SEL_MASK 0x3
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08006075
6076#define HSW_AUD_EDID_DATA_A 0x65050
6077#define HSW_AUD_EDID_DATA_B 0x65150
6078#define HSW_AUD_EDID_DATA(pipe) _PIPE(pipe, \
6079 HSW_AUD_EDID_DATA_A, \
6080 HSW_AUD_EDID_DATA_B)
6081
6082#define HSW_AUD_PIPE_CONV_CFG 0x6507c /* Audio pipe and converter configs */
6083#define HSW_AUD_PIN_ELD_CP_VLD 0x650c0 /* Audio ELD and CP Ready Status */
6084#define AUDIO_INACTIVE_C (1<<11)
6085#define AUDIO_INACTIVE_B (1<<7)
6086#define AUDIO_INACTIVE_A (1<<3)
6087#define AUDIO_OUTPUT_ENABLE_A (1<<2)
6088#define AUDIO_OUTPUT_ENABLE_B (1<<6)
6089#define AUDIO_OUTPUT_ENABLE_C (1<<10)
6090#define AUDIO_ELD_VALID_A (1<<0)
6091#define AUDIO_ELD_VALID_B (1<<4)
6092#define AUDIO_ELD_VALID_C (1<<8)
6093#define AUDIO_CP_READY_A (1<<1)
6094#define AUDIO_CP_READY_B (1<<5)
6095#define AUDIO_CP_READY_C (1<<9)
6096
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03006097/* HSW Power Wells */
Paulo Zanonifa42e232013-01-25 16:59:11 -02006098#define HSW_PWR_WELL_BIOS 0x45400 /* CTL1 */
6099#define HSW_PWR_WELL_DRIVER 0x45404 /* CTL2 */
6100#define HSW_PWR_WELL_KVMR 0x45408 /* CTL3 */
6101#define HSW_PWR_WELL_DEBUG 0x4540C /* CTL4 */
Paulo Zanoni6aedd1f2013-08-02 16:22:25 -03006102#define HSW_PWR_WELL_ENABLE_REQUEST (1<<31)
6103#define HSW_PWR_WELL_STATE_ENABLED (1<<30)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006104#define HSW_PWR_WELL_CTL5 0x45410
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03006105#define HSW_PWR_WELL_ENABLE_SINGLE_STEP (1<<31)
6106#define HSW_PWR_WELL_PWR_GATE_OVERRIDE (1<<20)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006107#define HSW_PWR_WELL_FORCE_ON (1<<19)
6108#define HSW_PWR_WELL_CTL6 0x45414
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03006109
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03006110/* Per-pipe DDI Function Control */
Paulo Zanoniad80a812012-10-24 16:06:19 -02006111#define TRANS_DDI_FUNC_CTL_A 0x60400
6112#define TRANS_DDI_FUNC_CTL_B 0x61400
6113#define TRANS_DDI_FUNC_CTL_C 0x62400
6114#define TRANS_DDI_FUNC_CTL_EDP 0x6F400
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006115#define TRANS_DDI_FUNC_CTL(tran) _TRANSCODER2(tran, TRANS_DDI_FUNC_CTL_A)
6116
Paulo Zanoniad80a812012-10-24 16:06:19 -02006117#define TRANS_DDI_FUNC_ENABLE (1<<31)
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03006118/* Those bits are ignored by pipe EDP since it can only connect to DDI A */
Paulo Zanoniad80a812012-10-24 16:06:19 -02006119#define TRANS_DDI_PORT_MASK (7<<28)
Daniel Vetter26804af2014-06-25 22:01:55 +03006120#define TRANS_DDI_PORT_SHIFT 28
Paulo Zanoniad80a812012-10-24 16:06:19 -02006121#define TRANS_DDI_SELECT_PORT(x) ((x)<<28)
6122#define TRANS_DDI_PORT_NONE (0<<28)
6123#define TRANS_DDI_MODE_SELECT_MASK (7<<24)
6124#define TRANS_DDI_MODE_SELECT_HDMI (0<<24)
6125#define TRANS_DDI_MODE_SELECT_DVI (1<<24)
6126#define TRANS_DDI_MODE_SELECT_DP_SST (2<<24)
6127#define TRANS_DDI_MODE_SELECT_DP_MST (3<<24)
6128#define TRANS_DDI_MODE_SELECT_FDI (4<<24)
6129#define TRANS_DDI_BPC_MASK (7<<20)
6130#define TRANS_DDI_BPC_8 (0<<20)
6131#define TRANS_DDI_BPC_10 (1<<20)
6132#define TRANS_DDI_BPC_6 (2<<20)
6133#define TRANS_DDI_BPC_12 (3<<20)
6134#define TRANS_DDI_PVSYNC (1<<17)
6135#define TRANS_DDI_PHSYNC (1<<16)
6136#define TRANS_DDI_EDP_INPUT_MASK (7<<12)
6137#define TRANS_DDI_EDP_INPUT_A_ON (0<<12)
6138#define TRANS_DDI_EDP_INPUT_A_ONOFF (4<<12)
6139#define TRANS_DDI_EDP_INPUT_B_ONOFF (5<<12)
6140#define TRANS_DDI_EDP_INPUT_C_ONOFF (6<<12)
Dave Airlie01b887c2014-05-02 11:17:41 +10006141#define TRANS_DDI_DP_VC_PAYLOAD_ALLOC (1<<8)
Paulo Zanoniad80a812012-10-24 16:06:19 -02006142#define TRANS_DDI_BFI_ENABLE (1<<4)
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03006143
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03006144/* DisplayPort Transport Control */
6145#define DP_TP_CTL_A 0x64040
6146#define DP_TP_CTL_B 0x64140
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006147#define DP_TP_CTL(port) _PORT(port, DP_TP_CTL_A, DP_TP_CTL_B)
6148#define DP_TP_CTL_ENABLE (1<<31)
6149#define DP_TP_CTL_MODE_SST (0<<27)
6150#define DP_TP_CTL_MODE_MST (1<<27)
Dave Airlie01b887c2014-05-02 11:17:41 +10006151#define DP_TP_CTL_FORCE_ACT (1<<25)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03006152#define DP_TP_CTL_ENHANCED_FRAME_ENABLE (1<<18)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006153#define DP_TP_CTL_FDI_AUTOTRAIN (1<<15)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03006154#define DP_TP_CTL_LINK_TRAIN_MASK (7<<8)
6155#define DP_TP_CTL_LINK_TRAIN_PAT1 (0<<8)
6156#define DP_TP_CTL_LINK_TRAIN_PAT2 (1<<8)
Paulo Zanonid6c0d722012-10-15 15:51:34 -03006157#define DP_TP_CTL_LINK_TRAIN_PAT3 (4<<8)
6158#define DP_TP_CTL_LINK_TRAIN_IDLE (2<<8)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006159#define DP_TP_CTL_LINK_TRAIN_NORMAL (3<<8)
Paulo Zanonid6c0d722012-10-15 15:51:34 -03006160#define DP_TP_CTL_SCRAMBLE_DISABLE (1<<7)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03006161
Eugeni Dodonove411b2c2012-03-29 12:32:25 -03006162/* DisplayPort Transport Status */
6163#define DP_TP_STATUS_A 0x64044
6164#define DP_TP_STATUS_B 0x64144
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006165#define DP_TP_STATUS(port) _PORT(port, DP_TP_STATUS_A, DP_TP_STATUS_B)
Dave Airlie01b887c2014-05-02 11:17:41 +10006166#define DP_TP_STATUS_IDLE_DONE (1<<25)
6167#define DP_TP_STATUS_ACT_SENT (1<<24)
6168#define DP_TP_STATUS_MODE_STATUS_MST (1<<23)
6169#define DP_TP_STATUS_AUTOTRAIN_DONE (1<<12)
6170#define DP_TP_STATUS_PAYLOAD_MAPPING_VC2 (3 << 8)
6171#define DP_TP_STATUS_PAYLOAD_MAPPING_VC1 (3 << 4)
6172#define DP_TP_STATUS_PAYLOAD_MAPPING_VC0 (3 << 0)
Eugeni Dodonove411b2c2012-03-29 12:32:25 -03006173
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03006174/* DDI Buffer Control */
6175#define DDI_BUF_CTL_A 0x64000
6176#define DDI_BUF_CTL_B 0x64100
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006177#define DDI_BUF_CTL(port) _PORT(port, DDI_BUF_CTL_A, DDI_BUF_CTL_B)
6178#define DDI_BUF_CTL_ENABLE (1<<31)
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05306179#define DDI_BUF_TRANS_SELECT(n) ((n) << 24)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006180#define DDI_BUF_EMP_MASK (0xf<<24)
Damien Lespiau876a8cd2012-12-11 18:48:30 +00006181#define DDI_BUF_PORT_REVERSAL (1<<16)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006182#define DDI_BUF_IS_IDLE (1<<7)
Paulo Zanoni79935fc2012-11-20 13:27:40 -02006183#define DDI_A_4_LANES (1<<4)
Daniel Vetter17aa6be2013-04-30 14:01:40 +02006184#define DDI_PORT_WIDTH(width) (((width) - 1) << 1)
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03006185#define DDI_INIT_DISPLAY_DETECTED (1<<0)
6186
Eugeni Dodonovbb879a42012-03-29 12:32:27 -03006187/* DDI Buffer Translations */
6188#define DDI_BUF_TRANS_A 0x64E00
6189#define DDI_BUF_TRANS_B 0x64E60
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006190#define DDI_BUF_TRANS(port) _PORT(port, DDI_BUF_TRANS_A, DDI_BUF_TRANS_B)
Eugeni Dodonovbb879a42012-03-29 12:32:27 -03006191
Eugeni Dodonov7501a4d2012-03-29 12:32:29 -03006192/* Sideband Interface (SBI) is programmed indirectly, via
6193 * SBI_ADDR, which contains the register offset; and SBI_DATA,
6194 * which contains the payload */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006195#define SBI_ADDR 0xC6000
6196#define SBI_DATA 0xC6004
Eugeni Dodonov7501a4d2012-03-29 12:32:29 -03006197#define SBI_CTL_STAT 0xC6008
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02006198#define SBI_CTL_DEST_ICLK (0x0<<16)
6199#define SBI_CTL_DEST_MPHY (0x1<<16)
6200#define SBI_CTL_OP_IORD (0x2<<8)
6201#define SBI_CTL_OP_IOWR (0x3<<8)
Eugeni Dodonov7501a4d2012-03-29 12:32:29 -03006202#define SBI_CTL_OP_CRRD (0x6<<8)
6203#define SBI_CTL_OP_CRWR (0x7<<8)
6204#define SBI_RESPONSE_FAIL (0x1<<1)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006205#define SBI_RESPONSE_SUCCESS (0x0<<1)
6206#define SBI_BUSY (0x1<<0)
6207#define SBI_READY (0x0<<0)
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03006208
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03006209/* SBI offsets */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006210#define SBI_SSCDIVINTPHASE6 0x0600
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03006211#define SBI_SSCDIVINTPHASE_DIVSEL_MASK ((0x7f)<<1)
6212#define SBI_SSCDIVINTPHASE_DIVSEL(x) ((x)<<1)
6213#define SBI_SSCDIVINTPHASE_INCVAL_MASK ((0x7f)<<8)
6214#define SBI_SSCDIVINTPHASE_INCVAL(x) ((x)<<8)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006215#define SBI_SSCDIVINTPHASE_DIR(x) ((x)<<15)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03006216#define SBI_SSCDIVINTPHASE_PROPAGATE (1<<0)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006217#define SBI_SSCCTL 0x020c
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03006218#define SBI_SSCCTL6 0x060C
Paulo Zanonidde86e22012-12-01 12:04:25 -02006219#define SBI_SSCCTL_PATHALT (1<<3)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006220#define SBI_SSCCTL_DISABLE (1<<0)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03006221#define SBI_SSCAUXDIV6 0x0610
6222#define SBI_SSCAUXDIV_FINALDIV2SEL(x) ((x)<<4)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006223#define SBI_DBUFF0 0x2a00
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006224#define SBI_GEN0 0x1f00
6225#define SBI_GEN0_CFG_BUFFENABLE_DISABLE (1<<0)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03006226
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03006227/* LPT PIXCLK_GATE */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006228#define PIXCLK_GATE 0xC6020
Paulo Zanoni745ca3b2012-08-08 14:15:32 -03006229#define PIXCLK_GATE_UNGATE (1<<0)
6230#define PIXCLK_GATE_GATE (0<<0)
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03006231
Eugeni Dodonove93ea062012-03-29 12:32:32 -03006232/* SPLL */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006233#define SPLL_CTL 0x46020
Eugeni Dodonove93ea062012-03-29 12:32:32 -03006234#define SPLL_PLL_ENABLE (1<<31)
Damien Lespiau39bc66c2012-10-11 15:24:04 +01006235#define SPLL_PLL_SSC (1<<28)
6236#define SPLL_PLL_NON_SSC (2<<28)
Jesse Barnes11578552014-01-21 12:42:10 -08006237#define SPLL_PLL_LCPLL (3<<28)
6238#define SPLL_PLL_REF_MASK (3<<28)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006239#define SPLL_PLL_FREQ_810MHz (0<<26)
6240#define SPLL_PLL_FREQ_1350MHz (1<<26)
Jesse Barnes11578552014-01-21 12:42:10 -08006241#define SPLL_PLL_FREQ_2700MHz (2<<26)
6242#define SPLL_PLL_FREQ_MASK (3<<26)
Eugeni Dodonove93ea062012-03-29 12:32:32 -03006243
Eugeni Dodonov4dffc402012-03-29 12:32:36 -03006244/* WRPLL */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006245#define WRPLL_CTL1 0x46040
6246#define WRPLL_CTL2 0x46060
Daniel Vetterd452c5b2014-07-04 11:27:39 -03006247#define WRPLL_CTL(pll) (pll == 0 ? WRPLL_CTL1 : WRPLL_CTL2)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006248#define WRPLL_PLL_ENABLE (1<<31)
Daniel Vetter114fe482014-06-25 22:01:48 +03006249#define WRPLL_PLL_SSC (1<<28)
6250#define WRPLL_PLL_NON_SSC (2<<28)
6251#define WRPLL_PLL_LCPLL (3<<28)
6252#define WRPLL_PLL_REF_MASK (3<<28)
Eugeni Dodonovef4d0842012-04-13 17:08:38 -03006253/* WRPLL divider programming */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006254#define WRPLL_DIVIDER_REFERENCE(x) ((x)<<0)
Jesse Barnes11578552014-01-21 12:42:10 -08006255#define WRPLL_DIVIDER_REF_MASK (0xff)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006256#define WRPLL_DIVIDER_POST(x) ((x)<<8)
Jesse Barnes11578552014-01-21 12:42:10 -08006257#define WRPLL_DIVIDER_POST_MASK (0x3f<<8)
6258#define WRPLL_DIVIDER_POST_SHIFT 8
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006259#define WRPLL_DIVIDER_FEEDBACK(x) ((x)<<16)
Jesse Barnes11578552014-01-21 12:42:10 -08006260#define WRPLL_DIVIDER_FB_SHIFT 16
6261#define WRPLL_DIVIDER_FB_MASK (0xff<<16)
Eugeni Dodonov4dffc402012-03-29 12:32:36 -03006262
Eugeni Dodonovfec91812012-03-29 12:32:33 -03006263/* Port clock selection */
6264#define PORT_CLK_SEL_A 0x46100
6265#define PORT_CLK_SEL_B 0x46104
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006266#define PORT_CLK_SEL(port) _PORT(port, PORT_CLK_SEL_A, PORT_CLK_SEL_B)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03006267#define PORT_CLK_SEL_LCPLL_2700 (0<<29)
6268#define PORT_CLK_SEL_LCPLL_1350 (1<<29)
6269#define PORT_CLK_SEL_LCPLL_810 (2<<29)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006270#define PORT_CLK_SEL_SPLL (3<<29)
Daniel Vetter716c2e52014-06-25 22:02:02 +03006271#define PORT_CLK_SEL_WRPLL(pll) (((pll)+4)<<29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03006272#define PORT_CLK_SEL_WRPLL1 (4<<29)
6273#define PORT_CLK_SEL_WRPLL2 (5<<29)
Paulo Zanoni6441ab52012-10-05 12:05:58 -03006274#define PORT_CLK_SEL_NONE (7<<29)
Jesse Barnes11578552014-01-21 12:42:10 -08006275#define PORT_CLK_SEL_MASK (7<<29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03006276
Paulo Zanonibb523fc2012-10-23 18:29:56 -02006277/* Transcoder clock selection */
6278#define TRANS_CLK_SEL_A 0x46140
6279#define TRANS_CLK_SEL_B 0x46144
6280#define TRANS_CLK_SEL(tran) _TRANSCODER(tran, TRANS_CLK_SEL_A, TRANS_CLK_SEL_B)
6281/* For each transcoder, we need to select the corresponding port clock */
6282#define TRANS_CLK_SEL_DISABLED (0x0<<29)
6283#define TRANS_CLK_SEL_PORT(x) ((x+1)<<29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03006284
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006285#define TRANSA_MSA_MISC 0x60410
6286#define TRANSB_MSA_MISC 0x61410
6287#define TRANSC_MSA_MISC 0x62410
6288#define TRANS_EDP_MSA_MISC 0x6f410
6289#define TRANS_MSA_MISC(tran) _TRANSCODER2(tran, TRANSA_MSA_MISC)
6290
Paulo Zanonic9809792012-10-23 18:30:00 -02006291#define TRANS_MSA_SYNC_CLK (1<<0)
6292#define TRANS_MSA_6_BPC (0<<5)
6293#define TRANS_MSA_8_BPC (1<<5)
6294#define TRANS_MSA_10_BPC (2<<5)
6295#define TRANS_MSA_12_BPC (3<<5)
6296#define TRANS_MSA_16_BPC (4<<5)
Paulo Zanonidae84792012-10-15 15:51:30 -03006297
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03006298/* LCPLL Control */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006299#define LCPLL_CTL 0x130040
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03006300#define LCPLL_PLL_DISABLE (1<<31)
6301#define LCPLL_PLL_LOCK (1<<30)
Paulo Zanoni79f689a2012-10-05 12:05:52 -03006302#define LCPLL_CLK_FREQ_MASK (3<<26)
6303#define LCPLL_CLK_FREQ_450 (0<<26)
Paulo Zanonie39bf982013-11-02 21:07:36 -07006304#define LCPLL_CLK_FREQ_54O_BDW (1<<26)
6305#define LCPLL_CLK_FREQ_337_5_BDW (2<<26)
6306#define LCPLL_CLK_FREQ_675_BDW (3<<26)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006307#define LCPLL_CD_CLOCK_DISABLE (1<<25)
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03006308#define LCPLL_CD2X_CLOCK_DISABLE (1<<23)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006309#define LCPLL_POWER_DOWN_ALLOW (1<<22)
Paulo Zanoni79f689a2012-10-05 12:05:52 -03006310#define LCPLL_CD_SOURCE_FCLK (1<<21)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006311#define LCPLL_CD_SOURCE_FCLK_DONE (1<<19)
6312
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03006313/* Please see hsw_read_dcomp() and hsw_write_dcomp() before using this register,
6314 * since on HSW we can't write to it using I915_WRITE. */
6315#define D_COMP_HSW (MCHBAR_MIRROR_BASE_SNB + 0x5F0C)
6316#define D_COMP_BDW 0x138144
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006317#define D_COMP_RCOMP_IN_PROGRESS (1<<9)
6318#define D_COMP_COMP_FORCE (1<<8)
6319#define D_COMP_COMP_DISABLE (1<<0)
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03006320
Eugeni Dodonov69e94b72012-03-29 12:32:37 -03006321/* Pipe WM_LINETIME - watermark line time */
6322#define PIPE_WM_LINETIME_A 0x45270
6323#define PIPE_WM_LINETIME_B 0x45274
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006324#define PIPE_WM_LINETIME(pipe) _PIPE(pipe, PIPE_WM_LINETIME_A, \
6325 PIPE_WM_LINETIME_B)
6326#define PIPE_WM_LINETIME_MASK (0x1ff)
6327#define PIPE_WM_LINETIME_TIME(x) ((x))
Eugeni Dodonov69e94b72012-03-29 12:32:37 -03006328#define PIPE_WM_LINETIME_IPS_LINETIME_MASK (0x1ff<<16)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006329#define PIPE_WM_LINETIME_IPS_LINETIME(x) ((x)<<16)
Eugeni Dodonov96d6e352012-03-29 12:32:38 -03006330
6331/* SFUSE_STRAP */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006332#define SFUSE_STRAP 0xc2014
Damien Lespiau658ac4c2014-02-10 17:19:45 +00006333#define SFUSE_STRAP_FUSE_LOCK (1<<13)
6334#define SFUSE_STRAP_DISPLAY_DISABLED (1<<7)
Eugeni Dodonov96d6e352012-03-29 12:32:38 -03006335#define SFUSE_STRAP_DDIB_DETECTED (1<<2)
6336#define SFUSE_STRAP_DDIC_DETECTED (1<<1)
6337#define SFUSE_STRAP_DDID_DETECTED (1<<0)
6338
Paulo Zanoni801bcff2013-05-31 10:08:35 -03006339#define WM_MISC 0x45260
6340#define WM_MISC_DATA_PARTITION_5_6 (1 << 0)
6341
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03006342#define WM_DBG 0x45280
6343#define WM_DBG_DISALLOW_MULTIPLE_LP (1<<0)
6344#define WM_DBG_DISALLOW_MAXFIFO (1<<1)
6345#define WM_DBG_DISALLOW_SPRITE (1<<2)
6346
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006347/* pipe CSC */
6348#define _PIPE_A_CSC_COEFF_RY_GY 0x49010
6349#define _PIPE_A_CSC_COEFF_BY 0x49014
6350#define _PIPE_A_CSC_COEFF_RU_GU 0x49018
6351#define _PIPE_A_CSC_COEFF_BU 0x4901c
6352#define _PIPE_A_CSC_COEFF_RV_GV 0x49020
6353#define _PIPE_A_CSC_COEFF_BV 0x49024
6354#define _PIPE_A_CSC_MODE 0x49028
Ville Syrjälä29a397b2013-04-19 12:23:02 +03006355#define CSC_BLACK_SCREEN_OFFSET (1 << 2)
6356#define CSC_POSITION_BEFORE_GAMMA (1 << 1)
6357#define CSC_MODE_YUV_TO_RGB (1 << 0)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006358#define _PIPE_A_CSC_PREOFF_HI 0x49030
6359#define _PIPE_A_CSC_PREOFF_ME 0x49034
6360#define _PIPE_A_CSC_PREOFF_LO 0x49038
6361#define _PIPE_A_CSC_POSTOFF_HI 0x49040
6362#define _PIPE_A_CSC_POSTOFF_ME 0x49044
6363#define _PIPE_A_CSC_POSTOFF_LO 0x49048
6364
6365#define _PIPE_B_CSC_COEFF_RY_GY 0x49110
6366#define _PIPE_B_CSC_COEFF_BY 0x49114
6367#define _PIPE_B_CSC_COEFF_RU_GU 0x49118
6368#define _PIPE_B_CSC_COEFF_BU 0x4911c
6369#define _PIPE_B_CSC_COEFF_RV_GV 0x49120
6370#define _PIPE_B_CSC_COEFF_BV 0x49124
6371#define _PIPE_B_CSC_MODE 0x49128
6372#define _PIPE_B_CSC_PREOFF_HI 0x49130
6373#define _PIPE_B_CSC_PREOFF_ME 0x49134
6374#define _PIPE_B_CSC_PREOFF_LO 0x49138
6375#define _PIPE_B_CSC_POSTOFF_HI 0x49140
6376#define _PIPE_B_CSC_POSTOFF_ME 0x49144
6377#define _PIPE_B_CSC_POSTOFF_LO 0x49148
6378
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006379#define PIPE_CSC_COEFF_RY_GY(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RY_GY, _PIPE_B_CSC_COEFF_RY_GY)
6380#define PIPE_CSC_COEFF_BY(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BY, _PIPE_B_CSC_COEFF_BY)
6381#define PIPE_CSC_COEFF_RU_GU(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RU_GU, _PIPE_B_CSC_COEFF_RU_GU)
6382#define PIPE_CSC_COEFF_BU(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BU, _PIPE_B_CSC_COEFF_BU)
6383#define PIPE_CSC_COEFF_RV_GV(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RV_GV, _PIPE_B_CSC_COEFF_RV_GV)
6384#define PIPE_CSC_COEFF_BV(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BV, _PIPE_B_CSC_COEFF_BV)
6385#define PIPE_CSC_MODE(pipe) _PIPE(pipe, _PIPE_A_CSC_MODE, _PIPE_B_CSC_MODE)
6386#define PIPE_CSC_PREOFF_HI(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_HI, _PIPE_B_CSC_PREOFF_HI)
6387#define PIPE_CSC_PREOFF_ME(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_ME, _PIPE_B_CSC_PREOFF_ME)
6388#define PIPE_CSC_PREOFF_LO(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_LO, _PIPE_B_CSC_PREOFF_LO)
6389#define PIPE_CSC_POSTOFF_HI(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_HI, _PIPE_B_CSC_POSTOFF_HI)
6390#define PIPE_CSC_POSTOFF_ME(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_ME, _PIPE_B_CSC_POSTOFF_ME)
6391#define PIPE_CSC_POSTOFF_LO(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_LO, _PIPE_B_CSC_POSTOFF_LO)
6392
Jani Nikula3230bf12013-08-27 15:12:16 +03006393/* VLV MIPI registers */
6394
6395#define _MIPIA_PORT_CTRL (VLV_DISPLAY_BASE + 0x61190)
6396#define _MIPIB_PORT_CTRL (VLV_DISPLAY_BASE + 0x61700)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306397#define MIPI_PORT_CTRL(tc) _TRANSCODER(tc, _MIPIA_PORT_CTRL, \
6398 _MIPIB_PORT_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +03006399#define DPI_ENABLE (1 << 31) /* A + B */
6400#define MIPIA_MIPI4DPHY_DELAY_COUNT_SHIFT 27
6401#define MIPIA_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 27)
6402#define DUAL_LINK_MODE_MASK (1 << 26)
6403#define DUAL_LINK_MODE_FRONT_BACK (0 << 26)
6404#define DUAL_LINK_MODE_PIXEL_ALTERNATIVE (1 << 26)
6405#define DITHERING_ENABLE (1 << 25) /* A + B */
6406#define FLOPPED_HSTX (1 << 23)
6407#define DE_INVERT (1 << 19) /* XXX */
6408#define MIPIA_FLISDSI_DELAY_COUNT_SHIFT 18
6409#define MIPIA_FLISDSI_DELAY_COUNT_MASK (0xf << 18)
6410#define AFE_LATCHOUT (1 << 17)
6411#define LP_OUTPUT_HOLD (1 << 16)
6412#define MIPIB_FLISDSI_DELAY_COUNT_HIGH_SHIFT 15
6413#define MIPIB_FLISDSI_DELAY_COUNT_HIGH_MASK (1 << 15)
6414#define MIPIB_MIPI4DPHY_DELAY_COUNT_SHIFT 11
6415#define MIPIB_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 11)
6416#define CSB_SHIFT 9
6417#define CSB_MASK (3 << 9)
6418#define CSB_20MHZ (0 << 9)
6419#define CSB_10MHZ (1 << 9)
6420#define CSB_40MHZ (2 << 9)
6421#define BANDGAP_MASK (1 << 8)
6422#define BANDGAP_PNW_CIRCUIT (0 << 8)
6423#define BANDGAP_LNC_CIRCUIT (1 << 8)
6424#define MIPIB_FLISDSI_DELAY_COUNT_LOW_SHIFT 5
6425#define MIPIB_FLISDSI_DELAY_COUNT_LOW_MASK (7 << 5)
6426#define TEARING_EFFECT_DELAY (1 << 4) /* A + B */
6427#define TEARING_EFFECT_SHIFT 2 /* A + B */
6428#define TEARING_EFFECT_MASK (3 << 2)
6429#define TEARING_EFFECT_OFF (0 << 2)
6430#define TEARING_EFFECT_DSI (1 << 2)
6431#define TEARING_EFFECT_GPIO (2 << 2)
6432#define LANE_CONFIGURATION_SHIFT 0
6433#define LANE_CONFIGURATION_MASK (3 << 0)
6434#define LANE_CONFIGURATION_4LANE (0 << 0)
6435#define LANE_CONFIGURATION_DUAL_LINK_A (1 << 0)
6436#define LANE_CONFIGURATION_DUAL_LINK_B (2 << 0)
6437
6438#define _MIPIA_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61194)
6439#define _MIPIB_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61704)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306440#define MIPI_TEARING_CTRL(tc) _TRANSCODER(tc, \
6441 _MIPIA_TEARING_CTRL, _MIPIB_TEARING_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +03006442#define TEARING_EFFECT_DELAY_SHIFT 0
6443#define TEARING_EFFECT_DELAY_MASK (0xffff << 0)
6444
6445/* XXX: all bits reserved */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306446#define _MIPIA_AUTOPWG (VLV_DISPLAY_BASE + 0x611a0)
Jani Nikula3230bf12013-08-27 15:12:16 +03006447
6448/* MIPI DSI Controller and D-PHY registers */
6449
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306450#define _MIPIA_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb000)
6451#define _MIPIB_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb800)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306452#define MIPI_DEVICE_READY(tc) _TRANSCODER(tc, _MIPIA_DEVICE_READY, \
6453 _MIPIB_DEVICE_READY)
Jani Nikula3230bf12013-08-27 15:12:16 +03006454#define BUS_POSSESSION (1 << 3) /* set to give bus to receiver */
6455#define ULPS_STATE_MASK (3 << 1)
6456#define ULPS_STATE_ENTER (2 << 1)
6457#define ULPS_STATE_EXIT (1 << 1)
6458#define ULPS_STATE_NORMAL_OPERATION (0 << 1)
6459#define DEVICE_READY (1 << 0)
6460
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306461#define _MIPIA_INTR_STAT (dev_priv->mipi_mmio_base + 0xb004)
6462#define _MIPIB_INTR_STAT (dev_priv->mipi_mmio_base + 0xb804)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306463#define MIPI_INTR_STAT(tc) _TRANSCODER(tc, _MIPIA_INTR_STAT, \
6464 _MIPIB_INTR_STAT)
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306465#define _MIPIA_INTR_EN (dev_priv->mipi_mmio_base + 0xb008)
6466#define _MIPIB_INTR_EN (dev_priv->mipi_mmio_base + 0xb808)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306467#define MIPI_INTR_EN(tc) _TRANSCODER(tc, _MIPIA_INTR_EN, \
6468 _MIPIB_INTR_EN)
Jani Nikula3230bf12013-08-27 15:12:16 +03006469#define TEARING_EFFECT (1 << 31)
6470#define SPL_PKT_SENT_INTERRUPT (1 << 30)
6471#define GEN_READ_DATA_AVAIL (1 << 29)
6472#define LP_GENERIC_WR_FIFO_FULL (1 << 28)
6473#define HS_GENERIC_WR_FIFO_FULL (1 << 27)
6474#define RX_PROT_VIOLATION (1 << 26)
6475#define RX_INVALID_TX_LENGTH (1 << 25)
6476#define ACK_WITH_NO_ERROR (1 << 24)
6477#define TURN_AROUND_ACK_TIMEOUT (1 << 23)
6478#define LP_RX_TIMEOUT (1 << 22)
6479#define HS_TX_TIMEOUT (1 << 21)
6480#define DPI_FIFO_UNDERRUN (1 << 20)
6481#define LOW_CONTENTION (1 << 19)
6482#define HIGH_CONTENTION (1 << 18)
6483#define TXDSI_VC_ID_INVALID (1 << 17)
6484#define TXDSI_DATA_TYPE_NOT_RECOGNISED (1 << 16)
6485#define TXCHECKSUM_ERROR (1 << 15)
6486#define TXECC_MULTIBIT_ERROR (1 << 14)
6487#define TXECC_SINGLE_BIT_ERROR (1 << 13)
6488#define TXFALSE_CONTROL_ERROR (1 << 12)
6489#define RXDSI_VC_ID_INVALID (1 << 11)
6490#define RXDSI_DATA_TYPE_NOT_REGOGNISED (1 << 10)
6491#define RXCHECKSUM_ERROR (1 << 9)
6492#define RXECC_MULTIBIT_ERROR (1 << 8)
6493#define RXECC_SINGLE_BIT_ERROR (1 << 7)
6494#define RXFALSE_CONTROL_ERROR (1 << 6)
6495#define RXHS_RECEIVE_TIMEOUT_ERROR (1 << 5)
6496#define RX_LP_TX_SYNC_ERROR (1 << 4)
6497#define RXEXCAPE_MODE_ENTRY_ERROR (1 << 3)
6498#define RXEOT_SYNC_ERROR (1 << 2)
6499#define RXSOT_SYNC_ERROR (1 << 1)
6500#define RXSOT_ERROR (1 << 0)
6501
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306502#define _MIPIA_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb00c)
6503#define _MIPIB_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb80c)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306504#define MIPI_DSI_FUNC_PRG(tc) _TRANSCODER(tc, _MIPIA_DSI_FUNC_PRG, \
6505 _MIPIB_DSI_FUNC_PRG)
Jani Nikula3230bf12013-08-27 15:12:16 +03006506#define CMD_MODE_DATA_WIDTH_MASK (7 << 13)
6507#define CMD_MODE_NOT_SUPPORTED (0 << 13)
6508#define CMD_MODE_DATA_WIDTH_16_BIT (1 << 13)
6509#define CMD_MODE_DATA_WIDTH_9_BIT (2 << 13)
6510#define CMD_MODE_DATA_WIDTH_8_BIT (3 << 13)
6511#define CMD_MODE_DATA_WIDTH_OPTION1 (4 << 13)
6512#define CMD_MODE_DATA_WIDTH_OPTION2 (5 << 13)
6513#define VID_MODE_FORMAT_MASK (0xf << 7)
6514#define VID_MODE_NOT_SUPPORTED (0 << 7)
6515#define VID_MODE_FORMAT_RGB565 (1 << 7)
6516#define VID_MODE_FORMAT_RGB666 (2 << 7)
6517#define VID_MODE_FORMAT_RGB666_LOOSE (3 << 7)
6518#define VID_MODE_FORMAT_RGB888 (4 << 7)
6519#define CMD_MODE_CHANNEL_NUMBER_SHIFT 5
6520#define CMD_MODE_CHANNEL_NUMBER_MASK (3 << 5)
6521#define VID_MODE_CHANNEL_NUMBER_SHIFT 3
6522#define VID_MODE_CHANNEL_NUMBER_MASK (3 << 3)
6523#define DATA_LANES_PRG_REG_SHIFT 0
6524#define DATA_LANES_PRG_REG_MASK (7 << 0)
6525
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306526#define _MIPIA_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb010)
6527#define _MIPIB_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb810)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306528#define MIPI_HS_TX_TIMEOUT(tc) _TRANSCODER(tc, _MIPIA_HS_TX_TIMEOUT, \
6529 _MIPIB_HS_TX_TIMEOUT)
Jani Nikula3230bf12013-08-27 15:12:16 +03006530#define HIGH_SPEED_TX_TIMEOUT_COUNTER_MASK 0xffffff
6531
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306532#define _MIPIA_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb014)
6533#define _MIPIB_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb814)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306534#define MIPI_LP_RX_TIMEOUT(tc) _TRANSCODER(tc, _MIPIA_LP_RX_TIMEOUT, \
6535 _MIPIB_LP_RX_TIMEOUT)
Jani Nikula3230bf12013-08-27 15:12:16 +03006536#define LOW_POWER_RX_TIMEOUT_COUNTER_MASK 0xffffff
6537
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306538#define _MIPIA_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb018)
6539#define _MIPIB_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb818)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306540#define MIPI_TURN_AROUND_TIMEOUT(tc) _TRANSCODER(tc, \
6541 _MIPIA_TURN_AROUND_TIMEOUT, _MIPIB_TURN_AROUND_TIMEOUT)
Jani Nikula3230bf12013-08-27 15:12:16 +03006542#define TURN_AROUND_TIMEOUT_MASK 0x3f
6543
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306544#define _MIPIA_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb01c)
6545#define _MIPIB_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb81c)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306546#define MIPI_DEVICE_RESET_TIMER(tc) _TRANSCODER(tc, \
6547 _MIPIA_DEVICE_RESET_TIMER, _MIPIB_DEVICE_RESET_TIMER)
Jani Nikula3230bf12013-08-27 15:12:16 +03006548#define DEVICE_RESET_TIMER_MASK 0xffff
6549
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306550#define _MIPIA_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb020)
6551#define _MIPIB_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb820)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306552#define MIPI_DPI_RESOLUTION(tc) _TRANSCODER(tc, _MIPIA_DPI_RESOLUTION, \
6553 _MIPIB_DPI_RESOLUTION)
Jani Nikula3230bf12013-08-27 15:12:16 +03006554#define VERTICAL_ADDRESS_SHIFT 16
6555#define VERTICAL_ADDRESS_MASK (0xffff << 16)
6556#define HORIZONTAL_ADDRESS_SHIFT 0
6557#define HORIZONTAL_ADDRESS_MASK 0xffff
6558
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306559#define _MIPIA_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb024)
6560#define _MIPIB_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb824)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306561#define MIPI_DBI_FIFO_THROTTLE(tc) _TRANSCODER(tc, \
6562 _MIPIA_DBI_FIFO_THROTTLE, _MIPIB_DBI_FIFO_THROTTLE)
Jani Nikula3230bf12013-08-27 15:12:16 +03006563#define DBI_FIFO_EMPTY_HALF (0 << 0)
6564#define DBI_FIFO_EMPTY_QUARTER (1 << 0)
6565#define DBI_FIFO_EMPTY_7_LOCATIONS (2 << 0)
6566
6567/* regs below are bits 15:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306568#define _MIPIA_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb028)
6569#define _MIPIB_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb828)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306570#define MIPI_HSYNC_PADDING_COUNT(tc) _TRANSCODER(tc, \
6571 _MIPIA_HSYNC_PADDING_COUNT, _MIPIB_HSYNC_PADDING_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03006572
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306573#define _MIPIA_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb02c)
6574#define _MIPIB_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb82c)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306575#define MIPI_HBP_COUNT(tc) _TRANSCODER(tc, _MIPIA_HBP_COUNT, \
6576 _MIPIB_HBP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03006577
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306578#define _MIPIA_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb030)
6579#define _MIPIB_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb830)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306580#define MIPI_HFP_COUNT(tc) _TRANSCODER(tc, _MIPIA_HFP_COUNT, \
6581 _MIPIB_HFP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03006582
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306583#define _MIPIA_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb034)
6584#define _MIPIB_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb834)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306585#define MIPI_HACTIVE_AREA_COUNT(tc) _TRANSCODER(tc, \
6586 _MIPIA_HACTIVE_AREA_COUNT, _MIPIB_HACTIVE_AREA_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03006587
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306588#define _MIPIA_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb038)
6589#define _MIPIB_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb838)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306590#define MIPI_VSYNC_PADDING_COUNT(tc) _TRANSCODER(tc, \
6591 _MIPIA_VSYNC_PADDING_COUNT, _MIPIB_VSYNC_PADDING_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03006592
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306593#define _MIPIA_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb03c)
6594#define _MIPIB_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb83c)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306595#define MIPI_VBP_COUNT(tc) _TRANSCODER(tc, _MIPIA_VBP_COUNT, \
6596 _MIPIB_VBP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03006597
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306598#define _MIPIA_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb040)
6599#define _MIPIB_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb840)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306600#define MIPI_VFP_COUNT(tc) _TRANSCODER(tc, _MIPIA_VFP_COUNT, \
6601 _MIPIB_VFP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03006602
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306603#define _MIPIA_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb044)
6604#define _MIPIB_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb844)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306605#define MIPI_HIGH_LOW_SWITCH_COUNT(tc) _TRANSCODER(tc, \
6606 _MIPIA_HIGH_LOW_SWITCH_COUNT, _MIPIB_HIGH_LOW_SWITCH_COUNT)
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306607
Jani Nikula3230bf12013-08-27 15:12:16 +03006608/* regs above are bits 15:0 */
6609
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306610#define _MIPIA_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb048)
6611#define _MIPIB_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb848)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306612#define MIPI_DPI_CONTROL(tc) _TRANSCODER(tc, _MIPIA_DPI_CONTROL, \
6613 _MIPIB_DPI_CONTROL)
Jani Nikula3230bf12013-08-27 15:12:16 +03006614#define DPI_LP_MODE (1 << 6)
6615#define BACKLIGHT_OFF (1 << 5)
6616#define BACKLIGHT_ON (1 << 4)
6617#define COLOR_MODE_OFF (1 << 3)
6618#define COLOR_MODE_ON (1 << 2)
6619#define TURN_ON (1 << 1)
6620#define SHUTDOWN (1 << 0)
6621
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306622#define _MIPIA_DPI_DATA (dev_priv->mipi_mmio_base + 0xb04c)
6623#define _MIPIB_DPI_DATA (dev_priv->mipi_mmio_base + 0xb84c)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306624#define MIPI_DPI_DATA(tc) _TRANSCODER(tc, _MIPIA_DPI_DATA, \
6625 _MIPIB_DPI_DATA)
Jani Nikula3230bf12013-08-27 15:12:16 +03006626#define COMMAND_BYTE_SHIFT 0
6627#define COMMAND_BYTE_MASK (0x3f << 0)
6628
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306629#define _MIPIA_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb050)
6630#define _MIPIB_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb850)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306631#define MIPI_INIT_COUNT(tc) _TRANSCODER(tc, _MIPIA_INIT_COUNT, \
6632 _MIPIB_INIT_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03006633#define MASTER_INIT_TIMER_SHIFT 0
6634#define MASTER_INIT_TIMER_MASK (0xffff << 0)
6635
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306636#define _MIPIA_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb054)
6637#define _MIPIB_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb854)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306638#define MIPI_MAX_RETURN_PKT_SIZE(tc) _TRANSCODER(tc, \
6639 _MIPIA_MAX_RETURN_PKT_SIZE, _MIPIB_MAX_RETURN_PKT_SIZE)
Jani Nikula3230bf12013-08-27 15:12:16 +03006640#define MAX_RETURN_PKT_SIZE_SHIFT 0
6641#define MAX_RETURN_PKT_SIZE_MASK (0x3ff << 0)
6642
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306643#define _MIPIA_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb058)
6644#define _MIPIB_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb858)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306645#define MIPI_VIDEO_MODE_FORMAT(tc) _TRANSCODER(tc, \
6646 _MIPIA_VIDEO_MODE_FORMAT, _MIPIB_VIDEO_MODE_FORMAT)
Jani Nikula3230bf12013-08-27 15:12:16 +03006647#define RANDOM_DPI_DISPLAY_RESOLUTION (1 << 4)
6648#define DISABLE_VIDEO_BTA (1 << 3)
6649#define IP_TG_CONFIG (1 << 2)
6650#define VIDEO_MODE_NON_BURST_WITH_SYNC_PULSE (1 << 0)
6651#define VIDEO_MODE_NON_BURST_WITH_SYNC_EVENTS (2 << 0)
6652#define VIDEO_MODE_BURST (3 << 0)
6653
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306654#define _MIPIA_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb05c)
6655#define _MIPIB_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb85c)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306656#define MIPI_EOT_DISABLE(tc) _TRANSCODER(tc, _MIPIA_EOT_DISABLE, \
6657 _MIPIB_EOT_DISABLE)
Jani Nikula3230bf12013-08-27 15:12:16 +03006658#define LP_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 7)
6659#define HS_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 6)
6660#define LOW_CONTENTION_RECOVERY_DISABLE (1 << 5)
6661#define HIGH_CONTENTION_RECOVERY_DISABLE (1 << 4)
6662#define TXDSI_TYPE_NOT_RECOGNISED_ERROR_RECOVERY_DISABLE (1 << 3)
6663#define TXECC_MULTIBIT_ERROR_RECOVERY_DISABLE (1 << 2)
6664#define CLOCKSTOP (1 << 1)
6665#define EOT_DISABLE (1 << 0)
6666
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306667#define _MIPIA_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb060)
6668#define _MIPIB_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb860)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306669#define MIPI_LP_BYTECLK(tc) _TRANSCODER(tc, _MIPIA_LP_BYTECLK, \
6670 _MIPIB_LP_BYTECLK)
Jani Nikula3230bf12013-08-27 15:12:16 +03006671#define LP_BYTECLK_SHIFT 0
6672#define LP_BYTECLK_MASK (0xffff << 0)
6673
6674/* bits 31:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306675#define _MIPIA_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb064)
6676#define _MIPIB_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb864)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306677#define MIPI_LP_GEN_DATA(tc) _TRANSCODER(tc, _MIPIA_LP_GEN_DATA, \
6678 _MIPIB_LP_GEN_DATA)
Jani Nikula3230bf12013-08-27 15:12:16 +03006679
6680/* bits 31:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306681#define _MIPIA_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb068)
6682#define _MIPIB_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb868)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306683#define MIPI_HS_GEN_DATA(tc) _TRANSCODER(tc, _MIPIA_HS_GEN_DATA, \
6684 _MIPIB_HS_GEN_DATA)
Jani Nikula3230bf12013-08-27 15:12:16 +03006685
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306686#define _MIPIA_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb06c)
6687#define _MIPIB_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb86c)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306688#define MIPI_LP_GEN_CTRL(tc) _TRANSCODER(tc, _MIPIA_LP_GEN_CTRL, \
6689 _MIPIB_LP_GEN_CTRL)
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306690#define _MIPIA_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb070)
6691#define _MIPIB_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb870)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306692#define MIPI_HS_GEN_CTRL(tc) _TRANSCODER(tc, _MIPIA_HS_GEN_CTRL, \
6693 _MIPIB_HS_GEN_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +03006694#define LONG_PACKET_WORD_COUNT_SHIFT 8
6695#define LONG_PACKET_WORD_COUNT_MASK (0xffff << 8)
6696#define SHORT_PACKET_PARAM_SHIFT 8
6697#define SHORT_PACKET_PARAM_MASK (0xffff << 8)
6698#define VIRTUAL_CHANNEL_SHIFT 6
6699#define VIRTUAL_CHANNEL_MASK (3 << 6)
6700#define DATA_TYPE_SHIFT 0
6701#define DATA_TYPE_MASK (3f << 0)
6702/* data type values, see include/video/mipi_display.h */
6703
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306704#define _MIPIA_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb074)
6705#define _MIPIB_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb874)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306706#define MIPI_GEN_FIFO_STAT(tc) _TRANSCODER(tc, _MIPIA_GEN_FIFO_STAT, \
6707 _MIPIB_GEN_FIFO_STAT)
Jani Nikula3230bf12013-08-27 15:12:16 +03006708#define DPI_FIFO_EMPTY (1 << 28)
6709#define DBI_FIFO_EMPTY (1 << 27)
6710#define LP_CTRL_FIFO_EMPTY (1 << 26)
6711#define LP_CTRL_FIFO_HALF_EMPTY (1 << 25)
6712#define LP_CTRL_FIFO_FULL (1 << 24)
6713#define HS_CTRL_FIFO_EMPTY (1 << 18)
6714#define HS_CTRL_FIFO_HALF_EMPTY (1 << 17)
6715#define HS_CTRL_FIFO_FULL (1 << 16)
6716#define LP_DATA_FIFO_EMPTY (1 << 10)
6717#define LP_DATA_FIFO_HALF_EMPTY (1 << 9)
6718#define LP_DATA_FIFO_FULL (1 << 8)
6719#define HS_DATA_FIFO_EMPTY (1 << 2)
6720#define HS_DATA_FIFO_HALF_EMPTY (1 << 1)
6721#define HS_DATA_FIFO_FULL (1 << 0)
6722
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306723#define _MIPIA_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb078)
6724#define _MIPIB_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb878)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306725#define MIPI_HS_LP_DBI_ENABLE(tc) _TRANSCODER(tc, \
6726 _MIPIA_HS_LS_DBI_ENABLE, _MIPIB_HS_LS_DBI_ENABLE)
Jani Nikula3230bf12013-08-27 15:12:16 +03006727#define DBI_HS_LP_MODE_MASK (1 << 0)
6728#define DBI_LP_MODE (1 << 0)
6729#define DBI_HS_MODE (0 << 0)
6730
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306731#define _MIPIA_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb080)
6732#define _MIPIB_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb880)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306733#define MIPI_DPHY_PARAM(tc) _TRANSCODER(tc, _MIPIA_DPHY_PARAM, \
6734 _MIPIB_DPHY_PARAM)
Jani Nikula3230bf12013-08-27 15:12:16 +03006735#define EXIT_ZERO_COUNT_SHIFT 24
6736#define EXIT_ZERO_COUNT_MASK (0x3f << 24)
6737#define TRAIL_COUNT_SHIFT 16
6738#define TRAIL_COUNT_MASK (0x1f << 16)
6739#define CLK_ZERO_COUNT_SHIFT 8
6740#define CLK_ZERO_COUNT_MASK (0xff << 8)
6741#define PREPARE_COUNT_SHIFT 0
6742#define PREPARE_COUNT_MASK (0x3f << 0)
6743
6744/* bits 31:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306745#define _MIPIA_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb084)
6746#define _MIPIB_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb884)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306747#define MIPI_DBI_BW_CTRL(tc) _TRANSCODER(tc, _MIPIA_DBI_BW_CTRL, \
6748 _MIPIB_DBI_BW_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +03006749
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306750#define _MIPIA_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base \
6751 + 0xb088)
6752#define _MIPIB_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base \
6753 + 0xb888)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306754#define MIPI_CLK_LANE_SWITCH_TIME_CNT(tc) _TRANSCODER(tc, \
6755 _MIPIA_CLK_LANE_SWITCH_TIME_CNT, _MIPIB_CLK_LANE_SWITCH_TIME_CNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03006756#define LP_HS_SSW_CNT_SHIFT 16
6757#define LP_HS_SSW_CNT_MASK (0xffff << 16)
6758#define HS_LP_PWR_SW_CNT_SHIFT 0
6759#define HS_LP_PWR_SW_CNT_MASK (0xffff << 0)
6760
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306761#define _MIPIA_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb08c)
6762#define _MIPIB_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb88c)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306763#define MIPI_STOP_STATE_STALL(tc) _TRANSCODER(tc, \
6764 _MIPIA_STOP_STATE_STALL, _MIPIB_STOP_STATE_STALL)
Jani Nikula3230bf12013-08-27 15:12:16 +03006765#define STOP_STATE_STALL_COUNTER_SHIFT 0
6766#define STOP_STATE_STALL_COUNTER_MASK (0xff << 0)
6767
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306768#define _MIPIA_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb090)
6769#define _MIPIB_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb890)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306770#define MIPI_INTR_STAT_REG_1(tc) _TRANSCODER(tc, \
6771 _MIPIA_INTR_STAT_REG_1, _MIPIB_INTR_STAT_REG_1)
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306772#define _MIPIA_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb094)
6773#define _MIPIB_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb894)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306774#define MIPI_INTR_EN_REG_1(tc) _TRANSCODER(tc, _MIPIA_INTR_EN_REG_1, \
6775 _MIPIB_INTR_EN_REG_1)
Jani Nikula3230bf12013-08-27 15:12:16 +03006776#define RX_CONTENTION_DETECTED (1 << 0)
6777
6778/* XXX: only pipe A ?!? */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306779#define MIPIA_DBI_TYPEC_CTRL (dev_priv->mipi_mmio_base + 0xb100)
Jani Nikula3230bf12013-08-27 15:12:16 +03006780#define DBI_TYPEC_ENABLE (1 << 31)
6781#define DBI_TYPEC_WIP (1 << 30)
6782#define DBI_TYPEC_OPTION_SHIFT 28
6783#define DBI_TYPEC_OPTION_MASK (3 << 28)
6784#define DBI_TYPEC_FREQ_SHIFT 24
6785#define DBI_TYPEC_FREQ_MASK (0xf << 24)
6786#define DBI_TYPEC_OVERRIDE (1 << 8)
6787#define DBI_TYPEC_OVERRIDE_COUNTER_SHIFT 0
6788#define DBI_TYPEC_OVERRIDE_COUNTER_MASK (0xff << 0)
6789
6790
6791/* MIPI adapter registers */
6792
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306793#define _MIPIA_CTRL (dev_priv->mipi_mmio_base + 0xb104)
6794#define _MIPIB_CTRL (dev_priv->mipi_mmio_base + 0xb904)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306795#define MIPI_CTRL(tc) _TRANSCODER(tc, _MIPIA_CTRL, \
6796 _MIPIB_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +03006797#define ESCAPE_CLOCK_DIVIDER_SHIFT 5 /* A only */
6798#define ESCAPE_CLOCK_DIVIDER_MASK (3 << 5)
6799#define ESCAPE_CLOCK_DIVIDER_1 (0 << 5)
6800#define ESCAPE_CLOCK_DIVIDER_2 (1 << 5)
6801#define ESCAPE_CLOCK_DIVIDER_4 (2 << 5)
6802#define READ_REQUEST_PRIORITY_SHIFT 3
6803#define READ_REQUEST_PRIORITY_MASK (3 << 3)
6804#define READ_REQUEST_PRIORITY_LOW (0 << 3)
6805#define READ_REQUEST_PRIORITY_HIGH (3 << 3)
6806#define RGB_FLIP_TO_BGR (1 << 2)
6807
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306808#define _MIPIA_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb108)
6809#define _MIPIB_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb908)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306810#define MIPI_DATA_ADDRESS(tc) _TRANSCODER(tc, _MIPIA_DATA_ADDRESS, \
6811 _MIPIB_DATA_ADDRESS)
Jani Nikula3230bf12013-08-27 15:12:16 +03006812#define DATA_MEM_ADDRESS_SHIFT 5
6813#define DATA_MEM_ADDRESS_MASK (0x7ffffff << 5)
6814#define DATA_VALID (1 << 0)
6815
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306816#define _MIPIA_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb10c)
6817#define _MIPIB_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb90c)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306818#define MIPI_DATA_LENGTH(tc) _TRANSCODER(tc, _MIPIA_DATA_LENGTH, \
6819 _MIPIB_DATA_LENGTH)
Jani Nikula3230bf12013-08-27 15:12:16 +03006820#define DATA_LENGTH_SHIFT 0
6821#define DATA_LENGTH_MASK (0xfffff << 0)
6822
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306823#define _MIPIA_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb110)
6824#define _MIPIB_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb910)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306825#define MIPI_COMMAND_ADDRESS(tc) _TRANSCODER(tc, \
6826 _MIPIA_COMMAND_ADDRESS, _MIPIB_COMMAND_ADDRESS)
Jani Nikula3230bf12013-08-27 15:12:16 +03006827#define COMMAND_MEM_ADDRESS_SHIFT 5
6828#define COMMAND_MEM_ADDRESS_MASK (0x7ffffff << 5)
6829#define AUTO_PWG_ENABLE (1 << 2)
6830#define MEMORY_WRITE_DATA_FROM_PIPE_RENDERING (1 << 1)
6831#define COMMAND_VALID (1 << 0)
6832
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306833#define _MIPIA_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb114)
6834#define _MIPIB_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb914)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306835#define MIPI_COMMAND_LENGTH(tc) _TRANSCODER(tc, _MIPIA_COMMAND_LENGTH, \
6836 _MIPIB_COMMAND_LENGTH)
Jani Nikula3230bf12013-08-27 15:12:16 +03006837#define COMMAND_LENGTH_SHIFT(n) (8 * (n)) /* n: 0...3 */
6838#define COMMAND_LENGTH_MASK(n) (0xff << (8 * (n)))
6839
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306840#define _MIPIA_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb118)
6841#define _MIPIB_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb918)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306842#define MIPI_READ_DATA_RETURN(tc, n) \
6843 (_TRANSCODER(tc, _MIPIA_READ_DATA_RETURN0, _MIPIB_READ_DATA_RETURN0) \
6844 + 4 * (n)) /* n: 0...7 */
Jani Nikula3230bf12013-08-27 15:12:16 +03006845
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306846#define _MIPIA_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb138)
6847#define _MIPIB_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb938)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306848#define MIPI_READ_DATA_VALID(tc) _TRANSCODER(tc, \
6849 _MIPIA_READ_DATA_VALID, _MIPIB_READ_DATA_VALID)
Jani Nikula3230bf12013-08-27 15:12:16 +03006850#define READ_DATA_VALID(n) (1 << (n))
6851
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006852/* For UMS only (deprecated): */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00006853#define _PALETTE_A (dev_priv->info.display_mmio_offset + 0xa000)
6854#define _PALETTE_B (dev_priv->info.display_mmio_offset + 0xa800)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006855
Jesse Barnes585fb112008-07-29 11:54:06 -07006856#endif /* _I915_REG_H_ */