blob: 5b02f9d069c32e2bd29a27a9baaec1d6fc05eb3e [file] [log] [blame]
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Keith Packard <keithp@keithp.com>
25 *
26 */
27
28#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040030#include <linux/export.h>
David Howells760285e2012-10-02 18:01:07 +010031#include <drm/drmP.h>
32#include <drm/drm_crtc.h>
33#include <drm/drm_crtc_helper.h>
34#include <drm/drm_edid.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070035#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010036#include <drm/i915_drm.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070037#include "i915_drv.h"
Keith Packarda4fc5ed2009-04-07 16:16:42 -070038
Keith Packarda4fc5ed2009-04-07 16:16:42 -070039#define DP_LINK_CHECK_TIMEOUT (10 * 1000)
40
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080041struct dp_link_dpll {
42 int link_bw;
43 struct dpll dpll;
44};
45
46static const struct dp_link_dpll gen4_dpll[] = {
47 { DP_LINK_BW_1_62,
48 { .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
49 { DP_LINK_BW_2_7,
50 { .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
51};
52
53static const struct dp_link_dpll pch_dpll[] = {
54 { DP_LINK_BW_1_62,
55 { .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
56 { DP_LINK_BW_2_7,
57 { .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
58};
59
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080060static const struct dp_link_dpll vlv_dpll[] = {
61 { DP_LINK_BW_1_62,
Chon Ming Lee58f6e632013-09-25 15:47:51 +080062 { .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080063 { DP_LINK_BW_2_7,
64 { .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
65};
66
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070067/**
68 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
69 * @intel_dp: DP struct
70 *
71 * If a CPU or PCH DP output is attached to an eDP panel, this function
72 * will return true, and false otherwise.
73 */
74static bool is_edp(struct intel_dp *intel_dp)
75{
Paulo Zanonida63a9f2012-10-26 19:05:46 -020076 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
77
78 return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070079}
80
Imre Deak68b4d822013-05-08 13:14:06 +030081static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070082{
Imre Deak68b4d822013-05-08 13:14:06 +030083 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
84
85 return intel_dig_port->base.base.dev;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070086}
87
Chris Wilsondf0e9242010-09-09 16:20:55 +010088static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
89{
Paulo Zanonifa90ece2012-10-26 19:05:44 -020090 return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
Chris Wilsondf0e9242010-09-09 16:20:55 +010091}
92
Chris Wilsonea5b2132010-08-04 13:50:23 +010093static void intel_dp_link_down(struct intel_dp *intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -070094
95static int
Chris Wilsonea5b2132010-08-04 13:50:23 +010096intel_dp_max_link_bw(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -070097{
Jesse Barnes7183dc22011-07-07 11:10:58 -070098 int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -070099
100 switch (max_link_bw) {
101 case DP_LINK_BW_1_62:
102 case DP_LINK_BW_2_7:
103 break;
Imre Deakd4eead52013-07-09 17:05:26 +0300104 case DP_LINK_BW_5_4: /* 1.2 capable displays may advertise higher bw */
105 max_link_bw = DP_LINK_BW_2_7;
106 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700107 default:
Imre Deakd4eead52013-07-09 17:05:26 +0300108 WARN(1, "invalid max DP link bw val %x, using 1.62Gbps\n",
109 max_link_bw);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700110 max_link_bw = DP_LINK_BW_1_62;
111 break;
112 }
113 return max_link_bw;
114}
115
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400116/*
117 * The units on the numbers in the next two are... bizarre. Examples will
118 * make it clearer; this one parallels an example in the eDP spec.
119 *
120 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
121 *
122 * 270000 * 1 * 8 / 10 == 216000
123 *
124 * The actual data capacity of that configuration is 2.16Gbit/s, so the
125 * units are decakilobits. ->clock in a drm_display_mode is in kilohertz -
126 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
127 * 119000. At 18bpp that's 2142000 kilobits per second.
128 *
129 * Thus the strange-looking division by 10 in intel_dp_link_required, to
130 * get the result in decakilobits instead of kilobits.
131 */
132
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700133static int
Keith Packardc8982612012-01-25 08:16:25 -0800134intel_dp_link_required(int pixel_clock, int bpp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700135{
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400136 return (pixel_clock * bpp + 9) / 10;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700137}
138
139static int
Dave Airliefe27d532010-06-30 11:46:17 +1000140intel_dp_max_data_rate(int max_link_clock, int max_lanes)
141{
142 return (max_link_clock * max_lanes * 8) / 10;
143}
144
145static int
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700146intel_dp_mode_valid(struct drm_connector *connector,
147 struct drm_display_mode *mode)
148{
Chris Wilsondf0e9242010-09-09 16:20:55 +0100149 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikuladd06f902012-10-19 14:51:50 +0300150 struct intel_connector *intel_connector = to_intel_connector(connector);
151 struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
Daniel Vetter36008362013-03-27 00:44:59 +0100152 int target_clock = mode->clock;
153 int max_rate, mode_rate, max_lanes, max_link_clock;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700154
Jani Nikuladd06f902012-10-19 14:51:50 +0300155 if (is_edp(intel_dp) && fixed_mode) {
156 if (mode->hdisplay > fixed_mode->hdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100157 return MODE_PANEL;
158
Jani Nikuladd06f902012-10-19 14:51:50 +0300159 if (mode->vdisplay > fixed_mode->vdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100160 return MODE_PANEL;
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200161
162 target_clock = fixed_mode->clock;
Zhao Yakui7de56f42010-07-19 09:43:14 +0100163 }
164
Daniel Vetter36008362013-03-27 00:44:59 +0100165 max_link_clock = drm_dp_bw_code_to_link_rate(intel_dp_max_link_bw(intel_dp));
166 max_lanes = drm_dp_max_lane_count(intel_dp->dpcd);
167
168 max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
169 mode_rate = intel_dp_link_required(target_clock, 18);
170
171 if (mode_rate > max_rate)
Daniel Vetterc4867932012-04-10 10:42:36 +0200172 return MODE_CLOCK_HIGH;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700173
174 if (mode->clock < 10000)
175 return MODE_CLOCK_LOW;
176
Daniel Vetter0af78a22012-05-23 11:30:55 +0200177 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
178 return MODE_H_ILLEGAL;
179
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700180 return MODE_OK;
181}
182
183static uint32_t
184pack_aux(uint8_t *src, int src_bytes)
185{
186 int i;
187 uint32_t v = 0;
188
189 if (src_bytes > 4)
190 src_bytes = 4;
191 for (i = 0; i < src_bytes; i++)
192 v |= ((uint32_t) src[i]) << ((3-i) * 8);
193 return v;
194}
195
196static void
197unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
198{
199 int i;
200 if (dst_bytes > 4)
201 dst_bytes = 4;
202 for (i = 0; i < dst_bytes; i++)
203 dst[i] = src >> ((3-i) * 8);
204}
205
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700206/* hrawclock is 1/4 the FSB frequency */
207static int
208intel_hrawclk(struct drm_device *dev)
209{
210 struct drm_i915_private *dev_priv = dev->dev_private;
211 uint32_t clkcfg;
212
Vijay Purushothaman9473c8f2012-09-27 19:13:01 +0530213 /* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
214 if (IS_VALLEYVIEW(dev))
215 return 200;
216
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700217 clkcfg = I915_READ(CLKCFG);
218 switch (clkcfg & CLKCFG_FSB_MASK) {
219 case CLKCFG_FSB_400:
220 return 100;
221 case CLKCFG_FSB_533:
222 return 133;
223 case CLKCFG_FSB_667:
224 return 166;
225 case CLKCFG_FSB_800:
226 return 200;
227 case CLKCFG_FSB_1067:
228 return 266;
229 case CLKCFG_FSB_1333:
230 return 333;
231 /* these two are just a guess; one of them might be right */
232 case CLKCFG_FSB_1600:
233 case CLKCFG_FSB_1600_ALT:
234 return 400;
235 default:
236 return 133;
237 }
238}
239
Jani Nikulabf13e812013-09-06 07:40:05 +0300240static void
241intel_dp_init_panel_power_sequencer(struct drm_device *dev,
242 struct intel_dp *intel_dp,
243 struct edp_power_seq *out);
244static void
245intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
246 struct intel_dp *intel_dp,
247 struct edp_power_seq *out);
248
249static enum pipe
250vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
251{
252 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
253 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
254 struct drm_device *dev = intel_dig_port->base.base.dev;
255 struct drm_i915_private *dev_priv = dev->dev_private;
256 enum port port = intel_dig_port->port;
257 enum pipe pipe;
258
259 /* modeset should have pipe */
260 if (crtc)
261 return to_intel_crtc(crtc)->pipe;
262
263 /* init time, try to find a pipe with this port selected */
264 for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
265 u32 port_sel = I915_READ(VLV_PIPE_PP_ON_DELAYS(pipe)) &
266 PANEL_PORT_SELECT_MASK;
267 if (port_sel == PANEL_PORT_SELECT_DPB_VLV && port == PORT_B)
268 return pipe;
269 if (port_sel == PANEL_PORT_SELECT_DPC_VLV && port == PORT_C)
270 return pipe;
271 }
272
273 /* shrug */
274 return PIPE_A;
275}
276
277static u32 _pp_ctrl_reg(struct intel_dp *intel_dp)
278{
279 struct drm_device *dev = intel_dp_to_dev(intel_dp);
280
281 if (HAS_PCH_SPLIT(dev))
282 return PCH_PP_CONTROL;
283 else
284 return VLV_PIPE_PP_CONTROL(vlv_power_sequencer_pipe(intel_dp));
285}
286
287static u32 _pp_stat_reg(struct intel_dp *intel_dp)
288{
289 struct drm_device *dev = intel_dp_to_dev(intel_dp);
290
291 if (HAS_PCH_SPLIT(dev))
292 return PCH_PP_STATUS;
293 else
294 return VLV_PIPE_PP_STATUS(vlv_power_sequencer_pipe(intel_dp));
295}
296
Keith Packardebf33b12011-09-29 15:53:27 -0700297static bool ironlake_edp_have_panel_power(struct intel_dp *intel_dp)
298{
Paulo Zanoni30add222012-10-26 19:05:45 -0200299 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700300 struct drm_i915_private *dev_priv = dev->dev_private;
301
Jani Nikulabf13e812013-09-06 07:40:05 +0300302 return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
Keith Packardebf33b12011-09-29 15:53:27 -0700303}
304
305static bool ironlake_edp_have_panel_vdd(struct intel_dp *intel_dp)
306{
Paulo Zanoni30add222012-10-26 19:05:45 -0200307 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700308 struct drm_i915_private *dev_priv = dev->dev_private;
309
Jani Nikulabf13e812013-09-06 07:40:05 +0300310 return (I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD) != 0;
Keith Packardebf33b12011-09-29 15:53:27 -0700311}
312
Keith Packard9b984da2011-09-19 13:54:47 -0700313static void
314intel_dp_check_edp(struct intel_dp *intel_dp)
315{
Paulo Zanoni30add222012-10-26 19:05:45 -0200316 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard9b984da2011-09-19 13:54:47 -0700317 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packardebf33b12011-09-29 15:53:27 -0700318
Keith Packard9b984da2011-09-19 13:54:47 -0700319 if (!is_edp(intel_dp))
320 return;
Jesse Barnes453c5422013-03-28 09:55:41 -0700321
Keith Packardebf33b12011-09-29 15:53:27 -0700322 if (!ironlake_edp_have_panel_power(intel_dp) && !ironlake_edp_have_panel_vdd(intel_dp)) {
Keith Packard9b984da2011-09-19 13:54:47 -0700323 WARN(1, "eDP powered off while attempting aux channel communication.\n");
324 DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
Jani Nikulabf13e812013-09-06 07:40:05 +0300325 I915_READ(_pp_stat_reg(intel_dp)),
326 I915_READ(_pp_ctrl_reg(intel_dp)));
Keith Packard9b984da2011-09-19 13:54:47 -0700327 }
328}
329
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100330static uint32_t
331intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
332{
333 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
334 struct drm_device *dev = intel_dig_port->base.base.dev;
335 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300336 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100337 uint32_t status;
338 bool done;
339
Daniel Vetteref04f002012-12-01 21:03:59 +0100340#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100341 if (has_aux_irq)
Paulo Zanonib18ac462013-02-18 19:00:24 -0300342 done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
Imre Deak35987062013-05-21 20:03:20 +0300343 msecs_to_jiffies_timeout(10));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100344 else
345 done = wait_for_atomic(C, 10) == 0;
346 if (!done)
347 DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
348 has_aux_irq);
349#undef C
350
351 return status;
352}
353
Chris Wilsonbc866252013-07-21 16:00:03 +0100354static uint32_t get_aux_clock_divider(struct intel_dp *intel_dp,
355 int index)
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300356{
357 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
358 struct drm_device *dev = intel_dig_port->base.base.dev;
359 struct drm_i915_private *dev_priv = dev->dev_private;
360
361 /* The clock divider is based off the hrawclk,
362 * and would like to run at 2MHz. So, take the
363 * hrawclk value and divide by 2 and use that
364 *
365 * Note that PCH attached eDP panels should use a 125MHz input
366 * clock divider.
367 */
368 if (IS_VALLEYVIEW(dev)) {
Chris Wilsonbc866252013-07-21 16:00:03 +0100369 return index ? 0 : 100;
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300370 } else if (intel_dig_port->port == PORT_A) {
Chris Wilsonbc866252013-07-21 16:00:03 +0100371 if (index)
372 return 0;
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300373 if (HAS_DDI(dev))
Chris Wilsonbc866252013-07-21 16:00:03 +0100374 return DIV_ROUND_CLOSEST(intel_ddi_get_cdclk_freq(dev_priv), 2000);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300375 else if (IS_GEN6(dev) || IS_GEN7(dev))
376 return 200; /* SNB & IVB eDP input clock at 400Mhz */
377 else
378 return 225; /* eDP input clock at 450Mhz */
379 } else if (dev_priv->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
380 /* Workaround for non-ULT HSW */
Chris Wilsonbc866252013-07-21 16:00:03 +0100381 switch (index) {
382 case 0: return 63;
383 case 1: return 72;
384 default: return 0;
385 }
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300386 } else if (HAS_PCH_SPLIT(dev)) {
Chris Wilsonbc866252013-07-21 16:00:03 +0100387 return index ? 0 : DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300388 } else {
Chris Wilsonbc866252013-07-21 16:00:03 +0100389 return index ? 0 :intel_hrawclk(dev) / 2;
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300390 }
391}
392
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700393static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100394intel_dp_aux_ch(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700395 uint8_t *send, int send_bytes,
396 uint8_t *recv, int recv_size)
397{
Paulo Zanoni174edf12012-10-26 19:05:50 -0200398 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
399 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700400 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300401 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700402 uint32_t ch_data = ch_ctl + 4;
Chris Wilsonbc866252013-07-21 16:00:03 +0100403 uint32_t aux_clock_divider;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100404 int i, ret, recv_bytes;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700405 uint32_t status;
Chris Wilsonbc866252013-07-21 16:00:03 +0100406 int try, precharge, clock = 0;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100407 bool has_aux_irq = INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev);
408
409 /* dp aux is extremely sensitive to irq latency, hence request the
410 * lowest possible wakeup latency and so prevent the cpu from going into
411 * deep sleep states.
412 */
413 pm_qos_update_request(&dev_priv->pm_qos, 0);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700414
Keith Packard9b984da2011-09-19 13:54:47 -0700415 intel_dp_check_edp(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800416
Daniel Vetter6b4e0a92012-06-14 22:15:00 +0200417 if (IS_GEN6(dev))
418 precharge = 3;
419 else
420 precharge = 5;
421
Paulo Zanonic67a4702013-08-19 13:18:09 -0300422 intel_aux_display_runtime_get(dev_priv);
423
Jesse Barnes11bee432011-08-01 15:02:20 -0700424 /* Try to wait for any previous AUX channel activity */
425 for (try = 0; try < 3; try++) {
Daniel Vetteref04f002012-12-01 21:03:59 +0100426 status = I915_READ_NOTRACE(ch_ctl);
Jesse Barnes11bee432011-08-01 15:02:20 -0700427 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
428 break;
429 msleep(1);
430 }
431
432 if (try == 3) {
433 WARN(1, "dp_aux_ch not started status 0x%08x\n",
434 I915_READ(ch_ctl));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100435 ret = -EBUSY;
436 goto out;
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100437 }
438
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300439 /* Only 5 data registers! */
440 if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
441 ret = -E2BIG;
442 goto out;
443 }
444
Chris Wilsonbc866252013-07-21 16:00:03 +0100445 while ((aux_clock_divider = get_aux_clock_divider(intel_dp, clock++))) {
446 /* Must try at least 3 times according to DP spec */
447 for (try = 0; try < 5; try++) {
448 /* Load the send data into the aux channel data registers */
449 for (i = 0; i < send_bytes; i += 4)
450 I915_WRITE(ch_data + i,
451 pack_aux(send + i, send_bytes - i));
Akshay Joshi0206e352011-08-16 15:34:10 -0400452
Chris Wilsonbc866252013-07-21 16:00:03 +0100453 /* Send the command and wait for it to complete */
454 I915_WRITE(ch_ctl,
455 DP_AUX_CH_CTL_SEND_BUSY |
456 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
457 DP_AUX_CH_CTL_TIME_OUT_400us |
458 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
459 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
460 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT) |
461 DP_AUX_CH_CTL_DONE |
462 DP_AUX_CH_CTL_TIME_OUT_ERROR |
463 DP_AUX_CH_CTL_RECEIVE_ERROR);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100464
Chris Wilsonbc866252013-07-21 16:00:03 +0100465 status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);
Akshay Joshi0206e352011-08-16 15:34:10 -0400466
Chris Wilsonbc866252013-07-21 16:00:03 +0100467 /* Clear done status and any errors */
468 I915_WRITE(ch_ctl,
469 status |
470 DP_AUX_CH_CTL_DONE |
471 DP_AUX_CH_CTL_TIME_OUT_ERROR |
472 DP_AUX_CH_CTL_RECEIVE_ERROR);
Adam Jacksond7e96fe2011-07-26 15:39:46 -0400473
Chris Wilsonbc866252013-07-21 16:00:03 +0100474 if (status & (DP_AUX_CH_CTL_TIME_OUT_ERROR |
475 DP_AUX_CH_CTL_RECEIVE_ERROR))
476 continue;
477 if (status & DP_AUX_CH_CTL_DONE)
478 break;
479 }
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100480 if (status & DP_AUX_CH_CTL_DONE)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700481 break;
482 }
483
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700484 if ((status & DP_AUX_CH_CTL_DONE) == 0) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700485 DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100486 ret = -EBUSY;
487 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700488 }
489
490 /* Check for timeout or receive error.
491 * Timeouts occur when the sink is not connected
492 */
Keith Packarda5b3da52009-06-11 22:30:32 -0700493 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700494 DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100495 ret = -EIO;
496 goto out;
Keith Packarda5b3da52009-06-11 22:30:32 -0700497 }
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700498
499 /* Timeouts occur when the device isn't connected, so they're
500 * "normal" -- don't fill the kernel log with these */
Keith Packarda5b3da52009-06-11 22:30:32 -0700501 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
Zhao Yakui28c97732009-10-09 11:39:41 +0800502 DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100503 ret = -ETIMEDOUT;
504 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700505 }
506
507 /* Unload any bytes sent back from the other side */
508 recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
509 DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700510 if (recv_bytes > recv_size)
511 recv_bytes = recv_size;
Akshay Joshi0206e352011-08-16 15:34:10 -0400512
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100513 for (i = 0; i < recv_bytes; i += 4)
514 unpack_aux(I915_READ(ch_data + i),
515 recv + i, recv_bytes - i);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700516
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100517 ret = recv_bytes;
518out:
519 pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
Paulo Zanonic67a4702013-08-19 13:18:09 -0300520 intel_aux_display_runtime_put(dev_priv);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100521
522 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700523}
524
525/* Write data to the aux channel in native mode */
526static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100527intel_dp_aux_native_write(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700528 uint16_t address, uint8_t *send, int send_bytes)
529{
530 int ret;
531 uint8_t msg[20];
532 int msg_bytes;
533 uint8_t ack;
534
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300535 if (WARN_ON(send_bytes > 16))
536 return -E2BIG;
537
Keith Packard9b984da2011-09-19 13:54:47 -0700538 intel_dp_check_edp(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700539 msg[0] = AUX_NATIVE_WRITE << 4;
540 msg[1] = address >> 8;
Zhenyu Wangeebc8632009-07-24 01:00:30 +0800541 msg[2] = address & 0xff;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700542 msg[3] = send_bytes - 1;
543 memcpy(&msg[4], send, send_bytes);
544 msg_bytes = send_bytes + 4;
545 for (;;) {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100546 ret = intel_dp_aux_ch(intel_dp, msg, msg_bytes, &ack, 1);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700547 if (ret < 0)
548 return ret;
549 if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK)
550 break;
551 else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
552 udelay(100);
553 else
Keith Packarda5b3da52009-06-11 22:30:32 -0700554 return -EIO;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700555 }
556 return send_bytes;
557}
558
559/* Write a single byte to the aux channel in native mode */
560static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100561intel_dp_aux_native_write_1(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700562 uint16_t address, uint8_t byte)
563{
Chris Wilsonea5b2132010-08-04 13:50:23 +0100564 return intel_dp_aux_native_write(intel_dp, address, &byte, 1);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700565}
566
567/* read bytes from a native aux channel */
568static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100569intel_dp_aux_native_read(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700570 uint16_t address, uint8_t *recv, int recv_bytes)
571{
572 uint8_t msg[4];
573 int msg_bytes;
574 uint8_t reply[20];
575 int reply_bytes;
576 uint8_t ack;
577 int ret;
578
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300579 if (WARN_ON(recv_bytes > 19))
580 return -E2BIG;
581
Keith Packard9b984da2011-09-19 13:54:47 -0700582 intel_dp_check_edp(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700583 msg[0] = AUX_NATIVE_READ << 4;
584 msg[1] = address >> 8;
585 msg[2] = address & 0xff;
586 msg[3] = recv_bytes - 1;
587
588 msg_bytes = 4;
589 reply_bytes = recv_bytes + 1;
590
591 for (;;) {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100592 ret = intel_dp_aux_ch(intel_dp, msg, msg_bytes,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700593 reply, reply_bytes);
Keith Packarda5b3da52009-06-11 22:30:32 -0700594 if (ret == 0)
595 return -EPROTO;
596 if (ret < 0)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700597 return ret;
598 ack = reply[0];
599 if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK) {
600 memcpy(recv, reply + 1, ret - 1);
601 return ret - 1;
602 }
603 else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
604 udelay(100);
605 else
Keith Packarda5b3da52009-06-11 22:30:32 -0700606 return -EIO;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700607 }
608}
609
610static int
Dave Airlieab2c0672009-12-04 10:55:24 +1000611intel_dp_i2c_aux_ch(struct i2c_adapter *adapter, int mode,
612 uint8_t write_byte, uint8_t *read_byte)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700613{
Dave Airlieab2c0672009-12-04 10:55:24 +1000614 struct i2c_algo_dp_aux_data *algo_data = adapter->algo_data;
Chris Wilsonea5b2132010-08-04 13:50:23 +0100615 struct intel_dp *intel_dp = container_of(adapter,
616 struct intel_dp,
617 adapter);
Dave Airlieab2c0672009-12-04 10:55:24 +1000618 uint16_t address = algo_data->address;
619 uint8_t msg[5];
620 uint8_t reply[2];
David Flynn8316f332010-12-08 16:10:21 +0000621 unsigned retry;
Dave Airlieab2c0672009-12-04 10:55:24 +1000622 int msg_bytes;
623 int reply_bytes;
624 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700625
Keith Packard9b984da2011-09-19 13:54:47 -0700626 intel_dp_check_edp(intel_dp);
Dave Airlieab2c0672009-12-04 10:55:24 +1000627 /* Set up the command byte */
628 if (mode & MODE_I2C_READ)
629 msg[0] = AUX_I2C_READ << 4;
630 else
631 msg[0] = AUX_I2C_WRITE << 4;
632
633 if (!(mode & MODE_I2C_STOP))
634 msg[0] |= AUX_I2C_MOT << 4;
635
636 msg[1] = address >> 8;
637 msg[2] = address;
638
639 switch (mode) {
640 case MODE_I2C_WRITE:
641 msg[3] = 0;
642 msg[4] = write_byte;
643 msg_bytes = 5;
644 reply_bytes = 1;
645 break;
646 case MODE_I2C_READ:
647 msg[3] = 0;
648 msg_bytes = 4;
649 reply_bytes = 2;
650 break;
651 default:
652 msg_bytes = 3;
653 reply_bytes = 1;
654 break;
655 }
656
Jani Nikula58c67ce2013-09-20 16:42:14 +0300657 /*
658 * DP1.2 sections 2.7.7.1.5.6.1 and 2.7.7.1.6.6.1: A DP Source device is
659 * required to retry at least seven times upon receiving AUX_DEFER
660 * before giving up the AUX transaction.
661 */
662 for (retry = 0; retry < 7; retry++) {
David Flynn8316f332010-12-08 16:10:21 +0000663 ret = intel_dp_aux_ch(intel_dp,
664 msg, msg_bytes,
665 reply, reply_bytes);
Dave Airlieab2c0672009-12-04 10:55:24 +1000666 if (ret < 0) {
Dave Airlie3ff99162009-12-08 14:03:47 +1000667 DRM_DEBUG_KMS("aux_ch failed %d\n", ret);
Dave Airlieab2c0672009-12-04 10:55:24 +1000668 return ret;
669 }
David Flynn8316f332010-12-08 16:10:21 +0000670
671 switch (reply[0] & AUX_NATIVE_REPLY_MASK) {
672 case AUX_NATIVE_REPLY_ACK:
673 /* I2C-over-AUX Reply field is only valid
674 * when paired with AUX ACK.
675 */
676 break;
677 case AUX_NATIVE_REPLY_NACK:
678 DRM_DEBUG_KMS("aux_ch native nack\n");
679 return -EREMOTEIO;
680 case AUX_NATIVE_REPLY_DEFER:
Jani Nikula8d16f252013-09-20 16:42:15 +0300681 /*
682 * For now, just give more slack to branch devices. We
683 * could check the DPCD for I2C bit rate capabilities,
684 * and if available, adjust the interval. We could also
685 * be more careful with DP-to-Legacy adapters where a
686 * long legacy cable may force very low I2C bit rates.
687 */
688 if (intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
689 DP_DWN_STRM_PORT_PRESENT)
690 usleep_range(500, 600);
691 else
692 usleep_range(300, 400);
David Flynn8316f332010-12-08 16:10:21 +0000693 continue;
694 default:
695 DRM_ERROR("aux_ch invalid native reply 0x%02x\n",
696 reply[0]);
697 return -EREMOTEIO;
698 }
699
Dave Airlieab2c0672009-12-04 10:55:24 +1000700 switch (reply[0] & AUX_I2C_REPLY_MASK) {
701 case AUX_I2C_REPLY_ACK:
702 if (mode == MODE_I2C_READ) {
703 *read_byte = reply[1];
704 }
705 return reply_bytes - 1;
706 case AUX_I2C_REPLY_NACK:
David Flynn8316f332010-12-08 16:10:21 +0000707 DRM_DEBUG_KMS("aux_i2c nack\n");
Dave Airlieab2c0672009-12-04 10:55:24 +1000708 return -EREMOTEIO;
709 case AUX_I2C_REPLY_DEFER:
David Flynn8316f332010-12-08 16:10:21 +0000710 DRM_DEBUG_KMS("aux_i2c defer\n");
Dave Airlieab2c0672009-12-04 10:55:24 +1000711 udelay(100);
712 break;
713 default:
David Flynn8316f332010-12-08 16:10:21 +0000714 DRM_ERROR("aux_i2c invalid reply 0x%02x\n", reply[0]);
Dave Airlieab2c0672009-12-04 10:55:24 +1000715 return -EREMOTEIO;
716 }
717 }
David Flynn8316f332010-12-08 16:10:21 +0000718
719 DRM_ERROR("too many retries, giving up\n");
720 return -EREMOTEIO;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700721}
722
723static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100724intel_dp_i2c_init(struct intel_dp *intel_dp,
Zhenyu Wang55f78c42010-03-29 16:13:57 +0800725 struct intel_connector *intel_connector, const char *name)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700726{
Keith Packard0b5c5412011-09-28 16:41:05 -0700727 int ret;
728
Zhenyu Wangd54e9d22009-10-19 15:43:51 +0800729 DRM_DEBUG_KMS("i2c_init %s\n", name);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100730 intel_dp->algo.running = false;
731 intel_dp->algo.address = 0;
732 intel_dp->algo.aux_ch = intel_dp_i2c_aux_ch;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700733
Akshay Joshi0206e352011-08-16 15:34:10 -0400734 memset(&intel_dp->adapter, '\0', sizeof(intel_dp->adapter));
Chris Wilsonea5b2132010-08-04 13:50:23 +0100735 intel_dp->adapter.owner = THIS_MODULE;
736 intel_dp->adapter.class = I2C_CLASS_DDC;
Akshay Joshi0206e352011-08-16 15:34:10 -0400737 strncpy(intel_dp->adapter.name, name, sizeof(intel_dp->adapter.name) - 1);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100738 intel_dp->adapter.name[sizeof(intel_dp->adapter.name) - 1] = '\0';
739 intel_dp->adapter.algo_data = &intel_dp->algo;
740 intel_dp->adapter.dev.parent = &intel_connector->base.kdev;
741
Keith Packard0b5c5412011-09-28 16:41:05 -0700742 ironlake_edp_panel_vdd_on(intel_dp);
743 ret = i2c_dp_aux_add_bus(&intel_dp->adapter);
Keith Packardbd943152011-09-18 23:09:52 -0700744 ironlake_edp_panel_vdd_off(intel_dp, false);
Keith Packard0b5c5412011-09-28 16:41:05 -0700745 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700746}
747
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200748static void
749intel_dp_set_clock(struct intel_encoder *encoder,
750 struct intel_crtc_config *pipe_config, int link_bw)
751{
752 struct drm_device *dev = encoder->base.dev;
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +0800753 const struct dp_link_dpll *divisor = NULL;
754 int i, count = 0;
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200755
756 if (IS_G4X(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +0800757 divisor = gen4_dpll;
758 count = ARRAY_SIZE(gen4_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200759 } else if (IS_HASWELL(dev)) {
760 /* Haswell has special-purpose DP DDI clocks. */
761 } else if (HAS_PCH_SPLIT(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +0800762 divisor = pch_dpll;
763 count = ARRAY_SIZE(pch_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200764 } else if (IS_VALLEYVIEW(dev)) {
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +0800765 divisor = vlv_dpll;
766 count = ARRAY_SIZE(vlv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200767 }
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +0800768
769 if (divisor && count) {
770 for (i = 0; i < count; i++) {
771 if (link_bw == divisor[i].link_bw) {
772 pipe_config->dpll = divisor[i].dpll;
773 pipe_config->clock_set = true;
774 break;
775 }
776 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200777 }
778}
779
Paulo Zanoni00c09d72012-10-26 19:05:52 -0200780bool
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100781intel_dp_compute_config(struct intel_encoder *encoder,
782 struct intel_crtc_config *pipe_config)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700783{
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100784 struct drm_device *dev = encoder->base.dev;
Daniel Vetter36008362013-03-27 00:44:59 +0100785 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100786 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100787 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +0300788 enum port port = dp_to_dig_port(intel_dp)->port;
Jesse Barnes2dd24552013-04-25 12:55:01 -0700789 struct intel_crtc *intel_crtc = encoder->new_crtc;
Jani Nikuladd06f902012-10-19 14:51:50 +0300790 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700791 int lane_count, clock;
Daniel Vetter397fe152012-10-22 22:56:43 +0200792 int max_lane_count = drm_dp_max_lane_count(intel_dp->dpcd);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100793 int max_clock = intel_dp_max_link_bw(intel_dp) == DP_LINK_BW_2_7 ? 1 : 0;
Daniel Vetter083f9562012-04-20 20:23:49 +0200794 int bpp, mode_rate;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700795 static int bws[2] = { DP_LINK_BW_1_62, DP_LINK_BW_2_7 };
Daniel Vetterff9a6752013-06-01 17:16:21 +0200796 int link_avail, link_clock;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700797
Imre Deakbc7d38a2013-05-16 14:40:36 +0300798 if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev) && port != PORT_A)
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100799 pipe_config->has_pch_encoder = true;
800
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200801 pipe_config->has_dp_encoder = true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700802
Jani Nikuladd06f902012-10-19 14:51:50 +0300803 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
804 intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
805 adjusted_mode);
Jesse Barnes2dd24552013-04-25 12:55:01 -0700806 if (!HAS_PCH_SPLIT(dev))
807 intel_gmch_panel_fitting(intel_crtc, pipe_config,
808 intel_connector->panel.fitting_mode);
809 else
Jesse Barnesb074cec2013-04-25 12:55:02 -0700810 intel_pch_panel_fitting(intel_crtc, pipe_config,
811 intel_connector->panel.fitting_mode);
Zhao Yakui0d3a1be2010-07-19 09:43:13 +0100812 }
813
Daniel Vettercb1793c2012-06-04 18:39:21 +0200814 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
Daniel Vetter0af78a22012-05-23 11:30:55 +0200815 return false;
816
Daniel Vetter083f9562012-04-20 20:23:49 +0200817 DRM_DEBUG_KMS("DP link computation with max lane count %i "
818 "max bw %02x pixel clock %iKHz\n",
Damien Lespiau241bfc32013-09-25 16:45:37 +0100819 max_lane_count, bws[max_clock],
820 adjusted_mode->crtc_clock);
Daniel Vetter083f9562012-04-20 20:23:49 +0200821
Daniel Vetter36008362013-03-27 00:44:59 +0100822 /* Walk through all bpp values. Luckily they're all nicely spaced with 2
823 * bpc in between. */
Daniel Vetter3e7ca982013-06-01 19:45:56 +0200824 bpp = pipe_config->pipe_bpp;
Imre Deak79842112013-07-18 17:44:13 +0300825 if (is_edp(intel_dp) && dev_priv->vbt.edp_bpp) {
826 DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
827 dev_priv->vbt.edp_bpp);
Daniel Vettere1b73cb2013-05-21 09:52:16 +0200828 bpp = min_t(int, bpp, dev_priv->vbt.edp_bpp);
Imre Deak79842112013-07-18 17:44:13 +0300829 }
Daniel Vetter657445f2013-05-04 10:09:18 +0200830
Daniel Vetter36008362013-03-27 00:44:59 +0100831 for (; bpp >= 6*3; bpp -= 2*3) {
Damien Lespiau241bfc32013-09-25 16:45:37 +0100832 mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
833 bpp);
Daniel Vetterc4867932012-04-10 10:42:36 +0200834
Daniel Vetter36008362013-03-27 00:44:59 +0100835 for (clock = 0; clock <= max_clock; clock++) {
836 for (lane_count = 1; lane_count <= max_lane_count; lane_count <<= 1) {
837 link_clock = drm_dp_bw_code_to_link_rate(bws[clock]);
838 link_avail = intel_dp_max_data_rate(link_clock,
839 lane_count);
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200840
Daniel Vetter36008362013-03-27 00:44:59 +0100841 if (mode_rate <= link_avail) {
842 goto found;
843 }
844 }
845 }
846 }
847
848 return false;
849
850found:
Ville Syrjälä55bc60d2013-01-17 16:31:29 +0200851 if (intel_dp->color_range_auto) {
852 /*
853 * See:
854 * CEA-861-E - 5.1 Default Encoding Parameters
855 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
856 */
Thierry Reding18316c82012-12-20 15:41:44 +0100857 if (bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1)
Ville Syrjälä55bc60d2013-01-17 16:31:29 +0200858 intel_dp->color_range = DP_COLOR_RANGE_16_235;
859 else
860 intel_dp->color_range = 0;
861 }
862
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200863 if (intel_dp->color_range)
Daniel Vetter50f3b012013-03-27 00:44:56 +0100864 pipe_config->limited_color_range = true;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200865
Daniel Vetter36008362013-03-27 00:44:59 +0100866 intel_dp->link_bw = bws[clock];
867 intel_dp->lane_count = lane_count;
Daniel Vetter657445f2013-05-04 10:09:18 +0200868 pipe_config->pipe_bpp = bpp;
Daniel Vetterff9a6752013-06-01 17:16:21 +0200869 pipe_config->port_clock = drm_dp_bw_code_to_link_rate(intel_dp->link_bw);
Daniel Vetterc4867932012-04-10 10:42:36 +0200870
Daniel Vetter36008362013-03-27 00:44:59 +0100871 DRM_DEBUG_KMS("DP link bw %02x lane count %d clock %d bpp %d\n",
872 intel_dp->link_bw, intel_dp->lane_count,
Daniel Vetterff9a6752013-06-01 17:16:21 +0200873 pipe_config->port_clock, bpp);
Daniel Vetter36008362013-03-27 00:44:59 +0100874 DRM_DEBUG_KMS("DP link bw required %i available %i\n",
875 mode_rate, link_avail);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700876
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200877 intel_link_compute_m_n(bpp, lane_count,
Damien Lespiau241bfc32013-09-25 16:45:37 +0100878 adjusted_mode->crtc_clock,
879 pipe_config->port_clock,
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200880 &pipe_config->dp_m_n);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700881
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200882 intel_dp_set_clock(encoder, pipe_config, intel_dp->link_bw);
883
Daniel Vetter36008362013-03-27 00:44:59 +0100884 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700885}
886
Paulo Zanoni247d89f2012-10-15 15:51:33 -0300887void intel_dp_init_link_config(struct intel_dp *intel_dp)
888{
889 memset(intel_dp->link_configuration, 0, DP_LINK_CONFIGURATION_SIZE);
890 intel_dp->link_configuration[0] = intel_dp->link_bw;
891 intel_dp->link_configuration[1] = intel_dp->lane_count;
892 intel_dp->link_configuration[8] = DP_SET_ANSI_8B10B;
893 /*
894 * Check for DPCD version > 1.1 and enhanced framing support
895 */
896 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
897 (intel_dp->dpcd[DP_MAX_LANE_COUNT] & DP_ENHANCED_FRAME_CAP)) {
898 intel_dp->link_configuration[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
899 }
900}
901
Daniel Vetter7c62a162013-06-01 17:16:20 +0200902static void ironlake_set_pll_cpu_edp(struct intel_dp *intel_dp)
Daniel Vetterea9b6002012-11-29 15:59:31 +0100903{
Daniel Vetter7c62a162013-06-01 17:16:20 +0200904 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
905 struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
906 struct drm_device *dev = crtc->base.dev;
Daniel Vetterea9b6002012-11-29 15:59:31 +0100907 struct drm_i915_private *dev_priv = dev->dev_private;
908 u32 dpa_ctl;
909
Daniel Vetterff9a6752013-06-01 17:16:21 +0200910 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", crtc->config.port_clock);
Daniel Vetterea9b6002012-11-29 15:59:31 +0100911 dpa_ctl = I915_READ(DP_A);
912 dpa_ctl &= ~DP_PLL_FREQ_MASK;
913
Daniel Vetterff9a6752013-06-01 17:16:21 +0200914 if (crtc->config.port_clock == 162000) {
Daniel Vetter1ce17032012-11-29 15:59:32 +0100915 /* For a long time we've carried around a ILK-DevA w/a for the
916 * 160MHz clock. If we're really unlucky, it's still required.
917 */
918 DRM_DEBUG_KMS("160MHz cpu eDP clock, might need ilk devA w/a\n");
Daniel Vetterea9b6002012-11-29 15:59:31 +0100919 dpa_ctl |= DP_PLL_FREQ_160MHZ;
Daniel Vetter7c62a162013-06-01 17:16:20 +0200920 intel_dp->DP |= DP_PLL_FREQ_160MHZ;
Daniel Vetterea9b6002012-11-29 15:59:31 +0100921 } else {
922 dpa_ctl |= DP_PLL_FREQ_270MHZ;
Daniel Vetter7c62a162013-06-01 17:16:20 +0200923 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
Daniel Vetterea9b6002012-11-29 15:59:31 +0100924 }
Daniel Vetter1ce17032012-11-29 15:59:32 +0100925
Daniel Vetterea9b6002012-11-29 15:59:31 +0100926 I915_WRITE(DP_A, dpa_ctl);
927
928 POSTING_READ(DP_A);
929 udelay(500);
930}
931
Daniel Vetterb934223d2013-07-21 21:37:05 +0200932static void intel_dp_mode_set(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700933{
Daniel Vetterb934223d2013-07-21 21:37:05 +0200934 struct drm_device *dev = encoder->base.dev;
Keith Packard417e8222011-11-01 19:54:11 -0700935 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterb934223d2013-07-21 21:37:05 +0200936 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +0300937 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetterb934223d2013-07-21 21:37:05 +0200938 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
939 struct drm_display_mode *adjusted_mode = &crtc->config.adjusted_mode;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700940
Keith Packard417e8222011-11-01 19:54:11 -0700941 /*
Keith Packard1a2eb462011-11-16 16:26:07 -0800942 * There are four kinds of DP registers:
Keith Packard417e8222011-11-01 19:54:11 -0700943 *
944 * IBX PCH
Keith Packard1a2eb462011-11-16 16:26:07 -0800945 * SNB CPU
946 * IVB CPU
Keith Packard417e8222011-11-01 19:54:11 -0700947 * CPT PCH
948 *
949 * IBX PCH and CPU are the same for almost everything,
950 * except that the CPU DP PLL is configured in this
951 * register
952 *
953 * CPT PCH is quite different, having many bits moved
954 * to the TRANS_DP_CTL register instead. That
955 * configuration happens (oddly) in ironlake_pch_enable
956 */
Adam Jackson9c9e7922010-04-05 17:57:59 -0400957
Keith Packard417e8222011-11-01 19:54:11 -0700958 /* Preserve the BIOS-computed detected bit. This is
959 * supposed to be read-only.
960 */
961 intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700962
Keith Packard417e8222011-11-01 19:54:11 -0700963 /* Handle DP bits in common between all three register formats */
Keith Packard417e8222011-11-01 19:54:11 -0700964 intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
Daniel Vetter17aa6be2013-04-30 14:01:40 +0200965 intel_dp->DP |= DP_PORT_WIDTH(intel_dp->lane_count);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700966
Wu Fengguange0dac652011-09-05 14:25:34 +0800967 if (intel_dp->has_audio) {
968 DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
Daniel Vetter7c62a162013-06-01 17:16:20 +0200969 pipe_name(crtc->pipe));
Chris Wilsonea5b2132010-08-04 13:50:23 +0100970 intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
Daniel Vetterb934223d2013-07-21 21:37:05 +0200971 intel_write_eld(&encoder->base, adjusted_mode);
Wu Fengguange0dac652011-09-05 14:25:34 +0800972 }
Paulo Zanoni247d89f2012-10-15 15:51:33 -0300973
974 intel_dp_init_link_config(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700975
Keith Packard417e8222011-11-01 19:54:11 -0700976 /* Split out the IBX/CPU vs CPT settings */
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800977
Imre Deakbc7d38a2013-05-16 14:40:36 +0300978 if (port == PORT_A && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
Keith Packard1a2eb462011-11-16 16:26:07 -0800979 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
980 intel_dp->DP |= DP_SYNC_HS_HIGH;
981 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
982 intel_dp->DP |= DP_SYNC_VS_HIGH;
983 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
984
985 if (intel_dp->link_configuration[1] & DP_LANE_COUNT_ENHANCED_FRAME_EN)
986 intel_dp->DP |= DP_ENHANCED_FRAMING;
987
Daniel Vetter7c62a162013-06-01 17:16:20 +0200988 intel_dp->DP |= crtc->pipe << 29;
Imre Deakbc7d38a2013-05-16 14:40:36 +0300989 } else if (!HAS_PCH_CPT(dev) || port == PORT_A) {
Jesse Barnesb2634012013-03-28 09:55:40 -0700990 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev))
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200991 intel_dp->DP |= intel_dp->color_range;
Keith Packard417e8222011-11-01 19:54:11 -0700992
993 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
994 intel_dp->DP |= DP_SYNC_HS_HIGH;
995 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
996 intel_dp->DP |= DP_SYNC_VS_HIGH;
997 intel_dp->DP |= DP_LINK_TRAIN_OFF;
998
999 if (intel_dp->link_configuration[1] & DP_LANE_COUNT_ENHANCED_FRAME_EN)
1000 intel_dp->DP |= DP_ENHANCED_FRAMING;
1001
Daniel Vetter7c62a162013-06-01 17:16:20 +02001002 if (crtc->pipe == 1)
Keith Packard417e8222011-11-01 19:54:11 -07001003 intel_dp->DP |= DP_PIPEB_SELECT;
Keith Packard417e8222011-11-01 19:54:11 -07001004 } else {
1005 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001006 }
Daniel Vetterea9b6002012-11-29 15:59:31 +01001007
Imre Deakbc7d38a2013-05-16 14:40:36 +03001008 if (port == PORT_A && !IS_VALLEYVIEW(dev))
Daniel Vetter7c62a162013-06-01 17:16:20 +02001009 ironlake_set_pll_cpu_edp(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001010}
1011
Keith Packard99ea7122011-11-01 19:57:50 -07001012#define IDLE_ON_MASK (PP_ON | 0 | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
1013#define IDLE_ON_VALUE (PP_ON | 0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_ON_IDLE)
1014
1015#define IDLE_OFF_MASK (PP_ON | 0 | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
1016#define IDLE_OFF_VALUE (0 | 0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
1017
1018#define IDLE_CYCLE_MASK (PP_ON | 0 | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
1019#define IDLE_CYCLE_VALUE (0 | 0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
1020
1021static void ironlake_wait_panel_status(struct intel_dp *intel_dp,
1022 u32 mask,
1023 u32 value)
1024{
Paulo Zanoni30add222012-10-26 19:05:45 -02001025 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001026 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07001027 u32 pp_stat_reg, pp_ctrl_reg;
1028
Jani Nikulabf13e812013-09-06 07:40:05 +03001029 pp_stat_reg = _pp_stat_reg(intel_dp);
1030 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001031
1032 DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001033 mask, value,
1034 I915_READ(pp_stat_reg),
1035 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001036
Jesse Barnes453c5422013-03-28 09:55:41 -07001037 if (_wait_for((I915_READ(pp_stat_reg) & mask) == value, 5000, 10)) {
Keith Packard99ea7122011-11-01 19:57:50 -07001038 DRM_ERROR("Panel status timeout: status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001039 I915_READ(pp_stat_reg),
1040 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001041 }
1042}
1043
1044static void ironlake_wait_panel_on(struct intel_dp *intel_dp)
1045{
1046 DRM_DEBUG_KMS("Wait for panel power on\n");
1047 ironlake_wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
1048}
1049
Keith Packardbd943152011-09-18 23:09:52 -07001050static void ironlake_wait_panel_off(struct intel_dp *intel_dp)
1051{
Keith Packardbd943152011-09-18 23:09:52 -07001052 DRM_DEBUG_KMS("Wait for panel power off time\n");
Keith Packard99ea7122011-11-01 19:57:50 -07001053 ironlake_wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
Keith Packardbd943152011-09-18 23:09:52 -07001054}
Keith Packardbd943152011-09-18 23:09:52 -07001055
Keith Packard99ea7122011-11-01 19:57:50 -07001056static void ironlake_wait_panel_power_cycle(struct intel_dp *intel_dp)
1057{
1058 DRM_DEBUG_KMS("Wait for panel power cycle\n");
1059 ironlake_wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
1060}
Keith Packardbd943152011-09-18 23:09:52 -07001061
Keith Packard99ea7122011-11-01 19:57:50 -07001062
Keith Packard832dd3c2011-11-01 19:34:06 -07001063/* Read the current pp_control value, unlocking the register if it
1064 * is locked
1065 */
1066
Jesse Barnes453c5422013-03-28 09:55:41 -07001067static u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
Keith Packard832dd3c2011-11-01 19:34:06 -07001068{
Jesse Barnes453c5422013-03-28 09:55:41 -07001069 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1070 struct drm_i915_private *dev_priv = dev->dev_private;
1071 u32 control;
Jesse Barnes453c5422013-03-28 09:55:41 -07001072
Jani Nikulabf13e812013-09-06 07:40:05 +03001073 control = I915_READ(_pp_ctrl_reg(intel_dp));
Keith Packard832dd3c2011-11-01 19:34:06 -07001074 control &= ~PANEL_UNLOCK_MASK;
1075 control |= PANEL_UNLOCK_REGS;
1076 return control;
Keith Packardbd943152011-09-18 23:09:52 -07001077}
1078
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001079void ironlake_edp_panel_vdd_on(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001080{
Paulo Zanoni30add222012-10-26 19:05:45 -02001081 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001082 struct drm_i915_private *dev_priv = dev->dev_private;
1083 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001084 u32 pp_stat_reg, pp_ctrl_reg;
Jesse Barnes5d613502011-01-24 17:10:54 -08001085
Keith Packard97af61f572011-09-28 16:23:51 -07001086 if (!is_edp(intel_dp))
1087 return;
Keith Packardf01eca22011-09-28 16:48:10 -07001088 DRM_DEBUG_KMS("Turn eDP VDD on\n");
Jesse Barnes5d613502011-01-24 17:10:54 -08001089
Keith Packardbd943152011-09-18 23:09:52 -07001090 WARN(intel_dp->want_panel_vdd,
1091 "eDP VDD already requested on\n");
1092
1093 intel_dp->want_panel_vdd = true;
Keith Packard99ea7122011-11-01 19:57:50 -07001094
Keith Packardbd943152011-09-18 23:09:52 -07001095 if (ironlake_edp_have_panel_vdd(intel_dp)) {
1096 DRM_DEBUG_KMS("eDP VDD already on\n");
1097 return;
1098 }
1099
Keith Packard99ea7122011-11-01 19:57:50 -07001100 if (!ironlake_edp_have_panel_power(intel_dp))
1101 ironlake_wait_panel_power_cycle(intel_dp);
1102
Jesse Barnes453c5422013-03-28 09:55:41 -07001103 pp = ironlake_get_pp_control(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001104 pp |= EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -07001105
Jani Nikulabf13e812013-09-06 07:40:05 +03001106 pp_stat_reg = _pp_stat_reg(intel_dp);
1107 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001108
1109 I915_WRITE(pp_ctrl_reg, pp);
1110 POSTING_READ(pp_ctrl_reg);
1111 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1112 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Keith Packardebf33b12011-09-29 15:53:27 -07001113 /*
1114 * If the panel wasn't on, delay before accessing aux channel
1115 */
1116 if (!ironlake_edp_have_panel_power(intel_dp)) {
Keith Packardbd943152011-09-18 23:09:52 -07001117 DRM_DEBUG_KMS("eDP was not running\n");
Keith Packardf01eca22011-09-28 16:48:10 -07001118 msleep(intel_dp->panel_power_up_delay);
Keith Packardf01eca22011-09-28 16:48:10 -07001119 }
Jesse Barnes5d613502011-01-24 17:10:54 -08001120}
1121
Keith Packardbd943152011-09-18 23:09:52 -07001122static void ironlake_panel_vdd_off_sync(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001123{
Paulo Zanoni30add222012-10-26 19:05:45 -02001124 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001125 struct drm_i915_private *dev_priv = dev->dev_private;
1126 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001127 u32 pp_stat_reg, pp_ctrl_reg;
Jesse Barnes5d613502011-01-24 17:10:54 -08001128
Daniel Vettera0e99e62012-12-02 01:05:46 +01001129 WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));
1130
Keith Packardbd943152011-09-18 23:09:52 -07001131 if (!intel_dp->want_panel_vdd && ironlake_edp_have_panel_vdd(intel_dp)) {
Jesse Barnes453c5422013-03-28 09:55:41 -07001132 pp = ironlake_get_pp_control(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001133 pp &= ~EDP_FORCE_VDD;
Jesse Barnes453c5422013-03-28 09:55:41 -07001134
Jani Nikulabf13e812013-09-06 07:40:05 +03001135 pp_stat_reg = _pp_ctrl_reg(intel_dp);
1136 pp_ctrl_reg = _pp_stat_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001137
1138 I915_WRITE(pp_ctrl_reg, pp);
1139 POSTING_READ(pp_ctrl_reg);
Jesse Barnes5d613502011-01-24 17:10:54 -08001140
Keith Packardbd943152011-09-18 23:09:52 -07001141 /* Make sure sequencer is idle before allowing subsequent activity */
Jesse Barnes453c5422013-03-28 09:55:41 -07001142 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1143 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001144 msleep(intel_dp->panel_power_down_delay);
Keith Packardbd943152011-09-18 23:09:52 -07001145 }
1146}
1147
1148static void ironlake_panel_vdd_work(struct work_struct *__work)
1149{
1150 struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
1151 struct intel_dp, panel_vdd_work);
Paulo Zanoni30add222012-10-26 19:05:45 -02001152 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001153
Keith Packard627f7672011-10-31 11:30:10 -07001154 mutex_lock(&dev->mode_config.mutex);
Keith Packardbd943152011-09-18 23:09:52 -07001155 ironlake_panel_vdd_off_sync(intel_dp);
Keith Packard627f7672011-10-31 11:30:10 -07001156 mutex_unlock(&dev->mode_config.mutex);
Keith Packardbd943152011-09-18 23:09:52 -07001157}
1158
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001159void ironlake_edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
Keith Packardbd943152011-09-18 23:09:52 -07001160{
Keith Packard97af61f572011-09-28 16:23:51 -07001161 if (!is_edp(intel_dp))
1162 return;
Jesse Barnes5d613502011-01-24 17:10:54 -08001163
Keith Packardbd943152011-09-18 23:09:52 -07001164 DRM_DEBUG_KMS("Turn eDP VDD off %d\n", intel_dp->want_panel_vdd);
1165 WARN(!intel_dp->want_panel_vdd, "eDP VDD not forced on");
Keith Packardf2e8b182011-11-01 20:01:35 -07001166
Keith Packardbd943152011-09-18 23:09:52 -07001167 intel_dp->want_panel_vdd = false;
1168
1169 if (sync) {
1170 ironlake_panel_vdd_off_sync(intel_dp);
1171 } else {
1172 /*
1173 * Queue the timer to fire a long
1174 * time from now (relative to the power down delay)
1175 * to keep the panel power up across a sequence of operations
1176 */
1177 schedule_delayed_work(&intel_dp->panel_vdd_work,
1178 msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5));
1179 }
Jesse Barnes5d613502011-01-24 17:10:54 -08001180}
1181
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001182void ironlake_edp_panel_on(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001183{
Paulo Zanoni30add222012-10-26 19:05:45 -02001184 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001185 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packard99ea7122011-11-01 19:57:50 -07001186 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001187 u32 pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07001188
Keith Packard97af61f572011-09-28 16:23:51 -07001189 if (!is_edp(intel_dp))
Keith Packardbd943152011-09-18 23:09:52 -07001190 return;
Keith Packard99ea7122011-11-01 19:57:50 -07001191
1192 DRM_DEBUG_KMS("Turn eDP power on\n");
1193
1194 if (ironlake_edp_have_panel_power(intel_dp)) {
1195 DRM_DEBUG_KMS("eDP power already on\n");
Keith Packard7d639f32011-09-29 16:05:34 -07001196 return;
Keith Packard99ea7122011-11-01 19:57:50 -07001197 }
Jesse Barnes9934c132010-07-22 13:18:19 -07001198
Keith Packard99ea7122011-11-01 19:57:50 -07001199 ironlake_wait_panel_power_cycle(intel_dp);
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001200
Jani Nikulabf13e812013-09-06 07:40:05 +03001201 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001202 pp = ironlake_get_pp_control(intel_dp);
Keith Packard05ce1a42011-09-29 16:33:01 -07001203 if (IS_GEN5(dev)) {
1204 /* ILK workaround: disable reset around power sequence */
1205 pp &= ~PANEL_POWER_RESET;
Jani Nikulabf13e812013-09-06 07:40:05 +03001206 I915_WRITE(pp_ctrl_reg, pp);
1207 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07001208 }
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001209
Keith Packard1c0ae802011-09-19 13:59:29 -07001210 pp |= POWER_TARGET_ON;
Keith Packard99ea7122011-11-01 19:57:50 -07001211 if (!IS_GEN5(dev))
1212 pp |= PANEL_POWER_RESET;
1213
Jesse Barnes453c5422013-03-28 09:55:41 -07001214 I915_WRITE(pp_ctrl_reg, pp);
1215 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07001216
Keith Packard99ea7122011-11-01 19:57:50 -07001217 ironlake_wait_panel_on(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001218
Keith Packard05ce1a42011-09-29 16:33:01 -07001219 if (IS_GEN5(dev)) {
1220 pp |= PANEL_POWER_RESET; /* restore panel reset bit */
Jani Nikulabf13e812013-09-06 07:40:05 +03001221 I915_WRITE(pp_ctrl_reg, pp);
1222 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07001223 }
Jesse Barnes9934c132010-07-22 13:18:19 -07001224}
1225
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001226void ironlake_edp_panel_off(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001227{
Paulo Zanoni30add222012-10-26 19:05:45 -02001228 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001229 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packard99ea7122011-11-01 19:57:50 -07001230 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001231 u32 pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07001232
Keith Packard97af61f572011-09-28 16:23:51 -07001233 if (!is_edp(intel_dp))
1234 return;
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001235
Keith Packard99ea7122011-11-01 19:57:50 -07001236 DRM_DEBUG_KMS("Turn eDP power off\n");
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001237
Daniel Vetter6cb49832012-05-20 17:14:50 +02001238 WARN(!intel_dp->want_panel_vdd, "Need VDD to turn off panel\n");
Jesse Barnes9934c132010-07-22 13:18:19 -07001239
Jesse Barnes453c5422013-03-28 09:55:41 -07001240 pp = ironlake_get_pp_control(intel_dp);
Daniel Vetter35a38552012-08-12 22:17:14 +02001241 /* We need to switch off panel power _and_ force vdd, for otherwise some
1242 * panels get very unhappy and cease to work. */
1243 pp &= ~(POWER_TARGET_ON | EDP_FORCE_VDD | PANEL_POWER_RESET | EDP_BLC_ENABLE);
Jesse Barnes453c5422013-03-28 09:55:41 -07001244
Jani Nikulabf13e812013-09-06 07:40:05 +03001245 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001246
1247 I915_WRITE(pp_ctrl_reg, pp);
1248 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07001249
Daniel Vetter35a38552012-08-12 22:17:14 +02001250 intel_dp->want_panel_vdd = false;
1251
Keith Packard99ea7122011-11-01 19:57:50 -07001252 ironlake_wait_panel_off(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001253}
1254
Paulo Zanonid6c50ff2012-10-23 18:30:06 -02001255void ironlake_edp_backlight_on(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001256{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001257 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1258 struct drm_device *dev = intel_dig_port->base.base.dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001259 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001260 int pipe = to_intel_crtc(intel_dig_port->base.base.crtc)->pipe;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001261 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001262 u32 pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001263
Keith Packardf01eca22011-09-28 16:48:10 -07001264 if (!is_edp(intel_dp))
1265 return;
1266
Zhao Yakui28c97732009-10-09 11:39:41 +08001267 DRM_DEBUG_KMS("\n");
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07001268 /*
1269 * If we enable the backlight right away following a panel power
1270 * on, we may see slight flicker as the panel syncs with the eDP
1271 * link. So delay a bit to make sure the image is solid before
1272 * allowing it to appear.
1273 */
Keith Packardf01eca22011-09-28 16:48:10 -07001274 msleep(intel_dp->backlight_on_delay);
Jesse Barnes453c5422013-03-28 09:55:41 -07001275 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001276 pp |= EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07001277
Jani Nikulabf13e812013-09-06 07:40:05 +03001278 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001279
1280 I915_WRITE(pp_ctrl_reg, pp);
1281 POSTING_READ(pp_ctrl_reg);
Daniel Vetter035aa3d2012-10-20 20:57:42 +02001282
1283 intel_panel_enable_backlight(dev, pipe);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001284}
1285
Paulo Zanonid6c50ff2012-10-23 18:30:06 -02001286void ironlake_edp_backlight_off(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001287{
Paulo Zanoni30add222012-10-26 19:05:45 -02001288 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001289 struct drm_i915_private *dev_priv = dev->dev_private;
1290 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001291 u32 pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001292
Keith Packardf01eca22011-09-28 16:48:10 -07001293 if (!is_edp(intel_dp))
1294 return;
1295
Daniel Vetter035aa3d2012-10-20 20:57:42 +02001296 intel_panel_disable_backlight(dev);
1297
Zhao Yakui28c97732009-10-09 11:39:41 +08001298 DRM_DEBUG_KMS("\n");
Jesse Barnes453c5422013-03-28 09:55:41 -07001299 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001300 pp &= ~EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07001301
Jani Nikulabf13e812013-09-06 07:40:05 +03001302 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001303
1304 I915_WRITE(pp_ctrl_reg, pp);
1305 POSTING_READ(pp_ctrl_reg);
Keith Packardf01eca22011-09-28 16:48:10 -07001306 msleep(intel_dp->backlight_off_delay);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001307}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001308
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001309static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07001310{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001311 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1312 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
1313 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07001314 struct drm_i915_private *dev_priv = dev->dev_private;
1315 u32 dpa_ctl;
1316
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001317 assert_pipe_disabled(dev_priv,
1318 to_intel_crtc(crtc)->pipe);
1319
Jesse Barnesd240f202010-08-13 15:43:26 -07001320 DRM_DEBUG_KMS("\n");
1321 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02001322 WARN(dpa_ctl & DP_PLL_ENABLE, "dp pll on, should be off\n");
1323 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
1324
1325 /* We don't adjust intel_dp->DP while tearing down the link, to
1326 * facilitate link retraining (e.g. after hotplug). Hence clear all
1327 * enable bits here to ensure that we don't enable too much. */
1328 intel_dp->DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
1329 intel_dp->DP |= DP_PLL_ENABLE;
1330 I915_WRITE(DP_A, intel_dp->DP);
Jesse Barnes298b0b32010-10-07 16:01:24 -07001331 POSTING_READ(DP_A);
1332 udelay(200);
Jesse Barnesd240f202010-08-13 15:43:26 -07001333}
1334
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001335static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07001336{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001337 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1338 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
1339 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07001340 struct drm_i915_private *dev_priv = dev->dev_private;
1341 u32 dpa_ctl;
1342
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001343 assert_pipe_disabled(dev_priv,
1344 to_intel_crtc(crtc)->pipe);
1345
Jesse Barnesd240f202010-08-13 15:43:26 -07001346 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02001347 WARN((dpa_ctl & DP_PLL_ENABLE) == 0,
1348 "dp pll off, should be on\n");
1349 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
1350
1351 /* We can't rely on the value tracked for the DP register in
1352 * intel_dp->DP because link_down must not change that (otherwise link
1353 * re-training will fail. */
Jesse Barnes298b0b32010-10-07 16:01:24 -07001354 dpa_ctl &= ~DP_PLL_ENABLE;
Jesse Barnesd240f202010-08-13 15:43:26 -07001355 I915_WRITE(DP_A, dpa_ctl);
Chris Wilson1af5fa12010-09-08 21:07:28 +01001356 POSTING_READ(DP_A);
Jesse Barnesd240f202010-08-13 15:43:26 -07001357 udelay(200);
1358}
1359
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001360/* If the sink supports it, try to set the power state appropriately */
Paulo Zanonic19b0662012-10-15 15:51:41 -03001361void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001362{
1363 int ret, i;
1364
1365 /* Should have a valid DPCD by this point */
1366 if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
1367 return;
1368
1369 if (mode != DRM_MODE_DPMS_ON) {
1370 ret = intel_dp_aux_native_write_1(intel_dp, DP_SET_POWER,
1371 DP_SET_POWER_D3);
1372 if (ret != 1)
1373 DRM_DEBUG_DRIVER("failed to write sink power state\n");
1374 } else {
1375 /*
1376 * When turning on, we need to retry for 1ms to give the sink
1377 * time to wake up.
1378 */
1379 for (i = 0; i < 3; i++) {
1380 ret = intel_dp_aux_native_write_1(intel_dp,
1381 DP_SET_POWER,
1382 DP_SET_POWER_D0);
1383 if (ret == 1)
1384 break;
1385 msleep(1);
1386 }
1387 }
1388}
1389
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001390static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
1391 enum pipe *pipe)
Jesse Barnesd240f202010-08-13 15:43:26 -07001392{
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001393 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001394 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001395 struct drm_device *dev = encoder->base.dev;
1396 struct drm_i915_private *dev_priv = dev->dev_private;
1397 u32 tmp = I915_READ(intel_dp->output_reg);
Jesse Barnesd240f202010-08-13 15:43:26 -07001398
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001399 if (!(tmp & DP_PORT_EN))
1400 return false;
1401
Imre Deakbc7d38a2013-05-16 14:40:36 +03001402 if (port == PORT_A && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001403 *pipe = PORT_TO_PIPE_CPT(tmp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001404 } else if (!HAS_PCH_CPT(dev) || port == PORT_A) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001405 *pipe = PORT_TO_PIPE(tmp);
1406 } else {
1407 u32 trans_sel;
1408 u32 trans_dp;
1409 int i;
1410
1411 switch (intel_dp->output_reg) {
1412 case PCH_DP_B:
1413 trans_sel = TRANS_DP_PORT_SEL_B;
1414 break;
1415 case PCH_DP_C:
1416 trans_sel = TRANS_DP_PORT_SEL_C;
1417 break;
1418 case PCH_DP_D:
1419 trans_sel = TRANS_DP_PORT_SEL_D;
1420 break;
1421 default:
1422 return true;
1423 }
1424
1425 for_each_pipe(i) {
1426 trans_dp = I915_READ(TRANS_DP_CTL(i));
1427 if ((trans_dp & TRANS_DP_PORT_SEL_MASK) == trans_sel) {
1428 *pipe = i;
1429 return true;
1430 }
1431 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001432
Daniel Vetter4a0833e2012-10-26 10:58:11 +02001433 DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
1434 intel_dp->output_reg);
1435 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001436
1437 return true;
1438}
1439
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001440static void intel_dp_get_config(struct intel_encoder *encoder,
1441 struct intel_crtc_config *pipe_config)
1442{
1443 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001444 u32 tmp, flags = 0;
Xiong Zhang63000ef2013-06-28 12:59:06 +08001445 struct drm_device *dev = encoder->base.dev;
1446 struct drm_i915_private *dev_priv = dev->dev_private;
1447 enum port port = dp_to_dig_port(intel_dp)->port;
1448 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjälä18442d02013-09-13 16:00:08 +03001449 int dotclock;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001450
Xiong Zhang63000ef2013-06-28 12:59:06 +08001451 if ((port == PORT_A) || !HAS_PCH_CPT(dev)) {
1452 tmp = I915_READ(intel_dp->output_reg);
1453 if (tmp & DP_SYNC_HS_HIGH)
1454 flags |= DRM_MODE_FLAG_PHSYNC;
1455 else
1456 flags |= DRM_MODE_FLAG_NHSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001457
Xiong Zhang63000ef2013-06-28 12:59:06 +08001458 if (tmp & DP_SYNC_VS_HIGH)
1459 flags |= DRM_MODE_FLAG_PVSYNC;
1460 else
1461 flags |= DRM_MODE_FLAG_NVSYNC;
1462 } else {
1463 tmp = I915_READ(TRANS_DP_CTL(crtc->pipe));
1464 if (tmp & TRANS_DP_HSYNC_ACTIVE_HIGH)
1465 flags |= DRM_MODE_FLAG_PHSYNC;
1466 else
1467 flags |= DRM_MODE_FLAG_NHSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001468
Xiong Zhang63000ef2013-06-28 12:59:06 +08001469 if (tmp & TRANS_DP_VSYNC_ACTIVE_HIGH)
1470 flags |= DRM_MODE_FLAG_PVSYNC;
1471 else
1472 flags |= DRM_MODE_FLAG_NVSYNC;
1473 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001474
1475 pipe_config->adjusted_mode.flags |= flags;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03001476
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03001477 pipe_config->has_dp_encoder = true;
1478
1479 intel_dp_get_m_n(crtc, pipe_config);
1480
Ville Syrjälä18442d02013-09-13 16:00:08 +03001481 if (port == PORT_A) {
Jesse Barnesf1f644d2013-06-27 00:39:25 +03001482 if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_160MHZ)
1483 pipe_config->port_clock = 162000;
1484 else
1485 pipe_config->port_clock = 270000;
1486 }
Ville Syrjälä18442d02013-09-13 16:00:08 +03001487
1488 dotclock = intel_dotclock_calculate(pipe_config->port_clock,
1489 &pipe_config->dp_m_n);
1490
1491 if (HAS_PCH_SPLIT(dev_priv->dev) && port != PORT_A)
1492 ironlake_check_encoder_dotclock(pipe_config, dotclock);
1493
Damien Lespiau241bfc32013-09-25 16:45:37 +01001494 pipe_config->adjusted_mode.crtc_clock = dotclock;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001495}
1496
Shobhit Kumar2293bb52013-07-11 18:44:56 -03001497static bool is_edp_psr(struct intel_dp *intel_dp)
1498{
1499 return is_edp(intel_dp) &&
1500 intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED;
1501}
1502
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001503static bool intel_edp_is_psr_enabled(struct drm_device *dev)
1504{
1505 struct drm_i915_private *dev_priv = dev->dev_private;
1506
Ben Widawsky18b59922013-09-20 09:35:30 -07001507 if (!HAS_PSR(dev))
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001508 return false;
1509
Ben Widawsky18b59922013-09-20 09:35:30 -07001510 return I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001511}
1512
1513static void intel_edp_psr_write_vsc(struct intel_dp *intel_dp,
1514 struct edp_vsc_psr *vsc_psr)
1515{
1516 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1517 struct drm_device *dev = dig_port->base.base.dev;
1518 struct drm_i915_private *dev_priv = dev->dev_private;
1519 struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
1520 u32 ctl_reg = HSW_TVIDEO_DIP_CTL(crtc->config.cpu_transcoder);
1521 u32 data_reg = HSW_TVIDEO_DIP_VSC_DATA(crtc->config.cpu_transcoder);
1522 uint32_t *data = (uint32_t *) vsc_psr;
1523 unsigned int i;
1524
1525 /* As per BSPec (Pipe Video Data Island Packet), we need to disable
1526 the video DIP being updated before program video DIP data buffer
1527 registers for DIP being updated. */
1528 I915_WRITE(ctl_reg, 0);
1529 POSTING_READ(ctl_reg);
1530
1531 for (i = 0; i < VIDEO_DIP_VSC_DATA_SIZE; i += 4) {
1532 if (i < sizeof(struct edp_vsc_psr))
1533 I915_WRITE(data_reg + i, *data++);
1534 else
1535 I915_WRITE(data_reg + i, 0);
1536 }
1537
1538 I915_WRITE(ctl_reg, VIDEO_DIP_ENABLE_VSC_HSW);
1539 POSTING_READ(ctl_reg);
1540}
1541
1542static void intel_edp_psr_setup(struct intel_dp *intel_dp)
1543{
1544 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1545 struct drm_i915_private *dev_priv = dev->dev_private;
1546 struct edp_vsc_psr psr_vsc;
1547
1548 if (intel_dp->psr_setup_done)
1549 return;
1550
1551 /* Prepare VSC packet as per EDP 1.3 spec, Table 3.10 */
1552 memset(&psr_vsc, 0, sizeof(psr_vsc));
1553 psr_vsc.sdp_header.HB0 = 0;
1554 psr_vsc.sdp_header.HB1 = 0x7;
1555 psr_vsc.sdp_header.HB2 = 0x2;
1556 psr_vsc.sdp_header.HB3 = 0x8;
1557 intel_edp_psr_write_vsc(intel_dp, &psr_vsc);
1558
1559 /* Avoid continuous PSR exit by masking memup and hpd */
Ben Widawsky18b59922013-09-20 09:35:30 -07001560 I915_WRITE(EDP_PSR_DEBUG_CTL(dev), EDP_PSR_DEBUG_MASK_MEMUP |
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001561 EDP_PSR_DEBUG_MASK_HPD);
1562
1563 intel_dp->psr_setup_done = true;
1564}
1565
1566static void intel_edp_psr_enable_sink(struct intel_dp *intel_dp)
1567{
1568 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1569 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonbc866252013-07-21 16:00:03 +01001570 uint32_t aux_clock_divider = get_aux_clock_divider(intel_dp, 0);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001571 int precharge = 0x3;
1572 int msg_size = 5; /* Header(4) + Message(1) */
1573
1574 /* Enable PSR in sink */
1575 if (intel_dp->psr_dpcd[1] & DP_PSR_NO_TRAIN_ON_EXIT)
1576 intel_dp_aux_native_write_1(intel_dp, DP_PSR_EN_CFG,
1577 DP_PSR_ENABLE &
1578 ~DP_PSR_MAIN_LINK_ACTIVE);
1579 else
1580 intel_dp_aux_native_write_1(intel_dp, DP_PSR_EN_CFG,
1581 DP_PSR_ENABLE |
1582 DP_PSR_MAIN_LINK_ACTIVE);
1583
1584 /* Setup AUX registers */
Ben Widawsky18b59922013-09-20 09:35:30 -07001585 I915_WRITE(EDP_PSR_AUX_DATA1(dev), EDP_PSR_DPCD_COMMAND);
1586 I915_WRITE(EDP_PSR_AUX_DATA2(dev), EDP_PSR_DPCD_NORMAL_OPERATION);
1587 I915_WRITE(EDP_PSR_AUX_CTL(dev),
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001588 DP_AUX_CH_CTL_TIME_OUT_400us |
1589 (msg_size << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
1590 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
1591 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT));
1592}
1593
1594static void intel_edp_psr_enable_source(struct intel_dp *intel_dp)
1595{
1596 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1597 struct drm_i915_private *dev_priv = dev->dev_private;
1598 uint32_t max_sleep_time = 0x1f;
1599 uint32_t idle_frames = 1;
1600 uint32_t val = 0x0;
1601
1602 if (intel_dp->psr_dpcd[1] & DP_PSR_NO_TRAIN_ON_EXIT) {
1603 val |= EDP_PSR_LINK_STANDBY;
1604 val |= EDP_PSR_TP2_TP3_TIME_0us;
1605 val |= EDP_PSR_TP1_TIME_0us;
1606 val |= EDP_PSR_SKIP_AUX_EXIT;
1607 } else
1608 val |= EDP_PSR_LINK_DISABLE;
1609
Ben Widawsky18b59922013-09-20 09:35:30 -07001610 I915_WRITE(EDP_PSR_CTL(dev), val |
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001611 EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES |
1612 max_sleep_time << EDP_PSR_MAX_SLEEP_TIME_SHIFT |
1613 idle_frames << EDP_PSR_IDLE_FRAME_SHIFT |
1614 EDP_PSR_ENABLE);
1615}
1616
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001617static bool intel_edp_psr_match_conditions(struct intel_dp *intel_dp)
1618{
1619 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1620 struct drm_device *dev = dig_port->base.base.dev;
1621 struct drm_i915_private *dev_priv = dev->dev_private;
1622 struct drm_crtc *crtc = dig_port->base.base.crtc;
1623 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1624 struct drm_i915_gem_object *obj = to_intel_framebuffer(crtc->fb)->obj;
1625 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
1626
Ben Widawsky18b59922013-09-20 09:35:30 -07001627 if (!HAS_PSR(dev)) {
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001628 DRM_DEBUG_KMS("PSR not supported on this platform\n");
1629 dev_priv->no_psr_reason = PSR_NO_SOURCE;
1630 return false;
1631 }
1632
1633 if ((intel_encoder->type != INTEL_OUTPUT_EDP) ||
1634 (dig_port->port != PORT_A)) {
1635 DRM_DEBUG_KMS("HSW ties PSR to DDI A (eDP)\n");
1636 dev_priv->no_psr_reason = PSR_HSW_NOT_DDIA;
1637 return false;
1638 }
1639
1640 if (!is_edp_psr(intel_dp)) {
1641 DRM_DEBUG_KMS("PSR not supported by this panel\n");
1642 dev_priv->no_psr_reason = PSR_NO_SINK;
1643 return false;
1644 }
1645
Rodrigo Vivi105b7c12013-07-11 18:45:02 -03001646 if (!i915_enable_psr) {
1647 DRM_DEBUG_KMS("PSR disable by flag\n");
1648 dev_priv->no_psr_reason = PSR_MODULE_PARAM;
1649 return false;
1650 }
1651
Chris Wilsoncd234b02013-08-02 20:39:49 +01001652 crtc = dig_port->base.base.crtc;
1653 if (crtc == NULL) {
1654 DRM_DEBUG_KMS("crtc not active for PSR\n");
1655 dev_priv->no_psr_reason = PSR_CRTC_NOT_ACTIVE;
1656 return false;
1657 }
1658
1659 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001660 if (!intel_crtc_active(crtc)) {
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001661 DRM_DEBUG_KMS("crtc not active for PSR\n");
1662 dev_priv->no_psr_reason = PSR_CRTC_NOT_ACTIVE;
1663 return false;
1664 }
1665
Chris Wilsoncd234b02013-08-02 20:39:49 +01001666 obj = to_intel_framebuffer(crtc->fb)->obj;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001667 if (obj->tiling_mode != I915_TILING_X ||
1668 obj->fence_reg == I915_FENCE_REG_NONE) {
1669 DRM_DEBUG_KMS("PSR condition failed: fb not tiled or fenced\n");
1670 dev_priv->no_psr_reason = PSR_NOT_TILED;
1671 return false;
1672 }
1673
1674 if (I915_READ(SPRCTL(intel_crtc->pipe)) & SPRITE_ENABLE) {
1675 DRM_DEBUG_KMS("PSR condition failed: Sprite is Enabled\n");
1676 dev_priv->no_psr_reason = PSR_SPRITE_ENABLED;
1677 return false;
1678 }
1679
1680 if (I915_READ(HSW_STEREO_3D_CTL(intel_crtc->config.cpu_transcoder)) &
1681 S3D_ENABLE) {
1682 DRM_DEBUG_KMS("PSR condition failed: Stereo 3D is Enabled\n");
1683 dev_priv->no_psr_reason = PSR_S3D_ENABLED;
1684 return false;
1685 }
1686
Ville Syrjäläca73b4f2013-09-04 18:25:24 +03001687 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001688 DRM_DEBUG_KMS("PSR condition failed: Interlaced is Enabled\n");
1689 dev_priv->no_psr_reason = PSR_INTERLACED_ENABLED;
1690 return false;
1691 }
1692
1693 return true;
1694}
1695
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03001696static void intel_edp_psr_do_enable(struct intel_dp *intel_dp)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001697{
1698 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1699
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001700 if (!intel_edp_psr_match_conditions(intel_dp) ||
1701 intel_edp_is_psr_enabled(dev))
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001702 return;
1703
1704 /* Setup PSR once */
1705 intel_edp_psr_setup(intel_dp);
1706
1707 /* Enable PSR on the panel */
1708 intel_edp_psr_enable_sink(intel_dp);
1709
1710 /* Enable PSR on the host */
1711 intel_edp_psr_enable_source(intel_dp);
1712}
1713
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03001714void intel_edp_psr_enable(struct intel_dp *intel_dp)
1715{
1716 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1717
1718 if (intel_edp_psr_match_conditions(intel_dp) &&
1719 !intel_edp_is_psr_enabled(dev))
1720 intel_edp_psr_do_enable(intel_dp);
1721}
1722
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001723void intel_edp_psr_disable(struct intel_dp *intel_dp)
1724{
1725 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1726 struct drm_i915_private *dev_priv = dev->dev_private;
1727
1728 if (!intel_edp_is_psr_enabled(dev))
1729 return;
1730
Ben Widawsky18b59922013-09-20 09:35:30 -07001731 I915_WRITE(EDP_PSR_CTL(dev),
1732 I915_READ(EDP_PSR_CTL(dev)) & ~EDP_PSR_ENABLE);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001733
1734 /* Wait till PSR is idle */
Ben Widawsky18b59922013-09-20 09:35:30 -07001735 if (_wait_for((I915_READ(EDP_PSR_STATUS_CTL(dev)) &
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001736 EDP_PSR_STATUS_STATE_MASK) == 0, 2000, 10))
1737 DRM_ERROR("Timed out waiting for PSR Idle State\n");
1738}
1739
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03001740void intel_edp_psr_update(struct drm_device *dev)
1741{
1742 struct intel_encoder *encoder;
1743 struct intel_dp *intel_dp = NULL;
1744
1745 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head)
1746 if (encoder->type == INTEL_OUTPUT_EDP) {
1747 intel_dp = enc_to_intel_dp(&encoder->base);
1748
1749 if (!is_edp_psr(intel_dp))
1750 return;
1751
1752 if (!intel_edp_psr_match_conditions(intel_dp))
1753 intel_edp_psr_disable(intel_dp);
1754 else
1755 if (!intel_edp_is_psr_enabled(dev))
1756 intel_edp_psr_do_enable(intel_dp);
1757 }
1758}
1759
Daniel Vettere8cb4552012-07-01 13:05:48 +02001760static void intel_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07001761{
Daniel Vettere8cb4552012-07-01 13:05:48 +02001762 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03001763 enum port port = dp_to_dig_port(intel_dp)->port;
1764 struct drm_device *dev = encoder->base.dev;
Daniel Vetter6cb49832012-05-20 17:14:50 +02001765
1766 /* Make sure the panel is off before trying to change the mode. But also
1767 * ensure that we have vdd while we switch off the panel. */
1768 ironlake_edp_panel_vdd_on(intel_dp);
Keith Packard21264c62011-11-01 20:25:21 -07001769 ironlake_edp_backlight_off(intel_dp);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001770 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
Daniel Vetter35a38552012-08-12 22:17:14 +02001771 ironlake_edp_panel_off(intel_dp);
Daniel Vetter37398502012-09-06 22:15:44 +02001772
1773 /* cpu edp my only be disable _after_ the cpu pipe/plane is disabled. */
Imre Deak982a3862013-05-23 19:39:40 +03001774 if (!(port == PORT_A || IS_VALLEYVIEW(dev)))
Daniel Vetter37398502012-09-06 22:15:44 +02001775 intel_dp_link_down(intel_dp);
Jesse Barnesd240f202010-08-13 15:43:26 -07001776}
1777
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001778static void intel_post_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07001779{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001780 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03001781 enum port port = dp_to_dig_port(intel_dp)->port;
Jesse Barnesb2634012013-03-28 09:55:40 -07001782 struct drm_device *dev = encoder->base.dev;
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001783
Imre Deak982a3862013-05-23 19:39:40 +03001784 if (port == PORT_A || IS_VALLEYVIEW(dev)) {
Daniel Vetter37398502012-09-06 22:15:44 +02001785 intel_dp_link_down(intel_dp);
Jesse Barnesb2634012013-03-28 09:55:40 -07001786 if (!IS_VALLEYVIEW(dev))
1787 ironlake_edp_pll_off(intel_dp);
Daniel Vetter37398502012-09-06 22:15:44 +02001788 }
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001789}
1790
Daniel Vettere8cb4552012-07-01 13:05:48 +02001791static void intel_enable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07001792{
Daniel Vettere8cb4552012-07-01 13:05:48 +02001793 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1794 struct drm_device *dev = encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001795 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001796 uint32_t dp_reg = I915_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001797
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02001798 if (WARN_ON(dp_reg & DP_PORT_EN))
1799 return;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001800
1801 ironlake_edp_panel_vdd_on(intel_dp);
1802 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
1803 intel_dp_start_link_train(intel_dp);
1804 ironlake_edp_panel_on(intel_dp);
1805 ironlake_edp_panel_vdd_off(intel_dp, true);
1806 intel_dp_complete_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03001807 intel_dp_stop_link_train(intel_dp);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001808}
Jesse Barnes89b667f2013-04-18 14:51:36 -07001809
Jani Nikulaecff4f32013-09-06 07:38:29 +03001810static void g4x_enable_dp(struct intel_encoder *encoder)
1811{
Jani Nikula828f5c62013-09-05 16:44:45 +03001812 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1813
Jani Nikulaecff4f32013-09-06 07:38:29 +03001814 intel_enable_dp(encoder);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001815 ironlake_edp_backlight_on(intel_dp);
1816}
Jesse Barnes89b667f2013-04-18 14:51:36 -07001817
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001818static void vlv_enable_dp(struct intel_encoder *encoder)
1819{
Jani Nikula828f5c62013-09-05 16:44:45 +03001820 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1821
1822 ironlake_edp_backlight_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001823}
1824
Jani Nikulaecff4f32013-09-06 07:38:29 +03001825static void g4x_pre_enable_dp(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001826{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001827 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001828 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001829
1830 if (dport->port == PORT_A)
1831 ironlake_edp_pll_on(intel_dp);
1832}
1833
1834static void vlv_pre_enable_dp(struct intel_encoder *encoder)
1835{
1836 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1837 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Jesse Barnesb2634012013-03-28 09:55:40 -07001838 struct drm_device *dev = encoder->base.dev;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001839 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001840 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
1841 int port = vlv_dport_to_channel(dport);
1842 int pipe = intel_crtc->pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +03001843 struct edp_power_seq power_seq;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001844 u32 val;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001845
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001846 mutex_lock(&dev_priv->dpio_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001847
Chon Ming Lee5e69f972013-09-05 20:41:49 +08001848 val = vlv_dpio_read(dev_priv, pipe, DPIO_DATA_LANE_A(port));
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001849 val = 0;
1850 if (pipe)
1851 val |= (1<<21);
1852 else
1853 val &= ~(1<<21);
1854 val |= 0x001000c4;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08001855 vlv_dpio_write(dev_priv, pipe, DPIO_DATA_CHANNEL(port), val);
1856 vlv_dpio_write(dev_priv, pipe, DPIO_PCS_CLOCKBUF0(port), 0x00760018);
1857 vlv_dpio_write(dev_priv, pipe, DPIO_PCS_CLOCKBUF8(port), 0x00400888);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001858
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001859 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001860
Jani Nikulabf13e812013-09-06 07:40:05 +03001861 /* init power sequencer on this pipe and port */
1862 intel_dp_init_panel_power_sequencer(dev, intel_dp, &power_seq);
1863 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp,
1864 &power_seq);
1865
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001866 intel_enable_dp(encoder);
1867
1868 vlv_wait_port_ready(dev_priv, port);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001869}
1870
Jani Nikulaecff4f32013-09-06 07:38:29 +03001871static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001872{
1873 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
1874 struct drm_device *dev = encoder->base.dev;
1875 struct drm_i915_private *dev_priv = dev->dev_private;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08001876 struct intel_crtc *intel_crtc =
1877 to_intel_crtc(encoder->base.crtc);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001878 int port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08001879 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001880
Jesse Barnes89b667f2013-04-18 14:51:36 -07001881 /* Program Tx lane resets to default */
Chris Wilson0980a602013-07-26 19:57:35 +01001882 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08001883 vlv_dpio_write(dev_priv, pipe, DPIO_PCS_TX(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07001884 DPIO_PCS_TX_LANE2_RESET |
1885 DPIO_PCS_TX_LANE1_RESET);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08001886 vlv_dpio_write(dev_priv, pipe, DPIO_PCS_CLK(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07001887 DPIO_PCS_CLK_CRI_RXEB_EIOS_EN |
1888 DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN |
1889 (1<<DPIO_PCS_CLK_DATAWIDTH_SHIFT) |
1890 DPIO_PCS_CLK_SOFT_RESET);
1891
1892 /* Fix up inter-pair skew failure */
Chon Ming Lee5e69f972013-09-05 20:41:49 +08001893 vlv_dpio_write(dev_priv, pipe, DPIO_PCS_STAGGER1(port), 0x00750f00);
1894 vlv_dpio_write(dev_priv, pipe, DPIO_TX_CTL(port), 0x00001500);
1895 vlv_dpio_write(dev_priv, pipe, DPIO_TX_LANE(port), 0x40400000);
Chris Wilson0980a602013-07-26 19:57:35 +01001896 mutex_unlock(&dev_priv->dpio_lock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001897}
1898
1899/*
Jesse Barnesdf0c2372011-07-07 11:11:02 -07001900 * Native read with retry for link status and receiver capability reads for
1901 * cases where the sink may still be asleep.
1902 */
1903static bool
1904intel_dp_aux_native_read_retry(struct intel_dp *intel_dp, uint16_t address,
1905 uint8_t *recv, int recv_bytes)
1906{
1907 int ret, i;
1908
1909 /*
1910 * Sinks are *supposed* to come up within 1ms from an off state,
1911 * but we're also supposed to retry 3 times per the spec.
1912 */
1913 for (i = 0; i < 3; i++) {
1914 ret = intel_dp_aux_native_read(intel_dp, address, recv,
1915 recv_bytes);
1916 if (ret == recv_bytes)
1917 return true;
1918 msleep(1);
1919 }
1920
1921 return false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001922}
1923
1924/*
1925 * Fetch AUX CH registers 0x202 - 0x207 which contain
1926 * link status information
1927 */
1928static bool
Keith Packard93f62da2011-11-01 19:45:03 -07001929intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001930{
Jesse Barnesdf0c2372011-07-07 11:11:02 -07001931 return intel_dp_aux_native_read_retry(intel_dp,
1932 DP_LANE0_1_STATUS,
Keith Packard93f62da2011-11-01 19:45:03 -07001933 link_status,
Jesse Barnesdf0c2372011-07-07 11:11:02 -07001934 DP_LINK_STATUS_SIZE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001935}
1936
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001937#if 0
1938static char *voltage_names[] = {
1939 "0.4V", "0.6V", "0.8V", "1.2V"
1940};
1941static char *pre_emph_names[] = {
1942 "0dB", "3.5dB", "6dB", "9.5dB"
1943};
1944static char *link_train_names[] = {
1945 "pattern 1", "pattern 2", "idle", "off"
1946};
1947#endif
1948
1949/*
1950 * These are source-specific values; current Intel hardware supports
1951 * a maximum voltage of 800mV and a maximum pre-emphasis of 6dB
1952 */
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001953
1954static uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08001955intel_dp_voltage_max(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001956{
Paulo Zanoni30add222012-10-26 19:05:45 -02001957 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001958 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08001959
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07001960 if (IS_VALLEYVIEW(dev))
1961 return DP_TRAIN_VOLTAGE_SWING_1200;
Imre Deakbc7d38a2013-05-16 14:40:36 +03001962 else if (IS_GEN7(dev) && port == PORT_A)
Keith Packard1a2eb462011-11-16 16:26:07 -08001963 return DP_TRAIN_VOLTAGE_SWING_800;
Imre Deakbc7d38a2013-05-16 14:40:36 +03001964 else if (HAS_PCH_CPT(dev) && port != PORT_A)
Keith Packard1a2eb462011-11-16 16:26:07 -08001965 return DP_TRAIN_VOLTAGE_SWING_1200;
1966 else
1967 return DP_TRAIN_VOLTAGE_SWING_800;
1968}
1969
1970static uint8_t
1971intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
1972{
Paulo Zanoni30add222012-10-26 19:05:45 -02001973 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001974 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08001975
Paulo Zanoni22b8bf12013-02-18 19:00:23 -03001976 if (HAS_DDI(dev)) {
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001977 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
1978 case DP_TRAIN_VOLTAGE_SWING_400:
1979 return DP_TRAIN_PRE_EMPHASIS_9_5;
1980 case DP_TRAIN_VOLTAGE_SWING_600:
1981 return DP_TRAIN_PRE_EMPHASIS_6;
1982 case DP_TRAIN_VOLTAGE_SWING_800:
1983 return DP_TRAIN_PRE_EMPHASIS_3_5;
1984 case DP_TRAIN_VOLTAGE_SWING_1200:
1985 default:
1986 return DP_TRAIN_PRE_EMPHASIS_0;
1987 }
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07001988 } else if (IS_VALLEYVIEW(dev)) {
1989 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
1990 case DP_TRAIN_VOLTAGE_SWING_400:
1991 return DP_TRAIN_PRE_EMPHASIS_9_5;
1992 case DP_TRAIN_VOLTAGE_SWING_600:
1993 return DP_TRAIN_PRE_EMPHASIS_6;
1994 case DP_TRAIN_VOLTAGE_SWING_800:
1995 return DP_TRAIN_PRE_EMPHASIS_3_5;
1996 case DP_TRAIN_VOLTAGE_SWING_1200:
1997 default:
1998 return DP_TRAIN_PRE_EMPHASIS_0;
1999 }
Imre Deakbc7d38a2013-05-16 14:40:36 +03002000 } else if (IS_GEN7(dev) && port == PORT_A) {
Keith Packard1a2eb462011-11-16 16:26:07 -08002001 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2002 case DP_TRAIN_VOLTAGE_SWING_400:
2003 return DP_TRAIN_PRE_EMPHASIS_6;
2004 case DP_TRAIN_VOLTAGE_SWING_600:
2005 case DP_TRAIN_VOLTAGE_SWING_800:
2006 return DP_TRAIN_PRE_EMPHASIS_3_5;
2007 default:
2008 return DP_TRAIN_PRE_EMPHASIS_0;
2009 }
2010 } else {
2011 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2012 case DP_TRAIN_VOLTAGE_SWING_400:
2013 return DP_TRAIN_PRE_EMPHASIS_6;
2014 case DP_TRAIN_VOLTAGE_SWING_600:
2015 return DP_TRAIN_PRE_EMPHASIS_6;
2016 case DP_TRAIN_VOLTAGE_SWING_800:
2017 return DP_TRAIN_PRE_EMPHASIS_3_5;
2018 case DP_TRAIN_VOLTAGE_SWING_1200:
2019 default:
2020 return DP_TRAIN_PRE_EMPHASIS_0;
2021 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002022 }
2023}
2024
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002025static uint32_t intel_vlv_signal_levels(struct intel_dp *intel_dp)
2026{
2027 struct drm_device *dev = intel_dp_to_dev(intel_dp);
2028 struct drm_i915_private *dev_priv = dev->dev_private;
2029 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002030 struct intel_crtc *intel_crtc =
2031 to_intel_crtc(dport->base.base.crtc);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002032 unsigned long demph_reg_value, preemph_reg_value,
2033 uniqtranscale_reg_value;
2034 uint8_t train_set = intel_dp->train_set[0];
Jesse Barnescece5d52013-04-19 08:46:35 -07002035 int port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002036 int pipe = intel_crtc->pipe;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002037
2038 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
2039 case DP_TRAIN_PRE_EMPHASIS_0:
2040 preemph_reg_value = 0x0004000;
2041 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2042 case DP_TRAIN_VOLTAGE_SWING_400:
2043 demph_reg_value = 0x2B405555;
2044 uniqtranscale_reg_value = 0x552AB83A;
2045 break;
2046 case DP_TRAIN_VOLTAGE_SWING_600:
2047 demph_reg_value = 0x2B404040;
2048 uniqtranscale_reg_value = 0x5548B83A;
2049 break;
2050 case DP_TRAIN_VOLTAGE_SWING_800:
2051 demph_reg_value = 0x2B245555;
2052 uniqtranscale_reg_value = 0x5560B83A;
2053 break;
2054 case DP_TRAIN_VOLTAGE_SWING_1200:
2055 demph_reg_value = 0x2B405555;
2056 uniqtranscale_reg_value = 0x5598DA3A;
2057 break;
2058 default:
2059 return 0;
2060 }
2061 break;
2062 case DP_TRAIN_PRE_EMPHASIS_3_5:
2063 preemph_reg_value = 0x0002000;
2064 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2065 case DP_TRAIN_VOLTAGE_SWING_400:
2066 demph_reg_value = 0x2B404040;
2067 uniqtranscale_reg_value = 0x5552B83A;
2068 break;
2069 case DP_TRAIN_VOLTAGE_SWING_600:
2070 demph_reg_value = 0x2B404848;
2071 uniqtranscale_reg_value = 0x5580B83A;
2072 break;
2073 case DP_TRAIN_VOLTAGE_SWING_800:
2074 demph_reg_value = 0x2B404040;
2075 uniqtranscale_reg_value = 0x55ADDA3A;
2076 break;
2077 default:
2078 return 0;
2079 }
2080 break;
2081 case DP_TRAIN_PRE_EMPHASIS_6:
2082 preemph_reg_value = 0x0000000;
2083 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2084 case DP_TRAIN_VOLTAGE_SWING_400:
2085 demph_reg_value = 0x2B305555;
2086 uniqtranscale_reg_value = 0x5570B83A;
2087 break;
2088 case DP_TRAIN_VOLTAGE_SWING_600:
2089 demph_reg_value = 0x2B2B4040;
2090 uniqtranscale_reg_value = 0x55ADDA3A;
2091 break;
2092 default:
2093 return 0;
2094 }
2095 break;
2096 case DP_TRAIN_PRE_EMPHASIS_9_5:
2097 preemph_reg_value = 0x0006000;
2098 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2099 case DP_TRAIN_VOLTAGE_SWING_400:
2100 demph_reg_value = 0x1B405555;
2101 uniqtranscale_reg_value = 0x55ADDA3A;
2102 break;
2103 default:
2104 return 0;
2105 }
2106 break;
2107 default:
2108 return 0;
2109 }
2110
Chris Wilson0980a602013-07-26 19:57:35 +01002111 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002112 vlv_dpio_write(dev_priv, pipe, DPIO_TX_OCALINIT(port), 0x00000000);
2113 vlv_dpio_write(dev_priv, pipe, DPIO_TX_SWING_CTL4(port), demph_reg_value);
2114 vlv_dpio_write(dev_priv, pipe, DPIO_TX_SWING_CTL2(port),
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002115 uniqtranscale_reg_value);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002116 vlv_dpio_write(dev_priv, pipe, DPIO_TX_SWING_CTL3(port), 0x0C782040);
2117 vlv_dpio_write(dev_priv, pipe, DPIO_PCS_STAGGER0(port), 0x00030000);
2118 vlv_dpio_write(dev_priv, pipe, DPIO_PCS_CTL_OVER1(port), preemph_reg_value);
2119 vlv_dpio_write(dev_priv, pipe, DPIO_TX_OCALINIT(port), 0x80000000);
Chris Wilson0980a602013-07-26 19:57:35 +01002120 mutex_unlock(&dev_priv->dpio_lock);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002121
2122 return 0;
2123}
2124
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002125static void
Keith Packard93f62da2011-11-01 19:45:03 -07002126intel_get_adjust_train(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002127{
2128 uint8_t v = 0;
2129 uint8_t p = 0;
2130 int lane;
Keith Packard1a2eb462011-11-16 16:26:07 -08002131 uint8_t voltage_max;
2132 uint8_t preemph_max;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002133
Jesse Barnes33a34e42010-09-08 12:42:02 -07002134 for (lane = 0; lane < intel_dp->lane_count; lane++) {
Daniel Vetter0f037bd2012-10-18 10:15:27 +02002135 uint8_t this_v = drm_dp_get_adjust_request_voltage(link_status, lane);
2136 uint8_t this_p = drm_dp_get_adjust_request_pre_emphasis(link_status, lane);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002137
2138 if (this_v > v)
2139 v = this_v;
2140 if (this_p > p)
2141 p = this_p;
2142 }
2143
Keith Packard1a2eb462011-11-16 16:26:07 -08002144 voltage_max = intel_dp_voltage_max(intel_dp);
Keith Packard417e8222011-11-01 19:54:11 -07002145 if (v >= voltage_max)
2146 v = voltage_max | DP_TRAIN_MAX_SWING_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002147
Keith Packard1a2eb462011-11-16 16:26:07 -08002148 preemph_max = intel_dp_pre_emphasis_max(intel_dp, v);
2149 if (p >= preemph_max)
2150 p = preemph_max | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002151
2152 for (lane = 0; lane < 4; lane++)
Jesse Barnes33a34e42010-09-08 12:42:02 -07002153 intel_dp->train_set[lane] = v | p;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002154}
2155
2156static uint32_t
Paulo Zanonif0a34242012-12-06 16:51:50 -02002157intel_gen4_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002158{
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002159 uint32_t signal_levels = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002160
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002161 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002162 case DP_TRAIN_VOLTAGE_SWING_400:
2163 default:
2164 signal_levels |= DP_VOLTAGE_0_4;
2165 break;
2166 case DP_TRAIN_VOLTAGE_SWING_600:
2167 signal_levels |= DP_VOLTAGE_0_6;
2168 break;
2169 case DP_TRAIN_VOLTAGE_SWING_800:
2170 signal_levels |= DP_VOLTAGE_0_8;
2171 break;
2172 case DP_TRAIN_VOLTAGE_SWING_1200:
2173 signal_levels |= DP_VOLTAGE_1_2;
2174 break;
2175 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002176 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002177 case DP_TRAIN_PRE_EMPHASIS_0:
2178 default:
2179 signal_levels |= DP_PRE_EMPHASIS_0;
2180 break;
2181 case DP_TRAIN_PRE_EMPHASIS_3_5:
2182 signal_levels |= DP_PRE_EMPHASIS_3_5;
2183 break;
2184 case DP_TRAIN_PRE_EMPHASIS_6:
2185 signal_levels |= DP_PRE_EMPHASIS_6;
2186 break;
2187 case DP_TRAIN_PRE_EMPHASIS_9_5:
2188 signal_levels |= DP_PRE_EMPHASIS_9_5;
2189 break;
2190 }
2191 return signal_levels;
2192}
2193
Zhenyu Wange3421a12010-04-08 09:43:27 +08002194/* Gen6's DP voltage swing and pre-emphasis control */
2195static uint32_t
2196intel_gen6_edp_signal_levels(uint8_t train_set)
2197{
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002198 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
2199 DP_TRAIN_PRE_EMPHASIS_MASK);
2200 switch (signal_levels) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08002201 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002202 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
2203 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
2204 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
2205 return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002206 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002207 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
2208 return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002209 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002210 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
2211 return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002212 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002213 case DP_TRAIN_VOLTAGE_SWING_1200 | DP_TRAIN_PRE_EMPHASIS_0:
2214 return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002215 default:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002216 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
2217 "0x%x\n", signal_levels);
2218 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002219 }
2220}
2221
Keith Packard1a2eb462011-11-16 16:26:07 -08002222/* Gen7's DP voltage swing and pre-emphasis control */
2223static uint32_t
2224intel_gen7_edp_signal_levels(uint8_t train_set)
2225{
2226 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
2227 DP_TRAIN_PRE_EMPHASIS_MASK);
2228 switch (signal_levels) {
2229 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
2230 return EDP_LINK_TRAIN_400MV_0DB_IVB;
2231 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
2232 return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
2233 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
2234 return EDP_LINK_TRAIN_400MV_6DB_IVB;
2235
2236 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
2237 return EDP_LINK_TRAIN_600MV_0DB_IVB;
2238 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
2239 return EDP_LINK_TRAIN_600MV_3_5DB_IVB;
2240
2241 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
2242 return EDP_LINK_TRAIN_800MV_0DB_IVB;
2243 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
2244 return EDP_LINK_TRAIN_800MV_3_5DB_IVB;
2245
2246 default:
2247 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
2248 "0x%x\n", signal_levels);
2249 return EDP_LINK_TRAIN_500MV_0DB_IVB;
2250 }
2251}
2252
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002253/* Gen7.5's (HSW) DP voltage swing and pre-emphasis control */
2254static uint32_t
Paulo Zanonif0a34242012-12-06 16:51:50 -02002255intel_hsw_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002256{
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002257 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
2258 DP_TRAIN_PRE_EMPHASIS_MASK);
2259 switch (signal_levels) {
2260 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
2261 return DDI_BUF_EMP_400MV_0DB_HSW;
2262 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
2263 return DDI_BUF_EMP_400MV_3_5DB_HSW;
2264 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
2265 return DDI_BUF_EMP_400MV_6DB_HSW;
2266 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_9_5:
2267 return DDI_BUF_EMP_400MV_9_5DB_HSW;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002268
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002269 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
2270 return DDI_BUF_EMP_600MV_0DB_HSW;
2271 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
2272 return DDI_BUF_EMP_600MV_3_5DB_HSW;
2273 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
2274 return DDI_BUF_EMP_600MV_6DB_HSW;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002275
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002276 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
2277 return DDI_BUF_EMP_800MV_0DB_HSW;
2278 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
2279 return DDI_BUF_EMP_800MV_3_5DB_HSW;
2280 default:
2281 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
2282 "0x%x\n", signal_levels);
2283 return DDI_BUF_EMP_400MV_0DB_HSW;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002284 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002285}
2286
Paulo Zanonif0a34242012-12-06 16:51:50 -02002287/* Properly updates "DP" with the correct signal levels. */
2288static void
2289intel_dp_set_signal_levels(struct intel_dp *intel_dp, uint32_t *DP)
2290{
2291 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002292 enum port port = intel_dig_port->port;
Paulo Zanonif0a34242012-12-06 16:51:50 -02002293 struct drm_device *dev = intel_dig_port->base.base.dev;
2294 uint32_t signal_levels, mask;
2295 uint8_t train_set = intel_dp->train_set[0];
2296
Paulo Zanoni22b8bf12013-02-18 19:00:23 -03002297 if (HAS_DDI(dev)) {
Paulo Zanonif0a34242012-12-06 16:51:50 -02002298 signal_levels = intel_hsw_signal_levels(train_set);
2299 mask = DDI_BUF_EMP_MASK;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002300 } else if (IS_VALLEYVIEW(dev)) {
2301 signal_levels = intel_vlv_signal_levels(intel_dp);
2302 mask = 0;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002303 } else if (IS_GEN7(dev) && port == PORT_A) {
Paulo Zanonif0a34242012-12-06 16:51:50 -02002304 signal_levels = intel_gen7_edp_signal_levels(train_set);
2305 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002306 } else if (IS_GEN6(dev) && port == PORT_A) {
Paulo Zanonif0a34242012-12-06 16:51:50 -02002307 signal_levels = intel_gen6_edp_signal_levels(train_set);
2308 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
2309 } else {
2310 signal_levels = intel_gen4_signal_levels(train_set);
2311 mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
2312 }
2313
2314 DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);
2315
2316 *DP = (*DP & ~mask) | signal_levels;
2317}
2318
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002319static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01002320intel_dp_set_link_train(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002321 uint32_t dp_reg_value,
Chris Wilson58e10eb2010-10-03 10:56:11 +01002322 uint8_t dp_train_pat)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002323{
Paulo Zanoni174edf12012-10-26 19:05:50 -02002324 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2325 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002326 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni174edf12012-10-26 19:05:50 -02002327 enum port port = intel_dig_port->port;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002328 int ret;
2329
Paulo Zanoni22b8bf12013-02-18 19:00:23 -03002330 if (HAS_DDI(dev)) {
Imre Deak3ab9c632013-05-03 12:57:41 +03002331 uint32_t temp = I915_READ(DP_TP_CTL(port));
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002332
2333 if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
2334 temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
2335 else
2336 temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;
2337
2338 temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
2339 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2340 case DP_TRAINING_PATTERN_DISABLE:
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002341 temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;
2342
2343 break;
2344 case DP_TRAINING_PATTERN_1:
2345 temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
2346 break;
2347 case DP_TRAINING_PATTERN_2:
2348 temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
2349 break;
2350 case DP_TRAINING_PATTERN_3:
2351 temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
2352 break;
2353 }
Paulo Zanoni174edf12012-10-26 19:05:50 -02002354 I915_WRITE(DP_TP_CTL(port), temp);
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002355
Imre Deakbc7d38a2013-05-16 14:40:36 +03002356 } else if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || port != PORT_A)) {
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002357 dp_reg_value &= ~DP_LINK_TRAIN_MASK_CPT;
2358
2359 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2360 case DP_TRAINING_PATTERN_DISABLE:
2361 dp_reg_value |= DP_LINK_TRAIN_OFF_CPT;
2362 break;
2363 case DP_TRAINING_PATTERN_1:
2364 dp_reg_value |= DP_LINK_TRAIN_PAT_1_CPT;
2365 break;
2366 case DP_TRAINING_PATTERN_2:
2367 dp_reg_value |= DP_LINK_TRAIN_PAT_2_CPT;
2368 break;
2369 case DP_TRAINING_PATTERN_3:
2370 DRM_ERROR("DP training pattern 3 not supported\n");
2371 dp_reg_value |= DP_LINK_TRAIN_PAT_2_CPT;
2372 break;
2373 }
2374
2375 } else {
2376 dp_reg_value &= ~DP_LINK_TRAIN_MASK;
2377
2378 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2379 case DP_TRAINING_PATTERN_DISABLE:
2380 dp_reg_value |= DP_LINK_TRAIN_OFF;
2381 break;
2382 case DP_TRAINING_PATTERN_1:
2383 dp_reg_value |= DP_LINK_TRAIN_PAT_1;
2384 break;
2385 case DP_TRAINING_PATTERN_2:
2386 dp_reg_value |= DP_LINK_TRAIN_PAT_2;
2387 break;
2388 case DP_TRAINING_PATTERN_3:
2389 DRM_ERROR("DP training pattern 3 not supported\n");
2390 dp_reg_value |= DP_LINK_TRAIN_PAT_2;
2391 break;
2392 }
2393 }
2394
Chris Wilsonea5b2132010-08-04 13:50:23 +01002395 I915_WRITE(intel_dp->output_reg, dp_reg_value);
2396 POSTING_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002397
Chris Wilsonea5b2132010-08-04 13:50:23 +01002398 intel_dp_aux_native_write_1(intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002399 DP_TRAINING_PATTERN_SET,
2400 dp_train_pat);
2401
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002402 if ((dp_train_pat & DP_TRAINING_PATTERN_MASK) !=
2403 DP_TRAINING_PATTERN_DISABLE) {
2404 ret = intel_dp_aux_native_write(intel_dp,
2405 DP_TRAINING_LANE0_SET,
2406 intel_dp->train_set,
2407 intel_dp->lane_count);
2408 if (ret != intel_dp->lane_count)
2409 return false;
2410 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002411
2412 return true;
2413}
2414
Imre Deak3ab9c632013-05-03 12:57:41 +03002415static void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
2416{
2417 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2418 struct drm_device *dev = intel_dig_port->base.base.dev;
2419 struct drm_i915_private *dev_priv = dev->dev_private;
2420 enum port port = intel_dig_port->port;
2421 uint32_t val;
2422
2423 if (!HAS_DDI(dev))
2424 return;
2425
2426 val = I915_READ(DP_TP_CTL(port));
2427 val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
2428 val |= DP_TP_CTL_LINK_TRAIN_IDLE;
2429 I915_WRITE(DP_TP_CTL(port), val);
2430
2431 /*
2432 * On PORT_A we can have only eDP in SST mode. There the only reason
2433 * we need to set idle transmission mode is to work around a HW issue
2434 * where we enable the pipe while not in idle link-training mode.
2435 * In this case there is requirement to wait for a minimum number of
2436 * idle patterns to be sent.
2437 */
2438 if (port == PORT_A)
2439 return;
2440
2441 if (wait_for((I915_READ(DP_TP_STATUS(port)) & DP_TP_STATUS_IDLE_DONE),
2442 1))
2443 DRM_ERROR("Timed out waiting for DP idle patterns\n");
2444}
2445
Jesse Barnes33a34e42010-09-08 12:42:02 -07002446/* Enable corresponding port and start training pattern 1 */
Paulo Zanonic19b0662012-10-15 15:51:41 -03002447void
Jesse Barnes33a34e42010-09-08 12:42:02 -07002448intel_dp_start_link_train(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002449{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002450 struct drm_encoder *encoder = &dp_to_dig_port(intel_dp)->base.base;
Paulo Zanonic19b0662012-10-15 15:51:41 -03002451 struct drm_device *dev = encoder->dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002452 int i;
2453 uint8_t voltage;
Keith Packardcdb0e952011-11-01 20:00:06 -07002454 int voltage_tries, loop_tries;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002455 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002456
Paulo Zanoniaffa9352012-11-23 15:30:39 -02002457 if (HAS_DDI(dev))
Paulo Zanonic19b0662012-10-15 15:51:41 -03002458 intel_ddi_prepare_link_retrain(encoder);
2459
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002460 /* Write the link configuration data */
2461 intel_dp_aux_native_write(intel_dp, DP_LINK_BW_SET,
2462 intel_dp->link_configuration,
2463 DP_LINK_CONFIGURATION_SIZE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002464
2465 DP |= DP_PORT_EN;
Keith Packard1a2eb462011-11-16 16:26:07 -08002466
Jesse Barnes33a34e42010-09-08 12:42:02 -07002467 memset(intel_dp->train_set, 0, 4);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002468 voltage = 0xff;
Keith Packardcdb0e952011-11-01 20:00:06 -07002469 voltage_tries = 0;
2470 loop_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002471 for (;;) {
Jesse Barnes33a34e42010-09-08 12:42:02 -07002472 /* Use intel_dp->train_set[0] to set the voltage and pre emphasis values */
Keith Packard93f62da2011-11-01 19:45:03 -07002473 uint8_t link_status[DP_LINK_STATUS_SIZE];
Keith Packard417e8222011-11-01 19:54:11 -07002474
Paulo Zanonif0a34242012-12-06 16:51:50 -02002475 intel_dp_set_signal_levels(intel_dp, &DP);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002476
Daniel Vettera7c96552012-10-18 10:15:30 +02002477 /* Set training pattern 1 */
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002478 if (!intel_dp_set_link_train(intel_dp, DP,
Adam Jackson81055852011-07-21 17:48:37 -04002479 DP_TRAINING_PATTERN_1 |
2480 DP_LINK_SCRAMBLING_DISABLE))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002481 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002482
Daniel Vettera7c96552012-10-18 10:15:30 +02002483 drm_dp_link_train_clock_recovery_delay(intel_dp->dpcd);
Keith Packard93f62da2011-11-01 19:45:03 -07002484 if (!intel_dp_get_link_status(intel_dp, link_status)) {
2485 DRM_ERROR("failed to get link status\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002486 break;
Keith Packard93f62da2011-11-01 19:45:03 -07002487 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002488
Daniel Vetter01916272012-10-18 10:15:25 +02002489 if (drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Keith Packard93f62da2011-11-01 19:45:03 -07002490 DRM_DEBUG_KMS("clock recovery OK\n");
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002491 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002492 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002493
2494 /* Check to see if we've tried the max voltage */
2495 for (i = 0; i < intel_dp->lane_count; i++)
2496 if ((intel_dp->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
2497 break;
Takashi Iwai3b4f8192013-03-11 18:40:16 +01002498 if (i == intel_dp->lane_count) {
Daniel Vetterb06fbda2012-10-16 09:50:25 +02002499 ++loop_tries;
2500 if (loop_tries == 5) {
Keith Packardcdb0e952011-11-01 20:00:06 -07002501 DRM_DEBUG_KMS("too many full retries, give up\n");
2502 break;
2503 }
2504 memset(intel_dp->train_set, 0, 4);
2505 voltage_tries = 0;
2506 continue;
2507 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002508
2509 /* Check to see if we've tried the same voltage 5 times */
Daniel Vetterb06fbda2012-10-16 09:50:25 +02002510 if ((intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
Chris Wilson24773672012-09-26 16:48:30 +01002511 ++voltage_tries;
Daniel Vetterb06fbda2012-10-16 09:50:25 +02002512 if (voltage_tries == 5) {
2513 DRM_DEBUG_KMS("too many voltage retries, give up\n");
2514 break;
2515 }
2516 } else
2517 voltage_tries = 0;
2518 voltage = intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002519
2520 /* Compute new intel_dp->train_set as requested by target */
Keith Packard93f62da2011-11-01 19:45:03 -07002521 intel_get_adjust_train(intel_dp, link_status);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002522 }
2523
Jesse Barnes33a34e42010-09-08 12:42:02 -07002524 intel_dp->DP = DP;
2525}
2526
Paulo Zanonic19b0662012-10-15 15:51:41 -03002527void
Jesse Barnes33a34e42010-09-08 12:42:02 -07002528intel_dp_complete_link_train(struct intel_dp *intel_dp)
2529{
Jesse Barnes33a34e42010-09-08 12:42:02 -07002530 bool channel_eq = false;
Jesse Barnes37f80972011-01-05 14:45:24 -08002531 int tries, cr_tries;
Jesse Barnes33a34e42010-09-08 12:42:02 -07002532 uint32_t DP = intel_dp->DP;
2533
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002534 /* channel equalization */
2535 tries = 0;
Jesse Barnes37f80972011-01-05 14:45:24 -08002536 cr_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002537 channel_eq = false;
2538 for (;;) {
Keith Packard93f62da2011-11-01 19:45:03 -07002539 uint8_t link_status[DP_LINK_STATUS_SIZE];
Zhenyu Wange3421a12010-04-08 09:43:27 +08002540
Jesse Barnes37f80972011-01-05 14:45:24 -08002541 if (cr_tries > 5) {
2542 DRM_ERROR("failed to train DP, aborting\n");
2543 intel_dp_link_down(intel_dp);
2544 break;
2545 }
2546
Paulo Zanonif0a34242012-12-06 16:51:50 -02002547 intel_dp_set_signal_levels(intel_dp, &DP);
Zhenyu Wange3421a12010-04-08 09:43:27 +08002548
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002549 /* channel eq pattern */
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002550 if (!intel_dp_set_link_train(intel_dp, DP,
Adam Jackson81055852011-07-21 17:48:37 -04002551 DP_TRAINING_PATTERN_2 |
2552 DP_LINK_SCRAMBLING_DISABLE))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002553 break;
2554
Daniel Vettera7c96552012-10-18 10:15:30 +02002555 drm_dp_link_train_channel_eq_delay(intel_dp->dpcd);
Keith Packard93f62da2011-11-01 19:45:03 -07002556 if (!intel_dp_get_link_status(intel_dp, link_status))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002557 break;
Jesse Barnes869184a2010-10-07 16:01:22 -07002558
Jesse Barnes37f80972011-01-05 14:45:24 -08002559 /* Make sure clock is still ok */
Daniel Vetter01916272012-10-18 10:15:25 +02002560 if (!drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Jesse Barnes37f80972011-01-05 14:45:24 -08002561 intel_dp_start_link_train(intel_dp);
2562 cr_tries++;
2563 continue;
2564 }
2565
Daniel Vetter1ffdff12012-10-18 10:15:24 +02002566 if (drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002567 channel_eq = true;
2568 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002569 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002570
Jesse Barnes37f80972011-01-05 14:45:24 -08002571 /* Try 5 times, then try clock recovery if that fails */
2572 if (tries > 5) {
2573 intel_dp_link_down(intel_dp);
2574 intel_dp_start_link_train(intel_dp);
2575 tries = 0;
2576 cr_tries++;
2577 continue;
2578 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002579
2580 /* Compute new intel_dp->train_set as requested by target */
Keith Packard93f62da2011-11-01 19:45:03 -07002581 intel_get_adjust_train(intel_dp, link_status);
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002582 ++tries;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002583 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002584
Imre Deak3ab9c632013-05-03 12:57:41 +03002585 intel_dp_set_idle_link_train(intel_dp);
2586
2587 intel_dp->DP = DP;
2588
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002589 if (channel_eq)
Masanari Iida07f42252013-03-20 11:00:34 +09002590 DRM_DEBUG_KMS("Channel EQ done. DP Training successful\n");
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002591
Imre Deak3ab9c632013-05-03 12:57:41 +03002592}
2593
2594void intel_dp_stop_link_train(struct intel_dp *intel_dp)
2595{
2596 intel_dp_set_link_train(intel_dp, intel_dp->DP,
2597 DP_TRAINING_PATTERN_DISABLE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002598}
2599
2600static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01002601intel_dp_link_down(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002602{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002603 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002604 enum port port = intel_dig_port->port;
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002605 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002606 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterab527ef2012-11-29 15:59:33 +01002607 struct intel_crtc *intel_crtc =
2608 to_intel_crtc(intel_dig_port->base.base.crtc);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002609 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002610
Paulo Zanonic19b0662012-10-15 15:51:41 -03002611 /*
2612 * DDI code has a strict mode set sequence and we should try to respect
2613 * it, otherwise we might hang the machine in many different ways. So we
2614 * really should be disabling the port only on a complete crtc_disable
2615 * sequence. This function is just called under two conditions on DDI
2616 * code:
2617 * - Link train failed while doing crtc_enable, and on this case we
2618 * really should respect the mode set sequence and wait for a
2619 * crtc_disable.
2620 * - Someone turned the monitor off and intel_dp_check_link_status
2621 * called us. We don't need to disable the whole port on this case, so
2622 * when someone turns the monitor on again,
2623 * intel_ddi_prepare_link_retrain will take care of redoing the link
2624 * train.
2625 */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02002626 if (HAS_DDI(dev))
Paulo Zanonic19b0662012-10-15 15:51:41 -03002627 return;
2628
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02002629 if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
Chris Wilson1b39d6f2010-12-06 11:20:45 +00002630 return;
2631
Zhao Yakui28c97732009-10-09 11:39:41 +08002632 DRM_DEBUG_KMS("\n");
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002633
Imre Deakbc7d38a2013-05-16 14:40:36 +03002634 if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || port != PORT_A)) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08002635 DP &= ~DP_LINK_TRAIN_MASK_CPT;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002636 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE_CPT);
Zhenyu Wange3421a12010-04-08 09:43:27 +08002637 } else {
2638 DP &= ~DP_LINK_TRAIN_MASK;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002639 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE);
Zhenyu Wange3421a12010-04-08 09:43:27 +08002640 }
Chris Wilsonfe255d02010-09-11 21:37:48 +01002641 POSTING_READ(intel_dp->output_reg);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002642
Daniel Vetterab527ef2012-11-29 15:59:33 +01002643 /* We don't really know why we're doing this */
2644 intel_wait_for_vblank(dev, intel_crtc->pipe);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002645
Daniel Vetter493a7082012-05-30 12:31:56 +02002646 if (HAS_PCH_IBX(dev) &&
Chris Wilson1b39d6f2010-12-06 11:20:45 +00002647 I915_READ(intel_dp->output_reg) & DP_PIPEB_SELECT) {
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002648 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
Chris Wilson31acbcc2011-04-17 06:38:35 +01002649
Eric Anholt5bddd172010-11-18 09:32:59 +08002650 /* Hardware workaround: leaving our transcoder select
2651 * set to transcoder B while it's off will prevent the
2652 * corresponding HDMI output on transcoder A.
2653 *
2654 * Combine this with another hardware workaround:
2655 * transcoder select bit can only be cleared while the
2656 * port is enabled.
2657 */
2658 DP &= ~DP_PIPEB_SELECT;
2659 I915_WRITE(intel_dp->output_reg, DP);
2660
2661 /* Changes to enable or select take place the vblank
2662 * after being written.
2663 */
Daniel Vetterff50afe2012-11-29 15:59:34 +01002664 if (WARN_ON(crtc == NULL)) {
2665 /* We should never try to disable a port without a crtc
2666 * attached. For paranoia keep the code around for a
2667 * bit. */
Chris Wilson31acbcc2011-04-17 06:38:35 +01002668 POSTING_READ(intel_dp->output_reg);
2669 msleep(50);
2670 } else
Daniel Vetterab527ef2012-11-29 15:59:33 +01002671 intel_wait_for_vblank(dev, intel_crtc->pipe);
Eric Anholt5bddd172010-11-18 09:32:59 +08002672 }
2673
Wu Fengguang832afda2011-12-09 20:42:21 +08002674 DP &= ~DP_AUDIO_OUTPUT_ENABLE;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002675 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
2676 POSTING_READ(intel_dp->output_reg);
Keith Packardf01eca22011-09-28 16:48:10 -07002677 msleep(intel_dp->panel_power_down_delay);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002678}
2679
Keith Packard26d61aa2011-07-25 20:01:09 -07002680static bool
2681intel_dp_get_dpcd(struct intel_dp *intel_dp)
Keith Packard92fd8fd2011-07-25 19:50:10 -07002682{
Damien Lespiau577c7a52012-12-13 16:09:02 +00002683 char dpcd_hex_dump[sizeof(intel_dp->dpcd) * 3];
2684
Keith Packard92fd8fd2011-07-25 19:50:10 -07002685 if (intel_dp_aux_native_read_retry(intel_dp, 0x000, intel_dp->dpcd,
Adam Jacksonedb39242012-09-18 10:58:49 -04002686 sizeof(intel_dp->dpcd)) == 0)
2687 return false; /* aux transfer failed */
Keith Packard92fd8fd2011-07-25 19:50:10 -07002688
Damien Lespiau577c7a52012-12-13 16:09:02 +00002689 hex_dump_to_buffer(intel_dp->dpcd, sizeof(intel_dp->dpcd),
2690 32, 1, dpcd_hex_dump, sizeof(dpcd_hex_dump), false);
2691 DRM_DEBUG_KMS("DPCD: %s\n", dpcd_hex_dump);
2692
Adam Jacksonedb39242012-09-18 10:58:49 -04002693 if (intel_dp->dpcd[DP_DPCD_REV] == 0)
2694 return false; /* DPCD not present */
2695
Shobhit Kumar2293bb52013-07-11 18:44:56 -03002696 /* Check if the panel supports PSR */
2697 memset(intel_dp->psr_dpcd, 0, sizeof(intel_dp->psr_dpcd));
Jani Nikula50003932013-09-20 16:42:17 +03002698 if (is_edp(intel_dp)) {
2699 intel_dp_aux_native_read_retry(intel_dp, DP_PSR_SUPPORT,
2700 intel_dp->psr_dpcd,
2701 sizeof(intel_dp->psr_dpcd));
2702 if (is_edp_psr(intel_dp))
2703 DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
2704 }
2705
Adam Jacksonedb39242012-09-18 10:58:49 -04002706 if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
2707 DP_DWN_STRM_PORT_PRESENT))
2708 return true; /* native DP sink */
2709
2710 if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
2711 return true; /* no per-port downstream info */
2712
2713 if (intel_dp_aux_native_read_retry(intel_dp, DP_DOWNSTREAM_PORT_0,
2714 intel_dp->downstream_ports,
2715 DP_MAX_DOWNSTREAM_PORTS) == 0)
2716 return false; /* downstream port status fetch failed */
2717
2718 return true;
Keith Packard92fd8fd2011-07-25 19:50:10 -07002719}
2720
Adam Jackson0d198322012-05-14 16:05:47 -04002721static void
2722intel_dp_probe_oui(struct intel_dp *intel_dp)
2723{
2724 u8 buf[3];
2725
2726 if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
2727 return;
2728
Daniel Vetter351cfc32012-06-12 13:20:47 +02002729 ironlake_edp_panel_vdd_on(intel_dp);
2730
Adam Jackson0d198322012-05-14 16:05:47 -04002731 if (intel_dp_aux_native_read_retry(intel_dp, DP_SINK_OUI, buf, 3))
2732 DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
2733 buf[0], buf[1], buf[2]);
2734
2735 if (intel_dp_aux_native_read_retry(intel_dp, DP_BRANCH_OUI, buf, 3))
2736 DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
2737 buf[0], buf[1], buf[2]);
Daniel Vetter351cfc32012-06-12 13:20:47 +02002738
2739 ironlake_edp_panel_vdd_off(intel_dp, false);
Adam Jackson0d198322012-05-14 16:05:47 -04002740}
2741
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002742static bool
2743intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
2744{
2745 int ret;
2746
2747 ret = intel_dp_aux_native_read_retry(intel_dp,
2748 DP_DEVICE_SERVICE_IRQ_VECTOR,
2749 sink_irq_vector, 1);
2750 if (!ret)
2751 return false;
2752
2753 return true;
2754}
2755
2756static void
2757intel_dp_handle_test_request(struct intel_dp *intel_dp)
2758{
2759 /* NAK by default */
Daniel Vetter9324cf72012-10-20 21:13:05 +02002760 intel_dp_aux_native_write_1(intel_dp, DP_TEST_RESPONSE, DP_TEST_NAK);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002761}
2762
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002763/*
2764 * According to DP spec
2765 * 5.1.2:
2766 * 1. Read DPCD
2767 * 2. Configure link according to Receiver Capabilities
2768 * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
2769 * 4. Check link status on receipt of hot-plug interrupt
2770 */
2771
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002772void
Chris Wilsonea5b2132010-08-04 13:50:23 +01002773intel_dp_check_link_status(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002774{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002775 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002776 u8 sink_irq_vector;
Keith Packard93f62da2011-11-01 19:45:03 -07002777 u8 link_status[DP_LINK_STATUS_SIZE];
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002778
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002779 if (!intel_encoder->connectors_active)
Keith Packardd2b996a2011-07-25 22:37:51 -07002780 return;
Jesse Barnes59cd09e2011-07-07 11:10:59 -07002781
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002782 if (WARN_ON(!intel_encoder->base.crtc))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002783 return;
2784
Keith Packard92fd8fd2011-07-25 19:50:10 -07002785 /* Try to read receiver status if the link appears to be up */
Keith Packard93f62da2011-11-01 19:45:03 -07002786 if (!intel_dp_get_link_status(intel_dp, link_status)) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01002787 intel_dp_link_down(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002788 return;
2789 }
2790
Keith Packard92fd8fd2011-07-25 19:50:10 -07002791 /* Now read the DPCD to see if it's actually running */
Keith Packard26d61aa2011-07-25 20:01:09 -07002792 if (!intel_dp_get_dpcd(intel_dp)) {
Jesse Barnes59cd09e2011-07-07 11:10:59 -07002793 intel_dp_link_down(intel_dp);
2794 return;
2795 }
2796
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002797 /* Try to read the source of the interrupt */
2798 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
2799 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
2800 /* Clear interrupt source */
2801 intel_dp_aux_native_write_1(intel_dp,
2802 DP_DEVICE_SERVICE_IRQ_VECTOR,
2803 sink_irq_vector);
2804
2805 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
2806 intel_dp_handle_test_request(intel_dp);
2807 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
2808 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
2809 }
2810
Daniel Vetter1ffdff12012-10-18 10:15:24 +02002811 if (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Keith Packard92fd8fd2011-07-25 19:50:10 -07002812 DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002813 drm_get_encoder_name(&intel_encoder->base));
Jesse Barnes33a34e42010-09-08 12:42:02 -07002814 intel_dp_start_link_train(intel_dp);
2815 intel_dp_complete_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03002816 intel_dp_stop_link_train(intel_dp);
Jesse Barnes33a34e42010-09-08 12:42:02 -07002817 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002818}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002819
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002820/* XXX this is probably wrong for multiple downstream ports */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002821static enum drm_connector_status
Keith Packard26d61aa2011-07-25 20:01:09 -07002822intel_dp_detect_dpcd(struct intel_dp *intel_dp)
Adam Jackson71ba90002011-07-12 17:38:04 -04002823{
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002824 uint8_t *dpcd = intel_dp->dpcd;
2825 bool hpd;
2826 uint8_t type;
2827
2828 if (!intel_dp_get_dpcd(intel_dp))
2829 return connector_status_disconnected;
2830
2831 /* if there's no downstream port, we're done */
2832 if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
Keith Packard26d61aa2011-07-25 20:01:09 -07002833 return connector_status_connected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002834
2835 /* If we're HPD-aware, SINK_COUNT changes dynamically */
2836 hpd = !!(intel_dp->downstream_ports[0] & DP_DS_PORT_HPD);
2837 if (hpd) {
Adam Jackson23235172012-09-20 16:42:45 -04002838 uint8_t reg;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002839 if (!intel_dp_aux_native_read_retry(intel_dp, DP_SINK_COUNT,
Adam Jackson23235172012-09-20 16:42:45 -04002840 &reg, 1))
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002841 return connector_status_unknown;
Adam Jackson23235172012-09-20 16:42:45 -04002842 return DP_GET_SINK_COUNT(reg) ? connector_status_connected
2843 : connector_status_disconnected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002844 }
2845
2846 /* If no HPD, poke DDC gently */
2847 if (drm_probe_ddc(&intel_dp->adapter))
2848 return connector_status_connected;
2849
2850 /* Well we tried, say unknown for unreliable port types */
2851 type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
2852 if (type == DP_DS_PORT_TYPE_VGA || type == DP_DS_PORT_TYPE_NON_EDID)
2853 return connector_status_unknown;
2854
2855 /* Anything else is out of spec, warn and ignore */
2856 DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
Keith Packard26d61aa2011-07-25 20:01:09 -07002857 return connector_status_disconnected;
Adam Jackson71ba90002011-07-12 17:38:04 -04002858}
2859
2860static enum drm_connector_status
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002861ironlake_dp_detect(struct intel_dp *intel_dp)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002862{
Paulo Zanoni30add222012-10-26 19:05:45 -02002863 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Damien Lespiau1b469632012-12-13 16:09:01 +00002864 struct drm_i915_private *dev_priv = dev->dev_private;
2865 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002866 enum drm_connector_status status;
2867
Chris Wilsonfe16d942011-02-12 10:29:38 +00002868 /* Can't disconnect eDP, but you can close the lid... */
2869 if (is_edp(intel_dp)) {
Paulo Zanoni30add222012-10-26 19:05:45 -02002870 status = intel_panel_detect(dev);
Chris Wilsonfe16d942011-02-12 10:29:38 +00002871 if (status == connector_status_unknown)
2872 status = connector_status_connected;
2873 return status;
2874 }
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07002875
Damien Lespiau1b469632012-12-13 16:09:01 +00002876 if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
2877 return connector_status_disconnected;
2878
Keith Packard26d61aa2011-07-25 20:01:09 -07002879 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002880}
2881
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002882static enum drm_connector_status
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002883g4x_dp_detect(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002884{
Paulo Zanoni30add222012-10-26 19:05:45 -02002885 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002886 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä34f2be42013-01-24 15:29:27 +02002887 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Chris Wilson10f76a32012-05-11 18:01:32 +01002888 uint32_t bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002889
Jesse Barnes35aad752013-03-01 13:14:31 -08002890 /* Can't disconnect eDP, but you can close the lid... */
2891 if (is_edp(intel_dp)) {
2892 enum drm_connector_status status;
2893
2894 status = intel_panel_detect(dev);
2895 if (status == connector_status_unknown)
2896 status = connector_status_connected;
2897 return status;
2898 }
2899
Ville Syrjälä34f2be42013-01-24 15:29:27 +02002900 switch (intel_dig_port->port) {
2901 case PORT_B:
Daniel Vetter26739f12013-02-07 12:42:32 +01002902 bit = PORTB_HOTPLUG_LIVE_STATUS;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002903 break;
Ville Syrjälä34f2be42013-01-24 15:29:27 +02002904 case PORT_C:
Daniel Vetter26739f12013-02-07 12:42:32 +01002905 bit = PORTC_HOTPLUG_LIVE_STATUS;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002906 break;
Ville Syrjälä34f2be42013-01-24 15:29:27 +02002907 case PORT_D:
Daniel Vetter26739f12013-02-07 12:42:32 +01002908 bit = PORTD_HOTPLUG_LIVE_STATUS;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002909 break;
2910 default:
2911 return connector_status_unknown;
2912 }
2913
Chris Wilson10f76a32012-05-11 18:01:32 +01002914 if ((I915_READ(PORT_HOTPLUG_STAT) & bit) == 0)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002915 return connector_status_disconnected;
2916
Keith Packard26d61aa2011-07-25 20:01:09 -07002917 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002918}
2919
Keith Packard8c241fe2011-09-28 16:38:44 -07002920static struct edid *
2921intel_dp_get_edid(struct drm_connector *connector, struct i2c_adapter *adapter)
2922{
Jani Nikula9cd300e2012-10-19 14:51:52 +03002923 struct intel_connector *intel_connector = to_intel_connector(connector);
Keith Packard8c241fe2011-09-28 16:38:44 -07002924
Jani Nikula9cd300e2012-10-19 14:51:52 +03002925 /* use cached edid if we have one */
2926 if (intel_connector->edid) {
2927 struct edid *edid;
2928 int size;
2929
2930 /* invalid edid */
2931 if (IS_ERR(intel_connector->edid))
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002932 return NULL;
2933
Jani Nikula9cd300e2012-10-19 14:51:52 +03002934 size = (intel_connector->edid->extensions + 1) * EDID_LENGTH;
Thomas Meyeredbe1582013-05-22 23:07:09 +02002935 edid = kmemdup(intel_connector->edid, size, GFP_KERNEL);
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002936 if (!edid)
2937 return NULL;
2938
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002939 return edid;
2940 }
2941
Jani Nikula9cd300e2012-10-19 14:51:52 +03002942 return drm_get_edid(connector, adapter);
Keith Packard8c241fe2011-09-28 16:38:44 -07002943}
2944
2945static int
2946intel_dp_get_edid_modes(struct drm_connector *connector, struct i2c_adapter *adapter)
2947{
Jani Nikula9cd300e2012-10-19 14:51:52 +03002948 struct intel_connector *intel_connector = to_intel_connector(connector);
Keith Packard8c241fe2011-09-28 16:38:44 -07002949
Jani Nikula9cd300e2012-10-19 14:51:52 +03002950 /* use cached edid if we have one */
2951 if (intel_connector->edid) {
2952 /* invalid edid */
2953 if (IS_ERR(intel_connector->edid))
2954 return 0;
2955
2956 return intel_connector_update_modes(connector,
2957 intel_connector->edid);
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002958 }
2959
Jani Nikula9cd300e2012-10-19 14:51:52 +03002960 return intel_ddc_get_modes(connector, adapter);
Keith Packard8c241fe2011-09-28 16:38:44 -07002961}
2962
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002963static enum drm_connector_status
2964intel_dp_detect(struct drm_connector *connector, bool force)
2965{
2966 struct intel_dp *intel_dp = intel_attached_dp(connector);
Paulo Zanonid63885d2012-10-26 19:05:49 -02002967 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2968 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02002969 struct drm_device *dev = connector->dev;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002970 enum drm_connector_status status;
2971 struct edid *edid = NULL;
2972
Chris Wilson164c8592013-07-20 20:27:08 +01002973 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
2974 connector->base.id, drm_get_connector_name(connector));
2975
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002976 intel_dp->has_audio = false;
2977
2978 if (HAS_PCH_SPLIT(dev))
2979 status = ironlake_dp_detect(intel_dp);
2980 else
2981 status = g4x_dp_detect(intel_dp);
Adam Jackson1b9be9d2011-07-12 17:38:01 -04002982
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002983 if (status != connector_status_connected)
2984 return status;
2985
Adam Jackson0d198322012-05-14 16:05:47 -04002986 intel_dp_probe_oui(intel_dp);
2987
Daniel Vetterc3e5f672012-02-23 17:14:47 +01002988 if (intel_dp->force_audio != HDMI_AUDIO_AUTO) {
2989 intel_dp->has_audio = (intel_dp->force_audio == HDMI_AUDIO_ON);
Chris Wilsonf6849602010-09-19 09:29:33 +01002990 } else {
Keith Packard8c241fe2011-09-28 16:38:44 -07002991 edid = intel_dp_get_edid(connector, &intel_dp->adapter);
Chris Wilsonf6849602010-09-19 09:29:33 +01002992 if (edid) {
2993 intel_dp->has_audio = drm_detect_monitor_audio(edid);
Chris Wilsonf6849602010-09-19 09:29:33 +01002994 kfree(edid);
2995 }
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002996 }
2997
Paulo Zanonid63885d2012-10-26 19:05:49 -02002998 if (intel_encoder->type != INTEL_OUTPUT_EDP)
2999 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003000 return connector_status_connected;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003001}
3002
3003static int intel_dp_get_modes(struct drm_connector *connector)
3004{
Chris Wilsondf0e9242010-09-09 16:20:55 +01003005 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikuladd06f902012-10-19 14:51:50 +03003006 struct intel_connector *intel_connector = to_intel_connector(connector);
Paulo Zanonifa90ece2012-10-26 19:05:44 -02003007 struct drm_device *dev = connector->dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003008 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003009
3010 /* We should parse the EDID data and find out if it has an audio sink
3011 */
3012
Keith Packard8c241fe2011-09-28 16:38:44 -07003013 ret = intel_dp_get_edid_modes(connector, &intel_dp->adapter);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03003014 if (ret)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003015 return ret;
3016
Jani Nikulaf8779fd2012-10-19 14:51:48 +03003017 /* if eDP has no EDID, fall back to fixed mode */
Jani Nikuladd06f902012-10-19 14:51:50 +03003018 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
Jani Nikulaf8779fd2012-10-19 14:51:48 +03003019 struct drm_display_mode *mode;
Jani Nikuladd06f902012-10-19 14:51:50 +03003020 mode = drm_mode_duplicate(dev,
3021 intel_connector->panel.fixed_mode);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03003022 if (mode) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003023 drm_mode_probed_add(connector, mode);
3024 return 1;
3025 }
3026 }
3027 return 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003028}
3029
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003030static bool
3031intel_dp_detect_audio(struct drm_connector *connector)
3032{
3033 struct intel_dp *intel_dp = intel_attached_dp(connector);
3034 struct edid *edid;
3035 bool has_audio = false;
3036
Keith Packard8c241fe2011-09-28 16:38:44 -07003037 edid = intel_dp_get_edid(connector, &intel_dp->adapter);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003038 if (edid) {
3039 has_audio = drm_detect_monitor_audio(edid);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003040 kfree(edid);
3041 }
3042
3043 return has_audio;
3044}
3045
Chris Wilsonf6849602010-09-19 09:29:33 +01003046static int
3047intel_dp_set_property(struct drm_connector *connector,
3048 struct drm_property *property,
3049 uint64_t val)
3050{
Chris Wilsone953fd72011-02-21 22:23:52 +00003051 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Yuly Novikov53b41832012-10-26 12:04:00 +03003052 struct intel_connector *intel_connector = to_intel_connector(connector);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003053 struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
3054 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonf6849602010-09-19 09:29:33 +01003055 int ret;
3056
Rob Clark662595d2012-10-11 20:36:04 -05003057 ret = drm_object_property_set_value(&connector->base, property, val);
Chris Wilsonf6849602010-09-19 09:29:33 +01003058 if (ret)
3059 return ret;
3060
Chris Wilson3f43c482011-05-12 22:17:24 +01003061 if (property == dev_priv->force_audio_property) {
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003062 int i = val;
3063 bool has_audio;
3064
3065 if (i == intel_dp->force_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01003066 return 0;
3067
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003068 intel_dp->force_audio = i;
Chris Wilsonf6849602010-09-19 09:29:33 +01003069
Daniel Vetterc3e5f672012-02-23 17:14:47 +01003070 if (i == HDMI_AUDIO_AUTO)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003071 has_audio = intel_dp_detect_audio(connector);
3072 else
Daniel Vetterc3e5f672012-02-23 17:14:47 +01003073 has_audio = (i == HDMI_AUDIO_ON);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003074
3075 if (has_audio == intel_dp->has_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01003076 return 0;
3077
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003078 intel_dp->has_audio = has_audio;
Chris Wilsonf6849602010-09-19 09:29:33 +01003079 goto done;
3080 }
3081
Chris Wilsone953fd72011-02-21 22:23:52 +00003082 if (property == dev_priv->broadcast_rgb_property) {
Daniel Vetterae4edb82013-04-22 17:07:23 +02003083 bool old_auto = intel_dp->color_range_auto;
3084 uint32_t old_range = intel_dp->color_range;
3085
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02003086 switch (val) {
3087 case INTEL_BROADCAST_RGB_AUTO:
3088 intel_dp->color_range_auto = true;
3089 break;
3090 case INTEL_BROADCAST_RGB_FULL:
3091 intel_dp->color_range_auto = false;
3092 intel_dp->color_range = 0;
3093 break;
3094 case INTEL_BROADCAST_RGB_LIMITED:
3095 intel_dp->color_range_auto = false;
3096 intel_dp->color_range = DP_COLOR_RANGE_16_235;
3097 break;
3098 default:
3099 return -EINVAL;
3100 }
Daniel Vetterae4edb82013-04-22 17:07:23 +02003101
3102 if (old_auto == intel_dp->color_range_auto &&
3103 old_range == intel_dp->color_range)
3104 return 0;
3105
Chris Wilsone953fd72011-02-21 22:23:52 +00003106 goto done;
3107 }
3108
Yuly Novikov53b41832012-10-26 12:04:00 +03003109 if (is_edp(intel_dp) &&
3110 property == connector->dev->mode_config.scaling_mode_property) {
3111 if (val == DRM_MODE_SCALE_NONE) {
3112 DRM_DEBUG_KMS("no scaling not supported\n");
3113 return -EINVAL;
3114 }
3115
3116 if (intel_connector->panel.fitting_mode == val) {
3117 /* the eDP scaling property is not changed */
3118 return 0;
3119 }
3120 intel_connector->panel.fitting_mode = val;
3121
3122 goto done;
3123 }
3124
Chris Wilsonf6849602010-09-19 09:29:33 +01003125 return -EINVAL;
3126
3127done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00003128 if (intel_encoder->base.crtc)
3129 intel_crtc_restore_mode(intel_encoder->base.crtc);
Chris Wilsonf6849602010-09-19 09:29:33 +01003130
3131 return 0;
3132}
3133
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003134static void
Paulo Zanoni73845ad2013-06-12 17:27:30 -03003135intel_dp_connector_destroy(struct drm_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003136{
Jani Nikula1d508702012-10-19 14:51:49 +03003137 struct intel_connector *intel_connector = to_intel_connector(connector);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02003138
Jani Nikula9cd300e2012-10-19 14:51:52 +03003139 if (!IS_ERR_OR_NULL(intel_connector->edid))
3140 kfree(intel_connector->edid);
3141
Paulo Zanoniacd8db102013-06-12 17:27:23 -03003142 /* Can't call is_edp() since the encoder may have been destroyed
3143 * already. */
3144 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
Jani Nikula1d508702012-10-19 14:51:49 +03003145 intel_panel_fini(&intel_connector->panel);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02003146
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003147 drm_sysfs_connector_remove(connector);
3148 drm_connector_cleanup(connector);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08003149 kfree(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003150}
3151
Paulo Zanoni00c09d72012-10-26 19:05:52 -02003152void intel_dp_encoder_destroy(struct drm_encoder *encoder)
Daniel Vetter24d05922010-08-20 18:08:28 +02003153{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003154 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
3155 struct intel_dp *intel_dp = &intel_dig_port->dp;
Daniel Vetterbd173812013-03-25 11:24:10 +01003156 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Daniel Vetter24d05922010-08-20 18:08:28 +02003157
3158 i2c_del_adapter(&intel_dp->adapter);
3159 drm_encoder_cleanup(encoder);
Keith Packardbd943152011-09-18 23:09:52 -07003160 if (is_edp(intel_dp)) {
3161 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Daniel Vetterbd173812013-03-25 11:24:10 +01003162 mutex_lock(&dev->mode_config.mutex);
Keith Packardbd943152011-09-18 23:09:52 -07003163 ironlake_panel_vdd_off_sync(intel_dp);
Daniel Vetterbd173812013-03-25 11:24:10 +01003164 mutex_unlock(&dev->mode_config.mutex);
Keith Packardbd943152011-09-18 23:09:52 -07003165 }
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003166 kfree(intel_dig_port);
Daniel Vetter24d05922010-08-20 18:08:28 +02003167}
3168
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003169static const struct drm_connector_funcs intel_dp_connector_funcs = {
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02003170 .dpms = intel_connector_dpms,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003171 .detect = intel_dp_detect,
3172 .fill_modes = drm_helper_probe_single_connector_modes,
Chris Wilsonf6849602010-09-19 09:29:33 +01003173 .set_property = intel_dp_set_property,
Paulo Zanoni73845ad2013-06-12 17:27:30 -03003174 .destroy = intel_dp_connector_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003175};
3176
3177static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
3178 .get_modes = intel_dp_get_modes,
3179 .mode_valid = intel_dp_mode_valid,
Chris Wilsondf0e9242010-09-09 16:20:55 +01003180 .best_encoder = intel_best_encoder,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003181};
3182
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003183static const struct drm_encoder_funcs intel_dp_enc_funcs = {
Daniel Vetter24d05922010-08-20 18:08:28 +02003184 .destroy = intel_dp_encoder_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003185};
3186
Chris Wilson995b6762010-08-20 13:23:26 +01003187static void
Eric Anholt21d40d32010-03-25 11:11:14 -07003188intel_dp_hot_plug(struct intel_encoder *intel_encoder)
Keith Packardc8110e52009-05-06 11:51:10 -07003189{
Paulo Zanonifa90ece2012-10-26 19:05:44 -02003190 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Keith Packardc8110e52009-05-06 11:51:10 -07003191
Jesse Barnes885a5012011-07-07 11:11:01 -07003192 intel_dp_check_link_status(intel_dp);
Keith Packardc8110e52009-05-06 11:51:10 -07003193}
3194
Zhenyu Wange3421a12010-04-08 09:43:27 +08003195/* Return which DP Port should be selected for Transcoder DP control */
3196int
Akshay Joshi0206e352011-08-16 15:34:10 -04003197intel_trans_dp_port_sel(struct drm_crtc *crtc)
Zhenyu Wange3421a12010-04-08 09:43:27 +08003198{
3199 struct drm_device *dev = crtc->dev;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02003200 struct intel_encoder *intel_encoder;
3201 struct intel_dp *intel_dp;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003202
Paulo Zanonifa90ece2012-10-26 19:05:44 -02003203 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
3204 intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003205
Paulo Zanonifa90ece2012-10-26 19:05:44 -02003206 if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
3207 intel_encoder->type == INTEL_OUTPUT_EDP)
Chris Wilsonea5b2132010-08-04 13:50:23 +01003208 return intel_dp->output_reg;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003209 }
Chris Wilsonea5b2132010-08-04 13:50:23 +01003210
Zhenyu Wange3421a12010-04-08 09:43:27 +08003211 return -1;
3212}
3213
Zhao Yakui36e83a12010-06-12 14:32:21 +08003214/* check the VBT to see whether the eDP is on DP-D port */
Adam Jacksoncb0953d2010-07-16 14:46:29 -04003215bool intel_dpd_is_edp(struct drm_device *dev)
Zhao Yakui36e83a12010-06-12 14:32:21 +08003216{
3217 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03003218 union child_device_config *p_child;
Zhao Yakui36e83a12010-06-12 14:32:21 +08003219 int i;
3220
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03003221 if (!dev_priv->vbt.child_dev_num)
Zhao Yakui36e83a12010-06-12 14:32:21 +08003222 return false;
3223
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03003224 for (i = 0; i < dev_priv->vbt.child_dev_num; i++) {
3225 p_child = dev_priv->vbt.child_dev + i;
Zhao Yakui36e83a12010-06-12 14:32:21 +08003226
Paulo Zanoni768f69c2013-09-11 18:02:47 -03003227 if (p_child->common.dvo_port == PORT_IDPD &&
3228 p_child->common.device_type == DEVICE_TYPE_eDP)
Zhao Yakui36e83a12010-06-12 14:32:21 +08003229 return true;
3230 }
3231 return false;
3232}
3233
Chris Wilsonf6849602010-09-19 09:29:33 +01003234static void
3235intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
3236{
Yuly Novikov53b41832012-10-26 12:04:00 +03003237 struct intel_connector *intel_connector = to_intel_connector(connector);
3238
Chris Wilson3f43c482011-05-12 22:17:24 +01003239 intel_attach_force_audio_property(connector);
Chris Wilsone953fd72011-02-21 22:23:52 +00003240 intel_attach_broadcast_rgb_property(connector);
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02003241 intel_dp->color_range_auto = true;
Yuly Novikov53b41832012-10-26 12:04:00 +03003242
3243 if (is_edp(intel_dp)) {
3244 drm_mode_create_scaling_mode_property(connector->dev);
Rob Clark6de6d842012-10-11 20:36:04 -05003245 drm_object_attach_property(
3246 &connector->base,
Yuly Novikov53b41832012-10-26 12:04:00 +03003247 connector->dev->mode_config.scaling_mode_property,
Yuly Novikov8e740cd2012-10-26 12:04:01 +03003248 DRM_MODE_SCALE_ASPECT);
3249 intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
Yuly Novikov53b41832012-10-26 12:04:00 +03003250 }
Chris Wilsonf6849602010-09-19 09:29:33 +01003251}
3252
Daniel Vetter67a54562012-10-20 20:57:45 +02003253static void
3254intel_dp_init_panel_power_sequencer(struct drm_device *dev,
Jani Nikulaf30d26e2013-01-16 10:53:40 +02003255 struct intel_dp *intel_dp,
3256 struct edp_power_seq *out)
Daniel Vetter67a54562012-10-20 20:57:45 +02003257{
3258 struct drm_i915_private *dev_priv = dev->dev_private;
3259 struct edp_power_seq cur, vbt, spec, final;
3260 u32 pp_on, pp_off, pp_div, pp;
Jani Nikulabf13e812013-09-06 07:40:05 +03003261 int pp_ctrl_reg, pp_on_reg, pp_off_reg, pp_div_reg;
Jesse Barnes453c5422013-03-28 09:55:41 -07003262
3263 if (HAS_PCH_SPLIT(dev)) {
Jani Nikulabf13e812013-09-06 07:40:05 +03003264 pp_ctrl_reg = PCH_PP_CONTROL;
Jesse Barnes453c5422013-03-28 09:55:41 -07003265 pp_on_reg = PCH_PP_ON_DELAYS;
3266 pp_off_reg = PCH_PP_OFF_DELAYS;
3267 pp_div_reg = PCH_PP_DIVISOR;
3268 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03003269 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
3270
3271 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
3272 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
3273 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
3274 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07003275 }
Daniel Vetter67a54562012-10-20 20:57:45 +02003276
3277 /* Workaround: Need to write PP_CONTROL with the unlock key as
3278 * the very first thing. */
Jesse Barnes453c5422013-03-28 09:55:41 -07003279 pp = ironlake_get_pp_control(intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +03003280 I915_WRITE(pp_ctrl_reg, pp);
Daniel Vetter67a54562012-10-20 20:57:45 +02003281
Jesse Barnes453c5422013-03-28 09:55:41 -07003282 pp_on = I915_READ(pp_on_reg);
3283 pp_off = I915_READ(pp_off_reg);
3284 pp_div = I915_READ(pp_div_reg);
Daniel Vetter67a54562012-10-20 20:57:45 +02003285
3286 /* Pull timing values out of registers */
3287 cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
3288 PANEL_POWER_UP_DELAY_SHIFT;
3289
3290 cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
3291 PANEL_LIGHT_ON_DELAY_SHIFT;
3292
3293 cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
3294 PANEL_LIGHT_OFF_DELAY_SHIFT;
3295
3296 cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
3297 PANEL_POWER_DOWN_DELAY_SHIFT;
3298
3299 cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
3300 PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
3301
3302 DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
3303 cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);
3304
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03003305 vbt = dev_priv->vbt.edp_pps;
Daniel Vetter67a54562012-10-20 20:57:45 +02003306
3307 /* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
3308 * our hw here, which are all in 100usec. */
3309 spec.t1_t3 = 210 * 10;
3310 spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
3311 spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
3312 spec.t10 = 500 * 10;
3313 /* This one is special and actually in units of 100ms, but zero
3314 * based in the hw (so we need to add 100 ms). But the sw vbt
3315 * table multiplies it with 1000 to make it in units of 100usec,
3316 * too. */
3317 spec.t11_t12 = (510 + 100) * 10;
3318
3319 DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
3320 vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);
3321
3322 /* Use the max of the register settings and vbt. If both are
3323 * unset, fall back to the spec limits. */
3324#define assign_final(field) final.field = (max(cur.field, vbt.field) == 0 ? \
3325 spec.field : \
3326 max(cur.field, vbt.field))
3327 assign_final(t1_t3);
3328 assign_final(t8);
3329 assign_final(t9);
3330 assign_final(t10);
3331 assign_final(t11_t12);
3332#undef assign_final
3333
3334#define get_delay(field) (DIV_ROUND_UP(final.field, 10))
3335 intel_dp->panel_power_up_delay = get_delay(t1_t3);
3336 intel_dp->backlight_on_delay = get_delay(t8);
3337 intel_dp->backlight_off_delay = get_delay(t9);
3338 intel_dp->panel_power_down_delay = get_delay(t10);
3339 intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
3340#undef get_delay
3341
Jani Nikulaf30d26e2013-01-16 10:53:40 +02003342 DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
3343 intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
3344 intel_dp->panel_power_cycle_delay);
3345
3346 DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
3347 intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
3348
3349 if (out)
3350 *out = final;
3351}
3352
3353static void
3354intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
3355 struct intel_dp *intel_dp,
3356 struct edp_power_seq *seq)
3357{
3358 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07003359 u32 pp_on, pp_off, pp_div, port_sel = 0;
3360 int div = HAS_PCH_SPLIT(dev) ? intel_pch_rawclk(dev) : intel_hrawclk(dev);
3361 int pp_on_reg, pp_off_reg, pp_div_reg;
3362
3363 if (HAS_PCH_SPLIT(dev)) {
3364 pp_on_reg = PCH_PP_ON_DELAYS;
3365 pp_off_reg = PCH_PP_OFF_DELAYS;
3366 pp_div_reg = PCH_PP_DIVISOR;
3367 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03003368 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
3369
3370 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
3371 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
3372 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07003373 }
3374
Daniel Vetter67a54562012-10-20 20:57:45 +02003375 /* And finally store the new values in the power sequencer. */
Jani Nikulaf30d26e2013-01-16 10:53:40 +02003376 pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
3377 (seq->t8 << PANEL_LIGHT_ON_DELAY_SHIFT);
3378 pp_off = (seq->t9 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
3379 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
Daniel Vetter67a54562012-10-20 20:57:45 +02003380 /* Compute the divisor for the pp clock, simply match the Bspec
3381 * formula. */
Jesse Barnes453c5422013-03-28 09:55:41 -07003382 pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
Jani Nikulaf30d26e2013-01-16 10:53:40 +02003383 pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
Daniel Vetter67a54562012-10-20 20:57:45 +02003384 << PANEL_POWER_CYCLE_DELAY_SHIFT);
3385
3386 /* Haswell doesn't have any port selection bits for the panel
3387 * power sequencer any more. */
Imre Deakbc7d38a2013-05-16 14:40:36 +03003388 if (IS_VALLEYVIEW(dev)) {
Jani Nikulabf13e812013-09-06 07:40:05 +03003389 if (dp_to_dig_port(intel_dp)->port == PORT_B)
3390 port_sel = PANEL_PORT_SELECT_DPB_VLV;
3391 else
3392 port_sel = PANEL_PORT_SELECT_DPC_VLV;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003393 } else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
3394 if (dp_to_dig_port(intel_dp)->port == PORT_A)
Jani Nikulaa24c1442013-09-05 16:44:46 +03003395 port_sel = PANEL_PORT_SELECT_DPA;
Daniel Vetter67a54562012-10-20 20:57:45 +02003396 else
Jani Nikulaa24c1442013-09-05 16:44:46 +03003397 port_sel = PANEL_PORT_SELECT_DPD;
Daniel Vetter67a54562012-10-20 20:57:45 +02003398 }
3399
Jesse Barnes453c5422013-03-28 09:55:41 -07003400 pp_on |= port_sel;
3401
3402 I915_WRITE(pp_on_reg, pp_on);
3403 I915_WRITE(pp_off_reg, pp_off);
3404 I915_WRITE(pp_div_reg, pp_div);
Daniel Vetter67a54562012-10-20 20:57:45 +02003405
Daniel Vetter67a54562012-10-20 20:57:45 +02003406 DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07003407 I915_READ(pp_on_reg),
3408 I915_READ(pp_off_reg),
3409 I915_READ(pp_div_reg));
Keith Packardc8110e52009-05-06 11:51:10 -07003410}
3411
Paulo Zanonied92f0b2013-06-12 17:27:24 -03003412static bool intel_edp_init_connector(struct intel_dp *intel_dp,
3413 struct intel_connector *intel_connector)
3414{
3415 struct drm_connector *connector = &intel_connector->base;
3416 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3417 struct drm_device *dev = intel_dig_port->base.base.dev;
3418 struct drm_i915_private *dev_priv = dev->dev_private;
3419 struct drm_display_mode *fixed_mode = NULL;
3420 struct edp_power_seq power_seq = { 0 };
3421 bool has_dpcd;
3422 struct drm_display_mode *scan;
3423 struct edid *edid;
3424
3425 if (!is_edp(intel_dp))
3426 return true;
3427
3428 intel_dp_init_panel_power_sequencer(dev, intel_dp, &power_seq);
3429
3430 /* Cache DPCD and EDID for edp. */
3431 ironlake_edp_panel_vdd_on(intel_dp);
3432 has_dpcd = intel_dp_get_dpcd(intel_dp);
3433 ironlake_edp_panel_vdd_off(intel_dp, false);
3434
3435 if (has_dpcd) {
3436 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
3437 dev_priv->no_aux_handshake =
3438 intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
3439 DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
3440 } else {
3441 /* if this fails, presume the device is a ghost */
3442 DRM_INFO("failed to retrieve link info, disabling eDP\n");
Paulo Zanonied92f0b2013-06-12 17:27:24 -03003443 return false;
3444 }
3445
3446 /* We now know it's not a ghost, init power sequence regs. */
3447 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp,
3448 &power_seq);
3449
3450 ironlake_edp_panel_vdd_on(intel_dp);
3451 edid = drm_get_edid(connector, &intel_dp->adapter);
3452 if (edid) {
3453 if (drm_add_edid_modes(connector, edid)) {
3454 drm_mode_connector_update_edid_property(connector,
3455 edid);
3456 drm_edid_to_eld(connector, edid);
3457 } else {
3458 kfree(edid);
3459 edid = ERR_PTR(-EINVAL);
3460 }
3461 } else {
3462 edid = ERR_PTR(-ENOENT);
3463 }
3464 intel_connector->edid = edid;
3465
3466 /* prefer fixed mode from EDID if available */
3467 list_for_each_entry(scan, &connector->probed_modes, head) {
3468 if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
3469 fixed_mode = drm_mode_duplicate(dev, scan);
3470 break;
3471 }
3472 }
3473
3474 /* fallback to VBT if available for eDP */
3475 if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
3476 fixed_mode = drm_mode_duplicate(dev,
3477 dev_priv->vbt.lfp_lvds_vbt_mode);
3478 if (fixed_mode)
3479 fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
3480 }
3481
3482 ironlake_edp_panel_vdd_off(intel_dp, false);
3483
3484 intel_panel_init(&intel_connector->panel, fixed_mode);
3485 intel_panel_setup_backlight(connector);
3486
3487 return true;
3488}
3489
Paulo Zanoni16c25532013-06-12 17:27:25 -03003490bool
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003491intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
3492 struct intel_connector *intel_connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003493{
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003494 struct drm_connector *connector = &intel_connector->base;
3495 struct intel_dp *intel_dp = &intel_dig_port->dp;
3496 struct intel_encoder *intel_encoder = &intel_dig_port->base;
3497 struct drm_device *dev = intel_encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003498 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni174edf12012-10-26 19:05:50 -02003499 enum port port = intel_dig_port->port;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003500 const char *name = NULL;
Paulo Zanonib2a14752013-06-12 17:27:28 -03003501 int type, error;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003502
Daniel Vetter07679352012-09-06 22:15:42 +02003503 /* Preserve the current hw state. */
3504 intel_dp->DP = I915_READ(intel_dp->output_reg);
Jani Nikuladd06f902012-10-19 14:51:50 +03003505 intel_dp->attached_connector = intel_connector;
Chris Wilson3d3dc142011-02-12 10:33:12 +00003506
Imre Deakf7d24902013-05-08 13:14:05 +03003507 type = DRM_MODE_CONNECTOR_DisplayPort;
Gajanan Bhat19c03922012-09-27 19:13:07 +05303508 /*
3509 * FIXME : We need to initialize built-in panels before external panels.
3510 * For X0, DP_C is fixed as eDP. Revisit this as part of VLV eDP cleanup
3511 */
Imre Deakf7d24902013-05-08 13:14:05 +03003512 switch (port) {
3513 case PORT_A:
Gajanan Bhat19c03922012-09-27 19:13:07 +05303514 type = DRM_MODE_CONNECTOR_eDP;
Imre Deakf7d24902013-05-08 13:14:05 +03003515 break;
3516 case PORT_C:
3517 if (IS_VALLEYVIEW(dev))
3518 type = DRM_MODE_CONNECTOR_eDP;
3519 break;
3520 case PORT_D:
3521 if (HAS_PCH_SPLIT(dev) && intel_dpd_is_edp(dev))
3522 type = DRM_MODE_CONNECTOR_eDP;
3523 break;
3524 default: /* silence GCC warning */
3525 break;
Adam Jacksonb3295302010-07-16 14:46:28 -04003526 }
3527
Imre Deakf7d24902013-05-08 13:14:05 +03003528 /*
3529 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
3530 * for DP the encoder type can be set by the caller to
3531 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
3532 */
3533 if (type == DRM_MODE_CONNECTOR_eDP)
3534 intel_encoder->type = INTEL_OUTPUT_EDP;
3535
Imre Deake7281ea2013-05-08 13:14:08 +03003536 DRM_DEBUG_KMS("Adding %s connector on port %c\n",
3537 type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
3538 port_name(port));
3539
Adam Jacksonb3295302010-07-16 14:46:28 -04003540 drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003541 drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
3542
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003543 connector->interlace_allowed = true;
3544 connector->doublescan_allowed = 0;
Ma Lingf8aed702009-08-24 13:50:24 +08003545
Daniel Vetter66a92782012-07-12 20:08:18 +02003546 INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
3547 ironlake_panel_vdd_work);
Zhenyu Wang6251ec02010-01-12 05:38:32 +08003548
Chris Wilsondf0e9242010-09-09 16:20:55 +01003549 intel_connector_attach_encoder(intel_connector, intel_encoder);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003550 drm_sysfs_connector_add(connector);
3551
Paulo Zanoniaffa9352012-11-23 15:30:39 -02003552 if (HAS_DDI(dev))
Paulo Zanonibcbc8892012-10-26 19:05:51 -02003553 intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
3554 else
3555 intel_connector->get_hw_state = intel_connector_get_hw_state;
3556
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -03003557 intel_dp->aux_ch_ctl_reg = intel_dp->output_reg + 0x10;
3558 if (HAS_DDI(dev)) {
3559 switch (intel_dig_port->port) {
3560 case PORT_A:
3561 intel_dp->aux_ch_ctl_reg = DPA_AUX_CH_CTL;
3562 break;
3563 case PORT_B:
3564 intel_dp->aux_ch_ctl_reg = PCH_DPB_AUX_CH_CTL;
3565 break;
3566 case PORT_C:
3567 intel_dp->aux_ch_ctl_reg = PCH_DPC_AUX_CH_CTL;
3568 break;
3569 case PORT_D:
3570 intel_dp->aux_ch_ctl_reg = PCH_DPD_AUX_CH_CTL;
3571 break;
3572 default:
3573 BUG();
3574 }
3575 }
Daniel Vettere8cb4552012-07-01 13:05:48 +02003576
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003577 /* Set up the DDC bus. */
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03003578 switch (port) {
3579 case PORT_A:
Egbert Eich1d843f92013-02-25 12:06:49 -05003580 intel_encoder->hpd_pin = HPD_PORT_A;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03003581 name = "DPDDC-A";
3582 break;
3583 case PORT_B:
Egbert Eich1d843f92013-02-25 12:06:49 -05003584 intel_encoder->hpd_pin = HPD_PORT_B;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03003585 name = "DPDDC-B";
3586 break;
3587 case PORT_C:
Egbert Eich1d843f92013-02-25 12:06:49 -05003588 intel_encoder->hpd_pin = HPD_PORT_C;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03003589 name = "DPDDC-C";
3590 break;
3591 case PORT_D:
Egbert Eich1d843f92013-02-25 12:06:49 -05003592 intel_encoder->hpd_pin = HPD_PORT_D;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03003593 name = "DPDDC-D";
3594 break;
3595 default:
Damien Lespiauad1c0b12013-03-07 15:30:28 +00003596 BUG();
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003597 }
3598
Paulo Zanonib2a14752013-06-12 17:27:28 -03003599 error = intel_dp_i2c_init(intel_dp, intel_connector, name);
3600 WARN(error, "intel_dp_i2c_init failed with error %d for port %c\n",
3601 error, port_name(port));
Dave Airliec1f05262012-08-30 11:06:18 +10003602
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03003603 intel_dp->psr_setup_done = false;
3604
Paulo Zanonib2f246a2013-06-12 17:27:26 -03003605 if (!intel_edp_init_connector(intel_dp, intel_connector)) {
Paulo Zanoni15b1d172013-06-12 17:27:27 -03003606 i2c_del_adapter(&intel_dp->adapter);
3607 if (is_edp(intel_dp)) {
3608 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
3609 mutex_lock(&dev->mode_config.mutex);
3610 ironlake_panel_vdd_off_sync(intel_dp);
3611 mutex_unlock(&dev->mode_config.mutex);
3612 }
Paulo Zanonib2f246a2013-06-12 17:27:26 -03003613 drm_sysfs_connector_remove(connector);
3614 drm_connector_cleanup(connector);
Paulo Zanoni16c25532013-06-12 17:27:25 -03003615 return false;
Paulo Zanonib2f246a2013-06-12 17:27:26 -03003616 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003617
Chris Wilsonf6849602010-09-19 09:29:33 +01003618 intel_dp_add_properties(intel_dp, connector);
3619
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003620 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
3621 * 0xd. Failure to do so will result in spurious interrupts being
3622 * generated on the port when a cable is not attached.
3623 */
3624 if (IS_G4X(dev) && !IS_GM45(dev)) {
3625 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
3626 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
3627 }
Paulo Zanoni16c25532013-06-12 17:27:25 -03003628
3629 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003630}
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003631
3632void
3633intel_dp_init(struct drm_device *dev, int output_reg, enum port port)
3634{
3635 struct intel_digital_port *intel_dig_port;
3636 struct intel_encoder *intel_encoder;
3637 struct drm_encoder *encoder;
3638 struct intel_connector *intel_connector;
3639
Daniel Vetterb14c5672013-09-19 12:18:32 +02003640 intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003641 if (!intel_dig_port)
3642 return;
3643
Daniel Vetterb14c5672013-09-19 12:18:32 +02003644 intel_connector = kzalloc(sizeof(*intel_connector), GFP_KERNEL);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003645 if (!intel_connector) {
3646 kfree(intel_dig_port);
3647 return;
3648 }
3649
3650 intel_encoder = &intel_dig_port->base;
3651 encoder = &intel_encoder->base;
3652
3653 drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
3654 DRM_MODE_ENCODER_TMDS);
3655
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003656 intel_encoder->compute_config = intel_dp_compute_config;
Daniel Vetterb934223d2013-07-21 21:37:05 +02003657 intel_encoder->mode_set = intel_dp_mode_set;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02003658 intel_encoder->disable = intel_disable_dp;
3659 intel_encoder->post_disable = intel_post_disable_dp;
3660 intel_encoder->get_hw_state = intel_dp_get_hw_state;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07003661 intel_encoder->get_config = intel_dp_get_config;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03003662 if (IS_VALLEYVIEW(dev)) {
Jani Nikulaecff4f32013-09-06 07:38:29 +03003663 intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03003664 intel_encoder->pre_enable = vlv_pre_enable_dp;
3665 intel_encoder->enable = vlv_enable_dp;
3666 } else {
Jani Nikulaecff4f32013-09-06 07:38:29 +03003667 intel_encoder->pre_enable = g4x_pre_enable_dp;
3668 intel_encoder->enable = g4x_enable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03003669 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003670
Paulo Zanoni174edf12012-10-26 19:05:50 -02003671 intel_dig_port->port = port;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003672 intel_dig_port->dp.output_reg = output_reg;
3673
Paulo Zanoni00c09d72012-10-26 19:05:52 -02003674 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003675 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
3676 intel_encoder->cloneable = false;
3677 intel_encoder->hot_plug = intel_dp_hot_plug;
3678
Paulo Zanoni15b1d172013-06-12 17:27:27 -03003679 if (!intel_dp_init_connector(intel_dig_port, intel_connector)) {
3680 drm_encoder_cleanup(encoder);
3681 kfree(intel_dig_port);
Paulo Zanonib2f246a2013-06-12 17:27:26 -03003682 kfree(intel_connector);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03003683 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003684}