blob: 85ec3d63a897f0d7c1e3bcf9682494d8e2796544 [file] [log] [blame]
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001/*
2 * linux/drivers/video/omap2/dss/dsi.c
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * This program is free software; you can redistribute it and/or modify it
8 * under the terms of the GNU General Public License version 2 as published by
9 * the Free Software Foundation.
10 *
11 * This program is distributed in the hope that it will be useful, but WITHOUT
12 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 * more details.
15 *
16 * You should have received a copy of the GNU General Public License along with
17 * this program. If not, see <http://www.gnu.org/licenses/>.
18 */
19
20#define DSS_SUBSYS_NAME "DSI"
21
22#include <linux/kernel.h>
23#include <linux/io.h>
24#include <linux/clk.h>
25#include <linux/device.h>
26#include <linux/err.h>
27#include <linux/interrupt.h>
28#include <linux/delay.h>
29#include <linux/mutex.h>
Tomi Valkeinenb9eb5d72010-01-11 16:33:56 +020030#include <linux/semaphore.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020031#include <linux/seq_file.h>
32#include <linux/platform_device.h>
33#include <linux/regulator/consumer.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020034#include <linux/wait.h>
Tomi Valkeinen18946f62010-01-12 14:16:41 +020035#include <linux/workqueue.h>
Tomi Valkeinen40885ab2010-07-28 15:53:38 +030036#include <linux/sched.h>
Archit Tanejaf1da39d2011-05-12 17:26:27 +053037#include <linux/slab.h>
Archit Taneja5a8b5722011-05-12 17:26:29 +053038#include <linux/debugfs.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020039
Tomi Valkeinena0b38cc2011-05-11 14:05:07 +030040#include <video/omapdss.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020041#include <plat/clock.h>
42
43#include "dss.h"
Archit Taneja819d8072011-03-01 11:54:00 +053044#include "dss_features.h"
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020045
46/*#define VERBOSE_IRQ*/
47#define DSI_CATCH_MISSING_TE
48
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020049struct dsi_reg { u16 idx; };
50
51#define DSI_REG(idx) ((const struct dsi_reg) { idx })
52
53#define DSI_SZ_REGS SZ_1K
54/* DSI Protocol Engine */
55
56#define DSI_REVISION DSI_REG(0x0000)
57#define DSI_SYSCONFIG DSI_REG(0x0010)
58#define DSI_SYSSTATUS DSI_REG(0x0014)
59#define DSI_IRQSTATUS DSI_REG(0x0018)
60#define DSI_IRQENABLE DSI_REG(0x001C)
61#define DSI_CTRL DSI_REG(0x0040)
62#define DSI_COMPLEXIO_CFG1 DSI_REG(0x0048)
63#define DSI_COMPLEXIO_IRQ_STATUS DSI_REG(0x004C)
64#define DSI_COMPLEXIO_IRQ_ENABLE DSI_REG(0x0050)
65#define DSI_CLK_CTRL DSI_REG(0x0054)
66#define DSI_TIMING1 DSI_REG(0x0058)
67#define DSI_TIMING2 DSI_REG(0x005C)
68#define DSI_VM_TIMING1 DSI_REG(0x0060)
69#define DSI_VM_TIMING2 DSI_REG(0x0064)
70#define DSI_VM_TIMING3 DSI_REG(0x0068)
71#define DSI_CLK_TIMING DSI_REG(0x006C)
72#define DSI_TX_FIFO_VC_SIZE DSI_REG(0x0070)
73#define DSI_RX_FIFO_VC_SIZE DSI_REG(0x0074)
74#define DSI_COMPLEXIO_CFG2 DSI_REG(0x0078)
75#define DSI_RX_FIFO_VC_FULLNESS DSI_REG(0x007C)
76#define DSI_VM_TIMING4 DSI_REG(0x0080)
77#define DSI_TX_FIFO_VC_EMPTINESS DSI_REG(0x0084)
78#define DSI_VM_TIMING5 DSI_REG(0x0088)
79#define DSI_VM_TIMING6 DSI_REG(0x008C)
80#define DSI_VM_TIMING7 DSI_REG(0x0090)
81#define DSI_STOPCLK_TIMING DSI_REG(0x0094)
82#define DSI_VC_CTRL(n) DSI_REG(0x0100 + (n * 0x20))
83#define DSI_VC_TE(n) DSI_REG(0x0104 + (n * 0x20))
84#define DSI_VC_LONG_PACKET_HEADER(n) DSI_REG(0x0108 + (n * 0x20))
85#define DSI_VC_LONG_PACKET_PAYLOAD(n) DSI_REG(0x010C + (n * 0x20))
86#define DSI_VC_SHORT_PACKET_HEADER(n) DSI_REG(0x0110 + (n * 0x20))
87#define DSI_VC_IRQSTATUS(n) DSI_REG(0x0118 + (n * 0x20))
88#define DSI_VC_IRQENABLE(n) DSI_REG(0x011C + (n * 0x20))
89
90/* DSIPHY_SCP */
91
92#define DSI_DSIPHY_CFG0 DSI_REG(0x200 + 0x0000)
93#define DSI_DSIPHY_CFG1 DSI_REG(0x200 + 0x0004)
94#define DSI_DSIPHY_CFG2 DSI_REG(0x200 + 0x0008)
95#define DSI_DSIPHY_CFG5 DSI_REG(0x200 + 0x0014)
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +030096#define DSI_DSIPHY_CFG10 DSI_REG(0x200 + 0x0028)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020097
98/* DSI_PLL_CTRL_SCP */
99
100#define DSI_PLL_CONTROL DSI_REG(0x300 + 0x0000)
101#define DSI_PLL_STATUS DSI_REG(0x300 + 0x0004)
102#define DSI_PLL_GO DSI_REG(0x300 + 0x0008)
103#define DSI_PLL_CONFIGURATION1 DSI_REG(0x300 + 0x000C)
104#define DSI_PLL_CONFIGURATION2 DSI_REG(0x300 + 0x0010)
105
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530106#define REG_GET(dsidev, idx, start, end) \
107 FLD_GET(dsi_read_reg(dsidev, idx), start, end)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200108
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530109#define REG_FLD_MOD(dsidev, idx, val, start, end) \
110 dsi_write_reg(dsidev, idx, FLD_MOD(dsi_read_reg(dsidev, idx), val, start, end))
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200111
112/* Global interrupts */
113#define DSI_IRQ_VC0 (1 << 0)
114#define DSI_IRQ_VC1 (1 << 1)
115#define DSI_IRQ_VC2 (1 << 2)
116#define DSI_IRQ_VC3 (1 << 3)
117#define DSI_IRQ_WAKEUP (1 << 4)
118#define DSI_IRQ_RESYNC (1 << 5)
119#define DSI_IRQ_PLL_LOCK (1 << 7)
120#define DSI_IRQ_PLL_UNLOCK (1 << 8)
121#define DSI_IRQ_PLL_RECALL (1 << 9)
122#define DSI_IRQ_COMPLEXIO_ERR (1 << 10)
123#define DSI_IRQ_HS_TX_TIMEOUT (1 << 14)
124#define DSI_IRQ_LP_RX_TIMEOUT (1 << 15)
125#define DSI_IRQ_TE_TRIGGER (1 << 16)
126#define DSI_IRQ_ACK_TRIGGER (1 << 17)
127#define DSI_IRQ_SYNC_LOST (1 << 18)
128#define DSI_IRQ_LDO_POWER_GOOD (1 << 19)
129#define DSI_IRQ_TA_TIMEOUT (1 << 20)
130#define DSI_IRQ_ERROR_MASK \
131 (DSI_IRQ_HS_TX_TIMEOUT | DSI_IRQ_LP_RX_TIMEOUT | DSI_IRQ_SYNC_LOST | \
132 DSI_IRQ_TA_TIMEOUT)
133#define DSI_IRQ_CHANNEL_MASK 0xf
134
135/* Virtual channel interrupts */
136#define DSI_VC_IRQ_CS (1 << 0)
137#define DSI_VC_IRQ_ECC_CORR (1 << 1)
138#define DSI_VC_IRQ_PACKET_SENT (1 << 2)
139#define DSI_VC_IRQ_FIFO_TX_OVF (1 << 3)
140#define DSI_VC_IRQ_FIFO_RX_OVF (1 << 4)
141#define DSI_VC_IRQ_BTA (1 << 5)
142#define DSI_VC_IRQ_ECC_NO_CORR (1 << 6)
143#define DSI_VC_IRQ_FIFO_TX_UDF (1 << 7)
144#define DSI_VC_IRQ_PP_BUSY_CHANGE (1 << 8)
145#define DSI_VC_IRQ_ERROR_MASK \
146 (DSI_VC_IRQ_CS | DSI_VC_IRQ_ECC_CORR | DSI_VC_IRQ_FIFO_TX_OVF | \
147 DSI_VC_IRQ_FIFO_RX_OVF | DSI_VC_IRQ_ECC_NO_CORR | \
148 DSI_VC_IRQ_FIFO_TX_UDF)
149
150/* ComplexIO interrupts */
151#define DSI_CIO_IRQ_ERRSYNCESC1 (1 << 0)
152#define DSI_CIO_IRQ_ERRSYNCESC2 (1 << 1)
153#define DSI_CIO_IRQ_ERRSYNCESC3 (1 << 2)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200154#define DSI_CIO_IRQ_ERRSYNCESC4 (1 << 3)
155#define DSI_CIO_IRQ_ERRSYNCESC5 (1 << 4)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200156#define DSI_CIO_IRQ_ERRESC1 (1 << 5)
157#define DSI_CIO_IRQ_ERRESC2 (1 << 6)
158#define DSI_CIO_IRQ_ERRESC3 (1 << 7)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200159#define DSI_CIO_IRQ_ERRESC4 (1 << 8)
160#define DSI_CIO_IRQ_ERRESC5 (1 << 9)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200161#define DSI_CIO_IRQ_ERRCONTROL1 (1 << 10)
162#define DSI_CIO_IRQ_ERRCONTROL2 (1 << 11)
163#define DSI_CIO_IRQ_ERRCONTROL3 (1 << 12)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200164#define DSI_CIO_IRQ_ERRCONTROL4 (1 << 13)
165#define DSI_CIO_IRQ_ERRCONTROL5 (1 << 14)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200166#define DSI_CIO_IRQ_STATEULPS1 (1 << 15)
167#define DSI_CIO_IRQ_STATEULPS2 (1 << 16)
168#define DSI_CIO_IRQ_STATEULPS3 (1 << 17)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200169#define DSI_CIO_IRQ_STATEULPS4 (1 << 18)
170#define DSI_CIO_IRQ_STATEULPS5 (1 << 19)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200171#define DSI_CIO_IRQ_ERRCONTENTIONLP0_1 (1 << 20)
172#define DSI_CIO_IRQ_ERRCONTENTIONLP1_1 (1 << 21)
173#define DSI_CIO_IRQ_ERRCONTENTIONLP0_2 (1 << 22)
174#define DSI_CIO_IRQ_ERRCONTENTIONLP1_2 (1 << 23)
175#define DSI_CIO_IRQ_ERRCONTENTIONLP0_3 (1 << 24)
176#define DSI_CIO_IRQ_ERRCONTENTIONLP1_3 (1 << 25)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200177#define DSI_CIO_IRQ_ERRCONTENTIONLP0_4 (1 << 26)
178#define DSI_CIO_IRQ_ERRCONTENTIONLP1_4 (1 << 27)
179#define DSI_CIO_IRQ_ERRCONTENTIONLP0_5 (1 << 28)
180#define DSI_CIO_IRQ_ERRCONTENTIONLP1_5 (1 << 29)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200181#define DSI_CIO_IRQ_ULPSACTIVENOT_ALL0 (1 << 30)
182#define DSI_CIO_IRQ_ULPSACTIVENOT_ALL1 (1 << 31)
Tomi Valkeinenbbecb502010-05-10 14:35:33 +0300183#define DSI_CIO_IRQ_ERROR_MASK \
184 (DSI_CIO_IRQ_ERRSYNCESC1 | DSI_CIO_IRQ_ERRSYNCESC2 | \
Tomi Valkeinen67056152011-03-24 16:30:17 +0200185 DSI_CIO_IRQ_ERRSYNCESC3 | DSI_CIO_IRQ_ERRSYNCESC4 | \
186 DSI_CIO_IRQ_ERRSYNCESC5 | \
187 DSI_CIO_IRQ_ERRESC1 | DSI_CIO_IRQ_ERRESC2 | \
188 DSI_CIO_IRQ_ERRESC3 | DSI_CIO_IRQ_ERRESC4 | \
189 DSI_CIO_IRQ_ERRESC5 | \
190 DSI_CIO_IRQ_ERRCONTROL1 | DSI_CIO_IRQ_ERRCONTROL2 | \
191 DSI_CIO_IRQ_ERRCONTROL3 | DSI_CIO_IRQ_ERRCONTROL4 | \
192 DSI_CIO_IRQ_ERRCONTROL5 | \
Tomi Valkeinenbbecb502010-05-10 14:35:33 +0300193 DSI_CIO_IRQ_ERRCONTENTIONLP0_1 | DSI_CIO_IRQ_ERRCONTENTIONLP1_1 | \
194 DSI_CIO_IRQ_ERRCONTENTIONLP0_2 | DSI_CIO_IRQ_ERRCONTENTIONLP1_2 | \
Tomi Valkeinen67056152011-03-24 16:30:17 +0200195 DSI_CIO_IRQ_ERRCONTENTIONLP0_3 | DSI_CIO_IRQ_ERRCONTENTIONLP1_3 | \
196 DSI_CIO_IRQ_ERRCONTENTIONLP0_4 | DSI_CIO_IRQ_ERRCONTENTIONLP1_4 | \
197 DSI_CIO_IRQ_ERRCONTENTIONLP0_5 | DSI_CIO_IRQ_ERRCONTENTIONLP1_5)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200198
199#define DSI_DT_DCS_SHORT_WRITE_0 0x05
200#define DSI_DT_DCS_SHORT_WRITE_1 0x15
201#define DSI_DT_DCS_READ 0x06
202#define DSI_DT_SET_MAX_RET_PKG_SIZE 0x37
203#define DSI_DT_NULL_PACKET 0x09
204#define DSI_DT_DCS_LONG_WRITE 0x39
205
206#define DSI_DT_RX_ACK_WITH_ERR 0x02
207#define DSI_DT_RX_DCS_LONG_READ 0x1c
208#define DSI_DT_RX_SHORT_READ_1 0x21
209#define DSI_DT_RX_SHORT_READ_2 0x22
210
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200211typedef void (*omap_dsi_isr_t) (void *arg, u32 mask);
212
213#define DSI_MAX_NR_ISRS 2
214
215struct dsi_isr_data {
216 omap_dsi_isr_t isr;
217 void *arg;
218 u32 mask;
219};
220
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200221enum fifo_size {
222 DSI_FIFO_SIZE_0 = 0,
223 DSI_FIFO_SIZE_32 = 1,
224 DSI_FIFO_SIZE_64 = 2,
225 DSI_FIFO_SIZE_96 = 3,
226 DSI_FIFO_SIZE_128 = 4,
227};
228
229enum dsi_vc_mode {
230 DSI_VC_MODE_L4 = 0,
231 DSI_VC_MODE_VP,
232};
233
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +0300234enum dsi_lane {
235 DSI_CLK_P = 1 << 0,
236 DSI_CLK_N = 1 << 1,
237 DSI_DATA1_P = 1 << 2,
238 DSI_DATA1_N = 1 << 3,
239 DSI_DATA2_P = 1 << 4,
240 DSI_DATA2_N = 1 << 5,
241};
242
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200243struct dsi_update_region {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200244 u16 x, y, w, h;
245 struct omap_dss_device *device;
246};
247
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200248struct dsi_irq_stats {
249 unsigned long last_reset;
250 unsigned irq_count;
251 unsigned dsi_irqs[32];
252 unsigned vc_irqs[4][32];
253 unsigned cio_irqs[32];
254};
255
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200256struct dsi_isr_tables {
257 struct dsi_isr_data isr_table[DSI_MAX_NR_ISRS];
258 struct dsi_isr_data isr_table_vc[4][DSI_MAX_NR_ISRS];
259 struct dsi_isr_data isr_table_cio[DSI_MAX_NR_ISRS];
260};
261
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530262struct dsi_data {
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +0000263 struct platform_device *pdev;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200264 void __iomem *base;
archit tanejaaffe3602011-02-23 08:41:03 +0000265 int irq;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200266
Tomi Valkeinend1f58572010-07-30 11:57:57 +0300267 void (*dsi_mux_pads)(bool enable);
268
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200269 struct dsi_clock_info current_cinfo;
270
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +0300271 bool vdds_dsi_enabled;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200272 struct regulator *vdds_dsi_reg;
273
274 struct {
275 enum dsi_vc_mode mode;
276 struct omap_dss_device *dssdev;
277 enum fifo_size fifo_size;
Archit Taneja5ee3c142011-03-02 12:35:53 +0530278 int vc_id;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200279 } vc[4];
280
281 struct mutex lock;
Tomi Valkeinenb9eb5d72010-01-11 16:33:56 +0200282 struct semaphore bus_lock;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200283
284 unsigned pll_locked;
285
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200286 spinlock_t irq_lock;
287 struct dsi_isr_tables isr_tables;
288 /* space for a copy used by the interrupt handler */
289 struct dsi_isr_tables isr_tables_copy;
290
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200291 int update_channel;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200292 struct dsi_update_region update_region;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200293
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200294 bool te_enabled;
Tomi Valkeinen40885ab2010-07-28 15:53:38 +0300295 bool ulps_enabled;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200296
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +0300297 struct workqueue_struct *workqueue;
298
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200299 void (*framedone_callback)(int, void *);
300 void *framedone_data;
301
302 struct delayed_work framedone_timeout_work;
303
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200304#ifdef DSI_CATCH_MISSING_TE
305 struct timer_list te_timer;
306#endif
307
308 unsigned long cache_req_pck;
309 unsigned long cache_clk_freq;
310 struct dsi_clock_info cache_cinfo;
311
312 u32 errors;
313 spinlock_t errors_lock;
314#ifdef DEBUG
315 ktime_t perf_setup_time;
316 ktime_t perf_start_time;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200317#endif
318 int debug_read;
319 int debug_write;
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200320
321#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
322 spinlock_t irq_stats_lock;
323 struct dsi_irq_stats irq_stats;
324#endif
Taneja, Archit49641112011-03-14 23:28:23 -0500325 /* DSI PLL Parameter Ranges */
326 unsigned long regm_max, regn_max;
327 unsigned long regm_dispc_max, regm_dsi_max;
328 unsigned long fint_min, fint_max;
329 unsigned long lpdiv_max;
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +0300330
331 unsigned scp_clk_refcount;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530332};
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200333
Archit Taneja2e868db2011-05-12 17:26:28 +0530334struct dsi_packet_sent_handler_data {
335 struct platform_device *dsidev;
336 struct completion *completion;
337};
338
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530339static struct platform_device *dsi_pdev_map[MAX_NUM_DSI];
340
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200341#ifdef DEBUG
342static unsigned int dsi_perf;
343module_param_named(dsi_perf, dsi_perf, bool, 0644);
344#endif
345
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530346static inline struct dsi_data *dsi_get_dsidrv_data(struct platform_device *dsidev)
347{
348 return dev_get_drvdata(&dsidev->dev);
349}
350
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530351static inline struct platform_device *dsi_get_dsidev_from_dssdev(struct omap_dss_device *dssdev)
352{
353 return dsi_pdev_map[dssdev->phy.dsi.module];
354}
355
356struct platform_device *dsi_get_dsidev_from_id(int module)
357{
358 return dsi_pdev_map[module];
359}
360
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530361static int dsi_get_dsidev_id(struct platform_device *dsidev)
362{
363 /* TEMP: Pass 0 as the dsi module index till the time the dsi platform
364 * device names aren't changed to the form "omapdss_dsi.0",
365 * "omapdss_dsi.1" and so on */
366 BUG_ON(dsidev->id != -1);
367
368 return 0;
369}
370
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530371static inline void dsi_write_reg(struct platform_device *dsidev,
372 const struct dsi_reg idx, u32 val)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200373{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530374 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
375
376 __raw_writel(val, dsi->base + idx.idx);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200377}
378
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530379static inline u32 dsi_read_reg(struct platform_device *dsidev,
380 const struct dsi_reg idx)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200381{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530382 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
383
384 return __raw_readl(dsi->base + idx.idx);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200385}
386
387
388void dsi_save_context(void)
389{
390}
391
392void dsi_restore_context(void)
393{
394}
395
Archit Taneja1ffefe72011-05-12 17:26:24 +0530396void dsi_bus_lock(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200397{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530398 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
399 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
400
401 down(&dsi->bus_lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200402}
403EXPORT_SYMBOL(dsi_bus_lock);
404
Archit Taneja1ffefe72011-05-12 17:26:24 +0530405void dsi_bus_unlock(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200406{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530407 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
408 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
409
410 up(&dsi->bus_lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200411}
412EXPORT_SYMBOL(dsi_bus_unlock);
413
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530414static bool dsi_bus_is_locked(struct platform_device *dsidev)
Tomi Valkeinen4f765022010-01-18 16:27:52 +0200415{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530416 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
417
418 return dsi->bus_lock.count == 0;
Tomi Valkeinen4f765022010-01-18 16:27:52 +0200419}
420
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +0200421static void dsi_completion_handler(void *data, u32 mask)
422{
423 complete((struct completion *)data);
424}
425
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530426static inline int wait_for_bit_change(struct platform_device *dsidev,
427 const struct dsi_reg idx, int bitnum, int value)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200428{
429 int t = 100000;
430
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530431 while (REG_GET(dsidev, idx, bitnum, bitnum) != value) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200432 if (--t == 0)
433 return !value;
434 }
435
436 return value;
437}
438
439#ifdef DEBUG
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530440static void dsi_perf_mark_setup(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200441{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530442 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
443 dsi->perf_setup_time = ktime_get();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200444}
445
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530446static void dsi_perf_mark_start(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200447{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530448 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
449 dsi->perf_start_time = ktime_get();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200450}
451
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530452static void dsi_perf_show(struct platform_device *dsidev, const char *name)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200453{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530454 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200455 ktime_t t, setup_time, trans_time;
456 u32 total_bytes;
457 u32 setup_us, trans_us, total_us;
458
459 if (!dsi_perf)
460 return;
461
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200462 t = ktime_get();
463
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530464 setup_time = ktime_sub(dsi->perf_start_time, dsi->perf_setup_time);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200465 setup_us = (u32)ktime_to_us(setup_time);
466 if (setup_us == 0)
467 setup_us = 1;
468
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530469 trans_time = ktime_sub(t, dsi->perf_start_time);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200470 trans_us = (u32)ktime_to_us(trans_time);
471 if (trans_us == 0)
472 trans_us = 1;
473
474 total_us = setup_us + trans_us;
475
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530476 total_bytes = dsi->update_region.w *
477 dsi->update_region.h *
478 dsi->update_region.device->ctrl.pixel_size / 8;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200479
Tomi Valkeinen1bbb2752010-01-11 16:41:10 +0200480 printk(KERN_INFO "DSI(%s): %u us + %u us = %u us (%uHz), "
481 "%u bytes, %u kbytes/sec\n",
482 name,
483 setup_us,
484 trans_us,
485 total_us,
486 1000*1000 / total_us,
487 total_bytes,
488 total_bytes * 1000 / total_us);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200489}
490#else
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530491#define dsi_perf_mark_setup(x)
492#define dsi_perf_mark_start(x)
493#define dsi_perf_show(x, y)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200494#endif
495
496static void print_irq_status(u32 status)
497{
Tomi Valkeinend80d4992011-03-02 15:53:07 +0200498 if (status == 0)
499 return;
500
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200501#ifndef VERBOSE_IRQ
502 if ((status & ~DSI_IRQ_CHANNEL_MASK) == 0)
503 return;
504#endif
505 printk(KERN_DEBUG "DSI IRQ: 0x%x: ", status);
506
507#define PIS(x) \
508 if (status & DSI_IRQ_##x) \
509 printk(#x " ");
510#ifdef VERBOSE_IRQ
511 PIS(VC0);
512 PIS(VC1);
513 PIS(VC2);
514 PIS(VC3);
515#endif
516 PIS(WAKEUP);
517 PIS(RESYNC);
518 PIS(PLL_LOCK);
519 PIS(PLL_UNLOCK);
520 PIS(PLL_RECALL);
521 PIS(COMPLEXIO_ERR);
522 PIS(HS_TX_TIMEOUT);
523 PIS(LP_RX_TIMEOUT);
524 PIS(TE_TRIGGER);
525 PIS(ACK_TRIGGER);
526 PIS(SYNC_LOST);
527 PIS(LDO_POWER_GOOD);
528 PIS(TA_TIMEOUT);
529#undef PIS
530
531 printk("\n");
532}
533
534static void print_irq_status_vc(int channel, u32 status)
535{
Tomi Valkeinend80d4992011-03-02 15:53:07 +0200536 if (status == 0)
537 return;
538
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200539#ifndef VERBOSE_IRQ
540 if ((status & ~DSI_VC_IRQ_PACKET_SENT) == 0)
541 return;
542#endif
543 printk(KERN_DEBUG "DSI VC(%d) IRQ 0x%x: ", channel, status);
544
545#define PIS(x) \
546 if (status & DSI_VC_IRQ_##x) \
547 printk(#x " ");
548 PIS(CS);
549 PIS(ECC_CORR);
550#ifdef VERBOSE_IRQ
551 PIS(PACKET_SENT);
552#endif
553 PIS(FIFO_TX_OVF);
554 PIS(FIFO_RX_OVF);
555 PIS(BTA);
556 PIS(ECC_NO_CORR);
557 PIS(FIFO_TX_UDF);
558 PIS(PP_BUSY_CHANGE);
559#undef PIS
560 printk("\n");
561}
562
563static void print_irq_status_cio(u32 status)
564{
Tomi Valkeinend80d4992011-03-02 15:53:07 +0200565 if (status == 0)
566 return;
567
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200568 printk(KERN_DEBUG "DSI CIO IRQ 0x%x: ", status);
569
570#define PIS(x) \
571 if (status & DSI_CIO_IRQ_##x) \
572 printk(#x " ");
573 PIS(ERRSYNCESC1);
574 PIS(ERRSYNCESC2);
575 PIS(ERRSYNCESC3);
576 PIS(ERRESC1);
577 PIS(ERRESC2);
578 PIS(ERRESC3);
579 PIS(ERRCONTROL1);
580 PIS(ERRCONTROL2);
581 PIS(ERRCONTROL3);
582 PIS(STATEULPS1);
583 PIS(STATEULPS2);
584 PIS(STATEULPS3);
585 PIS(ERRCONTENTIONLP0_1);
586 PIS(ERRCONTENTIONLP1_1);
587 PIS(ERRCONTENTIONLP0_2);
588 PIS(ERRCONTENTIONLP1_2);
589 PIS(ERRCONTENTIONLP0_3);
590 PIS(ERRCONTENTIONLP1_3);
591 PIS(ULPSACTIVENOT_ALL0);
592 PIS(ULPSACTIVENOT_ALL1);
593#undef PIS
594
595 printk("\n");
596}
597
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200598#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530599static void dsi_collect_irq_stats(struct platform_device *dsidev, u32 irqstatus,
600 u32 *vcstatus, u32 ciostatus)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200601{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530602 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200603 int i;
604
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530605 spin_lock(&dsi->irq_stats_lock);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200606
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530607 dsi->irq_stats.irq_count++;
608 dss_collect_irq_stats(irqstatus, dsi->irq_stats.dsi_irqs);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200609
610 for (i = 0; i < 4; ++i)
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530611 dss_collect_irq_stats(vcstatus[i], dsi->irq_stats.vc_irqs[i]);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200612
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530613 dss_collect_irq_stats(ciostatus, dsi->irq_stats.cio_irqs);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200614
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530615 spin_unlock(&dsi->irq_stats_lock);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200616}
617#else
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530618#define dsi_collect_irq_stats(dsidev, irqstatus, vcstatus, ciostatus)
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200619#endif
620
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200621static int debug_irq;
622
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530623static void dsi_handle_irq_errors(struct platform_device *dsidev, u32 irqstatus,
624 u32 *vcstatus, u32 ciostatus)
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200625{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530626 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200627 int i;
628
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200629 if (irqstatus & DSI_IRQ_ERROR_MASK) {
630 DSSERR("DSI error, irqstatus %x\n", irqstatus);
631 print_irq_status(irqstatus);
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530632 spin_lock(&dsi->errors_lock);
633 dsi->errors |= irqstatus & DSI_IRQ_ERROR_MASK;
634 spin_unlock(&dsi->errors_lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200635 } else if (debug_irq) {
636 print_irq_status(irqstatus);
637 }
638
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200639 for (i = 0; i < 4; ++i) {
640 if (vcstatus[i] & DSI_VC_IRQ_ERROR_MASK) {
641 DSSERR("DSI VC(%d) error, vc irqstatus %x\n",
642 i, vcstatus[i]);
643 print_irq_status_vc(i, vcstatus[i]);
644 } else if (debug_irq) {
645 print_irq_status_vc(i, vcstatus[i]);
646 }
647 }
648
649 if (ciostatus & DSI_CIO_IRQ_ERROR_MASK) {
650 DSSERR("DSI CIO error, cio irqstatus %x\n", ciostatus);
651 print_irq_status_cio(ciostatus);
652 } else if (debug_irq) {
653 print_irq_status_cio(ciostatus);
654 }
655}
656
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200657static void dsi_call_isrs(struct dsi_isr_data *isr_array,
658 unsigned isr_array_size, u32 irqstatus)
659{
660 struct dsi_isr_data *isr_data;
661 int i;
662
663 for (i = 0; i < isr_array_size; i++) {
664 isr_data = &isr_array[i];
665 if (isr_data->isr && isr_data->mask & irqstatus)
666 isr_data->isr(isr_data->arg, irqstatus);
667 }
668}
669
670static void dsi_handle_isrs(struct dsi_isr_tables *isr_tables,
671 u32 irqstatus, u32 *vcstatus, u32 ciostatus)
672{
673 int i;
674
675 dsi_call_isrs(isr_tables->isr_table,
676 ARRAY_SIZE(isr_tables->isr_table),
677 irqstatus);
678
679 for (i = 0; i < 4; ++i) {
680 if (vcstatus[i] == 0)
681 continue;
682 dsi_call_isrs(isr_tables->isr_table_vc[i],
683 ARRAY_SIZE(isr_tables->isr_table_vc[i]),
684 vcstatus[i]);
685 }
686
687 if (ciostatus != 0)
688 dsi_call_isrs(isr_tables->isr_table_cio,
689 ARRAY_SIZE(isr_tables->isr_table_cio),
690 ciostatus);
691}
692
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200693static irqreturn_t omap_dsi_irq_handler(int irq, void *arg)
694{
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530695 struct platform_device *dsidev;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530696 struct dsi_data *dsi;
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200697 u32 irqstatus, vcstatus[4], ciostatus;
698 int i;
699
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530700 dsidev = (struct platform_device *) arg;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530701 dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530702
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530703 spin_lock(&dsi->irq_lock);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200704
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530705 irqstatus = dsi_read_reg(dsidev, DSI_IRQSTATUS);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200706
707 /* IRQ is not for us */
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200708 if (!irqstatus) {
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530709 spin_unlock(&dsi->irq_lock);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200710 return IRQ_NONE;
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200711 }
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200712
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530713 dsi_write_reg(dsidev, DSI_IRQSTATUS, irqstatus & ~DSI_IRQ_CHANNEL_MASK);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200714 /* flush posted write */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530715 dsi_read_reg(dsidev, DSI_IRQSTATUS);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200716
717 for (i = 0; i < 4; ++i) {
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200718 if ((irqstatus & (1 << i)) == 0) {
719 vcstatus[i] = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200720 continue;
Tomi Valkeinenab83b142010-06-09 15:31:01 +0300721 }
722
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530723 vcstatus[i] = dsi_read_reg(dsidev, DSI_VC_IRQSTATUS(i));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200724
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530725 dsi_write_reg(dsidev, DSI_VC_IRQSTATUS(i), vcstatus[i]);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200726 /* flush posted write */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530727 dsi_read_reg(dsidev, DSI_VC_IRQSTATUS(i));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200728 }
729
730 if (irqstatus & DSI_IRQ_COMPLEXIO_ERR) {
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530731 ciostatus = dsi_read_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200732
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530733 dsi_write_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS, ciostatus);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200734 /* flush posted write */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530735 dsi_read_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200736 } else {
737 ciostatus = 0;
738 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200739
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200740#ifdef DSI_CATCH_MISSING_TE
741 if (irqstatus & DSI_IRQ_TE_TRIGGER)
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530742 del_timer(&dsi->te_timer);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200743#endif
744
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200745 /* make a copy and unlock, so that isrs can unregister
746 * themselves */
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530747 memcpy(&dsi->isr_tables_copy, &dsi->isr_tables,
748 sizeof(dsi->isr_tables));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200749
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530750 spin_unlock(&dsi->irq_lock);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200751
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530752 dsi_handle_isrs(&dsi->isr_tables_copy, irqstatus, vcstatus, ciostatus);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200753
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530754 dsi_handle_irq_errors(dsidev, irqstatus, vcstatus, ciostatus);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200755
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530756 dsi_collect_irq_stats(dsidev, irqstatus, vcstatus, ciostatus);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200757
archit tanejaaffe3602011-02-23 08:41:03 +0000758 return IRQ_HANDLED;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200759}
760
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530761/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530762static void _omap_dsi_configure_irqs(struct platform_device *dsidev,
763 struct dsi_isr_data *isr_array,
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200764 unsigned isr_array_size, u32 default_mask,
765 const struct dsi_reg enable_reg,
766 const struct dsi_reg status_reg)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200767{
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200768 struct dsi_isr_data *isr_data;
769 u32 mask;
770 u32 old_mask;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200771 int i;
772
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200773 mask = default_mask;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200774
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200775 for (i = 0; i < isr_array_size; i++) {
776 isr_data = &isr_array[i];
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200777
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200778 if (isr_data->isr == NULL)
779 continue;
780
781 mask |= isr_data->mask;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200782 }
783
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530784 old_mask = dsi_read_reg(dsidev, enable_reg);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200785 /* clear the irqstatus for newly enabled irqs */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530786 dsi_write_reg(dsidev, status_reg, (mask ^ old_mask) & mask);
787 dsi_write_reg(dsidev, enable_reg, mask);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200788
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200789 /* flush posted writes */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530790 dsi_read_reg(dsidev, enable_reg);
791 dsi_read_reg(dsidev, status_reg);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200792}
793
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530794/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530795static void _omap_dsi_set_irqs(struct platform_device *dsidev)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200796{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530797 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200798 u32 mask = DSI_IRQ_ERROR_MASK;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200799#ifdef DSI_CATCH_MISSING_TE
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200800 mask |= DSI_IRQ_TE_TRIGGER;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200801#endif
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530802 _omap_dsi_configure_irqs(dsidev, dsi->isr_tables.isr_table,
803 ARRAY_SIZE(dsi->isr_tables.isr_table), mask,
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200804 DSI_IRQENABLE, DSI_IRQSTATUS);
805}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200806
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530807/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530808static void _omap_dsi_set_irqs_vc(struct platform_device *dsidev, int vc)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200809{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530810 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
811
812 _omap_dsi_configure_irqs(dsidev, dsi->isr_tables.isr_table_vc[vc],
813 ARRAY_SIZE(dsi->isr_tables.isr_table_vc[vc]),
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200814 DSI_VC_IRQ_ERROR_MASK,
815 DSI_VC_IRQENABLE(vc), DSI_VC_IRQSTATUS(vc));
816}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200817
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530818/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530819static void _omap_dsi_set_irqs_cio(struct platform_device *dsidev)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200820{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530821 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
822
823 _omap_dsi_configure_irqs(dsidev, dsi->isr_tables.isr_table_cio,
824 ARRAY_SIZE(dsi->isr_tables.isr_table_cio),
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200825 DSI_CIO_IRQ_ERROR_MASK,
826 DSI_COMPLEXIO_IRQ_ENABLE, DSI_COMPLEXIO_IRQ_STATUS);
827}
828
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530829static void _dsi_initialize_irq(struct platform_device *dsidev)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200830{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530831 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200832 unsigned long flags;
833 int vc;
834
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530835 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200836
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530837 memset(&dsi->isr_tables, 0, sizeof(dsi->isr_tables));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200838
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530839 _omap_dsi_set_irqs(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200840 for (vc = 0; vc < 4; ++vc)
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530841 _omap_dsi_set_irqs_vc(dsidev, vc);
842 _omap_dsi_set_irqs_cio(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200843
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530844 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200845}
846
847static int _dsi_register_isr(omap_dsi_isr_t isr, void *arg, u32 mask,
848 struct dsi_isr_data *isr_array, unsigned isr_array_size)
849{
850 struct dsi_isr_data *isr_data;
851 int free_idx;
852 int i;
853
854 BUG_ON(isr == NULL);
855
856 /* check for duplicate entry and find a free slot */
857 free_idx = -1;
858 for (i = 0; i < isr_array_size; i++) {
859 isr_data = &isr_array[i];
860
861 if (isr_data->isr == isr && isr_data->arg == arg &&
862 isr_data->mask == mask) {
863 return -EINVAL;
864 }
865
866 if (isr_data->isr == NULL && free_idx == -1)
867 free_idx = i;
868 }
869
870 if (free_idx == -1)
871 return -EBUSY;
872
873 isr_data = &isr_array[free_idx];
874 isr_data->isr = isr;
875 isr_data->arg = arg;
876 isr_data->mask = mask;
877
878 return 0;
879}
880
881static int _dsi_unregister_isr(omap_dsi_isr_t isr, void *arg, u32 mask,
882 struct dsi_isr_data *isr_array, unsigned isr_array_size)
883{
884 struct dsi_isr_data *isr_data;
885 int i;
886
887 for (i = 0; i < isr_array_size; i++) {
888 isr_data = &isr_array[i];
889 if (isr_data->isr != isr || isr_data->arg != arg ||
890 isr_data->mask != mask)
891 continue;
892
893 isr_data->isr = NULL;
894 isr_data->arg = NULL;
895 isr_data->mask = 0;
896
897 return 0;
898 }
899
900 return -EINVAL;
901}
902
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530903static int dsi_register_isr(struct platform_device *dsidev, omap_dsi_isr_t isr,
904 void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200905{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530906 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200907 unsigned long flags;
908 int r;
909
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530910 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200911
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530912 r = _dsi_register_isr(isr, arg, mask, dsi->isr_tables.isr_table,
913 ARRAY_SIZE(dsi->isr_tables.isr_table));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200914
915 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530916 _omap_dsi_set_irqs(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200917
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530918 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200919
920 return r;
921}
922
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530923static int dsi_unregister_isr(struct platform_device *dsidev,
924 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200925{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530926 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200927 unsigned long flags;
928 int r;
929
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530930 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200931
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530932 r = _dsi_unregister_isr(isr, arg, mask, dsi->isr_tables.isr_table,
933 ARRAY_SIZE(dsi->isr_tables.isr_table));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200934
935 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530936 _omap_dsi_set_irqs(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200937
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530938 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200939
940 return r;
941}
942
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530943static int dsi_register_isr_vc(struct platform_device *dsidev, int channel,
944 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200945{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530946 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200947 unsigned long flags;
948 int r;
949
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530950 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200951
952 r = _dsi_register_isr(isr, arg, mask,
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530953 dsi->isr_tables.isr_table_vc[channel],
954 ARRAY_SIZE(dsi->isr_tables.isr_table_vc[channel]));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200955
956 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530957 _omap_dsi_set_irqs_vc(dsidev, channel);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200958
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530959 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200960
961 return r;
962}
963
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530964static int dsi_unregister_isr_vc(struct platform_device *dsidev, int channel,
965 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200966{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530967 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200968 unsigned long flags;
969 int r;
970
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530971 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200972
973 r = _dsi_unregister_isr(isr, arg, mask,
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530974 dsi->isr_tables.isr_table_vc[channel],
975 ARRAY_SIZE(dsi->isr_tables.isr_table_vc[channel]));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200976
977 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530978 _omap_dsi_set_irqs_vc(dsidev, channel);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200979
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530980 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200981
982 return r;
983}
984
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530985static int dsi_register_isr_cio(struct platform_device *dsidev,
986 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200987{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530988 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200989 unsigned long flags;
990 int r;
991
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530992 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200993
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530994 r = _dsi_register_isr(isr, arg, mask, dsi->isr_tables.isr_table_cio,
995 ARRAY_SIZE(dsi->isr_tables.isr_table_cio));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200996
997 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530998 _omap_dsi_set_irqs_cio(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200999
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301000 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001001
1002 return r;
1003}
1004
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301005static int dsi_unregister_isr_cio(struct platform_device *dsidev,
1006 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001007{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301008 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001009 unsigned long flags;
1010 int r;
1011
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301012 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001013
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301014 r = _dsi_unregister_isr(isr, arg, mask, dsi->isr_tables.isr_table_cio,
1015 ARRAY_SIZE(dsi->isr_tables.isr_table_cio));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001016
1017 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301018 _omap_dsi_set_irqs_cio(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001019
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301020 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001021
1022 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001023}
1024
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301025static u32 dsi_get_errors(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001026{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301027 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001028 unsigned long flags;
1029 u32 e;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301030 spin_lock_irqsave(&dsi->errors_lock, flags);
1031 e = dsi->errors;
1032 dsi->errors = 0;
1033 spin_unlock_irqrestore(&dsi->errors_lock, flags);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001034 return e;
1035}
1036
Archit Taneja1bb47832011-02-24 14:17:30 +05301037/* DSI func clock. this could also be dsi_pll_hsdiv_dsi_clk */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001038static inline void enable_clocks(bool enable)
1039{
1040 if (enable)
Archit Taneja6af9cd12011-01-31 16:27:44 +00001041 dss_clk_enable(DSS_CLK_ICK | DSS_CLK_FCK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001042 else
Archit Taneja6af9cd12011-01-31 16:27:44 +00001043 dss_clk_disable(DSS_CLK_ICK | DSS_CLK_FCK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001044}
1045
1046/* source clock for DSI PLL. this could also be PCLKFREE */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301047static inline void dsi_enable_pll_clock(struct platform_device *dsidev,
1048 bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001049{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301050 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1051
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001052 if (enable)
Archit Taneja6af9cd12011-01-31 16:27:44 +00001053 dss_clk_enable(DSS_CLK_SYSCK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001054 else
Archit Taneja6af9cd12011-01-31 16:27:44 +00001055 dss_clk_disable(DSS_CLK_SYSCK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001056
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301057 if (enable && dsi->pll_locked) {
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301058 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 1, 1) != 1)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001059 DSSERR("cannot lock PLL when enabling clocks\n");
1060 }
1061}
1062
1063#ifdef DEBUG
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301064static void _dsi_print_reset_status(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001065{
1066 u32 l;
Tomi Valkeinenc335cbf2010-10-07 13:27:42 +03001067 int b0, b1, b2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001068
1069 if (!dss_debug)
1070 return;
1071
1072 /* A dummy read using the SCP interface to any DSIPHY register is
1073 * required after DSIPHY reset to complete the reset of the DSI complex
1074 * I/O. */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301075 l = dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001076
1077 printk(KERN_DEBUG "DSI resets: ");
1078
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301079 l = dsi_read_reg(dsidev, DSI_PLL_STATUS);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001080 printk("PLL (%d) ", FLD_GET(l, 0, 0));
1081
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301082 l = dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001083 printk("CIO (%d) ", FLD_GET(l, 29, 29));
1084
Tomi Valkeinenc335cbf2010-10-07 13:27:42 +03001085 if (dss_has_feature(FEAT_DSI_REVERSE_TXCLKESC)) {
1086 b0 = 28;
1087 b1 = 27;
1088 b2 = 26;
1089 } else {
1090 b0 = 24;
1091 b1 = 25;
1092 b2 = 26;
1093 }
1094
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301095 l = dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
Tomi Valkeinenc335cbf2010-10-07 13:27:42 +03001096 printk("PHY (%x%x%x, %d, %d, %d)\n",
1097 FLD_GET(l, b0, b0),
1098 FLD_GET(l, b1, b1),
1099 FLD_GET(l, b2, b2),
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001100 FLD_GET(l, 29, 29),
1101 FLD_GET(l, 30, 30),
1102 FLD_GET(l, 31, 31));
1103}
1104#else
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301105#define _dsi_print_reset_status(x)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001106#endif
1107
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301108static inline int dsi_if_enable(struct platform_device *dsidev, bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001109{
1110 DSSDBG("dsi_if_enable(%d)\n", enable);
1111
1112 enable = enable ? 1 : 0;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301113 REG_FLD_MOD(dsidev, DSI_CTRL, enable, 0, 0); /* IF_EN */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001114
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301115 if (wait_for_bit_change(dsidev, DSI_CTRL, 0, enable) != enable) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001116 DSSERR("Failed to set dsi_if_enable to %d\n", enable);
1117 return -EIO;
1118 }
1119
1120 return 0;
1121}
1122
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301123unsigned long dsi_get_pll_hsdiv_dispc_rate(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001124{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301125 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1126
1127 return dsi->current_cinfo.dsi_pll_hsdiv_dispc_clk;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001128}
1129
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301130static unsigned long dsi_get_pll_hsdiv_dsi_rate(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001131{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301132 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1133
1134 return dsi->current_cinfo.dsi_pll_hsdiv_dsi_clk;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001135}
1136
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301137static unsigned long dsi_get_txbyteclkhs(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001138{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301139 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1140
1141 return dsi->current_cinfo.clkin4ddr / 16;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001142}
1143
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301144static unsigned long dsi_fclk_rate(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001145{
1146 unsigned long r;
Archit Taneja5a8b5722011-05-12 17:26:29 +05301147 int dsi_module = dsi_get_dsidev_id(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001148
Archit Taneja5a8b5722011-05-12 17:26:29 +05301149 if (dss_get_dsi_clk_source(dsi_module) == OMAP_DSS_CLK_SRC_FCK) {
Archit Taneja1bb47832011-02-24 14:17:30 +05301150 /* DSI FCLK source is DSS_CLK_FCK */
Archit Taneja6af9cd12011-01-31 16:27:44 +00001151 r = dss_clk_get_rate(DSS_CLK_FCK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001152 } else {
Archit Taneja1bb47832011-02-24 14:17:30 +05301153 /* DSI FCLK source is dsi_pll_hsdiv_dsi_clk */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301154 r = dsi_get_pll_hsdiv_dsi_rate(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001155 }
1156
1157 return r;
1158}
1159
1160static int dsi_set_lp_clk_divisor(struct omap_dss_device *dssdev)
1161{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301162 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301163 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001164 unsigned long dsi_fclk;
1165 unsigned lp_clk_div;
1166 unsigned long lp_clk;
1167
Tomi Valkeinenc6940a32011-02-22 13:36:10 +02001168 lp_clk_div = dssdev->clocks.dsi.lp_clk_div;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001169
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301170 if (lp_clk_div == 0 || lp_clk_div > dsi->lpdiv_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001171 return -EINVAL;
1172
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301173 dsi_fclk = dsi_fclk_rate(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001174
1175 lp_clk = dsi_fclk / 2 / lp_clk_div;
1176
1177 DSSDBG("LP_CLK_DIV %u, LP_CLK %lu\n", lp_clk_div, lp_clk);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301178 dsi->current_cinfo.lp_clk = lp_clk;
1179 dsi->current_cinfo.lp_clk_div = lp_clk_div;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001180
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301181 /* LP_CLK_DIVISOR */
1182 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, lp_clk_div, 12, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001183
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301184 /* LP_RX_SYNCHRO_ENABLE */
1185 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, dsi_fclk > 30000000 ? 1 : 0, 21, 21);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001186
1187 return 0;
1188}
1189
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301190static void dsi_enable_scp_clk(struct platform_device *dsidev)
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001191{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301192 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1193
1194 if (dsi->scp_clk_refcount++ == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301195 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 1, 14, 14); /* CIO_CLK_ICG */
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001196}
1197
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301198static void dsi_disable_scp_clk(struct platform_device *dsidev)
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001199{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301200 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1201
1202 WARN_ON(dsi->scp_clk_refcount == 0);
1203 if (--dsi->scp_clk_refcount == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301204 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 14, 14); /* CIO_CLK_ICG */
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001205}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001206
1207enum dsi_pll_power_state {
1208 DSI_PLL_POWER_OFF = 0x0,
1209 DSI_PLL_POWER_ON_HSCLK = 0x1,
1210 DSI_PLL_POWER_ON_ALL = 0x2,
1211 DSI_PLL_POWER_ON_DIV = 0x3,
1212};
1213
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301214static int dsi_pll_power(struct platform_device *dsidev,
1215 enum dsi_pll_power_state state)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001216{
1217 int t = 0;
1218
Tomi Valkeinenc94dfe02011-04-15 10:42:59 +03001219 /* DSI-PLL power command 0x3 is not working */
1220 if (dss_has_feature(FEAT_DSI_PLL_PWR_BUG) &&
1221 state == DSI_PLL_POWER_ON_DIV)
1222 state = DSI_PLL_POWER_ON_ALL;
1223
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301224 /* PLL_PWR_CMD */
1225 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, state, 31, 30);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001226
1227 /* PLL_PWR_STATUS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301228 while (FLD_GET(dsi_read_reg(dsidev, DSI_CLK_CTRL), 29, 28) != state) {
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02001229 if (++t > 1000) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001230 DSSERR("Failed to set DSI PLL power mode to %d\n",
1231 state);
1232 return -ENODEV;
1233 }
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02001234 udelay(1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001235 }
1236
1237 return 0;
1238}
1239
1240/* calculate clock rates using dividers in cinfo */
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00001241static int dsi_calc_clock_rates(struct omap_dss_device *dssdev,
1242 struct dsi_clock_info *cinfo)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001243{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301244 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
1245 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1246
1247 if (cinfo->regn == 0 || cinfo->regn > dsi->regn_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001248 return -EINVAL;
1249
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301250 if (cinfo->regm == 0 || cinfo->regm > dsi->regm_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001251 return -EINVAL;
1252
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301253 if (cinfo->regm_dispc > dsi->regm_dispc_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001254 return -EINVAL;
1255
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301256 if (cinfo->regm_dsi > dsi->regm_dsi_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001257 return -EINVAL;
1258
Archit Taneja1bb47832011-02-24 14:17:30 +05301259 if (cinfo->use_sys_clk) {
Archit Taneja6af9cd12011-01-31 16:27:44 +00001260 cinfo->clkin = dss_clk_get_rate(DSS_CLK_SYSCK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001261 /* XXX it is unclear if highfreq should be used
Archit Taneja1bb47832011-02-24 14:17:30 +05301262 * with DSS_SYS_CLK source also */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001263 cinfo->highfreq = 0;
1264 } else {
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00001265 cinfo->clkin = dispc_pclk_rate(dssdev->manager->id);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001266
1267 if (cinfo->clkin < 32000000)
1268 cinfo->highfreq = 0;
1269 else
1270 cinfo->highfreq = 1;
1271 }
1272
1273 cinfo->fint = cinfo->clkin / (cinfo->regn * (cinfo->highfreq ? 2 : 1));
1274
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301275 if (cinfo->fint > dsi->fint_max || cinfo->fint < dsi->fint_min)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001276 return -EINVAL;
1277
1278 cinfo->clkin4ddr = 2 * cinfo->regm * cinfo->fint;
1279
1280 if (cinfo->clkin4ddr > 1800 * 1000 * 1000)
1281 return -EINVAL;
1282
Archit Taneja1bb47832011-02-24 14:17:30 +05301283 if (cinfo->regm_dispc > 0)
1284 cinfo->dsi_pll_hsdiv_dispc_clk =
1285 cinfo->clkin4ddr / cinfo->regm_dispc;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001286 else
Archit Taneja1bb47832011-02-24 14:17:30 +05301287 cinfo->dsi_pll_hsdiv_dispc_clk = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001288
Archit Taneja1bb47832011-02-24 14:17:30 +05301289 if (cinfo->regm_dsi > 0)
1290 cinfo->dsi_pll_hsdiv_dsi_clk =
1291 cinfo->clkin4ddr / cinfo->regm_dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001292 else
Archit Taneja1bb47832011-02-24 14:17:30 +05301293 cinfo->dsi_pll_hsdiv_dsi_clk = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001294
1295 return 0;
1296}
1297
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301298int dsi_pll_calc_clock_div_pck(struct platform_device *dsidev, bool is_tft,
1299 unsigned long req_pck, struct dsi_clock_info *dsi_cinfo,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001300 struct dispc_clock_info *dispc_cinfo)
1301{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301302 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001303 struct dsi_clock_info cur, best;
1304 struct dispc_clock_info best_dispc;
1305 int min_fck_per_pck;
1306 int match = 0;
Archit Taneja1bb47832011-02-24 14:17:30 +05301307 unsigned long dss_sys_clk, max_dss_fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001308
Archit Taneja1bb47832011-02-24 14:17:30 +05301309 dss_sys_clk = dss_clk_get_rate(DSS_CLK_SYSCK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001310
Taneja, Archit31ef8232011-03-14 23:28:22 -05001311 max_dss_fck = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
Archit Taneja819d8072011-03-01 11:54:00 +05301312
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301313 if (req_pck == dsi->cache_req_pck &&
1314 dsi->cache_cinfo.clkin == dss_sys_clk) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001315 DSSDBG("DSI clock info found from cache\n");
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301316 *dsi_cinfo = dsi->cache_cinfo;
Archit Taneja1bb47832011-02-24 14:17:30 +05301317 dispc_find_clk_divs(is_tft, req_pck,
1318 dsi_cinfo->dsi_pll_hsdiv_dispc_clk, dispc_cinfo);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001319 return 0;
1320 }
1321
1322 min_fck_per_pck = CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK;
1323
1324 if (min_fck_per_pck &&
Archit Taneja819d8072011-03-01 11:54:00 +05301325 req_pck * min_fck_per_pck > max_dss_fck) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001326 DSSERR("Requested pixel clock not possible with the current "
1327 "OMAP2_DSS_MIN_FCK_PER_PCK setting. Turning "
1328 "the constraint off.\n");
1329 min_fck_per_pck = 0;
1330 }
1331
1332 DSSDBG("dsi_pll_calc\n");
1333
1334retry:
1335 memset(&best, 0, sizeof(best));
1336 memset(&best_dispc, 0, sizeof(best_dispc));
1337
1338 memset(&cur, 0, sizeof(cur));
Archit Taneja1bb47832011-02-24 14:17:30 +05301339 cur.clkin = dss_sys_clk;
1340 cur.use_sys_clk = 1;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001341 cur.highfreq = 0;
1342
1343 /* no highfreq: 0.75MHz < Fint = clkin / regn < 2.1MHz */
1344 /* highfreq: 0.75MHz < Fint = clkin / (2*regn) < 2.1MHz */
1345 /* To reduce PLL lock time, keep Fint high (around 2 MHz) */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301346 for (cur.regn = 1; cur.regn < dsi->regn_max; ++cur.regn) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001347 if (cur.highfreq == 0)
1348 cur.fint = cur.clkin / cur.regn;
1349 else
1350 cur.fint = cur.clkin / (2 * cur.regn);
1351
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301352 if (cur.fint > dsi->fint_max || cur.fint < dsi->fint_min)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001353 continue;
1354
1355 /* DSIPHY(MHz) = (2 * regm / regn) * (clkin / (highfreq + 1)) */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301356 for (cur.regm = 1; cur.regm < dsi->regm_max; ++cur.regm) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001357 unsigned long a, b;
1358
1359 a = 2 * cur.regm * (cur.clkin/1000);
1360 b = cur.regn * (cur.highfreq + 1);
1361 cur.clkin4ddr = a / b * 1000;
1362
1363 if (cur.clkin4ddr > 1800 * 1000 * 1000)
1364 break;
1365
Archit Taneja1bb47832011-02-24 14:17:30 +05301366 /* dsi_pll_hsdiv_dispc_clk(MHz) =
1367 * DSIPHY(MHz) / regm_dispc < 173MHz/186Mhz */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301368 for (cur.regm_dispc = 1; cur.regm_dispc <
1369 dsi->regm_dispc_max; ++cur.regm_dispc) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001370 struct dispc_clock_info cur_dispc;
Archit Taneja1bb47832011-02-24 14:17:30 +05301371 cur.dsi_pll_hsdiv_dispc_clk =
1372 cur.clkin4ddr / cur.regm_dispc;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001373
1374 /* this will narrow down the search a bit,
1375 * but still give pixclocks below what was
1376 * requested */
Archit Taneja1bb47832011-02-24 14:17:30 +05301377 if (cur.dsi_pll_hsdiv_dispc_clk < req_pck)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001378 break;
1379
Archit Taneja1bb47832011-02-24 14:17:30 +05301380 if (cur.dsi_pll_hsdiv_dispc_clk > max_dss_fck)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001381 continue;
1382
1383 if (min_fck_per_pck &&
Archit Taneja1bb47832011-02-24 14:17:30 +05301384 cur.dsi_pll_hsdiv_dispc_clk <
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001385 req_pck * min_fck_per_pck)
1386 continue;
1387
1388 match = 1;
1389
1390 dispc_find_clk_divs(is_tft, req_pck,
Archit Taneja1bb47832011-02-24 14:17:30 +05301391 cur.dsi_pll_hsdiv_dispc_clk,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001392 &cur_dispc);
1393
1394 if (abs(cur_dispc.pck - req_pck) <
1395 abs(best_dispc.pck - req_pck)) {
1396 best = cur;
1397 best_dispc = cur_dispc;
1398
1399 if (cur_dispc.pck == req_pck)
1400 goto found;
1401 }
1402 }
1403 }
1404 }
1405found:
1406 if (!match) {
1407 if (min_fck_per_pck) {
1408 DSSERR("Could not find suitable clock settings.\n"
1409 "Turning FCK/PCK constraint off and"
1410 "trying again.\n");
1411 min_fck_per_pck = 0;
1412 goto retry;
1413 }
1414
1415 DSSERR("Could not find suitable clock settings.\n");
1416
1417 return -EINVAL;
1418 }
1419
Archit Taneja1bb47832011-02-24 14:17:30 +05301420 /* dsi_pll_hsdiv_dsi_clk (regm_dsi) is not used */
1421 best.regm_dsi = 0;
1422 best.dsi_pll_hsdiv_dsi_clk = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001423
1424 if (dsi_cinfo)
1425 *dsi_cinfo = best;
1426 if (dispc_cinfo)
1427 *dispc_cinfo = best_dispc;
1428
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301429 dsi->cache_req_pck = req_pck;
1430 dsi->cache_clk_freq = 0;
1431 dsi->cache_cinfo = best;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001432
1433 return 0;
1434}
1435
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301436int dsi_pll_set_clock_div(struct platform_device *dsidev,
1437 struct dsi_clock_info *cinfo)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001438{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301439 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001440 int r = 0;
1441 u32 l;
Archit Taneja9613c022011-03-22 06:33:36 -05001442 int f = 0;
Taneja, Archit49641112011-03-14 23:28:23 -05001443 u8 regn_start, regn_end, regm_start, regm_end;
1444 u8 regm_dispc_start, regm_dispc_end, regm_dsi_start, regm_dsi_end;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001445
1446 DSSDBGF();
1447
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301448 dsi->current_cinfo.use_sys_clk = cinfo->use_sys_clk;
1449 dsi->current_cinfo.highfreq = cinfo->highfreq;
Tomi Valkeinenb2765092011-04-07 15:28:47 +03001450
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301451 dsi->current_cinfo.fint = cinfo->fint;
1452 dsi->current_cinfo.clkin4ddr = cinfo->clkin4ddr;
1453 dsi->current_cinfo.dsi_pll_hsdiv_dispc_clk =
Archit Taneja1bb47832011-02-24 14:17:30 +05301454 cinfo->dsi_pll_hsdiv_dispc_clk;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301455 dsi->current_cinfo.dsi_pll_hsdiv_dsi_clk =
Archit Taneja1bb47832011-02-24 14:17:30 +05301456 cinfo->dsi_pll_hsdiv_dsi_clk;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001457
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301458 dsi->current_cinfo.regn = cinfo->regn;
1459 dsi->current_cinfo.regm = cinfo->regm;
1460 dsi->current_cinfo.regm_dispc = cinfo->regm_dispc;
1461 dsi->current_cinfo.regm_dsi = cinfo->regm_dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001462
1463 DSSDBG("DSI Fint %ld\n", cinfo->fint);
1464
1465 DSSDBG("clkin (%s) rate %ld, highfreq %d\n",
Archit Taneja1bb47832011-02-24 14:17:30 +05301466 cinfo->use_sys_clk ? "dss_sys_clk" : "pclkfree",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001467 cinfo->clkin,
1468 cinfo->highfreq);
1469
1470 /* DSIPHY == CLKIN4DDR */
1471 DSSDBG("CLKIN4DDR = 2 * %d / %d * %lu / %d = %lu\n",
1472 cinfo->regm,
1473 cinfo->regn,
1474 cinfo->clkin,
1475 cinfo->highfreq + 1,
1476 cinfo->clkin4ddr);
1477
1478 DSSDBG("Data rate on 1 DSI lane %ld Mbps\n",
1479 cinfo->clkin4ddr / 1000 / 1000 / 2);
1480
1481 DSSDBG("Clock lane freq %ld Hz\n", cinfo->clkin4ddr / 4);
1482
Archit Taneja1bb47832011-02-24 14:17:30 +05301483 DSSDBG("regm_dispc = %d, %s (%s) = %lu\n", cinfo->regm_dispc,
Archit Taneja89a35e52011-04-12 13:52:23 +05301484 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC),
1485 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC),
Archit Taneja1bb47832011-02-24 14:17:30 +05301486 cinfo->dsi_pll_hsdiv_dispc_clk);
1487 DSSDBG("regm_dsi = %d, %s (%s) = %lu\n", cinfo->regm_dsi,
Archit Taneja89a35e52011-04-12 13:52:23 +05301488 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI),
1489 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI),
Archit Taneja1bb47832011-02-24 14:17:30 +05301490 cinfo->dsi_pll_hsdiv_dsi_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001491
Taneja, Archit49641112011-03-14 23:28:23 -05001492 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGN, &regn_start, &regn_end);
1493 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGM, &regm_start, &regm_end);
1494 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGM_DISPC, &regm_dispc_start,
1495 &regm_dispc_end);
1496 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGM_DSI, &regm_dsi_start,
1497 &regm_dsi_end);
1498
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301499 /* DSI_PLL_AUTOMODE = manual */
1500 REG_FLD_MOD(dsidev, DSI_PLL_CONTROL, 0, 0, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001501
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301502 l = dsi_read_reg(dsidev, DSI_PLL_CONFIGURATION1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001503 l = FLD_MOD(l, 1, 0, 0); /* DSI_PLL_STOPMODE */
Taneja, Archit49641112011-03-14 23:28:23 -05001504 /* DSI_PLL_REGN */
1505 l = FLD_MOD(l, cinfo->regn - 1, regn_start, regn_end);
1506 /* DSI_PLL_REGM */
1507 l = FLD_MOD(l, cinfo->regm, regm_start, regm_end);
1508 /* DSI_CLOCK_DIV */
Archit Taneja1bb47832011-02-24 14:17:30 +05301509 l = FLD_MOD(l, cinfo->regm_dispc > 0 ? cinfo->regm_dispc - 1 : 0,
Taneja, Archit49641112011-03-14 23:28:23 -05001510 regm_dispc_start, regm_dispc_end);
1511 /* DSIPROTO_CLOCK_DIV */
Archit Taneja1bb47832011-02-24 14:17:30 +05301512 l = FLD_MOD(l, cinfo->regm_dsi > 0 ? cinfo->regm_dsi - 1 : 0,
Taneja, Archit49641112011-03-14 23:28:23 -05001513 regm_dsi_start, regm_dsi_end);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301514 dsi_write_reg(dsidev, DSI_PLL_CONFIGURATION1, l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001515
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301516 BUG_ON(cinfo->fint < dsi->fint_min || cinfo->fint > dsi->fint_max);
Archit Taneja9613c022011-03-22 06:33:36 -05001517
1518 if (dss_has_feature(FEAT_DSI_PLL_FREQSEL)) {
1519 f = cinfo->fint < 1000000 ? 0x3 :
1520 cinfo->fint < 1250000 ? 0x4 :
1521 cinfo->fint < 1500000 ? 0x5 :
1522 cinfo->fint < 1750000 ? 0x6 :
1523 0x7;
1524 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001525
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301526 l = dsi_read_reg(dsidev, DSI_PLL_CONFIGURATION2);
Archit Taneja9613c022011-03-22 06:33:36 -05001527
1528 if (dss_has_feature(FEAT_DSI_PLL_FREQSEL))
1529 l = FLD_MOD(l, f, 4, 1); /* DSI_PLL_FREQSEL */
Archit Taneja1bb47832011-02-24 14:17:30 +05301530 l = FLD_MOD(l, cinfo->use_sys_clk ? 0 : 1,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001531 11, 11); /* DSI_PLL_CLKSEL */
1532 l = FLD_MOD(l, cinfo->highfreq,
1533 12, 12); /* DSI_PLL_HIGHFREQ */
1534 l = FLD_MOD(l, 1, 13, 13); /* DSI_PLL_REFEN */
1535 l = FLD_MOD(l, 0, 14, 14); /* DSIPHY_CLKINEN */
1536 l = FLD_MOD(l, 1, 20, 20); /* DSI_HSDIVBYPASS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301537 dsi_write_reg(dsidev, DSI_PLL_CONFIGURATION2, l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001538
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301539 REG_FLD_MOD(dsidev, DSI_PLL_GO, 1, 0, 0); /* DSI_PLL_GO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001540
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301541 if (wait_for_bit_change(dsidev, DSI_PLL_GO, 0, 0) != 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001542 DSSERR("dsi pll go bit not going down.\n");
1543 r = -EIO;
1544 goto err;
1545 }
1546
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301547 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 1, 1) != 1) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001548 DSSERR("cannot lock PLL\n");
1549 r = -EIO;
1550 goto err;
1551 }
1552
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301553 dsi->pll_locked = 1;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001554
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301555 l = dsi_read_reg(dsidev, DSI_PLL_CONFIGURATION2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001556 l = FLD_MOD(l, 0, 0, 0); /* DSI_PLL_IDLE */
1557 l = FLD_MOD(l, 0, 5, 5); /* DSI_PLL_PLLLPMODE */
1558 l = FLD_MOD(l, 0, 6, 6); /* DSI_PLL_LOWCURRSTBY */
1559 l = FLD_MOD(l, 0, 7, 7); /* DSI_PLL_TIGHTPHASELOCK */
1560 l = FLD_MOD(l, 0, 8, 8); /* DSI_PLL_DRIFTGUARDEN */
1561 l = FLD_MOD(l, 0, 10, 9); /* DSI_PLL_LOCKSEL */
1562 l = FLD_MOD(l, 1, 13, 13); /* DSI_PLL_REFEN */
1563 l = FLD_MOD(l, 1, 14, 14); /* DSIPHY_CLKINEN */
1564 l = FLD_MOD(l, 0, 15, 15); /* DSI_BYPASSEN */
1565 l = FLD_MOD(l, 1, 16, 16); /* DSS_CLOCK_EN */
1566 l = FLD_MOD(l, 0, 17, 17); /* DSS_CLOCK_PWDN */
1567 l = FLD_MOD(l, 1, 18, 18); /* DSI_PROTO_CLOCK_EN */
1568 l = FLD_MOD(l, 0, 19, 19); /* DSI_PROTO_CLOCK_PWDN */
1569 l = FLD_MOD(l, 0, 20, 20); /* DSI_HSDIVBYPASS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301570 dsi_write_reg(dsidev, DSI_PLL_CONFIGURATION2, l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001571
1572 DSSDBG("PLL config done\n");
1573err:
1574 return r;
1575}
1576
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301577int dsi_pll_init(struct platform_device *dsidev, bool enable_hsclk,
1578 bool enable_hsdiv)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001579{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301580 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001581 int r = 0;
1582 enum dsi_pll_power_state pwstate;
1583
1584 DSSDBG("PLL init\n");
1585
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301586 if (dsi->vdds_dsi_reg == NULL) {
Tomi Valkeinenf2988ab2011-03-02 10:06:48 +02001587 struct regulator *vdds_dsi;
1588
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301589 vdds_dsi = regulator_get(&dsi->pdev->dev, "vdds_dsi");
Tomi Valkeinenf2988ab2011-03-02 10:06:48 +02001590
1591 if (IS_ERR(vdds_dsi)) {
1592 DSSERR("can't get VDDS_DSI regulator\n");
1593 return PTR_ERR(vdds_dsi);
1594 }
1595
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301596 dsi->vdds_dsi_reg = vdds_dsi;
Tomi Valkeinenf2988ab2011-03-02 10:06:48 +02001597 }
Tomi Valkeinenf2988ab2011-03-02 10:06:48 +02001598
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001599 enable_clocks(1);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301600 dsi_enable_pll_clock(dsidev, 1);
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001601 /*
1602 * Note: SCP CLK is not required on OMAP3, but it is required on OMAP4.
1603 */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301604 dsi_enable_scp_clk(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001605
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301606 if (!dsi->vdds_dsi_enabled) {
1607 r = regulator_enable(dsi->vdds_dsi_reg);
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001608 if (r)
1609 goto err0;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301610 dsi->vdds_dsi_enabled = true;
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001611 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001612
1613 /* XXX PLL does not come out of reset without this... */
1614 dispc_pck_free_enable(1);
1615
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301616 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 0, 1) != 1) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001617 DSSERR("PLL not coming out of reset.\n");
1618 r = -ENODEV;
Ville Syrjälä481dfa02010-04-22 22:50:04 +02001619 dispc_pck_free_enable(0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001620 goto err1;
1621 }
1622
1623 /* XXX ... but if left on, we get problems when planes do not
1624 * fill the whole display. No idea about this */
1625 dispc_pck_free_enable(0);
1626
1627 if (enable_hsclk && enable_hsdiv)
1628 pwstate = DSI_PLL_POWER_ON_ALL;
1629 else if (enable_hsclk)
1630 pwstate = DSI_PLL_POWER_ON_HSCLK;
1631 else if (enable_hsdiv)
1632 pwstate = DSI_PLL_POWER_ON_DIV;
1633 else
1634 pwstate = DSI_PLL_POWER_OFF;
1635
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301636 r = dsi_pll_power(dsidev, pwstate);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001637
1638 if (r)
1639 goto err1;
1640
1641 DSSDBG("PLL init done\n");
1642
1643 return 0;
1644err1:
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301645 if (dsi->vdds_dsi_enabled) {
1646 regulator_disable(dsi->vdds_dsi_reg);
1647 dsi->vdds_dsi_enabled = false;
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001648 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001649err0:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301650 dsi_disable_scp_clk(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001651 enable_clocks(0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301652 dsi_enable_pll_clock(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001653 return r;
1654}
1655
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301656void dsi_pll_uninit(struct platform_device *dsidev, bool disconnect_lanes)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001657{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301658 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1659
1660 dsi->pll_locked = 0;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301661 dsi_pll_power(dsidev, DSI_PLL_POWER_OFF);
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001662 if (disconnect_lanes) {
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301663 WARN_ON(!dsi->vdds_dsi_enabled);
1664 regulator_disable(dsi->vdds_dsi_reg);
1665 dsi->vdds_dsi_enabled = false;
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001666 }
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001667
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301668 dsi_disable_scp_clk(dsidev);
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001669 enable_clocks(0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301670 dsi_enable_pll_clock(dsidev, 0);
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001671
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001672 DSSDBG("PLL uninit done\n");
1673}
1674
Archit Taneja5a8b5722011-05-12 17:26:29 +05301675static void dsi_dump_dsidev_clocks(struct platform_device *dsidev,
1676 struct seq_file *s)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001677{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301678 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1679 struct dsi_clock_info *cinfo = &dsi->current_cinfo;
Archit Taneja89a35e52011-04-12 13:52:23 +05301680 enum omap_dss_clk_source dispc_clk_src, dsi_clk_src;
Archit Taneja5a8b5722011-05-12 17:26:29 +05301681 int dsi_module = dsi_get_dsidev_id(dsidev);
Archit Taneja067a57e2011-03-02 11:57:25 +05301682
1683 dispc_clk_src = dss_get_dispc_clk_source();
Archit Taneja5a8b5722011-05-12 17:26:29 +05301684 dsi_clk_src = dss_get_dsi_clk_source(dsi_module);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001685
1686 enable_clocks(1);
1687
Archit Taneja5a8b5722011-05-12 17:26:29 +05301688 seq_printf(s, "- DSI%d PLL -\n", dsi_module + 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001689
1690 seq_printf(s, "dsi pll source = %s\n",
Tomi Valkeinena9a65002011-04-04 10:02:53 +03001691 cinfo->use_sys_clk ? "dss_sys_clk" : "pclkfree");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001692
1693 seq_printf(s, "Fint\t\t%-16luregn %u\n", cinfo->fint, cinfo->regn);
1694
1695 seq_printf(s, "CLKIN4DDR\t%-16luregm %u\n",
1696 cinfo->clkin4ddr, cinfo->regm);
1697
Archit Taneja1bb47832011-02-24 14:17:30 +05301698 seq_printf(s, "%s (%s)\t%-16luregm_dispc %u\t(%s)\n",
Archit Taneja067a57e2011-03-02 11:57:25 +05301699 dss_get_generic_clk_source_name(dispc_clk_src),
1700 dss_feat_get_clk_source_name(dispc_clk_src),
Archit Taneja1bb47832011-02-24 14:17:30 +05301701 cinfo->dsi_pll_hsdiv_dispc_clk,
1702 cinfo->regm_dispc,
Archit Taneja89a35e52011-04-12 13:52:23 +05301703 dispc_clk_src == OMAP_DSS_CLK_SRC_FCK ?
Tomi Valkeinen63cf28a2010-02-23 17:40:00 +02001704 "off" : "on");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001705
Archit Taneja1bb47832011-02-24 14:17:30 +05301706 seq_printf(s, "%s (%s)\t%-16luregm_dsi %u\t(%s)\n",
Archit Taneja067a57e2011-03-02 11:57:25 +05301707 dss_get_generic_clk_source_name(dsi_clk_src),
1708 dss_feat_get_clk_source_name(dsi_clk_src),
Archit Taneja1bb47832011-02-24 14:17:30 +05301709 cinfo->dsi_pll_hsdiv_dsi_clk,
1710 cinfo->regm_dsi,
Archit Taneja89a35e52011-04-12 13:52:23 +05301711 dsi_clk_src == OMAP_DSS_CLK_SRC_FCK ?
Tomi Valkeinen63cf28a2010-02-23 17:40:00 +02001712 "off" : "on");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001713
Archit Taneja5a8b5722011-05-12 17:26:29 +05301714 seq_printf(s, "- DSI%d -\n", dsi_module + 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001715
Archit Taneja067a57e2011-03-02 11:57:25 +05301716 seq_printf(s, "dsi fclk source = %s (%s)\n",
1717 dss_get_generic_clk_source_name(dsi_clk_src),
1718 dss_feat_get_clk_source_name(dsi_clk_src));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001719
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301720 seq_printf(s, "DSI_FCLK\t%lu\n", dsi_fclk_rate(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001721
1722 seq_printf(s, "DDR_CLK\t\t%lu\n",
1723 cinfo->clkin4ddr / 4);
1724
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301725 seq_printf(s, "TxByteClkHS\t%lu\n", dsi_get_txbyteclkhs(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001726
1727 seq_printf(s, "LP_CLK\t\t%lu\n", cinfo->lp_clk);
1728
1729 seq_printf(s, "VP_CLK\t\t%lu\n"
1730 "VP_PCLK\t\t%lu\n",
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00001731 dispc_lclk_rate(OMAP_DSS_CHANNEL_LCD),
1732 dispc_pclk_rate(OMAP_DSS_CHANNEL_LCD));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001733
1734 enable_clocks(0);
1735}
1736
Archit Taneja5a8b5722011-05-12 17:26:29 +05301737void dsi_dump_clocks(struct seq_file *s)
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001738{
Archit Taneja5a8b5722011-05-12 17:26:29 +05301739 struct platform_device *dsidev;
1740 int i;
1741
1742 for (i = 0; i < MAX_NUM_DSI; i++) {
1743 dsidev = dsi_get_dsidev_from_id(i);
1744 if (dsidev)
1745 dsi_dump_dsidev_clocks(dsidev, s);
1746 }
1747}
1748
1749#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
1750static void dsi_dump_dsidev_irqs(struct platform_device *dsidev,
1751 struct seq_file *s)
1752{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301753 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001754 unsigned long flags;
1755 struct dsi_irq_stats stats;
Archit Taneja5a8b5722011-05-12 17:26:29 +05301756 int dsi_module = dsi_get_dsidev_id(dsidev);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001757
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301758 spin_lock_irqsave(&dsi->irq_stats_lock, flags);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001759
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301760 stats = dsi->irq_stats;
1761 memset(&dsi->irq_stats, 0, sizeof(dsi->irq_stats));
1762 dsi->irq_stats.last_reset = jiffies;
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001763
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301764 spin_unlock_irqrestore(&dsi->irq_stats_lock, flags);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001765
1766 seq_printf(s, "period %u ms\n",
1767 jiffies_to_msecs(jiffies - stats.last_reset));
1768
1769 seq_printf(s, "irqs %d\n", stats.irq_count);
1770#define PIS(x) \
1771 seq_printf(s, "%-20s %10d\n", #x, stats.dsi_irqs[ffs(DSI_IRQ_##x)-1]);
1772
Archit Taneja5a8b5722011-05-12 17:26:29 +05301773 seq_printf(s, "-- DSI%d interrupts --\n", dsi_module + 1);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001774 PIS(VC0);
1775 PIS(VC1);
1776 PIS(VC2);
1777 PIS(VC3);
1778 PIS(WAKEUP);
1779 PIS(RESYNC);
1780 PIS(PLL_LOCK);
1781 PIS(PLL_UNLOCK);
1782 PIS(PLL_RECALL);
1783 PIS(COMPLEXIO_ERR);
1784 PIS(HS_TX_TIMEOUT);
1785 PIS(LP_RX_TIMEOUT);
1786 PIS(TE_TRIGGER);
1787 PIS(ACK_TRIGGER);
1788 PIS(SYNC_LOST);
1789 PIS(LDO_POWER_GOOD);
1790 PIS(TA_TIMEOUT);
1791#undef PIS
1792
1793#define PIS(x) \
1794 seq_printf(s, "%-20s %10d %10d %10d %10d\n", #x, \
1795 stats.vc_irqs[0][ffs(DSI_VC_IRQ_##x)-1], \
1796 stats.vc_irqs[1][ffs(DSI_VC_IRQ_##x)-1], \
1797 stats.vc_irqs[2][ffs(DSI_VC_IRQ_##x)-1], \
1798 stats.vc_irqs[3][ffs(DSI_VC_IRQ_##x)-1]);
1799
1800 seq_printf(s, "-- VC interrupts --\n");
1801 PIS(CS);
1802 PIS(ECC_CORR);
1803 PIS(PACKET_SENT);
1804 PIS(FIFO_TX_OVF);
1805 PIS(FIFO_RX_OVF);
1806 PIS(BTA);
1807 PIS(ECC_NO_CORR);
1808 PIS(FIFO_TX_UDF);
1809 PIS(PP_BUSY_CHANGE);
1810#undef PIS
1811
1812#define PIS(x) \
1813 seq_printf(s, "%-20s %10d\n", #x, \
1814 stats.cio_irqs[ffs(DSI_CIO_IRQ_##x)-1]);
1815
1816 seq_printf(s, "-- CIO interrupts --\n");
1817 PIS(ERRSYNCESC1);
1818 PIS(ERRSYNCESC2);
1819 PIS(ERRSYNCESC3);
1820 PIS(ERRESC1);
1821 PIS(ERRESC2);
1822 PIS(ERRESC3);
1823 PIS(ERRCONTROL1);
1824 PIS(ERRCONTROL2);
1825 PIS(ERRCONTROL3);
1826 PIS(STATEULPS1);
1827 PIS(STATEULPS2);
1828 PIS(STATEULPS3);
1829 PIS(ERRCONTENTIONLP0_1);
1830 PIS(ERRCONTENTIONLP1_1);
1831 PIS(ERRCONTENTIONLP0_2);
1832 PIS(ERRCONTENTIONLP1_2);
1833 PIS(ERRCONTENTIONLP0_3);
1834 PIS(ERRCONTENTIONLP1_3);
1835 PIS(ULPSACTIVENOT_ALL0);
1836 PIS(ULPSACTIVENOT_ALL1);
1837#undef PIS
1838}
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001839
Archit Taneja5a8b5722011-05-12 17:26:29 +05301840static void dsi1_dump_irqs(struct seq_file *s)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001841{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301842 struct platform_device *dsidev = dsi_get_dsidev_from_id(0);
1843
Archit Taneja5a8b5722011-05-12 17:26:29 +05301844 dsi_dump_dsidev_irqs(dsidev, s);
1845}
1846
1847static void dsi2_dump_irqs(struct seq_file *s)
1848{
1849 struct platform_device *dsidev = dsi_get_dsidev_from_id(1);
1850
1851 dsi_dump_dsidev_irqs(dsidev, s);
1852}
1853
1854void dsi_create_debugfs_files_irq(struct dentry *debugfs_dir,
1855 const struct file_operations *debug_fops)
1856{
1857 struct platform_device *dsidev;
1858
1859 dsidev = dsi_get_dsidev_from_id(0);
1860 if (dsidev)
1861 debugfs_create_file("dsi1_irqs", S_IRUGO, debugfs_dir,
1862 &dsi1_dump_irqs, debug_fops);
1863
1864 dsidev = dsi_get_dsidev_from_id(1);
1865 if (dsidev)
1866 debugfs_create_file("dsi2_irqs", S_IRUGO, debugfs_dir,
1867 &dsi2_dump_irqs, debug_fops);
1868}
1869#endif
1870
1871static void dsi_dump_dsidev_regs(struct platform_device *dsidev,
1872 struct seq_file *s)
1873{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301874#define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, dsi_read_reg(dsidev, r))
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001875
Archit Taneja6af9cd12011-01-31 16:27:44 +00001876 dss_clk_enable(DSS_CLK_ICK | DSS_CLK_FCK);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301877 dsi_enable_scp_clk(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001878
1879 DUMPREG(DSI_REVISION);
1880 DUMPREG(DSI_SYSCONFIG);
1881 DUMPREG(DSI_SYSSTATUS);
1882 DUMPREG(DSI_IRQSTATUS);
1883 DUMPREG(DSI_IRQENABLE);
1884 DUMPREG(DSI_CTRL);
1885 DUMPREG(DSI_COMPLEXIO_CFG1);
1886 DUMPREG(DSI_COMPLEXIO_IRQ_STATUS);
1887 DUMPREG(DSI_COMPLEXIO_IRQ_ENABLE);
1888 DUMPREG(DSI_CLK_CTRL);
1889 DUMPREG(DSI_TIMING1);
1890 DUMPREG(DSI_TIMING2);
1891 DUMPREG(DSI_VM_TIMING1);
1892 DUMPREG(DSI_VM_TIMING2);
1893 DUMPREG(DSI_VM_TIMING3);
1894 DUMPREG(DSI_CLK_TIMING);
1895 DUMPREG(DSI_TX_FIFO_VC_SIZE);
1896 DUMPREG(DSI_RX_FIFO_VC_SIZE);
1897 DUMPREG(DSI_COMPLEXIO_CFG2);
1898 DUMPREG(DSI_RX_FIFO_VC_FULLNESS);
1899 DUMPREG(DSI_VM_TIMING4);
1900 DUMPREG(DSI_TX_FIFO_VC_EMPTINESS);
1901 DUMPREG(DSI_VM_TIMING5);
1902 DUMPREG(DSI_VM_TIMING6);
1903 DUMPREG(DSI_VM_TIMING7);
1904 DUMPREG(DSI_STOPCLK_TIMING);
1905
1906 DUMPREG(DSI_VC_CTRL(0));
1907 DUMPREG(DSI_VC_TE(0));
1908 DUMPREG(DSI_VC_LONG_PACKET_HEADER(0));
1909 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(0));
1910 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(0));
1911 DUMPREG(DSI_VC_IRQSTATUS(0));
1912 DUMPREG(DSI_VC_IRQENABLE(0));
1913
1914 DUMPREG(DSI_VC_CTRL(1));
1915 DUMPREG(DSI_VC_TE(1));
1916 DUMPREG(DSI_VC_LONG_PACKET_HEADER(1));
1917 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(1));
1918 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(1));
1919 DUMPREG(DSI_VC_IRQSTATUS(1));
1920 DUMPREG(DSI_VC_IRQENABLE(1));
1921
1922 DUMPREG(DSI_VC_CTRL(2));
1923 DUMPREG(DSI_VC_TE(2));
1924 DUMPREG(DSI_VC_LONG_PACKET_HEADER(2));
1925 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(2));
1926 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(2));
1927 DUMPREG(DSI_VC_IRQSTATUS(2));
1928 DUMPREG(DSI_VC_IRQENABLE(2));
1929
1930 DUMPREG(DSI_VC_CTRL(3));
1931 DUMPREG(DSI_VC_TE(3));
1932 DUMPREG(DSI_VC_LONG_PACKET_HEADER(3));
1933 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(3));
1934 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(3));
1935 DUMPREG(DSI_VC_IRQSTATUS(3));
1936 DUMPREG(DSI_VC_IRQENABLE(3));
1937
1938 DUMPREG(DSI_DSIPHY_CFG0);
1939 DUMPREG(DSI_DSIPHY_CFG1);
1940 DUMPREG(DSI_DSIPHY_CFG2);
1941 DUMPREG(DSI_DSIPHY_CFG5);
1942
1943 DUMPREG(DSI_PLL_CONTROL);
1944 DUMPREG(DSI_PLL_STATUS);
1945 DUMPREG(DSI_PLL_GO);
1946 DUMPREG(DSI_PLL_CONFIGURATION1);
1947 DUMPREG(DSI_PLL_CONFIGURATION2);
1948
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301949 dsi_disable_scp_clk(dsidev);
Archit Taneja6af9cd12011-01-31 16:27:44 +00001950 dss_clk_disable(DSS_CLK_ICK | DSS_CLK_FCK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001951#undef DUMPREG
1952}
1953
Archit Taneja5a8b5722011-05-12 17:26:29 +05301954static void dsi1_dump_regs(struct seq_file *s)
1955{
1956 struct platform_device *dsidev = dsi_get_dsidev_from_id(0);
1957
1958 dsi_dump_dsidev_regs(dsidev, s);
1959}
1960
1961static void dsi2_dump_regs(struct seq_file *s)
1962{
1963 struct platform_device *dsidev = dsi_get_dsidev_from_id(1);
1964
1965 dsi_dump_dsidev_regs(dsidev, s);
1966}
1967
1968void dsi_create_debugfs_files_reg(struct dentry *debugfs_dir,
1969 const struct file_operations *debug_fops)
1970{
1971 struct platform_device *dsidev;
1972
1973 dsidev = dsi_get_dsidev_from_id(0);
1974 if (dsidev)
1975 debugfs_create_file("dsi1_regs", S_IRUGO, debugfs_dir,
1976 &dsi1_dump_regs, debug_fops);
1977
1978 dsidev = dsi_get_dsidev_from_id(1);
1979 if (dsidev)
1980 debugfs_create_file("dsi2_regs", S_IRUGO, debugfs_dir,
1981 &dsi2_dump_regs, debug_fops);
1982}
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03001983enum dsi_cio_power_state {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001984 DSI_COMPLEXIO_POWER_OFF = 0x0,
1985 DSI_COMPLEXIO_POWER_ON = 0x1,
1986 DSI_COMPLEXIO_POWER_ULPS = 0x2,
1987};
1988
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301989static int dsi_cio_power(struct platform_device *dsidev,
1990 enum dsi_cio_power_state state)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001991{
1992 int t = 0;
1993
1994 /* PWR_CMD */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301995 REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG1, state, 28, 27);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001996
1997 /* PWR_STATUS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301998 while (FLD_GET(dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG1),
1999 26, 25) != state) {
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02002000 if (++t > 1000) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002001 DSSERR("failed to set complexio power state to "
2002 "%d\n", state);
2003 return -ENODEV;
2004 }
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02002005 udelay(1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002006 }
2007
2008 return 0;
2009}
2010
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03002011static void dsi_set_lane_config(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002012{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302013 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002014 u32 r;
2015
2016 int clk_lane = dssdev->phy.dsi.clk_lane;
2017 int data1_lane = dssdev->phy.dsi.data1_lane;
2018 int data2_lane = dssdev->phy.dsi.data2_lane;
2019 int clk_pol = dssdev->phy.dsi.clk_pol;
2020 int data1_pol = dssdev->phy.dsi.data1_pol;
2021 int data2_pol = dssdev->phy.dsi.data2_pol;
2022
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302023 r = dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002024 r = FLD_MOD(r, clk_lane, 2, 0);
2025 r = FLD_MOD(r, clk_pol, 3, 3);
2026 r = FLD_MOD(r, data1_lane, 6, 4);
2027 r = FLD_MOD(r, data1_pol, 7, 7);
2028 r = FLD_MOD(r, data2_lane, 10, 8);
2029 r = FLD_MOD(r, data2_pol, 11, 11);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302030 dsi_write_reg(dsidev, DSI_COMPLEXIO_CFG1, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002031
2032 /* The configuration of the DSI complex I/O (number of data lanes,
2033 position, differential order) should not be changed while
2034 DSS.DSI_CLK_CRTRL[20] LP_CLK_ENABLE bit is set to 1. In order for
2035 the hardware to take into account a new configuration of the complex
2036 I/O (done in DSS.DSI_COMPLEXIO_CFG1 register), it is recommended to
2037 follow this sequence: First set the DSS.DSI_CTRL[0] IF_EN bit to 1,
2038 then reset the DSS.DSI_CTRL[0] IF_EN to 0, then set
2039 DSS.DSI_CLK_CTRL[20] LP_CLK_ENABLE to 1 and finally set again the
2040 DSS.DSI_CTRL[0] IF_EN bit to 1. If the sequence is not followed, the
2041 DSI complex I/O configuration is unknown. */
2042
2043 /*
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302044 REG_FLD_MOD(dsidev, DSI_CTRL, 1, 0, 0);
2045 REG_FLD_MOD(dsidev, DSI_CTRL, 0, 0, 0);
2046 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 1, 20, 20);
2047 REG_FLD_MOD(dsidev, DSI_CTRL, 1, 0, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002048 */
2049}
2050
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302051static inline unsigned ns2ddr(struct platform_device *dsidev, unsigned ns)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002052{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302053 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2054
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002055 /* convert time in ns to ddr ticks, rounding up */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302056 unsigned long ddr_clk = dsi->current_cinfo.clkin4ddr / 4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002057 return (ns * (ddr_clk / 1000 / 1000) + 999) / 1000;
2058}
2059
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302060static inline unsigned ddr2ns(struct platform_device *dsidev, unsigned ddr)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002061{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302062 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2063
2064 unsigned long ddr_clk = dsi->current_cinfo.clkin4ddr / 4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002065 return ddr * 1000 * 1000 / (ddr_clk / 1000);
2066}
2067
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302068static void dsi_cio_timings(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002069{
2070 u32 r;
2071 u32 ths_prepare, ths_prepare_ths_zero, ths_trail, ths_exit;
2072 u32 tlpx_half, tclk_trail, tclk_zero;
2073 u32 tclk_prepare;
2074
2075 /* calculate timings */
2076
2077 /* 1 * DDR_CLK = 2 * UI */
2078
2079 /* min 40ns + 4*UI max 85ns + 6*UI */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302080 ths_prepare = ns2ddr(dsidev, 70) + 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002081
2082 /* min 145ns + 10*UI */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302083 ths_prepare_ths_zero = ns2ddr(dsidev, 175) + 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002084
2085 /* min max(8*UI, 60ns+4*UI) */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302086 ths_trail = ns2ddr(dsidev, 60) + 5;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002087
2088 /* min 100ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302089 ths_exit = ns2ddr(dsidev, 145);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002090
2091 /* tlpx min 50n */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302092 tlpx_half = ns2ddr(dsidev, 25);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002093
2094 /* min 60ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302095 tclk_trail = ns2ddr(dsidev, 60) + 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002096
2097 /* min 38ns, max 95ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302098 tclk_prepare = ns2ddr(dsidev, 65);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002099
2100 /* min tclk-prepare + tclk-zero = 300ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302101 tclk_zero = ns2ddr(dsidev, 260);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002102
2103 DSSDBG("ths_prepare %u (%uns), ths_prepare_ths_zero %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302104 ths_prepare, ddr2ns(dsidev, ths_prepare),
2105 ths_prepare_ths_zero, ddr2ns(dsidev, ths_prepare_ths_zero));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002106 DSSDBG("ths_trail %u (%uns), ths_exit %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302107 ths_trail, ddr2ns(dsidev, ths_trail),
2108 ths_exit, ddr2ns(dsidev, ths_exit));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002109
2110 DSSDBG("tlpx_half %u (%uns), tclk_trail %u (%uns), "
2111 "tclk_zero %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302112 tlpx_half, ddr2ns(dsidev, tlpx_half),
2113 tclk_trail, ddr2ns(dsidev, tclk_trail),
2114 tclk_zero, ddr2ns(dsidev, tclk_zero));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002115 DSSDBG("tclk_prepare %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302116 tclk_prepare, ddr2ns(dsidev, tclk_prepare));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002117
2118 /* program timings */
2119
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302120 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002121 r = FLD_MOD(r, ths_prepare, 31, 24);
2122 r = FLD_MOD(r, ths_prepare_ths_zero, 23, 16);
2123 r = FLD_MOD(r, ths_trail, 15, 8);
2124 r = FLD_MOD(r, ths_exit, 7, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302125 dsi_write_reg(dsidev, DSI_DSIPHY_CFG0, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002126
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302127 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002128 r = FLD_MOD(r, tlpx_half, 22, 16);
2129 r = FLD_MOD(r, tclk_trail, 15, 8);
2130 r = FLD_MOD(r, tclk_zero, 7, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302131 dsi_write_reg(dsidev, DSI_DSIPHY_CFG1, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002132
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302133 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002134 r = FLD_MOD(r, tclk_prepare, 7, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302135 dsi_write_reg(dsidev, DSI_DSIPHY_CFG2, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002136}
2137
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03002138static void dsi_cio_enable_lane_override(struct omap_dss_device *dssdev,
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002139 enum dsi_lane lanes)
2140{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302141 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002142 int clk_lane = dssdev->phy.dsi.clk_lane;
2143 int data1_lane = dssdev->phy.dsi.data1_lane;
2144 int data2_lane = dssdev->phy.dsi.data2_lane;
2145 int clk_pol = dssdev->phy.dsi.clk_pol;
2146 int data1_pol = dssdev->phy.dsi.data1_pol;
2147 int data2_pol = dssdev->phy.dsi.data2_pol;
2148
2149 u32 l = 0;
2150
2151 if (lanes & DSI_CLK_P)
2152 l |= 1 << ((clk_lane - 1) * 2 + (clk_pol ? 0 : 1));
2153 if (lanes & DSI_CLK_N)
2154 l |= 1 << ((clk_lane - 1) * 2 + (clk_pol ? 1 : 0));
2155
2156 if (lanes & DSI_DATA1_P)
2157 l |= 1 << ((data1_lane - 1) * 2 + (data1_pol ? 0 : 1));
2158 if (lanes & DSI_DATA1_N)
2159 l |= 1 << ((data1_lane - 1) * 2 + (data1_pol ? 1 : 0));
2160
2161 if (lanes & DSI_DATA2_P)
2162 l |= 1 << ((data2_lane - 1) * 2 + (data2_pol ? 0 : 1));
2163 if (lanes & DSI_DATA2_N)
2164 l |= 1 << ((data2_lane - 1) * 2 + (data2_pol ? 1 : 0));
2165
2166 /*
2167 * Bits in REGLPTXSCPDAT4TO0DXDY:
2168 * 17: DY0 18: DX0
2169 * 19: DY1 20: DX1
2170 * 21: DY2 22: DX2
2171 */
2172
2173 /* Set the lane override configuration */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302174
2175 /* REGLPTXSCPDAT4TO0DXDY */
2176 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, l, 22, 17);
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002177
2178 /* Enable lane override */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302179
2180 /* ENLPTXSCPDAT */
2181 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 1, 27, 27);
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002182}
2183
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302184static void dsi_cio_disable_lane_override(struct platform_device *dsidev)
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002185{
2186 /* Disable lane override */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302187 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 0, 27, 27); /* ENLPTXSCPDAT */
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002188 /* Reset the lane override configuration */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302189 /* REGLPTXSCPDAT4TO0DXDY */
2190 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 0, 22, 17);
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002191}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002192
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002193static int dsi_cio_wait_tx_clk_esc_reset(struct omap_dss_device *dssdev)
2194{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302195 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002196 int t;
2197 int bits[3];
2198 bool in_use[3];
2199
2200 if (dss_has_feature(FEAT_DSI_REVERSE_TXCLKESC)) {
2201 bits[0] = 28;
2202 bits[1] = 27;
2203 bits[2] = 26;
2204 } else {
2205 bits[0] = 24;
2206 bits[1] = 25;
2207 bits[2] = 26;
2208 }
2209
2210 in_use[0] = false;
2211 in_use[1] = false;
2212 in_use[2] = false;
2213
2214 if (dssdev->phy.dsi.clk_lane != 0)
2215 in_use[dssdev->phy.dsi.clk_lane - 1] = true;
2216 if (dssdev->phy.dsi.data1_lane != 0)
2217 in_use[dssdev->phy.dsi.data1_lane - 1] = true;
2218 if (dssdev->phy.dsi.data2_lane != 0)
2219 in_use[dssdev->phy.dsi.data2_lane - 1] = true;
2220
2221 t = 100000;
2222 while (true) {
2223 u32 l;
2224 int i;
2225 int ok;
2226
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302227 l = dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002228
2229 ok = 0;
2230 for (i = 0; i < 3; ++i) {
2231 if (!in_use[i] || (l & (1 << bits[i])))
2232 ok++;
2233 }
2234
2235 if (ok == 3)
2236 break;
2237
2238 if (--t == 0) {
2239 for (i = 0; i < 3; ++i) {
2240 if (!in_use[i] || (l & (1 << bits[i])))
2241 continue;
2242
2243 DSSERR("CIO TXCLKESC%d domain not coming " \
2244 "out of reset\n", i);
2245 }
2246 return -EIO;
2247 }
2248 }
2249
2250 return 0;
2251}
2252
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03002253static int dsi_cio_init(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002254{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302255 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302256 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002257 int r;
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002258 u32 l;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002259
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03002260 DSSDBGF();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002261
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302262 if (dsi->dsi_mux_pads)
2263 dsi->dsi_mux_pads(true);
Tomi Valkeinend1f58572010-07-30 11:57:57 +03002264
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302265 dsi_enable_scp_clk(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002266
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002267 /* A dummy read using the SCP interface to any DSIPHY register is
2268 * required after DSIPHY reset to complete the reset of the DSI complex
2269 * I/O. */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302270 dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002271
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302272 if (wait_for_bit_change(dsidev, DSI_DSIPHY_CFG5, 30, 1) != 1) {
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002273 DSSERR("CIO SCP Clock domain not coming out of reset.\n");
2274 r = -EIO;
2275 goto err_scp_clk_dom;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002276 }
2277
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03002278 dsi_set_lane_config(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002279
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002280 /* set TX STOP MODE timer to maximum for this operation */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302281 l = dsi_read_reg(dsidev, DSI_TIMING1);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002282 l = FLD_MOD(l, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
2283 l = FLD_MOD(l, 1, 14, 14); /* STOP_STATE_X16_IO */
2284 l = FLD_MOD(l, 1, 13, 13); /* STOP_STATE_X4_IO */
2285 l = FLD_MOD(l, 0x1fff, 12, 0); /* STOP_STATE_COUNTER_IO */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302286 dsi_write_reg(dsidev, DSI_TIMING1, l);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002287
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302288 if (dsi->ulps_enabled) {
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002289 DSSDBG("manual ulps exit\n");
2290
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002291 /* ULPS is exited by Mark-1 state for 1ms, followed by
2292 * stop state. DSS HW cannot do this via the normal
2293 * ULPS exit sequence, as after reset the DSS HW thinks
2294 * that we are not in ULPS mode, and refuses to send the
2295 * sequence. So we need to send the ULPS exit sequence
2296 * manually.
2297 */
2298
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03002299 dsi_cio_enable_lane_override(dssdev,
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002300 DSI_CLK_P | DSI_DATA1_P | DSI_DATA2_P);
2301 }
2302
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302303 r = dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_ON);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002304 if (r)
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002305 goto err_cio_pwr;
2306
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302307 if (wait_for_bit_change(dsidev, DSI_COMPLEXIO_CFG1, 29, 1) != 1) {
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002308 DSSERR("CIO PWR clock domain not coming out of reset.\n");
2309 r = -ENODEV;
2310 goto err_cio_pwr_dom;
2311 }
2312
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302313 dsi_if_enable(dsidev, true);
2314 dsi_if_enable(dsidev, false);
2315 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 1, 20, 20); /* LP_CLK_ENABLE */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002316
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002317 r = dsi_cio_wait_tx_clk_esc_reset(dssdev);
2318 if (r)
2319 goto err_tx_clk_esc_rst;
2320
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302321 if (dsi->ulps_enabled) {
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002322 /* Keep Mark-1 state for 1ms (as per DSI spec) */
2323 ktime_t wait = ns_to_ktime(1000 * 1000);
2324 set_current_state(TASK_UNINTERRUPTIBLE);
2325 schedule_hrtimeout(&wait, HRTIMER_MODE_REL);
2326
2327 /* Disable the override. The lanes should be set to Mark-11
2328 * state by the HW */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302329 dsi_cio_disable_lane_override(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002330 }
2331
2332 /* FORCE_TX_STOP_MODE_IO */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302333 REG_FLD_MOD(dsidev, DSI_TIMING1, 0, 15, 15);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002334
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302335 dsi_cio_timings(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002336
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302337 dsi->ulps_enabled = false;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002338
2339 DSSDBG("CIO init done\n");
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002340
2341 return 0;
2342
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002343err_tx_clk_esc_rst:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302344 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 20, 20); /* LP_CLK_ENABLE */
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002345err_cio_pwr_dom:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302346 dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_OFF);
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002347err_cio_pwr:
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302348 if (dsi->ulps_enabled)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302349 dsi_cio_disable_lane_override(dsidev);
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002350err_scp_clk_dom:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302351 dsi_disable_scp_clk(dsidev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302352 if (dsi->dsi_mux_pads)
2353 dsi->dsi_mux_pads(false);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002354 return r;
2355}
2356
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302357static void dsi_cio_uninit(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002358{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302359 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2360
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302361 dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_OFF);
2362 dsi_disable_scp_clk(dsidev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302363 if (dsi->dsi_mux_pads)
2364 dsi->dsi_mux_pads(false);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002365}
2366
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302367static int _dsi_wait_reset(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002368{
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02002369 int t = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002370
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302371 while (REG_GET(dsidev, DSI_SYSSTATUS, 0, 0) == 0) {
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02002372 if (++t > 5) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002373 DSSERR("soft reset failed\n");
2374 return -ENODEV;
2375 }
2376 udelay(1);
2377 }
2378
2379 return 0;
2380}
2381
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302382static int _dsi_reset(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002383{
2384 /* Soft reset */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302385 REG_FLD_MOD(dsidev, DSI_SYSCONFIG, 1, 1, 1);
2386 return _dsi_wait_reset(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002387}
2388
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302389static void dsi_config_tx_fifo(struct platform_device *dsidev,
2390 enum fifo_size size1, enum fifo_size size2,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002391 enum fifo_size size3, enum fifo_size size4)
2392{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302393 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002394 u32 r = 0;
2395 int add = 0;
2396 int i;
2397
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302398 dsi->vc[0].fifo_size = size1;
2399 dsi->vc[1].fifo_size = size2;
2400 dsi->vc[2].fifo_size = size3;
2401 dsi->vc[3].fifo_size = size4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002402
2403 for (i = 0; i < 4; i++) {
2404 u8 v;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302405 int size = dsi->vc[i].fifo_size;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002406
2407 if (add + size > 4) {
2408 DSSERR("Illegal FIFO configuration\n");
2409 BUG();
2410 }
2411
2412 v = FLD_VAL(add, 2, 0) | FLD_VAL(size, 7, 4);
2413 r |= v << (8 * i);
2414 /*DSSDBG("TX FIFO vc %d: size %d, add %d\n", i, size, add); */
2415 add += size;
2416 }
2417
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302418 dsi_write_reg(dsidev, DSI_TX_FIFO_VC_SIZE, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002419}
2420
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302421static void dsi_config_rx_fifo(struct platform_device *dsidev,
2422 enum fifo_size size1, enum fifo_size size2,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002423 enum fifo_size size3, enum fifo_size size4)
2424{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302425 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002426 u32 r = 0;
2427 int add = 0;
2428 int i;
2429
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302430 dsi->vc[0].fifo_size = size1;
2431 dsi->vc[1].fifo_size = size2;
2432 dsi->vc[2].fifo_size = size3;
2433 dsi->vc[3].fifo_size = size4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002434
2435 for (i = 0; i < 4; i++) {
2436 u8 v;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302437 int size = dsi->vc[i].fifo_size;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002438
2439 if (add + size > 4) {
2440 DSSERR("Illegal FIFO configuration\n");
2441 BUG();
2442 }
2443
2444 v = FLD_VAL(add, 2, 0) | FLD_VAL(size, 7, 4);
2445 r |= v << (8 * i);
2446 /*DSSDBG("RX FIFO vc %d: size %d, add %d\n", i, size, add); */
2447 add += size;
2448 }
2449
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302450 dsi_write_reg(dsidev, DSI_RX_FIFO_VC_SIZE, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002451}
2452
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302453static int dsi_force_tx_stop_mode_io(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002454{
2455 u32 r;
2456
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302457 r = dsi_read_reg(dsidev, DSI_TIMING1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002458 r = FLD_MOD(r, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302459 dsi_write_reg(dsidev, DSI_TIMING1, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002460
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302461 if (wait_for_bit_change(dsidev, DSI_TIMING1, 15, 0) != 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002462 DSSERR("TX_STOP bit not going down\n");
2463 return -EIO;
2464 }
2465
2466 return 0;
2467}
2468
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302469static bool dsi_vc_is_enabled(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002470{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302471 return REG_GET(dsidev, DSI_VC_CTRL(channel), 0, 0);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002472}
2473
2474static void dsi_packet_sent_handler_vp(void *data, u32 mask)
2475{
Archit Taneja2e868db2011-05-12 17:26:28 +05302476 struct dsi_packet_sent_handler_data *vp_data =
2477 (struct dsi_packet_sent_handler_data *) data;
2478 struct dsi_data *dsi = dsi_get_dsidrv_data(vp_data->dsidev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302479 const int channel = dsi->update_channel;
2480 u8 bit = dsi->te_enabled ? 30 : 31;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002481
Archit Taneja2e868db2011-05-12 17:26:28 +05302482 if (REG_GET(vp_data->dsidev, DSI_VC_TE(channel), bit, bit) == 0)
2483 complete(vp_data->completion);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002484}
2485
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302486static int dsi_sync_vc_vp(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002487{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302488 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja2e868db2011-05-12 17:26:28 +05302489 DECLARE_COMPLETION_ONSTACK(completion);
2490 struct dsi_packet_sent_handler_data vp_data = { dsidev, &completion };
Archit Tanejacf398fb2011-03-23 09:59:34 +00002491 int r = 0;
2492 u8 bit;
2493
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302494 bit = dsi->te_enabled ? 30 : 31;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002495
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302496 r = dsi_register_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp,
Archit Taneja2e868db2011-05-12 17:26:28 +05302497 &vp_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002498 if (r)
2499 goto err0;
2500
2501 /* Wait for completion only if TE_EN/TE_START is still set */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302502 if (REG_GET(dsidev, DSI_VC_TE(channel), bit, bit)) {
Archit Tanejacf398fb2011-03-23 09:59:34 +00002503 if (wait_for_completion_timeout(&completion,
2504 msecs_to_jiffies(10)) == 0) {
2505 DSSERR("Failed to complete previous frame transfer\n");
2506 r = -EIO;
2507 goto err1;
2508 }
2509 }
2510
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302511 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp,
Archit Taneja2e868db2011-05-12 17:26:28 +05302512 &vp_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002513
2514 return 0;
2515err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302516 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp,
Archit Taneja2e868db2011-05-12 17:26:28 +05302517 &vp_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002518err0:
2519 return r;
2520}
2521
2522static void dsi_packet_sent_handler_l4(void *data, u32 mask)
2523{
Archit Taneja2e868db2011-05-12 17:26:28 +05302524 struct dsi_packet_sent_handler_data *l4_data =
2525 (struct dsi_packet_sent_handler_data *) data;
2526 struct dsi_data *dsi = dsi_get_dsidrv_data(l4_data->dsidev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302527 const int channel = dsi->update_channel;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002528
Archit Taneja2e868db2011-05-12 17:26:28 +05302529 if (REG_GET(l4_data->dsidev, DSI_VC_CTRL(channel), 5, 5) == 0)
2530 complete(l4_data->completion);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002531}
2532
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302533static int dsi_sync_vc_l4(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002534{
Archit Taneja2e868db2011-05-12 17:26:28 +05302535 DECLARE_COMPLETION_ONSTACK(completion);
2536 struct dsi_packet_sent_handler_data l4_data = { dsidev, &completion };
Archit Tanejacf398fb2011-03-23 09:59:34 +00002537 int r = 0;
2538
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302539 r = dsi_register_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4,
Archit Taneja2e868db2011-05-12 17:26:28 +05302540 &l4_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002541 if (r)
2542 goto err0;
2543
2544 /* Wait for completion only if TX_FIFO_NOT_EMPTY is still set */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302545 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 5, 5)) {
Archit Tanejacf398fb2011-03-23 09:59:34 +00002546 if (wait_for_completion_timeout(&completion,
2547 msecs_to_jiffies(10)) == 0) {
2548 DSSERR("Failed to complete previous l4 transfer\n");
2549 r = -EIO;
2550 goto err1;
2551 }
2552 }
2553
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302554 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4,
Archit Taneja2e868db2011-05-12 17:26:28 +05302555 &l4_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002556
2557 return 0;
2558err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302559 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4,
Archit Taneja2e868db2011-05-12 17:26:28 +05302560 &l4_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002561err0:
2562 return r;
2563}
2564
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302565static int dsi_sync_vc(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002566{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302567 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2568
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302569 WARN_ON(!dsi_bus_is_locked(dsidev));
Archit Tanejacf398fb2011-03-23 09:59:34 +00002570
2571 WARN_ON(in_interrupt());
2572
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302573 if (!dsi_vc_is_enabled(dsidev, channel))
Archit Tanejacf398fb2011-03-23 09:59:34 +00002574 return 0;
2575
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302576 switch (dsi->vc[channel].mode) {
Archit Tanejacf398fb2011-03-23 09:59:34 +00002577 case DSI_VC_MODE_VP:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302578 return dsi_sync_vc_vp(dsidev, channel);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002579 case DSI_VC_MODE_L4:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302580 return dsi_sync_vc_l4(dsidev, channel);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002581 default:
2582 BUG();
2583 }
2584}
2585
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302586static int dsi_vc_enable(struct platform_device *dsidev, int channel,
2587 bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002588{
Tomi Valkeinen446f7bf2010-01-11 16:12:31 +02002589 DSSDBG("dsi_vc_enable channel %d, enable %d\n",
2590 channel, enable);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002591
2592 enable = enable ? 1 : 0;
2593
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302594 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), enable, 0, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002595
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302596 if (wait_for_bit_change(dsidev, DSI_VC_CTRL(channel),
2597 0, enable) != enable) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002598 DSSERR("Failed to set dsi_vc_enable to %d\n", enable);
2599 return -EIO;
2600 }
2601
2602 return 0;
2603}
2604
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302605static void dsi_vc_initial_config(struct platform_device *dsidev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002606{
2607 u32 r;
2608
2609 DSSDBGF("%d", channel);
2610
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302611 r = dsi_read_reg(dsidev, DSI_VC_CTRL(channel));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002612
2613 if (FLD_GET(r, 15, 15)) /* VC_BUSY */
2614 DSSERR("VC(%d) busy when trying to configure it!\n",
2615 channel);
2616
2617 r = FLD_MOD(r, 0, 1, 1); /* SOURCE, 0 = L4 */
2618 r = FLD_MOD(r, 0, 2, 2); /* BTA_SHORT_EN */
2619 r = FLD_MOD(r, 0, 3, 3); /* BTA_LONG_EN */
2620 r = FLD_MOD(r, 0, 4, 4); /* MODE, 0 = command */
2621 r = FLD_MOD(r, 1, 7, 7); /* CS_TX_EN */
2622 r = FLD_MOD(r, 1, 8, 8); /* ECC_TX_EN */
2623 r = FLD_MOD(r, 0, 9, 9); /* MODE_SPEED, high speed on/off */
Archit Taneja9613c022011-03-22 06:33:36 -05002624 if (dss_has_feature(FEAT_DSI_VC_OCP_WIDTH))
2625 r = FLD_MOD(r, 3, 11, 10); /* OCP_WIDTH = 32 bit */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002626
2627 r = FLD_MOD(r, 4, 29, 27); /* DMA_RX_REQ_NB = no dma */
2628 r = FLD_MOD(r, 4, 23, 21); /* DMA_TX_REQ_NB = no dma */
2629
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302630 dsi_write_reg(dsidev, DSI_VC_CTRL(channel), r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002631}
2632
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302633static int dsi_vc_config_l4(struct platform_device *dsidev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002634{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302635 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2636
2637 if (dsi->vc[channel].mode == DSI_VC_MODE_L4)
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002638 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002639
2640 DSSDBGF("%d", channel);
2641
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302642 dsi_sync_vc(dsidev, channel);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002643
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302644 dsi_vc_enable(dsidev, channel, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002645
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002646 /* VC_BUSY */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302647 if (wait_for_bit_change(dsidev, DSI_VC_CTRL(channel), 15, 0) != 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002648 DSSERR("vc(%d) busy when trying to config for L4\n", channel);
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002649 return -EIO;
2650 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002651
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302652 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 0, 1, 1); /* SOURCE, 0 = L4 */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002653
Archit Taneja9613c022011-03-22 06:33:36 -05002654 /* DCS_CMD_ENABLE */
2655 if (dss_has_feature(FEAT_DSI_DCS_CMD_CONFIG_VC))
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302656 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 0, 30, 30);
Archit Taneja9613c022011-03-22 06:33:36 -05002657
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302658 dsi_vc_enable(dsidev, channel, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002659
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302660 dsi->vc[channel].mode = DSI_VC_MODE_L4;
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002661
2662 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002663}
2664
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302665static int dsi_vc_config_vp(struct platform_device *dsidev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002666{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302667 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2668
2669 if (dsi->vc[channel].mode == DSI_VC_MODE_VP)
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002670 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002671
2672 DSSDBGF("%d", channel);
2673
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302674 dsi_sync_vc(dsidev, channel);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002675
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302676 dsi_vc_enable(dsidev, channel, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002677
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002678 /* VC_BUSY */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302679 if (wait_for_bit_change(dsidev, DSI_VC_CTRL(channel), 15, 0) != 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002680 DSSERR("vc(%d) busy when trying to config for VP\n", channel);
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002681 return -EIO;
2682 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002683
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302684 /* SOURCE, 1 = video port */
2685 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 1, 1, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002686
Archit Taneja9613c022011-03-22 06:33:36 -05002687 /* DCS_CMD_ENABLE */
2688 if (dss_has_feature(FEAT_DSI_DCS_CMD_CONFIG_VC))
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302689 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 1, 30, 30);
Archit Taneja9613c022011-03-22 06:33:36 -05002690
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302691 dsi_vc_enable(dsidev, channel, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002692
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302693 dsi->vc[channel].mode = DSI_VC_MODE_VP;
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002694
2695 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002696}
2697
2698
Archit Taneja1ffefe72011-05-12 17:26:24 +05302699void omapdss_dsi_vc_enable_hs(struct omap_dss_device *dssdev, int channel,
2700 bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002701{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302702 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
2703
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002704 DSSDBG("dsi_vc_enable_hs(%d, %d)\n", channel, enable);
2705
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302706 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen61140c92010-01-12 16:00:30 +02002707
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302708 dsi_vc_enable(dsidev, channel, 0);
2709 dsi_if_enable(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002710
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302711 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), enable, 9, 9);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002712
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302713 dsi_vc_enable(dsidev, channel, 1);
2714 dsi_if_enable(dsidev, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002715
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302716 dsi_force_tx_stop_mode_io(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002717}
Tomi Valkeinen61140c92010-01-12 16:00:30 +02002718EXPORT_SYMBOL(omapdss_dsi_vc_enable_hs);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002719
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302720static void dsi_vc_flush_long_data(struct platform_device *dsidev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002721{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302722 while (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002723 u32 val;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302724 val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002725 DSSDBG("\t\tb1 %#02x b2 %#02x b3 %#02x b4 %#02x\n",
2726 (val >> 0) & 0xff,
2727 (val >> 8) & 0xff,
2728 (val >> 16) & 0xff,
2729 (val >> 24) & 0xff);
2730 }
2731}
2732
2733static void dsi_show_rx_ack_with_err(u16 err)
2734{
2735 DSSERR("\tACK with ERROR (%#x):\n", err);
2736 if (err & (1 << 0))
2737 DSSERR("\t\tSoT Error\n");
2738 if (err & (1 << 1))
2739 DSSERR("\t\tSoT Sync Error\n");
2740 if (err & (1 << 2))
2741 DSSERR("\t\tEoT Sync Error\n");
2742 if (err & (1 << 3))
2743 DSSERR("\t\tEscape Mode Entry Command Error\n");
2744 if (err & (1 << 4))
2745 DSSERR("\t\tLP Transmit Sync Error\n");
2746 if (err & (1 << 5))
2747 DSSERR("\t\tHS Receive Timeout Error\n");
2748 if (err & (1 << 6))
2749 DSSERR("\t\tFalse Control Error\n");
2750 if (err & (1 << 7))
2751 DSSERR("\t\t(reserved7)\n");
2752 if (err & (1 << 8))
2753 DSSERR("\t\tECC Error, single-bit (corrected)\n");
2754 if (err & (1 << 9))
2755 DSSERR("\t\tECC Error, multi-bit (not corrected)\n");
2756 if (err & (1 << 10))
2757 DSSERR("\t\tChecksum Error\n");
2758 if (err & (1 << 11))
2759 DSSERR("\t\tData type not recognized\n");
2760 if (err & (1 << 12))
2761 DSSERR("\t\tInvalid VC ID\n");
2762 if (err & (1 << 13))
2763 DSSERR("\t\tInvalid Transmission Length\n");
2764 if (err & (1 << 14))
2765 DSSERR("\t\t(reserved14)\n");
2766 if (err & (1 << 15))
2767 DSSERR("\t\tDSI Protocol Violation\n");
2768}
2769
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302770static u16 dsi_vc_flush_receive_data(struct platform_device *dsidev,
2771 int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002772{
2773 /* RX_FIFO_NOT_EMPTY */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302774 while (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002775 u32 val;
2776 u8 dt;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302777 val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel));
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002778 DSSERR("\trawval %#08x\n", val);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002779 dt = FLD_GET(val, 5, 0);
2780 if (dt == DSI_DT_RX_ACK_WITH_ERR) {
2781 u16 err = FLD_GET(val, 23, 8);
2782 dsi_show_rx_ack_with_err(err);
2783 } else if (dt == DSI_DT_RX_SHORT_READ_1) {
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002784 DSSERR("\tDCS short response, 1 byte: %#x\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002785 FLD_GET(val, 23, 8));
2786 } else if (dt == DSI_DT_RX_SHORT_READ_2) {
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002787 DSSERR("\tDCS short response, 2 byte: %#x\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002788 FLD_GET(val, 23, 8));
2789 } else if (dt == DSI_DT_RX_DCS_LONG_READ) {
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002790 DSSERR("\tDCS long response, len %d\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002791 FLD_GET(val, 23, 8));
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302792 dsi_vc_flush_long_data(dsidev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002793 } else {
2794 DSSERR("\tunknown datatype 0x%02x\n", dt);
2795 }
2796 }
2797 return 0;
2798}
2799
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302800static int dsi_vc_send_bta(struct platform_device *dsidev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002801{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302802 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2803
2804 if (dsi->debug_write || dsi->debug_read)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002805 DSSDBG("dsi_vc_send_bta %d\n", channel);
2806
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302807 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002808
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302809 /* RX_FIFO_NOT_EMPTY */
2810 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002811 DSSERR("rx fifo not empty when sending BTA, dumping data:\n");
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302812 dsi_vc_flush_receive_data(dsidev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002813 }
2814
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302815 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 1, 6, 6); /* BTA_EN */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002816
2817 return 0;
2818}
2819
Archit Taneja1ffefe72011-05-12 17:26:24 +05302820int dsi_vc_send_bta_sync(struct omap_dss_device *dssdev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002821{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302822 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002823 DECLARE_COMPLETION_ONSTACK(completion);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002824 int r = 0;
2825 u32 err;
2826
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302827 r = dsi_register_isr_vc(dsidev, channel, dsi_completion_handler,
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002828 &completion, DSI_VC_IRQ_BTA);
2829 if (r)
2830 goto err0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002831
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302832 r = dsi_register_isr(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002833 DSI_IRQ_ERROR_MASK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002834 if (r)
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002835 goto err1;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002836
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302837 r = dsi_vc_send_bta(dsidev, channel);
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002838 if (r)
2839 goto err2;
2840
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002841 if (wait_for_completion_timeout(&completion,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002842 msecs_to_jiffies(500)) == 0) {
2843 DSSERR("Failed to receive BTA\n");
2844 r = -EIO;
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002845 goto err2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002846 }
2847
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302848 err = dsi_get_errors(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002849 if (err) {
2850 DSSERR("Error while sending BTA: %x\n", err);
2851 r = -EIO;
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002852 goto err2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002853 }
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002854err2:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302855 dsi_unregister_isr(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002856 DSI_IRQ_ERROR_MASK);
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002857err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302858 dsi_unregister_isr_vc(dsidev, channel, dsi_completion_handler,
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002859 &completion, DSI_VC_IRQ_BTA);
2860err0:
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002861 return r;
2862}
2863EXPORT_SYMBOL(dsi_vc_send_bta_sync);
2864
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302865static inline void dsi_vc_write_long_header(struct platform_device *dsidev,
2866 int channel, u8 data_type, u16 len, u8 ecc)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002867{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302868 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002869 u32 val;
2870 u8 data_id;
2871
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302872 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002873
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302874 data_id = data_type | dsi->vc[channel].vc_id << 6;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002875
2876 val = FLD_VAL(data_id, 7, 0) | FLD_VAL(len, 23, 8) |
2877 FLD_VAL(ecc, 31, 24);
2878
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302879 dsi_write_reg(dsidev, DSI_VC_LONG_PACKET_HEADER(channel), val);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002880}
2881
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302882static inline void dsi_vc_write_long_payload(struct platform_device *dsidev,
2883 int channel, u8 b1, u8 b2, u8 b3, u8 b4)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002884{
2885 u32 val;
2886
2887 val = b4 << 24 | b3 << 16 | b2 << 8 | b1 << 0;
2888
2889/* DSSDBG("\twriting %02x, %02x, %02x, %02x (%#010x)\n",
2890 b1, b2, b3, b4, val); */
2891
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302892 dsi_write_reg(dsidev, DSI_VC_LONG_PACKET_PAYLOAD(channel), val);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002893}
2894
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302895static int dsi_vc_send_long(struct platform_device *dsidev, int channel,
2896 u8 data_type, u8 *data, u16 len, u8 ecc)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002897{
2898 /*u32 val; */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302899 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002900 int i;
2901 u8 *p;
2902 int r = 0;
2903 u8 b1, b2, b3, b4;
2904
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302905 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002906 DSSDBG("dsi_vc_send_long, %d bytes\n", len);
2907
2908 /* len + header */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302909 if (dsi->vc[channel].fifo_size * 32 * 4 < len + 4) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002910 DSSERR("unable to send long packet: packet too long.\n");
2911 return -EINVAL;
2912 }
2913
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302914 dsi_vc_config_l4(dsidev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002915
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302916 dsi_vc_write_long_header(dsidev, channel, data_type, len, ecc);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002917
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002918 p = data;
2919 for (i = 0; i < len >> 2; i++) {
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302920 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002921 DSSDBG("\tsending full packet %d\n", i);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002922
2923 b1 = *p++;
2924 b2 = *p++;
2925 b3 = *p++;
2926 b4 = *p++;
2927
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302928 dsi_vc_write_long_payload(dsidev, channel, b1, b2, b3, b4);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002929 }
2930
2931 i = len % 4;
2932 if (i) {
2933 b1 = 0; b2 = 0; b3 = 0;
2934
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302935 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002936 DSSDBG("\tsending remainder bytes %d\n", i);
2937
2938 switch (i) {
2939 case 3:
2940 b1 = *p++;
2941 b2 = *p++;
2942 b3 = *p++;
2943 break;
2944 case 2:
2945 b1 = *p++;
2946 b2 = *p++;
2947 break;
2948 case 1:
2949 b1 = *p++;
2950 break;
2951 }
2952
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302953 dsi_vc_write_long_payload(dsidev, channel, b1, b2, b3, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002954 }
2955
2956 return r;
2957}
2958
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302959static int dsi_vc_send_short(struct platform_device *dsidev, int channel,
2960 u8 data_type, u16 data, u8 ecc)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002961{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302962 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002963 u32 r;
2964 u8 data_id;
2965
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302966 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002967
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302968 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002969 DSSDBG("dsi_vc_send_short(ch%d, dt %#x, b1 %#x, b2 %#x)\n",
2970 channel,
2971 data_type, data & 0xff, (data >> 8) & 0xff);
2972
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302973 dsi_vc_config_l4(dsidev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002974
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302975 if (FLD_GET(dsi_read_reg(dsidev, DSI_VC_CTRL(channel)), 16, 16)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002976 DSSERR("ERROR FIFO FULL, aborting transfer\n");
2977 return -EINVAL;
2978 }
2979
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302980 data_id = data_type | dsi->vc[channel].vc_id << 6;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002981
2982 r = (data_id << 0) | (data << 8) | (ecc << 24);
2983
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302984 dsi_write_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel), r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002985
2986 return 0;
2987}
2988
Archit Taneja1ffefe72011-05-12 17:26:24 +05302989int dsi_vc_send_null(struct omap_dss_device *dssdev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002990{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302991 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002992 u8 nullpkg[] = {0, 0, 0, 0};
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302993
2994 return dsi_vc_send_long(dsidev, channel, DSI_DT_NULL_PACKET, nullpkg,
2995 4, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002996}
2997EXPORT_SYMBOL(dsi_vc_send_null);
2998
Archit Taneja1ffefe72011-05-12 17:26:24 +05302999int dsi_vc_dcs_write_nosync(struct omap_dss_device *dssdev, int channel,
3000 u8 *data, int len)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003001{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303002 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003003 int r;
3004
3005 BUG_ON(len == 0);
3006
3007 if (len == 1) {
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303008 r = dsi_vc_send_short(dsidev, channel, DSI_DT_DCS_SHORT_WRITE_0,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003009 data[0], 0);
3010 } else if (len == 2) {
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303011 r = dsi_vc_send_short(dsidev, channel, DSI_DT_DCS_SHORT_WRITE_1,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003012 data[0] | (data[1] << 8), 0);
3013 } else {
3014 /* 0x39 = DCS Long Write */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303015 r = dsi_vc_send_long(dsidev, channel, DSI_DT_DCS_LONG_WRITE,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003016 data, len, 0);
3017 }
3018
3019 return r;
3020}
3021EXPORT_SYMBOL(dsi_vc_dcs_write_nosync);
3022
Archit Taneja1ffefe72011-05-12 17:26:24 +05303023int dsi_vc_dcs_write(struct omap_dss_device *dssdev, int channel, u8 *data,
3024 int len)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003025{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303026 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003027 int r;
3028
Archit Taneja1ffefe72011-05-12 17:26:24 +05303029 r = dsi_vc_dcs_write_nosync(dssdev, channel, data, len);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003030 if (r)
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003031 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003032
Archit Taneja1ffefe72011-05-12 17:26:24 +05303033 r = dsi_vc_send_bta_sync(dssdev, channel);
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003034 if (r)
3035 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003036
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303037 /* RX_FIFO_NOT_EMPTY */
3038 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinenb63ac1e2010-04-09 13:20:57 +03003039 DSSERR("rx fifo not empty after write, dumping data:\n");
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303040 dsi_vc_flush_receive_data(dsidev, channel);
Tomi Valkeinenb63ac1e2010-04-09 13:20:57 +03003041 r = -EIO;
3042 goto err;
3043 }
3044
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003045 return 0;
3046err:
3047 DSSERR("dsi_vc_dcs_write(ch %d, cmd 0x%02x, len %d) failed\n",
3048 channel, data[0], len);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003049 return r;
3050}
3051EXPORT_SYMBOL(dsi_vc_dcs_write);
3052
Archit Taneja1ffefe72011-05-12 17:26:24 +05303053int dsi_vc_dcs_write_0(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd)
Tomi Valkeinen828c48f2009-12-16 14:53:15 +02003054{
Archit Taneja1ffefe72011-05-12 17:26:24 +05303055 return dsi_vc_dcs_write(dssdev, channel, &dcs_cmd, 1);
Tomi Valkeinen828c48f2009-12-16 14:53:15 +02003056}
3057EXPORT_SYMBOL(dsi_vc_dcs_write_0);
3058
Archit Taneja1ffefe72011-05-12 17:26:24 +05303059int dsi_vc_dcs_write_1(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd,
3060 u8 param)
Tomi Valkeinen828c48f2009-12-16 14:53:15 +02003061{
3062 u8 buf[2];
3063 buf[0] = dcs_cmd;
3064 buf[1] = param;
Archit Taneja1ffefe72011-05-12 17:26:24 +05303065 return dsi_vc_dcs_write(dssdev, channel, buf, 2);
Tomi Valkeinen828c48f2009-12-16 14:53:15 +02003066}
3067EXPORT_SYMBOL(dsi_vc_dcs_write_1);
3068
Archit Taneja1ffefe72011-05-12 17:26:24 +05303069int dsi_vc_dcs_read(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd,
3070 u8 *buf, int buflen)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003071{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303072 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303073 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003074 u32 val;
3075 u8 dt;
3076 int r;
3077
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303078 if (dsi->debug_read)
Tomi Valkeinenff90a342009-12-03 13:38:04 +02003079 DSSDBG("dsi_vc_dcs_read(ch%d, dcs_cmd %x)\n", channel, dcs_cmd);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003080
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303081 r = dsi_vc_send_short(dsidev, channel, DSI_DT_DCS_READ, dcs_cmd, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003082 if (r)
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003083 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003084
Archit Taneja1ffefe72011-05-12 17:26:24 +05303085 r = dsi_vc_send_bta_sync(dssdev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003086 if (r)
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003087 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003088
3089 /* RX_FIFO_NOT_EMPTY */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303090 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20) == 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003091 DSSERR("RX fifo empty when trying to read.\n");
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003092 r = -EIO;
3093 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003094 }
3095
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303096 val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel));
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303097 if (dsi->debug_read)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003098 DSSDBG("\theader: %08x\n", val);
3099 dt = FLD_GET(val, 5, 0);
3100 if (dt == DSI_DT_RX_ACK_WITH_ERR) {
3101 u16 err = FLD_GET(val, 23, 8);
3102 dsi_show_rx_ack_with_err(err);
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003103 r = -EIO;
3104 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003105
3106 } else if (dt == DSI_DT_RX_SHORT_READ_1) {
3107 u8 data = FLD_GET(val, 15, 8);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303108 if (dsi->debug_read)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003109 DSSDBG("\tDCS short response, 1 byte: %02x\n", data);
3110
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003111 if (buflen < 1) {
3112 r = -EIO;
3113 goto err;
3114 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003115
3116 buf[0] = data;
3117
3118 return 1;
3119 } else if (dt == DSI_DT_RX_SHORT_READ_2) {
3120 u16 data = FLD_GET(val, 23, 8);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303121 if (dsi->debug_read)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003122 DSSDBG("\tDCS short response, 2 byte: %04x\n", data);
3123
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003124 if (buflen < 2) {
3125 r = -EIO;
3126 goto err;
3127 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003128
3129 buf[0] = data & 0xff;
3130 buf[1] = (data >> 8) & 0xff;
3131
3132 return 2;
3133 } else if (dt == DSI_DT_RX_DCS_LONG_READ) {
3134 int w;
3135 int len = FLD_GET(val, 23, 8);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303136 if (dsi->debug_read)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003137 DSSDBG("\tDCS long response, len %d\n", len);
3138
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003139 if (len > buflen) {
3140 r = -EIO;
3141 goto err;
3142 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003143
3144 /* two byte checksum ends the packet, not included in len */
3145 for (w = 0; w < len + 2;) {
3146 int b;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303147 val = dsi_read_reg(dsidev,
3148 DSI_VC_SHORT_PACKET_HEADER(channel));
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303149 if (dsi->debug_read)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003150 DSSDBG("\t\t%02x %02x %02x %02x\n",
3151 (val >> 0) & 0xff,
3152 (val >> 8) & 0xff,
3153 (val >> 16) & 0xff,
3154 (val >> 24) & 0xff);
3155
3156 for (b = 0; b < 4; ++b) {
3157 if (w < len)
3158 buf[w] = (val >> (b * 8)) & 0xff;
3159 /* we discard the 2 byte checksum */
3160 ++w;
3161 }
3162 }
3163
3164 return len;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003165 } else {
3166 DSSERR("\tunknown datatype 0x%02x\n", dt);
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003167 r = -EIO;
3168 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003169 }
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003170
3171 BUG();
3172err:
3173 DSSERR("dsi_vc_dcs_read(ch %d, cmd 0x%02x) failed\n",
3174 channel, dcs_cmd);
3175 return r;
3176
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003177}
3178EXPORT_SYMBOL(dsi_vc_dcs_read);
3179
Archit Taneja1ffefe72011-05-12 17:26:24 +05303180int dsi_vc_dcs_read_1(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd,
3181 u8 *data)
Tomi Valkeinen828c48f2009-12-16 14:53:15 +02003182{
3183 int r;
3184
Archit Taneja1ffefe72011-05-12 17:26:24 +05303185 r = dsi_vc_dcs_read(dssdev, channel, dcs_cmd, data, 1);
Tomi Valkeinen828c48f2009-12-16 14:53:15 +02003186
3187 if (r < 0)
3188 return r;
3189
3190 if (r != 1)
3191 return -EIO;
3192
3193 return 0;
3194}
3195EXPORT_SYMBOL(dsi_vc_dcs_read_1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003196
Archit Taneja1ffefe72011-05-12 17:26:24 +05303197int dsi_vc_dcs_read_2(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd,
3198 u8 *data1, u8 *data2)
Tomi Valkeinen53055aa2010-02-25 11:38:13 +02003199{
Tomi Valkeinen0c244f72010-06-09 15:19:29 +03003200 u8 buf[2];
Tomi Valkeinen53055aa2010-02-25 11:38:13 +02003201 int r;
3202
Archit Taneja1ffefe72011-05-12 17:26:24 +05303203 r = dsi_vc_dcs_read(dssdev, channel, dcs_cmd, buf, 2);
Tomi Valkeinen53055aa2010-02-25 11:38:13 +02003204
3205 if (r < 0)
3206 return r;
3207
3208 if (r != 2)
3209 return -EIO;
3210
Tomi Valkeinen0c244f72010-06-09 15:19:29 +03003211 *data1 = buf[0];
3212 *data2 = buf[1];
3213
Tomi Valkeinen53055aa2010-02-25 11:38:13 +02003214 return 0;
3215}
3216EXPORT_SYMBOL(dsi_vc_dcs_read_2);
3217
Archit Taneja1ffefe72011-05-12 17:26:24 +05303218int dsi_vc_set_max_rx_packet_size(struct omap_dss_device *dssdev, int channel,
3219 u16 len)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003220{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303221 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3222
3223 return dsi_vc_send_short(dsidev, channel, DSI_DT_SET_MAX_RET_PKG_SIZE,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003224 len, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003225}
3226EXPORT_SYMBOL(dsi_vc_set_max_rx_packet_size);
3227
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303228static int dsi_enter_ulps(struct platform_device *dsidev)
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003229{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303230 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003231 DECLARE_COMPLETION_ONSTACK(completion);
3232 int r;
3233
3234 DSSDBGF();
3235
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303236 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003237
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303238 WARN_ON(dsi->ulps_enabled);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003239
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303240 if (dsi->ulps_enabled)
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003241 return 0;
3242
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303243 if (REG_GET(dsidev, DSI_CLK_CTRL, 13, 13)) {
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003244 DSSERR("DDR_CLK_ALWAYS_ON enabled when entering ULPS\n");
3245 return -EIO;
3246 }
3247
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303248 dsi_sync_vc(dsidev, 0);
3249 dsi_sync_vc(dsidev, 1);
3250 dsi_sync_vc(dsidev, 2);
3251 dsi_sync_vc(dsidev, 3);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003252
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303253 dsi_force_tx_stop_mode_io(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003254
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303255 dsi_vc_enable(dsidev, 0, false);
3256 dsi_vc_enable(dsidev, 1, false);
3257 dsi_vc_enable(dsidev, 2, false);
3258 dsi_vc_enable(dsidev, 3, false);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003259
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303260 if (REG_GET(dsidev, DSI_COMPLEXIO_CFG2, 16, 16)) { /* HS_BUSY */
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003261 DSSERR("HS busy when enabling ULPS\n");
3262 return -EIO;
3263 }
3264
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303265 if (REG_GET(dsidev, DSI_COMPLEXIO_CFG2, 17, 17)) { /* LP_BUSY */
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003266 DSSERR("LP busy when enabling ULPS\n");
3267 return -EIO;
3268 }
3269
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303270 r = dsi_register_isr_cio(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003271 DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
3272 if (r)
3273 return r;
3274
3275 /* Assert TxRequestEsc for data lanes and TxUlpsClk for clk lane */
3276 /* LANEx_ULPS_SIG2 */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303277 REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG2, (1 << 0) | (1 << 1) | (1 << 2),
3278 7, 5);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003279
3280 if (wait_for_completion_timeout(&completion,
3281 msecs_to_jiffies(1000)) == 0) {
3282 DSSERR("ULPS enable timeout\n");
3283 r = -EIO;
3284 goto err;
3285 }
3286
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303287 dsi_unregister_isr_cio(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003288 DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
3289
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303290 dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_ULPS);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003291
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303292 dsi_if_enable(dsidev, false);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003293
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303294 dsi->ulps_enabled = true;
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003295
3296 return 0;
3297
3298err:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303299 dsi_unregister_isr_cio(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003300 DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
3301 return r;
3302}
3303
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303304static void dsi_set_lp_rx_timeout(struct platform_device *dsidev,
3305 unsigned ticks, bool x4, bool x16)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003306{
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003307 unsigned long fck;
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003308 unsigned long total_ticks;
3309 u32 r;
3310
3311 BUG_ON(ticks > 0x1fff);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003312
3313 /* ticks in DSI_FCK */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303314 fck = dsi_fclk_rate(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003315
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303316 r = dsi_read_reg(dsidev, DSI_TIMING2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003317 r = FLD_MOD(r, 1, 15, 15); /* LP_RX_TO */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003318 r = FLD_MOD(r, x16 ? 1 : 0, 14, 14); /* LP_RX_TO_X16 */
3319 r = FLD_MOD(r, x4 ? 1 : 0, 13, 13); /* LP_RX_TO_X4 */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003320 r = FLD_MOD(r, ticks, 12, 0); /* LP_RX_COUNTER */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303321 dsi_write_reg(dsidev, DSI_TIMING2, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003322
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003323 total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
3324
3325 DSSDBG("LP_RX_TO %lu ticks (%#x%s%s) = %lu ns\n",
3326 total_ticks,
3327 ticks, x4 ? " x4" : "", x16 ? " x16" : "",
3328 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003329}
3330
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303331static void dsi_set_ta_timeout(struct platform_device *dsidev, unsigned ticks,
3332 bool x8, bool x16)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003333{
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003334 unsigned long fck;
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003335 unsigned long total_ticks;
3336 u32 r;
3337
3338 BUG_ON(ticks > 0x1fff);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003339
3340 /* ticks in DSI_FCK */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303341 fck = dsi_fclk_rate(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003342
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303343 r = dsi_read_reg(dsidev, DSI_TIMING1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003344 r = FLD_MOD(r, 1, 31, 31); /* TA_TO */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003345 r = FLD_MOD(r, x16 ? 1 : 0, 30, 30); /* TA_TO_X16 */
3346 r = FLD_MOD(r, x8 ? 1 : 0, 29, 29); /* TA_TO_X8 */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003347 r = FLD_MOD(r, ticks, 28, 16); /* TA_TO_COUNTER */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303348 dsi_write_reg(dsidev, DSI_TIMING1, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003349
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003350 total_ticks = ticks * (x16 ? 16 : 1) * (x8 ? 8 : 1);
3351
3352 DSSDBG("TA_TO %lu ticks (%#x%s%s) = %lu ns\n",
3353 total_ticks,
3354 ticks, x8 ? " x8" : "", x16 ? " x16" : "",
3355 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003356}
3357
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303358static void dsi_set_stop_state_counter(struct platform_device *dsidev,
3359 unsigned ticks, bool x4, bool x16)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003360{
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003361 unsigned long fck;
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003362 unsigned long total_ticks;
3363 u32 r;
3364
3365 BUG_ON(ticks > 0x1fff);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003366
3367 /* ticks in DSI_FCK */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303368 fck = dsi_fclk_rate(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003369
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303370 r = dsi_read_reg(dsidev, DSI_TIMING1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003371 r = FLD_MOD(r, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003372 r = FLD_MOD(r, x16 ? 1 : 0, 14, 14); /* STOP_STATE_X16_IO */
3373 r = FLD_MOD(r, x4 ? 1 : 0, 13, 13); /* STOP_STATE_X4_IO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003374 r = FLD_MOD(r, ticks, 12, 0); /* STOP_STATE_COUNTER_IO */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303375 dsi_write_reg(dsidev, DSI_TIMING1, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003376
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003377 total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
3378
3379 DSSDBG("STOP_STATE_COUNTER %lu ticks (%#x%s%s) = %lu ns\n",
3380 total_ticks,
3381 ticks, x4 ? " x4" : "", x16 ? " x16" : "",
3382 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003383}
3384
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303385static void dsi_set_hs_tx_timeout(struct platform_device *dsidev,
3386 unsigned ticks, bool x4, bool x16)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003387{
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003388 unsigned long fck;
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003389 unsigned long total_ticks;
3390 u32 r;
3391
3392 BUG_ON(ticks > 0x1fff);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003393
3394 /* ticks in TxByteClkHS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303395 fck = dsi_get_txbyteclkhs(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003396
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303397 r = dsi_read_reg(dsidev, DSI_TIMING2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003398 r = FLD_MOD(r, 1, 31, 31); /* HS_TX_TO */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003399 r = FLD_MOD(r, x16 ? 1 : 0, 30, 30); /* HS_TX_TO_X16 */
3400 r = FLD_MOD(r, x4 ? 1 : 0, 29, 29); /* HS_TX_TO_X8 (4 really) */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003401 r = FLD_MOD(r, ticks, 28, 16); /* HS_TX_TO_COUNTER */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303402 dsi_write_reg(dsidev, DSI_TIMING2, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003403
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003404 total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
3405
3406 DSSDBG("HS_TX_TO %lu ticks (%#x%s%s) = %lu ns\n",
3407 total_ticks,
3408 ticks, x4 ? " x4" : "", x16 ? " x16" : "",
3409 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003410}
3411static int dsi_proto_config(struct omap_dss_device *dssdev)
3412{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303413 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003414 u32 r;
3415 int buswidth = 0;
3416
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303417 dsi_config_tx_fifo(dsidev, DSI_FIFO_SIZE_32,
Tomi Valkeinendd8079d2009-12-16 16:49:03 +02003418 DSI_FIFO_SIZE_32,
3419 DSI_FIFO_SIZE_32,
3420 DSI_FIFO_SIZE_32);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003421
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303422 dsi_config_rx_fifo(dsidev, DSI_FIFO_SIZE_32,
Tomi Valkeinendd8079d2009-12-16 16:49:03 +02003423 DSI_FIFO_SIZE_32,
3424 DSI_FIFO_SIZE_32,
3425 DSI_FIFO_SIZE_32);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003426
3427 /* XXX what values for the timeouts? */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303428 dsi_set_stop_state_counter(dsidev, 0x1000, false, false);
3429 dsi_set_ta_timeout(dsidev, 0x1fff, true, true);
3430 dsi_set_lp_rx_timeout(dsidev, 0x1fff, true, true);
3431 dsi_set_hs_tx_timeout(dsidev, 0x1fff, true, true);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003432
3433 switch (dssdev->ctrl.pixel_size) {
3434 case 16:
3435 buswidth = 0;
3436 break;
3437 case 18:
3438 buswidth = 1;
3439 break;
3440 case 24:
3441 buswidth = 2;
3442 break;
3443 default:
3444 BUG();
3445 }
3446
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303447 r = dsi_read_reg(dsidev, DSI_CTRL);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003448 r = FLD_MOD(r, 1, 1, 1); /* CS_RX_EN */
3449 r = FLD_MOD(r, 1, 2, 2); /* ECC_RX_EN */
3450 r = FLD_MOD(r, 1, 3, 3); /* TX_FIFO_ARBITRATION */
3451 r = FLD_MOD(r, 1, 4, 4); /* VP_CLK_RATIO, always 1, see errata*/
3452 r = FLD_MOD(r, buswidth, 7, 6); /* VP_DATA_BUS_WIDTH */
3453 r = FLD_MOD(r, 0, 8, 8); /* VP_CLK_POL */
3454 r = FLD_MOD(r, 2, 13, 12); /* LINE_BUFFER, 2 lines */
3455 r = FLD_MOD(r, 1, 14, 14); /* TRIGGER_RESET_MODE */
3456 r = FLD_MOD(r, 1, 19, 19); /* EOT_ENABLE */
Archit Taneja9613c022011-03-22 06:33:36 -05003457 if (!dss_has_feature(FEAT_DSI_DCS_CMD_CONFIG_VC)) {
3458 r = FLD_MOD(r, 1, 24, 24); /* DCS_CMD_ENABLE */
3459 /* DCS_CMD_CODE, 1=start, 0=continue */
3460 r = FLD_MOD(r, 0, 25, 25);
3461 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003462
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303463 dsi_write_reg(dsidev, DSI_CTRL, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003464
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303465 dsi_vc_initial_config(dsidev, 0);
3466 dsi_vc_initial_config(dsidev, 1);
3467 dsi_vc_initial_config(dsidev, 2);
3468 dsi_vc_initial_config(dsidev, 3);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003469
3470 return 0;
3471}
3472
3473static void dsi_proto_timings(struct omap_dss_device *dssdev)
3474{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303475 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003476 unsigned tlpx, tclk_zero, tclk_prepare, tclk_trail;
3477 unsigned tclk_pre, tclk_post;
3478 unsigned ths_prepare, ths_prepare_ths_zero, ths_zero;
3479 unsigned ths_trail, ths_exit;
3480 unsigned ddr_clk_pre, ddr_clk_post;
3481 unsigned enter_hs_mode_lat, exit_hs_mode_lat;
3482 unsigned ths_eot;
3483 u32 r;
3484
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303485 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003486 ths_prepare = FLD_GET(r, 31, 24);
3487 ths_prepare_ths_zero = FLD_GET(r, 23, 16);
3488 ths_zero = ths_prepare_ths_zero - ths_prepare;
3489 ths_trail = FLD_GET(r, 15, 8);
3490 ths_exit = FLD_GET(r, 7, 0);
3491
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303492 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003493 tlpx = FLD_GET(r, 22, 16) * 2;
3494 tclk_trail = FLD_GET(r, 15, 8);
3495 tclk_zero = FLD_GET(r, 7, 0);
3496
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303497 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003498 tclk_prepare = FLD_GET(r, 7, 0);
3499
3500 /* min 8*UI */
3501 tclk_pre = 20;
3502 /* min 60ns + 52*UI */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303503 tclk_post = ns2ddr(dsidev, 60) + 26;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003504
3505 /* ths_eot is 2 for 2 datalanes and 4 for 1 datalane */
3506 if (dssdev->phy.dsi.data1_lane != 0 &&
3507 dssdev->phy.dsi.data2_lane != 0)
3508 ths_eot = 2;
3509 else
3510 ths_eot = 4;
3511
3512 ddr_clk_pre = DIV_ROUND_UP(tclk_pre + tlpx + tclk_zero + tclk_prepare,
3513 4);
3514 ddr_clk_post = DIV_ROUND_UP(tclk_post + ths_trail, 4) + ths_eot;
3515
3516 BUG_ON(ddr_clk_pre == 0 || ddr_clk_pre > 255);
3517 BUG_ON(ddr_clk_post == 0 || ddr_clk_post > 255);
3518
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303519 r = dsi_read_reg(dsidev, DSI_CLK_TIMING);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003520 r = FLD_MOD(r, ddr_clk_pre, 15, 8);
3521 r = FLD_MOD(r, ddr_clk_post, 7, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303522 dsi_write_reg(dsidev, DSI_CLK_TIMING, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003523
3524 DSSDBG("ddr_clk_pre %u, ddr_clk_post %u\n",
3525 ddr_clk_pre,
3526 ddr_clk_post);
3527
3528 enter_hs_mode_lat = 1 + DIV_ROUND_UP(tlpx, 4) +
3529 DIV_ROUND_UP(ths_prepare, 4) +
3530 DIV_ROUND_UP(ths_zero + 3, 4);
3531
3532 exit_hs_mode_lat = DIV_ROUND_UP(ths_trail + ths_exit, 4) + 1 + ths_eot;
3533
3534 r = FLD_VAL(enter_hs_mode_lat, 31, 16) |
3535 FLD_VAL(exit_hs_mode_lat, 15, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303536 dsi_write_reg(dsidev, DSI_VM_TIMING7, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003537
3538 DSSDBG("enter_hs_mode_lat %u, exit_hs_mode_lat %u\n",
3539 enter_hs_mode_lat, exit_hs_mode_lat);
3540}
3541
3542
3543#define DSI_DECL_VARS \
3544 int __dsi_cb = 0; u32 __dsi_cv = 0;
3545
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303546#define DSI_FLUSH(dsidev, ch) \
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003547 if (__dsi_cb > 0) { \
3548 /*DSSDBG("sending long packet %#010x\n", __dsi_cv);*/ \
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303549 dsi_write_reg(dsidev, DSI_VC_LONG_PACKET_PAYLOAD(ch), __dsi_cv); \
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003550 __dsi_cb = __dsi_cv = 0; \
3551 }
3552
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303553#define DSI_PUSH(dsidev, ch, data) \
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003554 do { \
3555 __dsi_cv |= (data) << (__dsi_cb * 8); \
3556 /*DSSDBG("cv = %#010x, cb = %d\n", __dsi_cv, __dsi_cb);*/ \
3557 if (++__dsi_cb > 3) \
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303558 DSI_FLUSH(dsidev, ch); \
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003559 } while (0)
3560
3561static int dsi_update_screen_l4(struct omap_dss_device *dssdev,
3562 int x, int y, int w, int h)
3563{
3564 /* Note: supports only 24bit colors in 32bit container */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303565 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303566 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003567 int first = 1;
3568 int fifo_stalls = 0;
3569 int max_dsi_packet_size;
3570 int max_data_per_packet;
3571 int max_pixels_per_packet;
3572 int pixels_left;
3573 int bytespp = dssdev->ctrl.pixel_size / 8;
3574 int scr_width;
3575 u32 __iomem *data;
3576 int start_offset;
3577 int horiz_inc;
3578 int current_x;
3579 struct omap_overlay *ovl;
3580
3581 debug_irq = 0;
3582
3583 DSSDBG("dsi_update_screen_l4 (%d,%d %dx%d)\n",
3584 x, y, w, h);
3585
3586 ovl = dssdev->manager->overlays[0];
3587
3588 if (ovl->info.color_mode != OMAP_DSS_COLOR_RGB24U)
3589 return -EINVAL;
3590
3591 if (dssdev->ctrl.pixel_size != 24)
3592 return -EINVAL;
3593
3594 scr_width = ovl->info.screen_width;
3595 data = ovl->info.vaddr;
3596
3597 start_offset = scr_width * y + x;
3598 horiz_inc = scr_width - w;
3599 current_x = x;
3600
3601 /* We need header(4) + DCSCMD(1) + pixels(numpix*bytespp) bytes
3602 * in fifo */
3603
3604 /* When using CPU, max long packet size is TX buffer size */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303605 max_dsi_packet_size = dsi->vc[0].fifo_size * 32 * 4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003606
3607 /* we seem to get better perf if we divide the tx fifo to half,
3608 and while the other half is being sent, we fill the other half
3609 max_dsi_packet_size /= 2; */
3610
3611 max_data_per_packet = max_dsi_packet_size - 4 - 1;
3612
3613 max_pixels_per_packet = max_data_per_packet / bytespp;
3614
3615 DSSDBG("max_pixels_per_packet %d\n", max_pixels_per_packet);
3616
3617 pixels_left = w * h;
3618
3619 DSSDBG("total pixels %d\n", pixels_left);
3620
3621 data += start_offset;
3622
3623 while (pixels_left > 0) {
3624 /* 0x2c = write_memory_start */
3625 /* 0x3c = write_memory_continue */
3626 u8 dcs_cmd = first ? 0x2c : 0x3c;
3627 int pixels;
3628 DSI_DECL_VARS;
3629 first = 0;
3630
3631#if 1
3632 /* using fifo not empty */
3633 /* TX_FIFO_NOT_EMPTY */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303634 while (FLD_GET(dsi_read_reg(dsidev, DSI_VC_CTRL(0)), 5, 5)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003635 fifo_stalls++;
3636 if (fifo_stalls > 0xfffff) {
3637 DSSERR("fifo stalls overflow, pixels left %d\n",
3638 pixels_left);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303639 dsi_if_enable(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003640 return -EIO;
3641 }
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02003642 udelay(1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003643 }
3644#elif 1
3645 /* using fifo emptiness */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303646 while ((REG_GET(dsidev, DSI_TX_FIFO_VC_EMPTINESS, 7, 0)+1)*4 <
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003647 max_dsi_packet_size) {
3648 fifo_stalls++;
3649 if (fifo_stalls > 0xfffff) {
3650 DSSERR("fifo stalls overflow, pixels left %d\n",
3651 pixels_left);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303652 dsi_if_enable(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003653 return -EIO;
3654 }
3655 }
3656#else
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303657 while ((REG_GET(dsidev, DSI_TX_FIFO_VC_EMPTINESS,
3658 7, 0) + 1) * 4 == 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003659 fifo_stalls++;
3660 if (fifo_stalls > 0xfffff) {
3661 DSSERR("fifo stalls overflow, pixels left %d\n",
3662 pixels_left);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303663 dsi_if_enable(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003664 return -EIO;
3665 }
3666 }
3667#endif
3668 pixels = min(max_pixels_per_packet, pixels_left);
3669
3670 pixels_left -= pixels;
3671
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303672 dsi_vc_write_long_header(dsidev, 0, DSI_DT_DCS_LONG_WRITE,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003673 1 + pixels * bytespp, 0);
3674
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303675 DSI_PUSH(dsidev, 0, dcs_cmd);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003676
3677 while (pixels-- > 0) {
3678 u32 pix = __raw_readl(data++);
3679
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303680 DSI_PUSH(dsidev, 0, (pix >> 16) & 0xff);
3681 DSI_PUSH(dsidev, 0, (pix >> 8) & 0xff);
3682 DSI_PUSH(dsidev, 0, (pix >> 0) & 0xff);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003683
3684 current_x++;
3685 if (current_x == x+w) {
3686 current_x = x;
3687 data += horiz_inc;
3688 }
3689 }
3690
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303691 DSI_FLUSH(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003692 }
3693
3694 return 0;
3695}
3696
3697static void dsi_update_screen_dispc(struct omap_dss_device *dssdev,
3698 u16 x, u16 y, u16 w, u16 h)
3699{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303700 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303701 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003702 unsigned bytespp;
3703 unsigned bytespl;
3704 unsigned bytespf;
3705 unsigned total_len;
3706 unsigned packet_payload;
3707 unsigned packet_len;
3708 u32 l;
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03003709 int r;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303710 const unsigned channel = dsi->update_channel;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003711 /* line buffer is 1024 x 24bits */
3712 /* XXX: for some reason using full buffer size causes considerable TX
3713 * slowdown with update sizes that fill the whole buffer */
3714 const unsigned line_buf_size = 1023 * 3;
3715
Tomi Valkeinen446f7bf2010-01-11 16:12:31 +02003716 DSSDBG("dsi_update_screen_dispc(%d,%d %dx%d)\n",
3717 x, y, w, h);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003718
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303719 dsi_vc_config_vp(dsidev, channel);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003720
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003721 bytespp = dssdev->ctrl.pixel_size / 8;
3722 bytespl = w * bytespp;
3723 bytespf = bytespl * h;
3724
3725 /* NOTE: packet_payload has to be equal to N * bytespl, where N is
3726 * number of lines in a packet. See errata about VP_CLK_RATIO */
3727
3728 if (bytespf < line_buf_size)
3729 packet_payload = bytespf;
3730 else
3731 packet_payload = (line_buf_size) / bytespl * bytespl;
3732
3733 packet_len = packet_payload + 1; /* 1 byte for DCS cmd */
3734 total_len = (bytespf / packet_payload) * packet_len;
3735
3736 if (bytespf % packet_payload)
3737 total_len += (bytespf % packet_payload) + 1;
3738
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003739 l = FLD_VAL(total_len, 23, 0); /* TE_SIZE */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303740 dsi_write_reg(dsidev, DSI_VC_TE(channel), l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003741
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303742 dsi_vc_write_long_header(dsidev, channel, DSI_DT_DCS_LONG_WRITE,
3743 packet_len, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003744
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303745 if (dsi->te_enabled)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003746 l = FLD_MOD(l, 1, 30, 30); /* TE_EN */
3747 else
3748 l = FLD_MOD(l, 1, 31, 31); /* TE_START */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303749 dsi_write_reg(dsidev, DSI_VC_TE(channel), l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003750
3751 /* We put SIDLEMODE to no-idle for the duration of the transfer,
3752 * because DSS interrupts are not capable of waking up the CPU and the
3753 * framedone interrupt could be delayed for quite a long time. I think
3754 * the same goes for any DSS interrupts, but for some reason I have not
3755 * seen the problem anywhere else than here.
3756 */
3757 dispc_disable_sidle();
3758
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303759 dsi_perf_mark_start(dsidev);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003760
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303761 r = queue_delayed_work(dsi->workqueue, &dsi->framedone_timeout_work,
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003762 msecs_to_jiffies(250));
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03003763 BUG_ON(r == 0);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003764
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003765 dss_start_update(dssdev);
3766
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303767 if (dsi->te_enabled) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003768 /* disable LP_RX_TO, so that we can receive TE. Time to wait
3769 * for TE is longer than the timer allows */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303770 REG_FLD_MOD(dsidev, DSI_TIMING2, 0, 15, 15); /* LP_RX_TO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003771
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303772 dsi_vc_send_bta(dsidev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003773
3774#ifdef DSI_CATCH_MISSING_TE
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303775 mod_timer(&dsi->te_timer, jiffies + msecs_to_jiffies(250));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003776#endif
3777 }
3778}
3779
3780#ifdef DSI_CATCH_MISSING_TE
3781static void dsi_te_timeout(unsigned long arg)
3782{
3783 DSSERR("TE not received for 250ms!\n");
3784}
3785#endif
3786
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303787static void dsi_handle_framedone(struct platform_device *dsidev, int error)
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003788{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303789 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
3790
Tomi Valkeinenab83b142010-06-09 15:31:01 +03003791 /* SIDLEMODE back to smart-idle */
3792 dispc_enable_sidle();
3793
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303794 if (dsi->te_enabled) {
Tomi Valkeinenab83b142010-06-09 15:31:01 +03003795 /* enable LP_RX_TO again after the TE */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303796 REG_FLD_MOD(dsidev, DSI_TIMING2, 1, 15, 15); /* LP_RX_TO */
Tomi Valkeinenab83b142010-06-09 15:31:01 +03003797 }
3798
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303799 dsi->framedone_callback(error, dsi->framedone_data);
Tomi Valkeinenab83b142010-06-09 15:31:01 +03003800
3801 if (!error)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303802 dsi_perf_show(dsidev, "DISPC");
Tomi Valkeinenab83b142010-06-09 15:31:01 +03003803}
3804
3805static void dsi_framedone_timeout_work_callback(struct work_struct *work)
3806{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303807 struct dsi_data *dsi = container_of(work, struct dsi_data,
3808 framedone_timeout_work.work);
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03003809 /* XXX While extremely unlikely, we could get FRAMEDONE interrupt after
3810 * 250ms which would conflict with this timeout work. What should be
3811 * done is first cancel the transfer on the HW, and then cancel the
Tomi Valkeinenab83b142010-06-09 15:31:01 +03003812 * possibly scheduled framedone work. However, cancelling the transfer
3813 * on the HW is buggy, and would probably require resetting the whole
3814 * DSI */
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03003815
Tomi Valkeinenab83b142010-06-09 15:31:01 +03003816 DSSERR("Framedone not received for 250ms!\n");
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003817
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303818 dsi_handle_framedone(dsi->pdev, -ETIMEDOUT);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003819}
3820
Tomi Valkeinenab83b142010-06-09 15:31:01 +03003821static void dsi_framedone_irq_callback(void *data, u32 mask)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003822{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303823 struct omap_dss_device *dssdev = (struct omap_dss_device *) data;
3824 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303825 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
3826
Tomi Valkeinenab83b142010-06-09 15:31:01 +03003827 /* Note: We get FRAMEDONE when DISPC has finished sending pixels and
3828 * turns itself off. However, DSI still has the pixels in its buffers,
3829 * and is sending the data.
3830 */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003831
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303832 __cancel_delayed_work(&dsi->framedone_timeout_work);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003833
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303834 dsi_handle_framedone(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003835
Archit Tanejacf398fb2011-03-23 09:59:34 +00003836#ifdef CONFIG_OMAP2_DSS_FAKE_VSYNC
3837 dispc_fake_vsync_irq();
3838#endif
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003839}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003840
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003841int omap_dsi_prepare_update(struct omap_dss_device *dssdev,
Tomi Valkeinen26a8c252010-06-09 15:31:34 +03003842 u16 *x, u16 *y, u16 *w, u16 *h,
3843 bool enlarge_update_area)
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003844{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303845 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003846 u16 dw, dh;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003847
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003848 dssdev->driver->get_resolution(dssdev, &dw, &dh);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003849
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003850 if (*x > dw || *y > dh)
3851 return -EINVAL;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003852
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003853 if (*x + *w > dw)
3854 return -EINVAL;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003855
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003856 if (*y + *h > dh)
3857 return -EINVAL;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003858
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003859 if (*w == 1)
3860 return -EINVAL;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003861
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003862 if (*w == 0 || *h == 0)
3863 return -EINVAL;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003864
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303865 dsi_perf_mark_setup(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003866
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003867 if (dssdev->manager->caps & OMAP_DSS_OVL_MGR_CAP_DISPC) {
Tomi Valkeinen26a8c252010-06-09 15:31:34 +03003868 dss_setup_partial_planes(dssdev, x, y, w, h,
3869 enlarge_update_area);
Sumit Semwal64ba4f72010-12-02 11:27:10 +00003870 dispc_set_lcd_size(dssdev->manager->id, *w, *h);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003871 }
3872
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003873 return 0;
3874}
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003875EXPORT_SYMBOL(omap_dsi_prepare_update);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003876
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003877int omap_dsi_update(struct omap_dss_device *dssdev,
3878 int channel,
3879 u16 x, u16 y, u16 w, u16 h,
3880 void (*callback)(int, void *), void *data)
3881{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303882 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303883 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303884
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303885 dsi->update_channel = channel;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003886
Tomi Valkeinena6027712010-05-25 17:01:28 +03003887 /* OMAP DSS cannot send updates of odd widths.
3888 * omap_dsi_prepare_update() makes the widths even, but add a BUG_ON
3889 * here to make sure we catch erroneous updates. Otherwise we'll only
3890 * see rather obscure HW error happening, as DSS halts. */
3891 BUG_ON(x % 2 == 1);
3892
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003893 if (dssdev->manager->caps & OMAP_DSS_OVL_MGR_CAP_DISPC) {
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303894 dsi->framedone_callback = callback;
3895 dsi->framedone_data = data;
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003896
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303897 dsi->update_region.x = x;
3898 dsi->update_region.y = y;
3899 dsi->update_region.w = w;
3900 dsi->update_region.h = h;
3901 dsi->update_region.device = dssdev;
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003902
3903 dsi_update_screen_dispc(dssdev, x, y, w, h);
3904 } else {
Archit Tanejae9c31af2010-07-14 14:11:50 +02003905 int r;
3906
3907 r = dsi_update_screen_l4(dssdev, x, y, w, h);
3908 if (r)
3909 return r;
3910
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303911 dsi_perf_show(dsidev, "L4");
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003912 callback(0, data);
3913 }
3914
3915 return 0;
3916}
3917EXPORT_SYMBOL(omap_dsi_update);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003918
3919/* Display funcs */
3920
3921static int dsi_display_init_dispc(struct omap_dss_device *dssdev)
3922{
3923 int r;
Archit Taneja5a8b5722011-05-12 17:26:29 +05303924 u32 irq;
3925
3926 irq = dssdev->manager->id == OMAP_DSS_CHANNEL_LCD ?
3927 DISPC_IRQ_FRAMEDONE : DISPC_IRQ_FRAMEDONE2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003928
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303929 r = omap_dispc_register_isr(dsi_framedone_irq_callback, (void *) dssdev,
Archit Taneja5a8b5722011-05-12 17:26:29 +05303930 irq);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003931 if (r) {
3932 DSSERR("can't get FRAMEDONE irq\n");
3933 return r;
3934 }
3935
Sumit Semwal64ba4f72010-12-02 11:27:10 +00003936 dispc_set_lcd_display_type(dssdev->manager->id,
3937 OMAP_DSS_LCD_DISPLAY_TFT);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003938
Sumit Semwal64ba4f72010-12-02 11:27:10 +00003939 dispc_set_parallel_interface_mode(dssdev->manager->id,
3940 OMAP_DSS_PARALLELMODE_DSI);
3941 dispc_enable_fifohandcheck(dssdev->manager->id, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003942
Sumit Semwal64ba4f72010-12-02 11:27:10 +00003943 dispc_set_tft_data_lines(dssdev->manager->id, dssdev->ctrl.pixel_size);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003944
3945 {
3946 struct omap_video_timings timings = {
3947 .hsw = 1,
3948 .hfp = 1,
3949 .hbp = 1,
3950 .vsw = 1,
3951 .vfp = 0,
3952 .vbp = 0,
3953 };
3954
Sumit Semwal64ba4f72010-12-02 11:27:10 +00003955 dispc_set_lcd_timings(dssdev->manager->id, &timings);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003956 }
3957
3958 return 0;
3959}
3960
3961static void dsi_display_uninit_dispc(struct omap_dss_device *dssdev)
3962{
Archit Taneja5a8b5722011-05-12 17:26:29 +05303963 u32 irq;
3964
3965 irq = dssdev->manager->id == OMAP_DSS_CHANNEL_LCD ?
3966 DISPC_IRQ_FRAMEDONE : DISPC_IRQ_FRAMEDONE2;
3967
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303968 omap_dispc_unregister_isr(dsi_framedone_irq_callback, (void *) dssdev,
Archit Taneja5a8b5722011-05-12 17:26:29 +05303969 irq);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003970}
3971
3972static int dsi_configure_dsi_clocks(struct omap_dss_device *dssdev)
3973{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303974 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003975 struct dsi_clock_info cinfo;
3976 int r;
3977
Archit Taneja1bb47832011-02-24 14:17:30 +05303978 /* we always use DSS_CLK_SYSCK as input clock */
3979 cinfo.use_sys_clk = true;
Tomi Valkeinenc6940a32011-02-22 13:36:10 +02003980 cinfo.regn = dssdev->clocks.dsi.regn;
3981 cinfo.regm = dssdev->clocks.dsi.regm;
3982 cinfo.regm_dispc = dssdev->clocks.dsi.regm_dispc;
3983 cinfo.regm_dsi = dssdev->clocks.dsi.regm_dsi;
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00003984 r = dsi_calc_clock_rates(dssdev, &cinfo);
Ville Syrjäläebf0a3f2010-04-22 22:50:05 +02003985 if (r) {
3986 DSSERR("Failed to calc dsi clocks\n");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003987 return r;
Ville Syrjäläebf0a3f2010-04-22 22:50:05 +02003988 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003989
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303990 r = dsi_pll_set_clock_div(dsidev, &cinfo);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003991 if (r) {
3992 DSSERR("Failed to set dsi clocks\n");
3993 return r;
3994 }
3995
3996 return 0;
3997}
3998
3999static int dsi_configure_dispc_clocks(struct omap_dss_device *dssdev)
4000{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304001 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004002 struct dispc_clock_info dispc_cinfo;
4003 int r;
4004 unsigned long long fck;
4005
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304006 fck = dsi_get_pll_hsdiv_dispc_rate(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004007
Archit Tanejae8881662011-04-12 13:52:24 +05304008 dispc_cinfo.lck_div = dssdev->clocks.dispc.channel.lck_div;
4009 dispc_cinfo.pck_div = dssdev->clocks.dispc.channel.pck_div;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004010
4011 r = dispc_calc_clock_rates(fck, &dispc_cinfo);
4012 if (r) {
4013 DSSERR("Failed to calc dispc clocks\n");
4014 return r;
4015 }
4016
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00004017 r = dispc_set_clock_div(dssdev->manager->id, &dispc_cinfo);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004018 if (r) {
4019 DSSERR("Failed to set dispc clocks\n");
4020 return r;
4021 }
4022
4023 return 0;
4024}
4025
4026static int dsi_display_init_dsi(struct omap_dss_device *dssdev)
4027{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304028 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Taneja5a8b5722011-05-12 17:26:29 +05304029 int dsi_module = dsi_get_dsidev_id(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004030 int r;
4031
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304032 r = dsi_pll_init(dsidev, true, true);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004033 if (r)
4034 goto err0;
4035
4036 r = dsi_configure_dsi_clocks(dssdev);
4037 if (r)
4038 goto err1;
4039
Archit Tanejae8881662011-04-12 13:52:24 +05304040 dss_select_dispc_clk_source(dssdev->clocks.dispc.dispc_fclk_src);
Archit Taneja5a8b5722011-05-12 17:26:29 +05304041 dss_select_dsi_clk_source(dsi_module, dssdev->clocks.dsi.dsi_fclk_src);
Archit Taneja9613c022011-03-22 06:33:36 -05004042 dss_select_lcd_clk_source(dssdev->manager->id,
Archit Tanejae8881662011-04-12 13:52:24 +05304043 dssdev->clocks.dispc.channel.lcd_clk_src);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004044
4045 DSSDBG("PLL OK\n");
4046
4047 r = dsi_configure_dispc_clocks(dssdev);
4048 if (r)
4049 goto err2;
4050
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03004051 r = dsi_cio_init(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004052 if (r)
4053 goto err2;
4054
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304055 _dsi_print_reset_status(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004056
4057 dsi_proto_timings(dssdev);
4058 dsi_set_lp_clk_divisor(dssdev);
4059
4060 if (1)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304061 _dsi_print_reset_status(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004062
4063 r = dsi_proto_config(dssdev);
4064 if (r)
4065 goto err3;
4066
4067 /* enable interface */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304068 dsi_vc_enable(dsidev, 0, 1);
4069 dsi_vc_enable(dsidev, 1, 1);
4070 dsi_vc_enable(dsidev, 2, 1);
4071 dsi_vc_enable(dsidev, 3, 1);
4072 dsi_if_enable(dsidev, 1);
4073 dsi_force_tx_stop_mode_io(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004074
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004075 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004076err3:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304077 dsi_cio_uninit(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004078err2:
Archit Taneja89a35e52011-04-12 13:52:23 +05304079 dss_select_dispc_clk_source(OMAP_DSS_CLK_SRC_FCK);
Archit Taneja5a8b5722011-05-12 17:26:29 +05304080 dss_select_dsi_clk_source(dsi_module, OMAP_DSS_CLK_SRC_FCK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004081err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304082 dsi_pll_uninit(dsidev, true);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004083err0:
4084 return r;
4085}
4086
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03004087static void dsi_display_uninit_dsi(struct omap_dss_device *dssdev,
Tomi Valkeinen22d6d672010-10-11 11:33:30 +03004088 bool disconnect_lanes, bool enter_ulps)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004089{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304090 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304091 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja5a8b5722011-05-12 17:26:29 +05304092 int dsi_module = dsi_get_dsidev_id(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304093
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304094 if (enter_ulps && !dsi->ulps_enabled)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304095 dsi_enter_ulps(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03004096
Ville Syrjäläd7370102010-04-22 22:50:09 +02004097 /* disable interface */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304098 dsi_if_enable(dsidev, 0);
4099 dsi_vc_enable(dsidev, 0, 0);
4100 dsi_vc_enable(dsidev, 1, 0);
4101 dsi_vc_enable(dsidev, 2, 0);
4102 dsi_vc_enable(dsidev, 3, 0);
Ville Syrjäläd7370102010-04-22 22:50:09 +02004103
Archit Taneja89a35e52011-04-12 13:52:23 +05304104 dss_select_dispc_clk_source(OMAP_DSS_CLK_SRC_FCK);
Archit Taneja5a8b5722011-05-12 17:26:29 +05304105 dss_select_dsi_clk_source(dsi_module, OMAP_DSS_CLK_SRC_FCK);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304106 dsi_cio_uninit(dsidev);
4107 dsi_pll_uninit(dsidev, disconnect_lanes);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004108}
4109
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304110static int dsi_core_init(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004111{
4112 /* Autoidle */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304113 REG_FLD_MOD(dsidev, DSI_SYSCONFIG, 1, 0, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004114
4115 /* ENWAKEUP */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304116 REG_FLD_MOD(dsidev, DSI_SYSCONFIG, 1, 2, 2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004117
4118 /* SIDLEMODE smart-idle */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304119 REG_FLD_MOD(dsidev, DSI_SYSCONFIG, 2, 4, 3);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004120
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304121 _dsi_initialize_irq(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004122
4123 return 0;
4124}
4125
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004126int omapdss_dsi_display_enable(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004127{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304128 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304129 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004130 int r = 0;
4131
4132 DSSDBG("dsi_display_enable\n");
4133
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304134 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004135
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304136 mutex_lock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004137
4138 r = omap_dss_start_device(dssdev);
4139 if (r) {
4140 DSSERR("failed to start device\n");
4141 goto err0;
4142 }
4143
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004144 enable_clocks(1);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304145 dsi_enable_pll_clock(dsidev, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004146
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304147 r = _dsi_reset(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004148 if (r)
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004149 goto err1;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004150
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304151 dsi_core_init(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004152
4153 r = dsi_display_init_dispc(dssdev);
4154 if (r)
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004155 goto err1;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004156
4157 r = dsi_display_init_dsi(dssdev);
4158 if (r)
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004159 goto err2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004160
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304161 mutex_unlock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004162
4163 return 0;
4164
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004165err2:
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004166 dsi_display_uninit_dispc(dssdev);
4167err1:
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004168 enable_clocks(0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304169 dsi_enable_pll_clock(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004170 omap_dss_stop_device(dssdev);
4171err0:
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304172 mutex_unlock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004173 DSSDBG("dsi_display_enable FAILED\n");
4174 return r;
4175}
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004176EXPORT_SYMBOL(omapdss_dsi_display_enable);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004177
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03004178void omapdss_dsi_display_disable(struct omap_dss_device *dssdev,
Tomi Valkeinen22d6d672010-10-11 11:33:30 +03004179 bool disconnect_lanes, bool enter_ulps)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004180{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304181 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304182 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304183
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004184 DSSDBG("dsi_display_disable\n");
4185
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304186 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004187
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304188 mutex_lock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004189
4190 dsi_display_uninit_dispc(dssdev);
4191
Tomi Valkeinen22d6d672010-10-11 11:33:30 +03004192 dsi_display_uninit_dsi(dssdev, disconnect_lanes, enter_ulps);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004193
4194 enable_clocks(0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304195 dsi_enable_pll_clock(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004196
4197 omap_dss_stop_device(dssdev);
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004198
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304199 mutex_unlock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004200}
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004201EXPORT_SYMBOL(omapdss_dsi_display_disable);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004202
Tomi Valkeinen225b6502010-01-11 15:11:01 +02004203int omapdss_dsi_enable_te(struct omap_dss_device *dssdev, bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004204{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304205 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4206 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4207
4208 dsi->te_enabled = enable;
Tomi Valkeinen225b6502010-01-11 15:11:01 +02004209 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004210}
Tomi Valkeinen225b6502010-01-11 15:11:01 +02004211EXPORT_SYMBOL(omapdss_dsi_enable_te);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004212
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004213void dsi_get_overlay_fifo_thresholds(enum omap_plane plane,
4214 u32 fifo_size, enum omap_burst_size *burst_size,
4215 u32 *fifo_low, u32 *fifo_high)
4216{
4217 unsigned burst_size_bytes;
4218
4219 *burst_size = OMAP_DSS_BURST_16x32;
4220 burst_size_bytes = 16 * 32 / 8;
4221
4222 *fifo_high = fifo_size - burst_size_bytes;
Tomi Valkeinen36194b42010-05-18 13:35:37 +03004223 *fifo_low = fifo_size - burst_size_bytes * 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004224}
4225
4226int dsi_init_display(struct omap_dss_device *dssdev)
4227{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304228 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4229 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4230
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004231 DSSDBG("DSI init\n");
4232
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004233 /* XXX these should be figured out dynamically */
4234 dssdev->caps = OMAP_DSS_DISPLAY_CAP_MANUAL_UPDATE |
4235 OMAP_DSS_DISPLAY_CAP_TEAR_ELIM;
4236
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304237 if (dsi->vdds_dsi_reg == NULL) {
Tomi Valkeinen5f42f2c2011-02-22 15:53:46 +02004238 struct regulator *vdds_dsi;
4239
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304240 vdds_dsi = regulator_get(&dsi->pdev->dev, "vdds_dsi");
Tomi Valkeinen5f42f2c2011-02-22 15:53:46 +02004241
4242 if (IS_ERR(vdds_dsi)) {
4243 DSSERR("can't get VDDS_DSI regulator\n");
4244 return PTR_ERR(vdds_dsi);
4245 }
4246
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304247 dsi->vdds_dsi_reg = vdds_dsi;
Tomi Valkeinen5f42f2c2011-02-22 15:53:46 +02004248 }
4249
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004250 return 0;
4251}
4252
Archit Taneja5ee3c142011-03-02 12:35:53 +05304253int omap_dsi_request_vc(struct omap_dss_device *dssdev, int *channel)
4254{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304255 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4256 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja5ee3c142011-03-02 12:35:53 +05304257 int i;
4258
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304259 for (i = 0; i < ARRAY_SIZE(dsi->vc); i++) {
4260 if (!dsi->vc[i].dssdev) {
4261 dsi->vc[i].dssdev = dssdev;
Archit Taneja5ee3c142011-03-02 12:35:53 +05304262 *channel = i;
4263 return 0;
4264 }
4265 }
4266
4267 DSSERR("cannot get VC for display %s", dssdev->name);
4268 return -ENOSPC;
4269}
4270EXPORT_SYMBOL(omap_dsi_request_vc);
4271
4272int omap_dsi_set_vc_id(struct omap_dss_device *dssdev, int channel, int vc_id)
4273{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304274 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4275 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4276
Archit Taneja5ee3c142011-03-02 12:35:53 +05304277 if (vc_id < 0 || vc_id > 3) {
4278 DSSERR("VC ID out of range\n");
4279 return -EINVAL;
4280 }
4281
4282 if (channel < 0 || channel > 3) {
4283 DSSERR("Virtual Channel out of range\n");
4284 return -EINVAL;
4285 }
4286
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304287 if (dsi->vc[channel].dssdev != dssdev) {
Archit Taneja5ee3c142011-03-02 12:35:53 +05304288 DSSERR("Virtual Channel not allocated to display %s\n",
4289 dssdev->name);
4290 return -EINVAL;
4291 }
4292
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304293 dsi->vc[channel].vc_id = vc_id;
Archit Taneja5ee3c142011-03-02 12:35:53 +05304294
4295 return 0;
4296}
4297EXPORT_SYMBOL(omap_dsi_set_vc_id);
4298
4299void omap_dsi_release_vc(struct omap_dss_device *dssdev, int channel)
4300{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304301 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4302 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4303
Archit Taneja5ee3c142011-03-02 12:35:53 +05304304 if ((channel >= 0 && channel <= 3) &&
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304305 dsi->vc[channel].dssdev == dssdev) {
4306 dsi->vc[channel].dssdev = NULL;
4307 dsi->vc[channel].vc_id = 0;
Archit Taneja5ee3c142011-03-02 12:35:53 +05304308 }
4309}
4310EXPORT_SYMBOL(omap_dsi_release_vc);
4311
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304312void dsi_wait_pll_hsdiv_dispc_active(struct platform_device *dsidev)
Tomi Valkeinene406f902010-06-09 15:28:12 +03004313{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304314 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 7, 1) != 1)
Archit Taneja067a57e2011-03-02 11:57:25 +05304315 DSSERR("%s (%s) not active\n",
Archit Taneja89a35e52011-04-12 13:52:23 +05304316 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC),
4317 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC));
Tomi Valkeinene406f902010-06-09 15:28:12 +03004318}
4319
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304320void dsi_wait_pll_hsdiv_dsi_active(struct platform_device *dsidev)
Tomi Valkeinene406f902010-06-09 15:28:12 +03004321{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304322 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 8, 1) != 1)
Archit Taneja067a57e2011-03-02 11:57:25 +05304323 DSSERR("%s (%s) not active\n",
Archit Taneja89a35e52011-04-12 13:52:23 +05304324 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI),
4325 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI));
Tomi Valkeinene406f902010-06-09 15:28:12 +03004326}
4327
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304328static void dsi_calc_clock_param_ranges(struct platform_device *dsidev)
Taneja, Archit49641112011-03-14 23:28:23 -05004329{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304330 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4331
4332 dsi->regn_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGN);
4333 dsi->regm_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGM);
4334 dsi->regm_dispc_max =
4335 dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGM_DISPC);
4336 dsi->regm_dsi_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGM_DSI);
4337 dsi->fint_min = dss_feat_get_param_min(FEAT_PARAM_DSIPLL_FINT);
4338 dsi->fint_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_FINT);
4339 dsi->lpdiv_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_LPDIV);
Taneja, Archit49641112011-03-14 23:28:23 -05004340}
4341
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304342static int dsi_init(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004343{
Tomi Valkeinend1f58572010-07-30 11:57:57 +03004344 struct omap_display_platform_data *dss_plat_data;
4345 struct omap_dss_board_info *board_info;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004346 u32 rev;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304347 int r, i, dsi_module = dsi_get_dsidev_id(dsidev);
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00004348 struct resource *dsi_mem;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304349 struct dsi_data *dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004350
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304351 dsi = kzalloc(sizeof(*dsi), GFP_KERNEL);
4352 if (!dsi) {
4353 r = -ENOMEM;
4354 goto err0;
4355 }
4356
4357 dsi->pdev = dsidev;
4358 dsi_pdev_map[dsi_module] = dsidev;
4359 dev_set_drvdata(&dsidev->dev, dsi);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304360
4361 dss_plat_data = dsidev->dev.platform_data;
Tomi Valkeinend1f58572010-07-30 11:57:57 +03004362 board_info = dss_plat_data->board_data;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304363 dsi->dsi_mux_pads = board_info->dsi_mux_pads;
Tomi Valkeinend1f58572010-07-30 11:57:57 +03004364
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304365 spin_lock_init(&dsi->irq_lock);
4366 spin_lock_init(&dsi->errors_lock);
4367 dsi->errors = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004368
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02004369#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304370 spin_lock_init(&dsi->irq_stats_lock);
4371 dsi->irq_stats.last_reset = jiffies;
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02004372#endif
4373
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304374 mutex_init(&dsi->lock);
4375 sema_init(&dsi->bus_lock, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004376
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304377 dsi->workqueue = create_singlethread_workqueue(dev_name(&dsidev->dev));
4378 if (dsi->workqueue == NULL) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004379 r = -ENOMEM;
4380 goto err1;
4381 }
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304382
4383 INIT_DELAYED_WORK_DEFERRABLE(&dsi->framedone_timeout_work,
4384 dsi_framedone_timeout_work_callback);
4385
4386#ifdef DSI_CATCH_MISSING_TE
4387 init_timer(&dsi->te_timer);
4388 dsi->te_timer.function = dsi_te_timeout;
4389 dsi->te_timer.data = 0;
4390#endif
4391 dsi_mem = platform_get_resource(dsi->pdev, IORESOURCE_MEM, 0);
4392 if (!dsi_mem) {
4393 DSSERR("can't get IORESOURCE_MEM DSI\n");
4394 r = -EINVAL;
archit tanejaaffe3602011-02-23 08:41:03 +00004395 goto err2;
4396 }
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304397 dsi->base = ioremap(dsi_mem->start, resource_size(dsi_mem));
4398 if (!dsi->base) {
4399 DSSERR("can't ioremap DSI\n");
4400 r = -ENOMEM;
4401 goto err2;
4402 }
4403 dsi->irq = platform_get_irq(dsi->pdev, 0);
4404 if (dsi->irq < 0) {
4405 DSSERR("platform_get_irq failed\n");
4406 r = -ENODEV;
4407 goto err3;
4408 }
archit tanejaaffe3602011-02-23 08:41:03 +00004409
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304410 r = request_irq(dsi->irq, omap_dsi_irq_handler, IRQF_SHARED,
4411 dev_name(&dsidev->dev), dsi->pdev);
archit tanejaaffe3602011-02-23 08:41:03 +00004412 if (r < 0) {
4413 DSSERR("request_irq failed\n");
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304414 goto err3;
archit tanejaaffe3602011-02-23 08:41:03 +00004415 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004416
Archit Taneja5ee3c142011-03-02 12:35:53 +05304417 /* DSI VCs initialization */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304418 for (i = 0; i < ARRAY_SIZE(dsi->vc); i++) {
4419 dsi->vc[i].mode = DSI_VC_MODE_L4;
4420 dsi->vc[i].dssdev = NULL;
4421 dsi->vc[i].vc_id = 0;
Archit Taneja5ee3c142011-03-02 12:35:53 +05304422 }
4423
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304424 dsi_calc_clock_param_ranges(dsidev);
Taneja, Archit49641112011-03-14 23:28:23 -05004425
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004426 enable_clocks(1);
4427
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304428 rev = dsi_read_reg(dsidev, DSI_REVISION);
4429 dev_dbg(&dsidev->dev, "OMAP DSI rev %d.%d\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004430 FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
4431
4432 enable_clocks(0);
4433
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004434 return 0;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304435err3:
4436 iounmap(dsi->base);
archit tanejaaffe3602011-02-23 08:41:03 +00004437err2:
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304438 destroy_workqueue(dsi->workqueue);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004439err1:
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304440 kfree(dsi);
4441err0:
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004442 return r;
4443}
4444
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304445static void dsi_exit(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004446{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304447 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4448
4449 if (dsi->vdds_dsi_reg != NULL) {
4450 if (dsi->vdds_dsi_enabled) {
4451 regulator_disable(dsi->vdds_dsi_reg);
4452 dsi->vdds_dsi_enabled = false;
Tomi Valkeinen88257b22010-12-20 16:26:22 +02004453 }
4454
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304455 regulator_put(dsi->vdds_dsi_reg);
4456 dsi->vdds_dsi_reg = NULL;
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00004457 }
4458
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304459 free_irq(dsi->irq, dsi->pdev);
4460 iounmap(dsi->base);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004461
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304462 destroy_workqueue(dsi->workqueue);
4463 kfree(dsi);
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004464
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004465 DSSDBG("omap_dsi_exit\n");
4466}
4467
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00004468/* DSI1 HW IP initialisation */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304469static int omap_dsi1hw_probe(struct platform_device *dsidev)
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00004470{
4471 int r;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304472
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304473 r = dsi_init(dsidev);
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00004474 if (r) {
4475 DSSERR("Failed to initialize DSI\n");
4476 goto err_dsi;
4477 }
4478err_dsi:
4479 return r;
4480}
4481
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304482static int omap_dsi1hw_remove(struct platform_device *dsidev)
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00004483{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304484 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4485
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304486 dsi_exit(dsidev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304487 WARN_ON(dsi->scp_clk_refcount > 0);
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00004488 return 0;
4489}
4490
4491static struct platform_driver omap_dsi1hw_driver = {
4492 .probe = omap_dsi1hw_probe,
4493 .remove = omap_dsi1hw_remove,
4494 .driver = {
4495 .name = "omapdss_dsi1",
4496 .owner = THIS_MODULE,
4497 },
4498};
4499
4500int dsi_init_platform_driver(void)
4501{
4502 return platform_driver_register(&omap_dsi1hw_driver);
4503}
4504
4505void dsi_uninit_platform_driver(void)
4506{
4507 return platform_driver_unregister(&omap_dsi1hw_driver);
4508}