blob: a1f4c91fb11265dfca517f6662d0dd55adb1644a [file] [log] [blame]
Ben Gamari20172632009-02-17 20:08:50 -05001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Keith Packard <keithp@keithp.com>
26 *
27 */
28
29#include <linux/seq_file.h>
Chris Wilsonf3cd4742009-10-13 22:20:20 +010030#include <linux/debugfs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090031#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040032#include <linux/export.h>
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/drmP.h>
Simon Farnsworth4e5359c2010-09-01 17:47:52 +010034#include "intel_drv.h"
Chris Wilsone5c65262010-11-01 11:35:28 +000035#include "intel_ringbuffer.h"
David Howells760285e2012-10-02 18:01:07 +010036#include <drm/i915_drm.h>
Ben Gamari20172632009-02-17 20:08:50 -050037#include "i915_drv.h"
38
39#define DRM_I915_RING_DEBUG 1
40
41
42#if defined(CONFIG_DEBUG_FS)
43
Chris Wilsonf13d3f72010-09-20 17:36:15 +010044enum {
Chris Wilson69dc4982010-10-19 10:36:51 +010045 ACTIVE_LIST,
Chris Wilsonf13d3f72010-09-20 17:36:15 +010046 INACTIVE_LIST,
Chris Wilsond21d5972010-09-26 11:19:33 +010047 PINNED_LIST,
Chris Wilsonf13d3f72010-09-20 17:36:15 +010048};
Ben Gamari433e12f2009-02-17 20:08:51 -050049
Chris Wilson70d39fe2010-08-25 16:03:34 +010050static const char *yesno(int v)
51{
52 return v ? "yes" : "no";
53}
54
55static int i915_capabilities(struct seq_file *m, void *data)
56{
57 struct drm_info_node *node = (struct drm_info_node *) m->private;
58 struct drm_device *dev = node->minor->dev;
59 const struct intel_device_info *info = INTEL_INFO(dev);
60
61 seq_printf(m, "gen: %d\n", info->gen);
Paulo Zanoni03d00ac2011-10-14 18:17:41 -030062 seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev));
Damien Lespiau79fc46d2013-04-23 16:37:17 +010063#define PRINT_FLAG(x) seq_printf(m, #x ": %s\n", yesno(info->x))
64#define SEP_SEMICOLON ;
65 DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG, SEP_SEMICOLON);
66#undef PRINT_FLAG
67#undef SEP_SEMICOLON
Chris Wilson70d39fe2010-08-25 16:03:34 +010068
69 return 0;
70}
Ben Gamari433e12f2009-02-17 20:08:51 -050071
Chris Wilson05394f32010-11-08 19:18:58 +000072static const char *get_pin_flag(struct drm_i915_gem_object *obj)
Chris Wilsona6172a82009-02-11 14:26:38 +000073{
Chris Wilson05394f32010-11-08 19:18:58 +000074 if (obj->user_pin_count > 0)
Chris Wilsona6172a82009-02-11 14:26:38 +000075 return "P";
Chris Wilson05394f32010-11-08 19:18:58 +000076 else if (obj->pin_count > 0)
Chris Wilsona6172a82009-02-11 14:26:38 +000077 return "p";
78 else
79 return " ";
80}
81
Chris Wilson05394f32010-11-08 19:18:58 +000082static const char *get_tiling_flag(struct drm_i915_gem_object *obj)
Chris Wilsona6172a82009-02-11 14:26:38 +000083{
Akshay Joshi0206e352011-08-16 15:34:10 -040084 switch (obj->tiling_mode) {
85 default:
86 case I915_TILING_NONE: return " ";
87 case I915_TILING_X: return "X";
88 case I915_TILING_Y: return "Y";
89 }
Chris Wilsona6172a82009-02-11 14:26:38 +000090}
91
Ben Widawsky1d693bc2013-07-31 17:00:00 -070092static inline const char *get_global_flag(struct drm_i915_gem_object *obj)
93{
94 return obj->has_global_gtt_mapping ? "g" : " ";
95}
96
Chris Wilson37811fc2010-08-25 22:45:57 +010097static void
98describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
99{
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700100 struct i915_vma *vma;
101 seq_printf(m, "%pK: %s%s%s %8zdKiB %02x %02x %d %d %d%s%s%s",
Chris Wilson37811fc2010-08-25 22:45:57 +0100102 &obj->base,
103 get_pin_flag(obj),
104 get_tiling_flag(obj),
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700105 get_global_flag(obj),
Eric Anholta05a5862011-12-20 08:54:15 -0800106 obj->base.size / 1024,
Chris Wilson37811fc2010-08-25 22:45:57 +0100107 obj->base.read_domains,
108 obj->base.write_domain,
Chris Wilson0201f1e2012-07-20 12:41:01 +0100109 obj->last_read_seqno,
110 obj->last_write_seqno,
Chris Wilsoncaea7472010-11-12 13:53:37 +0000111 obj->last_fenced_seqno,
Mika Kuoppala84734a02013-07-12 16:50:57 +0300112 i915_cache_level_str(obj->cache_level),
Chris Wilson37811fc2010-08-25 22:45:57 +0100113 obj->dirty ? " dirty" : "",
114 obj->madv == I915_MADV_DONTNEED ? " purgeable" : "");
115 if (obj->base.name)
116 seq_printf(m, " (name: %d)", obj->base.name);
Chris Wilsonc110a6d2012-08-11 15:41:02 +0100117 if (obj->pin_count)
118 seq_printf(m, " (pinned x %d)", obj->pin_count);
Chris Wilson37811fc2010-08-25 22:45:57 +0100119 if (obj->fence_reg != I915_FENCE_REG_NONE)
120 seq_printf(m, " (fence: %d)", obj->fence_reg);
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700121 list_for_each_entry(vma, &obj->vma_list, vma_link) {
122 if (!i915_is_ggtt(vma->vm))
123 seq_puts(m, " (pp");
124 else
125 seq_puts(m, " (g");
126 seq_printf(m, "gtt offset: %08lx, size: %08lx)",
127 vma->node.start, vma->node.size);
128 }
Chris Wilsonc1ad11f2012-11-15 11:32:21 +0000129 if (obj->stolen)
130 seq_printf(m, " (stolen: %08lx)", obj->stolen->start);
Chris Wilson6299f992010-11-24 12:23:44 +0000131 if (obj->pin_mappable || obj->fault_mappable) {
132 char s[3], *t = s;
133 if (obj->pin_mappable)
134 *t++ = 'p';
135 if (obj->fault_mappable)
136 *t++ = 'f';
137 *t = '\0';
138 seq_printf(m, " (%s mappable)", s);
139 }
Chris Wilson69dc4982010-10-19 10:36:51 +0100140 if (obj->ring != NULL)
141 seq_printf(m, " (%s)", obj->ring->name);
Chris Wilson37811fc2010-08-25 22:45:57 +0100142}
143
Ben Gamari433e12f2009-02-17 20:08:51 -0500144static int i915_gem_object_list_info(struct seq_file *m, void *data)
Ben Gamari20172632009-02-17 20:08:50 -0500145{
146 struct drm_info_node *node = (struct drm_info_node *) m->private;
Ben Gamari433e12f2009-02-17 20:08:51 -0500147 uintptr_t list = (uintptr_t) node->info_ent->data;
148 struct list_head *head;
Ben Gamari20172632009-02-17 20:08:50 -0500149 struct drm_device *dev = node->minor->dev;
Ben Widawsky5cef07e2013-07-16 16:50:08 -0700150 struct drm_i915_private *dev_priv = dev->dev_private;
151 struct i915_address_space *vm = &dev_priv->gtt.base;
Ben Widawskyca191b12013-07-31 17:00:14 -0700152 struct i915_vma *vma;
Chris Wilson8f2480f2010-09-26 11:44:19 +0100153 size_t total_obj_size, total_gtt_size;
154 int count, ret;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100155
156 ret = mutex_lock_interruptible(&dev->struct_mutex);
157 if (ret)
158 return ret;
Ben Gamari20172632009-02-17 20:08:50 -0500159
Ben Widawskyca191b12013-07-31 17:00:14 -0700160 /* FIXME: the user of this interface might want more than just GGTT */
Ben Gamari433e12f2009-02-17 20:08:51 -0500161 switch (list) {
162 case ACTIVE_LIST:
Damien Lespiau267f0c92013-06-24 22:59:48 +0100163 seq_puts(m, "Active:\n");
Ben Widawsky5cef07e2013-07-16 16:50:08 -0700164 head = &vm->active_list;
Ben Gamari433e12f2009-02-17 20:08:51 -0500165 break;
166 case INACTIVE_LIST:
Damien Lespiau267f0c92013-06-24 22:59:48 +0100167 seq_puts(m, "Inactive:\n");
Ben Widawsky5cef07e2013-07-16 16:50:08 -0700168 head = &vm->inactive_list;
Ben Gamari433e12f2009-02-17 20:08:51 -0500169 break;
Ben Gamari433e12f2009-02-17 20:08:51 -0500170 default:
Chris Wilsonde227ef2010-07-03 07:58:38 +0100171 mutex_unlock(&dev->struct_mutex);
172 return -EINVAL;
Ben Gamari433e12f2009-02-17 20:08:51 -0500173 }
174
Chris Wilson8f2480f2010-09-26 11:44:19 +0100175 total_obj_size = total_gtt_size = count = 0;
Ben Widawskyca191b12013-07-31 17:00:14 -0700176 list_for_each_entry(vma, head, mm_list) {
177 seq_printf(m, " ");
178 describe_obj(m, vma->obj);
179 seq_printf(m, "\n");
180 total_obj_size += vma->obj->base.size;
181 total_gtt_size += vma->node.size;
Chris Wilson8f2480f2010-09-26 11:44:19 +0100182 count++;
Ben Gamari20172632009-02-17 20:08:50 -0500183 }
Chris Wilsonde227ef2010-07-03 07:58:38 +0100184 mutex_unlock(&dev->struct_mutex);
Carl Worth5e118f42009-03-20 11:54:25 -0700185
Chris Wilson8f2480f2010-09-26 11:44:19 +0100186 seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
187 count, total_obj_size, total_gtt_size);
Ben Gamari20172632009-02-17 20:08:50 -0500188 return 0;
189}
190
Chris Wilson6299f992010-11-24 12:23:44 +0000191#define count_objects(list, member) do { \
192 list_for_each_entry(obj, list, member) { \
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700193 size += i915_gem_obj_ggtt_size(obj); \
Chris Wilson6299f992010-11-24 12:23:44 +0000194 ++count; \
195 if (obj->map_and_fenceable) { \
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700196 mappable_size += i915_gem_obj_ggtt_size(obj); \
Chris Wilson6299f992010-11-24 12:23:44 +0000197 ++mappable_count; \
198 } \
199 } \
Akshay Joshi0206e352011-08-16 15:34:10 -0400200} while (0)
Chris Wilson6299f992010-11-24 12:23:44 +0000201
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100202struct file_stats {
203 int count;
204 size_t total, active, inactive, unbound;
205};
206
207static int per_file_stats(int id, void *ptr, void *data)
208{
209 struct drm_i915_gem_object *obj = ptr;
210 struct file_stats *stats = data;
211
212 stats->count++;
213 stats->total += obj->base.size;
214
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700215 if (i915_gem_obj_ggtt_bound(obj)) {
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100216 if (!list_empty(&obj->ring_list))
217 stats->active += obj->base.size;
218 else
219 stats->inactive += obj->base.size;
220 } else {
221 if (!list_empty(&obj->global_list))
222 stats->unbound += obj->base.size;
223 }
224
225 return 0;
226}
227
Ben Widawskyca191b12013-07-31 17:00:14 -0700228#define count_vmas(list, member) do { \
229 list_for_each_entry(vma, list, member) { \
230 size += i915_gem_obj_ggtt_size(vma->obj); \
231 ++count; \
232 if (vma->obj->map_and_fenceable) { \
233 mappable_size += i915_gem_obj_ggtt_size(vma->obj); \
234 ++mappable_count; \
235 } \
236 } \
237} while (0)
238
239static int i915_gem_object_info(struct seq_file *m, void* data)
Chris Wilson73aa8082010-09-30 11:46:12 +0100240{
241 struct drm_info_node *node = (struct drm_info_node *) m->private;
242 struct drm_device *dev = node->minor->dev;
243 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb7abb712012-08-20 11:33:30 +0200244 u32 count, mappable_count, purgeable_count;
245 size_t size, mappable_size, purgeable_size;
Chris Wilson6299f992010-11-24 12:23:44 +0000246 struct drm_i915_gem_object *obj;
Ben Widawsky5cef07e2013-07-16 16:50:08 -0700247 struct i915_address_space *vm = &dev_priv->gtt.base;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100248 struct drm_file *file;
Ben Widawskyca191b12013-07-31 17:00:14 -0700249 struct i915_vma *vma;
Chris Wilson73aa8082010-09-30 11:46:12 +0100250 int ret;
251
252 ret = mutex_lock_interruptible(&dev->struct_mutex);
253 if (ret)
254 return ret;
255
Chris Wilson6299f992010-11-24 12:23:44 +0000256 seq_printf(m, "%u objects, %zu bytes\n",
257 dev_priv->mm.object_count,
258 dev_priv->mm.object_memory);
259
260 size = count = mappable_size = mappable_count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -0700261 count_objects(&dev_priv->mm.bound_list, global_list);
Chris Wilson6299f992010-11-24 12:23:44 +0000262 seq_printf(m, "%u [%u] objects, %zu [%zu] bytes in gtt\n",
263 count, mappable_count, size, mappable_size);
264
265 size = count = mappable_size = mappable_count = 0;
Ben Widawskyca191b12013-07-31 17:00:14 -0700266 count_vmas(&vm->active_list, mm_list);
Chris Wilson6299f992010-11-24 12:23:44 +0000267 seq_printf(m, " %u [%u] active objects, %zu [%zu] bytes\n",
268 count, mappable_count, size, mappable_size);
269
270 size = count = mappable_size = mappable_count = 0;
Ben Widawskyca191b12013-07-31 17:00:14 -0700271 count_vmas(&vm->inactive_list, mm_list);
Chris Wilson6299f992010-11-24 12:23:44 +0000272 seq_printf(m, " %u [%u] inactive objects, %zu [%zu] bytes\n",
273 count, mappable_count, size, mappable_size);
274
Chris Wilsonb7abb712012-08-20 11:33:30 +0200275 size = count = purgeable_size = purgeable_count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -0700276 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
Chris Wilson6c085a72012-08-20 11:40:46 +0200277 size += obj->base.size, ++count;
Chris Wilsonb7abb712012-08-20 11:33:30 +0200278 if (obj->madv == I915_MADV_DONTNEED)
279 purgeable_size += obj->base.size, ++purgeable_count;
280 }
Chris Wilson6c085a72012-08-20 11:40:46 +0200281 seq_printf(m, "%u unbound objects, %zu bytes\n", count, size);
282
Chris Wilson6299f992010-11-24 12:23:44 +0000283 size = count = mappable_size = mappable_count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -0700284 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
Chris Wilson6299f992010-11-24 12:23:44 +0000285 if (obj->fault_mappable) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700286 size += i915_gem_obj_ggtt_size(obj);
Chris Wilson6299f992010-11-24 12:23:44 +0000287 ++count;
288 }
289 if (obj->pin_mappable) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700290 mappable_size += i915_gem_obj_ggtt_size(obj);
Chris Wilson6299f992010-11-24 12:23:44 +0000291 ++mappable_count;
292 }
Chris Wilsonb7abb712012-08-20 11:33:30 +0200293 if (obj->madv == I915_MADV_DONTNEED) {
294 purgeable_size += obj->base.size;
295 ++purgeable_count;
296 }
Chris Wilson6299f992010-11-24 12:23:44 +0000297 }
Chris Wilsonb7abb712012-08-20 11:33:30 +0200298 seq_printf(m, "%u purgeable objects, %zu bytes\n",
299 purgeable_count, purgeable_size);
Chris Wilson6299f992010-11-24 12:23:44 +0000300 seq_printf(m, "%u pinned mappable objects, %zu bytes\n",
301 mappable_count, mappable_size);
302 seq_printf(m, "%u fault mappable objects, %zu bytes\n",
303 count, size);
304
Ben Widawsky93d18792013-01-17 12:45:17 -0800305 seq_printf(m, "%zu [%lu] gtt total\n",
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700306 dev_priv->gtt.base.total,
307 dev_priv->gtt.mappable_end - dev_priv->gtt.base.start);
Chris Wilson73aa8082010-09-30 11:46:12 +0100308
Damien Lespiau267f0c92013-06-24 22:59:48 +0100309 seq_putc(m, '\n');
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100310 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
311 struct file_stats stats;
312
313 memset(&stats, 0, sizeof(stats));
314 idr_for_each(&file->object_idr, per_file_stats, &stats);
315 seq_printf(m, "%s: %u objects, %zu bytes (%zu active, %zu inactive, %zu unbound)\n",
316 get_pid_task(file->pid, PIDTYPE_PID)->comm,
317 stats.count,
318 stats.total,
319 stats.active,
320 stats.inactive,
321 stats.unbound);
322 }
323
Chris Wilson73aa8082010-09-30 11:46:12 +0100324 mutex_unlock(&dev->struct_mutex);
325
326 return 0;
327}
328
Damien Lespiauaee56cf2013-06-24 22:59:49 +0100329static int i915_gem_gtt_info(struct seq_file *m, void *data)
Chris Wilson08c18322011-01-10 00:00:24 +0000330{
331 struct drm_info_node *node = (struct drm_info_node *) m->private;
332 struct drm_device *dev = node->minor->dev;
Chris Wilson1b502472012-04-24 15:47:30 +0100333 uintptr_t list = (uintptr_t) node->info_ent->data;
Chris Wilson08c18322011-01-10 00:00:24 +0000334 struct drm_i915_private *dev_priv = dev->dev_private;
335 struct drm_i915_gem_object *obj;
336 size_t total_obj_size, total_gtt_size;
337 int count, ret;
338
339 ret = mutex_lock_interruptible(&dev->struct_mutex);
340 if (ret)
341 return ret;
342
343 total_obj_size = total_gtt_size = count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -0700344 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
Chris Wilson1b502472012-04-24 15:47:30 +0100345 if (list == PINNED_LIST && obj->pin_count == 0)
346 continue;
347
Damien Lespiau267f0c92013-06-24 22:59:48 +0100348 seq_puts(m, " ");
Chris Wilson08c18322011-01-10 00:00:24 +0000349 describe_obj(m, obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +0100350 seq_putc(m, '\n');
Chris Wilson08c18322011-01-10 00:00:24 +0000351 total_obj_size += obj->base.size;
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700352 total_gtt_size += i915_gem_obj_ggtt_size(obj);
Chris Wilson08c18322011-01-10 00:00:24 +0000353 count++;
354 }
355
356 mutex_unlock(&dev->struct_mutex);
357
358 seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
359 count, total_obj_size, total_gtt_size);
360
361 return 0;
362}
363
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100364static int i915_gem_pageflip_info(struct seq_file *m, void *data)
365{
366 struct drm_info_node *node = (struct drm_info_node *) m->private;
367 struct drm_device *dev = node->minor->dev;
368 unsigned long flags;
369 struct intel_crtc *crtc;
370
371 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800372 const char pipe = pipe_name(crtc->pipe);
373 const char plane = plane_name(crtc->plane);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100374 struct intel_unpin_work *work;
375
376 spin_lock_irqsave(&dev->event_lock, flags);
377 work = crtc->unpin_work;
378 if (work == NULL) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800379 seq_printf(m, "No flip due on pipe %c (plane %c)\n",
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100380 pipe, plane);
381 } else {
Chris Wilsone7d841c2012-12-03 11:36:30 +0000382 if (atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800383 seq_printf(m, "Flip queued on pipe %c (plane %c)\n",
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100384 pipe, plane);
385 } else {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800386 seq_printf(m, "Flip pending (waiting for vsync) on pipe %c (plane %c)\n",
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100387 pipe, plane);
388 }
389 if (work->enable_stall_check)
Damien Lespiau267f0c92013-06-24 22:59:48 +0100390 seq_puts(m, "Stall check enabled, ");
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100391 else
Damien Lespiau267f0c92013-06-24 22:59:48 +0100392 seq_puts(m, "Stall check waiting for page flip ioctl, ");
Chris Wilsone7d841c2012-12-03 11:36:30 +0000393 seq_printf(m, "%d prepares\n", atomic_read(&work->pending));
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100394
395 if (work->old_fb_obj) {
Chris Wilson05394f32010-11-08 19:18:58 +0000396 struct drm_i915_gem_object *obj = work->old_fb_obj;
397 if (obj)
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700398 seq_printf(m, "Old framebuffer gtt_offset 0x%08lx\n",
399 i915_gem_obj_ggtt_offset(obj));
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100400 }
401 if (work->pending_flip_obj) {
Chris Wilson05394f32010-11-08 19:18:58 +0000402 struct drm_i915_gem_object *obj = work->pending_flip_obj;
403 if (obj)
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700404 seq_printf(m, "New framebuffer gtt_offset 0x%08lx\n",
405 i915_gem_obj_ggtt_offset(obj));
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100406 }
407 }
408 spin_unlock_irqrestore(&dev->event_lock, flags);
409 }
410
411 return 0;
412}
413
Ben Gamari20172632009-02-17 20:08:50 -0500414static int i915_gem_request_info(struct seq_file *m, void *data)
415{
416 struct drm_info_node *node = (struct drm_info_node *) m->private;
417 struct drm_device *dev = node->minor->dev;
418 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100419 struct intel_ring_buffer *ring;
Ben Gamari20172632009-02-17 20:08:50 -0500420 struct drm_i915_gem_request *gem_request;
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100421 int ret, count, i;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100422
423 ret = mutex_lock_interruptible(&dev->struct_mutex);
424 if (ret)
425 return ret;
Ben Gamari20172632009-02-17 20:08:50 -0500426
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100427 count = 0;
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100428 for_each_ring(ring, dev_priv, i) {
429 if (list_empty(&ring->request_list))
430 continue;
431
432 seq_printf(m, "%s requests:\n", ring->name);
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100433 list_for_each_entry(gem_request,
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100434 &ring->request_list,
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100435 list) {
436 seq_printf(m, " %d @ %d\n",
437 gem_request->seqno,
438 (int) (jiffies - gem_request->emitted_jiffies));
439 }
440 count++;
Ben Gamari20172632009-02-17 20:08:50 -0500441 }
Chris Wilsonde227ef2010-07-03 07:58:38 +0100442 mutex_unlock(&dev->struct_mutex);
443
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100444 if (count == 0)
Damien Lespiau267f0c92013-06-24 22:59:48 +0100445 seq_puts(m, "No requests\n");
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100446
Ben Gamari20172632009-02-17 20:08:50 -0500447 return 0;
448}
449
Chris Wilsonb2223492010-10-27 15:27:33 +0100450static void i915_ring_seqno_info(struct seq_file *m,
451 struct intel_ring_buffer *ring)
452{
453 if (ring->get_seqno) {
Mika Kuoppala43a7b922012-12-04 15:12:01 +0200454 seq_printf(m, "Current sequence (%s): %u\n",
Chris Wilsonb2eadbc2012-08-09 10:58:30 +0100455 ring->name, ring->get_seqno(ring, false));
Chris Wilsonb2223492010-10-27 15:27:33 +0100456 }
457}
458
Ben Gamari20172632009-02-17 20:08:50 -0500459static int i915_gem_seqno_info(struct seq_file *m, void *data)
460{
461 struct drm_info_node *node = (struct drm_info_node *) m->private;
462 struct drm_device *dev = node->minor->dev;
463 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100464 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000465 int ret, i;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100466
467 ret = mutex_lock_interruptible(&dev->struct_mutex);
468 if (ret)
469 return ret;
Ben Gamari20172632009-02-17 20:08:50 -0500470
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100471 for_each_ring(ring, dev_priv, i)
472 i915_ring_seqno_info(m, ring);
Chris Wilsonde227ef2010-07-03 07:58:38 +0100473
474 mutex_unlock(&dev->struct_mutex);
475
Ben Gamari20172632009-02-17 20:08:50 -0500476 return 0;
477}
478
479
480static int i915_interrupt_info(struct seq_file *m, void *data)
481{
482 struct drm_info_node *node = (struct drm_info_node *) m->private;
483 struct drm_device *dev = node->minor->dev;
484 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100485 struct intel_ring_buffer *ring;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800486 int ret, i, pipe;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100487
488 ret = mutex_lock_interruptible(&dev->struct_mutex);
489 if (ret)
490 return ret;
Ben Gamari20172632009-02-17 20:08:50 -0500491
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700492 if (IS_VALLEYVIEW(dev)) {
493 seq_printf(m, "Display IER:\t%08x\n",
494 I915_READ(VLV_IER));
495 seq_printf(m, "Display IIR:\t%08x\n",
496 I915_READ(VLV_IIR));
497 seq_printf(m, "Display IIR_RW:\t%08x\n",
498 I915_READ(VLV_IIR_RW));
499 seq_printf(m, "Display IMR:\t%08x\n",
500 I915_READ(VLV_IMR));
501 for_each_pipe(pipe)
502 seq_printf(m, "Pipe %c stat:\t%08x\n",
503 pipe_name(pipe),
504 I915_READ(PIPESTAT(pipe)));
505
506 seq_printf(m, "Master IER:\t%08x\n",
507 I915_READ(VLV_MASTER_IER));
508
509 seq_printf(m, "Render IER:\t%08x\n",
510 I915_READ(GTIER));
511 seq_printf(m, "Render IIR:\t%08x\n",
512 I915_READ(GTIIR));
513 seq_printf(m, "Render IMR:\t%08x\n",
514 I915_READ(GTIMR));
515
516 seq_printf(m, "PM IER:\t\t%08x\n",
517 I915_READ(GEN6_PMIER));
518 seq_printf(m, "PM IIR:\t\t%08x\n",
519 I915_READ(GEN6_PMIIR));
520 seq_printf(m, "PM IMR:\t\t%08x\n",
521 I915_READ(GEN6_PMIMR));
522
523 seq_printf(m, "Port hotplug:\t%08x\n",
524 I915_READ(PORT_HOTPLUG_EN));
525 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
526 I915_READ(VLV_DPFLIPSTAT));
527 seq_printf(m, "DPINVGTT:\t%08x\n",
528 I915_READ(DPINVGTT));
529
530 } else if (!HAS_PCH_SPLIT(dev)) {
Zhenyu Wang5f6a1692009-08-10 21:37:24 +0800531 seq_printf(m, "Interrupt enable: %08x\n",
532 I915_READ(IER));
533 seq_printf(m, "Interrupt identity: %08x\n",
534 I915_READ(IIR));
535 seq_printf(m, "Interrupt mask: %08x\n",
536 I915_READ(IMR));
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800537 for_each_pipe(pipe)
538 seq_printf(m, "Pipe %c stat: %08x\n",
539 pipe_name(pipe),
540 I915_READ(PIPESTAT(pipe)));
Zhenyu Wang5f6a1692009-08-10 21:37:24 +0800541 } else {
542 seq_printf(m, "North Display Interrupt enable: %08x\n",
543 I915_READ(DEIER));
544 seq_printf(m, "North Display Interrupt identity: %08x\n",
545 I915_READ(DEIIR));
546 seq_printf(m, "North Display Interrupt mask: %08x\n",
547 I915_READ(DEIMR));
548 seq_printf(m, "South Display Interrupt enable: %08x\n",
549 I915_READ(SDEIER));
550 seq_printf(m, "South Display Interrupt identity: %08x\n",
551 I915_READ(SDEIIR));
552 seq_printf(m, "South Display Interrupt mask: %08x\n",
553 I915_READ(SDEIMR));
554 seq_printf(m, "Graphics Interrupt enable: %08x\n",
555 I915_READ(GTIER));
556 seq_printf(m, "Graphics Interrupt identity: %08x\n",
557 I915_READ(GTIIR));
558 seq_printf(m, "Graphics Interrupt mask: %08x\n",
559 I915_READ(GTIMR));
560 }
Ben Gamari20172632009-02-17 20:08:50 -0500561 seq_printf(m, "Interrupts received: %d\n",
562 atomic_read(&dev_priv->irq_received));
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100563 for_each_ring(ring, dev_priv, i) {
Jesse Barnesda64c6f2011-08-09 09:17:46 -0700564 if (IS_GEN6(dev) || IS_GEN7(dev)) {
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100565 seq_printf(m,
566 "Graphics Interrupt mask (%s): %08x\n",
567 ring->name, I915_READ_IMR(ring));
Chris Wilson9862e602011-01-04 22:22:17 +0000568 }
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100569 i915_ring_seqno_info(m, ring);
Chris Wilson9862e602011-01-04 22:22:17 +0000570 }
Chris Wilsonde227ef2010-07-03 07:58:38 +0100571 mutex_unlock(&dev->struct_mutex);
572
Ben Gamari20172632009-02-17 20:08:50 -0500573 return 0;
574}
575
Chris Wilsona6172a82009-02-11 14:26:38 +0000576static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
577{
578 struct drm_info_node *node = (struct drm_info_node *) m->private;
579 struct drm_device *dev = node->minor->dev;
580 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100581 int i, ret;
582
583 ret = mutex_lock_interruptible(&dev->struct_mutex);
584 if (ret)
585 return ret;
Chris Wilsona6172a82009-02-11 14:26:38 +0000586
587 seq_printf(m, "Reserved fences = %d\n", dev_priv->fence_reg_start);
588 seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
589 for (i = 0; i < dev_priv->num_fence_regs; i++) {
Chris Wilson05394f32010-11-08 19:18:58 +0000590 struct drm_i915_gem_object *obj = dev_priv->fence_regs[i].obj;
Chris Wilsona6172a82009-02-11 14:26:38 +0000591
Chris Wilson6c085a72012-08-20 11:40:46 +0200592 seq_printf(m, "Fence %d, pin count = %d, object = ",
593 i, dev_priv->fence_regs[i].pin_count);
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100594 if (obj == NULL)
Damien Lespiau267f0c92013-06-24 22:59:48 +0100595 seq_puts(m, "unused");
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100596 else
Chris Wilson05394f32010-11-08 19:18:58 +0000597 describe_obj(m, obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +0100598 seq_putc(m, '\n');
Chris Wilsona6172a82009-02-11 14:26:38 +0000599 }
600
Chris Wilson05394f32010-11-08 19:18:58 +0000601 mutex_unlock(&dev->struct_mutex);
Chris Wilsona6172a82009-02-11 14:26:38 +0000602 return 0;
603}
604
Ben Gamari20172632009-02-17 20:08:50 -0500605static int i915_hws_info(struct seq_file *m, void *data)
606{
607 struct drm_info_node *node = (struct drm_info_node *) m->private;
608 struct drm_device *dev = node->minor->dev;
609 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson4066c0a2010-10-29 21:00:54 +0100610 struct intel_ring_buffer *ring;
Daniel Vetter1a240d42012-11-29 22:18:51 +0100611 const u32 *hws;
Chris Wilson4066c0a2010-10-29 21:00:54 +0100612 int i;
Ben Gamari20172632009-02-17 20:08:50 -0500613
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000614 ring = &dev_priv->ring[(uintptr_t)node->info_ent->data];
Daniel Vetter1a240d42012-11-29 22:18:51 +0100615 hws = ring->status_page.page_addr;
Ben Gamari20172632009-02-17 20:08:50 -0500616 if (hws == NULL)
617 return 0;
618
619 for (i = 0; i < 4096 / sizeof(u32) / 4; i += 4) {
620 seq_printf(m, "0x%08x: 0x%08x 0x%08x 0x%08x 0x%08x\n",
621 i * 4,
622 hws[i], hws[i + 1], hws[i + 2], hws[i + 3]);
623 }
624 return 0;
625}
626
Daniel Vetterd5442302012-04-27 15:17:40 +0200627static ssize_t
628i915_error_state_write(struct file *filp,
629 const char __user *ubuf,
630 size_t cnt,
631 loff_t *ppos)
632{
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300633 struct i915_error_state_file_priv *error_priv = filp->private_data;
Daniel Vetterd5442302012-04-27 15:17:40 +0200634 struct drm_device *dev = error_priv->dev;
Daniel Vetter22bcfc62012-08-09 15:07:02 +0200635 int ret;
Daniel Vetterd5442302012-04-27 15:17:40 +0200636
637 DRM_DEBUG_DRIVER("Resetting error state\n");
638
Daniel Vetter22bcfc62012-08-09 15:07:02 +0200639 ret = mutex_lock_interruptible(&dev->struct_mutex);
640 if (ret)
641 return ret;
642
Daniel Vetterd5442302012-04-27 15:17:40 +0200643 i915_destroy_error_state(dev);
644 mutex_unlock(&dev->struct_mutex);
645
646 return cnt;
647}
648
649static int i915_error_state_open(struct inode *inode, struct file *file)
650{
651 struct drm_device *dev = inode->i_private;
Daniel Vetterd5442302012-04-27 15:17:40 +0200652 struct i915_error_state_file_priv *error_priv;
Daniel Vetterd5442302012-04-27 15:17:40 +0200653
654 error_priv = kzalloc(sizeof(*error_priv), GFP_KERNEL);
655 if (!error_priv)
656 return -ENOMEM;
657
658 error_priv->dev = dev;
659
Mika Kuoppala95d5bfb2013-06-06 15:18:40 +0300660 i915_error_state_get(dev, error_priv);
Daniel Vetterd5442302012-04-27 15:17:40 +0200661
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300662 file->private_data = error_priv;
663
664 return 0;
Daniel Vetterd5442302012-04-27 15:17:40 +0200665}
666
667static int i915_error_state_release(struct inode *inode, struct file *file)
668{
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300669 struct i915_error_state_file_priv *error_priv = file->private_data;
Daniel Vetterd5442302012-04-27 15:17:40 +0200670
Mika Kuoppala95d5bfb2013-06-06 15:18:40 +0300671 i915_error_state_put(error_priv);
Daniel Vetterd5442302012-04-27 15:17:40 +0200672 kfree(error_priv);
673
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300674 return 0;
675}
676
677static ssize_t i915_error_state_read(struct file *file, char __user *userbuf,
678 size_t count, loff_t *pos)
679{
680 struct i915_error_state_file_priv *error_priv = file->private_data;
681 struct drm_i915_error_state_buf error_str;
682 loff_t tmp_pos = 0;
683 ssize_t ret_count = 0;
Mika Kuoppala4dc955f2013-06-06 15:18:41 +0300684 int ret;
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300685
Mika Kuoppala4dc955f2013-06-06 15:18:41 +0300686 ret = i915_error_state_buf_init(&error_str, count, *pos);
687 if (ret)
688 return ret;
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300689
Mika Kuoppalafc16b482013-06-06 15:18:39 +0300690 ret = i915_error_state_to_str(&error_str, error_priv);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300691 if (ret)
692 goto out;
693
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300694 ret_count = simple_read_from_buffer(userbuf, count, &tmp_pos,
695 error_str.buf,
696 error_str.bytes);
697
698 if (ret_count < 0)
699 ret = ret_count;
700 else
701 *pos = error_str.start + ret_count;
702out:
Mika Kuoppala4dc955f2013-06-06 15:18:41 +0300703 i915_error_state_buf_release(&error_str);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300704 return ret ?: ret_count;
Daniel Vetterd5442302012-04-27 15:17:40 +0200705}
706
707static const struct file_operations i915_error_state_fops = {
708 .owner = THIS_MODULE,
709 .open = i915_error_state_open,
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300710 .read = i915_error_state_read,
Daniel Vetterd5442302012-04-27 15:17:40 +0200711 .write = i915_error_state_write,
712 .llseek = default_llseek,
713 .release = i915_error_state_release,
714};
715
Kees Cook647416f2013-03-10 14:10:06 -0700716static int
717i915_next_seqno_get(void *data, u64 *val)
Mika Kuoppala40633212012-12-04 15:12:00 +0200718{
Kees Cook647416f2013-03-10 14:10:06 -0700719 struct drm_device *dev = data;
Mika Kuoppala40633212012-12-04 15:12:00 +0200720 drm_i915_private_t *dev_priv = dev->dev_private;
Mika Kuoppala40633212012-12-04 15:12:00 +0200721 int ret;
722
723 ret = mutex_lock_interruptible(&dev->struct_mutex);
724 if (ret)
725 return ret;
726
Kees Cook647416f2013-03-10 14:10:06 -0700727 *val = dev_priv->next_seqno;
Mika Kuoppala40633212012-12-04 15:12:00 +0200728 mutex_unlock(&dev->struct_mutex);
729
Kees Cook647416f2013-03-10 14:10:06 -0700730 return 0;
Mika Kuoppala40633212012-12-04 15:12:00 +0200731}
732
Kees Cook647416f2013-03-10 14:10:06 -0700733static int
734i915_next_seqno_set(void *data, u64 val)
Mika Kuoppala40633212012-12-04 15:12:00 +0200735{
Kees Cook647416f2013-03-10 14:10:06 -0700736 struct drm_device *dev = data;
Mika Kuoppala40633212012-12-04 15:12:00 +0200737 int ret;
738
Mika Kuoppala40633212012-12-04 15:12:00 +0200739 ret = mutex_lock_interruptible(&dev->struct_mutex);
740 if (ret)
741 return ret;
742
Mika Kuoppalae94fbaa2012-12-19 11:13:09 +0200743 ret = i915_gem_set_seqno(dev, val);
Mika Kuoppala40633212012-12-04 15:12:00 +0200744 mutex_unlock(&dev->struct_mutex);
745
Kees Cook647416f2013-03-10 14:10:06 -0700746 return ret;
Mika Kuoppala40633212012-12-04 15:12:00 +0200747}
748
Kees Cook647416f2013-03-10 14:10:06 -0700749DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
750 i915_next_seqno_get, i915_next_seqno_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +0300751 "0x%llx\n");
Mika Kuoppala40633212012-12-04 15:12:00 +0200752
Jesse Barnesf97108d2010-01-29 11:27:07 -0800753static int i915_rstdby_delays(struct seq_file *m, void *unused)
754{
755 struct drm_info_node *node = (struct drm_info_node *) m->private;
756 struct drm_device *dev = node->minor->dev;
757 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Widawsky616fdb52011-10-05 11:44:54 -0700758 u16 crstanddelay;
759 int ret;
760
761 ret = mutex_lock_interruptible(&dev->struct_mutex);
762 if (ret)
763 return ret;
764
765 crstanddelay = I915_READ16(CRSTANDVID);
766
767 mutex_unlock(&dev->struct_mutex);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800768
769 seq_printf(m, "w/ctx: %d, w/o ctx: %d\n", (crstanddelay >> 8) & 0x3f, (crstanddelay & 0x3f));
770
771 return 0;
772}
773
774static int i915_cur_delayinfo(struct seq_file *m, void *unused)
775{
776 struct drm_info_node *node = (struct drm_info_node *) m->private;
777 struct drm_device *dev = node->minor->dev;
778 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Widawskyd1ebd8162011-04-25 20:11:50 +0100779 int ret;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800780
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800781 if (IS_GEN5(dev)) {
782 u16 rgvswctl = I915_READ16(MEMSWCTL);
783 u16 rgvstat = I915_READ16(MEMSTAT_ILK);
784
785 seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
786 seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
787 seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
788 MEMSTAT_VID_SHIFT);
789 seq_printf(m, "Current P-state: %d\n",
790 (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
Jesse Barnes0a073b82013-04-17 15:54:58 -0700791 } else if ((IS_GEN6(dev) || IS_GEN7(dev)) && !IS_VALLEYVIEW(dev)) {
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800792 u32 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
793 u32 rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
794 u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
Ben Widawskyf82855d2013-01-29 12:00:15 -0800795 u32 rpstat, cagf;
Jesse Barnesccab5c82011-01-18 15:49:25 -0800796 u32 rpupei, rpcurup, rpprevup;
797 u32 rpdownei, rpcurdown, rpprevdown;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800798 int max_freq;
799
800 /* RPSTAT1 is in the GT power well */
Ben Widawskyd1ebd8162011-04-25 20:11:50 +0100801 ret = mutex_lock_interruptible(&dev->struct_mutex);
802 if (ret)
803 return ret;
804
Ben Widawskyfcca7922011-04-25 11:23:07 -0700805 gen6_gt_force_wake_get(dev_priv);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800806
Jesse Barnesccab5c82011-01-18 15:49:25 -0800807 rpstat = I915_READ(GEN6_RPSTAT1);
808 rpupei = I915_READ(GEN6_RP_CUR_UP_EI);
809 rpcurup = I915_READ(GEN6_RP_CUR_UP);
810 rpprevup = I915_READ(GEN6_RP_PREV_UP);
811 rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI);
812 rpcurdown = I915_READ(GEN6_RP_CUR_DOWN);
813 rpprevdown = I915_READ(GEN6_RP_PREV_DOWN);
Ben Widawskyf82855d2013-01-29 12:00:15 -0800814 if (IS_HASWELL(dev))
815 cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
816 else
817 cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
818 cagf *= GT_FREQUENCY_MULTIPLIER;
Jesse Barnesccab5c82011-01-18 15:49:25 -0800819
Ben Widawskyd1ebd8162011-04-25 20:11:50 +0100820 gen6_gt_force_wake_put(dev_priv);
821 mutex_unlock(&dev->struct_mutex);
822
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800823 seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
Jesse Barnesccab5c82011-01-18 15:49:25 -0800824 seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800825 seq_printf(m, "Render p-state ratio: %d\n",
826 (gt_perf_status & 0xff00) >> 8);
827 seq_printf(m, "Render p-state VID: %d\n",
828 gt_perf_status & 0xff);
829 seq_printf(m, "Render p-state limit: %d\n",
830 rp_state_limits & 0xff);
Ben Widawskyf82855d2013-01-29 12:00:15 -0800831 seq_printf(m, "CAGF: %dMHz\n", cagf);
Jesse Barnesccab5c82011-01-18 15:49:25 -0800832 seq_printf(m, "RP CUR UP EI: %dus\n", rpupei &
833 GEN6_CURICONT_MASK);
834 seq_printf(m, "RP CUR UP: %dus\n", rpcurup &
835 GEN6_CURBSYTAVG_MASK);
836 seq_printf(m, "RP PREV UP: %dus\n", rpprevup &
837 GEN6_CURBSYTAVG_MASK);
838 seq_printf(m, "RP CUR DOWN EI: %dus\n", rpdownei &
839 GEN6_CURIAVG_MASK);
840 seq_printf(m, "RP CUR DOWN: %dus\n", rpcurdown &
841 GEN6_CURBSYTAVG_MASK);
842 seq_printf(m, "RP PREV DOWN: %dus\n", rpprevdown &
843 GEN6_CURBSYTAVG_MASK);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800844
845 max_freq = (rp_state_cap & 0xff0000) >> 16;
846 seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
Ben Widawskyc8735b02012-09-07 19:43:39 -0700847 max_freq * GT_FREQUENCY_MULTIPLIER);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800848
849 max_freq = (rp_state_cap & 0xff00) >> 8;
850 seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
Ben Widawskyc8735b02012-09-07 19:43:39 -0700851 max_freq * GT_FREQUENCY_MULTIPLIER);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800852
853 max_freq = rp_state_cap & 0xff;
854 seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
Ben Widawskyc8735b02012-09-07 19:43:39 -0700855 max_freq * GT_FREQUENCY_MULTIPLIER);
Ben Widawsky31c77382013-04-05 14:29:22 -0700856
857 seq_printf(m, "Max overclocked frequency: %dMHz\n",
858 dev_priv->rps.hw_max * GT_FREQUENCY_MULTIPLIER);
Jesse Barnes0a073b82013-04-17 15:54:58 -0700859 } else if (IS_VALLEYVIEW(dev)) {
860 u32 freq_sts, val;
861
Jesse Barnes259bd5d2013-04-22 15:59:30 -0700862 mutex_lock(&dev_priv->rps.hw_lock);
Jani Nikula64936252013-05-22 15:36:20 +0300863 freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
Jesse Barnes0a073b82013-04-17 15:54:58 -0700864 seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
865 seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);
866
Jani Nikula64936252013-05-22 15:36:20 +0300867 val = vlv_punit_read(dev_priv, PUNIT_FUSE_BUS1);
Jesse Barnes0a073b82013-04-17 15:54:58 -0700868 seq_printf(m, "max GPU freq: %d MHz\n",
869 vlv_gpu_freq(dev_priv->mem_freq, val));
870
Jani Nikula64936252013-05-22 15:36:20 +0300871 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_LFM);
Jesse Barnes0a073b82013-04-17 15:54:58 -0700872 seq_printf(m, "min GPU freq: %d MHz\n",
873 vlv_gpu_freq(dev_priv->mem_freq, val));
874
875 seq_printf(m, "current GPU freq: %d MHz\n",
876 vlv_gpu_freq(dev_priv->mem_freq,
877 (freq_sts >> 8) & 0xff));
Jesse Barnes259bd5d2013-04-22 15:59:30 -0700878 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800879 } else {
Damien Lespiau267f0c92013-06-24 22:59:48 +0100880 seq_puts(m, "no P-state info available\n");
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800881 }
Jesse Barnesf97108d2010-01-29 11:27:07 -0800882
883 return 0;
884}
885
886static int i915_delayfreq_table(struct seq_file *m, void *unused)
887{
888 struct drm_info_node *node = (struct drm_info_node *) m->private;
889 struct drm_device *dev = node->minor->dev;
890 drm_i915_private_t *dev_priv = dev->dev_private;
891 u32 delayfreq;
Ben Widawsky616fdb52011-10-05 11:44:54 -0700892 int ret, i;
893
894 ret = mutex_lock_interruptible(&dev->struct_mutex);
895 if (ret)
896 return ret;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800897
898 for (i = 0; i < 16; i++) {
899 delayfreq = I915_READ(PXVFREQ_BASE + i * 4);
Jesse Barnes7648fa92010-05-20 14:28:11 -0700900 seq_printf(m, "P%02dVIDFREQ: 0x%08x (VID: %d)\n", i, delayfreq,
901 (delayfreq & PXVFREQ_PX_MASK) >> PXVFREQ_PX_SHIFT);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800902 }
903
Ben Widawsky616fdb52011-10-05 11:44:54 -0700904 mutex_unlock(&dev->struct_mutex);
905
Jesse Barnesf97108d2010-01-29 11:27:07 -0800906 return 0;
907}
908
909static inline int MAP_TO_MV(int map)
910{
911 return 1250 - (map * 25);
912}
913
914static int i915_inttoext_table(struct seq_file *m, void *unused)
915{
916 struct drm_info_node *node = (struct drm_info_node *) m->private;
917 struct drm_device *dev = node->minor->dev;
918 drm_i915_private_t *dev_priv = dev->dev_private;
919 u32 inttoext;
Ben Widawsky616fdb52011-10-05 11:44:54 -0700920 int ret, i;
921
922 ret = mutex_lock_interruptible(&dev->struct_mutex);
923 if (ret)
924 return ret;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800925
926 for (i = 1; i <= 32; i++) {
927 inttoext = I915_READ(INTTOEXT_BASE_ILK + i * 4);
928 seq_printf(m, "INTTOEXT%02d: 0x%08x\n", i, inttoext);
929 }
930
Ben Widawsky616fdb52011-10-05 11:44:54 -0700931 mutex_unlock(&dev->struct_mutex);
932
Jesse Barnesf97108d2010-01-29 11:27:07 -0800933 return 0;
934}
935
Ben Widawsky4d855292011-12-12 19:34:16 -0800936static int ironlake_drpc_info(struct seq_file *m)
Jesse Barnesf97108d2010-01-29 11:27:07 -0800937{
938 struct drm_info_node *node = (struct drm_info_node *) m->private;
939 struct drm_device *dev = node->minor->dev;
940 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Widawsky616fdb52011-10-05 11:44:54 -0700941 u32 rgvmodectl, rstdbyctl;
942 u16 crstandvid;
943 int ret;
944
945 ret = mutex_lock_interruptible(&dev->struct_mutex);
946 if (ret)
947 return ret;
948
949 rgvmodectl = I915_READ(MEMMODECTL);
950 rstdbyctl = I915_READ(RSTDBYCTL);
951 crstandvid = I915_READ16(CRSTANDVID);
952
953 mutex_unlock(&dev->struct_mutex);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800954
955 seq_printf(m, "HD boost: %s\n", (rgvmodectl & MEMMODE_BOOST_EN) ?
956 "yes" : "no");
957 seq_printf(m, "Boost freq: %d\n",
958 (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
959 MEMMODE_BOOST_FREQ_SHIFT);
960 seq_printf(m, "HW control enabled: %s\n",
961 rgvmodectl & MEMMODE_HWIDLE_EN ? "yes" : "no");
962 seq_printf(m, "SW control enabled: %s\n",
963 rgvmodectl & MEMMODE_SWMODE_EN ? "yes" : "no");
964 seq_printf(m, "Gated voltage change: %s\n",
965 rgvmodectl & MEMMODE_RCLK_GATE ? "yes" : "no");
966 seq_printf(m, "Starting frequency: P%d\n",
967 (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
Jesse Barnes7648fa92010-05-20 14:28:11 -0700968 seq_printf(m, "Max P-state: P%d\n",
Jesse Barnesf97108d2010-01-29 11:27:07 -0800969 (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
Jesse Barnes7648fa92010-05-20 14:28:11 -0700970 seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
971 seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
972 seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
973 seq_printf(m, "Render standby enabled: %s\n",
974 (rstdbyctl & RCX_SW_EXIT) ? "no" : "yes");
Damien Lespiau267f0c92013-06-24 22:59:48 +0100975 seq_puts(m, "Current RS state: ");
Jesse Barnes88271da2011-01-05 12:01:24 -0800976 switch (rstdbyctl & RSX_STATUS_MASK) {
977 case RSX_STATUS_ON:
Damien Lespiau267f0c92013-06-24 22:59:48 +0100978 seq_puts(m, "on\n");
Jesse Barnes88271da2011-01-05 12:01:24 -0800979 break;
980 case RSX_STATUS_RC1:
Damien Lespiau267f0c92013-06-24 22:59:48 +0100981 seq_puts(m, "RC1\n");
Jesse Barnes88271da2011-01-05 12:01:24 -0800982 break;
983 case RSX_STATUS_RC1E:
Damien Lespiau267f0c92013-06-24 22:59:48 +0100984 seq_puts(m, "RC1E\n");
Jesse Barnes88271da2011-01-05 12:01:24 -0800985 break;
986 case RSX_STATUS_RS1:
Damien Lespiau267f0c92013-06-24 22:59:48 +0100987 seq_puts(m, "RS1\n");
Jesse Barnes88271da2011-01-05 12:01:24 -0800988 break;
989 case RSX_STATUS_RS2:
Damien Lespiau267f0c92013-06-24 22:59:48 +0100990 seq_puts(m, "RS2 (RC6)\n");
Jesse Barnes88271da2011-01-05 12:01:24 -0800991 break;
992 case RSX_STATUS_RS3:
Damien Lespiau267f0c92013-06-24 22:59:48 +0100993 seq_puts(m, "RC3 (RC6+)\n");
Jesse Barnes88271da2011-01-05 12:01:24 -0800994 break;
995 default:
Damien Lespiau267f0c92013-06-24 22:59:48 +0100996 seq_puts(m, "unknown\n");
Jesse Barnes88271da2011-01-05 12:01:24 -0800997 break;
998 }
Jesse Barnesf97108d2010-01-29 11:27:07 -0800999
1000 return 0;
1001}
1002
Ben Widawsky4d855292011-12-12 19:34:16 -08001003static int gen6_drpc_info(struct seq_file *m)
1004{
1005
1006 struct drm_info_node *node = (struct drm_info_node *) m->private;
1007 struct drm_device *dev = node->minor->dev;
1008 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskyecd8fae2012-09-26 10:34:02 -07001009 u32 rpmodectl1, gt_core_status, rcctl1, rc6vids = 0;
Daniel Vetter93b525d2012-01-25 13:52:43 +01001010 unsigned forcewake_count;
Damien Lespiauaee56cf2013-06-24 22:59:49 +01001011 int count = 0, ret;
Ben Widawsky4d855292011-12-12 19:34:16 -08001012
1013 ret = mutex_lock_interruptible(&dev->struct_mutex);
1014 if (ret)
1015 return ret;
1016
Chris Wilson907b28c2013-07-19 20:36:52 +01001017 spin_lock_irq(&dev_priv->uncore.lock);
1018 forcewake_count = dev_priv->uncore.forcewake_count;
1019 spin_unlock_irq(&dev_priv->uncore.lock);
Daniel Vetter93b525d2012-01-25 13:52:43 +01001020
1021 if (forcewake_count) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001022 seq_puts(m, "RC information inaccurate because somebody "
1023 "holds a forcewake reference \n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001024 } else {
1025 /* NB: we cannot use forcewake, else we read the wrong values */
1026 while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
1027 udelay(10);
1028 seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
1029 }
1030
1031 gt_core_status = readl(dev_priv->regs + GEN6_GT_CORE_STATUS);
Chris Wilsoned71f1b2013-07-19 20:36:56 +01001032 trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
Ben Widawsky4d855292011-12-12 19:34:16 -08001033
1034 rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1035 rcctl1 = I915_READ(GEN6_RC_CONTROL);
1036 mutex_unlock(&dev->struct_mutex);
Ben Widawsky44cbd332012-11-06 14:36:36 +00001037 mutex_lock(&dev_priv->rps.hw_lock);
1038 sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
1039 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky4d855292011-12-12 19:34:16 -08001040
1041 seq_printf(m, "Video Turbo Mode: %s\n",
1042 yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1043 seq_printf(m, "HW control enabled: %s\n",
1044 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1045 seq_printf(m, "SW control enabled: %s\n",
1046 yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1047 GEN6_RP_MEDIA_SW_MODE));
Eric Anholtfff24e22012-01-23 16:14:05 -08001048 seq_printf(m, "RC1e Enabled: %s\n",
Ben Widawsky4d855292011-12-12 19:34:16 -08001049 yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
1050 seq_printf(m, "RC6 Enabled: %s\n",
1051 yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
1052 seq_printf(m, "Deep RC6 Enabled: %s\n",
1053 yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
1054 seq_printf(m, "Deepest RC6 Enabled: %s\n",
1055 yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
Damien Lespiau267f0c92013-06-24 22:59:48 +01001056 seq_puts(m, "Current RC state: ");
Ben Widawsky4d855292011-12-12 19:34:16 -08001057 switch (gt_core_status & GEN6_RCn_MASK) {
1058 case GEN6_RC0:
1059 if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
Damien Lespiau267f0c92013-06-24 22:59:48 +01001060 seq_puts(m, "Core Power Down\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001061 else
Damien Lespiau267f0c92013-06-24 22:59:48 +01001062 seq_puts(m, "on\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001063 break;
1064 case GEN6_RC3:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001065 seq_puts(m, "RC3\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001066 break;
1067 case GEN6_RC6:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001068 seq_puts(m, "RC6\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001069 break;
1070 case GEN6_RC7:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001071 seq_puts(m, "RC7\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001072 break;
1073 default:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001074 seq_puts(m, "Unknown\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001075 break;
1076 }
1077
1078 seq_printf(m, "Core Power Down: %s\n",
1079 yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
Ben Widawskycce66a22012-03-27 18:59:38 -07001080
1081 /* Not exactly sure what this is */
1082 seq_printf(m, "RC6 \"Locked to RPn\" residency since boot: %u\n",
1083 I915_READ(GEN6_GT_GFX_RC6_LOCKED));
1084 seq_printf(m, "RC6 residency since boot: %u\n",
1085 I915_READ(GEN6_GT_GFX_RC6));
1086 seq_printf(m, "RC6+ residency since boot: %u\n",
1087 I915_READ(GEN6_GT_GFX_RC6p));
1088 seq_printf(m, "RC6++ residency since boot: %u\n",
1089 I915_READ(GEN6_GT_GFX_RC6pp));
1090
Ben Widawskyecd8fae2012-09-26 10:34:02 -07001091 seq_printf(m, "RC6 voltage: %dmV\n",
1092 GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
1093 seq_printf(m, "RC6+ voltage: %dmV\n",
1094 GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
1095 seq_printf(m, "RC6++ voltage: %dmV\n",
1096 GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
Ben Widawsky4d855292011-12-12 19:34:16 -08001097 return 0;
1098}
1099
1100static int i915_drpc_info(struct seq_file *m, void *unused)
1101{
1102 struct drm_info_node *node = (struct drm_info_node *) m->private;
1103 struct drm_device *dev = node->minor->dev;
1104
1105 if (IS_GEN6(dev) || IS_GEN7(dev))
1106 return gen6_drpc_info(m);
1107 else
1108 return ironlake_drpc_info(m);
1109}
1110
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001111static int i915_fbc_status(struct seq_file *m, void *unused)
1112{
1113 struct drm_info_node *node = (struct drm_info_node *) m->private;
1114 struct drm_device *dev = node->minor->dev;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001115 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001116
Adam Jacksonee5382a2010-04-23 11:17:39 -04001117 if (!I915_HAS_FBC(dev)) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001118 seq_puts(m, "FBC unsupported on this chipset\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001119 return 0;
1120 }
1121
Adam Jacksonee5382a2010-04-23 11:17:39 -04001122 if (intel_fbc_enabled(dev)) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001123 seq_puts(m, "FBC enabled\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001124 } else {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001125 seq_puts(m, "FBC disabled: ");
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001126 switch (dev_priv->fbc.no_fbc_reason) {
Chris Wilson29ebf902013-07-27 17:23:55 +01001127 case FBC_OK:
1128 seq_puts(m, "FBC actived, but currently disabled in hardware");
1129 break;
1130 case FBC_UNSUPPORTED:
1131 seq_puts(m, "unsupported by this chipset");
1132 break;
Chris Wilsonbed4a672010-09-11 10:47:47 +01001133 case FBC_NO_OUTPUT:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001134 seq_puts(m, "no outputs");
Chris Wilsonbed4a672010-09-11 10:47:47 +01001135 break;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001136 case FBC_STOLEN_TOO_SMALL:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001137 seq_puts(m, "not enough stolen memory");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001138 break;
1139 case FBC_UNSUPPORTED_MODE:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001140 seq_puts(m, "mode not supported");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001141 break;
1142 case FBC_MODE_TOO_LARGE:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001143 seq_puts(m, "mode too large");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001144 break;
1145 case FBC_BAD_PLANE:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001146 seq_puts(m, "FBC unsupported on plane");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001147 break;
1148 case FBC_NOT_TILED:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001149 seq_puts(m, "scanout buffer not tiled");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001150 break;
Jesse Barnes9c928d12010-07-23 15:20:00 -07001151 case FBC_MULTIPLE_PIPES:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001152 seq_puts(m, "multiple pipes are enabled");
Jesse Barnes9c928d12010-07-23 15:20:00 -07001153 break;
Jesse Barnesc1a9f042011-05-05 15:24:21 -07001154 case FBC_MODULE_PARAM:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001155 seq_puts(m, "disabled per module param (default off)");
Jesse Barnesc1a9f042011-05-05 15:24:21 -07001156 break;
Damien Lespiau8a5729a2013-06-24 16:22:02 +01001157 case FBC_CHIP_DEFAULT:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001158 seq_puts(m, "disabled per chip default");
Damien Lespiau8a5729a2013-06-24 16:22:02 +01001159 break;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001160 default:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001161 seq_puts(m, "unknown reason");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001162 }
Damien Lespiau267f0c92013-06-24 22:59:48 +01001163 seq_putc(m, '\n');
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001164 }
1165 return 0;
1166}
1167
Paulo Zanoni92d44622013-05-31 16:33:24 -03001168static int i915_ips_status(struct seq_file *m, void *unused)
1169{
1170 struct drm_info_node *node = (struct drm_info_node *) m->private;
1171 struct drm_device *dev = node->minor->dev;
1172 struct drm_i915_private *dev_priv = dev->dev_private;
1173
Damien Lespiauf5adf942013-06-24 18:29:34 +01001174 if (!HAS_IPS(dev)) {
Paulo Zanoni92d44622013-05-31 16:33:24 -03001175 seq_puts(m, "not supported\n");
1176 return 0;
1177 }
1178
1179 if (I915_READ(IPS_CTL) & IPS_ENABLE)
1180 seq_puts(m, "enabled\n");
1181 else
1182 seq_puts(m, "disabled\n");
1183
1184 return 0;
1185}
1186
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001187static int i915_sr_status(struct seq_file *m, void *unused)
1188{
1189 struct drm_info_node *node = (struct drm_info_node *) m->private;
1190 struct drm_device *dev = node->minor->dev;
1191 drm_i915_private_t *dev_priv = dev->dev_private;
1192 bool sr_enabled = false;
1193
Yuanhan Liu13982612010-12-15 15:42:31 +08001194 if (HAS_PCH_SPLIT(dev))
Chris Wilson5ba2aaa2010-08-19 18:04:08 +01001195 sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001196 else if (IS_CRESTLINE(dev) || IS_I945G(dev) || IS_I945GM(dev))
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001197 sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
1198 else if (IS_I915GM(dev))
1199 sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
1200 else if (IS_PINEVIEW(dev))
1201 sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
1202
Chris Wilson5ba2aaa2010-08-19 18:04:08 +01001203 seq_printf(m, "self-refresh: %s\n",
1204 sr_enabled ? "enabled" : "disabled");
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001205
1206 return 0;
1207}
1208
Jesse Barnes7648fa92010-05-20 14:28:11 -07001209static int i915_emon_status(struct seq_file *m, void *unused)
1210{
1211 struct drm_info_node *node = (struct drm_info_node *) m->private;
1212 struct drm_device *dev = node->minor->dev;
1213 drm_i915_private_t *dev_priv = dev->dev_private;
1214 unsigned long temp, chipset, gfx;
Chris Wilsonde227ef2010-07-03 07:58:38 +01001215 int ret;
1216
Chris Wilson582be6b2012-04-30 19:35:02 +01001217 if (!IS_GEN5(dev))
1218 return -ENODEV;
1219
Chris Wilsonde227ef2010-07-03 07:58:38 +01001220 ret = mutex_lock_interruptible(&dev->struct_mutex);
1221 if (ret)
1222 return ret;
Jesse Barnes7648fa92010-05-20 14:28:11 -07001223
1224 temp = i915_mch_val(dev_priv);
1225 chipset = i915_chipset_val(dev_priv);
1226 gfx = i915_gfx_val(dev_priv);
Chris Wilsonde227ef2010-07-03 07:58:38 +01001227 mutex_unlock(&dev->struct_mutex);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001228
1229 seq_printf(m, "GMCH temp: %ld\n", temp);
1230 seq_printf(m, "Chipset power: %ld\n", chipset);
1231 seq_printf(m, "GFX power: %ld\n", gfx);
1232 seq_printf(m, "Total power: %ld\n", chipset + gfx);
1233
1234 return 0;
1235}
1236
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001237static int i915_ring_freq_table(struct seq_file *m, void *unused)
1238{
1239 struct drm_info_node *node = (struct drm_info_node *) m->private;
1240 struct drm_device *dev = node->minor->dev;
1241 drm_i915_private_t *dev_priv = dev->dev_private;
1242 int ret;
1243 int gpu_freq, ia_freq;
1244
Jesse Barnes1c70c0c2011-06-29 13:34:36 -07001245 if (!(IS_GEN6(dev) || IS_GEN7(dev))) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001246 seq_puts(m, "unsupported on this chipset\n");
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001247 return 0;
1248 }
1249
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001250 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001251 if (ret)
1252 return ret;
1253
Damien Lespiau267f0c92013-06-24 22:59:48 +01001254 seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001255
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001256 for (gpu_freq = dev_priv->rps.min_delay;
1257 gpu_freq <= dev_priv->rps.max_delay;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001258 gpu_freq++) {
Ben Widawsky42c05262012-09-26 10:34:00 -07001259 ia_freq = gpu_freq;
1260 sandybridge_pcode_read(dev_priv,
1261 GEN6_PCODE_READ_MIN_FREQ_TABLE,
1262 &ia_freq);
Chris Wilson3ebecd02013-04-12 19:10:13 +01001263 seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
1264 gpu_freq * GT_FREQUENCY_MULTIPLIER,
1265 ((ia_freq >> 0) & 0xff) * 100,
1266 ((ia_freq >> 8) & 0xff) * 100);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001267 }
1268
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001269 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001270
1271 return 0;
1272}
1273
Jesse Barnes7648fa92010-05-20 14:28:11 -07001274static int i915_gfxec(struct seq_file *m, void *unused)
1275{
1276 struct drm_info_node *node = (struct drm_info_node *) m->private;
1277 struct drm_device *dev = node->minor->dev;
1278 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Widawsky616fdb52011-10-05 11:44:54 -07001279 int ret;
1280
1281 ret = mutex_lock_interruptible(&dev->struct_mutex);
1282 if (ret)
1283 return ret;
Jesse Barnes7648fa92010-05-20 14:28:11 -07001284
1285 seq_printf(m, "GFXEC: %ld\n", (unsigned long)I915_READ(0x112f4));
1286
Ben Widawsky616fdb52011-10-05 11:44:54 -07001287 mutex_unlock(&dev->struct_mutex);
1288
Jesse Barnes7648fa92010-05-20 14:28:11 -07001289 return 0;
1290}
1291
Chris Wilson44834a62010-08-19 16:09:23 +01001292static int i915_opregion(struct seq_file *m, void *unused)
1293{
1294 struct drm_info_node *node = (struct drm_info_node *) m->private;
1295 struct drm_device *dev = node->minor->dev;
1296 drm_i915_private_t *dev_priv = dev->dev_private;
1297 struct intel_opregion *opregion = &dev_priv->opregion;
Daniel Vetter0d38f002012-04-21 22:49:10 +02001298 void *data = kmalloc(OPREGION_SIZE, GFP_KERNEL);
Chris Wilson44834a62010-08-19 16:09:23 +01001299 int ret;
1300
Daniel Vetter0d38f002012-04-21 22:49:10 +02001301 if (data == NULL)
1302 return -ENOMEM;
1303
Chris Wilson44834a62010-08-19 16:09:23 +01001304 ret = mutex_lock_interruptible(&dev->struct_mutex);
1305 if (ret)
Daniel Vetter0d38f002012-04-21 22:49:10 +02001306 goto out;
Chris Wilson44834a62010-08-19 16:09:23 +01001307
Daniel Vetter0d38f002012-04-21 22:49:10 +02001308 if (opregion->header) {
1309 memcpy_fromio(data, opregion->header, OPREGION_SIZE);
1310 seq_write(m, data, OPREGION_SIZE);
1311 }
Chris Wilson44834a62010-08-19 16:09:23 +01001312
1313 mutex_unlock(&dev->struct_mutex);
1314
Daniel Vetter0d38f002012-04-21 22:49:10 +02001315out:
1316 kfree(data);
Chris Wilson44834a62010-08-19 16:09:23 +01001317 return 0;
1318}
1319
Chris Wilson37811fc2010-08-25 22:45:57 +01001320static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
1321{
1322 struct drm_info_node *node = (struct drm_info_node *) m->private;
1323 struct drm_device *dev = node->minor->dev;
1324 drm_i915_private_t *dev_priv = dev->dev_private;
1325 struct intel_fbdev *ifbdev;
1326 struct intel_framebuffer *fb;
1327 int ret;
1328
1329 ret = mutex_lock_interruptible(&dev->mode_config.mutex);
1330 if (ret)
1331 return ret;
1332
1333 ifbdev = dev_priv->fbdev;
1334 fb = to_intel_framebuffer(ifbdev->helper.fb);
1335
Daniel Vetter623f9782012-12-11 16:21:38 +01001336 seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, refcount %d, obj ",
Chris Wilson37811fc2010-08-25 22:45:57 +01001337 fb->base.width,
1338 fb->base.height,
1339 fb->base.depth,
Daniel Vetter623f9782012-12-11 16:21:38 +01001340 fb->base.bits_per_pixel,
1341 atomic_read(&fb->base.refcount.refcount));
Chris Wilson05394f32010-11-08 19:18:58 +00001342 describe_obj(m, fb->obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +01001343 seq_putc(m, '\n');
Daniel Vetter4b096ac2012-12-10 21:19:18 +01001344 mutex_unlock(&dev->mode_config.mutex);
Chris Wilson37811fc2010-08-25 22:45:57 +01001345
Daniel Vetter4b096ac2012-12-10 21:19:18 +01001346 mutex_lock(&dev->mode_config.fb_lock);
Chris Wilson37811fc2010-08-25 22:45:57 +01001347 list_for_each_entry(fb, &dev->mode_config.fb_list, base.head) {
1348 if (&fb->base == ifbdev->helper.fb)
1349 continue;
1350
Daniel Vetter623f9782012-12-11 16:21:38 +01001351 seq_printf(m, "user size: %d x %d, depth %d, %d bpp, refcount %d, obj ",
Chris Wilson37811fc2010-08-25 22:45:57 +01001352 fb->base.width,
1353 fb->base.height,
1354 fb->base.depth,
Daniel Vetter623f9782012-12-11 16:21:38 +01001355 fb->base.bits_per_pixel,
1356 atomic_read(&fb->base.refcount.refcount));
Chris Wilson05394f32010-11-08 19:18:58 +00001357 describe_obj(m, fb->obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +01001358 seq_putc(m, '\n');
Chris Wilson37811fc2010-08-25 22:45:57 +01001359 }
Daniel Vetter4b096ac2012-12-10 21:19:18 +01001360 mutex_unlock(&dev->mode_config.fb_lock);
Chris Wilson37811fc2010-08-25 22:45:57 +01001361
1362 return 0;
1363}
1364
Ben Widawskye76d3632011-03-19 18:14:29 -07001365static int i915_context_status(struct seq_file *m, void *unused)
1366{
1367 struct drm_info_node *node = (struct drm_info_node *) m->private;
1368 struct drm_device *dev = node->minor->dev;
1369 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Widawskya168c292013-02-14 15:05:12 -08001370 struct intel_ring_buffer *ring;
1371 int ret, i;
Ben Widawskye76d3632011-03-19 18:14:29 -07001372
1373 ret = mutex_lock_interruptible(&dev->mode_config.mutex);
1374 if (ret)
1375 return ret;
1376
Daniel Vetter3e373942012-11-02 19:55:04 +01001377 if (dev_priv->ips.pwrctx) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001378 seq_puts(m, "power context ");
Daniel Vetter3e373942012-11-02 19:55:04 +01001379 describe_obj(m, dev_priv->ips.pwrctx);
Damien Lespiau267f0c92013-06-24 22:59:48 +01001380 seq_putc(m, '\n');
Ben Widawskydc501fb2011-06-29 11:41:51 -07001381 }
Ben Widawskye76d3632011-03-19 18:14:29 -07001382
Daniel Vetter3e373942012-11-02 19:55:04 +01001383 if (dev_priv->ips.renderctx) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001384 seq_puts(m, "render context ");
Daniel Vetter3e373942012-11-02 19:55:04 +01001385 describe_obj(m, dev_priv->ips.renderctx);
Damien Lespiau267f0c92013-06-24 22:59:48 +01001386 seq_putc(m, '\n');
Ben Widawskydc501fb2011-06-29 11:41:51 -07001387 }
Ben Widawskye76d3632011-03-19 18:14:29 -07001388
Ben Widawskya168c292013-02-14 15:05:12 -08001389 for_each_ring(ring, dev_priv, i) {
1390 if (ring->default_context) {
1391 seq_printf(m, "HW default context %s ring ", ring->name);
1392 describe_obj(m, ring->default_context->obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +01001393 seq_putc(m, '\n');
Ben Widawskya168c292013-02-14 15:05:12 -08001394 }
1395 }
1396
Ben Widawskye76d3632011-03-19 18:14:29 -07001397 mutex_unlock(&dev->mode_config.mutex);
1398
1399 return 0;
1400}
1401
Ben Widawsky6d794d42011-04-25 11:25:56 -07001402static int i915_gen6_forcewake_count_info(struct seq_file *m, void *data)
1403{
1404 struct drm_info_node *node = (struct drm_info_node *) m->private;
1405 struct drm_device *dev = node->minor->dev;
1406 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter9f1f46a2011-12-14 13:57:03 +01001407 unsigned forcewake_count;
Ben Widawsky6d794d42011-04-25 11:25:56 -07001408
Chris Wilson907b28c2013-07-19 20:36:52 +01001409 spin_lock_irq(&dev_priv->uncore.lock);
1410 forcewake_count = dev_priv->uncore.forcewake_count;
1411 spin_unlock_irq(&dev_priv->uncore.lock);
Daniel Vetter9f1f46a2011-12-14 13:57:03 +01001412
1413 seq_printf(m, "forcewake count = %u\n", forcewake_count);
Ben Widawsky6d794d42011-04-25 11:25:56 -07001414
1415 return 0;
1416}
1417
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001418static const char *swizzle_string(unsigned swizzle)
1419{
Damien Lespiauaee56cf2013-06-24 22:59:49 +01001420 switch (swizzle) {
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001421 case I915_BIT_6_SWIZZLE_NONE:
1422 return "none";
1423 case I915_BIT_6_SWIZZLE_9:
1424 return "bit9";
1425 case I915_BIT_6_SWIZZLE_9_10:
1426 return "bit9/bit10";
1427 case I915_BIT_6_SWIZZLE_9_11:
1428 return "bit9/bit11";
1429 case I915_BIT_6_SWIZZLE_9_10_11:
1430 return "bit9/bit10/bit11";
1431 case I915_BIT_6_SWIZZLE_9_17:
1432 return "bit9/bit17";
1433 case I915_BIT_6_SWIZZLE_9_10_17:
1434 return "bit9/bit10/bit17";
1435 case I915_BIT_6_SWIZZLE_UNKNOWN:
Masanari Iida8a168ca2012-12-29 02:00:09 +09001436 return "unknown";
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001437 }
1438
1439 return "bug";
1440}
1441
1442static int i915_swizzle_info(struct seq_file *m, void *data)
1443{
1444 struct drm_info_node *node = (struct drm_info_node *) m->private;
1445 struct drm_device *dev = node->minor->dev;
1446 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter22bcfc62012-08-09 15:07:02 +02001447 int ret;
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001448
Daniel Vetter22bcfc62012-08-09 15:07:02 +02001449 ret = mutex_lock_interruptible(&dev->struct_mutex);
1450 if (ret)
1451 return ret;
1452
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001453 seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
1454 swizzle_string(dev_priv->mm.bit_6_swizzle_x));
1455 seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
1456 swizzle_string(dev_priv->mm.bit_6_swizzle_y));
1457
1458 if (IS_GEN3(dev) || IS_GEN4(dev)) {
1459 seq_printf(m, "DDC = 0x%08x\n",
1460 I915_READ(DCC));
1461 seq_printf(m, "C0DRB3 = 0x%04x\n",
1462 I915_READ16(C0DRB3));
1463 seq_printf(m, "C1DRB3 = 0x%04x\n",
1464 I915_READ16(C1DRB3));
Daniel Vetter3fa7d232012-01-31 16:47:56 +01001465 } else if (IS_GEN6(dev) || IS_GEN7(dev)) {
1466 seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
1467 I915_READ(MAD_DIMM_C0));
1468 seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
1469 I915_READ(MAD_DIMM_C1));
1470 seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
1471 I915_READ(MAD_DIMM_C2));
1472 seq_printf(m, "TILECTL = 0x%08x\n",
1473 I915_READ(TILECTL));
1474 seq_printf(m, "ARB_MODE = 0x%08x\n",
1475 I915_READ(ARB_MODE));
1476 seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
1477 I915_READ(DISP_ARB_CTL));
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001478 }
1479 mutex_unlock(&dev->struct_mutex);
1480
1481 return 0;
1482}
1483
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01001484static int i915_ppgtt_info(struct seq_file *m, void *data)
1485{
1486 struct drm_info_node *node = (struct drm_info_node *) m->private;
1487 struct drm_device *dev = node->minor->dev;
1488 struct drm_i915_private *dev_priv = dev->dev_private;
1489 struct intel_ring_buffer *ring;
1490 int i, ret;
1491
1492
1493 ret = mutex_lock_interruptible(&dev->struct_mutex);
1494 if (ret)
1495 return ret;
1496 if (INTEL_INFO(dev)->gen == 6)
1497 seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));
1498
Chris Wilsona2c7f6f2012-09-01 20:51:22 +01001499 for_each_ring(ring, dev_priv, i) {
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01001500 seq_printf(m, "%s\n", ring->name);
1501 if (INTEL_INFO(dev)->gen == 7)
1502 seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(RING_MODE_GEN7(ring)));
1503 seq_printf(m, "PP_DIR_BASE: 0x%08x\n", I915_READ(RING_PP_DIR_BASE(ring)));
1504 seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n", I915_READ(RING_PP_DIR_BASE_READ(ring)));
1505 seq_printf(m, "PP_DIR_DCLV: 0x%08x\n", I915_READ(RING_PP_DIR_DCLV(ring)));
1506 }
1507 if (dev_priv->mm.aliasing_ppgtt) {
1508 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
1509
Damien Lespiau267f0c92013-06-24 22:59:48 +01001510 seq_puts(m, "aliasing PPGTT:\n");
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01001511 seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd_offset);
1512 }
1513 seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
1514 mutex_unlock(&dev->struct_mutex);
1515
1516 return 0;
1517}
1518
Jesse Barnes57f350b2012-03-28 13:39:25 -07001519static int i915_dpio_info(struct seq_file *m, void *data)
1520{
1521 struct drm_info_node *node = (struct drm_info_node *) m->private;
1522 struct drm_device *dev = node->minor->dev;
1523 struct drm_i915_private *dev_priv = dev->dev_private;
1524 int ret;
1525
1526
1527 if (!IS_VALLEYVIEW(dev)) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001528 seq_puts(m, "unsupported\n");
Jesse Barnes57f350b2012-03-28 13:39:25 -07001529 return 0;
1530 }
1531
Daniel Vetter09153002012-12-12 14:06:44 +01001532 ret = mutex_lock_interruptible(&dev_priv->dpio_lock);
Jesse Barnes57f350b2012-03-28 13:39:25 -07001533 if (ret)
1534 return ret;
1535
1536 seq_printf(m, "DPIO_CTL: 0x%08x\n", I915_READ(DPIO_CTL));
1537
1538 seq_printf(m, "DPIO_DIV_A: 0x%08x\n",
Jani Nikulaae992582013-05-22 15:36:19 +03001539 vlv_dpio_read(dev_priv, _DPIO_DIV_A));
Jesse Barnes57f350b2012-03-28 13:39:25 -07001540 seq_printf(m, "DPIO_DIV_B: 0x%08x\n",
Jani Nikulaae992582013-05-22 15:36:19 +03001541 vlv_dpio_read(dev_priv, _DPIO_DIV_B));
Jesse Barnes57f350b2012-03-28 13:39:25 -07001542
1543 seq_printf(m, "DPIO_REFSFR_A: 0x%08x\n",
Jani Nikulaae992582013-05-22 15:36:19 +03001544 vlv_dpio_read(dev_priv, _DPIO_REFSFR_A));
Jesse Barnes57f350b2012-03-28 13:39:25 -07001545 seq_printf(m, "DPIO_REFSFR_B: 0x%08x\n",
Jani Nikulaae992582013-05-22 15:36:19 +03001546 vlv_dpio_read(dev_priv, _DPIO_REFSFR_B));
Jesse Barnes57f350b2012-03-28 13:39:25 -07001547
1548 seq_printf(m, "DPIO_CORE_CLK_A: 0x%08x\n",
Jani Nikulaae992582013-05-22 15:36:19 +03001549 vlv_dpio_read(dev_priv, _DPIO_CORE_CLK_A));
Jesse Barnes57f350b2012-03-28 13:39:25 -07001550 seq_printf(m, "DPIO_CORE_CLK_B: 0x%08x\n",
Jani Nikulaae992582013-05-22 15:36:19 +03001551 vlv_dpio_read(dev_priv, _DPIO_CORE_CLK_B));
Jesse Barnes57f350b2012-03-28 13:39:25 -07001552
Ville Syrjälä4abb2c32013-06-14 14:02:53 +03001553 seq_printf(m, "DPIO_LPF_COEFF_A: 0x%08x\n",
1554 vlv_dpio_read(dev_priv, _DPIO_LPF_COEFF_A));
1555 seq_printf(m, "DPIO_LPF_COEFF_B: 0x%08x\n",
1556 vlv_dpio_read(dev_priv, _DPIO_LPF_COEFF_B));
Jesse Barnes57f350b2012-03-28 13:39:25 -07001557
1558 seq_printf(m, "DPIO_FASTCLK_DISABLE: 0x%08x\n",
Jani Nikulaae992582013-05-22 15:36:19 +03001559 vlv_dpio_read(dev_priv, DPIO_FASTCLK_DISABLE));
Jesse Barnes57f350b2012-03-28 13:39:25 -07001560
Daniel Vetter09153002012-12-12 14:06:44 +01001561 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnes57f350b2012-03-28 13:39:25 -07001562
1563 return 0;
1564}
1565
Ben Widawsky63573eb2013-07-04 11:02:07 -07001566static int i915_llc(struct seq_file *m, void *data)
1567{
1568 struct drm_info_node *node = (struct drm_info_node *) m->private;
1569 struct drm_device *dev = node->minor->dev;
1570 struct drm_i915_private *dev_priv = dev->dev_private;
1571
1572 /* Size calculation for LLC is a bit of a pain. Ignore for now. */
1573 seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev)));
1574 seq_printf(m, "eLLC: %zuMB\n", dev_priv->ellc_size);
1575
1576 return 0;
1577}
1578
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03001579static int i915_edp_psr_status(struct seq_file *m, void *data)
1580{
1581 struct drm_info_node *node = m->private;
1582 struct drm_device *dev = node->minor->dev;
1583 struct drm_i915_private *dev_priv = dev->dev_private;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001584 u32 psrstat, psrperf;
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03001585
1586 if (!IS_HASWELL(dev)) {
1587 seq_puts(m, "PSR not supported on this platform\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001588 } else if (IS_HASWELL(dev) && I915_READ(EDP_PSR_CTL) & EDP_PSR_ENABLE) {
1589 seq_puts(m, "PSR enabled\n");
1590 } else {
1591 seq_puts(m, "PSR disabled: ");
1592 switch (dev_priv->no_psr_reason) {
1593 case PSR_NO_SOURCE:
1594 seq_puts(m, "not supported on this platform");
1595 break;
1596 case PSR_NO_SINK:
1597 seq_puts(m, "not supported by panel");
1598 break;
Rodrigo Vivi105b7c12013-07-11 18:45:02 -03001599 case PSR_MODULE_PARAM:
1600 seq_puts(m, "disabled by flag");
1601 break;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001602 case PSR_CRTC_NOT_ACTIVE:
1603 seq_puts(m, "crtc not active");
1604 break;
1605 case PSR_PWR_WELL_ENABLED:
1606 seq_puts(m, "power well enabled");
1607 break;
1608 case PSR_NOT_TILED:
1609 seq_puts(m, "not tiled");
1610 break;
1611 case PSR_SPRITE_ENABLED:
1612 seq_puts(m, "sprite enabled");
1613 break;
1614 case PSR_S3D_ENABLED:
1615 seq_puts(m, "stereo 3d enabled");
1616 break;
1617 case PSR_INTERLACED_ENABLED:
1618 seq_puts(m, "interlaced enabled");
1619 break;
1620 case PSR_HSW_NOT_DDIA:
1621 seq_puts(m, "HSW ties PSR to DDI A (eDP)");
1622 break;
1623 default:
1624 seq_puts(m, "unknown reason");
1625 }
1626 seq_puts(m, "\n");
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03001627 return 0;
1628 }
1629
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03001630 psrstat = I915_READ(EDP_PSR_STATUS_CTL);
1631
1632 seq_puts(m, "PSR Current State: ");
1633 switch (psrstat & EDP_PSR_STATUS_STATE_MASK) {
1634 case EDP_PSR_STATUS_STATE_IDLE:
1635 seq_puts(m, "Reset state\n");
1636 break;
1637 case EDP_PSR_STATUS_STATE_SRDONACK:
1638 seq_puts(m, "Wait for TG/Stream to send on frame of data after SRD conditions are met\n");
1639 break;
1640 case EDP_PSR_STATUS_STATE_SRDENT:
1641 seq_puts(m, "SRD entry\n");
1642 break;
1643 case EDP_PSR_STATUS_STATE_BUFOFF:
1644 seq_puts(m, "Wait for buffer turn off\n");
1645 break;
1646 case EDP_PSR_STATUS_STATE_BUFON:
1647 seq_puts(m, "Wait for buffer turn on\n");
1648 break;
1649 case EDP_PSR_STATUS_STATE_AUXACK:
1650 seq_puts(m, "Wait for AUX to acknowledge on SRD exit\n");
1651 break;
1652 case EDP_PSR_STATUS_STATE_SRDOFFACK:
1653 seq_puts(m, "Wait for TG/Stream to acknowledge the SRD VDM exit\n");
1654 break;
1655 default:
1656 seq_puts(m, "Unknown\n");
1657 break;
1658 }
1659
1660 seq_puts(m, "Link Status: ");
1661 switch (psrstat & EDP_PSR_STATUS_LINK_MASK) {
1662 case EDP_PSR_STATUS_LINK_FULL_OFF:
1663 seq_puts(m, "Link is fully off\n");
1664 break;
1665 case EDP_PSR_STATUS_LINK_FULL_ON:
1666 seq_puts(m, "Link is fully on\n");
1667 break;
1668 case EDP_PSR_STATUS_LINK_STANDBY:
1669 seq_puts(m, "Link is in standby\n");
1670 break;
1671 default:
1672 seq_puts(m, "Unknown\n");
1673 break;
1674 }
1675
1676 seq_printf(m, "PSR Entry Count: %u\n",
1677 psrstat >> EDP_PSR_STATUS_COUNT_SHIFT &
1678 EDP_PSR_STATUS_COUNT_MASK);
1679
1680 seq_printf(m, "Max Sleep Timer Counter: %u\n",
1681 psrstat >> EDP_PSR_STATUS_MAX_SLEEP_TIMER_SHIFT &
1682 EDP_PSR_STATUS_MAX_SLEEP_TIMER_MASK);
1683
1684 seq_printf(m, "Had AUX error: %s\n",
1685 yesno(psrstat & EDP_PSR_STATUS_AUX_ERROR));
1686
1687 seq_printf(m, "Sending AUX: %s\n",
1688 yesno(psrstat & EDP_PSR_STATUS_AUX_SENDING));
1689
1690 seq_printf(m, "Sending Idle: %s\n",
1691 yesno(psrstat & EDP_PSR_STATUS_SENDING_IDLE));
1692
1693 seq_printf(m, "Sending TP2 TP3: %s\n",
1694 yesno(psrstat & EDP_PSR_STATUS_SENDING_TP2_TP3));
1695
1696 seq_printf(m, "Sending TP1: %s\n",
1697 yesno(psrstat & EDP_PSR_STATUS_SENDING_TP1));
1698
1699 seq_printf(m, "Idle Count: %u\n",
1700 psrstat & EDP_PSR_STATUS_IDLE_MASK);
1701
1702 psrperf = (I915_READ(EDP_PSR_PERF_CNT)) & EDP_PSR_PERF_CNT_MASK;
1703 seq_printf(m, "Performance Counter: %u\n", psrperf);
1704
1705 return 0;
1706}
1707
Kees Cook647416f2013-03-10 14:10:06 -07001708static int
1709i915_wedged_get(void *data, u64 *val)
Chris Wilsonf3cd4742009-10-13 22:20:20 +01001710{
Kees Cook647416f2013-03-10 14:10:06 -07001711 struct drm_device *dev = data;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01001712 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01001713
Kees Cook647416f2013-03-10 14:10:06 -07001714 *val = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsonf3cd4742009-10-13 22:20:20 +01001715
Kees Cook647416f2013-03-10 14:10:06 -07001716 return 0;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01001717}
1718
Kees Cook647416f2013-03-10 14:10:06 -07001719static int
1720i915_wedged_set(void *data, u64 val)
Chris Wilsonf3cd4742009-10-13 22:20:20 +01001721{
Kees Cook647416f2013-03-10 14:10:06 -07001722 struct drm_device *dev = data;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01001723
Kees Cook647416f2013-03-10 14:10:06 -07001724 DRM_INFO("Manually setting wedged to %llu\n", val);
Chris Wilson527f9e92010-11-11 01:16:58 +00001725 i915_handle_error(dev, val);
Chris Wilsonf3cd4742009-10-13 22:20:20 +01001726
Kees Cook647416f2013-03-10 14:10:06 -07001727 return 0;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01001728}
1729
Kees Cook647416f2013-03-10 14:10:06 -07001730DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
1731 i915_wedged_get, i915_wedged_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03001732 "%llu\n");
Chris Wilsonf3cd4742009-10-13 22:20:20 +01001733
Kees Cook647416f2013-03-10 14:10:06 -07001734static int
1735i915_ring_stop_get(void *data, u64 *val)
Daniel Vettere5eb3d62012-05-03 14:48:16 +02001736{
Kees Cook647416f2013-03-10 14:10:06 -07001737 struct drm_device *dev = data;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02001738 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02001739
Kees Cook647416f2013-03-10 14:10:06 -07001740 *val = dev_priv->gpu_error.stop_rings;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02001741
Kees Cook647416f2013-03-10 14:10:06 -07001742 return 0;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02001743}
1744
Kees Cook647416f2013-03-10 14:10:06 -07001745static int
1746i915_ring_stop_set(void *data, u64 val)
Daniel Vettere5eb3d62012-05-03 14:48:16 +02001747{
Kees Cook647416f2013-03-10 14:10:06 -07001748 struct drm_device *dev = data;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02001749 struct drm_i915_private *dev_priv = dev->dev_private;
Kees Cook647416f2013-03-10 14:10:06 -07001750 int ret;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02001751
Kees Cook647416f2013-03-10 14:10:06 -07001752 DRM_DEBUG_DRIVER("Stopping rings 0x%08llx\n", val);
Daniel Vettere5eb3d62012-05-03 14:48:16 +02001753
Daniel Vetter22bcfc62012-08-09 15:07:02 +02001754 ret = mutex_lock_interruptible(&dev->struct_mutex);
1755 if (ret)
1756 return ret;
1757
Daniel Vetter99584db2012-11-14 17:14:04 +01001758 dev_priv->gpu_error.stop_rings = val;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02001759 mutex_unlock(&dev->struct_mutex);
1760
Kees Cook647416f2013-03-10 14:10:06 -07001761 return 0;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02001762}
1763
Kees Cook647416f2013-03-10 14:10:06 -07001764DEFINE_SIMPLE_ATTRIBUTE(i915_ring_stop_fops,
1765 i915_ring_stop_get, i915_ring_stop_set,
1766 "0x%08llx\n");
Daniel Vetterd5442302012-04-27 15:17:40 +02001767
Chris Wilsondd624af2013-01-15 12:39:35 +00001768#define DROP_UNBOUND 0x1
1769#define DROP_BOUND 0x2
1770#define DROP_RETIRE 0x4
1771#define DROP_ACTIVE 0x8
1772#define DROP_ALL (DROP_UNBOUND | \
1773 DROP_BOUND | \
1774 DROP_RETIRE | \
1775 DROP_ACTIVE)
Kees Cook647416f2013-03-10 14:10:06 -07001776static int
1777i915_drop_caches_get(void *data, u64 *val)
Chris Wilsondd624af2013-01-15 12:39:35 +00001778{
Kees Cook647416f2013-03-10 14:10:06 -07001779 *val = DROP_ALL;
Chris Wilsondd624af2013-01-15 12:39:35 +00001780
Kees Cook647416f2013-03-10 14:10:06 -07001781 return 0;
Chris Wilsondd624af2013-01-15 12:39:35 +00001782}
1783
Kees Cook647416f2013-03-10 14:10:06 -07001784static int
1785i915_drop_caches_set(void *data, u64 val)
Chris Wilsondd624af2013-01-15 12:39:35 +00001786{
Kees Cook647416f2013-03-10 14:10:06 -07001787 struct drm_device *dev = data;
Chris Wilsondd624af2013-01-15 12:39:35 +00001788 struct drm_i915_private *dev_priv = dev->dev_private;
1789 struct drm_i915_gem_object *obj, *next;
Ben Widawskyca191b12013-07-31 17:00:14 -07001790 struct i915_address_space *vm;
1791 struct i915_vma *vma, *x;
Kees Cook647416f2013-03-10 14:10:06 -07001792 int ret;
Chris Wilsondd624af2013-01-15 12:39:35 +00001793
Kees Cook647416f2013-03-10 14:10:06 -07001794 DRM_DEBUG_DRIVER("Dropping caches: 0x%08llx\n", val);
Chris Wilsondd624af2013-01-15 12:39:35 +00001795
1796 /* No need to check and wait for gpu resets, only libdrm auto-restarts
1797 * on ioctls on -EAGAIN. */
1798 ret = mutex_lock_interruptible(&dev->struct_mutex);
1799 if (ret)
1800 return ret;
1801
1802 if (val & DROP_ACTIVE) {
1803 ret = i915_gpu_idle(dev);
1804 if (ret)
1805 goto unlock;
1806 }
1807
1808 if (val & (DROP_RETIRE | DROP_ACTIVE))
1809 i915_gem_retire_requests(dev);
1810
1811 if (val & DROP_BOUND) {
Ben Widawskyca191b12013-07-31 17:00:14 -07001812 list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
1813 list_for_each_entry_safe(vma, x, &vm->inactive_list,
1814 mm_list) {
1815 if (vma->obj->pin_count)
1816 continue;
Ben Widawsky31a46c92013-07-31 16:59:55 -07001817
Ben Widawskyca191b12013-07-31 17:00:14 -07001818 ret = i915_vma_unbind(vma);
1819 if (ret)
1820 goto unlock;
1821 }
Ben Widawsky31a46c92013-07-31 16:59:55 -07001822 }
Chris Wilsondd624af2013-01-15 12:39:35 +00001823 }
1824
1825 if (val & DROP_UNBOUND) {
Ben Widawsky35c20a62013-05-31 11:28:48 -07001826 list_for_each_entry_safe(obj, next, &dev_priv->mm.unbound_list,
1827 global_list)
Chris Wilsondd624af2013-01-15 12:39:35 +00001828 if (obj->pages_pin_count == 0) {
1829 ret = i915_gem_object_put_pages(obj);
1830 if (ret)
1831 goto unlock;
1832 }
1833 }
1834
1835unlock:
1836 mutex_unlock(&dev->struct_mutex);
1837
Kees Cook647416f2013-03-10 14:10:06 -07001838 return ret;
Chris Wilsondd624af2013-01-15 12:39:35 +00001839}
1840
Kees Cook647416f2013-03-10 14:10:06 -07001841DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
1842 i915_drop_caches_get, i915_drop_caches_set,
1843 "0x%08llx\n");
Chris Wilsondd624af2013-01-15 12:39:35 +00001844
Kees Cook647416f2013-03-10 14:10:06 -07001845static int
1846i915_max_freq_get(void *data, u64 *val)
Jesse Barnes358733e2011-07-27 11:53:01 -07001847{
Kees Cook647416f2013-03-10 14:10:06 -07001848 struct drm_device *dev = data;
Jesse Barnes358733e2011-07-27 11:53:01 -07001849 drm_i915_private_t *dev_priv = dev->dev_private;
Kees Cook647416f2013-03-10 14:10:06 -07001850 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02001851
1852 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
1853 return -ENODEV;
1854
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001855 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02001856 if (ret)
1857 return ret;
Jesse Barnes358733e2011-07-27 11:53:01 -07001858
Jesse Barnes0a073b82013-04-17 15:54:58 -07001859 if (IS_VALLEYVIEW(dev))
1860 *val = vlv_gpu_freq(dev_priv->mem_freq,
1861 dev_priv->rps.max_delay);
1862 else
1863 *val = dev_priv->rps.max_delay * GT_FREQUENCY_MULTIPLIER;
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001864 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes358733e2011-07-27 11:53:01 -07001865
Kees Cook647416f2013-03-10 14:10:06 -07001866 return 0;
Jesse Barnes358733e2011-07-27 11:53:01 -07001867}
1868
Kees Cook647416f2013-03-10 14:10:06 -07001869static int
1870i915_max_freq_set(void *data, u64 val)
Jesse Barnes358733e2011-07-27 11:53:01 -07001871{
Kees Cook647416f2013-03-10 14:10:06 -07001872 struct drm_device *dev = data;
Jesse Barnes358733e2011-07-27 11:53:01 -07001873 struct drm_i915_private *dev_priv = dev->dev_private;
Kees Cook647416f2013-03-10 14:10:06 -07001874 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02001875
1876 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
1877 return -ENODEV;
Jesse Barnes358733e2011-07-27 11:53:01 -07001878
Kees Cook647416f2013-03-10 14:10:06 -07001879 DRM_DEBUG_DRIVER("Manually setting max freq to %llu\n", val);
Jesse Barnes358733e2011-07-27 11:53:01 -07001880
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001881 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02001882 if (ret)
1883 return ret;
1884
Jesse Barnes358733e2011-07-27 11:53:01 -07001885 /*
1886 * Turbo will still be enabled, but won't go above the set value.
1887 */
Jesse Barnes0a073b82013-04-17 15:54:58 -07001888 if (IS_VALLEYVIEW(dev)) {
1889 val = vlv_freq_opcode(dev_priv->mem_freq, val);
1890 dev_priv->rps.max_delay = val;
1891 gen6_set_rps(dev, val);
1892 } else {
1893 do_div(val, GT_FREQUENCY_MULTIPLIER);
1894 dev_priv->rps.max_delay = val;
1895 gen6_set_rps(dev, val);
1896 }
1897
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001898 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes358733e2011-07-27 11:53:01 -07001899
Kees Cook647416f2013-03-10 14:10:06 -07001900 return 0;
Jesse Barnes358733e2011-07-27 11:53:01 -07001901}
1902
Kees Cook647416f2013-03-10 14:10:06 -07001903DEFINE_SIMPLE_ATTRIBUTE(i915_max_freq_fops,
1904 i915_max_freq_get, i915_max_freq_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03001905 "%llu\n");
Jesse Barnes358733e2011-07-27 11:53:01 -07001906
Kees Cook647416f2013-03-10 14:10:06 -07001907static int
1908i915_min_freq_get(void *data, u64 *val)
Jesse Barnes1523c312012-05-25 12:34:54 -07001909{
Kees Cook647416f2013-03-10 14:10:06 -07001910 struct drm_device *dev = data;
Jesse Barnes1523c312012-05-25 12:34:54 -07001911 drm_i915_private_t *dev_priv = dev->dev_private;
Kees Cook647416f2013-03-10 14:10:06 -07001912 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02001913
1914 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
1915 return -ENODEV;
1916
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001917 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02001918 if (ret)
1919 return ret;
Jesse Barnes1523c312012-05-25 12:34:54 -07001920
Jesse Barnes0a073b82013-04-17 15:54:58 -07001921 if (IS_VALLEYVIEW(dev))
1922 *val = vlv_gpu_freq(dev_priv->mem_freq,
1923 dev_priv->rps.min_delay);
1924 else
1925 *val = dev_priv->rps.min_delay * GT_FREQUENCY_MULTIPLIER;
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001926 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes1523c312012-05-25 12:34:54 -07001927
Kees Cook647416f2013-03-10 14:10:06 -07001928 return 0;
Jesse Barnes1523c312012-05-25 12:34:54 -07001929}
1930
Kees Cook647416f2013-03-10 14:10:06 -07001931static int
1932i915_min_freq_set(void *data, u64 val)
Jesse Barnes1523c312012-05-25 12:34:54 -07001933{
Kees Cook647416f2013-03-10 14:10:06 -07001934 struct drm_device *dev = data;
Jesse Barnes1523c312012-05-25 12:34:54 -07001935 struct drm_i915_private *dev_priv = dev->dev_private;
Kees Cook647416f2013-03-10 14:10:06 -07001936 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02001937
1938 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
1939 return -ENODEV;
Jesse Barnes1523c312012-05-25 12:34:54 -07001940
Kees Cook647416f2013-03-10 14:10:06 -07001941 DRM_DEBUG_DRIVER("Manually setting min freq to %llu\n", val);
Jesse Barnes1523c312012-05-25 12:34:54 -07001942
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001943 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02001944 if (ret)
1945 return ret;
1946
Jesse Barnes1523c312012-05-25 12:34:54 -07001947 /*
1948 * Turbo will still be enabled, but won't go below the set value.
1949 */
Jesse Barnes0a073b82013-04-17 15:54:58 -07001950 if (IS_VALLEYVIEW(dev)) {
1951 val = vlv_freq_opcode(dev_priv->mem_freq, val);
1952 dev_priv->rps.min_delay = val;
1953 valleyview_set_rps(dev, val);
1954 } else {
1955 do_div(val, GT_FREQUENCY_MULTIPLIER);
1956 dev_priv->rps.min_delay = val;
1957 gen6_set_rps(dev, val);
1958 }
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001959 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes1523c312012-05-25 12:34:54 -07001960
Kees Cook647416f2013-03-10 14:10:06 -07001961 return 0;
Jesse Barnes1523c312012-05-25 12:34:54 -07001962}
1963
Kees Cook647416f2013-03-10 14:10:06 -07001964DEFINE_SIMPLE_ATTRIBUTE(i915_min_freq_fops,
1965 i915_min_freq_get, i915_min_freq_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03001966 "%llu\n");
Jesse Barnes1523c312012-05-25 12:34:54 -07001967
Kees Cook647416f2013-03-10 14:10:06 -07001968static int
1969i915_cache_sharing_get(void *data, u64 *val)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07001970{
Kees Cook647416f2013-03-10 14:10:06 -07001971 struct drm_device *dev = data;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07001972 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07001973 u32 snpcr;
Kees Cook647416f2013-03-10 14:10:06 -07001974 int ret;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07001975
Daniel Vetter004777c2012-08-09 15:07:01 +02001976 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
1977 return -ENODEV;
1978
Daniel Vetter22bcfc62012-08-09 15:07:02 +02001979 ret = mutex_lock_interruptible(&dev->struct_mutex);
1980 if (ret)
1981 return ret;
1982
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07001983 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
1984 mutex_unlock(&dev_priv->dev->struct_mutex);
1985
Kees Cook647416f2013-03-10 14:10:06 -07001986 *val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07001987
Kees Cook647416f2013-03-10 14:10:06 -07001988 return 0;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07001989}
1990
Kees Cook647416f2013-03-10 14:10:06 -07001991static int
1992i915_cache_sharing_set(void *data, u64 val)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07001993{
Kees Cook647416f2013-03-10 14:10:06 -07001994 struct drm_device *dev = data;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07001995 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07001996 u32 snpcr;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07001997
Daniel Vetter004777c2012-08-09 15:07:01 +02001998 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
1999 return -ENODEV;
2000
Kees Cook647416f2013-03-10 14:10:06 -07002001 if (val > 3)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07002002 return -EINVAL;
2003
Kees Cook647416f2013-03-10 14:10:06 -07002004 DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07002005
2006 /* Update the cache sharing policy here as well */
2007 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
2008 snpcr &= ~GEN6_MBC_SNPCR_MASK;
2009 snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
2010 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
2011
Kees Cook647416f2013-03-10 14:10:06 -07002012 return 0;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07002013}
2014
Kees Cook647416f2013-03-10 14:10:06 -07002015DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
2016 i915_cache_sharing_get, i915_cache_sharing_set,
2017 "%llu\n");
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07002018
Chris Wilsonf3cd4742009-10-13 22:20:20 +01002019/* As the drm_debugfs_init() routines are called before dev->dev_private is
2020 * allocated we need to hook into the minor for release. */
2021static int
2022drm_add_fake_info_node(struct drm_minor *minor,
2023 struct dentry *ent,
2024 const void *key)
2025{
2026 struct drm_info_node *node;
2027
2028 node = kmalloc(sizeof(struct drm_info_node), GFP_KERNEL);
2029 if (node == NULL) {
2030 debugfs_remove(ent);
2031 return -ENOMEM;
2032 }
2033
2034 node->minor = minor;
2035 node->dent = ent;
2036 node->info_ent = (void *) key;
Marcin Slusarzb3e067c2011-11-09 22:20:35 +01002037
2038 mutex_lock(&minor->debugfs_lock);
2039 list_add(&node->list, &minor->debugfs_list);
2040 mutex_unlock(&minor->debugfs_lock);
Chris Wilsonf3cd4742009-10-13 22:20:20 +01002041
2042 return 0;
2043}
2044
Ben Widawsky6d794d42011-04-25 11:25:56 -07002045static int i915_forcewake_open(struct inode *inode, struct file *file)
2046{
2047 struct drm_device *dev = inode->i_private;
2048 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky6d794d42011-04-25 11:25:56 -07002049
Daniel Vetter075edca2012-01-24 09:44:28 +01002050 if (INTEL_INFO(dev)->gen < 6)
Ben Widawsky6d794d42011-04-25 11:25:56 -07002051 return 0;
2052
Ben Widawsky6d794d42011-04-25 11:25:56 -07002053 gen6_gt_force_wake_get(dev_priv);
Ben Widawsky6d794d42011-04-25 11:25:56 -07002054
2055 return 0;
2056}
2057
Ben Widawskyc43b5632012-04-16 14:07:40 -07002058static int i915_forcewake_release(struct inode *inode, struct file *file)
Ben Widawsky6d794d42011-04-25 11:25:56 -07002059{
2060 struct drm_device *dev = inode->i_private;
2061 struct drm_i915_private *dev_priv = dev->dev_private;
2062
Daniel Vetter075edca2012-01-24 09:44:28 +01002063 if (INTEL_INFO(dev)->gen < 6)
Ben Widawsky6d794d42011-04-25 11:25:56 -07002064 return 0;
2065
Ben Widawsky6d794d42011-04-25 11:25:56 -07002066 gen6_gt_force_wake_put(dev_priv);
Ben Widawsky6d794d42011-04-25 11:25:56 -07002067
2068 return 0;
2069}
2070
2071static const struct file_operations i915_forcewake_fops = {
2072 .owner = THIS_MODULE,
2073 .open = i915_forcewake_open,
2074 .release = i915_forcewake_release,
2075};
2076
2077static int i915_forcewake_create(struct dentry *root, struct drm_minor *minor)
2078{
2079 struct drm_device *dev = minor->dev;
2080 struct dentry *ent;
2081
2082 ent = debugfs_create_file("i915_forcewake_user",
Ben Widawsky8eb57292011-05-11 15:10:58 -07002083 S_IRUSR,
Ben Widawsky6d794d42011-04-25 11:25:56 -07002084 root, dev,
2085 &i915_forcewake_fops);
2086 if (IS_ERR(ent))
2087 return PTR_ERR(ent);
2088
Ben Widawsky8eb57292011-05-11 15:10:58 -07002089 return drm_add_fake_info_node(minor, ent, &i915_forcewake_fops);
Ben Widawsky6d794d42011-04-25 11:25:56 -07002090}
2091
Daniel Vetter6a9c3082011-12-14 13:57:11 +01002092static int i915_debugfs_create(struct dentry *root,
2093 struct drm_minor *minor,
2094 const char *name,
2095 const struct file_operations *fops)
Jesse Barnes358733e2011-07-27 11:53:01 -07002096{
2097 struct drm_device *dev = minor->dev;
2098 struct dentry *ent;
2099
Daniel Vetter6a9c3082011-12-14 13:57:11 +01002100 ent = debugfs_create_file(name,
Jesse Barnes358733e2011-07-27 11:53:01 -07002101 S_IRUGO | S_IWUSR,
2102 root, dev,
Daniel Vetter6a9c3082011-12-14 13:57:11 +01002103 fops);
Jesse Barnes358733e2011-07-27 11:53:01 -07002104 if (IS_ERR(ent))
2105 return PTR_ERR(ent);
2106
Daniel Vetter6a9c3082011-12-14 13:57:11 +01002107 return drm_add_fake_info_node(minor, ent, fops);
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07002108}
2109
Ben Gamari27c202a2009-07-01 22:26:52 -04002110static struct drm_info_list i915_debugfs_list[] = {
Chris Wilson311bd682011-01-13 19:06:50 +00002111 {"i915_capabilities", i915_capabilities, 0},
Chris Wilson73aa8082010-09-30 11:46:12 +01002112 {"i915_gem_objects", i915_gem_object_info, 0},
Chris Wilson08c18322011-01-10 00:00:24 +00002113 {"i915_gem_gtt", i915_gem_gtt_info, 0},
Chris Wilson1b502472012-04-24 15:47:30 +01002114 {"i915_gem_pinned", i915_gem_gtt_info, 0, (void *) PINNED_LIST},
Ben Gamari433e12f2009-02-17 20:08:51 -05002115 {"i915_gem_active", i915_gem_object_list_info, 0, (void *) ACTIVE_LIST},
Ben Gamari433e12f2009-02-17 20:08:51 -05002116 {"i915_gem_inactive", i915_gem_object_list_info, 0, (void *) INACTIVE_LIST},
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002117 {"i915_gem_pageflip", i915_gem_pageflip_info, 0},
Ben Gamari20172632009-02-17 20:08:50 -05002118 {"i915_gem_request", i915_gem_request_info, 0},
2119 {"i915_gem_seqno", i915_gem_seqno_info, 0},
Chris Wilsona6172a82009-02-11 14:26:38 +00002120 {"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
Ben Gamari20172632009-02-17 20:08:50 -05002121 {"i915_gem_interrupt", i915_interrupt_info, 0},
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002122 {"i915_gem_hws", i915_hws_info, 0, (void *)RCS},
2123 {"i915_gem_hws_blt", i915_hws_info, 0, (void *)BCS},
2124 {"i915_gem_hws_bsd", i915_hws_info, 0, (void *)VCS},
Xiang, Haihao9010ebf2013-05-29 09:22:36 -07002125 {"i915_gem_hws_vebox", i915_hws_info, 0, (void *)VECS},
Jesse Barnesf97108d2010-01-29 11:27:07 -08002126 {"i915_rstdby_delays", i915_rstdby_delays, 0},
2127 {"i915_cur_delayinfo", i915_cur_delayinfo, 0},
2128 {"i915_delayfreq_table", i915_delayfreq_table, 0},
2129 {"i915_inttoext_table", i915_inttoext_table, 0},
2130 {"i915_drpc_info", i915_drpc_info, 0},
Jesse Barnes7648fa92010-05-20 14:28:11 -07002131 {"i915_emon_status", i915_emon_status, 0},
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07002132 {"i915_ring_freq_table", i915_ring_freq_table, 0},
Jesse Barnes7648fa92010-05-20 14:28:11 -07002133 {"i915_gfxec", i915_gfxec, 0},
Jesse Barnesb5e50c32010-02-05 12:42:41 -08002134 {"i915_fbc_status", i915_fbc_status, 0},
Paulo Zanoni92d44622013-05-31 16:33:24 -03002135 {"i915_ips_status", i915_ips_status, 0},
Jesse Barnes4a9bef32010-02-05 12:47:35 -08002136 {"i915_sr_status", i915_sr_status, 0},
Chris Wilson44834a62010-08-19 16:09:23 +01002137 {"i915_opregion", i915_opregion, 0},
Chris Wilson37811fc2010-08-25 22:45:57 +01002138 {"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
Ben Widawskye76d3632011-03-19 18:14:29 -07002139 {"i915_context_status", i915_context_status, 0},
Ben Widawsky6d794d42011-04-25 11:25:56 -07002140 {"i915_gen6_forcewake_count", i915_gen6_forcewake_count_info, 0},
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002141 {"i915_swizzle_info", i915_swizzle_info, 0},
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002142 {"i915_ppgtt_info", i915_ppgtt_info, 0},
Jesse Barnes57f350b2012-03-28 13:39:25 -07002143 {"i915_dpio", i915_dpio_info, 0},
Ben Widawsky63573eb2013-07-04 11:02:07 -07002144 {"i915_llc", i915_llc, 0},
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002145 {"i915_edp_psr_status", i915_edp_psr_status, 0},
Ben Gamari20172632009-02-17 20:08:50 -05002146};
Ben Gamari27c202a2009-07-01 22:26:52 -04002147#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
Ben Gamari20172632009-02-17 20:08:50 -05002148
Ville Syrjälä2b4bd0e2013-08-07 15:11:52 +03002149static struct i915_debugfs_files {
Daniel Vetter34b96742013-07-04 20:49:44 +02002150 const char *name;
2151 const struct file_operations *fops;
2152} i915_debugfs_files[] = {
2153 {"i915_wedged", &i915_wedged_fops},
2154 {"i915_max_freq", &i915_max_freq_fops},
2155 {"i915_min_freq", &i915_min_freq_fops},
2156 {"i915_cache_sharing", &i915_cache_sharing_fops},
2157 {"i915_ring_stop", &i915_ring_stop_fops},
2158 {"i915_gem_drop_caches", &i915_drop_caches_fops},
2159 {"i915_error_state", &i915_error_state_fops},
2160 {"i915_next_seqno", &i915_next_seqno_fops},
2161};
2162
Ben Gamari27c202a2009-07-01 22:26:52 -04002163int i915_debugfs_init(struct drm_minor *minor)
Ben Gamari20172632009-02-17 20:08:50 -05002164{
Daniel Vetter34b96742013-07-04 20:49:44 +02002165 int ret, i;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01002166
Ben Widawsky6d794d42011-04-25 11:25:56 -07002167 ret = i915_forcewake_create(minor->debugfs_root, minor);
2168 if (ret)
2169 return ret;
Daniel Vetter6a9c3082011-12-14 13:57:11 +01002170
Daniel Vetter34b96742013-07-04 20:49:44 +02002171 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
2172 ret = i915_debugfs_create(minor->debugfs_root, minor,
2173 i915_debugfs_files[i].name,
2174 i915_debugfs_files[i].fops);
2175 if (ret)
2176 return ret;
2177 }
Mika Kuoppala40633212012-12-04 15:12:00 +02002178
Ben Gamari27c202a2009-07-01 22:26:52 -04002179 return drm_debugfs_create_files(i915_debugfs_list,
2180 I915_DEBUGFS_ENTRIES,
Ben Gamari20172632009-02-17 20:08:50 -05002181 minor->debugfs_root, minor);
2182}
2183
Ben Gamari27c202a2009-07-01 22:26:52 -04002184void i915_debugfs_cleanup(struct drm_minor *minor)
Ben Gamari20172632009-02-17 20:08:50 -05002185{
Daniel Vetter34b96742013-07-04 20:49:44 +02002186 int i;
2187
Ben Gamari27c202a2009-07-01 22:26:52 -04002188 drm_debugfs_remove_files(i915_debugfs_list,
2189 I915_DEBUGFS_ENTRIES, minor);
Ben Widawsky6d794d42011-04-25 11:25:56 -07002190 drm_debugfs_remove_files((struct drm_info_list *) &i915_forcewake_fops,
2191 1, minor);
Daniel Vetter34b96742013-07-04 20:49:44 +02002192 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
2193 struct drm_info_list *info_list =
2194 (struct drm_info_list *) i915_debugfs_files[i].fops;
2195
2196 drm_debugfs_remove_files(info_list, 1, minor);
2197 }
Ben Gamari20172632009-02-17 20:08:50 -05002198}
2199
2200#endif /* CONFIG_DEBUG_FS */