blob: 6c19bba2357004903477a7300582d193b26f2962 [file] [log] [blame]
Jarkko Nikula2e747962008-04-25 13:55:19 +02001/*
2 * omap-mcbsp.c -- OMAP ALSA SoC DAI driver using McBSP port
3 *
4 * Copyright (C) 2008 Nokia Corporation
5 *
Jarkko Nikula7ec41ee2011-08-11 15:44:57 +03006 * Contact: Jarkko Nikula <jarkko.nikula@bitmer.com>
Peter Ujfalusi56a87422011-05-03 18:14:06 +03007 * Peter Ujfalusi <peter.ujfalusi@ti.com>
Jarkko Nikula2e747962008-04-25 13:55:19 +02008 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License
11 * version 2 as published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful, but
14 * WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
16 * General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
21 * 02110-1301 USA
22 *
23 */
24
25#include <linux/init.h>
26#include <linux/module.h>
27#include <linux/device.h>
Peter Ujfalusi2ee65952012-02-14 14:52:42 +020028#include <linux/pm_runtime.h>
Peter Ujfalusi11dd5862012-08-16 16:41:08 +030029#include <linux/of.h>
30#include <linux/of_device.h>
Jarkko Nikula2e747962008-04-25 13:55:19 +020031#include <sound/core.h>
32#include <sound/pcm.h>
33#include <sound/pcm_params.h>
34#include <sound/initval.h>
35#include <sound/soc.h>
Lars-Peter Clausen09ae3aa2013-04-03 11:06:05 +020036#include <sound/dmaengine_pcm.h>
Jarkko Nikula2e747962008-04-25 13:55:19 +020037
Arnd Bergmann22037472012-08-24 15:21:06 +020038#include <linux/platform_data/asoc-ti-mcbsp.h>
Peter Ujfalusi219f4312012-02-03 13:11:47 +020039#include "mcbsp.h"
Jarkko Nikula2e747962008-04-25 13:55:19 +020040#include "omap-mcbsp.h"
Jarkko Nikula2e747962008-04-25 13:55:19 +020041
Jarkko Nikula0b604852008-11-12 17:05:51 +020042#define OMAP_MCBSP_RATES (SNDRV_PCM_RATE_8000_96000)
Jarkko Nikula2e747962008-04-25 13:55:19 +020043
Ilkka Koskinen83905c12010-02-22 12:21:12 +000044#define OMAP_MCBSP_SOC_SINGLE_S16_EXT(xname, xmin, xmax, \
45 xhandler_get, xhandler_put) \
46{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
47 .info = omap_mcbsp_st_info_volsw, \
48 .get = xhandler_get, .put = xhandler_put, \
49 .private_value = (unsigned long) &(struct soc_mixer_control) \
50 {.min = xmin, .max = xmax} }
51
Peter Ujfalusi219f4312012-02-03 13:11:47 +020052enum {
53 OMAP_MCBSP_WORD_8 = 0,
54 OMAP_MCBSP_WORD_12,
55 OMAP_MCBSP_WORD_16,
56 OMAP_MCBSP_WORD_20,
57 OMAP_MCBSP_WORD_24,
58 OMAP_MCBSP_WORD_32,
59};
60
Jarkko Nikula2e747962008-04-25 13:55:19 +020061/*
62 * Stream DMA parameters. DMA request line and port address are set runtime
63 * since they are different between OMAP1 and later OMAPs
64 */
Lars-Peter Clausenabe99372013-03-25 16:58:16 +010065static void omap_mcbsp_set_threshold(struct snd_pcm_substream *substream,
66 unsigned int packet_size)
Eduardo Valentincaebc0c2009-08-20 16:18:25 +030067{
68 struct snd_soc_pcm_runtime *rtd = substream->private_data;
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +000069 struct snd_soc_dai *cpu_dai = rtd->cpu_dai;
Peter Ujfalusi45656b42012-02-14 18:20:58 +020070 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
Peter Ujfalusi3f024032010-06-03 07:39:35 +030071 int words;
Eduardo Valentina0a499c2009-08-20 16:18:26 +030072
Peter Ujfalusi778a17c2012-03-15 12:20:32 +020073 /*
74 * Configure McBSP threshold based on either:
75 * packet_size, when the sDMA is in packet mode, or based on the
76 * period size in THRESHOLD mode, otherwise use McBSP threshold = 1
77 * for mono streams.
78 */
Lars-Peter Clausenabe99372013-03-25 16:58:16 +010079 if (packet_size)
80 words = packet_size;
Eduardo Valentina0a499c2009-08-20 16:18:26 +030081 else
Peter Ujfalusi3f024032010-06-03 07:39:35 +030082 words = 1;
Eduardo Valentincaebc0c2009-08-20 16:18:25 +030083
84 /* Configure McBSP internal buffer usage */
85 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
Peter Ujfalusi45656b42012-02-14 18:20:58 +020086 omap_mcbsp_set_tx_threshold(mcbsp, words);
Eduardo Valentincaebc0c2009-08-20 16:18:25 +030087 else
Peter Ujfalusi45656b42012-02-14 18:20:58 +020088 omap_mcbsp_set_rx_threshold(mcbsp, words);
Eduardo Valentincaebc0c2009-08-20 16:18:25 +030089}
90
Peter Ujfalusiddc29b02010-06-03 07:39:36 +030091static int omap_mcbsp_hwrule_min_buffersize(struct snd_pcm_hw_params *params,
92 struct snd_pcm_hw_rule *rule)
93{
94 struct snd_interval *buffer_size = hw_param_interval(params,
95 SNDRV_PCM_HW_PARAM_BUFFER_SIZE);
96 struct snd_interval *channels = hw_param_interval(params,
97 SNDRV_PCM_HW_PARAM_CHANNELS);
Peter Ujfalusi45656b42012-02-14 18:20:58 +020098 struct omap_mcbsp *mcbsp = rule->private;
Peter Ujfalusiddc29b02010-06-03 07:39:36 +030099 struct snd_interval frames;
100 int size;
101
102 snd_interval_any(&frames);
Peter Ujfalusicb40b632012-02-13 16:26:54 +0200103 size = mcbsp->pdata->buffer_size;
Peter Ujfalusiddc29b02010-06-03 07:39:36 +0300104
105 frames.min = size / channels->min;
106 frames.integer = 1;
107 return snd_interval_refine(buffer_size, &frames);
108}
109
Mark Browndee89c42008-11-18 22:11:38 +0000110static int omap_mcbsp_dai_startup(struct snd_pcm_substream *substream,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000111 struct snd_soc_dai *cpu_dai)
Jarkko Nikula2e747962008-04-25 13:55:19 +0200112{
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200113 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
Jarkko Nikula2e747962008-04-25 13:55:19 +0200114 int err = 0;
115
Eduardo Valentincaebc0c2009-08-20 16:18:25 +0300116 if (!cpu_dai->active)
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200117 err = omap_mcbsp_request(mcbsp);
Eduardo Valentincaebc0c2009-08-20 16:18:25 +0300118
Peter Ujfalusiddc29b02010-06-03 07:39:36 +0300119 /*
120 * OMAP3 McBSP FIFO is word structured.
121 * McBSP2 has 1024 + 256 = 1280 word long buffer,
122 * McBSP1,3,4,5 has 128 word long buffer
123 * This means that the size of the FIFO depends on the sample format.
124 * For example on McBSP3:
125 * 16bit samples: size is 128 * 2 = 256 bytes
126 * 32bit samples: size is 128 * 4 = 512 bytes
127 * It is simpler to place constraint for buffer and period based on
128 * channels.
129 * McBSP3 as example again (16 or 32 bit samples):
130 * 1 channel (mono): size is 128 frames (128 words)
131 * 2 channels (stereo): size is 128 / 2 = 64 frames (2 * 64 words)
132 * 4 channels: size is 128 / 4 = 32 frames (4 * 32 words)
133 */
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200134 if (mcbsp->pdata->buffer_size) {
Jarkko Nikula69849922009-03-27 15:32:01 +0200135 /*
Peter Ujfalusi998a8a62010-07-29 09:51:28 +0300136 * Rule for the buffer size. We should not allow
Peter Ujfalusice37f5e2012-03-20 11:47:36 +0200137 * smaller buffer than the FIFO size to avoid underruns.
138 * This applies only for the playback stream.
Peter Ujfalusiddc29b02010-06-03 07:39:36 +0300139 */
Peter Ujfalusice37f5e2012-03-20 11:47:36 +0200140 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
141 snd_pcm_hw_rule_add(substream->runtime, 0,
142 SNDRV_PCM_HW_PARAM_BUFFER_SIZE,
143 omap_mcbsp_hwrule_min_buffersize,
144 mcbsp,
145 SNDRV_PCM_HW_PARAM_CHANNELS, -1);
Peter Ujfalusiddc29b02010-06-03 07:39:36 +0300146
Peter Ujfalusi998a8a62010-07-29 09:51:28 +0300147 /* Make sure, that the period size is always even */
148 snd_pcm_hw_constraint_step(substream->runtime, 0,
149 SNDRV_PCM_HW_PARAM_PERIOD_SIZE, 2);
Eduardo Valentincaebc0c2009-08-20 16:18:25 +0300150 }
Jarkko Nikula2e747962008-04-25 13:55:19 +0200151
Peter Ujfalusibcd6da72012-09-14 15:05:57 +0300152 snd_soc_dai_set_dma_data(cpu_dai, substream,
153 &mcbsp->dma_data[substream->stream]);
154
Jarkko Nikula2e747962008-04-25 13:55:19 +0200155 return err;
156}
157
Mark Browndee89c42008-11-18 22:11:38 +0000158static void omap_mcbsp_dai_shutdown(struct snd_pcm_substream *substream,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000159 struct snd_soc_dai *cpu_dai)
Jarkko Nikula2e747962008-04-25 13:55:19 +0200160{
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200161 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
Jarkko Nikula2e747962008-04-25 13:55:19 +0200162
163 if (!cpu_dai->active) {
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200164 omap_mcbsp_free(mcbsp);
Peter Ujfalusi256d9c22012-02-14 15:23:15 +0200165 mcbsp->configured = 0;
Jarkko Nikula2e747962008-04-25 13:55:19 +0200166 }
167}
168
Mark Browndee89c42008-11-18 22:11:38 +0000169static int omap_mcbsp_dai_trigger(struct snd_pcm_substream *substream, int cmd,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000170 struct snd_soc_dai *cpu_dai)
Jarkko Nikula2e747962008-04-25 13:55:19 +0200171{
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200172 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
Jarkko Nikulac12abc02009-08-07 09:59:47 +0300173 int err = 0, play = (substream->stream == SNDRV_PCM_STREAM_PLAYBACK);
Jarkko Nikula2e747962008-04-25 13:55:19 +0200174
175 switch (cmd) {
176 case SNDRV_PCM_TRIGGER_START:
177 case SNDRV_PCM_TRIGGER_RESUME:
178 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
Peter Ujfalusi256d9c22012-02-14 15:23:15 +0200179 mcbsp->active++;
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200180 omap_mcbsp_start(mcbsp, play, !play);
Jarkko Nikula2e747962008-04-25 13:55:19 +0200181 break;
182
183 case SNDRV_PCM_TRIGGER_STOP:
184 case SNDRV_PCM_TRIGGER_SUSPEND:
185 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200186 omap_mcbsp_stop(mcbsp, play, !play);
Peter Ujfalusi256d9c22012-02-14 15:23:15 +0200187 mcbsp->active--;
Jarkko Nikula2e747962008-04-25 13:55:19 +0200188 break;
189 default:
190 err = -EINVAL;
191 }
192
193 return err;
194}
195
Peter Ujfalusi75581d22010-03-03 15:08:09 +0200196static snd_pcm_sframes_t omap_mcbsp_dai_delay(
197 struct snd_pcm_substream *substream,
198 struct snd_soc_dai *dai)
199{
200 struct snd_soc_pcm_runtime *rtd = substream->private_data;
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000201 struct snd_soc_dai *cpu_dai = rtd->cpu_dai;
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200202 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
Peter Ujfalusi75581d22010-03-03 15:08:09 +0200203 u16 fifo_use;
204 snd_pcm_sframes_t delay;
205
206 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200207 fifo_use = omap_mcbsp_get_tx_delay(mcbsp);
Peter Ujfalusi75581d22010-03-03 15:08:09 +0200208 else
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200209 fifo_use = omap_mcbsp_get_rx_delay(mcbsp);
Peter Ujfalusi75581d22010-03-03 15:08:09 +0200210
211 /*
212 * Divide the used locations with the channel count to get the
213 * FIFO usage in samples (don't care about partial samples in the
214 * buffer).
215 */
216 delay = fifo_use / substream->runtime->channels;
217
218 return delay;
219}
220
Jarkko Nikula2e747962008-04-25 13:55:19 +0200221static int omap_mcbsp_dai_hw_params(struct snd_pcm_substream *substream,
Mark Browndee89c42008-11-18 22:11:38 +0000222 struct snd_pcm_hw_params *params,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000223 struct snd_soc_dai *cpu_dai)
Jarkko Nikula2e747962008-04-25 13:55:19 +0200224{
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200225 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
Peter Ujfalusi256d9c22012-02-14 15:23:15 +0200226 struct omap_mcbsp_reg_cfg *regs = &mcbsp->cfg_regs;
Lars-Peter Clausen09ae3aa2013-04-03 11:06:05 +0200227 struct snd_dmaengine_dai_dma_data *dma_data;
Peter Ujfalusi061fb362012-09-14 15:05:51 +0300228 int wlen, channels, wpf;
Peter Ujfalusicf80e152010-07-29 09:51:27 +0300229 int pkt_size = 0;
Graeme Gregory5f63ef92009-11-09 19:02:15 +0000230 unsigned int format, div, framesize, master;
Jarkko Nikula2e747962008-04-25 13:55:19 +0200231
Peter Ujfalusibcd6da72012-09-14 15:05:57 +0300232 dma_data = snd_soc_dai_get_dma_data(cpu_dai, substream);
Peter Ujfalusi778a17c2012-03-15 12:20:32 +0200233 channels = params_channels(params);
Kishon Vijay Abraham I2686e072011-02-24 15:16:56 +0530234
Sergey Lapind98508a2010-05-13 19:48:16 +0400235 switch (params_format(params)) {
236 case SNDRV_PCM_FORMAT_S16_LE:
Peter Ujfalusicf80e152010-07-29 09:51:27 +0300237 wlen = 16;
Sergey Lapind98508a2010-05-13 19:48:16 +0400238 break;
239 case SNDRV_PCM_FORMAT_S32_LE:
Peter Ujfalusicf80e152010-07-29 09:51:27 +0300240 wlen = 32;
Sergey Lapind98508a2010-05-13 19:48:16 +0400241 break;
242 default:
243 return -EINVAL;
244 }
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200245 if (mcbsp->pdata->buffer_size) {
Peter Ujfalusicb40b632012-02-13 16:26:54 +0200246 if (mcbsp->dma_op_mode == MCBSP_DMA_MODE_THRESHOLD) {
Peter Ujfalusicf80e152010-07-29 09:51:27 +0300247 int period_words, max_thrsh;
Peter Ujfalusidffb3602012-09-14 15:05:49 +0300248 int divider = 0;
Peter Ujfalusicf80e152010-07-29 09:51:27 +0300249
250 period_words = params_period_bytes(params) / (wlen / 8);
251 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
Peter Ujfalusicb40b632012-02-13 16:26:54 +0200252 max_thrsh = mcbsp->max_tx_thres;
Peter Ujfalusicf80e152010-07-29 09:51:27 +0300253 else
Peter Ujfalusicb40b632012-02-13 16:26:54 +0200254 max_thrsh = mcbsp->max_rx_thres;
Peter Ujfalusicf80e152010-07-29 09:51:27 +0300255 /*
Peter Ujfalusidffb3602012-09-14 15:05:49 +0300256 * Use sDMA packet mode if McBSP is in threshold mode:
257 * If period words less than the FIFO size the packet
258 * size is set to the number of period words, otherwise
259 * Look for the biggest threshold value which divides
260 * the period size evenly.
Peter Ujfalusicf80e152010-07-29 09:51:27 +0300261 */
Peter Ujfalusidffb3602012-09-14 15:05:49 +0300262 divider = period_words / max_thrsh;
263 if (period_words % max_thrsh)
264 divider++;
265 while (period_words % divider &&
266 divider < period_words)
267 divider++;
268 if (divider == period_words)
269 return -EINVAL;
Peter Ujfalusicf80e152010-07-29 09:51:27 +0300270
Peter Ujfalusidffb3602012-09-14 15:05:49 +0300271 pkt_size = period_words / divider;
Peter Ujfalusi778a17c2012-03-15 12:20:32 +0200272 } else if (channels > 1) {
273 /* Use packet mode for non mono streams */
274 pkt_size = channels;
Peter Ujfalusicf80e152010-07-29 09:51:27 +0300275 }
Lars-Peter Clausenabe99372013-03-25 16:58:16 +0100276 omap_mcbsp_set_threshold(substream, pkt_size);
Peter Ujfalusi15d01432010-07-29 09:51:25 +0300277 }
278
Lars-Peter Clausen09ae3aa2013-04-03 11:06:05 +0200279 dma_data->maxburst = pkt_size;
Daniel Mackfd23b7d2010-03-19 14:52:55 +0000280
Peter Ujfalusi256d9c22012-02-14 15:23:15 +0200281 if (mcbsp->configured) {
Jarkko Nikula2e747962008-04-25 13:55:19 +0200282 /* McBSP already configured by another stream */
283 return 0;
284 }
285
Jarkko Nikula4dd04172011-09-30 16:07:44 +0300286 regs->rcr2 &= ~(RPHASE | RFRLEN2(0x7f) | RWDLEN2(7));
287 regs->xcr2 &= ~(RPHASE | XFRLEN2(0x7f) | XWDLEN2(7));
288 regs->rcr1 &= ~(RFRLEN1(0x7f) | RWDLEN1(7));
289 regs->xcr1 &= ~(XFRLEN1(0x7f) | XWDLEN1(7));
Peter Ujfalusi256d9c22012-02-14 15:23:15 +0200290 format = mcbsp->fmt & SND_SOC_DAIFMT_FORMAT_MASK;
Peter Ujfalusi778a17c2012-03-15 12:20:32 +0200291 wpf = channels;
Peter Ujfalusi299a1512010-03-19 12:27:31 +0200292 if (channels == 2 && (format == SND_SOC_DAIFMT_I2S ||
293 format == SND_SOC_DAIFMT_LEFT_J)) {
Graeme Gregory5f63ef92009-11-09 19:02:15 +0000294 /* Use dual-phase frames */
295 regs->rcr2 |= RPHASE;
296 regs->xcr2 |= XPHASE;
297 /* Set 1 word per (McBSP) frame for phase1 and phase2 */
298 wpf--;
299 regs->rcr2 |= RFRLEN2(wpf - 1);
300 regs->xcr2 |= XFRLEN2(wpf - 1);
Jarkko Nikula2e747962008-04-25 13:55:19 +0200301 }
302
Graeme Gregory5f63ef92009-11-09 19:02:15 +0000303 regs->rcr1 |= RFRLEN1(wpf - 1);
304 regs->xcr1 |= XFRLEN1(wpf - 1);
305
Jarkko Nikula2e747962008-04-25 13:55:19 +0200306 switch (params_format(params)) {
307 case SNDRV_PCM_FORMAT_S16_LE:
308 /* Set word lengths */
309 regs->rcr2 |= RWDLEN2(OMAP_MCBSP_WORD_16);
310 regs->rcr1 |= RWDLEN1(OMAP_MCBSP_WORD_16);
311 regs->xcr2 |= XWDLEN2(OMAP_MCBSP_WORD_16);
312 regs->xcr1 |= XWDLEN1(OMAP_MCBSP_WORD_16);
Jarkko Nikula2e747962008-04-25 13:55:19 +0200313 break;
Sergey Lapind98508a2010-05-13 19:48:16 +0400314 case SNDRV_PCM_FORMAT_S32_LE:
315 /* Set word lengths */
Sergey Lapind98508a2010-05-13 19:48:16 +0400316 regs->rcr2 |= RWDLEN2(OMAP_MCBSP_WORD_32);
317 regs->rcr1 |= RWDLEN1(OMAP_MCBSP_WORD_32);
318 regs->xcr2 |= XWDLEN2(OMAP_MCBSP_WORD_32);
319 regs->xcr1 |= XWDLEN1(OMAP_MCBSP_WORD_32);
320 break;
Jarkko Nikula2e747962008-04-25 13:55:19 +0200321 default:
322 /* Unsupported PCM format */
323 return -EINVAL;
324 }
325
Graeme Gregory5f63ef92009-11-09 19:02:15 +0000326 /* In McBSP master modes, FRAME (i.e. sample rate) is generated
327 * by _counting_ BCLKs. Calculate frame size in BCLKs */
Peter Ujfalusi256d9c22012-02-14 15:23:15 +0200328 master = mcbsp->fmt & SND_SOC_DAIFMT_MASTER_MASK;
Graeme Gregory5f63ef92009-11-09 19:02:15 +0000329 if (master == SND_SOC_DAIFMT_CBS_CFS) {
Peter Ujfalusi256d9c22012-02-14 15:23:15 +0200330 div = mcbsp->clk_div ? mcbsp->clk_div : 1;
331 framesize = (mcbsp->in_freq / div) / params_rate(params);
Graeme Gregory5f63ef92009-11-09 19:02:15 +0000332
333 if (framesize < wlen * channels) {
334 printk(KERN_ERR "%s: not enough bandwidth for desired rate and "
335 "channels\n", __func__);
336 return -EINVAL;
337 }
338 } else
339 framesize = wlen * channels;
340
Jarkko Nikulaba9d0fd2008-10-20 15:29:59 +0300341 /* Set FS period and length in terms of bit clock periods */
Jarkko Nikula4dd04172011-09-30 16:07:44 +0300342 regs->srgr2 &= ~FPER(0xfff);
343 regs->srgr1 &= ~FWID(0xff);
Peter Ujfalusic29b2062009-04-15 15:38:55 +0300344 switch (format) {
Jarkko Nikulaba9d0fd2008-10-20 15:29:59 +0300345 case SND_SOC_DAIFMT_I2S:
Peter Ujfalusi299a1512010-03-19 12:27:31 +0200346 case SND_SOC_DAIFMT_LEFT_J:
Graeme Gregory5f63ef92009-11-09 19:02:15 +0000347 regs->srgr2 |= FPER(framesize - 1);
348 regs->srgr1 |= FWID((framesize >> 1) - 1);
Jarkko Nikulaba9d0fd2008-10-20 15:29:59 +0300349 break;
Peter Ujfalusi3ba191c2009-04-15 15:38:56 +0300350 case SND_SOC_DAIFMT_DSP_A:
Jarkko Nikulabd258672008-12-22 10:21:36 +0200351 case SND_SOC_DAIFMT_DSP_B:
Graeme Gregory5f63ef92009-11-09 19:02:15 +0000352 regs->srgr2 |= FPER(framesize - 1);
Jarkko Nikula36ce8582009-04-15 13:48:16 +0300353 regs->srgr1 |= FWID(0);
Jarkko Nikulaba9d0fd2008-10-20 15:29:59 +0300354 break;
355 }
356
Peter Ujfalusi256d9c22012-02-14 15:23:15 +0200357 omap_mcbsp_config(mcbsp, &mcbsp->cfg_regs);
358 mcbsp->wlen = wlen;
359 mcbsp->configured = 1;
Jarkko Nikula2e747962008-04-25 13:55:19 +0200360
361 return 0;
362}
363
364/*
365 * This must be called before _set_clkdiv and _set_sysclk since McBSP register
366 * cache is initialized here
367 */
Liam Girdwood8687eb82008-07-07 16:08:07 +0100368static int omap_mcbsp_dai_set_dai_fmt(struct snd_soc_dai *cpu_dai,
Jarkko Nikula2e747962008-04-25 13:55:19 +0200369 unsigned int fmt)
370{
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200371 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
Peter Ujfalusi256d9c22012-02-14 15:23:15 +0200372 struct omap_mcbsp_reg_cfg *regs = &mcbsp->cfg_regs;
Jarkko Nikula91a18ae2011-09-30 10:55:32 +0300373 bool inv_fs = false;
Jarkko Nikula2e747962008-04-25 13:55:19 +0200374
Peter Ujfalusi256d9c22012-02-14 15:23:15 +0200375 if (mcbsp->configured)
Jarkko Nikula2e747962008-04-25 13:55:19 +0200376 return 0;
377
Peter Ujfalusi256d9c22012-02-14 15:23:15 +0200378 mcbsp->fmt = fmt;
Jarkko Nikula2e747962008-04-25 13:55:19 +0200379 memset(regs, 0, sizeof(*regs));
380 /* Generic McBSP register settings */
381 regs->spcr2 |= XINTM(3) | FREE;
382 regs->spcr1 |= RINTM(3);
Peter Ujfalusidc26df52012-08-16 16:41:06 +0300383 /* RFIG and XFIG are not defined in 2430 and on OMAP3+ */
384 if (!mcbsp->pdata->has_ccr) {
Eero Nurkkalac721bbd2009-08-20 16:18:23 +0300385 regs->rcr2 |= RFIG;
386 regs->xcr2 |= XFIG;
387 }
Peter Ujfalusidc26df52012-08-16 16:41:06 +0300388
389 /* Configure XCCR/RCCR only for revisions which have ccr registers */
390 if (mcbsp->pdata->has_ccr) {
Jarkko Nikula32080af2009-08-23 12:24:26 +0300391 regs->xccr = DXENDLY(1) | XDMAEN | XDISABLE;
392 regs->rccr = RFULL_CYCLE | RDMAEN | RDISABLE;
Misael Lopez Cruzef390c02009-01-29 13:29:46 +0200393 }
Jarkko Nikula2e747962008-04-25 13:55:19 +0200394
395 switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
396 case SND_SOC_DAIFMT_I2S:
397 /* 1-bit data delay */
398 regs->rcr2 |= RDATDLY(1);
399 regs->xcr2 |= XDATDLY(1);
400 break;
Peter Ujfalusi299a1512010-03-19 12:27:31 +0200401 case SND_SOC_DAIFMT_LEFT_J:
402 /* 0-bit data delay */
403 regs->rcr2 |= RDATDLY(0);
404 regs->xcr2 |= XDATDLY(0);
405 regs->spcr1 |= RJUST(2);
406 /* Invert FS polarity configuration */
Jarkko Nikula91a18ae2011-09-30 10:55:32 +0300407 inv_fs = true;
Peter Ujfalusi299a1512010-03-19 12:27:31 +0200408 break;
Peter Ujfalusi3ba191c2009-04-15 15:38:56 +0300409 case SND_SOC_DAIFMT_DSP_A:
410 /* 1-bit data delay */
411 regs->rcr2 |= RDATDLY(1);
412 regs->xcr2 |= XDATDLY(1);
413 /* Invert FS polarity configuration */
Jarkko Nikula91a18ae2011-09-30 10:55:32 +0300414 inv_fs = true;
Peter Ujfalusi3ba191c2009-04-15 15:38:56 +0300415 break;
Jarkko Nikulabd258672008-12-22 10:21:36 +0200416 case SND_SOC_DAIFMT_DSP_B:
Arun KS3336c5b2008-10-02 15:07:06 +0530417 /* 0-bit data delay */
418 regs->rcr2 |= RDATDLY(0);
419 regs->xcr2 |= XDATDLY(0);
Jarkko Nikula36ce8582009-04-15 13:48:16 +0300420 /* Invert FS polarity configuration */
Jarkko Nikula91a18ae2011-09-30 10:55:32 +0300421 inv_fs = true;
Arun KS3336c5b2008-10-02 15:07:06 +0530422 break;
Jarkko Nikula2e747962008-04-25 13:55:19 +0200423 default:
424 /* Unsupported data format */
425 return -EINVAL;
426 }
427
428 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
429 case SND_SOC_DAIFMT_CBS_CFS:
430 /* McBSP master. Set FS and bit clocks as outputs */
431 regs->pcr0 |= FSXM | FSRM |
432 CLKXM | CLKRM;
433 /* Sample rate generator drives the FS */
434 regs->srgr2 |= FSGM;
435 break;
Michael Trimarchi6e20b0d2013-07-21 18:24:01 +0200436 case SND_SOC_DAIFMT_CBM_CFS:
437 /* McBSP slave. FS clock as output */
438 regs->srgr2 |= FSGM;
439 regs->pcr0 |= FSXM;
440 break;
Jarkko Nikula2e747962008-04-25 13:55:19 +0200441 case SND_SOC_DAIFMT_CBM_CFM:
442 /* McBSP slave */
443 break;
444 default:
445 /* Unsupported master/slave configuration */
446 return -EINVAL;
447 }
448
449 /* Set bit clock (CLKX/CLKR) and FS polarities */
Jarkko Nikula91a18ae2011-09-30 10:55:32 +0300450 switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
Jarkko Nikula2e747962008-04-25 13:55:19 +0200451 case SND_SOC_DAIFMT_NB_NF:
452 /*
453 * Normal BCLK + FS.
454 * FS active low. TX data driven on falling edge of bit clock
455 * and RX data sampled on rising edge of bit clock.
456 */
457 regs->pcr0 |= FSXP | FSRP |
458 CLKXP | CLKRP;
459 break;
460 case SND_SOC_DAIFMT_NB_IF:
461 regs->pcr0 |= CLKXP | CLKRP;
462 break;
463 case SND_SOC_DAIFMT_IB_NF:
464 regs->pcr0 |= FSXP | FSRP;
465 break;
466 case SND_SOC_DAIFMT_IB_IF:
467 break;
468 default:
469 return -EINVAL;
470 }
Jarkko Nikula91a18ae2011-09-30 10:55:32 +0300471 if (inv_fs == true)
472 regs->pcr0 ^= FSXP | FSRP;
Jarkko Nikula2e747962008-04-25 13:55:19 +0200473
474 return 0;
475}
476
Liam Girdwood8687eb82008-07-07 16:08:07 +0100477static int omap_mcbsp_dai_set_clkdiv(struct snd_soc_dai *cpu_dai,
Jarkko Nikula2e747962008-04-25 13:55:19 +0200478 int div_id, int div)
479{
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200480 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
Peter Ujfalusi256d9c22012-02-14 15:23:15 +0200481 struct omap_mcbsp_reg_cfg *regs = &mcbsp->cfg_regs;
Jarkko Nikula2e747962008-04-25 13:55:19 +0200482
483 if (div_id != OMAP_MCBSP_CLKGDV)
484 return -ENODEV;
485
Peter Ujfalusi256d9c22012-02-14 15:23:15 +0200486 mcbsp->clk_div = div;
Jarkko Nikula4dd04172011-09-30 16:07:44 +0300487 regs->srgr1 &= ~CLKGDV(0xff);
Jarkko Nikula2e747962008-04-25 13:55:19 +0200488 regs->srgr1 |= CLKGDV(div - 1);
489
490 return 0;
491}
492
Liam Girdwood8687eb82008-07-07 16:08:07 +0100493static int omap_mcbsp_dai_set_dai_sysclk(struct snd_soc_dai *cpu_dai,
Jarkko Nikula2e747962008-04-25 13:55:19 +0200494 int clk_id, unsigned int freq,
495 int dir)
496{
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200497 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
Peter Ujfalusi256d9c22012-02-14 15:23:15 +0200498 struct omap_mcbsp_reg_cfg *regs = &mcbsp->cfg_regs;
Jarkko Nikula2e747962008-04-25 13:55:19 +0200499 int err = 0;
500
Peter Ujfalusi256d9c22012-02-14 15:23:15 +0200501 if (mcbsp->active) {
502 if (freq == mcbsp->in_freq)
Jarkko Nikula34c86982011-09-23 11:19:13 +0300503 return 0;
504 else
505 return -EBUSY;
Peter Ujfalusi141947e2011-09-26 10:56:42 +0300506 }
Jarkko Nikula34c86982011-09-23 11:19:13 +0300507
Peter Ujfalusi8fef6262012-08-16 16:41:04 +0300508 mcbsp->in_freq = freq;
509 regs->srgr2 &= ~CLKSM;
510 regs->pcr0 &= ~SCLKME;
Graeme Gregory5f63ef92009-11-09 19:02:15 +0000511
Jarkko Nikula2e747962008-04-25 13:55:19 +0200512 switch (clk_id) {
513 case OMAP_MCBSP_SYSCLK_CLK:
514 regs->srgr2 |= CLKSM;
515 break;
516 case OMAP_MCBSP_SYSCLK_CLKS_FCLK:
Tony Lindgrene6507942012-11-21 09:42:25 -0800517 if (mcbsp_omap1()) {
Paul Walmsleyd1358652010-10-08 11:40:19 -0600518 err = -EINVAL;
519 break;
520 }
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200521 err = omap2_mcbsp_set_clks_src(mcbsp,
Paul Walmsleyd1358652010-10-08 11:40:19 -0600522 MCBSP_CLKS_PRCM_SRC);
523 break;
Jarkko Nikula2e747962008-04-25 13:55:19 +0200524 case OMAP_MCBSP_SYSCLK_CLKS_EXT:
Tony Lindgrene6507942012-11-21 09:42:25 -0800525 if (mcbsp_omap1()) {
Paul Walmsleyd1358652010-10-08 11:40:19 -0600526 err = 0;
527 break;
528 }
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200529 err = omap2_mcbsp_set_clks_src(mcbsp,
Paul Walmsleyd1358652010-10-08 11:40:19 -0600530 MCBSP_CLKS_PAD_SRC);
Jarkko Nikula2e747962008-04-25 13:55:19 +0200531 break;
532
533 case OMAP_MCBSP_SYSCLK_CLKX_EXT:
534 regs->srgr2 |= CLKSM;
535 case OMAP_MCBSP_SYSCLK_CLKR_EXT:
536 regs->pcr0 |= SCLKME;
537 break;
538 default:
539 err = -ENODEV;
540 }
541
542 return err;
543}
544
Lars-Peter Clausen85e76522011-11-23 11:40:40 +0100545static const struct snd_soc_dai_ops mcbsp_dai_ops = {
Eric Miao6335d052009-03-03 09:41:00 +0800546 .startup = omap_mcbsp_dai_startup,
547 .shutdown = omap_mcbsp_dai_shutdown,
548 .trigger = omap_mcbsp_dai_trigger,
Peter Ujfalusi75581d22010-03-03 15:08:09 +0200549 .delay = omap_mcbsp_dai_delay,
Eric Miao6335d052009-03-03 09:41:00 +0800550 .hw_params = omap_mcbsp_dai_hw_params,
551 .set_fmt = omap_mcbsp_dai_set_dai_fmt,
552 .set_clkdiv = omap_mcbsp_dai_set_clkdiv,
553 .set_sysclk = omap_mcbsp_dai_set_dai_sysclk,
554};
555
Peter Ujfalusi2ee65952012-02-14 14:52:42 +0200556static int omap_mcbsp_probe(struct snd_soc_dai *dai)
557{
558 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(dai);
559
560 pm_runtime_enable(mcbsp->dev);
561
562 return 0;
563}
564
565static int omap_mcbsp_remove(struct snd_soc_dai *dai)
566{
567 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(dai);
568
569 pm_runtime_disable(mcbsp->dev);
570
571 return 0;
572}
573
Michael Opdenacker6179b772011-10-10 07:07:08 +0200574static struct snd_soc_dai_driver omap_mcbsp_dai = {
Peter Ujfalusi2ee65952012-02-14 14:52:42 +0200575 .probe = omap_mcbsp_probe,
576 .remove = omap_mcbsp_remove,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000577 .playback = {
578 .channels_min = 1,
579 .channels_max = 16,
580 .rates = OMAP_MCBSP_RATES,
581 .formats = SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S32_LE,
582 },
583 .capture = {
584 .channels_min = 1,
585 .channels_max = 16,
586 .rates = OMAP_MCBSP_RATES,
587 .formats = SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S32_LE,
588 },
589 .ops = &mcbsp_dai_ops,
Jarkko Nikula2e747962008-04-25 13:55:19 +0200590};
Jarkko Nikula8def4642008-10-09 15:57:22 +0300591
Kuninori Morimoto43cd8142013-03-21 03:33:25 -0700592static const struct snd_soc_component_driver omap_mcbsp_component = {
593 .name = "omap-mcbsp",
594};
595
G, Manjunath Kondaiah34844572010-09-08 08:53:43 +0530596static int omap_mcbsp_st_info_volsw(struct snd_kcontrol *kcontrol,
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000597 struct snd_ctl_elem_info *uinfo)
598{
599 struct soc_mixer_control *mc =
600 (struct soc_mixer_control *)kcontrol->private_value;
601 int max = mc->max;
602 int min = mc->min;
603
604 uinfo->type = SNDRV_CTL_ELEM_TYPE_INTEGER;
605 uinfo->count = 1;
606 uinfo->value.integer.min = min;
607 uinfo->value.integer.max = max;
608 return 0;
609}
610
Peter Ujfalusidb615502012-08-22 13:11:43 +0300611#define OMAP_MCBSP_ST_CHANNEL_VOLUME(channel) \
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000612static int \
Peter Ujfalusidb615502012-08-22 13:11:43 +0300613omap_mcbsp_set_st_ch##channel##_volume(struct snd_kcontrol *kc, \
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000614 struct snd_ctl_elem_value *uc) \
615{ \
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200616 struct snd_soc_dai *cpu_dai = snd_kcontrol_chip(kc); \
617 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai); \
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000618 struct soc_mixer_control *mc = \
619 (struct soc_mixer_control *)kc->private_value; \
620 int max = mc->max; \
621 int min = mc->min; \
622 int val = uc->value.integer.value[0]; \
623 \
624 if (val < min || val > max) \
625 return -EINVAL; \
626 \
627 /* OMAP McBSP implementation uses index values 0..4 */ \
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200628 return omap_st_set_chgain(mcbsp, channel, val); \
Peter Ujfalusidb615502012-08-22 13:11:43 +0300629} \
630 \
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000631static int \
Peter Ujfalusidb615502012-08-22 13:11:43 +0300632omap_mcbsp_get_st_ch##channel##_volume(struct snd_kcontrol *kc, \
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000633 struct snd_ctl_elem_value *uc) \
634{ \
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200635 struct snd_soc_dai *cpu_dai = snd_kcontrol_chip(kc); \
636 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai); \
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000637 s16 chgain; \
638 \
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200639 if (omap_st_get_chgain(mcbsp, channel, &chgain)) \
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000640 return -EAGAIN; \
641 \
642 uc->value.integer.value[0] = chgain; \
643 return 0; \
644}
645
Peter Ujfalusidb615502012-08-22 13:11:43 +0300646OMAP_MCBSP_ST_CHANNEL_VOLUME(0)
647OMAP_MCBSP_ST_CHANNEL_VOLUME(1)
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000648
649static int omap_mcbsp_st_put_mode(struct snd_kcontrol *kcontrol,
650 struct snd_ctl_elem_value *ucontrol)
651{
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200652 struct snd_soc_dai *cpu_dai = snd_kcontrol_chip(kcontrol);
653 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000654 u8 value = ucontrol->value.integer.value[0];
655
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200656 if (value == omap_st_is_enabled(mcbsp))
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000657 return 0;
658
659 if (value)
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200660 omap_st_enable(mcbsp);
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000661 else
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200662 omap_st_disable(mcbsp);
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000663
664 return 1;
665}
666
667static int omap_mcbsp_st_get_mode(struct snd_kcontrol *kcontrol,
668 struct snd_ctl_elem_value *ucontrol)
669{
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200670 struct snd_soc_dai *cpu_dai = snd_kcontrol_chip(kcontrol);
671 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000672
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200673 ucontrol->value.integer.value[0] = omap_st_is_enabled(mcbsp);
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000674 return 0;
675}
676
Peter Ujfalusi8996a312012-08-22 13:11:42 +0300677#define OMAP_MCBSP_ST_CONTROLS(port) \
678static const struct snd_kcontrol_new omap_mcbsp##port##_st_controls[] = { \
679SOC_SINGLE_EXT("McBSP" #port " Sidetone Switch", 1, 0, 1, 0, \
680 omap_mcbsp_st_get_mode, omap_mcbsp_st_put_mode), \
681OMAP_MCBSP_SOC_SINGLE_S16_EXT("McBSP" #port " Sidetone Channel 0 Volume", \
682 -32768, 32767, \
683 omap_mcbsp_get_st_ch0_volume, \
684 omap_mcbsp_set_st_ch0_volume), \
685OMAP_MCBSP_SOC_SINGLE_S16_EXT("McBSP" #port " Sidetone Channel 1 Volume", \
686 -32768, 32767, \
687 omap_mcbsp_get_st_ch1_volume, \
688 omap_mcbsp_set_st_ch1_volume), \
689}
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000690
Peter Ujfalusi8996a312012-08-22 13:11:42 +0300691OMAP_MCBSP_ST_CONTROLS(2);
692OMAP_MCBSP_ST_CONTROLS(3);
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000693
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200694int omap_mcbsp_st_add_controls(struct snd_soc_pcm_runtime *rtd)
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000695{
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200696 struct snd_soc_dai *cpu_dai = rtd->cpu_dai;
697 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
698
Peter Ujfalusi8a88df42012-08-22 13:11:41 +0300699 if (!mcbsp->st_data) {
700 dev_warn(mcbsp->dev, "No sidetone data for port\n");
701 return 0;
702 }
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000703
Peter Ujfalusi28739df2012-08-22 13:11:40 +0300704 switch (mcbsp->id) {
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200705 case 2: /* McBSP 2 */
706 return snd_soc_add_dai_controls(cpu_dai,
707 omap_mcbsp2_st_controls,
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000708 ARRAY_SIZE(omap_mcbsp2_st_controls));
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200709 case 3: /* McBSP 3 */
710 return snd_soc_add_dai_controls(cpu_dai,
711 omap_mcbsp3_st_controls,
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000712 ARRAY_SIZE(omap_mcbsp3_st_controls));
713 default:
714 break;
715 }
716
717 return -EINVAL;
718}
719EXPORT_SYMBOL_GPL(omap_mcbsp_st_add_controls);
720
Peter Ujfalusi11dd5862012-08-16 16:41:08 +0300721static struct omap_mcbsp_platform_data omap2420_pdata = {
722 .reg_step = 4,
723 .reg_size = 2,
724};
725
726static struct omap_mcbsp_platform_data omap2430_pdata = {
727 .reg_step = 4,
728 .reg_size = 4,
729 .has_ccr = true,
730};
731
732static struct omap_mcbsp_platform_data omap3_pdata = {
733 .reg_step = 4,
734 .reg_size = 4,
735 .has_ccr = true,
736 .has_wakeup = true,
737};
738
739static struct omap_mcbsp_platform_data omap4_pdata = {
740 .reg_step = 4,
741 .reg_size = 4,
742 .has_ccr = true,
743 .has_wakeup = true,
744};
745
746static const struct of_device_id omap_mcbsp_of_match[] = {
747 {
748 .compatible = "ti,omap2420-mcbsp",
749 .data = &omap2420_pdata,
750 },
751 {
752 .compatible = "ti,omap2430-mcbsp",
753 .data = &omap2430_pdata,
754 },
755 {
756 .compatible = "ti,omap3-mcbsp",
757 .data = &omap3_pdata,
758 },
759 {
760 .compatible = "ti,omap4-mcbsp",
761 .data = &omap4_pdata,
762 },
763 { },
764};
765MODULE_DEVICE_TABLE(of, omap_mcbsp_of_match);
766
Bill Pemberton7ff60002012-12-07 09:26:29 -0500767static int asoc_mcbsp_probe(struct platform_device *pdev)
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000768{
Peter Ujfalusi2ee65952012-02-14 14:52:42 +0200769 struct omap_mcbsp_platform_data *pdata = dev_get_platdata(&pdev->dev);
770 struct omap_mcbsp *mcbsp;
Peter Ujfalusi11dd5862012-08-16 16:41:08 +0300771 const struct of_device_id *match;
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200772 int ret;
773
Peter Ujfalusi11dd5862012-08-16 16:41:08 +0300774 match = of_match_device(omap_mcbsp_of_match, &pdev->dev);
775 if (match) {
776 struct device_node *node = pdev->dev.of_node;
777 int buffer_size;
778
779 pdata = devm_kzalloc(&pdev->dev,
780 sizeof(struct omap_mcbsp_platform_data),
781 GFP_KERNEL);
782 if (!pdata)
783 return -ENOMEM;
784
785 memcpy(pdata, match->data, sizeof(*pdata));
786 if (!of_property_read_u32(node, "ti,buffer-size", &buffer_size))
787 pdata->buffer_size = buffer_size;
788 } else if (!pdata) {
Peter Ujfalusi2ee65952012-02-14 14:52:42 +0200789 dev_err(&pdev->dev, "missing platform data.\n");
790 return -EINVAL;
791 }
792 mcbsp = devm_kzalloc(&pdev->dev, sizeof(struct omap_mcbsp), GFP_KERNEL);
793 if (!mcbsp)
794 return -ENOMEM;
795
796 mcbsp->id = pdev->id;
797 mcbsp->pdata = pdata;
798 mcbsp->dev = &pdev->dev;
799 platform_set_drvdata(pdev, mcbsp);
800
801 ret = omap_mcbsp_init(pdev);
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200802 if (!ret)
Kuninori Morimoto43cd8142013-03-21 03:33:25 -0700803 return snd_soc_register_component(&pdev->dev, &omap_mcbsp_component,
804 &omap_mcbsp_dai, 1);
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200805
806 return ret;
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000807}
808
Bill Pemberton7ff60002012-12-07 09:26:29 -0500809static int asoc_mcbsp_remove(struct platform_device *pdev)
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000810{
Peter Ujfalusi2ee65952012-02-14 14:52:42 +0200811 struct omap_mcbsp *mcbsp = platform_get_drvdata(pdev);
812
Kuninori Morimoto43cd8142013-03-21 03:33:25 -0700813 snd_soc_unregister_component(&pdev->dev);
Peter Ujfalusi2ee65952012-02-14 14:52:42 +0200814
815 if (mcbsp->pdata->ops && mcbsp->pdata->ops->free)
816 mcbsp->pdata->ops->free(mcbsp->id);
817
818 omap_mcbsp_sysfs_remove(mcbsp);
819
820 clk_put(mcbsp->fclk);
821
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000822 return 0;
823}
824
825static struct platform_driver asoc_mcbsp_driver = {
826 .driver = {
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200827 .name = "omap-mcbsp",
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000828 .owner = THIS_MODULE,
Peter Ujfalusi11dd5862012-08-16 16:41:08 +0300829 .of_match_table = omap_mcbsp_of_match,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000830 },
831
832 .probe = asoc_mcbsp_probe,
Bill Pemberton7ff60002012-12-07 09:26:29 -0500833 .remove = asoc_mcbsp_remove,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000834};
835
Axel Linbeda5bf52011-11-25 10:12:16 +0800836module_platform_driver(asoc_mcbsp_driver);
Mark Brown3f4b7832008-12-03 19:26:35 +0000837
Jarkko Nikula7ec41ee2011-08-11 15:44:57 +0300838MODULE_AUTHOR("Jarkko Nikula <jarkko.nikula@bitmer.com>");
Jarkko Nikula2e747962008-04-25 13:55:19 +0200839MODULE_DESCRIPTION("OMAP I2S SoC Interface");
840MODULE_LICENSE("GPL");
Guillaume Gardet5e70b7fc2012-07-12 15:08:16 +0200841MODULE_ALIAS("platform:omap-mcbsp");