blob: 7bc24ed8de8ea89356ae629532012468ec2ac9cc [file] [log] [blame]
Tomi Valkeinen559d6702009-11-03 11:23:50 +02001/*
2 * linux/drivers/video/omap2/dss/dss.h
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * Some code and ideas taken from drivers/video/omap/ driver
8 * by Imre Deak.
9 *
10 * This program is free software; you can redistribute it and/or modify it
11 * under the terms of the GNU General Public License version 2 as published by
12 * the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but WITHOUT
15 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
16 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
17 * more details.
18 *
19 * You should have received a copy of the GNU General Public License along with
20 * this program. If not, see <http://www.gnu.org/licenses/>.
21 */
22
23#ifndef __OMAP2_DSS_H
24#define __OMAP2_DSS_H
25
26#ifdef CONFIG_OMAP2_DSS_DEBUG_SUPPORT
27#define DEBUG
28#endif
29
30#ifdef DEBUG
Rusty Russell90ab5ee2012-01-13 09:32:20 +103031extern bool dss_debug;
Tomi Valkeinen559d6702009-11-03 11:23:50 +020032#ifdef DSS_SUBSYS_NAME
33#define DSSDBG(format, ...) \
34 if (dss_debug) \
35 printk(KERN_DEBUG "omapdss " DSS_SUBSYS_NAME ": " format, \
36 ## __VA_ARGS__)
37#else
38#define DSSDBG(format, ...) \
39 if (dss_debug) \
40 printk(KERN_DEBUG "omapdss: " format, ## __VA_ARGS__)
41#endif
42
43#ifdef DSS_SUBSYS_NAME
44#define DSSDBGF(format, ...) \
45 if (dss_debug) \
46 printk(KERN_DEBUG "omapdss " DSS_SUBSYS_NAME \
47 ": %s(" format ")\n", \
48 __func__, \
49 ## __VA_ARGS__)
50#else
51#define DSSDBGF(format, ...) \
52 if (dss_debug) \
53 printk(KERN_DEBUG "omapdss: " \
54 ": %s(" format ")\n", \
55 __func__, \
56 ## __VA_ARGS__)
57#endif
58
59#else /* DEBUG */
60#define DSSDBG(format, ...)
61#define DSSDBGF(format, ...)
62#endif
63
64
65#ifdef DSS_SUBSYS_NAME
66#define DSSERR(format, ...) \
67 printk(KERN_ERR "omapdss " DSS_SUBSYS_NAME " error: " format, \
68 ## __VA_ARGS__)
69#else
70#define DSSERR(format, ...) \
71 printk(KERN_ERR "omapdss error: " format, ## __VA_ARGS__)
72#endif
73
74#ifdef DSS_SUBSYS_NAME
75#define DSSINFO(format, ...) \
76 printk(KERN_INFO "omapdss " DSS_SUBSYS_NAME ": " format, \
77 ## __VA_ARGS__)
78#else
79#define DSSINFO(format, ...) \
80 printk(KERN_INFO "omapdss: " format, ## __VA_ARGS__)
81#endif
82
83#ifdef DSS_SUBSYS_NAME
84#define DSSWARN(format, ...) \
85 printk(KERN_WARNING "omapdss " DSS_SUBSYS_NAME ": " format, \
86 ## __VA_ARGS__)
87#else
88#define DSSWARN(format, ...) \
89 printk(KERN_WARNING "omapdss: " format, ## __VA_ARGS__)
90#endif
91
92/* OMAP TRM gives bitfields as start:end, where start is the higher bit
93 number. For example 7:0 */
94#define FLD_MASK(start, end) (((1 << ((start) - (end) + 1)) - 1) << (end))
95#define FLD_VAL(val, start, end) (((val) << (end)) & FLD_MASK(start, end))
96#define FLD_GET(val, start, end) (((val) & FLD_MASK(start, end)) >> (end))
97#define FLD_MOD(orig, val, start, end) \
98 (((orig) & ~FLD_MASK(start, end)) | FLD_VAL(val, start, end))
99
Archit Taneja569969d2011-08-22 17:41:57 +0530100enum dss_io_pad_mode {
101 DSS_IO_PAD_MODE_RESET,
102 DSS_IO_PAD_MODE_RFBI,
103 DSS_IO_PAD_MODE_BYPASS,
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200104};
105
Mythri P K7ed024a2011-03-09 16:31:38 +0530106enum dss_hdmi_venc_clk_source_select {
107 DSS_VENC_TV_CLK = 0,
108 DSS_HDMI_M_PCLK = 1,
109};
110
Archit Taneja6ff8aa32011-08-25 18:35:58 +0530111enum dss_dsi_content_type {
112 DSS_DSI_CONTENT_DCS,
113 DSS_DSI_CONTENT_GENERIC,
114};
115
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200116struct dss_clock_info {
117 /* rates that we get with dividers below */
118 unsigned long fck;
119
120 /* dividers */
121 u16 fck_div;
122};
123
124struct dispc_clock_info {
125 /* rates that we get with dividers below */
126 unsigned long lck;
127 unsigned long pck;
128
129 /* dividers */
130 u16 lck_div;
131 u16 pck_div;
132};
133
134struct dsi_clock_info {
135 /* rates that we get with dividers below */
136 unsigned long fint;
137 unsigned long clkin4ddr;
138 unsigned long clkin;
Taneja, Architea751592011-03-08 05:50:35 -0600139 unsigned long dsi_pll_hsdiv_dispc_clk; /* OMAP3: DSI1_PLL_CLK
140 * OMAP4: PLLx_CLK1 */
141 unsigned long dsi_pll_hsdiv_dsi_clk; /* OMAP3: DSI2_PLL_CLK
142 * OMAP4: PLLx_CLK2 */
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200143 unsigned long lp_clk;
144
145 /* dividers */
146 u16 regn;
147 u16 regm;
Taneja, Architea751592011-03-08 05:50:35 -0600148 u16 regm_dispc; /* OMAP3: REGM3
149 * OMAP4: REGM4 */
150 u16 regm_dsi; /* OMAP3: REGM4
151 * OMAP4: REGM5 */
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200152 u16 lp_clk_div;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200153};
154
155struct seq_file;
156struct platform_device;
157
158/* core */
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200159struct bus_type *dss_get_bus(void);
Tomi Valkeinen8a2cfea2010-02-04 17:03:41 +0200160struct regulator *dss_get_vdds_dsi(void);
161struct regulator *dss_get_vdds_sdi(void);
Tomi Valkeinen00928ea2012-02-20 11:50:06 +0200162int dss_get_ctx_loss_count(struct device *dev);
163int dss_dsi_enable_pads(int dsi_id, unsigned lane_mask);
164void dss_dsi_disable_pads(int dsi_id, unsigned lane_mask);
Tomi Valkeinena8081d32012-03-08 12:52:38 +0200165int dss_set_min_bus_tput(struct device *dev, unsigned long tput);
Tomi Valkeinene40402c2012-03-02 18:01:07 +0200166int dss_debugfs_create_file(const char *name, void (*write)(struct seq_file *));
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200167
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200168/* apply */
169void dss_apply_init(void);
170int dss_mgr_wait_for_go(struct omap_overlay_manager *mgr);
171int dss_mgr_wait_for_go_ovl(struct omap_overlay *ovl);
172void dss_mgr_start_update(struct omap_overlay_manager *mgr);
173int omap_dss_mgr_apply(struct omap_overlay_manager *mgr);
Tomi Valkeineneb70d732011-11-15 12:15:18 +0200174
Tomi Valkeinen2a4ee7e2011-11-21 13:34:48 +0200175int dss_mgr_enable(struct omap_overlay_manager *mgr);
Tomi Valkeinen7797c6d2011-11-04 10:22:46 +0200176void dss_mgr_disable(struct omap_overlay_manager *mgr);
Tomi Valkeineneb70d732011-11-15 12:15:18 +0200177int dss_mgr_set_info(struct omap_overlay_manager *mgr,
178 struct omap_overlay_manager_info *info);
179void dss_mgr_get_info(struct omap_overlay_manager *mgr,
180 struct omap_overlay_manager_info *info);
181int dss_mgr_set_device(struct omap_overlay_manager *mgr,
182 struct omap_dss_device *dssdev);
183int dss_mgr_unset_device(struct omap_overlay_manager *mgr);
Archit Taneja45324a22012-04-26 19:31:22 +0530184void dss_mgr_set_timings(struct omap_overlay_manager *mgr,
185 struct omap_video_timings *timings);
Archit Taneja228b2132012-04-27 01:22:28 +0530186const struct omap_video_timings *dss_mgr_get_timings(struct omap_overlay_manager *mgr);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200187
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +0200188bool dss_ovl_is_enabled(struct omap_overlay *ovl);
189int dss_ovl_enable(struct omap_overlay *ovl);
190int dss_ovl_disable(struct omap_overlay *ovl);
Tomi Valkeinenf77b3072011-11-15 12:11:11 +0200191int dss_ovl_set_info(struct omap_overlay *ovl,
192 struct omap_overlay_info *info);
193void dss_ovl_get_info(struct omap_overlay *ovl,
194 struct omap_overlay_info *info);
195int dss_ovl_set_manager(struct omap_overlay *ovl,
196 struct omap_overlay_manager *mgr);
197int dss_ovl_unset_manager(struct omap_overlay *ovl);
198
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200199/* display */
200int dss_suspend_all_devices(void);
201int dss_resume_all_devices(void);
202void dss_disable_all_devices(void);
203
204void dss_init_device(struct platform_device *pdev,
205 struct omap_dss_device *dssdev);
206void dss_uninit_device(struct platform_device *pdev,
207 struct omap_dss_device *dssdev);
208bool dss_use_replication(struct omap_dss_device *dssdev,
209 enum omap_color_mode mode);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200210
211/* manager */
212int dss_init_overlay_managers(struct platform_device *pdev);
213void dss_uninit_overlay_managers(struct platform_device *pdev);
Tomi Valkeinen54540d42011-12-13 13:18:52 +0200214int dss_mgr_simple_check(struct omap_overlay_manager *mgr,
215 const struct omap_overlay_manager_info *info);
Archit Tanejab917fa32012-04-27 01:07:28 +0530216int dss_mgr_check_timings(struct omap_overlay_manager *mgr,
217 const struct omap_video_timings *timings);
Tomi Valkeinen6ac48d12011-12-08 10:32:37 +0200218int dss_mgr_check(struct omap_overlay_manager *mgr,
Tomi Valkeinen6ac48d12011-12-08 10:32:37 +0200219 struct omap_overlay_manager_info *info,
Archit Taneja228b2132012-04-27 01:22:28 +0530220 const struct omap_video_timings *mgr_timings,
Tomi Valkeinen6ac48d12011-12-08 10:32:37 +0200221 struct omap_overlay_info **overlay_infos);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200222
223/* overlay */
224void dss_init_overlays(struct platform_device *pdev);
225void dss_uninit_overlays(struct platform_device *pdev);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200226void dss_overlay_setup_dispc_manager(struct omap_overlay_manager *mgr);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200227void dss_recheck_connections(struct omap_dss_device *dssdev, bool force);
Tomi Valkeinen54540d42011-12-13 13:18:52 +0200228int dss_ovl_simple_check(struct omap_overlay *ovl,
229 const struct omap_overlay_info *info);
Archit Taneja228b2132012-04-27 01:22:28 +0530230int dss_ovl_check(struct omap_overlay *ovl, struct omap_overlay_info *info,
231 const struct omap_video_timings *mgr_timings);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200232
233/* DSS */
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200234int dss_init_platform_driver(void) __init;
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +0000235void dss_uninit_platform_driver(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200236
Mythri P K7ed024a2011-03-09 16:31:38 +0530237void dss_select_hdmi_venc_clk_source(enum dss_hdmi_venc_clk_source_select);
Tomi Valkeinen4a61e262011-08-31 14:33:31 +0300238enum dss_hdmi_venc_clk_source_select dss_get_hdmi_venc_clk_source(void);
Archit Taneja89a35e52011-04-12 13:52:23 +0530239const char *dss_get_generic_clk_source_name(enum omap_dss_clk_source clk_src);
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000240void dss_dump_clocks(struct seq_file *s);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200241
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000242#if defined(CONFIG_DEBUG_FS) && defined(CONFIG_OMAP2_DSS_DEBUG_SUPPORT)
243void dss_debug_dump_clocks(struct seq_file *s);
244#endif
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200245
246void dss_sdi_init(u8 datapairs);
247int dss_sdi_enable(void);
248void dss_sdi_disable(void);
249
Archit Taneja89a35e52011-04-12 13:52:23 +0530250void dss_select_dispc_clk_source(enum omap_dss_clk_source clk_src);
Archit Taneja5a8b5722011-05-12 17:26:29 +0530251void dss_select_dsi_clk_source(int dsi_module,
252 enum omap_dss_clk_source clk_src);
Taneja, Architea751592011-03-08 05:50:35 -0600253void dss_select_lcd_clk_source(enum omap_channel channel,
Archit Taneja89a35e52011-04-12 13:52:23 +0530254 enum omap_dss_clk_source clk_src);
255enum omap_dss_clk_source dss_get_dispc_clk_source(void);
Archit Taneja5a8b5722011-05-12 17:26:29 +0530256enum omap_dss_clk_source dss_get_dsi_clk_source(int dsi_module);
Archit Taneja89a35e52011-04-12 13:52:23 +0530257enum omap_dss_clk_source dss_get_lcd_clk_source(enum omap_channel channel);
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200258
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200259void dss_set_venc_output(enum omap_dss_venc_type type);
260void dss_set_dac_pwrdn_bgz(bool enable);
261
262unsigned long dss_get_dpll4_rate(void);
263int dss_calc_clock_rates(struct dss_clock_info *cinfo);
264int dss_set_clock_div(struct dss_clock_info *cinfo);
265int dss_get_clock_div(struct dss_clock_info *cinfo);
266int dss_calc_clock_div(bool is_tft, unsigned long req_pck,
267 struct dss_clock_info *dss_cinfo,
268 struct dispc_clock_info *dispc_cinfo);
269
270/* SDI */
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200271int sdi_init_platform_driver(void) __init;
272void sdi_uninit_platform_driver(void) __exit;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200273int sdi_init_display(struct omap_dss_device *display);
274
275/* DSI */
Jani Nikula368a1482010-05-07 11:58:41 +0200276#ifdef CONFIG_OMAP2_DSS_DSI
Archit Taneja5a8b5722011-05-12 17:26:29 +0530277
278struct dentry;
279struct file_operations;
280
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200281int dsi_init_platform_driver(void) __init;
282void dsi_uninit_platform_driver(void) __exit;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200283
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300284int dsi_runtime_get(struct platform_device *dsidev);
285void dsi_runtime_put(struct platform_device *dsidev);
286
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200287void dsi_dump_clocks(struct seq_file *s);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200288
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200289int dsi_init_display(struct omap_dss_device *display);
290void dsi_irq_handler(void);
Archit Tanejaa3b3cc22011-09-08 18:42:16 +0530291u8 dsi_get_pixel_size(enum omap_dss_dsi_pixel_format fmt);
292
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530293unsigned long dsi_get_pll_hsdiv_dispc_rate(struct platform_device *dsidev);
294int dsi_pll_set_clock_div(struct platform_device *dsidev,
295 struct dsi_clock_info *cinfo);
296int dsi_pll_calc_clock_div_pck(struct platform_device *dsidev, bool is_tft,
297 unsigned long req_pck, struct dsi_clock_info *cinfo,
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200298 struct dispc_clock_info *dispc_cinfo);
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530299int dsi_pll_init(struct platform_device *dsidev, bool enable_hsclk,
300 bool enable_hsdiv);
301void dsi_pll_uninit(struct platform_device *dsidev, bool disconnect_lanes);
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530302void dsi_wait_pll_hsdiv_dispc_active(struct platform_device *dsidev);
303void dsi_wait_pll_hsdiv_dsi_active(struct platform_device *dsidev);
304struct platform_device *dsi_get_dsidev_from_id(int module);
Jani Nikula368a1482010-05-07 11:58:41 +0200305#else
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300306static inline int dsi_runtime_get(struct platform_device *dsidev)
307{
308 return 0;
309}
310static inline void dsi_runtime_put(struct platform_device *dsidev)
311{
312}
Archit Tanejaa3b3cc22011-09-08 18:42:16 +0530313static inline u8 dsi_get_pixel_size(enum omap_dss_dsi_pixel_format fmt)
314{
315 WARN("%s: DSI not compiled in, returning pixel_size as 0\n", __func__);
316 return 0;
317}
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530318static inline unsigned long dsi_get_pll_hsdiv_dispc_rate(struct platform_device *dsidev)
Taneja, Archit66534e82011-03-08 05:50:34 -0600319{
320 WARN("%s: DSI not compiled in, returning rate as 0\n", __func__);
321 return 0;
322}
Tomi Valkeinen943e4452011-04-30 15:38:15 +0300323static inline int dsi_pll_set_clock_div(struct platform_device *dsidev,
324 struct dsi_clock_info *cinfo)
325{
326 WARN("%s: DSI not compiled in\n", __func__);
327 return -ENODEV;
328}
329static inline int dsi_pll_calc_clock_div_pck(struct platform_device *dsidev,
330 bool is_tft, unsigned long req_pck,
331 struct dsi_clock_info *dsi_cinfo,
332 struct dispc_clock_info *dispc_cinfo)
333{
334 WARN("%s: DSI not compiled in\n", __func__);
335 return -ENODEV;
336}
337static inline int dsi_pll_init(struct platform_device *dsidev,
338 bool enable_hsclk, bool enable_hsdiv)
339{
340 WARN("%s: DSI not compiled in\n", __func__);
341 return -ENODEV;
342}
343static inline void dsi_pll_uninit(struct platform_device *dsidev,
344 bool disconnect_lanes)
345{
346}
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530347static inline void dsi_wait_pll_hsdiv_dispc_active(struct platform_device *dsidev)
Tomi Valkeinene406f902010-06-09 15:28:12 +0300348{
349}
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530350static inline void dsi_wait_pll_hsdiv_dsi_active(struct platform_device *dsidev)
Tomi Valkeinene406f902010-06-09 15:28:12 +0300351{
352}
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530353static inline struct platform_device *dsi_get_dsidev_from_id(int module)
354{
355 WARN("%s: DSI not compiled in, returning platform device as NULL\n",
356 __func__);
357 return NULL;
358}
Jani Nikula368a1482010-05-07 11:58:41 +0200359#endif
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200360
361/* DPI */
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200362int dpi_init_platform_driver(void) __init;
363void dpi_uninit_platform_driver(void) __exit;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200364int dpi_init_display(struct omap_dss_device *dssdev);
365
366/* DISPC */
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200367int dispc_init_platform_driver(void) __init;
368void dispc_uninit_platform_driver(void) __exit;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200369void dispc_dump_clocks(struct seq_file *s);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200370void dispc_irq_handler(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200371
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300372int dispc_runtime_get(void);
373void dispc_runtime_put(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200374
375void dispc_enable_sidle(void);
376void dispc_disable_sidle(void);
377
378void dispc_lcd_enable_signal_polarity(bool act_high);
379void dispc_lcd_enable_signal(bool enable);
380void dispc_pck_free_enable(bool enable);
Tomi Valkeinencd295ae2011-08-16 13:49:15 +0300381void dispc_enable_fifomerge(bool enable);
382void dispc_enable_gamma_table(bool enable);
383void dispc_set_loadmode(enum omap_dss_load_mode mode);
384
Archit Taneja8f366162012-04-16 12:53:44 +0530385bool dispc_mgr_timings_ok(enum omap_channel channel,
Archit Tanejab917fa32012-04-27 01:07:28 +0530386 const struct omap_video_timings *timings);
Tomi Valkeinencd295ae2011-08-16 13:49:15 +0300387unsigned long dispc_fclk_rate(void);
388void dispc_find_clk_divs(bool is_tft, unsigned long req_pck, unsigned long fck,
389 struct dispc_clock_info *cinfo);
390int dispc_calc_clock_rates(unsigned long dispc_fclk_rate,
391 struct dispc_clock_info *cinfo);
392
393
Tomi Valkeinen6f04e1b2011-10-31 08:58:52 +0200394void dispc_ovl_set_fifo_threshold(enum omap_plane plane, u32 low, u32 high);
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +0200395void dispc_ovl_compute_fifo_thresholds(enum omap_plane plane,
396 u32 *fifo_low, u32 *fifo_high, bool use_fifomerge);
Archit Tanejaa4273b72011-09-14 11:10:10 +0530397int dispc_ovl_setup(enum omap_plane plane, struct omap_overlay_info *oi,
Archit Taneja81ab95b2012-05-08 15:53:20 +0530398 bool ilace, bool replication,
399 const struct omap_video_timings *mgr_timings);
Tomi Valkeinencd295ae2011-08-16 13:49:15 +0300400int dispc_ovl_enable(enum omap_plane plane, bool enable);
Tomi Valkeinenf4279842011-10-28 15:26:26 +0300401void dispc_ovl_set_channel_out(enum omap_plane plane,
402 enum omap_channel channel);
Tomi Valkeinencd295ae2011-08-16 13:49:15 +0300403
404void dispc_mgr_enable_fifohandcheck(enum omap_channel channel, bool enable);
Tomi Valkeinen3dcec4d2011-11-07 15:50:09 +0200405u32 dispc_mgr_get_vsync_irq(enum omap_channel channel);
Tomi Valkeinen7d1365c2011-11-18 15:39:52 +0200406u32 dispc_mgr_get_framedone_irq(enum omap_channel channel);
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300407bool dispc_mgr_go_busy(enum omap_channel channel);
408void dispc_mgr_go(enum omap_channel channel);
Tomi Valkeinen875459572011-11-15 10:56:11 +0200409bool dispc_mgr_is_enabled(enum omap_channel channel);
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300410void dispc_mgr_enable(enum omap_channel channel, bool enable);
411bool dispc_mgr_is_channel_enabled(enum omap_channel channel);
Archit Taneja569969d2011-08-22 17:41:57 +0530412void dispc_mgr_set_io_pad_mode(enum dss_io_pad_mode mode);
413void dispc_mgr_enable_stallmode(enum omap_channel channel, bool enable);
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300414void dispc_mgr_set_tft_data_lines(enum omap_channel channel, u8 data_lines);
415void dispc_mgr_set_lcd_display_type(enum omap_channel channel,
Sumit Semwal64ba4f72010-12-02 11:27:10 +0000416 enum omap_lcd_display_type type);
Archit Tanejac51d9212012-04-16 12:53:43 +0530417void dispc_mgr_set_timings(enum omap_channel channel,
Sumit Semwal64ba4f72010-12-02 11:27:10 +0000418 struct omap_video_timings *timings);
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300419void dispc_mgr_set_pol_freq(enum omap_channel channel,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +0000420 enum omap_panel_config config, u8 acbi, u8 acb);
Tomi Valkeinencd295ae2011-08-16 13:49:15 +0300421unsigned long dispc_mgr_lclk_rate(enum omap_channel channel);
422unsigned long dispc_mgr_pclk_rate(enum omap_channel channel);
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +0530423unsigned long dispc_core_clk_rate(void);
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300424int dispc_mgr_set_clock_div(enum omap_channel channel,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +0000425 struct dispc_clock_info *cinfo);
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300426int dispc_mgr_get_clock_div(enum omap_channel channel,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +0000427 struct dispc_clock_info *cinfo);
Tomi Valkeinenc64dca42011-11-04 18:14:20 +0200428void dispc_mgr_setup(enum omap_channel channel,
429 struct omap_overlay_manager_info *info);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200430
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200431/* VENC */
Jani Nikula368a1482010-05-07 11:58:41 +0200432#ifdef CONFIG_OMAP2_DSS_VENC
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200433int venc_init_platform_driver(void) __init;
434void venc_uninit_platform_driver(void) __exit;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200435int venc_init_display(struct omap_dss_device *display);
Archit Tanejac3dc6a72011-09-13 18:28:41 +0530436unsigned long venc_get_pixel_clock(void);
Jani Nikula368a1482010-05-07 11:58:41 +0200437#else
Archit Tanejac3dc6a72011-09-13 18:28:41 +0530438static inline unsigned long venc_get_pixel_clock(void)
439{
440 WARN("%s: VENC not compiled in, returning pclk as 0\n", __func__);
441 return 0;
442}
Jani Nikula368a1482010-05-07 11:58:41 +0200443#endif
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200444
Mythri P Kc3198a52011-03-12 12:04:27 +0530445/* HDMI */
446#ifdef CONFIG_OMAP4_DSS_HDMI
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200447int hdmi_init_platform_driver(void) __init;
448void hdmi_uninit_platform_driver(void) __exit;
Mythri P Kc3198a52011-03-12 12:04:27 +0530449int hdmi_init_display(struct omap_dss_device *dssdev);
Archit Tanejac3dc6a72011-09-13 18:28:41 +0530450unsigned long hdmi_get_pixel_clock(void);
Mythri P Kc3198a52011-03-12 12:04:27 +0530451#else
452static inline int hdmi_init_display(struct omap_dss_device *dssdev)
453{
454 return 0;
455}
Archit Tanejac3dc6a72011-09-13 18:28:41 +0530456static inline unsigned long hdmi_get_pixel_clock(void)
457{
458 WARN("%s: HDMI not compiled in, returning pclk as 0\n", __func__);
459 return 0;
460}
Mythri P Kc3198a52011-03-12 12:04:27 +0530461#endif
462int omapdss_hdmi_display_enable(struct omap_dss_device *dssdev);
463void omapdss_hdmi_display_disable(struct omap_dss_device *dssdev);
464void omapdss_hdmi_display_set_timing(struct omap_dss_device *dssdev);
465int omapdss_hdmi_display_check_timing(struct omap_dss_device *dssdev,
466 struct omap_video_timings *timings);
Tomi Valkeinen47024562011-08-25 17:12:56 +0300467int omapdss_hdmi_read_edid(u8 *buf, int len);
Tomi Valkeinen759593f2011-08-29 18:10:20 +0300468bool omapdss_hdmi_detect(void);
Mythri P K70be8322011-03-10 15:48:48 +0530469int hdmi_panel_init(void);
470void hdmi_panel_exit(void);
Mythri P Kc3198a52011-03-12 12:04:27 +0530471
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200472/* RFBI */
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200473int rfbi_init_platform_driver(void) __init;
474void rfbi_uninit_platform_driver(void) __exit;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200475int rfbi_init_display(struct omap_dss_device *display);
476
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200477
478#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
479static inline void dss_collect_irq_stats(u32 irqstatus, unsigned *irq_arr)
480{
481 int b;
482 for (b = 0; b < 32; ++b) {
483 if (irqstatus & (1 << b))
484 irq_arr[b]++;
485 }
486}
487#endif
488
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200489#endif