blob: 031a3385ad4b647bae2336cc89366cc423077ca8 [file] [log] [blame]
Ben Hutchings8ceee662008-04-27 12:55:59 +01001/****************************************************************************
Ben Hutchingsf7a6d2c2013-08-29 23:32:48 +01002 * Driver for Solarflare network controllers and boards
Ben Hutchings8ceee662008-04-27 12:55:59 +01003 * Copyright 2005-2006 Fen Systems Ltd.
Ben Hutchingsf7a6d2c2013-08-29 23:32:48 +01004 * Copyright 2005-2013 Solarflare Communications Inc.
Ben Hutchings8ceee662008-04-27 12:55:59 +01005 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License version 2 as published
8 * by the Free Software Foundation, incorporated herein by reference.
9 */
10
11/* Common definitions for all Efx net driver code */
12
13#ifndef EFX_NET_DRIVER_H
14#define EFX_NET_DRIVER_H
15
Ben Hutchings8ceee662008-04-27 12:55:59 +010016#include <linux/netdevice.h>
17#include <linux/etherdevice.h>
18#include <linux/ethtool.h>
19#include <linux/if_vlan.h>
Steve Hodgson90d683a2010-06-01 11:19:39 +000020#include <linux/timer.h>
Ben Hutchings68e7f452009-04-29 08:05:08 +000021#include <linux/mdio.h>
Ben Hutchings8ceee662008-04-27 12:55:59 +010022#include <linux/list.h>
23#include <linux/pci.h>
24#include <linux/device.h>
25#include <linux/highmem.h>
26#include <linux/workqueue.h>
Ben Hutchingscd2d5b52012-02-14 00:48:07 +000027#include <linux/mutex.h>
David S. Miller10ed61c2010-09-21 16:11:06 -070028#include <linux/vmalloc.h>
Ben Hutchings37b5a602008-05-30 22:27:04 +010029#include <linux/i2c.h>
Ben Hutchings45a3fd52012-11-28 04:38:14 +000030#include <linux/mtd/mtd.h>
Alexandre Rames36763262014-07-22 14:03:25 +010031#include <net/busy_poll.h>
Ben Hutchings8ceee662008-04-27 12:55:59 +010032
33#include "enum.h"
34#include "bitfield.h"
Ben Hutchingsadd72472012-11-08 01:46:53 +000035#include "filter.h"
Ben Hutchings8ceee662008-04-27 12:55:59 +010036
Ben Hutchings8ceee662008-04-27 12:55:59 +010037/**************************************************************************
38 *
39 * Build definitions
40 *
41 **************************************************************************/
Ben Hutchingsc5d5f5f2010-06-23 11:30:26 +000042
Ben Hutchings8127d662013-08-29 19:19:29 +010043#define EFX_DRIVER_VERSION "4.0"
Ben Hutchings8ceee662008-04-27 12:55:59 +010044
Ben Hutchings5f3f9d62011-11-04 22:29:14 +000045#ifdef DEBUG
Ben Hutchings8ceee662008-04-27 12:55:59 +010046#define EFX_BUG_ON_PARANOID(x) BUG_ON(x)
47#define EFX_WARN_ON_PARANOID(x) WARN_ON(x)
48#else
49#define EFX_BUG_ON_PARANOID(x) do {} while (0)
50#define EFX_WARN_ON_PARANOID(x) do {} while (0)
51#endif
52
Ben Hutchings8ceee662008-04-27 12:55:59 +010053/**************************************************************************
54 *
55 * Efx data structures
56 *
57 **************************************************************************/
58
Ben Hutchingsa16e5b22012-02-14 00:40:12 +000059#define EFX_MAX_CHANNELS 32U
Ben Hutchings8ceee662008-04-27 12:55:59 +010060#define EFX_MAX_RX_QUEUES EFX_MAX_CHANNELS
Ben Hutchingscd2d5b52012-02-14 00:48:07 +000061#define EFX_EXTRA_CHANNEL_IOV 0
Stuart Hodgson7c236c42012-09-03 11:09:36 +010062#define EFX_EXTRA_CHANNEL_PTP 1
63#define EFX_MAX_EXTRA_CHANNELS 2U
Ben Hutchings8ceee662008-04-27 12:55:59 +010064
Ben Hutchingsa4900ac2010-04-28 09:30:43 +000065/* Checksum generation is a per-queue option in hardware, so each
66 * queue visible to the networking core is backed by two hardware TX
67 * queues. */
Ben Hutchings94b274b2011-01-10 21:18:20 +000068#define EFX_MAX_TX_TC 2
69#define EFX_MAX_CORE_TX_QUEUES (EFX_MAX_TX_TC * EFX_MAX_CHANNELS)
70#define EFX_TXQ_TYPE_OFFLOAD 1 /* flag */
71#define EFX_TXQ_TYPE_HIGHPRI 2 /* flag */
72#define EFX_TXQ_TYPES 4
73#define EFX_MAX_TX_QUEUES (EFX_TXQ_TYPES * EFX_MAX_CHANNELS)
Ben Hutchings60ac1062008-09-01 12:44:59 +010074
Ben Hutchings85740cdf2013-01-29 23:33:15 +000075/* Maximum possible MTU the driver supports */
76#define EFX_MAX_MTU (9 * 1024)
77
Ben Hutchings950c54d2013-05-13 12:01:22 +000078/* Size of an RX scatter buffer. Small enough to pack 2 into a 4K page,
79 * and should be a multiple of the cache line size.
80 */
81#define EFX_RX_USR_BUF_SIZE (2048 - 256)
82
83/* If possible, we should ensure cache line alignment at start and end
84 * of every buffer. Otherwise, we just need to ensure 4-byte
85 * alignment of the network header.
86 */
87#if NET_IP_ALIGN == 0
88#define EFX_RX_BUF_ALIGNMENT L1_CACHE_BYTES
89#else
90#define EFX_RX_BUF_ALIGNMENT 4
91#endif
Ben Hutchings85740cdf2013-01-29 23:33:15 +000092
Stuart Hodgson7c236c42012-09-03 11:09:36 +010093/* Forward declare Precision Time Protocol (PTP) support structure. */
94struct efx_ptp_data;
Daniel Pieczko9ec06592013-11-21 17:11:25 +000095struct hwtstamp_config;
Stuart Hodgson7c236c42012-09-03 11:09:36 +010096
Ben Hutchingsd4f2cec2012-07-04 03:58:33 +010097struct efx_self_tests;
98
Ben Hutchings8ceee662008-04-27 12:55:59 +010099/**
Ben Hutchingscaa75582012-09-19 00:31:42 +0100100 * struct efx_buffer - A general-purpose DMA buffer
101 * @addr: host base address of the buffer
Ben Hutchings8ceee662008-04-27 12:55:59 +0100102 * @dma_addr: DMA base address of the buffer
103 * @len: Buffer length, in bytes
Ben Hutchings8ceee662008-04-27 12:55:59 +0100104 *
Ben Hutchingscaa75582012-09-19 00:31:42 +0100105 * The NIC uses these buffers for its interrupt status registers and
106 * MAC stats dumps.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100107 */
Ben Hutchingscaa75582012-09-19 00:31:42 +0100108struct efx_buffer {
Ben Hutchings8ceee662008-04-27 12:55:59 +0100109 void *addr;
110 dma_addr_t dma_addr;
111 unsigned int len;
Ben Hutchingscaa75582012-09-19 00:31:42 +0100112};
113
114/**
115 * struct efx_special_buffer - DMA buffer entered into buffer table
116 * @buf: Standard &struct efx_buffer
117 * @index: Buffer index within controller;s buffer table
118 * @entries: Number of buffer table entries
119 *
120 * The NIC has a buffer table that maps buffers of size %EFX_BUF_SIZE.
121 * Event and descriptor rings are addressed via one or more buffer
122 * table entries (and so can be physically non-contiguous, although we
123 * currently do not take advantage of that). On Falcon and Siena we
124 * have to take care of allocating and initialising the entries
125 * ourselves. On later hardware this is managed by the firmware and
126 * @index and @entries are left as 0.
127 */
128struct efx_special_buffer {
129 struct efx_buffer buf;
Ben Hutchings5bbe2f42012-02-13 23:14:23 +0000130 unsigned int index;
131 unsigned int entries;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100132};
133
134/**
Ben Hutchings7668ff92012-05-17 20:52:20 +0100135 * struct efx_tx_buffer - buffer state for a TX descriptor
136 * @skb: When @flags & %EFX_TX_BUF_SKB, the associated socket buffer to be
137 * freed when descriptor completes
Ben Hutchingsf7251a92012-05-17 18:40:54 +0100138 * @heap_buf: When @flags & %EFX_TX_BUF_HEAP, the associated heap buffer to be
139 * freed when descriptor completes.
Ben Hutchingsba8977b2013-01-08 23:43:19 +0000140 * @option: When @flags & %EFX_TX_BUF_OPTION, a NIC-specific option descriptor.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100141 * @dma_addr: DMA address of the fragment.
Ben Hutchings7668ff92012-05-17 20:52:20 +0100142 * @flags: Flags for allocation and DMA mapping type
Ben Hutchings8ceee662008-04-27 12:55:59 +0100143 * @len: Length of this fragment.
144 * This field is zero when the queue slot is empty.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100145 * @unmap_len: Length of this fragment to unmap
Alexandre Rames2acdb922013-10-31 12:42:32 +0000146 * @dma_offset: Offset of @dma_addr from the address of the backing DMA mapping.
147 * Only valid if @unmap_len != 0.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100148 */
149struct efx_tx_buffer {
Ben Hutchings7668ff92012-05-17 20:52:20 +0100150 union {
151 const struct sk_buff *skb;
Ben Hutchingsf7251a92012-05-17 18:40:54 +0100152 void *heap_buf;
Ben Hutchings7668ff92012-05-17 20:52:20 +0100153 };
Ben Hutchingsba8977b2013-01-08 23:43:19 +0000154 union {
155 efx_qword_t option;
156 dma_addr_t dma_addr;
157 };
Ben Hutchings7668ff92012-05-17 20:52:20 +0100158 unsigned short flags;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100159 unsigned short len;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100160 unsigned short unmap_len;
Alexandre Rames2acdb922013-10-31 12:42:32 +0000161 unsigned short dma_offset;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100162};
Ben Hutchings7668ff92012-05-17 20:52:20 +0100163#define EFX_TX_BUF_CONT 1 /* not last descriptor of packet */
164#define EFX_TX_BUF_SKB 2 /* buffer is last part of skb */
Ben Hutchingsf7251a92012-05-17 18:40:54 +0100165#define EFX_TX_BUF_HEAP 4 /* buffer was allocated with kmalloc() */
Ben Hutchings7668ff92012-05-17 20:52:20 +0100166#define EFX_TX_BUF_MAP_SINGLE 8 /* buffer was mapped with dma_map_single() */
Ben Hutchingsba8977b2013-01-08 23:43:19 +0000167#define EFX_TX_BUF_OPTION 0x10 /* empty buffer for option descriptor */
Ben Hutchings8ceee662008-04-27 12:55:59 +0100168
169/**
170 * struct efx_tx_queue - An Efx TX queue
171 *
172 * This is a ring buffer of TX fragments.
173 * Since the TX completion path always executes on the same
174 * CPU and the xmit path can operate on different CPUs,
175 * performance is increased by ensuring that the completion
176 * path and the xmit path operate on different cache lines.
177 * This is particularly important if the xmit path is always
178 * executing on one CPU which is different from the completion
179 * path. There is also a cache line for members which are
180 * read but not written on the fast path.
181 *
182 * @efx: The associated Efx NIC
183 * @queue: DMA queue number
Ben Hutchings8ceee662008-04-27 12:55:59 +0100184 * @channel: The associated channel
Ben Hutchingsc04bfc62010-12-10 01:24:16 +0000185 * @core_txq: The networking core TX queue structure
Ben Hutchings8ceee662008-04-27 12:55:59 +0100186 * @buffer: The software buffer ring
Ben Hutchingsf7251a92012-05-17 18:40:54 +0100187 * @tsoh_page: Array of pages of TSO header buffers
Ben Hutchings8ceee662008-04-27 12:55:59 +0100188 * @txd: The hardware descriptor ring
Steve Hodgsonecc910f2010-09-10 06:42:22 +0000189 * @ptr_mask: The size of the ring minus 1.
Ben Hutchings183233b2013-06-28 21:47:12 +0100190 * @piobuf: PIO buffer region for this TX queue (shared with its partner).
191 * Size of the region is efx_piobuf_size.
192 * @piobuf_offset: Buffer offset to be specified in PIO descriptors
Ben Hutchings94b274b2011-01-10 21:18:20 +0000193 * @initialised: Has hardware queue been initialised?
Ben Hutchings8ceee662008-04-27 12:55:59 +0100194 * @read_count: Current read pointer.
195 * This is the number of buffers that have been removed from both rings.
Ben Hutchingscd385572010-11-15 23:53:11 +0000196 * @old_write_count: The value of @write_count when last checked.
197 * This is here for performance reasons. The xmit path will
198 * only get the up-to-date value of @write_count if this
199 * variable indicates that the queue is empty. This is to
200 * avoid cache-line ping-pong between the xmit path and the
201 * completion path.
Ben Hutchings02e12162013-04-27 01:55:21 +0100202 * @merge_events: Number of TX merged completion events
Ben Hutchings8ceee662008-04-27 12:55:59 +0100203 * @insert_count: Current insert pointer
204 * This is the number of buffers that have been added to the
205 * software ring.
206 * @write_count: Current write pointer
207 * This is the number of buffers that have been added to the
208 * hardware ring.
209 * @old_read_count: The value of read_count when last checked.
210 * This is here for performance reasons. The xmit path will
211 * only get the up-to-date value of read_count if this
212 * variable indicates that the queue is full. This is to
213 * avoid cache-line ping-pong between the xmit path and the
214 * completion path.
Ben Hutchingsb9b39b62008-05-07 12:51:12 +0100215 * @tso_bursts: Number of times TSO xmit invoked by kernel
216 * @tso_long_headers: Number of packets with headers too long for standard
217 * blocks
218 * @tso_packets: Number of packets via the TSO xmit path
Ben Hutchingscd385572010-11-15 23:53:11 +0000219 * @pushes: Number of times the TX push feature has been used
Jon Cooperee45fd92013-09-02 18:24:29 +0100220 * @pio_packets: Number of times the TX PIO feature has been used
Ben Hutchingscd385572010-11-15 23:53:11 +0000221 * @empty_read_count: If the completion path has seen the queue as empty
222 * and the transmission path has not yet checked this, the value of
223 * @read_count bitwise-added to %EFX_EMPTY_COUNT_VALID; otherwise 0.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100224 */
225struct efx_tx_queue {
226 /* Members which don't change on the fast path */
227 struct efx_nic *efx ____cacheline_aligned_in_smp;
Ben Hutchingsa4900ac2010-04-28 09:30:43 +0000228 unsigned queue;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100229 struct efx_channel *channel;
Ben Hutchingsc04bfc62010-12-10 01:24:16 +0000230 struct netdev_queue *core_txq;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100231 struct efx_tx_buffer *buffer;
Ben Hutchingsf7251a92012-05-17 18:40:54 +0100232 struct efx_buffer *tsoh_page;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100233 struct efx_special_buffer txd;
Steve Hodgsonecc910f2010-09-10 06:42:22 +0000234 unsigned int ptr_mask;
Ben Hutchings183233b2013-06-28 21:47:12 +0100235 void __iomem *piobuf;
236 unsigned int piobuf_offset;
Ben Hutchings94b274b2011-01-10 21:18:20 +0000237 bool initialised;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100238
239 /* Members used mainly on the completion path */
240 unsigned int read_count ____cacheline_aligned_in_smp;
Ben Hutchingscd385572010-11-15 23:53:11 +0000241 unsigned int old_write_count;
Ben Hutchings02e12162013-04-27 01:55:21 +0100242 unsigned int merge_events;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100243
244 /* Members used only on the xmit path */
245 unsigned int insert_count ____cacheline_aligned_in_smp;
246 unsigned int write_count;
247 unsigned int old_read_count;
Ben Hutchingsb9b39b62008-05-07 12:51:12 +0100248 unsigned int tso_bursts;
249 unsigned int tso_long_headers;
250 unsigned int tso_packets;
Ben Hutchingscd385572010-11-15 23:53:11 +0000251 unsigned int pushes;
Jon Cooperee45fd92013-09-02 18:24:29 +0100252 unsigned int pio_packets;
Andrew Rybchenko8ccf38002014-07-17 12:10:43 +0100253 /* Statistics to supplement MAC stats */
254 unsigned long tx_packets;
Ben Hutchingscd385572010-11-15 23:53:11 +0000255
256 /* Members shared between paths and sometimes updated */
257 unsigned int empty_read_count ____cacheline_aligned_in_smp;
258#define EFX_EMPTY_COUNT_VALID 0x80000000
Daniel Pieczko525d9e82012-10-02 13:36:18 +0100259 atomic_t flush_outstanding;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100260};
261
262/**
263 * struct efx_rx_buffer - An Efx RX data buffer
264 * @dma_addr: DMA base address of the buffer
Alexandre Rames97d48a12013-01-11 12:26:21 +0000265 * @page: The associated page buffer.
Ben Hutchingsdb339562011-08-26 18:05:11 +0100266 * Will be %NULL if the buffer slot is currently free.
Ben Hutchingsb74e3e82013-01-29 23:33:15 +0000267 * @page_offset: If pending: offset in @page of DMA base address.
268 * If completed: offset in @page of Ethernet header.
Ben Hutchings80c2e712013-01-23 21:52:13 +0000269 * @len: If pending: length for DMA descriptor.
270 * If completed: received length, excluding hash prefix.
Ben Hutchings85740cdf2013-01-29 23:33:15 +0000271 * @flags: Flags for buffer and packet state. These are only set on the
272 * first buffer of a scattered packet.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100273 */
274struct efx_rx_buffer {
275 dma_addr_t dma_addr;
Alexandre Rames97d48a12013-01-11 12:26:21 +0000276 struct page *page;
Ben Hutchingsb590ace2013-01-10 23:51:54 +0000277 u16 page_offset;
278 u16 len;
Ben Hutchingsdb339562011-08-26 18:05:11 +0100279 u16 flags;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100280};
Ben Hutchings179ea7f2013-03-07 16:31:17 +0000281#define EFX_RX_BUF_LAST_IN_PAGE 0x0001
Ben Hutchingsdb339562011-08-26 18:05:11 +0100282#define EFX_RX_PKT_CSUMMED 0x0002
283#define EFX_RX_PKT_DISCARD 0x0004
Ben Hutchingsd07df8e2013-05-16 18:38:11 +0100284#define EFX_RX_PKT_TCP 0x0040
Ben Hutchings3dced742013-04-27 01:55:18 +0100285#define EFX_RX_PKT_PREFIX_LEN 0x0080 /* length is in prefix only */
Ben Hutchings8ceee662008-04-27 12:55:59 +0100286
287/**
Steve Hodgson62b330b2010-06-01 11:20:53 +0000288 * struct efx_rx_page_state - Page-based rx buffer state
289 *
290 * Inserted at the start of every page allocated for receive buffers.
291 * Used to facilitate sharing dma mappings between recycled rx buffers
292 * and those passed up to the kernel.
293 *
Steve Hodgson62b330b2010-06-01 11:20:53 +0000294 * @dma_addr: The dma address of this page.
295 */
296struct efx_rx_page_state {
Steve Hodgson62b330b2010-06-01 11:20:53 +0000297 dma_addr_t dma_addr;
298
299 unsigned int __pad[0] ____cacheline_aligned;
300};
301
302/**
Ben Hutchings8ceee662008-04-27 12:55:59 +0100303 * struct efx_rx_queue - An Efx RX queue
304 * @efx: The associated Efx NIC
Stuart Hodgson79d68b32012-07-16 17:08:33 +0100305 * @core_index: Index of network core RX queue. Will be >= 0 iff this
306 * is associated with a real RX queue.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100307 * @buffer: The software buffer ring
308 * @rxd: The hardware descriptor ring
Steve Hodgsonecc910f2010-09-10 06:42:22 +0000309 * @ptr_mask: The size of the ring minus 1.
Ben Hutchingsd8aec742013-05-27 16:52:54 +0100310 * @refill_enabled: Enable refill whenever fill level is low
Ben Hutchings9f2cb712012-02-08 00:11:20 +0000311 * @flush_pending: Set when a RX flush is pending. Has the same lifetime as
312 * @rxq_flush_pending.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100313 * @added_count: Number of buffers added to the receive queue.
314 * @notified_count: Number of buffers given to NIC (<= @added_count).
315 * @removed_count: Number of buffers removed from the receive queue.
Jon Coopere8c68c02013-03-08 10:18:28 +0000316 * @scatter_n: Used by NIC specific receive code.
317 * @scatter_len: Used by NIC specific receive code.
Daniel Pieczko27689352013-02-13 10:54:41 +0000318 * @page_ring: The ring to store DMA mapped pages for reuse.
319 * @page_add: Counter to calculate the write pointer for the recycle ring.
320 * @page_remove: Counter to calculate the read pointer for the recycle ring.
321 * @page_recycle_count: The number of pages that have been recycled.
322 * @page_recycle_failed: The number of pages that couldn't be recycled because
323 * the kernel still held a reference to them.
324 * @page_recycle_full: The number of pages that were released because the
325 * recycle ring was full.
326 * @page_ptr_mask: The number of pages in the RX recycle ring minus 1.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100327 * @max_fill: RX descriptor maximum fill level (<= ring size)
328 * @fast_fill_trigger: RX descriptor fill level that will trigger a fast fill
329 * (<= @max_fill)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100330 * @min_fill: RX descriptor minimum non-zero fill level.
331 * This records the minimum fill level observed when a ring
332 * refill was triggered.
Daniel Pieczko27689352013-02-13 10:54:41 +0000333 * @recycle_count: RX buffer recycle counter.
Steve Hodgson90d683a2010-06-01 11:19:39 +0000334 * @slow_fill: Timer used to defer efx_nic_generate_fill_event().
Ben Hutchings8ceee662008-04-27 12:55:59 +0100335 */
336struct efx_rx_queue {
337 struct efx_nic *efx;
Stuart Hodgson79d68b32012-07-16 17:08:33 +0100338 int core_index;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100339 struct efx_rx_buffer *buffer;
340 struct efx_special_buffer rxd;
Steve Hodgsonecc910f2010-09-10 06:42:22 +0000341 unsigned int ptr_mask;
Ben Hutchingsd8aec742013-05-27 16:52:54 +0100342 bool refill_enabled;
Ben Hutchings9f2cb712012-02-08 00:11:20 +0000343 bool flush_pending;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100344
Ben Hutchings9bc2fc92013-01-29 23:33:14 +0000345 unsigned int added_count;
346 unsigned int notified_count;
347 unsigned int removed_count;
Ben Hutchings85740cdf2013-01-29 23:33:15 +0000348 unsigned int scatter_n;
Jon Coopere8c68c02013-03-08 10:18:28 +0000349 unsigned int scatter_len;
Daniel Pieczko27689352013-02-13 10:54:41 +0000350 struct page **page_ring;
351 unsigned int page_add;
352 unsigned int page_remove;
353 unsigned int page_recycle_count;
354 unsigned int page_recycle_failed;
355 unsigned int page_recycle_full;
356 unsigned int page_ptr_mask;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100357 unsigned int max_fill;
358 unsigned int fast_fill_trigger;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100359 unsigned int min_fill;
360 unsigned int min_overfill;
Daniel Pieczko27689352013-02-13 10:54:41 +0000361 unsigned int recycle_count;
Steve Hodgson90d683a2010-06-01 11:19:39 +0000362 struct timer_list slow_fill;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100363 unsigned int slow_fill_count;
Andrew Rybchenko8ccf38002014-07-17 12:10:43 +0100364 /* Statistics to supplement MAC stats */
365 unsigned long rx_packets;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100366};
367
Jon Cooperbd9a2652013-11-18 12:54:41 +0000368enum efx_sync_events_state {
369 SYNC_EVENTS_DISABLED = 0,
370 SYNC_EVENTS_QUIESCENT,
371 SYNC_EVENTS_REQUESTED,
372 SYNC_EVENTS_VALID,
373};
374
Ben Hutchings8ceee662008-04-27 12:55:59 +0100375/**
376 * struct efx_channel - An Efx channel
377 *
378 * A channel comprises an event queue, at least one TX queue, at least
379 * one RX queue, and an associated tasklet for processing the event
380 * queue.
381 *
382 * @efx: Associated Efx NIC
Ben Hutchings8ceee662008-04-27 12:55:59 +0100383 * @channel: Channel instance number
Ben Hutchings7f967c02012-02-13 23:45:02 +0000384 * @type: Channel type definition
Ben Hutchingsbe3fc092012-10-08 18:21:51 +0100385 * @eventq_init: Event queue initialised flag
Ben Hutchings8ceee662008-04-27 12:55:59 +0100386 * @enabled: Channel enabled indicator
387 * @irq: IRQ number (MSI and MSI-X only)
Ben Hutchings0d86ebd2009-10-23 08:32:13 +0000388 * @irq_moderation: IRQ moderation value (in hardware ticks)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100389 * @napi_dev: Net device used with NAPI
390 * @napi_str: NAPI control structure
Alexandre Rames36763262014-07-22 14:03:25 +0100391 * @state: state for NAPI vs busy polling
392 * @state_lock: lock protecting @state
Ben Hutchings8ceee662008-04-27 12:55:59 +0100393 * @eventq: Event queue buffer
Steve Hodgsonecc910f2010-09-10 06:42:22 +0000394 * @eventq_mask: Event queue pointer mask
Ben Hutchings8ceee662008-04-27 12:55:59 +0100395 * @eventq_read_ptr: Event queue read pointer
Ben Hutchingsdd407812012-02-28 23:40:21 +0000396 * @event_test_cpu: Last CPU to handle interrupt or test event for this channel
Ben Hutchings6fb70fd2009-03-20 13:30:37 +0000397 * @irq_count: Number of IRQs since last adaptive moderation decision
398 * @irq_mod_score: IRQ moderation score
Ben Hutchings8ceee662008-04-27 12:55:59 +0100399 * @n_rx_tobe_disc: Count of RX_TOBE_DISC errors
Ben Hutchings8ceee662008-04-27 12:55:59 +0100400 * @n_rx_ip_hdr_chksum_err: Count of RX IP header checksum errors
401 * @n_rx_tcp_udp_chksum_err: Count of RX TCP and UDP checksum errors
Ben Hutchingsc1ac4032009-11-28 05:36:29 +0000402 * @n_rx_mcast_mismatch: Count of unmatched multicast frames
Ben Hutchings8ceee662008-04-27 12:55:59 +0100403 * @n_rx_frm_trunc: Count of RX_FRM_TRUNC errors
404 * @n_rx_overlength: Count of RX_OVERLENGTH errors
405 * @n_skbuff_leaks: Count of skbuffs leaked due to RX overrun
Ben Hutchings85740cdf2013-01-29 23:33:15 +0000406 * @n_rx_nodesc_trunc: Number of RX packets truncated and then dropped due to
407 * lack of descriptors
Ben Hutchings8127d662013-08-29 19:19:29 +0100408 * @n_rx_merge_events: Number of RX merged completion events
409 * @n_rx_merge_packets: Number of RX packets completed by merged events
Ben Hutchings85740cdf2013-01-29 23:33:15 +0000410 * @rx_pkt_n_frags: Number of fragments in next packet to be delivered by
411 * __efx_rx_packet(), or zero if there is none
412 * @rx_pkt_index: Ring index of first buffer for next packet to be delivered
413 * by __efx_rx_packet(), if @rx_pkt_n_frags != 0
Ben Hutchings8313aca2010-09-10 06:41:57 +0000414 * @rx_queue: RX queue for this channel
Ben Hutchings8313aca2010-09-10 06:41:57 +0000415 * @tx_queue: TX queues for this channel
Jon Cooperbd9a2652013-11-18 12:54:41 +0000416 * @sync_events_state: Current state of sync events on this channel
417 * @sync_timestamp_major: Major part of the last ptp sync event
418 * @sync_timestamp_minor: Minor part of the last ptp sync event
Ben Hutchings8ceee662008-04-27 12:55:59 +0100419 */
420struct efx_channel {
421 struct efx_nic *efx;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100422 int channel;
Ben Hutchings7f967c02012-02-13 23:45:02 +0000423 const struct efx_channel_type *type;
Ben Hutchingsbe3fc092012-10-08 18:21:51 +0100424 bool eventq_init;
Ben Hutchingsdc8cfa52008-09-01 12:46:50 +0100425 bool enabled;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100426 int irq;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100427 unsigned int irq_moderation;
428 struct net_device *napi_dev;
429 struct napi_struct napi_str;
Alexandre Rames36763262014-07-22 14:03:25 +0100430#ifdef CONFIG_NET_RX_BUSY_POLL
431 unsigned int state;
432 spinlock_t state_lock;
433#define EFX_CHANNEL_STATE_IDLE 0
434#define EFX_CHANNEL_STATE_NAPI (1 << 0) /* NAPI owns this channel */
435#define EFX_CHANNEL_STATE_POLL (1 << 1) /* poll owns this channel */
436#define EFX_CHANNEL_STATE_DISABLED (1 << 2) /* channel is disabled */
437#define EFX_CHANNEL_STATE_NAPI_YIELD (1 << 3) /* NAPI yielded this channel */
438#define EFX_CHANNEL_STATE_POLL_YIELD (1 << 4) /* poll yielded this channel */
439#define EFX_CHANNEL_OWNED \
440 (EFX_CHANNEL_STATE_NAPI | EFX_CHANNEL_STATE_POLL)
441#define EFX_CHANNEL_LOCKED \
442 (EFX_CHANNEL_OWNED | EFX_CHANNEL_STATE_DISABLED)
443#define EFX_CHANNEL_USER_PEND \
444 (EFX_CHANNEL_STATE_POLL | EFX_CHANNEL_STATE_POLL_YIELD)
445#endif /* CONFIG_NET_RX_BUSY_POLL */
Ben Hutchings8ceee662008-04-27 12:55:59 +0100446 struct efx_special_buffer eventq;
Steve Hodgsonecc910f2010-09-10 06:42:22 +0000447 unsigned int eventq_mask;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100448 unsigned int eventq_read_ptr;
Ben Hutchingsdd407812012-02-28 23:40:21 +0000449 int event_test_cpu;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100450
Ben Hutchings6fb70fd2009-03-20 13:30:37 +0000451 unsigned int irq_count;
452 unsigned int irq_mod_score;
Ben Hutchings64d8ad62011-01-05 00:50:41 +0000453#ifdef CONFIG_RFS_ACCEL
454 unsigned int rfs_filters_added;
455#endif
Ben Hutchings6fb70fd2009-03-20 13:30:37 +0000456
Ben Hutchings8ceee662008-04-27 12:55:59 +0100457 unsigned n_rx_tobe_disc;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100458 unsigned n_rx_ip_hdr_chksum_err;
459 unsigned n_rx_tcp_udp_chksum_err;
Ben Hutchingsc1ac4032009-11-28 05:36:29 +0000460 unsigned n_rx_mcast_mismatch;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100461 unsigned n_rx_frm_trunc;
462 unsigned n_rx_overlength;
463 unsigned n_skbuff_leaks;
Ben Hutchings85740cdf2013-01-29 23:33:15 +0000464 unsigned int n_rx_nodesc_trunc;
Ben Hutchings8127d662013-08-29 19:19:29 +0100465 unsigned int n_rx_merge_events;
466 unsigned int n_rx_merge_packets;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100467
Ben Hutchings85740cdf2013-01-29 23:33:15 +0000468 unsigned int rx_pkt_n_frags;
469 unsigned int rx_pkt_index;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100470
Ben Hutchings8313aca2010-09-10 06:41:57 +0000471 struct efx_rx_queue rx_queue;
Ben Hutchings94b274b2011-01-10 21:18:20 +0000472 struct efx_tx_queue tx_queue[EFX_TXQ_TYPES];
Jon Cooperbd9a2652013-11-18 12:54:41 +0000473
474 enum efx_sync_events_state sync_events_state;
475 u32 sync_timestamp_major;
476 u32 sync_timestamp_minor;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100477};
478
Alexandre Rames36763262014-07-22 14:03:25 +0100479#ifdef CONFIG_NET_RX_BUSY_POLL
480static inline void efx_channel_init_lock(struct efx_channel *channel)
481{
482 spin_lock_init(&channel->state_lock);
483}
484
485/* Called from the device poll routine to get ownership of a channel. */
486static inline bool efx_channel_lock_napi(struct efx_channel *channel)
487{
488 bool rc = true;
489
490 spin_lock_bh(&channel->state_lock);
491 if (channel->state & EFX_CHANNEL_LOCKED) {
492 WARN_ON(channel->state & EFX_CHANNEL_STATE_NAPI);
493 channel->state |= EFX_CHANNEL_STATE_NAPI_YIELD;
494 rc = false;
495 } else {
496 /* we don't care if someone yielded */
497 channel->state = EFX_CHANNEL_STATE_NAPI;
498 }
499 spin_unlock_bh(&channel->state_lock);
500 return rc;
501}
502
503static inline void efx_channel_unlock_napi(struct efx_channel *channel)
504{
505 spin_lock_bh(&channel->state_lock);
506 WARN_ON(channel->state &
507 (EFX_CHANNEL_STATE_POLL | EFX_CHANNEL_STATE_NAPI_YIELD));
508
509 channel->state &= EFX_CHANNEL_STATE_DISABLED;
510 spin_unlock_bh(&channel->state_lock);
511}
512
513/* Called from efx_busy_poll(). */
514static inline bool efx_channel_lock_poll(struct efx_channel *channel)
515{
516 bool rc = true;
517
518 spin_lock_bh(&channel->state_lock);
519 if ((channel->state & EFX_CHANNEL_LOCKED)) {
520 channel->state |= EFX_CHANNEL_STATE_POLL_YIELD;
521 rc = false;
522 } else {
523 /* preserve yield marks */
524 channel->state |= EFX_CHANNEL_STATE_POLL;
525 }
526 spin_unlock_bh(&channel->state_lock);
527 return rc;
528}
529
530/* Returns true if NAPI tried to get the channel while it was locked. */
531static inline void efx_channel_unlock_poll(struct efx_channel *channel)
532{
533 spin_lock_bh(&channel->state_lock);
534 WARN_ON(channel->state & EFX_CHANNEL_STATE_NAPI);
535
536 /* will reset state to idle, unless channel is disabled */
537 channel->state &= EFX_CHANNEL_STATE_DISABLED;
538 spin_unlock_bh(&channel->state_lock);
539}
540
541/* True if a socket is polling, even if it did not get the lock. */
542static inline bool efx_channel_busy_polling(struct efx_channel *channel)
543{
544 WARN_ON(!(channel->state & EFX_CHANNEL_OWNED));
545 return channel->state & EFX_CHANNEL_USER_PEND;
546}
547
548static inline void efx_channel_enable(struct efx_channel *channel)
549{
550 spin_lock_bh(&channel->state_lock);
551 channel->state = EFX_CHANNEL_STATE_IDLE;
552 spin_unlock_bh(&channel->state_lock);
553}
554
555/* False if the channel is currently owned. */
556static inline bool efx_channel_disable(struct efx_channel *channel)
557{
558 bool rc = true;
559
560 spin_lock_bh(&channel->state_lock);
561 if (channel->state & EFX_CHANNEL_OWNED)
562 rc = false;
563 channel->state |= EFX_CHANNEL_STATE_DISABLED;
564 spin_unlock_bh(&channel->state_lock);
565
566 return rc;
567}
568
569#else /* CONFIG_NET_RX_BUSY_POLL */
570
571static inline void efx_channel_init_lock(struct efx_channel *channel)
572{
573}
574
575static inline bool efx_channel_lock_napi(struct efx_channel *channel)
576{
577 return true;
578}
579
580static inline void efx_channel_unlock_napi(struct efx_channel *channel)
581{
582}
583
584static inline bool efx_channel_lock_poll(struct efx_channel *channel)
585{
586 return false;
587}
588
589static inline void efx_channel_unlock_poll(struct efx_channel *channel)
590{
591}
592
593static inline bool efx_channel_busy_polling(struct efx_channel *channel)
594{
595 return false;
596}
597
598static inline void efx_channel_enable(struct efx_channel *channel)
599{
600}
601
602static inline bool efx_channel_disable(struct efx_channel *channel)
603{
604 return true;
605}
606#endif /* CONFIG_NET_RX_BUSY_POLL */
607
Ben Hutchings7f967c02012-02-13 23:45:02 +0000608/**
Ben Hutchingsd8291182012-10-05 23:35:41 +0100609 * struct efx_msi_context - Context for each MSI
610 * @efx: The associated NIC
611 * @index: Index of the channel/IRQ
612 * @name: Name of the channel/IRQ
613 *
614 * Unlike &struct efx_channel, this is never reallocated and is always
615 * safe for the IRQ handler to access.
616 */
617struct efx_msi_context {
618 struct efx_nic *efx;
619 unsigned int index;
620 char name[IFNAMSIZ + 6];
621};
622
623/**
Ben Hutchings7f967c02012-02-13 23:45:02 +0000624 * struct efx_channel_type - distinguishes traffic and extra channels
625 * @handle_no_channel: Handle failure to allocate an extra channel
626 * @pre_probe: Set up extra state prior to initialisation
627 * @post_remove: Tear down extra state after finalisation, if allocated.
628 * May be called on channels that have not been probed.
629 * @get_name: Generate the channel's name (used for its IRQ handler)
630 * @copy: Copy the channel state prior to reallocation. May be %NULL if
631 * reallocation is not supported.
Stuart Hodgsonc31e5f92012-07-18 09:52:11 +0100632 * @receive_skb: Handle an skb ready to be passed to netif_receive_skb()
Ben Hutchings7f967c02012-02-13 23:45:02 +0000633 * @keep_eventq: Flag for whether event queue should be kept initialised
634 * while the device is stopped
635 */
636struct efx_channel_type {
637 void (*handle_no_channel)(struct efx_nic *);
638 int (*pre_probe)(struct efx_channel *);
Stuart Hodgsonc31e5f92012-07-18 09:52:11 +0100639 void (*post_remove)(struct efx_channel *);
Ben Hutchings7f967c02012-02-13 23:45:02 +0000640 void (*get_name)(struct efx_channel *, char *buf, size_t len);
641 struct efx_channel *(*copy)(const struct efx_channel *);
Ben Hutchings4a74dc62013-03-05 20:13:54 +0000642 bool (*receive_skb)(struct efx_channel *, struct sk_buff *);
Ben Hutchings7f967c02012-02-13 23:45:02 +0000643 bool keep_eventq;
644};
645
Ben Hutchings398468e2009-11-23 16:03:45 +0000646enum efx_led_mode {
647 EFX_LED_OFF = 0,
648 EFX_LED_ON = 1,
649 EFX_LED_DEFAULT = 2
650};
651
Ben Hutchingsc4593022009-11-23 16:08:17 +0000652#define STRING_TABLE_LOOKUP(val, member) \
653 ((val) < member ## _max) ? member ## _names[val] : "(invalid)"
654
Ben Hutchings18e83e42012-01-05 19:05:20 +0000655extern const char *const efx_loopback_mode_names[];
Ben Hutchingsc4593022009-11-23 16:08:17 +0000656extern const unsigned int efx_loopback_mode_max;
657#define LOOPBACK_MODE(efx) \
658 STRING_TABLE_LOOKUP((efx)->loopback_mode, efx_loopback_mode)
659
Ben Hutchings18e83e42012-01-05 19:05:20 +0000660extern const char *const efx_reset_type_names[];
Ben Hutchingsc4593022009-11-23 16:08:17 +0000661extern const unsigned int efx_reset_type_max;
662#define RESET_TYPE(type) \
663 STRING_TABLE_LOOKUP(type, efx_reset_type)
Ben Hutchings3273c2e2008-05-07 13:36:19 +0100664
Ben Hutchings8ceee662008-04-27 12:55:59 +0100665enum efx_int_mode {
666 /* Be careful if altering to correct macro below */
667 EFX_INT_MODE_MSIX = 0,
668 EFX_INT_MODE_MSI = 1,
669 EFX_INT_MODE_LEGACY = 2,
670 EFX_INT_MODE_MAX /* Insert any new items before this */
671};
672#define EFX_INT_MODE_USE_MSI(x) (((x)->interrupt_mode) <= EFX_INT_MODE_MSI)
673
Ben Hutchings8ceee662008-04-27 12:55:59 +0100674enum nic_state {
Ben Hutchingsf16aeea2012-07-27 19:31:16 +0100675 STATE_UNINIT = 0, /* device being probed/removed or is frozen */
676 STATE_READY = 1, /* hardware ready and netdev registered */
677 STATE_DISABLED = 2, /* device disabled due to hardware errors */
Alexandre Rames626950d2013-01-14 17:20:22 +0000678 STATE_RECOVERY = 3, /* device recovering from PCI error */
Ben Hutchings8ceee662008-04-27 12:55:59 +0100679};
680
Ben Hutchings8ceee662008-04-27 12:55:59 +0100681/* Forward declaration */
682struct efx_nic;
683
684/* Pseudo bit-mask flow control field */
David S. Millerb56269462011-05-17 17:53:22 -0400685#define EFX_FC_RX FLOW_CTRL_RX
686#define EFX_FC_TX FLOW_CTRL_TX
687#define EFX_FC_AUTO 4
Ben Hutchings8ceee662008-04-27 12:55:59 +0100688
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800689/**
Ben Hutchingseb50c0d2009-11-23 16:06:30 +0000690 * struct efx_link_state - Current state of the link
691 * @up: Link is up
692 * @fd: Link is full-duplex
693 * @fc: Actual flow control flags
694 * @speed: Link speed (Mbps)
695 */
696struct efx_link_state {
697 bool up;
698 bool fd;
David S. Millerb56269462011-05-17 17:53:22 -0400699 u8 fc;
Ben Hutchingseb50c0d2009-11-23 16:06:30 +0000700 unsigned int speed;
701};
702
Steve Hodgsonfdaa9ae2009-11-28 05:34:05 +0000703static inline bool efx_link_state_equal(const struct efx_link_state *left,
704 const struct efx_link_state *right)
705{
706 return left->up == right->up && left->fd == right->fd &&
707 left->fc == right->fc && left->speed == right->speed;
708}
709
Ben Hutchingseb50c0d2009-11-23 16:06:30 +0000710/**
Ben Hutchings8ceee662008-04-27 12:55:59 +0100711 * struct efx_phy_operations - Efx PHY operations table
Ben Hutchingsc1c4f452009-11-29 15:08:55 +0000712 * @probe: Probe PHY and initialise efx->mdio.mode_support, efx->mdio.mmds,
713 * efx->loopback_modes.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100714 * @init: Initialise PHY
715 * @fini: Shut down PHY
716 * @reconfigure: Reconfigure PHY (e.g. for new link parameters)
Steve Hodgsonfdaa9ae2009-11-28 05:34:05 +0000717 * @poll: Update @link_state and report whether it changed.
718 * Serialised by the mac_lock.
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800719 * @get_settings: Get ethtool settings. Serialised by the mac_lock.
720 * @set_settings: Set ethtool settings. Serialised by the mac_lock.
Ben Hutchingsaf4ad9b2009-01-29 17:59:37 +0000721 * @set_npage_adv: Set abilities advertised in (Extended) Next Page
Ben Hutchings04cc8ca2008-12-12 21:50:46 -0800722 * (only needed where AN bit is set in mmds)
Ben Hutchings4f16c072010-02-03 09:30:50 +0000723 * @test_alive: Test that PHY is 'alive' (online)
Ben Hutchingsc1c4f452009-11-29 15:08:55 +0000724 * @test_name: Get the name of a PHY-specific test/result
Ben Hutchings4f16c072010-02-03 09:30:50 +0000725 * @run_tests: Run tests and record results as appropriate (offline).
Ben Hutchings17967212008-12-26 13:47:25 -0800726 * Flags are the ethtool tests flags.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100727 */
728struct efx_phy_operations {
Ben Hutchingsc1c4f452009-11-29 15:08:55 +0000729 int (*probe) (struct efx_nic *efx);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100730 int (*init) (struct efx_nic *efx);
731 void (*fini) (struct efx_nic *efx);
Steve Hodgsonff3b00a2009-12-23 13:46:36 +0000732 void (*remove) (struct efx_nic *efx);
Ben Hutchingsd3245b22009-11-29 03:42:41 +0000733 int (*reconfigure) (struct efx_nic *efx);
Steve Hodgsonfdaa9ae2009-11-28 05:34:05 +0000734 bool (*poll) (struct efx_nic *efx);
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800735 void (*get_settings) (struct efx_nic *efx,
736 struct ethtool_cmd *ecmd);
737 int (*set_settings) (struct efx_nic *efx,
738 struct ethtool_cmd *ecmd);
Ben Hutchingsaf4ad9b2009-01-29 17:59:37 +0000739 void (*set_npage_adv) (struct efx_nic *efx, u32);
Ben Hutchings4f16c072010-02-03 09:30:50 +0000740 int (*test_alive) (struct efx_nic *efx);
Ben Hutchingsc1c4f452009-11-29 15:08:55 +0000741 const char *(*test_name) (struct efx_nic *efx, unsigned int index);
Ben Hutchings17967212008-12-26 13:47:25 -0800742 int (*run_tests) (struct efx_nic *efx, int *results, unsigned flags);
Stuart Hodgsonc087bd22012-05-01 18:50:43 +0100743 int (*get_module_eeprom) (struct efx_nic *efx,
744 struct ethtool_eeprom *ee,
745 u8 *data);
746 int (*get_module_info) (struct efx_nic *efx,
747 struct ethtool_modinfo *modinfo);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100748};
749
Ben Hutchingsf8b87c12008-09-01 12:48:17 +0100750/**
Ben Hutchings49ce9c22012-07-10 10:56:00 +0000751 * enum efx_phy_mode - PHY operating mode flags
Ben Hutchingsf8b87c12008-09-01 12:48:17 +0100752 * @PHY_MODE_NORMAL: on and should pass traffic
753 * @PHY_MODE_TX_DISABLED: on with TX disabled
Ben Hutchings3e133c42008-11-04 20:34:56 +0000754 * @PHY_MODE_LOW_POWER: set to low power through MDIO
755 * @PHY_MODE_OFF: switched off through external control
Ben Hutchingsf8b87c12008-09-01 12:48:17 +0100756 * @PHY_MODE_SPECIAL: on but will not pass traffic
757 */
758enum efx_phy_mode {
759 PHY_MODE_NORMAL = 0,
760 PHY_MODE_TX_DISABLED = 1,
Ben Hutchings3e133c42008-11-04 20:34:56 +0000761 PHY_MODE_LOW_POWER = 2,
762 PHY_MODE_OFF = 4,
Ben Hutchingsf8b87c12008-09-01 12:48:17 +0100763 PHY_MODE_SPECIAL = 8,
764};
765
766static inline bool efx_phy_mode_disabled(enum efx_phy_mode mode)
767{
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100768 return !!(mode & ~PHY_MODE_TX_DISABLED);
Ben Hutchingsf8b87c12008-09-01 12:48:17 +0100769}
770
Ben Hutchingscd0ecc92012-12-14 21:52:56 +0000771/**
772 * struct efx_hw_stat_desc - Description of a hardware statistic
773 * @name: Name of the statistic as visible through ethtool, or %NULL if
774 * it should not be exposed
775 * @dma_width: Width in bits (0 for non-DMA statistics)
776 * @offset: Offset within stats (ignored for non-DMA statistics)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100777 */
Ben Hutchingscd0ecc92012-12-14 21:52:56 +0000778struct efx_hw_stat_desc {
779 const char *name;
780 u16 dma_width;
781 u16 offset;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100782};
783
784/* Number of bits used in a multicast filter hash address */
785#define EFX_MCAST_HASH_BITS 8
786
787/* Number of (single-bit) entries in a multicast filter hash */
788#define EFX_MCAST_HASH_ENTRIES (1 << EFX_MCAST_HASH_BITS)
789
790/* An Efx multicast filter hash */
791union efx_multicast_hash {
792 u8 byte[EFX_MCAST_HASH_ENTRIES / 8];
793 efx_oword_t oword[EFX_MCAST_HASH_ENTRIES / sizeof(efx_oword_t) / 8];
794};
795
Ben Hutchingscd2d5b52012-02-14 00:48:07 +0000796struct vfdi_status;
Ben Hutchings64eebcf2010-09-20 08:43:07 +0000797
Ben Hutchings8ceee662008-04-27 12:55:59 +0100798/**
799 * struct efx_nic - an Efx NIC
800 * @name: Device name (net device name or bus id before net device registered)
801 * @pci_dev: The PCI device
Ben Hutchings0bcf4a62013-10-18 19:21:45 +0100802 * @node: List node for maintaning primary/secondary function lists
803 * @primary: &struct efx_nic instance for the primary function of this
804 * controller. May be the same structure, and may be %NULL if no
805 * primary function is bound. Serialised by rtnl_lock.
806 * @secondary_list: List of &struct efx_nic instances for the secondary PCI
807 * functions of the controller, if this is for the primary function.
808 * Serialised by rtnl_lock.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100809 * @type: Controller type attributes
810 * @legacy_irq: IRQ number
Ben Hutchings8d9853d2008-07-18 19:01:20 +0100811 * @workqueue: Workqueue for port reconfigures and the HW monitor.
812 * Work items do not hold and must not acquire RTNL.
Ben Hutchings6977dc62008-12-26 13:44:39 -0800813 * @workqueue_name: Name of workqueue
Ben Hutchings8ceee662008-04-27 12:55:59 +0100814 * @reset_work: Scheduled reset workitem
Ben Hutchings8ceee662008-04-27 12:55:59 +0100815 * @membase_phys: Memory BAR value as physical address
816 * @membase: Memory BAR value
Ben Hutchings8ceee662008-04-27 12:55:59 +0100817 * @interrupt_mode: Interrupt mode
Ben Hutchingscc180b62011-12-08 19:51:47 +0000818 * @timer_quantum_ns: Interrupt timer quantum, in nanoseconds
Ben Hutchings6fb70fd2009-03-20 13:30:37 +0000819 * @irq_rx_adaptive: Adaptive IRQ moderation enabled for RX event queues
820 * @irq_rx_moderation: IRQ moderation time for RX event queues
Ben Hutchings62776d02010-06-23 11:30:07 +0000821 * @msg_enable: Log message enable flags
Ben Hutchingsf16aeea2012-07-27 19:31:16 +0100822 * @state: Device state number (%STATE_*). Serialised by the rtnl_lock.
Ben Hutchingsa7d529a2011-06-24 20:46:31 +0100823 * @reset_pending: Bitmask for pending resets
Ben Hutchings8ceee662008-04-27 12:55:59 +0100824 * @tx_queue: TX DMA queues
825 * @rx_queue: RX DMA queues
826 * @channel: Channels
Ben Hutchingsd8291182012-10-05 23:35:41 +0100827 * @msi_context: Context for each MSI
Ben Hutchings7f967c02012-02-13 23:45:02 +0000828 * @extra_channel_types: Types of extra (non-traffic) channels that
829 * should be allocated for this NIC
Steve Hodgsonecc910f2010-09-10 06:42:22 +0000830 * @rxq_entries: Size of receive queues requested by user.
831 * @txq_entries: Size of transmit queues requested by user.
Ben Hutchings14bf7182012-05-22 01:27:58 +0100832 * @txq_stop_thresh: TX queue fill level at or above which we stop it.
833 * @txq_wake_thresh: TX queue fill level at or below which we wake it.
Ben Hutchings28e47c42012-02-15 01:58:49 +0000834 * @tx_dc_base: Base qword address in SRAM of TX queue descriptor caches
835 * @rx_dc_base: Base qword address in SRAM of RX queue descriptor caches
836 * @sram_lim_qw: Qword address limit of SRAM
Ben Hutchings0484e0d2009-10-23 08:32:04 +0000837 * @next_buffer_table: First available buffer table id
Neil Turton28b581a2008-12-12 21:41:06 -0800838 * @n_channels: Number of channels in use
Ben Hutchingsa4900ac2010-04-28 09:30:43 +0000839 * @n_rx_channels: Number of channels used for RX (= number of RX queues)
840 * @n_tx_channels: Number of channels used for TX
Andrew Rybchenko2ec03012013-11-16 11:02:27 +0400841 * @rx_ip_align: RX DMA address offset to have IP header aligned in
842 * in accordance with NET_IP_ALIGN
Ben Hutchings272baee2013-01-29 23:33:14 +0000843 * @rx_dma_len: Current maximum RX DMA length
Ben Hutchings8ceee662008-04-27 12:55:59 +0100844 * @rx_buffer_order: Order (log2) of number of pages for each RX buffer
Ben Hutchings85740cdf2013-01-29 23:33:15 +0000845 * @rx_buffer_truesize: Amortised allocation size of an RX buffer,
846 * for use in sk_buff::truesize
Jon Cooper43a37392012-10-18 15:49:54 +0100847 * @rx_prefix_size: Size of RX prefix before packet data
848 * @rx_packet_hash_offset: Offset of RX flow hash from start of packet data
849 * (valid only if @rx_prefix_size != 0; always negative)
Ben Hutchings3dced742013-04-27 01:55:18 +0100850 * @rx_packet_len_offset: Offset of RX packet length from start of packet data
851 * (valid only for NICs that set %EFX_RX_PKT_PREFIX_LEN; always negative)
Jon Cooperbd9a2652013-11-18 12:54:41 +0000852 * @rx_packet_ts_offset: Offset of timestamp from start of packet data
853 * (valid only if channel->sync_timestamps_enabled; always negative)
Ben Hutchings78d41892010-12-02 13:47:56 +0000854 * @rx_hash_key: Toeplitz hash key for RSS
Ben Hutchings765c9f42010-06-30 05:06:28 +0000855 * @rx_indir_table: Indirection table for RSS
Ben Hutchings85740cdf2013-01-29 23:33:15 +0000856 * @rx_scatter: Scatter mode enabled for receives
Ben Hutchings0484e0d2009-10-23 08:32:04 +0000857 * @int_error_count: Number of internal errors seen recently
858 * @int_error_expire: Time at which error count will be expired
Ben Hutchingsd8291182012-10-05 23:35:41 +0100859 * @irq_soft_enabled: Are IRQs soft-enabled? If not, IRQ handler will
860 * acknowledge but do nothing else.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100861 * @irq_status: Interrupt status buffer
Ben Hutchingsc28884c2010-04-28 09:30:00 +0000862 * @irq_zero_count: Number of legacy IRQs seen with queue flags == 0
Ben Hutchings1646a6f2012-01-05 20:14:10 +0000863 * @irq_level: IRQ level/index for IRQs not triggered by an event queue
Ben Hutchingsdd407812012-02-28 23:40:21 +0000864 * @selftest_work: Work item for asynchronous self-test
Ben Hutchings76884832009-11-29 15:10:44 +0000865 * @mtd_list: List of MTDs attached to the NIC
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300866 * @nic_data: Hardware dependent state
Ben Hutchingsf3ad5002012-09-18 02:33:56 +0100867 * @mcdi: Management-Controller-to-Driver Interface state
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100868 * @mac_lock: MAC access lock. Protects @port_enabled, @phy_mode,
Ben Hutchingse4abce82011-05-16 18:51:24 +0100869 * efx_monitor() and efx_reconfigure_port()
Ben Hutchings8ceee662008-04-27 12:55:59 +0100870 * @port_enabled: Port enabled indicator.
Steve Hodgsonfdaa9ae2009-11-28 05:34:05 +0000871 * Serialises efx_stop_all(), efx_start_all(), efx_monitor() and
872 * efx_mac_work() with kernel interfaces. Safe to read under any
873 * one of the rtnl_lock, mac_lock, or netif_tx_lock, but all three must
874 * be held to modify it.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100875 * @port_initialized: Port initialized?
876 * @net_dev: Operating system network device. Consider holding the rtnl lock
Ben Hutchings8ceee662008-04-27 12:55:59 +0100877 * @stats_buffer: DMA buffer for statistics
Ben Hutchings8ceee662008-04-27 12:55:59 +0100878 * @phy_type: PHY type
Ben Hutchings8ceee662008-04-27 12:55:59 +0100879 * @phy_op: PHY interface
880 * @phy_data: PHY private data (including PHY-specific stats)
Ben Hutchings68e7f452009-04-29 08:05:08 +0000881 * @mdio: PHY MDIO interface
Ben Hutchings8880f4e2009-11-29 15:15:41 +0000882 * @mdio_bus: PHY MDIO bus ID (only used by Siena)
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100883 * @phy_mode: PHY operating mode. Serialised by @mac_lock.
Ben Hutchingsd3245b22009-11-29 03:42:41 +0000884 * @link_advertising: Autonegotiation advertising flags
Ben Hutchingseb50c0d2009-11-23 16:06:30 +0000885 * @link_state: Current state of the link
Ben Hutchings8ceee662008-04-27 12:55:59 +0100886 * @n_link_state_changes: Number of times the link has changed state
Ben Hutchings964e6132012-11-19 23:08:22 +0000887 * @unicast_filter: Flag for Falcon-arch simple unicast filter.
888 * Protected by @mac_lock.
889 * @multicast_hash: Multicast hash table for Falcon-arch.
890 * Protected by @mac_lock.
Ben Hutchings04cc8ca2008-12-12 21:50:46 -0800891 * @wanted_fc: Wanted flow control flags
Steve Hodgsona606f432011-05-23 12:18:45 +0100892 * @fc_disable: When non-zero flow control is disabled. Typically used to
893 * ensure that network back pressure doesn't delay dma queue flushes.
894 * Serialised by the rtnl lock.
Ben Hutchings8be4f3e2009-11-25 16:12:16 +0000895 * @mac_work: Work item for changing MAC promiscuity and multicast hash
Ben Hutchings3273c2e2008-05-07 13:36:19 +0100896 * @loopback_mode: Loopback status
897 * @loopback_modes: Supported loopback mode bitmask
898 * @loopback_selftest: Offline self-test private state
Ben Hutchings6d661ce2012-10-27 00:33:30 +0100899 * @filter_lock: Filter table lock
900 * @filter_state: Architecture-dependent filter table state
901 * @rps_flow_id: Flow IDs of filters allocated for accelerated RFS,
902 * indexed by filter ID
903 * @rps_expire_index: Next index to check for expiry in @rps_flow_id
Alexandre Rames3881d8a2013-06-10 11:03:21 +0100904 * @active_queues: Count of RX and TX queues that haven't been flushed and drained.
Ben Hutchings9f2cb712012-02-08 00:11:20 +0000905 * @rxq_flush_pending: Count of number of receive queues that need to be flushed.
906 * Decremented when the efx_flush_rx_queue() is called.
907 * @rxq_flush_outstanding: Count of number of RX flushes started but not yet
908 * completed (either success or failure). Not used when MCDI is used to
909 * flush receive queues.
910 * @flush_wq: wait queue used by efx_nic_flush_queues() to wait for flush completions.
Ben Hutchingscd2d5b52012-02-14 00:48:07 +0000911 * @vf_count: Number of VFs intended to be enabled.
912 * @vf_init_count: Number of VFs that have been fully initialised.
913 * @vi_scale: log2 number of vnics per VF.
Stuart Hodgson7c236c42012-09-03 11:09:36 +0100914 * @ptp_data: PTP state data
Ben Hutchingsef215e62013-12-05 20:13:22 +0000915 * @vpd_sn: Serial number read from VPD
Ben Hutchingsab28c122010-12-06 22:53:15 +0000916 * @monitor_work: Hardware monitor workitem
917 * @biu_lock: BIU (bus interface unit) lock
Ben Hutchings1646a6f2012-01-05 20:14:10 +0000918 * @last_irq_cpu: Last CPU to handle a possible test interrupt. This
919 * field is used by efx_test_interrupts() to verify that an
920 * interrupt has occurred.
Ben Hutchingscd0ecc92012-12-14 21:52:56 +0000921 * @stats_lock: Statistics update lock. Must be held when calling
922 * efx_nic_type::{update,start,stop}_stats.
Edward Creee4d112e2014-07-15 11:58:12 +0100923 * @n_rx_noskb_drops: Count of RX packets dropped due to failure to allocate an skb
Ben Hutchings8ceee662008-04-27 12:55:59 +0100924 *
Ben Hutchings754c6532010-02-03 09:31:57 +0000925 * This is stored in the private area of the &struct net_device.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100926 */
927struct efx_nic {
Ben Hutchingsab28c122010-12-06 22:53:15 +0000928 /* The following fields should be written very rarely */
929
Ben Hutchings8ceee662008-04-27 12:55:59 +0100930 char name[IFNAMSIZ];
Ben Hutchings0bcf4a62013-10-18 19:21:45 +0100931 struct list_head node;
932 struct efx_nic *primary;
933 struct list_head secondary_list;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100934 struct pci_dev *pci_dev;
Ben Hutchings66020412013-06-10 18:03:17 +0100935 unsigned int port_num;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100936 const struct efx_nic_type *type;
937 int legacy_irq;
Alexandre Ramesb28405b2013-03-21 16:41:43 +0000938 bool eeh_disabled_legacy_irq;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100939 struct workqueue_struct *workqueue;
Ben Hutchings6977dc62008-12-26 13:44:39 -0800940 char workqueue_name[16];
Ben Hutchings8ceee662008-04-27 12:55:59 +0100941 struct work_struct reset_work;
Ben Hutchings086ea352008-05-16 21:17:06 +0100942 resource_size_t membase_phys;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100943 void __iomem *membase;
Ben Hutchingsab28c122010-12-06 22:53:15 +0000944
Ben Hutchings8ceee662008-04-27 12:55:59 +0100945 enum efx_int_mode interrupt_mode;
Ben Hutchingscc180b62011-12-08 19:51:47 +0000946 unsigned int timer_quantum_ns;
Ben Hutchings6fb70fd2009-03-20 13:30:37 +0000947 bool irq_rx_adaptive;
948 unsigned int irq_rx_moderation;
Ben Hutchings62776d02010-06-23 11:30:07 +0000949 u32 msg_enable;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100950
Ben Hutchings8ceee662008-04-27 12:55:59 +0100951 enum nic_state state;
Ben Hutchingsa7d529a2011-06-24 20:46:31 +0100952 unsigned long reset_pending;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100953
Ben Hutchings8313aca2010-09-10 06:41:57 +0000954 struct efx_channel *channel[EFX_MAX_CHANNELS];
Ben Hutchingsd8291182012-10-05 23:35:41 +0100955 struct efx_msi_context msi_context[EFX_MAX_CHANNELS];
Ben Hutchings7f967c02012-02-13 23:45:02 +0000956 const struct efx_channel_type *
957 extra_channel_type[EFX_MAX_EXTRA_CHANNELS];
Ben Hutchings8ceee662008-04-27 12:55:59 +0100958
Steve Hodgsonecc910f2010-09-10 06:42:22 +0000959 unsigned rxq_entries;
960 unsigned txq_entries;
Ben Hutchings14bf7182012-05-22 01:27:58 +0100961 unsigned int txq_stop_thresh;
962 unsigned int txq_wake_thresh;
963
Ben Hutchings28e47c42012-02-15 01:58:49 +0000964 unsigned tx_dc_base;
965 unsigned rx_dc_base;
966 unsigned sram_lim_qw;
Ben Hutchings0484e0d2009-10-23 08:32:04 +0000967 unsigned next_buffer_table;
Ben Hutchingsb1057982012-09-19 00:56:47 +0100968
969 unsigned int max_channels;
Ben Hutchingsa4900ac2010-04-28 09:30:43 +0000970 unsigned n_channels;
971 unsigned n_rx_channels;
Ben Hutchingscd2d5b52012-02-14 00:48:07 +0000972 unsigned rss_spread;
Ben Hutchings97653432011-01-12 18:26:56 +0000973 unsigned tx_channel_offset;
Ben Hutchingsa4900ac2010-04-28 09:30:43 +0000974 unsigned n_tx_channels;
Andrew Rybchenko2ec03012013-11-16 11:02:27 +0400975 unsigned int rx_ip_align;
Ben Hutchings272baee2013-01-29 23:33:14 +0000976 unsigned int rx_dma_len;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100977 unsigned int rx_buffer_order;
Ben Hutchings85740cdf2013-01-29 23:33:15 +0000978 unsigned int rx_buffer_truesize;
Daniel Pieczko1648a232013-02-13 10:54:41 +0000979 unsigned int rx_page_buf_step;
Daniel Pieczko27689352013-02-13 10:54:41 +0000980 unsigned int rx_bufs_per_page;
Daniel Pieczko1648a232013-02-13 10:54:41 +0000981 unsigned int rx_pages_per_batch;
Jon Cooper43a37392012-10-18 15:49:54 +0100982 unsigned int rx_prefix_size;
983 int rx_packet_hash_offset;
Ben Hutchings3dced742013-04-27 01:55:18 +0100984 int rx_packet_len_offset;
Jon Cooperbd9a2652013-11-18 12:54:41 +0000985 int rx_packet_ts_offset;
Ben Hutchings5d3a6fc2010-06-25 07:05:43 +0000986 u8 rx_hash_key[40];
Ben Hutchings765c9f42010-06-30 05:06:28 +0000987 u32 rx_indir_table[128];
Ben Hutchings85740cdf2013-01-29 23:33:15 +0000988 bool rx_scatter;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100989
Ben Hutchings0484e0d2009-10-23 08:32:04 +0000990 unsigned int_error_count;
991 unsigned long int_error_expire;
992
Ben Hutchingsd8291182012-10-05 23:35:41 +0100993 bool irq_soft_enabled;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100994 struct efx_buffer irq_status;
Ben Hutchingsc28884c2010-04-28 09:30:00 +0000995 unsigned irq_zero_count;
Ben Hutchings1646a6f2012-01-05 20:14:10 +0000996 unsigned irq_level;
Ben Hutchingsdd407812012-02-28 23:40:21 +0000997 struct delayed_work selftest_work;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100998
Ben Hutchings76884832009-11-29 15:10:44 +0000999#ifdef CONFIG_SFC_MTD
1000 struct list_head mtd_list;
1001#endif
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001002
Ben Hutchings8880f4e2009-11-29 15:15:41 +00001003 void *nic_data;
Ben Hutchingsf3ad5002012-09-18 02:33:56 +01001004 struct efx_mcdi_data *mcdi;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001005
1006 struct mutex mac_lock;
Ben Hutchings766ca0f2008-12-12 21:59:24 -08001007 struct work_struct mac_work;
Ben Hutchingsdc8cfa52008-09-01 12:46:50 +01001008 bool port_enabled;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001009
Jon Cooper74cd60a2013-09-16 14:18:51 +01001010 bool mc_bist_for_other_fn;
Ben Hutchingsdc8cfa52008-09-01 12:46:50 +01001011 bool port_initialized;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001012 struct net_device *net_dev;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001013
Ben Hutchings8ceee662008-04-27 12:55:59 +01001014 struct efx_buffer stats_buffer;
Jon Cooperf8f3b5a2013-09-30 17:36:50 +01001015 u64 rx_nodesc_drops_total;
1016 u64 rx_nodesc_drops_while_down;
1017 bool rx_nodesc_drops_prev_state;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001018
Ben Hutchingsc1c4f452009-11-29 15:08:55 +00001019 unsigned int phy_type;
stephen hemminger6c8c2512011-04-14 05:50:12 +00001020 const struct efx_phy_operations *phy_op;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001021 void *phy_data;
Ben Hutchings68e7f452009-04-29 08:05:08 +00001022 struct mdio_if_info mdio;
Ben Hutchings8880f4e2009-11-29 15:15:41 +00001023 unsigned int mdio_bus;
Ben Hutchingsf8b87c12008-09-01 12:48:17 +01001024 enum efx_phy_mode phy_mode;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001025
Ben Hutchingsd3245b22009-11-29 03:42:41 +00001026 u32 link_advertising;
Ben Hutchingseb50c0d2009-11-23 16:06:30 +00001027 struct efx_link_state link_state;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001028 unsigned int n_link_state_changes;
1029
Ben Hutchings964e6132012-11-19 23:08:22 +00001030 bool unicast_filter;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001031 union efx_multicast_hash multicast_hash;
David S. Millerb56269462011-05-17 17:53:22 -04001032 u8 wanted_fc;
Steve Hodgsona606f432011-05-23 12:18:45 +01001033 unsigned fc_disable;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001034
1035 atomic_t rx_reset;
Ben Hutchings3273c2e2008-05-07 13:36:19 +01001036 enum efx_loopback_mode loopback_mode;
Ben Hutchingse58f69f2009-11-29 15:08:41 +00001037 u64 loopback_modes;
Ben Hutchings3273c2e2008-05-07 13:36:19 +01001038
1039 void *loopback_selftest;
Ben Hutchings64eebcf2010-09-20 08:43:07 +00001040
Ben Hutchings6d661ce2012-10-27 00:33:30 +01001041 spinlock_t filter_lock;
1042 void *filter_state;
1043#ifdef CONFIG_RFS_ACCEL
1044 u32 *rps_flow_id;
1045 unsigned int rps_expire_index;
1046#endif
Ben Hutchingsab28c122010-12-06 22:53:15 +00001047
Alexandre Rames3881d8a2013-06-10 11:03:21 +01001048 atomic_t active_queues;
Ben Hutchings9f2cb712012-02-08 00:11:20 +00001049 atomic_t rxq_flush_pending;
1050 atomic_t rxq_flush_outstanding;
1051 wait_queue_head_t flush_wq;
1052
Ben Hutchingscd2d5b52012-02-14 00:48:07 +00001053#ifdef CONFIG_SFC_SRIOV
Ben Hutchingscd2d5b52012-02-14 00:48:07 +00001054 unsigned vf_count;
1055 unsigned vf_init_count;
1056 unsigned vi_scale;
Ben Hutchingscd2d5b52012-02-14 00:48:07 +00001057#endif
1058
Stuart Hodgson7c236c42012-09-03 11:09:36 +01001059 struct efx_ptp_data *ptp_data;
Stuart Hodgson7c236c42012-09-03 11:09:36 +01001060
Ben Hutchingsef215e62013-12-05 20:13:22 +00001061 char *vpd_sn;
1062
Ben Hutchingsab28c122010-12-06 22:53:15 +00001063 /* The following fields may be written more often */
1064
1065 struct delayed_work monitor_work ____cacheline_aligned_in_smp;
1066 spinlock_t biu_lock;
Ben Hutchings1646a6f2012-01-05 20:14:10 +00001067 int last_irq_cpu;
Ben Hutchingsab28c122010-12-06 22:53:15 +00001068 spinlock_t stats_lock;
Edward Creee4d112e2014-07-15 11:58:12 +01001069 atomic_t n_rx_noskb_drops;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001070};
1071
Ben Hutchings55668612008-05-16 21:16:10 +01001072static inline int efx_dev_registered(struct efx_nic *efx)
1073{
1074 return efx->net_dev->reg_state == NETREG_REGISTERED;
1075}
1076
Ben Hutchings8880f4e2009-11-29 15:15:41 +00001077static inline unsigned int efx_port_num(struct efx_nic *efx)
1078{
Ben Hutchings66020412013-06-10 18:03:17 +01001079 return efx->port_num;
Ben Hutchings8880f4e2009-11-29 15:15:41 +00001080}
1081
Ben Hutchings45a3fd52012-11-28 04:38:14 +00001082struct efx_mtd_partition {
1083 struct list_head node;
1084 struct mtd_info mtd;
1085 const char *dev_type_name;
1086 const char *type_name;
1087 char name[IFNAMSIZ + 20];
1088};
1089
Ben Hutchings8ceee662008-04-27 12:55:59 +01001090/**
1091 * struct efx_nic_type - Efx device type definition
Shradha Shah02246a72015-05-06 00:58:14 +01001092 * @mem_bar: Get the memory BAR
Ben Hutchingsb1057982012-09-19 00:56:47 +01001093 * @mem_map_size: Get memory BAR mapped size
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001094 * @probe: Probe the controller
1095 * @remove: Free resources allocated by probe()
1096 * @init: Initialise the controller
Ben Hutchings28e47c42012-02-15 01:58:49 +00001097 * @dimension_resources: Dimension controller resources (buffer table,
1098 * and VIs once the available interrupt resources are clear)
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001099 * @fini: Shut down the controller
1100 * @monitor: Periodic function for polling link state and hardware monitor
Ben Hutchings0e2a9c72011-06-24 20:50:07 +01001101 * @map_reset_reason: Map ethtool reset reason to a reset method
1102 * @map_reset_flags: Map ethtool reset flags to a reset method, if possible
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001103 * @reset: Reset the controller hardware and possibly the PHY. This will
1104 * be called while the controller is uninitialised.
1105 * @probe_port: Probe the MAC and PHY
1106 * @remove_port: Free resources allocated by probe_port()
Ben Hutchings40641ed2010-12-02 13:47:45 +00001107 * @handle_global_event: Handle a "global" event (may be %NULL)
Ben Hutchingse42c3d82013-05-27 16:52:54 +01001108 * @fini_dmaq: Flush and finalise DMA queues (RX and TX queues)
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001109 * @prepare_flush: Prepare the hardware for flushing the DMA queues
Ben Hutchingse42c3d82013-05-27 16:52:54 +01001110 * (for Falcon architecture)
1111 * @finish_flush: Clean up after flushing the DMA queues (for Falcon
1112 * architecture)
Edward Creee2835462014-04-16 19:27:48 +01001113 * @prepare_flr: Prepare for an FLR
1114 * @finish_flr: Clean up after an FLR
Ben Hutchingscd0ecc92012-12-14 21:52:56 +00001115 * @describe_stats: Describe statistics for ethtool
1116 * @update_stats: Update statistics not provided by event handling.
1117 * Either argument may be %NULL.
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001118 * @start_stats: Start the regular fetching of statistics
Jon Cooperf8f3b5a2013-09-30 17:36:50 +01001119 * @pull_stats: Pull stats from the NIC and wait until they arrive.
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001120 * @stop_stats: Stop the regular fetching of statistics
Ben Hutchings06629f02009-11-29 03:43:43 +00001121 * @set_id_led: Set state of identifying LED or revert to automatic function
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001122 * @push_irq_moderation: Apply interrupt moderation value
Ben Hutchingsd3245b22009-11-29 03:42:41 +00001123 * @reconfigure_port: Push loopback/power/txdis changes to the MAC and PHY
Ben Hutchings9dd3a132012-09-13 01:11:25 +01001124 * @prepare_enable_fc_tx: Prepare MAC to enable pause frame TX (may be %NULL)
Ben Hutchings30b81cd2011-09-13 19:47:48 +01001125 * @reconfigure_mac: Push MAC address, MTU, flow control and filter settings
1126 * to the hardware. Serialised by the mac_lock.
Ben Hutchings710b2082011-09-03 00:15:00 +01001127 * @check_mac_fault: Check MAC fault state. True if fault present.
Ben Hutchings89c758f2009-11-29 03:43:07 +00001128 * @get_wol: Get WoL configuration from driver state
1129 * @set_wol: Push WoL configuration to the NIC
1130 * @resume_wol: Synchronise WoL state between driver and MC (e.g. after resume)
Ben Hutchings86094f72013-08-21 19:51:04 +01001131 * @test_chip: Test registers. May use efx_farch_test_registers(), and is
Ben Hutchingsd4f2cec2012-07-04 03:58:33 +01001132 * expected to reset the NIC.
Ben Hutchings0aa3fba2009-11-29 03:43:33 +00001133 * @test_nvram: Test validity of NVRAM contents
Ben Hutchingsf3ad5002012-09-18 02:33:56 +01001134 * @mcdi_request: Send an MCDI request with the given header and SDU.
1135 * The SDU length may be any value from 0 up to the protocol-
1136 * defined maximum, but its buffer will be padded to a multiple
1137 * of 4 bytes.
1138 * @mcdi_poll_response: Test whether an MCDI response is available.
1139 * @mcdi_read_response: Read the MCDI response PDU. The offset will
1140 * be a multiple of 4. The length may not be, but the buffer
1141 * will be padded so it is safe to round up.
1142 * @mcdi_poll_reboot: Test whether the MCDI has rebooted. If so,
1143 * return an appropriate error code for aborting any current
1144 * request; otherwise return 0.
Ben Hutchings86094f72013-08-21 19:51:04 +01001145 * @irq_enable_master: Enable IRQs on the NIC. Each event queue must
1146 * be separately enabled after this.
1147 * @irq_test_generate: Generate a test IRQ
1148 * @irq_disable_non_ev: Disable non-event IRQs on the NIC. Each event
1149 * queue must be separately disabled before this.
1150 * @irq_handle_msi: Handle MSI for a channel. The @dev_id argument is
1151 * a pointer to the &struct efx_msi_context for the channel.
1152 * @irq_handle_legacy: Handle legacy interrupt. The @dev_id argument
1153 * is a pointer to the &struct efx_nic.
1154 * @tx_probe: Allocate resources for TX queue
1155 * @tx_init: Initialise TX queue on the NIC
1156 * @tx_remove: Free resources for TX queue
1157 * @tx_write: Write TX descriptors and doorbell
Andrew Rybchenkod43050c2013-11-14 09:00:27 +04001158 * @rx_push_rss_config: Write RSS hash key and indirection table to the NIC
Ben Hutchings86094f72013-08-21 19:51:04 +01001159 * @rx_probe: Allocate resources for RX queue
1160 * @rx_init: Initialise RX queue on the NIC
1161 * @rx_remove: Free resources for RX queue
1162 * @rx_write: Write RX descriptors and doorbell
1163 * @rx_defer_refill: Generate a refill reminder event
1164 * @ev_probe: Allocate resources for event queue
1165 * @ev_init: Initialise event queue on the NIC
1166 * @ev_fini: Deinitialise event queue on the NIC
1167 * @ev_remove: Free resources for event queue
1168 * @ev_process: Process events for a queue, up to the given NAPI quota
1169 * @ev_read_ack: Acknowledge read events on a queue, rearming its IRQ
1170 * @ev_test_generate: Generate a test event
Ben Hutchingsadd72472012-11-08 01:46:53 +00001171 * @filter_table_probe: Probe filter capabilities and set up filter software state
1172 * @filter_table_restore: Restore filters removed from hardware
1173 * @filter_table_remove: Remove filters from hardware and tear down software state
1174 * @filter_update_rx_scatter: Update filters after change to rx scatter setting
1175 * @filter_insert: add or replace a filter
1176 * @filter_remove_safe: remove a filter by ID, carefully
1177 * @filter_get_safe: retrieve a filter by ID, carefully
Ben Hutchingsfbd79122013-11-21 19:15:03 +00001178 * @filter_clear_rx: Remove all RX filters whose priority is less than or
1179 * equal to the given priority and is not %EFX_FILTER_PRI_AUTO
Ben Hutchingsadd72472012-11-08 01:46:53 +00001180 * @filter_count_rx_used: Get the number of filters in use at a given priority
1181 * @filter_get_rx_id_limit: Get maximum value of a filter id, plus 1
1182 * @filter_get_rx_ids: Get list of RX filters at a given priority
1183 * @filter_rfs_insert: Add or replace a filter for RFS. This must be
1184 * atomic. The hardware change may be asynchronous but should
1185 * not be delayed for long. It may fail if this can't be done
1186 * atomically.
1187 * @filter_rfs_expire_one: Consider expiring a filter inserted for RFS.
1188 * This must check whether the specified table entry is used by RFS
1189 * and that rps_may_expire_flow() returns true for it.
Ben Hutchings45a3fd52012-11-28 04:38:14 +00001190 * @mtd_probe: Probe and add MTD partitions associated with this net device,
1191 * using efx_mtd_add()
1192 * @mtd_rename: Set an MTD partition name using the net device name
1193 * @mtd_read: Read from an MTD partition
1194 * @mtd_erase: Erase part of an MTD partition
1195 * @mtd_write: Write to an MTD partition
1196 * @mtd_sync: Wait for write-back to complete on MTD partition. This
1197 * also notifies the driver that a writer has finished using this
1198 * partition.
Daniel Pieczko9ec06592013-11-21 17:11:25 +00001199 * @ptp_write_host_time: Send host time to MC as part of sync protocol
Jon Cooperbd9a2652013-11-18 12:54:41 +00001200 * @ptp_set_ts_sync_events: Enable or disable sync events for inline RX
1201 * timestamping, possibly only temporarily for the purposes of a reset.
Daniel Pieczko9ec06592013-11-21 17:11:25 +00001202 * @ptp_set_ts_config: Set hardware timestamp configuration. The flags
1203 * and tx_type will already have been validated but this operation
1204 * must validate and update rx_filter.
Ben Hutchingsdaeda632009-11-28 05:36:04 +00001205 * @revision: Hardware architecture revision
Ben Hutchings8ceee662008-04-27 12:55:59 +01001206 * @txd_ptr_tbl_base: TX descriptor ring base address
1207 * @rxd_ptr_tbl_base: RX descriptor ring base address
1208 * @buf_tbl_base: Buffer table base address
1209 * @evq_ptr_tbl_base: Event queue pointer table base address
1210 * @evq_rptr_tbl_base: Event queue read-pointer table base address
Ben Hutchings8ceee662008-04-27 12:55:59 +01001211 * @max_dma_mask: Maximum possible DMA mask
Jon Cooper43a37392012-10-18 15:49:54 +01001212 * @rx_prefix_size: Size of RX prefix before packet data
1213 * @rx_hash_offset: Offset of RX flow hash within prefix
Jon Cooperbd9a2652013-11-18 12:54:41 +00001214 * @rx_ts_offset: Offset of timestamp within prefix
Ben Hutchings85740cdf2013-01-29 23:33:15 +00001215 * @rx_buffer_padding: Size of padding at end of RX packet
Jon Coopere8c68c02013-03-08 10:18:28 +00001216 * @can_rx_scatter: NIC is able to scatter packets to multiple buffers
1217 * @always_rx_scatter: NIC will always scatter packets to multiple buffers
Ben Hutchings8ceee662008-04-27 12:55:59 +01001218 * @max_interrupt_mode: Highest capability interrupt mode supported
1219 * from &enum efx_init_mode.
Ben Hutchingscc180b62011-12-08 19:51:47 +00001220 * @timer_period_max: Maximum period of interrupt timer (in ticks)
Ben Hutchingsc383b532009-11-29 15:11:02 +00001221 * @offload_features: net_device feature flags for protocol offload
1222 * features implemented in hardware
Ben Hutchingsdf2cd8a2012-09-19 00:56:18 +01001223 * @mcdi_max_ver: Maximum MCDI version supported
Daniel Pieczko9ec06592013-11-21 17:11:25 +00001224 * @hwtstamp_filters: Mask of hardware timestamp filter types supported
Ben Hutchings8ceee662008-04-27 12:55:59 +01001225 */
1226struct efx_nic_type {
Shradha Shah6f7f8aa2015-05-06 01:00:07 +01001227 bool is_vf;
Shradha Shah02246a72015-05-06 00:58:14 +01001228 unsigned int mem_bar;
Ben Hutchingsb1057982012-09-19 00:56:47 +01001229 unsigned int (*mem_map_size)(struct efx_nic *efx);
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001230 int (*probe)(struct efx_nic *efx);
1231 void (*remove)(struct efx_nic *efx);
1232 int (*init)(struct efx_nic *efx);
Ben Hutchingsc15eed22013-08-29 00:45:48 +01001233 int (*dimension_resources)(struct efx_nic *efx);
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001234 void (*fini)(struct efx_nic *efx);
1235 void (*monitor)(struct efx_nic *efx);
Ben Hutchings0e2a9c72011-06-24 20:50:07 +01001236 enum reset_type (*map_reset_reason)(enum reset_type reason);
1237 int (*map_reset_flags)(u32 *flags);
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001238 int (*reset)(struct efx_nic *efx, enum reset_type method);
1239 int (*probe_port)(struct efx_nic *efx);
1240 void (*remove_port)(struct efx_nic *efx);
Ben Hutchings40641ed2010-12-02 13:47:45 +00001241 bool (*handle_global_event)(struct efx_channel *channel, efx_qword_t *);
Ben Hutchingse42c3d82013-05-27 16:52:54 +01001242 int (*fini_dmaq)(struct efx_nic *efx);
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001243 void (*prepare_flush)(struct efx_nic *efx);
Ben Hutchingsd5e8cc62012-09-06 16:52:31 +01001244 void (*finish_flush)(struct efx_nic *efx);
Edward Creee2835462014-04-16 19:27:48 +01001245 void (*prepare_flr)(struct efx_nic *efx);
1246 void (*finish_flr)(struct efx_nic *efx);
Ben Hutchingscd0ecc92012-12-14 21:52:56 +00001247 size_t (*describe_stats)(struct efx_nic *efx, u8 *names);
1248 size_t (*update_stats)(struct efx_nic *efx, u64 *full_stats,
1249 struct rtnl_link_stats64 *core_stats);
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001250 void (*start_stats)(struct efx_nic *efx);
Jon Cooperf8f3b5a2013-09-30 17:36:50 +01001251 void (*pull_stats)(struct efx_nic *efx);
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001252 void (*stop_stats)(struct efx_nic *efx);
Ben Hutchings06629f02009-11-29 03:43:43 +00001253 void (*set_id_led)(struct efx_nic *efx, enum efx_led_mode mode);
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001254 void (*push_irq_moderation)(struct efx_channel *channel);
Ben Hutchingsd3245b22009-11-29 03:42:41 +00001255 int (*reconfigure_port)(struct efx_nic *efx);
Ben Hutchings9dd3a132012-09-13 01:11:25 +01001256 void (*prepare_enable_fc_tx)(struct efx_nic *efx);
Ben Hutchings710b2082011-09-03 00:15:00 +01001257 int (*reconfigure_mac)(struct efx_nic *efx);
1258 bool (*check_mac_fault)(struct efx_nic *efx);
Ben Hutchings89c758f2009-11-29 03:43:07 +00001259 void (*get_wol)(struct efx_nic *efx, struct ethtool_wolinfo *wol);
1260 int (*set_wol)(struct efx_nic *efx, u32 type);
1261 void (*resume_wol)(struct efx_nic *efx);
Ben Hutchingsd4f2cec2012-07-04 03:58:33 +01001262 int (*test_chip)(struct efx_nic *efx, struct efx_self_tests *tests);
Ben Hutchings0aa3fba2009-11-29 03:43:33 +00001263 int (*test_nvram)(struct efx_nic *efx);
Ben Hutchingsf3ad5002012-09-18 02:33:56 +01001264 void (*mcdi_request)(struct efx_nic *efx,
1265 const efx_dword_t *hdr, size_t hdr_len,
1266 const efx_dword_t *sdu, size_t sdu_len);
1267 bool (*mcdi_poll_response)(struct efx_nic *efx);
1268 void (*mcdi_read_response)(struct efx_nic *efx, efx_dword_t *pdu,
1269 size_t pdu_offset, size_t pdu_len);
1270 int (*mcdi_poll_reboot)(struct efx_nic *efx);
Ben Hutchings86094f72013-08-21 19:51:04 +01001271 void (*irq_enable_master)(struct efx_nic *efx);
1272 void (*irq_test_generate)(struct efx_nic *efx);
1273 void (*irq_disable_non_ev)(struct efx_nic *efx);
1274 irqreturn_t (*irq_handle_msi)(int irq, void *dev_id);
1275 irqreturn_t (*irq_handle_legacy)(int irq, void *dev_id);
1276 int (*tx_probe)(struct efx_tx_queue *tx_queue);
1277 void (*tx_init)(struct efx_tx_queue *tx_queue);
1278 void (*tx_remove)(struct efx_tx_queue *tx_queue);
1279 void (*tx_write)(struct efx_tx_queue *tx_queue);
Jon Cooper267c0152015-05-06 00:59:38 +01001280 int (*rx_push_rss_config)(struct efx_nic *efx, bool user,
1281 const u32 *rx_indir_table);
Ben Hutchings86094f72013-08-21 19:51:04 +01001282 int (*rx_probe)(struct efx_rx_queue *rx_queue);
1283 void (*rx_init)(struct efx_rx_queue *rx_queue);
1284 void (*rx_remove)(struct efx_rx_queue *rx_queue);
1285 void (*rx_write)(struct efx_rx_queue *rx_queue);
1286 void (*rx_defer_refill)(struct efx_rx_queue *rx_queue);
1287 int (*ev_probe)(struct efx_channel *channel);
Jon Cooper261e4d92013-04-15 18:51:54 +01001288 int (*ev_init)(struct efx_channel *channel);
Ben Hutchings86094f72013-08-21 19:51:04 +01001289 void (*ev_fini)(struct efx_channel *channel);
1290 void (*ev_remove)(struct efx_channel *channel);
1291 int (*ev_process)(struct efx_channel *channel, int quota);
1292 void (*ev_read_ack)(struct efx_channel *channel);
1293 void (*ev_test_generate)(struct efx_channel *channel);
Ben Hutchingsadd72472012-11-08 01:46:53 +00001294 int (*filter_table_probe)(struct efx_nic *efx);
1295 void (*filter_table_restore)(struct efx_nic *efx);
1296 void (*filter_table_remove)(struct efx_nic *efx);
1297 void (*filter_update_rx_scatter)(struct efx_nic *efx);
1298 s32 (*filter_insert)(struct efx_nic *efx,
1299 struct efx_filter_spec *spec, bool replace);
1300 int (*filter_remove_safe)(struct efx_nic *efx,
1301 enum efx_filter_priority priority,
1302 u32 filter_id);
1303 int (*filter_get_safe)(struct efx_nic *efx,
1304 enum efx_filter_priority priority,
1305 u32 filter_id, struct efx_filter_spec *);
Ben Hutchingsfbd79122013-11-21 19:15:03 +00001306 int (*filter_clear_rx)(struct efx_nic *efx,
1307 enum efx_filter_priority priority);
Ben Hutchingsadd72472012-11-08 01:46:53 +00001308 u32 (*filter_count_rx_used)(struct efx_nic *efx,
1309 enum efx_filter_priority priority);
1310 u32 (*filter_get_rx_id_limit)(struct efx_nic *efx);
1311 s32 (*filter_get_rx_ids)(struct efx_nic *efx,
1312 enum efx_filter_priority priority,
1313 u32 *buf, u32 size);
1314#ifdef CONFIG_RFS_ACCEL
1315 s32 (*filter_rfs_insert)(struct efx_nic *efx,
1316 struct efx_filter_spec *spec);
1317 bool (*filter_rfs_expire_one)(struct efx_nic *efx, u32 flow_id,
1318 unsigned int index);
1319#endif
Ben Hutchings45a3fd52012-11-28 04:38:14 +00001320#ifdef CONFIG_SFC_MTD
1321 int (*mtd_probe)(struct efx_nic *efx);
1322 void (*mtd_rename)(struct efx_mtd_partition *part);
1323 int (*mtd_read)(struct mtd_info *mtd, loff_t start, size_t len,
1324 size_t *retlen, u8 *buffer);
1325 int (*mtd_erase)(struct mtd_info *mtd, loff_t start, size_t len);
1326 int (*mtd_write)(struct mtd_info *mtd, loff_t start, size_t len,
1327 size_t *retlen, const u8 *buffer);
1328 int (*mtd_sync)(struct mtd_info *mtd);
1329#endif
Laurence Evans977a5d52013-03-07 11:46:58 +00001330 void (*ptp_write_host_time)(struct efx_nic *efx, u32 host_time);
Jon Cooperbd9a2652013-11-18 12:54:41 +00001331 int (*ptp_set_ts_sync_events)(struct efx_nic *efx, bool en, bool temp);
Daniel Pieczko9ec06592013-11-21 17:11:25 +00001332 int (*ptp_set_ts_config)(struct efx_nic *efx,
1333 struct hwtstamp_config *init);
Shradha Shah834e23d2015-05-06 00:55:58 +01001334 int (*sriov_configure)(struct efx_nic *efx, int num_vfs);
Shradha Shahd98a4ff2014-11-05 12:16:46 +00001335 int (*sriov_init)(struct efx_nic *efx);
1336 void (*sriov_fini)(struct efx_nic *efx);
1337 void (*sriov_mac_address_changed)(struct efx_nic *efx);
1338 bool (*sriov_wanted)(struct efx_nic *efx);
1339 void (*sriov_reset)(struct efx_nic *efx);
Shradha Shah7fa8d542015-05-06 00:55:13 +01001340 void (*sriov_flr)(struct efx_nic *efx, unsigned vf_i);
1341 int (*sriov_set_vf_mac)(struct efx_nic *efx, int vf_i, u8 *mac);
1342 int (*sriov_set_vf_vlan)(struct efx_nic *efx, int vf_i, u16 vlan,
1343 u8 qos);
1344 int (*sriov_set_vf_spoofchk)(struct efx_nic *efx, int vf_i,
1345 bool spoofchk);
1346 int (*sriov_get_vf_config)(struct efx_nic *efx, int vf_i,
1347 struct ifla_vf_info *ivi);
Daniel Pieczko6d8aaaf2015-05-06 00:57:34 +01001348 int (*vswitching_probe)(struct efx_nic *efx);
1349 int (*vswitching_restore)(struct efx_nic *efx);
1350 void (*vswitching_remove)(struct efx_nic *efx);
Steve Hodgsonb895d732009-11-28 05:35:00 +00001351
Ben Hutchingsdaeda632009-11-28 05:36:04 +00001352 int revision;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001353 unsigned int txd_ptr_tbl_base;
1354 unsigned int rxd_ptr_tbl_base;
1355 unsigned int buf_tbl_base;
1356 unsigned int evq_ptr_tbl_base;
1357 unsigned int evq_rptr_tbl_base;
Ben Hutchings9bbd7d92008-05-16 21:18:48 +01001358 u64 max_dma_mask;
Jon Cooper43a37392012-10-18 15:49:54 +01001359 unsigned int rx_prefix_size;
1360 unsigned int rx_hash_offset;
Jon Cooperbd9a2652013-11-18 12:54:41 +00001361 unsigned int rx_ts_offset;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001362 unsigned int rx_buffer_padding;
Ben Hutchings85740cdf2013-01-29 23:33:15 +00001363 bool can_rx_scatter;
Jon Coopere8c68c02013-03-08 10:18:28 +00001364 bool always_rx_scatter;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001365 unsigned int max_interrupt_mode;
Ben Hutchingscc180b62011-12-08 19:51:47 +00001366 unsigned int timer_period_max;
Michał Mirosławc8f44af2011-11-15 15:29:55 +00001367 netdev_features_t offload_features;
Ben Hutchingsdf2cd8a2012-09-19 00:56:18 +01001368 int mcdi_max_ver;
Ben Hutchingsadd72472012-11-08 01:46:53 +00001369 unsigned int max_rx_ip_filters;
Daniel Pieczko9ec06592013-11-21 17:11:25 +00001370 u32 hwtstamp_filters;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001371};
1372
1373/**************************************************************************
1374 *
1375 * Prototypes and inline functions
1376 *
1377 *************************************************************************/
1378
Ben Hutchingsf7d12cd2010-09-10 06:41:47 +00001379static inline struct efx_channel *
1380efx_get_channel(struct efx_nic *efx, unsigned index)
1381{
1382 EFX_BUG_ON_PARANOID(index >= efx->n_channels);
Ben Hutchings8313aca2010-09-10 06:41:57 +00001383 return efx->channel[index];
Ben Hutchingsf7d12cd2010-09-10 06:41:47 +00001384}
1385
Ben Hutchings8ceee662008-04-27 12:55:59 +01001386/* Iterate over all used channels */
1387#define efx_for_each_channel(_channel, _efx) \
Ben Hutchings8313aca2010-09-10 06:41:57 +00001388 for (_channel = (_efx)->channel[0]; \
1389 _channel; \
1390 _channel = (_channel->channel + 1 < (_efx)->n_channels) ? \
1391 (_efx)->channel[_channel->channel + 1] : NULL)
Ben Hutchings8ceee662008-04-27 12:55:59 +01001392
Ben Hutchings7f967c02012-02-13 23:45:02 +00001393/* Iterate over all used channels in reverse */
1394#define efx_for_each_channel_rev(_channel, _efx) \
1395 for (_channel = (_efx)->channel[(_efx)->n_channels - 1]; \
1396 _channel; \
1397 _channel = _channel->channel ? \
1398 (_efx)->channel[_channel->channel - 1] : NULL)
1399
Ben Hutchings97653432011-01-12 18:26:56 +00001400static inline struct efx_tx_queue *
1401efx_get_tx_queue(struct efx_nic *efx, unsigned index, unsigned type)
1402{
1403 EFX_BUG_ON_PARANOID(index >= efx->n_tx_channels ||
1404 type >= EFX_TXQ_TYPES);
1405 return &efx->channel[efx->tx_channel_offset + index]->tx_queue[type];
1406}
Ben Hutchingsf7d12cd2010-09-10 06:41:47 +00001407
Ben Hutchings525da902011-02-07 23:04:38 +00001408static inline bool efx_channel_has_tx_queues(struct efx_channel *channel)
1409{
1410 return channel->channel - channel->efx->tx_channel_offset <
1411 channel->efx->n_tx_channels;
1412}
1413
Ben Hutchingsf7d12cd2010-09-10 06:41:47 +00001414static inline struct efx_tx_queue *
1415efx_channel_get_tx_queue(struct efx_channel *channel, unsigned type)
1416{
Ben Hutchings525da902011-02-07 23:04:38 +00001417 EFX_BUG_ON_PARANOID(!efx_channel_has_tx_queues(channel) ||
1418 type >= EFX_TXQ_TYPES);
1419 return &channel->tx_queue[type];
Ben Hutchingsf7d12cd2010-09-10 06:41:47 +00001420}
Ben Hutchings8ceee662008-04-27 12:55:59 +01001421
Ben Hutchings94b274b2011-01-10 21:18:20 +00001422static inline bool efx_tx_queue_used(struct efx_tx_queue *tx_queue)
1423{
1424 return !(tx_queue->efx->net_dev->num_tc < 2 &&
1425 tx_queue->queue & EFX_TXQ_TYPE_HIGHPRI);
1426}
1427
Ben Hutchings8ceee662008-04-27 12:55:59 +01001428/* Iterate over all TX queues belonging to a channel */
1429#define efx_for_each_channel_tx_queue(_tx_queue, _channel) \
Ben Hutchings525da902011-02-07 23:04:38 +00001430 if (!efx_channel_has_tx_queues(_channel)) \
1431 ; \
1432 else \
1433 for (_tx_queue = (_channel)->tx_queue; \
Ben Hutchings94b274b2011-01-10 21:18:20 +00001434 _tx_queue < (_channel)->tx_queue + EFX_TXQ_TYPES && \
1435 efx_tx_queue_used(_tx_queue); \
Ben Hutchings525da902011-02-07 23:04:38 +00001436 _tx_queue++)
Ben Hutchings8ceee662008-04-27 12:55:59 +01001437
Ben Hutchings94b274b2011-01-10 21:18:20 +00001438/* Iterate over all possible TX queues belonging to a channel */
1439#define efx_for_each_possible_channel_tx_queue(_tx_queue, _channel) \
Ben Hutchings73e00262012-02-23 00:45:50 +00001440 if (!efx_channel_has_tx_queues(_channel)) \
1441 ; \
1442 else \
1443 for (_tx_queue = (_channel)->tx_queue; \
1444 _tx_queue < (_channel)->tx_queue + EFX_TXQ_TYPES; \
1445 _tx_queue++)
Ben Hutchings94b274b2011-01-10 21:18:20 +00001446
Ben Hutchings525da902011-02-07 23:04:38 +00001447static inline bool efx_channel_has_rx_queue(struct efx_channel *channel)
1448{
Stuart Hodgson79d68b32012-07-16 17:08:33 +01001449 return channel->rx_queue.core_index >= 0;
Ben Hutchings525da902011-02-07 23:04:38 +00001450}
1451
Ben Hutchingsf7d12cd2010-09-10 06:41:47 +00001452static inline struct efx_rx_queue *
1453efx_channel_get_rx_queue(struct efx_channel *channel)
1454{
Ben Hutchings525da902011-02-07 23:04:38 +00001455 EFX_BUG_ON_PARANOID(!efx_channel_has_rx_queue(channel));
1456 return &channel->rx_queue;
Ben Hutchingsf7d12cd2010-09-10 06:41:47 +00001457}
1458
Ben Hutchings8ceee662008-04-27 12:55:59 +01001459/* Iterate over all RX queues belonging to a channel */
1460#define efx_for_each_channel_rx_queue(_rx_queue, _channel) \
Ben Hutchings525da902011-02-07 23:04:38 +00001461 if (!efx_channel_has_rx_queue(_channel)) \
1462 ; \
1463 else \
1464 for (_rx_queue = &(_channel)->rx_queue; \
1465 _rx_queue; \
1466 _rx_queue = NULL)
Ben Hutchings8ceee662008-04-27 12:55:59 +01001467
Ben Hutchingsba1e8a32010-09-10 06:41:36 +00001468static inline struct efx_channel *
1469efx_rx_queue_channel(struct efx_rx_queue *rx_queue)
1470{
Ben Hutchings8313aca2010-09-10 06:41:57 +00001471 return container_of(rx_queue, struct efx_channel, rx_queue);
Ben Hutchingsba1e8a32010-09-10 06:41:36 +00001472}
1473
1474static inline int efx_rx_queue_index(struct efx_rx_queue *rx_queue)
1475{
Ben Hutchings8313aca2010-09-10 06:41:57 +00001476 return efx_rx_queue_channel(rx_queue)->channel;
Ben Hutchingsba1e8a32010-09-10 06:41:36 +00001477}
1478
Ben Hutchings8ceee662008-04-27 12:55:59 +01001479/* Returns a pointer to the specified receive buffer in the RX
1480 * descriptor queue.
1481 */
1482static inline struct efx_rx_buffer *efx_rx_buffer(struct efx_rx_queue *rx_queue,
1483 unsigned int index)
1484{
Eric Dumazet807540b2010-09-23 05:40:09 +00001485 return &rx_queue->buffer[index];
Ben Hutchings8ceee662008-04-27 12:55:59 +01001486}
1487
Ben Hutchings8ceee662008-04-27 12:55:59 +01001488/**
1489 * EFX_MAX_FRAME_LEN - calculate maximum frame length
1490 *
1491 * This calculates the maximum frame length that will be used for a
1492 * given MTU. The frame length will be equal to the MTU plus a
1493 * constant amount of header space and padding. This is the quantity
1494 * that the net driver will program into the MAC as the maximum frame
1495 * length.
1496 *
Ben Hutchings754c6532010-02-03 09:31:57 +00001497 * The 10G MAC requires 8-byte alignment on the frame
Ben Hutchings8ceee662008-04-27 12:55:59 +01001498 * length, so we round up to the nearest 8.
Ben Hutchingscc117632009-08-26 08:17:59 +00001499 *
1500 * Re-clocking by the XGXS on RX can reduce an IPG to 32 bits (half an
1501 * XGMII cycle). If the frame length reaches the maximum value in the
1502 * same cycle, the XMAC can miss the IPG altogether. We work around
1503 * this by adding a further 16 bytes.
Ben Hutchings8ceee662008-04-27 12:55:59 +01001504 */
1505#define EFX_MAX_FRAME_LEN(mtu) \
Ben Hutchingscc117632009-08-26 08:17:59 +00001506 ((((mtu) + ETH_HLEN + VLAN_HLEN + 4/* FCS */ + 7) & ~7) + 16)
Ben Hutchings8ceee662008-04-27 12:55:59 +01001507
Stuart Hodgson7c236c42012-09-03 11:09:36 +01001508static inline bool efx_xmit_with_hwtstamp(struct sk_buff *skb)
1509{
1510 return skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP;
1511}
1512static inline void efx_xmit_hwtstamp_pending(struct sk_buff *skb)
1513{
1514 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
1515}
Ben Hutchings8ceee662008-04-27 12:55:59 +01001516
1517#endif /* EFX_NET_DRIVER_H */