blob: d5a4f380b019bb8c8a4f5ca1ce0229c45689cf4f [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * Processor capabilities determination functions.
3 *
4 * Copyright (C) xxxx the Anonymous
Ralf Baechle010b8532006-01-29 18:42:08 +00005 * Copyright (C) 1994 - 2006 Ralf Baechle
Ralf Baechle41943182005-05-05 16:45:59 +00006 * Copyright (C) 2003, 2004 Maciej W. Rozycki
Ralf Baechle70342282013-01-22 12:59:30 +01007 * Copyright (C) 2001, 2004, 2011, 2012 MIPS Technologies, Inc.
Linus Torvalds1da177e2005-04-16 15:20:36 -07008 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License
11 * as published by the Free Software Foundation; either version
12 * 2 of the License, or (at your option) any later version.
13 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070014#include <linux/init.h>
15#include <linux/kernel.h>
16#include <linux/ptrace.h>
Ralf Baechle631330f2009-06-19 14:05:26 +010017#include <linux/smp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070018#include <linux/stddef.h>
Paul Gortmaker73bc2562011-07-23 16:30:40 -040019#include <linux/export.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070020
Ralf Baechle57599062007-02-18 19:07:31 +000021#include <asm/bugs.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070022#include <asm/cpu.h>
Ralf Baechle69f24d12013-09-17 10:25:47 +020023#include <asm/cpu-type.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070024#include <asm/fpu.h>
25#include <asm/mipsregs.h>
Paul Burton30ee6152014-03-27 10:57:30 +000026#include <asm/mipsmtregs.h>
Paul Burtona5e9a692014-01-27 15:23:10 +000027#include <asm/msa.h>
David Daney654f57b2008-09-23 00:07:16 -070028#include <asm/watch.h>
Paul Gortmaker06372a62011-07-23 16:26:41 -040029#include <asm/elf.h>
Markos Chandras4f12b912014-07-18 10:51:32 +010030#include <asm/pgtable-bits.h>
Chris Dearmana074f0e2009-07-10 01:51:27 -070031#include <asm/spram.h>
David Daney949e51b2010-10-14 11:32:33 -070032#include <asm/uaccess.h>
33
Paul Gortmaker078a55f2013-06-18 13:38:59 +000034static int mips_fpu_disabled;
Kevin Cernekee0103d232010-05-02 14:43:52 -070035
36static int __init fpu_disable(char *s)
37{
38 cpu_data[0].options &= ~MIPS_CPU_FPU;
39 mips_fpu_disabled = 1;
40
41 return 1;
42}
43
44__setup("nofpu", fpu_disable);
45
Paul Gortmaker078a55f2013-06-18 13:38:59 +000046int mips_dsp_disabled;
Kevin Cernekee0103d232010-05-02 14:43:52 -070047
48static int __init dsp_disable(char *s)
49{
Steven J. Hillee80f7c72012-08-03 10:26:04 -050050 cpu_data[0].ases &= ~(MIPS_ASE_DSP | MIPS_ASE_DSP2P);
Kevin Cernekee0103d232010-05-02 14:43:52 -070051 mips_dsp_disabled = 1;
52
53 return 1;
54}
55
56__setup("nodsp", dsp_disable);
57
Markos Chandras3d528b32014-07-14 12:46:13 +010058static int mips_htw_disabled;
59
60static int __init htw_disable(char *s)
61{
62 mips_htw_disabled = 1;
63 cpu_data[0].options &= ~MIPS_CPU_HTW;
64 write_c0_pwctl(read_c0_pwctl() &
65 ~(1 << MIPS_PWCTL_PWEN_SHIFT));
66
67 return 1;
68}
69
70__setup("nohtw", htw_disable);
71
Marc St-Jean9267a302007-06-14 15:55:31 -060072static inline void check_errata(void)
73{
74 struct cpuinfo_mips *c = &current_cpu_data;
75
Ralf Baechle69f24d12013-09-17 10:25:47 +020076 switch (current_cpu_type()) {
Marc St-Jean9267a302007-06-14 15:55:31 -060077 case CPU_34K:
78 /*
79 * Erratum "RPS May Cause Incorrect Instruction Execution"
Ralf Baechleb633648c52014-05-23 16:29:44 +020080 * This code only handles VPE0, any SMP/RTOS code
Marc St-Jean9267a302007-06-14 15:55:31 -060081 * making use of VPE1 will be responsable for that VPE.
82 */
83 if ((c->processor_id & PRID_REV_MASK) <= PRID_REV_34K_V1_0_2)
84 write_c0_config7(read_c0_config7() | MIPS_CONF7_RPS);
85 break;
86 default:
87 break;
88 }
89}
90
Linus Torvalds1da177e2005-04-16 15:20:36 -070091void __init check_bugs32(void)
92{
Marc St-Jean9267a302007-06-14 15:55:31 -060093 check_errata();
Linus Torvalds1da177e2005-04-16 15:20:36 -070094}
95
96/*
97 * Probe whether cpu has config register by trying to play with
98 * alternate cache bit and see whether it matters.
99 * It's used by cpu_probe to distinguish between R3000A and R3081.
100 */
101static inline int cpu_has_confreg(void)
102{
103#ifdef CONFIG_CPU_R3000
104 extern unsigned long r3k_cache_size(unsigned long);
105 unsigned long size1, size2;
106 unsigned long cfg = read_c0_conf();
107
108 size1 = r3k_cache_size(ST0_ISC);
109 write_c0_conf(cfg ^ R30XX_CONF_AC);
110 size2 = r3k_cache_size(ST0_ISC);
111 write_c0_conf(cfg);
112 return size1 != size2;
113#else
114 return 0;
115#endif
116}
117
Robert Millanc094c992011-04-18 11:37:55 -0700118static inline void set_elf_platform(int cpu, const char *plat)
119{
120 if (cpu == 0)
121 __elf_platform = plat;
122}
123
Linus Torvalds1da177e2005-04-16 15:20:36 -0700124/*
125 * Get the FPU Implementation/Revision.
126 */
127static inline unsigned long cpu_get_fpu_id(void)
128{
129 unsigned long tmp, fpu_id;
130
131 tmp = read_c0_status();
Paul Burton597ce172013-11-22 13:12:07 +0000132 __enable_fpu(FPU_AS_IS);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700133 fpu_id = read_32bit_cp1_register(CP1_REVISION);
134 write_c0_status(tmp);
135 return fpu_id;
136}
137
138/*
139 * Check the CPU has an FPU the official way.
140 */
141static inline int __cpu_has_fpu(void)
142{
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +0100143 return ((cpu_get_fpu_id() & FPIR_IMP_MASK) != FPIR_IMP_NONE);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700144}
145
Paul Burtona5e9a692014-01-27 15:23:10 +0000146static inline unsigned long cpu_get_msa_id(void)
147{
Paul Burton3587ea82014-07-11 16:44:34 +0100148 unsigned long status, msa_id;
Paul Burtona5e9a692014-01-27 15:23:10 +0000149
150 status = read_c0_status();
151 __enable_fpu(FPU_64BIT);
Paul Burtona5e9a692014-01-27 15:23:10 +0000152 enable_msa();
153 msa_id = read_msa_ir();
Paul Burton3587ea82014-07-11 16:44:34 +0100154 disable_msa();
Paul Burtona5e9a692014-01-27 15:23:10 +0000155 write_c0_status(status);
156 return msa_id;
157}
158
Guenter Roeck91dfc422010-02-02 08:52:20 -0800159static inline void cpu_probe_vmbits(struct cpuinfo_mips *c)
160{
161#ifdef __NEED_VMBITS_PROBE
David Daney5b7efa82010-02-08 12:27:00 -0800162 write_c0_entryhi(0x3fffffffffffe000ULL);
Guenter Roeck91dfc422010-02-02 08:52:20 -0800163 back_to_back_c0_hazard();
David Daney5b7efa82010-02-08 12:27:00 -0800164 c->vmbits = fls64(read_c0_entryhi() & 0x3fffffffffffe000ULL);
Guenter Roeck91dfc422010-02-02 08:52:20 -0800165#endif
166}
167
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000168static void set_isa(struct cpuinfo_mips *c, unsigned int isa)
Steven J. Hilla96102b2012-12-07 04:31:36 +0000169{
170 switch (isa) {
171 case MIPS_CPU_ISA_M64R2:
172 c->isa_level |= MIPS_CPU_ISA_M32R2 | MIPS_CPU_ISA_M64R2;
173 case MIPS_CPU_ISA_M64R1:
174 c->isa_level |= MIPS_CPU_ISA_M32R1 | MIPS_CPU_ISA_M64R1;
175 case MIPS_CPU_ISA_V:
176 c->isa_level |= MIPS_CPU_ISA_V;
177 case MIPS_CPU_ISA_IV:
178 c->isa_level |= MIPS_CPU_ISA_IV;
179 case MIPS_CPU_ISA_III:
Ralf Baechle1990e542013-06-26 17:06:34 +0200180 c->isa_level |= MIPS_CPU_ISA_II | MIPS_CPU_ISA_III;
Steven J. Hilla96102b2012-12-07 04:31:36 +0000181 break;
182
183 case MIPS_CPU_ISA_M32R2:
184 c->isa_level |= MIPS_CPU_ISA_M32R2;
185 case MIPS_CPU_ISA_M32R1:
186 c->isa_level |= MIPS_CPU_ISA_M32R1;
187 case MIPS_CPU_ISA_II:
188 c->isa_level |= MIPS_CPU_ISA_II;
Steven J. Hilla96102b2012-12-07 04:31:36 +0000189 break;
190 }
191}
192
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000193static char unknown_isa[] = KERN_ERR \
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100194 "Unsupported ISA type, c0.config0: %d.";
195
Leonid Yegoshin75b5b5e2013-11-14 16:12:31 +0000196static void set_ftlb_enable(struct cpuinfo_mips *c, int enable)
197{
198 unsigned int config6;
James Hogand83b0e82014-01-22 16:19:40 +0000199
200 /* It's implementation dependent how the FTLB can be enabled */
201 switch (c->cputype) {
202 case CPU_PROAPTIV:
203 case CPU_P5600:
204 /* proAptiv & related cores use Config6 to enable the FTLB */
Leonid Yegoshin75b5b5e2013-11-14 16:12:31 +0000205 config6 = read_c0_config6();
206 if (enable)
207 /* Enable FTLB */
208 write_c0_config6(config6 | MIPS_CONF6_FTLBEN);
209 else
210 /* Disable FTLB */
211 write_c0_config6(config6 & ~MIPS_CONF6_FTLBEN);
212 back_to_back_c0_hazard();
James Hogand83b0e82014-01-22 16:19:40 +0000213 break;
Leonid Yegoshin75b5b5e2013-11-14 16:12:31 +0000214 }
215}
216
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100217static inline unsigned int decode_config0(struct cpuinfo_mips *c)
218{
219 unsigned int config0;
220 int isa;
221
222 config0 = read_c0_config();
223
Leonid Yegoshin75b5b5e2013-11-14 16:12:31 +0000224 /*
225 * Look for Standard TLB or Dual VTLB and FTLB
226 */
227 if ((((config0 & MIPS_CONF_MT) >> 7) == 1) ||
228 (((config0 & MIPS_CONF_MT) >> 7) == 4))
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100229 c->options |= MIPS_CPU_TLB;
Leonid Yegoshin75b5b5e2013-11-14 16:12:31 +0000230
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100231 isa = (config0 & MIPS_CONF_AT) >> 13;
232 switch (isa) {
233 case 0:
234 switch ((config0 & MIPS_CONF_AR) >> 10) {
235 case 0:
Steven J. Hilla96102b2012-12-07 04:31:36 +0000236 set_isa(c, MIPS_CPU_ISA_M32R1);
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100237 break;
238 case 1:
Steven J. Hilla96102b2012-12-07 04:31:36 +0000239 set_isa(c, MIPS_CPU_ISA_M32R2);
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100240 break;
241 default:
242 goto unknown;
243 }
244 break;
245 case 2:
246 switch ((config0 & MIPS_CONF_AR) >> 10) {
247 case 0:
Steven J. Hilla96102b2012-12-07 04:31:36 +0000248 set_isa(c, MIPS_CPU_ISA_M64R1);
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100249 break;
250 case 1:
Steven J. Hilla96102b2012-12-07 04:31:36 +0000251 set_isa(c, MIPS_CPU_ISA_M64R2);
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100252 break;
253 default:
254 goto unknown;
255 }
256 break;
257 default:
258 goto unknown;
259 }
260
261 return config0 & MIPS_CONF_M;
262
263unknown:
264 panic(unknown_isa, config0);
265}
266
267static inline unsigned int decode_config1(struct cpuinfo_mips *c)
268{
269 unsigned int config1;
270
271 config1 = read_c0_config1();
272
273 if (config1 & MIPS_CONF1_MD)
274 c->ases |= MIPS_ASE_MDMX;
275 if (config1 & MIPS_CONF1_WR)
276 c->options |= MIPS_CPU_WATCH;
277 if (config1 & MIPS_CONF1_CA)
278 c->ases |= MIPS_ASE_MIPS16;
279 if (config1 & MIPS_CONF1_EP)
280 c->options |= MIPS_CPU_EJTAG;
281 if (config1 & MIPS_CONF1_FP) {
282 c->options |= MIPS_CPU_FPU;
283 c->options |= MIPS_CPU_32FPR;
284 }
Leonid Yegoshin75b5b5e2013-11-14 16:12:31 +0000285 if (cpu_has_tlb) {
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100286 c->tlbsize = ((config1 & MIPS_CONF1_TLBS) >> 25) + 1;
Leonid Yegoshin75b5b5e2013-11-14 16:12:31 +0000287 c->tlbsizevtlb = c->tlbsize;
288 c->tlbsizeftlbsets = 0;
289 }
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100290
291 return config1 & MIPS_CONF_M;
292}
293
294static inline unsigned int decode_config2(struct cpuinfo_mips *c)
295{
296 unsigned int config2;
297
298 config2 = read_c0_config2();
299
300 if (config2 & MIPS_CONF2_SL)
301 c->scache.flags &= ~MIPS_CACHE_NOT_PRESENT;
302
303 return config2 & MIPS_CONF_M;
304}
305
306static inline unsigned int decode_config3(struct cpuinfo_mips *c)
307{
308 unsigned int config3;
309
310 config3 = read_c0_config3();
311
Steven J. Hillb2ab4f02012-09-13 16:47:58 -0500312 if (config3 & MIPS_CONF3_SM) {
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100313 c->ases |= MIPS_ASE_SMARTMIPS;
Steven J. Hillb2ab4f02012-09-13 16:47:58 -0500314 c->options |= MIPS_CPU_RIXI;
315 }
316 if (config3 & MIPS_CONF3_RXI)
317 c->options |= MIPS_CPU_RIXI;
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100318 if (config3 & MIPS_CONF3_DSP)
319 c->ases |= MIPS_ASE_DSP;
Steven J. Hillee80f7c72012-08-03 10:26:04 -0500320 if (config3 & MIPS_CONF3_DSP2P)
321 c->ases |= MIPS_ASE_DSP2P;
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100322 if (config3 & MIPS_CONF3_VINT)
323 c->options |= MIPS_CPU_VINT;
324 if (config3 & MIPS_CONF3_VEIC)
325 c->options |= MIPS_CPU_VEIC;
326 if (config3 & MIPS_CONF3_MT)
327 c->ases |= MIPS_ASE_MIPSMT;
328 if (config3 & MIPS_CONF3_ULRI)
329 c->options |= MIPS_CPU_ULRI;
Steven J. Hillf8fa4812012-12-07 03:51:35 +0000330 if (config3 & MIPS_CONF3_ISA)
331 c->options |= MIPS_CPU_MICROMIPS;
David Daney1e7decd2013-02-16 23:42:43 +0100332 if (config3 & MIPS_CONF3_VZ)
333 c->ases |= MIPS_ASE_VZ;
Steven J. Hill4a0156f2013-11-14 16:12:24 +0000334 if (config3 & MIPS_CONF3_SC)
335 c->options |= MIPS_CPU_SEGMENTS;
Paul Burtona5e9a692014-01-27 15:23:10 +0000336 if (config3 & MIPS_CONF3_MSA)
337 c->ases |= MIPS_ASE_MSA;
Markos Chandras3d528b32014-07-14 12:46:13 +0100338 /* Only tested on 32-bit cores */
339 if ((config3 & MIPS_CONF3_PW) && config_enabled(CONFIG_32BIT))
340 c->options |= MIPS_CPU_HTW;
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100341
342 return config3 & MIPS_CONF_M;
343}
344
345static inline unsigned int decode_config4(struct cpuinfo_mips *c)
346{
347 unsigned int config4;
Leonid Yegoshin75b5b5e2013-11-14 16:12:31 +0000348 unsigned int newcf4;
349 unsigned int mmuextdef;
350 unsigned int ftlb_page = MIPS_CONF4_FTLBPAGESIZE;
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100351
352 config4 = read_c0_config4();
353
Leonid Yegoshin1745c1e2013-11-14 16:12:23 +0000354 if (cpu_has_tlb) {
355 if (((config4 & MIPS_CONF4_IE) >> 29) == 2)
356 c->options |= MIPS_CPU_TLBINV;
Leonid Yegoshin75b5b5e2013-11-14 16:12:31 +0000357 mmuextdef = config4 & MIPS_CONF4_MMUEXTDEF;
358 switch (mmuextdef) {
359 case MIPS_CONF4_MMUEXTDEF_MMUSIZEEXT:
360 c->tlbsize += (config4 & MIPS_CONF4_MMUSIZEEXT) * 0x40;
361 c->tlbsizevtlb = c->tlbsize;
362 break;
363 case MIPS_CONF4_MMUEXTDEF_VTLBSIZEEXT:
364 c->tlbsizevtlb +=
365 ((config4 & MIPS_CONF4_VTLBSIZEEXT) >>
366 MIPS_CONF4_VTLBSIZEEXT_SHIFT) * 0x40;
367 c->tlbsize = c->tlbsizevtlb;
368 ftlb_page = MIPS_CONF4_VFTLBPAGESIZE;
369 /* fall through */
370 case MIPS_CONF4_MMUEXTDEF_FTLBSIZEEXT:
371 newcf4 = (config4 & ~ftlb_page) |
372 (page_size_ftlb(mmuextdef) <<
373 MIPS_CONF4_FTLBPAGESIZE_SHIFT);
374 write_c0_config4(newcf4);
375 back_to_back_c0_hazard();
376 config4 = read_c0_config4();
377 if (config4 != newcf4) {
378 pr_err("PAGE_SIZE 0x%lx is not supported by FTLB (config4=0x%x)\n",
379 PAGE_SIZE, config4);
380 /* Switch FTLB off */
381 set_ftlb_enable(c, 0);
382 break;
383 }
384 c->tlbsizeftlbsets = 1 <<
385 ((config4 & MIPS_CONF4_FTLBSETS) >>
386 MIPS_CONF4_FTLBSETS_SHIFT);
387 c->tlbsizeftlbways = ((config4 & MIPS_CONF4_FTLBWAYS) >>
388 MIPS_CONF4_FTLBWAYS_SHIFT) + 2;
389 c->tlbsize += c->tlbsizeftlbways * c->tlbsizeftlbsets;
390 break;
391 }
Leonid Yegoshin1745c1e2013-11-14 16:12:23 +0000392 }
393
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100394 c->kscratch_mask = (config4 >> 16) & 0xff;
395
396 return config4 & MIPS_CONF_M;
397}
398
Ralf Baechle8b8a76342013-09-19 11:15:49 +0200399static inline unsigned int decode_config5(struct cpuinfo_mips *c)
400{
401 unsigned int config5;
402
403 config5 = read_c0_config5();
404 config5 &= ~MIPS_CONF5_UFR;
405 write_c0_config5(config5);
406
Markos Chandras49016742014-01-09 16:04:51 +0000407 if (config5 & MIPS_CONF5_EVA)
408 c->options |= MIPS_CPU_EVA;
Paul Burton1f6c52f2014-07-14 10:32:14 +0100409 if (config5 & MIPS_CONF5_MRP)
410 c->options |= MIPS_CPU_MAAR;
Markos Chandras49016742014-01-09 16:04:51 +0000411
Ralf Baechle8b8a76342013-09-19 11:15:49 +0200412 return config5 & MIPS_CONF_M;
413}
414
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000415static void decode_configs(struct cpuinfo_mips *c)
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100416{
417 int ok;
418
419 /* MIPS32 or MIPS64 compliant CPU. */
420 c->options = MIPS_CPU_4KEX | MIPS_CPU_4K_CACHE | MIPS_CPU_COUNTER |
421 MIPS_CPU_DIVEC | MIPS_CPU_LLSC | MIPS_CPU_MCHECK;
422
423 c->scache.flags = MIPS_CACHE_NOT_PRESENT;
424
Leonid Yegoshin75b5b5e2013-11-14 16:12:31 +0000425 /* Enable FTLB if present */
426 set_ftlb_enable(c, 1);
427
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100428 ok = decode_config0(c); /* Read Config registers. */
Ralf Baechle70342282013-01-22 12:59:30 +0100429 BUG_ON(!ok); /* Arch spec violation! */
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100430 if (ok)
431 ok = decode_config1(c);
432 if (ok)
433 ok = decode_config2(c);
434 if (ok)
435 ok = decode_config3(c);
436 if (ok)
437 ok = decode_config4(c);
Ralf Baechle8b8a76342013-09-19 11:15:49 +0200438 if (ok)
439 ok = decode_config5(c);
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100440
441 mips_probe_watch_registers(c);
442
Leonid Yegoshin6575b1d2014-07-15 14:09:57 +0100443 if (cpu_has_rixi) {
444 /* Enable the RIXI exceptions */
445 write_c0_pagegrain(read_c0_pagegrain() | PG_IEC);
446 back_to_back_c0_hazard();
447 /* Verify the IEC bit is set */
448 if (read_c0_pagegrain() & PG_IEC)
449 c->options |= MIPS_CPU_RIXIEX;
450 }
451
Paul Burton0ee958e2014-01-15 10:31:53 +0000452#ifndef CONFIG_MIPS_CPS
Paul Burton30ee6152014-03-27 10:57:30 +0000453 if (cpu_has_mips_r2) {
David Daney45b585c2014-05-28 23:52:10 +0200454 c->core = get_ebase_cpunum();
Paul Burton30ee6152014-03-27 10:57:30 +0000455 if (cpu_has_mipsmt)
456 c->core >>= fls(core_nvpes()) - 1;
457 }
Paul Burton0ee958e2014-01-15 10:31:53 +0000458#endif
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100459}
460
Ralf Baechle02cf2112005-10-01 13:06:32 +0100461#define R4K_OPTS (MIPS_CPU_TLB | MIPS_CPU_4KEX | MIPS_CPU_4K_CACHE \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700462 | MIPS_CPU_COUNTER)
463
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000464static inline void cpu_probe_legacy(struct cpuinfo_mips *c, unsigned int cpu)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700465{
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +0100466 switch (c->processor_id & PRID_IMP_MASK) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700467 case PRID_IMP_R2000:
468 c->cputype = CPU_R2000;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000469 __cpu_name[cpu] = "R2000";
Ralf Baechle02cf2112005-10-01 13:06:32 +0100470 c->options = MIPS_CPU_TLB | MIPS_CPU_3K_CACHE |
Steven J. Hill03751e72012-05-10 23:21:18 -0500471 MIPS_CPU_NOFPUEX;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700472 if (__cpu_has_fpu())
473 c->options |= MIPS_CPU_FPU;
474 c->tlbsize = 64;
475 break;
476 case PRID_IMP_R3000:
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +0100477 if ((c->processor_id & PRID_REV_MASK) == PRID_REV_R3000A) {
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000478 if (cpu_has_confreg()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700479 c->cputype = CPU_R3081E;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000480 __cpu_name[cpu] = "R3081";
481 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700482 c->cputype = CPU_R3000A;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000483 __cpu_name[cpu] = "R3000A";
484 }
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000485 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700486 c->cputype = CPU_R3000;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000487 __cpu_name[cpu] = "R3000";
488 }
Ralf Baechle02cf2112005-10-01 13:06:32 +0100489 c->options = MIPS_CPU_TLB | MIPS_CPU_3K_CACHE |
Steven J. Hill03751e72012-05-10 23:21:18 -0500490 MIPS_CPU_NOFPUEX;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700491 if (__cpu_has_fpu())
492 c->options |= MIPS_CPU_FPU;
493 c->tlbsize = 64;
494 break;
495 case PRID_IMP_R4000:
496 if (read_c0_config() & CONF_SC) {
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +0100497 if ((c->processor_id & PRID_REV_MASK) >=
498 PRID_REV_R4400) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700499 c->cputype = CPU_R4400PC;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000500 __cpu_name[cpu] = "R4400PC";
501 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700502 c->cputype = CPU_R4000PC;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000503 __cpu_name[cpu] = "R4000PC";
504 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700505 } else {
Maciej W. Rozycki7f177a52013-09-23 14:01:53 +0100506 int cca = read_c0_config() & CONF_CM_CMASK;
507 int mc;
508
509 /*
510 * SC and MC versions can't be reliably told apart,
511 * but only the latter support coherent caching
512 * modes so assume the firmware has set the KSEG0
513 * coherency attribute reasonably (if uncached, we
514 * assume SC).
515 */
516 switch (cca) {
517 case CONF_CM_CACHABLE_CE:
518 case CONF_CM_CACHABLE_COW:
519 case CONF_CM_CACHABLE_CUW:
520 mc = 1;
521 break;
522 default:
523 mc = 0;
524 break;
525 }
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +0100526 if ((c->processor_id & PRID_REV_MASK) >=
527 PRID_REV_R4400) {
Maciej W. Rozycki7f177a52013-09-23 14:01:53 +0100528 c->cputype = mc ? CPU_R4400MC : CPU_R4400SC;
529 __cpu_name[cpu] = mc ? "R4400MC" : "R4400SC";
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000530 } else {
Maciej W. Rozycki7f177a52013-09-23 14:01:53 +0100531 c->cputype = mc ? CPU_R4000MC : CPU_R4000SC;
532 __cpu_name[cpu] = mc ? "R4000MC" : "R4000SC";
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000533 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700534 }
535
Steven J. Hilla96102b2012-12-07 04:31:36 +0000536 set_isa(c, MIPS_CPU_ISA_III);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700537 c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
Steven J. Hill03751e72012-05-10 23:21:18 -0500538 MIPS_CPU_WATCH | MIPS_CPU_VCE |
539 MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700540 c->tlbsize = 48;
541 break;
542 case PRID_IMP_VR41XX:
Yoichi Yuasa9f91e502013-02-21 15:38:19 +0900543 set_isa(c, MIPS_CPU_ISA_III);
544 c->options = R4K_OPTS;
545 c->tlbsize = 32;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700546 switch (c->processor_id & 0xf0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700547 case PRID_REV_VR4111:
548 c->cputype = CPU_VR4111;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000549 __cpu_name[cpu] = "NEC VR4111";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700550 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700551 case PRID_REV_VR4121:
552 c->cputype = CPU_VR4121;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000553 __cpu_name[cpu] = "NEC VR4121";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700554 break;
555 case PRID_REV_VR4122:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000556 if ((c->processor_id & 0xf) < 0x3) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700557 c->cputype = CPU_VR4122;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000558 __cpu_name[cpu] = "NEC VR4122";
559 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700560 c->cputype = CPU_VR4181A;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000561 __cpu_name[cpu] = "NEC VR4181A";
562 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700563 break;
564 case PRID_REV_VR4130:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000565 if ((c->processor_id & 0xf) < 0x4) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700566 c->cputype = CPU_VR4131;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000567 __cpu_name[cpu] = "NEC VR4131";
568 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700569 c->cputype = CPU_VR4133;
Yoichi Yuasa9f91e502013-02-21 15:38:19 +0900570 c->options |= MIPS_CPU_LLSC;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000571 __cpu_name[cpu] = "NEC VR4133";
572 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700573 break;
574 default:
575 printk(KERN_INFO "Unexpected CPU of NEC VR4100 series\n");
576 c->cputype = CPU_VR41XX;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000577 __cpu_name[cpu] = "NEC Vr41xx";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700578 break;
579 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700580 break;
581 case PRID_IMP_R4300:
582 c->cputype = CPU_R4300;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000583 __cpu_name[cpu] = "R4300";
Steven J. Hilla96102b2012-12-07 04:31:36 +0000584 set_isa(c, MIPS_CPU_ISA_III);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700585 c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
Steven J. Hill03751e72012-05-10 23:21:18 -0500586 MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700587 c->tlbsize = 32;
588 break;
589 case PRID_IMP_R4600:
590 c->cputype = CPU_R4600;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000591 __cpu_name[cpu] = "R4600";
Steven J. Hilla96102b2012-12-07 04:31:36 +0000592 set_isa(c, MIPS_CPU_ISA_III);
Thiemo Seufer075e7502005-07-27 21:48:12 +0000593 c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
594 MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700595 c->tlbsize = 48;
596 break;
597 #if 0
Steven J. Hill03751e72012-05-10 23:21:18 -0500598 case PRID_IMP_R4650:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700599 /*
600 * This processor doesn't have an MMU, so it's not
601 * "real easy" to run Linux on it. It is left purely
602 * for documentation. Commented out because it shares
603 * it's c0_prid id number with the TX3900.
604 */
Ralf Baechlea3dddd52006-03-11 08:18:41 +0000605 c->cputype = CPU_R4650;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000606 __cpu_name[cpu] = "R4650";
Steven J. Hilla96102b2012-12-07 04:31:36 +0000607 set_isa(c, MIPS_CPU_ISA_III);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700608 c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_LLSC;
Steven J. Hill03751e72012-05-10 23:21:18 -0500609 c->tlbsize = 48;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700610 break;
611 #endif
612 case PRID_IMP_TX39:
Ralf Baechle02cf2112005-10-01 13:06:32 +0100613 c->options = MIPS_CPU_TLB | MIPS_CPU_TX39_CACHE;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700614
615 if ((c->processor_id & 0xf0) == (PRID_REV_TX3927 & 0xf0)) {
616 c->cputype = CPU_TX3927;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000617 __cpu_name[cpu] = "TX3927";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700618 c->tlbsize = 64;
619 } else {
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +0100620 switch (c->processor_id & PRID_REV_MASK) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700621 case PRID_REV_TX3912:
622 c->cputype = CPU_TX3912;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000623 __cpu_name[cpu] = "TX3912";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700624 c->tlbsize = 32;
625 break;
626 case PRID_REV_TX3922:
627 c->cputype = CPU_TX3922;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000628 __cpu_name[cpu] = "TX3922";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700629 c->tlbsize = 64;
630 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700631 }
632 }
633 break;
634 case PRID_IMP_R4700:
635 c->cputype = CPU_R4700;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000636 __cpu_name[cpu] = "R4700";
Steven J. Hilla96102b2012-12-07 04:31:36 +0000637 set_isa(c, MIPS_CPU_ISA_III);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700638 c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
Steven J. Hill03751e72012-05-10 23:21:18 -0500639 MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700640 c->tlbsize = 48;
641 break;
642 case PRID_IMP_TX49:
643 c->cputype = CPU_TX49XX;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000644 __cpu_name[cpu] = "R49XX";
Steven J. Hilla96102b2012-12-07 04:31:36 +0000645 set_isa(c, MIPS_CPU_ISA_III);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700646 c->options = R4K_OPTS | MIPS_CPU_LLSC;
647 if (!(c->processor_id & 0x08))
648 c->options |= MIPS_CPU_FPU | MIPS_CPU_32FPR;
649 c->tlbsize = 48;
650 break;
651 case PRID_IMP_R5000:
652 c->cputype = CPU_R5000;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000653 __cpu_name[cpu] = "R5000";
Steven J. Hilla96102b2012-12-07 04:31:36 +0000654 set_isa(c, MIPS_CPU_ISA_IV);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700655 c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
Steven J. Hill03751e72012-05-10 23:21:18 -0500656 MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700657 c->tlbsize = 48;
658 break;
659 case PRID_IMP_R5432:
660 c->cputype = CPU_R5432;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000661 __cpu_name[cpu] = "R5432";
Steven J. Hilla96102b2012-12-07 04:31:36 +0000662 set_isa(c, MIPS_CPU_ISA_IV);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700663 c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
Steven J. Hill03751e72012-05-10 23:21:18 -0500664 MIPS_CPU_WATCH | MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700665 c->tlbsize = 48;
666 break;
667 case PRID_IMP_R5500:
668 c->cputype = CPU_R5500;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000669 __cpu_name[cpu] = "R5500";
Steven J. Hilla96102b2012-12-07 04:31:36 +0000670 set_isa(c, MIPS_CPU_ISA_IV);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700671 c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
Steven J. Hill03751e72012-05-10 23:21:18 -0500672 MIPS_CPU_WATCH | MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700673 c->tlbsize = 48;
674 break;
675 case PRID_IMP_NEVADA:
676 c->cputype = CPU_NEVADA;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000677 __cpu_name[cpu] = "Nevada";
Steven J. Hilla96102b2012-12-07 04:31:36 +0000678 set_isa(c, MIPS_CPU_ISA_IV);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700679 c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
Steven J. Hill03751e72012-05-10 23:21:18 -0500680 MIPS_CPU_DIVEC | MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700681 c->tlbsize = 48;
682 break;
683 case PRID_IMP_R6000:
684 c->cputype = CPU_R6000;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000685 __cpu_name[cpu] = "R6000";
Steven J. Hilla96102b2012-12-07 04:31:36 +0000686 set_isa(c, MIPS_CPU_ISA_II);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700687 c->options = MIPS_CPU_TLB | MIPS_CPU_FPU |
Steven J. Hill03751e72012-05-10 23:21:18 -0500688 MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700689 c->tlbsize = 32;
690 break;
691 case PRID_IMP_R6000A:
692 c->cputype = CPU_R6000A;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000693 __cpu_name[cpu] = "R6000A";
Steven J. Hilla96102b2012-12-07 04:31:36 +0000694 set_isa(c, MIPS_CPU_ISA_II);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700695 c->options = MIPS_CPU_TLB | MIPS_CPU_FPU |
Steven J. Hill03751e72012-05-10 23:21:18 -0500696 MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700697 c->tlbsize = 32;
698 break;
699 case PRID_IMP_RM7000:
700 c->cputype = CPU_RM7000;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000701 __cpu_name[cpu] = "RM7000";
Steven J. Hilla96102b2012-12-07 04:31:36 +0000702 set_isa(c, MIPS_CPU_ISA_IV);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700703 c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
Steven J. Hill03751e72012-05-10 23:21:18 -0500704 MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700705 /*
Ralf Baechle70342282013-01-22 12:59:30 +0100706 * Undocumented RM7000: Bit 29 in the info register of
Linus Torvalds1da177e2005-04-16 15:20:36 -0700707 * the RM7000 v2.0 indicates if the TLB has 48 or 64
708 * entries.
709 *
Ralf Baechle70342282013-01-22 12:59:30 +0100710 * 29 1 => 64 entry JTLB
711 * 0 => 48 entry JTLB
Linus Torvalds1da177e2005-04-16 15:20:36 -0700712 */
713 c->tlbsize = (read_c0_info() & (1 << 29)) ? 64 : 48;
714 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700715 case PRID_IMP_R8000:
716 c->cputype = CPU_R8000;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000717 __cpu_name[cpu] = "RM8000";
Steven J. Hilla96102b2012-12-07 04:31:36 +0000718 set_isa(c, MIPS_CPU_ISA_IV);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700719 c->options = MIPS_CPU_TLB | MIPS_CPU_4KEX |
Steven J. Hill03751e72012-05-10 23:21:18 -0500720 MIPS_CPU_FPU | MIPS_CPU_32FPR |
721 MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700722 c->tlbsize = 384; /* has weird TLB: 3-way x 128 */
723 break;
724 case PRID_IMP_R10000:
725 c->cputype = CPU_R10000;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000726 __cpu_name[cpu] = "R10000";
Steven J. Hilla96102b2012-12-07 04:31:36 +0000727 set_isa(c, MIPS_CPU_ISA_IV);
Ralf Baechle8b366122005-11-22 17:53:59 +0000728 c->options = MIPS_CPU_TLB | MIPS_CPU_4K_CACHE | MIPS_CPU_4KEX |
Steven J. Hill03751e72012-05-10 23:21:18 -0500729 MIPS_CPU_FPU | MIPS_CPU_32FPR |
Linus Torvalds1da177e2005-04-16 15:20:36 -0700730 MIPS_CPU_COUNTER | MIPS_CPU_WATCH |
Steven J. Hill03751e72012-05-10 23:21:18 -0500731 MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700732 c->tlbsize = 64;
733 break;
734 case PRID_IMP_R12000:
735 c->cputype = CPU_R12000;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000736 __cpu_name[cpu] = "R12000";
Steven J. Hilla96102b2012-12-07 04:31:36 +0000737 set_isa(c, MIPS_CPU_ISA_IV);
Ralf Baechle8b366122005-11-22 17:53:59 +0000738 c->options = MIPS_CPU_TLB | MIPS_CPU_4K_CACHE | MIPS_CPU_4KEX |
Steven J. Hill03751e72012-05-10 23:21:18 -0500739 MIPS_CPU_FPU | MIPS_CPU_32FPR |
Linus Torvalds1da177e2005-04-16 15:20:36 -0700740 MIPS_CPU_COUNTER | MIPS_CPU_WATCH |
Steven J. Hill03751e72012-05-10 23:21:18 -0500741 MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700742 c->tlbsize = 64;
743 break;
Kumba44d921b2006-05-16 22:23:59 -0400744 case PRID_IMP_R14000:
745 c->cputype = CPU_R14000;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000746 __cpu_name[cpu] = "R14000";
Steven J. Hilla96102b2012-12-07 04:31:36 +0000747 set_isa(c, MIPS_CPU_ISA_IV);
Kumba44d921b2006-05-16 22:23:59 -0400748 c->options = MIPS_CPU_TLB | MIPS_CPU_4K_CACHE | MIPS_CPU_4KEX |
Steven J. Hill03751e72012-05-10 23:21:18 -0500749 MIPS_CPU_FPU | MIPS_CPU_32FPR |
Kumba44d921b2006-05-16 22:23:59 -0400750 MIPS_CPU_COUNTER | MIPS_CPU_WATCH |
Steven J. Hill03751e72012-05-10 23:21:18 -0500751 MIPS_CPU_LLSC;
Kumba44d921b2006-05-16 22:23:59 -0400752 c->tlbsize = 64;
753 break;
Huacai Chen26859192014-02-16 16:01:18 +0800754 case PRID_IMP_LOONGSON_64: /* Loongson-2/3 */
Robert Millan5aac1e82011-04-16 11:29:29 -0700755 switch (c->processor_id & PRID_REV_MASK) {
756 case PRID_REV_LOONGSON2E:
Huacai Chenc579d312014-03-21 18:44:00 +0800757 c->cputype = CPU_LOONGSON2;
758 __cpu_name[cpu] = "ICT Loongson-2";
Robert Millan5aac1e82011-04-16 11:29:29 -0700759 set_elf_platform(cpu, "loongson2e");
Huacai Chen7352c8b2014-11-04 14:13:23 +0800760 set_isa(c, MIPS_CPU_ISA_III);
Robert Millan5aac1e82011-04-16 11:29:29 -0700761 break;
762 case PRID_REV_LOONGSON2F:
Huacai Chenc579d312014-03-21 18:44:00 +0800763 c->cputype = CPU_LOONGSON2;
764 __cpu_name[cpu] = "ICT Loongson-2";
Robert Millan5aac1e82011-04-16 11:29:29 -0700765 set_elf_platform(cpu, "loongson2f");
Huacai Chen7352c8b2014-11-04 14:13:23 +0800766 set_isa(c, MIPS_CPU_ISA_III);
Robert Millan5aac1e82011-04-16 11:29:29 -0700767 break;
Huacai Chenc579d312014-03-21 18:44:00 +0800768 case PRID_REV_LOONGSON3A:
769 c->cputype = CPU_LOONGSON3;
770 __cpu_name[cpu] = "ICT Loongson-3";
771 set_elf_platform(cpu, "loongson3a");
Huacai Chen7352c8b2014-11-04 14:13:23 +0800772 set_isa(c, MIPS_CPU_ISA_M64R1);
Huacai Chenc579d312014-03-21 18:44:00 +0800773 break;
Huacai Chene7841be2014-06-26 11:41:30 +0800774 case PRID_REV_LOONGSON3B_R1:
775 case PRID_REV_LOONGSON3B_R2:
776 c->cputype = CPU_LOONGSON3;
777 __cpu_name[cpu] = "ICT Loongson-3";
778 set_elf_platform(cpu, "loongson3b");
Huacai Chen7352c8b2014-11-04 14:13:23 +0800779 set_isa(c, MIPS_CPU_ISA_M64R1);
Huacai Chene7841be2014-06-26 11:41:30 +0800780 break;
Robert Millan5aac1e82011-04-16 11:29:29 -0700781 }
782
Fuxin Zhang2a21c732007-06-06 14:52:43 +0800783 c->options = R4K_OPTS |
784 MIPS_CPU_FPU | MIPS_CPU_LLSC |
785 MIPS_CPU_32FPR;
786 c->tlbsize = 64;
Huacai Chencc94ea32014-11-04 14:13:22 +0800787 c->writecombine = _CACHE_UNCACHED_ACCELERATED;
Fuxin Zhang2a21c732007-06-06 14:52:43 +0800788 break;
Huacai Chen26859192014-02-16 16:01:18 +0800789 case PRID_IMP_LOONGSON_32: /* Loongson-1 */
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100790 decode_configs(c);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700791
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100792 c->cputype = CPU_LOONGSON1;
Ralf Baechleb4672d32005-12-08 14:04:24 +0000793
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100794 switch (c->processor_id & PRID_REV_MASK) {
795 case PRID_REV_LOONGSON1B:
796 __cpu_name[cpu] = "Loongson 1B";
Ralf Baechleb4672d32005-12-08 14:04:24 +0000797 break;
Ralf Baechleb4672d32005-12-08 14:04:24 +0000798 }
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100799
Ralf Baechle41943182005-05-05 16:45:59 +0000800 break;
Ralf Baechle41943182005-05-05 16:45:59 +0000801 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700802}
803
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000804static inline void cpu_probe_mips(struct cpuinfo_mips *c, unsigned int cpu)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700805{
Markos Chandras4f12b912014-07-18 10:51:32 +0100806 c->writecombine = _CACHE_UNCACHED_ACCELERATED;
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +0100807 switch (c->processor_id & PRID_IMP_MASK) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700808 case PRID_IMP_4KC:
809 c->cputype = CPU_4KC;
Markos Chandras4f12b912014-07-18 10:51:32 +0100810 c->writecombine = _CACHE_UNCACHED;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000811 __cpu_name[cpu] = "MIPS 4Kc";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700812 break;
813 case PRID_IMP_4KEC:
Ralf Baechle2b07bd02005-04-08 20:36:05 +0000814 case PRID_IMP_4KECR2:
815 c->cputype = CPU_4KEC;
Markos Chandras4f12b912014-07-18 10:51:32 +0100816 c->writecombine = _CACHE_UNCACHED;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000817 __cpu_name[cpu] = "MIPS 4KEc";
Ralf Baechle2b07bd02005-04-08 20:36:05 +0000818 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700819 case PRID_IMP_4KSC:
Ralf Baechle8afcb5d2005-10-04 15:01:26 +0100820 case PRID_IMP_4KSD:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700821 c->cputype = CPU_4KSC;
Markos Chandras4f12b912014-07-18 10:51:32 +0100822 c->writecombine = _CACHE_UNCACHED;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000823 __cpu_name[cpu] = "MIPS 4KSc";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700824 break;
825 case PRID_IMP_5KC:
826 c->cputype = CPU_5KC;
Markos Chandras4f12b912014-07-18 10:51:32 +0100827 c->writecombine = _CACHE_UNCACHED;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000828 __cpu_name[cpu] = "MIPS 5Kc";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700829 break;
Leonid Yegoshin78d48032012-07-06 21:56:01 +0200830 case PRID_IMP_5KE:
831 c->cputype = CPU_5KE;
Markos Chandras4f12b912014-07-18 10:51:32 +0100832 c->writecombine = _CACHE_UNCACHED;
Leonid Yegoshin78d48032012-07-06 21:56:01 +0200833 __cpu_name[cpu] = "MIPS 5KE";
834 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700835 case PRID_IMP_20KC:
836 c->cputype = CPU_20KC;
Markos Chandras4f12b912014-07-18 10:51:32 +0100837 c->writecombine = _CACHE_UNCACHED;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000838 __cpu_name[cpu] = "MIPS 20Kc";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700839 break;
840 case PRID_IMP_24K:
841 c->cputype = CPU_24K;
Markos Chandras4f12b912014-07-18 10:51:32 +0100842 c->writecombine = _CACHE_UNCACHED;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000843 __cpu_name[cpu] = "MIPS 24Kc";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700844 break;
John Crispin42f3cae2013-01-11 22:44:10 +0100845 case PRID_IMP_24KE:
846 c->cputype = CPU_24K;
Markos Chandras4f12b912014-07-18 10:51:32 +0100847 c->writecombine = _CACHE_UNCACHED;
John Crispin42f3cae2013-01-11 22:44:10 +0100848 __cpu_name[cpu] = "MIPS 24KEc";
849 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700850 case PRID_IMP_25KF:
851 c->cputype = CPU_25KF;
Markos Chandras4f12b912014-07-18 10:51:32 +0100852 c->writecombine = _CACHE_UNCACHED;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000853 __cpu_name[cpu] = "MIPS 25Kc";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700854 break;
Ralf Baechlebbc7f222005-07-12 16:12:05 +0000855 case PRID_IMP_34K:
856 c->cputype = CPU_34K;
Markos Chandras4f12b912014-07-18 10:51:32 +0100857 c->writecombine = _CACHE_UNCACHED;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000858 __cpu_name[cpu] = "MIPS 34Kc";
Ralf Baechlebbc7f222005-07-12 16:12:05 +0000859 break;
Chris Dearmanc6209532006-05-02 14:08:46 +0100860 case PRID_IMP_74K:
861 c->cputype = CPU_74K;
Markos Chandras4f12b912014-07-18 10:51:32 +0100862 c->writecombine = _CACHE_UNCACHED;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000863 __cpu_name[cpu] = "MIPS 74Kc";
Chris Dearmanc6209532006-05-02 14:08:46 +0100864 break;
Steven J. Hill113c62d2012-07-06 23:56:00 +0200865 case PRID_IMP_M14KC:
866 c->cputype = CPU_M14KC;
Markos Chandras4f12b912014-07-18 10:51:32 +0100867 c->writecombine = _CACHE_UNCACHED;
Steven J. Hill113c62d2012-07-06 23:56:00 +0200868 __cpu_name[cpu] = "MIPS M14Kc";
869 break;
Steven J. Hillf8fa4812012-12-07 03:51:35 +0000870 case PRID_IMP_M14KEC:
871 c->cputype = CPU_M14KEC;
Markos Chandras4f12b912014-07-18 10:51:32 +0100872 c->writecombine = _CACHE_UNCACHED;
Steven J. Hillf8fa4812012-12-07 03:51:35 +0000873 __cpu_name[cpu] = "MIPS M14KEc";
874 break;
Ralf Baechle39b8d522008-04-28 17:14:26 +0100875 case PRID_IMP_1004K:
876 c->cputype = CPU_1004K;
Markos Chandras4f12b912014-07-18 10:51:32 +0100877 c->writecombine = _CACHE_UNCACHED;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000878 __cpu_name[cpu] = "MIPS 1004Kc";
Ralf Baechle39b8d522008-04-28 17:14:26 +0100879 break;
Steven J. Hill006a8512012-06-26 04:11:03 +0000880 case PRID_IMP_1074K:
Steven J. Hill442e14a2014-01-17 15:03:50 -0600881 c->cputype = CPU_1074K;
Markos Chandras4f12b912014-07-18 10:51:32 +0100882 c->writecombine = _CACHE_UNCACHED;
Steven J. Hill006a8512012-06-26 04:11:03 +0000883 __cpu_name[cpu] = "MIPS 1074Kc";
884 break;
Leonid Yegoshinb5f065e2013-11-20 10:46:02 +0000885 case PRID_IMP_INTERAPTIV_UP:
886 c->cputype = CPU_INTERAPTIV;
887 __cpu_name[cpu] = "MIPS interAptiv";
888 break;
889 case PRID_IMP_INTERAPTIV_MP:
890 c->cputype = CPU_INTERAPTIV;
891 __cpu_name[cpu] = "MIPS interAptiv (multi)";
892 break;
Leonid Yegoshinb0d4d302013-11-14 16:12:28 +0000893 case PRID_IMP_PROAPTIV_UP:
894 c->cputype = CPU_PROAPTIV;
895 __cpu_name[cpu] = "MIPS proAptiv";
896 break;
897 case PRID_IMP_PROAPTIV_MP:
898 c->cputype = CPU_PROAPTIV;
899 __cpu_name[cpu] = "MIPS proAptiv (multi)";
900 break;
James Hogan829dcc02014-01-22 16:19:39 +0000901 case PRID_IMP_P5600:
902 c->cputype = CPU_P5600;
903 __cpu_name[cpu] = "MIPS P5600";
904 break;
Leonid Yegoshin9943ed92014-03-04 13:34:44 +0000905 case PRID_IMP_M5150:
906 c->cputype = CPU_M5150;
907 __cpu_name[cpu] = "MIPS M5150";
908 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700909 }
Chris Dearman0b6d4972007-09-13 12:32:02 +0100910
Leonid Yegoshin75b5b5e2013-11-14 16:12:31 +0000911 decode_configs(c);
912
Chris Dearman0b6d4972007-09-13 12:32:02 +0100913 spram_config();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700914}
915
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000916static inline void cpu_probe_alchemy(struct cpuinfo_mips *c, unsigned int cpu)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700917{
Ralf Baechle41943182005-05-05 16:45:59 +0000918 decode_configs(c);
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +0100919 switch (c->processor_id & PRID_IMP_MASK) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700920 case PRID_IMP_AU1_REV1:
921 case PRID_IMP_AU1_REV2:
Manuel Lauss270717a2009-03-25 17:49:28 +0100922 c->cputype = CPU_ALCHEMY;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700923 switch ((c->processor_id >> 24) & 0xff) {
924 case 0:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000925 __cpu_name[cpu] = "Au1000";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700926 break;
927 case 1:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000928 __cpu_name[cpu] = "Au1500";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700929 break;
930 case 2:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000931 __cpu_name[cpu] = "Au1100";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700932 break;
933 case 3:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000934 __cpu_name[cpu] = "Au1550";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700935 break;
Pete Popove3ad1c22005-03-01 06:33:16 +0000936 case 4:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000937 __cpu_name[cpu] = "Au1200";
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +0100938 if ((c->processor_id & PRID_REV_MASK) == 2)
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000939 __cpu_name[cpu] = "Au1250";
Manuel Lauss237cfee2007-12-06 09:07:55 +0100940 break;
941 case 5:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000942 __cpu_name[cpu] = "Au1210";
Pete Popove3ad1c22005-03-01 06:33:16 +0000943 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700944 default:
Manuel Lauss270717a2009-03-25 17:49:28 +0100945 __cpu_name[cpu] = "Au1xxx";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700946 break;
947 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700948 break;
949 }
950}
951
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000952static inline void cpu_probe_sibyte(struct cpuinfo_mips *c, unsigned int cpu)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700953{
Ralf Baechle41943182005-05-05 16:45:59 +0000954 decode_configs(c);
Ralf Baechle02cf2112005-10-01 13:06:32 +0100955
Markos Chandras4f12b912014-07-18 10:51:32 +0100956 c->writecombine = _CACHE_UNCACHED_ACCELERATED;
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +0100957 switch (c->processor_id & PRID_IMP_MASK) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700958 case PRID_IMP_SB1:
959 c->cputype = CPU_SB1;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000960 __cpu_name[cpu] = "SiByte SB1";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700961 /* FPU in pass1 is known to have issues. */
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +0100962 if ((c->processor_id & PRID_REV_MASK) < 0x02)
Ralf Baechle010b8532006-01-29 18:42:08 +0000963 c->options &= ~(MIPS_CPU_FPU | MIPS_CPU_32FPR);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700964 break;
Andrew Isaacson93ce2f522005-10-19 23:56:20 -0700965 case PRID_IMP_SB1A:
966 c->cputype = CPU_SB1A;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000967 __cpu_name[cpu] = "SiByte SB1A";
Andrew Isaacson93ce2f522005-10-19 23:56:20 -0700968 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700969 }
970}
971
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000972static inline void cpu_probe_sandcraft(struct cpuinfo_mips *c, unsigned int cpu)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700973{
Ralf Baechle41943182005-05-05 16:45:59 +0000974 decode_configs(c);
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +0100975 switch (c->processor_id & PRID_IMP_MASK) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700976 case PRID_IMP_SR71000:
977 c->cputype = CPU_SR71000;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000978 __cpu_name[cpu] = "Sandcraft SR71000";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700979 c->scache.ways = 8;
980 c->tlbsize = 64;
981 break;
982 }
983}
984
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000985static inline void cpu_probe_nxp(struct cpuinfo_mips *c, unsigned int cpu)
Pete Popovbdf21b12005-07-14 17:47:57 +0000986{
987 decode_configs(c);
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +0100988 switch (c->processor_id & PRID_IMP_MASK) {
Pete Popovbdf21b12005-07-14 17:47:57 +0000989 case PRID_IMP_PR4450:
990 c->cputype = CPU_PR4450;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000991 __cpu_name[cpu] = "Philips PR4450";
Steven J. Hilla96102b2012-12-07 04:31:36 +0000992 set_isa(c, MIPS_CPU_ISA_M32R1);
Pete Popovbdf21b12005-07-14 17:47:57 +0000993 break;
Pete Popovbdf21b12005-07-14 17:47:57 +0000994 }
995}
996
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000997static inline void cpu_probe_broadcom(struct cpuinfo_mips *c, unsigned int cpu)
Aurelien Jarno1c0c13e2007-09-25 15:40:12 +0200998{
999 decode_configs(c);
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +01001000 switch (c->processor_id & PRID_IMP_MASK) {
Kevin Cernekee190fca32010-11-23 10:26:45 -08001001 case PRID_IMP_BMIPS32_REV4:
1002 case PRID_IMP_BMIPS32_REV8:
Kevin Cernekee602977b2010-10-16 14:22:30 -07001003 c->cputype = CPU_BMIPS32;
1004 __cpu_name[cpu] = "Broadcom BMIPS32";
Kevin Cernekee06785df2011-04-16 11:29:28 -07001005 set_elf_platform(cpu, "bmips32");
Aurelien Jarno1c0c13e2007-09-25 15:40:12 +02001006 break;
Kevin Cernekee602977b2010-10-16 14:22:30 -07001007 case PRID_IMP_BMIPS3300:
1008 case PRID_IMP_BMIPS3300_ALT:
1009 case PRID_IMP_BMIPS3300_BUG:
1010 c->cputype = CPU_BMIPS3300;
1011 __cpu_name[cpu] = "Broadcom BMIPS3300";
Kevin Cernekee06785df2011-04-16 11:29:28 -07001012 set_elf_platform(cpu, "bmips3300");
Aurelien Jarno1c0c13e2007-09-25 15:40:12 +02001013 break;
Kevin Cernekee602977b2010-10-16 14:22:30 -07001014 case PRID_IMP_BMIPS43XX: {
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +01001015 int rev = c->processor_id & PRID_REV_MASK;
Kevin Cernekee602977b2010-10-16 14:22:30 -07001016
1017 if (rev >= PRID_REV_BMIPS4380_LO &&
1018 rev <= PRID_REV_BMIPS4380_HI) {
1019 c->cputype = CPU_BMIPS4380;
1020 __cpu_name[cpu] = "Broadcom BMIPS4380";
Kevin Cernekee06785df2011-04-16 11:29:28 -07001021 set_elf_platform(cpu, "bmips4380");
Kevin Cernekee602977b2010-10-16 14:22:30 -07001022 } else {
1023 c->cputype = CPU_BMIPS4350;
1024 __cpu_name[cpu] = "Broadcom BMIPS4350";
Kevin Cernekee06785df2011-04-16 11:29:28 -07001025 set_elf_platform(cpu, "bmips4350");
Maxime Bizon0de663e2009-08-18 13:23:37 +01001026 }
1027 break;
Aurelien Jarno1c0c13e2007-09-25 15:40:12 +02001028 }
Kevin Cernekee602977b2010-10-16 14:22:30 -07001029 case PRID_IMP_BMIPS5000:
1030 c->cputype = CPU_BMIPS5000;
1031 __cpu_name[cpu] = "Broadcom BMIPS5000";
Kevin Cernekee06785df2011-04-16 11:29:28 -07001032 set_elf_platform(cpu, "bmips5000");
Kevin Cernekee602977b2010-10-16 14:22:30 -07001033 c->options |= MIPS_CPU_ULRI;
1034 break;
Kevin Cernekee602977b2010-10-16 14:22:30 -07001035 }
Aurelien Jarno1c0c13e2007-09-25 15:40:12 +02001036}
1037
David Daney0dd47812008-12-11 15:33:26 -08001038static inline void cpu_probe_cavium(struct cpuinfo_mips *c, unsigned int cpu)
1039{
1040 decode_configs(c);
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +01001041 switch (c->processor_id & PRID_IMP_MASK) {
David Daney0dd47812008-12-11 15:33:26 -08001042 case PRID_IMP_CAVIUM_CN38XX:
1043 case PRID_IMP_CAVIUM_CN31XX:
1044 case PRID_IMP_CAVIUM_CN30XX:
David Daney6f329462010-02-10 15:12:48 -08001045 c->cputype = CPU_CAVIUM_OCTEON;
1046 __cpu_name[cpu] = "Cavium Octeon";
1047 goto platform;
David Daney0dd47812008-12-11 15:33:26 -08001048 case PRID_IMP_CAVIUM_CN58XX:
1049 case PRID_IMP_CAVIUM_CN56XX:
1050 case PRID_IMP_CAVIUM_CN50XX:
1051 case PRID_IMP_CAVIUM_CN52XX:
David Daney6f329462010-02-10 15:12:48 -08001052 c->cputype = CPU_CAVIUM_OCTEON_PLUS;
1053 __cpu_name[cpu] = "Cavium Octeon+";
1054platform:
Robert Millanc094c992011-04-18 11:37:55 -07001055 set_elf_platform(cpu, "octeon");
David Daney0dd47812008-12-11 15:33:26 -08001056 break;
David Daneya1431b62011-09-24 02:29:54 +02001057 case PRID_IMP_CAVIUM_CN61XX:
David Daney0e56b382010-10-07 16:03:45 -07001058 case PRID_IMP_CAVIUM_CN63XX:
David Daneya1431b62011-09-24 02:29:54 +02001059 case PRID_IMP_CAVIUM_CN66XX:
1060 case PRID_IMP_CAVIUM_CN68XX:
David Daneyaf04bb82013-07-29 15:07:01 -07001061 case PRID_IMP_CAVIUM_CNF71XX:
David Daney0e56b382010-10-07 16:03:45 -07001062 c->cputype = CPU_CAVIUM_OCTEON2;
1063 __cpu_name[cpu] = "Cavium Octeon II";
Robert Millanc094c992011-04-18 11:37:55 -07001064 set_elf_platform(cpu, "octeon2");
David Daney0e56b382010-10-07 16:03:45 -07001065 break;
David Daneyaf04bb82013-07-29 15:07:01 -07001066 case PRID_IMP_CAVIUM_CN70XX:
1067 case PRID_IMP_CAVIUM_CN78XX:
1068 c->cputype = CPU_CAVIUM_OCTEON3;
1069 __cpu_name[cpu] = "Cavium Octeon III";
1070 set_elf_platform(cpu, "octeon3");
1071 break;
David Daney0dd47812008-12-11 15:33:26 -08001072 default:
1073 printk(KERN_INFO "Unknown Octeon chip!\n");
1074 c->cputype = CPU_UNKNOWN;
1075 break;
1076 }
1077}
1078
Lars-Peter Clausen83ccf692010-07-17 11:07:51 +00001079static inline void cpu_probe_ingenic(struct cpuinfo_mips *c, unsigned int cpu)
1080{
1081 decode_configs(c);
1082 /* JZRISC does not implement the CP0 counter. */
1083 c->options &= ~MIPS_CPU_COUNTER;
Maciej W. Rozycki06947aa2014-04-06 21:31:29 +01001084 BUG_ON(!__builtin_constant_p(cpu_has_counter) || cpu_has_counter);
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +01001085 switch (c->processor_id & PRID_IMP_MASK) {
Lars-Peter Clausen83ccf692010-07-17 11:07:51 +00001086 case PRID_IMP_JZRISC:
1087 c->cputype = CPU_JZRISC;
Markos Chandras4f12b912014-07-18 10:51:32 +01001088 c->writecombine = _CACHE_UNCACHED_ACCELERATED;
Lars-Peter Clausen83ccf692010-07-17 11:07:51 +00001089 __cpu_name[cpu] = "Ingenic JZRISC";
1090 break;
1091 default:
1092 panic("Unknown Ingenic Processor ID!");
1093 break;
1094 }
1095}
1096
Jayachandran Ca7117c62011-05-11 12:04:58 +05301097static inline void cpu_probe_netlogic(struct cpuinfo_mips *c, int cpu)
1098{
1099 decode_configs(c);
1100
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +01001101 if ((c->processor_id & PRID_IMP_MASK) == PRID_IMP_NETLOGIC_AU13XX) {
Manuel Lauss809f36c2011-11-01 20:03:30 +01001102 c->cputype = CPU_ALCHEMY;
1103 __cpu_name[cpu] = "Au1300";
1104 /* following stuff is not for Alchemy */
1105 return;
1106 }
1107
Ralf Baechle70342282013-01-22 12:59:30 +01001108 c->options = (MIPS_CPU_TLB |
1109 MIPS_CPU_4KEX |
Jayachandran Ca7117c62011-05-11 12:04:58 +05301110 MIPS_CPU_COUNTER |
Ralf Baechle70342282013-01-22 12:59:30 +01001111 MIPS_CPU_DIVEC |
1112 MIPS_CPU_WATCH |
1113 MIPS_CPU_EJTAG |
Jayachandran Ca7117c62011-05-11 12:04:58 +05301114 MIPS_CPU_LLSC);
1115
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +01001116 switch (c->processor_id & PRID_IMP_MASK) {
Jayachandran C4ca86a22013-08-11 14:43:54 +05301117 case PRID_IMP_NETLOGIC_XLP2XX:
Jayachandran C8907c552013-12-21 16:52:20 +05301118 case PRID_IMP_NETLOGIC_XLP9XX:
Yonghong Song1c983982014-04-29 20:07:53 +05301119 case PRID_IMP_NETLOGIC_XLP5XX:
Jayachandran C4ca86a22013-08-11 14:43:54 +05301120 c->cputype = CPU_XLP;
1121 __cpu_name[cpu] = "Broadcom XLPII";
1122 break;
1123
Jayachandran C2aa54b22011-11-16 00:21:29 +00001124 case PRID_IMP_NETLOGIC_XLP8XX:
1125 case PRID_IMP_NETLOGIC_XLP3XX:
Jayachandran Ca3d4fb22011-11-16 00:21:20 +00001126 c->cputype = CPU_XLP;
1127 __cpu_name[cpu] = "Netlogic XLP";
1128 break;
1129
Jayachandran Ca7117c62011-05-11 12:04:58 +05301130 case PRID_IMP_NETLOGIC_XLR732:
1131 case PRID_IMP_NETLOGIC_XLR716:
1132 case PRID_IMP_NETLOGIC_XLR532:
1133 case PRID_IMP_NETLOGIC_XLR308:
1134 case PRID_IMP_NETLOGIC_XLR532C:
1135 case PRID_IMP_NETLOGIC_XLR516C:
1136 case PRID_IMP_NETLOGIC_XLR508C:
1137 case PRID_IMP_NETLOGIC_XLR308C:
1138 c->cputype = CPU_XLR;
1139 __cpu_name[cpu] = "Netlogic XLR";
1140 break;
1141
1142 case PRID_IMP_NETLOGIC_XLS608:
1143 case PRID_IMP_NETLOGIC_XLS408:
1144 case PRID_IMP_NETLOGIC_XLS404:
1145 case PRID_IMP_NETLOGIC_XLS208:
1146 case PRID_IMP_NETLOGIC_XLS204:
1147 case PRID_IMP_NETLOGIC_XLS108:
1148 case PRID_IMP_NETLOGIC_XLS104:
1149 case PRID_IMP_NETLOGIC_XLS616B:
1150 case PRID_IMP_NETLOGIC_XLS608B:
1151 case PRID_IMP_NETLOGIC_XLS416B:
1152 case PRID_IMP_NETLOGIC_XLS412B:
1153 case PRID_IMP_NETLOGIC_XLS408B:
1154 case PRID_IMP_NETLOGIC_XLS404B:
1155 c->cputype = CPU_XLR;
1156 __cpu_name[cpu] = "Netlogic XLS";
1157 break;
1158
1159 default:
Jayachandran Ca3d4fb22011-11-16 00:21:20 +00001160 pr_info("Unknown Netlogic chip id [%02x]!\n",
Jayachandran Ca7117c62011-05-11 12:04:58 +05301161 c->processor_id);
1162 c->cputype = CPU_XLR;
1163 break;
1164 }
1165
Jayachandran Ca3d4fb22011-11-16 00:21:20 +00001166 if (c->cputype == CPU_XLP) {
Steven J. Hilla96102b2012-12-07 04:31:36 +00001167 set_isa(c, MIPS_CPU_ISA_M64R2);
Jayachandran Ca3d4fb22011-11-16 00:21:20 +00001168 c->options |= (MIPS_CPU_FPU | MIPS_CPU_ULRI | MIPS_CPU_MCHECK);
1169 /* This will be updated again after all threads are woken up */
1170 c->tlbsize = ((read_c0_config6() >> 16) & 0xffff) + 1;
1171 } else {
Steven J. Hilla96102b2012-12-07 04:31:36 +00001172 set_isa(c, MIPS_CPU_ISA_M64R1);
Jayachandran Ca3d4fb22011-11-16 00:21:20 +00001173 c->tlbsize = ((read_c0_config1() >> 25) & 0x3f) + 1;
1174 }
Jayachandran C7777b932013-06-11 14:41:35 +00001175 c->kscratch_mask = 0xf;
Jayachandran Ca7117c62011-05-11 12:04:58 +05301176}
1177
David Daney949e51b2010-10-14 11:32:33 -07001178#ifdef CONFIG_64BIT
1179/* For use by uaccess.h */
1180u64 __ua_limit;
1181EXPORT_SYMBOL(__ua_limit);
1182#endif
1183
Ralf Baechle9966db252007-10-11 23:46:17 +01001184const char *__cpu_name[NR_CPUS];
David Daney874fd3b2010-01-28 16:52:12 -08001185const char *__elf_platform;
Ralf Baechle9966db252007-10-11 23:46:17 +01001186
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001187void cpu_probe(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001188{
1189 struct cpuinfo_mips *c = &current_cpu_data;
Ralf Baechle9966db252007-10-11 23:46:17 +01001190 unsigned int cpu = smp_processor_id();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001191
Ralf Baechle70342282013-01-22 12:59:30 +01001192 c->processor_id = PRID_IMP_UNKNOWN;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001193 c->fpu_id = FPIR_IMP_NONE;
1194 c->cputype = CPU_UNKNOWN;
Markos Chandras4f12b912014-07-18 10:51:32 +01001195 c->writecombine = _CACHE_UNCACHED;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001196
1197 c->processor_id = read_c0_prid();
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +01001198 switch (c->processor_id & PRID_COMP_MASK) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001199 case PRID_COMP_LEGACY:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001200 cpu_probe_legacy(c, cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001201 break;
1202 case PRID_COMP_MIPS:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001203 cpu_probe_mips(c, cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001204 break;
1205 case PRID_COMP_ALCHEMY:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001206 cpu_probe_alchemy(c, cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001207 break;
1208 case PRID_COMP_SIBYTE:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001209 cpu_probe_sibyte(c, cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001210 break;
Aurelien Jarno1c0c13e2007-09-25 15:40:12 +02001211 case PRID_COMP_BROADCOM:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001212 cpu_probe_broadcom(c, cpu);
Aurelien Jarno1c0c13e2007-09-25 15:40:12 +02001213 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001214 case PRID_COMP_SANDCRAFT:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001215 cpu_probe_sandcraft(c, cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001216 break;
Daniel Lairda92b0582008-03-06 09:07:18 +00001217 case PRID_COMP_NXP:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001218 cpu_probe_nxp(c, cpu);
Ralf Baechlea3dddd52006-03-11 08:18:41 +00001219 break;
David Daney0dd47812008-12-11 15:33:26 -08001220 case PRID_COMP_CAVIUM:
1221 cpu_probe_cavium(c, cpu);
1222 break;
Lars-Peter Clausen83ccf692010-07-17 11:07:51 +00001223 case PRID_COMP_INGENIC:
1224 cpu_probe_ingenic(c, cpu);
1225 break;
Jayachandran Ca7117c62011-05-11 12:04:58 +05301226 case PRID_COMP_NETLOGIC:
1227 cpu_probe_netlogic(c, cpu);
1228 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001229 }
Franck Bui-Huudec8b1c2007-10-08 16:11:51 +02001230
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001231 BUG_ON(!__cpu_name[cpu]);
1232 BUG_ON(c->cputype == CPU_UNKNOWN);
1233
Franck Bui-Huudec8b1c2007-10-08 16:11:51 +02001234 /*
1235 * Platform code can force the cpu type to optimize code
1236 * generation. In that case be sure the cpu type is correctly
1237 * manually setup otherwise it could trigger some nasty bugs.
1238 */
1239 BUG_ON(current_cpu_type() != c->cputype);
1240
Kevin Cernekee0103d232010-05-02 14:43:52 -07001241 if (mips_fpu_disabled)
1242 c->options &= ~MIPS_CPU_FPU;
1243
1244 if (mips_dsp_disabled)
Steven J. Hillee80f7c72012-08-03 10:26:04 -05001245 c->ases &= ~(MIPS_ASE_DSP | MIPS_ASE_DSP2P);
Kevin Cernekee0103d232010-05-02 14:43:52 -07001246
Markos Chandras3d528b32014-07-14 12:46:13 +01001247 if (mips_htw_disabled) {
1248 c->options &= ~MIPS_CPU_HTW;
1249 write_c0_pwctl(read_c0_pwctl() &
1250 ~(1 << MIPS_PWCTL_PWEN_SHIFT));
1251 }
1252
Ralf Baechle41943182005-05-05 16:45:59 +00001253 if (c->options & MIPS_CPU_FPU) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001254 c->fpu_id = cpu_get_fpu_id();
Ralf Baechle41943182005-05-05 16:45:59 +00001255
Deng-Cheng Zhuadb37892013-04-01 18:14:28 +00001256 if (c->isa_level & (MIPS_CPU_ISA_M32R1 | MIPS_CPU_ISA_M32R2 |
1257 MIPS_CPU_ISA_M64R1 | MIPS_CPU_ISA_M64R2)) {
Ralf Baechle41943182005-05-05 16:45:59 +00001258 if (c->fpu_id & MIPS_FPIR_3D)
1259 c->ases |= MIPS_ASE_MIPS3D;
1260 }
1261 }
Ralf Baechle9966db252007-10-11 23:46:17 +01001262
Al Cooperda4b62c2012-07-13 16:44:51 -04001263 if (cpu_has_mips_r2) {
Ralf Baechlef6771db2007-11-08 18:02:29 +00001264 c->srsets = ((read_c0_srsctl() >> 26) & 0x0f) + 1;
Al Cooperda4b62c2012-07-13 16:44:51 -04001265 /* R2 has Performance Counter Interrupt indicator */
1266 c->options |= MIPS_CPU_PCI;
1267 }
Ralf Baechlef6771db2007-11-08 18:02:29 +00001268 else
1269 c->srsets = 1;
Guenter Roeck91dfc422010-02-02 08:52:20 -08001270
Paul Burtona8ad1362014-01-28 14:28:43 +00001271 if (cpu_has_msa) {
Paul Burtona5e9a692014-01-27 15:23:10 +00001272 c->msa_id = cpu_get_msa_id();
Paul Burtona8ad1362014-01-28 14:28:43 +00001273 WARN(c->msa_id & MSA_IR_WRPF,
1274 "Vector register partitioning unimplemented!");
1275 }
Paul Burtona5e9a692014-01-27 15:23:10 +00001276
Guenter Roeck91dfc422010-02-02 08:52:20 -08001277 cpu_probe_vmbits(c);
David Daney949e51b2010-10-14 11:32:33 -07001278
1279#ifdef CONFIG_64BIT
1280 if (cpu == 0)
1281 __ua_limit = ~((1ull << cpu_vmbits) - 1);
1282#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001283}
1284
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001285void cpu_report(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001286{
1287 struct cpuinfo_mips *c = &current_cpu_data;
1288
Leonid Yegoshind9f897c2013-10-07 10:43:32 +01001289 pr_info("CPU%d revision is: %08x (%s)\n",
1290 smp_processor_id(), c->processor_id, cpu_name_string());
Linus Torvalds1da177e2005-04-16 15:20:36 -07001291 if (c->options & MIPS_CPU_FPU)
Ralf Baechle9966db252007-10-11 23:46:17 +01001292 printk(KERN_INFO "FPU revision is: %08x\n", c->fpu_id);
Paul Burtona5e9a692014-01-27 15:23:10 +00001293 if (cpu_has_msa)
1294 pr_info("MSA revision is: %08x\n", c->msa_id);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001295}