blob: 6dd07e2ec595e851a13190fc43bc980c09a08617 [file] [log] [blame]
Michael Buesche4d6b792007-09-18 15:39:42 -04001/*
2
3 Broadcom B43 wireless driver
4
5 Copyright (c) 2005 Martin Langer <martin-langer@gmx.de>
Stefano Brivio1f21ad22007-11-06 22:49:20 +01006 Copyright (c) 2005 Stefano Brivio <stefano.brivio@polimi.it>
Michael Büscheb032b92011-07-04 20:50:05 +02007 Copyright (c) 2005-2009 Michael Buesch <m@bues.ch>
Michael Buesche4d6b792007-09-18 15:39:42 -04008 Copyright (c) 2005 Danny van Dyk <kugelfang@gentoo.org>
9 Copyright (c) 2005 Andreas Jaggi <andreas.jaggi@waterwave.ch>
Rafał Miłecki108f4f32011-09-03 21:01:02 +020010 Copyright (c) 2010-2011 Rafał Miłecki <zajec5@gmail.com>
Michael Buesche4d6b792007-09-18 15:39:42 -040011
Albert Herranz3dbba8e2009-09-10 19:34:49 +020012 SDIO support
13 Copyright (c) 2009 Albert Herranz <albert_herranz@yahoo.es>
14
Michael Buesche4d6b792007-09-18 15:39:42 -040015 Some parts of the code in this file are derived from the ipw2200
16 driver Copyright(c) 2003 - 2004 Intel Corporation.
17
18 This program is free software; you can redistribute it and/or modify
19 it under the terms of the GNU General Public License as published by
20 the Free Software Foundation; either version 2 of the License, or
21 (at your option) any later version.
22
23 This program is distributed in the hope that it will be useful,
24 but WITHOUT ANY WARRANTY; without even the implied warranty of
25 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
26 GNU General Public License for more details.
27
28 You should have received a copy of the GNU General Public License
29 along with this program; see the file COPYING. If not, write to
30 the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
31 Boston, MA 02110-1301, USA.
32
33*/
34
35#include <linux/delay.h>
36#include <linux/init.h>
Paul Gortmakerac5c24e92011-08-30 14:18:44 -040037#include <linux/module.h>
Michael Buesche4d6b792007-09-18 15:39:42 -040038#include <linux/if_arp.h>
39#include <linux/etherdevice.h>
Michael Buesche4d6b792007-09-18 15:39:42 -040040#include <linux/firmware.h>
Michael Buesche4d6b792007-09-18 15:39:42 -040041#include <linux/workqueue.h>
42#include <linux/skbuff.h>
Andrew Morton96cf49a2008-02-04 22:27:19 -080043#include <linux/io.h>
Michael Buesche4d6b792007-09-18 15:39:42 -040044#include <linux/dma-mapping.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090045#include <linux/slab.h>
Michael Buesche4d6b792007-09-18 15:39:42 -040046#include <asm/unaligned.h>
47
48#include "b43.h"
49#include "main.h"
50#include "debugfs.h"
Michael Bueschef1a6282008-08-27 18:53:02 +020051#include "phy_common.h"
52#include "phy_g.h"
Michael Buesch3d0da752008-08-30 02:27:19 +020053#include "phy_n.h"
Michael Buesche4d6b792007-09-18 15:39:42 -040054#include "dma.h"
Michael Buesch5100d5a2008-03-29 21:01:16 +010055#include "pio.h"
Michael Buesche4d6b792007-09-18 15:39:42 -040056#include "sysfs.h"
57#include "xmit.h"
Michael Buesche4d6b792007-09-18 15:39:42 -040058#include "lo.h"
59#include "pcmcia.h"
Albert Herranz3dbba8e2009-09-10 19:34:49 +020060#include "sdio.h"
61#include <linux/mmc/sdio_func.h>
Michael Buesche4d6b792007-09-18 15:39:42 -040062
63MODULE_DESCRIPTION("Broadcom B43 wireless driver");
64MODULE_AUTHOR("Martin Langer");
65MODULE_AUTHOR("Stefano Brivio");
66MODULE_AUTHOR("Michael Buesch");
Gábor Stefanik0136e512009-08-28 22:32:17 +020067MODULE_AUTHOR("Gábor Stefanik");
Rafał Miłecki108f4f32011-09-03 21:01:02 +020068MODULE_AUTHOR("Rafał Miłecki");
Michael Buesche4d6b792007-09-18 15:39:42 -040069MODULE_LICENSE("GPL");
70
Tim Gardner6021e082010-01-07 11:10:38 -070071MODULE_FIRMWARE("b43/ucode11.fw");
72MODULE_FIRMWARE("b43/ucode13.fw");
73MODULE_FIRMWARE("b43/ucode14.fw");
74MODULE_FIRMWARE("b43/ucode15.fw");
Rafał Miłeckif6158392011-04-19 22:49:29 +020075MODULE_FIRMWARE("b43/ucode16_mimo.fw");
Tim Gardner6021e082010-01-07 11:10:38 -070076MODULE_FIRMWARE("b43/ucode5.fw");
77MODULE_FIRMWARE("b43/ucode9.fw");
Michael Buesche4d6b792007-09-18 15:39:42 -040078
79static int modparam_bad_frames_preempt;
80module_param_named(bad_frames_preempt, modparam_bad_frames_preempt, int, 0444);
81MODULE_PARM_DESC(bad_frames_preempt,
82 "enable(1) / disable(0) Bad Frames Preemption");
83
Michael Buesche4d6b792007-09-18 15:39:42 -040084static char modparam_fwpostfix[16];
85module_param_string(fwpostfix, modparam_fwpostfix, 16, 0444);
86MODULE_PARM_DESC(fwpostfix, "Postfix for the .fw files to load.");
87
Michael Buesche4d6b792007-09-18 15:39:42 -040088static int modparam_hwpctl;
89module_param_named(hwpctl, modparam_hwpctl, int, 0444);
90MODULE_PARM_DESC(hwpctl, "Enable hardware-side power control (default off)");
91
92static int modparam_nohwcrypt;
93module_param_named(nohwcrypt, modparam_nohwcrypt, int, 0444);
94MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption.");
95
gregor kowski035d0242009-08-19 22:35:45 +020096static int modparam_hwtkip;
97module_param_named(hwtkip, modparam_hwtkip, int, 0444);
98MODULE_PARM_DESC(hwtkip, "Enable hardware tkip.");
99
Michael Buesch403a3a12009-06-08 21:04:57 +0200100static int modparam_qos = 1;
101module_param_named(qos, modparam_qos, int, 0444);
Michael Buesche6f5b932008-03-05 21:18:49 +0100102MODULE_PARM_DESC(qos, "Enable QOS support (default on)");
103
Michael Buesch1855ba72008-04-18 20:51:41 +0200104static int modparam_btcoex = 1;
105module_param_named(btcoex, modparam_btcoex, int, 0444);
Gábor Stefanikc71dbd32009-08-28 22:34:21 +0200106MODULE_PARM_DESC(btcoex, "Enable Bluetooth coexistence (default on)");
Michael Buesch1855ba72008-04-18 20:51:41 +0200107
Michael Buesch060210f2009-01-25 15:49:59 +0100108int b43_modparam_verbose = B43_VERBOSITY_DEFAULT;
109module_param_named(verbose, b43_modparam_verbose, int, 0644);
110MODULE_PARM_DESC(verbose, "Log message verbosity: 0=error, 1=warn, 2=info(default), 3=debug");
111
Rafał Miłeckidf766262011-08-16 12:14:07 +0200112static int b43_modparam_pio = 0;
Linus Torvalds9e3bd912010-02-26 10:34:27 -0800113module_param_named(pio, b43_modparam_pio, int, 0644);
114MODULE_PARM_DESC(pio, "Use PIO accesses by default: 0=DMA, 1=PIO");
Michael Buesche6f5b932008-03-05 21:18:49 +0100115
Rafał Miłecki3c65ab62011-06-02 09:56:04 +0200116#ifdef CONFIG_B43_BCMA
117static const struct bcma_device_id b43_bcma_tbl[] = {
Hauke Mehrtensc027ed42011-07-23 13:57:34 +0200118 BCMA_CORE(BCMA_MANUF_BCM, BCMA_CORE_80211, 0x11, BCMA_ANY_CLASS),
John W. Linville4f3d09d2012-01-11 15:50:15 -0500119#ifdef CONFIG_B43_BCMA_EXTRA
Rafał Miłecki3c65ab62011-06-02 09:56:04 +0200120 BCMA_CORE(BCMA_MANUF_BCM, BCMA_CORE_80211, 0x17, BCMA_ANY_CLASS),
121 BCMA_CORE(BCMA_MANUF_BCM, BCMA_CORE_80211, 0x18, BCMA_ANY_CLASS),
John W. Linville4f3d09d2012-01-11 15:50:15 -0500122#endif
Rafał Miłecki3c65ab62011-06-02 09:56:04 +0200123 BCMA_CORE(BCMA_MANUF_BCM, BCMA_CORE_80211, 0x1D, BCMA_ANY_CLASS),
124 BCMA_CORETABLE_END
125};
126MODULE_DEVICE_TABLE(bcma, b43_bcma_tbl);
127#endif
128
Rafał Miłeckiaec7ffd2011-06-14 08:18:59 +0200129#ifdef CONFIG_B43_SSB
Michael Buesche4d6b792007-09-18 15:39:42 -0400130static const struct ssb_device_id b43_ssb_tbl[] = {
131 SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 5),
132 SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 6),
133 SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 7),
134 SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 9),
135 SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 10),
Michael Bueschd5c71e42008-01-04 17:06:29 +0100136 SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 11),
Rafał Miłecki003d6d22010-01-15 12:10:53 +0100137 SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 12),
Larry Finger013978b2007-11-26 10:29:47 -0600138 SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 13),
Michael Buesch6b1c7c62008-12-25 00:39:28 +0100139 SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 15),
Johannes Berg92d61282008-12-24 12:44:09 +0100140 SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 16),
Michael Buesche4d6b792007-09-18 15:39:42 -0400141 SSB_DEVTABLE_END
142};
Michael Buesche4d6b792007-09-18 15:39:42 -0400143MODULE_DEVICE_TABLE(ssb, b43_ssb_tbl);
Rafał Miłeckiaec7ffd2011-06-14 08:18:59 +0200144#endif
Michael Buesche4d6b792007-09-18 15:39:42 -0400145
146/* Channel and ratetables are shared for all devices.
147 * They can't be const, because ieee80211 puts some precalculated
148 * data in there. This data is the same for all devices, so we don't
149 * get concurrency issues */
150#define RATETAB_ENT(_rateid, _flags) \
Johannes Berg8318d782008-01-24 19:38:38 +0100151 { \
152 .bitrate = B43_RATE_TO_BASE100KBPS(_rateid), \
153 .hw_value = (_rateid), \
154 .flags = (_flags), \
Michael Buesche4d6b792007-09-18 15:39:42 -0400155 }
Johannes Berg8318d782008-01-24 19:38:38 +0100156
157/*
158 * NOTE: When changing this, sync with xmit.c's
159 * b43_plcp_get_bitrate_idx_* functions!
160 */
Michael Buesche4d6b792007-09-18 15:39:42 -0400161static struct ieee80211_rate __b43_ratetable[] = {
Johannes Berg8318d782008-01-24 19:38:38 +0100162 RATETAB_ENT(B43_CCK_RATE_1MB, 0),
163 RATETAB_ENT(B43_CCK_RATE_2MB, IEEE80211_RATE_SHORT_PREAMBLE),
164 RATETAB_ENT(B43_CCK_RATE_5MB, IEEE80211_RATE_SHORT_PREAMBLE),
165 RATETAB_ENT(B43_CCK_RATE_11MB, IEEE80211_RATE_SHORT_PREAMBLE),
166 RATETAB_ENT(B43_OFDM_RATE_6MB, 0),
167 RATETAB_ENT(B43_OFDM_RATE_9MB, 0),
168 RATETAB_ENT(B43_OFDM_RATE_12MB, 0),
169 RATETAB_ENT(B43_OFDM_RATE_18MB, 0),
170 RATETAB_ENT(B43_OFDM_RATE_24MB, 0),
171 RATETAB_ENT(B43_OFDM_RATE_36MB, 0),
172 RATETAB_ENT(B43_OFDM_RATE_48MB, 0),
173 RATETAB_ENT(B43_OFDM_RATE_54MB, 0),
Michael Buesche4d6b792007-09-18 15:39:42 -0400174};
175
176#define b43_a_ratetable (__b43_ratetable + 4)
177#define b43_a_ratetable_size 8
178#define b43_b_ratetable (__b43_ratetable + 0)
179#define b43_b_ratetable_size 4
180#define b43_g_ratetable (__b43_ratetable + 0)
181#define b43_g_ratetable_size 12
182
Michael Bueschbb1eeff2008-02-09 12:08:58 +0100183#define CHAN4G(_channel, _freq, _flags) { \
184 .band = IEEE80211_BAND_2GHZ, \
185 .center_freq = (_freq), \
186 .hw_value = (_channel), \
187 .flags = (_flags), \
188 .max_antenna_gain = 0, \
189 .max_power = 30, \
190}
Michael Buesch96c755a2008-01-06 00:09:46 +0100191static struct ieee80211_channel b43_2ghz_chantable[] = {
Michael Bueschbb1eeff2008-02-09 12:08:58 +0100192 CHAN4G(1, 2412, 0),
193 CHAN4G(2, 2417, 0),
194 CHAN4G(3, 2422, 0),
195 CHAN4G(4, 2427, 0),
196 CHAN4G(5, 2432, 0),
197 CHAN4G(6, 2437, 0),
198 CHAN4G(7, 2442, 0),
199 CHAN4G(8, 2447, 0),
200 CHAN4G(9, 2452, 0),
201 CHAN4G(10, 2457, 0),
202 CHAN4G(11, 2462, 0),
203 CHAN4G(12, 2467, 0),
204 CHAN4G(13, 2472, 0),
205 CHAN4G(14, 2484, 0),
206};
207#undef CHAN4G
208
209#define CHAN5G(_channel, _flags) { \
210 .band = IEEE80211_BAND_5GHZ, \
211 .center_freq = 5000 + (5 * (_channel)), \
212 .hw_value = (_channel), \
213 .flags = (_flags), \
214 .max_antenna_gain = 0, \
215 .max_power = 30, \
216}
217static struct ieee80211_channel b43_5ghz_nphy_chantable[] = {
218 CHAN5G(32, 0), CHAN5G(34, 0),
219 CHAN5G(36, 0), CHAN5G(38, 0),
220 CHAN5G(40, 0), CHAN5G(42, 0),
221 CHAN5G(44, 0), CHAN5G(46, 0),
222 CHAN5G(48, 0), CHAN5G(50, 0),
223 CHAN5G(52, 0), CHAN5G(54, 0),
224 CHAN5G(56, 0), CHAN5G(58, 0),
225 CHAN5G(60, 0), CHAN5G(62, 0),
226 CHAN5G(64, 0), CHAN5G(66, 0),
227 CHAN5G(68, 0), CHAN5G(70, 0),
228 CHAN5G(72, 0), CHAN5G(74, 0),
229 CHAN5G(76, 0), CHAN5G(78, 0),
230 CHAN5G(80, 0), CHAN5G(82, 0),
231 CHAN5G(84, 0), CHAN5G(86, 0),
232 CHAN5G(88, 0), CHAN5G(90, 0),
233 CHAN5G(92, 0), CHAN5G(94, 0),
234 CHAN5G(96, 0), CHAN5G(98, 0),
235 CHAN5G(100, 0), CHAN5G(102, 0),
236 CHAN5G(104, 0), CHAN5G(106, 0),
237 CHAN5G(108, 0), CHAN5G(110, 0),
238 CHAN5G(112, 0), CHAN5G(114, 0),
239 CHAN5G(116, 0), CHAN5G(118, 0),
240 CHAN5G(120, 0), CHAN5G(122, 0),
241 CHAN5G(124, 0), CHAN5G(126, 0),
242 CHAN5G(128, 0), CHAN5G(130, 0),
243 CHAN5G(132, 0), CHAN5G(134, 0),
244 CHAN5G(136, 0), CHAN5G(138, 0),
245 CHAN5G(140, 0), CHAN5G(142, 0),
246 CHAN5G(144, 0), CHAN5G(145, 0),
247 CHAN5G(146, 0), CHAN5G(147, 0),
248 CHAN5G(148, 0), CHAN5G(149, 0),
249 CHAN5G(150, 0), CHAN5G(151, 0),
250 CHAN5G(152, 0), CHAN5G(153, 0),
251 CHAN5G(154, 0), CHAN5G(155, 0),
252 CHAN5G(156, 0), CHAN5G(157, 0),
253 CHAN5G(158, 0), CHAN5G(159, 0),
254 CHAN5G(160, 0), CHAN5G(161, 0),
255 CHAN5G(162, 0), CHAN5G(163, 0),
256 CHAN5G(164, 0), CHAN5G(165, 0),
257 CHAN5G(166, 0), CHAN5G(168, 0),
258 CHAN5G(170, 0), CHAN5G(172, 0),
259 CHAN5G(174, 0), CHAN5G(176, 0),
260 CHAN5G(178, 0), CHAN5G(180, 0),
261 CHAN5G(182, 0), CHAN5G(184, 0),
262 CHAN5G(186, 0), CHAN5G(188, 0),
263 CHAN5G(190, 0), CHAN5G(192, 0),
264 CHAN5G(194, 0), CHAN5G(196, 0),
265 CHAN5G(198, 0), CHAN5G(200, 0),
266 CHAN5G(202, 0), CHAN5G(204, 0),
267 CHAN5G(206, 0), CHAN5G(208, 0),
268 CHAN5G(210, 0), CHAN5G(212, 0),
269 CHAN5G(214, 0), CHAN5G(216, 0),
270 CHAN5G(218, 0), CHAN5G(220, 0),
271 CHAN5G(222, 0), CHAN5G(224, 0),
272 CHAN5G(226, 0), CHAN5G(228, 0),
Michael Buesche4d6b792007-09-18 15:39:42 -0400273};
274
Michael Bueschbb1eeff2008-02-09 12:08:58 +0100275static struct ieee80211_channel b43_5ghz_aphy_chantable[] = {
276 CHAN5G(34, 0), CHAN5G(36, 0),
277 CHAN5G(38, 0), CHAN5G(40, 0),
278 CHAN5G(42, 0), CHAN5G(44, 0),
279 CHAN5G(46, 0), CHAN5G(48, 0),
280 CHAN5G(52, 0), CHAN5G(56, 0),
281 CHAN5G(60, 0), CHAN5G(64, 0),
282 CHAN5G(100, 0), CHAN5G(104, 0),
283 CHAN5G(108, 0), CHAN5G(112, 0),
284 CHAN5G(116, 0), CHAN5G(120, 0),
285 CHAN5G(124, 0), CHAN5G(128, 0),
286 CHAN5G(132, 0), CHAN5G(136, 0),
287 CHAN5G(140, 0), CHAN5G(149, 0),
288 CHAN5G(153, 0), CHAN5G(157, 0),
289 CHAN5G(161, 0), CHAN5G(165, 0),
290 CHAN5G(184, 0), CHAN5G(188, 0),
291 CHAN5G(192, 0), CHAN5G(196, 0),
292 CHAN5G(200, 0), CHAN5G(204, 0),
293 CHAN5G(208, 0), CHAN5G(212, 0),
294 CHAN5G(216, 0),
295};
296#undef CHAN5G
297
298static struct ieee80211_supported_band b43_band_5GHz_nphy = {
299 .band = IEEE80211_BAND_5GHZ,
300 .channels = b43_5ghz_nphy_chantable,
301 .n_channels = ARRAY_SIZE(b43_5ghz_nphy_chantable),
302 .bitrates = b43_a_ratetable,
303 .n_bitrates = b43_a_ratetable_size,
Michael Buesche4d6b792007-09-18 15:39:42 -0400304};
Johannes Berg8318d782008-01-24 19:38:38 +0100305
Michael Bueschbb1eeff2008-02-09 12:08:58 +0100306static struct ieee80211_supported_band b43_band_5GHz_aphy = {
307 .band = IEEE80211_BAND_5GHZ,
308 .channels = b43_5ghz_aphy_chantable,
309 .n_channels = ARRAY_SIZE(b43_5ghz_aphy_chantable),
310 .bitrates = b43_a_ratetable,
311 .n_bitrates = b43_a_ratetable_size,
Johannes Berg8318d782008-01-24 19:38:38 +0100312};
Michael Buesche4d6b792007-09-18 15:39:42 -0400313
Johannes Berg8318d782008-01-24 19:38:38 +0100314static struct ieee80211_supported_band b43_band_2GHz = {
Michael Bueschbb1eeff2008-02-09 12:08:58 +0100315 .band = IEEE80211_BAND_2GHZ,
316 .channels = b43_2ghz_chantable,
317 .n_channels = ARRAY_SIZE(b43_2ghz_chantable),
318 .bitrates = b43_g_ratetable,
319 .n_bitrates = b43_g_ratetable_size,
Johannes Berg8318d782008-01-24 19:38:38 +0100320};
321
Michael Buesche4d6b792007-09-18 15:39:42 -0400322static void b43_wireless_core_exit(struct b43_wldev *dev);
323static int b43_wireless_core_init(struct b43_wldev *dev);
Michael Buesch36dbd952009-09-04 22:51:29 +0200324static struct b43_wldev * b43_wireless_core_stop(struct b43_wldev *dev);
Michael Buesche4d6b792007-09-18 15:39:42 -0400325static int b43_wireless_core_start(struct b43_wldev *dev);
Felix Fietkau2a190322011-08-10 13:50:30 -0600326static void b43_op_bss_info_changed(struct ieee80211_hw *hw,
327 struct ieee80211_vif *vif,
328 struct ieee80211_bss_conf *conf,
329 u32 changed);
Michael Buesche4d6b792007-09-18 15:39:42 -0400330
331static int b43_ratelimit(struct b43_wl *wl)
332{
333 if (!wl || !wl->current_dev)
334 return 1;
335 if (b43_status(wl->current_dev) < B43_STAT_STARTED)
336 return 1;
337 /* We are up and running.
338 * Ratelimit the messages to avoid DoS over the net. */
339 return net_ratelimit();
340}
341
342void b43info(struct b43_wl *wl, const char *fmt, ...)
343{
Joe Perches5b736d42010-11-09 16:35:18 -0800344 struct va_format vaf;
Michael Buesche4d6b792007-09-18 15:39:42 -0400345 va_list args;
346
Michael Buesch060210f2009-01-25 15:49:59 +0100347 if (b43_modparam_verbose < B43_VERBOSITY_INFO)
348 return;
Michael Buesche4d6b792007-09-18 15:39:42 -0400349 if (!b43_ratelimit(wl))
350 return;
Joe Perches5b736d42010-11-09 16:35:18 -0800351
Michael Buesche4d6b792007-09-18 15:39:42 -0400352 va_start(args, fmt);
Joe Perches5b736d42010-11-09 16:35:18 -0800353
354 vaf.fmt = fmt;
355 vaf.va = &args;
356
357 printk(KERN_INFO "b43-%s: %pV",
358 (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan", &vaf);
359
Michael Buesche4d6b792007-09-18 15:39:42 -0400360 va_end(args);
361}
362
363void b43err(struct b43_wl *wl, const char *fmt, ...)
364{
Joe Perches5b736d42010-11-09 16:35:18 -0800365 struct va_format vaf;
Michael Buesche4d6b792007-09-18 15:39:42 -0400366 va_list args;
367
Michael Buesch060210f2009-01-25 15:49:59 +0100368 if (b43_modparam_verbose < B43_VERBOSITY_ERROR)
369 return;
Michael Buesche4d6b792007-09-18 15:39:42 -0400370 if (!b43_ratelimit(wl))
371 return;
Joe Perches5b736d42010-11-09 16:35:18 -0800372
Michael Buesche4d6b792007-09-18 15:39:42 -0400373 va_start(args, fmt);
Joe Perches5b736d42010-11-09 16:35:18 -0800374
375 vaf.fmt = fmt;
376 vaf.va = &args;
377
378 printk(KERN_ERR "b43-%s ERROR: %pV",
379 (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan", &vaf);
380
Michael Buesche4d6b792007-09-18 15:39:42 -0400381 va_end(args);
382}
383
384void b43warn(struct b43_wl *wl, const char *fmt, ...)
385{
Joe Perches5b736d42010-11-09 16:35:18 -0800386 struct va_format vaf;
Michael Buesche4d6b792007-09-18 15:39:42 -0400387 va_list args;
388
Michael Buesch060210f2009-01-25 15:49:59 +0100389 if (b43_modparam_verbose < B43_VERBOSITY_WARN)
390 return;
Michael Buesche4d6b792007-09-18 15:39:42 -0400391 if (!b43_ratelimit(wl))
392 return;
Joe Perches5b736d42010-11-09 16:35:18 -0800393
Michael Buesche4d6b792007-09-18 15:39:42 -0400394 va_start(args, fmt);
Joe Perches5b736d42010-11-09 16:35:18 -0800395
396 vaf.fmt = fmt;
397 vaf.va = &args;
398
399 printk(KERN_WARNING "b43-%s warning: %pV",
400 (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan", &vaf);
401
Michael Buesche4d6b792007-09-18 15:39:42 -0400402 va_end(args);
403}
404
Michael Buesche4d6b792007-09-18 15:39:42 -0400405void b43dbg(struct b43_wl *wl, const char *fmt, ...)
406{
Joe Perches5b736d42010-11-09 16:35:18 -0800407 struct va_format vaf;
Michael Buesche4d6b792007-09-18 15:39:42 -0400408 va_list args;
409
Michael Buesch060210f2009-01-25 15:49:59 +0100410 if (b43_modparam_verbose < B43_VERBOSITY_DEBUG)
411 return;
Joe Perches5b736d42010-11-09 16:35:18 -0800412
Michael Buesche4d6b792007-09-18 15:39:42 -0400413 va_start(args, fmt);
Joe Perches5b736d42010-11-09 16:35:18 -0800414
415 vaf.fmt = fmt;
416 vaf.va = &args;
417
418 printk(KERN_DEBUG "b43-%s debug: %pV",
419 (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan", &vaf);
420
Michael Buesche4d6b792007-09-18 15:39:42 -0400421 va_end(args);
422}
Michael Buesche4d6b792007-09-18 15:39:42 -0400423
424static void b43_ram_write(struct b43_wldev *dev, u16 offset, u32 val)
425{
426 u32 macctl;
427
428 B43_WARN_ON(offset % 4 != 0);
429
430 macctl = b43_read32(dev, B43_MMIO_MACCTL);
431 if (macctl & B43_MACCTL_BE)
432 val = swab32(val);
433
434 b43_write32(dev, B43_MMIO_RAM_CONTROL, offset);
435 mmiowb();
436 b43_write32(dev, B43_MMIO_RAM_DATA, val);
437}
438
Michael Buesch280d0e12007-12-26 18:26:17 +0100439static inline void b43_shm_control_word(struct b43_wldev *dev,
440 u16 routing, u16 offset)
Michael Buesche4d6b792007-09-18 15:39:42 -0400441{
442 u32 control;
443
444 /* "offset" is the WORD offset. */
Michael Buesche4d6b792007-09-18 15:39:42 -0400445 control = routing;
446 control <<= 16;
447 control |= offset;
448 b43_write32(dev, B43_MMIO_SHM_CONTROL, control);
449}
450
Michael Buesch69eddc82009-09-04 22:57:26 +0200451u32 b43_shm_read32(struct b43_wldev *dev, u16 routing, u16 offset)
Michael Buesche4d6b792007-09-18 15:39:42 -0400452{
453 u32 ret;
454
455 if (routing == B43_SHM_SHARED) {
456 B43_WARN_ON(offset & 0x0001);
457 if (offset & 0x0003) {
458 /* Unaligned access */
459 b43_shm_control_word(dev, routing, offset >> 2);
460 ret = b43_read16(dev, B43_MMIO_SHM_DATA_UNALIGNED);
Michael Buesche4d6b792007-09-18 15:39:42 -0400461 b43_shm_control_word(dev, routing, (offset >> 2) + 1);
Michael Bueschf62ae6c2009-07-31 20:51:41 +0200462 ret |= ((u32)b43_read16(dev, B43_MMIO_SHM_DATA)) << 16;
Michael Buesche4d6b792007-09-18 15:39:42 -0400463
Michael Buesch280d0e12007-12-26 18:26:17 +0100464 goto out;
Michael Buesche4d6b792007-09-18 15:39:42 -0400465 }
466 offset >>= 2;
467 }
468 b43_shm_control_word(dev, routing, offset);
469 ret = b43_read32(dev, B43_MMIO_SHM_DATA);
Michael Buesch280d0e12007-12-26 18:26:17 +0100470out:
Michael Buesch6bbc3212008-06-19 19:33:51 +0200471 return ret;
472}
473
Michael Buesch69eddc82009-09-04 22:57:26 +0200474u16 b43_shm_read16(struct b43_wldev *dev, u16 routing, u16 offset)
Michael Buesche4d6b792007-09-18 15:39:42 -0400475{
476 u16 ret;
477
478 if (routing == B43_SHM_SHARED) {
479 B43_WARN_ON(offset & 0x0001);
480 if (offset & 0x0003) {
481 /* Unaligned access */
482 b43_shm_control_word(dev, routing, offset >> 2);
483 ret = b43_read16(dev, B43_MMIO_SHM_DATA_UNALIGNED);
484
Michael Buesch280d0e12007-12-26 18:26:17 +0100485 goto out;
Michael Buesche4d6b792007-09-18 15:39:42 -0400486 }
487 offset >>= 2;
488 }
489 b43_shm_control_word(dev, routing, offset);
490 ret = b43_read16(dev, B43_MMIO_SHM_DATA);
Michael Buesch280d0e12007-12-26 18:26:17 +0100491out:
Michael Buesch6bbc3212008-06-19 19:33:51 +0200492 return ret;
493}
494
Michael Buesch69eddc82009-09-04 22:57:26 +0200495void b43_shm_write32(struct b43_wldev *dev, u16 routing, u16 offset, u32 value)
Michael Buesche4d6b792007-09-18 15:39:42 -0400496{
497 if (routing == B43_SHM_SHARED) {
498 B43_WARN_ON(offset & 0x0001);
499 if (offset & 0x0003) {
500 /* Unaligned access */
501 b43_shm_control_word(dev, routing, offset >> 2);
Michael Buesche4d6b792007-09-18 15:39:42 -0400502 b43_write16(dev, B43_MMIO_SHM_DATA_UNALIGNED,
Michael Bueschf62ae6c2009-07-31 20:51:41 +0200503 value & 0xFFFF);
Michael Buesche4d6b792007-09-18 15:39:42 -0400504 b43_shm_control_word(dev, routing, (offset >> 2) + 1);
Michael Bueschf62ae6c2009-07-31 20:51:41 +0200505 b43_write16(dev, B43_MMIO_SHM_DATA,
506 (value >> 16) & 0xFFFF);
Michael Buesch6bbc3212008-06-19 19:33:51 +0200507 return;
Michael Buesche4d6b792007-09-18 15:39:42 -0400508 }
509 offset >>= 2;
510 }
511 b43_shm_control_word(dev, routing, offset);
Michael Buesche4d6b792007-09-18 15:39:42 -0400512 b43_write32(dev, B43_MMIO_SHM_DATA, value);
Michael Buesch6bbc3212008-06-19 19:33:51 +0200513}
514
Michael Buesch69eddc82009-09-04 22:57:26 +0200515void b43_shm_write16(struct b43_wldev *dev, u16 routing, u16 offset, u16 value)
Michael Buesch6bbc3212008-06-19 19:33:51 +0200516{
517 if (routing == B43_SHM_SHARED) {
518 B43_WARN_ON(offset & 0x0001);
519 if (offset & 0x0003) {
520 /* Unaligned access */
521 b43_shm_control_word(dev, routing, offset >> 2);
522 b43_write16(dev, B43_MMIO_SHM_DATA_UNALIGNED, value);
523 return;
524 }
525 offset >>= 2;
526 }
527 b43_shm_control_word(dev, routing, offset);
528 b43_write16(dev, B43_MMIO_SHM_DATA, value);
529}
530
Michael Buesche4d6b792007-09-18 15:39:42 -0400531/* Read HostFlags */
John Daiker99da1852009-02-24 02:16:42 -0800532u64 b43_hf_read(struct b43_wldev *dev)
Michael Buesche4d6b792007-09-18 15:39:42 -0400533{
Michael Buesch35f0d352008-02-13 14:31:08 +0100534 u64 ret;
Michael Buesche4d6b792007-09-18 15:39:42 -0400535
Rafał Miłecki6e6a2cd2012-07-25 16:58:38 +0200536 ret = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTF3);
Michael Buesche4d6b792007-09-18 15:39:42 -0400537 ret <<= 16;
Rafał Miłecki6e6a2cd2012-07-25 16:58:38 +0200538 ret |= b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTF2);
Michael Buesch35f0d352008-02-13 14:31:08 +0100539 ret <<= 16;
Rafał Miłecki6e6a2cd2012-07-25 16:58:38 +0200540 ret |= b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTF1);
Michael Buesche4d6b792007-09-18 15:39:42 -0400541
542 return ret;
543}
544
545/* Write HostFlags */
Michael Buesch35f0d352008-02-13 14:31:08 +0100546void b43_hf_write(struct b43_wldev *dev, u64 value)
Michael Buesche4d6b792007-09-18 15:39:42 -0400547{
Michael Buesch35f0d352008-02-13 14:31:08 +0100548 u16 lo, mi, hi;
549
550 lo = (value & 0x00000000FFFFULL);
551 mi = (value & 0x0000FFFF0000ULL) >> 16;
552 hi = (value & 0xFFFF00000000ULL) >> 32;
Rafał Miłecki6e6a2cd2012-07-25 16:58:38 +0200553 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTF1, lo);
554 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTF2, mi);
555 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTF3, hi);
Michael Buesche4d6b792007-09-18 15:39:42 -0400556}
557
Michael Buesch403a3a12009-06-08 21:04:57 +0200558/* Read the firmware capabilities bitmask (Opensource firmware only) */
559static u16 b43_fwcapa_read(struct b43_wldev *dev)
560{
561 B43_WARN_ON(!dev->fw.opensource);
562 return b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_FWCAPA);
563}
564
Michael Buesch3ebbbb52008-12-19 22:51:57 +0100565void b43_tsf_read(struct b43_wldev *dev, u64 *tsf)
Michael Buesche4d6b792007-09-18 15:39:42 -0400566{
Michael Buesch3ebbbb52008-12-19 22:51:57 +0100567 u32 low, high;
Michael Buesche4d6b792007-09-18 15:39:42 -0400568
Rafał Miłecki21d889d2011-05-18 02:06:38 +0200569 B43_WARN_ON(dev->dev->core_rev < 3);
Michael Buesche4d6b792007-09-18 15:39:42 -0400570
Michael Buesch3ebbbb52008-12-19 22:51:57 +0100571 /* The hardware guarantees us an atomic read, if we
572 * read the low register first. */
573 low = b43_read32(dev, B43_MMIO_REV3PLUS_TSF_LOW);
574 high = b43_read32(dev, B43_MMIO_REV3PLUS_TSF_HIGH);
Michael Buesche4d6b792007-09-18 15:39:42 -0400575
Michael Buesch3ebbbb52008-12-19 22:51:57 +0100576 *tsf = high;
577 *tsf <<= 32;
578 *tsf |= low;
Michael Buesche4d6b792007-09-18 15:39:42 -0400579}
580
581static void b43_time_lock(struct b43_wldev *dev)
582{
Rafał Miłecki50566352012-01-02 19:31:21 +0100583 b43_maskset32(dev, B43_MMIO_MACCTL, ~0, B43_MACCTL_TBTTHOLD);
Michael Buesche4d6b792007-09-18 15:39:42 -0400584 /* Commit the write */
585 b43_read32(dev, B43_MMIO_MACCTL);
586}
587
588static void b43_time_unlock(struct b43_wldev *dev)
589{
Rafał Miłecki50566352012-01-02 19:31:21 +0100590 b43_maskset32(dev, B43_MMIO_MACCTL, ~B43_MACCTL_TBTTHOLD, 0);
Michael Buesche4d6b792007-09-18 15:39:42 -0400591 /* Commit the write */
592 b43_read32(dev, B43_MMIO_MACCTL);
593}
594
595static void b43_tsf_write_locked(struct b43_wldev *dev, u64 tsf)
596{
Michael Buesch3ebbbb52008-12-19 22:51:57 +0100597 u32 low, high;
Michael Buesche4d6b792007-09-18 15:39:42 -0400598
Rafał Miłecki21d889d2011-05-18 02:06:38 +0200599 B43_WARN_ON(dev->dev->core_rev < 3);
Michael Buesche4d6b792007-09-18 15:39:42 -0400600
Michael Buesch3ebbbb52008-12-19 22:51:57 +0100601 low = tsf;
602 high = (tsf >> 32);
603 /* The hardware guarantees us an atomic write, if we
604 * write the low register first. */
605 b43_write32(dev, B43_MMIO_REV3PLUS_TSF_LOW, low);
606 mmiowb();
607 b43_write32(dev, B43_MMIO_REV3PLUS_TSF_HIGH, high);
608 mmiowb();
Michael Buesche4d6b792007-09-18 15:39:42 -0400609}
610
611void b43_tsf_write(struct b43_wldev *dev, u64 tsf)
612{
613 b43_time_lock(dev);
614 b43_tsf_write_locked(dev, tsf);
615 b43_time_unlock(dev);
616}
617
618static
John Daiker99da1852009-02-24 02:16:42 -0800619void b43_macfilter_set(struct b43_wldev *dev, u16 offset, const u8 *mac)
Michael Buesche4d6b792007-09-18 15:39:42 -0400620{
621 static const u8 zero_addr[ETH_ALEN] = { 0 };
622 u16 data;
623
624 if (!mac)
625 mac = zero_addr;
626
627 offset |= 0x0020;
628 b43_write16(dev, B43_MMIO_MACFILTER_CONTROL, offset);
629
630 data = mac[0];
631 data |= mac[1] << 8;
632 b43_write16(dev, B43_MMIO_MACFILTER_DATA, data);
633 data = mac[2];
634 data |= mac[3] << 8;
635 b43_write16(dev, B43_MMIO_MACFILTER_DATA, data);
636 data = mac[4];
637 data |= mac[5] << 8;
638 b43_write16(dev, B43_MMIO_MACFILTER_DATA, data);
639}
640
641static void b43_write_mac_bssid_templates(struct b43_wldev *dev)
642{
643 const u8 *mac;
644 const u8 *bssid;
645 u8 mac_bssid[ETH_ALEN * 2];
646 int i;
647 u32 tmp;
648
649 bssid = dev->wl->bssid;
650 mac = dev->wl->mac_addr;
651
652 b43_macfilter_set(dev, B43_MACFILTER_BSSID, bssid);
653
654 memcpy(mac_bssid, mac, ETH_ALEN);
655 memcpy(mac_bssid + ETH_ALEN, bssid, ETH_ALEN);
656
657 /* Write our MAC address and BSSID to template ram */
658 for (i = 0; i < ARRAY_SIZE(mac_bssid); i += sizeof(u32)) {
659 tmp = (u32) (mac_bssid[i + 0]);
660 tmp |= (u32) (mac_bssid[i + 1]) << 8;
661 tmp |= (u32) (mac_bssid[i + 2]) << 16;
662 tmp |= (u32) (mac_bssid[i + 3]) << 24;
663 b43_ram_write(dev, 0x20 + i, tmp);
664 }
665}
666
Johannes Berg4150c572007-09-17 01:29:23 -0400667static void b43_upload_card_macaddress(struct b43_wldev *dev)
Michael Buesche4d6b792007-09-18 15:39:42 -0400668{
Michael Buesche4d6b792007-09-18 15:39:42 -0400669 b43_write_mac_bssid_templates(dev);
Johannes Berg4150c572007-09-17 01:29:23 -0400670 b43_macfilter_set(dev, B43_MACFILTER_SELF, dev->wl->mac_addr);
Michael Buesche4d6b792007-09-18 15:39:42 -0400671}
672
673static void b43_set_slot_time(struct b43_wldev *dev, u16 slot_time)
674{
675 /* slot_time is in usec. */
Larry Fingerb6c3f5b2010-02-02 10:08:19 -0600676 /* This test used to exit for all but a G PHY. */
677 if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ)
Michael Buesche4d6b792007-09-18 15:39:42 -0400678 return;
Larry Fingerb6c3f5b2010-02-02 10:08:19 -0600679 b43_write16(dev, B43_MMIO_IFSSLOT, 510 + slot_time);
680 /* Shared memory location 0x0010 is the slot time and should be
681 * set to slot_time; however, this register is initially 0 and changing
682 * the value adversely affects the transmit rate for BCM4311
683 * devices. Until this behavior is unterstood, delete this step
684 *
685 * b43_shm_write16(dev, B43_SHM_SHARED, 0x0010, slot_time);
686 */
Michael Buesche4d6b792007-09-18 15:39:42 -0400687}
688
689static void b43_short_slot_timing_enable(struct b43_wldev *dev)
690{
691 b43_set_slot_time(dev, 9);
Michael Buesche4d6b792007-09-18 15:39:42 -0400692}
693
694static void b43_short_slot_timing_disable(struct b43_wldev *dev)
695{
696 b43_set_slot_time(dev, 20);
Michael Buesche4d6b792007-09-18 15:39:42 -0400697}
698
Michael Buesche4d6b792007-09-18 15:39:42 -0400699/* DummyTransmission function, as documented on
Gábor Stefanik2f19c282009-08-13 16:51:51 +0200700 * http://bcm-v4.sipsolutions.net/802.11/DummyTransmission
Michael Buesche4d6b792007-09-18 15:39:42 -0400701 */
Gábor Stefanik2f19c282009-08-13 16:51:51 +0200702void b43_dummy_transmission(struct b43_wldev *dev, bool ofdm, bool pa_on)
Michael Buesche4d6b792007-09-18 15:39:42 -0400703{
704 struct b43_phy *phy = &dev->phy;
705 unsigned int i, max_loop;
706 u16 value;
707 u32 buffer[5] = {
708 0x00000000,
709 0x00D40000,
710 0x00000000,
711 0x01000000,
712 0x00000000,
713 };
714
Gábor Stefanik2f19c282009-08-13 16:51:51 +0200715 if (ofdm) {
Michael Buesche4d6b792007-09-18 15:39:42 -0400716 max_loop = 0x1E;
717 buffer[0] = 0x000201CC;
Gábor Stefanik2f19c282009-08-13 16:51:51 +0200718 } else {
Michael Buesche4d6b792007-09-18 15:39:42 -0400719 max_loop = 0xFA;
720 buffer[0] = 0x000B846E;
Michael Buesche4d6b792007-09-18 15:39:42 -0400721 }
722
723 for (i = 0; i < 5; i++)
724 b43_ram_write(dev, i * 4, buffer[i]);
725
Rafał Miłecki7955d872011-09-21 21:44:13 +0200726 b43_write16(dev, B43_MMIO_XMTSEL, 0x0000);
727
Rafał Miłecki21d889d2011-05-18 02:06:38 +0200728 if (dev->dev->core_rev < 11)
Rafał Miłecki7955d872011-09-21 21:44:13 +0200729 b43_write16(dev, B43_MMIO_WEPCTL, 0x0000);
Gábor Stefanik2f19c282009-08-13 16:51:51 +0200730 else
Rafał Miłecki7955d872011-09-21 21:44:13 +0200731 b43_write16(dev, B43_MMIO_WEPCTL, 0x0100);
732
Gábor Stefanik2f19c282009-08-13 16:51:51 +0200733 value = (ofdm ? 0x41 : 0x40);
Rafał Miłecki7955d872011-09-21 21:44:13 +0200734 b43_write16(dev, B43_MMIO_TXE0_PHYCTL, value);
Rafał Miłecki93dbd822011-09-21 21:44:14 +0200735 if (phy->type == B43_PHYTYPE_N || phy->type == B43_PHYTYPE_LP ||
736 phy->type == B43_PHYTYPE_LCN)
Rafał Miłecki7955d872011-09-21 21:44:13 +0200737 b43_write16(dev, B43_MMIO_TXE0_PHYCTL1, 0x1A02);
738
739 b43_write16(dev, B43_MMIO_TXE0_WM_0, 0x0000);
740 b43_write16(dev, B43_MMIO_TXE0_WM_1, 0x0000);
741
742 b43_write16(dev, B43_MMIO_XMTTPLATETXPTR, 0x0000);
743 b43_write16(dev, B43_MMIO_XMTTXCNT, 0x0014);
744 b43_write16(dev, B43_MMIO_XMTSEL, 0x0826);
745 b43_write16(dev, B43_MMIO_TXE0_CTL, 0x0000);
Rafał Miłecki93dbd822011-09-21 21:44:14 +0200746
747 if (!pa_on && phy->type == B43_PHYTYPE_N)
748 ; /*b43_nphy_pa_override(dev, false) */
Gábor Stefanik2f19c282009-08-13 16:51:51 +0200749
750 switch (phy->type) {
751 case B43_PHYTYPE_N:
Rafał Miłecki93dbd822011-09-21 21:44:14 +0200752 case B43_PHYTYPE_LCN:
Rafał Miłecki7955d872011-09-21 21:44:13 +0200753 b43_write16(dev, B43_MMIO_TXE0_AUX, 0x00D0);
Gábor Stefanik2f19c282009-08-13 16:51:51 +0200754 break;
755 case B43_PHYTYPE_LP:
Rafał Miłecki7955d872011-09-21 21:44:13 +0200756 b43_write16(dev, B43_MMIO_TXE0_AUX, 0x0050);
Gábor Stefanik2f19c282009-08-13 16:51:51 +0200757 break;
758 default:
Rafał Miłecki7955d872011-09-21 21:44:13 +0200759 b43_write16(dev, B43_MMIO_TXE0_AUX, 0x0030);
Gábor Stefanik2f19c282009-08-13 16:51:51 +0200760 }
Rafał Miłecki93dbd822011-09-21 21:44:14 +0200761 b43_read16(dev, B43_MMIO_TXE0_AUX);
Michael Buesche4d6b792007-09-18 15:39:42 -0400762
763 if (phy->radio_ver == 0x2050 && phy->radio_rev <= 0x5)
764 b43_radio_write16(dev, 0x0051, 0x0017);
765 for (i = 0x00; i < max_loop; i++) {
Rafał Miłecki7955d872011-09-21 21:44:13 +0200766 value = b43_read16(dev, B43_MMIO_TXE0_STATUS);
Michael Buesche4d6b792007-09-18 15:39:42 -0400767 if (value & 0x0080)
768 break;
769 udelay(10);
770 }
771 for (i = 0x00; i < 0x0A; i++) {
Rafał Miłecki7955d872011-09-21 21:44:13 +0200772 value = b43_read16(dev, B43_MMIO_TXE0_STATUS);
Michael Buesche4d6b792007-09-18 15:39:42 -0400773 if (value & 0x0400)
774 break;
775 udelay(10);
776 }
Larry Finger1d280dd2008-09-29 14:19:29 -0500777 for (i = 0x00; i < 0x19; i++) {
Rafał Miłecki7955d872011-09-21 21:44:13 +0200778 value = b43_read16(dev, B43_MMIO_IFSSTAT);
Michael Buesche4d6b792007-09-18 15:39:42 -0400779 if (!(value & 0x0100))
780 break;
781 udelay(10);
782 }
783 if (phy->radio_ver == 0x2050 && phy->radio_rev <= 0x5)
784 b43_radio_write16(dev, 0x0051, 0x0037);
785}
786
787static void key_write(struct b43_wldev *dev,
John Daiker99da1852009-02-24 02:16:42 -0800788 u8 index, u8 algorithm, const u8 *key)
Michael Buesche4d6b792007-09-18 15:39:42 -0400789{
790 unsigned int i;
791 u32 offset;
792 u16 value;
793 u16 kidx;
794
795 /* Key index/algo block */
796 kidx = b43_kidx_to_fw(dev, index);
797 value = ((kidx << 4) | algorithm);
798 b43_shm_write16(dev, B43_SHM_SHARED,
799 B43_SHM_SH_KEYIDXBLOCK + (kidx * 2), value);
800
801 /* Write the key to the Key Table Pointer offset */
802 offset = dev->ktp + (index * B43_SEC_KEYSIZE);
803 for (i = 0; i < B43_SEC_KEYSIZE; i += 2) {
804 value = key[i];
805 value |= (u16) (key[i + 1]) << 8;
806 b43_shm_write16(dev, B43_SHM_SHARED, offset + i, value);
807 }
808}
809
John Daiker99da1852009-02-24 02:16:42 -0800810static void keymac_write(struct b43_wldev *dev, u8 index, const u8 *addr)
Michael Buesche4d6b792007-09-18 15:39:42 -0400811{
812 u32 addrtmp[2] = { 0, 0, };
Michael Buesch66d2d082009-08-06 10:36:50 +0200813 u8 pairwise_keys_start = B43_NR_GROUP_KEYS * 2;
Michael Buesche4d6b792007-09-18 15:39:42 -0400814
815 if (b43_new_kidx_api(dev))
Michael Buesch66d2d082009-08-06 10:36:50 +0200816 pairwise_keys_start = B43_NR_GROUP_KEYS;
Michael Buesche4d6b792007-09-18 15:39:42 -0400817
Michael Buesch66d2d082009-08-06 10:36:50 +0200818 B43_WARN_ON(index < pairwise_keys_start);
819 /* We have four default TX keys and possibly four default RX keys.
Michael Buesche4d6b792007-09-18 15:39:42 -0400820 * Physical mac 0 is mapped to physical key 4 or 8, depending
821 * on the firmware version.
822 * So we must adjust the index here.
823 */
Michael Buesch66d2d082009-08-06 10:36:50 +0200824 index -= pairwise_keys_start;
825 B43_WARN_ON(index >= B43_NR_PAIRWISE_KEYS);
Michael Buesche4d6b792007-09-18 15:39:42 -0400826
827 if (addr) {
828 addrtmp[0] = addr[0];
829 addrtmp[0] |= ((u32) (addr[1]) << 8);
830 addrtmp[0] |= ((u32) (addr[2]) << 16);
831 addrtmp[0] |= ((u32) (addr[3]) << 24);
832 addrtmp[1] = addr[4];
833 addrtmp[1] |= ((u32) (addr[5]) << 8);
834 }
835
Michael Buesch66d2d082009-08-06 10:36:50 +0200836 /* Receive match transmitter address (RCMTA) mechanism */
837 b43_shm_write32(dev, B43_SHM_RCMTA,
838 (index * 2) + 0, addrtmp[0]);
839 b43_shm_write16(dev, B43_SHM_RCMTA,
840 (index * 2) + 1, addrtmp[1]);
Michael Buesche4d6b792007-09-18 15:39:42 -0400841}
842
gregor kowski035d0242009-08-19 22:35:45 +0200843/* The ucode will use phase1 key with TEK key to decrypt rx packets.
844 * When a packet is received, the iv32 is checked.
845 * - if it doesn't the packet is returned without modification (and software
846 * decryption can be done). That's what happen when iv16 wrap.
847 * - if it does, the rc4 key is computed, and decryption is tried.
848 * Either it will success and B43_RX_MAC_DEC is returned,
849 * either it fails and B43_RX_MAC_DEC|B43_RX_MAC_DECERR is returned
850 * and the packet is not usable (it got modified by the ucode).
851 * So in order to never have B43_RX_MAC_DECERR, we should provide
852 * a iv32 and phase1key that match. Because we drop packets in case of
853 * B43_RX_MAC_DECERR, if we have a correct iv32 but a wrong phase1key, all
854 * packets will be lost without higher layer knowing (ie no resync possible
855 * until next wrap).
856 *
857 * NOTE : this should support 50 key like RCMTA because
858 * (B43_SHM_SH_KEYIDXBLOCK - B43_SHM_SH_TKIPTSCTTAK)/14 = 50
859 */
860static void rx_tkip_phase1_write(struct b43_wldev *dev, u8 index, u32 iv32,
861 u16 *phase1key)
862{
863 unsigned int i;
864 u32 offset;
865 u8 pairwise_keys_start = B43_NR_GROUP_KEYS * 2;
866
867 if (!modparam_hwtkip)
868 return;
869
870 if (b43_new_kidx_api(dev))
871 pairwise_keys_start = B43_NR_GROUP_KEYS;
872
873 B43_WARN_ON(index < pairwise_keys_start);
874 /* We have four default TX keys and possibly four default RX keys.
875 * Physical mac 0 is mapped to physical key 4 or 8, depending
876 * on the firmware version.
877 * So we must adjust the index here.
878 */
879 index -= pairwise_keys_start;
880 B43_WARN_ON(index >= B43_NR_PAIRWISE_KEYS);
881
882 if (b43_debug(dev, B43_DBG_KEYS)) {
883 b43dbg(dev->wl, "rx_tkip_phase1_write : idx 0x%x, iv32 0x%x\n",
884 index, iv32);
885 }
886 /* Write the key to the RX tkip shared mem */
887 offset = B43_SHM_SH_TKIPTSCTTAK + index * (10 + 4);
888 for (i = 0; i < 10; i += 2) {
889 b43_shm_write16(dev, B43_SHM_SHARED, offset + i,
890 phase1key ? phase1key[i / 2] : 0);
891 }
892 b43_shm_write16(dev, B43_SHM_SHARED, offset + i, iv32);
893 b43_shm_write16(dev, B43_SHM_SHARED, offset + i + 2, iv32 >> 16);
894}
895
896static void b43_op_update_tkip_key(struct ieee80211_hw *hw,
Johannes Bergb3fbdcf2010-01-21 11:40:47 +0100897 struct ieee80211_vif *vif,
898 struct ieee80211_key_conf *keyconf,
899 struct ieee80211_sta *sta,
900 u32 iv32, u16 *phase1key)
gregor kowski035d0242009-08-19 22:35:45 +0200901{
902 struct b43_wl *wl = hw_to_b43_wl(hw);
903 struct b43_wldev *dev;
904 int index = keyconf->hw_key_idx;
905
906 if (B43_WARN_ON(!modparam_hwtkip))
907 return;
908
Michael Buesch96869a32010-01-24 13:13:32 +0100909 /* This is only called from the RX path through mac80211, where
910 * our mutex is already locked. */
911 B43_WARN_ON(!mutex_is_locked(&wl->mutex));
gregor kowski035d0242009-08-19 22:35:45 +0200912 dev = wl->current_dev;
Michael Buesch96869a32010-01-24 13:13:32 +0100913 B43_WARN_ON(!dev || b43_status(dev) < B43_STAT_INITIALIZED);
gregor kowski035d0242009-08-19 22:35:45 +0200914
915 keymac_write(dev, index, NULL); /* First zero out mac to avoid race */
916
917 rx_tkip_phase1_write(dev, index, iv32, phase1key);
Johannes Bergb3fbdcf2010-01-21 11:40:47 +0100918 /* only pairwise TKIP keys are supported right now */
919 if (WARN_ON(!sta))
Michael Buesch96869a32010-01-24 13:13:32 +0100920 return;
Johannes Bergb3fbdcf2010-01-21 11:40:47 +0100921 keymac_write(dev, index, sta->addr);
gregor kowski035d0242009-08-19 22:35:45 +0200922}
923
Michael Buesche4d6b792007-09-18 15:39:42 -0400924static void do_key_write(struct b43_wldev *dev,
925 u8 index, u8 algorithm,
John Daiker99da1852009-02-24 02:16:42 -0800926 const u8 *key, size_t key_len, const u8 *mac_addr)
Michael Buesche4d6b792007-09-18 15:39:42 -0400927{
928 u8 buf[B43_SEC_KEYSIZE] = { 0, };
Michael Buesch66d2d082009-08-06 10:36:50 +0200929 u8 pairwise_keys_start = B43_NR_GROUP_KEYS * 2;
Michael Buesche4d6b792007-09-18 15:39:42 -0400930
931 if (b43_new_kidx_api(dev))
Michael Buesch66d2d082009-08-06 10:36:50 +0200932 pairwise_keys_start = B43_NR_GROUP_KEYS;
Michael Buesche4d6b792007-09-18 15:39:42 -0400933
Michael Buesch66d2d082009-08-06 10:36:50 +0200934 B43_WARN_ON(index >= ARRAY_SIZE(dev->key));
Michael Buesche4d6b792007-09-18 15:39:42 -0400935 B43_WARN_ON(key_len > B43_SEC_KEYSIZE);
936
Michael Buesch66d2d082009-08-06 10:36:50 +0200937 if (index >= pairwise_keys_start)
Michael Buesche4d6b792007-09-18 15:39:42 -0400938 keymac_write(dev, index, NULL); /* First zero out mac. */
gregor kowski035d0242009-08-19 22:35:45 +0200939 if (algorithm == B43_SEC_ALGO_TKIP) {
940 /*
941 * We should provide an initial iv32, phase1key pair.
942 * We could start with iv32=0 and compute the corresponding
943 * phase1key, but this means calling ieee80211_get_tkip_key
944 * with a fake skb (or export other tkip function).
945 * Because we are lazy we hope iv32 won't start with
946 * 0xffffffff and let's b43_op_update_tkip_key provide a
947 * correct pair.
948 */
949 rx_tkip_phase1_write(dev, index, 0xffffffff, (u16*)buf);
950 } else if (index >= pairwise_keys_start) /* clear it */
951 rx_tkip_phase1_write(dev, index, 0, NULL);
Michael Buesche4d6b792007-09-18 15:39:42 -0400952 if (key)
953 memcpy(buf, key, key_len);
954 key_write(dev, index, algorithm, buf);
Michael Buesch66d2d082009-08-06 10:36:50 +0200955 if (index >= pairwise_keys_start)
Michael Buesche4d6b792007-09-18 15:39:42 -0400956 keymac_write(dev, index, mac_addr);
957
958 dev->key[index].algorithm = algorithm;
959}
960
961static int b43_key_write(struct b43_wldev *dev,
962 int index, u8 algorithm,
John Daiker99da1852009-02-24 02:16:42 -0800963 const u8 *key, size_t key_len,
964 const u8 *mac_addr,
Michael Buesche4d6b792007-09-18 15:39:42 -0400965 struct ieee80211_key_conf *keyconf)
966{
967 int i;
Michael Buesch66d2d082009-08-06 10:36:50 +0200968 int pairwise_keys_start;
Michael Buesche4d6b792007-09-18 15:39:42 -0400969
gregor kowski035d0242009-08-19 22:35:45 +0200970 /* For ALG_TKIP the key is encoded as a 256-bit (32 byte) data block:
971 * - Temporal Encryption Key (128 bits)
972 * - Temporal Authenticator Tx MIC Key (64 bits)
973 * - Temporal Authenticator Rx MIC Key (64 bits)
974 *
975 * Hardware only store TEK
976 */
977 if (algorithm == B43_SEC_ALGO_TKIP && key_len == 32)
978 key_len = 16;
Michael Buesche4d6b792007-09-18 15:39:42 -0400979 if (key_len > B43_SEC_KEYSIZE)
980 return -EINVAL;
Michael Buesch66d2d082009-08-06 10:36:50 +0200981 for (i = 0; i < ARRAY_SIZE(dev->key); i++) {
Michael Buesche4d6b792007-09-18 15:39:42 -0400982 /* Check that we don't already have this key. */
983 B43_WARN_ON(dev->key[i].keyconf == keyconf);
984 }
985 if (index < 0) {
Michael Buesche808e582008-12-19 21:30:52 +0100986 /* Pairwise key. Get an empty slot for the key. */
Michael Buesche4d6b792007-09-18 15:39:42 -0400987 if (b43_new_kidx_api(dev))
Michael Buesch66d2d082009-08-06 10:36:50 +0200988 pairwise_keys_start = B43_NR_GROUP_KEYS;
Michael Buesche4d6b792007-09-18 15:39:42 -0400989 else
Michael Buesch66d2d082009-08-06 10:36:50 +0200990 pairwise_keys_start = B43_NR_GROUP_KEYS * 2;
991 for (i = pairwise_keys_start;
992 i < pairwise_keys_start + B43_NR_PAIRWISE_KEYS;
993 i++) {
994 B43_WARN_ON(i >= ARRAY_SIZE(dev->key));
Michael Buesche4d6b792007-09-18 15:39:42 -0400995 if (!dev->key[i].keyconf) {
996 /* found empty */
997 index = i;
998 break;
999 }
1000 }
1001 if (index < 0) {
Michael Buesche808e582008-12-19 21:30:52 +01001002 b43warn(dev->wl, "Out of hardware key memory\n");
Michael Buesche4d6b792007-09-18 15:39:42 -04001003 return -ENOSPC;
1004 }
1005 } else
1006 B43_WARN_ON(index > 3);
1007
1008 do_key_write(dev, index, algorithm, key, key_len, mac_addr);
1009 if ((index <= 3) && !b43_new_kidx_api(dev)) {
1010 /* Default RX key */
1011 B43_WARN_ON(mac_addr);
1012 do_key_write(dev, index + 4, algorithm, key, key_len, NULL);
1013 }
1014 keyconf->hw_key_idx = index;
1015 dev->key[index].keyconf = keyconf;
1016
1017 return 0;
1018}
1019
1020static int b43_key_clear(struct b43_wldev *dev, int index)
1021{
Michael Buesch66d2d082009-08-06 10:36:50 +02001022 if (B43_WARN_ON((index < 0) || (index >= ARRAY_SIZE(dev->key))))
Michael Buesche4d6b792007-09-18 15:39:42 -04001023 return -EINVAL;
1024 do_key_write(dev, index, B43_SEC_ALGO_NONE,
1025 NULL, B43_SEC_KEYSIZE, NULL);
1026 if ((index <= 3) && !b43_new_kidx_api(dev)) {
1027 do_key_write(dev, index + 4, B43_SEC_ALGO_NONE,
1028 NULL, B43_SEC_KEYSIZE, NULL);
1029 }
1030 dev->key[index].keyconf = NULL;
1031
1032 return 0;
1033}
1034
1035static void b43_clear_keys(struct b43_wldev *dev)
1036{
Michael Buesch66d2d082009-08-06 10:36:50 +02001037 int i, count;
Michael Buesche4d6b792007-09-18 15:39:42 -04001038
Michael Buesch66d2d082009-08-06 10:36:50 +02001039 if (b43_new_kidx_api(dev))
1040 count = B43_NR_GROUP_KEYS + B43_NR_PAIRWISE_KEYS;
1041 else
1042 count = B43_NR_GROUP_KEYS * 2 + B43_NR_PAIRWISE_KEYS;
1043 for (i = 0; i < count; i++)
Michael Buesche4d6b792007-09-18 15:39:42 -04001044 b43_key_clear(dev, i);
1045}
1046
Michael Buesch9cf7f242008-12-19 20:24:30 +01001047static void b43_dump_keymemory(struct b43_wldev *dev)
1048{
Michael Buesch66d2d082009-08-06 10:36:50 +02001049 unsigned int i, index, count, offset, pairwise_keys_start;
Michael Buesch9cf7f242008-12-19 20:24:30 +01001050 u8 mac[ETH_ALEN];
1051 u16 algo;
1052 u32 rcmta0;
1053 u16 rcmta1;
1054 u64 hf;
1055 struct b43_key *key;
1056
1057 if (!b43_debug(dev, B43_DBG_KEYS))
1058 return;
1059
1060 hf = b43_hf_read(dev);
1061 b43dbg(dev->wl, "Hardware key memory dump: USEDEFKEYS=%u\n",
1062 !!(hf & B43_HF_USEDEFKEYS));
Michael Buesch66d2d082009-08-06 10:36:50 +02001063 if (b43_new_kidx_api(dev)) {
1064 pairwise_keys_start = B43_NR_GROUP_KEYS;
1065 count = B43_NR_GROUP_KEYS + B43_NR_PAIRWISE_KEYS;
1066 } else {
1067 pairwise_keys_start = B43_NR_GROUP_KEYS * 2;
1068 count = B43_NR_GROUP_KEYS * 2 + B43_NR_PAIRWISE_KEYS;
1069 }
1070 for (index = 0; index < count; index++) {
Michael Buesch9cf7f242008-12-19 20:24:30 +01001071 key = &(dev->key[index]);
1072 printk(KERN_DEBUG "Key slot %02u: %s",
1073 index, (key->keyconf == NULL) ? " " : "*");
1074 offset = dev->ktp + (index * B43_SEC_KEYSIZE);
1075 for (i = 0; i < B43_SEC_KEYSIZE; i += 2) {
1076 u16 tmp = b43_shm_read16(dev, B43_SHM_SHARED, offset + i);
1077 printk("%02X%02X", (tmp & 0xFF), ((tmp >> 8) & 0xFF));
1078 }
1079
1080 algo = b43_shm_read16(dev, B43_SHM_SHARED,
1081 B43_SHM_SH_KEYIDXBLOCK + (index * 2));
1082 printk(" Algo: %04X/%02X", algo, key->algorithm);
1083
Michael Buesch66d2d082009-08-06 10:36:50 +02001084 if (index >= pairwise_keys_start) {
gregor kowski035d0242009-08-19 22:35:45 +02001085 if (key->algorithm == B43_SEC_ALGO_TKIP) {
1086 printk(" TKIP: ");
1087 offset = B43_SHM_SH_TKIPTSCTTAK + (index - 4) * (10 + 4);
1088 for (i = 0; i < 14; i += 2) {
1089 u16 tmp = b43_shm_read16(dev, B43_SHM_SHARED, offset + i);
1090 printk("%02X%02X", (tmp & 0xFF), ((tmp >> 8) & 0xFF));
1091 }
1092 }
Michael Buesch9cf7f242008-12-19 20:24:30 +01001093 rcmta0 = b43_shm_read32(dev, B43_SHM_RCMTA,
Michael Buesch66d2d082009-08-06 10:36:50 +02001094 ((index - pairwise_keys_start) * 2) + 0);
Michael Buesch9cf7f242008-12-19 20:24:30 +01001095 rcmta1 = b43_shm_read16(dev, B43_SHM_RCMTA,
Michael Buesch66d2d082009-08-06 10:36:50 +02001096 ((index - pairwise_keys_start) * 2) + 1);
Michael Buesch9cf7f242008-12-19 20:24:30 +01001097 *((__le32 *)(&mac[0])) = cpu_to_le32(rcmta0);
1098 *((__le16 *)(&mac[4])) = cpu_to_le16(rcmta1);
Johannes Berge91d8332009-07-15 17:21:41 +02001099 printk(" MAC: %pM", mac);
Michael Buesch9cf7f242008-12-19 20:24:30 +01001100 } else
1101 printk(" DEFAULT KEY");
1102 printk("\n");
1103 }
1104}
1105
Michael Buesche4d6b792007-09-18 15:39:42 -04001106void b43_power_saving_ctl_bits(struct b43_wldev *dev, unsigned int ps_flags)
1107{
1108 u32 macctl;
1109 u16 ucstat;
1110 bool hwps;
1111 bool awake;
1112 int i;
1113
1114 B43_WARN_ON((ps_flags & B43_PS_ENABLED) &&
1115 (ps_flags & B43_PS_DISABLED));
1116 B43_WARN_ON((ps_flags & B43_PS_AWAKE) && (ps_flags & B43_PS_ASLEEP));
1117
1118 if (ps_flags & B43_PS_ENABLED) {
Rusty Russell3db1cd52011-12-19 13:56:45 +00001119 hwps = true;
Michael Buesche4d6b792007-09-18 15:39:42 -04001120 } else if (ps_flags & B43_PS_DISABLED) {
Rusty Russell3db1cd52011-12-19 13:56:45 +00001121 hwps = false;
Michael Buesche4d6b792007-09-18 15:39:42 -04001122 } else {
1123 //TODO: If powersave is not off and FIXME is not set and we are not in adhoc
1124 // and thus is not an AP and we are associated, set bit 25
1125 }
1126 if (ps_flags & B43_PS_AWAKE) {
Rusty Russell3db1cd52011-12-19 13:56:45 +00001127 awake = true;
Michael Buesche4d6b792007-09-18 15:39:42 -04001128 } else if (ps_flags & B43_PS_ASLEEP) {
Rusty Russell3db1cd52011-12-19 13:56:45 +00001129 awake = false;
Michael Buesche4d6b792007-09-18 15:39:42 -04001130 } else {
1131 //TODO: If the device is awake or this is an AP, or we are scanning, or FIXME,
1132 // or we are associated, or FIXME, or the latest PS-Poll packet sent was
1133 // successful, set bit26
1134 }
1135
1136/* FIXME: For now we force awake-on and hwps-off */
Rusty Russell3db1cd52011-12-19 13:56:45 +00001137 hwps = false;
1138 awake = true;
Michael Buesche4d6b792007-09-18 15:39:42 -04001139
1140 macctl = b43_read32(dev, B43_MMIO_MACCTL);
1141 if (hwps)
1142 macctl |= B43_MACCTL_HWPS;
1143 else
1144 macctl &= ~B43_MACCTL_HWPS;
1145 if (awake)
1146 macctl |= B43_MACCTL_AWAKE;
1147 else
1148 macctl &= ~B43_MACCTL_AWAKE;
1149 b43_write32(dev, B43_MMIO_MACCTL, macctl);
1150 /* Commit write */
1151 b43_read32(dev, B43_MMIO_MACCTL);
Rafał Miłecki21d889d2011-05-18 02:06:38 +02001152 if (awake && dev->dev->core_rev >= 5) {
Michael Buesche4d6b792007-09-18 15:39:42 -04001153 /* Wait for the microcode to wake up. */
1154 for (i = 0; i < 100; i++) {
1155 ucstat = b43_shm_read16(dev, B43_SHM_SHARED,
1156 B43_SHM_SH_UCODESTAT);
1157 if (ucstat != B43_SHM_SH_UCODESTAT_SLEEP)
1158 break;
1159 udelay(10);
1160 }
1161 }
1162}
1163
Rafał Miłecki42c9a452011-07-06 15:45:27 +02001164#ifdef CONFIG_B43_BCMA
Rafał Miłecki49173592011-07-17 01:06:06 +02001165static void b43_bcma_phy_reset(struct b43_wldev *dev)
1166{
1167 u32 flags;
1168
1169 /* Put PHY into reset */
1170 flags = bcma_aread32(dev->dev->bdev, BCMA_IOCTL);
1171 flags |= B43_BCMA_IOCTL_PHY_RESET;
1172 flags |= B43_BCMA_IOCTL_PHY_BW_20MHZ; /* Make 20 MHz def */
1173 bcma_awrite32(dev->dev->bdev, BCMA_IOCTL, flags);
1174 udelay(2);
1175
1176 /* Take PHY out of reset */
1177 flags = bcma_aread32(dev->dev->bdev, BCMA_IOCTL);
1178 flags &= ~B43_BCMA_IOCTL_PHY_RESET;
1179 flags |= BCMA_IOCTL_FGC;
1180 bcma_awrite32(dev->dev->bdev, BCMA_IOCTL, flags);
1181 udelay(1);
1182
1183 /* Do not force clock anymore */
1184 flags = bcma_aread32(dev->dev->bdev, BCMA_IOCTL);
1185 flags &= ~BCMA_IOCTL_FGC;
1186 bcma_awrite32(dev->dev->bdev, BCMA_IOCTL, flags);
1187 udelay(1);
1188}
1189
Rafał Miłecki42c9a452011-07-06 15:45:27 +02001190static void b43_bcma_wireless_core_reset(struct b43_wldev *dev, bool gmode)
1191{
Rafał Miłecki88cceab2013-02-26 10:07:57 +01001192 u32 req = B43_BCMA_CLKCTLST_80211_PLL_REQ |
1193 B43_BCMA_CLKCTLST_PHY_PLL_REQ;
1194 u32 status = B43_BCMA_CLKCTLST_80211_PLL_ST |
1195 B43_BCMA_CLKCTLST_PHY_PLL_ST;
1196
Rafał Miłecki49173592011-07-17 01:06:06 +02001197 b43_device_enable(dev, B43_BCMA_IOCTL_PHY_CLKEN);
1198 bcma_core_set_clockmode(dev->dev->bdev, BCMA_CLKMODE_FAST);
1199 b43_bcma_phy_reset(dev);
Rafał Miłecki88cceab2013-02-26 10:07:57 +01001200 bcma_core_pll_ctl(dev->dev->bdev, req, status, true);
Rafał Miłecki42c9a452011-07-06 15:45:27 +02001201}
1202#endif
1203
Rafał Miłecki4da909e2011-06-02 01:07:12 +02001204static void b43_ssb_wireless_core_reset(struct b43_wldev *dev, bool gmode)
Michael Buesche4d6b792007-09-18 15:39:42 -04001205{
Rafał Miłeckid48ae5c2011-05-19 15:11:26 +02001206 struct ssb_device *sdev = dev->dev->sdev;
Michael Buesche4d6b792007-09-18 15:39:42 -04001207 u32 tmslow;
Rafał Miłecki4da909e2011-06-02 01:07:12 +02001208 u32 flags = 0;
Michael Buesche4d6b792007-09-18 15:39:42 -04001209
Rafał Miłecki4da909e2011-06-02 01:07:12 +02001210 if (gmode)
1211 flags |= B43_TMSLOW_GMODE;
Michael Buesche4d6b792007-09-18 15:39:42 -04001212 flags |= B43_TMSLOW_PHYCLKEN;
1213 flags |= B43_TMSLOW_PHYRESET;
Rafał Miłecki42ab1352010-12-09 20:56:01 +01001214 if (dev->phy.type == B43_PHYTYPE_N)
1215 flags |= B43_TMSLOW_PHY_BANDWIDTH_20MHZ; /* Make 20 MHz def */
Rafał Miłecki24ca39d2011-05-18 02:06:43 +02001216 b43_device_enable(dev, flags);
Michael Buesche4d6b792007-09-18 15:39:42 -04001217 msleep(2); /* Wait for the PLL to turn on. */
1218
1219 /* Now take the PHY out of Reset again */
Rafał Miłeckid48ae5c2011-05-19 15:11:26 +02001220 tmslow = ssb_read32(sdev, SSB_TMSLOW);
Michael Buesche4d6b792007-09-18 15:39:42 -04001221 tmslow |= SSB_TMSLOW_FGC;
1222 tmslow &= ~B43_TMSLOW_PHYRESET;
Rafał Miłeckid48ae5c2011-05-19 15:11:26 +02001223 ssb_write32(sdev, SSB_TMSLOW, tmslow);
1224 ssb_read32(sdev, SSB_TMSLOW); /* flush */
Michael Buesche4d6b792007-09-18 15:39:42 -04001225 msleep(1);
1226 tmslow &= ~SSB_TMSLOW_FGC;
Rafał Miłeckid48ae5c2011-05-19 15:11:26 +02001227 ssb_write32(sdev, SSB_TMSLOW, tmslow);
1228 ssb_read32(sdev, SSB_TMSLOW); /* flush */
Michael Buesche4d6b792007-09-18 15:39:42 -04001229 msleep(1);
Rafał Miłecki14952982011-05-17 18:57:28 +02001230}
1231
Rafał Miłecki4da909e2011-06-02 01:07:12 +02001232void b43_wireless_core_reset(struct b43_wldev *dev, bool gmode)
Rafał Miłecki14952982011-05-17 18:57:28 +02001233{
1234 u32 macctl;
1235
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02001236 switch (dev->dev->bus_type) {
Rafał Miłecki42c9a452011-07-06 15:45:27 +02001237#ifdef CONFIG_B43_BCMA
1238 case B43_BUS_BCMA:
1239 b43_bcma_wireless_core_reset(dev, gmode);
1240 break;
1241#endif
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02001242#ifdef CONFIG_B43_SSB
1243 case B43_BUS_SSB:
1244 b43_ssb_wireless_core_reset(dev, gmode);
1245 break;
1246#endif
1247 }
Michael Buesche4d6b792007-09-18 15:39:42 -04001248
Michael Bueschfb111372008-09-02 13:00:34 +02001249 /* Turn Analog ON, but only if we already know the PHY-type.
1250 * This protects against very early setup where we don't know the
1251 * PHY-type, yet. wireless_core_reset will be called once again later,
1252 * when we know the PHY-type. */
1253 if (dev->phy.ops)
Michael Bueschcb24f572008-09-03 12:12:20 +02001254 dev->phy.ops->switch_analog(dev, 1);
Michael Buesche4d6b792007-09-18 15:39:42 -04001255
1256 macctl = b43_read32(dev, B43_MMIO_MACCTL);
1257 macctl &= ~B43_MACCTL_GMODE;
Rafał Miłecki4da909e2011-06-02 01:07:12 +02001258 if (gmode)
Michael Buesche4d6b792007-09-18 15:39:42 -04001259 macctl |= B43_MACCTL_GMODE;
1260 macctl |= B43_MACCTL_IHR_ENABLED;
1261 b43_write32(dev, B43_MMIO_MACCTL, macctl);
1262}
1263
1264static void handle_irq_transmit_status(struct b43_wldev *dev)
1265{
1266 u32 v0, v1;
1267 u16 tmp;
1268 struct b43_txstatus stat;
1269
1270 while (1) {
1271 v0 = b43_read32(dev, B43_MMIO_XMITSTAT_0);
1272 if (!(v0 & 0x00000001))
1273 break;
1274 v1 = b43_read32(dev, B43_MMIO_XMITSTAT_1);
1275
1276 stat.cookie = (v0 >> 16);
1277 stat.seq = (v1 & 0x0000FFFF);
1278 stat.phy_stat = ((v1 & 0x00FF0000) >> 16);
1279 tmp = (v0 & 0x0000FFFF);
1280 stat.frame_count = ((tmp & 0xF000) >> 12);
1281 stat.rts_count = ((tmp & 0x0F00) >> 8);
1282 stat.supp_reason = ((tmp & 0x001C) >> 2);
1283 stat.pm_indicated = !!(tmp & 0x0080);
1284 stat.intermediate = !!(tmp & 0x0040);
1285 stat.for_ampdu = !!(tmp & 0x0020);
1286 stat.acked = !!(tmp & 0x0002);
1287
1288 b43_handle_txstatus(dev, &stat);
1289 }
1290}
1291
1292static void drain_txstatus_queue(struct b43_wldev *dev)
1293{
1294 u32 dummy;
1295
Rafał Miłecki21d889d2011-05-18 02:06:38 +02001296 if (dev->dev->core_rev < 5)
Michael Buesche4d6b792007-09-18 15:39:42 -04001297 return;
1298 /* Read all entries from the microcode TXstatus FIFO
1299 * and throw them away.
1300 */
1301 while (1) {
1302 dummy = b43_read32(dev, B43_MMIO_XMITSTAT_0);
1303 if (!(dummy & 0x00000001))
1304 break;
1305 dummy = b43_read32(dev, B43_MMIO_XMITSTAT_1);
1306 }
1307}
1308
1309static u32 b43_jssi_read(struct b43_wldev *dev)
1310{
1311 u32 val = 0;
1312
Hauke Mehrtens5c1da232013-03-23 18:07:02 +01001313 val = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_JSSI1);
Michael Buesche4d6b792007-09-18 15:39:42 -04001314 val <<= 16;
Hauke Mehrtens5c1da232013-03-23 18:07:02 +01001315 val |= b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_JSSI0);
Michael Buesche4d6b792007-09-18 15:39:42 -04001316
1317 return val;
1318}
1319
1320static void b43_jssi_write(struct b43_wldev *dev, u32 jssi)
1321{
Hauke Mehrtens5c1da232013-03-23 18:07:02 +01001322 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_JSSI0,
1323 (jssi & 0x0000FFFF));
1324 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_JSSI1,
1325 (jssi & 0xFFFF0000) >> 16);
Michael Buesche4d6b792007-09-18 15:39:42 -04001326}
1327
1328static void b43_generate_noise_sample(struct b43_wldev *dev)
1329{
1330 b43_jssi_write(dev, 0x7F7F7F7F);
Michael Bueschaa6c7ae2007-12-26 16:26:36 +01001331 b43_write32(dev, B43_MMIO_MACCMD,
1332 b43_read32(dev, B43_MMIO_MACCMD) | B43_MACCMD_BGNOISE);
Michael Buesche4d6b792007-09-18 15:39:42 -04001333}
1334
1335static void b43_calculate_link_quality(struct b43_wldev *dev)
1336{
1337 /* Top half of Link Quality calculation. */
1338
Michael Bueschef1a6282008-08-27 18:53:02 +02001339 if (dev->phy.type != B43_PHYTYPE_G)
1340 return;
Michael Buesche4d6b792007-09-18 15:39:42 -04001341 if (dev->noisecalc.calculation_running)
1342 return;
Rusty Russell3db1cd52011-12-19 13:56:45 +00001343 dev->noisecalc.calculation_running = true;
Michael Buesche4d6b792007-09-18 15:39:42 -04001344 dev->noisecalc.nr_samples = 0;
1345
1346 b43_generate_noise_sample(dev);
1347}
1348
1349static void handle_irq_noise(struct b43_wldev *dev)
1350{
Michael Bueschef1a6282008-08-27 18:53:02 +02001351 struct b43_phy_g *phy = dev->phy.g;
Michael Buesche4d6b792007-09-18 15:39:42 -04001352 u16 tmp;
1353 u8 noise[4];
1354 u8 i, j;
1355 s32 average;
1356
1357 /* Bottom half of Link Quality calculation. */
1358
Michael Bueschef1a6282008-08-27 18:53:02 +02001359 if (dev->phy.type != B43_PHYTYPE_G)
1360 return;
1361
Michael Buesch98a3b2f2008-06-12 12:36:29 +02001362 /* Possible race condition: It might be possible that the user
1363 * changed to a different channel in the meantime since we
1364 * started the calculation. We ignore that fact, since it's
1365 * not really that much of a problem. The background noise is
1366 * an estimation only anyway. Slightly wrong results will get damped
1367 * by the averaging of the 8 sample rounds. Additionally the
1368 * value is shortlived. So it will be replaced by the next noise
1369 * calculation round soon. */
1370
Michael Buesche4d6b792007-09-18 15:39:42 -04001371 B43_WARN_ON(!dev->noisecalc.calculation_running);
Michael Buesch1a094042007-09-20 11:13:40 -07001372 *((__le32 *)noise) = cpu_to_le32(b43_jssi_read(dev));
Michael Buesche4d6b792007-09-18 15:39:42 -04001373 if (noise[0] == 0x7F || noise[1] == 0x7F ||
1374 noise[2] == 0x7F || noise[3] == 0x7F)
1375 goto generate_new;
1376
1377 /* Get the noise samples. */
1378 B43_WARN_ON(dev->noisecalc.nr_samples >= 8);
1379 i = dev->noisecalc.nr_samples;
Harvey Harrisoncdbf0842008-05-02 13:47:48 -07001380 noise[0] = clamp_val(noise[0], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
1381 noise[1] = clamp_val(noise[1], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
1382 noise[2] = clamp_val(noise[2], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
1383 noise[3] = clamp_val(noise[3], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
Michael Buesche4d6b792007-09-18 15:39:42 -04001384 dev->noisecalc.samples[i][0] = phy->nrssi_lt[noise[0]];
1385 dev->noisecalc.samples[i][1] = phy->nrssi_lt[noise[1]];
1386 dev->noisecalc.samples[i][2] = phy->nrssi_lt[noise[2]];
1387 dev->noisecalc.samples[i][3] = phy->nrssi_lt[noise[3]];
1388 dev->noisecalc.nr_samples++;
1389 if (dev->noisecalc.nr_samples == 8) {
1390 /* Calculate the Link Quality by the noise samples. */
1391 average = 0;
1392 for (i = 0; i < 8; i++) {
1393 for (j = 0; j < 4; j++)
1394 average += dev->noisecalc.samples[i][j];
1395 }
1396 average /= (8 * 4);
1397 average *= 125;
1398 average += 64;
1399 average /= 128;
1400 tmp = b43_shm_read16(dev, B43_SHM_SHARED, 0x40C);
1401 tmp = (tmp / 128) & 0x1F;
1402 if (tmp >= 8)
1403 average += 2;
1404 else
1405 average -= 25;
1406 if (tmp == 8)
1407 average -= 72;
1408 else
1409 average -= 48;
1410
1411 dev->stats.link_noise = average;
Rusty Russell3db1cd52011-12-19 13:56:45 +00001412 dev->noisecalc.calculation_running = false;
Michael Buesche4d6b792007-09-18 15:39:42 -04001413 return;
1414 }
Michael Buesch98a3b2f2008-06-12 12:36:29 +02001415generate_new:
Michael Buesche4d6b792007-09-18 15:39:42 -04001416 b43_generate_noise_sample(dev);
1417}
1418
1419static void handle_irq_tbtt_indication(struct b43_wldev *dev)
1420{
Johannes Berg05c914f2008-09-11 00:01:58 +02001421 if (b43_is_mode(dev->wl, NL80211_IFTYPE_AP)) {
Michael Buesche4d6b792007-09-18 15:39:42 -04001422 ///TODO: PS TBTT
1423 } else {
1424 if (1 /*FIXME: the last PSpoll frame was sent successfully */ )
1425 b43_power_saving_ctl_bits(dev, 0);
1426 }
Johannes Berg05c914f2008-09-11 00:01:58 +02001427 if (b43_is_mode(dev->wl, NL80211_IFTYPE_ADHOC))
Rusty Russell3db1cd52011-12-19 13:56:45 +00001428 dev->dfq_valid = true;
Michael Buesche4d6b792007-09-18 15:39:42 -04001429}
1430
1431static void handle_irq_atim_end(struct b43_wldev *dev)
1432{
Michael Bueschaa6c7ae2007-12-26 16:26:36 +01001433 if (dev->dfq_valid) {
1434 b43_write32(dev, B43_MMIO_MACCMD,
1435 b43_read32(dev, B43_MMIO_MACCMD)
1436 | B43_MACCMD_DFQ_VALID);
Rusty Russell3db1cd52011-12-19 13:56:45 +00001437 dev->dfq_valid = false;
Michael Bueschaa6c7ae2007-12-26 16:26:36 +01001438 }
Michael Buesche4d6b792007-09-18 15:39:42 -04001439}
1440
1441static void handle_irq_pmq(struct b43_wldev *dev)
1442{
1443 u32 tmp;
1444
1445 //TODO: AP mode.
1446
1447 while (1) {
1448 tmp = b43_read32(dev, B43_MMIO_PS_STATUS);
1449 if (!(tmp & 0x00000008))
1450 break;
1451 }
1452 /* 16bit write is odd, but correct. */
1453 b43_write16(dev, B43_MMIO_PS_STATUS, 0x0002);
1454}
1455
1456static void b43_write_template_common(struct b43_wldev *dev,
John Daiker99da1852009-02-24 02:16:42 -08001457 const u8 *data, u16 size,
Michael Buesche4d6b792007-09-18 15:39:42 -04001458 u16 ram_offset,
1459 u16 shm_size_offset, u8 rate)
1460{
1461 u32 i, tmp;
1462 struct b43_plcp_hdr4 plcp;
1463
1464 plcp.data = 0;
1465 b43_generate_plcp_hdr(&plcp, size + FCS_LEN, rate);
1466 b43_ram_write(dev, ram_offset, le32_to_cpu(plcp.data));
1467 ram_offset += sizeof(u32);
1468 /* The PLCP is 6 bytes long, but we only wrote 4 bytes, yet.
1469 * So leave the first two bytes of the next write blank.
1470 */
1471 tmp = (u32) (data[0]) << 16;
1472 tmp |= (u32) (data[1]) << 24;
1473 b43_ram_write(dev, ram_offset, tmp);
1474 ram_offset += sizeof(u32);
1475 for (i = 2; i < size; i += sizeof(u32)) {
1476 tmp = (u32) (data[i + 0]);
1477 if (i + 1 < size)
1478 tmp |= (u32) (data[i + 1]) << 8;
1479 if (i + 2 < size)
1480 tmp |= (u32) (data[i + 2]) << 16;
1481 if (i + 3 < size)
1482 tmp |= (u32) (data[i + 3]) << 24;
1483 b43_ram_write(dev, ram_offset + i - 2, tmp);
1484 }
1485 b43_shm_write16(dev, B43_SHM_SHARED, shm_size_offset,
1486 size + sizeof(struct b43_plcp_hdr6));
1487}
1488
Michael Buesch5042c502008-04-05 15:05:00 +02001489/* Check if the use of the antenna that ieee80211 told us to
1490 * use is possible. This will fall back to DEFAULT.
1491 * "antenna_nr" is the antenna identifier we got from ieee80211. */
1492u8 b43_ieee80211_antenna_sanitize(struct b43_wldev *dev,
1493 u8 antenna_nr)
1494{
1495 u8 antenna_mask;
1496
1497 if (antenna_nr == 0) {
1498 /* Zero means "use default antenna". That's always OK. */
1499 return 0;
1500 }
1501
1502 /* Get the mask of available antennas. */
1503 if (dev->phy.gmode)
Rafał Miłecki05814832011-05-18 02:06:39 +02001504 antenna_mask = dev->dev->bus_sprom->ant_available_bg;
Michael Buesch5042c502008-04-05 15:05:00 +02001505 else
Rafał Miłecki05814832011-05-18 02:06:39 +02001506 antenna_mask = dev->dev->bus_sprom->ant_available_a;
Michael Buesch5042c502008-04-05 15:05:00 +02001507
1508 if (!(antenna_mask & (1 << (antenna_nr - 1)))) {
1509 /* This antenna is not available. Fall back to default. */
1510 return 0;
1511 }
1512
1513 return antenna_nr;
1514}
1515
Michael Buesch5042c502008-04-05 15:05:00 +02001516/* Convert a b43 antenna number value to the PHY TX control value. */
1517static u16 b43_antenna_to_phyctl(int antenna)
1518{
1519 switch (antenna) {
1520 case B43_ANTENNA0:
1521 return B43_TXH_PHY_ANT0;
1522 case B43_ANTENNA1:
1523 return B43_TXH_PHY_ANT1;
1524 case B43_ANTENNA2:
1525 return B43_TXH_PHY_ANT2;
1526 case B43_ANTENNA3:
1527 return B43_TXH_PHY_ANT3;
Gábor Stefanik64e368b2009-08-27 22:49:49 +02001528 case B43_ANTENNA_AUTO0:
1529 case B43_ANTENNA_AUTO1:
Michael Buesch5042c502008-04-05 15:05:00 +02001530 return B43_TXH_PHY_ANT01AUTO;
1531 }
1532 B43_WARN_ON(1);
1533 return 0;
1534}
1535
Michael Buesche4d6b792007-09-18 15:39:42 -04001536static void b43_write_beacon_template(struct b43_wldev *dev,
1537 u16 ram_offset,
Michael Buesch5042c502008-04-05 15:05:00 +02001538 u16 shm_size_offset)
Michael Buesche4d6b792007-09-18 15:39:42 -04001539{
Michael Buesch47f76ca2007-12-27 22:15:11 +01001540 unsigned int i, len, variable_len;
Michael Buesche66fee62007-12-26 17:47:10 +01001541 const struct ieee80211_mgmt *bcn;
1542 const u8 *ie;
Rusty Russell3db1cd52011-12-19 13:56:45 +00001543 bool tim_found = false;
Michael Buesch5042c502008-04-05 15:05:00 +02001544 unsigned int rate;
1545 u16 ctl;
1546 int antenna;
Johannes Berge039fa42008-05-15 12:55:29 +02001547 struct ieee80211_tx_info *info = IEEE80211_SKB_CB(dev->wl->current_beacon);
Michael Buesche4d6b792007-09-18 15:39:42 -04001548
Michael Buesche66fee62007-12-26 17:47:10 +01001549 bcn = (const struct ieee80211_mgmt *)(dev->wl->current_beacon->data);
1550 len = min((size_t) dev->wl->current_beacon->len,
Michael Buesche4d6b792007-09-18 15:39:42 -04001551 0x200 - sizeof(struct b43_plcp_hdr6));
Johannes Berge039fa42008-05-15 12:55:29 +02001552 rate = ieee80211_get_tx_rate(dev->wl->hw, info)->hw_value;
Michael Buesche66fee62007-12-26 17:47:10 +01001553
1554 b43_write_template_common(dev, (const u8 *)bcn,
Michael Buesche4d6b792007-09-18 15:39:42 -04001555 len, ram_offset, shm_size_offset, rate);
Michael Buesche66fee62007-12-26 17:47:10 +01001556
Michael Buesch5042c502008-04-05 15:05:00 +02001557 /* Write the PHY TX control parameters. */
Johannes Berg0f4ac382008-10-09 12:18:04 +02001558 antenna = B43_ANTENNA_DEFAULT;
Michael Buesch5042c502008-04-05 15:05:00 +02001559 antenna = b43_antenna_to_phyctl(antenna);
1560 ctl = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_BEACPHYCTL);
1561 /* We can't send beacons with short preamble. Would get PHY errors. */
1562 ctl &= ~B43_TXH_PHY_SHORTPRMBL;
1563 ctl &= ~B43_TXH_PHY_ANT;
1564 ctl &= ~B43_TXH_PHY_ENC;
1565 ctl |= antenna;
1566 if (b43_is_cck_rate(rate))
1567 ctl |= B43_TXH_PHY_ENC_CCK;
1568 else
1569 ctl |= B43_TXH_PHY_ENC_OFDM;
1570 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_BEACPHYCTL, ctl);
1571
Michael Buesche66fee62007-12-26 17:47:10 +01001572 /* Find the position of the TIM and the DTIM_period value
1573 * and write them to SHM. */
1574 ie = bcn->u.beacon.variable;
Michael Buesch47f76ca2007-12-27 22:15:11 +01001575 variable_len = len - offsetof(struct ieee80211_mgmt, u.beacon.variable);
1576 for (i = 0; i < variable_len - 2; ) {
Michael Buesche66fee62007-12-26 17:47:10 +01001577 uint8_t ie_id, ie_len;
1578
1579 ie_id = ie[i];
1580 ie_len = ie[i + 1];
1581 if (ie_id == 5) {
1582 u16 tim_position;
1583 u16 dtim_period;
1584 /* This is the TIM Information Element */
1585
1586 /* Check whether the ie_len is in the beacon data range. */
Michael Buesch47f76ca2007-12-27 22:15:11 +01001587 if (variable_len < ie_len + 2 + i)
Michael Buesche66fee62007-12-26 17:47:10 +01001588 break;
1589 /* A valid TIM is at least 4 bytes long. */
1590 if (ie_len < 4)
1591 break;
Rusty Russell3db1cd52011-12-19 13:56:45 +00001592 tim_found = true;
Michael Buesche66fee62007-12-26 17:47:10 +01001593
1594 tim_position = sizeof(struct b43_plcp_hdr6);
1595 tim_position += offsetof(struct ieee80211_mgmt, u.beacon.variable);
1596 tim_position += i;
1597
1598 dtim_period = ie[i + 3];
1599
1600 b43_shm_write16(dev, B43_SHM_SHARED,
1601 B43_SHM_SH_TIMBPOS, tim_position);
1602 b43_shm_write16(dev, B43_SHM_SHARED,
1603 B43_SHM_SH_DTIMPER, dtim_period);
1604 break;
1605 }
1606 i += ie_len + 2;
1607 }
1608 if (!tim_found) {
Johannes Berg04dea132008-05-20 12:10:49 +02001609 /*
1610 * If ucode wants to modify TIM do it behind the beacon, this
1611 * will happen, for example, when doing mesh networking.
1612 */
1613 b43_shm_write16(dev, B43_SHM_SHARED,
1614 B43_SHM_SH_TIMBPOS,
1615 len + sizeof(struct b43_plcp_hdr6));
1616 b43_shm_write16(dev, B43_SHM_SHARED,
1617 B43_SHM_SH_DTIMPER, 0);
1618 }
1619 b43dbg(dev->wl, "Updated beacon template at 0x%x\n", ram_offset);
Michael Buesche4d6b792007-09-18 15:39:42 -04001620}
1621
Michael Buesch6b4bec012008-05-20 12:16:28 +02001622static void b43_upload_beacon0(struct b43_wldev *dev)
1623{
1624 struct b43_wl *wl = dev->wl;
1625
1626 if (wl->beacon0_uploaded)
1627 return;
Hauke Mehrtens5c1da232013-03-23 18:07:02 +01001628 b43_write_beacon_template(dev, B43_SHM_SH_BT_BASE0, B43_SHM_SH_BTL0);
Rusty Russell3db1cd52011-12-19 13:56:45 +00001629 wl->beacon0_uploaded = true;
Michael Buesch6b4bec012008-05-20 12:16:28 +02001630}
1631
1632static void b43_upload_beacon1(struct b43_wldev *dev)
1633{
1634 struct b43_wl *wl = dev->wl;
1635
1636 if (wl->beacon1_uploaded)
1637 return;
Hauke Mehrtens5c1da232013-03-23 18:07:02 +01001638 b43_write_beacon_template(dev, B43_SHM_SH_BT_BASE1, B43_SHM_SH_BTL1);
Rusty Russell3db1cd52011-12-19 13:56:45 +00001639 wl->beacon1_uploaded = true;
Michael Buesch6b4bec012008-05-20 12:16:28 +02001640}
1641
Michael Bueschc97a4cc2008-04-05 15:02:09 +02001642static void handle_irq_beacon(struct b43_wldev *dev)
1643{
1644 struct b43_wl *wl = dev->wl;
1645 u32 cmd, beacon0_valid, beacon1_valid;
1646
Johannes Berg05c914f2008-09-11 00:01:58 +02001647 if (!b43_is_mode(wl, NL80211_IFTYPE_AP) &&
Manual Munz8c235162011-09-18 18:24:03 -05001648 !b43_is_mode(wl, NL80211_IFTYPE_MESH_POINT) &&
1649 !b43_is_mode(wl, NL80211_IFTYPE_ADHOC))
Michael Bueschc97a4cc2008-04-05 15:02:09 +02001650 return;
1651
1652 /* This is the bottom half of the asynchronous beacon update. */
1653
1654 /* Ignore interrupt in the future. */
Michael Buesch13790722009-04-08 21:26:27 +02001655 dev->irq_mask &= ~B43_IRQ_BEACON;
Michael Bueschc97a4cc2008-04-05 15:02:09 +02001656
1657 cmd = b43_read32(dev, B43_MMIO_MACCMD);
1658 beacon0_valid = (cmd & B43_MACCMD_BEACON0_VALID);
1659 beacon1_valid = (cmd & B43_MACCMD_BEACON1_VALID);
1660
1661 /* Schedule interrupt manually, if busy. */
1662 if (beacon0_valid && beacon1_valid) {
1663 b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, B43_IRQ_BEACON);
Michael Buesch13790722009-04-08 21:26:27 +02001664 dev->irq_mask |= B43_IRQ_BEACON;
Michael Bueschc97a4cc2008-04-05 15:02:09 +02001665 return;
1666 }
1667
Michael Buesch6b4bec012008-05-20 12:16:28 +02001668 if (unlikely(wl->beacon_templates_virgin)) {
1669 /* We never uploaded a beacon before.
1670 * Upload both templates now, but only mark one valid. */
Rusty Russell3db1cd52011-12-19 13:56:45 +00001671 wl->beacon_templates_virgin = false;
Michael Buesch6b4bec012008-05-20 12:16:28 +02001672 b43_upload_beacon0(dev);
1673 b43_upload_beacon1(dev);
Michael Bueschc97a4cc2008-04-05 15:02:09 +02001674 cmd = b43_read32(dev, B43_MMIO_MACCMD);
1675 cmd |= B43_MACCMD_BEACON0_VALID;
1676 b43_write32(dev, B43_MMIO_MACCMD, cmd);
Michael Buesch6b4bec012008-05-20 12:16:28 +02001677 } else {
1678 if (!beacon0_valid) {
1679 b43_upload_beacon0(dev);
1680 cmd = b43_read32(dev, B43_MMIO_MACCMD);
1681 cmd |= B43_MACCMD_BEACON0_VALID;
1682 b43_write32(dev, B43_MMIO_MACCMD, cmd);
1683 } else if (!beacon1_valid) {
1684 b43_upload_beacon1(dev);
1685 cmd = b43_read32(dev, B43_MMIO_MACCMD);
1686 cmd |= B43_MACCMD_BEACON1_VALID;
1687 b43_write32(dev, B43_MMIO_MACCMD, cmd);
Michael Bueschc97a4cc2008-04-05 15:02:09 +02001688 }
Michael Bueschc97a4cc2008-04-05 15:02:09 +02001689 }
1690}
1691
Michael Buesch36dbd952009-09-04 22:51:29 +02001692static void b43_do_beacon_update_trigger_work(struct b43_wldev *dev)
1693{
1694 u32 old_irq_mask = dev->irq_mask;
1695
1696 /* update beacon right away or defer to irq */
1697 handle_irq_beacon(dev);
1698 if (old_irq_mask != dev->irq_mask) {
1699 /* The handler updated the IRQ mask. */
1700 B43_WARN_ON(!dev->irq_mask);
1701 if (b43_read32(dev, B43_MMIO_GEN_IRQ_MASK)) {
1702 b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, dev->irq_mask);
1703 } else {
1704 /* Device interrupts are currently disabled. That means
1705 * we just ran the hardirq handler and scheduled the
1706 * IRQ thread. The thread will write the IRQ mask when
1707 * it finished, so there's nothing to do here. Writing
1708 * the mask _here_ would incorrectly re-enable IRQs. */
1709 }
1710 }
1711}
1712
Michael Buescha82d9922008-04-04 21:40:06 +02001713static void b43_beacon_update_trigger_work(struct work_struct *work)
1714{
1715 struct b43_wl *wl = container_of(work, struct b43_wl,
1716 beacon_update_trigger);
1717 struct b43_wldev *dev;
1718
1719 mutex_lock(&wl->mutex);
1720 dev = wl->current_dev;
1721 if (likely(dev && (b43_status(dev) >= B43_STAT_INITIALIZED))) {
Rafał Miłecki505fb012011-05-19 15:11:27 +02001722 if (b43_bus_host_is_sdio(dev->dev)) {
Michael Buesch36dbd952009-09-04 22:51:29 +02001723 /* wl->mutex is enough. */
1724 b43_do_beacon_update_trigger_work(dev);
1725 mmiowb();
1726 } else {
1727 spin_lock_irq(&wl->hardirq_lock);
1728 b43_do_beacon_update_trigger_work(dev);
1729 mmiowb();
1730 spin_unlock_irq(&wl->hardirq_lock);
1731 }
Michael Buescha82d9922008-04-04 21:40:06 +02001732 }
1733 mutex_unlock(&wl->mutex);
1734}
1735
Michael Bueschd4df6f12007-12-26 18:04:14 +01001736/* Asynchronously update the packet templates in template RAM.
Michael Buesch36dbd952009-09-04 22:51:29 +02001737 * Locking: Requires wl->mutex to be locked. */
Johannes Berg9d139c82008-07-09 14:40:37 +02001738static void b43_update_templates(struct b43_wl *wl)
Michael Buesche4d6b792007-09-18 15:39:42 -04001739{
Johannes Berg9d139c82008-07-09 14:40:37 +02001740 struct sk_buff *beacon;
1741
Michael Buesche66fee62007-12-26 17:47:10 +01001742 /* This is the top half of the ansynchronous beacon update.
1743 * The bottom half is the beacon IRQ.
1744 * Beacon update must be asynchronous to avoid sending an
1745 * invalid beacon. This can happen for example, if the firmware
1746 * transmits a beacon while we are updating it. */
Michael Buesche4d6b792007-09-18 15:39:42 -04001747
Johannes Berg9d139c82008-07-09 14:40:37 +02001748 /* We could modify the existing beacon and set the aid bit in
1749 * the TIM field, but that would probably require resizing and
1750 * moving of data within the beacon template.
1751 * Simply request a new beacon and let mac80211 do the hard work. */
1752 beacon = ieee80211_beacon_get(wl->hw, wl->vif);
1753 if (unlikely(!beacon))
1754 return;
1755
Michael Buesche66fee62007-12-26 17:47:10 +01001756 if (wl->current_beacon)
1757 dev_kfree_skb_any(wl->current_beacon);
1758 wl->current_beacon = beacon;
Rusty Russell3db1cd52011-12-19 13:56:45 +00001759 wl->beacon0_uploaded = false;
1760 wl->beacon1_uploaded = false;
Luis R. Rodriguez42935ec2009-07-29 20:08:07 -04001761 ieee80211_queue_work(wl->hw, &wl->beacon_update_trigger);
Michael Buesche4d6b792007-09-18 15:39:42 -04001762}
1763
Michael Buesche4d6b792007-09-18 15:39:42 -04001764static void b43_set_beacon_int(struct b43_wldev *dev, u16 beacon_int)
1765{
1766 b43_time_lock(dev);
Rafał Miłecki21d889d2011-05-18 02:06:38 +02001767 if (dev->dev->core_rev >= 3) {
Michael Buescha82d9922008-04-04 21:40:06 +02001768 b43_write32(dev, B43_MMIO_TSF_CFP_REP, (beacon_int << 16));
1769 b43_write32(dev, B43_MMIO_TSF_CFP_START, (beacon_int << 10));
Michael Buesche4d6b792007-09-18 15:39:42 -04001770 } else {
1771 b43_write16(dev, 0x606, (beacon_int >> 6));
1772 b43_write16(dev, 0x610, beacon_int);
1773 }
1774 b43_time_unlock(dev);
Michael Buescha82d9922008-04-04 21:40:06 +02001775 b43dbg(dev->wl, "Set beacon interval to %u\n", beacon_int);
Michael Buesche4d6b792007-09-18 15:39:42 -04001776}
1777
Michael Bueschafa83e22008-05-19 23:51:37 +02001778static void b43_handle_firmware_panic(struct b43_wldev *dev)
1779{
1780 u16 reason;
1781
1782 /* Read the register that contains the reason code for the panic. */
1783 reason = b43_shm_read16(dev, B43_SHM_SCRATCH, B43_FWPANIC_REASON_REG);
1784 b43err(dev->wl, "Whoopsy, firmware panic! Reason: %u\n", reason);
1785
1786 switch (reason) {
1787 default:
1788 b43dbg(dev->wl, "The panic reason is unknown.\n");
1789 /* fallthrough */
1790 case B43_FWPANIC_DIE:
1791 /* Do not restart the controller or firmware.
1792 * The device is nonfunctional from now on.
1793 * Restarting would result in this panic to trigger again,
1794 * so we avoid that recursion. */
1795 break;
1796 case B43_FWPANIC_RESTART:
1797 b43_controller_restart(dev, "Microcode panic");
1798 break;
1799 }
1800}
1801
Michael Buesche4d6b792007-09-18 15:39:42 -04001802static void handle_irq_ucode_debug(struct b43_wldev *dev)
1803{
Michael Buesche48b0ee2008-05-17 22:44:35 +02001804 unsigned int i, cnt;
Michael Buesch53c06852008-05-20 00:24:36 +02001805 u16 reason, marker_id, marker_line;
Michael Buesche48b0ee2008-05-17 22:44:35 +02001806 __le16 *buf;
1807
1808 /* The proprietary firmware doesn't have this IRQ. */
1809 if (!dev->fw.opensource)
1810 return;
1811
Michael Bueschafa83e22008-05-19 23:51:37 +02001812 /* Read the register that contains the reason code for this IRQ. */
1813 reason = b43_shm_read16(dev, B43_SHM_SCRATCH, B43_DEBUGIRQ_REASON_REG);
1814
Michael Buesche48b0ee2008-05-17 22:44:35 +02001815 switch (reason) {
1816 case B43_DEBUGIRQ_PANIC:
Michael Bueschafa83e22008-05-19 23:51:37 +02001817 b43_handle_firmware_panic(dev);
Michael Buesche48b0ee2008-05-17 22:44:35 +02001818 break;
1819 case B43_DEBUGIRQ_DUMP_SHM:
1820 if (!B43_DEBUG)
1821 break; /* Only with driver debugging enabled. */
1822 buf = kmalloc(4096, GFP_ATOMIC);
1823 if (!buf) {
1824 b43dbg(dev->wl, "SHM-dump: Failed to allocate memory\n");
1825 goto out;
1826 }
1827 for (i = 0; i < 4096; i += 2) {
1828 u16 tmp = b43_shm_read16(dev, B43_SHM_SHARED, i);
1829 buf[i / 2] = cpu_to_le16(tmp);
1830 }
1831 b43info(dev->wl, "Shared memory dump:\n");
1832 print_hex_dump(KERN_INFO, "", DUMP_PREFIX_OFFSET,
1833 16, 2, buf, 4096, 1);
1834 kfree(buf);
1835 break;
1836 case B43_DEBUGIRQ_DUMP_REGS:
1837 if (!B43_DEBUG)
1838 break; /* Only with driver debugging enabled. */
1839 b43info(dev->wl, "Microcode register dump:\n");
1840 for (i = 0, cnt = 0; i < 64; i++) {
1841 u16 tmp = b43_shm_read16(dev, B43_SHM_SCRATCH, i);
1842 if (cnt == 0)
1843 printk(KERN_INFO);
1844 printk("r%02u: 0x%04X ", i, tmp);
1845 cnt++;
1846 if (cnt == 6) {
1847 printk("\n");
1848 cnt = 0;
1849 }
1850 }
1851 printk("\n");
1852 break;
Michael Buesch53c06852008-05-20 00:24:36 +02001853 case B43_DEBUGIRQ_MARKER:
1854 if (!B43_DEBUG)
1855 break; /* Only with driver debugging enabled. */
1856 marker_id = b43_shm_read16(dev, B43_SHM_SCRATCH,
1857 B43_MARKER_ID_REG);
1858 marker_line = b43_shm_read16(dev, B43_SHM_SCRATCH,
1859 B43_MARKER_LINE_REG);
1860 b43info(dev->wl, "The firmware just executed the MARKER(%u) "
1861 "at line number %u\n",
1862 marker_id, marker_line);
1863 break;
Michael Buesche48b0ee2008-05-17 22:44:35 +02001864 default:
1865 b43dbg(dev->wl, "Debug-IRQ triggered for unknown reason: %u\n",
1866 reason);
1867 }
1868out:
Michael Bueschafa83e22008-05-19 23:51:37 +02001869 /* Acknowledge the debug-IRQ, so the firmware can continue. */
1870 b43_shm_write16(dev, B43_SHM_SCRATCH,
1871 B43_DEBUGIRQ_REASON_REG, B43_DEBUGIRQ_ACK);
Michael Buesche4d6b792007-09-18 15:39:42 -04001872}
1873
Michael Buesch36dbd952009-09-04 22:51:29 +02001874static void b43_do_interrupt_thread(struct b43_wldev *dev)
Michael Buesche4d6b792007-09-18 15:39:42 -04001875{
1876 u32 reason;
1877 u32 dma_reason[ARRAY_SIZE(dev->dma_reason)];
1878 u32 merged_dma_reason = 0;
Michael Buesch21954c32007-09-27 15:31:40 +02001879 int i;
Michael Buesche4d6b792007-09-18 15:39:42 -04001880
Michael Buesch36dbd952009-09-04 22:51:29 +02001881 if (unlikely(b43_status(dev) != B43_STAT_STARTED))
1882 return;
Michael Buesche4d6b792007-09-18 15:39:42 -04001883
1884 reason = dev->irq_reason;
1885 for (i = 0; i < ARRAY_SIZE(dma_reason); i++) {
1886 dma_reason[i] = dev->dma_reason[i];
1887 merged_dma_reason |= dma_reason[i];
1888 }
1889
1890 if (unlikely(reason & B43_IRQ_MAC_TXERR))
1891 b43err(dev->wl, "MAC transmission error\n");
1892
Stefano Brivio00e0b8c2007-11-25 11:10:33 +01001893 if (unlikely(reason & B43_IRQ_PHY_TXERR)) {
Michael Buesche4d6b792007-09-18 15:39:42 -04001894 b43err(dev->wl, "PHY transmission error\n");
Stefano Brivio00e0b8c2007-11-25 11:10:33 +01001895 rmb();
1896 if (unlikely(atomic_dec_and_test(&dev->phy.txerr_cnt))) {
1897 atomic_set(&dev->phy.txerr_cnt,
1898 B43_PHY_TX_BADNESS_LIMIT);
1899 b43err(dev->wl, "Too many PHY TX errors, "
1900 "restarting the controller\n");
1901 b43_controller_restart(dev, "PHY TX errors");
1902 }
1903 }
Michael Buesche4d6b792007-09-18 15:39:42 -04001904
Thommy Jakobsson73b82bf2013-04-23 21:45:11 +02001905 if (unlikely(merged_dma_reason & (B43_DMAIRQ_FATALMASK))) {
1906 b43err(dev->wl,
1907 "Fatal DMA error: 0x%08X, 0x%08X, 0x%08X, 0x%08X, 0x%08X, 0x%08X\n",
1908 dma_reason[0], dma_reason[1],
1909 dma_reason[2], dma_reason[3],
1910 dma_reason[4], dma_reason[5]);
1911 b43err(dev->wl, "This device does not support DMA "
Larry Fingerbb64d952010-06-19 08:29:08 -05001912 "on your system. It will now be switched to PIO.\n");
Thommy Jakobsson73b82bf2013-04-23 21:45:11 +02001913 /* Fall back to PIO transfers if we get fatal DMA errors! */
1914 dev->use_pio = true;
1915 b43_controller_restart(dev, "DMA error");
1916 return;
Michael Buesche4d6b792007-09-18 15:39:42 -04001917 }
1918
1919 if (unlikely(reason & B43_IRQ_UCODE_DEBUG))
1920 handle_irq_ucode_debug(dev);
1921 if (reason & B43_IRQ_TBTT_INDI)
1922 handle_irq_tbtt_indication(dev);
1923 if (reason & B43_IRQ_ATIM_END)
1924 handle_irq_atim_end(dev);
1925 if (reason & B43_IRQ_BEACON)
1926 handle_irq_beacon(dev);
1927 if (reason & B43_IRQ_PMQ)
1928 handle_irq_pmq(dev);
Michael Buesch21954c32007-09-27 15:31:40 +02001929 if (reason & B43_IRQ_TXFIFO_FLUSH_OK)
1930 ;/* TODO */
1931 if (reason & B43_IRQ_NOISESAMPLE_OK)
Michael Buesche4d6b792007-09-18 15:39:42 -04001932 handle_irq_noise(dev);
1933
1934 /* Check the DMA reason registers for received data. */
Thommy Jakobsson73b82bf2013-04-23 21:45:11 +02001935 if (dma_reason[0] & B43_DMAIRQ_RDESC_UFLOW) {
1936 if (B43_DEBUG)
1937 b43warn(dev->wl, "RX descriptor underrun\n");
1938 b43_dma_handle_rx_overflow(dev->dma.rx_ring);
1939 }
Michael Buesch5100d5a2008-03-29 21:01:16 +01001940 if (dma_reason[0] & B43_DMAIRQ_RX_DONE) {
1941 if (b43_using_pio_transfers(dev))
1942 b43_pio_rx(dev->pio.rx_queue);
1943 else
1944 b43_dma_rx(dev->dma.rx_ring);
1945 }
Michael Buesche4d6b792007-09-18 15:39:42 -04001946 B43_WARN_ON(dma_reason[1] & B43_DMAIRQ_RX_DONE);
1947 B43_WARN_ON(dma_reason[2] & B43_DMAIRQ_RX_DONE);
Michael Bueschb27faf82008-03-06 16:32:46 +01001948 B43_WARN_ON(dma_reason[3] & B43_DMAIRQ_RX_DONE);
Michael Buesche4d6b792007-09-18 15:39:42 -04001949 B43_WARN_ON(dma_reason[4] & B43_DMAIRQ_RX_DONE);
1950 B43_WARN_ON(dma_reason[5] & B43_DMAIRQ_RX_DONE);
1951
Michael Buesch21954c32007-09-27 15:31:40 +02001952 if (reason & B43_IRQ_TX_OK)
Michael Buesche4d6b792007-09-18 15:39:42 -04001953 handle_irq_transmit_status(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04001954
Michael Buesch36dbd952009-09-04 22:51:29 +02001955 /* Re-enable interrupts on the device by restoring the current interrupt mask. */
Michael Buesch13790722009-04-08 21:26:27 +02001956 b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, dev->irq_mask);
Michael Buesch990b86f2009-09-12 00:48:03 +02001957
1958#if B43_DEBUG
1959 if (b43_debug(dev, B43_DBG_VERBOSESTATS)) {
1960 dev->irq_count++;
1961 for (i = 0; i < ARRAY_SIZE(dev->irq_bit_count); i++) {
1962 if (reason & (1 << i))
1963 dev->irq_bit_count[i]++;
1964 }
1965 }
1966#endif
Michael Buesche4d6b792007-09-18 15:39:42 -04001967}
1968
Michael Buesch36dbd952009-09-04 22:51:29 +02001969/* Interrupt thread handler. Handles device interrupts in thread context. */
1970static irqreturn_t b43_interrupt_thread_handler(int irq, void *dev_id)
Michael Buesche4d6b792007-09-18 15:39:42 -04001971{
Michael Buesche4d6b792007-09-18 15:39:42 -04001972 struct b43_wldev *dev = dev_id;
Michael Buesch36dbd952009-09-04 22:51:29 +02001973
1974 mutex_lock(&dev->wl->mutex);
1975 b43_do_interrupt_thread(dev);
1976 mmiowb();
1977 mutex_unlock(&dev->wl->mutex);
1978
1979 return IRQ_HANDLED;
1980}
1981
1982static irqreturn_t b43_do_interrupt(struct b43_wldev *dev)
1983{
Michael Buesche4d6b792007-09-18 15:39:42 -04001984 u32 reason;
1985
Michael Buesch36dbd952009-09-04 22:51:29 +02001986 /* This code runs under wl->hardirq_lock, but _only_ on non-SDIO busses.
1987 * On SDIO, this runs under wl->mutex. */
Michael Buesche4d6b792007-09-18 15:39:42 -04001988
Michael Buesche4d6b792007-09-18 15:39:42 -04001989 reason = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
1990 if (reason == 0xffffffff) /* shared IRQ */
Michael Buesch36dbd952009-09-04 22:51:29 +02001991 return IRQ_NONE;
Michael Buesch13790722009-04-08 21:26:27 +02001992 reason &= dev->irq_mask;
Michael Buesche4d6b792007-09-18 15:39:42 -04001993 if (!reason)
Sebastian Andrzej Siewiorcae56142011-07-07 21:58:10 +02001994 return IRQ_NONE;
Michael Buesche4d6b792007-09-18 15:39:42 -04001995
1996 dev->dma_reason[0] = b43_read32(dev, B43_MMIO_DMA0_REASON)
Thommy Jakobsson73b82bf2013-04-23 21:45:11 +02001997 & 0x0001FC00;
Michael Buesche4d6b792007-09-18 15:39:42 -04001998 dev->dma_reason[1] = b43_read32(dev, B43_MMIO_DMA1_REASON)
1999 & 0x0000DC00;
2000 dev->dma_reason[2] = b43_read32(dev, B43_MMIO_DMA2_REASON)
2001 & 0x0000DC00;
2002 dev->dma_reason[3] = b43_read32(dev, B43_MMIO_DMA3_REASON)
2003 & 0x0001DC00;
2004 dev->dma_reason[4] = b43_read32(dev, B43_MMIO_DMA4_REASON)
2005 & 0x0000DC00;
Michael Buesch13790722009-04-08 21:26:27 +02002006/* Unused ring
Michael Buesche4d6b792007-09-18 15:39:42 -04002007 dev->dma_reason[5] = b43_read32(dev, B43_MMIO_DMA5_REASON)
2008 & 0x0000DC00;
Michael Buesch13790722009-04-08 21:26:27 +02002009*/
Michael Buesche4d6b792007-09-18 15:39:42 -04002010
Michael Buesch36dbd952009-09-04 22:51:29 +02002011 /* ACK the interrupt. */
2012 b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, reason);
2013 b43_write32(dev, B43_MMIO_DMA0_REASON, dev->dma_reason[0]);
2014 b43_write32(dev, B43_MMIO_DMA1_REASON, dev->dma_reason[1]);
2015 b43_write32(dev, B43_MMIO_DMA2_REASON, dev->dma_reason[2]);
2016 b43_write32(dev, B43_MMIO_DMA3_REASON, dev->dma_reason[3]);
2017 b43_write32(dev, B43_MMIO_DMA4_REASON, dev->dma_reason[4]);
2018/* Unused ring
2019 b43_write32(dev, B43_MMIO_DMA5_REASON, dev->dma_reason[5]);
2020*/
2021
2022 /* Disable IRQs on the device. The IRQ thread handler will re-enable them. */
Michael Buesch13790722009-04-08 21:26:27 +02002023 b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, 0);
Michael Buesch36dbd952009-09-04 22:51:29 +02002024 /* Save the reason bitmasks for the IRQ thread handler. */
Michael Buesche4d6b792007-09-18 15:39:42 -04002025 dev->irq_reason = reason;
Michael Buesch36dbd952009-09-04 22:51:29 +02002026
2027 return IRQ_WAKE_THREAD;
2028}
2029
2030/* Interrupt handler top-half. This runs with interrupts disabled. */
2031static irqreturn_t b43_interrupt_handler(int irq, void *dev_id)
2032{
2033 struct b43_wldev *dev = dev_id;
2034 irqreturn_t ret;
2035
2036 if (unlikely(b43_status(dev) < B43_STAT_STARTED))
2037 return IRQ_NONE;
2038
2039 spin_lock(&dev->wl->hardirq_lock);
2040 ret = b43_do_interrupt(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04002041 mmiowb();
Michael Buesch36dbd952009-09-04 22:51:29 +02002042 spin_unlock(&dev->wl->hardirq_lock);
Michael Buesche4d6b792007-09-18 15:39:42 -04002043
2044 return ret;
2045}
2046
Albert Herranz3dbba8e2009-09-10 19:34:49 +02002047/* SDIO interrupt handler. This runs in process context. */
2048static void b43_sdio_interrupt_handler(struct b43_wldev *dev)
2049{
2050 struct b43_wl *wl = dev->wl;
Albert Herranz3dbba8e2009-09-10 19:34:49 +02002051 irqreturn_t ret;
2052
Albert Herranz3dbba8e2009-09-10 19:34:49 +02002053 mutex_lock(&wl->mutex);
Albert Herranz3dbba8e2009-09-10 19:34:49 +02002054
2055 ret = b43_do_interrupt(dev);
2056 if (ret == IRQ_WAKE_THREAD)
2057 b43_do_interrupt_thread(dev);
2058
Albert Herranz3dbba8e2009-09-10 19:34:49 +02002059 mutex_unlock(&wl->mutex);
2060}
2061
Michael Buesch1a9f5092009-01-23 21:21:51 +01002062void b43_do_release_fw(struct b43_firmware_file *fw)
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002063{
2064 release_firmware(fw->data);
2065 fw->data = NULL;
2066 fw->filename = NULL;
2067}
2068
Michael Buesche4d6b792007-09-18 15:39:42 -04002069static void b43_release_firmware(struct b43_wldev *dev)
2070{
Michael Buesch1a9f5092009-01-23 21:21:51 +01002071 b43_do_release_fw(&dev->fw.ucode);
2072 b43_do_release_fw(&dev->fw.pcm);
2073 b43_do_release_fw(&dev->fw.initvals);
2074 b43_do_release_fw(&dev->fw.initvals_band);
Michael Buesche4d6b792007-09-18 15:39:42 -04002075}
2076
Michael Buescheb189d8b2008-01-28 14:47:41 -08002077static void b43_print_fw_helptext(struct b43_wl *wl, bool error)
Michael Buesche4d6b792007-09-18 15:39:42 -04002078{
Hannes Ederfc68ed42009-02-14 11:50:06 +00002079 const char text[] =
2080 "You must go to " \
2081 "http://wireless.kernel.org/en/users/Drivers/b43#devicefirmware " \
2082 "and download the correct firmware for this driver version. " \
2083 "Please carefully read all instructions on this website.\n";
Michael Buescheb189d8b2008-01-28 14:47:41 -08002084
Michael Buescheb189d8b2008-01-28 14:47:41 -08002085 if (error)
2086 b43err(wl, text);
2087 else
2088 b43warn(wl, text);
Michael Buesche4d6b792007-09-18 15:39:42 -04002089}
2090
Larry Finger5e20a4b2012-12-20 15:55:01 -06002091static void b43_fw_cb(const struct firmware *firmware, void *context)
2092{
2093 struct b43_request_fw_context *ctx = context;
2094
2095 ctx->blob = firmware;
2096 complete(&ctx->fw_load_complete);
2097}
2098
Michael Buesch1a9f5092009-01-23 21:21:51 +01002099int b43_do_request_fw(struct b43_request_fw_context *ctx,
2100 const char *name,
Larry Finger5e20a4b2012-12-20 15:55:01 -06002101 struct b43_firmware_file *fw, bool async)
Michael Buesche4d6b792007-09-18 15:39:42 -04002102{
Michael Buesche4d6b792007-09-18 15:39:42 -04002103 struct b43_fw_header *hdr;
2104 u32 size;
2105 int err;
2106
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002107 if (!name) {
2108 /* Don't fetch anything. Free possibly cached firmware. */
Michael Buesch1a9f5092009-01-23 21:21:51 +01002109 /* FIXME: We should probably keep it anyway, to save some headache
2110 * on suspend/resume with multiband devices. */
2111 b43_do_release_fw(fw);
Michael Buesche4d6b792007-09-18 15:39:42 -04002112 return 0;
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002113 }
2114 if (fw->filename) {
Michael Buesch1a9f5092009-01-23 21:21:51 +01002115 if ((fw->type == ctx->req_type) &&
2116 (strcmp(fw->filename, name) == 0))
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002117 return 0; /* Already have this fw. */
2118 /* Free the cached firmware first. */
Michael Buesch1a9f5092009-01-23 21:21:51 +01002119 /* FIXME: We should probably do this later after we successfully
2120 * got the new fw. This could reduce headache with multiband devices.
2121 * We could also redesign this to cache the firmware for all possible
2122 * bands all the time. */
2123 b43_do_release_fw(fw);
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002124 }
Michael Buesche4d6b792007-09-18 15:39:42 -04002125
Michael Buesch1a9f5092009-01-23 21:21:51 +01002126 switch (ctx->req_type) {
2127 case B43_FWTYPE_PROPRIETARY:
2128 snprintf(ctx->fwname, sizeof(ctx->fwname),
2129 "b43%s/%s.fw",
2130 modparam_fwpostfix, name);
2131 break;
2132 case B43_FWTYPE_OPENSOURCE:
2133 snprintf(ctx->fwname, sizeof(ctx->fwname),
2134 "b43-open%s/%s.fw",
2135 modparam_fwpostfix, name);
2136 break;
2137 default:
2138 B43_WARN_ON(1);
2139 return -ENOSYS;
2140 }
Larry Finger5e20a4b2012-12-20 15:55:01 -06002141 if (async) {
2142 /* do this part asynchronously */
2143 init_completion(&ctx->fw_load_complete);
2144 err = request_firmware_nowait(THIS_MODULE, 1, ctx->fwname,
2145 ctx->dev->dev->dev, GFP_KERNEL,
2146 ctx, b43_fw_cb);
2147 if (err < 0) {
2148 pr_err("Unable to load firmware\n");
2149 return err;
2150 }
2151 /* stall here until fw ready */
2152 wait_for_completion(&ctx->fw_load_complete);
2153 if (ctx->blob)
2154 goto fw_ready;
2155 /* On some ARM systems, the async request will fail, but the next sync
2156 * request works. For this reason, we dall through here
2157 */
2158 }
2159 err = request_firmware(&ctx->blob, ctx->fwname,
2160 ctx->dev->dev->dev);
Michael Buesch68217832008-05-17 23:43:57 +02002161 if (err == -ENOENT) {
Michael Buesch1a9f5092009-01-23 21:21:51 +01002162 snprintf(ctx->errors[ctx->req_type],
2163 sizeof(ctx->errors[ctx->req_type]),
Larry Finger5e20a4b2012-12-20 15:55:01 -06002164 "Firmware file \"%s\" not found\n",
2165 ctx->fwname);
Michael Buesch68217832008-05-17 23:43:57 +02002166 return err;
2167 } else if (err) {
Michael Buesch1a9f5092009-01-23 21:21:51 +01002168 snprintf(ctx->errors[ctx->req_type],
2169 sizeof(ctx->errors[ctx->req_type]),
2170 "Firmware file \"%s\" request failed (err=%d)\n",
2171 ctx->fwname, err);
Michael Buesche4d6b792007-09-18 15:39:42 -04002172 return err;
2173 }
Larry Finger5e20a4b2012-12-20 15:55:01 -06002174fw_ready:
2175 if (ctx->blob->size < sizeof(struct b43_fw_header))
Michael Buesche4d6b792007-09-18 15:39:42 -04002176 goto err_format;
Larry Finger5e20a4b2012-12-20 15:55:01 -06002177 hdr = (struct b43_fw_header *)(ctx->blob->data);
Michael Buesche4d6b792007-09-18 15:39:42 -04002178 switch (hdr->type) {
2179 case B43_FW_TYPE_UCODE:
2180 case B43_FW_TYPE_PCM:
2181 size = be32_to_cpu(hdr->size);
Larry Finger5e20a4b2012-12-20 15:55:01 -06002182 if (size != ctx->blob->size - sizeof(struct b43_fw_header))
Michael Buesche4d6b792007-09-18 15:39:42 -04002183 goto err_format;
2184 /* fallthrough */
2185 case B43_FW_TYPE_IV:
2186 if (hdr->ver != 1)
2187 goto err_format;
2188 break;
2189 default:
2190 goto err_format;
2191 }
2192
Larry Finger5e20a4b2012-12-20 15:55:01 -06002193 fw->data = ctx->blob;
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002194 fw->filename = name;
Michael Buesch1a9f5092009-01-23 21:21:51 +01002195 fw->type = ctx->req_type;
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002196
2197 return 0;
Michael Buesche4d6b792007-09-18 15:39:42 -04002198
2199err_format:
Michael Buesch1a9f5092009-01-23 21:21:51 +01002200 snprintf(ctx->errors[ctx->req_type],
2201 sizeof(ctx->errors[ctx->req_type]),
2202 "Firmware file \"%s\" format error.\n", ctx->fwname);
Larry Finger5e20a4b2012-12-20 15:55:01 -06002203 release_firmware(ctx->blob);
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002204
Michael Buesche4d6b792007-09-18 15:39:42 -04002205 return -EPROTO;
2206}
2207
Michael Buesch1a9f5092009-01-23 21:21:51 +01002208static int b43_try_request_fw(struct b43_request_fw_context *ctx)
Michael Buesche4d6b792007-09-18 15:39:42 -04002209{
Michael Buesch1a9f5092009-01-23 21:21:51 +01002210 struct b43_wldev *dev = ctx->dev;
2211 struct b43_firmware *fw = &ctx->dev->fw;
Rafał Miłecki21d889d2011-05-18 02:06:38 +02002212 const u8 rev = ctx->dev->dev->core_rev;
Michael Buesche4d6b792007-09-18 15:39:42 -04002213 const char *filename;
2214 u32 tmshigh;
2215 int err;
2216
Rafał Miłecki8b9bda72011-07-07 18:58:24 +02002217 /* Files for HT and LCN were found by trying one by one */
2218
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002219 /* Get microcode */
Rafał Miłecki6ff1e5c2011-07-06 17:41:55 +02002220 if ((rev >= 5) && (rev <= 10)) {
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002221 filename = "ucode5";
Rafał Miłecki6ff1e5c2011-07-06 17:41:55 +02002222 } else if ((rev >= 11) && (rev <= 12)) {
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002223 filename = "ucode11";
Rafał Miłecki6ff1e5c2011-07-06 17:41:55 +02002224 } else if (rev == 13) {
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002225 filename = "ucode13";
Rafał Miłecki6ff1e5c2011-07-06 17:41:55 +02002226 } else if (rev == 14) {
Gábor Stefanik759b9732009-08-14 14:39:53 +02002227 filename = "ucode14";
Rafał Miłecki6ff1e5c2011-07-06 17:41:55 +02002228 } else if (rev == 15) {
Gábor Stefanik759b9732009-08-14 14:39:53 +02002229 filename = "ucode15";
Rafał Miłecki6ff1e5c2011-07-06 17:41:55 +02002230 } else {
2231 switch (dev->phy.type) {
2232 case B43_PHYTYPE_N:
2233 if (rev >= 16)
2234 filename = "ucode16_mimo";
2235 else
2236 goto err_no_ucode;
2237 break;
Rafał Miłecki8b9bda72011-07-07 18:58:24 +02002238 case B43_PHYTYPE_HT:
2239 if (rev == 29)
2240 filename = "ucode29_mimo";
2241 else
2242 goto err_no_ucode;
2243 break;
2244 case B43_PHYTYPE_LCN:
2245 if (rev == 24)
2246 filename = "ucode24_mimo";
2247 else
2248 goto err_no_ucode;
2249 break;
Rafał Miłecki6ff1e5c2011-07-06 17:41:55 +02002250 default:
2251 goto err_no_ucode;
2252 }
2253 }
Larry Finger5e20a4b2012-12-20 15:55:01 -06002254 err = b43_do_request_fw(ctx, filename, &fw->ucode, true);
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002255 if (err)
2256 goto err_load;
2257
2258 /* Get PCM code */
2259 if ((rev >= 5) && (rev <= 10))
2260 filename = "pcm5";
2261 else if (rev >= 11)
2262 filename = NULL;
2263 else
2264 goto err_no_pcm;
Rusty Russell3db1cd52011-12-19 13:56:45 +00002265 fw->pcm_request_failed = false;
Larry Finger5e20a4b2012-12-20 15:55:01 -06002266 err = b43_do_request_fw(ctx, filename, &fw->pcm, false);
Michael Buesch68217832008-05-17 23:43:57 +02002267 if (err == -ENOENT) {
2268 /* We did not find a PCM file? Not fatal, but
2269 * core rev <= 10 must do without hwcrypto then. */
Rusty Russell3db1cd52011-12-19 13:56:45 +00002270 fw->pcm_request_failed = true;
Michael Buesch68217832008-05-17 23:43:57 +02002271 } else if (err)
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002272 goto err_load;
2273
2274 /* Get initvals */
2275 switch (dev->phy.type) {
2276 case B43_PHYTYPE_A:
2277 if ((rev >= 5) && (rev <= 10)) {
Rafał Miłeckid48ae5c2011-05-19 15:11:26 +02002278 tmshigh = ssb_read32(dev->dev->sdev, SSB_TMSHIGH);
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002279 if (tmshigh & B43_TMSHIGH_HAVE_2GHZ_PHY)
2280 filename = "a0g1initvals5";
2281 else
2282 filename = "a0g0initvals5";
2283 } else
2284 goto err_no_initvals;
2285 break;
2286 case B43_PHYTYPE_G:
Michael Buesche4d6b792007-09-18 15:39:42 -04002287 if ((rev >= 5) && (rev <= 10))
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002288 filename = "b0g0initvals5";
Michael Buesche4d6b792007-09-18 15:39:42 -04002289 else if (rev >= 13)
Larry.Finger@lwfinger.nete9304882008-05-15 14:07:36 -05002290 filename = "b0g0initvals13";
Michael Buesche4d6b792007-09-18 15:39:42 -04002291 else
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002292 goto err_no_initvals;
2293 break;
2294 case B43_PHYTYPE_N:
Rafał Miłeckie41596a2010-12-21 11:50:19 +01002295 if (rev >= 16)
2296 filename = "n0initvals16";
2297 else if ((rev >= 11) && (rev <= 12))
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002298 filename = "n0initvals11";
2299 else
2300 goto err_no_initvals;
2301 break;
Gábor Stefanik759b9732009-08-14 14:39:53 +02002302 case B43_PHYTYPE_LP:
2303 if (rev == 13)
2304 filename = "lp0initvals13";
2305 else if (rev == 14)
2306 filename = "lp0initvals14";
2307 else if (rev >= 15)
2308 filename = "lp0initvals15";
2309 else
2310 goto err_no_initvals;
2311 break;
Rafał Miłecki8b9bda72011-07-07 18:58:24 +02002312 case B43_PHYTYPE_HT:
2313 if (rev == 29)
2314 filename = "ht0initvals29";
2315 else
2316 goto err_no_initvals;
2317 break;
2318 case B43_PHYTYPE_LCN:
2319 if (rev == 24)
2320 filename = "lcn0initvals24";
2321 else
2322 goto err_no_initvals;
2323 break;
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002324 default:
2325 goto err_no_initvals;
Michael Buesche4d6b792007-09-18 15:39:42 -04002326 }
Larry Finger5e20a4b2012-12-20 15:55:01 -06002327 err = b43_do_request_fw(ctx, filename, &fw->initvals, false);
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002328 if (err)
2329 goto err_load;
2330
2331 /* Get bandswitch initvals */
2332 switch (dev->phy.type) {
2333 case B43_PHYTYPE_A:
2334 if ((rev >= 5) && (rev <= 10)) {
Rafał Miłeckid48ae5c2011-05-19 15:11:26 +02002335 tmshigh = ssb_read32(dev->dev->sdev, SSB_TMSHIGH);
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002336 if (tmshigh & B43_TMSHIGH_HAVE_2GHZ_PHY)
2337 filename = "a0g1bsinitvals5";
2338 else
2339 filename = "a0g0bsinitvals5";
2340 } else if (rev >= 11)
2341 filename = NULL;
2342 else
2343 goto err_no_initvals;
2344 break;
2345 case B43_PHYTYPE_G:
Michael Buesche4d6b792007-09-18 15:39:42 -04002346 if ((rev >= 5) && (rev <= 10))
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002347 filename = "b0g0bsinitvals5";
Michael Buesche4d6b792007-09-18 15:39:42 -04002348 else if (rev >= 11)
2349 filename = NULL;
2350 else
Michael Buesche4d6b792007-09-18 15:39:42 -04002351 goto err_no_initvals;
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002352 break;
2353 case B43_PHYTYPE_N:
Rafał Miłeckie41596a2010-12-21 11:50:19 +01002354 if (rev >= 16)
2355 filename = "n0bsinitvals16";
2356 else if ((rev >= 11) && (rev <= 12))
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002357 filename = "n0bsinitvals11";
2358 else
Michael Buesche4d6b792007-09-18 15:39:42 -04002359 goto err_no_initvals;
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002360 break;
Gábor Stefanik759b9732009-08-14 14:39:53 +02002361 case B43_PHYTYPE_LP:
2362 if (rev == 13)
2363 filename = "lp0bsinitvals13";
2364 else if (rev == 14)
2365 filename = "lp0bsinitvals14";
2366 else if (rev >= 15)
2367 filename = "lp0bsinitvals15";
2368 else
2369 goto err_no_initvals;
2370 break;
Rafał Miłecki8b9bda72011-07-07 18:58:24 +02002371 case B43_PHYTYPE_HT:
2372 if (rev == 29)
2373 filename = "ht0bsinitvals29";
2374 else
2375 goto err_no_initvals;
2376 break;
2377 case B43_PHYTYPE_LCN:
2378 if (rev == 24)
2379 filename = "lcn0bsinitvals24";
2380 else
2381 goto err_no_initvals;
2382 break;
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002383 default:
2384 goto err_no_initvals;
Michael Buesche4d6b792007-09-18 15:39:42 -04002385 }
Larry Finger5e20a4b2012-12-20 15:55:01 -06002386 err = b43_do_request_fw(ctx, filename, &fw->initvals_band, false);
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002387 if (err)
2388 goto err_load;
Michael Buesche4d6b792007-09-18 15:39:42 -04002389
Johannes Berg097b0e12012-07-17 17:12:29 +02002390 fw->opensource = (ctx->req_type == B43_FWTYPE_OPENSOURCE);
2391
Michael Buesche4d6b792007-09-18 15:39:42 -04002392 return 0;
2393
Michael Buesche4d6b792007-09-18 15:39:42 -04002394err_no_ucode:
Michael Buesch1a9f5092009-01-23 21:21:51 +01002395 err = ctx->fatal_failure = -EOPNOTSUPP;
2396 b43err(dev->wl, "The driver does not know which firmware (ucode) "
2397 "is required for your device (wl-core rev %u)\n", rev);
Michael Buesche4d6b792007-09-18 15:39:42 -04002398 goto error;
2399
2400err_no_pcm:
Michael Buesch1a9f5092009-01-23 21:21:51 +01002401 err = ctx->fatal_failure = -EOPNOTSUPP;
2402 b43err(dev->wl, "The driver does not know which firmware (PCM) "
2403 "is required for your device (wl-core rev %u)\n", rev);
Michael Buesche4d6b792007-09-18 15:39:42 -04002404 goto error;
2405
2406err_no_initvals:
Michael Buesch1a9f5092009-01-23 21:21:51 +01002407 err = ctx->fatal_failure = -EOPNOTSUPP;
2408 b43err(dev->wl, "The driver does not know which firmware (initvals) "
2409 "is required for your device (wl-core rev %u)\n", rev);
2410 goto error;
2411
2412err_load:
2413 /* We failed to load this firmware image. The error message
2414 * already is in ctx->errors. Return and let our caller decide
2415 * what to do. */
Michael Buesche4d6b792007-09-18 15:39:42 -04002416 goto error;
2417
2418error:
2419 b43_release_firmware(dev);
2420 return err;
2421}
2422
Larry Finger6b6fa582012-03-08 22:27:46 -06002423static int b43_one_core_attach(struct b43_bus_dev *dev, struct b43_wl *wl);
2424static void b43_one_core_detach(struct b43_bus_dev *dev);
2425
2426static void b43_request_firmware(struct work_struct *work)
Michael Buesch1a9f5092009-01-23 21:21:51 +01002427{
Larry Finger6b6fa582012-03-08 22:27:46 -06002428 struct b43_wl *wl = container_of(work,
2429 struct b43_wl, firmware_load);
2430 struct b43_wldev *dev = wl->current_dev;
Michael Buesch1a9f5092009-01-23 21:21:51 +01002431 struct b43_request_fw_context *ctx;
2432 unsigned int i;
2433 int err;
2434 const char *errmsg;
2435
2436 ctx = kzalloc(sizeof(*ctx), GFP_KERNEL);
2437 if (!ctx)
Larry Finger6b6fa582012-03-08 22:27:46 -06002438 return;
Michael Buesch1a9f5092009-01-23 21:21:51 +01002439 ctx->dev = dev;
2440
2441 ctx->req_type = B43_FWTYPE_PROPRIETARY;
2442 err = b43_try_request_fw(ctx);
2443 if (!err)
Larry Finger6b6fa582012-03-08 22:27:46 -06002444 goto start_ieee80211; /* Successfully loaded it. */
2445 /* Was fw version known? */
2446 if (ctx->fatal_failure)
Michael Buesch1a9f5092009-01-23 21:21:51 +01002447 goto out;
2448
Larry Finger6b6fa582012-03-08 22:27:46 -06002449 /* proprietary fw not found, try open source */
Michael Buesch1a9f5092009-01-23 21:21:51 +01002450 ctx->req_type = B43_FWTYPE_OPENSOURCE;
2451 err = b43_try_request_fw(ctx);
2452 if (!err)
Larry Finger6b6fa582012-03-08 22:27:46 -06002453 goto start_ieee80211; /* Successfully loaded it. */
2454 if(ctx->fatal_failure)
Michael Buesch1a9f5092009-01-23 21:21:51 +01002455 goto out;
2456
2457 /* Could not find a usable firmware. Print the errors. */
2458 for (i = 0; i < B43_NR_FWTYPES; i++) {
2459 errmsg = ctx->errors[i];
2460 if (strlen(errmsg))
2461 b43err(dev->wl, errmsg);
2462 }
2463 b43_print_fw_helptext(dev->wl, 1);
Larry Finger6b6fa582012-03-08 22:27:46 -06002464 goto out;
2465
2466start_ieee80211:
Johannes Berg097b0e12012-07-17 17:12:29 +02002467 wl->hw->queues = B43_QOS_QUEUE_NUM;
2468 if (!modparam_qos || dev->fw.opensource)
2469 wl->hw->queues = 1;
2470
Larry Finger6b6fa582012-03-08 22:27:46 -06002471 err = ieee80211_register_hw(wl->hw);
2472 if (err)
2473 goto err_one_core_detach;
Oleksij Rempele64add22012-06-05 20:39:32 +02002474 wl->hw_registred = true;
Larry Finger6b6fa582012-03-08 22:27:46 -06002475 b43_leds_register(wl->current_dev);
2476 goto out;
2477
2478err_one_core_detach:
2479 b43_one_core_detach(dev->dev);
Michael Buesch1a9f5092009-01-23 21:21:51 +01002480
2481out:
2482 kfree(ctx);
Michael Buesch1a9f5092009-01-23 21:21:51 +01002483}
2484
Michael Buesche4d6b792007-09-18 15:39:42 -04002485static int b43_upload_microcode(struct b43_wldev *dev)
2486{
John W. Linville652caa52010-07-29 13:27:28 -04002487 struct wiphy *wiphy = dev->wl->hw->wiphy;
Michael Buesche4d6b792007-09-18 15:39:42 -04002488 const size_t hdr_len = sizeof(struct b43_fw_header);
2489 const __be32 *data;
2490 unsigned int i, len;
2491 u16 fwrev, fwpatch, fwdate, fwtime;
Michael Buesch1f7d87b2008-01-22 20:23:34 +01002492 u32 tmp, macctl;
Michael Buesche4d6b792007-09-18 15:39:42 -04002493 int err = 0;
2494
Michael Buesch1f7d87b2008-01-22 20:23:34 +01002495 /* Jump the microcode PSM to offset 0 */
2496 macctl = b43_read32(dev, B43_MMIO_MACCTL);
2497 B43_WARN_ON(macctl & B43_MACCTL_PSM_RUN);
2498 macctl |= B43_MACCTL_PSM_JMP0;
2499 b43_write32(dev, B43_MMIO_MACCTL, macctl);
2500 /* Zero out all microcode PSM registers and shared memory. */
2501 for (i = 0; i < 64; i++)
2502 b43_shm_write16(dev, B43_SHM_SCRATCH, i, 0);
2503 for (i = 0; i < 4096; i += 2)
2504 b43_shm_write16(dev, B43_SHM_SHARED, i, 0);
2505
Michael Buesche4d6b792007-09-18 15:39:42 -04002506 /* Upload Microcode. */
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002507 data = (__be32 *) (dev->fw.ucode.data->data + hdr_len);
2508 len = (dev->fw.ucode.data->size - hdr_len) / sizeof(__be32);
Michael Buesche4d6b792007-09-18 15:39:42 -04002509 b43_shm_control_word(dev, B43_SHM_UCODE | B43_SHM_AUTOINC_W, 0x0000);
2510 for (i = 0; i < len; i++) {
2511 b43_write32(dev, B43_MMIO_SHM_DATA, be32_to_cpu(data[i]));
2512 udelay(10);
2513 }
2514
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002515 if (dev->fw.pcm.data) {
Michael Buesche4d6b792007-09-18 15:39:42 -04002516 /* Upload PCM data. */
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002517 data = (__be32 *) (dev->fw.pcm.data->data + hdr_len);
2518 len = (dev->fw.pcm.data->size - hdr_len) / sizeof(__be32);
Michael Buesche4d6b792007-09-18 15:39:42 -04002519 b43_shm_control_word(dev, B43_SHM_HW, 0x01EA);
2520 b43_write32(dev, B43_MMIO_SHM_DATA, 0x00004000);
2521 /* No need for autoinc bit in SHM_HW */
2522 b43_shm_control_word(dev, B43_SHM_HW, 0x01EB);
2523 for (i = 0; i < len; i++) {
2524 b43_write32(dev, B43_MMIO_SHM_DATA, be32_to_cpu(data[i]));
2525 udelay(10);
2526 }
2527 }
2528
2529 b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, B43_IRQ_ALL);
Michael Buesch1f7d87b2008-01-22 20:23:34 +01002530
2531 /* Start the microcode PSM */
Rafał Miłecki50566352012-01-02 19:31:21 +01002532 b43_maskset32(dev, B43_MMIO_MACCTL, ~B43_MACCTL_PSM_JMP0,
2533 B43_MACCTL_PSM_RUN);
Michael Buesche4d6b792007-09-18 15:39:42 -04002534
2535 /* Wait for the microcode to load and respond */
2536 i = 0;
2537 while (1) {
2538 tmp = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
2539 if (tmp == B43_IRQ_MAC_SUSPENDED)
2540 break;
2541 i++;
Michael Buesch1f7d87b2008-01-22 20:23:34 +01002542 if (i >= 20) {
Michael Buesche4d6b792007-09-18 15:39:42 -04002543 b43err(dev->wl, "Microcode not responding\n");
Michael Buescheb189d8b2008-01-28 14:47:41 -08002544 b43_print_fw_helptext(dev->wl, 1);
Michael Buesche4d6b792007-09-18 15:39:42 -04002545 err = -ENODEV;
Michael Buesch1f7d87b2008-01-22 20:23:34 +01002546 goto error;
Michael Buesche4d6b792007-09-18 15:39:42 -04002547 }
Michael Buesche175e992009-09-11 18:31:32 +02002548 msleep(50);
Michael Buesche4d6b792007-09-18 15:39:42 -04002549 }
2550 b43_read32(dev, B43_MMIO_GEN_IRQ_REASON); /* dummy read */
2551
2552 /* Get and check the revisions. */
2553 fwrev = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODEREV);
2554 fwpatch = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODEPATCH);
2555 fwdate = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODEDATE);
2556 fwtime = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODETIME);
2557
2558 if (fwrev <= 0x128) {
2559 b43err(dev->wl, "YOUR FIRMWARE IS TOO OLD. Firmware from "
2560 "binary drivers older than version 4.x is unsupported. "
2561 "You must upgrade your firmware files.\n");
Michael Buescheb189d8b2008-01-28 14:47:41 -08002562 b43_print_fw_helptext(dev->wl, 1);
Michael Buesche4d6b792007-09-18 15:39:42 -04002563 err = -EOPNOTSUPP;
Michael Buesch1f7d87b2008-01-22 20:23:34 +01002564 goto error;
Michael Buesche4d6b792007-09-18 15:39:42 -04002565 }
Michael Buesche4d6b792007-09-18 15:39:42 -04002566 dev->fw.rev = fwrev;
2567 dev->fw.patch = fwpatch;
Rafał Miłecki5d852902011-08-11 15:07:16 +02002568 if (dev->fw.rev >= 598)
2569 dev->fw.hdr_format = B43_FW_HDR_598;
2570 else if (dev->fw.rev >= 410)
Rafał Miłeckiefe02492011-08-11 15:07:15 +02002571 dev->fw.hdr_format = B43_FW_HDR_410;
2572 else
2573 dev->fw.hdr_format = B43_FW_HDR_351;
Johannes Berg097b0e12012-07-17 17:12:29 +02002574 WARN_ON(dev->fw.opensource != (fwdate == 0xFFFF));
Michael Buesche48b0ee2008-05-17 22:44:35 +02002575
Johannes Berg097b0e12012-07-17 17:12:29 +02002576 dev->qos_enabled = dev->wl->hw->queues > 1;
Michael Buesch403a3a12009-06-08 21:04:57 +02002577 /* Default to firmware/hardware crypto acceleration. */
Rusty Russell3db1cd52011-12-19 13:56:45 +00002578 dev->hwcrypto_enabled = true;
Michael Buesch403a3a12009-06-08 21:04:57 +02002579
Michael Buesche48b0ee2008-05-17 22:44:35 +02002580 if (dev->fw.opensource) {
Michael Buesch403a3a12009-06-08 21:04:57 +02002581 u16 fwcapa;
2582
Michael Buesche48b0ee2008-05-17 22:44:35 +02002583 /* Patchlevel info is encoded in the "time" field. */
2584 dev->fw.patch = fwtime;
Michael Buesch403a3a12009-06-08 21:04:57 +02002585 b43info(dev->wl, "Loading OpenSource firmware version %u.%u\n",
2586 dev->fw.rev, dev->fw.patch);
2587
2588 fwcapa = b43_fwcapa_read(dev);
2589 if (!(fwcapa & B43_FWCAPA_HWCRYPTO) || dev->fw.pcm_request_failed) {
2590 b43info(dev->wl, "Hardware crypto acceleration not supported by firmware\n");
2591 /* Disable hardware crypto and fall back to software crypto. */
Rusty Russell3db1cd52011-12-19 13:56:45 +00002592 dev->hwcrypto_enabled = false;
Michael Buesch403a3a12009-06-08 21:04:57 +02002593 }
Johannes Berg097b0e12012-07-17 17:12:29 +02002594 /* adding QoS support should use an offline discovery mechanism */
2595 WARN(fwcapa & B43_FWCAPA_QOS, "QoS in OpenFW not supported\n");
Michael Buesche48b0ee2008-05-17 22:44:35 +02002596 } else {
2597 b43info(dev->wl, "Loading firmware version %u.%u "
2598 "(20%.2i-%.2i-%.2i %.2i:%.2i:%.2i)\n",
2599 fwrev, fwpatch,
2600 (fwdate >> 12) & 0xF, (fwdate >> 8) & 0xF, fwdate & 0xFF,
2601 (fwtime >> 11) & 0x1F, (fwtime >> 5) & 0x3F, fwtime & 0x1F);
Michael Buesch68217832008-05-17 23:43:57 +02002602 if (dev->fw.pcm_request_failed) {
2603 b43warn(dev->wl, "No \"pcm5.fw\" firmware file found. "
2604 "Hardware accelerated cryptography is disabled.\n");
2605 b43_print_fw_helptext(dev->wl, 0);
2606 }
Michael Buesche48b0ee2008-05-17 22:44:35 +02002607 }
Michael Buesche4d6b792007-09-18 15:39:42 -04002608
John W. Linville652caa52010-07-29 13:27:28 -04002609 snprintf(wiphy->fw_version, sizeof(wiphy->fw_version), "%u.%u",
2610 dev->fw.rev, dev->fw.patch);
Rafał Miłecki21d889d2011-05-18 02:06:38 +02002611 wiphy->hw_version = dev->dev->core_id;
John W. Linville652caa52010-07-29 13:27:28 -04002612
Rafał Miłeckiefe02492011-08-11 15:07:15 +02002613 if (dev->fw.hdr_format == B43_FW_HDR_351) {
Michael Bueschc5572892008-12-27 18:26:39 +01002614 /* We're over the deadline, but we keep support for old fw
2615 * until it turns out to be in major conflict with something new. */
Michael Buescheb189d8b2008-01-28 14:47:41 -08002616 b43warn(dev->wl, "You are using an old firmware image. "
Michael Bueschc5572892008-12-27 18:26:39 +01002617 "Support for old firmware will be removed soon "
2618 "(official deadline was July 2008).\n");
Michael Buescheb189d8b2008-01-28 14:47:41 -08002619 b43_print_fw_helptext(dev->wl, 0);
2620 }
2621
Michael Buesch1f7d87b2008-01-22 20:23:34 +01002622 return 0;
2623
2624error:
Rafał Miłecki50566352012-01-02 19:31:21 +01002625 /* Stop the microcode PSM. */
2626 b43_maskset32(dev, B43_MMIO_MACCTL, ~B43_MACCTL_PSM_RUN,
2627 B43_MACCTL_PSM_JMP0);
Michael Buesch1f7d87b2008-01-22 20:23:34 +01002628
Michael Buesche4d6b792007-09-18 15:39:42 -04002629 return err;
2630}
2631
2632static int b43_write_initvals(struct b43_wldev *dev,
2633 const struct b43_iv *ivals,
2634 size_t count,
2635 size_t array_size)
2636{
2637 const struct b43_iv *iv;
2638 u16 offset;
2639 size_t i;
2640 bool bit32;
2641
2642 BUILD_BUG_ON(sizeof(struct b43_iv) != 6);
2643 iv = ivals;
2644 for (i = 0; i < count; i++) {
2645 if (array_size < sizeof(iv->offset_size))
2646 goto err_format;
2647 array_size -= sizeof(iv->offset_size);
2648 offset = be16_to_cpu(iv->offset_size);
2649 bit32 = !!(offset & B43_IV_32BIT);
2650 offset &= B43_IV_OFFSET_MASK;
2651 if (offset >= 0x1000)
2652 goto err_format;
2653 if (bit32) {
2654 u32 value;
2655
2656 if (array_size < sizeof(iv->data.d32))
2657 goto err_format;
2658 array_size -= sizeof(iv->data.d32);
2659
Harvey Harrison533dd1b2008-04-29 01:03:36 -07002660 value = get_unaligned_be32(&iv->data.d32);
Michael Buesche4d6b792007-09-18 15:39:42 -04002661 b43_write32(dev, offset, value);
2662
2663 iv = (const struct b43_iv *)((const uint8_t *)iv +
2664 sizeof(__be16) +
2665 sizeof(__be32));
2666 } else {
2667 u16 value;
2668
2669 if (array_size < sizeof(iv->data.d16))
2670 goto err_format;
2671 array_size -= sizeof(iv->data.d16);
2672
2673 value = be16_to_cpu(iv->data.d16);
2674 b43_write16(dev, offset, value);
2675
2676 iv = (const struct b43_iv *)((const uint8_t *)iv +
2677 sizeof(__be16) +
2678 sizeof(__be16));
2679 }
2680 }
2681 if (array_size)
2682 goto err_format;
2683
2684 return 0;
2685
2686err_format:
2687 b43err(dev->wl, "Initial Values Firmware file-format error.\n");
Michael Buescheb189d8b2008-01-28 14:47:41 -08002688 b43_print_fw_helptext(dev->wl, 1);
Michael Buesche4d6b792007-09-18 15:39:42 -04002689
2690 return -EPROTO;
2691}
2692
2693static int b43_upload_initvals(struct b43_wldev *dev)
2694{
2695 const size_t hdr_len = sizeof(struct b43_fw_header);
2696 const struct b43_fw_header *hdr;
2697 struct b43_firmware *fw = &dev->fw;
2698 const struct b43_iv *ivals;
2699 size_t count;
2700 int err;
2701
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002702 hdr = (const struct b43_fw_header *)(fw->initvals.data->data);
2703 ivals = (const struct b43_iv *)(fw->initvals.data->data + hdr_len);
Michael Buesche4d6b792007-09-18 15:39:42 -04002704 count = be32_to_cpu(hdr->size);
2705 err = b43_write_initvals(dev, ivals, count,
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002706 fw->initvals.data->size - hdr_len);
Michael Buesche4d6b792007-09-18 15:39:42 -04002707 if (err)
2708 goto out;
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002709 if (fw->initvals_band.data) {
2710 hdr = (const struct b43_fw_header *)(fw->initvals_band.data->data);
2711 ivals = (const struct b43_iv *)(fw->initvals_band.data->data + hdr_len);
Michael Buesche4d6b792007-09-18 15:39:42 -04002712 count = be32_to_cpu(hdr->size);
2713 err = b43_write_initvals(dev, ivals, count,
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002714 fw->initvals_band.data->size - hdr_len);
Michael Buesche4d6b792007-09-18 15:39:42 -04002715 if (err)
2716 goto out;
2717 }
2718out:
2719
2720 return err;
2721}
2722
2723/* Initialize the GPIOs
2724 * http://bcm-specs.sipsolutions.net/GPIO
2725 */
Rafał Miłeckic4a2a082011-05-17 18:57:27 +02002726static struct ssb_device *b43_ssb_gpio_dev(struct b43_wldev *dev)
Michael Buesche4d6b792007-09-18 15:39:42 -04002727{
Rafał Miłeckid48ae5c2011-05-19 15:11:26 +02002728 struct ssb_bus *bus = dev->dev->sdev->bus;
Rafał Miłeckic4a2a082011-05-17 18:57:27 +02002729
2730#ifdef CONFIG_SSB_DRIVER_PCICORE
2731 return (bus->chipco.dev ? bus->chipco.dev : bus->pcicore.dev);
2732#else
2733 return bus->chipco.dev;
2734#endif
2735}
2736
Michael Buesche4d6b792007-09-18 15:39:42 -04002737static int b43_gpio_init(struct b43_wldev *dev)
2738{
Rafał Miłeckic4a2a082011-05-17 18:57:27 +02002739 struct ssb_device *gpiodev;
Michael Buesche4d6b792007-09-18 15:39:42 -04002740 u32 mask, set;
2741
Rafał Miłecki50566352012-01-02 19:31:21 +01002742 b43_maskset32(dev, B43_MMIO_MACCTL, ~B43_MACCTL_GPOUTSMSK, 0);
2743 b43_maskset16(dev, B43_MMIO_GPIO_MASK, ~0, 0xF);
Michael Buesche4d6b792007-09-18 15:39:42 -04002744
2745 mask = 0x0000001F;
2746 set = 0x0000000F;
Rafał Miłeckic244e082011-05-18 02:06:41 +02002747 if (dev->dev->chip_id == 0x4301) {
Michael Buesche4d6b792007-09-18 15:39:42 -04002748 mask |= 0x0060;
2749 set |= 0x0060;
Rafał Miłecki828afd22012-07-23 22:57:01 +02002750 } else if (dev->dev->chip_id == 0x5354) {
2751 /* Don't allow overtaking buttons GPIOs */
2752 set &= 0x2; /* 0x2 is LED GPIO on BCM5354 */
Michael Buesche4d6b792007-09-18 15:39:42 -04002753 }
Rafał Miłecki828afd22012-07-23 22:57:01 +02002754
Michael Buesche4d6b792007-09-18 15:39:42 -04002755 if (0 /* FIXME: conditional unknown */ ) {
2756 b43_write16(dev, B43_MMIO_GPIO_MASK,
2757 b43_read16(dev, B43_MMIO_GPIO_MASK)
2758 | 0x0100);
Rafał Miłecki828afd22012-07-23 22:57:01 +02002759 /* BT Coexistance Input */
2760 mask |= 0x0080;
2761 set |= 0x0080;
2762 /* BT Coexistance Out */
2763 mask |= 0x0100;
2764 set |= 0x0100;
Michael Buesche4d6b792007-09-18 15:39:42 -04002765 }
Rafał Miłecki05814832011-05-18 02:06:39 +02002766 if (dev->dev->bus_sprom->boardflags_lo & B43_BFL_PACTRL) {
Rafał Miłecki828afd22012-07-23 22:57:01 +02002767 /* PA is controlled by gpio 9, let ucode handle it */
Michael Buesche4d6b792007-09-18 15:39:42 -04002768 b43_write16(dev, B43_MMIO_GPIO_MASK,
2769 b43_read16(dev, B43_MMIO_GPIO_MASK)
2770 | 0x0200);
2771 mask |= 0x0200;
2772 set |= 0x0200;
2773 }
Michael Buesche4d6b792007-09-18 15:39:42 -04002774
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02002775 switch (dev->dev->bus_type) {
Rafał Miłecki42c9a452011-07-06 15:45:27 +02002776#ifdef CONFIG_B43_BCMA
2777 case B43_BUS_BCMA:
Hauke Mehrtens0a64bae2013-03-21 16:19:45 +01002778 bcma_chipco_gpio_control(&dev->dev->bdev->bus->drv_cc, mask, set);
Rafał Miłecki42c9a452011-07-06 15:45:27 +02002779 break;
2780#endif
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02002781#ifdef CONFIG_B43_SSB
2782 case B43_BUS_SSB:
2783 gpiodev = b43_ssb_gpio_dev(dev);
2784 if (gpiodev)
2785 ssb_write32(gpiodev, B43_GPIO_CONTROL,
2786 (ssb_read32(gpiodev, B43_GPIO_CONTROL)
Rafał Miłecki828afd22012-07-23 22:57:01 +02002787 & ~mask) | set);
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02002788 break;
2789#endif
2790 }
Michael Buesche4d6b792007-09-18 15:39:42 -04002791
2792 return 0;
2793}
2794
2795/* Turn off all GPIO stuff. Call this on module unload, for example. */
2796static void b43_gpio_cleanup(struct b43_wldev *dev)
2797{
Rafał Miłeckic4a2a082011-05-17 18:57:27 +02002798 struct ssb_device *gpiodev;
Michael Buesche4d6b792007-09-18 15:39:42 -04002799
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02002800 switch (dev->dev->bus_type) {
Rafał Miłecki42c9a452011-07-06 15:45:27 +02002801#ifdef CONFIG_B43_BCMA
2802 case B43_BUS_BCMA:
Hauke Mehrtens0a64bae2013-03-21 16:19:45 +01002803 bcma_chipco_gpio_control(&dev->dev->bdev->bus->drv_cc, ~0, 0);
Rafał Miłecki42c9a452011-07-06 15:45:27 +02002804 break;
2805#endif
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02002806#ifdef CONFIG_B43_SSB
2807 case B43_BUS_SSB:
2808 gpiodev = b43_ssb_gpio_dev(dev);
2809 if (gpiodev)
2810 ssb_write32(gpiodev, B43_GPIO_CONTROL, 0);
2811 break;
2812#endif
2813 }
Michael Buesche4d6b792007-09-18 15:39:42 -04002814}
2815
2816/* http://bcm-specs.sipsolutions.net/EnableMac */
Michael Bueschf5eda472008-04-20 16:03:32 +02002817void b43_mac_enable(struct b43_wldev *dev)
Michael Buesche4d6b792007-09-18 15:39:42 -04002818{
Michael Buesch923fd702008-06-20 18:02:08 +02002819 if (b43_debug(dev, B43_DBG_FIRMWARE)) {
2820 u16 fwstate;
2821
2822 fwstate = b43_shm_read16(dev, B43_SHM_SHARED,
2823 B43_SHM_SH_UCODESTAT);
2824 if ((fwstate != B43_SHM_SH_UCODESTAT_SUSP) &&
2825 (fwstate != B43_SHM_SH_UCODESTAT_SLEEP)) {
2826 b43err(dev->wl, "b43_mac_enable(): The firmware "
2827 "should be suspended, but current state is %u\n",
2828 fwstate);
2829 }
2830 }
2831
Michael Buesche4d6b792007-09-18 15:39:42 -04002832 dev->mac_suspended--;
2833 B43_WARN_ON(dev->mac_suspended < 0);
2834 if (dev->mac_suspended == 0) {
Rafał Miłecki50566352012-01-02 19:31:21 +01002835 b43_maskset32(dev, B43_MMIO_MACCTL, ~0, B43_MACCTL_ENABLED);
Michael Buesche4d6b792007-09-18 15:39:42 -04002836 b43_write32(dev, B43_MMIO_GEN_IRQ_REASON,
2837 B43_IRQ_MAC_SUSPENDED);
2838 /* Commit writes */
2839 b43_read32(dev, B43_MMIO_MACCTL);
2840 b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
2841 b43_power_saving_ctl_bits(dev, 0);
2842 }
2843}
2844
2845/* http://bcm-specs.sipsolutions.net/SuspendMAC */
Michael Bueschf5eda472008-04-20 16:03:32 +02002846void b43_mac_suspend(struct b43_wldev *dev)
Michael Buesche4d6b792007-09-18 15:39:42 -04002847{
2848 int i;
2849 u32 tmp;
2850
Michael Buesch05b64b32007-09-28 16:19:03 +02002851 might_sleep();
Michael Buesche4d6b792007-09-18 15:39:42 -04002852 B43_WARN_ON(dev->mac_suspended < 0);
Michael Buesch05b64b32007-09-28 16:19:03 +02002853
Michael Buesche4d6b792007-09-18 15:39:42 -04002854 if (dev->mac_suspended == 0) {
2855 b43_power_saving_ctl_bits(dev, B43_PS_AWAKE);
Rafał Miłecki50566352012-01-02 19:31:21 +01002856 b43_maskset32(dev, B43_MMIO_MACCTL, ~B43_MACCTL_ENABLED, 0);
Michael Buesche4d6b792007-09-18 15:39:42 -04002857 /* force pci to flush the write */
2858 b43_read32(dev, B43_MMIO_MACCTL);
Michael Bueschba380012008-04-15 21:13:36 +02002859 for (i = 35; i; i--) {
2860 tmp = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
2861 if (tmp & B43_IRQ_MAC_SUSPENDED)
2862 goto out;
2863 udelay(10);
2864 }
2865 /* Hm, it seems this will take some time. Use msleep(). */
Michael Buesch05b64b32007-09-28 16:19:03 +02002866 for (i = 40; i; i--) {
Michael Buesche4d6b792007-09-18 15:39:42 -04002867 tmp = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
2868 if (tmp & B43_IRQ_MAC_SUSPENDED)
2869 goto out;
Michael Buesch05b64b32007-09-28 16:19:03 +02002870 msleep(1);
Michael Buesche4d6b792007-09-18 15:39:42 -04002871 }
2872 b43err(dev->wl, "MAC suspend failed\n");
2873 }
Michael Buesch05b64b32007-09-28 16:19:03 +02002874out:
Michael Buesche4d6b792007-09-18 15:39:42 -04002875 dev->mac_suspended++;
2876}
2877
Rafał Miłecki858a1652011-05-10 16:05:33 +02002878/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/MacPhyClkSet */
2879void b43_mac_phy_clock_set(struct b43_wldev *dev, bool on)
2880{
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02002881 u32 tmp;
2882
2883 switch (dev->dev->bus_type) {
Rafał Miłecki42c9a452011-07-06 15:45:27 +02002884#ifdef CONFIG_B43_BCMA
2885 case B43_BUS_BCMA:
Rafał Miłecki36677872011-07-16 18:27:55 +02002886 tmp = bcma_aread32(dev->dev->bdev, BCMA_IOCTL);
Rafał Miłecki42c9a452011-07-06 15:45:27 +02002887 if (on)
2888 tmp |= B43_BCMA_IOCTL_MACPHYCLKEN;
2889 else
2890 tmp &= ~B43_BCMA_IOCTL_MACPHYCLKEN;
Rafał Miłecki36677872011-07-16 18:27:55 +02002891 bcma_awrite32(dev->dev->bdev, BCMA_IOCTL, tmp);
Rafał Miłecki42c9a452011-07-06 15:45:27 +02002892 break;
2893#endif
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02002894#ifdef CONFIG_B43_SSB
2895 case B43_BUS_SSB:
2896 tmp = ssb_read32(dev->dev->sdev, SSB_TMSLOW);
2897 if (on)
2898 tmp |= B43_TMSLOW_MACPHYCLKEN;
2899 else
2900 tmp &= ~B43_TMSLOW_MACPHYCLKEN;
2901 ssb_write32(dev->dev->sdev, SSB_TMSLOW, tmp);
2902 break;
2903#endif
2904 }
Rafał Miłecki858a1652011-05-10 16:05:33 +02002905}
2906
Michael Buesche4d6b792007-09-18 15:39:42 -04002907static void b43_adjust_opmode(struct b43_wldev *dev)
2908{
2909 struct b43_wl *wl = dev->wl;
2910 u32 ctl;
2911 u16 cfp_pretbtt;
2912
2913 ctl = b43_read32(dev, B43_MMIO_MACCTL);
2914 /* Reset status to STA infrastructure mode. */
2915 ctl &= ~B43_MACCTL_AP;
2916 ctl &= ~B43_MACCTL_KEEP_CTL;
2917 ctl &= ~B43_MACCTL_KEEP_BADPLCP;
2918 ctl &= ~B43_MACCTL_KEEP_BAD;
2919 ctl &= ~B43_MACCTL_PROMISC;
Johannes Berg4150c572007-09-17 01:29:23 -04002920 ctl &= ~B43_MACCTL_BEACPROMISC;
Michael Buesche4d6b792007-09-18 15:39:42 -04002921 ctl |= B43_MACCTL_INFRA;
2922
Johannes Berg05c914f2008-09-11 00:01:58 +02002923 if (b43_is_mode(wl, NL80211_IFTYPE_AP) ||
2924 b43_is_mode(wl, NL80211_IFTYPE_MESH_POINT))
Johannes Berg4150c572007-09-17 01:29:23 -04002925 ctl |= B43_MACCTL_AP;
Johannes Berg05c914f2008-09-11 00:01:58 +02002926 else if (b43_is_mode(wl, NL80211_IFTYPE_ADHOC))
Johannes Berg4150c572007-09-17 01:29:23 -04002927 ctl &= ~B43_MACCTL_INFRA;
2928
2929 if (wl->filter_flags & FIF_CONTROL)
Michael Buesche4d6b792007-09-18 15:39:42 -04002930 ctl |= B43_MACCTL_KEEP_CTL;
Johannes Berg4150c572007-09-17 01:29:23 -04002931 if (wl->filter_flags & FIF_FCSFAIL)
2932 ctl |= B43_MACCTL_KEEP_BAD;
2933 if (wl->filter_flags & FIF_PLCPFAIL)
2934 ctl |= B43_MACCTL_KEEP_BADPLCP;
2935 if (wl->filter_flags & FIF_PROMISC_IN_BSS)
Michael Buesche4d6b792007-09-18 15:39:42 -04002936 ctl |= B43_MACCTL_PROMISC;
Johannes Berg4150c572007-09-17 01:29:23 -04002937 if (wl->filter_flags & FIF_BCN_PRBRESP_PROMISC)
2938 ctl |= B43_MACCTL_BEACPROMISC;
2939
Michael Buesche4d6b792007-09-18 15:39:42 -04002940 /* Workaround: On old hardware the HW-MAC-address-filter
2941 * doesn't work properly, so always run promisc in filter
2942 * it in software. */
Rafał Miłecki21d889d2011-05-18 02:06:38 +02002943 if (dev->dev->core_rev <= 4)
Michael Buesche4d6b792007-09-18 15:39:42 -04002944 ctl |= B43_MACCTL_PROMISC;
2945
2946 b43_write32(dev, B43_MMIO_MACCTL, ctl);
2947
2948 cfp_pretbtt = 2;
2949 if ((ctl & B43_MACCTL_INFRA) && !(ctl & B43_MACCTL_AP)) {
Rafał Miłeckic244e082011-05-18 02:06:41 +02002950 if (dev->dev->chip_id == 0x4306 &&
2951 dev->dev->chip_rev == 3)
Michael Buesche4d6b792007-09-18 15:39:42 -04002952 cfp_pretbtt = 100;
2953 else
2954 cfp_pretbtt = 50;
2955 }
2956 b43_write16(dev, 0x612, cfp_pretbtt);
Michael Buesch09ebe2f2009-09-12 00:52:48 +02002957
2958 /* FIXME: We don't currently implement the PMQ mechanism,
2959 * so always disable it. If we want to implement PMQ,
2960 * we need to enable it here (clear DISCPMQ) in AP mode.
2961 */
Rafał Miłecki50566352012-01-02 19:31:21 +01002962 if (0 /* ctl & B43_MACCTL_AP */)
2963 b43_maskset32(dev, B43_MMIO_MACCTL, ~B43_MACCTL_DISCPMQ, 0);
2964 else
2965 b43_maskset32(dev, B43_MMIO_MACCTL, ~0, B43_MACCTL_DISCPMQ);
Michael Buesche4d6b792007-09-18 15:39:42 -04002966}
2967
2968static void b43_rate_memory_write(struct b43_wldev *dev, u16 rate, int is_ofdm)
2969{
2970 u16 offset;
2971
2972 if (is_ofdm) {
2973 offset = 0x480;
2974 offset += (b43_plcp_get_ratecode_ofdm(rate) & 0x000F) * 2;
2975 } else {
2976 offset = 0x4C0;
2977 offset += (b43_plcp_get_ratecode_cck(rate) & 0x000F) * 2;
2978 }
2979 b43_shm_write16(dev, B43_SHM_SHARED, offset + 0x20,
2980 b43_shm_read16(dev, B43_SHM_SHARED, offset));
2981}
2982
2983static void b43_rate_memory_init(struct b43_wldev *dev)
2984{
2985 switch (dev->phy.type) {
2986 case B43_PHYTYPE_A:
2987 case B43_PHYTYPE_G:
Michael Buesch53a6e232008-01-13 21:23:44 +01002988 case B43_PHYTYPE_N:
Gábor Stefanik9d86a2d2009-08-14 14:54:46 +02002989 case B43_PHYTYPE_LP:
Rafał Miłecki6a461c22011-08-12 00:03:25 +02002990 case B43_PHYTYPE_HT:
Rafał Miłecki0b4ff452011-08-31 23:36:16 +02002991 case B43_PHYTYPE_LCN:
Michael Buesche4d6b792007-09-18 15:39:42 -04002992 b43_rate_memory_write(dev, B43_OFDM_RATE_6MB, 1);
2993 b43_rate_memory_write(dev, B43_OFDM_RATE_12MB, 1);
2994 b43_rate_memory_write(dev, B43_OFDM_RATE_18MB, 1);
2995 b43_rate_memory_write(dev, B43_OFDM_RATE_24MB, 1);
2996 b43_rate_memory_write(dev, B43_OFDM_RATE_36MB, 1);
2997 b43_rate_memory_write(dev, B43_OFDM_RATE_48MB, 1);
2998 b43_rate_memory_write(dev, B43_OFDM_RATE_54MB, 1);
2999 if (dev->phy.type == B43_PHYTYPE_A)
3000 break;
3001 /* fallthrough */
3002 case B43_PHYTYPE_B:
3003 b43_rate_memory_write(dev, B43_CCK_RATE_1MB, 0);
3004 b43_rate_memory_write(dev, B43_CCK_RATE_2MB, 0);
3005 b43_rate_memory_write(dev, B43_CCK_RATE_5MB, 0);
3006 b43_rate_memory_write(dev, B43_CCK_RATE_11MB, 0);
3007 break;
3008 default:
3009 B43_WARN_ON(1);
3010 }
3011}
3012
Michael Buesch5042c502008-04-05 15:05:00 +02003013/* Set the default values for the PHY TX Control Words. */
3014static void b43_set_phytxctl_defaults(struct b43_wldev *dev)
3015{
3016 u16 ctl = 0;
3017
3018 ctl |= B43_TXH_PHY_ENC_CCK;
3019 ctl |= B43_TXH_PHY_ANT01AUTO;
3020 ctl |= B43_TXH_PHY_TXPWR;
3021
3022 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_BEACPHYCTL, ctl);
3023 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_ACKCTSPHYCTL, ctl);
3024 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRPHYCTL, ctl);
3025}
3026
Michael Buesche4d6b792007-09-18 15:39:42 -04003027/* Set the TX-Antenna for management frames sent by firmware. */
3028static void b43_mgmtframe_txantenna(struct b43_wldev *dev, int antenna)
3029{
Michael Buesch5042c502008-04-05 15:05:00 +02003030 u16 ant;
Michael Buesche4d6b792007-09-18 15:39:42 -04003031 u16 tmp;
3032
Michael Buesch5042c502008-04-05 15:05:00 +02003033 ant = b43_antenna_to_phyctl(antenna);
Michael Buesche4d6b792007-09-18 15:39:42 -04003034
Michael Buesche4d6b792007-09-18 15:39:42 -04003035 /* For ACK/CTS */
3036 tmp = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_ACKCTSPHYCTL);
Michael Buescheb189d8b2008-01-28 14:47:41 -08003037 tmp = (tmp & ~B43_TXH_PHY_ANT) | ant;
Michael Buesche4d6b792007-09-18 15:39:42 -04003038 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_ACKCTSPHYCTL, tmp);
3039 /* For Probe Resposes */
3040 tmp = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_PRPHYCTL);
Michael Buescheb189d8b2008-01-28 14:47:41 -08003041 tmp = (tmp & ~B43_TXH_PHY_ANT) | ant;
Michael Buesche4d6b792007-09-18 15:39:42 -04003042 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRPHYCTL, tmp);
3043}
3044
3045/* This is the opposite of b43_chip_init() */
3046static void b43_chip_exit(struct b43_wldev *dev)
3047{
Michael Bueschfb111372008-09-02 13:00:34 +02003048 b43_phy_exit(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04003049 b43_gpio_cleanup(dev);
3050 /* firmware is released later */
3051}
3052
3053/* Initialize the chip
3054 * http://bcm-specs.sipsolutions.net/ChipInit
3055 */
3056static int b43_chip_init(struct b43_wldev *dev)
3057{
3058 struct b43_phy *phy = &dev->phy;
Michael Bueschef1a6282008-08-27 18:53:02 +02003059 int err;
Rafał Miłecki858a1652011-05-10 16:05:33 +02003060 u32 macctl;
Michael Buesche4d6b792007-09-18 15:39:42 -04003061 u16 value16;
3062
Michael Buesch1f7d87b2008-01-22 20:23:34 +01003063 /* Initialize the MAC control */
3064 macctl = B43_MACCTL_IHR_ENABLED | B43_MACCTL_SHM_ENABLED;
3065 if (dev->phy.gmode)
3066 macctl |= B43_MACCTL_GMODE;
3067 macctl |= B43_MACCTL_INFRA;
3068 b43_write32(dev, B43_MMIO_MACCTL, macctl);
Michael Buesche4d6b792007-09-18 15:39:42 -04003069
Michael Buesche4d6b792007-09-18 15:39:42 -04003070 err = b43_upload_microcode(dev);
3071 if (err)
3072 goto out; /* firmware is released later */
3073
3074 err = b43_gpio_init(dev);
3075 if (err)
3076 goto out; /* firmware is released later */
Michael Buesch21954c32007-09-27 15:31:40 +02003077
Michael Buesche4d6b792007-09-18 15:39:42 -04003078 err = b43_upload_initvals(dev);
3079 if (err)
Larry Finger1a8d1222007-12-14 13:59:11 +01003080 goto err_gpio_clean;
Michael Buesche4d6b792007-09-18 15:39:42 -04003081
Michael Buesch0b7dcd92008-09-03 12:31:54 +02003082 /* Turn the Analog on and initialize the PHY. */
3083 phy->ops->switch_analog(dev, 1);
Michael Buesche4d6b792007-09-18 15:39:42 -04003084 err = b43_phy_init(dev);
3085 if (err)
Michael Bueschef1a6282008-08-27 18:53:02 +02003086 goto err_gpio_clean;
Michael Buesche4d6b792007-09-18 15:39:42 -04003087
Michael Bueschef1a6282008-08-27 18:53:02 +02003088 /* Disable Interference Mitigation. */
3089 if (phy->ops->interf_mitigation)
3090 phy->ops->interf_mitigation(dev, B43_INTERFMODE_NONE);
Michael Buesche4d6b792007-09-18 15:39:42 -04003091
Michael Bueschef1a6282008-08-27 18:53:02 +02003092 /* Select the antennae */
3093 if (phy->ops->set_rx_antenna)
3094 phy->ops->set_rx_antenna(dev, B43_ANTENNA_DEFAULT);
Michael Buesche4d6b792007-09-18 15:39:42 -04003095 b43_mgmtframe_txantenna(dev, B43_ANTENNA_DEFAULT);
3096
3097 if (phy->type == B43_PHYTYPE_B) {
3098 value16 = b43_read16(dev, 0x005E);
3099 value16 |= 0x0004;
3100 b43_write16(dev, 0x005E, value16);
3101 }
3102 b43_write32(dev, 0x0100, 0x01000000);
Rafał Miłecki21d889d2011-05-18 02:06:38 +02003103 if (dev->dev->core_rev < 5)
Michael Buesche4d6b792007-09-18 15:39:42 -04003104 b43_write32(dev, 0x010C, 0x01000000);
3105
Rafał Miłecki50566352012-01-02 19:31:21 +01003106 b43_maskset32(dev, B43_MMIO_MACCTL, ~B43_MACCTL_INFRA, 0);
3107 b43_maskset32(dev, B43_MMIO_MACCTL, ~0, B43_MACCTL_INFRA);
Michael Buesche4d6b792007-09-18 15:39:42 -04003108
Michael Buesche4d6b792007-09-18 15:39:42 -04003109 /* Probe Response Timeout value */
3110 /* FIXME: Default to 0, has to be set by ioctl probably... :-/ */
Hauke Mehrtens5c1da232013-03-23 18:07:02 +01003111 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRMAXTIME, 0);
Michael Buesche4d6b792007-09-18 15:39:42 -04003112
3113 /* Initially set the wireless operation mode. */
3114 b43_adjust_opmode(dev);
3115
Rafał Miłecki21d889d2011-05-18 02:06:38 +02003116 if (dev->dev->core_rev < 3) {
Michael Buesche4d6b792007-09-18 15:39:42 -04003117 b43_write16(dev, 0x060E, 0x0000);
3118 b43_write16(dev, 0x0610, 0x8000);
3119 b43_write16(dev, 0x0604, 0x0000);
3120 b43_write16(dev, 0x0606, 0x0200);
3121 } else {
3122 b43_write32(dev, 0x0188, 0x80000000);
3123 b43_write32(dev, 0x018C, 0x02000000);
3124 }
3125 b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, 0x00004000);
Thommy Jakobsson73b82bf2013-04-23 21:45:11 +02003126 b43_write32(dev, B43_MMIO_DMA0_IRQ_MASK, 0x0001FC00);
Michael Buesche4d6b792007-09-18 15:39:42 -04003127 b43_write32(dev, B43_MMIO_DMA1_IRQ_MASK, 0x0000DC00);
3128 b43_write32(dev, B43_MMIO_DMA2_IRQ_MASK, 0x0000DC00);
3129 b43_write32(dev, B43_MMIO_DMA3_IRQ_MASK, 0x0001DC00);
3130 b43_write32(dev, B43_MMIO_DMA4_IRQ_MASK, 0x0000DC00);
3131 b43_write32(dev, B43_MMIO_DMA5_IRQ_MASK, 0x0000DC00);
3132
Rafał Miłecki858a1652011-05-10 16:05:33 +02003133 b43_mac_phy_clock_set(dev, true);
Michael Buesche4d6b792007-09-18 15:39:42 -04003134
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02003135 switch (dev->dev->bus_type) {
Rafał Miłecki42c9a452011-07-06 15:45:27 +02003136#ifdef CONFIG_B43_BCMA
3137 case B43_BUS_BCMA:
3138 /* FIXME: 0xE74 is quite common, but should be read from CC */
3139 b43_write16(dev, B43_MMIO_POWERUP_DELAY, 0xE74);
3140 break;
3141#endif
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02003142#ifdef CONFIG_B43_SSB
3143 case B43_BUS_SSB:
3144 b43_write16(dev, B43_MMIO_POWERUP_DELAY,
3145 dev->dev->sdev->bus->chipco.fast_pwrup_delay);
3146 break;
3147#endif
3148 }
Michael Buesche4d6b792007-09-18 15:39:42 -04003149
3150 err = 0;
3151 b43dbg(dev->wl, "Chip initialized\n");
Michael Buesch21954c32007-09-27 15:31:40 +02003152out:
Michael Buesche4d6b792007-09-18 15:39:42 -04003153 return err;
3154
Larry Finger1a8d1222007-12-14 13:59:11 +01003155err_gpio_clean:
Michael Buesche4d6b792007-09-18 15:39:42 -04003156 b43_gpio_cleanup(dev);
Michael Buesch21954c32007-09-27 15:31:40 +02003157 return err;
Michael Buesche4d6b792007-09-18 15:39:42 -04003158}
3159
Michael Buesche4d6b792007-09-18 15:39:42 -04003160static void b43_periodic_every60sec(struct b43_wldev *dev)
3161{
Michael Bueschef1a6282008-08-27 18:53:02 +02003162 const struct b43_phy_operations *ops = dev->phy.ops;
Michael Buesche4d6b792007-09-18 15:39:42 -04003163
Michael Bueschef1a6282008-08-27 18:53:02 +02003164 if (ops->pwork_60sec)
3165 ops->pwork_60sec(dev);
Michael Buesch18c8ade2008-08-28 19:33:40 +02003166
3167 /* Force check the TX power emission now. */
3168 b43_phy_txpower_check(dev, B43_TXPWR_IGNORE_TIME);
Michael Buesche4d6b792007-09-18 15:39:42 -04003169}
3170
3171static void b43_periodic_every30sec(struct b43_wldev *dev)
3172{
3173 /* Update device statistics. */
3174 b43_calculate_link_quality(dev);
3175}
3176
3177static void b43_periodic_every15sec(struct b43_wldev *dev)
3178{
3179 struct b43_phy *phy = &dev->phy;
Michael Buesch9b839a72008-06-20 17:44:02 +02003180 u16 wdr;
3181
3182 if (dev->fw.opensource) {
3183 /* Check if the firmware is still alive.
3184 * It will reset the watchdog counter to 0 in its idle loop. */
3185 wdr = b43_shm_read16(dev, B43_SHM_SCRATCH, B43_WATCHDOG_REG);
3186 if (unlikely(wdr)) {
3187 b43err(dev->wl, "Firmware watchdog: The firmware died!\n");
3188 b43_controller_restart(dev, "Firmware watchdog");
3189 return;
3190 } else {
3191 b43_shm_write16(dev, B43_SHM_SCRATCH,
3192 B43_WATCHDOG_REG, 1);
3193 }
3194 }
Michael Buesche4d6b792007-09-18 15:39:42 -04003195
Michael Bueschef1a6282008-08-27 18:53:02 +02003196 if (phy->ops->pwork_15sec)
3197 phy->ops->pwork_15sec(dev);
3198
Stefano Brivio00e0b8c2007-11-25 11:10:33 +01003199 atomic_set(&phy->txerr_cnt, B43_PHY_TX_BADNESS_LIMIT);
3200 wmb();
Michael Buesch990b86f2009-09-12 00:48:03 +02003201
3202#if B43_DEBUG
3203 if (b43_debug(dev, B43_DBG_VERBOSESTATS)) {
3204 unsigned int i;
3205
3206 b43dbg(dev->wl, "Stats: %7u IRQs/sec, %7u TX/sec, %7u RX/sec\n",
3207 dev->irq_count / 15,
3208 dev->tx_count / 15,
3209 dev->rx_count / 15);
3210 dev->irq_count = 0;
3211 dev->tx_count = 0;
3212 dev->rx_count = 0;
3213 for (i = 0; i < ARRAY_SIZE(dev->irq_bit_count); i++) {
3214 if (dev->irq_bit_count[i]) {
3215 b43dbg(dev->wl, "Stats: %7u IRQ-%02u/sec (0x%08X)\n",
3216 dev->irq_bit_count[i] / 15, i, (1 << i));
3217 dev->irq_bit_count[i] = 0;
3218 }
3219 }
3220 }
3221#endif
Michael Buesche4d6b792007-09-18 15:39:42 -04003222}
3223
Michael Buesche4d6b792007-09-18 15:39:42 -04003224static void do_periodic_work(struct b43_wldev *dev)
3225{
3226 unsigned int state;
3227
3228 state = dev->periodic_state;
Michael Buesch42bb4cd2007-09-28 14:22:33 +02003229 if (state % 4 == 0)
Michael Buesche4d6b792007-09-18 15:39:42 -04003230 b43_periodic_every60sec(dev);
Michael Buesch42bb4cd2007-09-28 14:22:33 +02003231 if (state % 2 == 0)
Michael Buesche4d6b792007-09-18 15:39:42 -04003232 b43_periodic_every30sec(dev);
Michael Buesch42bb4cd2007-09-28 14:22:33 +02003233 b43_periodic_every15sec(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04003234}
3235
Michael Buesch05b64b32007-09-28 16:19:03 +02003236/* Periodic work locking policy:
3237 * The whole periodic work handler is protected by
3238 * wl->mutex. If another lock is needed somewhere in the
Uwe Kleine-König21ae2952009-10-07 15:21:09 +02003239 * pwork callchain, it's acquired in-place, where it's needed.
Michael Buesche4d6b792007-09-18 15:39:42 -04003240 */
Michael Buesche4d6b792007-09-18 15:39:42 -04003241static void b43_periodic_work_handler(struct work_struct *work)
3242{
Michael Buesch05b64b32007-09-28 16:19:03 +02003243 struct b43_wldev *dev = container_of(work, struct b43_wldev,
3244 periodic_work.work);
3245 struct b43_wl *wl = dev->wl;
3246 unsigned long delay;
Michael Buesche4d6b792007-09-18 15:39:42 -04003247
Michael Buesch05b64b32007-09-28 16:19:03 +02003248 mutex_lock(&wl->mutex);
Michael Buesche4d6b792007-09-18 15:39:42 -04003249
3250 if (unlikely(b43_status(dev) != B43_STAT_STARTED))
3251 goto out;
3252 if (b43_debug(dev, B43_DBG_PWORK_STOP))
3253 goto out_requeue;
3254
Michael Buesch05b64b32007-09-28 16:19:03 +02003255 do_periodic_work(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04003256
Michael Buesche4d6b792007-09-18 15:39:42 -04003257 dev->periodic_state++;
Michael Buesch42bb4cd2007-09-28 14:22:33 +02003258out_requeue:
Michael Buesche4d6b792007-09-18 15:39:42 -04003259 if (b43_debug(dev, B43_DBG_PWORK_FAST))
3260 delay = msecs_to_jiffies(50);
3261 else
Anton Blanchard82cd6822007-10-15 00:42:23 -05003262 delay = round_jiffies_relative(HZ * 15);
Luis R. Rodriguez42935ec2009-07-29 20:08:07 -04003263 ieee80211_queue_delayed_work(wl->hw, &dev->periodic_work, delay);
Michael Buesch42bb4cd2007-09-28 14:22:33 +02003264out:
Michael Buesch05b64b32007-09-28 16:19:03 +02003265 mutex_unlock(&wl->mutex);
Michael Buesche4d6b792007-09-18 15:39:42 -04003266}
3267
3268static void b43_periodic_tasks_setup(struct b43_wldev *dev)
3269{
3270 struct delayed_work *work = &dev->periodic_work;
3271
3272 dev->periodic_state = 0;
3273 INIT_DELAYED_WORK(work, b43_periodic_work_handler);
Luis R. Rodriguez42935ec2009-07-29 20:08:07 -04003274 ieee80211_queue_delayed_work(dev->wl->hw, work, 0);
Michael Buesche4d6b792007-09-18 15:39:42 -04003275}
3276
Michael Bueschf3dd3fc2007-12-22 21:56:30 +01003277/* Check if communication with the device works correctly. */
Michael Buesche4d6b792007-09-18 15:39:42 -04003278static int b43_validate_chipaccess(struct b43_wldev *dev)
3279{
Michael Bueschf62ae6c2009-07-31 20:51:41 +02003280 u32 v, backup0, backup4;
Michael Buesche4d6b792007-09-18 15:39:42 -04003281
Michael Bueschf62ae6c2009-07-31 20:51:41 +02003282 backup0 = b43_shm_read32(dev, B43_SHM_SHARED, 0);
3283 backup4 = b43_shm_read32(dev, B43_SHM_SHARED, 4);
Michael Bueschf3dd3fc2007-12-22 21:56:30 +01003284
3285 /* Check for read/write and endianness problems. */
Michael Buesche4d6b792007-09-18 15:39:42 -04003286 b43_shm_write32(dev, B43_SHM_SHARED, 0, 0x55AAAA55);
3287 if (b43_shm_read32(dev, B43_SHM_SHARED, 0) != 0x55AAAA55)
3288 goto error;
Michael Bueschf3dd3fc2007-12-22 21:56:30 +01003289 b43_shm_write32(dev, B43_SHM_SHARED, 0, 0xAA5555AA);
3290 if (b43_shm_read32(dev, B43_SHM_SHARED, 0) != 0xAA5555AA)
Michael Buesche4d6b792007-09-18 15:39:42 -04003291 goto error;
3292
Michael Bueschf62ae6c2009-07-31 20:51:41 +02003293 /* Check if unaligned 32bit SHM_SHARED access works properly.
3294 * However, don't bail out on failure, because it's noncritical. */
3295 b43_shm_write16(dev, B43_SHM_SHARED, 0, 0x1122);
3296 b43_shm_write16(dev, B43_SHM_SHARED, 2, 0x3344);
3297 b43_shm_write16(dev, B43_SHM_SHARED, 4, 0x5566);
3298 b43_shm_write16(dev, B43_SHM_SHARED, 6, 0x7788);
3299 if (b43_shm_read32(dev, B43_SHM_SHARED, 2) != 0x55663344)
3300 b43warn(dev->wl, "Unaligned 32bit SHM read access is broken\n");
3301 b43_shm_write32(dev, B43_SHM_SHARED, 2, 0xAABBCCDD);
3302 if (b43_shm_read16(dev, B43_SHM_SHARED, 0) != 0x1122 ||
3303 b43_shm_read16(dev, B43_SHM_SHARED, 2) != 0xCCDD ||
3304 b43_shm_read16(dev, B43_SHM_SHARED, 4) != 0xAABB ||
3305 b43_shm_read16(dev, B43_SHM_SHARED, 6) != 0x7788)
3306 b43warn(dev->wl, "Unaligned 32bit SHM write access is broken\n");
3307
3308 b43_shm_write32(dev, B43_SHM_SHARED, 0, backup0);
3309 b43_shm_write32(dev, B43_SHM_SHARED, 4, backup4);
Michael Bueschf3dd3fc2007-12-22 21:56:30 +01003310
Rafał Miłecki21d889d2011-05-18 02:06:38 +02003311 if ((dev->dev->core_rev >= 3) && (dev->dev->core_rev <= 10)) {
Michael Bueschf3dd3fc2007-12-22 21:56:30 +01003312 /* The 32bit register shadows the two 16bit registers
3313 * with update sideeffects. Validate this. */
3314 b43_write16(dev, B43_MMIO_TSF_CFP_START, 0xAAAA);
3315 b43_write32(dev, B43_MMIO_TSF_CFP_START, 0xCCCCBBBB);
3316 if (b43_read16(dev, B43_MMIO_TSF_CFP_START_LOW) != 0xBBBB)
3317 goto error;
3318 if (b43_read16(dev, B43_MMIO_TSF_CFP_START_HIGH) != 0xCCCC)
3319 goto error;
3320 }
3321 b43_write32(dev, B43_MMIO_TSF_CFP_START, 0);
3322
3323 v = b43_read32(dev, B43_MMIO_MACCTL);
3324 v |= B43_MACCTL_GMODE;
3325 if (v != (B43_MACCTL_GMODE | B43_MACCTL_IHR_ENABLED))
Michael Buesche4d6b792007-09-18 15:39:42 -04003326 goto error;
3327
3328 return 0;
Michael Bueschf3dd3fc2007-12-22 21:56:30 +01003329error:
Michael Buesche4d6b792007-09-18 15:39:42 -04003330 b43err(dev->wl, "Failed to validate the chipaccess\n");
3331 return -ENODEV;
3332}
3333
3334static void b43_security_init(struct b43_wldev *dev)
3335{
Michael Buesche4d6b792007-09-18 15:39:42 -04003336 dev->ktp = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_KTP);
3337 /* KTP is a word address, but we address SHM bytewise.
3338 * So multiply by two.
3339 */
3340 dev->ktp *= 2;
Michael Buesch66d2d082009-08-06 10:36:50 +02003341 /* Number of RCMTA address slots */
3342 b43_write16(dev, B43_MMIO_RCMTA_COUNT, B43_NR_PAIRWISE_KEYS);
3343 /* Clear the key memory. */
Michael Buesche4d6b792007-09-18 15:39:42 -04003344 b43_clear_keys(dev);
3345}
3346
Michael Buesch616de352009-03-29 13:19:31 +02003347#ifdef CONFIG_B43_HWRNG
John Daiker99da1852009-02-24 02:16:42 -08003348static int b43_rng_read(struct hwrng *rng, u32 *data)
Michael Buesche4d6b792007-09-18 15:39:42 -04003349{
3350 struct b43_wl *wl = (struct b43_wl *)rng->priv;
Michael Buescha78b3bb2009-09-11 21:44:05 +02003351 struct b43_wldev *dev;
3352 int count = -ENODEV;
Michael Buesche4d6b792007-09-18 15:39:42 -04003353
Michael Buescha78b3bb2009-09-11 21:44:05 +02003354 mutex_lock(&wl->mutex);
3355 dev = wl->current_dev;
3356 if (likely(dev && b43_status(dev) >= B43_STAT_INITIALIZED)) {
3357 *data = b43_read16(dev, B43_MMIO_RNG);
3358 count = sizeof(u16);
3359 }
3360 mutex_unlock(&wl->mutex);
Michael Buesche4d6b792007-09-18 15:39:42 -04003361
Michael Buescha78b3bb2009-09-11 21:44:05 +02003362 return count;
Michael Buesche4d6b792007-09-18 15:39:42 -04003363}
Michael Buesch616de352009-03-29 13:19:31 +02003364#endif /* CONFIG_B43_HWRNG */
Michael Buesche4d6b792007-09-18 15:39:42 -04003365
Rafael J. Wysockib844eba2008-03-23 20:28:24 +01003366static void b43_rng_exit(struct b43_wl *wl)
Michael Buesche4d6b792007-09-18 15:39:42 -04003367{
Michael Buesch616de352009-03-29 13:19:31 +02003368#ifdef CONFIG_B43_HWRNG
Michael Buesche4d6b792007-09-18 15:39:42 -04003369 if (wl->rng_initialized)
Rafael J. Wysockib844eba2008-03-23 20:28:24 +01003370 hwrng_unregister(&wl->rng);
Michael Buesch616de352009-03-29 13:19:31 +02003371#endif /* CONFIG_B43_HWRNG */
Michael Buesche4d6b792007-09-18 15:39:42 -04003372}
3373
3374static int b43_rng_init(struct b43_wl *wl)
3375{
Michael Buesch616de352009-03-29 13:19:31 +02003376 int err = 0;
Michael Buesche4d6b792007-09-18 15:39:42 -04003377
Michael Buesch616de352009-03-29 13:19:31 +02003378#ifdef CONFIG_B43_HWRNG
Michael Buesche4d6b792007-09-18 15:39:42 -04003379 snprintf(wl->rng_name, ARRAY_SIZE(wl->rng_name),
3380 "%s_%s", KBUILD_MODNAME, wiphy_name(wl->hw->wiphy));
3381 wl->rng.name = wl->rng_name;
3382 wl->rng.data_read = b43_rng_read;
3383 wl->rng.priv = (unsigned long)wl;
Rusty Russell3db1cd52011-12-19 13:56:45 +00003384 wl->rng_initialized = true;
Michael Buesche4d6b792007-09-18 15:39:42 -04003385 err = hwrng_register(&wl->rng);
3386 if (err) {
Rusty Russell3db1cd52011-12-19 13:56:45 +00003387 wl->rng_initialized = false;
Michael Buesche4d6b792007-09-18 15:39:42 -04003388 b43err(wl, "Failed to register the random "
3389 "number generator (%d)\n", err);
3390 }
Michael Buesch616de352009-03-29 13:19:31 +02003391#endif /* CONFIG_B43_HWRNG */
Michael Buesche4d6b792007-09-18 15:39:42 -04003392
3393 return err;
3394}
3395
Michael Bueschf5d40ee2009-09-04 22:53:18 +02003396static void b43_tx_work(struct work_struct *work)
Michael Buesche4d6b792007-09-18 15:39:42 -04003397{
Michael Bueschf5d40ee2009-09-04 22:53:18 +02003398 struct b43_wl *wl = container_of(work, struct b43_wl, tx_work);
3399 struct b43_wldev *dev;
3400 struct sk_buff *skb;
francesco.gringoli@ing.unibs.itbad69192011-12-16 18:34:56 +01003401 int queue_num;
Michael Bueschf5d40ee2009-09-04 22:53:18 +02003402 int err = 0;
Michael Buesche4d6b792007-09-18 15:39:42 -04003403
Michael Bueschf5d40ee2009-09-04 22:53:18 +02003404 mutex_lock(&wl->mutex);
3405 dev = wl->current_dev;
3406 if (unlikely(!dev || b43_status(dev) < B43_STAT_STARTED)) {
3407 mutex_unlock(&wl->mutex);
3408 return;
Michael Buesch5100d5a2008-03-29 21:01:16 +01003409 }
Michael Buesch21a75d72008-04-25 19:29:08 +02003410
francesco.gringoli@ing.unibs.itbad69192011-12-16 18:34:56 +01003411 for (queue_num = 0; queue_num < B43_QOS_QUEUE_NUM; queue_num++) {
3412 while (skb_queue_len(&wl->tx_queue[queue_num])) {
3413 skb = skb_dequeue(&wl->tx_queue[queue_num]);
3414 if (b43_using_pio_transfers(dev))
3415 err = b43_pio_tx(dev, skb);
3416 else
3417 err = b43_dma_tx(dev, skb);
3418 if (err == -ENOSPC) {
3419 wl->tx_queue_stopped[queue_num] = 1;
3420 ieee80211_stop_queue(wl->hw, queue_num);
3421 skb_queue_head(&wl->tx_queue[queue_num], skb);
3422 break;
3423 }
3424 if (unlikely(err))
Felix Fietkau78f18df2012-12-10 17:40:21 +01003425 ieee80211_free_txskb(wl->hw, skb);
francesco.gringoli@ing.unibs.itbad69192011-12-16 18:34:56 +01003426 err = 0;
3427 }
Michael Buesch21a75d72008-04-25 19:29:08 +02003428
francesco.gringoli@ing.unibs.itbad69192011-12-16 18:34:56 +01003429 if (!err)
3430 wl->tx_queue_stopped[queue_num] = 0;
Michael Buesch21a75d72008-04-25 19:29:08 +02003431 }
3432
Michael Buesch990b86f2009-09-12 00:48:03 +02003433#if B43_DEBUG
3434 dev->tx_count++;
3435#endif
Michael Bueschf5d40ee2009-09-04 22:53:18 +02003436 mutex_unlock(&wl->mutex);
3437}
Michael Buesch21a75d72008-04-25 19:29:08 +02003438
Johannes Berg7bb45682011-02-24 14:42:06 +01003439static void b43_op_tx(struct ieee80211_hw *hw,
Thomas Huehn36323f82012-07-23 21:33:42 +02003440 struct ieee80211_tx_control *control,
3441 struct sk_buff *skb)
Michael Bueschf5d40ee2009-09-04 22:53:18 +02003442{
3443 struct b43_wl *wl = hw_to_b43_wl(hw);
Michael Bueschc9e8eae2008-06-15 15:17:29 +02003444
Michael Bueschf5d40ee2009-09-04 22:53:18 +02003445 if (unlikely(skb->len < 2 + 2 + 6)) {
3446 /* Too short, this can't be a valid frame. */
Felix Fietkau78f18df2012-12-10 17:40:21 +01003447 ieee80211_free_txskb(hw, skb);
Johannes Berg7bb45682011-02-24 14:42:06 +01003448 return;
Michael Bueschf5d40ee2009-09-04 22:53:18 +02003449 }
3450 B43_WARN_ON(skb_shinfo(skb)->nr_frags);
3451
francesco.gringoli@ing.unibs.itbad69192011-12-16 18:34:56 +01003452 skb_queue_tail(&wl->tx_queue[skb->queue_mapping], skb);
3453 if (!wl->tx_queue_stopped[skb->queue_mapping]) {
3454 ieee80211_queue_work(wl->hw, &wl->tx_work);
3455 } else {
3456 ieee80211_stop_queue(wl->hw, skb->queue_mapping);
3457 }
Michael Buesche4d6b792007-09-18 15:39:42 -04003458}
3459
Michael Buesche6f5b932008-03-05 21:18:49 +01003460static void b43_qos_params_upload(struct b43_wldev *dev,
3461 const struct ieee80211_tx_queue_params *p,
3462 u16 shm_offset)
3463{
3464 u16 params[B43_NR_QOSPARAMS];
Johannes Berg0b576642008-07-15 02:08:24 -07003465 int bslots, tmp;
Michael Buesche6f5b932008-03-05 21:18:49 +01003466 unsigned int i;
3467
Michael Bueschb0544eb2009-09-06 15:42:45 +02003468 if (!dev->qos_enabled)
3469 return;
3470
Johannes Berg0b576642008-07-15 02:08:24 -07003471 bslots = b43_read16(dev, B43_MMIO_RNG) & p->cw_min;
Michael Buesche6f5b932008-03-05 21:18:49 +01003472
3473 memset(&params, 0, sizeof(params));
3474
3475 params[B43_QOSPARAM_TXOP] = p->txop * 32;
Johannes Berg0b576642008-07-15 02:08:24 -07003476 params[B43_QOSPARAM_CWMIN] = p->cw_min;
3477 params[B43_QOSPARAM_CWMAX] = p->cw_max;
3478 params[B43_QOSPARAM_CWCUR] = p->cw_min;
3479 params[B43_QOSPARAM_AIFS] = p->aifs;
Michael Buesche6f5b932008-03-05 21:18:49 +01003480 params[B43_QOSPARAM_BSLOTS] = bslots;
Johannes Berg0b576642008-07-15 02:08:24 -07003481 params[B43_QOSPARAM_REGGAP] = bslots + p->aifs;
Michael Buesche6f5b932008-03-05 21:18:49 +01003482
3483 for (i = 0; i < ARRAY_SIZE(params); i++) {
3484 if (i == B43_QOSPARAM_STATUS) {
3485 tmp = b43_shm_read16(dev, B43_SHM_SHARED,
3486 shm_offset + (i * 2));
3487 /* Mark the parameters as updated. */
3488 tmp |= 0x100;
3489 b43_shm_write16(dev, B43_SHM_SHARED,
3490 shm_offset + (i * 2),
3491 tmp);
3492 } else {
3493 b43_shm_write16(dev, B43_SHM_SHARED,
3494 shm_offset + (i * 2),
3495 params[i]);
3496 }
3497 }
3498}
3499
Michael Bueschc40c1122008-09-06 16:21:47 +02003500/* Mapping of mac80211 queue numbers to b43 QoS SHM offsets. */
3501static const u16 b43_qos_shm_offsets[] = {
3502 /* [mac80211-queue-nr] = SHM_OFFSET, */
3503 [0] = B43_QOS_VOICE,
3504 [1] = B43_QOS_VIDEO,
3505 [2] = B43_QOS_BESTEFFORT,
3506 [3] = B43_QOS_BACKGROUND,
3507};
3508
Michael Buesch5a5f3b42008-09-06 20:07:31 +02003509/* Update all QOS parameters in hardware. */
3510static void b43_qos_upload_all(struct b43_wldev *dev)
Michael Buesche6f5b932008-03-05 21:18:49 +01003511{
3512 struct b43_wl *wl = dev->wl;
3513 struct b43_qos_params *params;
Michael Buesche6f5b932008-03-05 21:18:49 +01003514 unsigned int i;
3515
Michael Bueschb0544eb2009-09-06 15:42:45 +02003516 if (!dev->qos_enabled)
3517 return;
3518
Michael Bueschc40c1122008-09-06 16:21:47 +02003519 BUILD_BUG_ON(ARRAY_SIZE(b43_qos_shm_offsets) !=
3520 ARRAY_SIZE(wl->qos_params));
Michael Buesche6f5b932008-03-05 21:18:49 +01003521
3522 b43_mac_suspend(dev);
Michael Buesche6f5b932008-03-05 21:18:49 +01003523 for (i = 0; i < ARRAY_SIZE(wl->qos_params); i++) {
3524 params = &(wl->qos_params[i]);
Michael Buesch5a5f3b42008-09-06 20:07:31 +02003525 b43_qos_params_upload(dev, &(params->p),
3526 b43_qos_shm_offsets[i]);
Michael Buesche6f5b932008-03-05 21:18:49 +01003527 }
Michael Buesche6f5b932008-03-05 21:18:49 +01003528 b43_mac_enable(dev);
3529}
3530
3531static void b43_qos_clear(struct b43_wl *wl)
3532{
3533 struct b43_qos_params *params;
3534 unsigned int i;
3535
Michael Bueschc40c1122008-09-06 16:21:47 +02003536 /* Initialize QoS parameters to sane defaults. */
3537
3538 BUILD_BUG_ON(ARRAY_SIZE(b43_qos_shm_offsets) !=
3539 ARRAY_SIZE(wl->qos_params));
3540
Michael Buesche6f5b932008-03-05 21:18:49 +01003541 for (i = 0; i < ARRAY_SIZE(wl->qos_params); i++) {
3542 params = &(wl->qos_params[i]);
3543
Michael Bueschc40c1122008-09-06 16:21:47 +02003544 switch (b43_qos_shm_offsets[i]) {
3545 case B43_QOS_VOICE:
3546 params->p.txop = 0;
3547 params->p.aifs = 2;
3548 params->p.cw_min = 0x0001;
3549 params->p.cw_max = 0x0001;
3550 break;
3551 case B43_QOS_VIDEO:
3552 params->p.txop = 0;
3553 params->p.aifs = 2;
3554 params->p.cw_min = 0x0001;
3555 params->p.cw_max = 0x0001;
3556 break;
3557 case B43_QOS_BESTEFFORT:
3558 params->p.txop = 0;
3559 params->p.aifs = 3;
3560 params->p.cw_min = 0x0001;
3561 params->p.cw_max = 0x03FF;
3562 break;
3563 case B43_QOS_BACKGROUND:
3564 params->p.txop = 0;
3565 params->p.aifs = 7;
3566 params->p.cw_min = 0x0001;
3567 params->p.cw_max = 0x03FF;
3568 break;
3569 default:
3570 B43_WARN_ON(1);
3571 }
Michael Buesche6f5b932008-03-05 21:18:49 +01003572 }
3573}
3574
3575/* Initialize the core's QOS capabilities */
3576static void b43_qos_init(struct b43_wldev *dev)
3577{
Michael Bueschb0544eb2009-09-06 15:42:45 +02003578 if (!dev->qos_enabled) {
3579 /* Disable QOS support. */
3580 b43_hf_write(dev, b43_hf_read(dev) & ~B43_HF_EDCF);
3581 b43_write16(dev, B43_MMIO_IFSCTL,
3582 b43_read16(dev, B43_MMIO_IFSCTL)
3583 & ~B43_MMIO_IFSCTL_USE_EDCF);
3584 b43dbg(dev->wl, "QoS disabled\n");
3585 return;
3586 }
3587
Michael Buesche6f5b932008-03-05 21:18:49 +01003588 /* Upload the current QOS parameters. */
Michael Buesch5a5f3b42008-09-06 20:07:31 +02003589 b43_qos_upload_all(dev);
Michael Buesche6f5b932008-03-05 21:18:49 +01003590
3591 /* Enable QOS support. */
3592 b43_hf_write(dev, b43_hf_read(dev) | B43_HF_EDCF);
3593 b43_write16(dev, B43_MMIO_IFSCTL,
3594 b43_read16(dev, B43_MMIO_IFSCTL)
3595 | B43_MMIO_IFSCTL_USE_EDCF);
Michael Bueschb0544eb2009-09-06 15:42:45 +02003596 b43dbg(dev->wl, "QoS enabled\n");
Michael Buesche6f5b932008-03-05 21:18:49 +01003597}
3598
Eliad Peller8a3a3c82011-10-02 10:15:52 +02003599static int b43_op_conf_tx(struct ieee80211_hw *hw,
3600 struct ieee80211_vif *vif, u16 _queue,
Michael Buesch40faacc2007-10-28 16:29:32 +01003601 const struct ieee80211_tx_queue_params *params)
Michael Buesche4d6b792007-09-18 15:39:42 -04003602{
Michael Buesche6f5b932008-03-05 21:18:49 +01003603 struct b43_wl *wl = hw_to_b43_wl(hw);
Michael Buesch5a5f3b42008-09-06 20:07:31 +02003604 struct b43_wldev *dev;
Michael Buesche6f5b932008-03-05 21:18:49 +01003605 unsigned int queue = (unsigned int)_queue;
Michael Buesch5a5f3b42008-09-06 20:07:31 +02003606 int err = -ENODEV;
Michael Buesche6f5b932008-03-05 21:18:49 +01003607
3608 if (queue >= ARRAY_SIZE(wl->qos_params)) {
3609 /* Queue not available or don't support setting
3610 * params on this queue. Return success to not
3611 * confuse mac80211. */
3612 return 0;
3613 }
Michael Buesch5a5f3b42008-09-06 20:07:31 +02003614 BUILD_BUG_ON(ARRAY_SIZE(b43_qos_shm_offsets) !=
3615 ARRAY_SIZE(wl->qos_params));
Michael Buesche6f5b932008-03-05 21:18:49 +01003616
Michael Buesch5a5f3b42008-09-06 20:07:31 +02003617 mutex_lock(&wl->mutex);
3618 dev = wl->current_dev;
3619 if (unlikely(!dev || (b43_status(dev) < B43_STAT_INITIALIZED)))
3620 goto out_unlock;
Michael Buesche6f5b932008-03-05 21:18:49 +01003621
Michael Buesch5a5f3b42008-09-06 20:07:31 +02003622 memcpy(&(wl->qos_params[queue].p), params, sizeof(*params));
3623 b43_mac_suspend(dev);
3624 b43_qos_params_upload(dev, &(wl->qos_params[queue].p),
3625 b43_qos_shm_offsets[queue]);
3626 b43_mac_enable(dev);
3627 err = 0;
Michael Buesche6f5b932008-03-05 21:18:49 +01003628
Michael Buesch5a5f3b42008-09-06 20:07:31 +02003629out_unlock:
3630 mutex_unlock(&wl->mutex);
3631
3632 return err;
Michael Buesche4d6b792007-09-18 15:39:42 -04003633}
3634
Michael Buesch40faacc2007-10-28 16:29:32 +01003635static int b43_op_get_stats(struct ieee80211_hw *hw,
3636 struct ieee80211_low_level_stats *stats)
Michael Buesche4d6b792007-09-18 15:39:42 -04003637{
3638 struct b43_wl *wl = hw_to_b43_wl(hw);
Michael Buesche4d6b792007-09-18 15:39:42 -04003639
Michael Buesch36dbd952009-09-04 22:51:29 +02003640 mutex_lock(&wl->mutex);
Michael Buesche4d6b792007-09-18 15:39:42 -04003641 memcpy(stats, &wl->ieee_stats, sizeof(*stats));
Michael Buesch36dbd952009-09-04 22:51:29 +02003642 mutex_unlock(&wl->mutex);
Michael Buesche4d6b792007-09-18 15:39:42 -04003643
3644 return 0;
3645}
3646
Eliad Peller37a41b42011-09-21 14:06:11 +03003647static u64 b43_op_get_tsf(struct ieee80211_hw *hw, struct ieee80211_vif *vif)
Alina Friedrichsen08e87a82009-01-25 15:28:28 +01003648{
3649 struct b43_wl *wl = hw_to_b43_wl(hw);
3650 struct b43_wldev *dev;
3651 u64 tsf;
3652
3653 mutex_lock(&wl->mutex);
Alina Friedrichsen08e87a82009-01-25 15:28:28 +01003654 dev = wl->current_dev;
3655
3656 if (dev && (b43_status(dev) >= B43_STAT_INITIALIZED))
3657 b43_tsf_read(dev, &tsf);
3658 else
3659 tsf = 0;
3660
Alina Friedrichsen08e87a82009-01-25 15:28:28 +01003661 mutex_unlock(&wl->mutex);
3662
3663 return tsf;
3664}
3665
Eliad Peller37a41b42011-09-21 14:06:11 +03003666static void b43_op_set_tsf(struct ieee80211_hw *hw,
3667 struct ieee80211_vif *vif, u64 tsf)
Alina Friedrichsen08e87a82009-01-25 15:28:28 +01003668{
3669 struct b43_wl *wl = hw_to_b43_wl(hw);
3670 struct b43_wldev *dev;
3671
3672 mutex_lock(&wl->mutex);
Alina Friedrichsen08e87a82009-01-25 15:28:28 +01003673 dev = wl->current_dev;
3674
3675 if (dev && (b43_status(dev) >= B43_STAT_INITIALIZED))
3676 b43_tsf_write(dev, tsf);
3677
Alina Friedrichsen08e87a82009-01-25 15:28:28 +01003678 mutex_unlock(&wl->mutex);
3679}
3680
Michael Buesche4d6b792007-09-18 15:39:42 -04003681static void b43_put_phy_into_reset(struct b43_wldev *dev)
3682{
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02003683 u32 tmp;
Michael Buesche4d6b792007-09-18 15:39:42 -04003684
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02003685 switch (dev->dev->bus_type) {
Rafał Miłecki42c9a452011-07-06 15:45:27 +02003686#ifdef CONFIG_B43_BCMA
3687 case B43_BUS_BCMA:
3688 b43err(dev->wl,
3689 "Putting PHY into reset not supported on BCMA\n");
3690 break;
3691#endif
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02003692#ifdef CONFIG_B43_SSB
3693 case B43_BUS_SSB:
3694 tmp = ssb_read32(dev->dev->sdev, SSB_TMSLOW);
3695 tmp &= ~B43_TMSLOW_GMODE;
3696 tmp |= B43_TMSLOW_PHYRESET;
3697 tmp |= SSB_TMSLOW_FGC;
3698 ssb_write32(dev->dev->sdev, SSB_TMSLOW, tmp);
3699 msleep(1);
Michael Buesche4d6b792007-09-18 15:39:42 -04003700
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02003701 tmp = ssb_read32(dev->dev->sdev, SSB_TMSLOW);
3702 tmp &= ~SSB_TMSLOW_FGC;
3703 tmp |= B43_TMSLOW_PHYRESET;
3704 ssb_write32(dev->dev->sdev, SSB_TMSLOW, tmp);
3705 msleep(1);
3706
3707 break;
3708#endif
3709 }
Michael Buesche4d6b792007-09-18 15:39:42 -04003710}
3711
John Daiker99da1852009-02-24 02:16:42 -08003712static const char *band_to_string(enum ieee80211_band band)
Michael Buesche4d6b792007-09-18 15:39:42 -04003713{
Michael Bueschbb1eeff2008-02-09 12:08:58 +01003714 switch (band) {
3715 case IEEE80211_BAND_5GHZ:
3716 return "5";
3717 case IEEE80211_BAND_2GHZ:
3718 return "2.4";
3719 default:
3720 break;
3721 }
3722 B43_WARN_ON(1);
3723 return "";
3724}
3725
3726/* Expects wl->mutex locked */
3727static int b43_switch_band(struct b43_wl *wl, struct ieee80211_channel *chan)
3728{
3729 struct b43_wldev *up_dev = NULL;
Michael Buesche4d6b792007-09-18 15:39:42 -04003730 struct b43_wldev *down_dev;
Michael Bueschbb1eeff2008-02-09 12:08:58 +01003731 struct b43_wldev *d;
Michael Buesche4d6b792007-09-18 15:39:42 -04003732 int err;
John W. Linville922d8a02009-01-12 14:40:20 -05003733 bool uninitialized_var(gmode);
Michael Buesche4d6b792007-09-18 15:39:42 -04003734 int prev_status;
3735
Michael Bueschbb1eeff2008-02-09 12:08:58 +01003736 /* Find a device and PHY which supports the band. */
3737 list_for_each_entry(d, &wl->devlist, list) {
3738 switch (chan->band) {
3739 case IEEE80211_BAND_5GHZ:
3740 if (d->phy.supports_5ghz) {
3741 up_dev = d;
Rusty Russell3db1cd52011-12-19 13:56:45 +00003742 gmode = false;
Michael Bueschbb1eeff2008-02-09 12:08:58 +01003743 }
3744 break;
3745 case IEEE80211_BAND_2GHZ:
3746 if (d->phy.supports_2ghz) {
3747 up_dev = d;
Rusty Russell3db1cd52011-12-19 13:56:45 +00003748 gmode = true;
Michael Bueschbb1eeff2008-02-09 12:08:58 +01003749 }
3750 break;
3751 default:
3752 B43_WARN_ON(1);
3753 return -EINVAL;
3754 }
3755 if (up_dev)
3756 break;
3757 }
3758 if (!up_dev) {
3759 b43err(wl, "Could not find a device for %s-GHz band operation\n",
3760 band_to_string(chan->band));
3761 return -ENODEV;
Michael Buesche4d6b792007-09-18 15:39:42 -04003762 }
3763 if ((up_dev == wl->current_dev) &&
3764 (!!wl->current_dev->phy.gmode == !!gmode)) {
3765 /* This device is already running. */
3766 return 0;
3767 }
Michael Bueschbb1eeff2008-02-09 12:08:58 +01003768 b43dbg(wl, "Switching to %s-GHz band\n",
3769 band_to_string(chan->band));
Michael Buesche4d6b792007-09-18 15:39:42 -04003770 down_dev = wl->current_dev;
3771
3772 prev_status = b43_status(down_dev);
3773 /* Shutdown the currently running core. */
3774 if (prev_status >= B43_STAT_STARTED)
Michael Buesch36dbd952009-09-04 22:51:29 +02003775 down_dev = b43_wireless_core_stop(down_dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04003776 if (prev_status >= B43_STAT_INITIALIZED)
3777 b43_wireless_core_exit(down_dev);
3778
3779 if (down_dev != up_dev) {
3780 /* We switch to a different core, so we put PHY into
3781 * RESET on the old core. */
3782 b43_put_phy_into_reset(down_dev);
3783 }
3784
3785 /* Now start the new core. */
3786 up_dev->phy.gmode = gmode;
3787 if (prev_status >= B43_STAT_INITIALIZED) {
3788 err = b43_wireless_core_init(up_dev);
3789 if (err) {
3790 b43err(wl, "Fatal: Could not initialize device for "
Michael Bueschbb1eeff2008-02-09 12:08:58 +01003791 "selected %s-GHz band\n",
3792 band_to_string(chan->band));
Michael Buesche4d6b792007-09-18 15:39:42 -04003793 goto init_failure;
3794 }
3795 }
3796 if (prev_status >= B43_STAT_STARTED) {
3797 err = b43_wireless_core_start(up_dev);
3798 if (err) {
Anatol Pomozov02b7d832012-06-23 15:54:34 -07003799 b43err(wl, "Fatal: Could not start device for "
Michael Bueschbb1eeff2008-02-09 12:08:58 +01003800 "selected %s-GHz band\n",
3801 band_to_string(chan->band));
Michael Buesche4d6b792007-09-18 15:39:42 -04003802 b43_wireless_core_exit(up_dev);
3803 goto init_failure;
3804 }
3805 }
3806 B43_WARN_ON(b43_status(up_dev) != prev_status);
3807
3808 wl->current_dev = up_dev;
3809
3810 return 0;
Michael Bueschbb1eeff2008-02-09 12:08:58 +01003811init_failure:
Michael Buesche4d6b792007-09-18 15:39:42 -04003812 /* Whoops, failed to init the new core. No core is operating now. */
3813 wl->current_dev = NULL;
3814 return err;
3815}
3816
Johannes Berg9124b072008-10-14 19:17:54 +02003817/* Write the short and long frame retry limit values. */
3818static void b43_set_retry_limits(struct b43_wldev *dev,
3819 unsigned int short_retry,
3820 unsigned int long_retry)
3821{
3822 /* The retry limit is a 4-bit counter. Enforce this to avoid overflowing
3823 * the chip-internal counter. */
3824 short_retry = min(short_retry, (unsigned int)0xF);
3825 long_retry = min(long_retry, (unsigned int)0xF);
3826
3827 b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_SRLIMIT,
3828 short_retry);
3829 b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_LRLIMIT,
3830 long_retry);
3831}
3832
Johannes Berge8975582008-10-09 12:18:51 +02003833static int b43_op_config(struct ieee80211_hw *hw, u32 changed)
Michael Buesche4d6b792007-09-18 15:39:42 -04003834{
3835 struct b43_wl *wl = hw_to_b43_wl(hw);
3836 struct b43_wldev *dev;
3837 struct b43_phy *phy;
Johannes Berge8975582008-10-09 12:18:51 +02003838 struct ieee80211_conf *conf = &hw->conf;
Michael Buesch9db1f6d2007-12-22 21:54:20 +01003839 int antenna;
Michael Buesche4d6b792007-09-18 15:39:42 -04003840 int err = 0;
Felix Fietkau2a190322011-08-10 13:50:30 -06003841 bool reload_bss = false;
Michael Buesche4d6b792007-09-18 15:39:42 -04003842
Michael Buesche4d6b792007-09-18 15:39:42 -04003843 mutex_lock(&wl->mutex);
3844
Felix Fietkau2a190322011-08-10 13:50:30 -06003845 dev = wl->current_dev;
3846
Michael Bueschbb1eeff2008-02-09 12:08:58 +01003847 /* Switch the band (if necessary). This might change the active core. */
Karl Beldan675a0b02013-03-25 16:26:57 +01003848 err = b43_switch_band(wl, conf->chandef.chan);
Michael Buesche4d6b792007-09-18 15:39:42 -04003849 if (err)
3850 goto out_unlock_mutex;
Felix Fietkau2a190322011-08-10 13:50:30 -06003851
3852 /* Need to reload all settings if the core changed */
3853 if (dev != wl->current_dev) {
3854 dev = wl->current_dev;
3855 changed = ~0;
3856 reload_bss = true;
3857 }
3858
Michael Buesche4d6b792007-09-18 15:39:42 -04003859 phy = &dev->phy;
3860
Rafał Miłeckiaa4c7b22010-01-22 01:53:12 +01003861 if (conf_is_ht(conf))
3862 phy->is_40mhz =
3863 (conf_is_ht40_minus(conf) || conf_is_ht40_plus(conf));
3864 else
3865 phy->is_40mhz = false;
3866
Michael Bueschd10d0e52008-12-18 22:13:39 +01003867 b43_mac_suspend(dev);
3868
Johannes Berg9124b072008-10-14 19:17:54 +02003869 if (changed & IEEE80211_CONF_CHANGE_RETRY_LIMITS)
3870 b43_set_retry_limits(dev, conf->short_frame_max_tx_count,
3871 conf->long_frame_max_tx_count);
3872 changed &= ~IEEE80211_CONF_CHANGE_RETRY_LIMITS;
3873 if (!changed)
Michael Bueschd10d0e52008-12-18 22:13:39 +01003874 goto out_mac_enable;
Michael Buesche4d6b792007-09-18 15:39:42 -04003875
3876 /* Switch to the requested channel.
3877 * The firmware takes care of races with the TX handler. */
Karl Beldan675a0b02013-03-25 16:26:57 +01003878 if (conf->chandef.chan->hw_value != phy->channel)
3879 b43_switch_channel(dev, conf->chandef.chan->hw_value);
Michael Buesche4d6b792007-09-18 15:39:42 -04003880
Johannes Berg0869aea2009-10-28 10:03:35 +01003881 dev->wl->radiotap_enabled = !!(conf->flags & IEEE80211_CONF_MONITOR);
Johannes Bergd42ce842007-11-23 14:50:51 +01003882
Michael Buesche4d6b792007-09-18 15:39:42 -04003883 /* Adjust the desired TX power level. */
3884 if (conf->power_level != 0) {
Michael Buesch18c8ade2008-08-28 19:33:40 +02003885 if (conf->power_level != phy->desired_txpower) {
3886 phy->desired_txpower = conf->power_level;
3887 b43_phy_txpower_check(dev, B43_TXPWR_IGNORE_TIME |
3888 B43_TXPWR_IGNORE_TSSI);
Michael Buesche4d6b792007-09-18 15:39:42 -04003889 }
3890 }
3891
3892 /* Antennas for RX and management frame TX. */
Johannes Berg0f4ac382008-10-09 12:18:04 +02003893 antenna = B43_ANTENNA_DEFAULT;
Michael Buesch9db1f6d2007-12-22 21:54:20 +01003894 b43_mgmtframe_txantenna(dev, antenna);
Johannes Berg0f4ac382008-10-09 12:18:04 +02003895 antenna = B43_ANTENNA_DEFAULT;
Michael Bueschef1a6282008-08-27 18:53:02 +02003896 if (phy->ops->set_rx_antenna)
3897 phy->ops->set_rx_antenna(dev, antenna);
Michael Buesche4d6b792007-09-18 15:39:42 -04003898
Larry Fingerfd4973c2009-06-20 12:58:11 -05003899 if (wl->radio_enabled != phy->radio_on) {
3900 if (wl->radio_enabled) {
Johannes Berg19d337d2009-06-02 13:01:37 +02003901 b43_software_rfkill(dev, false);
Michael Bueschfda9abc2007-09-20 22:14:18 +02003902 b43info(dev->wl, "Radio turned on by software\n");
3903 if (!dev->radio_hw_enable) {
3904 b43info(dev->wl, "The hardware RF-kill button "
3905 "still turns the radio physically off. "
3906 "Press the button to turn it on.\n");
3907 }
3908 } else {
Johannes Berg19d337d2009-06-02 13:01:37 +02003909 b43_software_rfkill(dev, true);
Michael Bueschfda9abc2007-09-20 22:14:18 +02003910 b43info(dev->wl, "Radio turned off by software\n");
3911 }
3912 }
3913
Michael Bueschd10d0e52008-12-18 22:13:39 +01003914out_mac_enable:
3915 b43_mac_enable(dev);
3916out_unlock_mutex:
Michael Buesche4d6b792007-09-18 15:39:42 -04003917 mutex_unlock(&wl->mutex);
3918
Felix Fietkau2a190322011-08-10 13:50:30 -06003919 if (wl->vif && reload_bss)
3920 b43_op_bss_info_changed(hw, wl->vif, &wl->vif->bss_conf, ~0);
3921
Michael Buesche4d6b792007-09-18 15:39:42 -04003922 return err;
3923}
3924
Johannes Berg881d9482009-01-21 15:13:48 +01003925static void b43_update_basic_rates(struct b43_wldev *dev, u32 brates)
Johannes Bergc7ab5ef2008-10-29 20:02:12 +01003926{
3927 struct ieee80211_supported_band *sband =
3928 dev->wl->hw->wiphy->bands[b43_current_band(dev->wl)];
3929 struct ieee80211_rate *rate;
3930 int i;
3931 u16 basic, direct, offset, basic_offset, rateptr;
3932
3933 for (i = 0; i < sband->n_bitrates; i++) {
3934 rate = &sband->bitrates[i];
3935
3936 if (b43_is_cck_rate(rate->hw_value)) {
3937 direct = B43_SHM_SH_CCKDIRECT;
3938 basic = B43_SHM_SH_CCKBASIC;
3939 offset = b43_plcp_get_ratecode_cck(rate->hw_value);
3940 offset &= 0xF;
3941 } else {
3942 direct = B43_SHM_SH_OFDMDIRECT;
3943 basic = B43_SHM_SH_OFDMBASIC;
3944 offset = b43_plcp_get_ratecode_ofdm(rate->hw_value);
3945 offset &= 0xF;
3946 }
3947
3948 rate = ieee80211_get_response_rate(sband, brates, rate->bitrate);
3949
3950 if (b43_is_cck_rate(rate->hw_value)) {
3951 basic_offset = b43_plcp_get_ratecode_cck(rate->hw_value);
3952 basic_offset &= 0xF;
3953 } else {
3954 basic_offset = b43_plcp_get_ratecode_ofdm(rate->hw_value);
3955 basic_offset &= 0xF;
3956 }
3957
3958 /*
3959 * Get the pointer that we need to point to
3960 * from the direct map
3961 */
3962 rateptr = b43_shm_read16(dev, B43_SHM_SHARED,
3963 direct + 2 * basic_offset);
3964 /* and write it to the basic map */
3965 b43_shm_write16(dev, B43_SHM_SHARED, basic + 2 * offset,
3966 rateptr);
3967 }
3968}
3969
3970static void b43_op_bss_info_changed(struct ieee80211_hw *hw,
3971 struct ieee80211_vif *vif,
3972 struct ieee80211_bss_conf *conf,
3973 u32 changed)
3974{
3975 struct b43_wl *wl = hw_to_b43_wl(hw);
3976 struct b43_wldev *dev;
Johannes Bergc7ab5ef2008-10-29 20:02:12 +01003977
3978 mutex_lock(&wl->mutex);
3979
3980 dev = wl->current_dev;
Michael Bueschd10d0e52008-12-18 22:13:39 +01003981 if (!dev || b43_status(dev) < B43_STAT_STARTED)
Johannes Bergc7ab5ef2008-10-29 20:02:12 +01003982 goto out_unlock_mutex;
Johannes Berg2d0ddec2009-04-23 16:13:26 +02003983
3984 B43_WARN_ON(wl->vif != vif);
3985
3986 if (changed & BSS_CHANGED_BSSID) {
Johannes Berg2d0ddec2009-04-23 16:13:26 +02003987 if (conf->bssid)
3988 memcpy(wl->bssid, conf->bssid, ETH_ALEN);
3989 else
3990 memset(wl->bssid, 0, ETH_ALEN);
Johannes Berg2d0ddec2009-04-23 16:13:26 +02003991 }
3992
Johannes Berg3f0d8432009-05-18 10:53:18 +02003993 if (b43_status(dev) >= B43_STAT_INITIALIZED) {
3994 if (changed & BSS_CHANGED_BEACON &&
3995 (b43_is_mode(wl, NL80211_IFTYPE_AP) ||
3996 b43_is_mode(wl, NL80211_IFTYPE_MESH_POINT) ||
3997 b43_is_mode(wl, NL80211_IFTYPE_ADHOC)))
3998 b43_update_templates(wl);
3999
4000 if (changed & BSS_CHANGED_BSSID)
4001 b43_write_mac_bssid_templates(dev);
4002 }
Johannes Berg3f0d8432009-05-18 10:53:18 +02004003
Johannes Bergc7ab5ef2008-10-29 20:02:12 +01004004 b43_mac_suspend(dev);
4005
Johannes Berg57c4d7b2009-04-23 16:10:04 +02004006 /* Update templates for AP/mesh mode. */
4007 if (changed & BSS_CHANGED_BEACON_INT &&
4008 (b43_is_mode(wl, NL80211_IFTYPE_AP) ||
4009 b43_is_mode(wl, NL80211_IFTYPE_MESH_POINT) ||
Felix Fietkau2a190322011-08-10 13:50:30 -06004010 b43_is_mode(wl, NL80211_IFTYPE_ADHOC)) &&
4011 conf->beacon_int)
Johannes Berg57c4d7b2009-04-23 16:10:04 +02004012 b43_set_beacon_int(dev, conf->beacon_int);
4013
Johannes Bergc7ab5ef2008-10-29 20:02:12 +01004014 if (changed & BSS_CHANGED_BASIC_RATES)
4015 b43_update_basic_rates(dev, conf->basic_rates);
4016
4017 if (changed & BSS_CHANGED_ERP_SLOT) {
4018 if (conf->use_short_slot)
4019 b43_short_slot_timing_enable(dev);
4020 else
4021 b43_short_slot_timing_disable(dev);
4022 }
4023
4024 b43_mac_enable(dev);
Michael Bueschd10d0e52008-12-18 22:13:39 +01004025out_unlock_mutex:
Johannes Bergc7ab5ef2008-10-29 20:02:12 +01004026 mutex_unlock(&wl->mutex);
Johannes Bergc7ab5ef2008-10-29 20:02:12 +01004027}
4028
Michael Buesch40faacc2007-10-28 16:29:32 +01004029static int b43_op_set_key(struct ieee80211_hw *hw, enum set_key_cmd cmd,
Johannes Bergdc822b52008-12-29 12:55:09 +01004030 struct ieee80211_vif *vif, struct ieee80211_sta *sta,
4031 struct ieee80211_key_conf *key)
Michael Buesche4d6b792007-09-18 15:39:42 -04004032{
4033 struct b43_wl *wl = hw_to_b43_wl(hw);
Michael Bueschc6dfc9a2007-10-28 15:59:58 +01004034 struct b43_wldev *dev;
Michael Buesche4d6b792007-09-18 15:39:42 -04004035 u8 algorithm;
4036 u8 index;
Michael Bueschc6dfc9a2007-10-28 15:59:58 +01004037 int err;
Michael Buesch060210f2009-01-25 15:49:59 +01004038 static const u8 bcast_addr[ETH_ALEN] = { 0xff, 0xff, 0xff, 0xff, 0xff, 0xff };
Michael Buesche4d6b792007-09-18 15:39:42 -04004039
4040 if (modparam_nohwcrypt)
4041 return -ENOSPC; /* User disabled HW-crypto */
4042
Antonio Quartulli78f9c852012-04-01 00:35:40 +03004043 if ((vif->type == NL80211_IFTYPE_ADHOC ||
4044 vif->type == NL80211_IFTYPE_MESH_POINT) &&
4045 (key->cipher == WLAN_CIPHER_SUITE_TKIP ||
4046 key->cipher == WLAN_CIPHER_SUITE_CCMP) &&
4047 !(key->flags & IEEE80211_KEY_FLAG_PAIRWISE)) {
4048 /*
4049 * For now, disable hw crypto for the RSN IBSS group keys. This
4050 * could be optimized in the future, but until that gets
4051 * implemented, use of software crypto for group addressed
4052 * frames is a acceptable to allow RSN IBSS to be used.
4053 */
4054 return -EOPNOTSUPP;
4055 }
4056
Michael Bueschc6dfc9a2007-10-28 15:59:58 +01004057 mutex_lock(&wl->mutex);
Michael Bueschc6dfc9a2007-10-28 15:59:58 +01004058
4059 dev = wl->current_dev;
4060 err = -ENODEV;
4061 if (!dev || b43_status(dev) < B43_STAT_INITIALIZED)
4062 goto out_unlock;
4063
Michael Buesch403a3a12009-06-08 21:04:57 +02004064 if (dev->fw.pcm_request_failed || !dev->hwcrypto_enabled) {
Michael Buesch68217832008-05-17 23:43:57 +02004065 /* We don't have firmware for the crypto engine.
4066 * Must use software-crypto. */
4067 err = -EOPNOTSUPP;
4068 goto out_unlock;
4069 }
4070
Michael Bueschc6dfc9a2007-10-28 15:59:58 +01004071 err = -EINVAL;
Johannes Berg97359d12010-08-10 09:46:38 +02004072 switch (key->cipher) {
4073 case WLAN_CIPHER_SUITE_WEP40:
4074 algorithm = B43_SEC_ALGO_WEP40;
Michael Buesche4d6b792007-09-18 15:39:42 -04004075 break;
Johannes Berg97359d12010-08-10 09:46:38 +02004076 case WLAN_CIPHER_SUITE_WEP104:
4077 algorithm = B43_SEC_ALGO_WEP104;
4078 break;
4079 case WLAN_CIPHER_SUITE_TKIP:
Michael Buesche4d6b792007-09-18 15:39:42 -04004080 algorithm = B43_SEC_ALGO_TKIP;
4081 break;
Johannes Berg97359d12010-08-10 09:46:38 +02004082 case WLAN_CIPHER_SUITE_CCMP:
Michael Buesche4d6b792007-09-18 15:39:42 -04004083 algorithm = B43_SEC_ALGO_AES;
4084 break;
4085 default:
4086 B43_WARN_ON(1);
Michael Buesche4d6b792007-09-18 15:39:42 -04004087 goto out_unlock;
4088 }
Michael Bueschc6dfc9a2007-10-28 15:59:58 +01004089 index = (u8) (key->keyidx);
4090 if (index > 3)
4091 goto out_unlock;
Michael Buesche4d6b792007-09-18 15:39:42 -04004092
4093 switch (cmd) {
4094 case SET_KEY:
gregor kowski035d0242009-08-19 22:35:45 +02004095 if (algorithm == B43_SEC_ALGO_TKIP &&
4096 (!(key->flags & IEEE80211_KEY_FLAG_PAIRWISE) ||
4097 !modparam_hwtkip)) {
4098 /* We support only pairwise key */
Michael Buesche4d6b792007-09-18 15:39:42 -04004099 err = -EOPNOTSUPP;
4100 goto out_unlock;
4101 }
4102
Michael Buesche808e582008-12-19 21:30:52 +01004103 if (key->flags & IEEE80211_KEY_FLAG_PAIRWISE) {
Johannes Bergdc822b52008-12-29 12:55:09 +01004104 if (WARN_ON(!sta)) {
4105 err = -EOPNOTSUPP;
4106 goto out_unlock;
4107 }
Michael Buesche808e582008-12-19 21:30:52 +01004108 /* Pairwise key with an assigned MAC address. */
Michael Buesche4d6b792007-09-18 15:39:42 -04004109 err = b43_key_write(dev, -1, algorithm,
Johannes Bergdc822b52008-12-29 12:55:09 +01004110 key->key, key->keylen,
4111 sta->addr, key);
Michael Buesche808e582008-12-19 21:30:52 +01004112 } else {
4113 /* Group key */
4114 err = b43_key_write(dev, index, algorithm,
4115 key->key, key->keylen, NULL, key);
Michael Buesche4d6b792007-09-18 15:39:42 -04004116 }
4117 if (err)
4118 goto out_unlock;
4119
4120 if (algorithm == B43_SEC_ALGO_WEP40 ||
4121 algorithm == B43_SEC_ALGO_WEP104) {
4122 b43_hf_write(dev, b43_hf_read(dev) | B43_HF_USEDEFKEYS);
4123 } else {
4124 b43_hf_write(dev,
4125 b43_hf_read(dev) & ~B43_HF_USEDEFKEYS);
4126 }
4127 key->flags |= IEEE80211_KEY_FLAG_GENERATE_IV;
gregor kowski035d0242009-08-19 22:35:45 +02004128 if (algorithm == B43_SEC_ALGO_TKIP)
4129 key->flags |= IEEE80211_KEY_FLAG_GENERATE_MMIC;
Michael Buesche4d6b792007-09-18 15:39:42 -04004130 break;
4131 case DISABLE_KEY: {
4132 err = b43_key_clear(dev, key->hw_key_idx);
4133 if (err)
4134 goto out_unlock;
4135 break;
4136 }
4137 default:
4138 B43_WARN_ON(1);
4139 }
Michael Buesch9cf7f242008-12-19 20:24:30 +01004140
Michael Buesche4d6b792007-09-18 15:39:42 -04004141out_unlock:
Michael Buesche4d6b792007-09-18 15:39:42 -04004142 if (!err) {
4143 b43dbg(wl, "%s hardware based encryption for keyidx: %d, "
Johannes Berge1749612008-10-27 15:59:26 -07004144 "mac: %pM\n",
Michael Buesche4d6b792007-09-18 15:39:42 -04004145 cmd == SET_KEY ? "Using" : "Disabling", key->keyidx,
Larry Fingera1d882102009-01-14 11:15:25 -06004146 sta ? sta->addr : bcast_addr);
Michael Buesch9cf7f242008-12-19 20:24:30 +01004147 b43_dump_keymemory(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004148 }
Michael Buesch9cf7f242008-12-19 20:24:30 +01004149 mutex_unlock(&wl->mutex);
4150
Michael Buesche4d6b792007-09-18 15:39:42 -04004151 return err;
4152}
4153
Michael Buesch40faacc2007-10-28 16:29:32 +01004154static void b43_op_configure_filter(struct ieee80211_hw *hw,
4155 unsigned int changed, unsigned int *fflags,
Johannes Berg3ac64be2009-08-17 16:16:53 +02004156 u64 multicast)
Michael Buesche4d6b792007-09-18 15:39:42 -04004157{
4158 struct b43_wl *wl = hw_to_b43_wl(hw);
Michael Buesch36dbd952009-09-04 22:51:29 +02004159 struct b43_wldev *dev;
Michael Buesche4d6b792007-09-18 15:39:42 -04004160
Michael Buesch36dbd952009-09-04 22:51:29 +02004161 mutex_lock(&wl->mutex);
4162 dev = wl->current_dev;
Johannes Berg4150c572007-09-17 01:29:23 -04004163 if (!dev) {
4164 *fflags = 0;
Michael Buesch36dbd952009-09-04 22:51:29 +02004165 goto out_unlock;
Michael Buesche4d6b792007-09-18 15:39:42 -04004166 }
Johannes Berg4150c572007-09-17 01:29:23 -04004167
Johannes Berg4150c572007-09-17 01:29:23 -04004168 *fflags &= FIF_PROMISC_IN_BSS |
4169 FIF_ALLMULTI |
4170 FIF_FCSFAIL |
4171 FIF_PLCPFAIL |
4172 FIF_CONTROL |
4173 FIF_OTHER_BSS |
4174 FIF_BCN_PRBRESP_PROMISC;
4175
4176 changed &= FIF_PROMISC_IN_BSS |
4177 FIF_ALLMULTI |
4178 FIF_FCSFAIL |
4179 FIF_PLCPFAIL |
4180 FIF_CONTROL |
4181 FIF_OTHER_BSS |
4182 FIF_BCN_PRBRESP_PROMISC;
4183
4184 wl->filter_flags = *fflags;
4185
4186 if (changed && b43_status(dev) >= B43_STAT_INITIALIZED)
4187 b43_adjust_opmode(dev);
Michael Buesch36dbd952009-09-04 22:51:29 +02004188
4189out_unlock:
4190 mutex_unlock(&wl->mutex);
Michael Buesche4d6b792007-09-18 15:39:42 -04004191}
4192
Michael Buesch36dbd952009-09-04 22:51:29 +02004193/* Locking: wl->mutex
4194 * Returns the current dev. This might be different from the passed in dev,
4195 * because the core might be gone away while we unlocked the mutex. */
4196static struct b43_wldev * b43_wireless_core_stop(struct b43_wldev *dev)
Michael Buesche4d6b792007-09-18 15:39:42 -04004197{
Larry Finger9a53bf52011-08-27 15:53:42 -05004198 struct b43_wl *wl;
Michael Buesch36dbd952009-09-04 22:51:29 +02004199 struct b43_wldev *orig_dev;
Michael Buesch49d965c2009-10-03 00:57:58 +02004200 u32 mask;
francesco.gringoli@ing.unibs.itbad69192011-12-16 18:34:56 +01004201 int queue_num;
Michael Buesche4d6b792007-09-18 15:39:42 -04004202
Larry Finger9a53bf52011-08-27 15:53:42 -05004203 if (!dev)
4204 return NULL;
4205 wl = dev->wl;
Michael Buesch36dbd952009-09-04 22:51:29 +02004206redo:
4207 if (!dev || b43_status(dev) < B43_STAT_STARTED)
4208 return dev;
Stefano Brivioa19d12d2007-11-07 18:16:11 +01004209
Michael Bueschf5d40ee2009-09-04 22:53:18 +02004210 /* Cancel work. Unlock to avoid deadlocks. */
Michael Buesche4d6b792007-09-18 15:39:42 -04004211 mutex_unlock(&wl->mutex);
Michael Buesche4d6b792007-09-18 15:39:42 -04004212 cancel_delayed_work_sync(&dev->periodic_work);
Michael Bueschf5d40ee2009-09-04 22:53:18 +02004213 cancel_work_sync(&wl->tx_work);
Michael Buesche4d6b792007-09-18 15:39:42 -04004214 mutex_lock(&wl->mutex);
Michael Buesch36dbd952009-09-04 22:51:29 +02004215 dev = wl->current_dev;
4216 if (!dev || b43_status(dev) < B43_STAT_STARTED) {
4217 /* Whoops, aliens ate up the device while we were unlocked. */
4218 return dev;
4219 }
Michael Buesche4d6b792007-09-18 15:39:42 -04004220
Michael Buesch36dbd952009-09-04 22:51:29 +02004221 /* Disable interrupts on the device. */
4222 b43_set_status(dev, B43_STAT_INITIALIZED);
Rafał Miłecki505fb012011-05-19 15:11:27 +02004223 if (b43_bus_host_is_sdio(dev->dev)) {
Michael Buesch36dbd952009-09-04 22:51:29 +02004224 /* wl->mutex is locked. That is enough. */
4225 b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, 0);
4226 b43_read32(dev, B43_MMIO_GEN_IRQ_MASK); /* Flush */
4227 } else {
4228 spin_lock_irq(&wl->hardirq_lock);
4229 b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, 0);
4230 b43_read32(dev, B43_MMIO_GEN_IRQ_MASK); /* Flush */
4231 spin_unlock_irq(&wl->hardirq_lock);
4232 }
Michael Buesch176e9f62009-09-11 23:04:04 +02004233 /* Synchronize and free the interrupt handlers. Unlock to avoid deadlocks. */
Michael Buesch36dbd952009-09-04 22:51:29 +02004234 orig_dev = dev;
4235 mutex_unlock(&wl->mutex);
Rafał Miłecki505fb012011-05-19 15:11:27 +02004236 if (b43_bus_host_is_sdio(dev->dev)) {
Michael Buesch176e9f62009-09-11 23:04:04 +02004237 b43_sdio_free_irq(dev);
4238 } else {
Rafał Miłeckia18c7152011-05-18 02:06:40 +02004239 synchronize_irq(dev->dev->irq);
4240 free_irq(dev->dev->irq, dev);
Michael Buesch176e9f62009-09-11 23:04:04 +02004241 }
Michael Buesch36dbd952009-09-04 22:51:29 +02004242 mutex_lock(&wl->mutex);
4243 dev = wl->current_dev;
4244 if (!dev)
4245 return dev;
4246 if (dev != orig_dev) {
4247 if (b43_status(dev) >= B43_STAT_STARTED)
4248 goto redo;
4249 return dev;
4250 }
Michael Buesch49d965c2009-10-03 00:57:58 +02004251 mask = b43_read32(dev, B43_MMIO_GEN_IRQ_MASK);
4252 B43_WARN_ON(mask != 0xFFFFFFFF && mask);
Michael Buesch36dbd952009-09-04 22:51:29 +02004253
francesco.gringoli@ing.unibs.itbad69192011-12-16 18:34:56 +01004254 /* Drain all TX queues. */
4255 for (queue_num = 0; queue_num < B43_QOS_QUEUE_NUM; queue_num++) {
Felix Fietkau78f18df2012-12-10 17:40:21 +01004256 while (skb_queue_len(&wl->tx_queue[queue_num])) {
4257 struct sk_buff *skb;
4258
4259 skb = skb_dequeue(&wl->tx_queue[queue_num]);
4260 ieee80211_free_txskb(wl->hw, skb);
4261 }
francesco.gringoli@ing.unibs.itbad69192011-12-16 18:34:56 +01004262 }
Michael Bueschf5d40ee2009-09-04 22:53:18 +02004263
Michael Buesche4d6b792007-09-18 15:39:42 -04004264 b43_mac_suspend(dev);
Michael Buescha78b3bb2009-09-11 21:44:05 +02004265 b43_leds_exit(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004266 b43dbg(wl, "Wireless interface stopped\n");
Michael Buesch36dbd952009-09-04 22:51:29 +02004267
4268 return dev;
Michael Buesche4d6b792007-09-18 15:39:42 -04004269}
4270
4271/* Locking: wl->mutex */
4272static int b43_wireless_core_start(struct b43_wldev *dev)
4273{
4274 int err;
4275
4276 B43_WARN_ON(b43_status(dev) != B43_STAT_INITIALIZED);
4277
4278 drain_txstatus_queue(dev);
Rafał Miłecki505fb012011-05-19 15:11:27 +02004279 if (b43_bus_host_is_sdio(dev->dev)) {
Albert Herranz3dbba8e2009-09-10 19:34:49 +02004280 err = b43_sdio_request_irq(dev, b43_sdio_interrupt_handler);
4281 if (err) {
4282 b43err(dev->wl, "Cannot request SDIO IRQ\n");
4283 goto out;
4284 }
4285 } else {
Rafał Miłeckia18c7152011-05-18 02:06:40 +02004286 err = request_threaded_irq(dev->dev->irq, b43_interrupt_handler,
Albert Herranz3dbba8e2009-09-10 19:34:49 +02004287 b43_interrupt_thread_handler,
4288 IRQF_SHARED, KBUILD_MODNAME, dev);
4289 if (err) {
Rafał Miłeckidedb1eb2011-05-14 00:04:38 +02004290 b43err(dev->wl, "Cannot request IRQ-%d\n",
Rafał Miłeckia18c7152011-05-18 02:06:40 +02004291 dev->dev->irq);
Albert Herranz3dbba8e2009-09-10 19:34:49 +02004292 goto out;
4293 }
Michael Buesche4d6b792007-09-18 15:39:42 -04004294 }
4295
4296 /* We are ready to run. */
Larry Finger0866b032010-02-03 13:33:44 -06004297 ieee80211_wake_queues(dev->wl->hw);
Michael Buesche4d6b792007-09-18 15:39:42 -04004298 b43_set_status(dev, B43_STAT_STARTED);
4299
4300 /* Start data flow (TX/RX). */
4301 b43_mac_enable(dev);
Michael Buesch13790722009-04-08 21:26:27 +02004302 b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, dev->irq_mask);
Michael Buesche4d6b792007-09-18 15:39:42 -04004303
Lucas De Marchi25985ed2011-03-30 22:57:33 -03004304 /* Start maintenance work */
Michael Buesche4d6b792007-09-18 15:39:42 -04004305 b43_periodic_tasks_setup(dev);
4306
Michael Buescha78b3bb2009-09-11 21:44:05 +02004307 b43_leds_init(dev);
4308
Michael Buesche4d6b792007-09-18 15:39:42 -04004309 b43dbg(dev->wl, "Wireless interface started\n");
Michael Buescha78b3bb2009-09-11 21:44:05 +02004310out:
Michael Buesche4d6b792007-09-18 15:39:42 -04004311 return err;
4312}
4313
Rafał Miłecki2fdf8c52012-07-26 08:16:01 +02004314static char *b43_phy_name(struct b43_wldev *dev, u8 phy_type)
4315{
4316 switch (phy_type) {
4317 case B43_PHYTYPE_A:
4318 return "A";
4319 case B43_PHYTYPE_B:
4320 return "B";
4321 case B43_PHYTYPE_G:
4322 return "G";
4323 case B43_PHYTYPE_N:
4324 return "N";
4325 case B43_PHYTYPE_LP:
4326 return "LP";
4327 case B43_PHYTYPE_SSLPN:
4328 return "SSLPN";
4329 case B43_PHYTYPE_HT:
4330 return "HT";
4331 case B43_PHYTYPE_LCN:
4332 return "LCN";
4333 case B43_PHYTYPE_LCNXN:
4334 return "LCNXN";
4335 case B43_PHYTYPE_LCN40:
4336 return "LCN40";
4337 case B43_PHYTYPE_AC:
4338 return "AC";
4339 }
4340 return "UNKNOWN";
4341}
4342
Michael Buesche4d6b792007-09-18 15:39:42 -04004343/* Get PHY and RADIO versioning numbers */
4344static int b43_phy_versioning(struct b43_wldev *dev)
4345{
4346 struct b43_phy *phy = &dev->phy;
4347 u32 tmp;
4348 u8 analog_type;
4349 u8 phy_type;
4350 u8 phy_rev;
4351 u16 radio_manuf;
4352 u16 radio_ver;
4353 u16 radio_rev;
4354 int unsupported = 0;
4355
4356 /* Get PHY versioning */
4357 tmp = b43_read16(dev, B43_MMIO_PHY_VER);
4358 analog_type = (tmp & B43_PHYVER_ANALOG) >> B43_PHYVER_ANALOG_SHIFT;
4359 phy_type = (tmp & B43_PHYVER_TYPE) >> B43_PHYVER_TYPE_SHIFT;
4360 phy_rev = (tmp & B43_PHYVER_VERSION);
4361 switch (phy_type) {
4362 case B43_PHYTYPE_A:
4363 if (phy_rev >= 4)
4364 unsupported = 1;
4365 break;
4366 case B43_PHYTYPE_B:
4367 if (phy_rev != 2 && phy_rev != 4 && phy_rev != 6
4368 && phy_rev != 7)
4369 unsupported = 1;
4370 break;
4371 case B43_PHYTYPE_G:
Larry Finger013978b2007-11-26 10:29:47 -06004372 if (phy_rev > 9)
Michael Buesche4d6b792007-09-18 15:39:42 -04004373 unsupported = 1;
4374 break;
Rafał Miłecki692d2c02010-12-07 21:56:00 +01004375#ifdef CONFIG_B43_PHY_N
Michael Bueschd5c71e42008-01-04 17:06:29 +01004376 case B43_PHYTYPE_N:
Rafał Miłeckiab72efd2010-12-21 21:29:44 +01004377 if (phy_rev > 9)
Michael Bueschd5c71e42008-01-04 17:06:29 +01004378 unsupported = 1;
4379 break;
4380#endif
Michael Buesch6b1c7c62008-12-25 00:39:28 +01004381#ifdef CONFIG_B43_PHY_LP
4382 case B43_PHYTYPE_LP:
Gábor Stefanik9d86a2d2009-08-14 14:54:46 +02004383 if (phy_rev > 2)
Michael Buesch6b1c7c62008-12-25 00:39:28 +01004384 unsupported = 1;
4385 break;
4386#endif
Rafał Miłeckid7520b12011-06-13 16:20:06 +02004387#ifdef CONFIG_B43_PHY_HT
4388 case B43_PHYTYPE_HT:
4389 if (phy_rev > 1)
4390 unsupported = 1;
4391 break;
4392#endif
Rafał Miłecki1d738e62011-07-07 15:25:27 +02004393#ifdef CONFIG_B43_PHY_LCN
4394 case B43_PHYTYPE_LCN:
4395 if (phy_rev > 1)
4396 unsupported = 1;
4397 break;
4398#endif
Michael Buesche4d6b792007-09-18 15:39:42 -04004399 default:
4400 unsupported = 1;
Joe Perches6403eab2011-06-03 11:51:20 +00004401 }
Michael Buesche4d6b792007-09-18 15:39:42 -04004402 if (unsupported) {
Rafał Miłecki2fdf8c52012-07-26 08:16:01 +02004403 b43err(dev->wl, "FOUND UNSUPPORTED PHY (Analog %u, Type %d (%s), Revision %u)\n",
4404 analog_type, phy_type, b43_phy_name(dev, phy_type),
4405 phy_rev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004406 return -EOPNOTSUPP;
4407 }
Rafał Miłecki2fdf8c52012-07-26 08:16:01 +02004408 b43info(dev->wl, "Found PHY: Analog %u, Type %d (%s), Revision %u\n",
4409 analog_type, phy_type, b43_phy_name(dev, phy_type), phy_rev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004410
4411 /* Get RADIO versioning */
Rafał Miłecki3fd48502011-07-06 20:27:24 +02004412 if (dev->dev->core_rev >= 24) {
Rafał Miłecki544e5d82011-07-06 20:27:25 +02004413 u16 radio24[3];
4414
4415 for (tmp = 0; tmp < 3; tmp++) {
4416 b43_write16(dev, B43_MMIO_RADIO24_CONTROL, tmp);
4417 radio24[tmp] = b43_read16(dev, B43_MMIO_RADIO24_DATA);
4418 }
4419
4420 /* Broadcom uses "id" for our "ver" and has separated "ver" */
4421 /* radio_ver = (radio24[0] & 0xF0) >> 4; */
4422
4423 radio_manuf = 0x17F;
4424 radio_ver = (radio24[2] << 8) | radio24[1];
4425 radio_rev = (radio24[0] & 0xF);
Michael Buesche4d6b792007-09-18 15:39:42 -04004426 } else {
Rafał Miłecki3fd48502011-07-06 20:27:24 +02004427 if (dev->dev->chip_id == 0x4317) {
4428 if (dev->dev->chip_rev == 0)
4429 tmp = 0x3205017F;
4430 else if (dev->dev->chip_rev == 1)
4431 tmp = 0x4205017F;
4432 else
4433 tmp = 0x5205017F;
4434 } else {
4435 b43_write16(dev, B43_MMIO_RADIO_CONTROL,
4436 B43_RADIOCTL_ID);
4437 tmp = b43_read16(dev, B43_MMIO_RADIO_DATA_LOW);
4438 b43_write16(dev, B43_MMIO_RADIO_CONTROL,
4439 B43_RADIOCTL_ID);
4440 tmp |= (u32)b43_read16(dev, B43_MMIO_RADIO_DATA_HIGH)
4441 << 16;
4442 }
4443 radio_manuf = (tmp & 0x00000FFF);
4444 radio_ver = (tmp & 0x0FFFF000) >> 12;
4445 radio_rev = (tmp & 0xF0000000) >> 28;
Michael Buesche4d6b792007-09-18 15:39:42 -04004446 }
Rafał Miłecki3fd48502011-07-06 20:27:24 +02004447
Michael Buesch96c755a2008-01-06 00:09:46 +01004448 if (radio_manuf != 0x17F /* Broadcom */)
4449 unsupported = 1;
Michael Buesche4d6b792007-09-18 15:39:42 -04004450 switch (phy_type) {
4451 case B43_PHYTYPE_A:
4452 if (radio_ver != 0x2060)
4453 unsupported = 1;
4454 if (radio_rev != 1)
4455 unsupported = 1;
4456 if (radio_manuf != 0x17F)
4457 unsupported = 1;
4458 break;
4459 case B43_PHYTYPE_B:
4460 if ((radio_ver & 0xFFF0) != 0x2050)
4461 unsupported = 1;
4462 break;
4463 case B43_PHYTYPE_G:
4464 if (radio_ver != 0x2050)
4465 unsupported = 1;
4466 break;
Michael Buesch96c755a2008-01-06 00:09:46 +01004467 case B43_PHYTYPE_N:
Johannes Bergbb519be2008-12-24 15:26:40 +01004468 if (radio_ver != 0x2055 && radio_ver != 0x2056)
Michael Buesch96c755a2008-01-06 00:09:46 +01004469 unsupported = 1;
4470 break;
Michael Buesch6b1c7c62008-12-25 00:39:28 +01004471 case B43_PHYTYPE_LP:
Gábor Stefanik9d86a2d2009-08-14 14:54:46 +02004472 if (radio_ver != 0x2062 && radio_ver != 0x2063)
Michael Buesch6b1c7c62008-12-25 00:39:28 +01004473 unsupported = 1;
4474 break;
Rafał Miłeckid7520b12011-06-13 16:20:06 +02004475 case B43_PHYTYPE_HT:
4476 if (radio_ver != 0x2059)
4477 unsupported = 1;
4478 break;
Rafał Miłecki1d738e62011-07-07 15:25:27 +02004479 case B43_PHYTYPE_LCN:
4480 if (radio_ver != 0x2064)
4481 unsupported = 1;
4482 break;
Michael Buesche4d6b792007-09-18 15:39:42 -04004483 default:
4484 B43_WARN_ON(1);
4485 }
4486 if (unsupported) {
4487 b43err(dev->wl, "FOUND UNSUPPORTED RADIO "
4488 "(Manuf 0x%X, Version 0x%X, Revision %u)\n",
4489 radio_manuf, radio_ver, radio_rev);
4490 return -EOPNOTSUPP;
4491 }
4492 b43dbg(dev->wl, "Found Radio: Manuf 0x%X, Version 0x%X, Revision %u\n",
4493 radio_manuf, radio_ver, radio_rev);
4494
4495 phy->radio_manuf = radio_manuf;
4496 phy->radio_ver = radio_ver;
4497 phy->radio_rev = radio_rev;
4498
4499 phy->analog = analog_type;
4500 phy->type = phy_type;
4501 phy->rev = phy_rev;
4502
4503 return 0;
4504}
4505
4506static void setup_struct_phy_for_init(struct b43_wldev *dev,
4507 struct b43_phy *phy)
4508{
Michael Buesche4d6b792007-09-18 15:39:42 -04004509 phy->hardware_power_control = !!modparam_hwpctl;
Michael Buesch18c8ade2008-08-28 19:33:40 +02004510 phy->next_txpwr_check_time = jiffies;
Michael Buesch8ed7fc42007-12-09 22:34:59 +01004511 /* PHY TX errors counter. */
4512 atomic_set(&phy->txerr_cnt, B43_PHY_TX_BADNESS_LIMIT);
Michael Buesch591f3dc2009-03-31 12:27:32 +02004513
4514#if B43_DEBUG
Rusty Russell3db1cd52011-12-19 13:56:45 +00004515 phy->phy_locked = false;
4516 phy->radio_locked = false;
Michael Buesch591f3dc2009-03-31 12:27:32 +02004517#endif
Michael Buesche4d6b792007-09-18 15:39:42 -04004518}
4519
4520static void setup_struct_wldev_for_init(struct b43_wldev *dev)
4521{
Rusty Russell3db1cd52011-12-19 13:56:45 +00004522 dev->dfq_valid = false;
Michael Bueschaa6c7ae2007-12-26 16:26:36 +01004523
Michael Buesch6a724d62007-09-20 22:12:58 +02004524 /* Assume the radio is enabled. If it's not enabled, the state will
4525 * immediately get fixed on the first periodic work run. */
Rusty Russell3db1cd52011-12-19 13:56:45 +00004526 dev->radio_hw_enable = true;
Michael Buesche4d6b792007-09-18 15:39:42 -04004527
4528 /* Stats */
4529 memset(&dev->stats, 0, sizeof(dev->stats));
4530
4531 setup_struct_phy_for_init(dev, &dev->phy);
4532
4533 /* IRQ related flags */
4534 dev->irq_reason = 0;
4535 memset(dev->dma_reason, 0, sizeof(dev->dma_reason));
Michael Buesch13790722009-04-08 21:26:27 +02004536 dev->irq_mask = B43_IRQ_MASKTEMPLATE;
Michael Buesch3e3ccb32009-03-19 19:27:21 +01004537 if (b43_modparam_verbose < B43_VERBOSITY_DEBUG)
Michael Buesch13790722009-04-08 21:26:27 +02004538 dev->irq_mask &= ~B43_IRQ_PHY_TXERR;
Michael Buesche4d6b792007-09-18 15:39:42 -04004539
4540 dev->mac_suspended = 1;
4541
4542 /* Noise calculation context */
4543 memset(&dev->noisecalc, 0, sizeof(dev->noisecalc));
4544}
4545
4546static void b43_bluetooth_coext_enable(struct b43_wldev *dev)
4547{
Rafał Miłecki05814832011-05-18 02:06:39 +02004548 struct ssb_sprom *sprom = dev->dev->bus_sprom;
Michael Buescha259d6a2008-04-18 21:06:37 +02004549 u64 hf;
Michael Buesche4d6b792007-09-18 15:39:42 -04004550
Michael Buesch1855ba72008-04-18 20:51:41 +02004551 if (!modparam_btcoex)
4552 return;
Larry Finger95de2842007-11-09 16:57:18 -06004553 if (!(sprom->boardflags_lo & B43_BFL_BTCOEXIST))
Michael Buesche4d6b792007-09-18 15:39:42 -04004554 return;
4555 if (dev->phy.type != B43_PHYTYPE_B && !dev->phy.gmode)
4556 return;
4557
4558 hf = b43_hf_read(dev);
Larry Finger95de2842007-11-09 16:57:18 -06004559 if (sprom->boardflags_lo & B43_BFL_BTCMOD)
Michael Buesche4d6b792007-09-18 15:39:42 -04004560 hf |= B43_HF_BTCOEXALT;
4561 else
4562 hf |= B43_HF_BTCOEX;
4563 b43_hf_write(dev, hf);
Michael Buesche4d6b792007-09-18 15:39:42 -04004564}
4565
4566static void b43_bluetooth_coext_disable(struct b43_wldev *dev)
Michael Buesch1855ba72008-04-18 20:51:41 +02004567{
4568 if (!modparam_btcoex)
4569 return;
4570 //TODO
Michael Buesche4d6b792007-09-18 15:39:42 -04004571}
4572
4573static void b43_imcfglo_timeouts_workaround(struct b43_wldev *dev)
4574{
Rafał Miłeckid48ae5c2011-05-19 15:11:26 +02004575 struct ssb_bus *bus;
Michael Buesche4d6b792007-09-18 15:39:42 -04004576 u32 tmp;
4577
Rafał Miłeckid48ae5c2011-05-19 15:11:26 +02004578 if (dev->dev->bus_type != B43_BUS_SSB)
4579 return;
4580
4581 bus = dev->dev->sdev->bus;
4582
Rafał Miłecki0fd82ea2011-05-11 02:10:59 +02004583 if ((bus->chip_id == 0x4311 && bus->chip_rev == 2) ||
4584 (bus->chip_id == 0x4312)) {
Rafał Miłeckid48ae5c2011-05-19 15:11:26 +02004585 tmp = ssb_read32(dev->dev->sdev, SSB_IMCFGLO);
Rafał Miłecki0fd82ea2011-05-11 02:10:59 +02004586 tmp &= ~SSB_IMCFGLO_REQTO;
4587 tmp &= ~SSB_IMCFGLO_SERTO;
4588 tmp |= 0x3;
Rafał Miłeckid48ae5c2011-05-19 15:11:26 +02004589 ssb_write32(dev->dev->sdev, SSB_IMCFGLO, tmp);
Rafał Miłecki0fd82ea2011-05-11 02:10:59 +02004590 ssb_commit_settings(bus);
Michael Buesche4d6b792007-09-18 15:39:42 -04004591 }
Michael Buesche4d6b792007-09-18 15:39:42 -04004592}
4593
Michael Bueschd59f7202008-04-03 18:56:19 +02004594static void b43_set_synth_pu_delay(struct b43_wldev *dev, bool idle)
4595{
4596 u16 pu_delay;
4597
4598 /* The time value is in microseconds. */
4599 if (dev->phy.type == B43_PHYTYPE_A)
4600 pu_delay = 3700;
4601 else
4602 pu_delay = 1050;
Johannes Berg05c914f2008-09-11 00:01:58 +02004603 if (b43_is_mode(dev->wl, NL80211_IFTYPE_ADHOC) || idle)
Michael Bueschd59f7202008-04-03 18:56:19 +02004604 pu_delay = 500;
4605 if ((dev->phy.radio_ver == 0x2050) && (dev->phy.radio_rev == 8))
4606 pu_delay = max(pu_delay, (u16)2400);
4607
4608 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_SPUWKUP, pu_delay);
4609}
4610
4611/* Set the TSF CFP pre-TargetBeaconTransmissionTime. */
4612static void b43_set_pretbtt(struct b43_wldev *dev)
4613{
4614 u16 pretbtt;
4615
4616 /* The time value is in microseconds. */
Johannes Berg05c914f2008-09-11 00:01:58 +02004617 if (b43_is_mode(dev->wl, NL80211_IFTYPE_ADHOC)) {
Michael Bueschd59f7202008-04-03 18:56:19 +02004618 pretbtt = 2;
4619 } else {
4620 if (dev->phy.type == B43_PHYTYPE_A)
4621 pretbtt = 120;
4622 else
4623 pretbtt = 250;
4624 }
4625 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRETBTT, pretbtt);
4626 b43_write16(dev, B43_MMIO_TSF_CFP_PRETBTT, pretbtt);
4627}
4628
Michael Buesche4d6b792007-09-18 15:39:42 -04004629/* Shutdown a wireless core */
4630/* Locking: wl->mutex */
4631static void b43_wireless_core_exit(struct b43_wldev *dev)
4632{
Michael Buesch36dbd952009-09-04 22:51:29 +02004633 B43_WARN_ON(dev && b43_status(dev) > B43_STAT_INITIALIZED);
4634 if (!dev || b43_status(dev) != B43_STAT_INITIALIZED)
Michael Buesche4d6b792007-09-18 15:39:42 -04004635 return;
John W. Linville84c164a2010-08-06 15:31:45 -04004636
4637 /* Unregister HW RNG driver */
4638 b43_rng_exit(dev->wl);
4639
Michael Buesche4d6b792007-09-18 15:39:42 -04004640 b43_set_status(dev, B43_STAT_UNINIT);
4641
Michael Buesch1f7d87b2008-01-22 20:23:34 +01004642 /* Stop the microcode PSM. */
Rafał Miłecki50566352012-01-02 19:31:21 +01004643 b43_maskset32(dev, B43_MMIO_MACCTL, ~B43_MACCTL_PSM_RUN,
4644 B43_MACCTL_PSM_JMP0);
Michael Buesch1f7d87b2008-01-22 20:23:34 +01004645
Michael Buesche4d6b792007-09-18 15:39:42 -04004646 b43_dma_free(dev);
Michael Buesch5100d5a2008-03-29 21:01:16 +01004647 b43_pio_free(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004648 b43_chip_exit(dev);
Michael Bueschcb24f572008-09-03 12:12:20 +02004649 dev->phy.ops->switch_analog(dev, 0);
Michael Buesche66fee62007-12-26 17:47:10 +01004650 if (dev->wl->current_beacon) {
4651 dev_kfree_skb_any(dev->wl->current_beacon);
4652 dev->wl->current_beacon = NULL;
4653 }
4654
Rafał Miłecki24ca39d2011-05-18 02:06:43 +02004655 b43_device_disable(dev, 0);
4656 b43_bus_may_powerdown(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004657}
4658
4659/* Initialize a wireless core */
4660static int b43_wireless_core_init(struct b43_wldev *dev)
4661{
Rafał Miłecki05814832011-05-18 02:06:39 +02004662 struct ssb_sprom *sprom = dev->dev->bus_sprom;
Michael Buesche4d6b792007-09-18 15:39:42 -04004663 struct b43_phy *phy = &dev->phy;
4664 int err;
Michael Buescha259d6a2008-04-18 21:06:37 +02004665 u64 hf;
Michael Buesche4d6b792007-09-18 15:39:42 -04004666
4667 B43_WARN_ON(b43_status(dev) != B43_STAT_UNINIT);
4668
Rafał Miłecki24ca39d2011-05-18 02:06:43 +02004669 err = b43_bus_powerup(dev, 0);
Michael Buesche4d6b792007-09-18 15:39:42 -04004670 if (err)
4671 goto out;
Rafał Miłecki4da909e2011-06-02 01:07:12 +02004672 if (!b43_device_is_enabled(dev))
4673 b43_wireless_core_reset(dev, phy->gmode);
Michael Buesche4d6b792007-09-18 15:39:42 -04004674
Michael Bueschfb111372008-09-02 13:00:34 +02004675 /* Reset all data structures. */
Michael Buesche4d6b792007-09-18 15:39:42 -04004676 setup_struct_wldev_for_init(dev);
Michael Bueschfb111372008-09-02 13:00:34 +02004677 phy->ops->prepare_structs(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004678
4679 /* Enable IRQ routing to this device. */
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02004680 switch (dev->dev->bus_type) {
Rafał Miłecki42c9a452011-07-06 15:45:27 +02004681#ifdef CONFIG_B43_BCMA
4682 case B43_BUS_BCMA:
Hauke Mehrtensdfae7142012-09-29 20:40:18 +02004683 bcma_core_pci_irq_ctl(&dev->dev->bdev->bus->drv_pci[0],
Rafał Miłecki42c9a452011-07-06 15:45:27 +02004684 dev->dev->bdev, true);
4685 break;
4686#endif
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02004687#ifdef CONFIG_B43_SSB
4688 case B43_BUS_SSB:
4689 ssb_pcicore_dev_irqvecs_enable(&dev->dev->sdev->bus->pcicore,
4690 dev->dev->sdev);
4691 break;
4692#endif
4693 }
Michael Buesche4d6b792007-09-18 15:39:42 -04004694
4695 b43_imcfglo_timeouts_workaround(dev);
4696 b43_bluetooth_coext_disable(dev);
Michael Bueschfb111372008-09-02 13:00:34 +02004697 if (phy->ops->prepare_hardware) {
4698 err = phy->ops->prepare_hardware(dev);
Michael Bueschef1a6282008-08-27 18:53:02 +02004699 if (err)
Michael Bueschfb111372008-09-02 13:00:34 +02004700 goto err_busdown;
Michael Bueschef1a6282008-08-27 18:53:02 +02004701 }
Michael Buesche4d6b792007-09-18 15:39:42 -04004702 err = b43_chip_init(dev);
4703 if (err)
Michael Bueschfb111372008-09-02 13:00:34 +02004704 goto err_busdown;
Michael Buesche4d6b792007-09-18 15:39:42 -04004705 b43_shm_write16(dev, B43_SHM_SHARED,
Rafał Miłecki21d889d2011-05-18 02:06:38 +02004706 B43_SHM_SH_WLCOREREV, dev->dev->core_rev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004707 hf = b43_hf_read(dev);
4708 if (phy->type == B43_PHYTYPE_G) {
4709 hf |= B43_HF_SYMW;
4710 if (phy->rev == 1)
4711 hf |= B43_HF_GDCW;
Larry Finger95de2842007-11-09 16:57:18 -06004712 if (sprom->boardflags_lo & B43_BFL_PACTRL)
Michael Buesche4d6b792007-09-18 15:39:42 -04004713 hf |= B43_HF_OFDMPABOOST;
Michael Buesch969d15c2009-02-20 14:27:15 +01004714 }
4715 if (phy->radio_ver == 0x2050) {
4716 if (phy->radio_rev == 6)
4717 hf |= B43_HF_4318TSSI;
4718 if (phy->radio_rev < 6)
4719 hf |= B43_HF_VCORECALC;
Michael Buesche4d6b792007-09-18 15:39:42 -04004720 }
Michael Buesch1cc8f472009-02-20 14:47:56 +01004721 if (sprom->boardflags_lo & B43_BFL_XTAL_NOSLOW)
4722 hf |= B43_HF_DSCRQ; /* Disable slowclock requests from ucode. */
Michael Buesch1a777332009-03-04 16:41:10 +01004723#ifdef CONFIG_SSB_DRIVER_PCICORE
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02004724 if (dev->dev->bus_type == B43_BUS_SSB &&
4725 dev->dev->sdev->bus->bustype == SSB_BUSTYPE_PCI &&
4726 dev->dev->sdev->bus->pcicore.dev->id.revision <= 10)
Michael Buesch88219052009-02-20 14:58:59 +01004727 hf |= B43_HF_PCISCW; /* PCI slow clock workaround. */
Michael Buesch1a777332009-03-04 16:41:10 +01004728#endif
Michael Buesch25d3ef52009-02-20 15:39:21 +01004729 hf &= ~B43_HF_SKCFPUP;
Michael Buesche4d6b792007-09-18 15:39:42 -04004730 b43_hf_write(dev, hf);
4731
Michael Buesch74cfdba2007-10-28 16:19:44 +01004732 b43_set_retry_limits(dev, B43_DEFAULT_SHORT_RETRY_LIMIT,
4733 B43_DEFAULT_LONG_RETRY_LIMIT);
Michael Buesche4d6b792007-09-18 15:39:42 -04004734 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_SFFBLIM, 3);
4735 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_LFFBLIM, 2);
4736
4737 /* Disable sending probe responses from firmware.
4738 * Setting the MaxTime to one usec will always trigger
4739 * a timeout, so we never send any probe resp.
4740 * A timeout of zero is infinite. */
4741 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRMAXTIME, 1);
4742
4743 b43_rate_memory_init(dev);
Michael Buesch5042c502008-04-05 15:05:00 +02004744 b43_set_phytxctl_defaults(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004745
4746 /* Minimum Contention Window */
Daniel Nguc5a079f2010-03-23 00:52:44 +13004747 if (phy->type == B43_PHYTYPE_B)
Michael Buesche4d6b792007-09-18 15:39:42 -04004748 b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_MINCONT, 0x1F);
Daniel Nguc5a079f2010-03-23 00:52:44 +13004749 else
Michael Buesche4d6b792007-09-18 15:39:42 -04004750 b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_MINCONT, 0xF);
Michael Buesche4d6b792007-09-18 15:39:42 -04004751 /* Maximum Contention Window */
4752 b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_MAXCONT, 0x3FF);
4753
Rafał Miłecki505fb012011-05-19 15:11:27 +02004754 if (b43_bus_host_is_pcmcia(dev->dev) ||
Rafał Miłeckicbe1e822011-08-16 21:44:21 +02004755 b43_bus_host_is_sdio(dev->dev)) {
Rusty Russell3db1cd52011-12-19 13:56:45 +00004756 dev->__using_pio_transfers = true;
Rafał Miłeckicbe1e822011-08-16 21:44:21 +02004757 err = b43_pio_init(dev);
4758 } else if (dev->use_pio) {
4759 b43warn(dev->wl, "Forced PIO by use_pio module parameter. "
4760 "This should not be needed and will result in lower "
4761 "performance.\n");
Rusty Russell3db1cd52011-12-19 13:56:45 +00004762 dev->__using_pio_transfers = true;
Michael Buesch5100d5a2008-03-29 21:01:16 +01004763 err = b43_pio_init(dev);
4764 } else {
Rusty Russell3db1cd52011-12-19 13:56:45 +00004765 dev->__using_pio_transfers = false;
Michael Buesch5100d5a2008-03-29 21:01:16 +01004766 err = b43_dma_init(dev);
4767 }
Michael Buesche4d6b792007-09-18 15:39:42 -04004768 if (err)
4769 goto err_chip_exit;
Michael Buesch03b29772007-12-26 14:41:30 +01004770 b43_qos_init(dev);
Michael Bueschd59f7202008-04-03 18:56:19 +02004771 b43_set_synth_pu_delay(dev, 1);
Michael Buesche4d6b792007-09-18 15:39:42 -04004772 b43_bluetooth_coext_enable(dev);
4773
Rafał Miłecki24ca39d2011-05-18 02:06:43 +02004774 b43_bus_powerup(dev, !(sprom->boardflags_lo & B43_BFL_XTAL_NOSLOW));
Johannes Berg4150c572007-09-17 01:29:23 -04004775 b43_upload_card_macaddress(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004776 b43_security_init(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004777
Michael Buesch5ab95492009-09-10 20:31:46 +02004778 ieee80211_wake_queues(dev->wl->hw);
Michael Buesche4d6b792007-09-18 15:39:42 -04004779
4780 b43_set_status(dev, B43_STAT_INITIALIZED);
4781
John W. Linville84c164a2010-08-06 15:31:45 -04004782 /* Register HW RNG driver */
4783 b43_rng_init(dev->wl);
4784
Larry Finger1a8d1222007-12-14 13:59:11 +01004785out:
Michael Buesche4d6b792007-09-18 15:39:42 -04004786 return err;
4787
Michael Bueschef1a6282008-08-27 18:53:02 +02004788err_chip_exit:
Michael Buesche4d6b792007-09-18 15:39:42 -04004789 b43_chip_exit(dev);
Michael Bueschef1a6282008-08-27 18:53:02 +02004790err_busdown:
Rafał Miłecki24ca39d2011-05-18 02:06:43 +02004791 b43_bus_may_powerdown(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004792 B43_WARN_ON(b43_status(dev) != B43_STAT_UNINIT);
4793 return err;
4794}
4795
Michael Buesch40faacc2007-10-28 16:29:32 +01004796static int b43_op_add_interface(struct ieee80211_hw *hw,
Johannes Berg1ed32e42009-12-23 13:15:45 +01004797 struct ieee80211_vif *vif)
Michael Buesche4d6b792007-09-18 15:39:42 -04004798{
4799 struct b43_wl *wl = hw_to_b43_wl(hw);
4800 struct b43_wldev *dev;
Michael Buesche4d6b792007-09-18 15:39:42 -04004801 int err = -EOPNOTSUPP;
Johannes Berg4150c572007-09-17 01:29:23 -04004802
4803 /* TODO: allow WDS/AP devices to coexist */
4804
Johannes Berg1ed32e42009-12-23 13:15:45 +01004805 if (vif->type != NL80211_IFTYPE_AP &&
4806 vif->type != NL80211_IFTYPE_MESH_POINT &&
4807 vif->type != NL80211_IFTYPE_STATION &&
4808 vif->type != NL80211_IFTYPE_WDS &&
4809 vif->type != NL80211_IFTYPE_ADHOC)
Johannes Berg4150c572007-09-17 01:29:23 -04004810 return -EOPNOTSUPP;
Michael Buesche4d6b792007-09-18 15:39:42 -04004811
4812 mutex_lock(&wl->mutex);
Johannes Berg4150c572007-09-17 01:29:23 -04004813 if (wl->operating)
Michael Buesche4d6b792007-09-18 15:39:42 -04004814 goto out_mutex_unlock;
4815
Johannes Berg1ed32e42009-12-23 13:15:45 +01004816 b43dbg(wl, "Adding Interface type %d\n", vif->type);
Michael Buesche4d6b792007-09-18 15:39:42 -04004817
4818 dev = wl->current_dev;
Rusty Russell3db1cd52011-12-19 13:56:45 +00004819 wl->operating = true;
Johannes Berg1ed32e42009-12-23 13:15:45 +01004820 wl->vif = vif;
4821 wl->if_type = vif->type;
4822 memcpy(wl->mac_addr, vif->addr, ETH_ALEN);
Michael Buesche4d6b792007-09-18 15:39:42 -04004823
Michael Buesche4d6b792007-09-18 15:39:42 -04004824 b43_adjust_opmode(dev);
Michael Bueschd59f7202008-04-03 18:56:19 +02004825 b43_set_pretbtt(dev);
4826 b43_set_synth_pu_delay(dev, 0);
Johannes Berg4150c572007-09-17 01:29:23 -04004827 b43_upload_card_macaddress(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004828
4829 err = 0;
Johannes Berg4150c572007-09-17 01:29:23 -04004830 out_mutex_unlock:
Michael Buesche4d6b792007-09-18 15:39:42 -04004831 mutex_unlock(&wl->mutex);
4832
Felix Fietkau2a190322011-08-10 13:50:30 -06004833 if (err == 0)
4834 b43_op_bss_info_changed(hw, vif, &vif->bss_conf, ~0);
4835
Michael Buesche4d6b792007-09-18 15:39:42 -04004836 return err;
4837}
4838
Michael Buesch40faacc2007-10-28 16:29:32 +01004839static void b43_op_remove_interface(struct ieee80211_hw *hw,
Johannes Berg1ed32e42009-12-23 13:15:45 +01004840 struct ieee80211_vif *vif)
Michael Buesche4d6b792007-09-18 15:39:42 -04004841{
4842 struct b43_wl *wl = hw_to_b43_wl(hw);
Johannes Berg4150c572007-09-17 01:29:23 -04004843 struct b43_wldev *dev = wl->current_dev;
Michael Buesche4d6b792007-09-18 15:39:42 -04004844
Johannes Berg1ed32e42009-12-23 13:15:45 +01004845 b43dbg(wl, "Removing Interface type %d\n", vif->type);
Michael Buesche4d6b792007-09-18 15:39:42 -04004846
4847 mutex_lock(&wl->mutex);
Johannes Berg4150c572007-09-17 01:29:23 -04004848
4849 B43_WARN_ON(!wl->operating);
Johannes Berg1ed32e42009-12-23 13:15:45 +01004850 B43_WARN_ON(wl->vif != vif);
Johannes Berg32bfd352007-12-19 01:31:26 +01004851 wl->vif = NULL;
Johannes Berg4150c572007-09-17 01:29:23 -04004852
Rusty Russell3db1cd52011-12-19 13:56:45 +00004853 wl->operating = false;
Johannes Berg4150c572007-09-17 01:29:23 -04004854
Johannes Berg4150c572007-09-17 01:29:23 -04004855 b43_adjust_opmode(dev);
4856 memset(wl->mac_addr, 0, ETH_ALEN);
4857 b43_upload_card_macaddress(dev);
Johannes Berg4150c572007-09-17 01:29:23 -04004858
4859 mutex_unlock(&wl->mutex);
4860}
4861
Michael Buesch40faacc2007-10-28 16:29:32 +01004862static int b43_op_start(struct ieee80211_hw *hw)
Johannes Berg4150c572007-09-17 01:29:23 -04004863{
4864 struct b43_wl *wl = hw_to_b43_wl(hw);
4865 struct b43_wldev *dev = wl->current_dev;
4866 int did_init = 0;
WANG Cong923403b2007-10-16 14:29:38 -07004867 int err = 0;
Johannes Berg4150c572007-09-17 01:29:23 -04004868
Michael Buesch7be1bb62008-01-23 21:10:56 +01004869 /* Kill all old instance specific information to make sure
4870 * the card won't use it in the short timeframe between start
4871 * and mac80211 reconfiguring it. */
4872 memset(wl->bssid, 0, ETH_ALEN);
4873 memset(wl->mac_addr, 0, ETH_ALEN);
4874 wl->filter_flags = 0;
Rusty Russell3db1cd52011-12-19 13:56:45 +00004875 wl->radiotap_enabled = false;
Michael Buesche6f5b932008-03-05 21:18:49 +01004876 b43_qos_clear(wl);
Rusty Russell3db1cd52011-12-19 13:56:45 +00004877 wl->beacon0_uploaded = false;
4878 wl->beacon1_uploaded = false;
4879 wl->beacon_templates_virgin = true;
4880 wl->radio_enabled = true;
Michael Buesch7be1bb62008-01-23 21:10:56 +01004881
Johannes Berg4150c572007-09-17 01:29:23 -04004882 mutex_lock(&wl->mutex);
4883
4884 if (b43_status(dev) < B43_STAT_INITIALIZED) {
4885 err = b43_wireless_core_init(dev);
Johannes Bergf41f3f32009-06-07 12:30:34 -05004886 if (err)
Johannes Berg4150c572007-09-17 01:29:23 -04004887 goto out_mutex_unlock;
4888 did_init = 1;
Michael Buesche4d6b792007-09-18 15:39:42 -04004889 }
4890
Johannes Berg4150c572007-09-17 01:29:23 -04004891 if (b43_status(dev) < B43_STAT_STARTED) {
4892 err = b43_wireless_core_start(dev);
4893 if (err) {
4894 if (did_init)
4895 b43_wireless_core_exit(dev);
4896 goto out_mutex_unlock;
4897 }
Michael Buesche4d6b792007-09-18 15:39:42 -04004898 }
Johannes Berg4150c572007-09-17 01:29:23 -04004899
Johannes Bergf41f3f32009-06-07 12:30:34 -05004900 /* XXX: only do if device doesn't support rfkill irq */
4901 wiphy_rfkill_start_polling(hw->wiphy);
4902
Johannes Berg4150c572007-09-17 01:29:23 -04004903 out_mutex_unlock:
4904 mutex_unlock(&wl->mutex);
4905
Seth Forsheedbdedbd2012-04-25 17:28:00 -05004906 /*
4907 * Configuration may have been overwritten during initialization.
4908 * Reload the configuration, but only if initialization was
4909 * successful. Reloading the configuration after a failed init
4910 * may hang the system.
4911 */
4912 if (!err)
4913 b43_op_config(hw, ~0);
Felix Fietkau2a190322011-08-10 13:50:30 -06004914
Johannes Berg4150c572007-09-17 01:29:23 -04004915 return err;
4916}
4917
Michael Buesch40faacc2007-10-28 16:29:32 +01004918static void b43_op_stop(struct ieee80211_hw *hw)
Johannes Berg4150c572007-09-17 01:29:23 -04004919{
4920 struct b43_wl *wl = hw_to_b43_wl(hw);
4921 struct b43_wldev *dev = wl->current_dev;
4922
Michael Buescha82d9922008-04-04 21:40:06 +02004923 cancel_work_sync(&(wl->beacon_update_trigger));
Larry Finger1a8d1222007-12-14 13:59:11 +01004924
Guennadi Liakhovetskiccde8a42012-01-06 12:58:16 +01004925 if (!dev)
4926 goto out;
4927
Johannes Berg4150c572007-09-17 01:29:23 -04004928 mutex_lock(&wl->mutex);
Michael Buesch36dbd952009-09-04 22:51:29 +02004929 if (b43_status(dev) >= B43_STAT_STARTED) {
4930 dev = b43_wireless_core_stop(dev);
4931 if (!dev)
4932 goto out_unlock;
4933 }
Johannes Berg4150c572007-09-17 01:29:23 -04004934 b43_wireless_core_exit(dev);
Rusty Russell3db1cd52011-12-19 13:56:45 +00004935 wl->radio_enabled = false;
Michael Buesch36dbd952009-09-04 22:51:29 +02004936
4937out_unlock:
Michael Buesche4d6b792007-09-18 15:39:42 -04004938 mutex_unlock(&wl->mutex);
Guennadi Liakhovetskiccde8a42012-01-06 12:58:16 +01004939out:
Michael Buesch18c8ade2008-08-28 19:33:40 +02004940 cancel_work_sync(&(wl->txpower_adjust_work));
Michael Buesche4d6b792007-09-18 15:39:42 -04004941}
4942
Johannes Berg17741cd2008-09-11 00:02:02 +02004943static int b43_op_beacon_set_tim(struct ieee80211_hw *hw,
4944 struct ieee80211_sta *sta, bool set)
Michael Buesche66fee62007-12-26 17:47:10 +01004945{
4946 struct b43_wl *wl = hw_to_b43_wl(hw);
Michael Buesche66fee62007-12-26 17:47:10 +01004947
Felix Fietkau8f611282009-11-07 18:37:37 +01004948 /* FIXME: add locking */
Johannes Berg9d139c82008-07-09 14:40:37 +02004949 b43_update_templates(wl);
Michael Buesche66fee62007-12-26 17:47:10 +01004950
4951 return 0;
4952}
4953
Johannes Berg38968d02008-02-25 16:27:50 +01004954static void b43_op_sta_notify(struct ieee80211_hw *hw,
4955 struct ieee80211_vif *vif,
4956 enum sta_notify_cmd notify_cmd,
Johannes Berg17741cd2008-09-11 00:02:02 +02004957 struct ieee80211_sta *sta)
Johannes Berg38968d02008-02-25 16:27:50 +01004958{
4959 struct b43_wl *wl = hw_to_b43_wl(hw);
4960
4961 B43_WARN_ON(!vif || wl->vif != vif);
4962}
4963
Michael Buesch25d3ef52009-02-20 15:39:21 +01004964static void b43_op_sw_scan_start_notifier(struct ieee80211_hw *hw)
4965{
4966 struct b43_wl *wl = hw_to_b43_wl(hw);
4967 struct b43_wldev *dev;
4968
4969 mutex_lock(&wl->mutex);
4970 dev = wl->current_dev;
4971 if (dev && (b43_status(dev) >= B43_STAT_INITIALIZED)) {
4972 /* Disable CFP update during scan on other channels. */
4973 b43_hf_write(dev, b43_hf_read(dev) | B43_HF_SKCFPUP);
4974 }
4975 mutex_unlock(&wl->mutex);
4976}
4977
4978static void b43_op_sw_scan_complete_notifier(struct ieee80211_hw *hw)
4979{
4980 struct b43_wl *wl = hw_to_b43_wl(hw);
4981 struct b43_wldev *dev;
4982
4983 mutex_lock(&wl->mutex);
4984 dev = wl->current_dev;
4985 if (dev && (b43_status(dev) >= B43_STAT_INITIALIZED)) {
4986 /* Re-enable CFP update. */
4987 b43_hf_write(dev, b43_hf_read(dev) & ~B43_HF_SKCFPUP);
4988 }
4989 mutex_unlock(&wl->mutex);
4990}
4991
John W. Linville354b4f02010-04-29 15:56:06 -04004992static int b43_op_get_survey(struct ieee80211_hw *hw, int idx,
4993 struct survey_info *survey)
4994{
4995 struct b43_wl *wl = hw_to_b43_wl(hw);
4996 struct b43_wldev *dev = wl->current_dev;
4997 struct ieee80211_conf *conf = &hw->conf;
4998
4999 if (idx != 0)
5000 return -ENOENT;
5001
Karl Beldan675a0b02013-03-25 16:26:57 +01005002 survey->channel = conf->chandef.chan;
John W. Linville354b4f02010-04-29 15:56:06 -04005003 survey->filled = SURVEY_INFO_NOISE_DBM;
5004 survey->noise = dev->stats.link_noise;
5005
5006 return 0;
5007}
5008
Michael Buesche4d6b792007-09-18 15:39:42 -04005009static const struct ieee80211_ops b43_hw_ops = {
Michael Buesch40faacc2007-10-28 16:29:32 +01005010 .tx = b43_op_tx,
5011 .conf_tx = b43_op_conf_tx,
5012 .add_interface = b43_op_add_interface,
5013 .remove_interface = b43_op_remove_interface,
5014 .config = b43_op_config,
Johannes Bergc7ab5ef2008-10-29 20:02:12 +01005015 .bss_info_changed = b43_op_bss_info_changed,
Michael Buesch40faacc2007-10-28 16:29:32 +01005016 .configure_filter = b43_op_configure_filter,
5017 .set_key = b43_op_set_key,
gregor kowski035d0242009-08-19 22:35:45 +02005018 .update_tkip_key = b43_op_update_tkip_key,
Michael Buesch40faacc2007-10-28 16:29:32 +01005019 .get_stats = b43_op_get_stats,
Alina Friedrichsen08e87a82009-01-25 15:28:28 +01005020 .get_tsf = b43_op_get_tsf,
5021 .set_tsf = b43_op_set_tsf,
Michael Buesch40faacc2007-10-28 16:29:32 +01005022 .start = b43_op_start,
5023 .stop = b43_op_stop,
Michael Buesche66fee62007-12-26 17:47:10 +01005024 .set_tim = b43_op_beacon_set_tim,
Johannes Berg38968d02008-02-25 16:27:50 +01005025 .sta_notify = b43_op_sta_notify,
Michael Buesch25d3ef52009-02-20 15:39:21 +01005026 .sw_scan_start = b43_op_sw_scan_start_notifier,
5027 .sw_scan_complete = b43_op_sw_scan_complete_notifier,
John W. Linville354b4f02010-04-29 15:56:06 -04005028 .get_survey = b43_op_get_survey,
Johannes Bergf41f3f32009-06-07 12:30:34 -05005029 .rfkill_poll = b43_rfkill_poll,
Michael Buesche4d6b792007-09-18 15:39:42 -04005030};
5031
5032/* Hard-reset the chip. Do not call this directly.
5033 * Use b43_controller_restart()
5034 */
5035static void b43_chip_reset(struct work_struct *work)
5036{
5037 struct b43_wldev *dev =
5038 container_of(work, struct b43_wldev, restart_work);
5039 struct b43_wl *wl = dev->wl;
5040 int err = 0;
5041 int prev_status;
5042
5043 mutex_lock(&wl->mutex);
5044
5045 prev_status = b43_status(dev);
5046 /* Bring the device down... */
Michael Buesch36dbd952009-09-04 22:51:29 +02005047 if (prev_status >= B43_STAT_STARTED) {
5048 dev = b43_wireless_core_stop(dev);
5049 if (!dev) {
5050 err = -ENODEV;
5051 goto out;
5052 }
5053 }
Michael Buesche4d6b792007-09-18 15:39:42 -04005054 if (prev_status >= B43_STAT_INITIALIZED)
5055 b43_wireless_core_exit(dev);
5056
5057 /* ...and up again. */
5058 if (prev_status >= B43_STAT_INITIALIZED) {
5059 err = b43_wireless_core_init(dev);
5060 if (err)
5061 goto out;
5062 }
5063 if (prev_status >= B43_STAT_STARTED) {
5064 err = b43_wireless_core_start(dev);
5065 if (err) {
5066 b43_wireless_core_exit(dev);
5067 goto out;
5068 }
5069 }
Michael Buesch3bf0a322008-05-22 16:32:16 +02005070out:
5071 if (err)
5072 wl->current_dev = NULL; /* Failed to init the dev. */
Michael Buesche4d6b792007-09-18 15:39:42 -04005073 mutex_unlock(&wl->mutex);
Felix Fietkau2a190322011-08-10 13:50:30 -06005074
5075 if (err) {
Michael Buesche4d6b792007-09-18 15:39:42 -04005076 b43err(wl, "Controller restart FAILED\n");
Felix Fietkau2a190322011-08-10 13:50:30 -06005077 return;
5078 }
5079
5080 /* reload configuration */
5081 b43_op_config(wl->hw, ~0);
5082 if (wl->vif)
5083 b43_op_bss_info_changed(wl->hw, wl->vif, &wl->vif->bss_conf, ~0);
5084
5085 b43info(wl, "Controller restarted\n");
Michael Buesche4d6b792007-09-18 15:39:42 -04005086}
5087
Michael Bueschbb1eeff2008-02-09 12:08:58 +01005088static int b43_setup_bands(struct b43_wldev *dev,
Michael Buesch96c755a2008-01-06 00:09:46 +01005089 bool have_2ghz_phy, bool have_5ghz_phy)
Michael Buesche4d6b792007-09-18 15:39:42 -04005090{
5091 struct ieee80211_hw *hw = dev->wl->hw;
Michael Buesche4d6b792007-09-18 15:39:42 -04005092
Michael Bueschbb1eeff2008-02-09 12:08:58 +01005093 if (have_2ghz_phy)
5094 hw->wiphy->bands[IEEE80211_BAND_2GHZ] = &b43_band_2GHz;
5095 if (dev->phy.type == B43_PHYTYPE_N) {
5096 if (have_5ghz_phy)
5097 hw->wiphy->bands[IEEE80211_BAND_5GHZ] = &b43_band_5GHz_nphy;
5098 } else {
5099 if (have_5ghz_phy)
5100 hw->wiphy->bands[IEEE80211_BAND_5GHZ] = &b43_band_5GHz_aphy;
5101 }
Michael Buesche4d6b792007-09-18 15:39:42 -04005102
Michael Bueschbb1eeff2008-02-09 12:08:58 +01005103 dev->phy.supports_2ghz = have_2ghz_phy;
5104 dev->phy.supports_5ghz = have_5ghz_phy;
Michael Buesche4d6b792007-09-18 15:39:42 -04005105
5106 return 0;
5107}
5108
5109static void b43_wireless_core_detach(struct b43_wldev *dev)
5110{
5111 /* We release firmware that late to not be required to re-request
5112 * is all the time when we reinit the core. */
5113 b43_release_firmware(dev);
Michael Bueschfb111372008-09-02 13:00:34 +02005114 b43_phy_free(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04005115}
5116
5117static int b43_wireless_core_attach(struct b43_wldev *dev)
5118{
5119 struct b43_wl *wl = dev->wl;
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02005120 struct pci_dev *pdev = NULL;
Michael Buesche4d6b792007-09-18 15:39:42 -04005121 int err;
Rafał Miłecki40c62262011-07-18 02:01:30 +02005122 u32 tmp;
Rusty Russell3db1cd52011-12-19 13:56:45 +00005123 bool have_2ghz_phy = false, have_5ghz_phy = false;
Michael Buesche4d6b792007-09-18 15:39:42 -04005124
5125 /* Do NOT do any device initialization here.
5126 * Do it in wireless_core_init() instead.
5127 * This function is for gathering basic information about the HW, only.
5128 * Also some structs may be set up here. But most likely you want to have
5129 * that in core_init(), too.
5130 */
5131
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02005132#ifdef CONFIG_B43_SSB
5133 if (dev->dev->bus_type == B43_BUS_SSB &&
5134 dev->dev->sdev->bus->bustype == SSB_BUSTYPE_PCI)
5135 pdev = dev->dev->sdev->bus->host_pci;
5136#endif
5137
Rafał Miłecki24ca39d2011-05-18 02:06:43 +02005138 err = b43_bus_powerup(dev, 0);
Michael Buesche4d6b792007-09-18 15:39:42 -04005139 if (err) {
5140 b43err(wl, "Bus powerup failed\n");
5141 goto out;
5142 }
Michael Buesche4d6b792007-09-18 15:39:42 -04005143
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02005144 /* Get the PHY type. */
5145 switch (dev->dev->bus_type) {
Rafał Miłecki42c9a452011-07-06 15:45:27 +02005146#ifdef CONFIG_B43_BCMA
5147 case B43_BUS_BCMA:
Rafał Miłecki40c62262011-07-18 02:01:30 +02005148 tmp = bcma_aread32(dev->dev->bdev, BCMA_IOST);
5149 have_2ghz_phy = !!(tmp & B43_BCMA_IOST_2G_PHY);
5150 have_5ghz_phy = !!(tmp & B43_BCMA_IOST_5G_PHY);
Rafał Miłecki42c9a452011-07-06 15:45:27 +02005151 break;
5152#endif
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02005153#ifdef CONFIG_B43_SSB
5154 case B43_BUS_SSB:
5155 if (dev->dev->core_rev >= 5) {
Rafał Miłecki40c62262011-07-18 02:01:30 +02005156 tmp = ssb_read32(dev->dev->sdev, SSB_TMSHIGH);
5157 have_2ghz_phy = !!(tmp & B43_TMSHIGH_HAVE_2GHZ_PHY);
5158 have_5ghz_phy = !!(tmp & B43_TMSHIGH_HAVE_5GHZ_PHY);
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02005159 } else
5160 B43_WARN_ON(1);
5161 break;
5162#endif
5163 }
Michael Buesche4d6b792007-09-18 15:39:42 -04005164
Michael Buesch96c755a2008-01-06 00:09:46 +01005165 dev->phy.gmode = have_2ghz_phy;
Rusty Russell3db1cd52011-12-19 13:56:45 +00005166 dev->phy.radio_on = true;
Rafał Miłecki4da909e2011-06-02 01:07:12 +02005167 b43_wireless_core_reset(dev, dev->phy.gmode);
Michael Buesche4d6b792007-09-18 15:39:42 -04005168
5169 err = b43_phy_versioning(dev);
5170 if (err)
Michael Buesch21954c32007-09-27 15:31:40 +02005171 goto err_powerdown;
Michael Buesche4d6b792007-09-18 15:39:42 -04005172 /* Check if this device supports multiband. */
5173 if (!pdev ||
5174 (pdev->device != 0x4312 &&
5175 pdev->device != 0x4319 && pdev->device != 0x4324)) {
5176 /* No multiband support. */
Rusty Russell3db1cd52011-12-19 13:56:45 +00005177 have_2ghz_phy = false;
5178 have_5ghz_phy = false;
Michael Buesche4d6b792007-09-18 15:39:42 -04005179 switch (dev->phy.type) {
5180 case B43_PHYTYPE_A:
Rusty Russell3db1cd52011-12-19 13:56:45 +00005181 have_5ghz_phy = true;
Michael Buesche4d6b792007-09-18 15:39:42 -04005182 break;
Gábor Stefanik9d86a2d2009-08-14 14:54:46 +02005183 case B43_PHYTYPE_LP: //FIXME not always!
Gábor Stefanik86b28922009-08-16 20:22:41 +02005184#if 0 //FIXME enabling 5GHz causes a NULL pointer dereference
Gábor Stefanik9d86a2d2009-08-14 14:54:46 +02005185 have_5ghz_phy = 1;
Gábor Stefanik86b28922009-08-16 20:22:41 +02005186#endif
Michael Buesche4d6b792007-09-18 15:39:42 -04005187 case B43_PHYTYPE_G:
Michael Buesch96c755a2008-01-06 00:09:46 +01005188 case B43_PHYTYPE_N:
Rafał Miłecki8b9bda72011-07-07 18:58:24 +02005189 case B43_PHYTYPE_HT:
5190 case B43_PHYTYPE_LCN:
Rusty Russell3db1cd52011-12-19 13:56:45 +00005191 have_2ghz_phy = true;
Michael Buesche4d6b792007-09-18 15:39:42 -04005192 break;
5193 default:
5194 B43_WARN_ON(1);
5195 }
5196 }
Michael Buesch96c755a2008-01-06 00:09:46 +01005197 if (dev->phy.type == B43_PHYTYPE_A) {
5198 /* FIXME */
5199 b43err(wl, "IEEE 802.11a devices are unsupported\n");
5200 err = -EOPNOTSUPP;
5201 goto err_powerdown;
5202 }
Michael Buesch2e35af12008-04-27 19:06:18 +02005203 if (1 /* disable A-PHY */) {
5204 /* FIXME: For now we disable the A-PHY on multi-PHY devices. */
Gábor Stefanik9d86a2d2009-08-14 14:54:46 +02005205 if (dev->phy.type != B43_PHYTYPE_N &&
5206 dev->phy.type != B43_PHYTYPE_LP) {
Rusty Russell3db1cd52011-12-19 13:56:45 +00005207 have_2ghz_phy = true;
5208 have_5ghz_phy = false;
Michael Buesch2e35af12008-04-27 19:06:18 +02005209 }
5210 }
5211
Michael Bueschfb111372008-09-02 13:00:34 +02005212 err = b43_phy_allocate(dev);
5213 if (err)
5214 goto err_powerdown;
5215
Michael Buesch96c755a2008-01-06 00:09:46 +01005216 dev->phy.gmode = have_2ghz_phy;
Rafał Miłecki4da909e2011-06-02 01:07:12 +02005217 b43_wireless_core_reset(dev, dev->phy.gmode);
Michael Buesche4d6b792007-09-18 15:39:42 -04005218
5219 err = b43_validate_chipaccess(dev);
5220 if (err)
Michael Bueschfb111372008-09-02 13:00:34 +02005221 goto err_phy_free;
Michael Bueschbb1eeff2008-02-09 12:08:58 +01005222 err = b43_setup_bands(dev, have_2ghz_phy, have_5ghz_phy);
Michael Buesche4d6b792007-09-18 15:39:42 -04005223 if (err)
Michael Bueschfb111372008-09-02 13:00:34 +02005224 goto err_phy_free;
Michael Buesche4d6b792007-09-18 15:39:42 -04005225
5226 /* Now set some default "current_dev" */
5227 if (!wl->current_dev)
5228 wl->current_dev = dev;
5229 INIT_WORK(&dev->restart_work, b43_chip_reset);
5230
Michael Bueschcb24f572008-09-03 12:12:20 +02005231 dev->phy.ops->switch_analog(dev, 0);
Rafał Miłecki24ca39d2011-05-18 02:06:43 +02005232 b43_device_disable(dev, 0);
5233 b43_bus_may_powerdown(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04005234
5235out:
5236 return err;
5237
Michael Bueschfb111372008-09-02 13:00:34 +02005238err_phy_free:
5239 b43_phy_free(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04005240err_powerdown:
Rafał Miłecki24ca39d2011-05-18 02:06:43 +02005241 b43_bus_may_powerdown(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04005242 return err;
5243}
5244
Rafał Miłecki482f0532011-05-18 02:06:36 +02005245static void b43_one_core_detach(struct b43_bus_dev *dev)
Michael Buesche4d6b792007-09-18 15:39:42 -04005246{
5247 struct b43_wldev *wldev;
5248 struct b43_wl *wl;
5249
Michael Buesch3bf0a322008-05-22 16:32:16 +02005250 /* Do not cancel ieee80211-workqueue based work here.
5251 * See comment in b43_remove(). */
5252
Rafał Miłecki74abacb2011-07-06 15:45:28 +02005253 wldev = b43_bus_get_wldev(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04005254 wl = wldev->wl;
Michael Buesche4d6b792007-09-18 15:39:42 -04005255 b43_debugfs_remove_device(wldev);
5256 b43_wireless_core_detach(wldev);
5257 list_del(&wldev->list);
5258 wl->nr_devs--;
Rafał Miłecki74abacb2011-07-06 15:45:28 +02005259 b43_bus_set_wldev(dev, NULL);
Michael Buesche4d6b792007-09-18 15:39:42 -04005260 kfree(wldev);
5261}
5262
Rafał Miłecki482f0532011-05-18 02:06:36 +02005263static int b43_one_core_attach(struct b43_bus_dev *dev, struct b43_wl *wl)
Michael Buesche4d6b792007-09-18 15:39:42 -04005264{
5265 struct b43_wldev *wldev;
Michael Buesche4d6b792007-09-18 15:39:42 -04005266 int err = -ENOMEM;
5267
Michael Buesche4d6b792007-09-18 15:39:42 -04005268 wldev = kzalloc(sizeof(*wldev), GFP_KERNEL);
5269 if (!wldev)
5270 goto out;
5271
Linus Torvalds9e3bd912010-02-26 10:34:27 -08005272 wldev->use_pio = b43_modparam_pio;
Rafał Miłecki482f0532011-05-18 02:06:36 +02005273 wldev->dev = dev;
Michael Buesche4d6b792007-09-18 15:39:42 -04005274 wldev->wl = wl;
5275 b43_set_status(wldev, B43_STAT_UNINIT);
5276 wldev->bad_frames_preempt = modparam_bad_frames_preempt;
Michael Buesche4d6b792007-09-18 15:39:42 -04005277 INIT_LIST_HEAD(&wldev->list);
5278
5279 err = b43_wireless_core_attach(wldev);
5280 if (err)
5281 goto err_kfree_wldev;
5282
5283 list_add(&wldev->list, &wl->devlist);
5284 wl->nr_devs++;
Rafał Miłecki74abacb2011-07-06 15:45:28 +02005285 b43_bus_set_wldev(dev, wldev);
Michael Buesche4d6b792007-09-18 15:39:42 -04005286 b43_debugfs_add_device(wldev);
5287
5288 out:
5289 return err;
5290
5291 err_kfree_wldev:
5292 kfree(wldev);
5293 return err;
5294}
5295
Michael Buesch9fc38452008-04-19 16:53:00 +02005296#define IS_PDEV(pdev, _vendor, _device, _subvendor, _subdevice) ( \
5297 (pdev->vendor == PCI_VENDOR_ID_##_vendor) && \
5298 (pdev->device == _device) && \
5299 (pdev->subsystem_vendor == PCI_VENDOR_ID_##_subvendor) && \
5300 (pdev->subsystem_device == _subdevice) )
5301
Michael Buesche4d6b792007-09-18 15:39:42 -04005302static void b43_sprom_fixup(struct ssb_bus *bus)
5303{
Michael Buesch1855ba72008-04-18 20:51:41 +02005304 struct pci_dev *pdev;
5305
Michael Buesche4d6b792007-09-18 15:39:42 -04005306 /* boardflags workarounds */
5307 if (bus->boardinfo.vendor == SSB_BOARDVENDOR_DELL &&
Hauke Mehrtens5a20ef32012-04-29 02:04:06 +02005308 bus->chip_id == 0x4301 && bus->sprom.board_rev == 0x74)
Larry Finger95de2842007-11-09 16:57:18 -06005309 bus->sprom.boardflags_lo |= B43_BFL_BTCOEXIST;
Michael Buesche4d6b792007-09-18 15:39:42 -04005310 if (bus->boardinfo.vendor == PCI_VENDOR_ID_APPLE &&
Hauke Mehrtens5a20ef32012-04-29 02:04:06 +02005311 bus->boardinfo.type == 0x4E && bus->sprom.board_rev > 0x40)
Larry Finger95de2842007-11-09 16:57:18 -06005312 bus->sprom.boardflags_lo |= B43_BFL_PACTRL;
Michael Buesch1855ba72008-04-18 20:51:41 +02005313 if (bus->bustype == SSB_BUSTYPE_PCI) {
5314 pdev = bus->host_pci;
Michael Buesch9fc38452008-04-19 16:53:00 +02005315 if (IS_PDEV(pdev, BROADCOM, 0x4318, ASUSTEK, 0x100F) ||
Larry Finger430cd472008-08-14 18:57:11 -05005316 IS_PDEV(pdev, BROADCOM, 0x4320, DELL, 0x0003) ||
Larry Finger570bdfb2008-09-26 08:23:00 -05005317 IS_PDEV(pdev, BROADCOM, 0x4320, HP, 0x12f8) ||
Michael Buesch9fc38452008-04-19 16:53:00 +02005318 IS_PDEV(pdev, BROADCOM, 0x4320, LINKSYS, 0x0015) ||
Larry Fingera58d4522008-08-10 10:19:33 -05005319 IS_PDEV(pdev, BROADCOM, 0x4320, LINKSYS, 0x0014) ||
Larry Finger3bb91bf2008-09-19 14:47:38 -05005320 IS_PDEV(pdev, BROADCOM, 0x4320, LINKSYS, 0x0013) ||
5321 IS_PDEV(pdev, BROADCOM, 0x4320, MOTOROLA, 0x7010))
Michael Buesch1855ba72008-04-18 20:51:41 +02005322 bus->sprom.boardflags_lo &= ~B43_BFL_BTCOEXIST;
5323 }
Michael Buesche4d6b792007-09-18 15:39:42 -04005324}
5325
Rafał Miłecki482f0532011-05-18 02:06:36 +02005326static void b43_wireless_exit(struct b43_bus_dev *dev, struct b43_wl *wl)
Michael Buesche4d6b792007-09-18 15:39:42 -04005327{
5328 struct ieee80211_hw *hw = wl->hw;
5329
Rafał Miłecki482f0532011-05-18 02:06:36 +02005330 ssb_set_devtypedata(dev->sdev, NULL);
Michael Buesche4d6b792007-09-18 15:39:42 -04005331 ieee80211_free_hw(hw);
5332}
5333
Rafał Miłeckid1507052011-07-05 23:54:07 +02005334static struct b43_wl *b43_wireless_init(struct b43_bus_dev *dev)
Michael Buesche4d6b792007-09-18 15:39:42 -04005335{
Rafał Miłeckid1507052011-07-05 23:54:07 +02005336 struct ssb_sprom *sprom = dev->bus_sprom;
Michael Buesche4d6b792007-09-18 15:39:42 -04005337 struct ieee80211_hw *hw;
5338 struct b43_wl *wl;
Rafał Miłecki2729df22011-07-18 22:45:58 +02005339 char chip_name[6];
francesco.gringoli@ing.unibs.itbad69192011-12-16 18:34:56 +01005340 int queue_num;
Michael Buesche4d6b792007-09-18 15:39:42 -04005341
5342 hw = ieee80211_alloc_hw(sizeof(*wl), &b43_hw_ops);
5343 if (!hw) {
5344 b43err(NULL, "Could not allocate ieee80211 device\n");
Rafał Miłecki0355a342011-05-17 14:00:01 +02005345 return ERR_PTR(-ENOMEM);
Michael Buesche4d6b792007-09-18 15:39:42 -04005346 }
Michael Buesch403a3a12009-06-08 21:04:57 +02005347 wl = hw_to_b43_wl(hw);
Michael Buesche4d6b792007-09-18 15:39:42 -04005348
5349 /* fill hw info */
Johannes Berg605a0bd2008-07-15 10:10:01 +02005350 hw->flags = IEEE80211_HW_RX_INCLUDES_FCS |
John W. Linvillef5c044e2010-04-30 15:37:00 -04005351 IEEE80211_HW_SIGNAL_DBM;
Bruno Randolf566bfe52008-05-08 19:15:40 +02005352
Luis R. Rodriguezf59ac042008-08-29 16:26:43 -07005353 hw->wiphy->interface_modes =
5354 BIT(NL80211_IFTYPE_AP) |
5355 BIT(NL80211_IFTYPE_MESH_POINT) |
5356 BIT(NL80211_IFTYPE_STATION) |
5357 BIT(NL80211_IFTYPE_WDS) |
5358 BIT(NL80211_IFTYPE_ADHOC);
5359
Antonio Quartulli78f9c852012-04-01 00:35:40 +03005360 hw->wiphy->flags |= WIPHY_FLAG_IBSS_RSN;
5361
Oleksij Rempele64add22012-06-05 20:39:32 +02005362 wl->hw_registred = false;
Johannes Berge6a98542008-10-21 12:40:02 +02005363 hw->max_rates = 2;
Michael Buesche4d6b792007-09-18 15:39:42 -04005364 SET_IEEE80211_DEV(hw, dev->dev);
Larry Finger95de2842007-11-09 16:57:18 -06005365 if (is_valid_ether_addr(sprom->et1mac))
5366 SET_IEEE80211_PERM_ADDR(hw, sprom->et1mac);
Michael Buesche4d6b792007-09-18 15:39:42 -04005367 else
Larry Finger95de2842007-11-09 16:57:18 -06005368 SET_IEEE80211_PERM_ADDR(hw, sprom->il0mac);
Michael Buesche4d6b792007-09-18 15:39:42 -04005369
Michael Buesch403a3a12009-06-08 21:04:57 +02005370 /* Initialize struct b43_wl */
Michael Buesche4d6b792007-09-18 15:39:42 -04005371 wl->hw = hw;
Michael Buesche4d6b792007-09-18 15:39:42 -04005372 mutex_init(&wl->mutex);
Michael Buesch36dbd952009-09-04 22:51:29 +02005373 spin_lock_init(&wl->hardirq_lock);
Michael Buesche4d6b792007-09-18 15:39:42 -04005374 INIT_LIST_HEAD(&wl->devlist);
Michael Buescha82d9922008-04-04 21:40:06 +02005375 INIT_WORK(&wl->beacon_update_trigger, b43_beacon_update_trigger_work);
Michael Buesch18c8ade2008-08-28 19:33:40 +02005376 INIT_WORK(&wl->txpower_adjust_work, b43_phy_txpower_adjust_work);
Michael Bueschf5d40ee2009-09-04 22:53:18 +02005377 INIT_WORK(&wl->tx_work, b43_tx_work);
francesco.gringoli@ing.unibs.itbad69192011-12-16 18:34:56 +01005378
5379 /* Initialize queues and flags. */
5380 for (queue_num = 0; queue_num < B43_QOS_QUEUE_NUM; queue_num++) {
5381 skb_queue_head_init(&wl->tx_queue[queue_num]);
5382 wl->tx_queue_stopped[queue_num] = 0;
5383 }
Michael Buesche4d6b792007-09-18 15:39:42 -04005384
Rafał Miłecki2729df22011-07-18 22:45:58 +02005385 snprintf(chip_name, ARRAY_SIZE(chip_name),
5386 (dev->chip_id > 0x9999) ? "%d" : "%04X", dev->chip_id);
5387 b43info(wl, "Broadcom %s WLAN found (core revision %u)\n", chip_name,
5388 dev->core_rev);
Rafał Miłecki0355a342011-05-17 14:00:01 +02005389 return wl;
Michael Buesche4d6b792007-09-18 15:39:42 -04005390}
5391
Rafał Miłecki3c65ab62011-06-02 09:56:04 +02005392#ifdef CONFIG_B43_BCMA
5393static int b43_bcma_probe(struct bcma_device *core)
Michael Buesche4d6b792007-09-18 15:39:42 -04005394{
Rafał Miłecki397915c2011-07-06 19:03:46 +02005395 struct b43_bus_dev *dev;
Rafał Miłecki24aad3f2011-07-20 20:02:39 +02005396 struct b43_wl *wl;
5397 int err;
Rafał Miłecki397915c2011-07-06 19:03:46 +02005398
5399 dev = b43_bus_dev_bcma_init(core);
5400 if (!dev)
5401 return -ENODEV;
5402
Rafał Miłecki24aad3f2011-07-20 20:02:39 +02005403 wl = b43_wireless_init(dev);
5404 if (IS_ERR(wl)) {
5405 err = PTR_ERR(wl);
5406 goto bcma_out;
5407 }
5408
5409 err = b43_one_core_attach(dev, wl);
5410 if (err)
5411 goto bcma_err_wireless_exit;
5412
Larry Finger6b6fa582012-03-08 22:27:46 -06005413 /* setup and start work to load firmware */
5414 INIT_WORK(&wl->firmware_load, b43_request_firmware);
5415 schedule_work(&wl->firmware_load);
Rafał Miłecki24aad3f2011-07-20 20:02:39 +02005416
5417bcma_out:
5418 return err;
5419
Rafał Miłecki24aad3f2011-07-20 20:02:39 +02005420bcma_err_wireless_exit:
5421 ieee80211_free_hw(wl->hw);
5422 return err;
Rafał Miłecki3c65ab62011-06-02 09:56:04 +02005423}
5424
5425static void b43_bcma_remove(struct bcma_device *core)
5426{
Rafał Miłecki24aad3f2011-07-20 20:02:39 +02005427 struct b43_wldev *wldev = bcma_get_drvdata(core);
5428 struct b43_wl *wl = wldev->wl;
5429
5430 /* We must cancel any work here before unregistering from ieee80211,
5431 * as the ieee80211 unreg will destroy the workqueue. */
5432 cancel_work_sync(&wldev->restart_work);
Larry Finger63a02ce2013-02-25 06:09:24 +00005433 cancel_work_sync(&wl->firmware_load);
Rafał Miłecki24aad3f2011-07-20 20:02:39 +02005434
Oleksij Rempele64add22012-06-05 20:39:32 +02005435 B43_WARN_ON(!wl);
Larry Fingerf89ff642012-10-24 08:57:16 -05005436 if (!wldev->fw.ucode.data)
5437 return; /* NULL if firmware never loaded */
Oleksij Rempele64add22012-06-05 20:39:32 +02005438 if (wl->current_dev == wldev && wl->hw_registred) {
Oleksij Rempele64add22012-06-05 20:39:32 +02005439 b43_leds_stop(wldev);
5440 ieee80211_unregister_hw(wl->hw);
5441 }
Rafał Miłecki24aad3f2011-07-20 20:02:39 +02005442
5443 b43_one_core_detach(wldev->dev);
5444
5445 b43_leds_unregister(wl);
5446
5447 ieee80211_free_hw(wl->hw);
Rafał Miłecki3c65ab62011-06-02 09:56:04 +02005448}
5449
5450static struct bcma_driver b43_bcma_driver = {
5451 .name = KBUILD_MODNAME,
5452 .id_table = b43_bcma_tbl,
5453 .probe = b43_bcma_probe,
5454 .remove = b43_bcma_remove,
5455};
5456#endif
5457
Rafał Miłeckiaec7ffd2011-06-14 08:18:59 +02005458#ifdef CONFIG_B43_SSB
Rafał Miłeckiaa634182011-05-18 02:06:35 +02005459static
5460int b43_ssb_probe(struct ssb_device *sdev, const struct ssb_device_id *id)
Michael Buesche4d6b792007-09-18 15:39:42 -04005461{
Rafał Miłecki482f0532011-05-18 02:06:36 +02005462 struct b43_bus_dev *dev;
Michael Buesche4d6b792007-09-18 15:39:42 -04005463 struct b43_wl *wl;
5464 int err;
5465 int first = 0;
5466
Rafał Miłecki482f0532011-05-18 02:06:36 +02005467 dev = b43_bus_dev_ssb_init(sdev);
Dan Carpenter5b49b352011-06-09 10:09:34 +03005468 if (!dev)
5469 return -ENOMEM;
Rafał Miłecki482f0532011-05-18 02:06:36 +02005470
Rafał Miłeckiaa634182011-05-18 02:06:35 +02005471 wl = ssb_get_devtypedata(sdev);
Michael Buesche4d6b792007-09-18 15:39:42 -04005472 if (!wl) {
5473 /* Probing the first core. Must setup common struct b43_wl */
5474 first = 1;
Rafał Miłeckiaa634182011-05-18 02:06:35 +02005475 b43_sprom_fixup(sdev->bus);
Rafał Miłeckid1507052011-07-05 23:54:07 +02005476 wl = b43_wireless_init(dev);
Rafał Miłecki0355a342011-05-17 14:00:01 +02005477 if (IS_ERR(wl)) {
5478 err = PTR_ERR(wl);
Michael Buesche4d6b792007-09-18 15:39:42 -04005479 goto out;
Rafał Miłecki0355a342011-05-17 14:00:01 +02005480 }
Rafał Miłeckiaa634182011-05-18 02:06:35 +02005481 ssb_set_devtypedata(sdev, wl);
5482 B43_WARN_ON(ssb_get_devtypedata(sdev) != wl);
Michael Buesche4d6b792007-09-18 15:39:42 -04005483 }
5484 err = b43_one_core_attach(dev, wl);
5485 if (err)
5486 goto err_wireless_exit;
5487
Larry Finger6b6fa582012-03-08 22:27:46 -06005488 /* setup and start work to load firmware */
5489 INIT_WORK(&wl->firmware_load, b43_request_firmware);
5490 schedule_work(&wl->firmware_load);
Michael Buesche4d6b792007-09-18 15:39:42 -04005491
5492 out:
5493 return err;
5494
Michael Buesche4d6b792007-09-18 15:39:42 -04005495 err_wireless_exit:
5496 if (first)
5497 b43_wireless_exit(dev, wl);
5498 return err;
5499}
5500
Rafał Miłeckiaa634182011-05-18 02:06:35 +02005501static void b43_ssb_remove(struct ssb_device *sdev)
Michael Buesche4d6b792007-09-18 15:39:42 -04005502{
Rafał Miłeckiaa634182011-05-18 02:06:35 +02005503 struct b43_wl *wl = ssb_get_devtypedata(sdev);
5504 struct b43_wldev *wldev = ssb_get_drvdata(sdev);
Pavel Roskine61b52d2011-07-22 18:07:13 -04005505 struct b43_bus_dev *dev = wldev->dev;
Michael Buesche4d6b792007-09-18 15:39:42 -04005506
Michael Buesch3bf0a322008-05-22 16:32:16 +02005507 /* We must cancel any work here before unregistering from ieee80211,
5508 * as the ieee80211 unreg will destroy the workqueue. */
5509 cancel_work_sync(&wldev->restart_work);
Larry Finger63a02ce2013-02-25 06:09:24 +00005510 cancel_work_sync(&wl->firmware_load);
Michael Buesch3bf0a322008-05-22 16:32:16 +02005511
Michael Buesche4d6b792007-09-18 15:39:42 -04005512 B43_WARN_ON(!wl);
Larry Fingerf89ff642012-10-24 08:57:16 -05005513 if (!wldev->fw.ucode.data)
5514 return; /* NULL if firmware never loaded */
Oleksij Rempele64add22012-06-05 20:39:32 +02005515 if (wl->current_dev == wldev && wl->hw_registred) {
Albert Herranz82905ac2009-09-16 00:26:19 +02005516 b43_leds_stop(wldev);
Michael Buesche4d6b792007-09-18 15:39:42 -04005517 ieee80211_unregister_hw(wl->hw);
Michael Buesch403a3a12009-06-08 21:04:57 +02005518 }
Michael Buesche4d6b792007-09-18 15:39:42 -04005519
Pavel Roskine61b52d2011-07-22 18:07:13 -04005520 b43_one_core_detach(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04005521
5522 if (list_empty(&wl->devlist)) {
Michael Buesch727c9882009-10-01 15:54:32 +02005523 b43_leds_unregister(wl);
Michael Buesche4d6b792007-09-18 15:39:42 -04005524 /* Last core on the chip unregistered.
5525 * We can destroy common struct b43_wl.
5526 */
Pavel Roskine61b52d2011-07-22 18:07:13 -04005527 b43_wireless_exit(dev, wl);
Michael Buesche4d6b792007-09-18 15:39:42 -04005528 }
5529}
5530
Rafał Miłeckiaec7ffd2011-06-14 08:18:59 +02005531static struct ssb_driver b43_ssb_driver = {
5532 .name = KBUILD_MODNAME,
5533 .id_table = b43_ssb_tbl,
5534 .probe = b43_ssb_probe,
5535 .remove = b43_ssb_remove,
5536};
5537#endif /* CONFIG_B43_SSB */
5538
Michael Buesche4d6b792007-09-18 15:39:42 -04005539/* Perform a hardware reset. This can be called from any context. */
5540void b43_controller_restart(struct b43_wldev *dev, const char *reason)
5541{
5542 /* Must avoid requeueing, if we are in shutdown. */
5543 if (b43_status(dev) < B43_STAT_INITIALIZED)
5544 return;
5545 b43info(dev->wl, "Controller RESET (%s) ...\n", reason);
Luis R. Rodriguez42935ec2009-07-29 20:08:07 -04005546 ieee80211_queue_work(dev->wl->hw, &dev->restart_work);
Michael Buesche4d6b792007-09-18 15:39:42 -04005547}
5548
Michael Buesch26bc7832008-02-09 00:18:35 +01005549static void b43_print_driverinfo(void)
5550{
5551 const char *feat_pci = "", *feat_pcmcia = "", *feat_nphy = "",
Albert Herranz3dbba8e2009-09-10 19:34:49 +02005552 *feat_leds = "", *feat_sdio = "";
Michael Buesch26bc7832008-02-09 00:18:35 +01005553
5554#ifdef CONFIG_B43_PCI_AUTOSELECT
5555 feat_pci = "P";
5556#endif
5557#ifdef CONFIG_B43_PCMCIA
5558 feat_pcmcia = "M";
5559#endif
Rafał Miłecki692d2c02010-12-07 21:56:00 +01005560#ifdef CONFIG_B43_PHY_N
Michael Buesch26bc7832008-02-09 00:18:35 +01005561 feat_nphy = "N";
5562#endif
5563#ifdef CONFIG_B43_LEDS
5564 feat_leds = "L";
5565#endif
Albert Herranz3dbba8e2009-09-10 19:34:49 +02005566#ifdef CONFIG_B43_SDIO
5567 feat_sdio = "S";
5568#endif
Michael Buesch26bc7832008-02-09 00:18:35 +01005569 printk(KERN_INFO "Broadcom 43xx driver loaded "
Michael Büsch8b0be902011-08-21 17:24:47 +02005570 "[ Features: %s%s%s%s%s ]\n",
Michael Buesch26bc7832008-02-09 00:18:35 +01005571 feat_pci, feat_pcmcia, feat_nphy,
Albert Herranz3dbba8e2009-09-10 19:34:49 +02005572 feat_leds, feat_sdio);
Michael Buesch26bc7832008-02-09 00:18:35 +01005573}
5574
Michael Buesche4d6b792007-09-18 15:39:42 -04005575static int __init b43_init(void)
5576{
5577 int err;
5578
5579 b43_debugfs_init();
5580 err = b43_pcmcia_init();
5581 if (err)
5582 goto err_dfs_exit;
Albert Herranz3dbba8e2009-09-10 19:34:49 +02005583 err = b43_sdio_init();
Michael Buesche4d6b792007-09-18 15:39:42 -04005584 if (err)
5585 goto err_pcmcia_exit;
Rafał Miłecki3c65ab62011-06-02 09:56:04 +02005586#ifdef CONFIG_B43_BCMA
5587 err = bcma_driver_register(&b43_bcma_driver);
Albert Herranz3dbba8e2009-09-10 19:34:49 +02005588 if (err)
5589 goto err_sdio_exit;
Rafał Miłecki3c65ab62011-06-02 09:56:04 +02005590#endif
Rafał Miłeckiaec7ffd2011-06-14 08:18:59 +02005591#ifdef CONFIG_B43_SSB
Rafał Miłecki3c65ab62011-06-02 09:56:04 +02005592 err = ssb_driver_register(&b43_ssb_driver);
5593 if (err)
5594 goto err_bcma_driver_exit;
Rafał Miłeckiaec7ffd2011-06-14 08:18:59 +02005595#endif
Michael Buesch26bc7832008-02-09 00:18:35 +01005596 b43_print_driverinfo();
Michael Buesche4d6b792007-09-18 15:39:42 -04005597
5598 return err;
5599
Rafał Miłeckiaec7ffd2011-06-14 08:18:59 +02005600#ifdef CONFIG_B43_SSB
Rafał Miłecki3c65ab62011-06-02 09:56:04 +02005601err_bcma_driver_exit:
Rafał Miłeckiaec7ffd2011-06-14 08:18:59 +02005602#endif
Rafał Miłecki3c65ab62011-06-02 09:56:04 +02005603#ifdef CONFIG_B43_BCMA
5604 bcma_driver_unregister(&b43_bcma_driver);
Albert Herranz3dbba8e2009-09-10 19:34:49 +02005605err_sdio_exit:
Rafał Miłecki3c65ab62011-06-02 09:56:04 +02005606#endif
Albert Herranz3dbba8e2009-09-10 19:34:49 +02005607 b43_sdio_exit();
Michael Buesche4d6b792007-09-18 15:39:42 -04005608err_pcmcia_exit:
5609 b43_pcmcia_exit();
5610err_dfs_exit:
5611 b43_debugfs_exit();
5612 return err;
5613}
5614
5615static void __exit b43_exit(void)
5616{
Rafał Miłeckiaec7ffd2011-06-14 08:18:59 +02005617#ifdef CONFIG_B43_SSB
Michael Buesche4d6b792007-09-18 15:39:42 -04005618 ssb_driver_unregister(&b43_ssb_driver);
Rafał Miłeckiaec7ffd2011-06-14 08:18:59 +02005619#endif
Rafał Miłecki3c65ab62011-06-02 09:56:04 +02005620#ifdef CONFIG_B43_BCMA
5621 bcma_driver_unregister(&b43_bcma_driver);
5622#endif
Albert Herranz3dbba8e2009-09-10 19:34:49 +02005623 b43_sdio_exit();
Michael Buesche4d6b792007-09-18 15:39:42 -04005624 b43_pcmcia_exit();
5625 b43_debugfs_exit();
5626}
5627
5628module_init(b43_init)
5629module_exit(b43_exit)