blob: 367756a48ebed8256af0d7cece1f14aacf64caa5 [file] [log] [blame]
Doug Thompson2bc65412009-05-04 20:11:14 +02001#include "amd64_edac.h"
Andreas Herrmann23ac4ae2010-09-17 18:03:43 +02002#include <asm/amd_nb.h>
Doug Thompson2bc65412009-05-04 20:11:14 +02003
4static struct edac_pci_ctl_info *amd64_ctl_pci;
5
6static int report_gart_errors;
7module_param(report_gart_errors, int, 0644);
8
9/*
10 * Set by command line parameter. If BIOS has enabled the ECC, this override is
11 * cleared to prevent re-enabling the hardware by this driver.
12 */
13static int ecc_enable_override;
14module_param(ecc_enable_override, int, 0644);
15
Tejun Heoa29d8b82010-02-02 14:39:15 +090016static struct msr __percpu *msrs;
Borislav Petkov50542252009-12-11 18:14:40 +010017
Borislav Petkov360b7f32010-10-15 19:25:38 +020018/*
19 * count successfully initialized driver instances for setup_pci_device()
20 */
21static atomic_t drv_instances = ATOMIC_INIT(0);
22
Borislav Petkovcc4d8862010-10-13 16:11:59 +020023/* Per-node driver instances */
24static struct mem_ctl_info **mcis;
Borislav Petkovae7bb7c2010-10-14 16:01:30 +020025static struct ecc_settings **ecc_stngs;
Doug Thompson2bc65412009-05-04 20:11:14 +020026
27/*
Borislav Petkovb70ef012009-06-25 19:32:38 +020028 * Valid scrub rates for the K8 hardware memory scrubber. We map the scrubbing
29 * bandwidth to a valid bit pattern. The 'set' operation finds the 'matching-
30 * or higher value'.
31 *
32 *FIXME: Produce a better mapping/linearisation.
33 */
Borislav Petkov39094442010-11-24 19:52:09 +010034struct scrubrate {
35 u32 scrubval; /* bit pattern for scrub rate */
36 u32 bandwidth; /* bandwidth consumed (bytes/sec) */
37} scrubrates[] = {
Borislav Petkovb70ef012009-06-25 19:32:38 +020038 { 0x01, 1600000000UL},
39 { 0x02, 800000000UL},
40 { 0x03, 400000000UL},
41 { 0x04, 200000000UL},
42 { 0x05, 100000000UL},
43 { 0x06, 50000000UL},
44 { 0x07, 25000000UL},
45 { 0x08, 12284069UL},
46 { 0x09, 6274509UL},
47 { 0x0A, 3121951UL},
48 { 0x0B, 1560975UL},
49 { 0x0C, 781440UL},
50 { 0x0D, 390720UL},
51 { 0x0E, 195300UL},
52 { 0x0F, 97650UL},
53 { 0x10, 48854UL},
54 { 0x11, 24427UL},
55 { 0x12, 12213UL},
56 { 0x13, 6101UL},
57 { 0x14, 3051UL},
58 { 0x15, 1523UL},
59 { 0x16, 761UL},
60 { 0x00, 0UL}, /* scrubbing off */
61};
62
Borislav Petkovb2b0c602010-10-08 18:32:29 +020063static int __amd64_read_pci_cfg_dword(struct pci_dev *pdev, int offset,
64 u32 *val, const char *func)
65{
66 int err = 0;
67
68 err = pci_read_config_dword(pdev, offset, val);
69 if (err)
70 amd64_warn("%s: error reading F%dx%03x.\n",
71 func, PCI_FUNC(pdev->devfn), offset);
72
73 return err;
74}
75
76int __amd64_write_pci_cfg_dword(struct pci_dev *pdev, int offset,
77 u32 val, const char *func)
78{
79 int err = 0;
80
81 err = pci_write_config_dword(pdev, offset, val);
82 if (err)
83 amd64_warn("%s: error writing to F%dx%03x.\n",
84 func, PCI_FUNC(pdev->devfn), offset);
85
86 return err;
87}
88
89/*
90 *
91 * Depending on the family, F2 DCT reads need special handling:
92 *
93 * K8: has a single DCT only
94 *
95 * F10h: each DCT has its own set of regs
96 * DCT0 -> F2x040..
97 * DCT1 -> F2x140..
98 *
99 * F15h: we select which DCT we access using F1x10C[DctCfgSel]
100 *
101 */
102static int k8_read_dct_pci_cfg(struct amd64_pvt *pvt, int addr, u32 *val,
103 const char *func)
104{
105 if (addr >= 0x100)
106 return -EINVAL;
107
108 return __amd64_read_pci_cfg_dword(pvt->F2, addr, val, func);
109}
110
111static int f10_read_dct_pci_cfg(struct amd64_pvt *pvt, int addr, u32 *val,
112 const char *func)
113{
114 return __amd64_read_pci_cfg_dword(pvt->F2, addr, val, func);
115}
116
Borislav Petkov73ba8592011-09-19 17:34:45 +0200117/*
118 * Select DCT to which PCI cfg accesses are routed
119 */
120static void f15h_select_dct(struct amd64_pvt *pvt, u8 dct)
121{
122 u32 reg = 0;
123
124 amd64_read_pci_cfg(pvt->F1, DCT_CFG_SEL, &reg);
125 reg &= 0xfffffffe;
126 reg |= dct;
127 amd64_write_pci_cfg(pvt->F1, DCT_CFG_SEL, reg);
128}
129
Borislav Petkovb2b0c602010-10-08 18:32:29 +0200130static int f15_read_dct_pci_cfg(struct amd64_pvt *pvt, int addr, u32 *val,
131 const char *func)
132{
Borislav Petkovb2b0c602010-10-08 18:32:29 +0200133 u8 dct = 0;
134
135 if (addr >= 0x140 && addr <= 0x1a0) {
136 dct = 1;
137 addr -= 0x100;
138 }
139
Borislav Petkov73ba8592011-09-19 17:34:45 +0200140 f15h_select_dct(pvt, dct);
Borislav Petkovb2b0c602010-10-08 18:32:29 +0200141
142 return __amd64_read_pci_cfg_dword(pvt->F2, addr, val, func);
143}
144
Borislav Petkovb70ef012009-06-25 19:32:38 +0200145/*
Doug Thompson2bc65412009-05-04 20:11:14 +0200146 * Memory scrubber control interface. For K8, memory scrubbing is handled by
147 * hardware and can involve L2 cache, dcache as well as the main memory. With
148 * F10, this is extended to L3 cache scrubbing on CPU models sporting that
149 * functionality.
150 *
151 * This causes the "units" for the scrubbing speed to vary from 64 byte blocks
152 * (dram) over to cache lines. This is nasty, so we will use bandwidth in
153 * bytes/sec for the setting.
154 *
155 * Currently, we only do dram scrubbing. If the scrubbing is done in software on
156 * other archs, we might not have access to the caches directly.
157 */
158
159/*
160 * scan the scrub rate mapping table for a close or matching bandwidth value to
161 * issue. If requested is too big, then use last maximum value found.
162 */
Borislav Petkov395ae782010-10-01 18:38:19 +0200163static int __amd64_set_scrub_rate(struct pci_dev *ctl, u32 new_bw, u32 min_rate)
Doug Thompson2bc65412009-05-04 20:11:14 +0200164{
165 u32 scrubval;
166 int i;
167
168 /*
169 * map the configured rate (new_bw) to a value specific to the AMD64
170 * memory controller and apply to register. Search for the first
171 * bandwidth entry that is greater or equal than the setting requested
172 * and program that. If at last entry, turn off DRAM scrubbing.
173 */
174 for (i = 0; i < ARRAY_SIZE(scrubrates); i++) {
175 /*
176 * skip scrub rates which aren't recommended
177 * (see F10 BKDG, F3x58)
178 */
Borislav Petkov395ae782010-10-01 18:38:19 +0200179 if (scrubrates[i].scrubval < min_rate)
Doug Thompson2bc65412009-05-04 20:11:14 +0200180 continue;
181
182 if (scrubrates[i].bandwidth <= new_bw)
183 break;
184
185 /*
186 * if no suitable bandwidth found, turn off DRAM scrubbing
187 * entirely by falling back to the last element in the
188 * scrubrates array.
189 */
190 }
191
192 scrubval = scrubrates[i].scrubval;
Doug Thompson2bc65412009-05-04 20:11:14 +0200193
Borislav Petkov5980bb92011-01-07 16:26:49 +0100194 pci_write_bits32(ctl, SCRCTRL, scrubval, 0x001F);
Doug Thompson2bc65412009-05-04 20:11:14 +0200195
Borislav Petkov39094442010-11-24 19:52:09 +0100196 if (scrubval)
197 return scrubrates[i].bandwidth;
198
Doug Thompson2bc65412009-05-04 20:11:14 +0200199 return 0;
200}
201
Borislav Petkov395ae782010-10-01 18:38:19 +0200202static int amd64_set_scrub_rate(struct mem_ctl_info *mci, u32 bw)
Doug Thompson2bc65412009-05-04 20:11:14 +0200203{
204 struct amd64_pvt *pvt = mci->pvt_info;
Borislav Petkov87b3e0e2011-01-19 20:02:38 +0100205 u32 min_scrubrate = 0x5;
Doug Thompson2bc65412009-05-04 20:11:14 +0200206
Borislav Petkov87b3e0e2011-01-19 20:02:38 +0100207 if (boot_cpu_data.x86 == 0xf)
208 min_scrubrate = 0x0;
209
Borislav Petkov73ba8592011-09-19 17:34:45 +0200210 /* F15h Erratum #505 */
211 if (boot_cpu_data.x86 == 0x15)
212 f15h_select_dct(pvt, 0);
213
Borislav Petkov87b3e0e2011-01-19 20:02:38 +0100214 return __amd64_set_scrub_rate(pvt->F3, bw, min_scrubrate);
Doug Thompson2bc65412009-05-04 20:11:14 +0200215}
216
Borislav Petkov39094442010-11-24 19:52:09 +0100217static int amd64_get_scrub_rate(struct mem_ctl_info *mci)
Doug Thompson2bc65412009-05-04 20:11:14 +0200218{
219 struct amd64_pvt *pvt = mci->pvt_info;
220 u32 scrubval = 0;
Borislav Petkov39094442010-11-24 19:52:09 +0100221 int i, retval = -EINVAL;
Doug Thompson2bc65412009-05-04 20:11:14 +0200222
Borislav Petkov73ba8592011-09-19 17:34:45 +0200223 /* F15h Erratum #505 */
224 if (boot_cpu_data.x86 == 0x15)
225 f15h_select_dct(pvt, 0);
226
Borislav Petkov5980bb92011-01-07 16:26:49 +0100227 amd64_read_pci_cfg(pvt->F3, SCRCTRL, &scrubval);
Doug Thompson2bc65412009-05-04 20:11:14 +0200228
229 scrubval = scrubval & 0x001F;
230
Roel Kluin926311f2010-01-11 20:58:21 +0100231 for (i = 0; i < ARRAY_SIZE(scrubrates); i++) {
Doug Thompson2bc65412009-05-04 20:11:14 +0200232 if (scrubrates[i].scrubval == scrubval) {
Borislav Petkov39094442010-11-24 19:52:09 +0100233 retval = scrubrates[i].bandwidth;
Doug Thompson2bc65412009-05-04 20:11:14 +0200234 break;
235 }
236 }
Borislav Petkov39094442010-11-24 19:52:09 +0100237 return retval;
Doug Thompson2bc65412009-05-04 20:11:14 +0200238}
239
Doug Thompson67757632009-04-27 15:53:22 +0200240/*
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200241 * returns true if the SysAddr given by sys_addr matches the
242 * DRAM base/limit associated with node_id
Doug Thompson67757632009-04-27 15:53:22 +0200243 */
Borislav Petkovb487c332011-02-21 18:55:00 +0100244static bool amd64_base_limit_match(struct amd64_pvt *pvt, u64 sys_addr,
245 unsigned nid)
Doug Thompson67757632009-04-27 15:53:22 +0200246{
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200247 u64 addr;
Doug Thompson67757632009-04-27 15:53:22 +0200248
249 /* The K8 treats this as a 40-bit value. However, bits 63-40 will be
250 * all ones if the most significant implemented address bit is 1.
251 * Here we discard bits 63-40. See section 3.4.2 of AMD publication
252 * 24592: AMD x86-64 Architecture Programmer's Manual Volume 1
253 * Application Programming.
254 */
255 addr = sys_addr & 0x000000ffffffffffull;
256
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200257 return ((addr >= get_dram_base(pvt, nid)) &&
258 (addr <= get_dram_limit(pvt, nid)));
Doug Thompson67757632009-04-27 15:53:22 +0200259}
260
261/*
262 * Attempt to map a SysAddr to a node. On success, return a pointer to the
263 * mem_ctl_info structure for the node that the SysAddr maps to.
264 *
265 * On failure, return NULL.
266 */
267static struct mem_ctl_info *find_mc_by_sys_addr(struct mem_ctl_info *mci,
268 u64 sys_addr)
269{
270 struct amd64_pvt *pvt;
Borislav Petkovb487c332011-02-21 18:55:00 +0100271 unsigned node_id;
Doug Thompson67757632009-04-27 15:53:22 +0200272 u32 intlv_en, bits;
273
274 /*
275 * Here we use the DRAM Base (section 3.4.4.1) and DRAM Limit (section
276 * 3.4.4.2) registers to map the SysAddr to a node ID.
277 */
278 pvt = mci->pvt_info;
279
280 /*
281 * The value of this field should be the same for all DRAM Base
282 * registers. Therefore we arbitrarily choose to read it from the
283 * register for node 0.
284 */
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200285 intlv_en = dram_intlv_en(pvt, 0);
Doug Thompson67757632009-04-27 15:53:22 +0200286
287 if (intlv_en == 0) {
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200288 for (node_id = 0; node_id < DRAM_RANGES; node_id++) {
Doug Thompson67757632009-04-27 15:53:22 +0200289 if (amd64_base_limit_match(pvt, sys_addr, node_id))
Borislav Petkov8edc5442009-09-18 12:39:19 +0200290 goto found;
Doug Thompson67757632009-04-27 15:53:22 +0200291 }
Borislav Petkov8edc5442009-09-18 12:39:19 +0200292 goto err_no_match;
Doug Thompson67757632009-04-27 15:53:22 +0200293 }
294
Borislav Petkov72f158f2009-09-18 12:27:27 +0200295 if (unlikely((intlv_en != 0x01) &&
296 (intlv_en != 0x03) &&
297 (intlv_en != 0x07))) {
Borislav Petkov24f9a7f2010-10-07 18:29:15 +0200298 amd64_warn("DRAM Base[IntlvEn] junk value: 0x%x, BIOS bug?\n", intlv_en);
Doug Thompson67757632009-04-27 15:53:22 +0200299 return NULL;
300 }
301
302 bits = (((u32) sys_addr) >> 12) & intlv_en;
303
304 for (node_id = 0; ; ) {
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200305 if ((dram_intlv_sel(pvt, node_id) & intlv_en) == bits)
Doug Thompson67757632009-04-27 15:53:22 +0200306 break; /* intlv_sel field matches */
307
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200308 if (++node_id >= DRAM_RANGES)
Doug Thompson67757632009-04-27 15:53:22 +0200309 goto err_no_match;
310 }
311
312 /* sanity test for sys_addr */
313 if (unlikely(!amd64_base_limit_match(pvt, sys_addr, node_id))) {
Borislav Petkov24f9a7f2010-10-07 18:29:15 +0200314 amd64_warn("%s: sys_addr 0x%llx falls outside base/limit address"
315 "range for node %d with node interleaving enabled.\n",
316 __func__, sys_addr, node_id);
Doug Thompson67757632009-04-27 15:53:22 +0200317 return NULL;
318 }
319
320found:
Borislav Petkovb487c332011-02-21 18:55:00 +0100321 return edac_mc_find((int)node_id);
Doug Thompson67757632009-04-27 15:53:22 +0200322
323err_no_match:
324 debugf2("sys_addr 0x%lx doesn't match any node\n",
325 (unsigned long)sys_addr);
326
327 return NULL;
328}
Doug Thompsone2ce7252009-04-27 15:57:12 +0200329
330/*
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100331 * compute the CS base address of the @csrow on the DRAM controller @dct.
332 * For details see F2x[5C:40] in the processor's BKDG
Doug Thompsone2ce7252009-04-27 15:57:12 +0200333 */
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100334static void get_cs_base_and_mask(struct amd64_pvt *pvt, int csrow, u8 dct,
335 u64 *base, u64 *mask)
Doug Thompsone2ce7252009-04-27 15:57:12 +0200336{
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100337 u64 csbase, csmask, base_bits, mask_bits;
338 u8 addr_shift;
339
340 if (boot_cpu_data.x86 == 0xf && pvt->ext_model < K8_REV_F) {
341 csbase = pvt->csels[dct].csbases[csrow];
342 csmask = pvt->csels[dct].csmasks[csrow];
343 base_bits = GENMASK(21, 31) | GENMASK(9, 15);
344 mask_bits = GENMASK(21, 29) | GENMASK(9, 15);
345 addr_shift = 4;
346 } else {
347 csbase = pvt->csels[dct].csbases[csrow];
348 csmask = pvt->csels[dct].csmasks[csrow >> 1];
349 addr_shift = 8;
350
351 if (boot_cpu_data.x86 == 0x15)
352 base_bits = mask_bits = GENMASK(19,30) | GENMASK(5,13);
353 else
354 base_bits = mask_bits = GENMASK(19,28) | GENMASK(5,13);
355 }
356
357 *base = (csbase & base_bits) << addr_shift;
358
359 *mask = ~0ULL;
360 /* poke holes for the csmask */
361 *mask &= ~(mask_bits << addr_shift);
362 /* OR them in */
363 *mask |= (csmask & mask_bits) << addr_shift;
Doug Thompsone2ce7252009-04-27 15:57:12 +0200364}
365
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100366#define for_each_chip_select(i, dct, pvt) \
367 for (i = 0; i < pvt->csels[dct].b_cnt; i++)
Doug Thompsone2ce7252009-04-27 15:57:12 +0200368
Borislav Petkov614ec9d2011-01-13 18:02:22 +0100369#define chip_select_base(i, dct, pvt) \
370 pvt->csels[dct].csbases[i]
371
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100372#define for_each_chip_select_mask(i, dct, pvt) \
373 for (i = 0; i < pvt->csels[dct].m_cnt; i++)
Doug Thompsone2ce7252009-04-27 15:57:12 +0200374
375/*
376 * @input_addr is an InputAddr associated with the node given by mci. Return the
377 * csrow that input_addr maps to, or -1 on failure (no csrow claims input_addr).
378 */
379static int input_addr_to_csrow(struct mem_ctl_info *mci, u64 input_addr)
380{
381 struct amd64_pvt *pvt;
382 int csrow;
383 u64 base, mask;
384
385 pvt = mci->pvt_info;
386
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100387 for_each_chip_select(csrow, 0, pvt) {
388 if (!csrow_enabled(csrow, 0, pvt))
Doug Thompsone2ce7252009-04-27 15:57:12 +0200389 continue;
390
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100391 get_cs_base_and_mask(pvt, csrow, 0, &base, &mask);
392
393 mask = ~mask;
Doug Thompsone2ce7252009-04-27 15:57:12 +0200394
395 if ((input_addr & mask) == (base & mask)) {
396 debugf2("InputAddr 0x%lx matches csrow %d (node %d)\n",
397 (unsigned long)input_addr, csrow,
398 pvt->mc_node_id);
399
400 return csrow;
401 }
402 }
Doug Thompsone2ce7252009-04-27 15:57:12 +0200403 debugf2("no matching csrow for InputAddr 0x%lx (MC node %d)\n",
404 (unsigned long)input_addr, pvt->mc_node_id);
405
406 return -1;
407}
408
409/*
Doug Thompsone2ce7252009-04-27 15:57:12 +0200410 * Obtain info from the DRAM Hole Address Register (section 3.4.8, pub #26094)
411 * for the node represented by mci. Info is passed back in *hole_base,
412 * *hole_offset, and *hole_size. Function returns 0 if info is valid or 1 if
413 * info is invalid. Info may be invalid for either of the following reasons:
414 *
415 * - The revision of the node is not E or greater. In this case, the DRAM Hole
416 * Address Register does not exist.
417 *
418 * - The DramHoleValid bit is cleared in the DRAM Hole Address Register,
419 * indicating that its contents are not valid.
420 *
421 * The values passed back in *hole_base, *hole_offset, and *hole_size are
422 * complete 32-bit values despite the fact that the bitfields in the DHAR
423 * only represent bits 31-24 of the base and offset values.
424 */
425int amd64_get_dram_hole_info(struct mem_ctl_info *mci, u64 *hole_base,
426 u64 *hole_offset, u64 *hole_size)
427{
428 struct amd64_pvt *pvt = mci->pvt_info;
429 u64 base;
430
431 /* only revE and later have the DRAM Hole Address Register */
Borislav Petkov1433eb92009-10-21 13:44:36 +0200432 if (boot_cpu_data.x86 == 0xf && pvt->ext_model < K8_REV_E) {
Doug Thompsone2ce7252009-04-27 15:57:12 +0200433 debugf1(" revision %d for node %d does not support DHAR\n",
434 pvt->ext_model, pvt->mc_node_id);
435 return 1;
436 }
437
Borislav Petkovbc21fa52010-11-11 17:29:13 +0100438 /* valid for Fam10h and above */
Borislav Petkovc8e518d2010-12-10 19:49:19 +0100439 if (boot_cpu_data.x86 >= 0x10 && !dhar_mem_hoist_valid(pvt)) {
Doug Thompsone2ce7252009-04-27 15:57:12 +0200440 debugf1(" Dram Memory Hoisting is DISABLED on this system\n");
441 return 1;
442 }
443
Borislav Petkovc8e518d2010-12-10 19:49:19 +0100444 if (!dhar_valid(pvt)) {
Doug Thompsone2ce7252009-04-27 15:57:12 +0200445 debugf1(" Dram Memory Hoisting is DISABLED on this node %d\n",
446 pvt->mc_node_id);
447 return 1;
448 }
449
450 /* This node has Memory Hoisting */
451
452 /* +------------------+--------------------+--------------------+-----
453 * | memory | DRAM hole | relocated |
454 * | [0, (x - 1)] | [x, 0xffffffff] | addresses from |
455 * | | | DRAM hole |
456 * | | | [0x100000000, |
457 * | | | (0x100000000+ |
458 * | | | (0xffffffff-x))] |
459 * +------------------+--------------------+--------------------+-----
460 *
461 * Above is a diagram of physical memory showing the DRAM hole and the
462 * relocated addresses from the DRAM hole. As shown, the DRAM hole
463 * starts at address x (the base address) and extends through address
464 * 0xffffffff. The DRAM Hole Address Register (DHAR) relocates the
465 * addresses in the hole so that they start at 0x100000000.
466 */
467
Borislav Petkovbc21fa52010-11-11 17:29:13 +0100468 base = dhar_base(pvt);
Doug Thompsone2ce7252009-04-27 15:57:12 +0200469
470 *hole_base = base;
471 *hole_size = (0x1ull << 32) - base;
472
473 if (boot_cpu_data.x86 > 0xf)
Borislav Petkovbc21fa52010-11-11 17:29:13 +0100474 *hole_offset = f10_dhar_offset(pvt);
Doug Thompsone2ce7252009-04-27 15:57:12 +0200475 else
Borislav Petkovbc21fa52010-11-11 17:29:13 +0100476 *hole_offset = k8_dhar_offset(pvt);
Doug Thompsone2ce7252009-04-27 15:57:12 +0200477
478 debugf1(" DHAR info for node %d base 0x%lx offset 0x%lx size 0x%lx\n",
479 pvt->mc_node_id, (unsigned long)*hole_base,
480 (unsigned long)*hole_offset, (unsigned long)*hole_size);
481
482 return 0;
483}
484EXPORT_SYMBOL_GPL(amd64_get_dram_hole_info);
485
Doug Thompson93c2df52009-05-04 20:46:50 +0200486/*
487 * Return the DramAddr that the SysAddr given by @sys_addr maps to. It is
488 * assumed that sys_addr maps to the node given by mci.
489 *
490 * The first part of section 3.4.4 (p. 70) shows how the DRAM Base (section
491 * 3.4.4.1) and DRAM Limit (section 3.4.4.2) registers are used to translate a
492 * SysAddr to a DramAddr. If the DRAM Hole Address Register (DHAR) is enabled,
493 * then it is also involved in translating a SysAddr to a DramAddr. Sections
494 * 3.4.8 and 3.5.8.2 describe the DHAR and how it is used for memory hoisting.
495 * These parts of the documentation are unclear. I interpret them as follows:
496 *
497 * When node n receives a SysAddr, it processes the SysAddr as follows:
498 *
499 * 1. It extracts the DRAMBase and DRAMLimit values from the DRAM Base and DRAM
500 * Limit registers for node n. If the SysAddr is not within the range
501 * specified by the base and limit values, then node n ignores the Sysaddr
502 * (since it does not map to node n). Otherwise continue to step 2 below.
503 *
504 * 2. If the DramHoleValid bit of the DHAR for node n is clear, the DHAR is
505 * disabled so skip to step 3 below. Otherwise see if the SysAddr is within
506 * the range of relocated addresses (starting at 0x100000000) from the DRAM
507 * hole. If not, skip to step 3 below. Else get the value of the
508 * DramHoleOffset field from the DHAR. To obtain the DramAddr, subtract the
509 * offset defined by this value from the SysAddr.
510 *
511 * 3. Obtain the base address for node n from the DRAMBase field of the DRAM
512 * Base register for node n. To obtain the DramAddr, subtract the base
513 * address from the SysAddr, as shown near the start of section 3.4.4 (p.70).
514 */
515static u64 sys_addr_to_dram_addr(struct mem_ctl_info *mci, u64 sys_addr)
516{
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200517 struct amd64_pvt *pvt = mci->pvt_info;
Doug Thompson93c2df52009-05-04 20:46:50 +0200518 u64 dram_base, hole_base, hole_offset, hole_size, dram_addr;
519 int ret = 0;
520
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200521 dram_base = get_dram_base(pvt, pvt->mc_node_id);
Doug Thompson93c2df52009-05-04 20:46:50 +0200522
523 ret = amd64_get_dram_hole_info(mci, &hole_base, &hole_offset,
524 &hole_size);
525 if (!ret) {
526 if ((sys_addr >= (1ull << 32)) &&
527 (sys_addr < ((1ull << 32) + hole_size))) {
528 /* use DHAR to translate SysAddr to DramAddr */
529 dram_addr = sys_addr - hole_offset;
530
531 debugf2("using DHAR to translate SysAddr 0x%lx to "
532 "DramAddr 0x%lx\n",
533 (unsigned long)sys_addr,
534 (unsigned long)dram_addr);
535
536 return dram_addr;
537 }
538 }
539
540 /*
541 * Translate the SysAddr to a DramAddr as shown near the start of
542 * section 3.4.4 (p. 70). Although sys_addr is a 64-bit value, the k8
543 * only deals with 40-bit values. Therefore we discard bits 63-40 of
544 * sys_addr below. If bit 39 of sys_addr is 1 then the bits we
545 * discard are all 1s. Otherwise the bits we discard are all 0s. See
546 * section 3.4.2 of AMD publication 24592: AMD x86-64 Architecture
547 * Programmer's Manual Volume 1 Application Programming.
548 */
Borislav Petkovf678b8c2010-12-13 19:21:07 +0100549 dram_addr = (sys_addr & GENMASK(0, 39)) - dram_base;
Doug Thompson93c2df52009-05-04 20:46:50 +0200550
551 debugf2("using DRAM Base register to translate SysAddr 0x%lx to "
552 "DramAddr 0x%lx\n", (unsigned long)sys_addr,
553 (unsigned long)dram_addr);
554 return dram_addr;
555}
556
557/*
558 * @intlv_en is the value of the IntlvEn field from a DRAM Base register
559 * (section 3.4.4.1). Return the number of bits from a SysAddr that are used
560 * for node interleaving.
561 */
562static int num_node_interleave_bits(unsigned intlv_en)
563{
564 static const int intlv_shift_table[] = { 0, 1, 0, 2, 0, 0, 0, 3 };
565 int n;
566
567 BUG_ON(intlv_en > 7);
568 n = intlv_shift_table[intlv_en];
569 return n;
570}
571
572/* Translate the DramAddr given by @dram_addr to an InputAddr. */
573static u64 dram_addr_to_input_addr(struct mem_ctl_info *mci, u64 dram_addr)
574{
575 struct amd64_pvt *pvt;
576 int intlv_shift;
577 u64 input_addr;
578
579 pvt = mci->pvt_info;
580
581 /*
582 * See the start of section 3.4.4 (p. 70, BKDG #26094, K8, revA-E)
583 * concerning translating a DramAddr to an InputAddr.
584 */
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200585 intlv_shift = num_node_interleave_bits(dram_intlv_en(pvt, 0));
Borislav Petkovf678b8c2010-12-13 19:21:07 +0100586 input_addr = ((dram_addr >> intlv_shift) & GENMASK(12, 35)) +
587 (dram_addr & 0xfff);
Doug Thompson93c2df52009-05-04 20:46:50 +0200588
589 debugf2(" Intlv Shift=%d DramAddr=0x%lx maps to InputAddr=0x%lx\n",
590 intlv_shift, (unsigned long)dram_addr,
591 (unsigned long)input_addr);
592
593 return input_addr;
594}
595
596/*
597 * Translate the SysAddr represented by @sys_addr to an InputAddr. It is
598 * assumed that @sys_addr maps to the node given by mci.
599 */
600static u64 sys_addr_to_input_addr(struct mem_ctl_info *mci, u64 sys_addr)
601{
602 u64 input_addr;
603
604 input_addr =
605 dram_addr_to_input_addr(mci, sys_addr_to_dram_addr(mci, sys_addr));
606
607 debugf2("SysAdddr 0x%lx translates to InputAddr 0x%lx\n",
608 (unsigned long)sys_addr, (unsigned long)input_addr);
609
610 return input_addr;
611}
612
613
614/*
615 * @input_addr is an InputAddr associated with the node represented by mci.
616 * Translate @input_addr to a DramAddr and return the result.
617 */
618static u64 input_addr_to_dram_addr(struct mem_ctl_info *mci, u64 input_addr)
619{
620 struct amd64_pvt *pvt;
Borislav Petkovb487c332011-02-21 18:55:00 +0100621 unsigned node_id, intlv_shift;
Doug Thompson93c2df52009-05-04 20:46:50 +0200622 u64 bits, dram_addr;
623 u32 intlv_sel;
624
625 /*
626 * Near the start of section 3.4.4 (p. 70, BKDG #26094, K8, revA-E)
627 * shows how to translate a DramAddr to an InputAddr. Here we reverse
628 * this procedure. When translating from a DramAddr to an InputAddr, the
629 * bits used for node interleaving are discarded. Here we recover these
630 * bits from the IntlvSel field of the DRAM Limit register (section
631 * 3.4.4.2) for the node that input_addr is associated with.
632 */
633 pvt = mci->pvt_info;
634 node_id = pvt->mc_node_id;
Borislav Petkovb487c332011-02-21 18:55:00 +0100635
636 BUG_ON(node_id > 7);
Doug Thompson93c2df52009-05-04 20:46:50 +0200637
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200638 intlv_shift = num_node_interleave_bits(dram_intlv_en(pvt, 0));
Doug Thompson93c2df52009-05-04 20:46:50 +0200639 if (intlv_shift == 0) {
640 debugf1(" InputAddr 0x%lx translates to DramAddr of "
641 "same value\n", (unsigned long)input_addr);
642
643 return input_addr;
644 }
645
Borislav Petkovf678b8c2010-12-13 19:21:07 +0100646 bits = ((input_addr & GENMASK(12, 35)) << intlv_shift) +
647 (input_addr & 0xfff);
Doug Thompson93c2df52009-05-04 20:46:50 +0200648
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200649 intlv_sel = dram_intlv_sel(pvt, node_id) & ((1 << intlv_shift) - 1);
Doug Thompson93c2df52009-05-04 20:46:50 +0200650 dram_addr = bits + (intlv_sel << 12);
651
652 debugf1("InputAddr 0x%lx translates to DramAddr 0x%lx "
653 "(%d node interleave bits)\n", (unsigned long)input_addr,
654 (unsigned long)dram_addr, intlv_shift);
655
656 return dram_addr;
657}
658
659/*
660 * @dram_addr is a DramAddr that maps to the node represented by mci. Convert
661 * @dram_addr to a SysAddr.
662 */
663static u64 dram_addr_to_sys_addr(struct mem_ctl_info *mci, u64 dram_addr)
664{
665 struct amd64_pvt *pvt = mci->pvt_info;
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200666 u64 hole_base, hole_offset, hole_size, base, sys_addr;
Doug Thompson93c2df52009-05-04 20:46:50 +0200667 int ret = 0;
668
669 ret = amd64_get_dram_hole_info(mci, &hole_base, &hole_offset,
670 &hole_size);
671 if (!ret) {
672 if ((dram_addr >= hole_base) &&
673 (dram_addr < (hole_base + hole_size))) {
674 sys_addr = dram_addr + hole_offset;
675
676 debugf1("using DHAR to translate DramAddr 0x%lx to "
677 "SysAddr 0x%lx\n", (unsigned long)dram_addr,
678 (unsigned long)sys_addr);
679
680 return sys_addr;
681 }
682 }
683
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200684 base = get_dram_base(pvt, pvt->mc_node_id);
Doug Thompson93c2df52009-05-04 20:46:50 +0200685 sys_addr = dram_addr + base;
686
687 /*
688 * The sys_addr we have computed up to this point is a 40-bit value
689 * because the k8 deals with 40-bit values. However, the value we are
690 * supposed to return is a full 64-bit physical address. The AMD
691 * x86-64 architecture specifies that the most significant implemented
692 * address bit through bit 63 of a physical address must be either all
693 * 0s or all 1s. Therefore we sign-extend the 40-bit sys_addr to a
694 * 64-bit value below. See section 3.4.2 of AMD publication 24592:
695 * AMD x86-64 Architecture Programmer's Manual Volume 1 Application
696 * Programming.
697 */
698 sys_addr |= ~((sys_addr & (1ull << 39)) - 1);
699
700 debugf1(" Node %d, DramAddr 0x%lx to SysAddr 0x%lx\n",
701 pvt->mc_node_id, (unsigned long)dram_addr,
702 (unsigned long)sys_addr);
703
704 return sys_addr;
705}
706
707/*
708 * @input_addr is an InputAddr associated with the node given by mci. Translate
709 * @input_addr to a SysAddr.
710 */
711static inline u64 input_addr_to_sys_addr(struct mem_ctl_info *mci,
712 u64 input_addr)
713{
714 return dram_addr_to_sys_addr(mci,
715 input_addr_to_dram_addr(mci, input_addr));
716}
717
718/*
719 * Find the minimum and maximum InputAddr values that map to the given @csrow.
720 * Pass back these values in *input_addr_min and *input_addr_max.
721 */
722static void find_csrow_limits(struct mem_ctl_info *mci, int csrow,
723 u64 *input_addr_min, u64 *input_addr_max)
724{
725 struct amd64_pvt *pvt;
726 u64 base, mask;
727
728 pvt = mci->pvt_info;
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100729 BUG_ON((csrow < 0) || (csrow >= pvt->csels[0].b_cnt));
Doug Thompson93c2df52009-05-04 20:46:50 +0200730
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100731 get_cs_base_and_mask(pvt, csrow, 0, &base, &mask);
Doug Thompson93c2df52009-05-04 20:46:50 +0200732
733 *input_addr_min = base & ~mask;
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100734 *input_addr_max = base | mask;
Doug Thompson93c2df52009-05-04 20:46:50 +0200735}
736
Doug Thompson93c2df52009-05-04 20:46:50 +0200737/* Map the Error address to a PAGE and PAGE OFFSET. */
738static inline void error_address_to_page_and_offset(u64 error_address,
739 u32 *page, u32 *offset)
740{
741 *page = (u32) (error_address >> PAGE_SHIFT);
742 *offset = ((u32) error_address) & ~PAGE_MASK;
743}
744
745/*
746 * @sys_addr is an error address (a SysAddr) extracted from the MCA NB Address
747 * Low (section 3.6.4.5) and MCA NB Address High (section 3.6.4.6) registers
748 * of a node that detected an ECC memory error. mci represents the node that
749 * the error address maps to (possibly different from the node that detected
750 * the error). Return the number of the csrow that sys_addr maps to, or -1 on
751 * error.
752 */
753static int sys_addr_to_csrow(struct mem_ctl_info *mci, u64 sys_addr)
754{
755 int csrow;
756
757 csrow = input_addr_to_csrow(mci, sys_addr_to_input_addr(mci, sys_addr));
758
759 if (csrow == -1)
Borislav Petkov24f9a7f2010-10-07 18:29:15 +0200760 amd64_mc_err(mci, "Failed to translate InputAddr to csrow for "
761 "address 0x%lx\n", (unsigned long)sys_addr);
Doug Thompson93c2df52009-05-04 20:46:50 +0200762 return csrow;
763}
Doug Thompsone2ce7252009-04-27 15:57:12 +0200764
Borislav Petkovbfc04ae2009-11-12 19:05:07 +0100765static int get_channel_from_ecc_syndrome(struct mem_ctl_info *, u16);
Doug Thompson2da11652009-04-27 16:09:09 +0200766
Doug Thompson2da11652009-04-27 16:09:09 +0200767/*
768 * Determine if the DIMMs have ECC enabled. ECC is enabled ONLY if all the DIMMs
769 * are ECC capable.
770 */
771static enum edac_type amd64_determine_edac_cap(struct amd64_pvt *pvt)
772{
Borislav Petkovcb328502010-12-22 14:28:24 +0100773 u8 bit;
Borislav Petkov584fcff2009-06-10 18:29:54 +0200774 enum dev_type edac_cap = EDAC_FLAG_NONE;
Doug Thompson2da11652009-04-27 16:09:09 +0200775
Borislav Petkov1433eb92009-10-21 13:44:36 +0200776 bit = (boot_cpu_data.x86 > 0xf || pvt->ext_model >= K8_REV_F)
Doug Thompson2da11652009-04-27 16:09:09 +0200777 ? 19
778 : 17;
779
Borislav Petkov584fcff2009-06-10 18:29:54 +0200780 if (pvt->dclr0 & BIT(bit))
Doug Thompson2da11652009-04-27 16:09:09 +0200781 edac_cap = EDAC_FLAG_SECDED;
782
783 return edac_cap;
784}
785
Borislav Petkov8c671752011-02-23 17:25:12 +0100786static void amd64_debug_display_dimm_sizes(struct amd64_pvt *, u8);
Doug Thompson2da11652009-04-27 16:09:09 +0200787
Borislav Petkov68798e12009-11-03 16:18:33 +0100788static void amd64_dump_dramcfg_low(u32 dclr, int chan)
789{
790 debugf1("F2x%d90 (DRAM Cfg Low): 0x%08x\n", chan, dclr);
791
792 debugf1(" DIMM type: %sbuffered; all DIMMs support ECC: %s\n",
793 (dclr & BIT(16)) ? "un" : "",
794 (dclr & BIT(19)) ? "yes" : "no");
795
796 debugf1(" PAR/ERR parity: %s\n",
797 (dclr & BIT(8)) ? "enabled" : "disabled");
798
Borislav Petkovcb328502010-12-22 14:28:24 +0100799 if (boot_cpu_data.x86 == 0x10)
800 debugf1(" DCT 128bit mode width: %s\n",
801 (dclr & BIT(11)) ? "128b" : "64b");
Borislav Petkov68798e12009-11-03 16:18:33 +0100802
803 debugf1(" x4 logical DIMMs present: L0: %s L1: %s L2: %s L3: %s\n",
804 (dclr & BIT(12)) ? "yes" : "no",
805 (dclr & BIT(13)) ? "yes" : "no",
806 (dclr & BIT(14)) ? "yes" : "no",
807 (dclr & BIT(15)) ? "yes" : "no");
808}
809
Doug Thompson2da11652009-04-27 16:09:09 +0200810/* Display and decode various NB registers for debug purposes. */
Borislav Petkovb2b0c602010-10-08 18:32:29 +0200811static void dump_misc_regs(struct amd64_pvt *pvt)
Doug Thompson2da11652009-04-27 16:09:09 +0200812{
Borislav Petkov68798e12009-11-03 16:18:33 +0100813 debugf1("F3xE8 (NB Cap): 0x%08x\n", pvt->nbcap);
Doug Thompson2da11652009-04-27 16:09:09 +0200814
Borislav Petkov68798e12009-11-03 16:18:33 +0100815 debugf1(" NB two channel DRAM capable: %s\n",
Borislav Petkov5980bb92011-01-07 16:26:49 +0100816 (pvt->nbcap & NBCAP_DCT_DUAL) ? "yes" : "no");
Borislav Petkov68798e12009-11-03 16:18:33 +0100817
818 debugf1(" ECC capable: %s, ChipKill ECC capable: %s\n",
Borislav Petkov5980bb92011-01-07 16:26:49 +0100819 (pvt->nbcap & NBCAP_SECDED) ? "yes" : "no",
820 (pvt->nbcap & NBCAP_CHIPKILL) ? "yes" : "no");
Borislav Petkov68798e12009-11-03 16:18:33 +0100821
822 amd64_dump_dramcfg_low(pvt->dclr0, 0);
Doug Thompson2da11652009-04-27 16:09:09 +0200823
Borislav Petkov8de1d912009-10-16 13:39:30 +0200824 debugf1("F3xB0 (Online Spare): 0x%08x\n", pvt->online_spare);
Doug Thompson2da11652009-04-27 16:09:09 +0200825
Borislav Petkov8de1d912009-10-16 13:39:30 +0200826 debugf1("F1xF0 (DRAM Hole Address): 0x%08x, base: 0x%08x, "
827 "offset: 0x%08x\n",
Borislav Petkovbc21fa52010-11-11 17:29:13 +0100828 pvt->dhar, dhar_base(pvt),
829 (boot_cpu_data.x86 == 0xf) ? k8_dhar_offset(pvt)
830 : f10_dhar_offset(pvt));
Doug Thompson2da11652009-04-27 16:09:09 +0200831
Borislav Petkovc8e518d2010-12-10 19:49:19 +0100832 debugf1(" DramHoleValid: %s\n", dhar_valid(pvt) ? "yes" : "no");
Doug Thompson2da11652009-04-27 16:09:09 +0200833
Borislav Petkov8c671752011-02-23 17:25:12 +0100834 amd64_debug_display_dimm_sizes(pvt, 0);
Borislav Petkov4d796362011-02-03 15:59:57 +0100835
Borislav Petkov8de1d912009-10-16 13:39:30 +0200836 /* everything below this point is Fam10h and above */
Borislav Petkov4d796362011-02-03 15:59:57 +0100837 if (boot_cpu_data.x86 == 0xf)
Doug Thompson2da11652009-04-27 16:09:09 +0200838 return;
Borislav Petkov4d796362011-02-03 15:59:57 +0100839
Borislav Petkov8c671752011-02-23 17:25:12 +0100840 amd64_debug_display_dimm_sizes(pvt, 1);
Doug Thompson2da11652009-04-27 16:09:09 +0200841
Borislav Petkova3b7db02011-01-19 20:35:12 +0100842 amd64_info("using %s syndromes.\n", ((pvt->ecc_sym_sz == 8) ? "x8" : "x4"));
Borislav Petkovad6a32e2010-03-09 12:46:00 +0100843
Borislav Petkov8de1d912009-10-16 13:39:30 +0200844 /* Only if NOT ganged does dclr1 have valid info */
Borislav Petkov68798e12009-11-03 16:18:33 +0100845 if (!dct_ganging_enabled(pvt))
846 amd64_dump_dramcfg_low(pvt->dclr1, 1);
Doug Thompson2da11652009-04-27 16:09:09 +0200847}
848
Doug Thompson94be4bf2009-04-27 16:12:00 +0200849/*
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100850 * see BKDG, F2x[1,0][5C:40], F2[1,0][6C:60]
Doug Thompson94be4bf2009-04-27 16:12:00 +0200851 */
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100852static void prep_chip_selects(struct amd64_pvt *pvt)
Doug Thompson94be4bf2009-04-27 16:12:00 +0200853{
Borislav Petkov1433eb92009-10-21 13:44:36 +0200854 if (boot_cpu_data.x86 == 0xf && pvt->ext_model < K8_REV_F) {
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100855 pvt->csels[0].b_cnt = pvt->csels[1].b_cnt = 8;
856 pvt->csels[0].m_cnt = pvt->csels[1].m_cnt = 8;
Borislav Petkov9d858bb2009-09-21 14:35:51 +0200857 } else {
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100858 pvt->csels[0].b_cnt = pvt->csels[1].b_cnt = 8;
859 pvt->csels[0].m_cnt = pvt->csels[1].m_cnt = 4;
Doug Thompson94be4bf2009-04-27 16:12:00 +0200860 }
861}
862
863/*
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100864 * Function 2 Offset F10_DCSB0; read in the DCS Base and DCS Mask registers
Doug Thompson94be4bf2009-04-27 16:12:00 +0200865 */
Borislav Petkovb2b0c602010-10-08 18:32:29 +0200866static void read_dct_base_mask(struct amd64_pvt *pvt)
Doug Thompson94be4bf2009-04-27 16:12:00 +0200867{
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100868 int cs;
Doug Thompson94be4bf2009-04-27 16:12:00 +0200869
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100870 prep_chip_selects(pvt);
Doug Thompson94be4bf2009-04-27 16:12:00 +0200871
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100872 for_each_chip_select(cs, 0, pvt) {
Borislav Petkov71d2a322011-02-21 19:37:24 +0100873 int reg0 = DCSB0 + (cs * 4);
874 int reg1 = DCSB1 + (cs * 4);
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100875 u32 *base0 = &pvt->csels[0].csbases[cs];
876 u32 *base1 = &pvt->csels[1].csbases[cs];
Borislav Petkovb2b0c602010-10-08 18:32:29 +0200877
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100878 if (!amd64_read_dct_pci_cfg(pvt, reg0, base0))
Doug Thompson94be4bf2009-04-27 16:12:00 +0200879 debugf0(" DCSB0[%d]=0x%08x reg: F2x%x\n",
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100880 cs, *base0, reg0);
Doug Thompson94be4bf2009-04-27 16:12:00 +0200881
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100882 if (boot_cpu_data.x86 == 0xf || dct_ganging_enabled(pvt))
883 continue;
Borislav Petkovb2b0c602010-10-08 18:32:29 +0200884
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100885 if (!amd64_read_dct_pci_cfg(pvt, reg1, base1))
886 debugf0(" DCSB1[%d]=0x%08x reg: F2x%x\n",
887 cs, *base1, reg1);
Doug Thompson94be4bf2009-04-27 16:12:00 +0200888 }
889
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100890 for_each_chip_select_mask(cs, 0, pvt) {
Borislav Petkov71d2a322011-02-21 19:37:24 +0100891 int reg0 = DCSM0 + (cs * 4);
892 int reg1 = DCSM1 + (cs * 4);
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100893 u32 *mask0 = &pvt->csels[0].csmasks[cs];
894 u32 *mask1 = &pvt->csels[1].csmasks[cs];
Borislav Petkovb2b0c602010-10-08 18:32:29 +0200895
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100896 if (!amd64_read_dct_pci_cfg(pvt, reg0, mask0))
Doug Thompson94be4bf2009-04-27 16:12:00 +0200897 debugf0(" DCSM0[%d]=0x%08x reg: F2x%x\n",
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100898 cs, *mask0, reg0);
Doug Thompson94be4bf2009-04-27 16:12:00 +0200899
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100900 if (boot_cpu_data.x86 == 0xf || dct_ganging_enabled(pvt))
901 continue;
Borislav Petkovb2b0c602010-10-08 18:32:29 +0200902
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100903 if (!amd64_read_dct_pci_cfg(pvt, reg1, mask1))
904 debugf0(" DCSM1[%d]=0x%08x reg: F2x%x\n",
905 cs, *mask1, reg1);
Doug Thompson94be4bf2009-04-27 16:12:00 +0200906 }
907}
908
Borislav Petkov24f9a7f2010-10-07 18:29:15 +0200909static enum mem_type amd64_determine_memory_type(struct amd64_pvt *pvt, int cs)
Doug Thompson94be4bf2009-04-27 16:12:00 +0200910{
911 enum mem_type type;
912
Borislav Petkovcb328502010-12-22 14:28:24 +0100913 /* F15h supports only DDR3 */
914 if (boot_cpu_data.x86 >= 0x15)
915 type = (pvt->dclr0 & BIT(16)) ? MEM_DDR3 : MEM_RDDR3;
916 else if (boot_cpu_data.x86 == 0x10 || pvt->ext_model >= K8_REV_F) {
Borislav Petkov6b4c0bd2009-11-12 15:37:57 +0100917 if (pvt->dchr0 & DDR3_MODE)
918 type = (pvt->dclr0 & BIT(16)) ? MEM_DDR3 : MEM_RDDR3;
919 else
920 type = (pvt->dclr0 & BIT(16)) ? MEM_DDR2 : MEM_RDDR2;
Doug Thompson94be4bf2009-04-27 16:12:00 +0200921 } else {
Doug Thompson94be4bf2009-04-27 16:12:00 +0200922 type = (pvt->dclr0 & BIT(18)) ? MEM_DDR : MEM_RDDR;
923 }
924
Borislav Petkov24f9a7f2010-10-07 18:29:15 +0200925 amd64_info("CS%d: %s\n", cs, edac_mem_types[type]);
Doug Thompson94be4bf2009-04-27 16:12:00 +0200926
927 return type;
928}
929
Borislav Petkovcb328502010-12-22 14:28:24 +0100930/* Get the number of DCT channels the memory controller is using. */
Doug Thompsonddff8762009-04-27 16:14:52 +0200931static int k8_early_channel_count(struct amd64_pvt *pvt)
932{
Borislav Petkovcb328502010-12-22 14:28:24 +0100933 int flag;
Doug Thompsonddff8762009-04-27 16:14:52 +0200934
Borislav Petkov9f56da02010-10-01 19:44:53 +0200935 if (pvt->ext_model >= K8_REV_F)
Doug Thompsonddff8762009-04-27 16:14:52 +0200936 /* RevF (NPT) and later */
Borislav Petkov41d8bfa2011-01-18 19:16:08 +0100937 flag = pvt->dclr0 & WIDTH_128;
Borislav Petkov9f56da02010-10-01 19:44:53 +0200938 else
Doug Thompsonddff8762009-04-27 16:14:52 +0200939 /* RevE and earlier */
940 flag = pvt->dclr0 & REVE_WIDTH_128;
Doug Thompsonddff8762009-04-27 16:14:52 +0200941
942 /* not used */
943 pvt->dclr1 = 0;
944
945 return (flag) ? 2 : 1;
946}
947
Borislav Petkov70046622011-01-10 14:37:27 +0100948/* On F10h and later ErrAddr is MC4_ADDR[47:1] */
949static u64 get_error_address(struct mce *m)
Doug Thompsonddff8762009-04-27 16:14:52 +0200950{
Borislav Petkovc1ae6832011-03-30 15:42:10 +0200951 struct cpuinfo_x86 *c = &boot_cpu_data;
952 u64 addr;
Borislav Petkov70046622011-01-10 14:37:27 +0100953 u8 start_bit = 1;
954 u8 end_bit = 47;
955
Borislav Petkovc1ae6832011-03-30 15:42:10 +0200956 if (c->x86 == 0xf) {
Borislav Petkov70046622011-01-10 14:37:27 +0100957 start_bit = 3;
958 end_bit = 39;
959 }
960
Borislav Petkovc1ae6832011-03-30 15:42:10 +0200961 addr = m->addr & GENMASK(start_bit, end_bit);
962
963 /*
964 * Erratum 637 workaround
965 */
966 if (c->x86 == 0x15) {
967 struct amd64_pvt *pvt;
968 u64 cc6_base, tmp_addr;
969 u32 tmp;
970 u8 mce_nid, intlv_en;
971
972 if ((addr & GENMASK(24, 47)) >> 24 != 0x00fdf7)
973 return addr;
974
975 mce_nid = amd_get_nb_id(m->extcpu);
976 pvt = mcis[mce_nid]->pvt_info;
977
978 amd64_read_pci_cfg(pvt->F1, DRAM_LOCAL_NODE_LIM, &tmp);
979 intlv_en = tmp >> 21 & 0x7;
980
981 /* add [47:27] + 3 trailing bits */
982 cc6_base = (tmp & GENMASK(0, 20)) << 3;
983
984 /* reverse and add DramIntlvEn */
985 cc6_base |= intlv_en ^ 0x7;
986
987 /* pin at [47:24] */
988 cc6_base <<= 24;
989
990 if (!intlv_en)
991 return cc6_base | (addr & GENMASK(0, 23));
992
993 amd64_read_pci_cfg(pvt->F1, DRAM_LOCAL_NODE_BASE, &tmp);
994
995 /* faster log2 */
996 tmp_addr = (addr & GENMASK(12, 23)) << __fls(intlv_en + 1);
997
998 /* OR DramIntlvSel into bits [14:12] */
999 tmp_addr |= (tmp & GENMASK(21, 23)) >> 9;
1000
1001 /* add remaining [11:0] bits from original MC4_ADDR */
1002 tmp_addr |= addr & GENMASK(0, 11);
1003
1004 return cc6_base | tmp_addr;
1005 }
1006
1007 return addr;
Doug Thompsonddff8762009-04-27 16:14:52 +02001008}
1009
Borislav Petkov7f19bf72010-10-21 18:52:53 +02001010static void read_dram_base_limit_regs(struct amd64_pvt *pvt, unsigned range)
Doug Thompsonddff8762009-04-27 16:14:52 +02001011{
Borislav Petkovf08e4572011-03-21 20:45:06 +01001012 struct cpuinfo_x86 *c = &boot_cpu_data;
Borislav Petkov71d2a322011-02-21 19:37:24 +01001013 int off = range << 3;
Doug Thompsonddff8762009-04-27 16:14:52 +02001014
Borislav Petkov7f19bf72010-10-21 18:52:53 +02001015 amd64_read_pci_cfg(pvt->F1, DRAM_BASE_LO + off, &pvt->ranges[range].base.lo);
1016 amd64_read_pci_cfg(pvt->F1, DRAM_LIMIT_LO + off, &pvt->ranges[range].lim.lo);
Doug Thompsonddff8762009-04-27 16:14:52 +02001017
Borislav Petkovf08e4572011-03-21 20:45:06 +01001018 if (c->x86 == 0xf)
Borislav Petkov7f19bf72010-10-21 18:52:53 +02001019 return;
Doug Thompsonddff8762009-04-27 16:14:52 +02001020
Borislav Petkov7f19bf72010-10-21 18:52:53 +02001021 if (!dram_rw(pvt, range))
1022 return;
Doug Thompsonddff8762009-04-27 16:14:52 +02001023
Borislav Petkov7f19bf72010-10-21 18:52:53 +02001024 amd64_read_pci_cfg(pvt->F1, DRAM_BASE_HI + off, &pvt->ranges[range].base.hi);
1025 amd64_read_pci_cfg(pvt->F1, DRAM_LIMIT_HI + off, &pvt->ranges[range].lim.hi);
Borislav Petkovf08e4572011-03-21 20:45:06 +01001026
1027 /* Factor in CC6 save area by reading dst node's limit reg */
1028 if (c->x86 == 0x15) {
1029 struct pci_dev *f1 = NULL;
1030 u8 nid = dram_dst_node(pvt, range);
1031 u32 llim;
1032
1033 f1 = pci_get_domain_bus_and_slot(0, 0, PCI_DEVFN(0x18 + nid, 1));
1034 if (WARN_ON(!f1))
1035 return;
1036
1037 amd64_read_pci_cfg(f1, DRAM_LOCAL_NODE_LIM, &llim);
1038
1039 pvt->ranges[range].lim.lo &= GENMASK(0, 15);
1040
1041 /* {[39:27],111b} */
1042 pvt->ranges[range].lim.lo |= ((llim & 0x1fff) << 3 | 0x7) << 16;
1043
1044 pvt->ranges[range].lim.hi &= GENMASK(0, 7);
1045
1046 /* [47:40] */
1047 pvt->ranges[range].lim.hi |= llim >> 13;
1048
1049 pci_dev_put(f1);
1050 }
Doug Thompsonddff8762009-04-27 16:14:52 +02001051}
1052
Borislav Petkovf192c7b2011-01-10 14:24:32 +01001053static void k8_map_sysaddr_to_csrow(struct mem_ctl_info *mci, u64 sys_addr,
1054 u16 syndrome)
Doug Thompsonddff8762009-04-27 16:14:52 +02001055{
1056 struct mem_ctl_info *src_mci;
Borislav Petkovf192c7b2011-01-10 14:24:32 +01001057 struct amd64_pvt *pvt = mci->pvt_info;
Doug Thompsonddff8762009-04-27 16:14:52 +02001058 int channel, csrow;
1059 u32 page, offset;
Doug Thompsonddff8762009-04-27 16:14:52 +02001060
1061 /* CHIPKILL enabled */
Borislav Petkovf192c7b2011-01-10 14:24:32 +01001062 if (pvt->nbcfg & NBCFG_CHIPKILL) {
Borislav Petkovbfc04ae2009-11-12 19:05:07 +01001063 channel = get_channel_from_ecc_syndrome(mci, syndrome);
Doug Thompsonddff8762009-04-27 16:14:52 +02001064 if (channel < 0) {
1065 /*
1066 * Syndrome didn't map, so we don't know which of the
1067 * 2 DIMMs is in error. So we need to ID 'both' of them
1068 * as suspect.
1069 */
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02001070 amd64_mc_warn(mci, "unknown syndrome 0x%04x - possible "
1071 "error reporting race\n", syndrome);
Doug Thompsonddff8762009-04-27 16:14:52 +02001072 edac_mc_handle_ce_no_info(mci, EDAC_MOD_STR);
1073 return;
1074 }
1075 } else {
1076 /*
1077 * non-chipkill ecc mode
1078 *
1079 * The k8 documentation is unclear about how to determine the
1080 * channel number when using non-chipkill memory. This method
1081 * was obtained from email communication with someone at AMD.
1082 * (Wish the email was placed in this comment - norsk)
1083 */
Borislav Petkov44e9e2e2009-10-26 15:00:19 +01001084 channel = ((sys_addr & BIT(3)) != 0);
Doug Thompsonddff8762009-04-27 16:14:52 +02001085 }
1086
1087 /*
1088 * Find out which node the error address belongs to. This may be
1089 * different from the node that detected the error.
1090 */
Borislav Petkov44e9e2e2009-10-26 15:00:19 +01001091 src_mci = find_mc_by_sys_addr(mci, sys_addr);
Keith Mannthey2cff18c2009-09-18 14:35:23 +02001092 if (!src_mci) {
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02001093 amd64_mc_err(mci, "failed to map error addr 0x%lx to a node\n",
Borislav Petkov44e9e2e2009-10-26 15:00:19 +01001094 (unsigned long)sys_addr);
Doug Thompsonddff8762009-04-27 16:14:52 +02001095 edac_mc_handle_ce_no_info(mci, EDAC_MOD_STR);
1096 return;
1097 }
1098
Borislav Petkov44e9e2e2009-10-26 15:00:19 +01001099 /* Now map the sys_addr to a CSROW */
1100 csrow = sys_addr_to_csrow(src_mci, sys_addr);
Doug Thompsonddff8762009-04-27 16:14:52 +02001101 if (csrow < 0) {
1102 edac_mc_handle_ce_no_info(src_mci, EDAC_MOD_STR);
1103 } else {
Borislav Petkov44e9e2e2009-10-26 15:00:19 +01001104 error_address_to_page_and_offset(sys_addr, &page, &offset);
Doug Thompsonddff8762009-04-27 16:14:52 +02001105
1106 edac_mc_handle_ce(src_mci, page, offset, syndrome, csrow,
1107 channel, EDAC_MOD_STR);
1108 }
1109}
1110
Borislav Petkov41d8bfa2011-01-18 19:16:08 +01001111static int ddr2_cs_size(unsigned i, bool dct_width)
Doug Thompsonddff8762009-04-27 16:14:52 +02001112{
Borislav Petkov41d8bfa2011-01-18 19:16:08 +01001113 unsigned shift = 0;
Doug Thompsonddff8762009-04-27 16:14:52 +02001114
Borislav Petkov41d8bfa2011-01-18 19:16:08 +01001115 if (i <= 2)
1116 shift = i;
1117 else if (!(i & 0x1))
1118 shift = i >> 1;
Borislav Petkov1433eb92009-10-21 13:44:36 +02001119 else
Borislav Petkov41d8bfa2011-01-18 19:16:08 +01001120 shift = (i + 1) >> 1;
Doug Thompsonddff8762009-04-27 16:14:52 +02001121
Borislav Petkov41d8bfa2011-01-18 19:16:08 +01001122 return 128 << (shift + !!dct_width);
1123}
1124
1125static int k8_dbam_to_chip_select(struct amd64_pvt *pvt, u8 dct,
1126 unsigned cs_mode)
1127{
1128 u32 dclr = dct ? pvt->dclr1 : pvt->dclr0;
1129
1130 if (pvt->ext_model >= K8_REV_F) {
1131 WARN_ON(cs_mode > 11);
1132 return ddr2_cs_size(cs_mode, dclr & WIDTH_128);
1133 }
1134 else if (pvt->ext_model >= K8_REV_D) {
1135 WARN_ON(cs_mode > 10);
1136
1137 if (cs_mode == 3 || cs_mode == 8)
1138 return 32 << (cs_mode - 1);
1139 else
1140 return 32 << cs_mode;
1141 }
1142 else {
1143 WARN_ON(cs_mode > 6);
1144 return 32 << cs_mode;
1145 }
Doug Thompsonddff8762009-04-27 16:14:52 +02001146}
1147
Doug Thompson1afd3c92009-04-27 16:16:50 +02001148/*
1149 * Get the number of DCT channels in use.
1150 *
1151 * Return:
1152 * number of Memory Channels in operation
1153 * Pass back:
1154 * contents of the DCL0_LOW register
1155 */
Borislav Petkov7d20d142011-01-07 17:58:04 +01001156static int f1x_early_channel_count(struct amd64_pvt *pvt)
Doug Thompson1afd3c92009-04-27 16:16:50 +02001157{
Borislav Petkov6ba5dcd2009-10-13 19:26:55 +02001158 int i, j, channels = 0;
Doug Thompsonddff8762009-04-27 16:14:52 +02001159
Borislav Petkov7d20d142011-01-07 17:58:04 +01001160 /* On F10h, if we are in 128 bit mode, then we are using 2 channels */
Borislav Petkov41d8bfa2011-01-18 19:16:08 +01001161 if (boot_cpu_data.x86 == 0x10 && (pvt->dclr0 & WIDTH_128))
Borislav Petkov7d20d142011-01-07 17:58:04 +01001162 return 2;
Doug Thompson1afd3c92009-04-27 16:16:50 +02001163
1164 /*
Borislav Petkovd16149e2009-10-16 19:55:49 +02001165 * Need to check if in unganged mode: In such, there are 2 channels,
1166 * but they are not in 128 bit mode and thus the above 'dclr0' status
1167 * bit will be OFF.
Doug Thompson1afd3c92009-04-27 16:16:50 +02001168 *
1169 * Need to check DCT0[0] and DCT1[0] to see if only one of them has
1170 * their CSEnable bit on. If so, then SINGLE DIMM case.
1171 */
Borislav Petkovd16149e2009-10-16 19:55:49 +02001172 debugf0("Data width is not 128 bits - need more decoding\n");
Doug Thompson1afd3c92009-04-27 16:16:50 +02001173
1174 /*
1175 * Check DRAM Bank Address Mapping values for each DIMM to see if there
1176 * is more than just one DIMM present in unganged mode. Need to check
1177 * both controllers since DIMMs can be placed in either one.
1178 */
Borislav Petkov525a1b22010-12-21 15:53:27 +01001179 for (i = 0; i < 2; i++) {
1180 u32 dbam = (i ? pvt->dbam1 : pvt->dbam0);
Doug Thompson1afd3c92009-04-27 16:16:50 +02001181
Wan Wei57a30852009-08-07 17:04:49 +02001182 for (j = 0; j < 4; j++) {
1183 if (DBAM_DIMM(j, dbam) > 0) {
1184 channels++;
1185 break;
1186 }
1187 }
Doug Thompson1afd3c92009-04-27 16:16:50 +02001188 }
1189
Borislav Petkovd16149e2009-10-16 19:55:49 +02001190 if (channels > 2)
1191 channels = 2;
1192
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02001193 amd64_info("MCT channel count: %d\n", channels);
Doug Thompson1afd3c92009-04-27 16:16:50 +02001194
1195 return channels;
Doug Thompson1afd3c92009-04-27 16:16:50 +02001196}
1197
Borislav Petkov41d8bfa2011-01-18 19:16:08 +01001198static int ddr3_cs_size(unsigned i, bool dct_width)
Doug Thompson1afd3c92009-04-27 16:16:50 +02001199{
Borislav Petkov41d8bfa2011-01-18 19:16:08 +01001200 unsigned shift = 0;
1201 int cs_size = 0;
1202
1203 if (i == 0 || i == 3 || i == 4)
1204 cs_size = -1;
1205 else if (i <= 2)
1206 shift = i;
1207 else if (i == 12)
1208 shift = 7;
1209 else if (!(i & 0x1))
1210 shift = i >> 1;
1211 else
1212 shift = (i + 1) >> 1;
1213
1214 if (cs_size != -1)
1215 cs_size = (128 * (1 << !!dct_width)) << shift;
1216
1217 return cs_size;
1218}
1219
1220static int f10_dbam_to_chip_select(struct amd64_pvt *pvt, u8 dct,
1221 unsigned cs_mode)
1222{
1223 u32 dclr = dct ? pvt->dclr1 : pvt->dclr0;
1224
1225 WARN_ON(cs_mode > 11);
Borislav Petkov1433eb92009-10-21 13:44:36 +02001226
1227 if (pvt->dchr0 & DDR3_MODE || pvt->dchr1 & DDR3_MODE)
Borislav Petkov41d8bfa2011-01-18 19:16:08 +01001228 return ddr3_cs_size(cs_mode, dclr & WIDTH_128);
Borislav Petkov1433eb92009-10-21 13:44:36 +02001229 else
Borislav Petkov41d8bfa2011-01-18 19:16:08 +01001230 return ddr2_cs_size(cs_mode, dclr & WIDTH_128);
1231}
Borislav Petkov1433eb92009-10-21 13:44:36 +02001232
Borislav Petkov41d8bfa2011-01-18 19:16:08 +01001233/*
1234 * F15h supports only 64bit DCT interfaces
1235 */
1236static int f15_dbam_to_chip_select(struct amd64_pvt *pvt, u8 dct,
1237 unsigned cs_mode)
1238{
1239 WARN_ON(cs_mode > 12);
1240
1241 return ddr3_cs_size(cs_mode, false);
Doug Thompson1afd3c92009-04-27 16:16:50 +02001242}
1243
Borislav Petkov5a5d2372011-01-17 17:52:57 +01001244static void read_dram_ctl_register(struct amd64_pvt *pvt)
Doug Thompson6163b5d2009-04-27 16:20:17 +02001245{
Doug Thompson6163b5d2009-04-27 16:20:17 +02001246
Borislav Petkov5a5d2372011-01-17 17:52:57 +01001247 if (boot_cpu_data.x86 == 0xf)
1248 return;
1249
Borislav Petkov78da1212010-12-22 19:31:45 +01001250 if (!amd64_read_dct_pci_cfg(pvt, DCT_SEL_LO, &pvt->dct_sel_lo)) {
1251 debugf0("F2x110 (DCTSelLow): 0x%08x, High range addrs at: 0x%x\n",
1252 pvt->dct_sel_lo, dct_sel_baseaddr(pvt));
Doug Thompson6163b5d2009-04-27 16:20:17 +02001253
Borislav Petkov5a5d2372011-01-17 17:52:57 +01001254 debugf0(" DCTs operate in %s mode.\n",
1255 (dct_ganging_enabled(pvt) ? "ganged" : "unganged"));
Doug Thompson6163b5d2009-04-27 16:20:17 +02001256
Borislav Petkov72381bd2009-10-09 19:14:43 +02001257 if (!dct_ganging_enabled(pvt))
1258 debugf0(" Address range split per DCT: %s\n",
1259 (dct_high_range_enabled(pvt) ? "yes" : "no"));
1260
Borislav Petkov78da1212010-12-22 19:31:45 +01001261 debugf0(" data interleave for ECC: %s, "
Borislav Petkov72381bd2009-10-09 19:14:43 +02001262 "DRAM cleared since last warm reset: %s\n",
1263 (dct_data_intlv_enabled(pvt) ? "enabled" : "disabled"),
1264 (dct_memory_cleared(pvt) ? "yes" : "no"));
1265
Borislav Petkov78da1212010-12-22 19:31:45 +01001266 debugf0(" channel interleave: %s, "
1267 "interleave bits selector: 0x%x\n",
Borislav Petkov72381bd2009-10-09 19:14:43 +02001268 (dct_interleave_enabled(pvt) ? "enabled" : "disabled"),
Doug Thompson6163b5d2009-04-27 16:20:17 +02001269 dct_sel_interleave_addr(pvt));
1270 }
1271
Borislav Petkov78da1212010-12-22 19:31:45 +01001272 amd64_read_dct_pci_cfg(pvt, DCT_SEL_HI, &pvt->dct_sel_hi);
Doug Thompson6163b5d2009-04-27 16:20:17 +02001273}
1274
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001275/*
Borislav Petkov229a7a12010-12-09 18:57:54 +01001276 * Determine channel (DCT) based on the interleaving mode: F10h BKDG, 2.8.9 Memory
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001277 * Interleaving Modes.
1278 */
Borislav Petkovb15f0fc2011-01-17 15:59:58 +01001279static u8 f1x_determine_channel(struct amd64_pvt *pvt, u64 sys_addr,
Borislav Petkov229a7a12010-12-09 18:57:54 +01001280 bool hi_range_sel, u8 intlv_en)
Doug Thompson6163b5d2009-04-27 16:20:17 +02001281{
Borislav Petkov151fa712011-02-21 19:33:10 +01001282 u8 dct_sel_high = (pvt->dct_sel_lo >> 1) & 1;
Doug Thompson6163b5d2009-04-27 16:20:17 +02001283
1284 if (dct_ganging_enabled(pvt))
Borislav Petkov229a7a12010-12-09 18:57:54 +01001285 return 0;
Doug Thompson6163b5d2009-04-27 16:20:17 +02001286
Borislav Petkov229a7a12010-12-09 18:57:54 +01001287 if (hi_range_sel)
1288 return dct_sel_high;
Doug Thompson6163b5d2009-04-27 16:20:17 +02001289
Borislav Petkov229a7a12010-12-09 18:57:54 +01001290 /*
1291 * see F2x110[DctSelIntLvAddr] - channel interleave mode
1292 */
1293 if (dct_interleave_enabled(pvt)) {
1294 u8 intlv_addr = dct_sel_interleave_addr(pvt);
Doug Thompson6163b5d2009-04-27 16:20:17 +02001295
Borislav Petkov229a7a12010-12-09 18:57:54 +01001296 /* return DCT select function: 0=DCT0, 1=DCT1 */
1297 if (!intlv_addr)
1298 return sys_addr >> 6 & 1;
1299
1300 if (intlv_addr & 0x2) {
1301 u8 shift = intlv_addr & 0x1 ? 9 : 6;
1302 u32 temp = hweight_long((u32) ((sys_addr >> 16) & 0x1F)) % 2;
1303
1304 return ((sys_addr >> shift) & 1) ^ temp;
1305 }
1306
1307 return (sys_addr >> (12 + hweight8(intlv_en))) & 1;
1308 }
1309
1310 if (dct_high_range_enabled(pvt))
1311 return ~dct_sel_high & 1;
Doug Thompson6163b5d2009-04-27 16:20:17 +02001312
1313 return 0;
1314}
1315
Borislav Petkovc8e518d2010-12-10 19:49:19 +01001316/* Convert the sys_addr to the normalized DCT address */
Borislav Petkove7613592011-02-21 19:49:01 +01001317static u64 f1x_get_norm_dct_addr(struct amd64_pvt *pvt, unsigned range,
Borislav Petkovc8e518d2010-12-10 19:49:19 +01001318 u64 sys_addr, bool hi_rng,
1319 u32 dct_sel_base_addr)
Doug Thompson6163b5d2009-04-27 16:20:17 +02001320{
1321 u64 chan_off;
Borislav Petkovc8e518d2010-12-10 19:49:19 +01001322 u64 dram_base = get_dram_base(pvt, range);
1323 u64 hole_off = f10_dhar_offset(pvt);
Borislav Petkovc8e518d2010-12-10 19:49:19 +01001324 u64 dct_sel_base_off = (pvt->dct_sel_hi & 0xFFFFFC00) << 16;
Doug Thompson6163b5d2009-04-27 16:20:17 +02001325
Borislav Petkovc8e518d2010-12-10 19:49:19 +01001326 if (hi_rng) {
1327 /*
1328 * if
1329 * base address of high range is below 4Gb
1330 * (bits [47:27] at [31:11])
1331 * DRAM address space on this DCT is hoisted above 4Gb &&
1332 * sys_addr > 4Gb
1333 *
1334 * remove hole offset from sys_addr
1335 * else
1336 * remove high range offset from sys_addr
1337 */
1338 if ((!(dct_sel_base_addr >> 16) ||
1339 dct_sel_base_addr < dhar_base(pvt)) &&
Borislav Petkov972ea172011-02-21 19:43:02 +01001340 dhar_valid(pvt) &&
Borislav Petkovc8e518d2010-12-10 19:49:19 +01001341 (sys_addr >= BIT_64(32)))
Borislav Petkovbc21fa52010-11-11 17:29:13 +01001342 chan_off = hole_off;
Doug Thompson6163b5d2009-04-27 16:20:17 +02001343 else
1344 chan_off = dct_sel_base_off;
1345 } else {
Borislav Petkovc8e518d2010-12-10 19:49:19 +01001346 /*
1347 * if
1348 * we have a valid hole &&
1349 * sys_addr > 4Gb
1350 *
1351 * remove hole
1352 * else
1353 * remove dram base to normalize to DCT address
1354 */
Borislav Petkov972ea172011-02-21 19:43:02 +01001355 if (dhar_valid(pvt) && (sys_addr >= BIT_64(32)))
Borislav Petkovbc21fa52010-11-11 17:29:13 +01001356 chan_off = hole_off;
Doug Thompson6163b5d2009-04-27 16:20:17 +02001357 else
Borislav Petkovc8e518d2010-12-10 19:49:19 +01001358 chan_off = dram_base;
Doug Thompson6163b5d2009-04-27 16:20:17 +02001359 }
1360
Borislav Petkovc8e518d2010-12-10 19:49:19 +01001361 return (sys_addr & GENMASK(6,47)) - (chan_off & GENMASK(23,47));
Doug Thompson6163b5d2009-04-27 16:20:17 +02001362}
1363
Doug Thompson6163b5d2009-04-27 16:20:17 +02001364/*
1365 * checks if the csrow passed in is marked as SPARED, if so returns the new
1366 * spare row
1367 */
Borislav Petkov11c75ea2010-11-29 19:49:02 +01001368static int f10_process_possible_spare(struct amd64_pvt *pvt, u8 dct, int csrow)
Doug Thompson6163b5d2009-04-27 16:20:17 +02001369{
Borislav Petkov614ec9d2011-01-13 18:02:22 +01001370 int tmp_cs;
Doug Thompson6163b5d2009-04-27 16:20:17 +02001371
Borislav Petkov614ec9d2011-01-13 18:02:22 +01001372 if (online_spare_swap_done(pvt, dct) &&
1373 csrow == online_spare_bad_dramcs(pvt, dct)) {
1374
1375 for_each_chip_select(tmp_cs, dct, pvt) {
1376 if (chip_select_base(tmp_cs, dct, pvt) & 0x2) {
1377 csrow = tmp_cs;
1378 break;
1379 }
1380 }
Doug Thompson6163b5d2009-04-27 16:20:17 +02001381 }
1382 return csrow;
1383}
1384
1385/*
1386 * Iterate over the DRAM DCT "base" and "mask" registers looking for a
1387 * SystemAddr match on the specified 'ChannelSelect' and 'NodeID'
1388 *
1389 * Return:
1390 * -EINVAL: NOT FOUND
1391 * 0..csrow = Chip-Select Row
1392 */
Borislav Petkovb15f0fc2011-01-17 15:59:58 +01001393static int f1x_lookup_addr_in_dct(u64 in_addr, u32 nid, u8 dct)
Doug Thompson6163b5d2009-04-27 16:20:17 +02001394{
1395 struct mem_ctl_info *mci;
1396 struct amd64_pvt *pvt;
Borislav Petkov11c75ea2010-11-29 19:49:02 +01001397 u64 cs_base, cs_mask;
Doug Thompson6163b5d2009-04-27 16:20:17 +02001398 int cs_found = -EINVAL;
1399 int csrow;
1400
Borislav Petkovcc4d8862010-10-13 16:11:59 +02001401 mci = mcis[nid];
Doug Thompson6163b5d2009-04-27 16:20:17 +02001402 if (!mci)
1403 return cs_found;
1404
1405 pvt = mci->pvt_info;
1406
Borislav Petkov11c75ea2010-11-29 19:49:02 +01001407 debugf1("input addr: 0x%llx, DCT: %d\n", in_addr, dct);
Doug Thompson6163b5d2009-04-27 16:20:17 +02001408
Borislav Petkov11c75ea2010-11-29 19:49:02 +01001409 for_each_chip_select(csrow, dct, pvt) {
1410 if (!csrow_enabled(csrow, dct, pvt))
Doug Thompson6163b5d2009-04-27 16:20:17 +02001411 continue;
1412
Borislav Petkov11c75ea2010-11-29 19:49:02 +01001413 get_cs_base_and_mask(pvt, csrow, dct, &cs_base, &cs_mask);
Doug Thompson6163b5d2009-04-27 16:20:17 +02001414
Borislav Petkov11c75ea2010-11-29 19:49:02 +01001415 debugf1(" CSROW=%d CSBase=0x%llx CSMask=0x%llx\n",
1416 csrow, cs_base, cs_mask);
Doug Thompson6163b5d2009-04-27 16:20:17 +02001417
Borislav Petkov11c75ea2010-11-29 19:49:02 +01001418 cs_mask = ~cs_mask;
Doug Thompson6163b5d2009-04-27 16:20:17 +02001419
Borislav Petkov11c75ea2010-11-29 19:49:02 +01001420 debugf1(" (InputAddr & ~CSMask)=0x%llx "
1421 "(CSBase & ~CSMask)=0x%llx\n",
1422 (in_addr & cs_mask), (cs_base & cs_mask));
Doug Thompson6163b5d2009-04-27 16:20:17 +02001423
Borislav Petkov11c75ea2010-11-29 19:49:02 +01001424 if ((in_addr & cs_mask) == (cs_base & cs_mask)) {
1425 cs_found = f10_process_possible_spare(pvt, dct, csrow);
Doug Thompson6163b5d2009-04-27 16:20:17 +02001426
1427 debugf1(" MATCH csrow=%d\n", cs_found);
1428 break;
1429 }
1430 }
1431 return cs_found;
1432}
1433
Borislav Petkov95b0ef52011-01-11 22:08:07 +01001434/*
1435 * See F2x10C. Non-interleaved graphics framebuffer memory under the 16G is
1436 * swapped with a region located at the bottom of memory so that the GPU can use
1437 * the interleaved region and thus two channels.
1438 */
Borislav Petkovb15f0fc2011-01-17 15:59:58 +01001439static u64 f1x_swap_interleaved_region(struct amd64_pvt *pvt, u64 sys_addr)
Borislav Petkov95b0ef52011-01-11 22:08:07 +01001440{
1441 u32 swap_reg, swap_base, swap_limit, rgn_size, tmp_addr;
1442
1443 if (boot_cpu_data.x86 == 0x10) {
1444 /* only revC3 and revE have that feature */
1445 if (boot_cpu_data.x86_model < 4 ||
1446 (boot_cpu_data.x86_model < 0xa &&
1447 boot_cpu_data.x86_mask < 3))
1448 return sys_addr;
1449 }
1450
1451 amd64_read_dct_pci_cfg(pvt, SWAP_INTLV_REG, &swap_reg);
1452
1453 if (!(swap_reg & 0x1))
1454 return sys_addr;
1455
1456 swap_base = (swap_reg >> 3) & 0x7f;
1457 swap_limit = (swap_reg >> 11) & 0x7f;
1458 rgn_size = (swap_reg >> 20) & 0x7f;
1459 tmp_addr = sys_addr >> 27;
1460
1461 if (!(sys_addr >> 34) &&
1462 (((tmp_addr >= swap_base) &&
1463 (tmp_addr <= swap_limit)) ||
1464 (tmp_addr < rgn_size)))
1465 return sys_addr ^ (u64)swap_base << 27;
1466
1467 return sys_addr;
1468}
1469
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001470/* For a given @dram_range, check if @sys_addr falls within it. */
Borislav Petkove7613592011-02-21 19:49:01 +01001471static int f1x_match_to_this_node(struct amd64_pvt *pvt, unsigned range,
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001472 u64 sys_addr, int *nid, int *chan_sel)
1473{
Borislav Petkov229a7a12010-12-09 18:57:54 +01001474 int cs_found = -EINVAL;
Borislav Petkovc8e518d2010-12-10 19:49:19 +01001475 u64 chan_addr;
Borislav Petkov5d4b58e2011-01-13 16:01:13 +01001476 u32 dct_sel_base;
Borislav Petkov11c75ea2010-11-29 19:49:02 +01001477 u8 channel;
Borislav Petkov229a7a12010-12-09 18:57:54 +01001478 bool high_range = false;
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001479
Borislav Petkov7f19bf72010-10-21 18:52:53 +02001480 u8 node_id = dram_dst_node(pvt, range);
Borislav Petkov229a7a12010-12-09 18:57:54 +01001481 u8 intlv_en = dram_intlv_en(pvt, range);
Borislav Petkov7f19bf72010-10-21 18:52:53 +02001482 u32 intlv_sel = dram_intlv_sel(pvt, range);
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001483
Borislav Petkovc8e518d2010-12-10 19:49:19 +01001484 debugf1("(range %d) SystemAddr= 0x%llx Limit=0x%llx\n",
1485 range, sys_addr, get_dram_limit(pvt, range));
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001486
Borislav Petkov355fba62011-01-17 13:03:26 +01001487 if (dhar_valid(pvt) &&
1488 dhar_base(pvt) <= sys_addr &&
1489 sys_addr < BIT_64(32)) {
1490 amd64_warn("Huh? Address is in the MMIO hole: 0x%016llx\n",
1491 sys_addr);
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001492 return -EINVAL;
Borislav Petkov355fba62011-01-17 13:03:26 +01001493 }
1494
Borislav Petkovf030ddf2011-04-08 15:05:21 +02001495 if (intlv_en && (intlv_sel != ((sys_addr >> 12) & intlv_en)))
Borislav Petkov355fba62011-01-17 13:03:26 +01001496 return -EINVAL;
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001497
Borislav Petkovb15f0fc2011-01-17 15:59:58 +01001498 sys_addr = f1x_swap_interleaved_region(pvt, sys_addr);
Borislav Petkov95b0ef52011-01-11 22:08:07 +01001499
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001500 dct_sel_base = dct_sel_baseaddr(pvt);
1501
1502 /*
1503 * check whether addresses >= DctSelBaseAddr[47:27] are to be used to
1504 * select between DCT0 and DCT1.
1505 */
1506 if (dct_high_range_enabled(pvt) &&
1507 !dct_ganging_enabled(pvt) &&
1508 ((sys_addr >> 27) >= (dct_sel_base >> 11)))
Borislav Petkov229a7a12010-12-09 18:57:54 +01001509 high_range = true;
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001510
Borislav Petkovb15f0fc2011-01-17 15:59:58 +01001511 channel = f1x_determine_channel(pvt, sys_addr, high_range, intlv_en);
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001512
Borislav Petkovb15f0fc2011-01-17 15:59:58 +01001513 chan_addr = f1x_get_norm_dct_addr(pvt, range, sys_addr,
Borislav Petkovc8e518d2010-12-10 19:49:19 +01001514 high_range, dct_sel_base);
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001515
Borislav Petkove2f79db2011-01-13 14:57:34 +01001516 /* Remove node interleaving, see F1x120 */
1517 if (intlv_en)
1518 chan_addr = ((chan_addr >> (12 + hweight8(intlv_en))) << 12) |
1519 (chan_addr & 0xfff);
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001520
Borislav Petkov5d4b58e2011-01-13 16:01:13 +01001521 /* remove channel interleave */
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001522 if (dct_interleave_enabled(pvt) &&
1523 !dct_high_range_enabled(pvt) &&
1524 !dct_ganging_enabled(pvt)) {
Borislav Petkov5d4b58e2011-01-13 16:01:13 +01001525
1526 if (dct_sel_interleave_addr(pvt) != 1) {
1527 if (dct_sel_interleave_addr(pvt) == 0x3)
1528 /* hash 9 */
1529 chan_addr = ((chan_addr >> 10) << 9) |
1530 (chan_addr & 0x1ff);
1531 else
1532 /* A[6] or hash 6 */
1533 chan_addr = ((chan_addr >> 7) << 6) |
1534 (chan_addr & 0x3f);
1535 } else
1536 /* A[12] */
1537 chan_addr = ((chan_addr >> 13) << 12) |
1538 (chan_addr & 0xfff);
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001539 }
1540
Borislav Petkov5d4b58e2011-01-13 16:01:13 +01001541 debugf1(" Normalized DCT addr: 0x%llx\n", chan_addr);
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001542
Borislav Petkovb15f0fc2011-01-17 15:59:58 +01001543 cs_found = f1x_lookup_addr_in_dct(chan_addr, node_id, channel);
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001544
1545 if (cs_found >= 0) {
1546 *nid = node_id;
1547 *chan_sel = channel;
1548 }
1549 return cs_found;
1550}
1551
Borislav Petkovb15f0fc2011-01-17 15:59:58 +01001552static int f1x_translate_sysaddr_to_cs(struct amd64_pvt *pvt, u64 sys_addr,
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001553 int *node, int *chan_sel)
1554{
Borislav Petkove7613592011-02-21 19:49:01 +01001555 int cs_found = -EINVAL;
1556 unsigned range;
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001557
Borislav Petkov7f19bf72010-10-21 18:52:53 +02001558 for (range = 0; range < DRAM_RANGES; range++) {
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001559
Borislav Petkov7f19bf72010-10-21 18:52:53 +02001560 if (!dram_rw(pvt, range))
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001561 continue;
1562
Borislav Petkov7f19bf72010-10-21 18:52:53 +02001563 if ((get_dram_base(pvt, range) <= sys_addr) &&
1564 (get_dram_limit(pvt, range) >= sys_addr)) {
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001565
Borislav Petkovb15f0fc2011-01-17 15:59:58 +01001566 cs_found = f1x_match_to_this_node(pvt, range,
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001567 sys_addr, node,
1568 chan_sel);
1569 if (cs_found >= 0)
1570 break;
1571 }
1572 }
1573 return cs_found;
1574}
1575
1576/*
Borislav Petkovbdc30a02009-11-13 15:10:43 +01001577 * For reference see "2.8.5 Routing DRAM Requests" in F10 BKDG. This code maps
1578 * a @sys_addr to NodeID, DCT (channel) and chip select (CSROW).
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001579 *
Borislav Petkovbdc30a02009-11-13 15:10:43 +01001580 * The @sys_addr is usually an error address received from the hardware
1581 * (MCX_ADDR).
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001582 */
Borislav Petkovb15f0fc2011-01-17 15:59:58 +01001583static void f1x_map_sysaddr_to_csrow(struct mem_ctl_info *mci, u64 sys_addr,
Borislav Petkovf192c7b2011-01-10 14:24:32 +01001584 u16 syndrome)
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001585{
1586 struct amd64_pvt *pvt = mci->pvt_info;
1587 u32 page, offset;
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001588 int nid, csrow, chan = 0;
1589
Borislav Petkovb15f0fc2011-01-17 15:59:58 +01001590 csrow = f1x_translate_sysaddr_to_cs(pvt, sys_addr, &nid, &chan);
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001591
Borislav Petkovbdc30a02009-11-13 15:10:43 +01001592 if (csrow < 0) {
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001593 edac_mc_handle_ce_no_info(mci, EDAC_MOD_STR);
Borislav Petkovbdc30a02009-11-13 15:10:43 +01001594 return;
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001595 }
Borislav Petkovbdc30a02009-11-13 15:10:43 +01001596
1597 error_address_to_page_and_offset(sys_addr, &page, &offset);
1598
Borislav Petkovbdc30a02009-11-13 15:10:43 +01001599 /*
1600 * We need the syndromes for channel detection only when we're
1601 * ganged. Otherwise @chan should already contain the channel at
1602 * this point.
1603 */
Borislav Petkova97fa682010-12-23 14:07:18 +01001604 if (dct_ganging_enabled(pvt))
Borislav Petkovbdc30a02009-11-13 15:10:43 +01001605 chan = get_channel_from_ecc_syndrome(mci, syndrome);
1606
1607 if (chan >= 0)
1608 edac_mc_handle_ce(mci, page, offset, syndrome, csrow, chan,
1609 EDAC_MOD_STR);
1610 else
1611 /*
1612 * Channel unknown, report all channels on this CSROW as failed.
1613 */
1614 for (chan = 0; chan < mci->csrows[csrow].nr_channels; chan++)
1615 edac_mc_handle_ce(mci, page, offset, syndrome,
1616 csrow, chan, EDAC_MOD_STR);
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001617}
1618
1619/*
Borislav Petkov8566c4d2009-10-16 13:48:28 +02001620 * debug routine to display the memory sizes of all logical DIMMs and its
Borislav Petkovcb328502010-12-22 14:28:24 +01001621 * CSROWs
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001622 */
Borislav Petkov8c671752011-02-23 17:25:12 +01001623static void amd64_debug_display_dimm_sizes(struct amd64_pvt *pvt, u8 ctrl)
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001624{
Borislav Petkov603adaf2009-12-21 14:52:53 +01001625 int dimm, size0, size1, factor = 0;
Borislav Petkov525a1b22010-12-21 15:53:27 +01001626 u32 *dcsb = ctrl ? pvt->csels[1].csbases : pvt->csels[0].csbases;
1627 u32 dbam = ctrl ? pvt->dbam1 : pvt->dbam0;
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001628
Borislav Petkov8566c4d2009-10-16 13:48:28 +02001629 if (boot_cpu_data.x86 == 0xf) {
Borislav Petkov41d8bfa2011-01-18 19:16:08 +01001630 if (pvt->dclr0 & WIDTH_128)
Borislav Petkov603adaf2009-12-21 14:52:53 +01001631 factor = 1;
1632
Borislav Petkov8566c4d2009-10-16 13:48:28 +02001633 /* K8 families < revF not supported yet */
Borislav Petkov1433eb92009-10-21 13:44:36 +02001634 if (pvt->ext_model < K8_REV_F)
Borislav Petkov8566c4d2009-10-16 13:48:28 +02001635 return;
1636 else
1637 WARN_ON(ctrl != 0);
1638 }
1639
Borislav Petkov4d796362011-02-03 15:59:57 +01001640 dbam = (ctrl && !dct_ganging_enabled(pvt)) ? pvt->dbam1 : pvt->dbam0;
Borislav Petkov11c75ea2010-11-29 19:49:02 +01001641 dcsb = (ctrl && !dct_ganging_enabled(pvt)) ? pvt->csels[1].csbases
1642 : pvt->csels[0].csbases;
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001643
Borislav Petkov4d796362011-02-03 15:59:57 +01001644 debugf1("F2x%d80 (DRAM Bank Address Mapping): 0x%08x\n", ctrl, dbam);
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001645
Borislav Petkov8566c4d2009-10-16 13:48:28 +02001646 edac_printk(KERN_DEBUG, EDAC_MC, "DCT%d chip selects:\n", ctrl);
1647
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001648 /* Dump memory sizes for DIMM and its CSROWs */
1649 for (dimm = 0; dimm < 4; dimm++) {
1650
1651 size0 = 0;
Borislav Petkov11c75ea2010-11-29 19:49:02 +01001652 if (dcsb[dimm*2] & DCSB_CS_ENABLE)
Borislav Petkov41d8bfa2011-01-18 19:16:08 +01001653 size0 = pvt->ops->dbam_to_cs(pvt, ctrl,
1654 DBAM_DIMM(dimm, dbam));
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001655
1656 size1 = 0;
Borislav Petkov11c75ea2010-11-29 19:49:02 +01001657 if (dcsb[dimm*2 + 1] & DCSB_CS_ENABLE)
Borislav Petkov41d8bfa2011-01-18 19:16:08 +01001658 size1 = pvt->ops->dbam_to_cs(pvt, ctrl,
1659 DBAM_DIMM(dimm, dbam));
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001660
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02001661 amd64_info(EDAC_MC ": %d: %5dMB %d: %5dMB\n",
1662 dimm * 2, size0 << factor,
1663 dimm * 2 + 1, size1 << factor);
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001664 }
1665}
1666
Doug Thompson4d376072009-04-27 16:25:05 +02001667static struct amd64_family_type amd64_family_types[] = {
1668 [K8_CPUS] = {
Borislav Petkov0092b202010-10-01 19:20:05 +02001669 .ctl_name = "K8",
Borislav Petkov8d5b5d92010-10-01 20:11:07 +02001670 .f1_id = PCI_DEVICE_ID_AMD_K8_NB_ADDRMAP,
1671 .f3_id = PCI_DEVICE_ID_AMD_K8_NB_MISC,
Doug Thompson4d376072009-04-27 16:25:05 +02001672 .ops = {
Borislav Petkov1433eb92009-10-21 13:44:36 +02001673 .early_channel_count = k8_early_channel_count,
Borislav Petkov1433eb92009-10-21 13:44:36 +02001674 .map_sysaddr_to_csrow = k8_map_sysaddr_to_csrow,
1675 .dbam_to_cs = k8_dbam_to_chip_select,
Borislav Petkovb2b0c602010-10-08 18:32:29 +02001676 .read_dct_pci_cfg = k8_read_dct_pci_cfg,
Doug Thompson4d376072009-04-27 16:25:05 +02001677 }
1678 },
1679 [F10_CPUS] = {
Borislav Petkov0092b202010-10-01 19:20:05 +02001680 .ctl_name = "F10h",
Borislav Petkov8d5b5d92010-10-01 20:11:07 +02001681 .f1_id = PCI_DEVICE_ID_AMD_10H_NB_MAP,
1682 .f3_id = PCI_DEVICE_ID_AMD_10H_NB_MISC,
Doug Thompson4d376072009-04-27 16:25:05 +02001683 .ops = {
Borislav Petkov7d20d142011-01-07 17:58:04 +01001684 .early_channel_count = f1x_early_channel_count,
Borislav Petkovb15f0fc2011-01-17 15:59:58 +01001685 .map_sysaddr_to_csrow = f1x_map_sysaddr_to_csrow,
Borislav Petkov1433eb92009-10-21 13:44:36 +02001686 .dbam_to_cs = f10_dbam_to_chip_select,
Borislav Petkovb2b0c602010-10-08 18:32:29 +02001687 .read_dct_pci_cfg = f10_read_dct_pci_cfg,
1688 }
1689 },
1690 [F15_CPUS] = {
1691 .ctl_name = "F15h",
Borislav Petkovdf71a052011-01-19 18:15:10 +01001692 .f1_id = PCI_DEVICE_ID_AMD_15H_NB_F1,
1693 .f3_id = PCI_DEVICE_ID_AMD_15H_NB_F3,
Borislav Petkovb2b0c602010-10-08 18:32:29 +02001694 .ops = {
Borislav Petkov7d20d142011-01-07 17:58:04 +01001695 .early_channel_count = f1x_early_channel_count,
Borislav Petkovb15f0fc2011-01-17 15:59:58 +01001696 .map_sysaddr_to_csrow = f1x_map_sysaddr_to_csrow,
Borislav Petkov41d8bfa2011-01-18 19:16:08 +01001697 .dbam_to_cs = f15_dbam_to_chip_select,
Borislav Petkovb2b0c602010-10-08 18:32:29 +02001698 .read_dct_pci_cfg = f15_read_dct_pci_cfg,
Doug Thompson4d376072009-04-27 16:25:05 +02001699 }
1700 },
Doug Thompson4d376072009-04-27 16:25:05 +02001701};
1702
1703static struct pci_dev *pci_get_related_function(unsigned int vendor,
1704 unsigned int device,
1705 struct pci_dev *related)
1706{
1707 struct pci_dev *dev = NULL;
1708
1709 dev = pci_get_device(vendor, device, dev);
1710 while (dev) {
1711 if ((dev->bus->number == related->bus->number) &&
1712 (PCI_SLOT(dev->devfn) == PCI_SLOT(related->devfn)))
1713 break;
1714 dev = pci_get_device(vendor, device, dev);
1715 }
1716
1717 return dev;
1718}
1719
Doug Thompsonb1289d62009-04-27 16:37:05 +02001720/*
Borislav Petkovbfc04ae2009-11-12 19:05:07 +01001721 * These are tables of eigenvectors (one per line) which can be used for the
1722 * construction of the syndrome tables. The modified syndrome search algorithm
1723 * uses those to find the symbol in error and thus the DIMM.
Doug Thompsonb1289d62009-04-27 16:37:05 +02001724 *
Borislav Petkovbfc04ae2009-11-12 19:05:07 +01001725 * Algorithm courtesy of Ross LaFetra from AMD.
Doug Thompsonb1289d62009-04-27 16:37:05 +02001726 */
Borislav Petkovbfc04ae2009-11-12 19:05:07 +01001727static u16 x4_vectors[] = {
1728 0x2f57, 0x1afe, 0x66cc, 0xdd88,
1729 0x11eb, 0x3396, 0x7f4c, 0xeac8,
1730 0x0001, 0x0002, 0x0004, 0x0008,
1731 0x1013, 0x3032, 0x4044, 0x8088,
1732 0x106b, 0x30d6, 0x70fc, 0xe0a8,
1733 0x4857, 0xc4fe, 0x13cc, 0x3288,
1734 0x1ac5, 0x2f4a, 0x5394, 0xa1e8,
1735 0x1f39, 0x251e, 0xbd6c, 0x6bd8,
1736 0x15c1, 0x2a42, 0x89ac, 0x4758,
1737 0x2b03, 0x1602, 0x4f0c, 0xca08,
1738 0x1f07, 0x3a0e, 0x6b04, 0xbd08,
1739 0x8ba7, 0x465e, 0x244c, 0x1cc8,
1740 0x2b87, 0x164e, 0x642c, 0xdc18,
1741 0x40b9, 0x80de, 0x1094, 0x20e8,
1742 0x27db, 0x1eb6, 0x9dac, 0x7b58,
1743 0x11c1, 0x2242, 0x84ac, 0x4c58,
1744 0x1be5, 0x2d7a, 0x5e34, 0xa718,
1745 0x4b39, 0x8d1e, 0x14b4, 0x28d8,
1746 0x4c97, 0xc87e, 0x11fc, 0x33a8,
1747 0x8e97, 0x497e, 0x2ffc, 0x1aa8,
1748 0x16b3, 0x3d62, 0x4f34, 0x8518,
1749 0x1e2f, 0x391a, 0x5cac, 0xf858,
1750 0x1d9f, 0x3b7a, 0x572c, 0xfe18,
1751 0x15f5, 0x2a5a, 0x5264, 0xa3b8,
1752 0x1dbb, 0x3b66, 0x715c, 0xe3f8,
1753 0x4397, 0xc27e, 0x17fc, 0x3ea8,
1754 0x1617, 0x3d3e, 0x6464, 0xb8b8,
1755 0x23ff, 0x12aa, 0xab6c, 0x56d8,
1756 0x2dfb, 0x1ba6, 0x913c, 0x7328,
1757 0x185d, 0x2ca6, 0x7914, 0x9e28,
1758 0x171b, 0x3e36, 0x7d7c, 0xebe8,
1759 0x4199, 0x82ee, 0x19f4, 0x2e58,
1760 0x4807, 0xc40e, 0x130c, 0x3208,
1761 0x1905, 0x2e0a, 0x5804, 0xac08,
1762 0x213f, 0x132a, 0xadfc, 0x5ba8,
1763 0x19a9, 0x2efe, 0xb5cc, 0x6f88,
Doug Thompsonb1289d62009-04-27 16:37:05 +02001764};
1765
Borislav Petkovbfc04ae2009-11-12 19:05:07 +01001766static u16 x8_vectors[] = {
1767 0x0145, 0x028a, 0x2374, 0x43c8, 0xa1f0, 0x0520, 0x0a40, 0x1480,
1768 0x0211, 0x0422, 0x0844, 0x1088, 0x01b0, 0x44e0, 0x23c0, 0xed80,
1769 0x1011, 0x0116, 0x022c, 0x0458, 0x08b0, 0x8c60, 0x2740, 0x4e80,
1770 0x0411, 0x0822, 0x1044, 0x0158, 0x02b0, 0x2360, 0x46c0, 0xab80,
1771 0x0811, 0x1022, 0x012c, 0x0258, 0x04b0, 0x4660, 0x8cc0, 0x2780,
1772 0x2071, 0x40e2, 0xa0c4, 0x0108, 0x0210, 0x0420, 0x0840, 0x1080,
1773 0x4071, 0x80e2, 0x0104, 0x0208, 0x0410, 0x0820, 0x1040, 0x2080,
1774 0x8071, 0x0102, 0x0204, 0x0408, 0x0810, 0x1020, 0x2040, 0x4080,
1775 0x019d, 0x03d6, 0x136c, 0x2198, 0x50b0, 0xb2e0, 0x0740, 0x0e80,
1776 0x0189, 0x03ea, 0x072c, 0x0e58, 0x1cb0, 0x56e0, 0x37c0, 0xf580,
1777 0x01fd, 0x0376, 0x06ec, 0x0bb8, 0x1110, 0x2220, 0x4440, 0x8880,
1778 0x0163, 0x02c6, 0x1104, 0x0758, 0x0eb0, 0x2be0, 0x6140, 0xc280,
1779 0x02fd, 0x01c6, 0x0b5c, 0x1108, 0x07b0, 0x25a0, 0x8840, 0x6180,
1780 0x0801, 0x012e, 0x025c, 0x04b8, 0x1370, 0x26e0, 0x57c0, 0xb580,
1781 0x0401, 0x0802, 0x015c, 0x02b8, 0x22b0, 0x13e0, 0x7140, 0xe280,
1782 0x0201, 0x0402, 0x0804, 0x01b8, 0x11b0, 0x31a0, 0x8040, 0x7180,
1783 0x0101, 0x0202, 0x0404, 0x0808, 0x1010, 0x2020, 0x4040, 0x8080,
1784 0x0001, 0x0002, 0x0004, 0x0008, 0x0010, 0x0020, 0x0040, 0x0080,
1785 0x0100, 0x0200, 0x0400, 0x0800, 0x1000, 0x2000, 0x4000, 0x8000,
1786};
1787
Borislav Petkovd34a6ec2011-02-23 17:41:50 +01001788static int decode_syndrome(u16 syndrome, u16 *vectors, unsigned num_vecs,
1789 unsigned v_dim)
Doug Thompsonb1289d62009-04-27 16:37:05 +02001790{
Borislav Petkovbfc04ae2009-11-12 19:05:07 +01001791 unsigned int i, err_sym;
Doug Thompsonb1289d62009-04-27 16:37:05 +02001792
Borislav Petkovbfc04ae2009-11-12 19:05:07 +01001793 for (err_sym = 0; err_sym < num_vecs / v_dim; err_sym++) {
1794 u16 s = syndrome;
Borislav Petkovd34a6ec2011-02-23 17:41:50 +01001795 unsigned v_idx = err_sym * v_dim;
1796 unsigned v_end = (err_sym + 1) * v_dim;
Doug Thompsonb1289d62009-04-27 16:37:05 +02001797
Borislav Petkovbfc04ae2009-11-12 19:05:07 +01001798 /* walk over all 16 bits of the syndrome */
1799 for (i = 1; i < (1U << 16); i <<= 1) {
1800
1801 /* if bit is set in that eigenvector... */
1802 if (v_idx < v_end && vectors[v_idx] & i) {
1803 u16 ev_comp = vectors[v_idx++];
1804
1805 /* ... and bit set in the modified syndrome, */
1806 if (s & i) {
1807 /* remove it. */
1808 s ^= ev_comp;
1809
1810 if (!s)
1811 return err_sym;
1812 }
1813
1814 } else if (s & i)
1815 /* can't get to zero, move to next symbol */
1816 break;
1817 }
Doug Thompsonb1289d62009-04-27 16:37:05 +02001818 }
1819
1820 debugf0("syndrome(%x) not found\n", syndrome);
1821 return -1;
1822}
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001823
Borislav Petkovbfc04ae2009-11-12 19:05:07 +01001824static int map_err_sym_to_channel(int err_sym, int sym_size)
1825{
1826 if (sym_size == 4)
1827 switch (err_sym) {
1828 case 0x20:
1829 case 0x21:
1830 return 0;
1831 break;
1832 case 0x22:
1833 case 0x23:
1834 return 1;
1835 break;
1836 default:
1837 return err_sym >> 4;
1838 break;
1839 }
1840 /* x8 symbols */
1841 else
1842 switch (err_sym) {
1843 /* imaginary bits not in a DIMM */
1844 case 0x10:
1845 WARN(1, KERN_ERR "Invalid error symbol: 0x%x\n",
1846 err_sym);
1847 return -1;
1848 break;
1849
1850 case 0x11:
1851 return 0;
1852 break;
1853 case 0x12:
1854 return 1;
1855 break;
1856 default:
1857 return err_sym >> 3;
1858 break;
1859 }
1860 return -1;
1861}
1862
1863static int get_channel_from_ecc_syndrome(struct mem_ctl_info *mci, u16 syndrome)
1864{
1865 struct amd64_pvt *pvt = mci->pvt_info;
Borislav Petkovad6a32e2010-03-09 12:46:00 +01001866 int err_sym = -1;
Borislav Petkovbfc04ae2009-11-12 19:05:07 +01001867
Borislav Petkova3b7db02011-01-19 20:35:12 +01001868 if (pvt->ecc_sym_sz == 8)
Borislav Petkovad6a32e2010-03-09 12:46:00 +01001869 err_sym = decode_syndrome(syndrome, x8_vectors,
1870 ARRAY_SIZE(x8_vectors),
Borislav Petkova3b7db02011-01-19 20:35:12 +01001871 pvt->ecc_sym_sz);
1872 else if (pvt->ecc_sym_sz == 4)
Borislav Petkovad6a32e2010-03-09 12:46:00 +01001873 err_sym = decode_syndrome(syndrome, x4_vectors,
1874 ARRAY_SIZE(x4_vectors),
Borislav Petkova3b7db02011-01-19 20:35:12 +01001875 pvt->ecc_sym_sz);
Borislav Petkovad6a32e2010-03-09 12:46:00 +01001876 else {
Borislav Petkova3b7db02011-01-19 20:35:12 +01001877 amd64_warn("Illegal syndrome type: %u\n", pvt->ecc_sym_sz);
Borislav Petkovad6a32e2010-03-09 12:46:00 +01001878 return err_sym;
Borislav Petkovbfc04ae2009-11-12 19:05:07 +01001879 }
Borislav Petkovad6a32e2010-03-09 12:46:00 +01001880
Borislav Petkova3b7db02011-01-19 20:35:12 +01001881 return map_err_sym_to_channel(err_sym, pvt->ecc_sym_sz);
Borislav Petkovbfc04ae2009-11-12 19:05:07 +01001882}
1883
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001884/*
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001885 * Handle any Correctable Errors (CEs) that have occurred. Check for valid ERROR
1886 * ADDRESS and process.
1887 */
Borislav Petkovf192c7b2011-01-10 14:24:32 +01001888static void amd64_handle_ce(struct mem_ctl_info *mci, struct mce *m)
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001889{
1890 struct amd64_pvt *pvt = mci->pvt_info;
Borislav Petkov44e9e2e2009-10-26 15:00:19 +01001891 u64 sys_addr;
Borislav Petkovf192c7b2011-01-10 14:24:32 +01001892 u16 syndrome;
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001893
1894 /* Ensure that the Error Address is VALID */
Borislav Petkovf192c7b2011-01-10 14:24:32 +01001895 if (!(m->status & MCI_STATUS_ADDRV)) {
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02001896 amd64_mc_err(mci, "HW has no ERROR_ADDRESS available\n");
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001897 edac_mc_handle_ce_no_info(mci, EDAC_MOD_STR);
1898 return;
1899 }
1900
Borislav Petkov70046622011-01-10 14:37:27 +01001901 sys_addr = get_error_address(m);
Borislav Petkovf192c7b2011-01-10 14:24:32 +01001902 syndrome = extract_syndrome(m->status);
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001903
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02001904 amd64_mc_err(mci, "CE ERROR_ADDRESS= 0x%llx\n", sys_addr);
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001905
Borislav Petkovf192c7b2011-01-10 14:24:32 +01001906 pvt->ops->map_sysaddr_to_csrow(mci, sys_addr, syndrome);
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001907}
1908
1909/* Handle any Un-correctable Errors (UEs) */
Borislav Petkovf192c7b2011-01-10 14:24:32 +01001910static void amd64_handle_ue(struct mem_ctl_info *mci, struct mce *m)
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001911{
Borislav Petkov1f6bcee2009-11-13 14:02:57 +01001912 struct mem_ctl_info *log_mci, *src_mci = NULL;
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001913 int csrow;
Borislav Petkov44e9e2e2009-10-26 15:00:19 +01001914 u64 sys_addr;
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001915 u32 page, offset;
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001916
1917 log_mci = mci;
1918
Borislav Petkovf192c7b2011-01-10 14:24:32 +01001919 if (!(m->status & MCI_STATUS_ADDRV)) {
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02001920 amd64_mc_err(mci, "HW has no ERROR_ADDRESS available\n");
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001921 edac_mc_handle_ue_no_info(log_mci, EDAC_MOD_STR);
1922 return;
1923 }
1924
Borislav Petkov70046622011-01-10 14:37:27 +01001925 sys_addr = get_error_address(m);
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001926
1927 /*
1928 * Find out which node the error address belongs to. This may be
1929 * different from the node that detected the error.
1930 */
Borislav Petkov44e9e2e2009-10-26 15:00:19 +01001931 src_mci = find_mc_by_sys_addr(mci, sys_addr);
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001932 if (!src_mci) {
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02001933 amd64_mc_err(mci, "ERROR ADDRESS (0x%lx) NOT mapped to a MC\n",
1934 (unsigned long)sys_addr);
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001935 edac_mc_handle_ue_no_info(log_mci, EDAC_MOD_STR);
1936 return;
1937 }
1938
1939 log_mci = src_mci;
1940
Borislav Petkov44e9e2e2009-10-26 15:00:19 +01001941 csrow = sys_addr_to_csrow(log_mci, sys_addr);
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001942 if (csrow < 0) {
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02001943 amd64_mc_err(mci, "ERROR_ADDRESS (0x%lx) NOT mapped to CS\n",
1944 (unsigned long)sys_addr);
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001945 edac_mc_handle_ue_no_info(log_mci, EDAC_MOD_STR);
1946 } else {
Borislav Petkov44e9e2e2009-10-26 15:00:19 +01001947 error_address_to_page_and_offset(sys_addr, &page, &offset);
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001948 edac_mc_handle_ue(log_mci, page, offset, csrow, EDAC_MOD_STR);
1949 }
1950}
1951
Borislav Petkov549d0422009-07-24 13:51:42 +02001952static inline void __amd64_decode_bus_error(struct mem_ctl_info *mci,
Borislav Petkovf192c7b2011-01-10 14:24:32 +01001953 struct mce *m)
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001954{
Borislav Petkovf192c7b2011-01-10 14:24:32 +01001955 u16 ec = EC(m->status);
1956 u8 xec = XEC(m->status, 0x1f);
1957 u8 ecc_type = (m->status >> 45) & 0x3;
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001958
Borislav Petkovb70ef012009-06-25 19:32:38 +02001959 /* Bail early out if this was an 'observed' error */
Borislav Petkov5980bb92011-01-07 16:26:49 +01001960 if (PP(ec) == NBSL_PP_OBS)
Borislav Petkovb70ef012009-06-25 19:32:38 +02001961 return;
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001962
Borislav Petkovecaf5602009-07-23 16:32:01 +02001963 /* Do only ECC errors */
1964 if (xec && xec != F10_NBSL_EXT_ERR_ECC)
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001965 return;
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001966
Borislav Petkovecaf5602009-07-23 16:32:01 +02001967 if (ecc_type == 2)
Borislav Petkovf192c7b2011-01-10 14:24:32 +01001968 amd64_handle_ce(mci, m);
Borislav Petkovecaf5602009-07-23 16:32:01 +02001969 else if (ecc_type == 1)
Borislav Petkovf192c7b2011-01-10 14:24:32 +01001970 amd64_handle_ue(mci, m);
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001971}
1972
Borislav Petkovb0b07a22011-08-24 18:44:22 +02001973void amd64_decode_bus_error(int node_id, struct mce *m)
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001974{
Borislav Petkovb0b07a22011-08-24 18:44:22 +02001975 __amd64_decode_bus_error(mcis[node_id], m);
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001976}
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001977
Doug Thompson0ec449e2009-04-27 19:41:25 +02001978/*
Borislav Petkov8d5b5d92010-10-01 20:11:07 +02001979 * Use pvt->F2 which contains the F2 CPU PCI device to get the related
Borislav Petkovbbd0c1f2010-10-01 19:27:58 +02001980 * F1 (AddrMap) and F3 (Misc) devices. Return negative value on error.
Doug Thompson0ec449e2009-04-27 19:41:25 +02001981 */
Borislav Petkov360b7f32010-10-15 19:25:38 +02001982static int reserve_mc_sibling_devs(struct amd64_pvt *pvt, u16 f1_id, u16 f3_id)
Doug Thompson0ec449e2009-04-27 19:41:25 +02001983{
Doug Thompson0ec449e2009-04-27 19:41:25 +02001984 /* Reserve the ADDRESS MAP Device */
Borislav Petkov8d5b5d92010-10-01 20:11:07 +02001985 pvt->F1 = pci_get_related_function(pvt->F2->vendor, f1_id, pvt->F2);
1986 if (!pvt->F1) {
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02001987 amd64_err("error address map device not found: "
1988 "vendor %x device 0x%x (broken BIOS?)\n",
1989 PCI_VENDOR_ID_AMD, f1_id);
Borislav Petkovbbd0c1f2010-10-01 19:27:58 +02001990 return -ENODEV;
Doug Thompson0ec449e2009-04-27 19:41:25 +02001991 }
1992
1993 /* Reserve the MISC Device */
Borislav Petkov8d5b5d92010-10-01 20:11:07 +02001994 pvt->F3 = pci_get_related_function(pvt->F2->vendor, f3_id, pvt->F2);
1995 if (!pvt->F3) {
1996 pci_dev_put(pvt->F1);
1997 pvt->F1 = NULL;
Doug Thompson0ec449e2009-04-27 19:41:25 +02001998
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02001999 amd64_err("error F3 device not found: "
2000 "vendor %x device 0x%x (broken BIOS?)\n",
2001 PCI_VENDOR_ID_AMD, f3_id);
Doug Thompson0ec449e2009-04-27 19:41:25 +02002002
Borislav Petkovbbd0c1f2010-10-01 19:27:58 +02002003 return -ENODEV;
Doug Thompson0ec449e2009-04-27 19:41:25 +02002004 }
Borislav Petkov8d5b5d92010-10-01 20:11:07 +02002005 debugf1("F1: %s\n", pci_name(pvt->F1));
2006 debugf1("F2: %s\n", pci_name(pvt->F2));
2007 debugf1("F3: %s\n", pci_name(pvt->F3));
Doug Thompson0ec449e2009-04-27 19:41:25 +02002008
2009 return 0;
2010}
2011
Borislav Petkov360b7f32010-10-15 19:25:38 +02002012static void free_mc_sibling_devs(struct amd64_pvt *pvt)
Doug Thompson0ec449e2009-04-27 19:41:25 +02002013{
Borislav Petkov8d5b5d92010-10-01 20:11:07 +02002014 pci_dev_put(pvt->F1);
2015 pci_dev_put(pvt->F3);
Doug Thompson0ec449e2009-04-27 19:41:25 +02002016}
2017
2018/*
2019 * Retrieve the hardware registers of the memory controller (this includes the
2020 * 'Address Map' and 'Misc' device regs)
2021 */
Borislav Petkov360b7f32010-10-15 19:25:38 +02002022static void read_mc_regs(struct amd64_pvt *pvt)
Doug Thompson0ec449e2009-04-27 19:41:25 +02002023{
Borislav Petkova3b7db02011-01-19 20:35:12 +01002024 struct cpuinfo_x86 *c = &boot_cpu_data;
Doug Thompson0ec449e2009-04-27 19:41:25 +02002025 u64 msr_val;
Borislav Petkovad6a32e2010-03-09 12:46:00 +01002026 u32 tmp;
Borislav Petkove7613592011-02-21 19:49:01 +01002027 unsigned range;
Doug Thompson0ec449e2009-04-27 19:41:25 +02002028
2029 /*
2030 * Retrieve TOP_MEM and TOP_MEM2; no masking off of reserved bits since
2031 * those are Read-As-Zero
2032 */
Borislav Petkove97f8bb2009-10-12 15:27:45 +02002033 rdmsrl(MSR_K8_TOP_MEM1, pvt->top_mem);
2034 debugf0(" TOP_MEM: 0x%016llx\n", pvt->top_mem);
Doug Thompson0ec449e2009-04-27 19:41:25 +02002035
2036 /* check first whether TOP_MEM2 is enabled */
2037 rdmsrl(MSR_K8_SYSCFG, msr_val);
2038 if (msr_val & (1U << 21)) {
Borislav Petkove97f8bb2009-10-12 15:27:45 +02002039 rdmsrl(MSR_K8_TOP_MEM2, pvt->top_mem2);
2040 debugf0(" TOP_MEM2: 0x%016llx\n", pvt->top_mem2);
Doug Thompson0ec449e2009-04-27 19:41:25 +02002041 } else
2042 debugf0(" TOP_MEM2 disabled.\n");
2043
Borislav Petkov5980bb92011-01-07 16:26:49 +01002044 amd64_read_pci_cfg(pvt->F3, NBCAP, &pvt->nbcap);
Doug Thompson0ec449e2009-04-27 19:41:25 +02002045
Borislav Petkov5a5d2372011-01-17 17:52:57 +01002046 read_dram_ctl_register(pvt);
Doug Thompson0ec449e2009-04-27 19:41:25 +02002047
Borislav Petkov7f19bf72010-10-21 18:52:53 +02002048 for (range = 0; range < DRAM_RANGES; range++) {
2049 u8 rw;
Doug Thompson0ec449e2009-04-27 19:41:25 +02002050
Borislav Petkov7f19bf72010-10-21 18:52:53 +02002051 /* read settings for this DRAM range */
2052 read_dram_base_limit_regs(pvt, range);
Borislav Petkove97f8bb2009-10-12 15:27:45 +02002053
Borislav Petkov7f19bf72010-10-21 18:52:53 +02002054 rw = dram_rw(pvt, range);
2055 if (!rw)
2056 continue;
2057
2058 debugf1(" DRAM range[%d], base: 0x%016llx; limit: 0x%016llx\n",
2059 range,
2060 get_dram_base(pvt, range),
2061 get_dram_limit(pvt, range));
2062
2063 debugf1(" IntlvEn=%s; Range access: %s%s IntlvSel=%d DstNode=%d\n",
2064 dram_intlv_en(pvt, range) ? "Enabled" : "Disabled",
2065 (rw & 0x1) ? "R" : "-",
2066 (rw & 0x2) ? "W" : "-",
2067 dram_intlv_sel(pvt, range),
2068 dram_dst_node(pvt, range));
Doug Thompson0ec449e2009-04-27 19:41:25 +02002069 }
2070
Borislav Petkovb2b0c602010-10-08 18:32:29 +02002071 read_dct_base_mask(pvt);
Doug Thompson0ec449e2009-04-27 19:41:25 +02002072
Borislav Petkovbc21fa52010-11-11 17:29:13 +01002073 amd64_read_pci_cfg(pvt->F1, DHAR, &pvt->dhar);
Borislav Petkov525a1b22010-12-21 15:53:27 +01002074 amd64_read_dct_pci_cfg(pvt, DBAM0, &pvt->dbam0);
Doug Thompson0ec449e2009-04-27 19:41:25 +02002075
Borislav Petkov8d5b5d92010-10-01 20:11:07 +02002076 amd64_read_pci_cfg(pvt->F3, F10_ONLINE_SPARE, &pvt->online_spare);
Doug Thompson0ec449e2009-04-27 19:41:25 +02002077
Borislav Petkovcb328502010-12-22 14:28:24 +01002078 amd64_read_dct_pci_cfg(pvt, DCLR0, &pvt->dclr0);
2079 amd64_read_dct_pci_cfg(pvt, DCHR0, &pvt->dchr0);
Doug Thompson0ec449e2009-04-27 19:41:25 +02002080
Borislav Petkov78da1212010-12-22 19:31:45 +01002081 if (!dct_ganging_enabled(pvt)) {
Borislav Petkovcb328502010-12-22 14:28:24 +01002082 amd64_read_dct_pci_cfg(pvt, DCLR1, &pvt->dclr1);
2083 amd64_read_dct_pci_cfg(pvt, DCHR1, &pvt->dchr1);
Doug Thompson0ec449e2009-04-27 19:41:25 +02002084 }
Borislav Petkovad6a32e2010-03-09 12:46:00 +01002085
Borislav Petkova3b7db02011-01-19 20:35:12 +01002086 pvt->ecc_sym_sz = 4;
2087
2088 if (c->x86 >= 0x10) {
Borislav Petkovb2b0c602010-10-08 18:32:29 +02002089 amd64_read_pci_cfg(pvt->F3, EXT_NB_MCA_CFG, &tmp);
Borislav Petkov525a1b22010-12-21 15:53:27 +01002090 amd64_read_dct_pci_cfg(pvt, DBAM1, &pvt->dbam1);
Borislav Petkova3b7db02011-01-19 20:35:12 +01002091
2092 /* F10h, revD and later can do x8 ECC too */
2093 if ((c->x86 > 0x10 || c->x86_model > 7) && tmp & BIT(25))
2094 pvt->ecc_sym_sz = 8;
Borislav Petkov525a1b22010-12-21 15:53:27 +01002095 }
Borislav Petkovb2b0c602010-10-08 18:32:29 +02002096 dump_misc_regs(pvt);
Doug Thompson0ec449e2009-04-27 19:41:25 +02002097}
2098
2099/*
2100 * NOTE: CPU Revision Dependent code
2101 *
2102 * Input:
Borislav Petkov11c75ea2010-11-29 19:49:02 +01002103 * @csrow_nr ChipSelect Row Number (0..NUM_CHIPSELECTS-1)
Doug Thompson0ec449e2009-04-27 19:41:25 +02002104 * k8 private pointer to -->
2105 * DRAM Bank Address mapping register
2106 * node_id
2107 * DCL register where dual_channel_active is
2108 *
2109 * The DBAM register consists of 4 sets of 4 bits each definitions:
2110 *
2111 * Bits: CSROWs
2112 * 0-3 CSROWs 0 and 1
2113 * 4-7 CSROWs 2 and 3
2114 * 8-11 CSROWs 4 and 5
2115 * 12-15 CSROWs 6 and 7
2116 *
2117 * Values range from: 0 to 15
2118 * The meaning of the values depends on CPU revision and dual-channel state,
2119 * see relevant BKDG more info.
2120 *
2121 * The memory controller provides for total of only 8 CSROWs in its current
2122 * architecture. Each "pair" of CSROWs normally represents just one DIMM in
2123 * single channel or two (2) DIMMs in dual channel mode.
2124 *
2125 * The following code logic collapses the various tables for CSROW based on CPU
2126 * revision.
2127 *
2128 * Returns:
2129 * The number of PAGE_SIZE pages on the specified CSROW number it
2130 * encompasses
2131 *
2132 */
Borislav Petkov41d8bfa2011-01-18 19:16:08 +01002133static u32 amd64_csrow_nr_pages(struct amd64_pvt *pvt, u8 dct, int csrow_nr)
Doug Thompson0ec449e2009-04-27 19:41:25 +02002134{
Borislav Petkov1433eb92009-10-21 13:44:36 +02002135 u32 cs_mode, nr_pages;
Doug Thompson0ec449e2009-04-27 19:41:25 +02002136
2137 /*
2138 * The math on this doesn't look right on the surface because x/2*4 can
2139 * be simplified to x*2 but this expression makes use of the fact that
2140 * it is integral math where 1/2=0. This intermediate value becomes the
2141 * number of bits to shift the DBAM register to extract the proper CSROW
2142 * field.
2143 */
Borislav Petkov1433eb92009-10-21 13:44:36 +02002144 cs_mode = (pvt->dbam0 >> ((csrow_nr / 2) * 4)) & 0xF;
Doug Thompson0ec449e2009-04-27 19:41:25 +02002145
Borislav Petkov41d8bfa2011-01-18 19:16:08 +01002146 nr_pages = pvt->ops->dbam_to_cs(pvt, dct, cs_mode) << (20 - PAGE_SHIFT);
Doug Thompson0ec449e2009-04-27 19:41:25 +02002147
2148 /*
2149 * If dual channel then double the memory size of single channel.
2150 * Channel count is 1 or 2
2151 */
2152 nr_pages <<= (pvt->channel_count - 1);
2153
Borislav Petkov1433eb92009-10-21 13:44:36 +02002154 debugf0(" (csrow=%d) DBAM map index= %d\n", csrow_nr, cs_mode);
Doug Thompson0ec449e2009-04-27 19:41:25 +02002155 debugf0(" nr_pages= %u channel-count = %d\n",
2156 nr_pages, pvt->channel_count);
2157
2158 return nr_pages;
2159}
2160
2161/*
2162 * Initialize the array of csrow attribute instances, based on the values
2163 * from pci config hardware registers.
2164 */
Borislav Petkov360b7f32010-10-15 19:25:38 +02002165static int init_csrows(struct mem_ctl_info *mci)
Doug Thompson0ec449e2009-04-27 19:41:25 +02002166{
2167 struct csrow_info *csrow;
Borislav Petkov2299ef72010-10-15 17:44:04 +02002168 struct amd64_pvt *pvt = mci->pvt_info;
Borislav Petkov11c75ea2010-11-29 19:49:02 +01002169 u64 input_addr_min, input_addr_max, sys_addr, base, mask;
Borislav Petkov2299ef72010-10-15 17:44:04 +02002170 u32 val;
Borislav Petkov6ba5dcd2009-10-13 19:26:55 +02002171 int i, empty = 1;
Doug Thompson0ec449e2009-04-27 19:41:25 +02002172
Borislav Petkova97fa682010-12-23 14:07:18 +01002173 amd64_read_pci_cfg(pvt->F3, NBCFG, &val);
Doug Thompson0ec449e2009-04-27 19:41:25 +02002174
Borislav Petkov2299ef72010-10-15 17:44:04 +02002175 pvt->nbcfg = val;
Doug Thompson0ec449e2009-04-27 19:41:25 +02002176
Borislav Petkov2299ef72010-10-15 17:44:04 +02002177 debugf0("node %d, NBCFG=0x%08x[ChipKillEccCap: %d|DramEccEn: %d]\n",
2178 pvt->mc_node_id, val,
Borislav Petkova97fa682010-12-23 14:07:18 +01002179 !!(val & NBCFG_CHIPKILL), !!(val & NBCFG_ECC_ENABLE));
Doug Thompson0ec449e2009-04-27 19:41:25 +02002180
Borislav Petkov11c75ea2010-11-29 19:49:02 +01002181 for_each_chip_select(i, 0, pvt) {
Doug Thompson0ec449e2009-04-27 19:41:25 +02002182 csrow = &mci->csrows[i];
2183
Borislav Petkov11c75ea2010-11-29 19:49:02 +01002184 if (!csrow_enabled(i, 0, pvt)) {
Doug Thompson0ec449e2009-04-27 19:41:25 +02002185 debugf1("----CSROW %d EMPTY for node %d\n", i,
2186 pvt->mc_node_id);
2187 continue;
2188 }
2189
2190 debugf1("----CSROW %d VALID for MC node %d\n",
2191 i, pvt->mc_node_id);
2192
2193 empty = 0;
Borislav Petkov41d8bfa2011-01-18 19:16:08 +01002194 csrow->nr_pages = amd64_csrow_nr_pages(pvt, 0, i);
Doug Thompson0ec449e2009-04-27 19:41:25 +02002195 find_csrow_limits(mci, i, &input_addr_min, &input_addr_max);
2196 sys_addr = input_addr_to_sys_addr(mci, input_addr_min);
2197 csrow->first_page = (u32) (sys_addr >> PAGE_SHIFT);
2198 sys_addr = input_addr_to_sys_addr(mci, input_addr_max);
2199 csrow->last_page = (u32) (sys_addr >> PAGE_SHIFT);
Borislav Petkov11c75ea2010-11-29 19:49:02 +01002200
2201 get_cs_base_and_mask(pvt, i, 0, &base, &mask);
2202 csrow->page_mask = ~mask;
Doug Thompson0ec449e2009-04-27 19:41:25 +02002203 /* 8 bytes of resolution */
2204
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02002205 csrow->mtype = amd64_determine_memory_type(pvt, i);
Doug Thompson0ec449e2009-04-27 19:41:25 +02002206
2207 debugf1(" for MC node %d csrow %d:\n", pvt->mc_node_id, i);
2208 debugf1(" input_addr_min: 0x%lx input_addr_max: 0x%lx\n",
2209 (unsigned long)input_addr_min,
2210 (unsigned long)input_addr_max);
2211 debugf1(" sys_addr: 0x%lx page_mask: 0x%lx\n",
2212 (unsigned long)sys_addr, csrow->page_mask);
2213 debugf1(" nr_pages: %u first_page: 0x%lx "
2214 "last_page: 0x%lx\n",
2215 (unsigned)csrow->nr_pages,
2216 csrow->first_page, csrow->last_page);
2217
2218 /*
2219 * determine whether CHIPKILL or JUST ECC or NO ECC is operating
2220 */
Borislav Petkova97fa682010-12-23 14:07:18 +01002221 if (pvt->nbcfg & NBCFG_ECC_ENABLE)
Doug Thompson0ec449e2009-04-27 19:41:25 +02002222 csrow->edac_mode =
Borislav Petkova97fa682010-12-23 14:07:18 +01002223 (pvt->nbcfg & NBCFG_CHIPKILL) ?
Doug Thompson0ec449e2009-04-27 19:41:25 +02002224 EDAC_S4ECD4ED : EDAC_SECDED;
2225 else
2226 csrow->edac_mode = EDAC_NONE;
2227 }
2228
2229 return empty;
2230}
Doug Thompsond27bf6f2009-05-06 17:55:27 +02002231
Borislav Petkov06724532009-09-16 13:05:46 +02002232/* get all cores on this DCT */
Borislav Petkovb487c332011-02-21 18:55:00 +01002233static void get_cpus_on_this_dct_cpumask(struct cpumask *mask, unsigned nid)
Doug Thompsonf9431992009-04-27 19:46:08 +02002234{
Borislav Petkov06724532009-09-16 13:05:46 +02002235 int cpu;
Doug Thompsonf9431992009-04-27 19:46:08 +02002236
Borislav Petkov06724532009-09-16 13:05:46 +02002237 for_each_online_cpu(cpu)
2238 if (amd_get_nb_id(cpu) == nid)
2239 cpumask_set_cpu(cpu, mask);
Doug Thompsonf9431992009-04-27 19:46:08 +02002240}
2241
2242/* check MCG_CTL on all the cpus on this node */
Borislav Petkovb487c332011-02-21 18:55:00 +01002243static bool amd64_nb_mce_bank_enabled_on_node(unsigned nid)
Doug Thompsonf9431992009-04-27 19:46:08 +02002244{
Rusty Russellba578cb2009-11-03 14:56:35 +10302245 cpumask_var_t mask;
Borislav Petkov50542252009-12-11 18:14:40 +01002246 int cpu, nbe;
Borislav Petkov06724532009-09-16 13:05:46 +02002247 bool ret = false;
Doug Thompsonf9431992009-04-27 19:46:08 +02002248
Rusty Russellba578cb2009-11-03 14:56:35 +10302249 if (!zalloc_cpumask_var(&mask, GFP_KERNEL)) {
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02002250 amd64_warn("%s: Error allocating mask\n", __func__);
Rusty Russellba578cb2009-11-03 14:56:35 +10302251 return false;
2252 }
Borislav Petkov06724532009-09-16 13:05:46 +02002253
Rusty Russellba578cb2009-11-03 14:56:35 +10302254 get_cpus_on_this_dct_cpumask(mask, nid);
Borislav Petkov06724532009-09-16 13:05:46 +02002255
Rusty Russellba578cb2009-11-03 14:56:35 +10302256 rdmsr_on_cpus(mask, MSR_IA32_MCG_CTL, msrs);
Borislav Petkov06724532009-09-16 13:05:46 +02002257
Rusty Russellba578cb2009-11-03 14:56:35 +10302258 for_each_cpu(cpu, mask) {
Borislav Petkov50542252009-12-11 18:14:40 +01002259 struct msr *reg = per_cpu_ptr(msrs, cpu);
Borislav Petkov5980bb92011-01-07 16:26:49 +01002260 nbe = reg->l & MSR_MCGCTL_NBE;
Borislav Petkov06724532009-09-16 13:05:46 +02002261
2262 debugf0("core: %u, MCG_CTL: 0x%llx, NB MSR is %s\n",
Borislav Petkov50542252009-12-11 18:14:40 +01002263 cpu, reg->q,
Borislav Petkov06724532009-09-16 13:05:46 +02002264 (nbe ? "enabled" : "disabled"));
2265
2266 if (!nbe)
2267 goto out;
Borislav Petkov06724532009-09-16 13:05:46 +02002268 }
2269 ret = true;
2270
2271out:
Rusty Russellba578cb2009-11-03 14:56:35 +10302272 free_cpumask_var(mask);
Doug Thompsonf9431992009-04-27 19:46:08 +02002273 return ret;
2274}
2275
Borislav Petkov2299ef72010-10-15 17:44:04 +02002276static int toggle_ecc_err_reporting(struct ecc_settings *s, u8 nid, bool on)
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002277{
2278 cpumask_var_t cmask;
Borislav Petkov50542252009-12-11 18:14:40 +01002279 int cpu;
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002280
2281 if (!zalloc_cpumask_var(&cmask, GFP_KERNEL)) {
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02002282 amd64_warn("%s: error allocating mask\n", __func__);
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002283 return false;
2284 }
2285
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002286 get_cpus_on_this_dct_cpumask(cmask, nid);
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002287
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002288 rdmsr_on_cpus(cmask, MSR_IA32_MCG_CTL, msrs);
2289
2290 for_each_cpu(cpu, cmask) {
2291
Borislav Petkov50542252009-12-11 18:14:40 +01002292 struct msr *reg = per_cpu_ptr(msrs, cpu);
2293
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002294 if (on) {
Borislav Petkov5980bb92011-01-07 16:26:49 +01002295 if (reg->l & MSR_MCGCTL_NBE)
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002296 s->flags.nb_mce_enable = 1;
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002297
Borislav Petkov5980bb92011-01-07 16:26:49 +01002298 reg->l |= MSR_MCGCTL_NBE;
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002299 } else {
2300 /*
Borislav Petkovd95cf4d2010-02-24 14:49:47 +01002301 * Turn off NB MCE reporting only when it was off before
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002302 */
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002303 if (!s->flags.nb_mce_enable)
Borislav Petkov5980bb92011-01-07 16:26:49 +01002304 reg->l &= ~MSR_MCGCTL_NBE;
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002305 }
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002306 }
2307 wrmsr_on_cpus(cmask, MSR_IA32_MCG_CTL, msrs);
2308
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002309 free_cpumask_var(cmask);
2310
2311 return 0;
2312}
2313
Borislav Petkov2299ef72010-10-15 17:44:04 +02002314static bool enable_ecc_error_reporting(struct ecc_settings *s, u8 nid,
2315 struct pci_dev *F3)
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002316{
Borislav Petkov2299ef72010-10-15 17:44:04 +02002317 bool ret = true;
Borislav Petkovc9f4f262010-12-22 19:48:20 +01002318 u32 value, mask = 0x3; /* UECC/CECC enable */
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002319
Borislav Petkov2299ef72010-10-15 17:44:04 +02002320 if (toggle_ecc_err_reporting(s, nid, ON)) {
2321 amd64_warn("Error enabling ECC reporting over MCGCTL!\n");
2322 return false;
2323 }
2324
Borislav Petkovc9f4f262010-12-22 19:48:20 +01002325 amd64_read_pci_cfg(F3, NBCTL, &value);
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002326
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002327 s->old_nbctl = value & mask;
2328 s->nbctl_valid = true;
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002329
2330 value |= mask;
Borislav Petkovc9f4f262010-12-22 19:48:20 +01002331 amd64_write_pci_cfg(F3, NBCTL, value);
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002332
Borislav Petkova97fa682010-12-23 14:07:18 +01002333 amd64_read_pci_cfg(F3, NBCFG, &value);
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002334
Borislav Petkova97fa682010-12-23 14:07:18 +01002335 debugf0("1: node %d, NBCFG=0x%08x[DramEccEn: %d]\n",
2336 nid, value, !!(value & NBCFG_ECC_ENABLE));
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002337
Borislav Petkova97fa682010-12-23 14:07:18 +01002338 if (!(value & NBCFG_ECC_ENABLE)) {
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02002339 amd64_warn("DRAM ECC disabled on this node, enabling...\n");
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002340
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002341 s->flags.nb_ecc_prev = 0;
Borislav Petkovd95cf4d2010-02-24 14:49:47 +01002342
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002343 /* Attempt to turn on DRAM ECC Enable */
Borislav Petkova97fa682010-12-23 14:07:18 +01002344 value |= NBCFG_ECC_ENABLE;
2345 amd64_write_pci_cfg(F3, NBCFG, value);
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002346
Borislav Petkova97fa682010-12-23 14:07:18 +01002347 amd64_read_pci_cfg(F3, NBCFG, &value);
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002348
Borislav Petkova97fa682010-12-23 14:07:18 +01002349 if (!(value & NBCFG_ECC_ENABLE)) {
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02002350 amd64_warn("Hardware rejected DRAM ECC enable,"
2351 "check memory DIMM configuration.\n");
Borislav Petkov2299ef72010-10-15 17:44:04 +02002352 ret = false;
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002353 } else {
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02002354 amd64_info("Hardware accepted DRAM ECC Enable\n");
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002355 }
Borislav Petkovd95cf4d2010-02-24 14:49:47 +01002356 } else {
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002357 s->flags.nb_ecc_prev = 1;
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002358 }
Borislav Petkovd95cf4d2010-02-24 14:49:47 +01002359
Borislav Petkova97fa682010-12-23 14:07:18 +01002360 debugf0("2: node %d, NBCFG=0x%08x[DramEccEn: %d]\n",
2361 nid, value, !!(value & NBCFG_ECC_ENABLE));
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002362
Borislav Petkov2299ef72010-10-15 17:44:04 +02002363 return ret;
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002364}
2365
Borislav Petkov360b7f32010-10-15 19:25:38 +02002366static void restore_ecc_error_reporting(struct ecc_settings *s, u8 nid,
2367 struct pci_dev *F3)
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002368{
Borislav Petkovc9f4f262010-12-22 19:48:20 +01002369 u32 value, mask = 0x3; /* UECC/CECC enable */
2370
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002371
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002372 if (!s->nbctl_valid)
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002373 return;
2374
Borislav Petkovc9f4f262010-12-22 19:48:20 +01002375 amd64_read_pci_cfg(F3, NBCTL, &value);
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002376 value &= ~mask;
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002377 value |= s->old_nbctl;
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002378
Borislav Petkovc9f4f262010-12-22 19:48:20 +01002379 amd64_write_pci_cfg(F3, NBCTL, value);
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002380
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002381 /* restore previous BIOS DRAM ECC "off" setting we force-enabled */
2382 if (!s->flags.nb_ecc_prev) {
Borislav Petkova97fa682010-12-23 14:07:18 +01002383 amd64_read_pci_cfg(F3, NBCFG, &value);
2384 value &= ~NBCFG_ECC_ENABLE;
2385 amd64_write_pci_cfg(F3, NBCFG, value);
Borislav Petkovd95cf4d2010-02-24 14:49:47 +01002386 }
2387
2388 /* restore the NB Enable MCGCTL bit */
Borislav Petkov2299ef72010-10-15 17:44:04 +02002389 if (toggle_ecc_err_reporting(s, nid, OFF))
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02002390 amd64_warn("Error restoring NB MCGCTL settings!\n");
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002391}
2392
Doug Thompsonf9431992009-04-27 19:46:08 +02002393/*
Borislav Petkov2299ef72010-10-15 17:44:04 +02002394 * EDAC requires that the BIOS have ECC enabled before
2395 * taking over the processing of ECC errors. A command line
2396 * option allows to force-enable hardware ECC later in
2397 * enable_ecc_error_reporting().
Doug Thompsonf9431992009-04-27 19:46:08 +02002398 */
Borislav Petkovcab4d272010-02-11 17:15:57 +01002399static const char *ecc_msg =
2400 "ECC disabled in the BIOS or no ECC capability, module will not load.\n"
2401 " Either enable ECC checking or force module loading by setting "
2402 "'ecc_enable_override'.\n"
2403 " (Note that use of the override may cause unknown side effects.)\n";
Borislav Petkovbe3468e2009-08-05 15:47:22 +02002404
Borislav Petkov2299ef72010-10-15 17:44:04 +02002405static bool ecc_enabled(struct pci_dev *F3, u8 nid)
Doug Thompsonf9431992009-04-27 19:46:08 +02002406{
2407 u32 value;
Borislav Petkov2299ef72010-10-15 17:44:04 +02002408 u8 ecc_en = 0;
Borislav Petkov06724532009-09-16 13:05:46 +02002409 bool nb_mce_en = false;
Doug Thompsonf9431992009-04-27 19:46:08 +02002410
Borislav Petkova97fa682010-12-23 14:07:18 +01002411 amd64_read_pci_cfg(F3, NBCFG, &value);
Doug Thompsonf9431992009-04-27 19:46:08 +02002412
Borislav Petkova97fa682010-12-23 14:07:18 +01002413 ecc_en = !!(value & NBCFG_ECC_ENABLE);
Borislav Petkov2299ef72010-10-15 17:44:04 +02002414 amd64_info("DRAM ECC %s.\n", (ecc_en ? "enabled" : "disabled"));
Doug Thompsonf9431992009-04-27 19:46:08 +02002415
Borislav Petkov2299ef72010-10-15 17:44:04 +02002416 nb_mce_en = amd64_nb_mce_bank_enabled_on_node(nid);
Borislav Petkov06724532009-09-16 13:05:46 +02002417 if (!nb_mce_en)
Borislav Petkov2299ef72010-10-15 17:44:04 +02002418 amd64_notice("NB MCE bank disabled, set MSR "
2419 "0x%08x[4] on node %d to enable.\n",
2420 MSR_IA32_MCG_CTL, nid);
Doug Thompsonf9431992009-04-27 19:46:08 +02002421
Borislav Petkov2299ef72010-10-15 17:44:04 +02002422 if (!ecc_en || !nb_mce_en) {
2423 amd64_notice("%s", ecc_msg);
2424 return false;
Borislav Petkov43f5e682009-12-21 18:55:18 +01002425 }
Borislav Petkov2299ef72010-10-15 17:44:04 +02002426 return true;
Doug Thompsonf9431992009-04-27 19:46:08 +02002427}
2428
Doug Thompson7d6034d2009-04-27 20:01:01 +02002429struct mcidev_sysfs_attribute sysfs_attrs[ARRAY_SIZE(amd64_dbg_attrs) +
2430 ARRAY_SIZE(amd64_inj_attrs) +
2431 1];
2432
2433struct mcidev_sysfs_attribute terminator = { .attr = { .name = NULL } };
2434
Borislav Petkov360b7f32010-10-15 19:25:38 +02002435static void set_mc_sysfs_attrs(struct mem_ctl_info *mci)
Doug Thompson7d6034d2009-04-27 20:01:01 +02002436{
2437 unsigned int i = 0, j = 0;
2438
2439 for (; i < ARRAY_SIZE(amd64_dbg_attrs); i++)
2440 sysfs_attrs[i] = amd64_dbg_attrs[i];
2441
Borislav Petkova135cef2010-11-26 19:24:44 +01002442 if (boot_cpu_data.x86 >= 0x10)
2443 for (j = 0; j < ARRAY_SIZE(amd64_inj_attrs); j++, i++)
2444 sysfs_attrs[i] = amd64_inj_attrs[j];
Doug Thompson7d6034d2009-04-27 20:01:01 +02002445
2446 sysfs_attrs[i] = terminator;
2447
2448 mci->mc_driver_sysfs_attributes = sysfs_attrs;
2449}
2450
Borislav Petkovdf71a052011-01-19 18:15:10 +01002451static void setup_mci_misc_attrs(struct mem_ctl_info *mci,
2452 struct amd64_family_type *fam)
Doug Thompson7d6034d2009-04-27 20:01:01 +02002453{
2454 struct amd64_pvt *pvt = mci->pvt_info;
2455
2456 mci->mtype_cap = MEM_FLAG_DDR2 | MEM_FLAG_RDDR2;
2457 mci->edac_ctl_cap = EDAC_FLAG_NONE;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002458
Borislav Petkov5980bb92011-01-07 16:26:49 +01002459 if (pvt->nbcap & NBCAP_SECDED)
Doug Thompson7d6034d2009-04-27 20:01:01 +02002460 mci->edac_ctl_cap |= EDAC_FLAG_SECDED;
2461
Borislav Petkov5980bb92011-01-07 16:26:49 +01002462 if (pvt->nbcap & NBCAP_CHIPKILL)
Doug Thompson7d6034d2009-04-27 20:01:01 +02002463 mci->edac_ctl_cap |= EDAC_FLAG_S4ECD4ED;
2464
2465 mci->edac_cap = amd64_determine_edac_cap(pvt);
2466 mci->mod_name = EDAC_MOD_STR;
2467 mci->mod_ver = EDAC_AMD64_VERSION;
Borislav Petkovdf71a052011-01-19 18:15:10 +01002468 mci->ctl_name = fam->ctl_name;
Borislav Petkov8d5b5d92010-10-01 20:11:07 +02002469 mci->dev_name = pci_name(pvt->F2);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002470 mci->ctl_page_to_phys = NULL;
2471
Doug Thompson7d6034d2009-04-27 20:01:01 +02002472 /* memory scrubber interface */
2473 mci->set_sdram_scrub_rate = amd64_set_scrub_rate;
2474 mci->get_sdram_scrub_rate = amd64_get_scrub_rate;
2475}
2476
Borislav Petkov0092b202010-10-01 19:20:05 +02002477/*
2478 * returns a pointer to the family descriptor on success, NULL otherwise.
2479 */
2480static struct amd64_family_type *amd64_per_family_init(struct amd64_pvt *pvt)
Borislav Petkov395ae782010-10-01 18:38:19 +02002481{
Borislav Petkov0092b202010-10-01 19:20:05 +02002482 u8 fam = boot_cpu_data.x86;
2483 struct amd64_family_type *fam_type = NULL;
2484
2485 switch (fam) {
Borislav Petkov395ae782010-10-01 18:38:19 +02002486 case 0xf:
Borislav Petkov0092b202010-10-01 19:20:05 +02002487 fam_type = &amd64_family_types[K8_CPUS];
Borislav Petkovb8cfa022010-10-01 19:35:38 +02002488 pvt->ops = &amd64_family_types[K8_CPUS].ops;
Borislav Petkov395ae782010-10-01 18:38:19 +02002489 break;
Borislav Petkovdf71a052011-01-19 18:15:10 +01002490
Borislav Petkov395ae782010-10-01 18:38:19 +02002491 case 0x10:
Borislav Petkov0092b202010-10-01 19:20:05 +02002492 fam_type = &amd64_family_types[F10_CPUS];
Borislav Petkovb8cfa022010-10-01 19:35:38 +02002493 pvt->ops = &amd64_family_types[F10_CPUS].ops;
Borislav Petkovdf71a052011-01-19 18:15:10 +01002494 break;
2495
2496 case 0x15:
2497 fam_type = &amd64_family_types[F15_CPUS];
2498 pvt->ops = &amd64_family_types[F15_CPUS].ops;
Borislav Petkov395ae782010-10-01 18:38:19 +02002499 break;
2500
2501 default:
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02002502 amd64_err("Unsupported family!\n");
Borislav Petkov0092b202010-10-01 19:20:05 +02002503 return NULL;
Borislav Petkov395ae782010-10-01 18:38:19 +02002504 }
Borislav Petkov0092b202010-10-01 19:20:05 +02002505
Borislav Petkovb8cfa022010-10-01 19:35:38 +02002506 pvt->ext_model = boot_cpu_data.x86_model >> 4;
2507
Borislav Petkovdf71a052011-01-19 18:15:10 +01002508 amd64_info("%s %sdetected (node %d).\n", fam_type->ctl_name,
Borislav Petkov0092b202010-10-01 19:20:05 +02002509 (fam == 0xf ?
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02002510 (pvt->ext_model >= K8_REV_F ? "revF or later "
2511 : "revE or earlier ")
2512 : ""), pvt->mc_node_id);
Borislav Petkov0092b202010-10-01 19:20:05 +02002513 return fam_type;
Borislav Petkov395ae782010-10-01 18:38:19 +02002514}
2515
Borislav Petkov2299ef72010-10-15 17:44:04 +02002516static int amd64_init_one_instance(struct pci_dev *F2)
Doug Thompson7d6034d2009-04-27 20:01:01 +02002517{
2518 struct amd64_pvt *pvt = NULL;
Borislav Petkov0092b202010-10-01 19:20:05 +02002519 struct amd64_family_type *fam_type = NULL;
Borislav Petkov360b7f32010-10-15 19:25:38 +02002520 struct mem_ctl_info *mci = NULL;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002521 int err = 0, ret;
Borislav Petkov360b7f32010-10-15 19:25:38 +02002522 u8 nid = get_node_id(F2);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002523
2524 ret = -ENOMEM;
2525 pvt = kzalloc(sizeof(struct amd64_pvt), GFP_KERNEL);
2526 if (!pvt)
Borislav Petkov360b7f32010-10-15 19:25:38 +02002527 goto err_ret;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002528
Borislav Petkov360b7f32010-10-15 19:25:38 +02002529 pvt->mc_node_id = nid;
Borislav Petkov8d5b5d92010-10-01 20:11:07 +02002530 pvt->F2 = F2;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002531
Borislav Petkov395ae782010-10-01 18:38:19 +02002532 ret = -EINVAL;
Borislav Petkov0092b202010-10-01 19:20:05 +02002533 fam_type = amd64_per_family_init(pvt);
2534 if (!fam_type)
Borislav Petkov395ae782010-10-01 18:38:19 +02002535 goto err_free;
2536
Doug Thompson7d6034d2009-04-27 20:01:01 +02002537 ret = -ENODEV;
Borislav Petkov360b7f32010-10-15 19:25:38 +02002538 err = reserve_mc_sibling_devs(pvt, fam_type->f1_id, fam_type->f3_id);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002539 if (err)
2540 goto err_free;
2541
Borislav Petkov360b7f32010-10-15 19:25:38 +02002542 read_mc_regs(pvt);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002543
Doug Thompson7d6034d2009-04-27 20:01:01 +02002544 /*
2545 * We need to determine how many memory channels there are. Then use
2546 * that information for calculating the size of the dynamic instance
Borislav Petkov360b7f32010-10-15 19:25:38 +02002547 * tables in the 'mci' structure.
Doug Thompson7d6034d2009-04-27 20:01:01 +02002548 */
Borislav Petkov360b7f32010-10-15 19:25:38 +02002549 ret = -EINVAL;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002550 pvt->channel_count = pvt->ops->early_channel_count(pvt);
2551 if (pvt->channel_count < 0)
Borislav Petkov360b7f32010-10-15 19:25:38 +02002552 goto err_siblings;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002553
2554 ret = -ENOMEM;
Borislav Petkov11c75ea2010-11-29 19:49:02 +01002555 mci = edac_mc_alloc(0, pvt->csels[0].b_cnt, pvt->channel_count, nid);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002556 if (!mci)
Borislav Petkov360b7f32010-10-15 19:25:38 +02002557 goto err_siblings;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002558
2559 mci->pvt_info = pvt;
Borislav Petkov8d5b5d92010-10-01 20:11:07 +02002560 mci->dev = &pvt->F2->dev;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002561
Borislav Petkovdf71a052011-01-19 18:15:10 +01002562 setup_mci_misc_attrs(mci, fam_type);
Borislav Petkov360b7f32010-10-15 19:25:38 +02002563
2564 if (init_csrows(mci))
Doug Thompson7d6034d2009-04-27 20:01:01 +02002565 mci->edac_cap = EDAC_FLAG_NONE;
2566
Borislav Petkov360b7f32010-10-15 19:25:38 +02002567 set_mc_sysfs_attrs(mci);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002568
2569 ret = -ENODEV;
2570 if (edac_mc_add_mc(mci)) {
2571 debugf1("failed edac_mc_add_mc()\n");
2572 goto err_add_mc;
2573 }
2574
Borislav Petkov549d0422009-07-24 13:51:42 +02002575 /* register stuff with EDAC MCE */
2576 if (report_gart_errors)
2577 amd_report_gart_errors(true);
2578
2579 amd_register_ecc_decoder(amd64_decode_bus_error);
2580
Borislav Petkov360b7f32010-10-15 19:25:38 +02002581 mcis[nid] = mci;
2582
2583 atomic_inc(&drv_instances);
2584
Doug Thompson7d6034d2009-04-27 20:01:01 +02002585 return 0;
2586
2587err_add_mc:
2588 edac_mc_free(mci);
2589
Borislav Petkov360b7f32010-10-15 19:25:38 +02002590err_siblings:
2591 free_mc_sibling_devs(pvt);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002592
Borislav Petkov360b7f32010-10-15 19:25:38 +02002593err_free:
2594 kfree(pvt);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002595
Borislav Petkov360b7f32010-10-15 19:25:38 +02002596err_ret:
Doug Thompson7d6034d2009-04-27 20:01:01 +02002597 return ret;
2598}
2599
Borislav Petkov2299ef72010-10-15 17:44:04 +02002600static int __devinit amd64_probe_one_instance(struct pci_dev *pdev,
Borislav Petkovb8cfa022010-10-01 19:35:38 +02002601 const struct pci_device_id *mc_type)
Doug Thompson7d6034d2009-04-27 20:01:01 +02002602{
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002603 u8 nid = get_node_id(pdev);
Borislav Petkov2299ef72010-10-15 17:44:04 +02002604 struct pci_dev *F3 = node_to_amd_nb(nid)->misc;
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002605 struct ecc_settings *s;
Borislav Petkov2299ef72010-10-15 17:44:04 +02002606 int ret = 0;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002607
Doug Thompson7d6034d2009-04-27 20:01:01 +02002608 ret = pci_enable_device(pdev);
Borislav Petkovb8cfa022010-10-01 19:35:38 +02002609 if (ret < 0) {
Doug Thompson7d6034d2009-04-27 20:01:01 +02002610 debugf0("ret=%d\n", ret);
Borislav Petkovb8cfa022010-10-01 19:35:38 +02002611 return -EIO;
2612 }
2613
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002614 ret = -ENOMEM;
2615 s = kzalloc(sizeof(struct ecc_settings), GFP_KERNEL);
2616 if (!s)
Borislav Petkov2299ef72010-10-15 17:44:04 +02002617 goto err_out;
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002618
2619 ecc_stngs[nid] = s;
2620
Borislav Petkov2299ef72010-10-15 17:44:04 +02002621 if (!ecc_enabled(F3, nid)) {
2622 ret = -ENODEV;
2623
2624 if (!ecc_enable_override)
2625 goto err_enable;
2626
2627 amd64_warn("Forcing ECC on!\n");
2628
2629 if (!enable_ecc_error_reporting(s, nid, F3))
2630 goto err_enable;
2631 }
2632
2633 ret = amd64_init_one_instance(pdev);
Borislav Petkov360b7f32010-10-15 19:25:38 +02002634 if (ret < 0) {
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002635 amd64_err("Error probing instance: %d\n", nid);
Borislav Petkov360b7f32010-10-15 19:25:38 +02002636 restore_ecc_error_reporting(s, nid, F3);
2637 }
Doug Thompson7d6034d2009-04-27 20:01:01 +02002638
2639 return ret;
Borislav Petkov2299ef72010-10-15 17:44:04 +02002640
2641err_enable:
2642 kfree(s);
2643 ecc_stngs[nid] = NULL;
2644
2645err_out:
2646 return ret;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002647}
2648
2649static void __devexit amd64_remove_one_instance(struct pci_dev *pdev)
2650{
2651 struct mem_ctl_info *mci;
2652 struct amd64_pvt *pvt;
Borislav Petkov360b7f32010-10-15 19:25:38 +02002653 u8 nid = get_node_id(pdev);
2654 struct pci_dev *F3 = node_to_amd_nb(nid)->misc;
2655 struct ecc_settings *s = ecc_stngs[nid];
Doug Thompson7d6034d2009-04-27 20:01:01 +02002656
2657 /* Remove from EDAC CORE tracking list */
2658 mci = edac_mc_del_mc(&pdev->dev);
2659 if (!mci)
2660 return;
2661
2662 pvt = mci->pvt_info;
2663
Borislav Petkov360b7f32010-10-15 19:25:38 +02002664 restore_ecc_error_reporting(s, nid, F3);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002665
Borislav Petkov360b7f32010-10-15 19:25:38 +02002666 free_mc_sibling_devs(pvt);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002667
Borislav Petkov549d0422009-07-24 13:51:42 +02002668 /* unregister from EDAC MCE */
2669 amd_report_gart_errors(false);
2670 amd_unregister_ecc_decoder(amd64_decode_bus_error);
2671
Borislav Petkov360b7f32010-10-15 19:25:38 +02002672 kfree(ecc_stngs[nid]);
2673 ecc_stngs[nid] = NULL;
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002674
Doug Thompson7d6034d2009-04-27 20:01:01 +02002675 /* Free the EDAC CORE resources */
Borislav Petkov8f68ed92009-12-21 15:15:59 +01002676 mci->pvt_info = NULL;
Borislav Petkov360b7f32010-10-15 19:25:38 +02002677 mcis[nid] = NULL;
Borislav Petkov8f68ed92009-12-21 15:15:59 +01002678
2679 kfree(pvt);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002680 edac_mc_free(mci);
2681}
2682
2683/*
2684 * This table is part of the interface for loading drivers for PCI devices. The
2685 * PCI core identifies what devices are on a system during boot, and then
2686 * inquiry this table to see if this driver is for a given device found.
2687 */
2688static const struct pci_device_id amd64_pci_table[] __devinitdata = {
2689 {
2690 .vendor = PCI_VENDOR_ID_AMD,
2691 .device = PCI_DEVICE_ID_AMD_K8_NB_MEMCTL,
2692 .subvendor = PCI_ANY_ID,
2693 .subdevice = PCI_ANY_ID,
2694 .class = 0,
2695 .class_mask = 0,
Doug Thompson7d6034d2009-04-27 20:01:01 +02002696 },
2697 {
2698 .vendor = PCI_VENDOR_ID_AMD,
2699 .device = PCI_DEVICE_ID_AMD_10H_NB_DRAM,
2700 .subvendor = PCI_ANY_ID,
2701 .subdevice = PCI_ANY_ID,
2702 .class = 0,
2703 .class_mask = 0,
Doug Thompson7d6034d2009-04-27 20:01:01 +02002704 },
Borislav Petkovdf71a052011-01-19 18:15:10 +01002705 {
2706 .vendor = PCI_VENDOR_ID_AMD,
2707 .device = PCI_DEVICE_ID_AMD_15H_NB_F2,
2708 .subvendor = PCI_ANY_ID,
2709 .subdevice = PCI_ANY_ID,
2710 .class = 0,
2711 .class_mask = 0,
2712 },
2713
Doug Thompson7d6034d2009-04-27 20:01:01 +02002714 {0, }
2715};
2716MODULE_DEVICE_TABLE(pci, amd64_pci_table);
2717
2718static struct pci_driver amd64_pci_driver = {
2719 .name = EDAC_MOD_STR,
Borislav Petkov2299ef72010-10-15 17:44:04 +02002720 .probe = amd64_probe_one_instance,
Doug Thompson7d6034d2009-04-27 20:01:01 +02002721 .remove = __devexit_p(amd64_remove_one_instance),
2722 .id_table = amd64_pci_table,
2723};
2724
Borislav Petkov360b7f32010-10-15 19:25:38 +02002725static void setup_pci_device(void)
Doug Thompson7d6034d2009-04-27 20:01:01 +02002726{
2727 struct mem_ctl_info *mci;
2728 struct amd64_pvt *pvt;
2729
2730 if (amd64_ctl_pci)
2731 return;
2732
Borislav Petkovcc4d8862010-10-13 16:11:59 +02002733 mci = mcis[0];
Doug Thompson7d6034d2009-04-27 20:01:01 +02002734 if (mci) {
2735
2736 pvt = mci->pvt_info;
2737 amd64_ctl_pci =
Borislav Petkov8d5b5d92010-10-01 20:11:07 +02002738 edac_pci_create_generic_ctl(&pvt->F2->dev, EDAC_MOD_STR);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002739
2740 if (!amd64_ctl_pci) {
2741 pr_warning("%s(): Unable to create PCI control\n",
2742 __func__);
2743
2744 pr_warning("%s(): PCI error report via EDAC not set\n",
2745 __func__);
2746 }
2747 }
2748}
2749
2750static int __init amd64_edac_init(void)
2751{
Borislav Petkov360b7f32010-10-15 19:25:38 +02002752 int err = -ENODEV;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002753
Borislav Petkovdf71a052011-01-19 18:15:10 +01002754 printk(KERN_INFO "AMD64 EDAC driver v%s\n", EDAC_AMD64_VERSION);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002755
2756 opstate_init();
2757
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +02002758 if (amd_cache_northbridges() < 0)
Borislav Petkov56b34b91e2009-12-21 18:13:01 +01002759 goto err_ret;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002760
Borislav Petkovcc4d8862010-10-13 16:11:59 +02002761 err = -ENOMEM;
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002762 mcis = kzalloc(amd_nb_num() * sizeof(mcis[0]), GFP_KERNEL);
2763 ecc_stngs = kzalloc(amd_nb_num() * sizeof(ecc_stngs[0]), GFP_KERNEL);
Borislav Petkov360b7f32010-10-15 19:25:38 +02002764 if (!(mcis && ecc_stngs))
Borislav Petkova9f0fbe2011-03-29 18:10:53 +02002765 goto err_free;
Borislav Petkovcc4d8862010-10-13 16:11:59 +02002766
Borislav Petkov50542252009-12-11 18:14:40 +01002767 msrs = msrs_alloc();
Borislav Petkov56b34b91e2009-12-21 18:13:01 +01002768 if (!msrs)
Borislav Petkov360b7f32010-10-15 19:25:38 +02002769 goto err_free;
Borislav Petkov50542252009-12-11 18:14:40 +01002770
Doug Thompson7d6034d2009-04-27 20:01:01 +02002771 err = pci_register_driver(&amd64_pci_driver);
2772 if (err)
Borislav Petkov56b34b91e2009-12-21 18:13:01 +01002773 goto err_pci;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002774
Borislav Petkov56b34b91e2009-12-21 18:13:01 +01002775 err = -ENODEV;
Borislav Petkov360b7f32010-10-15 19:25:38 +02002776 if (!atomic_read(&drv_instances))
2777 goto err_no_instances;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002778
Borislav Petkov360b7f32010-10-15 19:25:38 +02002779 setup_pci_device();
2780 return 0;
Borislav Petkov56b34b91e2009-12-21 18:13:01 +01002781
Borislav Petkov360b7f32010-10-15 19:25:38 +02002782err_no_instances:
Doug Thompson7d6034d2009-04-27 20:01:01 +02002783 pci_unregister_driver(&amd64_pci_driver);
Borislav Petkovcc4d8862010-10-13 16:11:59 +02002784
Borislav Petkov56b34b91e2009-12-21 18:13:01 +01002785err_pci:
2786 msrs_free(msrs);
2787 msrs = NULL;
Borislav Petkovcc4d8862010-10-13 16:11:59 +02002788
Borislav Petkov360b7f32010-10-15 19:25:38 +02002789err_free:
2790 kfree(mcis);
2791 mcis = NULL;
2792
2793 kfree(ecc_stngs);
2794 ecc_stngs = NULL;
2795
Borislav Petkov56b34b91e2009-12-21 18:13:01 +01002796err_ret:
Doug Thompson7d6034d2009-04-27 20:01:01 +02002797 return err;
2798}
2799
2800static void __exit amd64_edac_exit(void)
2801{
2802 if (amd64_ctl_pci)
2803 edac_pci_release_generic_ctl(amd64_ctl_pci);
2804
2805 pci_unregister_driver(&amd64_pci_driver);
Borislav Petkov50542252009-12-11 18:14:40 +01002806
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002807 kfree(ecc_stngs);
2808 ecc_stngs = NULL;
2809
Borislav Petkovcc4d8862010-10-13 16:11:59 +02002810 kfree(mcis);
2811 mcis = NULL;
2812
Borislav Petkov50542252009-12-11 18:14:40 +01002813 msrs_free(msrs);
2814 msrs = NULL;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002815}
2816
2817module_init(amd64_edac_init);
2818module_exit(amd64_edac_exit);
2819
2820MODULE_LICENSE("GPL");
2821MODULE_AUTHOR("SoftwareBitMaker: Doug Thompson, "
2822 "Dave Peterson, Thayne Harbaugh");
2823MODULE_DESCRIPTION("MC support for AMD64 memory controllers - "
2824 EDAC_AMD64_VERSION);
2825
2826module_param(edac_op_state, int, 0444);
2827MODULE_PARM_DESC(edac_op_state, "EDAC Error Reporting state: 0=Poll,1=NMI");