blob: 7051c4ce9b9315d3baf6a1e4ecc142026e75e0da [file] [log] [blame]
Alan Jenkins9e1b9b82009-11-07 21:03:54 +00001config SYMBOL_PREFIX
2 string
3 default "_"
4
Bryan Wu1394f032007-05-06 14:50:22 -07005config MMU
Mike Frysingerbac7d892009-06-07 03:46:06 -04006 def_bool n
Bryan Wu1394f032007-05-06 14:50:22 -07007
8config FPU
Mike Frysingerbac7d892009-06-07 03:46:06 -04009 def_bool n
Bryan Wu1394f032007-05-06 14:50:22 -070010
11config RWSEM_GENERIC_SPINLOCK
Mike Frysingerbac7d892009-06-07 03:46:06 -040012 def_bool y
Bryan Wu1394f032007-05-06 14:50:22 -070013
14config RWSEM_XCHGADD_ALGORITHM
Mike Frysingerbac7d892009-06-07 03:46:06 -040015 def_bool n
Bryan Wu1394f032007-05-06 14:50:22 -070016
17config BLACKFIN
Mike Frysingerbac7d892009-06-07 03:46:06 -040018 def_bool y
Mike Frysinger652afdc2010-01-25 22:12:32 +000019 select HAVE_ARCH_KGDB
Mike Frysingere8f263d2010-01-26 07:33:53 +000020 select HAVE_ARCH_TRACEHOOK
Mike Frysinger1ee76d72009-06-10 04:45:29 -040021 select HAVE_FUNCTION_GRAPH_TRACER
Mike Frysinger1c873be2009-06-09 07:25:09 -040022 select HAVE_FUNCTION_TRACER
Mike Frysingeraebfef02010-01-22 07:35:20 -050023 select HAVE_FUNCTION_TRACE_MCOUNT_TEST
Sam Ravnborgec7748b2008-02-09 10:46:40 +010024 select HAVE_IDE
Barry Songd86bfb12010-01-07 04:11:17 +000025 select HAVE_KERNEL_GZIP if RAMKERNEL
26 select HAVE_KERNEL_BZIP2 if RAMKERNEL
27 select HAVE_KERNEL_LZMA if RAMKERNEL
Mathieu Desnoyers42d4b832008-02-02 15:10:34 -050028 select HAVE_OPROFILE
Michael Hennericha4f0b32c2008-11-18 17:48:22 +080029 select ARCH_WANT_OPTIONAL_GPIOLIB
Bryan Wu1394f032007-05-06 14:50:22 -070030
Mike Frysingerddf9dda2009-06-13 07:42:58 -040031config GENERIC_CSUM
32 def_bool y
33
Mike Frysinger70f12562009-06-07 17:18:25 -040034config GENERIC_BUG
35 def_bool y
36 depends on BUG
37
Aubrey Lie3defff2007-05-21 18:09:11 +080038config ZONE_DMA
Mike Frysingerbac7d892009-06-07 03:46:06 -040039 def_bool y
Aubrey Lie3defff2007-05-21 18:09:11 +080040
Bryan Wu1394f032007-05-06 14:50:22 -070041config GENERIC_FIND_NEXT_BIT
Mike Frysingerbac7d892009-06-07 03:46:06 -040042 def_bool y
Bryan Wu1394f032007-05-06 14:50:22 -070043
Bryan Wu1394f032007-05-06 14:50:22 -070044config GENERIC_HARDIRQS
Mike Frysingerbac7d892009-06-07 03:46:06 -040045 def_bool y
Bryan Wu1394f032007-05-06 14:50:22 -070046
47config GENERIC_IRQ_PROBE
Mike Frysingerbac7d892009-06-07 03:46:06 -040048 def_bool y
Bryan Wu1394f032007-05-06 14:50:22 -070049
Michael Hennerich796dada2009-09-30 07:54:40 +000050config GENERIC_HARDIRQS_NO__DO_IRQ
51 def_bool y
52
Michael Hennerichb2d15832007-07-24 15:46:36 +080053config GENERIC_GPIO
Mike Frysingerbac7d892009-06-07 03:46:06 -040054 def_bool y
Bryan Wu1394f032007-05-06 14:50:22 -070055
56config FORCE_MAX_ZONEORDER
57 int
58 default "14"
59
60config GENERIC_CALIBRATE_DELAY
Mike Frysingerbac7d892009-06-07 03:46:06 -040061 def_bool y
Bryan Wu1394f032007-05-06 14:50:22 -070062
Mike Frysinger6fa68e72009-06-08 18:45:01 -040063config LOCKDEP_SUPPORT
64 def_bool y
65
Mike Frysingerc7b412f2009-06-08 18:44:45 -040066config STACKTRACE_SUPPORT
67 def_bool y
68
Mike Frysinger8f860012009-06-08 12:49:48 -040069config TRACE_IRQFLAGS_SUPPORT
70 def_bool y
Bryan Wu1394f032007-05-06 14:50:22 -070071
Bryan Wu1394f032007-05-06 14:50:22 -070072source "init/Kconfig"
Matt Helsleydc52ddc2008-10-18 20:27:21 -070073
Bryan Wu1394f032007-05-06 14:50:22 -070074source "kernel/Kconfig.preempt"
75
Matt Helsleydc52ddc2008-10-18 20:27:21 -070076source "kernel/Kconfig.freezer"
77
Bryan Wu1394f032007-05-06 14:50:22 -070078menu "Blackfin Processor Options"
79
80comment "Processor and Board Settings"
81
82choice
83 prompt "CPU"
84 default BF533
85
Bryan Wu2f6f4bc2008-11-18 17:48:21 +080086config BF512
87 bool "BF512"
88 help
89 BF512 Processor Support.
90
91config BF514
92 bool "BF514"
93 help
94 BF514 Processor Support.
95
96config BF516
97 bool "BF516"
98 help
99 BF516 Processor Support.
100
101config BF518
102 bool "BF518"
103 help
104 BF518 Processor Support.
105
Michael Hennerich59003142007-10-21 16:54:27 +0800106config BF522
107 bool "BF522"
108 help
109 BF522 Processor Support.
110
Mike Frysinger1545a112007-12-24 16:54:48 +0800111config BF523
112 bool "BF523"
113 help
114 BF523 Processor Support.
115
116config BF524
117 bool "BF524"
118 help
119 BF524 Processor Support.
120
Michael Hennerich59003142007-10-21 16:54:27 +0800121config BF525
122 bool "BF525"
123 help
124 BF525 Processor Support.
125
Mike Frysinger1545a112007-12-24 16:54:48 +0800126config BF526
127 bool "BF526"
128 help
129 BF526 Processor Support.
130
Michael Hennerich59003142007-10-21 16:54:27 +0800131config BF527
132 bool "BF527"
133 help
134 BF527 Processor Support.
135
Bryan Wu1394f032007-05-06 14:50:22 -0700136config BF531
137 bool "BF531"
138 help
139 BF531 Processor Support.
140
141config BF532
142 bool "BF532"
143 help
144 BF532 Processor Support.
145
146config BF533
147 bool "BF533"
148 help
149 BF533 Processor Support.
150
151config BF534
152 bool "BF534"
153 help
154 BF534 Processor Support.
155
156config BF536
157 bool "BF536"
158 help
159 BF536 Processor Support.
160
161config BF537
162 bool "BF537"
163 help
164 BF537 Processor Support.
165
Michael Hennerichdc26aec2008-11-18 17:48:22 +0800166config BF538
167 bool "BF538"
168 help
169 BF538 Processor Support.
170
171config BF539
172 bool "BF539"
173 help
174 BF539 Processor Support.
175
Mike Frysinger5df326a2009-11-16 23:49:41 +0000176config BF542_std
Roy Huang24a07a12007-07-12 22:41:45 +0800177 bool "BF542"
178 help
179 BF542 Processor Support.
180
Mike Frysinger2f89c062009-02-04 16:49:45 +0800181config BF542M
182 bool "BF542m"
183 help
184 BF542 Processor Support.
185
Mike Frysinger5df326a2009-11-16 23:49:41 +0000186config BF544_std
Roy Huang24a07a12007-07-12 22:41:45 +0800187 bool "BF544"
188 help
189 BF544 Processor Support.
190
Mike Frysinger2f89c062009-02-04 16:49:45 +0800191config BF544M
192 bool "BF544m"
193 help
194 BF544 Processor Support.
195
Mike Frysinger5df326a2009-11-16 23:49:41 +0000196config BF547_std
Mike Frysinger7c7fd172007-11-15 21:10:21 +0800197 bool "BF547"
198 help
199 BF547 Processor Support.
200
Mike Frysinger2f89c062009-02-04 16:49:45 +0800201config BF547M
202 bool "BF547m"
203 help
204 BF547 Processor Support.
205
Mike Frysinger5df326a2009-11-16 23:49:41 +0000206config BF548_std
Roy Huang24a07a12007-07-12 22:41:45 +0800207 bool "BF548"
208 help
209 BF548 Processor Support.
210
Mike Frysinger2f89c062009-02-04 16:49:45 +0800211config BF548M
212 bool "BF548m"
213 help
214 BF548 Processor Support.
215
Mike Frysinger5df326a2009-11-16 23:49:41 +0000216config BF549_std
Roy Huang24a07a12007-07-12 22:41:45 +0800217 bool "BF549"
218 help
219 BF549 Processor Support.
220
Mike Frysinger2f89c062009-02-04 16:49:45 +0800221config BF549M
222 bool "BF549m"
223 help
224 BF549 Processor Support.
225
Bryan Wu1394f032007-05-06 14:50:22 -0700226config BF561
227 bool "BF561"
228 help
Mike Frysingercd88b4d2008-10-09 12:03:22 +0800229 BF561 Processor Support.
Bryan Wu1394f032007-05-06 14:50:22 -0700230
231endchoice
232
Graf Yang46fa5ee2009-01-07 23:14:39 +0800233config SMP
234 depends on BF561
Yi Li0d152c22009-12-28 10:21:49 +0000235 select TICKSOURCE_CORETMR
Graf Yang46fa5ee2009-01-07 23:14:39 +0800236 bool "Symmetric multi-processing support"
237 ---help---
238 This enables support for systems with more than one CPU,
239 like the dual core BF561. If you have a system with only one
240 CPU, say N. If you have a system with more than one CPU, say Y.
241
242 If you don't know what to do here, say N.
243
244config NR_CPUS
245 int
246 depends on SMP
247 default 2 if BF561
248
Graf Yang0b39db22009-12-28 11:13:51 +0000249config HOTPLUG_CPU
250 bool "Support for hot-pluggable CPUs"
251 depends on SMP && HOTPLUG
252 default y
253
Graf Yang46fa5ee2009-01-07 23:14:39 +0800254config IRQ_PER_CPU
255 bool
256 depends on SMP
257 default y
258
Graf Yangead9b112009-12-14 08:01:08 +0000259config HAVE_LEGACY_PER_CPU_AREA
260 def_bool y
261 depends on SMP
262
Mike Frysinger0c0497c2008-10-09 17:32:28 +0800263config BF_REV_MIN
264 int
Mike Frysinger2f89c062009-02-04 16:49:45 +0800265 default 0 if (BF51x || BF52x || (BF54x && !BF54xM))
Mike Frysinger0c0497c2008-10-09 17:32:28 +0800266 default 2 if (BF537 || BF536 || BF534)
Mike Frysinger2f89c062009-02-04 16:49:45 +0800267 default 3 if (BF561 || BF533 || BF532 || BF531 || BF54xM)
Bryan Wu2f6f4bc2008-11-18 17:48:21 +0800268 default 4 if (BF538 || BF539)
Mike Frysinger0c0497c2008-10-09 17:32:28 +0800269
270config BF_REV_MAX
271 int
Mike Frysinger2f89c062009-02-04 16:49:45 +0800272 default 2 if (BF51x || BF52x || (BF54x && !BF54xM))
273 default 3 if (BF537 || BF536 || BF534 || BF54xM)
Bryan Wu2f6f4bc2008-11-18 17:48:21 +0800274 default 5 if (BF561 || BF538 || BF539)
Mike Frysinger0c0497c2008-10-09 17:32:28 +0800275 default 6 if (BF533 || BF532 || BF531)
276
Bryan Wu1394f032007-05-06 14:50:22 -0700277choice
278 prompt "Silicon Rev"
Mike Frysingerf8b55652009-04-13 21:58:34 +0000279 default BF_REV_0_0 if (BF51x || BF52x)
280 default BF_REV_0_2 if (BF534 || BF536 || BF537 || (BF54x && !BF54xM))
Mike Frysinger2f89c062009-02-04 16:49:45 +0800281 default BF_REV_0_3 if (BF531 || BF532 || BF533 || BF54xM || BF561)
Roy Huang24a07a12007-07-12 22:41:45 +0800282
283config BF_REV_0_0
284 bool "0.0"
Mike Frysinger2f89c062009-02-04 16:49:45 +0800285 depends on (BF51x || BF52x || (BF54x && !BF54xM))
Michael Hennerich59003142007-10-21 16:54:27 +0800286
287config BF_REV_0_1
Mike Frysingerd07f4382007-11-15 15:49:17 +0800288 bool "0.1"
Mike Frysinger3d15f302009-06-15 16:21:44 +0000289 depends on (BF51x || BF52x || (BF54x && !BF54xM))
Bryan Wu1394f032007-05-06 14:50:22 -0700290
291config BF_REV_0_2
292 bool "0.2"
Mike Frysinger2f89c062009-02-04 16:49:45 +0800293 depends on (BF52x || BF537 || BF536 || BF534 || (BF54x && !BF54xM))
Bryan Wu1394f032007-05-06 14:50:22 -0700294
295config BF_REV_0_3
296 bool "0.3"
Mike Frysinger2f89c062009-02-04 16:49:45 +0800297 depends on (BF54xM || BF561 || BF537 || BF536 || BF534 || BF533 || BF532 || BF531)
Bryan Wu1394f032007-05-06 14:50:22 -0700298
299config BF_REV_0_4
300 bool "0.4"
Michael Hennerichdc26aec2008-11-18 17:48:22 +0800301 depends on (BF561 || BF533 || BF532 || BF531 || BF538 || BF539)
Bryan Wu1394f032007-05-06 14:50:22 -0700302
303config BF_REV_0_5
304 bool "0.5"
Michael Hennerichdc26aec2008-11-18 17:48:22 +0800305 depends on (BF561 || BF533 || BF532 || BF531 || BF538 || BF539)
Bryan Wu1394f032007-05-06 14:50:22 -0700306
Mike Frysinger49f72532008-10-09 12:06:27 +0800307config BF_REV_0_6
308 bool "0.6"
309 depends on (BF533 || BF532 || BF531)
310
Jie Zhangde3025f2007-06-25 18:04:12 +0800311config BF_REV_ANY
312 bool "any"
313
314config BF_REV_NONE
315 bool "none"
316
Bryan Wu1394f032007-05-06 14:50:22 -0700317endchoice
318
Roy Huang24a07a12007-07-12 22:41:45 +0800319config BF53x
320 bool
321 depends on (BF531 || BF532 || BF533 || BF534 || BF536 || BF537)
322 default y
323
Bryan Wu1394f032007-05-06 14:50:22 -0700324config MEM_GENERIC_BOARD
325 bool
326 depends on GENERIC_BOARD
327 default y
328
329config MEM_MT48LC64M4A2FB_7E
330 bool
331 depends on (BFIN533_STAMP)
332 default y
333
334config MEM_MT48LC16M16A2TG_75
335 bool
336 depends on (BFIN533_EZKIT || BFIN561_EZKIT \
Harald Krapfenbauer60584342009-09-10 15:12:08 +0000337 || BFIN533_BLUETECHNIX_CM || BFIN537_BLUETECHNIX_CM_E \
338 || BFIN537_BLUETECHNIX_CM_U || H8606_HVSISTEMAS \
339 || BFIN527_BLUETECHNIX_CM)
Bryan Wu1394f032007-05-06 14:50:22 -0700340 default y
341
342config MEM_MT48LC32M8A2_75
343 bool
Mike Frysinger084f9eb2010-05-20 04:26:54 +0000344 depends on (BFIN518F_EZBRD || BFIN537_STAMP || PNAV10 || BFIN538_EZKIT)
Bryan Wu1394f032007-05-06 14:50:22 -0700345 default y
346
347config MEM_MT48LC8M32B2B5_7
348 bool
349 depends on (BFIN561_BLUETECHNIX_CM)
350 default y
351
Michael Hennerich59003142007-10-21 16:54:27 +0800352config MEM_MT48LC32M16A2TG_75
353 bool
Michael Hennerich6924dfb2009-12-07 13:41:28 +0000354 depends on (BFIN527_EZKIT || BFIN527_EZKIT_V2 || BFIN532_IP0X || BLACKSTAMP)
Michael Hennerich59003142007-10-21 16:54:27 +0800355 default y
356
Graf Yangee48efb2009-06-18 04:32:04 +0000357config MEM_MT48H32M16LFCJ_75
358 bool
359 depends on (BFIN526_EZBRD)
360 default y
361
Bryan Wu2f6f4bc2008-11-18 17:48:21 +0800362source "arch/blackfin/mach-bf518/Kconfig"
Michael Hennerich59003142007-10-21 16:54:27 +0800363source "arch/blackfin/mach-bf527/Kconfig"
Bryan Wu1394f032007-05-06 14:50:22 -0700364source "arch/blackfin/mach-bf533/Kconfig"
365source "arch/blackfin/mach-bf561/Kconfig"
366source "arch/blackfin/mach-bf537/Kconfig"
Michael Hennerichdc26aec2008-11-18 17:48:22 +0800367source "arch/blackfin/mach-bf538/Kconfig"
Roy Huang24a07a12007-07-12 22:41:45 +0800368source "arch/blackfin/mach-bf548/Kconfig"
Bryan Wu1394f032007-05-06 14:50:22 -0700369
370menu "Board customizations"
371
372config CMDLINE_BOOL
373 bool "Default bootloader kernel arguments"
374
375config CMDLINE
376 string "Initial kernel command string"
377 depends on CMDLINE_BOOL
378 default "console=ttyBF0,57600"
379 help
380 If you don't have a boot loader capable of passing a command line string
381 to the kernel, you may specify one here. As a minimum, you should specify
382 the memory size and the root device (e.g., mem=8M, root=/dev/nfs).
383
Mike Frysinger5f004c22008-04-25 02:11:24 +0800384config BOOT_LOAD
385 hex "Kernel load address for booting"
386 default "0x1000"
387 range 0x1000 0x20000000
388 help
389 This option allows you to set the load address of the kernel.
390 This can be useful if you are on a board which has a small amount
391 of memory or you wish to reserve some memory at the beginning of
392 the address space.
393
394 Note that you need to keep this value above 4k (0x1000) as this
395 memory region is used to capture NULL pointer references as well
396 as some core kernel functions.
397
Michael Hennerich8cc71172008-10-13 14:45:06 +0800398config ROM_BASE
399 hex "Kernel ROM Base"
Mike Frysinger86249912008-11-18 17:48:22 +0800400 depends on ROMKERNEL
Barry Songd86bfb12010-01-07 04:11:17 +0000401 default "0x20040040"
Michael Hennerich8cc71172008-10-13 14:45:06 +0800402 range 0x20000000 0x20400000 if !(BF54x || BF561)
403 range 0x20000000 0x30000000 if (BF54x || BF561)
404 help
Barry Songd86bfb12010-01-07 04:11:17 +0000405 Make sure your ROM base does not include any file-header
406 information that is prepended to the kernel.
407
408 For example, the bootable U-Boot format (created with
409 mkimage) has a 64 byte header (0x40). So while the image
410 you write to flash might start at say 0x20080000, you have
411 to add 0x40 to get the kernel's ROM base as it will come
412 after the header.
Michael Hennerich8cc71172008-10-13 14:45:06 +0800413
Robin Getzf16295e2007-08-03 18:07:17 +0800414comment "Clock/PLL Setup"
Bryan Wu1394f032007-05-06 14:50:22 -0700415
416config CLKIN_HZ
Sonic Zhang2fb6cb42008-04-25 04:39:28 +0800417 int "Frequency of the crystal on the board in Hz"
Mike Frysinger5d1617b2008-04-24 05:03:26 +0800418 default "10000000" if BFIN532_IP0X
Mike Frysingerd0cb9b42009-06-11 21:52:35 +0000419 default "11059200" if BFIN533_STAMP
420 default "24576000" if PNAV10
421 default "25000000" # most people use this
422 default "27000000" if BFIN533_EZKIT
423 default "30000000" if BFIN561_EZKIT
Bryan Wu1394f032007-05-06 14:50:22 -0700424 help
425 The frequency of CLKIN crystal oscillator on the board in Hz.
Sonic Zhang2fb6cb42008-04-25 04:39:28 +0800426 Warning: This value should match the crystal on the board. Otherwise,
427 peripherals won't work properly.
Bryan Wu1394f032007-05-06 14:50:22 -0700428
Robin Getzf16295e2007-08-03 18:07:17 +0800429config BFIN_KERNEL_CLOCK
430 bool "Re-program Clocks while Kernel boots?"
431 default n
432 help
433 This option decides if kernel clocks are re-programed from the
434 bootloader settings. If the clocks are not set, the SDRAM settings
435 are also not changed, and the Bootloader does 100% of the hardware
436 configuration.
437
438config PLL_BYPASS
Mike Frysingere4e9a7a2007-11-15 20:39:34 +0800439 bool "Bypass PLL"
440 depends on BFIN_KERNEL_CLOCK
441 default n
Robin Getzf16295e2007-08-03 18:07:17 +0800442
443config CLKIN_HALF
444 bool "Half Clock In"
445 depends on BFIN_KERNEL_CLOCK && (! PLL_BYPASS)
446 default n
447 help
448 If this is set the clock will be divided by 2, before it goes to the PLL.
449
450config VCO_MULT
451 int "VCO Multiplier"
452 depends on BFIN_KERNEL_CLOCK && (! PLL_BYPASS)
453 range 1 64
454 default "22" if BFIN533_EZKIT
455 default "45" if BFIN533_STAMP
Michael Hennerich6924dfb2009-12-07 13:41:28 +0000456 default "20" if (BFIN537_STAMP || BFIN527_EZKIT || BFIN527_EZKIT_V2 || BFIN548_EZKIT || BFIN548_BLUETECHNIX_CM || BFIN538_EZKIT)
Robin Getzf16295e2007-08-03 18:07:17 +0800457 default "22" if BFIN533_BLUETECHNIX_CM
Harald Krapfenbauer60584342009-09-10 15:12:08 +0000458 default "20" if (BFIN537_BLUETECHNIX_CM_E || BFIN537_BLUETECHNIX_CM_U || BFIN527_BLUETECHNIX_CM || BFIN561_BLUETECHNIX_CM)
Robin Getzf16295e2007-08-03 18:07:17 +0800459 default "20" if BFIN561_EZKIT
Bryan Wu2f6f4bc2008-11-18 17:48:21 +0800460 default "16" if (H8606_HVSISTEMAS || BLACKSTAMP || BFIN526_EZBRD || BFIN518F_EZBRD)
Robin Getzf16295e2007-08-03 18:07:17 +0800461 help
462 This controls the frequency of the on-chip PLL. This can be between 1 and 64.
463 PLL Frequency = (Crystal Frequency) * (this setting)
464
465choice
466 prompt "Core Clock Divider"
467 depends on BFIN_KERNEL_CLOCK
468 default CCLK_DIV_1
469 help
470 This sets the frequency of the core. It can be 1, 2, 4 or 8
471 Core Frequency = (PLL frequency) / (this setting)
472
473config CCLK_DIV_1
474 bool "1"
475
476config CCLK_DIV_2
477 bool "2"
478
479config CCLK_DIV_4
480 bool "4"
481
482config CCLK_DIV_8
483 bool "8"
484endchoice
485
486config SCLK_DIV
487 int "System Clock Divider"
488 depends on BFIN_KERNEL_CLOCK
489 range 1 15
Mike Frysinger5f004c22008-04-25 02:11:24 +0800490 default 5
Robin Getzf16295e2007-08-03 18:07:17 +0800491 help
492 This sets the frequency of the system clock (including SDRAM or DDR).
493 This can be between 1 and 15
494 System Clock = (PLL frequency) / (this setting)
495
Mike Frysinger5f004c22008-04-25 02:11:24 +0800496choice
497 prompt "DDR SDRAM Chip Type"
498 depends on BFIN_KERNEL_CLOCK
499 depends on BF54x
500 default MEM_MT46V32M16_5B
501
502config MEM_MT46V32M16_6T
503 bool "MT46V32M16_6T"
504
505config MEM_MT46V32M16_5B
506 bool "MT46V32M16_5B"
507endchoice
508
Michael Hennerich73feb5c2009-01-07 23:14:39 +0800509choice
510 prompt "DDR/SDRAM Timing"
511 depends on BFIN_KERNEL_CLOCK
512 default BFIN_KERNEL_CLOCK_MEMINIT_CALC
513 help
514 This option allows you to specify Blackfin SDRAM/DDR Timing parameters
515 The calculated SDRAM timing parameters may not be 100%
516 accurate - This option is therefore marked experimental.
517
518config BFIN_KERNEL_CLOCK_MEMINIT_CALC
519 bool "Calculate Timings (EXPERIMENTAL)"
520 depends on EXPERIMENTAL
521
522config BFIN_KERNEL_CLOCK_MEMINIT_SPEC
523 bool "Provide accurate Timings based on target SCLK"
524 help
525 Please consult the Blackfin Hardware Reference Manuals as well
526 as the memory device datasheet.
527 http://docs.blackfin.uclinux.org/doku.php?id=bfin:sdram
528endchoice
529
530menu "Memory Init Control"
531 depends on BFIN_KERNEL_CLOCK_MEMINIT_SPEC
532
533config MEM_DDRCTL0
534 depends on BF54x
535 hex "DDRCTL0"
536 default 0x0
537
538config MEM_DDRCTL1
539 depends on BF54x
540 hex "DDRCTL1"
541 default 0x0
542
543config MEM_DDRCTL2
544 depends on BF54x
545 hex "DDRCTL2"
546 default 0x0
547
548config MEM_EBIU_DDRQUE
549 depends on BF54x
550 hex "DDRQUE"
551 default 0x0
552
553config MEM_SDRRC
554 depends on !BF54x
555 hex "SDRRC"
556 default 0x0
557
558config MEM_SDGCTL
559 depends on !BF54x
560 hex "SDGCTL"
561 default 0x0
562endmenu
563
Robin Getzf16295e2007-08-03 18:07:17 +0800564#
565# Max & Min Speeds for various Chips
566#
567config MAX_VCO_HZ
568 int
Bryan Wu2f6f4bc2008-11-18 17:48:21 +0800569 default 400000000 if BF512
570 default 400000000 if BF514
571 default 400000000 if BF516
572 default 400000000 if BF518
Mike Frysinger7b062632009-08-11 21:27:09 +0000573 default 400000000 if BF522
574 default 600000000 if BF523
Mike Frysinger1545a112007-12-24 16:54:48 +0800575 default 400000000 if BF524
Robin Getzf16295e2007-08-03 18:07:17 +0800576 default 600000000 if BF525
Mike Frysinger1545a112007-12-24 16:54:48 +0800577 default 400000000 if BF526
Robin Getzf16295e2007-08-03 18:07:17 +0800578 default 600000000 if BF527
579 default 400000000 if BF531
580 default 400000000 if BF532
581 default 750000000 if BF533
582 default 500000000 if BF534
583 default 400000000 if BF536
584 default 600000000 if BF537
Robin Getzf72eecb2007-11-21 16:29:20 +0800585 default 533333333 if BF538
586 default 533333333 if BF539
Robin Getzf16295e2007-08-03 18:07:17 +0800587 default 600000000 if BF542
Robin Getzf72eecb2007-11-21 16:29:20 +0800588 default 533333333 if BF544
Mike Frysinger1545a112007-12-24 16:54:48 +0800589 default 600000000 if BF547
590 default 600000000 if BF548
Robin Getzf72eecb2007-11-21 16:29:20 +0800591 default 533333333 if BF549
Robin Getzf16295e2007-08-03 18:07:17 +0800592 default 600000000 if BF561
593
594config MIN_VCO_HZ
595 int
596 default 50000000
597
598config MAX_SCLK_HZ
599 int
Robin Getzf72eecb2007-11-21 16:29:20 +0800600 default 133333333
Robin Getzf16295e2007-08-03 18:07:17 +0800601
602config MIN_SCLK_HZ
603 int
604 default 27000000
605
606comment "Kernel Timer/Scheduler"
607
608source kernel/Kconfig.hz
609
Vitja Makarov8b5f79f2008-02-29 12:24:23 +0800610config GENERIC_TIME
john stultz10f03f12009-09-15 21:17:19 -0700611 def_bool y
Vitja Makarov8b5f79f2008-02-29 12:24:23 +0800612
613config GENERIC_CLOCKEVENTS
614 bool "Generic clock events"
Vitja Makarov8b5f79f2008-02-29 12:24:23 +0800615 default y
616
Yi Li0d152c22009-12-28 10:21:49 +0000617menu "Clock event device"
Graf Yang1fa9be72009-05-15 11:01:59 +0000618 depends on GENERIC_CLOCKEVENTS
Graf Yang1fa9be72009-05-15 11:01:59 +0000619config TICKSOURCE_GPTMR0
Yi Li0d152c22009-12-28 10:21:49 +0000620 bool "GPTimer0"
621 depends on !SMP
Graf Yang1fa9be72009-05-15 11:01:59 +0000622 select BFIN_GPTIMERS
Graf Yang1fa9be72009-05-15 11:01:59 +0000623
624config TICKSOURCE_CORETMR
Yi Li0d152c22009-12-28 10:21:49 +0000625 bool "Core timer"
626 default y
627endmenu
Graf Yang1fa9be72009-05-15 11:01:59 +0000628
Yi Li0d152c22009-12-28 10:21:49 +0000629menu "Clock souce"
Vitja Makarov8b5f79f2008-02-29 12:24:23 +0800630 depends on GENERIC_CLOCKEVENTS
Yi Li0d152c22009-12-28 10:21:49 +0000631config CYCLES_CLOCKSOURCE
632 bool "CYCLES"
633 default y
Vitja Makarov8b5f79f2008-02-29 12:24:23 +0800634 depends on !BFIN_SCRATCH_REG_CYCLES
Graf Yang1fa9be72009-05-15 11:01:59 +0000635 depends on !SMP
Vitja Makarov8b5f79f2008-02-29 12:24:23 +0800636 help
637 If you say Y here, you will enable support for using the 'cycles'
638 registers as a clock source. Doing so means you will be unable to
639 safely write to the 'cycles' register during runtime. You will
640 still be able to read it (such as for performance monitoring), but
641 writing the registers will most likely crash the kernel.
642
Graf Yang1fa9be72009-05-15 11:01:59 +0000643config GPTMR0_CLOCKSOURCE
Yi Li0d152c22009-12-28 10:21:49 +0000644 bool "GPTimer0"
Mike Frysinger3aca47c2009-06-18 19:40:47 +0000645 select BFIN_GPTIMERS
Graf Yang1fa9be72009-05-15 11:01:59 +0000646 depends on !TICKSOURCE_GPTMR0
Yi Li0d152c22009-12-28 10:21:49 +0000647endmenu
Graf Yang1fa9be72009-05-15 11:01:59 +0000648
john stultz10f03f12009-09-15 21:17:19 -0700649config ARCH_USES_GETTIMEOFFSET
650 depends on !GENERIC_CLOCKEVENTS
651 def_bool y
652
Vitja Makarov8b5f79f2008-02-29 12:24:23 +0800653source kernel/time/Kconfig
654
Mike Frysinger5f004c22008-04-25 02:11:24 +0800655comment "Misc"
Sonic Zhang971d5bc2008-01-27 16:32:31 +0800656
Mike Frysingerf0b5d122007-08-05 17:03:59 +0800657choice
658 prompt "Blackfin Exception Scratch Register"
659 default BFIN_SCRATCH_REG_RETN
660 help
661 Select the resource to reserve for the Exception handler:
662 - RETN: Non-Maskable Interrupt (NMI)
663 - RETE: Exception Return (JTAG/ICE)
664 - CYCLES: Performance counter
665
666 If you are unsure, please select "RETN".
667
668config BFIN_SCRATCH_REG_RETN
669 bool "RETN"
670 help
671 Use the RETN register in the Blackfin exception handler
672 as a stack scratch register. This means you cannot
673 safely use NMI on the Blackfin while running Linux, but
674 you can debug the system with a JTAG ICE and use the
675 CYCLES performance registers.
676
677 If you are unsure, please select "RETN".
678
679config BFIN_SCRATCH_REG_RETE
680 bool "RETE"
681 help
682 Use the RETE register in the Blackfin exception handler
683 as a stack scratch register. This means you cannot
684 safely use a JTAG ICE while debugging a Blackfin board,
685 but you can safely use the CYCLES performance registers
686 and the NMI.
687
688 If you are unsure, please select "RETN".
689
690config BFIN_SCRATCH_REG_CYCLES
691 bool "CYCLES"
692 help
693 Use the CYCLES register in the Blackfin exception handler
694 as a stack scratch register. This means you cannot
695 safely use the CYCLES performance registers on a Blackfin
696 board at anytime, but you can debug the system with a JTAG
697 ICE and use the NMI.
698
699 If you are unsure, please select "RETN".
700
701endchoice
702
Bryan Wu1394f032007-05-06 14:50:22 -0700703endmenu
704
705
706menu "Blackfin Kernel Optimizations"
Graf Yang46fa5ee2009-01-07 23:14:39 +0800707 depends on !SMP
Bryan Wu1394f032007-05-06 14:50:22 -0700708
Bryan Wu1394f032007-05-06 14:50:22 -0700709comment "Memory Optimizations"
710
711config I_ENTRY_L1
712 bool "Locate interrupt entry code in L1 Memory"
713 default y
714 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200715 If enabled, interrupt entry code (STORE/RESTORE CONTEXT) is linked
716 into L1 instruction memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700717
718config EXCPT_IRQ_SYSC_L1
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200719 bool "Locate entire ASM lowlevel exception / interrupt - Syscall and CPLB handler code in L1 Memory"
Bryan Wu1394f032007-05-06 14:50:22 -0700720 default y
721 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200722 If enabled, the entire ASM lowlevel exception and interrupt entry code
Michael Hennerichcfefe3c2008-02-09 04:12:37 +0800723 (STORE/RESTORE CONTEXT) is linked into L1 instruction memory.
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200724 (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700725
726config DO_IRQ_L1
727 bool "Locate frequently called do_irq dispatcher function in L1 Memory"
728 default y
729 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200730 If enabled, the frequently called do_irq dispatcher function is linked
731 into L1 instruction memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700732
733config CORE_TIMER_IRQ_L1
734 bool "Locate frequently called timer_interrupt() function in L1 Memory"
735 default y
736 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200737 If enabled, the frequently called timer_interrupt() function is linked
738 into L1 instruction memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700739
740config IDLE_L1
741 bool "Locate frequently idle function in L1 Memory"
742 default y
743 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200744 If enabled, the frequently called idle function is linked
745 into L1 instruction memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700746
747config SCHEDULE_L1
748 bool "Locate kernel schedule function in L1 Memory"
749 default y
750 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200751 If enabled, the frequently called kernel schedule is linked
752 into L1 instruction memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700753
754config ARITHMETIC_OPS_L1
755 bool "Locate kernel owned arithmetic functions in L1 Memory"
756 default y
757 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200758 If enabled, arithmetic functions are linked
759 into L1 instruction memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700760
761config ACCESS_OK_L1
762 bool "Locate access_ok function in L1 Memory"
763 default y
764 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200765 If enabled, the access_ok function is linked
766 into L1 instruction memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700767
768config MEMSET_L1
769 bool "Locate memset function in L1 Memory"
770 default y
771 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200772 If enabled, the memset function is linked
773 into L1 instruction memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700774
775config MEMCPY_L1
776 bool "Locate memcpy function in L1 Memory"
777 default y
778 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200779 If enabled, the memcpy function is linked
780 into L1 instruction memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700781
Robin Getz479ba602010-05-03 17:23:20 +0000782config STRCMP_L1
783 bool "locate strcmp function in L1 Memory"
784 default y
785 help
786 If enabled, the strcmp function is linked
787 into L1 instruction memory (less latency).
788
789config STRNCMP_L1
790 bool "locate strncmp function in L1 Memory"
791 default y
792 help
793 If enabled, the strncmp function is linked
794 into L1 instruction memory (less latency).
795
796config STRCPY_L1
797 bool "locate strcpy function in L1 Memory"
798 default y
799 help
800 If enabled, the strcpy function is linked
801 into L1 instruction memory (less latency).
802
803config STRNCPY_L1
804 bool "locate strncpy function in L1 Memory"
805 default y
806 help
807 If enabled, the strncpy function is linked
808 into L1 instruction memory (less latency).
809
Bryan Wu1394f032007-05-06 14:50:22 -0700810config SYS_BFIN_SPINLOCK_L1
811 bool "Locate sys_bfin_spinlock function in L1 Memory"
812 default y
813 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200814 If enabled, sys_bfin_spinlock function is linked
815 into L1 instruction memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700816
817config IP_CHECKSUM_L1
818 bool "Locate IP Checksum function in L1 Memory"
819 default n
820 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200821 If enabled, the IP Checksum function is linked
822 into L1 instruction memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700823
824config CACHELINE_ALIGNED_L1
825 bool "Locate cacheline_aligned data to L1 Data Memory"
Michael Hennerich157cc5a2007-07-12 16:20:21 +0800826 default y if !BF54x
827 default n if BF54x
Bryan Wu1394f032007-05-06 14:50:22 -0700828 depends on !BF531
829 help
Matt LaPlante692105b2009-01-26 11:12:25 +0100830 If enabled, cacheline_aligned data is linked
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200831 into L1 data memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700832
833config SYSCALL_TAB_L1
834 bool "Locate Syscall Table L1 Data Memory"
835 default n
836 depends on !BF531
837 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200838 If enabled, the Syscall LUT is linked
839 into L1 data memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700840
841config CPLB_SWITCH_TAB_L1
842 bool "Locate CPLB Switch Tables L1 Data Memory"
843 default n
844 depends on !BF531
845 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200846 If enabled, the CPLB Switch Tables are linked
847 into L1 data memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700848
Graf Yangca87b7a2008-10-08 17:30:01 +0800849config APP_STACK_L1
850 bool "Support locating application stack in L1 Scratch Memory"
851 default y
852 help
853 If enabled the application stack can be located in L1
854 scratch memory (less latency).
855
856 Currently only works with FLAT binaries.
857
Mike Frysinger6ad2b842008-10-28 11:03:09 +0800858config EXCEPTION_L1_SCRATCH
859 bool "Locate exception stack in L1 Scratch Memory"
860 default n
Graf Yangf82e0a02009-04-08 08:30:22 +0000861 depends on !APP_STACK_L1
Mike Frysinger6ad2b842008-10-28 11:03:09 +0800862 help
863 Whenever an exception occurs, use the L1 Scratch memory for
864 stack storage. You cannot place the stacks of FLAT binaries
865 in L1 when using this option.
866
867 If you don't use L1 Scratch, then you should say Y here.
868
Robin Getz251383c2008-08-14 15:12:55 +0800869comment "Speed Optimizations"
870config BFIN_INS_LOWOVERHEAD
871 bool "ins[bwl] low overhead, higher interrupt latency"
872 default y
873 help
874 Reads on the Blackfin are speculative. In Blackfin terms, this means
875 they can be interrupted at any time (even after they have been issued
876 on to the external bus), and re-issued after the interrupt occurs.
877 For memory - this is not a big deal, since memory does not change if
878 it sees a read.
879
880 If a FIFO is sitting on the end of the read, it will see two reads,
881 when the core only sees one since the FIFO receives both the read
882 which is cancelled (and not delivered to the core) and the one which
883 is re-issued (which is delivered to the core).
884
885 To solve this, interrupts are turned off before reads occur to
886 I/O space. This option controls which the overhead/latency of
887 controlling interrupts during this time
888 "n" turns interrupts off every read
889 (higher overhead, but lower interrupt latency)
890 "y" turns interrupts off every loop
891 (low overhead, but longer interrupt latency)
892
893 default behavior is to leave this set to on (type "Y"). If you are experiencing
894 interrupt latency issues, it is safe and OK to turn this off.
895
Bryan Wu1394f032007-05-06 14:50:22 -0700896endmenu
897
Bryan Wu1394f032007-05-06 14:50:22 -0700898choice
899 prompt "Kernel executes from"
900 help
901 Choose the memory type that the kernel will be running in.
902
903config RAMKERNEL
904 bool "RAM"
905 help
906 The kernel will be resident in RAM when running.
907
908config ROMKERNEL
909 bool "ROM"
910 help
911 The kernel will be resident in FLASH/ROM when running.
912
913endchoice
914
915source "mm/Kconfig"
916
Mike Frysinger780431e2007-10-21 23:37:54 +0800917config BFIN_GPTIMERS
918 tristate "Enable Blackfin General Purpose Timers API"
919 default n
920 help
921 Enable support for the General Purpose Timers API. If you
922 are unsure, say N.
923
924 To compile this driver as a module, choose M here: the module
Pavel Machek4737f092009-06-05 00:44:53 +0200925 will be called gptimers.
Mike Frysinger780431e2007-10-21 23:37:54 +0800926
Bryan Wu1394f032007-05-06 14:50:22 -0700927choice
Mike Frysingerd292b002008-10-28 11:15:36 +0800928 prompt "Uncached DMA region"
Bryan Wu1394f032007-05-06 14:50:22 -0700929 default DMA_UNCACHED_1M
Cliff Cai86ad7932008-05-17 16:36:52 +0800930config DMA_UNCACHED_4M
931 bool "Enable 4M DMA region"
Bryan Wu1394f032007-05-06 14:50:22 -0700932config DMA_UNCACHED_2M
933 bool "Enable 2M DMA region"
934config DMA_UNCACHED_1M
935 bool "Enable 1M DMA region"
Barry Songc45c0652009-12-02 09:13:36 +0000936config DMA_UNCACHED_512K
937 bool "Enable 512K DMA region"
938config DMA_UNCACHED_256K
939 bool "Enable 256K DMA region"
940config DMA_UNCACHED_128K
941 bool "Enable 128K DMA region"
Bryan Wu1394f032007-05-06 14:50:22 -0700942config DMA_UNCACHED_NONE
943 bool "Disable DMA region"
944endchoice
945
946
947comment "Cache Support"
Jie Zhang41ba6532009-06-16 09:48:33 +0000948
Robin Getz3bebca22007-10-10 23:55:26 +0800949config BFIN_ICACHE
Bryan Wu1394f032007-05-06 14:50:22 -0700950 bool "Enable ICACHE"
Jie Zhang41ba6532009-06-16 09:48:33 +0000951 default y
Jie Zhang41ba6532009-06-16 09:48:33 +0000952config BFIN_EXTMEM_ICACHEABLE
953 bool "Enable ICACHE for external memory"
954 depends on BFIN_ICACHE
955 default y
956config BFIN_L2_ICACHEABLE
957 bool "Enable ICACHE for L2 SRAM"
958 depends on BFIN_ICACHE
959 depends on BF54x || BF561
960 default n
961
Robin Getz3bebca22007-10-10 23:55:26 +0800962config BFIN_DCACHE
Bryan Wu1394f032007-05-06 14:50:22 -0700963 bool "Enable DCACHE"
Jie Zhang41ba6532009-06-16 09:48:33 +0000964 default y
Robin Getz3bebca22007-10-10 23:55:26 +0800965config BFIN_DCACHE_BANKA
Bryan Wu1394f032007-05-06 14:50:22 -0700966 bool "Enable only 16k BankA DCACHE - BankB is SRAM"
Robin Getz3bebca22007-10-10 23:55:26 +0800967 depends on BFIN_DCACHE && !BF531
Bryan Wu1394f032007-05-06 14:50:22 -0700968 default n
Jie Zhang41ba6532009-06-16 09:48:33 +0000969config BFIN_EXTMEM_DCACHEABLE
970 bool "Enable DCACHE for external memory"
Robin Getz3bebca22007-10-10 23:55:26 +0800971 depends on BFIN_DCACHE
Jie Zhang41ba6532009-06-16 09:48:33 +0000972 default y
Graf Yang5ba76672009-05-07 04:09:15 +0000973choice
Jie Zhang41ba6532009-06-16 09:48:33 +0000974 prompt "External memory DCACHE policy"
975 depends on BFIN_EXTMEM_DCACHEABLE
976 default BFIN_EXTMEM_WRITEBACK if !SMP
977 default BFIN_EXTMEM_WRITETHROUGH if SMP
978config BFIN_EXTMEM_WRITEBACK
Graf Yang5ba76672009-05-07 04:09:15 +0000979 bool "Write back"
980 depends on !SMP
Jie Zhang41ba6532009-06-16 09:48:33 +0000981 help
982 Write Back Policy:
983 Cached data will be written back to SDRAM only when needed.
984 This can give a nice increase in performance, but beware of
985 broken drivers that do not properly invalidate/flush their
986 cache.
Graf Yang5ba76672009-05-07 04:09:15 +0000987
Jie Zhang41ba6532009-06-16 09:48:33 +0000988 Write Through Policy:
989 Cached data will always be written back to SDRAM when the
990 cache is updated. This is a completely safe setting, but
991 performance is worse than Write Back.
992
993 If you are unsure of the options and you want to be safe,
994 then go with Write Through.
995
996config BFIN_EXTMEM_WRITETHROUGH
Graf Yang5ba76672009-05-07 04:09:15 +0000997 bool "Write through"
Jie Zhang41ba6532009-06-16 09:48:33 +0000998 help
999 Write Back Policy:
1000 Cached data will be written back to SDRAM only when needed.
1001 This can give a nice increase in performance, but beware of
1002 broken drivers that do not properly invalidate/flush their
1003 cache.
Graf Yang5ba76672009-05-07 04:09:15 +00001004
Jie Zhang41ba6532009-06-16 09:48:33 +00001005 Write Through Policy:
1006 Cached data will always be written back to SDRAM when the
1007 cache is updated. This is a completely safe setting, but
1008 performance is worse than Write Back.
1009
1010 If you are unsure of the options and you want to be safe,
1011 then go with Write Through.
Graf Yang5ba76672009-05-07 04:09:15 +00001012
1013endchoice
Sonic Zhangf099f392008-10-09 14:11:57 +08001014
Jie Zhang41ba6532009-06-16 09:48:33 +00001015config BFIN_L2_DCACHEABLE
1016 bool "Enable DCACHE for L2 SRAM"
1017 depends on BFIN_DCACHE
Sonic Zhang9c954f82009-06-30 09:48:03 +00001018 depends on (BF54x || BF561) && !SMP
Jie Zhang41ba6532009-06-16 09:48:33 +00001019 default n
1020choice
1021 prompt "L2 SRAM DCACHE policy"
1022 depends on BFIN_L2_DCACHEABLE
1023 default BFIN_L2_WRITEBACK
1024config BFIN_L2_WRITEBACK
1025 bool "Write back"
Jie Zhang41ba6532009-06-16 09:48:33 +00001026
1027config BFIN_L2_WRITETHROUGH
1028 bool "Write through"
Jie Zhang41ba6532009-06-16 09:48:33 +00001029endchoice
1030
1031
1032comment "Memory Protection Unit"
Bernd Schmidtb97b8a92008-01-27 18:39:16 +08001033config MPU
1034 bool "Enable the memory protection unit (EXPERIMENTAL)"
1035 default n
1036 help
1037 Use the processor's MPU to protect applications from accessing
1038 memory they do not own. This comes at a performance penalty
1039 and is recommended only for debugging.
1040
Matt LaPlante692105b2009-01-26 11:12:25 +01001041comment "Asynchronous Memory Configuration"
Bryan Wu1394f032007-05-06 14:50:22 -07001042
Mike Frysingerddf416b2007-10-10 18:06:47 +08001043menu "EBIU_AMGCTL Global Control"
Bryan Wu1394f032007-05-06 14:50:22 -07001044config C_AMCKEN
1045 bool "Enable CLKOUT"
1046 default y
1047
1048config C_CDPRIO
1049 bool "DMA has priority over core for ext. accesses"
1050 default n
1051
1052config C_B0PEN
1053 depends on BF561
1054 bool "Bank 0 16 bit packing enable"
1055 default y
1056
1057config C_B1PEN
1058 depends on BF561
1059 bool "Bank 1 16 bit packing enable"
1060 default y
1061
1062config C_B2PEN
1063 depends on BF561
1064 bool "Bank 2 16 bit packing enable"
1065 default y
1066
1067config C_B3PEN
1068 depends on BF561
1069 bool "Bank 3 16 bit packing enable"
1070 default n
1071
1072choice
Matt LaPlante692105b2009-01-26 11:12:25 +01001073 prompt "Enable Asynchronous Memory Banks"
Bryan Wu1394f032007-05-06 14:50:22 -07001074 default C_AMBEN_ALL
1075
1076config C_AMBEN
1077 bool "Disable All Banks"
1078
1079config C_AMBEN_B0
1080 bool "Enable Bank 0"
1081
1082config C_AMBEN_B0_B1
1083 bool "Enable Bank 0 & 1"
1084
1085config C_AMBEN_B0_B1_B2
1086 bool "Enable Bank 0 & 1 & 2"
1087
1088config C_AMBEN_ALL
1089 bool "Enable All Banks"
1090endchoice
1091endmenu
1092
1093menu "EBIU_AMBCTL Control"
1094config BANK_0
Mike Frysingerc8342f82009-03-31 00:18:35 +00001095 hex "Bank 0 (AMBCTL0.L)"
Bryan Wu1394f032007-05-06 14:50:22 -07001096 default 0x7BB0
Mike Frysingerc8342f82009-03-31 00:18:35 +00001097 help
1098 These are the low 16 bits of the EBIU_AMBCTL0 MMR which are
1099 used to control the Asynchronous Memory Bank 0 settings.
Bryan Wu1394f032007-05-06 14:50:22 -07001100
1101config BANK_1
Mike Frysingerc8342f82009-03-31 00:18:35 +00001102 hex "Bank 1 (AMBCTL0.H)"
Bryan Wu1394f032007-05-06 14:50:22 -07001103 default 0x7BB0
Michael Hennerich197fba52008-05-07 17:03:27 +08001104 default 0x5558 if BF54x
Mike Frysingerc8342f82009-03-31 00:18:35 +00001105 help
1106 These are the high 16 bits of the EBIU_AMBCTL0 MMR which are
1107 used to control the Asynchronous Memory Bank 1 settings.
Bryan Wu1394f032007-05-06 14:50:22 -07001108
1109config BANK_2
Mike Frysingerc8342f82009-03-31 00:18:35 +00001110 hex "Bank 2 (AMBCTL1.L)"
Bryan Wu1394f032007-05-06 14:50:22 -07001111 default 0x7BB0
Mike Frysingerc8342f82009-03-31 00:18:35 +00001112 help
1113 These are the low 16 bits of the EBIU_AMBCTL1 MMR which are
1114 used to control the Asynchronous Memory Bank 2 settings.
Bryan Wu1394f032007-05-06 14:50:22 -07001115
1116config BANK_3
Mike Frysingerc8342f82009-03-31 00:18:35 +00001117 hex "Bank 3 (AMBCTL1.H)"
Bryan Wu1394f032007-05-06 14:50:22 -07001118 default 0x99B3
Mike Frysingerc8342f82009-03-31 00:18:35 +00001119 help
1120 These are the high 16 bits of the EBIU_AMBCTL1 MMR which are
1121 used to control the Asynchronous Memory Bank 3 settings.
1122
Bryan Wu1394f032007-05-06 14:50:22 -07001123endmenu
1124
Sonic Zhange40540b2007-11-21 23:49:52 +08001125config EBIU_MBSCTLVAL
1126 hex "EBIU Bank Select Control Register"
1127 depends on BF54x
1128 default 0
1129
1130config EBIU_MODEVAL
1131 hex "Flash Memory Mode Control Register"
1132 depends on BF54x
1133 default 1
1134
1135config EBIU_FCTLVAL
1136 hex "Flash Memory Bank Control Register"
1137 depends on BF54x
1138 default 6
Bryan Wu1394f032007-05-06 14:50:22 -07001139endmenu
1140
1141#############################################################################
1142menu "Bus options (PCI, PCMCIA, EISA, MCA, ISA)"
1143
1144config PCI
1145 bool "PCI support"
Adrian Bunka95ca3b2008-08-27 10:55:05 +08001146 depends on BROKEN
Bryan Wu1394f032007-05-06 14:50:22 -07001147 help
1148 Support for PCI bus.
1149
1150source "drivers/pci/Kconfig"
1151
Bryan Wu1394f032007-05-06 14:50:22 -07001152source "drivers/pcmcia/Kconfig"
1153
1154source "drivers/pci/hotplug/Kconfig"
1155
1156endmenu
1157
1158menu "Executable file formats"
1159
1160source "fs/Kconfig.binfmt"
1161
1162endmenu
1163
1164menu "Power management options"
Graf Yangad461632009-08-07 03:52:54 +00001165
Bryan Wu1394f032007-05-06 14:50:22 -07001166source "kernel/power/Kconfig"
1167
Johannes Bergf4cb5702007-12-08 02:14:00 +01001168config ARCH_SUSPEND_POSSIBLE
1169 def_bool y
Johannes Bergf4cb5702007-12-08 02:14:00 +01001170
Bryan Wu1394f032007-05-06 14:50:22 -07001171choice
Michael Hennerich1efc80b2008-07-19 16:57:32 +08001172 prompt "Standby Power Saving Mode"
Bryan Wu1394f032007-05-06 14:50:22 -07001173 depends on PM
Michael Hennerichcfefe3c2008-02-09 04:12:37 +08001174 default PM_BFIN_SLEEP_DEEPER
1175config PM_BFIN_SLEEP_DEEPER
1176 bool "Sleep Deeper"
Bryan Wu1394f032007-05-06 14:50:22 -07001177 help
Michael Hennerichcfefe3c2008-02-09 04:12:37 +08001178 Sleep "Deeper" Mode (High Power Savings) - This mode reduces dynamic
1179 power dissipation by disabling the clock to the processor core (CCLK).
1180 Furthermore, Standby sets the internal power supply voltage (VDDINT)
1181 to 0.85 V to provide the greatest power savings, while preserving the
1182 processor state.
1183 The PLL and system clock (SCLK) continue to operate at a very low
1184 frequency of about 3.3 MHz. To preserve data integrity in the SDRAM,
1185 the SDRAM is put into Self Refresh Mode. Typically an external event
1186 such as GPIO interrupt or RTC activity wakes up the processor.
1187 Various Peripherals such as UART, SPORT, PPI may not function as
1188 normal during Sleep Deeper, due to the reduced SCLK frequency.
1189 When in the sleep mode, system DMA access to L1 memory is not supported.
Bryan Wu1394f032007-05-06 14:50:22 -07001190
Michael Hennerich1efc80b2008-07-19 16:57:32 +08001191 If unsure, select "Sleep Deeper".
1192
Michael Hennerichcfefe3c2008-02-09 04:12:37 +08001193config PM_BFIN_SLEEP
1194 bool "Sleep"
1195 help
1196 Sleep Mode (High Power Savings) - The sleep mode reduces power
1197 dissipation by disabling the clock to the processor core (CCLK).
1198 The PLL and system clock (SCLK), however, continue to operate in
1199 this mode. Typically an external event or RTC activity will wake
Michael Hennerich1efc80b2008-07-19 16:57:32 +08001200 up the processor. When in the sleep mode, system DMA access to L1
1201 memory is not supported.
1202
1203 If unsure, select "Sleep Deeper".
Bryan Wu1394f032007-05-06 14:50:22 -07001204endchoice
1205
Michael Hennerich1efc80b2008-07-19 16:57:32 +08001206comment "Possible Suspend Mem / Hibernate Wake-Up Sources"
1207 depends on PM
1208
Michael Hennerich1efc80b2008-07-19 16:57:32 +08001209config PM_BFIN_WAKE_PH6
1210 bool "Allow Wake-Up from on-chip PHY or PH6 GP"
Bryan Wu2f6f4bc2008-11-18 17:48:21 +08001211 depends on PM && (BF51x || BF52x || BF534 || BF536 || BF537)
Michael Hennerich1efc80b2008-07-19 16:57:32 +08001212 default n
1213 help
1214 Enable PHY and PH6 GP Wake-Up (Voltage Regulator Power-Up)
1215
Michael Hennerich1efc80b2008-07-19 16:57:32 +08001216config PM_BFIN_WAKE_GP
1217 bool "Allow Wake-Up from GPIOs"
1218 depends on PM && BF54x
1219 default n
1220 help
1221 Enable General-Purpose Wake-Up (Voltage Regulator Power-Up)
Michael Hennerich19986282009-03-05 16:45:55 +08001222 (all processors, except ADSP-BF549). This option sets
1223 the general-purpose wake-up enable (GPWE) control bit to enable
1224 wake-up upon detection of an active low signal on the /GPW (PH7) pin.
1225 On ADSP-BF549 this option enables the the same functionality on the
1226 /MRXON pin also PH7.
1227
Bryan Wu1394f032007-05-06 14:50:22 -07001228endmenu
1229
Bryan Wu1394f032007-05-06 14:50:22 -07001230menu "CPU Frequency scaling"
1231
1232source "drivers/cpufreq/Kconfig"
1233
Michael Hennerich5ad2ca52008-11-18 17:48:22 +08001234config BFIN_CPU_FREQ
1235 bool
1236 depends on CPU_FREQ
1237 select CPU_FREQ_TABLE
1238 default y
1239
Michael Hennerich14b03202008-05-07 11:41:26 +08001240config CPU_VOLTAGE
1241 bool "CPU Voltage scaling"
Michael Hennerich73feb5c2009-01-07 23:14:39 +08001242 depends on EXPERIMENTAL
Michael Hennerich14b03202008-05-07 11:41:26 +08001243 depends on CPU_FREQ
1244 default n
1245 help
1246 Say Y here if you want CPU voltage scaling according to the CPU frequency.
1247 This option violates the PLL BYPASS recommendation in the Blackfin Processor
Michael Hennerich73feb5c2009-01-07 23:14:39 +08001248 manuals. There is a theoretical risk that during VDDINT transitions
Michael Hennerich14b03202008-05-07 11:41:26 +08001249 the PLL may unlock.
1250
Bryan Wu1394f032007-05-06 14:50:22 -07001251endmenu
1252
Bryan Wu1394f032007-05-06 14:50:22 -07001253source "net/Kconfig"
1254
1255source "drivers/Kconfig"
1256
Mike Frysinger872d0242009-10-06 04:49:07 +00001257source "drivers/firmware/Kconfig"
1258
Bryan Wu1394f032007-05-06 14:50:22 -07001259source "fs/Kconfig"
1260
Mike Frysinger74ce8322007-11-21 23:50:49 +08001261source "arch/blackfin/Kconfig.debug"
Bryan Wu1394f032007-05-06 14:50:22 -07001262
1263source "security/Kconfig"
1264
1265source "crypto/Kconfig"
1266
1267source "lib/Kconfig"