blob: 113e74c9479f899a9de083c0a38ea89754bbc955 [file] [log] [blame]
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001/*
2 * ALSA SoC McASP Audio Layer for TI DAVINCI processor
3 *
4 * Multi-channel Audio Serial Port Driver
5 *
6 * Author: Nirmal Pandey <n-pandey@ti.com>,
7 * Suresh Rajashekara <suresh.r@ti.com>
8 * Steve Chen <schen@.mvista.com>
9 *
10 * Copyright: (C) 2009 MontaVista Software, Inc., <source@mvista.com>
11 * Copyright: (C) 2009 Texas Instruments, India
12 *
13 * This program is free software; you can redistribute it and/or modify
14 * it under the terms of the GNU General Public License version 2 as
15 * published by the Free Software Foundation.
16 */
17
18#include <linux/init.h>
19#include <linux/module.h>
20#include <linux/device.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090021#include <linux/slab.h>
Chaithrika U Sb67f4482009-06-05 06:28:40 -040022#include <linux/delay.h>
23#include <linux/io.h>
Peter Ujfalusiae726e92013-11-14 11:35:35 +020024#include <linux/clk.h>
Hebbar, Gururaja10884342012-08-08 20:40:32 +053025#include <linux/pm_runtime.h>
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +053026#include <linux/of.h>
27#include <linux/of_platform.h>
28#include <linux/of_device.h>
Chaithrika U Sb67f4482009-06-05 06:28:40 -040029
30#include <sound/core.h>
31#include <sound/pcm.h>
32#include <sound/pcm_params.h>
33#include <sound/initval.h>
34#include <sound/soc.h>
Peter Ujfalusi453c4992013-11-14 11:35:34 +020035#include <sound/dmaengine_pcm.h>
Chaithrika U Sb67f4482009-06-05 06:28:40 -040036
37#include "davinci-pcm.h"
38#include "davinci-mcasp.h"
39
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +030040#define MCASP_MAX_AFIFO_DEPTH 64
41
Peter Ujfalusi790bb942014-02-03 14:51:52 +020042struct davinci_mcasp_context {
43 u32 txfmtctl;
44 u32 rxfmtctl;
45 u32 txfmt;
46 u32 rxfmt;
47 u32 aclkxctl;
48 u32 aclkrctl;
49 u32 pdir;
50};
51
Peter Ujfalusi70091a32013-11-14 11:35:29 +020052struct davinci_mcasp {
Peter Ujfalusi21400a72013-11-14 11:35:26 +020053 struct davinci_pcm_dma_params dma_params[2];
Peter Ujfalusi453c4992013-11-14 11:35:34 +020054 struct snd_dmaengine_dai_dma_data dma_data[2];
Peter Ujfalusi21400a72013-11-14 11:35:26 +020055 void __iomem *base;
Peter Ujfalusi487dce82013-11-14 11:35:31 +020056 u32 fifo_base;
Peter Ujfalusi21400a72013-11-14 11:35:26 +020057 struct device *dev;
58
59 /* McASP specific data */
60 int tdm_slots;
61 u8 op_mode;
62 u8 num_serializer;
63 u8 *serial_dir;
64 u8 version;
65 u16 bclk_lrclk_ratio;
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +020066 int streams;
Peter Ujfalusi21400a72013-11-14 11:35:26 +020067
Jyri Sarhaab8b14b2014-01-27 17:37:52 +020068 int sysclk_freq;
69 bool bclk_master;
70
Peter Ujfalusi21400a72013-11-14 11:35:26 +020071 /* McASP FIFO related */
72 u8 txnumevt;
73 u8 rxnumevt;
74
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +020075 bool dat_port;
76
Peter Ujfalusi21400a72013-11-14 11:35:26 +020077#ifdef CONFIG_PM_SLEEP
Peter Ujfalusi790bb942014-02-03 14:51:52 +020078 struct davinci_mcasp_context context;
Peter Ujfalusi21400a72013-11-14 11:35:26 +020079#endif
80};
81
Peter Ujfalusif68205a2013-11-14 11:35:36 +020082static inline void mcasp_set_bits(struct davinci_mcasp *mcasp, u32 offset,
83 u32 val)
Chaithrika U Sb67f4482009-06-05 06:28:40 -040084{
Peter Ujfalusif68205a2013-11-14 11:35:36 +020085 void __iomem *reg = mcasp->base + offset;
Chaithrika U Sb67f4482009-06-05 06:28:40 -040086 __raw_writel(__raw_readl(reg) | val, reg);
87}
88
Peter Ujfalusif68205a2013-11-14 11:35:36 +020089static inline void mcasp_clr_bits(struct davinci_mcasp *mcasp, u32 offset,
90 u32 val)
Chaithrika U Sb67f4482009-06-05 06:28:40 -040091{
Peter Ujfalusif68205a2013-11-14 11:35:36 +020092 void __iomem *reg = mcasp->base + offset;
Chaithrika U Sb67f4482009-06-05 06:28:40 -040093 __raw_writel((__raw_readl(reg) & ~(val)), reg);
94}
95
Peter Ujfalusif68205a2013-11-14 11:35:36 +020096static inline void mcasp_mod_bits(struct davinci_mcasp *mcasp, u32 offset,
97 u32 val, u32 mask)
Chaithrika U Sb67f4482009-06-05 06:28:40 -040098{
Peter Ujfalusif68205a2013-11-14 11:35:36 +020099 void __iomem *reg = mcasp->base + offset;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400100 __raw_writel((__raw_readl(reg) & ~mask) | val, reg);
101}
102
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200103static inline void mcasp_set_reg(struct davinci_mcasp *mcasp, u32 offset,
104 u32 val)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400105{
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200106 __raw_writel(val, mcasp->base + offset);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400107}
108
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200109static inline u32 mcasp_get_reg(struct davinci_mcasp *mcasp, u32 offset)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400110{
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200111 return (u32)__raw_readl(mcasp->base + offset);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400112}
113
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200114static void mcasp_set_ctl_reg(struct davinci_mcasp *mcasp, u32 ctl_reg, u32 val)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400115{
116 int i = 0;
117
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200118 mcasp_set_bits(mcasp, ctl_reg, val);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400119
120 /* programming GBLCTL needs to read back from GBLCTL and verfiy */
121 /* loop count is to avoid the lock-up */
122 for (i = 0; i < 1000; i++) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200123 if ((mcasp_get_reg(mcasp, ctl_reg) & val) == val)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400124 break;
125 }
126
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200127 if (i == 1000 && ((mcasp_get_reg(mcasp, ctl_reg) & val) != val))
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400128 printk(KERN_ERR "GBLCTL write error\n");
129}
130
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200131static bool mcasp_is_synchronous(struct davinci_mcasp *mcasp)
132{
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200133 u32 rxfmctl = mcasp_get_reg(mcasp, DAVINCI_MCASP_RXFMCTL_REG);
134 u32 aclkxctl = mcasp_get_reg(mcasp, DAVINCI_MCASP_ACLKXCTL_REG);
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200135
136 return !(aclkxctl & TX_ASYNC) && rxfmctl & AFSRE;
137}
138
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200139static void mcasp_start_rx(struct davinci_mcasp *mcasp)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400140{
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200141 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXHCLKRST);
142 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXCLKRST);
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200143
144 /*
145 * When ASYNC == 0 the transmit and receive sections operate
146 * synchronously from the transmit clock and frame sync. We need to make
147 * sure that the TX signlas are enabled when starting reception.
148 */
149 if (mcasp_is_synchronous(mcasp)) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200150 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXHCLKRST);
151 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXCLKRST);
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200152 }
153
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200154 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXSERCLR);
155 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXBUF_REG, 0);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400156
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200157 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXSMRST);
158 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXFSRST);
159 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXBUF_REG, 0);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400160
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200161 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXSMRST);
162 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXFSRST);
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200163
164 if (mcasp_is_synchronous(mcasp))
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200165 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXFSRST);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400166}
167
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200168static void mcasp_start_tx(struct davinci_mcasp *mcasp)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400169{
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400170 u8 offset = 0, i;
171 u32 cnt;
172
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200173 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXHCLKRST);
174 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXCLKRST);
175 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXSERCLR);
176 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXBUF_REG, 0);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400177
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200178 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXSMRST);
179 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXFSRST);
180 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXBUF_REG, 0);
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200181 for (i = 0; i < mcasp->num_serializer; i++) {
182 if (mcasp->serial_dir[i] == TX_MODE) {
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400183 offset = i;
184 break;
185 }
186 }
187
188 /* wait for TX ready */
189 cnt = 0;
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200190 while (!(mcasp_get_reg(mcasp, DAVINCI_MCASP_XRSRCTL_REG(offset)) &
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400191 TXSTATE) && (cnt < 100000))
192 cnt++;
193
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200194 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXBUF_REG, 0);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400195}
196
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200197static void davinci_mcasp_start(struct davinci_mcasp *mcasp, int stream)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400198{
Peter Ujfalusi487dce82013-11-14 11:35:31 +0200199 u32 reg;
200
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200201 mcasp->streams++;
202
Chaithrika U S539d3d82009-09-23 10:12:08 -0400203 if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200204 if (mcasp->txnumevt) { /* enable FIFO */
Peter Ujfalusi487dce82013-11-14 11:35:31 +0200205 reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200206 mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
207 mcasp_set_bits(mcasp, reg, FIFO_ENABLE);
Vaibhav Bedia0d624272012-08-08 20:40:31 +0530208 }
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200209 mcasp_start_tx(mcasp);
Chaithrika U S539d3d82009-09-23 10:12:08 -0400210 } else {
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200211 if (mcasp->rxnumevt) { /* enable FIFO */
Peter Ujfalusi487dce82013-11-14 11:35:31 +0200212 reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200213 mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
214 mcasp_set_bits(mcasp, reg, FIFO_ENABLE);
Vaibhav Bedia0d624272012-08-08 20:40:31 +0530215 }
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200216 mcasp_start_rx(mcasp);
Chaithrika U S539d3d82009-09-23 10:12:08 -0400217 }
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400218}
219
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200220static void mcasp_stop_rx(struct davinci_mcasp *mcasp)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400221{
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200222 /*
223 * In synchronous mode stop the TX clocks if no other stream is
224 * running
225 */
226 if (mcasp_is_synchronous(mcasp) && !mcasp->streams)
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200227 mcasp_set_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, 0);
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200228
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200229 mcasp_set_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, 0);
230 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXSTAT_REG, 0xFFFFFFFF);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400231}
232
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200233static void mcasp_stop_tx(struct davinci_mcasp *mcasp)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400234{
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200235 u32 val = 0;
236
237 /*
238 * In synchronous mode keep TX clocks running if the capture stream is
239 * still running.
240 */
241 if (mcasp_is_synchronous(mcasp) && mcasp->streams)
242 val = TXHCLKRST | TXCLKRST | TXFSRST;
243
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200244 mcasp_set_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, val);
245 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXSTAT_REG, 0xFFFFFFFF);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400246}
247
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200248static void davinci_mcasp_stop(struct davinci_mcasp *mcasp, int stream)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400249{
Peter Ujfalusi487dce82013-11-14 11:35:31 +0200250 u32 reg;
251
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200252 mcasp->streams--;
253
Chaithrika U S539d3d82009-09-23 10:12:08 -0400254 if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200255 if (mcasp->txnumevt) { /* disable FIFO */
Peter Ujfalusi487dce82013-11-14 11:35:31 +0200256 reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200257 mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
Hebbar, Gururajae5ec69d2012-09-03 13:40:40 +0530258 }
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200259 mcasp_stop_tx(mcasp);
Chaithrika U S539d3d82009-09-23 10:12:08 -0400260 } else {
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200261 if (mcasp->rxnumevt) { /* disable FIFO */
Peter Ujfalusi487dce82013-11-14 11:35:31 +0200262 reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200263 mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
Hebbar, Gururajae5ec69d2012-09-03 13:40:40 +0530264 }
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200265 mcasp_stop_rx(mcasp);
Chaithrika U S539d3d82009-09-23 10:12:08 -0400266 }
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400267}
268
269static int davinci_mcasp_set_dai_fmt(struct snd_soc_dai *cpu_dai,
270 unsigned int fmt)
271{
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200272 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
Peter Ujfalusi1d17a042014-01-30 15:21:30 +0200273 int ret = 0;
Peter Ujfalusi6dfa9a42014-04-04 14:31:42 +0300274 u32 data_delay;
Peter Ujfalusi83f12502014-04-04 14:31:44 +0300275 bool fs_pol_rising;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400276
Peter Ujfalusi1d17a042014-01-30 15:21:30 +0200277 pm_runtime_get_sync(mcasp->dev);
Daniel Mack5296cf22012-10-04 15:08:42 +0200278 switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
Peter Ujfalusi188edc52014-04-04 14:31:43 +0300279 case SND_SOC_DAIFMT_DSP_A:
280 mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
281 mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
282
283 /* 1st data bit occur one ACLK cycle after the frame sync */
284 data_delay = 1;
285 break;
Daniel Mack5296cf22012-10-04 15:08:42 +0200286 case SND_SOC_DAIFMT_DSP_B:
287 case SND_SOC_DAIFMT_AC97:
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200288 mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
289 mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
Peter Ujfalusi6dfa9a42014-04-04 14:31:42 +0300290
291 /* No delay after FS */
292 data_delay = 0;
Daniel Mack5296cf22012-10-04 15:08:42 +0200293 break;
294 default:
295 /* configure a full-word SYNC pulse (LRCLK) */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200296 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
297 mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
Daniel Mack5296cf22012-10-04 15:08:42 +0200298
Peter Ujfalusi6dfa9a42014-04-04 14:31:42 +0300299 /* 1st data bit occur one ACLK cycle after the frame sync */
300 data_delay = 1;
Daniel Mack5296cf22012-10-04 15:08:42 +0200301 break;
302 }
303
Peter Ujfalusi6dfa9a42014-04-04 14:31:42 +0300304 mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, FSXDLY(data_delay),
305 FSXDLY(3));
306 mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, FSRDLY(data_delay),
307 FSRDLY(3));
308
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400309 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
310 case SND_SOC_DAIFMT_CBS_CFS:
311 /* codec is clock and frame slave */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200312 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
313 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400314
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200315 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
316 mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400317
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200318 mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, ACLKX | ACLKR);
319 mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AFSX | AFSR);
Jyri Sarhaab8b14b2014-01-27 17:37:52 +0200320 mcasp->bclk_master = 1;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400321 break;
Chaithrika U S517ee6c2009-08-11 16:59:12 -0400322 case SND_SOC_DAIFMT_CBM_CFS:
323 /* codec is clock master and frame slave */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200324 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
325 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
Chaithrika U S517ee6c2009-08-11 16:59:12 -0400326
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200327 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
328 mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
Chaithrika U S517ee6c2009-08-11 16:59:12 -0400329
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200330 mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG, ACLKX | ACLKR);
331 mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AFSX | AFSR);
Jyri Sarhaab8b14b2014-01-27 17:37:52 +0200332 mcasp->bclk_master = 0;
Chaithrika U S517ee6c2009-08-11 16:59:12 -0400333 break;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400334 case SND_SOC_DAIFMT_CBM_CFM:
335 /* codec is clock and frame master */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200336 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
337 mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400338
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200339 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
340 mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400341
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200342 mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG,
343 ACLKX | AHCLKX | AFSX | ACLKR | AHCLKR | AFSR);
Jyri Sarhaab8b14b2014-01-27 17:37:52 +0200344 mcasp->bclk_master = 0;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400345 break;
346
347 default:
Peter Ujfalusi1d17a042014-01-30 15:21:30 +0200348 ret = -EINVAL;
349 goto out;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400350 }
351
352 switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
353 case SND_SOC_DAIFMT_IB_NF:
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200354 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
Peter Ujfalusi74ddd8c2014-04-04 14:31:41 +0300355 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
Peter Ujfalusi83f12502014-04-04 14:31:44 +0300356 fs_pol_rising = true;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400357 break;
358
359 case SND_SOC_DAIFMT_NB_IF:
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200360 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
Peter Ujfalusi74ddd8c2014-04-04 14:31:41 +0300361 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
Peter Ujfalusi83f12502014-04-04 14:31:44 +0300362 fs_pol_rising = false;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400363 break;
364
365 case SND_SOC_DAIFMT_IB_IF:
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200366 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
Peter Ujfalusi74ddd8c2014-04-04 14:31:41 +0300367 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
Peter Ujfalusi83f12502014-04-04 14:31:44 +0300368 fs_pol_rising = false;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400369 break;
370
371 case SND_SOC_DAIFMT_NB_NF:
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200372 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200373 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
Peter Ujfalusi83f12502014-04-04 14:31:44 +0300374 fs_pol_rising = true;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400375 break;
376
377 default:
Peter Ujfalusi1d17a042014-01-30 15:21:30 +0200378 ret = -EINVAL;
Peter Ujfalusi83f12502014-04-04 14:31:44 +0300379 goto out;
380 }
381
382 if (fs_pol_rising) {
383 mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXPOL);
384 mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRPOL);
385 } else {
386 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXPOL);
387 mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRPOL);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400388 }
Peter Ujfalusi1d17a042014-01-30 15:21:30 +0200389out:
390 pm_runtime_put_sync(mcasp->dev);
391 return ret;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400392}
393
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200394static int davinci_mcasp_set_clkdiv(struct snd_soc_dai *dai, int div_id, int div)
395{
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200396 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200397
398 switch (div_id) {
399 case 0: /* MCLK divider */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200400 mcasp_mod_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG,
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200401 AHCLKXDIV(div - 1), AHCLKXDIV_MASK);
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200402 mcasp_mod_bits(mcasp, DAVINCI_MCASP_AHCLKRCTL_REG,
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200403 AHCLKRDIV(div - 1), AHCLKRDIV_MASK);
404 break;
405
406 case 1: /* BCLK divider */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200407 mcasp_mod_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG,
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200408 ACLKXDIV(div - 1), ACLKXDIV_MASK);
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200409 mcasp_mod_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG,
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200410 ACLKRDIV(div - 1), ACLKRDIV_MASK);
411 break;
412
Daniel Mack1b3bc062012-12-05 18:20:38 +0100413 case 2: /* BCLK/LRCLK ratio */
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200414 mcasp->bclk_lrclk_ratio = div;
Daniel Mack1b3bc062012-12-05 18:20:38 +0100415 break;
416
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200417 default:
418 return -EINVAL;
419 }
420
421 return 0;
422}
423
Daniel Mack5b66aa22012-10-04 15:08:41 +0200424static int davinci_mcasp_set_sysclk(struct snd_soc_dai *dai, int clk_id,
425 unsigned int freq, int dir)
426{
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200427 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
Daniel Mack5b66aa22012-10-04 15:08:41 +0200428
429 if (dir == SND_SOC_CLOCK_OUT) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200430 mcasp_set_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG, AHCLKXE);
431 mcasp_set_bits(mcasp, DAVINCI_MCASP_AHCLKRCTL_REG, AHCLKRE);
432 mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AHCLKX);
Daniel Mack5b66aa22012-10-04 15:08:41 +0200433 } else {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200434 mcasp_clr_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG, AHCLKXE);
435 mcasp_clr_bits(mcasp, DAVINCI_MCASP_AHCLKRCTL_REG, AHCLKRE);
436 mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AHCLKX);
Daniel Mack5b66aa22012-10-04 15:08:41 +0200437 }
438
Jyri Sarhaab8b14b2014-01-27 17:37:52 +0200439 mcasp->sysclk_freq = freq;
440
Daniel Mack5b66aa22012-10-04 15:08:41 +0200441 return 0;
442}
443
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200444static int davinci_config_channel_size(struct davinci_mcasp *mcasp,
Daniel Mackba764b32012-12-05 18:20:37 +0100445 int word_length)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400446{
Daniel Mackba764b32012-12-05 18:20:37 +0100447 u32 fmt;
Daniel Mack79671892013-05-16 15:25:01 +0200448 u32 tx_rotate = (word_length / 4) & 0x7;
449 u32 rx_rotate = (32 - word_length) / 4;
Daniel Mackba764b32012-12-05 18:20:37 +0100450 u32 mask = (1ULL << word_length) - 1;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400451
Daniel Mack1b3bc062012-12-05 18:20:38 +0100452 /*
453 * if s BCLK-to-LRCLK ratio has been configured via the set_clkdiv()
454 * callback, take it into account here. That allows us to for example
455 * send 32 bits per channel to the codec, while only 16 of them carry
456 * audio payload.
Michal Bachratyd486fea2013-04-19 15:28:44 +0200457 * The clock ratio is given for a full period of data (for I2S format
458 * both left and right channels), so it has to be divided by number of
459 * tdm-slots (for I2S - divided by 2).
Daniel Mack1b3bc062012-12-05 18:20:38 +0100460 */
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200461 if (mcasp->bclk_lrclk_ratio)
462 word_length = mcasp->bclk_lrclk_ratio / mcasp->tdm_slots;
Daniel Mack1b3bc062012-12-05 18:20:38 +0100463
Daniel Mackba764b32012-12-05 18:20:37 +0100464 /* mapping of the XSSZ bit-field as described in the datasheet */
465 fmt = (word_length >> 1) - 1;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400466
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200467 if (mcasp->op_mode != DAVINCI_MCASP_DIT_MODE) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200468 mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, RXSSZ(fmt),
469 RXSSZ(0x0F));
470 mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, TXSSZ(fmt),
471 TXSSZ(0x0F));
472 mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, TXROT(tx_rotate),
473 TXROT(7));
474 mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, RXROT(rx_rotate),
475 RXROT(7));
476 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXMASK_REG, mask);
Yegor Yefremovf5023af2013-04-04 16:13:20 +0200477 }
478
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200479 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXMASK_REG, mask);
Chaithrika U S0c31cf32009-09-15 18:13:29 -0400480
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400481 return 0;
482}
483
Peter Ujfalusi662ffae2014-01-30 15:15:22 +0200484static int mcasp_common_hw_param(struct davinci_mcasp *mcasp, int stream,
Peter Ujfalusidd093a02014-04-01 15:55:11 +0300485 int period_words, int channels)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400486{
Peter Ujfalusi5f04c602014-04-01 15:55:10 +0300487 struct davinci_pcm_dma_params *dma_params = &mcasp->dma_params[stream];
488 struct snd_dmaengine_dai_dma_data *dma_data = &mcasp->dma_data[stream];
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400489 int i;
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400490 u8 tx_ser = 0;
491 u8 rx_ser = 0;
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200492 u8 slots = mcasp->tdm_slots;
Michal Bachraty2952b272013-02-28 16:07:08 +0100493 u8 max_active_serializers = (channels + slots - 1) / slots;
Peter Ujfalusidd093a02014-04-01 15:55:11 +0300494 int active_serializers, numevt, n;
Peter Ujfalusi487dce82013-11-14 11:35:31 +0200495 u32 reg;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400496 /* Default configuration */
Peter Ujfalusi453c4992013-11-14 11:35:34 +0200497 if (mcasp->version != MCASP_VERSION_4)
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200498 mcasp_set_bits(mcasp, DAVINCI_MCASP_PWREMUMGT_REG, MCASP_SOFT);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400499
500 /* All PINS as McASP */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200501 mcasp_set_reg(mcasp, DAVINCI_MCASP_PFUNC_REG, 0x00000000);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400502
503 if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200504 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXSTAT_REG, 0xFFFFFFFF);
505 mcasp_clr_bits(mcasp, DAVINCI_MCASP_XEVTCTL_REG, TXDATADMADIS);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400506 } else {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200507 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXSTAT_REG, 0xFFFFFFFF);
508 mcasp_clr_bits(mcasp, DAVINCI_MCASP_REVTCTL_REG, RXDATADMADIS);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400509 }
510
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200511 for (i = 0; i < mcasp->num_serializer; i++) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200512 mcasp_set_bits(mcasp, DAVINCI_MCASP_XRSRCTL_REG(i),
513 mcasp->serial_dir[i]);
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200514 if (mcasp->serial_dir[i] == TX_MODE &&
Michal Bachraty2952b272013-02-28 16:07:08 +0100515 tx_ser < max_active_serializers) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200516 mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AXR(i));
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400517 tx_ser++;
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200518 } else if (mcasp->serial_dir[i] == RX_MODE &&
Michal Bachraty2952b272013-02-28 16:07:08 +0100519 rx_ser < max_active_serializers) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200520 mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AXR(i));
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400521 rx_ser++;
Michal Bachraty2952b272013-02-28 16:07:08 +0100522 } else {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200523 mcasp_mod_bits(mcasp, DAVINCI_MCASP_XRSRCTL_REG(i),
524 SRMOD_INACTIVE, SRMOD_MASK);
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400525 }
526 }
527
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +0300528 if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
529 active_serializers = tx_ser;
530 numevt = mcasp->txnumevt;
531 reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
532 } else {
533 active_serializers = rx_ser;
534 numevt = mcasp->rxnumevt;
535 reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
536 }
Daniel Mackecf327c2013-03-08 14:19:38 +0100537
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +0300538 if (active_serializers < max_active_serializers) {
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200539 dev_warn(mcasp->dev, "stream has more channels (%d) than are "
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +0300540 "enabled in mcasp (%d)\n", channels,
541 active_serializers * slots);
Daniel Mackecf327c2013-03-08 14:19:38 +0100542 return -EINVAL;
543 }
544
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +0300545 /* AFIFO is not in use */
Peter Ujfalusi5f04c602014-04-01 15:55:10 +0300546 if (!numevt) {
547 /* Configure the burst size for platform drivers */
Peter Ujfalusi33445642014-04-01 15:55:12 +0300548 if (active_serializers > 1) {
549 /*
550 * If more than one serializers are in use we have one
551 * DMA request to provide data for all serializers.
552 * For example if three serializers are enabled the DMA
553 * need to transfer three words per DMA request.
554 */
555 dma_params->fifo_level = active_serializers;
556 dma_data->maxburst = active_serializers;
557 } else {
558 dma_params->fifo_level = 0;
559 dma_data->maxburst = 0;
560 }
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +0300561 return 0;
Peter Ujfalusi5f04c602014-04-01 15:55:10 +0300562 }
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400563
Peter Ujfalusidd093a02014-04-01 15:55:11 +0300564 if (period_words % active_serializers) {
565 dev_err(mcasp->dev, "Invalid combination of period words and "
566 "active serializers: %d, %d\n", period_words,
567 active_serializers);
568 return -EINVAL;
569 }
570
571 /*
572 * Calculate the optimal AFIFO depth for platform side:
573 * The number of words for numevt need to be in steps of active
574 * serializers.
575 */
576 n = numevt % active_serializers;
577 if (n)
578 numevt += (active_serializers - n);
579 while (period_words % numevt && numevt > 0)
580 numevt -= active_serializers;
581 if (numevt <= 0)
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +0300582 numevt = active_serializers;
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400583
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +0300584 mcasp_mod_bits(mcasp, reg, active_serializers, NUMDMA_MASK);
585 mcasp_mod_bits(mcasp, reg, NUMEVT(numevt), NUMEVT_MASK);
Michal Bachraty2952b272013-02-28 16:07:08 +0100586
Peter Ujfalusi5f04c602014-04-01 15:55:10 +0300587 /* Configure the burst size for platform drivers */
Peter Ujfalusi33445642014-04-01 15:55:12 +0300588 if (numevt == 1)
589 numevt = 0;
Peter Ujfalusi5f04c602014-04-01 15:55:10 +0300590 dma_params->fifo_level = numevt;
591 dma_data->maxburst = numevt;
592
Michal Bachraty2952b272013-02-28 16:07:08 +0100593 return 0;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400594}
595
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200596static int mcasp_i2s_hw_param(struct davinci_mcasp *mcasp, int stream)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400597{
598 int i, active_slots;
599 u32 mask = 0;
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +0200600 u32 busel = 0;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400601
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200602 if ((mcasp->tdm_slots < 2) || (mcasp->tdm_slots > 32)) {
603 dev_err(mcasp->dev, "tdm slot %d not supported\n",
604 mcasp->tdm_slots);
605 return -EINVAL;
606 }
607
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200608 active_slots = (mcasp->tdm_slots > 31) ? 32 : mcasp->tdm_slots;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400609 for (i = 0; i < active_slots; i++)
610 mask |= (1 << i);
611
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200612 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, TX_ASYNC);
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400613
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +0200614 if (!mcasp->dat_port)
615 busel = TXSEL;
616
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200617 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXTDM_REG, mask);
618 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, busel | TXORD);
619 mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG,
620 FSXMOD(mcasp->tdm_slots), FSXMOD(0x1FF));
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400621
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200622 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXTDM_REG, mask);
623 mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, busel | RXORD);
624 mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG,
625 FSRMOD(mcasp->tdm_slots), FSRMOD(0x1FF));
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400626
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200627 return 0;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400628}
629
630/* S/PDIF */
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200631static int mcasp_dit_hw_param(struct davinci_mcasp *mcasp)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400632{
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400633 /* Set the TX format : 24 bit right rotation, 32 bit slot, Pad 0
634 and LSB first */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200635 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, TXROT(6) | TXSSZ(15));
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400636
637 /* Set TX frame synch : DIT Mode, 1 bit width, internal, rising edge */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200638 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE | FSXMOD(0x180));
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400639
640 /* Set the TX tdm : for all the slots */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200641 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXTDM_REG, 0xFFFFFFFF);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400642
643 /* Set the TX clock controls : div = 1 and internal */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200644 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE | TX_ASYNC);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400645
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200646 mcasp_clr_bits(mcasp, DAVINCI_MCASP_XEVTCTL_REG, TXDATADMADIS);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400647
648 /* Only 44100 and 48000 are valid, both have the same setting */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200649 mcasp_set_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG, AHCLKXDIV(3));
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400650
651 /* Enable the DIT */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200652 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXDITCTL_REG, DITEN);
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200653
654 return 0;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400655}
656
657static int davinci_mcasp_hw_params(struct snd_pcm_substream *substream,
658 struct snd_pcm_hw_params *params,
659 struct snd_soc_dai *cpu_dai)
660{
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200661 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400662 struct davinci_pcm_dma_params *dma_params =
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200663 &mcasp->dma_params[substream->stream];
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400664 int word_length;
Peter Ujfalusia7e46bd2014-02-03 14:51:50 +0200665 int channels = params_channels(params);
Peter Ujfalusidd093a02014-04-01 15:55:11 +0300666 int period_size = params_period_size(params);
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200667 int ret;
Jyri Sarhaab8b14b2014-01-27 17:37:52 +0200668
669 /* If mcasp is BCLK master we need to set BCLK divider */
670 if (mcasp->bclk_master) {
671 unsigned int bclk_freq = snd_soc_params_to_bclk(params);
672 if (mcasp->sysclk_freq % bclk_freq != 0) {
Peter Ujfalusif5b02b42014-04-01 15:55:08 +0300673 dev_err(mcasp->dev, "Can't produce required BCLK\n");
Jyri Sarhaab8b14b2014-01-27 17:37:52 +0200674 return -EINVAL;
675 }
676 davinci_mcasp_set_clkdiv(
677 cpu_dai, 1, mcasp->sysclk_freq / bclk_freq);
678 }
679
Peter Ujfalusidd093a02014-04-01 15:55:11 +0300680 ret = mcasp_common_hw_param(mcasp, substream->stream,
681 period_size * channels, channels);
Peter Ujfalusi0f7d9a62014-01-30 15:15:24 +0200682 if (ret)
683 return ret;
684
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200685 if (mcasp->op_mode == DAVINCI_MCASP_DIT_MODE)
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200686 ret = mcasp_dit_hw_param(mcasp);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400687 else
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200688 ret = mcasp_i2s_hw_param(mcasp, substream->stream);
689
690 if (ret)
691 return ret;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400692
693 switch (params_format(params)) {
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400694 case SNDRV_PCM_FORMAT_U8:
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400695 case SNDRV_PCM_FORMAT_S8:
696 dma_params->data_type = 1;
Daniel Mackba764b32012-12-05 18:20:37 +0100697 word_length = 8;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400698 break;
699
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400700 case SNDRV_PCM_FORMAT_U16_LE:
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400701 case SNDRV_PCM_FORMAT_S16_LE:
702 dma_params->data_type = 2;
Daniel Mackba764b32012-12-05 18:20:37 +0100703 word_length = 16;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400704 break;
705
Daniel Mack21eb24d2012-10-09 09:35:16 +0200706 case SNDRV_PCM_FORMAT_U24_3LE:
707 case SNDRV_PCM_FORMAT_S24_3LE:
Daniel Mack21eb24d2012-10-09 09:35:16 +0200708 dma_params->data_type = 3;
Daniel Mackba764b32012-12-05 18:20:37 +0100709 word_length = 24;
Daniel Mack21eb24d2012-10-09 09:35:16 +0200710 break;
711
Daniel Mack6b7fa012012-10-09 11:56:40 +0200712 case SNDRV_PCM_FORMAT_U24_LE:
713 case SNDRV_PCM_FORMAT_S24_LE:
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400714 case SNDRV_PCM_FORMAT_U32_LE:
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400715 case SNDRV_PCM_FORMAT_S32_LE:
716 dma_params->data_type = 4;
Daniel Mackba764b32012-12-05 18:20:37 +0100717 word_length = 32;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400718 break;
719
720 default:
721 printk(KERN_WARNING "davinci-mcasp: unsupported PCM format");
722 return -EINVAL;
723 }
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400724
Peter Ujfalusi5f04c602014-04-01 15:55:10 +0300725 if (mcasp->version == MCASP_VERSION_2 && !dma_params->fifo_level)
Chaithrika U S4fa9c1a2009-09-30 17:32:27 -0400726 dma_params->acnt = 4;
727 else
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400728 dma_params->acnt = dma_params->data_type;
729
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200730 davinci_config_channel_size(mcasp, word_length);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400731
732 return 0;
733}
734
735static int davinci_mcasp_trigger(struct snd_pcm_substream *substream,
736 int cmd, struct snd_soc_dai *cpu_dai)
737{
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200738 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400739 int ret = 0;
740
741 switch (cmd) {
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400742 case SNDRV_PCM_TRIGGER_RESUME:
Chaithrika U Se473b842010-01-20 17:06:33 +0530743 case SNDRV_PCM_TRIGGER_START:
744 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200745 davinci_mcasp_start(mcasp, substream->stream);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400746 break;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400747 case SNDRV_PCM_TRIGGER_SUSPEND:
Chaithrika U Sa47979b2009-12-03 18:56:56 +0530748 case SNDRV_PCM_TRIGGER_STOP:
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400749 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200750 davinci_mcasp_stop(mcasp, substream->stream);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400751 break;
752
753 default:
754 ret = -EINVAL;
755 }
756
757 return ret;
758}
759
Lars-Peter Clausen85e76522011-11-23 11:40:40 +0100760static const struct snd_soc_dai_ops davinci_mcasp_dai_ops = {
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400761 .trigger = davinci_mcasp_trigger,
762 .hw_params = davinci_mcasp_hw_params,
763 .set_fmt = davinci_mcasp_set_dai_fmt,
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200764 .set_clkdiv = davinci_mcasp_set_clkdiv,
Daniel Mack5b66aa22012-10-04 15:08:41 +0200765 .set_sysclk = davinci_mcasp_set_sysclk,
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400766};
767
Peter Ujfalusid5902f62014-04-01 15:55:07 +0300768static int davinci_mcasp_dai_probe(struct snd_soc_dai *dai)
769{
770 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
771
772 if (mcasp->version == MCASP_VERSION_4) {
773 /* Using dmaengine PCM */
774 dai->playback_dma_data =
775 &mcasp->dma_data[SNDRV_PCM_STREAM_PLAYBACK];
776 dai->capture_dma_data =
777 &mcasp->dma_data[SNDRV_PCM_STREAM_CAPTURE];
778 } else {
779 /* Using davinci-pcm */
780 dai->playback_dma_data = mcasp->dma_params;
781 dai->capture_dma_data = mcasp->dma_params;
782 }
783
784 return 0;
785}
786
Peter Ujfalusi135014a2014-01-30 15:21:32 +0200787#ifdef CONFIG_PM_SLEEP
788static int davinci_mcasp_suspend(struct snd_soc_dai *dai)
789{
790 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
Peter Ujfalusi790bb942014-02-03 14:51:52 +0200791 struct davinci_mcasp_context *context = &mcasp->context;
Peter Ujfalusi135014a2014-01-30 15:21:32 +0200792
Peter Ujfalusi790bb942014-02-03 14:51:52 +0200793 context->txfmtctl = mcasp_get_reg(mcasp, DAVINCI_MCASP_TXFMCTL_REG);
794 context->rxfmtctl = mcasp_get_reg(mcasp, DAVINCI_MCASP_RXFMCTL_REG);
795 context->txfmt = mcasp_get_reg(mcasp, DAVINCI_MCASP_TXFMT_REG);
796 context->rxfmt = mcasp_get_reg(mcasp, DAVINCI_MCASP_RXFMT_REG);
797 context->aclkxctl = mcasp_get_reg(mcasp, DAVINCI_MCASP_ACLKXCTL_REG);
798 context->aclkrctl = mcasp_get_reg(mcasp, DAVINCI_MCASP_ACLKRCTL_REG);
799 context->pdir = mcasp_get_reg(mcasp, DAVINCI_MCASP_PDIR_REG);
Peter Ujfalusi135014a2014-01-30 15:21:32 +0200800
801 return 0;
802}
803
804static int davinci_mcasp_resume(struct snd_soc_dai *dai)
805{
806 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
Peter Ujfalusi790bb942014-02-03 14:51:52 +0200807 struct davinci_mcasp_context *context = &mcasp->context;
Peter Ujfalusi135014a2014-01-30 15:21:32 +0200808
Peter Ujfalusi790bb942014-02-03 14:51:52 +0200809 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXFMCTL_REG, context->txfmtctl);
810 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXFMCTL_REG, context->rxfmtctl);
811 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXFMT_REG, context->txfmt);
812 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXFMT_REG, context->rxfmt);
813 mcasp_set_reg(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, context->aclkxctl);
814 mcasp_set_reg(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, context->aclkrctl);
815 mcasp_set_reg(mcasp, DAVINCI_MCASP_PDIR_REG, context->pdir);
Peter Ujfalusi135014a2014-01-30 15:21:32 +0200816
817 return 0;
818}
819#else
820#define davinci_mcasp_suspend NULL
821#define davinci_mcasp_resume NULL
822#endif
823
Peter Ujfalusied29cd52013-11-14 11:35:22 +0200824#define DAVINCI_MCASP_RATES SNDRV_PCM_RATE_8000_192000
825
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400826#define DAVINCI_MCASP_PCM_FMTS (SNDRV_PCM_FMTBIT_S8 | \
827 SNDRV_PCM_FMTBIT_U8 | \
828 SNDRV_PCM_FMTBIT_S16_LE | \
829 SNDRV_PCM_FMTBIT_U16_LE | \
Daniel Mack21eb24d2012-10-09 09:35:16 +0200830 SNDRV_PCM_FMTBIT_S24_LE | \
831 SNDRV_PCM_FMTBIT_U24_LE | \
832 SNDRV_PCM_FMTBIT_S24_3LE | \
833 SNDRV_PCM_FMTBIT_U24_3LE | \
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400834 SNDRV_PCM_FMTBIT_S32_LE | \
835 SNDRV_PCM_FMTBIT_U32_LE)
836
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000837static struct snd_soc_dai_driver davinci_mcasp_dai[] = {
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400838 {
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000839 .name = "davinci-mcasp.0",
Peter Ujfalusid5902f62014-04-01 15:55:07 +0300840 .probe = davinci_mcasp_dai_probe,
Peter Ujfalusi135014a2014-01-30 15:21:32 +0200841 .suspend = davinci_mcasp_suspend,
842 .resume = davinci_mcasp_resume,
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400843 .playback = {
844 .channels_min = 2,
Michal Bachraty2952b272013-02-28 16:07:08 +0100845 .channels_max = 32 * 16,
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400846 .rates = DAVINCI_MCASP_RATES,
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400847 .formats = DAVINCI_MCASP_PCM_FMTS,
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400848 },
849 .capture = {
850 .channels_min = 2,
Michal Bachraty2952b272013-02-28 16:07:08 +0100851 .channels_max = 32 * 16,
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400852 .rates = DAVINCI_MCASP_RATES,
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400853 .formats = DAVINCI_MCASP_PCM_FMTS,
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400854 },
855 .ops = &davinci_mcasp_dai_ops,
856
857 },
858 {
Peter Ujfalusi58e48d92013-11-14 11:35:24 +0200859 .name = "davinci-mcasp.1",
Peter Ujfalusid5902f62014-04-01 15:55:07 +0300860 .probe = davinci_mcasp_dai_probe,
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400861 .playback = {
862 .channels_min = 1,
863 .channels_max = 384,
864 .rates = DAVINCI_MCASP_RATES,
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400865 .formats = DAVINCI_MCASP_PCM_FMTS,
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400866 },
867 .ops = &davinci_mcasp_dai_ops,
868 },
869
870};
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400871
Kuninori Morimotoeeef0ed2013-03-21 03:31:19 -0700872static const struct snd_soc_component_driver davinci_mcasp_component = {
873 .name = "davinci-mcasp",
874};
875
Jyri Sarha256ba182013-10-18 18:37:42 +0300876/* Some HW specific values and defaults. The rest is filled in from DT. */
Peter Ujfalusid1debaf2014-02-03 14:51:51 +0200877static struct davinci_mcasp_pdata dm646x_mcasp_pdata = {
Jyri Sarha256ba182013-10-18 18:37:42 +0300878 .tx_dma_offset = 0x400,
879 .rx_dma_offset = 0x400,
880 .asp_chan_q = EVENTQ_0,
881 .version = MCASP_VERSION_1,
882};
883
Peter Ujfalusid1debaf2014-02-03 14:51:51 +0200884static struct davinci_mcasp_pdata da830_mcasp_pdata = {
Jyri Sarha256ba182013-10-18 18:37:42 +0300885 .tx_dma_offset = 0x2000,
886 .rx_dma_offset = 0x2000,
887 .asp_chan_q = EVENTQ_0,
888 .version = MCASP_VERSION_2,
889};
890
Peter Ujfalusid1debaf2014-02-03 14:51:51 +0200891static struct davinci_mcasp_pdata am33xx_mcasp_pdata = {
Jyri Sarha256ba182013-10-18 18:37:42 +0300892 .tx_dma_offset = 0,
893 .rx_dma_offset = 0,
894 .asp_chan_q = EVENTQ_0,
895 .version = MCASP_VERSION_3,
896};
897
Peter Ujfalusid1debaf2014-02-03 14:51:51 +0200898static struct davinci_mcasp_pdata dra7_mcasp_pdata = {
Peter Ujfalusi453c4992013-11-14 11:35:34 +0200899 .tx_dma_offset = 0x200,
900 .rx_dma_offset = 0x284,
901 .asp_chan_q = EVENTQ_0,
902 .version = MCASP_VERSION_4,
903};
904
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +0530905static const struct of_device_id mcasp_dt_ids[] = {
906 {
907 .compatible = "ti,dm646x-mcasp-audio",
Jyri Sarha256ba182013-10-18 18:37:42 +0300908 .data = &dm646x_mcasp_pdata,
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +0530909 },
910 {
911 .compatible = "ti,da830-mcasp-audio",
Jyri Sarha256ba182013-10-18 18:37:42 +0300912 .data = &da830_mcasp_pdata,
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +0530913 },
Hebbar, Gururajae5ec69d2012-09-03 13:40:40 +0530914 {
Jyri Sarha3af9e032013-10-18 18:37:44 +0300915 .compatible = "ti,am33xx-mcasp-audio",
Peter Ujfalusib14899d2013-11-14 11:35:37 +0200916 .data = &am33xx_mcasp_pdata,
Hebbar, Gururajae5ec69d2012-09-03 13:40:40 +0530917 },
Peter Ujfalusi453c4992013-11-14 11:35:34 +0200918 {
919 .compatible = "ti,dra7-mcasp-audio",
920 .data = &dra7_mcasp_pdata,
921 },
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +0530922 { /* sentinel */ }
923};
924MODULE_DEVICE_TABLE(of, mcasp_dt_ids);
925
Peter Ujfalusiae726e92013-11-14 11:35:35 +0200926static int mcasp_reparent_fck(struct platform_device *pdev)
927{
928 struct device_node *node = pdev->dev.of_node;
929 struct clk *gfclk, *parent_clk;
930 const char *parent_name;
931 int ret;
932
933 if (!node)
934 return 0;
935
936 parent_name = of_get_property(node, "fck_parent", NULL);
937 if (!parent_name)
938 return 0;
939
940 gfclk = clk_get(&pdev->dev, "fck");
941 if (IS_ERR(gfclk)) {
942 dev_err(&pdev->dev, "failed to get fck\n");
943 return PTR_ERR(gfclk);
944 }
945
946 parent_clk = clk_get(NULL, parent_name);
947 if (IS_ERR(parent_clk)) {
948 dev_err(&pdev->dev, "failed to get parent clock\n");
949 ret = PTR_ERR(parent_clk);
950 goto err1;
951 }
952
953 ret = clk_set_parent(gfclk, parent_clk);
954 if (ret) {
955 dev_err(&pdev->dev, "failed to reparent fck\n");
956 goto err2;
957 }
958
959err2:
960 clk_put(parent_clk);
961err1:
962 clk_put(gfclk);
963 return ret;
964}
965
Peter Ujfalusid1debaf2014-02-03 14:51:51 +0200966static struct davinci_mcasp_pdata *davinci_mcasp_set_pdata_from_of(
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +0530967 struct platform_device *pdev)
968{
969 struct device_node *np = pdev->dev.of_node;
Peter Ujfalusid1debaf2014-02-03 14:51:51 +0200970 struct davinci_mcasp_pdata *pdata = NULL;
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +0530971 const struct of_device_id *match =
Sachin Kamatea421eb2013-05-22 16:53:37 +0530972 of_match_device(mcasp_dt_ids, &pdev->dev);
Jyri Sarha4023fe62013-10-18 18:37:43 +0300973 struct of_phandle_args dma_spec;
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +0530974
975 const u32 *of_serial_dir32;
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +0530976 u32 val;
977 int i, ret = 0;
978
979 if (pdev->dev.platform_data) {
980 pdata = pdev->dev.platform_data;
981 return pdata;
982 } else if (match) {
Peter Ujfalusid1debaf2014-02-03 14:51:51 +0200983 pdata = (struct davinci_mcasp_pdata*) match->data;
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +0530984 } else {
985 /* control shouldn't reach here. something is wrong */
986 ret = -EINVAL;
987 goto nodata;
988 }
989
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +0530990 ret = of_property_read_u32(np, "op-mode", &val);
991 if (ret >= 0)
992 pdata->op_mode = val;
993
994 ret = of_property_read_u32(np, "tdm-slots", &val);
Michal Bachraty2952b272013-02-28 16:07:08 +0100995 if (ret >= 0) {
996 if (val < 2 || val > 32) {
997 dev_err(&pdev->dev,
998 "tdm-slots must be in rage [2-32]\n");
999 ret = -EINVAL;
1000 goto nodata;
1001 }
1002
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301003 pdata->tdm_slots = val;
Michal Bachraty2952b272013-02-28 16:07:08 +01001004 }
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301005
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301006 of_serial_dir32 = of_get_property(np, "serial-dir", &val);
1007 val /= sizeof(u32);
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301008 if (of_serial_dir32) {
Peter Ujfalusi1427e662013-10-18 18:37:46 +03001009 u8 *of_serial_dir = devm_kzalloc(&pdev->dev,
1010 (sizeof(*of_serial_dir) * val),
1011 GFP_KERNEL);
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301012 if (!of_serial_dir) {
1013 ret = -ENOMEM;
1014 goto nodata;
1015 }
1016
Peter Ujfalusi1427e662013-10-18 18:37:46 +03001017 for (i = 0; i < val; i++)
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301018 of_serial_dir[i] = be32_to_cpup(&of_serial_dir32[i]);
1019
Peter Ujfalusi1427e662013-10-18 18:37:46 +03001020 pdata->num_serializer = val;
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301021 pdata->serial_dir = of_serial_dir;
1022 }
1023
Jyri Sarha4023fe62013-10-18 18:37:43 +03001024 ret = of_property_match_string(np, "dma-names", "tx");
1025 if (ret < 0)
1026 goto nodata;
1027
1028 ret = of_parse_phandle_with_args(np, "dmas", "#dma-cells", ret,
1029 &dma_spec);
1030 if (ret < 0)
1031 goto nodata;
1032
1033 pdata->tx_dma_channel = dma_spec.args[0];
1034
1035 ret = of_property_match_string(np, "dma-names", "rx");
1036 if (ret < 0)
1037 goto nodata;
1038
1039 ret = of_parse_phandle_with_args(np, "dmas", "#dma-cells", ret,
1040 &dma_spec);
1041 if (ret < 0)
1042 goto nodata;
1043
1044 pdata->rx_dma_channel = dma_spec.args[0];
1045
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301046 ret = of_property_read_u32(np, "tx-num-evt", &val);
1047 if (ret >= 0)
1048 pdata->txnumevt = val;
1049
1050 ret = of_property_read_u32(np, "rx-num-evt", &val);
1051 if (ret >= 0)
1052 pdata->rxnumevt = val;
1053
1054 ret = of_property_read_u32(np, "sram-size-playback", &val);
1055 if (ret >= 0)
1056 pdata->sram_size_playback = val;
1057
1058 ret = of_property_read_u32(np, "sram-size-capture", &val);
1059 if (ret >= 0)
1060 pdata->sram_size_capture = val;
1061
1062 return pdata;
1063
1064nodata:
1065 if (ret < 0) {
1066 dev_err(&pdev->dev, "Error populating platform data, err %d\n",
1067 ret);
1068 pdata = NULL;
1069 }
1070 return pdata;
1071}
1072
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001073static int davinci_mcasp_probe(struct platform_device *pdev)
1074{
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001075 struct davinci_pcm_dma_params *dma_params;
Peter Ujfalusi8de131f2014-03-14 16:42:46 +02001076 struct snd_dmaengine_dai_dma_data *dma_data;
Jyri Sarha256ba182013-10-18 18:37:42 +03001077 struct resource *mem, *ioarea, *res, *dat;
Peter Ujfalusid1debaf2014-02-03 14:51:51 +02001078 struct davinci_mcasp_pdata *pdata;
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001079 struct davinci_mcasp *mcasp;
Julia Lawall96d31e22011-12-29 17:51:21 +01001080 int ret;
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001081
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301082 if (!pdev->dev.platform_data && !pdev->dev.of_node) {
1083 dev_err(&pdev->dev, "No platform data supplied\n");
1084 return -EINVAL;
1085 }
1086
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001087 mcasp = devm_kzalloc(&pdev->dev, sizeof(struct davinci_mcasp),
Julia Lawall96d31e22011-12-29 17:51:21 +01001088 GFP_KERNEL);
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001089 if (!mcasp)
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001090 return -ENOMEM;
1091
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301092 pdata = davinci_mcasp_set_pdata_from_of(pdev);
1093 if (!pdata) {
1094 dev_err(&pdev->dev, "no platform data\n");
1095 return -EINVAL;
1096 }
1097
Jyri Sarha256ba182013-10-18 18:37:42 +03001098 mem = platform_get_resource_byname(pdev, IORESOURCE_MEM, "mpu");
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001099 if (!mem) {
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001100 dev_warn(mcasp->dev,
Jyri Sarha256ba182013-10-18 18:37:42 +03001101 "\"mpu\" mem resource not found, using index 0\n");
1102 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1103 if (!mem) {
1104 dev_err(&pdev->dev, "no mem resource?\n");
1105 return -ENODEV;
1106 }
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001107 }
1108
Julia Lawall96d31e22011-12-29 17:51:21 +01001109 ioarea = devm_request_mem_region(&pdev->dev, mem->start,
Vaibhav Bediad852f4462011-02-09 18:39:52 +05301110 resource_size(mem), pdev->name);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001111 if (!ioarea) {
1112 dev_err(&pdev->dev, "Audio region already claimed\n");
Julia Lawall96d31e22011-12-29 17:51:21 +01001113 return -EBUSY;
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001114 }
1115
Hebbar, Gururaja10884342012-08-08 20:40:32 +05301116 pm_runtime_enable(&pdev->dev);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001117
Hebbar, Gururaja10884342012-08-08 20:40:32 +05301118 ret = pm_runtime_get_sync(&pdev->dev);
1119 if (IS_ERR_VALUE(ret)) {
1120 dev_err(&pdev->dev, "pm_runtime_get_sync() failed\n");
1121 return ret;
1122 }
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001123
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001124 mcasp->base = devm_ioremap(&pdev->dev, mem->start, resource_size(mem));
1125 if (!mcasp->base) {
Vaibhav Bedia4f82f022011-02-09 18:39:54 +05301126 dev_err(&pdev->dev, "ioremap failed\n");
1127 ret = -ENOMEM;
1128 goto err_release_clk;
1129 }
1130
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001131 mcasp->op_mode = pdata->op_mode;
1132 mcasp->tdm_slots = pdata->tdm_slots;
1133 mcasp->num_serializer = pdata->num_serializer;
1134 mcasp->serial_dir = pdata->serial_dir;
1135 mcasp->version = pdata->version;
1136 mcasp->txnumevt = pdata->txnumevt;
1137 mcasp->rxnumevt = pdata->rxnumevt;
Peter Ujfalusi487dce82013-11-14 11:35:31 +02001138
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001139 mcasp->dev = &pdev->dev;
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001140
Jyri Sarha256ba182013-10-18 18:37:42 +03001141 dat = platform_get_resource_byname(pdev, IORESOURCE_MEM, "dat");
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001142 if (dat)
1143 mcasp->dat_port = true;
Jyri Sarha256ba182013-10-18 18:37:42 +03001144
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001145 dma_params = &mcasp->dma_params[SNDRV_PCM_STREAM_PLAYBACK];
Peter Ujfalusi8de131f2014-03-14 16:42:46 +02001146 dma_data = &mcasp->dma_data[SNDRV_PCM_STREAM_PLAYBACK];
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001147 dma_params->asp_chan_q = pdata->asp_chan_q;
1148 dma_params->ram_chan_q = pdata->ram_chan_q;
1149 dma_params->sram_pool = pdata->sram_pool;
1150 dma_params->sram_size = pdata->sram_size_playback;
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001151 if (dat)
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001152 dma_params->dma_addr = dat->start;
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001153 else
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001154 dma_params->dma_addr = mem->start + pdata->tx_dma_offset;
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001155
Peter Ujfalusi453c4992013-11-14 11:35:34 +02001156 /* Unconditional dmaengine stuff */
Peter Ujfalusi8de131f2014-03-14 16:42:46 +02001157 dma_data->addr = dma_params->dma_addr;
Peter Ujfalusi453c4992013-11-14 11:35:34 +02001158
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001159 res = platform_get_resource(pdev, IORESOURCE_DMA, 0);
Jyri Sarha4023fe62013-10-18 18:37:43 +03001160 if (res)
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001161 dma_params->channel = res->start;
Jyri Sarha4023fe62013-10-18 18:37:43 +03001162 else
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001163 dma_params->channel = pdata->tx_dma_channel;
Troy Kisky92e2a6f2009-09-11 14:29:03 -07001164
Peter Ujfalusi8de131f2014-03-14 16:42:46 +02001165 /* dmaengine filter data for DT and non-DT boot */
1166 if (pdev->dev.of_node)
1167 dma_data->filter_data = "tx";
1168 else
1169 dma_data->filter_data = &dma_params->channel;
1170
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001171 dma_params = &mcasp->dma_params[SNDRV_PCM_STREAM_CAPTURE];
Peter Ujfalusi8de131f2014-03-14 16:42:46 +02001172 dma_data = &mcasp->dma_data[SNDRV_PCM_STREAM_CAPTURE];
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001173 dma_params->asp_chan_q = pdata->asp_chan_q;
1174 dma_params->ram_chan_q = pdata->ram_chan_q;
1175 dma_params->sram_pool = pdata->sram_pool;
1176 dma_params->sram_size = pdata->sram_size_capture;
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001177 if (dat)
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001178 dma_params->dma_addr = dat->start;
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001179 else
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001180 dma_params->dma_addr = mem->start + pdata->rx_dma_offset;
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001181
Peter Ujfalusi453c4992013-11-14 11:35:34 +02001182 /* Unconditional dmaengine stuff */
Peter Ujfalusi8de131f2014-03-14 16:42:46 +02001183 dma_data->addr = dma_params->dma_addr;
Peter Ujfalusi453c4992013-11-14 11:35:34 +02001184
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001185 if (mcasp->version < MCASP_VERSION_3) {
1186 mcasp->fifo_base = DAVINCI_MCASP_V2_AFIFO_BASE;
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001187 /* dma_params->dma_addr is pointing to the data port address */
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001188 mcasp->dat_port = true;
1189 } else {
1190 mcasp->fifo_base = DAVINCI_MCASP_V3_AFIFO_BASE;
1191 }
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001192
1193 res = platform_get_resource(pdev, IORESOURCE_DMA, 1);
Jyri Sarha4023fe62013-10-18 18:37:43 +03001194 if (res)
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001195 dma_params->channel = res->start;
Jyri Sarha4023fe62013-10-18 18:37:43 +03001196 else
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001197 dma_params->channel = pdata->rx_dma_channel;
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001198
Peter Ujfalusi8de131f2014-03-14 16:42:46 +02001199 /* dmaengine filter data for DT and non-DT boot */
1200 if (pdev->dev.of_node)
1201 dma_data->filter_data = "rx";
1202 else
1203 dma_data->filter_data = &dma_params->channel;
Peter Ujfalusi453c4992013-11-14 11:35:34 +02001204
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001205 dev_set_drvdata(&pdev->dev, mcasp);
Peter Ujfalusiae726e92013-11-14 11:35:35 +02001206
1207 mcasp_reparent_fck(pdev);
1208
Kuninori Morimotoeeef0ed2013-03-21 03:31:19 -07001209 ret = snd_soc_register_component(&pdev->dev, &davinci_mcasp_component,
1210 &davinci_mcasp_dai[pdata->op_mode], 1);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001211
1212 if (ret != 0)
Julia Lawall96d31e22011-12-29 17:51:21 +01001213 goto err_release_clk;
Hebbar, Gururajaf08095a2012-08-27 18:56:39 +05301214
Peter Ujfalusi453c4992013-11-14 11:35:34 +02001215 if (mcasp->version != MCASP_VERSION_4) {
1216 ret = davinci_soc_platform_register(&pdev->dev);
1217 if (ret) {
1218 dev_err(&pdev->dev, "register PCM failed: %d\n", ret);
1219 goto err_unregister_component;
1220 }
Hebbar, Gururajaf08095a2012-08-27 18:56:39 +05301221 }
1222
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001223 return 0;
1224
Kuninori Morimotoeeef0ed2013-03-21 03:31:19 -07001225err_unregister_component:
1226 snd_soc_unregister_component(&pdev->dev);
Vaibhav Bediaeef6d7b2011-02-09 18:39:53 +05301227err_release_clk:
Hebbar, Gururaja10884342012-08-08 20:40:32 +05301228 pm_runtime_put_sync(&pdev->dev);
1229 pm_runtime_disable(&pdev->dev);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001230 return ret;
1231}
1232
1233static int davinci_mcasp_remove(struct platform_device *pdev)
1234{
Peter Ujfalusi453c4992013-11-14 11:35:34 +02001235 struct davinci_mcasp *mcasp = dev_get_drvdata(&pdev->dev);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001236
Kuninori Morimotoeeef0ed2013-03-21 03:31:19 -07001237 snd_soc_unregister_component(&pdev->dev);
Peter Ujfalusi453c4992013-11-14 11:35:34 +02001238 if (mcasp->version != MCASP_VERSION_4)
1239 davinci_soc_platform_unregister(&pdev->dev);
Hebbar, Gururaja10884342012-08-08 20:40:32 +05301240
1241 pm_runtime_put_sync(&pdev->dev);
1242 pm_runtime_disable(&pdev->dev);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001243
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001244 return 0;
1245}
1246
1247static struct platform_driver davinci_mcasp_driver = {
1248 .probe = davinci_mcasp_probe,
1249 .remove = davinci_mcasp_remove,
1250 .driver = {
1251 .name = "davinci-mcasp",
1252 .owner = THIS_MODULE,
Sachin Kamatea421eb2013-05-22 16:53:37 +05301253 .of_match_table = mcasp_dt_ids,
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001254 },
1255};
1256
Axel Linf9b8a512011-11-25 10:09:27 +08001257module_platform_driver(davinci_mcasp_driver);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001258
1259MODULE_AUTHOR("Steve Chen");
1260MODULE_DESCRIPTION("TI DAVINCI McASP SoC Interface");
1261MODULE_LICENSE("GPL");