blob: d0637a65f9a91afdbc74691fc1c98a11d623e947 [file] [log] [blame]
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001/*
Sujithcee075a2009-03-13 09:07:23 +05302 * Copyright (c) 2008-2009 Atheros Communications Inc.
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070017#include <linux/nl80211.h>
Sujith394cf0a2009-02-09 13:26:54 +053018#include "ath9k.h"
Luis R. Rodriguezaf03abe2009-09-09 02:33:11 -070019#include "btcoex.h"
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070020
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070021static char *dev_info = "ath9k";
22
23MODULE_AUTHOR("Atheros Communications");
24MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
25MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
26MODULE_LICENSE("Dual BSD/GPL");
27
Jouni Malinenb3bd89c2009-02-24 13:42:01 +020028static int modparam_nohwcrypt;
29module_param_named(nohwcrypt, modparam_nohwcrypt, int, 0444);
30MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption");
31
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -080032/* We use the hw_value as an index into our private channel structure */
33
34#define CHAN2G(_freq, _idx) { \
35 .center_freq = (_freq), \
36 .hw_value = (_idx), \
Luis R. Rodriguezeeddfd92009-05-19 17:49:46 -040037 .max_power = 20, \
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -080038}
39
40#define CHAN5G(_freq, _idx) { \
41 .band = IEEE80211_BAND_5GHZ, \
42 .center_freq = (_freq), \
43 .hw_value = (_idx), \
Luis R. Rodriguezeeddfd92009-05-19 17:49:46 -040044 .max_power = 20, \
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -080045}
46
47/* Some 2 GHz radios are actually tunable on 2312-2732
48 * on 5 MHz steps, we support the channels which we know
49 * we have calibration data for all cards though to make
50 * this static */
51static struct ieee80211_channel ath9k_2ghz_chantable[] = {
52 CHAN2G(2412, 0), /* Channel 1 */
53 CHAN2G(2417, 1), /* Channel 2 */
54 CHAN2G(2422, 2), /* Channel 3 */
55 CHAN2G(2427, 3), /* Channel 4 */
56 CHAN2G(2432, 4), /* Channel 5 */
57 CHAN2G(2437, 5), /* Channel 6 */
58 CHAN2G(2442, 6), /* Channel 7 */
59 CHAN2G(2447, 7), /* Channel 8 */
60 CHAN2G(2452, 8), /* Channel 9 */
61 CHAN2G(2457, 9), /* Channel 10 */
62 CHAN2G(2462, 10), /* Channel 11 */
63 CHAN2G(2467, 11), /* Channel 12 */
64 CHAN2G(2472, 12), /* Channel 13 */
65 CHAN2G(2484, 13), /* Channel 14 */
66};
67
68/* Some 5 GHz radios are actually tunable on XXXX-YYYY
69 * on 5 MHz steps, we support the channels which we know
70 * we have calibration data for all cards though to make
71 * this static */
72static struct ieee80211_channel ath9k_5ghz_chantable[] = {
73 /* _We_ call this UNII 1 */
74 CHAN5G(5180, 14), /* Channel 36 */
75 CHAN5G(5200, 15), /* Channel 40 */
76 CHAN5G(5220, 16), /* Channel 44 */
77 CHAN5G(5240, 17), /* Channel 48 */
78 /* _We_ call this UNII 2 */
79 CHAN5G(5260, 18), /* Channel 52 */
80 CHAN5G(5280, 19), /* Channel 56 */
81 CHAN5G(5300, 20), /* Channel 60 */
82 CHAN5G(5320, 21), /* Channel 64 */
83 /* _We_ call this "Middle band" */
84 CHAN5G(5500, 22), /* Channel 100 */
85 CHAN5G(5520, 23), /* Channel 104 */
86 CHAN5G(5540, 24), /* Channel 108 */
87 CHAN5G(5560, 25), /* Channel 112 */
88 CHAN5G(5580, 26), /* Channel 116 */
89 CHAN5G(5600, 27), /* Channel 120 */
90 CHAN5G(5620, 28), /* Channel 124 */
91 CHAN5G(5640, 29), /* Channel 128 */
92 CHAN5G(5660, 30), /* Channel 132 */
93 CHAN5G(5680, 31), /* Channel 136 */
94 CHAN5G(5700, 32), /* Channel 140 */
95 /* _We_ call this UNII 3 */
96 CHAN5G(5745, 33), /* Channel 149 */
97 CHAN5G(5765, 34), /* Channel 153 */
98 CHAN5G(5785, 35), /* Channel 157 */
99 CHAN5G(5805, 36), /* Channel 161 */
100 CHAN5G(5825, 37), /* Channel 165 */
101};
102
Luis R. Rodriguezce111ba2008-12-23 15:58:39 -0800103static void ath_cache_conf_rate(struct ath_softc *sc,
104 struct ieee80211_conf *conf)
Sujithff37e332008-11-24 12:07:55 +0530105{
Luis R. Rodriguez030bb492008-12-23 15:58:37 -0800106 switch (conf->channel->band) {
107 case IEEE80211_BAND_2GHZ:
108 if (conf_is_ht20(conf))
109 sc->cur_rate_table =
110 sc->hw_rate_table[ATH9K_MODE_11NG_HT20];
111 else if (conf_is_ht40_minus(conf))
112 sc->cur_rate_table =
113 sc->hw_rate_table[ATH9K_MODE_11NG_HT40MINUS];
114 else if (conf_is_ht40_plus(conf))
115 sc->cur_rate_table =
116 sc->hw_rate_table[ATH9K_MODE_11NG_HT40PLUS];
Luis R. Rodriguez96742252008-12-23 15:58:38 -0800117 else
Luis R. Rodriguez030bb492008-12-23 15:58:37 -0800118 sc->cur_rate_table =
119 sc->hw_rate_table[ATH9K_MODE_11G];
Luis R. Rodriguez030bb492008-12-23 15:58:37 -0800120 break;
121 case IEEE80211_BAND_5GHZ:
122 if (conf_is_ht20(conf))
123 sc->cur_rate_table =
124 sc->hw_rate_table[ATH9K_MODE_11NA_HT20];
125 else if (conf_is_ht40_minus(conf))
126 sc->cur_rate_table =
127 sc->hw_rate_table[ATH9K_MODE_11NA_HT40MINUS];
128 else if (conf_is_ht40_plus(conf))
129 sc->cur_rate_table =
130 sc->hw_rate_table[ATH9K_MODE_11NA_HT40PLUS];
131 else
Luis R. Rodriguez96742252008-12-23 15:58:38 -0800132 sc->cur_rate_table =
133 sc->hw_rate_table[ATH9K_MODE_11A];
Luis R. Rodriguez030bb492008-12-23 15:58:37 -0800134 break;
135 default:
Luis R. Rodriguezce111ba2008-12-23 15:58:39 -0800136 BUG_ON(1);
Luis R. Rodriguez030bb492008-12-23 15:58:37 -0800137 break;
138 }
Sujithff37e332008-11-24 12:07:55 +0530139}
140
141static void ath_update_txpow(struct ath_softc *sc)
142{
Sujithcbe61d82009-02-09 13:27:12 +0530143 struct ath_hw *ah = sc->sc_ah;
Sujithff37e332008-11-24 12:07:55 +0530144 u32 txpow;
145
Sujith17d79042009-02-09 13:27:03 +0530146 if (sc->curtxpow != sc->config.txpowlimit) {
147 ath9k_hw_set_txpowerlimit(ah, sc->config.txpowlimit);
Sujithff37e332008-11-24 12:07:55 +0530148 /* read back in case value is clamped */
149 ath9k_hw_getcapability(ah, ATH9K_CAP_TXPOW, 1, &txpow);
Sujith17d79042009-02-09 13:27:03 +0530150 sc->curtxpow = txpow;
Sujithff37e332008-11-24 12:07:55 +0530151 }
152}
153
154static u8 parse_mpdudensity(u8 mpdudensity)
155{
156 /*
157 * 802.11n D2.0 defined values for "Minimum MPDU Start Spacing":
158 * 0 for no restriction
159 * 1 for 1/4 us
160 * 2 for 1/2 us
161 * 3 for 1 us
162 * 4 for 2 us
163 * 5 for 4 us
164 * 6 for 8 us
165 * 7 for 16 us
166 */
167 switch (mpdudensity) {
168 case 0:
169 return 0;
170 case 1:
171 case 2:
172 case 3:
173 /* Our lower layer calculations limit our precision to
174 1 microsecond */
175 return 1;
176 case 4:
177 return 2;
178 case 5:
179 return 4;
180 case 6:
181 return 8;
182 case 7:
183 return 16;
184 default:
185 return 0;
186 }
187}
188
189static void ath_setup_rates(struct ath_softc *sc, enum ieee80211_band band)
190{
Luis R. Rodriguez4f0fc7c2009-05-06 02:20:00 -0400191 const struct ath_rate_table *rate_table = NULL;
Sujithff37e332008-11-24 12:07:55 +0530192 struct ieee80211_supported_band *sband;
193 struct ieee80211_rate *rate;
194 int i, maxrates;
195
196 switch (band) {
197 case IEEE80211_BAND_2GHZ:
198 rate_table = sc->hw_rate_table[ATH9K_MODE_11G];
199 break;
200 case IEEE80211_BAND_5GHZ:
201 rate_table = sc->hw_rate_table[ATH9K_MODE_11A];
202 break;
203 default:
204 break;
205 }
206
207 if (rate_table == NULL)
208 return;
209
210 sband = &sc->sbands[band];
211 rate = sc->rates[band];
212
213 if (rate_table->rate_cnt > ATH_RATE_MAX)
214 maxrates = ATH_RATE_MAX;
215 else
216 maxrates = rate_table->rate_cnt;
217
218 for (i = 0; i < maxrates; i++) {
219 rate[i].bitrate = rate_table->info[i].ratekbps / 100;
220 rate[i].hw_value = rate_table->info[i].ratecode;
Sujithf46730d2009-01-27 13:51:03 +0530221 if (rate_table->info[i].short_preamble) {
222 rate[i].hw_value_short = rate_table->info[i].ratecode |
223 rate_table->info[i].short_preamble;
224 rate[i].flags = IEEE80211_RATE_SHORT_PREAMBLE;
225 }
Sujithff37e332008-11-24 12:07:55 +0530226 sband->n_bitrates++;
Sujithf46730d2009-01-27 13:51:03 +0530227
Luis R. Rodriguez4d6b2282009-09-07 04:52:26 -0700228 DPRINTF(sc->sc_ah, ATH_DBG_CONFIG, "Rate: %2dMbps, ratecode: %2d\n",
Sujith04bd4632008-11-28 22:18:05 +0530229 rate[i].bitrate / 10, rate[i].hw_value);
Sujithff37e332008-11-24 12:07:55 +0530230 }
231}
232
Vasanthakumar Thiagarajan82880a72009-06-13 14:50:24 +0530233static struct ath9k_channel *ath_get_curchannel(struct ath_softc *sc,
234 struct ieee80211_hw *hw)
235{
236 struct ieee80211_channel *curchan = hw->conf.channel;
237 struct ath9k_channel *channel;
238 u8 chan_idx;
239
240 chan_idx = curchan->hw_value;
241 channel = &sc->sc_ah->channels[chan_idx];
242 ath9k_update_ichannel(sc, hw, channel);
243 return channel;
244}
245
Luis R. Rodriguez8c77a562009-09-09 21:02:34 -0700246static bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode)
247{
248 unsigned long flags;
249 bool ret;
250
251 spin_lock_irqsave(&ah->ah_sc->sc_pm_lock, flags);
252 ret = ath9k_hw_setpower_nolock(ah, mode);
253 spin_unlock_irqrestore(&ah->ah_sc->sc_pm_lock, flags);
254
255 return ret;
256}
257
Luis R. Rodrigueza91d75a2009-09-09 20:29:18 -0700258void ath9k_ps_wakeup(struct ath_softc *sc)
259{
260 unsigned long flags;
261
262 spin_lock_irqsave(&sc->sc_pm_lock, flags);
263 if (++sc->ps_usecount != 1)
264 goto unlock;
265
266 ath9k_hw_setpower_nolock(sc->sc_ah, ATH9K_PM_AWAKE);
267
268 unlock:
269 spin_unlock_irqrestore(&sc->sc_pm_lock, flags);
270}
271
272void ath9k_ps_restore(struct ath_softc *sc)
273{
274 unsigned long flags;
275
276 spin_lock_irqsave(&sc->sc_pm_lock, flags);
277 if (--sc->ps_usecount != 0)
278 goto unlock;
279
280 if (sc->ps_enabled &&
281 !(sc->sc_flags & (SC_OP_WAIT_FOR_BEACON |
282 SC_OP_WAIT_FOR_CAB |
283 SC_OP_WAIT_FOR_PSPOLL_DATA |
284 SC_OP_WAIT_FOR_TX_ACK)))
285 ath9k_hw_setpower_nolock(sc->sc_ah, ATH9K_PM_NETWORK_SLEEP);
286
287 unlock:
288 spin_unlock_irqrestore(&sc->sc_pm_lock, flags);
289}
290
Sujithff37e332008-11-24 12:07:55 +0530291/*
292 * Set/change channels. If the channel is really being changed, it's done
293 * by reseting the chip. To accomplish this we must first cleanup any pending
294 * DMA, then restart stuff.
295*/
Jouni Malinen0e2dedf2009-03-03 19:23:32 +0200296int ath_set_channel(struct ath_softc *sc, struct ieee80211_hw *hw,
297 struct ath9k_channel *hchan)
Sujithff37e332008-11-24 12:07:55 +0530298{
Sujithcbe61d82009-02-09 13:27:12 +0530299 struct ath_hw *ah = sc->sc_ah;
Sujithff37e332008-11-24 12:07:55 +0530300 bool fastcc = true, stopped;
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -0800301 struct ieee80211_channel *channel = hw->conf.channel;
302 int r;
Sujithff37e332008-11-24 12:07:55 +0530303
304 if (sc->sc_flags & SC_OP_INVALID)
305 return -EIO;
306
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +0530307 ath9k_ps_wakeup(sc);
308
Luis R. Rodriguezc0d7c7a2008-12-23 15:58:50 -0800309 /*
310 * This is only performed if the channel settings have
311 * actually changed.
312 *
313 * To switch channels clear any pending DMA operations;
314 * wait long enough for the RX fifo to drain, reset the
315 * hardware at the new frequency, and then re-enable
316 * the relevant bits of the h/w.
317 */
318 ath9k_hw_set_interrupts(ah, 0);
Sujith043a0402009-01-16 21:38:47 +0530319 ath_drain_all_txq(sc, false);
Luis R. Rodriguezc0d7c7a2008-12-23 15:58:50 -0800320 stopped = ath_stoprecv(sc);
Sujithff37e332008-11-24 12:07:55 +0530321
Luis R. Rodriguezc0d7c7a2008-12-23 15:58:50 -0800322 /* XXX: do not flush receive queue here. We don't want
323 * to flush data frames already in queue because of
324 * changing channel. */
Sujithff37e332008-11-24 12:07:55 +0530325
Luis R. Rodriguezc0d7c7a2008-12-23 15:58:50 -0800326 if (!stopped || (sc->sc_flags & SC_OP_FULL_RESET))
327 fastcc = false;
Sujithff37e332008-11-24 12:07:55 +0530328
Luis R. Rodriguez4d6b2282009-09-07 04:52:26 -0700329 DPRINTF(sc->sc_ah, ATH_DBG_CONFIG,
Luis R. Rodriguezc0d7c7a2008-12-23 15:58:50 -0800330 "(%u MHz) -> (%u MHz), chanwidth: %d\n",
Sujith2660b812009-02-09 13:27:26 +0530331 sc->sc_ah->curchan->channel,
Luis R. Rodriguezc0d7c7a2008-12-23 15:58:50 -0800332 channel->center_freq, sc->tx_chan_width);
Sujith99405f92008-11-24 12:08:35 +0530333
Luis R. Rodriguezc0d7c7a2008-12-23 15:58:50 -0800334 spin_lock_bh(&sc->sc_resetlock);
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -0800335
Luis R. Rodriguezc0d7c7a2008-12-23 15:58:50 -0800336 r = ath9k_hw_reset(ah, hchan, fastcc);
337 if (r) {
Luis R. Rodriguez4d6b2282009-09-07 04:52:26 -0700338 DPRINTF(sc->sc_ah, ATH_DBG_FATAL,
Luis R. Rodriguezc0d7c7a2008-12-23 15:58:50 -0800339 "Unable to reset channel (%u Mhz) "
Vasanthakumar Thiagarajan6b457842009-05-15 18:59:20 +0530340 "reset status %d\n",
Luis R. Rodriguezc0d7c7a2008-12-23 15:58:50 -0800341 channel->center_freq, r);
Sujithff37e332008-11-24 12:07:55 +0530342 spin_unlock_bh(&sc->sc_resetlock);
Gabor Juhos39892792009-06-15 17:49:09 +0200343 goto ps_restore;
Sujithff37e332008-11-24 12:07:55 +0530344 }
Luis R. Rodriguezc0d7c7a2008-12-23 15:58:50 -0800345 spin_unlock_bh(&sc->sc_resetlock);
346
Luis R. Rodriguezc0d7c7a2008-12-23 15:58:50 -0800347 sc->sc_flags &= ~SC_OP_FULL_RESET;
348
349 if (ath_startrecv(sc) != 0) {
Luis R. Rodriguez4d6b2282009-09-07 04:52:26 -0700350 DPRINTF(sc->sc_ah, ATH_DBG_FATAL,
Luis R. Rodriguezc0d7c7a2008-12-23 15:58:50 -0800351 "Unable to restart recv logic\n");
Gabor Juhos39892792009-06-15 17:49:09 +0200352 r = -EIO;
353 goto ps_restore;
Luis R. Rodriguezc0d7c7a2008-12-23 15:58:50 -0800354 }
355
356 ath_cache_conf_rate(sc, &hw->conf);
357 ath_update_txpow(sc);
Sujith17d79042009-02-09 13:27:03 +0530358 ath9k_hw_set_interrupts(ah, sc->imask);
Gabor Juhos39892792009-06-15 17:49:09 +0200359
360 ps_restore:
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +0530361 ath9k_ps_restore(sc);
Gabor Juhos39892792009-06-15 17:49:09 +0200362 return r;
Sujithff37e332008-11-24 12:07:55 +0530363}
364
365/*
366 * This routine performs the periodic noise floor calibration function
367 * that is used to adjust and optimize the chip performance. This
368 * takes environmental changes (location, temperature) into account.
369 * When the task is complete, it reschedules itself depending on the
370 * appropriate interval that was calculated.
371 */
372static void ath_ani_calibrate(unsigned long data)
373{
Sujith20977d32009-02-20 15:13:28 +0530374 struct ath_softc *sc = (struct ath_softc *)data;
375 struct ath_hw *ah = sc->sc_ah;
Sujithff37e332008-11-24 12:07:55 +0530376 bool longcal = false;
377 bool shortcal = false;
378 bool aniflag = false;
379 unsigned int timestamp = jiffies_to_msecs(jiffies);
Sujith20977d32009-02-20 15:13:28 +0530380 u32 cal_interval, short_cal_interval;
Sujithff37e332008-11-24 12:07:55 +0530381
Sujith20977d32009-02-20 15:13:28 +0530382 short_cal_interval = (ah->opmode == NL80211_IFTYPE_AP) ?
383 ATH_AP_SHORT_CALINTERVAL : ATH_STA_SHORT_CALINTERVAL;
Sujithff37e332008-11-24 12:07:55 +0530384
385 /*
386 * don't calibrate when we're scanning.
387 * we are most likely not on our home channel.
388 */
Senthil Balasubramaniane5f09212009-06-24 18:56:41 +0530389 spin_lock(&sc->ani_lock);
Sujith0c98de62009-03-03 10:16:45 +0530390 if (sc->sc_flags & SC_OP_SCANNING)
Sujith20977d32009-02-20 15:13:28 +0530391 goto set_timer;
Sujithff37e332008-11-24 12:07:55 +0530392
Jouni Malinen1ffc1c62009-05-19 17:01:39 +0300393 /* Only calibrate if awake */
394 if (sc->sc_ah->power_mode != ATH9K_PM_AWAKE)
395 goto set_timer;
396
397 ath9k_ps_wakeup(sc);
398
Sujithff37e332008-11-24 12:07:55 +0530399 /* Long calibration runs independently of short calibration. */
Sujith17d79042009-02-09 13:27:03 +0530400 if ((timestamp - sc->ani.longcal_timer) >= ATH_LONG_CALINTERVAL) {
Sujithff37e332008-11-24 12:07:55 +0530401 longcal = true;
Luis R. Rodriguez4d6b2282009-09-07 04:52:26 -0700402 DPRINTF(sc->sc_ah, ATH_DBG_ANI, "longcal @%lu\n", jiffies);
Sujith17d79042009-02-09 13:27:03 +0530403 sc->ani.longcal_timer = timestamp;
Sujithff37e332008-11-24 12:07:55 +0530404 }
405
Sujith17d79042009-02-09 13:27:03 +0530406 /* Short calibration applies only while caldone is false */
407 if (!sc->ani.caldone) {
Sujith20977d32009-02-20 15:13:28 +0530408 if ((timestamp - sc->ani.shortcal_timer) >= short_cal_interval) {
Sujithff37e332008-11-24 12:07:55 +0530409 shortcal = true;
Luis R. Rodriguez4d6b2282009-09-07 04:52:26 -0700410 DPRINTF(sc->sc_ah, ATH_DBG_ANI, "shortcal @%lu\n", jiffies);
Sujith17d79042009-02-09 13:27:03 +0530411 sc->ani.shortcal_timer = timestamp;
412 sc->ani.resetcal_timer = timestamp;
Sujithff37e332008-11-24 12:07:55 +0530413 }
414 } else {
Sujith17d79042009-02-09 13:27:03 +0530415 if ((timestamp - sc->ani.resetcal_timer) >=
Sujithff37e332008-11-24 12:07:55 +0530416 ATH_RESTART_CALINTERVAL) {
Sujith17d79042009-02-09 13:27:03 +0530417 sc->ani.caldone = ath9k_hw_reset_calvalid(ah);
418 if (sc->ani.caldone)
419 sc->ani.resetcal_timer = timestamp;
Sujithff37e332008-11-24 12:07:55 +0530420 }
421 }
422
423 /* Verify whether we must check ANI */
Sujith20977d32009-02-20 15:13:28 +0530424 if ((timestamp - sc->ani.checkani_timer) >= ATH_ANI_POLLINTERVAL) {
Sujithff37e332008-11-24 12:07:55 +0530425 aniflag = true;
Sujith17d79042009-02-09 13:27:03 +0530426 sc->ani.checkani_timer = timestamp;
Sujithff37e332008-11-24 12:07:55 +0530427 }
428
429 /* Skip all processing if there's nothing to do. */
430 if (longcal || shortcal || aniflag) {
431 /* Call ANI routine if necessary */
432 if (aniflag)
Vasanthakumar Thiagarajan22e66a42009-08-19 16:23:40 +0530433 ath9k_hw_ani_monitor(ah, ah->curchan);
Sujithff37e332008-11-24 12:07:55 +0530434
435 /* Perform calibration if necessary */
436 if (longcal || shortcal) {
Sujith379f0442009-04-13 21:56:48 +0530437 sc->ani.caldone = ath9k_hw_calibrate(ah, ah->curchan,
438 sc->rx_chainmask, longcal);
Sujithff37e332008-11-24 12:07:55 +0530439
Sujith379f0442009-04-13 21:56:48 +0530440 if (longcal)
441 sc->ani.noise_floor = ath9k_hw_getchan_noise(ah,
442 ah->curchan);
Sujithff37e332008-11-24 12:07:55 +0530443
Luis R. Rodriguez4d6b2282009-09-07 04:52:26 -0700444 DPRINTF(sc->sc_ah, ATH_DBG_ANI," calibrate chan %u/%x nf: %d\n",
Sujith379f0442009-04-13 21:56:48 +0530445 ah->curchan->channel, ah->curchan->channelFlags,
446 sc->ani.noise_floor);
Sujithff37e332008-11-24 12:07:55 +0530447 }
448 }
449
Jouni Malinen1ffc1c62009-05-19 17:01:39 +0300450 ath9k_ps_restore(sc);
451
Sujith20977d32009-02-20 15:13:28 +0530452set_timer:
Senthil Balasubramaniane5f09212009-06-24 18:56:41 +0530453 spin_unlock(&sc->ani_lock);
Sujithff37e332008-11-24 12:07:55 +0530454 /*
455 * Set timer interval based on previous results.
456 * The interval must be the shortest necessary to satisfy ANI,
457 * short calibration and long calibration.
458 */
Sujithaac92072008-12-02 18:37:54 +0530459 cal_interval = ATH_LONG_CALINTERVAL;
Sujith2660b812009-02-09 13:27:26 +0530460 if (sc->sc_ah->config.enable_ani)
Sujithaac92072008-12-02 18:37:54 +0530461 cal_interval = min(cal_interval, (u32)ATH_ANI_POLLINTERVAL);
Sujith17d79042009-02-09 13:27:03 +0530462 if (!sc->ani.caldone)
Sujith20977d32009-02-20 15:13:28 +0530463 cal_interval = min(cal_interval, (u32)short_cal_interval);
Sujithff37e332008-11-24 12:07:55 +0530464
Sujith17d79042009-02-09 13:27:03 +0530465 mod_timer(&sc->ani.timer, jiffies + msecs_to_jiffies(cal_interval));
Sujithff37e332008-11-24 12:07:55 +0530466}
467
Sujith415f7382009-04-13 21:56:46 +0530468static void ath_start_ani(struct ath_softc *sc)
469{
470 unsigned long timestamp = jiffies_to_msecs(jiffies);
471
472 sc->ani.longcal_timer = timestamp;
473 sc->ani.shortcal_timer = timestamp;
474 sc->ani.checkani_timer = timestamp;
475
476 mod_timer(&sc->ani.timer,
477 jiffies + msecs_to_jiffies(ATH_ANI_POLLINTERVAL));
478}
479
Sujithff37e332008-11-24 12:07:55 +0530480/*
481 * Update tx/rx chainmask. For legacy association,
482 * hard code chainmask to 1x1, for 11n association, use
Vasanthakumar Thiagarajanc97c92d2009-01-02 15:35:46 +0530483 * the chainmask configuration, for bt coexistence, use
484 * the chainmask configuration even in legacy mode.
Sujithff37e332008-11-24 12:07:55 +0530485 */
Jouni Malinen0e2dedf2009-03-03 19:23:32 +0200486void ath_update_chainmask(struct ath_softc *sc, int is_ht)
Sujithff37e332008-11-24 12:07:55 +0530487{
Luis R. Rodriguezaf03abe2009-09-09 02:33:11 -0700488 struct ath_hw *ah = sc->sc_ah;
489
Sujith3d832612009-08-21 12:00:28 +0530490 if ((sc->sc_flags & SC_OP_SCANNING) || is_ht ||
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -0700491 (ah->btcoex_hw.scheme != ATH_BTCOEX_CFG_NONE)) {
Sujith2660b812009-02-09 13:27:26 +0530492 sc->tx_chainmask = sc->sc_ah->caps.tx_chainmask;
493 sc->rx_chainmask = sc->sc_ah->caps.rx_chainmask;
Sujithff37e332008-11-24 12:07:55 +0530494 } else {
Sujith17d79042009-02-09 13:27:03 +0530495 sc->tx_chainmask = 1;
496 sc->rx_chainmask = 1;
Sujithff37e332008-11-24 12:07:55 +0530497 }
498
Luis R. Rodriguezaf03abe2009-09-09 02:33:11 -0700499 DPRINTF(ah, ATH_DBG_CONFIG, "tx chmask: %d, rx chmask: %d\n",
Sujith17d79042009-02-09 13:27:03 +0530500 sc->tx_chainmask, sc->rx_chainmask);
Sujithff37e332008-11-24 12:07:55 +0530501}
502
503static void ath_node_attach(struct ath_softc *sc, struct ieee80211_sta *sta)
504{
505 struct ath_node *an;
506
507 an = (struct ath_node *)sta->drv_priv;
508
Sujith87792ef2009-03-30 15:28:48 +0530509 if (sc->sc_flags & SC_OP_TXAGGR) {
Sujithff37e332008-11-24 12:07:55 +0530510 ath_tx_node_init(sc, an);
Sujith9e98ac62009-07-23 15:32:34 +0530511 an->maxampdu = 1 << (IEEE80211_HT_MAX_AMPDU_FACTOR +
Sujith87792ef2009-03-30 15:28:48 +0530512 sta->ht_cap.ampdu_factor);
513 an->mpdudensity = parse_mpdudensity(sta->ht_cap.ampdu_density);
Senthil Balasubramaniana59b5a52009-07-14 20:17:07 -0400514 an->last_rssi = ATH_RSSI_DUMMY_MARKER;
Sujith87792ef2009-03-30 15:28:48 +0530515 }
Sujithff37e332008-11-24 12:07:55 +0530516}
517
518static void ath_node_detach(struct ath_softc *sc, struct ieee80211_sta *sta)
519{
520 struct ath_node *an = (struct ath_node *)sta->drv_priv;
521
522 if (sc->sc_flags & SC_OP_TXAGGR)
523 ath_tx_node_cleanup(sc, an);
524}
525
526static void ath9k_tasklet(unsigned long data)
527{
528 struct ath_softc *sc = (struct ath_softc *)data;
Luis R. Rodriguezaf03abe2009-09-09 02:33:11 -0700529 struct ath_hw *ah = sc->sc_ah;
530
Sujith17d79042009-02-09 13:27:03 +0530531 u32 status = sc->intrstatus;
Sujithff37e332008-11-24 12:07:55 +0530532
Vasanthakumar Thiagarajan153e0802009-05-15 02:47:16 -0400533 ath9k_ps_wakeup(sc);
534
Sujithff37e332008-11-24 12:07:55 +0530535 if (status & ATH9K_INT_FATAL) {
Sujithff37e332008-11-24 12:07:55 +0530536 ath_reset(sc, false);
Vasanthakumar Thiagarajan153e0802009-05-15 02:47:16 -0400537 ath9k_ps_restore(sc);
Sujithff37e332008-11-24 12:07:55 +0530538 return;
Sujithff37e332008-11-24 12:07:55 +0530539 }
540
Sujith063d8be2009-03-30 15:28:49 +0530541 if (status & (ATH9K_INT_RX | ATH9K_INT_RXEOL | ATH9K_INT_RXORN)) {
542 spin_lock_bh(&sc->rx.rxflushlock);
543 ath_rx_tasklet(sc, 0);
544 spin_unlock_bh(&sc->rx.rxflushlock);
545 }
546
547 if (status & ATH9K_INT_TX)
548 ath_tx_tasklet(sc);
549
Gabor Juhos96148322009-07-24 17:27:21 +0200550 if ((status & ATH9K_INT_TSFOOR) && sc->ps_enabled) {
Jouni Malinen54ce8462009-05-19 17:01:40 +0300551 /*
552 * TSF sync does not look correct; remain awake to sync with
553 * the next Beacon.
554 */
Luis R. Rodriguezaf03abe2009-09-09 02:33:11 -0700555 DPRINTF(ah, ATH_DBG_PS, "TSFOOR - Sync with next Beacon\n");
Jouni Malinenccdfeab2009-05-20 21:59:08 +0300556 sc->sc_flags |= SC_OP_WAIT_FOR_BEACON | SC_OP_BEACON_SYNC;
Jouni Malinen54ce8462009-05-19 17:01:40 +0300557 }
558
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -0700559 if (ah->btcoex_hw.scheme == ATH_BTCOEX_CFG_3WIRE)
Vasanthakumar Thiagarajanebb8e1d2009-09-01 17:46:32 +0530560 if (status & ATH9K_INT_GENTIMER)
561 ath_gen_timer_isr(sc->sc_ah);
562
Sujithff37e332008-11-24 12:07:55 +0530563 /* re-enable hardware interrupt */
Luis R. Rodriguezaf03abe2009-09-09 02:33:11 -0700564 ath9k_hw_set_interrupts(ah, sc->imask);
Vasanthakumar Thiagarajan153e0802009-05-15 02:47:16 -0400565 ath9k_ps_restore(sc);
Sujithff37e332008-11-24 12:07:55 +0530566}
567
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100568irqreturn_t ath_isr(int irq, void *dev)
Sujithff37e332008-11-24 12:07:55 +0530569{
Sujith063d8be2009-03-30 15:28:49 +0530570#define SCHED_INTR ( \
571 ATH9K_INT_FATAL | \
572 ATH9K_INT_RXORN | \
573 ATH9K_INT_RXEOL | \
574 ATH9K_INT_RX | \
575 ATH9K_INT_TX | \
576 ATH9K_INT_BMISS | \
577 ATH9K_INT_CST | \
Vasanthakumar Thiagarajanebb8e1d2009-09-01 17:46:32 +0530578 ATH9K_INT_TSFOOR | \
579 ATH9K_INT_GENTIMER)
Sujith063d8be2009-03-30 15:28:49 +0530580
Sujithff37e332008-11-24 12:07:55 +0530581 struct ath_softc *sc = dev;
Sujithcbe61d82009-02-09 13:27:12 +0530582 struct ath_hw *ah = sc->sc_ah;
Sujithff37e332008-11-24 12:07:55 +0530583 enum ath9k_int status;
584 bool sched = false;
585
Sujith063d8be2009-03-30 15:28:49 +0530586 /*
587 * The hardware is not ready/present, don't
588 * touch anything. Note this can happen early
589 * on if the IRQ is shared.
590 */
591 if (sc->sc_flags & SC_OP_INVALID)
592 return IRQ_NONE;
Sujithff37e332008-11-24 12:07:55 +0530593
Sujithff37e332008-11-24 12:07:55 +0530594
Sujith063d8be2009-03-30 15:28:49 +0530595 /* shared irq, not for us */
Sujithff37e332008-11-24 12:07:55 +0530596
Vasanthakumar Thiagarajan153e0802009-05-15 02:47:16 -0400597 if (!ath9k_hw_intrpend(ah))
Sujith063d8be2009-03-30 15:28:49 +0530598 return IRQ_NONE;
Sujithff37e332008-11-24 12:07:55 +0530599
Sujith063d8be2009-03-30 15:28:49 +0530600 /*
601 * Figure out the reason(s) for the interrupt. Note
602 * that the hal returns a pseudo-ISR that may include
603 * bits we haven't explicitly enabled so we mask the
604 * value to insure we only process bits we requested.
605 */
606 ath9k_hw_getisr(ah, &status); /* NB: clears ISR too */
607 status &= sc->imask; /* discard unasked-for bits */
608
609 /*
610 * If there are no status bits set, then this interrupt was not
611 * for me (should have been caught above).
612 */
Vasanthakumar Thiagarajan153e0802009-05-15 02:47:16 -0400613 if (!status)
Sujith063d8be2009-03-30 15:28:49 +0530614 return IRQ_NONE;
Sujith063d8be2009-03-30 15:28:49 +0530615
616 /* Cache the status */
617 sc->intrstatus = status;
618
619 if (status & SCHED_INTR)
620 sched = true;
621
622 /*
623 * If a FATAL or RXORN interrupt is received, we have to reset the
624 * chip immediately.
625 */
626 if (status & (ATH9K_INT_FATAL | ATH9K_INT_RXORN))
627 goto chip_reset;
628
629 if (status & ATH9K_INT_SWBA)
630 tasklet_schedule(&sc->bcon_tasklet);
631
632 if (status & ATH9K_INT_TXURN)
633 ath9k_hw_updatetxtriglevel(ah, true);
634
635 if (status & ATH9K_INT_MIB) {
636 /*
637 * Disable interrupts until we service the MIB
638 * interrupt; otherwise it will continue to
639 * fire.
640 */
641 ath9k_hw_set_interrupts(ah, 0);
642 /*
643 * Let the hal handle the event. We assume
644 * it will clear whatever condition caused
645 * the interrupt.
646 */
Vasanthakumar Thiagarajan22e66a42009-08-19 16:23:40 +0530647 ath9k_hw_procmibevent(ah);
Sujith063d8be2009-03-30 15:28:49 +0530648 ath9k_hw_set_interrupts(ah, sc->imask);
649 }
650
Vasanthakumar Thiagarajan153e0802009-05-15 02:47:16 -0400651 if (!(ah->caps.hw_caps & ATH9K_HW_CAP_AUTOSLEEP))
652 if (status & ATH9K_INT_TIM_TIMER) {
Sujith063d8be2009-03-30 15:28:49 +0530653 /* Clear RxAbort bit so that we can
654 * receive frames */
655 ath9k_hw_setpower(ah, ATH9K_PM_AWAKE);
Vasanthakumar Thiagarajan153e0802009-05-15 02:47:16 -0400656 ath9k_hw_setrxabort(sc->sc_ah, 0);
Sujith063d8be2009-03-30 15:28:49 +0530657 sc->sc_flags |= SC_OP_WAIT_FOR_BEACON;
658 }
Sujith063d8be2009-03-30 15:28:49 +0530659
660chip_reset:
661
Sujith817e11d2008-12-07 21:42:44 +0530662 ath_debug_stat_interrupt(sc, status);
663
Sujithff37e332008-11-24 12:07:55 +0530664 if (sched) {
665 /* turn off every interrupt except SWBA */
Sujith17d79042009-02-09 13:27:03 +0530666 ath9k_hw_set_interrupts(ah, (sc->imask & ATH9K_INT_SWBA));
Sujithff37e332008-11-24 12:07:55 +0530667 tasklet_schedule(&sc->intr_tq);
668 }
669
670 return IRQ_HANDLED;
Sujith063d8be2009-03-30 15:28:49 +0530671
672#undef SCHED_INTR
Sujithff37e332008-11-24 12:07:55 +0530673}
674
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700675static u32 ath_get_extchanmode(struct ath_softc *sc,
Sujith99405f92008-11-24 12:08:35 +0530676 struct ieee80211_channel *chan,
Sujith094d05d2008-12-12 11:57:43 +0530677 enum nl80211_channel_type channel_type)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700678{
679 u32 chanmode = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700680
681 switch (chan->band) {
682 case IEEE80211_BAND_2GHZ:
Sujith094d05d2008-12-12 11:57:43 +0530683 switch(channel_type) {
684 case NL80211_CHAN_NO_HT:
685 case NL80211_CHAN_HT20:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700686 chanmode = CHANNEL_G_HT20;
Sujith094d05d2008-12-12 11:57:43 +0530687 break;
688 case NL80211_CHAN_HT40PLUS:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700689 chanmode = CHANNEL_G_HT40PLUS;
Sujith094d05d2008-12-12 11:57:43 +0530690 break;
691 case NL80211_CHAN_HT40MINUS:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700692 chanmode = CHANNEL_G_HT40MINUS;
Sujith094d05d2008-12-12 11:57:43 +0530693 break;
694 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700695 break;
696 case IEEE80211_BAND_5GHZ:
Sujith094d05d2008-12-12 11:57:43 +0530697 switch(channel_type) {
698 case NL80211_CHAN_NO_HT:
699 case NL80211_CHAN_HT20:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700700 chanmode = CHANNEL_A_HT20;
Sujith094d05d2008-12-12 11:57:43 +0530701 break;
702 case NL80211_CHAN_HT40PLUS:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700703 chanmode = CHANNEL_A_HT40PLUS;
Sujith094d05d2008-12-12 11:57:43 +0530704 break;
705 case NL80211_CHAN_HT40MINUS:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700706 chanmode = CHANNEL_A_HT40MINUS;
Sujith094d05d2008-12-12 11:57:43 +0530707 break;
708 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700709 break;
710 default:
711 break;
712 }
713
714 return chanmode;
715}
716
Jouni Malinen6ace2892008-12-17 13:32:17 +0200717static int ath_setkey_tkip(struct ath_softc *sc, u16 keyix, const u8 *key,
Jouni Malinen3f53dd62009-02-26 11:18:46 +0200718 struct ath9k_keyval *hk, const u8 *addr,
719 bool authenticator)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700720{
Jouni Malinen6ace2892008-12-17 13:32:17 +0200721 const u8 *key_rxmic;
722 const u8 *key_txmic;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700723
Jouni Malinen6ace2892008-12-17 13:32:17 +0200724 key_txmic = key + NL80211_TKIP_DATA_OFFSET_TX_MIC_KEY;
725 key_rxmic = key + NL80211_TKIP_DATA_OFFSET_RX_MIC_KEY;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700726
727 if (addr == NULL) {
Jouni Malinend216aaa2009-03-03 13:11:53 +0200728 /*
729 * Group key installation - only two key cache entries are used
730 * regardless of splitmic capability since group key is only
731 * used either for TX or RX.
732 */
Jouni Malinen3f53dd62009-02-26 11:18:46 +0200733 if (authenticator) {
734 memcpy(hk->kv_mic, key_txmic, sizeof(hk->kv_mic));
735 memcpy(hk->kv_txmic, key_txmic, sizeof(hk->kv_mic));
736 } else {
737 memcpy(hk->kv_mic, key_rxmic, sizeof(hk->kv_mic));
738 memcpy(hk->kv_txmic, key_rxmic, sizeof(hk->kv_mic));
739 }
Jouni Malinend216aaa2009-03-03 13:11:53 +0200740 return ath9k_hw_set_keycache_entry(sc->sc_ah, keyix, hk, addr);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700741 }
Sujith17d79042009-02-09 13:27:03 +0530742 if (!sc->splitmic) {
Jouni Malinend216aaa2009-03-03 13:11:53 +0200743 /* TX and RX keys share the same key cache entry. */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700744 memcpy(hk->kv_mic, key_rxmic, sizeof(hk->kv_mic));
745 memcpy(hk->kv_txmic, key_txmic, sizeof(hk->kv_txmic));
Jouni Malinend216aaa2009-03-03 13:11:53 +0200746 return ath9k_hw_set_keycache_entry(sc->sc_ah, keyix, hk, addr);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700747 }
Jouni Malinend216aaa2009-03-03 13:11:53 +0200748
749 /* Separate key cache entries for TX and RX */
750
751 /* TX key goes at first index, RX key at +32. */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700752 memcpy(hk->kv_mic, key_txmic, sizeof(hk->kv_mic));
Jouni Malinend216aaa2009-03-03 13:11:53 +0200753 if (!ath9k_hw_set_keycache_entry(sc->sc_ah, keyix, hk, NULL)) {
754 /* TX MIC entry failed. No need to proceed further */
Luis R. Rodriguez4d6b2282009-09-07 04:52:26 -0700755 DPRINTF(sc->sc_ah, ATH_DBG_FATAL,
Sujith04bd4632008-11-28 22:18:05 +0530756 "Setting TX MIC Key Failed\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700757 return 0;
758 }
759
760 memcpy(hk->kv_mic, key_rxmic, sizeof(hk->kv_mic));
761 /* XXX delete tx key on failure? */
Jouni Malinend216aaa2009-03-03 13:11:53 +0200762 return ath9k_hw_set_keycache_entry(sc->sc_ah, keyix + 32, hk, addr);
Jouni Malinen6ace2892008-12-17 13:32:17 +0200763}
764
765static int ath_reserve_key_cache_slot_tkip(struct ath_softc *sc)
766{
767 int i;
768
Sujith17d79042009-02-09 13:27:03 +0530769 for (i = IEEE80211_WEP_NKID; i < sc->keymax / 2; i++) {
770 if (test_bit(i, sc->keymap) ||
771 test_bit(i + 64, sc->keymap))
Jouni Malinen6ace2892008-12-17 13:32:17 +0200772 continue; /* At least one part of TKIP key allocated */
Sujith17d79042009-02-09 13:27:03 +0530773 if (sc->splitmic &&
774 (test_bit(i + 32, sc->keymap) ||
775 test_bit(i + 64 + 32, sc->keymap)))
Jouni Malinen6ace2892008-12-17 13:32:17 +0200776 continue; /* At least one part of TKIP key allocated */
777
778 /* Found a free slot for a TKIP key */
779 return i;
780 }
781 return -1;
782}
783
784static int ath_reserve_key_cache_slot(struct ath_softc *sc)
785{
786 int i;
787
788 /* First, try to find slots that would not be available for TKIP. */
Sujith17d79042009-02-09 13:27:03 +0530789 if (sc->splitmic) {
790 for (i = IEEE80211_WEP_NKID; i < sc->keymax / 4; i++) {
791 if (!test_bit(i, sc->keymap) &&
792 (test_bit(i + 32, sc->keymap) ||
793 test_bit(i + 64, sc->keymap) ||
794 test_bit(i + 64 + 32, sc->keymap)))
Jouni Malinen6ace2892008-12-17 13:32:17 +0200795 return i;
Sujith17d79042009-02-09 13:27:03 +0530796 if (!test_bit(i + 32, sc->keymap) &&
797 (test_bit(i, sc->keymap) ||
798 test_bit(i + 64, sc->keymap) ||
799 test_bit(i + 64 + 32, sc->keymap)))
Jouni Malinen6ace2892008-12-17 13:32:17 +0200800 return i + 32;
Sujith17d79042009-02-09 13:27:03 +0530801 if (!test_bit(i + 64, sc->keymap) &&
802 (test_bit(i , sc->keymap) ||
803 test_bit(i + 32, sc->keymap) ||
804 test_bit(i + 64 + 32, sc->keymap)))
Jouni Malinenea612132008-12-18 14:31:10 +0200805 return i + 64;
Sujith17d79042009-02-09 13:27:03 +0530806 if (!test_bit(i + 64 + 32, sc->keymap) &&
807 (test_bit(i, sc->keymap) ||
808 test_bit(i + 32, sc->keymap) ||
809 test_bit(i + 64, sc->keymap)))
Jouni Malinenea612132008-12-18 14:31:10 +0200810 return i + 64 + 32;
Jouni Malinen6ace2892008-12-17 13:32:17 +0200811 }
812 } else {
Sujith17d79042009-02-09 13:27:03 +0530813 for (i = IEEE80211_WEP_NKID; i < sc->keymax / 2; i++) {
814 if (!test_bit(i, sc->keymap) &&
815 test_bit(i + 64, sc->keymap))
Jouni Malinen6ace2892008-12-17 13:32:17 +0200816 return i;
Sujith17d79042009-02-09 13:27:03 +0530817 if (test_bit(i, sc->keymap) &&
818 !test_bit(i + 64, sc->keymap))
Jouni Malinen6ace2892008-12-17 13:32:17 +0200819 return i + 64;
820 }
821 }
822
823 /* No partially used TKIP slots, pick any available slot */
Sujith17d79042009-02-09 13:27:03 +0530824 for (i = IEEE80211_WEP_NKID; i < sc->keymax; i++) {
Jouni Malinenbe2864c2008-12-18 14:33:00 +0200825 /* Do not allow slots that could be needed for TKIP group keys
826 * to be used. This limitation could be removed if we know that
827 * TKIP will not be used. */
828 if (i >= 64 && i < 64 + IEEE80211_WEP_NKID)
829 continue;
Sujith17d79042009-02-09 13:27:03 +0530830 if (sc->splitmic) {
Jouni Malinenbe2864c2008-12-18 14:33:00 +0200831 if (i >= 32 && i < 32 + IEEE80211_WEP_NKID)
832 continue;
833 if (i >= 64 + 32 && i < 64 + 32 + IEEE80211_WEP_NKID)
834 continue;
835 }
836
Sujith17d79042009-02-09 13:27:03 +0530837 if (!test_bit(i, sc->keymap))
Jouni Malinen6ace2892008-12-17 13:32:17 +0200838 return i; /* Found a free slot for a key */
839 }
840
841 /* No free slot found */
842 return -1;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700843}
844
845static int ath_key_config(struct ath_softc *sc,
Jouni Malinen3f53dd62009-02-26 11:18:46 +0200846 struct ieee80211_vif *vif,
Johannes Bergdc822b52008-12-29 12:55:09 +0100847 struct ieee80211_sta *sta,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700848 struct ieee80211_key_conf *key)
849{
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700850 struct ath9k_keyval hk;
851 const u8 *mac = NULL;
852 int ret = 0;
Jouni Malinen6ace2892008-12-17 13:32:17 +0200853 int idx;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700854
855 memset(&hk, 0, sizeof(hk));
856
857 switch (key->alg) {
858 case ALG_WEP:
859 hk.kv_type = ATH9K_CIPHER_WEP;
860 break;
861 case ALG_TKIP:
862 hk.kv_type = ATH9K_CIPHER_TKIP;
863 break;
864 case ALG_CCMP:
865 hk.kv_type = ATH9K_CIPHER_AES_CCM;
866 break;
867 default:
Jouni Malinenca470b22009-01-08 13:32:12 +0200868 return -EOPNOTSUPP;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700869 }
870
Jouni Malinen6ace2892008-12-17 13:32:17 +0200871 hk.kv_len = key->keylen;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700872 memcpy(hk.kv_val, key->key, key->keylen);
873
Jouni Malinen6ace2892008-12-17 13:32:17 +0200874 if (!(key->flags & IEEE80211_KEY_FLAG_PAIRWISE)) {
875 /* For now, use the default keys for broadcast keys. This may
876 * need to change with virtual interfaces. */
877 idx = key->keyidx;
878 } else if (key->keyidx) {
Johannes Bergdc822b52008-12-29 12:55:09 +0100879 if (WARN_ON(!sta))
880 return -EOPNOTSUPP;
881 mac = sta->addr;
882
Jouni Malinen6ace2892008-12-17 13:32:17 +0200883 if (vif->type != NL80211_IFTYPE_AP) {
884 /* Only keyidx 0 should be used with unicast key, but
885 * allow this for client mode for now. */
886 idx = key->keyidx;
887 } else
888 return -EIO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700889 } else {
Johannes Bergdc822b52008-12-29 12:55:09 +0100890 if (WARN_ON(!sta))
891 return -EOPNOTSUPP;
892 mac = sta->addr;
893
Jouni Malinen6ace2892008-12-17 13:32:17 +0200894 if (key->alg == ALG_TKIP)
895 idx = ath_reserve_key_cache_slot_tkip(sc);
896 else
897 idx = ath_reserve_key_cache_slot(sc);
898 if (idx < 0)
Jouni Malinenca470b22009-01-08 13:32:12 +0200899 return -ENOSPC; /* no free key cache entries */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700900 }
901
902 if (key->alg == ALG_TKIP)
Jouni Malinen3f53dd62009-02-26 11:18:46 +0200903 ret = ath_setkey_tkip(sc, idx, key->key, &hk, mac,
904 vif->type == NL80211_IFTYPE_AP);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700905 else
Jouni Malinend216aaa2009-03-03 13:11:53 +0200906 ret = ath9k_hw_set_keycache_entry(sc->sc_ah, idx, &hk, mac);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700907
908 if (!ret)
909 return -EIO;
910
Sujith17d79042009-02-09 13:27:03 +0530911 set_bit(idx, sc->keymap);
Jouni Malinen6ace2892008-12-17 13:32:17 +0200912 if (key->alg == ALG_TKIP) {
Sujith17d79042009-02-09 13:27:03 +0530913 set_bit(idx + 64, sc->keymap);
914 if (sc->splitmic) {
915 set_bit(idx + 32, sc->keymap);
916 set_bit(idx + 64 + 32, sc->keymap);
Jouni Malinen6ace2892008-12-17 13:32:17 +0200917 }
918 }
919
920 return idx;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700921}
922
923static void ath_key_delete(struct ath_softc *sc, struct ieee80211_key_conf *key)
924{
Jouni Malinen6ace2892008-12-17 13:32:17 +0200925 ath9k_hw_keyreset(sc->sc_ah, key->hw_key_idx);
926 if (key->hw_key_idx < IEEE80211_WEP_NKID)
927 return;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700928
Sujith17d79042009-02-09 13:27:03 +0530929 clear_bit(key->hw_key_idx, sc->keymap);
Jouni Malinen6ace2892008-12-17 13:32:17 +0200930 if (key->alg != ALG_TKIP)
931 return;
932
Sujith17d79042009-02-09 13:27:03 +0530933 clear_bit(key->hw_key_idx + 64, sc->keymap);
934 if (sc->splitmic) {
935 clear_bit(key->hw_key_idx + 32, sc->keymap);
936 clear_bit(key->hw_key_idx + 64 + 32, sc->keymap);
Jouni Malinen6ace2892008-12-17 13:32:17 +0200937 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700938}
939
Sujitheb2599c2009-01-23 11:20:44 +0530940static void setup_ht_cap(struct ath_softc *sc,
941 struct ieee80211_sta_ht_cap *ht_info)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700942{
Senthil Balasubramanian140add22009-06-24 18:56:42 +0530943 u8 tx_streams, rx_streams;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700944
Johannes Bergd9fe60d2008-10-09 12:13:49 +0200945 ht_info->ht_supported = true;
946 ht_info->cap = IEEE80211_HT_CAP_SUP_WIDTH_20_40 |
947 IEEE80211_HT_CAP_SM_PS |
948 IEEE80211_HT_CAP_SGI_40 |
949 IEEE80211_HT_CAP_DSSSCCK40;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700950
Sujith9e98ac62009-07-23 15:32:34 +0530951 ht_info->ampdu_factor = IEEE80211_HT_MAX_AMPDU_64K;
952 ht_info->ampdu_density = IEEE80211_HT_MPDU_DENSITY_8;
Sujitheb2599c2009-01-23 11:20:44 +0530953
Johannes Bergd9fe60d2008-10-09 12:13:49 +0200954 /* set up supported mcs set */
955 memset(&ht_info->mcs, 0, sizeof(ht_info->mcs));
Senthil Balasubramanian140add22009-06-24 18:56:42 +0530956 tx_streams = !(sc->tx_chainmask & (sc->tx_chainmask - 1)) ? 1 : 2;
957 rx_streams = !(sc->rx_chainmask & (sc->rx_chainmask - 1)) ? 1 : 2;
Sujitheb2599c2009-01-23 11:20:44 +0530958
Senthil Balasubramanian140add22009-06-24 18:56:42 +0530959 if (tx_streams != rx_streams) {
Luis R. Rodriguez4d6b2282009-09-07 04:52:26 -0700960 DPRINTF(sc->sc_ah, ATH_DBG_CONFIG, "TX streams %d, RX streams: %d\n",
Senthil Balasubramanian140add22009-06-24 18:56:42 +0530961 tx_streams, rx_streams);
962 ht_info->mcs.tx_params |= IEEE80211_HT_MCS_TX_RX_DIFF;
963 ht_info->mcs.tx_params |= ((tx_streams - 1) <<
964 IEEE80211_HT_MCS_TX_MAX_STREAMS_SHIFT);
Sujitheb2599c2009-01-23 11:20:44 +0530965 }
966
Senthil Balasubramanian140add22009-06-24 18:56:42 +0530967 ht_info->mcs.rx_mask[0] = 0xff;
968 if (rx_streams >= 2)
969 ht_info->mcs.rx_mask[1] = 0xff;
970
971 ht_info->mcs.tx_params |= IEEE80211_HT_MCS_TX_DEFINED;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700972}
973
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +0530974static void ath9k_bss_assoc_info(struct ath_softc *sc,
Sujith5640b082008-10-29 10:16:06 +0530975 struct ieee80211_vif *vif,
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +0530976 struct ieee80211_bss_conf *bss_conf)
977{
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +0530978
979 if (bss_conf->assoc) {
Luis R. Rodriguez4d6b2282009-09-07 04:52:26 -0700980 DPRINTF(sc->sc_ah, ATH_DBG_CONFIG, "Bss Info ASSOC %d, bssid: %pM\n",
Sujith17d79042009-02-09 13:27:03 +0530981 bss_conf->aid, sc->curbssid);
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +0530982
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +0530983 /* New association, store aid */
Senthil Balasubramanian2664f202009-06-24 18:56:39 +0530984 sc->curaid = bss_conf->aid;
985 ath9k_hw_write_associd(sc);
Jouni Malinenccdfeab2009-05-20 21:59:08 +0300986
Senthil Balasubramanian2664f202009-06-24 18:56:39 +0530987 /*
988 * Request a re-configuration of Beacon related timers
989 * on the receipt of the first Beacon frame (i.e.,
990 * after time sync with the AP).
991 */
992 sc->sc_flags |= SC_OP_BEACON_SYNC;
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +0530993
994 /* Configure the beacon */
Jouni Malinen2c3db3d2009-03-03 19:23:26 +0200995 ath_beacon_config(sc, vif);
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +0530996
997 /* Reset rssi stats */
Vasanthakumar Thiagarajan22e66a42009-08-19 16:23:40 +0530998 sc->sc_ah->stats.avgbrssi = ATH_RSSI_DUMMY_MARKER;
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +0530999
Sujith415f7382009-04-13 21:56:46 +05301000 ath_start_ani(sc);
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301001 } else {
Luis R. Rodriguez4d6b2282009-09-07 04:52:26 -07001002 DPRINTF(sc->sc_ah, ATH_DBG_CONFIG, "Bss Info DISASSOC\n");
Sujith17d79042009-02-09 13:27:03 +05301003 sc->curaid = 0;
Senthil Balasubramanianf38faa32009-06-24 18:56:40 +05301004 /* Stop ANI */
1005 del_timer_sync(&sc->ani.timer);
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301006 }
1007}
1008
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301009/********************************/
1010/* LED functions */
1011/********************************/
1012
Vasanthakumar Thiagarajanf2bffa72009-01-29 17:52:19 +05301013static void ath_led_blink_work(struct work_struct *work)
1014{
1015 struct ath_softc *sc = container_of(work, struct ath_softc,
1016 ath_led_blink_work.work);
1017
1018 if (!(sc->sc_flags & SC_OP_LED_ASSOCIATED))
1019 return;
Vasanthakumar Thiagarajan85067c02009-03-14 19:59:41 +05301020
1021 if ((sc->led_on_duration == ATH_LED_ON_DURATION_IDLE) ||
1022 (sc->led_off_duration == ATH_LED_OFF_DURATION_IDLE))
Vivek Natarajan08fc5c12009-08-14 11:30:52 +05301023 ath9k_hw_set_gpio(sc->sc_ah, sc->sc_ah->led_pin, 0);
Vasanthakumar Thiagarajan85067c02009-03-14 19:59:41 +05301024 else
Vivek Natarajan08fc5c12009-08-14 11:30:52 +05301025 ath9k_hw_set_gpio(sc->sc_ah, sc->sc_ah->led_pin,
Vasanthakumar Thiagarajan85067c02009-03-14 19:59:41 +05301026 (sc->sc_flags & SC_OP_LED_ON) ? 1 : 0);
Vasanthakumar Thiagarajanf2bffa72009-01-29 17:52:19 +05301027
Luis R. Rodriguez42935ec2009-07-29 20:08:07 -04001028 ieee80211_queue_delayed_work(sc->hw,
1029 &sc->ath_led_blink_work,
1030 (sc->sc_flags & SC_OP_LED_ON) ?
1031 msecs_to_jiffies(sc->led_off_duration) :
1032 msecs_to_jiffies(sc->led_on_duration));
Vasanthakumar Thiagarajanf2bffa72009-01-29 17:52:19 +05301033
Vasanthakumar Thiagarajan85067c02009-03-14 19:59:41 +05301034 sc->led_on_duration = sc->led_on_cnt ?
1035 max((ATH_LED_ON_DURATION_IDLE - sc->led_on_cnt), 25) :
1036 ATH_LED_ON_DURATION_IDLE;
1037 sc->led_off_duration = sc->led_off_cnt ?
1038 max((ATH_LED_OFF_DURATION_IDLE - sc->led_off_cnt), 10) :
1039 ATH_LED_OFF_DURATION_IDLE;
Vasanthakumar Thiagarajanf2bffa72009-01-29 17:52:19 +05301040 sc->led_on_cnt = sc->led_off_cnt = 0;
1041 if (sc->sc_flags & SC_OP_LED_ON)
1042 sc->sc_flags &= ~SC_OP_LED_ON;
1043 else
1044 sc->sc_flags |= SC_OP_LED_ON;
1045}
1046
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301047static void ath_led_brightness(struct led_classdev *led_cdev,
1048 enum led_brightness brightness)
1049{
1050 struct ath_led *led = container_of(led_cdev, struct ath_led, led_cdev);
1051 struct ath_softc *sc = led->sc;
1052
1053 switch (brightness) {
1054 case LED_OFF:
1055 if (led->led_type == ATH_LED_ASSOC ||
Vasanthakumar Thiagarajanf2bffa72009-01-29 17:52:19 +05301056 led->led_type == ATH_LED_RADIO) {
Vivek Natarajan08fc5c12009-08-14 11:30:52 +05301057 ath9k_hw_set_gpio(sc->sc_ah, sc->sc_ah->led_pin,
Vasanthakumar Thiagarajanf2bffa72009-01-29 17:52:19 +05301058 (led->led_type == ATH_LED_RADIO));
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301059 sc->sc_flags &= ~SC_OP_LED_ASSOCIATED;
Vasanthakumar Thiagarajanf2bffa72009-01-29 17:52:19 +05301060 if (led->led_type == ATH_LED_RADIO)
1061 sc->sc_flags &= ~SC_OP_LED_ON;
1062 } else {
1063 sc->led_off_cnt++;
1064 }
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301065 break;
1066 case LED_FULL:
Vasanthakumar Thiagarajanf2bffa72009-01-29 17:52:19 +05301067 if (led->led_type == ATH_LED_ASSOC) {
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301068 sc->sc_flags |= SC_OP_LED_ASSOCIATED;
Luis R. Rodriguez42935ec2009-07-29 20:08:07 -04001069 ieee80211_queue_delayed_work(sc->hw,
1070 &sc->ath_led_blink_work, 0);
Vasanthakumar Thiagarajanf2bffa72009-01-29 17:52:19 +05301071 } else if (led->led_type == ATH_LED_RADIO) {
Vivek Natarajan08fc5c12009-08-14 11:30:52 +05301072 ath9k_hw_set_gpio(sc->sc_ah, sc->sc_ah->led_pin, 0);
Vasanthakumar Thiagarajanf2bffa72009-01-29 17:52:19 +05301073 sc->sc_flags |= SC_OP_LED_ON;
1074 } else {
1075 sc->led_on_cnt++;
1076 }
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301077 break;
1078 default:
1079 break;
1080 }
1081}
1082
1083static int ath_register_led(struct ath_softc *sc, struct ath_led *led,
1084 char *trigger)
1085{
1086 int ret;
1087
1088 led->sc = sc;
1089 led->led_cdev.name = led->name;
1090 led->led_cdev.default_trigger = trigger;
1091 led->led_cdev.brightness_set = ath_led_brightness;
1092
1093 ret = led_classdev_register(wiphy_dev(sc->hw->wiphy), &led->led_cdev);
1094 if (ret)
Luis R. Rodriguez4d6b2282009-09-07 04:52:26 -07001095 DPRINTF(sc->sc_ah, ATH_DBG_FATAL,
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301096 "Failed to register led:%s", led->name);
1097 else
1098 led->registered = 1;
1099 return ret;
1100}
1101
1102static void ath_unregister_led(struct ath_led *led)
1103{
1104 if (led->registered) {
1105 led_classdev_unregister(&led->led_cdev);
1106 led->registered = 0;
1107 }
1108}
1109
1110static void ath_deinit_leds(struct ath_softc *sc)
1111{
1112 ath_unregister_led(&sc->assoc_led);
1113 sc->sc_flags &= ~SC_OP_LED_ASSOCIATED;
1114 ath_unregister_led(&sc->tx_led);
1115 ath_unregister_led(&sc->rx_led);
1116 ath_unregister_led(&sc->radio_led);
Vivek Natarajan08fc5c12009-08-14 11:30:52 +05301117 ath9k_hw_set_gpio(sc->sc_ah, sc->sc_ah->led_pin, 1);
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301118}
1119
1120static void ath_init_leds(struct ath_softc *sc)
1121{
1122 char *trigger;
1123 int ret;
1124
Vivek Natarajan08fc5c12009-08-14 11:30:52 +05301125 if (AR_SREV_9287(sc->sc_ah))
1126 sc->sc_ah->led_pin = ATH_LED_PIN_9287;
1127 else
1128 sc->sc_ah->led_pin = ATH_LED_PIN_DEF;
1129
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301130 /* Configure gpio 1 for output */
Vivek Natarajan08fc5c12009-08-14 11:30:52 +05301131 ath9k_hw_cfg_output(sc->sc_ah, sc->sc_ah->led_pin,
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301132 AR_GPIO_OUTPUT_MUX_AS_OUTPUT);
1133 /* LED off, active low */
Vivek Natarajan08fc5c12009-08-14 11:30:52 +05301134 ath9k_hw_set_gpio(sc->sc_ah, sc->sc_ah->led_pin, 1);
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301135
Vasanthakumar Thiagarajanf2bffa72009-01-29 17:52:19 +05301136 INIT_DELAYED_WORK(&sc->ath_led_blink_work, ath_led_blink_work);
1137
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301138 trigger = ieee80211_get_radio_led_name(sc->hw);
1139 snprintf(sc->radio_led.name, sizeof(sc->radio_led.name),
Danny Kukawka0818cb82009-01-31 15:52:09 +01001140 "ath9k-%s::radio", wiphy_name(sc->hw->wiphy));
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301141 ret = ath_register_led(sc, &sc->radio_led, trigger);
1142 sc->radio_led.led_type = ATH_LED_RADIO;
1143 if (ret)
1144 goto fail;
1145
1146 trigger = ieee80211_get_assoc_led_name(sc->hw);
1147 snprintf(sc->assoc_led.name, sizeof(sc->assoc_led.name),
Danny Kukawka0818cb82009-01-31 15:52:09 +01001148 "ath9k-%s::assoc", wiphy_name(sc->hw->wiphy));
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301149 ret = ath_register_led(sc, &sc->assoc_led, trigger);
1150 sc->assoc_led.led_type = ATH_LED_ASSOC;
1151 if (ret)
1152 goto fail;
1153
1154 trigger = ieee80211_get_tx_led_name(sc->hw);
1155 snprintf(sc->tx_led.name, sizeof(sc->tx_led.name),
Danny Kukawka0818cb82009-01-31 15:52:09 +01001156 "ath9k-%s::tx", wiphy_name(sc->hw->wiphy));
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301157 ret = ath_register_led(sc, &sc->tx_led, trigger);
1158 sc->tx_led.led_type = ATH_LED_TX;
1159 if (ret)
1160 goto fail;
1161
1162 trigger = ieee80211_get_rx_led_name(sc->hw);
1163 snprintf(sc->rx_led.name, sizeof(sc->rx_led.name),
Danny Kukawka0818cb82009-01-31 15:52:09 +01001164 "ath9k-%s::rx", wiphy_name(sc->hw->wiphy));
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301165 ret = ath_register_led(sc, &sc->rx_led, trigger);
1166 sc->rx_led.led_type = ATH_LED_RX;
1167 if (ret)
1168 goto fail;
1169
1170 return;
1171
1172fail:
Luis R. Rodriguez35c95ab2009-07-27 11:53:03 -07001173 cancel_delayed_work_sync(&sc->ath_led_blink_work);
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301174 ath_deinit_leds(sc);
1175}
1176
Jouni Malinen7ec3e512009-03-03 19:23:37 +02001177void ath_radio_enable(struct ath_softc *sc)
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301178{
Sujithcbe61d82009-02-09 13:27:12 +05301179 struct ath_hw *ah = sc->sc_ah;
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001180 struct ieee80211_channel *channel = sc->hw->conf.channel;
1181 int r;
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301182
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +05301183 ath9k_ps_wakeup(sc);
Vivek Natarajan93b1b372009-09-17 09:24:58 +05301184 ath9k_hw_configpcipowersave(ah, 0, 0);
Sujithd2f5b3a2009-04-13 21:56:25 +05301185
Vasanthakumar Thiagarajan159cd462009-06-13 14:50:25 +05301186 if (!ah->curchan)
1187 ah->curchan = ath_get_curchannel(sc, sc->hw);
1188
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301189 spin_lock_bh(&sc->sc_resetlock);
Sujith2660b812009-02-09 13:27:26 +05301190 r = ath9k_hw_reset(ah, ah->curchan, false);
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001191 if (r) {
Luis R. Rodriguez4d6b2282009-09-07 04:52:26 -07001192 DPRINTF(sc->sc_ah, ATH_DBG_FATAL,
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001193 "Unable to reset channel %u (%uMhz) ",
Vasanthakumar Thiagarajan6b457842009-05-15 18:59:20 +05301194 "reset status %d\n",
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001195 channel->center_freq, r);
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301196 }
1197 spin_unlock_bh(&sc->sc_resetlock);
1198
1199 ath_update_txpow(sc);
1200 if (ath_startrecv(sc) != 0) {
Luis R. Rodriguez4d6b2282009-09-07 04:52:26 -07001201 DPRINTF(sc->sc_ah, ATH_DBG_FATAL,
Sujith04bd4632008-11-28 22:18:05 +05301202 "Unable to restart recv logic\n");
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301203 return;
1204 }
1205
1206 if (sc->sc_flags & SC_OP_BEACONS)
Jouni Malinen2c3db3d2009-03-03 19:23:26 +02001207 ath_beacon_config(sc, NULL); /* restart beacons */
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301208
1209 /* Re-Enable interrupts */
Sujith17d79042009-02-09 13:27:03 +05301210 ath9k_hw_set_interrupts(ah, sc->imask);
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301211
1212 /* Enable LED */
Vivek Natarajan08fc5c12009-08-14 11:30:52 +05301213 ath9k_hw_cfg_output(ah, ah->led_pin,
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301214 AR_GPIO_OUTPUT_MUX_AS_OUTPUT);
Vivek Natarajan08fc5c12009-08-14 11:30:52 +05301215 ath9k_hw_set_gpio(ah, ah->led_pin, 0);
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301216
1217 ieee80211_wake_queues(sc->hw);
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +05301218 ath9k_ps_restore(sc);
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301219}
1220
Jouni Malinen7ec3e512009-03-03 19:23:37 +02001221void ath_radio_disable(struct ath_softc *sc)
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301222{
Sujithcbe61d82009-02-09 13:27:12 +05301223 struct ath_hw *ah = sc->sc_ah;
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001224 struct ieee80211_channel *channel = sc->hw->conf.channel;
1225 int r;
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301226
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +05301227 ath9k_ps_wakeup(sc);
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301228 ieee80211_stop_queues(sc->hw);
1229
1230 /* Disable LED */
Vivek Natarajan08fc5c12009-08-14 11:30:52 +05301231 ath9k_hw_set_gpio(ah, ah->led_pin, 1);
1232 ath9k_hw_cfg_gpio_input(ah, ah->led_pin);
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301233
1234 /* Disable interrupts */
1235 ath9k_hw_set_interrupts(ah, 0);
1236
Sujith043a0402009-01-16 21:38:47 +05301237 ath_drain_all_txq(sc, false); /* clear pending tx frames */
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301238 ath_stoprecv(sc); /* turn off frame recv */
1239 ath_flushrecv(sc); /* flush recv queue */
1240
Vasanthakumar Thiagarajan159cd462009-06-13 14:50:25 +05301241 if (!ah->curchan)
1242 ah->curchan = ath_get_curchannel(sc, sc->hw);
1243
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301244 spin_lock_bh(&sc->sc_resetlock);
Sujith2660b812009-02-09 13:27:26 +05301245 r = ath9k_hw_reset(ah, ah->curchan, false);
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001246 if (r) {
Luis R. Rodriguez4d6b2282009-09-07 04:52:26 -07001247 DPRINTF(sc->sc_ah, ATH_DBG_FATAL,
Sujith04bd4632008-11-28 22:18:05 +05301248 "Unable to reset channel %u (%uMhz) "
Vasanthakumar Thiagarajan6b457842009-05-15 18:59:20 +05301249 "reset status %d\n",
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001250 channel->center_freq, r);
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301251 }
1252 spin_unlock_bh(&sc->sc_resetlock);
1253
1254 ath9k_hw_phy_disable(ah);
Vivek Natarajan93b1b372009-09-17 09:24:58 +05301255 ath9k_hw_configpcipowersave(ah, 1, 1);
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +05301256 ath9k_ps_restore(sc);
Gabor Juhos38ab4222009-06-17 20:53:21 +02001257 ath9k_hw_setpower(ah, ATH9K_PM_FULL_SLEEP);
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301258}
1259
Gabor Juhos5077fd32009-03-06 11:17:55 +01001260/*******************/
1261/* Rfkill */
1262/*******************/
1263
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301264static bool ath_is_rfkill_set(struct ath_softc *sc)
1265{
Sujithcbe61d82009-02-09 13:27:12 +05301266 struct ath_hw *ah = sc->sc_ah;
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301267
Sujith2660b812009-02-09 13:27:26 +05301268 return ath9k_hw_gpio_get(ah, ah->rfkill_gpio) ==
1269 ah->rfkill_polarity;
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301270}
1271
Johannes Berg3b319aa2009-06-13 14:50:26 +05301272static void ath9k_rfkill_poll_state(struct ieee80211_hw *hw)
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301273{
Johannes Berg3b319aa2009-06-13 14:50:26 +05301274 struct ath_wiphy *aphy = hw->priv;
1275 struct ath_softc *sc = aphy->sc;
1276 bool blocked = !!ath_is_rfkill_set(sc);
1277
1278 wiphy_rfkill_set_hw_state(hw->wiphy, blocked);
Johannes Berg19d337d2009-06-02 13:01:37 +02001279}
1280
Johannes Berg3b319aa2009-06-13 14:50:26 +05301281static void ath_start_rfkill_poll(struct ath_softc *sc)
Johannes Berg19d337d2009-06-02 13:01:37 +02001282{
Johannes Berg3b319aa2009-06-13 14:50:26 +05301283 struct ath_hw *ah = sc->sc_ah;
Johannes Berg19d337d2009-06-02 13:01:37 +02001284
Johannes Berg3b319aa2009-06-13 14:50:26 +05301285 if (ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
1286 wiphy_rfkill_start_polling(sc->hw->wiphy);
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301287}
1288
Gabor Juhos6baff7f2009-01-14 20:17:06 +01001289void ath_cleanup(struct ath_softc *sc)
Gabor Juhos39c3c2f2009-01-14 20:17:05 +01001290{
1291 ath_detach(sc);
1292 free_irq(sc->irq, sc);
1293 ath_bus_cleanup(sc);
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001294 kfree(sc->sec_wiphy);
Gabor Juhos39c3c2f2009-01-14 20:17:05 +01001295 ieee80211_free_hw(sc->hw);
1296}
1297
Gabor Juhos6baff7f2009-01-14 20:17:06 +01001298void ath_detach(struct ath_softc *sc)
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301299{
1300 struct ieee80211_hw *hw = sc->hw;
Luis R. Rodriguez4d6b2282009-09-07 04:52:26 -07001301 struct ath_hw *ah = sc->sc_ah;
Sujith9c84b792008-10-29 10:17:13 +05301302 int i = 0;
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301303
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +05301304 ath9k_ps_wakeup(sc);
1305
Luis R. Rodriguez4d6b2282009-09-07 04:52:26 -07001306 dev_dbg(sc->dev, "Detach ATH hw\n");
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301307
Luis R. Rodriguez35c95ab2009-07-27 11:53:03 -07001308 ath_deinit_leds(sc);
Sujithe31f7b92009-09-23 13:49:12 +05301309 wiphy_rfkill_stop_polling(sc->hw->wiphy);
Luis R. Rodriguez35c95ab2009-07-27 11:53:03 -07001310
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001311 for (i = 0; i < sc->num_sec_wiphy; i++) {
1312 struct ath_wiphy *aphy = sc->sec_wiphy[i];
1313 if (aphy == NULL)
1314 continue;
1315 sc->sec_wiphy[i] = NULL;
1316 ieee80211_unregister_hw(aphy->hw);
1317 ieee80211_free_hw(aphy->hw);
1318 }
Vasanthakumar Thiagarajan3fcdfb42008-11-18 01:19:56 +05301319 ieee80211_unregister_hw(hw);
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301320 ath_rx_cleanup(sc);
1321 ath_tx_cleanup(sc);
1322
Sujith9c84b792008-10-29 10:17:13 +05301323 tasklet_kill(&sc->intr_tq);
1324 tasklet_kill(&sc->bcon_tasklet);
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301325
Sujith9c84b792008-10-29 10:17:13 +05301326 if (!(sc->sc_flags & SC_OP_INVALID))
Luis R. Rodriguez4d6b2282009-09-07 04:52:26 -07001327 ath9k_hw_setpower(ah, ATH9K_PM_AWAKE);
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301328
Sujith9c84b792008-10-29 10:17:13 +05301329 /* cleanup tx queues */
1330 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
1331 if (ATH_TXQ_SETUP(sc, i))
Sujithb77f4832008-12-07 21:44:03 +05301332 ath_tx_cleanupq(sc, &sc->tx.txq[i]);
Sujith9c84b792008-10-29 10:17:13 +05301333
Luis R. Rodriguez75d78392009-09-09 04:00:10 -07001334 if ((sc->btcoex.no_stomp_timer) &&
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -07001335 ah->btcoex_hw.scheme == ATH_BTCOEX_CFG_3WIRE)
Luis R. Rodriguez75d78392009-09-09 04:00:10 -07001336 ath_gen_timer_free(ah, sc->btcoex.no_stomp_timer);
Vasanthakumar Thiagarajan17739122009-08-26 21:08:50 +05301337
Luis R. Rodriguez4d6b2282009-09-07 04:52:26 -07001338 ath9k_hw_detach(ah);
Luis R. Rodriguezaf03abe2009-09-09 02:33:11 -07001339 ath9k_exit_debug(ah);
Luis R. Rodriguez3ce1b1a2009-08-03 12:24:53 -07001340 sc->sc_ah = NULL;
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301341}
1342
Bob Copelande3bb2492009-03-30 22:30:30 -04001343static int ath9k_reg_notifier(struct wiphy *wiphy,
1344 struct regulatory_request *request)
1345{
1346 struct ieee80211_hw *hw = wiphy_to_ieee80211_hw(wiphy);
1347 struct ath_wiphy *aphy = hw->priv;
1348 struct ath_softc *sc = aphy->sc;
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07001349 struct ath_regulatory *reg = &sc->common.regulatory;
Bob Copelande3bb2492009-03-30 22:30:30 -04001350
1351 return ath_reg_notifier_apply(wiphy, request, reg);
1352}
1353
Luis R. Rodriguez1e40bcf2009-08-03 12:24:47 -07001354/*
Luis R. Rodriguez75d78392009-09-09 04:00:10 -07001355 * Detects if there is any priority bt traffic
1356 */
1357static void ath_detect_bt_priority(struct ath_softc *sc)
1358{
1359 struct ath_btcoex *btcoex = &sc->btcoex;
1360 struct ath_hw *ah = sc->sc_ah;
1361
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -07001362 if (ath9k_hw_gpio_get(sc->sc_ah, ah->btcoex_hw.btpriority_gpio))
Luis R. Rodriguez75d78392009-09-09 04:00:10 -07001363 btcoex->bt_priority_cnt++;
1364
1365 if (time_after(jiffies, btcoex->bt_priority_time +
1366 msecs_to_jiffies(ATH_BT_PRIORITY_TIME_THRESHOLD))) {
1367 if (btcoex->bt_priority_cnt >= ATH_BT_CNT_THRESHOLD) {
1368 DPRINTF(sc->sc_ah, ATH_DBG_BTCOEX,
1369 "BT priority traffic detected");
1370 sc->sc_flags |= SC_OP_BT_PRIORITY_DETECTED;
1371 } else {
1372 sc->sc_flags &= ~SC_OP_BT_PRIORITY_DETECTED;
1373 }
1374
1375 btcoex->bt_priority_cnt = 0;
1376 btcoex->bt_priority_time = jiffies;
1377 }
1378}
1379
Luis R. Rodriguez75d78392009-09-09 04:00:10 -07001380/*
1381 * Configures appropriate weight based on stomp type.
1382 */
Luis R. Rodriguez269ad812009-09-09 15:05:00 -07001383static void ath9k_btcoex_bt_stomp(struct ath_softc *sc,
1384 enum ath_stomp_type stomp_type)
Luis R. Rodriguez75d78392009-09-09 04:00:10 -07001385{
Luis R. Rodriguez269ad812009-09-09 15:05:00 -07001386 struct ath_hw *ah = sc->sc_ah;
Luis R. Rodriguez75d78392009-09-09 04:00:10 -07001387
1388 switch (stomp_type) {
1389 case ATH_BTCOEX_STOMP_ALL:
Luis R. Rodriguez269ad812009-09-09 15:05:00 -07001390 ath9k_hw_btcoex_set_weight(ah, AR_BT_COEX_WGHT,
1391 AR_STOMP_ALL_WLAN_WGHT);
Luis R. Rodriguez75d78392009-09-09 04:00:10 -07001392 break;
1393 case ATH_BTCOEX_STOMP_LOW:
Luis R. Rodriguez269ad812009-09-09 15:05:00 -07001394 ath9k_hw_btcoex_set_weight(ah, AR_BT_COEX_WGHT,
1395 AR_STOMP_LOW_WLAN_WGHT);
Luis R. Rodriguez75d78392009-09-09 04:00:10 -07001396 break;
1397 case ATH_BTCOEX_STOMP_NONE:
Luis R. Rodriguez269ad812009-09-09 15:05:00 -07001398 ath9k_hw_btcoex_set_weight(ah, AR_BT_COEX_WGHT,
1399 AR_STOMP_NONE_WLAN_WGHT);
Luis R. Rodriguez75d78392009-09-09 04:00:10 -07001400 break;
1401 default:
Luis R. Rodriguez269ad812009-09-09 15:05:00 -07001402 DPRINTF(ah, ATH_DBG_BTCOEX, "Invalid Stomptype\n");
Luis R. Rodriguez75d78392009-09-09 04:00:10 -07001403 break;
1404 }
1405
Luis R. Rodriguez269ad812009-09-09 15:05:00 -07001406 ath9k_hw_btcoex_enable(ah);
Luis R. Rodriguez75d78392009-09-09 04:00:10 -07001407}
1408
1409/*
1410 * This is the master bt coex timer which runs for every
1411 * 45ms, bt traffic will be given priority during 55% of this
1412 * period while wlan gets remaining 45%
1413 */
1414static void ath_btcoex_period_timer(unsigned long data)
1415{
1416 struct ath_softc *sc = (struct ath_softc *) data;
1417 struct ath_hw *ah = sc->sc_ah;
1418 struct ath_btcoex *btcoex = &sc->btcoex;
Luis R. Rodriguez75d78392009-09-09 04:00:10 -07001419
1420 ath_detect_bt_priority(sc);
1421
1422 spin_lock_bh(&btcoex->btcoex_lock);
1423
Luis R. Rodriguez269ad812009-09-09 15:05:00 -07001424 ath9k_btcoex_bt_stomp(sc, btcoex->bt_stomp_type);
Luis R. Rodriguez75d78392009-09-09 04:00:10 -07001425
1426 spin_unlock_bh(&btcoex->btcoex_lock);
1427
1428 if (btcoex->btcoex_period != btcoex->btcoex_no_stomp) {
1429 if (btcoex->hw_timer_enabled)
1430 ath_gen_timer_stop(ah, btcoex->no_stomp_timer);
1431
1432 ath_gen_timer_start(ah,
1433 btcoex->no_stomp_timer,
1434 (ath9k_hw_gettsf32(ah) +
1435 btcoex->btcoex_no_stomp),
1436 btcoex->btcoex_no_stomp * 10);
1437 btcoex->hw_timer_enabled = true;
1438 }
1439
1440 mod_timer(&btcoex->period_timer, jiffies +
1441 msecs_to_jiffies(ATH_BTCOEX_DEF_BT_PERIOD));
1442}
1443
1444/*
1445 * Generic tsf based hw timer which configures weight
1446 * registers to time slice between wlan and bt traffic
1447 */
1448static void ath_btcoex_no_stomp_timer(void *arg)
1449{
1450 struct ath_softc *sc = (struct ath_softc *)arg;
1451 struct ath_hw *ah = sc->sc_ah;
1452 struct ath_btcoex *btcoex = &sc->btcoex;
Luis R. Rodriguez75d78392009-09-09 04:00:10 -07001453
1454 DPRINTF(ah, ATH_DBG_BTCOEX, "no stomp timer running \n");
1455
1456 spin_lock_bh(&btcoex->btcoex_lock);
1457
Luis R. Rodrigueze08a6ac2009-09-09 14:26:15 -07001458 if (btcoex->bt_stomp_type == ATH_BTCOEX_STOMP_LOW)
Luis R. Rodriguez269ad812009-09-09 15:05:00 -07001459 ath9k_btcoex_bt_stomp(sc, ATH_BTCOEX_STOMP_NONE);
Luis R. Rodrigueze08a6ac2009-09-09 14:26:15 -07001460 else if (btcoex->bt_stomp_type == ATH_BTCOEX_STOMP_ALL)
Luis R. Rodriguez269ad812009-09-09 15:05:00 -07001461 ath9k_btcoex_bt_stomp(sc, ATH_BTCOEX_STOMP_LOW);
Luis R. Rodriguez75d78392009-09-09 04:00:10 -07001462
1463 spin_unlock_bh(&btcoex->btcoex_lock);
1464}
1465
1466static int ath_init_btcoex_timer(struct ath_softc *sc)
1467{
1468 struct ath_btcoex *btcoex = &sc->btcoex;
1469
1470 btcoex->btcoex_period = ATH_BTCOEX_DEF_BT_PERIOD * 1000;
1471 btcoex->btcoex_no_stomp = (100 - ATH_BTCOEX_DEF_DUTY_CYCLE) *
1472 btcoex->btcoex_period / 100;
1473
1474 setup_timer(&btcoex->period_timer, ath_btcoex_period_timer,
1475 (unsigned long) sc);
1476
1477 spin_lock_init(&btcoex->btcoex_lock);
1478
1479 btcoex->no_stomp_timer = ath_gen_timer_alloc(sc->sc_ah,
1480 ath_btcoex_no_stomp_timer,
1481 ath_btcoex_no_stomp_timer,
1482 (void *) sc, AR_FIRST_NDP_TIMER);
1483
1484 if (!btcoex->no_stomp_timer)
1485 return -ENOMEM;
1486
1487 return 0;
1488}
1489
1490/*
Luis R. Rodriguez1e40bcf2009-08-03 12:24:47 -07001491 * Initialize and fill ath_softc, ath_sofct is the
1492 * "Software Carrier" struct. Historically it has existed
1493 * to allow the separation between hardware specific
1494 * variables (now in ath_hw) and driver specific variables.
1495 */
Vasanthakumar Thiagarajanaeac3552009-09-09 15:25:49 +05301496static int ath_init_softc(u16 devid, struct ath_softc *sc, u16 subsysid)
Sujithff37e332008-11-24 12:07:55 +05301497{
Sujithcbe61d82009-02-09 13:27:12 +05301498 struct ath_hw *ah = NULL;
Luis R. Rodriguez4f3acf82009-08-03 12:24:36 -07001499 int r = 0, i;
Sujithff37e332008-11-24 12:07:55 +05301500 int csz = 0;
Luis R. Rodriguez75d78392009-09-09 04:00:10 -07001501 int qnum;
Sujithff37e332008-11-24 12:07:55 +05301502
1503 /* XXX: hardware will not be ready until ath_open() being called */
1504 sc->sc_flags |= SC_OP_INVALID;
Sujith88b126a2008-11-28 22:19:02 +05301505
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001506 spin_lock_init(&sc->wiphy_lock);
Sujithff37e332008-11-24 12:07:55 +05301507 spin_lock_init(&sc->sc_resetlock);
Luis R. Rodriguez61584252009-03-12 18:18:49 -04001508 spin_lock_init(&sc->sc_serial_rw);
Senthil Balasubramaniane5f09212009-06-24 18:56:41 +05301509 spin_lock_init(&sc->ani_lock);
Gabor Juhos04717cc2009-07-14 20:17:13 -04001510 spin_lock_init(&sc->sc_pm_lock);
Sujithaa33de02008-12-18 11:40:16 +05301511 mutex_init(&sc->mutex);
Sujithff37e332008-11-24 12:07:55 +05301512 tasklet_init(&sc->intr_tq, ath9k_tasklet, (unsigned long)sc);
Sujith9fc9ab02009-03-03 10:16:51 +05301513 tasklet_init(&sc->bcon_tasklet, ath_beacon_tasklet,
Sujithff37e332008-11-24 12:07:55 +05301514 (unsigned long)sc);
1515
1516 /*
1517 * Cache line size is used to size and align various
1518 * structures used to communicate with the hardware.
1519 */
Gabor Juhos88d15702009-01-14 20:17:04 +01001520 ath_read_cachesize(sc, &csz);
Sujithff37e332008-11-24 12:07:55 +05301521 /* XXX assert csz is non-zero */
Luis R. Rodriguezd15dd3e2009-08-12 09:56:59 -07001522 sc->common.cachelsz = csz << 2; /* convert to bytes */
Sujithff37e332008-11-24 12:07:55 +05301523
Luis R. Rodriguez4f3acf82009-08-03 12:24:36 -07001524 ah = kzalloc(sizeof(struct ath_hw), GFP_KERNEL);
1525 if (!ah) {
Luis R. Rodriguez4f3acf82009-08-03 12:24:36 -07001526 r = -ENOMEM;
1527 goto bad_no_ah;
1528 }
1529
1530 ah->ah_sc = sc;
Luis R. Rodriguez8df5d1b2009-08-03 12:24:37 -07001531 ah->hw_version.devid = devid;
Vasanthakumar Thiagarajanaeac3552009-09-09 15:25:49 +05301532 ah->hw_version.subsysid = subsysid;
Luis R. Rodrigueze1e2f932009-08-03 12:24:38 -07001533 sc->sc_ah = ah;
Luis R. Rodriguez4f3acf82009-08-03 12:24:36 -07001534
Luis R. Rodriguez4d6b2282009-09-07 04:52:26 -07001535 if (ath9k_init_debug(ah) < 0)
1536 dev_err(sc->dev, "Unable to create debugfs files\n");
1537
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -07001538 r = ath9k_hw_init(ah);
Luis R. Rodriguez4f3acf82009-08-03 12:24:36 -07001539 if (r) {
Luis R. Rodriguez4d6b2282009-09-07 04:52:26 -07001540 DPRINTF(ah, ATH_DBG_FATAL,
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -07001541 "Unable to initialize hardware; "
Luis R. Rodriguez4f3acf82009-08-03 12:24:36 -07001542 "initialization status: %d\n", r);
Sujithff37e332008-11-24 12:07:55 +05301543 goto bad;
1544 }
Sujithff37e332008-11-24 12:07:55 +05301545
1546 /* Get the hardware key cache size. */
Sujith2660b812009-02-09 13:27:26 +05301547 sc->keymax = ah->caps.keycache_size;
Sujith17d79042009-02-09 13:27:03 +05301548 if (sc->keymax > ATH_KEYMAX) {
Luis R. Rodriguez4d6b2282009-09-07 04:52:26 -07001549 DPRINTF(ah, ATH_DBG_ANY,
Sujith04bd4632008-11-28 22:18:05 +05301550 "Warning, using only %u entries in %u key cache\n",
Sujith17d79042009-02-09 13:27:03 +05301551 ATH_KEYMAX, sc->keymax);
1552 sc->keymax = ATH_KEYMAX;
Sujithff37e332008-11-24 12:07:55 +05301553 }
1554
1555 /*
1556 * Reset the key cache since some parts do not
1557 * reset the contents on initial power up.
1558 */
Sujith17d79042009-02-09 13:27:03 +05301559 for (i = 0; i < sc->keymax; i++)
Sujithff37e332008-11-24 12:07:55 +05301560 ath9k_hw_keyreset(ah, (u16) i);
Sujithff37e332008-11-24 12:07:55 +05301561
Sujithff37e332008-11-24 12:07:55 +05301562 /* default to MONITOR mode */
Sujith2660b812009-02-09 13:27:26 +05301563 sc->sc_ah->opmode = NL80211_IFTYPE_MONITOR;
Colin McCabed97809d2008-12-01 13:38:55 -08001564
Sujithff37e332008-11-24 12:07:55 +05301565 /* Setup rate tables */
1566
1567 ath_rate_attach(sc);
1568 ath_setup_rates(sc, IEEE80211_BAND_2GHZ);
1569 ath_setup_rates(sc, IEEE80211_BAND_5GHZ);
1570
1571 /*
1572 * Allocate hardware transmit queues: one queue for
1573 * beacon frames and one data queue for each QoS
1574 * priority. Note that the hal handles reseting
1575 * these queues at the needed time.
1576 */
Sujithb77f4832008-12-07 21:44:03 +05301577 sc->beacon.beaconq = ath_beaconq_setup(ah);
1578 if (sc->beacon.beaconq == -1) {
Luis R. Rodriguez4d6b2282009-09-07 04:52:26 -07001579 DPRINTF(ah, ATH_DBG_FATAL,
Sujith04bd4632008-11-28 22:18:05 +05301580 "Unable to setup a beacon xmit queue\n");
Luis R. Rodriguez4f3acf82009-08-03 12:24:36 -07001581 r = -EIO;
Sujithff37e332008-11-24 12:07:55 +05301582 goto bad2;
1583 }
Sujithb77f4832008-12-07 21:44:03 +05301584 sc->beacon.cabq = ath_txq_setup(sc, ATH9K_TX_QUEUE_CAB, 0);
1585 if (sc->beacon.cabq == NULL) {
Luis R. Rodriguez4d6b2282009-09-07 04:52:26 -07001586 DPRINTF(ah, ATH_DBG_FATAL,
Sujith04bd4632008-11-28 22:18:05 +05301587 "Unable to setup CAB xmit queue\n");
Luis R. Rodriguez4f3acf82009-08-03 12:24:36 -07001588 r = -EIO;
Sujithff37e332008-11-24 12:07:55 +05301589 goto bad2;
1590 }
1591
Sujith17d79042009-02-09 13:27:03 +05301592 sc->config.cabqReadytime = ATH_CABQ_READY_TIME;
Sujithff37e332008-11-24 12:07:55 +05301593 ath_cabq_update(sc);
1594
Sujithb77f4832008-12-07 21:44:03 +05301595 for (i = 0; i < ARRAY_SIZE(sc->tx.hwq_map); i++)
1596 sc->tx.hwq_map[i] = -1;
Sujithff37e332008-11-24 12:07:55 +05301597
1598 /* Setup data queues */
1599 /* NB: ensure BK queue is the lowest priority h/w queue */
1600 if (!ath_tx_setup(sc, ATH9K_WME_AC_BK)) {
Luis R. Rodriguez4d6b2282009-09-07 04:52:26 -07001601 DPRINTF(ah, ATH_DBG_FATAL,
Sujith04bd4632008-11-28 22:18:05 +05301602 "Unable to setup xmit queue for BK traffic\n");
Luis R. Rodriguez4f3acf82009-08-03 12:24:36 -07001603 r = -EIO;
Sujithff37e332008-11-24 12:07:55 +05301604 goto bad2;
1605 }
1606
1607 if (!ath_tx_setup(sc, ATH9K_WME_AC_BE)) {
Luis R. Rodriguez4d6b2282009-09-07 04:52:26 -07001608 DPRINTF(ah, ATH_DBG_FATAL,
Sujith04bd4632008-11-28 22:18:05 +05301609 "Unable to setup xmit queue for BE traffic\n");
Luis R. Rodriguez4f3acf82009-08-03 12:24:36 -07001610 r = -EIO;
Sujithff37e332008-11-24 12:07:55 +05301611 goto bad2;
1612 }
1613 if (!ath_tx_setup(sc, ATH9K_WME_AC_VI)) {
Luis R. Rodriguez4d6b2282009-09-07 04:52:26 -07001614 DPRINTF(ah, ATH_DBG_FATAL,
Sujith04bd4632008-11-28 22:18:05 +05301615 "Unable to setup xmit queue for VI traffic\n");
Luis R. Rodriguez4f3acf82009-08-03 12:24:36 -07001616 r = -EIO;
Sujithff37e332008-11-24 12:07:55 +05301617 goto bad2;
1618 }
1619 if (!ath_tx_setup(sc, ATH9K_WME_AC_VO)) {
Luis R. Rodriguez4d6b2282009-09-07 04:52:26 -07001620 DPRINTF(ah, ATH_DBG_FATAL,
Sujith04bd4632008-11-28 22:18:05 +05301621 "Unable to setup xmit queue for VO traffic\n");
Luis R. Rodriguez4f3acf82009-08-03 12:24:36 -07001622 r = -EIO;
Sujithff37e332008-11-24 12:07:55 +05301623 goto bad2;
1624 }
1625
1626 /* Initializes the noise floor to a reasonable default value.
1627 * Later on this will be updated during ANI processing. */
1628
Sujith17d79042009-02-09 13:27:03 +05301629 sc->ani.noise_floor = ATH_DEFAULT_NOISE_FLOOR;
1630 setup_timer(&sc->ani.timer, ath_ani_calibrate, (unsigned long)sc);
Sujithff37e332008-11-24 12:07:55 +05301631
1632 if (ath9k_hw_getcapability(ah, ATH9K_CAP_CIPHER,
1633 ATH9K_CIPHER_TKIP, NULL)) {
1634 /*
1635 * Whether we should enable h/w TKIP MIC.
1636 * XXX: if we don't support WME TKIP MIC, then we wouldn't
1637 * report WMM capable, so it's always safe to turn on
1638 * TKIP MIC in this case.
1639 */
1640 ath9k_hw_setcapability(sc->sc_ah, ATH9K_CAP_TKIP_MIC,
1641 0, 1, NULL);
1642 }
1643
1644 /*
1645 * Check whether the separate key cache entries
1646 * are required to handle both tx+rx MIC keys.
1647 * With split mic keys the number of stations is limited
1648 * to 27 otherwise 59.
1649 */
1650 if (ath9k_hw_getcapability(ah, ATH9K_CAP_CIPHER,
1651 ATH9K_CIPHER_TKIP, NULL)
1652 && ath9k_hw_getcapability(ah, ATH9K_CAP_CIPHER,
1653 ATH9K_CIPHER_MIC, NULL)
1654 && ath9k_hw_getcapability(ah, ATH9K_CAP_TKIP_SPLIT,
1655 0, NULL))
Sujith17d79042009-02-09 13:27:03 +05301656 sc->splitmic = 1;
Sujithff37e332008-11-24 12:07:55 +05301657
1658 /* turn on mcast key search if possible */
1659 if (!ath9k_hw_getcapability(ah, ATH9K_CAP_MCAST_KEYSRCH, 0, NULL))
1660 (void)ath9k_hw_setcapability(ah, ATH9K_CAP_MCAST_KEYSRCH, 1,
1661 1, NULL);
1662
Sujith17d79042009-02-09 13:27:03 +05301663 sc->config.txpowlimit = ATH_TXPOWER_MAX;
Sujithff37e332008-11-24 12:07:55 +05301664
1665 /* 11n Capabilities */
Sujith2660b812009-02-09 13:27:26 +05301666 if (ah->caps.hw_caps & ATH9K_HW_CAP_HT) {
Sujithff37e332008-11-24 12:07:55 +05301667 sc->sc_flags |= SC_OP_TXAGGR;
1668 sc->sc_flags |= SC_OP_RXAGGR;
1669 }
1670
Sujith2660b812009-02-09 13:27:26 +05301671 sc->tx_chainmask = ah->caps.tx_chainmask;
1672 sc->rx_chainmask = ah->caps.rx_chainmask;
Sujithff37e332008-11-24 12:07:55 +05301673
1674 ath9k_hw_setcapability(ah, ATH9K_CAP_DIVERSITY, 1, true, NULL);
Sujithb77f4832008-12-07 21:44:03 +05301675 sc->rx.defant = ath9k_hw_getdefantenna(ah);
Sujithff37e332008-11-24 12:07:55 +05301676
Jouni Malinen8ca21f02009-03-03 19:23:27 +02001677 if (ah->caps.hw_caps & ATH9K_HW_CAP_BSSIDMASK)
Sujithba52da52009-02-09 13:27:10 +05301678 memcpy(sc->bssidmask, ath_bcast_mac, ETH_ALEN);
Sujithff37e332008-11-24 12:07:55 +05301679
Sujithb77f4832008-12-07 21:44:03 +05301680 sc->beacon.slottime = ATH9K_SLOT_TIME_9; /* default to short slot time */
Sujithff37e332008-11-24 12:07:55 +05301681
1682 /* initialize beacon slots */
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001683 for (i = 0; i < ARRAY_SIZE(sc->beacon.bslot); i++) {
Jouni Malinen2c3db3d2009-03-03 19:23:26 +02001684 sc->beacon.bslot[i] = NULL;
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001685 sc->beacon.bslot_aphy[i] = NULL;
1686 }
Sujithff37e332008-11-24 12:07:55 +05301687
Sujithff37e332008-11-24 12:07:55 +05301688 /* setup channels and rates */
1689
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001690 sc->sbands[IEEE80211_BAND_2GHZ].channels = ath9k_2ghz_chantable;
Sujithff37e332008-11-24 12:07:55 +05301691 sc->sbands[IEEE80211_BAND_2GHZ].bitrates =
1692 sc->rates[IEEE80211_BAND_2GHZ];
1693 sc->sbands[IEEE80211_BAND_2GHZ].band = IEEE80211_BAND_2GHZ;
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001694 sc->sbands[IEEE80211_BAND_2GHZ].n_channels =
1695 ARRAY_SIZE(ath9k_2ghz_chantable);
Sujithff37e332008-11-24 12:07:55 +05301696
Sujith2660b812009-02-09 13:27:26 +05301697 if (test_bit(ATH9K_MODE_11A, sc->sc_ah->caps.wireless_modes)) {
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001698 sc->sbands[IEEE80211_BAND_5GHZ].channels = ath9k_5ghz_chantable;
Sujithff37e332008-11-24 12:07:55 +05301699 sc->sbands[IEEE80211_BAND_5GHZ].bitrates =
1700 sc->rates[IEEE80211_BAND_5GHZ];
1701 sc->sbands[IEEE80211_BAND_5GHZ].band = IEEE80211_BAND_5GHZ;
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001702 sc->sbands[IEEE80211_BAND_5GHZ].n_channels =
1703 ARRAY_SIZE(ath9k_5ghz_chantable);
Sujithff37e332008-11-24 12:07:55 +05301704 }
1705
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -07001706 switch (ah->btcoex_hw.scheme) {
Luis R. Rodriguez75d78392009-09-09 04:00:10 -07001707 case ATH_BTCOEX_CFG_NONE:
1708 break;
1709 case ATH_BTCOEX_CFG_2WIRE:
1710 ath9k_hw_btcoex_init_2wire(ah);
1711 break;
1712 case ATH_BTCOEX_CFG_3WIRE:
1713 ath9k_hw_btcoex_init_3wire(ah);
1714 r = ath_init_btcoex_timer(sc);
Vasanthakumar Thiagarajan17739122009-08-26 21:08:50 +05301715 if (r)
1716 goto bad2;
Luis R. Rodriguez75d78392009-09-09 04:00:10 -07001717 qnum = ath_tx_get_qnum(sc, ATH9K_TX_QUEUE_DATA, ATH9K_WME_AC_BE);
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -07001718 ath9k_hw_init_btcoex_hw(ah, qnum);
Luis R. Rodrigueze08a6ac2009-09-09 14:26:15 -07001719 sc->btcoex.bt_stomp_type = ATH_BTCOEX_STOMP_LOW;
Luis R. Rodriguez75d78392009-09-09 04:00:10 -07001720 break;
1721 default:
1722 WARN_ON(1);
1723 break;
Vasanthakumar Thiagarajan17739122009-08-26 21:08:50 +05301724 }
Vasanthakumar Thiagarajanc97c92d2009-01-02 15:35:46 +05301725
Sujithff37e332008-11-24 12:07:55 +05301726 return 0;
1727bad2:
1728 /* cleanup tx queues */
1729 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
1730 if (ATH_TXQ_SETUP(sc, i))
Sujithb77f4832008-12-07 21:44:03 +05301731 ath_tx_cleanupq(sc, &sc->tx.txq[i]);
Sujithff37e332008-11-24 12:07:55 +05301732bad:
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -07001733 ath9k_hw_detach(ah);
Luis R. Rodriguez4f3acf82009-08-03 12:24:36 -07001734bad_no_ah:
Luis R. Rodriguez4d6b2282009-09-07 04:52:26 -07001735 ath9k_exit_debug(sc->sc_ah);
1736 sc->sc_ah = NULL;
Sujithff37e332008-11-24 12:07:55 +05301737
Luis R. Rodriguez4f3acf82009-08-03 12:24:36 -07001738 return r;
Sujithff37e332008-11-24 12:07:55 +05301739}
1740
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001741void ath_set_hw_capab(struct ath_softc *sc, struct ieee80211_hw *hw)
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301742{
Sujith9c84b792008-10-29 10:17:13 +05301743 hw->flags = IEEE80211_HW_RX_INCLUDES_FCS |
1744 IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING |
1745 IEEE80211_HW_SIGNAL_DBM |
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +05301746 IEEE80211_HW_AMPDU_AGGREGATION |
1747 IEEE80211_HW_SUPPORTS_PS |
Sujitheeee1322009-03-10 10:39:53 +05301748 IEEE80211_HW_PS_NULLFUNC_STACK |
1749 IEEE80211_HW_SPECTRUM_MGMT;
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301750
Jouni Malinenb3bd89c2009-02-24 13:42:01 +02001751 if (AR_SREV_9160_10_OR_LATER(sc->sc_ah) || modparam_nohwcrypt)
Jouni Malinen0ced0e12009-01-08 13:32:13 +02001752 hw->flags |= IEEE80211_HW_MFP_CAPABLE;
1753
Sujith9c84b792008-10-29 10:17:13 +05301754 hw->wiphy->interface_modes =
1755 BIT(NL80211_IFTYPE_AP) |
1756 BIT(NL80211_IFTYPE_STATION) |
Pat Erley9cb54122009-03-20 22:59:59 -04001757 BIT(NL80211_IFTYPE_ADHOC) |
1758 BIT(NL80211_IFTYPE_MESH_POINT);
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301759
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301760 hw->queues = 4;
Sujithe63835b2008-11-18 09:07:53 +05301761 hw->max_rates = 4;
Sujith171387e2009-02-17 15:36:25 +05301762 hw->channel_change_time = 5000;
Jouni Malinen465ca842009-03-03 19:23:34 +02001763 hw->max_listen_interval = 10;
Luis R. Rodriguezdd190182009-07-14 20:13:56 -04001764 /* Hardware supports 10 but we use 4 */
1765 hw->max_rate_tries = 4;
Sujith528f0c62008-10-29 10:14:26 +05301766 hw->sta_data_size = sizeof(struct ath_node);
Sujith17d79042009-02-09 13:27:03 +05301767 hw->vif_data_size = sizeof(struct ath_vif);
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301768
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301769 hw->rate_control_algorithm = "ath9k_rate_control";
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301770
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001771 hw->wiphy->bands[IEEE80211_BAND_2GHZ] =
1772 &sc->sbands[IEEE80211_BAND_2GHZ];
1773 if (test_bit(ATH9K_MODE_11A, sc->sc_ah->caps.wireless_modes))
1774 hw->wiphy->bands[IEEE80211_BAND_5GHZ] =
1775 &sc->sbands[IEEE80211_BAND_5GHZ];
1776}
1777
Luis R. Rodriguez1e40bcf2009-08-03 12:24:47 -07001778/* Device driver core initialization */
Vasanthakumar Thiagarajanaeac3552009-09-09 15:25:49 +05301779int ath_init_device(u16 devid, struct ath_softc *sc, u16 subsysid)
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001780{
1781 struct ieee80211_hw *hw = sc->hw;
Luis R. Rodriguez4d6b2282009-09-07 04:52:26 -07001782 struct ath_hw *ah;
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001783 int error = 0, i;
Bob Copeland3a702e42009-03-30 22:30:29 -04001784 struct ath_regulatory *reg;
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001785
Luis R. Rodriguez4d6b2282009-09-07 04:52:26 -07001786 dev_dbg(sc->dev, "Attach ATH hw\n");
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001787
Vasanthakumar Thiagarajanaeac3552009-09-09 15:25:49 +05301788 error = ath_init_softc(devid, sc, subsysid);
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001789 if (error != 0)
1790 return error;
1791
Luis R. Rodriguez4d6b2282009-09-07 04:52:26 -07001792 ah = sc->sc_ah;
1793
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001794 /* get mac address from hardware and set in mac80211 */
1795
Luis R. Rodriguez4d6b2282009-09-07 04:52:26 -07001796 SET_IEEE80211_PERM_ADDR(hw, ah->macaddr);
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001797
1798 ath_set_hw_capab(sc, hw);
1799
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07001800 error = ath_regd_init(&sc->common.regulatory, sc->hw->wiphy,
Luis R. Rodriguezc26c2e52009-05-19 18:27:11 -04001801 ath9k_reg_notifier);
1802 if (error)
1803 return error;
1804
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07001805 reg = &sc->common.regulatory;
Luis R. Rodriguezc26c2e52009-05-19 18:27:11 -04001806
Luis R. Rodriguez4d6b2282009-09-07 04:52:26 -07001807 if (ah->caps.hw_caps & ATH9K_HW_CAP_HT) {
Sujitheb2599c2009-01-23 11:20:44 +05301808 setup_ht_cap(sc, &sc->sbands[IEEE80211_BAND_2GHZ].ht_cap);
Luis R. Rodriguez4d6b2282009-09-07 04:52:26 -07001809 if (test_bit(ATH9K_MODE_11A, ah->caps.wireless_modes))
Sujitheb2599c2009-01-23 11:20:44 +05301810 setup_ht_cap(sc, &sc->sbands[IEEE80211_BAND_5GHZ].ht_cap);
Sujith9c84b792008-10-29 10:17:13 +05301811 }
1812
Senthil Balasubramaniandb93e7b2008-11-13 18:01:08 +05301813 /* initialize tx/rx engine */
1814 error = ath_tx_init(sc, ATH_TXBUF);
1815 if (error != 0)
Vasanthakumar Thiagarajan40b130a2009-02-16 13:55:07 +05301816 goto error_attach;
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301817
Senthil Balasubramaniandb93e7b2008-11-13 18:01:08 +05301818 error = ath_rx_init(sc, ATH_RXBUF);
1819 if (error != 0)
Vasanthakumar Thiagarajan40b130a2009-02-16 13:55:07 +05301820 goto error_attach;
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301821
Jouni Malinen0e2dedf2009-03-03 19:23:32 +02001822 INIT_WORK(&sc->chan_work, ath9k_wiphy_chan_work);
Jouni Malinenf98c3bd2009-03-03 19:23:39 +02001823 INIT_DELAYED_WORK(&sc->wiphy_work, ath9k_wiphy_work);
1824 sc->wiphy_scheduler_int = msecs_to_jiffies(500);
Jouni Malinen0e2dedf2009-03-03 19:23:32 +02001825
Senthil Balasubramaniandb93e7b2008-11-13 18:01:08 +05301826 error = ieee80211_register_hw(hw);
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301827
Bob Copeland3a702e42009-03-30 22:30:29 -04001828 if (!ath_is_world_regd(reg)) {
Bob Copelandc02cf372009-03-30 22:30:28 -04001829 error = regulatory_hint(hw->wiphy, reg->alpha2);
Luis R. Rodriguezfe33eb32009-02-21 00:04:30 -05001830 if (error)
1831 goto error_attach;
1832 }
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001833
Senthil Balasubramaniandb93e7b2008-11-13 18:01:08 +05301834 /* Initialize LED control */
1835 ath_init_leds(sc);
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301836
Johannes Berg3b319aa2009-06-13 14:50:26 +05301837 ath_start_rfkill_poll(sc);
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001838
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301839 return 0;
Vasanthakumar Thiagarajan40b130a2009-02-16 13:55:07 +05301840
1841error_attach:
1842 /* cleanup tx queues */
1843 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
1844 if (ATH_TXQ_SETUP(sc, i))
1845 ath_tx_cleanupq(sc, &sc->tx.txq[i]);
1846
Luis R. Rodriguez4d6b2282009-09-07 04:52:26 -07001847 ath9k_hw_detach(ah);
1848 ath9k_exit_debug(ah);
Luis R. Rodriguez3ce1b1a2009-08-03 12:24:53 -07001849 sc->sc_ah = NULL;
Vasanthakumar Thiagarajan40b130a2009-02-16 13:55:07 +05301850
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301851 return error;
1852}
1853
Sujithff37e332008-11-24 12:07:55 +05301854int ath_reset(struct ath_softc *sc, bool retry_tx)
1855{
Sujithcbe61d82009-02-09 13:27:12 +05301856 struct ath_hw *ah = sc->sc_ah;
Luis R. Rodriguez030bb492008-12-23 15:58:37 -08001857 struct ieee80211_hw *hw = sc->hw;
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001858 int r;
Sujithff37e332008-11-24 12:07:55 +05301859
1860 ath9k_hw_set_interrupts(ah, 0);
Sujith043a0402009-01-16 21:38:47 +05301861 ath_drain_all_txq(sc, retry_tx);
Sujithff37e332008-11-24 12:07:55 +05301862 ath_stoprecv(sc);
1863 ath_flushrecv(sc);
1864
1865 spin_lock_bh(&sc->sc_resetlock);
Sujith2660b812009-02-09 13:27:26 +05301866 r = ath9k_hw_reset(ah, sc->sc_ah->curchan, false);
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001867 if (r)
Luis R. Rodriguez4d6b2282009-09-07 04:52:26 -07001868 DPRINTF(ah, ATH_DBG_FATAL,
Vasanthakumar Thiagarajan6b457842009-05-15 18:59:20 +05301869 "Unable to reset hardware; reset status %d\n", r);
Sujithff37e332008-11-24 12:07:55 +05301870 spin_unlock_bh(&sc->sc_resetlock);
1871
1872 if (ath_startrecv(sc) != 0)
Luis R. Rodriguez4d6b2282009-09-07 04:52:26 -07001873 DPRINTF(ah, ATH_DBG_FATAL, "Unable to start recv logic\n");
Sujithff37e332008-11-24 12:07:55 +05301874
1875 /*
1876 * We may be doing a reset in response to a request
1877 * that changes the channel so update any state that
1878 * might change as a result.
1879 */
Luis R. Rodriguezce111ba2008-12-23 15:58:39 -08001880 ath_cache_conf_rate(sc, &hw->conf);
Sujithff37e332008-11-24 12:07:55 +05301881
1882 ath_update_txpow(sc);
1883
1884 if (sc->sc_flags & SC_OP_BEACONS)
Jouni Malinen2c3db3d2009-03-03 19:23:26 +02001885 ath_beacon_config(sc, NULL); /* restart beacons */
Sujithff37e332008-11-24 12:07:55 +05301886
Sujith17d79042009-02-09 13:27:03 +05301887 ath9k_hw_set_interrupts(ah, sc->imask);
Sujithff37e332008-11-24 12:07:55 +05301888
1889 if (retry_tx) {
1890 int i;
1891 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++) {
1892 if (ATH_TXQ_SETUP(sc, i)) {
Sujithb77f4832008-12-07 21:44:03 +05301893 spin_lock_bh(&sc->tx.txq[i].axq_lock);
1894 ath_txq_schedule(sc, &sc->tx.txq[i]);
1895 spin_unlock_bh(&sc->tx.txq[i].axq_lock);
Sujithff37e332008-11-24 12:07:55 +05301896 }
1897 }
1898 }
1899
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001900 return r;
Sujithff37e332008-11-24 12:07:55 +05301901}
1902
1903/*
1904 * This function will allocate both the DMA descriptor structure, and the
1905 * buffers it contains. These are used to contain the descriptors used
1906 * by the system.
1907*/
1908int ath_descdma_setup(struct ath_softc *sc, struct ath_descdma *dd,
1909 struct list_head *head, const char *name,
1910 int nbuf, int ndesc)
1911{
1912#define DS2PHYS(_dd, _ds) \
1913 ((_dd)->dd_desc_paddr + ((caddr_t)(_ds) - (caddr_t)(_dd)->dd_desc))
1914#define ATH_DESC_4KB_BOUND_CHECK(_daddr) ((((_daddr) & 0xFFF) > 0xF7F) ? 1 : 0)
1915#define ATH_DESC_4KB_BOUND_NUM_SKIPPED(_len) ((_len) / 4096)
1916
1917 struct ath_desc *ds;
1918 struct ath_buf *bf;
1919 int i, bsize, error;
1920
Luis R. Rodriguez4d6b2282009-09-07 04:52:26 -07001921 DPRINTF(sc->sc_ah, ATH_DBG_CONFIG, "%s DMA: %u buffers %u desc/buf\n",
Sujith04bd4632008-11-28 22:18:05 +05301922 name, nbuf, ndesc);
Sujithff37e332008-11-24 12:07:55 +05301923
Senthil Balasubramanianb03a9db2009-03-06 11:24:09 +05301924 INIT_LIST_HEAD(head);
Sujithff37e332008-11-24 12:07:55 +05301925 /* ath_desc must be a multiple of DWORDs */
1926 if ((sizeof(struct ath_desc) % 4) != 0) {
Luis R. Rodriguez4d6b2282009-09-07 04:52:26 -07001927 DPRINTF(sc->sc_ah, ATH_DBG_FATAL, "ath_desc not DWORD aligned\n");
Sujithff37e332008-11-24 12:07:55 +05301928 ASSERT((sizeof(struct ath_desc) % 4) == 0);
1929 error = -ENOMEM;
1930 goto fail;
1931 }
1932
Sujithff37e332008-11-24 12:07:55 +05301933 dd->dd_desc_len = sizeof(struct ath_desc) * nbuf * ndesc;
1934
1935 /*
1936 * Need additional DMA memory because we can't use
1937 * descriptors that cross the 4K page boundary. Assume
1938 * one skipped descriptor per 4K page.
1939 */
Sujith2660b812009-02-09 13:27:26 +05301940 if (!(sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_4KB_SPLITTRANS)) {
Sujithff37e332008-11-24 12:07:55 +05301941 u32 ndesc_skipped =
1942 ATH_DESC_4KB_BOUND_NUM_SKIPPED(dd->dd_desc_len);
1943 u32 dma_len;
1944
1945 while (ndesc_skipped) {
1946 dma_len = ndesc_skipped * sizeof(struct ath_desc);
1947 dd->dd_desc_len += dma_len;
1948
1949 ndesc_skipped = ATH_DESC_4KB_BOUND_NUM_SKIPPED(dma_len);
1950 };
1951 }
1952
1953 /* allocate descriptors */
Gabor Juhos7da3c552009-01-14 20:17:03 +01001954 dd->dd_desc = dma_alloc_coherent(sc->dev, dd->dd_desc_len,
Senthil Balasubramanianf0e6ce12009-03-06 11:24:08 +05301955 &dd->dd_desc_paddr, GFP_KERNEL);
Sujithff37e332008-11-24 12:07:55 +05301956 if (dd->dd_desc == NULL) {
1957 error = -ENOMEM;
1958 goto fail;
1959 }
1960 ds = dd->dd_desc;
Luis R. Rodriguez4d6b2282009-09-07 04:52:26 -07001961 DPRINTF(sc->sc_ah, ATH_DBG_CONFIG, "%s DMA map: %p (%u) -> %llx (%u)\n",
Sujithae459af2009-03-30 15:28:40 +05301962 name, ds, (u32) dd->dd_desc_len,
Sujithff37e332008-11-24 12:07:55 +05301963 ito64(dd->dd_desc_paddr), /*XXX*/(u32) dd->dd_desc_len);
1964
1965 /* allocate buffers */
1966 bsize = sizeof(struct ath_buf) * nbuf;
Senthil Balasubramanianf0e6ce12009-03-06 11:24:08 +05301967 bf = kzalloc(bsize, GFP_KERNEL);
Sujithff37e332008-11-24 12:07:55 +05301968 if (bf == NULL) {
1969 error = -ENOMEM;
1970 goto fail2;
1971 }
Sujithff37e332008-11-24 12:07:55 +05301972 dd->dd_bufptr = bf;
1973
Sujithff37e332008-11-24 12:07:55 +05301974 for (i = 0; i < nbuf; i++, bf++, ds += ndesc) {
1975 bf->bf_desc = ds;
1976 bf->bf_daddr = DS2PHYS(dd, ds);
1977
Sujith2660b812009-02-09 13:27:26 +05301978 if (!(sc->sc_ah->caps.hw_caps &
Sujithff37e332008-11-24 12:07:55 +05301979 ATH9K_HW_CAP_4KB_SPLITTRANS)) {
1980 /*
1981 * Skip descriptor addresses which can cause 4KB
1982 * boundary crossing (addr + length) with a 32 dword
1983 * descriptor fetch.
1984 */
1985 while (ATH_DESC_4KB_BOUND_CHECK(bf->bf_daddr)) {
1986 ASSERT((caddr_t) bf->bf_desc <
1987 ((caddr_t) dd->dd_desc +
1988 dd->dd_desc_len));
1989
1990 ds += ndesc;
1991 bf->bf_desc = ds;
1992 bf->bf_daddr = DS2PHYS(dd, ds);
1993 }
1994 }
1995 list_add_tail(&bf->list, head);
1996 }
1997 return 0;
1998fail2:
Gabor Juhos7da3c552009-01-14 20:17:03 +01001999 dma_free_coherent(sc->dev, dd->dd_desc_len, dd->dd_desc,
2000 dd->dd_desc_paddr);
Sujithff37e332008-11-24 12:07:55 +05302001fail:
2002 memset(dd, 0, sizeof(*dd));
2003 return error;
2004#undef ATH_DESC_4KB_BOUND_CHECK
2005#undef ATH_DESC_4KB_BOUND_NUM_SKIPPED
2006#undef DS2PHYS
2007}
2008
2009void ath_descdma_cleanup(struct ath_softc *sc,
2010 struct ath_descdma *dd,
2011 struct list_head *head)
2012{
Gabor Juhos7da3c552009-01-14 20:17:03 +01002013 dma_free_coherent(sc->dev, dd->dd_desc_len, dd->dd_desc,
2014 dd->dd_desc_paddr);
Sujithff37e332008-11-24 12:07:55 +05302015
2016 INIT_LIST_HEAD(head);
2017 kfree(dd->dd_bufptr);
2018 memset(dd, 0, sizeof(*dd));
2019}
2020
2021int ath_get_hal_qnum(u16 queue, struct ath_softc *sc)
2022{
2023 int qnum;
2024
2025 switch (queue) {
2026 case 0:
Sujithb77f4832008-12-07 21:44:03 +05302027 qnum = sc->tx.hwq_map[ATH9K_WME_AC_VO];
Sujithff37e332008-11-24 12:07:55 +05302028 break;
2029 case 1:
Sujithb77f4832008-12-07 21:44:03 +05302030 qnum = sc->tx.hwq_map[ATH9K_WME_AC_VI];
Sujithff37e332008-11-24 12:07:55 +05302031 break;
2032 case 2:
Sujithb77f4832008-12-07 21:44:03 +05302033 qnum = sc->tx.hwq_map[ATH9K_WME_AC_BE];
Sujithff37e332008-11-24 12:07:55 +05302034 break;
2035 case 3:
Sujithb77f4832008-12-07 21:44:03 +05302036 qnum = sc->tx.hwq_map[ATH9K_WME_AC_BK];
Sujithff37e332008-11-24 12:07:55 +05302037 break;
2038 default:
Sujithb77f4832008-12-07 21:44:03 +05302039 qnum = sc->tx.hwq_map[ATH9K_WME_AC_BE];
Sujithff37e332008-11-24 12:07:55 +05302040 break;
2041 }
2042
2043 return qnum;
2044}
2045
2046int ath_get_mac80211_qnum(u32 queue, struct ath_softc *sc)
2047{
2048 int qnum;
2049
2050 switch (queue) {
2051 case ATH9K_WME_AC_VO:
2052 qnum = 0;
2053 break;
2054 case ATH9K_WME_AC_VI:
2055 qnum = 1;
2056 break;
2057 case ATH9K_WME_AC_BE:
2058 qnum = 2;
2059 break;
2060 case ATH9K_WME_AC_BK:
2061 qnum = 3;
2062 break;
2063 default:
2064 qnum = -1;
2065 break;
2066 }
2067
2068 return qnum;
2069}
2070
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08002071/* XXX: Remove me once we don't depend on ath9k_channel for all
2072 * this redundant data */
Jouni Malinen0e2dedf2009-03-03 19:23:32 +02002073void ath9k_update_ichannel(struct ath_softc *sc, struct ieee80211_hw *hw,
2074 struct ath9k_channel *ichan)
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08002075{
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08002076 struct ieee80211_channel *chan = hw->conf.channel;
2077 struct ieee80211_conf *conf = &hw->conf;
2078
2079 ichan->channel = chan->center_freq;
2080 ichan->chan = chan;
2081
2082 if (chan->band == IEEE80211_BAND_2GHZ) {
2083 ichan->chanmode = CHANNEL_G;
Sujith88132622009-09-03 12:08:53 +05302084 ichan->channelFlags = CHANNEL_2GHZ | CHANNEL_OFDM | CHANNEL_G;
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08002085 } else {
2086 ichan->chanmode = CHANNEL_A;
2087 ichan->channelFlags = CHANNEL_5GHZ | CHANNEL_OFDM;
2088 }
2089
2090 sc->tx_chan_width = ATH9K_HT_MACMODE_20;
2091
2092 if (conf_is_ht(conf)) {
2093 if (conf_is_ht40(conf))
2094 sc->tx_chan_width = ATH9K_HT_MACMODE_2040;
2095
2096 ichan->chanmode = ath_get_extchanmode(sc, chan,
2097 conf->channel_type);
2098 }
2099}
2100
Sujithff37e332008-11-24 12:07:55 +05302101/**********************/
2102/* mac80211 callbacks */
2103/**********************/
2104
Luis R. Rodriguez75d78392009-09-09 04:00:10 -07002105/*
2106 * (Re)start btcoex timers
2107 */
2108static void ath9k_btcoex_timer_resume(struct ath_softc *sc)
2109{
2110 struct ath_btcoex *btcoex = &sc->btcoex;
2111 struct ath_hw *ah = sc->sc_ah;
2112
2113 DPRINTF(ah, ATH_DBG_BTCOEX, "Starting btcoex timers");
2114
2115 /* make sure duty cycle timer is also stopped when resuming */
2116 if (btcoex->hw_timer_enabled)
2117 ath_gen_timer_stop(sc->sc_ah, btcoex->no_stomp_timer);
2118
2119 btcoex->bt_priority_cnt = 0;
2120 btcoex->bt_priority_time = jiffies;
2121 sc->sc_flags &= ~SC_OP_BT_PRIORITY_DETECTED;
2122
2123 mod_timer(&btcoex->period_timer, jiffies);
2124}
2125
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002126static int ath9k_start(struct ieee80211_hw *hw)
2127{
Jouni Malinenbce048d2009-03-03 19:23:28 +02002128 struct ath_wiphy *aphy = hw->priv;
2129 struct ath_softc *sc = aphy->sc;
Luis R. Rodriguezaf03abe2009-09-09 02:33:11 -07002130 struct ath_hw *ah = sc->sc_ah;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002131 struct ieee80211_channel *curchan = hw->conf.channel;
Sujithff37e332008-11-24 12:07:55 +05302132 struct ath9k_channel *init_channel;
Vasanthakumar Thiagarajan82880a72009-06-13 14:50:24 +05302133 int r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002134
Luis R. Rodriguezaf03abe2009-09-09 02:33:11 -07002135 DPRINTF(ah, ATH_DBG_CONFIG, "Starting driver with "
Sujith04bd4632008-11-28 22:18:05 +05302136 "initial channel: %d MHz\n", curchan->center_freq);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002137
Sujith141b38b2009-02-04 08:10:07 +05302138 mutex_lock(&sc->mutex);
2139
Jouni Malinen9580a222009-03-03 19:23:33 +02002140 if (ath9k_wiphy_started(sc)) {
2141 if (sc->chan_idx == curchan->hw_value) {
2142 /*
2143 * Already on the operational channel, the new wiphy
2144 * can be marked active.
2145 */
2146 aphy->state = ATH_WIPHY_ACTIVE;
2147 ieee80211_wake_queues(hw);
2148 } else {
2149 /*
2150 * Another wiphy is on another channel, start the new
2151 * wiphy in paused state.
2152 */
2153 aphy->state = ATH_WIPHY_PAUSED;
2154 ieee80211_stop_queues(hw);
2155 }
2156 mutex_unlock(&sc->mutex);
2157 return 0;
2158 }
2159 aphy->state = ATH_WIPHY_ACTIVE;
2160
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002161 /* setup initial channel */
2162
Vasanthakumar Thiagarajan82880a72009-06-13 14:50:24 +05302163 sc->chan_idx = curchan->hw_value;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002164
Vasanthakumar Thiagarajan82880a72009-06-13 14:50:24 +05302165 init_channel = ath_get_curchannel(sc, hw);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002166
Sujithff37e332008-11-24 12:07:55 +05302167 /* Reset SERDES registers */
Luis R. Rodriguezaf03abe2009-09-09 02:33:11 -07002168 ath9k_hw_configpcipowersave(ah, 0, 0);
Sujithff37e332008-11-24 12:07:55 +05302169
2170 /*
2171 * The basic interface to setting the hardware in a good
2172 * state is ``reset''. On return the hardware is known to
2173 * be powered up and with interrupts disabled. This must
2174 * be followed by initialization of the appropriate bits
2175 * and then setup of the interrupt mask.
2176 */
2177 spin_lock_bh(&sc->sc_resetlock);
Luis R. Rodriguezaf03abe2009-09-09 02:33:11 -07002178 r = ath9k_hw_reset(ah, init_channel, false);
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08002179 if (r) {
Luis R. Rodriguezaf03abe2009-09-09 02:33:11 -07002180 DPRINTF(ah, ATH_DBG_FATAL,
Vasanthakumar Thiagarajan6b457842009-05-15 18:59:20 +05302181 "Unable to reset hardware; reset status %d "
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08002182 "(freq %u MHz)\n", r,
2183 curchan->center_freq);
Sujithff37e332008-11-24 12:07:55 +05302184 spin_unlock_bh(&sc->sc_resetlock);
Sujith141b38b2009-02-04 08:10:07 +05302185 goto mutex_unlock;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002186 }
Sujithff37e332008-11-24 12:07:55 +05302187 spin_unlock_bh(&sc->sc_resetlock);
2188
2189 /*
2190 * This is needed only to setup initial state
2191 * but it's best done after a reset.
2192 */
2193 ath_update_txpow(sc);
2194
2195 /*
2196 * Setup the hardware after reset:
2197 * The receive engine is set going.
2198 * Frame transmit is handled entirely
2199 * in the frame output path; there's nothing to do
2200 * here except setup the interrupt mask.
2201 */
2202 if (ath_startrecv(sc) != 0) {
Luis R. Rodriguezaf03abe2009-09-09 02:33:11 -07002203 DPRINTF(ah, ATH_DBG_FATAL, "Unable to start recv logic\n");
Sujith141b38b2009-02-04 08:10:07 +05302204 r = -EIO;
2205 goto mutex_unlock;
Sujithff37e332008-11-24 12:07:55 +05302206 }
2207
2208 /* Setup our intr mask. */
Sujith17d79042009-02-09 13:27:03 +05302209 sc->imask = ATH9K_INT_RX | ATH9K_INT_TX
Sujithff37e332008-11-24 12:07:55 +05302210 | ATH9K_INT_RXEOL | ATH9K_INT_RXORN
2211 | ATH9K_INT_FATAL | ATH9K_INT_GLOBAL;
2212
Luis R. Rodriguezaf03abe2009-09-09 02:33:11 -07002213 if (ah->caps.hw_caps & ATH9K_HW_CAP_GTT)
Sujith17d79042009-02-09 13:27:03 +05302214 sc->imask |= ATH9K_INT_GTT;
Sujithff37e332008-11-24 12:07:55 +05302215
Luis R. Rodriguezaf03abe2009-09-09 02:33:11 -07002216 if (ah->caps.hw_caps & ATH9K_HW_CAP_HT)
Sujith17d79042009-02-09 13:27:03 +05302217 sc->imask |= ATH9K_INT_CST;
Sujithff37e332008-11-24 12:07:55 +05302218
Luis R. Rodriguezce111ba2008-12-23 15:58:39 -08002219 ath_cache_conf_rate(sc, &hw->conf);
Sujithff37e332008-11-24 12:07:55 +05302220
2221 sc->sc_flags &= ~SC_OP_INVALID;
2222
2223 /* Disable BMISS interrupt when we're not associated */
Sujith17d79042009-02-09 13:27:03 +05302224 sc->imask &= ~(ATH9K_INT_SWBA | ATH9K_INT_BMISS);
Luis R. Rodriguezaf03abe2009-09-09 02:33:11 -07002225 ath9k_hw_set_interrupts(ah, sc->imask);
Sujithff37e332008-11-24 12:07:55 +05302226
Jouni Malinenbce048d2009-03-03 19:23:28 +02002227 ieee80211_wake_queues(hw);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002228
Luis R. Rodriguez42935ec2009-07-29 20:08:07 -04002229 ieee80211_queue_delayed_work(sc->hw, &sc->tx_complete_work, 0);
Senthil Balasubramanian164ace32009-07-14 20:17:09 -04002230
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -07002231 if ((ah->btcoex_hw.scheme != ATH_BTCOEX_CFG_NONE) &&
2232 !ah->btcoex_hw.enabled) {
Luis R. Rodriguez5e197292009-09-09 15:15:55 -07002233 ath9k_hw_btcoex_set_weight(ah, AR_BT_COEX_WGHT,
2234 AR_STOMP_LOW_WLAN_WGHT);
Luis R. Rodriguezaf03abe2009-09-09 02:33:11 -07002235 ath9k_hw_btcoex_enable(ah);
Vasanthakumar Thiagarajanf985ad12009-08-26 21:08:43 +05302236
Vasanthakumar Thiagarajan7b6840a2009-09-07 17:46:49 +05302237 ath_pcie_aspm_disable(sc);
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -07002238 if (ah->btcoex_hw.scheme == ATH_BTCOEX_CFG_3WIRE)
Luis R. Rodriguez75d78392009-09-09 04:00:10 -07002239 ath9k_btcoex_timer_resume(sc);
Vasanthakumar Thiagarajan17739122009-08-26 21:08:50 +05302240 }
2241
Sujith141b38b2009-02-04 08:10:07 +05302242mutex_unlock:
2243 mutex_unlock(&sc->mutex);
2244
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08002245 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002246}
2247
2248static int ath9k_tx(struct ieee80211_hw *hw,
2249 struct sk_buff *skb)
2250{
Jouni Malinen147583c2008-08-11 14:01:50 +03002251 struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
Jouni Malinenbce048d2009-03-03 19:23:28 +02002252 struct ath_wiphy *aphy = hw->priv;
2253 struct ath_softc *sc = aphy->sc;
Sujith528f0c62008-10-29 10:14:26 +05302254 struct ath_tx_control txctl;
2255 int hdrlen, padsize;
2256
Jouni Malinen8089cc42009-03-03 19:23:38 +02002257 if (aphy->state != ATH_WIPHY_ACTIVE && aphy->state != ATH_WIPHY_SCAN) {
Jouni Malinenee166a02009-03-03 19:23:36 +02002258 printk(KERN_DEBUG "ath9k: %s: TX in unexpected wiphy state "
2259 "%d\n", wiphy_name(hw->wiphy), aphy->state);
2260 goto exit;
2261 }
2262
Gabor Juhos96148322009-07-24 17:27:21 +02002263 if (sc->ps_enabled) {
Jouni Malinendc8c4582009-05-19 17:01:42 +03002264 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *) skb->data;
2265 /*
2266 * mac80211 does not set PM field for normal data frames, so we
2267 * need to update that based on the current PS mode.
2268 */
2269 if (ieee80211_is_data(hdr->frame_control) &&
2270 !ieee80211_is_nullfunc(hdr->frame_control) &&
2271 !ieee80211_has_pm(hdr->frame_control)) {
Luis R. Rodriguez4d6b2282009-09-07 04:52:26 -07002272 DPRINTF(sc->sc_ah, ATH_DBG_PS, "Add PM=1 for a TX frame "
Jouni Malinendc8c4582009-05-19 17:01:42 +03002273 "while in PS mode\n");
2274 hdr->frame_control |= cpu_to_le16(IEEE80211_FCTL_PM);
2275 }
2276 }
2277
Jouni Malinen9a23f9c2009-05-19 17:01:38 +03002278 if (unlikely(sc->sc_ah->power_mode != ATH9K_PM_AWAKE)) {
2279 /*
2280 * We are using PS-Poll and mac80211 can request TX while in
2281 * power save mode. Need to wake up hardware for the TX to be
2282 * completed and if needed, also for RX of buffered frames.
2283 */
2284 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *) skb->data;
2285 ath9k_ps_wakeup(sc);
2286 ath9k_hw_setrxabort(sc->sc_ah, 0);
2287 if (ieee80211_is_pspoll(hdr->frame_control)) {
Luis R. Rodriguez4d6b2282009-09-07 04:52:26 -07002288 DPRINTF(sc->sc_ah, ATH_DBG_PS, "Sending PS-Poll to pick a "
Jouni Malinen9a23f9c2009-05-19 17:01:38 +03002289 "buffered frame\n");
2290 sc->sc_flags |= SC_OP_WAIT_FOR_PSPOLL_DATA;
2291 } else {
Luis R. Rodriguez4d6b2282009-09-07 04:52:26 -07002292 DPRINTF(sc->sc_ah, ATH_DBG_PS, "Wake up to complete TX\n");
Jouni Malinen9a23f9c2009-05-19 17:01:38 +03002293 sc->sc_flags |= SC_OP_WAIT_FOR_TX_ACK;
2294 }
2295 /*
2296 * The actual restore operation will happen only after
2297 * the sc_flags bit is cleared. We are just dropping
2298 * the ps_usecount here.
2299 */
2300 ath9k_ps_restore(sc);
2301 }
2302
Sujith528f0c62008-10-29 10:14:26 +05302303 memset(&txctl, 0, sizeof(struct ath_tx_control));
Jouni Malinen147583c2008-08-11 14:01:50 +03002304
2305 /*
2306 * As a temporary workaround, assign seq# here; this will likely need
2307 * to be cleaned up to work better with Beacon transmission and virtual
2308 * BSSes.
2309 */
2310 if (info->flags & IEEE80211_TX_CTL_ASSIGN_SEQ) {
2311 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *) skb->data;
2312 if (info->flags & IEEE80211_TX_CTL_FIRST_FRAGMENT)
Sujithb77f4832008-12-07 21:44:03 +05302313 sc->tx.seq_no += 0x10;
Jouni Malinen147583c2008-08-11 14:01:50 +03002314 hdr->seq_ctrl &= cpu_to_le16(IEEE80211_SCTL_FRAG);
Sujithb77f4832008-12-07 21:44:03 +05302315 hdr->seq_ctrl |= cpu_to_le16(sc->tx.seq_no);
Jouni Malinen147583c2008-08-11 14:01:50 +03002316 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002317
2318 /* Add the padding after the header if this is not already done */
2319 hdrlen = ieee80211_get_hdrlen_from_skb(skb);
2320 if (hdrlen & 3) {
2321 padsize = hdrlen % 4;
2322 if (skb_headroom(skb) < padsize)
2323 return -1;
2324 skb_push(skb, padsize);
2325 memmove(skb->data, skb->data + padsize, hdrlen);
2326 }
2327
Sujith528f0c62008-10-29 10:14:26 +05302328 /* Check if a tx queue is available */
2329
2330 txctl.txq = ath_test_get_txq(sc, skb);
2331 if (!txctl.txq)
2332 goto exit;
2333
Luis R. Rodriguez4d6b2282009-09-07 04:52:26 -07002334 DPRINTF(sc->sc_ah, ATH_DBG_XMIT, "transmitting packet, skb: %p\n", skb);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002335
Jouni Malinenc52f33d2009-03-03 19:23:29 +02002336 if (ath_tx_start(hw, skb, &txctl) != 0) {
Luis R. Rodriguez4d6b2282009-09-07 04:52:26 -07002337 DPRINTF(sc->sc_ah, ATH_DBG_XMIT, "TX failed\n");
Sujith528f0c62008-10-29 10:14:26 +05302338 goto exit;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002339 }
2340
2341 return 0;
Sujith528f0c62008-10-29 10:14:26 +05302342exit:
2343 dev_kfree_skb_any(skb);
2344 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002345}
2346
Luis R. Rodriguez75d78392009-09-09 04:00:10 -07002347/*
2348 * Pause btcoex timer and bt duty cycle timer
2349 */
2350static void ath9k_btcoex_timer_pause(struct ath_softc *sc)
2351{
2352 struct ath_btcoex *btcoex = &sc->btcoex;
2353 struct ath_hw *ah = sc->sc_ah;
2354
2355 del_timer_sync(&btcoex->period_timer);
2356
2357 if (btcoex->hw_timer_enabled)
2358 ath_gen_timer_stop(ah, btcoex->no_stomp_timer);
2359
2360 btcoex->hw_timer_enabled = false;
2361}
2362
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002363static void ath9k_stop(struct ieee80211_hw *hw)
2364{
Jouni Malinenbce048d2009-03-03 19:23:28 +02002365 struct ath_wiphy *aphy = hw->priv;
2366 struct ath_softc *sc = aphy->sc;
Luis R. Rodriguezaf03abe2009-09-09 02:33:11 -07002367 struct ath_hw *ah = sc->sc_ah;
Sujith9c84b792008-10-29 10:17:13 +05302368
Sujith4c483812009-08-18 10:51:52 +05302369 mutex_lock(&sc->mutex);
2370
Jouni Malinen9580a222009-03-03 19:23:33 +02002371 aphy->state = ATH_WIPHY_INACTIVE;
2372
Luis R. Rodriguezc94dbff2009-07-27 11:53:04 -07002373 cancel_delayed_work_sync(&sc->ath_led_blink_work);
2374 cancel_delayed_work_sync(&sc->tx_complete_work);
2375
2376 if (!sc->num_sec_wiphy) {
2377 cancel_delayed_work_sync(&sc->wiphy_work);
2378 cancel_work_sync(&sc->chan_work);
2379 }
2380
Sujith9c84b792008-10-29 10:17:13 +05302381 if (sc->sc_flags & SC_OP_INVALID) {
Luis R. Rodriguezaf03abe2009-09-09 02:33:11 -07002382 DPRINTF(ah, ATH_DBG_ANY, "Device not present\n");
Sujith4c483812009-08-18 10:51:52 +05302383 mutex_unlock(&sc->mutex);
Sujith9c84b792008-10-29 10:17:13 +05302384 return;
2385 }
2386
Jouni Malinen9580a222009-03-03 19:23:33 +02002387 if (ath9k_wiphy_started(sc)) {
2388 mutex_unlock(&sc->mutex);
2389 return; /* another wiphy still in use */
2390 }
2391
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -07002392 if (ah->btcoex_hw.enabled) {
Luis R. Rodriguezaf03abe2009-09-09 02:33:11 -07002393 ath9k_hw_btcoex_disable(ah);
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -07002394 if (ah->btcoex_hw.scheme == ATH_BTCOEX_CFG_3WIRE)
Luis R. Rodriguez75d78392009-09-09 04:00:10 -07002395 ath9k_btcoex_timer_pause(sc);
Vasanthakumar Thiagarajan17739122009-08-26 21:08:50 +05302396 }
2397
Sujithff37e332008-11-24 12:07:55 +05302398 /* make sure h/w will not generate any interrupt
2399 * before setting the invalid flag. */
Luis R. Rodriguezaf03abe2009-09-09 02:33:11 -07002400 ath9k_hw_set_interrupts(ah, 0);
Sujithff37e332008-11-24 12:07:55 +05302401
2402 if (!(sc->sc_flags & SC_OP_INVALID)) {
Sujith043a0402009-01-16 21:38:47 +05302403 ath_drain_all_txq(sc, false);
Sujithff37e332008-11-24 12:07:55 +05302404 ath_stoprecv(sc);
Luis R. Rodriguezaf03abe2009-09-09 02:33:11 -07002405 ath9k_hw_phy_disable(ah);
Sujithff37e332008-11-24 12:07:55 +05302406 } else
Sujithb77f4832008-12-07 21:44:03 +05302407 sc->rx.rxlink = NULL;
Sujithff37e332008-11-24 12:07:55 +05302408
Sujithff37e332008-11-24 12:07:55 +05302409 /* disable HAL and put h/w to sleep */
Luis R. Rodriguezaf03abe2009-09-09 02:33:11 -07002410 ath9k_hw_disable(ah);
2411 ath9k_hw_configpcipowersave(ah, 1, 1);
2412 ath9k_hw_setpower(ah, ATH9K_PM_FULL_SLEEP);
Sujithff37e332008-11-24 12:07:55 +05302413
2414 sc->sc_flags |= SC_OP_INVALID;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002415
Sujith141b38b2009-02-04 08:10:07 +05302416 mutex_unlock(&sc->mutex);
2417
Luis R. Rodriguezaf03abe2009-09-09 02:33:11 -07002418 DPRINTF(ah, ATH_DBG_CONFIG, "Driver halt\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002419}
2420
2421static int ath9k_add_interface(struct ieee80211_hw *hw,
2422 struct ieee80211_if_init_conf *conf)
2423{
Jouni Malinenbce048d2009-03-03 19:23:28 +02002424 struct ath_wiphy *aphy = hw->priv;
2425 struct ath_softc *sc = aphy->sc;
Sujith17d79042009-02-09 13:27:03 +05302426 struct ath_vif *avp = (void *)conf->vif->drv_priv;
Colin McCabed97809d2008-12-01 13:38:55 -08002427 enum nl80211_iftype ic_opmode = NL80211_IFTYPE_UNSPECIFIED;
Jouni Malinen2c3db3d2009-03-03 19:23:26 +02002428 int ret = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002429
Sujith141b38b2009-02-04 08:10:07 +05302430 mutex_lock(&sc->mutex);
2431
Jouni Malinen8ca21f02009-03-03 19:23:27 +02002432 if (!(sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_BSSIDMASK) &&
2433 sc->nvifs > 0) {
2434 ret = -ENOBUFS;
2435 goto out;
2436 }
2437
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002438 switch (conf->type) {
Johannes Berg05c914f2008-09-11 00:01:58 +02002439 case NL80211_IFTYPE_STATION:
Colin McCabed97809d2008-12-01 13:38:55 -08002440 ic_opmode = NL80211_IFTYPE_STATION;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002441 break;
Johannes Berg05c914f2008-09-11 00:01:58 +02002442 case NL80211_IFTYPE_ADHOC:
Johannes Berg05c914f2008-09-11 00:01:58 +02002443 case NL80211_IFTYPE_AP:
Pat Erley9cb54122009-03-20 22:59:59 -04002444 case NL80211_IFTYPE_MESH_POINT:
Jouni Malinen2c3db3d2009-03-03 19:23:26 +02002445 if (sc->nbcnvifs >= ATH_BCBUF) {
2446 ret = -ENOBUFS;
2447 goto out;
2448 }
Pat Erley9cb54122009-03-20 22:59:59 -04002449 ic_opmode = conf->type;
Jouni Malinen2ad67de2008-08-11 14:01:47 +03002450 break;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002451 default:
Luis R. Rodriguez4d6b2282009-09-07 04:52:26 -07002452 DPRINTF(sc->sc_ah, ATH_DBG_FATAL,
Sujith04bd4632008-11-28 22:18:05 +05302453 "Interface type %d not yet supported\n", conf->type);
Jouni Malinen2c3db3d2009-03-03 19:23:26 +02002454 ret = -EOPNOTSUPP;
2455 goto out;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002456 }
2457
Luis R. Rodriguez4d6b2282009-09-07 04:52:26 -07002458 DPRINTF(sc->sc_ah, ATH_DBG_CONFIG, "Attach a VIF of type: %d\n", ic_opmode);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002459
Sujith17d79042009-02-09 13:27:03 +05302460 /* Set the VIF opmode */
Sujith5640b082008-10-29 10:16:06 +05302461 avp->av_opmode = ic_opmode;
2462 avp->av_bslot = -1;
2463
Jouni Malinen2c3db3d2009-03-03 19:23:26 +02002464 sc->nvifs++;
Jouni Malinen8ca21f02009-03-03 19:23:27 +02002465
2466 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_BSSIDMASK)
2467 ath9k_set_bssid_mask(hw);
2468
Jouni Malinen2c3db3d2009-03-03 19:23:26 +02002469 if (sc->nvifs > 1)
2470 goto out; /* skip global settings for secondary vif */
2471
Sujithb238e902009-03-03 10:16:56 +05302472 if (ic_opmode == NL80211_IFTYPE_AP) {
Sujith5640b082008-10-29 10:16:06 +05302473 ath9k_hw_set_tsfadjust(sc->sc_ah, 1);
Sujithb238e902009-03-03 10:16:56 +05302474 sc->sc_flags |= SC_OP_TSF_RESET;
2475 }
Sujith5640b082008-10-29 10:16:06 +05302476
Sujith5640b082008-10-29 10:16:06 +05302477 /* Set the device opmode */
Sujith2660b812009-02-09 13:27:26 +05302478 sc->sc_ah->opmode = ic_opmode;
Sujith5640b082008-10-29 10:16:06 +05302479
Vivek Natarajan4e30ffa2009-01-28 20:53:27 +05302480 /*
2481 * Enable MIB interrupts when there are hardware phy counters.
2482 * Note we only do this (at the moment) for station mode.
2483 */
Sujith4af9cf42009-02-12 10:06:47 +05302484 if ((conf->type == NL80211_IFTYPE_STATION) ||
Pat Erley9cb54122009-03-20 22:59:59 -04002485 (conf->type == NL80211_IFTYPE_ADHOC) ||
2486 (conf->type == NL80211_IFTYPE_MESH_POINT)) {
Sujith1aa8e842009-08-13 09:34:25 +05302487 sc->imask |= ATH9K_INT_MIB;
Sujith4af9cf42009-02-12 10:06:47 +05302488 sc->imask |= ATH9K_INT_TSFOOR;
2489 }
2490
Sujith17d79042009-02-09 13:27:03 +05302491 ath9k_hw_set_interrupts(sc->sc_ah, sc->imask);
Vivek Natarajan4e30ffa2009-01-28 20:53:27 +05302492
Senthil Balasubramanianf38faa32009-06-24 18:56:40 +05302493 if (conf->type == NL80211_IFTYPE_AP ||
2494 conf->type == NL80211_IFTYPE_ADHOC ||
2495 conf->type == NL80211_IFTYPE_MONITOR)
Sujith415f7382009-04-13 21:56:46 +05302496 ath_start_ani(sc);
Luis R. Rodriguez6f255422008-10-03 15:45:27 -07002497
Jouni Malinen2c3db3d2009-03-03 19:23:26 +02002498out:
Sujith141b38b2009-02-04 08:10:07 +05302499 mutex_unlock(&sc->mutex);
Jouni Malinen2c3db3d2009-03-03 19:23:26 +02002500 return ret;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002501}
2502
2503static void ath9k_remove_interface(struct ieee80211_hw *hw,
2504 struct ieee80211_if_init_conf *conf)
2505{
Jouni Malinenbce048d2009-03-03 19:23:28 +02002506 struct ath_wiphy *aphy = hw->priv;
2507 struct ath_softc *sc = aphy->sc;
Sujith17d79042009-02-09 13:27:03 +05302508 struct ath_vif *avp = (void *)conf->vif->drv_priv;
Jouni Malinen2c3db3d2009-03-03 19:23:26 +02002509 int i;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002510
Luis R. Rodriguez4d6b2282009-09-07 04:52:26 -07002511 DPRINTF(sc->sc_ah, ATH_DBG_CONFIG, "Detach Interface\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002512
Sujith141b38b2009-02-04 08:10:07 +05302513 mutex_lock(&sc->mutex);
2514
Luis R. Rodriguez6f255422008-10-03 15:45:27 -07002515 /* Stop ANI */
Sujith17d79042009-02-09 13:27:03 +05302516 del_timer_sync(&sc->ani.timer);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002517
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002518 /* Reclaim beacon resources */
Pat Erley9cb54122009-03-20 22:59:59 -04002519 if ((sc->sc_ah->opmode == NL80211_IFTYPE_AP) ||
2520 (sc->sc_ah->opmode == NL80211_IFTYPE_ADHOC) ||
2521 (sc->sc_ah->opmode == NL80211_IFTYPE_MESH_POINT)) {
Sujithb77f4832008-12-07 21:44:03 +05302522 ath9k_hw_stoptxdma(sc->sc_ah, sc->beacon.beaconq);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002523 ath_beacon_return(sc, avp);
2524 }
2525
Sujith672840a2008-08-11 14:05:08 +05302526 sc->sc_flags &= ~SC_OP_BEACONS;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002527
Jouni Malinen2c3db3d2009-03-03 19:23:26 +02002528 for (i = 0; i < ARRAY_SIZE(sc->beacon.bslot); i++) {
2529 if (sc->beacon.bslot[i] == conf->vif) {
2530 printk(KERN_DEBUG "%s: vif had allocated beacon "
2531 "slot\n", __func__);
2532 sc->beacon.bslot[i] = NULL;
Jouni Malinenc52f33d2009-03-03 19:23:29 +02002533 sc->beacon.bslot_aphy[i] = NULL;
Jouni Malinen2c3db3d2009-03-03 19:23:26 +02002534 }
2535 }
2536
Sujith17d79042009-02-09 13:27:03 +05302537 sc->nvifs--;
Sujith141b38b2009-02-04 08:10:07 +05302538
2539 mutex_unlock(&sc->mutex);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002540}
2541
Johannes Berge8975582008-10-09 12:18:51 +02002542static int ath9k_config(struct ieee80211_hw *hw, u32 changed)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002543{
Jouni Malinenbce048d2009-03-03 19:23:28 +02002544 struct ath_wiphy *aphy = hw->priv;
2545 struct ath_softc *sc = aphy->sc;
Johannes Berge8975582008-10-09 12:18:51 +02002546 struct ieee80211_conf *conf = &hw->conf;
Vivek Natarajan8782b412009-03-30 14:17:00 +05302547 struct ath_hw *ah = sc->sc_ah;
Luis R. Rodriguez64839172009-07-14 20:22:53 -04002548 bool all_wiphys_idle = false, disable_radio = false;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002549
Sujithaa33de02008-12-18 11:40:16 +05302550 mutex_lock(&sc->mutex);
Sujith141b38b2009-02-04 08:10:07 +05302551
Luis R. Rodriguez64839172009-07-14 20:22:53 -04002552 /* Leave this as the first check */
2553 if (changed & IEEE80211_CONF_CHANGE_IDLE) {
2554
2555 spin_lock_bh(&sc->wiphy_lock);
2556 all_wiphys_idle = ath9k_all_wiphys_idle(sc);
2557 spin_unlock_bh(&sc->wiphy_lock);
2558
2559 if (conf->flags & IEEE80211_CONF_IDLE){
2560 if (all_wiphys_idle)
2561 disable_radio = true;
2562 }
2563 else if (all_wiphys_idle) {
2564 ath_radio_enable(sc);
Luis R. Rodriguez4d6b2282009-09-07 04:52:26 -07002565 DPRINTF(sc->sc_ah, ATH_DBG_CONFIG,
Luis R. Rodriguez64839172009-07-14 20:22:53 -04002566 "not-idle: enabling radio\n");
2567 }
2568 }
2569
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +05302570 if (changed & IEEE80211_CONF_CHANGE_PS) {
2571 if (conf->flags & IEEE80211_CONF_PS) {
Vivek Natarajan8782b412009-03-30 14:17:00 +05302572 if (!(ah->caps.hw_caps &
2573 ATH9K_HW_CAP_AUTOSLEEP)) {
2574 if ((sc->imask & ATH9K_INT_TIM_TIMER) == 0) {
2575 sc->imask |= ATH9K_INT_TIM_TIMER;
2576 ath9k_hw_set_interrupts(sc->sc_ah,
2577 sc->imask);
2578 }
2579 ath9k_hw_setrxabort(sc->sc_ah, 1);
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +05302580 }
Gabor Juhos96148322009-07-24 17:27:21 +02002581 sc->ps_enabled = true;
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +05302582 } else {
Gabor Juhos96148322009-07-24 17:27:21 +02002583 sc->ps_enabled = false;
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +05302584 ath9k_hw_setpower(sc->sc_ah, ATH9K_PM_AWAKE);
Vivek Natarajan8782b412009-03-30 14:17:00 +05302585 if (!(ah->caps.hw_caps &
2586 ATH9K_HW_CAP_AUTOSLEEP)) {
2587 ath9k_hw_setrxabort(sc->sc_ah, 0);
Jouni Malinen9a23f9c2009-05-19 17:01:38 +03002588 sc->sc_flags &= ~(SC_OP_WAIT_FOR_BEACON |
2589 SC_OP_WAIT_FOR_CAB |
2590 SC_OP_WAIT_FOR_PSPOLL_DATA |
2591 SC_OP_WAIT_FOR_TX_ACK);
Vivek Natarajan8782b412009-03-30 14:17:00 +05302592 if (sc->imask & ATH9K_INT_TIM_TIMER) {
2593 sc->imask &= ~ATH9K_INT_TIM_TIMER;
2594 ath9k_hw_set_interrupts(sc->sc_ah,
2595 sc->imask);
2596 }
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +05302597 }
2598 }
2599 }
2600
Johannes Berg47979382009-01-07 10:13:27 +01002601 if (changed & IEEE80211_CONF_CHANGE_CHANNEL) {
Sujith99405f92008-11-24 12:08:35 +05302602 struct ieee80211_channel *curchan = hw->conf.channel;
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08002603 int pos = curchan->hw_value;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002604
Jouni Malinen0e2dedf2009-03-03 19:23:32 +02002605 aphy->chan_idx = pos;
2606 aphy->chan_is_ht = conf_is_ht(conf);
2607
Jouni Malinen8089cc42009-03-03 19:23:38 +02002608 if (aphy->state == ATH_WIPHY_SCAN ||
2609 aphy->state == ATH_WIPHY_ACTIVE)
2610 ath9k_wiphy_pause_all_forced(sc, aphy);
2611 else {
2612 /*
2613 * Do not change operational channel based on a paused
2614 * wiphy changes.
2615 */
2616 goto skip_chan_change;
2617 }
Jouni Malinen0e2dedf2009-03-03 19:23:32 +02002618
Luis R. Rodriguez4d6b2282009-09-07 04:52:26 -07002619 DPRINTF(sc->sc_ah, ATH_DBG_CONFIG, "Set channel: %d MHz\n",
Sujith04bd4632008-11-28 22:18:05 +05302620 curchan->center_freq);
Johannes Bergae5eb022008-10-14 16:58:37 +02002621
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08002622 /* XXX: remove me eventualy */
Jouni Malinen0e2dedf2009-03-03 19:23:32 +02002623 ath9k_update_ichannel(sc, hw, &sc->sc_ah->channels[pos]);
Sujithe11602b2008-11-27 09:46:27 +05302624
Luis R. Rodriguezecf70442008-12-23 15:58:43 -08002625 ath_update_chainmask(sc, conf_is_ht(conf));
Sujith86060f02009-01-07 14:25:29 +05302626
Jouni Malinen0e2dedf2009-03-03 19:23:32 +02002627 if (ath_set_channel(sc, hw, &sc->sc_ah->channels[pos]) < 0) {
Luis R. Rodriguez4d6b2282009-09-07 04:52:26 -07002628 DPRINTF(sc->sc_ah, ATH_DBG_FATAL, "Unable to set channel\n");
Sujithaa33de02008-12-18 11:40:16 +05302629 mutex_unlock(&sc->mutex);
Sujithe11602b2008-11-27 09:46:27 +05302630 return -EINVAL;
2631 }
Sujith094d05d2008-12-12 11:57:43 +05302632 }
Sujith86b89ee2008-08-07 10:54:57 +05302633
Jouni Malinen8089cc42009-03-03 19:23:38 +02002634skip_chan_change:
Luis R. Rodriguez5c020dc2008-10-22 13:28:45 -07002635 if (changed & IEEE80211_CONF_CHANGE_POWER)
Sujith17d79042009-02-09 13:27:03 +05302636 sc->config.txpowlimit = 2 * conf->power_level;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002637
Luis R. Rodriguez64839172009-07-14 20:22:53 -04002638 if (disable_radio) {
Luis R. Rodriguez4d6b2282009-09-07 04:52:26 -07002639 DPRINTF(sc->sc_ah, ATH_DBG_CONFIG, "idle: disabling radio\n");
Luis R. Rodriguez64839172009-07-14 20:22:53 -04002640 ath_radio_disable(sc);
2641 }
2642
Sujithaa33de02008-12-18 11:40:16 +05302643 mutex_unlock(&sc->mutex);
Sujith141b38b2009-02-04 08:10:07 +05302644
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002645 return 0;
2646}
2647
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002648#define SUPPORTED_FILTERS \
2649 (FIF_PROMISC_IN_BSS | \
2650 FIF_ALLMULTI | \
2651 FIF_CONTROL | \
Luis R. Rodriguezaf6a3fc2009-08-08 21:55:16 -04002652 FIF_PSPOLL | \
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002653 FIF_OTHER_BSS | \
2654 FIF_BCN_PRBRESP_PROMISC | \
2655 FIF_FCSFAIL)
2656
Sujith7dcfdcd2008-08-11 14:03:13 +05302657/* FIXME: sc->sc_full_reset ? */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002658static void ath9k_configure_filter(struct ieee80211_hw *hw,
2659 unsigned int changed_flags,
2660 unsigned int *total_flags,
Johannes Berg3ac64be2009-08-17 16:16:53 +02002661 u64 multicast)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002662{
Jouni Malinenbce048d2009-03-03 19:23:28 +02002663 struct ath_wiphy *aphy = hw->priv;
2664 struct ath_softc *sc = aphy->sc;
Sujith7dcfdcd2008-08-11 14:03:13 +05302665 u32 rfilt;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002666
2667 changed_flags &= SUPPORTED_FILTERS;
2668 *total_flags &= SUPPORTED_FILTERS;
2669
Sujithb77f4832008-12-07 21:44:03 +05302670 sc->rx.rxfilter = *total_flags;
Jouni Malinenaa68aea2009-05-19 17:01:41 +03002671 ath9k_ps_wakeup(sc);
Sujith7dcfdcd2008-08-11 14:03:13 +05302672 rfilt = ath_calcrxfilter(sc);
2673 ath9k_hw_setrxfilter(sc->sc_ah, rfilt);
Jouni Malinenaa68aea2009-05-19 17:01:41 +03002674 ath9k_ps_restore(sc);
Sujith7dcfdcd2008-08-11 14:03:13 +05302675
Luis R. Rodriguez4d6b2282009-09-07 04:52:26 -07002676 DPRINTF(sc->sc_ah, ATH_DBG_CONFIG, "Set HW RX filter: 0x%x\n", rfilt);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002677}
2678
2679static void ath9k_sta_notify(struct ieee80211_hw *hw,
2680 struct ieee80211_vif *vif,
2681 enum sta_notify_cmd cmd,
Johannes Berg17741cd2008-09-11 00:02:02 +02002682 struct ieee80211_sta *sta)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002683{
Jouni Malinenbce048d2009-03-03 19:23:28 +02002684 struct ath_wiphy *aphy = hw->priv;
2685 struct ath_softc *sc = aphy->sc;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002686
2687 switch (cmd) {
2688 case STA_NOTIFY_ADD:
Sujith5640b082008-10-29 10:16:06 +05302689 ath_node_attach(sc, sta);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002690 break;
2691 case STA_NOTIFY_REMOVE:
Sujithb5aa9bf2008-10-29 10:13:31 +05302692 ath_node_detach(sc, sta);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002693 break;
2694 default:
2695 break;
2696 }
2697}
2698
Sujith141b38b2009-02-04 08:10:07 +05302699static int ath9k_conf_tx(struct ieee80211_hw *hw, u16 queue,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002700 const struct ieee80211_tx_queue_params *params)
2701{
Jouni Malinenbce048d2009-03-03 19:23:28 +02002702 struct ath_wiphy *aphy = hw->priv;
2703 struct ath_softc *sc = aphy->sc;
Sujithea9880f2008-08-07 10:53:10 +05302704 struct ath9k_tx_queue_info qi;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002705 int ret = 0, qnum;
2706
2707 if (queue >= WME_NUM_AC)
2708 return 0;
2709
Sujith141b38b2009-02-04 08:10:07 +05302710 mutex_lock(&sc->mutex);
2711
Sujith1ffb0612009-03-30 15:28:46 +05302712 memset(&qi, 0, sizeof(struct ath9k_tx_queue_info));
2713
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002714 qi.tqi_aifs = params->aifs;
2715 qi.tqi_cwmin = params->cw_min;
2716 qi.tqi_cwmax = params->cw_max;
2717 qi.tqi_burstTime = params->txop;
2718 qnum = ath_get_hal_qnum(queue, sc);
2719
Luis R. Rodriguez4d6b2282009-09-07 04:52:26 -07002720 DPRINTF(sc->sc_ah, ATH_DBG_CONFIG,
Sujith04bd4632008-11-28 22:18:05 +05302721 "Configure tx [queue/halq] [%d/%d], "
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002722 "aifs: %d, cw_min: %d, cw_max: %d, txop: %d\n",
Sujith04bd4632008-11-28 22:18:05 +05302723 queue, qnum, params->aifs, params->cw_min,
2724 params->cw_max, params->txop);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002725
2726 ret = ath_txq_update(sc, qnum, &qi);
2727 if (ret)
Luis R. Rodriguez4d6b2282009-09-07 04:52:26 -07002728 DPRINTF(sc->sc_ah, ATH_DBG_FATAL, "TXQ Update failed\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002729
Sujith141b38b2009-02-04 08:10:07 +05302730 mutex_unlock(&sc->mutex);
2731
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002732 return ret;
2733}
2734
2735static int ath9k_set_key(struct ieee80211_hw *hw,
2736 enum set_key_cmd cmd,
Johannes Bergdc822b52008-12-29 12:55:09 +01002737 struct ieee80211_vif *vif,
2738 struct ieee80211_sta *sta,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002739 struct ieee80211_key_conf *key)
2740{
Jouni Malinenbce048d2009-03-03 19:23:28 +02002741 struct ath_wiphy *aphy = hw->priv;
2742 struct ath_softc *sc = aphy->sc;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002743 int ret = 0;
2744
Jouni Malinenb3bd89c2009-02-24 13:42:01 +02002745 if (modparam_nohwcrypt)
2746 return -ENOSPC;
2747
Sujith141b38b2009-02-04 08:10:07 +05302748 mutex_lock(&sc->mutex);
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +05302749 ath9k_ps_wakeup(sc);
Luis R. Rodriguez4d6b2282009-09-07 04:52:26 -07002750 DPRINTF(sc->sc_ah, ATH_DBG_CONFIG, "Set HW Key\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002751
2752 switch (cmd) {
2753 case SET_KEY:
Jouni Malinen3f53dd62009-02-26 11:18:46 +02002754 ret = ath_key_config(sc, vif, sta, key);
Jouni Malinen6ace2892008-12-17 13:32:17 +02002755 if (ret >= 0) {
2756 key->hw_key_idx = ret;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002757 /* push IV and Michael MIC generation to stack */
2758 key->flags |= IEEE80211_KEY_FLAG_GENERATE_IV;
Senthil Balasubramanian1b961752008-09-01 19:45:21 +05302759 if (key->alg == ALG_TKIP)
2760 key->flags |= IEEE80211_KEY_FLAG_GENERATE_MMIC;
Jouni Malinen0ced0e12009-01-08 13:32:13 +02002761 if (sc->sc_ah->sw_mgmt_crypto && key->alg == ALG_CCMP)
2762 key->flags |= IEEE80211_KEY_FLAG_SW_MGMT;
Jouni Malinen6ace2892008-12-17 13:32:17 +02002763 ret = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002764 }
2765 break;
2766 case DISABLE_KEY:
2767 ath_key_delete(sc, key);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002768 break;
2769 default:
2770 ret = -EINVAL;
2771 }
2772
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +05302773 ath9k_ps_restore(sc);
Sujith141b38b2009-02-04 08:10:07 +05302774 mutex_unlock(&sc->mutex);
2775
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002776 return ret;
2777}
2778
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002779static void ath9k_bss_info_changed(struct ieee80211_hw *hw,
2780 struct ieee80211_vif *vif,
2781 struct ieee80211_bss_conf *bss_conf,
2782 u32 changed)
2783{
Jouni Malinenbce048d2009-03-03 19:23:28 +02002784 struct ath_wiphy *aphy = hw->priv;
2785 struct ath_softc *sc = aphy->sc;
Johannes Berg2d0ddec2009-04-23 16:13:26 +02002786 struct ath_hw *ah = sc->sc_ah;
2787 struct ath_vif *avp = (void *)vif->drv_priv;
2788 u32 rfilt = 0;
2789 int error, i;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002790
Sujith141b38b2009-02-04 08:10:07 +05302791 mutex_lock(&sc->mutex);
2792
Johannes Berg2d0ddec2009-04-23 16:13:26 +02002793 /*
2794 * TODO: Need to decide which hw opmode to use for
2795 * multi-interface cases
2796 * XXX: This belongs into add_interface!
2797 */
2798 if (vif->type == NL80211_IFTYPE_AP &&
2799 ah->opmode != NL80211_IFTYPE_AP) {
2800 ah->opmode = NL80211_IFTYPE_STATION;
2801 ath9k_hw_setopmode(ah);
2802 memcpy(sc->curbssid, sc->sc_ah->macaddr, ETH_ALEN);
2803 sc->curaid = 0;
2804 ath9k_hw_write_associd(sc);
2805 /* Request full reset to get hw opmode changed properly */
2806 sc->sc_flags |= SC_OP_FULL_RESET;
2807 }
2808
2809 if ((changed & BSS_CHANGED_BSSID) &&
2810 !is_zero_ether_addr(bss_conf->bssid)) {
2811 switch (vif->type) {
2812 case NL80211_IFTYPE_STATION:
2813 case NL80211_IFTYPE_ADHOC:
2814 case NL80211_IFTYPE_MESH_POINT:
2815 /* Set BSSID */
2816 memcpy(sc->curbssid, bss_conf->bssid, ETH_ALEN);
2817 memcpy(avp->bssid, bss_conf->bssid, ETH_ALEN);
2818 sc->curaid = 0;
2819 ath9k_hw_write_associd(sc);
2820
2821 /* Set aggregation protection mode parameters */
2822 sc->config.ath_aggr_prot = 0;
2823
Luis R. Rodriguez4d6b2282009-09-07 04:52:26 -07002824 DPRINTF(sc->sc_ah, ATH_DBG_CONFIG,
Johannes Berg2d0ddec2009-04-23 16:13:26 +02002825 "RX filter 0x%x bssid %pM aid 0x%x\n",
2826 rfilt, sc->curbssid, sc->curaid);
2827
2828 /* need to reconfigure the beacon */
2829 sc->sc_flags &= ~SC_OP_BEACONS ;
2830
2831 break;
2832 default:
2833 break;
2834 }
2835 }
2836
2837 if ((vif->type == NL80211_IFTYPE_ADHOC) ||
2838 (vif->type == NL80211_IFTYPE_AP) ||
2839 (vif->type == NL80211_IFTYPE_MESH_POINT)) {
2840 if ((changed & BSS_CHANGED_BEACON) ||
2841 (changed & BSS_CHANGED_BEACON_ENABLED &&
2842 bss_conf->enable_beacon)) {
2843 /*
2844 * Allocate and setup the beacon frame.
2845 *
2846 * Stop any previous beacon DMA. This may be
2847 * necessary, for example, when an ibss merge
2848 * causes reconfiguration; we may be called
2849 * with beacon transmission active.
2850 */
2851 ath9k_hw_stoptxdma(sc->sc_ah, sc->beacon.beaconq);
2852
2853 error = ath_beacon_alloc(aphy, vif);
2854 if (!error)
2855 ath_beacon_config(sc, vif);
2856 }
2857 }
2858
2859 /* Check for WLAN_CAPABILITY_PRIVACY ? */
2860 if ((avp->av_opmode != NL80211_IFTYPE_STATION)) {
2861 for (i = 0; i < IEEE80211_WEP_NKID; i++)
2862 if (ath9k_hw_keyisvalid(sc->sc_ah, (u16)i))
2863 ath9k_hw_keysetmac(sc->sc_ah,
2864 (u16)i,
2865 sc->curbssid);
2866 }
2867
2868 /* Only legacy IBSS for now */
2869 if (vif->type == NL80211_IFTYPE_ADHOC)
2870 ath_update_chainmask(sc, 0);
2871
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002872 if (changed & BSS_CHANGED_ERP_PREAMBLE) {
Luis R. Rodriguez4d6b2282009-09-07 04:52:26 -07002873 DPRINTF(sc->sc_ah, ATH_DBG_CONFIG, "BSS Changed PREAMBLE %d\n",
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002874 bss_conf->use_short_preamble);
2875 if (bss_conf->use_short_preamble)
Sujith672840a2008-08-11 14:05:08 +05302876 sc->sc_flags |= SC_OP_PREAMBLE_SHORT;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002877 else
Sujith672840a2008-08-11 14:05:08 +05302878 sc->sc_flags &= ~SC_OP_PREAMBLE_SHORT;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002879 }
2880
2881 if (changed & BSS_CHANGED_ERP_CTS_PROT) {
Luis R. Rodriguez4d6b2282009-09-07 04:52:26 -07002882 DPRINTF(sc->sc_ah, ATH_DBG_CONFIG, "BSS Changed CTS PROT %d\n",
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002883 bss_conf->use_cts_prot);
2884 if (bss_conf->use_cts_prot &&
2885 hw->conf.channel->band != IEEE80211_BAND_5GHZ)
Sujith672840a2008-08-11 14:05:08 +05302886 sc->sc_flags |= SC_OP_PROTECT_ENABLE;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002887 else
Sujith672840a2008-08-11 14:05:08 +05302888 sc->sc_flags &= ~SC_OP_PROTECT_ENABLE;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002889 }
2890
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002891 if (changed & BSS_CHANGED_ASSOC) {
Luis R. Rodriguez4d6b2282009-09-07 04:52:26 -07002892 DPRINTF(sc->sc_ah, ATH_DBG_CONFIG, "BSS Changed ASSOC %d\n",
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002893 bss_conf->assoc);
Sujith5640b082008-10-29 10:16:06 +05302894 ath9k_bss_assoc_info(sc, vif, bss_conf);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002895 }
Sujith141b38b2009-02-04 08:10:07 +05302896
Johannes Berg57c4d7b2009-04-23 16:10:04 +02002897 /*
2898 * The HW TSF has to be reset when the beacon interval changes.
2899 * We set the flag here, and ath_beacon_config_ap() would take this
2900 * into account when it gets called through the subsequent
2901 * config_interface() call - with IFCC_BEACON in the changed field.
2902 */
2903
2904 if (changed & BSS_CHANGED_BEACON_INT) {
2905 sc->sc_flags |= SC_OP_TSF_RESET;
2906 sc->beacon_interval = bss_conf->beacon_int;
2907 }
2908
Sujith141b38b2009-02-04 08:10:07 +05302909 mutex_unlock(&sc->mutex);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002910}
2911
2912static u64 ath9k_get_tsf(struct ieee80211_hw *hw)
2913{
2914 u64 tsf;
Jouni Malinenbce048d2009-03-03 19:23:28 +02002915 struct ath_wiphy *aphy = hw->priv;
2916 struct ath_softc *sc = aphy->sc;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002917
Sujith141b38b2009-02-04 08:10:07 +05302918 mutex_lock(&sc->mutex);
2919 tsf = ath9k_hw_gettsf64(sc->sc_ah);
2920 mutex_unlock(&sc->mutex);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002921
2922 return tsf;
2923}
2924
Alina Friedrichsen3b5d6652009-01-24 07:09:59 +01002925static void ath9k_set_tsf(struct ieee80211_hw *hw, u64 tsf)
2926{
Jouni Malinenbce048d2009-03-03 19:23:28 +02002927 struct ath_wiphy *aphy = hw->priv;
2928 struct ath_softc *sc = aphy->sc;
Alina Friedrichsen3b5d6652009-01-24 07:09:59 +01002929
Sujith141b38b2009-02-04 08:10:07 +05302930 mutex_lock(&sc->mutex);
2931 ath9k_hw_settsf64(sc->sc_ah, tsf);
2932 mutex_unlock(&sc->mutex);
Alina Friedrichsen3b5d6652009-01-24 07:09:59 +01002933}
2934
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002935static void ath9k_reset_tsf(struct ieee80211_hw *hw)
2936{
Jouni Malinenbce048d2009-03-03 19:23:28 +02002937 struct ath_wiphy *aphy = hw->priv;
2938 struct ath_softc *sc = aphy->sc;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002939
Sujith141b38b2009-02-04 08:10:07 +05302940 mutex_lock(&sc->mutex);
Luis R. Rodriguez21526d52009-09-09 20:05:39 -07002941
2942 ath9k_ps_wakeup(sc);
Sujith141b38b2009-02-04 08:10:07 +05302943 ath9k_hw_reset_tsf(sc->sc_ah);
Luis R. Rodriguez21526d52009-09-09 20:05:39 -07002944 ath9k_ps_restore(sc);
2945
Sujith141b38b2009-02-04 08:10:07 +05302946 mutex_unlock(&sc->mutex);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002947}
2948
2949static int ath9k_ampdu_action(struct ieee80211_hw *hw,
Sujith141b38b2009-02-04 08:10:07 +05302950 enum ieee80211_ampdu_mlme_action action,
2951 struct ieee80211_sta *sta,
2952 u16 tid, u16 *ssn)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002953{
Jouni Malinenbce048d2009-03-03 19:23:28 +02002954 struct ath_wiphy *aphy = hw->priv;
2955 struct ath_softc *sc = aphy->sc;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002956 int ret = 0;
2957
2958 switch (action) {
2959 case IEEE80211_AMPDU_RX_START:
Sujithdca3edb2008-10-29 10:19:01 +05302960 if (!(sc->sc_flags & SC_OP_RXAGGR))
2961 ret = -ENOTSUPP;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002962 break;
2963 case IEEE80211_AMPDU_RX_STOP:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002964 break;
2965 case IEEE80211_AMPDU_TX_START:
Sujithf83da962009-07-23 15:32:37 +05302966 ath_tx_aggr_start(sc, sta, tid, ssn);
2967 ieee80211_start_tx_ba_cb_irqsafe(hw, sta->addr, tid);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002968 break;
2969 case IEEE80211_AMPDU_TX_STOP:
Sujithf83da962009-07-23 15:32:37 +05302970 ath_tx_aggr_stop(sc, sta, tid);
Johannes Berg17741cd2008-09-11 00:02:02 +02002971 ieee80211_stop_tx_ba_cb_irqsafe(hw, sta->addr, tid);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002972 break;
Johannes Bergb1720232009-03-23 17:28:39 +01002973 case IEEE80211_AMPDU_TX_OPERATIONAL:
Sujith8469cde2008-10-29 10:19:28 +05302974 ath_tx_aggr_resume(sc, sta, tid);
2975 break;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002976 default:
Luis R. Rodriguez4d6b2282009-09-07 04:52:26 -07002977 DPRINTF(sc->sc_ah, ATH_DBG_FATAL, "Unknown AMPDU action\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002978 }
2979
2980 return ret;
2981}
2982
Sujith0c98de62009-03-03 10:16:45 +05302983static void ath9k_sw_scan_start(struct ieee80211_hw *hw)
2984{
Jouni Malinenbce048d2009-03-03 19:23:28 +02002985 struct ath_wiphy *aphy = hw->priv;
2986 struct ath_softc *sc = aphy->sc;
Sujith0c98de62009-03-03 10:16:45 +05302987
Sujith3d832612009-08-21 12:00:28 +05302988 mutex_lock(&sc->mutex);
Jouni Malinen8089cc42009-03-03 19:23:38 +02002989 if (ath9k_wiphy_scanning(sc)) {
2990 printk(KERN_DEBUG "ath9k: Two wiphys trying to scan at the "
2991 "same time\n");
2992 /*
2993 * Do not allow the concurrent scanning state for now. This
2994 * could be improved with scanning control moved into ath9k.
2995 */
Sujith3d832612009-08-21 12:00:28 +05302996 mutex_unlock(&sc->mutex);
Jouni Malinen8089cc42009-03-03 19:23:38 +02002997 return;
2998 }
2999
3000 aphy->state = ATH_WIPHY_SCAN;
3001 ath9k_wiphy_pause_all_forced(sc, aphy);
3002
Senthil Balasubramaniane5f09212009-06-24 18:56:41 +05303003 spin_lock_bh(&sc->ani_lock);
Sujith0c98de62009-03-03 10:16:45 +05303004 sc->sc_flags |= SC_OP_SCANNING;
Senthil Balasubramaniane5f09212009-06-24 18:56:41 +05303005 spin_unlock_bh(&sc->ani_lock);
Sujith3d832612009-08-21 12:00:28 +05303006 mutex_unlock(&sc->mutex);
Sujith0c98de62009-03-03 10:16:45 +05303007}
3008
3009static void ath9k_sw_scan_complete(struct ieee80211_hw *hw)
3010{
Jouni Malinenbce048d2009-03-03 19:23:28 +02003011 struct ath_wiphy *aphy = hw->priv;
3012 struct ath_softc *sc = aphy->sc;
Sujith0c98de62009-03-03 10:16:45 +05303013
Sujith3d832612009-08-21 12:00:28 +05303014 mutex_lock(&sc->mutex);
Senthil Balasubramaniane5f09212009-06-24 18:56:41 +05303015 spin_lock_bh(&sc->ani_lock);
Jouni Malinen8089cc42009-03-03 19:23:38 +02003016 aphy->state = ATH_WIPHY_ACTIVE;
Sujith0c98de62009-03-03 10:16:45 +05303017 sc->sc_flags &= ~SC_OP_SCANNING;
Sujith9c07a772009-04-13 21:56:36 +05303018 sc->sc_flags |= SC_OP_FULL_RESET;
Senthil Balasubramaniane5f09212009-06-24 18:56:41 +05303019 spin_unlock_bh(&sc->ani_lock);
Vivek Natarajand0bec342009-09-02 15:50:55 +05303020 ath_beacon_config(sc, NULL);
Sujith3d832612009-08-21 12:00:28 +05303021 mutex_unlock(&sc->mutex);
Sujith0c98de62009-03-03 10:16:45 +05303022}
3023
Gabor Juhos6baff7f2009-01-14 20:17:06 +01003024struct ieee80211_ops ath9k_ops = {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003025 .tx = ath9k_tx,
3026 .start = ath9k_start,
3027 .stop = ath9k_stop,
3028 .add_interface = ath9k_add_interface,
3029 .remove_interface = ath9k_remove_interface,
3030 .config = ath9k_config,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003031 .configure_filter = ath9k_configure_filter,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003032 .sta_notify = ath9k_sta_notify,
3033 .conf_tx = ath9k_conf_tx,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003034 .bss_info_changed = ath9k_bss_info_changed,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003035 .set_key = ath9k_set_key,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003036 .get_tsf = ath9k_get_tsf,
Alina Friedrichsen3b5d6652009-01-24 07:09:59 +01003037 .set_tsf = ath9k_set_tsf,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003038 .reset_tsf = ath9k_reset_tsf,
Johannes Berg4233df62008-10-13 13:35:05 +02003039 .ampdu_action = ath9k_ampdu_action,
Sujith0c98de62009-03-03 10:16:45 +05303040 .sw_scan_start = ath9k_sw_scan_start,
3041 .sw_scan_complete = ath9k_sw_scan_complete,
Johannes Berg3b319aa2009-06-13 14:50:26 +05303042 .rfkill_poll = ath9k_rfkill_poll_state,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003043};
3044
Benoit PAPILLAULT392dff82008-11-06 22:26:49 +01003045static struct {
3046 u32 version;
3047 const char * name;
3048} ath_mac_bb_names[] = {
3049 { AR_SREV_VERSION_5416_PCI, "5416" },
3050 { AR_SREV_VERSION_5416_PCIE, "5418" },
3051 { AR_SREV_VERSION_9100, "9100" },
3052 { AR_SREV_VERSION_9160, "9160" },
3053 { AR_SREV_VERSION_9280, "9280" },
Vivek Natarajanac88b6e2009-07-23 10:59:57 +05303054 { AR_SREV_VERSION_9285, "9285" },
3055 { AR_SREV_VERSION_9287, "9287" }
Benoit PAPILLAULT392dff82008-11-06 22:26:49 +01003056};
3057
3058static struct {
3059 u16 version;
3060 const char * name;
3061} ath_rf_names[] = {
3062 { 0, "5133" },
3063 { AR_RAD5133_SREV_MAJOR, "5133" },
3064 { AR_RAD5122_SREV_MAJOR, "5122" },
3065 { AR_RAD2133_SREV_MAJOR, "2133" },
3066 { AR_RAD2122_SREV_MAJOR, "2122" }
3067};
3068
3069/*
3070 * Return the MAC/BB name. "????" is returned if the MAC/BB is unknown.
3071 */
Gabor Juhos6baff7f2009-01-14 20:17:06 +01003072const char *
Benoit PAPILLAULT392dff82008-11-06 22:26:49 +01003073ath_mac_bb_name(u32 mac_bb_version)
3074{
3075 int i;
3076
3077 for (i=0; i<ARRAY_SIZE(ath_mac_bb_names); i++) {
3078 if (ath_mac_bb_names[i].version == mac_bb_version) {
3079 return ath_mac_bb_names[i].name;
3080 }
3081 }
3082
3083 return "????";
3084}
3085
3086/*
3087 * Return the RF name. "????" is returned if the RF is unknown.
3088 */
Gabor Juhos6baff7f2009-01-14 20:17:06 +01003089const char *
Benoit PAPILLAULT392dff82008-11-06 22:26:49 +01003090ath_rf_name(u16 rf_version)
3091{
3092 int i;
3093
3094 for (i=0; i<ARRAY_SIZE(ath_rf_names); i++) {
3095 if (ath_rf_names[i].version == rf_version) {
3096 return ath_rf_names[i].name;
3097 }
3098 }
3099
3100 return "????";
3101}
3102
Gabor Juhos6baff7f2009-01-14 20:17:06 +01003103static int __init ath9k_init(void)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003104{
Vasanthakumar Thiagarajanca8a8562008-12-16 12:37:38 +05303105 int error;
3106
Vasanthakumar Thiagarajanca8a8562008-12-16 12:37:38 +05303107 /* Register rate control algorithm */
3108 error = ath_rate_control_register();
3109 if (error != 0) {
3110 printk(KERN_ERR
Luis R. Rodriguezb51bb3c2009-01-26 07:30:03 -08003111 "ath9k: Unable to register rate control "
3112 "algorithm: %d\n",
Vasanthakumar Thiagarajanca8a8562008-12-16 12:37:38 +05303113 error);
Gabor Juhos6baff7f2009-01-14 20:17:06 +01003114 goto err_out;
Vasanthakumar Thiagarajanca8a8562008-12-16 12:37:38 +05303115 }
3116
Gabor Juhos19d8bc22009-03-05 16:55:18 +01003117 error = ath9k_debug_create_root();
3118 if (error) {
3119 printk(KERN_ERR
3120 "ath9k: Unable to create debugfs root: %d\n",
3121 error);
3122 goto err_rate_unregister;
3123 }
3124
Gabor Juhos6baff7f2009-01-14 20:17:06 +01003125 error = ath_pci_init();
3126 if (error < 0) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003127 printk(KERN_ERR
Luis R. Rodriguezb51bb3c2009-01-26 07:30:03 -08003128 "ath9k: No PCI devices found, driver not installed.\n");
Gabor Juhos6baff7f2009-01-14 20:17:06 +01003129 error = -ENODEV;
Gabor Juhos19d8bc22009-03-05 16:55:18 +01003130 goto err_remove_root;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003131 }
3132
Gabor Juhos09329d32009-01-14 20:17:07 +01003133 error = ath_ahb_init();
3134 if (error < 0) {
3135 error = -ENODEV;
3136 goto err_pci_exit;
3137 }
3138
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003139 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003140
Gabor Juhos09329d32009-01-14 20:17:07 +01003141 err_pci_exit:
3142 ath_pci_exit();
3143
Gabor Juhos19d8bc22009-03-05 16:55:18 +01003144 err_remove_root:
3145 ath9k_debug_remove_root();
Gabor Juhos6baff7f2009-01-14 20:17:06 +01003146 err_rate_unregister:
Vasanthakumar Thiagarajanca8a8562008-12-16 12:37:38 +05303147 ath_rate_control_unregister();
Gabor Juhos6baff7f2009-01-14 20:17:06 +01003148 err_out:
3149 return error;
3150}
3151module_init(ath9k_init);
3152
3153static void __exit ath9k_exit(void)
3154{
Gabor Juhos09329d32009-01-14 20:17:07 +01003155 ath_ahb_exit();
Gabor Juhos6baff7f2009-01-14 20:17:06 +01003156 ath_pci_exit();
Gabor Juhos19d8bc22009-03-05 16:55:18 +01003157 ath9k_debug_remove_root();
Gabor Juhos6baff7f2009-01-14 20:17:06 +01003158 ath_rate_control_unregister();
Sujith04bd4632008-11-28 22:18:05 +05303159 printk(KERN_INFO "%s: Driver unloaded\n", dev_info);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003160}
Gabor Juhos6baff7f2009-01-14 20:17:06 +01003161module_exit(ath9k_exit);