blob: 981ca3f5842ebde8d266578034d75b1114330190 [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2007-8 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice shall be included in
13 * all copies or substantial portions of the Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
19 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
20 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
21 * OTHER DEALINGS IN THE SOFTWARE.
22 *
23 * Authors: Dave Airlie
24 * Alex Deucher
25 */
26#include <drm/drmP.h>
27#include <drm/drm_crtc_helper.h>
Daniel Vetterb516a9e2015-12-04 09:45:43 +010028#include <drm/drm_fb_helper.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020029#include <drm/radeon_drm.h>
Ben Skeggs68adac52010-04-28 11:46:42 +100030#include <drm/drm_fixed.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020031#include "radeon.h"
32#include "atom.h"
33#include "atom-bits.h"
34
Jerome Glissec93bb852009-07-13 21:04:08 +020035static void atombios_overscan_setup(struct drm_crtc *crtc,
36 struct drm_display_mode *mode,
37 struct drm_display_mode *adjusted_mode)
38{
39 struct drm_device *dev = crtc->dev;
40 struct radeon_device *rdev = dev->dev_private;
41 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
42 SET_CRTC_OVERSCAN_PS_ALLOCATION args;
43 int index = GetIndexIntoMasterTable(COMMAND, SetCRTC_OverScan);
44 int a1, a2;
45
46 memset(&args, 0, sizeof(args));
47
Jerome Glissec93bb852009-07-13 21:04:08 +020048 args.ucCRTC = radeon_crtc->crtc_id;
49
50 switch (radeon_crtc->rmx_type) {
51 case RMX_CENTER:
Cédric Cano45894332011-02-11 19:45:37 -050052 args.usOverscanTop = cpu_to_le16((adjusted_mode->crtc_vdisplay - mode->crtc_vdisplay) / 2);
53 args.usOverscanBottom = cpu_to_le16((adjusted_mode->crtc_vdisplay - mode->crtc_vdisplay) / 2);
54 args.usOverscanLeft = cpu_to_le16((adjusted_mode->crtc_hdisplay - mode->crtc_hdisplay) / 2);
55 args.usOverscanRight = cpu_to_le16((adjusted_mode->crtc_hdisplay - mode->crtc_hdisplay) / 2);
Jerome Glissec93bb852009-07-13 21:04:08 +020056 break;
57 case RMX_ASPECT:
58 a1 = mode->crtc_vdisplay * adjusted_mode->crtc_hdisplay;
59 a2 = adjusted_mode->crtc_vdisplay * mode->crtc_hdisplay;
60
61 if (a1 > a2) {
Cédric Cano45894332011-02-11 19:45:37 -050062 args.usOverscanLeft = cpu_to_le16((adjusted_mode->crtc_hdisplay - (a2 / mode->crtc_vdisplay)) / 2);
63 args.usOverscanRight = cpu_to_le16((adjusted_mode->crtc_hdisplay - (a2 / mode->crtc_vdisplay)) / 2);
Jerome Glissec93bb852009-07-13 21:04:08 +020064 } else if (a2 > a1) {
Alex Deucher942b0e92011-03-14 23:18:00 -040065 args.usOverscanTop = cpu_to_le16((adjusted_mode->crtc_vdisplay - (a1 / mode->crtc_hdisplay)) / 2);
66 args.usOverscanBottom = cpu_to_le16((adjusted_mode->crtc_vdisplay - (a1 / mode->crtc_hdisplay)) / 2);
Jerome Glissec93bb852009-07-13 21:04:08 +020067 }
Jerome Glissec93bb852009-07-13 21:04:08 +020068 break;
69 case RMX_FULL:
70 default:
Cédric Cano45894332011-02-11 19:45:37 -050071 args.usOverscanRight = cpu_to_le16(radeon_crtc->h_border);
72 args.usOverscanLeft = cpu_to_le16(radeon_crtc->h_border);
73 args.usOverscanBottom = cpu_to_le16(radeon_crtc->v_border);
74 args.usOverscanTop = cpu_to_le16(radeon_crtc->v_border);
Jerome Glissec93bb852009-07-13 21:04:08 +020075 break;
76 }
Alex Deucher5b1714d2010-08-03 19:59:20 -040077 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
Jerome Glissec93bb852009-07-13 21:04:08 +020078}
79
80static void atombios_scaler_setup(struct drm_crtc *crtc)
81{
82 struct drm_device *dev = crtc->dev;
83 struct radeon_device *rdev = dev->dev_private;
84 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
85 ENABLE_SCALER_PS_ALLOCATION args;
86 int index = GetIndexIntoMasterTable(COMMAND, EnableScaler);
Alex Deucher5df31962012-09-13 11:52:08 -040087 struct radeon_encoder *radeon_encoder =
88 to_radeon_encoder(radeon_crtc->encoder);
Jerome Glissec93bb852009-07-13 21:04:08 +020089 /* fixme - fill in enc_priv for atom dac */
90 enum radeon_tv_std tv_std = TV_STD_NTSC;
Dave Airlie4ce001a2009-08-13 16:32:14 +100091 bool is_tv = false, is_cv = false;
Jerome Glissec93bb852009-07-13 21:04:08 +020092
93 if (!ASIC_IS_AVIVO(rdev) && radeon_crtc->crtc_id)
94 return;
95
Alex Deucher5df31962012-09-13 11:52:08 -040096 if (radeon_encoder->active_device & ATOM_DEVICE_TV_SUPPORT) {
97 struct radeon_encoder_atom_dac *tv_dac = radeon_encoder->enc_priv;
98 tv_std = tv_dac->tv_std;
99 is_tv = true;
Dave Airlie4ce001a2009-08-13 16:32:14 +1000100 }
101
Jerome Glissec93bb852009-07-13 21:04:08 +0200102 memset(&args, 0, sizeof(args));
103
104 args.ucScaler = radeon_crtc->crtc_id;
105
Dave Airlie4ce001a2009-08-13 16:32:14 +1000106 if (is_tv) {
Jerome Glissec93bb852009-07-13 21:04:08 +0200107 switch (tv_std) {
108 case TV_STD_NTSC:
109 default:
110 args.ucTVStandard = ATOM_TV_NTSC;
111 break;
112 case TV_STD_PAL:
113 args.ucTVStandard = ATOM_TV_PAL;
114 break;
115 case TV_STD_PAL_M:
116 args.ucTVStandard = ATOM_TV_PALM;
117 break;
118 case TV_STD_PAL_60:
119 args.ucTVStandard = ATOM_TV_PAL60;
120 break;
121 case TV_STD_NTSC_J:
122 args.ucTVStandard = ATOM_TV_NTSCJ;
123 break;
124 case TV_STD_SCART_PAL:
125 args.ucTVStandard = ATOM_TV_PAL; /* ??? */
126 break;
127 case TV_STD_SECAM:
128 args.ucTVStandard = ATOM_TV_SECAM;
129 break;
130 case TV_STD_PAL_CN:
131 args.ucTVStandard = ATOM_TV_PALCN;
132 break;
133 }
134 args.ucEnable = SCALER_ENABLE_MULTITAP_MODE;
Dave Airlie4ce001a2009-08-13 16:32:14 +1000135 } else if (is_cv) {
Jerome Glissec93bb852009-07-13 21:04:08 +0200136 args.ucTVStandard = ATOM_TV_CV;
137 args.ucEnable = SCALER_ENABLE_MULTITAP_MODE;
138 } else {
139 switch (radeon_crtc->rmx_type) {
140 case RMX_FULL:
141 args.ucEnable = ATOM_SCALER_EXPANSION;
142 break;
143 case RMX_CENTER:
144 args.ucEnable = ATOM_SCALER_CENTER;
145 break;
146 case RMX_ASPECT:
147 args.ucEnable = ATOM_SCALER_EXPANSION;
148 break;
149 default:
150 if (ASIC_IS_AVIVO(rdev))
151 args.ucEnable = ATOM_SCALER_DISABLE;
152 else
153 args.ucEnable = ATOM_SCALER_CENTER;
154 break;
155 }
156 }
157 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
Dave Airlie4ce001a2009-08-13 16:32:14 +1000158 if ((is_tv || is_cv)
159 && rdev->family >= CHIP_RV515 && rdev->family <= CHIP_R580) {
160 atom_rv515_force_tv_scaler(rdev, radeon_crtc);
Jerome Glissec93bb852009-07-13 21:04:08 +0200161 }
162}
163
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200164static void atombios_lock_crtc(struct drm_crtc *crtc, int lock)
165{
166 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
167 struct drm_device *dev = crtc->dev;
168 struct radeon_device *rdev = dev->dev_private;
169 int index =
170 GetIndexIntoMasterTable(COMMAND, UpdateCRTC_DoubleBufferRegisters);
171 ENABLE_CRTC_PS_ALLOCATION args;
172
173 memset(&args, 0, sizeof(args));
174
175 args.ucCRTC = radeon_crtc->crtc_id;
176 args.ucEnable = lock;
177
178 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
179}
180
181static void atombios_enable_crtc(struct drm_crtc *crtc, int state)
182{
183 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
184 struct drm_device *dev = crtc->dev;
185 struct radeon_device *rdev = dev->dev_private;
186 int index = GetIndexIntoMasterTable(COMMAND, EnableCRTC);
187 ENABLE_CRTC_PS_ALLOCATION args;
188
189 memset(&args, 0, sizeof(args));
190
191 args.ucCRTC = radeon_crtc->crtc_id;
192 args.ucEnable = state;
193
194 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
195}
196
197static void atombios_enable_crtc_memreq(struct drm_crtc *crtc, int state)
198{
199 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
200 struct drm_device *dev = crtc->dev;
201 struct radeon_device *rdev = dev->dev_private;
202 int index = GetIndexIntoMasterTable(COMMAND, EnableCRTCMemReq);
203 ENABLE_CRTC_PS_ALLOCATION args;
204
205 memset(&args, 0, sizeof(args));
206
207 args.ucCRTC = radeon_crtc->crtc_id;
208 args.ucEnable = state;
209
210 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
211}
212
Alex Deucher78fe9e52014-01-28 23:49:37 -0500213static const u32 vga_control_regs[6] =
214{
215 AVIVO_D1VGA_CONTROL,
216 AVIVO_D2VGA_CONTROL,
217 EVERGREEN_D3VGA_CONTROL,
218 EVERGREEN_D4VGA_CONTROL,
219 EVERGREEN_D5VGA_CONTROL,
220 EVERGREEN_D6VGA_CONTROL,
221};
222
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200223static void atombios_blank_crtc(struct drm_crtc *crtc, int state)
224{
225 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
226 struct drm_device *dev = crtc->dev;
227 struct radeon_device *rdev = dev->dev_private;
228 int index = GetIndexIntoMasterTable(COMMAND, BlankCRTC);
229 BLANK_CRTC_PS_ALLOCATION args;
Alex Deucher78fe9e52014-01-28 23:49:37 -0500230 u32 vga_control = 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200231
232 memset(&args, 0, sizeof(args));
233
Alex Deucher78fe9e52014-01-28 23:49:37 -0500234 if (ASIC_IS_DCE8(rdev)) {
235 vga_control = RREG32(vga_control_regs[radeon_crtc->crtc_id]);
236 WREG32(vga_control_regs[radeon_crtc->crtc_id], vga_control | 1);
237 }
238
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200239 args.ucCRTC = radeon_crtc->crtc_id;
240 args.ucBlanking = state;
241
242 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
Alex Deucher78fe9e52014-01-28 23:49:37 -0500243
244 if (ASIC_IS_DCE8(rdev)) {
245 WREG32(vga_control_regs[radeon_crtc->crtc_id], vga_control);
246 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200247}
248
Alex Deucherfef9f912012-03-20 17:18:03 -0400249static void atombios_powergate_crtc(struct drm_crtc *crtc, int state)
250{
251 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
252 struct drm_device *dev = crtc->dev;
253 struct radeon_device *rdev = dev->dev_private;
254 int index = GetIndexIntoMasterTable(COMMAND, EnableDispPowerGating);
255 ENABLE_DISP_POWER_GATING_PARAMETERS_V2_1 args;
256
257 memset(&args, 0, sizeof(args));
258
259 args.ucDispPipeId = radeon_crtc->crtc_id;
260 args.ucEnable = state;
261
262 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
263}
264
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200265void atombios_crtc_dpms(struct drm_crtc *crtc, int mode)
266{
267 struct drm_device *dev = crtc->dev;
268 struct radeon_device *rdev = dev->dev_private;
Alex Deucher500b7582009-12-02 11:46:52 -0500269 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200270
271 switch (mode) {
272 case DRM_MODE_DPMS_ON:
Alex Deucherd7311172010-05-03 01:13:14 -0400273 radeon_crtc->enabled = true;
Alex Deucher37b43902010-02-09 12:04:43 -0500274 atombios_enable_crtc(crtc, ATOM_ENABLE);
Alex Deucher79f17c62012-03-20 17:18:02 -0400275 if (ASIC_IS_DCE3(rdev) && !ASIC_IS_DCE6(rdev))
Alex Deucher37b43902010-02-09 12:04:43 -0500276 atombios_enable_crtc_memreq(crtc, ATOM_ENABLE);
277 atombios_blank_crtc(crtc, ATOM_DISABLE);
Michel Dänzer5e916a32016-04-01 17:28:44 +0900278 if (dev->num_crtcs > radeon_crtc->crtc_id)
Gustavo Padovan5c9ac112016-06-07 11:08:00 -0300279 drm_crtc_vblank_on(crtc);
Alex Deucher500b7582009-12-02 11:46:52 -0500280 radeon_crtc_load_lut(crtc);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200281 break;
282 case DRM_MODE_DPMS_STANDBY:
283 case DRM_MODE_DPMS_SUSPEND:
284 case DRM_MODE_DPMS_OFF:
Michel Dänzer5e916a32016-04-01 17:28:44 +0900285 if (dev->num_crtcs > radeon_crtc->crtc_id)
Gustavo Padovan5c9ac112016-06-07 11:08:00 -0300286 drm_crtc_vblank_off(crtc);
Alex Deuchera93f3442010-12-20 11:22:29 -0500287 if (radeon_crtc->enabled)
288 atombios_blank_crtc(crtc, ATOM_ENABLE);
Alex Deucher79f17c62012-03-20 17:18:02 -0400289 if (ASIC_IS_DCE3(rdev) && !ASIC_IS_DCE6(rdev))
Alex Deucher37b43902010-02-09 12:04:43 -0500290 atombios_enable_crtc_memreq(crtc, ATOM_DISABLE);
291 atombios_enable_crtc(crtc, ATOM_DISABLE);
Alex Deuchera48b9b42010-04-22 14:03:55 -0400292 radeon_crtc->enabled = false;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200293 break;
294 }
Alex Deucher3640da22014-05-30 12:40:15 -0400295 /* adjust pm to dpms */
296 radeon_pm_compute_clocks(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200297}
298
299static void
300atombios_set_crtc_dtd_timing(struct drm_crtc *crtc,
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400301 struct drm_display_mode *mode)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200302{
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400303 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200304 struct drm_device *dev = crtc->dev;
305 struct radeon_device *rdev = dev->dev_private;
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400306 SET_CRTC_USING_DTD_TIMING_PARAMETERS args;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200307 int index = GetIndexIntoMasterTable(COMMAND, SetCRTC_UsingDTDTiming);
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400308 u16 misc = 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200309
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400310 memset(&args, 0, sizeof(args));
Alex Deucher5b1714d2010-08-03 19:59:20 -0400311 args.usH_Size = cpu_to_le16(mode->crtc_hdisplay - (radeon_crtc->h_border * 2));
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400312 args.usH_Blanking_Time =
Alex Deucher5b1714d2010-08-03 19:59:20 -0400313 cpu_to_le16(mode->crtc_hblank_end - mode->crtc_hdisplay + (radeon_crtc->h_border * 2));
314 args.usV_Size = cpu_to_le16(mode->crtc_vdisplay - (radeon_crtc->v_border * 2));
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400315 args.usV_Blanking_Time =
Alex Deucher5b1714d2010-08-03 19:59:20 -0400316 cpu_to_le16(mode->crtc_vblank_end - mode->crtc_vdisplay + (radeon_crtc->v_border * 2));
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400317 args.usH_SyncOffset =
Alex Deucher5b1714d2010-08-03 19:59:20 -0400318 cpu_to_le16(mode->crtc_hsync_start - mode->crtc_hdisplay + radeon_crtc->h_border);
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400319 args.usH_SyncWidth =
320 cpu_to_le16(mode->crtc_hsync_end - mode->crtc_hsync_start);
321 args.usV_SyncOffset =
Alex Deucher5b1714d2010-08-03 19:59:20 -0400322 cpu_to_le16(mode->crtc_vsync_start - mode->crtc_vdisplay + radeon_crtc->v_border);
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400323 args.usV_SyncWidth =
324 cpu_to_le16(mode->crtc_vsync_end - mode->crtc_vsync_start);
Alex Deucher5b1714d2010-08-03 19:59:20 -0400325 args.ucH_Border = radeon_crtc->h_border;
326 args.ucV_Border = radeon_crtc->v_border;
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400327
328 if (mode->flags & DRM_MODE_FLAG_NVSYNC)
329 misc |= ATOM_VSYNC_POLARITY;
330 if (mode->flags & DRM_MODE_FLAG_NHSYNC)
331 misc |= ATOM_HSYNC_POLARITY;
332 if (mode->flags & DRM_MODE_FLAG_CSYNC)
333 misc |= ATOM_COMPOSITESYNC;
334 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
335 misc |= ATOM_INTERLACE;
Alex Deucherfd99a092015-02-24 11:29:21 -0500336 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400337 misc |= ATOM_DOUBLE_CLOCK_MODE;
Alex Deucherfd99a092015-02-24 11:29:21 -0500338 if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
339 misc |= ATOM_H_REPLICATIONBY2 | ATOM_V_REPLICATIONBY2;
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400340
341 args.susModeMiscInfo.usAccess = cpu_to_le16(misc);
342 args.ucCRTC = radeon_crtc->crtc_id;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200343
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400344 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200345}
346
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400347static void atombios_crtc_set_timing(struct drm_crtc *crtc,
348 struct drm_display_mode *mode)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200349{
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400350 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200351 struct drm_device *dev = crtc->dev;
352 struct radeon_device *rdev = dev->dev_private;
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400353 SET_CRTC_TIMING_PARAMETERS_PS_ALLOCATION args;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200354 int index = GetIndexIntoMasterTable(COMMAND, SetCRTC_Timing);
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400355 u16 misc = 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200356
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400357 memset(&args, 0, sizeof(args));
358 args.usH_Total = cpu_to_le16(mode->crtc_htotal);
359 args.usH_Disp = cpu_to_le16(mode->crtc_hdisplay);
360 args.usH_SyncStart = cpu_to_le16(mode->crtc_hsync_start);
361 args.usH_SyncWidth =
362 cpu_to_le16(mode->crtc_hsync_end - mode->crtc_hsync_start);
363 args.usV_Total = cpu_to_le16(mode->crtc_vtotal);
364 args.usV_Disp = cpu_to_le16(mode->crtc_vdisplay);
365 args.usV_SyncStart = cpu_to_le16(mode->crtc_vsync_start);
366 args.usV_SyncWidth =
367 cpu_to_le16(mode->crtc_vsync_end - mode->crtc_vsync_start);
368
Alex Deucher54bfe492010-09-03 15:52:53 -0400369 args.ucOverscanRight = radeon_crtc->h_border;
370 args.ucOverscanLeft = radeon_crtc->h_border;
371 args.ucOverscanBottom = radeon_crtc->v_border;
372 args.ucOverscanTop = radeon_crtc->v_border;
373
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400374 if (mode->flags & DRM_MODE_FLAG_NVSYNC)
375 misc |= ATOM_VSYNC_POLARITY;
376 if (mode->flags & DRM_MODE_FLAG_NHSYNC)
377 misc |= ATOM_HSYNC_POLARITY;
378 if (mode->flags & DRM_MODE_FLAG_CSYNC)
379 misc |= ATOM_COMPOSITESYNC;
380 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
381 misc |= ATOM_INTERLACE;
Alex Deucherfd99a092015-02-24 11:29:21 -0500382 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400383 misc |= ATOM_DOUBLE_CLOCK_MODE;
Alex Deucherfd99a092015-02-24 11:29:21 -0500384 if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
385 misc |= ATOM_H_REPLICATIONBY2 | ATOM_V_REPLICATIONBY2;
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400386
387 args.susModeMiscInfo.usAccess = cpu_to_le16(misc);
388 args.ucCRTC = radeon_crtc->crtc_id;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200389
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400390 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200391}
392
Alex Deucher3fa47d92012-01-20 14:56:39 -0500393static void atombios_disable_ss(struct radeon_device *rdev, int pll_id)
Alex Deucherb7922102010-03-06 10:57:30 -0500394{
Alex Deucherb7922102010-03-06 10:57:30 -0500395 u32 ss_cntl;
396
397 if (ASIC_IS_DCE4(rdev)) {
Alex Deucher3fa47d92012-01-20 14:56:39 -0500398 switch (pll_id) {
Alex Deucherb7922102010-03-06 10:57:30 -0500399 case ATOM_PPLL1:
400 ss_cntl = RREG32(EVERGREEN_P1PLL_SS_CNTL);
401 ss_cntl &= ~EVERGREEN_PxPLL_SS_EN;
402 WREG32(EVERGREEN_P1PLL_SS_CNTL, ss_cntl);
403 break;
404 case ATOM_PPLL2:
405 ss_cntl = RREG32(EVERGREEN_P2PLL_SS_CNTL);
406 ss_cntl &= ~EVERGREEN_PxPLL_SS_EN;
407 WREG32(EVERGREEN_P2PLL_SS_CNTL, ss_cntl);
408 break;
409 case ATOM_DCPLL:
410 case ATOM_PPLL_INVALID:
411 return;
412 }
413 } else if (ASIC_IS_AVIVO(rdev)) {
Alex Deucher3fa47d92012-01-20 14:56:39 -0500414 switch (pll_id) {
Alex Deucherb7922102010-03-06 10:57:30 -0500415 case ATOM_PPLL1:
416 ss_cntl = RREG32(AVIVO_P1PLL_INT_SS_CNTL);
417 ss_cntl &= ~1;
418 WREG32(AVIVO_P1PLL_INT_SS_CNTL, ss_cntl);
419 break;
420 case ATOM_PPLL2:
421 ss_cntl = RREG32(AVIVO_P2PLL_INT_SS_CNTL);
422 ss_cntl &= ~1;
423 WREG32(AVIVO_P2PLL_INT_SS_CNTL, ss_cntl);
424 break;
425 case ATOM_DCPLL:
426 case ATOM_PPLL_INVALID:
427 return;
428 }
429 }
430}
431
432
Alex Deucher26b9fc32010-02-01 16:39:11 -0500433union atom_enable_ss {
Alex Deucherba032a52010-10-04 17:13:01 -0400434 ENABLE_LVDS_SS_PARAMETERS lvds_ss;
435 ENABLE_LVDS_SS_PARAMETERS_V2 lvds_ss_2;
Alex Deucher26b9fc32010-02-01 16:39:11 -0500436 ENABLE_SPREAD_SPECTRUM_ON_PPLL_PS_ALLOCATION v1;
Alex Deucherba032a52010-10-04 17:13:01 -0400437 ENABLE_SPREAD_SPECTRUM_ON_PPLL_V2 v2;
Alex Deuchera572eaa2011-01-06 21:19:16 -0500438 ENABLE_SPREAD_SPECTRUM_ON_PPLL_V3 v3;
Alex Deucher26b9fc32010-02-01 16:39:11 -0500439};
440
Alex Deucher3fa47d92012-01-20 14:56:39 -0500441static void atombios_crtc_program_ss(struct radeon_device *rdev,
Alex Deucherba032a52010-10-04 17:13:01 -0400442 int enable,
443 int pll_id,
Jerome Glisse5efcc762012-08-17 14:40:04 -0400444 int crtc_id,
Alex Deucherba032a52010-10-04 17:13:01 -0400445 struct radeon_atom_ss *ss)
Alex Deucherebbe1cb2009-10-16 11:15:25 -0400446{
Jerome Glisse5efcc762012-08-17 14:40:04 -0400447 unsigned i;
Alex Deucherebbe1cb2009-10-16 11:15:25 -0400448 int index = GetIndexIntoMasterTable(COMMAND, EnableSpreadSpectrumOnPPLL);
Alex Deucher26b9fc32010-02-01 16:39:11 -0500449 union atom_enable_ss args;
Alex Deucherebbe1cb2009-10-16 11:15:25 -0400450
Alex Deucherc4756ba2014-01-15 13:59:47 -0500451 if (enable) {
452 /* Don't mess with SS if percentage is 0 or external ss.
453 * SS is already disabled previously, and disabling it
454 * again can cause display problems if the pll is already
455 * programmed.
456 */
457 if (ss->percentage == 0)
458 return;
459 if (ss->type & ATOM_EXTERNAL_SS_MASK)
460 return;
461 } else {
Alex Deucher53176702012-08-21 18:52:56 -0400462 for (i = 0; i < rdev->num_crtc; i++) {
Jerome Glisse5efcc762012-08-17 14:40:04 -0400463 if (rdev->mode_info.crtcs[i] &&
464 rdev->mode_info.crtcs[i]->enabled &&
465 i != crtc_id &&
466 pll_id == rdev->mode_info.crtcs[i]->pll_id) {
467 /* one other crtc is using this pll don't turn
468 * off spread spectrum as it might turn off
469 * display on active crtc
470 */
471 return;
472 }
473 }
474 }
475
Alex Deucher26b9fc32010-02-01 16:39:11 -0500476 memset(&args, 0, sizeof(args));
Alex Deucherba032a52010-10-04 17:13:01 -0400477
Alex Deuchera572eaa2011-01-06 21:19:16 -0500478 if (ASIC_IS_DCE5(rdev)) {
Cédric Cano45894332011-02-11 19:45:37 -0500479 args.v3.usSpreadSpectrumAmountFrac = cpu_to_le16(0);
Alex Deucher8e8e5232011-05-20 04:34:16 -0400480 args.v3.ucSpreadSpectrumType = ss->type & ATOM_SS_CENTRE_SPREAD_MODE_MASK;
Alex Deuchera572eaa2011-01-06 21:19:16 -0500481 switch (pll_id) {
482 case ATOM_PPLL1:
483 args.v3.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V3_P1PLL;
Alex Deuchera572eaa2011-01-06 21:19:16 -0500484 break;
485 case ATOM_PPLL2:
486 args.v3.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V3_P2PLL;
Alex Deuchera572eaa2011-01-06 21:19:16 -0500487 break;
488 case ATOM_DCPLL:
489 args.v3.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V3_DCPLL;
Alex Deuchera572eaa2011-01-06 21:19:16 -0500490 break;
491 case ATOM_PPLL_INVALID:
492 return;
493 }
Alex Deucherf312f092012-07-17 14:02:44 -0400494 args.v3.usSpreadSpectrumAmount = cpu_to_le16(ss->amount);
495 args.v3.usSpreadSpectrumStep = cpu_to_le16(ss->step);
Alex Deucherd0ae3e82011-05-23 14:06:20 -0400496 args.v3.ucEnable = enable;
Alex Deuchera572eaa2011-01-06 21:19:16 -0500497 } else if (ASIC_IS_DCE4(rdev)) {
Alex Deucherba032a52010-10-04 17:13:01 -0400498 args.v2.usSpreadSpectrumPercentage = cpu_to_le16(ss->percentage);
Alex Deucher8e8e5232011-05-20 04:34:16 -0400499 args.v2.ucSpreadSpectrumType = ss->type & ATOM_SS_CENTRE_SPREAD_MODE_MASK;
Alex Deucherba032a52010-10-04 17:13:01 -0400500 switch (pll_id) {
501 case ATOM_PPLL1:
502 args.v2.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V2_P1PLL;
Alex Deucherba032a52010-10-04 17:13:01 -0400503 break;
504 case ATOM_PPLL2:
505 args.v2.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V2_P2PLL;
Alex Deucherba032a52010-10-04 17:13:01 -0400506 break;
507 case ATOM_DCPLL:
508 args.v2.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V2_DCPLL;
Alex Deucherba032a52010-10-04 17:13:01 -0400509 break;
510 case ATOM_PPLL_INVALID:
511 return;
512 }
Alex Deucherf312f092012-07-17 14:02:44 -0400513 args.v2.usSpreadSpectrumAmount = cpu_to_le16(ss->amount);
514 args.v2.usSpreadSpectrumStep = cpu_to_le16(ss->step);
Alex Deucherba032a52010-10-04 17:13:01 -0400515 args.v2.ucEnable = enable;
516 } else if (ASIC_IS_DCE3(rdev)) {
517 args.v1.usSpreadSpectrumPercentage = cpu_to_le16(ss->percentage);
Alex Deucher8e8e5232011-05-20 04:34:16 -0400518 args.v1.ucSpreadSpectrumType = ss->type & ATOM_SS_CENTRE_SPREAD_MODE_MASK;
Alex Deucherba032a52010-10-04 17:13:01 -0400519 args.v1.ucSpreadSpectrumStep = ss->step;
520 args.v1.ucSpreadSpectrumDelay = ss->delay;
521 args.v1.ucSpreadSpectrumRange = ss->range;
522 args.v1.ucPpll = pll_id;
523 args.v1.ucEnable = enable;
524 } else if (ASIC_IS_AVIVO(rdev)) {
Alex Deucher8e8e5232011-05-20 04:34:16 -0400525 if ((enable == ATOM_DISABLE) || (ss->percentage == 0) ||
526 (ss->type & ATOM_EXTERNAL_SS_MASK)) {
Alex Deucher3fa47d92012-01-20 14:56:39 -0500527 atombios_disable_ss(rdev, pll_id);
Alex Deucherba032a52010-10-04 17:13:01 -0400528 return;
529 }
530 args.lvds_ss_2.usSpreadSpectrumPercentage = cpu_to_le16(ss->percentage);
Alex Deucher8e8e5232011-05-20 04:34:16 -0400531 args.lvds_ss_2.ucSpreadSpectrumType = ss->type & ATOM_SS_CENTRE_SPREAD_MODE_MASK;
Alex Deucherba032a52010-10-04 17:13:01 -0400532 args.lvds_ss_2.ucSpreadSpectrumStep = ss->step;
533 args.lvds_ss_2.ucSpreadSpectrumDelay = ss->delay;
534 args.lvds_ss_2.ucSpreadSpectrumRange = ss->range;
535 args.lvds_ss_2.ucEnable = enable;
Alex Deucherebbe1cb2009-10-16 11:15:25 -0400536 } else {
Alex Deucherc4756ba2014-01-15 13:59:47 -0500537 if (enable == ATOM_DISABLE) {
Alex Deucher3fa47d92012-01-20 14:56:39 -0500538 atombios_disable_ss(rdev, pll_id);
Alex Deucherba032a52010-10-04 17:13:01 -0400539 return;
540 }
541 args.lvds_ss.usSpreadSpectrumPercentage = cpu_to_le16(ss->percentage);
Alex Deucher8e8e5232011-05-20 04:34:16 -0400542 args.lvds_ss.ucSpreadSpectrumType = ss->type & ATOM_SS_CENTRE_SPREAD_MODE_MASK;
Alex Deucherba032a52010-10-04 17:13:01 -0400543 args.lvds_ss.ucSpreadSpectrumStepSize_Delay = (ss->step & 3) << 2;
544 args.lvds_ss.ucSpreadSpectrumStepSize_Delay |= (ss->delay & 7) << 4;
545 args.lvds_ss.ucEnable = enable;
Alex Deucherebbe1cb2009-10-16 11:15:25 -0400546 }
Alex Deucher26b9fc32010-02-01 16:39:11 -0500547 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
Alex Deucherebbe1cb2009-10-16 11:15:25 -0400548}
549
Alex Deucher4eaeca32010-01-19 17:32:27 -0500550union adjust_pixel_clock {
551 ADJUST_DISPLAY_PLL_PS_ALLOCATION v1;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500552 ADJUST_DISPLAY_PLL_PS_ALLOCATION_V3 v3;
Alex Deucher4eaeca32010-01-19 17:32:27 -0500553};
554
555static u32 atombios_adjust_pll(struct drm_crtc *crtc,
Alex Deucher19eca432012-09-13 10:56:16 -0400556 struct drm_display_mode *mode)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200557{
Alex Deucher19eca432012-09-13 10:56:16 -0400558 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200559 struct drm_device *dev = crtc->dev;
560 struct radeon_device *rdev = dev->dev_private;
Alex Deucher5df31962012-09-13 11:52:08 -0400561 struct drm_encoder *encoder = radeon_crtc->encoder;
562 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
563 struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
Alex Deucher4eaeca32010-01-19 17:32:27 -0500564 u32 adjusted_clock = mode->clock;
Alex Deucher5df31962012-09-13 11:52:08 -0400565 int encoder_mode = atombios_get_encoder_mode(encoder);
Alex Deucherfbee67a2010-08-16 12:44:47 -0400566 u32 dp_clock = mode->clock;
Alex Deucherf71d9eb2014-04-21 22:09:19 -0400567 u32 clock = mode->clock;
Alex Deucher7d5a33b2014-02-03 15:53:25 -0500568 int bpc = radeon_crtc->bpc;
Alex Deucher5df31962012-09-13 11:52:08 -0400569 bool is_duallink = radeon_dig_monitor_is_duallink(encoder, mode->clock);
Alex Deucherfc103322010-01-19 17:16:10 -0500570
Alex Deucher4eaeca32010-01-19 17:32:27 -0500571 /* reset the pll flags */
Alex Deucher19eca432012-09-13 10:56:16 -0400572 radeon_crtc->pll_flags = 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200573
574 if (ASIC_IS_AVIVO(rdev)) {
Alex Deuchereb1300b2009-07-13 11:09:56 -0400575 if ((rdev->family == CHIP_RS600) ||
576 (rdev->family == CHIP_RS690) ||
577 (rdev->family == CHIP_RS740))
Alex Deucher19eca432012-09-13 10:56:16 -0400578 radeon_crtc->pll_flags |= (/*RADEON_PLL_USE_FRAC_FB_DIV |*/
579 RADEON_PLL_PREFER_CLOSEST_LOWER);
Dave Airlie5480f722010-10-19 10:36:47 +1000580
581 if (ASIC_IS_DCE32(rdev) && mode->clock > 200000) /* range limits??? */
Alex Deucher19eca432012-09-13 10:56:16 -0400582 radeon_crtc->pll_flags |= RADEON_PLL_PREFER_HIGH_FB_DIV;
Dave Airlie5480f722010-10-19 10:36:47 +1000583 else
Alex Deucher19eca432012-09-13 10:56:16 -0400584 radeon_crtc->pll_flags |= RADEON_PLL_PREFER_LOW_REF_DIV;
Alex Deucher9bb09fa2011-04-07 10:31:25 -0400585
Alex Deucher5785e532011-04-19 15:24:59 -0400586 if (rdev->family < CHIP_RV770)
Alex Deucher19eca432012-09-13 10:56:16 -0400587 radeon_crtc->pll_flags |= RADEON_PLL_PREFER_MINM_OVER_MAXP;
Alex Deucher37d41742012-04-19 10:48:38 -0400588 /* use frac fb div on APUs */
Alex Deucherc7d2f222012-12-18 22:11:51 -0500589 if (ASIC_IS_DCE41(rdev) || ASIC_IS_DCE61(rdev) || ASIC_IS_DCE8(rdev))
Alex Deucher19eca432012-09-13 10:56:16 -0400590 radeon_crtc->pll_flags |= RADEON_PLL_USE_FRAC_FB_DIV;
Alex Deucher41167822013-04-01 16:06:25 -0400591 /* use frac fb div on RS780/RS880 */
Christian König9ef85372016-06-13 16:09:53 +0200592 if (((rdev->family == CHIP_RS780) || (rdev->family == CHIP_RS880))
593 && !radeon_crtc->ss_enabled)
Alex Deucher41167822013-04-01 16:06:25 -0400594 radeon_crtc->pll_flags |= RADEON_PLL_USE_FRAC_FB_DIV;
Alex Deuchera02dc742012-11-13 18:03:41 -0500595 if (ASIC_IS_DCE32(rdev) && mode->clock > 165000)
596 radeon_crtc->pll_flags |= RADEON_PLL_USE_FRAC_FB_DIV;
Dave Airlie5480f722010-10-19 10:36:47 +1000597 } else {
Alex Deucher19eca432012-09-13 10:56:16 -0400598 radeon_crtc->pll_flags |= RADEON_PLL_LEGACY;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200599
Dave Airlie5480f722010-10-19 10:36:47 +1000600 if (mode->clock > 200000) /* range limits??? */
Alex Deucher19eca432012-09-13 10:56:16 -0400601 radeon_crtc->pll_flags |= RADEON_PLL_PREFER_HIGH_FB_DIV;
Dave Airlie5480f722010-10-19 10:36:47 +1000602 else
Alex Deucher19eca432012-09-13 10:56:16 -0400603 radeon_crtc->pll_flags |= RADEON_PLL_PREFER_LOW_REF_DIV;
Dave Airlie5480f722010-10-19 10:36:47 +1000604 }
605
Alex Deucher5df31962012-09-13 11:52:08 -0400606 if ((radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT | ATOM_DEVICE_DFP_SUPPORT)) ||
607 (radeon_encoder_get_dp_bridge_encoder_id(encoder) != ENCODER_OBJECT_ID_NONE)) {
608 if (connector) {
609 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
610 struct radeon_connector_atom_dig *dig_connector =
611 radeon_connector->con_priv;
Alex Deucherfbee67a2010-08-16 12:44:47 -0400612
Alex Deucher5df31962012-09-13 11:52:08 -0400613 dp_clock = dig_connector->dp_clock;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200614 }
615 }
616
Dave Airlie9843ead2015-02-24 09:24:04 +1000617 if (radeon_encoder->is_mst_encoder) {
618 struct radeon_encoder_mst *mst_enc = radeon_encoder->enc_priv;
619 struct radeon_connector_atom_dig *dig_connector = mst_enc->connector->con_priv;
620
621 dp_clock = dig_connector->dp_clock;
622 }
623
Alex Deucher5df31962012-09-13 11:52:08 -0400624 /* use recommended ref_div for ss */
625 if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
626 if (radeon_crtc->ss_enabled) {
627 if (radeon_crtc->ss.refdiv) {
628 radeon_crtc->pll_flags |= RADEON_PLL_USE_REF_DIV;
629 radeon_crtc->pll_reference_div = radeon_crtc->ss.refdiv;
Christian König9ef85372016-06-13 16:09:53 +0200630 if (rdev->family >= CHIP_RV770)
Alex Deucher5df31962012-09-13 11:52:08 -0400631 radeon_crtc->pll_flags |= RADEON_PLL_USE_FRAC_FB_DIV;
632 }
633 }
634 }
635
636 if (ASIC_IS_AVIVO(rdev)) {
637 /* DVO wants 2x pixel clock if the DVO chip is in 12 bit mode */
638 if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1)
639 adjusted_clock = mode->clock * 2;
640 if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
641 radeon_crtc->pll_flags |= RADEON_PLL_PREFER_CLOSEST_LOWER;
642 if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
643 radeon_crtc->pll_flags |= RADEON_PLL_IS_LCD;
644 } else {
645 if (encoder->encoder_type != DRM_MODE_ENCODER_DAC)
646 radeon_crtc->pll_flags |= RADEON_PLL_NO_ODD_POST_DIV;
647 if (encoder->encoder_type == DRM_MODE_ENCODER_LVDS)
648 radeon_crtc->pll_flags |= RADEON_PLL_USE_REF_DIV;
649 }
650
Alex Deucherf71d9eb2014-04-21 22:09:19 -0400651 /* adjust pll for deep color modes */
652 if (encoder_mode == ATOM_ENCODER_MODE_HDMI) {
653 switch (bpc) {
654 case 8:
655 default:
656 break;
657 case 10:
658 clock = (clock * 5) / 4;
659 break;
660 case 12:
661 clock = (clock * 3) / 2;
662 break;
663 case 16:
664 clock = clock * 2;
665 break;
666 }
667 }
668
Alex Deucher2606c882009-10-08 13:36:21 -0400669 /* DCE3+ has an AdjustDisplayPll that will adjust the pixel clock
670 * accordingly based on the encoder/transmitter to work around
671 * special hw requirements.
672 */
673 if (ASIC_IS_DCE3(rdev)) {
Alex Deucher4eaeca32010-01-19 17:32:27 -0500674 union adjust_pixel_clock args;
Alex Deucher4eaeca32010-01-19 17:32:27 -0500675 u8 frev, crev;
676 int index;
Alex Deucher2606c882009-10-08 13:36:21 -0400677
Alex Deucher2606c882009-10-08 13:36:21 -0400678 index = GetIndexIntoMasterTable(COMMAND, AdjustDisplayPll);
Alex Deuchera084e6e2010-03-18 01:04:01 -0400679 if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev,
680 &crev))
681 return adjusted_clock;
Alex Deucher4eaeca32010-01-19 17:32:27 -0500682
683 memset(&args, 0, sizeof(args));
684
685 switch (frev) {
686 case 1:
687 switch (crev) {
688 case 1:
689 case 2:
Alex Deucherf71d9eb2014-04-21 22:09:19 -0400690 args.v1.usPixelClock = cpu_to_le16(clock / 10);
Alex Deucher4eaeca32010-01-19 17:32:27 -0500691 args.v1.ucTransmitterID = radeon_encoder->encoder_id;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500692 args.v1.ucEncodeMode = encoder_mode;
Alex Deucher19eca432012-09-13 10:56:16 -0400693 if (radeon_crtc->ss_enabled && radeon_crtc->ss.percentage)
Alex Deucherfbee67a2010-08-16 12:44:47 -0400694 args.v1.ucConfig |=
695 ADJUST_DISPLAY_CONFIG_SS_ENABLE;
Alex Deucher4eaeca32010-01-19 17:32:27 -0500696
697 atom_execute_table(rdev->mode_info.atom_context,
698 index, (uint32_t *)&args);
699 adjusted_clock = le16_to_cpu(args.v1.usPixelClock) * 10;
700 break;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500701 case 3:
Alex Deucherf71d9eb2014-04-21 22:09:19 -0400702 args.v3.sInput.usPixelClock = cpu_to_le16(clock / 10);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500703 args.v3.sInput.ucTransmitterID = radeon_encoder->encoder_id;
704 args.v3.sInput.ucEncodeMode = encoder_mode;
705 args.v3.sInput.ucDispPllConfig = 0;
Alex Deucher19eca432012-09-13 10:56:16 -0400706 if (radeon_crtc->ss_enabled && radeon_crtc->ss.percentage)
Alex Deucherb526ce22011-01-20 23:35:58 +0000707 args.v3.sInput.ucDispPllConfig |=
708 DISPPLL_CONFIG_SS_ENABLE;
Alex Deucher996d5c52011-10-26 15:59:50 -0400709 if (ENCODER_MODE_IS_DP(encoder_mode)) {
Alex Deucherb4f15f82011-10-25 11:34:51 -0400710 args.v3.sInput.ucDispPllConfig |=
711 DISPPLL_CONFIG_COHERENT_MODE;
712 /* 16200 or 27000 */
713 args.v3.sInput.usPixelClock = cpu_to_le16(dp_clock / 10);
714 } else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500715 struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
Alex Deucherb4f15f82011-10-25 11:34:51 -0400716 if (dig->coherent_mode)
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500717 args.v3.sInput.ucDispPllConfig |=
718 DISPPLL_CONFIG_COHERENT_MODE;
Alex Deucher9aa59992012-01-20 15:03:30 -0500719 if (is_duallink)
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500720 args.v3.sInput.ucDispPllConfig |=
Alex Deucherb4f15f82011-10-25 11:34:51 -0400721 DISPPLL_CONFIG_DUAL_LINK;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500722 }
Alex Deucher1d33e1f2011-10-31 08:58:47 -0400723 if (radeon_encoder_get_dp_bridge_encoder_id(encoder) !=
724 ENCODER_OBJECT_ID_NONE)
725 args.v3.sInput.ucExtTransmitterID =
726 radeon_encoder_get_dp_bridge_encoder_id(encoder);
727 else
Alex Deuchercc9f67a2011-06-16 10:06:16 -0400728 args.v3.sInput.ucExtTransmitterID = 0;
729
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500730 atom_execute_table(rdev->mode_info.atom_context,
731 index, (uint32_t *)&args);
732 adjusted_clock = le32_to_cpu(args.v3.sOutput.ulDispPllFreq) * 10;
733 if (args.v3.sOutput.ucRefDiv) {
Alex Deucher19eca432012-09-13 10:56:16 -0400734 radeon_crtc->pll_flags |= RADEON_PLL_USE_FRAC_FB_DIV;
735 radeon_crtc->pll_flags |= RADEON_PLL_USE_REF_DIV;
736 radeon_crtc->pll_reference_div = args.v3.sOutput.ucRefDiv;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500737 }
738 if (args.v3.sOutput.ucPostDiv) {
Alex Deucher19eca432012-09-13 10:56:16 -0400739 radeon_crtc->pll_flags |= RADEON_PLL_USE_FRAC_FB_DIV;
740 radeon_crtc->pll_flags |= RADEON_PLL_USE_POST_DIV;
741 radeon_crtc->pll_post_div = args.v3.sOutput.ucPostDiv;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500742 }
743 break;
Alex Deucher4eaeca32010-01-19 17:32:27 -0500744 default:
745 DRM_ERROR("Unknown table version %d %d\n", frev, crev);
746 return adjusted_clock;
747 }
748 break;
749 default:
750 DRM_ERROR("Unknown table version %d %d\n", frev, crev);
751 return adjusted_clock;
752 }
Alex Deucherd56ef9c2009-10-27 12:11:09 -0400753 }
Alex Deucher4eaeca32010-01-19 17:32:27 -0500754 return adjusted_clock;
755}
756
757union set_pixel_clock {
758 SET_PIXEL_CLOCK_PS_ALLOCATION base;
759 PIXEL_CLOCK_PARAMETERS v1;
760 PIXEL_CLOCK_PARAMETERS_V2 v2;
761 PIXEL_CLOCK_PARAMETERS_V3 v3;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500762 PIXEL_CLOCK_PARAMETERS_V5 v5;
Alex Deucherf82b3dd2011-01-06 21:19:15 -0500763 PIXEL_CLOCK_PARAMETERS_V6 v6;
Alex Deucher4eaeca32010-01-19 17:32:27 -0500764};
765
Alex Deucherf82b3dd2011-01-06 21:19:15 -0500766/* on DCE5, make sure the voltage is high enough to support the
767 * required disp clk.
768 */
Alex Deucherf3f1f032012-03-20 17:18:04 -0400769static void atombios_crtc_set_disp_eng_pll(struct radeon_device *rdev,
Alex Deucherf82b3dd2011-01-06 21:19:15 -0500770 u32 dispclk)
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500771{
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500772 u8 frev, crev;
773 int index;
774 union set_pixel_clock args;
775
776 memset(&args, 0, sizeof(args));
777
778 index = GetIndexIntoMasterTable(COMMAND, SetPixelClock);
Alex Deuchera084e6e2010-03-18 01:04:01 -0400779 if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev,
780 &crev))
781 return;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500782
783 switch (frev) {
784 case 1:
785 switch (crev) {
786 case 5:
787 /* if the default dcpll clock is specified,
788 * SetPixelClock provides the dividers
789 */
790 args.v5.ucCRTC = ATOM_CRTC_INVALID;
Cédric Cano45894332011-02-11 19:45:37 -0500791 args.v5.usPixelClock = cpu_to_le16(dispclk);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500792 args.v5.ucPpll = ATOM_DCPLL;
793 break;
Alex Deucherf82b3dd2011-01-06 21:19:15 -0500794 case 6:
795 /* if the default dcpll clock is specified,
796 * SetPixelClock provides the dividers
797 */
Alex Deucher265aa6c2011-02-14 16:16:22 -0500798 args.v6.ulDispEngClkFreq = cpu_to_le32(dispclk);
Alex Deucher8542c122012-07-13 11:04:37 -0400799 if (ASIC_IS_DCE61(rdev) || ASIC_IS_DCE8(rdev))
Alex Deucher729b95e2012-03-20 17:18:31 -0400800 args.v6.ucPpll = ATOM_EXT_PLL1;
801 else if (ASIC_IS_DCE6(rdev))
Alex Deucherf3f1f032012-03-20 17:18:04 -0400802 args.v6.ucPpll = ATOM_PPLL0;
803 else
804 args.v6.ucPpll = ATOM_DCPLL;
Alex Deucherf82b3dd2011-01-06 21:19:15 -0500805 break;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500806 default:
807 DRM_ERROR("Unknown table version %d %d\n", frev, crev);
808 return;
809 }
810 break;
811 default:
812 DRM_ERROR("Unknown table version %d %d\n", frev, crev);
813 return;
814 }
815 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
816}
817
Alex Deucher37f90032010-06-11 17:58:38 -0400818static void atombios_crtc_program_pll(struct drm_crtc *crtc,
Benjamin Herrenschmidtf1bece72011-07-13 16:28:15 +1000819 u32 crtc_id,
Alex Deucher37f90032010-06-11 17:58:38 -0400820 int pll_id,
821 u32 encoder_mode,
822 u32 encoder_id,
823 u32 clock,
824 u32 ref_div,
825 u32 fb_div,
826 u32 frac_fb_div,
Alex Deucherdf271be2011-05-20 04:34:15 -0400827 u32 post_div,
Alex Deucher8e8e5232011-05-20 04:34:16 -0400828 int bpc,
829 bool ss_enabled,
830 struct radeon_atom_ss *ss)
Alex Deucher37f90032010-06-11 17:58:38 -0400831{
832 struct drm_device *dev = crtc->dev;
833 struct radeon_device *rdev = dev->dev_private;
834 u8 frev, crev;
835 int index = GetIndexIntoMasterTable(COMMAND, SetPixelClock);
836 union set_pixel_clock args;
837
838 memset(&args, 0, sizeof(args));
839
840 if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev,
841 &crev))
842 return;
843
844 switch (frev) {
845 case 1:
846 switch (crev) {
847 case 1:
848 if (clock == ATOM_DISABLE)
849 return;
850 args.v1.usPixelClock = cpu_to_le16(clock / 10);
851 args.v1.usRefDiv = cpu_to_le16(ref_div);
852 args.v1.usFbDiv = cpu_to_le16(fb_div);
853 args.v1.ucFracFbDiv = frac_fb_div;
854 args.v1.ucPostDiv = post_div;
855 args.v1.ucPpll = pll_id;
856 args.v1.ucCRTC = crtc_id;
857 args.v1.ucRefDivSrc = 1;
858 break;
859 case 2:
860 args.v2.usPixelClock = cpu_to_le16(clock / 10);
861 args.v2.usRefDiv = cpu_to_le16(ref_div);
862 args.v2.usFbDiv = cpu_to_le16(fb_div);
863 args.v2.ucFracFbDiv = frac_fb_div;
864 args.v2.ucPostDiv = post_div;
865 args.v2.ucPpll = pll_id;
866 args.v2.ucCRTC = crtc_id;
867 args.v2.ucRefDivSrc = 1;
868 break;
869 case 3:
870 args.v3.usPixelClock = cpu_to_le16(clock / 10);
871 args.v3.usRefDiv = cpu_to_le16(ref_div);
872 args.v3.usFbDiv = cpu_to_le16(fb_div);
873 args.v3.ucFracFbDiv = frac_fb_div;
874 args.v3.ucPostDiv = post_div;
875 args.v3.ucPpll = pll_id;
Alex Deuchere7295862012-09-12 17:58:07 -0400876 if (crtc_id == ATOM_CRTC2)
877 args.v3.ucMiscInfo = PIXEL_CLOCK_MISC_CRTC_SEL_CRTC2;
878 else
879 args.v3.ucMiscInfo = PIXEL_CLOCK_MISC_CRTC_SEL_CRTC1;
Alex Deucher6f15c502011-05-20 12:36:12 -0400880 if (ss_enabled && (ss->type & ATOM_EXTERNAL_SS_MASK))
881 args.v3.ucMiscInfo |= PIXEL_CLOCK_MISC_REF_DIV_SRC;
Alex Deucher37f90032010-06-11 17:58:38 -0400882 args.v3.ucTransmitterId = encoder_id;
883 args.v3.ucEncoderMode = encoder_mode;
884 break;
885 case 5:
886 args.v5.ucCRTC = crtc_id;
887 args.v5.usPixelClock = cpu_to_le16(clock / 10);
888 args.v5.ucRefDiv = ref_div;
889 args.v5.usFbDiv = cpu_to_le16(fb_div);
890 args.v5.ulFbDivDecFrac = cpu_to_le32(frac_fb_div * 100000);
891 args.v5.ucPostDiv = post_div;
892 args.v5.ucMiscInfo = 0; /* HDMI depth, etc. */
Alex Deucher8e8e5232011-05-20 04:34:16 -0400893 if (ss_enabled && (ss->type & ATOM_EXTERNAL_SS_MASK))
894 args.v5.ucMiscInfo |= PIXEL_CLOCK_V5_MISC_REF_DIV_SRC;
Alex Deucher7d5ab302014-04-21 21:45:09 -0400895 if (encoder_mode == ATOM_ENCODER_MODE_HDMI) {
896 switch (bpc) {
897 case 8:
898 default:
899 args.v5.ucMiscInfo |= PIXEL_CLOCK_V5_MISC_HDMI_24BPP;
900 break;
901 case 10:
Alex Deucherf71d9eb2014-04-21 22:09:19 -0400902 /* yes this is correct, the atom define is wrong */
903 args.v5.ucMiscInfo |= PIXEL_CLOCK_V5_MISC_HDMI_32BPP;
904 break;
905 case 12:
906 /* yes this is correct, the atom define is wrong */
Alex Deucher7d5ab302014-04-21 21:45:09 -0400907 args.v5.ucMiscInfo |= PIXEL_CLOCK_V5_MISC_HDMI_30BPP;
908 break;
909 }
Alex Deucherdf271be2011-05-20 04:34:15 -0400910 }
Alex Deucher37f90032010-06-11 17:58:38 -0400911 args.v5.ucTransmitterID = encoder_id;
912 args.v5.ucEncoderMode = encoder_mode;
913 args.v5.ucPpll = pll_id;
914 break;
Alex Deucherf82b3dd2011-01-06 21:19:15 -0500915 case 6:
Benjamin Herrenschmidtf1bece72011-07-13 16:28:15 +1000916 args.v6.ulDispEngClkFreq = cpu_to_le32(crtc_id << 24 | clock / 10);
Alex Deucherf82b3dd2011-01-06 21:19:15 -0500917 args.v6.ucRefDiv = ref_div;
918 args.v6.usFbDiv = cpu_to_le16(fb_div);
919 args.v6.ulFbDivDecFrac = cpu_to_le32(frac_fb_div * 100000);
920 args.v6.ucPostDiv = post_div;
921 args.v6.ucMiscInfo = 0; /* HDMI depth, etc. */
Alex Deucher8e8e5232011-05-20 04:34:16 -0400922 if (ss_enabled && (ss->type & ATOM_EXTERNAL_SS_MASK))
923 args.v6.ucMiscInfo |= PIXEL_CLOCK_V6_MISC_REF_DIV_SRC;
Alex Deucher7d5ab302014-04-21 21:45:09 -0400924 if (encoder_mode == ATOM_ENCODER_MODE_HDMI) {
925 switch (bpc) {
926 case 8:
927 default:
928 args.v6.ucMiscInfo |= PIXEL_CLOCK_V6_MISC_HDMI_24BPP;
929 break;
930 case 10:
Alex Deucherf71d9eb2014-04-21 22:09:19 -0400931 args.v6.ucMiscInfo |= PIXEL_CLOCK_V6_MISC_HDMI_30BPP_V6;
Alex Deucher7d5ab302014-04-21 21:45:09 -0400932 break;
933 case 12:
Alex Deucherf71d9eb2014-04-21 22:09:19 -0400934 args.v6.ucMiscInfo |= PIXEL_CLOCK_V6_MISC_HDMI_36BPP_V6;
Alex Deucher7d5ab302014-04-21 21:45:09 -0400935 break;
936 case 16:
937 args.v6.ucMiscInfo |= PIXEL_CLOCK_V6_MISC_HDMI_48BPP;
938 break;
939 }
Alex Deucherdf271be2011-05-20 04:34:15 -0400940 }
Alex Deucherf82b3dd2011-01-06 21:19:15 -0500941 args.v6.ucTransmitterID = encoder_id;
942 args.v6.ucEncoderMode = encoder_mode;
943 args.v6.ucPpll = pll_id;
944 break;
Alex Deucher37f90032010-06-11 17:58:38 -0400945 default:
946 DRM_ERROR("Unknown table version %d %d\n", frev, crev);
947 return;
948 }
949 break;
950 default:
951 DRM_ERROR("Unknown table version %d %d\n", frev, crev);
952 return;
953 }
954
955 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
956}
957
Alex Deucher19eca432012-09-13 10:56:16 -0400958static bool atombios_crtc_prepare_pll(struct drm_crtc *crtc, struct drm_display_mode *mode)
959{
960 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
961 struct drm_device *dev = crtc->dev;
962 struct radeon_device *rdev = dev->dev_private;
Alex Deucher5df31962012-09-13 11:52:08 -0400963 struct radeon_encoder *radeon_encoder =
964 to_radeon_encoder(radeon_crtc->encoder);
965 int encoder_mode = atombios_get_encoder_mode(radeon_crtc->encoder);
Alex Deucher19eca432012-09-13 10:56:16 -0400966
967 radeon_crtc->bpc = 8;
968 radeon_crtc->ss_enabled = false;
969
Dave Airlie9843ead2015-02-24 09:24:04 +1000970 if (radeon_encoder->is_mst_encoder) {
971 radeon_dp_mst_prepare_pll(crtc, mode);
972 } else if ((radeon_encoder->active_device & (ATOM_DEVICE_LCD_SUPPORT | ATOM_DEVICE_DFP_SUPPORT)) ||
Alex Deucher5df31962012-09-13 11:52:08 -0400973 (radeon_encoder_get_dp_bridge_encoder_id(radeon_crtc->encoder) != ENCODER_OBJECT_ID_NONE)) {
Alex Deucher19eca432012-09-13 10:56:16 -0400974 struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
975 struct drm_connector *connector =
Alex Deucher5df31962012-09-13 11:52:08 -0400976 radeon_get_connector_for_encoder(radeon_crtc->encoder);
Alex Deucher19eca432012-09-13 10:56:16 -0400977 struct radeon_connector *radeon_connector =
978 to_radeon_connector(connector);
979 struct radeon_connector_atom_dig *dig_connector =
980 radeon_connector->con_priv;
981 int dp_clock;
Mario Kleinerea292862014-06-05 09:58:24 -0400982
983 /* Assign mode clock for hdmi deep color max clock limit check */
984 radeon_connector->pixelclock_for_modeset = mode->clock;
Alex Deucher19eca432012-09-13 10:56:16 -0400985 radeon_crtc->bpc = radeon_get_monitor_bpc(connector);
986
987 switch (encoder_mode) {
988 case ATOM_ENCODER_MODE_DP_MST:
989 case ATOM_ENCODER_MODE_DP:
990 /* DP/eDP */
991 dp_clock = dig_connector->dp_clock / 10;
992 if (ASIC_IS_DCE4(rdev))
993 radeon_crtc->ss_enabled =
994 radeon_atombios_get_asic_ss_info(rdev, &radeon_crtc->ss,
995 ASIC_INTERNAL_SS_ON_DP,
996 dp_clock);
997 else {
998 if (dp_clock == 16200) {
999 radeon_crtc->ss_enabled =
1000 radeon_atombios_get_ppll_ss_info(rdev,
1001 &radeon_crtc->ss,
1002 ATOM_DP_SS_ID2);
1003 if (!radeon_crtc->ss_enabled)
1004 radeon_crtc->ss_enabled =
1005 radeon_atombios_get_ppll_ss_info(rdev,
1006 &radeon_crtc->ss,
1007 ATOM_DP_SS_ID1);
Alex Deucherd8e24522014-01-13 16:47:05 -05001008 } else {
Alex Deucher19eca432012-09-13 10:56:16 -04001009 radeon_crtc->ss_enabled =
1010 radeon_atombios_get_ppll_ss_info(rdev,
1011 &radeon_crtc->ss,
1012 ATOM_DP_SS_ID1);
Alex Deucherd8e24522014-01-13 16:47:05 -05001013 }
1014 /* disable spread spectrum on DCE3 DP */
1015 radeon_crtc->ss_enabled = false;
Alex Deucher19eca432012-09-13 10:56:16 -04001016 }
1017 break;
1018 case ATOM_ENCODER_MODE_LVDS:
1019 if (ASIC_IS_DCE4(rdev))
1020 radeon_crtc->ss_enabled =
1021 radeon_atombios_get_asic_ss_info(rdev,
1022 &radeon_crtc->ss,
1023 dig->lcd_ss_id,
1024 mode->clock / 10);
1025 else
1026 radeon_crtc->ss_enabled =
1027 radeon_atombios_get_ppll_ss_info(rdev,
1028 &radeon_crtc->ss,
1029 dig->lcd_ss_id);
1030 break;
1031 case ATOM_ENCODER_MODE_DVI:
1032 if (ASIC_IS_DCE4(rdev))
1033 radeon_crtc->ss_enabled =
1034 radeon_atombios_get_asic_ss_info(rdev,
1035 &radeon_crtc->ss,
1036 ASIC_INTERNAL_SS_ON_TMDS,
1037 mode->clock / 10);
1038 break;
1039 case ATOM_ENCODER_MODE_HDMI:
1040 if (ASIC_IS_DCE4(rdev))
1041 radeon_crtc->ss_enabled =
1042 radeon_atombios_get_asic_ss_info(rdev,
1043 &radeon_crtc->ss,
1044 ASIC_INTERNAL_SS_ON_HDMI,
1045 mode->clock / 10);
1046 break;
1047 default:
1048 break;
1049 }
1050 }
1051
1052 /* adjust pixel clock as needed */
1053 radeon_crtc->adjusted_clock = atombios_adjust_pll(crtc, mode);
1054
1055 return true;
1056}
1057
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001058static void atombios_crtc_set_pll(struct drm_crtc *crtc, struct drm_display_mode *mode)
Alex Deucher4eaeca32010-01-19 17:32:27 -05001059{
1060 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
1061 struct drm_device *dev = crtc->dev;
1062 struct radeon_device *rdev = dev->dev_private;
Alex Deucher5df31962012-09-13 11:52:08 -04001063 struct radeon_encoder *radeon_encoder =
1064 to_radeon_encoder(radeon_crtc->encoder);
Alex Deucher4eaeca32010-01-19 17:32:27 -05001065 u32 pll_clock = mode->clock;
Alex Deucherf71d9eb2014-04-21 22:09:19 -04001066 u32 clock = mode->clock;
Alex Deucher4eaeca32010-01-19 17:32:27 -05001067 u32 ref_div = 0, fb_div = 0, frac_fb_div = 0, post_div = 0;
1068 struct radeon_pll *pll;
Alex Deucher5df31962012-09-13 11:52:08 -04001069 int encoder_mode = atombios_get_encoder_mode(radeon_crtc->encoder);
Alex Deucher4eaeca32010-01-19 17:32:27 -05001070
Alex Deucherf71d9eb2014-04-21 22:09:19 -04001071 /* pass the actual clock to atombios_crtc_program_pll for DCE5,6 for HDMI */
Mario Kleiner5c868222014-06-15 20:36:29 +02001072 if (ASIC_IS_DCE5(rdev) &&
Alex Deucherf71d9eb2014-04-21 22:09:19 -04001073 (encoder_mode == ATOM_ENCODER_MODE_HDMI) &&
1074 (radeon_crtc->bpc > 8))
1075 clock = radeon_crtc->adjusted_clock;
1076
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001077 switch (radeon_crtc->pll_id) {
1078 case ATOM_PPLL1:
Alex Deucher4eaeca32010-01-19 17:32:27 -05001079 pll = &rdev->clock.p1pll;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001080 break;
1081 case ATOM_PPLL2:
Alex Deucher4eaeca32010-01-19 17:32:27 -05001082 pll = &rdev->clock.p2pll;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001083 break;
1084 case ATOM_DCPLL:
1085 case ATOM_PPLL_INVALID:
Stefan Richter921d98b2010-05-26 10:27:44 +10001086 default:
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001087 pll = &rdev->clock.dcpll;
1088 break;
1089 }
Alex Deucher4eaeca32010-01-19 17:32:27 -05001090
Alex Deucher19eca432012-09-13 10:56:16 -04001091 /* update pll params */
1092 pll->flags = radeon_crtc->pll_flags;
1093 pll->reference_div = radeon_crtc->pll_reference_div;
1094 pll->post_div = radeon_crtc->pll_post_div;
Alex Deucher2606c882009-10-08 13:36:21 -04001095
Alex Deucher64146f82011-03-22 01:46:12 -04001096 if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
1097 /* TV seems to prefer the legacy algo on some boards */
Alex Deucher19eca432012-09-13 10:56:16 -04001098 radeon_compute_pll_legacy(pll, radeon_crtc->adjusted_clock, &pll_clock,
1099 &fb_div, &frac_fb_div, &ref_div, &post_div);
Alex Deucher64146f82011-03-22 01:46:12 -04001100 else if (ASIC_IS_AVIVO(rdev))
Alex Deucher19eca432012-09-13 10:56:16 -04001101 radeon_compute_pll_avivo(pll, radeon_crtc->adjusted_clock, &pll_clock,
1102 &fb_div, &frac_fb_div, &ref_div, &post_div);
Alex Deucher619efb12011-01-31 16:48:53 -05001103 else
Alex Deucher19eca432012-09-13 10:56:16 -04001104 radeon_compute_pll_legacy(pll, radeon_crtc->adjusted_clock, &pll_clock,
1105 &fb_div, &frac_fb_div, &ref_div, &post_div);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001106
Alex Deucher19eca432012-09-13 10:56:16 -04001107 atombios_crtc_program_ss(rdev, ATOM_DISABLE, radeon_crtc->pll_id,
1108 radeon_crtc->crtc_id, &radeon_crtc->ss);
Alex Deucherba032a52010-10-04 17:13:01 -04001109
Alex Deucher37f90032010-06-11 17:58:38 -04001110 atombios_crtc_program_pll(crtc, radeon_crtc->crtc_id, radeon_crtc->pll_id,
Alex Deucherf71d9eb2014-04-21 22:09:19 -04001111 encoder_mode, radeon_encoder->encoder_id, clock,
Alex Deucher19eca432012-09-13 10:56:16 -04001112 ref_div, fb_div, frac_fb_div, post_div,
1113 radeon_crtc->bpc, radeon_crtc->ss_enabled, &radeon_crtc->ss);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001114
Alex Deucher19eca432012-09-13 10:56:16 -04001115 if (radeon_crtc->ss_enabled) {
Alex Deucherba032a52010-10-04 17:13:01 -04001116 /* calculate ss amount and step size */
1117 if (ASIC_IS_DCE4(rdev)) {
1118 u32 step_size;
Alex Deucher18f8f522014-01-15 13:41:31 -05001119 u32 amount = (((fb_div * 10) + frac_fb_div) *
1120 (u32)radeon_crtc->ss.percentage) /
1121 (100 * (u32)radeon_crtc->ss.percentage_divider);
Alex Deucher19eca432012-09-13 10:56:16 -04001122 radeon_crtc->ss.amount = (amount / 10) & ATOM_PPLL_SS_AMOUNT_V2_FBDIV_MASK;
1123 radeon_crtc->ss.amount |= ((amount - (amount / 10)) << ATOM_PPLL_SS_AMOUNT_V2_NFRAC_SHIFT) &
Alex Deucherba032a52010-10-04 17:13:01 -04001124 ATOM_PPLL_SS_AMOUNT_V2_NFRAC_MASK;
Alex Deucher19eca432012-09-13 10:56:16 -04001125 if (radeon_crtc->ss.type & ATOM_PPLL_SS_TYPE_V2_CENTRE_SPREAD)
Alex Deucher18f8f522014-01-15 13:41:31 -05001126 step_size = (4 * amount * ref_div * ((u32)radeon_crtc->ss.rate * 2048)) /
Alex Deucherba032a52010-10-04 17:13:01 -04001127 (125 * 25 * pll->reference_freq / 100);
1128 else
Alex Deucher18f8f522014-01-15 13:41:31 -05001129 step_size = (2 * amount * ref_div * ((u32)radeon_crtc->ss.rate * 2048)) /
Alex Deucherba032a52010-10-04 17:13:01 -04001130 (125 * 25 * pll->reference_freq / 100);
Alex Deucher19eca432012-09-13 10:56:16 -04001131 radeon_crtc->ss.step = step_size;
Alex Deucherba032a52010-10-04 17:13:01 -04001132 }
1133
Alex Deucher19eca432012-09-13 10:56:16 -04001134 atombios_crtc_program_ss(rdev, ATOM_ENABLE, radeon_crtc->pll_id,
1135 radeon_crtc->crtc_id, &radeon_crtc->ss);
Alex Deucherba032a52010-10-04 17:13:01 -04001136 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001137}
1138
Alex Deucherc9417bd2011-02-06 14:23:26 -05001139static int dce4_crtc_do_set_base(struct drm_crtc *crtc,
1140 struct drm_framebuffer *fb,
1141 int x, int y, int atomic)
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001142{
1143 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
1144 struct drm_device *dev = crtc->dev;
1145 struct radeon_device *rdev = dev->dev_private;
1146 struct radeon_framebuffer *radeon_fb;
Chris Ball4dd19b02010-09-26 06:47:23 -05001147 struct drm_framebuffer *target_fb;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001148 struct drm_gem_object *obj;
1149 struct radeon_bo *rbo;
1150 uint64_t fb_location;
1151 uint32_t fb_format, fb_pitch_pixels, tiling_flags;
Jerome Glisse285484e2011-12-16 17:03:42 -05001152 unsigned bankw, bankh, mtaspect, tile_split;
Alex Deucherfa6bee42011-01-25 11:55:50 -05001153 u32 fb_swap = EVERGREEN_GRPH_ENDIAN_SWAP(EVERGREEN_GRPH_ENDIAN_NONE);
Alex Deucheradcfde52011-05-27 10:05:03 -04001154 u32 tmp, viewport_w, viewport_h;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001155 int r;
Mario Kleiner4366f3b2014-06-07 03:38:11 +02001156 bool bypass_lut = false;
Eric Engestrom90844f02016-08-15 01:02:38 +01001157 const char *format_name;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001158
1159 /* no fb bound */
Matt Roperf4510a22014-04-01 15:22:40 -07001160 if (!atomic && !crtc->primary->fb) {
Dave Airlied9fdaaf2010-08-02 10:42:55 +10001161 DRM_DEBUG_KMS("No FB bound\n");
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001162 return 0;
1163 }
1164
Chris Ball4dd19b02010-09-26 06:47:23 -05001165 if (atomic) {
1166 radeon_fb = to_radeon_framebuffer(fb);
1167 target_fb = fb;
1168 }
1169 else {
Matt Roperf4510a22014-04-01 15:22:40 -07001170 radeon_fb = to_radeon_framebuffer(crtc->primary->fb);
1171 target_fb = crtc->primary->fb;
Chris Ball4dd19b02010-09-26 06:47:23 -05001172 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001173
Chris Ball4dd19b02010-09-26 06:47:23 -05001174 /* If atomic, assume fb object is pinned & idle & fenced and
1175 * just update base pointers
1176 */
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001177 obj = radeon_fb->obj;
Daniel Vetter7e4d15d2011-02-18 17:59:17 +01001178 rbo = gem_to_radeon_bo(obj);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001179 r = radeon_bo_reserve(rbo, false);
1180 if (unlikely(r != 0))
1181 return r;
Chris Ball4dd19b02010-09-26 06:47:23 -05001182
1183 if (atomic)
1184 fb_location = radeon_bo_gpu_offset(rbo);
1185 else {
1186 r = radeon_bo_pin(rbo, RADEON_GEM_DOMAIN_VRAM, &fb_location);
1187 if (unlikely(r != 0)) {
1188 radeon_bo_unreserve(rbo);
1189 return -EINVAL;
1190 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001191 }
Chris Ball4dd19b02010-09-26 06:47:23 -05001192
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001193 radeon_bo_get_tiling_flags(rbo, &tiling_flags, NULL);
1194 radeon_bo_unreserve(rbo);
1195
Fredrik Höglund8bae4272013-09-21 17:15:36 +02001196 switch (target_fb->pixel_format) {
1197 case DRM_FORMAT_C8:
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001198 fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_8BPP) |
1199 EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_INDEXED));
1200 break;
Fredrik Höglund8bae4272013-09-21 17:15:36 +02001201 case DRM_FORMAT_XRGB4444:
1202 case DRM_FORMAT_ARGB4444:
1203 fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_16BPP) |
1204 EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB4444));
1205#ifdef __BIG_ENDIAN
1206 fb_swap = EVERGREEN_GRPH_ENDIAN_SWAP(EVERGREEN_GRPH_ENDIAN_8IN16);
1207#endif
1208 break;
1209 case DRM_FORMAT_XRGB1555:
1210 case DRM_FORMAT_ARGB1555:
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001211 fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_16BPP) |
1212 EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB1555));
Fredrik Höglund8bae4272013-09-21 17:15:36 +02001213#ifdef __BIG_ENDIAN
1214 fb_swap = EVERGREEN_GRPH_ENDIAN_SWAP(EVERGREEN_GRPH_ENDIAN_8IN16);
1215#endif
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001216 break;
Fredrik Höglund8bae4272013-09-21 17:15:36 +02001217 case DRM_FORMAT_BGRX5551:
1218 case DRM_FORMAT_BGRA5551:
1219 fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_16BPP) |
1220 EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_BGRA5551));
1221#ifdef __BIG_ENDIAN
1222 fb_swap = EVERGREEN_GRPH_ENDIAN_SWAP(EVERGREEN_GRPH_ENDIAN_8IN16);
1223#endif
1224 break;
1225 case DRM_FORMAT_RGB565:
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001226 fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_16BPP) |
1227 EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB565));
Alex Deucherfa6bee42011-01-25 11:55:50 -05001228#ifdef __BIG_ENDIAN
1229 fb_swap = EVERGREEN_GRPH_ENDIAN_SWAP(EVERGREEN_GRPH_ENDIAN_8IN16);
1230#endif
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001231 break;
Fredrik Höglund8bae4272013-09-21 17:15:36 +02001232 case DRM_FORMAT_XRGB8888:
1233 case DRM_FORMAT_ARGB8888:
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001234 fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_32BPP) |
1235 EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB8888));
Alex Deucherfa6bee42011-01-25 11:55:50 -05001236#ifdef __BIG_ENDIAN
1237 fb_swap = EVERGREEN_GRPH_ENDIAN_SWAP(EVERGREEN_GRPH_ENDIAN_8IN32);
1238#endif
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001239 break;
Fredrik Höglund8bae4272013-09-21 17:15:36 +02001240 case DRM_FORMAT_XRGB2101010:
1241 case DRM_FORMAT_ARGB2101010:
1242 fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_32BPP) |
1243 EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB2101010));
1244#ifdef __BIG_ENDIAN
1245 fb_swap = EVERGREEN_GRPH_ENDIAN_SWAP(EVERGREEN_GRPH_ENDIAN_8IN32);
1246#endif
Mario Kleiner4366f3b2014-06-07 03:38:11 +02001247 /* Greater 8 bpc fb needs to bypass hw-lut to retain precision */
1248 bypass_lut = true;
Fredrik Höglund8bae4272013-09-21 17:15:36 +02001249 break;
1250 case DRM_FORMAT_BGRX1010102:
1251 case DRM_FORMAT_BGRA1010102:
1252 fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_32BPP) |
1253 EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_BGRA1010102));
1254#ifdef __BIG_ENDIAN
1255 fb_swap = EVERGREEN_GRPH_ENDIAN_SWAP(EVERGREEN_GRPH_ENDIAN_8IN32);
1256#endif
Mario Kleiner4366f3b2014-06-07 03:38:11 +02001257 /* Greater 8 bpc fb needs to bypass hw-lut to retain precision */
1258 bypass_lut = true;
Fredrik Höglund8bae4272013-09-21 17:15:36 +02001259 break;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001260 default:
Eric Engestrom90844f02016-08-15 01:02:38 +01001261 format_name = drm_get_format_name(target_fb->pixel_format);
1262 DRM_ERROR("Unsupported screen format %s\n", format_name);
1263 kfree(format_name);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001264 return -EINVAL;
1265 }
1266
Alex Deucher392e3722011-11-28 14:49:27 -05001267 if (tiling_flags & RADEON_TILING_MACRO) {
Marek Olšáke3ea94a2013-12-23 17:11:36 +01001268 evergreen_tiling_fields(tiling_flags, &bankw, &bankh, &mtaspect, &tile_split);
Alex Deucher392e3722011-11-28 14:49:27 -05001269
Marek Olšáke3ea94a2013-12-23 17:11:36 +01001270 /* Set NUM_BANKS. */
Alex Deucher6d8ea7d2014-02-17 14:16:31 -05001271 if (rdev->family >= CHIP_TAHITI) {
Michel Dänzere9d14ae2014-04-22 16:53:52 +09001272 unsigned index, num_banks;
Marek Olšáke3ea94a2013-12-23 17:11:36 +01001273
Michel Dänzere9d14ae2014-04-22 16:53:52 +09001274 if (rdev->family >= CHIP_BONAIRE) {
1275 unsigned tileb, tile_split_bytes;
Marek Olšáke3ea94a2013-12-23 17:11:36 +01001276
Michel Dänzere9d14ae2014-04-22 16:53:52 +09001277 /* Calculate the macrotile mode index. */
1278 tile_split_bytes = 64 << tile_split;
1279 tileb = 8 * 8 * target_fb->bits_per_pixel / 8;
1280 tileb = min(tile_split_bytes, tileb);
Marek Olšáke3ea94a2013-12-23 17:11:36 +01001281
Michel Dänzere9d14ae2014-04-22 16:53:52 +09001282 for (index = 0; tileb > 64; index++)
1283 tileb >>= 1;
Marek Olšáke3ea94a2013-12-23 17:11:36 +01001284
Michel Dänzere9d14ae2014-04-22 16:53:52 +09001285 if (index >= 16) {
1286 DRM_ERROR("Wrong screen bpp (%u) or tile split (%u)\n",
1287 target_fb->bits_per_pixel, tile_split);
1288 return -EINVAL;
1289 }
1290
Alex Deucher6d8ea7d2014-02-17 14:16:31 -05001291 num_banks = (rdev->config.cik.macrotile_mode_array[index] >> 6) & 0x3;
Michel Dänzere9d14ae2014-04-22 16:53:52 +09001292 } else {
1293 switch (target_fb->bits_per_pixel) {
1294 case 8:
1295 index = 10;
1296 break;
1297 case 16:
1298 index = SI_TILE_MODE_COLOR_2D_SCANOUT_16BPP;
1299 break;
1300 default:
1301 case 32:
1302 index = SI_TILE_MODE_COLOR_2D_SCANOUT_32BPP;
1303 break;
1304 }
1305
Alex Deucher6d8ea7d2014-02-17 14:16:31 -05001306 num_banks = (rdev->config.si.tile_mode_array[index] >> 20) & 0x3;
Michel Dänzere9d14ae2014-04-22 16:53:52 +09001307 }
1308
Marek Olšáke3ea94a2013-12-23 17:11:36 +01001309 fb_format |= EVERGREEN_GRPH_NUM_BANKS(num_banks);
1310 } else {
Alex Deucher6d8ea7d2014-02-17 14:16:31 -05001311 /* NI and older. */
1312 if (rdev->family >= CHIP_CAYMAN)
Marek Olšáke3ea94a2013-12-23 17:11:36 +01001313 tmp = rdev->config.cayman.tile_config;
1314 else
1315 tmp = rdev->config.evergreen.tile_config;
1316
1317 switch ((tmp & 0xf0) >> 4) {
1318 case 0: /* 4 banks */
1319 fb_format |= EVERGREEN_GRPH_NUM_BANKS(EVERGREEN_ADDR_SURF_4_BANK);
1320 break;
1321 case 1: /* 8 banks */
1322 default:
1323 fb_format |= EVERGREEN_GRPH_NUM_BANKS(EVERGREEN_ADDR_SURF_8_BANK);
1324 break;
1325 case 2: /* 16 banks */
1326 fb_format |= EVERGREEN_GRPH_NUM_BANKS(EVERGREEN_ADDR_SURF_16_BANK);
1327 break;
1328 }
Alex Deucher392e3722011-11-28 14:49:27 -05001329 }
1330
Alex Deucher97d66322010-05-20 12:12:48 -04001331 fb_format |= EVERGREEN_GRPH_ARRAY_MODE(EVERGREEN_GRPH_ARRAY_2D_TILED_THIN1);
Jerome Glisse285484e2011-12-16 17:03:42 -05001332 fb_format |= EVERGREEN_GRPH_TILE_SPLIT(tile_split);
1333 fb_format |= EVERGREEN_GRPH_BANK_WIDTH(bankw);
1334 fb_format |= EVERGREEN_GRPH_BANK_HEIGHT(bankh);
1335 fb_format |= EVERGREEN_GRPH_MACRO_TILE_ASPECT(mtaspect);
Alex Deucher8da0e502012-07-11 18:38:29 -04001336 if (rdev->family >= CHIP_BONAIRE) {
1337 /* XXX need to know more about the surface tiling mode */
1338 fb_format |= CIK_GRPH_MICRO_TILE_MODE(CIK_DISPLAY_MICRO_TILING);
1339 }
Alex Deucher392e3722011-11-28 14:49:27 -05001340 } else if (tiling_flags & RADEON_TILING_MICRO)
Alex Deucher97d66322010-05-20 12:12:48 -04001341 fb_format |= EVERGREEN_GRPH_ARRAY_MODE(EVERGREEN_GRPH_ARRAY_1D_TILED_THIN1);
1342
Alex Deucher8da0e502012-07-11 18:38:29 -04001343 if (rdev->family >= CHIP_BONAIRE) {
Marek Olšák35a90522013-12-23 17:11:35 +01001344 /* Read the pipe config from the 2D TILED SCANOUT mode.
1345 * It should be the same for the other modes too, but not all
1346 * modes set the pipe config field. */
1347 u32 pipe_config = (rdev->config.cik.tile_mode_array[10] >> 6) & 0x1f;
1348
1349 fb_format |= CIK_GRPH_PIPE_CONFIG(pipe_config);
Alex Deucher8da0e502012-07-11 18:38:29 -04001350 } else if ((rdev->family == CHIP_TAHITI) ||
1351 (rdev->family == CHIP_PITCAIRN))
Alex Deucherb7019b22012-06-14 15:58:25 -04001352 fb_format |= SI_GRPH_PIPE_CONFIG(SI_ADDR_SURF_P8_32x32_8x16);
Alex Deucher227ae102013-12-11 11:43:58 -05001353 else if ((rdev->family == CHIP_VERDE) ||
1354 (rdev->family == CHIP_OLAND) ||
1355 (rdev->family == CHIP_HAINAN)) /* for completeness. HAINAN has no display hw */
Alex Deucherb7019b22012-06-14 15:58:25 -04001356 fb_format |= SI_GRPH_PIPE_CONFIG(SI_ADDR_SURF_P4_8x16);
1357
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001358 switch (radeon_crtc->crtc_id) {
1359 case 0:
1360 WREG32(AVIVO_D1VGA_CONTROL, 0);
1361 break;
1362 case 1:
1363 WREG32(AVIVO_D2VGA_CONTROL, 0);
1364 break;
1365 case 2:
1366 WREG32(EVERGREEN_D3VGA_CONTROL, 0);
1367 break;
1368 case 3:
1369 WREG32(EVERGREEN_D4VGA_CONTROL, 0);
1370 break;
1371 case 4:
1372 WREG32(EVERGREEN_D5VGA_CONTROL, 0);
1373 break;
1374 case 5:
1375 WREG32(EVERGREEN_D6VGA_CONTROL, 0);
1376 break;
1377 default:
1378 break;
1379 }
1380
Michel Dänzerc63dd752016-04-01 18:51:34 +09001381 /* Make sure surface address is updated at vertical blank rather than
1382 * horizontal blank
1383 */
1384 WREG32(EVERGREEN_GRPH_FLIP_CONTROL + radeon_crtc->crtc_offset, 0);
1385
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001386 WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
1387 upper_32_bits(fb_location));
1388 WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
1389 upper_32_bits(fb_location));
1390 WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
1391 (u32)fb_location & EVERGREEN_GRPH_SURFACE_ADDRESS_MASK);
1392 WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
1393 (u32) fb_location & EVERGREEN_GRPH_SURFACE_ADDRESS_MASK);
1394 WREG32(EVERGREEN_GRPH_CONTROL + radeon_crtc->crtc_offset, fb_format);
Alex Deucherfa6bee42011-01-25 11:55:50 -05001395 WREG32(EVERGREEN_GRPH_SWAP_CONTROL + radeon_crtc->crtc_offset, fb_swap);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001396
Mario Kleiner4366f3b2014-06-07 03:38:11 +02001397 /*
1398 * The LUT only has 256 slots for indexing by a 8 bpc fb. Bypass the LUT
1399 * for > 8 bpc scanout to avoid truncation of fb indices to 8 msb's, to
1400 * retain the full precision throughout the pipeline.
1401 */
1402 WREG32_P(EVERGREEN_GRPH_LUT_10BIT_BYPASS_CONTROL + radeon_crtc->crtc_offset,
1403 (bypass_lut ? EVERGREEN_LUT_10BIT_BYPASS_EN : 0),
1404 ~EVERGREEN_LUT_10BIT_BYPASS_EN);
1405
1406 if (bypass_lut)
1407 DRM_DEBUG_KMS("Bypassing hardware LUT due to 10 bit fb scanout.\n");
1408
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001409 WREG32(EVERGREEN_GRPH_SURFACE_OFFSET_X + radeon_crtc->crtc_offset, 0);
1410 WREG32(EVERGREEN_GRPH_SURFACE_OFFSET_Y + radeon_crtc->crtc_offset, 0);
1411 WREG32(EVERGREEN_GRPH_X_START + radeon_crtc->crtc_offset, 0);
1412 WREG32(EVERGREEN_GRPH_Y_START + radeon_crtc->crtc_offset, 0);
Chris Ball4dd19b02010-09-26 06:47:23 -05001413 WREG32(EVERGREEN_GRPH_X_END + radeon_crtc->crtc_offset, target_fb->width);
1414 WREG32(EVERGREEN_GRPH_Y_END + radeon_crtc->crtc_offset, target_fb->height);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001415
Ville Syrjälä01f2c772011-12-20 00:06:49 +02001416 fb_pitch_pixels = target_fb->pitches[0] / (target_fb->bits_per_pixel / 8);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001417 WREG32(EVERGREEN_GRPH_PITCH + radeon_crtc->crtc_offset, fb_pitch_pixels);
1418 WREG32(EVERGREEN_GRPH_ENABLE + radeon_crtc->crtc_offset, 1);
1419
Alex Deucher8da0e502012-07-11 18:38:29 -04001420 if (rdev->family >= CHIP_BONAIRE)
1421 WREG32(CIK_LB_DESKTOP_HEIGHT + radeon_crtc->crtc_offset,
1422 target_fb->height);
1423 else
1424 WREG32(EVERGREEN_DESKTOP_HEIGHT + radeon_crtc->crtc_offset,
1425 target_fb->height);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001426 x &= ~3;
1427 y &= ~1;
1428 WREG32(EVERGREEN_VIEWPORT_START + radeon_crtc->crtc_offset,
1429 (x << 16) | y);
Alex Deucheradcfde52011-05-27 10:05:03 -04001430 viewport_w = crtc->mode.hdisplay;
1431 viewport_h = (crtc->mode.vdisplay + 1) & ~1;
Alex Deucher77ae5f42015-03-03 17:00:43 -05001432 if ((rdev->family >= CHIP_BONAIRE) &&
1433 (crtc->mode.flags & DRM_MODE_FLAG_INTERLACE))
1434 viewport_h *= 2;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001435 WREG32(EVERGREEN_VIEWPORT_SIZE + radeon_crtc->crtc_offset,
Alex Deucheradcfde52011-05-27 10:05:03 -04001436 (viewport_w << 16) | viewport_h);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001437
Mario Kleinerf53f81b2014-07-03 03:45:02 +02001438 /* set pageflip to happen only at start of vblank interval (front porch) */
1439 WREG32(EVERGREEN_MASTER_UPDATE_MODE + radeon_crtc->crtc_offset, 3);
Alex Deucherfb9674b2011-04-02 09:15:50 -04001440
Matt Roperf4510a22014-04-01 15:22:40 -07001441 if (!atomic && fb && fb != crtc->primary->fb) {
Chris Ball4dd19b02010-09-26 06:47:23 -05001442 radeon_fb = to_radeon_framebuffer(fb);
Daniel Vetter7e4d15d2011-02-18 17:59:17 +01001443 rbo = gem_to_radeon_bo(radeon_fb->obj);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001444 r = radeon_bo_reserve(rbo, false);
1445 if (unlikely(r != 0))
1446 return r;
1447 radeon_bo_unpin(rbo);
1448 radeon_bo_unreserve(rbo);
1449 }
1450
1451 /* Bytes per pixel may have changed */
1452 radeon_bandwidth_update(rdev);
1453
1454 return 0;
1455}
1456
Chris Ball4dd19b02010-09-26 06:47:23 -05001457static int avivo_crtc_do_set_base(struct drm_crtc *crtc,
1458 struct drm_framebuffer *fb,
1459 int x, int y, int atomic)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001460{
1461 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
1462 struct drm_device *dev = crtc->dev;
1463 struct radeon_device *rdev = dev->dev_private;
1464 struct radeon_framebuffer *radeon_fb;
1465 struct drm_gem_object *obj;
Jerome Glisse4c788672009-11-20 14:29:23 +01001466 struct radeon_bo *rbo;
Chris Ball4dd19b02010-09-26 06:47:23 -05001467 struct drm_framebuffer *target_fb;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001468 uint64_t fb_location;
Dave Airliee024e112009-06-24 09:48:08 +10001469 uint32_t fb_format, fb_pitch_pixels, tiling_flags;
Alex Deucherfa6bee42011-01-25 11:55:50 -05001470 u32 fb_swap = R600_D1GRPH_SWAP_ENDIAN_NONE;
Michel Dänzerc63dd752016-04-01 18:51:34 +09001471 u32 viewport_w, viewport_h;
Jerome Glisse4c788672009-11-20 14:29:23 +01001472 int r;
Mario Kleiner4366f3b2014-06-07 03:38:11 +02001473 bool bypass_lut = false;
Eric Engestrom90844f02016-08-15 01:02:38 +01001474 const char *format_name;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001475
Jerome Glisse2de3b482009-11-17 14:08:55 -08001476 /* no fb bound */
Matt Roperf4510a22014-04-01 15:22:40 -07001477 if (!atomic && !crtc->primary->fb) {
Dave Airlied9fdaaf2010-08-02 10:42:55 +10001478 DRM_DEBUG_KMS("No FB bound\n");
Jerome Glisse2de3b482009-11-17 14:08:55 -08001479 return 0;
1480 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001481
Chris Ball4dd19b02010-09-26 06:47:23 -05001482 if (atomic) {
1483 radeon_fb = to_radeon_framebuffer(fb);
1484 target_fb = fb;
1485 }
1486 else {
Matt Roperf4510a22014-04-01 15:22:40 -07001487 radeon_fb = to_radeon_framebuffer(crtc->primary->fb);
1488 target_fb = crtc->primary->fb;
Chris Ball4dd19b02010-09-26 06:47:23 -05001489 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001490
1491 obj = radeon_fb->obj;
Daniel Vetter7e4d15d2011-02-18 17:59:17 +01001492 rbo = gem_to_radeon_bo(obj);
Jerome Glisse4c788672009-11-20 14:29:23 +01001493 r = radeon_bo_reserve(rbo, false);
1494 if (unlikely(r != 0))
1495 return r;
Chris Ball4dd19b02010-09-26 06:47:23 -05001496
1497 /* If atomic, assume fb object is pinned & idle & fenced and
1498 * just update base pointers
1499 */
1500 if (atomic)
1501 fb_location = radeon_bo_gpu_offset(rbo);
1502 else {
1503 r = radeon_bo_pin(rbo, RADEON_GEM_DOMAIN_VRAM, &fb_location);
1504 if (unlikely(r != 0)) {
1505 radeon_bo_unreserve(rbo);
1506 return -EINVAL;
1507 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001508 }
Jerome Glisse4c788672009-11-20 14:29:23 +01001509 radeon_bo_get_tiling_flags(rbo, &tiling_flags, NULL);
1510 radeon_bo_unreserve(rbo);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001511
Fredrik Höglund8bae4272013-09-21 17:15:36 +02001512 switch (target_fb->pixel_format) {
1513 case DRM_FORMAT_C8:
Dave Airlie41456df2009-09-16 10:15:21 +10001514 fb_format =
1515 AVIVO_D1GRPH_CONTROL_DEPTH_8BPP |
1516 AVIVO_D1GRPH_CONTROL_8BPP_INDEXED;
1517 break;
Fredrik Höglund8bae4272013-09-21 17:15:36 +02001518 case DRM_FORMAT_XRGB4444:
1519 case DRM_FORMAT_ARGB4444:
1520 fb_format =
1521 AVIVO_D1GRPH_CONTROL_DEPTH_16BPP |
1522 AVIVO_D1GRPH_CONTROL_16BPP_ARGB4444;
1523#ifdef __BIG_ENDIAN
1524 fb_swap = R600_D1GRPH_SWAP_ENDIAN_16BIT;
1525#endif
1526 break;
1527 case DRM_FORMAT_XRGB1555:
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001528 fb_format =
1529 AVIVO_D1GRPH_CONTROL_DEPTH_16BPP |
1530 AVIVO_D1GRPH_CONTROL_16BPP_ARGB1555;
Fredrik Höglund8bae4272013-09-21 17:15:36 +02001531#ifdef __BIG_ENDIAN
1532 fb_swap = R600_D1GRPH_SWAP_ENDIAN_16BIT;
1533#endif
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001534 break;
Fredrik Höglund8bae4272013-09-21 17:15:36 +02001535 case DRM_FORMAT_RGB565:
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001536 fb_format =
1537 AVIVO_D1GRPH_CONTROL_DEPTH_16BPP |
1538 AVIVO_D1GRPH_CONTROL_16BPP_RGB565;
Alex Deucherfa6bee42011-01-25 11:55:50 -05001539#ifdef __BIG_ENDIAN
1540 fb_swap = R600_D1GRPH_SWAP_ENDIAN_16BIT;
1541#endif
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001542 break;
Fredrik Höglund8bae4272013-09-21 17:15:36 +02001543 case DRM_FORMAT_XRGB8888:
1544 case DRM_FORMAT_ARGB8888:
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001545 fb_format =
1546 AVIVO_D1GRPH_CONTROL_DEPTH_32BPP |
1547 AVIVO_D1GRPH_CONTROL_32BPP_ARGB8888;
Alex Deucherfa6bee42011-01-25 11:55:50 -05001548#ifdef __BIG_ENDIAN
1549 fb_swap = R600_D1GRPH_SWAP_ENDIAN_32BIT;
1550#endif
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001551 break;
Fredrik Höglund8bae4272013-09-21 17:15:36 +02001552 case DRM_FORMAT_XRGB2101010:
1553 case DRM_FORMAT_ARGB2101010:
1554 fb_format =
1555 AVIVO_D1GRPH_CONTROL_DEPTH_32BPP |
1556 AVIVO_D1GRPH_CONTROL_32BPP_ARGB2101010;
1557#ifdef __BIG_ENDIAN
1558 fb_swap = R600_D1GRPH_SWAP_ENDIAN_32BIT;
1559#endif
Mario Kleiner4366f3b2014-06-07 03:38:11 +02001560 /* Greater 8 bpc fb needs to bypass hw-lut to retain precision */
1561 bypass_lut = true;
Fredrik Höglund8bae4272013-09-21 17:15:36 +02001562 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001563 default:
Eric Engestrom90844f02016-08-15 01:02:38 +01001564 format_name = drm_get_format_name(target_fb->pixel_format);
1565 DRM_ERROR("Unsupported screen format %s\n", format_name);
1566 kfree(format_name);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001567 return -EINVAL;
1568 }
1569
Alex Deucher40c4ac12010-05-20 12:04:59 -04001570 if (rdev->family >= CHIP_R600) {
1571 if (tiling_flags & RADEON_TILING_MACRO)
1572 fb_format |= R600_D1GRPH_ARRAY_MODE_2D_TILED_THIN1;
1573 else if (tiling_flags & RADEON_TILING_MICRO)
1574 fb_format |= R600_D1GRPH_ARRAY_MODE_1D_TILED_THIN1;
1575 } else {
1576 if (tiling_flags & RADEON_TILING_MACRO)
1577 fb_format |= AVIVO_D1GRPH_MACRO_ADDRESS_MODE;
Dave Airliecf2f05d2009-12-08 15:45:13 +10001578
Alex Deucher40c4ac12010-05-20 12:04:59 -04001579 if (tiling_flags & RADEON_TILING_MICRO)
1580 fb_format |= AVIVO_D1GRPH_TILED;
1581 }
Dave Airliee024e112009-06-24 09:48:08 +10001582
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001583 if (radeon_crtc->crtc_id == 0)
1584 WREG32(AVIVO_D1VGA_CONTROL, 0);
1585 else
1586 WREG32(AVIVO_D2VGA_CONTROL, 0);
Alex Deucherc290dad2009-10-22 16:12:34 -04001587
Michel Dänzerc63dd752016-04-01 18:51:34 +09001588 /* Make sure surface address is update at vertical blank rather than
1589 * horizontal blank
1590 */
1591 WREG32(AVIVO_D1GRPH_FLIP_CONTROL + radeon_crtc->crtc_offset, 0);
1592
Alex Deucherc290dad2009-10-22 16:12:34 -04001593 if (rdev->family >= CHIP_RV770) {
1594 if (radeon_crtc->crtc_id) {
Alex Deucher95347872010-09-01 17:20:42 -04001595 WREG32(R700_D2GRPH_PRIMARY_SURFACE_ADDRESS_HIGH, upper_32_bits(fb_location));
1596 WREG32(R700_D2GRPH_SECONDARY_SURFACE_ADDRESS_HIGH, upper_32_bits(fb_location));
Alex Deucherc290dad2009-10-22 16:12:34 -04001597 } else {
Alex Deucher95347872010-09-01 17:20:42 -04001598 WREG32(R700_D1GRPH_PRIMARY_SURFACE_ADDRESS_HIGH, upper_32_bits(fb_location));
1599 WREG32(R700_D1GRPH_SECONDARY_SURFACE_ADDRESS_HIGH, upper_32_bits(fb_location));
Alex Deucherc290dad2009-10-22 16:12:34 -04001600 }
1601 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001602 WREG32(AVIVO_D1GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
1603 (u32) fb_location);
1604 WREG32(AVIVO_D1GRPH_SECONDARY_SURFACE_ADDRESS +
1605 radeon_crtc->crtc_offset, (u32) fb_location);
1606 WREG32(AVIVO_D1GRPH_CONTROL + radeon_crtc->crtc_offset, fb_format);
Alex Deucherfa6bee42011-01-25 11:55:50 -05001607 if (rdev->family >= CHIP_R600)
1608 WREG32(R600_D1GRPH_SWAP_CONTROL + radeon_crtc->crtc_offset, fb_swap);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001609
Mario Kleiner4366f3b2014-06-07 03:38:11 +02001610 /* LUT only has 256 slots for 8 bpc fb. Bypass for > 8 bpc scanout for precision */
1611 WREG32_P(AVIVO_D1GRPH_LUT_SEL + radeon_crtc->crtc_offset,
1612 (bypass_lut ? AVIVO_LUT_10BIT_BYPASS_EN : 0), ~AVIVO_LUT_10BIT_BYPASS_EN);
1613
1614 if (bypass_lut)
1615 DRM_DEBUG_KMS("Bypassing hardware LUT due to 10 bit fb scanout.\n");
1616
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001617 WREG32(AVIVO_D1GRPH_SURFACE_OFFSET_X + radeon_crtc->crtc_offset, 0);
1618 WREG32(AVIVO_D1GRPH_SURFACE_OFFSET_Y + radeon_crtc->crtc_offset, 0);
1619 WREG32(AVIVO_D1GRPH_X_START + radeon_crtc->crtc_offset, 0);
1620 WREG32(AVIVO_D1GRPH_Y_START + radeon_crtc->crtc_offset, 0);
Chris Ball4dd19b02010-09-26 06:47:23 -05001621 WREG32(AVIVO_D1GRPH_X_END + radeon_crtc->crtc_offset, target_fb->width);
1622 WREG32(AVIVO_D1GRPH_Y_END + radeon_crtc->crtc_offset, target_fb->height);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001623
Ville Syrjälä01f2c772011-12-20 00:06:49 +02001624 fb_pitch_pixels = target_fb->pitches[0] / (target_fb->bits_per_pixel / 8);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001625 WREG32(AVIVO_D1GRPH_PITCH + radeon_crtc->crtc_offset, fb_pitch_pixels);
1626 WREG32(AVIVO_D1GRPH_ENABLE + radeon_crtc->crtc_offset, 1);
1627
1628 WREG32(AVIVO_D1MODE_DESKTOP_HEIGHT + radeon_crtc->crtc_offset,
Michel Dänzer1b619252012-02-01 12:09:55 +01001629 target_fb->height);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001630 x &= ~3;
1631 y &= ~1;
1632 WREG32(AVIVO_D1MODE_VIEWPORT_START + radeon_crtc->crtc_offset,
1633 (x << 16) | y);
Alex Deucheradcfde52011-05-27 10:05:03 -04001634 viewport_w = crtc->mode.hdisplay;
1635 viewport_h = (crtc->mode.vdisplay + 1) & ~1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001636 WREG32(AVIVO_D1MODE_VIEWPORT_SIZE + radeon_crtc->crtc_offset,
Alex Deucheradcfde52011-05-27 10:05:03 -04001637 (viewport_w << 16) | viewport_h);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001638
Mario Kleinerf53f81b2014-07-03 03:45:02 +02001639 /* set pageflip to happen only at start of vblank interval (front porch) */
1640 WREG32(AVIVO_D1MODE_MASTER_UPDATE_MODE + radeon_crtc->crtc_offset, 3);
Alex Deucherfb9674b2011-04-02 09:15:50 -04001641
Matt Roperf4510a22014-04-01 15:22:40 -07001642 if (!atomic && fb && fb != crtc->primary->fb) {
Chris Ball4dd19b02010-09-26 06:47:23 -05001643 radeon_fb = to_radeon_framebuffer(fb);
Daniel Vetter7e4d15d2011-02-18 17:59:17 +01001644 rbo = gem_to_radeon_bo(radeon_fb->obj);
Jerome Glisse4c788672009-11-20 14:29:23 +01001645 r = radeon_bo_reserve(rbo, false);
1646 if (unlikely(r != 0))
1647 return r;
1648 radeon_bo_unpin(rbo);
1649 radeon_bo_unreserve(rbo);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001650 }
Michel Dänzerf30f37d2009-10-08 10:44:09 +02001651
1652 /* Bytes per pixel may have changed */
1653 radeon_bandwidth_update(rdev);
1654
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001655 return 0;
1656}
1657
Alex Deucher54f088a2010-01-19 16:34:01 -05001658int atombios_crtc_set_base(struct drm_crtc *crtc, int x, int y,
1659 struct drm_framebuffer *old_fb)
1660{
1661 struct drm_device *dev = crtc->dev;
1662 struct radeon_device *rdev = dev->dev_private;
1663
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001664 if (ASIC_IS_DCE4(rdev))
Alex Deucherc9417bd2011-02-06 14:23:26 -05001665 return dce4_crtc_do_set_base(crtc, old_fb, x, y, 0);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001666 else if (ASIC_IS_AVIVO(rdev))
Chris Ball4dd19b02010-09-26 06:47:23 -05001667 return avivo_crtc_do_set_base(crtc, old_fb, x, y, 0);
Alex Deucher54f088a2010-01-19 16:34:01 -05001668 else
Chris Ball4dd19b02010-09-26 06:47:23 -05001669 return radeon_crtc_do_set_base(crtc, old_fb, x, y, 0);
1670}
1671
1672int atombios_crtc_set_base_atomic(struct drm_crtc *crtc,
Jérome Glisse3cf8bb12016-03-16 12:56:45 +01001673 struct drm_framebuffer *fb,
Jason Wessel21c74a82010-10-13 14:09:44 -05001674 int x, int y, enum mode_set_atomic state)
Chris Ball4dd19b02010-09-26 06:47:23 -05001675{
Jérome Glisse3cf8bb12016-03-16 12:56:45 +01001676 struct drm_device *dev = crtc->dev;
1677 struct radeon_device *rdev = dev->dev_private;
Chris Ball4dd19b02010-09-26 06:47:23 -05001678
1679 if (ASIC_IS_DCE4(rdev))
Alex Deucherc9417bd2011-02-06 14:23:26 -05001680 return dce4_crtc_do_set_base(crtc, fb, x, y, 1);
Chris Ball4dd19b02010-09-26 06:47:23 -05001681 else if (ASIC_IS_AVIVO(rdev))
1682 return avivo_crtc_do_set_base(crtc, fb, x, y, 1);
1683 else
1684 return radeon_crtc_do_set_base(crtc, fb, x, y, 1);
Alex Deucher54f088a2010-01-19 16:34:01 -05001685}
1686
Alex Deucher615e0cb2010-01-20 16:22:53 -05001687/* properly set additional regs when using atombios */
1688static void radeon_legacy_atom_fixup(struct drm_crtc *crtc)
1689{
1690 struct drm_device *dev = crtc->dev;
1691 struct radeon_device *rdev = dev->dev_private;
1692 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
1693 u32 disp_merge_cntl;
1694
1695 switch (radeon_crtc->crtc_id) {
1696 case 0:
1697 disp_merge_cntl = RREG32(RADEON_DISP_MERGE_CNTL);
1698 disp_merge_cntl &= ~RADEON_DISP_RGB_OFFSET_EN;
1699 WREG32(RADEON_DISP_MERGE_CNTL, disp_merge_cntl);
1700 break;
1701 case 1:
1702 disp_merge_cntl = RREG32(RADEON_DISP2_MERGE_CNTL);
1703 disp_merge_cntl &= ~RADEON_DISP2_RGB_OFFSET_EN;
1704 WREG32(RADEON_DISP2_MERGE_CNTL, disp_merge_cntl);
1705 WREG32(RADEON_FP_H2_SYNC_STRT_WID, RREG32(RADEON_CRTC2_H_SYNC_STRT_WID));
1706 WREG32(RADEON_FP_V2_SYNC_STRT_WID, RREG32(RADEON_CRTC2_V_SYNC_STRT_WID));
1707 break;
1708 }
1709}
1710
Alex Deucherf3dd8502012-08-31 11:56:50 -04001711/**
1712 * radeon_get_pll_use_mask - look up a mask of which pplls are in use
1713 *
1714 * @crtc: drm crtc
1715 *
1716 * Returns the mask of which PPLLs (Pixel PLLs) are in use.
1717 */
1718static u32 radeon_get_pll_use_mask(struct drm_crtc *crtc)
1719{
1720 struct drm_device *dev = crtc->dev;
1721 struct drm_crtc *test_crtc;
Alex Deucher57b35e22012-09-17 17:34:45 -04001722 struct radeon_crtc *test_radeon_crtc;
Alex Deucherf3dd8502012-08-31 11:56:50 -04001723 u32 pll_in_use = 0;
1724
1725 list_for_each_entry(test_crtc, &dev->mode_config.crtc_list, head) {
1726 if (crtc == test_crtc)
1727 continue;
1728
Alex Deucher57b35e22012-09-17 17:34:45 -04001729 test_radeon_crtc = to_radeon_crtc(test_crtc);
1730 if (test_radeon_crtc->pll_id != ATOM_PPLL_INVALID)
1731 pll_in_use |= (1 << test_radeon_crtc->pll_id);
Alex Deucherf3dd8502012-08-31 11:56:50 -04001732 }
1733 return pll_in_use;
1734}
1735
1736/**
1737 * radeon_get_shared_dp_ppll - return the PPLL used by another crtc for DP
1738 *
1739 * @crtc: drm crtc
1740 *
1741 * Returns the PPLL (Pixel PLL) used by another crtc/encoder which is
1742 * also in DP mode. For DP, a single PPLL can be used for all DP
1743 * crtcs/encoders.
1744 */
1745static int radeon_get_shared_dp_ppll(struct drm_crtc *crtc)
1746{
1747 struct drm_device *dev = crtc->dev;
Lucas Stache3c00d82016-05-05 10:16:44 -04001748 struct radeon_device *rdev = dev->dev_private;
Alex Deucher57b35e22012-09-17 17:34:45 -04001749 struct drm_crtc *test_crtc;
Alex Deucher5df31962012-09-13 11:52:08 -04001750 struct radeon_crtc *test_radeon_crtc;
Alex Deucherf3dd8502012-08-31 11:56:50 -04001751
Alex Deucher57b35e22012-09-17 17:34:45 -04001752 list_for_each_entry(test_crtc, &dev->mode_config.crtc_list, head) {
1753 if (crtc == test_crtc)
1754 continue;
1755 test_radeon_crtc = to_radeon_crtc(test_crtc);
1756 if (test_radeon_crtc->encoder &&
1757 ENCODER_MODE_IS_DP(atombios_get_encoder_mode(test_radeon_crtc->encoder))) {
Lucas Stache3c00d82016-05-05 10:16:44 -04001758 /* PPLL2 is exclusive to UNIPHYA on DCE61 */
1759 if (ASIC_IS_DCE61(rdev) && !ASIC_IS_DCE8(rdev) &&
1760 test_radeon_crtc->pll_id == ATOM_PPLL2)
1761 continue;
Alex Deucher57b35e22012-09-17 17:34:45 -04001762 /* for DP use the same PLL for all */
1763 if (test_radeon_crtc->pll_id != ATOM_PPLL_INVALID)
1764 return test_radeon_crtc->pll_id;
Alex Deucherf3dd8502012-08-31 11:56:50 -04001765 }
1766 }
1767 return ATOM_PPLL_INVALID;
1768}
1769
1770/**
Alex Deucher2f454cf2012-09-12 18:54:14 -04001771 * radeon_get_shared_nondp_ppll - return the PPLL used by another non-DP crtc
1772 *
1773 * @crtc: drm crtc
1774 * @encoder: drm encoder
1775 *
1776 * Returns the PPLL (Pixel PLL) used by another non-DP crtc/encoder which can
1777 * be shared (i.e., same clock).
1778 */
Alex Deucher5df31962012-09-13 11:52:08 -04001779static int radeon_get_shared_nondp_ppll(struct drm_crtc *crtc)
Alex Deucher2f454cf2012-09-12 18:54:14 -04001780{
Alex Deucher5df31962012-09-13 11:52:08 -04001781 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
Alex Deucher2f454cf2012-09-12 18:54:14 -04001782 struct drm_device *dev = crtc->dev;
Lucas Stache3c00d82016-05-05 10:16:44 -04001783 struct radeon_device *rdev = dev->dev_private;
Alex Deucher9642ac02012-09-13 12:43:41 -04001784 struct drm_crtc *test_crtc;
Alex Deucher5df31962012-09-13 11:52:08 -04001785 struct radeon_crtc *test_radeon_crtc;
Alex Deucher9642ac02012-09-13 12:43:41 -04001786 u32 adjusted_clock, test_adjusted_clock;
Alex Deucher2f454cf2012-09-12 18:54:14 -04001787
Alex Deucher9642ac02012-09-13 12:43:41 -04001788 adjusted_clock = radeon_crtc->adjusted_clock;
1789
1790 if (adjusted_clock == 0)
1791 return ATOM_PPLL_INVALID;
Alex Deucher2f454cf2012-09-12 18:54:14 -04001792
Alex Deucher57b35e22012-09-17 17:34:45 -04001793 list_for_each_entry(test_crtc, &dev->mode_config.crtc_list, head) {
1794 if (crtc == test_crtc)
1795 continue;
1796 test_radeon_crtc = to_radeon_crtc(test_crtc);
1797 if (test_radeon_crtc->encoder &&
1798 !ENCODER_MODE_IS_DP(atombios_get_encoder_mode(test_radeon_crtc->encoder))) {
Lucas Stache3c00d82016-05-05 10:16:44 -04001799 /* PPLL2 is exclusive to UNIPHYA on DCE61 */
1800 if (ASIC_IS_DCE61(rdev) && !ASIC_IS_DCE8(rdev) &&
1801 test_radeon_crtc->pll_id == ATOM_PPLL2)
1802 continue;
Alex Deucher57b35e22012-09-17 17:34:45 -04001803 /* check if we are already driving this connector with another crtc */
1804 if (test_radeon_crtc->connector == radeon_crtc->connector) {
1805 /* if we are, return that pll */
1806 if (test_radeon_crtc->pll_id != ATOM_PPLL_INVALID)
Alex Deucher5df31962012-09-13 11:52:08 -04001807 return test_radeon_crtc->pll_id;
Alex Deucher2f454cf2012-09-12 18:54:14 -04001808 }
Alex Deucher57b35e22012-09-17 17:34:45 -04001809 /* for non-DP check the clock */
1810 test_adjusted_clock = test_radeon_crtc->adjusted_clock;
1811 if ((crtc->mode.clock == test_crtc->mode.clock) &&
1812 (adjusted_clock == test_adjusted_clock) &&
1813 (radeon_crtc->ss_enabled == test_radeon_crtc->ss_enabled) &&
Alex Deucher6fb3c022015-06-10 01:29:14 -04001814 (test_radeon_crtc->pll_id != ATOM_PPLL_INVALID))
Alex Deucher57b35e22012-09-17 17:34:45 -04001815 return test_radeon_crtc->pll_id;
Alex Deucher2f454cf2012-09-12 18:54:14 -04001816 }
1817 }
1818 return ATOM_PPLL_INVALID;
1819}
1820
1821/**
Alex Deucherf3dd8502012-08-31 11:56:50 -04001822 * radeon_atom_pick_pll - Allocate a PPLL for use by the crtc.
1823 *
1824 * @crtc: drm crtc
1825 *
1826 * Returns the PPLL (Pixel PLL) to be used by the crtc. For DP monitors
1827 * a single PPLL can be used for all DP crtcs/encoders. For non-DP
1828 * monitors a dedicated PPLL must be used. If a particular board has
1829 * an external DP PLL, return ATOM_PPLL_INVALID to skip PLL programming
1830 * as there is no need to program the PLL itself. If we are not able to
1831 * allocate a PLL, return ATOM_PPLL_INVALID to skip PLL programming to
1832 * avoid messing up an existing monitor.
1833 *
1834 * Asic specific PLL information
1835 *
Alex Deucher0331f672012-09-14 11:57:21 -04001836 * DCE 8.x
1837 * KB/KV
1838 * - PPLL1, PPLL2 are available for all UNIPHY (both DP and non-DP)
1839 * CI
1840 * - PPLL0, PPLL1, PPLL2 are available for all UNIPHY (both DP and non-DP) and DAC
1841 *
Alex Deucherf3dd8502012-08-31 11:56:50 -04001842 * DCE 6.1
1843 * - PPLL2 is only available to UNIPHYA (both DP and non-DP)
1844 * - PPLL0, PPLL1 are available for UNIPHYB/C/D/E/F (both DP and non-DP)
1845 *
1846 * DCE 6.0
1847 * - PPLL0 is available to all UNIPHY (DP only)
1848 * - PPLL1, PPLL2 are available for all UNIPHY (both DP and non-DP) and DAC
1849 *
1850 * DCE 5.0
1851 * - DCPLL is available to all UNIPHY (DP only)
1852 * - PPLL1, PPLL2 are available for all UNIPHY (both DP and non-DP) and DAC
1853 *
1854 * DCE 3.0/4.0/4.1
1855 * - PPLL1, PPLL2 are available for all UNIPHY (both DP and non-DP) and DAC
1856 *
1857 */
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001858static int radeon_atom_pick_pll(struct drm_crtc *crtc)
1859{
Alex Deucher5df31962012-09-13 11:52:08 -04001860 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001861 struct drm_device *dev = crtc->dev;
1862 struct radeon_device *rdev = dev->dev_private;
Alex Deucher5df31962012-09-13 11:52:08 -04001863 struct radeon_encoder *radeon_encoder =
1864 to_radeon_encoder(radeon_crtc->encoder);
Alex Deucherf3dd8502012-08-31 11:56:50 -04001865 u32 pll_in_use;
1866 int pll;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001867
Alex Deucher0331f672012-09-14 11:57:21 -04001868 if (ASIC_IS_DCE8(rdev)) {
1869 if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(radeon_crtc->encoder))) {
1870 if (rdev->clock.dp_extclk)
1871 /* skip PPLL programming if using ext clock */
1872 return ATOM_PPLL_INVALID;
1873 else {
1874 /* use the same PPLL for all DP monitors */
1875 pll = radeon_get_shared_dp_ppll(crtc);
1876 if (pll != ATOM_PPLL_INVALID)
1877 return pll;
1878 }
1879 } else {
1880 /* use the same PPLL for all monitors with the same clock */
1881 pll = radeon_get_shared_nondp_ppll(crtc);
1882 if (pll != ATOM_PPLL_INVALID)
1883 return pll;
1884 }
1885 /* otherwise, pick one of the plls */
Alex Deucherfbedf1c2014-12-05 13:46:07 -05001886 if ((rdev->family == CHIP_KABINI) ||
Samuel Lib214f2a2014-04-30 18:40:53 -04001887 (rdev->family == CHIP_MULLINS)) {
Alex Deucherfbedf1c2014-12-05 13:46:07 -05001888 /* KB/ML has PPLL1 and PPLL2 */
Alex Deucher0331f672012-09-14 11:57:21 -04001889 pll_in_use = radeon_get_pll_use_mask(crtc);
1890 if (!(pll_in_use & (1 << ATOM_PPLL2)))
1891 return ATOM_PPLL2;
1892 if (!(pll_in_use & (1 << ATOM_PPLL1)))
1893 return ATOM_PPLL1;
1894 DRM_ERROR("unable to allocate a PPLL\n");
1895 return ATOM_PPLL_INVALID;
1896 } else {
Alex Deucherfbedf1c2014-12-05 13:46:07 -05001897 /* CI/KV has PPLL0, PPLL1, and PPLL2 */
Alex Deucher0331f672012-09-14 11:57:21 -04001898 pll_in_use = radeon_get_pll_use_mask(crtc);
1899 if (!(pll_in_use & (1 << ATOM_PPLL2)))
1900 return ATOM_PPLL2;
1901 if (!(pll_in_use & (1 << ATOM_PPLL1)))
1902 return ATOM_PPLL1;
1903 if (!(pll_in_use & (1 << ATOM_PPLL0)))
1904 return ATOM_PPLL0;
1905 DRM_ERROR("unable to allocate a PPLL\n");
1906 return ATOM_PPLL_INVALID;
1907 }
1908 } else if (ASIC_IS_DCE61(rdev)) {
Alex Deucher5df31962012-09-13 11:52:08 -04001909 struct radeon_encoder_atom_dig *dig =
1910 radeon_encoder->enc_priv;
Alex Deucher24e1f792012-03-20 17:18:32 -04001911
Alex Deucher5df31962012-09-13 11:52:08 -04001912 if ((radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_UNIPHY) &&
1913 (dig->linkb == false))
1914 /* UNIPHY A uses PPLL2 */
1915 return ATOM_PPLL2;
1916 else if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(radeon_crtc->encoder))) {
1917 /* UNIPHY B/C/D/E/F */
1918 if (rdev->clock.dp_extclk)
1919 /* skip PPLL programming if using ext clock */
1920 return ATOM_PPLL_INVALID;
1921 else {
1922 /* use the same PPLL for all DP monitors */
1923 pll = radeon_get_shared_dp_ppll(crtc);
1924 if (pll != ATOM_PPLL_INVALID)
1925 return pll;
Alex Deucher24e1f792012-03-20 17:18:32 -04001926 }
Alex Deucher5df31962012-09-13 11:52:08 -04001927 } else {
1928 /* use the same PPLL for all monitors with the same clock */
1929 pll = radeon_get_shared_nondp_ppll(crtc);
1930 if (pll != ATOM_PPLL_INVALID)
1931 return pll;
Alex Deucher24e1f792012-03-20 17:18:32 -04001932 }
1933 /* UNIPHY B/C/D/E/F */
Alex Deucherf3dd8502012-08-31 11:56:50 -04001934 pll_in_use = radeon_get_pll_use_mask(crtc);
1935 if (!(pll_in_use & (1 << ATOM_PPLL0)))
Alex Deucher24e1f792012-03-20 17:18:32 -04001936 return ATOM_PPLL0;
Alex Deucherf3dd8502012-08-31 11:56:50 -04001937 if (!(pll_in_use & (1 << ATOM_PPLL1)))
1938 return ATOM_PPLL1;
1939 DRM_ERROR("unable to allocate a PPLL\n");
1940 return ATOM_PPLL_INVALID;
Alex Deucher9ef4e1d2014-02-25 10:21:43 -05001941 } else if (ASIC_IS_DCE41(rdev)) {
1942 /* Don't share PLLs on DCE4.1 chips */
1943 if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(radeon_crtc->encoder))) {
1944 if (rdev->clock.dp_extclk)
1945 /* skip PPLL programming if using ext clock */
1946 return ATOM_PPLL_INVALID;
1947 }
1948 pll_in_use = radeon_get_pll_use_mask(crtc);
1949 if (!(pll_in_use & (1 << ATOM_PPLL1)))
1950 return ATOM_PPLL1;
1951 if (!(pll_in_use & (1 << ATOM_PPLL2)))
1952 return ATOM_PPLL2;
1953 DRM_ERROR("unable to allocate a PPLL\n");
1954 return ATOM_PPLL_INVALID;
Alex Deucher24e1f792012-03-20 17:18:32 -04001955 } else if (ASIC_IS_DCE4(rdev)) {
Alex Deucher5df31962012-09-13 11:52:08 -04001956 /* in DP mode, the DP ref clock can come from PPLL, DCPLL, or ext clock,
1957 * depending on the asic:
1958 * DCE4: PPLL or ext clock
1959 * DCE5: PPLL, DCPLL, or ext clock
1960 * DCE6: PPLL, PPLL0, or ext clock
1961 *
1962 * Setting ATOM_PPLL_INVALID will cause SetPixelClock to skip
1963 * PPLL/DCPLL programming and only program the DP DTO for the
1964 * crtc virtual pixel clock.
1965 */
1966 if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(radeon_crtc->encoder))) {
1967 if (rdev->clock.dp_extclk)
1968 /* skip PPLL programming if using ext clock */
1969 return ATOM_PPLL_INVALID;
1970 else if (ASIC_IS_DCE6(rdev))
1971 /* use PPLL0 for all DP */
1972 return ATOM_PPLL0;
1973 else if (ASIC_IS_DCE5(rdev))
1974 /* use DCPLL for all DP */
1975 return ATOM_DCPLL;
1976 else {
1977 /* use the same PPLL for all DP monitors */
1978 pll = radeon_get_shared_dp_ppll(crtc);
1979 if (pll != ATOM_PPLL_INVALID)
1980 return pll;
Alex Deucher9dbbcfc2012-09-12 17:39:57 -04001981 }
Alex Deucher9ef4e1d2014-02-25 10:21:43 -05001982 } else {
Alex Deucher5df31962012-09-13 11:52:08 -04001983 /* use the same PPLL for all monitors with the same clock */
1984 pll = radeon_get_shared_nondp_ppll(crtc);
1985 if (pll != ATOM_PPLL_INVALID)
1986 return pll;
Alex Deucher9dbbcfc2012-09-12 17:39:57 -04001987 }
1988 /* all other cases */
1989 pll_in_use = radeon_get_pll_use_mask(crtc);
Alex Deucher9dbbcfc2012-09-12 17:39:57 -04001990 if (!(pll_in_use & (1 << ATOM_PPLL1)))
1991 return ATOM_PPLL1;
Alex Deucher29dbe3b2012-10-05 10:22:02 -04001992 if (!(pll_in_use & (1 << ATOM_PPLL2)))
1993 return ATOM_PPLL2;
Alex Deucher9dbbcfc2012-09-12 17:39:57 -04001994 DRM_ERROR("unable to allocate a PPLL\n");
1995 return ATOM_PPLL_INVALID;
Alex Deucher1e4db5f2012-11-05 10:16:12 -05001996 } else {
1997 /* on pre-R5xx asics, the crtc to pll mapping is hardcoded */
Jerome Glissefc58acd2012-11-27 16:12:29 -05001998 /* some atombios (observed in some DCE2/DCE3) code have a bug,
1999 * the matching btw pll and crtc is done through
2000 * PCLK_CRTC[1|2]_CNTL (0x480/0x484) but atombios code use the
2001 * pll (1 or 2) to select which register to write. ie if using
2002 * pll1 it will use PCLK_CRTC1_CNTL (0x480) and if using pll2
2003 * it will use PCLK_CRTC2_CNTL (0x484), it then use crtc id to
2004 * choose which value to write. Which is reverse order from
2005 * register logic. So only case that works is when pllid is
2006 * same as crtcid or when both pll and crtc are enabled and
2007 * both use same clock.
2008 *
2009 * So just return crtc id as if crtc and pll were hard linked
2010 * together even if they aren't
2011 */
Alex Deucher1e4db5f2012-11-05 10:16:12 -05002012 return radeon_crtc->crtc_id;
Alex Deucher2f454cf2012-09-12 18:54:14 -04002013 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002014}
2015
Alex Deucherf3f1f032012-03-20 17:18:04 -04002016void radeon_atom_disp_eng_pll_init(struct radeon_device *rdev)
Alex Deucher3fa47d92012-01-20 14:56:39 -05002017{
2018 /* always set DCPLL */
Alex Deucherf3f1f032012-03-20 17:18:04 -04002019 if (ASIC_IS_DCE6(rdev))
2020 atombios_crtc_set_disp_eng_pll(rdev, rdev->clock.default_dispclk);
2021 else if (ASIC_IS_DCE4(rdev)) {
Alex Deucher3fa47d92012-01-20 14:56:39 -05002022 struct radeon_atom_ss ss;
2023 bool ss_enabled = radeon_atombios_get_asic_ss_info(rdev, &ss,
2024 ASIC_INTERNAL_SS_ON_DCPLL,
2025 rdev->clock.default_dispclk);
2026 if (ss_enabled)
Jerome Glisse5efcc762012-08-17 14:40:04 -04002027 atombios_crtc_program_ss(rdev, ATOM_DISABLE, ATOM_DCPLL, -1, &ss);
Alex Deucher3fa47d92012-01-20 14:56:39 -05002028 /* XXX: DCE5, make sure voltage, dispclk is high enough */
Alex Deucherf3f1f032012-03-20 17:18:04 -04002029 atombios_crtc_set_disp_eng_pll(rdev, rdev->clock.default_dispclk);
Alex Deucher3fa47d92012-01-20 14:56:39 -05002030 if (ss_enabled)
Jerome Glisse5efcc762012-08-17 14:40:04 -04002031 atombios_crtc_program_ss(rdev, ATOM_ENABLE, ATOM_DCPLL, -1, &ss);
Alex Deucher3fa47d92012-01-20 14:56:39 -05002032 }
2033
2034}
2035
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002036int atombios_crtc_mode_set(struct drm_crtc *crtc,
2037 struct drm_display_mode *mode,
2038 struct drm_display_mode *adjusted_mode,
2039 int x, int y, struct drm_framebuffer *old_fb)
2040{
2041 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
2042 struct drm_device *dev = crtc->dev;
2043 struct radeon_device *rdev = dev->dev_private;
Alex Deucher5df31962012-09-13 11:52:08 -04002044 struct radeon_encoder *radeon_encoder =
2045 to_radeon_encoder(radeon_crtc->encoder);
Alex Deucher54bfe492010-09-03 15:52:53 -04002046 bool is_tvcv = false;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002047
Alex Deucher5df31962012-09-13 11:52:08 -04002048 if (radeon_encoder->active_device &
2049 (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT))
2050 is_tvcv = true;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002051
Christian Königcde10122014-05-02 14:27:42 +02002052 if (!radeon_crtc->adjusted_clock)
2053 return -EINVAL;
2054
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002055 atombios_crtc_set_pll(crtc, adjusted_mode);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002056
Alex Deucher54bfe492010-09-03 15:52:53 -04002057 if (ASIC_IS_DCE4(rdev))
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002058 atombios_set_crtc_dtd_timing(crtc, adjusted_mode);
Alex Deucher54bfe492010-09-03 15:52:53 -04002059 else if (ASIC_IS_AVIVO(rdev)) {
2060 if (is_tvcv)
2061 atombios_crtc_set_timing(crtc, adjusted_mode);
2062 else
2063 atombios_set_crtc_dtd_timing(crtc, adjusted_mode);
2064 } else {
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002065 atombios_crtc_set_timing(crtc, adjusted_mode);
Alex Deucher5a9bcac2009-10-08 15:09:31 -04002066 if (radeon_crtc->crtc_id == 0)
2067 atombios_set_crtc_dtd_timing(crtc, adjusted_mode);
Alex Deucher615e0cb2010-01-20 16:22:53 -05002068 radeon_legacy_atom_fixup(crtc);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002069 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002070 atombios_crtc_set_base(crtc, x, y, old_fb);
Jerome Glissec93bb852009-07-13 21:04:08 +02002071 atombios_overscan_setup(crtc, mode, adjusted_mode);
2072 atombios_scaler_setup(crtc);
Michel Dänzer6d3759f2014-11-21 11:48:57 +09002073 radeon_cursor_reset(crtc);
Alex Deucher66edc1c2013-07-08 11:26:42 -04002074 /* update the hw version fpr dpm */
2075 radeon_crtc->hw_mode = *adjusted_mode;
2076
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002077 return 0;
2078}
2079
2080static bool atombios_crtc_mode_fixup(struct drm_crtc *crtc,
Laurent Pincharte811f5a2012-07-17 17:56:50 +02002081 const struct drm_display_mode *mode,
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002082 struct drm_display_mode *adjusted_mode)
2083{
Alex Deucher5df31962012-09-13 11:52:08 -04002084 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
2085 struct drm_device *dev = crtc->dev;
2086 struct drm_encoder *encoder;
2087
2088 /* assign the encoder to the radeon crtc to avoid repeated lookups later */
2089 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
2090 if (encoder->crtc == crtc) {
2091 radeon_crtc->encoder = encoder;
Alex Deucher57b35e22012-09-17 17:34:45 -04002092 radeon_crtc->connector = radeon_get_connector_for_encoder(encoder);
Alex Deucher5df31962012-09-13 11:52:08 -04002093 break;
2094 }
2095 }
Alex Deucher57b35e22012-09-17 17:34:45 -04002096 if ((radeon_crtc->encoder == NULL) || (radeon_crtc->connector == NULL)) {
2097 radeon_crtc->encoder = NULL;
2098 radeon_crtc->connector = NULL;
Alex Deucher5df31962012-09-13 11:52:08 -04002099 return false;
Alex Deucher57b35e22012-09-17 17:34:45 -04002100 }
Alex Deucher643b1f52015-02-23 10:59:36 -05002101 if (radeon_crtc->encoder) {
2102 struct radeon_encoder *radeon_encoder =
2103 to_radeon_encoder(radeon_crtc->encoder);
2104
2105 radeon_crtc->output_csc = radeon_encoder->output_csc;
2106 }
Jerome Glissec93bb852009-07-13 21:04:08 +02002107 if (!radeon_crtc_scaling_mode_fixup(crtc, mode, adjusted_mode))
2108 return false;
Alex Deucher19eca432012-09-13 10:56:16 -04002109 if (!atombios_crtc_prepare_pll(crtc, adjusted_mode))
2110 return false;
Alex Deucherc0fd0832012-09-14 12:30:51 -04002111 /* pick pll */
2112 radeon_crtc->pll_id = radeon_atom_pick_pll(crtc);
2113 /* if we can't get a PPLL for a non-DP encoder, fail */
2114 if ((radeon_crtc->pll_id == ATOM_PPLL_INVALID) &&
2115 !ENCODER_MODE_IS_DP(atombios_get_encoder_mode(radeon_crtc->encoder)))
2116 return false;
2117
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002118 return true;
2119}
2120
2121static void atombios_crtc_prepare(struct drm_crtc *crtc)
2122{
Alex Deucher6c0ae2a2012-07-26 13:38:52 -04002123 struct drm_device *dev = crtc->dev;
2124 struct radeon_device *rdev = dev->dev_private;
Alex Deucher267364a2010-03-08 17:10:41 -05002125
Alex Deucher6c0ae2a2012-07-26 13:38:52 -04002126 /* disable crtc pair power gating before programming */
2127 if (ASIC_IS_DCE6(rdev))
2128 atombios_powergate_crtc(crtc, ATOM_DISABLE);
2129
Alex Deucher37b43902010-02-09 12:04:43 -05002130 atombios_lock_crtc(crtc, ATOM_ENABLE);
Alex Deuchera348c842010-01-21 16:50:30 -05002131 atombios_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002132}
2133
2134static void atombios_crtc_commit(struct drm_crtc *crtc)
2135{
2136 atombios_crtc_dpms(crtc, DRM_MODE_DPMS_ON);
Alex Deucher37b43902010-02-09 12:04:43 -05002137 atombios_lock_crtc(crtc, ATOM_DISABLE);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002138}
2139
Alex Deucher37f90032010-06-11 17:58:38 -04002140static void atombios_crtc_disable(struct drm_crtc *crtc)
2141{
2142 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
Alex Deucher64199872012-03-20 17:18:33 -04002143 struct drm_device *dev = crtc->dev;
2144 struct radeon_device *rdev = dev->dev_private;
Alex Deucher8e8e5232011-05-20 04:34:16 -04002145 struct radeon_atom_ss ss;
Alex Deucher4e585912012-08-21 19:06:21 -04002146 int i;
Alex Deucher8e8e5232011-05-20 04:34:16 -04002147
Alex Deucher37f90032010-06-11 17:58:38 -04002148 atombios_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
Matt Roperf4510a22014-04-01 15:22:40 -07002149 if (crtc->primary->fb) {
Ilija Hadzic75b871e2013-11-02 23:00:19 -04002150 int r;
2151 struct radeon_framebuffer *radeon_fb;
2152 struct radeon_bo *rbo;
2153
Matt Roperf4510a22014-04-01 15:22:40 -07002154 radeon_fb = to_radeon_framebuffer(crtc->primary->fb);
Ilija Hadzic75b871e2013-11-02 23:00:19 -04002155 rbo = gem_to_radeon_bo(radeon_fb->obj);
2156 r = radeon_bo_reserve(rbo, false);
2157 if (unlikely(r))
2158 DRM_ERROR("failed to reserve rbo before unpin\n");
2159 else {
2160 radeon_bo_unpin(rbo);
2161 radeon_bo_unreserve(rbo);
2162 }
2163 }
Alex Deucherac4d04d2013-08-21 14:44:15 -04002164 /* disable the GRPH */
2165 if (ASIC_IS_DCE4(rdev))
2166 WREG32(EVERGREEN_GRPH_ENABLE + radeon_crtc->crtc_offset, 0);
2167 else if (ASIC_IS_AVIVO(rdev))
2168 WREG32(AVIVO_D1GRPH_ENABLE + radeon_crtc->crtc_offset, 0);
2169
Alex Deucher0e3d50b2013-02-05 11:47:09 -05002170 if (ASIC_IS_DCE6(rdev))
2171 atombios_powergate_crtc(crtc, ATOM_ENABLE);
Alex Deucher37f90032010-06-11 17:58:38 -04002172
Alex Deucher4e585912012-08-21 19:06:21 -04002173 for (i = 0; i < rdev->num_crtc; i++) {
2174 if (rdev->mode_info.crtcs[i] &&
2175 rdev->mode_info.crtcs[i]->enabled &&
2176 i != radeon_crtc->crtc_id &&
2177 radeon_crtc->pll_id == rdev->mode_info.crtcs[i]->pll_id) {
2178 /* one other crtc is using this pll don't turn
2179 * off the pll
2180 */
2181 goto done;
2182 }
2183 }
2184
Alex Deucher37f90032010-06-11 17:58:38 -04002185 switch (radeon_crtc->pll_id) {
2186 case ATOM_PPLL1:
2187 case ATOM_PPLL2:
2188 /* disable the ppll */
2189 atombios_crtc_program_pll(crtc, radeon_crtc->crtc_id, radeon_crtc->pll_id,
Alex Deucher8e8e5232011-05-20 04:34:16 -04002190 0, 0, ATOM_DISABLE, 0, 0, 0, 0, 0, false, &ss);
Alex Deucher37f90032010-06-11 17:58:38 -04002191 break;
Alex Deucher64199872012-03-20 17:18:33 -04002192 case ATOM_PPLL0:
2193 /* disable the ppll */
Alex Deucher7eeeabf2013-08-19 10:22:26 -04002194 if ((rdev->family == CHIP_ARUBA) ||
Alex Deucherfbedf1c2014-12-05 13:46:07 -05002195 (rdev->family == CHIP_KAVERI) ||
Alex Deucher7eeeabf2013-08-19 10:22:26 -04002196 (rdev->family == CHIP_BONAIRE) ||
2197 (rdev->family == CHIP_HAWAII))
Alex Deucher64199872012-03-20 17:18:33 -04002198 atombios_crtc_program_pll(crtc, radeon_crtc->crtc_id, radeon_crtc->pll_id,
2199 0, 0, ATOM_DISABLE, 0, 0, 0, 0, 0, false, &ss);
2200 break;
Alex Deucher37f90032010-06-11 17:58:38 -04002201 default:
2202 break;
2203 }
Alex Deucher4e585912012-08-21 19:06:21 -04002204done:
Alex Deucherf3dd8502012-08-31 11:56:50 -04002205 radeon_crtc->pll_id = ATOM_PPLL_INVALID;
Alex Deucher9642ac02012-09-13 12:43:41 -04002206 radeon_crtc->adjusted_clock = 0;
Alex Deucher5df31962012-09-13 11:52:08 -04002207 radeon_crtc->encoder = NULL;
Alex Deucher57b35e22012-09-17 17:34:45 -04002208 radeon_crtc->connector = NULL;
Alex Deucher37f90032010-06-11 17:58:38 -04002209}
2210
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002211static const struct drm_crtc_helper_funcs atombios_helper_funcs = {
2212 .dpms = atombios_crtc_dpms,
2213 .mode_fixup = atombios_crtc_mode_fixup,
2214 .mode_set = atombios_crtc_mode_set,
2215 .mode_set_base = atombios_crtc_set_base,
Chris Ball4dd19b02010-09-26 06:47:23 -05002216 .mode_set_base_atomic = atombios_crtc_set_base_atomic,
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002217 .prepare = atombios_crtc_prepare,
2218 .commit = atombios_crtc_commit,
Dave Airlie068143d2009-10-05 09:58:02 +10002219 .load_lut = radeon_crtc_load_lut,
Alex Deucher37f90032010-06-11 17:58:38 -04002220 .disable = atombios_crtc_disable,
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002221};
2222
2223void radeon_atombios_init_crtc(struct drm_device *dev,
2224 struct radeon_crtc *radeon_crtc)
2225{
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002226 struct radeon_device *rdev = dev->dev_private;
2227
2228 if (ASIC_IS_DCE4(rdev)) {
2229 switch (radeon_crtc->crtc_id) {
2230 case 0:
2231 default:
Alex Deucher12d77982010-02-09 17:18:48 -05002232 radeon_crtc->crtc_offset = EVERGREEN_CRTC0_REGISTER_OFFSET;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002233 break;
2234 case 1:
Alex Deucher12d77982010-02-09 17:18:48 -05002235 radeon_crtc->crtc_offset = EVERGREEN_CRTC1_REGISTER_OFFSET;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002236 break;
2237 case 2:
Alex Deucher12d77982010-02-09 17:18:48 -05002238 radeon_crtc->crtc_offset = EVERGREEN_CRTC2_REGISTER_OFFSET;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002239 break;
2240 case 3:
Alex Deucher12d77982010-02-09 17:18:48 -05002241 radeon_crtc->crtc_offset = EVERGREEN_CRTC3_REGISTER_OFFSET;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002242 break;
2243 case 4:
Alex Deucher12d77982010-02-09 17:18:48 -05002244 radeon_crtc->crtc_offset = EVERGREEN_CRTC4_REGISTER_OFFSET;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002245 break;
2246 case 5:
Alex Deucher12d77982010-02-09 17:18:48 -05002247 radeon_crtc->crtc_offset = EVERGREEN_CRTC5_REGISTER_OFFSET;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002248 break;
2249 }
2250 } else {
2251 if (radeon_crtc->crtc_id == 1)
2252 radeon_crtc->crtc_offset =
2253 AVIVO_D2CRTC_H_TOTAL - AVIVO_D1CRTC_H_TOTAL;
2254 else
2255 radeon_crtc->crtc_offset = 0;
2256 }
Alex Deucherf3dd8502012-08-31 11:56:50 -04002257 radeon_crtc->pll_id = ATOM_PPLL_INVALID;
Alex Deucher9642ac02012-09-13 12:43:41 -04002258 radeon_crtc->adjusted_clock = 0;
Alex Deucher5df31962012-09-13 11:52:08 -04002259 radeon_crtc->encoder = NULL;
Alex Deucher57b35e22012-09-17 17:34:45 -04002260 radeon_crtc->connector = NULL;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002261 drm_crtc_helper_add(&radeon_crtc->base, &atombios_helper_funcs);
2262}