blob: 1da25d796995d3b3dcb2ef153c94bb4cd131df69 [file] [log] [blame]
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001/* bnx2x_main.c: Broadcom Everest network driver.
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002 *
Ariel Elior85b26ea2012-01-26 06:01:54 +00003 * Copyright (c) 2007-2012 Broadcom Corporation
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation.
8 *
Eilon Greenstein24e3fce2008-06-12 14:30:28 -07009 * Maintained by: Eilon Greenstein <eilong@broadcom.com>
10 * Written by: Eliezer Tamir
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011 * Based on code from Michael Chan's bnx2 driver
12 * UDP CSUM errata workaround by Arik Gendelman
Eilon Greensteinca003922009-08-12 22:53:28 -070013 * Slowpath and fastpath rework by Vladislav Zolotarov
Eliezer Tamirc14423f2008-02-28 11:49:42 -080014 * Statistics and Link management by Yitchak Gertner
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020015 *
16 */
17
Joe Perchesf1deab52011-08-14 12:16:21 +000018#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
19
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020020#include <linux/module.h>
21#include <linux/moduleparam.h>
22#include <linux/kernel.h>
23#include <linux/device.h> /* for dev_info() */
24#include <linux/timer.h>
25#include <linux/errno.h>
26#include <linux/ioport.h>
27#include <linux/slab.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020028#include <linux/interrupt.h>
29#include <linux/pci.h>
30#include <linux/init.h>
31#include <linux/netdevice.h>
32#include <linux/etherdevice.h>
33#include <linux/skbuff.h>
34#include <linux/dma-mapping.h>
35#include <linux/bitops.h>
36#include <linux/irq.h>
37#include <linux/delay.h>
38#include <asm/byteorder.h>
39#include <linux/time.h>
40#include <linux/ethtool.h>
41#include <linux/mii.h>
Eilon Greenstein0c6671b2009-01-14 21:26:51 -080042#include <linux/if_vlan.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020043#include <net/ip.h>
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030044#include <net/ipv6.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020045#include <net/tcp.h>
46#include <net/checksum.h>
Eilon Greenstein34f80b02008-06-23 20:33:01 -070047#include <net/ip6_checksum.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020048#include <linux/workqueue.h>
49#include <linux/crc32.h>
Eilon Greenstein34f80b02008-06-23 20:33:01 -070050#include <linux/crc32c.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020051#include <linux/prefetch.h>
52#include <linux/zlib.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020053#include <linux/io.h>
Yuval Mintz452427b2012-03-26 20:47:07 +000054#include <linux/semaphore.h>
Ben Hutchings45229b42009-11-07 11:53:39 +000055#include <linux/stringify.h>
David S. Miller7ab24bf2011-06-29 05:48:41 -070056#include <linux/vmalloc.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020057
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020058#include "bnx2x.h"
59#include "bnx2x_init.h"
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070060#include "bnx2x_init_ops.h"
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +000061#include "bnx2x_cmn.h"
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +000062#include "bnx2x_dcb.h"
Vladislav Zolotarov042181f2011-06-14 01:33:39 +000063#include "bnx2x_sp.h"
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020064
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070065#include <linux/firmware.h>
66#include "bnx2x_fw_file_hdr.h"
67/* FW files */
Ben Hutchings45229b42009-11-07 11:53:39 +000068#define FW_FILE_VERSION \
69 __stringify(BCM_5710_FW_MAJOR_VERSION) "." \
70 __stringify(BCM_5710_FW_MINOR_VERSION) "." \
71 __stringify(BCM_5710_FW_REVISION_VERSION) "." \
72 __stringify(BCM_5710_FW_ENGINEERING_VERSION)
Dmitry Kravkov560131f2010-10-06 03:18:47 +000073#define FW_FILE_NAME_E1 "bnx2x/bnx2x-e1-" FW_FILE_VERSION ".fw"
74#define FW_FILE_NAME_E1H "bnx2x/bnx2x-e1h-" FW_FILE_VERSION ".fw"
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000075#define FW_FILE_NAME_E2 "bnx2x/bnx2x-e2-" FW_FILE_VERSION ".fw"
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070076
Eilon Greenstein34f80b02008-06-23 20:33:01 -070077/* Time in jiffies before concluding the transmitter is hung */
78#define TX_TIMEOUT (5*HZ)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020079
Andrew Morton53a10562008-02-09 23:16:41 -080080static char version[] __devinitdata =
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030081 "Broadcom NetXtreme II 5771x/578xx 10/20-Gigabit Ethernet Driver "
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020082 DRV_MODULE_NAME " " DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
83
Eilon Greenstein24e3fce2008-06-12 14:30:28 -070084MODULE_AUTHOR("Eliezer Tamir");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000085MODULE_DESCRIPTION("Broadcom NetXtreme II "
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030086 "BCM57710/57711/57711E/"
87 "57712/57712_MF/57800/57800_MF/57810/57810_MF/"
88 "57840/57840_MF Driver");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020089MODULE_LICENSE("GPL");
90MODULE_VERSION(DRV_MODULE_VERSION);
Ben Hutchings45229b42009-11-07 11:53:39 +000091MODULE_FIRMWARE(FW_FILE_NAME_E1);
92MODULE_FIRMWARE(FW_FILE_NAME_E1H);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000093MODULE_FIRMWARE(FW_FILE_NAME_E2);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020094
Eilon Greensteinca003922009-08-12 22:53:28 -070095
Dmitry Kravkovd6214d72010-10-06 03:32:10 +000096int num_queues;
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +000097module_param(num_queues, int, 0);
Dmitry Kravkov96305232012-04-03 18:41:30 +000098MODULE_PARM_DESC(num_queues,
99 " Set number of queues (default is as a number of CPUs)");
Eilon Greenstein555f6c72009-02-12 08:36:11 +0000100
Eilon Greenstein19680c42008-08-13 15:47:33 -0700101static int disable_tpa;
Eilon Greenstein19680c42008-08-13 15:47:33 -0700102module_param(disable_tpa, int, 0);
Eilon Greenstein9898f862009-02-12 08:38:27 +0000103MODULE_PARM_DESC(disable_tpa, " Disable the TPA (LRO) feature");
Eilon Greenstein8badd272009-02-12 08:36:15 +0000104
Dmitry Kravkov9ee3d372011-06-14 01:33:34 +0000105#define INT_MODE_INTx 1
106#define INT_MODE_MSI 2
Eilon Greenstein8badd272009-02-12 08:36:15 +0000107static int int_mode;
108module_param(int_mode, int, 0);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300109MODULE_PARM_DESC(int_mode, " Force interrupt mode other than MSI-X "
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000110 "(1 INT#x; 2 MSI)");
Eilon Greenstein8badd272009-02-12 08:36:15 +0000111
Eilon Greensteina18f5122009-08-12 08:23:26 +0000112static int dropless_fc;
113module_param(dropless_fc, int, 0);
114MODULE_PARM_DESC(dropless_fc, " Pause on exhausted host ring");
115
Eilon Greenstein8d5726c2009-02-12 08:37:19 +0000116static int mrrs = -1;
117module_param(mrrs, int, 0);
118MODULE_PARM_DESC(mrrs, " Force Max Read Req Size (0..3) (for debug)");
119
Eilon Greenstein9898f862009-02-12 08:38:27 +0000120static int debug;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200121module_param(debug, int, 0);
Eilon Greenstein9898f862009-02-12 08:38:27 +0000122MODULE_PARM_DESC(debug, " Default debug msglevel");
123
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200124
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300125
126struct workqueue_struct *bnx2x_wq;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000127
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200128enum bnx2x_board_type {
129 BCM57710 = 0,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300130 BCM57711,
131 BCM57711E,
132 BCM57712,
133 BCM57712_MF,
134 BCM57800,
135 BCM57800_MF,
136 BCM57810,
137 BCM57810_MF,
138 BCM57840,
Barak Witkowski7e8e02d2012-04-03 18:41:28 +0000139 BCM57840_MF,
140 BCM57811,
141 BCM57811_MF
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200142};
143
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700144/* indexed by board_type, above */
Andrew Morton53a10562008-02-09 23:16:41 -0800145static struct {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200146 char *name;
147} board_info[] __devinitdata = {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300148 { "Broadcom NetXtreme II BCM57710 10 Gigabit PCIe [Everest]" },
149 { "Broadcom NetXtreme II BCM57711 10 Gigabit PCIe" },
150 { "Broadcom NetXtreme II BCM57711E 10 Gigabit PCIe" },
151 { "Broadcom NetXtreme II BCM57712 10 Gigabit Ethernet" },
152 { "Broadcom NetXtreme II BCM57712 10 Gigabit Ethernet Multi Function" },
153 { "Broadcom NetXtreme II BCM57800 10 Gigabit Ethernet" },
154 { "Broadcom NetXtreme II BCM57800 10 Gigabit Ethernet Multi Function" },
155 { "Broadcom NetXtreme II BCM57810 10 Gigabit Ethernet" },
156 { "Broadcom NetXtreme II BCM57810 10 Gigabit Ethernet Multi Function" },
157 { "Broadcom NetXtreme II BCM57840 10/20 Gigabit Ethernet" },
Barak Witkowski7e8e02d2012-04-03 18:41:28 +0000158 { "Broadcom NetXtreme II BCM57840 10/20 Gigabit Ethernet Multi Function"},
159 { "Broadcom NetXtreme II BCM57811 10 Gigabit Ethernet"},
160 { "Broadcom NetXtreme II BCM57811 10 Gigabit Ethernet Multi Function"},
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200161};
162
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300163#ifndef PCI_DEVICE_ID_NX2_57710
164#define PCI_DEVICE_ID_NX2_57710 CHIP_NUM_57710
165#endif
166#ifndef PCI_DEVICE_ID_NX2_57711
167#define PCI_DEVICE_ID_NX2_57711 CHIP_NUM_57711
168#endif
169#ifndef PCI_DEVICE_ID_NX2_57711E
170#define PCI_DEVICE_ID_NX2_57711E CHIP_NUM_57711E
171#endif
172#ifndef PCI_DEVICE_ID_NX2_57712
173#define PCI_DEVICE_ID_NX2_57712 CHIP_NUM_57712
174#endif
175#ifndef PCI_DEVICE_ID_NX2_57712_MF
176#define PCI_DEVICE_ID_NX2_57712_MF CHIP_NUM_57712_MF
177#endif
178#ifndef PCI_DEVICE_ID_NX2_57800
179#define PCI_DEVICE_ID_NX2_57800 CHIP_NUM_57800
180#endif
181#ifndef PCI_DEVICE_ID_NX2_57800_MF
182#define PCI_DEVICE_ID_NX2_57800_MF CHIP_NUM_57800_MF
183#endif
184#ifndef PCI_DEVICE_ID_NX2_57810
185#define PCI_DEVICE_ID_NX2_57810 CHIP_NUM_57810
186#endif
187#ifndef PCI_DEVICE_ID_NX2_57810_MF
188#define PCI_DEVICE_ID_NX2_57810_MF CHIP_NUM_57810_MF
189#endif
190#ifndef PCI_DEVICE_ID_NX2_57840
191#define PCI_DEVICE_ID_NX2_57840 CHIP_NUM_57840
192#endif
193#ifndef PCI_DEVICE_ID_NX2_57840_MF
194#define PCI_DEVICE_ID_NX2_57840_MF CHIP_NUM_57840_MF
195#endif
Barak Witkowski7e8e02d2012-04-03 18:41:28 +0000196#ifndef PCI_DEVICE_ID_NX2_57811
197#define PCI_DEVICE_ID_NX2_57811 CHIP_NUM_57811
198#endif
199#ifndef PCI_DEVICE_ID_NX2_57811_MF
200#define PCI_DEVICE_ID_NX2_57811_MF CHIP_NUM_57811_MF
201#endif
Alexey Dobriyana3aa1882010-01-07 11:58:11 +0000202static DEFINE_PCI_DEVICE_TABLE(bnx2x_pci_tbl) = {
Eilon Greensteine4ed7112009-08-12 08:24:10 +0000203 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57710), BCM57710 },
204 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57711), BCM57711 },
205 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57711E), BCM57711E },
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000206 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57712), BCM57712 },
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300207 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57712_MF), BCM57712_MF },
208 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57800), BCM57800 },
209 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57800_MF), BCM57800_MF },
210 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57810), BCM57810 },
211 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57810_MF), BCM57810_MF },
212 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840), BCM57840 },
213 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_MF), BCM57840_MF },
Barak Witkowski7e8e02d2012-04-03 18:41:28 +0000214 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57811), BCM57811 },
215 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57811_MF), BCM57811_MF },
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200216 { 0 }
217};
218
219MODULE_DEVICE_TABLE(pci, bnx2x_pci_tbl);
220
Yuval Mintz452427b2012-03-26 20:47:07 +0000221/* Global resources for unloading a previously loaded device */
222#define BNX2X_PREV_WAIT_NEEDED 1
223static DEFINE_SEMAPHORE(bnx2x_prev_sem);
224static LIST_HEAD(bnx2x_prev_list);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200225/****************************************************************************
226* General service functions
227****************************************************************************/
228
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300229static inline void __storm_memset_dma_mapping(struct bnx2x *bp,
230 u32 addr, dma_addr_t mapping)
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000231{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300232 REG_WR(bp, addr, U64_LO(mapping));
233 REG_WR(bp, addr + 4, U64_HI(mapping));
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000234}
235
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300236static inline void storm_memset_spq_addr(struct bnx2x *bp,
237 dma_addr_t mapping, u16 abs_fid)
238{
239 u32 addr = XSEM_REG_FAST_MEMORY +
240 XSTORM_SPQ_PAGE_BASE_OFFSET(abs_fid);
241
242 __storm_memset_dma_mapping(bp, addr, mapping);
243}
244
245static inline void storm_memset_vf_to_pf(struct bnx2x *bp, u16 abs_fid,
246 u16 pf_id)
247{
248 REG_WR8(bp, BAR_XSTRORM_INTMEM + XSTORM_VF_TO_PF_OFFSET(abs_fid),
249 pf_id);
250 REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_VF_TO_PF_OFFSET(abs_fid),
251 pf_id);
252 REG_WR8(bp, BAR_TSTRORM_INTMEM + TSTORM_VF_TO_PF_OFFSET(abs_fid),
253 pf_id);
254 REG_WR8(bp, BAR_USTRORM_INTMEM + USTORM_VF_TO_PF_OFFSET(abs_fid),
255 pf_id);
256}
257
258static inline void storm_memset_func_en(struct bnx2x *bp, u16 abs_fid,
259 u8 enable)
260{
261 REG_WR8(bp, BAR_XSTRORM_INTMEM + XSTORM_FUNC_EN_OFFSET(abs_fid),
262 enable);
263 REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_FUNC_EN_OFFSET(abs_fid),
264 enable);
265 REG_WR8(bp, BAR_TSTRORM_INTMEM + TSTORM_FUNC_EN_OFFSET(abs_fid),
266 enable);
267 REG_WR8(bp, BAR_USTRORM_INTMEM + USTORM_FUNC_EN_OFFSET(abs_fid),
268 enable);
269}
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000270
271static inline void storm_memset_eq_data(struct bnx2x *bp,
272 struct event_ring_data *eq_data,
273 u16 pfid)
274{
275 size_t size = sizeof(struct event_ring_data);
276
277 u32 addr = BAR_CSTRORM_INTMEM + CSTORM_EVENT_RING_DATA_OFFSET(pfid);
278
279 __storm_memset_struct(bp, addr, size, (u32 *)eq_data);
280}
281
282static inline void storm_memset_eq_prod(struct bnx2x *bp, u16 eq_prod,
283 u16 pfid)
284{
285 u32 addr = BAR_CSTRORM_INTMEM + CSTORM_EVENT_RING_PROD_OFFSET(pfid);
286 REG_WR16(bp, addr, eq_prod);
287}
288
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200289/* used only at init
290 * locking is done by mcp
291 */
stephen hemminger8d962862010-10-21 07:50:56 +0000292static void bnx2x_reg_wr_ind(struct bnx2x *bp, u32 addr, u32 val)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200293{
294 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS, addr);
295 pci_write_config_dword(bp->pdev, PCICFG_GRC_DATA, val);
296 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS,
297 PCICFG_VENDOR_ID_OFFSET);
298}
299
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200300static u32 bnx2x_reg_rd_ind(struct bnx2x *bp, u32 addr)
301{
302 u32 val;
303
304 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS, addr);
305 pci_read_config_dword(bp->pdev, PCICFG_GRC_DATA, &val);
306 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS,
307 PCICFG_VENDOR_ID_OFFSET);
308
309 return val;
310}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200311
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000312#define DMAE_DP_SRC_GRC "grc src_addr [%08x]"
313#define DMAE_DP_SRC_PCI "pci src_addr [%x:%08x]"
314#define DMAE_DP_DST_GRC "grc dst_addr [%08x]"
315#define DMAE_DP_DST_PCI "pci dst_addr [%x:%08x]"
316#define DMAE_DP_DST_NONE "dst_addr [none]"
317
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000318
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200319/* copy command into DMAE command memory and set DMAE command go */
Dmitry Kravkov6c719d02010-07-27 12:36:15 +0000320void bnx2x_post_dmae(struct bnx2x *bp, struct dmae_command *dmae, int idx)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200321{
322 u32 cmd_offset;
323 int i;
324
325 cmd_offset = (DMAE_REG_CMD_MEM + sizeof(struct dmae_command) * idx);
326 for (i = 0; i < (sizeof(struct dmae_command)/4); i++) {
327 REG_WR(bp, cmd_offset + i*4, *(((u32 *)dmae) + i));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200328 }
329 REG_WR(bp, dmae_reg_go_c[idx], 1);
330}
331
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000332u32 bnx2x_dmae_opcode_add_comp(u32 opcode, u8 comp_type)
333{
334 return opcode | ((comp_type << DMAE_COMMAND_C_DST_SHIFT) |
335 DMAE_CMD_C_ENABLE);
336}
337
338u32 bnx2x_dmae_opcode_clr_src_reset(u32 opcode)
339{
340 return opcode & ~DMAE_CMD_SRC_RESET;
341}
342
343u32 bnx2x_dmae_opcode(struct bnx2x *bp, u8 src_type, u8 dst_type,
344 bool with_comp, u8 comp_type)
345{
346 u32 opcode = 0;
347
348 opcode |= ((src_type << DMAE_COMMAND_SRC_SHIFT) |
349 (dst_type << DMAE_COMMAND_DST_SHIFT));
350
351 opcode |= (DMAE_CMD_SRC_RESET | DMAE_CMD_DST_RESET);
352
353 opcode |= (BP_PORT(bp) ? DMAE_CMD_PORT_1 : DMAE_CMD_PORT_0);
David S. Miller8decf862011-09-22 03:23:13 -0400354 opcode |= ((BP_VN(bp) << DMAE_CMD_E1HVN_SHIFT) |
355 (BP_VN(bp) << DMAE_COMMAND_DST_VN_SHIFT));
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000356 opcode |= (DMAE_COM_SET_ERR << DMAE_COMMAND_ERR_POLICY_SHIFT);
357
358#ifdef __BIG_ENDIAN
359 opcode |= DMAE_CMD_ENDIANITY_B_DW_SWAP;
360#else
361 opcode |= DMAE_CMD_ENDIANITY_DW_SWAP;
362#endif
363 if (with_comp)
364 opcode = bnx2x_dmae_opcode_add_comp(opcode, comp_type);
365 return opcode;
366}
367
stephen hemminger8d962862010-10-21 07:50:56 +0000368static void bnx2x_prep_dmae_with_comp(struct bnx2x *bp,
369 struct dmae_command *dmae,
370 u8 src_type, u8 dst_type)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000371{
372 memset(dmae, 0, sizeof(struct dmae_command));
373
374 /* set the opcode */
375 dmae->opcode = bnx2x_dmae_opcode(bp, src_type, dst_type,
376 true, DMAE_COMP_PCI);
377
378 /* fill in the completion parameters */
379 dmae->comp_addr_lo = U64_LO(bnx2x_sp_mapping(bp, wb_comp));
380 dmae->comp_addr_hi = U64_HI(bnx2x_sp_mapping(bp, wb_comp));
381 dmae->comp_val = DMAE_COMP_VAL;
382}
383
384/* issue a dmae command over the init-channel and wailt for completion */
stephen hemminger8d962862010-10-21 07:50:56 +0000385static int bnx2x_issue_dmae_with_comp(struct bnx2x *bp,
386 struct dmae_command *dmae)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000387{
388 u32 *wb_comp = bnx2x_sp(bp, wb_comp);
Dmitry Kravkov5e374b52011-05-22 10:09:19 +0000389 int cnt = CHIP_REV_IS_SLOW(bp) ? (400000) : 4000;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000390 int rc = 0;
391
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300392 /*
393 * Lock the dmae channel. Disable BHs to prevent a dead-lock
394 * as long as this code is called both from syscall context and
395 * from ndo_set_rx_mode() flow that may be called from BH.
396 */
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -0800397 spin_lock_bh(&bp->dmae_lock);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000398
399 /* reset completion */
400 *wb_comp = 0;
401
402 /* post the command on the channel used for initializations */
403 bnx2x_post_dmae(bp, dmae, INIT_DMAE_C(bp));
404
405 /* wait for completion */
406 udelay(5);
407 while ((*wb_comp & ~DMAE_PCI_ERR_FLAG) != DMAE_COMP_VAL) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000408
Ariel Elior95c6c6162012-01-26 06:01:52 +0000409 if (!cnt ||
410 (bp->recovery_state != BNX2X_RECOVERY_DONE &&
411 bp->recovery_state != BNX2X_RECOVERY_NIC_LOADING)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000412 BNX2X_ERR("DMAE timeout!\n");
413 rc = DMAE_TIMEOUT;
414 goto unlock;
415 }
416 cnt--;
417 udelay(50);
418 }
419 if (*wb_comp & DMAE_PCI_ERR_FLAG) {
420 BNX2X_ERR("DMAE PCI error!\n");
421 rc = DMAE_PCI_ERROR;
422 }
423
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000424unlock:
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -0800425 spin_unlock_bh(&bp->dmae_lock);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000426 return rc;
427}
428
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700429void bnx2x_write_dmae(struct bnx2x *bp, dma_addr_t dma_addr, u32 dst_addr,
430 u32 len32)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200431{
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000432 struct dmae_command dmae;
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700433
434 if (!bp->dmae_ready) {
435 u32 *data = bnx2x_sp(bp, wb_data[0]);
436
Ariel Elior127a4252012-01-26 06:01:46 +0000437 if (CHIP_IS_E1(bp))
438 bnx2x_init_ind_wr(bp, dst_addr, data, len32);
439 else
440 bnx2x_init_str_wr(bp, dst_addr, data, len32);
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700441 return;
442 }
443
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000444 /* set opcode and fixed command fields */
445 bnx2x_prep_dmae_with_comp(bp, &dmae, DMAE_SRC_PCI, DMAE_DST_GRC);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200446
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000447 /* fill in addresses and len */
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000448 dmae.src_addr_lo = U64_LO(dma_addr);
449 dmae.src_addr_hi = U64_HI(dma_addr);
450 dmae.dst_addr_lo = dst_addr >> 2;
451 dmae.dst_addr_hi = 0;
452 dmae.len = len32;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200453
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000454 /* issue the command and wait for completion */
455 bnx2x_issue_dmae_with_comp(bp, &dmae);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200456}
457
Yaniv Rosnerc18487e2008-06-23 20:27:52 -0700458void bnx2x_read_dmae(struct bnx2x *bp, u32 src_addr, u32 len32)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200459{
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000460 struct dmae_command dmae;
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700461
462 if (!bp->dmae_ready) {
463 u32 *data = bnx2x_sp(bp, wb_data[0]);
464 int i;
465
Merav Sicron51c1a582012-03-18 10:33:38 +0000466 if (CHIP_IS_E1(bp))
Ariel Elior127a4252012-01-26 06:01:46 +0000467 for (i = 0; i < len32; i++)
468 data[i] = bnx2x_reg_rd_ind(bp, src_addr + i*4);
Merav Sicron51c1a582012-03-18 10:33:38 +0000469 else
Ariel Elior127a4252012-01-26 06:01:46 +0000470 for (i = 0; i < len32; i++)
471 data[i] = REG_RD(bp, src_addr + i*4);
472
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700473 return;
474 }
475
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000476 /* set opcode and fixed command fields */
477 bnx2x_prep_dmae_with_comp(bp, &dmae, DMAE_SRC_GRC, DMAE_DST_PCI);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200478
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000479 /* fill in addresses and len */
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000480 dmae.src_addr_lo = src_addr >> 2;
481 dmae.src_addr_hi = 0;
482 dmae.dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, wb_data));
483 dmae.dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, wb_data));
484 dmae.len = len32;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200485
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000486 /* issue the command and wait for completion */
487 bnx2x_issue_dmae_with_comp(bp, &dmae);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200488}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200489
stephen hemminger8d962862010-10-21 07:50:56 +0000490static void bnx2x_write_dmae_phys_len(struct bnx2x *bp, dma_addr_t phys_addr,
491 u32 addr, u32 len)
Eilon Greenstein573f2032009-08-12 08:24:14 +0000492{
Vladislav Zolotarov02e3c6c2010-04-19 01:13:33 +0000493 int dmae_wr_max = DMAE_LEN32_WR_MAX(bp);
Eilon Greenstein573f2032009-08-12 08:24:14 +0000494 int offset = 0;
495
Vladislav Zolotarov02e3c6c2010-04-19 01:13:33 +0000496 while (len > dmae_wr_max) {
Eilon Greenstein573f2032009-08-12 08:24:14 +0000497 bnx2x_write_dmae(bp, phys_addr + offset,
Vladislav Zolotarov02e3c6c2010-04-19 01:13:33 +0000498 addr + offset, dmae_wr_max);
499 offset += dmae_wr_max * 4;
500 len -= dmae_wr_max;
Eilon Greenstein573f2032009-08-12 08:24:14 +0000501 }
502
503 bnx2x_write_dmae(bp, phys_addr + offset, addr + offset, len);
504}
505
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200506static int bnx2x_mc_assert(struct bnx2x *bp)
507{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200508 char last_idx;
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700509 int i, rc = 0;
510 u32 row0, row1, row2, row3;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200511
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700512 /* XSTORM */
513 last_idx = REG_RD8(bp, BAR_XSTRORM_INTMEM +
514 XSTORM_ASSERT_LIST_INDEX_OFFSET);
515 if (last_idx)
516 BNX2X_ERR("XSTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200517
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700518 /* print the asserts */
519 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200520
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700521 row0 = REG_RD(bp, BAR_XSTRORM_INTMEM +
522 XSTORM_ASSERT_LIST_OFFSET(i));
523 row1 = REG_RD(bp, BAR_XSTRORM_INTMEM +
524 XSTORM_ASSERT_LIST_OFFSET(i) + 4);
525 row2 = REG_RD(bp, BAR_XSTRORM_INTMEM +
526 XSTORM_ASSERT_LIST_OFFSET(i) + 8);
527 row3 = REG_RD(bp, BAR_XSTRORM_INTMEM +
528 XSTORM_ASSERT_LIST_OFFSET(i) + 12);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200529
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700530 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
Merav Sicron51c1a582012-03-18 10:33:38 +0000531 BNX2X_ERR("XSTORM_ASSERT_INDEX 0x%x = 0x%08x 0x%08x 0x%08x 0x%08x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700532 i, row3, row2, row1, row0);
533 rc++;
534 } else {
535 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200536 }
537 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700538
539 /* TSTORM */
540 last_idx = REG_RD8(bp, BAR_TSTRORM_INTMEM +
541 TSTORM_ASSERT_LIST_INDEX_OFFSET);
542 if (last_idx)
543 BNX2X_ERR("TSTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
544
545 /* print the asserts */
546 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
547
548 row0 = REG_RD(bp, BAR_TSTRORM_INTMEM +
549 TSTORM_ASSERT_LIST_OFFSET(i));
550 row1 = REG_RD(bp, BAR_TSTRORM_INTMEM +
551 TSTORM_ASSERT_LIST_OFFSET(i) + 4);
552 row2 = REG_RD(bp, BAR_TSTRORM_INTMEM +
553 TSTORM_ASSERT_LIST_OFFSET(i) + 8);
554 row3 = REG_RD(bp, BAR_TSTRORM_INTMEM +
555 TSTORM_ASSERT_LIST_OFFSET(i) + 12);
556
557 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
Merav Sicron51c1a582012-03-18 10:33:38 +0000558 BNX2X_ERR("TSTORM_ASSERT_INDEX 0x%x = 0x%08x 0x%08x 0x%08x 0x%08x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700559 i, row3, row2, row1, row0);
560 rc++;
561 } else {
562 break;
563 }
564 }
565
566 /* CSTORM */
567 last_idx = REG_RD8(bp, BAR_CSTRORM_INTMEM +
568 CSTORM_ASSERT_LIST_INDEX_OFFSET);
569 if (last_idx)
570 BNX2X_ERR("CSTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
571
572 /* print the asserts */
573 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
574
575 row0 = REG_RD(bp, BAR_CSTRORM_INTMEM +
576 CSTORM_ASSERT_LIST_OFFSET(i));
577 row1 = REG_RD(bp, BAR_CSTRORM_INTMEM +
578 CSTORM_ASSERT_LIST_OFFSET(i) + 4);
579 row2 = REG_RD(bp, BAR_CSTRORM_INTMEM +
580 CSTORM_ASSERT_LIST_OFFSET(i) + 8);
581 row3 = REG_RD(bp, BAR_CSTRORM_INTMEM +
582 CSTORM_ASSERT_LIST_OFFSET(i) + 12);
583
584 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
Merav Sicron51c1a582012-03-18 10:33:38 +0000585 BNX2X_ERR("CSTORM_ASSERT_INDEX 0x%x = 0x%08x 0x%08x 0x%08x 0x%08x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700586 i, row3, row2, row1, row0);
587 rc++;
588 } else {
589 break;
590 }
591 }
592
593 /* USTORM */
594 last_idx = REG_RD8(bp, BAR_USTRORM_INTMEM +
595 USTORM_ASSERT_LIST_INDEX_OFFSET);
596 if (last_idx)
597 BNX2X_ERR("USTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
598
599 /* print the asserts */
600 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
601
602 row0 = REG_RD(bp, BAR_USTRORM_INTMEM +
603 USTORM_ASSERT_LIST_OFFSET(i));
604 row1 = REG_RD(bp, BAR_USTRORM_INTMEM +
605 USTORM_ASSERT_LIST_OFFSET(i) + 4);
606 row2 = REG_RD(bp, BAR_USTRORM_INTMEM +
607 USTORM_ASSERT_LIST_OFFSET(i) + 8);
608 row3 = REG_RD(bp, BAR_USTRORM_INTMEM +
609 USTORM_ASSERT_LIST_OFFSET(i) + 12);
610
611 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
Merav Sicron51c1a582012-03-18 10:33:38 +0000612 BNX2X_ERR("USTORM_ASSERT_INDEX 0x%x = 0x%08x 0x%08x 0x%08x 0x%08x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700613 i, row3, row2, row1, row0);
614 rc++;
615 } else {
616 break;
617 }
618 }
619
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200620 return rc;
621}
Eliezer Tamirc14423f2008-02-28 11:49:42 -0800622
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000623void bnx2x_fw_dump_lvl(struct bnx2x *bp, const char *lvl)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200624{
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000625 u32 addr, val;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200626 u32 mark, offset;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +0000627 __be32 data[9];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200628 int word;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000629 u32 trace_shmem_base;
Vladislav Zolotarov2145a922010-04-19 01:13:49 +0000630 if (BP_NOMCP(bp)) {
631 BNX2X_ERR("NO MCP - can not dump\n");
632 return;
633 }
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000634 netdev_printk(lvl, bp->dev, "bc %d.%d.%d\n",
635 (bp->common.bc_ver & 0xff0000) >> 16,
636 (bp->common.bc_ver & 0xff00) >> 8,
637 (bp->common.bc_ver & 0xff));
638
639 val = REG_RD(bp, MCP_REG_MCPR_CPU_PROGRAM_COUNTER);
640 if (val == REG_RD(bp, MCP_REG_MCPR_CPU_PROGRAM_COUNTER))
Merav Sicron51c1a582012-03-18 10:33:38 +0000641 BNX2X_ERR("%s" "MCP PC at 0x%x\n", lvl, val);
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000642
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000643 if (BP_PATH(bp) == 0)
644 trace_shmem_base = bp->common.shmem_base;
645 else
646 trace_shmem_base = SHMEM2_RD(bp, other_shmem_base_addr);
Dmitry Kravkovde128802012-03-18 10:33:45 +0000647 addr = trace_shmem_base - 0x800;
648
649 /* validate TRCB signature */
650 mark = REG_RD(bp, addr);
651 if (mark != MFW_TRACE_SIGNATURE) {
652 BNX2X_ERR("Trace buffer signature is missing.");
653 return ;
654 }
655
656 /* read cyclic buffer pointer */
657 addr += 4;
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000658 mark = REG_RD(bp, addr);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000659 mark = (CHIP_IS_E1x(bp) ? MCP_REG_MCPR_SCRATCH : MCP_A_REG_MCPR_SCRATCH)
660 + ((mark + 0x3) & ~0x3) - 0x08000000;
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000661 printk("%s" "begin fw dump (mark 0x%x)\n", lvl, mark);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200662
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000663 printk("%s", lvl);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000664 for (offset = mark; offset <= trace_shmem_base; offset += 0x8*4) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200665 for (word = 0; word < 8; word++)
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000666 data[word] = htonl(REG_RD(bp, offset + 4*word));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200667 data[8] = 0x0;
Joe Perches7995c642010-02-17 15:01:52 +0000668 pr_cont("%s", (char *)data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200669 }
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000670 for (offset = addr + 4; offset <= mark; offset += 0x8*4) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200671 for (word = 0; word < 8; word++)
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000672 data[word] = htonl(REG_RD(bp, offset + 4*word));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200673 data[8] = 0x0;
Joe Perches7995c642010-02-17 15:01:52 +0000674 pr_cont("%s", (char *)data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200675 }
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000676 printk("%s" "end of fw dump\n", lvl);
677}
678
679static inline void bnx2x_fw_dump(struct bnx2x *bp)
680{
681 bnx2x_fw_dump_lvl(bp, KERN_ERR);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200682}
683
Dmitry Kravkov6c719d02010-07-27 12:36:15 +0000684void bnx2x_panic_dump(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200685{
686 int i;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000687 u16 j;
688 struct hc_sp_status_block_data sp_sb_data;
689 int func = BP_FUNC(bp);
690#ifdef BNX2X_STOP_ON_ERROR
691 u16 start = 0, end = 0;
Ariel Elior6383c0b2011-07-14 08:31:57 +0000692 u8 cos;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000693#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200694
Yitchak Gertner66e855f2008-08-13 15:49:05 -0700695 bp->stats_state = STATS_STATE_DISABLED;
Ariel Elior7a752992012-01-26 06:01:53 +0000696 bp->eth_stats.unrecoverable_error++;
Yitchak Gertner66e855f2008-08-13 15:49:05 -0700697 DP(BNX2X_MSG_STATS, "stats_state - DISABLED\n");
698
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200699 BNX2X_ERR("begin crash dump -----------------\n");
700
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000701 /* Indices */
702 /* Common */
Merav Sicron51c1a582012-03-18 10:33:38 +0000703 BNX2X_ERR("def_idx(0x%x) def_att_idx(0x%x) attn_state(0x%x) spq_prod_idx(0x%x) next_stats_cnt(0x%x)\n",
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300704 bp->def_idx, bp->def_att_idx, bp->attn_state,
705 bp->spq_prod_idx, bp->stats_counter);
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000706 BNX2X_ERR("DSB: attn bits(0x%x) ack(0x%x) id(0x%x) idx(0x%x)\n",
707 bp->def_status_blk->atten_status_block.attn_bits,
708 bp->def_status_blk->atten_status_block.attn_bits_ack,
709 bp->def_status_blk->atten_status_block.status_block_id,
710 bp->def_status_blk->atten_status_block.attn_bits_index);
711 BNX2X_ERR(" def (");
712 for (i = 0; i < HC_SP_SB_MAX_INDICES; i++)
713 pr_cont("0x%x%s",
Joe Perchesf1deab52011-08-14 12:16:21 +0000714 bp->def_status_blk->sp_sb.index_values[i],
715 (i == HC_SP_SB_MAX_INDICES - 1) ? ") " : " ");
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000716
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000717 for (i = 0; i < sizeof(struct hc_sp_status_block_data)/sizeof(u32); i++)
718 *((u32 *)&sp_sb_data + i) = REG_RD(bp, BAR_CSTRORM_INTMEM +
719 CSTORM_SP_STATUS_BLOCK_DATA_OFFSET(func) +
720 i*sizeof(u32));
721
Joe Perchesf1deab52011-08-14 12:16:21 +0000722 pr_cont("igu_sb_id(0x%x) igu_seg_id(0x%x) pf_id(0x%x) vnic_id(0x%x) vf_id(0x%x) vf_valid (0x%x) state(0x%x)\n",
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000723 sp_sb_data.igu_sb_id,
724 sp_sb_data.igu_seg_id,
725 sp_sb_data.p_func.pf_id,
726 sp_sb_data.p_func.vnic_id,
727 sp_sb_data.p_func.vf_id,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300728 sp_sb_data.p_func.vf_valid,
729 sp_sb_data.state);
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000730
731
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000732 for_each_eth_queue(bp, i) {
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000733 struct bnx2x_fastpath *fp = &bp->fp[i];
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000734 int loop;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000735 struct hc_status_block_data_e2 sb_data_e2;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000736 struct hc_status_block_data_e1x sb_data_e1x;
737 struct hc_status_block_sm *hc_sm_p =
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300738 CHIP_IS_E1x(bp) ?
739 sb_data_e1x.common.state_machine :
740 sb_data_e2.common.state_machine;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000741 struct hc_index_data *hc_index_p =
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300742 CHIP_IS_E1x(bp) ?
743 sb_data_e1x.index_data :
744 sb_data_e2.index_data;
Ariel Elior6383c0b2011-07-14 08:31:57 +0000745 u8 data_size, cos;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000746 u32 *sb_data_p;
Ariel Elior6383c0b2011-07-14 08:31:57 +0000747 struct bnx2x_fp_txdata txdata;
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000748
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000749 /* Rx */
Merav Sicron51c1a582012-03-18 10:33:38 +0000750 BNX2X_ERR("fp%d: rx_bd_prod(0x%x) rx_bd_cons(0x%x) rx_comp_prod(0x%x) rx_comp_cons(0x%x) *rx_cons_sb(0x%x)\n",
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000751 i, fp->rx_bd_prod, fp->rx_bd_cons,
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000752 fp->rx_comp_prod,
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000753 fp->rx_comp_cons, le16_to_cpu(*fp->rx_cons_sb));
Merav Sicron51c1a582012-03-18 10:33:38 +0000754 BNX2X_ERR(" rx_sge_prod(0x%x) last_max_sge(0x%x) fp_hc_idx(0x%x)\n",
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000755 fp->rx_sge_prod, fp->last_max_sge,
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000756 le16_to_cpu(fp->fp_hc_idx));
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000757
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000758 /* Tx */
Ariel Elior6383c0b2011-07-14 08:31:57 +0000759 for_each_cos_in_tx_queue(fp, cos)
760 {
761 txdata = fp->txdata[cos];
Merav Sicron51c1a582012-03-18 10:33:38 +0000762 BNX2X_ERR("fp%d: tx_pkt_prod(0x%x) tx_pkt_cons(0x%x) tx_bd_prod(0x%x) tx_bd_cons(0x%x) *tx_cons_sb(0x%x)\n",
Ariel Elior6383c0b2011-07-14 08:31:57 +0000763 i, txdata.tx_pkt_prod,
764 txdata.tx_pkt_cons, txdata.tx_bd_prod,
765 txdata.tx_bd_cons,
766 le16_to_cpu(*txdata.tx_cons_sb));
767 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000768
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300769 loop = CHIP_IS_E1x(bp) ?
770 HC_SB_MAX_INDICES_E1X : HC_SB_MAX_INDICES_E2;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000771
772 /* host sb data */
773
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000774#ifdef BCM_CNIC
775 if (IS_FCOE_FP(fp))
776 continue;
777#endif
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000778 BNX2X_ERR(" run indexes (");
779 for (j = 0; j < HC_SB_MAX_SM; j++)
780 pr_cont("0x%x%s",
781 fp->sb_running_index[j],
782 (j == HC_SB_MAX_SM - 1) ? ")" : " ");
783
784 BNX2X_ERR(" indexes (");
785 for (j = 0; j < loop; j++)
786 pr_cont("0x%x%s",
787 fp->sb_index_values[j],
788 (j == loop - 1) ? ")" : " ");
789 /* fw sb data */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300790 data_size = CHIP_IS_E1x(bp) ?
791 sizeof(struct hc_status_block_data_e1x) :
792 sizeof(struct hc_status_block_data_e2);
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000793 data_size /= sizeof(u32);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300794 sb_data_p = CHIP_IS_E1x(bp) ?
795 (u32 *)&sb_data_e1x :
796 (u32 *)&sb_data_e2;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000797 /* copy sb data in here */
798 for (j = 0; j < data_size; j++)
799 *(sb_data_p + j) = REG_RD(bp, BAR_CSTRORM_INTMEM +
800 CSTORM_STATUS_BLOCK_DATA_OFFSET(fp->fw_sb_id) +
801 j * sizeof(u32));
802
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300803 if (!CHIP_IS_E1x(bp)) {
Merav Sicron51c1a582012-03-18 10:33:38 +0000804 pr_cont("pf_id(0x%x) vf_id(0x%x) vf_valid(0x%x) vnic_id(0x%x) same_igu_sb_1b(0x%x) state(0x%x)\n",
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000805 sb_data_e2.common.p_func.pf_id,
806 sb_data_e2.common.p_func.vf_id,
807 sb_data_e2.common.p_func.vf_valid,
808 sb_data_e2.common.p_func.vnic_id,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300809 sb_data_e2.common.same_igu_sb_1b,
810 sb_data_e2.common.state);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000811 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +0000812 pr_cont("pf_id(0x%x) vf_id(0x%x) vf_valid(0x%x) vnic_id(0x%x) same_igu_sb_1b(0x%x) state(0x%x)\n",
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000813 sb_data_e1x.common.p_func.pf_id,
814 sb_data_e1x.common.p_func.vf_id,
815 sb_data_e1x.common.p_func.vf_valid,
816 sb_data_e1x.common.p_func.vnic_id,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300817 sb_data_e1x.common.same_igu_sb_1b,
818 sb_data_e1x.common.state);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000819 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000820
821 /* SB_SMs data */
822 for (j = 0; j < HC_SB_MAX_SM; j++) {
Merav Sicron51c1a582012-03-18 10:33:38 +0000823 pr_cont("SM[%d] __flags (0x%x) igu_sb_id (0x%x) igu_seg_id(0x%x) time_to_expire (0x%x) timer_value(0x%x)\n",
824 j, hc_sm_p[j].__flags,
825 hc_sm_p[j].igu_sb_id,
826 hc_sm_p[j].igu_seg_id,
827 hc_sm_p[j].time_to_expire,
828 hc_sm_p[j].timer_value);
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000829 }
830
831 /* Indecies data */
832 for (j = 0; j < loop; j++) {
Merav Sicron51c1a582012-03-18 10:33:38 +0000833 pr_cont("INDEX[%d] flags (0x%x) timeout (0x%x)\n", j,
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000834 hc_index_p[j].flags,
835 hc_index_p[j].timeout);
836 }
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000837 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200838
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000839#ifdef BNX2X_STOP_ON_ERROR
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000840 /* Rings */
841 /* Rx */
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000842 for_each_rx_queue(bp, i) {
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000843 struct bnx2x_fastpath *fp = &bp->fp[i];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200844
845 start = RX_BD(le16_to_cpu(*fp->rx_cons_sb) - 10);
846 end = RX_BD(le16_to_cpu(*fp->rx_cons_sb) + 503);
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000847 for (j = start; j != end; j = RX_BD(j + 1)) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200848 u32 *rx_bd = (u32 *)&fp->rx_desc_ring[j];
849 struct sw_rx_bd *sw_bd = &fp->rx_buf_ring[j];
850
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +0000851 BNX2X_ERR("fp%d: rx_bd[%x]=[%x:%x] sw_bd=[%p]\n",
Yuval Mintz44151ac2012-01-23 07:31:56 +0000852 i, j, rx_bd[1], rx_bd[0], sw_bd->data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200853 }
854
Eilon Greenstein3196a882008-08-13 15:58:49 -0700855 start = RX_SGE(fp->rx_sge_prod);
856 end = RX_SGE(fp->last_max_sge);
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000857 for (j = start; j != end; j = RX_SGE(j + 1)) {
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700858 u32 *rx_sge = (u32 *)&fp->rx_sge_ring[j];
859 struct sw_rx_page *sw_page = &fp->rx_page_ring[j];
860
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +0000861 BNX2X_ERR("fp%d: rx_sge[%x]=[%x:%x] sw_page=[%p]\n",
862 i, j, rx_sge[1], rx_sge[0], sw_page->page);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700863 }
864
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200865 start = RCQ_BD(fp->rx_comp_cons - 10);
866 end = RCQ_BD(fp->rx_comp_cons + 503);
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000867 for (j = start; j != end; j = RCQ_BD(j + 1)) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200868 u32 *cqe = (u32 *)&fp->rx_comp_ring[j];
869
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +0000870 BNX2X_ERR("fp%d: cqe[%x]=[%x:%x:%x:%x]\n",
871 i, j, cqe[0], cqe[1], cqe[2], cqe[3]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200872 }
873 }
874
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000875 /* Tx */
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000876 for_each_tx_queue(bp, i) {
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000877 struct bnx2x_fastpath *fp = &bp->fp[i];
Ariel Elior6383c0b2011-07-14 08:31:57 +0000878 for_each_cos_in_tx_queue(fp, cos) {
879 struct bnx2x_fp_txdata *txdata = &fp->txdata[cos];
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000880
Ariel Elior6383c0b2011-07-14 08:31:57 +0000881 start = TX_BD(le16_to_cpu(*txdata->tx_cons_sb) - 10);
882 end = TX_BD(le16_to_cpu(*txdata->tx_cons_sb) + 245);
883 for (j = start; j != end; j = TX_BD(j + 1)) {
884 struct sw_tx_bd *sw_bd =
885 &txdata->tx_buf_ring[j];
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000886
Merav Sicron51c1a582012-03-18 10:33:38 +0000887 BNX2X_ERR("fp%d: txdata %d, packet[%x]=[%p,%x]\n",
Ariel Elior6383c0b2011-07-14 08:31:57 +0000888 i, cos, j, sw_bd->skb,
889 sw_bd->first_bd);
890 }
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000891
Ariel Elior6383c0b2011-07-14 08:31:57 +0000892 start = TX_BD(txdata->tx_bd_cons - 10);
893 end = TX_BD(txdata->tx_bd_cons + 254);
894 for (j = start; j != end; j = TX_BD(j + 1)) {
895 u32 *tx_bd = (u32 *)&txdata->tx_desc_ring[j];
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000896
Merav Sicron51c1a582012-03-18 10:33:38 +0000897 BNX2X_ERR("fp%d: txdata %d, tx_bd[%x]=[%x:%x:%x:%x]\n",
Ariel Elior6383c0b2011-07-14 08:31:57 +0000898 i, cos, j, tx_bd[0], tx_bd[1],
899 tx_bd[2], tx_bd[3]);
900 }
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000901 }
902 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000903#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700904 bnx2x_fw_dump(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200905 bnx2x_mc_assert(bp);
906 BNX2X_ERR("end crash dump -----------------\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200907}
908
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300909/*
910 * FLR Support for E2
911 *
912 * bnx2x_pf_flr_clnup() is called during nic_load in the per function HW
913 * initialization.
914 */
915#define FLR_WAIT_USEC 10000 /* 10 miliseconds */
Ariel Elior89db4ad2012-01-26 06:01:48 +0000916#define FLR_WAIT_INTERVAL 50 /* usec */
917#define FLR_POLL_CNT (FLR_WAIT_USEC/FLR_WAIT_INTERVAL) /* 200 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300918
919struct pbf_pN_buf_regs {
920 int pN;
921 u32 init_crd;
922 u32 crd;
923 u32 crd_freed;
924};
925
926struct pbf_pN_cmd_regs {
927 int pN;
928 u32 lines_occup;
929 u32 lines_freed;
930};
931
932static void bnx2x_pbf_pN_buf_flushed(struct bnx2x *bp,
933 struct pbf_pN_buf_regs *regs,
934 u32 poll_count)
935{
936 u32 init_crd, crd, crd_start, crd_freed, crd_freed_start;
937 u32 cur_cnt = poll_count;
938
939 crd_freed = crd_freed_start = REG_RD(bp, regs->crd_freed);
940 crd = crd_start = REG_RD(bp, regs->crd);
941 init_crd = REG_RD(bp, regs->init_crd);
942
943 DP(BNX2X_MSG_SP, "INIT CREDIT[%d] : %x\n", regs->pN, init_crd);
944 DP(BNX2X_MSG_SP, "CREDIT[%d] : s:%x\n", regs->pN, crd);
945 DP(BNX2X_MSG_SP, "CREDIT_FREED[%d]: s:%x\n", regs->pN, crd_freed);
946
947 while ((crd != init_crd) && ((u32)SUB_S32(crd_freed, crd_freed_start) <
948 (init_crd - crd_start))) {
949 if (cur_cnt--) {
Ariel Elior89db4ad2012-01-26 06:01:48 +0000950 udelay(FLR_WAIT_INTERVAL);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300951 crd = REG_RD(bp, regs->crd);
952 crd_freed = REG_RD(bp, regs->crd_freed);
953 } else {
954 DP(BNX2X_MSG_SP, "PBF tx buffer[%d] timed out\n",
955 regs->pN);
956 DP(BNX2X_MSG_SP, "CREDIT[%d] : c:%x\n",
957 regs->pN, crd);
958 DP(BNX2X_MSG_SP, "CREDIT_FREED[%d]: c:%x\n",
959 regs->pN, crd_freed);
960 break;
961 }
962 }
963 DP(BNX2X_MSG_SP, "Waited %d*%d usec for PBF tx buffer[%d]\n",
Ariel Elior89db4ad2012-01-26 06:01:48 +0000964 poll_count-cur_cnt, FLR_WAIT_INTERVAL, regs->pN);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300965}
966
967static void bnx2x_pbf_pN_cmd_flushed(struct bnx2x *bp,
968 struct pbf_pN_cmd_regs *regs,
969 u32 poll_count)
970{
971 u32 occup, to_free, freed, freed_start;
972 u32 cur_cnt = poll_count;
973
974 occup = to_free = REG_RD(bp, regs->lines_occup);
975 freed = freed_start = REG_RD(bp, regs->lines_freed);
976
977 DP(BNX2X_MSG_SP, "OCCUPANCY[%d] : s:%x\n", regs->pN, occup);
978 DP(BNX2X_MSG_SP, "LINES_FREED[%d] : s:%x\n", regs->pN, freed);
979
980 while (occup && ((u32)SUB_S32(freed, freed_start) < to_free)) {
981 if (cur_cnt--) {
Ariel Elior89db4ad2012-01-26 06:01:48 +0000982 udelay(FLR_WAIT_INTERVAL);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300983 occup = REG_RD(bp, regs->lines_occup);
984 freed = REG_RD(bp, regs->lines_freed);
985 } else {
986 DP(BNX2X_MSG_SP, "PBF cmd queue[%d] timed out\n",
987 regs->pN);
988 DP(BNX2X_MSG_SP, "OCCUPANCY[%d] : s:%x\n",
989 regs->pN, occup);
990 DP(BNX2X_MSG_SP, "LINES_FREED[%d] : s:%x\n",
991 regs->pN, freed);
992 break;
993 }
994 }
995 DP(BNX2X_MSG_SP, "Waited %d*%d usec for PBF cmd queue[%d]\n",
Ariel Elior89db4ad2012-01-26 06:01:48 +0000996 poll_count-cur_cnt, FLR_WAIT_INTERVAL, regs->pN);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300997}
998
999static inline u32 bnx2x_flr_clnup_reg_poll(struct bnx2x *bp, u32 reg,
1000 u32 expected, u32 poll_count)
1001{
1002 u32 cur_cnt = poll_count;
1003 u32 val;
1004
1005 while ((val = REG_RD(bp, reg)) != expected && cur_cnt--)
Ariel Elior89db4ad2012-01-26 06:01:48 +00001006 udelay(FLR_WAIT_INTERVAL);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001007
1008 return val;
1009}
1010
1011static inline int bnx2x_flr_clnup_poll_hw_counter(struct bnx2x *bp, u32 reg,
1012 char *msg, u32 poll_cnt)
1013{
1014 u32 val = bnx2x_flr_clnup_reg_poll(bp, reg, 0, poll_cnt);
1015 if (val != 0) {
1016 BNX2X_ERR("%s usage count=%d\n", msg, val);
1017 return 1;
1018 }
1019 return 0;
1020}
1021
1022static u32 bnx2x_flr_clnup_poll_count(struct bnx2x *bp)
1023{
1024 /* adjust polling timeout */
1025 if (CHIP_REV_IS_EMUL(bp))
1026 return FLR_POLL_CNT * 2000;
1027
1028 if (CHIP_REV_IS_FPGA(bp))
1029 return FLR_POLL_CNT * 120;
1030
1031 return FLR_POLL_CNT;
1032}
1033
1034static void bnx2x_tx_hw_flushed(struct bnx2x *bp, u32 poll_count)
1035{
1036 struct pbf_pN_cmd_regs cmd_regs[] = {
1037 {0, (CHIP_IS_E3B0(bp)) ?
1038 PBF_REG_TQ_OCCUPANCY_Q0 :
1039 PBF_REG_P0_TQ_OCCUPANCY,
1040 (CHIP_IS_E3B0(bp)) ?
1041 PBF_REG_TQ_LINES_FREED_CNT_Q0 :
1042 PBF_REG_P0_TQ_LINES_FREED_CNT},
1043 {1, (CHIP_IS_E3B0(bp)) ?
1044 PBF_REG_TQ_OCCUPANCY_Q1 :
1045 PBF_REG_P1_TQ_OCCUPANCY,
1046 (CHIP_IS_E3B0(bp)) ?
1047 PBF_REG_TQ_LINES_FREED_CNT_Q1 :
1048 PBF_REG_P1_TQ_LINES_FREED_CNT},
1049 {4, (CHIP_IS_E3B0(bp)) ?
1050 PBF_REG_TQ_OCCUPANCY_LB_Q :
1051 PBF_REG_P4_TQ_OCCUPANCY,
1052 (CHIP_IS_E3B0(bp)) ?
1053 PBF_REG_TQ_LINES_FREED_CNT_LB_Q :
1054 PBF_REG_P4_TQ_LINES_FREED_CNT}
1055 };
1056
1057 struct pbf_pN_buf_regs buf_regs[] = {
1058 {0, (CHIP_IS_E3B0(bp)) ?
1059 PBF_REG_INIT_CRD_Q0 :
1060 PBF_REG_P0_INIT_CRD ,
1061 (CHIP_IS_E3B0(bp)) ?
1062 PBF_REG_CREDIT_Q0 :
1063 PBF_REG_P0_CREDIT,
1064 (CHIP_IS_E3B0(bp)) ?
1065 PBF_REG_INTERNAL_CRD_FREED_CNT_Q0 :
1066 PBF_REG_P0_INTERNAL_CRD_FREED_CNT},
1067 {1, (CHIP_IS_E3B0(bp)) ?
1068 PBF_REG_INIT_CRD_Q1 :
1069 PBF_REG_P1_INIT_CRD,
1070 (CHIP_IS_E3B0(bp)) ?
1071 PBF_REG_CREDIT_Q1 :
1072 PBF_REG_P1_CREDIT,
1073 (CHIP_IS_E3B0(bp)) ?
1074 PBF_REG_INTERNAL_CRD_FREED_CNT_Q1 :
1075 PBF_REG_P1_INTERNAL_CRD_FREED_CNT},
1076 {4, (CHIP_IS_E3B0(bp)) ?
1077 PBF_REG_INIT_CRD_LB_Q :
1078 PBF_REG_P4_INIT_CRD,
1079 (CHIP_IS_E3B0(bp)) ?
1080 PBF_REG_CREDIT_LB_Q :
1081 PBF_REG_P4_CREDIT,
1082 (CHIP_IS_E3B0(bp)) ?
1083 PBF_REG_INTERNAL_CRD_FREED_CNT_LB_Q :
1084 PBF_REG_P4_INTERNAL_CRD_FREED_CNT},
1085 };
1086
1087 int i;
1088
1089 /* Verify the command queues are flushed P0, P1, P4 */
1090 for (i = 0; i < ARRAY_SIZE(cmd_regs); i++)
1091 bnx2x_pbf_pN_cmd_flushed(bp, &cmd_regs[i], poll_count);
1092
1093
1094 /* Verify the transmission buffers are flushed P0, P1, P4 */
1095 for (i = 0; i < ARRAY_SIZE(buf_regs); i++)
1096 bnx2x_pbf_pN_buf_flushed(bp, &buf_regs[i], poll_count);
1097}
1098
1099#define OP_GEN_PARAM(param) \
1100 (((param) << SDM_OP_GEN_COMP_PARAM_SHIFT) & SDM_OP_GEN_COMP_PARAM)
1101
1102#define OP_GEN_TYPE(type) \
1103 (((type) << SDM_OP_GEN_COMP_TYPE_SHIFT) & SDM_OP_GEN_COMP_TYPE)
1104
1105#define OP_GEN_AGG_VECT(index) \
1106 (((index) << SDM_OP_GEN_AGG_VECT_IDX_SHIFT) & SDM_OP_GEN_AGG_VECT_IDX)
1107
1108
1109static inline int bnx2x_send_final_clnup(struct bnx2x *bp, u8 clnup_func,
1110 u32 poll_cnt)
1111{
1112 struct sdm_op_gen op_gen = {0};
1113
1114 u32 comp_addr = BAR_CSTRORM_INTMEM +
1115 CSTORM_FINAL_CLEANUP_COMPLETE_OFFSET(clnup_func);
1116 int ret = 0;
1117
1118 if (REG_RD(bp, comp_addr)) {
Ariel Elior89db4ad2012-01-26 06:01:48 +00001119 BNX2X_ERR("Cleanup complete was not 0 before sending\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001120 return 1;
1121 }
1122
1123 op_gen.command |= OP_GEN_PARAM(XSTORM_AGG_INT_FINAL_CLEANUP_INDEX);
1124 op_gen.command |= OP_GEN_TYPE(XSTORM_AGG_INT_FINAL_CLEANUP_COMP_TYPE);
1125 op_gen.command |= OP_GEN_AGG_VECT(clnup_func);
1126 op_gen.command |= 1 << SDM_OP_GEN_AGG_VECT_IDX_VALID_SHIFT;
1127
Ariel Elior89db4ad2012-01-26 06:01:48 +00001128 DP(BNX2X_MSG_SP, "sending FW Final cleanup\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001129 REG_WR(bp, XSDM_REG_OPERATION_GEN, op_gen.command);
1130
1131 if (bnx2x_flr_clnup_reg_poll(bp, comp_addr, 1, poll_cnt) != 1) {
1132 BNX2X_ERR("FW final cleanup did not succeed\n");
Merav Sicron51c1a582012-03-18 10:33:38 +00001133 DP(BNX2X_MSG_SP, "At timeout completion address contained %x\n",
1134 (REG_RD(bp, comp_addr)));
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001135 ret = 1;
1136 }
1137 /* Zero completion for nxt FLR */
1138 REG_WR(bp, comp_addr, 0);
1139
1140 return ret;
1141}
1142
1143static inline u8 bnx2x_is_pcie_pending(struct pci_dev *dev)
1144{
1145 int pos;
1146 u16 status;
1147
Jon Mason77c98e62011-06-27 07:45:12 +00001148 pos = pci_pcie_cap(dev);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001149 if (!pos)
1150 return false;
1151
1152 pci_read_config_word(dev, pos + PCI_EXP_DEVSTA, &status);
1153 return status & PCI_EXP_DEVSTA_TRPND;
1154}
1155
1156/* PF FLR specific routines
1157*/
1158static int bnx2x_poll_hw_usage_counters(struct bnx2x *bp, u32 poll_cnt)
1159{
1160
1161 /* wait for CFC PF usage-counter to zero (includes all the VFs) */
1162 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1163 CFC_REG_NUM_LCIDS_INSIDE_PF,
1164 "CFC PF usage counter timed out",
1165 poll_cnt))
1166 return 1;
1167
1168
1169 /* Wait for DQ PF usage-counter to zero (until DQ cleanup) */
1170 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1171 DORQ_REG_PF_USAGE_CNT,
1172 "DQ PF usage counter timed out",
1173 poll_cnt))
1174 return 1;
1175
1176 /* Wait for QM PF usage-counter to zero (until DQ cleanup) */
1177 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1178 QM_REG_PF_USG_CNT_0 + 4*BP_FUNC(bp),
1179 "QM PF usage counter timed out",
1180 poll_cnt))
1181 return 1;
1182
1183 /* Wait for Timer PF usage-counters to zero (until DQ cleanup) */
1184 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1185 TM_REG_LIN0_VNIC_UC + 4*BP_PORT(bp),
1186 "Timers VNIC usage counter timed out",
1187 poll_cnt))
1188 return 1;
1189 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1190 TM_REG_LIN0_NUM_SCANS + 4*BP_PORT(bp),
1191 "Timers NUM_SCANS usage counter timed out",
1192 poll_cnt))
1193 return 1;
1194
1195 /* Wait DMAE PF usage counter to zero */
1196 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1197 dmae_reg_go_c[INIT_DMAE_C(bp)],
1198 "DMAE dommand register timed out",
1199 poll_cnt))
1200 return 1;
1201
1202 return 0;
1203}
1204
1205static void bnx2x_hw_enable_status(struct bnx2x *bp)
1206{
1207 u32 val;
1208
1209 val = REG_RD(bp, CFC_REG_WEAK_ENABLE_PF);
1210 DP(BNX2X_MSG_SP, "CFC_REG_WEAK_ENABLE_PF is 0x%x\n", val);
1211
1212 val = REG_RD(bp, PBF_REG_DISABLE_PF);
1213 DP(BNX2X_MSG_SP, "PBF_REG_DISABLE_PF is 0x%x\n", val);
1214
1215 val = REG_RD(bp, IGU_REG_PCI_PF_MSI_EN);
1216 DP(BNX2X_MSG_SP, "IGU_REG_PCI_PF_MSI_EN is 0x%x\n", val);
1217
1218 val = REG_RD(bp, IGU_REG_PCI_PF_MSIX_EN);
1219 DP(BNX2X_MSG_SP, "IGU_REG_PCI_PF_MSIX_EN is 0x%x\n", val);
1220
1221 val = REG_RD(bp, IGU_REG_PCI_PF_MSIX_FUNC_MASK);
1222 DP(BNX2X_MSG_SP, "IGU_REG_PCI_PF_MSIX_FUNC_MASK is 0x%x\n", val);
1223
1224 val = REG_RD(bp, PGLUE_B_REG_SHADOW_BME_PF_7_0_CLR);
1225 DP(BNX2X_MSG_SP, "PGLUE_B_REG_SHADOW_BME_PF_7_0_CLR is 0x%x\n", val);
1226
1227 val = REG_RD(bp, PGLUE_B_REG_FLR_REQUEST_PF_7_0_CLR);
1228 DP(BNX2X_MSG_SP, "PGLUE_B_REG_FLR_REQUEST_PF_7_0_CLR is 0x%x\n", val);
1229
1230 val = REG_RD(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER);
1231 DP(BNX2X_MSG_SP, "PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER is 0x%x\n",
1232 val);
1233}
1234
1235static int bnx2x_pf_flr_clnup(struct bnx2x *bp)
1236{
1237 u32 poll_cnt = bnx2x_flr_clnup_poll_count(bp);
1238
1239 DP(BNX2X_MSG_SP, "Cleanup after FLR PF[%d]\n", BP_ABS_FUNC(bp));
1240
1241 /* Re-enable PF target read access */
1242 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_TARGET_READ, 1);
1243
1244 /* Poll HW usage counters */
Ariel Elior89db4ad2012-01-26 06:01:48 +00001245 DP(BNX2X_MSG_SP, "Polling usage counters\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001246 if (bnx2x_poll_hw_usage_counters(bp, poll_cnt))
1247 return -EBUSY;
1248
1249 /* Zero the igu 'trailing edge' and 'leading edge' */
1250
1251 /* Send the FW cleanup command */
1252 if (bnx2x_send_final_clnup(bp, (u8)BP_FUNC(bp), poll_cnt))
1253 return -EBUSY;
1254
1255 /* ATC cleanup */
1256
1257 /* Verify TX hw is flushed */
1258 bnx2x_tx_hw_flushed(bp, poll_cnt);
1259
1260 /* Wait 100ms (not adjusted according to platform) */
1261 msleep(100);
1262
1263 /* Verify no pending pci transactions */
1264 if (bnx2x_is_pcie_pending(bp->pdev))
1265 BNX2X_ERR("PCIE Transactions still pending\n");
1266
1267 /* Debug */
1268 bnx2x_hw_enable_status(bp);
1269
1270 /*
1271 * Master enable - Due to WB DMAE writes performed before this
1272 * register is re-initialized as part of the regular function init
1273 */
1274 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 1);
1275
1276 return 0;
1277}
1278
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001279static void bnx2x_hc_int_enable(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001280{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001281 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001282 u32 addr = port ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0;
1283 u32 val = REG_RD(bp, addr);
1284 int msix = (bp->flags & USING_MSIX_FLAG) ? 1 : 0;
Eilon Greenstein8badd272009-02-12 08:36:15 +00001285 int msi = (bp->flags & USING_MSI_FLAG) ? 1 : 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001286
1287 if (msix) {
Eilon Greenstein8badd272009-02-12 08:36:15 +00001288 val &= ~(HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
1289 HC_CONFIG_0_REG_INT_LINE_EN_0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001290 val |= (HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
1291 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
Eilon Greenstein8badd272009-02-12 08:36:15 +00001292 } else if (msi) {
1293 val &= ~HC_CONFIG_0_REG_INT_LINE_EN_0;
1294 val |= (HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
1295 HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
1296 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001297 } else {
1298 val |= (HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08001299 HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001300 HC_CONFIG_0_REG_INT_LINE_EN_0 |
1301 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08001302
Dmitry Kravkova0fd0652010-10-19 05:13:05 +00001303 if (!CHIP_IS_E1(bp)) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001304 DP(NETIF_MSG_IFUP,
1305 "write %x to HC %d (addr 0x%x)\n", val, port, addr);
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08001306
Dmitry Kravkova0fd0652010-10-19 05:13:05 +00001307 REG_WR(bp, addr, val);
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08001308
Dmitry Kravkova0fd0652010-10-19 05:13:05 +00001309 val &= ~HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0;
1310 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001311 }
1312
Dmitry Kravkova0fd0652010-10-19 05:13:05 +00001313 if (CHIP_IS_E1(bp))
1314 REG_WR(bp, HC_REG_INT_MASK + port*4, 0x1FFFF);
1315
Merav Sicron51c1a582012-03-18 10:33:38 +00001316 DP(NETIF_MSG_IFUP,
1317 "write %x to HC %d (addr 0x%x) mode %s\n", val, port, addr,
1318 (msix ? "MSI-X" : (msi ? "MSI" : "INTx")));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001319
1320 REG_WR(bp, addr, val);
Eilon Greenstein37dbbf32009-07-21 05:47:33 +00001321 /*
1322 * Ensure that HC_CONFIG is written before leading/trailing edge config
1323 */
1324 mmiowb();
1325 barrier();
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001326
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001327 if (!CHIP_IS_E1(bp)) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001328 /* init leading/trailing edge */
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00001329 if (IS_MF(bp)) {
David S. Miller8decf862011-09-22 03:23:13 -04001330 val = (0xee0f | (1 << (BP_VN(bp) + 4)));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001331 if (bp->port.pmf)
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00001332 /* enable nig and gpio3 attention */
1333 val |= 0x1100;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001334 } else
1335 val = 0xffff;
1336
1337 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, val);
1338 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, val);
1339 }
Eilon Greenstein37dbbf32009-07-21 05:47:33 +00001340
1341 /* Make sure that interrupts are indeed enabled from here on */
1342 mmiowb();
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001343}
1344
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001345static void bnx2x_igu_int_enable(struct bnx2x *bp)
1346{
1347 u32 val;
Dmitry Kravkov30a5de72012-04-03 18:41:26 +00001348 bool msix = (bp->flags & USING_MSIX_FLAG) ? true : false;
1349 bool single_msix = (bp->flags & USING_SINGLE_MSIX_FLAG) ? true : false;
1350 bool msi = (bp->flags & USING_MSI_FLAG) ? true : false;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001351
1352 val = REG_RD(bp, IGU_REG_PF_CONFIGURATION);
1353
1354 if (msix) {
1355 val &= ~(IGU_PF_CONF_INT_LINE_EN |
1356 IGU_PF_CONF_SINGLE_ISR_EN);
1357 val |= (IGU_PF_CONF_FUNC_EN |
1358 IGU_PF_CONF_MSI_MSIX_EN |
1359 IGU_PF_CONF_ATTN_BIT_EN);
Dmitry Kravkov30a5de72012-04-03 18:41:26 +00001360
1361 if (single_msix)
1362 val |= IGU_PF_CONF_SINGLE_ISR_EN;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001363 } else if (msi) {
1364 val &= ~IGU_PF_CONF_INT_LINE_EN;
1365 val |= (IGU_PF_CONF_FUNC_EN |
1366 IGU_PF_CONF_MSI_MSIX_EN |
1367 IGU_PF_CONF_ATTN_BIT_EN |
1368 IGU_PF_CONF_SINGLE_ISR_EN);
1369 } else {
1370 val &= ~IGU_PF_CONF_MSI_MSIX_EN;
1371 val |= (IGU_PF_CONF_FUNC_EN |
1372 IGU_PF_CONF_INT_LINE_EN |
1373 IGU_PF_CONF_ATTN_BIT_EN |
1374 IGU_PF_CONF_SINGLE_ISR_EN);
1375 }
1376
Merav Sicron51c1a582012-03-18 10:33:38 +00001377 DP(NETIF_MSG_IFUP, "write 0x%x to IGU mode %s\n",
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001378 val, (msix ? "MSI-X" : (msi ? "MSI" : "INTx")));
1379
1380 REG_WR(bp, IGU_REG_PF_CONFIGURATION, val);
1381
Yuval Mintz79a85572012-04-03 18:41:25 +00001382 if (val & IGU_PF_CONF_INT_LINE_EN)
1383 pci_intx(bp->pdev, true);
1384
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001385 barrier();
1386
1387 /* init leading/trailing edge */
1388 if (IS_MF(bp)) {
David S. Miller8decf862011-09-22 03:23:13 -04001389 val = (0xee0f | (1 << (BP_VN(bp) + 4)));
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001390 if (bp->port.pmf)
1391 /* enable nig and gpio3 attention */
1392 val |= 0x1100;
1393 } else
1394 val = 0xffff;
1395
1396 REG_WR(bp, IGU_REG_TRAILING_EDGE_LATCH, val);
1397 REG_WR(bp, IGU_REG_LEADING_EDGE_LATCH, val);
1398
1399 /* Make sure that interrupts are indeed enabled from here on */
1400 mmiowb();
1401}
1402
1403void bnx2x_int_enable(struct bnx2x *bp)
1404{
1405 if (bp->common.int_block == INT_BLOCK_HC)
1406 bnx2x_hc_int_enable(bp);
1407 else
1408 bnx2x_igu_int_enable(bp);
1409}
1410
1411static void bnx2x_hc_int_disable(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001412{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001413 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001414 u32 addr = port ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0;
1415 u32 val = REG_RD(bp, addr);
1416
Dmitry Kravkova0fd0652010-10-19 05:13:05 +00001417 /*
1418 * in E1 we must use only PCI configuration space to disable
1419 * MSI/MSIX capablility
1420 * It's forbitten to disable IGU_PF_CONF_MSI_MSIX_EN in HC block
1421 */
1422 if (CHIP_IS_E1(bp)) {
1423 /* Since IGU_PF_CONF_MSI_MSIX_EN still always on
1424 * Use mask register to prevent from HC sending interrupts
1425 * after we exit the function
1426 */
1427 REG_WR(bp, HC_REG_INT_MASK + port*4, 0);
1428
1429 val &= ~(HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
1430 HC_CONFIG_0_REG_INT_LINE_EN_0 |
1431 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
1432 } else
1433 val &= ~(HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
1434 HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
1435 HC_CONFIG_0_REG_INT_LINE_EN_0 |
1436 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001437
Merav Sicron51c1a582012-03-18 10:33:38 +00001438 DP(NETIF_MSG_IFDOWN,
1439 "write %x to HC %d (addr 0x%x)\n",
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001440 val, port, addr);
1441
Eilon Greenstein8badd272009-02-12 08:36:15 +00001442 /* flush all outstanding writes */
1443 mmiowb();
1444
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001445 REG_WR(bp, addr, val);
1446 if (REG_RD(bp, addr) != val)
1447 BNX2X_ERR("BUG! proper val not read from IGU!\n");
1448}
1449
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001450static void bnx2x_igu_int_disable(struct bnx2x *bp)
1451{
1452 u32 val = REG_RD(bp, IGU_REG_PF_CONFIGURATION);
1453
1454 val &= ~(IGU_PF_CONF_MSI_MSIX_EN |
1455 IGU_PF_CONF_INT_LINE_EN |
1456 IGU_PF_CONF_ATTN_BIT_EN);
1457
Merav Sicron51c1a582012-03-18 10:33:38 +00001458 DP(NETIF_MSG_IFDOWN, "write %x to IGU\n", val);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001459
1460 /* flush all outstanding writes */
1461 mmiowb();
1462
1463 REG_WR(bp, IGU_REG_PF_CONFIGURATION, val);
1464 if (REG_RD(bp, IGU_REG_PF_CONFIGURATION) != val)
1465 BNX2X_ERR("BUG! proper val not read from IGU!\n");
1466}
1467
Ariel Elior6383c0b2011-07-14 08:31:57 +00001468void bnx2x_int_disable(struct bnx2x *bp)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001469{
1470 if (bp->common.int_block == INT_BLOCK_HC)
1471 bnx2x_hc_int_disable(bp);
1472 else
1473 bnx2x_igu_int_disable(bp);
1474}
1475
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00001476void bnx2x_int_disable_sync(struct bnx2x *bp, int disable_hw)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001477{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001478 int msix = (bp->flags & USING_MSIX_FLAG) ? 1 : 0;
Eilon Greenstein8badd272009-02-12 08:36:15 +00001479 int i, offset;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001480
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -07001481 if (disable_hw)
1482 /* prevent the HW from sending interrupts */
1483 bnx2x_int_disable(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001484
1485 /* make sure all ISRs are done */
1486 if (msix) {
Eilon Greenstein8badd272009-02-12 08:36:15 +00001487 synchronize_irq(bp->msix_table[0].vector);
1488 offset = 1;
Michael Chan37b091b2009-10-10 13:46:55 +00001489#ifdef BCM_CNIC
1490 offset++;
1491#endif
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001492 for_each_eth_queue(bp, i)
Dmitry Kravkov754a2f52011-06-14 01:34:02 +00001493 synchronize_irq(bp->msix_table[offset++].vector);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001494 } else
1495 synchronize_irq(bp->pdev->irq);
1496
1497 /* make sure sp_task is not running */
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08001498 cancel_delayed_work(&bp->sp_task);
Yaniv Rosner3deb8162011-06-14 01:34:33 +00001499 cancel_delayed_work(&bp->period_task);
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08001500 flush_workqueue(bnx2x_wq);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001501}
1502
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001503/* fast path */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001504
1505/*
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001506 * General service functions
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001507 */
1508
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001509/* Return true if succeeded to acquire the lock */
1510static bool bnx2x_trylock_hw_lock(struct bnx2x *bp, u32 resource)
1511{
1512 u32 lock_status;
1513 u32 resource_bit = (1 << resource);
1514 int func = BP_FUNC(bp);
1515 u32 hw_lock_control_reg;
1516
Merav Sicron51c1a582012-03-18 10:33:38 +00001517 DP(NETIF_MSG_HW | NETIF_MSG_IFUP,
1518 "Trying to take a lock on resource %d\n", resource);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001519
1520 /* Validating that the resource is within range */
1521 if (resource > HW_LOCK_MAX_RESOURCE_VALUE) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001522 DP(NETIF_MSG_HW | NETIF_MSG_IFUP,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001523 "resource(0x%x) > HW_LOCK_MAX_RESOURCE_VALUE(0x%x)\n",
1524 resource, HW_LOCK_MAX_RESOURCE_VALUE);
Eric Dumazet0fdf4d02010-08-26 22:03:53 -07001525 return false;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001526 }
1527
1528 if (func <= 5)
1529 hw_lock_control_reg = (MISC_REG_DRIVER_CONTROL_1 + func*8);
1530 else
1531 hw_lock_control_reg =
1532 (MISC_REG_DRIVER_CONTROL_7 + (func - 6)*8);
1533
1534 /* Try to acquire the lock */
1535 REG_WR(bp, hw_lock_control_reg + 4, resource_bit);
1536 lock_status = REG_RD(bp, hw_lock_control_reg);
1537 if (lock_status & resource_bit)
1538 return true;
1539
Merav Sicron51c1a582012-03-18 10:33:38 +00001540 DP(NETIF_MSG_HW | NETIF_MSG_IFUP,
1541 "Failed to get a lock on resource %d\n", resource);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001542 return false;
1543}
1544
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001545/**
1546 * bnx2x_get_leader_lock_resource - get the recovery leader resource id
1547 *
1548 * @bp: driver handle
1549 *
1550 * Returns the recovery leader resource id according to the engine this function
1551 * belongs to. Currently only only 2 engines is supported.
1552 */
1553static inline int bnx2x_get_leader_lock_resource(struct bnx2x *bp)
1554{
1555 if (BP_PATH(bp))
1556 return HW_LOCK_RESOURCE_RECOVERY_LEADER_1;
1557 else
1558 return HW_LOCK_RESOURCE_RECOVERY_LEADER_0;
1559}
1560
1561/**
1562 * bnx2x_trylock_leader_lock- try to aquire a leader lock.
1563 *
1564 * @bp: driver handle
1565 *
1566 * Tries to aquire a leader lock for cuurent engine.
1567 */
1568static inline bool bnx2x_trylock_leader_lock(struct bnx2x *bp)
1569{
1570 return bnx2x_trylock_hw_lock(bp, bnx2x_get_leader_lock_resource(bp));
1571}
1572
Michael Chan993ac7b2009-10-10 13:46:56 +00001573#ifdef BCM_CNIC
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001574static void bnx2x_cnic_cfc_comp(struct bnx2x *bp, int cid, u8 err);
Michael Chan993ac7b2009-10-10 13:46:56 +00001575#endif
Eilon Greenstein3196a882008-08-13 15:58:49 -07001576
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001577void bnx2x_sp_event(struct bnx2x_fastpath *fp, union eth_rx_cqe *rr_cqe)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001578{
1579 struct bnx2x *bp = fp->bp;
1580 int cid = SW_CID(rr_cqe->ramrod_cqe.conn_and_cmd_data);
1581 int command = CQE_CMD(rr_cqe->ramrod_cqe.conn_and_cmd_data);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001582 enum bnx2x_queue_cmd drv_cmd = BNX2X_Q_CMD_MAX;
1583 struct bnx2x_queue_sp_obj *q_obj = &fp->q_obj;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001584
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001585 DP(BNX2X_MSG_SP,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001586 "fp %d cid %d got ramrod #%d state is %x type is %d\n",
Eilon Greenstein0626b892009-02-12 08:38:14 +00001587 fp->index, cid, command, bp->state,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001588 rr_cqe->ramrod_cqe.ramrod_type);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001589
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001590 switch (command) {
1591 case (RAMROD_CMD_ID_ETH_CLIENT_UPDATE):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001592 DP(BNX2X_MSG_SP, "got UPDATE ramrod. CID %d\n", cid);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001593 drv_cmd = BNX2X_Q_CMD_UPDATE;
1594 break;
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001595
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001596 case (RAMROD_CMD_ID_ETH_CLIENT_SETUP):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001597 DP(BNX2X_MSG_SP, "got MULTI[%d] setup ramrod\n", cid);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001598 drv_cmd = BNX2X_Q_CMD_SETUP;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001599 break;
1600
Ariel Elior6383c0b2011-07-14 08:31:57 +00001601 case (RAMROD_CMD_ID_ETH_TX_QUEUE_SETUP):
Merav Sicron51c1a582012-03-18 10:33:38 +00001602 DP(BNX2X_MSG_SP, "got MULTI[%d] tx-only setup ramrod\n", cid);
Ariel Elior6383c0b2011-07-14 08:31:57 +00001603 drv_cmd = BNX2X_Q_CMD_SETUP_TX_ONLY;
1604 break;
1605
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001606 case (RAMROD_CMD_ID_ETH_HALT):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001607 DP(BNX2X_MSG_SP, "got MULTI[%d] halt ramrod\n", cid);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001608 drv_cmd = BNX2X_Q_CMD_HALT;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001609 break;
1610
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001611 case (RAMROD_CMD_ID_ETH_TERMINATE):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001612 DP(BNX2X_MSG_SP, "got MULTI[%d] teminate ramrod\n", cid);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001613 drv_cmd = BNX2X_Q_CMD_TERMINATE;
1614 break;
1615
1616 case (RAMROD_CMD_ID_ETH_EMPTY):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001617 DP(BNX2X_MSG_SP, "got MULTI[%d] empty ramrod\n", cid);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001618 drv_cmd = BNX2X_Q_CMD_EMPTY;
Eliezer Tamir49d66772008-02-28 11:53:13 -08001619 break;
1620
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001621 default:
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001622 BNX2X_ERR("unexpected MC reply (%d) on fp[%d]\n",
1623 command, fp->index);
1624 return;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001625 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001626
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001627 if ((drv_cmd != BNX2X_Q_CMD_MAX) &&
1628 q_obj->complete_cmd(bp, q_obj, drv_cmd))
1629 /* q_obj->complete_cmd() failure means that this was
1630 * an unexpected completion.
1631 *
1632 * In this case we don't want to increase the bp->spq_left
1633 * because apparently we haven't sent this command the first
1634 * place.
1635 */
1636#ifdef BNX2X_STOP_ON_ERROR
1637 bnx2x_panic();
1638#else
1639 return;
1640#endif
1641
Dmitry Kravkov8fe23fb2010-10-06 03:27:41 +00001642 smp_mb__before_atomic_inc();
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08001643 atomic_inc(&bp->cq_spq_left);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001644 /* push the change in bp->spq_left and towards the memory */
1645 smp_mb__after_atomic_inc();
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001646
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001647 DP(BNX2X_MSG_SP, "bp->cq_spq_left %x\n", atomic_read(&bp->cq_spq_left));
1648
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001649 return;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001650}
1651
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001652void bnx2x_update_rx_prod(struct bnx2x *bp, struct bnx2x_fastpath *fp,
1653 u16 bd_prod, u16 rx_comp_prod, u16 rx_sge_prod)
1654{
1655 u32 start = BAR_USTRORM_INTMEM + fp->ustorm_rx_prods_offset;
1656
1657 bnx2x_update_rx_prod_gen(bp, fp, bd_prod, rx_comp_prod, rx_sge_prod,
1658 start);
1659}
1660
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00001661irqreturn_t bnx2x_interrupt(int irq, void *dev_instance)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001662{
Eilon Greenstein555f6c72009-02-12 08:36:11 +00001663 struct bnx2x *bp = netdev_priv(dev_instance);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001664 u16 status = bnx2x_ack_int(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001665 u16 mask;
Eilon Greensteinca003922009-08-12 22:53:28 -07001666 int i;
Ariel Elior6383c0b2011-07-14 08:31:57 +00001667 u8 cos;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001668
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001669 /* Return here if interrupt is shared and it's not for us */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001670 if (unlikely(status == 0)) {
1671 DP(NETIF_MSG_INTR, "not our interrupt!\n");
1672 return IRQ_NONE;
1673 }
Eilon Greensteinf5372252009-02-12 08:38:30 +00001674 DP(NETIF_MSG_INTR, "got an interrupt status 0x%x\n", status);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001675
Eilon Greenstein3196a882008-08-13 15:58:49 -07001676#ifdef BNX2X_STOP_ON_ERROR
1677 if (unlikely(bp->panic))
1678 return IRQ_HANDLED;
1679#endif
1680
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001681 for_each_eth_queue(bp, i) {
Eilon Greensteinca003922009-08-12 22:53:28 -07001682 struct bnx2x_fastpath *fp = &bp->fp[i];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001683
Ariel Elior6383c0b2011-07-14 08:31:57 +00001684 mask = 0x2 << (fp->index + CNIC_PRESENT);
Eilon Greensteinca003922009-08-12 22:53:28 -07001685 if (status & mask) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001686 /* Handle Rx or Tx according to SB id */
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00001687 prefetch(fp->rx_cons_sb);
Ariel Elior6383c0b2011-07-14 08:31:57 +00001688 for_each_cos_in_tx_queue(fp, cos)
1689 prefetch(fp->txdata[cos].tx_cons_sb);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001690 prefetch(&fp->sb_running_index[SM_RX_ID]);
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00001691 napi_schedule(&bnx2x_fp(bp, fp->index, napi));
Eilon Greensteinca003922009-08-12 22:53:28 -07001692 status &= ~mask;
1693 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001694 }
1695
Michael Chan993ac7b2009-10-10 13:46:56 +00001696#ifdef BCM_CNIC
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001697 mask = 0x2;
Michael Chan993ac7b2009-10-10 13:46:56 +00001698 if (status & (mask | 0x1)) {
1699 struct cnic_ops *c_ops = NULL;
1700
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001701 if (likely(bp->state == BNX2X_STATE_OPEN)) {
1702 rcu_read_lock();
1703 c_ops = rcu_dereference(bp->cnic_ops);
1704 if (c_ops)
1705 c_ops->cnic_handler(bp->cnic_data, NULL);
1706 rcu_read_unlock();
1707 }
Michael Chan993ac7b2009-10-10 13:46:56 +00001708
1709 status &= ~mask;
1710 }
1711#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001712
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001713 if (unlikely(status & 0x1)) {
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08001714 queue_delayed_work(bnx2x_wq, &bp->sp_task, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001715
1716 status &= ~0x1;
1717 if (!status)
1718 return IRQ_HANDLED;
1719 }
1720
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00001721 if (unlikely(status))
1722 DP(NETIF_MSG_INTR, "got an unknown interrupt! (status 0x%x)\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001723 status);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001724
1725 return IRQ_HANDLED;
1726}
1727
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001728/* Link */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001729
1730/*
1731 * General service functions
1732 */
1733
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00001734int bnx2x_acquire_hw_lock(struct bnx2x *bp, u32 resource)
Eliezer Tamirf1410642008-02-28 11:51:50 -08001735{
Eliezer Tamirf1410642008-02-28 11:51:50 -08001736 u32 lock_status;
1737 u32 resource_bit = (1 << resource);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001738 int func = BP_FUNC(bp);
1739 u32 hw_lock_control_reg;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001740 int cnt;
Eliezer Tamirf1410642008-02-28 11:51:50 -08001741
1742 /* Validating that the resource is within range */
1743 if (resource > HW_LOCK_MAX_RESOURCE_VALUE) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001744 BNX2X_ERR("resource(0x%x) > HW_LOCK_MAX_RESOURCE_VALUE(0x%x)\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08001745 resource, HW_LOCK_MAX_RESOURCE_VALUE);
1746 return -EINVAL;
1747 }
1748
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001749 if (func <= 5) {
1750 hw_lock_control_reg = (MISC_REG_DRIVER_CONTROL_1 + func*8);
1751 } else {
1752 hw_lock_control_reg =
1753 (MISC_REG_DRIVER_CONTROL_7 + (func - 6)*8);
1754 }
1755
Eliezer Tamirf1410642008-02-28 11:51:50 -08001756 /* Validating that the resource is not already taken */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001757 lock_status = REG_RD(bp, hw_lock_control_reg);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001758 if (lock_status & resource_bit) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001759 BNX2X_ERR("lock_status 0x%x resource_bit 0x%x\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08001760 lock_status, resource_bit);
1761 return -EEXIST;
1762 }
1763
Eilon Greenstein46230476b2008-08-25 15:23:30 -07001764 /* Try for 5 second every 5ms */
1765 for (cnt = 0; cnt < 1000; cnt++) {
Eliezer Tamirf1410642008-02-28 11:51:50 -08001766 /* Try to acquire the lock */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001767 REG_WR(bp, hw_lock_control_reg + 4, resource_bit);
1768 lock_status = REG_RD(bp, hw_lock_control_reg);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001769 if (lock_status & resource_bit)
1770 return 0;
1771
1772 msleep(5);
1773 }
Merav Sicron51c1a582012-03-18 10:33:38 +00001774 BNX2X_ERR("Timeout\n");
Eliezer Tamirf1410642008-02-28 11:51:50 -08001775 return -EAGAIN;
1776}
1777
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001778int bnx2x_release_leader_lock(struct bnx2x *bp)
1779{
1780 return bnx2x_release_hw_lock(bp, bnx2x_get_leader_lock_resource(bp));
1781}
1782
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00001783int bnx2x_release_hw_lock(struct bnx2x *bp, u32 resource)
Eliezer Tamirf1410642008-02-28 11:51:50 -08001784{
1785 u32 lock_status;
1786 u32 resource_bit = (1 << resource);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001787 int func = BP_FUNC(bp);
1788 u32 hw_lock_control_reg;
Eliezer Tamirf1410642008-02-28 11:51:50 -08001789
1790 /* Validating that the resource is within range */
1791 if (resource > HW_LOCK_MAX_RESOURCE_VALUE) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001792 BNX2X_ERR("resource(0x%x) > HW_LOCK_MAX_RESOURCE_VALUE(0x%x)\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08001793 resource, HW_LOCK_MAX_RESOURCE_VALUE);
1794 return -EINVAL;
1795 }
1796
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001797 if (func <= 5) {
1798 hw_lock_control_reg = (MISC_REG_DRIVER_CONTROL_1 + func*8);
1799 } else {
1800 hw_lock_control_reg =
1801 (MISC_REG_DRIVER_CONTROL_7 + (func - 6)*8);
1802 }
1803
Eliezer Tamirf1410642008-02-28 11:51:50 -08001804 /* Validating that the resource is currently taken */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001805 lock_status = REG_RD(bp, hw_lock_control_reg);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001806 if (!(lock_status & resource_bit)) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001807 BNX2X_ERR("lock_status 0x%x resource_bit 0x%x. unlock was called but lock wasn't taken!\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08001808 lock_status, resource_bit);
1809 return -EFAULT;
1810 }
1811
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001812 REG_WR(bp, hw_lock_control_reg, resource_bit);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001813 return 0;
1814}
1815
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001816
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00001817int bnx2x_get_gpio(struct bnx2x *bp, int gpio_num, u8 port)
1818{
1819 /* The GPIO should be swapped if swap register is set and active */
1820 int gpio_port = (REG_RD(bp, NIG_REG_PORT_SWAP) &&
1821 REG_RD(bp, NIG_REG_STRAP_OVERRIDE)) ^ port;
1822 int gpio_shift = gpio_num +
1823 (gpio_port ? MISC_REGISTERS_GPIO_PORT_SHIFT : 0);
1824 u32 gpio_mask = (1 << gpio_shift);
1825 u32 gpio_reg;
1826 int value;
1827
1828 if (gpio_num > MISC_REGISTERS_GPIO_3) {
1829 BNX2X_ERR("Invalid GPIO %d\n", gpio_num);
1830 return -EINVAL;
1831 }
1832
1833 /* read GPIO value */
1834 gpio_reg = REG_RD(bp, MISC_REG_GPIO);
1835
1836 /* get the requested pin value */
1837 if ((gpio_reg & gpio_mask) == gpio_mask)
1838 value = 1;
1839 else
1840 value = 0;
1841
1842 DP(NETIF_MSG_LINK, "pin %d value 0x%x\n", gpio_num, value);
1843
1844 return value;
1845}
1846
Eilon Greenstein17de50b2008-08-13 15:56:59 -07001847int bnx2x_set_gpio(struct bnx2x *bp, int gpio_num, u32 mode, u8 port)
Eliezer Tamirf1410642008-02-28 11:51:50 -08001848{
1849 /* The GPIO should be swapped if swap register is set and active */
1850 int gpio_port = (REG_RD(bp, NIG_REG_PORT_SWAP) &&
Eilon Greenstein17de50b2008-08-13 15:56:59 -07001851 REG_RD(bp, NIG_REG_STRAP_OVERRIDE)) ^ port;
Eliezer Tamirf1410642008-02-28 11:51:50 -08001852 int gpio_shift = gpio_num +
1853 (gpio_port ? MISC_REGISTERS_GPIO_PORT_SHIFT : 0);
1854 u32 gpio_mask = (1 << gpio_shift);
1855 u32 gpio_reg;
1856
1857 if (gpio_num > MISC_REGISTERS_GPIO_3) {
1858 BNX2X_ERR("Invalid GPIO %d\n", gpio_num);
1859 return -EINVAL;
1860 }
1861
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001862 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001863 /* read GPIO and mask except the float bits */
1864 gpio_reg = (REG_RD(bp, MISC_REG_GPIO) & MISC_REGISTERS_GPIO_FLOAT);
1865
1866 switch (mode) {
1867 case MISC_REGISTERS_GPIO_OUTPUT_LOW:
Merav Sicron51c1a582012-03-18 10:33:38 +00001868 DP(NETIF_MSG_LINK,
1869 "Set GPIO %d (shift %d) -> output low\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08001870 gpio_num, gpio_shift);
1871 /* clear FLOAT and set CLR */
1872 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_FLOAT_POS);
1873 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_CLR_POS);
1874 break;
1875
1876 case MISC_REGISTERS_GPIO_OUTPUT_HIGH:
Merav Sicron51c1a582012-03-18 10:33:38 +00001877 DP(NETIF_MSG_LINK,
1878 "Set GPIO %d (shift %d) -> output high\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08001879 gpio_num, gpio_shift);
1880 /* clear FLOAT and set SET */
1881 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_FLOAT_POS);
1882 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_SET_POS);
1883 break;
1884
Eilon Greenstein17de50b2008-08-13 15:56:59 -07001885 case MISC_REGISTERS_GPIO_INPUT_HI_Z:
Merav Sicron51c1a582012-03-18 10:33:38 +00001886 DP(NETIF_MSG_LINK,
1887 "Set GPIO %d (shift %d) -> input\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08001888 gpio_num, gpio_shift);
1889 /* set FLOAT */
1890 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_FLOAT_POS);
1891 break;
1892
1893 default:
1894 break;
1895 }
1896
1897 REG_WR(bp, MISC_REG_GPIO, gpio_reg);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001898 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001899
1900 return 0;
1901}
1902
Yaniv Rosner0d40f0d2011-06-14 01:34:27 +00001903int bnx2x_set_mult_gpio(struct bnx2x *bp, u8 pins, u32 mode)
1904{
1905 u32 gpio_reg = 0;
1906 int rc = 0;
1907
1908 /* Any port swapping should be handled by caller. */
1909
1910 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
1911 /* read GPIO and mask except the float bits */
1912 gpio_reg = REG_RD(bp, MISC_REG_GPIO);
1913 gpio_reg &= ~(pins << MISC_REGISTERS_GPIO_FLOAT_POS);
1914 gpio_reg &= ~(pins << MISC_REGISTERS_GPIO_CLR_POS);
1915 gpio_reg &= ~(pins << MISC_REGISTERS_GPIO_SET_POS);
1916
1917 switch (mode) {
1918 case MISC_REGISTERS_GPIO_OUTPUT_LOW:
1919 DP(NETIF_MSG_LINK, "Set GPIO 0x%x -> output low\n", pins);
1920 /* set CLR */
1921 gpio_reg |= (pins << MISC_REGISTERS_GPIO_CLR_POS);
1922 break;
1923
1924 case MISC_REGISTERS_GPIO_OUTPUT_HIGH:
1925 DP(NETIF_MSG_LINK, "Set GPIO 0x%x -> output high\n", pins);
1926 /* set SET */
1927 gpio_reg |= (pins << MISC_REGISTERS_GPIO_SET_POS);
1928 break;
1929
1930 case MISC_REGISTERS_GPIO_INPUT_HI_Z:
1931 DP(NETIF_MSG_LINK, "Set GPIO 0x%x -> input\n", pins);
1932 /* set FLOAT */
1933 gpio_reg |= (pins << MISC_REGISTERS_GPIO_FLOAT_POS);
1934 break;
1935
1936 default:
1937 BNX2X_ERR("Invalid GPIO mode assignment %d\n", mode);
1938 rc = -EINVAL;
1939 break;
1940 }
1941
1942 if (rc == 0)
1943 REG_WR(bp, MISC_REG_GPIO, gpio_reg);
1944
1945 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
1946
1947 return rc;
1948}
1949
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00001950int bnx2x_set_gpio_int(struct bnx2x *bp, int gpio_num, u32 mode, u8 port)
1951{
1952 /* The GPIO should be swapped if swap register is set and active */
1953 int gpio_port = (REG_RD(bp, NIG_REG_PORT_SWAP) &&
1954 REG_RD(bp, NIG_REG_STRAP_OVERRIDE)) ^ port;
1955 int gpio_shift = gpio_num +
1956 (gpio_port ? MISC_REGISTERS_GPIO_PORT_SHIFT : 0);
1957 u32 gpio_mask = (1 << gpio_shift);
1958 u32 gpio_reg;
1959
1960 if (gpio_num > MISC_REGISTERS_GPIO_3) {
1961 BNX2X_ERR("Invalid GPIO %d\n", gpio_num);
1962 return -EINVAL;
1963 }
1964
1965 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
1966 /* read GPIO int */
1967 gpio_reg = REG_RD(bp, MISC_REG_GPIO_INT);
1968
1969 switch (mode) {
1970 case MISC_REGISTERS_GPIO_INT_OUTPUT_CLR:
Merav Sicron51c1a582012-03-18 10:33:38 +00001971 DP(NETIF_MSG_LINK,
1972 "Clear GPIO INT %d (shift %d) -> output low\n",
1973 gpio_num, gpio_shift);
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00001974 /* clear SET and set CLR */
1975 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_INT_SET_POS);
1976 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_INT_CLR_POS);
1977 break;
1978
1979 case MISC_REGISTERS_GPIO_INT_OUTPUT_SET:
Merav Sicron51c1a582012-03-18 10:33:38 +00001980 DP(NETIF_MSG_LINK,
1981 "Set GPIO INT %d (shift %d) -> output high\n",
1982 gpio_num, gpio_shift);
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00001983 /* clear CLR and set SET */
1984 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_INT_CLR_POS);
1985 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_INT_SET_POS);
1986 break;
1987
1988 default:
1989 break;
1990 }
1991
1992 REG_WR(bp, MISC_REG_GPIO_INT, gpio_reg);
1993 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
1994
1995 return 0;
1996}
1997
Eliezer Tamirf1410642008-02-28 11:51:50 -08001998static int bnx2x_set_spio(struct bnx2x *bp, int spio_num, u32 mode)
1999{
2000 u32 spio_mask = (1 << spio_num);
2001 u32 spio_reg;
2002
2003 if ((spio_num < MISC_REGISTERS_SPIO_4) ||
2004 (spio_num > MISC_REGISTERS_SPIO_7)) {
2005 BNX2X_ERR("Invalid SPIO %d\n", spio_num);
2006 return -EINVAL;
2007 }
2008
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002009 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_SPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002010 /* read SPIO and mask except the float bits */
2011 spio_reg = (REG_RD(bp, MISC_REG_SPIO) & MISC_REGISTERS_SPIO_FLOAT);
2012
2013 switch (mode) {
Eilon Greenstein6378c022008-08-13 15:59:25 -07002014 case MISC_REGISTERS_SPIO_OUTPUT_LOW:
Merav Sicron51c1a582012-03-18 10:33:38 +00002015 DP(NETIF_MSG_HW, "Set SPIO %d -> output low\n", spio_num);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002016 /* clear FLOAT and set CLR */
2017 spio_reg &= ~(spio_mask << MISC_REGISTERS_SPIO_FLOAT_POS);
2018 spio_reg |= (spio_mask << MISC_REGISTERS_SPIO_CLR_POS);
2019 break;
2020
Eilon Greenstein6378c022008-08-13 15:59:25 -07002021 case MISC_REGISTERS_SPIO_OUTPUT_HIGH:
Merav Sicron51c1a582012-03-18 10:33:38 +00002022 DP(NETIF_MSG_HW, "Set SPIO %d -> output high\n", spio_num);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002023 /* clear FLOAT and set SET */
2024 spio_reg &= ~(spio_mask << MISC_REGISTERS_SPIO_FLOAT_POS);
2025 spio_reg |= (spio_mask << MISC_REGISTERS_SPIO_SET_POS);
2026 break;
2027
2028 case MISC_REGISTERS_SPIO_INPUT_HI_Z:
Merav Sicron51c1a582012-03-18 10:33:38 +00002029 DP(NETIF_MSG_HW, "Set SPIO %d -> input\n", spio_num);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002030 /* set FLOAT */
2031 spio_reg |= (spio_mask << MISC_REGISTERS_SPIO_FLOAT_POS);
2032 break;
2033
2034 default:
2035 break;
2036 }
2037
2038 REG_WR(bp, MISC_REG_SPIO, spio_reg);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002039 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_SPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002040
2041 return 0;
2042}
2043
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00002044void bnx2x_calc_fc_adv(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002045{
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002046 u8 cfg_idx = bnx2x_get_link_cfg_idx(bp);
Eilon Greensteinad33ea32009-01-14 21:24:57 -08002047 switch (bp->link_vars.ieee_fc &
2048 MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_MASK) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002049 case MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_NONE:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002050 bp->port.advertising[cfg_idx] &= ~(ADVERTISED_Asym_Pause |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002051 ADVERTISED_Pause);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002052 break;
Eilon Greenstein356e2382009-02-12 08:38:32 +00002053
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002054 case MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002055 bp->port.advertising[cfg_idx] |= (ADVERTISED_Asym_Pause |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002056 ADVERTISED_Pause);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002057 break;
Eilon Greenstein356e2382009-02-12 08:38:32 +00002058
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002059 case MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002060 bp->port.advertising[cfg_idx] |= ADVERTISED_Asym_Pause;
Eliezer Tamirf1410642008-02-28 11:51:50 -08002061 break;
Eilon Greenstein356e2382009-02-12 08:38:32 +00002062
Eliezer Tamirf1410642008-02-28 11:51:50 -08002063 default:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002064 bp->port.advertising[cfg_idx] &= ~(ADVERTISED_Asym_Pause |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002065 ADVERTISED_Pause);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002066 break;
2067 }
2068}
2069
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00002070u8 bnx2x_initial_phy_init(struct bnx2x *bp, int load_mode)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002071{
Eilon Greenstein19680c42008-08-13 15:47:33 -07002072 if (!BP_NOMCP(bp)) {
2073 u8 rc;
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002074 int cfx_idx = bnx2x_get_link_cfg_idx(bp);
2075 u16 req_line_speed = bp->link_params.req_line_speed[cfx_idx];
Yaniv Rosner1cb0c782011-07-24 03:53:21 +00002076 /*
2077 * Initialize link parameters structure variables
2078 * It is recommended to turn off RX FC for jumbo frames
2079 * for better performance
2080 */
2081 if (CHIP_IS_E1x(bp) && (bp->dev->mtu > 5000))
David S. Millerc0700f92008-12-16 23:53:20 -08002082 bp->link_params.req_fc_auto_adv = BNX2X_FLOW_CTRL_TX;
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -07002083 else
David S. Millerc0700f92008-12-16 23:53:20 -08002084 bp->link_params.req_fc_auto_adv = BNX2X_FLOW_CTRL_BOTH;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002085
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002086 bnx2x_acquire_phy_lock(bp);
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00002087
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002088 if (load_mode == LOAD_DIAG) {
Yaniv Rosner1cb0c782011-07-24 03:53:21 +00002089 struct link_params *lp = &bp->link_params;
2090 lp->loopback_mode = LOOPBACK_XGXS;
2091 /* do PHY loopback at 10G speed, if possible */
2092 if (lp->req_line_speed[cfx_idx] < SPEED_10000) {
2093 if (lp->speed_cap_mask[cfx_idx] &
2094 PORT_HW_CFG_SPEED_CAPABILITY_D0_10G)
2095 lp->req_line_speed[cfx_idx] =
2096 SPEED_10000;
2097 else
2098 lp->req_line_speed[cfx_idx] =
2099 SPEED_1000;
2100 }
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002101 }
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00002102
Eilon Greenstein19680c42008-08-13 15:47:33 -07002103 rc = bnx2x_phy_init(&bp->link_params, &bp->link_vars);
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00002104
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002105 bnx2x_release_phy_lock(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002106
Eilon Greenstein3c96c682009-01-14 21:25:31 -08002107 bnx2x_calc_fc_adv(bp);
2108
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00002109 if (CHIP_REV_IS_SLOW(bp) && bp->link_vars.link_up) {
2110 bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
Eilon Greenstein19680c42008-08-13 15:47:33 -07002111 bnx2x_link_report(bp);
Yaniv Rosner3deb8162011-06-14 01:34:33 +00002112 } else
2113 queue_delayed_work(bnx2x_wq, &bp->period_task, 0);
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002114 bp->link_params.req_line_speed[cfx_idx] = req_line_speed;
Eilon Greenstein19680c42008-08-13 15:47:33 -07002115 return rc;
2116 }
Eilon Greensteinf5372252009-02-12 08:38:30 +00002117 BNX2X_ERR("Bootcode is missing - can not initialize link\n");
Eilon Greenstein19680c42008-08-13 15:47:33 -07002118 return -EINVAL;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002119}
2120
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00002121void bnx2x_link_set(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002122{
Eilon Greenstein19680c42008-08-13 15:47:33 -07002123 if (!BP_NOMCP(bp)) {
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002124 bnx2x_acquire_phy_lock(bp);
Yaniv Rosner54c2fb72010-09-01 09:51:23 +00002125 bnx2x_link_reset(&bp->link_params, &bp->link_vars, 1);
Eilon Greenstein19680c42008-08-13 15:47:33 -07002126 bnx2x_phy_init(&bp->link_params, &bp->link_vars);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002127 bnx2x_release_phy_lock(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002128
Eilon Greenstein19680c42008-08-13 15:47:33 -07002129 bnx2x_calc_fc_adv(bp);
2130 } else
Eilon Greensteinf5372252009-02-12 08:38:30 +00002131 BNX2X_ERR("Bootcode is missing - can not set link\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002132}
2133
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002134static void bnx2x__link_reset(struct bnx2x *bp)
2135{
Eilon Greenstein19680c42008-08-13 15:47:33 -07002136 if (!BP_NOMCP(bp)) {
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002137 bnx2x_acquire_phy_lock(bp);
Eilon Greenstein589abe32009-02-12 08:36:55 +00002138 bnx2x_link_reset(&bp->link_params, &bp->link_vars, 1);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002139 bnx2x_release_phy_lock(bp);
Eilon Greenstein19680c42008-08-13 15:47:33 -07002140 } else
Eilon Greensteinf5372252009-02-12 08:38:30 +00002141 BNX2X_ERR("Bootcode is missing - can not reset link\n");
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002142}
2143
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002144u8 bnx2x_link_test(struct bnx2x *bp, u8 is_serdes)
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002145{
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00002146 u8 rc = 0;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002147
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00002148 if (!BP_NOMCP(bp)) {
2149 bnx2x_acquire_phy_lock(bp);
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002150 rc = bnx2x_test_link(&bp->link_params, &bp->link_vars,
2151 is_serdes);
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00002152 bnx2x_release_phy_lock(bp);
2153 } else
2154 BNX2X_ERR("Bootcode is missing - can not test link\n");
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002155
2156 return rc;
2157}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002158
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002159
Eilon Greenstein2691d512009-08-12 08:22:08 +00002160/* Calculates the sum of vn_min_rates.
2161 It's needed for further normalizing of the min_rates.
2162 Returns:
2163 sum of vn_min_rates.
2164 or
2165 0 - if all the min_rates are 0.
2166 In the later case fainess algorithm should be deactivated.
2167 If not all min_rates are zero then those that are zeroes will be set to 1.
2168 */
Yuval Mintzb475d782012-04-03 18:41:29 +00002169static void bnx2x_calc_vn_min(struct bnx2x *bp,
2170 struct cmng_init_input *input)
Eilon Greenstein2691d512009-08-12 08:22:08 +00002171{
2172 int all_zero = 1;
Eilon Greenstein2691d512009-08-12 08:22:08 +00002173 int vn;
2174
David S. Miller8decf862011-09-22 03:23:13 -04002175 for (vn = VN_0; vn < BP_MAX_VN_NUM(bp); vn++) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002176 u32 vn_cfg = bp->mf_config[vn];
Eilon Greenstein2691d512009-08-12 08:22:08 +00002177 u32 vn_min_rate = ((vn_cfg & FUNC_MF_CFG_MIN_BW_MASK) >>
2178 FUNC_MF_CFG_MIN_BW_SHIFT) * 100;
2179
2180 /* Skip hidden vns */
2181 if (vn_cfg & FUNC_MF_CFG_FUNC_HIDE)
Yuval Mintzb475d782012-04-03 18:41:29 +00002182 vn_min_rate = 0;
Eilon Greenstein2691d512009-08-12 08:22:08 +00002183 /* If min rate is zero - set it to 1 */
Yuval Mintzb475d782012-04-03 18:41:29 +00002184 else if (!vn_min_rate)
Eilon Greenstein2691d512009-08-12 08:22:08 +00002185 vn_min_rate = DEF_MIN_RATE;
2186 else
2187 all_zero = 0;
2188
Yuval Mintzb475d782012-04-03 18:41:29 +00002189 input->vnic_min_rate[vn] = vn_min_rate;
Eilon Greenstein2691d512009-08-12 08:22:08 +00002190 }
2191
Dmitry Kravkov30ae438b2011-06-14 01:33:13 +00002192 /* if ETS or all min rates are zeros - disable fairness */
2193 if (BNX2X_IS_ETS_ENABLED(bp)) {
Yuval Mintzb475d782012-04-03 18:41:29 +00002194 input->flags.cmng_enables &=
Dmitry Kravkov30ae438b2011-06-14 01:33:13 +00002195 ~CMNG_FLAGS_PER_PORT_FAIRNESS_VN;
2196 DP(NETIF_MSG_IFUP, "Fairness will be disabled due to ETS\n");
2197 } else if (all_zero) {
Yuval Mintzb475d782012-04-03 18:41:29 +00002198 input->flags.cmng_enables &=
Eilon Greensteinb015e3d2009-10-15 00:17:20 -07002199 ~CMNG_FLAGS_PER_PORT_FAIRNESS_VN;
Yuval Mintzb475d782012-04-03 18:41:29 +00002200 DP(NETIF_MSG_IFUP,
2201 "All MIN values are zeroes fairness will be disabled\n");
Eilon Greensteinb015e3d2009-10-15 00:17:20 -07002202 } else
Yuval Mintzb475d782012-04-03 18:41:29 +00002203 input->flags.cmng_enables |=
Eilon Greensteinb015e3d2009-10-15 00:17:20 -07002204 CMNG_FLAGS_PER_PORT_FAIRNESS_VN;
Eilon Greenstein2691d512009-08-12 08:22:08 +00002205}
2206
Yuval Mintzb475d782012-04-03 18:41:29 +00002207static void bnx2x_calc_vn_max(struct bnx2x *bp, int vn,
2208 struct cmng_init_input *input)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002209{
Yuval Mintzb475d782012-04-03 18:41:29 +00002210 u16 vn_max_rate;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002211 u32 vn_cfg = bp->mf_config[vn];
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002212
Yuval Mintzb475d782012-04-03 18:41:29 +00002213 if (vn_cfg & FUNC_MF_CFG_FUNC_HIDE)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002214 vn_max_rate = 0;
Yuval Mintzb475d782012-04-03 18:41:29 +00002215 else {
Dmitry Kravkovfaa6fcb2011-02-28 03:37:20 +00002216 u32 maxCfg = bnx2x_extract_max_cfg(bp, vn_cfg);
2217
Yuval Mintzb475d782012-04-03 18:41:29 +00002218 if (IS_MF_SI(bp)) {
Dmitry Kravkovfaa6fcb2011-02-28 03:37:20 +00002219 /* maxCfg in percents of linkspeed */
2220 vn_max_rate = (bp->link_vars.line_speed * maxCfg) / 100;
Yuval Mintzb475d782012-04-03 18:41:29 +00002221 } else /* SD modes */
Dmitry Kravkovfaa6fcb2011-02-28 03:37:20 +00002222 /* maxCfg is absolute in 100Mb units */
2223 vn_max_rate = maxCfg * 100;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002224 }
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002225
Yuval Mintzb475d782012-04-03 18:41:29 +00002226 DP(NETIF_MSG_IFUP, "vn %d: vn_max_rate %d\n", vn, vn_max_rate);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002227
Yuval Mintzb475d782012-04-03 18:41:29 +00002228 input->vnic_max_rate[vn] = vn_max_rate;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002229}
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002230
Yuval Mintzb475d782012-04-03 18:41:29 +00002231
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002232static int bnx2x_get_cmng_fns_mode(struct bnx2x *bp)
2233{
2234 if (CHIP_REV_IS_SLOW(bp))
2235 return CMNG_FNS_NONE;
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00002236 if (IS_MF(bp))
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002237 return CMNG_FNS_MINMAX;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002238
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002239 return CMNG_FNS_NONE;
2240}
2241
Vladislav Zolotarov2ae17f62011-05-04 23:48:23 +00002242void bnx2x_read_mf_cfg(struct bnx2x *bp)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002243{
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08002244 int vn, n = (CHIP_MODE_IS_4_PORT(bp) ? 2 : 1);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002245
2246 if (BP_NOMCP(bp))
2247 return; /* what should be the default bvalue in this case */
2248
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08002249 /* For 2 port configuration the absolute function number formula
2250 * is:
2251 * abs_func = 2 * vn + BP_PORT + BP_PATH
2252 *
2253 * and there are 4 functions per port
2254 *
2255 * For 4 port configuration it is
2256 * abs_func = 4 * vn + 2 * BP_PORT + BP_PATH
2257 *
2258 * and there are 2 functions per port
2259 */
David S. Miller8decf862011-09-22 03:23:13 -04002260 for (vn = VN_0; vn < BP_MAX_VN_NUM(bp); vn++) {
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08002261 int /*abs*/func = n * (2 * vn + BP_PORT(bp)) + BP_PATH(bp);
2262
2263 if (func >= E1H_FUNC_MAX)
2264 break;
2265
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002266 bp->mf_config[vn] =
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002267 MF_CFG_RD(bp, func_mf_config[func].config);
2268 }
2269}
2270
2271static void bnx2x_cmng_fns_init(struct bnx2x *bp, u8 read_cfg, u8 cmng_type)
2272{
Yuval Mintzb475d782012-04-03 18:41:29 +00002273 struct cmng_init_input input;
2274 memset(&input, 0, sizeof(struct cmng_init_input));
2275
2276 input.port_rate = bp->link_vars.line_speed;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002277
2278 if (cmng_type == CMNG_FNS_MINMAX) {
2279 int vn;
2280
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002281 /* read mf conf from shmem */
2282 if (read_cfg)
2283 bnx2x_read_mf_cfg(bp);
2284
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002285 /* vn_weight_sum and enable fairness if not 0 */
Yuval Mintzb475d782012-04-03 18:41:29 +00002286 bnx2x_calc_vn_min(bp, &input);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002287
2288 /* calculate and set min-max rate for each vn */
Dmitry Kravkovc4154f22011-03-06 10:49:25 +00002289 if (bp->port.pmf)
David S. Miller8decf862011-09-22 03:23:13 -04002290 for (vn = VN_0; vn < BP_MAX_VN_NUM(bp); vn++)
Yuval Mintzb475d782012-04-03 18:41:29 +00002291 bnx2x_calc_vn_max(bp, vn, &input);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002292
2293 /* always enable rate shaping and fairness */
Yuval Mintzb475d782012-04-03 18:41:29 +00002294 input.flags.cmng_enables |=
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002295 CMNG_FLAGS_PER_PORT_RATE_SHAPING_VN;
Yuval Mintzb475d782012-04-03 18:41:29 +00002296
2297 bnx2x_init_cmng(&input, &bp->cmng);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002298 return;
2299 }
2300
2301 /* rate shaping and fairness are disabled */
2302 DP(NETIF_MSG_IFUP,
2303 "rate shaping and fairness are disabled\n");
2304}
2305
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002306/* This function is called upon link interrupt */
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002307static void bnx2x_link_attn(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002308{
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002309 /* Make sure that we are synced with the current statistics */
2310 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
2311
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002312 bnx2x_link_update(&bp->link_params, &bp->link_vars);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002313
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002314 if (bp->link_vars.link_up) {
2315
Eilon Greenstein1c063282009-02-12 08:36:43 +00002316 /* dropless flow control */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002317 if (!CHIP_IS_E1(bp) && bp->dropless_fc) {
Eilon Greenstein1c063282009-02-12 08:36:43 +00002318 int port = BP_PORT(bp);
2319 u32 pause_enabled = 0;
2320
2321 if (bp->link_vars.flow_ctrl & BNX2X_FLOW_CTRL_TX)
2322 pause_enabled = 1;
2323
2324 REG_WR(bp, BAR_USTRORM_INTMEM +
Eilon Greensteinca003922009-08-12 22:53:28 -07002325 USTORM_ETH_PAUSE_ENABLED_OFFSET(port),
Eilon Greenstein1c063282009-02-12 08:36:43 +00002326 pause_enabled);
2327 }
2328
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002329 if (bp->link_vars.mac_type != MAC_TYPE_EMAC) {
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002330 struct host_port_stats *pstats;
2331
2332 pstats = bnx2x_sp(bp, port_stats);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002333 /* reset old mac stats */
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002334 memset(&(pstats->mac_stx[0]), 0,
2335 sizeof(struct mac_stx));
2336 }
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07002337 if (bp->state == BNX2X_STATE_OPEN)
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002338 bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
2339 }
2340
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002341 if (bp->link_vars.link_up && bp->link_vars.line_speed) {
2342 int cmng_fns = bnx2x_get_cmng_fns_mode(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002343
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002344 if (cmng_fns != CMNG_FNS_NONE) {
2345 bnx2x_cmng_fns_init(bp, false, cmng_fns);
2346 storm_memset_cmng(bp, &bp->cmng, BP_PORT(bp));
2347 } else
2348 /* rate shaping and fairness are disabled */
2349 DP(NETIF_MSG_IFUP,
2350 "single function mode without fairness\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002351 }
Dmitry Kravkov9fdc3e92011-03-06 10:49:15 +00002352
Vladislav Zolotarov2ae17f62011-05-04 23:48:23 +00002353 __bnx2x_link_report(bp);
2354
Dmitry Kravkov9fdc3e92011-03-06 10:49:15 +00002355 if (IS_MF(bp))
2356 bnx2x_link_sync_notify(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002357}
2358
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00002359void bnx2x__link_status_update(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002360{
Vladislav Zolotarov2ae17f62011-05-04 23:48:23 +00002361 if (bp->state != BNX2X_STATE_OPEN)
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002362 return;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002363
Dmitry Kravkov00253a82011-11-13 04:34:25 +00002364 /* read updated dcb configuration */
2365 bnx2x_dcbx_pmf_update(bp);
2366
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002367 bnx2x_link_status_update(&bp->link_params, &bp->link_vars);
2368
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002369 if (bp->link_vars.link_up)
2370 bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
2371 else
2372 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
2373
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002374 /* indicate link status */
2375 bnx2x_link_report(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002376}
2377
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002378static void bnx2x_pmf_update(struct bnx2x *bp)
2379{
2380 int port = BP_PORT(bp);
2381 u32 val;
2382
2383 bp->port.pmf = 1;
Merav Sicron51c1a582012-03-18 10:33:38 +00002384 DP(BNX2X_MSG_MCP, "pmf %d\n", bp->port.pmf);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002385
Yaniv Rosner3deb8162011-06-14 01:34:33 +00002386 /*
2387 * We need the mb() to ensure the ordering between the writing to
2388 * bp->port.pmf here and reading it from the bnx2x_periodic_task().
2389 */
2390 smp_mb();
2391
2392 /* queue a periodic task */
2393 queue_delayed_work(bnx2x_wq, &bp->period_task, 0);
2394
Dmitry Kravkovef018542011-06-14 01:33:57 +00002395 bnx2x_dcbx_pmf_update(bp);
2396
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002397 /* enable nig attention */
David S. Miller8decf862011-09-22 03:23:13 -04002398 val = (0xff0f | (1 << (BP_VN(bp) + 4)));
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002399 if (bp->common.int_block == INT_BLOCK_HC) {
2400 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, val);
2401 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, val);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002402 } else if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002403 REG_WR(bp, IGU_REG_TRAILING_EDGE_LATCH, val);
2404 REG_WR(bp, IGU_REG_LEADING_EDGE_LATCH, val);
2405 }
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002406
2407 bnx2x_stats_handle(bp, STATS_EVENT_PMF);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002408}
2409
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002410/* end of Link */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002411
2412/* slow path */
2413
2414/*
2415 * General service functions
2416 */
2417
Eilon Greenstein2691d512009-08-12 08:22:08 +00002418/* send the MCP a request, block until there is a reply */
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002419u32 bnx2x_fw_command(struct bnx2x *bp, u32 command, u32 param)
Eilon Greenstein2691d512009-08-12 08:22:08 +00002420{
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002421 int mb_idx = BP_FW_MB_IDX(bp);
Dmitry Kravkova5971d42011-05-25 04:55:51 +00002422 u32 seq;
Eilon Greenstein2691d512009-08-12 08:22:08 +00002423 u32 rc = 0;
2424 u32 cnt = 1;
2425 u8 delay = CHIP_REV_IS_SLOW(bp) ? 100 : 10;
2426
Eilon Greensteinc4ff7cb2009-10-15 00:18:27 -07002427 mutex_lock(&bp->fw_mb_mutex);
Dmitry Kravkova5971d42011-05-25 04:55:51 +00002428 seq = ++bp->fw_seq;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002429 SHMEM_WR(bp, func_mb[mb_idx].drv_mb_param, param);
2430 SHMEM_WR(bp, func_mb[mb_idx].drv_mb_header, (command | seq));
2431
Dmitry Kravkov754a2f52011-06-14 01:34:02 +00002432 DP(BNX2X_MSG_MCP, "wrote command (%x) to FW MB param 0x%08x\n",
2433 (command | seq), param);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002434
2435 do {
2436 /* let the FW do it's magic ... */
2437 msleep(delay);
2438
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002439 rc = SHMEM_RD(bp, func_mb[mb_idx].fw_mb_header);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002440
Eilon Greensteinc4ff7cb2009-10-15 00:18:27 -07002441 /* Give the FW up to 5 second (500*10ms) */
2442 } while ((seq != (rc & FW_MSG_SEQ_NUMBER_MASK)) && (cnt++ < 500));
Eilon Greenstein2691d512009-08-12 08:22:08 +00002443
2444 DP(BNX2X_MSG_MCP, "[after %d ms] read (%x) seq is (%x) from FW MB\n",
2445 cnt*delay, rc, seq);
2446
2447 /* is this a reply to our command? */
2448 if (seq == (rc & FW_MSG_SEQ_NUMBER_MASK))
2449 rc &= FW_MSG_CODE_MASK;
2450 else {
2451 /* FW BUG! */
2452 BNX2X_ERR("FW failed to respond!\n");
2453 bnx2x_fw_dump(bp);
2454 rc = 0;
2455 }
Eilon Greensteinc4ff7cb2009-10-15 00:18:27 -07002456 mutex_unlock(&bp->fw_mb_mutex);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002457
2458 return rc;
2459}
2460
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00002461
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002462void bnx2x_func_init(struct bnx2x *bp, struct bnx2x_func_init_params *p)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002463{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002464 if (CHIP_IS_E1x(bp)) {
2465 struct tstorm_eth_function_common_config tcfg = {0};
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002466
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002467 storm_memset_func_cfg(bp, &tcfg, p->func_id);
2468 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002469
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002470 /* Enable the function in the FW */
2471 storm_memset_vf_to_pf(bp, p->func_id, p->pf_id);
2472 storm_memset_func_en(bp, p->func_id, 1);
2473
2474 /* spq */
2475 if (p->func_flgs & FUNC_FLG_SPQ) {
2476 storm_memset_spq_addr(bp, p->spq_map, p->func_id);
2477 REG_WR(bp, XSEM_REG_FAST_MEMORY +
2478 XSTORM_SPQ_PROD_OFFSET(p->func_id), p->spq_prod);
2479 }
2480}
2481
Ariel Elior6383c0b2011-07-14 08:31:57 +00002482/**
2483 * bnx2x_get_tx_only_flags - Return common flags
2484 *
2485 * @bp device handle
2486 * @fp queue handle
2487 * @zero_stats TRUE if statistics zeroing is needed
2488 *
2489 * Return the flags that are common for the Tx-only and not normal connections.
2490 */
2491static inline unsigned long bnx2x_get_common_flags(struct bnx2x *bp,
2492 struct bnx2x_fastpath *fp,
2493 bool zero_stats)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002494{
2495 unsigned long flags = 0;
2496
2497 /* PF driver will always initialize the Queue to an ACTIVE state */
2498 __set_bit(BNX2X_Q_FLG_ACTIVE, &flags);
2499
Ariel Elior6383c0b2011-07-14 08:31:57 +00002500 /* tx only connections collect statistics (on the same index as the
2501 * parent connection). The statistics are zeroed when the parent
2502 * connection is initialized.
2503 */
Barak Witkowski50f0a562011-12-05 21:52:23 +00002504
2505 __set_bit(BNX2X_Q_FLG_STATS, &flags);
2506 if (zero_stats)
2507 __set_bit(BNX2X_Q_FLG_ZERO_STATS, &flags);
2508
Ariel Elior6383c0b2011-07-14 08:31:57 +00002509
2510 return flags;
2511}
2512
2513static inline unsigned long bnx2x_get_q_flags(struct bnx2x *bp,
2514 struct bnx2x_fastpath *fp,
2515 bool leading)
2516{
2517 unsigned long flags = 0;
2518
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002519 /* calculate other queue flags */
2520 if (IS_MF_SD(bp))
2521 __set_bit(BNX2X_Q_FLG_OV, &flags);
2522
2523 if (IS_FCOE_FP(fp))
2524 __set_bit(BNX2X_Q_FLG_FCOE, &flags);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002525
Vladislav Zolotarovf5219d82011-07-19 01:44:11 +00002526 if (!fp->disable_tpa) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002527 __set_bit(BNX2X_Q_FLG_TPA, &flags);
Vladislav Zolotarovf5219d82011-07-19 01:44:11 +00002528 __set_bit(BNX2X_Q_FLG_TPA_IPV6, &flags);
Dmitry Kravkov621b4d62012-02-20 09:59:08 +00002529 if (fp->mode == TPA_MODE_GRO)
2530 __set_bit(BNX2X_Q_FLG_TPA_GRO, &flags);
Vladislav Zolotarovf5219d82011-07-19 01:44:11 +00002531 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002532
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002533 if (leading) {
2534 __set_bit(BNX2X_Q_FLG_LEADING_RSS, &flags);
2535 __set_bit(BNX2X_Q_FLG_MCAST, &flags);
2536 }
2537
2538 /* Always set HW VLAN stripping */
2539 __set_bit(BNX2X_Q_FLG_VLAN, &flags);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002540
Ariel Elior6383c0b2011-07-14 08:31:57 +00002541
2542 return flags | bnx2x_get_common_flags(bp, fp, true);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002543}
2544
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002545static void bnx2x_pf_q_prep_general(struct bnx2x *bp,
Ariel Elior6383c0b2011-07-14 08:31:57 +00002546 struct bnx2x_fastpath *fp, struct bnx2x_general_setup_params *gen_init,
2547 u8 cos)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002548{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002549 gen_init->stat_id = bnx2x_stats_id(fp);
2550 gen_init->spcl_id = fp->cl_id;
2551
2552 /* Always use mini-jumbo MTU for FCoE L2 ring */
2553 if (IS_FCOE_FP(fp))
2554 gen_init->mtu = BNX2X_FCOE_MINI_JUMBO_MTU;
2555 else
2556 gen_init->mtu = bp->dev->mtu;
Ariel Elior6383c0b2011-07-14 08:31:57 +00002557
2558 gen_init->cos = cos;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002559}
2560
2561static void bnx2x_pf_rx_q_prep(struct bnx2x *bp,
2562 struct bnx2x_fastpath *fp, struct rxq_pause_params *pause,
2563 struct bnx2x_rxq_setup_params *rxq_init)
2564{
2565 u8 max_sge = 0;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002566 u16 sge_sz = 0;
2567 u16 tpa_agg_size = 0;
2568
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002569 if (!fp->disable_tpa) {
David S. Miller8decf862011-09-22 03:23:13 -04002570 pause->sge_th_lo = SGE_TH_LO(bp);
2571 pause->sge_th_hi = SGE_TH_HI(bp);
2572
2573 /* validate SGE ring has enough to cross high threshold */
2574 WARN_ON(bp->dropless_fc &&
2575 pause->sge_th_hi + FW_PREFETCH_CNT >
2576 MAX_RX_SGE_CNT * NUM_RX_SGE_PAGES);
2577
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002578 tpa_agg_size = min_t(u32,
2579 (min_t(u32, 8, MAX_SKB_FRAGS) *
2580 SGE_PAGE_SIZE * PAGES_PER_SGE), 0xffff);
2581 max_sge = SGE_PAGE_ALIGN(bp->dev->mtu) >>
2582 SGE_PAGE_SHIFT;
2583 max_sge = ((max_sge + PAGES_PER_SGE - 1) &
2584 (~(PAGES_PER_SGE-1))) >> PAGES_PER_SGE_SHIFT;
2585 sge_sz = (u16)min_t(u32, SGE_PAGE_SIZE * PAGES_PER_SGE,
2586 0xffff);
2587 }
2588
2589 /* pause - not for e1 */
2590 if (!CHIP_IS_E1(bp)) {
David S. Miller8decf862011-09-22 03:23:13 -04002591 pause->bd_th_lo = BD_TH_LO(bp);
2592 pause->bd_th_hi = BD_TH_HI(bp);
2593
2594 pause->rcq_th_lo = RCQ_TH_LO(bp);
2595 pause->rcq_th_hi = RCQ_TH_HI(bp);
2596 /*
2597 * validate that rings have enough entries to cross
2598 * high thresholds
2599 */
2600 WARN_ON(bp->dropless_fc &&
2601 pause->bd_th_hi + FW_PREFETCH_CNT >
2602 bp->rx_ring_size);
2603 WARN_ON(bp->dropless_fc &&
2604 pause->rcq_th_hi + FW_PREFETCH_CNT >
2605 NUM_RCQ_RINGS * MAX_RCQ_DESC_CNT);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002606
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002607 pause->pri_map = 1;
2608 }
2609
2610 /* rxq setup */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002611 rxq_init->dscr_map = fp->rx_desc_mapping;
2612 rxq_init->sge_map = fp->rx_sge_mapping;
2613 rxq_init->rcq_map = fp->rx_comp_mapping;
2614 rxq_init->rcq_np_map = fp->rx_comp_mapping + BCM_PAGE_SIZE;
Vladislav Zolotarova8c94b92011-02-06 11:21:02 -08002615
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002616 /* This should be a maximum number of data bytes that may be
2617 * placed on the BD (not including paddings).
2618 */
Eric Dumazete52fcb22011-11-14 06:05:34 +00002619 rxq_init->buf_sz = fp->rx_buf_size - BNX2X_FW_RX_ALIGN_START -
2620 BNX2X_FW_RX_ALIGN_END - IP_HEADER_ALIGNMENT_PADDING;
Vladislav Zolotarova8c94b92011-02-06 11:21:02 -08002621
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002622 rxq_init->cl_qzone_id = fp->cl_qzone_id;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002623 rxq_init->tpa_agg_sz = tpa_agg_size;
2624 rxq_init->sge_buf_sz = sge_sz;
2625 rxq_init->max_sges_pkt = max_sge;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002626 rxq_init->rss_engine_id = BP_FUNC(bp);
Yuval Mintz259afa12012-03-12 08:53:10 +00002627 rxq_init->mcast_engine_id = BP_FUNC(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002628
2629 /* Maximum number or simultaneous TPA aggregation for this Queue.
2630 *
2631 * For PF Clients it should be the maximum avaliable number.
2632 * VF driver(s) may want to define it to a smaller value.
2633 */
David S. Miller8decf862011-09-22 03:23:13 -04002634 rxq_init->max_tpa_queues = MAX_AGG_QS(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002635
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002636 rxq_init->cache_line_log = BNX2X_RX_ALIGN_SHIFT;
2637 rxq_init->fw_sb_id = fp->fw_sb_id;
2638
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00002639 if (IS_FCOE_FP(fp))
2640 rxq_init->sb_cq_index = HC_SP_INDEX_ETH_FCOE_RX_CQ_CONS;
2641 else
Ariel Elior6383c0b2011-07-14 08:31:57 +00002642 rxq_init->sb_cq_index = HC_INDEX_ETH_RX_CQ_CONS;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002643}
2644
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002645static void bnx2x_pf_tx_q_prep(struct bnx2x *bp,
Ariel Elior6383c0b2011-07-14 08:31:57 +00002646 struct bnx2x_fastpath *fp, struct bnx2x_txq_setup_params *txq_init,
2647 u8 cos)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002648{
Ariel Elior6383c0b2011-07-14 08:31:57 +00002649 txq_init->dscr_map = fp->txdata[cos].tx_desc_mapping;
2650 txq_init->sb_cq_index = HC_INDEX_ETH_FIRST_TX_CQ_CONS + cos;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002651 txq_init->traffic_type = LLFC_TRAFFIC_TYPE_NW;
2652 txq_init->fw_sb_id = fp->fw_sb_id;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00002653
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002654 /*
2655 * set the tss leading client id for TX classfication ==
2656 * leading RSS client id
2657 */
2658 txq_init->tss_leading_cl_id = bnx2x_fp(bp, 0, cl_id);
2659
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00002660 if (IS_FCOE_FP(fp)) {
2661 txq_init->sb_cq_index = HC_SP_INDEX_ETH_FCOE_TX_CQ_CONS;
2662 txq_init->traffic_type = LLFC_TRAFFIC_TYPE_FCOE;
2663 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002664}
2665
stephen hemminger8d962862010-10-21 07:50:56 +00002666static void bnx2x_pf_init(struct bnx2x *bp)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002667{
2668 struct bnx2x_func_init_params func_init = {0};
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002669 struct event_ring_data eq_data = { {0} };
2670 u16 flags;
2671
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002672 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002673 /* reset IGU PF statistics: MSIX + ATTN */
2674 /* PF */
2675 REG_WR(bp, IGU_REG_STATISTIC_NUM_MESSAGE_SENT +
2676 BNX2X_IGU_STAS_MSG_VF_CNT*4 +
2677 (CHIP_MODE_IS_4_PORT(bp) ?
2678 BP_FUNC(bp) : BP_VN(bp))*4, 0);
2679 /* ATTN */
2680 REG_WR(bp, IGU_REG_STATISTIC_NUM_MESSAGE_SENT +
2681 BNX2X_IGU_STAS_MSG_VF_CNT*4 +
2682 BNX2X_IGU_STAS_MSG_PF_CNT*4 +
2683 (CHIP_MODE_IS_4_PORT(bp) ?
2684 BP_FUNC(bp) : BP_VN(bp))*4, 0);
2685 }
2686
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002687 /* function setup flags */
2688 flags = (FUNC_FLG_STATS | FUNC_FLG_LEADING | FUNC_FLG_SPQ);
2689
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002690 /* This flag is relevant for E1x only.
2691 * E2 doesn't have a TPA configuration in a function level.
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002692 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002693 flags |= (bp->flags & TPA_ENABLE_FLAG) ? FUNC_FLG_TPA : 0;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002694
2695 func_init.func_flgs = flags;
2696 func_init.pf_id = BP_FUNC(bp);
2697 func_init.func_id = BP_FUNC(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002698 func_init.spq_map = bp->spq_mapping;
2699 func_init.spq_prod = bp->spq_prod_idx;
2700
2701 bnx2x_func_init(bp, &func_init);
2702
2703 memset(&(bp->cmng), 0, sizeof(struct cmng_struct_per_port));
2704
2705 /*
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002706 * Congestion management values depend on the link rate
2707 * There is no active link so initial link rate is set to 10 Gbps.
2708 * When the link comes up The congestion management values are
2709 * re-calculated according to the actual link rate.
2710 */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002711 bp->link_vars.line_speed = SPEED_10000;
2712 bnx2x_cmng_fns_init(bp, true, bnx2x_get_cmng_fns_mode(bp));
2713
2714 /* Only the PMF sets the HW */
2715 if (bp->port.pmf)
2716 storm_memset_cmng(bp, &bp->cmng, BP_PORT(bp));
2717
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002718 /* init Event Queue */
2719 eq_data.base_addr.hi = U64_HI(bp->eq_mapping);
2720 eq_data.base_addr.lo = U64_LO(bp->eq_mapping);
2721 eq_data.producer = bp->eq_prod;
2722 eq_data.index_id = HC_SP_INDEX_EQ_CONS;
2723 eq_data.sb_id = DEF_SB_ID;
2724 storm_memset_eq_data(bp, &eq_data, BP_FUNC(bp));
2725}
2726
2727
Eilon Greenstein2691d512009-08-12 08:22:08 +00002728static void bnx2x_e1h_disable(struct bnx2x *bp)
2729{
2730 int port = BP_PORT(bp);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002731
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002732 bnx2x_tx_disable(bp);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002733
2734 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 0);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002735}
2736
2737static void bnx2x_e1h_enable(struct bnx2x *bp)
2738{
2739 int port = BP_PORT(bp);
2740
2741 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 1);
2742
Eilon Greenstein2691d512009-08-12 08:22:08 +00002743 /* Tx queue should be only reenabled */
2744 netif_tx_wake_all_queues(bp->dev);
2745
Eilon Greenstein061bc702009-10-15 00:18:47 -07002746 /*
2747 * Should not call netif_carrier_on since it will be called if the link
2748 * is up when checking for link state
2749 */
Eilon Greenstein2691d512009-08-12 08:22:08 +00002750}
2751
Barak Witkowski1d187b32011-12-05 22:41:50 +00002752#define DRV_INFO_ETH_STAT_NUM_MACS_REQUIRED 3
2753
2754static void bnx2x_drv_info_ether_stat(struct bnx2x *bp)
2755{
2756 struct eth_stats_info *ether_stat =
2757 &bp->slowpath->drv_info_to_mcp.ether_stat;
2758
2759 /* leave last char as NULL */
2760 memcpy(ether_stat->version, DRV_MODULE_VERSION,
2761 ETH_STAT_INFO_VERSION_LEN - 1);
2762
2763 bp->fp[0].mac_obj.get_n_elements(bp, &bp->fp[0].mac_obj,
2764 DRV_INFO_ETH_STAT_NUM_MACS_REQUIRED,
2765 ether_stat->mac_local);
2766
2767 ether_stat->mtu_size = bp->dev->mtu;
2768
2769 if (bp->dev->features & NETIF_F_RXCSUM)
2770 ether_stat->feature_flags |= FEATURE_ETH_CHKSUM_OFFLOAD_MASK;
2771 if (bp->dev->features & NETIF_F_TSO)
2772 ether_stat->feature_flags |= FEATURE_ETH_LSO_MASK;
2773 ether_stat->feature_flags |= bp->common.boot_mode;
2774
2775 ether_stat->promiscuous_mode = (bp->dev->flags & IFF_PROMISC) ? 1 : 0;
2776
2777 ether_stat->txq_size = bp->tx_ring_size;
2778 ether_stat->rxq_size = bp->rx_ring_size;
2779}
2780
2781static void bnx2x_drv_info_fcoe_stat(struct bnx2x *bp)
2782{
Michael Chanf2fd5c32011-12-06 10:58:08 +00002783#ifdef BCM_CNIC
Barak Witkowski1d187b32011-12-05 22:41:50 +00002784 struct bnx2x_dcbx_app_params *app = &bp->dcbx_port_params.app;
2785 struct fcoe_stats_info *fcoe_stat =
2786 &bp->slowpath->drv_info_to_mcp.fcoe_stat;
2787
2788 memcpy(fcoe_stat->mac_local, bp->fip_mac, ETH_ALEN);
2789
2790 fcoe_stat->qos_priority =
2791 app->traffic_type_priority[LLFC_TRAFFIC_TYPE_FCOE];
2792
2793 /* insert FCoE stats from ramrod response */
2794 if (!NO_FCOE(bp)) {
2795 struct tstorm_per_queue_stats *fcoe_q_tstorm_stats =
2796 &bp->fw_stats_data->queue_stats[FCOE_IDX].
2797 tstorm_queue_statistics;
2798
2799 struct xstorm_per_queue_stats *fcoe_q_xstorm_stats =
2800 &bp->fw_stats_data->queue_stats[FCOE_IDX].
2801 xstorm_queue_statistics;
2802
2803 struct fcoe_statistics_params *fw_fcoe_stat =
2804 &bp->fw_stats_data->fcoe;
2805
2806 ADD_64(fcoe_stat->rx_bytes_hi, 0, fcoe_stat->rx_bytes_lo,
2807 fw_fcoe_stat->rx_stat0.fcoe_rx_byte_cnt);
2808
2809 ADD_64(fcoe_stat->rx_bytes_hi,
2810 fcoe_q_tstorm_stats->rcv_ucast_bytes.hi,
2811 fcoe_stat->rx_bytes_lo,
2812 fcoe_q_tstorm_stats->rcv_ucast_bytes.lo);
2813
2814 ADD_64(fcoe_stat->rx_bytes_hi,
2815 fcoe_q_tstorm_stats->rcv_bcast_bytes.hi,
2816 fcoe_stat->rx_bytes_lo,
2817 fcoe_q_tstorm_stats->rcv_bcast_bytes.lo);
2818
2819 ADD_64(fcoe_stat->rx_bytes_hi,
2820 fcoe_q_tstorm_stats->rcv_mcast_bytes.hi,
2821 fcoe_stat->rx_bytes_lo,
2822 fcoe_q_tstorm_stats->rcv_mcast_bytes.lo);
2823
2824 ADD_64(fcoe_stat->rx_frames_hi, 0, fcoe_stat->rx_frames_lo,
2825 fw_fcoe_stat->rx_stat0.fcoe_rx_pkt_cnt);
2826
2827 ADD_64(fcoe_stat->rx_frames_hi, 0, fcoe_stat->rx_frames_lo,
2828 fcoe_q_tstorm_stats->rcv_ucast_pkts);
2829
2830 ADD_64(fcoe_stat->rx_frames_hi, 0, fcoe_stat->rx_frames_lo,
2831 fcoe_q_tstorm_stats->rcv_bcast_pkts);
2832
2833 ADD_64(fcoe_stat->rx_frames_hi, 0, fcoe_stat->rx_frames_lo,
Barak Witkowskif33f1fc2011-12-07 03:45:36 +00002834 fcoe_q_tstorm_stats->rcv_mcast_pkts);
Barak Witkowski1d187b32011-12-05 22:41:50 +00002835
2836 ADD_64(fcoe_stat->tx_bytes_hi, 0, fcoe_stat->tx_bytes_lo,
2837 fw_fcoe_stat->tx_stat.fcoe_tx_byte_cnt);
2838
2839 ADD_64(fcoe_stat->tx_bytes_hi,
2840 fcoe_q_xstorm_stats->ucast_bytes_sent.hi,
2841 fcoe_stat->tx_bytes_lo,
2842 fcoe_q_xstorm_stats->ucast_bytes_sent.lo);
2843
2844 ADD_64(fcoe_stat->tx_bytes_hi,
2845 fcoe_q_xstorm_stats->bcast_bytes_sent.hi,
2846 fcoe_stat->tx_bytes_lo,
2847 fcoe_q_xstorm_stats->bcast_bytes_sent.lo);
2848
2849 ADD_64(fcoe_stat->tx_bytes_hi,
2850 fcoe_q_xstorm_stats->mcast_bytes_sent.hi,
2851 fcoe_stat->tx_bytes_lo,
2852 fcoe_q_xstorm_stats->mcast_bytes_sent.lo);
2853
2854 ADD_64(fcoe_stat->tx_frames_hi, 0, fcoe_stat->tx_frames_lo,
2855 fw_fcoe_stat->tx_stat.fcoe_tx_pkt_cnt);
2856
2857 ADD_64(fcoe_stat->tx_frames_hi, 0, fcoe_stat->tx_frames_lo,
2858 fcoe_q_xstorm_stats->ucast_pkts_sent);
2859
2860 ADD_64(fcoe_stat->tx_frames_hi, 0, fcoe_stat->tx_frames_lo,
2861 fcoe_q_xstorm_stats->bcast_pkts_sent);
2862
2863 ADD_64(fcoe_stat->tx_frames_hi, 0, fcoe_stat->tx_frames_lo,
2864 fcoe_q_xstorm_stats->mcast_pkts_sent);
2865 }
2866
Barak Witkowski1d187b32011-12-05 22:41:50 +00002867 /* ask L5 driver to add data to the struct */
2868 bnx2x_cnic_notify(bp, CNIC_CTL_FCOE_STATS_GET_CMD);
2869#endif
2870}
2871
2872static void bnx2x_drv_info_iscsi_stat(struct bnx2x *bp)
2873{
Michael Chanf2fd5c32011-12-06 10:58:08 +00002874#ifdef BCM_CNIC
Barak Witkowski1d187b32011-12-05 22:41:50 +00002875 struct bnx2x_dcbx_app_params *app = &bp->dcbx_port_params.app;
2876 struct iscsi_stats_info *iscsi_stat =
2877 &bp->slowpath->drv_info_to_mcp.iscsi_stat;
2878
2879 memcpy(iscsi_stat->mac_local, bp->cnic_eth_dev.iscsi_mac, ETH_ALEN);
2880
2881 iscsi_stat->qos_priority =
2882 app->traffic_type_priority[LLFC_TRAFFIC_TYPE_ISCSI];
2883
Barak Witkowski1d187b32011-12-05 22:41:50 +00002884 /* ask L5 driver to add data to the struct */
2885 bnx2x_cnic_notify(bp, CNIC_CTL_ISCSI_STATS_GET_CMD);
2886#endif
2887}
2888
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08002889/* called due to MCP event (on pmf):
2890 * reread new bandwidth configuration
2891 * configure FW
2892 * notify others function about the change
2893 */
2894static inline void bnx2x_config_mf_bw(struct bnx2x *bp)
2895{
2896 if (bp->link_vars.link_up) {
2897 bnx2x_cmng_fns_init(bp, true, CMNG_FNS_MINMAX);
2898 bnx2x_link_sync_notify(bp);
2899 }
2900 storm_memset_cmng(bp, &bp->cmng, BP_PORT(bp));
2901}
2902
2903static inline void bnx2x_set_mf_bw(struct bnx2x *bp)
2904{
2905 bnx2x_config_mf_bw(bp);
2906 bnx2x_fw_command(bp, DRV_MSG_CODE_SET_MF_BW_ACK, 0);
2907}
2908
Barak Witkowski1d187b32011-12-05 22:41:50 +00002909static void bnx2x_handle_drv_info_req(struct bnx2x *bp)
2910{
2911 enum drv_info_opcode op_code;
2912 u32 drv_info_ctl = SHMEM2_RD(bp, drv_info_control);
2913
2914 /* if drv_info version supported by MFW doesn't match - send NACK */
2915 if ((drv_info_ctl & DRV_INFO_CONTROL_VER_MASK) != DRV_INFO_CUR_VER) {
2916 bnx2x_fw_command(bp, DRV_MSG_CODE_DRV_INFO_NACK, 0);
2917 return;
2918 }
2919
2920 op_code = (drv_info_ctl & DRV_INFO_CONTROL_OP_CODE_MASK) >>
2921 DRV_INFO_CONTROL_OP_CODE_SHIFT;
2922
2923 memset(&bp->slowpath->drv_info_to_mcp, 0,
2924 sizeof(union drv_info_to_mcp));
2925
2926 switch (op_code) {
2927 case ETH_STATS_OPCODE:
2928 bnx2x_drv_info_ether_stat(bp);
2929 break;
2930 case FCOE_STATS_OPCODE:
2931 bnx2x_drv_info_fcoe_stat(bp);
2932 break;
2933 case ISCSI_STATS_OPCODE:
2934 bnx2x_drv_info_iscsi_stat(bp);
2935 break;
2936 default:
2937 /* if op code isn't supported - send NACK */
2938 bnx2x_fw_command(bp, DRV_MSG_CODE_DRV_INFO_NACK, 0);
2939 return;
2940 }
2941
2942 /* if we got drv_info attn from MFW then these fields are defined in
2943 * shmem2 for sure
2944 */
2945 SHMEM2_WR(bp, drv_info_host_addr_lo,
2946 U64_LO(bnx2x_sp_mapping(bp, drv_info_to_mcp)));
2947 SHMEM2_WR(bp, drv_info_host_addr_hi,
2948 U64_HI(bnx2x_sp_mapping(bp, drv_info_to_mcp)));
2949
2950 bnx2x_fw_command(bp, DRV_MSG_CODE_DRV_INFO_ACK, 0);
2951}
2952
Eilon Greenstein2691d512009-08-12 08:22:08 +00002953static void bnx2x_dcc_event(struct bnx2x *bp, u32 dcc_event)
2954{
Eilon Greenstein2691d512009-08-12 08:22:08 +00002955 DP(BNX2X_MSG_MCP, "dcc_event 0x%x\n", dcc_event);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002956
2957 if (dcc_event & DRV_STATUS_DCC_DISABLE_ENABLE_PF) {
2958
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07002959 /*
2960 * This is the only place besides the function initialization
2961 * where the bp->flags can change so it is done without any
2962 * locks
2963 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002964 if (bp->mf_config[BP_VN(bp)] & FUNC_MF_CFG_FUNC_DISABLED) {
Merav Sicron51c1a582012-03-18 10:33:38 +00002965 DP(BNX2X_MSG_MCP, "mf_cfg function disabled\n");
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07002966 bp->flags |= MF_FUNC_DIS;
Eilon Greenstein2691d512009-08-12 08:22:08 +00002967
2968 bnx2x_e1h_disable(bp);
2969 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +00002970 DP(BNX2X_MSG_MCP, "mf_cfg function enabled\n");
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07002971 bp->flags &= ~MF_FUNC_DIS;
Eilon Greenstein2691d512009-08-12 08:22:08 +00002972
2973 bnx2x_e1h_enable(bp);
2974 }
2975 dcc_event &= ~DRV_STATUS_DCC_DISABLE_ENABLE_PF;
2976 }
2977 if (dcc_event & DRV_STATUS_DCC_BANDWIDTH_ALLOCATION) {
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08002978 bnx2x_config_mf_bw(bp);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002979 dcc_event &= ~DRV_STATUS_DCC_BANDWIDTH_ALLOCATION;
2980 }
2981
2982 /* Report results to MCP */
2983 if (dcc_event)
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002984 bnx2x_fw_command(bp, DRV_MSG_CODE_DCC_FAILURE, 0);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002985 else
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002986 bnx2x_fw_command(bp, DRV_MSG_CODE_DCC_OK, 0);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002987}
2988
Michael Chan28912902009-10-10 13:46:53 +00002989/* must be called under the spq lock */
2990static inline struct eth_spe *bnx2x_sp_get_next(struct bnx2x *bp)
2991{
2992 struct eth_spe *next_spe = bp->spq_prod_bd;
2993
2994 if (bp->spq_prod_bd == bp->spq_last_bd) {
2995 bp->spq_prod_bd = bp->spq;
2996 bp->spq_prod_idx = 0;
Merav Sicron51c1a582012-03-18 10:33:38 +00002997 DP(BNX2X_MSG_SP, "end of spq\n");
Michael Chan28912902009-10-10 13:46:53 +00002998 } else {
2999 bp->spq_prod_bd++;
3000 bp->spq_prod_idx++;
3001 }
3002 return next_spe;
3003}
3004
3005/* must be called under the spq lock */
3006static inline void bnx2x_sp_prod_update(struct bnx2x *bp)
3007{
3008 int func = BP_FUNC(bp);
3009
Vladislav Zolotarov53e51e22011-07-19 01:45:02 +00003010 /*
3011 * Make sure that BD data is updated before writing the producer:
3012 * BD data is written to the memory, the producer is read from the
3013 * memory, thus we need a full memory barrier to ensure the ordering.
3014 */
3015 mb();
Michael Chan28912902009-10-10 13:46:53 +00003016
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003017 REG_WR16(bp, BAR_XSTRORM_INTMEM + XSTORM_SPQ_PROD_OFFSET(func),
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00003018 bp->spq_prod_idx);
Michael Chan28912902009-10-10 13:46:53 +00003019 mmiowb();
3020}
3021
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003022/**
3023 * bnx2x_is_contextless_ramrod - check if the current command ends on EQ
3024 *
3025 * @cmd: command to check
3026 * @cmd_type: command type
3027 */
3028static inline bool bnx2x_is_contextless_ramrod(int cmd, int cmd_type)
3029{
3030 if ((cmd_type == NONE_CONNECTION_TYPE) ||
Ariel Elior6383c0b2011-07-14 08:31:57 +00003031 (cmd == RAMROD_CMD_ID_ETH_FORWARD_SETUP) ||
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003032 (cmd == RAMROD_CMD_ID_ETH_CLASSIFICATION_RULES) ||
3033 (cmd == RAMROD_CMD_ID_ETH_FILTER_RULES) ||
3034 (cmd == RAMROD_CMD_ID_ETH_MULTICAST_RULES) ||
3035 (cmd == RAMROD_CMD_ID_ETH_SET_MAC) ||
3036 (cmd == RAMROD_CMD_ID_ETH_RSS_UPDATE))
3037 return true;
3038 else
3039 return false;
3040
3041}
3042
3043
3044/**
3045 * bnx2x_sp_post - place a single command on an SP ring
3046 *
3047 * @bp: driver handle
3048 * @command: command to place (e.g. SETUP, FILTER_RULES, etc.)
3049 * @cid: SW CID the command is related to
3050 * @data_hi: command private data address (high 32 bits)
3051 * @data_lo: command private data address (low 32 bits)
3052 * @cmd_type: command type (e.g. NONE, ETH)
3053 *
3054 * SP data is handled as if it's always an address pair, thus data fields are
3055 * not swapped to little endian in upper functions. Instead this function swaps
3056 * data as if it's two u32 fields.
3057 */
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00003058int bnx2x_sp_post(struct bnx2x *bp, int command, int cid,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003059 u32 data_hi, u32 data_lo, int cmd_type)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003060{
Michael Chan28912902009-10-10 13:46:53 +00003061 struct eth_spe *spe;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003062 u16 type;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003063 bool common = bnx2x_is_contextless_ramrod(command, cmd_type);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003064
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003065#ifdef BNX2X_STOP_ON_ERROR
Merav Sicron51c1a582012-03-18 10:33:38 +00003066 if (unlikely(bp->panic)) {
3067 BNX2X_ERR("Can't post SP when there is panic\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003068 return -EIO;
Merav Sicron51c1a582012-03-18 10:33:38 +00003069 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003070#endif
3071
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003072 spin_lock_bh(&bp->spq_lock);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003073
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08003074 if (common) {
3075 if (!atomic_read(&bp->eq_spq_left)) {
3076 BNX2X_ERR("BUG! EQ ring full!\n");
3077 spin_unlock_bh(&bp->spq_lock);
3078 bnx2x_panic();
3079 return -EBUSY;
3080 }
3081 } else if (!atomic_read(&bp->cq_spq_left)) {
3082 BNX2X_ERR("BUG! SPQ ring full!\n");
3083 spin_unlock_bh(&bp->spq_lock);
3084 bnx2x_panic();
3085 return -EBUSY;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003086 }
Eliezer Tamirf1410642008-02-28 11:51:50 -08003087
Michael Chan28912902009-10-10 13:46:53 +00003088 spe = bnx2x_sp_get_next(bp);
3089
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003090 /* CID needs port number to be encoded int it */
Michael Chan28912902009-10-10 13:46:53 +00003091 spe->hdr.conn_and_cmd_data =
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00003092 cpu_to_le32((command << SPE_HDR_CMD_ID_SHIFT) |
3093 HW_CID(bp, cid));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003094
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003095 type = (cmd_type << SPE_HDR_CONN_TYPE_SHIFT) & SPE_HDR_CONN_TYPE;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003096
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003097 type |= ((BP_FUNC(bp) << SPE_HDR_FUNCTION_ID_SHIFT) &
3098 SPE_HDR_FUNCTION_ID);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003099
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003100 spe->hdr.type = cpu_to_le16(type);
3101
3102 spe->data.update_data_addr.hi = cpu_to_le32(data_hi);
3103 spe->data.update_data_addr.lo = cpu_to_le32(data_lo);
3104
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00003105 /*
3106 * It's ok if the actual decrement is issued towards the memory
3107 * somewhere between the spin_lock and spin_unlock. Thus no
3108 * more explict memory barrier is needed.
3109 */
3110 if (common)
3111 atomic_dec(&bp->eq_spq_left);
3112 else
3113 atomic_dec(&bp->cq_spq_left);
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08003114
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003115
Merav Sicron51c1a582012-03-18 10:33:38 +00003116 DP(BNX2X_MSG_SP,
3117 "SPQE[%x] (%x:%x) (cmd, common?) (%d,%d) hw_cid %x data (%x:%x) type(0x%x) left (CQ, EQ) (%x,%x)\n",
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00003118 bp->spq_prod_idx, (u32)U64_HI(bp->spq_mapping),
3119 (u32)(U64_LO(bp->spq_mapping) +
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00003120 (void *)bp->spq_prod_bd - (void *)bp->spq), command, common,
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08003121 HW_CID(bp, cid), data_hi, data_lo, type,
3122 atomic_read(&bp->cq_spq_left), atomic_read(&bp->eq_spq_left));
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00003123
Michael Chan28912902009-10-10 13:46:53 +00003124 bnx2x_sp_prod_update(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003125 spin_unlock_bh(&bp->spq_lock);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003126 return 0;
3127}
3128
3129/* acquire split MCP access lock register */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07003130static int bnx2x_acquire_alr(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003131{
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003132 u32 j, val;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003133 int rc = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003134
3135 might_sleep();
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003136 for (j = 0; j < 1000; j++) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003137 val = (1UL << 31);
3138 REG_WR(bp, GRCBASE_MCP + 0x9c, val);
3139 val = REG_RD(bp, GRCBASE_MCP + 0x9c);
3140 if (val & (1L << 31))
3141 break;
3142
3143 msleep(5);
3144 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003145 if (!(val & (1L << 31))) {
Eilon Greenstein19680c42008-08-13 15:47:33 -07003146 BNX2X_ERR("Cannot acquire MCP access lock register\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003147 rc = -EBUSY;
3148 }
3149
3150 return rc;
3151}
3152
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07003153/* release split MCP access lock register */
3154static void bnx2x_release_alr(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003155{
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003156 REG_WR(bp, GRCBASE_MCP + 0x9c, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003157}
3158
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003159#define BNX2X_DEF_SB_ATT_IDX 0x0001
3160#define BNX2X_DEF_SB_IDX 0x0002
3161
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003162static inline u16 bnx2x_update_dsb_idx(struct bnx2x *bp)
3163{
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003164 struct host_sp_status_block *def_sb = bp->def_status_blk;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003165 u16 rc = 0;
3166
3167 barrier(); /* status block is written to by the chip */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003168 if (bp->def_att_idx != def_sb->atten_status_block.attn_bits_index) {
3169 bp->def_att_idx = def_sb->atten_status_block.attn_bits_index;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003170 rc |= BNX2X_DEF_SB_ATT_IDX;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003171 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003172
3173 if (bp->def_idx != def_sb->sp_sb.running_index) {
3174 bp->def_idx = def_sb->sp_sb.running_index;
3175 rc |= BNX2X_DEF_SB_IDX;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003176 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003177
3178 /* Do not reorder: indecies reading should complete before handling */
3179 barrier();
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003180 return rc;
3181}
3182
3183/*
3184 * slow path service functions
3185 */
3186
3187static void bnx2x_attn_int_asserted(struct bnx2x *bp, u32 asserted)
3188{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003189 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003190 u32 aeu_addr = port ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
3191 MISC_REG_AEU_MASK_ATTN_FUNC_0;
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003192 u32 nig_int_mask_addr = port ? NIG_REG_MASK_INTERRUPT_PORT1 :
3193 NIG_REG_MASK_INTERRUPT_PORT0;
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003194 u32 aeu_mask;
Eilon Greenstein87942b42009-02-12 08:36:49 +00003195 u32 nig_mask = 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003196 u32 reg_addr;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003197
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003198 if (bp->attn_state & asserted)
3199 BNX2X_ERR("IGU ERROR\n");
3200
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003201 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
3202 aeu_mask = REG_RD(bp, aeu_addr);
3203
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003204 DP(NETIF_MSG_HW, "aeu_mask %x newly asserted %x\n",
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003205 aeu_mask, asserted);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003206 aeu_mask &= ~(asserted & 0x3ff);
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003207 DP(NETIF_MSG_HW, "new mask %x\n", aeu_mask);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003208
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003209 REG_WR(bp, aeu_addr, aeu_mask);
3210 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003211
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003212 DP(NETIF_MSG_HW, "attn_state %x\n", bp->attn_state);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003213 bp->attn_state |= asserted;
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003214 DP(NETIF_MSG_HW, "new state %x\n", bp->attn_state);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003215
3216 if (asserted & ATTN_HARD_WIRED_MASK) {
3217 if (asserted & ATTN_NIG_FOR_FUNC) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003218
Eilon Greensteina5e9a7c2009-01-14 21:26:01 -08003219 bnx2x_acquire_phy_lock(bp);
3220
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003221 /* save nig interrupt mask */
Eilon Greenstein87942b42009-02-12 08:36:49 +00003222 nig_mask = REG_RD(bp, nig_int_mask_addr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003223
Yaniv Rosner361c3912011-06-14 01:33:19 +00003224 /* If nig_mask is not set, no need to call the update
3225 * function.
3226 */
3227 if (nig_mask) {
3228 REG_WR(bp, nig_int_mask_addr, 0);
3229
3230 bnx2x_link_attn(bp);
3231 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003232
3233 /* handle unicore attn? */
3234 }
3235 if (asserted & ATTN_SW_TIMER_4_FUNC)
3236 DP(NETIF_MSG_HW, "ATTN_SW_TIMER_4_FUNC!\n");
3237
3238 if (asserted & GPIO_2_FUNC)
3239 DP(NETIF_MSG_HW, "GPIO_2_FUNC!\n");
3240
3241 if (asserted & GPIO_3_FUNC)
3242 DP(NETIF_MSG_HW, "GPIO_3_FUNC!\n");
3243
3244 if (asserted & GPIO_4_FUNC)
3245 DP(NETIF_MSG_HW, "GPIO_4_FUNC!\n");
3246
3247 if (port == 0) {
3248 if (asserted & ATTN_GENERAL_ATTN_1) {
3249 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_1!\n");
3250 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_1, 0x0);
3251 }
3252 if (asserted & ATTN_GENERAL_ATTN_2) {
3253 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_2!\n");
3254 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_2, 0x0);
3255 }
3256 if (asserted & ATTN_GENERAL_ATTN_3) {
3257 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_3!\n");
3258 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_3, 0x0);
3259 }
3260 } else {
3261 if (asserted & ATTN_GENERAL_ATTN_4) {
3262 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_4!\n");
3263 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_4, 0x0);
3264 }
3265 if (asserted & ATTN_GENERAL_ATTN_5) {
3266 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_5!\n");
3267 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_5, 0x0);
3268 }
3269 if (asserted & ATTN_GENERAL_ATTN_6) {
3270 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_6!\n");
3271 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_6, 0x0);
3272 }
3273 }
3274
3275 } /* if hardwired */
3276
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003277 if (bp->common.int_block == INT_BLOCK_HC)
3278 reg_addr = (HC_REG_COMMAND_REG + port*32 +
3279 COMMAND_REG_ATTN_BITS_SET);
3280 else
3281 reg_addr = (BAR_IGU_INTMEM + IGU_CMD_ATTN_BIT_SET_UPPER*8);
3282
3283 DP(NETIF_MSG_HW, "about to mask 0x%08x at %s addr 0x%x\n", asserted,
3284 (bp->common.int_block == INT_BLOCK_HC) ? "HC" : "IGU", reg_addr);
3285 REG_WR(bp, reg_addr, asserted);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003286
3287 /* now set back the mask */
Eilon Greensteina5e9a7c2009-01-14 21:26:01 -08003288 if (asserted & ATTN_NIG_FOR_FUNC) {
Eilon Greenstein87942b42009-02-12 08:36:49 +00003289 REG_WR(bp, nig_int_mask_addr, nig_mask);
Eilon Greensteina5e9a7c2009-01-14 21:26:01 -08003290 bnx2x_release_phy_lock(bp);
3291 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003292}
3293
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003294static inline void bnx2x_fan_failure(struct bnx2x *bp)
3295{
3296 int port = BP_PORT(bp);
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00003297 u32 ext_phy_config;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003298 /* mark the failure */
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00003299 ext_phy_config =
3300 SHMEM_RD(bp,
3301 dev_info.port_hw_config[port].external_phy_config);
3302
3303 ext_phy_config &= ~PORT_HW_CFG_XGXS_EXT_PHY_TYPE_MASK;
3304 ext_phy_config |= PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003305 SHMEM_WR(bp, dev_info.port_hw_config[port].external_phy_config,
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00003306 ext_phy_config);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003307
3308 /* log the failure */
Merav Sicron51c1a582012-03-18 10:33:38 +00003309 netdev_err(bp->dev, "Fan Failure on Network Controller has caused the driver to shutdown the card to prevent permanent damage.\n"
3310 "Please contact OEM Support for assistance\n");
Ariel Elior83048592011-11-13 04:34:29 +00003311
3312 /*
3313 * Scheudle device reset (unload)
3314 * This is due to some boards consuming sufficient power when driver is
3315 * up to overheat if fan fails.
3316 */
3317 smp_mb__before_clear_bit();
3318 set_bit(BNX2X_SP_RTNL_FAN_FAILURE, &bp->sp_rtnl_state);
3319 smp_mb__after_clear_bit();
3320 schedule_delayed_work(&bp->sp_rtnl_task, 0);
3321
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003322}
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00003323
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003324static inline void bnx2x_attn_int_deasserted0(struct bnx2x *bp, u32 attn)
3325{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003326 int port = BP_PORT(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003327 int reg_offset;
Yaniv Rosnerd90d96b2010-09-07 11:41:04 +00003328 u32 val;
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003329
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003330 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0 :
3331 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003332
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003333 if (attn & AEU_INPUTS_ATTN_BITS_SPIO5) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003334
3335 val = REG_RD(bp, reg_offset);
3336 val &= ~AEU_INPUTS_ATTN_BITS_SPIO5;
3337 REG_WR(bp, reg_offset, val);
3338
3339 BNX2X_ERR("SPIO5 hw attention\n");
3340
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003341 /* Fan failure attention */
Yaniv Rosnerd90d96b2010-09-07 11:41:04 +00003342 bnx2x_hw_reset_phy(&bp->link_params);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003343 bnx2x_fan_failure(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003344 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003345
Yaniv Rosner3deb8162011-06-14 01:34:33 +00003346 if ((attn & bp->link_vars.aeu_int_mask) && bp->port.pmf) {
Eilon Greenstein589abe32009-02-12 08:36:55 +00003347 bnx2x_acquire_phy_lock(bp);
3348 bnx2x_handle_module_detect_int(&bp->link_params);
3349 bnx2x_release_phy_lock(bp);
3350 }
3351
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003352 if (attn & HW_INTERRUT_ASSERT_SET_0) {
3353
3354 val = REG_RD(bp, reg_offset);
3355 val &= ~(attn & HW_INTERRUT_ASSERT_SET_0);
3356 REG_WR(bp, reg_offset, val);
3357
3358 BNX2X_ERR("FATAL HW block attention set0 0x%x\n",
Eilon Greenstein0fc5d002009-08-12 08:24:05 +00003359 (u32)(attn & HW_INTERRUT_ASSERT_SET_0));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003360 bnx2x_panic();
3361 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003362}
3363
3364static inline void bnx2x_attn_int_deasserted1(struct bnx2x *bp, u32 attn)
3365{
3366 u32 val;
3367
Eilon Greenstein0626b892009-02-12 08:38:14 +00003368 if (attn & AEU_INPUTS_ATTN_BITS_DOORBELLQ_HW_INTERRUPT) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003369
3370 val = REG_RD(bp, DORQ_REG_DORQ_INT_STS_CLR);
3371 BNX2X_ERR("DB hw attention 0x%x\n", val);
3372 /* DORQ discard attention */
3373 if (val & 0x2)
3374 BNX2X_ERR("FATAL error from DORQ\n");
3375 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003376
3377 if (attn & HW_INTERRUT_ASSERT_SET_1) {
3378
3379 int port = BP_PORT(bp);
3380 int reg_offset;
3381
3382 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_1 :
3383 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_1);
3384
3385 val = REG_RD(bp, reg_offset);
3386 val &= ~(attn & HW_INTERRUT_ASSERT_SET_1);
3387 REG_WR(bp, reg_offset, val);
3388
3389 BNX2X_ERR("FATAL HW block attention set1 0x%x\n",
Eilon Greenstein0fc5d002009-08-12 08:24:05 +00003390 (u32)(attn & HW_INTERRUT_ASSERT_SET_1));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003391 bnx2x_panic();
3392 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003393}
3394
3395static inline void bnx2x_attn_int_deasserted2(struct bnx2x *bp, u32 attn)
3396{
3397 u32 val;
3398
3399 if (attn & AEU_INPUTS_ATTN_BITS_CFC_HW_INTERRUPT) {
3400
3401 val = REG_RD(bp, CFC_REG_CFC_INT_STS_CLR);
3402 BNX2X_ERR("CFC hw attention 0x%x\n", val);
3403 /* CFC error attention */
3404 if (val & 0x2)
3405 BNX2X_ERR("FATAL error from CFC\n");
3406 }
3407
3408 if (attn & AEU_INPUTS_ATTN_BITS_PXP_HW_INTERRUPT) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003409 val = REG_RD(bp, PXP_REG_PXP_INT_STS_CLR_0);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003410 BNX2X_ERR("PXP hw attention-0 0x%x\n", val);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003411 /* RQ_USDMDP_FIFO_OVERFLOW */
3412 if (val & 0x18000)
3413 BNX2X_ERR("FATAL error from PXP\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003414
3415 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003416 val = REG_RD(bp, PXP_REG_PXP_INT_STS_CLR_1);
3417 BNX2X_ERR("PXP hw attention-1 0x%x\n", val);
3418 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003419 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003420
3421 if (attn & HW_INTERRUT_ASSERT_SET_2) {
3422
3423 int port = BP_PORT(bp);
3424 int reg_offset;
3425
3426 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_2 :
3427 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_2);
3428
3429 val = REG_RD(bp, reg_offset);
3430 val &= ~(attn & HW_INTERRUT_ASSERT_SET_2);
3431 REG_WR(bp, reg_offset, val);
3432
3433 BNX2X_ERR("FATAL HW block attention set2 0x%x\n",
Eilon Greenstein0fc5d002009-08-12 08:24:05 +00003434 (u32)(attn & HW_INTERRUT_ASSERT_SET_2));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003435 bnx2x_panic();
3436 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003437}
3438
3439static inline void bnx2x_attn_int_deasserted3(struct bnx2x *bp, u32 attn)
3440{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003441 u32 val;
3442
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003443 if (attn & EVEREST_GEN_ATTN_IN_USE_MASK) {
3444
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003445 if (attn & BNX2X_PMF_LINK_ASSERT) {
3446 int func = BP_FUNC(bp);
3447
3448 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + func*4, 0);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003449 bp->mf_config[BP_VN(bp)] = MF_CFG_RD(bp,
3450 func_mf_config[BP_ABS_FUNC(bp)].config);
3451 val = SHMEM_RD(bp,
3452 func_mb[BP_FW_MB_IDX(bp)].drv_status);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003453 if (val & DRV_STATUS_DCC_EVENT_MASK)
3454 bnx2x_dcc_event(bp,
3455 (val & DRV_STATUS_DCC_EVENT_MASK));
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08003456
3457 if (val & DRV_STATUS_SET_MF_BW)
3458 bnx2x_set_mf_bw(bp);
3459
Barak Witkowski1d187b32011-12-05 22:41:50 +00003460 if (val & DRV_STATUS_DRV_INFO_REQ)
3461 bnx2x_handle_drv_info_req(bp);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003462 if ((bp->port.pmf == 0) && (val & DRV_STATUS_PMF))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003463 bnx2x_pmf_update(bp);
3464
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00003465 if (bp->port.pmf &&
Shmulik Ravid785b9b12010-12-30 06:27:03 +00003466 (val & DRV_STATUS_DCBX_NEGOTIATION_RESULTS) &&
3467 bp->dcbx_enabled > 0)
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00003468 /* start dcbx state machine */
3469 bnx2x_dcbx_set_params(bp,
3470 BNX2X_DCBX_STATE_NEG_RECEIVED);
Yaniv Rosner3deb8162011-06-14 01:34:33 +00003471 if (bp->link_vars.periodic_flags &
3472 PERIODIC_FLAGS_LINK_EVENT) {
3473 /* sync with link */
3474 bnx2x_acquire_phy_lock(bp);
3475 bp->link_vars.periodic_flags &=
3476 ~PERIODIC_FLAGS_LINK_EVENT;
3477 bnx2x_release_phy_lock(bp);
3478 if (IS_MF(bp))
3479 bnx2x_link_sync_notify(bp);
3480 bnx2x_link_report(bp);
3481 }
3482 /* Always call it here: bnx2x_link_report() will
3483 * prevent the link indication duplication.
3484 */
3485 bnx2x__link_status_update(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003486 } else if (attn & BNX2X_MC_ASSERT_BITS) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003487
3488 BNX2X_ERR("MC assert!\n");
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00003489 bnx2x_mc_assert(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003490 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_10, 0);
3491 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_9, 0);
3492 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_8, 0);
3493 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_7, 0);
3494 bnx2x_panic();
3495
3496 } else if (attn & BNX2X_MCP_ASSERT) {
3497
3498 BNX2X_ERR("MCP assert!\n");
3499 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_11, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003500 bnx2x_fw_dump(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003501
3502 } else
3503 BNX2X_ERR("Unknown HW assert! (attn 0x%x)\n", attn);
3504 }
3505
3506 if (attn & EVEREST_LATCHED_ATTN_IN_USE_MASK) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003507 BNX2X_ERR("LATCHED attention 0x%08x (masked)\n", attn);
3508 if (attn & BNX2X_GRC_TIMEOUT) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003509 val = CHIP_IS_E1(bp) ? 0 :
3510 REG_RD(bp, MISC_REG_GRC_TIMEOUT_ATTN);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003511 BNX2X_ERR("GRC time-out 0x%08x\n", val);
3512 }
3513 if (attn & BNX2X_GRC_RSV) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003514 val = CHIP_IS_E1(bp) ? 0 :
3515 REG_RD(bp, MISC_REG_GRC_RSV_ATTN);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003516 BNX2X_ERR("GRC reserved 0x%08x\n", val);
3517 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003518 REG_WR(bp, MISC_REG_AEU_CLR_LATCH_SIGNAL, 0x7ff);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003519 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003520}
3521
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003522/*
3523 * Bits map:
3524 * 0-7 - Engine0 load counter.
3525 * 8-15 - Engine1 load counter.
3526 * 16 - Engine0 RESET_IN_PROGRESS bit.
3527 * 17 - Engine1 RESET_IN_PROGRESS bit.
3528 * 18 - Engine0 ONE_IS_LOADED. Set when there is at least one active function
3529 * on the engine
3530 * 19 - Engine1 ONE_IS_LOADED.
3531 * 20 - Chip reset flow bit. When set none-leader must wait for both engines
3532 * leader to complete (check for both RESET_IN_PROGRESS bits and not for
3533 * just the one belonging to its engine).
3534 *
3535 */
3536#define BNX2X_RECOVERY_GLOB_REG MISC_REG_GENERIC_POR_1
3537
3538#define BNX2X_PATH0_LOAD_CNT_MASK 0x000000ff
3539#define BNX2X_PATH0_LOAD_CNT_SHIFT 0
3540#define BNX2X_PATH1_LOAD_CNT_MASK 0x0000ff00
3541#define BNX2X_PATH1_LOAD_CNT_SHIFT 8
3542#define BNX2X_PATH0_RST_IN_PROG_BIT 0x00010000
3543#define BNX2X_PATH1_RST_IN_PROG_BIT 0x00020000
3544#define BNX2X_GLOBAL_RESET_BIT 0x00040000
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00003545
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003546/*
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003547 * Set the GLOBAL_RESET bit.
3548 *
3549 * Should be run under rtnl lock
3550 */
3551void bnx2x_set_reset_global(struct bnx2x *bp)
3552{
Ariel Eliorf16da432012-01-26 06:01:50 +00003553 u32 val;
3554 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
3555 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003556 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val | BNX2X_GLOBAL_RESET_BIT);
Ariel Eliorf16da432012-01-26 06:01:50 +00003557 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003558}
3559
3560/*
3561 * Clear the GLOBAL_RESET bit.
3562 *
3563 * Should be run under rtnl lock
3564 */
3565static inline void bnx2x_clear_reset_global(struct bnx2x *bp)
3566{
Ariel Eliorf16da432012-01-26 06:01:50 +00003567 u32 val;
3568 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
3569 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003570 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val & (~BNX2X_GLOBAL_RESET_BIT));
Ariel Eliorf16da432012-01-26 06:01:50 +00003571 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003572}
3573
3574/*
3575 * Checks the GLOBAL_RESET bit.
3576 *
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003577 * should be run under rtnl lock
3578 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003579static inline bool bnx2x_reset_is_global(struct bnx2x *bp)
3580{
3581 u32 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
3582
3583 DP(NETIF_MSG_HW, "GEN_REG_VAL=0x%08x\n", val);
3584 return (val & BNX2X_GLOBAL_RESET_BIT) ? true : false;
3585}
3586
3587/*
3588 * Clear RESET_IN_PROGRESS bit for the current engine.
3589 *
3590 * Should be run under rtnl lock
3591 */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003592static inline void bnx2x_set_reset_done(struct bnx2x *bp)
3593{
Ariel Eliorf16da432012-01-26 06:01:50 +00003594 u32 val;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003595 u32 bit = BP_PATH(bp) ?
3596 BNX2X_PATH1_RST_IN_PROG_BIT : BNX2X_PATH0_RST_IN_PROG_BIT;
Ariel Eliorf16da432012-01-26 06:01:50 +00003597 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
3598 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003599
3600 /* Clear the bit */
3601 val &= ~bit;
3602 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val);
Ariel Eliorf16da432012-01-26 06:01:50 +00003603
3604 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003605}
3606
3607/*
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003608 * Set RESET_IN_PROGRESS for the current engine.
3609 *
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003610 * should be run under rtnl lock
3611 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003612void bnx2x_set_reset_in_progress(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003613{
Ariel Eliorf16da432012-01-26 06:01:50 +00003614 u32 val;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003615 u32 bit = BP_PATH(bp) ?
3616 BNX2X_PATH1_RST_IN_PROG_BIT : BNX2X_PATH0_RST_IN_PROG_BIT;
Ariel Eliorf16da432012-01-26 06:01:50 +00003617 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
3618 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003619
3620 /* Set the bit */
3621 val |= bit;
3622 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val);
Ariel Eliorf16da432012-01-26 06:01:50 +00003623 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003624}
3625
3626/*
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003627 * Checks the RESET_IN_PROGRESS bit for the given engine.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003628 * should be run under rtnl lock
3629 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003630bool bnx2x_reset_is_done(struct bnx2x *bp, int engine)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003631{
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003632 u32 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
3633 u32 bit = engine ?
3634 BNX2X_PATH1_RST_IN_PROG_BIT : BNX2X_PATH0_RST_IN_PROG_BIT;
3635
3636 /* return false if bit is set */
3637 return (val & bit) ? false : true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003638}
3639
3640/*
Ariel Elior889b9af2012-01-26 06:01:51 +00003641 * set pf load for the current pf.
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003642 *
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003643 * should be run under rtnl lock
3644 */
Ariel Elior889b9af2012-01-26 06:01:51 +00003645void bnx2x_set_pf_load(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003646{
Ariel Eliorf16da432012-01-26 06:01:50 +00003647 u32 val1, val;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003648 u32 mask = BP_PATH(bp) ? BNX2X_PATH1_LOAD_CNT_MASK :
3649 BNX2X_PATH0_LOAD_CNT_MASK;
3650 u32 shift = BP_PATH(bp) ? BNX2X_PATH1_LOAD_CNT_SHIFT :
3651 BNX2X_PATH0_LOAD_CNT_SHIFT;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003652
Ariel Eliorf16da432012-01-26 06:01:50 +00003653 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
3654 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
3655
Merav Sicron51c1a582012-03-18 10:33:38 +00003656 DP(NETIF_MSG_IFUP, "Old GEN_REG_VAL=0x%08x\n", val);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003657
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003658 /* get the current counter value */
3659 val1 = (val & mask) >> shift;
3660
Ariel Elior889b9af2012-01-26 06:01:51 +00003661 /* set bit of that PF */
3662 val1 |= (1 << bp->pf_num);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003663
3664 /* clear the old value */
3665 val &= ~mask;
3666
3667 /* set the new one */
3668 val |= ((val1 << shift) & mask);
3669
3670 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val);
Ariel Eliorf16da432012-01-26 06:01:50 +00003671 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003672}
3673
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003674/**
Ariel Elior889b9af2012-01-26 06:01:51 +00003675 * bnx2x_clear_pf_load - clear pf load mark
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003676 *
3677 * @bp: driver handle
3678 *
3679 * Should be run under rtnl lock.
3680 * Decrements the load counter for the current engine. Returns
Ariel Elior889b9af2012-01-26 06:01:51 +00003681 * whether other functions are still loaded
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003682 */
Ariel Elior889b9af2012-01-26 06:01:51 +00003683bool bnx2x_clear_pf_load(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003684{
Ariel Eliorf16da432012-01-26 06:01:50 +00003685 u32 val1, val;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003686 u32 mask = BP_PATH(bp) ? BNX2X_PATH1_LOAD_CNT_MASK :
3687 BNX2X_PATH0_LOAD_CNT_MASK;
3688 u32 shift = BP_PATH(bp) ? BNX2X_PATH1_LOAD_CNT_SHIFT :
3689 BNX2X_PATH0_LOAD_CNT_SHIFT;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003690
Ariel Eliorf16da432012-01-26 06:01:50 +00003691 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
3692 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
Merav Sicron51c1a582012-03-18 10:33:38 +00003693 DP(NETIF_MSG_IFDOWN, "Old GEN_REG_VAL=0x%08x\n", val);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003694
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003695 /* get the current counter value */
3696 val1 = (val & mask) >> shift;
3697
Ariel Elior889b9af2012-01-26 06:01:51 +00003698 /* clear bit of that PF */
3699 val1 &= ~(1 << bp->pf_num);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003700
3701 /* clear the old value */
3702 val &= ~mask;
3703
3704 /* set the new one */
3705 val |= ((val1 << shift) & mask);
3706
3707 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val);
Ariel Eliorf16da432012-01-26 06:01:50 +00003708 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
3709 return val1 != 0;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003710}
3711
3712/*
Ariel Elior889b9af2012-01-26 06:01:51 +00003713 * Read the load status for the current engine.
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003714 *
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003715 * should be run under rtnl lock
3716 */
Ariel Elior889b9af2012-01-26 06:01:51 +00003717static inline bool bnx2x_get_load_status(struct bnx2x *bp, int engine)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003718{
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003719 u32 mask = (engine ? BNX2X_PATH1_LOAD_CNT_MASK :
3720 BNX2X_PATH0_LOAD_CNT_MASK);
3721 u32 shift = (engine ? BNX2X_PATH1_LOAD_CNT_SHIFT :
3722 BNX2X_PATH0_LOAD_CNT_SHIFT);
3723 u32 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
3724
Merav Sicron51c1a582012-03-18 10:33:38 +00003725 DP(NETIF_MSG_HW | NETIF_MSG_IFUP, "GLOB_REG=0x%08x\n", val);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003726
3727 val = (val & mask) >> shift;
3728
Merav Sicron51c1a582012-03-18 10:33:38 +00003729 DP(NETIF_MSG_HW | NETIF_MSG_IFUP, "load mask for engine %d = 0x%x\n",
3730 engine, val);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003731
Ariel Elior889b9af2012-01-26 06:01:51 +00003732 return val != 0;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003733}
3734
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003735/*
Ariel Elior889b9af2012-01-26 06:01:51 +00003736 * Reset the load status for the current engine.
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003737 */
Ariel Elior889b9af2012-01-26 06:01:51 +00003738static inline void bnx2x_clear_load_status(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003739{
Ariel Eliorf16da432012-01-26 06:01:50 +00003740 u32 val;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003741 u32 mask = (BP_PATH(bp) ? BNX2X_PATH1_LOAD_CNT_MASK :
Ariel Eliorf16da432012-01-26 06:01:50 +00003742 BNX2X_PATH0_LOAD_CNT_MASK);
3743 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
3744 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003745 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val & (~mask));
Ariel Eliorf16da432012-01-26 06:01:50 +00003746 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003747}
3748
3749static inline void _print_next_block(int idx, const char *blk)
3750{
Joe Perchesf1deab52011-08-14 12:16:21 +00003751 pr_cont("%s%s", idx ? ", " : "", blk);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003752}
3753
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003754static inline int bnx2x_check_blocks_with_parity0(u32 sig, int par_num,
3755 bool print)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003756{
3757 int i = 0;
3758 u32 cur_bit = 0;
3759 for (i = 0; sig; i++) {
3760 cur_bit = ((u32)0x1 << i);
3761 if (sig & cur_bit) {
3762 switch (cur_bit) {
3763 case AEU_INPUTS_ATTN_BITS_BRB_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003764 if (print)
3765 _print_next_block(par_num++, "BRB");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003766 break;
3767 case AEU_INPUTS_ATTN_BITS_PARSER_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003768 if (print)
3769 _print_next_block(par_num++, "PARSER");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003770 break;
3771 case AEU_INPUTS_ATTN_BITS_TSDM_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003772 if (print)
3773 _print_next_block(par_num++, "TSDM");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003774 break;
3775 case AEU_INPUTS_ATTN_BITS_SEARCHER_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003776 if (print)
3777 _print_next_block(par_num++,
3778 "SEARCHER");
3779 break;
3780 case AEU_INPUTS_ATTN_BITS_TCM_PARITY_ERROR:
3781 if (print)
3782 _print_next_block(par_num++, "TCM");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003783 break;
3784 case AEU_INPUTS_ATTN_BITS_TSEMI_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003785 if (print)
3786 _print_next_block(par_num++, "TSEMI");
3787 break;
3788 case AEU_INPUTS_ATTN_BITS_PBCLIENT_PARITY_ERROR:
3789 if (print)
3790 _print_next_block(par_num++, "XPB");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003791 break;
3792 }
3793
3794 /* Clear the bit */
3795 sig &= ~cur_bit;
3796 }
3797 }
3798
3799 return par_num;
3800}
3801
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003802static inline int bnx2x_check_blocks_with_parity1(u32 sig, int par_num,
3803 bool *global, bool print)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003804{
3805 int i = 0;
3806 u32 cur_bit = 0;
3807 for (i = 0; sig; i++) {
3808 cur_bit = ((u32)0x1 << i);
3809 if (sig & cur_bit) {
3810 switch (cur_bit) {
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003811 case AEU_INPUTS_ATTN_BITS_PBF_PARITY_ERROR:
3812 if (print)
3813 _print_next_block(par_num++, "PBF");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003814 break;
3815 case AEU_INPUTS_ATTN_BITS_QM_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003816 if (print)
3817 _print_next_block(par_num++, "QM");
3818 break;
3819 case AEU_INPUTS_ATTN_BITS_TIMERS_PARITY_ERROR:
3820 if (print)
3821 _print_next_block(par_num++, "TM");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003822 break;
3823 case AEU_INPUTS_ATTN_BITS_XSDM_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003824 if (print)
3825 _print_next_block(par_num++, "XSDM");
3826 break;
3827 case AEU_INPUTS_ATTN_BITS_XCM_PARITY_ERROR:
3828 if (print)
3829 _print_next_block(par_num++, "XCM");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003830 break;
3831 case AEU_INPUTS_ATTN_BITS_XSEMI_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003832 if (print)
3833 _print_next_block(par_num++, "XSEMI");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003834 break;
3835 case AEU_INPUTS_ATTN_BITS_DOORBELLQ_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003836 if (print)
3837 _print_next_block(par_num++,
3838 "DOORBELLQ");
3839 break;
3840 case AEU_INPUTS_ATTN_BITS_NIG_PARITY_ERROR:
3841 if (print)
3842 _print_next_block(par_num++, "NIG");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003843 break;
3844 case AEU_INPUTS_ATTN_BITS_VAUX_PCI_CORE_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003845 if (print)
3846 _print_next_block(par_num++,
3847 "VAUX PCI CORE");
3848 *global = true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003849 break;
3850 case AEU_INPUTS_ATTN_BITS_DEBUG_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003851 if (print)
3852 _print_next_block(par_num++, "DEBUG");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003853 break;
3854 case AEU_INPUTS_ATTN_BITS_USDM_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003855 if (print)
3856 _print_next_block(par_num++, "USDM");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003857 break;
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00003858 case AEU_INPUTS_ATTN_BITS_UCM_PARITY_ERROR:
3859 if (print)
3860 _print_next_block(par_num++, "UCM");
3861 break;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003862 case AEU_INPUTS_ATTN_BITS_USEMI_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003863 if (print)
3864 _print_next_block(par_num++, "USEMI");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003865 break;
3866 case AEU_INPUTS_ATTN_BITS_UPB_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003867 if (print)
3868 _print_next_block(par_num++, "UPB");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003869 break;
3870 case AEU_INPUTS_ATTN_BITS_CSDM_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003871 if (print)
3872 _print_next_block(par_num++, "CSDM");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003873 break;
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00003874 case AEU_INPUTS_ATTN_BITS_CCM_PARITY_ERROR:
3875 if (print)
3876 _print_next_block(par_num++, "CCM");
3877 break;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003878 }
3879
3880 /* Clear the bit */
3881 sig &= ~cur_bit;
3882 }
3883 }
3884
3885 return par_num;
3886}
3887
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003888static inline int bnx2x_check_blocks_with_parity2(u32 sig, int par_num,
3889 bool print)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003890{
3891 int i = 0;
3892 u32 cur_bit = 0;
3893 for (i = 0; sig; i++) {
3894 cur_bit = ((u32)0x1 << i);
3895 if (sig & cur_bit) {
3896 switch (cur_bit) {
3897 case AEU_INPUTS_ATTN_BITS_CSEMI_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003898 if (print)
3899 _print_next_block(par_num++, "CSEMI");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003900 break;
3901 case AEU_INPUTS_ATTN_BITS_PXP_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003902 if (print)
3903 _print_next_block(par_num++, "PXP");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003904 break;
3905 case AEU_IN_ATTN_BITS_PXPPCICLOCKCLIENT_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003906 if (print)
3907 _print_next_block(par_num++,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003908 "PXPPCICLOCKCLIENT");
3909 break;
3910 case AEU_INPUTS_ATTN_BITS_CFC_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003911 if (print)
3912 _print_next_block(par_num++, "CFC");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003913 break;
3914 case AEU_INPUTS_ATTN_BITS_CDU_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003915 if (print)
3916 _print_next_block(par_num++, "CDU");
3917 break;
3918 case AEU_INPUTS_ATTN_BITS_DMAE_PARITY_ERROR:
3919 if (print)
3920 _print_next_block(par_num++, "DMAE");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003921 break;
3922 case AEU_INPUTS_ATTN_BITS_IGU_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003923 if (print)
3924 _print_next_block(par_num++, "IGU");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003925 break;
3926 case AEU_INPUTS_ATTN_BITS_MISC_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003927 if (print)
3928 _print_next_block(par_num++, "MISC");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003929 break;
3930 }
3931
3932 /* Clear the bit */
3933 sig &= ~cur_bit;
3934 }
3935 }
3936
3937 return par_num;
3938}
3939
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003940static inline int bnx2x_check_blocks_with_parity3(u32 sig, int par_num,
3941 bool *global, bool print)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003942{
3943 int i = 0;
3944 u32 cur_bit = 0;
3945 for (i = 0; sig; i++) {
3946 cur_bit = ((u32)0x1 << i);
3947 if (sig & cur_bit) {
3948 switch (cur_bit) {
3949 case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_ROM_PARITY:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003950 if (print)
3951 _print_next_block(par_num++, "MCP ROM");
3952 *global = true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003953 break;
3954 case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_RX_PARITY:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003955 if (print)
3956 _print_next_block(par_num++,
3957 "MCP UMP RX");
3958 *global = true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003959 break;
3960 case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_TX_PARITY:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003961 if (print)
3962 _print_next_block(par_num++,
3963 "MCP UMP TX");
3964 *global = true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003965 break;
3966 case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_SCPAD_PARITY:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003967 if (print)
3968 _print_next_block(par_num++,
3969 "MCP SCPAD");
3970 *global = true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003971 break;
3972 }
3973
3974 /* Clear the bit */
3975 sig &= ~cur_bit;
3976 }
3977 }
3978
3979 return par_num;
3980}
3981
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00003982static inline int bnx2x_check_blocks_with_parity4(u32 sig, int par_num,
3983 bool print)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003984{
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00003985 int i = 0;
3986 u32 cur_bit = 0;
3987 for (i = 0; sig; i++) {
3988 cur_bit = ((u32)0x1 << i);
3989 if (sig & cur_bit) {
3990 switch (cur_bit) {
3991 case AEU_INPUTS_ATTN_BITS_PGLUE_PARITY_ERROR:
3992 if (print)
3993 _print_next_block(par_num++, "PGLUE_B");
3994 break;
3995 case AEU_INPUTS_ATTN_BITS_ATC_PARITY_ERROR:
3996 if (print)
3997 _print_next_block(par_num++, "ATC");
3998 break;
3999 }
4000
4001 /* Clear the bit */
4002 sig &= ~cur_bit;
4003 }
4004 }
4005
4006 return par_num;
4007}
4008
4009static inline bool bnx2x_parity_attn(struct bnx2x *bp, bool *global, bool print,
4010 u32 *sig)
4011{
4012 if ((sig[0] & HW_PRTY_ASSERT_SET_0) ||
4013 (sig[1] & HW_PRTY_ASSERT_SET_1) ||
4014 (sig[2] & HW_PRTY_ASSERT_SET_2) ||
4015 (sig[3] & HW_PRTY_ASSERT_SET_3) ||
4016 (sig[4] & HW_PRTY_ASSERT_SET_4)) {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004017 int par_num = 0;
Merav Sicron51c1a582012-03-18 10:33:38 +00004018 DP(NETIF_MSG_HW, "Was parity error: HW block parity attention:\n"
4019 "[0]:0x%08x [1]:0x%08x [2]:0x%08x [3]:0x%08x [4]:0x%08x\n",
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004020 sig[0] & HW_PRTY_ASSERT_SET_0,
4021 sig[1] & HW_PRTY_ASSERT_SET_1,
4022 sig[2] & HW_PRTY_ASSERT_SET_2,
4023 sig[3] & HW_PRTY_ASSERT_SET_3,
4024 sig[4] & HW_PRTY_ASSERT_SET_4);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004025 if (print)
4026 netdev_err(bp->dev,
4027 "Parity errors detected in blocks: ");
4028 par_num = bnx2x_check_blocks_with_parity0(
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004029 sig[0] & HW_PRTY_ASSERT_SET_0, par_num, print);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004030 par_num = bnx2x_check_blocks_with_parity1(
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004031 sig[1] & HW_PRTY_ASSERT_SET_1, par_num, global, print);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004032 par_num = bnx2x_check_blocks_with_parity2(
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004033 sig[2] & HW_PRTY_ASSERT_SET_2, par_num, print);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004034 par_num = bnx2x_check_blocks_with_parity3(
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004035 sig[3] & HW_PRTY_ASSERT_SET_3, par_num, global, print);
4036 par_num = bnx2x_check_blocks_with_parity4(
4037 sig[4] & HW_PRTY_ASSERT_SET_4, par_num, print);
4038
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004039 if (print)
4040 pr_cont("\n");
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004041
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004042 return true;
4043 } else
4044 return false;
4045}
4046
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004047/**
4048 * bnx2x_chk_parity_attn - checks for parity attentions.
4049 *
4050 * @bp: driver handle
4051 * @global: true if there was a global attention
4052 * @print: show parity attention in syslog
4053 */
4054bool bnx2x_chk_parity_attn(struct bnx2x *bp, bool *global, bool print)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004055{
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004056 struct attn_route attn = { {0} };
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004057 int port = BP_PORT(bp);
4058
4059 attn.sig[0] = REG_RD(bp,
4060 MISC_REG_AEU_AFTER_INVERT_1_FUNC_0 +
4061 port*4);
4062 attn.sig[1] = REG_RD(bp,
4063 MISC_REG_AEU_AFTER_INVERT_2_FUNC_0 +
4064 port*4);
4065 attn.sig[2] = REG_RD(bp,
4066 MISC_REG_AEU_AFTER_INVERT_3_FUNC_0 +
4067 port*4);
4068 attn.sig[3] = REG_RD(bp,
4069 MISC_REG_AEU_AFTER_INVERT_4_FUNC_0 +
4070 port*4);
4071
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004072 if (!CHIP_IS_E1x(bp))
4073 attn.sig[4] = REG_RD(bp,
4074 MISC_REG_AEU_AFTER_INVERT_5_FUNC_0 +
4075 port*4);
4076
4077 return bnx2x_parity_attn(bp, global, print, attn.sig);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004078}
4079
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004080
4081static inline void bnx2x_attn_int_deasserted4(struct bnx2x *bp, u32 attn)
4082{
4083 u32 val;
4084 if (attn & AEU_INPUTS_ATTN_BITS_PGLUE_HW_INTERRUPT) {
4085
4086 val = REG_RD(bp, PGLUE_B_REG_PGLUE_B_INT_STS_CLR);
4087 BNX2X_ERR("PGLUE hw attention 0x%x\n", val);
4088 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_ADDRESS_ERROR)
Merav Sicron51c1a582012-03-18 10:33:38 +00004089 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_ADDRESS_ERROR\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004090 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_INCORRECT_RCV_BEHAVIOR)
Merav Sicron51c1a582012-03-18 10:33:38 +00004091 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_INCORRECT_RCV_BEHAVIOR\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004092 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_WAS_ERROR_ATTN)
Merav Sicron51c1a582012-03-18 10:33:38 +00004093 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_WAS_ERROR_ATTN\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004094 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_VF_LENGTH_VIOLATION_ATTN)
Merav Sicron51c1a582012-03-18 10:33:38 +00004095 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_VF_LENGTH_VIOLATION_ATTN\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004096 if (val &
4097 PGLUE_B_PGLUE_B_INT_STS_REG_VF_GRC_SPACE_VIOLATION_ATTN)
Merav Sicron51c1a582012-03-18 10:33:38 +00004098 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_VF_GRC_SPACE_VIOLATION_ATTN\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004099 if (val &
4100 PGLUE_B_PGLUE_B_INT_STS_REG_VF_MSIX_BAR_VIOLATION_ATTN)
Merav Sicron51c1a582012-03-18 10:33:38 +00004101 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_VF_MSIX_BAR_VIOLATION_ATTN\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004102 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_TCPL_ERROR_ATTN)
Merav Sicron51c1a582012-03-18 10:33:38 +00004103 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_TCPL_ERROR_ATTN\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004104 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_TCPL_IN_TWO_RCBS_ATTN)
Merav Sicron51c1a582012-03-18 10:33:38 +00004105 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_TCPL_IN_TWO_RCBS_ATTN\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004106 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_CSSNOOP_FIFO_OVERFLOW)
Merav Sicron51c1a582012-03-18 10:33:38 +00004107 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_CSSNOOP_FIFO_OVERFLOW\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004108 }
4109 if (attn & AEU_INPUTS_ATTN_BITS_ATC_HW_INTERRUPT) {
4110 val = REG_RD(bp, ATC_REG_ATC_INT_STS_CLR);
4111 BNX2X_ERR("ATC hw attention 0x%x\n", val);
4112 if (val & ATC_ATC_INT_STS_REG_ADDRESS_ERROR)
4113 BNX2X_ERR("ATC_ATC_INT_STS_REG_ADDRESS_ERROR\n");
4114 if (val & ATC_ATC_INT_STS_REG_ATC_TCPL_TO_NOT_PEND)
Merav Sicron51c1a582012-03-18 10:33:38 +00004115 BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_TCPL_TO_NOT_PEND\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004116 if (val & ATC_ATC_INT_STS_REG_ATC_GPA_MULTIPLE_HITS)
Merav Sicron51c1a582012-03-18 10:33:38 +00004117 BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_GPA_MULTIPLE_HITS\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004118 if (val & ATC_ATC_INT_STS_REG_ATC_RCPL_TO_EMPTY_CNT)
Merav Sicron51c1a582012-03-18 10:33:38 +00004119 BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_RCPL_TO_EMPTY_CNT\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004120 if (val & ATC_ATC_INT_STS_REG_ATC_TCPL_ERROR)
4121 BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_TCPL_ERROR\n");
4122 if (val & ATC_ATC_INT_STS_REG_ATC_IREQ_LESS_THAN_STU)
Merav Sicron51c1a582012-03-18 10:33:38 +00004123 BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_IREQ_LESS_THAN_STU\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004124 }
4125
4126 if (attn & (AEU_INPUTS_ATTN_BITS_PGLUE_PARITY_ERROR |
4127 AEU_INPUTS_ATTN_BITS_ATC_PARITY_ERROR)) {
4128 BNX2X_ERR("FATAL parity attention set4 0x%x\n",
4129 (u32)(attn & (AEU_INPUTS_ATTN_BITS_PGLUE_PARITY_ERROR |
4130 AEU_INPUTS_ATTN_BITS_ATC_PARITY_ERROR)));
4131 }
4132
4133}
4134
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004135static void bnx2x_attn_int_deasserted(struct bnx2x *bp, u32 deasserted)
4136{
4137 struct attn_route attn, *group_mask;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004138 int port = BP_PORT(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004139 int index;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004140 u32 reg_addr;
4141 u32 val;
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07004142 u32 aeu_mask;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004143 bool global = false;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004144
4145 /* need to take HW lock because MCP or other port might also
4146 try to handle this event */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07004147 bnx2x_acquire_alr(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004148
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004149 if (bnx2x_chk_parity_attn(bp, &global, true)) {
4150#ifndef BNX2X_STOP_ON_ERROR
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004151 bp->recovery_state = BNX2X_RECOVERY_INIT;
Ariel Elior7be08a72011-07-14 08:31:19 +00004152 schedule_delayed_work(&bp->sp_rtnl_task, 0);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004153 /* Disable HW interrupts */
4154 bnx2x_int_disable(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004155 /* In case of parity errors don't handle attentions so that
4156 * other function would "see" parity errors.
4157 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004158#else
4159 bnx2x_panic();
4160#endif
4161 bnx2x_release_alr(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004162 return;
4163 }
4164
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004165 attn.sig[0] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_1_FUNC_0 + port*4);
4166 attn.sig[1] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_2_FUNC_0 + port*4);
4167 attn.sig[2] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_3_FUNC_0 + port*4);
4168 attn.sig[3] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_4_FUNC_0 + port*4);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004169 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004170 attn.sig[4] =
4171 REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_5_FUNC_0 + port*4);
4172 else
4173 attn.sig[4] = 0;
4174
4175 DP(NETIF_MSG_HW, "attn: %08x %08x %08x %08x %08x\n",
4176 attn.sig[0], attn.sig[1], attn.sig[2], attn.sig[3], attn.sig[4]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004177
4178 for (index = 0; index < MAX_DYNAMIC_ATTN_GRPS; index++) {
4179 if (deasserted & (1 << index)) {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004180 group_mask = &bp->attn_group[index];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004181
Merav Sicron51c1a582012-03-18 10:33:38 +00004182 DP(NETIF_MSG_HW, "group[%d]: %08x %08x %08x %08x %08x\n",
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004183 index,
4184 group_mask->sig[0], group_mask->sig[1],
4185 group_mask->sig[2], group_mask->sig[3],
4186 group_mask->sig[4]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004187
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004188 bnx2x_attn_int_deasserted4(bp,
4189 attn.sig[4] & group_mask->sig[4]);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004190 bnx2x_attn_int_deasserted3(bp,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004191 attn.sig[3] & group_mask->sig[3]);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004192 bnx2x_attn_int_deasserted1(bp,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004193 attn.sig[1] & group_mask->sig[1]);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004194 bnx2x_attn_int_deasserted2(bp,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004195 attn.sig[2] & group_mask->sig[2]);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004196 bnx2x_attn_int_deasserted0(bp,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004197 attn.sig[0] & group_mask->sig[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004198 }
4199 }
4200
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07004201 bnx2x_release_alr(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004202
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004203 if (bp->common.int_block == INT_BLOCK_HC)
4204 reg_addr = (HC_REG_COMMAND_REG + port*32 +
4205 COMMAND_REG_ATTN_BITS_CLR);
4206 else
4207 reg_addr = (BAR_IGU_INTMEM + IGU_CMD_ATTN_BIT_CLR_UPPER*8);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004208
4209 val = ~deasserted;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004210 DP(NETIF_MSG_HW, "about to mask 0x%08x at %s addr 0x%x\n", val,
4211 (bp->common.int_block == INT_BLOCK_HC) ? "HC" : "IGU", reg_addr);
Eilon Greenstein5c862842008-08-13 15:51:48 -07004212 REG_WR(bp, reg_addr, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004213
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004214 if (~bp->attn_state & deasserted)
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07004215 BNX2X_ERR("IGU ERROR\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004216
4217 reg_addr = port ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
4218 MISC_REG_AEU_MASK_ATTN_FUNC_0;
4219
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07004220 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
4221 aeu_mask = REG_RD(bp, reg_addr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004222
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07004223 DP(NETIF_MSG_HW, "aeu_mask %x newly deasserted %x\n",
4224 aeu_mask, deasserted);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004225 aeu_mask |= (deasserted & 0x3ff);
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07004226 DP(NETIF_MSG_HW, "new mask %x\n", aeu_mask);
4227
4228 REG_WR(bp, reg_addr, aeu_mask);
4229 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004230
4231 DP(NETIF_MSG_HW, "attn_state %x\n", bp->attn_state);
4232 bp->attn_state &= ~deasserted;
4233 DP(NETIF_MSG_HW, "new state %x\n", bp->attn_state);
4234}
4235
4236static void bnx2x_attn_int(struct bnx2x *bp)
4237{
4238 /* read local copy of bits */
Eilon Greenstein68d59482009-01-14 21:27:36 -08004239 u32 attn_bits = le32_to_cpu(bp->def_status_blk->atten_status_block.
4240 attn_bits);
4241 u32 attn_ack = le32_to_cpu(bp->def_status_blk->atten_status_block.
4242 attn_bits_ack);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004243 u32 attn_state = bp->attn_state;
4244
4245 /* look for changed bits */
4246 u32 asserted = attn_bits & ~attn_ack & ~attn_state;
4247 u32 deasserted = ~attn_bits & attn_ack & attn_state;
4248
4249 DP(NETIF_MSG_HW,
4250 "attn_bits %x attn_ack %x asserted %x deasserted %x\n",
4251 attn_bits, attn_ack, asserted, deasserted);
4252
4253 if (~(attn_bits ^ attn_ack) & (attn_bits ^ attn_state))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004254 BNX2X_ERR("BAD attention state\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004255
4256 /* handle bits that were raised */
4257 if (asserted)
4258 bnx2x_attn_int_asserted(bp, asserted);
4259
4260 if (deasserted)
4261 bnx2x_attn_int_deasserted(bp, deasserted);
4262}
4263
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004264void bnx2x_igu_ack_sb(struct bnx2x *bp, u8 igu_sb_id, u8 segment,
4265 u16 index, u8 op, u8 update)
4266{
4267 u32 igu_addr = BAR_IGU_INTMEM + (IGU_CMD_INT_ACK_BASE + igu_sb_id)*8;
4268
4269 bnx2x_igu_ack_sb_gen(bp, igu_sb_id, segment, index, op, update,
4270 igu_addr);
4271}
4272
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004273static inline void bnx2x_update_eq_prod(struct bnx2x *bp, u16 prod)
4274{
4275 /* No memory barriers */
4276 storm_memset_eq_prod(bp, prod, BP_FUNC(bp));
4277 mmiowb(); /* keep prod updates ordered */
4278}
4279
4280#ifdef BCM_CNIC
4281static int bnx2x_cnic_handle_cfc_del(struct bnx2x *bp, u32 cid,
4282 union event_ring_elem *elem)
4283{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004284 u8 err = elem->message.error;
4285
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004286 if (!bp->cnic_eth_dev.starting_cid ||
Vladislav Zolotarovc3a8ce62011-05-22 10:08:09 +00004287 (cid < bp->cnic_eth_dev.starting_cid &&
4288 cid != bp->cnic_eth_dev.iscsi_l2_cid))
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004289 return 1;
4290
4291 DP(BNX2X_MSG_SP, "got delete ramrod for CNIC CID %d\n", cid);
4292
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004293 if (unlikely(err)) {
4294
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004295 BNX2X_ERR("got delete ramrod for CNIC CID %d with error!\n",
4296 cid);
4297 bnx2x_panic_dump(bp);
4298 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004299 bnx2x_cnic_cfc_comp(bp, cid, err);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004300 return 0;
4301}
4302#endif
4303
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004304static inline void bnx2x_handle_mcast_eqe(struct bnx2x *bp)
4305{
4306 struct bnx2x_mcast_ramrod_params rparam;
4307 int rc;
4308
4309 memset(&rparam, 0, sizeof(rparam));
4310
4311 rparam.mcast_obj = &bp->mcast_obj;
4312
4313 netif_addr_lock_bh(bp->dev);
4314
4315 /* Clear pending state for the last command */
4316 bp->mcast_obj.raw.clear_pending(&bp->mcast_obj.raw);
4317
4318 /* If there are pending mcast commands - send them */
4319 if (bp->mcast_obj.check_pending(&bp->mcast_obj)) {
4320 rc = bnx2x_config_mcast(bp, &rparam, BNX2X_MCAST_CMD_CONT);
4321 if (rc < 0)
4322 BNX2X_ERR("Failed to send pending mcast commands: %d\n",
4323 rc);
4324 }
4325
4326 netif_addr_unlock_bh(bp->dev);
4327}
4328
4329static inline void bnx2x_handle_classification_eqe(struct bnx2x *bp,
4330 union event_ring_elem *elem)
4331{
4332 unsigned long ramrod_flags = 0;
4333 int rc = 0;
4334 u32 cid = elem->message.data.eth_event.echo & BNX2X_SWCID_MASK;
4335 struct bnx2x_vlan_mac_obj *vlan_mac_obj;
4336
4337 /* Always push next commands out, don't wait here */
4338 __set_bit(RAMROD_CONT, &ramrod_flags);
4339
4340 switch (elem->message.data.eth_event.echo >> BNX2X_SWCID_SHIFT) {
4341 case BNX2X_FILTER_MAC_PENDING:
Merav Sicron51c1a582012-03-18 10:33:38 +00004342 DP(BNX2X_MSG_SP, "Got SETUP_MAC completions\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004343#ifdef BCM_CNIC
4344 if (cid == BNX2X_ISCSI_ETH_CID)
4345 vlan_mac_obj = &bp->iscsi_l2_mac_obj;
4346 else
4347#endif
4348 vlan_mac_obj = &bp->fp[cid].mac_obj;
4349
4350 break;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004351 case BNX2X_FILTER_MCAST_PENDING:
Merav Sicron51c1a582012-03-18 10:33:38 +00004352 DP(BNX2X_MSG_SP, "Got SETUP_MCAST completions\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004353 /* This is only relevant for 57710 where multicast MACs are
4354 * configured as unicast MACs using the same ramrod.
4355 */
4356 bnx2x_handle_mcast_eqe(bp);
4357 return;
4358 default:
4359 BNX2X_ERR("Unsupported classification command: %d\n",
4360 elem->message.data.eth_event.echo);
4361 return;
4362 }
4363
4364 rc = vlan_mac_obj->complete(bp, vlan_mac_obj, elem, &ramrod_flags);
4365
4366 if (rc < 0)
4367 BNX2X_ERR("Failed to schedule new commands: %d\n", rc);
4368 else if (rc > 0)
4369 DP(BNX2X_MSG_SP, "Scheduled next pending commands...\n");
4370
4371}
4372
4373#ifdef BCM_CNIC
4374static void bnx2x_set_iscsi_eth_rx_mode(struct bnx2x *bp, bool start);
4375#endif
4376
4377static inline void bnx2x_handle_rx_mode_eqe(struct bnx2x *bp)
4378{
4379 netif_addr_lock_bh(bp->dev);
4380
4381 clear_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state);
4382
4383 /* Send rx_mode command again if was requested */
4384 if (test_and_clear_bit(BNX2X_FILTER_RX_MODE_SCHED, &bp->sp_state))
4385 bnx2x_set_storm_rx_mode(bp);
4386#ifdef BCM_CNIC
4387 else if (test_and_clear_bit(BNX2X_FILTER_ISCSI_ETH_START_SCHED,
4388 &bp->sp_state))
4389 bnx2x_set_iscsi_eth_rx_mode(bp, true);
4390 else if (test_and_clear_bit(BNX2X_FILTER_ISCSI_ETH_STOP_SCHED,
4391 &bp->sp_state))
4392 bnx2x_set_iscsi_eth_rx_mode(bp, false);
4393#endif
4394
4395 netif_addr_unlock_bh(bp->dev);
4396}
4397
4398static inline struct bnx2x_queue_sp_obj *bnx2x_cid_to_q_obj(
4399 struct bnx2x *bp, u32 cid)
4400{
Joe Perches94f05b02011-08-14 12:16:20 +00004401 DP(BNX2X_MSG_SP, "retrieving fp from cid %d\n", cid);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004402#ifdef BCM_CNIC
4403 if (cid == BNX2X_FCOE_ETH_CID)
4404 return &bnx2x_fcoe(bp, q_obj);
4405 else
4406#endif
Ariel Elior6383c0b2011-07-14 08:31:57 +00004407 return &bnx2x_fp(bp, CID_TO_FP(cid), q_obj);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004408}
4409
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004410static void bnx2x_eq_int(struct bnx2x *bp)
4411{
4412 u16 hw_cons, sw_cons, sw_prod;
4413 union event_ring_elem *elem;
4414 u32 cid;
4415 u8 opcode;
4416 int spqe_cnt = 0;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004417 struct bnx2x_queue_sp_obj *q_obj;
4418 struct bnx2x_func_sp_obj *f_obj = &bp->func_obj;
4419 struct bnx2x_raw_obj *rss_raw = &bp->rss_conf_obj.raw;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004420
4421 hw_cons = le16_to_cpu(*bp->eq_cons_sb);
4422
4423 /* The hw_cos range is 1-255, 257 - the sw_cons range is 0-254, 256.
4424 * when we get the the next-page we nned to adjust so the loop
4425 * condition below will be met. The next element is the size of a
4426 * regular element and hence incrementing by 1
4427 */
4428 if ((hw_cons & EQ_DESC_MAX_PAGE) == EQ_DESC_MAX_PAGE)
4429 hw_cons++;
4430
Lucas De Marchi25985ed2011-03-30 22:57:33 -03004431 /* This function may never run in parallel with itself for a
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004432 * specific bp, thus there is no need in "paired" read memory
4433 * barrier here.
4434 */
4435 sw_cons = bp->eq_cons;
4436 sw_prod = bp->eq_prod;
4437
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00004438 DP(BNX2X_MSG_SP, "EQ: hw_cons %u sw_cons %u bp->eq_spq_left %x\n",
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08004439 hw_cons, sw_cons, atomic_read(&bp->eq_spq_left));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004440
4441 for (; sw_cons != hw_cons;
4442 sw_prod = NEXT_EQ_IDX(sw_prod), sw_cons = NEXT_EQ_IDX(sw_cons)) {
4443
4444
4445 elem = &bp->eq_ring[EQ_DESC(sw_cons)];
4446
4447 cid = SW_CID(elem->message.data.cfc_del_event.cid);
4448 opcode = elem->message.opcode;
4449
4450
4451 /* handle eq element */
4452 switch (opcode) {
4453 case EVENT_RING_OPCODE_STAT_QUERY:
Merav Sicron51c1a582012-03-18 10:33:38 +00004454 DP(BNX2X_MSG_SP | BNX2X_MSG_STATS,
4455 "got statistics comp event %d\n",
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004456 bp->stats_comp++);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004457 /* nothing to do with stats comp */
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00004458 goto next_spqe;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004459
4460 case EVENT_RING_OPCODE_CFC_DEL:
4461 /* handle according to cid range */
4462 /*
4463 * we may want to verify here that the bp state is
4464 * HALTING
4465 */
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00004466 DP(BNX2X_MSG_SP,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004467 "got delete ramrod for MULTI[%d]\n", cid);
4468#ifdef BCM_CNIC
4469 if (!bnx2x_cnic_handle_cfc_del(bp, cid, elem))
4470 goto next_spqe;
4471#endif
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004472 q_obj = bnx2x_cid_to_q_obj(bp, cid);
4473
4474 if (q_obj->complete_cmd(bp, q_obj, BNX2X_Q_CMD_CFC_DEL))
4475 break;
4476
4477
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004478
4479 goto next_spqe;
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00004480
4481 case EVENT_RING_OPCODE_STOP_TRAFFIC:
Merav Sicron51c1a582012-03-18 10:33:38 +00004482 DP(BNX2X_MSG_SP | BNX2X_MSG_DCB, "got STOP TRAFFIC\n");
Dmitry Kravkov6debea82011-07-19 01:42:04 +00004483 if (f_obj->complete_cmd(bp, f_obj,
4484 BNX2X_F_CMD_TX_STOP))
4485 break;
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00004486 bnx2x_dcbx_set_params(bp, BNX2X_DCBX_STATE_TX_PAUSED);
4487 goto next_spqe;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004488
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00004489 case EVENT_RING_OPCODE_START_TRAFFIC:
Merav Sicron51c1a582012-03-18 10:33:38 +00004490 DP(BNX2X_MSG_SP | BNX2X_MSG_DCB, "got START TRAFFIC\n");
Dmitry Kravkov6debea82011-07-19 01:42:04 +00004491 if (f_obj->complete_cmd(bp, f_obj,
4492 BNX2X_F_CMD_TX_START))
4493 break;
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00004494 bnx2x_dcbx_set_params(bp, BNX2X_DCBX_STATE_TX_RELEASED);
4495 goto next_spqe;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004496 case EVENT_RING_OPCODE_FUNCTION_START:
Merav Sicron51c1a582012-03-18 10:33:38 +00004497 DP(BNX2X_MSG_SP | NETIF_MSG_IFUP,
4498 "got FUNC_START ramrod\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004499 if (f_obj->complete_cmd(bp, f_obj, BNX2X_F_CMD_START))
4500 break;
4501
4502 goto next_spqe;
4503
4504 case EVENT_RING_OPCODE_FUNCTION_STOP:
Merav Sicron51c1a582012-03-18 10:33:38 +00004505 DP(BNX2X_MSG_SP | NETIF_MSG_IFUP,
4506 "got FUNC_STOP ramrod\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004507 if (f_obj->complete_cmd(bp, f_obj, BNX2X_F_CMD_STOP))
4508 break;
4509
4510 goto next_spqe;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004511 }
4512
4513 switch (opcode | bp->state) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004514 case (EVENT_RING_OPCODE_RSS_UPDATE_RULES |
4515 BNX2X_STATE_OPEN):
4516 case (EVENT_RING_OPCODE_RSS_UPDATE_RULES |
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004517 BNX2X_STATE_OPENING_WAIT4_PORT):
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004518 cid = elem->message.data.eth_event.echo &
4519 BNX2X_SWCID_MASK;
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00004520 DP(BNX2X_MSG_SP, "got RSS_UPDATE ramrod. CID %d\n",
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004521 cid);
4522 rss_raw->clear_pending(rss_raw);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004523 break;
4524
4525 case (EVENT_RING_OPCODE_SET_MAC | BNX2X_STATE_OPEN):
4526 case (EVENT_RING_OPCODE_SET_MAC | BNX2X_STATE_DIAG):
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004527 case (EVENT_RING_OPCODE_SET_MAC |
4528 BNX2X_STATE_CLOSING_WAIT4_HALT):
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004529 case (EVENT_RING_OPCODE_CLASSIFICATION_RULES |
4530 BNX2X_STATE_OPEN):
4531 case (EVENT_RING_OPCODE_CLASSIFICATION_RULES |
4532 BNX2X_STATE_DIAG):
4533 case (EVENT_RING_OPCODE_CLASSIFICATION_RULES |
4534 BNX2X_STATE_CLOSING_WAIT4_HALT):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00004535 DP(BNX2X_MSG_SP, "got (un)set mac ramrod\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004536 bnx2x_handle_classification_eqe(bp, elem);
4537 break;
4538
4539 case (EVENT_RING_OPCODE_MULTICAST_RULES |
4540 BNX2X_STATE_OPEN):
4541 case (EVENT_RING_OPCODE_MULTICAST_RULES |
4542 BNX2X_STATE_DIAG):
4543 case (EVENT_RING_OPCODE_MULTICAST_RULES |
4544 BNX2X_STATE_CLOSING_WAIT4_HALT):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00004545 DP(BNX2X_MSG_SP, "got mcast ramrod\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004546 bnx2x_handle_mcast_eqe(bp);
4547 break;
4548
4549 case (EVENT_RING_OPCODE_FILTERS_RULES |
4550 BNX2X_STATE_OPEN):
4551 case (EVENT_RING_OPCODE_FILTERS_RULES |
4552 BNX2X_STATE_DIAG):
4553 case (EVENT_RING_OPCODE_FILTERS_RULES |
4554 BNX2X_STATE_CLOSING_WAIT4_HALT):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00004555 DP(BNX2X_MSG_SP, "got rx_mode ramrod\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004556 bnx2x_handle_rx_mode_eqe(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004557 break;
4558 default:
4559 /* unknown event log error and continue */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004560 BNX2X_ERR("Unknown EQ event %d, bp->state 0x%x\n",
4561 elem->message.opcode, bp->state);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004562 }
4563next_spqe:
4564 spqe_cnt++;
4565 } /* for */
4566
Dmitry Kravkov8fe23fb2010-10-06 03:27:41 +00004567 smp_mb__before_atomic_inc();
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08004568 atomic_add(spqe_cnt, &bp->eq_spq_left);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004569
4570 bp->eq_cons = sw_cons;
4571 bp->eq_prod = sw_prod;
4572 /* Make sure that above mem writes were issued towards the memory */
4573 smp_wmb();
4574
4575 /* update producer */
4576 bnx2x_update_eq_prod(bp, bp->eq_prod);
4577}
4578
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004579static void bnx2x_sp_task(struct work_struct *work)
4580{
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08004581 struct bnx2x *bp = container_of(work, struct bnx2x, sp_task.work);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004582 u16 status;
4583
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004584 status = bnx2x_update_dsb_idx(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004585/* if (status == 0) */
4586/* BNX2X_ERR("spurious slowpath interrupt!\n"); */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004587
Merav Sicron51c1a582012-03-18 10:33:38 +00004588 DP(BNX2X_MSG_SP, "got a slowpath interrupt (status 0x%x)\n", status);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004589
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004590 /* HW attentions */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004591 if (status & BNX2X_DEF_SB_ATT_IDX) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004592 bnx2x_attn_int(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004593 status &= ~BNX2X_DEF_SB_ATT_IDX;
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00004594 }
4595
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004596 /* SP events: STAT_QUERY and others */
4597 if (status & BNX2X_DEF_SB_IDX) {
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00004598#ifdef BCM_CNIC
4599 struct bnx2x_fastpath *fp = bnx2x_fcoe_fp(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004600
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00004601 if ((!NO_FCOE(bp)) &&
Vladislav Zolotarov019dbb42011-07-19 01:43:25 +00004602 (bnx2x_has_rx_work(fp) || bnx2x_has_tx_work(fp))) {
4603 /*
4604 * Prevent local bottom-halves from running as
4605 * we are going to change the local NAPI list.
4606 */
4607 local_bh_disable();
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00004608 napi_schedule(&bnx2x_fcoe(bp, napi));
Vladislav Zolotarov019dbb42011-07-19 01:43:25 +00004609 local_bh_enable();
4610 }
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00004611#endif
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004612 /* Handle EQ completions */
4613 bnx2x_eq_int(bp);
4614
4615 bnx2x_ack_sb(bp, bp->igu_dsb_id, USTORM_ID,
4616 le16_to_cpu(bp->def_idx), IGU_INT_NOP, 1);
4617
4618 status &= ~BNX2X_DEF_SB_IDX;
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00004619 }
4620
4621 if (unlikely(status))
Merav Sicron51c1a582012-03-18 10:33:38 +00004622 DP(BNX2X_MSG_SP, "got an unknown interrupt! (status 0x%x)\n",
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00004623 status);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004624
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004625 bnx2x_ack_sb(bp, bp->igu_dsb_id, ATTENTION_ID,
4626 le16_to_cpu(bp->def_att_idx), IGU_INT_ENABLE, 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004627}
4628
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00004629irqreturn_t bnx2x_msix_sp_int(int irq, void *dev_instance)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004630{
4631 struct net_device *dev = dev_instance;
4632 struct bnx2x *bp = netdev_priv(dev);
4633
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004634 bnx2x_ack_sb(bp, bp->igu_dsb_id, USTORM_ID, 0,
4635 IGU_INT_DISABLE, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004636
4637#ifdef BNX2X_STOP_ON_ERROR
4638 if (unlikely(bp->panic))
4639 return IRQ_HANDLED;
4640#endif
4641
Michael Chan993ac7b2009-10-10 13:46:56 +00004642#ifdef BCM_CNIC
4643 {
4644 struct cnic_ops *c_ops;
4645
4646 rcu_read_lock();
4647 c_ops = rcu_dereference(bp->cnic_ops);
4648 if (c_ops)
4649 c_ops->cnic_handler(bp->cnic_data, NULL);
4650 rcu_read_unlock();
4651 }
4652#endif
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08004653 queue_delayed_work(bnx2x_wq, &bp->sp_task, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004654
4655 return IRQ_HANDLED;
4656}
4657
4658/* end of slow path */
4659
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004660
4661void bnx2x_drv_pulse(struct bnx2x *bp)
4662{
4663 SHMEM_WR(bp, func_mb[BP_FW_MB_IDX(bp)].drv_pulse_mb,
4664 bp->fw_drv_pulse_wr_seq);
4665}
4666
4667
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004668static void bnx2x_timer(unsigned long data)
4669{
4670 struct bnx2x *bp = (struct bnx2x *) data;
4671
4672 if (!netif_running(bp->dev))
4673 return;
4674
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004675 if (!BP_NOMCP(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004676 int mb_idx = BP_FW_MB_IDX(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004677 u32 drv_pulse;
4678 u32 mcp_pulse;
4679
4680 ++bp->fw_drv_pulse_wr_seq;
4681 bp->fw_drv_pulse_wr_seq &= DRV_PULSE_SEQ_MASK;
4682 /* TBD - add SYSTEM_TIME */
4683 drv_pulse = bp->fw_drv_pulse_wr_seq;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004684 bnx2x_drv_pulse(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004685
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004686 mcp_pulse = (SHMEM_RD(bp, func_mb[mb_idx].mcp_pulse_mb) &
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004687 MCP_PULSE_SEQ_MASK);
4688 /* The delta between driver pulse and mcp response
4689 * should be 1 (before mcp response) or 0 (after mcp response)
4690 */
4691 if ((drv_pulse != mcp_pulse) &&
4692 (drv_pulse != ((mcp_pulse + 1) & MCP_PULSE_SEQ_MASK))) {
4693 /* someone lost a heartbeat... */
4694 BNX2X_ERR("drv_pulse (0x%x) != mcp_pulse (0x%x)\n",
4695 drv_pulse, mcp_pulse);
4696 }
4697 }
4698
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07004699 if (bp->state == BNX2X_STATE_OPEN)
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004700 bnx2x_stats_handle(bp, STATS_EVENT_UPDATE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004701
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004702 mod_timer(&bp->timer, jiffies + bp->current_interval);
4703}
4704
4705/* end of Statistics */
4706
4707/* nic init */
4708
4709/*
4710 * nic init service functions
4711 */
4712
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004713static inline void bnx2x_fill(struct bnx2x *bp, u32 addr, int fill, u32 len)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004714{
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004715 u32 i;
4716 if (!(len%4) && !(addr%4))
4717 for (i = 0; i < len; i += 4)
4718 REG_WR(bp, addr + i, fill);
4719 else
4720 for (i = 0; i < len; i++)
4721 REG_WR8(bp, addr + i, fill);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004722
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004723}
4724
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004725/* helper: writes FP SP data to FW - data_size in dwords */
4726static inline void bnx2x_wr_fp_sb_data(struct bnx2x *bp,
4727 int fw_sb_id,
4728 u32 *sb_data_p,
4729 u32 data_size)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004730{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004731 int index;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004732 for (index = 0; index < data_size; index++)
4733 REG_WR(bp, BAR_CSTRORM_INTMEM +
4734 CSTORM_STATUS_BLOCK_DATA_OFFSET(fw_sb_id) +
4735 sizeof(u32)*index,
4736 *(sb_data_p + index));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004737}
4738
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004739static inline void bnx2x_zero_fp_sb(struct bnx2x *bp, int fw_sb_id)
4740{
4741 u32 *sb_data_p;
4742 u32 data_size = 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004743 struct hc_status_block_data_e2 sb_data_e2;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004744 struct hc_status_block_data_e1x sb_data_e1x;
4745
4746 /* disable the function first */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004747 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004748 memset(&sb_data_e2, 0, sizeof(struct hc_status_block_data_e2));
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004749 sb_data_e2.common.state = SB_DISABLED;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004750 sb_data_e2.common.p_func.vf_valid = false;
4751 sb_data_p = (u32 *)&sb_data_e2;
4752 data_size = sizeof(struct hc_status_block_data_e2)/sizeof(u32);
4753 } else {
4754 memset(&sb_data_e1x, 0,
4755 sizeof(struct hc_status_block_data_e1x));
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004756 sb_data_e1x.common.state = SB_DISABLED;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004757 sb_data_e1x.common.p_func.vf_valid = false;
4758 sb_data_p = (u32 *)&sb_data_e1x;
4759 data_size = sizeof(struct hc_status_block_data_e1x)/sizeof(u32);
4760 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004761 bnx2x_wr_fp_sb_data(bp, fw_sb_id, sb_data_p, data_size);
4762
4763 bnx2x_fill(bp, BAR_CSTRORM_INTMEM +
4764 CSTORM_STATUS_BLOCK_OFFSET(fw_sb_id), 0,
4765 CSTORM_STATUS_BLOCK_SIZE);
4766 bnx2x_fill(bp, BAR_CSTRORM_INTMEM +
4767 CSTORM_SYNC_BLOCK_OFFSET(fw_sb_id), 0,
4768 CSTORM_SYNC_BLOCK_SIZE);
4769}
4770
4771/* helper: writes SP SB data to FW */
4772static inline void bnx2x_wr_sp_sb_data(struct bnx2x *bp,
4773 struct hc_sp_status_block_data *sp_sb_data)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004774{
4775 int func = BP_FUNC(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004776 int i;
4777 for (i = 0; i < sizeof(struct hc_sp_status_block_data)/sizeof(u32); i++)
4778 REG_WR(bp, BAR_CSTRORM_INTMEM +
4779 CSTORM_SP_STATUS_BLOCK_DATA_OFFSET(func) +
4780 i*sizeof(u32),
4781 *((u32 *)sp_sb_data + i));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004782}
4783
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004784static inline void bnx2x_zero_sp_sb(struct bnx2x *bp)
4785{
4786 int func = BP_FUNC(bp);
4787 struct hc_sp_status_block_data sp_sb_data;
4788 memset(&sp_sb_data, 0, sizeof(struct hc_sp_status_block_data));
4789
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004790 sp_sb_data.state = SB_DISABLED;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004791 sp_sb_data.p_func.vf_valid = false;
4792
4793 bnx2x_wr_sp_sb_data(bp, &sp_sb_data);
4794
4795 bnx2x_fill(bp, BAR_CSTRORM_INTMEM +
4796 CSTORM_SP_STATUS_BLOCK_OFFSET(func), 0,
4797 CSTORM_SP_STATUS_BLOCK_SIZE);
4798 bnx2x_fill(bp, BAR_CSTRORM_INTMEM +
4799 CSTORM_SP_SYNC_BLOCK_OFFSET(func), 0,
4800 CSTORM_SP_SYNC_BLOCK_SIZE);
4801
4802}
4803
4804
4805static inline
4806void bnx2x_setup_ndsb_state_machine(struct hc_status_block_sm *hc_sm,
4807 int igu_sb_id, int igu_seg_id)
4808{
4809 hc_sm->igu_sb_id = igu_sb_id;
4810 hc_sm->igu_seg_id = igu_seg_id;
4811 hc_sm->timer_value = 0xFF;
4812 hc_sm->time_to_expire = 0xFFFFFFFF;
4813}
4814
David S. Miller8decf862011-09-22 03:23:13 -04004815
4816/* allocates state machine ids. */
4817static inline
4818void bnx2x_map_sb_state_machines(struct hc_index_data *index_data)
4819{
4820 /* zero out state machine indices */
4821 /* rx indices */
4822 index_data[HC_INDEX_ETH_RX_CQ_CONS].flags &= ~HC_INDEX_DATA_SM_ID;
4823
4824 /* tx indices */
4825 index_data[HC_INDEX_OOO_TX_CQ_CONS].flags &= ~HC_INDEX_DATA_SM_ID;
4826 index_data[HC_INDEX_ETH_TX_CQ_CONS_COS0].flags &= ~HC_INDEX_DATA_SM_ID;
4827 index_data[HC_INDEX_ETH_TX_CQ_CONS_COS1].flags &= ~HC_INDEX_DATA_SM_ID;
4828 index_data[HC_INDEX_ETH_TX_CQ_CONS_COS2].flags &= ~HC_INDEX_DATA_SM_ID;
4829
4830 /* map indices */
4831 /* rx indices */
4832 index_data[HC_INDEX_ETH_RX_CQ_CONS].flags |=
4833 SM_RX_ID << HC_INDEX_DATA_SM_ID_SHIFT;
4834
4835 /* tx indices */
4836 index_data[HC_INDEX_OOO_TX_CQ_CONS].flags |=
4837 SM_TX_ID << HC_INDEX_DATA_SM_ID_SHIFT;
4838 index_data[HC_INDEX_ETH_TX_CQ_CONS_COS0].flags |=
4839 SM_TX_ID << HC_INDEX_DATA_SM_ID_SHIFT;
4840 index_data[HC_INDEX_ETH_TX_CQ_CONS_COS1].flags |=
4841 SM_TX_ID << HC_INDEX_DATA_SM_ID_SHIFT;
4842 index_data[HC_INDEX_ETH_TX_CQ_CONS_COS2].flags |=
4843 SM_TX_ID << HC_INDEX_DATA_SM_ID_SHIFT;
4844}
4845
stephen hemminger8d962862010-10-21 07:50:56 +00004846static void bnx2x_init_sb(struct bnx2x *bp, dma_addr_t mapping, int vfid,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004847 u8 vf_valid, int fw_sb_id, int igu_sb_id)
4848{
4849 int igu_seg_id;
4850
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004851 struct hc_status_block_data_e2 sb_data_e2;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004852 struct hc_status_block_data_e1x sb_data_e1x;
4853 struct hc_status_block_sm *hc_sm_p;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004854 int data_size;
4855 u32 *sb_data_p;
4856
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004857 if (CHIP_INT_MODE_IS_BC(bp))
4858 igu_seg_id = HC_SEG_ACCESS_NORM;
4859 else
4860 igu_seg_id = IGU_SEG_ACCESS_NORM;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004861
4862 bnx2x_zero_fp_sb(bp, fw_sb_id);
4863
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004864 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004865 memset(&sb_data_e2, 0, sizeof(struct hc_status_block_data_e2));
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004866 sb_data_e2.common.state = SB_ENABLED;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004867 sb_data_e2.common.p_func.pf_id = BP_FUNC(bp);
4868 sb_data_e2.common.p_func.vf_id = vfid;
4869 sb_data_e2.common.p_func.vf_valid = vf_valid;
4870 sb_data_e2.common.p_func.vnic_id = BP_VN(bp);
4871 sb_data_e2.common.same_igu_sb_1b = true;
4872 sb_data_e2.common.host_sb_addr.hi = U64_HI(mapping);
4873 sb_data_e2.common.host_sb_addr.lo = U64_LO(mapping);
4874 hc_sm_p = sb_data_e2.common.state_machine;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004875 sb_data_p = (u32 *)&sb_data_e2;
4876 data_size = sizeof(struct hc_status_block_data_e2)/sizeof(u32);
David S. Miller8decf862011-09-22 03:23:13 -04004877 bnx2x_map_sb_state_machines(sb_data_e2.index_data);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004878 } else {
4879 memset(&sb_data_e1x, 0,
4880 sizeof(struct hc_status_block_data_e1x));
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004881 sb_data_e1x.common.state = SB_ENABLED;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004882 sb_data_e1x.common.p_func.pf_id = BP_FUNC(bp);
4883 sb_data_e1x.common.p_func.vf_id = 0xff;
4884 sb_data_e1x.common.p_func.vf_valid = false;
4885 sb_data_e1x.common.p_func.vnic_id = BP_VN(bp);
4886 sb_data_e1x.common.same_igu_sb_1b = true;
4887 sb_data_e1x.common.host_sb_addr.hi = U64_HI(mapping);
4888 sb_data_e1x.common.host_sb_addr.lo = U64_LO(mapping);
4889 hc_sm_p = sb_data_e1x.common.state_machine;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004890 sb_data_p = (u32 *)&sb_data_e1x;
4891 data_size = sizeof(struct hc_status_block_data_e1x)/sizeof(u32);
David S. Miller8decf862011-09-22 03:23:13 -04004892 bnx2x_map_sb_state_machines(sb_data_e1x.index_data);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004893 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004894
4895 bnx2x_setup_ndsb_state_machine(&hc_sm_p[SM_RX_ID],
4896 igu_sb_id, igu_seg_id);
4897 bnx2x_setup_ndsb_state_machine(&hc_sm_p[SM_TX_ID],
4898 igu_sb_id, igu_seg_id);
4899
Merav Sicron51c1a582012-03-18 10:33:38 +00004900 DP(NETIF_MSG_IFUP, "Init FW SB %d\n", fw_sb_id);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004901
4902 /* write indecies to HW */
4903 bnx2x_wr_fp_sb_data(bp, fw_sb_id, sb_data_p, data_size);
4904}
4905
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004906static void bnx2x_update_coalesce_sb(struct bnx2x *bp, u8 fw_sb_id,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004907 u16 tx_usec, u16 rx_usec)
4908{
Ariel Elior6383c0b2011-07-14 08:31:57 +00004909 bnx2x_update_coalesce_sb_index(bp, fw_sb_id, HC_INDEX_ETH_RX_CQ_CONS,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004910 false, rx_usec);
Ariel Elior6383c0b2011-07-14 08:31:57 +00004911 bnx2x_update_coalesce_sb_index(bp, fw_sb_id,
4912 HC_INDEX_ETH_TX_CQ_CONS_COS0, false,
4913 tx_usec);
4914 bnx2x_update_coalesce_sb_index(bp, fw_sb_id,
4915 HC_INDEX_ETH_TX_CQ_CONS_COS1, false,
4916 tx_usec);
4917 bnx2x_update_coalesce_sb_index(bp, fw_sb_id,
4918 HC_INDEX_ETH_TX_CQ_CONS_COS2, false,
4919 tx_usec);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004920}
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004921
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004922static void bnx2x_init_def_sb(struct bnx2x *bp)
4923{
4924 struct host_sp_status_block *def_sb = bp->def_status_blk;
4925 dma_addr_t mapping = bp->def_status_blk_mapping;
4926 int igu_sp_sb_index;
4927 int igu_seg_id;
4928 int port = BP_PORT(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004929 int func = BP_FUNC(bp);
David S. Miller88c51002011-10-07 13:38:43 -04004930 int reg_offset, reg_offset_en5;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004931 u64 section;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004932 int index;
4933 struct hc_sp_status_block_data sp_sb_data;
4934 memset(&sp_sb_data, 0, sizeof(struct hc_sp_status_block_data));
4935
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004936 if (CHIP_INT_MODE_IS_BC(bp)) {
4937 igu_sp_sb_index = DEF_SB_IGU_ID;
4938 igu_seg_id = HC_SEG_ACCESS_DEF;
4939 } else {
4940 igu_sp_sb_index = bp->igu_dsb_id;
4941 igu_seg_id = IGU_SEG_ACCESS_DEF;
4942 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004943
4944 /* ATTN */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004945 section = ((u64)mapping) + offsetof(struct host_sp_status_block,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004946 atten_status_block);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004947 def_sb->atten_status_block.status_block_id = igu_sp_sb_index;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004948
Eliezer Tamir49d66772008-02-28 11:53:13 -08004949 bp->attn_state = 0;
4950
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004951 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0 :
4952 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0);
David S. Miller88c51002011-10-07 13:38:43 -04004953 reg_offset_en5 = (port ? MISC_REG_AEU_ENABLE5_FUNC_1_OUT_0 :
4954 MISC_REG_AEU_ENABLE5_FUNC_0_OUT_0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004955 for (index = 0; index < MAX_DYNAMIC_ATTN_GRPS; index++) {
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004956 int sindex;
4957 /* take care of sig[0]..sig[4] */
4958 for (sindex = 0; sindex < 4; sindex++)
4959 bp->attn_group[index].sig[sindex] =
4960 REG_RD(bp, reg_offset + sindex*0x4 + 0x10*index);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004961
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004962 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004963 /*
4964 * enable5 is separate from the rest of the registers,
4965 * and therefore the address skip is 4
4966 * and not 16 between the different groups
4967 */
4968 bp->attn_group[index].sig[4] = REG_RD(bp,
David S. Miller88c51002011-10-07 13:38:43 -04004969 reg_offset_en5 + 0x4*index);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004970 else
4971 bp->attn_group[index].sig[4] = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004972 }
4973
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004974 if (bp->common.int_block == INT_BLOCK_HC) {
4975 reg_offset = (port ? HC_REG_ATTN_MSG1_ADDR_L :
4976 HC_REG_ATTN_MSG0_ADDR_L);
4977
4978 REG_WR(bp, reg_offset, U64_LO(section));
4979 REG_WR(bp, reg_offset + 4, U64_HI(section));
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004980 } else if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004981 REG_WR(bp, IGU_REG_ATTN_MSG_ADDR_L, U64_LO(section));
4982 REG_WR(bp, IGU_REG_ATTN_MSG_ADDR_H, U64_HI(section));
4983 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004984
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004985 section = ((u64)mapping) + offsetof(struct host_sp_status_block,
4986 sp_sb);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004987
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004988 bnx2x_zero_sp_sb(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004989
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004990 sp_sb_data.state = SB_ENABLED;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004991 sp_sb_data.host_sb_addr.lo = U64_LO(section);
4992 sp_sb_data.host_sb_addr.hi = U64_HI(section);
4993 sp_sb_data.igu_sb_id = igu_sp_sb_index;
4994 sp_sb_data.igu_seg_id = igu_seg_id;
4995 sp_sb_data.p_func.pf_id = func;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004996 sp_sb_data.p_func.vnic_id = BP_VN(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004997 sp_sb_data.p_func.vf_id = 0xff;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004998
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004999 bnx2x_wr_sp_sb_data(bp, &sp_sb_data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005000
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005001 bnx2x_ack_sb(bp, bp->igu_dsb_id, USTORM_ID, 0, IGU_INT_ENABLE, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005002}
5003
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00005004void bnx2x_update_coalesce(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005005{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005006 int i;
5007
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00005008 for_each_eth_queue(bp, i)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005009 bnx2x_update_coalesce_sb(bp, bp->fp[i].fw_sb_id,
Ariel Elior423cfa7e2011-03-14 13:43:22 -07005010 bp->tx_ticks, bp->rx_ticks);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005011}
5012
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005013static void bnx2x_init_sp_ring(struct bnx2x *bp)
5014{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005015 spin_lock_init(&bp->spq_lock);
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08005016 atomic_set(&bp->cq_spq_left, MAX_SPQ_PENDING);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005017
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005018 bp->spq_prod_idx = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005019 bp->dsb_sp_prod = BNX2X_SP_DSB_INDEX;
5020 bp->spq_prod_bd = bp->spq;
5021 bp->spq_last_bd = bp->spq_prod_bd + MAX_SP_DESC_CNT;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005022}
5023
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005024static void bnx2x_init_eq_ring(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005025{
5026 int i;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005027 for (i = 1; i <= NUM_EQ_PAGES; i++) {
5028 union event_ring_elem *elem =
5029 &bp->eq_ring[EQ_DESC_CNT_PAGE * i - 1];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005030
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005031 elem->next_page.addr.hi =
5032 cpu_to_le32(U64_HI(bp->eq_mapping +
5033 BCM_PAGE_SIZE * (i % NUM_EQ_PAGES)));
5034 elem->next_page.addr.lo =
5035 cpu_to_le32(U64_LO(bp->eq_mapping +
5036 BCM_PAGE_SIZE*(i % NUM_EQ_PAGES)));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005037 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005038 bp->eq_cons = 0;
5039 bp->eq_prod = NUM_EQ_DESC;
5040 bp->eq_cons_sb = BNX2X_EQ_INDEX;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08005041 /* we want a warning message before it gets rought... */
5042 atomic_set(&bp->eq_spq_left,
5043 min_t(int, MAX_SP_DESC_CNT - MAX_SPQ_PENDING, NUM_EQ_DESC) - 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005044}
5045
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005046
5047/* called with netif_addr_lock_bh() */
5048void bnx2x_set_q_rx_mode(struct bnx2x *bp, u8 cl_id,
5049 unsigned long rx_mode_flags,
5050 unsigned long rx_accept_flags,
5051 unsigned long tx_accept_flags,
5052 unsigned long ramrod_flags)
Tom Herbertab532cf2011-02-16 10:27:02 +00005053{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005054 struct bnx2x_rx_mode_ramrod_params ramrod_param;
5055 int rc;
Tom Herbertab532cf2011-02-16 10:27:02 +00005056
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005057 memset(&ramrod_param, 0, sizeof(ramrod_param));
Tom Herbertab532cf2011-02-16 10:27:02 +00005058
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005059 /* Prepare ramrod parameters */
5060 ramrod_param.cid = 0;
5061 ramrod_param.cl_id = cl_id;
5062 ramrod_param.rx_mode_obj = &bp->rx_mode_obj;
5063 ramrod_param.func_id = BP_FUNC(bp);
5064
5065 ramrod_param.pstate = &bp->sp_state;
5066 ramrod_param.state = BNX2X_FILTER_RX_MODE_PENDING;
5067
5068 ramrod_param.rdata = bnx2x_sp(bp, rx_mode_rdata);
5069 ramrod_param.rdata_mapping = bnx2x_sp_mapping(bp, rx_mode_rdata);
5070
5071 set_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state);
5072
5073 ramrod_param.ramrod_flags = ramrod_flags;
5074 ramrod_param.rx_mode_flags = rx_mode_flags;
5075
5076 ramrod_param.rx_accept_flags = rx_accept_flags;
5077 ramrod_param.tx_accept_flags = tx_accept_flags;
5078
5079 rc = bnx2x_config_rx_mode(bp, &ramrod_param);
5080 if (rc < 0) {
5081 BNX2X_ERR("Set rx_mode %d failed\n", bp->rx_mode);
5082 return;
5083 }
5084}
5085
5086/* called with netif_addr_lock_bh() */
5087void bnx2x_set_storm_rx_mode(struct bnx2x *bp)
5088{
5089 unsigned long rx_mode_flags = 0, ramrod_flags = 0;
5090 unsigned long rx_accept_flags = 0, tx_accept_flags = 0;
5091
5092#ifdef BCM_CNIC
5093 if (!NO_FCOE(bp))
5094
5095 /* Configure rx_mode of FCoE Queue */
5096 __set_bit(BNX2X_RX_MODE_FCOE_ETH, &rx_mode_flags);
5097#endif
5098
5099 switch (bp->rx_mode) {
5100 case BNX2X_RX_MODE_NONE:
5101 /*
5102 * 'drop all' supersedes any accept flags that may have been
5103 * passed to the function.
5104 */
5105 break;
5106 case BNX2X_RX_MODE_NORMAL:
5107 __set_bit(BNX2X_ACCEPT_UNICAST, &rx_accept_flags);
5108 __set_bit(BNX2X_ACCEPT_MULTICAST, &rx_accept_flags);
5109 __set_bit(BNX2X_ACCEPT_BROADCAST, &rx_accept_flags);
5110
5111 /* internal switching mode */
5112 __set_bit(BNX2X_ACCEPT_UNICAST, &tx_accept_flags);
5113 __set_bit(BNX2X_ACCEPT_MULTICAST, &tx_accept_flags);
5114 __set_bit(BNX2X_ACCEPT_BROADCAST, &tx_accept_flags);
5115
5116 break;
5117 case BNX2X_RX_MODE_ALLMULTI:
5118 __set_bit(BNX2X_ACCEPT_UNICAST, &rx_accept_flags);
5119 __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, &rx_accept_flags);
5120 __set_bit(BNX2X_ACCEPT_BROADCAST, &rx_accept_flags);
5121
5122 /* internal switching mode */
5123 __set_bit(BNX2X_ACCEPT_UNICAST, &tx_accept_flags);
5124 __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, &tx_accept_flags);
5125 __set_bit(BNX2X_ACCEPT_BROADCAST, &tx_accept_flags);
5126
5127 break;
5128 case BNX2X_RX_MODE_PROMISC:
5129 /* According to deffinition of SI mode, iface in promisc mode
5130 * should receive matched and unmatched (in resolution of port)
5131 * unicast packets.
5132 */
5133 __set_bit(BNX2X_ACCEPT_UNMATCHED, &rx_accept_flags);
5134 __set_bit(BNX2X_ACCEPT_UNICAST, &rx_accept_flags);
5135 __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, &rx_accept_flags);
5136 __set_bit(BNX2X_ACCEPT_BROADCAST, &rx_accept_flags);
5137
5138 /* internal switching mode */
5139 __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, &tx_accept_flags);
5140 __set_bit(BNX2X_ACCEPT_BROADCAST, &tx_accept_flags);
5141
5142 if (IS_MF_SI(bp))
5143 __set_bit(BNX2X_ACCEPT_ALL_UNICAST, &tx_accept_flags);
5144 else
5145 __set_bit(BNX2X_ACCEPT_UNICAST, &tx_accept_flags);
5146
5147 break;
5148 default:
5149 BNX2X_ERR("Unknown rx_mode: %d\n", bp->rx_mode);
5150 return;
5151 }
5152
5153 if (bp->rx_mode != BNX2X_RX_MODE_NONE) {
5154 __set_bit(BNX2X_ACCEPT_ANY_VLAN, &rx_accept_flags);
5155 __set_bit(BNX2X_ACCEPT_ANY_VLAN, &tx_accept_flags);
5156 }
5157
5158 __set_bit(RAMROD_RX, &ramrod_flags);
5159 __set_bit(RAMROD_TX, &ramrod_flags);
5160
5161 bnx2x_set_q_rx_mode(bp, bp->fp->cl_id, rx_mode_flags, rx_accept_flags,
5162 tx_accept_flags, ramrod_flags);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005163}
5164
Eilon Greenstein471de712008-08-13 15:49:35 -07005165static void bnx2x_init_internal_common(struct bnx2x *bp)
5166{
5167 int i;
5168
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08005169 if (IS_MF_SI(bp))
5170 /*
5171 * In switch independent mode, the TSTORM needs to accept
5172 * packets that failed classification, since approximate match
5173 * mac addresses aren't written to NIG LLH
5174 */
5175 REG_WR8(bp, BAR_TSTRORM_INTMEM +
5176 TSTORM_ACCEPT_CLASSIFY_FAILED_OFFSET, 2);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005177 else if (!CHIP_IS_E1(bp)) /* 57710 doesn't support MF */
5178 REG_WR8(bp, BAR_TSTRORM_INTMEM +
5179 TSTORM_ACCEPT_CLASSIFY_FAILED_OFFSET, 0);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08005180
Eilon Greenstein471de712008-08-13 15:49:35 -07005181 /* Zero this manually as its initialization is
5182 currently missing in the initTool */
5183 for (i = 0; i < (USTORM_AGG_DATA_SIZE >> 2); i++)
5184 REG_WR(bp, BAR_USTRORM_INTMEM +
5185 USTORM_AGG_DATA_OFFSET + i * 4, 0);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005186 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005187 REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_IGU_MODE_OFFSET,
5188 CHIP_INT_MODE_IS_BC(bp) ?
5189 HC_IGU_BC_MODE : HC_IGU_NBC_MODE);
5190 }
Eilon Greenstein471de712008-08-13 15:49:35 -07005191}
5192
Eilon Greenstein471de712008-08-13 15:49:35 -07005193static void bnx2x_init_internal(struct bnx2x *bp, u32 load_code)
5194{
5195 switch (load_code) {
5196 case FW_MSG_CODE_DRV_LOAD_COMMON:
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005197 case FW_MSG_CODE_DRV_LOAD_COMMON_CHIP:
Eilon Greenstein471de712008-08-13 15:49:35 -07005198 bnx2x_init_internal_common(bp);
5199 /* no break */
5200
5201 case FW_MSG_CODE_DRV_LOAD_PORT:
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005202 /* nothing to do */
Eilon Greenstein471de712008-08-13 15:49:35 -07005203 /* no break */
5204
5205 case FW_MSG_CODE_DRV_LOAD_FUNCTION:
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005206 /* internal memory per function is
5207 initialized inside bnx2x_pf_init */
Eilon Greenstein471de712008-08-13 15:49:35 -07005208 break;
5209
5210 default:
5211 BNX2X_ERR("Unknown load_code (0x%x) from MCP\n", load_code);
5212 break;
5213 }
5214}
5215
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005216static inline u8 bnx2x_fp_igu_sb_id(struct bnx2x_fastpath *fp)
5217{
Ariel Elior6383c0b2011-07-14 08:31:57 +00005218 return fp->bp->igu_base_sb + fp->index + CNIC_PRESENT;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005219}
5220
5221static inline u8 bnx2x_fp_fw_sb_id(struct bnx2x_fastpath *fp)
5222{
Ariel Elior6383c0b2011-07-14 08:31:57 +00005223 return fp->bp->base_fw_ndsb + fp->index + CNIC_PRESENT;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005224}
5225
5226static inline u8 bnx2x_fp_cl_id(struct bnx2x_fastpath *fp)
5227{
5228 if (CHIP_IS_E1x(fp->bp))
5229 return BP_L_ID(fp->bp) + fp->index;
5230 else /* We want Client ID to be the same as IGU SB ID for 57712 */
5231 return bnx2x_fp_igu_sb_id(fp);
5232}
5233
Ariel Elior6383c0b2011-07-14 08:31:57 +00005234static void bnx2x_init_eth_fp(struct bnx2x *bp, int fp_idx)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005235{
5236 struct bnx2x_fastpath *fp = &bp->fp[fp_idx];
Ariel Elior6383c0b2011-07-14 08:31:57 +00005237 u8 cos;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005238 unsigned long q_type = 0;
Ariel Elior6383c0b2011-07-14 08:31:57 +00005239 u32 cids[BNX2X_MULTI_TX_COS] = { 0 };
Dmitry Kravkovf233caf2011-11-13 04:34:22 +00005240 fp->rx_queue = fp_idx;
Dmitry Kravkovb3b83c32011-05-04 23:50:33 +00005241 fp->cid = fp_idx;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005242 fp->cl_id = bnx2x_fp_cl_id(fp);
5243 fp->fw_sb_id = bnx2x_fp_fw_sb_id(fp);
5244 fp->igu_sb_id = bnx2x_fp_igu_sb_id(fp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005245 /* qZone id equals to FW (per path) client id */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005246 fp->cl_qzone_id = bnx2x_fp_qzone_id(fp);
5247
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005248 /* init shortcut */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005249 fp->ustorm_rx_prods_offset = bnx2x_rx_ustorm_prods_offset(fp);
Ariel Elior7a752992012-01-26 06:01:53 +00005250
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005251 /* Setup SB indicies */
5252 fp->rx_cons_sb = BNX2X_RX_SB_INDEX;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005253
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005254 /* Configure Queue State object */
5255 __set_bit(BNX2X_Q_TYPE_HAS_RX, &q_type);
5256 __set_bit(BNX2X_Q_TYPE_HAS_TX, &q_type);
Ariel Elior6383c0b2011-07-14 08:31:57 +00005257
5258 BUG_ON(fp->max_cos > BNX2X_MULTI_TX_COS);
5259
5260 /* init tx data */
5261 for_each_cos_in_tx_queue(fp, cos) {
5262 bnx2x_init_txdata(bp, &fp->txdata[cos],
5263 CID_COS_TO_TX_ONLY_CID(fp->cid, cos),
5264 FP_COS_TO_TXQ(fp, cos),
5265 BNX2X_TX_SB_INDEX_BASE + cos);
5266 cids[cos] = fp->txdata[cos].cid;
5267 }
5268
5269 bnx2x_init_queue_obj(bp, &fp->q_obj, fp->cl_id, cids, fp->max_cos,
5270 BP_FUNC(bp), bnx2x_sp(bp, q_rdata),
5271 bnx2x_sp_mapping(bp, q_rdata), q_type);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005272
5273 /**
5274 * Configure classification DBs: Always enable Tx switching
5275 */
5276 bnx2x_init_vlan_mac_fp_objs(fp, BNX2X_OBJ_TYPE_RX_TX);
5277
Merav Sicron51c1a582012-03-18 10:33:38 +00005278 DP(NETIF_MSG_IFUP, "queue[%d]: bnx2x_init_sb(%p,%p) cl_id %d fw_sb %d igu_sb %d\n",
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005279 fp_idx, bp, fp->status_blk.e2_sb, fp->cl_id, fp->fw_sb_id,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005280 fp->igu_sb_id);
5281 bnx2x_init_sb(bp, fp->status_blk_mapping, BNX2X_VF_ID_INVALID, false,
5282 fp->fw_sb_id, fp->igu_sb_id);
5283
5284 bnx2x_update_fpsb_idx(fp);
5285}
5286
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00005287void bnx2x_nic_init(struct bnx2x *bp, u32 load_code)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005288{
5289 int i;
5290
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00005291 for_each_eth_queue(bp, i)
Ariel Elior6383c0b2011-07-14 08:31:57 +00005292 bnx2x_init_eth_fp(bp, i);
Michael Chan37b091b2009-10-10 13:46:55 +00005293#ifdef BCM_CNIC
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00005294 if (!NO_FCOE(bp))
5295 bnx2x_init_fcoe_fp(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005296
5297 bnx2x_init_sb(bp, bp->cnic_sb_mapping,
5298 BNX2X_VF_ID_INVALID, false,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005299 bnx2x_cnic_fw_sb_id(bp), bnx2x_cnic_igu_sb_id(bp));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005300
Michael Chan37b091b2009-10-10 13:46:55 +00005301#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005302
Yaniv Rosner020c7e32011-05-31 21:28:43 +00005303 /* Initialize MOD_ABS interrupts */
5304 bnx2x_init_mod_abs_int(bp, &bp->link_vars, bp->common.chip_id,
5305 bp->common.shmem_base, bp->common.shmem2_base,
5306 BP_PORT(bp));
Eilon Greenstein16119782009-03-02 07:59:27 +00005307 /* ensure status block indices were read */
5308 rmb();
5309
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005310 bnx2x_init_def_sb(bp);
Eilon Greenstein5c862842008-08-13 15:51:48 -07005311 bnx2x_update_dsb_idx(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005312 bnx2x_init_rx_rings(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005313 bnx2x_init_tx_rings(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005314 bnx2x_init_sp_ring(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005315 bnx2x_init_eq_ring(bp);
Eilon Greenstein471de712008-08-13 15:49:35 -07005316 bnx2x_init_internal(bp, load_code);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005317 bnx2x_pf_init(bp);
Eilon Greenstein0ef00452009-01-14 21:31:08 -08005318 bnx2x_stats_init(bp);
5319
Eilon Greenstein0ef00452009-01-14 21:31:08 -08005320 /* flush all before enabling interrupts */
5321 mb();
5322 mmiowb();
5323
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08005324 bnx2x_int_enable(bp);
Eilon Greensteineb8da202009-07-21 05:47:30 +00005325
5326 /* Check for SPIO5 */
5327 bnx2x_attn_int_deasserted0(bp,
5328 REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_1_FUNC_0 + BP_PORT(bp)*4) &
5329 AEU_INPUTS_ATTN_BITS_SPIO5);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005330}
5331
5332/* end of nic init */
5333
5334/*
5335 * gzip service functions
5336 */
5337
5338static int bnx2x_gunzip_init(struct bnx2x *bp)
5339{
FUJITA Tomonori1a983142010-04-04 01:51:03 +00005340 bp->gunzip_buf = dma_alloc_coherent(&bp->pdev->dev, FW_BUF_SIZE,
5341 &bp->gunzip_mapping, GFP_KERNEL);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005342 if (bp->gunzip_buf == NULL)
5343 goto gunzip_nomem1;
5344
5345 bp->strm = kmalloc(sizeof(*bp->strm), GFP_KERNEL);
5346 if (bp->strm == NULL)
5347 goto gunzip_nomem2;
5348
David S. Miller7ab24bf2011-06-29 05:48:41 -07005349 bp->strm->workspace = vmalloc(zlib_inflate_workspacesize());
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005350 if (bp->strm->workspace == NULL)
5351 goto gunzip_nomem3;
5352
5353 return 0;
5354
5355gunzip_nomem3:
5356 kfree(bp->strm);
5357 bp->strm = NULL;
5358
5359gunzip_nomem2:
FUJITA Tomonori1a983142010-04-04 01:51:03 +00005360 dma_free_coherent(&bp->pdev->dev, FW_BUF_SIZE, bp->gunzip_buf,
5361 bp->gunzip_mapping);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005362 bp->gunzip_buf = NULL;
5363
5364gunzip_nomem1:
Merav Sicron51c1a582012-03-18 10:33:38 +00005365 BNX2X_ERR("Cannot allocate firmware buffer for un-compression\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005366 return -ENOMEM;
5367}
5368
5369static void bnx2x_gunzip_end(struct bnx2x *bp)
5370{
Dmitry Kravkovb3b83c32011-05-04 23:50:33 +00005371 if (bp->strm) {
David S. Miller7ab24bf2011-06-29 05:48:41 -07005372 vfree(bp->strm->workspace);
Dmitry Kravkovb3b83c32011-05-04 23:50:33 +00005373 kfree(bp->strm);
5374 bp->strm = NULL;
5375 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005376
5377 if (bp->gunzip_buf) {
FUJITA Tomonori1a983142010-04-04 01:51:03 +00005378 dma_free_coherent(&bp->pdev->dev, FW_BUF_SIZE, bp->gunzip_buf,
5379 bp->gunzip_mapping);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005380 bp->gunzip_buf = NULL;
5381 }
5382}
5383
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005384static int bnx2x_gunzip(struct bnx2x *bp, const u8 *zbuf, int len)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005385{
5386 int n, rc;
5387
5388 /* check gzip header */
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005389 if ((zbuf[0] != 0x1f) || (zbuf[1] != 0x8b) || (zbuf[2] != Z_DEFLATED)) {
5390 BNX2X_ERR("Bad gzip header\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005391 return -EINVAL;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005392 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005393
5394 n = 10;
5395
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005396#define FNAME 0x8
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005397
5398 if (zbuf[3] & FNAME)
5399 while ((zbuf[n++] != 0) && (n < len));
5400
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005401 bp->strm->next_in = (typeof(bp->strm->next_in))zbuf + n;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005402 bp->strm->avail_in = len - n;
5403 bp->strm->next_out = bp->gunzip_buf;
5404 bp->strm->avail_out = FW_BUF_SIZE;
5405
5406 rc = zlib_inflateInit2(bp->strm, -MAX_WBITS);
5407 if (rc != Z_OK)
5408 return rc;
5409
5410 rc = zlib_inflate(bp->strm, Z_FINISH);
5411 if ((rc != Z_OK) && (rc != Z_STREAM_END))
Joe Perches7995c642010-02-17 15:01:52 +00005412 netdev_err(bp->dev, "Firmware decompression error: %s\n",
5413 bp->strm->msg);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005414
5415 bp->gunzip_outlen = (FW_BUF_SIZE - bp->strm->avail_out);
5416 if (bp->gunzip_outlen & 0x3)
Merav Sicron51c1a582012-03-18 10:33:38 +00005417 netdev_err(bp->dev,
5418 "Firmware decompression error: gunzip_outlen (%d) not aligned\n",
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00005419 bp->gunzip_outlen);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005420 bp->gunzip_outlen >>= 2;
5421
5422 zlib_inflateEnd(bp->strm);
5423
5424 if (rc == Z_STREAM_END)
5425 return 0;
5426
5427 return rc;
5428}
5429
5430/* nic load/unload */
5431
5432/*
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005433 * General service functions
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005434 */
5435
5436/* send a NIG loopback debug packet */
5437static void bnx2x_lb_pckt(struct bnx2x *bp)
5438{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005439 u32 wb_write[3];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005440
5441 /* Ethernet source and destination addresses */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005442 wb_write[0] = 0x55555555;
5443 wb_write[1] = 0x55555555;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005444 wb_write[2] = 0x20; /* SOP */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005445 REG_WR_DMAE(bp, NIG_REG_DEBUG_PACKET_LB, wb_write, 3);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005446
5447 /* NON-IP protocol */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005448 wb_write[0] = 0x09000000;
5449 wb_write[1] = 0x55555555;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005450 wb_write[2] = 0x10; /* EOP, eop_bvalid = 0 */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005451 REG_WR_DMAE(bp, NIG_REG_DEBUG_PACKET_LB, wb_write, 3);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005452}
5453
5454/* some of the internal memories
5455 * are not directly readable from the driver
5456 * to test them we send debug packets
5457 */
5458static int bnx2x_int_mem_test(struct bnx2x *bp)
5459{
5460 int factor;
5461 int count, i;
5462 u32 val = 0;
5463
Eilon Greensteinad8d3942008-06-23 20:29:02 -07005464 if (CHIP_REV_IS_FPGA(bp))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005465 factor = 120;
Eilon Greensteinad8d3942008-06-23 20:29:02 -07005466 else if (CHIP_REV_IS_EMUL(bp))
5467 factor = 200;
5468 else
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005469 factor = 1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005470
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005471 /* Disable inputs of parser neighbor blocks */
5472 REG_WR(bp, TSDM_REG_ENABLE_IN1, 0x0);
5473 REG_WR(bp, TCM_REG_PRS_IFEN, 0x0);
5474 REG_WR(bp, CFC_REG_DEBUG0, 0x1);
Eilon Greenstein3196a882008-08-13 15:58:49 -07005475 REG_WR(bp, NIG_REG_PRS_REQ_IN_EN, 0x0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005476
5477 /* Write 0 to parser credits for CFC search request */
5478 REG_WR(bp, PRS_REG_CFC_SEARCH_INITIAL_CREDIT, 0x0);
5479
5480 /* send Ethernet packet */
5481 bnx2x_lb_pckt(bp);
5482
5483 /* TODO do i reset NIG statistic? */
5484 /* Wait until NIG register shows 1 packet of size 0x10 */
5485 count = 1000 * factor;
5486 while (count) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005487
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005488 bnx2x_read_dmae(bp, NIG_REG_STAT2_BRB_OCTET, 2);
5489 val = *bnx2x_sp(bp, wb_data[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005490 if (val == 0x10)
5491 break;
5492
5493 msleep(10);
5494 count--;
5495 }
5496 if (val != 0x10) {
5497 BNX2X_ERR("NIG timeout val = 0x%x\n", val);
5498 return -1;
5499 }
5500
5501 /* Wait until PRS register shows 1 packet */
5502 count = 1000 * factor;
5503 while (count) {
5504 val = REG_RD(bp, PRS_REG_NUM_OF_PACKETS);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005505 if (val == 1)
5506 break;
5507
5508 msleep(10);
5509 count--;
5510 }
5511 if (val != 0x1) {
5512 BNX2X_ERR("PRS timeout val = 0x%x\n", val);
5513 return -2;
5514 }
5515
5516 /* Reset and init BRB, PRS */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005517 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR, 0x03);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005518 msleep(50);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005519 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, 0x03);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005520 msleep(50);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005521 bnx2x_init_block(bp, BLOCK_BRB1, PHASE_COMMON);
5522 bnx2x_init_block(bp, BLOCK_PRS, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005523
5524 DP(NETIF_MSG_HW, "part2\n");
5525
5526 /* Disable inputs of parser neighbor blocks */
5527 REG_WR(bp, TSDM_REG_ENABLE_IN1, 0x0);
5528 REG_WR(bp, TCM_REG_PRS_IFEN, 0x0);
5529 REG_WR(bp, CFC_REG_DEBUG0, 0x1);
Eilon Greenstein3196a882008-08-13 15:58:49 -07005530 REG_WR(bp, NIG_REG_PRS_REQ_IN_EN, 0x0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005531
5532 /* Write 0 to parser credits for CFC search request */
5533 REG_WR(bp, PRS_REG_CFC_SEARCH_INITIAL_CREDIT, 0x0);
5534
5535 /* send 10 Ethernet packets */
5536 for (i = 0; i < 10; i++)
5537 bnx2x_lb_pckt(bp);
5538
5539 /* Wait until NIG register shows 10 + 1
5540 packets of size 11*0x10 = 0xb0 */
5541 count = 1000 * factor;
5542 while (count) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005543
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005544 bnx2x_read_dmae(bp, NIG_REG_STAT2_BRB_OCTET, 2);
5545 val = *bnx2x_sp(bp, wb_data[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005546 if (val == 0xb0)
5547 break;
5548
5549 msleep(10);
5550 count--;
5551 }
5552 if (val != 0xb0) {
5553 BNX2X_ERR("NIG timeout val = 0x%x\n", val);
5554 return -3;
5555 }
5556
5557 /* Wait until PRS register shows 2 packets */
5558 val = REG_RD(bp, PRS_REG_NUM_OF_PACKETS);
5559 if (val != 2)
5560 BNX2X_ERR("PRS timeout val = 0x%x\n", val);
5561
5562 /* Write 1 to parser credits for CFC search request */
5563 REG_WR(bp, PRS_REG_CFC_SEARCH_INITIAL_CREDIT, 0x1);
5564
5565 /* Wait until PRS register shows 3 packets */
5566 msleep(10 * factor);
5567 /* Wait until NIG register shows 1 packet of size 0x10 */
5568 val = REG_RD(bp, PRS_REG_NUM_OF_PACKETS);
5569 if (val != 3)
5570 BNX2X_ERR("PRS timeout val = 0x%x\n", val);
5571
5572 /* clear NIG EOP FIFO */
5573 for (i = 0; i < 11; i++)
5574 REG_RD(bp, NIG_REG_INGRESS_EOP_LB_FIFO);
5575 val = REG_RD(bp, NIG_REG_INGRESS_EOP_LB_EMPTY);
5576 if (val != 1) {
5577 BNX2X_ERR("clear of NIG failed\n");
5578 return -4;
5579 }
5580
5581 /* Reset and init BRB, PRS, NIG */
5582 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR, 0x03);
5583 msleep(50);
5584 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, 0x03);
5585 msleep(50);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005586 bnx2x_init_block(bp, BLOCK_BRB1, PHASE_COMMON);
5587 bnx2x_init_block(bp, BLOCK_PRS, PHASE_COMMON);
Michael Chan37b091b2009-10-10 13:46:55 +00005588#ifndef BCM_CNIC
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005589 /* set NIC mode */
5590 REG_WR(bp, PRS_REG_NIC_MODE, 1);
5591#endif
5592
5593 /* Enable inputs of parser neighbor blocks */
5594 REG_WR(bp, TSDM_REG_ENABLE_IN1, 0x7fffffff);
5595 REG_WR(bp, TCM_REG_PRS_IFEN, 0x1);
5596 REG_WR(bp, CFC_REG_DEBUG0, 0x0);
Eilon Greenstein3196a882008-08-13 15:58:49 -07005597 REG_WR(bp, NIG_REG_PRS_REQ_IN_EN, 0x1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005598
5599 DP(NETIF_MSG_HW, "done\n");
5600
5601 return 0; /* OK */
5602}
5603
Vladislav Zolotarov4a33bc02011-01-09 02:20:04 +00005604static void bnx2x_enable_blocks_attention(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005605{
5606 REG_WR(bp, PXP_REG_PXP_INT_MASK_0, 0);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005607 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005608 REG_WR(bp, PXP_REG_PXP_INT_MASK_1, 0x40);
5609 else
5610 REG_WR(bp, PXP_REG_PXP_INT_MASK_1, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005611 REG_WR(bp, DORQ_REG_DORQ_INT_MASK, 0);
5612 REG_WR(bp, CFC_REG_CFC_INT_MASK, 0);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005613 /*
5614 * mask read length error interrupts in brb for parser
5615 * (parsing unit and 'checksum and crc' unit)
5616 * these errors are legal (PU reads fixed length and CAC can cause
5617 * read length error on truncated packets)
5618 */
5619 REG_WR(bp, BRB1_REG_BRB1_INT_MASK, 0xFC00);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005620 REG_WR(bp, QM_REG_QM_INT_MASK, 0);
5621 REG_WR(bp, TM_REG_TM_INT_MASK, 0);
5622 REG_WR(bp, XSDM_REG_XSDM_INT_MASK_0, 0);
5623 REG_WR(bp, XSDM_REG_XSDM_INT_MASK_1, 0);
5624 REG_WR(bp, XCM_REG_XCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005625/* REG_WR(bp, XSEM_REG_XSEM_INT_MASK_0, 0); */
5626/* REG_WR(bp, XSEM_REG_XSEM_INT_MASK_1, 0); */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005627 REG_WR(bp, USDM_REG_USDM_INT_MASK_0, 0);
5628 REG_WR(bp, USDM_REG_USDM_INT_MASK_1, 0);
5629 REG_WR(bp, UCM_REG_UCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005630/* REG_WR(bp, USEM_REG_USEM_INT_MASK_0, 0); */
5631/* REG_WR(bp, USEM_REG_USEM_INT_MASK_1, 0); */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005632 REG_WR(bp, GRCBASE_UPB + PB_REG_PB_INT_MASK, 0);
5633 REG_WR(bp, CSDM_REG_CSDM_INT_MASK_0, 0);
5634 REG_WR(bp, CSDM_REG_CSDM_INT_MASK_1, 0);
5635 REG_WR(bp, CCM_REG_CCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005636/* REG_WR(bp, CSEM_REG_CSEM_INT_MASK_0, 0); */
5637/* REG_WR(bp, CSEM_REG_CSEM_INT_MASK_1, 0); */
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00005638
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005639 if (CHIP_REV_IS_FPGA(bp))
5640 REG_WR(bp, PXP2_REG_PXP2_INT_MASK_0, 0x580000);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005641 else if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005642 REG_WR(bp, PXP2_REG_PXP2_INT_MASK_0,
5643 (PXP2_PXP2_INT_MASK_0_REG_PGL_CPL_OF
5644 | PXP2_PXP2_INT_MASK_0_REG_PGL_CPL_AFT
5645 | PXP2_PXP2_INT_MASK_0_REG_PGL_PCIE_ATTN
5646 | PXP2_PXP2_INT_MASK_0_REG_PGL_READ_BLOCKED
5647 | PXP2_PXP2_INT_MASK_0_REG_PGL_WRITE_BLOCKED));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005648 else
5649 REG_WR(bp, PXP2_REG_PXP2_INT_MASK_0, 0x480000);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005650 REG_WR(bp, TSDM_REG_TSDM_INT_MASK_0, 0);
5651 REG_WR(bp, TSDM_REG_TSDM_INT_MASK_1, 0);
5652 REG_WR(bp, TCM_REG_TCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005653/* REG_WR(bp, TSEM_REG_TSEM_INT_MASK_0, 0); */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005654
5655 if (!CHIP_IS_E1x(bp))
5656 /* enable VFC attentions: bits 11 and 12, bits 31:13 reserved */
5657 REG_WR(bp, TSEM_REG_TSEM_INT_MASK_1, 0x07ff);
5658
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005659 REG_WR(bp, CDU_REG_CDU_INT_MASK, 0);
5660 REG_WR(bp, DMAE_REG_DMAE_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005661/* REG_WR(bp, MISC_REG_MISC_INT_MASK, 0); */
Vladislav Zolotarov4a33bc02011-01-09 02:20:04 +00005662 REG_WR(bp, PBF_REG_PBF_INT_MASK, 0x18); /* bit 3,4 masked */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005663}
5664
Eilon Greenstein81f75bb2009-01-22 03:37:31 +00005665static void bnx2x_reset_common(struct bnx2x *bp)
5666{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005667 u32 val = 0x1400;
5668
Eilon Greenstein81f75bb2009-01-22 03:37:31 +00005669 /* reset_common */
5670 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR,
5671 0xd3ffff7f);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005672
5673 if (CHIP_IS_E3(bp)) {
5674 val |= MISC_REGISTERS_RESET_REG_2_MSTAT0;
5675 val |= MISC_REGISTERS_RESET_REG_2_MSTAT1;
5676 }
5677
5678 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR, val);
5679}
5680
5681static void bnx2x_setup_dmae(struct bnx2x *bp)
5682{
5683 bp->dmae_ready = 0;
5684 spin_lock_init(&bp->dmae_lock);
Eilon Greenstein81f75bb2009-01-22 03:37:31 +00005685}
5686
Eilon Greenstein573f2032009-08-12 08:24:14 +00005687static void bnx2x_init_pxp(struct bnx2x *bp)
5688{
5689 u16 devctl;
5690 int r_order, w_order;
5691
5692 pci_read_config_word(bp->pdev,
Vladislav Zolotarovb6c2f862011-07-24 03:58:38 +00005693 pci_pcie_cap(bp->pdev) + PCI_EXP_DEVCTL, &devctl);
Eilon Greenstein573f2032009-08-12 08:24:14 +00005694 DP(NETIF_MSG_HW, "read 0x%x from devctl\n", devctl);
5695 w_order = ((devctl & PCI_EXP_DEVCTL_PAYLOAD) >> 5);
5696 if (bp->mrrs == -1)
5697 r_order = ((devctl & PCI_EXP_DEVCTL_READRQ) >> 12);
5698 else {
5699 DP(NETIF_MSG_HW, "force read order to %d\n", bp->mrrs);
5700 r_order = bp->mrrs;
5701 }
5702
5703 bnx2x_init_pxp_arb(bp, r_order, w_order);
5704}
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00005705
5706static void bnx2x_setup_fan_failure_detection(struct bnx2x *bp)
5707{
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00005708 int is_required;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00005709 u32 val;
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00005710 int port;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00005711
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00005712 if (BP_NOMCP(bp))
5713 return;
5714
5715 is_required = 0;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00005716 val = SHMEM_RD(bp, dev_info.shared_hw_config.config2) &
5717 SHARED_HW_CFG_FAN_FAILURE_MASK;
5718
5719 if (val == SHARED_HW_CFG_FAN_FAILURE_ENABLED)
5720 is_required = 1;
5721
5722 /*
5723 * The fan failure mechanism is usually related to the PHY type since
5724 * the power consumption of the board is affected by the PHY. Currently,
5725 * fan is required for most designs with SFX7101, BCM8727 and BCM8481.
5726 */
5727 else if (val == SHARED_HW_CFG_FAN_FAILURE_PHY_TYPE)
5728 for (port = PORT_0; port < PORT_MAX; port++) {
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00005729 is_required |=
Yaniv Rosnerd90d96b2010-09-07 11:41:04 +00005730 bnx2x_fan_failure_det_req(
5731 bp,
5732 bp->common.shmem_base,
Yaniv Rosnera22f0782010-09-07 11:41:20 +00005733 bp->common.shmem2_base,
Yaniv Rosnerd90d96b2010-09-07 11:41:04 +00005734 port);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00005735 }
5736
5737 DP(NETIF_MSG_HW, "fan detection setting: %d\n", is_required);
5738
5739 if (is_required == 0)
5740 return;
5741
5742 /* Fan failure is indicated by SPIO 5 */
5743 bnx2x_set_spio(bp, MISC_REGISTERS_SPIO_5,
5744 MISC_REGISTERS_SPIO_INPUT_HI_Z);
5745
5746 /* set to active low mode */
5747 val = REG_RD(bp, MISC_REG_SPIO_INT);
5748 val |= ((1 << MISC_REGISTERS_SPIO_5) <<
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00005749 MISC_REGISTERS_SPIO_INT_OLD_SET_POS);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00005750 REG_WR(bp, MISC_REG_SPIO_INT, val);
5751
5752 /* enable interrupt to signal the IGU */
5753 val = REG_RD(bp, MISC_REG_SPIO_EVENT_EN);
5754 val |= (1 << MISC_REGISTERS_SPIO_5);
5755 REG_WR(bp, MISC_REG_SPIO_EVENT_EN, val);
5756}
5757
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005758static void bnx2x_pretend_func(struct bnx2x *bp, u8 pretend_func_num)
5759{
5760 u32 offset = 0;
5761
5762 if (CHIP_IS_E1(bp))
5763 return;
5764 if (CHIP_IS_E1H(bp) && (pretend_func_num >= E1H_FUNC_MAX))
5765 return;
5766
5767 switch (BP_ABS_FUNC(bp)) {
5768 case 0:
5769 offset = PXP2_REG_PGL_PRETEND_FUNC_F0;
5770 break;
5771 case 1:
5772 offset = PXP2_REG_PGL_PRETEND_FUNC_F1;
5773 break;
5774 case 2:
5775 offset = PXP2_REG_PGL_PRETEND_FUNC_F2;
5776 break;
5777 case 3:
5778 offset = PXP2_REG_PGL_PRETEND_FUNC_F3;
5779 break;
5780 case 4:
5781 offset = PXP2_REG_PGL_PRETEND_FUNC_F4;
5782 break;
5783 case 5:
5784 offset = PXP2_REG_PGL_PRETEND_FUNC_F5;
5785 break;
5786 case 6:
5787 offset = PXP2_REG_PGL_PRETEND_FUNC_F6;
5788 break;
5789 case 7:
5790 offset = PXP2_REG_PGL_PRETEND_FUNC_F7;
5791 break;
5792 default:
5793 return;
5794 }
5795
5796 REG_WR(bp, offset, pretend_func_num);
5797 REG_RD(bp, offset);
5798 DP(NETIF_MSG_HW, "Pretending to func %d\n", pretend_func_num);
5799}
5800
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00005801void bnx2x_pf_disable(struct bnx2x *bp)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005802{
5803 u32 val = REG_RD(bp, IGU_REG_PF_CONFIGURATION);
5804 val &= ~IGU_PF_CONF_FUNC_EN;
5805
5806 REG_WR(bp, IGU_REG_PF_CONFIGURATION, val);
5807 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 0);
5808 REG_WR(bp, CFC_REG_WEAK_ENABLE_PF, 0);
5809}
5810
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005811static inline void bnx2x__common_init_phy(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005812{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005813 u32 shmem_base[2], shmem2_base[2];
5814 shmem_base[0] = bp->common.shmem_base;
5815 shmem2_base[0] = bp->common.shmem2_base;
5816 if (!CHIP_IS_E1x(bp)) {
5817 shmem_base[1] =
5818 SHMEM2_RD(bp, other_shmem_base_addr);
5819 shmem2_base[1] =
5820 SHMEM2_RD(bp, other_shmem2_base_addr);
5821 }
5822 bnx2x_acquire_phy_lock(bp);
5823 bnx2x_common_init_phy(bp, shmem_base, shmem2_base,
5824 bp->common.chip_id);
5825 bnx2x_release_phy_lock(bp);
5826}
5827
5828/**
5829 * bnx2x_init_hw_common - initialize the HW at the COMMON phase.
5830 *
5831 * @bp: driver handle
5832 */
5833static int bnx2x_init_hw_common(struct bnx2x *bp)
5834{
5835 u32 val;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005836
Merav Sicron51c1a582012-03-18 10:33:38 +00005837 DP(NETIF_MSG_HW, "starting common init func %d\n", BP_ABS_FUNC(bp));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005838
David S. Miller823dcd22011-08-20 10:39:12 -07005839 /*
5840 * take the UNDI lock to protect undi_unload flow from accessing
5841 * registers while we're resetting the chip
5842 */
David S. Miller8decf862011-09-22 03:23:13 -04005843 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RESET);
David S. Miller823dcd22011-08-20 10:39:12 -07005844
Eilon Greenstein81f75bb2009-01-22 03:37:31 +00005845 bnx2x_reset_common(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005846 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, 0xffffffff);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005847
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005848 val = 0xfffc;
5849 if (CHIP_IS_E3(bp)) {
5850 val |= MISC_REGISTERS_RESET_REG_2_MSTAT0;
5851 val |= MISC_REGISTERS_RESET_REG_2_MSTAT1;
5852 }
5853 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_SET, val);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005854
David S. Miller8decf862011-09-22 03:23:13 -04005855 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RESET);
David S. Miller823dcd22011-08-20 10:39:12 -07005856
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005857 bnx2x_init_block(bp, BLOCK_MISC, PHASE_COMMON);
5858
5859 if (!CHIP_IS_E1x(bp)) {
5860 u8 abs_func_id;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005861
5862 /**
5863 * 4-port mode or 2-port mode we need to turn of master-enable
5864 * for everyone, after that, turn it back on for self.
5865 * so, we disregard multi-function or not, and always disable
5866 * for all functions on the given path, this means 0,2,4,6 for
5867 * path 0 and 1,3,5,7 for path 1
5868 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005869 for (abs_func_id = BP_PATH(bp);
5870 abs_func_id < E2_FUNC_MAX*2; abs_func_id += 2) {
5871 if (abs_func_id == BP_ABS_FUNC(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005872 REG_WR(bp,
5873 PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER,
5874 1);
5875 continue;
5876 }
5877
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005878 bnx2x_pretend_func(bp, abs_func_id);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005879 /* clear pf enable */
5880 bnx2x_pf_disable(bp);
5881 bnx2x_pretend_func(bp, BP_ABS_FUNC(bp));
5882 }
5883 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005884
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005885 bnx2x_init_block(bp, BLOCK_PXP, PHASE_COMMON);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005886 if (CHIP_IS_E1(bp)) {
5887 /* enable HW interrupt from PXP on USDM overflow
5888 bit 16 on INT_MASK_0 */
5889 REG_WR(bp, PXP_REG_PXP_INT_MASK_0, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005890 }
5891
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005892 bnx2x_init_block(bp, BLOCK_PXP2, PHASE_COMMON);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005893 bnx2x_init_pxp(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005894
5895#ifdef __BIG_ENDIAN
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005896 REG_WR(bp, PXP2_REG_RQ_QM_ENDIAN_M, 1);
5897 REG_WR(bp, PXP2_REG_RQ_TM_ENDIAN_M, 1);
5898 REG_WR(bp, PXP2_REG_RQ_SRC_ENDIAN_M, 1);
5899 REG_WR(bp, PXP2_REG_RQ_CDU_ENDIAN_M, 1);
5900 REG_WR(bp, PXP2_REG_RQ_DBG_ENDIAN_M, 1);
Eilon Greenstein8badd272009-02-12 08:36:15 +00005901 /* make sure this value is 0 */
5902 REG_WR(bp, PXP2_REG_RQ_HC_ENDIAN_M, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005903
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005904/* REG_WR(bp, PXP2_REG_RD_PBF_SWAP_MODE, 1); */
5905 REG_WR(bp, PXP2_REG_RD_QM_SWAP_MODE, 1);
5906 REG_WR(bp, PXP2_REG_RD_TM_SWAP_MODE, 1);
5907 REG_WR(bp, PXP2_REG_RD_SRC_SWAP_MODE, 1);
5908 REG_WR(bp, PXP2_REG_RD_CDURD_SWAP_MODE, 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005909#endif
5910
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005911 bnx2x_ilt_init_page_size(bp, INITOP_SET);
5912
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005913 if (CHIP_REV_IS_FPGA(bp) && CHIP_IS_E1H(bp))
5914 REG_WR(bp, PXP2_REG_PGL_TAGS_LIMIT, 0x1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005915
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005916 /* let the HW do it's magic ... */
5917 msleep(100);
5918 /* finish PXP init */
5919 val = REG_RD(bp, PXP2_REG_RQ_CFG_DONE);
5920 if (val != 1) {
5921 BNX2X_ERR("PXP2 CFG failed\n");
5922 return -EBUSY;
5923 }
5924 val = REG_RD(bp, PXP2_REG_RD_INIT_DONE);
5925 if (val != 1) {
5926 BNX2X_ERR("PXP2 RD_INIT failed\n");
5927 return -EBUSY;
5928 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005929
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005930 /* Timers bug workaround E2 only. We need to set the entire ILT to
5931 * have entries with value "0" and valid bit on.
5932 * This needs to be done by the first PF that is loaded in a path
5933 * (i.e. common phase)
5934 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005935 if (!CHIP_IS_E1x(bp)) {
5936/* In E2 there is a bug in the timers block that can cause function 6 / 7
5937 * (i.e. vnic3) to start even if it is marked as "scan-off".
5938 * This occurs when a different function (func2,3) is being marked
5939 * as "scan-off". Real-life scenario for example: if a driver is being
5940 * load-unloaded while func6,7 are down. This will cause the timer to access
5941 * the ilt, translate to a logical address and send a request to read/write.
5942 * Since the ilt for the function that is down is not valid, this will cause
5943 * a translation error which is unrecoverable.
5944 * The Workaround is intended to make sure that when this happens nothing fatal
5945 * will occur. The workaround:
5946 * 1. First PF driver which loads on a path will:
5947 * a. After taking the chip out of reset, by using pretend,
5948 * it will write "0" to the following registers of
5949 * the other vnics.
5950 * REG_WR(pdev, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 0);
5951 * REG_WR(pdev, CFC_REG_WEAK_ENABLE_PF,0);
5952 * REG_WR(pdev, CFC_REG_STRONG_ENABLE_PF,0);
5953 * And for itself it will write '1' to
5954 * PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER to enable
5955 * dmae-operations (writing to pram for example.)
5956 * note: can be done for only function 6,7 but cleaner this
5957 * way.
5958 * b. Write zero+valid to the entire ILT.
5959 * c. Init the first_timers_ilt_entry, last_timers_ilt_entry of
5960 * VNIC3 (of that port). The range allocated will be the
5961 * entire ILT. This is needed to prevent ILT range error.
5962 * 2. Any PF driver load flow:
5963 * a. ILT update with the physical addresses of the allocated
5964 * logical pages.
5965 * b. Wait 20msec. - note that this timeout is needed to make
5966 * sure there are no requests in one of the PXP internal
5967 * queues with "old" ILT addresses.
5968 * c. PF enable in the PGLC.
5969 * d. Clear the was_error of the PF in the PGLC. (could have
5970 * occured while driver was down)
5971 * e. PF enable in the CFC (WEAK + STRONG)
5972 * f. Timers scan enable
5973 * 3. PF driver unload flow:
5974 * a. Clear the Timers scan_en.
5975 * b. Polling for scan_on=0 for that PF.
5976 * c. Clear the PF enable bit in the PXP.
5977 * d. Clear the PF enable in the CFC (WEAK + STRONG)
5978 * e. Write zero+valid to all ILT entries (The valid bit must
5979 * stay set)
5980 * f. If this is VNIC 3 of a port then also init
5981 * first_timers_ilt_entry to zero and last_timers_ilt_entry
5982 * to the last enrty in the ILT.
5983 *
5984 * Notes:
5985 * Currently the PF error in the PGLC is non recoverable.
5986 * In the future the there will be a recovery routine for this error.
5987 * Currently attention is masked.
5988 * Having an MCP lock on the load/unload process does not guarantee that
5989 * there is no Timer disable during Func6/7 enable. This is because the
5990 * Timers scan is currently being cleared by the MCP on FLR.
5991 * Step 2.d can be done only for PF6/7 and the driver can also check if
5992 * there is error before clearing it. But the flow above is simpler and
5993 * more general.
5994 * All ILT entries are written by zero+valid and not just PF6/7
5995 * ILT entries since in the future the ILT entries allocation for
5996 * PF-s might be dynamic.
5997 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005998 struct ilt_client_info ilt_cli;
5999 struct bnx2x_ilt ilt;
6000 memset(&ilt_cli, 0, sizeof(struct ilt_client_info));
6001 memset(&ilt, 0, sizeof(struct bnx2x_ilt));
6002
Uwe Kleine-Königb5950762010-11-01 15:38:34 -04006003 /* initialize dummy TM client */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006004 ilt_cli.start = 0;
6005 ilt_cli.end = ILT_NUM_PAGE_ENTRIES - 1;
6006 ilt_cli.client_num = ILT_CLIENT_TM;
6007
6008 /* Step 1: set zeroes to all ilt page entries with valid bit on
6009 * Step 2: set the timers first/last ilt entry to point
6010 * to the entire range to prevent ILT range error for 3rd/4th
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006011 * vnic (this code assumes existance of the vnic)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006012 *
6013 * both steps performed by call to bnx2x_ilt_client_init_op()
6014 * with dummy TM client
6015 *
6016 * we must use pretend since PXP2_REG_RQ_##blk##_FIRST_ILT
6017 * and his brother are split registers
6018 */
6019 bnx2x_pretend_func(bp, (BP_PATH(bp) + 6));
6020 bnx2x_ilt_client_init_op_ilt(bp, &ilt, &ilt_cli, INITOP_CLEAR);
6021 bnx2x_pretend_func(bp, BP_ABS_FUNC(bp));
6022
6023 REG_WR(bp, PXP2_REG_RQ_DRAM_ALIGN, BNX2X_PXP_DRAM_ALIGN);
6024 REG_WR(bp, PXP2_REG_RQ_DRAM_ALIGN_RD, BNX2X_PXP_DRAM_ALIGN);
6025 REG_WR(bp, PXP2_REG_RQ_DRAM_ALIGN_SEL, 1);
6026 }
6027
6028
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006029 REG_WR(bp, PXP2_REG_RQ_DISABLE_INPUTS, 0);
6030 REG_WR(bp, PXP2_REG_RD_DISABLE_INPUTS, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006031
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006032 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006033 int factor = CHIP_REV_IS_EMUL(bp) ? 1000 :
6034 (CHIP_REV_IS_FPGA(bp) ? 400 : 0);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006035 bnx2x_init_block(bp, BLOCK_PGLUE_B, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006036
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006037 bnx2x_init_block(bp, BLOCK_ATC, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006038
6039 /* let the HW do it's magic ... */
6040 do {
6041 msleep(200);
6042 val = REG_RD(bp, ATC_REG_ATC_INIT_DONE);
6043 } while (factor-- && (val != 1));
6044
6045 if (val != 1) {
6046 BNX2X_ERR("ATC_INIT failed\n");
6047 return -EBUSY;
6048 }
6049 }
6050
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006051 bnx2x_init_block(bp, BLOCK_DMAE, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006052
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006053 /* clean the DMAE memory */
6054 bp->dmae_ready = 1;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006055 bnx2x_init_fill(bp, TSEM_REG_PRAM, 0, 8, 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006056
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006057 bnx2x_init_block(bp, BLOCK_TCM, PHASE_COMMON);
6058
6059 bnx2x_init_block(bp, BLOCK_UCM, PHASE_COMMON);
6060
6061 bnx2x_init_block(bp, BLOCK_CCM, PHASE_COMMON);
6062
6063 bnx2x_init_block(bp, BLOCK_XCM, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006064
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006065 bnx2x_read_dmae(bp, XSEM_REG_PASSIVE_BUFFER, 3);
6066 bnx2x_read_dmae(bp, CSEM_REG_PASSIVE_BUFFER, 3);
6067 bnx2x_read_dmae(bp, TSEM_REG_PASSIVE_BUFFER, 3);
6068 bnx2x_read_dmae(bp, USEM_REG_PASSIVE_BUFFER, 3);
6069
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006070 bnx2x_init_block(bp, BLOCK_QM, PHASE_COMMON);
Michael Chan37b091b2009-10-10 13:46:55 +00006071
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00006072
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006073 /* QM queues pointers table */
6074 bnx2x_qm_init_ptr_table(bp, bp->qm_cid_count, INITOP_SET);
Michael Chan37b091b2009-10-10 13:46:55 +00006075
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006076 /* soft reset pulse */
6077 REG_WR(bp, QM_REG_SOFT_RESET, 1);
6078 REG_WR(bp, QM_REG_SOFT_RESET, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006079
Michael Chan37b091b2009-10-10 13:46:55 +00006080#ifdef BCM_CNIC
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006081 bnx2x_init_block(bp, BLOCK_TM, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006082#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006083
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006084 bnx2x_init_block(bp, BLOCK_DORQ, PHASE_COMMON);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006085 REG_WR(bp, DORQ_REG_DPM_CID_OFST, BNX2X_DB_SHIFT);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006086 if (!CHIP_REV_IS_SLOW(bp))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006087 /* enable hw interrupt from doorbell Q */
6088 REG_WR(bp, DORQ_REG_DORQ_INT_MASK, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006089
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006090 bnx2x_init_block(bp, BLOCK_BRB1, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006091
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006092 bnx2x_init_block(bp, BLOCK_PRS, PHASE_COMMON);
Eilon Greenstein26c8fa42009-01-14 21:29:55 -08006093 REG_WR(bp, PRS_REG_A_PRSU_20, 0xf);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00006094
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006095 if (!CHIP_IS_E1(bp))
6096 REG_WR(bp, PRS_REG_E1HOV_MODE, bp->path_has_ovlan);
6097
6098 if (!CHIP_IS_E1x(bp) && !CHIP_IS_E3B0(bp))
6099 /* Bit-map indicating which L2 hdrs may appear
6100 * after the basic Ethernet header
6101 */
6102 REG_WR(bp, PRS_REG_HDRS_AFTER_BASIC,
6103 bp->path_has_ovlan ? 7 : 6);
6104
6105 bnx2x_init_block(bp, BLOCK_TSDM, PHASE_COMMON);
6106 bnx2x_init_block(bp, BLOCK_CSDM, PHASE_COMMON);
6107 bnx2x_init_block(bp, BLOCK_USDM, PHASE_COMMON);
6108 bnx2x_init_block(bp, BLOCK_XSDM, PHASE_COMMON);
6109
6110 if (!CHIP_IS_E1x(bp)) {
6111 /* reset VFC memories */
6112 REG_WR(bp, TSEM_REG_FAST_MEMORY + VFC_REG_MEMORIES_RST,
6113 VFC_MEMORIES_RST_REG_CAM_RST |
6114 VFC_MEMORIES_RST_REG_RAM_RST);
6115 REG_WR(bp, XSEM_REG_FAST_MEMORY + VFC_REG_MEMORIES_RST,
6116 VFC_MEMORIES_RST_REG_CAM_RST |
6117 VFC_MEMORIES_RST_REG_RAM_RST);
6118
6119 msleep(20);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006120 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006121
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006122 bnx2x_init_block(bp, BLOCK_TSEM, PHASE_COMMON);
6123 bnx2x_init_block(bp, BLOCK_USEM, PHASE_COMMON);
6124 bnx2x_init_block(bp, BLOCK_CSEM, PHASE_COMMON);
6125 bnx2x_init_block(bp, BLOCK_XSEM, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006126
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006127 /* sync semi rtc */
6128 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR,
6129 0x80000000);
6130 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET,
6131 0x80000000);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006132
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006133 bnx2x_init_block(bp, BLOCK_UPB, PHASE_COMMON);
6134 bnx2x_init_block(bp, BLOCK_XPB, PHASE_COMMON);
6135 bnx2x_init_block(bp, BLOCK_PBF, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006136
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006137 if (!CHIP_IS_E1x(bp))
6138 REG_WR(bp, PBF_REG_HDRS_AFTER_BASIC,
6139 bp->path_has_ovlan ? 7 : 6);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006140
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006141 REG_WR(bp, SRC_REG_SOFT_RST, 1);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00006142
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006143 bnx2x_init_block(bp, BLOCK_SRC, PHASE_COMMON);
6144
Michael Chan37b091b2009-10-10 13:46:55 +00006145#ifdef BCM_CNIC
6146 REG_WR(bp, SRC_REG_KEYSEARCH_0, 0x63285672);
6147 REG_WR(bp, SRC_REG_KEYSEARCH_1, 0x24b8f2cc);
6148 REG_WR(bp, SRC_REG_KEYSEARCH_2, 0x223aef9b);
6149 REG_WR(bp, SRC_REG_KEYSEARCH_3, 0x26001e3a);
6150 REG_WR(bp, SRC_REG_KEYSEARCH_4, 0x7ae91116);
6151 REG_WR(bp, SRC_REG_KEYSEARCH_5, 0x5ce5230b);
6152 REG_WR(bp, SRC_REG_KEYSEARCH_6, 0x298d8adf);
6153 REG_WR(bp, SRC_REG_KEYSEARCH_7, 0x6eb0ff09);
6154 REG_WR(bp, SRC_REG_KEYSEARCH_8, 0x1830f82f);
6155 REG_WR(bp, SRC_REG_KEYSEARCH_9, 0x01e46be7);
6156#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006157 REG_WR(bp, SRC_REG_SOFT_RST, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006158
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006159 if (sizeof(union cdu_context) != 1024)
6160 /* we currently assume that a context is 1024 bytes */
Merav Sicron51c1a582012-03-18 10:33:38 +00006161 dev_alert(&bp->pdev->dev,
6162 "please adjust the size of cdu_context(%ld)\n",
6163 (long)sizeof(union cdu_context));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006164
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006165 bnx2x_init_block(bp, BLOCK_CDU, PHASE_COMMON);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006166 val = (4 << 24) + (0 << 12) + 1024;
6167 REG_WR(bp, CDU_REG_CDU_GLOBAL_PARAMS, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006168
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006169 bnx2x_init_block(bp, BLOCK_CFC, PHASE_COMMON);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006170 REG_WR(bp, CFC_REG_INIT_REG, 0x7FF);
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08006171 /* enable context validation interrupt from CFC */
6172 REG_WR(bp, CFC_REG_CFC_INT_MASK, 0);
6173
6174 /* set the thresholds to prevent CFC/CDU race */
6175 REG_WR(bp, CFC_REG_DEBUG0, 0x20020000);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006176
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006177 bnx2x_init_block(bp, BLOCK_HC, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006178
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006179 if (!CHIP_IS_E1x(bp) && BP_NOMCP(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006180 REG_WR(bp, IGU_REG_RESET_MEMORIES, 0x36);
6181
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006182 bnx2x_init_block(bp, BLOCK_IGU, PHASE_COMMON);
6183 bnx2x_init_block(bp, BLOCK_MISC_AEU, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006184
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006185 /* Reset PCIE errors for debug */
6186 REG_WR(bp, 0x2814, 0xffffffff);
6187 REG_WR(bp, 0x3820, 0xffffffff);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006188
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006189 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006190 REG_WR(bp, PCICFG_OFFSET + PXPCS_TL_CONTROL_5,
6191 (PXPCS_TL_CONTROL_5_ERR_UNSPPORT1 |
6192 PXPCS_TL_CONTROL_5_ERR_UNSPPORT));
6193 REG_WR(bp, PCICFG_OFFSET + PXPCS_TL_FUNC345_STAT,
6194 (PXPCS_TL_FUNC345_STAT_ERR_UNSPPORT4 |
6195 PXPCS_TL_FUNC345_STAT_ERR_UNSPPORT3 |
6196 PXPCS_TL_FUNC345_STAT_ERR_UNSPPORT2));
6197 REG_WR(bp, PCICFG_OFFSET + PXPCS_TL_FUNC678_STAT,
6198 (PXPCS_TL_FUNC678_STAT_ERR_UNSPPORT7 |
6199 PXPCS_TL_FUNC678_STAT_ERR_UNSPPORT6 |
6200 PXPCS_TL_FUNC678_STAT_ERR_UNSPPORT5));
6201 }
6202
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006203 bnx2x_init_block(bp, BLOCK_NIG, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006204 if (!CHIP_IS_E1(bp)) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006205 /* in E3 this done in per-port section */
6206 if (!CHIP_IS_E3(bp))
6207 REG_WR(bp, NIG_REG_LLH_MF_MODE, IS_MF(bp));
6208 }
6209 if (CHIP_IS_E1H(bp))
6210 /* not applicable for E2 (and above ...) */
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08006211 REG_WR(bp, NIG_REG_LLH_E1HOV_MODE, IS_MF_SD(bp));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006212
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006213 if (CHIP_REV_IS_SLOW(bp))
6214 msleep(200);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006215
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006216 /* finish CFC init */
6217 val = reg_poll(bp, CFC_REG_LL_INIT_DONE, 1, 100, 10);
6218 if (val != 1) {
6219 BNX2X_ERR("CFC LL_INIT failed\n");
6220 return -EBUSY;
6221 }
6222 val = reg_poll(bp, CFC_REG_AC_INIT_DONE, 1, 100, 10);
6223 if (val != 1) {
6224 BNX2X_ERR("CFC AC_INIT failed\n");
6225 return -EBUSY;
6226 }
6227 val = reg_poll(bp, CFC_REG_CAM_INIT_DONE, 1, 100, 10);
6228 if (val != 1) {
6229 BNX2X_ERR("CFC CAM_INIT failed\n");
6230 return -EBUSY;
6231 }
6232 REG_WR(bp, CFC_REG_DEBUG0, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006233
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006234 if (CHIP_IS_E1(bp)) {
6235 /* read NIG statistic
6236 to see if this is our first up since powerup */
6237 bnx2x_read_dmae(bp, NIG_REG_STAT2_BRB_OCTET, 2);
6238 val = *bnx2x_sp(bp, wb_data[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006239
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006240 /* do internal memory self test */
6241 if ((val == 0) && bnx2x_int_mem_test(bp)) {
6242 BNX2X_ERR("internal mem self test failed\n");
6243 return -EBUSY;
6244 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006245 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006246
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006247 bnx2x_setup_fan_failure_detection(bp);
6248
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006249 /* clear PXP2 attentions */
6250 REG_RD(bp, PXP2_REG_PXP2_INT_STS_CLR_0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006251
Vladislav Zolotarov4a33bc02011-01-09 02:20:04 +00006252 bnx2x_enable_blocks_attention(bp);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00006253 bnx2x_enable_blocks_parity(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006254
Yaniv Rosner6bbca912008-08-13 15:57:28 -07006255 if (!BP_NOMCP(bp)) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006256 if (CHIP_IS_E1x(bp))
6257 bnx2x__common_init_phy(bp);
Yaniv Rosner6bbca912008-08-13 15:57:28 -07006258 } else
6259 BNX2X_ERR("Bootcode is missing - can not initialize link\n");
6260
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006261 return 0;
6262}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006263
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006264/**
6265 * bnx2x_init_hw_common_chip - init HW at the COMMON_CHIP phase.
6266 *
6267 * @bp: driver handle
6268 */
6269static int bnx2x_init_hw_common_chip(struct bnx2x *bp)
6270{
6271 int rc = bnx2x_init_hw_common(bp);
6272
6273 if (rc)
6274 return rc;
6275
6276 /* In E2 2-PORT mode, same ext phy is used for the two paths */
6277 if (!BP_NOMCP(bp))
6278 bnx2x__common_init_phy(bp);
6279
6280 return 0;
6281}
6282
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006283static int bnx2x_init_hw_port(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006284{
6285 int port = BP_PORT(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006286 int init_phase = port ? PHASE_PORT1 : PHASE_PORT0;
Eilon Greenstein1c063282009-02-12 08:36:43 +00006287 u32 low, high;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006288 u32 val;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006289
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006290 bnx2x__link_reset(bp);
6291
Merav Sicron51c1a582012-03-18 10:33:38 +00006292 DP(NETIF_MSG_HW, "starting port init port %d\n", port);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006293
6294 REG_WR(bp, NIG_REG_MASK_INTERRUPT_PORT0 + port*4, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006295
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006296 bnx2x_init_block(bp, BLOCK_MISC, init_phase);
6297 bnx2x_init_block(bp, BLOCK_PXP, init_phase);
6298 bnx2x_init_block(bp, BLOCK_PXP2, init_phase);
Eilon Greensteinca003922009-08-12 22:53:28 -07006299
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006300 /* Timers bug workaround: disables the pf_master bit in pglue at
6301 * common phase, we need to enable it here before any dmae access are
6302 * attempted. Therefore we manually added the enable-master to the
6303 * port phase (it also happens in the function phase)
6304 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006305 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006306 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 1);
6307
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006308 bnx2x_init_block(bp, BLOCK_ATC, init_phase);
6309 bnx2x_init_block(bp, BLOCK_DMAE, init_phase);
6310 bnx2x_init_block(bp, BLOCK_PGLUE_B, init_phase);
6311 bnx2x_init_block(bp, BLOCK_QM, init_phase);
6312
6313 bnx2x_init_block(bp, BLOCK_TCM, init_phase);
6314 bnx2x_init_block(bp, BLOCK_UCM, init_phase);
6315 bnx2x_init_block(bp, BLOCK_CCM, init_phase);
6316 bnx2x_init_block(bp, BLOCK_XCM, init_phase);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006317
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006318 /* QM cid (connection) count */
6319 bnx2x_qm_init_cid_count(bp, bp->qm_cid_count, INITOP_SET);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006320
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006321#ifdef BCM_CNIC
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006322 bnx2x_init_block(bp, BLOCK_TM, init_phase);
Michael Chan37b091b2009-10-10 13:46:55 +00006323 REG_WR(bp, TM_REG_LIN0_SCAN_TIME + port*4, 20);
6324 REG_WR(bp, TM_REG_LIN0_MAX_ACTIVE_CID + port*4, 31);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006325#endif
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00006326
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006327 bnx2x_init_block(bp, BLOCK_DORQ, init_phase);
Eilon Greenstein1c063282009-02-12 08:36:43 +00006328
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006329 if (CHIP_IS_E1(bp) || CHIP_IS_E1H(bp)) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006330 bnx2x_init_block(bp, BLOCK_BRB1, init_phase);
6331
6332 if (IS_MF(bp))
6333 low = ((bp->flags & ONE_PORT_FLAG) ? 160 : 246);
6334 else if (bp->dev->mtu > 4096) {
6335 if (bp->flags & ONE_PORT_FLAG)
6336 low = 160;
6337 else {
6338 val = bp->dev->mtu;
6339 /* (24*1024 + val*4)/256 */
6340 low = 96 + (val/64) +
6341 ((val % 64) ? 1 : 0);
6342 }
6343 } else
6344 low = ((bp->flags & ONE_PORT_FLAG) ? 80 : 160);
6345 high = low + 56; /* 14*1024/256 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006346 REG_WR(bp, BRB1_REG_PAUSE_LOW_THRESHOLD_0 + port*4, low);
6347 REG_WR(bp, BRB1_REG_PAUSE_HIGH_THRESHOLD_0 + port*4, high);
6348 }
6349
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006350 if (CHIP_MODE_IS_4_PORT(bp))
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006351 REG_WR(bp, (BP_PORT(bp) ?
6352 BRB1_REG_MAC_GUARANTIED_1 :
6353 BRB1_REG_MAC_GUARANTIED_0), 40);
Eilon Greenstein356e2382009-02-12 08:38:32 +00006354
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006355
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006356 bnx2x_init_block(bp, BLOCK_PRS, init_phase);
6357 if (CHIP_IS_E3B0(bp))
6358 /* Ovlan exists only if we are in multi-function +
6359 * switch-dependent mode, in switch-independent there
6360 * is no ovlan headers
6361 */
6362 REG_WR(bp, BP_PORT(bp) ?
6363 PRS_REG_HDRS_AFTER_BASIC_PORT_1 :
6364 PRS_REG_HDRS_AFTER_BASIC_PORT_0,
6365 (bp->path_has_ovlan ? 7 : 6));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006366
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006367 bnx2x_init_block(bp, BLOCK_TSDM, init_phase);
6368 bnx2x_init_block(bp, BLOCK_CSDM, init_phase);
6369 bnx2x_init_block(bp, BLOCK_USDM, init_phase);
6370 bnx2x_init_block(bp, BLOCK_XSDM, init_phase);
6371
6372 bnx2x_init_block(bp, BLOCK_TSEM, init_phase);
6373 bnx2x_init_block(bp, BLOCK_USEM, init_phase);
6374 bnx2x_init_block(bp, BLOCK_CSEM, init_phase);
6375 bnx2x_init_block(bp, BLOCK_XSEM, init_phase);
6376
6377 bnx2x_init_block(bp, BLOCK_UPB, init_phase);
6378 bnx2x_init_block(bp, BLOCK_XPB, init_phase);
6379
6380 bnx2x_init_block(bp, BLOCK_PBF, init_phase);
6381
6382 if (CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006383 /* configure PBF to work without PAUSE mtu 9000 */
6384 REG_WR(bp, PBF_REG_P0_PAUSE_ENABLE + port*4, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006385
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006386 /* update threshold */
6387 REG_WR(bp, PBF_REG_P0_ARB_THRSH + port*4, (9040/16));
6388 /* update init credit */
6389 REG_WR(bp, PBF_REG_P0_INIT_CRD + port*4, (9040/16) + 553 - 22);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006390
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006391 /* probe changes */
6392 REG_WR(bp, PBF_REG_INIT_P0 + port*4, 1);
6393 udelay(50);
6394 REG_WR(bp, PBF_REG_INIT_P0 + port*4, 0);
6395 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006396
Michael Chan37b091b2009-10-10 13:46:55 +00006397#ifdef BCM_CNIC
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006398 bnx2x_init_block(bp, BLOCK_SRC, init_phase);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006399#endif
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006400 bnx2x_init_block(bp, BLOCK_CDU, init_phase);
6401 bnx2x_init_block(bp, BLOCK_CFC, init_phase);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006402
6403 if (CHIP_IS_E1(bp)) {
6404 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, 0);
6405 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, 0);
6406 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006407 bnx2x_init_block(bp, BLOCK_HC, init_phase);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006408
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006409 bnx2x_init_block(bp, BLOCK_IGU, init_phase);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006410
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006411 bnx2x_init_block(bp, BLOCK_MISC_AEU, init_phase);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006412 /* init aeu_mask_attn_func_0/1:
6413 * - SF mode: bits 3-7 are masked. only bits 0-2 are in use
6414 * - MF mode: bit 3 is masked. bits 0-2 are in use as in SF
6415 * bits 4-7 are used for "per vn group attention" */
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00006416 val = IS_MF(bp) ? 0xF7 : 0x7;
6417 /* Enable DCBX attention for all but E1 */
6418 val |= CHIP_IS_E1(bp) ? 0 : 0x10;
6419 REG_WR(bp, MISC_REG_AEU_MASK_ATTN_FUNC_0 + port*4, val);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006420
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006421 bnx2x_init_block(bp, BLOCK_NIG, init_phase);
Eilon Greenstein356e2382009-02-12 08:38:32 +00006422
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006423 if (!CHIP_IS_E1x(bp)) {
6424 /* Bit-map indicating which L2 hdrs may appear after the
6425 * basic Ethernet header
6426 */
6427 REG_WR(bp, BP_PORT(bp) ?
6428 NIG_REG_P1_HDRS_AFTER_BASIC :
6429 NIG_REG_P0_HDRS_AFTER_BASIC,
6430 IS_MF_SD(bp) ? 7 : 6);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006431
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006432 if (CHIP_IS_E3(bp))
6433 REG_WR(bp, BP_PORT(bp) ?
6434 NIG_REG_LLH1_MF_MODE :
6435 NIG_REG_LLH_MF_MODE, IS_MF(bp));
6436 }
6437 if (!CHIP_IS_E3(bp))
6438 REG_WR(bp, NIG_REG_XGXS_SERDES0_MODE_SEL + port*4, 1);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006439
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006440 if (!CHIP_IS_E1(bp)) {
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00006441 /* 0x2 disable mf_ov, 0x1 enable */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006442 REG_WR(bp, NIG_REG_LLH0_BRB1_DRV_MASK_MF + port*4,
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08006443 (IS_MF_SD(bp) ? 0x1 : 0x2));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006444
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006445 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006446 val = 0;
6447 switch (bp->mf_mode) {
6448 case MULTI_FUNCTION_SD:
6449 val = 1;
6450 break;
6451 case MULTI_FUNCTION_SI:
6452 val = 2;
6453 break;
6454 }
6455
6456 REG_WR(bp, (BP_PORT(bp) ? NIG_REG_LLH1_CLS_TYPE :
6457 NIG_REG_LLH0_CLS_TYPE), val);
6458 }
Eilon Greenstein1c063282009-02-12 08:36:43 +00006459 {
6460 REG_WR(bp, NIG_REG_LLFC_ENABLE_0 + port*4, 0);
6461 REG_WR(bp, NIG_REG_LLFC_OUT_EN_0 + port*4, 0);
6462 REG_WR(bp, NIG_REG_PAUSE_ENABLE_0 + port*4, 1);
6463 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006464 }
6465
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006466
6467 /* If SPIO5 is set to generate interrupts, enable it for this port */
6468 val = REG_RD(bp, MISC_REG_SPIO_EVENT_EN);
6469 if (val & (1 << MISC_REGISTERS_SPIO_5)) {
Eilon Greenstein4d295db2009-07-21 05:47:47 +00006470 u32 reg_addr = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0 :
6471 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0);
6472 val = REG_RD(bp, reg_addr);
Eliezer Tamirf1410642008-02-28 11:51:50 -08006473 val |= AEU_INPUTS_ATTN_BITS_SPIO5;
Eilon Greenstein4d295db2009-07-21 05:47:47 +00006474 REG_WR(bp, reg_addr, val);
Eliezer Tamirf1410642008-02-28 11:51:50 -08006475 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006476
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006477 return 0;
6478}
6479
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006480static void bnx2x_ilt_wr(struct bnx2x *bp, u32 index, dma_addr_t addr)
6481{
6482 int reg;
Yuval Mintz32d68de2012-04-03 18:41:24 +00006483 u32 wb_write[2];
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006484
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006485 if (CHIP_IS_E1(bp))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006486 reg = PXP2_REG_RQ_ONCHIP_AT + index*8;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006487 else
6488 reg = PXP2_REG_RQ_ONCHIP_AT_B0 + index*8;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006489
Yuval Mintz32d68de2012-04-03 18:41:24 +00006490 wb_write[0] = ONCHIP_ADDR1(addr);
6491 wb_write[1] = ONCHIP_ADDR2(addr);
6492 REG_WR_DMAE(bp, reg, wb_write, 2);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006493}
6494
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006495static inline void bnx2x_igu_clear_sb(struct bnx2x *bp, u8 idu_sb_id)
6496{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006497 bnx2x_igu_clear_sb_gen(bp, BP_FUNC(bp), idu_sb_id, true /*PF*/);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006498}
6499
6500static inline void bnx2x_clear_func_ilt(struct bnx2x *bp, u32 func)
6501{
6502 u32 i, base = FUNC_ILT_BASE(func);
6503 for (i = base; i < base + ILT_PER_FUNC; i++)
6504 bnx2x_ilt_wr(bp, i, 0);
6505}
6506
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006507static int bnx2x_init_hw_func(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006508{
6509 int port = BP_PORT(bp);
6510 int func = BP_FUNC(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006511 int init_phase = PHASE_PF0 + func;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006512 struct bnx2x_ilt *ilt = BP_ILT(bp);
6513 u16 cdu_ilt_start;
Eilon Greenstein8badd272009-02-12 08:36:15 +00006514 u32 addr, val;
Vladislav Zolotarovf4a66892010-10-19 05:13:09 +00006515 u32 main_mem_base, main_mem_size, main_mem_prty_clr;
Ariel Elior89db4ad2012-01-26 06:01:48 +00006516 int i, main_mem_width, rc;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006517
Merav Sicron51c1a582012-03-18 10:33:38 +00006518 DP(NETIF_MSG_HW, "starting func init func %d\n", func);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006519
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006520 /* FLR cleanup - hmmm */
Ariel Elior89db4ad2012-01-26 06:01:48 +00006521 if (!CHIP_IS_E1x(bp)) {
6522 rc = bnx2x_pf_flr_clnup(bp);
6523 if (rc)
6524 return rc;
6525 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006526
Eilon Greenstein8badd272009-02-12 08:36:15 +00006527 /* set MSI reconfigure capability */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006528 if (bp->common.int_block == INT_BLOCK_HC) {
6529 addr = (port ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0);
6530 val = REG_RD(bp, addr);
6531 val |= HC_CONFIG_0_REG_MSI_ATTN_EN_0;
6532 REG_WR(bp, addr, val);
6533 }
Eilon Greenstein8badd272009-02-12 08:36:15 +00006534
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006535 bnx2x_init_block(bp, BLOCK_PXP, init_phase);
6536 bnx2x_init_block(bp, BLOCK_PXP2, init_phase);
6537
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006538 ilt = BP_ILT(bp);
6539 cdu_ilt_start = ilt->clients[ILT_CLIENT_CDU].start;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006540
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006541 for (i = 0; i < L2_ILT_LINES(bp); i++) {
6542 ilt->lines[cdu_ilt_start + i].page =
6543 bp->context.vcxt + (ILT_PAGE_CIDS * i);
6544 ilt->lines[cdu_ilt_start + i].page_mapping =
6545 bp->context.cxt_mapping + (CDU_ILT_PAGE_SZ * i);
6546 /* cdu ilt pages are allocated manually so there's no need to
6547 set the size */
6548 }
6549 bnx2x_ilt_init_op(bp, INITOP_SET);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00006550
Michael Chan37b091b2009-10-10 13:46:55 +00006551#ifdef BCM_CNIC
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006552 bnx2x_src_init_t2(bp, bp->t2, bp->t2_mapping, SRC_CONN_NUM);
Michael Chan37b091b2009-10-10 13:46:55 +00006553
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006554 /* T1 hash bits value determines the T1 number of entries */
6555 REG_WR(bp, SRC_REG_NUMBER_HASH_BITS0 + port*4, SRC_HASH_BITS);
Michael Chan37b091b2009-10-10 13:46:55 +00006556#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006557
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006558#ifndef BCM_CNIC
6559 /* set NIC mode */
6560 REG_WR(bp, PRS_REG_NIC_MODE, 1);
6561#endif /* BCM_CNIC */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006562
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006563 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006564 u32 pf_conf = IGU_PF_CONF_FUNC_EN;
6565
6566 /* Turn on a single ISR mode in IGU if driver is going to use
6567 * INT#x or MSI
6568 */
6569 if (!(bp->flags & USING_MSIX_FLAG))
6570 pf_conf |= IGU_PF_CONF_SINGLE_ISR_EN;
6571 /*
6572 * Timers workaround bug: function init part.
6573 * Need to wait 20msec after initializing ILT,
6574 * needed to make sure there are no requests in
6575 * one of the PXP internal queues with "old" ILT addresses
6576 */
6577 msleep(20);
6578 /*
6579 * Master enable - Due to WB DMAE writes performed before this
6580 * register is re-initialized as part of the regular function
6581 * init
6582 */
6583 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 1);
6584 /* Enable the function in IGU */
6585 REG_WR(bp, IGU_REG_PF_CONFIGURATION, pf_conf);
6586 }
6587
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006588 bp->dmae_ready = 1;
6589
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006590 bnx2x_init_block(bp, BLOCK_PGLUE_B, init_phase);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006591
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006592 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006593 REG_WR(bp, PGLUE_B_REG_WAS_ERROR_PF_7_0_CLR, func);
6594
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006595 bnx2x_init_block(bp, BLOCK_ATC, init_phase);
6596 bnx2x_init_block(bp, BLOCK_DMAE, init_phase);
6597 bnx2x_init_block(bp, BLOCK_NIG, init_phase);
6598 bnx2x_init_block(bp, BLOCK_SRC, init_phase);
6599 bnx2x_init_block(bp, BLOCK_MISC, init_phase);
6600 bnx2x_init_block(bp, BLOCK_TCM, init_phase);
6601 bnx2x_init_block(bp, BLOCK_UCM, init_phase);
6602 bnx2x_init_block(bp, BLOCK_CCM, init_phase);
6603 bnx2x_init_block(bp, BLOCK_XCM, init_phase);
6604 bnx2x_init_block(bp, BLOCK_TSEM, init_phase);
6605 bnx2x_init_block(bp, BLOCK_USEM, init_phase);
6606 bnx2x_init_block(bp, BLOCK_CSEM, init_phase);
6607 bnx2x_init_block(bp, BLOCK_XSEM, init_phase);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006608
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006609 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006610 REG_WR(bp, QM_REG_PF_EN, 1);
6611
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006612 if (!CHIP_IS_E1x(bp)) {
6613 REG_WR(bp, TSEM_REG_VFPF_ERR_NUM, BNX2X_MAX_NUM_OF_VFS + func);
6614 REG_WR(bp, USEM_REG_VFPF_ERR_NUM, BNX2X_MAX_NUM_OF_VFS + func);
6615 REG_WR(bp, CSEM_REG_VFPF_ERR_NUM, BNX2X_MAX_NUM_OF_VFS + func);
6616 REG_WR(bp, XSEM_REG_VFPF_ERR_NUM, BNX2X_MAX_NUM_OF_VFS + func);
6617 }
6618 bnx2x_init_block(bp, BLOCK_QM, init_phase);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006619
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006620 bnx2x_init_block(bp, BLOCK_TM, init_phase);
6621 bnx2x_init_block(bp, BLOCK_DORQ, init_phase);
6622 bnx2x_init_block(bp, BLOCK_BRB1, init_phase);
6623 bnx2x_init_block(bp, BLOCK_PRS, init_phase);
6624 bnx2x_init_block(bp, BLOCK_TSDM, init_phase);
6625 bnx2x_init_block(bp, BLOCK_CSDM, init_phase);
6626 bnx2x_init_block(bp, BLOCK_USDM, init_phase);
6627 bnx2x_init_block(bp, BLOCK_XSDM, init_phase);
6628 bnx2x_init_block(bp, BLOCK_UPB, init_phase);
6629 bnx2x_init_block(bp, BLOCK_XPB, init_phase);
6630 bnx2x_init_block(bp, BLOCK_PBF, init_phase);
6631 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006632 REG_WR(bp, PBF_REG_DISABLE_PF, 0);
6633
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006634 bnx2x_init_block(bp, BLOCK_CDU, init_phase);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006635
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006636 bnx2x_init_block(bp, BLOCK_CFC, init_phase);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006637
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006638 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006639 REG_WR(bp, CFC_REG_WEAK_ENABLE_PF, 1);
6640
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00006641 if (IS_MF(bp)) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006642 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 1);
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00006643 REG_WR(bp, NIG_REG_LLH0_FUNC_VLAN_ID + port*8, bp->mf_ov);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006644 }
6645
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006646 bnx2x_init_block(bp, BLOCK_MISC_AEU, init_phase);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006647
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006648 /* HC init per function */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006649 if (bp->common.int_block == INT_BLOCK_HC) {
6650 if (CHIP_IS_E1H(bp)) {
6651 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + func*4, 0);
6652
6653 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, 0);
6654 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, 0);
6655 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006656 bnx2x_init_block(bp, BLOCK_HC, init_phase);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006657
6658 } else {
6659 int num_segs, sb_idx, prod_offset;
6660
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006661 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + func*4, 0);
6662
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006663 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006664 REG_WR(bp, IGU_REG_LEADING_EDGE_LATCH, 0);
6665 REG_WR(bp, IGU_REG_TRAILING_EDGE_LATCH, 0);
6666 }
6667
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006668 bnx2x_init_block(bp, BLOCK_IGU, init_phase);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006669
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006670 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006671 int dsb_idx = 0;
6672 /**
6673 * Producer memory:
6674 * E2 mode: address 0-135 match to the mapping memory;
6675 * 136 - PF0 default prod; 137 - PF1 default prod;
6676 * 138 - PF2 default prod; 139 - PF3 default prod;
6677 * 140 - PF0 attn prod; 141 - PF1 attn prod;
6678 * 142 - PF2 attn prod; 143 - PF3 attn prod;
6679 * 144-147 reserved.
6680 *
6681 * E1.5 mode - In backward compatible mode;
6682 * for non default SB; each even line in the memory
6683 * holds the U producer and each odd line hold
6684 * the C producer. The first 128 producers are for
6685 * NDSB (PF0 - 0-31; PF1 - 32-63 and so on). The last 20
6686 * producers are for the DSB for each PF.
6687 * Each PF has five segments: (the order inside each
6688 * segment is PF0; PF1; PF2; PF3) - 128-131 U prods;
6689 * 132-135 C prods; 136-139 X prods; 140-143 T prods;
6690 * 144-147 attn prods;
6691 */
6692 /* non-default-status-blocks */
6693 num_segs = CHIP_INT_MODE_IS_BC(bp) ?
6694 IGU_BC_NDSB_NUM_SEGS : IGU_NORM_NDSB_NUM_SEGS;
6695 for (sb_idx = 0; sb_idx < bp->igu_sb_cnt; sb_idx++) {
6696 prod_offset = (bp->igu_base_sb + sb_idx) *
6697 num_segs;
6698
6699 for (i = 0; i < num_segs; i++) {
6700 addr = IGU_REG_PROD_CONS_MEMORY +
6701 (prod_offset + i) * 4;
6702 REG_WR(bp, addr, 0);
6703 }
6704 /* send consumer update with value 0 */
6705 bnx2x_ack_sb(bp, bp->igu_base_sb + sb_idx,
6706 USTORM_ID, 0, IGU_INT_NOP, 1);
6707 bnx2x_igu_clear_sb(bp,
6708 bp->igu_base_sb + sb_idx);
6709 }
6710
6711 /* default-status-blocks */
6712 num_segs = CHIP_INT_MODE_IS_BC(bp) ?
6713 IGU_BC_DSB_NUM_SEGS : IGU_NORM_DSB_NUM_SEGS;
6714
6715 if (CHIP_MODE_IS_4_PORT(bp))
6716 dsb_idx = BP_FUNC(bp);
6717 else
David S. Miller8decf862011-09-22 03:23:13 -04006718 dsb_idx = BP_VN(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006719
6720 prod_offset = (CHIP_INT_MODE_IS_BC(bp) ?
6721 IGU_BC_BASE_DSB_PROD + dsb_idx :
6722 IGU_NORM_BASE_DSB_PROD + dsb_idx);
6723
David S. Miller8decf862011-09-22 03:23:13 -04006724 /*
6725 * igu prods come in chunks of E1HVN_MAX (4) -
6726 * does not matters what is the current chip mode
6727 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006728 for (i = 0; i < (num_segs * E1HVN_MAX);
6729 i += E1HVN_MAX) {
6730 addr = IGU_REG_PROD_CONS_MEMORY +
6731 (prod_offset + i)*4;
6732 REG_WR(bp, addr, 0);
6733 }
6734 /* send consumer update with 0 */
6735 if (CHIP_INT_MODE_IS_BC(bp)) {
6736 bnx2x_ack_sb(bp, bp->igu_dsb_id,
6737 USTORM_ID, 0, IGU_INT_NOP, 1);
6738 bnx2x_ack_sb(bp, bp->igu_dsb_id,
6739 CSTORM_ID, 0, IGU_INT_NOP, 1);
6740 bnx2x_ack_sb(bp, bp->igu_dsb_id,
6741 XSTORM_ID, 0, IGU_INT_NOP, 1);
6742 bnx2x_ack_sb(bp, bp->igu_dsb_id,
6743 TSTORM_ID, 0, IGU_INT_NOP, 1);
6744 bnx2x_ack_sb(bp, bp->igu_dsb_id,
6745 ATTENTION_ID, 0, IGU_INT_NOP, 1);
6746 } else {
6747 bnx2x_ack_sb(bp, bp->igu_dsb_id,
6748 USTORM_ID, 0, IGU_INT_NOP, 1);
6749 bnx2x_ack_sb(bp, bp->igu_dsb_id,
6750 ATTENTION_ID, 0, IGU_INT_NOP, 1);
6751 }
6752 bnx2x_igu_clear_sb(bp, bp->igu_dsb_id);
6753
6754 /* !!! these should become driver const once
6755 rf-tool supports split-68 const */
6756 REG_WR(bp, IGU_REG_SB_INT_BEFORE_MASK_LSB, 0);
6757 REG_WR(bp, IGU_REG_SB_INT_BEFORE_MASK_MSB, 0);
6758 REG_WR(bp, IGU_REG_SB_MASK_LSB, 0);
6759 REG_WR(bp, IGU_REG_SB_MASK_MSB, 0);
6760 REG_WR(bp, IGU_REG_PBA_STATUS_LSB, 0);
6761 REG_WR(bp, IGU_REG_PBA_STATUS_MSB, 0);
6762 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006763 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006764
Eliezer Tamirc14423f2008-02-28 11:49:42 -08006765 /* Reset PCIE errors for debug */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006766 REG_WR(bp, 0x2114, 0xffffffff);
6767 REG_WR(bp, 0x2120, 0xffffffff);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006768
Vladislav Zolotarovf4a66892010-10-19 05:13:09 +00006769 if (CHIP_IS_E1x(bp)) {
6770 main_mem_size = HC_REG_MAIN_MEMORY_SIZE / 2; /*dwords*/
6771 main_mem_base = HC_REG_MAIN_MEMORY +
6772 BP_PORT(bp) * (main_mem_size * 4);
6773 main_mem_prty_clr = HC_REG_HC_PRTY_STS_CLR;
6774 main_mem_width = 8;
6775
6776 val = REG_RD(bp, main_mem_prty_clr);
6777 if (val)
Merav Sicron51c1a582012-03-18 10:33:38 +00006778 DP(NETIF_MSG_HW,
6779 "Hmmm... Parity errors in HC block during function init (0x%x)!\n",
6780 val);
Vladislav Zolotarovf4a66892010-10-19 05:13:09 +00006781
6782 /* Clear "false" parity errors in MSI-X table */
6783 for (i = main_mem_base;
6784 i < main_mem_base + main_mem_size * 4;
6785 i += main_mem_width) {
6786 bnx2x_read_dmae(bp, i, main_mem_width / 4);
6787 bnx2x_write_dmae(bp, bnx2x_sp_mapping(bp, wb_data),
6788 i, main_mem_width / 4);
6789 }
6790 /* Clear HC parity attention */
6791 REG_RD(bp, main_mem_prty_clr);
6792 }
6793
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006794#ifdef BNX2X_STOP_ON_ERROR
6795 /* Enable STORMs SP logging */
6796 REG_WR8(bp, BAR_USTRORM_INTMEM +
6797 USTORM_RECORD_SLOW_PATH_OFFSET(BP_FUNC(bp)), 1);
6798 REG_WR8(bp, BAR_TSTRORM_INTMEM +
6799 TSTORM_RECORD_SLOW_PATH_OFFSET(BP_FUNC(bp)), 1);
6800 REG_WR8(bp, BAR_CSTRORM_INTMEM +
6801 CSTORM_RECORD_SLOW_PATH_OFFSET(BP_FUNC(bp)), 1);
6802 REG_WR8(bp, BAR_XSTRORM_INTMEM +
6803 XSTORM_RECORD_SLOW_PATH_OFFSET(BP_FUNC(bp)), 1);
6804#endif
6805
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00006806 bnx2x_phy_probe(&bp->link_params);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00006807
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006808 return 0;
6809}
6810
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006811
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00006812void bnx2x_free_mem(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006813{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006814 /* fastpath */
Dmitry Kravkovb3b83c32011-05-04 23:50:33 +00006815 bnx2x_free_fp_mem(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006816 /* end of fastpath */
6817
6818 BNX2X_PCI_FREE(bp->def_status_blk, bp->def_status_blk_mapping,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006819 sizeof(struct host_sp_status_block));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006820
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006821 BNX2X_PCI_FREE(bp->fw_stats, bp->fw_stats_mapping,
6822 bp->fw_stats_data_sz + bp->fw_stats_req_sz);
6823
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006824 BNX2X_PCI_FREE(bp->slowpath, bp->slowpath_mapping,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006825 sizeof(struct bnx2x_slowpath));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006826
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006827 BNX2X_PCI_FREE(bp->context.vcxt, bp->context.cxt_mapping,
6828 bp->context.size);
6829
6830 bnx2x_ilt_mem_op(bp, ILT_MEMOP_FREE);
6831
6832 BNX2X_FREE(bp->ilt->lines);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00006833
Michael Chan37b091b2009-10-10 13:46:55 +00006834#ifdef BCM_CNIC
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006835 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006836 BNX2X_PCI_FREE(bp->cnic_sb.e2_sb, bp->cnic_sb_mapping,
6837 sizeof(struct host_hc_status_block_e2));
6838 else
6839 BNX2X_PCI_FREE(bp->cnic_sb.e1x_sb, bp->cnic_sb_mapping,
6840 sizeof(struct host_hc_status_block_e1x));
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00006841
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006842 BNX2X_PCI_FREE(bp->t2, bp->t2_mapping, SRC_T2_SZ);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006843#endif
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00006844
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07006845 BNX2X_PCI_FREE(bp->spq, bp->spq_mapping, BCM_PAGE_SIZE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006846
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006847 BNX2X_PCI_FREE(bp->eq_ring, bp->eq_mapping,
6848 BCM_PAGE_SIZE * NUM_EQ_PAGES);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006849}
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006850
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006851static inline int bnx2x_alloc_fw_stats_mem(struct bnx2x *bp)
6852{
6853 int num_groups;
Barak Witkowski50f0a562011-12-05 21:52:23 +00006854 int is_fcoe_stats = NO_FCOE(bp) ? 0 : 1;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006855
Barak Witkowski50f0a562011-12-05 21:52:23 +00006856 /* number of queues for statistics is number of eth queues + FCoE */
6857 u8 num_queue_stats = BNX2X_NUM_ETH_QUEUES(bp) + is_fcoe_stats;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006858
6859 /* Total number of FW statistics requests =
Barak Witkowski50f0a562011-12-05 21:52:23 +00006860 * 1 for port stats + 1 for PF stats + potential 1 for FCoE stats +
6861 * num of queues
6862 */
6863 bp->fw_stats_num = 2 + is_fcoe_stats + num_queue_stats;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006864
6865
6866 /* Request is built from stats_query_header and an array of
6867 * stats_query_cmd_group each of which contains
6868 * STATS_QUERY_CMD_COUNT rules. The real number or requests is
6869 * configured in the stats_query_header.
6870 */
Barak Witkowski50f0a562011-12-05 21:52:23 +00006871 num_groups = ((bp->fw_stats_num) / STATS_QUERY_CMD_COUNT) +
6872 (((bp->fw_stats_num) % STATS_QUERY_CMD_COUNT) ? 1 : 0);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006873
6874 bp->fw_stats_req_sz = sizeof(struct stats_query_header) +
6875 num_groups * sizeof(struct stats_query_cmd_group);
6876
6877 /* Data for statistics requests + stats_conter
6878 *
6879 * stats_counter holds per-STORM counters that are incremented
6880 * when STORM has finished with the current request.
Barak Witkowski50f0a562011-12-05 21:52:23 +00006881 *
6882 * memory for FCoE offloaded statistics are counted anyway,
6883 * even if they will not be sent.
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006884 */
6885 bp->fw_stats_data_sz = sizeof(struct per_port_stats) +
6886 sizeof(struct per_pf_stats) +
Barak Witkowski50f0a562011-12-05 21:52:23 +00006887 sizeof(struct fcoe_statistics_params) +
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006888 sizeof(struct per_queue_stats) * num_queue_stats +
6889 sizeof(struct stats_counter);
6890
6891 BNX2X_PCI_ALLOC(bp->fw_stats, &bp->fw_stats_mapping,
6892 bp->fw_stats_data_sz + bp->fw_stats_req_sz);
6893
6894 /* Set shortcuts */
6895 bp->fw_stats_req = (struct bnx2x_fw_stats_req *)bp->fw_stats;
6896 bp->fw_stats_req_mapping = bp->fw_stats_mapping;
6897
6898 bp->fw_stats_data = (struct bnx2x_fw_stats_data *)
6899 ((u8 *)bp->fw_stats + bp->fw_stats_req_sz);
6900
6901 bp->fw_stats_data_mapping = bp->fw_stats_mapping +
6902 bp->fw_stats_req_sz;
6903 return 0;
6904
6905alloc_mem_err:
6906 BNX2X_PCI_FREE(bp->fw_stats, bp->fw_stats_mapping,
6907 bp->fw_stats_data_sz + bp->fw_stats_req_sz);
Merav Sicron51c1a582012-03-18 10:33:38 +00006908 BNX2X_ERR("Can't allocate memory\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006909 return -ENOMEM;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006910}
6911
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006912
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00006913int bnx2x_alloc_mem(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006914{
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006915#ifdef BCM_CNIC
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006916 if (!CHIP_IS_E1x(bp))
6917 /* size = the status block + ramrod buffers */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006918 BNX2X_PCI_ALLOC(bp->cnic_sb.e2_sb, &bp->cnic_sb_mapping,
6919 sizeof(struct host_hc_status_block_e2));
6920 else
6921 BNX2X_PCI_ALLOC(bp->cnic_sb.e1x_sb, &bp->cnic_sb_mapping,
6922 sizeof(struct host_hc_status_block_e1x));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006923
6924 /* allocate searcher T2 table */
6925 BNX2X_PCI_ALLOC(bp->t2, &bp->t2_mapping, SRC_T2_SZ);
6926#endif
6927
6928
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006929 BNX2X_PCI_ALLOC(bp->def_status_blk, &bp->def_status_blk_mapping,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006930 sizeof(struct host_sp_status_block));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006931
6932 BNX2X_PCI_ALLOC(bp->slowpath, &bp->slowpath_mapping,
6933 sizeof(struct bnx2x_slowpath));
6934
Mintz Yuval82fa8482012-02-15 02:10:29 +00006935#ifdef BCM_CNIC
6936 /* write address to which L5 should insert its values */
6937 bp->cnic_eth_dev.addr_drv_info_to_mcp = &bp->slowpath->drv_info_to_mcp;
6938#endif
6939
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006940 /* Allocated memory for FW statistics */
6941 if (bnx2x_alloc_fw_stats_mem(bp))
6942 goto alloc_mem_err;
6943
Ariel Elior6383c0b2011-07-14 08:31:57 +00006944 bp->context.size = sizeof(union cdu_context) * BNX2X_L2_CID_COUNT(bp);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00006945
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006946 BNX2X_PCI_ALLOC(bp->context.vcxt, &bp->context.cxt_mapping,
6947 bp->context.size);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006948
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006949 BNX2X_ALLOC(bp->ilt->lines, sizeof(struct ilt_line) * ILT_MAX_LINES);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006950
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006951 if (bnx2x_ilt_mem_op(bp, ILT_MEMOP_ALLOC))
6952 goto alloc_mem_err;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006953
6954 /* Slow path ring */
6955 BNX2X_PCI_ALLOC(bp->spq, &bp->spq_mapping, BCM_PAGE_SIZE);
6956
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006957 /* EQ */
6958 BNX2X_PCI_ALLOC(bp->eq_ring, &bp->eq_mapping,
6959 BCM_PAGE_SIZE * NUM_EQ_PAGES);
Tom Herbertab532cf2011-02-16 10:27:02 +00006960
Dmitry Kravkovb3b83c32011-05-04 23:50:33 +00006961
6962 /* fastpath */
6963 /* need to be done at the end, since it's self adjusting to amount
6964 * of memory available for RSS queues
6965 */
6966 if (bnx2x_alloc_fp_mem(bp))
6967 goto alloc_mem_err;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006968 return 0;
6969
6970alloc_mem_err:
6971 bnx2x_free_mem(bp);
Merav Sicron51c1a582012-03-18 10:33:38 +00006972 BNX2X_ERR("Can't allocate memory\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006973 return -ENOMEM;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006974}
6975
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006976/*
6977 * Init service functions
6978 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006979
6980int bnx2x_set_mac_one(struct bnx2x *bp, u8 *mac,
6981 struct bnx2x_vlan_mac_obj *obj, bool set,
6982 int mac_type, unsigned long *ramrod_flags)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006983{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006984 int rc;
6985 struct bnx2x_vlan_mac_ramrod_params ramrod_param;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006986
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006987 memset(&ramrod_param, 0, sizeof(ramrod_param));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006988
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006989 /* Fill general parameters */
6990 ramrod_param.vlan_mac_obj = obj;
6991 ramrod_param.ramrod_flags = *ramrod_flags;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006992
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006993 /* Fill a user request section if needed */
6994 if (!test_bit(RAMROD_CONT, ramrod_flags)) {
6995 memcpy(ramrod_param.user_req.u.mac.mac, mac, ETH_ALEN);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006996
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006997 __set_bit(mac_type, &ramrod_param.user_req.vlan_mac_flags);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006998
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006999 /* Set the command: ADD or DEL */
7000 if (set)
7001 ramrod_param.user_req.cmd = BNX2X_VLAN_MAC_ADD;
7002 else
7003 ramrod_param.user_req.cmd = BNX2X_VLAN_MAC_DEL;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007004 }
7005
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007006 rc = bnx2x_config_vlan_mac(bp, &ramrod_param);
7007 if (rc < 0)
7008 BNX2X_ERR("%s MAC failed\n", (set ? "Set" : "Del"));
7009 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007010}
7011
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007012int bnx2x_del_all_macs(struct bnx2x *bp,
7013 struct bnx2x_vlan_mac_obj *mac_obj,
7014 int mac_type, bool wait_for_comp)
Michael Chane665bfd2009-10-10 13:46:54 +00007015{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007016 int rc;
7017 unsigned long ramrod_flags = 0, vlan_mac_flags = 0;
7018
7019 /* Wait for completion of requested */
7020 if (wait_for_comp)
7021 __set_bit(RAMROD_COMP_WAIT, &ramrod_flags);
7022
7023 /* Set the mac type of addresses we want to clear */
7024 __set_bit(mac_type, &vlan_mac_flags);
7025
7026 rc = mac_obj->delete_all(bp, mac_obj, &vlan_mac_flags, &ramrod_flags);
7027 if (rc < 0)
7028 BNX2X_ERR("Failed to delete MACs: %d\n", rc);
7029
7030 return rc;
Michael Chane665bfd2009-10-10 13:46:54 +00007031}
7032
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007033int bnx2x_set_eth_mac(struct bnx2x *bp, bool set)
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08007034{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007035 unsigned long ramrod_flags = 0;
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08007036
Dmitry Kravkov614c76d2011-11-28 12:31:49 +00007037#ifdef BCM_CNIC
Dmitry Kravkov9e62e912012-03-18 10:33:43 +00007038 if (is_zero_ether_addr(bp->dev->dev_addr) && IS_MF_STORAGE_SD(bp)) {
Merav Sicron51c1a582012-03-18 10:33:38 +00007039 DP(NETIF_MSG_IFUP | NETIF_MSG_IFDOWN,
7040 "Ignoring Zero MAC for STORAGE SD mode\n");
Dmitry Kravkov614c76d2011-11-28 12:31:49 +00007041 return 0;
7042 }
7043#endif
7044
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007045 DP(NETIF_MSG_IFUP, "Adding Eth MAC\n");
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08007046
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007047 __set_bit(RAMROD_COMP_WAIT, &ramrod_flags);
7048 /* Eth MAC is set on RSS leading client (fp[0]) */
7049 return bnx2x_set_mac_one(bp, bp->dev->dev_addr, &bp->fp->mac_obj, set,
7050 BNX2X_ETH_MAC, &ramrod_flags);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08007051}
7052
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007053int bnx2x_setup_leading(struct bnx2x *bp)
Michael Chane665bfd2009-10-10 13:46:54 +00007054{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007055 return bnx2x_setup_queue(bp, &bp->fp[0], 1);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007056}
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08007057
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00007058/**
Dmitry Kravkove8920672011-05-04 23:52:40 +00007059 * bnx2x_set_int_mode - configure interrupt mode
7060 *
7061 * @bp: driver handle
7062 *
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00007063 * In case of MSI-X it will also try to enable MSI-X.
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00007064 */
Dmitry Kravkov9ee3d372011-06-14 01:33:34 +00007065static void __devinit bnx2x_set_int_mode(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007066{
Dmitry Kravkov9ee3d372011-06-14 01:33:34 +00007067 switch (int_mode) {
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00007068 case INT_MODE_MSI:
7069 bnx2x_enable_msi(bp);
7070 /* falling through... */
7071 case INT_MODE_INTx:
Ariel Elior6383c0b2011-07-14 08:31:57 +00007072 bp->num_queues = 1 + NON_ETH_CONTEXT_USE;
Merav Sicron51c1a582012-03-18 10:33:38 +00007073 BNX2X_DEV_INFO("set number of queues to 1\n");
Eilon Greensteinca003922009-08-12 22:53:28 -07007074 break;
Eilon Greensteinca003922009-08-12 22:53:28 -07007075 default:
Dmitry Kravkov30a5de72012-04-03 18:41:26 +00007076 /* Set number of queues for MSI-X mode */
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00007077 bnx2x_set_num_queues(bp);
7078
Merav Sicron51c1a582012-03-18 10:33:38 +00007079 BNX2X_DEV_INFO("set number of queues to %d\n", bp->num_queues);
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00007080
7081 /* if we can't use MSI-X we only need one fp,
7082 * so try to enable MSI-X with the requested number of fp's
7083 * and fallback to MSI or legacy INTx with one fp
7084 */
Dmitry Kravkov30a5de72012-04-03 18:41:26 +00007085 if (bnx2x_enable_msix(bp) ||
7086 bp->flags & USING_SINGLE_MSIX_FLAG) {
7087 /* failed to enable multiple MSI-X */
7088 BNX2X_DEV_INFO("Failed to enable multiple MSI-X (%d), set number of queues to %d\n",
Merav Sicron51c1a582012-03-18 10:33:38 +00007089 bp->num_queues, 1 + NON_ETH_CONTEXT_USE);
7090
Ariel Elior6383c0b2011-07-14 08:31:57 +00007091 bp->num_queues = 1 + NON_ETH_CONTEXT_USE;
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00007092
Dmitry Kravkov9ee3d372011-06-14 01:33:34 +00007093 /* Try to enable MSI */
Dmitry Kravkov30a5de72012-04-03 18:41:26 +00007094 if (!(bp->flags & USING_SINGLE_MSIX_FLAG) &&
7095 !(bp->flags & DISABLE_MSI_FLAG))
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00007096 bnx2x_enable_msi(bp);
7097 }
Eilon Greensteinca003922009-08-12 22:53:28 -07007098 break;
7099 }
Eilon Greensteinca003922009-08-12 22:53:28 -07007100}
7101
Dmitry Kravkovc2bff632010-10-06 03:33:18 +00007102/* must be called prioir to any HW initializations */
7103static inline u16 bnx2x_cid_ilt_lines(struct bnx2x *bp)
7104{
7105 return L2_ILT_LINES(bp);
7106}
7107
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007108void bnx2x_ilt_set_info(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007109{
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007110 struct ilt_client_info *ilt_client;
7111 struct bnx2x_ilt *ilt = BP_ILT(bp);
7112 u16 line = 0;
7113
7114 ilt->start_line = FUNC_ILT_BASE(BP_FUNC(bp));
7115 DP(BNX2X_MSG_SP, "ilt starts at line %d\n", ilt->start_line);
7116
7117 /* CDU */
7118 ilt_client = &ilt->clients[ILT_CLIENT_CDU];
7119 ilt_client->client_num = ILT_CLIENT_CDU;
7120 ilt_client->page_size = CDU_ILT_PAGE_SZ;
7121 ilt_client->flags = ILT_CLIENT_SKIP_MEM;
7122 ilt_client->start = line;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007123 line += bnx2x_cid_ilt_lines(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007124#ifdef BCM_CNIC
7125 line += CNIC_ILT_LINES;
7126#endif
7127 ilt_client->end = line - 1;
7128
Merav Sicron51c1a582012-03-18 10:33:38 +00007129 DP(NETIF_MSG_IFUP, "ilt client[CDU]: start %d, end %d, psz 0x%x, flags 0x%x, hw psz %d\n",
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007130 ilt_client->start,
7131 ilt_client->end,
7132 ilt_client->page_size,
7133 ilt_client->flags,
7134 ilog2(ilt_client->page_size >> 12));
7135
7136 /* QM */
7137 if (QM_INIT(bp->qm_cid_count)) {
7138 ilt_client = &ilt->clients[ILT_CLIENT_QM];
7139 ilt_client->client_num = ILT_CLIENT_QM;
7140 ilt_client->page_size = QM_ILT_PAGE_SZ;
7141 ilt_client->flags = 0;
7142 ilt_client->start = line;
7143
7144 /* 4 bytes for each cid */
7145 line += DIV_ROUND_UP(bp->qm_cid_count * QM_QUEUES_PER_FUNC * 4,
7146 QM_ILT_PAGE_SZ);
7147
7148 ilt_client->end = line - 1;
7149
Merav Sicron51c1a582012-03-18 10:33:38 +00007150 DP(NETIF_MSG_IFUP,
7151 "ilt client[QM]: start %d, end %d, psz 0x%x, flags 0x%x, hw psz %d\n",
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007152 ilt_client->start,
7153 ilt_client->end,
7154 ilt_client->page_size,
7155 ilt_client->flags,
7156 ilog2(ilt_client->page_size >> 12));
7157
7158 }
7159 /* SRC */
7160 ilt_client = &ilt->clients[ILT_CLIENT_SRC];
7161#ifdef BCM_CNIC
7162 ilt_client->client_num = ILT_CLIENT_SRC;
7163 ilt_client->page_size = SRC_ILT_PAGE_SZ;
7164 ilt_client->flags = 0;
7165 ilt_client->start = line;
7166 line += SRC_ILT_LINES;
7167 ilt_client->end = line - 1;
7168
Merav Sicron51c1a582012-03-18 10:33:38 +00007169 DP(NETIF_MSG_IFUP,
7170 "ilt client[SRC]: start %d, end %d, psz 0x%x, flags 0x%x, hw psz %d\n",
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007171 ilt_client->start,
7172 ilt_client->end,
7173 ilt_client->page_size,
7174 ilt_client->flags,
7175 ilog2(ilt_client->page_size >> 12));
7176
7177#else
7178 ilt_client->flags = (ILT_CLIENT_SKIP_INIT | ILT_CLIENT_SKIP_MEM);
7179#endif
7180
7181 /* TM */
7182 ilt_client = &ilt->clients[ILT_CLIENT_TM];
7183#ifdef BCM_CNIC
7184 ilt_client->client_num = ILT_CLIENT_TM;
7185 ilt_client->page_size = TM_ILT_PAGE_SZ;
7186 ilt_client->flags = 0;
7187 ilt_client->start = line;
7188 line += TM_ILT_LINES;
7189 ilt_client->end = line - 1;
7190
Merav Sicron51c1a582012-03-18 10:33:38 +00007191 DP(NETIF_MSG_IFUP,
7192 "ilt client[TM]: start %d, end %d, psz 0x%x, flags 0x%x, hw psz %d\n",
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007193 ilt_client->start,
7194 ilt_client->end,
7195 ilt_client->page_size,
7196 ilt_client->flags,
7197 ilog2(ilt_client->page_size >> 12));
7198
7199#else
7200 ilt_client->flags = (ILT_CLIENT_SKIP_INIT | ILT_CLIENT_SKIP_MEM);
7201#endif
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007202 BUG_ON(line > ILT_MAX_LINES);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007203}
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00007204
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007205/**
7206 * bnx2x_pf_q_prep_init - prepare INIT transition parameters
7207 *
7208 * @bp: driver handle
7209 * @fp: pointer to fastpath
7210 * @init_params: pointer to parameters structure
7211 *
7212 * parameters configured:
7213 * - HC configuration
7214 * - Queue's CDU context
7215 */
7216static inline void bnx2x_pf_q_prep_init(struct bnx2x *bp,
7217 struct bnx2x_fastpath *fp, struct bnx2x_queue_init_params *init_params)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007218{
Ariel Elior6383c0b2011-07-14 08:31:57 +00007219
7220 u8 cos;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007221 /* FCoE Queue uses Default SB, thus has no HC capabilities */
7222 if (!IS_FCOE_FP(fp)) {
7223 __set_bit(BNX2X_Q_FLG_HC, &init_params->rx.flags);
7224 __set_bit(BNX2X_Q_FLG_HC, &init_params->tx.flags);
7225
7226 /* If HC is supporterd, enable host coalescing in the transition
7227 * to INIT state.
7228 */
7229 __set_bit(BNX2X_Q_FLG_HC_EN, &init_params->rx.flags);
7230 __set_bit(BNX2X_Q_FLG_HC_EN, &init_params->tx.flags);
7231
7232 /* HC rate */
7233 init_params->rx.hc_rate = bp->rx_ticks ?
7234 (1000000 / bp->rx_ticks) : 0;
7235 init_params->tx.hc_rate = bp->tx_ticks ?
7236 (1000000 / bp->tx_ticks) : 0;
7237
7238 /* FW SB ID */
7239 init_params->rx.fw_sb_id = init_params->tx.fw_sb_id =
7240 fp->fw_sb_id;
7241
7242 /*
7243 * CQ index among the SB indices: FCoE clients uses the default
7244 * SB, therefore it's different.
7245 */
Ariel Elior6383c0b2011-07-14 08:31:57 +00007246 init_params->rx.sb_cq_index = HC_INDEX_ETH_RX_CQ_CONS;
7247 init_params->tx.sb_cq_index = HC_INDEX_ETH_FIRST_TX_CQ_CONS;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007248 }
7249
Ariel Elior6383c0b2011-07-14 08:31:57 +00007250 /* set maximum number of COSs supported by this queue */
7251 init_params->max_cos = fp->max_cos;
7252
Merav Sicron51c1a582012-03-18 10:33:38 +00007253 DP(NETIF_MSG_IFUP, "fp: %d setting queue params max cos to: %d\n",
Ariel Elior6383c0b2011-07-14 08:31:57 +00007254 fp->index, init_params->max_cos);
7255
7256 /* set the context pointers queue object */
7257 for (cos = FIRST_TX_COS_INDEX; cos < init_params->max_cos; cos++)
7258 init_params->cxts[cos] =
7259 &bp->context.vcxt[fp->txdata[cos].cid].eth;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007260}
7261
Ariel Elior6383c0b2011-07-14 08:31:57 +00007262int bnx2x_setup_tx_only(struct bnx2x *bp, struct bnx2x_fastpath *fp,
7263 struct bnx2x_queue_state_params *q_params,
7264 struct bnx2x_queue_setup_tx_only_params *tx_only_params,
7265 int tx_index, bool leading)
7266{
7267 memset(tx_only_params, 0, sizeof(*tx_only_params));
7268
7269 /* Set the command */
7270 q_params->cmd = BNX2X_Q_CMD_SETUP_TX_ONLY;
7271
7272 /* Set tx-only QUEUE flags: don't zero statistics */
7273 tx_only_params->flags = bnx2x_get_common_flags(bp, fp, false);
7274
7275 /* choose the index of the cid to send the slow path on */
7276 tx_only_params->cid_index = tx_index;
7277
7278 /* Set general TX_ONLY_SETUP parameters */
7279 bnx2x_pf_q_prep_general(bp, fp, &tx_only_params->gen_params, tx_index);
7280
7281 /* Set Tx TX_ONLY_SETUP parameters */
7282 bnx2x_pf_tx_q_prep(bp, fp, &tx_only_params->txq_params, tx_index);
7283
Merav Sicron51c1a582012-03-18 10:33:38 +00007284 DP(NETIF_MSG_IFUP,
7285 "preparing to send tx-only ramrod for connection: cos %d, primary cid %d, cid %d, client id %d, sp-client id %d, flags %lx\n",
Ariel Elior6383c0b2011-07-14 08:31:57 +00007286 tx_index, q_params->q_obj->cids[FIRST_TX_COS_INDEX],
7287 q_params->q_obj->cids[tx_index], q_params->q_obj->cl_id,
7288 tx_only_params->gen_params.spcl_id, tx_only_params->flags);
7289
7290 /* send the ramrod */
7291 return bnx2x_queue_state_change(bp, q_params);
7292}
7293
7294
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007295/**
7296 * bnx2x_setup_queue - setup queue
7297 *
7298 * @bp: driver handle
7299 * @fp: pointer to fastpath
7300 * @leading: is leading
7301 *
7302 * This function performs 2 steps in a Queue state machine
7303 * actually: 1) RESET->INIT 2) INIT->SETUP
7304 */
7305
7306int bnx2x_setup_queue(struct bnx2x *bp, struct bnx2x_fastpath *fp,
7307 bool leading)
7308{
Yuval Mintz3b603062012-03-18 10:33:39 +00007309 struct bnx2x_queue_state_params q_params = {NULL};
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007310 struct bnx2x_queue_setup_params *setup_params =
7311 &q_params.params.setup;
Ariel Elior6383c0b2011-07-14 08:31:57 +00007312 struct bnx2x_queue_setup_tx_only_params *tx_only_params =
7313 &q_params.params.tx_only;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007314 int rc;
Ariel Elior6383c0b2011-07-14 08:31:57 +00007315 u8 tx_index;
7316
Merav Sicron51c1a582012-03-18 10:33:38 +00007317 DP(NETIF_MSG_IFUP, "setting up queue %d\n", fp->index);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007318
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00007319 /* reset IGU state skip FCoE L2 queue */
7320 if (!IS_FCOE_FP(fp))
7321 bnx2x_ack_sb(bp, fp->igu_sb_id, USTORM_ID, 0,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007322 IGU_INT_ENABLE, 0);
7323
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007324 q_params.q_obj = &fp->q_obj;
7325 /* We want to wait for completion in this context */
7326 __set_bit(RAMROD_COMP_WAIT, &q_params.ramrod_flags);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007327
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007328 /* Prepare the INIT parameters */
7329 bnx2x_pf_q_prep_init(bp, fp, &q_params.params.init);
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00007330
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007331 /* Set the command */
7332 q_params.cmd = BNX2X_Q_CMD_INIT;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00007333
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007334 /* Change the state to INIT */
7335 rc = bnx2x_queue_state_change(bp, &q_params);
7336 if (rc) {
Ariel Elior6383c0b2011-07-14 08:31:57 +00007337 BNX2X_ERR("Queue(%d) INIT failed\n", fp->index);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007338 return rc;
7339 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007340
Merav Sicron51c1a582012-03-18 10:33:38 +00007341 DP(NETIF_MSG_IFUP, "init complete\n");
Ariel Elior6383c0b2011-07-14 08:31:57 +00007342
7343
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007344 /* Now move the Queue to the SETUP state... */
7345 memset(setup_params, 0, sizeof(*setup_params));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007346
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007347 /* Set QUEUE flags */
7348 setup_params->flags = bnx2x_get_q_flags(bp, fp, leading);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007349
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007350 /* Set general SETUP parameters */
Ariel Elior6383c0b2011-07-14 08:31:57 +00007351 bnx2x_pf_q_prep_general(bp, fp, &setup_params->gen_params,
7352 FIRST_TX_COS_INDEX);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007353
Ariel Elior6383c0b2011-07-14 08:31:57 +00007354 bnx2x_pf_rx_q_prep(bp, fp, &setup_params->pause_params,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007355 &setup_params->rxq_params);
7356
Ariel Elior6383c0b2011-07-14 08:31:57 +00007357 bnx2x_pf_tx_q_prep(bp, fp, &setup_params->txq_params,
7358 FIRST_TX_COS_INDEX);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007359
7360 /* Set the command */
7361 q_params.cmd = BNX2X_Q_CMD_SETUP;
7362
7363 /* Change the state to SETUP */
7364 rc = bnx2x_queue_state_change(bp, &q_params);
Ariel Elior6383c0b2011-07-14 08:31:57 +00007365 if (rc) {
7366 BNX2X_ERR("Queue(%d) SETUP failed\n", fp->index);
7367 return rc;
7368 }
7369
7370 /* loop through the relevant tx-only indices */
7371 for (tx_index = FIRST_TX_ONLY_COS_INDEX;
7372 tx_index < fp->max_cos;
7373 tx_index++) {
7374
7375 /* prepare and send tx-only ramrod*/
7376 rc = bnx2x_setup_tx_only(bp, fp, &q_params,
7377 tx_only_params, tx_index, leading);
7378 if (rc) {
7379 BNX2X_ERR("Queue(%d.%d) TX_ONLY_SETUP failed\n",
7380 fp->index, tx_index);
7381 return rc;
7382 }
7383 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007384
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007385 return rc;
7386}
7387
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007388static int bnx2x_stop_queue(struct bnx2x *bp, int index)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007389{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007390 struct bnx2x_fastpath *fp = &bp->fp[index];
Ariel Elior6383c0b2011-07-14 08:31:57 +00007391 struct bnx2x_fp_txdata *txdata;
Yuval Mintz3b603062012-03-18 10:33:39 +00007392 struct bnx2x_queue_state_params q_params = {NULL};
Ariel Elior6383c0b2011-07-14 08:31:57 +00007393 int rc, tx_index;
7394
Merav Sicron51c1a582012-03-18 10:33:38 +00007395 DP(NETIF_MSG_IFDOWN, "stopping queue %d cid %d\n", index, fp->cid);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007396
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007397 q_params.q_obj = &fp->q_obj;
7398 /* We want to wait for completion in this context */
7399 __set_bit(RAMROD_COMP_WAIT, &q_params.ramrod_flags);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007400
Ariel Elior6383c0b2011-07-14 08:31:57 +00007401
7402 /* close tx-only connections */
7403 for (tx_index = FIRST_TX_ONLY_COS_INDEX;
7404 tx_index < fp->max_cos;
7405 tx_index++){
7406
7407 /* ascertain this is a normal queue*/
7408 txdata = &fp->txdata[tx_index];
7409
Merav Sicron51c1a582012-03-18 10:33:38 +00007410 DP(NETIF_MSG_IFDOWN, "stopping tx-only queue %d\n",
Ariel Elior6383c0b2011-07-14 08:31:57 +00007411 txdata->txq_index);
7412
7413 /* send halt terminate on tx-only connection */
7414 q_params.cmd = BNX2X_Q_CMD_TERMINATE;
7415 memset(&q_params.params.terminate, 0,
7416 sizeof(q_params.params.terminate));
7417 q_params.params.terminate.cid_index = tx_index;
7418
7419 rc = bnx2x_queue_state_change(bp, &q_params);
7420 if (rc)
7421 return rc;
7422
7423 /* send halt terminate on tx-only connection */
7424 q_params.cmd = BNX2X_Q_CMD_CFC_DEL;
7425 memset(&q_params.params.cfc_del, 0,
7426 sizeof(q_params.params.cfc_del));
7427 q_params.params.cfc_del.cid_index = tx_index;
7428 rc = bnx2x_queue_state_change(bp, &q_params);
7429 if (rc)
7430 return rc;
7431 }
7432 /* Stop the primary connection: */
7433 /* ...halt the connection */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007434 q_params.cmd = BNX2X_Q_CMD_HALT;
7435 rc = bnx2x_queue_state_change(bp, &q_params);
7436 if (rc)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007437 return rc;
7438
Ariel Elior6383c0b2011-07-14 08:31:57 +00007439 /* ...terminate the connection */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007440 q_params.cmd = BNX2X_Q_CMD_TERMINATE;
Ariel Elior6383c0b2011-07-14 08:31:57 +00007441 memset(&q_params.params.terminate, 0,
7442 sizeof(q_params.params.terminate));
7443 q_params.params.terminate.cid_index = FIRST_TX_COS_INDEX;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007444 rc = bnx2x_queue_state_change(bp, &q_params);
7445 if (rc)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007446 return rc;
Ariel Elior6383c0b2011-07-14 08:31:57 +00007447 /* ...delete cfc entry */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007448 q_params.cmd = BNX2X_Q_CMD_CFC_DEL;
Ariel Elior6383c0b2011-07-14 08:31:57 +00007449 memset(&q_params.params.cfc_del, 0,
7450 sizeof(q_params.params.cfc_del));
7451 q_params.params.cfc_del.cid_index = FIRST_TX_COS_INDEX;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007452 return bnx2x_queue_state_change(bp, &q_params);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007453}
7454
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007455
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007456static void bnx2x_reset_func(struct bnx2x *bp)
7457{
7458 int port = BP_PORT(bp);
7459 int func = BP_FUNC(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007460 int i;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007461
7462 /* Disable the function in the FW */
7463 REG_WR8(bp, BAR_XSTRORM_INTMEM + XSTORM_FUNC_EN_OFFSET(func), 0);
7464 REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_FUNC_EN_OFFSET(func), 0);
7465 REG_WR8(bp, BAR_TSTRORM_INTMEM + TSTORM_FUNC_EN_OFFSET(func), 0);
7466 REG_WR8(bp, BAR_USTRORM_INTMEM + USTORM_FUNC_EN_OFFSET(func), 0);
7467
7468 /* FP SBs */
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00007469 for_each_eth_queue(bp, i) {
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007470 struct bnx2x_fastpath *fp = &bp->fp[i];
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007471 REG_WR8(bp, BAR_CSTRORM_INTMEM +
Ariel Elior6383c0b2011-07-14 08:31:57 +00007472 CSTORM_STATUS_BLOCK_DATA_STATE_OFFSET(fp->fw_sb_id),
7473 SB_DISABLED);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007474 }
7475
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007476#ifdef BCM_CNIC
7477 /* CNIC SB */
7478 REG_WR8(bp, BAR_CSTRORM_INTMEM +
7479 CSTORM_STATUS_BLOCK_DATA_STATE_OFFSET(bnx2x_cnic_fw_sb_id(bp)),
7480 SB_DISABLED);
7481#endif
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007482 /* SP SB */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007483 REG_WR8(bp, BAR_CSTRORM_INTMEM +
Ariel Elior6383c0b2011-07-14 08:31:57 +00007484 CSTORM_SP_STATUS_BLOCK_DATA_STATE_OFFSET(func),
7485 SB_DISABLED);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007486
7487 for (i = 0; i < XSTORM_SPQ_DATA_SIZE / 4; i++)
7488 REG_WR(bp, BAR_XSTRORM_INTMEM + XSTORM_SPQ_DATA_OFFSET(func),
7489 0);
Eliezer Tamir49d66772008-02-28 11:53:13 -08007490
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007491 /* Configure IGU */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007492 if (bp->common.int_block == INT_BLOCK_HC) {
7493 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, 0);
7494 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, 0);
7495 } else {
7496 REG_WR(bp, IGU_REG_LEADING_EDGE_LATCH, 0);
7497 REG_WR(bp, IGU_REG_TRAILING_EDGE_LATCH, 0);
7498 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007499
Michael Chan37b091b2009-10-10 13:46:55 +00007500#ifdef BCM_CNIC
7501 /* Disable Timer scan */
7502 REG_WR(bp, TM_REG_EN_LINEAR0_TIMER + port*4, 0);
7503 /*
7504 * Wait for at least 10ms and up to 2 second for the timers scan to
7505 * complete
7506 */
7507 for (i = 0; i < 200; i++) {
7508 msleep(10);
7509 if (!REG_RD(bp, TM_REG_LIN0_SCAN_ON + port*4))
7510 break;
7511 }
7512#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007513 /* Clear ILT */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007514 bnx2x_clear_func_ilt(bp, func);
7515
7516 /* Timers workaround bug for E2: if this is vnic-3,
7517 * we need to set the entire ilt range for this timers.
7518 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007519 if (!CHIP_IS_E1x(bp) && BP_VN(bp) == 3) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007520 struct ilt_client_info ilt_cli;
7521 /* use dummy TM client */
7522 memset(&ilt_cli, 0, sizeof(struct ilt_client_info));
7523 ilt_cli.start = 0;
7524 ilt_cli.end = ILT_NUM_PAGE_ENTRIES - 1;
7525 ilt_cli.client_num = ILT_CLIENT_TM;
7526
7527 bnx2x_ilt_boundry_init_op(bp, &ilt_cli, 0, INITOP_CLEAR);
7528 }
7529
7530 /* this assumes that reset_port() called before reset_func()*/
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007531 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007532 bnx2x_pf_disable(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007533
7534 bp->dmae_ready = 0;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007535}
7536
7537static void bnx2x_reset_port(struct bnx2x *bp)
7538{
7539 int port = BP_PORT(bp);
7540 u32 val;
7541
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007542 /* Reset physical Link */
7543 bnx2x__link_reset(bp);
7544
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007545 REG_WR(bp, NIG_REG_MASK_INTERRUPT_PORT0 + port*4, 0);
7546
7547 /* Do not rcv packets to BRB */
7548 REG_WR(bp, NIG_REG_LLH0_BRB1_DRV_MASK + port*4, 0x0);
7549 /* Do not direct rcv packets that are not for MCP to the BRB */
7550 REG_WR(bp, (port ? NIG_REG_LLH1_BRB1_NOT_MCP :
7551 NIG_REG_LLH0_BRB1_NOT_MCP), 0x0);
7552
7553 /* Configure AEU */
7554 REG_WR(bp, MISC_REG_AEU_MASK_ATTN_FUNC_0 + port*4, 0);
7555
7556 msleep(100);
7557 /* Check for BRB port occupancy */
7558 val = REG_RD(bp, BRB1_REG_PORT_NUM_OCC_BLOCKS_0 + port*4);
7559 if (val)
7560 DP(NETIF_MSG_IFDOWN,
Eilon Greenstein33471622008-08-13 15:59:08 -07007561 "BRB1 is not empty %d blocks are occupied\n", val);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007562
7563 /* TODO: Close Doorbell port? */
7564}
7565
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007566static inline int bnx2x_reset_hw(struct bnx2x *bp, u32 load_code)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007567{
Yuval Mintz3b603062012-03-18 10:33:39 +00007568 struct bnx2x_func_state_params func_params = {NULL};
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007569
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007570 /* Prepare parameters for function state transitions */
7571 __set_bit(RAMROD_COMP_WAIT, &func_params.ramrod_flags);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007572
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007573 func_params.f_obj = &bp->func_obj;
7574 func_params.cmd = BNX2X_F_CMD_HW_RESET;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007575
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007576 func_params.params.hw_init.load_phase = load_code;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007577
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007578 return bnx2x_func_state_change(bp, &func_params);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007579}
7580
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007581static inline int bnx2x_func_stop(struct bnx2x *bp)
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00007582{
Yuval Mintz3b603062012-03-18 10:33:39 +00007583 struct bnx2x_func_state_params func_params = {NULL};
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007584 int rc;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00007585
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007586 /* Prepare parameters for function state transitions */
7587 __set_bit(RAMROD_COMP_WAIT, &func_params.ramrod_flags);
7588 func_params.f_obj = &bp->func_obj;
7589 func_params.cmd = BNX2X_F_CMD_STOP;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00007590
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007591 /*
7592 * Try to stop the function the 'good way'. If fails (in case
7593 * of a parity error during bnx2x_chip_cleanup()) and we are
7594 * not in a debug mode, perform a state transaction in order to
7595 * enable further HW_RESET transaction.
7596 */
7597 rc = bnx2x_func_state_change(bp, &func_params);
7598 if (rc) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007599#ifdef BNX2X_STOP_ON_ERROR
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007600 return rc;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007601#else
Merav Sicron51c1a582012-03-18 10:33:38 +00007602 BNX2X_ERR("FUNC_STOP ramrod failed. Running a dry transaction\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007603 __set_bit(RAMROD_DRV_CLR_ONLY, &func_params.ramrod_flags);
7604 return bnx2x_func_state_change(bp, &func_params);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007605#endif
Yitchak Gertner65abd742008-08-25 15:26:24 -07007606 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007607
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007608 return 0;
7609}
Yitchak Gertner65abd742008-08-25 15:26:24 -07007610
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007611/**
7612 * bnx2x_send_unload_req - request unload mode from the MCP.
7613 *
7614 * @bp: driver handle
7615 * @unload_mode: requested function's unload mode
7616 *
7617 * Return unload mode returned by the MCP: COMMON, PORT or FUNC.
7618 */
7619u32 bnx2x_send_unload_req(struct bnx2x *bp, int unload_mode)
7620{
7621 u32 reset_code = 0;
7622 int port = BP_PORT(bp);
7623
7624 /* Select the UNLOAD request mode */
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007625 if (unload_mode == UNLOAD_NORMAL)
7626 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS;
Eliezer Tamir228241e2008-02-28 11:56:57 -08007627
Eilon Greenstein7d0446c2009-07-29 00:20:10 +00007628 else if (bp->flags & NO_WOL_FLAG)
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007629 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_MCP;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007630
Eilon Greenstein7d0446c2009-07-29 00:20:10 +00007631 else if (bp->wol) {
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007632 u32 emac_base = port ? GRCBASE_EMAC1 : GRCBASE_EMAC0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007633 u8 *mac_addr = bp->dev->dev_addr;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007634 u32 val;
David S. Miller88c51002011-10-07 13:38:43 -04007635 u16 pmc;
7636
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007637 /* The mac address is written to entries 1-4 to
David S. Miller88c51002011-10-07 13:38:43 -04007638 * preserve entry 0 which is used by the PMF
7639 */
David S. Miller8decf862011-09-22 03:23:13 -04007640 u8 entry = (BP_VN(bp) + 1)*8;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007641
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007642 val = (mac_addr[0] << 8) | mac_addr[1];
Eilon Greenstein3196a882008-08-13 15:58:49 -07007643 EMAC_WR(bp, EMAC_REG_EMAC_MAC_MATCH + entry, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007644
7645 val = (mac_addr[2] << 24) | (mac_addr[3] << 16) |
7646 (mac_addr[4] << 8) | mac_addr[5];
Eilon Greenstein3196a882008-08-13 15:58:49 -07007647 EMAC_WR(bp, EMAC_REG_EMAC_MAC_MATCH + entry + 4, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007648
David S. Miller88c51002011-10-07 13:38:43 -04007649 /* Enable the PME and clear the status */
7650 pci_read_config_word(bp->pdev, bp->pm_cap + PCI_PM_CTRL, &pmc);
7651 pmc |= PCI_PM_CTRL_PME_ENABLE | PCI_PM_CTRL_PME_STATUS;
7652 pci_write_config_word(bp->pdev, bp->pm_cap + PCI_PM_CTRL, pmc);
7653
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007654 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_EN;
Eliezer Tamir228241e2008-02-28 11:56:57 -08007655
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007656 } else
7657 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS;
7658
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007659 /* Send the request to the MCP */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007660 if (!BP_NOMCP(bp))
Yaniv Rosnera22f0782010-09-07 11:41:20 +00007661 reset_code = bnx2x_fw_command(bp, reset_code, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007662 else {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007663 int path = BP_PATH(bp);
7664
Merav Sicron51c1a582012-03-18 10:33:38 +00007665 DP(NETIF_MSG_IFDOWN, "NO MCP - load counts[%d] %d, %d, %d\n",
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007666 path, load_count[path][0], load_count[path][1],
7667 load_count[path][2]);
7668 load_count[path][0]--;
7669 load_count[path][1 + port]--;
Merav Sicron51c1a582012-03-18 10:33:38 +00007670 DP(NETIF_MSG_IFDOWN, "NO MCP - new load counts[%d] %d, %d, %d\n",
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007671 path, load_count[path][0], load_count[path][1],
7672 load_count[path][2]);
7673 if (load_count[path][0] == 0)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007674 reset_code = FW_MSG_CODE_DRV_UNLOAD_COMMON;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007675 else if (load_count[path][1 + port] == 0)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007676 reset_code = FW_MSG_CODE_DRV_UNLOAD_PORT;
7677 else
7678 reset_code = FW_MSG_CODE_DRV_UNLOAD_FUNCTION;
7679 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007680
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007681 return reset_code;
7682}
7683
7684/**
7685 * bnx2x_send_unload_done - send UNLOAD_DONE command to the MCP.
7686 *
7687 * @bp: driver handle
7688 */
7689void bnx2x_send_unload_done(struct bnx2x *bp)
7690{
7691 /* Report UNLOAD_DONE to MCP */
7692 if (!BP_NOMCP(bp))
7693 bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE, 0);
7694}
7695
Dmitry Kravkov6debea82011-07-19 01:42:04 +00007696static inline int bnx2x_func_wait_started(struct bnx2x *bp)
7697{
7698 int tout = 50;
7699 int msix = (bp->flags & USING_MSIX_FLAG) ? 1 : 0;
7700
7701 if (!bp->port.pmf)
7702 return 0;
7703
7704 /*
7705 * (assumption: No Attention from MCP at this stage)
7706 * PMF probably in the middle of TXdisable/enable transaction
7707 * 1. Sync IRS for default SB
7708 * 2. Sync SP queue - this guarantes us that attention handling started
7709 * 3. Wait, that TXdisable/enable transaction completes
7710 *
7711 * 1+2 guranty that if DCBx attention was scheduled it already changed
7712 * pending bit of transaction from STARTED-->TX_STOPPED, if we alredy
7713 * received complettion for the transaction the state is TX_STOPPED.
7714 * State will return to STARTED after completion of TX_STOPPED-->STARTED
7715 * transaction.
7716 */
7717
7718 /* make sure default SB ISR is done */
7719 if (msix)
7720 synchronize_irq(bp->msix_table[0].vector);
7721 else
7722 synchronize_irq(bp->pdev->irq);
7723
7724 flush_workqueue(bnx2x_wq);
7725
7726 while (bnx2x_func_get_state(bp, &bp->func_obj) !=
7727 BNX2X_F_STATE_STARTED && tout--)
7728 msleep(20);
7729
7730 if (bnx2x_func_get_state(bp, &bp->func_obj) !=
7731 BNX2X_F_STATE_STARTED) {
7732#ifdef BNX2X_STOP_ON_ERROR
Merav Sicron51c1a582012-03-18 10:33:38 +00007733 BNX2X_ERR("Wrong function state\n");
Dmitry Kravkov6debea82011-07-19 01:42:04 +00007734 return -EBUSY;
7735#else
7736 /*
7737 * Failed to complete the transaction in a "good way"
7738 * Force both transactions with CLR bit
7739 */
Yuval Mintz3b603062012-03-18 10:33:39 +00007740 struct bnx2x_func_state_params func_params = {NULL};
Dmitry Kravkov6debea82011-07-19 01:42:04 +00007741
Merav Sicron51c1a582012-03-18 10:33:38 +00007742 DP(NETIF_MSG_IFDOWN,
7743 "Hmmm... unexpected function state! Forcing STARTED-->TX_ST0PPED-->STARTED\n");
Dmitry Kravkov6debea82011-07-19 01:42:04 +00007744
7745 func_params.f_obj = &bp->func_obj;
7746 __set_bit(RAMROD_DRV_CLR_ONLY,
7747 &func_params.ramrod_flags);
7748
7749 /* STARTED-->TX_ST0PPED */
7750 func_params.cmd = BNX2X_F_CMD_TX_STOP;
7751 bnx2x_func_state_change(bp, &func_params);
7752
7753 /* TX_ST0PPED-->STARTED */
7754 func_params.cmd = BNX2X_F_CMD_TX_START;
7755 return bnx2x_func_state_change(bp, &func_params);
7756#endif
7757 }
7758
7759 return 0;
7760}
7761
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007762void bnx2x_chip_cleanup(struct bnx2x *bp, int unload_mode)
7763{
7764 int port = BP_PORT(bp);
Ariel Elior6383c0b2011-07-14 08:31:57 +00007765 int i, rc = 0;
7766 u8 cos;
Yuval Mintz3b603062012-03-18 10:33:39 +00007767 struct bnx2x_mcast_ramrod_params rparam = {NULL};
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007768 u32 reset_code;
7769
7770 /* Wait until tx fastpath tasks complete */
7771 for_each_tx_queue(bp, i) {
7772 struct bnx2x_fastpath *fp = &bp->fp[i];
7773
Ariel Elior6383c0b2011-07-14 08:31:57 +00007774 for_each_cos_in_tx_queue(fp, cos)
7775 rc = bnx2x_clean_tx_queue(bp, &fp->txdata[cos]);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007776#ifdef BNX2X_STOP_ON_ERROR
7777 if (rc)
7778 return;
7779#endif
7780 }
7781
7782 /* Give HW time to discard old tx messages */
7783 usleep_range(1000, 1000);
7784
7785 /* Clean all ETH MACs */
7786 rc = bnx2x_del_all_macs(bp, &bp->fp[0].mac_obj, BNX2X_ETH_MAC, false);
7787 if (rc < 0)
7788 BNX2X_ERR("Failed to delete all ETH macs: %d\n", rc);
7789
7790 /* Clean up UC list */
7791 rc = bnx2x_del_all_macs(bp, &bp->fp[0].mac_obj, BNX2X_UC_LIST_MAC,
7792 true);
7793 if (rc < 0)
Merav Sicron51c1a582012-03-18 10:33:38 +00007794 BNX2X_ERR("Failed to schedule DEL commands for UC MACs list: %d\n",
7795 rc);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007796
7797 /* Disable LLH */
7798 if (!CHIP_IS_E1(bp))
7799 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 0);
7800
7801 /* Set "drop all" (stop Rx).
7802 * We need to take a netif_addr_lock() here in order to prevent
7803 * a race between the completion code and this code.
7804 */
7805 netif_addr_lock_bh(bp->dev);
7806 /* Schedule the rx_mode command */
7807 if (test_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state))
7808 set_bit(BNX2X_FILTER_RX_MODE_SCHED, &bp->sp_state);
7809 else
7810 bnx2x_set_storm_rx_mode(bp);
7811
7812 /* Cleanup multicast configuration */
7813 rparam.mcast_obj = &bp->mcast_obj;
7814 rc = bnx2x_config_mcast(bp, &rparam, BNX2X_MCAST_CMD_DEL);
7815 if (rc < 0)
7816 BNX2X_ERR("Failed to send DEL multicast command: %d\n", rc);
7817
7818 netif_addr_unlock_bh(bp->dev);
7819
7820
Dmitry Kravkov6debea82011-07-19 01:42:04 +00007821
7822 /*
7823 * Send the UNLOAD_REQUEST to the MCP. This will return if
7824 * this function should perform FUNC, PORT or COMMON HW
7825 * reset.
7826 */
7827 reset_code = bnx2x_send_unload_req(bp, unload_mode);
7828
7829 /*
7830 * (assumption: No Attention from MCP at this stage)
7831 * PMF probably in the middle of TXdisable/enable transaction
7832 */
7833 rc = bnx2x_func_wait_started(bp);
7834 if (rc) {
7835 BNX2X_ERR("bnx2x_func_wait_started failed\n");
7836#ifdef BNX2X_STOP_ON_ERROR
7837 return;
7838#endif
7839 }
7840
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007841 /* Close multi and leading connections
7842 * Completions for ramrods are collected in a synchronous way
7843 */
7844 for_each_queue(bp, i)
7845 if (bnx2x_stop_queue(bp, i))
7846#ifdef BNX2X_STOP_ON_ERROR
7847 return;
7848#else
7849 goto unload_error;
7850#endif
7851 /* If SP settings didn't get completed so far - something
7852 * very wrong has happen.
7853 */
7854 if (!bnx2x_wait_sp_comp(bp, ~0x0UL))
7855 BNX2X_ERR("Hmmm... Common slow path ramrods got stuck!\n");
7856
7857#ifndef BNX2X_STOP_ON_ERROR
7858unload_error:
7859#endif
7860 rc = bnx2x_func_stop(bp);
7861 if (rc) {
7862 BNX2X_ERR("Function stop failed!\n");
7863#ifdef BNX2X_STOP_ON_ERROR
7864 return;
7865#endif
7866 }
7867
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007868 /* Disable HW interrupts, NAPI */
7869 bnx2x_netif_stop(bp, 1);
7870
7871 /* Release IRQs */
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00007872 bnx2x_free_irq(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007873
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007874 /* Reset the chip */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007875 rc = bnx2x_reset_hw(bp, reset_code);
7876 if (rc)
7877 BNX2X_ERR("HW_RESET failed\n");
7878
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007879
7880 /* Report UNLOAD_DONE to MCP */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007881 bnx2x_send_unload_done(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007882}
7883
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00007884void bnx2x_disable_close_the_gate(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007885{
7886 u32 val;
7887
Merav Sicron51c1a582012-03-18 10:33:38 +00007888 DP(NETIF_MSG_IFDOWN, "Disabling \"close the gates\"\n");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007889
7890 if (CHIP_IS_E1(bp)) {
7891 int port = BP_PORT(bp);
7892 u32 addr = port ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
7893 MISC_REG_AEU_MASK_ATTN_FUNC_0;
7894
7895 val = REG_RD(bp, addr);
7896 val &= ~(0x300);
7897 REG_WR(bp, addr, val);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007898 } else {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007899 val = REG_RD(bp, MISC_REG_AEU_GENERAL_MASK);
7900 val &= ~(MISC_AEU_GENERAL_MASK_REG_AEU_PXP_CLOSE_MASK |
7901 MISC_AEU_GENERAL_MASK_REG_AEU_NIG_CLOSE_MASK);
7902 REG_WR(bp, MISC_REG_AEU_GENERAL_MASK, val);
7903 }
7904}
7905
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007906/* Close gates #2, #3 and #4: */
7907static void bnx2x_set_234_gates(struct bnx2x *bp, bool close)
7908{
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00007909 u32 val;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007910
7911 /* Gates #2 and #4a are closed/opened for "not E1" only */
7912 if (!CHIP_IS_E1(bp)) {
7913 /* #4 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00007914 REG_WR(bp, PXP_REG_HST_DISCARD_DOORBELLS, !!close);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007915 /* #2 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00007916 REG_WR(bp, PXP_REG_HST_DISCARD_INTERNAL_WRITES, !!close);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007917 }
7918
7919 /* #3 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00007920 if (CHIP_IS_E1x(bp)) {
7921 /* Prevent interrupts from HC on both ports */
7922 val = REG_RD(bp, HC_REG_CONFIG_1);
7923 REG_WR(bp, HC_REG_CONFIG_1,
7924 (!close) ? (val | HC_CONFIG_1_REG_BLOCK_DISABLE_1) :
7925 (val & ~(u32)HC_CONFIG_1_REG_BLOCK_DISABLE_1));
7926
7927 val = REG_RD(bp, HC_REG_CONFIG_0);
7928 REG_WR(bp, HC_REG_CONFIG_0,
7929 (!close) ? (val | HC_CONFIG_0_REG_BLOCK_DISABLE_0) :
7930 (val & ~(u32)HC_CONFIG_0_REG_BLOCK_DISABLE_0));
7931 } else {
7932 /* Prevent incomming interrupts in IGU */
7933 val = REG_RD(bp, IGU_REG_BLOCK_CONFIGURATION);
7934
7935 REG_WR(bp, IGU_REG_BLOCK_CONFIGURATION,
7936 (!close) ?
7937 (val | IGU_BLOCK_CONFIGURATION_REG_BLOCK_ENABLE) :
7938 (val & ~(u32)IGU_BLOCK_CONFIGURATION_REG_BLOCK_ENABLE));
7939 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007940
Merav Sicron51c1a582012-03-18 10:33:38 +00007941 DP(NETIF_MSG_HW | NETIF_MSG_IFUP, "%s gates #2, #3 and #4\n",
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007942 close ? "closing" : "opening");
7943 mmiowb();
7944}
7945
7946#define SHARED_MF_CLP_MAGIC 0x80000000 /* `magic' bit */
7947
7948static void bnx2x_clp_reset_prep(struct bnx2x *bp, u32 *magic_val)
7949{
7950 /* Do some magic... */
7951 u32 val = MF_CFG_RD(bp, shared_mf_config.clp_mb);
7952 *magic_val = val & SHARED_MF_CLP_MAGIC;
7953 MF_CFG_WR(bp, shared_mf_config.clp_mb, val | SHARED_MF_CLP_MAGIC);
7954}
7955
Dmitry Kravkove8920672011-05-04 23:52:40 +00007956/**
7957 * bnx2x_clp_reset_done - restore the value of the `magic' bit.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007958 *
Dmitry Kravkove8920672011-05-04 23:52:40 +00007959 * @bp: driver handle
7960 * @magic_val: old value of the `magic' bit.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007961 */
7962static void bnx2x_clp_reset_done(struct bnx2x *bp, u32 magic_val)
7963{
7964 /* Restore the `magic' bit value... */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007965 u32 val = MF_CFG_RD(bp, shared_mf_config.clp_mb);
7966 MF_CFG_WR(bp, shared_mf_config.clp_mb,
7967 (val & (~SHARED_MF_CLP_MAGIC)) | magic_val);
7968}
7969
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00007970/**
Dmitry Kravkove8920672011-05-04 23:52:40 +00007971 * bnx2x_reset_mcp_prep - prepare for MCP reset.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007972 *
Dmitry Kravkove8920672011-05-04 23:52:40 +00007973 * @bp: driver handle
7974 * @magic_val: old value of 'magic' bit.
7975 *
7976 * Takes care of CLP configurations.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007977 */
7978static void bnx2x_reset_mcp_prep(struct bnx2x *bp, u32 *magic_val)
7979{
7980 u32 shmem;
7981 u32 validity_offset;
7982
Merav Sicron51c1a582012-03-18 10:33:38 +00007983 DP(NETIF_MSG_HW | NETIF_MSG_IFUP, "Starting\n");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007984
7985 /* Set `magic' bit in order to save MF config */
7986 if (!CHIP_IS_E1(bp))
7987 bnx2x_clp_reset_prep(bp, magic_val);
7988
7989 /* Get shmem offset */
7990 shmem = REG_RD(bp, MISC_REG_SHARED_MEM_ADDR);
7991 validity_offset = offsetof(struct shmem_region, validity_map[0]);
7992
7993 /* Clear validity map flags */
7994 if (shmem > 0)
7995 REG_WR(bp, shmem + validity_offset, 0);
7996}
7997
7998#define MCP_TIMEOUT 5000 /* 5 seconds (in ms) */
7999#define MCP_ONE_TIMEOUT 100 /* 100 ms */
8000
Dmitry Kravkove8920672011-05-04 23:52:40 +00008001/**
8002 * bnx2x_mcp_wait_one - wait for MCP_ONE_TIMEOUT
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008003 *
Dmitry Kravkove8920672011-05-04 23:52:40 +00008004 * @bp: driver handle
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008005 */
8006static inline void bnx2x_mcp_wait_one(struct bnx2x *bp)
8007{
8008 /* special handling for emulation and FPGA,
8009 wait 10 times longer */
8010 if (CHIP_REV_IS_SLOW(bp))
8011 msleep(MCP_ONE_TIMEOUT*10);
8012 else
8013 msleep(MCP_ONE_TIMEOUT);
8014}
8015
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00008016/*
8017 * initializes bp->common.shmem_base and waits for validity signature to appear
8018 */
8019static int bnx2x_init_shmem(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008020{
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00008021 int cnt = 0;
8022 u32 val = 0;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008023
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00008024 do {
8025 bp->common.shmem_base = REG_RD(bp, MISC_REG_SHARED_MEM_ADDR);
8026 if (bp->common.shmem_base) {
8027 val = SHMEM_RD(bp, validity_map[BP_PORT(bp)]);
8028 if (val & SHR_MEM_VALIDITY_MB)
8029 return 0;
8030 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008031
8032 bnx2x_mcp_wait_one(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008033
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00008034 } while (cnt++ < (MCP_TIMEOUT / MCP_ONE_TIMEOUT));
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008035
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00008036 BNX2X_ERR("BAD MCP validity signature\n");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008037
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00008038 return -ENODEV;
8039}
8040
8041static int bnx2x_reset_mcp_comp(struct bnx2x *bp, u32 magic_val)
8042{
8043 int rc = bnx2x_init_shmem(bp);
8044
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008045 /* Restore the `magic' bit value */
8046 if (!CHIP_IS_E1(bp))
8047 bnx2x_clp_reset_done(bp, magic_val);
8048
8049 return rc;
8050}
8051
8052static void bnx2x_pxp_prep(struct bnx2x *bp)
8053{
8054 if (!CHIP_IS_E1(bp)) {
8055 REG_WR(bp, PXP2_REG_RD_START_INIT, 0);
8056 REG_WR(bp, PXP2_REG_RQ_RBC_DONE, 0);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008057 mmiowb();
8058 }
8059}
8060
8061/*
8062 * Reset the whole chip except for:
8063 * - PCIE core
8064 * - PCI Glue, PSWHST, PXP/PXP2 RF (all controlled by
8065 * one reset bit)
8066 * - IGU
8067 * - MISC (including AEU)
8068 * - GRC
8069 * - RBCN, RBCP
8070 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008071static void bnx2x_process_kill_chip_reset(struct bnx2x *bp, bool global)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008072{
8073 u32 not_reset_mask1, reset_mask1, not_reset_mask2, reset_mask2;
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00008074 u32 global_bits2, stay_reset2;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008075
8076 /*
8077 * Bits that have to be set in reset_mask2 if we want to reset 'global'
8078 * (per chip) blocks.
8079 */
8080 global_bits2 =
8081 MISC_REGISTERS_RESET_REG_2_RST_MCP_N_RESET_CMN_CPU |
8082 MISC_REGISTERS_RESET_REG_2_RST_MCP_N_RESET_CMN_CORE;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008083
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00008084 /* Don't reset the following blocks */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008085 not_reset_mask1 =
8086 MISC_REGISTERS_RESET_REG_1_RST_HC |
8087 MISC_REGISTERS_RESET_REG_1_RST_PXPV |
8088 MISC_REGISTERS_RESET_REG_1_RST_PXP;
8089
8090 not_reset_mask2 =
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008091 MISC_REGISTERS_RESET_REG_2_RST_PCI_MDIO |
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008092 MISC_REGISTERS_RESET_REG_2_RST_EMAC0_HARD_CORE |
8093 MISC_REGISTERS_RESET_REG_2_RST_EMAC1_HARD_CORE |
8094 MISC_REGISTERS_RESET_REG_2_RST_MISC_CORE |
8095 MISC_REGISTERS_RESET_REG_2_RST_RBCN |
8096 MISC_REGISTERS_RESET_REG_2_RST_GRC |
8097 MISC_REGISTERS_RESET_REG_2_RST_MCP_N_RESET_REG_HARD_CORE |
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00008098 MISC_REGISTERS_RESET_REG_2_RST_MCP_N_HARD_CORE_RST_B |
8099 MISC_REGISTERS_RESET_REG_2_RST_ATC |
8100 MISC_REGISTERS_RESET_REG_2_PGLC;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008101
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00008102 /*
8103 * Keep the following blocks in reset:
8104 * - all xxMACs are handled by the bnx2x_link code.
8105 */
8106 stay_reset2 =
8107 MISC_REGISTERS_RESET_REG_2_RST_BMAC0 |
8108 MISC_REGISTERS_RESET_REG_2_RST_BMAC1 |
8109 MISC_REGISTERS_RESET_REG_2_RST_EMAC0 |
8110 MISC_REGISTERS_RESET_REG_2_RST_EMAC1 |
8111 MISC_REGISTERS_RESET_REG_2_UMAC0 |
8112 MISC_REGISTERS_RESET_REG_2_UMAC1 |
8113 MISC_REGISTERS_RESET_REG_2_XMAC |
8114 MISC_REGISTERS_RESET_REG_2_XMAC_SOFT;
8115
8116 /* Full reset masks according to the chip */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008117 reset_mask1 = 0xffffffff;
8118
8119 if (CHIP_IS_E1(bp))
8120 reset_mask2 = 0xffff;
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00008121 else if (CHIP_IS_E1H(bp))
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008122 reset_mask2 = 0x1ffff;
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00008123 else if (CHIP_IS_E2(bp))
8124 reset_mask2 = 0xfffff;
8125 else /* CHIP_IS_E3 */
8126 reset_mask2 = 0x3ffffff;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008127
8128 /* Don't reset global blocks unless we need to */
8129 if (!global)
8130 reset_mask2 &= ~global_bits2;
8131
8132 /*
8133 * In case of attention in the QM, we need to reset PXP
8134 * (MISC_REGISTERS_RESET_REG_2_RST_PXP_RQ_RD_WR) before QM
8135 * because otherwise QM reset would release 'close the gates' shortly
8136 * before resetting the PXP, then the PSWRQ would send a write
8137 * request to PGLUE. Then when PXP is reset, PGLUE would try to
8138 * read the payload data from PSWWR, but PSWWR would not
8139 * respond. The write queue in PGLUE would stuck, dmae commands
8140 * would not return. Therefore it's important to reset the second
8141 * reset register (containing the
8142 * MISC_REGISTERS_RESET_REG_2_RST_PXP_RQ_RD_WR bit) before the
8143 * first one (containing the MISC_REGISTERS_RESET_REG_1_RST_QM
8144 * bit).
8145 */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008146 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR,
8147 reset_mask2 & (~not_reset_mask2));
8148
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008149 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR,
8150 reset_mask1 & (~not_reset_mask1));
8151
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008152 barrier();
8153 mmiowb();
8154
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00008155 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_SET,
8156 reset_mask2 & (~stay_reset2));
8157
8158 barrier();
8159 mmiowb();
8160
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008161 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, reset_mask1);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008162 mmiowb();
8163}
8164
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008165/**
8166 * bnx2x_er_poll_igu_vq - poll for pending writes bit.
8167 * It should get cleared in no more than 1s.
8168 *
8169 * @bp: driver handle
8170 *
8171 * It should get cleared in no more than 1s. Returns 0 if
8172 * pending writes bit gets cleared.
8173 */
8174static int bnx2x_er_poll_igu_vq(struct bnx2x *bp)
8175{
8176 u32 cnt = 1000;
8177 u32 pend_bits = 0;
8178
8179 do {
8180 pend_bits = REG_RD(bp, IGU_REG_PENDING_BITS_STATUS);
8181
8182 if (pend_bits == 0)
8183 break;
8184
8185 usleep_range(1000, 1000);
8186 } while (cnt-- > 0);
8187
8188 if (cnt <= 0) {
8189 BNX2X_ERR("Still pending IGU requests pend_bits=%x!\n",
8190 pend_bits);
8191 return -EBUSY;
8192 }
8193
8194 return 0;
8195}
8196
8197static int bnx2x_process_kill(struct bnx2x *bp, bool global)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008198{
8199 int cnt = 1000;
8200 u32 val = 0;
8201 u32 sr_cnt, blk_cnt, port_is_idle_0, port_is_idle_1, pgl_exp_rom2;
8202
8203
8204 /* Empty the Tetris buffer, wait for 1s */
8205 do {
8206 sr_cnt = REG_RD(bp, PXP2_REG_RD_SR_CNT);
8207 blk_cnt = REG_RD(bp, PXP2_REG_RD_BLK_CNT);
8208 port_is_idle_0 = REG_RD(bp, PXP2_REG_RD_PORT_IS_IDLE_0);
8209 port_is_idle_1 = REG_RD(bp, PXP2_REG_RD_PORT_IS_IDLE_1);
8210 pgl_exp_rom2 = REG_RD(bp, PXP2_REG_PGL_EXP_ROM2);
8211 if ((sr_cnt == 0x7e) && (blk_cnt == 0xa0) &&
8212 ((port_is_idle_0 & 0x1) == 0x1) &&
8213 ((port_is_idle_1 & 0x1) == 0x1) &&
8214 (pgl_exp_rom2 == 0xffffffff))
8215 break;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008216 usleep_range(1000, 1000);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008217 } while (cnt-- > 0);
8218
8219 if (cnt <= 0) {
Merav Sicron51c1a582012-03-18 10:33:38 +00008220 BNX2X_ERR("Tetris buffer didn't get empty or there are still outstanding read requests after 1s!\n");
8221 BNX2X_ERR("sr_cnt=0x%08x, blk_cnt=0x%08x, port_is_idle_0=0x%08x, port_is_idle_1=0x%08x, pgl_exp_rom2=0x%08x\n",
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008222 sr_cnt, blk_cnt, port_is_idle_0, port_is_idle_1,
8223 pgl_exp_rom2);
8224 return -EAGAIN;
8225 }
8226
8227 barrier();
8228
8229 /* Close gates #2, #3 and #4 */
8230 bnx2x_set_234_gates(bp, true);
8231
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008232 /* Poll for IGU VQs for 57712 and newer chips */
8233 if (!CHIP_IS_E1x(bp) && bnx2x_er_poll_igu_vq(bp))
8234 return -EAGAIN;
8235
8236
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008237 /* TBD: Indicate that "process kill" is in progress to MCP */
8238
8239 /* Clear "unprepared" bit */
8240 REG_WR(bp, MISC_REG_UNPREPARED, 0);
8241 barrier();
8242
8243 /* Make sure all is written to the chip before the reset */
8244 mmiowb();
8245
8246 /* Wait for 1ms to empty GLUE and PCI-E core queues,
8247 * PSWHST, GRC and PSWRD Tetris buffer.
8248 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008249 usleep_range(1000, 1000);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008250
8251 /* Prepare to chip reset: */
8252 /* MCP */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008253 if (global)
8254 bnx2x_reset_mcp_prep(bp, &val);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008255
8256 /* PXP */
8257 bnx2x_pxp_prep(bp);
8258 barrier();
8259
8260 /* reset the chip */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008261 bnx2x_process_kill_chip_reset(bp, global);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008262 barrier();
8263
8264 /* Recover after reset: */
8265 /* MCP */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008266 if (global && bnx2x_reset_mcp_comp(bp, val))
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008267 return -EAGAIN;
8268
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008269 /* TBD: Add resetting the NO_MCP mode DB here */
8270
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008271 /* PXP */
8272 bnx2x_pxp_prep(bp);
8273
8274 /* Open the gates #2, #3 and #4 */
8275 bnx2x_set_234_gates(bp, false);
8276
8277 /* TBD: IGU/AEU preparation bring back the AEU/IGU to a
8278 * reset state, re-enable attentions. */
8279
8280 return 0;
8281}
8282
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008283int bnx2x_leader_reset(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008284{
8285 int rc = 0;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008286 bool global = bnx2x_reset_is_global(bp);
Ariel Elior95c6c6162012-01-26 06:01:52 +00008287 u32 load_code;
8288
8289 /* if not going to reset MCP - load "fake" driver to reset HW while
8290 * driver is owner of the HW
8291 */
8292 if (!global && !BP_NOMCP(bp)) {
8293 load_code = bnx2x_fw_command(bp, DRV_MSG_CODE_LOAD_REQ, 0);
8294 if (!load_code) {
8295 BNX2X_ERR("MCP response failure, aborting\n");
8296 rc = -EAGAIN;
8297 goto exit_leader_reset;
8298 }
8299 if ((load_code != FW_MSG_CODE_DRV_LOAD_COMMON_CHIP) &&
8300 (load_code != FW_MSG_CODE_DRV_LOAD_COMMON)) {
8301 BNX2X_ERR("MCP unexpected resp, aborting\n");
8302 rc = -EAGAIN;
8303 goto exit_leader_reset2;
8304 }
8305 load_code = bnx2x_fw_command(bp, DRV_MSG_CODE_LOAD_DONE, 0);
8306 if (!load_code) {
8307 BNX2X_ERR("MCP response failure, aborting\n");
8308 rc = -EAGAIN;
8309 goto exit_leader_reset2;
8310 }
8311 }
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008312
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008313 /* Try to recover after the failure */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008314 if (bnx2x_process_kill(bp, global)) {
Merav Sicron51c1a582012-03-18 10:33:38 +00008315 BNX2X_ERR("Something bad had happen on engine %d! Aii!\n",
8316 BP_PATH(bp));
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008317 rc = -EAGAIN;
Ariel Elior95c6c6162012-01-26 06:01:52 +00008318 goto exit_leader_reset2;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008319 }
8320
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008321 /*
8322 * Clear RESET_IN_PROGRES and RESET_GLOBAL bits and update the driver
8323 * state.
8324 */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008325 bnx2x_set_reset_done(bp);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008326 if (global)
8327 bnx2x_clear_reset_global(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008328
Ariel Elior95c6c6162012-01-26 06:01:52 +00008329exit_leader_reset2:
8330 /* unload "fake driver" if it was loaded */
8331 if (!global && !BP_NOMCP(bp)) {
8332 bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_REQ_WOL_MCP, 0);
8333 bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE, 0);
8334 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008335exit_leader_reset:
8336 bp->is_leader = 0;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008337 bnx2x_release_leader_lock(bp);
8338 smp_mb();
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008339 return rc;
8340}
8341
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008342static inline void bnx2x_recovery_failed(struct bnx2x *bp)
8343{
8344 netdev_err(bp->dev, "Recovery has failed. Power cycle is needed.\n");
8345
8346 /* Disconnect this device */
8347 netif_device_detach(bp->dev);
8348
8349 /*
8350 * Block ifup for all function on this engine until "process kill"
8351 * or power cycle.
8352 */
8353 bnx2x_set_reset_in_progress(bp);
8354
8355 /* Shut down the power */
8356 bnx2x_set_power_state(bp, PCI_D3hot);
8357
8358 bp->recovery_state = BNX2X_RECOVERY_FAILED;
8359
8360 smp_mb();
8361}
8362
8363/*
8364 * Assumption: runs under rtnl lock. This together with the fact
Ariel Elior6383c0b2011-07-14 08:31:57 +00008365 * that it's called only from bnx2x_sp_rtnl() ensure that it
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008366 * will never be called when netif_running(bp->dev) is false.
8367 */
8368static void bnx2x_parity_recover(struct bnx2x *bp)
8369{
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008370 bool global = false;
Ariel Elior7a752992012-01-26 06:01:53 +00008371 u32 error_recovered, error_unrecovered;
Ariel Elior95c6c6162012-01-26 06:01:52 +00008372 bool is_parity;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008373
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008374 DP(NETIF_MSG_HW, "Handling parity\n");
8375 while (1) {
8376 switch (bp->recovery_state) {
8377 case BNX2X_RECOVERY_INIT:
8378 DP(NETIF_MSG_HW, "State is BNX2X_RECOVERY_INIT\n");
Ariel Elior95c6c6162012-01-26 06:01:52 +00008379 is_parity = bnx2x_chk_parity_attn(bp, &global, false);
8380 WARN_ON(!is_parity);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008381
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008382 /* Try to get a LEADER_LOCK HW lock */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008383 if (bnx2x_trylock_leader_lock(bp)) {
8384 bnx2x_set_reset_in_progress(bp);
8385 /*
8386 * Check if there is a global attention and if
8387 * there was a global attention, set the global
8388 * reset bit.
8389 */
8390
8391 if (global)
8392 bnx2x_set_reset_global(bp);
8393
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008394 bp->is_leader = 1;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008395 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008396
8397 /* Stop the driver */
8398 /* If interface has been removed - break */
8399 if (bnx2x_nic_unload(bp, UNLOAD_RECOVERY))
8400 return;
8401
8402 bp->recovery_state = BNX2X_RECOVERY_WAIT;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008403
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008404 /* Ensure "is_leader", MCP command sequence and
8405 * "recovery_state" update values are seen on other
8406 * CPUs.
8407 */
8408 smp_mb();
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008409 break;
8410
8411 case BNX2X_RECOVERY_WAIT:
8412 DP(NETIF_MSG_HW, "State is BNX2X_RECOVERY_WAIT\n");
8413 if (bp->is_leader) {
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008414 int other_engine = BP_PATH(bp) ? 0 : 1;
Ariel Elior889b9af2012-01-26 06:01:51 +00008415 bool other_load_status =
8416 bnx2x_get_load_status(bp, other_engine);
8417 bool load_status =
8418 bnx2x_get_load_status(bp, BP_PATH(bp));
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008419 global = bnx2x_reset_is_global(bp);
8420
8421 /*
8422 * In case of a parity in a global block, let
8423 * the first leader that performs a
8424 * leader_reset() reset the global blocks in
8425 * order to clear global attentions. Otherwise
8426 * the the gates will remain closed for that
8427 * engine.
8428 */
Ariel Elior889b9af2012-01-26 06:01:51 +00008429 if (load_status ||
8430 (global && other_load_status)) {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008431 /* Wait until all other functions get
8432 * down.
8433 */
Ariel Elior7be08a72011-07-14 08:31:19 +00008434 schedule_delayed_work(&bp->sp_rtnl_task,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008435 HZ/10);
8436 return;
8437 } else {
8438 /* If all other functions got down -
8439 * try to bring the chip back to
8440 * normal. In any case it's an exit
8441 * point for a leader.
8442 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008443 if (bnx2x_leader_reset(bp)) {
8444 bnx2x_recovery_failed(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008445 return;
8446 }
8447
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008448 /* If we are here, means that the
8449 * leader has succeeded and doesn't
8450 * want to be a leader any more. Try
8451 * to continue as a none-leader.
8452 */
8453 break;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008454 }
8455 } else { /* non-leader */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008456 if (!bnx2x_reset_is_done(bp, BP_PATH(bp))) {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008457 /* Try to get a LEADER_LOCK HW lock as
8458 * long as a former leader may have
8459 * been unloaded by the user or
8460 * released a leadership by another
8461 * reason.
8462 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008463 if (bnx2x_trylock_leader_lock(bp)) {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008464 /* I'm a leader now! Restart a
8465 * switch case.
8466 */
8467 bp->is_leader = 1;
8468 break;
8469 }
8470
Ariel Elior7be08a72011-07-14 08:31:19 +00008471 schedule_delayed_work(&bp->sp_rtnl_task,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008472 HZ/10);
8473 return;
8474
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008475 } else {
8476 /*
8477 * If there was a global attention, wait
8478 * for it to be cleared.
8479 */
8480 if (bnx2x_reset_is_global(bp)) {
8481 schedule_delayed_work(
Ariel Elior7be08a72011-07-14 08:31:19 +00008482 &bp->sp_rtnl_task,
8483 HZ/10);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008484 return;
8485 }
8486
Ariel Elior7a752992012-01-26 06:01:53 +00008487 error_recovered =
8488 bp->eth_stats.recoverable_error;
8489 error_unrecovered =
8490 bp->eth_stats.unrecoverable_error;
Ariel Elior95c6c6162012-01-26 06:01:52 +00008491 bp->recovery_state =
8492 BNX2X_RECOVERY_NIC_LOADING;
8493 if (bnx2x_nic_load(bp, LOAD_NORMAL)) {
Ariel Elior7a752992012-01-26 06:01:53 +00008494 error_unrecovered++;
Ariel Elior95c6c6162012-01-26 06:01:52 +00008495 netdev_err(bp->dev,
Merav Sicron51c1a582012-03-18 10:33:38 +00008496 "Recovery failed. Power cycle needed\n");
Ariel Elior95c6c6162012-01-26 06:01:52 +00008497 /* Disconnect this device */
8498 netif_device_detach(bp->dev);
8499 /* Shut down the power */
8500 bnx2x_set_power_state(
8501 bp, PCI_D3hot);
8502 smp_mb();
8503 } else {
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008504 bp->recovery_state =
8505 BNX2X_RECOVERY_DONE;
Ariel Elior7a752992012-01-26 06:01:53 +00008506 error_recovered++;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008507 smp_mb();
8508 }
Ariel Elior7a752992012-01-26 06:01:53 +00008509 bp->eth_stats.recoverable_error =
8510 error_recovered;
8511 bp->eth_stats.unrecoverable_error =
8512 error_unrecovered;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008513
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008514 return;
8515 }
8516 }
8517 default:
8518 return;
8519 }
8520 }
8521}
8522
Michal Schmidt56ad3152012-02-16 02:38:48 +00008523static int bnx2x_close(struct net_device *dev);
8524
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008525/* bnx2x_nic_unload() flushes the bnx2x_wq, thus reset task is
8526 * scheduled on a general queue in order to prevent a dead lock.
8527 */
Ariel Elior7be08a72011-07-14 08:31:19 +00008528static void bnx2x_sp_rtnl_task(struct work_struct *work)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008529{
Ariel Elior7be08a72011-07-14 08:31:19 +00008530 struct bnx2x *bp = container_of(work, struct bnx2x, sp_rtnl_task.work);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008531
8532 rtnl_lock();
8533
8534 if (!netif_running(bp->dev))
Ariel Elior7be08a72011-07-14 08:31:19 +00008535 goto sp_rtnl_exit;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008536
Ariel Elior7be08a72011-07-14 08:31:19 +00008537 /* if stop on error is defined no recovery flows should be executed */
8538#ifdef BNX2X_STOP_ON_ERROR
Merav Sicron51c1a582012-03-18 10:33:38 +00008539 BNX2X_ERR("recovery flow called but STOP_ON_ERROR defined so reset not done to allow debug dump,\n"
Ariel Elior7be08a72011-07-14 08:31:19 +00008540 "you will need to reboot when done\n");
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +00008541 goto sp_rtnl_not_reset;
Ariel Elior7be08a72011-07-14 08:31:19 +00008542#endif
8543
8544 if (unlikely(bp->recovery_state != BNX2X_RECOVERY_DONE)) {
8545 /*
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +00008546 * Clear all pending SP commands as we are going to reset the
8547 * function anyway.
Ariel Elior7be08a72011-07-14 08:31:19 +00008548 */
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +00008549 bp->sp_rtnl_state = 0;
8550 smp_mb();
8551
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008552 bnx2x_parity_recover(bp);
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +00008553
8554 goto sp_rtnl_exit;
8555 }
8556
8557 if (test_and_clear_bit(BNX2X_SP_RTNL_TX_TIMEOUT, &bp->sp_rtnl_state)) {
8558 /*
8559 * Clear all pending SP commands as we are going to reset the
8560 * function anyway.
8561 */
8562 bp->sp_rtnl_state = 0;
8563 smp_mb();
8564
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008565 bnx2x_nic_unload(bp, UNLOAD_NORMAL);
8566 bnx2x_nic_load(bp, LOAD_NORMAL);
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +00008567
8568 goto sp_rtnl_exit;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008569 }
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +00008570#ifdef BNX2X_STOP_ON_ERROR
8571sp_rtnl_not_reset:
8572#endif
8573 if (test_and_clear_bit(BNX2X_SP_RTNL_SETUP_TC, &bp->sp_rtnl_state))
8574 bnx2x_setup_tc(bp->dev, bp->dcbx_port_params.ets.num_of_cos);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008575
Ariel Elior83048592011-11-13 04:34:29 +00008576 /*
8577 * in case of fan failure we need to reset id if the "stop on error"
8578 * debug flag is set, since we trying to prevent permanent overheating
8579 * damage
8580 */
8581 if (test_and_clear_bit(BNX2X_SP_RTNL_FAN_FAILURE, &bp->sp_rtnl_state)) {
Merav Sicron51c1a582012-03-18 10:33:38 +00008582 DP(NETIF_MSG_HW, "fan failure detected. Unloading driver\n");
Ariel Elior83048592011-11-13 04:34:29 +00008583 netif_device_detach(bp->dev);
8584 bnx2x_close(bp->dev);
8585 }
8586
Ariel Elior7be08a72011-07-14 08:31:19 +00008587sp_rtnl_exit:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008588 rtnl_unlock();
8589}
8590
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008591/* end of nic load/unload */
8592
Yaniv Rosner3deb8162011-06-14 01:34:33 +00008593static void bnx2x_period_task(struct work_struct *work)
8594{
8595 struct bnx2x *bp = container_of(work, struct bnx2x, period_task.work);
8596
8597 if (!netif_running(bp->dev))
8598 goto period_task_exit;
8599
8600 if (CHIP_REV_IS_SLOW(bp)) {
8601 BNX2X_ERR("period task called on emulation, ignoring\n");
8602 goto period_task_exit;
8603 }
8604
8605 bnx2x_acquire_phy_lock(bp);
8606 /*
8607 * The barrier is needed to ensure the ordering between the writing to
8608 * the bp->port.pmf in the bnx2x_nic_load() or bnx2x_pmf_update() and
8609 * the reading here.
8610 */
8611 smp_mb();
8612 if (bp->port.pmf) {
8613 bnx2x_period_func(&bp->link_params, &bp->link_vars);
8614
8615 /* Re-queue task in 1 sec */
8616 queue_delayed_work(bnx2x_wq, &bp->period_task, 1*HZ);
8617 }
8618
8619 bnx2x_release_phy_lock(bp);
8620period_task_exit:
8621 return;
8622}
8623
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008624/*
8625 * Init service functions
8626 */
8627
stephen hemminger8d962862010-10-21 07:50:56 +00008628static u32 bnx2x_get_pretend_reg(struct bnx2x *bp)
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00008629{
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008630 u32 base = PXP2_REG_PGL_PRETEND_FUNC_F0;
8631 u32 stride = PXP2_REG_PGL_PRETEND_FUNC_F1 - base;
8632 return base + (BP_ABS_FUNC(bp)) * stride;
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00008633}
8634
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008635static void bnx2x_undi_int_disable_e1h(struct bnx2x *bp)
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00008636{
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008637 u32 reg = bnx2x_get_pretend_reg(bp);
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00008638
8639 /* Flush all outstanding writes */
8640 mmiowb();
8641
8642 /* Pretend to be function 0 */
8643 REG_WR(bp, reg, 0);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008644 REG_RD(bp, reg); /* Flush the GRC transaction (in the chip) */
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00008645
8646 /* From now we are in the "like-E1" mode */
8647 bnx2x_int_disable(bp);
8648
8649 /* Flush all outstanding writes */
8650 mmiowb();
8651
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008652 /* Restore the original function */
8653 REG_WR(bp, reg, BP_ABS_FUNC(bp));
8654 REG_RD(bp, reg);
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00008655}
8656
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008657static inline void bnx2x_undi_int_disable(struct bnx2x *bp)
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00008658{
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008659 if (CHIP_IS_E1(bp))
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00008660 bnx2x_int_disable(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008661 else
8662 bnx2x_undi_int_disable_e1h(bp);
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00008663}
8664
Yuval Mintz452427b2012-03-26 20:47:07 +00008665static void __devinit bnx2x_prev_unload_close_mac(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008666{
Yuval Mintz452427b2012-03-26 20:47:07 +00008667 u32 val, base_addr, offset, mask, reset_reg;
8668 bool mac_stopped = false;
8669 u8 port = BP_PORT(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008670
Yuval Mintz452427b2012-03-26 20:47:07 +00008671 reset_reg = REG_RD(bp, MISC_REG_RESET_REG_2);
David S. Miller8decf862011-09-22 03:23:13 -04008672
Yuval Mintz452427b2012-03-26 20:47:07 +00008673 if (!CHIP_IS_E3(bp)) {
8674 val = REG_RD(bp, NIG_REG_BMAC0_REGS_OUT_EN + port * 4);
8675 mask = MISC_REGISTERS_RESET_REG_2_RST_BMAC0 << port;
8676 if ((mask & reset_reg) && val) {
8677 u32 wb_data[2];
8678 BNX2X_DEV_INFO("Disable bmac Rx\n");
8679 base_addr = BP_PORT(bp) ? NIG_REG_INGRESS_BMAC1_MEM
8680 : NIG_REG_INGRESS_BMAC0_MEM;
8681 offset = CHIP_IS_E2(bp) ? BIGMAC2_REGISTER_BMAC_CONTROL
8682 : BIGMAC_REGISTER_BMAC_CONTROL;
Ariel Eliorf16da432012-01-26 06:01:50 +00008683
Yuval Mintz452427b2012-03-26 20:47:07 +00008684 /*
8685 * use rd/wr since we cannot use dmae. This is safe
8686 * since MCP won't access the bus due to the request
8687 * to unload, and no function on the path can be
8688 * loaded at this time.
8689 */
8690 wb_data[0] = REG_RD(bp, base_addr + offset);
8691 wb_data[1] = REG_RD(bp, base_addr + offset + 0x4);
8692 wb_data[0] &= ~BMAC_CONTROL_RX_ENABLE;
8693 REG_WR(bp, base_addr + offset, wb_data[0]);
8694 REG_WR(bp, base_addr + offset + 0x4, wb_data[1]);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008695
Yuval Mintz452427b2012-03-26 20:47:07 +00008696 }
8697 BNX2X_DEV_INFO("Disable emac Rx\n");
8698 REG_WR(bp, NIG_REG_NIG_EMAC0_EN + BP_PORT(bp)*4, 0);
Eilon Greensteinb4661732009-01-14 06:43:56 +00008699
Yuval Mintz452427b2012-03-26 20:47:07 +00008700 mac_stopped = true;
8701 } else {
8702 if (reset_reg & MISC_REGISTERS_RESET_REG_2_XMAC) {
8703 BNX2X_DEV_INFO("Disable xmac Rx\n");
8704 base_addr = BP_PORT(bp) ? GRCBASE_XMAC1 : GRCBASE_XMAC0;
8705 val = REG_RD(bp, base_addr + XMAC_REG_PFC_CTRL_HI);
8706 REG_WR(bp, base_addr + XMAC_REG_PFC_CTRL_HI,
8707 val & ~(1 << 1));
8708 REG_WR(bp, base_addr + XMAC_REG_PFC_CTRL_HI,
8709 val | (1 << 1));
8710 REG_WR(bp, base_addr + XMAC_REG_CTRL, 0);
8711 mac_stopped = true;
8712 }
8713 mask = MISC_REGISTERS_RESET_REG_2_UMAC0 << port;
8714 if (mask & reset_reg) {
8715 BNX2X_DEV_INFO("Disable umac Rx\n");
8716 base_addr = BP_PORT(bp) ? GRCBASE_UMAC1 : GRCBASE_UMAC0;
8717 REG_WR(bp, base_addr + UMAC_REG_COMMAND_CONFIG, 0);
8718 mac_stopped = true;
David S. Miller8decf862011-09-22 03:23:13 -04008719 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008720 }
Ariel Eliorf16da432012-01-26 06:01:50 +00008721
Yuval Mintz452427b2012-03-26 20:47:07 +00008722 if (mac_stopped)
8723 msleep(20);
8724
8725}
8726
8727#define BNX2X_PREV_UNDI_PROD_ADDR(p) (BAR_TSTRORM_INTMEM + 0x1508 + ((p) << 4))
8728#define BNX2X_PREV_UNDI_RCQ(val) ((val) & 0xffff)
8729#define BNX2X_PREV_UNDI_BD(val) ((val) >> 16 & 0xffff)
8730#define BNX2X_PREV_UNDI_PROD(rcq, bd) ((bd) << 16 | (rcq))
8731
8732static void __devinit bnx2x_prev_unload_undi_inc(struct bnx2x *bp, u8 port,
8733 u8 inc)
8734{
8735 u16 rcq, bd;
8736 u32 tmp_reg = REG_RD(bp, BNX2X_PREV_UNDI_PROD_ADDR(port));
8737
8738 rcq = BNX2X_PREV_UNDI_RCQ(tmp_reg) + inc;
8739 bd = BNX2X_PREV_UNDI_BD(tmp_reg) + inc;
8740
8741 tmp_reg = BNX2X_PREV_UNDI_PROD(rcq, bd);
8742 REG_WR(bp, BNX2X_PREV_UNDI_PROD_ADDR(port), tmp_reg);
8743
8744 BNX2X_DEV_INFO("UNDI producer [%d] rings bd -> 0x%04x, rcq -> 0x%04x\n",
8745 port, bd, rcq);
8746}
8747
8748static int __devinit bnx2x_prev_mcp_done(struct bnx2x *bp)
8749{
8750 u32 rc = bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE, 0);
8751 if (!rc) {
8752 BNX2X_ERR("MCP response failure, aborting\n");
8753 return -EBUSY;
8754 }
8755
8756 return 0;
8757}
8758
8759static bool __devinit bnx2x_prev_is_path_marked(struct bnx2x *bp)
8760{
8761 struct bnx2x_prev_path_list *tmp_list;
8762 int rc = false;
8763
8764 if (down_trylock(&bnx2x_prev_sem))
8765 return false;
8766
8767 list_for_each_entry(tmp_list, &bnx2x_prev_list, list) {
8768 if (PCI_SLOT(bp->pdev->devfn) == tmp_list->slot &&
8769 bp->pdev->bus->number == tmp_list->bus &&
8770 BP_PATH(bp) == tmp_list->path) {
8771 rc = true;
8772 BNX2X_DEV_INFO("Path %d was already cleaned from previous drivers\n",
8773 BP_PATH(bp));
8774 break;
8775 }
8776 }
8777
8778 up(&bnx2x_prev_sem);
8779
8780 return rc;
8781}
8782
8783static int __devinit bnx2x_prev_mark_path(struct bnx2x *bp)
8784{
8785 struct bnx2x_prev_path_list *tmp_list;
8786 int rc;
8787
8788 tmp_list = (struct bnx2x_prev_path_list *)
8789 kmalloc(sizeof(struct bnx2x_prev_path_list), GFP_KERNEL);
8790 if (!tmp_list) {
8791 BNX2X_ERR("Failed to allocate 'bnx2x_prev_path_list'\n");
8792 return -ENOMEM;
8793 }
8794
8795 tmp_list->bus = bp->pdev->bus->number;
8796 tmp_list->slot = PCI_SLOT(bp->pdev->devfn);
8797 tmp_list->path = BP_PATH(bp);
8798
8799 rc = down_interruptible(&bnx2x_prev_sem);
8800 if (rc) {
8801 BNX2X_ERR("Received %d when tried to take lock\n", rc);
8802 kfree(tmp_list);
8803 } else {
8804 BNX2X_DEV_INFO("Marked path [%d] - finished previous unload\n",
8805 BP_PATH(bp));
8806 list_add(&tmp_list->list, &bnx2x_prev_list);
8807 up(&bnx2x_prev_sem);
8808 }
8809
8810 return rc;
8811}
8812
8813static bool __devinit bnx2x_can_flr(struct bnx2x *bp)
8814{
8815 int pos;
8816 u32 cap;
8817 struct pci_dev *dev = bp->pdev;
8818
8819 pos = pci_pcie_cap(dev);
8820 if (!pos)
8821 return false;
8822
8823 pci_read_config_dword(dev, pos + PCI_EXP_DEVCAP, &cap);
8824 if (!(cap & PCI_EXP_DEVCAP_FLR))
8825 return false;
8826
8827 return true;
8828}
8829
8830static int __devinit bnx2x_do_flr(struct bnx2x *bp)
8831{
8832 int i, pos;
8833 u16 status;
8834 struct pci_dev *dev = bp->pdev;
8835
8836 /* probe the capability first */
8837 if (bnx2x_can_flr(bp))
8838 return -ENOTTY;
8839
8840 pos = pci_pcie_cap(dev);
8841 if (!pos)
8842 return -ENOTTY;
8843
8844 /* Wait for Transaction Pending bit clean */
8845 for (i = 0; i < 4; i++) {
8846 if (i)
8847 msleep((1 << (i - 1)) * 100);
8848
8849 pci_read_config_word(dev, pos + PCI_EXP_DEVSTA, &status);
8850 if (!(status & PCI_EXP_DEVSTA_TRPND))
8851 goto clear;
8852 }
8853
8854 dev_err(&dev->dev,
8855 "transaction is not cleared; proceeding with reset anyway\n");
8856
8857clear:
8858 if (bp->common.bc_ver < REQ_BC_VER_4_INITIATE_FLR) {
8859 BNX2X_ERR("FLR not supported by BC_VER: 0x%x\n",
8860 bp->common.bc_ver);
8861 return -EINVAL;
8862 }
8863
8864 bnx2x_fw_command(bp, DRV_MSG_CODE_INITIATE_FLR, 0);
8865
8866 return 0;
8867}
8868
8869static int __devinit bnx2x_prev_unload_uncommon(struct bnx2x *bp)
8870{
8871 int rc;
8872
8873 BNX2X_DEV_INFO("Uncommon unload Flow\n");
8874
8875 /* Test if previous unload process was already finished for this path */
8876 if (bnx2x_prev_is_path_marked(bp))
8877 return bnx2x_prev_mcp_done(bp);
8878
8879 /* If function has FLR capabilities, and existing FW version matches
8880 * the one required, then FLR will be sufficient to clean any residue
8881 * left by previous driver
8882 */
8883 if (bnx2x_test_firmware_version(bp, false) && bnx2x_can_flr(bp))
8884 return bnx2x_do_flr(bp);
8885
8886 /* Close the MCP request, return failure*/
8887 rc = bnx2x_prev_mcp_done(bp);
8888 if (!rc)
8889 rc = BNX2X_PREV_WAIT_NEEDED;
8890
8891 return rc;
8892}
8893
8894static int __devinit bnx2x_prev_unload_common(struct bnx2x *bp)
8895{
8896 u32 reset_reg, tmp_reg = 0, rc;
8897 /* It is possible a previous function received 'common' answer,
8898 * but hasn't loaded yet, therefore creating a scenario of
8899 * multiple functions receiving 'common' on the same path.
8900 */
8901 BNX2X_DEV_INFO("Common unload Flow\n");
8902
8903 if (bnx2x_prev_is_path_marked(bp))
8904 return bnx2x_prev_mcp_done(bp);
8905
8906 reset_reg = REG_RD(bp, MISC_REG_RESET_REG_1);
8907
8908 /* Reset should be performed after BRB is emptied */
8909 if (reset_reg & MISC_REGISTERS_RESET_REG_1_RST_BRB1) {
8910 u32 timer_count = 1000;
8911 bool prev_undi = false;
8912
8913 /* Close the MAC Rx to prevent BRB from filling up */
8914 bnx2x_prev_unload_close_mac(bp);
8915
8916 /* Check if the UNDI driver was previously loaded
8917 * UNDI driver initializes CID offset for normal bell to 0x7
8918 */
8919 reset_reg = REG_RD(bp, MISC_REG_RESET_REG_1);
8920 if (reset_reg & MISC_REGISTERS_RESET_REG_1_RST_DORQ) {
8921 tmp_reg = REG_RD(bp, DORQ_REG_NORM_CID_OFST);
8922 if (tmp_reg == 0x7) {
8923 BNX2X_DEV_INFO("UNDI previously loaded\n");
8924 prev_undi = true;
8925 /* clear the UNDI indication */
8926 REG_WR(bp, DORQ_REG_NORM_CID_OFST, 0);
8927 }
8928 }
8929 /* wait until BRB is empty */
8930 tmp_reg = REG_RD(bp, BRB1_REG_NUM_OF_FULL_BLOCKS);
8931 while (timer_count) {
8932 u32 prev_brb = tmp_reg;
8933
8934 tmp_reg = REG_RD(bp, BRB1_REG_NUM_OF_FULL_BLOCKS);
8935 if (!tmp_reg)
8936 break;
8937
8938 BNX2X_DEV_INFO("BRB still has 0x%08x\n", tmp_reg);
8939
8940 /* reset timer as long as BRB actually gets emptied */
8941 if (prev_brb > tmp_reg)
8942 timer_count = 1000;
8943 else
8944 timer_count--;
8945
8946 /* If UNDI resides in memory, manually increment it */
8947 if (prev_undi)
8948 bnx2x_prev_unload_undi_inc(bp, BP_PORT(bp), 1);
8949
8950 udelay(10);
8951 }
8952
8953 if (!timer_count)
8954 BNX2X_ERR("Failed to empty BRB, hope for the best\n");
8955
8956 }
8957
8958 /* No packets are in the pipeline, path is ready for reset */
8959 bnx2x_reset_common(bp);
8960
8961 rc = bnx2x_prev_mark_path(bp);
8962 if (rc) {
8963 bnx2x_prev_mcp_done(bp);
8964 return rc;
8965 }
8966
8967 return bnx2x_prev_mcp_done(bp);
8968}
8969
8970static int __devinit bnx2x_prev_unload(struct bnx2x *bp)
8971{
8972 int time_counter = 10;
8973 u32 rc, fw, hw_lock_reg, hw_lock_val;
8974 BNX2X_DEV_INFO("Entering Previous Unload Flow\n");
8975
8976 /* Release previously held locks */
8977 hw_lock_reg = (BP_FUNC(bp) <= 5) ?
8978 (MISC_REG_DRIVER_CONTROL_1 + BP_FUNC(bp) * 8) :
8979 (MISC_REG_DRIVER_CONTROL_7 + (BP_FUNC(bp) - 6) * 8);
8980
8981 hw_lock_val = (REG_RD(bp, hw_lock_reg));
8982 if (hw_lock_val) {
8983 if (hw_lock_val & HW_LOCK_RESOURCE_NVRAM) {
8984 BNX2X_DEV_INFO("Release Previously held NVRAM lock\n");
8985 REG_WR(bp, MCP_REG_MCPR_NVM_SW_ARB,
8986 (MCPR_NVM_SW_ARB_ARB_REQ_CLR1 << BP_PORT(bp)));
8987 }
8988
8989 BNX2X_DEV_INFO("Release Previously held hw lock\n");
8990 REG_WR(bp, hw_lock_reg, 0xffffffff);
8991 } else
8992 BNX2X_DEV_INFO("No need to release hw/nvram locks\n");
8993
8994 if (MCPR_ACCESS_LOCK_LOCK & REG_RD(bp, MCP_REG_MCPR_ACCESS_LOCK)) {
8995 BNX2X_DEV_INFO("Release previously held alr\n");
8996 REG_WR(bp, MCP_REG_MCPR_ACCESS_LOCK, 0);
8997 }
8998
8999
9000 do {
9001 /* Lock MCP using an unload request */
9002 fw = bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS, 0);
9003 if (!fw) {
9004 BNX2X_ERR("MCP response failure, aborting\n");
9005 rc = -EBUSY;
9006 break;
9007 }
9008
9009 if (fw == FW_MSG_CODE_DRV_UNLOAD_COMMON) {
9010 rc = bnx2x_prev_unload_common(bp);
9011 break;
9012 }
9013
9014 /* non-common reply from MCP night require looping */
9015 rc = bnx2x_prev_unload_uncommon(bp);
9016 if (rc != BNX2X_PREV_WAIT_NEEDED)
9017 break;
9018
9019 msleep(20);
9020 } while (--time_counter);
9021
9022 if (!time_counter || rc) {
9023 BNX2X_ERR("Failed unloading previous driver, aborting\n");
9024 rc = -EBUSY;
9025 }
9026
9027 BNX2X_DEV_INFO("Finished Previous Unload Flow [%d]\n", rc);
9028
9029 return rc;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009030}
9031
9032static void __devinit bnx2x_get_common_hwinfo(struct bnx2x *bp)
9033{
Barak Witkowski1d187b32011-12-05 22:41:50 +00009034 u32 val, val2, val3, val4, id, boot_mode;
Eilon Greenstein72ce58c2008-08-13 15:52:46 -07009035 u16 pmc;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009036
9037 /* Get the chip revision id and number. */
9038 /* chip num:16-31, rev:12-15, metal:4-11, bond_id:0-3 */
9039 val = REG_RD(bp, MISC_REG_CHIP_NUM);
9040 id = ((val & 0xffff) << 16);
9041 val = REG_RD(bp, MISC_REG_CHIP_REV);
9042 id |= ((val & 0xf) << 12);
9043 val = REG_RD(bp, MISC_REG_CHIP_METAL);
9044 id |= ((val & 0xff) << 4);
Eilon Greenstein5a40e082009-01-14 06:44:04 +00009045 val = REG_RD(bp, MISC_REG_BOND_ID);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009046 id |= (val & 0xf);
9047 bp->common.chip_id = id;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00009048
Barak Witkowski7e8e02d2012-04-03 18:41:28 +00009049 /* force 57811 according to MISC register */
9050 if (REG_RD(bp, MISC_REG_CHIP_TYPE) & MISC_REG_CHIP_TYPE_57811_MASK) {
9051 if (CHIP_IS_57810(bp))
9052 bp->common.chip_id = (CHIP_NUM_57811 << 16) |
9053 (bp->common.chip_id & 0x0000FFFF);
9054 else if (CHIP_IS_57810_MF(bp))
9055 bp->common.chip_id = (CHIP_NUM_57811_MF << 16) |
9056 (bp->common.chip_id & 0x0000FFFF);
9057 bp->common.chip_id |= 0x1;
9058 }
9059
Dmitry Kravkov523224a2010-10-06 03:23:26 +00009060 /* Set doorbell size */
9061 bp->db_size = (1 << BNX2X_DB_SHIFT);
9062
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009063 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009064 val = REG_RD(bp, MISC_REG_PORT4MODE_EN_OVWR);
9065 if ((val & 1) == 0)
9066 val = REG_RD(bp, MISC_REG_PORT4MODE_EN);
9067 else
9068 val = (val >> 1) & 1;
9069 BNX2X_DEV_INFO("chip is in %s\n", val ? "4_PORT_MODE" :
9070 "2_PORT_MODE");
9071 bp->common.chip_port_mode = val ? CHIP_4_PORT_MODE :
9072 CHIP_2_PORT_MODE;
9073
9074 if (CHIP_MODE_IS_4_PORT(bp))
9075 bp->pfid = (bp->pf_num >> 1); /* 0..3 */
9076 else
9077 bp->pfid = (bp->pf_num & 0x6); /* 0, 2, 4, 6 */
9078 } else {
9079 bp->common.chip_port_mode = CHIP_PORT_MODE_NONE; /* N/A */
9080 bp->pfid = bp->pf_num; /* 0..7 */
9081 }
9082
Merav Sicron51c1a582012-03-18 10:33:38 +00009083 BNX2X_DEV_INFO("pf_id: %x", bp->pfid);
9084
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009085 bp->link_params.chip_id = bp->common.chip_id;
9086 BNX2X_DEV_INFO("chip ID is 0x%x\n", id);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00009087
Eilon Greenstein1c063282009-02-12 08:36:43 +00009088 val = (REG_RD(bp, 0x2874) & 0x55);
9089 if ((bp->common.chip_id & 0x1) ||
9090 (CHIP_IS_E1(bp) && val) || (CHIP_IS_E1H(bp) && (val == 0x55))) {
9091 bp->flags |= ONE_PORT_FLAG;
9092 BNX2X_DEV_INFO("single port device\n");
9093 }
9094
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009095 val = REG_RD(bp, MCP_REG_MCPR_NVM_CFG4);
Dmitry Kravkov754a2f52011-06-14 01:34:02 +00009096 bp->common.flash_size = (BNX2X_NVRAM_1MB_SIZE <<
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009097 (val & MCPR_NVM_CFG4_FLASH_SIZE));
9098 BNX2X_DEV_INFO("flash_size 0x%x (%d)\n",
9099 bp->common.flash_size, bp->common.flash_size);
9100
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00009101 bnx2x_init_shmem(bp);
9102
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009103
9104
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009105 bp->common.shmem2_base = REG_RD(bp, (BP_PATH(bp) ?
9106 MISC_REG_GENERIC_CR_1 :
9107 MISC_REG_GENERIC_CR_0));
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00009108
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009109 bp->link_params.shmem_base = bp->common.shmem_base;
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009110 bp->link_params.shmem2_base = bp->common.shmem2_base;
Eilon Greenstein2691d512009-08-12 08:22:08 +00009111 BNX2X_DEV_INFO("shmem offset 0x%x shmem2 offset 0x%x\n",
9112 bp->common.shmem_base, bp->common.shmem2_base);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009113
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009114 if (!bp->common.shmem_base) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009115 BNX2X_DEV_INFO("MCP not active\n");
9116 bp->flags |= NO_MCP_FLAG;
9117 return;
9118 }
9119
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009120 bp->common.hw_config = SHMEM_RD(bp, dev_info.shared_hw_config.config);
Eilon Greenstein35b19ba2009-02-12 08:36:47 +00009121 BNX2X_DEV_INFO("hw_config 0x%08x\n", bp->common.hw_config);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009122
9123 bp->link_params.hw_led_mode = ((bp->common.hw_config &
9124 SHARED_HW_CFG_LED_MODE_MASK) >>
9125 SHARED_HW_CFG_LED_MODE_SHIFT);
9126
Eilon Greensteinc2c8b032009-02-12 08:37:14 +00009127 bp->link_params.feature_config_flags = 0;
9128 val = SHMEM_RD(bp, dev_info.shared_feature_config.config);
9129 if (val & SHARED_FEAT_CFG_OVERRIDE_PREEMPHASIS_CFG_ENABLED)
9130 bp->link_params.feature_config_flags |=
9131 FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED;
9132 else
9133 bp->link_params.feature_config_flags &=
9134 ~FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED;
9135
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009136 val = SHMEM_RD(bp, dev_info.bc_rev) >> 8;
9137 bp->common.bc_ver = val;
9138 BNX2X_DEV_INFO("bc_ver %X\n", val);
9139 if (val < BNX2X_BC_VER) {
9140 /* for now only warn
9141 * later we might need to enforce this */
Merav Sicron51c1a582012-03-18 10:33:38 +00009142 BNX2X_ERR("This driver needs bc_ver %X but found %X, please upgrade BC\n",
9143 BNX2X_BC_VER, val);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009144 }
Eilon Greenstein4d295db2009-07-21 05:47:47 +00009145 bp->link_params.feature_config_flags |=
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009146 (val >= REQ_BC_VER_4_VRFY_FIRST_PHY_OPT_MDL) ?
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009147 FEATURE_CONFIG_BC_SUPPORTS_OPT_MDL_VRFY : 0;
9148
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009149 bp->link_params.feature_config_flags |=
9150 (val >= REQ_BC_VER_4_VRFY_SPECIFIC_PHY_OPT_MDL) ?
9151 FEATURE_CONFIG_BC_SUPPORTS_DUAL_PHY_OPT_MDL_VRFY : 0;
Eilon Greenstein72ce58c2008-08-13 15:52:46 -07009152
Yaniv Rosner85242ee2011-07-05 01:06:53 +00009153 bp->link_params.feature_config_flags |=
9154 (val >= REQ_BC_VER_4_SFP_TX_DISABLE_SUPPORTED) ?
9155 FEATURE_CONFIG_BC_SUPPORTS_SFP_TX_DISABLED : 0;
Barak Witkowski0e898dd2011-12-05 21:52:22 +00009156 bp->flags |= (val >= REQ_BC_VER_4_PFC_STATS_SUPPORTED) ?
9157 BC_SUPPORTS_PFC_STATS : 0;
Yaniv Rosner85242ee2011-07-05 01:06:53 +00009158
Barak Witkowski1d187b32011-12-05 22:41:50 +00009159 boot_mode = SHMEM_RD(bp,
9160 dev_info.port_feature_config[BP_PORT(bp)].mba_config) &
9161 PORT_FEATURE_MBA_BOOT_AGENT_TYPE_MASK;
9162 switch (boot_mode) {
9163 case PORT_FEATURE_MBA_BOOT_AGENT_TYPE_PXE:
9164 bp->common.boot_mode = FEATURE_ETH_BOOTMODE_PXE;
9165 break;
9166 case PORT_FEATURE_MBA_BOOT_AGENT_TYPE_ISCSIB:
9167 bp->common.boot_mode = FEATURE_ETH_BOOTMODE_ISCSI;
9168 break;
9169 case PORT_FEATURE_MBA_BOOT_AGENT_TYPE_FCOE_BOOT:
9170 bp->common.boot_mode = FEATURE_ETH_BOOTMODE_FCOE;
9171 break;
9172 case PORT_FEATURE_MBA_BOOT_AGENT_TYPE_NONE:
9173 bp->common.boot_mode = FEATURE_ETH_BOOTMODE_NONE;
9174 break;
9175 }
9176
Dmitry Kravkovf9a3ebb2011-05-04 23:49:11 +00009177 pci_read_config_word(bp->pdev, bp->pm_cap + PCI_PM_PMC, &pmc);
9178 bp->flags |= (pmc & PCI_PM_CAP_PME_D3cold) ? 0 : NO_WOL_FLAG;
9179
Eilon Greenstein72ce58c2008-08-13 15:52:46 -07009180 BNX2X_DEV_INFO("%sWoL capable\n",
Eilon Greensteinf5372252009-02-12 08:38:30 +00009181 (bp->flags & NO_WOL_FLAG) ? "not " : "");
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009182
9183 val = SHMEM_RD(bp, dev_info.shared_hw_config.part_num);
9184 val2 = SHMEM_RD(bp, dev_info.shared_hw_config.part_num[4]);
9185 val3 = SHMEM_RD(bp, dev_info.shared_hw_config.part_num[8]);
9186 val4 = SHMEM_RD(bp, dev_info.shared_hw_config.part_num[12]);
9187
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00009188 dev_info(&bp->pdev->dev, "part number %X-%X-%X-%X\n",
9189 val, val2, val3, val4);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009190}
9191
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009192#define IGU_FID(val) GET_FIELD((val), IGU_REG_MAPPING_MEMORY_FID)
9193#define IGU_VEC(val) GET_FIELD((val), IGU_REG_MAPPING_MEMORY_VECTOR)
9194
9195static void __devinit bnx2x_get_igu_cam_info(struct bnx2x *bp)
9196{
9197 int pfid = BP_FUNC(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009198 int igu_sb_id;
9199 u32 val;
Ariel Elior6383c0b2011-07-14 08:31:57 +00009200 u8 fid, igu_sb_cnt = 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009201
9202 bp->igu_base_sb = 0xff;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009203 if (CHIP_INT_MODE_IS_BC(bp)) {
David S. Miller8decf862011-09-22 03:23:13 -04009204 int vn = BP_VN(bp);
Ariel Elior6383c0b2011-07-14 08:31:57 +00009205 igu_sb_cnt = bp->igu_sb_cnt;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009206 bp->igu_base_sb = (CHIP_MODE_IS_4_PORT(bp) ? pfid : vn) *
9207 FP_SB_MAX_E1x;
9208
9209 bp->igu_dsb_id = E1HVN_MAX * FP_SB_MAX_E1x +
9210 (CHIP_MODE_IS_4_PORT(bp) ? pfid : vn);
9211
9212 return;
9213 }
9214
9215 /* IGU in normal mode - read CAM */
9216 for (igu_sb_id = 0; igu_sb_id < IGU_REG_MAPPING_MEMORY_SIZE;
9217 igu_sb_id++) {
9218 val = REG_RD(bp, IGU_REG_MAPPING_MEMORY + igu_sb_id * 4);
9219 if (!(val & IGU_REG_MAPPING_MEMORY_VALID))
9220 continue;
9221 fid = IGU_FID(val);
9222 if ((fid & IGU_FID_ENCODE_IS_PF)) {
9223 if ((fid & IGU_FID_PF_NUM_MASK) != pfid)
9224 continue;
9225 if (IGU_VEC(val) == 0)
9226 /* default status block */
9227 bp->igu_dsb_id = igu_sb_id;
9228 else {
9229 if (bp->igu_base_sb == 0xff)
9230 bp->igu_base_sb = igu_sb_id;
Ariel Elior6383c0b2011-07-14 08:31:57 +00009231 igu_sb_cnt++;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009232 }
9233 }
9234 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009235
Ariel Elior6383c0b2011-07-14 08:31:57 +00009236#ifdef CONFIG_PCI_MSI
9237 /*
9238 * It's expected that number of CAM entries for this functions is equal
9239 * to the number evaluated based on the MSI-X table size. We want a
9240 * harsh warning if these values are different!
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009241 */
Ariel Elior6383c0b2011-07-14 08:31:57 +00009242 WARN_ON(bp->igu_sb_cnt != igu_sb_cnt);
9243#endif
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009244
Ariel Elior6383c0b2011-07-14 08:31:57 +00009245 if (igu_sb_cnt == 0)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009246 BNX2X_ERR("CAM configuration error\n");
9247}
9248
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009249static void __devinit bnx2x_link_settings_supported(struct bnx2x *bp,
9250 u32 switch_cfg)
9251{
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009252 int cfg_size = 0, idx, port = BP_PORT(bp);
9253
9254 /* Aggregation of supported attributes of all external phys */
9255 bp->port.supported[0] = 0;
9256 bp->port.supported[1] = 0;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00009257 switch (bp->link_params.num_phys) {
9258 case 1:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009259 bp->port.supported[0] = bp->link_params.phy[INT_PHY].supported;
9260 cfg_size = 1;
9261 break;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00009262 case 2:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009263 bp->port.supported[0] = bp->link_params.phy[EXT_PHY1].supported;
9264 cfg_size = 1;
9265 break;
9266 case 3:
9267 if (bp->link_params.multi_phy_config &
9268 PORT_HW_CFG_PHY_SWAPPED_ENABLED) {
9269 bp->port.supported[1] =
9270 bp->link_params.phy[EXT_PHY1].supported;
9271 bp->port.supported[0] =
9272 bp->link_params.phy[EXT_PHY2].supported;
9273 } else {
9274 bp->port.supported[0] =
9275 bp->link_params.phy[EXT_PHY1].supported;
9276 bp->port.supported[1] =
9277 bp->link_params.phy[EXT_PHY2].supported;
9278 }
9279 cfg_size = 2;
9280 break;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00009281 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009282
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009283 if (!(bp->port.supported[0] || bp->port.supported[1])) {
Merav Sicron51c1a582012-03-18 10:33:38 +00009284 BNX2X_ERR("NVRAM config error. BAD phy config. PHY1 config 0x%x, PHY2 config 0x%x\n",
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00009285 SHMEM_RD(bp,
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009286 dev_info.port_hw_config[port].external_phy_config),
9287 SHMEM_RD(bp,
9288 dev_info.port_hw_config[port].external_phy_config2));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009289 return;
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009290 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009291
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009292 if (CHIP_IS_E3(bp))
9293 bp->port.phy_addr = REG_RD(bp, MISC_REG_WC0_CTRL_PHY_ADDR);
9294 else {
9295 switch (switch_cfg) {
9296 case SWITCH_CFG_1G:
9297 bp->port.phy_addr = REG_RD(
9298 bp, NIG_REG_SERDES0_CTRL_PHY_ADDR + port*0x10);
9299 break;
9300 case SWITCH_CFG_10G:
9301 bp->port.phy_addr = REG_RD(
9302 bp, NIG_REG_XGXS0_CTRL_PHY_ADDR + port*0x18);
9303 break;
9304 default:
9305 BNX2X_ERR("BAD switch_cfg link_config 0x%x\n",
9306 bp->port.link_config[0]);
9307 return;
9308 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009309 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009310 BNX2X_DEV_INFO("phy_addr 0x%x\n", bp->port.phy_addr);
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009311 /* mask what we support according to speed_cap_mask per configuration */
9312 for (idx = 0; idx < cfg_size; idx++) {
9313 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009314 PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_HALF))
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009315 bp->port.supported[idx] &= ~SUPPORTED_10baseT_Half;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009316
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009317 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009318 PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_FULL))
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009319 bp->port.supported[idx] &= ~SUPPORTED_10baseT_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009320
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009321 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009322 PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_HALF))
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009323 bp->port.supported[idx] &= ~SUPPORTED_100baseT_Half;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009324
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009325 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009326 PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_FULL))
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009327 bp->port.supported[idx] &= ~SUPPORTED_100baseT_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009328
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009329 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009330 PORT_HW_CFG_SPEED_CAPABILITY_D0_1G))
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009331 bp->port.supported[idx] &= ~(SUPPORTED_1000baseT_Half |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009332 SUPPORTED_1000baseT_Full);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009333
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009334 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009335 PORT_HW_CFG_SPEED_CAPABILITY_D0_2_5G))
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009336 bp->port.supported[idx] &= ~SUPPORTED_2500baseX_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009337
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009338 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009339 PORT_HW_CFG_SPEED_CAPABILITY_D0_10G))
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009340 bp->port.supported[idx] &= ~SUPPORTED_10000baseT_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009341
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009342 }
9343
9344 BNX2X_DEV_INFO("supported 0x%x 0x%x\n", bp->port.supported[0],
9345 bp->port.supported[1]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009346}
9347
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009348static void __devinit bnx2x_link_settings_requested(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009349{
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009350 u32 link_config, idx, cfg_size = 0;
9351 bp->port.advertising[0] = 0;
9352 bp->port.advertising[1] = 0;
9353 switch (bp->link_params.num_phys) {
9354 case 1:
9355 case 2:
9356 cfg_size = 1;
9357 break;
9358 case 3:
9359 cfg_size = 2;
9360 break;
9361 }
9362 for (idx = 0; idx < cfg_size; idx++) {
9363 bp->link_params.req_duplex[idx] = DUPLEX_FULL;
9364 link_config = bp->port.link_config[idx];
9365 switch (link_config & PORT_FEATURE_LINK_SPEED_MASK) {
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009366 case PORT_FEATURE_LINK_SPEED_AUTO:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009367 if (bp->port.supported[idx] & SUPPORTED_Autoneg) {
9368 bp->link_params.req_line_speed[idx] =
9369 SPEED_AUTO_NEG;
9370 bp->port.advertising[idx] |=
9371 bp->port.supported[idx];
Mintz Yuval10bd1f22012-02-15 02:10:30 +00009372 if (bp->link_params.phy[EXT_PHY1].type ==
9373 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84833)
9374 bp->port.advertising[idx] |=
9375 (SUPPORTED_100baseT_Half |
9376 SUPPORTED_100baseT_Full);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009377 } else {
9378 /* force 10G, no AN */
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009379 bp->link_params.req_line_speed[idx] =
9380 SPEED_10000;
9381 bp->port.advertising[idx] |=
9382 (ADVERTISED_10000baseT_Full |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009383 ADVERTISED_FIBRE);
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009384 continue;
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009385 }
9386 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009387
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009388 case PORT_FEATURE_LINK_SPEED_10M_FULL:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009389 if (bp->port.supported[idx] & SUPPORTED_10baseT_Full) {
9390 bp->link_params.req_line_speed[idx] =
9391 SPEED_10;
9392 bp->port.advertising[idx] |=
9393 (ADVERTISED_10baseT_Full |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009394 ADVERTISED_TP);
9395 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +00009396 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009397 link_config,
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009398 bp->link_params.speed_cap_mask[idx]);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009399 return;
9400 }
9401 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009402
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009403 case PORT_FEATURE_LINK_SPEED_10M_HALF:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009404 if (bp->port.supported[idx] & SUPPORTED_10baseT_Half) {
9405 bp->link_params.req_line_speed[idx] =
9406 SPEED_10;
9407 bp->link_params.req_duplex[idx] =
9408 DUPLEX_HALF;
9409 bp->port.advertising[idx] |=
9410 (ADVERTISED_10baseT_Half |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009411 ADVERTISED_TP);
9412 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +00009413 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009414 link_config,
9415 bp->link_params.speed_cap_mask[idx]);
9416 return;
9417 }
9418 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009419
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009420 case PORT_FEATURE_LINK_SPEED_100M_FULL:
9421 if (bp->port.supported[idx] &
9422 SUPPORTED_100baseT_Full) {
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009423 bp->link_params.req_line_speed[idx] =
9424 SPEED_100;
9425 bp->port.advertising[idx] |=
9426 (ADVERTISED_100baseT_Full |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009427 ADVERTISED_TP);
9428 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +00009429 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009430 link_config,
9431 bp->link_params.speed_cap_mask[idx]);
9432 return;
9433 }
9434 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009435
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009436 case PORT_FEATURE_LINK_SPEED_100M_HALF:
9437 if (bp->port.supported[idx] &
9438 SUPPORTED_100baseT_Half) {
9439 bp->link_params.req_line_speed[idx] =
9440 SPEED_100;
9441 bp->link_params.req_duplex[idx] =
9442 DUPLEX_HALF;
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009443 bp->port.advertising[idx] |=
9444 (ADVERTISED_100baseT_Half |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009445 ADVERTISED_TP);
9446 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +00009447 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009448 link_config,
9449 bp->link_params.speed_cap_mask[idx]);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009450 return;
9451 }
9452 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009453
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009454 case PORT_FEATURE_LINK_SPEED_1G:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009455 if (bp->port.supported[idx] &
9456 SUPPORTED_1000baseT_Full) {
9457 bp->link_params.req_line_speed[idx] =
9458 SPEED_1000;
9459 bp->port.advertising[idx] |=
9460 (ADVERTISED_1000baseT_Full |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009461 ADVERTISED_TP);
9462 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +00009463 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009464 link_config,
9465 bp->link_params.speed_cap_mask[idx]);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009466 return;
9467 }
9468 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009469
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009470 case PORT_FEATURE_LINK_SPEED_2_5G:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009471 if (bp->port.supported[idx] &
9472 SUPPORTED_2500baseX_Full) {
9473 bp->link_params.req_line_speed[idx] =
9474 SPEED_2500;
9475 bp->port.advertising[idx] |=
9476 (ADVERTISED_2500baseX_Full |
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009477 ADVERTISED_TP);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009478 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +00009479 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009480 link_config,
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009481 bp->link_params.speed_cap_mask[idx]);
9482 return;
9483 }
9484 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009485
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009486 case PORT_FEATURE_LINK_SPEED_10G_CX4:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009487 if (bp->port.supported[idx] &
9488 SUPPORTED_10000baseT_Full) {
9489 bp->link_params.req_line_speed[idx] =
9490 SPEED_10000;
9491 bp->port.advertising[idx] |=
9492 (ADVERTISED_10000baseT_Full |
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009493 ADVERTISED_FIBRE);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009494 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +00009495 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009496 link_config,
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009497 bp->link_params.speed_cap_mask[idx]);
9498 return;
9499 }
9500 break;
Yaniv Rosner3c9ada22011-06-14 01:34:12 +00009501 case PORT_FEATURE_LINK_SPEED_20G:
9502 bp->link_params.req_line_speed[idx] = SPEED_20000;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009503
Yaniv Rosner3c9ada22011-06-14 01:34:12 +00009504 break;
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009505 default:
Merav Sicron51c1a582012-03-18 10:33:38 +00009506 BNX2X_ERR("NVRAM config error. BAD link speed link_config 0x%x\n",
Dmitry Kravkov754a2f52011-06-14 01:34:02 +00009507 link_config);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009508 bp->link_params.req_line_speed[idx] =
9509 SPEED_AUTO_NEG;
9510 bp->port.advertising[idx] =
9511 bp->port.supported[idx];
9512 break;
9513 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009514
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009515 bp->link_params.req_flow_ctrl[idx] = (link_config &
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009516 PORT_FEATURE_FLOW_CONTROL_MASK);
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009517 if ((bp->link_params.req_flow_ctrl[idx] ==
9518 BNX2X_FLOW_CTRL_AUTO) &&
9519 !(bp->port.supported[idx] & SUPPORTED_Autoneg)) {
9520 bp->link_params.req_flow_ctrl[idx] =
9521 BNX2X_FLOW_CTRL_NONE;
9522 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009523
Merav Sicron51c1a582012-03-18 10:33:38 +00009524 BNX2X_DEV_INFO("req_line_speed %d req_duplex %d req_flow_ctrl 0x%x advertising 0x%x\n",
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009525 bp->link_params.req_line_speed[idx],
9526 bp->link_params.req_duplex[idx],
9527 bp->link_params.req_flow_ctrl[idx],
9528 bp->port.advertising[idx]);
9529 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009530}
9531
Michael Chane665bfd2009-10-10 13:46:54 +00009532static void __devinit bnx2x_set_mac_buf(u8 *mac_buf, u32 mac_lo, u16 mac_hi)
9533{
9534 mac_hi = cpu_to_be16(mac_hi);
9535 mac_lo = cpu_to_be32(mac_lo);
9536 memcpy(mac_buf, &mac_hi, sizeof(mac_hi));
9537 memcpy(mac_buf + sizeof(mac_hi), &mac_lo, sizeof(mac_lo));
9538}
9539
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009540static void __devinit bnx2x_get_port_hwinfo(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009541{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009542 int port = BP_PORT(bp);
Eilon Greenstein589abe32009-02-12 08:36:55 +00009543 u32 config;
Joe Perches6f38ad92010-11-14 17:04:31 +00009544 u32 ext_phy_type, ext_phy_config;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009545
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009546 bp->link_params.bp = bp;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009547 bp->link_params.port = port;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009548
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009549 bp->link_params.lane_config =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009550 SHMEM_RD(bp, dev_info.port_hw_config[port].lane_config);
Eilon Greenstein4d295db2009-07-21 05:47:47 +00009551
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009552 bp->link_params.speed_cap_mask[0] =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009553 SHMEM_RD(bp,
9554 dev_info.port_hw_config[port].speed_capability_mask);
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009555 bp->link_params.speed_cap_mask[1] =
9556 SHMEM_RD(bp,
9557 dev_info.port_hw_config[port].speed_capability_mask2);
9558 bp->port.link_config[0] =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009559 SHMEM_RD(bp, dev_info.port_feature_config[port].link_config);
9560
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009561 bp->port.link_config[1] =
9562 SHMEM_RD(bp, dev_info.port_feature_config[port].link_config2);
Eilon Greensteinc2c8b032009-02-12 08:37:14 +00009563
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009564 bp->link_params.multi_phy_config =
9565 SHMEM_RD(bp, dev_info.port_hw_config[port].multi_phy_config);
Eilon Greenstein3ce2c3f2009-02-12 08:37:52 +00009566 /* If the device is capable of WoL, set the default state according
9567 * to the HW
9568 */
Eilon Greenstein4d295db2009-07-21 05:47:47 +00009569 config = SHMEM_RD(bp, dev_info.port_feature_config[port].config);
Eilon Greenstein3ce2c3f2009-02-12 08:37:52 +00009570 bp->wol = (!(bp->flags & NO_WOL_FLAG) &&
9571 (config & PORT_FEATURE_WOL_ENABLED));
9572
Merav Sicron51c1a582012-03-18 10:33:38 +00009573 BNX2X_DEV_INFO("lane_config 0x%08x speed_cap_mask0 0x%08x link_config0 0x%08x\n",
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009574 bp->link_params.lane_config,
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009575 bp->link_params.speed_cap_mask[0],
9576 bp->port.link_config[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009577
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009578 bp->link_params.switch_cfg = (bp->port.link_config[0] &
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009579 PORT_FEATURE_CONNECTED_SWITCH_MASK);
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00009580 bnx2x_phy_probe(&bp->link_params);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009581 bnx2x_link_settings_supported(bp, bp->link_params.switch_cfg);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009582
9583 bnx2x_link_settings_requested(bp);
9584
Eilon Greenstein01cd4522009-08-12 08:23:08 +00009585 /*
9586 * If connected directly, work with the internal PHY, otherwise, work
9587 * with the external PHY
9588 */
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00009589 ext_phy_config =
9590 SHMEM_RD(bp,
9591 dev_info.port_hw_config[port].external_phy_config);
9592 ext_phy_type = XGXS_EXT_PHY_TYPE(ext_phy_config);
Eilon Greenstein01cd4522009-08-12 08:23:08 +00009593 if (ext_phy_type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT)
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00009594 bp->mdio.prtad = bp->port.phy_addr;
Eilon Greenstein01cd4522009-08-12 08:23:08 +00009595
9596 else if ((ext_phy_type != PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE) &&
9597 (ext_phy_type != PORT_HW_CFG_XGXS_EXT_PHY_TYPE_NOT_CONN))
9598 bp->mdio.prtad =
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00009599 XGXS_EXT_PHY_ADDR(ext_phy_config);
Yaniv Rosner5866df62011-01-30 04:15:07 +00009600
9601 /*
9602 * Check if hw lock is required to access MDC/MDIO bus to the PHY(s)
9603 * In MF mode, it is set to cover self test cases
9604 */
9605 if (IS_MF(bp))
9606 bp->port.need_hw_lock = 1;
9607 else
9608 bp->port.need_hw_lock = bnx2x_hw_lock_required(bp,
9609 bp->common.shmem_base,
9610 bp->common.shmem2_base);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08009611}
Eilon Greenstein01cd4522009-08-12 08:23:08 +00009612
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +00009613void bnx2x_get_iscsi_info(struct bnx2x *bp)
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +00009614{
Dmitry Kravkov9e62e912012-03-18 10:33:43 +00009615 u32 no_flags = NO_ISCSI_FLAG;
Dmitry Kravkov7185bb32011-12-08 08:04:07 +00009616#ifdef BCM_CNIC
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +00009617 int port = BP_PORT(bp);
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +00009618
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +00009619 u32 max_iscsi_conn = FW_ENCODE_32BIT_PATTERN ^ SHMEM_RD(bp,
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +00009620 drv_lic_key[port].max_iscsi_conn);
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +00009621
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +00009622 /* Get the number of maximum allowed iSCSI connections */
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +00009623 bp->cnic_eth_dev.max_iscsi_conn =
9624 (max_iscsi_conn & BNX2X_MAX_ISCSI_INIT_CONN_MASK) >>
9625 BNX2X_MAX_ISCSI_INIT_CONN_SHIFT;
9626
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +00009627 BNX2X_DEV_INFO("max_iscsi_conn 0x%x\n",
9628 bp->cnic_eth_dev.max_iscsi_conn);
9629
9630 /*
9631 * If maximum allowed number of connections is zero -
9632 * disable the feature.
9633 */
9634 if (!bp->cnic_eth_dev.max_iscsi_conn)
Dmitry Kravkov9e62e912012-03-18 10:33:43 +00009635 bp->flags |= no_flags;
Dmitry Kravkov7185bb32011-12-08 08:04:07 +00009636#else
Dmitry Kravkov9e62e912012-03-18 10:33:43 +00009637 bp->flags |= no_flags;
Dmitry Kravkov7185bb32011-12-08 08:04:07 +00009638#endif
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +00009639}
9640
Dmitry Kravkov9e62e912012-03-18 10:33:43 +00009641#ifdef BCM_CNIC
9642static void __devinit bnx2x_get_ext_wwn_info(struct bnx2x *bp, int func)
9643{
9644 /* Port info */
9645 bp->cnic_eth_dev.fcoe_wwn_port_name_hi =
9646 MF_CFG_RD(bp, func_ext_config[func].fcoe_wwn_port_name_upper);
9647 bp->cnic_eth_dev.fcoe_wwn_port_name_lo =
9648 MF_CFG_RD(bp, func_ext_config[func].fcoe_wwn_port_name_lower);
9649
9650 /* Node info */
9651 bp->cnic_eth_dev.fcoe_wwn_node_name_hi =
9652 MF_CFG_RD(bp, func_ext_config[func].fcoe_wwn_node_name_upper);
9653 bp->cnic_eth_dev.fcoe_wwn_node_name_lo =
9654 MF_CFG_RD(bp, func_ext_config[func].fcoe_wwn_node_name_lower);
9655}
9656#endif
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +00009657static void __devinit bnx2x_get_fcoe_info(struct bnx2x *bp)
9658{
Dmitry Kravkov7185bb32011-12-08 08:04:07 +00009659#ifdef BCM_CNIC
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +00009660 int port = BP_PORT(bp);
9661 int func = BP_ABS_FUNC(bp);
9662
9663 u32 max_fcoe_conn = FW_ENCODE_32BIT_PATTERN ^ SHMEM_RD(bp,
9664 drv_lic_key[port].max_fcoe_conn);
9665
9666 /* Get the number of maximum allowed FCoE connections */
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +00009667 bp->cnic_eth_dev.max_fcoe_conn =
9668 (max_fcoe_conn & BNX2X_MAX_FCOE_INIT_CONN_MASK) >>
9669 BNX2X_MAX_FCOE_INIT_CONN_SHIFT;
9670
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +00009671 /* Read the WWN: */
9672 if (!IS_MF(bp)) {
9673 /* Port info */
9674 bp->cnic_eth_dev.fcoe_wwn_port_name_hi =
9675 SHMEM_RD(bp,
9676 dev_info.port_hw_config[port].
9677 fcoe_wwn_port_name_upper);
9678 bp->cnic_eth_dev.fcoe_wwn_port_name_lo =
9679 SHMEM_RD(bp,
9680 dev_info.port_hw_config[port].
9681 fcoe_wwn_port_name_lower);
9682
9683 /* Node info */
9684 bp->cnic_eth_dev.fcoe_wwn_node_name_hi =
9685 SHMEM_RD(bp,
9686 dev_info.port_hw_config[port].
9687 fcoe_wwn_node_name_upper);
9688 bp->cnic_eth_dev.fcoe_wwn_node_name_lo =
9689 SHMEM_RD(bp,
9690 dev_info.port_hw_config[port].
9691 fcoe_wwn_node_name_lower);
9692 } else if (!IS_MF_SD(bp)) {
9693 u32 cfg = MF_CFG_RD(bp, func_ext_config[func].func_cfg);
9694
9695 /*
9696 * Read the WWN info only if the FCoE feature is enabled for
9697 * this function.
9698 */
Dmitry Kravkov9e62e912012-03-18 10:33:43 +00009699 if (cfg & MACP_FUNC_CFG_FLAGS_FCOE_OFFLOAD)
9700 bnx2x_get_ext_wwn_info(bp, func);
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +00009701
Dmitry Kravkov9e62e912012-03-18 10:33:43 +00009702 } else if (IS_MF_FCOE_SD(bp))
9703 bnx2x_get_ext_wwn_info(bp, func);
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +00009704
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +00009705 BNX2X_DEV_INFO("max_fcoe_conn 0x%x\n", bp->cnic_eth_dev.max_fcoe_conn);
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +00009706
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +00009707 /*
9708 * If maximum allowed number of connections is zero -
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +00009709 * disable the feature.
9710 */
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +00009711 if (!bp->cnic_eth_dev.max_fcoe_conn)
9712 bp->flags |= NO_FCOE_FLAG;
Dmitry Kravkov7185bb32011-12-08 08:04:07 +00009713#else
9714 bp->flags |= NO_FCOE_FLAG;
9715#endif
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +00009716}
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +00009717
9718static void __devinit bnx2x_get_cnic_info(struct bnx2x *bp)
9719{
9720 /*
9721 * iSCSI may be dynamically disabled but reading
9722 * info here we will decrease memory usage by driver
9723 * if the feature is disabled for good
9724 */
9725 bnx2x_get_iscsi_info(bp);
9726 bnx2x_get_fcoe_info(bp);
9727}
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +00009728
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08009729static void __devinit bnx2x_get_mac_hwinfo(struct bnx2x *bp)
9730{
9731 u32 val, val2;
9732 int func = BP_ABS_FUNC(bp);
9733 int port = BP_PORT(bp);
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +00009734#ifdef BCM_CNIC
9735 u8 *iscsi_mac = bp->cnic_eth_dev.iscsi_mac;
9736 u8 *fip_mac = bp->fip_mac;
9737#endif
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08009738
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009739 /* Zero primary MAC configuration */
9740 memset(bp->dev->dev_addr, 0, ETH_ALEN);
9741
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08009742 if (BP_NOMCP(bp)) {
9743 BNX2X_ERROR("warning: random MAC workaround active\n");
Danny Kukawka7ce5d222012-02-15 06:45:40 +00009744 eth_hw_addr_random(bp->dev);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08009745 } else if (IS_MF(bp)) {
9746 val2 = MF_CFG_RD(bp, func_mf_config[func].mac_upper);
9747 val = MF_CFG_RD(bp, func_mf_config[func].mac_lower);
9748 if ((val2 != FUNC_MF_CFG_UPPERMAC_DEFAULT) &&
9749 (val != FUNC_MF_CFG_LOWERMAC_DEFAULT))
9750 bnx2x_set_mac_buf(bp->dev->dev_addr, val, val2);
9751
9752#ifdef BCM_CNIC
Dmitry Kravkov614c76d2011-11-28 12:31:49 +00009753 /*
9754 * iSCSI and FCoE NPAR MACs: if there is no either iSCSI or
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +00009755 * FCoE MAC then the appropriate feature should be disabled.
Dmitry Kravkov9e62e912012-03-18 10:33:43 +00009756 *
9757 * In non SD mode features configuration comes from
9758 * struct func_ext_config.
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +00009759 */
Dmitry Kravkov9e62e912012-03-18 10:33:43 +00009760 if (!IS_MF_SD(bp)) {
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08009761 u32 cfg = MF_CFG_RD(bp, func_ext_config[func].func_cfg);
9762 if (cfg & MACP_FUNC_CFG_FLAGS_ISCSI_OFFLOAD) {
9763 val2 = MF_CFG_RD(bp, func_ext_config[func].
9764 iscsi_mac_addr_upper);
9765 val = MF_CFG_RD(bp, func_ext_config[func].
9766 iscsi_mac_addr_lower);
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +00009767 bnx2x_set_mac_buf(iscsi_mac, val, val2);
Joe Perches0f9dad12011-08-14 12:16:19 +00009768 BNX2X_DEV_INFO("Read iSCSI MAC: %pM\n",
9769 iscsi_mac);
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +00009770 } else
9771 bp->flags |= NO_ISCSI_OOO_FLAG | NO_ISCSI_FLAG;
9772
9773 if (cfg & MACP_FUNC_CFG_FLAGS_FCOE_OFFLOAD) {
9774 val2 = MF_CFG_RD(bp, func_ext_config[func].
9775 fcoe_mac_addr_upper);
9776 val = MF_CFG_RD(bp, func_ext_config[func].
9777 fcoe_mac_addr_lower);
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +00009778 bnx2x_set_mac_buf(fip_mac, val, val2);
Dmitry Kravkov614c76d2011-11-28 12:31:49 +00009779 BNX2X_DEV_INFO("Read FCoE L2 MAC: %pM\n",
Joe Perches0f9dad12011-08-14 12:16:19 +00009780 fip_mac);
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +00009781
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +00009782 } else
9783 bp->flags |= NO_FCOE_FLAG;
Dmitry Kravkov9e62e912012-03-18 10:33:43 +00009784 } else { /* SD MODE */
9785 if (IS_MF_STORAGE_SD(bp)) {
9786 if (BNX2X_IS_MF_SD_PROTOCOL_ISCSI(bp)) {
9787 /* use primary mac as iscsi mac */
9788 memcpy(iscsi_mac, bp->dev->dev_addr,
9789 ETH_ALEN);
9790
9791 BNX2X_DEV_INFO("SD ISCSI MODE\n");
9792 BNX2X_DEV_INFO("Read iSCSI MAC: %pM\n",
9793 iscsi_mac);
9794 } else { /* FCoE */
9795 memcpy(fip_mac, bp->dev->dev_addr,
9796 ETH_ALEN);
9797 BNX2X_DEV_INFO("SD FCoE MODE\n");
9798 BNX2X_DEV_INFO("Read FIP MAC: %pM\n",
9799 fip_mac);
9800 }
Dmitry Kravkov614c76d2011-11-28 12:31:49 +00009801 /* Zero primary MAC configuration */
9802 memset(bp->dev->dev_addr, 0, ETH_ALEN);
Dmitry Kravkov614c76d2011-11-28 12:31:49 +00009803 }
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08009804 }
9805#endif
9806 } else {
9807 /* in SF read MACs from port configuration */
9808 val2 = SHMEM_RD(bp, dev_info.port_hw_config[port].mac_upper);
9809 val = SHMEM_RD(bp, dev_info.port_hw_config[port].mac_lower);
9810 bnx2x_set_mac_buf(bp->dev->dev_addr, val, val2);
9811
9812#ifdef BCM_CNIC
9813 val2 = SHMEM_RD(bp, dev_info.port_hw_config[port].
9814 iscsi_mac_upper);
9815 val = SHMEM_RD(bp, dev_info.port_hw_config[port].
9816 iscsi_mac_lower);
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +00009817 bnx2x_set_mac_buf(iscsi_mac, val, val2);
Vladislav Zolotarovc03bd392011-07-21 07:57:52 +00009818
9819 val2 = SHMEM_RD(bp, dev_info.port_hw_config[port].
9820 fcoe_fip_mac_upper);
9821 val = SHMEM_RD(bp, dev_info.port_hw_config[port].
9822 fcoe_fip_mac_lower);
9823 bnx2x_set_mac_buf(fip_mac, val, val2);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08009824#endif
9825 }
9826
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009827 memcpy(bp->link_params.mac_addr, bp->dev->dev_addr, ETH_ALEN);
9828 memcpy(bp->dev->perm_addr, bp->dev->dev_addr, ETH_ALEN);
Michael Chan37b091b2009-10-10 13:46:55 +00009829
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00009830#ifdef BCM_CNIC
Dmitry Kravkov426b9242011-05-04 23:49:53 +00009831 /* Disable iSCSI if MAC configuration is
9832 * invalid.
9833 */
9834 if (!is_valid_ether_addr(iscsi_mac)) {
9835 bp->flags |= NO_ISCSI_FLAG;
9836 memset(iscsi_mac, 0, ETH_ALEN);
9837 }
9838
9839 /* Disable FCoE if MAC configuration is
9840 * invalid.
9841 */
9842 if (!is_valid_ether_addr(fip_mac)) {
9843 bp->flags |= NO_FCOE_FLAG;
9844 memset(bp->fip_mac, 0, ETH_ALEN);
9845 }
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00009846#endif
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009847
Dmitry Kravkov614c76d2011-11-28 12:31:49 +00009848 if (!bnx2x_is_valid_ether_addr(bp, bp->dev->dev_addr))
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009849 dev_err(&bp->pdev->dev,
Merav Sicron51c1a582012-03-18 10:33:38 +00009850 "bad Ethernet MAC address configuration: %pM\n"
9851 "change it manually before bringing up the appropriate network interface\n",
Joe Perches0f9dad12011-08-14 12:16:19 +00009852 bp->dev->dev_addr);
Merav Sicron51c1a582012-03-18 10:33:38 +00009853
9854
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009855}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009856
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009857static int __devinit bnx2x_get_hwinfo(struct bnx2x *bp)
9858{
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08009859 int /*abs*/func = BP_ABS_FUNC(bp);
David S. Millerb8ee8322011-04-17 16:56:12 -07009860 int vn;
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08009861 u32 val = 0;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009862 int rc = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009863
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009864 bnx2x_get_common_hwinfo(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009865
Ariel Elior6383c0b2011-07-14 08:31:57 +00009866 /*
9867 * initialize IGU parameters
9868 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009869 if (CHIP_IS_E1x(bp)) {
9870 bp->common.int_block = INT_BLOCK_HC;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00009871
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009872 bp->igu_dsb_id = DEF_SB_IGU_ID;
9873 bp->igu_base_sb = 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009874 } else {
9875 bp->common.int_block = INT_BLOCK_IGU;
David S. Miller8decf862011-09-22 03:23:13 -04009876
9877 /* do not allow device reset during IGU info preocessing */
9878 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RESET);
9879
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009880 val = REG_RD(bp, IGU_REG_BLOCK_CONFIGURATION);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009881
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009882 if (val & IGU_BLOCK_CONFIGURATION_REG_BACKWARD_COMP_EN) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009883 int tout = 5000;
9884
9885 BNX2X_DEV_INFO("FORCING Normal Mode\n");
9886
9887 val &= ~(IGU_BLOCK_CONFIGURATION_REG_BACKWARD_COMP_EN);
9888 REG_WR(bp, IGU_REG_BLOCK_CONFIGURATION, val);
9889 REG_WR(bp, IGU_REG_RESET_MEMORIES, 0x7f);
9890
9891 while (tout && REG_RD(bp, IGU_REG_RESET_MEMORIES)) {
9892 tout--;
9893 usleep_range(1000, 1000);
9894 }
9895
9896 if (REG_RD(bp, IGU_REG_RESET_MEMORIES)) {
9897 dev_err(&bp->pdev->dev,
9898 "FORCING Normal Mode failed!!!\n");
9899 return -EPERM;
9900 }
9901 }
9902
9903 if (val & IGU_BLOCK_CONFIGURATION_REG_BACKWARD_COMP_EN) {
9904 BNX2X_DEV_INFO("IGU Backward Compatible Mode\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009905 bp->common.int_block |= INT_BLOCK_MODE_BW_COMP;
9906 } else
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009907 BNX2X_DEV_INFO("IGU Normal Mode\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009908
9909 bnx2x_get_igu_cam_info(bp);
9910
David S. Miller8decf862011-09-22 03:23:13 -04009911 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RESET);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009912 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009913
9914 /*
9915 * set base FW non-default (fast path) status block id, this value is
9916 * used to initialize the fw_sb_id saved on the fp/queue structure to
9917 * determine the id used by the FW.
9918 */
9919 if (CHIP_IS_E1x(bp))
9920 bp->base_fw_ndsb = BP_PORT(bp) * FP_SB_MAX_E1x + BP_L_ID(bp);
9921 else /*
9922 * 57712 - we currently use one FW SB per IGU SB (Rx and Tx of
9923 * the same queue are indicated on the same IGU SB). So we prefer
9924 * FW and IGU SBs to be the same value.
9925 */
9926 bp->base_fw_ndsb = bp->igu_base_sb;
9927
9928 BNX2X_DEV_INFO("igu_dsb_id %d igu_base_sb %d igu_sb_cnt %d\n"
9929 "base_fw_ndsb %d\n", bp->igu_dsb_id, bp->igu_base_sb,
9930 bp->igu_sb_cnt, bp->base_fw_ndsb);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009931
9932 /*
9933 * Initialize MF configuration
9934 */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00009935
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00009936 bp->mf_ov = 0;
9937 bp->mf_mode = 0;
David S. Miller8decf862011-09-22 03:23:13 -04009938 vn = BP_VN(bp);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08009939
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009940 if (!CHIP_IS_E1(bp) && !BP_NOMCP(bp)) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009941 BNX2X_DEV_INFO("shmem2base 0x%x, size %d, mfcfg offset %d\n",
9942 bp->common.shmem2_base, SHMEM2_RD(bp, size),
9943 (u32)offsetof(struct shmem2_region, mf_cfg_addr));
9944
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009945 if (SHMEM2_HAS(bp, mf_cfg_addr))
9946 bp->common.mf_cfg_base = SHMEM2_RD(bp, mf_cfg_addr);
9947 else
9948 bp->common.mf_cfg_base = bp->common.shmem_base +
Dmitry Kravkov523224a2010-10-06 03:23:26 +00009949 offsetof(struct shmem_region, func_mb) +
9950 E1H_FUNC_MAX * sizeof(struct drv_func_mb);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08009951 /*
9952 * get mf configuration:
Lucas De Marchi25985ed2011-03-30 22:57:33 -03009953 * 1. existence of MF configuration
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08009954 * 2. MAC address must be legal (check only upper bytes)
9955 * for Switch-Independent mode;
9956 * OVLAN must be legal for Switch-Dependent mode
9957 * 3. SF_MODE configures specific MF mode
9958 */
9959 if (bp->common.mf_cfg_base != SHMEM_MF_CFG_ADDR_NONE) {
9960 /* get mf configuration */
9961 val = SHMEM_RD(bp,
9962 dev_info.shared_feature_config.config);
9963 val &= SHARED_FEAT_CFG_FORCE_SF_MODE_MASK;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00009964
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08009965 switch (val) {
9966 case SHARED_FEAT_CFG_FORCE_SF_MODE_SWITCH_INDEPT:
9967 val = MF_CFG_RD(bp, func_mf_config[func].
9968 mac_upper);
9969 /* check for legal mac (upper bytes)*/
9970 if (val != 0xffff) {
9971 bp->mf_mode = MULTI_FUNCTION_SI;
9972 bp->mf_config[vn] = MF_CFG_RD(bp,
9973 func_mf_config[func].config);
9974 } else
Merav Sicron51c1a582012-03-18 10:33:38 +00009975 BNX2X_DEV_INFO("illegal MAC address for SI\n");
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08009976 break;
9977 case SHARED_FEAT_CFG_FORCE_SF_MODE_MF_ALLOWED:
9978 /* get OV configuration */
9979 val = MF_CFG_RD(bp,
9980 func_mf_config[FUNC_0].e1hov_tag);
9981 val &= FUNC_MF_CFG_E1HOV_TAG_MASK;
9982
9983 if (val != FUNC_MF_CFG_E1HOV_TAG_DEFAULT) {
9984 bp->mf_mode = MULTI_FUNCTION_SD;
9985 bp->mf_config[vn] = MF_CFG_RD(bp,
9986 func_mf_config[func].config);
9987 } else
Dmitry Kravkov754a2f52011-06-14 01:34:02 +00009988 BNX2X_DEV_INFO("illegal OV for SD\n");
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08009989 break;
9990 default:
9991 /* Unknown configuration: reset mf_config */
9992 bp->mf_config[vn] = 0;
Merav Sicron51c1a582012-03-18 10:33:38 +00009993 BNX2X_DEV_INFO("unknown MF mode 0x%x\n", val);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08009994 }
9995 }
9996
Eilon Greenstein2691d512009-08-12 08:22:08 +00009997 BNX2X_DEV_INFO("%s function mode\n",
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00009998 IS_MF(bp) ? "multi" : "single");
Eilon Greenstein2691d512009-08-12 08:22:08 +00009999
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010000 switch (bp->mf_mode) {
10001 case MULTI_FUNCTION_SD:
10002 val = MF_CFG_RD(bp, func_mf_config[func].e1hov_tag) &
10003 FUNC_MF_CFG_E1HOV_TAG_MASK;
Eilon Greenstein2691d512009-08-12 08:22:08 +000010004 if (val != FUNC_MF_CFG_E1HOV_TAG_DEFAULT) {
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +000010005 bp->mf_ov = val;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010006 bp->path_has_ovlan = true;
10007
Merav Sicron51c1a582012-03-18 10:33:38 +000010008 BNX2X_DEV_INFO("MF OV for func %d is %d (0x%04x)\n",
10009 func, bp->mf_ov, bp->mf_ov);
Eilon Greenstein2691d512009-08-12 08:22:08 +000010010 } else {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010011 dev_err(&bp->pdev->dev,
Merav Sicron51c1a582012-03-18 10:33:38 +000010012 "No valid MF OV for func %d, aborting\n",
10013 func);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010014 return -EPERM;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010015 }
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010016 break;
10017 case MULTI_FUNCTION_SI:
Merav Sicron51c1a582012-03-18 10:33:38 +000010018 BNX2X_DEV_INFO("func %d is in MF switch-independent mode\n",
10019 func);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010020 break;
10021 default:
10022 if (vn) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010023 dev_err(&bp->pdev->dev,
Merav Sicron51c1a582012-03-18 10:33:38 +000010024 "VN %d is in a single function mode, aborting\n",
10025 vn);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010026 return -EPERM;
Eilon Greenstein2691d512009-08-12 08:22:08 +000010027 }
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010028 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010029 }
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010030
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010031 /* check if other port on the path needs ovlan:
10032 * Since MF configuration is shared between ports
10033 * Possible mixed modes are only
10034 * {SF, SI} {SF, SD} {SD, SF} {SI, SF}
10035 */
10036 if (CHIP_MODE_IS_4_PORT(bp) &&
10037 !bp->path_has_ovlan &&
10038 !IS_MF(bp) &&
10039 bp->common.mf_cfg_base != SHMEM_MF_CFG_ADDR_NONE) {
10040 u8 other_port = !BP_PORT(bp);
10041 u8 other_func = BP_PATH(bp) + 2*other_port;
10042 val = MF_CFG_RD(bp,
10043 func_mf_config[other_func].e1hov_tag);
10044 if (val != FUNC_MF_CFG_E1HOV_TAG_DEFAULT)
10045 bp->path_has_ovlan = true;
10046 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010047 }
10048
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010049 /* adjust igu_sb_cnt to MF for E1x */
10050 if (CHIP_IS_E1x(bp) && IS_MF(bp))
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010051 bp->igu_sb_cnt /= E1HVN_MAX;
10052
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010053 /* port info */
10054 bnx2x_get_port_hwinfo(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010055
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010056 /* Get MAC addresses */
10057 bnx2x_get_mac_hwinfo(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010058
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010059 bnx2x_get_cnic_info(bp);
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010060
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010061 return rc;
10062}
10063
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000010064static void __devinit bnx2x_read_fwinfo(struct bnx2x *bp)
10065{
10066 int cnt, i, block_end, rodi;
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000010067 char vpd_start[BNX2X_VPD_LEN+1];
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000010068 char str_id_reg[VENDOR_ID_LEN+1];
10069 char str_id_cap[VENDOR_ID_LEN+1];
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000010070 char *vpd_data;
10071 char *vpd_extended_data = NULL;
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000010072 u8 len;
10073
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000010074 cnt = pci_read_vpd(bp->pdev, 0, BNX2X_VPD_LEN, vpd_start);
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000010075 memset(bp->fw_ver, 0, sizeof(bp->fw_ver));
10076
10077 if (cnt < BNX2X_VPD_LEN)
10078 goto out_not_found;
10079
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000010080 /* VPD RO tag should be first tag after identifier string, hence
10081 * we should be able to find it in first BNX2X_VPD_LEN chars
10082 */
10083 i = pci_vpd_find_tag(vpd_start, 0, BNX2X_VPD_LEN,
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000010084 PCI_VPD_LRDT_RO_DATA);
10085 if (i < 0)
10086 goto out_not_found;
10087
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000010088 block_end = i + PCI_VPD_LRDT_TAG_SIZE +
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000010089 pci_vpd_lrdt_size(&vpd_start[i]);
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000010090
10091 i += PCI_VPD_LRDT_TAG_SIZE;
10092
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000010093 if (block_end > BNX2X_VPD_LEN) {
10094 vpd_extended_data = kmalloc(block_end, GFP_KERNEL);
10095 if (vpd_extended_data == NULL)
10096 goto out_not_found;
10097
10098 /* read rest of vpd image into vpd_extended_data */
10099 memcpy(vpd_extended_data, vpd_start, BNX2X_VPD_LEN);
10100 cnt = pci_read_vpd(bp->pdev, BNX2X_VPD_LEN,
10101 block_end - BNX2X_VPD_LEN,
10102 vpd_extended_data + BNX2X_VPD_LEN);
10103 if (cnt < (block_end - BNX2X_VPD_LEN))
10104 goto out_not_found;
10105 vpd_data = vpd_extended_data;
10106 } else
10107 vpd_data = vpd_start;
10108
10109 /* now vpd_data holds full vpd content in both cases */
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000010110
10111 rodi = pci_vpd_find_info_keyword(vpd_data, i, block_end,
10112 PCI_VPD_RO_KEYWORD_MFR_ID);
10113 if (rodi < 0)
10114 goto out_not_found;
10115
10116 len = pci_vpd_info_field_size(&vpd_data[rodi]);
10117
10118 if (len != VENDOR_ID_LEN)
10119 goto out_not_found;
10120
10121 rodi += PCI_VPD_INFO_FLD_HDR_SIZE;
10122
10123 /* vendor specific info */
10124 snprintf(str_id_reg, VENDOR_ID_LEN + 1, "%04x", PCI_VENDOR_ID_DELL);
10125 snprintf(str_id_cap, VENDOR_ID_LEN + 1, "%04X", PCI_VENDOR_ID_DELL);
10126 if (!strncmp(str_id_reg, &vpd_data[rodi], VENDOR_ID_LEN) ||
10127 !strncmp(str_id_cap, &vpd_data[rodi], VENDOR_ID_LEN)) {
10128
10129 rodi = pci_vpd_find_info_keyword(vpd_data, i, block_end,
10130 PCI_VPD_RO_KEYWORD_VENDOR0);
10131 if (rodi >= 0) {
10132 len = pci_vpd_info_field_size(&vpd_data[rodi]);
10133
10134 rodi += PCI_VPD_INFO_FLD_HDR_SIZE;
10135
10136 if (len < 32 && (len + rodi) <= BNX2X_VPD_LEN) {
10137 memcpy(bp->fw_ver, &vpd_data[rodi], len);
10138 bp->fw_ver[len] = ' ';
10139 }
10140 }
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000010141 kfree(vpd_extended_data);
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000010142 return;
10143 }
10144out_not_found:
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000010145 kfree(vpd_extended_data);
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000010146 return;
10147}
10148
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010149static void __devinit bnx2x_set_modes_bitmap(struct bnx2x *bp)
10150{
10151 u32 flags = 0;
10152
10153 if (CHIP_REV_IS_FPGA(bp))
10154 SET_FLAGS(flags, MODE_FPGA);
10155 else if (CHIP_REV_IS_EMUL(bp))
10156 SET_FLAGS(flags, MODE_EMUL);
10157 else
10158 SET_FLAGS(flags, MODE_ASIC);
10159
10160 if (CHIP_MODE_IS_4_PORT(bp))
10161 SET_FLAGS(flags, MODE_PORT4);
10162 else
10163 SET_FLAGS(flags, MODE_PORT2);
10164
10165 if (CHIP_IS_E2(bp))
10166 SET_FLAGS(flags, MODE_E2);
10167 else if (CHIP_IS_E3(bp)) {
10168 SET_FLAGS(flags, MODE_E3);
10169 if (CHIP_REV(bp) == CHIP_REV_Ax)
10170 SET_FLAGS(flags, MODE_E3_A0);
Ariel Elior6383c0b2011-07-14 08:31:57 +000010171 else /*if (CHIP_REV(bp) == CHIP_REV_Bx)*/
10172 SET_FLAGS(flags, MODE_E3_B0 | MODE_COS3);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010173 }
10174
10175 if (IS_MF(bp)) {
10176 SET_FLAGS(flags, MODE_MF);
10177 switch (bp->mf_mode) {
10178 case MULTI_FUNCTION_SD:
10179 SET_FLAGS(flags, MODE_MF_SD);
10180 break;
10181 case MULTI_FUNCTION_SI:
10182 SET_FLAGS(flags, MODE_MF_SI);
10183 break;
10184 }
10185 } else
10186 SET_FLAGS(flags, MODE_SF);
10187
10188#if defined(__LITTLE_ENDIAN)
10189 SET_FLAGS(flags, MODE_LITTLE_ENDIAN);
10190#else /*(__BIG_ENDIAN)*/
10191 SET_FLAGS(flags, MODE_BIG_ENDIAN);
10192#endif
10193 INIT_MODE_FLAGS(bp) = flags;
10194}
10195
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010196static int __devinit bnx2x_init_bp(struct bnx2x *bp)
10197{
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010198 int func;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010199 int rc;
10200
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010201 mutex_init(&bp->port.phy_mutex);
Eilon Greensteinc4ff7cb2009-10-15 00:18:27 -070010202 mutex_init(&bp->fw_mb_mutex);
David S. Millerbb7e95c2010-07-27 21:01:35 -070010203 spin_lock_init(&bp->stats_lock);
Michael Chan993ac7b2009-10-10 13:46:56 +000010204#ifdef BCM_CNIC
10205 mutex_init(&bp->cnic_mutex);
10206#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010207
Eilon Greenstein1cf167f2009-01-14 21:22:18 -080010208 INIT_DELAYED_WORK(&bp->sp_task, bnx2x_sp_task);
Ariel Elior7be08a72011-07-14 08:31:19 +000010209 INIT_DELAYED_WORK(&bp->sp_rtnl_task, bnx2x_sp_rtnl_task);
Yaniv Rosner3deb8162011-06-14 01:34:33 +000010210 INIT_DELAYED_WORK(&bp->period_task, bnx2x_period_task);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010211 rc = bnx2x_get_hwinfo(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010212 if (rc)
10213 return rc;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010214
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010215 bnx2x_set_modes_bitmap(bp);
10216
10217 rc = bnx2x_alloc_mem_bp(bp);
10218 if (rc)
10219 return rc;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010220
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000010221 bnx2x_read_fwinfo(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010222
10223 func = BP_FUNC(bp);
10224
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010225 /* need to reset chip if undi was active */
Yuval Mintz452427b2012-03-26 20:47:07 +000010226 if (!BP_NOMCP(bp)) {
10227 /* init fw_seq */
10228 bp->fw_seq =
10229 SHMEM_RD(bp, func_mb[BP_FW_MB_IDX(bp)].drv_mb_header) &
10230 DRV_MSG_SEQ_NUMBER_MASK;
10231 BNX2X_DEV_INFO("fw_seq 0x%08x\n", bp->fw_seq);
10232
10233 bnx2x_prev_unload(bp);
10234 }
10235
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010236
10237 if (CHIP_REV_IS_FPGA(bp))
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000010238 dev_err(&bp->pdev->dev, "FPGA detected\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010239
10240 if (BP_NOMCP(bp) && (func == 0))
Merav Sicron51c1a582012-03-18 10:33:38 +000010241 dev_err(&bp->pdev->dev, "MCP disabled, must load devices in order!\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010242
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000010243 bp->disable_tpa = disable_tpa;
10244
10245#ifdef BCM_CNIC
Dmitry Kravkov9e62e912012-03-18 10:33:43 +000010246 bp->disable_tpa |= IS_MF_STORAGE_SD(bp);
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000010247#endif
10248
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -070010249 /* Set TPA flags */
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000010250 if (bp->disable_tpa) {
Dmitry Kravkov621b4d62012-02-20 09:59:08 +000010251 bp->flags &= ~(TPA_ENABLE_FLAG | GRO_ENABLE_FLAG);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -070010252 bp->dev->features &= ~NETIF_F_LRO;
10253 } else {
Dmitry Kravkov621b4d62012-02-20 09:59:08 +000010254 bp->flags |= (TPA_ENABLE_FLAG | GRO_ENABLE_FLAG);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -070010255 bp->dev->features |= NETIF_F_LRO;
10256 }
10257
Eilon Greensteina18f5122009-08-12 08:23:26 +000010258 if (CHIP_IS_E1(bp))
10259 bp->dropless_fc = 0;
10260 else
10261 bp->dropless_fc = dropless_fc;
10262
Eilon Greenstein8d5726c2009-02-12 08:37:19 +000010263 bp->mrrs = mrrs;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -070010264
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010265 bp->tx_ring_size = MAX_TX_AVAIL;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010266
Eilon Greenstein7d323bf2009-11-09 06:09:35 +000010267 /* make sure that the numbers are in the right granularity */
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010268 bp->tx_ticks = (50 / BNX2X_BTR) * BNX2X_BTR;
10269 bp->rx_ticks = (25 / BNX2X_BTR) * BNX2X_BTR;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010270
Michal Schmidtfc543632012-02-14 09:05:46 +000010271 bp->current_interval = CHIP_REV_IS_SLOW(bp) ? 5*HZ : HZ;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010272
10273 init_timer(&bp->timer);
10274 bp->timer.expires = jiffies + bp->current_interval;
10275 bp->timer.data = (unsigned long) bp;
10276 bp->timer.function = bnx2x_timer;
10277
Shmulik Ravid785b9b12010-12-30 06:27:03 +000010278 bnx2x_dcbx_set_state(bp, true, BNX2X_DCBX_ENABLED_ON_NEG_ON);
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +000010279 bnx2x_dcbx_init_params(bp);
10280
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010281#ifdef BCM_CNIC
10282 if (CHIP_IS_E1x(bp))
10283 bp->cnic_base_cl_id = FP_SB_MAX_E1x;
10284 else
10285 bp->cnic_base_cl_id = FP_SB_MAX_E2;
10286#endif
10287
Ariel Elior6383c0b2011-07-14 08:31:57 +000010288 /* multiple tx priority */
10289 if (CHIP_IS_E1x(bp))
10290 bp->max_cos = BNX2X_MULTI_TX_COS_E1X;
10291 if (CHIP_IS_E2(bp) || CHIP_IS_E3A0(bp))
10292 bp->max_cos = BNX2X_MULTI_TX_COS_E2_E3A0;
10293 if (CHIP_IS_E3B0(bp))
10294 bp->max_cos = BNX2X_MULTI_TX_COS_E3B0;
10295
Dmitry Kravkovfe603b42012-02-20 09:59:11 +000010296 bp->gro_check = bnx2x_need_gro_check(bp->dev->mtu);
10297
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010298 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010299}
10300
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010301
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +000010302/****************************************************************************
10303* General service functions
10304****************************************************************************/
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010305
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010306/*
10307 * net_device service functions
10308 */
10309
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070010310/* called with rtnl_lock */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010311static int bnx2x_open(struct net_device *dev)
10312{
10313 struct bnx2x *bp = netdev_priv(dev);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +000010314 bool global = false;
10315 int other_engine = BP_PATH(bp) ? 0 : 1;
Ariel Elior889b9af2012-01-26 06:01:51 +000010316 bool other_load_status, load_status;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010317
Mintz Yuval1355b702012-02-15 02:10:22 +000010318 bp->stats_init = true;
10319
Eilon Greenstein6eccabb2009-01-22 03:37:48 +000010320 netif_carrier_off(dev);
10321
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010322 bnx2x_set_power_state(bp, PCI_D0);
10323
Ariel Elior889b9af2012-01-26 06:01:51 +000010324 other_load_status = bnx2x_get_load_status(bp, other_engine);
10325 load_status = bnx2x_get_load_status(bp, BP_PATH(bp));
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000010326
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +000010327 /*
10328 * If parity had happen during the unload, then attentions
10329 * and/or RECOVERY_IN_PROGRES may still be set. In this case we
10330 * want the first function loaded on the current engine to
10331 * complete the recovery.
10332 */
10333 if (!bnx2x_reset_is_done(bp, BP_PATH(bp)) ||
10334 bnx2x_chk_parity_attn(bp, &global, true))
10335 do {
10336 /*
10337 * If there are attentions and they are in a global
10338 * blocks, set the GLOBAL_RESET bit regardless whether
10339 * it will be this function that will complete the
10340 * recovery or not.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000010341 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +000010342 if (global)
10343 bnx2x_set_reset_global(bp);
10344
10345 /*
10346 * Only the first function on the current engine should
10347 * try to recover in open. In case of attentions in
10348 * global blocks only the first in the chip should try
10349 * to recover.
10350 */
Ariel Elior889b9af2012-01-26 06:01:51 +000010351 if ((!load_status &&
10352 (!global || !other_load_status)) &&
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +000010353 bnx2x_trylock_leader_lock(bp) &&
10354 !bnx2x_leader_reset(bp)) {
10355 netdev_info(bp->dev, "Recovered in open\n");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000010356 break;
10357 }
10358
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +000010359 /* recovery has failed... */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000010360 bnx2x_set_power_state(bp, PCI_D3hot);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +000010361 bp->recovery_state = BNX2X_RECOVERY_FAILED;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000010362
Merav Sicron51c1a582012-03-18 10:33:38 +000010363 BNX2X_ERR("Recovery flow hasn't been properly completed yet. Try again later.\n"
10364 "If you still see this message after a few retries then power cycle is required.\n");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000010365
10366 return -EAGAIN;
10367 } while (0);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000010368
10369 bp->recovery_state = BNX2X_RECOVERY_DONE;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070010370 return bnx2x_nic_load(bp, LOAD_OPEN);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010371}
10372
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070010373/* called with rtnl_lock */
Michal Schmidt56ad3152012-02-16 02:38:48 +000010374static int bnx2x_close(struct net_device *dev)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010375{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010376 struct bnx2x *bp = netdev_priv(dev);
10377
10378 /* Unload the driver, release IRQs */
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070010379 bnx2x_nic_unload(bp, UNLOAD_CLOSE);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +000010380
10381 /* Power off */
Vladislav Zolotarovd3dbfee2010-04-19 01:14:49 +000010382 bnx2x_set_power_state(bp, PCI_D3hot);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010383
10384 return 0;
10385}
10386
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010387static inline int bnx2x_init_mcast_macs_list(struct bnx2x *bp,
10388 struct bnx2x_mcast_ramrod_params *p)
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080010389{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010390 int mc_count = netdev_mc_count(bp->dev);
10391 struct bnx2x_mcast_list_elem *mc_mac =
10392 kzalloc(sizeof(*mc_mac) * mc_count, GFP_ATOMIC);
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080010393 struct netdev_hw_addr *ha;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080010394
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010395 if (!mc_mac)
10396 return -ENOMEM;
10397
10398 INIT_LIST_HEAD(&p->mcast_list);
10399
10400 netdev_for_each_mc_addr(ha, bp->dev) {
10401 mc_mac->mac = bnx2x_mc_addr(ha);
10402 list_add_tail(&mc_mac->link, &p->mcast_list);
10403 mc_mac++;
10404 }
10405
10406 p->mcast_list_len = mc_count;
10407
10408 return 0;
10409}
10410
10411static inline void bnx2x_free_mcast_macs_list(
10412 struct bnx2x_mcast_ramrod_params *p)
10413{
10414 struct bnx2x_mcast_list_elem *mc_mac =
10415 list_first_entry(&p->mcast_list, struct bnx2x_mcast_list_elem,
10416 link);
10417
10418 WARN_ON(!mc_mac);
10419 kfree(mc_mac);
10420}
10421
10422/**
10423 * bnx2x_set_uc_list - configure a new unicast MACs list.
10424 *
10425 * @bp: driver handle
10426 *
10427 * We will use zero (0) as a MAC type for these MACs.
10428 */
10429static inline int bnx2x_set_uc_list(struct bnx2x *bp)
10430{
10431 int rc;
10432 struct net_device *dev = bp->dev;
10433 struct netdev_hw_addr *ha;
10434 struct bnx2x_vlan_mac_obj *mac_obj = &bp->fp->mac_obj;
10435 unsigned long ramrod_flags = 0;
10436
10437 /* First schedule a cleanup up of old configuration */
10438 rc = bnx2x_del_all_macs(bp, mac_obj, BNX2X_UC_LIST_MAC, false);
10439 if (rc < 0) {
10440 BNX2X_ERR("Failed to schedule DELETE operations: %d\n", rc);
10441 return rc;
10442 }
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080010443
10444 netdev_for_each_uc_addr(ha, dev) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010445 rc = bnx2x_set_mac_one(bp, bnx2x_uc_addr(ha), mac_obj, true,
10446 BNX2X_UC_LIST_MAC, &ramrod_flags);
10447 if (rc < 0) {
10448 BNX2X_ERR("Failed to schedule ADD operations: %d\n",
10449 rc);
10450 return rc;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080010451 }
10452 }
10453
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010454 /* Execute the pending commands */
10455 __set_bit(RAMROD_CONT, &ramrod_flags);
10456 return bnx2x_set_mac_one(bp, NULL, mac_obj, false /* don't care */,
10457 BNX2X_UC_LIST_MAC, &ramrod_flags);
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080010458}
10459
10460static inline int bnx2x_set_mc_list(struct bnx2x *bp)
10461{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010462 struct net_device *dev = bp->dev;
Yuval Mintz3b603062012-03-18 10:33:39 +000010463 struct bnx2x_mcast_ramrod_params rparam = {NULL};
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010464 int rc = 0;
10465
10466 rparam.mcast_obj = &bp->mcast_obj;
10467
10468 /* first, clear all configured multicast MACs */
10469 rc = bnx2x_config_mcast(bp, &rparam, BNX2X_MCAST_CMD_DEL);
10470 if (rc < 0) {
Merav Sicron51c1a582012-03-18 10:33:38 +000010471 BNX2X_ERR("Failed to clear multicast configuration: %d\n", rc);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010472 return rc;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080010473 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010474
10475 /* then, configure a new MACs list */
10476 if (netdev_mc_count(dev)) {
10477 rc = bnx2x_init_mcast_macs_list(bp, &rparam);
10478 if (rc) {
Merav Sicron51c1a582012-03-18 10:33:38 +000010479 BNX2X_ERR("Failed to create multicast MACs list: %d\n",
10480 rc);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010481 return rc;
10482 }
10483
10484 /* Now add the new MACs */
10485 rc = bnx2x_config_mcast(bp, &rparam,
10486 BNX2X_MCAST_CMD_ADD);
10487 if (rc < 0)
Merav Sicron51c1a582012-03-18 10:33:38 +000010488 BNX2X_ERR("Failed to set a new multicast configuration: %d\n",
10489 rc);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010490
10491 bnx2x_free_mcast_macs_list(&rparam);
10492 }
10493
10494 return rc;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080010495}
10496
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010497
10498/* If bp->state is OPEN, should be called with netif_addr_lock_bh() */
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +000010499void bnx2x_set_rx_mode(struct net_device *dev)
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010500{
10501 struct bnx2x *bp = netdev_priv(dev);
10502 u32 rx_mode = BNX2X_RX_MODE_NORMAL;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010503
10504 if (bp->state != BNX2X_STATE_OPEN) {
10505 DP(NETIF_MSG_IFUP, "state is %x, returning\n", bp->state);
10506 return;
10507 }
10508
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010509 DP(NETIF_MSG_IFUP, "dev->flags = %x\n", bp->dev->flags);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010510
10511 if (dev->flags & IFF_PROMISC)
10512 rx_mode = BNX2X_RX_MODE_PROMISC;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010513 else if ((dev->flags & IFF_ALLMULTI) ||
10514 ((netdev_mc_count(dev) > BNX2X_MAX_MULTICAST) &&
10515 CHIP_IS_E1(bp)))
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010516 rx_mode = BNX2X_RX_MODE_ALLMULTI;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080010517 else {
10518 /* some multicasts */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010519 if (bnx2x_set_mc_list(bp) < 0)
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080010520 rx_mode = BNX2X_RX_MODE_ALLMULTI;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010521
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010522 if (bnx2x_set_uc_list(bp) < 0)
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080010523 rx_mode = BNX2X_RX_MODE_PROMISC;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010524 }
10525
10526 bp->rx_mode = rx_mode;
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000010527#ifdef BCM_CNIC
10528 /* handle ISCSI SD mode */
10529 if (IS_MF_ISCSI_SD(bp))
10530 bp->rx_mode = BNX2X_RX_MODE_NONE;
10531#endif
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010532
10533 /* Schedule the rx_mode command */
10534 if (test_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state)) {
10535 set_bit(BNX2X_FILTER_RX_MODE_SCHED, &bp->sp_state);
10536 return;
10537 }
10538
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010539 bnx2x_set_storm_rx_mode(bp);
10540}
10541
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010542/* called with rtnl_lock */
Eilon Greenstein01cd4522009-08-12 08:23:08 +000010543static int bnx2x_mdio_read(struct net_device *netdev, int prtad,
10544 int devad, u16 addr)
10545{
10546 struct bnx2x *bp = netdev_priv(netdev);
10547 u16 value;
10548 int rc;
Eilon Greenstein01cd4522009-08-12 08:23:08 +000010549
10550 DP(NETIF_MSG_LINK, "mdio_read: prtad 0x%x, devad 0x%x, addr 0x%x\n",
10551 prtad, devad, addr);
10552
Eilon Greenstein01cd4522009-08-12 08:23:08 +000010553 /* The HW expects different devad if CL22 is used */
10554 devad = (devad == MDIO_DEVAD_NONE) ? DEFAULT_PHY_DEV_ADDR : devad;
10555
10556 bnx2x_acquire_phy_lock(bp);
Yaniv Rosnere10bc842010-09-07 11:40:50 +000010557 rc = bnx2x_phy_read(&bp->link_params, prtad, devad, addr, &value);
Eilon Greenstein01cd4522009-08-12 08:23:08 +000010558 bnx2x_release_phy_lock(bp);
10559 DP(NETIF_MSG_LINK, "mdio_read_val 0x%x rc = 0x%x\n", value, rc);
10560
10561 if (!rc)
10562 rc = value;
10563 return rc;
10564}
10565
10566/* called with rtnl_lock */
10567static int bnx2x_mdio_write(struct net_device *netdev, int prtad, int devad,
10568 u16 addr, u16 value)
10569{
10570 struct bnx2x *bp = netdev_priv(netdev);
Eilon Greenstein01cd4522009-08-12 08:23:08 +000010571 int rc;
10572
Merav Sicron51c1a582012-03-18 10:33:38 +000010573 DP(NETIF_MSG_LINK,
10574 "mdio_write: prtad 0x%x, devad 0x%x, addr 0x%x, value 0x%x\n",
10575 prtad, devad, addr, value);
Eilon Greenstein01cd4522009-08-12 08:23:08 +000010576
Eilon Greenstein01cd4522009-08-12 08:23:08 +000010577 /* The HW expects different devad if CL22 is used */
10578 devad = (devad == MDIO_DEVAD_NONE) ? DEFAULT_PHY_DEV_ADDR : devad;
10579
10580 bnx2x_acquire_phy_lock(bp);
Yaniv Rosnere10bc842010-09-07 11:40:50 +000010581 rc = bnx2x_phy_write(&bp->link_params, prtad, devad, addr, value);
Eilon Greenstein01cd4522009-08-12 08:23:08 +000010582 bnx2x_release_phy_lock(bp);
10583 return rc;
10584}
10585
10586/* called with rtnl_lock */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010587static int bnx2x_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
10588{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010589 struct bnx2x *bp = netdev_priv(dev);
Eilon Greenstein01cd4522009-08-12 08:23:08 +000010590 struct mii_ioctl_data *mdio = if_mii(ifr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010591
Eilon Greenstein01cd4522009-08-12 08:23:08 +000010592 DP(NETIF_MSG_LINK, "ioctl: phy id 0x%x, reg 0x%x, val_in 0x%x\n",
10593 mdio->phy_id, mdio->reg_num, mdio->val_in);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010594
Eilon Greenstein01cd4522009-08-12 08:23:08 +000010595 if (!netif_running(dev))
10596 return -EAGAIN;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010597
Eilon Greenstein01cd4522009-08-12 08:23:08 +000010598 return mdio_mii_ioctl(&bp->mdio, mdio, cmd);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010599}
10600
Alexey Dobriyan257ddbd2010-01-27 10:17:41 +000010601#ifdef CONFIG_NET_POLL_CONTROLLER
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010602static void poll_bnx2x(struct net_device *dev)
10603{
10604 struct bnx2x *bp = netdev_priv(dev);
10605
10606 disable_irq(bp->pdev->irq);
10607 bnx2x_interrupt(bp->pdev->irq, dev);
10608 enable_irq(bp->pdev->irq);
10609}
10610#endif
10611
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000010612static int bnx2x_validate_addr(struct net_device *dev)
10613{
10614 struct bnx2x *bp = netdev_priv(dev);
10615
Merav Sicron51c1a582012-03-18 10:33:38 +000010616 if (!bnx2x_is_valid_ether_addr(bp, dev->dev_addr)) {
10617 BNX2X_ERR("Non-valid Ethernet address\n");
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000010618 return -EADDRNOTAVAIL;
Merav Sicron51c1a582012-03-18 10:33:38 +000010619 }
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000010620 return 0;
10621}
10622
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080010623static const struct net_device_ops bnx2x_netdev_ops = {
10624 .ndo_open = bnx2x_open,
10625 .ndo_stop = bnx2x_close,
10626 .ndo_start_xmit = bnx2x_start_xmit,
Vladislav Zolotarov8307fa32010-12-13 05:44:09 +000010627 .ndo_select_queue = bnx2x_select_queue,
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080010628 .ndo_set_rx_mode = bnx2x_set_rx_mode,
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080010629 .ndo_set_mac_address = bnx2x_change_mac_addr,
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000010630 .ndo_validate_addr = bnx2x_validate_addr,
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080010631 .ndo_do_ioctl = bnx2x_ioctl,
10632 .ndo_change_mtu = bnx2x_change_mtu,
Michał Mirosław66371c42011-04-12 09:38:23 +000010633 .ndo_fix_features = bnx2x_fix_features,
10634 .ndo_set_features = bnx2x_set_features,
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080010635 .ndo_tx_timeout = bnx2x_tx_timeout,
Alexey Dobriyan257ddbd2010-01-27 10:17:41 +000010636#ifdef CONFIG_NET_POLL_CONTROLLER
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080010637 .ndo_poll_controller = poll_bnx2x,
10638#endif
Ariel Elior6383c0b2011-07-14 08:31:57 +000010639 .ndo_setup_tc = bnx2x_setup_tc,
10640
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000010641#if defined(NETDEV_FCOE_WWNN) && defined(BCM_CNIC)
10642 .ndo_fcoe_get_wwn = bnx2x_fcoe_get_wwn,
10643#endif
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080010644};
10645
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010646static inline int bnx2x_set_coherency_mask(struct bnx2x *bp)
10647{
10648 struct device *dev = &bp->pdev->dev;
10649
10650 if (dma_set_mask(dev, DMA_BIT_MASK(64)) == 0) {
10651 bp->flags |= USING_DAC_FLAG;
10652 if (dma_set_coherent_mask(dev, DMA_BIT_MASK(64)) != 0) {
Merav Sicron51c1a582012-03-18 10:33:38 +000010653 dev_err(dev, "dma_set_coherent_mask failed, aborting\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010654 return -EIO;
10655 }
10656 } else if (dma_set_mask(dev, DMA_BIT_MASK(32)) != 0) {
10657 dev_err(dev, "System does not support DMA, aborting\n");
10658 return -EIO;
10659 }
10660
10661 return 0;
10662}
10663
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010664static int __devinit bnx2x_init_dev(struct pci_dev *pdev,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010665 struct net_device *dev,
10666 unsigned long board_type)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010667{
10668 struct bnx2x *bp;
10669 int rc;
Ariel Eliorc22610d02012-01-26 06:01:47 +000010670 u32 pci_cfg_dword;
Ariel Elior65087cf2012-01-23 07:31:55 +000010671 bool chip_is_e1x = (board_type == BCM57710 ||
10672 board_type == BCM57711 ||
10673 board_type == BCM57711E);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010674
10675 SET_NETDEV_DEV(dev, &pdev->dev);
10676 bp = netdev_priv(dev);
10677
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010678 bp->dev = dev;
10679 bp->pdev = pdev;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010680 bp->flags = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010681
10682 rc = pci_enable_device(pdev);
10683 if (rc) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000010684 dev_err(&bp->pdev->dev,
10685 "Cannot enable PCI device, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010686 goto err_out;
10687 }
10688
10689 if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000010690 dev_err(&bp->pdev->dev,
10691 "Cannot find PCI device base address, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010692 rc = -ENODEV;
10693 goto err_out_disable;
10694 }
10695
10696 if (!(pci_resource_flags(pdev, 2) & IORESOURCE_MEM)) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000010697 dev_err(&bp->pdev->dev, "Cannot find second PCI device"
10698 " base address, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010699 rc = -ENODEV;
10700 goto err_out_disable;
10701 }
10702
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010703 if (atomic_read(&pdev->enable_cnt) == 1) {
10704 rc = pci_request_regions(pdev, DRV_MODULE_NAME);
10705 if (rc) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000010706 dev_err(&bp->pdev->dev,
10707 "Cannot obtain PCI resources, aborting\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010708 goto err_out_disable;
10709 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010710
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010711 pci_set_master(pdev);
10712 pci_save_state(pdev);
10713 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010714
10715 bp->pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
10716 if (bp->pm_cap == 0) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000010717 dev_err(&bp->pdev->dev,
10718 "Cannot find power management capability, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010719 rc = -EIO;
10720 goto err_out_release;
10721 }
10722
Jon Mason77c98e62011-06-27 07:45:12 +000010723 if (!pci_is_pcie(pdev)) {
Merav Sicron51c1a582012-03-18 10:33:38 +000010724 dev_err(&bp->pdev->dev, "Not PCI Express, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010725 rc = -EIO;
10726 goto err_out_release;
10727 }
10728
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010729 rc = bnx2x_set_coherency_mask(bp);
10730 if (rc)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010731 goto err_out_release;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010732
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010733 dev->mem_start = pci_resource_start(pdev, 0);
10734 dev->base_addr = dev->mem_start;
10735 dev->mem_end = pci_resource_end(pdev, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010736
10737 dev->irq = pdev->irq;
10738
Arjan van de Ven275f1652008-10-20 21:42:39 -070010739 bp->regview = pci_ioremap_bar(pdev, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010740 if (!bp->regview) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000010741 dev_err(&bp->pdev->dev,
10742 "Cannot map register space, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010743 rc = -ENOMEM;
10744 goto err_out_release;
10745 }
10746
Ariel Eliorc22610d02012-01-26 06:01:47 +000010747 /* In E1/E1H use pci device function given by kernel.
10748 * In E2/E3 read physical function from ME register since these chips
10749 * support Physical Device Assignment where kernel BDF maybe arbitrary
10750 * (depending on hypervisor).
10751 */
10752 if (chip_is_e1x)
10753 bp->pf_num = PCI_FUNC(pdev->devfn);
10754 else {/* chip is E2/3*/
10755 pci_read_config_dword(bp->pdev,
10756 PCICFG_ME_REGISTER, &pci_cfg_dword);
10757 bp->pf_num = (u8)((pci_cfg_dword & ME_REG_ABS_PF_NUM) >>
10758 ME_REG_ABS_PF_NUM_SHIFT);
10759 }
Merav Sicron51c1a582012-03-18 10:33:38 +000010760 BNX2X_DEV_INFO("me reg PF num: %d\n", bp->pf_num);
Ariel Eliorc22610d02012-01-26 06:01:47 +000010761
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010762 bnx2x_set_power_state(bp, PCI_D0);
10763
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010764 /* clean indirect addresses */
10765 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS,
10766 PCICFG_VENDOR_ID_OFFSET);
David S. Miller8decf862011-09-22 03:23:13 -040010767 /*
10768 * Clean the following indirect addresses for all functions since it
David S. Miller823dcd22011-08-20 10:39:12 -070010769 * is not used by the driver.
10770 */
10771 REG_WR(bp, PXP2_REG_PGL_ADDR_88_F0, 0);
10772 REG_WR(bp, PXP2_REG_PGL_ADDR_8C_F0, 0);
10773 REG_WR(bp, PXP2_REG_PGL_ADDR_90_F0, 0);
10774 REG_WR(bp, PXP2_REG_PGL_ADDR_94_F0, 0);
David S. Miller8decf862011-09-22 03:23:13 -040010775
Ariel Elior65087cf2012-01-23 07:31:55 +000010776 if (chip_is_e1x) {
David S. Miller8decf862011-09-22 03:23:13 -040010777 REG_WR(bp, PXP2_REG_PGL_ADDR_88_F1, 0);
10778 REG_WR(bp, PXP2_REG_PGL_ADDR_8C_F1, 0);
10779 REG_WR(bp, PXP2_REG_PGL_ADDR_90_F1, 0);
10780 REG_WR(bp, PXP2_REG_PGL_ADDR_94_F1, 0);
10781 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010782
Shmulik Ravid21894002011-07-24 03:57:04 +000010783 /*
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010784 * Enable internal target-read (in case we are probed after PF FLR).
Shmulik Ravid21894002011-07-24 03:57:04 +000010785 * Must be done prior to any BAR read access. Only for 57712 and up
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010786 */
Ariel Elior65087cf2012-01-23 07:31:55 +000010787 if (!chip_is_e1x)
Shmulik Ravid21894002011-07-24 03:57:04 +000010788 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_TARGET_READ, 1);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010789
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000010790 /* Reset the load counter */
Ariel Elior889b9af2012-01-26 06:01:51 +000010791 bnx2x_clear_load_status(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000010792
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010793 dev->watchdog_timeo = TX_TIMEOUT;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010794
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080010795 dev->netdev_ops = &bnx2x_netdev_ops;
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +000010796 bnx2x_set_ethtool_ops(dev);
Michał Mirosław66371c42011-04-12 09:38:23 +000010797
Jiri Pirko01789342011-08-16 06:29:00 +000010798 dev->priv_flags |= IFF_UNICAST_FLT;
10799
Michał Mirosław66371c42011-04-12 09:38:23 +000010800 dev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
Dmitry Kravkov621b4d62012-02-20 09:59:08 +000010801 NETIF_F_TSO | NETIF_F_TSO_ECN | NETIF_F_TSO6 |
10802 NETIF_F_RXCSUM | NETIF_F_LRO | NETIF_F_GRO |
10803 NETIF_F_RXHASH | NETIF_F_HW_VLAN_TX;
Michał Mirosław66371c42011-04-12 09:38:23 +000010804
10805 dev->vlan_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
10806 NETIF_F_TSO | NETIF_F_TSO_ECN | NETIF_F_TSO6 | NETIF_F_HIGHDMA;
10807
10808 dev->features |= dev->hw_features | NETIF_F_HW_VLAN_RX;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010809 if (bp->flags & USING_DAC_FLAG)
10810 dev->features |= NETIF_F_HIGHDMA;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010811
Mahesh Bandewar538dd2e2011-05-13 15:08:49 +000010812 /* Add Loopback capability to the device */
10813 dev->hw_features |= NETIF_F_LOOPBACK;
10814
Shmulik Ravid98507672011-02-28 12:19:55 -080010815#ifdef BCM_DCBNL
Shmulik Ravid785b9b12010-12-30 06:27:03 +000010816 dev->dcbnl_ops = &bnx2x_dcbnl_ops;
10817#endif
10818
Eilon Greenstein01cd4522009-08-12 08:23:08 +000010819 /* get_port_hwinfo() will set prtad and mmds properly */
10820 bp->mdio.prtad = MDIO_PRTAD_NONE;
10821 bp->mdio.mmds = 0;
10822 bp->mdio.mode_support = MDIO_SUPPORTS_C45 | MDIO_EMULATE_C22;
10823 bp->mdio.dev = dev;
10824 bp->mdio.mdio_read = bnx2x_mdio_read;
10825 bp->mdio.mdio_write = bnx2x_mdio_write;
10826
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010827 return 0;
10828
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010829err_out_release:
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010830 if (atomic_read(&pdev->enable_cnt) == 1)
10831 pci_release_regions(pdev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010832
10833err_out_disable:
10834 pci_disable_device(pdev);
10835 pci_set_drvdata(pdev, NULL);
10836
10837err_out:
10838 return rc;
10839}
10840
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000010841static void __devinit bnx2x_get_pcie_width_speed(struct bnx2x *bp,
10842 int *width, int *speed)
Eliezer Tamir25047952008-02-28 11:50:16 -080010843{
10844 u32 val = REG_RD(bp, PCICFG_OFFSET + PCICFG_LINK_CONTROL);
10845
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000010846 *width = (val & PCICFG_LINK_WIDTH) >> PCICFG_LINK_WIDTH_SHIFT;
10847
10848 /* return value of 1=2.5GHz 2=5GHz */
10849 *speed = (val & PCICFG_LINK_SPEED) >> PCICFG_LINK_SPEED_SHIFT;
Eliezer Tamir25047952008-02-28 11:50:16 -080010850}
10851
Dmitry Kravkov6891dd22010-08-03 21:49:40 +000010852static int bnx2x_check_firmware(struct bnx2x *bp)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070010853{
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000010854 const struct firmware *firmware = bp->firmware;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070010855 struct bnx2x_fw_file_hdr *fw_hdr;
10856 struct bnx2x_fw_file_section *sections;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070010857 u32 offset, len, num_ops;
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000010858 u16 *ops_offsets;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070010859 int i;
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000010860 const u8 *fw_ver;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070010861
Merav Sicron51c1a582012-03-18 10:33:38 +000010862 if (firmware->size < sizeof(struct bnx2x_fw_file_hdr)) {
10863 BNX2X_ERR("Wrong FW size\n");
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070010864 return -EINVAL;
Merav Sicron51c1a582012-03-18 10:33:38 +000010865 }
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070010866
10867 fw_hdr = (struct bnx2x_fw_file_hdr *)firmware->data;
10868 sections = (struct bnx2x_fw_file_section *)fw_hdr;
10869
10870 /* Make sure none of the offsets and sizes make us read beyond
10871 * the end of the firmware data */
10872 for (i = 0; i < sizeof(*fw_hdr) / sizeof(*sections); i++) {
10873 offset = be32_to_cpu(sections[i].offset);
10874 len = be32_to_cpu(sections[i].len);
10875 if (offset + len > firmware->size) {
Merav Sicron51c1a582012-03-18 10:33:38 +000010876 BNX2X_ERR("Section %d length is out of bounds\n", i);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070010877 return -EINVAL;
10878 }
10879 }
10880
10881 /* Likewise for the init_ops offsets */
10882 offset = be32_to_cpu(fw_hdr->init_ops_offsets.offset);
10883 ops_offsets = (u16 *)(firmware->data + offset);
10884 num_ops = be32_to_cpu(fw_hdr->init_ops.len) / sizeof(struct raw_op);
10885
10886 for (i = 0; i < be32_to_cpu(fw_hdr->init_ops_offsets.len) / 2; i++) {
10887 if (be16_to_cpu(ops_offsets[i]) > num_ops) {
Merav Sicron51c1a582012-03-18 10:33:38 +000010888 BNX2X_ERR("Section offset %d is out of bounds\n", i);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070010889 return -EINVAL;
10890 }
10891 }
10892
10893 /* Check FW version */
10894 offset = be32_to_cpu(fw_hdr->fw_version.offset);
10895 fw_ver = firmware->data + offset;
10896 if ((fw_ver[0] != BCM_5710_FW_MAJOR_VERSION) ||
10897 (fw_ver[1] != BCM_5710_FW_MINOR_VERSION) ||
10898 (fw_ver[2] != BCM_5710_FW_REVISION_VERSION) ||
10899 (fw_ver[3] != BCM_5710_FW_ENGINEERING_VERSION)) {
Merav Sicron51c1a582012-03-18 10:33:38 +000010900 BNX2X_ERR("Bad FW version:%d.%d.%d.%d. Should be %d.%d.%d.%d\n",
10901 fw_ver[0], fw_ver[1], fw_ver[2], fw_ver[3],
10902 BCM_5710_FW_MAJOR_VERSION,
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070010903 BCM_5710_FW_MINOR_VERSION,
10904 BCM_5710_FW_REVISION_VERSION,
10905 BCM_5710_FW_ENGINEERING_VERSION);
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000010906 return -EINVAL;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070010907 }
10908
10909 return 0;
10910}
10911
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000010912static inline void be32_to_cpu_n(const u8 *_source, u8 *_target, u32 n)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070010913{
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000010914 const __be32 *source = (const __be32 *)_source;
10915 u32 *target = (u32 *)_target;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070010916 u32 i;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070010917
10918 for (i = 0; i < n/4; i++)
10919 target[i] = be32_to_cpu(source[i]);
10920}
10921
10922/*
10923 Ops array is stored in the following format:
10924 {op(8bit), offset(24bit, big endian), data(32bit, big endian)}
10925 */
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000010926static inline void bnx2x_prep_ops(const u8 *_source, u8 *_target, u32 n)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070010927{
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000010928 const __be32 *source = (const __be32 *)_source;
10929 struct raw_op *target = (struct raw_op *)_target;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070010930 u32 i, j, tmp;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070010931
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000010932 for (i = 0, j = 0; i < n/8; i++, j += 2) {
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070010933 tmp = be32_to_cpu(source[j]);
10934 target[i].op = (tmp >> 24) & 0xff;
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000010935 target[i].offset = tmp & 0xffffff;
10936 target[i].raw_data = be32_to_cpu(source[j + 1]);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070010937 }
10938}
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000010939
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010940/**
10941 * IRO array is stored in the following format:
10942 * {base(24bit), m1(16bit), m2(16bit), m3(16bit), size(16bit) }
10943 */
10944static inline void bnx2x_prep_iro(const u8 *_source, u8 *_target, u32 n)
10945{
10946 const __be32 *source = (const __be32 *)_source;
10947 struct iro *target = (struct iro *)_target;
10948 u32 i, j, tmp;
10949
10950 for (i = 0, j = 0; i < n/sizeof(struct iro); i++) {
10951 target[i].base = be32_to_cpu(source[j]);
10952 j++;
10953 tmp = be32_to_cpu(source[j]);
10954 target[i].m1 = (tmp >> 16) & 0xffff;
10955 target[i].m2 = tmp & 0xffff;
10956 j++;
10957 tmp = be32_to_cpu(source[j]);
10958 target[i].m3 = (tmp >> 16) & 0xffff;
10959 target[i].size = tmp & 0xffff;
10960 j++;
10961 }
10962}
10963
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000010964static inline void be16_to_cpu_n(const u8 *_source, u8 *_target, u32 n)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070010965{
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000010966 const __be16 *source = (const __be16 *)_source;
10967 u16 *target = (u16 *)_target;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070010968 u32 i;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070010969
10970 for (i = 0; i < n/2; i++)
10971 target[i] = be16_to_cpu(source[i]);
10972}
10973
Joe Perches7995c642010-02-17 15:01:52 +000010974#define BNX2X_ALLOC_AND_SET(arr, lbl, func) \
10975do { \
10976 u32 len = be32_to_cpu(fw_hdr->arr.len); \
10977 bp->arr = kmalloc(len, GFP_KERNEL); \
Joe Perchese404dec2012-01-29 12:56:23 +000010978 if (!bp->arr) \
Joe Perches7995c642010-02-17 15:01:52 +000010979 goto lbl; \
Joe Perches7995c642010-02-17 15:01:52 +000010980 func(bp->firmware->data + be32_to_cpu(fw_hdr->arr.offset), \
10981 (u8 *)bp->arr, len); \
10982} while (0)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070010983
Yuval Mintz3b603062012-03-18 10:33:39 +000010984static int bnx2x_init_firmware(struct bnx2x *bp)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070010985{
Michal Schmidtc0ea4522012-03-15 14:08:29 +000010986 const char *fw_file_name;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070010987 struct bnx2x_fw_file_hdr *fw_hdr;
Ben Hutchings45229b42009-11-07 11:53:39 +000010988 int rc;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070010989
Michal Schmidtc0ea4522012-03-15 14:08:29 +000010990 if (bp->firmware)
10991 return 0;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070010992
Michal Schmidtc0ea4522012-03-15 14:08:29 +000010993 if (CHIP_IS_E1(bp))
10994 fw_file_name = FW_FILE_NAME_E1;
10995 else if (CHIP_IS_E1H(bp))
10996 fw_file_name = FW_FILE_NAME_E1H;
10997 else if (!CHIP_IS_E1x(bp))
10998 fw_file_name = FW_FILE_NAME_E2;
10999 else {
11000 BNX2X_ERR("Unsupported chip revision\n");
11001 return -EINVAL;
11002 }
11003 BNX2X_DEV_INFO("Loading %s\n", fw_file_name);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011004
Michal Schmidtc0ea4522012-03-15 14:08:29 +000011005 rc = request_firmware(&bp->firmware, fw_file_name, &bp->pdev->dev);
11006 if (rc) {
11007 BNX2X_ERR("Can't load firmware file %s\n",
11008 fw_file_name);
11009 goto request_firmware_exit;
11010 }
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011011
Michal Schmidtc0ea4522012-03-15 14:08:29 +000011012 rc = bnx2x_check_firmware(bp);
11013 if (rc) {
11014 BNX2X_ERR("Corrupt firmware file %s\n", fw_file_name);
11015 goto request_firmware_exit;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011016 }
11017
11018 fw_hdr = (struct bnx2x_fw_file_hdr *)bp->firmware->data;
11019
11020 /* Initialize the pointers to the init arrays */
11021 /* Blob */
11022 BNX2X_ALLOC_AND_SET(init_data, request_firmware_exit, be32_to_cpu_n);
11023
11024 /* Opcodes */
11025 BNX2X_ALLOC_AND_SET(init_ops, init_ops_alloc_err, bnx2x_prep_ops);
11026
11027 /* Offsets */
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000011028 BNX2X_ALLOC_AND_SET(init_ops_offsets, init_offsets_alloc_err,
11029 be16_to_cpu_n);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011030
11031 /* STORMs firmware */
Eilon Greenstein573f2032009-08-12 08:24:14 +000011032 INIT_TSEM_INT_TABLE_DATA(bp) = bp->firmware->data +
11033 be32_to_cpu(fw_hdr->tsem_int_table_data.offset);
11034 INIT_TSEM_PRAM_DATA(bp) = bp->firmware->data +
11035 be32_to_cpu(fw_hdr->tsem_pram_data.offset);
11036 INIT_USEM_INT_TABLE_DATA(bp) = bp->firmware->data +
11037 be32_to_cpu(fw_hdr->usem_int_table_data.offset);
11038 INIT_USEM_PRAM_DATA(bp) = bp->firmware->data +
11039 be32_to_cpu(fw_hdr->usem_pram_data.offset);
11040 INIT_XSEM_INT_TABLE_DATA(bp) = bp->firmware->data +
11041 be32_to_cpu(fw_hdr->xsem_int_table_data.offset);
11042 INIT_XSEM_PRAM_DATA(bp) = bp->firmware->data +
11043 be32_to_cpu(fw_hdr->xsem_pram_data.offset);
11044 INIT_CSEM_INT_TABLE_DATA(bp) = bp->firmware->data +
11045 be32_to_cpu(fw_hdr->csem_int_table_data.offset);
11046 INIT_CSEM_PRAM_DATA(bp) = bp->firmware->data +
11047 be32_to_cpu(fw_hdr->csem_pram_data.offset);
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011048 /* IRO */
11049 BNX2X_ALLOC_AND_SET(iro_arr, iro_alloc_err, bnx2x_prep_iro);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011050
11051 return 0;
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000011052
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011053iro_alloc_err:
11054 kfree(bp->init_ops_offsets);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011055init_offsets_alloc_err:
11056 kfree(bp->init_ops);
11057init_ops_alloc_err:
11058 kfree(bp->init_data);
11059request_firmware_exit:
11060 release_firmware(bp->firmware);
Michal Schmidt127d0a12012-03-15 14:08:28 +000011061 bp->firmware = NULL;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011062
11063 return rc;
11064}
11065
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011066static void bnx2x_release_firmware(struct bnx2x *bp)
11067{
11068 kfree(bp->init_ops_offsets);
11069 kfree(bp->init_ops);
11070 kfree(bp->init_data);
11071 release_firmware(bp->firmware);
Dmitry Kravkoveb2afd42011-11-15 12:07:33 +000011072 bp->firmware = NULL;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011073}
11074
11075
11076static struct bnx2x_func_sp_drv_ops bnx2x_func_sp_drv = {
11077 .init_hw_cmn_chip = bnx2x_init_hw_common_chip,
11078 .init_hw_cmn = bnx2x_init_hw_common,
11079 .init_hw_port = bnx2x_init_hw_port,
11080 .init_hw_func = bnx2x_init_hw_func,
11081
11082 .reset_hw_cmn = bnx2x_reset_common,
11083 .reset_hw_port = bnx2x_reset_port,
11084 .reset_hw_func = bnx2x_reset_func,
11085
11086 .gunzip_init = bnx2x_gunzip_init,
11087 .gunzip_end = bnx2x_gunzip_end,
11088
11089 .init_fw = bnx2x_init_firmware,
11090 .release_fw = bnx2x_release_firmware,
11091};
11092
11093void bnx2x__init_func_obj(struct bnx2x *bp)
11094{
11095 /* Prepare DMAE related driver resources */
11096 bnx2x_setup_dmae(bp);
11097
11098 bnx2x_init_func_obj(bp, &bp->func_obj,
11099 bnx2x_sp(bp, func_rdata),
11100 bnx2x_sp_mapping(bp, func_rdata),
11101 &bnx2x_func_sp_drv);
11102}
11103
11104/* must be called after sriov-enable */
Ariel Elior6383c0b2011-07-14 08:31:57 +000011105static inline int bnx2x_set_qm_cid_count(struct bnx2x *bp)
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011106{
Ariel Elior6383c0b2011-07-14 08:31:57 +000011107 int cid_count = BNX2X_L2_CID_COUNT(bp);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011108
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011109#ifdef BCM_CNIC
11110 cid_count += CNIC_CID_MAX;
11111#endif
11112 return roundup(cid_count, QM_CID_ROUND);
11113}
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011114
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011115/**
Ariel Elior6383c0b2011-07-14 08:31:57 +000011116 * bnx2x_get_num_none_def_sbs - return the number of none default SBs
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011117 *
11118 * @dev: pci device
11119 *
11120 */
Ariel Elior6383c0b2011-07-14 08:31:57 +000011121static inline int bnx2x_get_num_non_def_sbs(struct pci_dev *pdev)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011122{
11123 int pos;
11124 u16 control;
11125
11126 pos = pci_find_capability(pdev, PCI_CAP_ID_MSIX);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011127
Ariel Elior6383c0b2011-07-14 08:31:57 +000011128 /*
11129 * If MSI-X is not supported - return number of SBs needed to support
11130 * one fast path queue: one FP queue + SB for CNIC
11131 */
11132 if (!pos)
11133 return 1 + CNIC_PRESENT;
11134
11135 /*
11136 * The value in the PCI configuration space is the index of the last
11137 * entry, namely one less than the actual size of the table, which is
11138 * exactly what we want to return from this function: number of all SBs
11139 * without the default SB.
11140 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011141 pci_read_config_word(pdev, pos + PCI_MSI_FLAGS, &control);
Ariel Elior6383c0b2011-07-14 08:31:57 +000011142 return control & PCI_MSIX_FLAGS_QSIZE;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011143}
11144
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011145static int __devinit bnx2x_init_one(struct pci_dev *pdev,
11146 const struct pci_device_id *ent)
11147{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011148 struct net_device *dev = NULL;
11149 struct bnx2x *bp;
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000011150 int pcie_width, pcie_speed;
Ariel Elior6383c0b2011-07-14 08:31:57 +000011151 int rc, max_non_def_sbs;
11152 int rx_count, tx_count, rss_count;
11153 /*
11154 * An estimated maximum supported CoS number according to the chip
11155 * version.
11156 * We will try to roughly estimate the maximum number of CoSes this chip
11157 * may support in order to minimize the memory allocated for Tx
11158 * netdev_queue's. This number will be accurately calculated during the
11159 * initialization of bp->max_cos based on the chip versions AND chip
11160 * revision in the bnx2x_init_bp().
11161 */
11162 u8 max_cos_est = 0;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011163
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011164 switch (ent->driver_data) {
11165 case BCM57710:
11166 case BCM57711:
11167 case BCM57711E:
Ariel Elior6383c0b2011-07-14 08:31:57 +000011168 max_cos_est = BNX2X_MULTI_TX_COS_E1X;
11169 break;
11170
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011171 case BCM57712:
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011172 case BCM57712_MF:
Ariel Elior6383c0b2011-07-14 08:31:57 +000011173 max_cos_est = BNX2X_MULTI_TX_COS_E2_E3A0;
11174 break;
11175
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011176 case BCM57800:
11177 case BCM57800_MF:
11178 case BCM57810:
11179 case BCM57810_MF:
11180 case BCM57840:
11181 case BCM57840_MF:
Barak Witkowski7e8e02d2012-04-03 18:41:28 +000011182 case BCM57811:
11183 case BCM57811_MF:
Ariel Elior6383c0b2011-07-14 08:31:57 +000011184 max_cos_est = BNX2X_MULTI_TX_COS_E3B0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011185 break;
11186
11187 default:
11188 pr_err("Unknown board_type (%ld), aborting\n",
11189 ent->driver_data);
Vasiliy Kulikov870634b2010-11-14 10:08:34 +000011190 return -ENODEV;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011191 }
11192
Ariel Elior6383c0b2011-07-14 08:31:57 +000011193 max_non_def_sbs = bnx2x_get_num_non_def_sbs(pdev);
11194
11195 /* !!! FIXME !!!
11196 * Do not allow the maximum SB count to grow above 16
11197 * since Special CIDs starts from 16*BNX2X_MULTI_TX_COS=48.
11198 * We will use the FP_SB_MAX_E1x macro for this matter.
11199 */
11200 max_non_def_sbs = min_t(int, FP_SB_MAX_E1x, max_non_def_sbs);
11201
11202 WARN_ON(!max_non_def_sbs);
11203
11204 /* Maximum number of RSS queues: one IGU SB goes to CNIC */
11205 rss_count = max_non_def_sbs - CNIC_PRESENT;
11206
11207 /* Maximum number of netdev Rx queues: RSS + FCoE L2 */
11208 rx_count = rss_count + FCOE_PRESENT;
11209
11210 /*
11211 * Maximum number of netdev Tx queues:
11212 * Maximum TSS queues * Maximum supported number of CoS + FCoE L2
11213 */
11214 tx_count = MAX_TXQS_PER_COS * max_cos_est + FCOE_PRESENT;
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011215
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011216 /* dev zeroed in init_etherdev */
Ariel Elior6383c0b2011-07-14 08:31:57 +000011217 dev = alloc_etherdev_mqs(sizeof(*bp), tx_count, rx_count);
Joe Perches41de8d42012-01-29 13:47:52 +000011218 if (!dev)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011219 return -ENOMEM;
11220
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011221 bp = netdev_priv(dev);
Ariel Elior6383c0b2011-07-14 08:31:57 +000011222
Merav Sicron51c1a582012-03-18 10:33:38 +000011223 BNX2X_DEV_INFO("Allocated netdev with %d tx and %d rx queues\n",
Ariel Elior6383c0b2011-07-14 08:31:57 +000011224 tx_count, rx_count);
11225
11226 bp->igu_sb_cnt = max_non_def_sbs;
Joe Perches7995c642010-02-17 15:01:52 +000011227 bp->msg_enable = debug;
Eilon Greensteindf4770de2009-08-12 08:23:28 +000011228 pci_set_drvdata(pdev, dev);
11229
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011230 rc = bnx2x_init_dev(pdev, dev, ent->driver_data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011231 if (rc < 0) {
11232 free_netdev(dev);
11233 return rc;
11234 }
11235
Merav Sicron51c1a582012-03-18 10:33:38 +000011236 BNX2X_DEV_INFO("max_non_def_sbs %d\n", max_non_def_sbs);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011237
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011238 rc = bnx2x_init_bp(bp);
Eilon Greenstein693fc0d2009-01-14 06:43:52 +000011239 if (rc)
11240 goto init_one_exit;
11241
Ariel Elior6383c0b2011-07-14 08:31:57 +000011242 /*
11243 * Map doorbels here as we need the real value of bp->max_cos which
11244 * is initialized in bnx2x_init_bp().
11245 */
11246 bp->doorbells = ioremap_nocache(pci_resource_start(pdev, 2),
11247 min_t(u64, BNX2X_DB_SIZE(bp),
11248 pci_resource_len(pdev, 2)));
11249 if (!bp->doorbells) {
11250 dev_err(&bp->pdev->dev,
11251 "Cannot map doorbell space, aborting\n");
11252 rc = -ENOMEM;
11253 goto init_one_exit;
11254 }
11255
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011256 /* calc qm_cid_count */
Ariel Elior6383c0b2011-07-14 08:31:57 +000011257 bp->qm_cid_count = bnx2x_set_qm_cid_count(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011258
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000011259#ifdef BCM_CNIC
Dmitry Kravkov62ac0dc2011-11-13 04:34:21 +000011260 /* disable FCOE L2 queue for E1x */
11261 if (CHIP_IS_E1x(bp))
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000011262 bp->flags |= NO_FCOE_FLAG;
11263
11264#endif
11265
Lucas De Marchi25985ed2011-03-30 22:57:33 -030011266 /* Configure interrupt mode: try to enable MSI-X/MSI if
Dmitry Kravkovd6214d72010-10-06 03:32:10 +000011267 * needed, set bp->num_queues appropriately.
11268 */
11269 bnx2x_set_int_mode(bp);
11270
11271 /* Add all NAPI objects */
11272 bnx2x_add_all_napi(bp);
11273
Vladislav Zolotarovb3400072010-11-24 11:09:50 -080011274 rc = register_netdev(dev);
11275 if (rc) {
11276 dev_err(&pdev->dev, "Cannot register net device\n");
11277 goto init_one_exit;
11278 }
11279
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000011280#ifdef BCM_CNIC
11281 if (!NO_FCOE(bp)) {
11282 /* Add storage MAC address */
11283 rtnl_lock();
11284 dev_addr_add(bp->dev, bp->fip_mac, NETDEV_HW_ADDR_T_SAN);
11285 rtnl_unlock();
11286 }
11287#endif
11288
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000011289 bnx2x_get_pcie_width_speed(bp, &pcie_width, &pcie_speed);
Dmitry Kravkovd6214d72010-10-06 03:32:10 +000011290
Merav Sicron51c1a582012-03-18 10:33:38 +000011291 BNX2X_DEV_INFO(
11292 "%s (%c%d) PCI-E x%d %s found at mem %lx, IRQ %d, node addr %pM\n",
Joe Perches94f05b02011-08-14 12:16:20 +000011293 board_info[ent->driver_data].name,
11294 (CHIP_REV(bp) >> 12) + 'A', (CHIP_METAL(bp) >> 4),
11295 pcie_width,
11296 ((!CHIP_IS_E2(bp) && pcie_speed == 2) ||
11297 (CHIP_IS_E2(bp) && pcie_speed == 1)) ?
11298 "5GHz (Gen2)" : "2.5GHz",
11299 dev->base_addr, bp->pdev->irq, dev->dev_addr);
Eilon Greensteinc0162012009-03-02 08:01:05 +000011300
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011301 return 0;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011302
11303init_one_exit:
11304 if (bp->regview)
11305 iounmap(bp->regview);
11306
11307 if (bp->doorbells)
11308 iounmap(bp->doorbells);
11309
11310 free_netdev(dev);
11311
11312 if (atomic_read(&pdev->enable_cnt) == 1)
11313 pci_release_regions(pdev);
11314
11315 pci_disable_device(pdev);
11316 pci_set_drvdata(pdev, NULL);
11317
11318 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011319}
11320
11321static void __devexit bnx2x_remove_one(struct pci_dev *pdev)
11322{
11323 struct net_device *dev = pci_get_drvdata(pdev);
Eliezer Tamir228241e2008-02-28 11:56:57 -080011324 struct bnx2x *bp;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011325
Eliezer Tamir228241e2008-02-28 11:56:57 -080011326 if (!dev) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000011327 dev_err(&pdev->dev, "BAD net device from bnx2x_init_one\n");
Eliezer Tamir228241e2008-02-28 11:56:57 -080011328 return;
11329 }
Eliezer Tamir228241e2008-02-28 11:56:57 -080011330 bp = netdev_priv(dev);
11331
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000011332#ifdef BCM_CNIC
11333 /* Delete storage MAC address */
11334 if (!NO_FCOE(bp)) {
11335 rtnl_lock();
11336 dev_addr_del(bp->dev, bp->fip_mac, NETDEV_HW_ADDR_T_SAN);
11337 rtnl_unlock();
11338 }
11339#endif
11340
Shmulik Ravid98507672011-02-28 12:19:55 -080011341#ifdef BCM_DCBNL
11342 /* Delete app tlvs from dcbnl */
11343 bnx2x_dcbnl_update_applist(bp, true);
11344#endif
11345
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011346 unregister_netdev(dev);
11347
Dmitry Kravkovd6214d72010-10-06 03:32:10 +000011348 /* Delete all NAPI objects */
11349 bnx2x_del_all_napi(bp);
11350
Vladislav Zolotarov084d6cb2011-01-09 02:20:19 +000011351 /* Power on: we can't let PCI layer write to us while we are in D3 */
11352 bnx2x_set_power_state(bp, PCI_D0);
11353
Dmitry Kravkovd6214d72010-10-06 03:32:10 +000011354 /* Disable MSI/MSI-X */
11355 bnx2x_disable_msi(bp);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011356
Vladislav Zolotarov084d6cb2011-01-09 02:20:19 +000011357 /* Power off */
11358 bnx2x_set_power_state(bp, PCI_D3hot);
11359
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000011360 /* Make sure RESET task is not scheduled before continuing */
Ariel Elior7be08a72011-07-14 08:31:19 +000011361 cancel_delayed_work_sync(&bp->sp_rtnl_task);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000011362
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011363 if (bp->regview)
11364 iounmap(bp->regview);
11365
11366 if (bp->doorbells)
11367 iounmap(bp->doorbells);
11368
Dmitry Kravkoveb2afd42011-11-15 12:07:33 +000011369 bnx2x_release_firmware(bp);
11370
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011371 bnx2x_free_mem_bp(bp);
11372
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011373 free_netdev(dev);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011374
11375 if (atomic_read(&pdev->enable_cnt) == 1)
11376 pci_release_regions(pdev);
11377
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011378 pci_disable_device(pdev);
11379 pci_set_drvdata(pdev, NULL);
11380}
11381
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070011382static int bnx2x_eeh_nic_unload(struct bnx2x *bp)
11383{
11384 int i;
11385
11386 bp->state = BNX2X_STATE_ERROR;
11387
11388 bp->rx_mode = BNX2X_RX_MODE_NONE;
11389
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011390#ifdef BCM_CNIC
11391 bnx2x_cnic_notify(bp, CNIC_CTL_STOP_CMD);
11392#endif
11393 /* Stop Tx */
11394 bnx2x_tx_disable(bp);
11395
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070011396 bnx2x_netif_stop(bp, 0);
11397
11398 del_timer_sync(&bp->timer);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011399
11400 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070011401
11402 /* Release IRQs */
Dmitry Kravkovd6214d72010-10-06 03:32:10 +000011403 bnx2x_free_irq(bp);
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070011404
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070011405 /* Free SKBs, SGEs, TPA pool and driver internals */
11406 bnx2x_free_skbs(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011407
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000011408 for_each_rx_queue(bp, i)
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070011409 bnx2x_free_rx_sge_range(bp, bp->fp + i, NUM_RX_SGE);
Dmitry Kravkovd6214d72010-10-06 03:32:10 +000011410
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070011411 bnx2x_free_mem(bp);
11412
11413 bp->state = BNX2X_STATE_CLOSED;
11414
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011415 netif_carrier_off(bp->dev);
11416
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070011417 return 0;
11418}
11419
11420static void bnx2x_eeh_recover(struct bnx2x *bp)
11421{
11422 u32 val;
11423
11424 mutex_init(&bp->port.phy_mutex);
11425
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070011426
11427 val = SHMEM_RD(bp, validity_map[BP_PORT(bp)]);
11428 if ((val & (SHR_MEM_VALIDITY_DEV_INFO | SHR_MEM_VALIDITY_MB))
11429 != (SHR_MEM_VALIDITY_DEV_INFO | SHR_MEM_VALIDITY_MB))
11430 BNX2X_ERR("BAD MCP validity signature\n");
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070011431}
11432
Wendy Xiong493adb12008-06-23 20:36:22 -070011433/**
11434 * bnx2x_io_error_detected - called when PCI error is detected
11435 * @pdev: Pointer to PCI device
11436 * @state: The current pci connection state
11437 *
11438 * This function is called after a PCI bus error affecting
11439 * this device has been detected.
11440 */
11441static pci_ers_result_t bnx2x_io_error_detected(struct pci_dev *pdev,
11442 pci_channel_state_t state)
11443{
11444 struct net_device *dev = pci_get_drvdata(pdev);
11445 struct bnx2x *bp = netdev_priv(dev);
11446
11447 rtnl_lock();
11448
11449 netif_device_detach(dev);
11450
Dean Nelson07ce50e2009-07-31 09:13:25 +000011451 if (state == pci_channel_io_perm_failure) {
11452 rtnl_unlock();
11453 return PCI_ERS_RESULT_DISCONNECT;
11454 }
11455
Wendy Xiong493adb12008-06-23 20:36:22 -070011456 if (netif_running(dev))
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070011457 bnx2x_eeh_nic_unload(bp);
Wendy Xiong493adb12008-06-23 20:36:22 -070011458
11459 pci_disable_device(pdev);
11460
11461 rtnl_unlock();
11462
11463 /* Request a slot reset */
11464 return PCI_ERS_RESULT_NEED_RESET;
11465}
11466
11467/**
11468 * bnx2x_io_slot_reset - called after the PCI bus has been reset
11469 * @pdev: Pointer to PCI device
11470 *
11471 * Restart the card from scratch, as if from a cold-boot.
11472 */
11473static pci_ers_result_t bnx2x_io_slot_reset(struct pci_dev *pdev)
11474{
11475 struct net_device *dev = pci_get_drvdata(pdev);
11476 struct bnx2x *bp = netdev_priv(dev);
11477
11478 rtnl_lock();
11479
11480 if (pci_enable_device(pdev)) {
11481 dev_err(&pdev->dev,
11482 "Cannot re-enable PCI device after reset\n");
11483 rtnl_unlock();
11484 return PCI_ERS_RESULT_DISCONNECT;
11485 }
11486
11487 pci_set_master(pdev);
11488 pci_restore_state(pdev);
11489
11490 if (netif_running(dev))
11491 bnx2x_set_power_state(bp, PCI_D0);
11492
11493 rtnl_unlock();
11494
11495 return PCI_ERS_RESULT_RECOVERED;
11496}
11497
11498/**
11499 * bnx2x_io_resume - called when traffic can start flowing again
11500 * @pdev: Pointer to PCI device
11501 *
11502 * This callback is called when the error recovery driver tells us that
11503 * its OK to resume normal operation.
11504 */
11505static void bnx2x_io_resume(struct pci_dev *pdev)
11506{
11507 struct net_device *dev = pci_get_drvdata(pdev);
11508 struct bnx2x *bp = netdev_priv(dev);
11509
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000011510 if (bp->recovery_state != BNX2X_RECOVERY_DONE) {
Merav Sicron51c1a582012-03-18 10:33:38 +000011511 netdev_err(bp->dev, "Handling parity error recovery. Try again later\n");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000011512 return;
11513 }
11514
Wendy Xiong493adb12008-06-23 20:36:22 -070011515 rtnl_lock();
11516
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070011517 bnx2x_eeh_recover(bp);
11518
Wendy Xiong493adb12008-06-23 20:36:22 -070011519 if (netif_running(dev))
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070011520 bnx2x_nic_load(bp, LOAD_NORMAL);
Wendy Xiong493adb12008-06-23 20:36:22 -070011521
11522 netif_device_attach(dev);
11523
11524 rtnl_unlock();
11525}
11526
11527static struct pci_error_handlers bnx2x_err_handler = {
11528 .error_detected = bnx2x_io_error_detected,
Eilon Greenstein356e2382009-02-12 08:38:32 +000011529 .slot_reset = bnx2x_io_slot_reset,
11530 .resume = bnx2x_io_resume,
Wendy Xiong493adb12008-06-23 20:36:22 -070011531};
11532
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011533static struct pci_driver bnx2x_pci_driver = {
Wendy Xiong493adb12008-06-23 20:36:22 -070011534 .name = DRV_MODULE_NAME,
11535 .id_table = bnx2x_pci_tbl,
11536 .probe = bnx2x_init_one,
11537 .remove = __devexit_p(bnx2x_remove_one),
11538 .suspend = bnx2x_suspend,
11539 .resume = bnx2x_resume,
11540 .err_handler = &bnx2x_err_handler,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011541};
11542
11543static int __init bnx2x_init(void)
11544{
Stanislaw Gruszkadd21ca62009-05-05 23:22:01 +000011545 int ret;
11546
Joe Perches7995c642010-02-17 15:01:52 +000011547 pr_info("%s", version);
Eilon Greenstein938cf542009-08-12 08:23:37 +000011548
Eilon Greenstein1cf167f2009-01-14 21:22:18 -080011549 bnx2x_wq = create_singlethread_workqueue("bnx2x");
11550 if (bnx2x_wq == NULL) {
Joe Perches7995c642010-02-17 15:01:52 +000011551 pr_err("Cannot create workqueue\n");
Eilon Greenstein1cf167f2009-01-14 21:22:18 -080011552 return -ENOMEM;
11553 }
11554
Stanislaw Gruszkadd21ca62009-05-05 23:22:01 +000011555 ret = pci_register_driver(&bnx2x_pci_driver);
11556 if (ret) {
Joe Perches7995c642010-02-17 15:01:52 +000011557 pr_err("Cannot register driver\n");
Stanislaw Gruszkadd21ca62009-05-05 23:22:01 +000011558 destroy_workqueue(bnx2x_wq);
11559 }
11560 return ret;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011561}
11562
11563static void __exit bnx2x_cleanup(void)
11564{
Yuval Mintz452427b2012-03-26 20:47:07 +000011565 struct list_head *pos, *q;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011566 pci_unregister_driver(&bnx2x_pci_driver);
Eilon Greenstein1cf167f2009-01-14 21:22:18 -080011567
11568 destroy_workqueue(bnx2x_wq);
Yuval Mintz452427b2012-03-26 20:47:07 +000011569
11570 /* Free globablly allocated resources */
11571 list_for_each_safe(pos, q, &bnx2x_prev_list) {
11572 struct bnx2x_prev_path_list *tmp =
11573 list_entry(pos, struct bnx2x_prev_path_list, list);
11574 list_del(pos);
11575 kfree(tmp);
11576 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011577}
11578
Yaniv Rosner3deb8162011-06-14 01:34:33 +000011579void bnx2x_notify_link_changed(struct bnx2x *bp)
11580{
11581 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + BP_FUNC(bp)*sizeof(u32), 1);
11582}
11583
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011584module_init(bnx2x_init);
11585module_exit(bnx2x_cleanup);
11586
Michael Chan993ac7b2009-10-10 13:46:56 +000011587#ifdef BCM_CNIC
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011588/**
11589 * bnx2x_set_iscsi_eth_mac_addr - set iSCSI MAC(s).
11590 *
11591 * @bp: driver handle
11592 * @set: set or clear the CAM entry
11593 *
11594 * This function will wait until the ramdord completion returns.
11595 * Return 0 if success, -ENODEV if ramrod doesn't return.
11596 */
11597static inline int bnx2x_set_iscsi_eth_mac_addr(struct bnx2x *bp)
11598{
11599 unsigned long ramrod_flags = 0;
11600
11601 __set_bit(RAMROD_COMP_WAIT, &ramrod_flags);
11602 return bnx2x_set_mac_one(bp, bp->cnic_eth_dev.iscsi_mac,
11603 &bp->iscsi_l2_mac_obj, true,
11604 BNX2X_ISCSI_ETH_MAC, &ramrod_flags);
11605}
Michael Chan993ac7b2009-10-10 13:46:56 +000011606
11607/* count denotes the number of new completions we have seen */
11608static void bnx2x_cnic_sp_post(struct bnx2x *bp, int count)
11609{
11610 struct eth_spe *spe;
11611
11612#ifdef BNX2X_STOP_ON_ERROR
11613 if (unlikely(bp->panic))
11614 return;
11615#endif
11616
11617 spin_lock_bh(&bp->spq_lock);
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000011618 BUG_ON(bp->cnic_spq_pending < count);
Michael Chan993ac7b2009-10-10 13:46:56 +000011619 bp->cnic_spq_pending -= count;
11620
Michael Chan993ac7b2009-10-10 13:46:56 +000011621
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000011622 for (; bp->cnic_kwq_pending; bp->cnic_kwq_pending--) {
11623 u16 type = (le16_to_cpu(bp->cnic_kwq_cons->hdr.type)
11624 & SPE_HDR_CONN_TYPE) >>
11625 SPE_HDR_CONN_TYPE_SHIFT;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011626 u8 cmd = (le32_to_cpu(bp->cnic_kwq_cons->hdr.conn_and_cmd_data)
11627 >> SPE_HDR_CMD_ID_SHIFT) & 0xff;
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000011628
11629 /* Set validation for iSCSI L2 client before sending SETUP
11630 * ramrod
11631 */
11632 if (type == ETH_CONNECTION_TYPE) {
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000011633 if (cmd == RAMROD_CMD_ID_ETH_CLIENT_SETUP)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011634 bnx2x_set_ctx_validation(bp, &bp->context.
11635 vcxt[BNX2X_ISCSI_ETH_CID].eth,
11636 BNX2X_ISCSI_ETH_CID);
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000011637 }
11638
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011639 /*
11640 * There may be not more than 8 L2, not more than 8 L5 SPEs
11641 * and in the air. We also check that number of outstanding
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011642 * COMMON ramrods is not more than the EQ and SPQ can
11643 * accommodate.
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000011644 */
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011645 if (type == ETH_CONNECTION_TYPE) {
11646 if (!atomic_read(&bp->cq_spq_left))
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000011647 break;
11648 else
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011649 atomic_dec(&bp->cq_spq_left);
11650 } else if (type == NONE_CONNECTION_TYPE) {
11651 if (!atomic_read(&bp->eq_spq_left))
11652 break;
11653 else
11654 atomic_dec(&bp->eq_spq_left);
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000011655 } else if ((type == ISCSI_CONNECTION_TYPE) ||
11656 (type == FCOE_CONNECTION_TYPE)) {
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000011657 if (bp->cnic_spq_pending >=
11658 bp->cnic_eth_dev.max_kwqe_pending)
11659 break;
11660 else
11661 bp->cnic_spq_pending++;
11662 } else {
11663 BNX2X_ERR("Unknown SPE type: %d\n", type);
11664 bnx2x_panic();
Michael Chan993ac7b2009-10-10 13:46:56 +000011665 break;
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000011666 }
Michael Chan993ac7b2009-10-10 13:46:56 +000011667
11668 spe = bnx2x_sp_get_next(bp);
11669 *spe = *bp->cnic_kwq_cons;
11670
Merav Sicron51c1a582012-03-18 10:33:38 +000011671 DP(BNX2X_MSG_SP, "pending on SPQ %d, on KWQ %d count %d\n",
Michael Chan993ac7b2009-10-10 13:46:56 +000011672 bp->cnic_spq_pending, bp->cnic_kwq_pending, count);
11673
11674 if (bp->cnic_kwq_cons == bp->cnic_kwq_last)
11675 bp->cnic_kwq_cons = bp->cnic_kwq;
11676 else
11677 bp->cnic_kwq_cons++;
11678 }
11679 bnx2x_sp_prod_update(bp);
11680 spin_unlock_bh(&bp->spq_lock);
11681}
11682
11683static int bnx2x_cnic_sp_queue(struct net_device *dev,
11684 struct kwqe_16 *kwqes[], u32 count)
11685{
11686 struct bnx2x *bp = netdev_priv(dev);
11687 int i;
11688
11689#ifdef BNX2X_STOP_ON_ERROR
Merav Sicron51c1a582012-03-18 10:33:38 +000011690 if (unlikely(bp->panic)) {
11691 BNX2X_ERR("Can't post to SP queue while panic\n");
Michael Chan993ac7b2009-10-10 13:46:56 +000011692 return -EIO;
Merav Sicron51c1a582012-03-18 10:33:38 +000011693 }
Michael Chan993ac7b2009-10-10 13:46:56 +000011694#endif
11695
Ariel Elior95c6c6162012-01-26 06:01:52 +000011696 if ((bp->recovery_state != BNX2X_RECOVERY_DONE) &&
11697 (bp->recovery_state != BNX2X_RECOVERY_NIC_LOADING)) {
Merav Sicron51c1a582012-03-18 10:33:38 +000011698 BNX2X_ERR("Handling parity error recovery. Try again later\n");
Ariel Elior95c6c6162012-01-26 06:01:52 +000011699 return -EAGAIN;
11700 }
11701
Michael Chan993ac7b2009-10-10 13:46:56 +000011702 spin_lock_bh(&bp->spq_lock);
11703
11704 for (i = 0; i < count; i++) {
11705 struct eth_spe *spe = (struct eth_spe *)kwqes[i];
11706
11707 if (bp->cnic_kwq_pending == MAX_SP_DESC_CNT)
11708 break;
11709
11710 *bp->cnic_kwq_prod = *spe;
11711
11712 bp->cnic_kwq_pending++;
11713
Merav Sicron51c1a582012-03-18 10:33:38 +000011714 DP(BNX2X_MSG_SP, "L5 SPQE %x %x %x:%x pos %d\n",
Michael Chan993ac7b2009-10-10 13:46:56 +000011715 spe->hdr.conn_and_cmd_data, spe->hdr.type,
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011716 spe->data.update_data_addr.hi,
11717 spe->data.update_data_addr.lo,
Michael Chan993ac7b2009-10-10 13:46:56 +000011718 bp->cnic_kwq_pending);
11719
11720 if (bp->cnic_kwq_prod == bp->cnic_kwq_last)
11721 bp->cnic_kwq_prod = bp->cnic_kwq;
11722 else
11723 bp->cnic_kwq_prod++;
11724 }
11725
11726 spin_unlock_bh(&bp->spq_lock);
11727
11728 if (bp->cnic_spq_pending < bp->cnic_eth_dev.max_kwqe_pending)
11729 bnx2x_cnic_sp_post(bp, 0);
11730
11731 return i;
11732}
11733
11734static int bnx2x_cnic_ctl_send(struct bnx2x *bp, struct cnic_ctl_info *ctl)
11735{
11736 struct cnic_ops *c_ops;
11737 int rc = 0;
11738
11739 mutex_lock(&bp->cnic_mutex);
Eric Dumazet13707f92011-01-26 19:28:23 +000011740 c_ops = rcu_dereference_protected(bp->cnic_ops,
11741 lockdep_is_held(&bp->cnic_mutex));
Michael Chan993ac7b2009-10-10 13:46:56 +000011742 if (c_ops)
11743 rc = c_ops->cnic_ctl(bp->cnic_data, ctl);
11744 mutex_unlock(&bp->cnic_mutex);
11745
11746 return rc;
11747}
11748
11749static int bnx2x_cnic_ctl_send_bh(struct bnx2x *bp, struct cnic_ctl_info *ctl)
11750{
11751 struct cnic_ops *c_ops;
11752 int rc = 0;
11753
11754 rcu_read_lock();
11755 c_ops = rcu_dereference(bp->cnic_ops);
11756 if (c_ops)
11757 rc = c_ops->cnic_ctl(bp->cnic_data, ctl);
11758 rcu_read_unlock();
11759
11760 return rc;
11761}
11762
11763/*
11764 * for commands that have no data
11765 */
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +000011766int bnx2x_cnic_notify(struct bnx2x *bp, int cmd)
Michael Chan993ac7b2009-10-10 13:46:56 +000011767{
11768 struct cnic_ctl_info ctl = {0};
11769
11770 ctl.cmd = cmd;
11771
11772 return bnx2x_cnic_ctl_send(bp, &ctl);
11773}
11774
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011775static void bnx2x_cnic_cfc_comp(struct bnx2x *bp, int cid, u8 err)
Michael Chan993ac7b2009-10-10 13:46:56 +000011776{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011777 struct cnic_ctl_info ctl = {0};
Michael Chan993ac7b2009-10-10 13:46:56 +000011778
11779 /* first we tell CNIC and only then we count this as a completion */
11780 ctl.cmd = CNIC_CTL_COMPLETION_CMD;
11781 ctl.data.comp.cid = cid;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011782 ctl.data.comp.error = err;
Michael Chan993ac7b2009-10-10 13:46:56 +000011783
11784 bnx2x_cnic_ctl_send_bh(bp, &ctl);
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000011785 bnx2x_cnic_sp_post(bp, 0);
Michael Chan993ac7b2009-10-10 13:46:56 +000011786}
11787
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011788
11789/* Called with netif_addr_lock_bh() taken.
11790 * Sets an rx_mode config for an iSCSI ETH client.
11791 * Doesn't block.
11792 * Completion should be checked outside.
11793 */
11794static void bnx2x_set_iscsi_eth_rx_mode(struct bnx2x *bp, bool start)
11795{
11796 unsigned long accept_flags = 0, ramrod_flags = 0;
11797 u8 cl_id = bnx2x_cnic_eth_cl_id(bp, BNX2X_ISCSI_ETH_CL_ID_IDX);
11798 int sched_state = BNX2X_FILTER_ISCSI_ETH_STOP_SCHED;
11799
11800 if (start) {
11801 /* Start accepting on iSCSI L2 ring. Accept all multicasts
11802 * because it's the only way for UIO Queue to accept
11803 * multicasts (in non-promiscuous mode only one Queue per
11804 * function will receive multicast packets (leading in our
11805 * case).
11806 */
11807 __set_bit(BNX2X_ACCEPT_UNICAST, &accept_flags);
11808 __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, &accept_flags);
11809 __set_bit(BNX2X_ACCEPT_BROADCAST, &accept_flags);
11810 __set_bit(BNX2X_ACCEPT_ANY_VLAN, &accept_flags);
11811
11812 /* Clear STOP_PENDING bit if START is requested */
11813 clear_bit(BNX2X_FILTER_ISCSI_ETH_STOP_SCHED, &bp->sp_state);
11814
11815 sched_state = BNX2X_FILTER_ISCSI_ETH_START_SCHED;
11816 } else
11817 /* Clear START_PENDING bit if STOP is requested */
11818 clear_bit(BNX2X_FILTER_ISCSI_ETH_START_SCHED, &bp->sp_state);
11819
11820 if (test_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state))
11821 set_bit(sched_state, &bp->sp_state);
11822 else {
11823 __set_bit(RAMROD_RX, &ramrod_flags);
11824 bnx2x_set_q_rx_mode(bp, cl_id, 0, accept_flags, 0,
11825 ramrod_flags);
11826 }
11827}
11828
11829
Michael Chan993ac7b2009-10-10 13:46:56 +000011830static int bnx2x_drv_ctl(struct net_device *dev, struct drv_ctl_info *ctl)
11831{
11832 struct bnx2x *bp = netdev_priv(dev);
11833 int rc = 0;
11834
11835 switch (ctl->cmd) {
11836 case DRV_CTL_CTXTBL_WR_CMD: {
11837 u32 index = ctl->data.io.offset;
11838 dma_addr_t addr = ctl->data.io.dma_addr;
11839
11840 bnx2x_ilt_wr(bp, index, addr);
11841 break;
11842 }
11843
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000011844 case DRV_CTL_RET_L5_SPQ_CREDIT_CMD: {
11845 int count = ctl->data.credit.credit_count;
Michael Chan993ac7b2009-10-10 13:46:56 +000011846
11847 bnx2x_cnic_sp_post(bp, count);
11848 break;
11849 }
11850
11851 /* rtnl_lock is held. */
11852 case DRV_CTL_START_L2_CMD: {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011853 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
11854 unsigned long sp_bits = 0;
Michael Chan993ac7b2009-10-10 13:46:56 +000011855
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011856 /* Configure the iSCSI classification object */
11857 bnx2x_init_mac_obj(bp, &bp->iscsi_l2_mac_obj,
11858 cp->iscsi_l2_client_id,
11859 cp->iscsi_l2_cid, BP_FUNC(bp),
11860 bnx2x_sp(bp, mac_rdata),
11861 bnx2x_sp_mapping(bp, mac_rdata),
11862 BNX2X_FILTER_MAC_PENDING,
11863 &bp->sp_state, BNX2X_OBJ_TYPE_RX,
11864 &bp->macs_pool);
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000011865
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011866 /* Set iSCSI MAC address */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011867 rc = bnx2x_set_iscsi_eth_mac_addr(bp);
11868 if (rc)
11869 break;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011870
11871 mmiowb();
11872 barrier();
11873
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011874 /* Start accepting on iSCSI L2 ring */
11875
11876 netif_addr_lock_bh(dev);
11877 bnx2x_set_iscsi_eth_rx_mode(bp, true);
11878 netif_addr_unlock_bh(dev);
11879
11880 /* bits to wait on */
11881 __set_bit(BNX2X_FILTER_RX_MODE_PENDING, &sp_bits);
11882 __set_bit(BNX2X_FILTER_ISCSI_ETH_START_SCHED, &sp_bits);
11883
11884 if (!bnx2x_wait_sp_comp(bp, sp_bits))
11885 BNX2X_ERR("rx_mode completion timed out!\n");
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011886
Michael Chan993ac7b2009-10-10 13:46:56 +000011887 break;
11888 }
11889
11890 /* rtnl_lock is held. */
11891 case DRV_CTL_STOP_L2_CMD: {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011892 unsigned long sp_bits = 0;
Michael Chan993ac7b2009-10-10 13:46:56 +000011893
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011894 /* Stop accepting on iSCSI L2 ring */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011895 netif_addr_lock_bh(dev);
11896 bnx2x_set_iscsi_eth_rx_mode(bp, false);
11897 netif_addr_unlock_bh(dev);
11898
11899 /* bits to wait on */
11900 __set_bit(BNX2X_FILTER_RX_MODE_PENDING, &sp_bits);
11901 __set_bit(BNX2X_FILTER_ISCSI_ETH_STOP_SCHED, &sp_bits);
11902
11903 if (!bnx2x_wait_sp_comp(bp, sp_bits))
11904 BNX2X_ERR("rx_mode completion timed out!\n");
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011905
11906 mmiowb();
11907 barrier();
11908
11909 /* Unset iSCSI L2 MAC */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011910 rc = bnx2x_del_all_macs(bp, &bp->iscsi_l2_mac_obj,
11911 BNX2X_ISCSI_ETH_MAC, true);
Michael Chan993ac7b2009-10-10 13:46:56 +000011912 break;
11913 }
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000011914 case DRV_CTL_RET_L2_SPQ_CREDIT_CMD: {
11915 int count = ctl->data.credit.credit_count;
11916
11917 smp_mb__before_atomic_inc();
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011918 atomic_add(count, &bp->cq_spq_left);
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000011919 smp_mb__after_atomic_inc();
11920 break;
11921 }
Barak Witkowski1d187b32011-12-05 22:41:50 +000011922 case DRV_CTL_ULP_REGISTER_CMD: {
11923 int ulp_type = ctl->data.ulp_type;
11924
11925 if (CHIP_IS_E3(bp)) {
11926 int idx = BP_FW_MB_IDX(bp);
11927 u32 cap;
11928
11929 cap = SHMEM2_RD(bp, drv_capabilities_flag[idx]);
11930 if (ulp_type == CNIC_ULP_ISCSI)
11931 cap |= DRV_FLAGS_CAPABILITIES_LOADED_ISCSI;
11932 else if (ulp_type == CNIC_ULP_FCOE)
11933 cap |= DRV_FLAGS_CAPABILITIES_LOADED_FCOE;
11934 SHMEM2_WR(bp, drv_capabilities_flag[idx], cap);
11935 }
11936 break;
11937 }
11938 case DRV_CTL_ULP_UNREGISTER_CMD: {
11939 int ulp_type = ctl->data.ulp_type;
11940
11941 if (CHIP_IS_E3(bp)) {
11942 int idx = BP_FW_MB_IDX(bp);
11943 u32 cap;
11944
11945 cap = SHMEM2_RD(bp, drv_capabilities_flag[idx]);
11946 if (ulp_type == CNIC_ULP_ISCSI)
11947 cap &= ~DRV_FLAGS_CAPABILITIES_LOADED_ISCSI;
11948 else if (ulp_type == CNIC_ULP_FCOE)
11949 cap &= ~DRV_FLAGS_CAPABILITIES_LOADED_FCOE;
11950 SHMEM2_WR(bp, drv_capabilities_flag[idx], cap);
11951 }
11952 break;
11953 }
Michael Chan993ac7b2009-10-10 13:46:56 +000011954
11955 default:
11956 BNX2X_ERR("unknown command %x\n", ctl->cmd);
11957 rc = -EINVAL;
11958 }
11959
11960 return rc;
11961}
11962
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +000011963void bnx2x_setup_cnic_irq_info(struct bnx2x *bp)
Michael Chan993ac7b2009-10-10 13:46:56 +000011964{
11965 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
11966
11967 if (bp->flags & USING_MSIX_FLAG) {
11968 cp->drv_state |= CNIC_DRV_STATE_USING_MSIX;
11969 cp->irq_arr[0].irq_flags |= CNIC_IRQ_FL_MSIX;
11970 cp->irq_arr[0].vector = bp->msix_table[1].vector;
11971 } else {
11972 cp->drv_state &= ~CNIC_DRV_STATE_USING_MSIX;
11973 cp->irq_arr[0].irq_flags &= ~CNIC_IRQ_FL_MSIX;
11974 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011975 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011976 cp->irq_arr[0].status_blk = (void *)bp->cnic_sb.e2_sb;
11977 else
11978 cp->irq_arr[0].status_blk = (void *)bp->cnic_sb.e1x_sb;
11979
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011980 cp->irq_arr[0].status_blk_num = bnx2x_cnic_fw_sb_id(bp);
11981 cp->irq_arr[0].status_blk_num2 = bnx2x_cnic_igu_sb_id(bp);
Michael Chan993ac7b2009-10-10 13:46:56 +000011982 cp->irq_arr[1].status_blk = bp->def_status_blk;
11983 cp->irq_arr[1].status_blk_num = DEF_SB_ID;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011984 cp->irq_arr[1].status_blk_num2 = DEF_SB_IGU_ID;
Michael Chan993ac7b2009-10-10 13:46:56 +000011985
11986 cp->num_irq = 2;
11987}
11988
11989static int bnx2x_register_cnic(struct net_device *dev, struct cnic_ops *ops,
11990 void *data)
11991{
11992 struct bnx2x *bp = netdev_priv(dev);
11993 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
11994
Merav Sicron51c1a582012-03-18 10:33:38 +000011995 if (ops == NULL) {
11996 BNX2X_ERR("NULL ops received\n");
Michael Chan993ac7b2009-10-10 13:46:56 +000011997 return -EINVAL;
Merav Sicron51c1a582012-03-18 10:33:38 +000011998 }
Michael Chan993ac7b2009-10-10 13:46:56 +000011999
Michael Chan993ac7b2009-10-10 13:46:56 +000012000 bp->cnic_kwq = kzalloc(PAGE_SIZE, GFP_KERNEL);
12001 if (!bp->cnic_kwq)
12002 return -ENOMEM;
12003
12004 bp->cnic_kwq_cons = bp->cnic_kwq;
12005 bp->cnic_kwq_prod = bp->cnic_kwq;
12006 bp->cnic_kwq_last = bp->cnic_kwq + MAX_SP_DESC_CNT;
12007
12008 bp->cnic_spq_pending = 0;
12009 bp->cnic_kwq_pending = 0;
12010
12011 bp->cnic_data = data;
12012
12013 cp->num_irq = 0;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012014 cp->drv_state |= CNIC_DRV_STATE_REGD;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012015 cp->iro_arr = bp->iro_arr;
Michael Chan993ac7b2009-10-10 13:46:56 +000012016
Michael Chan993ac7b2009-10-10 13:46:56 +000012017 bnx2x_setup_cnic_irq_info(bp);
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000012018
Michael Chan993ac7b2009-10-10 13:46:56 +000012019 rcu_assign_pointer(bp->cnic_ops, ops);
12020
12021 return 0;
12022}
12023
12024static int bnx2x_unregister_cnic(struct net_device *dev)
12025{
12026 struct bnx2x *bp = netdev_priv(dev);
12027 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
12028
12029 mutex_lock(&bp->cnic_mutex);
Michael Chan993ac7b2009-10-10 13:46:56 +000012030 cp->drv_state = 0;
Eric Dumazet2cfa5a02011-11-23 07:09:32 +000012031 RCU_INIT_POINTER(bp->cnic_ops, NULL);
Michael Chan993ac7b2009-10-10 13:46:56 +000012032 mutex_unlock(&bp->cnic_mutex);
12033 synchronize_rcu();
12034 kfree(bp->cnic_kwq);
12035 bp->cnic_kwq = NULL;
12036
12037 return 0;
12038}
12039
12040struct cnic_eth_dev *bnx2x_cnic_probe(struct net_device *dev)
12041{
12042 struct bnx2x *bp = netdev_priv(dev);
12043 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
12044
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000012045 /* If both iSCSI and FCoE are disabled - return NULL in
12046 * order to indicate CNIC that it should not try to work
12047 * with this device.
12048 */
12049 if (NO_ISCSI(bp) && NO_FCOE(bp))
12050 return NULL;
12051
Michael Chan993ac7b2009-10-10 13:46:56 +000012052 cp->drv_owner = THIS_MODULE;
12053 cp->chip_id = CHIP_ID(bp);
12054 cp->pdev = bp->pdev;
12055 cp->io_base = bp->regview;
12056 cp->io_base2 = bp->doorbells;
12057 cp->max_kwqe_pending = 8;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012058 cp->ctx_blk_size = CDU_ILT_PAGE_SZ;
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000012059 cp->ctx_tbl_offset = FUNC_ILT_BASE(BP_FUNC(bp)) +
12060 bnx2x_cid_ilt_lines(bp);
Michael Chan993ac7b2009-10-10 13:46:56 +000012061 cp->ctx_tbl_len = CNIC_ILT_LINES;
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000012062 cp->starting_cid = bnx2x_cid_ilt_lines(bp) * ILT_PAGE_CIDS;
Michael Chan993ac7b2009-10-10 13:46:56 +000012063 cp->drv_submit_kwqes_16 = bnx2x_cnic_sp_queue;
12064 cp->drv_ctl = bnx2x_drv_ctl;
12065 cp->drv_register_cnic = bnx2x_register_cnic;
12066 cp->drv_unregister_cnic = bnx2x_unregister_cnic;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000012067 cp->fcoe_init_cid = BNX2X_FCOE_ETH_CID;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012068 cp->iscsi_l2_client_id =
12069 bnx2x_cnic_eth_cl_id(bp, BNX2X_ISCSI_ETH_CL_ID_IDX);
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000012070 cp->iscsi_l2_cid = BNX2X_ISCSI_ETH_CID;
Michael Chan993ac7b2009-10-10 13:46:56 +000012071
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000012072 if (NO_ISCSI_OOO(bp))
12073 cp->drv_state |= CNIC_DRV_STATE_NO_ISCSI_OOO;
12074
12075 if (NO_ISCSI(bp))
12076 cp->drv_state |= CNIC_DRV_STATE_NO_ISCSI;
12077
12078 if (NO_FCOE(bp))
12079 cp->drv_state |= CNIC_DRV_STATE_NO_FCOE;
12080
Merav Sicron51c1a582012-03-18 10:33:38 +000012081 BNX2X_DEV_INFO(
12082 "page_size %d, tbl_offset %d, tbl_lines %d, starting cid %d\n",
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000012083 cp->ctx_blk_size,
12084 cp->ctx_tbl_offset,
12085 cp->ctx_tbl_len,
12086 cp->starting_cid);
Michael Chan993ac7b2009-10-10 13:46:56 +000012087 return cp;
12088}
12089EXPORT_SYMBOL(bnx2x_cnic_probe);
12090
12091#endif /* BCM_CNIC */
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012092