blob: 84cc6ac801fedd529df90b0f67bf7d1b15280e66 [file] [log] [blame]
Grant Likelyca632f52011-06-06 01:16:30 -06001/*
Jassi Brar230d42d2009-11-30 07:39:42 +00002 * Copyright (C) 2009 Samsung Electronics Ltd.
3 * Jaswinder Singh <jassi.brar@samsung.com>
4 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation; either version 2 of the License, or
8 * (at your option) any later version.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
18 */
19
20#include <linux/init.h>
21#include <linux/module.h>
22#include <linux/workqueue.h>
Mark Brownc2573122011-11-10 10:57:32 +000023#include <linux/interrupt.h>
Jassi Brar230d42d2009-11-30 07:39:42 +000024#include <linux/delay.h>
25#include <linux/clk.h>
26#include <linux/dma-mapping.h>
Arnd Bergmann78843722013-04-11 22:42:03 +020027#include <linux/dmaengine.h>
Jassi Brar230d42d2009-11-30 07:39:42 +000028#include <linux/platform_device.h>
Mark Brownb97b6622011-12-04 00:58:06 +000029#include <linux/pm_runtime.h>
Jassi Brar230d42d2009-11-30 07:39:42 +000030#include <linux/spi/spi.h>
Thomas Abraham1c20c202012-07-13 07:15:14 +090031#include <linux/gpio.h>
Thomas Abraham2b908072012-07-13 07:15:15 +090032#include <linux/of.h>
33#include <linux/of_gpio.h>
Jassi Brar230d42d2009-11-30 07:39:42 +000034
Arnd Bergmann436d42c2012-08-24 15:22:12 +020035#include <linux/platform_data/spi-s3c64xx.h>
Jassi Brar230d42d2009-11-30 07:39:42 +000036
Mark Brown563b4442013-04-18 18:06:05 +010037#ifdef CONFIG_S3C_DMA
Arnd Bergmann78843722013-04-11 22:42:03 +020038#include <mach/dma.h>
39#endif
40
Thomas Abrahama5238e32012-07-13 07:15:14 +090041#define MAX_SPI_PORTS 3
Girish K S7e995552013-05-20 12:21:32 +053042#define S3C64XX_SPI_QUIRK_POLL (1 << 0)
Thomas Abrahama5238e32012-07-13 07:15:14 +090043
Jassi Brar230d42d2009-11-30 07:39:42 +000044/* Registers and bit-fields */
45
46#define S3C64XX_SPI_CH_CFG 0x00
47#define S3C64XX_SPI_CLK_CFG 0x04
48#define S3C64XX_SPI_MODE_CFG 0x08
49#define S3C64XX_SPI_SLAVE_SEL 0x0C
50#define S3C64XX_SPI_INT_EN 0x10
51#define S3C64XX_SPI_STATUS 0x14
52#define S3C64XX_SPI_TX_DATA 0x18
53#define S3C64XX_SPI_RX_DATA 0x1C
54#define S3C64XX_SPI_PACKET_CNT 0x20
55#define S3C64XX_SPI_PENDING_CLR 0x24
56#define S3C64XX_SPI_SWAP_CFG 0x28
57#define S3C64XX_SPI_FB_CLK 0x2C
58
59#define S3C64XX_SPI_CH_HS_EN (1<<6) /* High Speed Enable */
60#define S3C64XX_SPI_CH_SW_RST (1<<5)
61#define S3C64XX_SPI_CH_SLAVE (1<<4)
62#define S3C64XX_SPI_CPOL_L (1<<3)
63#define S3C64XX_SPI_CPHA_B (1<<2)
64#define S3C64XX_SPI_CH_RXCH_ON (1<<1)
65#define S3C64XX_SPI_CH_TXCH_ON (1<<0)
66
67#define S3C64XX_SPI_CLKSEL_SRCMSK (3<<9)
68#define S3C64XX_SPI_CLKSEL_SRCSHFT 9
69#define S3C64XX_SPI_ENCLK_ENABLE (1<<8)
Jingoo Han75bf3362013-01-31 15:25:01 +090070#define S3C64XX_SPI_PSR_MASK 0xff
Jassi Brar230d42d2009-11-30 07:39:42 +000071
72#define S3C64XX_SPI_MODE_CH_TSZ_BYTE (0<<29)
73#define S3C64XX_SPI_MODE_CH_TSZ_HALFWORD (1<<29)
74#define S3C64XX_SPI_MODE_CH_TSZ_WORD (2<<29)
75#define S3C64XX_SPI_MODE_CH_TSZ_MASK (3<<29)
76#define S3C64XX_SPI_MODE_BUS_TSZ_BYTE (0<<17)
77#define S3C64XX_SPI_MODE_BUS_TSZ_HALFWORD (1<<17)
78#define S3C64XX_SPI_MODE_BUS_TSZ_WORD (2<<17)
79#define S3C64XX_SPI_MODE_BUS_TSZ_MASK (3<<17)
80#define S3C64XX_SPI_MODE_RXDMA_ON (1<<2)
81#define S3C64XX_SPI_MODE_TXDMA_ON (1<<1)
82#define S3C64XX_SPI_MODE_4BURST (1<<0)
83
84#define S3C64XX_SPI_SLAVE_AUTO (1<<1)
85#define S3C64XX_SPI_SLAVE_SIG_INACT (1<<0)
86
Jassi Brar230d42d2009-11-30 07:39:42 +000087#define S3C64XX_SPI_INT_TRAILING_EN (1<<6)
88#define S3C64XX_SPI_INT_RX_OVERRUN_EN (1<<5)
89#define S3C64XX_SPI_INT_RX_UNDERRUN_EN (1<<4)
90#define S3C64XX_SPI_INT_TX_OVERRUN_EN (1<<3)
91#define S3C64XX_SPI_INT_TX_UNDERRUN_EN (1<<2)
92#define S3C64XX_SPI_INT_RX_FIFORDY_EN (1<<1)
93#define S3C64XX_SPI_INT_TX_FIFORDY_EN (1<<0)
94
95#define S3C64XX_SPI_ST_RX_OVERRUN_ERR (1<<5)
96#define S3C64XX_SPI_ST_RX_UNDERRUN_ERR (1<<4)
97#define S3C64XX_SPI_ST_TX_OVERRUN_ERR (1<<3)
98#define S3C64XX_SPI_ST_TX_UNDERRUN_ERR (1<<2)
99#define S3C64XX_SPI_ST_RX_FIFORDY (1<<1)
100#define S3C64XX_SPI_ST_TX_FIFORDY (1<<0)
101
102#define S3C64XX_SPI_PACKET_CNT_EN (1<<16)
103
104#define S3C64XX_SPI_PND_TX_UNDERRUN_CLR (1<<4)
105#define S3C64XX_SPI_PND_TX_OVERRUN_CLR (1<<3)
106#define S3C64XX_SPI_PND_RX_UNDERRUN_CLR (1<<2)
107#define S3C64XX_SPI_PND_RX_OVERRUN_CLR (1<<1)
108#define S3C64XX_SPI_PND_TRAILING_CLR (1<<0)
109
110#define S3C64XX_SPI_SWAP_RX_HALF_WORD (1<<7)
111#define S3C64XX_SPI_SWAP_RX_BYTE (1<<6)
112#define S3C64XX_SPI_SWAP_RX_BIT (1<<5)
113#define S3C64XX_SPI_SWAP_RX_EN (1<<4)
114#define S3C64XX_SPI_SWAP_TX_HALF_WORD (1<<3)
115#define S3C64XX_SPI_SWAP_TX_BYTE (1<<2)
116#define S3C64XX_SPI_SWAP_TX_BIT (1<<1)
117#define S3C64XX_SPI_SWAP_TX_EN (1<<0)
118
119#define S3C64XX_SPI_FBCLK_MSK (3<<0)
120
Thomas Abrahama5238e32012-07-13 07:15:14 +0900121#define FIFO_LVL_MASK(i) ((i)->port_conf->fifo_lvl_mask[i->port_id])
122#define S3C64XX_SPI_ST_TX_DONE(v, i) (((v) & \
123 (1 << (i)->port_conf->tx_st_done)) ? 1 : 0)
124#define TX_FIFO_LVL(v, i) (((v) >> 6) & FIFO_LVL_MASK(i))
125#define RX_FIFO_LVL(v, i) (((v) >> (i)->port_conf->rx_lvl_offset) & \
126 FIFO_LVL_MASK(i))
Jassi Brar230d42d2009-11-30 07:39:42 +0000127
128#define S3C64XX_SPI_MAX_TRAILCNT 0x3ff
129#define S3C64XX_SPI_TRAILCNT_OFF 19
130
131#define S3C64XX_SPI_TRAILCNT S3C64XX_SPI_MAX_TRAILCNT
132
133#define msecs_to_loops(t) (loops_per_jiffy / 1000 * HZ * t)
Girish K S7e995552013-05-20 12:21:32 +0530134#define is_polling(x) (x->port_conf->quirks & S3C64XX_SPI_QUIRK_POLL)
Jassi Brar230d42d2009-11-30 07:39:42 +0000135
Jassi Brar230d42d2009-11-30 07:39:42 +0000136#define RXBUSY (1<<2)
137#define TXBUSY (1<<3)
138
Boojin Kim82ab8cd2011-09-02 09:44:42 +0900139struct s3c64xx_spi_dma_data {
Arnd Bergmann78843722013-04-11 22:42:03 +0200140 struct dma_chan *ch;
Arnd Bergmannc10356b2012-04-30 16:31:27 +0000141 enum dma_transfer_direction direction;
Arnd Bergmann78843722013-04-11 22:42:03 +0200142 unsigned int dmach;
Boojin Kim82ab8cd2011-09-02 09:44:42 +0900143};
144
Jassi Brar230d42d2009-11-30 07:39:42 +0000145/**
Thomas Abrahama5238e32012-07-13 07:15:14 +0900146 * struct s3c64xx_spi_info - SPI Controller hardware info
147 * @fifo_lvl_mask: Bit-mask for {TX|RX}_FIFO_LVL bits in SPI_STATUS register.
148 * @rx_lvl_offset: Bit offset of RX_FIFO_LVL bits in SPI_STATUS regiter.
149 * @tx_st_done: Bit offset of TX_DONE bit in SPI_STATUS regiter.
150 * @high_speed: True, if the controller supports HIGH_SPEED_EN bit.
151 * @clk_from_cmu: True, if the controller does not include a clock mux and
152 * prescaler unit.
153 *
154 * The Samsung s3c64xx SPI controller are used on various Samsung SoC's but
155 * differ in some aspects such as the size of the fifo and spi bus clock
156 * setup. Such differences are specified to the driver using this structure
157 * which is provided as driver data to the driver.
158 */
159struct s3c64xx_spi_port_config {
160 int fifo_lvl_mask[MAX_SPI_PORTS];
161 int rx_lvl_offset;
162 int tx_st_done;
Girish K S7e995552013-05-20 12:21:32 +0530163 int quirks;
Thomas Abrahama5238e32012-07-13 07:15:14 +0900164 bool high_speed;
165 bool clk_from_cmu;
166};
167
168/**
Jassi Brar230d42d2009-11-30 07:39:42 +0000169 * struct s3c64xx_spi_driver_data - Runtime info holder for SPI driver.
170 * @clk: Pointer to the spi clock.
Jassi Brarb0d5d6e2010-01-20 13:49:44 -0700171 * @src_clk: Pointer to the clock used to generate SPI signals.
Jassi Brar230d42d2009-11-30 07:39:42 +0000172 * @master: Pointer to the SPI Protocol master.
Jassi Brar230d42d2009-11-30 07:39:42 +0000173 * @cntrlr_info: Platform specific data for the controller this driver manages.
174 * @tgl_spi: Pointer to the last CS left untoggled by the cs_change hint.
Jassi Brar230d42d2009-11-30 07:39:42 +0000175 * @lock: Controller specific lock.
176 * @state: Set of FLAGS to indicate status.
177 * @rx_dmach: Controller's DMA channel for Rx.
178 * @tx_dmach: Controller's DMA channel for Tx.
179 * @sfr_start: BUS address of SPI controller regs.
180 * @regs: Pointer to ioremap'ed controller registers.
Mark Brownc2573122011-11-10 10:57:32 +0000181 * @irq: interrupt
Jassi Brar230d42d2009-11-30 07:39:42 +0000182 * @xfer_completion: To indicate completion of xfer task.
183 * @cur_mode: Stores the active configuration of the controller.
184 * @cur_bpw: Stores the active bits per word settings.
185 * @cur_speed: Stores the active xfer clock speed.
186 */
187struct s3c64xx_spi_driver_data {
188 void __iomem *regs;
189 struct clk *clk;
Jassi Brarb0d5d6e2010-01-20 13:49:44 -0700190 struct clk *src_clk;
Jassi Brar230d42d2009-11-30 07:39:42 +0000191 struct platform_device *pdev;
192 struct spi_master *master;
Jassi Brarad7de722010-01-20 13:49:44 -0700193 struct s3c64xx_spi_info *cntrlr_info;
Jassi Brar230d42d2009-11-30 07:39:42 +0000194 struct spi_device *tgl_spi;
Jassi Brar230d42d2009-11-30 07:39:42 +0000195 spinlock_t lock;
Jassi Brar230d42d2009-11-30 07:39:42 +0000196 unsigned long sfr_start;
197 struct completion xfer_completion;
198 unsigned state;
199 unsigned cur_mode, cur_bpw;
200 unsigned cur_speed;
Boojin Kim82ab8cd2011-09-02 09:44:42 +0900201 struct s3c64xx_spi_dma_data rx_dma;
202 struct s3c64xx_spi_dma_data tx_dma;
Mark Brown563b4442013-04-18 18:06:05 +0100203#ifdef CONFIG_S3C_DMA
Boojin Kim39d3e802011-09-02 09:44:41 +0900204 struct samsung_dma_ops *ops;
Arnd Bergmann78843722013-04-11 22:42:03 +0200205#endif
Thomas Abrahama5238e32012-07-13 07:15:14 +0900206 struct s3c64xx_spi_port_config *port_conf;
207 unsigned int port_id;
Thomas Abraham2b908072012-07-13 07:15:15 +0900208 unsigned long gpios[4];
Girish K S3146bee2013-06-21 11:26:12 +0530209 bool cs_gpio;
Jassi Brar230d42d2009-11-30 07:39:42 +0000210};
211
Jassi Brar230d42d2009-11-30 07:39:42 +0000212static void flush_fifo(struct s3c64xx_spi_driver_data *sdd)
213{
Jassi Brar230d42d2009-11-30 07:39:42 +0000214 void __iomem *regs = sdd->regs;
215 unsigned long loops;
216 u32 val;
217
218 writel(0, regs + S3C64XX_SPI_PACKET_CNT);
219
220 val = readl(regs + S3C64XX_SPI_CH_CFG);
Kyoungil Kim7d859ff2012-05-23 21:29:51 +0900221 val &= ~(S3C64XX_SPI_CH_RXCH_ON | S3C64XX_SPI_CH_TXCH_ON);
222 writel(val, regs + S3C64XX_SPI_CH_CFG);
223
224 val = readl(regs + S3C64XX_SPI_CH_CFG);
Jassi Brar230d42d2009-11-30 07:39:42 +0000225 val |= S3C64XX_SPI_CH_SW_RST;
226 val &= ~S3C64XX_SPI_CH_HS_EN;
227 writel(val, regs + S3C64XX_SPI_CH_CFG);
228
229 /* Flush TxFIFO*/
230 loops = msecs_to_loops(1);
231 do {
232 val = readl(regs + S3C64XX_SPI_STATUS);
Thomas Abrahama5238e32012-07-13 07:15:14 +0900233 } while (TX_FIFO_LVL(val, sdd) && loops--);
Jassi Brar230d42d2009-11-30 07:39:42 +0000234
Mark Brownbe7852a2010-08-23 17:40:56 +0100235 if (loops == 0)
236 dev_warn(&sdd->pdev->dev, "Timed out flushing TX FIFO\n");
237
Jassi Brar230d42d2009-11-30 07:39:42 +0000238 /* Flush RxFIFO*/
239 loops = msecs_to_loops(1);
240 do {
241 val = readl(regs + S3C64XX_SPI_STATUS);
Thomas Abrahama5238e32012-07-13 07:15:14 +0900242 if (RX_FIFO_LVL(val, sdd))
Jassi Brar230d42d2009-11-30 07:39:42 +0000243 readl(regs + S3C64XX_SPI_RX_DATA);
244 else
245 break;
246 } while (loops--);
247
Mark Brownbe7852a2010-08-23 17:40:56 +0100248 if (loops == 0)
249 dev_warn(&sdd->pdev->dev, "Timed out flushing RX FIFO\n");
250
Jassi Brar230d42d2009-11-30 07:39:42 +0000251 val = readl(regs + S3C64XX_SPI_CH_CFG);
252 val &= ~S3C64XX_SPI_CH_SW_RST;
253 writel(val, regs + S3C64XX_SPI_CH_CFG);
254
255 val = readl(regs + S3C64XX_SPI_MODE_CFG);
256 val &= ~(S3C64XX_SPI_MODE_TXDMA_ON | S3C64XX_SPI_MODE_RXDMA_ON);
257 writel(val, regs + S3C64XX_SPI_MODE_CFG);
Jassi Brar230d42d2009-11-30 07:39:42 +0000258}
259
Boojin Kim82ab8cd2011-09-02 09:44:42 +0900260static void s3c64xx_spi_dmacb(void *data)
Boojin Kim39d3e802011-09-02 09:44:41 +0900261{
Boojin Kim82ab8cd2011-09-02 09:44:42 +0900262 struct s3c64xx_spi_driver_data *sdd;
263 struct s3c64xx_spi_dma_data *dma = data;
Boojin Kim39d3e802011-09-02 09:44:41 +0900264 unsigned long flags;
265
Kyoungil Kim054ebcc2012-03-10 09:48:46 +0900266 if (dma->direction == DMA_DEV_TO_MEM)
Boojin Kim82ab8cd2011-09-02 09:44:42 +0900267 sdd = container_of(data,
268 struct s3c64xx_spi_driver_data, rx_dma);
269 else
270 sdd = container_of(data,
271 struct s3c64xx_spi_driver_data, tx_dma);
272
Boojin Kim39d3e802011-09-02 09:44:41 +0900273 spin_lock_irqsave(&sdd->lock, flags);
274
Kyoungil Kim054ebcc2012-03-10 09:48:46 +0900275 if (dma->direction == DMA_DEV_TO_MEM) {
Boojin Kim82ab8cd2011-09-02 09:44:42 +0900276 sdd->state &= ~RXBUSY;
277 if (!(sdd->state & TXBUSY))
278 complete(&sdd->xfer_completion);
279 } else {
280 sdd->state &= ~TXBUSY;
281 if (!(sdd->state & RXBUSY))
282 complete(&sdd->xfer_completion);
283 }
Boojin Kim39d3e802011-09-02 09:44:41 +0900284
285 spin_unlock_irqrestore(&sdd->lock, flags);
286}
287
Mark Brown563b4442013-04-18 18:06:05 +0100288#ifdef CONFIG_S3C_DMA
Arnd Bergmann78843722013-04-11 22:42:03 +0200289/* FIXME: remove this section once arch/arm/mach-s3c64xx uses dmaengine */
290
291static struct s3c2410_dma_client s3c64xx_spi_dma_client = {
292 .name = "samsung-spi-dma",
293};
294
Boojin Kim82ab8cd2011-09-02 09:44:42 +0900295static void prepare_dma(struct s3c64xx_spi_dma_data *dma,
296 unsigned len, dma_addr_t buf)
Boojin Kim39d3e802011-09-02 09:44:41 +0900297{
Boojin Kim82ab8cd2011-09-02 09:44:42 +0900298 struct s3c64xx_spi_driver_data *sdd;
Boojin Kim4969c322012-06-19 13:27:03 +0900299 struct samsung_dma_prep info;
300 struct samsung_dma_config config;
Boojin Kim39d3e802011-09-02 09:44:41 +0900301
Boojin Kim4969c322012-06-19 13:27:03 +0900302 if (dma->direction == DMA_DEV_TO_MEM) {
Boojin Kim82ab8cd2011-09-02 09:44:42 +0900303 sdd = container_of((void *)dma,
304 struct s3c64xx_spi_driver_data, rx_dma);
Boojin Kim4969c322012-06-19 13:27:03 +0900305 config.direction = sdd->rx_dma.direction;
306 config.fifo = sdd->sfr_start + S3C64XX_SPI_RX_DATA;
307 config.width = sdd->cur_bpw / 8;
Arnd Bergmann78843722013-04-11 22:42:03 +0200308 sdd->ops->config((enum dma_ch)sdd->rx_dma.ch, &config);
Boojin Kim4969c322012-06-19 13:27:03 +0900309 } else {
Boojin Kim82ab8cd2011-09-02 09:44:42 +0900310 sdd = container_of((void *)dma,
311 struct s3c64xx_spi_driver_data, tx_dma);
Boojin Kim4969c322012-06-19 13:27:03 +0900312 config.direction = sdd->tx_dma.direction;
313 config.fifo = sdd->sfr_start + S3C64XX_SPI_TX_DATA;
314 config.width = sdd->cur_bpw / 8;
Arnd Bergmann78843722013-04-11 22:42:03 +0200315 sdd->ops->config((enum dma_ch)sdd->tx_dma.ch, &config);
Boojin Kim4969c322012-06-19 13:27:03 +0900316 }
Boojin Kim39d3e802011-09-02 09:44:41 +0900317
Boojin Kim82ab8cd2011-09-02 09:44:42 +0900318 info.cap = DMA_SLAVE;
319 info.len = len;
320 info.fp = s3c64xx_spi_dmacb;
321 info.fp_param = dma;
322 info.direction = dma->direction;
323 info.buf = buf;
Boojin Kim39d3e802011-09-02 09:44:41 +0900324
Arnd Bergmann78843722013-04-11 22:42:03 +0200325 sdd->ops->prepare((enum dma_ch)dma->ch, &info);
326 sdd->ops->trigger((enum dma_ch)dma->ch);
Boojin Kim82ab8cd2011-09-02 09:44:42 +0900327}
328
329static int acquire_dma(struct s3c64xx_spi_driver_data *sdd)
330{
Boojin Kim4969c322012-06-19 13:27:03 +0900331 struct samsung_dma_req req;
Padmavathi Vennab5be04d2013-01-18 17:17:03 +0530332 struct device *dev = &sdd->pdev->dev;
Boojin Kim82ab8cd2011-09-02 09:44:42 +0900333
334 sdd->ops = samsung_dma_get_ops();
335
Boojin Kim4969c322012-06-19 13:27:03 +0900336 req.cap = DMA_SLAVE;
337 req.client = &s3c64xx_spi_dma_client;
Boojin Kim82ab8cd2011-09-02 09:44:42 +0900338
Jingoo Hanb998aca82013-07-17 17:54:11 +0900339 sdd->rx_dma.ch = (struct dma_chan *)(unsigned long)sdd->ops->request(
340 sdd->rx_dma.dmach, &req, dev, "rx");
341 sdd->tx_dma.ch = (struct dma_chan *)(unsigned long)sdd->ops->request(
342 sdd->tx_dma.dmach, &req, dev, "tx");
Boojin Kim82ab8cd2011-09-02 09:44:42 +0900343
344 return 1;
Boojin Kim39d3e802011-09-02 09:44:41 +0900345}
346
Arnd Bergmann78843722013-04-11 22:42:03 +0200347static int s3c64xx_spi_prepare_transfer(struct spi_master *spi)
348{
349 struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(spi);
350
Girish K S7e995552013-05-20 12:21:32 +0530351 /*
352 * If DMA resource was not available during
353 * probe, no need to continue with dma requests
354 * else Acquire DMA channels
355 */
356 while (!is_polling(sdd) && !acquire_dma(sdd))
Arnd Bergmann78843722013-04-11 22:42:03 +0200357 usleep_range(10000, 11000);
358
Arnd Bergmann78843722013-04-11 22:42:03 +0200359 return 0;
360}
361
362static int s3c64xx_spi_unprepare_transfer(struct spi_master *spi)
363{
364 struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(spi);
365
366 /* Free DMA channels */
Girish K S7e995552013-05-20 12:21:32 +0530367 if (!is_polling(sdd)) {
368 sdd->ops->release((enum dma_ch)sdd->rx_dma.ch,
369 &s3c64xx_spi_dma_client);
370 sdd->ops->release((enum dma_ch)sdd->tx_dma.ch,
371 &s3c64xx_spi_dma_client);
372 }
Arnd Bergmann78843722013-04-11 22:42:03 +0200373
374 return 0;
375}
376
377static void s3c64xx_spi_dma_stop(struct s3c64xx_spi_driver_data *sdd,
378 struct s3c64xx_spi_dma_data *dma)
379{
380 sdd->ops->stop((enum dma_ch)dma->ch);
381}
382#else
383
384static void prepare_dma(struct s3c64xx_spi_dma_data *dma,
385 unsigned len, dma_addr_t buf)
386{
387 struct s3c64xx_spi_driver_data *sdd;
388 struct dma_slave_config config;
Arnd Bergmann78843722013-04-11 22:42:03 +0200389 struct dma_async_tx_descriptor *desc;
390
Tomasz Figab1a8e782013-08-11 02:33:28 +0200391 memset(&config, 0, sizeof(config));
392
Arnd Bergmann78843722013-04-11 22:42:03 +0200393 if (dma->direction == DMA_DEV_TO_MEM) {
394 sdd = container_of((void *)dma,
395 struct s3c64xx_spi_driver_data, rx_dma);
396 config.direction = dma->direction;
397 config.src_addr = sdd->sfr_start + S3C64XX_SPI_RX_DATA;
398 config.src_addr_width = sdd->cur_bpw / 8;
399 config.src_maxburst = 1;
400 dmaengine_slave_config(dma->ch, &config);
401 } else {
402 sdd = container_of((void *)dma,
403 struct s3c64xx_spi_driver_data, tx_dma);
404 config.direction = dma->direction;
405 config.dst_addr = sdd->sfr_start + S3C64XX_SPI_TX_DATA;
406 config.dst_addr_width = sdd->cur_bpw / 8;
407 config.dst_maxburst = 1;
408 dmaengine_slave_config(dma->ch, &config);
409 }
410
Tomasz Figa90438c42013-08-11 02:33:30 +0200411 desc = dmaengine_prep_slave_single(dma->ch, buf, len,
412 dma->direction, DMA_PREP_INTERRUPT);
Arnd Bergmann78843722013-04-11 22:42:03 +0200413
414 desc->callback = s3c64xx_spi_dmacb;
415 desc->callback_param = dma;
416
417 dmaengine_submit(desc);
418 dma_async_issue_pending(dma->ch);
419}
420
421static int s3c64xx_spi_prepare_transfer(struct spi_master *spi)
422{
423 struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(spi);
424 dma_filter_fn filter = sdd->cntrlr_info->filter;
425 struct device *dev = &sdd->pdev->dev;
426 dma_cap_mask_t mask;
Mark Brownfb9d0442013-04-18 18:12:00 +0100427 int ret;
Arnd Bergmann78843722013-04-11 22:42:03 +0200428
Mark Brownc12f9642013-08-13 19:03:01 +0100429 if (!is_polling(sdd)) {
430 dma_cap_zero(mask);
431 dma_cap_set(DMA_SLAVE, mask);
Girish K Sd96760f2013-06-27 12:26:53 +0530432
Mark Brownc12f9642013-08-13 19:03:01 +0100433 /* Acquire DMA channels */
434 sdd->rx_dma.ch = dma_request_slave_channel_compat(mask, filter,
435 (void *)sdd->rx_dma.dmach, dev, "rx");
436 if (!sdd->rx_dma.ch) {
437 dev_err(dev, "Failed to get RX DMA channel\n");
438 ret = -EBUSY;
439 goto out;
440 }
Arnd Bergmann78843722013-04-11 22:42:03 +0200441
Mark Brownc12f9642013-08-13 19:03:01 +0100442 sdd->tx_dma.ch = dma_request_slave_channel_compat(mask, filter,
443 (void *)sdd->tx_dma.dmach, dev, "tx");
444 if (!sdd->tx_dma.ch) {
445 dev_err(dev, "Failed to get TX DMA channel\n");
446 ret = -EBUSY;
447 goto out_rx;
448 }
Mark Brownfb9d0442013-04-18 18:12:00 +0100449 }
450
451 ret = pm_runtime_get_sync(&sdd->pdev->dev);
Sylwester Nawrocki6c6cf642013-06-10 18:22:26 +0200452 if (ret < 0) {
Mark Brownfb9d0442013-04-18 18:12:00 +0100453 dev_err(dev, "Failed to enable device: %d\n", ret);
454 goto out_tx;
455 }
Arnd Bergmann78843722013-04-11 22:42:03 +0200456
457 return 0;
Mark Brownfb9d0442013-04-18 18:12:00 +0100458
459out_tx:
460 dma_release_channel(sdd->tx_dma.ch);
461out_rx:
462 dma_release_channel(sdd->rx_dma.ch);
463out:
464 return ret;
Arnd Bergmann78843722013-04-11 22:42:03 +0200465}
466
467static int s3c64xx_spi_unprepare_transfer(struct spi_master *spi)
468{
469 struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(spi);
470
471 /* Free DMA channels */
Girish K S7e995552013-05-20 12:21:32 +0530472 if (!is_polling(sdd)) {
473 dma_release_channel(sdd->rx_dma.ch);
474 dma_release_channel(sdd->tx_dma.ch);
475 }
Arnd Bergmann78843722013-04-11 22:42:03 +0200476
477 pm_runtime_put(&sdd->pdev->dev);
478 return 0;
479}
480
481static void s3c64xx_spi_dma_stop(struct s3c64xx_spi_driver_data *sdd,
482 struct s3c64xx_spi_dma_data *dma)
483{
484 dmaengine_terminate_all(dma->ch);
485}
486#endif
487
Jassi Brar230d42d2009-11-30 07:39:42 +0000488static void enable_datapath(struct s3c64xx_spi_driver_data *sdd,
489 struct spi_device *spi,
490 struct spi_transfer *xfer, int dma_mode)
491{
Jassi Brar230d42d2009-11-30 07:39:42 +0000492 void __iomem *regs = sdd->regs;
493 u32 modecfg, chcfg;
494
495 modecfg = readl(regs + S3C64XX_SPI_MODE_CFG);
496 modecfg &= ~(S3C64XX_SPI_MODE_TXDMA_ON | S3C64XX_SPI_MODE_RXDMA_ON);
497
498 chcfg = readl(regs + S3C64XX_SPI_CH_CFG);
499 chcfg &= ~S3C64XX_SPI_CH_TXCH_ON;
500
501 if (dma_mode) {
502 chcfg &= ~S3C64XX_SPI_CH_RXCH_ON;
503 } else {
504 /* Always shift in data in FIFO, even if xfer is Tx only,
505 * this helps setting PCKT_CNT value for generating clocks
506 * as exactly needed.
507 */
508 chcfg |= S3C64XX_SPI_CH_RXCH_ON;
509 writel(((xfer->len * 8 / sdd->cur_bpw) & 0xffff)
510 | S3C64XX_SPI_PACKET_CNT_EN,
511 regs + S3C64XX_SPI_PACKET_CNT);
512 }
513
514 if (xfer->tx_buf != NULL) {
515 sdd->state |= TXBUSY;
516 chcfg |= S3C64XX_SPI_CH_TXCH_ON;
517 if (dma_mode) {
518 modecfg |= S3C64XX_SPI_MODE_TXDMA_ON;
Boojin Kim82ab8cd2011-09-02 09:44:42 +0900519 prepare_dma(&sdd->tx_dma, xfer->len, xfer->tx_dma);
Jassi Brar230d42d2009-11-30 07:39:42 +0000520 } else {
Jassi Brar0c92ecf2010-09-29 17:31:33 +0900521 switch (sdd->cur_bpw) {
522 case 32:
523 iowrite32_rep(regs + S3C64XX_SPI_TX_DATA,
524 xfer->tx_buf, xfer->len / 4);
525 break;
526 case 16:
527 iowrite16_rep(regs + S3C64XX_SPI_TX_DATA,
528 xfer->tx_buf, xfer->len / 2);
529 break;
530 default:
531 iowrite8_rep(regs + S3C64XX_SPI_TX_DATA,
532 xfer->tx_buf, xfer->len);
533 break;
534 }
Jassi Brar230d42d2009-11-30 07:39:42 +0000535 }
536 }
537
538 if (xfer->rx_buf != NULL) {
539 sdd->state |= RXBUSY;
540
Thomas Abrahama5238e32012-07-13 07:15:14 +0900541 if (sdd->port_conf->high_speed && sdd->cur_speed >= 30000000UL
Jassi Brar230d42d2009-11-30 07:39:42 +0000542 && !(sdd->cur_mode & SPI_CPHA))
543 chcfg |= S3C64XX_SPI_CH_HS_EN;
544
545 if (dma_mode) {
546 modecfg |= S3C64XX_SPI_MODE_RXDMA_ON;
547 chcfg |= S3C64XX_SPI_CH_RXCH_ON;
548 writel(((xfer->len * 8 / sdd->cur_bpw) & 0xffff)
549 | S3C64XX_SPI_PACKET_CNT_EN,
550 regs + S3C64XX_SPI_PACKET_CNT);
Boojin Kim82ab8cd2011-09-02 09:44:42 +0900551 prepare_dma(&sdd->rx_dma, xfer->len, xfer->rx_dma);
Jassi Brar230d42d2009-11-30 07:39:42 +0000552 }
553 }
554
555 writel(modecfg, regs + S3C64XX_SPI_MODE_CFG);
556 writel(chcfg, regs + S3C64XX_SPI_CH_CFG);
557}
558
559static inline void enable_cs(struct s3c64xx_spi_driver_data *sdd,
560 struct spi_device *spi)
561{
562 struct s3c64xx_spi_csinfo *cs;
563
564 if (sdd->tgl_spi != NULL) { /* If last device toggled after mssg */
565 if (sdd->tgl_spi != spi) { /* if last mssg on diff device */
566 /* Deselect the last toggled device */
567 cs = sdd->tgl_spi->controller_data;
Girish K S3146bee2013-06-21 11:26:12 +0530568 if (sdd->cs_gpio)
569 gpio_set_value(cs->line,
570 spi->mode & SPI_CS_HIGH ? 0 : 1);
Jassi Brar230d42d2009-11-30 07:39:42 +0000571 }
572 sdd->tgl_spi = NULL;
573 }
574
575 cs = spi->controller_data;
Girish K S3146bee2013-06-21 11:26:12 +0530576 if (sdd->cs_gpio)
577 gpio_set_value(cs->line, spi->mode & SPI_CS_HIGH ? 1 : 0);
Girish K S7e995552013-05-20 12:21:32 +0530578
579 /* Start the signals */
580 writel(0, sdd->regs + S3C64XX_SPI_SLAVE_SEL);
581}
582
Mark Brown79617072013-06-19 19:12:39 +0100583static u32 s3c64xx_spi_wait_for_timeout(struct s3c64xx_spi_driver_data *sdd,
Girish K S7e995552013-05-20 12:21:32 +0530584 int timeout_ms)
585{
586 void __iomem *regs = sdd->regs;
587 unsigned long val = 1;
588 u32 status;
589
590 /* max fifo depth available */
591 u32 max_fifo = (FIFO_LVL_MASK(sdd) >> 1) + 1;
592
593 if (timeout_ms)
594 val = msecs_to_loops(timeout_ms);
595
596 do {
597 status = readl(regs + S3C64XX_SPI_STATUS);
598 } while (RX_FIFO_LVL(status, sdd) < max_fifo && --val);
599
600 /* return the actual received data length */
601 return RX_FIFO_LVL(status, sdd);
Jassi Brar230d42d2009-11-30 07:39:42 +0000602}
603
604static int wait_for_xfer(struct s3c64xx_spi_driver_data *sdd,
605 struct spi_transfer *xfer, int dma_mode)
606{
Jassi Brar230d42d2009-11-30 07:39:42 +0000607 void __iomem *regs = sdd->regs;
608 unsigned long val;
609 int ms;
610
611 /* millisecs to xfer 'len' bytes @ 'cur_speed' */
612 ms = xfer->len * 8 * 1000 / sdd->cur_speed;
Mark Brown9d8f86b2010-09-07 16:37:52 +0100613 ms += 10; /* some tolerance */
Jassi Brar230d42d2009-11-30 07:39:42 +0000614
615 if (dma_mode) {
616 val = msecs_to_jiffies(ms) + 10;
617 val = wait_for_completion_timeout(&sdd->xfer_completion, val);
618 } else {
Jassi Brarc3f139b2010-09-03 10:36:46 +0900619 u32 status;
Jassi Brar230d42d2009-11-30 07:39:42 +0000620 val = msecs_to_loops(ms);
621 do {
Jassi Brarc3f139b2010-09-03 10:36:46 +0900622 status = readl(regs + S3C64XX_SPI_STATUS);
Thomas Abrahama5238e32012-07-13 07:15:14 +0900623 } while (RX_FIFO_LVL(status, sdd) < xfer->len && --val);
Jassi Brar230d42d2009-11-30 07:39:42 +0000624 }
625
Jassi Brar230d42d2009-11-30 07:39:42 +0000626 if (dma_mode) {
627 u32 status;
628
629 /*
Girish K S7e995552013-05-20 12:21:32 +0530630 * If the previous xfer was completed within timeout, then
631 * proceed further else return -EIO.
Jassi Brar230d42d2009-11-30 07:39:42 +0000632 * DmaTx returns after simply writing data in the FIFO,
633 * w/o waiting for real transmission on the bus to finish.
634 * DmaRx returns only after Dma read data from FIFO which
635 * needs bus transmission to finish, so we don't worry if
636 * Xfer involved Rx(with or without Tx).
637 */
Girish K S7e995552013-05-20 12:21:32 +0530638 if (val && !xfer->rx_buf) {
Jassi Brar230d42d2009-11-30 07:39:42 +0000639 val = msecs_to_loops(10);
640 status = readl(regs + S3C64XX_SPI_STATUS);
Thomas Abrahama5238e32012-07-13 07:15:14 +0900641 while ((TX_FIFO_LVL(status, sdd)
642 || !S3C64XX_SPI_ST_TX_DONE(status, sdd))
Jassi Brar230d42d2009-11-30 07:39:42 +0000643 && --val) {
644 cpu_relax();
645 status = readl(regs + S3C64XX_SPI_STATUS);
646 }
647
Jassi Brar230d42d2009-11-30 07:39:42 +0000648 }
Girish K S7e995552013-05-20 12:21:32 +0530649
650 /* If timed out while checking rx/tx status return error */
651 if (!val)
652 return -EIO;
Jassi Brar230d42d2009-11-30 07:39:42 +0000653 } else {
Girish K S7e995552013-05-20 12:21:32 +0530654 int loops;
655 u32 cpy_len;
656 u8 *buf;
657
Jassi Brar230d42d2009-11-30 07:39:42 +0000658 /* If it was only Tx */
Girish K S7e995552013-05-20 12:21:32 +0530659 if (!xfer->rx_buf) {
Jassi Brar230d42d2009-11-30 07:39:42 +0000660 sdd->state &= ~TXBUSY;
661 return 0;
662 }
663
Girish K S7e995552013-05-20 12:21:32 +0530664 /*
665 * If the receive length is bigger than the controller fifo
666 * size, calculate the loops and read the fifo as many times.
667 * loops = length / max fifo size (calculated by using the
668 * fifo mask).
669 * For any size less than the fifo size the below code is
670 * executed atleast once.
671 */
672 loops = xfer->len / ((FIFO_LVL_MASK(sdd) >> 1) + 1);
673 buf = xfer->rx_buf;
674 do {
675 /* wait for data to be received in the fifo */
Mark Brown79617072013-06-19 19:12:39 +0100676 cpy_len = s3c64xx_spi_wait_for_timeout(sdd,
677 (loops ? ms : 0));
Girish K S7e995552013-05-20 12:21:32 +0530678
679 switch (sdd->cur_bpw) {
680 case 32:
681 ioread32_rep(regs + S3C64XX_SPI_RX_DATA,
682 buf, cpy_len / 4);
683 break;
684 case 16:
685 ioread16_rep(regs + S3C64XX_SPI_RX_DATA,
686 buf, cpy_len / 2);
687 break;
688 default:
689 ioread8_rep(regs + S3C64XX_SPI_RX_DATA,
690 buf, cpy_len);
691 break;
692 }
693
694 buf = buf + cpy_len;
695 } while (loops--);
Jassi Brar230d42d2009-11-30 07:39:42 +0000696 sdd->state &= ~RXBUSY;
697 }
698
699 return 0;
700}
701
702static inline void disable_cs(struct s3c64xx_spi_driver_data *sdd,
703 struct spi_device *spi)
704{
705 struct s3c64xx_spi_csinfo *cs = spi->controller_data;
706
707 if (sdd->tgl_spi == spi)
708 sdd->tgl_spi = NULL;
709
Girish K S3146bee2013-06-21 11:26:12 +0530710 if (sdd->cs_gpio)
711 gpio_set_value(cs->line, spi->mode & SPI_CS_HIGH ? 0 : 1);
Girish K S7e995552013-05-20 12:21:32 +0530712
713 /* Quiese the signals */
714 writel(S3C64XX_SPI_SLAVE_SIG_INACT, sdd->regs + S3C64XX_SPI_SLAVE_SEL);
Jassi Brar230d42d2009-11-30 07:39:42 +0000715}
716
717static void s3c64xx_spi_config(struct s3c64xx_spi_driver_data *sdd)
718{
Jassi Brar230d42d2009-11-30 07:39:42 +0000719 void __iomem *regs = sdd->regs;
720 u32 val;
721
722 /* Disable Clock */
Thomas Abrahama5238e32012-07-13 07:15:14 +0900723 if (sdd->port_conf->clk_from_cmu) {
Thomas Abraham9f667bf2012-10-03 08:30:12 +0900724 clk_disable_unprepare(sdd->src_clk);
Jassi Brarb42a81c2010-09-29 17:31:33 +0900725 } else {
726 val = readl(regs + S3C64XX_SPI_CLK_CFG);
727 val &= ~S3C64XX_SPI_ENCLK_ENABLE;
728 writel(val, regs + S3C64XX_SPI_CLK_CFG);
729 }
Jassi Brar230d42d2009-11-30 07:39:42 +0000730
731 /* Set Polarity and Phase */
732 val = readl(regs + S3C64XX_SPI_CH_CFG);
733 val &= ~(S3C64XX_SPI_CH_SLAVE |
734 S3C64XX_SPI_CPOL_L |
735 S3C64XX_SPI_CPHA_B);
736
737 if (sdd->cur_mode & SPI_CPOL)
738 val |= S3C64XX_SPI_CPOL_L;
739
740 if (sdd->cur_mode & SPI_CPHA)
741 val |= S3C64XX_SPI_CPHA_B;
742
743 writel(val, regs + S3C64XX_SPI_CH_CFG);
744
745 /* Set Channel & DMA Mode */
746 val = readl(regs + S3C64XX_SPI_MODE_CFG);
747 val &= ~(S3C64XX_SPI_MODE_BUS_TSZ_MASK
748 | S3C64XX_SPI_MODE_CH_TSZ_MASK);
749
750 switch (sdd->cur_bpw) {
751 case 32:
752 val |= S3C64XX_SPI_MODE_BUS_TSZ_WORD;
Jassi Brar0c92ecf2010-09-29 17:31:33 +0900753 val |= S3C64XX_SPI_MODE_CH_TSZ_WORD;
Jassi Brar230d42d2009-11-30 07:39:42 +0000754 break;
755 case 16:
756 val |= S3C64XX_SPI_MODE_BUS_TSZ_HALFWORD;
Jassi Brar0c92ecf2010-09-29 17:31:33 +0900757 val |= S3C64XX_SPI_MODE_CH_TSZ_HALFWORD;
Jassi Brar230d42d2009-11-30 07:39:42 +0000758 break;
759 default:
760 val |= S3C64XX_SPI_MODE_BUS_TSZ_BYTE;
Jassi Brar0c92ecf2010-09-29 17:31:33 +0900761 val |= S3C64XX_SPI_MODE_CH_TSZ_BYTE;
Jassi Brar230d42d2009-11-30 07:39:42 +0000762 break;
763 }
Jassi Brar230d42d2009-11-30 07:39:42 +0000764
765 writel(val, regs + S3C64XX_SPI_MODE_CFG);
766
Thomas Abrahama5238e32012-07-13 07:15:14 +0900767 if (sdd->port_conf->clk_from_cmu) {
Jassi Brarb42a81c2010-09-29 17:31:33 +0900768 /* Configure Clock */
769 /* There is half-multiplier before the SPI */
770 clk_set_rate(sdd->src_clk, sdd->cur_speed * 2);
771 /* Enable Clock */
Thomas Abraham9f667bf2012-10-03 08:30:12 +0900772 clk_prepare_enable(sdd->src_clk);
Jassi Brarb42a81c2010-09-29 17:31:33 +0900773 } else {
774 /* Configure Clock */
775 val = readl(regs + S3C64XX_SPI_CLK_CFG);
776 val &= ~S3C64XX_SPI_PSR_MASK;
777 val |= ((clk_get_rate(sdd->src_clk) / sdd->cur_speed / 2 - 1)
778 & S3C64XX_SPI_PSR_MASK);
779 writel(val, regs + S3C64XX_SPI_CLK_CFG);
Jassi Brar230d42d2009-11-30 07:39:42 +0000780
Jassi Brarb42a81c2010-09-29 17:31:33 +0900781 /* Enable Clock */
782 val = readl(regs + S3C64XX_SPI_CLK_CFG);
783 val |= S3C64XX_SPI_ENCLK_ENABLE;
784 writel(val, regs + S3C64XX_SPI_CLK_CFG);
785 }
Jassi Brar230d42d2009-11-30 07:39:42 +0000786}
787
Jassi Brar230d42d2009-11-30 07:39:42 +0000788#define XFER_DMAADDR_INVALID DMA_BIT_MASK(32)
789
790static int s3c64xx_spi_map_mssg(struct s3c64xx_spi_driver_data *sdd,
791 struct spi_message *msg)
792{
793 struct device *dev = &sdd->pdev->dev;
794 struct spi_transfer *xfer;
795
Girish K S7e995552013-05-20 12:21:32 +0530796 if (is_polling(sdd) || msg->is_dma_mapped)
Jassi Brar230d42d2009-11-30 07:39:42 +0000797 return 0;
798
799 /* First mark all xfer unmapped */
800 list_for_each_entry(xfer, &msg->transfers, transfer_list) {
801 xfer->rx_dma = XFER_DMAADDR_INVALID;
802 xfer->tx_dma = XFER_DMAADDR_INVALID;
803 }
804
805 /* Map until end or first fail */
806 list_for_each_entry(xfer, &msg->transfers, transfer_list) {
807
Thomas Abrahama5238e32012-07-13 07:15:14 +0900808 if (xfer->len <= ((FIFO_LVL_MASK(sdd) >> 1) + 1))
Jassi Brare02ddd42010-09-29 17:31:31 +0900809 continue;
810
Jassi Brar230d42d2009-11-30 07:39:42 +0000811 if (xfer->tx_buf != NULL) {
Jassi Brar251ee472010-09-03 10:36:26 +0900812 xfer->tx_dma = dma_map_single(dev,
813 (void *)xfer->tx_buf, xfer->len,
814 DMA_TO_DEVICE);
Jassi Brar230d42d2009-11-30 07:39:42 +0000815 if (dma_mapping_error(dev, xfer->tx_dma)) {
816 dev_err(dev, "dma_map_single Tx failed\n");
817 xfer->tx_dma = XFER_DMAADDR_INVALID;
818 return -ENOMEM;
819 }
820 }
821
822 if (xfer->rx_buf != NULL) {
823 xfer->rx_dma = dma_map_single(dev, xfer->rx_buf,
824 xfer->len, DMA_FROM_DEVICE);
825 if (dma_mapping_error(dev, xfer->rx_dma)) {
826 dev_err(dev, "dma_map_single Rx failed\n");
827 dma_unmap_single(dev, xfer->tx_dma,
828 xfer->len, DMA_TO_DEVICE);
829 xfer->tx_dma = XFER_DMAADDR_INVALID;
830 xfer->rx_dma = XFER_DMAADDR_INVALID;
831 return -ENOMEM;
832 }
833 }
834 }
835
836 return 0;
837}
838
839static void s3c64xx_spi_unmap_mssg(struct s3c64xx_spi_driver_data *sdd,
840 struct spi_message *msg)
841{
842 struct device *dev = &sdd->pdev->dev;
843 struct spi_transfer *xfer;
844
Girish K S7e995552013-05-20 12:21:32 +0530845 if (is_polling(sdd) || msg->is_dma_mapped)
Jassi Brar230d42d2009-11-30 07:39:42 +0000846 return;
847
848 list_for_each_entry(xfer, &msg->transfers, transfer_list) {
849
Thomas Abrahama5238e32012-07-13 07:15:14 +0900850 if (xfer->len <= ((FIFO_LVL_MASK(sdd) >> 1) + 1))
Jassi Brare02ddd42010-09-29 17:31:31 +0900851 continue;
852
Jassi Brar230d42d2009-11-30 07:39:42 +0000853 if (xfer->rx_buf != NULL
854 && xfer->rx_dma != XFER_DMAADDR_INVALID)
855 dma_unmap_single(dev, xfer->rx_dma,
856 xfer->len, DMA_FROM_DEVICE);
857
858 if (xfer->tx_buf != NULL
859 && xfer->tx_dma != XFER_DMAADDR_INVALID)
860 dma_unmap_single(dev, xfer->tx_dma,
861 xfer->len, DMA_TO_DEVICE);
862 }
863}
864
Mark Brownad2a99a2012-02-15 14:48:32 -0800865static int s3c64xx_spi_transfer_one_message(struct spi_master *master,
866 struct spi_message *msg)
Jassi Brar230d42d2009-11-30 07:39:42 +0000867{
Mark Brownad2a99a2012-02-15 14:48:32 -0800868 struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(master);
Jassi Brar230d42d2009-11-30 07:39:42 +0000869 struct spi_device *spi = msg->spi;
870 struct s3c64xx_spi_csinfo *cs = spi->controller_data;
871 struct spi_transfer *xfer;
872 int status = 0, cs_toggle = 0;
873 u32 speed;
874 u8 bpw;
875
876 /* If Master's(controller) state differs from that needed by Slave */
877 if (sdd->cur_speed != spi->max_speed_hz
878 || sdd->cur_mode != spi->mode
879 || sdd->cur_bpw != spi->bits_per_word) {
880 sdd->cur_bpw = spi->bits_per_word;
881 sdd->cur_speed = spi->max_speed_hz;
882 sdd->cur_mode = spi->mode;
883 s3c64xx_spi_config(sdd);
884 }
885
886 /* Map all the transfers if needed */
887 if (s3c64xx_spi_map_mssg(sdd, msg)) {
888 dev_err(&spi->dev,
889 "Xfer: Unable to map message buffers!\n");
890 status = -ENOMEM;
891 goto out;
892 }
893
894 /* Configure feedback delay */
895 writel(cs->fb_delay & 0x3, sdd->regs + S3C64XX_SPI_FB_CLK);
896
897 list_for_each_entry(xfer, &msg->transfers, transfer_list) {
898
899 unsigned long flags;
900 int use_dma;
901
902 INIT_COMPLETION(sdd->xfer_completion);
903
904 /* Only BPW and Speed may change across transfers */
Laxman Dewangan766ed702012-12-18 14:25:43 +0530905 bpw = xfer->bits_per_word;
Jassi Brar230d42d2009-11-30 07:39:42 +0000906 speed = xfer->speed_hz ? : spi->max_speed_hz;
907
Jassi Brar0c92ecf2010-09-29 17:31:33 +0900908 if (xfer->len % (bpw / 8)) {
909 dev_err(&spi->dev,
910 "Xfer length(%u) not a multiple of word size(%u)\n",
911 xfer->len, bpw / 8);
912 status = -EIO;
913 goto out;
914 }
915
Jassi Brar230d42d2009-11-30 07:39:42 +0000916 if (bpw != sdd->cur_bpw || speed != sdd->cur_speed) {
917 sdd->cur_bpw = bpw;
918 sdd->cur_speed = speed;
919 s3c64xx_spi_config(sdd);
920 }
921
922 /* Polling method for xfers not bigger than FIFO capacity */
Arnd Bergmann78843722013-04-11 22:42:03 +0200923 use_dma = 0;
Girish K S7e995552013-05-20 12:21:32 +0530924 if (!is_polling(sdd) &&
925 (sdd->rx_dma.ch && sdd->tx_dma.ch &&
926 (xfer->len > ((FIFO_LVL_MASK(sdd) >> 1) + 1))))
Jassi Brar230d42d2009-11-30 07:39:42 +0000927 use_dma = 1;
928
929 spin_lock_irqsave(&sdd->lock, flags);
930
931 /* Pending only which is to be done */
932 sdd->state &= ~RXBUSY;
933 sdd->state &= ~TXBUSY;
934
935 enable_datapath(sdd, spi, xfer, use_dma);
936
937 /* Slave Select */
938 enable_cs(sdd, spi);
939
Jassi Brar230d42d2009-11-30 07:39:42 +0000940 spin_unlock_irqrestore(&sdd->lock, flags);
941
942 status = wait_for_xfer(sdd, xfer, use_dma);
943
Jassi Brar230d42d2009-11-30 07:39:42 +0000944 if (status) {
Jingoo Han75bf3362013-01-31 15:25:01 +0900945 dev_err(&spi->dev, "I/O Error: rx-%d tx-%d res:rx-%c tx-%c len-%d\n",
Jassi Brar230d42d2009-11-30 07:39:42 +0000946 xfer->rx_buf ? 1 : 0, xfer->tx_buf ? 1 : 0,
947 (sdd->state & RXBUSY) ? 'f' : 'p',
948 (sdd->state & TXBUSY) ? 'f' : 'p',
949 xfer->len);
950
951 if (use_dma) {
952 if (xfer->tx_buf != NULL
953 && (sdd->state & TXBUSY))
Arnd Bergmann78843722013-04-11 22:42:03 +0200954 s3c64xx_spi_dma_stop(sdd, &sdd->tx_dma);
Jassi Brar230d42d2009-11-30 07:39:42 +0000955 if (xfer->rx_buf != NULL
956 && (sdd->state & RXBUSY))
Arnd Bergmann78843722013-04-11 22:42:03 +0200957 s3c64xx_spi_dma_stop(sdd, &sdd->rx_dma);
Jassi Brar230d42d2009-11-30 07:39:42 +0000958 }
959
960 goto out;
961 }
962
963 if (xfer->delay_usecs)
964 udelay(xfer->delay_usecs);
965
966 if (xfer->cs_change) {
967 /* Hint that the next mssg is gonna be
968 for the same device */
969 if (list_is_last(&xfer->transfer_list,
970 &msg->transfers))
971 cs_toggle = 1;
Jassi Brar230d42d2009-11-30 07:39:42 +0000972 }
973
974 msg->actual_length += xfer->len;
975
976 flush_fifo(sdd);
977 }
978
979out:
980 if (!cs_toggle || status)
981 disable_cs(sdd, spi);
982 else
983 sdd->tgl_spi = spi;
984
985 s3c64xx_spi_unmap_mssg(sdd, msg);
986
987 msg->status = status;
988
Mark Brownad2a99a2012-02-15 14:48:32 -0800989 spi_finalize_current_message(master);
990
991 return 0;
Jassi Brar230d42d2009-11-30 07:39:42 +0000992}
993
Thomas Abraham2b908072012-07-13 07:15:15 +0900994static struct s3c64xx_spi_csinfo *s3c64xx_get_slave_ctrldata(
Thomas Abraham2b908072012-07-13 07:15:15 +0900995 struct spi_device *spi)
996{
997 struct s3c64xx_spi_csinfo *cs;
Arnd Bergmann4732cc62012-08-04 11:18:20 +0000998 struct device_node *slave_np, *data_np = NULL;
Girish K S3146bee2013-06-21 11:26:12 +0530999 struct s3c64xx_spi_driver_data *sdd;
Thomas Abraham2b908072012-07-13 07:15:15 +09001000 u32 fb_delay = 0;
1001
Girish K S3146bee2013-06-21 11:26:12 +05301002 sdd = spi_master_get_devdata(spi->master);
Thomas Abraham2b908072012-07-13 07:15:15 +09001003 slave_np = spi->dev.of_node;
1004 if (!slave_np) {
1005 dev_err(&spi->dev, "device node not found\n");
1006 return ERR_PTR(-EINVAL);
1007 }
1008
Srinivas Kandagatla06455bb2012-09-18 08:10:49 +01001009 data_np = of_get_child_by_name(slave_np, "controller-data");
Thomas Abraham2b908072012-07-13 07:15:15 +09001010 if (!data_np) {
1011 dev_err(&spi->dev, "child node 'controller-data' not found\n");
1012 return ERR_PTR(-EINVAL);
1013 }
1014
1015 cs = kzalloc(sizeof(*cs), GFP_KERNEL);
1016 if (!cs) {
Jingoo Han75bf3362013-01-31 15:25:01 +09001017 dev_err(&spi->dev, "could not allocate memory for controller data\n");
Srinivas Kandagatla06455bb2012-09-18 08:10:49 +01001018 of_node_put(data_np);
Thomas Abraham2b908072012-07-13 07:15:15 +09001019 return ERR_PTR(-ENOMEM);
1020 }
1021
Girish K S3146bee2013-06-21 11:26:12 +05301022 /* The CS line is asserted/deasserted by the gpio pin */
1023 if (sdd->cs_gpio)
1024 cs->line = of_get_named_gpio(data_np, "cs-gpio", 0);
1025
Thomas Abraham2b908072012-07-13 07:15:15 +09001026 if (!gpio_is_valid(cs->line)) {
Jingoo Han75bf3362013-01-31 15:25:01 +09001027 dev_err(&spi->dev, "chip select gpio is not specified or invalid\n");
Thomas Abraham2b908072012-07-13 07:15:15 +09001028 kfree(cs);
Srinivas Kandagatla06455bb2012-09-18 08:10:49 +01001029 of_node_put(data_np);
Thomas Abraham2b908072012-07-13 07:15:15 +09001030 return ERR_PTR(-EINVAL);
1031 }
1032
1033 of_property_read_u32(data_np, "samsung,spi-feedback-delay", &fb_delay);
1034 cs->fb_delay = fb_delay;
Srinivas Kandagatla06455bb2012-09-18 08:10:49 +01001035 of_node_put(data_np);
Thomas Abraham2b908072012-07-13 07:15:15 +09001036 return cs;
1037}
1038
Jassi Brar230d42d2009-11-30 07:39:42 +00001039/*
1040 * Here we only check the validity of requested configuration
1041 * and save the configuration in a local data-structure.
1042 * The controller is actually configured only just before we
1043 * get a message to transfer.
1044 */
1045static int s3c64xx_spi_setup(struct spi_device *spi)
1046{
1047 struct s3c64xx_spi_csinfo *cs = spi->controller_data;
1048 struct s3c64xx_spi_driver_data *sdd;
Jassi Brarad7de722010-01-20 13:49:44 -07001049 struct s3c64xx_spi_info *sci;
Thomas Abraham2b908072012-07-13 07:15:15 +09001050 int err;
Jassi Brar230d42d2009-11-30 07:39:42 +00001051
Thomas Abraham2b908072012-07-13 07:15:15 +09001052 sdd = spi_master_get_devdata(spi->master);
1053 if (!cs && spi->dev.of_node) {
Matthias Brugger5c725b32013-03-26 10:27:35 +01001054 cs = s3c64xx_get_slave_ctrldata(spi);
Thomas Abraham2b908072012-07-13 07:15:15 +09001055 spi->controller_data = cs;
1056 }
1057
1058 if (IS_ERR_OR_NULL(cs)) {
Jassi Brar230d42d2009-11-30 07:39:42 +00001059 dev_err(&spi->dev, "No CS for SPI(%d)\n", spi->chip_select);
1060 return -ENODEV;
1061 }
1062
Tomasz Figa01498712013-08-11 02:33:29 +02001063 if (!spi_get_ctldata(spi)) {
1064 /* Request gpio only if cs line is asserted by gpio pins */
1065 if (sdd->cs_gpio) {
1066 err = gpio_request_one(cs->line, GPIOF_OUT_INIT_HIGH,
1067 dev_name(&spi->dev));
1068 if (err) {
1069 dev_err(&spi->dev,
1070 "Failed to get /CS gpio [%d]: %d\n",
1071 cs->line, err);
1072 goto err_gpio_req;
1073 }
Thomas Abraham1c20c202012-07-13 07:15:14 +09001074 }
Thomas Abraham1c20c202012-07-13 07:15:14 +09001075
Girish K S3146bee2013-06-21 11:26:12 +05301076 spi_set_ctldata(spi, cs);
Tomasz Figa01498712013-08-11 02:33:29 +02001077 }
Girish K S3146bee2013-06-21 11:26:12 +05301078
Jassi Brar230d42d2009-11-30 07:39:42 +00001079 sci = sdd->cntrlr_info;
1080
Mark Brownb97b6622011-12-04 00:58:06 +00001081 pm_runtime_get_sync(&sdd->pdev->dev);
1082
Jassi Brar230d42d2009-11-30 07:39:42 +00001083 /* Check if we can provide the requested rate */
Thomas Abrahama5238e32012-07-13 07:15:14 +09001084 if (!sdd->port_conf->clk_from_cmu) {
Jassi Brarb42a81c2010-09-29 17:31:33 +09001085 u32 psr, speed;
Jassi Brar230d42d2009-11-30 07:39:42 +00001086
Jassi Brarb42a81c2010-09-29 17:31:33 +09001087 /* Max possible */
1088 speed = clk_get_rate(sdd->src_clk) / 2 / (0 + 1);
Jassi Brar230d42d2009-11-30 07:39:42 +00001089
Jassi Brarb42a81c2010-09-29 17:31:33 +09001090 if (spi->max_speed_hz > speed)
1091 spi->max_speed_hz = speed;
Jassi Brar230d42d2009-11-30 07:39:42 +00001092
Jassi Brarb42a81c2010-09-29 17:31:33 +09001093 psr = clk_get_rate(sdd->src_clk) / 2 / spi->max_speed_hz - 1;
1094 psr &= S3C64XX_SPI_PSR_MASK;
1095 if (psr == S3C64XX_SPI_PSR_MASK)
1096 psr--;
1097
1098 speed = clk_get_rate(sdd->src_clk) / 2 / (psr + 1);
1099 if (spi->max_speed_hz < speed) {
1100 if (psr+1 < S3C64XX_SPI_PSR_MASK) {
1101 psr++;
1102 } else {
1103 err = -EINVAL;
1104 goto setup_exit;
1105 }
Jassi Brar230d42d2009-11-30 07:39:42 +00001106 }
Jassi Brar230d42d2009-11-30 07:39:42 +00001107
Jassi Brarb42a81c2010-09-29 17:31:33 +09001108 speed = clk_get_rate(sdd->src_clk) / 2 / (psr + 1);
Thomas Abraham2b908072012-07-13 07:15:15 +09001109 if (spi->max_speed_hz >= speed) {
Jassi Brarb42a81c2010-09-29 17:31:33 +09001110 spi->max_speed_hz = speed;
Thomas Abraham2b908072012-07-13 07:15:15 +09001111 } else {
Mark Browne1b0f0d2012-12-20 18:27:31 +00001112 dev_err(&spi->dev, "Can't set %dHz transfer speed\n",
1113 spi->max_speed_hz);
Jassi Brarb42a81c2010-09-29 17:31:33 +09001114 err = -EINVAL;
Thomas Abraham2b908072012-07-13 07:15:15 +09001115 goto setup_exit;
1116 }
Jassi Brarb42a81c2010-09-29 17:31:33 +09001117 }
Jassi Brar230d42d2009-11-30 07:39:42 +00001118
Mark Brownb97b6622011-12-04 00:58:06 +00001119 pm_runtime_put(&sdd->pdev->dev);
Thomas Abraham2b908072012-07-13 07:15:15 +09001120 disable_cs(sdd, spi);
1121 return 0;
Mark Brownb97b6622011-12-04 00:58:06 +00001122
Jassi Brar230d42d2009-11-30 07:39:42 +00001123setup_exit:
Jassi Brar230d42d2009-11-30 07:39:42 +00001124 /* setup() returns with device de-selected */
1125 disable_cs(sdd, spi);
1126
Thomas Abraham2b908072012-07-13 07:15:15 +09001127 gpio_free(cs->line);
1128 spi_set_ctldata(spi, NULL);
1129
1130err_gpio_req:
Sylwester Nawrocki5bee3b92012-09-13 16:31:30 +02001131 if (spi->dev.of_node)
1132 kfree(cs);
Thomas Abraham2b908072012-07-13 07:15:15 +09001133
Jassi Brar230d42d2009-11-30 07:39:42 +00001134 return err;
1135}
1136
Thomas Abraham1c20c202012-07-13 07:15:14 +09001137static void s3c64xx_spi_cleanup(struct spi_device *spi)
1138{
1139 struct s3c64xx_spi_csinfo *cs = spi_get_ctldata(spi);
Girish K S3146bee2013-06-21 11:26:12 +05301140 struct s3c64xx_spi_driver_data *sdd;
Thomas Abraham1c20c202012-07-13 07:15:14 +09001141
Girish K S3146bee2013-06-21 11:26:12 +05301142 sdd = spi_master_get_devdata(spi->master);
1143 if (cs && sdd->cs_gpio) {
Thomas Abraham1c20c202012-07-13 07:15:14 +09001144 gpio_free(cs->line);
Thomas Abraham2b908072012-07-13 07:15:15 +09001145 if (spi->dev.of_node)
1146 kfree(cs);
1147 }
Thomas Abraham1c20c202012-07-13 07:15:14 +09001148 spi_set_ctldata(spi, NULL);
1149}
1150
Mark Brownc2573122011-11-10 10:57:32 +00001151static irqreturn_t s3c64xx_spi_irq(int irq, void *data)
1152{
1153 struct s3c64xx_spi_driver_data *sdd = data;
1154 struct spi_master *spi = sdd->master;
Girish K S375981f2013-03-13 12:13:30 +05301155 unsigned int val, clr = 0;
Mark Brownc2573122011-11-10 10:57:32 +00001156
Girish K S375981f2013-03-13 12:13:30 +05301157 val = readl(sdd->regs + S3C64XX_SPI_STATUS);
Mark Brownc2573122011-11-10 10:57:32 +00001158
Girish K S375981f2013-03-13 12:13:30 +05301159 if (val & S3C64XX_SPI_ST_RX_OVERRUN_ERR) {
1160 clr = S3C64XX_SPI_PND_RX_OVERRUN_CLR;
Mark Brownc2573122011-11-10 10:57:32 +00001161 dev_err(&spi->dev, "RX overrun\n");
Girish K S375981f2013-03-13 12:13:30 +05301162 }
1163 if (val & S3C64XX_SPI_ST_RX_UNDERRUN_ERR) {
1164 clr |= S3C64XX_SPI_PND_RX_UNDERRUN_CLR;
Mark Brownc2573122011-11-10 10:57:32 +00001165 dev_err(&spi->dev, "RX underrun\n");
Girish K S375981f2013-03-13 12:13:30 +05301166 }
1167 if (val & S3C64XX_SPI_ST_TX_OVERRUN_ERR) {
1168 clr |= S3C64XX_SPI_PND_TX_OVERRUN_CLR;
Mark Brownc2573122011-11-10 10:57:32 +00001169 dev_err(&spi->dev, "TX overrun\n");
Girish K S375981f2013-03-13 12:13:30 +05301170 }
1171 if (val & S3C64XX_SPI_ST_TX_UNDERRUN_ERR) {
1172 clr |= S3C64XX_SPI_PND_TX_UNDERRUN_CLR;
Mark Brownc2573122011-11-10 10:57:32 +00001173 dev_err(&spi->dev, "TX underrun\n");
Girish K S375981f2013-03-13 12:13:30 +05301174 }
1175
1176 /* Clear the pending irq by setting and then clearing it */
1177 writel(clr, sdd->regs + S3C64XX_SPI_PENDING_CLR);
1178 writel(0, sdd->regs + S3C64XX_SPI_PENDING_CLR);
Mark Brownc2573122011-11-10 10:57:32 +00001179
1180 return IRQ_HANDLED;
1181}
1182
Jassi Brar230d42d2009-11-30 07:39:42 +00001183static void s3c64xx_spi_hwinit(struct s3c64xx_spi_driver_data *sdd, int channel)
1184{
Jassi Brarad7de722010-01-20 13:49:44 -07001185 struct s3c64xx_spi_info *sci = sdd->cntrlr_info;
Jassi Brar230d42d2009-11-30 07:39:42 +00001186 void __iomem *regs = sdd->regs;
1187 unsigned int val;
1188
1189 sdd->cur_speed = 0;
1190
Mark Brown5fc3e832012-07-19 14:36:23 +09001191 writel(S3C64XX_SPI_SLAVE_SIG_INACT, sdd->regs + S3C64XX_SPI_SLAVE_SEL);
Jassi Brar230d42d2009-11-30 07:39:42 +00001192
1193 /* Disable Interrupts - we use Polling if not DMA mode */
1194 writel(0, regs + S3C64XX_SPI_INT_EN);
1195
Thomas Abrahama5238e32012-07-13 07:15:14 +09001196 if (!sdd->port_conf->clk_from_cmu)
Jassi Brarb42a81c2010-09-29 17:31:33 +09001197 writel(sci->src_clk_nr << S3C64XX_SPI_CLKSEL_SRCSHFT,
Jassi Brar230d42d2009-11-30 07:39:42 +00001198 regs + S3C64XX_SPI_CLK_CFG);
1199 writel(0, regs + S3C64XX_SPI_MODE_CFG);
1200 writel(0, regs + S3C64XX_SPI_PACKET_CNT);
1201
Girish K S375981f2013-03-13 12:13:30 +05301202 /* Clear any irq pending bits, should set and clear the bits */
1203 val = S3C64XX_SPI_PND_RX_OVERRUN_CLR |
1204 S3C64XX_SPI_PND_RX_UNDERRUN_CLR |
1205 S3C64XX_SPI_PND_TX_OVERRUN_CLR |
1206 S3C64XX_SPI_PND_TX_UNDERRUN_CLR;
1207 writel(val, regs + S3C64XX_SPI_PENDING_CLR);
1208 writel(0, regs + S3C64XX_SPI_PENDING_CLR);
Jassi Brar230d42d2009-11-30 07:39:42 +00001209
1210 writel(0, regs + S3C64XX_SPI_SWAP_CFG);
1211
1212 val = readl(regs + S3C64XX_SPI_MODE_CFG);
1213 val &= ~S3C64XX_SPI_MODE_4BURST;
1214 val &= ~(S3C64XX_SPI_MAX_TRAILCNT << S3C64XX_SPI_TRAILCNT_OFF);
1215 val |= (S3C64XX_SPI_TRAILCNT << S3C64XX_SPI_TRAILCNT_OFF);
1216 writel(val, regs + S3C64XX_SPI_MODE_CFG);
1217
1218 flush_fifo(sdd);
1219}
1220
Thomas Abraham2b908072012-07-13 07:15:15 +09001221#ifdef CONFIG_OF
Jingoo Han75bf3362013-01-31 15:25:01 +09001222static struct s3c64xx_spi_info *s3c64xx_spi_parse_dt(struct device *dev)
Thomas Abraham2b908072012-07-13 07:15:15 +09001223{
1224 struct s3c64xx_spi_info *sci;
1225 u32 temp;
1226
1227 sci = devm_kzalloc(dev, sizeof(*sci), GFP_KERNEL);
1228 if (!sci) {
1229 dev_err(dev, "memory allocation for spi_info failed\n");
1230 return ERR_PTR(-ENOMEM);
1231 }
1232
1233 if (of_property_read_u32(dev->of_node, "samsung,spi-src-clk", &temp)) {
Jingoo Han75bf3362013-01-31 15:25:01 +09001234 dev_warn(dev, "spi bus clock parent not specified, using clock at index 0 as parent\n");
Thomas Abraham2b908072012-07-13 07:15:15 +09001235 sci->src_clk_nr = 0;
1236 } else {
1237 sci->src_clk_nr = temp;
1238 }
1239
1240 if (of_property_read_u32(dev->of_node, "num-cs", &temp)) {
Jingoo Han75bf3362013-01-31 15:25:01 +09001241 dev_warn(dev, "number of chip select lines not specified, assuming 1 chip select line\n");
Thomas Abraham2b908072012-07-13 07:15:15 +09001242 sci->num_cs = 1;
1243 } else {
1244 sci->num_cs = temp;
1245 }
1246
1247 return sci;
1248}
1249#else
1250static struct s3c64xx_spi_info *s3c64xx_spi_parse_dt(struct device *dev)
1251{
Jingoo Han8074cf02013-07-30 16:58:59 +09001252 return dev_get_platdata(dev);
Thomas Abraham2b908072012-07-13 07:15:15 +09001253}
Thomas Abraham2b908072012-07-13 07:15:15 +09001254#endif
1255
1256static const struct of_device_id s3c64xx_spi_dt_match[];
1257
Thomas Abrahama5238e32012-07-13 07:15:14 +09001258static inline struct s3c64xx_spi_port_config *s3c64xx_spi_get_port_config(
1259 struct platform_device *pdev)
1260{
Thomas Abraham2b908072012-07-13 07:15:15 +09001261#ifdef CONFIG_OF
1262 if (pdev->dev.of_node) {
1263 const struct of_device_id *match;
1264 match = of_match_node(s3c64xx_spi_dt_match, pdev->dev.of_node);
1265 return (struct s3c64xx_spi_port_config *)match->data;
1266 }
1267#endif
Thomas Abrahama5238e32012-07-13 07:15:14 +09001268 return (struct s3c64xx_spi_port_config *)
1269 platform_get_device_id(pdev)->driver_data;
1270}
1271
Grant Likely2deff8d2013-02-05 13:27:35 +00001272static int s3c64xx_spi_probe(struct platform_device *pdev)
Jassi Brar230d42d2009-11-30 07:39:42 +00001273{
Thomas Abraham2b908072012-07-13 07:15:15 +09001274 struct resource *mem_res;
Padmavathi Vennab5be04d2013-01-18 17:17:03 +05301275 struct resource *res;
Jassi Brar230d42d2009-11-30 07:39:42 +00001276 struct s3c64xx_spi_driver_data *sdd;
Jingoo Han8074cf02013-07-30 16:58:59 +09001277 struct s3c64xx_spi_info *sci = dev_get_platdata(&pdev->dev);
Jassi Brar230d42d2009-11-30 07:39:42 +00001278 struct spi_master *master;
Mark Brownc2573122011-11-10 10:57:32 +00001279 int ret, irq;
Padmavathi Vennaa24d8502011-11-02 20:04:19 +09001280 char clk_name[16];
Jassi Brar230d42d2009-11-30 07:39:42 +00001281
Thomas Abraham2b908072012-07-13 07:15:15 +09001282 if (!sci && pdev->dev.of_node) {
1283 sci = s3c64xx_spi_parse_dt(&pdev->dev);
1284 if (IS_ERR(sci))
1285 return PTR_ERR(sci);
Jassi Brar230d42d2009-11-30 07:39:42 +00001286 }
1287
Thomas Abraham2b908072012-07-13 07:15:15 +09001288 if (!sci) {
Jassi Brar230d42d2009-11-30 07:39:42 +00001289 dev_err(&pdev->dev, "platform_data missing!\n");
1290 return -ENODEV;
1291 }
1292
Jassi Brar230d42d2009-11-30 07:39:42 +00001293 mem_res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1294 if (mem_res == NULL) {
1295 dev_err(&pdev->dev, "Unable to get SPI MEM resource\n");
1296 return -ENXIO;
1297 }
1298
Mark Brownc2573122011-11-10 10:57:32 +00001299 irq = platform_get_irq(pdev, 0);
1300 if (irq < 0) {
1301 dev_warn(&pdev->dev, "Failed to get IRQ: %d\n", irq);
1302 return irq;
1303 }
1304
Jassi Brar230d42d2009-11-30 07:39:42 +00001305 master = spi_alloc_master(&pdev->dev,
1306 sizeof(struct s3c64xx_spi_driver_data));
1307 if (master == NULL) {
1308 dev_err(&pdev->dev, "Unable to allocate SPI Master\n");
1309 return -ENOMEM;
1310 }
1311
Jassi Brar230d42d2009-11-30 07:39:42 +00001312 platform_set_drvdata(pdev, master);
1313
1314 sdd = spi_master_get_devdata(master);
Thomas Abrahama5238e32012-07-13 07:15:14 +09001315 sdd->port_conf = s3c64xx_spi_get_port_config(pdev);
Jassi Brar230d42d2009-11-30 07:39:42 +00001316 sdd->master = master;
1317 sdd->cntrlr_info = sci;
1318 sdd->pdev = pdev;
1319 sdd->sfr_start = mem_res->start;
Girish K S3146bee2013-06-21 11:26:12 +05301320 sdd->cs_gpio = true;
Thomas Abraham2b908072012-07-13 07:15:15 +09001321 if (pdev->dev.of_node) {
Girish K S3146bee2013-06-21 11:26:12 +05301322 if (!of_find_property(pdev->dev.of_node, "cs-gpio", NULL))
1323 sdd->cs_gpio = false;
1324
Thomas Abraham2b908072012-07-13 07:15:15 +09001325 ret = of_alias_get_id(pdev->dev.of_node, "spi");
1326 if (ret < 0) {
Jingoo Han75bf3362013-01-31 15:25:01 +09001327 dev_err(&pdev->dev, "failed to get alias id, errno %d\n",
1328 ret);
Thomas Abraham2b908072012-07-13 07:15:15 +09001329 goto err0;
1330 }
1331 sdd->port_id = ret;
1332 } else {
1333 sdd->port_id = pdev->id;
1334 }
Jassi Brar230d42d2009-11-30 07:39:42 +00001335
1336 sdd->cur_bpw = 8;
1337
Padmavathi Vennab5be04d2013-01-18 17:17:03 +05301338 if (!sdd->pdev->dev.of_node) {
1339 res = platform_get_resource(pdev, IORESOURCE_DMA, 0);
1340 if (!res) {
Jingoo Handb0606e2013-07-15 15:11:57 +09001341 dev_warn(&pdev->dev, "Unable to get SPI tx dma resource. Switching to poll mode\n");
Girish K S7e995552013-05-20 12:21:32 +05301342 sdd->port_conf->quirks = S3C64XX_SPI_QUIRK_POLL;
1343 } else
1344 sdd->tx_dma.dmach = res->start;
Thomas Abraham2b908072012-07-13 07:15:15 +09001345
Padmavathi Vennab5be04d2013-01-18 17:17:03 +05301346 res = platform_get_resource(pdev, IORESOURCE_DMA, 1);
1347 if (!res) {
Jingoo Handb0606e2013-07-15 15:11:57 +09001348 dev_warn(&pdev->dev, "Unable to get SPI rx dma resource. Switching to poll mode\n");
Girish K S7e995552013-05-20 12:21:32 +05301349 sdd->port_conf->quirks = S3C64XX_SPI_QUIRK_POLL;
1350 } else
1351 sdd->rx_dma.dmach = res->start;
Padmavathi Vennab5be04d2013-01-18 17:17:03 +05301352 }
1353
1354 sdd->tx_dma.direction = DMA_MEM_TO_DEV;
1355 sdd->rx_dma.direction = DMA_DEV_TO_MEM;
Thomas Abraham2b908072012-07-13 07:15:15 +09001356
1357 master->dev.of_node = pdev->dev.of_node;
Thomas Abrahama5238e32012-07-13 07:15:14 +09001358 master->bus_num = sdd->port_id;
Jassi Brar230d42d2009-11-30 07:39:42 +00001359 master->setup = s3c64xx_spi_setup;
Thomas Abraham1c20c202012-07-13 07:15:14 +09001360 master->cleanup = s3c64xx_spi_cleanup;
Mark Brownad2a99a2012-02-15 14:48:32 -08001361 master->prepare_transfer_hardware = s3c64xx_spi_prepare_transfer;
1362 master->transfer_one_message = s3c64xx_spi_transfer_one_message;
1363 master->unprepare_transfer_hardware = s3c64xx_spi_unprepare_transfer;
Jassi Brar230d42d2009-11-30 07:39:42 +00001364 master->num_chipselect = sci->num_cs;
1365 master->dma_alignment = 8;
Stephen Warren24778be2013-05-21 20:36:35 -06001366 master->bits_per_word_mask = SPI_BPW_MASK(32) | SPI_BPW_MASK(16) |
1367 SPI_BPW_MASK(8);
Jassi Brar230d42d2009-11-30 07:39:42 +00001368 /* the spi->mode bits understood by this driver: */
1369 master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_CS_HIGH;
Mark Brownfc0f81b2013-07-28 15:24:54 +01001370 master->auto_runtime_pm = true;
Jassi Brar230d42d2009-11-30 07:39:42 +00001371
Thierry Redingb0ee5602013-01-21 11:09:18 +01001372 sdd->regs = devm_ioremap_resource(&pdev->dev, mem_res);
1373 if (IS_ERR(sdd->regs)) {
1374 ret = PTR_ERR(sdd->regs);
Jingoo Han4eb77002013-01-10 11:04:21 +09001375 goto err0;
Jassi Brar230d42d2009-11-30 07:39:42 +00001376 }
1377
Thomas Abraham00ab5392013-04-15 20:42:57 -07001378 if (sci->cfg_gpio && sci->cfg_gpio()) {
Jassi Brar230d42d2009-11-30 07:39:42 +00001379 dev_err(&pdev->dev, "Unable to config gpio\n");
1380 ret = -EBUSY;
Jingoo Han4eb77002013-01-10 11:04:21 +09001381 goto err0;
Jassi Brar230d42d2009-11-30 07:39:42 +00001382 }
1383
1384 /* Setup clocks */
Jingoo Han4eb77002013-01-10 11:04:21 +09001385 sdd->clk = devm_clk_get(&pdev->dev, "spi");
Jassi Brar230d42d2009-11-30 07:39:42 +00001386 if (IS_ERR(sdd->clk)) {
1387 dev_err(&pdev->dev, "Unable to acquire clock 'spi'\n");
1388 ret = PTR_ERR(sdd->clk);
Thomas Abraham00ab5392013-04-15 20:42:57 -07001389 goto err0;
Jassi Brar230d42d2009-11-30 07:39:42 +00001390 }
1391
Thomas Abraham9f667bf2012-10-03 08:30:12 +09001392 if (clk_prepare_enable(sdd->clk)) {
Jassi Brar230d42d2009-11-30 07:39:42 +00001393 dev_err(&pdev->dev, "Couldn't enable clock 'spi'\n");
1394 ret = -EBUSY;
Thomas Abraham00ab5392013-04-15 20:42:57 -07001395 goto err0;
Jassi Brar230d42d2009-11-30 07:39:42 +00001396 }
1397
Padmavathi Vennaa24d8502011-11-02 20:04:19 +09001398 sprintf(clk_name, "spi_busclk%d", sci->src_clk_nr);
Jingoo Han4eb77002013-01-10 11:04:21 +09001399 sdd->src_clk = devm_clk_get(&pdev->dev, clk_name);
Jassi Brarb0d5d6e2010-01-20 13:49:44 -07001400 if (IS_ERR(sdd->src_clk)) {
Jassi Brar230d42d2009-11-30 07:39:42 +00001401 dev_err(&pdev->dev,
Padmavathi Vennaa24d8502011-11-02 20:04:19 +09001402 "Unable to acquire clock '%s'\n", clk_name);
Jassi Brarb0d5d6e2010-01-20 13:49:44 -07001403 ret = PTR_ERR(sdd->src_clk);
Jingoo Han4eb77002013-01-10 11:04:21 +09001404 goto err2;
Jassi Brar230d42d2009-11-30 07:39:42 +00001405 }
1406
Thomas Abraham9f667bf2012-10-03 08:30:12 +09001407 if (clk_prepare_enable(sdd->src_clk)) {
Padmavathi Vennaa24d8502011-11-02 20:04:19 +09001408 dev_err(&pdev->dev, "Couldn't enable clock '%s'\n", clk_name);
Jassi Brar230d42d2009-11-30 07:39:42 +00001409 ret = -EBUSY;
Jingoo Han4eb77002013-01-10 11:04:21 +09001410 goto err2;
Jassi Brar230d42d2009-11-30 07:39:42 +00001411 }
1412
Jassi Brar230d42d2009-11-30 07:39:42 +00001413 /* Setup Deufult Mode */
Thomas Abrahama5238e32012-07-13 07:15:14 +09001414 s3c64xx_spi_hwinit(sdd, sdd->port_id);
Jassi Brar230d42d2009-11-30 07:39:42 +00001415
1416 spin_lock_init(&sdd->lock);
1417 init_completion(&sdd->xfer_completion);
Jassi Brar230d42d2009-11-30 07:39:42 +00001418
Jingoo Han4eb77002013-01-10 11:04:21 +09001419 ret = devm_request_irq(&pdev->dev, irq, s3c64xx_spi_irq, 0,
1420 "spi-s3c64xx", sdd);
Mark Brownc2573122011-11-10 10:57:32 +00001421 if (ret != 0) {
1422 dev_err(&pdev->dev, "Failed to request IRQ %d: %d\n",
1423 irq, ret);
Jingoo Han4eb77002013-01-10 11:04:21 +09001424 goto err3;
Mark Brownc2573122011-11-10 10:57:32 +00001425 }
1426
1427 writel(S3C64XX_SPI_INT_RX_OVERRUN_EN | S3C64XX_SPI_INT_RX_UNDERRUN_EN |
1428 S3C64XX_SPI_INT_TX_OVERRUN_EN | S3C64XX_SPI_INT_TX_UNDERRUN_EN,
1429 sdd->regs + S3C64XX_SPI_INT_EN);
1430
Mark Brown91800f02013-08-31 18:55:53 +01001431 ret = devm_spi_register_master(&pdev->dev, master);
1432 if (ret != 0) {
1433 dev_err(&pdev->dev, "cannot register SPI master: %d\n", ret);
Jingoo Han4eb77002013-01-10 11:04:21 +09001434 goto err3;
Jassi Brar230d42d2009-11-30 07:39:42 +00001435 }
1436
Jingoo Han75bf3362013-01-31 15:25:01 +09001437 dev_dbg(&pdev->dev, "Samsung SoC SPI Driver loaded for Bus SPI-%d with %d Slaves attached\n",
Thomas Abrahama5238e32012-07-13 07:15:14 +09001438 sdd->port_id, master->num_chipselect);
Jingoo Hanc65bc4a2013-07-16 08:53:33 +09001439 dev_dbg(&pdev->dev, "\tIOmem=[%pR]\tDMA=[Rx-%d, Tx-%d]\n",
1440 mem_res,
Boojin Kim82ab8cd2011-09-02 09:44:42 +09001441 sdd->rx_dma.dmach, sdd->tx_dma.dmach);
Jassi Brar230d42d2009-11-30 07:39:42 +00001442
Mark Brownb97b6622011-12-04 00:58:06 +00001443 pm_runtime_enable(&pdev->dev);
1444
Jassi Brar230d42d2009-11-30 07:39:42 +00001445 return 0;
1446
Jassi Brar230d42d2009-11-30 07:39:42 +00001447err3:
Jingoo Han4eb77002013-01-10 11:04:21 +09001448 clk_disable_unprepare(sdd->src_clk);
1449err2:
1450 clk_disable_unprepare(sdd->clk);
Jassi Brar230d42d2009-11-30 07:39:42 +00001451err0:
Jassi Brar230d42d2009-11-30 07:39:42 +00001452 spi_master_put(master);
1453
1454 return ret;
1455}
1456
1457static int s3c64xx_spi_remove(struct platform_device *pdev)
1458{
1459 struct spi_master *master = spi_master_get(platform_get_drvdata(pdev));
1460 struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(master);
Jassi Brar230d42d2009-11-30 07:39:42 +00001461
Mark Brownb97b6622011-12-04 00:58:06 +00001462 pm_runtime_disable(&pdev->dev);
1463
Mark Brownc2573122011-11-10 10:57:32 +00001464 writel(0, sdd->regs + S3C64XX_SPI_INT_EN);
1465
Thomas Abraham9f667bf2012-10-03 08:30:12 +09001466 clk_disable_unprepare(sdd->src_clk);
Jassi Brar230d42d2009-11-30 07:39:42 +00001467
Thomas Abraham9f667bf2012-10-03 08:30:12 +09001468 clk_disable_unprepare(sdd->clk);
Jassi Brar230d42d2009-11-30 07:39:42 +00001469
Jassi Brar230d42d2009-11-30 07:39:42 +00001470 return 0;
1471}
1472
Jingoo Han997230d2013-03-22 02:09:08 +00001473#ifdef CONFIG_PM_SLEEP
Mark Browne25d0bf2011-12-04 00:36:18 +00001474static int s3c64xx_spi_suspend(struct device *dev)
Jassi Brar230d42d2009-11-30 07:39:42 +00001475{
Guenter Roeck9a2a5242012-08-16 20:14:25 -07001476 struct spi_master *master = dev_get_drvdata(dev);
Jassi Brar230d42d2009-11-30 07:39:42 +00001477 struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(master);
Jassi Brar230d42d2009-11-30 07:39:42 +00001478
Mark Brownad2a99a2012-02-15 14:48:32 -08001479 spi_master_suspend(master);
Jassi Brar230d42d2009-11-30 07:39:42 +00001480
1481 /* Disable the clock */
Thomas Abraham9f667bf2012-10-03 08:30:12 +09001482 clk_disable_unprepare(sdd->src_clk);
1483 clk_disable_unprepare(sdd->clk);
Jassi Brar230d42d2009-11-30 07:39:42 +00001484
1485 sdd->cur_speed = 0; /* Output Clock is stopped */
1486
1487 return 0;
1488}
1489
Mark Browne25d0bf2011-12-04 00:36:18 +00001490static int s3c64xx_spi_resume(struct device *dev)
Jassi Brar230d42d2009-11-30 07:39:42 +00001491{
Guenter Roeck9a2a5242012-08-16 20:14:25 -07001492 struct spi_master *master = dev_get_drvdata(dev);
Jassi Brar230d42d2009-11-30 07:39:42 +00001493 struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(master);
Jassi Brarad7de722010-01-20 13:49:44 -07001494 struct s3c64xx_spi_info *sci = sdd->cntrlr_info;
Jassi Brar230d42d2009-11-30 07:39:42 +00001495
Thomas Abraham00ab5392013-04-15 20:42:57 -07001496 if (sci->cfg_gpio)
Thomas Abraham2b908072012-07-13 07:15:15 +09001497 sci->cfg_gpio();
Jassi Brar230d42d2009-11-30 07:39:42 +00001498
1499 /* Enable the clock */
Thomas Abraham9f667bf2012-10-03 08:30:12 +09001500 clk_prepare_enable(sdd->src_clk);
1501 clk_prepare_enable(sdd->clk);
Jassi Brar230d42d2009-11-30 07:39:42 +00001502
Thomas Abrahama5238e32012-07-13 07:15:14 +09001503 s3c64xx_spi_hwinit(sdd, sdd->port_id);
Jassi Brar230d42d2009-11-30 07:39:42 +00001504
Mark Brownad2a99a2012-02-15 14:48:32 -08001505 spi_master_resume(master);
Jassi Brar230d42d2009-11-30 07:39:42 +00001506
1507 return 0;
1508}
Jingoo Han997230d2013-03-22 02:09:08 +00001509#endif /* CONFIG_PM_SLEEP */
Jassi Brar230d42d2009-11-30 07:39:42 +00001510
Mark Brownb97b6622011-12-04 00:58:06 +00001511#ifdef CONFIG_PM_RUNTIME
1512static int s3c64xx_spi_runtime_suspend(struct device *dev)
1513{
Guenter Roeck9a2a5242012-08-16 20:14:25 -07001514 struct spi_master *master = dev_get_drvdata(dev);
Mark Brownb97b6622011-12-04 00:58:06 +00001515 struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(master);
1516
Thomas Abraham9f667bf2012-10-03 08:30:12 +09001517 clk_disable_unprepare(sdd->clk);
1518 clk_disable_unprepare(sdd->src_clk);
Mark Brownb97b6622011-12-04 00:58:06 +00001519
1520 return 0;
1521}
1522
1523static int s3c64xx_spi_runtime_resume(struct device *dev)
1524{
Guenter Roeck9a2a5242012-08-16 20:14:25 -07001525 struct spi_master *master = dev_get_drvdata(dev);
Mark Brownb97b6622011-12-04 00:58:06 +00001526 struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(master);
1527
Thomas Abraham9f667bf2012-10-03 08:30:12 +09001528 clk_prepare_enable(sdd->src_clk);
1529 clk_prepare_enable(sdd->clk);
Mark Brownb97b6622011-12-04 00:58:06 +00001530
1531 return 0;
1532}
1533#endif /* CONFIG_PM_RUNTIME */
1534
Mark Browne25d0bf2011-12-04 00:36:18 +00001535static const struct dev_pm_ops s3c64xx_spi_pm = {
1536 SET_SYSTEM_SLEEP_PM_OPS(s3c64xx_spi_suspend, s3c64xx_spi_resume)
Mark Brownb97b6622011-12-04 00:58:06 +00001537 SET_RUNTIME_PM_OPS(s3c64xx_spi_runtime_suspend,
1538 s3c64xx_spi_runtime_resume, NULL)
Mark Browne25d0bf2011-12-04 00:36:18 +00001539};
1540
Sachin Kamat10ce0472012-08-03 10:08:12 +05301541static struct s3c64xx_spi_port_config s3c2443_spi_port_config = {
Thomas Abrahama5238e32012-07-13 07:15:14 +09001542 .fifo_lvl_mask = { 0x7f },
1543 .rx_lvl_offset = 13,
1544 .tx_st_done = 21,
1545 .high_speed = true,
1546};
1547
Sachin Kamat10ce0472012-08-03 10:08:12 +05301548static struct s3c64xx_spi_port_config s3c6410_spi_port_config = {
Thomas Abrahama5238e32012-07-13 07:15:14 +09001549 .fifo_lvl_mask = { 0x7f, 0x7F },
1550 .rx_lvl_offset = 13,
1551 .tx_st_done = 21,
1552};
1553
Sachin Kamat10ce0472012-08-03 10:08:12 +05301554static struct s3c64xx_spi_port_config s5p64x0_spi_port_config = {
Thomas Abrahama5238e32012-07-13 07:15:14 +09001555 .fifo_lvl_mask = { 0x1ff, 0x7F },
1556 .rx_lvl_offset = 15,
1557 .tx_st_done = 25,
1558};
1559
Sachin Kamat10ce0472012-08-03 10:08:12 +05301560static struct s3c64xx_spi_port_config s5pc100_spi_port_config = {
Thomas Abrahama5238e32012-07-13 07:15:14 +09001561 .fifo_lvl_mask = { 0x7f, 0x7F },
1562 .rx_lvl_offset = 13,
1563 .tx_st_done = 21,
1564 .high_speed = true,
1565};
1566
Sachin Kamat10ce0472012-08-03 10:08:12 +05301567static struct s3c64xx_spi_port_config s5pv210_spi_port_config = {
Thomas Abrahama5238e32012-07-13 07:15:14 +09001568 .fifo_lvl_mask = { 0x1ff, 0x7F },
1569 .rx_lvl_offset = 15,
1570 .tx_st_done = 25,
1571 .high_speed = true,
1572};
1573
Sachin Kamat10ce0472012-08-03 10:08:12 +05301574static struct s3c64xx_spi_port_config exynos4_spi_port_config = {
Thomas Abrahama5238e32012-07-13 07:15:14 +09001575 .fifo_lvl_mask = { 0x1ff, 0x7F, 0x7F },
1576 .rx_lvl_offset = 15,
1577 .tx_st_done = 25,
1578 .high_speed = true,
1579 .clk_from_cmu = true,
1580};
1581
Girish K Sbff82032013-06-21 11:26:13 +05301582static struct s3c64xx_spi_port_config exynos5440_spi_port_config = {
1583 .fifo_lvl_mask = { 0x1ff },
1584 .rx_lvl_offset = 15,
1585 .tx_st_done = 25,
1586 .high_speed = true,
1587 .clk_from_cmu = true,
1588 .quirks = S3C64XX_SPI_QUIRK_POLL,
1589};
1590
Thomas Abrahama5238e32012-07-13 07:15:14 +09001591static struct platform_device_id s3c64xx_spi_driver_ids[] = {
1592 {
1593 .name = "s3c2443-spi",
1594 .driver_data = (kernel_ulong_t)&s3c2443_spi_port_config,
1595 }, {
1596 .name = "s3c6410-spi",
1597 .driver_data = (kernel_ulong_t)&s3c6410_spi_port_config,
1598 }, {
1599 .name = "s5p64x0-spi",
1600 .driver_data = (kernel_ulong_t)&s5p64x0_spi_port_config,
1601 }, {
1602 .name = "s5pc100-spi",
1603 .driver_data = (kernel_ulong_t)&s5pc100_spi_port_config,
1604 }, {
1605 .name = "s5pv210-spi",
1606 .driver_data = (kernel_ulong_t)&s5pv210_spi_port_config,
1607 }, {
1608 .name = "exynos4210-spi",
1609 .driver_data = (kernel_ulong_t)&exynos4_spi_port_config,
1610 },
1611 { },
1612};
1613
Thomas Abraham2b908072012-07-13 07:15:15 +09001614static const struct of_device_id s3c64xx_spi_dt_match[] = {
Mateusz Krawczuka3b924d2013-09-23 11:45:45 +02001615 { .compatible = "samsung,s3c2443-spi",
1616 .data = (void *)&s3c2443_spi_port_config,
1617 },
1618 { .compatible = "samsung,s3c6410-spi",
1619 .data = (void *)&s3c6410_spi_port_config,
1620 },
1621 { .compatible = "samsung,s5pc100-spi",
1622 .data = (void *)&s5pc100_spi_port_config,
1623 },
1624 { .compatible = "samsung,s5pv210-spi",
1625 .data = (void *)&s5pv210_spi_port_config,
1626 },
Thomas Abraham2b908072012-07-13 07:15:15 +09001627 { .compatible = "samsung,exynos4210-spi",
1628 .data = (void *)&exynos4_spi_port_config,
1629 },
Girish K Sbff82032013-06-21 11:26:13 +05301630 { .compatible = "samsung,exynos5440-spi",
1631 .data = (void *)&exynos5440_spi_port_config,
1632 },
Thomas Abraham2b908072012-07-13 07:15:15 +09001633 { },
1634};
1635MODULE_DEVICE_TABLE(of, s3c64xx_spi_dt_match);
Thomas Abraham2b908072012-07-13 07:15:15 +09001636
Jassi Brar230d42d2009-11-30 07:39:42 +00001637static struct platform_driver s3c64xx_spi_driver = {
1638 .driver = {
1639 .name = "s3c64xx-spi",
1640 .owner = THIS_MODULE,
Mark Browne25d0bf2011-12-04 00:36:18 +00001641 .pm = &s3c64xx_spi_pm,
Thomas Abraham2b908072012-07-13 07:15:15 +09001642 .of_match_table = of_match_ptr(s3c64xx_spi_dt_match),
Jassi Brar230d42d2009-11-30 07:39:42 +00001643 },
Lukasz Czerwinski50c959f2013-09-09 16:09:25 +02001644 .probe = s3c64xx_spi_probe,
Jassi Brar230d42d2009-11-30 07:39:42 +00001645 .remove = s3c64xx_spi_remove,
Thomas Abrahama5238e32012-07-13 07:15:14 +09001646 .id_table = s3c64xx_spi_driver_ids,
Jassi Brar230d42d2009-11-30 07:39:42 +00001647};
1648MODULE_ALIAS("platform:s3c64xx-spi");
1649
Lukasz Czerwinski50c959f2013-09-09 16:09:25 +02001650module_platform_driver(s3c64xx_spi_driver);
Jassi Brar230d42d2009-11-30 07:39:42 +00001651
1652MODULE_AUTHOR("Jaswinder Singh <jassi.brar@samsung.com>");
1653MODULE_DESCRIPTION("S3C64XX SPI Controller Driver");
1654MODULE_LICENSE("GPL");