blob: 3d4badb7c79b9e59a7f16eeb6c0a3b8c30166fb9 [file] [log] [blame]
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001/*
2 * Driver for OHCI 1394 controllers
Kristian Høgsberged568912006-12-19 19:58:35 -05003 *
Kristian Høgsberged568912006-12-19 19:58:35 -05004 * Copyright (C) 2003-2006 Kristian Hoegsberg <krh@bitplanet.net>
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software Foundation,
18 * Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
19 */
20
Stefan Richtere524f6162007-08-20 21:58:30 +020021#include <linux/compiler.h>
Kristian Høgsberged568912006-12-19 19:58:35 -050022#include <linux/delay.h>
Stefan Richtere8ca9702009-06-04 21:09:38 +020023#include <linux/device.h>
Andrew Mortoncf3e72f2006-12-27 14:36:37 -080024#include <linux/dma-mapping.h>
Stefan Richter77c9a5d2009-06-05 16:26:18 +020025#include <linux/firewire.h>
Stefan Richtere8ca9702009-06-04 21:09:38 +020026#include <linux/firewire-constants.h>
Stefan Richterc26f0232007-08-20 21:40:30 +020027#include <linux/gfp.h>
Stefan Richtera7fb60d2007-08-20 21:41:22 +020028#include <linux/init.h>
29#include <linux/interrupt.h>
Stefan Richtere8ca9702009-06-04 21:09:38 +020030#include <linux/io.h>
Stefan Richtera7fb60d2007-08-20 21:41:22 +020031#include <linux/kernel.h>
Stefan Richtere8ca9702009-06-04 21:09:38 +020032#include <linux/list.h>
Al Virofaa2fb42007-05-15 20:36:10 +010033#include <linux/mm.h>
Stefan Richtera7fb60d2007-08-20 21:41:22 +020034#include <linux/module.h>
Stefan Richterad3c0fe2008-03-20 22:04:36 +010035#include <linux/moduleparam.h>
Stefan Richtera7fb60d2007-08-20 21:41:22 +020036#include <linux/pci.h>
Stefan Richterfc383792009-08-28 13:25:15 +020037#include <linux/pci_ids.h>
Stefan Richterc26f0232007-08-20 21:40:30 +020038#include <linux/spinlock.h>
Stefan Richtere8ca9702009-06-04 21:09:38 +020039#include <linux/string.h>
Andrew Mortoncf3e72f2006-12-27 14:36:37 -080040
Stefan Richtere8ca9702009-06-04 21:09:38 +020041#include <asm/byteorder.h>
Stefan Richterc26f0232007-08-20 21:40:30 +020042#include <asm/page.h>
Stefan Richteree71c2f2007-08-25 14:08:19 +020043#include <asm/system.h>
Kristian Høgsberged568912006-12-19 19:58:35 -050044
Stefan Richterea8d0062008-03-01 02:42:56 +010045#ifdef CONFIG_PPC_PMAC
46#include <asm/pmac_feature.h>
47#endif
48
Stefan Richter77c9a5d2009-06-05 16:26:18 +020049#include "core.h"
50#include "ohci.h"
Kristian Høgsberged568912006-12-19 19:58:35 -050051
Kristian Høgsberga77754a2007-05-07 20:33:35 -040052#define DESCRIPTOR_OUTPUT_MORE 0
53#define DESCRIPTOR_OUTPUT_LAST (1 << 12)
54#define DESCRIPTOR_INPUT_MORE (2 << 12)
55#define DESCRIPTOR_INPUT_LAST (3 << 12)
56#define DESCRIPTOR_STATUS (1 << 11)
57#define DESCRIPTOR_KEY_IMMEDIATE (2 << 8)
58#define DESCRIPTOR_PING (1 << 7)
59#define DESCRIPTOR_YY (1 << 6)
60#define DESCRIPTOR_NO_IRQ (0 << 4)
61#define DESCRIPTOR_IRQ_ERROR (1 << 4)
62#define DESCRIPTOR_IRQ_ALWAYS (3 << 4)
63#define DESCRIPTOR_BRANCH_ALWAYS (3 << 2)
64#define DESCRIPTOR_WAIT (3 << 0)
Kristian Høgsberged568912006-12-19 19:58:35 -050065
66struct descriptor {
67 __le16 req_count;
68 __le16 control;
69 __le32 data_address;
70 __le32 branch_address;
71 __le16 res_count;
72 __le16 transfer_status;
73} __attribute__((aligned(16)));
74
Kristian Høgsberga77754a2007-05-07 20:33:35 -040075#define CONTROL_SET(regs) (regs)
76#define CONTROL_CLEAR(regs) ((regs) + 4)
77#define COMMAND_PTR(regs) ((regs) + 12)
78#define CONTEXT_MATCH(regs) ((regs) + 16)
Kristian Høgsberg72e318e2007-02-06 14:49:31 -050079
Kristian Høgsberg32b46092007-02-06 14:49:30 -050080struct ar_buffer {
81 struct descriptor descriptor;
82 struct ar_buffer *next;
83 __le32 data[0];
84};
85
Kristian Høgsberged568912006-12-19 19:58:35 -050086struct ar_context {
87 struct fw_ohci *ohci;
Kristian Høgsberg32b46092007-02-06 14:49:30 -050088 struct ar_buffer *current_buffer;
89 struct ar_buffer *last_buffer;
90 void *pointer;
Kristian Høgsberg72e318e2007-02-06 14:49:31 -050091 u32 regs;
Kristian Høgsberged568912006-12-19 19:58:35 -050092 struct tasklet_struct tasklet;
93};
94
Kristian Høgsberg30200732007-02-16 17:34:39 -050095struct context;
96
97typedef int (*descriptor_callback_t)(struct context *ctx,
98 struct descriptor *d,
99 struct descriptor *last);
David Moorefe5ca632008-01-06 17:21:41 -0500100
101/*
102 * A buffer that contains a block of DMA-able coherent memory used for
103 * storing a portion of a DMA descriptor program.
104 */
105struct descriptor_buffer {
106 struct list_head list;
107 dma_addr_t buffer_bus;
108 size_t buffer_size;
109 size_t used;
110 struct descriptor buffer[0];
111};
112
Kristian Høgsberg30200732007-02-16 17:34:39 -0500113struct context {
Stefan Richter373b2ed2007-03-04 14:45:18 +0100114 struct fw_ohci *ohci;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500115 u32 regs;
David Moorefe5ca632008-01-06 17:21:41 -0500116 int total_allocation;
Stefan Richter373b2ed2007-03-04 14:45:18 +0100117
David Moorefe5ca632008-01-06 17:21:41 -0500118 /*
119 * List of page-sized buffers for storing DMA descriptors.
120 * Head of list contains buffers in use and tail of list contains
121 * free buffers.
122 */
123 struct list_head buffer_list;
124
125 /*
126 * Pointer to a buffer inside buffer_list that contains the tail
127 * end of the current DMA program.
128 */
129 struct descriptor_buffer *buffer_tail;
130
131 /*
132 * The descriptor containing the branch address of the first
133 * descriptor that has not yet been filled by the device.
134 */
135 struct descriptor *last;
136
137 /*
138 * The last descriptor in the DMA program. It contains the branch
139 * address that must be updated upon appending a new descriptor.
140 */
141 struct descriptor *prev;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500142
143 descriptor_callback_t callback;
144
Stefan Richter373b2ed2007-03-04 14:45:18 +0100145 struct tasklet_struct tasklet;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500146};
Kristian Høgsberg30200732007-02-16 17:34:39 -0500147
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400148#define IT_HEADER_SY(v) ((v) << 0)
149#define IT_HEADER_TCODE(v) ((v) << 4)
150#define IT_HEADER_CHANNEL(v) ((v) << 8)
151#define IT_HEADER_TAG(v) ((v) << 14)
152#define IT_HEADER_SPEED(v) ((v) << 16)
153#define IT_HEADER_DATA_LENGTH(v) ((v) << 16)
Kristian Høgsberged568912006-12-19 19:58:35 -0500154
155struct iso_context {
156 struct fw_iso_context base;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500157 struct context context;
David Moore0642b652007-12-19 03:09:18 -0500158 int excess_bytes;
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -0500159 void *header;
160 size_t header_length;
Kristian Høgsberged568912006-12-19 19:58:35 -0500161};
162
163#define CONFIG_ROM_SIZE 1024
164
165struct fw_ohci {
166 struct fw_card card;
167
168 __iomem char *registers;
Kristian Høgsberge636fe22007-01-26 00:38:04 -0500169 int node_id;
Kristian Høgsberged568912006-12-19 19:58:35 -0500170 int generation;
Stefan Richtere09770d2008-03-11 02:23:29 +0100171 int request_generation; /* for timestamping incoming requests */
Stefan Richter4a635592010-02-21 17:58:01 +0100172 unsigned quirks;
Clemens Ladischa48777e2010-06-10 08:33:07 +0200173 u32 bus_time;
Kristian Høgsberged568912006-12-19 19:58:35 -0500174
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400175 /*
176 * Spinlock for accessing fw_ohci data. Never call out of
177 * this driver with this lock held.
178 */
Kristian Høgsberged568912006-12-19 19:58:35 -0500179 spinlock_t lock;
Kristian Høgsberged568912006-12-19 19:58:35 -0500180
181 struct ar_context ar_request_ctx;
182 struct ar_context ar_response_ctx;
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500183 struct context at_request_ctx;
184 struct context at_response_ctx;
Kristian Høgsberged568912006-12-19 19:58:35 -0500185
186 u32 it_context_mask;
187 struct iso_context *it_context_list;
Stefan Richter4817ed22008-12-21 16:39:46 +0100188 u64 ir_context_channels;
Kristian Høgsberged568912006-12-19 19:58:35 -0500189 u32 ir_context_mask;
190 struct iso_context *ir_context_list;
Stefan Richterecb1cf92010-02-21 17:57:32 +0100191
192 __be32 *config_rom;
193 dma_addr_t config_rom_bus;
194 __be32 *next_config_rom;
195 dma_addr_t next_config_rom_bus;
196 __be32 next_header;
197
198 __le32 *self_id_cpu;
199 dma_addr_t self_id_bus;
200 struct tasklet_struct bus_reset_tasklet;
201
202 u32 self_id_buffer[512];
Kristian Høgsberged568912006-12-19 19:58:35 -0500203};
204
Adrian Bunk95688e92007-01-22 19:17:37 +0100205static inline struct fw_ohci *fw_ohci(struct fw_card *card)
Kristian Høgsberged568912006-12-19 19:58:35 -0500206{
207 return container_of(card, struct fw_ohci, card);
208}
209
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -0500210#define IT_CONTEXT_CYCLE_MATCH_ENABLE 0x80000000
211#define IR_CONTEXT_BUFFER_FILL 0x80000000
212#define IR_CONTEXT_ISOCH_HEADER 0x40000000
213#define IR_CONTEXT_CYCLE_MATCH_ENABLE 0x20000000
214#define IR_CONTEXT_MULTI_CHANNEL_MODE 0x10000000
215#define IR_CONTEXT_DUAL_BUFFER_MODE 0x08000000
Kristian Høgsberged568912006-12-19 19:58:35 -0500216
217#define CONTEXT_RUN 0x8000
218#define CONTEXT_WAKE 0x1000
219#define CONTEXT_DEAD 0x0800
220#define CONTEXT_ACTIVE 0x0400
221
Stefan Richter8b7b6af2009-01-20 19:10:58 +0100222#define OHCI1394_MAX_AT_REQ_RETRIES 0xf
Kristian Høgsberged568912006-12-19 19:58:35 -0500223#define OHCI1394_MAX_AT_RESP_RETRIES 0x2
224#define OHCI1394_MAX_PHYS_RESP_RETRIES 0x8
225
Kristian Høgsberged568912006-12-19 19:58:35 -0500226#define OHCI1394_REGISTER_SIZE 0x800
227#define OHCI_LOOP_COUNT 500
228#define OHCI1394_PCI_HCI_Control 0x40
229#define SELF_ID_BUF_SIZE 0x800
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500230#define OHCI_TCODE_PHY_PACKET 0x0e
Kristian Høgsberge364cf42007-02-16 17:34:49 -0500231#define OHCI_VERSION_1_1 0x010010
Kristian Høgsberg0edeefd2007-01-26 00:38:49 -0500232
Kristian Høgsberged568912006-12-19 19:58:35 -0500233static char ohci_driver_name[] = KBUILD_MODNAME;
234
Clemens Ladisch262444e2010-06-05 12:31:25 +0200235#define PCI_DEVICE_ID_JMICRON_JMB38X_FW 0x2380
Clemens Ladisch8301b912010-03-17 11:07:55 +0100236#define PCI_DEVICE_ID_TI_TSB12LV22 0x8009
237
Stefan Richter4a635592010-02-21 17:58:01 +0100238#define QUIRK_CYCLE_TIMER 1
239#define QUIRK_RESET_PACKET 2
240#define QUIRK_BE_HEADERS 4
Clemens Ladisch925e7a62010-04-04 15:19:54 +0200241#define QUIRK_NO_1394A 8
Clemens Ladisch262444e2010-06-05 12:31:25 +0200242#define QUIRK_NO_MSI 16
Stefan Richter4a635592010-02-21 17:58:01 +0100243
244/* In case of multiple matches in ohci_quirks[], only the first one is used. */
245static const struct {
246 unsigned short vendor, device, flags;
247} ohci_quirks[] = {
Clemens Ladisch8301b912010-03-17 11:07:55 +0100248 {PCI_VENDOR_ID_TI, PCI_DEVICE_ID_TI_TSB12LV22, QUIRK_CYCLE_TIMER |
Clemens Ladisch925e7a62010-04-04 15:19:54 +0200249 QUIRK_RESET_PACKET |
250 QUIRK_NO_1394A},
Stefan Richter4a635592010-02-21 17:58:01 +0100251 {PCI_VENDOR_ID_TI, PCI_ANY_ID, QUIRK_RESET_PACKET},
252 {PCI_VENDOR_ID_AL, PCI_ANY_ID, QUIRK_CYCLE_TIMER},
Clemens Ladisch262444e2010-06-05 12:31:25 +0200253 {PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB38X_FW, QUIRK_NO_MSI},
Stefan Richter4a635592010-02-21 17:58:01 +0100254 {PCI_VENDOR_ID_NEC, PCI_ANY_ID, QUIRK_CYCLE_TIMER},
255 {PCI_VENDOR_ID_VIA, PCI_ANY_ID, QUIRK_CYCLE_TIMER},
256 {PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_FW, QUIRK_BE_HEADERS},
257};
258
Stefan Richter3e9cc2f2010-02-21 17:58:29 +0100259/* This overrides anything that was found in ohci_quirks[]. */
260static int param_quirks;
261module_param_named(quirks, param_quirks, int, 0644);
262MODULE_PARM_DESC(quirks, "Chip quirks (default = 0"
263 ", nonatomic cycle timer = " __stringify(QUIRK_CYCLE_TIMER)
264 ", reset packet generation = " __stringify(QUIRK_RESET_PACKET)
265 ", AR/selfID endianess = " __stringify(QUIRK_BE_HEADERS)
Clemens Ladisch925e7a62010-04-04 15:19:54 +0200266 ", no 1394a enhancements = " __stringify(QUIRK_NO_1394A)
Clemens Ladisch262444e2010-06-05 12:31:25 +0200267 ", disable MSI = " __stringify(QUIRK_NO_MSI)
Stefan Richter3e9cc2f2010-02-21 17:58:29 +0100268 ")");
269
Stefan Richtera007bb82008-04-07 22:33:35 +0200270#define OHCI_PARAM_DEBUG_AT_AR 1
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100271#define OHCI_PARAM_DEBUG_SELFIDS 2
Stefan Richtera007bb82008-04-07 22:33:35 +0200272#define OHCI_PARAM_DEBUG_IRQS 4
273#define OHCI_PARAM_DEBUG_BUSRESETS 8 /* only effective before chip init */
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100274
Stefan Richter5da3dac2010-04-02 14:05:02 +0200275#ifdef CONFIG_FIREWIRE_OHCI_DEBUG
276
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100277static int param_debug;
278module_param_named(debug, param_debug, int, 0644);
279MODULE_PARM_DESC(debug, "Verbose logging (default = 0"
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100280 ", AT/AR events = " __stringify(OHCI_PARAM_DEBUG_AT_AR)
Stefan Richtera007bb82008-04-07 22:33:35 +0200281 ", self-IDs = " __stringify(OHCI_PARAM_DEBUG_SELFIDS)
282 ", IRQs = " __stringify(OHCI_PARAM_DEBUG_IRQS)
283 ", busReset events = " __stringify(OHCI_PARAM_DEBUG_BUSRESETS)
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100284 ", or a combination, or all = -1)");
285
286static void log_irqs(u32 evt)
287{
Stefan Richtera007bb82008-04-07 22:33:35 +0200288 if (likely(!(param_debug &
289 (OHCI_PARAM_DEBUG_IRQS | OHCI_PARAM_DEBUG_BUSRESETS))))
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100290 return;
291
Stefan Richtera007bb82008-04-07 22:33:35 +0200292 if (!(param_debug & OHCI_PARAM_DEBUG_IRQS) &&
293 !(evt & OHCI1394_busReset))
294 return;
295
Clemens Ladischa48777e2010-06-10 08:33:07 +0200296 fw_notify("IRQ %08x%s%s%s%s%s%s%s%s%s%s%s%s%s%s\n", evt,
Stefan Richter161b96e2008-06-14 14:23:43 +0200297 evt & OHCI1394_selfIDComplete ? " selfID" : "",
298 evt & OHCI1394_RQPkt ? " AR_req" : "",
299 evt & OHCI1394_RSPkt ? " AR_resp" : "",
300 evt & OHCI1394_reqTxComplete ? " AT_req" : "",
301 evt & OHCI1394_respTxComplete ? " AT_resp" : "",
302 evt & OHCI1394_isochRx ? " IR" : "",
303 evt & OHCI1394_isochTx ? " IT" : "",
304 evt & OHCI1394_postedWriteErr ? " postedWriteErr" : "",
305 evt & OHCI1394_cycleTooLong ? " cycleTooLong" : "",
Clemens Ladischa48777e2010-06-10 08:33:07 +0200306 evt & OHCI1394_cycle64Seconds ? " cycle64Seconds" : "",
Jay Fenlason5ed1f322009-11-17 12:29:17 -0500307 evt & OHCI1394_cycleInconsistent ? " cycleInconsistent" : "",
Stefan Richter161b96e2008-06-14 14:23:43 +0200308 evt & OHCI1394_regAccessFail ? " regAccessFail" : "",
309 evt & OHCI1394_busReset ? " busReset" : "",
310 evt & ~(OHCI1394_selfIDComplete | OHCI1394_RQPkt |
311 OHCI1394_RSPkt | OHCI1394_reqTxComplete |
312 OHCI1394_respTxComplete | OHCI1394_isochRx |
313 OHCI1394_isochTx | OHCI1394_postedWriteErr |
Clemens Ladischa48777e2010-06-10 08:33:07 +0200314 OHCI1394_cycleTooLong | OHCI1394_cycle64Seconds |
315 OHCI1394_cycleInconsistent |
Stefan Richter161b96e2008-06-14 14:23:43 +0200316 OHCI1394_regAccessFail | OHCI1394_busReset)
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100317 ? " ?" : "");
318}
319
320static const char *speed[] = {
321 [0] = "S100", [1] = "S200", [2] = "S400", [3] = "beta",
322};
323static const char *power[] = {
324 [0] = "+0W", [1] = "+15W", [2] = "+30W", [3] = "+45W",
325 [4] = "-3W", [5] = " ?W", [6] = "-3..-6W", [7] = "-3..-10W",
326};
327static const char port[] = { '.', '-', 'p', 'c', };
328
329static char _p(u32 *s, int shift)
330{
331 return port[*s >> shift & 3];
332}
333
Stefan Richter08ddb2f2008-04-11 00:51:15 +0200334static void log_selfids(int node_id, int generation, int self_id_count, u32 *s)
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100335{
336 if (likely(!(param_debug & OHCI_PARAM_DEBUG_SELFIDS)))
337 return;
338
Stefan Richter161b96e2008-06-14 14:23:43 +0200339 fw_notify("%d selfIDs, generation %d, local node ID %04x\n",
340 self_id_count, generation, node_id);
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100341
342 for (; self_id_count--; ++s)
343 if ((*s & 1 << 23) == 0)
Stefan Richter161b96e2008-06-14 14:23:43 +0200344 fw_notify("selfID 0: %08x, phy %d [%c%c%c] "
345 "%s gc=%d %s %s%s%s\n",
346 *s, *s >> 24 & 63, _p(s, 6), _p(s, 4), _p(s, 2),
347 speed[*s >> 14 & 3], *s >> 16 & 63,
348 power[*s >> 8 & 7], *s >> 22 & 1 ? "L" : "",
349 *s >> 11 & 1 ? "c" : "", *s & 2 ? "i" : "");
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100350 else
Stefan Richter161b96e2008-06-14 14:23:43 +0200351 fw_notify("selfID n: %08x, phy %d [%c%c%c%c%c%c%c%c]\n",
352 *s, *s >> 24 & 63,
353 _p(s, 16), _p(s, 14), _p(s, 12), _p(s, 10),
354 _p(s, 8), _p(s, 6), _p(s, 4), _p(s, 2));
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100355}
356
357static const char *evts[] = {
358 [0x00] = "evt_no_status", [0x01] = "-reserved-",
359 [0x02] = "evt_long_packet", [0x03] = "evt_missing_ack",
360 [0x04] = "evt_underrun", [0x05] = "evt_overrun",
361 [0x06] = "evt_descriptor_read", [0x07] = "evt_data_read",
362 [0x08] = "evt_data_write", [0x09] = "evt_bus_reset",
363 [0x0a] = "evt_timeout", [0x0b] = "evt_tcode_err",
364 [0x0c] = "-reserved-", [0x0d] = "-reserved-",
365 [0x0e] = "evt_unknown", [0x0f] = "evt_flushed",
366 [0x10] = "-reserved-", [0x11] = "ack_complete",
367 [0x12] = "ack_pending ", [0x13] = "-reserved-",
368 [0x14] = "ack_busy_X", [0x15] = "ack_busy_A",
369 [0x16] = "ack_busy_B", [0x17] = "-reserved-",
370 [0x18] = "-reserved-", [0x19] = "-reserved-",
371 [0x1a] = "-reserved-", [0x1b] = "ack_tardy",
372 [0x1c] = "-reserved-", [0x1d] = "ack_data_error",
373 [0x1e] = "ack_type_error", [0x1f] = "-reserved-",
374 [0x20] = "pending/cancelled",
375};
376static const char *tcodes[] = {
377 [0x0] = "QW req", [0x1] = "BW req",
378 [0x2] = "W resp", [0x3] = "-reserved-",
379 [0x4] = "QR req", [0x5] = "BR req",
380 [0x6] = "QR resp", [0x7] = "BR resp",
381 [0x8] = "cycle start", [0x9] = "Lk req",
382 [0xa] = "async stream packet", [0xb] = "Lk resp",
383 [0xc] = "-reserved-", [0xd] = "-reserved-",
384 [0xe] = "link internal", [0xf] = "-reserved-",
385};
386static const char *phys[] = {
387 [0x0] = "phy config packet", [0x1] = "link-on packet",
388 [0x2] = "self-id packet", [0x3] = "-reserved-",
389};
390
391static void log_ar_at_event(char dir, int speed, u32 *header, int evt)
392{
393 int tcode = header[0] >> 4 & 0xf;
394 char specific[12];
395
396 if (likely(!(param_debug & OHCI_PARAM_DEBUG_AT_AR)))
397 return;
398
399 if (unlikely(evt >= ARRAY_SIZE(evts)))
400 evt = 0x1f;
401
Stefan Richter08ddb2f2008-04-11 00:51:15 +0200402 if (evt == OHCI1394_evt_bus_reset) {
Stefan Richter161b96e2008-06-14 14:23:43 +0200403 fw_notify("A%c evt_bus_reset, generation %d\n",
404 dir, (header[2] >> 16) & 0xff);
Stefan Richter08ddb2f2008-04-11 00:51:15 +0200405 return;
406 }
407
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100408 if (header[0] == ~header[1]) {
Stefan Richter161b96e2008-06-14 14:23:43 +0200409 fw_notify("A%c %s, %s, %08x\n",
410 dir, evts[evt], phys[header[0] >> 30 & 0x3], header[0]);
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100411 return;
412 }
413
414 switch (tcode) {
415 case 0x0: case 0x6: case 0x8:
416 snprintf(specific, sizeof(specific), " = %08x",
417 be32_to_cpu((__force __be32)header[3]));
418 break;
419 case 0x1: case 0x5: case 0x7: case 0x9: case 0xb:
420 snprintf(specific, sizeof(specific), " %x,%x",
421 header[3] >> 16, header[3] & 0xffff);
422 break;
423 default:
424 specific[0] = '\0';
425 }
426
427 switch (tcode) {
428 case 0xe: case 0xa:
Stefan Richter161b96e2008-06-14 14:23:43 +0200429 fw_notify("A%c %s, %s\n", dir, evts[evt], tcodes[tcode]);
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100430 break;
431 case 0x0: case 0x1: case 0x4: case 0x5: case 0x9:
Stefan Richter161b96e2008-06-14 14:23:43 +0200432 fw_notify("A%c spd %x tl %02x, "
433 "%04x -> %04x, %s, "
434 "%s, %04x%08x%s\n",
435 dir, speed, header[0] >> 10 & 0x3f,
436 header[1] >> 16, header[0] >> 16, evts[evt],
437 tcodes[tcode], header[1] & 0xffff, header[2], specific);
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100438 break;
439 default:
Stefan Richter161b96e2008-06-14 14:23:43 +0200440 fw_notify("A%c spd %x tl %02x, "
441 "%04x -> %04x, %s, "
442 "%s%s\n",
443 dir, speed, header[0] >> 10 & 0x3f,
444 header[1] >> 16, header[0] >> 16, evts[evt],
445 tcodes[tcode], specific);
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100446 }
447}
448
449#else
450
Stefan Richter5da3dac2010-04-02 14:05:02 +0200451#define param_debug 0
452static inline void log_irqs(u32 evt) {}
453static inline void log_selfids(int node_id, int generation, int self_id_count, u32 *s) {}
454static inline void log_ar_at_event(char dir, int speed, u32 *header, int evt) {}
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100455
456#endif /* CONFIG_FIREWIRE_OHCI_DEBUG */
457
Adrian Bunk95688e92007-01-22 19:17:37 +0100458static inline void reg_write(const struct fw_ohci *ohci, int offset, u32 data)
Kristian Høgsberged568912006-12-19 19:58:35 -0500459{
460 writel(data, ohci->registers + offset);
461}
462
Adrian Bunk95688e92007-01-22 19:17:37 +0100463static inline u32 reg_read(const struct fw_ohci *ohci, int offset)
Kristian Høgsberged568912006-12-19 19:58:35 -0500464{
465 return readl(ohci->registers + offset);
466}
467
Adrian Bunk95688e92007-01-22 19:17:37 +0100468static inline void flush_writes(const struct fw_ohci *ohci)
Kristian Høgsberged568912006-12-19 19:58:35 -0500469{
470 /* Do a dummy read to flush writes. */
471 reg_read(ohci, OHCI1394_Version);
472}
473
Stefan Richter35d999b2010-04-10 16:04:56 +0200474static int read_phy_reg(struct fw_ohci *ohci, int addr)
Kristian Høgsberged568912006-12-19 19:58:35 -0500475{
Clemens Ladisch4a96b4f2010-04-04 15:19:52 +0200476 u32 val;
Stefan Richter35d999b2010-04-10 16:04:56 +0200477 int i;
Kristian Høgsberged568912006-12-19 19:58:35 -0500478
479 reg_write(ohci, OHCI1394_PhyControl, OHCI1394_PhyControl_Read(addr));
Clemens Ladisch153e3972010-06-10 08:22:07 +0200480 for (i = 0; i < 3 + 100; i++) {
Stefan Richter35d999b2010-04-10 16:04:56 +0200481 val = reg_read(ohci, OHCI1394_PhyControl);
482 if (val & OHCI1394_PhyControl_ReadDone)
483 return OHCI1394_PhyControl_ReadData(val);
484
Clemens Ladisch153e3972010-06-10 08:22:07 +0200485 /*
486 * Try a few times without waiting. Sleeping is necessary
487 * only when the link/PHY interface is busy.
488 */
489 if (i >= 3)
490 msleep(1);
Kristian Høgsberged568912006-12-19 19:58:35 -0500491 }
Stefan Richter35d999b2010-04-10 16:04:56 +0200492 fw_error("failed to read phy reg\n");
Kristian Høgsberged568912006-12-19 19:58:35 -0500493
Stefan Richter35d999b2010-04-10 16:04:56 +0200494 return -EBUSY;
495}
Clemens Ladisch4a96b4f2010-04-04 15:19:52 +0200496
Stefan Richter35d999b2010-04-10 16:04:56 +0200497static int write_phy_reg(const struct fw_ohci *ohci, int addr, u32 val)
498{
499 int i;
500
501 reg_write(ohci, OHCI1394_PhyControl,
502 OHCI1394_PhyControl_Write(addr, val));
Clemens Ladisch153e3972010-06-10 08:22:07 +0200503 for (i = 0; i < 3 + 100; i++) {
Stefan Richter35d999b2010-04-10 16:04:56 +0200504 val = reg_read(ohci, OHCI1394_PhyControl);
505 if (!(val & OHCI1394_PhyControl_WritePending))
506 return 0;
507
Clemens Ladisch153e3972010-06-10 08:22:07 +0200508 if (i >= 3)
509 msleep(1);
Stefan Richter35d999b2010-04-10 16:04:56 +0200510 }
511 fw_error("failed to write phy reg\n");
512
513 return -EBUSY;
Clemens Ladisch4a96b4f2010-04-04 15:19:52 +0200514}
515
516static int ohci_update_phy_reg(struct fw_card *card, int addr,
517 int clear_bits, int set_bits)
518{
519 struct fw_ohci *ohci = fw_ohci(card);
Stefan Richter35d999b2010-04-10 16:04:56 +0200520 int ret;
Clemens Ladisch4a96b4f2010-04-04 15:19:52 +0200521
Stefan Richter35d999b2010-04-10 16:04:56 +0200522 ret = read_phy_reg(ohci, addr);
523 if (ret < 0)
524 return ret;
Clemens Ladisch4a96b4f2010-04-04 15:19:52 +0200525
Clemens Ladische7014da2010-04-01 16:40:18 +0200526 /*
527 * The interrupt status bits are cleared by writing a one bit.
528 * Avoid clearing them unless explicitly requested in set_bits.
529 */
530 if (addr == 5)
531 clear_bits |= PHY_INT_STATUS_BITS;
532
Stefan Richter35d999b2010-04-10 16:04:56 +0200533 return write_phy_reg(ohci, addr, (ret & ~clear_bits) | set_bits);
Kristian Høgsberged568912006-12-19 19:58:35 -0500534}
535
Stefan Richter35d999b2010-04-10 16:04:56 +0200536static int read_paged_phy_reg(struct fw_ohci *ohci, int page, int addr)
Clemens Ladisch925e7a62010-04-04 15:19:54 +0200537{
Stefan Richter35d999b2010-04-10 16:04:56 +0200538 int ret;
Clemens Ladisch925e7a62010-04-04 15:19:54 +0200539
Stefan Richter35d999b2010-04-10 16:04:56 +0200540 ret = ohci_update_phy_reg(&ohci->card, 7, PHY_PAGE_SELECT, page << 5);
541 if (ret < 0)
542 return ret;
Clemens Ladisch925e7a62010-04-04 15:19:54 +0200543
Stefan Richter35d999b2010-04-10 16:04:56 +0200544 return read_phy_reg(ohci, addr);
Clemens Ladisch925e7a62010-04-04 15:19:54 +0200545}
546
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500547static int ar_context_add_page(struct ar_context *ctx)
Kristian Høgsberged568912006-12-19 19:58:35 -0500548{
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500549 struct device *dev = ctx->ohci->card.device;
550 struct ar_buffer *ab;
Stefan Richterf5101d582008-03-14 00:27:49 +0100551 dma_addr_t uninitialized_var(ab_bus);
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500552 size_t offset;
553
Jarod Wilsonbde17092008-03-12 17:43:26 -0400554 ab = dma_alloc_coherent(dev, PAGE_SIZE, &ab_bus, GFP_ATOMIC);
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500555 if (ab == NULL)
556 return -ENOMEM;
557
Jay Fenlasona55709b2008-10-22 15:59:42 -0400558 ab->next = NULL;
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -0400559 memset(&ab->descriptor, 0, sizeof(ab->descriptor));
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400560 ab->descriptor.control = cpu_to_le16(DESCRIPTOR_INPUT_MORE |
561 DESCRIPTOR_STATUS |
562 DESCRIPTOR_BRANCH_ALWAYS);
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500563 offset = offsetof(struct ar_buffer, data);
564 ab->descriptor.req_count = cpu_to_le16(PAGE_SIZE - offset);
565 ab->descriptor.data_address = cpu_to_le32(ab_bus + offset);
566 ab->descriptor.res_count = cpu_to_le16(PAGE_SIZE - offset);
567 ab->descriptor.branch_address = 0;
568
Kristian Høgsbergec839e42007-05-22 18:55:48 -0400569 ctx->last_buffer->descriptor.branch_address = cpu_to_le32(ab_bus | 1);
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500570 ctx->last_buffer->next = ab;
571 ctx->last_buffer = ab;
572
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400573 reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_WAKE);
Kristian Høgsberged568912006-12-19 19:58:35 -0500574 flush_writes(ctx->ohci);
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500575
576 return 0;
Kristian Høgsberged568912006-12-19 19:58:35 -0500577}
578
Jay Fenlasona55709b2008-10-22 15:59:42 -0400579static void ar_context_release(struct ar_context *ctx)
580{
581 struct ar_buffer *ab, *ab_next;
582 size_t offset;
583 dma_addr_t ab_bus;
584
585 for (ab = ctx->current_buffer; ab; ab = ab_next) {
586 ab_next = ab->next;
587 offset = offsetof(struct ar_buffer, data);
588 ab_bus = le32_to_cpu(ab->descriptor.data_address) - offset;
589 dma_free_coherent(ctx->ohci->card.device, PAGE_SIZE,
590 ab, ab_bus);
591 }
592}
593
Stefan Richter11bf20a2008-03-01 02:47:15 +0100594#if defined(CONFIG_PPC_PMAC) && defined(CONFIG_PPC32)
595#define cond_le32_to_cpu(v) \
Stefan Richter4a635592010-02-21 17:58:01 +0100596 (ohci->quirks & QUIRK_BE_HEADERS ? (__force __u32)(v) : le32_to_cpu(v))
Stefan Richter11bf20a2008-03-01 02:47:15 +0100597#else
598#define cond_le32_to_cpu(v) le32_to_cpu(v)
599#endif
600
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500601static __le32 *handle_ar_packet(struct ar_context *ctx, __le32 *buffer)
Kristian Høgsberged568912006-12-19 19:58:35 -0500602{
Kristian Høgsberged568912006-12-19 19:58:35 -0500603 struct fw_ohci *ohci = ctx->ohci;
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500604 struct fw_packet p;
605 u32 status, length, tcode;
Stefan Richter43286562008-03-11 21:22:26 +0100606 int evt;
Kristian Høgsberg0edeefd2007-01-26 00:38:49 -0500607
Stefan Richter11bf20a2008-03-01 02:47:15 +0100608 p.header[0] = cond_le32_to_cpu(buffer[0]);
609 p.header[1] = cond_le32_to_cpu(buffer[1]);
610 p.header[2] = cond_le32_to_cpu(buffer[2]);
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500611
612 tcode = (p.header[0] >> 4) & 0x0f;
613 switch (tcode) {
614 case TCODE_WRITE_QUADLET_REQUEST:
615 case TCODE_READ_QUADLET_RESPONSE:
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500616 p.header[3] = (__force __u32) buffer[3];
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500617 p.header_length = 16;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500618 p.payload_length = 0;
619 break;
620
621 case TCODE_READ_BLOCK_REQUEST :
Stefan Richter11bf20a2008-03-01 02:47:15 +0100622 p.header[3] = cond_le32_to_cpu(buffer[3]);
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500623 p.header_length = 16;
624 p.payload_length = 0;
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500625 break;
626
627 case TCODE_WRITE_BLOCK_REQUEST:
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500628 case TCODE_READ_BLOCK_RESPONSE:
629 case TCODE_LOCK_REQUEST:
630 case TCODE_LOCK_RESPONSE:
Stefan Richter11bf20a2008-03-01 02:47:15 +0100631 p.header[3] = cond_le32_to_cpu(buffer[3]);
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500632 p.header_length = 16;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500633 p.payload_length = p.header[3] >> 16;
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500634 break;
635
636 case TCODE_WRITE_RESPONSE:
637 case TCODE_READ_QUADLET_REQUEST:
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500638 case OHCI_TCODE_PHY_PACKET:
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500639 p.header_length = 12;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500640 p.payload_length = 0;
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500641 break;
Stefan Richterccff9622008-05-31 19:36:06 +0200642
643 default:
644 /* FIXME: Stop context, discard everything, and restart? */
645 p.header_length = 0;
646 p.payload_length = 0;
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500647 }
648
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500649 p.payload = (void *) buffer + p.header_length;
650
651 /* FIXME: What to do about evt_* errors? */
652 length = (p.header_length + p.payload_length + 3) / 4;
Stefan Richter11bf20a2008-03-01 02:47:15 +0100653 status = cond_le32_to_cpu(buffer[length]);
Stefan Richter43286562008-03-11 21:22:26 +0100654 evt = (status >> 16) & 0x1f;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500655
Stefan Richter43286562008-03-11 21:22:26 +0100656 p.ack = evt - 16;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500657 p.speed = (status >> 21) & 0x7;
658 p.timestamp = status & 0xffff;
659 p.generation = ohci->request_generation;
Kristian Høgsberged568912006-12-19 19:58:35 -0500660
Stefan Richter43286562008-03-11 21:22:26 +0100661 log_ar_at_event('R', p.speed, p.header, evt);
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100662
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400663 /*
664 * The OHCI bus reset handler synthesizes a phy packet with
Kristian Høgsberged568912006-12-19 19:58:35 -0500665 * the new generation number when a bus reset happens (see
666 * section 8.4.2.3). This helps us determine when a request
667 * was received and make sure we send the response in the same
668 * generation. We only need this for requests; for responses
669 * we use the unique tlabel for finding the matching
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400670 * request.
Stefan Richterd34316a2008-04-12 22:31:25 +0200671 *
672 * Alas some chips sometimes emit bus reset packets with a
673 * wrong generation. We set the correct generation for these
674 * at a slightly incorrect time (in bus_reset_tasklet).
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400675 */
Stefan Richterd34316a2008-04-12 22:31:25 +0200676 if (evt == OHCI1394_evt_bus_reset) {
Stefan Richter4a635592010-02-21 17:58:01 +0100677 if (!(ohci->quirks & QUIRK_RESET_PACKET))
Stefan Richterd34316a2008-04-12 22:31:25 +0200678 ohci->request_generation = (p.header[2] >> 16) & 0xff;
679 } else if (ctx == &ohci->ar_request_ctx) {
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500680 fw_core_handle_request(&ohci->card, &p);
Stefan Richterd34316a2008-04-12 22:31:25 +0200681 } else {
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500682 fw_core_handle_response(&ohci->card, &p);
Stefan Richterd34316a2008-04-12 22:31:25 +0200683 }
Kristian Høgsberged568912006-12-19 19:58:35 -0500684
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500685 return buffer + length + 1;
686}
Kristian Høgsberged568912006-12-19 19:58:35 -0500687
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500688static void ar_context_tasklet(unsigned long data)
689{
690 struct ar_context *ctx = (struct ar_context *)data;
691 struct fw_ohci *ohci = ctx->ohci;
692 struct ar_buffer *ab;
693 struct descriptor *d;
694 void *buffer, *end;
Kristian Høgsberged568912006-12-19 19:58:35 -0500695
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500696 ab = ctx->current_buffer;
697 d = &ab->descriptor;
Kristian Høgsberged568912006-12-19 19:58:35 -0500698
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500699 if (d->res_count == 0) {
700 size_t size, rest, offset;
Jarod Wilson6b842362008-03-25 16:47:16 -0400701 dma_addr_t start_bus;
702 void *start;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500703
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400704 /*
705 * This descriptor is finished and we may have a
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500706 * packet split across this and the next buffer. We
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400707 * reuse the page for reassembling the split packet.
708 */
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500709
710 offset = offsetof(struct ar_buffer, data);
Jarod Wilson6b842362008-03-25 16:47:16 -0400711 start = buffer = ab;
712 start_bus = le32_to_cpu(ab->descriptor.data_address) - offset;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500713
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500714 ab = ab->next;
715 d = &ab->descriptor;
716 size = buffer + PAGE_SIZE - ctx->pointer;
717 rest = le16_to_cpu(d->req_count) - le16_to_cpu(d->res_count);
718 memmove(buffer, ctx->pointer, size);
719 memcpy(buffer + size, ab->data, rest);
720 ctx->current_buffer = ab;
721 ctx->pointer = (void *) ab->data + rest;
722 end = buffer + size + rest;
723
724 while (buffer < end)
725 buffer = handle_ar_packet(ctx, buffer);
726
Jarod Wilsonbde17092008-03-12 17:43:26 -0400727 dma_free_coherent(ohci->card.device, PAGE_SIZE,
Jarod Wilson6b842362008-03-25 16:47:16 -0400728 start, start_bus);
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500729 ar_context_add_page(ctx);
730 } else {
731 buffer = ctx->pointer;
732 ctx->pointer = end =
733 (void *) ab + PAGE_SIZE - le16_to_cpu(d->res_count);
734
735 while (buffer < end)
736 buffer = handle_ar_packet(ctx, buffer);
737 }
Kristian Høgsberged568912006-12-19 19:58:35 -0500738}
739
Stefan Richter53dca512008-12-14 21:47:04 +0100740static int ar_context_init(struct ar_context *ctx,
741 struct fw_ohci *ohci, u32 regs)
Kristian Høgsberged568912006-12-19 19:58:35 -0500742{
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500743 struct ar_buffer ab;
Kristian Høgsberged568912006-12-19 19:58:35 -0500744
Kristian Høgsberg72e318e2007-02-06 14:49:31 -0500745 ctx->regs = regs;
746 ctx->ohci = ohci;
747 ctx->last_buffer = &ab;
Kristian Høgsberged568912006-12-19 19:58:35 -0500748 tasklet_init(&ctx->tasklet, ar_context_tasklet, (unsigned long)ctx);
749
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500750 ar_context_add_page(ctx);
751 ar_context_add_page(ctx);
752 ctx->current_buffer = ab.next;
753 ctx->pointer = ctx->current_buffer->data;
754
Kristian Høgsberg2aef4692007-05-30 19:06:35 -0400755 return 0;
756}
757
758static void ar_context_run(struct ar_context *ctx)
759{
760 struct ar_buffer *ab = ctx->current_buffer;
761 dma_addr_t ab_bus;
762 size_t offset;
763
764 offset = offsetof(struct ar_buffer, data);
Stefan Richter0a9972b2007-06-23 20:28:17 +0200765 ab_bus = le32_to_cpu(ab->descriptor.data_address) - offset;
Kristian Høgsberg2aef4692007-05-30 19:06:35 -0400766
767 reg_write(ctx->ohci, COMMAND_PTR(ctx->regs), ab_bus | 1);
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400768 reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_RUN);
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500769 flush_writes(ctx->ohci);
Kristian Høgsberged568912006-12-19 19:58:35 -0500770}
Stefan Richter373b2ed2007-03-04 14:45:18 +0100771
Stefan Richter53dca512008-12-14 21:47:04 +0100772static struct descriptor *find_branch_descriptor(struct descriptor *d, int z)
Jarod Wilsona186b4a2007-12-03 13:43:12 -0500773{
774 int b, key;
775
776 b = (le16_to_cpu(d->control) & DESCRIPTOR_BRANCH_ALWAYS) >> 2;
777 key = (le16_to_cpu(d->control) & DESCRIPTOR_KEY_IMMEDIATE) >> 8;
778
779 /* figure out which descriptor the branch address goes in */
780 if (z == 2 && (b == 3 || key == 2))
781 return d;
782 else
783 return d + z - 1;
784}
785
Kristian Høgsberg30200732007-02-16 17:34:39 -0500786static void context_tasklet(unsigned long data)
787{
788 struct context *ctx = (struct context *) data;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500789 struct descriptor *d, *last;
790 u32 address;
791 int z;
David Moorefe5ca632008-01-06 17:21:41 -0500792 struct descriptor_buffer *desc;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500793
David Moorefe5ca632008-01-06 17:21:41 -0500794 desc = list_entry(ctx->buffer_list.next,
795 struct descriptor_buffer, list);
796 last = ctx->last;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500797 while (last->branch_address != 0) {
David Moorefe5ca632008-01-06 17:21:41 -0500798 struct descriptor_buffer *old_desc = desc;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500799 address = le32_to_cpu(last->branch_address);
800 z = address & 0xf;
David Moorefe5ca632008-01-06 17:21:41 -0500801 address &= ~0xf;
802
803 /* If the branch address points to a buffer outside of the
804 * current buffer, advance to the next buffer. */
805 if (address < desc->buffer_bus ||
806 address >= desc->buffer_bus + desc->used)
807 desc = list_entry(desc->list.next,
808 struct descriptor_buffer, list);
809 d = desc->buffer + (address - desc->buffer_bus) / sizeof(*d);
Jarod Wilsona186b4a2007-12-03 13:43:12 -0500810 last = find_branch_descriptor(d, z);
Kristian Høgsberg30200732007-02-16 17:34:39 -0500811
812 if (!ctx->callback(ctx, d, last))
813 break;
814
David Moorefe5ca632008-01-06 17:21:41 -0500815 if (old_desc != desc) {
816 /* If we've advanced to the next buffer, move the
817 * previous buffer to the free list. */
818 unsigned long flags;
819 old_desc->used = 0;
820 spin_lock_irqsave(&ctx->ohci->lock, flags);
821 list_move_tail(&old_desc->list, &ctx->buffer_list);
822 spin_unlock_irqrestore(&ctx->ohci->lock, flags);
823 }
824 ctx->last = last;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500825 }
826}
827
David Moorefe5ca632008-01-06 17:21:41 -0500828/*
829 * Allocate a new buffer and add it to the list of free buffers for this
830 * context. Must be called with ohci->lock held.
831 */
Stefan Richter53dca512008-12-14 21:47:04 +0100832static int context_add_buffer(struct context *ctx)
David Moorefe5ca632008-01-06 17:21:41 -0500833{
834 struct descriptor_buffer *desc;
Stefan Richterf5101d582008-03-14 00:27:49 +0100835 dma_addr_t uninitialized_var(bus_addr);
David Moorefe5ca632008-01-06 17:21:41 -0500836 int offset;
837
838 /*
839 * 16MB of descriptors should be far more than enough for any DMA
840 * program. This will catch run-away userspace or DoS attacks.
841 */
842 if (ctx->total_allocation >= 16*1024*1024)
843 return -ENOMEM;
844
845 desc = dma_alloc_coherent(ctx->ohci->card.device, PAGE_SIZE,
846 &bus_addr, GFP_ATOMIC);
847 if (!desc)
848 return -ENOMEM;
849
850 offset = (void *)&desc->buffer - (void *)desc;
851 desc->buffer_size = PAGE_SIZE - offset;
852 desc->buffer_bus = bus_addr + offset;
853 desc->used = 0;
854
855 list_add_tail(&desc->list, &ctx->buffer_list);
856 ctx->total_allocation += PAGE_SIZE;
857
858 return 0;
859}
860
Stefan Richter53dca512008-12-14 21:47:04 +0100861static int context_init(struct context *ctx, struct fw_ohci *ohci,
862 u32 regs, descriptor_callback_t callback)
Kristian Høgsberg30200732007-02-16 17:34:39 -0500863{
864 ctx->ohci = ohci;
865 ctx->regs = regs;
David Moorefe5ca632008-01-06 17:21:41 -0500866 ctx->total_allocation = 0;
867
868 INIT_LIST_HEAD(&ctx->buffer_list);
869 if (context_add_buffer(ctx) < 0)
Kristian Høgsberg30200732007-02-16 17:34:39 -0500870 return -ENOMEM;
871
David Moorefe5ca632008-01-06 17:21:41 -0500872 ctx->buffer_tail = list_entry(ctx->buffer_list.next,
873 struct descriptor_buffer, list);
874
Kristian Høgsberg30200732007-02-16 17:34:39 -0500875 tasklet_init(&ctx->tasklet, context_tasklet, (unsigned long)ctx);
876 ctx->callback = callback;
877
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400878 /*
879 * We put a dummy descriptor in the buffer that has a NULL
Kristian Høgsberg30200732007-02-16 17:34:39 -0500880 * branch address and looks like it's been sent. That way we
David Moorefe5ca632008-01-06 17:21:41 -0500881 * have a descriptor to append DMA programs to.
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400882 */
David Moorefe5ca632008-01-06 17:21:41 -0500883 memset(ctx->buffer_tail->buffer, 0, sizeof(*ctx->buffer_tail->buffer));
884 ctx->buffer_tail->buffer->control = cpu_to_le16(DESCRIPTOR_OUTPUT_LAST);
885 ctx->buffer_tail->buffer->transfer_status = cpu_to_le16(0x8011);
886 ctx->buffer_tail->used += sizeof(*ctx->buffer_tail->buffer);
887 ctx->last = ctx->buffer_tail->buffer;
888 ctx->prev = ctx->buffer_tail->buffer;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500889
890 return 0;
891}
892
Stefan Richter53dca512008-12-14 21:47:04 +0100893static void context_release(struct context *ctx)
Kristian Høgsberg30200732007-02-16 17:34:39 -0500894{
895 struct fw_card *card = &ctx->ohci->card;
David Moorefe5ca632008-01-06 17:21:41 -0500896 struct descriptor_buffer *desc, *tmp;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500897
David Moorefe5ca632008-01-06 17:21:41 -0500898 list_for_each_entry_safe(desc, tmp, &ctx->buffer_list, list)
899 dma_free_coherent(card->device, PAGE_SIZE, desc,
900 desc->buffer_bus -
901 ((void *)&desc->buffer - (void *)desc));
Kristian Høgsberg30200732007-02-16 17:34:39 -0500902}
903
David Moorefe5ca632008-01-06 17:21:41 -0500904/* Must be called with ohci->lock held */
Stefan Richter53dca512008-12-14 21:47:04 +0100905static struct descriptor *context_get_descriptors(struct context *ctx,
906 int z, dma_addr_t *d_bus)
Kristian Høgsberg30200732007-02-16 17:34:39 -0500907{
David Moorefe5ca632008-01-06 17:21:41 -0500908 struct descriptor *d = NULL;
909 struct descriptor_buffer *desc = ctx->buffer_tail;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500910
David Moorefe5ca632008-01-06 17:21:41 -0500911 if (z * sizeof(*d) > desc->buffer_size)
912 return NULL;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500913
David Moorefe5ca632008-01-06 17:21:41 -0500914 if (z * sizeof(*d) > desc->buffer_size - desc->used) {
915 /* No room for the descriptor in this buffer, so advance to the
916 * next one. */
917
918 if (desc->list.next == &ctx->buffer_list) {
919 /* If there is no free buffer next in the list,
920 * allocate one. */
921 if (context_add_buffer(ctx) < 0)
922 return NULL;
923 }
924 desc = list_entry(desc->list.next,
925 struct descriptor_buffer, list);
926 ctx->buffer_tail = desc;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500927 }
928
David Moorefe5ca632008-01-06 17:21:41 -0500929 d = desc->buffer + desc->used / sizeof(*d);
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -0400930 memset(d, 0, z * sizeof(*d));
David Moorefe5ca632008-01-06 17:21:41 -0500931 *d_bus = desc->buffer_bus + desc->used;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500932
933 return d;
934}
935
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -0500936static void context_run(struct context *ctx, u32 extra)
Kristian Høgsberg30200732007-02-16 17:34:39 -0500937{
938 struct fw_ohci *ohci = ctx->ohci;
939
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400940 reg_write(ohci, COMMAND_PTR(ctx->regs),
David Moorefe5ca632008-01-06 17:21:41 -0500941 le32_to_cpu(ctx->last->branch_address));
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400942 reg_write(ohci, CONTROL_CLEAR(ctx->regs), ~0);
943 reg_write(ohci, CONTROL_SET(ctx->regs), CONTEXT_RUN | extra);
Kristian Høgsberg30200732007-02-16 17:34:39 -0500944 flush_writes(ohci);
945}
946
947static void context_append(struct context *ctx,
948 struct descriptor *d, int z, int extra)
949{
950 dma_addr_t d_bus;
David Moorefe5ca632008-01-06 17:21:41 -0500951 struct descriptor_buffer *desc = ctx->buffer_tail;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500952
David Moorefe5ca632008-01-06 17:21:41 -0500953 d_bus = desc->buffer_bus + (d - desc->buffer) * sizeof(*d);
Kristian Høgsberg30200732007-02-16 17:34:39 -0500954
David Moorefe5ca632008-01-06 17:21:41 -0500955 desc->used += (z + extra) * sizeof(*d);
956 ctx->prev->branch_address = cpu_to_le32(d_bus | z);
957 ctx->prev = find_branch_descriptor(d, z);
Kristian Høgsberg30200732007-02-16 17:34:39 -0500958
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400959 reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_WAKE);
Kristian Høgsberg30200732007-02-16 17:34:39 -0500960 flush_writes(ctx->ohci);
961}
962
963static void context_stop(struct context *ctx)
964{
965 u32 reg;
Kristian Høgsbergb8295662007-02-16 17:34:42 -0500966 int i;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500967
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400968 reg_write(ctx->ohci, CONTROL_CLEAR(ctx->regs), CONTEXT_RUN);
Kristian Høgsbergb8295662007-02-16 17:34:42 -0500969 flush_writes(ctx->ohci);
Kristian Høgsberg30200732007-02-16 17:34:39 -0500970
Kristian Høgsbergb8295662007-02-16 17:34:42 -0500971 for (i = 0; i < 10; i++) {
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400972 reg = reg_read(ctx->ohci, CONTROL_SET(ctx->regs));
Kristian Høgsbergb8295662007-02-16 17:34:42 -0500973 if ((reg & CONTEXT_ACTIVE) == 0)
Stefan Richterb0068542009-01-05 20:43:23 +0100974 return;
Kristian Høgsbergb8295662007-02-16 17:34:42 -0500975
Stefan Richterb980f5a2007-07-12 22:25:14 +0200976 mdelay(1);
Kristian Høgsbergb8295662007-02-16 17:34:42 -0500977 }
Stefan Richterb0068542009-01-05 20:43:23 +0100978 fw_error("Error: DMA context still active (0x%08x)\n", reg);
Kristian Høgsberg30200732007-02-16 17:34:39 -0500979}
Kristian Høgsberged568912006-12-19 19:58:35 -0500980
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500981struct driver_data {
Kristian Høgsberged568912006-12-19 19:58:35 -0500982 struct fw_packet *packet;
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500983};
984
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400985/*
986 * This function apppends a packet to the DMA queue for transmission.
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500987 * Must always be called with the ochi->lock held to ensure proper
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400988 * generation handling and locking around packet queue manipulation.
989 */
Stefan Richter53dca512008-12-14 21:47:04 +0100990static int at_context_queue_packet(struct context *ctx,
991 struct fw_packet *packet)
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500992{
Kristian Høgsberged568912006-12-19 19:58:35 -0500993 struct fw_ohci *ohci = ctx->ohci;
Stefan Richter4b6d51e2007-10-21 11:20:07 +0200994 dma_addr_t d_bus, uninitialized_var(payload_bus);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500995 struct driver_data *driver_data;
996 struct descriptor *d, *last;
997 __le32 *header;
Kristian Høgsberged568912006-12-19 19:58:35 -0500998 int z, tcode;
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500999 u32 reg;
Kristian Høgsberged568912006-12-19 19:58:35 -05001000
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001001 d = context_get_descriptors(ctx, 4, &d_bus);
1002 if (d == NULL) {
1003 packet->ack = RCODE_SEND_ERROR;
1004 return -1;
Kristian Høgsberged568912006-12-19 19:58:35 -05001005 }
1006
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001007 d[0].control = cpu_to_le16(DESCRIPTOR_KEY_IMMEDIATE);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001008 d[0].res_count = cpu_to_le16(packet->timestamp);
1009
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001010 /*
1011 * The DMA format for asyncronous link packets is different
Kristian Høgsberged568912006-12-19 19:58:35 -05001012 * from the IEEE1394 layout, so shift the fields around
1013 * accordingly. If header_length is 8, it's a PHY packet, to
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001014 * which we need to prepend an extra quadlet.
1015 */
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001016
1017 header = (__le32 *) &d[1];
Jay Fenlasonf8c22872009-03-05 19:08:40 +01001018 switch (packet->header_length) {
1019 case 16:
1020 case 12:
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001021 header[0] = cpu_to_le32((packet->header[0] & 0xffff) |
1022 (packet->speed << 16));
1023 header[1] = cpu_to_le32((packet->header[1] & 0xffff) |
1024 (packet->header[0] & 0xffff0000));
1025 header[2] = cpu_to_le32(packet->header[2]);
Kristian Høgsberged568912006-12-19 19:58:35 -05001026
1027 tcode = (packet->header[0] >> 4) & 0x0f;
1028 if (TCODE_IS_BLOCK_PACKET(tcode))
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001029 header[3] = cpu_to_le32(packet->header[3]);
Kristian Høgsberged568912006-12-19 19:58:35 -05001030 else
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001031 header[3] = (__force __le32) packet->header[3];
1032
1033 d[0].req_count = cpu_to_le16(packet->header_length);
Jay Fenlasonf8c22872009-03-05 19:08:40 +01001034 break;
1035
1036 case 8:
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001037 header[0] = cpu_to_le32((OHCI1394_phy_tcode << 4) |
1038 (packet->speed << 16));
1039 header[1] = cpu_to_le32(packet->header[0]);
1040 header[2] = cpu_to_le32(packet->header[1]);
1041 d[0].req_count = cpu_to_le16(12);
Jay Fenlasonf8c22872009-03-05 19:08:40 +01001042 break;
1043
1044 case 4:
1045 header[0] = cpu_to_le32((packet->header[0] & 0xffff) |
1046 (packet->speed << 16));
1047 header[1] = cpu_to_le32(packet->header[0] & 0xffff0000);
1048 d[0].req_count = cpu_to_le16(8);
1049 break;
1050
1051 default:
1052 /* BUG(); */
1053 packet->ack = RCODE_SEND_ERROR;
1054 return -1;
Kristian Høgsberged568912006-12-19 19:58:35 -05001055 }
1056
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001057 driver_data = (struct driver_data *) &d[3];
1058 driver_data->packet = packet;
Kristian Høgsberg20d11672007-03-26 19:18:19 -04001059 packet->driver_data = driver_data;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001060
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001061 if (packet->payload_length > 0) {
1062 payload_bus =
1063 dma_map_single(ohci->card.device, packet->payload,
1064 packet->payload_length, DMA_TO_DEVICE);
FUJITA Tomonori8d8bb392008-07-25 19:44:49 -07001065 if (dma_mapping_error(ohci->card.device, payload_bus)) {
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001066 packet->ack = RCODE_SEND_ERROR;
1067 return -1;
1068 }
Stefan Richter19593ff2009-10-14 20:40:10 +02001069 packet->payload_bus = payload_bus;
1070 packet->payload_mapped = true;
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001071
1072 d[2].req_count = cpu_to_le16(packet->payload_length);
1073 d[2].data_address = cpu_to_le32(payload_bus);
1074 last = &d[2];
1075 z = 3;
1076 } else {
1077 last = &d[0];
1078 z = 2;
1079 }
1080
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001081 last->control |= cpu_to_le16(DESCRIPTOR_OUTPUT_LAST |
1082 DESCRIPTOR_IRQ_ALWAYS |
1083 DESCRIPTOR_BRANCH_ALWAYS);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001084
Jarod Wilson76f73ca2008-04-07 22:32:33 +02001085 /*
1086 * If the controller and packet generations don't match, we need to
1087 * bail out and try again. If IntEvent.busReset is set, the AT context
1088 * is halted, so appending to the context and trying to run it is
1089 * futile. Most controllers do the right thing and just flush the AT
1090 * queue (per section 7.2.3.2 of the OHCI 1.1 specification), but
1091 * some controllers (like a JMicron JMB381 PCI-e) misbehave and wind
1092 * up stalling out. So we just bail out in software and try again
1093 * later, and everyone is happy.
1094 * FIXME: Document how the locking works.
1095 */
1096 if (ohci->generation != packet->generation ||
1097 reg_read(ohci, OHCI1394_IntEventSet) & OHCI1394_busReset) {
Stefan Richter19593ff2009-10-14 20:40:10 +02001098 if (packet->payload_mapped)
Stefan Richterab88ca42007-08-29 19:40:28 +02001099 dma_unmap_single(ohci->card.device, payload_bus,
1100 packet->payload_length, DMA_TO_DEVICE);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001101 packet->ack = RCODE_GENERATION;
1102 return -1;
Kristian Høgsberged568912006-12-19 19:58:35 -05001103 }
Kristian Høgsberged568912006-12-19 19:58:35 -05001104
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001105 context_append(ctx, d, z, 4 - z);
Kristian Høgsberged568912006-12-19 19:58:35 -05001106
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001107 /* If the context isn't already running, start it up. */
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001108 reg = reg_read(ctx->ohci, CONTROL_SET(ctx->regs));
Kristian Høgsberg053b3082007-04-10 18:11:17 -04001109 if ((reg & CONTEXT_RUN) == 0)
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001110 context_run(ctx, 0);
Kristian Høgsberged568912006-12-19 19:58:35 -05001111
1112 return 0;
1113}
1114
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001115static int handle_at_packet(struct context *context,
1116 struct descriptor *d,
1117 struct descriptor *last)
1118{
1119 struct driver_data *driver_data;
1120 struct fw_packet *packet;
1121 struct fw_ohci *ohci = context->ohci;
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001122 int evt;
1123
1124 if (last->transfer_status == 0)
1125 /* This descriptor isn't done yet, stop iteration. */
1126 return 0;
1127
1128 driver_data = (struct driver_data *) &d[3];
1129 packet = driver_data->packet;
1130 if (packet == NULL)
1131 /* This packet was cancelled, just continue. */
1132 return 1;
1133
Stefan Richter19593ff2009-10-14 20:40:10 +02001134 if (packet->payload_mapped)
Stefan Richter1d1dc5e2008-12-10 00:20:38 +01001135 dma_unmap_single(ohci->card.device, packet->payload_bus,
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001136 packet->payload_length, DMA_TO_DEVICE);
1137
1138 evt = le16_to_cpu(last->transfer_status) & 0x1f;
1139 packet->timestamp = le16_to_cpu(last->res_count);
1140
Stefan Richterad3c0fe2008-03-20 22:04:36 +01001141 log_ar_at_event('T', packet->speed, packet->header, evt);
1142
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001143 switch (evt) {
1144 case OHCI1394_evt_timeout:
1145 /* Async response transmit timed out. */
1146 packet->ack = RCODE_CANCELLED;
1147 break;
1148
1149 case OHCI1394_evt_flushed:
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001150 /*
1151 * The packet was flushed should give same error as
1152 * when we try to use a stale generation count.
1153 */
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001154 packet->ack = RCODE_GENERATION;
1155 break;
1156
1157 case OHCI1394_evt_missing_ack:
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001158 /*
1159 * Using a valid (current) generation count, but the
1160 * node is not on the bus or not sending acks.
1161 */
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001162 packet->ack = RCODE_NO_ACK;
1163 break;
1164
1165 case ACK_COMPLETE + 0x10:
1166 case ACK_PENDING + 0x10:
1167 case ACK_BUSY_X + 0x10:
1168 case ACK_BUSY_A + 0x10:
1169 case ACK_BUSY_B + 0x10:
1170 case ACK_DATA_ERROR + 0x10:
1171 case ACK_TYPE_ERROR + 0x10:
1172 packet->ack = evt - 0x10;
1173 break;
1174
1175 default:
1176 packet->ack = RCODE_SEND_ERROR;
1177 break;
1178 }
1179
1180 packet->callback(packet, &ohci->card, packet->ack);
1181
1182 return 1;
1183}
1184
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001185#define HEADER_GET_DESTINATION(q) (((q) >> 16) & 0xffff)
1186#define HEADER_GET_TCODE(q) (((q) >> 4) & 0x0f)
1187#define HEADER_GET_OFFSET_HIGH(q) (((q) >> 0) & 0xffff)
1188#define HEADER_GET_DATA_LENGTH(q) (((q) >> 16) & 0xffff)
1189#define HEADER_GET_EXTENDED_TCODE(q) (((q) >> 0) & 0xffff)
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001190
Stefan Richter53dca512008-12-14 21:47:04 +01001191static void handle_local_rom(struct fw_ohci *ohci,
1192 struct fw_packet *packet, u32 csr)
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001193{
1194 struct fw_packet response;
1195 int tcode, length, i;
1196
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001197 tcode = HEADER_GET_TCODE(packet->header[0]);
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001198 if (TCODE_IS_BLOCK_PACKET(tcode))
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001199 length = HEADER_GET_DATA_LENGTH(packet->header[3]);
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001200 else
1201 length = 4;
1202
1203 i = csr - CSR_CONFIG_ROM;
1204 if (i + length > CONFIG_ROM_SIZE) {
1205 fw_fill_response(&response, packet->header,
1206 RCODE_ADDRESS_ERROR, NULL, 0);
1207 } else if (!TCODE_IS_READ_REQUEST(tcode)) {
1208 fw_fill_response(&response, packet->header,
1209 RCODE_TYPE_ERROR, NULL, 0);
1210 } else {
1211 fw_fill_response(&response, packet->header, RCODE_COMPLETE,
1212 (void *) ohci->config_rom + i, length);
1213 }
1214
1215 fw_core_handle_response(&ohci->card, &response);
1216}
1217
Stefan Richter53dca512008-12-14 21:47:04 +01001218static void handle_local_lock(struct fw_ohci *ohci,
1219 struct fw_packet *packet, u32 csr)
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001220{
1221 struct fw_packet response;
1222 int tcode, length, ext_tcode, sel;
1223 __be32 *payload, lock_old;
1224 u32 lock_arg, lock_data;
1225
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001226 tcode = HEADER_GET_TCODE(packet->header[0]);
1227 length = HEADER_GET_DATA_LENGTH(packet->header[3]);
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001228 payload = packet->payload;
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001229 ext_tcode = HEADER_GET_EXTENDED_TCODE(packet->header[3]);
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001230
1231 if (tcode == TCODE_LOCK_REQUEST &&
1232 ext_tcode == EXTCODE_COMPARE_SWAP && length == 8) {
1233 lock_arg = be32_to_cpu(payload[0]);
1234 lock_data = be32_to_cpu(payload[1]);
1235 } else if (tcode == TCODE_READ_QUADLET_REQUEST) {
1236 lock_arg = 0;
1237 lock_data = 0;
1238 } else {
1239 fw_fill_response(&response, packet->header,
1240 RCODE_TYPE_ERROR, NULL, 0);
1241 goto out;
1242 }
1243
1244 sel = (csr - CSR_BUS_MANAGER_ID) / 4;
1245 reg_write(ohci, OHCI1394_CSRData, lock_data);
1246 reg_write(ohci, OHCI1394_CSRCompareData, lock_arg);
1247 reg_write(ohci, OHCI1394_CSRControl, sel);
1248
1249 if (reg_read(ohci, OHCI1394_CSRControl) & 0x80000000)
1250 lock_old = cpu_to_be32(reg_read(ohci, OHCI1394_CSRData));
1251 else
1252 fw_notify("swap not done yet\n");
1253
1254 fw_fill_response(&response, packet->header,
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -04001255 RCODE_COMPLETE, &lock_old, sizeof(lock_old));
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001256 out:
1257 fw_core_handle_response(&ohci->card, &response);
1258}
1259
Stefan Richter53dca512008-12-14 21:47:04 +01001260static void handle_local_request(struct context *ctx, struct fw_packet *packet)
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001261{
1262 u64 offset;
1263 u32 csr;
1264
Kristian Høgsberg473d28c2007-03-07 12:12:55 -05001265 if (ctx == &ctx->ohci->at_request_ctx) {
1266 packet->ack = ACK_PENDING;
1267 packet->callback(packet, &ctx->ohci->card, packet->ack);
1268 }
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001269
1270 offset =
1271 ((unsigned long long)
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001272 HEADER_GET_OFFSET_HIGH(packet->header[1]) << 32) |
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001273 packet->header[2];
1274 csr = offset - CSR_REGISTER_BASE;
1275
1276 /* Handle config rom reads. */
1277 if (csr >= CSR_CONFIG_ROM && csr < CSR_CONFIG_ROM_END)
1278 handle_local_rom(ctx->ohci, packet, csr);
1279 else switch (csr) {
1280 case CSR_BUS_MANAGER_ID:
1281 case CSR_BANDWIDTH_AVAILABLE:
1282 case CSR_CHANNELS_AVAILABLE_HI:
1283 case CSR_CHANNELS_AVAILABLE_LO:
1284 handle_local_lock(ctx->ohci, packet, csr);
1285 break;
1286 default:
1287 if (ctx == &ctx->ohci->at_request_ctx)
1288 fw_core_handle_request(&ctx->ohci->card, packet);
1289 else
1290 fw_core_handle_response(&ctx->ohci->card, packet);
1291 break;
1292 }
Kristian Høgsberg473d28c2007-03-07 12:12:55 -05001293
1294 if (ctx == &ctx->ohci->at_response_ctx) {
1295 packet->ack = ACK_COMPLETE;
1296 packet->callback(packet, &ctx->ohci->card, packet->ack);
1297 }
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001298}
Kristian Høgsberge636fe22007-01-26 00:38:04 -05001299
Stefan Richter53dca512008-12-14 21:47:04 +01001300static void at_context_transmit(struct context *ctx, struct fw_packet *packet)
Kristian Høgsberged568912006-12-19 19:58:35 -05001301{
Kristian Høgsberged568912006-12-19 19:58:35 -05001302 unsigned long flags;
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001303 int ret;
Kristian Høgsberged568912006-12-19 19:58:35 -05001304
1305 spin_lock_irqsave(&ctx->ohci->lock, flags);
1306
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001307 if (HEADER_GET_DESTINATION(packet->header[0]) == ctx->ohci->node_id &&
Kristian Høgsberge636fe22007-01-26 00:38:04 -05001308 ctx->ohci->generation == packet->generation) {
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001309 spin_unlock_irqrestore(&ctx->ohci->lock, flags);
1310 handle_local_request(ctx, packet);
1311 return;
Kristian Høgsberge636fe22007-01-26 00:38:04 -05001312 }
Kristian Høgsberged568912006-12-19 19:58:35 -05001313
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001314 ret = at_context_queue_packet(ctx, packet);
Kristian Høgsberged568912006-12-19 19:58:35 -05001315 spin_unlock_irqrestore(&ctx->ohci->lock, flags);
1316
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001317 if (ret < 0)
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001318 packet->callback(packet, &ctx->ohci->card, packet->ack);
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001319
Kristian Høgsberged568912006-12-19 19:58:35 -05001320}
1321
Clemens Ladischa48777e2010-06-10 08:33:07 +02001322static u32 cycle_timer_ticks(u32 cycle_timer)
1323{
1324 u32 ticks;
1325
1326 ticks = cycle_timer & 0xfff;
1327 ticks += 3072 * ((cycle_timer >> 12) & 0x1fff);
1328 ticks += (3072 * 8000) * (cycle_timer >> 25);
1329
1330 return ticks;
1331}
1332
1333/*
1334 * Some controllers exhibit one or more of the following bugs when updating the
1335 * iso cycle timer register:
1336 * - When the lowest six bits are wrapping around to zero, a read that happens
1337 * at the same time will return garbage in the lowest ten bits.
1338 * - When the cycleOffset field wraps around to zero, the cycleCount field is
1339 * not incremented for about 60 ns.
1340 * - Occasionally, the entire register reads zero.
1341 *
1342 * To catch these, we read the register three times and ensure that the
1343 * difference between each two consecutive reads is approximately the same, i.e.
1344 * less than twice the other. Furthermore, any negative difference indicates an
1345 * error. (A PCI read should take at least 20 ticks of the 24.576 MHz timer to
1346 * execute, so we have enough precision to compute the ratio of the differences.)
1347 */
1348static u32 get_cycle_time(struct fw_ohci *ohci)
1349{
1350 u32 c0, c1, c2;
1351 u32 t0, t1, t2;
1352 s32 diff01, diff12;
1353 int i;
1354
1355 c2 = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
1356
1357 if (ohci->quirks & QUIRK_CYCLE_TIMER) {
1358 i = 0;
1359 c1 = c2;
1360 c2 = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
1361 do {
1362 c0 = c1;
1363 c1 = c2;
1364 c2 = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
1365 t0 = cycle_timer_ticks(c0);
1366 t1 = cycle_timer_ticks(c1);
1367 t2 = cycle_timer_ticks(c2);
1368 diff01 = t1 - t0;
1369 diff12 = t2 - t1;
1370 } while ((diff01 <= 0 || diff12 <= 0 ||
1371 diff01 / diff12 >= 2 || diff12 / diff01 >= 2)
1372 && i++ < 20);
1373 }
1374
1375 return c2;
1376}
1377
1378/*
1379 * This function has to be called at least every 64 seconds. The bus_time
1380 * field stores not only the upper 25 bits of the BUS_TIME register but also
1381 * the most significant bit of the cycle timer in bit 6 so that we can detect
1382 * changes in this bit.
1383 */
1384static u32 update_bus_time(struct fw_ohci *ohci)
1385{
1386 u32 cycle_time_seconds = get_cycle_time(ohci) >> 25;
1387
1388 if ((ohci->bus_time & 0x40) != (cycle_time_seconds & 0x40))
1389 ohci->bus_time += 0x40;
1390
1391 return ohci->bus_time | cycle_time_seconds;
1392}
1393
Kristian Høgsberged568912006-12-19 19:58:35 -05001394static void bus_reset_tasklet(unsigned long data)
1395{
1396 struct fw_ohci *ohci = (struct fw_ohci *)data;
Kristian Høgsberge636fe22007-01-26 00:38:04 -05001397 int self_id_count, i, j, reg;
Kristian Høgsberged568912006-12-19 19:58:35 -05001398 int generation, new_generation;
1399 unsigned long flags;
Stefan Richter4eaff7d2007-07-25 19:18:08 +02001400 void *free_rom = NULL;
1401 dma_addr_t free_rom_bus = 0;
Kristian Høgsberged568912006-12-19 19:58:35 -05001402
1403 reg = reg_read(ohci, OHCI1394_NodeID);
1404 if (!(reg & OHCI1394_NodeID_idValid)) {
Stefan Richter02ff8f82007-08-30 00:11:40 +02001405 fw_notify("node ID not valid, new bus reset in progress\n");
Kristian Høgsberged568912006-12-19 19:58:35 -05001406 return;
1407 }
Stefan Richter02ff8f82007-08-30 00:11:40 +02001408 if ((reg & OHCI1394_NodeID_nodeNumber) == 63) {
1409 fw_notify("malconfigured bus\n");
1410 return;
1411 }
1412 ohci->node_id = reg & (OHCI1394_NodeID_busNumber |
1413 OHCI1394_NodeID_nodeNumber);
Kristian Høgsberged568912006-12-19 19:58:35 -05001414
Stefan Richterc8a9a492008-03-19 21:40:32 +01001415 reg = reg_read(ohci, OHCI1394_SelfIDCount);
1416 if (reg & OHCI1394_SelfIDCount_selfIDError) {
1417 fw_notify("inconsistent self IDs\n");
1418 return;
1419 }
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001420 /*
1421 * The count in the SelfIDCount register is the number of
Kristian Høgsberged568912006-12-19 19:58:35 -05001422 * bytes in the self ID receive buffer. Since we also receive
1423 * the inverted quadlets and a header quadlet, we shift one
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001424 * bit extra to get the actual number of self IDs.
1425 */
Stefan Richter928ec5f2009-09-06 18:49:17 +02001426 self_id_count = (reg >> 3) & 0xff;
1427 if (self_id_count == 0 || self_id_count > 252) {
Stefan Richter016bf3d2008-03-19 22:05:02 +01001428 fw_notify("inconsistent self IDs\n");
1429 return;
1430 }
Stefan Richter11bf20a2008-03-01 02:47:15 +01001431 generation = (cond_le32_to_cpu(ohci->self_id_cpu[0]) >> 16) & 0xff;
Stefan Richteree71c2f2007-08-25 14:08:19 +02001432 rmb();
Kristian Høgsberged568912006-12-19 19:58:35 -05001433
1434 for (i = 1, j = 0; j < self_id_count; i += 2, j++) {
Stefan Richterc8a9a492008-03-19 21:40:32 +01001435 if (ohci->self_id_cpu[i] != ~ohci->self_id_cpu[i + 1]) {
1436 fw_notify("inconsistent self IDs\n");
1437 return;
1438 }
Stefan Richter11bf20a2008-03-01 02:47:15 +01001439 ohci->self_id_buffer[j] =
1440 cond_le32_to_cpu(ohci->self_id_cpu[i]);
Kristian Høgsberged568912006-12-19 19:58:35 -05001441 }
Stefan Richteree71c2f2007-08-25 14:08:19 +02001442 rmb();
Kristian Høgsberged568912006-12-19 19:58:35 -05001443
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001444 /*
1445 * Check the consistency of the self IDs we just read. The
Kristian Høgsberged568912006-12-19 19:58:35 -05001446 * problem we face is that a new bus reset can start while we
1447 * read out the self IDs from the DMA buffer. If this happens,
1448 * the DMA buffer will be overwritten with new self IDs and we
1449 * will read out inconsistent data. The OHCI specification
1450 * (section 11.2) recommends a technique similar to
1451 * linux/seqlock.h, where we remember the generation of the
1452 * self IDs in the buffer before reading them out and compare
1453 * it to the current generation after reading them out. If
1454 * the two generations match we know we have a consistent set
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001455 * of self IDs.
1456 */
Kristian Høgsberged568912006-12-19 19:58:35 -05001457
1458 new_generation = (reg_read(ohci, OHCI1394_SelfIDCount) >> 16) & 0xff;
1459 if (new_generation != generation) {
1460 fw_notify("recursive bus reset detected, "
1461 "discarding self ids\n");
1462 return;
1463 }
1464
1465 /* FIXME: Document how the locking works. */
1466 spin_lock_irqsave(&ohci->lock, flags);
1467
1468 ohci->generation = generation;
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001469 context_stop(&ohci->at_request_ctx);
1470 context_stop(&ohci->at_response_ctx);
Kristian Høgsberged568912006-12-19 19:58:35 -05001471 reg_write(ohci, OHCI1394_IntEventClear, OHCI1394_busReset);
1472
Stefan Richter4a635592010-02-21 17:58:01 +01001473 if (ohci->quirks & QUIRK_RESET_PACKET)
Stefan Richterd34316a2008-04-12 22:31:25 +02001474 ohci->request_generation = generation;
1475
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001476 /*
1477 * This next bit is unrelated to the AT context stuff but we
Kristian Høgsberged568912006-12-19 19:58:35 -05001478 * have to do it under the spinlock also. If a new config rom
1479 * was set up before this reset, the old one is now no longer
1480 * in use and we can free it. Update the config rom pointers
1481 * to point to the current config rom and clear the
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001482 * next_config_rom pointer so a new udpate can take place.
1483 */
Kristian Høgsberged568912006-12-19 19:58:35 -05001484
1485 if (ohci->next_config_rom != NULL) {
Kristian Høgsberg0bd243c2007-06-05 19:27:05 -04001486 if (ohci->next_config_rom != ohci->config_rom) {
1487 free_rom = ohci->config_rom;
1488 free_rom_bus = ohci->config_rom_bus;
1489 }
Kristian Høgsberged568912006-12-19 19:58:35 -05001490 ohci->config_rom = ohci->next_config_rom;
1491 ohci->config_rom_bus = ohci->next_config_rom_bus;
1492 ohci->next_config_rom = NULL;
1493
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001494 /*
1495 * Restore config_rom image and manually update
Kristian Høgsberged568912006-12-19 19:58:35 -05001496 * config_rom registers. Writing the header quadlet
1497 * will indicate that the config rom is ready, so we
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001498 * do that last.
1499 */
Kristian Høgsberged568912006-12-19 19:58:35 -05001500 reg_write(ohci, OHCI1394_BusOptions,
1501 be32_to_cpu(ohci->config_rom[2]));
Stefan Richter8e859732009-10-08 00:41:59 +02001502 ohci->config_rom[0] = ohci->next_header;
1503 reg_write(ohci, OHCI1394_ConfigROMhdr,
1504 be32_to_cpu(ohci->next_header));
Kristian Høgsberged568912006-12-19 19:58:35 -05001505 }
1506
Stefan Richter080de8c2008-02-28 20:54:43 +01001507#ifdef CONFIG_FIREWIRE_OHCI_REMOTE_DMA
1508 reg_write(ohci, OHCI1394_PhyReqFilterHiSet, ~0);
1509 reg_write(ohci, OHCI1394_PhyReqFilterLoSet, ~0);
1510#endif
1511
Kristian Høgsberged568912006-12-19 19:58:35 -05001512 spin_unlock_irqrestore(&ohci->lock, flags);
1513
Stefan Richter4eaff7d2007-07-25 19:18:08 +02001514 if (free_rom)
1515 dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
1516 free_rom, free_rom_bus);
1517
Stefan Richter08ddb2f2008-04-11 00:51:15 +02001518 log_selfids(ohci->node_id, generation,
1519 self_id_count, ohci->self_id_buffer);
Stefan Richterad3c0fe2008-03-20 22:04:36 +01001520
Kristian Høgsberge636fe22007-01-26 00:38:04 -05001521 fw_core_handle_bus_reset(&ohci->card, ohci->node_id, generation,
Kristian Høgsberged568912006-12-19 19:58:35 -05001522 self_id_count, ohci->self_id_buffer);
1523}
1524
1525static irqreturn_t irq_handler(int irq, void *data)
1526{
1527 struct fw_ohci *ohci = data;
Stefan Richter168cf9a2010-02-14 18:49:18 +01001528 u32 event, iso_event;
Kristian Høgsberged568912006-12-19 19:58:35 -05001529 int i;
1530
1531 event = reg_read(ohci, OHCI1394_IntEventClear);
1532
Stefan Richtera5159582007-06-09 19:31:14 +02001533 if (!event || !~event)
Kristian Høgsberged568912006-12-19 19:58:35 -05001534 return IRQ_NONE;
1535
Stefan Richtera007bb82008-04-07 22:33:35 +02001536 /* busReset must not be cleared yet, see OHCI 1.1 clause 7.2.3.2 */
1537 reg_write(ohci, OHCI1394_IntEventClear, event & ~OHCI1394_busReset);
Stefan Richterad3c0fe2008-03-20 22:04:36 +01001538 log_irqs(event);
Kristian Høgsberged568912006-12-19 19:58:35 -05001539
1540 if (event & OHCI1394_selfIDComplete)
1541 tasklet_schedule(&ohci->bus_reset_tasklet);
1542
1543 if (event & OHCI1394_RQPkt)
1544 tasklet_schedule(&ohci->ar_request_ctx.tasklet);
1545
1546 if (event & OHCI1394_RSPkt)
1547 tasklet_schedule(&ohci->ar_response_ctx.tasklet);
1548
1549 if (event & OHCI1394_reqTxComplete)
1550 tasklet_schedule(&ohci->at_request_ctx.tasklet);
1551
1552 if (event & OHCI1394_respTxComplete)
1553 tasklet_schedule(&ohci->at_response_ctx.tasklet);
1554
Kristian Høgsbergc8894752007-02-16 17:34:36 -05001555 iso_event = reg_read(ohci, OHCI1394_IsoRecvIntEventClear);
Kristian Høgsberged568912006-12-19 19:58:35 -05001556 reg_write(ohci, OHCI1394_IsoRecvIntEventClear, iso_event);
1557
1558 while (iso_event) {
1559 i = ffs(iso_event) - 1;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001560 tasklet_schedule(&ohci->ir_context_list[i].context.tasklet);
Kristian Høgsberged568912006-12-19 19:58:35 -05001561 iso_event &= ~(1 << i);
1562 }
1563
Kristian Høgsbergc8894752007-02-16 17:34:36 -05001564 iso_event = reg_read(ohci, OHCI1394_IsoXmitIntEventClear);
Kristian Høgsberged568912006-12-19 19:58:35 -05001565 reg_write(ohci, OHCI1394_IsoXmitIntEventClear, iso_event);
1566
1567 while (iso_event) {
1568 i = ffs(iso_event) - 1;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001569 tasklet_schedule(&ohci->it_context_list[i].context.tasklet);
Kristian Høgsberged568912006-12-19 19:58:35 -05001570 iso_event &= ~(1 << i);
1571 }
1572
Jarod Wilson75f78322008-04-03 17:18:23 -04001573 if (unlikely(event & OHCI1394_regAccessFail))
1574 fw_error("Register access failure - "
1575 "please notify linux1394-devel@lists.sf.net\n");
1576
Stefan Richtere524f6162007-08-20 21:58:30 +02001577 if (unlikely(event & OHCI1394_postedWriteErr))
1578 fw_error("PCI posted write error\n");
1579
Stefan Richterbb9f2202007-12-22 22:14:52 +01001580 if (unlikely(event & OHCI1394_cycleTooLong)) {
1581 if (printk_ratelimit())
1582 fw_notify("isochronous cycle too long\n");
1583 reg_write(ohci, OHCI1394_LinkControlSet,
1584 OHCI1394_LinkControl_cycleMaster);
1585 }
1586
Jay Fenlason5ed1f322009-11-17 12:29:17 -05001587 if (unlikely(event & OHCI1394_cycleInconsistent)) {
1588 /*
1589 * We need to clear this event bit in order to make
1590 * cycleMatch isochronous I/O work. In theory we should
1591 * stop active cycleMatch iso contexts now and restart
1592 * them at least two cycles later. (FIXME?)
1593 */
1594 if (printk_ratelimit())
1595 fw_notify("isochronous cycle inconsistent\n");
1596 }
1597
Clemens Ladischa48777e2010-06-10 08:33:07 +02001598 if (event & OHCI1394_cycle64Seconds) {
1599 spin_lock(&ohci->lock);
1600 update_bus_time(ohci);
1601 spin_unlock(&ohci->lock);
1602 }
1603
Kristian Høgsberged568912006-12-19 19:58:35 -05001604 return IRQ_HANDLED;
1605}
1606
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04001607static int software_reset(struct fw_ohci *ohci)
1608{
1609 int i;
1610
1611 reg_write(ohci, OHCI1394_HCControlSet, OHCI1394_HCControl_softReset);
1612
1613 for (i = 0; i < OHCI_LOOP_COUNT; i++) {
1614 if ((reg_read(ohci, OHCI1394_HCControlSet) &
1615 OHCI1394_HCControl_softReset) == 0)
1616 return 0;
1617 msleep(1);
1618 }
1619
1620 return -EBUSY;
1621}
1622
Stefan Richter8e859732009-10-08 00:41:59 +02001623static void copy_config_rom(__be32 *dest, const __be32 *src, size_t length)
1624{
1625 size_t size = length * 4;
1626
1627 memcpy(dest, src, size);
1628 if (size < CONFIG_ROM_SIZE)
1629 memset(&dest[length], 0, CONFIG_ROM_SIZE - size);
1630}
1631
Clemens Ladisch925e7a62010-04-04 15:19:54 +02001632static int configure_1394a_enhancements(struct fw_ohci *ohci)
1633{
1634 bool enable_1394a;
Stefan Richter35d999b2010-04-10 16:04:56 +02001635 int ret, clear, set, offset;
Clemens Ladisch925e7a62010-04-04 15:19:54 +02001636
1637 /* Check if the driver should configure link and PHY. */
1638 if (!(reg_read(ohci, OHCI1394_HCControlSet) &
1639 OHCI1394_HCControl_programPhyEnable))
1640 return 0;
1641
1642 /* Paranoia: check whether the PHY supports 1394a, too. */
1643 enable_1394a = false;
Stefan Richter35d999b2010-04-10 16:04:56 +02001644 ret = read_phy_reg(ohci, 2);
1645 if (ret < 0)
1646 return ret;
1647 if ((ret & PHY_EXTENDED_REGISTERS) == PHY_EXTENDED_REGISTERS) {
1648 ret = read_paged_phy_reg(ohci, 1, 8);
1649 if (ret < 0)
1650 return ret;
1651 if (ret >= 1)
Clemens Ladisch925e7a62010-04-04 15:19:54 +02001652 enable_1394a = true;
1653 }
1654
1655 if (ohci->quirks & QUIRK_NO_1394A)
1656 enable_1394a = false;
1657
1658 /* Configure PHY and link consistently. */
1659 if (enable_1394a) {
1660 clear = 0;
1661 set = PHY_ENABLE_ACCEL | PHY_ENABLE_MULTI;
1662 } else {
1663 clear = PHY_ENABLE_ACCEL | PHY_ENABLE_MULTI;
1664 set = 0;
1665 }
Stefan Richter35d999b2010-04-10 16:04:56 +02001666 ret = ohci_update_phy_reg(&ohci->card, 5, clear, set);
1667 if (ret < 0)
1668 return ret;
Clemens Ladisch925e7a62010-04-04 15:19:54 +02001669
1670 if (enable_1394a)
1671 offset = OHCI1394_HCControlSet;
1672 else
1673 offset = OHCI1394_HCControlClear;
1674 reg_write(ohci, offset, OHCI1394_HCControl_aPhyEnhanceEnable);
1675
1676 /* Clean up: configuration has been taken care of. */
1677 reg_write(ohci, OHCI1394_HCControlClear,
1678 OHCI1394_HCControl_programPhyEnable);
1679
1680 return 0;
1681}
1682
Stefan Richter8e859732009-10-08 00:41:59 +02001683static int ohci_enable(struct fw_card *card,
1684 const __be32 *config_rom, size_t length)
Kristian Høgsberged568912006-12-19 19:58:35 -05001685{
1686 struct fw_ohci *ohci = fw_ohci(card);
1687 struct pci_dev *dev = to_pci_dev(card->device);
Clemens Ladischa48777e2010-06-10 08:33:07 +02001688 u32 lps, seconds, irqs;
Stefan Richter35d999b2010-04-10 16:04:56 +02001689 int i, ret;
Kristian Høgsberged568912006-12-19 19:58:35 -05001690
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04001691 if (software_reset(ohci)) {
1692 fw_error("Failed to reset ohci card.\n");
1693 return -EBUSY;
1694 }
1695
1696 /*
1697 * Now enable LPS, which we need in order to start accessing
1698 * most of the registers. In fact, on some cards (ALI M5251),
1699 * accessing registers in the SClk domain without LPS enabled
1700 * will lock up the machine. Wait 50msec to make sure we have
Jarod Wilson02214722008-03-28 10:02:50 -04001701 * full link enabled. However, with some cards (well, at least
1702 * a JMicron PCIe card), we have to try again sometimes.
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04001703 */
1704 reg_write(ohci, OHCI1394_HCControlSet,
1705 OHCI1394_HCControl_LPS |
1706 OHCI1394_HCControl_postedWriteEnable);
1707 flush_writes(ohci);
Jarod Wilson02214722008-03-28 10:02:50 -04001708
1709 for (lps = 0, i = 0; !lps && i < 3; i++) {
1710 msleep(50);
1711 lps = reg_read(ohci, OHCI1394_HCControlSet) &
1712 OHCI1394_HCControl_LPS;
1713 }
1714
1715 if (!lps) {
1716 fw_error("Failed to set Link Power Status\n");
1717 return -EIO;
1718 }
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04001719
1720 reg_write(ohci, OHCI1394_HCControlClear,
1721 OHCI1394_HCControl_noByteSwapData);
1722
Stefan Richteraffc9c22008-06-05 20:50:53 +02001723 reg_write(ohci, OHCI1394_SelfIDBuffer, ohci->self_id_bus);
Stefan Richtere896ec42008-06-05 20:49:38 +02001724 reg_write(ohci, OHCI1394_LinkControlClear,
1725 OHCI1394_LinkControl_rcvPhyPkt);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04001726 reg_write(ohci, OHCI1394_LinkControlSet,
1727 OHCI1394_LinkControl_rcvSelfID |
1728 OHCI1394_LinkControl_cycleTimerEnable |
1729 OHCI1394_LinkControl_cycleMaster);
1730
1731 reg_write(ohci, OHCI1394_ATRetries,
1732 OHCI1394_MAX_AT_REQ_RETRIES |
1733 (OHCI1394_MAX_AT_RESP_RETRIES << 4) |
1734 (OHCI1394_MAX_PHYS_RESP_RETRIES << 8));
1735
Clemens Ladischa48777e2010-06-10 08:33:07 +02001736 seconds = lower_32_bits(get_seconds());
1737 reg_write(ohci, OHCI1394_IsochronousCycleTimer, seconds << 25);
1738 ohci->bus_time = seconds & ~0x3f;
1739
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04001740 ar_context_run(&ohci->ar_request_ctx);
1741 ar_context_run(&ohci->ar_response_ctx);
1742
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04001743 reg_write(ohci, OHCI1394_PhyUpperBound, 0x00010000);
1744 reg_write(ohci, OHCI1394_IntEventClear, ~0);
1745 reg_write(ohci, OHCI1394_IntMaskClear, ~0);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04001746
Stefan Richter35d999b2010-04-10 16:04:56 +02001747 ret = configure_1394a_enhancements(ohci);
1748 if (ret < 0)
1749 return ret;
Clemens Ladisch925e7a62010-04-04 15:19:54 +02001750
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04001751 /* Activate link_on bit and contender bit in our self ID packets.*/
Stefan Richter35d999b2010-04-10 16:04:56 +02001752 ret = ohci_update_phy_reg(card, 4, 0, PHY_LINK_ACTIVE | PHY_CONTENDER);
1753 if (ret < 0)
1754 return ret;
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04001755
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001756 /*
1757 * When the link is not yet enabled, the atomic config rom
Kristian Høgsberged568912006-12-19 19:58:35 -05001758 * update mechanism described below in ohci_set_config_rom()
1759 * is not active. We have to update ConfigRomHeader and
1760 * BusOptions manually, and the write to ConfigROMmap takes
1761 * effect immediately. We tie this to the enabling of the
1762 * link, so we have a valid config rom before enabling - the
1763 * OHCI requires that ConfigROMhdr and BusOptions have valid
1764 * values before enabling.
1765 *
1766 * However, when the ConfigROMmap is written, some controllers
1767 * always read back quadlets 0 and 2 from the config rom to
1768 * the ConfigRomHeader and BusOptions registers on bus reset.
1769 * They shouldn't do that in this initial case where the link
1770 * isn't enabled. This means we have to use the same
1771 * workaround here, setting the bus header to 0 and then write
1772 * the right values in the bus reset tasklet.
1773 */
1774
Kristian Høgsberg0bd243c2007-06-05 19:27:05 -04001775 if (config_rom) {
1776 ohci->next_config_rom =
1777 dma_alloc_coherent(ohci->card.device, CONFIG_ROM_SIZE,
1778 &ohci->next_config_rom_bus,
1779 GFP_KERNEL);
1780 if (ohci->next_config_rom == NULL)
1781 return -ENOMEM;
Kristian Høgsberged568912006-12-19 19:58:35 -05001782
Stefan Richter8e859732009-10-08 00:41:59 +02001783 copy_config_rom(ohci->next_config_rom, config_rom, length);
Kristian Høgsberg0bd243c2007-06-05 19:27:05 -04001784 } else {
1785 /*
1786 * In the suspend case, config_rom is NULL, which
1787 * means that we just reuse the old config rom.
1788 */
1789 ohci->next_config_rom = ohci->config_rom;
1790 ohci->next_config_rom_bus = ohci->config_rom_bus;
1791 }
Kristian Høgsberged568912006-12-19 19:58:35 -05001792
Stefan Richter8e859732009-10-08 00:41:59 +02001793 ohci->next_header = ohci->next_config_rom[0];
Kristian Høgsberged568912006-12-19 19:58:35 -05001794 ohci->next_config_rom[0] = 0;
1795 reg_write(ohci, OHCI1394_ConfigROMhdr, 0);
Kristian Høgsberg0bd243c2007-06-05 19:27:05 -04001796 reg_write(ohci, OHCI1394_BusOptions,
1797 be32_to_cpu(ohci->next_config_rom[2]));
Kristian Høgsberged568912006-12-19 19:58:35 -05001798 reg_write(ohci, OHCI1394_ConfigROMmap, ohci->next_config_rom_bus);
1799
1800 reg_write(ohci, OHCI1394_AsReqFilterHiSet, 0x80000000);
1801
Clemens Ladisch262444e2010-06-05 12:31:25 +02001802 if (!(ohci->quirks & QUIRK_NO_MSI))
1803 pci_enable_msi(dev);
Kristian Høgsberged568912006-12-19 19:58:35 -05001804 if (request_irq(dev->irq, irq_handler,
Clemens Ladisch262444e2010-06-05 12:31:25 +02001805 pci_dev_msi_enabled(dev) ? 0 : IRQF_SHARED,
1806 ohci_driver_name, ohci)) {
1807 fw_error("Failed to allocate interrupt %d.\n", dev->irq);
1808 pci_disable_msi(dev);
Kristian Høgsberged568912006-12-19 19:58:35 -05001809 dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
1810 ohci->config_rom, ohci->config_rom_bus);
1811 return -EIO;
1812 }
1813
Stefan Richter148c7862010-06-05 11:46:49 +02001814 irqs = OHCI1394_reqTxComplete | OHCI1394_respTxComplete |
1815 OHCI1394_RQPkt | OHCI1394_RSPkt |
1816 OHCI1394_isochTx | OHCI1394_isochRx |
1817 OHCI1394_postedWriteErr |
1818 OHCI1394_selfIDComplete |
1819 OHCI1394_regAccessFail |
Clemens Ladischa48777e2010-06-10 08:33:07 +02001820 OHCI1394_cycle64Seconds |
Stefan Richter148c7862010-06-05 11:46:49 +02001821 OHCI1394_cycleInconsistent | OHCI1394_cycleTooLong |
1822 OHCI1394_masterIntEnable;
1823 if (param_debug & OHCI_PARAM_DEBUG_BUSRESETS)
1824 irqs |= OHCI1394_busReset;
1825 reg_write(ohci, OHCI1394_IntMaskSet, irqs);
1826
Kristian Høgsberged568912006-12-19 19:58:35 -05001827 reg_write(ohci, OHCI1394_HCControlSet,
1828 OHCI1394_HCControl_linkEnable |
1829 OHCI1394_HCControl_BIBimageValid);
1830 flush_writes(ohci);
1831
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001832 /*
1833 * We are ready to go, initiate bus reset to finish the
1834 * initialization.
1835 */
Kristian Høgsberged568912006-12-19 19:58:35 -05001836
1837 fw_core_initiate_bus_reset(&ohci->card, 1);
1838
1839 return 0;
1840}
1841
Stefan Richter53dca512008-12-14 21:47:04 +01001842static int ohci_set_config_rom(struct fw_card *card,
Stefan Richter8e859732009-10-08 00:41:59 +02001843 const __be32 *config_rom, size_t length)
Kristian Høgsberged568912006-12-19 19:58:35 -05001844{
1845 struct fw_ohci *ohci;
1846 unsigned long flags;
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001847 int ret = -EBUSY;
Kristian Høgsberged568912006-12-19 19:58:35 -05001848 __be32 *next_config_rom;
Stefan Richterf5101d582008-03-14 00:27:49 +01001849 dma_addr_t uninitialized_var(next_config_rom_bus);
Kristian Høgsberged568912006-12-19 19:58:35 -05001850
1851 ohci = fw_ohci(card);
1852
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001853 /*
1854 * When the OHCI controller is enabled, the config rom update
Kristian Høgsberged568912006-12-19 19:58:35 -05001855 * mechanism is a bit tricky, but easy enough to use. See
1856 * section 5.5.6 in the OHCI specification.
1857 *
1858 * The OHCI controller caches the new config rom address in a
1859 * shadow register (ConfigROMmapNext) and needs a bus reset
1860 * for the changes to take place. When the bus reset is
1861 * detected, the controller loads the new values for the
1862 * ConfigRomHeader and BusOptions registers from the specified
1863 * config rom and loads ConfigROMmap from the ConfigROMmapNext
1864 * shadow register. All automatically and atomically.
1865 *
1866 * Now, there's a twist to this story. The automatic load of
1867 * ConfigRomHeader and BusOptions doesn't honor the
1868 * noByteSwapData bit, so with a be32 config rom, the
1869 * controller will load be32 values in to these registers
1870 * during the atomic update, even on litte endian
1871 * architectures. The workaround we use is to put a 0 in the
1872 * header quadlet; 0 is endian agnostic and means that the
1873 * config rom isn't ready yet. In the bus reset tasklet we
1874 * then set up the real values for the two registers.
1875 *
1876 * We use ohci->lock to avoid racing with the code that sets
1877 * ohci->next_config_rom to NULL (see bus_reset_tasklet).
1878 */
1879
1880 next_config_rom =
1881 dma_alloc_coherent(ohci->card.device, CONFIG_ROM_SIZE,
1882 &next_config_rom_bus, GFP_KERNEL);
1883 if (next_config_rom == NULL)
1884 return -ENOMEM;
1885
1886 spin_lock_irqsave(&ohci->lock, flags);
1887
1888 if (ohci->next_config_rom == NULL) {
1889 ohci->next_config_rom = next_config_rom;
1890 ohci->next_config_rom_bus = next_config_rom_bus;
1891
Stefan Richter8e859732009-10-08 00:41:59 +02001892 copy_config_rom(ohci->next_config_rom, config_rom, length);
Kristian Høgsberged568912006-12-19 19:58:35 -05001893
1894 ohci->next_header = config_rom[0];
1895 ohci->next_config_rom[0] = 0;
1896
1897 reg_write(ohci, OHCI1394_ConfigROMmap,
1898 ohci->next_config_rom_bus);
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001899 ret = 0;
Kristian Høgsberged568912006-12-19 19:58:35 -05001900 }
1901
1902 spin_unlock_irqrestore(&ohci->lock, flags);
1903
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001904 /*
1905 * Now initiate a bus reset to have the changes take
Kristian Høgsberged568912006-12-19 19:58:35 -05001906 * effect. We clean up the old config rom memory and DMA
1907 * mappings in the bus reset tasklet, since the OHCI
1908 * controller could need to access it before the bus reset
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001909 * takes effect.
1910 */
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001911 if (ret == 0)
Kristian Høgsberged568912006-12-19 19:58:35 -05001912 fw_core_initiate_bus_reset(&ohci->card, 1);
Stefan Richter4eaff7d2007-07-25 19:18:08 +02001913 else
1914 dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
1915 next_config_rom, next_config_rom_bus);
Kristian Høgsberged568912006-12-19 19:58:35 -05001916
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001917 return ret;
Kristian Høgsberged568912006-12-19 19:58:35 -05001918}
1919
1920static void ohci_send_request(struct fw_card *card, struct fw_packet *packet)
1921{
1922 struct fw_ohci *ohci = fw_ohci(card);
1923
1924 at_context_transmit(&ohci->at_request_ctx, packet);
1925}
1926
1927static void ohci_send_response(struct fw_card *card, struct fw_packet *packet)
1928{
1929 struct fw_ohci *ohci = fw_ohci(card);
1930
1931 at_context_transmit(&ohci->at_response_ctx, packet);
1932}
1933
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05001934static int ohci_cancel_packet(struct fw_card *card, struct fw_packet *packet)
1935{
1936 struct fw_ohci *ohci = fw_ohci(card);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001937 struct context *ctx = &ohci->at_request_ctx;
1938 struct driver_data *driver_data = packet->driver_data;
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001939 int ret = -ENOENT;
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05001940
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001941 tasklet_disable(&ctx->tasklet);
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05001942
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001943 if (packet->ack != 0)
1944 goto out;
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05001945
Stefan Richter19593ff2009-10-14 20:40:10 +02001946 if (packet->payload_mapped)
Stefan Richter1d1dc5e2008-12-10 00:20:38 +01001947 dma_unmap_single(ohci->card.device, packet->payload_bus,
1948 packet->payload_length, DMA_TO_DEVICE);
1949
Stefan Richterad3c0fe2008-03-20 22:04:36 +01001950 log_ar_at_event('T', packet->speed, packet->header, 0x20);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001951 driver_data->packet = NULL;
1952 packet->ack = RCODE_CANCELLED;
1953 packet->callback(packet, &ohci->card, packet->ack);
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001954 ret = 0;
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001955 out:
1956 tasklet_enable(&ctx->tasklet);
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05001957
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001958 return ret;
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05001959}
1960
Stefan Richter53dca512008-12-14 21:47:04 +01001961static int ohci_enable_phys_dma(struct fw_card *card,
1962 int node_id, int generation)
Kristian Høgsberged568912006-12-19 19:58:35 -05001963{
Stefan Richter080de8c2008-02-28 20:54:43 +01001964#ifdef CONFIG_FIREWIRE_OHCI_REMOTE_DMA
1965 return 0;
1966#else
Kristian Høgsberged568912006-12-19 19:58:35 -05001967 struct fw_ohci *ohci = fw_ohci(card);
1968 unsigned long flags;
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001969 int n, ret = 0;
Kristian Høgsberged568912006-12-19 19:58:35 -05001970
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001971 /*
1972 * FIXME: Make sure this bitmask is cleared when we clear the busReset
1973 * interrupt bit. Clear physReqResourceAllBuses on bus reset.
1974 */
Kristian Høgsberged568912006-12-19 19:58:35 -05001975
1976 spin_lock_irqsave(&ohci->lock, flags);
1977
1978 if (ohci->generation != generation) {
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001979 ret = -ESTALE;
Kristian Høgsberged568912006-12-19 19:58:35 -05001980 goto out;
1981 }
1982
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001983 /*
1984 * Note, if the node ID contains a non-local bus ID, physical DMA is
1985 * enabled for _all_ nodes on remote buses.
1986 */
Stefan Richter907293d2007-01-23 21:11:43 +01001987
1988 n = (node_id & 0xffc0) == LOCAL_BUS ? node_id & 0x3f : 63;
1989 if (n < 32)
1990 reg_write(ohci, OHCI1394_PhyReqFilterLoSet, 1 << n);
1991 else
1992 reg_write(ohci, OHCI1394_PhyReqFilterHiSet, 1 << (n - 32));
1993
Kristian Høgsberged568912006-12-19 19:58:35 -05001994 flush_writes(ohci);
Kristian Høgsberged568912006-12-19 19:58:35 -05001995 out:
Stefan Richter6cad95f2007-01-21 20:46:45 +01001996 spin_unlock_irqrestore(&ohci->lock, flags);
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001997
1998 return ret;
Stefan Richter080de8c2008-02-28 20:54:43 +01001999#endif /* CONFIG_FIREWIRE_OHCI_REMOTE_DMA */
Kristian Høgsberged568912006-12-19 19:58:35 -05002000}
Stefan Richter373b2ed2007-03-04 14:45:18 +01002001
Clemens Ladisch60d32972010-06-10 08:24:35 +02002002static u32 ohci_read_csr_reg(struct fw_card *card, int csr_offset)
2003{
2004 struct fw_ohci *ohci = fw_ohci(card);
Clemens Ladischa48777e2010-06-10 08:33:07 +02002005 unsigned long flags;
2006 u32 value;
Clemens Ladisch60d32972010-06-10 08:24:35 +02002007
2008 switch (csr_offset) {
Clemens Ladisch506f1a32010-06-10 08:25:19 +02002009 case CSR_NODE_IDS:
2010 return reg_read(ohci, OHCI1394_NodeID) << 16;
2011
Clemens Ladisch60d32972010-06-10 08:24:35 +02002012 case CSR_CYCLE_TIME:
2013 return get_cycle_time(ohci);
2014
Clemens Ladischa48777e2010-06-10 08:33:07 +02002015 case CSR_BUS_TIME:
2016 /*
2017 * We might be called just after the cycle timer has wrapped
2018 * around but just before the cycle64Seconds handler, so we
2019 * better check here, too, if the bus time needs to be updated.
2020 */
2021 spin_lock_irqsave(&ohci->lock, flags);
2022 value = update_bus_time(ohci);
2023 spin_unlock_irqrestore(&ohci->lock, flags);
2024 return value;
2025
Clemens Ladisch60d32972010-06-10 08:24:35 +02002026 default:
2027 WARN_ON(1);
2028 return 0;
2029 }
2030}
2031
Clemens Ladisch506f1a32010-06-10 08:25:19 +02002032static void ohci_write_csr_reg(struct fw_card *card, int csr_offset, u32 value)
2033{
2034 struct fw_ohci *ohci = fw_ohci(card);
Clemens Ladischa48777e2010-06-10 08:33:07 +02002035 unsigned long flags;
Clemens Ladisch506f1a32010-06-10 08:25:19 +02002036
2037 switch (csr_offset) {
2038 case CSR_NODE_IDS:
2039 reg_write(ohci, OHCI1394_NodeID, value >> 16);
2040 flush_writes(ohci);
2041 break;
2042
Clemens Ladisch9ab50712010-06-10 08:26:48 +02002043 case CSR_CYCLE_TIME:
2044 reg_write(ohci, OHCI1394_IsochronousCycleTimer, value);
2045 reg_write(ohci, OHCI1394_IntEventSet,
2046 OHCI1394_cycleInconsistent);
2047 flush_writes(ohci);
2048 break;
2049
Clemens Ladischa48777e2010-06-10 08:33:07 +02002050 case CSR_BUS_TIME:
2051 spin_lock_irqsave(&ohci->lock, flags);
2052 ohci->bus_time = (ohci->bus_time & 0x7f) | (value & ~0x7f);
2053 spin_unlock_irqrestore(&ohci->lock, flags);
2054 break;
2055
Clemens Ladisch506f1a32010-06-10 08:25:19 +02002056 default:
2057 WARN_ON(1);
2058 break;
2059 }
2060}
2061
David Moore1aa292b2008-07-22 23:23:40 -07002062static void copy_iso_headers(struct iso_context *ctx, void *p)
2063{
2064 int i = ctx->header_length;
2065
2066 if (i + ctx->base.header_size > PAGE_SIZE)
2067 return;
2068
2069 /*
2070 * The iso header is byteswapped to little endian by
2071 * the controller, but the remaining header quadlets
2072 * are big endian. We want to present all the headers
2073 * as big endian, so we have to swap the first quadlet.
2074 */
2075 if (ctx->base.header_size > 0)
2076 *(u32 *) (ctx->header + i) = __swab32(*(u32 *) (p + 4));
2077 if (ctx->base.header_size > 4)
2078 *(u32 *) (ctx->header + i + 4) = __swab32(*(u32 *) p);
2079 if (ctx->base.header_size > 8)
2080 memcpy(ctx->header + i + 8, p + 8, ctx->base.header_size - 8);
2081 ctx->header_length += ctx->base.header_size;
2082}
2083
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002084static int handle_ir_packet_per_buffer(struct context *context,
2085 struct descriptor *d,
2086 struct descriptor *last)
2087{
2088 struct iso_context *ctx =
2089 container_of(context, struct iso_context, context);
David Moorebcee8932007-12-19 15:26:38 -05002090 struct descriptor *pd;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002091 __le32 *ir_header;
David Moorebcee8932007-12-19 15:26:38 -05002092 void *p;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002093
David Moorebcee8932007-12-19 15:26:38 -05002094 for (pd = d; pd <= last; pd++) {
2095 if (pd->transfer_status)
2096 break;
2097 }
2098 if (pd > last)
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002099 /* Descriptor(s) not done yet, stop iteration */
2100 return 0;
2101
David Moore1aa292b2008-07-22 23:23:40 -07002102 p = last + 1;
2103 copy_iso_headers(ctx, p);
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002104
David Moorebcee8932007-12-19 15:26:38 -05002105 if (le16_to_cpu(last->control) & DESCRIPTOR_IRQ_ALWAYS) {
2106 ir_header = (__le32 *) p;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002107 ctx->base.callback(&ctx->base,
2108 le32_to_cpu(ir_header[0]) & 0xffff,
2109 ctx->header_length, ctx->header,
2110 ctx->base.callback_data);
2111 ctx->header_length = 0;
2112 }
2113
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002114 return 1;
2115}
2116
Kristian Høgsberg30200732007-02-16 17:34:39 -05002117static int handle_it_packet(struct context *context,
2118 struct descriptor *d,
2119 struct descriptor *last)
Kristian Høgsberged568912006-12-19 19:58:35 -05002120{
Kristian Høgsberg30200732007-02-16 17:34:39 -05002121 struct iso_context *ctx =
2122 container_of(context, struct iso_context, context);
Jay Fenlason31769ce2009-11-21 00:05:56 +01002123 int i;
2124 struct descriptor *pd;
Stefan Richter373b2ed2007-03-04 14:45:18 +01002125
Jay Fenlason31769ce2009-11-21 00:05:56 +01002126 for (pd = d; pd <= last; pd++)
2127 if (pd->transfer_status)
2128 break;
2129 if (pd > last)
2130 /* Descriptor(s) not done yet, stop iteration */
Kristian Høgsberg30200732007-02-16 17:34:39 -05002131 return 0;
Kristian Høgsberged568912006-12-19 19:58:35 -05002132
Jay Fenlason31769ce2009-11-21 00:05:56 +01002133 i = ctx->header_length;
2134 if (i + 4 < PAGE_SIZE) {
2135 /* Present this value as big-endian to match the receive code */
2136 *(__be32 *)(ctx->header + i) = cpu_to_be32(
2137 ((u32)le16_to_cpu(pd->transfer_status) << 16) |
2138 le16_to_cpu(pd->res_count));
2139 ctx->header_length += 4;
2140 }
2141 if (le16_to_cpu(last->control) & DESCRIPTOR_IRQ_ALWAYS) {
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05002142 ctx->base.callback(&ctx->base, le16_to_cpu(last->res_count),
Jay Fenlason31769ce2009-11-21 00:05:56 +01002143 ctx->header_length, ctx->header,
2144 ctx->base.callback_data);
2145 ctx->header_length = 0;
2146 }
Kristian Høgsberg30200732007-02-16 17:34:39 -05002147 return 1;
Kristian Høgsberged568912006-12-19 19:58:35 -05002148}
2149
Stefan Richter53dca512008-12-14 21:47:04 +01002150static struct fw_iso_context *ohci_allocate_iso_context(struct fw_card *card,
Stefan Richter4817ed22008-12-21 16:39:46 +01002151 int type, int channel, size_t header_size)
Kristian Høgsberged568912006-12-19 19:58:35 -05002152{
2153 struct fw_ohci *ohci = fw_ohci(card);
2154 struct iso_context *ctx, *list;
Kristian Høgsberg30200732007-02-16 17:34:39 -05002155 descriptor_callback_t callback;
Stefan Richter4817ed22008-12-21 16:39:46 +01002156 u64 *channels, dont_care = ~0ULL;
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002157 u32 *mask, regs;
Kristian Høgsberged568912006-12-19 19:58:35 -05002158 unsigned long flags;
Stefan Richter2dbd7d72008-12-14 21:45:45 +01002159 int index, ret = -ENOMEM;
Kristian Høgsberged568912006-12-19 19:58:35 -05002160
2161 if (type == FW_ISO_CONTEXT_TRANSMIT) {
Stefan Richter4817ed22008-12-21 16:39:46 +01002162 channels = &dont_care;
Kristian Høgsberged568912006-12-19 19:58:35 -05002163 mask = &ohci->it_context_mask;
2164 list = ohci->it_context_list;
Kristian Høgsberg30200732007-02-16 17:34:39 -05002165 callback = handle_it_packet;
Kristian Høgsberged568912006-12-19 19:58:35 -05002166 } else {
Stefan Richter4817ed22008-12-21 16:39:46 +01002167 channels = &ohci->ir_context_channels;
Stefan Richter373b2ed2007-03-04 14:45:18 +01002168 mask = &ohci->ir_context_mask;
2169 list = ohci->ir_context_list;
Stefan Richter6498ba02010-02-21 17:57:05 +01002170 callback = handle_ir_packet_per_buffer;
Kristian Høgsberged568912006-12-19 19:58:35 -05002171 }
2172
2173 spin_lock_irqsave(&ohci->lock, flags);
Stefan Richter4817ed22008-12-21 16:39:46 +01002174 index = *channels & 1ULL << channel ? ffs(*mask) - 1 : -1;
2175 if (index >= 0) {
2176 *channels &= ~(1ULL << channel);
Kristian Høgsberged568912006-12-19 19:58:35 -05002177 *mask &= ~(1 << index);
Stefan Richter4817ed22008-12-21 16:39:46 +01002178 }
Kristian Høgsberged568912006-12-19 19:58:35 -05002179 spin_unlock_irqrestore(&ohci->lock, flags);
2180
2181 if (index < 0)
2182 return ERR_PTR(-EBUSY);
2183
Stefan Richter373b2ed2007-03-04 14:45:18 +01002184 if (type == FW_ISO_CONTEXT_TRANSMIT)
2185 regs = OHCI1394_IsoXmitContextBase(index);
2186 else
2187 regs = OHCI1394_IsoRcvContextBase(index);
2188
Kristian Høgsberged568912006-12-19 19:58:35 -05002189 ctx = &list[index];
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -04002190 memset(ctx, 0, sizeof(*ctx));
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05002191 ctx->header_length = 0;
2192 ctx->header = (void *) __get_free_page(GFP_KERNEL);
2193 if (ctx->header == NULL)
2194 goto out;
2195
Stefan Richter2dbd7d72008-12-14 21:45:45 +01002196 ret = context_init(&ctx->context, ohci, regs, callback);
2197 if (ret < 0)
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05002198 goto out_with_header;
Kristian Høgsberged568912006-12-19 19:58:35 -05002199
2200 return &ctx->base;
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05002201
2202 out_with_header:
2203 free_page((unsigned long)ctx->header);
2204 out:
2205 spin_lock_irqsave(&ohci->lock, flags);
2206 *mask |= 1 << index;
2207 spin_unlock_irqrestore(&ohci->lock, flags);
2208
Stefan Richter2dbd7d72008-12-14 21:45:45 +01002209 return ERR_PTR(ret);
Kristian Høgsberged568912006-12-19 19:58:35 -05002210}
2211
Kristian Høgsbergeb0306e2007-03-14 17:34:54 -04002212static int ohci_start_iso(struct fw_iso_context *base,
2213 s32 cycle, u32 sync, u32 tags)
Kristian Høgsberged568912006-12-19 19:58:35 -05002214{
Stefan Richter373b2ed2007-03-04 14:45:18 +01002215 struct iso_context *ctx = container_of(base, struct iso_context, base);
Kristian Høgsberg30200732007-02-16 17:34:39 -05002216 struct fw_ohci *ohci = ctx->context.ohci;
Kristian Høgsberg8a2f7d92007-03-28 14:26:10 -04002217 u32 control, match;
Kristian Høgsberged568912006-12-19 19:58:35 -05002218 int index;
2219
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002220 if (ctx->base.type == FW_ISO_CONTEXT_TRANSMIT) {
2221 index = ctx - ohci->it_context_list;
Kristian Høgsberg8a2f7d92007-03-28 14:26:10 -04002222 match = 0;
2223 if (cycle >= 0)
2224 match = IT_CONTEXT_CYCLE_MATCH_ENABLE |
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002225 (cycle & 0x7fff) << 16;
Kristian Høgsberg21efb3c2007-02-16 17:34:50 -05002226
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002227 reg_write(ohci, OHCI1394_IsoXmitIntEventClear, 1 << index);
2228 reg_write(ohci, OHCI1394_IsoXmitIntMaskSet, 1 << index);
Kristian Høgsberg8a2f7d92007-03-28 14:26:10 -04002229 context_run(&ctx->context, match);
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002230 } else {
2231 index = ctx - ohci->ir_context_list;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002232 control = IR_CONTEXT_ISOCH_HEADER;
Kristian Høgsberg8a2f7d92007-03-28 14:26:10 -04002233 match = (tags << 28) | (sync << 8) | ctx->base.channel;
2234 if (cycle >= 0) {
2235 match |= (cycle & 0x07fff) << 12;
2236 control |= IR_CONTEXT_CYCLE_MATCH_ENABLE;
2237 }
Kristian Høgsberged568912006-12-19 19:58:35 -05002238
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002239 reg_write(ohci, OHCI1394_IsoRecvIntEventClear, 1 << index);
2240 reg_write(ohci, OHCI1394_IsoRecvIntMaskSet, 1 << index);
Kristian Høgsberga77754a2007-05-07 20:33:35 -04002241 reg_write(ohci, CONTEXT_MATCH(ctx->context.regs), match);
Kristian Høgsberg8a2f7d92007-03-28 14:26:10 -04002242 context_run(&ctx->context, control);
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002243 }
Kristian Høgsberged568912006-12-19 19:58:35 -05002244
2245 return 0;
2246}
2247
Kristian Høgsbergb8295662007-02-16 17:34:42 -05002248static int ohci_stop_iso(struct fw_iso_context *base)
2249{
2250 struct fw_ohci *ohci = fw_ohci(base->card);
Stefan Richter373b2ed2007-03-04 14:45:18 +01002251 struct iso_context *ctx = container_of(base, struct iso_context, base);
Kristian Høgsbergb8295662007-02-16 17:34:42 -05002252 int index;
2253
2254 if (ctx->base.type == FW_ISO_CONTEXT_TRANSMIT) {
2255 index = ctx - ohci->it_context_list;
2256 reg_write(ohci, OHCI1394_IsoXmitIntMaskClear, 1 << index);
2257 } else {
2258 index = ctx - ohci->ir_context_list;
2259 reg_write(ohci, OHCI1394_IsoRecvIntMaskClear, 1 << index);
2260 }
2261 flush_writes(ohci);
2262 context_stop(&ctx->context);
2263
2264 return 0;
2265}
2266
Kristian Høgsberged568912006-12-19 19:58:35 -05002267static void ohci_free_iso_context(struct fw_iso_context *base)
2268{
2269 struct fw_ohci *ohci = fw_ohci(base->card);
Stefan Richter373b2ed2007-03-04 14:45:18 +01002270 struct iso_context *ctx = container_of(base, struct iso_context, base);
Kristian Høgsberged568912006-12-19 19:58:35 -05002271 unsigned long flags;
2272 int index;
2273
Kristian Høgsbergb8295662007-02-16 17:34:42 -05002274 ohci_stop_iso(base);
2275 context_release(&ctx->context);
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05002276 free_page((unsigned long)ctx->header);
Kristian Høgsbergb8295662007-02-16 17:34:42 -05002277
Kristian Høgsberged568912006-12-19 19:58:35 -05002278 spin_lock_irqsave(&ohci->lock, flags);
2279
2280 if (ctx->base.type == FW_ISO_CONTEXT_TRANSMIT) {
2281 index = ctx - ohci->it_context_list;
Kristian Høgsberged568912006-12-19 19:58:35 -05002282 ohci->it_context_mask |= 1 << index;
2283 } else {
2284 index = ctx - ohci->ir_context_list;
Kristian Høgsberged568912006-12-19 19:58:35 -05002285 ohci->ir_context_mask |= 1 << index;
Stefan Richter4817ed22008-12-21 16:39:46 +01002286 ohci->ir_context_channels |= 1ULL << base->channel;
Kristian Høgsberged568912006-12-19 19:58:35 -05002287 }
Kristian Høgsberged568912006-12-19 19:58:35 -05002288
2289 spin_unlock_irqrestore(&ohci->lock, flags);
2290}
2291
Stefan Richter53dca512008-12-14 21:47:04 +01002292static int ohci_queue_iso_transmit(struct fw_iso_context *base,
2293 struct fw_iso_packet *packet,
2294 struct fw_iso_buffer *buffer,
2295 unsigned long payload)
Kristian Høgsberged568912006-12-19 19:58:35 -05002296{
Stefan Richter373b2ed2007-03-04 14:45:18 +01002297 struct iso_context *ctx = container_of(base, struct iso_context, base);
Kristian Høgsberg30200732007-02-16 17:34:39 -05002298 struct descriptor *d, *last, *pd;
Kristian Høgsberged568912006-12-19 19:58:35 -05002299 struct fw_iso_packet *p;
2300 __le32 *header;
Kristian Høgsberg9aad8122007-02-16 17:34:38 -05002301 dma_addr_t d_bus, page_bus;
Kristian Høgsberged568912006-12-19 19:58:35 -05002302 u32 z, header_z, payload_z, irq;
2303 u32 payload_index, payload_end_index, next_page_index;
Kristian Høgsberg30200732007-02-16 17:34:39 -05002304 int page, end_page, i, length, offset;
Kristian Høgsberged568912006-12-19 19:58:35 -05002305
Kristian Høgsberged568912006-12-19 19:58:35 -05002306 p = packet;
Kristian Høgsberg9aad8122007-02-16 17:34:38 -05002307 payload_index = payload;
Kristian Høgsberged568912006-12-19 19:58:35 -05002308
2309 if (p->skip)
2310 z = 1;
2311 else
2312 z = 2;
2313 if (p->header_length > 0)
2314 z++;
2315
2316 /* Determine the first page the payload isn't contained in. */
2317 end_page = PAGE_ALIGN(payload_index + p->payload_length) >> PAGE_SHIFT;
2318 if (p->payload_length > 0)
2319 payload_z = end_page - (payload_index >> PAGE_SHIFT);
2320 else
2321 payload_z = 0;
2322
2323 z += payload_z;
2324
2325 /* Get header size in number of descriptors. */
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -04002326 header_z = DIV_ROUND_UP(p->header_length, sizeof(*d));
Kristian Høgsberged568912006-12-19 19:58:35 -05002327
Kristian Høgsberg30200732007-02-16 17:34:39 -05002328 d = context_get_descriptors(&ctx->context, z + header_z, &d_bus);
2329 if (d == NULL)
2330 return -ENOMEM;
Kristian Høgsberged568912006-12-19 19:58:35 -05002331
2332 if (!p->skip) {
Kristian Høgsberga77754a2007-05-07 20:33:35 -04002333 d[0].control = cpu_to_le16(DESCRIPTOR_KEY_IMMEDIATE);
Kristian Høgsberged568912006-12-19 19:58:35 -05002334 d[0].req_count = cpu_to_le16(8);
Clemens Ladisch7f51a102010-02-08 08:30:03 +01002335 /*
2336 * Link the skip address to this descriptor itself. This causes
2337 * a context to skip a cycle whenever lost cycles or FIFO
2338 * overruns occur, without dropping the data. The application
2339 * should then decide whether this is an error condition or not.
2340 * FIXME: Make the context's cycle-lost behaviour configurable?
2341 */
2342 d[0].branch_address = cpu_to_le32(d_bus | z);
Kristian Høgsberged568912006-12-19 19:58:35 -05002343
2344 header = (__le32 *) &d[1];
Kristian Høgsberga77754a2007-05-07 20:33:35 -04002345 header[0] = cpu_to_le32(IT_HEADER_SY(p->sy) |
2346 IT_HEADER_TAG(p->tag) |
2347 IT_HEADER_TCODE(TCODE_STREAM_DATA) |
2348 IT_HEADER_CHANNEL(ctx->base.channel) |
2349 IT_HEADER_SPEED(ctx->base.speed));
Kristian Høgsberged568912006-12-19 19:58:35 -05002350 header[1] =
Kristian Høgsberga77754a2007-05-07 20:33:35 -04002351 cpu_to_le32(IT_HEADER_DATA_LENGTH(p->header_length +
Kristian Høgsberged568912006-12-19 19:58:35 -05002352 p->payload_length));
2353 }
2354
2355 if (p->header_length > 0) {
2356 d[2].req_count = cpu_to_le16(p->header_length);
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -04002357 d[2].data_address = cpu_to_le32(d_bus + z * sizeof(*d));
Kristian Høgsberged568912006-12-19 19:58:35 -05002358 memcpy(&d[z], p->header, p->header_length);
2359 }
2360
2361 pd = d + z - payload_z;
2362 payload_end_index = payload_index + p->payload_length;
2363 for (i = 0; i < payload_z; i++) {
2364 page = payload_index >> PAGE_SHIFT;
2365 offset = payload_index & ~PAGE_MASK;
2366 next_page_index = (page + 1) << PAGE_SHIFT;
2367 length =
2368 min(next_page_index, payload_end_index) - payload_index;
2369 pd[i].req_count = cpu_to_le16(length);
Kristian Høgsberg9aad8122007-02-16 17:34:38 -05002370
2371 page_bus = page_private(buffer->pages[page]);
2372 pd[i].data_address = cpu_to_le32(page_bus + offset);
Kristian Høgsberged568912006-12-19 19:58:35 -05002373
2374 payload_index += length;
2375 }
2376
Kristian Høgsberged568912006-12-19 19:58:35 -05002377 if (p->interrupt)
Kristian Høgsberga77754a2007-05-07 20:33:35 -04002378 irq = DESCRIPTOR_IRQ_ALWAYS;
Kristian Høgsberged568912006-12-19 19:58:35 -05002379 else
Kristian Høgsberga77754a2007-05-07 20:33:35 -04002380 irq = DESCRIPTOR_NO_IRQ;
Kristian Høgsberged568912006-12-19 19:58:35 -05002381
Kristian Høgsberg30200732007-02-16 17:34:39 -05002382 last = z == 2 ? d : d + z - 1;
Kristian Høgsberga77754a2007-05-07 20:33:35 -04002383 last->control |= cpu_to_le16(DESCRIPTOR_OUTPUT_LAST |
2384 DESCRIPTOR_STATUS |
2385 DESCRIPTOR_BRANCH_ALWAYS |
Kristian Høgsbergcbb59da2007-02-16 17:34:35 -05002386 irq);
Kristian Høgsberged568912006-12-19 19:58:35 -05002387
Kristian Høgsberg30200732007-02-16 17:34:39 -05002388 context_append(&ctx->context, d, z, header_z);
Kristian Høgsberged568912006-12-19 19:58:35 -05002389
2390 return 0;
2391}
Stefan Richter373b2ed2007-03-04 14:45:18 +01002392
Stefan Richter53dca512008-12-14 21:47:04 +01002393static int ohci_queue_iso_receive_packet_per_buffer(struct fw_iso_context *base,
2394 struct fw_iso_packet *packet,
2395 struct fw_iso_buffer *buffer,
2396 unsigned long payload)
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002397{
2398 struct iso_context *ctx = container_of(base, struct iso_context, base);
Jay Fenlason8c0c0cc2009-12-11 14:23:58 -05002399 struct descriptor *d, *pd;
David Moorebcee8932007-12-19 15:26:38 -05002400 struct fw_iso_packet *p = packet;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002401 dma_addr_t d_bus, page_bus;
2402 u32 z, header_z, rest;
David Moorebcee8932007-12-19 15:26:38 -05002403 int i, j, length;
2404 int page, offset, packet_count, header_size, payload_per_buffer;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002405
2406 /*
David Moore1aa292b2008-07-22 23:23:40 -07002407 * The OHCI controller puts the isochronous header and trailer in the
2408 * buffer, so we need at least 8 bytes.
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002409 */
2410 packet_count = p->header_length / ctx->base.header_size;
David Moore1aa292b2008-07-22 23:23:40 -07002411 header_size = max(ctx->base.header_size, (size_t)8);
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002412
2413 /* Get header size in number of descriptors. */
2414 header_z = DIV_ROUND_UP(header_size, sizeof(*d));
2415 page = payload >> PAGE_SHIFT;
2416 offset = payload & ~PAGE_MASK;
David Moorebcee8932007-12-19 15:26:38 -05002417 payload_per_buffer = p->payload_length / packet_count;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002418
2419 for (i = 0; i < packet_count; i++) {
2420 /* d points to the header descriptor */
David Moorebcee8932007-12-19 15:26:38 -05002421 z = DIV_ROUND_UP(payload_per_buffer + offset, PAGE_SIZE) + 1;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002422 d = context_get_descriptors(&ctx->context,
David Moorebcee8932007-12-19 15:26:38 -05002423 z + header_z, &d_bus);
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002424 if (d == NULL)
2425 return -ENOMEM;
2426
David Moorebcee8932007-12-19 15:26:38 -05002427 d->control = cpu_to_le16(DESCRIPTOR_STATUS |
2428 DESCRIPTOR_INPUT_MORE);
2429 if (p->skip && i == 0)
2430 d->control |= cpu_to_le16(DESCRIPTOR_WAIT);
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002431 d->req_count = cpu_to_le16(header_size);
2432 d->res_count = d->req_count;
David Moorebcee8932007-12-19 15:26:38 -05002433 d->transfer_status = 0;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002434 d->data_address = cpu_to_le32(d_bus + (z * sizeof(*d)));
2435
David Moorebcee8932007-12-19 15:26:38 -05002436 rest = payload_per_buffer;
Jay Fenlason8c0c0cc2009-12-11 14:23:58 -05002437 pd = d;
David Moorebcee8932007-12-19 15:26:38 -05002438 for (j = 1; j < z; j++) {
Jay Fenlason8c0c0cc2009-12-11 14:23:58 -05002439 pd++;
David Moorebcee8932007-12-19 15:26:38 -05002440 pd->control = cpu_to_le16(DESCRIPTOR_STATUS |
2441 DESCRIPTOR_INPUT_MORE);
2442
2443 if (offset + rest < PAGE_SIZE)
2444 length = rest;
2445 else
2446 length = PAGE_SIZE - offset;
2447 pd->req_count = cpu_to_le16(length);
2448 pd->res_count = pd->req_count;
2449 pd->transfer_status = 0;
2450
2451 page_bus = page_private(buffer->pages[page]);
2452 pd->data_address = cpu_to_le32(page_bus + offset);
2453
2454 offset = (offset + length) & ~PAGE_MASK;
2455 rest -= length;
2456 if (offset == 0)
2457 page++;
2458 }
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002459 pd->control = cpu_to_le16(DESCRIPTOR_STATUS |
2460 DESCRIPTOR_INPUT_LAST |
2461 DESCRIPTOR_BRANCH_ALWAYS);
David Moorebcee8932007-12-19 15:26:38 -05002462 if (p->interrupt && i == packet_count - 1)
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002463 pd->control |= cpu_to_le16(DESCRIPTOR_IRQ_ALWAYS);
2464
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002465 context_append(&ctx->context, d, z, header_z);
2466 }
2467
2468 return 0;
2469}
2470
Stefan Richter53dca512008-12-14 21:47:04 +01002471static int ohci_queue_iso(struct fw_iso_context *base,
2472 struct fw_iso_packet *packet,
2473 struct fw_iso_buffer *buffer,
2474 unsigned long payload)
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002475{
Kristian Høgsberge364cf42007-02-16 17:34:49 -05002476 struct iso_context *ctx = container_of(base, struct iso_context, base);
David Moorefe5ca632008-01-06 17:21:41 -05002477 unsigned long flags;
Stefan Richter2dbd7d72008-12-14 21:45:45 +01002478 int ret;
Kristian Høgsberge364cf42007-02-16 17:34:49 -05002479
David Moorefe5ca632008-01-06 17:21:41 -05002480 spin_lock_irqsave(&ctx->context.ohci->lock, flags);
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002481 if (base->type == FW_ISO_CONTEXT_TRANSMIT)
Stefan Richter2dbd7d72008-12-14 21:45:45 +01002482 ret = ohci_queue_iso_transmit(base, packet, buffer, payload);
Kristian Høgsberge364cf42007-02-16 17:34:49 -05002483 else
Stefan Richter2dbd7d72008-12-14 21:45:45 +01002484 ret = ohci_queue_iso_receive_packet_per_buffer(base, packet,
2485 buffer, payload);
David Moorefe5ca632008-01-06 17:21:41 -05002486 spin_unlock_irqrestore(&ctx->context.ohci->lock, flags);
2487
Stefan Richter2dbd7d72008-12-14 21:45:45 +01002488 return ret;
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002489}
2490
Stefan Richter21ebcd12007-01-14 15:29:07 +01002491static const struct fw_card_driver ohci_driver = {
Kristian Høgsberged568912006-12-19 19:58:35 -05002492 .enable = ohci_enable,
2493 .update_phy_reg = ohci_update_phy_reg,
2494 .set_config_rom = ohci_set_config_rom,
2495 .send_request = ohci_send_request,
2496 .send_response = ohci_send_response,
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05002497 .cancel_packet = ohci_cancel_packet,
Kristian Høgsberged568912006-12-19 19:58:35 -05002498 .enable_phys_dma = ohci_enable_phys_dma,
Clemens Ladisch60d32972010-06-10 08:24:35 +02002499 .read_csr_reg = ohci_read_csr_reg,
Clemens Ladisch506f1a32010-06-10 08:25:19 +02002500 .write_csr_reg = ohci_write_csr_reg,
Kristian Høgsberged568912006-12-19 19:58:35 -05002501
2502 .allocate_iso_context = ohci_allocate_iso_context,
2503 .free_iso_context = ohci_free_iso_context,
2504 .queue_iso = ohci_queue_iso,
Kristian Høgsberg69cdb722007-02-16 17:34:41 -05002505 .start_iso = ohci_start_iso,
Kristian Høgsbergb8295662007-02-16 17:34:42 -05002506 .stop_iso = ohci_stop_iso,
Kristian Høgsberged568912006-12-19 19:58:35 -05002507};
2508
Stefan Richter2ed0f182008-03-01 12:35:29 +01002509#ifdef CONFIG_PPC_PMAC
Stefan Richter5da3dac2010-04-02 14:05:02 +02002510static void pmac_ohci_on(struct pci_dev *dev)
Stefan Richter2ed0f182008-03-01 12:35:29 +01002511{
2512 if (machine_is(powermac)) {
2513 struct device_node *ofn = pci_device_to_OF_node(dev);
2514
2515 if (ofn) {
2516 pmac_call_feature(PMAC_FTR_1394_CABLE_POWER, ofn, 0, 1);
2517 pmac_call_feature(PMAC_FTR_1394_ENABLE, ofn, 0, 1);
2518 }
2519 }
2520}
2521
Stefan Richter5da3dac2010-04-02 14:05:02 +02002522static void pmac_ohci_off(struct pci_dev *dev)
Stefan Richter2ed0f182008-03-01 12:35:29 +01002523{
2524 if (machine_is(powermac)) {
2525 struct device_node *ofn = pci_device_to_OF_node(dev);
2526
2527 if (ofn) {
2528 pmac_call_feature(PMAC_FTR_1394_ENABLE, ofn, 0, 0);
2529 pmac_call_feature(PMAC_FTR_1394_CABLE_POWER, ofn, 0, 0);
2530 }
2531 }
2532}
2533#else
Stefan Richter5da3dac2010-04-02 14:05:02 +02002534static inline void pmac_ohci_on(struct pci_dev *dev) {}
2535static inline void pmac_ohci_off(struct pci_dev *dev) {}
Stefan Richter2ed0f182008-03-01 12:35:29 +01002536#endif /* CONFIG_PPC_PMAC */
2537
Stefan Richter53dca512008-12-14 21:47:04 +01002538static int __devinit pci_probe(struct pci_dev *dev,
2539 const struct pci_device_id *ent)
Kristian Høgsberged568912006-12-19 19:58:35 -05002540{
2541 struct fw_ohci *ohci;
Clemens Ladisch54672382010-04-01 16:43:59 +02002542 u32 bus_options, max_receive, link_speed, version, link_enh;
Kristian Høgsberged568912006-12-19 19:58:35 -05002543 u64 guid;
Stefan Richter6fdb2ee2010-02-21 17:59:14 +01002544 int i, err, n_ir, n_it;
Kristian Høgsberged568912006-12-19 19:58:35 -05002545 size_t size;
2546
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -04002547 ohci = kzalloc(sizeof(*ohci), GFP_KERNEL);
Kristian Høgsberged568912006-12-19 19:58:35 -05002548 if (ohci == NULL) {
Stefan Richter7007a072008-10-26 09:50:31 +01002549 err = -ENOMEM;
2550 goto fail;
Kristian Høgsberged568912006-12-19 19:58:35 -05002551 }
2552
2553 fw_card_initialize(&ohci->card, &ohci_driver, &dev->dev);
2554
Stefan Richter5da3dac2010-04-02 14:05:02 +02002555 pmac_ohci_on(dev);
Stefan Richter130d5492008-03-24 20:55:28 +01002556
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002557 err = pci_enable_device(dev);
2558 if (err) {
Stefan Richter7007a072008-10-26 09:50:31 +01002559 fw_error("Failed to enable OHCI hardware\n");
Stefan Richterbd7dee62008-02-24 18:59:55 +01002560 goto fail_free;
Kristian Høgsberged568912006-12-19 19:58:35 -05002561 }
2562
2563 pci_set_master(dev);
2564 pci_write_config_dword(dev, OHCI1394_PCI_HCI_Control, 0);
2565 pci_set_drvdata(dev, ohci);
2566
2567 spin_lock_init(&ohci->lock);
2568
2569 tasklet_init(&ohci->bus_reset_tasklet,
2570 bus_reset_tasklet, (unsigned long)ohci);
2571
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002572 err = pci_request_region(dev, 0, ohci_driver_name);
2573 if (err) {
Kristian Høgsberged568912006-12-19 19:58:35 -05002574 fw_error("MMIO resource unavailable\n");
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002575 goto fail_disable;
Kristian Høgsberged568912006-12-19 19:58:35 -05002576 }
2577
2578 ohci->registers = pci_iomap(dev, 0, OHCI1394_REGISTER_SIZE);
2579 if (ohci->registers == NULL) {
2580 fw_error("Failed to remap registers\n");
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002581 err = -ENXIO;
2582 goto fail_iomem;
Kristian Høgsberged568912006-12-19 19:58:35 -05002583 }
2584
Stefan Richter4a635592010-02-21 17:58:01 +01002585 for (i = 0; i < ARRAY_SIZE(ohci_quirks); i++)
2586 if (ohci_quirks[i].vendor == dev->vendor &&
2587 (ohci_quirks[i].device == dev->device ||
2588 ohci_quirks[i].device == (unsigned short)PCI_ANY_ID)) {
2589 ohci->quirks = ohci_quirks[i].flags;
2590 break;
2591 }
Stefan Richter3e9cc2f2010-02-21 17:58:29 +01002592 if (param_quirks)
2593 ohci->quirks = param_quirks;
Clemens Ladischb6775322010-01-20 09:58:02 +01002594
Clemens Ladisch54672382010-04-01 16:43:59 +02002595 /* TI OHCI-Lynx and compatible: set recommended configuration bits. */
2596 if (dev->vendor == PCI_VENDOR_ID_TI) {
2597 pci_read_config_dword(dev, PCI_CFG_TI_LinkEnh, &link_enh);
2598
2599 /* adjust latency of ATx FIFO: use 1.7 KB threshold */
2600 link_enh &= ~TI_LinkEnh_atx_thresh_mask;
2601 link_enh |= TI_LinkEnh_atx_thresh_1_7K;
2602
2603 /* use priority arbitration for asynchronous responses */
2604 link_enh |= TI_LinkEnh_enab_unfair;
2605
2606 /* required for aPhyEnhanceEnable to work */
2607 link_enh |= TI_LinkEnh_enab_accel;
2608
2609 pci_write_config_dword(dev, PCI_CFG_TI_LinkEnh, link_enh);
2610 }
2611
Kristian Høgsberged568912006-12-19 19:58:35 -05002612 ar_context_init(&ohci->ar_request_ctx, ohci,
2613 OHCI1394_AsReqRcvContextControlSet);
2614
2615 ar_context_init(&ohci->ar_response_ctx, ohci,
2616 OHCI1394_AsRspRcvContextControlSet);
2617
David Moorefe5ca632008-01-06 17:21:41 -05002618 context_init(&ohci->at_request_ctx, ohci,
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05002619 OHCI1394_AsReqTrContextControlSet, handle_at_packet);
Kristian Høgsberged568912006-12-19 19:58:35 -05002620
David Moorefe5ca632008-01-06 17:21:41 -05002621 context_init(&ohci->at_response_ctx, ohci,
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05002622 OHCI1394_AsRspTrContextControlSet, handle_at_packet);
Kristian Høgsberged568912006-12-19 19:58:35 -05002623
Kristian Høgsberged568912006-12-19 19:58:35 -05002624 reg_write(ohci, OHCI1394_IsoRecvIntMaskSet, ~0);
Stefan Richter4817ed22008-12-21 16:39:46 +01002625 ohci->ir_context_channels = ~0ULL;
Stefan Richter4802f162010-02-21 17:58:52 +01002626 ohci->ir_context_mask = reg_read(ohci, OHCI1394_IsoRecvIntMaskSet);
2627 reg_write(ohci, OHCI1394_IsoRecvIntMaskClear, ~0);
Stefan Richter6fdb2ee2010-02-21 17:59:14 +01002628 n_ir = hweight32(ohci->ir_context_mask);
2629 size = sizeof(struct iso_context) * n_ir;
Kristian Høgsberged568912006-12-19 19:58:35 -05002630 ohci->ir_context_list = kzalloc(size, GFP_KERNEL);
2631
Stefan Richter4802f162010-02-21 17:58:52 +01002632 reg_write(ohci, OHCI1394_IsoXmitIntMaskSet, ~0);
2633 ohci->it_context_mask = reg_read(ohci, OHCI1394_IsoXmitIntMaskSet);
2634 reg_write(ohci, OHCI1394_IsoXmitIntMaskClear, ~0);
Stefan Richter6fdb2ee2010-02-21 17:59:14 +01002635 n_it = hweight32(ohci->it_context_mask);
2636 size = sizeof(struct iso_context) * n_it;
Stefan Richter4802f162010-02-21 17:58:52 +01002637 ohci->it_context_list = kzalloc(size, GFP_KERNEL);
2638
Kristian Høgsberged568912006-12-19 19:58:35 -05002639 if (ohci->it_context_list == NULL || ohci->ir_context_list == NULL) {
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002640 err = -ENOMEM;
Stefan Richter7007a072008-10-26 09:50:31 +01002641 goto fail_contexts;
Kristian Høgsberged568912006-12-19 19:58:35 -05002642 }
2643
2644 /* self-id dma buffer allocation */
2645 ohci->self_id_cpu = dma_alloc_coherent(ohci->card.device,
2646 SELF_ID_BUF_SIZE,
2647 &ohci->self_id_bus,
2648 GFP_KERNEL);
2649 if (ohci->self_id_cpu == NULL) {
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002650 err = -ENOMEM;
Stefan Richter7007a072008-10-26 09:50:31 +01002651 goto fail_contexts;
Kristian Høgsberged568912006-12-19 19:58:35 -05002652 }
2653
Kristian Høgsberged568912006-12-19 19:58:35 -05002654 bus_options = reg_read(ohci, OHCI1394_BusOptions);
2655 max_receive = (bus_options >> 12) & 0xf;
2656 link_speed = bus_options & 0x7;
2657 guid = ((u64) reg_read(ohci, OHCI1394_GUIDHi) << 32) |
2658 reg_read(ohci, OHCI1394_GUIDLo);
2659
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002660 err = fw_card_add(&ohci->card, max_receive, link_speed, guid);
Stefan Richtere1eff7a2009-02-03 17:55:19 +01002661 if (err)
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002662 goto fail_self_id;
Kristian Høgsberged568912006-12-19 19:58:35 -05002663
Stefan Richter6fdb2ee2010-02-21 17:59:14 +01002664 version = reg_read(ohci, OHCI1394_Version) & 0x00ff00ff;
2665 fw_notify("Added fw-ohci device %s, OHCI v%x.%x, "
2666 "%d IR + %d IT contexts, quirks 0x%x\n",
2667 dev_name(&dev->dev), version >> 16, version & 0xff,
2668 n_ir, n_it, ohci->quirks);
Stefan Richtere1eff7a2009-02-03 17:55:19 +01002669
Kristian Høgsberged568912006-12-19 19:58:35 -05002670 return 0;
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002671
2672 fail_self_id:
2673 dma_free_coherent(ohci->card.device, SELF_ID_BUF_SIZE,
2674 ohci->self_id_cpu, ohci->self_id_bus);
Stefan Richter7007a072008-10-26 09:50:31 +01002675 fail_contexts:
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002676 kfree(ohci->ir_context_list);
Stefan Richter7007a072008-10-26 09:50:31 +01002677 kfree(ohci->it_context_list);
2678 context_release(&ohci->at_response_ctx);
2679 context_release(&ohci->at_request_ctx);
2680 ar_context_release(&ohci->ar_response_ctx);
2681 ar_context_release(&ohci->ar_request_ctx);
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002682 pci_iounmap(dev, ohci->registers);
2683 fail_iomem:
2684 pci_release_region(dev, 0);
2685 fail_disable:
2686 pci_disable_device(dev);
Stefan Richterbd7dee62008-02-24 18:59:55 +01002687 fail_free:
2688 kfree(&ohci->card);
Stefan Richter5da3dac2010-04-02 14:05:02 +02002689 pmac_ohci_off(dev);
Stefan Richter7007a072008-10-26 09:50:31 +01002690 fail:
2691 if (err == -ENOMEM)
2692 fw_error("Out of memory\n");
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002693
2694 return err;
Kristian Høgsberged568912006-12-19 19:58:35 -05002695}
2696
2697static void pci_remove(struct pci_dev *dev)
2698{
2699 struct fw_ohci *ohci;
2700
2701 ohci = pci_get_drvdata(dev);
Kristian Høgsberge254a4b2007-03-07 12:12:38 -05002702 reg_write(ohci, OHCI1394_IntMaskClear, ~0);
2703 flush_writes(ohci);
Kristian Høgsberged568912006-12-19 19:58:35 -05002704 fw_core_remove_card(&ohci->card);
2705
Kristian Høgsbergc781c062007-05-07 20:33:32 -04002706 /*
2707 * FIXME: Fail all pending packets here, now that the upper
2708 * layers can't queue any more.
2709 */
Kristian Høgsberged568912006-12-19 19:58:35 -05002710
2711 software_reset(ohci);
2712 free_irq(dev->irq, ohci);
Jay Fenlasona55709b2008-10-22 15:59:42 -04002713
2714 if (ohci->next_config_rom && ohci->next_config_rom != ohci->config_rom)
2715 dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
2716 ohci->next_config_rom, ohci->next_config_rom_bus);
2717 if (ohci->config_rom)
2718 dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
2719 ohci->config_rom, ohci->config_rom_bus);
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002720 dma_free_coherent(ohci->card.device, SELF_ID_BUF_SIZE,
2721 ohci->self_id_cpu, ohci->self_id_bus);
Jay Fenlasona55709b2008-10-22 15:59:42 -04002722 ar_context_release(&ohci->ar_request_ctx);
2723 ar_context_release(&ohci->ar_response_ctx);
2724 context_release(&ohci->at_request_ctx);
2725 context_release(&ohci->at_response_ctx);
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002726 kfree(ohci->it_context_list);
2727 kfree(ohci->ir_context_list);
Clemens Ladisch262444e2010-06-05 12:31:25 +02002728 pci_disable_msi(dev);
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002729 pci_iounmap(dev, ohci->registers);
2730 pci_release_region(dev, 0);
2731 pci_disable_device(dev);
Stefan Richterbd7dee62008-02-24 18:59:55 +01002732 kfree(&ohci->card);
Stefan Richter5da3dac2010-04-02 14:05:02 +02002733 pmac_ohci_off(dev);
Stefan Richterea8d0062008-03-01 02:42:56 +01002734
Kristian Høgsberged568912006-12-19 19:58:35 -05002735 fw_notify("Removed fw-ohci device.\n");
2736}
2737
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002738#ifdef CONFIG_PM
Stefan Richter2ed0f182008-03-01 12:35:29 +01002739static int pci_suspend(struct pci_dev *dev, pm_message_t state)
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002740{
Stefan Richter2ed0f182008-03-01 12:35:29 +01002741 struct fw_ohci *ohci = pci_get_drvdata(dev);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002742 int err;
2743
2744 software_reset(ohci);
Stefan Richter2ed0f182008-03-01 12:35:29 +01002745 free_irq(dev->irq, ohci);
Clemens Ladisch262444e2010-06-05 12:31:25 +02002746 pci_disable_msi(dev);
Stefan Richter2ed0f182008-03-01 12:35:29 +01002747 err = pci_save_state(dev);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002748 if (err) {
Stefan Richter8a8cea22007-06-09 19:26:22 +02002749 fw_error("pci_save_state failed\n");
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002750 return err;
2751 }
Stefan Richter2ed0f182008-03-01 12:35:29 +01002752 err = pci_set_power_state(dev, pci_choose_state(dev, state));
Stefan Richter55111422007-09-06 09:50:30 +02002753 if (err)
2754 fw_error("pci_set_power_state failed with %d\n", err);
Stefan Richter5da3dac2010-04-02 14:05:02 +02002755 pmac_ohci_off(dev);
Stefan Richterea8d0062008-03-01 02:42:56 +01002756
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002757 return 0;
2758}
2759
Stefan Richter2ed0f182008-03-01 12:35:29 +01002760static int pci_resume(struct pci_dev *dev)
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002761{
Stefan Richter2ed0f182008-03-01 12:35:29 +01002762 struct fw_ohci *ohci = pci_get_drvdata(dev);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002763 int err;
2764
Stefan Richter5da3dac2010-04-02 14:05:02 +02002765 pmac_ohci_on(dev);
Stefan Richter2ed0f182008-03-01 12:35:29 +01002766 pci_set_power_state(dev, PCI_D0);
2767 pci_restore_state(dev);
2768 err = pci_enable_device(dev);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002769 if (err) {
Stefan Richter8a8cea22007-06-09 19:26:22 +02002770 fw_error("pci_enable_device failed\n");
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002771 return err;
2772 }
2773
Kristian Høgsberg0bd243c2007-06-05 19:27:05 -04002774 return ohci_enable(&ohci->card, NULL, 0);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002775}
2776#endif
2777
Németh Mártona67483d2010-01-10 13:14:26 +01002778static const struct pci_device_id pci_table[] = {
Kristian Høgsberged568912006-12-19 19:58:35 -05002779 { PCI_DEVICE_CLASS(PCI_CLASS_SERIAL_FIREWIRE_OHCI, ~0) },
2780 { }
2781};
2782
2783MODULE_DEVICE_TABLE(pci, pci_table);
2784
2785static struct pci_driver fw_ohci_pci_driver = {
2786 .name = ohci_driver_name,
2787 .id_table = pci_table,
2788 .probe = pci_probe,
2789 .remove = pci_remove,
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002790#ifdef CONFIG_PM
2791 .resume = pci_resume,
2792 .suspend = pci_suspend,
2793#endif
Kristian Høgsberged568912006-12-19 19:58:35 -05002794};
2795
2796MODULE_AUTHOR("Kristian Hoegsberg <krh@bitplanet.net>");
2797MODULE_DESCRIPTION("Driver for PCI OHCI IEEE1394 controllers");
2798MODULE_LICENSE("GPL");
2799
Olaf Hering1e4c7b02007-05-05 23:17:13 +02002800/* Provide a module alias so root-on-sbp2 initrds don't break. */
2801#ifndef CONFIG_IEEE1394_OHCI1394_MODULE
2802MODULE_ALIAS("ohci1394");
2803#endif
2804
Kristian Høgsberged568912006-12-19 19:58:35 -05002805static int __init fw_ohci_init(void)
2806{
2807 return pci_register_driver(&fw_ohci_pci_driver);
2808}
2809
2810static void __exit fw_ohci_cleanup(void)
2811{
2812 pci_unregister_driver(&fw_ohci_pci_driver);
2813}
2814
2815module_init(fw_ohci_init);
2816module_exit(fw_ohci_cleanup);