blob: ed26b7b7376aa8597a9bd5a47342a5de3741fc8a [file] [log] [blame]
Dave Airlie0d6aa602006-01-02 20:14:23 +11001/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10006 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110027 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Jesse Barnes63eeaf32009-06-18 16:56:52 -070029#include <linux/sysrq.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090030#include <linux/slab.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070031#include "drmP.h"
32#include "drm.h"
33#include "i915_drm.h"
34#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010035#include "i915_trace.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070037
Linus Torvalds1da177e2005-04-16 15:20:36 -070038#define MAX_NOPID ((u32)~0)
Linus Torvalds1da177e2005-04-16 15:20:36 -070039
Keith Packard7c463582008-11-04 02:03:27 -080040/**
41 * Interrupts that are always left unmasked.
42 *
43 * Since pipe events are edge-triggered from the PIPESTAT register to IIR,
44 * we leave them always unmasked in IMR and then control enabling them through
45 * PIPESTAT alone.
46 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050047#define I915_INTERRUPT_ENABLE_FIX \
48 (I915_ASLE_INTERRUPT | \
49 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | \
50 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | \
51 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | \
52 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | \
53 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Keith Packard7c463582008-11-04 02:03:27 -080054
55/** Interrupts that we mask and unmask at runtime. */
56#define I915_INTERRUPT_ENABLE_VAR (I915_USER_INTERRUPT)
57
Jesse Barnes79e53942008-11-07 14:24:08 -080058#define I915_PIPE_VBLANK_STATUS (PIPE_START_VBLANK_INTERRUPT_STATUS |\
59 PIPE_VBLANK_INTERRUPT_STATUS)
60
61#define I915_PIPE_VBLANK_ENABLE (PIPE_START_VBLANK_INTERRUPT_ENABLE |\
62 PIPE_VBLANK_INTERRUPT_ENABLE)
63
64#define DRM_I915_VBLANK_PIPE_ALL (DRM_I915_VBLANK_PIPE_A | \
65 DRM_I915_VBLANK_PIPE_B)
66
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +010067void
Adam Jacksonf2b115e2009-12-03 17:14:42 -050068ironlake_enable_graphics_irq(drm_i915_private_t *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +080069{
70 if ((dev_priv->gt_irq_mask_reg & mask) != 0) {
71 dev_priv->gt_irq_mask_reg &= ~mask;
72 I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg);
73 (void) I915_READ(GTIMR);
74 }
75}
76
77static inline void
Adam Jacksonf2b115e2009-12-03 17:14:42 -050078ironlake_disable_graphics_irq(drm_i915_private_t *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +080079{
80 if ((dev_priv->gt_irq_mask_reg & mask) != mask) {
81 dev_priv->gt_irq_mask_reg |= mask;
82 I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg);
83 (void) I915_READ(GTIMR);
84 }
85}
86
87/* For display hotplug interrupt */
88void
Adam Jacksonf2b115e2009-12-03 17:14:42 -050089ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +080090{
91 if ((dev_priv->irq_mask_reg & mask) != 0) {
92 dev_priv->irq_mask_reg &= ~mask;
93 I915_WRITE(DEIMR, dev_priv->irq_mask_reg);
94 (void) I915_READ(DEIMR);
95 }
96}
97
98static inline void
Adam Jacksonf2b115e2009-12-03 17:14:42 -050099ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800100{
101 if ((dev_priv->irq_mask_reg & mask) != mask) {
102 dev_priv->irq_mask_reg |= mask;
103 I915_WRITE(DEIMR, dev_priv->irq_mask_reg);
104 (void) I915_READ(DEIMR);
105 }
106}
107
108void
Eric Anholted4cb412008-07-29 12:10:39 -0700109i915_enable_irq(drm_i915_private_t *dev_priv, u32 mask)
110{
111 if ((dev_priv->irq_mask_reg & mask) != 0) {
112 dev_priv->irq_mask_reg &= ~mask;
113 I915_WRITE(IMR, dev_priv->irq_mask_reg);
114 (void) I915_READ(IMR);
115 }
116}
117
118static inline void
119i915_disable_irq(drm_i915_private_t *dev_priv, u32 mask)
120{
121 if ((dev_priv->irq_mask_reg & mask) != mask) {
122 dev_priv->irq_mask_reg |= mask;
123 I915_WRITE(IMR, dev_priv->irq_mask_reg);
124 (void) I915_READ(IMR);
125 }
126}
127
Keith Packard7c463582008-11-04 02:03:27 -0800128static inline u32
129i915_pipestat(int pipe)
130{
131 if (pipe == 0)
132 return PIPEASTAT;
133 if (pipe == 1)
134 return PIPEBSTAT;
Andrew Morton9c84ba42008-12-01 13:14:08 -0800135 BUG();
Keith Packard7c463582008-11-04 02:03:27 -0800136}
137
138void
139i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
140{
141 if ((dev_priv->pipestat[pipe] & mask) != mask) {
142 u32 reg = i915_pipestat(pipe);
143
144 dev_priv->pipestat[pipe] |= mask;
145 /* Enable the interrupt, clear any pending status */
146 I915_WRITE(reg, dev_priv->pipestat[pipe] | (mask >> 16));
147 (void) I915_READ(reg);
148 }
149}
150
151void
152i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
153{
154 if ((dev_priv->pipestat[pipe] & mask) != 0) {
155 u32 reg = i915_pipestat(pipe);
156
157 dev_priv->pipestat[pipe] &= ~mask;
158 I915_WRITE(reg, dev_priv->pipestat[pipe]);
159 (void) I915_READ(reg);
160 }
161}
162
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000163/**
Zhao Yakui01c66882009-10-28 05:10:00 +0000164 * intel_enable_asle - enable ASLE interrupt for OpRegion
165 */
166void intel_enable_asle (struct drm_device *dev)
167{
168 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
169
Eric Anholtc619eed2010-01-28 16:45:52 -0800170 if (HAS_PCH_SPLIT(dev))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500171 ironlake_enable_display_irq(dev_priv, DE_GSE);
Zhao Yakuiedcb49c2010-04-07 17:11:21 +0800172 else {
Zhao Yakui01c66882009-10-28 05:10:00 +0000173 i915_enable_pipestat(dev_priv, 1,
174 I915_LEGACY_BLC_EVENT_ENABLE);
Zhao Yakuiedcb49c2010-04-07 17:11:21 +0800175 if (IS_I965G(dev))
176 i915_enable_pipestat(dev_priv, 0,
177 I915_LEGACY_BLC_EVENT_ENABLE);
178 }
Zhao Yakui01c66882009-10-28 05:10:00 +0000179}
180
181/**
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700182 * i915_pipe_enabled - check if a pipe is enabled
183 * @dev: DRM device
184 * @pipe: pipe to check
185 *
186 * Reading certain registers when the pipe is disabled can hang the chip.
187 * Use this routine to make sure the PLL is running and the pipe is active
188 * before reading such registers if unsure.
189 */
190static int
191i915_pipe_enabled(struct drm_device *dev, int pipe)
192{
193 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
194 unsigned long pipeconf = pipe ? PIPEBCONF : PIPEACONF;
195
196 if (I915_READ(pipeconf) & PIPEACONF_ENABLE)
197 return 1;
198
199 return 0;
200}
201
Keith Packard42f52ef2008-10-18 19:39:29 -0700202/* Called from drm generic code, passed a 'crtc', which
203 * we use as a pipe index
204 */
205u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700206{
207 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
208 unsigned long high_frame;
209 unsigned long low_frame;
210 u32 high1, high2, low, count;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700211
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700212 high_frame = pipe ? PIPEBFRAMEHIGH : PIPEAFRAMEHIGH;
213 low_frame = pipe ? PIPEBFRAMEPIXEL : PIPEAFRAMEPIXEL;
214
215 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800216 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
217 "pipe %d\n", pipe);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700218 return 0;
219 }
220
221 /*
222 * High & low register fields aren't synchronized, so make sure
223 * we get a low value that's stable across two reads of the high
224 * register.
225 */
226 do {
227 high1 = ((I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK) >>
228 PIPE_FRAME_HIGH_SHIFT);
229 low = ((I915_READ(low_frame) & PIPE_FRAME_LOW_MASK) >>
230 PIPE_FRAME_LOW_SHIFT);
231 high2 = ((I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK) >>
232 PIPE_FRAME_HIGH_SHIFT);
233 } while (high1 != high2);
234
235 count = (high1 << 8) | low;
236
237 return count;
238}
239
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800240u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
241{
242 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
243 int reg = pipe ? PIPEB_FRMCOUNT_GM45 : PIPEA_FRMCOUNT_GM45;
244
245 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800246 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
247 "pipe %d\n", pipe);
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800248 return 0;
249 }
250
251 return I915_READ(reg);
252}
253
Jesse Barnes5ca58282009-03-31 14:11:15 -0700254/*
255 * Handle hotplug events outside the interrupt handler proper.
256 */
257static void i915_hotplug_work_func(struct work_struct *work)
258{
259 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
260 hotplug_work);
261 struct drm_device *dev = dev_priv->dev;
Keith Packardc31c4ba2009-05-06 11:48:58 -0700262 struct drm_mode_config *mode_config = &dev->mode_config;
Zhenyu Wang5bf4c9c2010-03-30 14:39:26 +0800263 struct drm_encoder *encoder;
Jesse Barnes5ca58282009-03-31 14:11:15 -0700264
Zhenyu Wang5bf4c9c2010-03-30 14:39:26 +0800265 if (mode_config->num_encoder) {
266 list_for_each_entry(encoder, &mode_config->encoder_list, head) {
267 struct intel_encoder *intel_encoder = enc_to_intel_encoder(encoder);
Keith Packardc31c4ba2009-05-06 11:48:58 -0700268
Eric Anholt21d40d32010-03-25 11:11:14 -0700269 if (intel_encoder->hot_plug)
270 (*intel_encoder->hot_plug) (intel_encoder);
Keith Packardc31c4ba2009-05-06 11:48:58 -0700271 }
272 }
Jesse Barnes5ca58282009-03-31 14:11:15 -0700273 /* Just fire off a uevent and let userspace tell us what to do */
Dave Airlie4abe3522010-03-30 05:34:18 +0000274 intelfb_hotplug(dev, false);
Jesse Barnes5ca58282009-03-31 14:11:15 -0700275 drm_sysfs_hotplug_event(dev);
276}
277
Jesse Barnesf97108d2010-01-29 11:27:07 -0800278static void i915_handle_rps_change(struct drm_device *dev)
279{
280 drm_i915_private_t *dev_priv = dev->dev_private;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000281 u32 busy_up, busy_down, max_avg, min_avg;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800282 u16 rgvswctl;
283 u8 new_delay = dev_priv->cur_delay;
284
285 I915_WRITE(MEMINTRSTS, I915_READ(MEMINTRSTS) & ~MEMINT_EVAL_CHG);
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000286 busy_up = I915_READ(RCPREVBSYTUPAVG);
287 busy_down = I915_READ(RCPREVBSYTDNAVG);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800288 max_avg = I915_READ(RCBMAXAVG);
289 min_avg = I915_READ(RCBMINAVG);
290
291 /* Handle RCS change request from hw */
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000292 if (busy_up > max_avg) {
Jesse Barnesf97108d2010-01-29 11:27:07 -0800293 if (dev_priv->cur_delay != dev_priv->max_delay)
294 new_delay = dev_priv->cur_delay - 1;
295 if (new_delay < dev_priv->max_delay)
296 new_delay = dev_priv->max_delay;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000297 } else if (busy_down < min_avg) {
Jesse Barnesf97108d2010-01-29 11:27:07 -0800298 if (dev_priv->cur_delay != dev_priv->min_delay)
299 new_delay = dev_priv->cur_delay + 1;
300 if (new_delay > dev_priv->min_delay)
301 new_delay = dev_priv->min_delay;
302 }
303
304 DRM_DEBUG("rps change requested: %d -> %d\n",
305 dev_priv->cur_delay, new_delay);
306
307 rgvswctl = I915_READ(MEMSWCTL);
308 if (rgvswctl & MEMCTL_CMD_STS) {
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000309 DRM_ERROR("gpu busy, RCS change rejected\n");
310 return; /* still busy with another command */
Jesse Barnesf97108d2010-01-29 11:27:07 -0800311 }
312
313 /* Program the new state */
314 rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) |
315 (new_delay << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM;
316 I915_WRITE(MEMSWCTL, rgvswctl);
317 POSTING_READ(MEMSWCTL);
318
319 rgvswctl |= MEMCTL_CMD_STS;
320 I915_WRITE(MEMSWCTL, rgvswctl);
321
322 dev_priv->cur_delay = new_delay;
323
324 DRM_DEBUG("rps changed\n");
325
326 return;
327}
328
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500329irqreturn_t ironlake_irq_handler(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800330{
331 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
332 int ret = IRQ_NONE;
Dave Airlie3ff99162009-12-08 14:03:47 +1000333 u32 de_iir, gt_iir, de_ier, pch_iir;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800334 struct drm_i915_master_private *master_priv;
335
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000336 /* disable master interrupt before clearing iir */
337 de_ier = I915_READ(DEIER);
338 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
339 (void)I915_READ(DEIER);
340
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800341 de_iir = I915_READ(DEIIR);
342 gt_iir = I915_READ(GTIIR);
Zhenyu Wangc6501562009-11-03 18:57:21 +0000343 pch_iir = I915_READ(SDEIIR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800344
Zou Nan haic7c85102010-01-15 10:29:06 +0800345 if (de_iir == 0 && gt_iir == 0 && pch_iir == 0)
346 goto done;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800347
Zou Nan haic7c85102010-01-15 10:29:06 +0800348 ret = IRQ_HANDLED;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800349
Zou Nan haic7c85102010-01-15 10:29:06 +0800350 if (dev->primary->master) {
351 master_priv = dev->primary->master->driver_priv;
352 if (master_priv->sarea_priv)
353 master_priv->sarea_priv->last_dispatch =
354 READ_BREADCRUMB(dev_priv);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800355 }
356
Zou Nan haic7c85102010-01-15 10:29:06 +0800357 if (gt_iir & GT_USER_INTERRUPT) {
358 u32 seqno = i915_get_gem_seqno(dev);
359 dev_priv->mm.irq_gem_seqno = seqno;
360 trace_i915_gem_request_complete(dev, seqno);
361 DRM_WAKEUP(&dev_priv->irq_queue);
362 dev_priv->hangcheck_count = 0;
363 mod_timer(&dev_priv->hangcheck_timer, jiffies + DRM_I915_HANGCHECK_PERIOD);
364 }
365
366 if (de_iir & DE_GSE)
367 ironlake_opregion_gse_intr(dev);
368
Zhenyu Wangf072d2e2010-02-09 09:46:19 +0800369 if (de_iir & DE_PLANEA_FLIP_DONE) {
Jesse Barnes013d5aa2010-01-29 11:18:31 -0800370 intel_prepare_page_flip(dev, 0);
Jesse Barnes013d5aa2010-01-29 11:18:31 -0800371 intel_finish_page_flip(dev, 0);
372 }
373
Zhenyu Wangf072d2e2010-02-09 09:46:19 +0800374 if (de_iir & DE_PLANEB_FLIP_DONE) {
375 intel_prepare_page_flip(dev, 1);
Jesse Barnes013d5aa2010-01-29 11:18:31 -0800376 intel_finish_page_flip(dev, 1);
377 }
Li Pengc062df62010-01-23 00:12:58 +0800378
Zhenyu Wangf072d2e2010-02-09 09:46:19 +0800379 if (de_iir & DE_PIPEA_VBLANK)
380 drm_handle_vblank(dev, 0);
381
382 if (de_iir & DE_PIPEB_VBLANK)
383 drm_handle_vblank(dev, 1);
384
Zou Nan haic7c85102010-01-15 10:29:06 +0800385 /* check event from PCH */
386 if ((de_iir & DE_PCH_EVENT) &&
387 (pch_iir & SDE_HOTPLUG_MASK)) {
388 queue_work(dev_priv->wq, &dev_priv->hotplug_work);
389 }
390
Jesse Barnesf97108d2010-01-29 11:27:07 -0800391 if (de_iir & DE_PCU_EVENT) {
392 I915_WRITE(MEMINTRSTS, I915_READ(MEMINTRSTS));
393 i915_handle_rps_change(dev);
394 }
395
Zou Nan haic7c85102010-01-15 10:29:06 +0800396 /* should clear PCH hotplug event before clear CPU irq */
397 I915_WRITE(SDEIIR, pch_iir);
398 I915_WRITE(GTIIR, gt_iir);
399 I915_WRITE(DEIIR, de_iir);
400
401done:
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000402 I915_WRITE(DEIER, de_ier);
403 (void)I915_READ(DEIER);
404
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800405 return ret;
406}
407
Jesse Barnes8a905232009-07-11 16:48:03 -0400408/**
409 * i915_error_work_func - do process context error handling work
410 * @work: work struct
411 *
412 * Fire an error uevent so userspace can see that a hang or error
413 * was detected.
414 */
415static void i915_error_work_func(struct work_struct *work)
416{
417 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
418 error_work);
419 struct drm_device *dev = dev_priv->dev;
Ben Gamarif316a422009-09-14 17:48:46 -0400420 char *error_event[] = { "ERROR=1", NULL };
421 char *reset_event[] = { "RESET=1", NULL };
422 char *reset_done_event[] = { "ERROR=0", NULL };
Jesse Barnes8a905232009-07-11 16:48:03 -0400423
Zhao Yakui44d98a62009-10-09 11:39:40 +0800424 DRM_DEBUG_DRIVER("generating error event\n");
Ben Gamarif316a422009-09-14 17:48:46 -0400425 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event);
Jesse Barnes8a905232009-07-11 16:48:03 -0400426
Ben Gamariba1234d2009-09-14 17:48:47 -0400427 if (atomic_read(&dev_priv->mm.wedged)) {
Ben Gamarif316a422009-09-14 17:48:46 -0400428 if (IS_I965G(dev)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800429 DRM_DEBUG_DRIVER("resetting chip\n");
Ben Gamarif316a422009-09-14 17:48:46 -0400430 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_event);
431 if (!i965_reset(dev, GDRST_RENDER)) {
Ben Gamariba1234d2009-09-14 17:48:47 -0400432 atomic_set(&dev_priv->mm.wedged, 0);
Ben Gamarif316a422009-09-14 17:48:46 -0400433 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_done_event);
434 }
435 } else {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800436 DRM_DEBUG_DRIVER("reboot required\n");
Ben Gamarif316a422009-09-14 17:48:46 -0400437 }
438 }
Jesse Barnes8a905232009-07-11 16:48:03 -0400439}
440
Chris Wilson9df30792010-02-18 10:24:56 +0000441static struct drm_i915_error_object *
442i915_error_object_create(struct drm_device *dev,
443 struct drm_gem_object *src)
444{
445 struct drm_i915_error_object *dst;
446 struct drm_i915_gem_object *src_priv;
447 int page, page_count;
448
449 if (src == NULL)
450 return NULL;
451
Daniel Vetter23010e42010-03-08 13:35:02 +0100452 src_priv = to_intel_bo(src);
Chris Wilson9df30792010-02-18 10:24:56 +0000453 if (src_priv->pages == NULL)
454 return NULL;
455
456 page_count = src->size / PAGE_SIZE;
457
458 dst = kmalloc(sizeof(*dst) + page_count * sizeof (u32 *), GFP_ATOMIC);
459 if (dst == NULL)
460 return NULL;
461
462 for (page = 0; page < page_count; page++) {
463 void *s, *d = kmalloc(PAGE_SIZE, GFP_ATOMIC);
464 if (d == NULL)
465 goto unwind;
466 s = kmap_atomic(src_priv->pages[page], KM_USER0);
467 memcpy(d, s, PAGE_SIZE);
468 kunmap_atomic(s, KM_USER0);
469 dst->pages[page] = d;
470 }
471 dst->page_count = page_count;
472 dst->gtt_offset = src_priv->gtt_offset;
473
474 return dst;
475
476unwind:
477 while (page--)
478 kfree(dst->pages[page]);
479 kfree(dst);
480 return NULL;
481}
482
483static void
484i915_error_object_free(struct drm_i915_error_object *obj)
485{
486 int page;
487
488 if (obj == NULL)
489 return;
490
491 for (page = 0; page < obj->page_count; page++)
492 kfree(obj->pages[page]);
493
494 kfree(obj);
495}
496
497static void
498i915_error_state_free(struct drm_device *dev,
499 struct drm_i915_error_state *error)
500{
501 i915_error_object_free(error->batchbuffer[0]);
502 i915_error_object_free(error->batchbuffer[1]);
503 i915_error_object_free(error->ringbuffer);
504 kfree(error->active_bo);
505 kfree(error);
506}
507
508static u32
509i915_get_bbaddr(struct drm_device *dev, u32 *ring)
510{
511 u32 cmd;
512
513 if (IS_I830(dev) || IS_845G(dev))
514 cmd = MI_BATCH_BUFFER;
515 else if (IS_I965G(dev))
516 cmd = (MI_BATCH_BUFFER_START | (2 << 6) |
517 MI_BATCH_NON_SECURE_I965);
518 else
519 cmd = (MI_BATCH_BUFFER_START | (2 << 6));
520
521 return ring[0] == cmd ? ring[1] : 0;
522}
523
524static u32
525i915_ringbuffer_last_batch(struct drm_device *dev)
526{
527 struct drm_i915_private *dev_priv = dev->dev_private;
528 u32 head, bbaddr;
529 u32 *ring;
530
531 /* Locate the current position in the ringbuffer and walk back
532 * to find the most recently dispatched batch buffer.
533 */
534 bbaddr = 0;
535 head = I915_READ(PRB0_HEAD) & HEAD_ADDR;
536 ring = (u32 *)(dev_priv->ring.virtual_start + head);
537
538 while (--ring >= (u32 *)dev_priv->ring.virtual_start) {
539 bbaddr = i915_get_bbaddr(dev, ring);
540 if (bbaddr)
541 break;
542 }
543
544 if (bbaddr == 0) {
545 ring = (u32 *)(dev_priv->ring.virtual_start + dev_priv->ring.Size);
546 while (--ring >= (u32 *)dev_priv->ring.virtual_start) {
547 bbaddr = i915_get_bbaddr(dev, ring);
548 if (bbaddr)
549 break;
550 }
551 }
552
553 return bbaddr;
554}
555
Jesse Barnes8a905232009-07-11 16:48:03 -0400556/**
557 * i915_capture_error_state - capture an error record for later analysis
558 * @dev: drm device
559 *
560 * Should be called when an error is detected (either a hang or an error
561 * interrupt) to capture error state from the time of the error. Fills
562 * out a structure which becomes available in debugfs for user level tools
563 * to pick up.
564 */
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700565static void i915_capture_error_state(struct drm_device *dev)
566{
567 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9df30792010-02-18 10:24:56 +0000568 struct drm_i915_gem_object *obj_priv;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700569 struct drm_i915_error_state *error;
Chris Wilson9df30792010-02-18 10:24:56 +0000570 struct drm_gem_object *batchbuffer[2];
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700571 unsigned long flags;
Chris Wilson9df30792010-02-18 10:24:56 +0000572 u32 bbaddr;
573 int count;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700574
575 spin_lock_irqsave(&dev_priv->error_lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +0000576 error = dev_priv->first_error;
577 spin_unlock_irqrestore(&dev_priv->error_lock, flags);
578 if (error)
579 return;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700580
581 error = kmalloc(sizeof(*error), GFP_ATOMIC);
582 if (!error) {
Chris Wilson9df30792010-02-18 10:24:56 +0000583 DRM_DEBUG_DRIVER("out of memory, not capturing error state\n");
584 return;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700585 }
586
Chris Wilson9df30792010-02-18 10:24:56 +0000587 error->seqno = i915_get_gem_seqno(dev);
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700588 error->eir = I915_READ(EIR);
589 error->pgtbl_er = I915_READ(PGTBL_ER);
590 error->pipeastat = I915_READ(PIPEASTAT);
591 error->pipebstat = I915_READ(PIPEBSTAT);
592 error->instpm = I915_READ(INSTPM);
593 if (!IS_I965G(dev)) {
594 error->ipeir = I915_READ(IPEIR);
595 error->ipehr = I915_READ(IPEHR);
596 error->instdone = I915_READ(INSTDONE);
597 error->acthd = I915_READ(ACTHD);
Chris Wilson9df30792010-02-18 10:24:56 +0000598 error->bbaddr = 0;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700599 } else {
600 error->ipeir = I915_READ(IPEIR_I965);
601 error->ipehr = I915_READ(IPEHR_I965);
602 error->instdone = I915_READ(INSTDONE_I965);
603 error->instps = I915_READ(INSTPS);
604 error->instdone1 = I915_READ(INSTDONE1);
605 error->acthd = I915_READ(ACTHD_I965);
Chris Wilson9df30792010-02-18 10:24:56 +0000606 error->bbaddr = I915_READ64(BB_ADDR);
607 }
608
609 bbaddr = i915_ringbuffer_last_batch(dev);
610
611 /* Grab the current batchbuffer, most likely to have crashed. */
612 batchbuffer[0] = NULL;
613 batchbuffer[1] = NULL;
614 count = 0;
615 list_for_each_entry(obj_priv, &dev_priv->mm.active_list, list) {
Daniel Vettera8089e82010-04-09 19:05:09 +0000616 struct drm_gem_object *obj = &obj_priv->base;
Chris Wilson9df30792010-02-18 10:24:56 +0000617
618 if (batchbuffer[0] == NULL &&
619 bbaddr >= obj_priv->gtt_offset &&
620 bbaddr < obj_priv->gtt_offset + obj->size)
621 batchbuffer[0] = obj;
622
623 if (batchbuffer[1] == NULL &&
624 error->acthd >= obj_priv->gtt_offset &&
625 error->acthd < obj_priv->gtt_offset + obj->size &&
626 batchbuffer[0] != obj)
627 batchbuffer[1] = obj;
628
629 count++;
630 }
631
632 /* We need to copy these to an anonymous buffer as the simplest
633 * method to avoid being overwritten by userpace.
634 */
635 error->batchbuffer[0] = i915_error_object_create(dev, batchbuffer[0]);
636 error->batchbuffer[1] = i915_error_object_create(dev, batchbuffer[1]);
637
638 /* Record the ringbuffer */
639 error->ringbuffer = i915_error_object_create(dev, dev_priv->ring.ring_obj);
640
641 /* Record buffers on the active list. */
642 error->active_bo = NULL;
643 error->active_bo_count = 0;
644
645 if (count)
646 error->active_bo = kmalloc(sizeof(*error->active_bo)*count,
647 GFP_ATOMIC);
648
649 if (error->active_bo) {
650 int i = 0;
651 list_for_each_entry(obj_priv, &dev_priv->mm.active_list, list) {
Daniel Vettera8089e82010-04-09 19:05:09 +0000652 struct drm_gem_object *obj = &obj_priv->base;
Chris Wilson9df30792010-02-18 10:24:56 +0000653
654 error->active_bo[i].size = obj->size;
655 error->active_bo[i].name = obj->name;
656 error->active_bo[i].seqno = obj_priv->last_rendering_seqno;
657 error->active_bo[i].gtt_offset = obj_priv->gtt_offset;
658 error->active_bo[i].read_domains = obj->read_domains;
659 error->active_bo[i].write_domain = obj->write_domain;
660 error->active_bo[i].fence_reg = obj_priv->fence_reg;
661 error->active_bo[i].pinned = 0;
662 if (obj_priv->pin_count > 0)
663 error->active_bo[i].pinned = 1;
664 if (obj_priv->user_pin_count > 0)
665 error->active_bo[i].pinned = -1;
666 error->active_bo[i].tiling = obj_priv->tiling_mode;
667 error->active_bo[i].dirty = obj_priv->dirty;
668 error->active_bo[i].purgeable = obj_priv->madv != I915_MADV_WILLNEED;
669
670 if (++i == count)
671 break;
672 }
673 error->active_bo_count = i;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700674 }
675
Jesse Barnes8a905232009-07-11 16:48:03 -0400676 do_gettimeofday(&error->time);
677
Chris Wilson9df30792010-02-18 10:24:56 +0000678 spin_lock_irqsave(&dev_priv->error_lock, flags);
679 if (dev_priv->first_error == NULL) {
680 dev_priv->first_error = error;
681 error = NULL;
682 }
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700683 spin_unlock_irqrestore(&dev_priv->error_lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +0000684
685 if (error)
686 i915_error_state_free(dev, error);
687}
688
689void i915_destroy_error_state(struct drm_device *dev)
690{
691 struct drm_i915_private *dev_priv = dev->dev_private;
692 struct drm_i915_error_state *error;
693
694 spin_lock(&dev_priv->error_lock);
695 error = dev_priv->first_error;
696 dev_priv->first_error = NULL;
697 spin_unlock(&dev_priv->error_lock);
698
699 if (error)
700 i915_error_state_free(dev, error);
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700701}
702
Jesse Barnes8a905232009-07-11 16:48:03 -0400703/**
704 * i915_handle_error - handle an error interrupt
705 * @dev: drm device
706 *
707 * Do some basic checking of regsiter state at error interrupt time and
708 * dump it to the syslog. Also call i915_capture_error_state() to make
709 * sure we get a record and make it available in debugfs. Fire a uevent
710 * so userspace knows something bad happened (should trigger collection
711 * of a ring dump etc.).
712 */
Ben Gamariba1234d2009-09-14 17:48:47 -0400713static void i915_handle_error(struct drm_device *dev, bool wedged)
Jesse Barnes8a905232009-07-11 16:48:03 -0400714{
715 struct drm_i915_private *dev_priv = dev->dev_private;
716 u32 eir = I915_READ(EIR);
717 u32 pipea_stats = I915_READ(PIPEASTAT);
718 u32 pipeb_stats = I915_READ(PIPEBSTAT);
719
720 i915_capture_error_state(dev);
721
722 printk(KERN_ERR "render error detected, EIR: 0x%08x\n",
723 eir);
724
725 if (IS_G4X(dev)) {
726 if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
727 u32 ipeir = I915_READ(IPEIR_I965);
728
729 printk(KERN_ERR " IPEIR: 0x%08x\n",
730 I915_READ(IPEIR_I965));
731 printk(KERN_ERR " IPEHR: 0x%08x\n",
732 I915_READ(IPEHR_I965));
733 printk(KERN_ERR " INSTDONE: 0x%08x\n",
734 I915_READ(INSTDONE_I965));
735 printk(KERN_ERR " INSTPS: 0x%08x\n",
736 I915_READ(INSTPS));
737 printk(KERN_ERR " INSTDONE1: 0x%08x\n",
738 I915_READ(INSTDONE1));
739 printk(KERN_ERR " ACTHD: 0x%08x\n",
740 I915_READ(ACTHD_I965));
741 I915_WRITE(IPEIR_I965, ipeir);
742 (void)I915_READ(IPEIR_I965);
743 }
744 if (eir & GM45_ERROR_PAGE_TABLE) {
745 u32 pgtbl_err = I915_READ(PGTBL_ER);
746 printk(KERN_ERR "page table error\n");
747 printk(KERN_ERR " PGTBL_ER: 0x%08x\n",
748 pgtbl_err);
749 I915_WRITE(PGTBL_ER, pgtbl_err);
750 (void)I915_READ(PGTBL_ER);
751 }
752 }
753
754 if (IS_I9XX(dev)) {
755 if (eir & I915_ERROR_PAGE_TABLE) {
756 u32 pgtbl_err = I915_READ(PGTBL_ER);
757 printk(KERN_ERR "page table error\n");
758 printk(KERN_ERR " PGTBL_ER: 0x%08x\n",
759 pgtbl_err);
760 I915_WRITE(PGTBL_ER, pgtbl_err);
761 (void)I915_READ(PGTBL_ER);
762 }
763 }
764
765 if (eir & I915_ERROR_MEMORY_REFRESH) {
766 printk(KERN_ERR "memory refresh error\n");
767 printk(KERN_ERR "PIPEASTAT: 0x%08x\n",
768 pipea_stats);
769 printk(KERN_ERR "PIPEBSTAT: 0x%08x\n",
770 pipeb_stats);
771 /* pipestat has already been acked */
772 }
773 if (eir & I915_ERROR_INSTRUCTION) {
774 printk(KERN_ERR "instruction error\n");
775 printk(KERN_ERR " INSTPM: 0x%08x\n",
776 I915_READ(INSTPM));
777 if (!IS_I965G(dev)) {
778 u32 ipeir = I915_READ(IPEIR);
779
780 printk(KERN_ERR " IPEIR: 0x%08x\n",
781 I915_READ(IPEIR));
782 printk(KERN_ERR " IPEHR: 0x%08x\n",
783 I915_READ(IPEHR));
784 printk(KERN_ERR " INSTDONE: 0x%08x\n",
785 I915_READ(INSTDONE));
786 printk(KERN_ERR " ACTHD: 0x%08x\n",
787 I915_READ(ACTHD));
788 I915_WRITE(IPEIR, ipeir);
789 (void)I915_READ(IPEIR);
790 } else {
791 u32 ipeir = I915_READ(IPEIR_I965);
792
793 printk(KERN_ERR " IPEIR: 0x%08x\n",
794 I915_READ(IPEIR_I965));
795 printk(KERN_ERR " IPEHR: 0x%08x\n",
796 I915_READ(IPEHR_I965));
797 printk(KERN_ERR " INSTDONE: 0x%08x\n",
798 I915_READ(INSTDONE_I965));
799 printk(KERN_ERR " INSTPS: 0x%08x\n",
800 I915_READ(INSTPS));
801 printk(KERN_ERR " INSTDONE1: 0x%08x\n",
802 I915_READ(INSTDONE1));
803 printk(KERN_ERR " ACTHD: 0x%08x\n",
804 I915_READ(ACTHD_I965));
805 I915_WRITE(IPEIR_I965, ipeir);
806 (void)I915_READ(IPEIR_I965);
807 }
808 }
809
810 I915_WRITE(EIR, eir);
811 (void)I915_READ(EIR);
812 eir = I915_READ(EIR);
813 if (eir) {
814 /*
815 * some errors might have become stuck,
816 * mask them.
817 */
818 DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
819 I915_WRITE(EMR, I915_READ(EMR) | eir);
820 I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
821 }
822
Ben Gamariba1234d2009-09-14 17:48:47 -0400823 if (wedged) {
824 atomic_set(&dev_priv->mm.wedged, 1);
825
Ben Gamari11ed50e2009-09-14 17:48:45 -0400826 /*
827 * Wakeup waiting processes so they don't hang
828 */
Ben Gamari11ed50e2009-09-14 17:48:45 -0400829 DRM_WAKEUP(&dev_priv->irq_queue);
830 }
831
Eric Anholt9c9fe1f2009-08-03 16:09:16 -0700832 queue_work(dev_priv->wq, &dev_priv->error_work);
Jesse Barnes8a905232009-07-11 16:48:03 -0400833}
834
Linus Torvalds1da177e2005-04-16 15:20:36 -0700835irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS)
836{
Dave Airlie84b1fd12007-07-11 15:53:27 +1000837 struct drm_device *dev = (struct drm_device *) arg;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700838 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Dave Airlie7c1c2872008-11-28 14:22:24 +1000839 struct drm_i915_master_private *master_priv;
Eric Anholtcdfbc412008-11-04 15:50:30 -0800840 u32 iir, new_iir;
841 u32 pipea_stats, pipeb_stats;
Keith Packard05eff842008-11-19 14:03:05 -0800842 u32 vblank_status;
843 u32 vblank_enable;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700844 int vblank = 0;
Keith Packard7c463582008-11-04 02:03:27 -0800845 unsigned long irqflags;
Keith Packard05eff842008-11-19 14:03:05 -0800846 int irq_received;
847 int ret = IRQ_NONE;
Dave Airlieaf6061a2008-05-07 12:15:39 +1000848
Eric Anholt630681d2008-10-06 15:14:12 -0700849 atomic_inc(&dev_priv->irq_received);
850
Eric Anholtbad720f2009-10-22 16:11:14 -0700851 if (HAS_PCH_SPLIT(dev))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500852 return ironlake_irq_handler(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800853
Eric Anholted4cb412008-07-29 12:10:39 -0700854 iir = I915_READ(IIR);
Dave Airlieaf6061a2008-05-07 12:15:39 +1000855
Keith Packard05eff842008-11-19 14:03:05 -0800856 if (IS_I965G(dev)) {
857 vblank_status = I915_START_VBLANK_INTERRUPT_STATUS;
858 vblank_enable = PIPE_START_VBLANK_INTERRUPT_ENABLE;
859 } else {
860 vblank_status = I915_VBLANK_INTERRUPT_STATUS;
861 vblank_enable = I915_VBLANK_INTERRUPT_ENABLE;
862 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700863
Keith Packard05eff842008-11-19 14:03:05 -0800864 for (;;) {
865 irq_received = iir != 0;
866
867 /* Can't rely on pipestat interrupt bit in iir as it might
868 * have been cleared after the pipestat interrupt was received.
869 * It doesn't set the bit in iir again, but it still produces
870 * interrupts (for non-MSI).
871 */
872 spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
873 pipea_stats = I915_READ(PIPEASTAT);
874 pipeb_stats = I915_READ(PIPEBSTAT);
Jesse Barnes79e53942008-11-07 14:24:08 -0800875
Jesse Barnes8a905232009-07-11 16:48:03 -0400876 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Ben Gamariba1234d2009-09-14 17:48:47 -0400877 i915_handle_error(dev, false);
Jesse Barnes8a905232009-07-11 16:48:03 -0400878
Eric Anholtcdfbc412008-11-04 15:50:30 -0800879 /*
880 * Clear the PIPE(A|B)STAT regs before the IIR
881 */
Keith Packard05eff842008-11-19 14:03:05 -0800882 if (pipea_stats & 0x8000ffff) {
Shaohua Li7662c8b2009-06-26 11:23:55 +0800883 if (pipea_stats & PIPE_FIFO_UNDERRUN_STATUS)
Zhao Yakui44d98a62009-10-09 11:39:40 +0800884 DRM_DEBUG_DRIVER("pipe a underrun\n");
Eric Anholtcdfbc412008-11-04 15:50:30 -0800885 I915_WRITE(PIPEASTAT, pipea_stats);
Keith Packard05eff842008-11-19 14:03:05 -0800886 irq_received = 1;
Eric Anholtcdfbc412008-11-04 15:50:30 -0800887 }
Keith Packard7c463582008-11-04 02:03:27 -0800888
Keith Packard05eff842008-11-19 14:03:05 -0800889 if (pipeb_stats & 0x8000ffff) {
Shaohua Li7662c8b2009-06-26 11:23:55 +0800890 if (pipeb_stats & PIPE_FIFO_UNDERRUN_STATUS)
Zhao Yakui44d98a62009-10-09 11:39:40 +0800891 DRM_DEBUG_DRIVER("pipe b underrun\n");
Eric Anholtcdfbc412008-11-04 15:50:30 -0800892 I915_WRITE(PIPEBSTAT, pipeb_stats);
Keith Packard05eff842008-11-19 14:03:05 -0800893 irq_received = 1;
Eric Anholtcdfbc412008-11-04 15:50:30 -0800894 }
Keith Packard05eff842008-11-19 14:03:05 -0800895 spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
896
897 if (!irq_received)
898 break;
899
900 ret = IRQ_HANDLED;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700901
Jesse Barnes5ca58282009-03-31 14:11:15 -0700902 /* Consume port. Then clear IIR or we'll miss events */
903 if ((I915_HAS_HOTPLUG(dev)) &&
904 (iir & I915_DISPLAY_PORT_INTERRUPT)) {
905 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
906
Zhao Yakui44d98a62009-10-09 11:39:40 +0800907 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
Jesse Barnes5ca58282009-03-31 14:11:15 -0700908 hotplug_status);
909 if (hotplug_status & dev_priv->hotplug_supported_mask)
Eric Anholt9c9fe1f2009-08-03 16:09:16 -0700910 queue_work(dev_priv->wq,
911 &dev_priv->hotplug_work);
Jesse Barnes5ca58282009-03-31 14:11:15 -0700912
913 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
914 I915_READ(PORT_HOTPLUG_STAT);
915 }
916
Eric Anholtcdfbc412008-11-04 15:50:30 -0800917 I915_WRITE(IIR, iir);
918 new_iir = I915_READ(IIR); /* Flush posted writes */
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100919
Dave Airlie7c1c2872008-11-28 14:22:24 +1000920 if (dev->primary->master) {
921 master_priv = dev->primary->master->driver_priv;
922 if (master_priv->sarea_priv)
923 master_priv->sarea_priv->last_dispatch =
924 READ_BREADCRUMB(dev_priv);
925 }
Keith Packard7c463582008-11-04 02:03:27 -0800926
Eric Anholtcdfbc412008-11-04 15:50:30 -0800927 if (iir & I915_USER_INTERRUPT) {
Chris Wilson1c5d22f2009-08-25 11:15:50 +0100928 u32 seqno = i915_get_gem_seqno(dev);
929 dev_priv->mm.irq_gem_seqno = seqno;
930 trace_i915_gem_request_complete(dev, seqno);
Eric Anholtcdfbc412008-11-04 15:50:30 -0800931 DRM_WAKEUP(&dev_priv->irq_queue);
Ben Gamarif65d9422009-09-14 17:48:44 -0400932 dev_priv->hangcheck_count = 0;
933 mod_timer(&dev_priv->hangcheck_timer, jiffies + DRM_I915_HANGCHECK_PERIOD);
Eric Anholtcdfbc412008-11-04 15:50:30 -0800934 }
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700935
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500936 if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT)
937 intel_prepare_page_flip(dev, 0);
938
939 if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT)
940 intel_prepare_page_flip(dev, 1);
941
Keith Packard05eff842008-11-19 14:03:05 -0800942 if (pipea_stats & vblank_status) {
Eric Anholtcdfbc412008-11-04 15:50:30 -0800943 vblank++;
944 drm_handle_vblank(dev, 0);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500945 intel_finish_page_flip(dev, 0);
Eric Anholtcdfbc412008-11-04 15:50:30 -0800946 }
Eric Anholt673a3942008-07-30 12:06:12 -0700947
Keith Packard05eff842008-11-19 14:03:05 -0800948 if (pipeb_stats & vblank_status) {
Eric Anholtcdfbc412008-11-04 15:50:30 -0800949 vblank++;
950 drm_handle_vblank(dev, 1);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500951 intel_finish_page_flip(dev, 1);
Eric Anholtcdfbc412008-11-04 15:50:30 -0800952 }
Keith Packard7c463582008-11-04 02:03:27 -0800953
Zhao Yakuiedcb49c2010-04-07 17:11:21 +0800954 if ((pipea_stats & I915_LEGACY_BLC_EVENT_STATUS) ||
955 (pipeb_stats & I915_LEGACY_BLC_EVENT_STATUS) ||
Eric Anholtcdfbc412008-11-04 15:50:30 -0800956 (iir & I915_ASLE_INTERRUPT))
957 opregion_asle_intr(dev);
Keith Packard7c463582008-11-04 02:03:27 -0800958
Eric Anholtcdfbc412008-11-04 15:50:30 -0800959 /* With MSI, interrupts are only generated when iir
960 * transitions from zero to nonzero. If another bit got
961 * set while we were handling the existing iir bits, then
962 * we would never get another interrupt.
963 *
964 * This is fine on non-MSI as well, as if we hit this path
965 * we avoid exiting the interrupt handler only to generate
966 * another one.
967 *
968 * Note that for MSI this could cause a stray interrupt report
969 * if an interrupt landed in the time between writing IIR and
970 * the posting read. This should be rare enough to never
971 * trigger the 99% of 100,000 interrupts test for disabling
972 * stray interrupts.
973 */
974 iir = new_iir;
Keith Packard05eff842008-11-19 14:03:05 -0800975 }
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700976
Keith Packard05eff842008-11-19 14:03:05 -0800977 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700978}
979
Dave Airlieaf6061a2008-05-07 12:15:39 +1000980static int i915_emit_irq(struct drm_device * dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700981{
982 drm_i915_private_t *dev_priv = dev->dev_private;
Dave Airlie7c1c2872008-11-28 14:22:24 +1000983 struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700984 RING_LOCALS;
985
986 i915_kernel_lost_context(dev);
987
Zhao Yakui44d98a62009-10-09 11:39:40 +0800988 DRM_DEBUG_DRIVER("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700989
Kristian Høgsbergc99b0582008-08-20 11:20:13 -0400990 dev_priv->counter++;
Alan Hourihanec29b6692006-08-12 16:29:24 +1000991 if (dev_priv->counter > 0x7FFFFFFFUL)
Kristian Høgsbergc99b0582008-08-20 11:20:13 -0400992 dev_priv->counter = 1;
Dave Airlie7c1c2872008-11-28 14:22:24 +1000993 if (master_priv->sarea_priv)
994 master_priv->sarea_priv->last_enqueue = dev_priv->counter;
Alan Hourihanec29b6692006-08-12 16:29:24 +1000995
Keith Packard0baf8232008-11-08 11:44:14 +1000996 BEGIN_LP_RING(4);
Jesse Barnes585fb112008-07-29 11:54:06 -0700997 OUT_RING(MI_STORE_DWORD_INDEX);
Keith Packard0baf8232008-11-08 11:44:14 +1000998 OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
Alan Hourihanec29b6692006-08-12 16:29:24 +1000999 OUT_RING(dev_priv->counter);
Jesse Barnes585fb112008-07-29 11:54:06 -07001000 OUT_RING(MI_USER_INTERRUPT);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001001 ADVANCE_LP_RING();
Dave Airliebc5f4522007-11-05 12:50:58 +10001002
Alan Hourihanec29b6692006-08-12 16:29:24 +10001003 return dev_priv->counter;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001004}
1005
Eric Anholt673a3942008-07-30 12:06:12 -07001006void i915_user_irq_get(struct drm_device *dev)
Eric Anholted4cb412008-07-29 12:10:39 -07001007{
1008 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07001009 unsigned long irqflags;
Eric Anholted4cb412008-07-29 12:10:39 -07001010
Keith Packarde9d21d72008-10-16 11:31:38 -07001011 spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001012 if (dev->irq_enabled && (++dev_priv->user_irq_refcount == 1)) {
Eric Anholtbad720f2009-10-22 16:11:14 -07001013 if (HAS_PCH_SPLIT(dev))
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001014 ironlake_enable_graphics_irq(dev_priv, GT_USER_INTERRUPT);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001015 else
1016 i915_enable_irq(dev_priv, I915_USER_INTERRUPT);
1017 }
Keith Packarde9d21d72008-10-16 11:31:38 -07001018 spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
Eric Anholted4cb412008-07-29 12:10:39 -07001019}
1020
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001021void i915_user_irq_put(struct drm_device *dev)
Eric Anholted4cb412008-07-29 12:10:39 -07001022{
1023 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07001024 unsigned long irqflags;
Eric Anholted4cb412008-07-29 12:10:39 -07001025
Keith Packarde9d21d72008-10-16 11:31:38 -07001026 spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
Eric Anholted4cb412008-07-29 12:10:39 -07001027 BUG_ON(dev->irq_enabled && dev_priv->user_irq_refcount <= 0);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001028 if (dev->irq_enabled && (--dev_priv->user_irq_refcount == 0)) {
Eric Anholtbad720f2009-10-22 16:11:14 -07001029 if (HAS_PCH_SPLIT(dev))
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001030 ironlake_disable_graphics_irq(dev_priv, GT_USER_INTERRUPT);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001031 else
1032 i915_disable_irq(dev_priv, I915_USER_INTERRUPT);
1033 }
Keith Packarde9d21d72008-10-16 11:31:38 -07001034 spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
Eric Anholted4cb412008-07-29 12:10:39 -07001035}
1036
Chris Wilson9d34e5d2009-09-24 05:26:06 +01001037void i915_trace_irq_get(struct drm_device *dev, u32 seqno)
1038{
1039 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1040
1041 if (dev_priv->trace_irq_seqno == 0)
1042 i915_user_irq_get(dev);
1043
1044 dev_priv->trace_irq_seqno = seqno;
1045}
1046
Dave Airlie84b1fd12007-07-11 15:53:27 +10001047static int i915_wait_irq(struct drm_device * dev, int irq_nr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001048{
1049 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Dave Airlie7c1c2872008-11-28 14:22:24 +10001050 struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001051 int ret = 0;
1052
Zhao Yakui44d98a62009-10-09 11:39:40 +08001053 DRM_DEBUG_DRIVER("irq_nr=%d breadcrumb=%d\n", irq_nr,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001054 READ_BREADCRUMB(dev_priv));
1055
Eric Anholted4cb412008-07-29 12:10:39 -07001056 if (READ_BREADCRUMB(dev_priv) >= irq_nr) {
Dave Airlie7c1c2872008-11-28 14:22:24 +10001057 if (master_priv->sarea_priv)
1058 master_priv->sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001059 return 0;
Eric Anholted4cb412008-07-29 12:10:39 -07001060 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001061
Dave Airlie7c1c2872008-11-28 14:22:24 +10001062 if (master_priv->sarea_priv)
1063 master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001064
Eric Anholted4cb412008-07-29 12:10:39 -07001065 i915_user_irq_get(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001066 DRM_WAIT_ON(ret, dev_priv->irq_queue, 3 * DRM_HZ,
1067 READ_BREADCRUMB(dev_priv) >= irq_nr);
Eric Anholted4cb412008-07-29 12:10:39 -07001068 i915_user_irq_put(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001069
Eric Anholt20caafa2007-08-25 19:22:43 +10001070 if (ret == -EBUSY) {
Márton Németh3e684ea2008-01-24 15:58:57 +10001071 DRM_ERROR("EBUSY -- rec: %d emitted: %d\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001072 READ_BREADCRUMB(dev_priv), (int)dev_priv->counter);
1073 }
1074
Dave Airlieaf6061a2008-05-07 12:15:39 +10001075 return ret;
1076}
1077
Linus Torvalds1da177e2005-04-16 15:20:36 -07001078/* Needs the lock as it touches the ring.
1079 */
Eric Anholtc153f452007-09-03 12:06:45 +10001080int i915_irq_emit(struct drm_device *dev, void *data,
1081 struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001082{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001083 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholtc153f452007-09-03 12:06:45 +10001084 drm_i915_irq_emit_t *emit = data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001085 int result;
1086
Eric Anholt07f4f8b2009-04-16 13:46:12 -07001087 if (!dev_priv || !dev_priv->ring.virtual_start) {
Márton Németh3e684ea2008-01-24 15:58:57 +10001088 DRM_ERROR("called with no initialization\n");
Eric Anholt20caafa2007-08-25 19:22:43 +10001089 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001090 }
Eric Anholt299eb932009-02-24 22:14:12 -08001091
1092 RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
1093
Eric Anholt546b0972008-09-01 16:45:29 -07001094 mutex_lock(&dev->struct_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001095 result = i915_emit_irq(dev);
Eric Anholt546b0972008-09-01 16:45:29 -07001096 mutex_unlock(&dev->struct_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001097
Eric Anholtc153f452007-09-03 12:06:45 +10001098 if (DRM_COPY_TO_USER(emit->irq_seq, &result, sizeof(int))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001099 DRM_ERROR("copy_to_user\n");
Eric Anholt20caafa2007-08-25 19:22:43 +10001100 return -EFAULT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001101 }
1102
1103 return 0;
1104}
1105
1106/* Doesn't need the hardware lock.
1107 */
Eric Anholtc153f452007-09-03 12:06:45 +10001108int i915_irq_wait(struct drm_device *dev, void *data,
1109 struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001110{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001111 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholtc153f452007-09-03 12:06:45 +10001112 drm_i915_irq_wait_t *irqwait = data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001113
1114 if (!dev_priv) {
Márton Németh3e684ea2008-01-24 15:58:57 +10001115 DRM_ERROR("called with no initialization\n");
Eric Anholt20caafa2007-08-25 19:22:43 +10001116 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001117 }
1118
Eric Anholtc153f452007-09-03 12:06:45 +10001119 return i915_wait_irq(dev, irqwait->irq_seq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001120}
1121
Keith Packard42f52ef2008-10-18 19:39:29 -07001122/* Called from drm generic code, passed 'crtc' which
1123 * we use as a pipe index
1124 */
1125int i915_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001126{
1127 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07001128 unsigned long irqflags;
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08001129 int pipeconf_reg = (pipe == 0) ? PIPEACONF : PIPEBCONF;
1130 u32 pipeconf;
1131
1132 pipeconf = I915_READ(pipeconf_reg);
1133 if (!(pipeconf & PIPEACONF_ENABLE))
1134 return -EINVAL;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001135
Keith Packarde9d21d72008-10-16 11:31:38 -07001136 spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
Eric Anholtbad720f2009-10-22 16:11:14 -07001137 if (HAS_PCH_SPLIT(dev))
Li Pengc062df62010-01-23 00:12:58 +08001138 ironlake_enable_display_irq(dev_priv, (pipe == 0) ?
1139 DE_PIPEA_VBLANK: DE_PIPEB_VBLANK);
1140 else if (IS_I965G(dev))
Keith Packard7c463582008-11-04 02:03:27 -08001141 i915_enable_pipestat(dev_priv, pipe,
1142 PIPE_START_VBLANK_INTERRUPT_ENABLE);
Keith Packarde9d21d72008-10-16 11:31:38 -07001143 else
Keith Packard7c463582008-11-04 02:03:27 -08001144 i915_enable_pipestat(dev_priv, pipe,
1145 PIPE_VBLANK_INTERRUPT_ENABLE);
Keith Packarde9d21d72008-10-16 11:31:38 -07001146 spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001147 return 0;
1148}
1149
Keith Packard42f52ef2008-10-18 19:39:29 -07001150/* Called from drm generic code, passed 'crtc' which
1151 * we use as a pipe index
1152 */
1153void i915_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001154{
1155 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07001156 unsigned long irqflags;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001157
Keith Packarde9d21d72008-10-16 11:31:38 -07001158 spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
Eric Anholtbad720f2009-10-22 16:11:14 -07001159 if (HAS_PCH_SPLIT(dev))
Li Pengc062df62010-01-23 00:12:58 +08001160 ironlake_disable_display_irq(dev_priv, (pipe == 0) ?
1161 DE_PIPEA_VBLANK: DE_PIPEB_VBLANK);
1162 else
1163 i915_disable_pipestat(dev_priv, pipe,
1164 PIPE_VBLANK_INTERRUPT_ENABLE |
1165 PIPE_START_VBLANK_INTERRUPT_ENABLE);
Keith Packarde9d21d72008-10-16 11:31:38 -07001166 spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001167}
1168
Jesse Barnes79e53942008-11-07 14:24:08 -08001169void i915_enable_interrupt (struct drm_device *dev)
1170{
1171 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wange170b032009-06-05 15:38:40 +08001172
Eric Anholtbad720f2009-10-22 16:11:14 -07001173 if (!HAS_PCH_SPLIT(dev))
Zhenyu Wange170b032009-06-05 15:38:40 +08001174 opregion_enable_asle(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08001175 dev_priv->irq_enabled = 1;
1176}
1177
1178
Dave Airlie702880f2006-06-24 17:07:34 +10001179/* Set the vblank monitor pipe
1180 */
Eric Anholtc153f452007-09-03 12:06:45 +10001181int i915_vblank_pipe_set(struct drm_device *dev, void *data,
1182 struct drm_file *file_priv)
Dave Airlie702880f2006-06-24 17:07:34 +10001183{
Dave Airlie702880f2006-06-24 17:07:34 +10001184 drm_i915_private_t *dev_priv = dev->dev_private;
Dave Airlie702880f2006-06-24 17:07:34 +10001185
1186 if (!dev_priv) {
Márton Németh3e684ea2008-01-24 15:58:57 +10001187 DRM_ERROR("called with no initialization\n");
Eric Anholt20caafa2007-08-25 19:22:43 +10001188 return -EINVAL;
Dave Airlie702880f2006-06-24 17:07:34 +10001189 }
1190
=?utf-8?q?Michel_D=C3=A4nzer?=5b516942006-10-25 00:08:23 +10001191 return 0;
Dave Airlie702880f2006-06-24 17:07:34 +10001192}
1193
Eric Anholtc153f452007-09-03 12:06:45 +10001194int i915_vblank_pipe_get(struct drm_device *dev, void *data,
1195 struct drm_file *file_priv)
Dave Airlie702880f2006-06-24 17:07:34 +10001196{
Dave Airlie702880f2006-06-24 17:07:34 +10001197 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholtc153f452007-09-03 12:06:45 +10001198 drm_i915_vblank_pipe_t *pipe = data;
Dave Airlie702880f2006-06-24 17:07:34 +10001199
1200 if (!dev_priv) {
Márton Németh3e684ea2008-01-24 15:58:57 +10001201 DRM_ERROR("called with no initialization\n");
Eric Anholt20caafa2007-08-25 19:22:43 +10001202 return -EINVAL;
Dave Airlie702880f2006-06-24 17:07:34 +10001203 }
1204
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001205 pipe->pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
Eric Anholtc153f452007-09-03 12:06:45 +10001206
Dave Airlie702880f2006-06-24 17:07:34 +10001207 return 0;
1208}
1209
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +10001210/**
1211 * Schedule buffer swap at given vertical blank.
1212 */
Eric Anholtc153f452007-09-03 12:06:45 +10001213int i915_vblank_swap(struct drm_device *dev, void *data,
1214 struct drm_file *file_priv)
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +10001215{
Eric Anholtbd95e0a2008-11-04 12:01:24 -08001216 /* The delayed swap mechanism was fundamentally racy, and has been
1217 * removed. The model was that the client requested a delayed flip/swap
1218 * from the kernel, then waited for vblank before continuing to perform
1219 * rendering. The problem was that the kernel might wake the client
1220 * up before it dispatched the vblank swap (since the lock has to be
1221 * held while touching the ringbuffer), in which case the client would
1222 * clear and start the next frame before the swap occurred, and
1223 * flicker would occur in addition to likely missing the vblank.
1224 *
1225 * In the absence of this ioctl, userland falls back to a correct path
1226 * of waiting for a vblank, then dispatching the swap on its own.
1227 * Context switching to userland and back is plenty fast enough for
1228 * meeting the requirements of vblank swapping.
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001229 */
Eric Anholtbd95e0a2008-11-04 12:01:24 -08001230 return -EINVAL;
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +10001231}
1232
Ben Gamarif65d9422009-09-14 17:48:44 -04001233struct drm_i915_gem_request *i915_get_tail_request(struct drm_device *dev) {
1234 drm_i915_private_t *dev_priv = dev->dev_private;
1235 return list_entry(dev_priv->mm.request_list.prev, struct drm_i915_gem_request, list);
1236}
1237
1238/**
1239 * This is called when the chip hasn't reported back with completed
1240 * batchbuffers in a long time. The first time this is called we simply record
1241 * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses
1242 * again, we assume the chip is wedged and try to fix it.
1243 */
1244void i915_hangcheck_elapsed(unsigned long data)
1245{
1246 struct drm_device *dev = (struct drm_device *)data;
1247 drm_i915_private_t *dev_priv = dev->dev_private;
1248 uint32_t acthd;
Eric Anholtb9201c12010-01-08 14:25:16 -08001249
1250 /* No reset support on this chip yet. */
1251 if (IS_GEN6(dev))
1252 return;
1253
Ben Gamarif65d9422009-09-14 17:48:44 -04001254 if (!IS_I965G(dev))
1255 acthd = I915_READ(ACTHD);
1256 else
1257 acthd = I915_READ(ACTHD_I965);
1258
1259 /* If all work is done then ACTHD clearly hasn't advanced. */
1260 if (list_empty(&dev_priv->mm.request_list) ||
1261 i915_seqno_passed(i915_get_gem_seqno(dev), i915_get_tail_request(dev)->seqno)) {
1262 dev_priv->hangcheck_count = 0;
1263 return;
1264 }
1265
1266 if (dev_priv->last_acthd == acthd && dev_priv->hangcheck_count > 0) {
1267 DRM_ERROR("Hangcheck timer elapsed... GPU hung\n");
Ben Gamariba1234d2009-09-14 17:48:47 -04001268 i915_handle_error(dev, true);
Ben Gamarif65d9422009-09-14 17:48:44 -04001269 return;
1270 }
1271
1272 /* Reset timer case chip hangs without another request being added */
1273 mod_timer(&dev_priv->hangcheck_timer, jiffies + DRM_I915_HANGCHECK_PERIOD);
1274
1275 if (acthd != dev_priv->last_acthd)
1276 dev_priv->hangcheck_count = 0;
1277 else
1278 dev_priv->hangcheck_count++;
1279
1280 dev_priv->last_acthd = acthd;
1281}
1282
Linus Torvalds1da177e2005-04-16 15:20:36 -07001283/* drm_dma.h hooks
1284*/
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001285static void ironlake_irq_preinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001286{
1287 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1288
1289 I915_WRITE(HWSTAM, 0xeffe);
1290
1291 /* XXX hotplug from PCH */
1292
1293 I915_WRITE(DEIMR, 0xffffffff);
1294 I915_WRITE(DEIER, 0x0);
1295 (void) I915_READ(DEIER);
1296
1297 /* and GT */
1298 I915_WRITE(GTIMR, 0xffffffff);
1299 I915_WRITE(GTIER, 0x0);
1300 (void) I915_READ(GTIER);
Zhenyu Wangc6501562009-11-03 18:57:21 +00001301
1302 /* south display irq */
1303 I915_WRITE(SDEIMR, 0xffffffff);
1304 I915_WRITE(SDEIER, 0x0);
1305 (void) I915_READ(SDEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001306}
1307
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001308static int ironlake_irq_postinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001309{
1310 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1311 /* enable kind of interrupts always enabled */
Jesse Barnes013d5aa2010-01-29 11:18:31 -08001312 u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
1313 DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001314 u32 render_mask = GT_USER_INTERRUPT;
Zhenyu Wangc6501562009-11-03 18:57:21 +00001315 u32 hotplug_mask = SDE_CRT_HOTPLUG | SDE_PORTB_HOTPLUG |
1316 SDE_PORTC_HOTPLUG | SDE_PORTD_HOTPLUG;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001317
1318 dev_priv->irq_mask_reg = ~display_mask;
Li Peng643ced92010-01-28 01:05:09 +08001319 dev_priv->de_irq_enable_reg = display_mask | DE_PIPEA_VBLANK | DE_PIPEB_VBLANK;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001320
1321 /* should always can generate irq */
1322 I915_WRITE(DEIIR, I915_READ(DEIIR));
1323 I915_WRITE(DEIMR, dev_priv->irq_mask_reg);
1324 I915_WRITE(DEIER, dev_priv->de_irq_enable_reg);
1325 (void) I915_READ(DEIER);
1326
1327 /* user interrupt should be enabled, but masked initial */
1328 dev_priv->gt_irq_mask_reg = 0xffffffff;
1329 dev_priv->gt_irq_enable_reg = render_mask;
1330
1331 I915_WRITE(GTIIR, I915_READ(GTIIR));
1332 I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg);
1333 I915_WRITE(GTIER, dev_priv->gt_irq_enable_reg);
1334 (void) I915_READ(GTIER);
1335
Zhenyu Wangc6501562009-11-03 18:57:21 +00001336 dev_priv->pch_irq_mask_reg = ~hotplug_mask;
1337 dev_priv->pch_irq_enable_reg = hotplug_mask;
1338
1339 I915_WRITE(SDEIIR, I915_READ(SDEIIR));
1340 I915_WRITE(SDEIMR, dev_priv->pch_irq_mask_reg);
1341 I915_WRITE(SDEIER, dev_priv->pch_irq_enable_reg);
1342 (void) I915_READ(SDEIER);
1343
Jesse Barnesf97108d2010-01-29 11:27:07 -08001344 if (IS_IRONLAKE_M(dev)) {
1345 /* Clear & enable PCU event interrupts */
1346 I915_WRITE(DEIIR, DE_PCU_EVENT);
1347 I915_WRITE(DEIER, I915_READ(DEIER) | DE_PCU_EVENT);
1348 ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
1349 }
1350
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001351 return 0;
1352}
1353
Dave Airlie84b1fd12007-07-11 15:53:27 +10001354void i915_driver_irq_preinstall(struct drm_device * dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001355{
1356 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1357
Jesse Barnes79e53942008-11-07 14:24:08 -08001358 atomic_set(&dev_priv->irq_received, 0);
1359
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001360 INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
Jesse Barnes8a905232009-07-11 16:48:03 -04001361 INIT_WORK(&dev_priv->error_work, i915_error_work_func);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001362
Eric Anholtbad720f2009-10-22 16:11:14 -07001363 if (HAS_PCH_SPLIT(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001364 ironlake_irq_preinstall(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001365 return;
1366 }
1367
Jesse Barnes5ca58282009-03-31 14:11:15 -07001368 if (I915_HAS_HOTPLUG(dev)) {
1369 I915_WRITE(PORT_HOTPLUG_EN, 0);
1370 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
1371 }
1372
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001373 I915_WRITE(HWSTAM, 0xeffe);
Keith Packard7c463582008-11-04 02:03:27 -08001374 I915_WRITE(PIPEASTAT, 0);
1375 I915_WRITE(PIPEBSTAT, 0);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001376 I915_WRITE(IMR, 0xffffffff);
Eric Anholted4cb412008-07-29 12:10:39 -07001377 I915_WRITE(IER, 0x0);
Keith Packard7c463582008-11-04 02:03:27 -08001378 (void) I915_READ(IER);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001379}
1380
Jesse Barnesb01f2c32009-12-11 11:07:17 -08001381/*
1382 * Must be called after intel_modeset_init or hotplug interrupts won't be
1383 * enabled correctly.
1384 */
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001385int i915_driver_irq_postinstall(struct drm_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001386{
1387 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes5ca58282009-03-31 14:11:15 -07001388 u32 enable_mask = I915_INTERRUPT_ENABLE_FIX | I915_INTERRUPT_ENABLE_VAR;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001389 u32 error_mask;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001390
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001391 DRM_INIT_WAITQUEUE(&dev_priv->irq_queue);
1392
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001393 dev_priv->vblank_pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001394
Eric Anholtbad720f2009-10-22 16:11:14 -07001395 if (HAS_PCH_SPLIT(dev))
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001396 return ironlake_irq_postinstall(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001397
Keith Packard7c463582008-11-04 02:03:27 -08001398 /* Unmask the interrupts that we always want on. */
1399 dev_priv->irq_mask_reg = ~I915_INTERRUPT_ENABLE_FIX;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01001400
Keith Packard7c463582008-11-04 02:03:27 -08001401 dev_priv->pipestat[0] = 0;
1402 dev_priv->pipestat[1] = 0;
1403
Jesse Barnes5ca58282009-03-31 14:11:15 -07001404 if (I915_HAS_HOTPLUG(dev)) {
1405 u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
1406
Jesse Barnesb01f2c32009-12-11 11:07:17 -08001407 /* Note HDMI and DP share bits */
1408 if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
1409 hotplug_en |= HDMIB_HOTPLUG_INT_EN;
1410 if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
1411 hotplug_en |= HDMIC_HOTPLUG_INT_EN;
1412 if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
1413 hotplug_en |= HDMID_HOTPLUG_INT_EN;
1414 if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS)
1415 hotplug_en |= SDVOC_HOTPLUG_INT_EN;
1416 if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS)
1417 hotplug_en |= SDVOB_HOTPLUG_INT_EN;
1418 if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS)
1419 hotplug_en |= CRT_HOTPLUG_INT_EN;
1420 /* Ignore TV since it's buggy */
1421
Jesse Barnes5ca58282009-03-31 14:11:15 -07001422 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
1423
Jesse Barnes5ca58282009-03-31 14:11:15 -07001424 /* Enable in IER... */
1425 enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
1426 /* and unmask in IMR */
1427 i915_enable_irq(dev_priv, I915_DISPLAY_PORT_INTERRUPT);
1428 }
1429
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001430 /*
1431 * Enable some error detection, note the instruction error mask
1432 * bit is reserved, so we leave it masked.
1433 */
1434 if (IS_G4X(dev)) {
1435 error_mask = ~(GM45_ERROR_PAGE_TABLE |
1436 GM45_ERROR_MEM_PRIV |
1437 GM45_ERROR_CP_PRIV |
1438 I915_ERROR_MEMORY_REFRESH);
1439 } else {
1440 error_mask = ~(I915_ERROR_PAGE_TABLE |
1441 I915_ERROR_MEMORY_REFRESH);
1442 }
1443 I915_WRITE(EMR, error_mask);
1444
Keith Packard7c463582008-11-04 02:03:27 -08001445 /* Disable pipe interrupt enables, clear pending pipe status */
1446 I915_WRITE(PIPEASTAT, I915_READ(PIPEASTAT) & 0x8000ffff);
1447 I915_WRITE(PIPEBSTAT, I915_READ(PIPEBSTAT) & 0x8000ffff);
1448 /* Clear pending interrupt status */
1449 I915_WRITE(IIR, I915_READ(IIR));
1450
Jesse Barnes5ca58282009-03-31 14:11:15 -07001451 I915_WRITE(IER, enable_mask);
Keith Packard7c463582008-11-04 02:03:27 -08001452 I915_WRITE(IMR, dev_priv->irq_mask_reg);
Eric Anholted4cb412008-07-29 12:10:39 -07001453 (void) I915_READ(IER);
1454
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01001455 opregion_enable_asle(dev);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001456
1457 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001458}
1459
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001460static void ironlake_irq_uninstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001461{
1462 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1463 I915_WRITE(HWSTAM, 0xffffffff);
1464
1465 I915_WRITE(DEIMR, 0xffffffff);
1466 I915_WRITE(DEIER, 0x0);
1467 I915_WRITE(DEIIR, I915_READ(DEIIR));
1468
1469 I915_WRITE(GTIMR, 0xffffffff);
1470 I915_WRITE(GTIER, 0x0);
1471 I915_WRITE(GTIIR, I915_READ(GTIIR));
1472}
1473
Dave Airlie84b1fd12007-07-11 15:53:27 +10001474void i915_driver_irq_uninstall(struct drm_device * dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001475{
1476 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Dave Airlie91e37382006-02-18 15:17:04 +11001477
Linus Torvalds1da177e2005-04-16 15:20:36 -07001478 if (!dev_priv)
1479 return;
1480
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001481 dev_priv->vblank_pipe = 0;
1482
Eric Anholtbad720f2009-10-22 16:11:14 -07001483 if (HAS_PCH_SPLIT(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001484 ironlake_irq_uninstall(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001485 return;
1486 }
1487
Jesse Barnes5ca58282009-03-31 14:11:15 -07001488 if (I915_HAS_HOTPLUG(dev)) {
1489 I915_WRITE(PORT_HOTPLUG_EN, 0);
1490 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
1491 }
1492
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001493 I915_WRITE(HWSTAM, 0xffffffff);
Keith Packard7c463582008-11-04 02:03:27 -08001494 I915_WRITE(PIPEASTAT, 0);
1495 I915_WRITE(PIPEBSTAT, 0);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001496 I915_WRITE(IMR, 0xffffffff);
Eric Anholted4cb412008-07-29 12:10:39 -07001497 I915_WRITE(IER, 0x0);
Dave Airlie91e37382006-02-18 15:17:04 +11001498
Keith Packard7c463582008-11-04 02:03:27 -08001499 I915_WRITE(PIPEASTAT, I915_READ(PIPEASTAT) & 0x8000ffff);
1500 I915_WRITE(PIPEBSTAT, I915_READ(PIPEBSTAT) & 0x8000ffff);
1501 I915_WRITE(IIR, I915_READ(IIR));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001502}