blob: 972367d5c7f219a99e579085ff1e7cdec8de3e5c [file] [log] [blame]
Grant Likelyca632f52011-06-06 01:16:30 -06001/*
Jassi Brar230d42d2009-11-30 07:39:42 +00002 * Copyright (C) 2009 Samsung Electronics Ltd.
3 * Jaswinder Singh <jassi.brar@samsung.com>
4 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation; either version 2 of the License, or
8 * (at your option) any later version.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
Jassi Brar230d42d2009-11-30 07:39:42 +000014 */
15
16#include <linux/init.h>
17#include <linux/module.h>
Mark Brownc2573122011-11-10 10:57:32 +000018#include <linux/interrupt.h>
Jassi Brar230d42d2009-11-30 07:39:42 +000019#include <linux/delay.h>
20#include <linux/clk.h>
21#include <linux/dma-mapping.h>
Arnd Bergmann78843722013-04-11 22:42:03 +020022#include <linux/dmaengine.h>
Jassi Brar230d42d2009-11-30 07:39:42 +000023#include <linux/platform_device.h>
Mark Brownb97b6622011-12-04 00:58:06 +000024#include <linux/pm_runtime.h>
Jassi Brar230d42d2009-11-30 07:39:42 +000025#include <linux/spi/spi.h>
Thomas Abraham1c20c202012-07-13 07:15:14 +090026#include <linux/gpio.h>
Thomas Abraham2b908072012-07-13 07:15:15 +090027#include <linux/of.h>
28#include <linux/of_gpio.h>
Jassi Brar230d42d2009-11-30 07:39:42 +000029
Arnd Bergmann436d42c2012-08-24 15:22:12 +020030#include <linux/platform_data/spi-s3c64xx.h>
Jassi Brar230d42d2009-11-30 07:39:42 +000031
Padmavathi Vennabf77cba2014-11-06 15:21:49 +053032#define MAX_SPI_PORTS 6
Girish K S7e995552013-05-20 12:21:32 +053033#define S3C64XX_SPI_QUIRK_POLL (1 << 0)
Padmavathi Vennabf77cba2014-11-06 15:21:49 +053034#define S3C64XX_SPI_QUIRK_CS_AUTO (1 << 1)
Heiner Kallweit483867e2015-09-03 22:39:36 +020035#define AUTOSUSPEND_TIMEOUT 2000
Thomas Abrahama5238e32012-07-13 07:15:14 +090036
Jassi Brar230d42d2009-11-30 07:39:42 +000037/* Registers and bit-fields */
38
39#define S3C64XX_SPI_CH_CFG 0x00
40#define S3C64XX_SPI_CLK_CFG 0x04
41#define S3C64XX_SPI_MODE_CFG 0x08
42#define S3C64XX_SPI_SLAVE_SEL 0x0C
43#define S3C64XX_SPI_INT_EN 0x10
44#define S3C64XX_SPI_STATUS 0x14
45#define S3C64XX_SPI_TX_DATA 0x18
46#define S3C64XX_SPI_RX_DATA 0x1C
47#define S3C64XX_SPI_PACKET_CNT 0x20
48#define S3C64XX_SPI_PENDING_CLR 0x24
49#define S3C64XX_SPI_SWAP_CFG 0x28
50#define S3C64XX_SPI_FB_CLK 0x2C
51
52#define S3C64XX_SPI_CH_HS_EN (1<<6) /* High Speed Enable */
53#define S3C64XX_SPI_CH_SW_RST (1<<5)
54#define S3C64XX_SPI_CH_SLAVE (1<<4)
55#define S3C64XX_SPI_CPOL_L (1<<3)
56#define S3C64XX_SPI_CPHA_B (1<<2)
57#define S3C64XX_SPI_CH_RXCH_ON (1<<1)
58#define S3C64XX_SPI_CH_TXCH_ON (1<<0)
59
60#define S3C64XX_SPI_CLKSEL_SRCMSK (3<<9)
61#define S3C64XX_SPI_CLKSEL_SRCSHFT 9
62#define S3C64XX_SPI_ENCLK_ENABLE (1<<8)
Jingoo Han75bf3362013-01-31 15:25:01 +090063#define S3C64XX_SPI_PSR_MASK 0xff
Jassi Brar230d42d2009-11-30 07:39:42 +000064
65#define S3C64XX_SPI_MODE_CH_TSZ_BYTE (0<<29)
66#define S3C64XX_SPI_MODE_CH_TSZ_HALFWORD (1<<29)
67#define S3C64XX_SPI_MODE_CH_TSZ_WORD (2<<29)
68#define S3C64XX_SPI_MODE_CH_TSZ_MASK (3<<29)
69#define S3C64XX_SPI_MODE_BUS_TSZ_BYTE (0<<17)
70#define S3C64XX_SPI_MODE_BUS_TSZ_HALFWORD (1<<17)
71#define S3C64XX_SPI_MODE_BUS_TSZ_WORD (2<<17)
72#define S3C64XX_SPI_MODE_BUS_TSZ_MASK (3<<17)
73#define S3C64XX_SPI_MODE_RXDMA_ON (1<<2)
74#define S3C64XX_SPI_MODE_TXDMA_ON (1<<1)
75#define S3C64XX_SPI_MODE_4BURST (1<<0)
76
77#define S3C64XX_SPI_SLAVE_AUTO (1<<1)
78#define S3C64XX_SPI_SLAVE_SIG_INACT (1<<0)
Padmavathi Vennabf77cba2014-11-06 15:21:49 +053079#define S3C64XX_SPI_SLAVE_NSC_CNT_2 (2<<4)
Jassi Brar230d42d2009-11-30 07:39:42 +000080
Jassi Brar230d42d2009-11-30 07:39:42 +000081#define S3C64XX_SPI_INT_TRAILING_EN (1<<6)
82#define S3C64XX_SPI_INT_RX_OVERRUN_EN (1<<5)
83#define S3C64XX_SPI_INT_RX_UNDERRUN_EN (1<<4)
84#define S3C64XX_SPI_INT_TX_OVERRUN_EN (1<<3)
85#define S3C64XX_SPI_INT_TX_UNDERRUN_EN (1<<2)
86#define S3C64XX_SPI_INT_RX_FIFORDY_EN (1<<1)
87#define S3C64XX_SPI_INT_TX_FIFORDY_EN (1<<0)
88
89#define S3C64XX_SPI_ST_RX_OVERRUN_ERR (1<<5)
90#define S3C64XX_SPI_ST_RX_UNDERRUN_ERR (1<<4)
91#define S3C64XX_SPI_ST_TX_OVERRUN_ERR (1<<3)
92#define S3C64XX_SPI_ST_TX_UNDERRUN_ERR (1<<2)
93#define S3C64XX_SPI_ST_RX_FIFORDY (1<<1)
94#define S3C64XX_SPI_ST_TX_FIFORDY (1<<0)
95
96#define S3C64XX_SPI_PACKET_CNT_EN (1<<16)
97
98#define S3C64XX_SPI_PND_TX_UNDERRUN_CLR (1<<4)
99#define S3C64XX_SPI_PND_TX_OVERRUN_CLR (1<<3)
100#define S3C64XX_SPI_PND_RX_UNDERRUN_CLR (1<<2)
101#define S3C64XX_SPI_PND_RX_OVERRUN_CLR (1<<1)
102#define S3C64XX_SPI_PND_TRAILING_CLR (1<<0)
103
104#define S3C64XX_SPI_SWAP_RX_HALF_WORD (1<<7)
105#define S3C64XX_SPI_SWAP_RX_BYTE (1<<6)
106#define S3C64XX_SPI_SWAP_RX_BIT (1<<5)
107#define S3C64XX_SPI_SWAP_RX_EN (1<<4)
108#define S3C64XX_SPI_SWAP_TX_HALF_WORD (1<<3)
109#define S3C64XX_SPI_SWAP_TX_BYTE (1<<2)
110#define S3C64XX_SPI_SWAP_TX_BIT (1<<1)
111#define S3C64XX_SPI_SWAP_TX_EN (1<<0)
112
113#define S3C64XX_SPI_FBCLK_MSK (3<<0)
114
Thomas Abrahama5238e32012-07-13 07:15:14 +0900115#define FIFO_LVL_MASK(i) ((i)->port_conf->fifo_lvl_mask[i->port_id])
116#define S3C64XX_SPI_ST_TX_DONE(v, i) (((v) & \
117 (1 << (i)->port_conf->tx_st_done)) ? 1 : 0)
118#define TX_FIFO_LVL(v, i) (((v) >> 6) & FIFO_LVL_MASK(i))
119#define RX_FIFO_LVL(v, i) (((v) >> (i)->port_conf->rx_lvl_offset) & \
120 FIFO_LVL_MASK(i))
Jassi Brar230d42d2009-11-30 07:39:42 +0000121
122#define S3C64XX_SPI_MAX_TRAILCNT 0x3ff
123#define S3C64XX_SPI_TRAILCNT_OFF 19
124
125#define S3C64XX_SPI_TRAILCNT S3C64XX_SPI_MAX_TRAILCNT
126
127#define msecs_to_loops(t) (loops_per_jiffy / 1000 * HZ * t)
Girish K S7e995552013-05-20 12:21:32 +0530128#define is_polling(x) (x->port_conf->quirks & S3C64XX_SPI_QUIRK_POLL)
Jassi Brar230d42d2009-11-30 07:39:42 +0000129
Jassi Brar230d42d2009-11-30 07:39:42 +0000130#define RXBUSY (1<<2)
131#define TXBUSY (1<<3)
132
Boojin Kim82ab8cd2011-09-02 09:44:42 +0900133struct s3c64xx_spi_dma_data {
Arnd Bergmann78843722013-04-11 22:42:03 +0200134 struct dma_chan *ch;
Arnd Bergmannc10356b2012-04-30 16:31:27 +0000135 enum dma_transfer_direction direction;
Boojin Kim82ab8cd2011-09-02 09:44:42 +0900136};
137
Jassi Brar230d42d2009-11-30 07:39:42 +0000138/**
Thomas Abrahama5238e32012-07-13 07:15:14 +0900139 * struct s3c64xx_spi_info - SPI Controller hardware info
140 * @fifo_lvl_mask: Bit-mask for {TX|RX}_FIFO_LVL bits in SPI_STATUS register.
141 * @rx_lvl_offset: Bit offset of RX_FIFO_LVL bits in SPI_STATUS regiter.
142 * @tx_st_done: Bit offset of TX_DONE bit in SPI_STATUS regiter.
143 * @high_speed: True, if the controller supports HIGH_SPEED_EN bit.
144 * @clk_from_cmu: True, if the controller does not include a clock mux and
145 * prescaler unit.
146 *
147 * The Samsung s3c64xx SPI controller are used on various Samsung SoC's but
148 * differ in some aspects such as the size of the fifo and spi bus clock
149 * setup. Such differences are specified to the driver using this structure
150 * which is provided as driver data to the driver.
151 */
152struct s3c64xx_spi_port_config {
153 int fifo_lvl_mask[MAX_SPI_PORTS];
154 int rx_lvl_offset;
155 int tx_st_done;
Girish K S7e995552013-05-20 12:21:32 +0530156 int quirks;
Thomas Abrahama5238e32012-07-13 07:15:14 +0900157 bool high_speed;
158 bool clk_from_cmu;
159};
160
161/**
Jassi Brar230d42d2009-11-30 07:39:42 +0000162 * struct s3c64xx_spi_driver_data - Runtime info holder for SPI driver.
163 * @clk: Pointer to the spi clock.
Jassi Brarb0d5d6e2010-01-20 13:49:44 -0700164 * @src_clk: Pointer to the clock used to generate SPI signals.
Jassi Brar230d42d2009-11-30 07:39:42 +0000165 * @master: Pointer to the SPI Protocol master.
Jassi Brar230d42d2009-11-30 07:39:42 +0000166 * @cntrlr_info: Platform specific data for the controller this driver manages.
167 * @tgl_spi: Pointer to the last CS left untoggled by the cs_change hint.
Jassi Brar230d42d2009-11-30 07:39:42 +0000168 * @lock: Controller specific lock.
169 * @state: Set of FLAGS to indicate status.
170 * @rx_dmach: Controller's DMA channel for Rx.
171 * @tx_dmach: Controller's DMA channel for Tx.
172 * @sfr_start: BUS address of SPI controller regs.
173 * @regs: Pointer to ioremap'ed controller registers.
Mark Brownc2573122011-11-10 10:57:32 +0000174 * @irq: interrupt
Jassi Brar230d42d2009-11-30 07:39:42 +0000175 * @xfer_completion: To indicate completion of xfer task.
176 * @cur_mode: Stores the active configuration of the controller.
177 * @cur_bpw: Stores the active bits per word settings.
178 * @cur_speed: Stores the active xfer clock speed.
179 */
180struct s3c64xx_spi_driver_data {
181 void __iomem *regs;
182 struct clk *clk;
Jassi Brarb0d5d6e2010-01-20 13:49:44 -0700183 struct clk *src_clk;
Jassi Brar230d42d2009-11-30 07:39:42 +0000184 struct platform_device *pdev;
185 struct spi_master *master;
Jassi Brarad7de722010-01-20 13:49:44 -0700186 struct s3c64xx_spi_info *cntrlr_info;
Jassi Brar230d42d2009-11-30 07:39:42 +0000187 struct spi_device *tgl_spi;
Jassi Brar230d42d2009-11-30 07:39:42 +0000188 spinlock_t lock;
Jassi Brar230d42d2009-11-30 07:39:42 +0000189 unsigned long sfr_start;
190 struct completion xfer_completion;
191 unsigned state;
192 unsigned cur_mode, cur_bpw;
193 unsigned cur_speed;
Boojin Kim82ab8cd2011-09-02 09:44:42 +0900194 struct s3c64xx_spi_dma_data rx_dma;
195 struct s3c64xx_spi_dma_data tx_dma;
Thomas Abrahama5238e32012-07-13 07:15:14 +0900196 struct s3c64xx_spi_port_config *port_conf;
197 unsigned int port_id;
Jassi Brar230d42d2009-11-30 07:39:42 +0000198};
199
Jassi Brar230d42d2009-11-30 07:39:42 +0000200static void flush_fifo(struct s3c64xx_spi_driver_data *sdd)
201{
Jassi Brar230d42d2009-11-30 07:39:42 +0000202 void __iomem *regs = sdd->regs;
203 unsigned long loops;
204 u32 val;
205
206 writel(0, regs + S3C64XX_SPI_PACKET_CNT);
207
208 val = readl(regs + S3C64XX_SPI_CH_CFG);
Kyoungil Kim7d859ff2012-05-23 21:29:51 +0900209 val &= ~(S3C64XX_SPI_CH_RXCH_ON | S3C64XX_SPI_CH_TXCH_ON);
210 writel(val, regs + S3C64XX_SPI_CH_CFG);
211
212 val = readl(regs + S3C64XX_SPI_CH_CFG);
Jassi Brar230d42d2009-11-30 07:39:42 +0000213 val |= S3C64XX_SPI_CH_SW_RST;
214 val &= ~S3C64XX_SPI_CH_HS_EN;
215 writel(val, regs + S3C64XX_SPI_CH_CFG);
216
217 /* Flush TxFIFO*/
218 loops = msecs_to_loops(1);
219 do {
220 val = readl(regs + S3C64XX_SPI_STATUS);
Thomas Abrahama5238e32012-07-13 07:15:14 +0900221 } while (TX_FIFO_LVL(val, sdd) && loops--);
Jassi Brar230d42d2009-11-30 07:39:42 +0000222
Mark Brownbe7852a2010-08-23 17:40:56 +0100223 if (loops == 0)
224 dev_warn(&sdd->pdev->dev, "Timed out flushing TX FIFO\n");
225
Jassi Brar230d42d2009-11-30 07:39:42 +0000226 /* Flush RxFIFO*/
227 loops = msecs_to_loops(1);
228 do {
229 val = readl(regs + S3C64XX_SPI_STATUS);
Thomas Abrahama5238e32012-07-13 07:15:14 +0900230 if (RX_FIFO_LVL(val, sdd))
Jassi Brar230d42d2009-11-30 07:39:42 +0000231 readl(regs + S3C64XX_SPI_RX_DATA);
232 else
233 break;
234 } while (loops--);
235
Mark Brownbe7852a2010-08-23 17:40:56 +0100236 if (loops == 0)
237 dev_warn(&sdd->pdev->dev, "Timed out flushing RX FIFO\n");
238
Jassi Brar230d42d2009-11-30 07:39:42 +0000239 val = readl(regs + S3C64XX_SPI_CH_CFG);
240 val &= ~S3C64XX_SPI_CH_SW_RST;
241 writel(val, regs + S3C64XX_SPI_CH_CFG);
242
243 val = readl(regs + S3C64XX_SPI_MODE_CFG);
244 val &= ~(S3C64XX_SPI_MODE_TXDMA_ON | S3C64XX_SPI_MODE_RXDMA_ON);
245 writel(val, regs + S3C64XX_SPI_MODE_CFG);
Jassi Brar230d42d2009-11-30 07:39:42 +0000246}
247
Boojin Kim82ab8cd2011-09-02 09:44:42 +0900248static void s3c64xx_spi_dmacb(void *data)
Boojin Kim39d3e802011-09-02 09:44:41 +0900249{
Boojin Kim82ab8cd2011-09-02 09:44:42 +0900250 struct s3c64xx_spi_driver_data *sdd;
251 struct s3c64xx_spi_dma_data *dma = data;
Boojin Kim39d3e802011-09-02 09:44:41 +0900252 unsigned long flags;
253
Kyoungil Kim054ebcc2012-03-10 09:48:46 +0900254 if (dma->direction == DMA_DEV_TO_MEM)
Boojin Kim82ab8cd2011-09-02 09:44:42 +0900255 sdd = container_of(data,
256 struct s3c64xx_spi_driver_data, rx_dma);
257 else
258 sdd = container_of(data,
259 struct s3c64xx_spi_driver_data, tx_dma);
260
Boojin Kim39d3e802011-09-02 09:44:41 +0900261 spin_lock_irqsave(&sdd->lock, flags);
262
Kyoungil Kim054ebcc2012-03-10 09:48:46 +0900263 if (dma->direction == DMA_DEV_TO_MEM) {
Boojin Kim82ab8cd2011-09-02 09:44:42 +0900264 sdd->state &= ~RXBUSY;
265 if (!(sdd->state & TXBUSY))
266 complete(&sdd->xfer_completion);
267 } else {
268 sdd->state &= ~TXBUSY;
269 if (!(sdd->state & RXBUSY))
270 complete(&sdd->xfer_completion);
271 }
Boojin Kim39d3e802011-09-02 09:44:41 +0900272
273 spin_unlock_irqrestore(&sdd->lock, flags);
274}
275
Arnd Bergmann78843722013-04-11 22:42:03 +0200276static void prepare_dma(struct s3c64xx_spi_dma_data *dma,
Mark Brown6ad45a22014-02-02 13:47:47 +0000277 struct sg_table *sgt)
Arnd Bergmann78843722013-04-11 22:42:03 +0200278{
279 struct s3c64xx_spi_driver_data *sdd;
280 struct dma_slave_config config;
Arnd Bergmann78843722013-04-11 22:42:03 +0200281 struct dma_async_tx_descriptor *desc;
282
Tomasz Figab1a8e782013-08-11 02:33:28 +0200283 memset(&config, 0, sizeof(config));
284
Arnd Bergmann78843722013-04-11 22:42:03 +0200285 if (dma->direction == DMA_DEV_TO_MEM) {
286 sdd = container_of((void *)dma,
287 struct s3c64xx_spi_driver_data, rx_dma);
288 config.direction = dma->direction;
289 config.src_addr = sdd->sfr_start + S3C64XX_SPI_RX_DATA;
290 config.src_addr_width = sdd->cur_bpw / 8;
291 config.src_maxburst = 1;
292 dmaengine_slave_config(dma->ch, &config);
293 } else {
294 sdd = container_of((void *)dma,
295 struct s3c64xx_spi_driver_data, tx_dma);
296 config.direction = dma->direction;
297 config.dst_addr = sdd->sfr_start + S3C64XX_SPI_TX_DATA;
298 config.dst_addr_width = sdd->cur_bpw / 8;
299 config.dst_maxburst = 1;
300 dmaengine_slave_config(dma->ch, &config);
301 }
302
Mark Brown6ad45a22014-02-02 13:47:47 +0000303 desc = dmaengine_prep_slave_sg(dma->ch, sgt->sgl, sgt->nents,
304 dma->direction, DMA_PREP_INTERRUPT);
Arnd Bergmann78843722013-04-11 22:42:03 +0200305
306 desc->callback = s3c64xx_spi_dmacb;
307 desc->callback_param = dma;
308
309 dmaengine_submit(desc);
310 dma_async_issue_pending(dma->ch);
311}
312
Andi Shytiaa4964c2016-06-28 11:41:11 +0900313static void s3c64xx_spi_set_cs(struct spi_device *spi, bool enable)
314{
315 struct s3c64xx_spi_driver_data *sdd =
316 spi_master_get_devdata(spi->master);
317
318 if (enable) {
319 if (!(sdd->port_conf->quirks & S3C64XX_SPI_QUIRK_CS_AUTO)) {
320 writel(0, sdd->regs + S3C64XX_SPI_SLAVE_SEL);
321 } else {
322 u32 ssel = readl(sdd->regs + S3C64XX_SPI_SLAVE_SEL);
323
324 ssel |= (S3C64XX_SPI_SLAVE_AUTO |
325 S3C64XX_SPI_SLAVE_NSC_CNT_2);
326 writel(ssel, sdd->regs + S3C64XX_SPI_SLAVE_SEL);
327 }
328 } else {
329 if (!(sdd->port_conf->quirks & S3C64XX_SPI_QUIRK_CS_AUTO))
330 writel(S3C64XX_SPI_SLAVE_SIG_INACT,
331 sdd->regs + S3C64XX_SPI_SLAVE_SEL);
332 }
333}
334
Arnd Bergmann78843722013-04-11 22:42:03 +0200335static int s3c64xx_spi_prepare_transfer(struct spi_master *spi)
336{
337 struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(spi);
338 dma_filter_fn filter = sdd->cntrlr_info->filter;
339 struct device *dev = &sdd->pdev->dev;
340 dma_cap_mask_t mask;
Mark Brownfb9d0442013-04-18 18:12:00 +0100341 int ret;
Arnd Bergmann78843722013-04-11 22:42:03 +0200342
Mark Brownc12f9642013-08-13 19:03:01 +0100343 if (!is_polling(sdd)) {
344 dma_cap_zero(mask);
345 dma_cap_set(DMA_SLAVE, mask);
Girish K Sd96760f2013-06-27 12:26:53 +0530346
Mark Brownc12f9642013-08-13 19:03:01 +0100347 /* Acquire DMA channels */
348 sdd->rx_dma.ch = dma_request_slave_channel_compat(mask, filter,
Arnd Bergmanna0067db2015-11-18 15:21:32 +0100349 sdd->cntrlr_info->dma_rx, dev, "rx");
Mark Brownc12f9642013-08-13 19:03:01 +0100350 if (!sdd->rx_dma.ch) {
351 dev_err(dev, "Failed to get RX DMA channel\n");
352 ret = -EBUSY;
353 goto out;
354 }
Mark Brown3f295882014-01-16 12:25:46 +0000355 spi->dma_rx = sdd->rx_dma.ch;
Arnd Bergmann78843722013-04-11 22:42:03 +0200356
Mark Brownc12f9642013-08-13 19:03:01 +0100357 sdd->tx_dma.ch = dma_request_slave_channel_compat(mask, filter,
Arnd Bergmanna0067db2015-11-18 15:21:32 +0100358 sdd->cntrlr_info->dma_tx, dev, "tx");
Mark Brownc12f9642013-08-13 19:03:01 +0100359 if (!sdd->tx_dma.ch) {
360 dev_err(dev, "Failed to get TX DMA channel\n");
361 ret = -EBUSY;
362 goto out_rx;
363 }
Mark Brown3f295882014-01-16 12:25:46 +0000364 spi->dma_tx = sdd->tx_dma.ch;
Mark Brownfb9d0442013-04-18 18:12:00 +0100365 }
366
Arnd Bergmann78843722013-04-11 22:42:03 +0200367 return 0;
Mark Brownfb9d0442013-04-18 18:12:00 +0100368
Mark Brownfb9d0442013-04-18 18:12:00 +0100369out_rx:
370 dma_release_channel(sdd->rx_dma.ch);
371out:
372 return ret;
Arnd Bergmann78843722013-04-11 22:42:03 +0200373}
374
375static int s3c64xx_spi_unprepare_transfer(struct spi_master *spi)
376{
377 struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(spi);
378
379 /* Free DMA channels */
Girish K S7e995552013-05-20 12:21:32 +0530380 if (!is_polling(sdd)) {
381 dma_release_channel(sdd->rx_dma.ch);
382 dma_release_channel(sdd->tx_dma.ch);
383 }
Arnd Bergmann78843722013-04-11 22:42:03 +0200384
Arnd Bergmann78843722013-04-11 22:42:03 +0200385 return 0;
386}
387
Mark Brown3f295882014-01-16 12:25:46 +0000388static bool s3c64xx_spi_can_dma(struct spi_master *master,
389 struct spi_device *spi,
390 struct spi_transfer *xfer)
391{
392 struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(master);
393
394 return xfer->len > (FIFO_LVL_MASK(sdd) >> 1) + 1;
395}
396
Jassi Brar230d42d2009-11-30 07:39:42 +0000397static void enable_datapath(struct s3c64xx_spi_driver_data *sdd,
398 struct spi_device *spi,
399 struct spi_transfer *xfer, int dma_mode)
400{
Jassi Brar230d42d2009-11-30 07:39:42 +0000401 void __iomem *regs = sdd->regs;
402 u32 modecfg, chcfg;
403
404 modecfg = readl(regs + S3C64XX_SPI_MODE_CFG);
405 modecfg &= ~(S3C64XX_SPI_MODE_TXDMA_ON | S3C64XX_SPI_MODE_RXDMA_ON);
406
407 chcfg = readl(regs + S3C64XX_SPI_CH_CFG);
408 chcfg &= ~S3C64XX_SPI_CH_TXCH_ON;
409
410 if (dma_mode) {
411 chcfg &= ~S3C64XX_SPI_CH_RXCH_ON;
412 } else {
413 /* Always shift in data in FIFO, even if xfer is Tx only,
414 * this helps setting PCKT_CNT value for generating clocks
415 * as exactly needed.
416 */
417 chcfg |= S3C64XX_SPI_CH_RXCH_ON;
418 writel(((xfer->len * 8 / sdd->cur_bpw) & 0xffff)
419 | S3C64XX_SPI_PACKET_CNT_EN,
420 regs + S3C64XX_SPI_PACKET_CNT);
421 }
422
423 if (xfer->tx_buf != NULL) {
424 sdd->state |= TXBUSY;
425 chcfg |= S3C64XX_SPI_CH_TXCH_ON;
426 if (dma_mode) {
427 modecfg |= S3C64XX_SPI_MODE_TXDMA_ON;
Mark Brown6ad45a22014-02-02 13:47:47 +0000428 prepare_dma(&sdd->tx_dma, &xfer->tx_sg);
Jassi Brar230d42d2009-11-30 07:39:42 +0000429 } else {
Jassi Brar0c92ecf2010-09-29 17:31:33 +0900430 switch (sdd->cur_bpw) {
431 case 32:
432 iowrite32_rep(regs + S3C64XX_SPI_TX_DATA,
433 xfer->tx_buf, xfer->len / 4);
434 break;
435 case 16:
436 iowrite16_rep(regs + S3C64XX_SPI_TX_DATA,
437 xfer->tx_buf, xfer->len / 2);
438 break;
439 default:
440 iowrite8_rep(regs + S3C64XX_SPI_TX_DATA,
441 xfer->tx_buf, xfer->len);
442 break;
443 }
Jassi Brar230d42d2009-11-30 07:39:42 +0000444 }
445 }
446
447 if (xfer->rx_buf != NULL) {
448 sdd->state |= RXBUSY;
449
Thomas Abrahama5238e32012-07-13 07:15:14 +0900450 if (sdd->port_conf->high_speed && sdd->cur_speed >= 30000000UL
Jassi Brar230d42d2009-11-30 07:39:42 +0000451 && !(sdd->cur_mode & SPI_CPHA))
452 chcfg |= S3C64XX_SPI_CH_HS_EN;
453
454 if (dma_mode) {
455 modecfg |= S3C64XX_SPI_MODE_RXDMA_ON;
456 chcfg |= S3C64XX_SPI_CH_RXCH_ON;
457 writel(((xfer->len * 8 / sdd->cur_bpw) & 0xffff)
458 | S3C64XX_SPI_PACKET_CNT_EN,
459 regs + S3C64XX_SPI_PACKET_CNT);
Mark Brown6ad45a22014-02-02 13:47:47 +0000460 prepare_dma(&sdd->rx_dma, &xfer->rx_sg);
Jassi Brar230d42d2009-11-30 07:39:42 +0000461 }
462 }
463
464 writel(modecfg, regs + S3C64XX_SPI_MODE_CFG);
465 writel(chcfg, regs + S3C64XX_SPI_CH_CFG);
466}
467
Mark Brown79617072013-06-19 19:12:39 +0100468static u32 s3c64xx_spi_wait_for_timeout(struct s3c64xx_spi_driver_data *sdd,
Girish K S7e995552013-05-20 12:21:32 +0530469 int timeout_ms)
470{
471 void __iomem *regs = sdd->regs;
472 unsigned long val = 1;
473 u32 status;
474
475 /* max fifo depth available */
476 u32 max_fifo = (FIFO_LVL_MASK(sdd) >> 1) + 1;
477
478 if (timeout_ms)
479 val = msecs_to_loops(timeout_ms);
480
481 do {
482 status = readl(regs + S3C64XX_SPI_STATUS);
483 } while (RX_FIFO_LVL(status, sdd) < max_fifo && --val);
484
485 /* return the actual received data length */
486 return RX_FIFO_LVL(status, sdd);
Jassi Brar230d42d2009-11-30 07:39:42 +0000487}
488
Mark Brown3700c6e2014-01-24 20:05:43 +0000489static int wait_for_dma(struct s3c64xx_spi_driver_data *sdd,
490 struct spi_transfer *xfer)
Jassi Brar230d42d2009-11-30 07:39:42 +0000491{
Jassi Brar230d42d2009-11-30 07:39:42 +0000492 void __iomem *regs = sdd->regs;
493 unsigned long val;
Mark Brown3700c6e2014-01-24 20:05:43 +0000494 u32 status;
Jassi Brar230d42d2009-11-30 07:39:42 +0000495 int ms;
496
497 /* millisecs to xfer 'len' bytes @ 'cur_speed' */
498 ms = xfer->len * 8 * 1000 / sdd->cur_speed;
Mark Brown9d8f86b2010-09-07 16:37:52 +0100499 ms += 10; /* some tolerance */
Jassi Brar230d42d2009-11-30 07:39:42 +0000500
Mark Brown3700c6e2014-01-24 20:05:43 +0000501 val = msecs_to_jiffies(ms) + 10;
502 val = wait_for_completion_timeout(&sdd->xfer_completion, val);
503
504 /*
505 * If the previous xfer was completed within timeout, then
506 * proceed further else return -EIO.
507 * DmaTx returns after simply writing data in the FIFO,
508 * w/o waiting for real transmission on the bus to finish.
509 * DmaRx returns only after Dma read data from FIFO which
510 * needs bus transmission to finish, so we don't worry if
511 * Xfer involved Rx(with or without Tx).
512 */
513 if (val && !xfer->rx_buf) {
514 val = msecs_to_loops(10);
515 status = readl(regs + S3C64XX_SPI_STATUS);
516 while ((TX_FIFO_LVL(status, sdd)
517 || !S3C64XX_SPI_ST_TX_DONE(status, sdd))
518 && --val) {
519 cpu_relax();
Jassi Brarc3f139b2010-09-03 10:36:46 +0900520 status = readl(regs + S3C64XX_SPI_STATUS);
Jassi Brar230d42d2009-11-30 07:39:42 +0000521 }
Girish K S7e995552013-05-20 12:21:32 +0530522
Mark Brown3700c6e2014-01-24 20:05:43 +0000523 }
Girish K S7e995552013-05-20 12:21:32 +0530524
Mark Brown3700c6e2014-01-24 20:05:43 +0000525 /* If timed out while checking rx/tx status return error */
526 if (!val)
527 return -EIO;
528
529 return 0;
530}
531
532static int wait_for_pio(struct s3c64xx_spi_driver_data *sdd,
533 struct spi_transfer *xfer)
534{
535 void __iomem *regs = sdd->regs;
536 unsigned long val;
537 u32 status;
538 int loops;
539 u32 cpy_len;
540 u8 *buf;
541 int ms;
542
543 /* millisecs to xfer 'len' bytes @ 'cur_speed' */
544 ms = xfer->len * 8 * 1000 / sdd->cur_speed;
545 ms += 10; /* some tolerance */
546
547 val = msecs_to_loops(ms);
548 do {
549 status = readl(regs + S3C64XX_SPI_STATUS);
550 } while (RX_FIFO_LVL(status, sdd) < xfer->len && --val);
551
552
553 /* If it was only Tx */
554 if (!xfer->rx_buf) {
555 sdd->state &= ~TXBUSY;
556 return 0;
557 }
558
559 /*
560 * If the receive length is bigger than the controller fifo
561 * size, calculate the loops and read the fifo as many times.
562 * loops = length / max fifo size (calculated by using the
563 * fifo mask).
564 * For any size less than the fifo size the below code is
565 * executed atleast once.
566 */
567 loops = xfer->len / ((FIFO_LVL_MASK(sdd) >> 1) + 1);
568 buf = xfer->rx_buf;
569 do {
570 /* wait for data to be received in the fifo */
571 cpy_len = s3c64xx_spi_wait_for_timeout(sdd,
572 (loops ? ms : 0));
573
574 switch (sdd->cur_bpw) {
575 case 32:
576 ioread32_rep(regs + S3C64XX_SPI_RX_DATA,
577 buf, cpy_len / 4);
578 break;
579 case 16:
580 ioread16_rep(regs + S3C64XX_SPI_RX_DATA,
581 buf, cpy_len / 2);
582 break;
583 default:
584 ioread8_rep(regs + S3C64XX_SPI_RX_DATA,
585 buf, cpy_len);
586 break;
Jassi Brar230d42d2009-11-30 07:39:42 +0000587 }
588
Mark Brown3700c6e2014-01-24 20:05:43 +0000589 buf = buf + cpy_len;
590 } while (loops--);
591 sdd->state &= ~RXBUSY;
Jassi Brar230d42d2009-11-30 07:39:42 +0000592
593 return 0;
594}
595
Jassi Brar230d42d2009-11-30 07:39:42 +0000596static void s3c64xx_spi_config(struct s3c64xx_spi_driver_data *sdd)
597{
Jassi Brar230d42d2009-11-30 07:39:42 +0000598 void __iomem *regs = sdd->regs;
599 u32 val;
600
601 /* Disable Clock */
Thomas Abrahama5238e32012-07-13 07:15:14 +0900602 if (sdd->port_conf->clk_from_cmu) {
Thomas Abraham9f667bf2012-10-03 08:30:12 +0900603 clk_disable_unprepare(sdd->src_clk);
Jassi Brarb42a81c2010-09-29 17:31:33 +0900604 } else {
605 val = readl(regs + S3C64XX_SPI_CLK_CFG);
606 val &= ~S3C64XX_SPI_ENCLK_ENABLE;
607 writel(val, regs + S3C64XX_SPI_CLK_CFG);
608 }
Jassi Brar230d42d2009-11-30 07:39:42 +0000609
610 /* Set Polarity and Phase */
611 val = readl(regs + S3C64XX_SPI_CH_CFG);
612 val &= ~(S3C64XX_SPI_CH_SLAVE |
613 S3C64XX_SPI_CPOL_L |
614 S3C64XX_SPI_CPHA_B);
615
616 if (sdd->cur_mode & SPI_CPOL)
617 val |= S3C64XX_SPI_CPOL_L;
618
619 if (sdd->cur_mode & SPI_CPHA)
620 val |= S3C64XX_SPI_CPHA_B;
621
622 writel(val, regs + S3C64XX_SPI_CH_CFG);
623
624 /* Set Channel & DMA Mode */
625 val = readl(regs + S3C64XX_SPI_MODE_CFG);
626 val &= ~(S3C64XX_SPI_MODE_BUS_TSZ_MASK
627 | S3C64XX_SPI_MODE_CH_TSZ_MASK);
628
629 switch (sdd->cur_bpw) {
630 case 32:
631 val |= S3C64XX_SPI_MODE_BUS_TSZ_WORD;
Jassi Brar0c92ecf2010-09-29 17:31:33 +0900632 val |= S3C64XX_SPI_MODE_CH_TSZ_WORD;
Jassi Brar230d42d2009-11-30 07:39:42 +0000633 break;
634 case 16:
635 val |= S3C64XX_SPI_MODE_BUS_TSZ_HALFWORD;
Jassi Brar0c92ecf2010-09-29 17:31:33 +0900636 val |= S3C64XX_SPI_MODE_CH_TSZ_HALFWORD;
Jassi Brar230d42d2009-11-30 07:39:42 +0000637 break;
638 default:
639 val |= S3C64XX_SPI_MODE_BUS_TSZ_BYTE;
Jassi Brar0c92ecf2010-09-29 17:31:33 +0900640 val |= S3C64XX_SPI_MODE_CH_TSZ_BYTE;
Jassi Brar230d42d2009-11-30 07:39:42 +0000641 break;
642 }
Jassi Brar230d42d2009-11-30 07:39:42 +0000643
644 writel(val, regs + S3C64XX_SPI_MODE_CFG);
645
Thomas Abrahama5238e32012-07-13 07:15:14 +0900646 if (sdd->port_conf->clk_from_cmu) {
Jassi Brarb42a81c2010-09-29 17:31:33 +0900647 /* Configure Clock */
648 /* There is half-multiplier before the SPI */
649 clk_set_rate(sdd->src_clk, sdd->cur_speed * 2);
650 /* Enable Clock */
Thomas Abraham9f667bf2012-10-03 08:30:12 +0900651 clk_prepare_enable(sdd->src_clk);
Jassi Brarb42a81c2010-09-29 17:31:33 +0900652 } else {
653 /* Configure Clock */
654 val = readl(regs + S3C64XX_SPI_CLK_CFG);
655 val &= ~S3C64XX_SPI_PSR_MASK;
656 val |= ((clk_get_rate(sdd->src_clk) / sdd->cur_speed / 2 - 1)
657 & S3C64XX_SPI_PSR_MASK);
658 writel(val, regs + S3C64XX_SPI_CLK_CFG);
Jassi Brar230d42d2009-11-30 07:39:42 +0000659
Jassi Brarb42a81c2010-09-29 17:31:33 +0900660 /* Enable Clock */
661 val = readl(regs + S3C64XX_SPI_CLK_CFG);
662 val |= S3C64XX_SPI_ENCLK_ENABLE;
663 writel(val, regs + S3C64XX_SPI_CLK_CFG);
664 }
Jassi Brar230d42d2009-11-30 07:39:42 +0000665}
666
Jassi Brar230d42d2009-11-30 07:39:42 +0000667#define XFER_DMAADDR_INVALID DMA_BIT_MASK(32)
668
Mark Brown6bb9c0e2013-10-05 00:42:58 +0100669static int s3c64xx_spi_prepare_message(struct spi_master *master,
670 struct spi_message *msg)
Jassi Brar230d42d2009-11-30 07:39:42 +0000671{
Mark Brownad2a99a2012-02-15 14:48:32 -0800672 struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(master);
Jassi Brar230d42d2009-11-30 07:39:42 +0000673 struct spi_device *spi = msg->spi;
674 struct s3c64xx_spi_csinfo *cs = spi->controller_data;
Jassi Brar230d42d2009-11-30 07:39:42 +0000675
676 /* If Master's(controller) state differs from that needed by Slave */
677 if (sdd->cur_speed != spi->max_speed_hz
678 || sdd->cur_mode != spi->mode
679 || sdd->cur_bpw != spi->bits_per_word) {
680 sdd->cur_bpw = spi->bits_per_word;
681 sdd->cur_speed = spi->max_speed_hz;
682 sdd->cur_mode = spi->mode;
683 s3c64xx_spi_config(sdd);
684 }
685
Jassi Brar230d42d2009-11-30 07:39:42 +0000686 /* Configure feedback delay */
687 writel(cs->fb_delay & 0x3, sdd->regs + S3C64XX_SPI_FB_CLK);
688
Mark Brown6bb9c0e2013-10-05 00:42:58 +0100689 return 0;
690}
Jassi Brar230d42d2009-11-30 07:39:42 +0000691
Mark Brown0732a9d2013-10-05 11:51:14 +0100692static int s3c64xx_spi_transfer_one(struct spi_master *master,
693 struct spi_device *spi,
694 struct spi_transfer *xfer)
Mark Brown6bb9c0e2013-10-05 00:42:58 +0100695{
696 struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(master);
Mark Brown0732a9d2013-10-05 11:51:14 +0100697 int status;
Mark Brown6bb9c0e2013-10-05 00:42:58 +0100698 u32 speed;
699 u8 bpw;
Mark Brown0732a9d2013-10-05 11:51:14 +0100700 unsigned long flags;
701 int use_dma;
Jassi Brar230d42d2009-11-30 07:39:42 +0000702
Geert Uytterhoeven3e83c192014-01-12 14:07:50 +0100703 reinit_completion(&sdd->xfer_completion);
Jassi Brar230d42d2009-11-30 07:39:42 +0000704
Mark Brown0732a9d2013-10-05 11:51:14 +0100705 /* Only BPW and Speed may change across transfers */
706 bpw = xfer->bits_per_word;
Jarkko Nikula88d4a742015-09-15 16:26:14 +0300707 speed = xfer->speed_hz;
Jassi Brar230d42d2009-11-30 07:39:42 +0000708
Mark Brown0732a9d2013-10-05 11:51:14 +0100709 if (bpw != sdd->cur_bpw || speed != sdd->cur_speed) {
710 sdd->cur_bpw = bpw;
711 sdd->cur_speed = speed;
712 s3c64xx_spi_config(sdd);
713 }
714
715 /* Polling method for xfers not bigger than FIFO capacity */
716 use_dma = 0;
717 if (!is_polling(sdd) &&
718 (sdd->rx_dma.ch && sdd->tx_dma.ch &&
719 (xfer->len > ((FIFO_LVL_MASK(sdd) >> 1) + 1))))
720 use_dma = 1;
721
722 spin_lock_irqsave(&sdd->lock, flags);
723
724 /* Pending only which is to be done */
725 sdd->state &= ~RXBUSY;
726 sdd->state &= ~TXBUSY;
727
728 enable_datapath(sdd, spi, xfer, use_dma);
729
730 /* Start the signals */
Andi Shytiaa4964c2016-06-28 11:41:11 +0900731 s3c64xx_spi_set_cs(spi, true);
Mark Brown0732a9d2013-10-05 11:51:14 +0100732
Mark Brown0732a9d2013-10-05 11:51:14 +0100733 spin_unlock_irqrestore(&sdd->lock, flags);
734
Mark Brown3700c6e2014-01-24 20:05:43 +0000735 if (use_dma)
736 status = wait_for_dma(sdd, xfer);
737 else
738 status = wait_for_pio(sdd, xfer);
Mark Brown0732a9d2013-10-05 11:51:14 +0100739
740 if (status) {
741 dev_err(&spi->dev, "I/O Error: rx-%d tx-%d res:rx-%c tx-%c len-%d\n",
742 xfer->rx_buf ? 1 : 0, xfer->tx_buf ? 1 : 0,
743 (sdd->state & RXBUSY) ? 'f' : 'p',
744 (sdd->state & TXBUSY) ? 'f' : 'p',
745 xfer->len);
746
747 if (use_dma) {
748 if (xfer->tx_buf != NULL
749 && (sdd->state & TXBUSY))
Mark Brown1b5e1b62014-02-07 12:39:22 +0000750 dmaengine_terminate_all(sdd->tx_dma.ch);
Mark Brown0732a9d2013-10-05 11:51:14 +0100751 if (xfer->rx_buf != NULL
752 && (sdd->state & RXBUSY))
Mark Brown1b5e1b62014-02-07 12:39:22 +0000753 dmaengine_terminate_all(sdd->rx_dma.ch);
Jassi Brar0c92ecf2010-09-29 17:31:33 +0900754 }
Mark Brown8c09daa2013-09-27 19:56:31 +0100755 } else {
Jassi Brar230d42d2009-11-30 07:39:42 +0000756 flush_fifo(sdd);
757 }
758
Mark Brown0732a9d2013-10-05 11:51:14 +0100759 return status;
Jassi Brar230d42d2009-11-30 07:39:42 +0000760}
761
Thomas Abraham2b908072012-07-13 07:15:15 +0900762static struct s3c64xx_spi_csinfo *s3c64xx_get_slave_ctrldata(
Thomas Abraham2b908072012-07-13 07:15:15 +0900763 struct spi_device *spi)
764{
765 struct s3c64xx_spi_csinfo *cs;
Arnd Bergmann4732cc62012-08-04 11:18:20 +0000766 struct device_node *slave_np, *data_np = NULL;
Thomas Abraham2b908072012-07-13 07:15:15 +0900767 u32 fb_delay = 0;
768
769 slave_np = spi->dev.of_node;
770 if (!slave_np) {
771 dev_err(&spi->dev, "device node not found\n");
772 return ERR_PTR(-EINVAL);
773 }
774
Srinivas Kandagatla06455bb2012-09-18 08:10:49 +0100775 data_np = of_get_child_by_name(slave_np, "controller-data");
Thomas Abraham2b908072012-07-13 07:15:15 +0900776 if (!data_np) {
777 dev_err(&spi->dev, "child node 'controller-data' not found\n");
778 return ERR_PTR(-EINVAL);
779 }
780
781 cs = kzalloc(sizeof(*cs), GFP_KERNEL);
782 if (!cs) {
Srinivas Kandagatla06455bb2012-09-18 08:10:49 +0100783 of_node_put(data_np);
Thomas Abraham2b908072012-07-13 07:15:15 +0900784 return ERR_PTR(-ENOMEM);
785 }
786
Thomas Abraham2b908072012-07-13 07:15:15 +0900787 of_property_read_u32(data_np, "samsung,spi-feedback-delay", &fb_delay);
788 cs->fb_delay = fb_delay;
Srinivas Kandagatla06455bb2012-09-18 08:10:49 +0100789 of_node_put(data_np);
Thomas Abraham2b908072012-07-13 07:15:15 +0900790 return cs;
791}
792
Jassi Brar230d42d2009-11-30 07:39:42 +0000793/*
794 * Here we only check the validity of requested configuration
795 * and save the configuration in a local data-structure.
796 * The controller is actually configured only just before we
797 * get a message to transfer.
798 */
799static int s3c64xx_spi_setup(struct spi_device *spi)
800{
801 struct s3c64xx_spi_csinfo *cs = spi->controller_data;
802 struct s3c64xx_spi_driver_data *sdd;
Jassi Brarad7de722010-01-20 13:49:44 -0700803 struct s3c64xx_spi_info *sci;
Thomas Abraham2b908072012-07-13 07:15:15 +0900804 int err;
Jassi Brar230d42d2009-11-30 07:39:42 +0000805
Thomas Abraham2b908072012-07-13 07:15:15 +0900806 sdd = spi_master_get_devdata(spi->master);
Naveen Krishna Chatradhi306972c2014-07-16 17:19:08 +0200807 if (spi->dev.of_node) {
Matthias Brugger5c725b32013-03-26 10:27:35 +0100808 cs = s3c64xx_get_slave_ctrldata(spi);
Thomas Abraham2b908072012-07-13 07:15:15 +0900809 spi->controller_data = cs;
Naveen Krishna Chatradhi306972c2014-07-16 17:19:08 +0200810 } else if (cs) {
811 /* On non-DT platforms the SPI core will set spi->cs_gpio
812 * to -ENOENT. The GPIO pin used to drive the chip select
813 * is defined by using platform data so spi->cs_gpio value
814 * has to be override to have the proper GPIO pin number.
815 */
816 spi->cs_gpio = cs->line;
Thomas Abraham2b908072012-07-13 07:15:15 +0900817 }
818
819 if (IS_ERR_OR_NULL(cs)) {
Jassi Brar230d42d2009-11-30 07:39:42 +0000820 dev_err(&spi->dev, "No CS for SPI(%d)\n", spi->chip_select);
821 return -ENODEV;
822 }
823
Tomasz Figa01498712013-08-11 02:33:29 +0200824 if (!spi_get_ctldata(spi)) {
Naveen Krishna Chatradhi306972c2014-07-16 17:19:08 +0200825 if (gpio_is_valid(spi->cs_gpio)) {
826 err = gpio_request_one(spi->cs_gpio, GPIOF_OUT_INIT_HIGH,
827 dev_name(&spi->dev));
828 if (err) {
829 dev_err(&spi->dev,
830 "Failed to get /CS gpio [%d]: %d\n",
831 spi->cs_gpio, err);
832 goto err_gpio_req;
833 }
Thomas Abraham1c20c202012-07-13 07:15:14 +0900834 }
Thomas Abraham1c20c202012-07-13 07:15:14 +0900835
Girish K S3146bee2013-06-21 11:26:12 +0530836 spi_set_ctldata(spi, cs);
Tomasz Figa01498712013-08-11 02:33:29 +0200837 }
Girish K S3146bee2013-06-21 11:26:12 +0530838
Jassi Brar230d42d2009-11-30 07:39:42 +0000839 sci = sdd->cntrlr_info;
840
Mark Brownb97b6622011-12-04 00:58:06 +0000841 pm_runtime_get_sync(&sdd->pdev->dev);
842
Jassi Brar230d42d2009-11-30 07:39:42 +0000843 /* Check if we can provide the requested rate */
Thomas Abrahama5238e32012-07-13 07:15:14 +0900844 if (!sdd->port_conf->clk_from_cmu) {
Jassi Brarb42a81c2010-09-29 17:31:33 +0900845 u32 psr, speed;
Jassi Brar230d42d2009-11-30 07:39:42 +0000846
Jassi Brarb42a81c2010-09-29 17:31:33 +0900847 /* Max possible */
848 speed = clk_get_rate(sdd->src_clk) / 2 / (0 + 1);
Jassi Brar230d42d2009-11-30 07:39:42 +0000849
Jassi Brarb42a81c2010-09-29 17:31:33 +0900850 if (spi->max_speed_hz > speed)
851 spi->max_speed_hz = speed;
Jassi Brar230d42d2009-11-30 07:39:42 +0000852
Jassi Brarb42a81c2010-09-29 17:31:33 +0900853 psr = clk_get_rate(sdd->src_clk) / 2 / spi->max_speed_hz - 1;
854 psr &= S3C64XX_SPI_PSR_MASK;
855 if (psr == S3C64XX_SPI_PSR_MASK)
856 psr--;
857
858 speed = clk_get_rate(sdd->src_clk) / 2 / (psr + 1);
859 if (spi->max_speed_hz < speed) {
860 if (psr+1 < S3C64XX_SPI_PSR_MASK) {
861 psr++;
862 } else {
863 err = -EINVAL;
864 goto setup_exit;
865 }
Jassi Brar230d42d2009-11-30 07:39:42 +0000866 }
Jassi Brar230d42d2009-11-30 07:39:42 +0000867
Jassi Brarb42a81c2010-09-29 17:31:33 +0900868 speed = clk_get_rate(sdd->src_clk) / 2 / (psr + 1);
Thomas Abraham2b908072012-07-13 07:15:15 +0900869 if (spi->max_speed_hz >= speed) {
Jassi Brarb42a81c2010-09-29 17:31:33 +0900870 spi->max_speed_hz = speed;
Thomas Abraham2b908072012-07-13 07:15:15 +0900871 } else {
Mark Browne1b0f0d2012-12-20 18:27:31 +0000872 dev_err(&spi->dev, "Can't set %dHz transfer speed\n",
873 spi->max_speed_hz);
Jassi Brarb42a81c2010-09-29 17:31:33 +0900874 err = -EINVAL;
Thomas Abraham2b908072012-07-13 07:15:15 +0900875 goto setup_exit;
876 }
Jassi Brarb42a81c2010-09-29 17:31:33 +0900877 }
Jassi Brar230d42d2009-11-30 07:39:42 +0000878
Heiner Kallweit483867e2015-09-03 22:39:36 +0200879 pm_runtime_mark_last_busy(&sdd->pdev->dev);
880 pm_runtime_put_autosuspend(&sdd->pdev->dev);
Andi Shytiaa4964c2016-06-28 11:41:11 +0900881 s3c64xx_spi_set_cs(spi, false);
882
Thomas Abraham2b908072012-07-13 07:15:15 +0900883 return 0;
Mark Brownb97b6622011-12-04 00:58:06 +0000884
Jassi Brar230d42d2009-11-30 07:39:42 +0000885setup_exit:
Heiner Kallweit483867e2015-09-03 22:39:36 +0200886 pm_runtime_mark_last_busy(&sdd->pdev->dev);
887 pm_runtime_put_autosuspend(&sdd->pdev->dev);
Jassi Brar230d42d2009-11-30 07:39:42 +0000888 /* setup() returns with device de-selected */
Andi Shytiaa4964c2016-06-28 11:41:11 +0900889 s3c64xx_spi_set_cs(spi, false);
Jassi Brar230d42d2009-11-30 07:39:42 +0000890
Naveen Krishna Chatradhi306972c2014-07-16 17:19:08 +0200891 if (gpio_is_valid(spi->cs_gpio))
892 gpio_free(spi->cs_gpio);
Thomas Abraham2b908072012-07-13 07:15:15 +0900893 spi_set_ctldata(spi, NULL);
894
895err_gpio_req:
Sylwester Nawrocki5bee3b92012-09-13 16:31:30 +0200896 if (spi->dev.of_node)
897 kfree(cs);
Thomas Abraham2b908072012-07-13 07:15:15 +0900898
Jassi Brar230d42d2009-11-30 07:39:42 +0000899 return err;
900}
901
Thomas Abraham1c20c202012-07-13 07:15:14 +0900902static void s3c64xx_spi_cleanup(struct spi_device *spi)
903{
904 struct s3c64xx_spi_csinfo *cs = spi_get_ctldata(spi);
905
Naveen Krishna Chatradhi306972c2014-07-16 17:19:08 +0200906 if (gpio_is_valid(spi->cs_gpio)) {
Mark Browndd97e262013-09-27 18:58:55 +0100907 gpio_free(spi->cs_gpio);
Thomas Abraham2b908072012-07-13 07:15:15 +0900908 if (spi->dev.of_node)
909 kfree(cs);
Naveen Krishna Chatradhi306972c2014-07-16 17:19:08 +0200910 else {
911 /* On non-DT platforms, the SPI core sets
912 * spi->cs_gpio to -ENOENT and .setup()
913 * overrides it with the GPIO pin value
914 * passed using platform data.
915 */
916 spi->cs_gpio = -ENOENT;
917 }
Thomas Abraham2b908072012-07-13 07:15:15 +0900918 }
Naveen Krishna Chatradhi306972c2014-07-16 17:19:08 +0200919
Thomas Abraham1c20c202012-07-13 07:15:14 +0900920 spi_set_ctldata(spi, NULL);
921}
922
Mark Brownc2573122011-11-10 10:57:32 +0000923static irqreturn_t s3c64xx_spi_irq(int irq, void *data)
924{
925 struct s3c64xx_spi_driver_data *sdd = data;
926 struct spi_master *spi = sdd->master;
Girish K S375981f2013-03-13 12:13:30 +0530927 unsigned int val, clr = 0;
Mark Brownc2573122011-11-10 10:57:32 +0000928
Girish K S375981f2013-03-13 12:13:30 +0530929 val = readl(sdd->regs + S3C64XX_SPI_STATUS);
Mark Brownc2573122011-11-10 10:57:32 +0000930
Girish K S375981f2013-03-13 12:13:30 +0530931 if (val & S3C64XX_SPI_ST_RX_OVERRUN_ERR) {
932 clr = S3C64XX_SPI_PND_RX_OVERRUN_CLR;
Mark Brownc2573122011-11-10 10:57:32 +0000933 dev_err(&spi->dev, "RX overrun\n");
Girish K S375981f2013-03-13 12:13:30 +0530934 }
935 if (val & S3C64XX_SPI_ST_RX_UNDERRUN_ERR) {
936 clr |= S3C64XX_SPI_PND_RX_UNDERRUN_CLR;
Mark Brownc2573122011-11-10 10:57:32 +0000937 dev_err(&spi->dev, "RX underrun\n");
Girish K S375981f2013-03-13 12:13:30 +0530938 }
939 if (val & S3C64XX_SPI_ST_TX_OVERRUN_ERR) {
940 clr |= S3C64XX_SPI_PND_TX_OVERRUN_CLR;
Mark Brownc2573122011-11-10 10:57:32 +0000941 dev_err(&spi->dev, "TX overrun\n");
Girish K S375981f2013-03-13 12:13:30 +0530942 }
943 if (val & S3C64XX_SPI_ST_TX_UNDERRUN_ERR) {
944 clr |= S3C64XX_SPI_PND_TX_UNDERRUN_CLR;
Mark Brownc2573122011-11-10 10:57:32 +0000945 dev_err(&spi->dev, "TX underrun\n");
Girish K S375981f2013-03-13 12:13:30 +0530946 }
947
948 /* Clear the pending irq by setting and then clearing it */
949 writel(clr, sdd->regs + S3C64XX_SPI_PENDING_CLR);
950 writel(0, sdd->regs + S3C64XX_SPI_PENDING_CLR);
Mark Brownc2573122011-11-10 10:57:32 +0000951
952 return IRQ_HANDLED;
953}
954
Jassi Brar230d42d2009-11-30 07:39:42 +0000955static void s3c64xx_spi_hwinit(struct s3c64xx_spi_driver_data *sdd, int channel)
956{
Jassi Brarad7de722010-01-20 13:49:44 -0700957 struct s3c64xx_spi_info *sci = sdd->cntrlr_info;
Jassi Brar230d42d2009-11-30 07:39:42 +0000958 void __iomem *regs = sdd->regs;
959 unsigned int val;
960
961 sdd->cur_speed = 0;
962
Padmavathi Vennabf77cba2014-11-06 15:21:49 +0530963 if (!(sdd->port_conf->quirks & S3C64XX_SPI_QUIRK_CS_AUTO))
964 writel(S3C64XX_SPI_SLAVE_SIG_INACT, sdd->regs + S3C64XX_SPI_SLAVE_SEL);
Jassi Brar230d42d2009-11-30 07:39:42 +0000965
966 /* Disable Interrupts - we use Polling if not DMA mode */
967 writel(0, regs + S3C64XX_SPI_INT_EN);
968
Thomas Abrahama5238e32012-07-13 07:15:14 +0900969 if (!sdd->port_conf->clk_from_cmu)
Jassi Brarb42a81c2010-09-29 17:31:33 +0900970 writel(sci->src_clk_nr << S3C64XX_SPI_CLKSEL_SRCSHFT,
Jassi Brar230d42d2009-11-30 07:39:42 +0000971 regs + S3C64XX_SPI_CLK_CFG);
972 writel(0, regs + S3C64XX_SPI_MODE_CFG);
973 writel(0, regs + S3C64XX_SPI_PACKET_CNT);
974
Girish K S375981f2013-03-13 12:13:30 +0530975 /* Clear any irq pending bits, should set and clear the bits */
976 val = S3C64XX_SPI_PND_RX_OVERRUN_CLR |
977 S3C64XX_SPI_PND_RX_UNDERRUN_CLR |
978 S3C64XX_SPI_PND_TX_OVERRUN_CLR |
979 S3C64XX_SPI_PND_TX_UNDERRUN_CLR;
980 writel(val, regs + S3C64XX_SPI_PENDING_CLR);
981 writel(0, regs + S3C64XX_SPI_PENDING_CLR);
Jassi Brar230d42d2009-11-30 07:39:42 +0000982
983 writel(0, regs + S3C64XX_SPI_SWAP_CFG);
984
985 val = readl(regs + S3C64XX_SPI_MODE_CFG);
986 val &= ~S3C64XX_SPI_MODE_4BURST;
987 val &= ~(S3C64XX_SPI_MAX_TRAILCNT << S3C64XX_SPI_TRAILCNT_OFF);
988 val |= (S3C64XX_SPI_TRAILCNT << S3C64XX_SPI_TRAILCNT_OFF);
989 writel(val, regs + S3C64XX_SPI_MODE_CFG);
990
991 flush_fifo(sdd);
992}
993
Thomas Abraham2b908072012-07-13 07:15:15 +0900994#ifdef CONFIG_OF
Jingoo Han75bf3362013-01-31 15:25:01 +0900995static struct s3c64xx_spi_info *s3c64xx_spi_parse_dt(struct device *dev)
Thomas Abraham2b908072012-07-13 07:15:15 +0900996{
997 struct s3c64xx_spi_info *sci;
998 u32 temp;
999
1000 sci = devm_kzalloc(dev, sizeof(*sci), GFP_KERNEL);
Jingoo Han1273eb02014-04-29 17:20:20 +09001001 if (!sci)
Thomas Abraham2b908072012-07-13 07:15:15 +09001002 return ERR_PTR(-ENOMEM);
Thomas Abraham2b908072012-07-13 07:15:15 +09001003
1004 if (of_property_read_u32(dev->of_node, "samsung,spi-src-clk", &temp)) {
Jingoo Han75bf3362013-01-31 15:25:01 +09001005 dev_warn(dev, "spi bus clock parent not specified, using clock at index 0 as parent\n");
Thomas Abraham2b908072012-07-13 07:15:15 +09001006 sci->src_clk_nr = 0;
1007 } else {
1008 sci->src_clk_nr = temp;
1009 }
1010
1011 if (of_property_read_u32(dev->of_node, "num-cs", &temp)) {
Jingoo Han75bf3362013-01-31 15:25:01 +09001012 dev_warn(dev, "number of chip select lines not specified, assuming 1 chip select line\n");
Thomas Abraham2b908072012-07-13 07:15:15 +09001013 sci->num_cs = 1;
1014 } else {
1015 sci->num_cs = temp;
1016 }
1017
1018 return sci;
1019}
1020#else
1021static struct s3c64xx_spi_info *s3c64xx_spi_parse_dt(struct device *dev)
1022{
Jingoo Han8074cf02013-07-30 16:58:59 +09001023 return dev_get_platdata(dev);
Thomas Abraham2b908072012-07-13 07:15:15 +09001024}
Thomas Abraham2b908072012-07-13 07:15:15 +09001025#endif
1026
1027static const struct of_device_id s3c64xx_spi_dt_match[];
1028
Thomas Abrahama5238e32012-07-13 07:15:14 +09001029static inline struct s3c64xx_spi_port_config *s3c64xx_spi_get_port_config(
1030 struct platform_device *pdev)
1031{
Thomas Abraham2b908072012-07-13 07:15:15 +09001032#ifdef CONFIG_OF
1033 if (pdev->dev.of_node) {
1034 const struct of_device_id *match;
1035 match = of_match_node(s3c64xx_spi_dt_match, pdev->dev.of_node);
1036 return (struct s3c64xx_spi_port_config *)match->data;
1037 }
1038#endif
Thomas Abrahama5238e32012-07-13 07:15:14 +09001039 return (struct s3c64xx_spi_port_config *)
1040 platform_get_device_id(pdev)->driver_data;
1041}
1042
Grant Likely2deff8d2013-02-05 13:27:35 +00001043static int s3c64xx_spi_probe(struct platform_device *pdev)
Jassi Brar230d42d2009-11-30 07:39:42 +00001044{
Thomas Abraham2b908072012-07-13 07:15:15 +09001045 struct resource *mem_res;
Jassi Brar230d42d2009-11-30 07:39:42 +00001046 struct s3c64xx_spi_driver_data *sdd;
Jingoo Han8074cf02013-07-30 16:58:59 +09001047 struct s3c64xx_spi_info *sci = dev_get_platdata(&pdev->dev);
Jassi Brar230d42d2009-11-30 07:39:42 +00001048 struct spi_master *master;
Mark Brownc2573122011-11-10 10:57:32 +00001049 int ret, irq;
Padmavathi Vennaa24d8502011-11-02 20:04:19 +09001050 char clk_name[16];
Jassi Brar230d42d2009-11-30 07:39:42 +00001051
Thomas Abraham2b908072012-07-13 07:15:15 +09001052 if (!sci && pdev->dev.of_node) {
1053 sci = s3c64xx_spi_parse_dt(&pdev->dev);
1054 if (IS_ERR(sci))
1055 return PTR_ERR(sci);
Jassi Brar230d42d2009-11-30 07:39:42 +00001056 }
1057
Thomas Abraham2b908072012-07-13 07:15:15 +09001058 if (!sci) {
Jassi Brar230d42d2009-11-30 07:39:42 +00001059 dev_err(&pdev->dev, "platform_data missing!\n");
1060 return -ENODEV;
1061 }
1062
Jassi Brar230d42d2009-11-30 07:39:42 +00001063 mem_res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1064 if (mem_res == NULL) {
1065 dev_err(&pdev->dev, "Unable to get SPI MEM resource\n");
1066 return -ENXIO;
1067 }
1068
Mark Brownc2573122011-11-10 10:57:32 +00001069 irq = platform_get_irq(pdev, 0);
1070 if (irq < 0) {
1071 dev_warn(&pdev->dev, "Failed to get IRQ: %d\n", irq);
1072 return irq;
1073 }
1074
Jassi Brar230d42d2009-11-30 07:39:42 +00001075 master = spi_alloc_master(&pdev->dev,
1076 sizeof(struct s3c64xx_spi_driver_data));
1077 if (master == NULL) {
1078 dev_err(&pdev->dev, "Unable to allocate SPI Master\n");
1079 return -ENOMEM;
1080 }
1081
Jassi Brar230d42d2009-11-30 07:39:42 +00001082 platform_set_drvdata(pdev, master);
1083
1084 sdd = spi_master_get_devdata(master);
Thomas Abrahama5238e32012-07-13 07:15:14 +09001085 sdd->port_conf = s3c64xx_spi_get_port_config(pdev);
Jassi Brar230d42d2009-11-30 07:39:42 +00001086 sdd->master = master;
1087 sdd->cntrlr_info = sci;
1088 sdd->pdev = pdev;
1089 sdd->sfr_start = mem_res->start;
Thomas Abraham2b908072012-07-13 07:15:15 +09001090 if (pdev->dev.of_node) {
1091 ret = of_alias_get_id(pdev->dev.of_node, "spi");
1092 if (ret < 0) {
Jingoo Han75bf3362013-01-31 15:25:01 +09001093 dev_err(&pdev->dev, "failed to get alias id, errno %d\n",
1094 ret);
Thomas Abraham2b908072012-07-13 07:15:15 +09001095 goto err0;
1096 }
1097 sdd->port_id = ret;
1098 } else {
1099 sdd->port_id = pdev->id;
1100 }
Jassi Brar230d42d2009-11-30 07:39:42 +00001101
1102 sdd->cur_bpw = 8;
1103
Arnd Bergmanna0067db2015-11-18 15:21:32 +01001104 if (!sdd->pdev->dev.of_node && (!sci->dma_tx || !sci->dma_rx)) {
1105 dev_warn(&pdev->dev, "Unable to get SPI tx/rx DMA data. Switching to poll mode\n");
1106 sdd->port_conf->quirks = S3C64XX_SPI_QUIRK_POLL;
Padmavathi Vennab5be04d2013-01-18 17:17:03 +05301107 }
1108
1109 sdd->tx_dma.direction = DMA_MEM_TO_DEV;
1110 sdd->rx_dma.direction = DMA_DEV_TO_MEM;
Thomas Abraham2b908072012-07-13 07:15:15 +09001111
1112 master->dev.of_node = pdev->dev.of_node;
Thomas Abrahama5238e32012-07-13 07:15:14 +09001113 master->bus_num = sdd->port_id;
Jassi Brar230d42d2009-11-30 07:39:42 +00001114 master->setup = s3c64xx_spi_setup;
Thomas Abraham1c20c202012-07-13 07:15:14 +09001115 master->cleanup = s3c64xx_spi_cleanup;
Mark Brownad2a99a2012-02-15 14:48:32 -08001116 master->prepare_transfer_hardware = s3c64xx_spi_prepare_transfer;
Mark Brown6bb9c0e2013-10-05 00:42:58 +01001117 master->prepare_message = s3c64xx_spi_prepare_message;
Mark Brown0732a9d2013-10-05 11:51:14 +01001118 master->transfer_one = s3c64xx_spi_transfer_one;
Mark Brownad2a99a2012-02-15 14:48:32 -08001119 master->unprepare_transfer_hardware = s3c64xx_spi_unprepare_transfer;
Jassi Brar230d42d2009-11-30 07:39:42 +00001120 master->num_chipselect = sci->num_cs;
1121 master->dma_alignment = 8;
Stephen Warren24778be2013-05-21 20:36:35 -06001122 master->bits_per_word_mask = SPI_BPW_MASK(32) | SPI_BPW_MASK(16) |
1123 SPI_BPW_MASK(8);
Jassi Brar230d42d2009-11-30 07:39:42 +00001124 /* the spi->mode bits understood by this driver: */
1125 master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_CS_HIGH;
Mark Brownfc0f81b2013-07-28 15:24:54 +01001126 master->auto_runtime_pm = true;
Mark Brown3f295882014-01-16 12:25:46 +00001127 if (!is_polling(sdd))
1128 master->can_dma = s3c64xx_spi_can_dma;
Jassi Brar230d42d2009-11-30 07:39:42 +00001129
Thierry Redingb0ee5602013-01-21 11:09:18 +01001130 sdd->regs = devm_ioremap_resource(&pdev->dev, mem_res);
1131 if (IS_ERR(sdd->regs)) {
1132 ret = PTR_ERR(sdd->regs);
Jingoo Han4eb77002013-01-10 11:04:21 +09001133 goto err0;
Jassi Brar230d42d2009-11-30 07:39:42 +00001134 }
1135
Thomas Abraham00ab5392013-04-15 20:42:57 -07001136 if (sci->cfg_gpio && sci->cfg_gpio()) {
Jassi Brar230d42d2009-11-30 07:39:42 +00001137 dev_err(&pdev->dev, "Unable to config gpio\n");
1138 ret = -EBUSY;
Jingoo Han4eb77002013-01-10 11:04:21 +09001139 goto err0;
Jassi Brar230d42d2009-11-30 07:39:42 +00001140 }
1141
1142 /* Setup clocks */
Jingoo Han4eb77002013-01-10 11:04:21 +09001143 sdd->clk = devm_clk_get(&pdev->dev, "spi");
Jassi Brar230d42d2009-11-30 07:39:42 +00001144 if (IS_ERR(sdd->clk)) {
1145 dev_err(&pdev->dev, "Unable to acquire clock 'spi'\n");
1146 ret = PTR_ERR(sdd->clk);
Thomas Abraham00ab5392013-04-15 20:42:57 -07001147 goto err0;
Jassi Brar230d42d2009-11-30 07:39:42 +00001148 }
1149
Thomas Abraham9f667bf2012-10-03 08:30:12 +09001150 if (clk_prepare_enable(sdd->clk)) {
Jassi Brar230d42d2009-11-30 07:39:42 +00001151 dev_err(&pdev->dev, "Couldn't enable clock 'spi'\n");
1152 ret = -EBUSY;
Thomas Abraham00ab5392013-04-15 20:42:57 -07001153 goto err0;
Jassi Brar230d42d2009-11-30 07:39:42 +00001154 }
1155
Padmavathi Vennaa24d8502011-11-02 20:04:19 +09001156 sprintf(clk_name, "spi_busclk%d", sci->src_clk_nr);
Jingoo Han4eb77002013-01-10 11:04:21 +09001157 sdd->src_clk = devm_clk_get(&pdev->dev, clk_name);
Jassi Brarb0d5d6e2010-01-20 13:49:44 -07001158 if (IS_ERR(sdd->src_clk)) {
Jassi Brar230d42d2009-11-30 07:39:42 +00001159 dev_err(&pdev->dev,
Padmavathi Vennaa24d8502011-11-02 20:04:19 +09001160 "Unable to acquire clock '%s'\n", clk_name);
Jassi Brarb0d5d6e2010-01-20 13:49:44 -07001161 ret = PTR_ERR(sdd->src_clk);
Jingoo Han4eb77002013-01-10 11:04:21 +09001162 goto err2;
Jassi Brar230d42d2009-11-30 07:39:42 +00001163 }
1164
Thomas Abraham9f667bf2012-10-03 08:30:12 +09001165 if (clk_prepare_enable(sdd->src_clk)) {
Padmavathi Vennaa24d8502011-11-02 20:04:19 +09001166 dev_err(&pdev->dev, "Couldn't enable clock '%s'\n", clk_name);
Jassi Brar230d42d2009-11-30 07:39:42 +00001167 ret = -EBUSY;
Jingoo Han4eb77002013-01-10 11:04:21 +09001168 goto err2;
Jassi Brar230d42d2009-11-30 07:39:42 +00001169 }
1170
Heiner Kallweit483867e2015-09-03 22:39:36 +02001171 pm_runtime_set_autosuspend_delay(&pdev->dev, AUTOSUSPEND_TIMEOUT);
1172 pm_runtime_use_autosuspend(&pdev->dev);
1173 pm_runtime_set_active(&pdev->dev);
1174 pm_runtime_enable(&pdev->dev);
1175 pm_runtime_get_sync(&pdev->dev);
1176
Jassi Brar230d42d2009-11-30 07:39:42 +00001177 /* Setup Deufult Mode */
Thomas Abrahama5238e32012-07-13 07:15:14 +09001178 s3c64xx_spi_hwinit(sdd, sdd->port_id);
Jassi Brar230d42d2009-11-30 07:39:42 +00001179
1180 spin_lock_init(&sdd->lock);
1181 init_completion(&sdd->xfer_completion);
Jassi Brar230d42d2009-11-30 07:39:42 +00001182
Jingoo Han4eb77002013-01-10 11:04:21 +09001183 ret = devm_request_irq(&pdev->dev, irq, s3c64xx_spi_irq, 0,
1184 "spi-s3c64xx", sdd);
Mark Brownc2573122011-11-10 10:57:32 +00001185 if (ret != 0) {
1186 dev_err(&pdev->dev, "Failed to request IRQ %d: %d\n",
1187 irq, ret);
Jingoo Han4eb77002013-01-10 11:04:21 +09001188 goto err3;
Mark Brownc2573122011-11-10 10:57:32 +00001189 }
1190
1191 writel(S3C64XX_SPI_INT_RX_OVERRUN_EN | S3C64XX_SPI_INT_RX_UNDERRUN_EN |
1192 S3C64XX_SPI_INT_TX_OVERRUN_EN | S3C64XX_SPI_INT_TX_UNDERRUN_EN,
1193 sdd->regs + S3C64XX_SPI_INT_EN);
1194
Mark Brown91800f02013-08-31 18:55:53 +01001195 ret = devm_spi_register_master(&pdev->dev, master);
1196 if (ret != 0) {
1197 dev_err(&pdev->dev, "cannot register SPI master: %d\n", ret);
Heiner Kallweit483867e2015-09-03 22:39:36 +02001198 goto err3;
Jassi Brar230d42d2009-11-30 07:39:42 +00001199 }
1200
Jingoo Han75bf3362013-01-31 15:25:01 +09001201 dev_dbg(&pdev->dev, "Samsung SoC SPI Driver loaded for Bus SPI-%d with %d Slaves attached\n",
Thomas Abrahama5238e32012-07-13 07:15:14 +09001202 sdd->port_id, master->num_chipselect);
Arnd Bergmanna0067db2015-11-18 15:21:32 +01001203 dev_dbg(&pdev->dev, "\tIOmem=[%pR]\tFIFO %dbytes\tDMA=[Rx-%p, Tx-%p]\n",
Michal Suchaneked425dc2015-07-24 17:36:49 +02001204 mem_res, (FIFO_LVL_MASK(sdd) >> 1) + 1,
Arnd Bergmanna0067db2015-11-18 15:21:32 +01001205 sci->dma_rx, sci->dma_tx);
Jassi Brar230d42d2009-11-30 07:39:42 +00001206
Heiner Kallweit483867e2015-09-03 22:39:36 +02001207 pm_runtime_mark_last_busy(&pdev->dev);
1208 pm_runtime_put_autosuspend(&pdev->dev);
1209
Jassi Brar230d42d2009-11-30 07:39:42 +00001210 return 0;
1211
Heiner Kallweit483867e2015-09-03 22:39:36 +02001212err3:
1213 pm_runtime_put_noidle(&pdev->dev);
Heiner Kallweit3c863792015-09-03 22:38:46 +02001214 pm_runtime_disable(&pdev->dev);
1215 pm_runtime_set_suspended(&pdev->dev);
Heiner Kallweit483867e2015-09-03 22:39:36 +02001216
Jingoo Han4eb77002013-01-10 11:04:21 +09001217 clk_disable_unprepare(sdd->src_clk);
1218err2:
1219 clk_disable_unprepare(sdd->clk);
Jassi Brar230d42d2009-11-30 07:39:42 +00001220err0:
Jassi Brar230d42d2009-11-30 07:39:42 +00001221 spi_master_put(master);
1222
1223 return ret;
1224}
1225
1226static int s3c64xx_spi_remove(struct platform_device *pdev)
1227{
1228 struct spi_master *master = spi_master_get(platform_get_drvdata(pdev));
1229 struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(master);
Jassi Brar230d42d2009-11-30 07:39:42 +00001230
Heiner Kallweit8ebe9d12015-09-03 22:40:53 +02001231 pm_runtime_get_sync(&pdev->dev);
Mark Brownb97b6622011-12-04 00:58:06 +00001232
Mark Brownc2573122011-11-10 10:57:32 +00001233 writel(0, sdd->regs + S3C64XX_SPI_INT_EN);
1234
Thomas Abraham9f667bf2012-10-03 08:30:12 +09001235 clk_disable_unprepare(sdd->src_clk);
Jassi Brar230d42d2009-11-30 07:39:42 +00001236
Thomas Abraham9f667bf2012-10-03 08:30:12 +09001237 clk_disable_unprepare(sdd->clk);
Jassi Brar230d42d2009-11-30 07:39:42 +00001238
Heiner Kallweit8ebe9d12015-09-03 22:40:53 +02001239 pm_runtime_put_noidle(&pdev->dev);
1240 pm_runtime_disable(&pdev->dev);
1241 pm_runtime_set_suspended(&pdev->dev);
1242
Jassi Brar230d42d2009-11-30 07:39:42 +00001243 return 0;
1244}
1245
Jingoo Han997230d2013-03-22 02:09:08 +00001246#ifdef CONFIG_PM_SLEEP
Mark Browne25d0bf2011-12-04 00:36:18 +00001247static int s3c64xx_spi_suspend(struct device *dev)
Jassi Brar230d42d2009-11-30 07:39:42 +00001248{
Guenter Roeck9a2a5242012-08-16 20:14:25 -07001249 struct spi_master *master = dev_get_drvdata(dev);
Jassi Brar230d42d2009-11-30 07:39:42 +00001250 struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(master);
Jassi Brar230d42d2009-11-30 07:39:42 +00001251
Krzysztof Kozlowski347de6b2013-10-21 15:42:49 +02001252 int ret = spi_master_suspend(master);
1253 if (ret)
1254 return ret;
Jassi Brar230d42d2009-11-30 07:39:42 +00001255
Heiner Kallweit4fcd9b92015-09-03 22:40:11 +02001256 ret = pm_runtime_force_suspend(dev);
1257 if (ret < 0)
1258 return ret;
Jassi Brar230d42d2009-11-30 07:39:42 +00001259
1260 sdd->cur_speed = 0; /* Output Clock is stopped */
1261
1262 return 0;
1263}
1264
Mark Browne25d0bf2011-12-04 00:36:18 +00001265static int s3c64xx_spi_resume(struct device *dev)
Jassi Brar230d42d2009-11-30 07:39:42 +00001266{
Guenter Roeck9a2a5242012-08-16 20:14:25 -07001267 struct spi_master *master = dev_get_drvdata(dev);
Jassi Brar230d42d2009-11-30 07:39:42 +00001268 struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(master);
Jassi Brarad7de722010-01-20 13:49:44 -07001269 struct s3c64xx_spi_info *sci = sdd->cntrlr_info;
Heiner Kallweit4fcd9b92015-09-03 22:40:11 +02001270 int ret;
Jassi Brar230d42d2009-11-30 07:39:42 +00001271
Thomas Abraham00ab5392013-04-15 20:42:57 -07001272 if (sci->cfg_gpio)
Thomas Abraham2b908072012-07-13 07:15:15 +09001273 sci->cfg_gpio();
Jassi Brar230d42d2009-11-30 07:39:42 +00001274
Heiner Kallweit4fcd9b92015-09-03 22:40:11 +02001275 ret = pm_runtime_force_resume(dev);
1276 if (ret < 0)
1277 return ret;
Jassi Brar230d42d2009-11-30 07:39:42 +00001278
Thomas Abrahama5238e32012-07-13 07:15:14 +09001279 s3c64xx_spi_hwinit(sdd, sdd->port_id);
Jassi Brar230d42d2009-11-30 07:39:42 +00001280
Krzysztof Kozlowski347de6b2013-10-21 15:42:49 +02001281 return spi_master_resume(master);
Jassi Brar230d42d2009-11-30 07:39:42 +00001282}
Jingoo Han997230d2013-03-22 02:09:08 +00001283#endif /* CONFIG_PM_SLEEP */
Jassi Brar230d42d2009-11-30 07:39:42 +00001284
Rafael J. Wysockiec833052014-12-13 00:41:15 +01001285#ifdef CONFIG_PM
Mark Brownb97b6622011-12-04 00:58:06 +00001286static int s3c64xx_spi_runtime_suspend(struct device *dev)
1287{
Guenter Roeck9a2a5242012-08-16 20:14:25 -07001288 struct spi_master *master = dev_get_drvdata(dev);
Mark Brownb97b6622011-12-04 00:58:06 +00001289 struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(master);
1290
Thomas Abraham9f667bf2012-10-03 08:30:12 +09001291 clk_disable_unprepare(sdd->clk);
1292 clk_disable_unprepare(sdd->src_clk);
Mark Brownb97b6622011-12-04 00:58:06 +00001293
1294 return 0;
1295}
1296
1297static int s3c64xx_spi_runtime_resume(struct device *dev)
1298{
Guenter Roeck9a2a5242012-08-16 20:14:25 -07001299 struct spi_master *master = dev_get_drvdata(dev);
Mark Brownb97b6622011-12-04 00:58:06 +00001300 struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(master);
Mark Brown8b06d5b2013-09-27 18:44:53 +01001301 int ret;
Mark Brownb97b6622011-12-04 00:58:06 +00001302
Mark Brown8b06d5b2013-09-27 18:44:53 +01001303 ret = clk_prepare_enable(sdd->src_clk);
1304 if (ret != 0)
1305 return ret;
1306
1307 ret = clk_prepare_enable(sdd->clk);
1308 if (ret != 0) {
1309 clk_disable_unprepare(sdd->src_clk);
1310 return ret;
1311 }
Mark Brownb97b6622011-12-04 00:58:06 +00001312
1313 return 0;
1314}
Rafael J. Wysockiec833052014-12-13 00:41:15 +01001315#endif /* CONFIG_PM */
Mark Brownb97b6622011-12-04 00:58:06 +00001316
Mark Browne25d0bf2011-12-04 00:36:18 +00001317static const struct dev_pm_ops s3c64xx_spi_pm = {
1318 SET_SYSTEM_SLEEP_PM_OPS(s3c64xx_spi_suspend, s3c64xx_spi_resume)
Mark Brownb97b6622011-12-04 00:58:06 +00001319 SET_RUNTIME_PM_OPS(s3c64xx_spi_runtime_suspend,
1320 s3c64xx_spi_runtime_resume, NULL)
Mark Browne25d0bf2011-12-04 00:36:18 +00001321};
1322
Sachin Kamat10ce0472012-08-03 10:08:12 +05301323static struct s3c64xx_spi_port_config s3c2443_spi_port_config = {
Thomas Abrahama5238e32012-07-13 07:15:14 +09001324 .fifo_lvl_mask = { 0x7f },
1325 .rx_lvl_offset = 13,
1326 .tx_st_done = 21,
1327 .high_speed = true,
1328};
1329
Sachin Kamat10ce0472012-08-03 10:08:12 +05301330static struct s3c64xx_spi_port_config s3c6410_spi_port_config = {
Thomas Abrahama5238e32012-07-13 07:15:14 +09001331 .fifo_lvl_mask = { 0x7f, 0x7F },
1332 .rx_lvl_offset = 13,
1333 .tx_st_done = 21,
1334};
1335
Sachin Kamat10ce0472012-08-03 10:08:12 +05301336static struct s3c64xx_spi_port_config s5pv210_spi_port_config = {
Thomas Abrahama5238e32012-07-13 07:15:14 +09001337 .fifo_lvl_mask = { 0x1ff, 0x7F },
1338 .rx_lvl_offset = 15,
1339 .tx_st_done = 25,
1340 .high_speed = true,
1341};
1342
Sachin Kamat10ce0472012-08-03 10:08:12 +05301343static struct s3c64xx_spi_port_config exynos4_spi_port_config = {
Thomas Abrahama5238e32012-07-13 07:15:14 +09001344 .fifo_lvl_mask = { 0x1ff, 0x7F, 0x7F },
1345 .rx_lvl_offset = 15,
1346 .tx_st_done = 25,
1347 .high_speed = true,
1348 .clk_from_cmu = true,
1349};
1350
Girish K Sbff82032013-06-21 11:26:13 +05301351static struct s3c64xx_spi_port_config exynos5440_spi_port_config = {
1352 .fifo_lvl_mask = { 0x1ff },
1353 .rx_lvl_offset = 15,
1354 .tx_st_done = 25,
1355 .high_speed = true,
1356 .clk_from_cmu = true,
1357 .quirks = S3C64XX_SPI_QUIRK_POLL,
1358};
1359
Padmavathi Vennabf77cba2014-11-06 15:21:49 +05301360static struct s3c64xx_spi_port_config exynos7_spi_port_config = {
1361 .fifo_lvl_mask = { 0x1ff, 0x7F, 0x7F, 0x7F, 0x7F, 0x1ff},
1362 .rx_lvl_offset = 15,
1363 .tx_st_done = 25,
1364 .high_speed = true,
1365 .clk_from_cmu = true,
1366 .quirks = S3C64XX_SPI_QUIRK_CS_AUTO,
1367};
1368
Krzysztof Kozlowski23f6d392015-05-02 00:44:06 +09001369static const struct platform_device_id s3c64xx_spi_driver_ids[] = {
Thomas Abrahama5238e32012-07-13 07:15:14 +09001370 {
1371 .name = "s3c2443-spi",
1372 .driver_data = (kernel_ulong_t)&s3c2443_spi_port_config,
1373 }, {
1374 .name = "s3c6410-spi",
1375 .driver_data = (kernel_ulong_t)&s3c6410_spi_port_config,
Thomas Abrahama5238e32012-07-13 07:15:14 +09001376 },
1377 { },
1378};
1379
Thomas Abraham2b908072012-07-13 07:15:15 +09001380static const struct of_device_id s3c64xx_spi_dt_match[] = {
Mateusz Krawczuka3b924d2013-09-23 11:45:45 +02001381 { .compatible = "samsung,s3c2443-spi",
1382 .data = (void *)&s3c2443_spi_port_config,
1383 },
1384 { .compatible = "samsung,s3c6410-spi",
1385 .data = (void *)&s3c6410_spi_port_config,
1386 },
Mateusz Krawczuka3b924d2013-09-23 11:45:45 +02001387 { .compatible = "samsung,s5pv210-spi",
1388 .data = (void *)&s5pv210_spi_port_config,
1389 },
Thomas Abraham2b908072012-07-13 07:15:15 +09001390 { .compatible = "samsung,exynos4210-spi",
1391 .data = (void *)&exynos4_spi_port_config,
1392 },
Girish K Sbff82032013-06-21 11:26:13 +05301393 { .compatible = "samsung,exynos5440-spi",
1394 .data = (void *)&exynos5440_spi_port_config,
1395 },
Padmavathi Vennabf77cba2014-11-06 15:21:49 +05301396 { .compatible = "samsung,exynos7-spi",
1397 .data = (void *)&exynos7_spi_port_config,
1398 },
Thomas Abraham2b908072012-07-13 07:15:15 +09001399 { },
1400};
1401MODULE_DEVICE_TABLE(of, s3c64xx_spi_dt_match);
Thomas Abraham2b908072012-07-13 07:15:15 +09001402
Jassi Brar230d42d2009-11-30 07:39:42 +00001403static struct platform_driver s3c64xx_spi_driver = {
1404 .driver = {
1405 .name = "s3c64xx-spi",
Mark Browne25d0bf2011-12-04 00:36:18 +00001406 .pm = &s3c64xx_spi_pm,
Thomas Abraham2b908072012-07-13 07:15:15 +09001407 .of_match_table = of_match_ptr(s3c64xx_spi_dt_match),
Jassi Brar230d42d2009-11-30 07:39:42 +00001408 },
Lukasz Czerwinski50c959f2013-09-09 16:09:25 +02001409 .probe = s3c64xx_spi_probe,
Jassi Brar230d42d2009-11-30 07:39:42 +00001410 .remove = s3c64xx_spi_remove,
Thomas Abrahama5238e32012-07-13 07:15:14 +09001411 .id_table = s3c64xx_spi_driver_ids,
Jassi Brar230d42d2009-11-30 07:39:42 +00001412};
1413MODULE_ALIAS("platform:s3c64xx-spi");
1414
Lukasz Czerwinski50c959f2013-09-09 16:09:25 +02001415module_platform_driver(s3c64xx_spi_driver);
Jassi Brar230d42d2009-11-30 07:39:42 +00001416
1417MODULE_AUTHOR("Jaswinder Singh <jassi.brar@samsung.com>");
1418MODULE_DESCRIPTION("S3C64XX SPI Controller Driver");
1419MODULE_LICENSE("GPL");