blob: 5b6cb45da459f33f0d34e511c275264392f13c15 [file] [log] [blame]
Baruch Siach1ab52cf2009-06-22 16:36:29 +03001/*
Shinya Kuribayashia0e06ea2009-11-06 21:52:22 +09002 * Synopsys DesignWare I2C adapter driver (master only).
Baruch Siach1ab52cf2009-06-22 16:36:29 +03003 *
4 * Based on the TI DAVINCI I2C adapter driver.
5 *
6 * Copyright (C) 2006 Texas Instruments.
7 * Copyright (C) 2007 MontaVista Software Inc.
8 * Copyright (C) 2009 Provigent Ltd.
9 *
10 * ----------------------------------------------------------------------------
11 *
12 * This program is free software; you can redistribute it and/or modify
13 * it under the terms of the GNU General Public License as published by
14 * the Free Software Foundation; either version 2 of the License, or
15 * (at your option) any later version.
16 *
17 * This program is distributed in the hope that it will be useful,
18 * but WITHOUT ANY WARRANTY; without even the implied warranty of
19 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
20 * GNU General Public License for more details.
Baruch Siach1ab52cf2009-06-22 16:36:29 +030021 * ----------------------------------------------------------------------------
22 *
23 */
Axel Line68bb912012-09-10 10:14:02 +020024#include <linux/export.h>
Baruch Siach1ab52cf2009-06-22 16:36:29 +030025#include <linux/errno.h>
Baruch Siach1ab52cf2009-06-22 16:36:29 +030026#include <linux/err.h>
Dirk Brandewie2373f6b2011-10-29 10:57:23 +010027#include <linux/i2c.h>
Baruch Siach1ab52cf2009-06-22 16:36:29 +030028#include <linux/interrupt.h>
Baruch Siach1ab52cf2009-06-22 16:36:29 +030029#include <linux/io.h>
Dirk Brandewie18dbdda2011-10-06 11:26:36 -070030#include <linux/pm_runtime.h>
Dirk Brandewie2373f6b2011-10-29 10:57:23 +010031#include <linux/delay.h>
Mika Westerberg9dd31622013-01-17 12:31:04 +020032#include <linux/module.h>
Dirk Brandewie2373f6b2011-10-29 10:57:23 +010033#include "i2c-designware-core.h"
Shinya Kuribayashice6eb572009-11-06 21:51:57 +090034
Dirk Brandewief3fa9f32011-10-06 11:26:34 -070035/*
36 * Registers offset
37 */
38#define DW_IC_CON 0x0
39#define DW_IC_TAR 0x4
40#define DW_IC_DATA_CMD 0x10
41#define DW_IC_SS_SCL_HCNT 0x14
42#define DW_IC_SS_SCL_LCNT 0x18
43#define DW_IC_FS_SCL_HCNT 0x1c
44#define DW_IC_FS_SCL_LCNT 0x20
45#define DW_IC_INTR_STAT 0x2c
46#define DW_IC_INTR_MASK 0x30
47#define DW_IC_RAW_INTR_STAT 0x34
48#define DW_IC_RX_TL 0x38
49#define DW_IC_TX_TL 0x3c
50#define DW_IC_CLR_INTR 0x40
51#define DW_IC_CLR_RX_UNDER 0x44
52#define DW_IC_CLR_RX_OVER 0x48
53#define DW_IC_CLR_TX_OVER 0x4c
54#define DW_IC_CLR_RD_REQ 0x50
55#define DW_IC_CLR_TX_ABRT 0x54
56#define DW_IC_CLR_RX_DONE 0x58
57#define DW_IC_CLR_ACTIVITY 0x5c
58#define DW_IC_CLR_STOP_DET 0x60
59#define DW_IC_CLR_START_DET 0x64
60#define DW_IC_CLR_GEN_CALL 0x68
61#define DW_IC_ENABLE 0x6c
62#define DW_IC_STATUS 0x70
63#define DW_IC_TXFLR 0x74
64#define DW_IC_RXFLR 0x78
Christian Ruppert9803f862013-06-26 10:55:06 +020065#define DW_IC_SDA_HOLD 0x7c
Dirk Brandewief3fa9f32011-10-06 11:26:34 -070066#define DW_IC_TX_ABRT_SOURCE 0x80
Mika Westerberg3ca4ed82013-04-10 00:36:40 +000067#define DW_IC_ENABLE_STATUS 0x9c
Dirk Brandewief3fa9f32011-10-06 11:26:34 -070068#define DW_IC_COMP_PARAM_1 0xf4
Christian Ruppert9803f862013-06-26 10:55:06 +020069#define DW_IC_COMP_VERSION 0xf8
70#define DW_IC_SDA_HOLD_MIN_VERS 0x3131312A
Dirk Brandewief3fa9f32011-10-06 11:26:34 -070071#define DW_IC_COMP_TYPE 0xfc
72#define DW_IC_COMP_TYPE_VALUE 0x44570140
73
74#define DW_IC_INTR_RX_UNDER 0x001
75#define DW_IC_INTR_RX_OVER 0x002
76#define DW_IC_INTR_RX_FULL 0x004
77#define DW_IC_INTR_TX_OVER 0x008
78#define DW_IC_INTR_TX_EMPTY 0x010
79#define DW_IC_INTR_RD_REQ 0x020
80#define DW_IC_INTR_TX_ABRT 0x040
81#define DW_IC_INTR_RX_DONE 0x080
82#define DW_IC_INTR_ACTIVITY 0x100
83#define DW_IC_INTR_STOP_DET 0x200
84#define DW_IC_INTR_START_DET 0x400
85#define DW_IC_INTR_GEN_CALL 0x800
86
87#define DW_IC_INTR_DEFAULT_MASK (DW_IC_INTR_RX_FULL | \
88 DW_IC_INTR_TX_EMPTY | \
89 DW_IC_INTR_TX_ABRT | \
90 DW_IC_INTR_STOP_DET)
91
92#define DW_IC_STATUS_ACTIVITY 0x1
93
94#define DW_IC_ERR_TX_ABRT 0x1
95
Chew, Chiau Eebd63ace2013-09-27 02:57:35 +080096#define DW_IC_TAR_10BITADDR_MASTER BIT(12)
97
Dirk Brandewief3fa9f32011-10-06 11:26:34 -070098/*
99 * status codes
100 */
101#define STATUS_IDLE 0x0
102#define STATUS_WRITE_IN_PROGRESS 0x1
103#define STATUS_READ_IN_PROGRESS 0x2
104
105#define TIMEOUT 20 /* ms */
106
107/*
108 * hardware abort codes from the DW_IC_TX_ABRT_SOURCE register
109 *
110 * only expected abort codes are listed here
111 * refer to the datasheet for the full list
112 */
113#define ABRT_7B_ADDR_NOACK 0
114#define ABRT_10ADDR1_NOACK 1
115#define ABRT_10ADDR2_NOACK 2
116#define ABRT_TXDATA_NOACK 3
117#define ABRT_GCALL_NOACK 4
118#define ABRT_GCALL_READ 5
119#define ABRT_SBYTE_ACKDET 7
120#define ABRT_SBYTE_NORSTRT 9
121#define ABRT_10B_RD_NORSTRT 10
122#define ABRT_MASTER_DIS 11
123#define ARB_LOST 12
124
125#define DW_IC_TX_ABRT_7B_ADDR_NOACK (1UL << ABRT_7B_ADDR_NOACK)
126#define DW_IC_TX_ABRT_10ADDR1_NOACK (1UL << ABRT_10ADDR1_NOACK)
127#define DW_IC_TX_ABRT_10ADDR2_NOACK (1UL << ABRT_10ADDR2_NOACK)
128#define DW_IC_TX_ABRT_TXDATA_NOACK (1UL << ABRT_TXDATA_NOACK)
129#define DW_IC_TX_ABRT_GCALL_NOACK (1UL << ABRT_GCALL_NOACK)
130#define DW_IC_TX_ABRT_GCALL_READ (1UL << ABRT_GCALL_READ)
131#define DW_IC_TX_ABRT_SBYTE_ACKDET (1UL << ABRT_SBYTE_ACKDET)
132#define DW_IC_TX_ABRT_SBYTE_NORSTRT (1UL << ABRT_SBYTE_NORSTRT)
133#define DW_IC_TX_ABRT_10B_RD_NORSTRT (1UL << ABRT_10B_RD_NORSTRT)
134#define DW_IC_TX_ABRT_MASTER_DIS (1UL << ABRT_MASTER_DIS)
135#define DW_IC_TX_ARB_LOST (1UL << ARB_LOST)
136
137#define DW_IC_TX_ABRT_NOACK (DW_IC_TX_ABRT_7B_ADDR_NOACK | \
138 DW_IC_TX_ABRT_10ADDR1_NOACK | \
139 DW_IC_TX_ABRT_10ADDR2_NOACK | \
140 DW_IC_TX_ABRT_TXDATA_NOACK | \
141 DW_IC_TX_ABRT_GCALL_NOACK)
142
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300143static char *abort_sources[] = {
Shinya Kuribayashia0e06ea2009-11-06 21:52:22 +0900144 [ABRT_7B_ADDR_NOACK] =
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300145 "slave address not acknowledged (7bit mode)",
Shinya Kuribayashia0e06ea2009-11-06 21:52:22 +0900146 [ABRT_10ADDR1_NOACK] =
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300147 "first address byte not acknowledged (10bit mode)",
Shinya Kuribayashia0e06ea2009-11-06 21:52:22 +0900148 [ABRT_10ADDR2_NOACK] =
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300149 "second address byte not acknowledged (10bit mode)",
Shinya Kuribayashia0e06ea2009-11-06 21:52:22 +0900150 [ABRT_TXDATA_NOACK] =
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300151 "data not acknowledged",
Shinya Kuribayashia0e06ea2009-11-06 21:52:22 +0900152 [ABRT_GCALL_NOACK] =
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300153 "no acknowledgement for a general call",
Shinya Kuribayashia0e06ea2009-11-06 21:52:22 +0900154 [ABRT_GCALL_READ] =
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300155 "read after general call",
Shinya Kuribayashia0e06ea2009-11-06 21:52:22 +0900156 [ABRT_SBYTE_ACKDET] =
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300157 "start byte acknowledged",
Shinya Kuribayashia0e06ea2009-11-06 21:52:22 +0900158 [ABRT_SBYTE_NORSTRT] =
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300159 "trying to send start byte when restart is disabled",
Shinya Kuribayashia0e06ea2009-11-06 21:52:22 +0900160 [ABRT_10B_RD_NORSTRT] =
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300161 "trying to read when restart is disabled (10bit mode)",
Shinya Kuribayashia0e06ea2009-11-06 21:52:22 +0900162 [ABRT_MASTER_DIS] =
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300163 "trying to use disabled adapter",
Shinya Kuribayashia0e06ea2009-11-06 21:52:22 +0900164 [ARB_LOST] =
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300165 "lost arbitration",
166};
167
Jarkko Nikula8a437452015-08-31 17:31:31 +0300168static u32 dw_readl(struct dw_i2c_dev *dev, int offset)
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700169{
Stefan Roesea8a9f3f2012-04-18 15:01:41 +0200170 u32 value;
Jean-Hugues Deschenes18c40892011-10-06 11:26:27 -0700171
Stefan Roesea8a9f3f2012-04-18 15:01:41 +0200172 if (dev->accessor_flags & ACCESS_16BIT)
Jisheng Zhang67105c52014-12-11 14:26:41 +0800173 value = readw_relaxed(dev->base + offset) |
174 (readw_relaxed(dev->base + offset + 2) << 16);
Stefan Roesea8a9f3f2012-04-18 15:01:41 +0200175 else
Jisheng Zhang67105c52014-12-11 14:26:41 +0800176 value = readl_relaxed(dev->base + offset);
Stefan Roesea8a9f3f2012-04-18 15:01:41 +0200177
178 if (dev->accessor_flags & ACCESS_SWAP)
Jean-Hugues Deschenes18c40892011-10-06 11:26:27 -0700179 return swab32(value);
180 else
181 return value;
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700182}
183
Jarkko Nikula8a437452015-08-31 17:31:31 +0300184static void dw_writel(struct dw_i2c_dev *dev, u32 b, int offset)
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700185{
Stefan Roesea8a9f3f2012-04-18 15:01:41 +0200186 if (dev->accessor_flags & ACCESS_SWAP)
Jean-Hugues Deschenes18c40892011-10-06 11:26:27 -0700187 b = swab32(b);
188
Stefan Roesea8a9f3f2012-04-18 15:01:41 +0200189 if (dev->accessor_flags & ACCESS_16BIT) {
Jisheng Zhang67105c52014-12-11 14:26:41 +0800190 writew_relaxed((u16)b, dev->base + offset);
191 writew_relaxed((u16)(b >> 16), dev->base + offset + 2);
Stefan Roesea8a9f3f2012-04-18 15:01:41 +0200192 } else {
Jisheng Zhang67105c52014-12-11 14:26:41 +0800193 writel_relaxed(b, dev->base + offset);
Stefan Roesea8a9f3f2012-04-18 15:01:41 +0200194 }
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700195}
196
Shinya Kuribayashid60c7e82009-11-06 21:47:01 +0900197static u32
198i2c_dw_scl_hcnt(u32 ic_clk, u32 tSYMBOL, u32 tf, int cond, int offset)
199{
200 /*
201 * DesignWare I2C core doesn't seem to have solid strategy to meet
202 * the tHD;STA timing spec. Configuring _HCNT based on tHIGH spec
203 * will result in violation of the tHD;STA spec.
204 */
205 if (cond)
206 /*
207 * Conditional expression:
208 *
209 * IC_[FS]S_SCL_HCNT + (1+4+3) >= IC_CLK * tHIGH
210 *
211 * This is based on the DW manuals, and represents an ideal
212 * configuration. The resulting I2C bus speed will be
213 * faster than any of the others.
214 *
215 * If your hardware is free from tHD;STA issue, try this one.
216 */
Romain Baeriswyl64682762014-01-20 17:43:43 +0100217 return (ic_clk * tSYMBOL + 500000) / 1000000 - 8 + offset;
Shinya Kuribayashid60c7e82009-11-06 21:47:01 +0900218 else
219 /*
220 * Conditional expression:
221 *
222 * IC_[FS]S_SCL_HCNT + 3 >= IC_CLK * (tHD;STA + tf)
223 *
224 * This is just experimental rule; the tHD;STA period turned
225 * out to be proportinal to (_HCNT + 3). With this setting,
226 * we could meet both tHIGH and tHD;STA timing specs.
227 *
228 * If unsure, you'd better to take this alternative.
229 *
230 * The reason why we need to take into account "tf" here,
231 * is the same as described in i2c_dw_scl_lcnt().
232 */
Romain Baeriswyl64682762014-01-20 17:43:43 +0100233 return (ic_clk * (tSYMBOL + tf) + 500000) / 1000000
234 - 3 + offset;
Shinya Kuribayashid60c7e82009-11-06 21:47:01 +0900235}
236
237static u32 i2c_dw_scl_lcnt(u32 ic_clk, u32 tLOW, u32 tf, int offset)
238{
239 /*
240 * Conditional expression:
241 *
242 * IC_[FS]S_SCL_LCNT + 1 >= IC_CLK * (tLOW + tf)
243 *
244 * DW I2C core starts counting the SCL CNTs for the LOW period
245 * of the SCL clock (tLOW) as soon as it pulls the SCL line.
246 * In order to meet the tLOW timing spec, we need to take into
247 * account the fall time of SCL signal (tf). Default tf value
248 * should be 0.3 us, for safety.
249 */
Romain Baeriswyl64682762014-01-20 17:43:43 +0100250 return ((ic_clk * (tLOW + tf) + 500000) / 1000000) - 1 + offset;
Shinya Kuribayashid60c7e82009-11-06 21:47:01 +0900251}
252
Mika Westerberg3ca4ed82013-04-10 00:36:40 +0000253static void __i2c_dw_enable(struct dw_i2c_dev *dev, bool enable)
254{
255 int timeout = 100;
256
257 do {
258 dw_writel(dev, enable, DW_IC_ENABLE);
259 if ((dw_readl(dev, DW_IC_ENABLE_STATUS) & 1) == enable)
260 return;
261
262 /*
263 * Wait 10 times the signaling period of the highest I2C
264 * transfer supported by the driver (for 400KHz this is
265 * 25us) as described in the DesignWare I2C databook.
266 */
267 usleep_range(25, 250);
268 } while (timeout--);
269
270 dev_warn(dev->dev, "timeout in %sabling adapter\n",
271 enable ? "en" : "dis");
272}
273
Suravee Suthikulpanitb33af112016-01-04 09:17:35 -0600274static unsigned long i2c_dw_clk_rate(struct dw_i2c_dev *dev)
275{
276 /*
277 * Clock is not necessary if we got LCNT/HCNT values directly from
278 * the platform code.
279 */
280 if (WARN_ON_ONCE(!dev->get_clk_rate_khz))
281 return 0;
282 return dev->get_clk_rate_khz(dev);
283}
284
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300285/**
286 * i2c_dw_init() - initialize the designware i2c master hardware
287 * @dev: device private data
288 *
289 * This functions configures and enables the I2C master.
290 * This function is called during I2C init function, and in case of timeout at
291 * run time.
292 */
Dirk Brandewie2373f6b2011-10-29 10:57:23 +0100293int i2c_dw_init(struct dw_i2c_dev *dev)
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300294{
Dirk Brandewiee18563f2011-10-06 11:26:32 -0700295 u32 hcnt, lcnt;
Dirk Brandewie4a423a82011-10-06 11:26:28 -0700296 u32 reg;
Romain Baeriswyl64682762014-01-20 17:43:43 +0100297 u32 sda_falling_time, scl_falling_time;
David Boxc0601d22015-01-15 01:12:16 -0800298 int ret;
299
300 if (dev->acquire_lock) {
301 ret = dev->acquire_lock(dev);
302 if (ret) {
303 dev_err(dev->dev, "couldn't acquire bus ownership\n");
304 return ret;
305 }
306 }
Dirk Brandewie4a423a82011-10-06 11:26:28 -0700307
Dirk Brandewie4a423a82011-10-06 11:26:28 -0700308 reg = dw_readl(dev, DW_IC_COMP_TYPE);
309 if (reg == ___constant_swab32(DW_IC_COMP_TYPE_VALUE)) {
Stefan Roesea8a9f3f2012-04-18 15:01:41 +0200310 /* Configure register endianess access */
311 dev->accessor_flags |= ACCESS_SWAP;
312 } else if (reg == (DW_IC_COMP_TYPE_VALUE & 0x0000ffff)) {
313 /* Configure register access mode 16bit */
314 dev->accessor_flags |= ACCESS_16BIT;
315 } else if (reg != DW_IC_COMP_TYPE_VALUE) {
Dirk Brandewie4a423a82011-10-06 11:26:28 -0700316 dev_err(dev->dev, "Unknown Synopsys component type: "
317 "0x%08x\n", reg);
David Boxc0601d22015-01-15 01:12:16 -0800318 if (dev->release_lock)
319 dev->release_lock(dev);
Dirk Brandewie4a423a82011-10-06 11:26:28 -0700320 return -ENODEV;
321 }
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300322
323 /* Disable the adapter */
Mika Westerberg3ca4ed82013-04-10 00:36:40 +0000324 __i2c_dw_enable(dev, false);
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300325
326 /* set standard and fast speed deviders for high/low periods */
Shinya Kuribayashid60c7e82009-11-06 21:47:01 +0900327
Romain Baeriswyl64682762014-01-20 17:43:43 +0100328 sda_falling_time = dev->sda_falling_time ?: 300; /* ns */
329 scl_falling_time = dev->scl_falling_time ?: 300; /* ns */
330
Jarkko Nikula42ffd392015-01-23 11:35:55 +0200331 /* Set SCL timing parameters for standard-mode */
Mika Westerbergdefc0b22013-08-19 15:07:53 +0300332 if (dev->ss_hcnt && dev->ss_lcnt) {
333 hcnt = dev->ss_hcnt;
334 lcnt = dev->ss_lcnt;
Jarkko Nikula42ffd392015-01-23 11:35:55 +0200335 } else {
Suravee Suthikulpanitb33af112016-01-04 09:17:35 -0600336 hcnt = i2c_dw_scl_hcnt(i2c_dw_clk_rate(dev),
Jarkko Nikula42ffd392015-01-23 11:35:55 +0200337 4000, /* tHD;STA = tHIGH = 4.0 us */
338 sda_falling_time,
339 0, /* 0: DW default, 1: Ideal */
340 0); /* No offset */
Suravee Suthikulpanitb33af112016-01-04 09:17:35 -0600341 lcnt = i2c_dw_scl_lcnt(i2c_dw_clk_rate(dev),
Jarkko Nikula42ffd392015-01-23 11:35:55 +0200342 4700, /* tLOW = 4.7 us */
343 scl_falling_time,
344 0); /* No offset */
Mika Westerbergdefc0b22013-08-19 15:07:53 +0300345 }
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700346 dw_writel(dev, hcnt, DW_IC_SS_SCL_HCNT);
347 dw_writel(dev, lcnt, DW_IC_SS_SCL_LCNT);
Shinya Kuribayashid60c7e82009-11-06 21:47:01 +0900348 dev_dbg(dev->dev, "Standard-mode HCNT:LCNT = %d:%d\n", hcnt, lcnt);
349
Jarkko Nikula42ffd392015-01-23 11:35:55 +0200350 /* Set SCL timing parameters for fast-mode */
Mika Westerbergdefc0b22013-08-19 15:07:53 +0300351 if (dev->fs_hcnt && dev->fs_lcnt) {
352 hcnt = dev->fs_hcnt;
353 lcnt = dev->fs_lcnt;
Jarkko Nikula42ffd392015-01-23 11:35:55 +0200354 } else {
Suravee Suthikulpanitb33af112016-01-04 09:17:35 -0600355 hcnt = i2c_dw_scl_hcnt(i2c_dw_clk_rate(dev),
Jarkko Nikula42ffd392015-01-23 11:35:55 +0200356 600, /* tHD;STA = tHIGH = 0.6 us */
357 sda_falling_time,
358 0, /* 0: DW default, 1: Ideal */
359 0); /* No offset */
Suravee Suthikulpanitb33af112016-01-04 09:17:35 -0600360 lcnt = i2c_dw_scl_lcnt(i2c_dw_clk_rate(dev),
Jarkko Nikula42ffd392015-01-23 11:35:55 +0200361 1300, /* tLOW = 1.3 us */
362 scl_falling_time,
363 0); /* No offset */
Mika Westerbergdefc0b22013-08-19 15:07:53 +0300364 }
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700365 dw_writel(dev, hcnt, DW_IC_FS_SCL_HCNT);
366 dw_writel(dev, lcnt, DW_IC_FS_SCL_LCNT);
Shinya Kuribayashid60c7e82009-11-06 21:47:01 +0900367 dev_dbg(dev->dev, "Fast-mode HCNT:LCNT = %d:%d\n", hcnt, lcnt);
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300368
Christian Ruppert9803f862013-06-26 10:55:06 +0200369 /* Configure SDA Hold Time if required */
370 if (dev->sda_hold_time) {
371 reg = dw_readl(dev, DW_IC_COMP_VERSION);
372 if (reg >= DW_IC_SDA_HOLD_MIN_VERS)
373 dw_writel(dev, dev->sda_hold_time, DW_IC_SDA_HOLD);
374 else
375 dev_warn(dev->dev,
376 "Hardware too old to adjust SDA hold time.");
377 }
378
Shinya Kuribayashi4cb6d1d2009-11-06 21:48:12 +0900379 /* Configure Tx/Rx FIFO threshold levels */
Andrew Jacksond39f77b2014-11-07 12:10:44 +0000380 dw_writel(dev, dev->tx_fifo_depth / 2, DW_IC_TX_TL);
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700381 dw_writel(dev, 0, DW_IC_RX_TL);
Shinya Kuribayashi4cb6d1d2009-11-06 21:48:12 +0900382
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300383 /* configure the i2c master */
Dirk Brandewiee18563f2011-10-06 11:26:32 -0700384 dw_writel(dev, dev->master_cfg , DW_IC_CON);
David Boxc0601d22015-01-15 01:12:16 -0800385
386 if (dev->release_lock)
387 dev->release_lock(dev);
Dirk Brandewie4a423a82011-10-06 11:26:28 -0700388 return 0;
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300389}
Axel Line68bb912012-09-10 10:14:02 +0200390EXPORT_SYMBOL_GPL(i2c_dw_init);
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300391
392/*
393 * Waiting for bus not busy
394 */
395static int i2c_dw_wait_bus_not_busy(struct dw_i2c_dev *dev)
396{
397 int timeout = TIMEOUT;
398
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700399 while (dw_readl(dev, DW_IC_STATUS) & DW_IC_STATUS_ACTIVITY) {
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300400 if (timeout <= 0) {
401 dev_warn(dev->dev, "timeout waiting for bus ready\n");
402 return -ETIMEDOUT;
403 }
404 timeout--;
Mika Westerberg1451b912013-04-10 00:36:41 +0000405 usleep_range(1000, 1100);
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300406 }
407
408 return 0;
409}
410
Shinya Kuribayashi81e798b2009-11-06 21:48:55 +0900411static void i2c_dw_xfer_init(struct dw_i2c_dev *dev)
412{
413 struct i2c_msg *msgs = dev->msgs;
Chew, Chiau Eebd63ace2013-09-27 02:57:35 +0800414 u32 ic_con, ic_tar = 0;
Shinya Kuribayashi81e798b2009-11-06 21:48:55 +0900415
416 /* Disable the adapter */
Mika Westerberg3ca4ed82013-04-10 00:36:40 +0000417 __i2c_dw_enable(dev, false);
Shinya Kuribayashi81e798b2009-11-06 21:48:55 +0900418
Shinya Kuribayashi81e798b2009-11-06 21:48:55 +0900419 /* if the slave address is ten bit address, enable 10BITADDR */
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700420 ic_con = dw_readl(dev, DW_IC_CON);
Chew, Chiau Eebd63ace2013-09-27 02:57:35 +0800421 if (msgs[dev->msg_write_idx].flags & I2C_M_TEN) {
Shinya Kuribayashi81e798b2009-11-06 21:48:55 +0900422 ic_con |= DW_IC_CON_10BITADDR_MASTER;
Chew, Chiau Eebd63ace2013-09-27 02:57:35 +0800423 /*
424 * If I2C_DYNAMIC_TAR_UPDATE is set, the 10-bit addressing
425 * mode has to be enabled via bit 12 of IC_TAR register.
426 * We set it always as I2C_DYNAMIC_TAR_UPDATE can't be
427 * detected from registers.
428 */
429 ic_tar = DW_IC_TAR_10BITADDR_MASTER;
430 } else {
Shinya Kuribayashi81e798b2009-11-06 21:48:55 +0900431 ic_con &= ~DW_IC_CON_10BITADDR_MASTER;
Chew, Chiau Eebd63ace2013-09-27 02:57:35 +0800432 }
433
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700434 dw_writel(dev, ic_con, DW_IC_CON);
Shinya Kuribayashi81e798b2009-11-06 21:48:55 +0900435
Chew, Chiau Eebd63ace2013-09-27 02:57:35 +0800436 /*
437 * Set the slave (target) address and enable 10-bit addressing mode
438 * if applicable.
439 */
440 dw_writel(dev, msgs[dev->msg_write_idx].addr | ic_tar, DW_IC_TAR);
441
Du, Wenkai47bb27e2014-04-10 23:03:19 +0000442 /* enforce disabled interrupts (due to HW issues) */
443 i2c_dw_disable_int(dev);
444
Shinya Kuribayashi81e798b2009-11-06 21:48:55 +0900445 /* Enable the adapter */
Mika Westerberg3ca4ed82013-04-10 00:36:40 +0000446 __i2c_dw_enable(dev, true);
Shinya Kuribayashi201d6a72009-11-06 21:50:40 +0900447
Mika Westerberg2a2d95e2013-05-13 00:54:30 +0000448 /* Clear and enable interrupts */
Jarkko Nikulac3356312015-08-31 17:31:28 +0300449 dw_readl(dev, DW_IC_CLR_INTR);
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700450 dw_writel(dev, DW_IC_INTR_DEFAULT_MASK, DW_IC_INTR_MASK);
Shinya Kuribayashi81e798b2009-11-06 21:48:55 +0900451}
452
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300453/*
Shinya Kuribayashi201d6a72009-11-06 21:50:40 +0900454 * Initiate (and continue) low level master read/write transaction.
455 * This function is only called from i2c_dw_isr, and pumping i2c_msg
456 * messages into the tx buffer. Even if the size of i2c_msg data is
457 * longer than the size of the tx buffer, it handles everything.
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300458 */
Jean Delvarebccd7802012-10-05 22:23:53 +0200459static void
Shinya Kuribayashie77cf232009-11-06 21:46:04 +0900460i2c_dw_xfer_msg(struct dw_i2c_dev *dev)
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300461{
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300462 struct i2c_msg *msgs = dev->msgs;
Shinya Kuribayashi81e798b2009-11-06 21:48:55 +0900463 u32 intr_mask;
Shinya Kuribayashiae722222009-11-06 21:49:39 +0900464 int tx_limit, rx_limit;
Shinya Kuribayashied5e1dd2009-11-06 21:43:52 +0900465 u32 addr = msgs[dev->msg_write_idx].addr;
466 u32 buf_len = dev->tx_buf_len;
Justin P. Mattock69932482011-07-26 23:06:29 -0700467 u8 *buf = dev->tx_buf;
Chew, Chiau Ee82564242013-06-21 15:05:28 +0800468 bool need_restart = false;
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300469
Shinya Kuribayashi201d6a72009-11-06 21:50:40 +0900470 intr_mask = DW_IC_INTR_DEFAULT_MASK;
Shinya Kuribayashic70c5cd2009-11-06 21:47:30 +0900471
Shinya Kuribayashi6d2ea482009-11-06 21:46:29 +0900472 for (; dev->msg_write_idx < dev->msgs_num; dev->msg_write_idx++) {
Shinya Kuribayashia0e06ea2009-11-06 21:52:22 +0900473 /*
474 * if target address has changed, we need to
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300475 * reprogram the target address in the i2c
476 * adapter when we are done with this transfer
477 */
Shinya Kuribayashi8f588e42009-11-06 21:51:18 +0900478 if (msgs[dev->msg_write_idx].addr != addr) {
479 dev_err(dev->dev,
480 "%s: invalid target address\n", __func__);
481 dev->msg_err = -EINVAL;
482 break;
483 }
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300484
485 if (msgs[dev->msg_write_idx].len == 0) {
486 dev_err(dev->dev,
487 "%s: invalid message length\n", __func__);
488 dev->msg_err = -EINVAL;
Shinya Kuribayashi8f588e42009-11-06 21:51:18 +0900489 break;
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300490 }
491
492 if (!(dev->status & STATUS_WRITE_IN_PROGRESS)) {
493 /* new i2c_msg */
Shinya Kuribayashi26ea15b2009-11-06 21:49:14 +0900494 buf = msgs[dev->msg_write_idx].buf;
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300495 buf_len = msgs[dev->msg_write_idx].len;
Chew, Chiau Ee82564242013-06-21 15:05:28 +0800496
497 /* If both IC_EMPTYFIFO_HOLD_MASTER_EN and
498 * IC_RESTART_EN are set, we must manually
499 * set restart bit between messages.
500 */
501 if ((dev->master_cfg & DW_IC_CON_RESTART_EN) &&
502 (dev->msg_write_idx > 0))
503 need_restart = true;
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300504 }
505
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700506 tx_limit = dev->tx_fifo_depth - dw_readl(dev, DW_IC_TXFLR);
507 rx_limit = dev->rx_fifo_depth - dw_readl(dev, DW_IC_RXFLR);
Shinya Kuribayashiae722222009-11-06 21:49:39 +0900508
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300509 while (buf_len > 0 && tx_limit > 0 && rx_limit > 0) {
Mika Westerberg17a76b42013-01-17 12:31:05 +0200510 u32 cmd = 0;
511
512 /*
513 * If IC_EMPTYFIFO_HOLD_MASTER_EN is set we must
514 * manually set the stop bit. However, it cannot be
515 * detected from the registers so we set it always
516 * when writing/reading the last byte.
517 */
518 if (dev->msg_write_idx == dev->msgs_num - 1 &&
519 buf_len == 1)
520 cmd |= BIT(9);
521
Chew, Chiau Ee82564242013-06-21 15:05:28 +0800522 if (need_restart) {
523 cmd |= BIT(10);
524 need_restart = false;
525 }
526
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300527 if (msgs[dev->msg_write_idx].flags & I2C_M_RD) {
Josef Ahmade6f34ce2013-04-19 17:28:10 +0100528
529 /* avoid rx buffer overrun */
530 if (rx_limit - dev->rx_outstanding <= 0)
531 break;
532
Mika Westerberg17a76b42013-01-17 12:31:05 +0200533 dw_writel(dev, cmd | 0x100, DW_IC_DATA_CMD);
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300534 rx_limit--;
Josef Ahmade6f34ce2013-04-19 17:28:10 +0100535 dev->rx_outstanding++;
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300536 } else
Mika Westerberg17a76b42013-01-17 12:31:05 +0200537 dw_writel(dev, cmd | *buf++, DW_IC_DATA_CMD);
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300538 tx_limit--; buf_len--;
539 }
Shinya Kuribayashic70c5cd2009-11-06 21:47:30 +0900540
Shinya Kuribayashi26ea15b2009-11-06 21:49:14 +0900541 dev->tx_buf = buf;
Shinya Kuribayashic70c5cd2009-11-06 21:47:30 +0900542 dev->tx_buf_len = buf_len;
543
544 if (buf_len > 0) {
545 /* more bytes to be written */
Shinya Kuribayashic70c5cd2009-11-06 21:47:30 +0900546 dev->status |= STATUS_WRITE_IN_PROGRESS;
547 break;
Shinya Kuribayashi69151e52009-11-06 21:51:00 +0900548 } else
Shinya Kuribayashic70c5cd2009-11-06 21:47:30 +0900549 dev->status &= ~STATUS_WRITE_IN_PROGRESS;
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300550 }
551
Shinya Kuribayashi69151e52009-11-06 21:51:00 +0900552 /*
553 * If i2c_msg index search is completed, we don't need TX_EMPTY
554 * interrupt any more.
555 */
556 if (dev->msg_write_idx == dev->msgs_num)
557 intr_mask &= ~DW_IC_INTR_TX_EMPTY;
558
Shinya Kuribayashi8f588e42009-11-06 21:51:18 +0900559 if (dev->msg_err)
560 intr_mask = 0;
561
Dirk Brandewie2373f6b2011-10-29 10:57:23 +0100562 dw_writel(dev, intr_mask, DW_IC_INTR_MASK);
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300563}
564
565static void
Shinya Kuribayashi78839bd2009-11-06 21:45:39 +0900566i2c_dw_read(struct dw_i2c_dev *dev)
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300567{
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300568 struct i2c_msg *msgs = dev->msgs;
Shinya Kuribayashiae722222009-11-06 21:49:39 +0900569 int rx_valid;
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300570
Shinya Kuribayashi6d2ea482009-11-06 21:46:29 +0900571 for (; dev->msg_read_idx < dev->msgs_num; dev->msg_read_idx++) {
Shinya Kuribayashied5e1dd2009-11-06 21:43:52 +0900572 u32 len;
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300573 u8 *buf;
574
575 if (!(msgs[dev->msg_read_idx].flags & I2C_M_RD))
576 continue;
577
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300578 if (!(dev->status & STATUS_READ_IN_PROGRESS)) {
579 len = msgs[dev->msg_read_idx].len;
580 buf = msgs[dev->msg_read_idx].buf;
581 } else {
582 len = dev->rx_buf_len;
583 buf = dev->rx_buf;
584 }
585
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700586 rx_valid = dw_readl(dev, DW_IC_RXFLR);
Shinya Kuribayashiae722222009-11-06 21:49:39 +0900587
Josef Ahmade6f34ce2013-04-19 17:28:10 +0100588 for (; len > 0 && rx_valid > 0; len--, rx_valid--) {
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700589 *buf++ = dw_readl(dev, DW_IC_DATA_CMD);
Josef Ahmade6f34ce2013-04-19 17:28:10 +0100590 dev->rx_outstanding--;
591 }
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300592
593 if (len > 0) {
594 dev->status |= STATUS_READ_IN_PROGRESS;
595 dev->rx_buf_len = len;
596 dev->rx_buf = buf;
597 return;
598 } else
599 dev->status &= ~STATUS_READ_IN_PROGRESS;
600 }
601}
602
Shinya Kuribayashice6eb572009-11-06 21:51:57 +0900603static int i2c_dw_handle_tx_abort(struct dw_i2c_dev *dev)
604{
605 unsigned long abort_source = dev->abort_source;
606 int i;
607
Shinya Kuribayashi6d1ea0f2009-11-16 20:40:14 +0900608 if (abort_source & DW_IC_TX_ABRT_NOACK) {
Akinobu Mita984b3f52010-03-05 13:41:37 -0800609 for_each_set_bit(i, &abort_source, ARRAY_SIZE(abort_sources))
Shinya Kuribayashi6d1ea0f2009-11-16 20:40:14 +0900610 dev_dbg(dev->dev,
611 "%s: %s\n", __func__, abort_sources[i]);
612 return -EREMOTEIO;
613 }
614
Akinobu Mita984b3f52010-03-05 13:41:37 -0800615 for_each_set_bit(i, &abort_source, ARRAY_SIZE(abort_sources))
Shinya Kuribayashice6eb572009-11-06 21:51:57 +0900616 dev_err(dev->dev, "%s: %s\n", __func__, abort_sources[i]);
617
618 if (abort_source & DW_IC_TX_ARB_LOST)
619 return -EAGAIN;
Shinya Kuribayashice6eb572009-11-06 21:51:57 +0900620 else if (abort_source & DW_IC_TX_ABRT_GCALL_READ)
621 return -EINVAL; /* wrong msgs[] data */
622 else
623 return -EIO;
624}
625
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300626/*
627 * Prepare controller for a transaction and call i2c_dw_xfer_msg
628 */
Jarkko Nikulad80d1342015-10-12 16:55:35 +0300629static int
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300630i2c_dw_xfer(struct i2c_adapter *adap, struct i2c_msg msgs[], int num)
631{
632 struct dw_i2c_dev *dev = i2c_get_adapdata(adap);
633 int ret;
634
635 dev_dbg(dev->dev, "%s: msgs: %d\n", __func__, num);
636
637 mutex_lock(&dev->lock);
Dirk Brandewie18dbdda2011-10-06 11:26:36 -0700638 pm_runtime_get_sync(dev->dev);
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300639
Wolfram Sang16735d02013-11-14 14:32:02 -0800640 reinit_completion(&dev->cmd_complete);
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300641 dev->msgs = msgs;
642 dev->msgs_num = num;
643 dev->cmd_err = 0;
644 dev->msg_write_idx = 0;
645 dev->msg_read_idx = 0;
646 dev->msg_err = 0;
647 dev->status = STATUS_IDLE;
Shinya Kuribayashice6eb572009-11-06 21:51:57 +0900648 dev->abort_source = 0;
Josef Ahmade6f34ce2013-04-19 17:28:10 +0100649 dev->rx_outstanding = 0;
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300650
David Boxc0601d22015-01-15 01:12:16 -0800651 if (dev->acquire_lock) {
652 ret = dev->acquire_lock(dev);
653 if (ret) {
654 dev_err(dev->dev, "couldn't acquire bus ownership\n");
655 goto done_nolock;
656 }
657 }
658
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300659 ret = i2c_dw_wait_bus_not_busy(dev);
660 if (ret < 0)
661 goto done;
662
663 /* start the transfers */
Shinya Kuribayashi81e798b2009-11-06 21:48:55 +0900664 i2c_dw_xfer_init(dev);
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300665
666 /* wait for tx to complete */
Nicholas Mc Guire63d51e52015-02-10 03:11:14 -0500667 if (!wait_for_completion_timeout(&dev->cmd_complete, HZ)) {
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300668 dev_err(dev->dev, "controller timed out\n");
Christian Ruppert38d7fad2013-06-07 10:51:23 +0200669 /* i2c_dw_init implicitly disables the adapter */
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300670 i2c_dw_init(dev);
671 ret = -ETIMEDOUT;
672 goto done;
Mika Westerberge42dba52013-05-22 13:03:11 +0300673 }
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300674
Christian Ruppert38d7fad2013-06-07 10:51:23 +0200675 /*
676 * We must disable the adapter before unlocking the &dev->lock mutex
677 * below. Otherwise the hardware might continue generating interrupts
678 * which in turn causes a race condition with the following transfer.
679 * Needs some more investigation if the additional interrupts are
680 * a hardware bug or this driver doesn't handle them correctly yet.
681 */
682 __i2c_dw_enable(dev, false);
683
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300684 if (dev->msg_err) {
685 ret = dev->msg_err;
686 goto done;
687 }
688
689 /* no error */
690 if (likely(!dev->cmd_err)) {
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300691 ret = num;
692 goto done;
693 }
694
695 /* We have an error */
696 if (dev->cmd_err == DW_IC_ERR_TX_ABRT) {
Shinya Kuribayashice6eb572009-11-06 21:51:57 +0900697 ret = i2c_dw_handle_tx_abort(dev);
698 goto done;
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300699 }
700 ret = -EIO;
701
702done:
David Boxc0601d22015-01-15 01:12:16 -0800703 if (dev->release_lock)
704 dev->release_lock(dev);
705
706done_nolock:
Mika Westerberg43452332013-04-10 00:36:42 +0000707 pm_runtime_mark_last_busy(dev->dev);
708 pm_runtime_put_autosuspend(dev->dev);
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300709 mutex_unlock(&dev->lock);
710
711 return ret;
712}
713
Jarkko Nikulad80d1342015-10-12 16:55:35 +0300714static u32 i2c_dw_func(struct i2c_adapter *adap)
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300715{
Dirk Brandewie2fa83262011-10-06 11:26:31 -0700716 struct dw_i2c_dev *dev = i2c_get_adapdata(adap);
717 return dev->functionality;
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300718}
Jarkko Nikulad80d1342015-10-12 16:55:35 +0300719
720static struct i2c_algorithm i2c_dw_algo = {
721 .master_xfer = i2c_dw_xfer,
722 .functionality = i2c_dw_func,
723};
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300724
Shinya Kuribayashie28000a2009-11-06 21:44:37 +0900725static u32 i2c_dw_read_clear_intrbits(struct dw_i2c_dev *dev)
726{
727 u32 stat;
728
729 /*
730 * The IC_INTR_STAT register just indicates "enabled" interrupts.
731 * Ths unmasked raw version of interrupt status bits are available
732 * in the IC_RAW_INTR_STAT register.
733 *
734 * That is,
Dirk Brandewie2373f6b2011-10-29 10:57:23 +0100735 * stat = dw_readl(IC_INTR_STAT);
Shinya Kuribayashie28000a2009-11-06 21:44:37 +0900736 * equals to,
Dirk Brandewie2373f6b2011-10-29 10:57:23 +0100737 * stat = dw_readl(IC_RAW_INTR_STAT) & dw_readl(IC_INTR_MASK);
Shinya Kuribayashie28000a2009-11-06 21:44:37 +0900738 *
739 * The raw version might be useful for debugging purposes.
740 */
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700741 stat = dw_readl(dev, DW_IC_INTR_STAT);
Shinya Kuribayashie28000a2009-11-06 21:44:37 +0900742
743 /*
744 * Do not use the IC_CLR_INTR register to clear interrupts, or
745 * you'll miss some interrupts, triggered during the period from
Dirk Brandewie2373f6b2011-10-29 10:57:23 +0100746 * dw_readl(IC_INTR_STAT) to dw_readl(IC_CLR_INTR).
Shinya Kuribayashie28000a2009-11-06 21:44:37 +0900747 *
748 * Instead, use the separately-prepared IC_CLR_* registers.
749 */
750 if (stat & DW_IC_INTR_RX_UNDER)
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700751 dw_readl(dev, DW_IC_CLR_RX_UNDER);
Shinya Kuribayashie28000a2009-11-06 21:44:37 +0900752 if (stat & DW_IC_INTR_RX_OVER)
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700753 dw_readl(dev, DW_IC_CLR_RX_OVER);
Shinya Kuribayashie28000a2009-11-06 21:44:37 +0900754 if (stat & DW_IC_INTR_TX_OVER)
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700755 dw_readl(dev, DW_IC_CLR_TX_OVER);
Shinya Kuribayashie28000a2009-11-06 21:44:37 +0900756 if (stat & DW_IC_INTR_RD_REQ)
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700757 dw_readl(dev, DW_IC_CLR_RD_REQ);
Shinya Kuribayashie28000a2009-11-06 21:44:37 +0900758 if (stat & DW_IC_INTR_TX_ABRT) {
759 /*
760 * The IC_TX_ABRT_SOURCE register is cleared whenever
761 * the IC_CLR_TX_ABRT is read. Preserve it beforehand.
762 */
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700763 dev->abort_source = dw_readl(dev, DW_IC_TX_ABRT_SOURCE);
764 dw_readl(dev, DW_IC_CLR_TX_ABRT);
Shinya Kuribayashie28000a2009-11-06 21:44:37 +0900765 }
766 if (stat & DW_IC_INTR_RX_DONE)
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700767 dw_readl(dev, DW_IC_CLR_RX_DONE);
Shinya Kuribayashie28000a2009-11-06 21:44:37 +0900768 if (stat & DW_IC_INTR_ACTIVITY)
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700769 dw_readl(dev, DW_IC_CLR_ACTIVITY);
Shinya Kuribayashie28000a2009-11-06 21:44:37 +0900770 if (stat & DW_IC_INTR_STOP_DET)
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700771 dw_readl(dev, DW_IC_CLR_STOP_DET);
Shinya Kuribayashie28000a2009-11-06 21:44:37 +0900772 if (stat & DW_IC_INTR_START_DET)
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700773 dw_readl(dev, DW_IC_CLR_START_DET);
Shinya Kuribayashie28000a2009-11-06 21:44:37 +0900774 if (stat & DW_IC_INTR_GEN_CALL)
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700775 dw_readl(dev, DW_IC_CLR_GEN_CALL);
Shinya Kuribayashie28000a2009-11-06 21:44:37 +0900776
777 return stat;
778}
779
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300780/*
781 * Interrupt service routine. This gets called whenever an I2C interrupt
782 * occurs.
783 */
Jarkko Nikulad80d1342015-10-12 16:55:35 +0300784static irqreturn_t i2c_dw_isr(int this_irq, void *dev_id)
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300785{
786 struct dw_i2c_dev *dev = dev_id;
Dirk Brandewieaf06cf62011-10-06 11:26:33 -0700787 u32 stat, enabled;
788
789 enabled = dw_readl(dev, DW_IC_ENABLE);
790 stat = dw_readl(dev, DW_IC_RAW_INTR_STAT);
Jarkko Nikulafb427462015-08-07 14:53:03 +0300791 dev_dbg(dev->dev, "%s: enabled=%#x stat=%#x\n", __func__, enabled, stat);
Dirk Brandewieaf06cf62011-10-06 11:26:33 -0700792 if (!enabled || !(stat & ~DW_IC_INTR_ACTIVITY))
793 return IRQ_NONE;
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300794
Shinya Kuribayashie28000a2009-11-06 21:44:37 +0900795 stat = i2c_dw_read_clear_intrbits(dev);
Shinya Kuribayashie28000a2009-11-06 21:44:37 +0900796
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300797 if (stat & DW_IC_INTR_TX_ABRT) {
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300798 dev->cmd_err |= DW_IC_ERR_TX_ABRT;
799 dev->status = STATUS_IDLE;
Shinya Kuribayashi597fe312009-11-06 21:51:36 +0900800
801 /*
802 * Anytime TX_ABRT is set, the contents of the tx/rx
803 * buffers are flushed. Make sure to skip them.
804 */
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700805 dw_writel(dev, 0, DW_IC_INTR_MASK);
Shinya Kuribayashi597fe312009-11-06 21:51:36 +0900806 goto tx_aborted;
Shinya Kuribayashi07745392009-11-06 21:47:51 +0900807 }
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300808
Shinya Kuribayashi21a89d42009-11-06 21:48:33 +0900809 if (stat & DW_IC_INTR_RX_FULL)
Shinya Kuribayashi07745392009-11-06 21:47:51 +0900810 i2c_dw_read(dev);
Shinya Kuribayashi21a89d42009-11-06 21:48:33 +0900811
812 if (stat & DW_IC_INTR_TX_EMPTY)
Shinya Kuribayashi07745392009-11-06 21:47:51 +0900813 i2c_dw_xfer_msg(dev);
Shinya Kuribayashi07745392009-11-06 21:47:51 +0900814
815 /*
816 * No need to modify or disable the interrupt mask here.
817 * i2c_dw_xfer_msg() will take care of it according to
818 * the current transmit status.
819 */
820
Shinya Kuribayashi597fe312009-11-06 21:51:36 +0900821tx_aborted:
Shinya Kuribayashi8f588e42009-11-06 21:51:18 +0900822 if ((stat & (DW_IC_INTR_TX_ABRT | DW_IC_INTR_STOP_DET)) || dev->msg_err)
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300823 complete(&dev->cmd_complete);
824
825 return IRQ_HANDLED;
826}
Dirk Brandewief3fa9f32011-10-06 11:26:34 -0700827
Dirk Brandewief3fa9f32011-10-06 11:26:34 -0700828void i2c_dw_disable(struct dw_i2c_dev *dev)
829{
Dirk Brandewief3fa9f32011-10-06 11:26:34 -0700830 /* Disable controller */
Mika Westerberg3ca4ed82013-04-10 00:36:40 +0000831 __i2c_dw_enable(dev, false);
Dirk Brandewief3fa9f32011-10-06 11:26:34 -0700832
833 /* Disable all interupts */
834 dw_writel(dev, 0, DW_IC_INTR_MASK);
835 dw_readl(dev, DW_IC_CLR_INTR);
836}
Axel Line68bb912012-09-10 10:14:02 +0200837EXPORT_SYMBOL_GPL(i2c_dw_disable);
Dirk Brandewief3fa9f32011-10-06 11:26:34 -0700838
Dirk Brandewief3fa9f32011-10-06 11:26:34 -0700839void i2c_dw_disable_int(struct dw_i2c_dev *dev)
840{
841 dw_writel(dev, 0, DW_IC_INTR_MASK);
842}
Axel Line68bb912012-09-10 10:14:02 +0200843EXPORT_SYMBOL_GPL(i2c_dw_disable_int);
Dirk Brandewief3fa9f32011-10-06 11:26:34 -0700844
845u32 i2c_dw_read_comp_param(struct dw_i2c_dev *dev)
846{
847 return dw_readl(dev, DW_IC_COMP_PARAM_1);
848}
Axel Line68bb912012-09-10 10:14:02 +0200849EXPORT_SYMBOL_GPL(i2c_dw_read_comp_param);
Mika Westerberg9dd31622013-01-17 12:31:04 +0200850
Jarkko Nikulad80d1342015-10-12 16:55:35 +0300851int i2c_dw_probe(struct dw_i2c_dev *dev)
852{
853 struct i2c_adapter *adap = &dev->adapter;
854 int r;
855
856 init_completion(&dev->cmd_complete);
857 mutex_init(&dev->lock);
858
859 r = i2c_dw_init(dev);
860 if (r)
861 return r;
862
863 snprintf(adap->name, sizeof(adap->name),
864 "Synopsys DesignWare I2C adapter");
Baruch Siach8d22f302015-12-23 18:43:24 +0200865 adap->retries = 3;
Jarkko Nikulad80d1342015-10-12 16:55:35 +0300866 adap->algo = &i2c_dw_algo;
867 adap->dev.parent = dev->dev;
868 i2c_set_adapdata(adap, dev);
869
870 i2c_dw_disable_int(dev);
871 r = devm_request_irq(dev->dev, dev->irq, i2c_dw_isr, IRQF_SHARED,
872 dev_name(dev->dev), dev);
873 if (r) {
874 dev_err(dev->dev, "failure requesting irq %i: %d\n",
875 dev->irq, r);
876 return r;
877 }
878
879 r = i2c_add_numbered_adapter(adap);
880 if (r)
881 dev_err(dev->dev, "failure adding adapter: %d\n", r);
882
883 return r;
884}
885EXPORT_SYMBOL_GPL(i2c_dw_probe);
886
Mika Westerberg9dd31622013-01-17 12:31:04 +0200887MODULE_DESCRIPTION("Synopsys DesignWare I2C bus adapter core");
888MODULE_LICENSE("GPL");