blob: 578d1bf2c821883268a3a683e1c9a4f39414dc19 [file] [log] [blame]
Jes Sorensen26f1fad2015-10-14 20:44:51 -04001/*
2 * RTL8XXXU mac80211 USB driver
3 *
4 * Copyright (c) 2014 - 2015 Jes Sorensen <Jes.Sorensen@redhat.com>
5 *
6 * Portions, notably calibration code:
7 * Copyright(c) 2007 - 2011 Realtek Corporation. All rights reserved.
8 *
9 * This driver was written as a replacement for the vendor provided
10 * rtl8723au driver. As the Realtek 8xxx chips are very similar in
11 * their programming interface, I have started adding support for
12 * additional 8xxx chips like the 8192cu, 8188cus, etc.
13 *
14 * This program is free software; you can redistribute it and/or modify it
15 * under the terms of version 2 of the GNU General Public License as
16 * published by the Free Software Foundation.
17 *
18 * This program is distributed in the hope that it will be useful, but WITHOUT
19 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
20 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
21 * more details.
22 */
23
24#include <linux/init.h>
25#include <linux/kernel.h>
26#include <linux/sched.h>
27#include <linux/errno.h>
28#include <linux/slab.h>
29#include <linux/module.h>
30#include <linux/spinlock.h>
31#include <linux/list.h>
32#include <linux/usb.h>
33#include <linux/netdevice.h>
34#include <linux/etherdevice.h>
35#include <linux/ethtool.h>
36#include <linux/wireless.h>
37#include <linux/firmware.h>
38#include <linux/moduleparam.h>
39#include <net/mac80211.h>
40#include "rtl8xxxu.h"
41#include "rtl8xxxu_regs.h"
42
43#define DRIVER_NAME "rtl8xxxu"
44
Jes Sorensen3307d842016-02-29 17:03:59 -050045static int rtl8xxxu_debug = RTL8XXXU_DEBUG_EFUSE;
Jes Sorensen26f1fad2015-10-14 20:44:51 -040046static bool rtl8xxxu_ht40_2g;
47
48MODULE_AUTHOR("Jes Sorensen <Jes.Sorensen@redhat.com>");
49MODULE_DESCRIPTION("RTL8XXXu USB mac80211 Wireless LAN Driver");
50MODULE_LICENSE("GPL");
51MODULE_FIRMWARE("rtlwifi/rtl8723aufw_A.bin");
52MODULE_FIRMWARE("rtlwifi/rtl8723aufw_B.bin");
53MODULE_FIRMWARE("rtlwifi/rtl8723aufw_B_NoBT.bin");
54MODULE_FIRMWARE("rtlwifi/rtl8192cufw_A.bin");
55MODULE_FIRMWARE("rtlwifi/rtl8192cufw_B.bin");
56MODULE_FIRMWARE("rtlwifi/rtl8192cufw_TMSC.bin");
Jes Sorensenb001e082016-02-29 17:04:02 -050057MODULE_FIRMWARE("rtlwifi/rtl8192eu_nic.bin");
Jes Sorensen35a741f2016-02-29 17:04:10 -050058MODULE_FIRMWARE("rtlwifi/rtl8723bu_nic.bin");
59MODULE_FIRMWARE("rtlwifi/rtl8723bu_bt.bin");
Jes Sorensen26f1fad2015-10-14 20:44:51 -040060
61module_param_named(debug, rtl8xxxu_debug, int, 0600);
62MODULE_PARM_DESC(debug, "Set debug mask");
63module_param_named(ht40_2g, rtl8xxxu_ht40_2g, bool, 0600);
64MODULE_PARM_DESC(ht40_2g, "Enable HT40 support on the 2.4GHz band");
65
66#define USB_VENDOR_ID_REALTEK 0x0bda
67/* Minimum IEEE80211_MAX_FRAME_LEN */
68#define RTL_RX_BUFFER_SIZE IEEE80211_MAX_FRAME_LEN
69#define RTL8XXXU_RX_URBS 32
70#define RTL8XXXU_RX_URB_PENDING_WATER 8
71#define RTL8XXXU_TX_URBS 64
72#define RTL8XXXU_TX_URB_LOW_WATER 25
73#define RTL8XXXU_TX_URB_HIGH_WATER 32
74
75static int rtl8xxxu_submit_rx_urb(struct rtl8xxxu_priv *priv,
76 struct rtl8xxxu_rx_urb *rx_urb);
77
78static struct ieee80211_rate rtl8xxxu_rates[] = {
79 { .bitrate = 10, .hw_value = DESC_RATE_1M, .flags = 0 },
80 { .bitrate = 20, .hw_value = DESC_RATE_2M, .flags = 0 },
81 { .bitrate = 55, .hw_value = DESC_RATE_5_5M, .flags = 0 },
82 { .bitrate = 110, .hw_value = DESC_RATE_11M, .flags = 0 },
83 { .bitrate = 60, .hw_value = DESC_RATE_6M, .flags = 0 },
84 { .bitrate = 90, .hw_value = DESC_RATE_9M, .flags = 0 },
85 { .bitrate = 120, .hw_value = DESC_RATE_12M, .flags = 0 },
86 { .bitrate = 180, .hw_value = DESC_RATE_18M, .flags = 0 },
87 { .bitrate = 240, .hw_value = DESC_RATE_24M, .flags = 0 },
88 { .bitrate = 360, .hw_value = DESC_RATE_36M, .flags = 0 },
89 { .bitrate = 480, .hw_value = DESC_RATE_48M, .flags = 0 },
90 { .bitrate = 540, .hw_value = DESC_RATE_54M, .flags = 0 },
91};
92
93static struct ieee80211_channel rtl8xxxu_channels_2g[] = {
Johannes Berg57fbcce2016-04-12 15:56:15 +020094 { .band = NL80211_BAND_2GHZ, .center_freq = 2412,
Jes Sorensen26f1fad2015-10-14 20:44:51 -040095 .hw_value = 1, .max_power = 30 },
Johannes Berg57fbcce2016-04-12 15:56:15 +020096 { .band = NL80211_BAND_2GHZ, .center_freq = 2417,
Jes Sorensen26f1fad2015-10-14 20:44:51 -040097 .hw_value = 2, .max_power = 30 },
Johannes Berg57fbcce2016-04-12 15:56:15 +020098 { .band = NL80211_BAND_2GHZ, .center_freq = 2422,
Jes Sorensen26f1fad2015-10-14 20:44:51 -040099 .hw_value = 3, .max_power = 30 },
Johannes Berg57fbcce2016-04-12 15:56:15 +0200100 { .band = NL80211_BAND_2GHZ, .center_freq = 2427,
Jes Sorensen26f1fad2015-10-14 20:44:51 -0400101 .hw_value = 4, .max_power = 30 },
Johannes Berg57fbcce2016-04-12 15:56:15 +0200102 { .band = NL80211_BAND_2GHZ, .center_freq = 2432,
Jes Sorensen26f1fad2015-10-14 20:44:51 -0400103 .hw_value = 5, .max_power = 30 },
Johannes Berg57fbcce2016-04-12 15:56:15 +0200104 { .band = NL80211_BAND_2GHZ, .center_freq = 2437,
Jes Sorensen26f1fad2015-10-14 20:44:51 -0400105 .hw_value = 6, .max_power = 30 },
Johannes Berg57fbcce2016-04-12 15:56:15 +0200106 { .band = NL80211_BAND_2GHZ, .center_freq = 2442,
Jes Sorensen26f1fad2015-10-14 20:44:51 -0400107 .hw_value = 7, .max_power = 30 },
Johannes Berg57fbcce2016-04-12 15:56:15 +0200108 { .band = NL80211_BAND_2GHZ, .center_freq = 2447,
Jes Sorensen26f1fad2015-10-14 20:44:51 -0400109 .hw_value = 8, .max_power = 30 },
Johannes Berg57fbcce2016-04-12 15:56:15 +0200110 { .band = NL80211_BAND_2GHZ, .center_freq = 2452,
Jes Sorensen26f1fad2015-10-14 20:44:51 -0400111 .hw_value = 9, .max_power = 30 },
Johannes Berg57fbcce2016-04-12 15:56:15 +0200112 { .band = NL80211_BAND_2GHZ, .center_freq = 2457,
Jes Sorensen26f1fad2015-10-14 20:44:51 -0400113 .hw_value = 10, .max_power = 30 },
Johannes Berg57fbcce2016-04-12 15:56:15 +0200114 { .band = NL80211_BAND_2GHZ, .center_freq = 2462,
Jes Sorensen26f1fad2015-10-14 20:44:51 -0400115 .hw_value = 11, .max_power = 30 },
Johannes Berg57fbcce2016-04-12 15:56:15 +0200116 { .band = NL80211_BAND_2GHZ, .center_freq = 2467,
Jes Sorensen26f1fad2015-10-14 20:44:51 -0400117 .hw_value = 12, .max_power = 30 },
Johannes Berg57fbcce2016-04-12 15:56:15 +0200118 { .band = NL80211_BAND_2GHZ, .center_freq = 2472,
Jes Sorensen26f1fad2015-10-14 20:44:51 -0400119 .hw_value = 13, .max_power = 30 },
Johannes Berg57fbcce2016-04-12 15:56:15 +0200120 { .band = NL80211_BAND_2GHZ, .center_freq = 2484,
Jes Sorensen26f1fad2015-10-14 20:44:51 -0400121 .hw_value = 14, .max_power = 30 }
122};
123
124static struct ieee80211_supported_band rtl8xxxu_supported_band = {
125 .channels = rtl8xxxu_channels_2g,
126 .n_channels = ARRAY_SIZE(rtl8xxxu_channels_2g),
127 .bitrates = rtl8xxxu_rates,
128 .n_bitrates = ARRAY_SIZE(rtl8xxxu_rates),
129};
130
131static struct rtl8xxxu_reg8val rtl8723a_mac_init_table[] = {
132 {0x420, 0x80}, {0x423, 0x00}, {0x430, 0x00}, {0x431, 0x00},
133 {0x432, 0x00}, {0x433, 0x01}, {0x434, 0x04}, {0x435, 0x05},
134 {0x436, 0x06}, {0x437, 0x07}, {0x438, 0x00}, {0x439, 0x00},
135 {0x43a, 0x00}, {0x43b, 0x01}, {0x43c, 0x04}, {0x43d, 0x05},
136 {0x43e, 0x06}, {0x43f, 0x07}, {0x440, 0x5d}, {0x441, 0x01},
137 {0x442, 0x00}, {0x444, 0x15}, {0x445, 0xf0}, {0x446, 0x0f},
138 {0x447, 0x00}, {0x458, 0x41}, {0x459, 0xa8}, {0x45a, 0x72},
139 {0x45b, 0xb9}, {0x460, 0x66}, {0x461, 0x66}, {0x462, 0x08},
140 {0x463, 0x03}, {0x4c8, 0xff}, {0x4c9, 0x08}, {0x4cc, 0xff},
141 {0x4cd, 0xff}, {0x4ce, 0x01}, {0x500, 0x26}, {0x501, 0xa2},
142 {0x502, 0x2f}, {0x503, 0x00}, {0x504, 0x28}, {0x505, 0xa3},
143 {0x506, 0x5e}, {0x507, 0x00}, {0x508, 0x2b}, {0x509, 0xa4},
144 {0x50a, 0x5e}, {0x50b, 0x00}, {0x50c, 0x4f}, {0x50d, 0xa4},
145 {0x50e, 0x00}, {0x50f, 0x00}, {0x512, 0x1c}, {0x514, 0x0a},
146 {0x515, 0x10}, {0x516, 0x0a}, {0x517, 0x10}, {0x51a, 0x16},
147 {0x524, 0x0f}, {0x525, 0x4f}, {0x546, 0x40}, {0x547, 0x00},
148 {0x550, 0x10}, {0x551, 0x10}, {0x559, 0x02}, {0x55a, 0x02},
149 {0x55d, 0xff}, {0x605, 0x30}, {0x608, 0x0e}, {0x609, 0x2a},
150 {0x652, 0x20}, {0x63c, 0x0a}, {0x63d, 0x0a}, {0x63e, 0x0e},
151 {0x63f, 0x0e}, {0x66e, 0x05}, {0x700, 0x21}, {0x701, 0x43},
152 {0x702, 0x65}, {0x703, 0x87}, {0x708, 0x21}, {0x709, 0x43},
153 {0x70a, 0x65}, {0x70b, 0x87}, {0xffff, 0xff},
154};
155
Jes Sorensenb7dd8ff2016-02-29 17:04:17 -0500156static struct rtl8xxxu_reg8val rtl8723b_mac_init_table[] = {
157 {0x02f, 0x30}, {0x035, 0x00}, {0x039, 0x08}, {0x04e, 0xe0},
158 {0x064, 0x00}, {0x067, 0x20}, {0x428, 0x0a}, {0x429, 0x10},
159 {0x430, 0x00}, {0x431, 0x00},
160 {0x432, 0x00}, {0x433, 0x01}, {0x434, 0x04}, {0x435, 0x05},
161 {0x436, 0x07}, {0x437, 0x08}, {0x43c, 0x04}, {0x43d, 0x05},
162 {0x43e, 0x07}, {0x43f, 0x08}, {0x440, 0x5d}, {0x441, 0x01},
163 {0x442, 0x00}, {0x444, 0x10}, {0x445, 0x00}, {0x446, 0x00},
164 {0x447, 0x00}, {0x448, 0x00}, {0x449, 0xf0}, {0x44a, 0x0f},
165 {0x44b, 0x3e}, {0x44c, 0x10}, {0x44d, 0x00}, {0x44e, 0x00},
166 {0x44f, 0x00}, {0x450, 0x00}, {0x451, 0xf0}, {0x452, 0x0f},
167 {0x453, 0x00}, {0x456, 0x5e}, {0x460, 0x66}, {0x461, 0x66},
168 {0x4c8, 0xff}, {0x4c9, 0x08}, {0x4cc, 0xff},
169 {0x4cd, 0xff}, {0x4ce, 0x01}, {0x500, 0x26}, {0x501, 0xa2},
170 {0x502, 0x2f}, {0x503, 0x00}, {0x504, 0x28}, {0x505, 0xa3},
171 {0x506, 0x5e}, {0x507, 0x00}, {0x508, 0x2b}, {0x509, 0xa4},
172 {0x50a, 0x5e}, {0x50b, 0x00}, {0x50c, 0x4f}, {0x50d, 0xa4},
173 {0x50e, 0x00}, {0x50f, 0x00}, {0x512, 0x1c}, {0x514, 0x0a},
174 {0x516, 0x0a}, {0x525, 0x4f},
175 {0x550, 0x10}, {0x551, 0x10}, {0x559, 0x02}, {0x55c, 0x50},
176 {0x55d, 0xff}, {0x605, 0x30}, {0x608, 0x0e}, {0x609, 0x2a},
177 {0x620, 0xff}, {0x621, 0xff}, {0x622, 0xff}, {0x623, 0xff},
178 {0x624, 0xff}, {0x625, 0xff}, {0x626, 0xff}, {0x627, 0xff},
179 {0x638, 0x50}, {0x63c, 0x0a}, {0x63d, 0x0a}, {0x63e, 0x0e},
180 {0x63f, 0x0e}, {0x640, 0x40}, {0x642, 0x40}, {0x643, 0x00},
181 {0x652, 0xc8}, {0x66e, 0x05}, {0x700, 0x21}, {0x701, 0x43},
182 {0x702, 0x65}, {0x703, 0x87}, {0x708, 0x21}, {0x709, 0x43},
183 {0x70a, 0x65}, {0x70b, 0x87}, {0x765, 0x18}, {0x76e, 0x04},
184 {0xffff, 0xff},
185};
186
Jes Sorensenc606e662016-04-07 14:19:16 -0400187static struct rtl8xxxu_reg8val rtl8192e_mac_init_table[] = {
188 {0x011, 0xeb}, {0x012, 0x07}, {0x014, 0x75}, {0x303, 0xa7},
189 {0x428, 0x0a}, {0x429, 0x10}, {0x430, 0x00}, {0x431, 0x00},
190 {0x432, 0x00}, {0x433, 0x01}, {0x434, 0x04}, {0x435, 0x05},
191 {0x436, 0x07}, {0x437, 0x08}, {0x43c, 0x04}, {0x43d, 0x05},
192 {0x43e, 0x07}, {0x43f, 0x08}, {0x440, 0x5d}, {0x441, 0x01},
193 {0x442, 0x00}, {0x444, 0x10}, {0x445, 0x00}, {0x446, 0x00},
194 {0x447, 0x00}, {0x448, 0x00}, {0x449, 0xf0}, {0x44a, 0x0f},
195 {0x44b, 0x3e}, {0x44c, 0x10}, {0x44d, 0x00}, {0x44e, 0x00},
196 {0x44f, 0x00}, {0x450, 0x00}, {0x451, 0xf0}, {0x452, 0x0f},
197 {0x453, 0x00}, {0x456, 0x5e}, {0x460, 0x66}, {0x461, 0x66},
198 {0x4c8, 0xff}, {0x4c9, 0x08}, {0x4cc, 0xff}, {0x4cd, 0xff},
199 {0x4ce, 0x01}, {0x500, 0x26}, {0x501, 0xa2}, {0x502, 0x2f},
200 {0x503, 0x00}, {0x504, 0x28}, {0x505, 0xa3}, {0x506, 0x5e},
201 {0x507, 0x00}, {0x508, 0x2b}, {0x509, 0xa4}, {0x50a, 0x5e},
202 {0x50b, 0x00}, {0x50c, 0x4f}, {0x50d, 0xa4}, {0x50e, 0x00},
203 {0x50f, 0x00}, {0x512, 0x1c}, {0x514, 0x0a}, {0x516, 0x0a},
204 {0x525, 0x4f}, {0x540, 0x12}, {0x541, 0x64}, {0x550, 0x10},
205 {0x551, 0x10}, {0x559, 0x02}, {0x55c, 0x50}, {0x55d, 0xff},
206 {0x605, 0x30}, {0x608, 0x0e}, {0x609, 0x2a}, {0x620, 0xff},
207 {0x621, 0xff}, {0x622, 0xff}, {0x623, 0xff}, {0x624, 0xff},
208 {0x625, 0xff}, {0x626, 0xff}, {0x627, 0xff}, {0x638, 0x50},
209 {0x63c, 0x0a}, {0x63d, 0x0a}, {0x63e, 0x0e}, {0x63f, 0x0e},
210 {0x640, 0x40}, {0x642, 0x40}, {0x643, 0x00}, {0x652, 0xc8},
211 {0x66e, 0x05}, {0x700, 0x21}, {0x701, 0x43}, {0x702, 0x65},
212 {0x703, 0x87}, {0x708, 0x21}, {0x709, 0x43}, {0x70a, 0x65},
213 {0x70b, 0x87},
214 {0xffff, 0xff},
215};
216
Jes Sorensen26f1fad2015-10-14 20:44:51 -0400217static struct rtl8xxxu_reg32val rtl8723a_phy_1t_init_table[] = {
218 {0x800, 0x80040000}, {0x804, 0x00000003},
219 {0x808, 0x0000fc00}, {0x80c, 0x0000000a},
220 {0x810, 0x10001331}, {0x814, 0x020c3d10},
221 {0x818, 0x02200385}, {0x81c, 0x00000000},
222 {0x820, 0x01000100}, {0x824, 0x00390004},
223 {0x828, 0x00000000}, {0x82c, 0x00000000},
224 {0x830, 0x00000000}, {0x834, 0x00000000},
225 {0x838, 0x00000000}, {0x83c, 0x00000000},
226 {0x840, 0x00010000}, {0x844, 0x00000000},
227 {0x848, 0x00000000}, {0x84c, 0x00000000},
228 {0x850, 0x00000000}, {0x854, 0x00000000},
229 {0x858, 0x569a569a}, {0x85c, 0x001b25a4},
230 {0x860, 0x66f60110}, {0x864, 0x061f0130},
231 {0x868, 0x00000000}, {0x86c, 0x32323200},
232 {0x870, 0x07000760}, {0x874, 0x22004000},
233 {0x878, 0x00000808}, {0x87c, 0x00000000},
234 {0x880, 0xc0083070}, {0x884, 0x000004d5},
235 {0x888, 0x00000000}, {0x88c, 0xccc000c0},
236 {0x890, 0x00000800}, {0x894, 0xfffffffe},
237 {0x898, 0x40302010}, {0x89c, 0x00706050},
238 {0x900, 0x00000000}, {0x904, 0x00000023},
239 {0x908, 0x00000000}, {0x90c, 0x81121111},
240 {0xa00, 0x00d047c8}, {0xa04, 0x80ff000c},
241 {0xa08, 0x8c838300}, {0xa0c, 0x2e68120f},
242 {0xa10, 0x9500bb78}, {0xa14, 0x11144028},
243 {0xa18, 0x00881117}, {0xa1c, 0x89140f00},
244 {0xa20, 0x1a1b0000}, {0xa24, 0x090e1317},
245 {0xa28, 0x00000204}, {0xa2c, 0x00d30000},
246 {0xa70, 0x101fbf00}, {0xa74, 0x00000007},
247 {0xa78, 0x00000900},
248 {0xc00, 0x48071d40}, {0xc04, 0x03a05611},
249 {0xc08, 0x000000e4}, {0xc0c, 0x6c6c6c6c},
250 {0xc10, 0x08800000}, {0xc14, 0x40000100},
251 {0xc18, 0x08800000}, {0xc1c, 0x40000100},
252 {0xc20, 0x00000000}, {0xc24, 0x00000000},
253 {0xc28, 0x00000000}, {0xc2c, 0x00000000},
254 {0xc30, 0x69e9ac44}, {0xc34, 0x469652af},
255 {0xc38, 0x49795994}, {0xc3c, 0x0a97971c},
256 {0xc40, 0x1f7c403f}, {0xc44, 0x000100b7},
257 {0xc48, 0xec020107}, {0xc4c, 0x007f037f},
258 {0xc50, 0x69543420}, {0xc54, 0x43bc0094},
259 {0xc58, 0x69543420}, {0xc5c, 0x433c0094},
260 {0xc60, 0x00000000}, {0xc64, 0x7112848b},
261 {0xc68, 0x47c00bff}, {0xc6c, 0x00000036},
262 {0xc70, 0x2c7f000d}, {0xc74, 0x018610db},
263 {0xc78, 0x0000001f}, {0xc7c, 0x00b91612},
264 {0xc80, 0x40000100}, {0xc84, 0x20f60000},
265 {0xc88, 0x40000100}, {0xc8c, 0x20200000},
266 {0xc90, 0x00121820}, {0xc94, 0x00000000},
267 {0xc98, 0x00121820}, {0xc9c, 0x00007f7f},
268 {0xca0, 0x00000000}, {0xca4, 0x00000080},
269 {0xca8, 0x00000000}, {0xcac, 0x00000000},
270 {0xcb0, 0x00000000}, {0xcb4, 0x00000000},
271 {0xcb8, 0x00000000}, {0xcbc, 0x28000000},
272 {0xcc0, 0x00000000}, {0xcc4, 0x00000000},
273 {0xcc8, 0x00000000}, {0xccc, 0x00000000},
274 {0xcd0, 0x00000000}, {0xcd4, 0x00000000},
275 {0xcd8, 0x64b22427}, {0xcdc, 0x00766932},
276 {0xce0, 0x00222222}, {0xce4, 0x00000000},
277 {0xce8, 0x37644302}, {0xcec, 0x2f97d40c},
278 {0xd00, 0x00080740}, {0xd04, 0x00020401},
279 {0xd08, 0x0000907f}, {0xd0c, 0x20010201},
280 {0xd10, 0xa0633333}, {0xd14, 0x3333bc43},
281 {0xd18, 0x7a8f5b6b}, {0xd2c, 0xcc979975},
282 {0xd30, 0x00000000}, {0xd34, 0x80608000},
283 {0xd38, 0x00000000}, {0xd3c, 0x00027293},
284 {0xd40, 0x00000000}, {0xd44, 0x00000000},
285 {0xd48, 0x00000000}, {0xd4c, 0x00000000},
286 {0xd50, 0x6437140a}, {0xd54, 0x00000000},
287 {0xd58, 0x00000000}, {0xd5c, 0x30032064},
288 {0xd60, 0x4653de68}, {0xd64, 0x04518a3c},
289 {0xd68, 0x00002101}, {0xd6c, 0x2a201c16},
290 {0xd70, 0x1812362e}, {0xd74, 0x322c2220},
291 {0xd78, 0x000e3c24}, {0xe00, 0x2a2a2a2a},
292 {0xe04, 0x2a2a2a2a}, {0xe08, 0x03902a2a},
293 {0xe10, 0x2a2a2a2a}, {0xe14, 0x2a2a2a2a},
294 {0xe18, 0x2a2a2a2a}, {0xe1c, 0x2a2a2a2a},
295 {0xe28, 0x00000000}, {0xe30, 0x1000dc1f},
296 {0xe34, 0x10008c1f}, {0xe38, 0x02140102},
297 {0xe3c, 0x681604c2}, {0xe40, 0x01007c00},
298 {0xe44, 0x01004800}, {0xe48, 0xfb000000},
299 {0xe4c, 0x000028d1}, {0xe50, 0x1000dc1f},
300 {0xe54, 0x10008c1f}, {0xe58, 0x02140102},
301 {0xe5c, 0x28160d05}, {0xe60, 0x00000008},
302 {0xe68, 0x001b25a4}, {0xe6c, 0x631b25a0},
303 {0xe70, 0x631b25a0}, {0xe74, 0x081b25a0},
304 {0xe78, 0x081b25a0}, {0xe7c, 0x081b25a0},
305 {0xe80, 0x081b25a0}, {0xe84, 0x631b25a0},
306 {0xe88, 0x081b25a0}, {0xe8c, 0x631b25a0},
307 {0xed0, 0x631b25a0}, {0xed4, 0x631b25a0},
308 {0xed8, 0x631b25a0}, {0xedc, 0x001b25a0},
309 {0xee0, 0x001b25a0}, {0xeec, 0x6b1b25a0},
310 {0xf14, 0x00000003}, {0xf4c, 0x00000000},
311 {0xf00, 0x00000300},
312 {0xffff, 0xffffffff},
313};
314
Jes Sorensen36c32582016-02-29 17:04:14 -0500315static struct rtl8xxxu_reg32val rtl8723b_phy_1t_init_table[] = {
316 {0x800, 0x80040000}, {0x804, 0x00000003},
317 {0x808, 0x0000fc00}, {0x80c, 0x0000000a},
318 {0x810, 0x10001331}, {0x814, 0x020c3d10},
319 {0x818, 0x02200385}, {0x81c, 0x00000000},
320 {0x820, 0x01000100}, {0x824, 0x00190204},
321 {0x828, 0x00000000}, {0x82c, 0x00000000},
322 {0x830, 0x00000000}, {0x834, 0x00000000},
323 {0x838, 0x00000000}, {0x83c, 0x00000000},
324 {0x840, 0x00010000}, {0x844, 0x00000000},
325 {0x848, 0x00000000}, {0x84c, 0x00000000},
326 {0x850, 0x00000000}, {0x854, 0x00000000},
327 {0x858, 0x569a11a9}, {0x85c, 0x01000014},
328 {0x860, 0x66f60110}, {0x864, 0x061f0649},
329 {0x868, 0x00000000}, {0x86c, 0x27272700},
330 {0x870, 0x07000760}, {0x874, 0x25004000},
331 {0x878, 0x00000808}, {0x87c, 0x00000000},
332 {0x880, 0xb0000c1c}, {0x884, 0x00000001},
333 {0x888, 0x00000000}, {0x88c, 0xccc000c0},
334 {0x890, 0x00000800}, {0x894, 0xfffffffe},
335 {0x898, 0x40302010}, {0x89c, 0x00706050},
336 {0x900, 0x00000000}, {0x904, 0x00000023},
337 {0x908, 0x00000000}, {0x90c, 0x81121111},
338 {0x910, 0x00000002}, {0x914, 0x00000201},
339 {0xa00, 0x00d047c8}, {0xa04, 0x80ff800c},
340 {0xa08, 0x8c838300}, {0xa0c, 0x2e7f120f},
341 {0xa10, 0x9500bb78}, {0xa14, 0x1114d028},
342 {0xa18, 0x00881117}, {0xa1c, 0x89140f00},
343 {0xa20, 0x1a1b0000}, {0xa24, 0x090e1317},
344 {0xa28, 0x00000204}, {0xa2c, 0x00d30000},
345 {0xa70, 0x101fbf00}, {0xa74, 0x00000007},
346 {0xa78, 0x00000900}, {0xa7c, 0x225b0606},
347 {0xa80, 0x21806490}, {0xb2c, 0x00000000},
348 {0xc00, 0x48071d40}, {0xc04, 0x03a05611},
349 {0xc08, 0x000000e4}, {0xc0c, 0x6c6c6c6c},
350 {0xc10, 0x08800000}, {0xc14, 0x40000100},
351 {0xc18, 0x08800000}, {0xc1c, 0x40000100},
352 {0xc20, 0x00000000}, {0xc24, 0x00000000},
353 {0xc28, 0x00000000}, {0xc2c, 0x00000000},
354 {0xc30, 0x69e9ac44}, {0xc34, 0x469652af},
355 {0xc38, 0x49795994}, {0xc3c, 0x0a97971c},
356 {0xc40, 0x1f7c403f}, {0xc44, 0x000100b7},
357 {0xc48, 0xec020107}, {0xc4c, 0x007f037f},
358 {0xc50, 0x69553420}, {0xc54, 0x43bc0094},
359 {0xc58, 0x00013149}, {0xc5c, 0x00250492},
360 {0xc60, 0x00000000}, {0xc64, 0x7112848b},
361 {0xc68, 0x47c00bff}, {0xc6c, 0x00000036},
362 {0xc70, 0x2c7f000d}, {0xc74, 0x020610db},
363 {0xc78, 0x0000001f}, {0xc7c, 0x00b91612},
364 {0xc80, 0x390000e4}, {0xc84, 0x20f60000},
365 {0xc88, 0x40000100}, {0xc8c, 0x20200000},
366 {0xc90, 0x00020e1a}, {0xc94, 0x00000000},
367 {0xc98, 0x00020e1a}, {0xc9c, 0x00007f7f},
368 {0xca0, 0x00000000}, {0xca4, 0x000300a0},
369 {0xca8, 0x00000000}, {0xcac, 0x00000000},
370 {0xcb0, 0x00000000}, {0xcb4, 0x00000000},
371 {0xcb8, 0x00000000}, {0xcbc, 0x28000000},
372 {0xcc0, 0x00000000}, {0xcc4, 0x00000000},
373 {0xcc8, 0x00000000}, {0xccc, 0x00000000},
374 {0xcd0, 0x00000000}, {0xcd4, 0x00000000},
375 {0xcd8, 0x64b22427}, {0xcdc, 0x00766932},
376 {0xce0, 0x00222222}, {0xce4, 0x00000000},
377 {0xce8, 0x37644302}, {0xcec, 0x2f97d40c},
378 {0xd00, 0x00000740}, {0xd04, 0x40020401},
379 {0xd08, 0x0000907f}, {0xd0c, 0x20010201},
380 {0xd10, 0xa0633333}, {0xd14, 0x3333bc53},
381 {0xd18, 0x7a8f5b6f}, {0xd2c, 0xcc979975},
382 {0xd30, 0x00000000}, {0xd34, 0x80608000},
383 {0xd38, 0x00000000}, {0xd3c, 0x00127353},
384 {0xd40, 0x00000000}, {0xd44, 0x00000000},
385 {0xd48, 0x00000000}, {0xd4c, 0x00000000},
386 {0xd50, 0x6437140a}, {0xd54, 0x00000000},
387 {0xd58, 0x00000282}, {0xd5c, 0x30032064},
388 {0xd60, 0x4653de68}, {0xd64, 0x04518a3c},
389 {0xd68, 0x00002101}, {0xd6c, 0x2a201c16},
390 {0xd70, 0x1812362e}, {0xd74, 0x322c2220},
391 {0xd78, 0x000e3c24}, {0xe00, 0x2d2d2d2d},
392 {0xe04, 0x2d2d2d2d}, {0xe08, 0x0390272d},
393 {0xe10, 0x2d2d2d2d}, {0xe14, 0x2d2d2d2d},
394 {0xe18, 0x2d2d2d2d}, {0xe1c, 0x2d2d2d2d},
395 {0xe28, 0x00000000}, {0xe30, 0x1000dc1f},
396 {0xe34, 0x10008c1f}, {0xe38, 0x02140102},
397 {0xe3c, 0x681604c2}, {0xe40, 0x01007c00},
398 {0xe44, 0x01004800}, {0xe48, 0xfb000000},
399 {0xe4c, 0x000028d1}, {0xe50, 0x1000dc1f},
400 {0xe54, 0x10008c1f}, {0xe58, 0x02140102},
401 {0xe5c, 0x28160d05}, {0xe60, 0x00000008},
402 {0xe68, 0x001b2556}, {0xe6c, 0x00c00096},
403 {0xe70, 0x00c00096}, {0xe74, 0x01000056},
404 {0xe78, 0x01000014}, {0xe7c, 0x01000056},
405 {0xe80, 0x01000014}, {0xe84, 0x00c00096},
406 {0xe88, 0x01000056}, {0xe8c, 0x00c00096},
407 {0xed0, 0x00c00096}, {0xed4, 0x00c00096},
408 {0xed8, 0x00c00096}, {0xedc, 0x000000d6},
409 {0xee0, 0x000000d6}, {0xeec, 0x01c00016},
410 {0xf14, 0x00000003}, {0xf4c, 0x00000000},
411 {0xf00, 0x00000300},
412 {0x820, 0x01000100}, {0x800, 0x83040000},
413 {0xffff, 0xffffffff},
414};
415
Jes Sorensen26f1fad2015-10-14 20:44:51 -0400416static struct rtl8xxxu_reg32val rtl8192cu_phy_2t_init_table[] = {
417 {0x024, 0x0011800f}, {0x028, 0x00ffdb83},
418 {0x800, 0x80040002}, {0x804, 0x00000003},
419 {0x808, 0x0000fc00}, {0x80c, 0x0000000a},
420 {0x810, 0x10000330}, {0x814, 0x020c3d10},
421 {0x818, 0x02200385}, {0x81c, 0x00000000},
422 {0x820, 0x01000100}, {0x824, 0x00390004},
423 {0x828, 0x01000100}, {0x82c, 0x00390004},
424 {0x830, 0x27272727}, {0x834, 0x27272727},
425 {0x838, 0x27272727}, {0x83c, 0x27272727},
426 {0x840, 0x00010000}, {0x844, 0x00010000},
427 {0x848, 0x27272727}, {0x84c, 0x27272727},
428 {0x850, 0x00000000}, {0x854, 0x00000000},
429 {0x858, 0x569a569a}, {0x85c, 0x0c1b25a4},
430 {0x860, 0x66e60230}, {0x864, 0x061f0130},
431 {0x868, 0x27272727}, {0x86c, 0x2b2b2b27},
432 {0x870, 0x07000700}, {0x874, 0x22184000},
433 {0x878, 0x08080808}, {0x87c, 0x00000000},
434 {0x880, 0xc0083070}, {0x884, 0x000004d5},
435 {0x888, 0x00000000}, {0x88c, 0xcc0000c0},
436 {0x890, 0x00000800}, {0x894, 0xfffffffe},
437 {0x898, 0x40302010}, {0x89c, 0x00706050},
438 {0x900, 0x00000000}, {0x904, 0x00000023},
439 {0x908, 0x00000000}, {0x90c, 0x81121313},
440 {0xa00, 0x00d047c8}, {0xa04, 0x80ff000c},
441 {0xa08, 0x8c838300}, {0xa0c, 0x2e68120f},
442 {0xa10, 0x9500bb78}, {0xa14, 0x11144028},
443 {0xa18, 0x00881117}, {0xa1c, 0x89140f00},
444 {0xa20, 0x1a1b0000}, {0xa24, 0x090e1317},
445 {0xa28, 0x00000204}, {0xa2c, 0x00d30000},
446 {0xa70, 0x101fbf00}, {0xa74, 0x00000007},
447 {0xc00, 0x48071d40}, {0xc04, 0x03a05633},
448 {0xc08, 0x000000e4}, {0xc0c, 0x6c6c6c6c},
449 {0xc10, 0x08800000}, {0xc14, 0x40000100},
450 {0xc18, 0x08800000}, {0xc1c, 0x40000100},
451 {0xc20, 0x00000000}, {0xc24, 0x00000000},
452 {0xc28, 0x00000000}, {0xc2c, 0x00000000},
453 {0xc30, 0x69e9ac44}, {0xc34, 0x469652cf},
454 {0xc38, 0x49795994}, {0xc3c, 0x0a97971c},
455 {0xc40, 0x1f7c403f}, {0xc44, 0x000100b7},
456 {0xc48, 0xec020107}, {0xc4c, 0x007f037f},
457 {0xc50, 0x69543420}, {0xc54, 0x43bc0094},
458 {0xc58, 0x69543420}, {0xc5c, 0x433c0094},
459 {0xc60, 0x00000000}, {0xc64, 0x5116848b},
460 {0xc68, 0x47c00bff}, {0xc6c, 0x00000036},
461 {0xc70, 0x2c7f000d}, {0xc74, 0x2186115b},
462 {0xc78, 0x0000001f}, {0xc7c, 0x00b99612},
463 {0xc80, 0x40000100}, {0xc84, 0x20f60000},
464 {0xc88, 0x40000100}, {0xc8c, 0xa0e40000},
465 {0xc90, 0x00121820}, {0xc94, 0x00000000},
466 {0xc98, 0x00121820}, {0xc9c, 0x00007f7f},
467 {0xca0, 0x00000000}, {0xca4, 0x00000080},
468 {0xca8, 0x00000000}, {0xcac, 0x00000000},
469 {0xcb0, 0x00000000}, {0xcb4, 0x00000000},
470 {0xcb8, 0x00000000}, {0xcbc, 0x28000000},
471 {0xcc0, 0x00000000}, {0xcc4, 0x00000000},
472 {0xcc8, 0x00000000}, {0xccc, 0x00000000},
473 {0xcd0, 0x00000000}, {0xcd4, 0x00000000},
474 {0xcd8, 0x64b22427}, {0xcdc, 0x00766932},
475 {0xce0, 0x00222222}, {0xce4, 0x00000000},
476 {0xce8, 0x37644302}, {0xcec, 0x2f97d40c},
477 {0xd00, 0x00080740}, {0xd04, 0x00020403},
478 {0xd08, 0x0000907f}, {0xd0c, 0x20010201},
479 {0xd10, 0xa0633333}, {0xd14, 0x3333bc43},
480 {0xd18, 0x7a8f5b6b}, {0xd2c, 0xcc979975},
481 {0xd30, 0x00000000}, {0xd34, 0x80608000},
482 {0xd38, 0x00000000}, {0xd3c, 0x00027293},
483 {0xd40, 0x00000000}, {0xd44, 0x00000000},
484 {0xd48, 0x00000000}, {0xd4c, 0x00000000},
485 {0xd50, 0x6437140a}, {0xd54, 0x00000000},
486 {0xd58, 0x00000000}, {0xd5c, 0x30032064},
487 {0xd60, 0x4653de68}, {0xd64, 0x04518a3c},
488 {0xd68, 0x00002101}, {0xd6c, 0x2a201c16},
489 {0xd70, 0x1812362e}, {0xd74, 0x322c2220},
490 {0xd78, 0x000e3c24}, {0xe00, 0x2a2a2a2a},
491 {0xe04, 0x2a2a2a2a}, {0xe08, 0x03902a2a},
492 {0xe10, 0x2a2a2a2a}, {0xe14, 0x2a2a2a2a},
493 {0xe18, 0x2a2a2a2a}, {0xe1c, 0x2a2a2a2a},
494 {0xe28, 0x00000000}, {0xe30, 0x1000dc1f},
495 {0xe34, 0x10008c1f}, {0xe38, 0x02140102},
496 {0xe3c, 0x681604c2}, {0xe40, 0x01007c00},
497 {0xe44, 0x01004800}, {0xe48, 0xfb000000},
498 {0xe4c, 0x000028d1}, {0xe50, 0x1000dc1f},
499 {0xe54, 0x10008c1f}, {0xe58, 0x02140102},
500 {0xe5c, 0x28160d05}, {0xe60, 0x00000010},
501 {0xe68, 0x001b25a4}, {0xe6c, 0x63db25a4},
502 {0xe70, 0x63db25a4}, {0xe74, 0x0c1b25a4},
503 {0xe78, 0x0c1b25a4}, {0xe7c, 0x0c1b25a4},
504 {0xe80, 0x0c1b25a4}, {0xe84, 0x63db25a4},
505 {0xe88, 0x0c1b25a4}, {0xe8c, 0x63db25a4},
506 {0xed0, 0x63db25a4}, {0xed4, 0x63db25a4},
507 {0xed8, 0x63db25a4}, {0xedc, 0x001b25a4},
508 {0xee0, 0x001b25a4}, {0xeec, 0x6fdb25a4},
509 {0xf14, 0x00000003}, {0xf4c, 0x00000000},
510 {0xf00, 0x00000300},
511 {0xffff, 0xffffffff},
512};
513
514static struct rtl8xxxu_reg32val rtl8188ru_phy_1t_highpa_table[] = {
515 {0x024, 0x0011800f}, {0x028, 0x00ffdb83},
516 {0x040, 0x000c0004}, {0x800, 0x80040000},
517 {0x804, 0x00000001}, {0x808, 0x0000fc00},
518 {0x80c, 0x0000000a}, {0x810, 0x10005388},
519 {0x814, 0x020c3d10}, {0x818, 0x02200385},
520 {0x81c, 0x00000000}, {0x820, 0x01000100},
521 {0x824, 0x00390204}, {0x828, 0x00000000},
522 {0x82c, 0x00000000}, {0x830, 0x00000000},
523 {0x834, 0x00000000}, {0x838, 0x00000000},
524 {0x83c, 0x00000000}, {0x840, 0x00010000},
525 {0x844, 0x00000000}, {0x848, 0x00000000},
526 {0x84c, 0x00000000}, {0x850, 0x00000000},
527 {0x854, 0x00000000}, {0x858, 0x569a569a},
528 {0x85c, 0x001b25a4}, {0x860, 0x66e60230},
529 {0x864, 0x061f0130}, {0x868, 0x00000000},
530 {0x86c, 0x20202000}, {0x870, 0x03000300},
531 {0x874, 0x22004000}, {0x878, 0x00000808},
532 {0x87c, 0x00ffc3f1}, {0x880, 0xc0083070},
533 {0x884, 0x000004d5}, {0x888, 0x00000000},
534 {0x88c, 0xccc000c0}, {0x890, 0x00000800},
535 {0x894, 0xfffffffe}, {0x898, 0x40302010},
536 {0x89c, 0x00706050}, {0x900, 0x00000000},
537 {0x904, 0x00000023}, {0x908, 0x00000000},
538 {0x90c, 0x81121111}, {0xa00, 0x00d047c8},
539 {0xa04, 0x80ff000c}, {0xa08, 0x8c838300},
540 {0xa0c, 0x2e68120f}, {0xa10, 0x9500bb78},
541 {0xa14, 0x11144028}, {0xa18, 0x00881117},
542 {0xa1c, 0x89140f00}, {0xa20, 0x15160000},
543 {0xa24, 0x070b0f12}, {0xa28, 0x00000104},
544 {0xa2c, 0x00d30000}, {0xa70, 0x101fbf00},
545 {0xa74, 0x00000007}, {0xc00, 0x48071d40},
546 {0xc04, 0x03a05611}, {0xc08, 0x000000e4},
547 {0xc0c, 0x6c6c6c6c}, {0xc10, 0x08800000},
548 {0xc14, 0x40000100}, {0xc18, 0x08800000},
549 {0xc1c, 0x40000100}, {0xc20, 0x00000000},
550 {0xc24, 0x00000000}, {0xc28, 0x00000000},
551 {0xc2c, 0x00000000}, {0xc30, 0x69e9ac44},
552 {0xc34, 0x469652cf}, {0xc38, 0x49795994},
553 {0xc3c, 0x0a97971c}, {0xc40, 0x1f7c403f},
554 {0xc44, 0x000100b7}, {0xc48, 0xec020107},
555 {0xc4c, 0x007f037f}, {0xc50, 0x6954342e},
556 {0xc54, 0x43bc0094}, {0xc58, 0x6954342f},
557 {0xc5c, 0x433c0094}, {0xc60, 0x00000000},
558 {0xc64, 0x5116848b}, {0xc68, 0x47c00bff},
559 {0xc6c, 0x00000036}, {0xc70, 0x2c46000d},
560 {0xc74, 0x018610db}, {0xc78, 0x0000001f},
561 {0xc7c, 0x00b91612}, {0xc80, 0x24000090},
562 {0xc84, 0x20f60000}, {0xc88, 0x24000090},
563 {0xc8c, 0x20200000}, {0xc90, 0x00121820},
564 {0xc94, 0x00000000}, {0xc98, 0x00121820},
565 {0xc9c, 0x00007f7f}, {0xca0, 0x00000000},
566 {0xca4, 0x00000080}, {0xca8, 0x00000000},
567 {0xcac, 0x00000000}, {0xcb0, 0x00000000},
568 {0xcb4, 0x00000000}, {0xcb8, 0x00000000},
569 {0xcbc, 0x28000000}, {0xcc0, 0x00000000},
570 {0xcc4, 0x00000000}, {0xcc8, 0x00000000},
571 {0xccc, 0x00000000}, {0xcd0, 0x00000000},
572 {0xcd4, 0x00000000}, {0xcd8, 0x64b22427},
573 {0xcdc, 0x00766932}, {0xce0, 0x00222222},
574 {0xce4, 0x00000000}, {0xce8, 0x37644302},
575 {0xcec, 0x2f97d40c}, {0xd00, 0x00080740},
576 {0xd04, 0x00020401}, {0xd08, 0x0000907f},
577 {0xd0c, 0x20010201}, {0xd10, 0xa0633333},
578 {0xd14, 0x3333bc43}, {0xd18, 0x7a8f5b6b},
579 {0xd2c, 0xcc979975}, {0xd30, 0x00000000},
580 {0xd34, 0x80608000}, {0xd38, 0x00000000},
581 {0xd3c, 0x00027293}, {0xd40, 0x00000000},
582 {0xd44, 0x00000000}, {0xd48, 0x00000000},
583 {0xd4c, 0x00000000}, {0xd50, 0x6437140a},
584 {0xd54, 0x00000000}, {0xd58, 0x00000000},
585 {0xd5c, 0x30032064}, {0xd60, 0x4653de68},
586 {0xd64, 0x04518a3c}, {0xd68, 0x00002101},
587 {0xd6c, 0x2a201c16}, {0xd70, 0x1812362e},
588 {0xd74, 0x322c2220}, {0xd78, 0x000e3c24},
589 {0xe00, 0x24242424}, {0xe04, 0x24242424},
590 {0xe08, 0x03902024}, {0xe10, 0x24242424},
591 {0xe14, 0x24242424}, {0xe18, 0x24242424},
592 {0xe1c, 0x24242424}, {0xe28, 0x00000000},
593 {0xe30, 0x1000dc1f}, {0xe34, 0x10008c1f},
594 {0xe38, 0x02140102}, {0xe3c, 0x681604c2},
595 {0xe40, 0x01007c00}, {0xe44, 0x01004800},
596 {0xe48, 0xfb000000}, {0xe4c, 0x000028d1},
597 {0xe50, 0x1000dc1f}, {0xe54, 0x10008c1f},
598 {0xe58, 0x02140102}, {0xe5c, 0x28160d05},
599 {0xe60, 0x00000008}, {0xe68, 0x001b25a4},
600 {0xe6c, 0x631b25a0}, {0xe70, 0x631b25a0},
601 {0xe74, 0x081b25a0}, {0xe78, 0x081b25a0},
602 {0xe7c, 0x081b25a0}, {0xe80, 0x081b25a0},
603 {0xe84, 0x631b25a0}, {0xe88, 0x081b25a0},
604 {0xe8c, 0x631b25a0}, {0xed0, 0x631b25a0},
605 {0xed4, 0x631b25a0}, {0xed8, 0x631b25a0},
606 {0xedc, 0x001b25a0}, {0xee0, 0x001b25a0},
607 {0xeec, 0x6b1b25a0}, {0xee8, 0x31555448},
608 {0xf14, 0x00000003}, {0xf4c, 0x00000000},
609 {0xf00, 0x00000300},
610 {0xffff, 0xffffffff},
611};
612
Jes Sorensenae14c5d2016-04-07 14:19:21 -0400613static struct rtl8xxxu_reg32val rtl8192eu_phy_init_table[] = {
614 {0x800, 0x80040000}, {0x804, 0x00000003},
615 {0x808, 0x0000fc00}, {0x80c, 0x0000000a},
616 {0x810, 0x10001331}, {0x814, 0x020c3d10},
617 {0x818, 0x02220385}, {0x81c, 0x00000000},
618 {0x820, 0x01000100}, {0x824, 0x00390204},
619 {0x828, 0x01000100}, {0x82c, 0x00390204},
620 {0x830, 0x32323232}, {0x834, 0x30303030},
621 {0x838, 0x30303030}, {0x83c, 0x30303030},
622 {0x840, 0x00010000}, {0x844, 0x00010000},
623 {0x848, 0x28282828}, {0x84c, 0x28282828},
624 {0x850, 0x00000000}, {0x854, 0x00000000},
625 {0x858, 0x009a009a}, {0x85c, 0x01000014},
626 {0x860, 0x66f60000}, {0x864, 0x061f0000},
627 {0x868, 0x30303030}, {0x86c, 0x30303030},
628 {0x870, 0x00000000}, {0x874, 0x55004200},
629 {0x878, 0x08080808}, {0x87c, 0x00000000},
630 {0x880, 0xb0000c1c}, {0x884, 0x00000001},
631 {0x888, 0x00000000}, {0x88c, 0xcc0000c0},
632 {0x890, 0x00000800}, {0x894, 0xfffffffe},
633 {0x898, 0x40302010}, {0x900, 0x00000000},
634 {0x904, 0x00000023}, {0x908, 0x00000000},
635 {0x90c, 0x81121313}, {0x910, 0x806c0001},
636 {0x914, 0x00000001}, {0x918, 0x00000000},
637 {0x91c, 0x00010000}, {0x924, 0x00000001},
638 {0x928, 0x00000000}, {0x92c, 0x00000000},
639 {0x930, 0x00000000}, {0x934, 0x00000000},
640 {0x938, 0x00000000}, {0x93c, 0x00000000},
641 {0x940, 0x00000000}, {0x944, 0x00000000},
642 {0x94c, 0x00000008}, {0xa00, 0x00d0c7c8},
643 {0xa04, 0x81ff000c}, {0xa08, 0x8c838300},
644 {0xa0c, 0x2e68120f}, {0xa10, 0x95009b78},
645 {0xa14, 0x1114d028}, {0xa18, 0x00881117},
646 {0xa1c, 0x89140f00}, {0xa20, 0x1a1b0000},
647 {0xa24, 0x090e1317}, {0xa28, 0x00000204},
648 {0xa2c, 0x00d30000}, {0xa70, 0x101fff00},
649 {0xa74, 0x00000007}, {0xa78, 0x00000900},
650 {0xa7c, 0x225b0606}, {0xa80, 0x218075b1},
651 {0xb38, 0x00000000}, {0xc00, 0x48071d40},
652 {0xc04, 0x03a05633}, {0xc08, 0x000000e4},
653 {0xc0c, 0x6c6c6c6c}, {0xc10, 0x08800000},
654 {0xc14, 0x40000100}, {0xc18, 0x08800000},
655 {0xc1c, 0x40000100}, {0xc20, 0x00000000},
656 {0xc24, 0x00000000}, {0xc28, 0x00000000},
657 {0xc2c, 0x00000000}, {0xc30, 0x69e9ac47},
658 {0xc34, 0x469652af}, {0xc38, 0x49795994},
659 {0xc3c, 0x0a97971c}, {0xc40, 0x1f7c403f},
660 {0xc44, 0x000100b7}, {0xc48, 0xec020107},
661 {0xc4c, 0x007f037f},
662#ifdef EXT_PA_8192EU
663 /* External PA or external LNA */
664 {0xc50, 0x00340220},
665#else
666 {0xc50, 0x00340020},
667#endif
668 {0xc54, 0x0080801f},
669#ifdef EXT_PA_8192EU
670 /* External PA or external LNA */
671 {0xc58, 0x00000220},
672#else
673 {0xc58, 0x00000020},
674#endif
675 {0xc5c, 0x00248492}, {0xc60, 0x00000000},
676 {0xc64, 0x7112848b}, {0xc68, 0x47c00bff},
677 {0xc6c, 0x00000036}, {0xc70, 0x00000600},
678 {0xc74, 0x02013169}, {0xc78, 0x0000001f},
679 {0xc7c, 0x00b91612},
680#ifdef EXT_PA_8192EU
681 /* External PA or external LNA */
682 {0xc80, 0x2d4000b5},
683#else
684 {0xc80, 0x40000100},
685#endif
686 {0xc84, 0x21f60000},
687#ifdef EXT_PA_8192EU
688 /* External PA or external LNA */
689 {0xc88, 0x2d4000b5},
690#else
691 {0xc88, 0x40000100},
692#endif
693 {0xc8c, 0xa0e40000}, {0xc90, 0x00121820},
694 {0xc94, 0x00000000}, {0xc98, 0x00121820},
695 {0xc9c, 0x00007f7f}, {0xca0, 0x00000000},
696 {0xca4, 0x000300a0}, {0xca8, 0x00000000},
697 {0xcac, 0x00000000}, {0xcb0, 0x00000000},
698 {0xcb4, 0x00000000}, {0xcb8, 0x00000000},
699 {0xcbc, 0x28000000}, {0xcc0, 0x00000000},
700 {0xcc4, 0x00000000}, {0xcc8, 0x00000000},
701 {0xccc, 0x00000000}, {0xcd0, 0x00000000},
702 {0xcd4, 0x00000000}, {0xcd8, 0x64b22427},
703 {0xcdc, 0x00766932}, {0xce0, 0x00222222},
704 {0xce4, 0x00040000}, {0xce8, 0x77644302},
705 {0xcec, 0x2f97d40c}, {0xd00, 0x00080740},
706 {0xd04, 0x00020403}, {0xd08, 0x0000907f},
707 {0xd0c, 0x20010201}, {0xd10, 0xa0633333},
708 {0xd14, 0x3333bc43}, {0xd18, 0x7a8f5b6b},
709 {0xd1c, 0x0000007f}, {0xd2c, 0xcc979975},
710 {0xd30, 0x00000000}, {0xd34, 0x80608000},
711 {0xd38, 0x00000000}, {0xd3c, 0x00127353},
712 {0xd40, 0x00000000}, {0xd44, 0x00000000},
713 {0xd48, 0x00000000}, {0xd4c, 0x00000000},
714 {0xd50, 0x6437140a}, {0xd54, 0x00000000},
715 {0xd58, 0x00000282}, {0xd5c, 0x30032064},
716 {0xd60, 0x4653de68}, {0xd64, 0x04518a3c},
717 {0xd68, 0x00002101}, {0xd6c, 0x2a201c16},
718 {0xd70, 0x1812362e}, {0xd74, 0x322c2220},
719 {0xd78, 0x000e3c24}, {0xd80, 0x01081008},
720 {0xd84, 0x00000800}, {0xd88, 0xf0b50000},
721 {0xe00, 0x30303030}, {0xe04, 0x30303030},
722 {0xe08, 0x03903030}, {0xe10, 0x30303030},
723 {0xe14, 0x30303030}, {0xe18, 0x30303030},
724 {0xe1c, 0x30303030}, {0xe28, 0x00000000},
725 {0xe30, 0x1000dc1f}, {0xe34, 0x10008c1f},
726 {0xe38, 0x02140102}, {0xe3c, 0x681604c2},
727 {0xe40, 0x01007c00}, {0xe44, 0x01004800},
728 {0xe48, 0xfb000000}, {0xe4c, 0x000028d1},
729 {0xe50, 0x1000dc1f}, {0xe54, 0x10008c1f},
730 {0xe58, 0x02140102}, {0xe5c, 0x28160d05},
731 {0xe60, 0x00000008}, {0xe68, 0x0fc05656},
732 {0xe6c, 0x03c09696}, {0xe70, 0x03c09696},
733 {0xe74, 0x0c005656}, {0xe78, 0x0c005656},
734 {0xe7c, 0x0c005656}, {0xe80, 0x0c005656},
735 {0xe84, 0x03c09696}, {0xe88, 0x0c005656},
736 {0xe8c, 0x03c09696}, {0xed0, 0x03c09696},
737 {0xed4, 0x03c09696}, {0xed8, 0x03c09696},
738 {0xedc, 0x0000d6d6}, {0xee0, 0x0000d6d6},
739 {0xeec, 0x0fc01616}, {0xee4, 0xb0000c1c},
740 {0xee8, 0x00000001}, {0xf14, 0x00000003},
741 {0xf4c, 0x00000000}, {0xf00, 0x00000300},
742 {0xffff, 0xffffffff},
743};
744
Jes Sorensen26f1fad2015-10-14 20:44:51 -0400745static struct rtl8xxxu_reg32val rtl8xxx_agc_standard_table[] = {
746 {0xc78, 0x7b000001}, {0xc78, 0x7b010001},
747 {0xc78, 0x7b020001}, {0xc78, 0x7b030001},
748 {0xc78, 0x7b040001}, {0xc78, 0x7b050001},
749 {0xc78, 0x7a060001}, {0xc78, 0x79070001},
750 {0xc78, 0x78080001}, {0xc78, 0x77090001},
751 {0xc78, 0x760a0001}, {0xc78, 0x750b0001},
752 {0xc78, 0x740c0001}, {0xc78, 0x730d0001},
753 {0xc78, 0x720e0001}, {0xc78, 0x710f0001},
754 {0xc78, 0x70100001}, {0xc78, 0x6f110001},
755 {0xc78, 0x6e120001}, {0xc78, 0x6d130001},
756 {0xc78, 0x6c140001}, {0xc78, 0x6b150001},
757 {0xc78, 0x6a160001}, {0xc78, 0x69170001},
758 {0xc78, 0x68180001}, {0xc78, 0x67190001},
759 {0xc78, 0x661a0001}, {0xc78, 0x651b0001},
760 {0xc78, 0x641c0001}, {0xc78, 0x631d0001},
761 {0xc78, 0x621e0001}, {0xc78, 0x611f0001},
762 {0xc78, 0x60200001}, {0xc78, 0x49210001},
763 {0xc78, 0x48220001}, {0xc78, 0x47230001},
764 {0xc78, 0x46240001}, {0xc78, 0x45250001},
765 {0xc78, 0x44260001}, {0xc78, 0x43270001},
766 {0xc78, 0x42280001}, {0xc78, 0x41290001},
767 {0xc78, 0x402a0001}, {0xc78, 0x262b0001},
768 {0xc78, 0x252c0001}, {0xc78, 0x242d0001},
769 {0xc78, 0x232e0001}, {0xc78, 0x222f0001},
770 {0xc78, 0x21300001}, {0xc78, 0x20310001},
771 {0xc78, 0x06320001}, {0xc78, 0x05330001},
772 {0xc78, 0x04340001}, {0xc78, 0x03350001},
773 {0xc78, 0x02360001}, {0xc78, 0x01370001},
774 {0xc78, 0x00380001}, {0xc78, 0x00390001},
775 {0xc78, 0x003a0001}, {0xc78, 0x003b0001},
776 {0xc78, 0x003c0001}, {0xc78, 0x003d0001},
777 {0xc78, 0x003e0001}, {0xc78, 0x003f0001},
778 {0xc78, 0x7b400001}, {0xc78, 0x7b410001},
779 {0xc78, 0x7b420001}, {0xc78, 0x7b430001},
780 {0xc78, 0x7b440001}, {0xc78, 0x7b450001},
781 {0xc78, 0x7a460001}, {0xc78, 0x79470001},
782 {0xc78, 0x78480001}, {0xc78, 0x77490001},
783 {0xc78, 0x764a0001}, {0xc78, 0x754b0001},
784 {0xc78, 0x744c0001}, {0xc78, 0x734d0001},
785 {0xc78, 0x724e0001}, {0xc78, 0x714f0001},
786 {0xc78, 0x70500001}, {0xc78, 0x6f510001},
787 {0xc78, 0x6e520001}, {0xc78, 0x6d530001},
788 {0xc78, 0x6c540001}, {0xc78, 0x6b550001},
789 {0xc78, 0x6a560001}, {0xc78, 0x69570001},
790 {0xc78, 0x68580001}, {0xc78, 0x67590001},
791 {0xc78, 0x665a0001}, {0xc78, 0x655b0001},
792 {0xc78, 0x645c0001}, {0xc78, 0x635d0001},
793 {0xc78, 0x625e0001}, {0xc78, 0x615f0001},
794 {0xc78, 0x60600001}, {0xc78, 0x49610001},
795 {0xc78, 0x48620001}, {0xc78, 0x47630001},
796 {0xc78, 0x46640001}, {0xc78, 0x45650001},
797 {0xc78, 0x44660001}, {0xc78, 0x43670001},
798 {0xc78, 0x42680001}, {0xc78, 0x41690001},
799 {0xc78, 0x406a0001}, {0xc78, 0x266b0001},
800 {0xc78, 0x256c0001}, {0xc78, 0x246d0001},
801 {0xc78, 0x236e0001}, {0xc78, 0x226f0001},
802 {0xc78, 0x21700001}, {0xc78, 0x20710001},
803 {0xc78, 0x06720001}, {0xc78, 0x05730001},
804 {0xc78, 0x04740001}, {0xc78, 0x03750001},
805 {0xc78, 0x02760001}, {0xc78, 0x01770001},
806 {0xc78, 0x00780001}, {0xc78, 0x00790001},
807 {0xc78, 0x007a0001}, {0xc78, 0x007b0001},
808 {0xc78, 0x007c0001}, {0xc78, 0x007d0001},
809 {0xc78, 0x007e0001}, {0xc78, 0x007f0001},
810 {0xc78, 0x3800001e}, {0xc78, 0x3801001e},
811 {0xc78, 0x3802001e}, {0xc78, 0x3803001e},
812 {0xc78, 0x3804001e}, {0xc78, 0x3805001e},
813 {0xc78, 0x3806001e}, {0xc78, 0x3807001e},
814 {0xc78, 0x3808001e}, {0xc78, 0x3c09001e},
815 {0xc78, 0x3e0a001e}, {0xc78, 0x400b001e},
816 {0xc78, 0x440c001e}, {0xc78, 0x480d001e},
817 {0xc78, 0x4c0e001e}, {0xc78, 0x500f001e},
818 {0xc78, 0x5210001e}, {0xc78, 0x5611001e},
819 {0xc78, 0x5a12001e}, {0xc78, 0x5e13001e},
820 {0xc78, 0x6014001e}, {0xc78, 0x6015001e},
821 {0xc78, 0x6016001e}, {0xc78, 0x6217001e},
822 {0xc78, 0x6218001e}, {0xc78, 0x6219001e},
823 {0xc78, 0x621a001e}, {0xc78, 0x621b001e},
824 {0xc78, 0x621c001e}, {0xc78, 0x621d001e},
825 {0xc78, 0x621e001e}, {0xc78, 0x621f001e},
826 {0xffff, 0xffffffff}
827};
828
829static struct rtl8xxxu_reg32val rtl8xxx_agc_highpa_table[] = {
830 {0xc78, 0x7b000001}, {0xc78, 0x7b010001},
831 {0xc78, 0x7b020001}, {0xc78, 0x7b030001},
832 {0xc78, 0x7b040001}, {0xc78, 0x7b050001},
833 {0xc78, 0x7b060001}, {0xc78, 0x7b070001},
834 {0xc78, 0x7b080001}, {0xc78, 0x7a090001},
835 {0xc78, 0x790a0001}, {0xc78, 0x780b0001},
836 {0xc78, 0x770c0001}, {0xc78, 0x760d0001},
837 {0xc78, 0x750e0001}, {0xc78, 0x740f0001},
838 {0xc78, 0x73100001}, {0xc78, 0x72110001},
839 {0xc78, 0x71120001}, {0xc78, 0x70130001},
840 {0xc78, 0x6f140001}, {0xc78, 0x6e150001},
841 {0xc78, 0x6d160001}, {0xc78, 0x6c170001},
842 {0xc78, 0x6b180001}, {0xc78, 0x6a190001},
843 {0xc78, 0x691a0001}, {0xc78, 0x681b0001},
844 {0xc78, 0x671c0001}, {0xc78, 0x661d0001},
845 {0xc78, 0x651e0001}, {0xc78, 0x641f0001},
846 {0xc78, 0x63200001}, {0xc78, 0x62210001},
847 {0xc78, 0x61220001}, {0xc78, 0x60230001},
848 {0xc78, 0x46240001}, {0xc78, 0x45250001},
849 {0xc78, 0x44260001}, {0xc78, 0x43270001},
850 {0xc78, 0x42280001}, {0xc78, 0x41290001},
851 {0xc78, 0x402a0001}, {0xc78, 0x262b0001},
852 {0xc78, 0x252c0001}, {0xc78, 0x242d0001},
853 {0xc78, 0x232e0001}, {0xc78, 0x222f0001},
854 {0xc78, 0x21300001}, {0xc78, 0x20310001},
855 {0xc78, 0x06320001}, {0xc78, 0x05330001},
856 {0xc78, 0x04340001}, {0xc78, 0x03350001},
857 {0xc78, 0x02360001}, {0xc78, 0x01370001},
858 {0xc78, 0x00380001}, {0xc78, 0x00390001},
859 {0xc78, 0x003a0001}, {0xc78, 0x003b0001},
860 {0xc78, 0x003c0001}, {0xc78, 0x003d0001},
861 {0xc78, 0x003e0001}, {0xc78, 0x003f0001},
862 {0xc78, 0x7b400001}, {0xc78, 0x7b410001},
863 {0xc78, 0x7b420001}, {0xc78, 0x7b430001},
864 {0xc78, 0x7b440001}, {0xc78, 0x7b450001},
865 {0xc78, 0x7b460001}, {0xc78, 0x7b470001},
866 {0xc78, 0x7b480001}, {0xc78, 0x7a490001},
867 {0xc78, 0x794a0001}, {0xc78, 0x784b0001},
868 {0xc78, 0x774c0001}, {0xc78, 0x764d0001},
869 {0xc78, 0x754e0001}, {0xc78, 0x744f0001},
870 {0xc78, 0x73500001}, {0xc78, 0x72510001},
871 {0xc78, 0x71520001}, {0xc78, 0x70530001},
872 {0xc78, 0x6f540001}, {0xc78, 0x6e550001},
873 {0xc78, 0x6d560001}, {0xc78, 0x6c570001},
874 {0xc78, 0x6b580001}, {0xc78, 0x6a590001},
875 {0xc78, 0x695a0001}, {0xc78, 0x685b0001},
876 {0xc78, 0x675c0001}, {0xc78, 0x665d0001},
877 {0xc78, 0x655e0001}, {0xc78, 0x645f0001},
878 {0xc78, 0x63600001}, {0xc78, 0x62610001},
879 {0xc78, 0x61620001}, {0xc78, 0x60630001},
880 {0xc78, 0x46640001}, {0xc78, 0x45650001},
881 {0xc78, 0x44660001}, {0xc78, 0x43670001},
882 {0xc78, 0x42680001}, {0xc78, 0x41690001},
883 {0xc78, 0x406a0001}, {0xc78, 0x266b0001},
884 {0xc78, 0x256c0001}, {0xc78, 0x246d0001},
885 {0xc78, 0x236e0001}, {0xc78, 0x226f0001},
886 {0xc78, 0x21700001}, {0xc78, 0x20710001},
887 {0xc78, 0x06720001}, {0xc78, 0x05730001},
888 {0xc78, 0x04740001}, {0xc78, 0x03750001},
889 {0xc78, 0x02760001}, {0xc78, 0x01770001},
890 {0xc78, 0x00780001}, {0xc78, 0x00790001},
891 {0xc78, 0x007a0001}, {0xc78, 0x007b0001},
892 {0xc78, 0x007c0001}, {0xc78, 0x007d0001},
893 {0xc78, 0x007e0001}, {0xc78, 0x007f0001},
894 {0xc78, 0x3800001e}, {0xc78, 0x3801001e},
895 {0xc78, 0x3802001e}, {0xc78, 0x3803001e},
896 {0xc78, 0x3804001e}, {0xc78, 0x3805001e},
897 {0xc78, 0x3806001e}, {0xc78, 0x3807001e},
898 {0xc78, 0x3808001e}, {0xc78, 0x3c09001e},
899 {0xc78, 0x3e0a001e}, {0xc78, 0x400b001e},
900 {0xc78, 0x440c001e}, {0xc78, 0x480d001e},
901 {0xc78, 0x4c0e001e}, {0xc78, 0x500f001e},
902 {0xc78, 0x5210001e}, {0xc78, 0x5611001e},
903 {0xc78, 0x5a12001e}, {0xc78, 0x5e13001e},
904 {0xc78, 0x6014001e}, {0xc78, 0x6015001e},
905 {0xc78, 0x6016001e}, {0xc78, 0x6217001e},
906 {0xc78, 0x6218001e}, {0xc78, 0x6219001e},
907 {0xc78, 0x621a001e}, {0xc78, 0x621b001e},
908 {0xc78, 0x621c001e}, {0xc78, 0x621d001e},
909 {0xc78, 0x621e001e}, {0xc78, 0x621f001e},
910 {0xffff, 0xffffffff}
911};
912
Jes Sorensenb9f498e2016-02-29 17:04:18 -0500913static struct rtl8xxxu_reg32val rtl8xxx_agc_8723bu_table[] = {
914 {0xc78, 0xfd000001}, {0xc78, 0xfc010001},
915 {0xc78, 0xfb020001}, {0xc78, 0xfa030001},
916 {0xc78, 0xf9040001}, {0xc78, 0xf8050001},
917 {0xc78, 0xf7060001}, {0xc78, 0xf6070001},
918 {0xc78, 0xf5080001}, {0xc78, 0xf4090001},
919 {0xc78, 0xf30a0001}, {0xc78, 0xf20b0001},
920 {0xc78, 0xf10c0001}, {0xc78, 0xf00d0001},
921 {0xc78, 0xef0e0001}, {0xc78, 0xee0f0001},
922 {0xc78, 0xed100001}, {0xc78, 0xec110001},
923 {0xc78, 0xeb120001}, {0xc78, 0xea130001},
924 {0xc78, 0xe9140001}, {0xc78, 0xe8150001},
925 {0xc78, 0xe7160001}, {0xc78, 0xe6170001},
926 {0xc78, 0xe5180001}, {0xc78, 0xe4190001},
927 {0xc78, 0xe31a0001}, {0xc78, 0xa51b0001},
928 {0xc78, 0xa41c0001}, {0xc78, 0xa31d0001},
929 {0xc78, 0x671e0001}, {0xc78, 0x661f0001},
930 {0xc78, 0x65200001}, {0xc78, 0x64210001},
931 {0xc78, 0x63220001}, {0xc78, 0x4a230001},
932 {0xc78, 0x49240001}, {0xc78, 0x48250001},
933 {0xc78, 0x47260001}, {0xc78, 0x46270001},
934 {0xc78, 0x45280001}, {0xc78, 0x44290001},
935 {0xc78, 0x432a0001}, {0xc78, 0x422b0001},
936 {0xc78, 0x292c0001}, {0xc78, 0x282d0001},
937 {0xc78, 0x272e0001}, {0xc78, 0x262f0001},
938 {0xc78, 0x0a300001}, {0xc78, 0x09310001},
939 {0xc78, 0x08320001}, {0xc78, 0x07330001},
940 {0xc78, 0x06340001}, {0xc78, 0x05350001},
941 {0xc78, 0x04360001}, {0xc78, 0x03370001},
942 {0xc78, 0x02380001}, {0xc78, 0x01390001},
943 {0xc78, 0x013a0001}, {0xc78, 0x013b0001},
944 {0xc78, 0x013c0001}, {0xc78, 0x013d0001},
945 {0xc78, 0x013e0001}, {0xc78, 0x013f0001},
946 {0xc78, 0xfc400001}, {0xc78, 0xfb410001},
947 {0xc78, 0xfa420001}, {0xc78, 0xf9430001},
948 {0xc78, 0xf8440001}, {0xc78, 0xf7450001},
949 {0xc78, 0xf6460001}, {0xc78, 0xf5470001},
950 {0xc78, 0xf4480001}, {0xc78, 0xf3490001},
951 {0xc78, 0xf24a0001}, {0xc78, 0xf14b0001},
952 {0xc78, 0xf04c0001}, {0xc78, 0xef4d0001},
953 {0xc78, 0xee4e0001}, {0xc78, 0xed4f0001},
954 {0xc78, 0xec500001}, {0xc78, 0xeb510001},
955 {0xc78, 0xea520001}, {0xc78, 0xe9530001},
956 {0xc78, 0xe8540001}, {0xc78, 0xe7550001},
957 {0xc78, 0xe6560001}, {0xc78, 0xe5570001},
958 {0xc78, 0xe4580001}, {0xc78, 0xe3590001},
959 {0xc78, 0xa65a0001}, {0xc78, 0xa55b0001},
960 {0xc78, 0xa45c0001}, {0xc78, 0xa35d0001},
961 {0xc78, 0x675e0001}, {0xc78, 0x665f0001},
962 {0xc78, 0x65600001}, {0xc78, 0x64610001},
963 {0xc78, 0x63620001}, {0xc78, 0x62630001},
964 {0xc78, 0x61640001}, {0xc78, 0x48650001},
965 {0xc78, 0x47660001}, {0xc78, 0x46670001},
966 {0xc78, 0x45680001}, {0xc78, 0x44690001},
967 {0xc78, 0x436a0001}, {0xc78, 0x426b0001},
968 {0xc78, 0x286c0001}, {0xc78, 0x276d0001},
969 {0xc78, 0x266e0001}, {0xc78, 0x256f0001},
970 {0xc78, 0x24700001}, {0xc78, 0x09710001},
971 {0xc78, 0x08720001}, {0xc78, 0x07730001},
972 {0xc78, 0x06740001}, {0xc78, 0x05750001},
973 {0xc78, 0x04760001}, {0xc78, 0x03770001},
974 {0xc78, 0x02780001}, {0xc78, 0x01790001},
975 {0xc78, 0x017a0001}, {0xc78, 0x017b0001},
976 {0xc78, 0x017c0001}, {0xc78, 0x017d0001},
977 {0xc78, 0x017e0001}, {0xc78, 0x017f0001},
978 {0xc50, 0x69553422},
979 {0xc50, 0x69553420},
980 {0x824, 0x00390204},
981 {0xffff, 0xffffffff}
982};
983
Jes Sorensene2932782016-04-07 14:19:20 -0400984static struct rtl8xxxu_reg32val rtl8xxx_agc_8192eu_std_table[] = {
985 {0xc78, 0xfb000001}, {0xc78, 0xfb010001},
986 {0xc78, 0xfb020001}, {0xc78, 0xfb030001},
987 {0xc78, 0xfb040001}, {0xc78, 0xfb050001},
988 {0xc78, 0xfa060001}, {0xc78, 0xf9070001},
989 {0xc78, 0xf8080001}, {0xc78, 0xf7090001},
990 {0xc78, 0xf60a0001}, {0xc78, 0xf50b0001},
991 {0xc78, 0xf40c0001}, {0xc78, 0xf30d0001},
992 {0xc78, 0xf20e0001}, {0xc78, 0xf10f0001},
993 {0xc78, 0xf0100001}, {0xc78, 0xef110001},
994 {0xc78, 0xee120001}, {0xc78, 0xed130001},
995 {0xc78, 0xec140001}, {0xc78, 0xeb150001},
996 {0xc78, 0xea160001}, {0xc78, 0xe9170001},
997 {0xc78, 0xe8180001}, {0xc78, 0xe7190001},
998 {0xc78, 0xc81a0001}, {0xc78, 0xc71b0001},
999 {0xc78, 0xc61c0001}, {0xc78, 0x071d0001},
1000 {0xc78, 0x061e0001}, {0xc78, 0x051f0001},
1001 {0xc78, 0x04200001}, {0xc78, 0x03210001},
1002 {0xc78, 0xaa220001}, {0xc78, 0xa9230001},
1003 {0xc78, 0xa8240001}, {0xc78, 0xa7250001},
1004 {0xc78, 0xa6260001}, {0xc78, 0x85270001},
1005 {0xc78, 0x84280001}, {0xc78, 0x83290001},
1006 {0xc78, 0x252a0001}, {0xc78, 0x242b0001},
1007 {0xc78, 0x232c0001}, {0xc78, 0x222d0001},
1008 {0xc78, 0x672e0001}, {0xc78, 0x662f0001},
1009 {0xc78, 0x65300001}, {0xc78, 0x64310001},
1010 {0xc78, 0x63320001}, {0xc78, 0x62330001},
1011 {0xc78, 0x61340001}, {0xc78, 0x45350001},
1012 {0xc78, 0x44360001}, {0xc78, 0x43370001},
1013 {0xc78, 0x42380001}, {0xc78, 0x41390001},
1014 {0xc78, 0x403a0001}, {0xc78, 0x403b0001},
1015 {0xc78, 0x403c0001}, {0xc78, 0x403d0001},
1016 {0xc78, 0x403e0001}, {0xc78, 0x403f0001},
1017 {0xc78, 0xfb400001}, {0xc78, 0xfb410001},
1018 {0xc78, 0xfb420001}, {0xc78, 0xfb430001},
1019 {0xc78, 0xfb440001}, {0xc78, 0xfb450001},
1020 {0xc78, 0xfa460001}, {0xc78, 0xf9470001},
1021 {0xc78, 0xf8480001}, {0xc78, 0xf7490001},
1022 {0xc78, 0xf64a0001}, {0xc78, 0xf54b0001},
1023 {0xc78, 0xf44c0001}, {0xc78, 0xf34d0001},
1024 {0xc78, 0xf24e0001}, {0xc78, 0xf14f0001},
1025 {0xc78, 0xf0500001}, {0xc78, 0xef510001},
1026 {0xc78, 0xee520001}, {0xc78, 0xed530001},
1027 {0xc78, 0xec540001}, {0xc78, 0xeb550001},
1028 {0xc78, 0xea560001}, {0xc78, 0xe9570001},
1029 {0xc78, 0xe8580001}, {0xc78, 0xe7590001},
1030 {0xc78, 0xe65a0001}, {0xc78, 0xe55b0001},
1031 {0xc78, 0xe45c0001}, {0xc78, 0xe35d0001},
1032 {0xc78, 0xe25e0001}, {0xc78, 0xe15f0001},
1033 {0xc78, 0x8a600001}, {0xc78, 0x89610001},
1034 {0xc78, 0x88620001}, {0xc78, 0x87630001},
1035 {0xc78, 0x86640001}, {0xc78, 0x85650001},
1036 {0xc78, 0x84660001}, {0xc78, 0x83670001},
1037 {0xc78, 0x82680001}, {0xc78, 0x6b690001},
1038 {0xc78, 0x6a6a0001}, {0xc78, 0x696b0001},
1039 {0xc78, 0x686c0001}, {0xc78, 0x676d0001},
1040 {0xc78, 0x666e0001}, {0xc78, 0x656f0001},
1041 {0xc78, 0x64700001}, {0xc78, 0x63710001},
1042 {0xc78, 0x62720001}, {0xc78, 0x61730001},
1043 {0xc78, 0x49740001}, {0xc78, 0x48750001},
1044 {0xc78, 0x47760001}, {0xc78, 0x46770001},
1045 {0xc78, 0x45780001}, {0xc78, 0x44790001},
1046 {0xc78, 0x437a0001}, {0xc78, 0x427b0001},
1047 {0xc78, 0x417c0001}, {0xc78, 0x407d0001},
1048 {0xc78, 0x407e0001}, {0xc78, 0x407f0001},
1049 {0xc50, 0x00040022}, {0xc50, 0x00040020},
1050 {0xffff, 0xffffffff}
1051};
1052
1053static struct rtl8xxxu_reg32val rtl8xxx_agc_8192eu_highpa_table[] = {
1054 {0xc78, 0xfa000001}, {0xc78, 0xf9010001},
1055 {0xc78, 0xf8020001}, {0xc78, 0xf7030001},
1056 {0xc78, 0xf6040001}, {0xc78, 0xf5050001},
1057 {0xc78, 0xf4060001}, {0xc78, 0xf3070001},
1058 {0xc78, 0xf2080001}, {0xc78, 0xf1090001},
1059 {0xc78, 0xf00a0001}, {0xc78, 0xef0b0001},
1060 {0xc78, 0xee0c0001}, {0xc78, 0xed0d0001},
1061 {0xc78, 0xec0e0001}, {0xc78, 0xeb0f0001},
1062 {0xc78, 0xea100001}, {0xc78, 0xe9110001},
1063 {0xc78, 0xe8120001}, {0xc78, 0xe7130001},
1064 {0xc78, 0xe6140001}, {0xc78, 0xe5150001},
1065 {0xc78, 0xe4160001}, {0xc78, 0xe3170001},
1066 {0xc78, 0xe2180001}, {0xc78, 0xe1190001},
1067 {0xc78, 0x8a1a0001}, {0xc78, 0x891b0001},
1068 {0xc78, 0x881c0001}, {0xc78, 0x871d0001},
1069 {0xc78, 0x861e0001}, {0xc78, 0x851f0001},
1070 {0xc78, 0x84200001}, {0xc78, 0x83210001},
1071 {0xc78, 0x82220001}, {0xc78, 0x6a230001},
1072 {0xc78, 0x69240001}, {0xc78, 0x68250001},
1073 {0xc78, 0x67260001}, {0xc78, 0x66270001},
1074 {0xc78, 0x65280001}, {0xc78, 0x64290001},
1075 {0xc78, 0x632a0001}, {0xc78, 0x622b0001},
1076 {0xc78, 0x612c0001}, {0xc78, 0x602d0001},
1077 {0xc78, 0x472e0001}, {0xc78, 0x462f0001},
1078 {0xc78, 0x45300001}, {0xc78, 0x44310001},
1079 {0xc78, 0x43320001}, {0xc78, 0x42330001},
1080 {0xc78, 0x41340001}, {0xc78, 0x40350001},
1081 {0xc78, 0x40360001}, {0xc78, 0x40370001},
1082 {0xc78, 0x40380001}, {0xc78, 0x40390001},
1083 {0xc78, 0x403a0001}, {0xc78, 0x403b0001},
1084 {0xc78, 0x403c0001}, {0xc78, 0x403d0001},
1085 {0xc78, 0x403e0001}, {0xc78, 0x403f0001},
1086 {0xc78, 0xfa400001}, {0xc78, 0xf9410001},
1087 {0xc78, 0xf8420001}, {0xc78, 0xf7430001},
1088 {0xc78, 0xf6440001}, {0xc78, 0xf5450001},
1089 {0xc78, 0xf4460001}, {0xc78, 0xf3470001},
1090 {0xc78, 0xf2480001}, {0xc78, 0xf1490001},
1091 {0xc78, 0xf04a0001}, {0xc78, 0xef4b0001},
1092 {0xc78, 0xee4c0001}, {0xc78, 0xed4d0001},
1093 {0xc78, 0xec4e0001}, {0xc78, 0xeb4f0001},
1094 {0xc78, 0xea500001}, {0xc78, 0xe9510001},
1095 {0xc78, 0xe8520001}, {0xc78, 0xe7530001},
1096 {0xc78, 0xe6540001}, {0xc78, 0xe5550001},
1097 {0xc78, 0xe4560001}, {0xc78, 0xe3570001},
1098 {0xc78, 0xe2580001}, {0xc78, 0xe1590001},
1099 {0xc78, 0x8a5a0001}, {0xc78, 0x895b0001},
1100 {0xc78, 0x885c0001}, {0xc78, 0x875d0001},
1101 {0xc78, 0x865e0001}, {0xc78, 0x855f0001},
1102 {0xc78, 0x84600001}, {0xc78, 0x83610001},
1103 {0xc78, 0x82620001}, {0xc78, 0x6a630001},
1104 {0xc78, 0x69640001}, {0xc78, 0x68650001},
1105 {0xc78, 0x67660001}, {0xc78, 0x66670001},
1106 {0xc78, 0x65680001}, {0xc78, 0x64690001},
1107 {0xc78, 0x636a0001}, {0xc78, 0x626b0001},
1108 {0xc78, 0x616c0001}, {0xc78, 0x606d0001},
1109 {0xc78, 0x476e0001}, {0xc78, 0x466f0001},
1110 {0xc78, 0x45700001}, {0xc78, 0x44710001},
1111 {0xc78, 0x43720001}, {0xc78, 0x42730001},
1112 {0xc78, 0x41740001}, {0xc78, 0x40750001},
1113 {0xc78, 0x40760001}, {0xc78, 0x40770001},
1114 {0xc78, 0x40780001}, {0xc78, 0x40790001},
1115 {0xc78, 0x407a0001}, {0xc78, 0x407b0001},
1116 {0xc78, 0x407c0001}, {0xc78, 0x407d0001},
1117 {0xc78, 0x407e0001}, {0xc78, 0x407f0001},
1118 {0xc50, 0x00040222}, {0xc50, 0x00040220},
1119 {0xffff, 0xffffffff}
1120};
1121
Jes Sorensen26f1fad2015-10-14 20:44:51 -04001122static struct rtl8xxxu_rfregval rtl8723au_radioa_1t_init_table[] = {
1123 {0x00, 0x00030159}, {0x01, 0x00031284},
1124 {0x02, 0x00098000}, {0x03, 0x00039c63},
1125 {0x04, 0x000210e7}, {0x09, 0x0002044f},
1126 {0x0a, 0x0001a3f1}, {0x0b, 0x00014787},
1127 {0x0c, 0x000896fe}, {0x0d, 0x0000e02c},
1128 {0x0e, 0x00039ce7}, {0x0f, 0x00000451},
1129 {0x19, 0x00000000}, {0x1a, 0x00030355},
1130 {0x1b, 0x00060a00}, {0x1c, 0x000fc378},
1131 {0x1d, 0x000a1250}, {0x1e, 0x0000024f},
1132 {0x1f, 0x00000000}, {0x20, 0x0000b614},
1133 {0x21, 0x0006c000}, {0x22, 0x00000000},
1134 {0x23, 0x00001558}, {0x24, 0x00000060},
1135 {0x25, 0x00000483}, {0x26, 0x0004f000},
1136 {0x27, 0x000ec7d9}, {0x28, 0x00057730},
1137 {0x29, 0x00004783}, {0x2a, 0x00000001},
1138 {0x2b, 0x00021334}, {0x2a, 0x00000000},
1139 {0x2b, 0x00000054}, {0x2a, 0x00000001},
1140 {0x2b, 0x00000808}, {0x2b, 0x00053333},
1141 {0x2c, 0x0000000c}, {0x2a, 0x00000002},
1142 {0x2b, 0x00000808}, {0x2b, 0x0005b333},
1143 {0x2c, 0x0000000d}, {0x2a, 0x00000003},
1144 {0x2b, 0x00000808}, {0x2b, 0x00063333},
1145 {0x2c, 0x0000000d}, {0x2a, 0x00000004},
1146 {0x2b, 0x00000808}, {0x2b, 0x0006b333},
1147 {0x2c, 0x0000000d}, {0x2a, 0x00000005},
1148 {0x2b, 0x00000808}, {0x2b, 0x00073333},
1149 {0x2c, 0x0000000d}, {0x2a, 0x00000006},
1150 {0x2b, 0x00000709}, {0x2b, 0x0005b333},
1151 {0x2c, 0x0000000d}, {0x2a, 0x00000007},
1152 {0x2b, 0x00000709}, {0x2b, 0x00063333},
1153 {0x2c, 0x0000000d}, {0x2a, 0x00000008},
1154 {0x2b, 0x0000060a}, {0x2b, 0x0004b333},
1155 {0x2c, 0x0000000d}, {0x2a, 0x00000009},
1156 {0x2b, 0x0000060a}, {0x2b, 0x00053333},
1157 {0x2c, 0x0000000d}, {0x2a, 0x0000000a},
1158 {0x2b, 0x0000060a}, {0x2b, 0x0005b333},
1159 {0x2c, 0x0000000d}, {0x2a, 0x0000000b},
1160 {0x2b, 0x0000060a}, {0x2b, 0x00063333},
1161 {0x2c, 0x0000000d}, {0x2a, 0x0000000c},
1162 {0x2b, 0x0000060a}, {0x2b, 0x0006b333},
1163 {0x2c, 0x0000000d}, {0x2a, 0x0000000d},
1164 {0x2b, 0x0000060a}, {0x2b, 0x00073333},
1165 {0x2c, 0x0000000d}, {0x2a, 0x0000000e},
1166 {0x2b, 0x0000050b}, {0x2b, 0x00066666},
1167 {0x2c, 0x0000001a}, {0x2a, 0x000e0000},
1168 {0x10, 0x0004000f}, {0x11, 0x000e31fc},
1169 {0x10, 0x0006000f}, {0x11, 0x000ff9f8},
1170 {0x10, 0x0002000f}, {0x11, 0x000203f9},
1171 {0x10, 0x0003000f}, {0x11, 0x000ff500},
1172 {0x10, 0x00000000}, {0x11, 0x00000000},
1173 {0x10, 0x0008000f}, {0x11, 0x0003f100},
1174 {0x10, 0x0009000f}, {0x11, 0x00023100},
1175 {0x12, 0x00032000}, {0x12, 0x00071000},
1176 {0x12, 0x000b0000}, {0x12, 0x000fc000},
1177 {0x13, 0x000287b3}, {0x13, 0x000244b7},
1178 {0x13, 0x000204ab}, {0x13, 0x0001c49f},
1179 {0x13, 0x00018493}, {0x13, 0x0001429b},
1180 {0x13, 0x00010299}, {0x13, 0x0000c29c},
1181 {0x13, 0x000081a0}, {0x13, 0x000040ac},
1182 {0x13, 0x00000020}, {0x14, 0x0001944c},
1183 {0x14, 0x00059444}, {0x14, 0x0009944c},
1184 {0x14, 0x000d9444}, {0x15, 0x0000f474},
1185 {0x15, 0x0004f477}, {0x15, 0x0008f455},
1186 {0x15, 0x000cf455}, {0x16, 0x00000339},
1187 {0x16, 0x00040339}, {0x16, 0x00080339},
1188 {0x16, 0x000c0366}, {0x00, 0x00010159},
1189 {0x18, 0x0000f401}, {0xfe, 0x00000000},
1190 {0xfe, 0x00000000}, {0x1f, 0x00000003},
1191 {0xfe, 0x00000000}, {0xfe, 0x00000000},
1192 {0x1e, 0x00000247}, {0x1f, 0x00000000},
1193 {0x00, 0x00030159},
1194 {0xff, 0xffffffff}
1195};
1196
Jes Sorensen22a31d42016-02-29 17:04:15 -05001197static struct rtl8xxxu_rfregval rtl8723bu_radioa_1t_init_table[] = {
1198 {0x00, 0x00010000}, {0xb0, 0x000dffe0},
1199 {0xfe, 0x00000000}, {0xfe, 0x00000000},
1200 {0xfe, 0x00000000}, {0xb1, 0x00000018},
1201 {0xfe, 0x00000000}, {0xfe, 0x00000000},
1202 {0xfe, 0x00000000}, {0xb2, 0x00084c00},
1203 {0xb5, 0x0000d2cc}, {0xb6, 0x000925aa},
1204 {0xb7, 0x00000010}, {0xb8, 0x0000907f},
1205 {0x5c, 0x00000002}, {0x7c, 0x00000002},
1206 {0x7e, 0x00000005}, {0x8b, 0x0006fc00},
1207 {0xb0, 0x000ff9f0}, {0x1c, 0x000739d2},
1208 {0x1e, 0x00000000}, {0xdf, 0x00000780},
1209 {0x50, 0x00067435},
1210 /*
1211 * The 8723bu vendor driver indicates that bit 8 should be set in
1212 * 0x51 for package types TFBGA90, TFBGA80, and TFBGA79. However
1213 * they never actually check the package type - and just default
1214 * to not setting it.
1215 */
1216 {0x51, 0x0006b04e},
1217 {0x52, 0x000007d2}, {0x53, 0x00000000},
1218 {0x54, 0x00050400}, {0x55, 0x0004026e},
1219 {0xdd, 0x0000004c}, {0x70, 0x00067435},
1220 /*
1221 * 0x71 has same package type condition as for register 0x51
1222 */
1223 {0x71, 0x0006b04e},
1224 {0x72, 0x000007d2}, {0x73, 0x00000000},
1225 {0x74, 0x00050400}, {0x75, 0x0004026e},
1226 {0xef, 0x00000100}, {0x34, 0x0000add7},
1227 {0x35, 0x00005c00}, {0x34, 0x00009dd4},
1228 {0x35, 0x00005000}, {0x34, 0x00008dd1},
1229 {0x35, 0x00004400}, {0x34, 0x00007dce},
1230 {0x35, 0x00003800}, {0x34, 0x00006cd1},
1231 {0x35, 0x00004400}, {0x34, 0x00005cce},
1232 {0x35, 0x00003800}, {0x34, 0x000048ce},
1233 {0x35, 0x00004400}, {0x34, 0x000034ce},
1234 {0x35, 0x00003800}, {0x34, 0x00002451},
1235 {0x35, 0x00004400}, {0x34, 0x0000144e},
1236 {0x35, 0x00003800}, {0x34, 0x00000051},
1237 {0x35, 0x00004400}, {0xef, 0x00000000},
1238 {0xef, 0x00000100}, {0xed, 0x00000010},
1239 {0x44, 0x0000add7}, {0x44, 0x00009dd4},
1240 {0x44, 0x00008dd1}, {0x44, 0x00007dce},
1241 {0x44, 0x00006cc1}, {0x44, 0x00005cce},
1242 {0x44, 0x000044d1}, {0x44, 0x000034ce},
1243 {0x44, 0x00002451}, {0x44, 0x0000144e},
1244 {0x44, 0x00000051}, {0xef, 0x00000000},
1245 {0xed, 0x00000000}, {0x7f, 0x00020080},
1246 {0xef, 0x00002000}, {0x3b, 0x000380ef},
1247 {0x3b, 0x000302fe}, {0x3b, 0x00028ce6},
1248 {0x3b, 0x000200bc}, {0x3b, 0x000188a5},
1249 {0x3b, 0x00010fbc}, {0x3b, 0x00008f71},
1250 {0x3b, 0x00000900}, {0xef, 0x00000000},
1251 {0xed, 0x00000001}, {0x40, 0x000380ef},
1252 {0x40, 0x000302fe}, {0x40, 0x00028ce6},
1253 {0x40, 0x000200bc}, {0x40, 0x000188a5},
1254 {0x40, 0x00010fbc}, {0x40, 0x00008f71},
1255 {0x40, 0x00000900}, {0xed, 0x00000000},
1256 {0x82, 0x00080000}, {0x83, 0x00008000},
1257 {0x84, 0x00048d80}, {0x85, 0x00068000},
1258 {0xa2, 0x00080000}, {0xa3, 0x00008000},
1259 {0xa4, 0x00048d80}, {0xa5, 0x00068000},
1260 {0xed, 0x00000002}, {0xef, 0x00000002},
1261 {0x56, 0x00000032}, {0x76, 0x00000032},
1262 {0x01, 0x00000780},
1263 {0xff, 0xffffffff}
1264};
1265
Jes Sorensen26f1fad2015-10-14 20:44:51 -04001266static struct rtl8xxxu_rfregval rtl8192cu_radioa_2t_init_table[] = {
1267 {0x00, 0x00030159}, {0x01, 0x00031284},
1268 {0x02, 0x00098000}, {0x03, 0x00018c63},
1269 {0x04, 0x000210e7}, {0x09, 0x0002044f},
1270 {0x0a, 0x0001adb1}, {0x0b, 0x00054867},
1271 {0x0c, 0x0008992e}, {0x0d, 0x0000e52c},
1272 {0x0e, 0x00039ce7}, {0x0f, 0x00000451},
1273 {0x19, 0x00000000}, {0x1a, 0x00010255},
1274 {0x1b, 0x00060a00}, {0x1c, 0x000fc378},
1275 {0x1d, 0x000a1250}, {0x1e, 0x0004445f},
1276 {0x1f, 0x00080001}, {0x20, 0x0000b614},
1277 {0x21, 0x0006c000}, {0x22, 0x00000000},
1278 {0x23, 0x00001558}, {0x24, 0x00000060},
1279 {0x25, 0x00000483}, {0x26, 0x0004f000},
1280 {0x27, 0x000ec7d9}, {0x28, 0x000577c0},
1281 {0x29, 0x00004783}, {0x2a, 0x00000001},
1282 {0x2b, 0x00021334}, {0x2a, 0x00000000},
1283 {0x2b, 0x00000054}, {0x2a, 0x00000001},
1284 {0x2b, 0x00000808}, {0x2b, 0x00053333},
1285 {0x2c, 0x0000000c}, {0x2a, 0x00000002},
1286 {0x2b, 0x00000808}, {0x2b, 0x0005b333},
1287 {0x2c, 0x0000000d}, {0x2a, 0x00000003},
1288 {0x2b, 0x00000808}, {0x2b, 0x00063333},
1289 {0x2c, 0x0000000d}, {0x2a, 0x00000004},
1290 {0x2b, 0x00000808}, {0x2b, 0x0006b333},
1291 {0x2c, 0x0000000d}, {0x2a, 0x00000005},
1292 {0x2b, 0x00000808}, {0x2b, 0x00073333},
1293 {0x2c, 0x0000000d}, {0x2a, 0x00000006},
1294 {0x2b, 0x00000709}, {0x2b, 0x0005b333},
1295 {0x2c, 0x0000000d}, {0x2a, 0x00000007},
1296 {0x2b, 0x00000709}, {0x2b, 0x00063333},
1297 {0x2c, 0x0000000d}, {0x2a, 0x00000008},
1298 {0x2b, 0x0000060a}, {0x2b, 0x0004b333},
1299 {0x2c, 0x0000000d}, {0x2a, 0x00000009},
1300 {0x2b, 0x0000060a}, {0x2b, 0x00053333},
1301 {0x2c, 0x0000000d}, {0x2a, 0x0000000a},
1302 {0x2b, 0x0000060a}, {0x2b, 0x0005b333},
1303 {0x2c, 0x0000000d}, {0x2a, 0x0000000b},
1304 {0x2b, 0x0000060a}, {0x2b, 0x00063333},
1305 {0x2c, 0x0000000d}, {0x2a, 0x0000000c},
1306 {0x2b, 0x0000060a}, {0x2b, 0x0006b333},
1307 {0x2c, 0x0000000d}, {0x2a, 0x0000000d},
1308 {0x2b, 0x0000060a}, {0x2b, 0x00073333},
1309 {0x2c, 0x0000000d}, {0x2a, 0x0000000e},
1310 {0x2b, 0x0000050b}, {0x2b, 0x00066666},
1311 {0x2c, 0x0000001a}, {0x2a, 0x000e0000},
1312 {0x10, 0x0004000f}, {0x11, 0x000e31fc},
1313 {0x10, 0x0006000f}, {0x11, 0x000ff9f8},
1314 {0x10, 0x0002000f}, {0x11, 0x000203f9},
1315 {0x10, 0x0003000f}, {0x11, 0x000ff500},
1316 {0x10, 0x00000000}, {0x11, 0x00000000},
1317 {0x10, 0x0008000f}, {0x11, 0x0003f100},
1318 {0x10, 0x0009000f}, {0x11, 0x00023100},
1319 {0x12, 0x00032000}, {0x12, 0x00071000},
1320 {0x12, 0x000b0000}, {0x12, 0x000fc000},
1321 {0x13, 0x000287b3}, {0x13, 0x000244b7},
1322 {0x13, 0x000204ab}, {0x13, 0x0001c49f},
1323 {0x13, 0x00018493}, {0x13, 0x0001429b},
1324 {0x13, 0x00010299}, {0x13, 0x0000c29c},
1325 {0x13, 0x000081a0}, {0x13, 0x000040ac},
1326 {0x13, 0x00000020}, {0x14, 0x0001944c},
1327 {0x14, 0x00059444}, {0x14, 0x0009944c},
1328 {0x14, 0x000d9444}, {0x15, 0x0000f424},
1329 {0x15, 0x0004f424}, {0x15, 0x0008f424},
1330 {0x15, 0x000cf424}, {0x16, 0x000e0330},
1331 {0x16, 0x000a0330}, {0x16, 0x00060330},
1332 {0x16, 0x00020330}, {0x00, 0x00010159},
1333 {0x18, 0x0000f401}, {0xfe, 0x00000000},
1334 {0xfe, 0x00000000}, {0x1f, 0x00080003},
1335 {0xfe, 0x00000000}, {0xfe, 0x00000000},
1336 {0x1e, 0x00044457}, {0x1f, 0x00080000},
1337 {0x00, 0x00030159},
1338 {0xff, 0xffffffff}
1339};
1340
1341static struct rtl8xxxu_rfregval rtl8192cu_radiob_2t_init_table[] = {
1342 {0x00, 0x00030159}, {0x01, 0x00031284},
1343 {0x02, 0x00098000}, {0x03, 0x00018c63},
1344 {0x04, 0x000210e7}, {0x09, 0x0002044f},
1345 {0x0a, 0x0001adb1}, {0x0b, 0x00054867},
1346 {0x0c, 0x0008992e}, {0x0d, 0x0000e52c},
1347 {0x0e, 0x00039ce7}, {0x0f, 0x00000451},
1348 {0x12, 0x00032000}, {0x12, 0x00071000},
1349 {0x12, 0x000b0000}, {0x12, 0x000fc000},
1350 {0x13, 0x000287af}, {0x13, 0x000244b7},
1351 {0x13, 0x000204ab}, {0x13, 0x0001c49f},
1352 {0x13, 0x00018493}, {0x13, 0x00014297},
1353 {0x13, 0x00010295}, {0x13, 0x0000c298},
1354 {0x13, 0x0000819c}, {0x13, 0x000040a8},
1355 {0x13, 0x0000001c}, {0x14, 0x0001944c},
1356 {0x14, 0x00059444}, {0x14, 0x0009944c},
1357 {0x14, 0x000d9444}, {0x15, 0x0000f424},
1358 {0x15, 0x0004f424}, {0x15, 0x0008f424},
1359 {0x15, 0x000cf424}, {0x16, 0x000e0330},
1360 {0x16, 0x000a0330}, {0x16, 0x00060330},
1361 {0x16, 0x00020330},
1362 {0xff, 0xffffffff}
1363};
1364
1365static struct rtl8xxxu_rfregval rtl8192cu_radioa_1t_init_table[] = {
1366 {0x00, 0x00030159}, {0x01, 0x00031284},
1367 {0x02, 0x00098000}, {0x03, 0x00018c63},
1368 {0x04, 0x000210e7}, {0x09, 0x0002044f},
1369 {0x0a, 0x0001adb1}, {0x0b, 0x00054867},
1370 {0x0c, 0x0008992e}, {0x0d, 0x0000e52c},
1371 {0x0e, 0x00039ce7}, {0x0f, 0x00000451},
1372 {0x19, 0x00000000}, {0x1a, 0x00010255},
1373 {0x1b, 0x00060a00}, {0x1c, 0x000fc378},
1374 {0x1d, 0x000a1250}, {0x1e, 0x0004445f},
1375 {0x1f, 0x00080001}, {0x20, 0x0000b614},
1376 {0x21, 0x0006c000}, {0x22, 0x00000000},
1377 {0x23, 0x00001558}, {0x24, 0x00000060},
1378 {0x25, 0x00000483}, {0x26, 0x0004f000},
1379 {0x27, 0x000ec7d9}, {0x28, 0x000577c0},
1380 {0x29, 0x00004783}, {0x2a, 0x00000001},
1381 {0x2b, 0x00021334}, {0x2a, 0x00000000},
1382 {0x2b, 0x00000054}, {0x2a, 0x00000001},
1383 {0x2b, 0x00000808}, {0x2b, 0x00053333},
1384 {0x2c, 0x0000000c}, {0x2a, 0x00000002},
1385 {0x2b, 0x00000808}, {0x2b, 0x0005b333},
1386 {0x2c, 0x0000000d}, {0x2a, 0x00000003},
1387 {0x2b, 0x00000808}, {0x2b, 0x00063333},
1388 {0x2c, 0x0000000d}, {0x2a, 0x00000004},
1389 {0x2b, 0x00000808}, {0x2b, 0x0006b333},
1390 {0x2c, 0x0000000d}, {0x2a, 0x00000005},
1391 {0x2b, 0x00000808}, {0x2b, 0x00073333},
1392 {0x2c, 0x0000000d}, {0x2a, 0x00000006},
1393 {0x2b, 0x00000709}, {0x2b, 0x0005b333},
1394 {0x2c, 0x0000000d}, {0x2a, 0x00000007},
1395 {0x2b, 0x00000709}, {0x2b, 0x00063333},
1396 {0x2c, 0x0000000d}, {0x2a, 0x00000008},
1397 {0x2b, 0x0000060a}, {0x2b, 0x0004b333},
1398 {0x2c, 0x0000000d}, {0x2a, 0x00000009},
1399 {0x2b, 0x0000060a}, {0x2b, 0x00053333},
1400 {0x2c, 0x0000000d}, {0x2a, 0x0000000a},
1401 {0x2b, 0x0000060a}, {0x2b, 0x0005b333},
1402 {0x2c, 0x0000000d}, {0x2a, 0x0000000b},
1403 {0x2b, 0x0000060a}, {0x2b, 0x00063333},
1404 {0x2c, 0x0000000d}, {0x2a, 0x0000000c},
1405 {0x2b, 0x0000060a}, {0x2b, 0x0006b333},
1406 {0x2c, 0x0000000d}, {0x2a, 0x0000000d},
1407 {0x2b, 0x0000060a}, {0x2b, 0x00073333},
1408 {0x2c, 0x0000000d}, {0x2a, 0x0000000e},
1409 {0x2b, 0x0000050b}, {0x2b, 0x00066666},
1410 {0x2c, 0x0000001a}, {0x2a, 0x000e0000},
1411 {0x10, 0x0004000f}, {0x11, 0x000e31fc},
1412 {0x10, 0x0006000f}, {0x11, 0x000ff9f8},
1413 {0x10, 0x0002000f}, {0x11, 0x000203f9},
1414 {0x10, 0x0003000f}, {0x11, 0x000ff500},
1415 {0x10, 0x00000000}, {0x11, 0x00000000},
1416 {0x10, 0x0008000f}, {0x11, 0x0003f100},
1417 {0x10, 0x0009000f}, {0x11, 0x00023100},
1418 {0x12, 0x00032000}, {0x12, 0x00071000},
1419 {0x12, 0x000b0000}, {0x12, 0x000fc000},
1420 {0x13, 0x000287b3}, {0x13, 0x000244b7},
1421 {0x13, 0x000204ab}, {0x13, 0x0001c49f},
1422 {0x13, 0x00018493}, {0x13, 0x0001429b},
1423 {0x13, 0x00010299}, {0x13, 0x0000c29c},
1424 {0x13, 0x000081a0}, {0x13, 0x000040ac},
1425 {0x13, 0x00000020}, {0x14, 0x0001944c},
1426 {0x14, 0x00059444}, {0x14, 0x0009944c},
1427 {0x14, 0x000d9444}, {0x15, 0x0000f405},
1428 {0x15, 0x0004f405}, {0x15, 0x0008f405},
1429 {0x15, 0x000cf405}, {0x16, 0x000e0330},
1430 {0x16, 0x000a0330}, {0x16, 0x00060330},
1431 {0x16, 0x00020330}, {0x00, 0x00010159},
1432 {0x18, 0x0000f401}, {0xfe, 0x00000000},
1433 {0xfe, 0x00000000}, {0x1f, 0x00080003},
1434 {0xfe, 0x00000000}, {0xfe, 0x00000000},
1435 {0x1e, 0x00044457}, {0x1f, 0x00080000},
1436 {0x00, 0x00030159},
1437 {0xff, 0xffffffff}
1438};
1439
1440static struct rtl8xxxu_rfregval rtl8188ru_radioa_1t_highpa_table[] = {
1441 {0x00, 0x00030159}, {0x01, 0x00031284},
1442 {0x02, 0x00098000}, {0x03, 0x00018c63},
1443 {0x04, 0x000210e7}, {0x09, 0x0002044f},
1444 {0x0a, 0x0001adb0}, {0x0b, 0x00054867},
1445 {0x0c, 0x0008992e}, {0x0d, 0x0000e529},
1446 {0x0e, 0x00039ce7}, {0x0f, 0x00000451},
1447 {0x19, 0x00000000}, {0x1a, 0x00000255},
1448 {0x1b, 0x00060a00}, {0x1c, 0x000fc378},
1449 {0x1d, 0x000a1250}, {0x1e, 0x0004445f},
1450 {0x1f, 0x00080001}, {0x20, 0x0000b614},
1451 {0x21, 0x0006c000}, {0x22, 0x0000083c},
1452 {0x23, 0x00001558}, {0x24, 0x00000060},
1453 {0x25, 0x00000483}, {0x26, 0x0004f000},
1454 {0x27, 0x000ec7d9}, {0x28, 0x000977c0},
1455 {0x29, 0x00004783}, {0x2a, 0x00000001},
1456 {0x2b, 0x00021334}, {0x2a, 0x00000000},
1457 {0x2b, 0x00000054}, {0x2a, 0x00000001},
1458 {0x2b, 0x00000808}, {0x2b, 0x00053333},
1459 {0x2c, 0x0000000c}, {0x2a, 0x00000002},
1460 {0x2b, 0x00000808}, {0x2b, 0x0005b333},
1461 {0x2c, 0x0000000d}, {0x2a, 0x00000003},
1462 {0x2b, 0x00000808}, {0x2b, 0x00063333},
1463 {0x2c, 0x0000000d}, {0x2a, 0x00000004},
1464 {0x2b, 0x00000808}, {0x2b, 0x0006b333},
1465 {0x2c, 0x0000000d}, {0x2a, 0x00000005},
1466 {0x2b, 0x00000808}, {0x2b, 0x00073333},
1467 {0x2c, 0x0000000d}, {0x2a, 0x00000006},
1468 {0x2b, 0x00000709}, {0x2b, 0x0005b333},
1469 {0x2c, 0x0000000d}, {0x2a, 0x00000007},
1470 {0x2b, 0x00000709}, {0x2b, 0x00063333},
1471 {0x2c, 0x0000000d}, {0x2a, 0x00000008},
1472 {0x2b, 0x0000060a}, {0x2b, 0x0004b333},
1473 {0x2c, 0x0000000d}, {0x2a, 0x00000009},
1474 {0x2b, 0x0000060a}, {0x2b, 0x00053333},
1475 {0x2c, 0x0000000d}, {0x2a, 0x0000000a},
1476 {0x2b, 0x0000060a}, {0x2b, 0x0005b333},
1477 {0x2c, 0x0000000d}, {0x2a, 0x0000000b},
1478 {0x2b, 0x0000060a}, {0x2b, 0x00063333},
1479 {0x2c, 0x0000000d}, {0x2a, 0x0000000c},
1480 {0x2b, 0x0000060a}, {0x2b, 0x0006b333},
1481 {0x2c, 0x0000000d}, {0x2a, 0x0000000d},
1482 {0x2b, 0x0000060a}, {0x2b, 0x00073333},
1483 {0x2c, 0x0000000d}, {0x2a, 0x0000000e},
1484 {0x2b, 0x0000050b}, {0x2b, 0x00066666},
1485 {0x2c, 0x0000001a}, {0x2a, 0x000e0000},
1486 {0x10, 0x0004000f}, {0x11, 0x000e31fc},
1487 {0x10, 0x0006000f}, {0x11, 0x000ff9f8},
1488 {0x10, 0x0002000f}, {0x11, 0x000203f9},
1489 {0x10, 0x0003000f}, {0x11, 0x000ff500},
1490 {0x10, 0x00000000}, {0x11, 0x00000000},
1491 {0x10, 0x0008000f}, {0x11, 0x0003f100},
1492 {0x10, 0x0009000f}, {0x11, 0x00023100},
1493 {0x12, 0x000d8000}, {0x12, 0x00090000},
1494 {0x12, 0x00051000}, {0x12, 0x00012000},
1495 {0x13, 0x00028fb4}, {0x13, 0x00024fa8},
1496 {0x13, 0x000207a4}, {0x13, 0x0001c3b0},
1497 {0x13, 0x000183a4}, {0x13, 0x00014398},
1498 {0x13, 0x000101a4}, {0x13, 0x0000c198},
1499 {0x13, 0x000080a4}, {0x13, 0x00004098},
1500 {0x13, 0x00000000}, {0x14, 0x0001944c},
1501 {0x14, 0x00059444}, {0x14, 0x0009944c},
1502 {0x14, 0x000d9444}, {0x15, 0x0000f405},
1503 {0x15, 0x0004f405}, {0x15, 0x0008f405},
1504 {0x15, 0x000cf405}, {0x16, 0x000e0330},
1505 {0x16, 0x000a0330}, {0x16, 0x00060330},
1506 {0x16, 0x00020330}, {0x00, 0x00010159},
1507 {0x18, 0x0000f401}, {0xfe, 0x00000000},
1508 {0xfe, 0x00000000}, {0x1f, 0x00080003},
1509 {0xfe, 0x00000000}, {0xfe, 0x00000000},
1510 {0x1e, 0x00044457}, {0x1f, 0x00080000},
1511 {0x00, 0x00030159},
1512 {0xff, 0xffffffff}
1513};
1514
Jes Sorensen19102f82016-04-07 14:19:19 -04001515static struct rtl8xxxu_rfregval rtl8192eu_radioa_init_table[] = {
1516 {0x7f, 0x00000082}, {0x81, 0x0003fc00},
1517 {0x00, 0x00030000}, {0x08, 0x00008400},
1518 {0x18, 0x00000407}, {0x19, 0x00000012},
1519 {0x1b, 0x00000064}, {0x1e, 0x00080009},
1520 {0x1f, 0x00000880}, {0x2f, 0x0001a060},
1521 {0x3f, 0x00000000}, {0x42, 0x000060c0},
1522 {0x57, 0x000d0000}, {0x58, 0x000be180},
1523 {0x67, 0x00001552}, {0x83, 0x00000000},
1524 {0xb0, 0x000ff9f1}, {0xb1, 0x00055418},
1525 {0xb2, 0x0008cc00}, {0xb4, 0x00043083},
1526 {0xb5, 0x00008166}, {0xb6, 0x0000803e},
1527 {0xb7, 0x0001c69f}, {0xb8, 0x0000407f},
1528 {0xb9, 0x00080001}, {0xba, 0x00040001},
1529 {0xbb, 0x00000400}, {0xbf, 0x000c0000},
1530 {0xc2, 0x00002400}, {0xc3, 0x00000009},
1531 {0xc4, 0x00040c91}, {0xc5, 0x00099999},
1532 {0xc6, 0x000000a3}, {0xc7, 0x00088820},
1533 {0xc8, 0x00076c06}, {0xc9, 0x00000000},
1534 {0xca, 0x00080000}, {0xdf, 0x00000180},
1535 {0xef, 0x000001a0}, {0x51, 0x00069545},
1536 {0x52, 0x0007e45e}, {0x53, 0x00000071},
1537 {0x56, 0x00051ff3}, {0x35, 0x000000a8},
1538 {0x35, 0x000001e2}, {0x35, 0x000002a8},
1539 {0x36, 0x00001c24}, {0x36, 0x00009c24},
1540 {0x36, 0x00011c24}, {0x36, 0x00019c24},
1541 {0x18, 0x00000c07}, {0x5a, 0x00048000},
1542 {0x19, 0x000739d0},
1543#ifdef EXT_PA_8192EU
1544 /* External PA or external LNA */
1545 {0x34, 0x0000a093}, {0x34, 0x0000908f},
1546 {0x34, 0x0000808c}, {0x34, 0x0000704d},
1547 {0x34, 0x0000604a}, {0x34, 0x00005047},
1548 {0x34, 0x0000400a}, {0x34, 0x00003007},
1549 {0x34, 0x00002004}, {0x34, 0x00001001},
1550 {0x34, 0x00000000},
1551#else
1552 /* Regular */
1553 {0x34, 0x0000add7}, {0x34, 0x00009dd4},
1554 {0x34, 0x00008dd1}, {0x34, 0x00007dce},
1555 {0x34, 0x00006dcb}, {0x34, 0x00005dc8},
1556 {0x34, 0x00004dc5}, {0x34, 0x000034cc},
1557 {0x34, 0x0000244f}, {0x34, 0x0000144c},
1558 {0x34, 0x00000014},
1559#endif
1560 {0x00, 0x00030159},
1561 {0x84, 0x00068180},
1562 {0x86, 0x0000014e},
1563 {0x87, 0x00048e00},
1564 {0x8e, 0x00065540},
1565 {0x8f, 0x00088000},
1566 {0xef, 0x000020a0},
1567#ifdef EXT_PA_8192EU
1568 /* External PA or external LNA */
1569 {0x3b, 0x000f07b0},
1570#else
1571 {0x3b, 0x000f02b0},
1572#endif
1573 {0x3b, 0x000ef7b0}, {0x3b, 0x000d4fb0},
1574 {0x3b, 0x000cf060}, {0x3b, 0x000b0090},
1575 {0x3b, 0x000a0080}, {0x3b, 0x00090080},
1576 {0x3b, 0x0008f780},
1577#ifdef EXT_PA_8192EU
1578 /* External PA or external LNA */
1579 {0x3b, 0x000787b0},
1580#else
1581 {0x3b, 0x00078730},
1582#endif
1583 {0x3b, 0x00060fb0}, {0x3b, 0x0005ffa0},
1584 {0x3b, 0x00040620}, {0x3b, 0x00037090},
1585 {0x3b, 0x00020080}, {0x3b, 0x0001f060},
1586 {0x3b, 0x0000ffb0}, {0xef, 0x000000a0},
1587 {0xfe, 0x00000000}, {0x18, 0x0000fc07},
1588 {0xfe, 0x00000000}, {0xfe, 0x00000000},
1589 {0xfe, 0x00000000}, {0xfe, 0x00000000},
1590 {0x1e, 0x00000001}, {0x1f, 0x00080000},
1591 {0x00, 0x00033e70},
1592 {0xff, 0xffffffff}
1593};
1594
1595static struct rtl8xxxu_rfregval rtl8192eu_radiob_init_table[] = {
1596 {0x7f, 0x00000082}, {0x81, 0x0003fc00},
1597 {0x00, 0x00030000}, {0x08, 0x00008400},
1598 {0x18, 0x00000407}, {0x19, 0x00000012},
1599 {0x1b, 0x00000064}, {0x1e, 0x00080009},
1600 {0x1f, 0x00000880}, {0x2f, 0x0001a060},
1601 {0x3f, 0x00000000}, {0x42, 0x000060c0},
1602 {0x57, 0x000d0000}, {0x58, 0x000be180},
1603 {0x67, 0x00001552}, {0x7f, 0x00000082},
1604 {0x81, 0x0003f000}, {0x83, 0x00000000},
1605 {0xdf, 0x00000180}, {0xef, 0x000001a0},
1606 {0x51, 0x00069545}, {0x52, 0x0007e42e},
1607 {0x53, 0x00000071}, {0x56, 0x00051ff3},
1608 {0x35, 0x000000a8}, {0x35, 0x000001e0},
1609 {0x35, 0x000002a8}, {0x36, 0x00001ca8},
1610 {0x36, 0x00009c24}, {0x36, 0x00011c24},
1611 {0x36, 0x00019c24}, {0x18, 0x00000c07},
1612 {0x5a, 0x00048000}, {0x19, 0x000739d0},
1613#ifdef EXT_PA_8192EU
1614 /* External PA or external LNA */
1615 {0x34, 0x0000a093}, {0x34, 0x0000908f},
1616 {0x34, 0x0000808c}, {0x34, 0x0000704d},
1617 {0x34, 0x0000604a}, {0x34, 0x00005047},
1618 {0x34, 0x0000400a}, {0x34, 0x00003007},
1619 {0x34, 0x00002004}, {0x34, 0x00001001},
1620 {0x34, 0x00000000},
1621#else
1622 {0x34, 0x0000add7}, {0x34, 0x00009dd4},
1623 {0x34, 0x00008dd1}, {0x34, 0x00007dce},
1624 {0x34, 0x00006dcb}, {0x34, 0x00005dc8},
1625 {0x34, 0x00004dc5}, {0x34, 0x000034cc},
1626 {0x34, 0x0000244f}, {0x34, 0x0000144c},
1627 {0x34, 0x00000014},
1628#endif
1629 {0x00, 0x00030159}, {0x84, 0x00068180},
1630 {0x86, 0x000000ce}, {0x87, 0x00048a00},
1631 {0x8e, 0x00065540}, {0x8f, 0x00088000},
1632 {0xef, 0x000020a0},
1633#ifdef EXT_PA_8192EU
1634 /* External PA or external LNA */
1635 {0x3b, 0x000f07b0},
1636#else
1637 {0x3b, 0x000f02b0},
1638#endif
1639
1640 {0x3b, 0x000ef7b0}, {0x3b, 0x000d4fb0},
1641 {0x3b, 0x000cf060}, {0x3b, 0x000b0090},
1642 {0x3b, 0x000a0080}, {0x3b, 0x00090080},
1643 {0x3b, 0x0008f780},
1644#ifdef EXT_PA_8192EU
1645 /* External PA or external LNA */
1646 {0x3b, 0x000787b0},
1647#else
1648 {0x3b, 0x00078730},
1649#endif
1650 {0x3b, 0x00060fb0}, {0x3b, 0x0005ffa0},
1651 {0x3b, 0x00040620}, {0x3b, 0x00037090},
1652 {0x3b, 0x00020080}, {0x3b, 0x0001f060},
1653 {0x3b, 0x0000ffb0}, {0xef, 0x000000a0},
1654 {0x00, 0x00010159}, {0xfe, 0x00000000},
1655 {0xfe, 0x00000000}, {0xfe, 0x00000000},
1656 {0xfe, 0x00000000}, {0x1e, 0x00000001},
1657 {0x1f, 0x00080000}, {0x00, 0x00033e70},
1658 {0xff, 0xffffffff}
1659};
1660
Jes Sorensen26f1fad2015-10-14 20:44:51 -04001661static struct rtl8xxxu_rfregs rtl8xxxu_rfregs[] = {
1662 { /* RF_A */
1663 .hssiparm1 = REG_FPGA0_XA_HSSI_PARM1,
1664 .hssiparm2 = REG_FPGA0_XA_HSSI_PARM2,
1665 .lssiparm = REG_FPGA0_XA_LSSI_PARM,
1666 .hspiread = REG_HSPI_XA_READBACK,
1667 .lssiread = REG_FPGA0_XA_LSSI_READBACK,
1668 .rf_sw_ctrl = REG_FPGA0_XA_RF_SW_CTRL,
1669 },
1670 { /* RF_B */
1671 .hssiparm1 = REG_FPGA0_XB_HSSI_PARM1,
1672 .hssiparm2 = REG_FPGA0_XB_HSSI_PARM2,
1673 .lssiparm = REG_FPGA0_XB_LSSI_PARM,
1674 .hspiread = REG_HSPI_XB_READBACK,
1675 .lssiread = REG_FPGA0_XB_LSSI_READBACK,
1676 .rf_sw_ctrl = REG_FPGA0_XB_RF_SW_CTRL,
1677 },
1678};
1679
1680static const u32 rtl8723au_iqk_phy_iq_bb_reg[RTL8XXXU_BB_REGS] = {
1681 REG_OFDM0_XA_RX_IQ_IMBALANCE,
1682 REG_OFDM0_XB_RX_IQ_IMBALANCE,
1683 REG_OFDM0_ENERGY_CCA_THRES,
1684 REG_OFDM0_AGCR_SSI_TABLE,
1685 REG_OFDM0_XA_TX_IQ_IMBALANCE,
1686 REG_OFDM0_XB_TX_IQ_IMBALANCE,
1687 REG_OFDM0_XC_TX_AFE,
1688 REG_OFDM0_XD_TX_AFE,
1689 REG_OFDM0_RX_IQ_EXT_ANTA
1690};
1691
1692static u8 rtl8xxxu_read8(struct rtl8xxxu_priv *priv, u16 addr)
1693{
1694 struct usb_device *udev = priv->udev;
1695 int len;
1696 u8 data;
1697
1698 mutex_lock(&priv->usb_buf_mutex);
1699 len = usb_control_msg(udev, usb_rcvctrlpipe(udev, 0),
1700 REALTEK_USB_CMD_REQ, REALTEK_USB_READ,
1701 addr, 0, &priv->usb_buf.val8, sizeof(u8),
1702 RTW_USB_CONTROL_MSG_TIMEOUT);
1703 data = priv->usb_buf.val8;
1704 mutex_unlock(&priv->usb_buf_mutex);
1705
1706 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_REG_READ)
1707 dev_info(&udev->dev, "%s(%04x) = 0x%02x, len %i\n",
1708 __func__, addr, data, len);
1709 return data;
1710}
1711
1712static u16 rtl8xxxu_read16(struct rtl8xxxu_priv *priv, u16 addr)
1713{
1714 struct usb_device *udev = priv->udev;
1715 int len;
1716 u16 data;
1717
1718 mutex_lock(&priv->usb_buf_mutex);
1719 len = usb_control_msg(udev, usb_rcvctrlpipe(udev, 0),
1720 REALTEK_USB_CMD_REQ, REALTEK_USB_READ,
1721 addr, 0, &priv->usb_buf.val16, sizeof(u16),
1722 RTW_USB_CONTROL_MSG_TIMEOUT);
1723 data = le16_to_cpu(priv->usb_buf.val16);
1724 mutex_unlock(&priv->usb_buf_mutex);
1725
1726 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_REG_READ)
1727 dev_info(&udev->dev, "%s(%04x) = 0x%04x, len %i\n",
1728 __func__, addr, data, len);
1729 return data;
1730}
1731
1732static u32 rtl8xxxu_read32(struct rtl8xxxu_priv *priv, u16 addr)
1733{
1734 struct usb_device *udev = priv->udev;
1735 int len;
1736 u32 data;
1737
1738 mutex_lock(&priv->usb_buf_mutex);
1739 len = usb_control_msg(udev, usb_rcvctrlpipe(udev, 0),
1740 REALTEK_USB_CMD_REQ, REALTEK_USB_READ,
1741 addr, 0, &priv->usb_buf.val32, sizeof(u32),
1742 RTW_USB_CONTROL_MSG_TIMEOUT);
1743 data = le32_to_cpu(priv->usb_buf.val32);
1744 mutex_unlock(&priv->usb_buf_mutex);
1745
1746 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_REG_READ)
1747 dev_info(&udev->dev, "%s(%04x) = 0x%08x, len %i\n",
1748 __func__, addr, data, len);
1749 return data;
1750}
1751
1752static int rtl8xxxu_write8(struct rtl8xxxu_priv *priv, u16 addr, u8 val)
1753{
1754 struct usb_device *udev = priv->udev;
1755 int ret;
1756
1757 mutex_lock(&priv->usb_buf_mutex);
1758 priv->usb_buf.val8 = val;
1759 ret = usb_control_msg(udev, usb_sndctrlpipe(udev, 0),
1760 REALTEK_USB_CMD_REQ, REALTEK_USB_WRITE,
1761 addr, 0, &priv->usb_buf.val8, sizeof(u8),
1762 RTW_USB_CONTROL_MSG_TIMEOUT);
1763
1764 mutex_unlock(&priv->usb_buf_mutex);
1765
1766 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_REG_WRITE)
1767 dev_info(&udev->dev, "%s(%04x) = 0x%02x\n",
1768 __func__, addr, val);
1769 return ret;
1770}
1771
1772static int rtl8xxxu_write16(struct rtl8xxxu_priv *priv, u16 addr, u16 val)
1773{
1774 struct usb_device *udev = priv->udev;
1775 int ret;
1776
1777 mutex_lock(&priv->usb_buf_mutex);
1778 priv->usb_buf.val16 = cpu_to_le16(val);
1779 ret = usb_control_msg(udev, usb_sndctrlpipe(udev, 0),
1780 REALTEK_USB_CMD_REQ, REALTEK_USB_WRITE,
1781 addr, 0, &priv->usb_buf.val16, sizeof(u16),
1782 RTW_USB_CONTROL_MSG_TIMEOUT);
1783 mutex_unlock(&priv->usb_buf_mutex);
1784
1785 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_REG_WRITE)
1786 dev_info(&udev->dev, "%s(%04x) = 0x%04x\n",
1787 __func__, addr, val);
1788 return ret;
1789}
1790
1791static int rtl8xxxu_write32(struct rtl8xxxu_priv *priv, u16 addr, u32 val)
1792{
1793 struct usb_device *udev = priv->udev;
1794 int ret;
1795
1796 mutex_lock(&priv->usb_buf_mutex);
1797 priv->usb_buf.val32 = cpu_to_le32(val);
1798 ret = usb_control_msg(udev, usb_sndctrlpipe(udev, 0),
1799 REALTEK_USB_CMD_REQ, REALTEK_USB_WRITE,
1800 addr, 0, &priv->usb_buf.val32, sizeof(u32),
1801 RTW_USB_CONTROL_MSG_TIMEOUT);
1802 mutex_unlock(&priv->usb_buf_mutex);
1803
1804 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_REG_WRITE)
1805 dev_info(&udev->dev, "%s(%04x) = 0x%08x\n",
1806 __func__, addr, val);
1807 return ret;
1808}
1809
1810static int
1811rtl8xxxu_writeN(struct rtl8xxxu_priv *priv, u16 addr, u8 *buf, u16 len)
1812{
1813 struct usb_device *udev = priv->udev;
1814 int blocksize = priv->fops->writeN_block_size;
1815 int ret, i, count, remainder;
1816
1817 count = len / blocksize;
1818 remainder = len % blocksize;
1819
1820 for (i = 0; i < count; i++) {
1821 ret = usb_control_msg(udev, usb_sndctrlpipe(udev, 0),
1822 REALTEK_USB_CMD_REQ, REALTEK_USB_WRITE,
1823 addr, 0, buf, blocksize,
1824 RTW_USB_CONTROL_MSG_TIMEOUT);
1825 if (ret != blocksize)
1826 goto write_error;
1827
1828 addr += blocksize;
1829 buf += blocksize;
1830 }
1831
1832 if (remainder) {
1833 ret = usb_control_msg(udev, usb_sndctrlpipe(udev, 0),
1834 REALTEK_USB_CMD_REQ, REALTEK_USB_WRITE,
1835 addr, 0, buf, remainder,
1836 RTW_USB_CONTROL_MSG_TIMEOUT);
1837 if (ret != remainder)
1838 goto write_error;
1839 }
1840
1841 return len;
1842
1843write_error:
1844 dev_info(&udev->dev,
1845 "%s: Failed to write block at addr: %04x size: %04x\n",
1846 __func__, addr, blocksize);
1847 return -EAGAIN;
1848}
1849
1850static u32 rtl8xxxu_read_rfreg(struct rtl8xxxu_priv *priv,
1851 enum rtl8xxxu_rfpath path, u8 reg)
1852{
1853 u32 hssia, val32, retval;
1854
1855 hssia = rtl8xxxu_read32(priv, REG_FPGA0_XA_HSSI_PARM2);
1856 if (path != RF_A)
1857 val32 = rtl8xxxu_read32(priv, rtl8xxxu_rfregs[path].hssiparm2);
1858 else
1859 val32 = hssia;
1860
1861 val32 &= ~FPGA0_HSSI_PARM2_ADDR_MASK;
1862 val32 |= (reg << FPGA0_HSSI_PARM2_ADDR_SHIFT);
1863 val32 |= FPGA0_HSSI_PARM2_EDGE_READ;
1864 hssia &= ~FPGA0_HSSI_PARM2_EDGE_READ;
1865 rtl8xxxu_write32(priv, REG_FPGA0_XA_HSSI_PARM2, hssia);
1866
1867 udelay(10);
1868
1869 rtl8xxxu_write32(priv, rtl8xxxu_rfregs[path].hssiparm2, val32);
1870 udelay(100);
1871
1872 hssia |= FPGA0_HSSI_PARM2_EDGE_READ;
1873 rtl8xxxu_write32(priv, REG_FPGA0_XA_HSSI_PARM2, hssia);
1874 udelay(10);
1875
1876 val32 = rtl8xxxu_read32(priv, rtl8xxxu_rfregs[path].hssiparm1);
1877 if (val32 & FPGA0_HSSI_PARM1_PI)
1878 retval = rtl8xxxu_read32(priv, rtl8xxxu_rfregs[path].hspiread);
1879 else
1880 retval = rtl8xxxu_read32(priv, rtl8xxxu_rfregs[path].lssiread);
1881
1882 retval &= 0xfffff;
1883
1884 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_RFREG_READ)
1885 dev_info(&priv->udev->dev, "%s(%02x) = 0x%06x\n",
1886 __func__, reg, retval);
1887 return retval;
1888}
1889
Jes Sorensen22a31d42016-02-29 17:04:15 -05001890/*
1891 * The RTL8723BU driver indicates that registers 0xb2 and 0xb6 can
1892 * have write issues in high temperature conditions. We may have to
1893 * retry writing them.
1894 */
Jes Sorensen26f1fad2015-10-14 20:44:51 -04001895static int rtl8xxxu_write_rfreg(struct rtl8xxxu_priv *priv,
1896 enum rtl8xxxu_rfpath path, u8 reg, u32 data)
1897{
1898 int ret, retval;
Jes Sorensen2949b9e2016-04-07 14:19:25 -04001899 u32 dataaddr, val32;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04001900
1901 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_RFREG_WRITE)
1902 dev_info(&priv->udev->dev, "%s(%02x) = 0x%06x\n",
1903 __func__, reg, data);
1904
1905 data &= FPGA0_LSSI_PARM_DATA_MASK;
1906 dataaddr = (reg << FPGA0_LSSI_PARM_ADDR_SHIFT) | data;
1907
Jes Sorensen2949b9e2016-04-07 14:19:25 -04001908 if (priv->rtl_chip == RTL8192E) {
1909 val32 = rtl8xxxu_read32(priv, REG_FPGA0_POWER_SAVE);
1910 val32 &= ~0x20000;
1911 rtl8xxxu_write32(priv, REG_FPGA0_POWER_SAVE, val32);
1912 }
1913
Jes Sorensen26f1fad2015-10-14 20:44:51 -04001914 /* Use XB for path B */
1915 ret = rtl8xxxu_write32(priv, rtl8xxxu_rfregs[path].lssiparm, dataaddr);
1916 if (ret != sizeof(dataaddr))
1917 retval = -EIO;
1918 else
1919 retval = 0;
1920
1921 udelay(1);
1922
Jes Sorensen2949b9e2016-04-07 14:19:25 -04001923 if (priv->rtl_chip == RTL8192E) {
1924 val32 = rtl8xxxu_read32(priv, REG_FPGA0_POWER_SAVE);
1925 val32 |= 0x20000;
1926 rtl8xxxu_write32(priv, REG_FPGA0_POWER_SAVE, val32);
1927 }
1928
Jes Sorensen26f1fad2015-10-14 20:44:51 -04001929 return retval;
1930}
1931
Jes Sorensen8da91572016-02-29 17:04:29 -05001932static int rtl8723a_h2c_cmd(struct rtl8xxxu_priv *priv,
1933 struct h2c_cmd *h2c, int len)
Jes Sorensen26f1fad2015-10-14 20:44:51 -04001934{
1935 struct device *dev = &priv->udev->dev;
1936 int mbox_nr, retry, retval = 0;
1937 int mbox_reg, mbox_ext_reg;
1938 u8 val8;
1939
1940 mutex_lock(&priv->h2c_mutex);
1941
1942 mbox_nr = priv->next_mbox;
1943 mbox_reg = REG_HMBOX_0 + (mbox_nr * 4);
Jes Sorensened35d092016-02-29 17:04:19 -05001944 mbox_ext_reg = priv->fops->mbox_ext_reg +
1945 (mbox_nr * priv->fops->mbox_ext_width);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04001946
1947 /*
1948 * MBOX ready?
1949 */
1950 retry = 100;
1951 do {
1952 val8 = rtl8xxxu_read8(priv, REG_HMTFR);
1953 if (!(val8 & BIT(mbox_nr)))
1954 break;
1955 } while (retry--);
1956
1957 if (!retry) {
Jes Sorensenc7a5a192016-02-29 17:04:30 -05001958 dev_info(dev, "%s: Mailbox busy\n", __func__);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04001959 retval = -EBUSY;
1960 goto error;
1961 }
1962
1963 /*
1964 * Need to swap as it's being swapped again by rtl8xxxu_write16/32()
1965 */
Jes Sorensen8da91572016-02-29 17:04:29 -05001966 if (len > sizeof(u32)) {
Jes Sorensened35d092016-02-29 17:04:19 -05001967 if (priv->fops->mbox_ext_width == 4) {
1968 rtl8xxxu_write32(priv, mbox_ext_reg,
1969 le32_to_cpu(h2c->raw_wide.ext));
1970 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_H2C)
1971 dev_info(dev, "H2C_EXT %08x\n",
1972 le32_to_cpu(h2c->raw_wide.ext));
1973 } else {
1974 rtl8xxxu_write16(priv, mbox_ext_reg,
1975 le16_to_cpu(h2c->raw.ext));
1976 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_H2C)
1977 dev_info(dev, "H2C_EXT %04x\n",
1978 le16_to_cpu(h2c->raw.ext));
1979 }
Jes Sorensen26f1fad2015-10-14 20:44:51 -04001980 }
1981 rtl8xxxu_write32(priv, mbox_reg, le32_to_cpu(h2c->raw.data));
1982 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_H2C)
1983 dev_info(dev, "H2C %08x\n", le32_to_cpu(h2c->raw.data));
1984
1985 priv->next_mbox = (mbox_nr + 1) % H2C_MAX_MBOX;
1986
1987error:
1988 mutex_unlock(&priv->h2c_mutex);
1989 return retval;
1990}
1991
Jes Sorensen394f1bd2016-02-29 17:04:49 -05001992static void rtl8723bu_write_btreg(struct rtl8xxxu_priv *priv, u8 reg, u8 data)
1993{
1994 struct h2c_cmd h2c;
1995 int reqnum = 0;
1996
1997 memset(&h2c, 0, sizeof(struct h2c_cmd));
1998 h2c.bt_mp_oper.cmd = H2C_8723B_BT_MP_OPER;
1999 h2c.bt_mp_oper.operreq = 0 | (reqnum << 4);
2000 h2c.bt_mp_oper.opcode = BT_MP_OP_WRITE_REG_VALUE;
2001 h2c.bt_mp_oper.data = data;
2002 rtl8723a_h2c_cmd(priv, &h2c, sizeof(h2c.bt_mp_oper));
2003
2004 reqnum++;
2005 memset(&h2c, 0, sizeof(struct h2c_cmd));
2006 h2c.bt_mp_oper.cmd = H2C_8723B_BT_MP_OPER;
2007 h2c.bt_mp_oper.operreq = 0 | (reqnum << 4);
2008 h2c.bt_mp_oper.opcode = BT_MP_OP_WRITE_REG_VALUE;
2009 h2c.bt_mp_oper.addr = reg;
2010 rtl8723a_h2c_cmd(priv, &h2c, sizeof(h2c.bt_mp_oper));
2011}
2012
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002013static void rtl8723a_enable_rf(struct rtl8xxxu_priv *priv)
2014{
2015 u8 val8;
2016 u32 val32;
2017
2018 val8 = rtl8xxxu_read8(priv, REG_SPS0_CTRL);
2019 val8 |= BIT(0) | BIT(3);
2020 rtl8xxxu_write8(priv, REG_SPS0_CTRL, val8);
2021
2022 val32 = rtl8xxxu_read32(priv, REG_FPGA0_XAB_RF_PARM);
2023 val32 &= ~(BIT(4) | BIT(5));
2024 val32 |= BIT(3);
2025 if (priv->rf_paths == 2) {
2026 val32 &= ~(BIT(20) | BIT(21));
2027 val32 |= BIT(19);
2028 }
2029 rtl8xxxu_write32(priv, REG_FPGA0_XAB_RF_PARM, val32);
2030
2031 val32 = rtl8xxxu_read32(priv, REG_OFDM0_TRX_PATH_ENABLE);
2032 val32 &= ~OFDM_RF_PATH_TX_MASK;
2033 if (priv->tx_paths == 2)
2034 val32 |= OFDM_RF_PATH_TX_A | OFDM_RF_PATH_TX_B;
Jes Sorensenba17d822016-03-31 17:08:39 -04002035 else if (priv->rtl_chip == RTL8192C || priv->rtl_chip == RTL8191C)
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002036 val32 |= OFDM_RF_PATH_TX_B;
2037 else
2038 val32 |= OFDM_RF_PATH_TX_A;
2039 rtl8xxxu_write32(priv, REG_OFDM0_TRX_PATH_ENABLE, val32);
2040
2041 val32 = rtl8xxxu_read32(priv, REG_FPGA0_RF_MODE);
2042 val32 &= ~FPGA_RF_MODE_JAPAN;
2043 rtl8xxxu_write32(priv, REG_FPGA0_RF_MODE, val32);
2044
2045 if (priv->rf_paths == 2)
2046 rtl8xxxu_write32(priv, REG_RX_WAIT_CCA, 0x63db25a0);
2047 else
2048 rtl8xxxu_write32(priv, REG_RX_WAIT_CCA, 0x631b25a0);
2049
2050 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_AC, 0x32d95);
2051 if (priv->rf_paths == 2)
2052 rtl8xxxu_write_rfreg(priv, RF_B, RF6052_REG_AC, 0x32d95);
2053
2054 rtl8xxxu_write8(priv, REG_TXPAUSE, 0x00);
2055}
2056
2057static void rtl8723a_disable_rf(struct rtl8xxxu_priv *priv)
2058{
2059 u8 sps0;
2060 u32 val32;
2061
2062 rtl8xxxu_write8(priv, REG_TXPAUSE, 0xff);
2063
2064 sps0 = rtl8xxxu_read8(priv, REG_SPS0_CTRL);
2065
2066 /* RF RX code for preamble power saving */
2067 val32 = rtl8xxxu_read32(priv, REG_FPGA0_XAB_RF_PARM);
2068 val32 &= ~(BIT(3) | BIT(4) | BIT(5));
2069 if (priv->rf_paths == 2)
2070 val32 &= ~(BIT(19) | BIT(20) | BIT(21));
2071 rtl8xxxu_write32(priv, REG_FPGA0_XAB_RF_PARM, val32);
2072
2073 /* Disable TX for four paths */
2074 val32 = rtl8xxxu_read32(priv, REG_OFDM0_TRX_PATH_ENABLE);
2075 val32 &= ~OFDM_RF_PATH_TX_MASK;
2076 rtl8xxxu_write32(priv, REG_OFDM0_TRX_PATH_ENABLE, val32);
2077
2078 /* Enable power saving */
2079 val32 = rtl8xxxu_read32(priv, REG_FPGA0_RF_MODE);
2080 val32 |= FPGA_RF_MODE_JAPAN;
2081 rtl8xxxu_write32(priv, REG_FPGA0_RF_MODE, val32);
2082
2083 /* AFE control register to power down bits [30:22] */
2084 if (priv->rf_paths == 2)
2085 rtl8xxxu_write32(priv, REG_RX_WAIT_CCA, 0x00db25a0);
2086 else
2087 rtl8xxxu_write32(priv, REG_RX_WAIT_CCA, 0x001b25a0);
2088
2089 /* Power down RF module */
2090 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_AC, 0);
2091 if (priv->rf_paths == 2)
2092 rtl8xxxu_write_rfreg(priv, RF_B, RF6052_REG_AC, 0);
2093
2094 sps0 &= ~(BIT(0) | BIT(3));
2095 rtl8xxxu_write8(priv, REG_SPS0_CTRL, sps0);
2096}
2097
2098
2099static void rtl8723a_stop_tx_beacon(struct rtl8xxxu_priv *priv)
2100{
2101 u8 val8;
2102
2103 val8 = rtl8xxxu_read8(priv, REG_FWHW_TXQ_CTRL + 2);
2104 val8 &= ~BIT(6);
2105 rtl8xxxu_write8(priv, REG_FWHW_TXQ_CTRL + 2, val8);
2106
2107 rtl8xxxu_write8(priv, REG_TBTT_PROHIBIT + 1, 0x64);
2108 val8 = rtl8xxxu_read8(priv, REG_TBTT_PROHIBIT + 2);
2109 val8 &= ~BIT(0);
2110 rtl8xxxu_write8(priv, REG_TBTT_PROHIBIT + 2, val8);
2111}
2112
2113
2114/*
2115 * The rtl8723a has 3 channel groups for it's efuse settings. It only
2116 * supports the 2.4GHz band, so channels 1 - 14:
2117 * group 0: channels 1 - 3
2118 * group 1: channels 4 - 9
2119 * group 2: channels 10 - 14
2120 *
2121 * Note: We index from 0 in the code
2122 */
2123static int rtl8723a_channel_to_group(int channel)
2124{
2125 int group;
2126
2127 if (channel < 4)
2128 group = 0;
2129 else if (channel < 10)
2130 group = 1;
2131 else
2132 group = 2;
2133
2134 return group;
2135}
2136
Jes Sorensen9e247722016-04-07 14:19:23 -04002137/*
2138 * Valid for rtl8723bu and rtl8192eu
2139 */
Jes Sorensene796dab2016-02-29 17:05:19 -05002140static int rtl8723b_channel_to_group(int channel)
2141{
2142 int group;
2143
2144 if (channel < 3)
2145 group = 0;
2146 else if (channel < 6)
2147 group = 1;
2148 else if (channel < 9)
2149 group = 2;
2150 else if (channel < 12)
2151 group = 3;
2152 else
2153 group = 4;
2154
2155 return group;
2156}
2157
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002158static void rtl8723au_config_channel(struct ieee80211_hw *hw)
2159{
2160 struct rtl8xxxu_priv *priv = hw->priv;
2161 u32 val32, rsr;
2162 u8 val8, opmode;
2163 bool ht = true;
2164 int sec_ch_above, channel;
2165 int i;
2166
2167 opmode = rtl8xxxu_read8(priv, REG_BW_OPMODE);
2168 rsr = rtl8xxxu_read32(priv, REG_RESPONSE_RATE_SET);
2169 channel = hw->conf.chandef.chan->hw_value;
2170
2171 switch (hw->conf.chandef.width) {
2172 case NL80211_CHAN_WIDTH_20_NOHT:
2173 ht = false;
2174 case NL80211_CHAN_WIDTH_20:
2175 opmode |= BW_OPMODE_20MHZ;
2176 rtl8xxxu_write8(priv, REG_BW_OPMODE, opmode);
2177
2178 val32 = rtl8xxxu_read32(priv, REG_FPGA0_RF_MODE);
2179 val32 &= ~FPGA_RF_MODE;
2180 rtl8xxxu_write32(priv, REG_FPGA0_RF_MODE, val32);
2181
2182 val32 = rtl8xxxu_read32(priv, REG_FPGA1_RF_MODE);
2183 val32 &= ~FPGA_RF_MODE;
2184 rtl8xxxu_write32(priv, REG_FPGA1_RF_MODE, val32);
2185
2186 val32 = rtl8xxxu_read32(priv, REG_FPGA0_ANALOG2);
2187 val32 |= FPGA0_ANALOG2_20MHZ;
2188 rtl8xxxu_write32(priv, REG_FPGA0_ANALOG2, val32);
2189 break;
2190 case NL80211_CHAN_WIDTH_40:
2191 if (hw->conf.chandef.center_freq1 >
2192 hw->conf.chandef.chan->center_freq) {
2193 sec_ch_above = 1;
2194 channel += 2;
2195 } else {
2196 sec_ch_above = 0;
2197 channel -= 2;
2198 }
2199
2200 opmode &= ~BW_OPMODE_20MHZ;
2201 rtl8xxxu_write8(priv, REG_BW_OPMODE, opmode);
2202 rsr &= ~RSR_RSC_BANDWIDTH_40M;
2203 if (sec_ch_above)
2204 rsr |= RSR_RSC_UPPER_SUB_CHANNEL;
2205 else
2206 rsr |= RSR_RSC_LOWER_SUB_CHANNEL;
2207 rtl8xxxu_write32(priv, REG_RESPONSE_RATE_SET, rsr);
2208
2209 val32 = rtl8xxxu_read32(priv, REG_FPGA0_RF_MODE);
2210 val32 |= FPGA_RF_MODE;
2211 rtl8xxxu_write32(priv, REG_FPGA0_RF_MODE, val32);
2212
2213 val32 = rtl8xxxu_read32(priv, REG_FPGA1_RF_MODE);
2214 val32 |= FPGA_RF_MODE;
2215 rtl8xxxu_write32(priv, REG_FPGA1_RF_MODE, val32);
2216
2217 /*
2218 * Set Control channel to upper or lower. These settings
2219 * are required only for 40MHz
2220 */
2221 val32 = rtl8xxxu_read32(priv, REG_CCK0_SYSTEM);
2222 val32 &= ~CCK0_SIDEBAND;
2223 if (!sec_ch_above)
2224 val32 |= CCK0_SIDEBAND;
2225 rtl8xxxu_write32(priv, REG_CCK0_SYSTEM, val32);
2226
2227 val32 = rtl8xxxu_read32(priv, REG_OFDM1_LSTF);
2228 val32 &= ~OFDM_LSTF_PRIME_CH_MASK; /* 0xc00 */
2229 if (sec_ch_above)
2230 val32 |= OFDM_LSTF_PRIME_CH_LOW;
2231 else
2232 val32 |= OFDM_LSTF_PRIME_CH_HIGH;
2233 rtl8xxxu_write32(priv, REG_OFDM1_LSTF, val32);
2234
2235 val32 = rtl8xxxu_read32(priv, REG_FPGA0_ANALOG2);
2236 val32 &= ~FPGA0_ANALOG2_20MHZ;
2237 rtl8xxxu_write32(priv, REG_FPGA0_ANALOG2, val32);
2238
2239 val32 = rtl8xxxu_read32(priv, REG_FPGA0_POWER_SAVE);
2240 val32 &= ~(FPGA0_PS_LOWER_CHANNEL | FPGA0_PS_UPPER_CHANNEL);
2241 if (sec_ch_above)
2242 val32 |= FPGA0_PS_UPPER_CHANNEL;
2243 else
2244 val32 |= FPGA0_PS_LOWER_CHANNEL;
2245 rtl8xxxu_write32(priv, REG_FPGA0_POWER_SAVE, val32);
2246 break;
2247
2248 default:
2249 break;
2250 }
2251
2252 for (i = RF_A; i < priv->rf_paths; i++) {
2253 val32 = rtl8xxxu_read_rfreg(priv, i, RF6052_REG_MODE_AG);
2254 val32 &= ~MODE_AG_CHANNEL_MASK;
2255 val32 |= channel;
2256 rtl8xxxu_write_rfreg(priv, i, RF6052_REG_MODE_AG, val32);
2257 }
2258
2259 if (ht)
2260 val8 = 0x0e;
2261 else
2262 val8 = 0x0a;
2263
2264 rtl8xxxu_write8(priv, REG_SIFS_CCK + 1, val8);
2265 rtl8xxxu_write8(priv, REG_SIFS_OFDM + 1, val8);
2266
2267 rtl8xxxu_write16(priv, REG_R2T_SIFS, 0x0808);
2268 rtl8xxxu_write16(priv, REG_T2T_SIFS, 0x0a0a);
2269
2270 for (i = RF_A; i < priv->rf_paths; i++) {
2271 val32 = rtl8xxxu_read_rfreg(priv, i, RF6052_REG_MODE_AG);
2272 if (hw->conf.chandef.width == NL80211_CHAN_WIDTH_40)
2273 val32 &= ~MODE_AG_CHANNEL_20MHZ;
2274 else
2275 val32 |= MODE_AG_CHANNEL_20MHZ;
2276 rtl8xxxu_write_rfreg(priv, i, RF6052_REG_MODE_AG, val32);
2277 }
2278}
2279
Jes Sorensenc3f95062016-02-29 17:04:40 -05002280static void rtl8723bu_config_channel(struct ieee80211_hw *hw)
2281{
2282 struct rtl8xxxu_priv *priv = hw->priv;
2283 u32 val32, rsr;
Jes Sorensen368633c2016-02-29 17:04:42 -05002284 u8 val8, subchannel;
Jes Sorensenc3f95062016-02-29 17:04:40 -05002285 u16 rf_mode_bw;
2286 bool ht = true;
2287 int sec_ch_above, channel;
2288 int i;
2289
2290 rf_mode_bw = rtl8xxxu_read16(priv, REG_WMAC_TRXPTCL_CTL);
2291 rf_mode_bw &= ~WMAC_TRXPTCL_CTL_BW_MASK;
2292 rsr = rtl8xxxu_read32(priv, REG_RESPONSE_RATE_SET);
2293 channel = hw->conf.chandef.chan->hw_value;
2294
2295/* Hack */
2296 subchannel = 0;
2297
2298 switch (hw->conf.chandef.width) {
2299 case NL80211_CHAN_WIDTH_20_NOHT:
2300 ht = false;
2301 case NL80211_CHAN_WIDTH_20:
2302 rf_mode_bw |= WMAC_TRXPTCL_CTL_BW_20;
2303 subchannel = 0;
2304
2305 val32 = rtl8xxxu_read32(priv, REG_FPGA0_RF_MODE);
2306 val32 &= ~FPGA_RF_MODE;
2307 rtl8xxxu_write32(priv, REG_FPGA0_RF_MODE, val32);
2308
2309 val32 = rtl8xxxu_read32(priv, REG_FPGA1_RF_MODE);
2310 val32 &= ~FPGA_RF_MODE;
2311 rtl8xxxu_write32(priv, REG_FPGA1_RF_MODE, val32);
2312
2313 val32 = rtl8xxxu_read32(priv, REG_OFDM0_TX_PSDO_NOISE_WEIGHT);
2314 val32 &= ~(BIT(30) | BIT(31));
2315 rtl8xxxu_write32(priv, REG_OFDM0_TX_PSDO_NOISE_WEIGHT, val32);
2316
2317 break;
2318 case NL80211_CHAN_WIDTH_40:
2319 rf_mode_bw |= WMAC_TRXPTCL_CTL_BW_40;
2320
2321 if (hw->conf.chandef.center_freq1 >
2322 hw->conf.chandef.chan->center_freq) {
2323 sec_ch_above = 1;
2324 channel += 2;
2325 } else {
2326 sec_ch_above = 0;
2327 channel -= 2;
2328 }
2329
2330 val32 = rtl8xxxu_read32(priv, REG_FPGA0_RF_MODE);
2331 val32 |= FPGA_RF_MODE;
2332 rtl8xxxu_write32(priv, REG_FPGA0_RF_MODE, val32);
2333
2334 val32 = rtl8xxxu_read32(priv, REG_FPGA1_RF_MODE);
2335 val32 |= FPGA_RF_MODE;
2336 rtl8xxxu_write32(priv, REG_FPGA1_RF_MODE, val32);
2337
2338 /*
2339 * Set Control channel to upper or lower. These settings
2340 * are required only for 40MHz
2341 */
2342 val32 = rtl8xxxu_read32(priv, REG_CCK0_SYSTEM);
2343 val32 &= ~CCK0_SIDEBAND;
2344 if (!sec_ch_above)
2345 val32 |= CCK0_SIDEBAND;
2346 rtl8xxxu_write32(priv, REG_CCK0_SYSTEM, val32);
2347
2348 val32 = rtl8xxxu_read32(priv, REG_OFDM1_LSTF);
2349 val32 &= ~OFDM_LSTF_PRIME_CH_MASK; /* 0xc00 */
2350 if (sec_ch_above)
2351 val32 |= OFDM_LSTF_PRIME_CH_LOW;
2352 else
2353 val32 |= OFDM_LSTF_PRIME_CH_HIGH;
2354 rtl8xxxu_write32(priv, REG_OFDM1_LSTF, val32);
2355
2356 val32 = rtl8xxxu_read32(priv, REG_FPGA0_POWER_SAVE);
2357 val32 &= ~(FPGA0_PS_LOWER_CHANNEL | FPGA0_PS_UPPER_CHANNEL);
2358 if (sec_ch_above)
2359 val32 |= FPGA0_PS_UPPER_CHANNEL;
2360 else
2361 val32 |= FPGA0_PS_LOWER_CHANNEL;
2362 rtl8xxxu_write32(priv, REG_FPGA0_POWER_SAVE, val32);
2363 break;
2364 case NL80211_CHAN_WIDTH_80:
2365 rf_mode_bw |= WMAC_TRXPTCL_CTL_BW_80;
2366 break;
2367 default:
2368 break;
2369 }
2370
2371 for (i = RF_A; i < priv->rf_paths; i++) {
2372 val32 = rtl8xxxu_read_rfreg(priv, i, RF6052_REG_MODE_AG);
2373 val32 &= ~MODE_AG_CHANNEL_MASK;
2374 val32 |= channel;
2375 rtl8xxxu_write_rfreg(priv, i, RF6052_REG_MODE_AG, val32);
2376 }
2377
2378 rtl8xxxu_write16(priv, REG_WMAC_TRXPTCL_CTL, rf_mode_bw);
2379 rtl8xxxu_write8(priv, REG_DATA_SUBCHANNEL, subchannel);
2380
2381 if (ht)
2382 val8 = 0x0e;
2383 else
2384 val8 = 0x0a;
2385
2386 rtl8xxxu_write8(priv, REG_SIFS_CCK + 1, val8);
2387 rtl8xxxu_write8(priv, REG_SIFS_OFDM + 1, val8);
2388
2389 rtl8xxxu_write16(priv, REG_R2T_SIFS, 0x0808);
2390 rtl8xxxu_write16(priv, REG_T2T_SIFS, 0x0a0a);
2391
2392 for (i = RF_A; i < priv->rf_paths; i++) {
2393 val32 = rtl8xxxu_read_rfreg(priv, i, RF6052_REG_MODE_AG);
2394 val32 &= ~MODE_AG_BW_MASK;
2395 switch(hw->conf.chandef.width) {
2396 case NL80211_CHAN_WIDTH_80:
2397 val32 |= MODE_AG_BW_80MHZ_8723B;
2398 break;
2399 case NL80211_CHAN_WIDTH_40:
2400 val32 |= MODE_AG_BW_40MHZ_8723B;
2401 break;
2402 default:
2403 val32 |= MODE_AG_BW_20MHZ_8723B;
2404 break;
2405 }
2406 rtl8xxxu_write_rfreg(priv, i, RF6052_REG_MODE_AG, val32);
2407 }
2408}
2409
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002410static void
2411rtl8723a_set_tx_power(struct rtl8xxxu_priv *priv, int channel, bool ht40)
2412{
2413 u8 cck[RTL8723A_MAX_RF_PATHS], ofdm[RTL8723A_MAX_RF_PATHS];
2414 u8 ofdmbase[RTL8723A_MAX_RF_PATHS], mcsbase[RTL8723A_MAX_RF_PATHS];
2415 u32 val32, ofdm_a, ofdm_b, mcs_a, mcs_b;
2416 u8 val8;
2417 int group, i;
2418
2419 group = rtl8723a_channel_to_group(channel);
2420
2421 cck[0] = priv->cck_tx_power_index_A[group];
2422 cck[1] = priv->cck_tx_power_index_B[group];
2423
Jes Sorensenb591e982016-04-14 16:37:09 -04002424 if (priv->hi_pa) {
2425 if (cck[0] > 0x20)
2426 cck[0] = 0x20;
2427 if (cck[1] > 0x20)
2428 cck[1] = 0x20;
2429 }
2430
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002431 ofdm[0] = priv->ht40_1s_tx_power_index_A[group];
2432 ofdm[1] = priv->ht40_1s_tx_power_index_B[group];
2433
2434 ofdmbase[0] = ofdm[0] + priv->ofdm_tx_power_index_diff[group].a;
2435 ofdmbase[1] = ofdm[1] + priv->ofdm_tx_power_index_diff[group].b;
2436
2437 mcsbase[0] = ofdm[0];
2438 mcsbase[1] = ofdm[1];
2439 if (!ht40) {
2440 mcsbase[0] += priv->ht20_tx_power_index_diff[group].a;
2441 mcsbase[1] += priv->ht20_tx_power_index_diff[group].b;
2442 }
2443
2444 if (priv->tx_paths > 1) {
2445 if (ofdm[0] > priv->ht40_2s_tx_power_index_diff[group].a)
2446 ofdm[0] -= priv->ht40_2s_tx_power_index_diff[group].a;
2447 if (ofdm[1] > priv->ht40_2s_tx_power_index_diff[group].b)
2448 ofdm[1] -= priv->ht40_2s_tx_power_index_diff[group].b;
2449 }
2450
2451 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_CHANNEL)
2452 dev_info(&priv->udev->dev,
2453 "%s: Setting TX power CCK A: %02x, "
2454 "CCK B: %02x, OFDM A: %02x, OFDM B: %02x\n",
2455 __func__, cck[0], cck[1], ofdm[0], ofdm[1]);
2456
2457 for (i = 0; i < RTL8723A_MAX_RF_PATHS; i++) {
2458 if (cck[i] > RF6052_MAX_TX_PWR)
2459 cck[i] = RF6052_MAX_TX_PWR;
2460 if (ofdm[i] > RF6052_MAX_TX_PWR)
2461 ofdm[i] = RF6052_MAX_TX_PWR;
2462 }
2463
2464 val32 = rtl8xxxu_read32(priv, REG_TX_AGC_A_CCK1_MCS32);
2465 val32 &= 0xffff00ff;
2466 val32 |= (cck[0] << 8);
2467 rtl8xxxu_write32(priv, REG_TX_AGC_A_CCK1_MCS32, val32);
2468
2469 val32 = rtl8xxxu_read32(priv, REG_TX_AGC_B_CCK11_A_CCK2_11);
2470 val32 &= 0xff;
2471 val32 |= ((cck[0] << 8) | (cck[0] << 16) | (cck[0] << 24));
2472 rtl8xxxu_write32(priv, REG_TX_AGC_B_CCK11_A_CCK2_11, val32);
2473
2474 val32 = rtl8xxxu_read32(priv, REG_TX_AGC_B_CCK11_A_CCK2_11);
2475 val32 &= 0xffffff00;
2476 val32 |= cck[1];
2477 rtl8xxxu_write32(priv, REG_TX_AGC_B_CCK11_A_CCK2_11, val32);
2478
2479 val32 = rtl8xxxu_read32(priv, REG_TX_AGC_B_CCK1_55_MCS32);
2480 val32 &= 0xff;
2481 val32 |= ((cck[1] << 8) | (cck[1] << 16) | (cck[1] << 24));
2482 rtl8xxxu_write32(priv, REG_TX_AGC_B_CCK1_55_MCS32, val32);
2483
2484 ofdm_a = ofdmbase[0] | ofdmbase[0] << 8 |
2485 ofdmbase[0] << 16 | ofdmbase[0] << 24;
2486 ofdm_b = ofdmbase[1] | ofdmbase[1] << 8 |
2487 ofdmbase[1] << 16 | ofdmbase[1] << 24;
2488 rtl8xxxu_write32(priv, REG_TX_AGC_A_RATE18_06, ofdm_a);
2489 rtl8xxxu_write32(priv, REG_TX_AGC_B_RATE18_06, ofdm_b);
2490
2491 rtl8xxxu_write32(priv, REG_TX_AGC_A_RATE54_24, ofdm_a);
2492 rtl8xxxu_write32(priv, REG_TX_AGC_B_RATE54_24, ofdm_b);
2493
2494 mcs_a = mcsbase[0] | mcsbase[0] << 8 |
2495 mcsbase[0] << 16 | mcsbase[0] << 24;
2496 mcs_b = mcsbase[1] | mcsbase[1] << 8 |
2497 mcsbase[1] << 16 | mcsbase[1] << 24;
2498
2499 rtl8xxxu_write32(priv, REG_TX_AGC_A_MCS03_MCS00, mcs_a);
2500 rtl8xxxu_write32(priv, REG_TX_AGC_B_MCS03_MCS00, mcs_b);
2501
2502 rtl8xxxu_write32(priv, REG_TX_AGC_A_MCS07_MCS04, mcs_a);
2503 rtl8xxxu_write32(priv, REG_TX_AGC_B_MCS07_MCS04, mcs_b);
2504
2505 rtl8xxxu_write32(priv, REG_TX_AGC_A_MCS11_MCS08, mcs_a);
2506 rtl8xxxu_write32(priv, REG_TX_AGC_B_MCS11_MCS08, mcs_b);
2507
2508 rtl8xxxu_write32(priv, REG_TX_AGC_A_MCS15_MCS12, mcs_a);
2509 for (i = 0; i < 3; i++) {
2510 if (i != 2)
2511 val8 = (mcsbase[0] > 8) ? (mcsbase[0] - 8) : 0;
2512 else
2513 val8 = (mcsbase[0] > 6) ? (mcsbase[0] - 6) : 0;
2514 rtl8xxxu_write8(priv, REG_OFDM0_XC_TX_IQ_IMBALANCE + i, val8);
2515 }
2516 rtl8xxxu_write32(priv, REG_TX_AGC_B_MCS15_MCS12, mcs_b);
2517 for (i = 0; i < 3; i++) {
2518 if (i != 2)
2519 val8 = (mcsbase[1] > 8) ? (mcsbase[1] - 8) : 0;
2520 else
2521 val8 = (mcsbase[1] > 6) ? (mcsbase[1] - 6) : 0;
2522 rtl8xxxu_write8(priv, REG_OFDM0_XD_TX_IQ_IMBALANCE + i, val8);
2523 }
2524}
2525
Jes Sorensene796dab2016-02-29 17:05:19 -05002526static void
2527rtl8723b_set_tx_power(struct rtl8xxxu_priv *priv, int channel, bool ht40)
2528{
Jes Sorensen1d3cc442016-02-29 17:05:24 -05002529 u32 val32, ofdm, mcs;
2530 u8 cck, ofdmbase, mcsbase;
Jes Sorensen54bed432016-02-29 17:05:23 -05002531 int group, tx_idx;
Jes Sorensene796dab2016-02-29 17:05:19 -05002532
Jes Sorensen54bed432016-02-29 17:05:23 -05002533 tx_idx = 0;
Jes Sorensene796dab2016-02-29 17:05:19 -05002534 group = rtl8723b_channel_to_group(channel);
Jes Sorensen54bed432016-02-29 17:05:23 -05002535
2536 cck = priv->cck_tx_power_index_B[group];
2537 val32 = rtl8xxxu_read32(priv, REG_TX_AGC_A_CCK1_MCS32);
2538 val32 &= 0xffff00ff;
2539 val32 |= (cck << 8);
2540 rtl8xxxu_write32(priv, REG_TX_AGC_A_CCK1_MCS32, val32);
2541
2542 val32 = rtl8xxxu_read32(priv, REG_TX_AGC_B_CCK11_A_CCK2_11);
2543 val32 &= 0xff;
2544 val32 |= ((cck << 8) | (cck << 16) | (cck << 24));
2545 rtl8xxxu_write32(priv, REG_TX_AGC_B_CCK11_A_CCK2_11, val32);
2546
2547 ofdmbase = priv->ht40_1s_tx_power_index_B[group];
2548 ofdmbase += priv->ofdm_tx_power_diff[tx_idx].b;
2549 ofdm = ofdmbase | ofdmbase << 8 | ofdmbase << 16 | ofdmbase << 24;
2550
2551 rtl8xxxu_write32(priv, REG_TX_AGC_A_RATE18_06, ofdm);
2552 rtl8xxxu_write32(priv, REG_TX_AGC_A_RATE54_24, ofdm);
Jes Sorensen1d3cc442016-02-29 17:05:24 -05002553
2554 mcsbase = priv->ht40_1s_tx_power_index_B[group];
2555 if (ht40)
2556 mcsbase += priv->ht40_tx_power_diff[tx_idx++].b;
2557 else
2558 mcsbase += priv->ht20_tx_power_diff[tx_idx++].b;
2559 mcs = mcsbase | mcsbase << 8 | mcsbase << 16 | mcsbase << 24;
2560
2561 rtl8xxxu_write32(priv, REG_TX_AGC_A_MCS03_MCS00, mcs);
2562 rtl8xxxu_write32(priv, REG_TX_AGC_A_MCS07_MCS04, mcs);
Jes Sorensene796dab2016-02-29 17:05:19 -05002563}
2564
Jes Sorensen57e42a22016-04-14 14:58:49 -04002565static void
2566rtl8192e_set_tx_power(struct rtl8xxxu_priv *priv, int channel, bool ht40)
2567{
2568 u32 val32, ofdm, mcs;
2569 u8 cck, ofdmbase, mcsbase;
2570 int group, tx_idx;
2571
2572 tx_idx = 0;
2573 group = rtl8723b_channel_to_group(channel);
2574
2575 cck = priv->cck_tx_power_index_A[group];
2576
2577 val32 = rtl8xxxu_read32(priv, REG_TX_AGC_A_CCK1_MCS32);
2578 val32 &= 0xffff00ff;
2579 val32 |= (cck << 8);
2580 rtl8xxxu_write32(priv, REG_TX_AGC_A_CCK1_MCS32, val32);
2581
2582 val32 = rtl8xxxu_read32(priv, REG_TX_AGC_B_CCK11_A_CCK2_11);
2583 val32 &= 0xff;
2584 val32 |= ((cck << 8) | (cck << 16) | (cck << 24));
2585 rtl8xxxu_write32(priv, REG_TX_AGC_B_CCK11_A_CCK2_11, val32);
2586
2587 ofdmbase = priv->ht40_1s_tx_power_index_A[group];
2588 ofdmbase += priv->ofdm_tx_power_diff[tx_idx].a;
2589 ofdm = ofdmbase | ofdmbase << 8 | ofdmbase << 16 | ofdmbase << 24;
2590
2591 rtl8xxxu_write32(priv, REG_TX_AGC_A_RATE18_06, ofdm);
2592 rtl8xxxu_write32(priv, REG_TX_AGC_A_RATE54_24, ofdm);
2593
2594 mcsbase = priv->ht40_1s_tx_power_index_A[group];
2595 if (ht40)
2596 mcsbase += priv->ht40_tx_power_diff[tx_idx++].a;
2597 else
2598 mcsbase += priv->ht20_tx_power_diff[tx_idx++].a;
2599 mcs = mcsbase | mcsbase << 8 | mcsbase << 16 | mcsbase << 24;
2600
2601 rtl8xxxu_write32(priv, REG_TX_AGC_A_MCS03_MCS00, mcs);
2602 rtl8xxxu_write32(priv, REG_TX_AGC_A_MCS07_MCS04, mcs);
2603 rtl8xxxu_write32(priv, REG_TX_AGC_A_MCS11_MCS08, mcs);
2604 rtl8xxxu_write32(priv, REG_TX_AGC_A_MCS15_MCS12, mcs);
2605
2606 if (priv->tx_paths > 1) {
2607 cck = priv->cck_tx_power_index_B[group];
2608
2609 val32 = rtl8xxxu_read32(priv, REG_TX_AGC_B_CCK1_55_MCS32);
2610 val32 &= 0xff;
2611 val32 |= ((cck << 8) | (cck << 16) | (cck << 24));
2612 rtl8xxxu_write32(priv, REG_TX_AGC_B_CCK1_55_MCS32, val32);
2613
2614 val32 = rtl8xxxu_read32(priv, REG_TX_AGC_B_CCK11_A_CCK2_11);
2615 val32 &= 0xffffff00;
2616 val32 |= cck;
2617 rtl8xxxu_write32(priv, REG_TX_AGC_B_CCK11_A_CCK2_11, val32);
2618
2619 ofdmbase = priv->ht40_1s_tx_power_index_B[group];
2620 ofdmbase += priv->ofdm_tx_power_diff[tx_idx].b;
2621 ofdm = ofdmbase | ofdmbase << 8 |
2622 ofdmbase << 16 | ofdmbase << 24;
2623
2624 rtl8xxxu_write32(priv, REG_TX_AGC_B_RATE18_06, ofdm);
2625 rtl8xxxu_write32(priv, REG_TX_AGC_B_RATE54_24, ofdm);
2626
2627 mcsbase = priv->ht40_1s_tx_power_index_B[group];
2628 if (ht40)
2629 mcsbase += priv->ht40_tx_power_diff[tx_idx++].b;
2630 else
2631 mcsbase += priv->ht20_tx_power_diff[tx_idx++].b;
2632 mcs = mcsbase | mcsbase << 8 | mcsbase << 16 | mcsbase << 24;
2633
2634 rtl8xxxu_write32(priv, REG_TX_AGC_B_MCS03_MCS00, mcs);
2635 rtl8xxxu_write32(priv, REG_TX_AGC_B_MCS07_MCS04, mcs);
2636 rtl8xxxu_write32(priv, REG_TX_AGC_B_MCS11_MCS08, mcs);
2637 rtl8xxxu_write32(priv, REG_TX_AGC_B_MCS15_MCS12, mcs);
2638 }
2639}
2640
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002641static void rtl8xxxu_set_linktype(struct rtl8xxxu_priv *priv,
2642 enum nl80211_iftype linktype)
2643{
Jes Sorensena26703f2016-02-03 13:39:56 -05002644 u8 val8;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002645
Jes Sorensena26703f2016-02-03 13:39:56 -05002646 val8 = rtl8xxxu_read8(priv, REG_MSR);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002647 val8 &= ~MSR_LINKTYPE_MASK;
2648
2649 switch (linktype) {
2650 case NL80211_IFTYPE_UNSPECIFIED:
2651 val8 |= MSR_LINKTYPE_NONE;
2652 break;
2653 case NL80211_IFTYPE_ADHOC:
2654 val8 |= MSR_LINKTYPE_ADHOC;
2655 break;
2656 case NL80211_IFTYPE_STATION:
2657 val8 |= MSR_LINKTYPE_STATION;
2658 break;
2659 case NL80211_IFTYPE_AP:
2660 val8 |= MSR_LINKTYPE_AP;
2661 break;
2662 default:
2663 goto out;
2664 }
2665
2666 rtl8xxxu_write8(priv, REG_MSR, val8);
2667out:
2668 return;
2669}
2670
2671static void
2672rtl8xxxu_set_retry(struct rtl8xxxu_priv *priv, u16 short_retry, u16 long_retry)
2673{
2674 u16 val16;
2675
2676 val16 = ((short_retry << RETRY_LIMIT_SHORT_SHIFT) &
2677 RETRY_LIMIT_SHORT_MASK) |
2678 ((long_retry << RETRY_LIMIT_LONG_SHIFT) &
2679 RETRY_LIMIT_LONG_MASK);
2680
2681 rtl8xxxu_write16(priv, REG_RETRY_LIMIT, val16);
2682}
2683
2684static void
2685rtl8xxxu_set_spec_sifs(struct rtl8xxxu_priv *priv, u16 cck, u16 ofdm)
2686{
2687 u16 val16;
2688
2689 val16 = ((cck << SPEC_SIFS_CCK_SHIFT) & SPEC_SIFS_CCK_MASK) |
2690 ((ofdm << SPEC_SIFS_OFDM_SHIFT) & SPEC_SIFS_OFDM_MASK);
2691
2692 rtl8xxxu_write16(priv, REG_SPEC_SIFS, val16);
2693}
2694
2695static void rtl8xxxu_print_chipinfo(struct rtl8xxxu_priv *priv)
2696{
2697 struct device *dev = &priv->udev->dev;
2698 char *cut;
2699
2700 switch (priv->chip_cut) {
2701 case 0:
2702 cut = "A";
2703 break;
2704 case 1:
2705 cut = "B";
2706 break;
Jes Sorensen0e5d4352016-02-29 17:04:00 -05002707 case 2:
2708 cut = "C";
2709 break;
2710 case 3:
2711 cut = "D";
2712 break;
2713 case 4:
2714 cut = "E";
2715 break;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002716 default:
2717 cut = "unknown";
2718 }
2719
2720 dev_info(dev,
2721 "RTL%s rev %s (%s) %iT%iR, TX queues %i, WiFi=%i, BT=%i, GPS=%i, HI PA=%i\n",
Jes Sorensen0e5d4352016-02-29 17:04:00 -05002722 priv->chip_name, cut, priv->chip_vendor, priv->tx_paths,
2723 priv->rx_paths, priv->ep_tx_count, priv->has_wifi,
2724 priv->has_bluetooth, priv->has_gps, priv->hi_pa);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002725
2726 dev_info(dev, "RTL%s MAC: %pM\n", priv->chip_name, priv->mac_addr);
2727}
2728
2729static int rtl8xxxu_identify_chip(struct rtl8xxxu_priv *priv)
2730{
2731 struct device *dev = &priv->udev->dev;
2732 u32 val32, bonding;
2733 u16 val16;
2734
2735 val32 = rtl8xxxu_read32(priv, REG_SYS_CFG);
2736 priv->chip_cut = (val32 & SYS_CFG_CHIP_VERSION_MASK) >>
2737 SYS_CFG_CHIP_VERSION_SHIFT;
2738 if (val32 & SYS_CFG_TRP_VAUX_EN) {
2739 dev_info(dev, "Unsupported test chip\n");
2740 return -ENOTSUPP;
2741 }
2742
2743 if (val32 & SYS_CFG_BT_FUNC) {
Jes Sorensen35a741f2016-02-29 17:04:10 -05002744 if (priv->chip_cut >= 3) {
2745 sprintf(priv->chip_name, "8723BU");
Jes Sorensenba17d822016-03-31 17:08:39 -04002746 priv->rtl_chip = RTL8723B;
Jes Sorensen35a741f2016-02-29 17:04:10 -05002747 } else {
2748 sprintf(priv->chip_name, "8723AU");
Jes Sorensen0e28b972016-02-29 17:04:13 -05002749 priv->usb_interrupts = 1;
Jes Sorensenba17d822016-03-31 17:08:39 -04002750 priv->rtl_chip = RTL8723A;
Jes Sorensen35a741f2016-02-29 17:04:10 -05002751 }
2752
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002753 priv->rf_paths = 1;
2754 priv->rx_paths = 1;
2755 priv->tx_paths = 1;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002756
2757 val32 = rtl8xxxu_read32(priv, REG_MULTI_FUNC_CTRL);
2758 if (val32 & MULTI_WIFI_FUNC_EN)
2759 priv->has_wifi = 1;
2760 if (val32 & MULTI_BT_FUNC_EN)
2761 priv->has_bluetooth = 1;
2762 if (val32 & MULTI_GPS_FUNC_EN)
2763 priv->has_gps = 1;
Jakub Sitnicki38451992016-02-03 13:39:49 -05002764 priv->is_multi_func = 1;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002765 } else if (val32 & SYS_CFG_TYPE_ID) {
2766 bonding = rtl8xxxu_read32(priv, REG_HPON_FSM);
2767 bonding &= HPON_FSM_BONDING_MASK;
Jes Sorensen55c0b6a2016-04-14 14:58:50 -04002768 if (priv->fops->tx_desc_size ==
2769 sizeof(struct rtl8xxxu_txdesc40)) {
Jes Sorensen0e5d4352016-02-29 17:04:00 -05002770 if (bonding == HPON_FSM_BONDING_1T2R) {
2771 sprintf(priv->chip_name, "8191EU");
2772 priv->rf_paths = 2;
2773 priv->rx_paths = 2;
2774 priv->tx_paths = 1;
Jes Sorensenba17d822016-03-31 17:08:39 -04002775 priv->rtl_chip = RTL8191E;
Jes Sorensen0e5d4352016-02-29 17:04:00 -05002776 } else {
2777 sprintf(priv->chip_name, "8192EU");
2778 priv->rf_paths = 2;
2779 priv->rx_paths = 2;
2780 priv->tx_paths = 2;
Jes Sorensenba17d822016-03-31 17:08:39 -04002781 priv->rtl_chip = RTL8192E;
Jes Sorensen0e5d4352016-02-29 17:04:00 -05002782 }
2783 } else if (bonding == HPON_FSM_BONDING_1T2R) {
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002784 sprintf(priv->chip_name, "8191CU");
2785 priv->rf_paths = 2;
2786 priv->rx_paths = 2;
2787 priv->tx_paths = 1;
Jes Sorensen0e28b972016-02-29 17:04:13 -05002788 priv->usb_interrupts = 1;
Jes Sorensenba17d822016-03-31 17:08:39 -04002789 priv->rtl_chip = RTL8191C;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002790 } else {
2791 sprintf(priv->chip_name, "8192CU");
2792 priv->rf_paths = 2;
2793 priv->rx_paths = 2;
2794 priv->tx_paths = 2;
Jes Sorensen0e28b972016-02-29 17:04:13 -05002795 priv->usb_interrupts = 1;
Jes Sorensenba17d822016-03-31 17:08:39 -04002796 priv->rtl_chip = RTL8192C;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002797 }
2798 priv->has_wifi = 1;
2799 } else {
2800 sprintf(priv->chip_name, "8188CU");
2801 priv->rf_paths = 1;
2802 priv->rx_paths = 1;
2803 priv->tx_paths = 1;
Jes Sorensenba17d822016-03-31 17:08:39 -04002804 priv->rtl_chip = RTL8188C;
Jes Sorensen0e28b972016-02-29 17:04:13 -05002805 priv->usb_interrupts = 1;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002806 priv->has_wifi = 1;
2807 }
2808
Jes Sorensenba17d822016-03-31 17:08:39 -04002809 switch (priv->rtl_chip) {
2810 case RTL8188E:
2811 case RTL8192E:
2812 case RTL8723B:
Jes Sorensen0e5d4352016-02-29 17:04:00 -05002813 switch (val32 & SYS_CFG_VENDOR_EXT_MASK) {
2814 case SYS_CFG_VENDOR_ID_TSMC:
2815 sprintf(priv->chip_vendor, "TSMC");
2816 break;
2817 case SYS_CFG_VENDOR_ID_SMIC:
2818 sprintf(priv->chip_vendor, "SMIC");
2819 priv->vendor_smic = 1;
2820 break;
2821 case SYS_CFG_VENDOR_ID_UMC:
2822 sprintf(priv->chip_vendor, "UMC");
2823 priv->vendor_umc = 1;
2824 break;
2825 default:
2826 sprintf(priv->chip_vendor, "unknown");
2827 }
2828 break;
2829 default:
2830 if (val32 & SYS_CFG_VENDOR_ID) {
2831 sprintf(priv->chip_vendor, "UMC");
2832 priv->vendor_umc = 1;
2833 } else {
2834 sprintf(priv->chip_vendor, "TSMC");
2835 }
2836 }
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002837
2838 val32 = rtl8xxxu_read32(priv, REG_GPIO_OUTSTS);
2839 priv->rom_rev = (val32 & GPIO_RF_RL_ID) >> 28;
2840
2841 val16 = rtl8xxxu_read16(priv, REG_NORMAL_SIE_EP_TX);
2842 if (val16 & NORMAL_SIE_EP_TX_HIGH_MASK) {
2843 priv->ep_tx_high_queue = 1;
2844 priv->ep_tx_count++;
2845 }
2846
2847 if (val16 & NORMAL_SIE_EP_TX_NORMAL_MASK) {
2848 priv->ep_tx_normal_queue = 1;
2849 priv->ep_tx_count++;
2850 }
2851
2852 if (val16 & NORMAL_SIE_EP_TX_LOW_MASK) {
2853 priv->ep_tx_low_queue = 1;
2854 priv->ep_tx_count++;
2855 }
2856
2857 /*
2858 * Fallback for devices that do not provide REG_NORMAL_SIE_EP_TX
2859 */
2860 if (!priv->ep_tx_count) {
2861 switch (priv->nr_out_eps) {
Jes Sorensen35a741f2016-02-29 17:04:10 -05002862 case 4:
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002863 case 3:
2864 priv->ep_tx_low_queue = 1;
2865 priv->ep_tx_count++;
2866 case 2:
2867 priv->ep_tx_normal_queue = 1;
2868 priv->ep_tx_count++;
2869 case 1:
2870 priv->ep_tx_high_queue = 1;
2871 priv->ep_tx_count++;
2872 break;
2873 default:
2874 dev_info(dev, "Unsupported USB TX end-points\n");
2875 return -ENOTSUPP;
2876 }
2877 }
2878
2879 return 0;
2880}
2881
2882static int rtl8723au_parse_efuse(struct rtl8xxxu_priv *priv)
2883{
Jakub Sitnickid38f1c32016-02-29 17:04:25 -05002884 struct rtl8723au_efuse *efuse = &priv->efuse_wifi.efuse8723;
2885
2886 if (efuse->rtl_id != cpu_to_le16(0x8129))
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002887 return -EINVAL;
2888
Jakub Sitnickid38f1c32016-02-29 17:04:25 -05002889 ether_addr_copy(priv->mac_addr, efuse->mac_addr);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002890
2891 memcpy(priv->cck_tx_power_index_A,
Jakub Sitnickid38f1c32016-02-29 17:04:25 -05002892 efuse->cck_tx_power_index_A,
Jes Sorensen3e84f932016-02-29 17:05:20 -05002893 sizeof(efuse->cck_tx_power_index_A));
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002894 memcpy(priv->cck_tx_power_index_B,
Jakub Sitnickid38f1c32016-02-29 17:04:25 -05002895 efuse->cck_tx_power_index_B,
Jes Sorensen3e84f932016-02-29 17:05:20 -05002896 sizeof(efuse->cck_tx_power_index_B));
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002897
2898 memcpy(priv->ht40_1s_tx_power_index_A,
Jakub Sitnickid38f1c32016-02-29 17:04:25 -05002899 efuse->ht40_1s_tx_power_index_A,
Jes Sorensen3e84f932016-02-29 17:05:20 -05002900 sizeof(efuse->ht40_1s_tx_power_index_A));
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002901 memcpy(priv->ht40_1s_tx_power_index_B,
Jakub Sitnickid38f1c32016-02-29 17:04:25 -05002902 efuse->ht40_1s_tx_power_index_B,
Jes Sorensen3e84f932016-02-29 17:05:20 -05002903 sizeof(efuse->ht40_1s_tx_power_index_B));
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002904
2905 memcpy(priv->ht20_tx_power_index_diff,
Jakub Sitnickid38f1c32016-02-29 17:04:25 -05002906 efuse->ht20_tx_power_index_diff,
Jes Sorensen3e84f932016-02-29 17:05:20 -05002907 sizeof(efuse->ht20_tx_power_index_diff));
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002908 memcpy(priv->ofdm_tx_power_index_diff,
Jakub Sitnickid38f1c32016-02-29 17:04:25 -05002909 efuse->ofdm_tx_power_index_diff,
Jes Sorensen3e84f932016-02-29 17:05:20 -05002910 sizeof(efuse->ofdm_tx_power_index_diff));
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002911
2912 memcpy(priv->ht40_max_power_offset,
Jakub Sitnickid38f1c32016-02-29 17:04:25 -05002913 efuse->ht40_max_power_offset,
Jes Sorensen3e84f932016-02-29 17:05:20 -05002914 sizeof(efuse->ht40_max_power_offset));
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002915 memcpy(priv->ht20_max_power_offset,
Jakub Sitnickid38f1c32016-02-29 17:04:25 -05002916 efuse->ht20_max_power_offset,
Jes Sorensen3e84f932016-02-29 17:05:20 -05002917 sizeof(efuse->ht20_max_power_offset));
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002918
Jes Sorensen4ef22eb2016-02-29 17:04:55 -05002919 if (priv->efuse_wifi.efuse8723.version >= 0x01) {
2920 priv->has_xtalk = 1;
2921 priv->xtalk = priv->efuse_wifi.efuse8723.xtal_k & 0x3f;
2922 }
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002923 dev_info(&priv->udev->dev, "Vendor: %.7s\n",
Jakub Sitnickid38f1c32016-02-29 17:04:25 -05002924 efuse->vendor_name);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002925 dev_info(&priv->udev->dev, "Product: %.41s\n",
Jakub Sitnickid38f1c32016-02-29 17:04:25 -05002926 efuse->device_name);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002927 return 0;
2928}
2929
Jes Sorensen3c836d62016-02-29 17:04:11 -05002930static int rtl8723bu_parse_efuse(struct rtl8xxxu_priv *priv)
2931{
Jes Sorensenb8ba8602016-02-29 17:04:28 -05002932 struct rtl8723bu_efuse *efuse = &priv->efuse_wifi.efuse8723bu;
Jes Sorensen3be26992016-02-29 17:05:22 -05002933 int i;
Jes Sorensenb8ba8602016-02-29 17:04:28 -05002934
2935 if (efuse->rtl_id != cpu_to_le16(0x8129))
Jes Sorensen3c836d62016-02-29 17:04:11 -05002936 return -EINVAL;
2937
Jes Sorensenb8ba8602016-02-29 17:04:28 -05002938 ether_addr_copy(priv->mac_addr, efuse->mac_addr);
Jes Sorensen3c836d62016-02-29 17:04:11 -05002939
Jes Sorensen3be26992016-02-29 17:05:22 -05002940 memcpy(priv->cck_tx_power_index_A, efuse->tx_power_index_A.cck_base,
2941 sizeof(efuse->tx_power_index_A.cck_base));
2942 memcpy(priv->cck_tx_power_index_B, efuse->tx_power_index_B.cck_base,
2943 sizeof(efuse->tx_power_index_B.cck_base));
2944
2945 memcpy(priv->ht40_1s_tx_power_index_A,
2946 efuse->tx_power_index_A.ht40_base,
2947 sizeof(efuse->tx_power_index_A.ht40_base));
2948 memcpy(priv->ht40_1s_tx_power_index_B,
2949 efuse->tx_power_index_B.ht40_base,
2950 sizeof(efuse->tx_power_index_B.ht40_base));
2951
2952 priv->ofdm_tx_power_diff[0].a =
2953 efuse->tx_power_index_A.ht20_ofdm_1s_diff.a;
2954 priv->ofdm_tx_power_diff[0].b =
2955 efuse->tx_power_index_B.ht20_ofdm_1s_diff.a;
2956
2957 priv->ht20_tx_power_diff[0].a =
2958 efuse->tx_power_index_A.ht20_ofdm_1s_diff.b;
2959 priv->ht20_tx_power_diff[0].b =
2960 efuse->tx_power_index_B.ht20_ofdm_1s_diff.b;
2961
2962 priv->ht40_tx_power_diff[0].a = 0;
2963 priv->ht40_tx_power_diff[0].b = 0;
2964
2965 for (i = 1; i < RTL8723B_TX_COUNT; i++) {
2966 priv->ofdm_tx_power_diff[i].a =
2967 efuse->tx_power_index_A.pwr_diff[i - 1].ofdm;
2968 priv->ofdm_tx_power_diff[i].b =
2969 efuse->tx_power_index_B.pwr_diff[i - 1].ofdm;
2970
2971 priv->ht20_tx_power_diff[i].a =
2972 efuse->tx_power_index_A.pwr_diff[i - 1].ht20;
2973 priv->ht20_tx_power_diff[i].b =
2974 efuse->tx_power_index_B.pwr_diff[i - 1].ht20;
2975
2976 priv->ht40_tx_power_diff[i].a =
2977 efuse->tx_power_index_A.pwr_diff[i - 1].ht40;
2978 priv->ht40_tx_power_diff[i].b =
2979 efuse->tx_power_index_B.pwr_diff[i - 1].ht40;
2980 }
2981
Jes Sorensen4ef22eb2016-02-29 17:04:55 -05002982 priv->has_xtalk = 1;
2983 priv->xtalk = priv->efuse_wifi.efuse8723bu.xtal_k & 0x3f;
2984
Jes Sorensenb8ba8602016-02-29 17:04:28 -05002985 dev_info(&priv->udev->dev, "Vendor: %.7s\n", efuse->vendor_name);
2986 dev_info(&priv->udev->dev, "Product: %.41s\n", efuse->device_name);
Jes Sorensen3c836d62016-02-29 17:04:11 -05002987
2988 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_EFUSE) {
2989 int i;
2990 unsigned char *raw = priv->efuse_wifi.raw;
2991
2992 dev_info(&priv->udev->dev,
2993 "%s: dumping efuse (0x%02zx bytes):\n",
2994 __func__, sizeof(struct rtl8723bu_efuse));
2995 for (i = 0; i < sizeof(struct rtl8723bu_efuse); i += 8) {
2996 dev_info(&priv->udev->dev, "%02x: "
2997 "%02x %02x %02x %02x %02x %02x %02x %02x\n", i,
2998 raw[i], raw[i + 1], raw[i + 2],
2999 raw[i + 3], raw[i + 4], raw[i + 5],
3000 raw[i + 6], raw[i + 7]);
3001 }
3002 }
3003
3004 return 0;
3005}
3006
Kalle Valoc0963772015-10-25 18:24:38 +02003007#ifdef CONFIG_RTL8XXXU_UNTESTED
3008
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003009static int rtl8192cu_parse_efuse(struct rtl8xxxu_priv *priv)
3010{
Jakub Sitnicki49594442016-02-29 17:04:26 -05003011 struct rtl8192cu_efuse *efuse = &priv->efuse_wifi.efuse8192;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003012 int i;
3013
Jakub Sitnicki49594442016-02-29 17:04:26 -05003014 if (efuse->rtl_id != cpu_to_le16(0x8129))
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003015 return -EINVAL;
3016
Jakub Sitnicki49594442016-02-29 17:04:26 -05003017 ether_addr_copy(priv->mac_addr, efuse->mac_addr);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003018
3019 memcpy(priv->cck_tx_power_index_A,
Jakub Sitnicki49594442016-02-29 17:04:26 -05003020 efuse->cck_tx_power_index_A,
Jes Sorensen3e84f932016-02-29 17:05:20 -05003021 sizeof(efuse->cck_tx_power_index_A));
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003022 memcpy(priv->cck_tx_power_index_B,
Jakub Sitnicki49594442016-02-29 17:04:26 -05003023 efuse->cck_tx_power_index_B,
Jes Sorensen3e84f932016-02-29 17:05:20 -05003024 sizeof(efuse->cck_tx_power_index_B));
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003025
3026 memcpy(priv->ht40_1s_tx_power_index_A,
Jakub Sitnicki49594442016-02-29 17:04:26 -05003027 efuse->ht40_1s_tx_power_index_A,
Jes Sorensen3e84f932016-02-29 17:05:20 -05003028 sizeof(efuse->ht40_1s_tx_power_index_A));
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003029 memcpy(priv->ht40_1s_tx_power_index_B,
Jakub Sitnicki49594442016-02-29 17:04:26 -05003030 efuse->ht40_1s_tx_power_index_B,
Jes Sorensen3e84f932016-02-29 17:05:20 -05003031 sizeof(efuse->ht40_1s_tx_power_index_B));
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003032 memcpy(priv->ht40_2s_tx_power_index_diff,
Jakub Sitnicki49594442016-02-29 17:04:26 -05003033 efuse->ht40_2s_tx_power_index_diff,
Jes Sorensen3e84f932016-02-29 17:05:20 -05003034 sizeof(efuse->ht40_2s_tx_power_index_diff));
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003035
3036 memcpy(priv->ht20_tx_power_index_diff,
Jakub Sitnicki49594442016-02-29 17:04:26 -05003037 efuse->ht20_tx_power_index_diff,
Jes Sorensen3e84f932016-02-29 17:05:20 -05003038 sizeof(efuse->ht20_tx_power_index_diff));
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003039 memcpy(priv->ofdm_tx_power_index_diff,
Jakub Sitnicki49594442016-02-29 17:04:26 -05003040 efuse->ofdm_tx_power_index_diff,
Jes Sorensen3e84f932016-02-29 17:05:20 -05003041 sizeof(efuse->ofdm_tx_power_index_diff));
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003042
3043 memcpy(priv->ht40_max_power_offset,
Jakub Sitnicki49594442016-02-29 17:04:26 -05003044 efuse->ht40_max_power_offset,
Jes Sorensen3e84f932016-02-29 17:05:20 -05003045 sizeof(efuse->ht40_max_power_offset));
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003046 memcpy(priv->ht20_max_power_offset,
Jakub Sitnicki49594442016-02-29 17:04:26 -05003047 efuse->ht20_max_power_offset,
Jes Sorensen3e84f932016-02-29 17:05:20 -05003048 sizeof(efuse->ht20_max_power_offset));
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003049
3050 dev_info(&priv->udev->dev, "Vendor: %.7s\n",
Jakub Sitnicki49594442016-02-29 17:04:26 -05003051 efuse->vendor_name);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003052 dev_info(&priv->udev->dev, "Product: %.20s\n",
Jakub Sitnicki49594442016-02-29 17:04:26 -05003053 efuse->device_name);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003054
Jakub Sitnicki49594442016-02-29 17:04:26 -05003055 if (efuse->rf_regulatory & 0x20) {
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003056 sprintf(priv->chip_name, "8188RU");
3057 priv->hi_pa = 1;
3058 }
3059
3060 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_EFUSE) {
3061 unsigned char *raw = priv->efuse_wifi.raw;
3062
3063 dev_info(&priv->udev->dev,
3064 "%s: dumping efuse (0x%02zx bytes):\n",
3065 __func__, sizeof(struct rtl8192cu_efuse));
3066 for (i = 0; i < sizeof(struct rtl8192cu_efuse); i += 8) {
3067 dev_info(&priv->udev->dev, "%02x: "
3068 "%02x %02x %02x %02x %02x %02x %02x %02x\n", i,
3069 raw[i], raw[i + 1], raw[i + 2],
3070 raw[i + 3], raw[i + 4], raw[i + 5],
3071 raw[i + 6], raw[i + 7]);
3072 }
3073 }
3074 return 0;
3075}
3076
Kalle Valoc0963772015-10-25 18:24:38 +02003077#endif
3078
Jes Sorensen3307d842016-02-29 17:03:59 -05003079static int rtl8192eu_parse_efuse(struct rtl8xxxu_priv *priv)
3080{
Jes Sorensenb7dda34d2016-02-29 17:04:27 -05003081 struct rtl8192eu_efuse *efuse = &priv->efuse_wifi.efuse8192eu;
Jes Sorensen3307d842016-02-29 17:03:59 -05003082 int i;
3083
Jes Sorensenb7dda34d2016-02-29 17:04:27 -05003084 if (efuse->rtl_id != cpu_to_le16(0x8129))
Jes Sorensen3307d842016-02-29 17:03:59 -05003085 return -EINVAL;
3086
Jes Sorensenb7dda34d2016-02-29 17:04:27 -05003087 ether_addr_copy(priv->mac_addr, efuse->mac_addr);
Jes Sorensen3307d842016-02-29 17:03:59 -05003088
Jes Sorensen9e247722016-04-07 14:19:23 -04003089 memcpy(priv->cck_tx_power_index_A, efuse->tx_power_index_A.cck_base,
3090 sizeof(efuse->tx_power_index_A.cck_base));
3091 memcpy(priv->cck_tx_power_index_B, efuse->tx_power_index_B.cck_base,
3092 sizeof(efuse->tx_power_index_B.cck_base));
3093
3094 memcpy(priv->ht40_1s_tx_power_index_A,
3095 efuse->tx_power_index_A.ht40_base,
3096 sizeof(efuse->tx_power_index_A.ht40_base));
3097 memcpy(priv->ht40_1s_tx_power_index_B,
3098 efuse->tx_power_index_B.ht40_base,
3099 sizeof(efuse->tx_power_index_B.ht40_base));
3100
3101 priv->ht20_tx_power_diff[0].a =
3102 efuse->tx_power_index_A.ht20_ofdm_1s_diff.b;
3103 priv->ht20_tx_power_diff[0].b =
3104 efuse->tx_power_index_B.ht20_ofdm_1s_diff.b;
3105
3106 priv->ht40_tx_power_diff[0].a = 0;
3107 priv->ht40_tx_power_diff[0].b = 0;
3108
3109 for (i = 1; i < RTL8723B_TX_COUNT; i++) {
3110 priv->ofdm_tx_power_diff[i].a =
3111 efuse->tx_power_index_A.pwr_diff[i - 1].ofdm;
3112 priv->ofdm_tx_power_diff[i].b =
3113 efuse->tx_power_index_B.pwr_diff[i - 1].ofdm;
3114
3115 priv->ht20_tx_power_diff[i].a =
3116 efuse->tx_power_index_A.pwr_diff[i - 1].ht20;
3117 priv->ht20_tx_power_diff[i].b =
3118 efuse->tx_power_index_B.pwr_diff[i - 1].ht20;
3119
3120 priv->ht40_tx_power_diff[i].a =
3121 efuse->tx_power_index_A.pwr_diff[i - 1].ht40;
3122 priv->ht40_tx_power_diff[i].b =
3123 efuse->tx_power_index_B.pwr_diff[i - 1].ht40;
3124 }
3125
Jes Sorensen4ef22eb2016-02-29 17:04:55 -05003126 priv->has_xtalk = 1;
3127 priv->xtalk = priv->efuse_wifi.efuse8192eu.xtal_k & 0x3f;
3128
Jes Sorensenb7dda34d2016-02-29 17:04:27 -05003129 dev_info(&priv->udev->dev, "Vendor: %.7s\n", efuse->vendor_name);
3130 dev_info(&priv->udev->dev, "Product: %.11s\n", efuse->device_name);
3131 dev_info(&priv->udev->dev, "Serial: %.11s\n", efuse->serial);
Jes Sorensen3307d842016-02-29 17:03:59 -05003132
3133 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_EFUSE) {
3134 unsigned char *raw = priv->efuse_wifi.raw;
3135
3136 dev_info(&priv->udev->dev,
3137 "%s: dumping efuse (0x%02zx bytes):\n",
3138 __func__, sizeof(struct rtl8192eu_efuse));
3139 for (i = 0; i < sizeof(struct rtl8192eu_efuse); i += 8) {
3140 dev_info(&priv->udev->dev, "%02x: "
3141 "%02x %02x %02x %02x %02x %02x %02x %02x\n", i,
3142 raw[i], raw[i + 1], raw[i + 2],
3143 raw[i + 3], raw[i + 4], raw[i + 5],
3144 raw[i + 6], raw[i + 7]);
3145 }
3146 }
Jes Sorensen0e5d4352016-02-29 17:04:00 -05003147 return 0;
Jes Sorensen3307d842016-02-29 17:03:59 -05003148}
3149
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003150static int
3151rtl8xxxu_read_efuse8(struct rtl8xxxu_priv *priv, u16 offset, u8 *data)
3152{
3153 int i;
3154 u8 val8;
3155 u32 val32;
3156
3157 /* Write Address */
3158 rtl8xxxu_write8(priv, REG_EFUSE_CTRL + 1, offset & 0xff);
3159 val8 = rtl8xxxu_read8(priv, REG_EFUSE_CTRL + 2);
3160 val8 &= 0xfc;
3161 val8 |= (offset >> 8) & 0x03;
3162 rtl8xxxu_write8(priv, REG_EFUSE_CTRL + 2, val8);
3163
3164 val8 = rtl8xxxu_read8(priv, REG_EFUSE_CTRL + 3);
3165 rtl8xxxu_write8(priv, REG_EFUSE_CTRL + 3, val8 & 0x7f);
3166
3167 /* Poll for data read */
3168 val32 = rtl8xxxu_read32(priv, REG_EFUSE_CTRL);
3169 for (i = 0; i < RTL8XXXU_MAX_REG_POLL; i++) {
3170 val32 = rtl8xxxu_read32(priv, REG_EFUSE_CTRL);
3171 if (val32 & BIT(31))
3172 break;
3173 }
3174
3175 if (i == RTL8XXXU_MAX_REG_POLL)
3176 return -EIO;
3177
3178 udelay(50);
3179 val32 = rtl8xxxu_read32(priv, REG_EFUSE_CTRL);
3180
3181 *data = val32 & 0xff;
3182 return 0;
3183}
3184
3185static int rtl8xxxu_read_efuse(struct rtl8xxxu_priv *priv)
3186{
3187 struct device *dev = &priv->udev->dev;
3188 int i, ret = 0;
3189 u8 val8, word_mask, header, extheader;
3190 u16 val16, efuse_addr, offset;
3191 u32 val32;
3192
3193 val16 = rtl8xxxu_read16(priv, REG_9346CR);
3194 if (val16 & EEPROM_ENABLE)
3195 priv->has_eeprom = 1;
3196 if (val16 & EEPROM_BOOT)
3197 priv->boot_eeprom = 1;
3198
Jakub Sitnicki38451992016-02-03 13:39:49 -05003199 if (priv->is_multi_func) {
3200 val32 = rtl8xxxu_read32(priv, REG_EFUSE_TEST);
3201 val32 = (val32 & ~EFUSE_SELECT_MASK) | EFUSE_WIFI_SELECT;
3202 rtl8xxxu_write32(priv, REG_EFUSE_TEST, val32);
3203 }
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003204
3205 dev_dbg(dev, "Booting from %s\n",
3206 priv->boot_eeprom ? "EEPROM" : "EFUSE");
3207
3208 rtl8xxxu_write8(priv, REG_EFUSE_ACCESS, EFUSE_ACCESS_ENABLE);
3209
3210 /* 1.2V Power: From VDDON with Power Cut(0x0000[15]), default valid */
3211 val16 = rtl8xxxu_read16(priv, REG_SYS_ISO_CTRL);
3212 if (!(val16 & SYS_ISO_PWC_EV12V)) {
3213 val16 |= SYS_ISO_PWC_EV12V;
3214 rtl8xxxu_write16(priv, REG_SYS_ISO_CTRL, val16);
3215 }
3216 /* Reset: 0x0000[28], default valid */
3217 val16 = rtl8xxxu_read16(priv, REG_SYS_FUNC);
3218 if (!(val16 & SYS_FUNC_ELDR)) {
3219 val16 |= SYS_FUNC_ELDR;
3220 rtl8xxxu_write16(priv, REG_SYS_FUNC, val16);
3221 }
3222
3223 /*
3224 * Clock: Gated(0x0008[5]) 8M(0x0008[1]) clock from ANA, default valid
3225 */
3226 val16 = rtl8xxxu_read16(priv, REG_SYS_CLKR);
3227 if (!(val16 & SYS_CLK_LOADER_ENABLE) || !(val16 & SYS_CLK_ANA8M)) {
3228 val16 |= (SYS_CLK_LOADER_ENABLE | SYS_CLK_ANA8M);
3229 rtl8xxxu_write16(priv, REG_SYS_CLKR, val16);
3230 }
3231
3232 /* Default value is 0xff */
Jes Sorensen3307d842016-02-29 17:03:59 -05003233 memset(priv->efuse_wifi.raw, 0xff, EFUSE_MAP_LEN);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003234
3235 efuse_addr = 0;
3236 while (efuse_addr < EFUSE_REAL_CONTENT_LEN_8723A) {
Jakub Sitnickif6c47702016-02-29 17:04:23 -05003237 u16 map_addr;
3238
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003239 ret = rtl8xxxu_read_efuse8(priv, efuse_addr++, &header);
3240 if (ret || header == 0xff)
3241 goto exit;
3242
3243 if ((header & 0x1f) == 0x0f) { /* extended header */
3244 offset = (header & 0xe0) >> 5;
3245
3246 ret = rtl8xxxu_read_efuse8(priv, efuse_addr++,
3247 &extheader);
3248 if (ret)
3249 goto exit;
3250 /* All words disabled */
3251 if ((extheader & 0x0f) == 0x0f)
3252 continue;
3253
3254 offset |= ((extheader & 0xf0) >> 1);
3255 word_mask = extheader & 0x0f;
3256 } else {
3257 offset = (header >> 4) & 0x0f;
3258 word_mask = header & 0x0f;
3259 }
3260
Jakub Sitnickif6c47702016-02-29 17:04:23 -05003261 /* Get word enable value from PG header */
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003262
Jakub Sitnickif6c47702016-02-29 17:04:23 -05003263 /* We have 8 bits to indicate validity */
3264 map_addr = offset * 8;
3265 if (map_addr >= EFUSE_MAP_LEN) {
3266 dev_warn(dev, "%s: Illegal map_addr (%04x), "
3267 "efuse corrupt!\n",
3268 __func__, map_addr);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003269 ret = -EINVAL;
3270 goto exit;
3271 }
Jakub Sitnickif6c47702016-02-29 17:04:23 -05003272 for (i = 0; i < EFUSE_MAX_WORD_UNIT; i++) {
3273 /* Check word enable condition in the section */
Jakub Sitnicki32a39dd2016-02-29 17:04:24 -05003274 if (word_mask & BIT(i)) {
Jakub Sitnickif6c47702016-02-29 17:04:23 -05003275 map_addr += 2;
Jakub Sitnicki32a39dd2016-02-29 17:04:24 -05003276 continue;
3277 }
3278
3279 ret = rtl8xxxu_read_efuse8(priv, efuse_addr++, &val8);
3280 if (ret)
3281 goto exit;
3282 priv->efuse_wifi.raw[map_addr++] = val8;
3283
3284 ret = rtl8xxxu_read_efuse8(priv, efuse_addr++, &val8);
3285 if (ret)
3286 goto exit;
3287 priv->efuse_wifi.raw[map_addr++] = val8;
Jakub Sitnickif6c47702016-02-29 17:04:23 -05003288 }
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003289 }
3290
3291exit:
3292 rtl8xxxu_write8(priv, REG_EFUSE_ACCESS, EFUSE_ACCESS_DISABLE);
3293
3294 return ret;
3295}
3296
Jes Sorensend48fe602016-02-03 13:39:44 -05003297static void rtl8xxxu_reset_8051(struct rtl8xxxu_priv *priv)
3298{
3299 u8 val8;
3300 u16 sys_func;
3301
3302 val8 = rtl8xxxu_read8(priv, REG_RSV_CTRL + 1);
Jes Sorensen53b381c2016-02-03 13:39:57 -05003303 val8 &= ~BIT(0);
Jes Sorensend48fe602016-02-03 13:39:44 -05003304 rtl8xxxu_write8(priv, REG_RSV_CTRL + 1, val8);
Jes Sorensen7d4ccb82016-02-29 17:05:50 -05003305
Jes Sorensend48fe602016-02-03 13:39:44 -05003306 sys_func = rtl8xxxu_read16(priv, REG_SYS_FUNC);
3307 sys_func &= ~SYS_FUNC_CPU_ENABLE;
3308 rtl8xxxu_write16(priv, REG_SYS_FUNC, sys_func);
Jes Sorensen7d4ccb82016-02-29 17:05:50 -05003309
Jes Sorensend48fe602016-02-03 13:39:44 -05003310 val8 = rtl8xxxu_read8(priv, REG_RSV_CTRL + 1);
Jes Sorensen53b381c2016-02-03 13:39:57 -05003311 val8 |= BIT(0);
Jes Sorensend48fe602016-02-03 13:39:44 -05003312 rtl8xxxu_write8(priv, REG_RSV_CTRL + 1, val8);
Jes Sorensen7d4ccb82016-02-29 17:05:50 -05003313
3314 sys_func |= SYS_FUNC_CPU_ENABLE;
3315 rtl8xxxu_write16(priv, REG_SYS_FUNC, sys_func);
3316}
3317
3318static void rtl8723bu_reset_8051(struct rtl8xxxu_priv *priv)
3319{
3320 u8 val8;
3321 u16 sys_func;
3322
3323 val8 = rtl8xxxu_read8(priv, REG_RSV_CTRL);
3324 val8 &= ~BIT(1);
3325 rtl8xxxu_write8(priv, REG_RSV_CTRL, val8);
3326
3327 val8 = rtl8xxxu_read8(priv, REG_RSV_CTRL + 1);
3328 val8 &= ~BIT(0);
3329 rtl8xxxu_write8(priv, REG_RSV_CTRL + 1, val8);
3330
3331 sys_func = rtl8xxxu_read16(priv, REG_SYS_FUNC);
3332 sys_func &= ~SYS_FUNC_CPU_ENABLE;
3333 rtl8xxxu_write16(priv, REG_SYS_FUNC, sys_func);
3334
3335 val8 = rtl8xxxu_read8(priv, REG_RSV_CTRL);
3336 val8 &= ~BIT(1);
3337 rtl8xxxu_write8(priv, REG_RSV_CTRL, val8);
3338
3339 val8 = rtl8xxxu_read8(priv, REG_RSV_CTRL + 1);
3340 val8 |= BIT(0);
3341 rtl8xxxu_write8(priv, REG_RSV_CTRL + 1, val8);
3342
Jes Sorensend48fe602016-02-03 13:39:44 -05003343 sys_func |= SYS_FUNC_CPU_ENABLE;
3344 rtl8xxxu_write16(priv, REG_SYS_FUNC, sys_func);
3345}
3346
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003347static int rtl8xxxu_start_firmware(struct rtl8xxxu_priv *priv)
3348{
3349 struct device *dev = &priv->udev->dev;
3350 int ret = 0, i;
3351 u32 val32;
3352
3353 /* Poll checksum report */
3354 for (i = 0; i < RTL8XXXU_FIRMWARE_POLL_MAX; i++) {
3355 val32 = rtl8xxxu_read32(priv, REG_MCU_FW_DL);
3356 if (val32 & MCU_FW_DL_CSUM_REPORT)
3357 break;
3358 }
3359
3360 if (i == RTL8XXXU_FIRMWARE_POLL_MAX) {
3361 dev_warn(dev, "Firmware checksum poll timed out\n");
3362 ret = -EAGAIN;
3363 goto exit;
3364 }
3365
3366 val32 = rtl8xxxu_read32(priv, REG_MCU_FW_DL);
3367 val32 |= MCU_FW_DL_READY;
3368 val32 &= ~MCU_WINT_INIT_READY;
3369 rtl8xxxu_write32(priv, REG_MCU_FW_DL, val32);
3370
Jes Sorensend48fe602016-02-03 13:39:44 -05003371 /*
3372 * Reset the 8051 in order for the firmware to start running,
3373 * otherwise it won't come up on the 8192eu
3374 */
Jes Sorensen7d4ccb82016-02-29 17:05:50 -05003375 priv->fops->reset_8051(priv);
Jes Sorensend48fe602016-02-03 13:39:44 -05003376
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003377 /* Wait for firmware to become ready */
3378 for (i = 0; i < RTL8XXXU_FIRMWARE_POLL_MAX; i++) {
3379 val32 = rtl8xxxu_read32(priv, REG_MCU_FW_DL);
3380 if (val32 & MCU_WINT_INIT_READY)
3381 break;
3382
3383 udelay(100);
3384 }
3385
3386 if (i == RTL8XXXU_FIRMWARE_POLL_MAX) {
3387 dev_warn(dev, "Firmware failed to start\n");
3388 ret = -EAGAIN;
3389 goto exit;
3390 }
3391
Jes Sorensen3a4be6a2016-02-29 17:04:58 -05003392 /*
3393 * Init H2C command
3394 */
Jes Sorensenba17d822016-03-31 17:08:39 -04003395 if (priv->rtl_chip == RTL8723B)
Jes Sorensen3a4be6a2016-02-29 17:04:58 -05003396 rtl8xxxu_write8(priv, REG_HMTFR, 0x0f);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003397exit:
3398 return ret;
3399}
3400
3401static int rtl8xxxu_download_firmware(struct rtl8xxxu_priv *priv)
3402{
3403 int pages, remainder, i, ret;
Jes Sorensend48fe602016-02-03 13:39:44 -05003404 u8 val8;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003405 u16 val16;
3406 u32 val32;
3407 u8 *fwptr;
3408
3409 val8 = rtl8xxxu_read8(priv, REG_SYS_FUNC + 1);
3410 val8 |= 4;
3411 rtl8xxxu_write8(priv, REG_SYS_FUNC + 1, val8);
3412
3413 /* 8051 enable */
3414 val16 = rtl8xxxu_read16(priv, REG_SYS_FUNC);
Jes Sorensen43154f62016-02-03 13:39:35 -05003415 val16 |= SYS_FUNC_CPU_ENABLE;
3416 rtl8xxxu_write16(priv, REG_SYS_FUNC, val16);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003417
Jes Sorensen216202a2016-02-03 13:39:37 -05003418 val8 = rtl8xxxu_read8(priv, REG_MCU_FW_DL);
3419 if (val8 & MCU_FW_RAM_SEL) {
3420 pr_info("do the RAM reset\n");
3421 rtl8xxxu_write8(priv, REG_MCU_FW_DL, 0x00);
Jes Sorensen7d4ccb82016-02-29 17:05:50 -05003422 priv->fops->reset_8051(priv);
Jes Sorensen216202a2016-02-03 13:39:37 -05003423 }
3424
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003425 /* MCU firmware download enable */
3426 val8 = rtl8xxxu_read8(priv, REG_MCU_FW_DL);
Jes Sorensenef1c0492016-02-03 13:39:36 -05003427 val8 |= MCU_FW_DL_ENABLE;
3428 rtl8xxxu_write8(priv, REG_MCU_FW_DL, val8);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003429
3430 /* 8051 reset */
3431 val32 = rtl8xxxu_read32(priv, REG_MCU_FW_DL);
Jes Sorensenef1c0492016-02-03 13:39:36 -05003432 val32 &= ~BIT(19);
3433 rtl8xxxu_write32(priv, REG_MCU_FW_DL, val32);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003434
3435 /* Reset firmware download checksum */
3436 val8 = rtl8xxxu_read8(priv, REG_MCU_FW_DL);
Jes Sorensenef1c0492016-02-03 13:39:36 -05003437 val8 |= MCU_FW_DL_CSUM_REPORT;
3438 rtl8xxxu_write8(priv, REG_MCU_FW_DL, val8);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003439
3440 pages = priv->fw_size / RTL_FW_PAGE_SIZE;
3441 remainder = priv->fw_size % RTL_FW_PAGE_SIZE;
3442
3443 fwptr = priv->fw_data->data;
3444
3445 for (i = 0; i < pages; i++) {
3446 val8 = rtl8xxxu_read8(priv, REG_MCU_FW_DL + 2) & 0xF8;
Jes Sorensenef1c0492016-02-03 13:39:36 -05003447 val8 |= i;
3448 rtl8xxxu_write8(priv, REG_MCU_FW_DL + 2, val8);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003449
3450 ret = rtl8xxxu_writeN(priv, REG_FW_START_ADDRESS,
3451 fwptr, RTL_FW_PAGE_SIZE);
3452 if (ret != RTL_FW_PAGE_SIZE) {
3453 ret = -EAGAIN;
3454 goto fw_abort;
3455 }
3456
3457 fwptr += RTL_FW_PAGE_SIZE;
3458 }
3459
3460 if (remainder) {
3461 val8 = rtl8xxxu_read8(priv, REG_MCU_FW_DL + 2) & 0xF8;
Jes Sorensenef1c0492016-02-03 13:39:36 -05003462 val8 |= i;
3463 rtl8xxxu_write8(priv, REG_MCU_FW_DL + 2, val8);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003464 ret = rtl8xxxu_writeN(priv, REG_FW_START_ADDRESS,
3465 fwptr, remainder);
3466 if (ret != remainder) {
3467 ret = -EAGAIN;
3468 goto fw_abort;
3469 }
3470 }
3471
3472 ret = 0;
3473fw_abort:
3474 /* MCU firmware download disable */
3475 val16 = rtl8xxxu_read16(priv, REG_MCU_FW_DL);
Jes Sorensenef1c0492016-02-03 13:39:36 -05003476 val16 &= ~MCU_FW_DL_ENABLE;
3477 rtl8xxxu_write16(priv, REG_MCU_FW_DL, val16);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003478
3479 return ret;
3480}
3481
3482static int rtl8xxxu_load_firmware(struct rtl8xxxu_priv *priv, char *fw_name)
3483{
3484 struct device *dev = &priv->udev->dev;
3485 const struct firmware *fw;
3486 int ret = 0;
3487 u16 signature;
3488
3489 dev_info(dev, "%s: Loading firmware %s\n", DRIVER_NAME, fw_name);
3490 if (request_firmware(&fw, fw_name, &priv->udev->dev)) {
3491 dev_warn(dev, "request_firmware(%s) failed\n", fw_name);
3492 ret = -EAGAIN;
3493 goto exit;
3494 }
3495 if (!fw) {
3496 dev_warn(dev, "Firmware data not available\n");
3497 ret = -EINVAL;
3498 goto exit;
3499 }
3500
3501 priv->fw_data = kmemdup(fw->data, fw->size, GFP_KERNEL);
Tobias Klauser98e27cb2016-02-03 13:39:43 -05003502 if (!priv->fw_data) {
3503 ret = -ENOMEM;
3504 goto exit;
3505 }
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003506 priv->fw_size = fw->size - sizeof(struct rtl8xxxu_firmware_header);
3507
3508 signature = le16_to_cpu(priv->fw_data->signature);
3509 switch (signature & 0xfff0) {
Jes Sorensen0e5d4352016-02-29 17:04:00 -05003510 case 0x92e0:
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003511 case 0x92c0:
3512 case 0x88c0:
Jes Sorensen35a741f2016-02-29 17:04:10 -05003513 case 0x5300:
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003514 case 0x2300:
3515 break;
3516 default:
3517 ret = -EINVAL;
3518 dev_warn(dev, "%s: Invalid firmware signature: 0x%04x\n",
3519 __func__, signature);
3520 }
3521
3522 dev_info(dev, "Firmware revision %i.%i (signature 0x%04x)\n",
3523 le16_to_cpu(priv->fw_data->major_version),
3524 priv->fw_data->minor_version, signature);
3525
3526exit:
3527 release_firmware(fw);
3528 return ret;
3529}
3530
3531static int rtl8723au_load_firmware(struct rtl8xxxu_priv *priv)
3532{
3533 char *fw_name;
3534 int ret;
3535
3536 switch (priv->chip_cut) {
3537 case 0:
3538 fw_name = "rtlwifi/rtl8723aufw_A.bin";
3539 break;
3540 case 1:
3541 if (priv->enable_bluetooth)
3542 fw_name = "rtlwifi/rtl8723aufw_B.bin";
3543 else
3544 fw_name = "rtlwifi/rtl8723aufw_B_NoBT.bin";
3545
3546 break;
3547 default:
3548 return -EINVAL;
3549 }
3550
3551 ret = rtl8xxxu_load_firmware(priv, fw_name);
3552 return ret;
3553}
3554
Jes Sorensen35a741f2016-02-29 17:04:10 -05003555static int rtl8723bu_load_firmware(struct rtl8xxxu_priv *priv)
3556{
3557 char *fw_name;
3558 int ret;
3559
3560 if (priv->enable_bluetooth)
3561 fw_name = "rtlwifi/rtl8723bu_bt.bin";
3562 else
3563 fw_name = "rtlwifi/rtl8723bu_nic.bin";
3564
3565 ret = rtl8xxxu_load_firmware(priv, fw_name);
3566 return ret;
3567}
3568
Kalle Valoc0963772015-10-25 18:24:38 +02003569#ifdef CONFIG_RTL8XXXU_UNTESTED
3570
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003571static int rtl8192cu_load_firmware(struct rtl8xxxu_priv *priv)
3572{
3573 char *fw_name;
3574 int ret;
3575
3576 if (!priv->vendor_umc)
3577 fw_name = "rtlwifi/rtl8192cufw_TMSC.bin";
Jes Sorensenba17d822016-03-31 17:08:39 -04003578 else if (priv->chip_cut || priv->rtl_chip == RTL8192C)
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003579 fw_name = "rtlwifi/rtl8192cufw_B.bin";
3580 else
3581 fw_name = "rtlwifi/rtl8192cufw_A.bin";
3582
3583 ret = rtl8xxxu_load_firmware(priv, fw_name);
3584
3585 return ret;
3586}
3587
Kalle Valoc0963772015-10-25 18:24:38 +02003588#endif
3589
Jes Sorensen3307d842016-02-29 17:03:59 -05003590static int rtl8192eu_load_firmware(struct rtl8xxxu_priv *priv)
3591{
3592 char *fw_name;
3593 int ret;
3594
Jes Sorensen0e5d4352016-02-29 17:04:00 -05003595 fw_name = "rtlwifi/rtl8192eu_nic.bin";
Jes Sorensen3307d842016-02-29 17:03:59 -05003596
3597 ret = rtl8xxxu_load_firmware(priv, fw_name);
3598
3599 return ret;
3600}
3601
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003602static void rtl8xxxu_firmware_self_reset(struct rtl8xxxu_priv *priv)
3603{
3604 u16 val16;
3605 int i = 100;
3606
3607 /* Inform 8051 to perform reset */
3608 rtl8xxxu_write8(priv, REG_HMTFR + 3, 0x20);
3609
3610 for (i = 100; i > 0; i--) {
3611 val16 = rtl8xxxu_read16(priv, REG_SYS_FUNC);
3612
3613 if (!(val16 & SYS_FUNC_CPU_ENABLE)) {
3614 dev_dbg(&priv->udev->dev,
3615 "%s: Firmware self reset success!\n", __func__);
3616 break;
3617 }
3618 udelay(50);
3619 }
3620
3621 if (!i) {
3622 /* Force firmware reset */
3623 val16 = rtl8xxxu_read16(priv, REG_SYS_FUNC);
3624 val16 &= ~SYS_FUNC_CPU_ENABLE;
3625 rtl8xxxu_write16(priv, REG_SYS_FUNC, val16);
3626 }
3627}
3628
Jes Sorensenf0d9f5e2016-02-29 17:04:16 -05003629static void rtl8723bu_phy_init_antenna_selection(struct rtl8xxxu_priv *priv)
3630{
3631 u32 val32;
3632
Jes Sorensen70bc1e22016-04-07 14:19:31 -04003633 val32 = rtl8xxxu_read32(priv, REG_PAD_CTRL1);
Jes Sorensenf0d9f5e2016-02-29 17:04:16 -05003634 val32 &= ~(BIT(20) | BIT(24));
Jes Sorensen70bc1e22016-04-07 14:19:31 -04003635 rtl8xxxu_write32(priv, REG_PAD_CTRL1, val32);
Jes Sorensenf0d9f5e2016-02-29 17:04:16 -05003636
3637 val32 = rtl8xxxu_read32(priv, REG_GPIO_MUXCFG);
3638 val32 &= ~BIT(4);
Jes Sorensen3a4be6a2016-02-29 17:04:58 -05003639 rtl8xxxu_write32(priv, REG_GPIO_MUXCFG, val32);
3640
3641 val32 = rtl8xxxu_read32(priv, REG_GPIO_MUXCFG);
Jes Sorensenf0d9f5e2016-02-29 17:04:16 -05003642 val32 |= BIT(3);
3643 rtl8xxxu_write32(priv, REG_GPIO_MUXCFG, val32);
3644
3645 val32 = rtl8xxxu_read32(priv, REG_LEDCFG0);
Jes Sorensenf0d9f5e2016-02-29 17:04:16 -05003646 val32 |= BIT(24);
3647 rtl8xxxu_write32(priv, REG_LEDCFG0, val32);
3648
Jes Sorensen3a4be6a2016-02-29 17:04:58 -05003649 val32 = rtl8xxxu_read32(priv, REG_LEDCFG0);
3650 val32 &= ~BIT(23);
3651 rtl8xxxu_write32(priv, REG_LEDCFG0, val32);
3652
Jes Sorensen120e6272016-02-29 17:05:14 -05003653 val32 = rtl8xxxu_read32(priv, REG_RFE_BUFFER);
Jes Sorensenf0d9f5e2016-02-29 17:04:16 -05003654 val32 |= (BIT(0) | BIT(1));
Jes Sorensen120e6272016-02-29 17:05:14 -05003655 rtl8xxxu_write32(priv, REG_RFE_BUFFER, val32);
Jes Sorensenf0d9f5e2016-02-29 17:04:16 -05003656
Jes Sorensen59b74392016-02-29 17:05:15 -05003657 val32 = rtl8xxxu_read32(priv, REG_RFE_CTRL_ANTA_SRC);
Jes Sorensenf0d9f5e2016-02-29 17:04:16 -05003658 val32 &= 0xffffff00;
3659 val32 |= 0x77;
Jes Sorensen59b74392016-02-29 17:05:15 -05003660 rtl8xxxu_write32(priv, REG_RFE_CTRL_ANTA_SRC, val32);
Jes Sorensen3a4be6a2016-02-29 17:04:58 -05003661
3662 val32 = rtl8xxxu_read32(priv, REG_PWR_DATA);
3663 val32 |= PWR_DATA_EEPRPAD_RFE_CTRL_EN;
3664 rtl8xxxu_write32(priv, REG_PWR_DATA, val32);
Jes Sorensenf0d9f5e2016-02-29 17:04:16 -05003665}
3666
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003667static int
Jes Sorensenc606e662016-04-07 14:19:16 -04003668rtl8xxxu_init_mac(struct rtl8xxxu_priv *priv)
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003669{
Jes Sorensenc606e662016-04-07 14:19:16 -04003670 struct rtl8xxxu_reg8val *array = priv->fops->mactable;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003671 int i, ret;
3672 u16 reg;
3673 u8 val;
3674
3675 for (i = 0; ; i++) {
3676 reg = array[i].reg;
3677 val = array[i].val;
3678
3679 if (reg == 0xffff && val == 0xff)
3680 break;
3681
3682 ret = rtl8xxxu_write8(priv, reg, val);
3683 if (ret != 1) {
3684 dev_warn(&priv->udev->dev,
Jes Sorensenc606e662016-04-07 14:19:16 -04003685 "Failed to initialize MAC "
3686 "(reg: %04x, val %02x)\n", reg, val);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003687 return -EAGAIN;
3688 }
3689 }
3690
Jes Sorensen8a594852016-04-07 14:19:26 -04003691 if (priv->rtl_chip != RTL8723B && priv->rtl_chip != RTL8192E)
Jes Sorensen8baf6702016-02-29 17:04:54 -05003692 rtl8xxxu_write8(priv, REG_MAX_AGGR_NUM, 0x0a);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003693
3694 return 0;
3695}
3696
3697static int rtl8xxxu_init_phy_regs(struct rtl8xxxu_priv *priv,
3698 struct rtl8xxxu_reg32val *array)
3699{
3700 int i, ret;
3701 u16 reg;
3702 u32 val;
3703
3704 for (i = 0; ; i++) {
3705 reg = array[i].reg;
3706 val = array[i].val;
3707
3708 if (reg == 0xffff && val == 0xffffffff)
3709 break;
3710
3711 ret = rtl8xxxu_write32(priv, reg, val);
3712 if (ret != sizeof(val)) {
3713 dev_warn(&priv->udev->dev,
3714 "Failed to initialize PHY\n");
3715 return -EAGAIN;
3716 }
3717 udelay(1);
3718 }
3719
3720 return 0;
3721}
3722
Jes Sorensencb877252016-04-14 14:58:57 -04003723static void rtl8723au_init_phy_bb(struct rtl8xxxu_priv *priv)
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003724{
Jes Sorensenb84cac12016-04-14 14:59:00 -04003725 u8 val8, ldoa15, ldov12d, lpldo, ldohci12;
Jes Sorensen04313eb2016-02-29 17:04:51 -05003726 u16 val16;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003727 u32 val32;
3728
Jes Sorensencb877252016-04-14 14:58:57 -04003729 val8 = rtl8xxxu_read8(priv, REG_AFE_PLL_CTRL);
3730 udelay(2);
3731 val8 |= AFE_PLL_320_ENABLE;
3732 rtl8xxxu_write8(priv, REG_AFE_PLL_CTRL, val8);
3733 udelay(2);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003734
Jes Sorensencb877252016-04-14 14:58:57 -04003735 rtl8xxxu_write8(priv, REG_AFE_PLL_CTRL + 1, 0xff);
3736 udelay(2);
Jes Sorensen8baf6702016-02-29 17:04:54 -05003737
Jes Sorensencb877252016-04-14 14:58:57 -04003738 val16 = rtl8xxxu_read16(priv, REG_SYS_FUNC);
3739 val16 |= SYS_FUNC_BB_GLB_RSTN | SYS_FUNC_BBRSTB;
3740 rtl8xxxu_write16(priv, REG_SYS_FUNC, val16);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003741
Jes Sorensencb877252016-04-14 14:58:57 -04003742 val32 = rtl8xxxu_read32(priv, REG_AFE_XTAL_CTRL);
3743 val32 &= ~AFE_XTAL_RF_GATE;
3744 if (priv->has_bluetooth)
3745 val32 &= ~AFE_XTAL_BT_GATE;
3746 rtl8xxxu_write32(priv, REG_AFE_XTAL_CTRL, val32);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003747
3748 /* 6. 0x1f[7:0] = 0x07 */
3749 val8 = RF_ENABLE | RF_RSTB | RF_SDMRSTB;
3750 rtl8xxxu_write8(priv, REG_RF_CTRL, val8);
3751
Jes Sorensencb877252016-04-14 14:58:57 -04003752 if (priv->hi_pa)
Jes Sorensenabd71bd2016-04-07 14:19:22 -04003753 rtl8xxxu_init_phy_regs(priv, rtl8188ru_phy_1t_highpa_table);
3754 else if (priv->tx_paths == 2)
3755 rtl8xxxu_init_phy_regs(priv, rtl8192cu_phy_2t_init_table);
3756 else
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003757 rtl8xxxu_init_phy_regs(priv, rtl8723a_phy_1t_init_table);
3758
Jes Sorensenba17d822016-03-31 17:08:39 -04003759 if (priv->rtl_chip == RTL8188C && priv->hi_pa &&
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003760 priv->vendor_umc && priv->chip_cut == 1)
3761 rtl8xxxu_write8(priv, REG_OFDM0_AGC_PARM1 + 2, 0x50);
Jes Sorensenc82f8d12016-04-14 14:58:59 -04003762
3763 if (priv->hi_pa)
3764 rtl8xxxu_init_phy_regs(priv, rtl8xxx_agc_highpa_table);
3765 else
3766 rtl8xxxu_init_phy_regs(priv, rtl8xxx_agc_standard_table);
Jes Sorensenb84cac12016-04-14 14:59:00 -04003767
3768 ldoa15 = LDOA15_ENABLE | LDOA15_OBUF;
3769 ldov12d = LDOV12D_ENABLE | BIT(2) | (2 << LDOV12D_VADJ_SHIFT);
3770 ldohci12 = 0x57;
3771 lpldo = 1;
3772 val32 = (lpldo << 24) | (ldohci12 << 16) | (ldov12d << 8) | ldoa15;
3773 rtl8xxxu_write32(priv, REG_LDOA15_CTRL, val32);
Jes Sorensencb877252016-04-14 14:58:57 -04003774}
3775
3776static void rtl8723bu_init_phy_bb(struct rtl8xxxu_priv *priv)
3777{
3778 u8 val8;
3779 u16 val16;
3780
3781 val16 = rtl8xxxu_read16(priv, REG_SYS_FUNC);
3782 val16 |= SYS_FUNC_BB_GLB_RSTN | SYS_FUNC_BBRSTB | SYS_FUNC_DIO_RF;
3783 rtl8xxxu_write16(priv, REG_SYS_FUNC, val16);
3784
3785 rtl8xxxu_write32(priv, REG_S0S1_PATH_SWITCH, 0x00);
3786
3787 /* 6. 0x1f[7:0] = 0x07 */
3788 val8 = RF_ENABLE | RF_RSTB | RF_SDMRSTB;
3789 rtl8xxxu_write8(priv, REG_RF_CTRL, val8);
3790
3791 /* Why? */
3792 rtl8xxxu_write8(priv, REG_SYS_FUNC, 0xe3);
3793 rtl8xxxu_write8(priv, REG_AFE_XTAL_CTRL + 1, 0x80);
3794 rtl8xxxu_init_phy_regs(priv, rtl8723b_phy_1t_init_table);
Jes Sorensenc82f8d12016-04-14 14:58:59 -04003795
3796 rtl8xxxu_init_phy_regs(priv, rtl8xxx_agc_8723bu_table);
Jes Sorensencb877252016-04-14 14:58:57 -04003797}
3798
3799static void rtl8192eu_init_phy_bb(struct rtl8xxxu_priv *priv)
3800{
3801 u8 val8;
3802 u16 val16;
3803
3804 val16 = rtl8xxxu_read16(priv, REG_SYS_FUNC);
3805 val16 |= SYS_FUNC_BB_GLB_RSTN | SYS_FUNC_BBRSTB | SYS_FUNC_DIO_RF;
3806 rtl8xxxu_write16(priv, REG_SYS_FUNC, val16);
3807
3808 /* 6. 0x1f[7:0] = 0x07 */
3809 val8 = RF_ENABLE | RF_RSTB | RF_SDMRSTB;
3810 rtl8xxxu_write8(priv, REG_RF_CTRL, val8);
3811
3812 val16 = rtl8xxxu_read16(priv, REG_SYS_FUNC);
3813 val16 |= (SYS_FUNC_USBA | SYS_FUNC_USBD | SYS_FUNC_DIO_RF |
3814 SYS_FUNC_BB_GLB_RSTN | SYS_FUNC_BBRSTB);
3815 rtl8xxxu_write16(priv, REG_SYS_FUNC, val16);
3816 val8 = RF_ENABLE | RF_RSTB | RF_SDMRSTB;
3817 rtl8xxxu_write8(priv, REG_RF_CTRL, val8);
3818 rtl8xxxu_init_phy_regs(priv, rtl8192eu_phy_init_table);
Jes Sorensenc82f8d12016-04-14 14:58:59 -04003819
3820 if (priv->hi_pa)
3821 rtl8xxxu_init_phy_regs(priv, rtl8xxx_agc_8192eu_highpa_table);
3822 else
3823 rtl8xxxu_init_phy_regs(priv, rtl8xxx_agc_8192eu_std_table);
Jes Sorensencb877252016-04-14 14:58:57 -04003824}
3825
3826/*
3827 * Most of this is black magic retrieved from the old rtl8723au driver
3828 */
3829static int rtl8xxxu_init_phy_bb(struct rtl8xxxu_priv *priv)
3830{
Jes Sorensenb84cac12016-04-14 14:59:00 -04003831 u8 val8;
Jes Sorensencb877252016-04-14 14:58:57 -04003832 u32 val32;
3833
3834 priv->fops->init_phy_bb(priv);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003835
3836 if (priv->tx_paths == 1 && priv->rx_paths == 2) {
3837 /*
3838 * For 1T2R boards, patch the registers.
3839 *
3840 * It looks like 8191/2 1T2R boards use path B for TX
3841 */
3842 val32 = rtl8xxxu_read32(priv, REG_FPGA0_TX_INFO);
3843 val32 &= ~(BIT(0) | BIT(1));
3844 val32 |= BIT(1);
3845 rtl8xxxu_write32(priv, REG_FPGA0_TX_INFO, val32);
3846
3847 val32 = rtl8xxxu_read32(priv, REG_FPGA1_TX_INFO);
3848 val32 &= ~0x300033;
3849 val32 |= 0x200022;
3850 rtl8xxxu_write32(priv, REG_FPGA1_TX_INFO, val32);
3851
3852 val32 = rtl8xxxu_read32(priv, REG_CCK0_AFE_SETTING);
Jes Sorensenbd8fe402016-04-14 14:58:56 -04003853 val32 &= ~CCK0_AFE_RX_MASK;
Jes Sorensen90683082016-04-14 14:58:55 -04003854 val32 &= 0x00ffffff;
Jes Sorensenbd8fe402016-04-14 14:58:56 -04003855 val32 |= 0x40000000;
3856 val32 |= CCK0_AFE_RX_ANT_B;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003857 rtl8xxxu_write32(priv, REG_CCK0_AFE_SETTING, val32);
3858
3859 val32 = rtl8xxxu_read32(priv, REG_OFDM0_TRX_PATH_ENABLE);
3860 val32 &= ~(OFDM_RF_PATH_RX_MASK | OFDM_RF_PATH_TX_MASK);
3861 val32 |= (OFDM_RF_PATH_RX_A | OFDM_RF_PATH_RX_B |
3862 OFDM_RF_PATH_TX_B);
3863 rtl8xxxu_write32(priv, REG_OFDM0_TRX_PATH_ENABLE, val32);
3864
3865 val32 = rtl8xxxu_read32(priv, REG_OFDM0_AGC_PARM1);
3866 val32 &= ~(BIT(4) | BIT(5));
3867 val32 |= BIT(4);
3868 rtl8xxxu_write32(priv, REG_OFDM0_AGC_PARM1, val32);
3869
3870 val32 = rtl8xxxu_read32(priv, REG_TX_CCK_RFON);
3871 val32 &= ~(BIT(27) | BIT(26));
3872 val32 |= BIT(27);
3873 rtl8xxxu_write32(priv, REG_TX_CCK_RFON, val32);
3874
3875 val32 = rtl8xxxu_read32(priv, REG_TX_CCK_BBON);
3876 val32 &= ~(BIT(27) | BIT(26));
3877 val32 |= BIT(27);
3878 rtl8xxxu_write32(priv, REG_TX_CCK_BBON, val32);
3879
3880 val32 = rtl8xxxu_read32(priv, REG_TX_OFDM_RFON);
3881 val32 &= ~(BIT(27) | BIT(26));
3882 val32 |= BIT(27);
3883 rtl8xxxu_write32(priv, REG_TX_OFDM_RFON, val32);
3884
3885 val32 = rtl8xxxu_read32(priv, REG_TX_OFDM_BBON);
3886 val32 &= ~(BIT(27) | BIT(26));
3887 val32 |= BIT(27);
3888 rtl8xxxu_write32(priv, REG_TX_OFDM_BBON, val32);
3889
3890 val32 = rtl8xxxu_read32(priv, REG_TX_TO_TX);
3891 val32 &= ~(BIT(27) | BIT(26));
3892 val32 |= BIT(27);
3893 rtl8xxxu_write32(priv, REG_TX_TO_TX, val32);
3894 }
3895
Jes Sorensen4ef22eb2016-02-29 17:04:55 -05003896 if (priv->has_xtalk) {
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003897 val32 = rtl8xxxu_read32(priv, REG_MAC_PHY_CTRL);
3898
Jes Sorensen4ef22eb2016-02-29 17:04:55 -05003899 val8 = priv->xtalk;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003900 val32 &= 0xff000fff;
3901 val32 |= ((val8 | (val8 << 6)) << 12);
3902
3903 rtl8xxxu_write32(priv, REG_MAC_PHY_CTRL, val32);
3904 }
3905
Jes Sorensen8a594852016-04-07 14:19:26 -04003906 if (priv->rtl_chip == RTL8192E)
3907 rtl8xxxu_write32(priv, REG_AFE_XTAL_CTRL, 0x000f81fb);
3908
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003909 return 0;
3910}
3911
3912static int rtl8xxxu_init_rf_regs(struct rtl8xxxu_priv *priv,
3913 struct rtl8xxxu_rfregval *array,
3914 enum rtl8xxxu_rfpath path)
3915{
3916 int i, ret;
3917 u8 reg;
3918 u32 val;
3919
3920 for (i = 0; ; i++) {
3921 reg = array[i].reg;
3922 val = array[i].val;
3923
3924 if (reg == 0xff && val == 0xffffffff)
3925 break;
3926
3927 switch (reg) {
3928 case 0xfe:
3929 msleep(50);
3930 continue;
3931 case 0xfd:
3932 mdelay(5);
3933 continue;
3934 case 0xfc:
3935 mdelay(1);
3936 continue;
3937 case 0xfb:
3938 udelay(50);
3939 continue;
3940 case 0xfa:
3941 udelay(5);
3942 continue;
3943 case 0xf9:
3944 udelay(1);
3945 continue;
3946 }
3947
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003948 ret = rtl8xxxu_write_rfreg(priv, path, reg, val);
3949 if (ret) {
3950 dev_warn(&priv->udev->dev,
3951 "Failed to initialize RF\n");
3952 return -EAGAIN;
3953 }
3954 udelay(1);
3955 }
3956
3957 return 0;
3958}
3959
3960static int rtl8xxxu_init_phy_rf(struct rtl8xxxu_priv *priv,
3961 struct rtl8xxxu_rfregval *table,
3962 enum rtl8xxxu_rfpath path)
3963{
3964 u32 val32;
3965 u16 val16, rfsi_rfenv;
3966 u16 reg_sw_ctrl, reg_int_oe, reg_hssi_parm2;
3967
3968 switch (path) {
3969 case RF_A:
3970 reg_sw_ctrl = REG_FPGA0_XA_RF_SW_CTRL;
3971 reg_int_oe = REG_FPGA0_XA_RF_INT_OE;
3972 reg_hssi_parm2 = REG_FPGA0_XA_HSSI_PARM2;
3973 break;
3974 case RF_B:
3975 reg_sw_ctrl = REG_FPGA0_XB_RF_SW_CTRL;
3976 reg_int_oe = REG_FPGA0_XB_RF_INT_OE;
3977 reg_hssi_parm2 = REG_FPGA0_XB_HSSI_PARM2;
3978 break;
3979 default:
3980 dev_err(&priv->udev->dev, "%s:Unsupported RF path %c\n",
3981 __func__, path + 'A');
3982 return -EINVAL;
3983 }
3984 /* For path B, use XB */
3985 rfsi_rfenv = rtl8xxxu_read16(priv, reg_sw_ctrl);
3986 rfsi_rfenv &= FPGA0_RF_RFENV;
3987
3988 /*
3989 * These two we might be able to optimize into one
3990 */
3991 val32 = rtl8xxxu_read32(priv, reg_int_oe);
3992 val32 |= BIT(20); /* 0x10 << 16 */
3993 rtl8xxxu_write32(priv, reg_int_oe, val32);
3994 udelay(1);
3995
3996 val32 = rtl8xxxu_read32(priv, reg_int_oe);
3997 val32 |= BIT(4);
3998 rtl8xxxu_write32(priv, reg_int_oe, val32);
3999 udelay(1);
4000
4001 /*
4002 * These two we might be able to optimize into one
4003 */
4004 val32 = rtl8xxxu_read32(priv, reg_hssi_parm2);
4005 val32 &= ~FPGA0_HSSI_3WIRE_ADDR_LEN;
4006 rtl8xxxu_write32(priv, reg_hssi_parm2, val32);
4007 udelay(1);
4008
4009 val32 = rtl8xxxu_read32(priv, reg_hssi_parm2);
4010 val32 &= ~FPGA0_HSSI_3WIRE_DATA_LEN;
4011 rtl8xxxu_write32(priv, reg_hssi_parm2, val32);
4012 udelay(1);
4013
4014 rtl8xxxu_init_rf_regs(priv, table, path);
4015
4016 /* For path B, use XB */
4017 val16 = rtl8xxxu_read16(priv, reg_sw_ctrl);
4018 val16 &= ~FPGA0_RF_RFENV;
4019 val16 |= rfsi_rfenv;
4020 rtl8xxxu_write16(priv, reg_sw_ctrl, val16);
4021
4022 return 0;
4023}
4024
Jes Sorensen4062b8f2016-04-14 16:37:08 -04004025static int rtl8723au_init_phy_rf(struct rtl8xxxu_priv *priv)
4026{
4027 int ret;
4028
4029 ret = rtl8xxxu_init_phy_rf(priv, rtl8723au_radioa_1t_init_table, RF_A);
4030
4031 /* Reduce 80M spur */
4032 rtl8xxxu_write32(priv, REG_AFE_XTAL_CTRL, 0x0381808d);
4033 rtl8xxxu_write32(priv, REG_AFE_PLL_CTRL, 0xf0ffff83);
4034 rtl8xxxu_write32(priv, REG_AFE_PLL_CTRL, 0xf0ffff82);
4035 rtl8xxxu_write32(priv, REG_AFE_PLL_CTRL, 0xf0ffff83);
4036
4037 return ret;
4038}
4039
4040static int rtl8723bu_init_phy_rf(struct rtl8xxxu_priv *priv)
4041{
4042 int ret;
4043
4044 ret = rtl8xxxu_init_phy_rf(priv, rtl8723bu_radioa_1t_init_table, RF_A);
4045 /*
4046 * PHY LCK
4047 */
4048 rtl8xxxu_write_rfreg(priv, RF_A, 0xb0, 0xdfbe0);
4049 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_MODE_AG, 0x8c01);
4050 msleep(200);
4051 rtl8xxxu_write_rfreg(priv, RF_A, 0xb0, 0xdffe0);
4052
4053 return ret;
4054}
4055
4056#ifdef CONFIG_RTL8XXXU_UNTESTED
4057static int rtl8192cu_init_phy_rf(struct rtl8xxxu_priv *priv)
4058{
4059 struct rtl8xxxu_rfregval *rftable;
4060 int ret;
4061
4062 if (priv->rtl_chip == RTL8188C) {
4063 if (priv->hi_pa)
4064 rftable = rtl8188ru_radioa_1t_highpa_table;
4065 else
4066 rftable = rtl8192cu_radioa_1t_init_table;
4067 ret = rtl8xxxu_init_phy_rf(priv, rftable, RF_A);
4068 } else if (priv->rf_paths == 1) {
4069 rftable = rtl8192cu_radioa_1t_init_table;
4070 ret = rtl8xxxu_init_phy_rf(priv, rftable, RF_A);
4071 } else {
4072 rftable = rtl8192cu_radioa_2t_init_table;
4073 ret = rtl8xxxu_init_phy_rf(priv, rftable, RF_A);
4074 if (ret)
4075 goto exit;
4076 rftable = rtl8192cu_radiob_2t_init_table;
4077 ret = rtl8xxxu_init_phy_rf(priv, rftable, RF_B);
4078 }
4079
4080exit:
4081 return ret;
4082}
4083#endif
4084
4085static int rtl8192eu_init_phy_rf(struct rtl8xxxu_priv *priv)
4086{
4087 int ret;
4088
4089 ret = rtl8xxxu_init_phy_rf(priv, rtl8192eu_radioa_init_table, RF_A);
4090 if (ret)
4091 goto exit;
4092
4093 ret = rtl8xxxu_init_phy_rf(priv, rtl8192eu_radiob_init_table, RF_B);
4094
4095exit:
4096 return ret;
4097}
4098
Jes Sorensen26f1fad2015-10-14 20:44:51 -04004099static int rtl8xxxu_llt_write(struct rtl8xxxu_priv *priv, u8 address, u8 data)
4100{
4101 int ret = -EBUSY;
4102 int count = 0;
4103 u32 value;
4104
4105 value = LLT_OP_WRITE | address << 8 | data;
4106
4107 rtl8xxxu_write32(priv, REG_LLT_INIT, value);
4108
4109 do {
4110 value = rtl8xxxu_read32(priv, REG_LLT_INIT);
4111 if ((value & LLT_OP_MASK) == LLT_OP_INACTIVE) {
4112 ret = 0;
4113 break;
4114 }
4115 } while (count++ < 20);
4116
4117 return ret;
4118}
4119
4120static int rtl8xxxu_init_llt_table(struct rtl8xxxu_priv *priv, u8 last_tx_page)
4121{
4122 int ret;
4123 int i;
4124
4125 for (i = 0; i < last_tx_page; i++) {
4126 ret = rtl8xxxu_llt_write(priv, i, i + 1);
4127 if (ret)
4128 goto exit;
4129 }
4130
4131 ret = rtl8xxxu_llt_write(priv, last_tx_page, 0xff);
4132 if (ret)
4133 goto exit;
4134
4135 /* Mark remaining pages as a ring buffer */
4136 for (i = last_tx_page + 1; i < 0xff; i++) {
4137 ret = rtl8xxxu_llt_write(priv, i, (i + 1));
4138 if (ret)
4139 goto exit;
4140 }
4141
4142 /* Let last entry point to the start entry of ring buffer */
4143 ret = rtl8xxxu_llt_write(priv, 0xff, last_tx_page + 1);
4144 if (ret)
4145 goto exit;
4146
4147exit:
4148 return ret;
4149}
4150
Jes Sorensen74b99be2016-02-29 17:04:04 -05004151static int rtl8xxxu_auto_llt_table(struct rtl8xxxu_priv *priv, u8 last_tx_page)
4152{
4153 u32 val32;
4154 int ret = 0;
4155 int i;
4156
4157 val32 = rtl8xxxu_read32(priv, REG_AUTO_LLT);
Jes Sorensen74b99be2016-02-29 17:04:04 -05004158 val32 |= AUTO_LLT_INIT_LLT;
4159 rtl8xxxu_write32(priv, REG_AUTO_LLT, val32);
4160
4161 for (i = 500; i; i--) {
4162 val32 = rtl8xxxu_read32(priv, REG_AUTO_LLT);
4163 if (!(val32 & AUTO_LLT_INIT_LLT))
4164 break;
4165 usleep_range(2, 4);
4166 }
4167
Jes Sorensen4de24812016-02-29 17:04:07 -05004168 if (!i) {
Jes Sorensen74b99be2016-02-29 17:04:04 -05004169 ret = -EBUSY;
4170 dev_warn(&priv->udev->dev, "LLT table init failed\n");
4171 }
Jes Sorensen74b99be2016-02-29 17:04:04 -05004172
4173 return ret;
4174}
4175
Jes Sorensen26f1fad2015-10-14 20:44:51 -04004176static int rtl8xxxu_init_queue_priority(struct rtl8xxxu_priv *priv)
4177{
4178 u16 val16, hi, lo;
4179 u16 hiq, mgq, bkq, beq, viq, voq;
4180 int hip, mgp, bkp, bep, vip, vop;
4181 int ret = 0;
4182
4183 switch (priv->ep_tx_count) {
4184 case 1:
4185 if (priv->ep_tx_high_queue) {
4186 hi = TRXDMA_QUEUE_HIGH;
4187 } else if (priv->ep_tx_low_queue) {
4188 hi = TRXDMA_QUEUE_LOW;
4189 } else if (priv->ep_tx_normal_queue) {
4190 hi = TRXDMA_QUEUE_NORMAL;
4191 } else {
4192 hi = 0;
4193 ret = -EINVAL;
4194 }
4195
4196 hiq = hi;
4197 mgq = hi;
4198 bkq = hi;
4199 beq = hi;
4200 viq = hi;
4201 voq = hi;
4202
4203 hip = 0;
4204 mgp = 0;
4205 bkp = 0;
4206 bep = 0;
4207 vip = 0;
4208 vop = 0;
4209 break;
4210 case 2:
4211 if (priv->ep_tx_high_queue && priv->ep_tx_low_queue) {
4212 hi = TRXDMA_QUEUE_HIGH;
4213 lo = TRXDMA_QUEUE_LOW;
4214 } else if (priv->ep_tx_normal_queue && priv->ep_tx_low_queue) {
4215 hi = TRXDMA_QUEUE_NORMAL;
4216 lo = TRXDMA_QUEUE_LOW;
4217 } else if (priv->ep_tx_high_queue && priv->ep_tx_normal_queue) {
4218 hi = TRXDMA_QUEUE_HIGH;
4219 lo = TRXDMA_QUEUE_NORMAL;
4220 } else {
4221 ret = -EINVAL;
4222 hi = 0;
4223 lo = 0;
4224 }
4225
4226 hiq = hi;
4227 mgq = hi;
4228 bkq = lo;
4229 beq = lo;
4230 viq = hi;
4231 voq = hi;
4232
4233 hip = 0;
4234 mgp = 0;
4235 bkp = 1;
4236 bep = 1;
4237 vip = 0;
4238 vop = 0;
4239 break;
4240 case 3:
4241 beq = TRXDMA_QUEUE_LOW;
4242 bkq = TRXDMA_QUEUE_LOW;
4243 viq = TRXDMA_QUEUE_NORMAL;
4244 voq = TRXDMA_QUEUE_HIGH;
4245 mgq = TRXDMA_QUEUE_HIGH;
4246 hiq = TRXDMA_QUEUE_HIGH;
4247
4248 hip = hiq ^ 3;
4249 mgp = mgq ^ 3;
4250 bkp = bkq ^ 3;
4251 bep = beq ^ 3;
4252 vip = viq ^ 3;
4253 vop = viq ^ 3;
4254 break;
4255 default:
4256 ret = -EINVAL;
4257 }
4258
4259 /*
4260 * None of the vendor drivers are configuring the beacon
4261 * queue here .... why?
4262 */
4263 if (!ret) {
4264 val16 = rtl8xxxu_read16(priv, REG_TRXDMA_CTRL);
4265 val16 &= 0x7;
4266 val16 |= (voq << TRXDMA_CTRL_VOQ_SHIFT) |
4267 (viq << TRXDMA_CTRL_VIQ_SHIFT) |
4268 (beq << TRXDMA_CTRL_BEQ_SHIFT) |
4269 (bkq << TRXDMA_CTRL_BKQ_SHIFT) |
4270 (mgq << TRXDMA_CTRL_MGQ_SHIFT) |
4271 (hiq << TRXDMA_CTRL_HIQ_SHIFT);
4272 rtl8xxxu_write16(priv, REG_TRXDMA_CTRL, val16);
4273
4274 priv->pipe_out[TXDESC_QUEUE_VO] =
4275 usb_sndbulkpipe(priv->udev, priv->out_ep[vop]);
4276 priv->pipe_out[TXDESC_QUEUE_VI] =
4277 usb_sndbulkpipe(priv->udev, priv->out_ep[vip]);
4278 priv->pipe_out[TXDESC_QUEUE_BE] =
4279 usb_sndbulkpipe(priv->udev, priv->out_ep[bep]);
4280 priv->pipe_out[TXDESC_QUEUE_BK] =
4281 usb_sndbulkpipe(priv->udev, priv->out_ep[bkp]);
4282 priv->pipe_out[TXDESC_QUEUE_BEACON] =
4283 usb_sndbulkpipe(priv->udev, priv->out_ep[0]);
4284 priv->pipe_out[TXDESC_QUEUE_MGNT] =
4285 usb_sndbulkpipe(priv->udev, priv->out_ep[mgp]);
4286 priv->pipe_out[TXDESC_QUEUE_HIGH] =
4287 usb_sndbulkpipe(priv->udev, priv->out_ep[hip]);
4288 priv->pipe_out[TXDESC_QUEUE_CMD] =
4289 usb_sndbulkpipe(priv->udev, priv->out_ep[0]);
4290 }
4291
4292 return ret;
4293}
4294
4295static void rtl8xxxu_fill_iqk_matrix_a(struct rtl8xxxu_priv *priv,
4296 bool iqk_ok, int result[][8],
4297 int candidate, bool tx_only)
4298{
4299 u32 oldval, x, tx0_a, reg;
4300 int y, tx0_c;
4301 u32 val32;
4302
4303 if (!iqk_ok)
4304 return;
4305
4306 val32 = rtl8xxxu_read32(priv, REG_OFDM0_XA_TX_IQ_IMBALANCE);
4307 oldval = val32 >> 22;
4308
4309 x = result[candidate][0];
4310 if ((x & 0x00000200) != 0)
4311 x = x | 0xfffffc00;
4312 tx0_a = (x * oldval) >> 8;
4313
4314 val32 = rtl8xxxu_read32(priv, REG_OFDM0_XA_TX_IQ_IMBALANCE);
4315 val32 &= ~0x3ff;
4316 val32 |= tx0_a;
4317 rtl8xxxu_write32(priv, REG_OFDM0_XA_TX_IQ_IMBALANCE, val32);
4318
4319 val32 = rtl8xxxu_read32(priv, REG_OFDM0_ENERGY_CCA_THRES);
4320 val32 &= ~BIT(31);
4321 if ((x * oldval >> 7) & 0x1)
4322 val32 |= BIT(31);
4323 rtl8xxxu_write32(priv, REG_OFDM0_ENERGY_CCA_THRES, val32);
4324
4325 y = result[candidate][1];
4326 if ((y & 0x00000200) != 0)
4327 y = y | 0xfffffc00;
4328 tx0_c = (y * oldval) >> 8;
4329
4330 val32 = rtl8xxxu_read32(priv, REG_OFDM0_XC_TX_AFE);
4331 val32 &= ~0xf0000000;
4332 val32 |= (((tx0_c & 0x3c0) >> 6) << 28);
4333 rtl8xxxu_write32(priv, REG_OFDM0_XC_TX_AFE, val32);
4334
4335 val32 = rtl8xxxu_read32(priv, REG_OFDM0_XA_TX_IQ_IMBALANCE);
4336 val32 &= ~0x003f0000;
4337 val32 |= ((tx0_c & 0x3f) << 16);
4338 rtl8xxxu_write32(priv, REG_OFDM0_XA_TX_IQ_IMBALANCE, val32);
4339
4340 val32 = rtl8xxxu_read32(priv, REG_OFDM0_ENERGY_CCA_THRES);
4341 val32 &= ~BIT(29);
4342 if ((y * oldval >> 7) & 0x1)
4343 val32 |= BIT(29);
4344 rtl8xxxu_write32(priv, REG_OFDM0_ENERGY_CCA_THRES, val32);
4345
4346 if (tx_only) {
4347 dev_dbg(&priv->udev->dev, "%s: only TX\n", __func__);
4348 return;
4349 }
4350
4351 reg = result[candidate][2];
4352
4353 val32 = rtl8xxxu_read32(priv, REG_OFDM0_XA_RX_IQ_IMBALANCE);
4354 val32 &= ~0x3ff;
4355 val32 |= (reg & 0x3ff);
4356 rtl8xxxu_write32(priv, REG_OFDM0_XA_RX_IQ_IMBALANCE, val32);
4357
4358 reg = result[candidate][3] & 0x3F;
4359
4360 val32 = rtl8xxxu_read32(priv, REG_OFDM0_XA_RX_IQ_IMBALANCE);
4361 val32 &= ~0xfc00;
4362 val32 |= ((reg << 10) & 0xfc00);
4363 rtl8xxxu_write32(priv, REG_OFDM0_XA_RX_IQ_IMBALANCE, val32);
4364
4365 reg = (result[candidate][3] >> 6) & 0xF;
4366
4367 val32 = rtl8xxxu_read32(priv, REG_OFDM0_RX_IQ_EXT_ANTA);
4368 val32 &= ~0xf0000000;
4369 val32 |= (reg << 28);
4370 rtl8xxxu_write32(priv, REG_OFDM0_RX_IQ_EXT_ANTA, val32);
4371}
4372
4373static void rtl8xxxu_fill_iqk_matrix_b(struct rtl8xxxu_priv *priv,
4374 bool iqk_ok, int result[][8],
4375 int candidate, bool tx_only)
4376{
4377 u32 oldval, x, tx1_a, reg;
4378 int y, tx1_c;
4379 u32 val32;
4380
4381 if (!iqk_ok)
4382 return;
4383
4384 val32 = rtl8xxxu_read32(priv, REG_OFDM0_XB_TX_IQ_IMBALANCE);
4385 oldval = val32 >> 22;
4386
4387 x = result[candidate][4];
4388 if ((x & 0x00000200) != 0)
4389 x = x | 0xfffffc00;
4390 tx1_a = (x * oldval) >> 8;
4391
4392 val32 = rtl8xxxu_read32(priv, REG_OFDM0_XB_TX_IQ_IMBALANCE);
4393 val32 &= ~0x3ff;
4394 val32 |= tx1_a;
4395 rtl8xxxu_write32(priv, REG_OFDM0_XB_TX_IQ_IMBALANCE, val32);
4396
4397 val32 = rtl8xxxu_read32(priv, REG_OFDM0_ENERGY_CCA_THRES);
4398 val32 &= ~BIT(27);
4399 if ((x * oldval >> 7) & 0x1)
4400 val32 |= BIT(27);
4401 rtl8xxxu_write32(priv, REG_OFDM0_ENERGY_CCA_THRES, val32);
4402
4403 y = result[candidate][5];
4404 if ((y & 0x00000200) != 0)
4405 y = y | 0xfffffc00;
4406 tx1_c = (y * oldval) >> 8;
4407
4408 val32 = rtl8xxxu_read32(priv, REG_OFDM0_XD_TX_AFE);
4409 val32 &= ~0xf0000000;
4410 val32 |= (((tx1_c & 0x3c0) >> 6) << 28);
4411 rtl8xxxu_write32(priv, REG_OFDM0_XD_TX_AFE, val32);
4412
4413 val32 = rtl8xxxu_read32(priv, REG_OFDM0_XB_TX_IQ_IMBALANCE);
4414 val32 &= ~0x003f0000;
4415 val32 |= ((tx1_c & 0x3f) << 16);
4416 rtl8xxxu_write32(priv, REG_OFDM0_XB_TX_IQ_IMBALANCE, val32);
4417
4418 val32 = rtl8xxxu_read32(priv, REG_OFDM0_ENERGY_CCA_THRES);
4419 val32 &= ~BIT(25);
4420 if ((y * oldval >> 7) & 0x1)
4421 val32 |= BIT(25);
4422 rtl8xxxu_write32(priv, REG_OFDM0_ENERGY_CCA_THRES, val32);
4423
4424 if (tx_only) {
4425 dev_dbg(&priv->udev->dev, "%s: only TX\n", __func__);
4426 return;
4427 }
4428
4429 reg = result[candidate][6];
4430
4431 val32 = rtl8xxxu_read32(priv, REG_OFDM0_XB_RX_IQ_IMBALANCE);
4432 val32 &= ~0x3ff;
4433 val32 |= (reg & 0x3ff);
4434 rtl8xxxu_write32(priv, REG_OFDM0_XB_RX_IQ_IMBALANCE, val32);
4435
4436 reg = result[candidate][7] & 0x3f;
4437
4438 val32 = rtl8xxxu_read32(priv, REG_OFDM0_XB_RX_IQ_IMBALANCE);
4439 val32 &= ~0xfc00;
4440 val32 |= ((reg << 10) & 0xfc00);
4441 rtl8xxxu_write32(priv, REG_OFDM0_XB_RX_IQ_IMBALANCE, val32);
4442
4443 reg = (result[candidate][7] >> 6) & 0xf;
4444
4445 val32 = rtl8xxxu_read32(priv, REG_OFDM0_AGCR_SSI_TABLE);
4446 val32 &= ~0x0000f000;
4447 val32 |= (reg << 12);
4448 rtl8xxxu_write32(priv, REG_OFDM0_AGCR_SSI_TABLE, val32);
4449}
4450
4451#define MAX_TOLERANCE 5
4452
4453static bool rtl8xxxu_simularity_compare(struct rtl8xxxu_priv *priv,
4454 int result[][8], int c1, int c2)
4455{
4456 u32 i, j, diff, simubitmap, bound = 0;
4457 int candidate[2] = {-1, -1}; /* for path A and path B */
4458 bool retval = true;
4459
4460 if (priv->tx_paths > 1)
4461 bound = 8;
4462 else
4463 bound = 4;
4464
4465 simubitmap = 0;
4466
4467 for (i = 0; i < bound; i++) {
4468 diff = (result[c1][i] > result[c2][i]) ?
4469 (result[c1][i] - result[c2][i]) :
4470 (result[c2][i] - result[c1][i]);
4471 if (diff > MAX_TOLERANCE) {
4472 if ((i == 2 || i == 6) && !simubitmap) {
4473 if (result[c1][i] + result[c1][i + 1] == 0)
4474 candidate[(i / 4)] = c2;
4475 else if (result[c2][i] + result[c2][i + 1] == 0)
4476 candidate[(i / 4)] = c1;
4477 else
4478 simubitmap = simubitmap | (1 << i);
4479 } else {
4480 simubitmap = simubitmap | (1 << i);
4481 }
4482 }
4483 }
4484
4485 if (simubitmap == 0) {
4486 for (i = 0; i < (bound / 4); i++) {
4487 if (candidate[i] >= 0) {
4488 for (j = i * 4; j < (i + 1) * 4 - 2; j++)
4489 result[3][j] = result[candidate[i]][j];
4490 retval = false;
4491 }
4492 }
4493 return retval;
4494 } else if (!(simubitmap & 0x0f)) {
4495 /* path A OK */
4496 for (i = 0; i < 4; i++)
4497 result[3][i] = result[c1][i];
4498 } else if (!(simubitmap & 0xf0) && priv->tx_paths > 1) {
4499 /* path B OK */
4500 for (i = 4; i < 8; i++)
4501 result[3][i] = result[c1][i];
4502 }
4503
4504 return false;
4505}
4506
Jes Sorensene1547c52016-02-29 17:04:35 -05004507static bool rtl8723bu_simularity_compare(struct rtl8xxxu_priv *priv,
4508 int result[][8], int c1, int c2)
4509{
4510 u32 i, j, diff, simubitmap, bound = 0;
4511 int candidate[2] = {-1, -1}; /* for path A and path B */
4512 int tmp1, tmp2;
4513 bool retval = true;
4514
4515 if (priv->tx_paths > 1)
4516 bound = 8;
4517 else
4518 bound = 4;
4519
4520 simubitmap = 0;
4521
4522 for (i = 0; i < bound; i++) {
4523 if (i & 1) {
4524 if ((result[c1][i] & 0x00000200))
4525 tmp1 = result[c1][i] | 0xfffffc00;
4526 else
4527 tmp1 = result[c1][i];
4528
4529 if ((result[c2][i]& 0x00000200))
4530 tmp2 = result[c2][i] | 0xfffffc00;
4531 else
4532 tmp2 = result[c2][i];
4533 } else {
4534 tmp1 = result[c1][i];
4535 tmp2 = result[c2][i];
4536 }
4537
4538 diff = (tmp1 > tmp2) ? (tmp1 - tmp2) : (tmp2 - tmp1);
4539
4540 if (diff > MAX_TOLERANCE) {
4541 if ((i == 2 || i == 6) && !simubitmap) {
4542 if (result[c1][i] + result[c1][i + 1] == 0)
4543 candidate[(i / 4)] = c2;
4544 else if (result[c2][i] + result[c2][i + 1] == 0)
4545 candidate[(i / 4)] = c1;
4546 else
4547 simubitmap = simubitmap | (1 << i);
4548 } else {
4549 simubitmap = simubitmap | (1 << i);
4550 }
4551 }
4552 }
4553
4554 if (simubitmap == 0) {
4555 for (i = 0; i < (bound / 4); i++) {
4556 if (candidate[i] >= 0) {
4557 for (j = i * 4; j < (i + 1) * 4 - 2; j++)
4558 result[3][j] = result[candidate[i]][j];
4559 retval = false;
4560 }
4561 }
4562 return retval;
4563 } else {
4564 if (!(simubitmap & 0x03)) {
4565 /* path A TX OK */
4566 for (i = 0; i < 2; i++)
4567 result[3][i] = result[c1][i];
4568 }
4569
4570 if (!(simubitmap & 0x0c)) {
4571 /* path A RX OK */
4572 for (i = 2; i < 4; i++)
4573 result[3][i] = result[c1][i];
4574 }
4575
4576 if (!(simubitmap & 0x30) && priv->tx_paths > 1) {
4577 /* path B RX OK */
4578 for (i = 4; i < 6; i++)
4579 result[3][i] = result[c1][i];
4580 }
4581
4582 if (!(simubitmap & 0x30) && priv->tx_paths > 1) {
4583 /* path B RX OK */
4584 for (i = 6; i < 8; i++)
4585 result[3][i] = result[c1][i];
4586 }
4587 }
4588
4589 return false;
4590}
4591
Jes Sorensen26f1fad2015-10-14 20:44:51 -04004592static void
4593rtl8xxxu_save_mac_regs(struct rtl8xxxu_priv *priv, const u32 *reg, u32 *backup)
4594{
4595 int i;
4596
4597 for (i = 0; i < (RTL8XXXU_MAC_REGS - 1); i++)
4598 backup[i] = rtl8xxxu_read8(priv, reg[i]);
4599
4600 backup[i] = rtl8xxxu_read32(priv, reg[i]);
4601}
4602
4603static void rtl8xxxu_restore_mac_regs(struct rtl8xxxu_priv *priv,
4604 const u32 *reg, u32 *backup)
4605{
4606 int i;
4607
4608 for (i = 0; i < (RTL8XXXU_MAC_REGS - 1); i++)
4609 rtl8xxxu_write8(priv, reg[i], backup[i]);
4610
4611 rtl8xxxu_write32(priv, reg[i], backup[i]);
4612}
4613
4614static void rtl8xxxu_save_regs(struct rtl8xxxu_priv *priv, const u32 *regs,
4615 u32 *backup, int count)
4616{
4617 int i;
4618
4619 for (i = 0; i < count; i++)
4620 backup[i] = rtl8xxxu_read32(priv, regs[i]);
4621}
4622
4623static void rtl8xxxu_restore_regs(struct rtl8xxxu_priv *priv, const u32 *regs,
4624 u32 *backup, int count)
4625{
4626 int i;
4627
4628 for (i = 0; i < count; i++)
4629 rtl8xxxu_write32(priv, regs[i], backup[i]);
4630}
4631
4632
4633static void rtl8xxxu_path_adda_on(struct rtl8xxxu_priv *priv, const u32 *regs,
4634 bool path_a_on)
4635{
4636 u32 path_on;
4637 int i;
4638
Jes Sorensen26f1fad2015-10-14 20:44:51 -04004639 if (priv->tx_paths == 1) {
Jes Sorensen8634af52016-02-29 17:04:33 -05004640 path_on = priv->fops->adda_1t_path_on;
4641 rtl8xxxu_write32(priv, regs[0], priv->fops->adda_1t_init);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04004642 } else {
Jes Sorensen8634af52016-02-29 17:04:33 -05004643 path_on = path_a_on ? priv->fops->adda_2t_path_on_a :
4644 priv->fops->adda_2t_path_on_b;
4645
Jes Sorensen26f1fad2015-10-14 20:44:51 -04004646 rtl8xxxu_write32(priv, regs[0], path_on);
4647 }
4648
4649 for (i = 1 ; i < RTL8XXXU_ADDA_REGS ; i++)
4650 rtl8xxxu_write32(priv, regs[i], path_on);
4651}
4652
4653static void rtl8xxxu_mac_calibration(struct rtl8xxxu_priv *priv,
4654 const u32 *regs, u32 *backup)
4655{
4656 int i = 0;
4657
4658 rtl8xxxu_write8(priv, regs[i], 0x3f);
4659
4660 for (i = 1 ; i < (RTL8XXXU_MAC_REGS - 1); i++)
4661 rtl8xxxu_write8(priv, regs[i], (u8)(backup[i] & ~BIT(3)));
4662
4663 rtl8xxxu_write8(priv, regs[i], (u8)(backup[i] & ~BIT(5)));
4664}
4665
4666static int rtl8xxxu_iqk_path_a(struct rtl8xxxu_priv *priv)
4667{
4668 u32 reg_eac, reg_e94, reg_e9c, reg_ea4, val32;
4669 int result = 0;
4670
4671 /* path-A IQK setting */
4672 rtl8xxxu_write32(priv, REG_TX_IQK_TONE_A, 0x10008c1f);
4673 rtl8xxxu_write32(priv, REG_RX_IQK_TONE_A, 0x10008c1f);
4674 rtl8xxxu_write32(priv, REG_TX_IQK_PI_A, 0x82140102);
4675
4676 val32 = (priv->rf_paths > 1) ? 0x28160202 :
4677 /*IS_81xxC_VENDOR_UMC_B_CUT(pHalData->VersionID)?0x28160202: */
4678 0x28160502;
4679 rtl8xxxu_write32(priv, REG_RX_IQK_PI_A, val32);
4680
4681 /* path-B IQK setting */
4682 if (priv->rf_paths > 1) {
4683 rtl8xxxu_write32(priv, REG_TX_IQK_TONE_B, 0x10008c22);
4684 rtl8xxxu_write32(priv, REG_RX_IQK_TONE_B, 0x10008c22);
4685 rtl8xxxu_write32(priv, REG_TX_IQK_PI_B, 0x82140102);
4686 rtl8xxxu_write32(priv, REG_RX_IQK_PI_B, 0x28160202);
4687 }
4688
4689 /* LO calibration setting */
4690 rtl8xxxu_write32(priv, REG_IQK_AGC_RSP, 0x001028d1);
4691
4692 /* One shot, path A LOK & IQK */
4693 rtl8xxxu_write32(priv, REG_IQK_AGC_PTS, 0xf9000000);
4694 rtl8xxxu_write32(priv, REG_IQK_AGC_PTS, 0xf8000000);
4695
4696 mdelay(1);
4697
4698 /* Check failed */
4699 reg_eac = rtl8xxxu_read32(priv, REG_RX_POWER_AFTER_IQK_A_2);
4700 reg_e94 = rtl8xxxu_read32(priv, REG_TX_POWER_BEFORE_IQK_A);
4701 reg_e9c = rtl8xxxu_read32(priv, REG_TX_POWER_AFTER_IQK_A);
4702 reg_ea4 = rtl8xxxu_read32(priv, REG_RX_POWER_BEFORE_IQK_A_2);
4703
4704 if (!(reg_eac & BIT(28)) &&
4705 ((reg_e94 & 0x03ff0000) != 0x01420000) &&
4706 ((reg_e9c & 0x03ff0000) != 0x00420000))
4707 result |= 0x01;
4708 else /* If TX not OK, ignore RX */
4709 goto out;
4710
4711 /* If TX is OK, check whether RX is OK */
4712 if (!(reg_eac & BIT(27)) &&
4713 ((reg_ea4 & 0x03ff0000) != 0x01320000) &&
4714 ((reg_eac & 0x03ff0000) != 0x00360000))
4715 result |= 0x02;
4716 else
4717 dev_warn(&priv->udev->dev, "%s: Path A RX IQK failed!\n",
4718 __func__);
4719out:
4720 return result;
4721}
4722
4723static int rtl8xxxu_iqk_path_b(struct rtl8xxxu_priv *priv)
4724{
4725 u32 reg_eac, reg_eb4, reg_ebc, reg_ec4, reg_ecc;
4726 int result = 0;
4727
4728 /* One shot, path B LOK & IQK */
4729 rtl8xxxu_write32(priv, REG_IQK_AGC_CONT, 0x00000002);
4730 rtl8xxxu_write32(priv, REG_IQK_AGC_CONT, 0x00000000);
4731
4732 mdelay(1);
4733
4734 /* Check failed */
4735 reg_eac = rtl8xxxu_read32(priv, REG_RX_POWER_AFTER_IQK_A_2);
4736 reg_eb4 = rtl8xxxu_read32(priv, REG_TX_POWER_BEFORE_IQK_B);
4737 reg_ebc = rtl8xxxu_read32(priv, REG_TX_POWER_AFTER_IQK_B);
4738 reg_ec4 = rtl8xxxu_read32(priv, REG_RX_POWER_BEFORE_IQK_B_2);
4739 reg_ecc = rtl8xxxu_read32(priv, REG_RX_POWER_AFTER_IQK_B_2);
4740
4741 if (!(reg_eac & BIT(31)) &&
4742 ((reg_eb4 & 0x03ff0000) != 0x01420000) &&
4743 ((reg_ebc & 0x03ff0000) != 0x00420000))
4744 result |= 0x01;
4745 else
4746 goto out;
4747
4748 if (!(reg_eac & BIT(30)) &&
4749 (((reg_ec4 & 0x03ff0000) >> 16) != 0x132) &&
4750 (((reg_ecc & 0x03ff0000) >> 16) != 0x36))
4751 result |= 0x02;
4752 else
4753 dev_warn(&priv->udev->dev, "%s: Path B RX IQK failed!\n",
4754 __func__);
4755out:
4756 return result;
4757}
4758
Jes Sorensene1547c52016-02-29 17:04:35 -05004759static int rtl8723bu_iqk_path_a(struct rtl8xxxu_priv *priv)
4760{
4761 u32 reg_eac, reg_e94, reg_e9c, path_sel, val32;
4762 int result = 0;
4763
4764 path_sel = rtl8xxxu_read32(priv, REG_S0S1_PATH_SWITCH);
4765
4766 /*
4767 * Leave IQK mode
4768 */
4769 val32 = rtl8xxxu_read32(priv, REG_FPGA0_IQK);
4770 val32 &= 0x000000ff;
4771 rtl8xxxu_write32(priv, REG_FPGA0_IQK, val32);
4772
4773 /*
4774 * Enable path A PA in TX IQK mode
4775 */
4776 val32 = rtl8xxxu_read_rfreg(priv, RF_A, RF6052_REG_WE_LUT);
4777 val32 |= 0x80000;
4778 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_WE_LUT, val32);
4779 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_RCK_OS, 0x20000);
4780 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_TXPA_G1, 0x0003f);
4781 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_TXPA_G2, 0xc7f87);
4782
4783 /*
4784 * Tx IQK setting
4785 */
4786 rtl8xxxu_write32(priv, REG_TX_IQK, 0x01007c00);
4787 rtl8xxxu_write32(priv, REG_RX_IQK, 0x01004800);
4788
4789 /* path-A IQK setting */
4790 rtl8xxxu_write32(priv, REG_TX_IQK_TONE_A, 0x18008c1c);
4791 rtl8xxxu_write32(priv, REG_RX_IQK_TONE_A, 0x38008c1c);
4792 rtl8xxxu_write32(priv, REG_TX_IQK_TONE_B, 0x38008c1c);
4793 rtl8xxxu_write32(priv, REG_RX_IQK_TONE_B, 0x38008c1c);
4794
4795 rtl8xxxu_write32(priv, REG_TX_IQK_PI_A, 0x821403ea);
4796 rtl8xxxu_write32(priv, REG_RX_IQK_PI_A, 0x28110000);
4797 rtl8xxxu_write32(priv, REG_TX_IQK_PI_B, 0x82110000);
4798 rtl8xxxu_write32(priv, REG_RX_IQK_PI_B, 0x28110000);
4799
4800 /* LO calibration setting */
4801 rtl8xxxu_write32(priv, REG_IQK_AGC_RSP, 0x00462911);
4802
4803 /*
4804 * Enter IQK mode
4805 */
4806 val32 = rtl8xxxu_read32(priv, REG_FPGA0_IQK);
4807 val32 &= 0x000000ff;
4808 val32 |= 0x80800000;
4809 rtl8xxxu_write32(priv, REG_FPGA0_IQK, val32);
4810
4811 /*
4812 * The vendor driver indicates the USB module is always using
4813 * S0S1 path 1 for the 8723bu. This may be different for 8192eu
4814 */
4815 if (priv->rf_paths > 1)
4816 rtl8xxxu_write32(priv, REG_S0S1_PATH_SWITCH, 0x00000000);
4817 else
4818 rtl8xxxu_write32(priv, REG_S0S1_PATH_SWITCH, 0x00000280);
4819
4820 /*
4821 * Bit 12 seems to be BT_GRANT, and is only found in the 8723bu.
4822 * No trace of this in the 8192eu or 8188eu vendor drivers.
4823 */
4824 rtl8xxxu_write32(priv, REG_BT_CONTROL_8723BU, 0x00000800);
4825
4826 /* One shot, path A LOK & IQK */
4827 rtl8xxxu_write32(priv, REG_IQK_AGC_PTS, 0xf9000000);
4828 rtl8xxxu_write32(priv, REG_IQK_AGC_PTS, 0xf8000000);
4829
4830 mdelay(1);
4831
4832 /* Restore Ant Path */
4833 rtl8xxxu_write32(priv, REG_S0S1_PATH_SWITCH, path_sel);
4834#ifdef RTL8723BU_BT
4835 /* GNT_BT = 1 */
4836 rtl8xxxu_write32(priv, REG_BT_CONTROL_8723BU, 0x00001800);
4837#endif
4838
4839 /*
4840 * Leave IQK mode
4841 */
4842 val32 = rtl8xxxu_read32(priv, REG_FPGA0_IQK);
4843 val32 &= 0x000000ff;
4844 rtl8xxxu_write32(priv, REG_FPGA0_IQK, val32);
4845
4846 /* Check failed */
4847 reg_eac = rtl8xxxu_read32(priv, REG_RX_POWER_AFTER_IQK_A_2);
4848 reg_e94 = rtl8xxxu_read32(priv, REG_TX_POWER_BEFORE_IQK_A);
4849 reg_e9c = rtl8xxxu_read32(priv, REG_TX_POWER_AFTER_IQK_A);
4850
4851 val32 = (reg_e9c >> 16) & 0x3ff;
4852 if (val32 & 0x200)
4853 val32 = 0x400 - val32;
4854
4855 if (!(reg_eac & BIT(28)) &&
4856 ((reg_e94 & 0x03ff0000) != 0x01420000) &&
4857 ((reg_e9c & 0x03ff0000) != 0x00420000) &&
4858 ((reg_e94 & 0x03ff0000) < 0x01100000) &&
4859 ((reg_e94 & 0x03ff0000) > 0x00f00000) &&
4860 val32 < 0xf)
4861 result |= 0x01;
4862 else /* If TX not OK, ignore RX */
4863 goto out;
4864
4865out:
4866 return result;
4867}
4868
4869static int rtl8723bu_rx_iqk_path_a(struct rtl8xxxu_priv *priv)
4870{
4871 u32 reg_ea4, reg_eac, reg_e94, reg_e9c, path_sel, val32;
4872 int result = 0;
4873
4874 path_sel = rtl8xxxu_read32(priv, REG_S0S1_PATH_SWITCH);
4875
4876 /*
4877 * Leave IQK mode
4878 */
4879 val32 = rtl8xxxu_read32(priv, REG_FPGA0_IQK);
4880 val32 &= 0x000000ff;
4881 rtl8xxxu_write32(priv, REG_FPGA0_IQK, val32);
4882
4883 /*
4884 * Enable path A PA in TX IQK mode
4885 */
4886 val32 = rtl8xxxu_read_rfreg(priv, RF_A, RF6052_REG_WE_LUT);
4887 val32 |= 0x80000;
4888 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_WE_LUT, val32);
4889 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_RCK_OS, 0x30000);
4890 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_TXPA_G1, 0x0001f);
4891 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_TXPA_G2, 0xf7fb7);
4892
4893 /*
4894 * Tx IQK setting
4895 */
4896 rtl8xxxu_write32(priv, REG_TX_IQK, 0x01007c00);
4897 rtl8xxxu_write32(priv, REG_RX_IQK, 0x01004800);
4898
4899 /* path-A IQK setting */
4900 rtl8xxxu_write32(priv, REG_TX_IQK_TONE_A, 0x18008c1c);
4901 rtl8xxxu_write32(priv, REG_RX_IQK_TONE_A, 0x38008c1c);
4902 rtl8xxxu_write32(priv, REG_TX_IQK_TONE_B, 0x38008c1c);
4903 rtl8xxxu_write32(priv, REG_RX_IQK_TONE_B, 0x38008c1c);
4904
4905 rtl8xxxu_write32(priv, REG_TX_IQK_PI_A, 0x82160ff0);
4906 rtl8xxxu_write32(priv, REG_RX_IQK_PI_A, 0x28110000);
4907 rtl8xxxu_write32(priv, REG_TX_IQK_PI_B, 0x82110000);
4908 rtl8xxxu_write32(priv, REG_RX_IQK_PI_B, 0x28110000);
4909
4910 /* LO calibration setting */
4911 rtl8xxxu_write32(priv, REG_IQK_AGC_RSP, 0x0046a911);
4912
4913 /*
4914 * Enter IQK mode
4915 */
4916 val32 = rtl8xxxu_read32(priv, REG_FPGA0_IQK);
4917 val32 &= 0x000000ff;
4918 val32 |= 0x80800000;
4919 rtl8xxxu_write32(priv, REG_FPGA0_IQK, val32);
4920
4921 /*
4922 * The vendor driver indicates the USB module is always using
4923 * S0S1 path 1 for the 8723bu. This may be different for 8192eu
4924 */
4925 if (priv->rf_paths > 1)
4926 rtl8xxxu_write32(priv, REG_S0S1_PATH_SWITCH, 0x00000000);
4927 else
4928 rtl8xxxu_write32(priv, REG_S0S1_PATH_SWITCH, 0x00000280);
4929
4930 /*
4931 * Bit 12 seems to be BT_GRANT, and is only found in the 8723bu.
4932 * No trace of this in the 8192eu or 8188eu vendor drivers.
4933 */
4934 rtl8xxxu_write32(priv, REG_BT_CONTROL_8723BU, 0x00000800);
4935
4936 /* One shot, path A LOK & IQK */
4937 rtl8xxxu_write32(priv, REG_IQK_AGC_PTS, 0xf9000000);
4938 rtl8xxxu_write32(priv, REG_IQK_AGC_PTS, 0xf8000000);
4939
4940 mdelay(1);
4941
4942 /* Restore Ant Path */
4943 rtl8xxxu_write32(priv, REG_S0S1_PATH_SWITCH, path_sel);
4944#ifdef RTL8723BU_BT
4945 /* GNT_BT = 1 */
4946 rtl8xxxu_write32(priv, REG_BT_CONTROL_8723BU, 0x00001800);
4947#endif
4948
4949 /*
4950 * Leave IQK mode
4951 */
4952 val32 = rtl8xxxu_read32(priv, REG_FPGA0_IQK);
4953 val32 &= 0x000000ff;
4954 rtl8xxxu_write32(priv, REG_FPGA0_IQK, val32);
4955
4956 /* Check failed */
4957 reg_eac = rtl8xxxu_read32(priv, REG_RX_POWER_AFTER_IQK_A_2);
4958 reg_e94 = rtl8xxxu_read32(priv, REG_TX_POWER_BEFORE_IQK_A);
4959 reg_e9c = rtl8xxxu_read32(priv, REG_TX_POWER_AFTER_IQK_A);
4960
4961 val32 = (reg_e9c >> 16) & 0x3ff;
4962 if (val32 & 0x200)
4963 val32 = 0x400 - val32;
4964
4965 if (!(reg_eac & BIT(28)) &&
4966 ((reg_e94 & 0x03ff0000) != 0x01420000) &&
4967 ((reg_e9c & 0x03ff0000) != 0x00420000) &&
4968 ((reg_e94 & 0x03ff0000) < 0x01100000) &&
4969 ((reg_e94 & 0x03ff0000) > 0x00f00000) &&
4970 val32 < 0xf)
4971 result |= 0x01;
4972 else /* If TX not OK, ignore RX */
4973 goto out;
4974
4975 val32 = 0x80007c00 | (reg_e94 &0x3ff0000) |
4976 ((reg_e9c & 0x3ff0000) >> 16);
4977 rtl8xxxu_write32(priv, REG_TX_IQK, val32);
4978
4979 /*
4980 * Modify RX IQK mode
4981 */
4982 val32 = rtl8xxxu_read32(priv, REG_FPGA0_IQK);
4983 val32 &= 0x000000ff;
4984 rtl8xxxu_write32(priv, REG_FPGA0_IQK, val32);
4985 val32 = rtl8xxxu_read_rfreg(priv, RF_A, RF6052_REG_WE_LUT);
4986 val32 |= 0x80000;
4987 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_WE_LUT, val32);
4988 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_RCK_OS, 0x30000);
4989 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_TXPA_G1, 0x0001f);
4990 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_TXPA_G2, 0xf7d77);
4991
4992 /*
4993 * PA, PAD setting
4994 */
4995 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_UNKNOWN_DF, 0xf80);
4996 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_UNKNOWN_55, 0x4021f);
4997
4998 /*
4999 * RX IQK setting
5000 */
5001 rtl8xxxu_write32(priv, REG_RX_IQK, 0x01004800);
5002
5003 /* path-A IQK setting */
5004 rtl8xxxu_write32(priv, REG_TX_IQK_TONE_A, 0x38008c1c);
5005 rtl8xxxu_write32(priv, REG_RX_IQK_TONE_A, 0x18008c1c);
5006 rtl8xxxu_write32(priv, REG_TX_IQK_TONE_B, 0x38008c1c);
5007 rtl8xxxu_write32(priv, REG_RX_IQK_TONE_B, 0x38008c1c);
5008
5009 rtl8xxxu_write32(priv, REG_TX_IQK_PI_A, 0x82110000);
5010 rtl8xxxu_write32(priv, REG_RX_IQK_PI_A, 0x2816001f);
5011 rtl8xxxu_write32(priv, REG_TX_IQK_PI_B, 0x82110000);
5012 rtl8xxxu_write32(priv, REG_RX_IQK_PI_B, 0x28110000);
5013
5014 /* LO calibration setting */
5015 rtl8xxxu_write32(priv, REG_IQK_AGC_RSP, 0x0046a8d1);
5016
5017 /*
5018 * Enter IQK mode
5019 */
5020 val32 = rtl8xxxu_read32(priv, REG_FPGA0_IQK);
5021 val32 &= 0x000000ff;
5022 val32 |= 0x80800000;
5023 rtl8xxxu_write32(priv, REG_FPGA0_IQK, val32);
5024
5025 if (priv->rf_paths > 1)
5026 rtl8xxxu_write32(priv, REG_S0S1_PATH_SWITCH, 0x00000000);
5027 else
5028 rtl8xxxu_write32(priv, REG_S0S1_PATH_SWITCH, 0x00000280);
5029
5030 /*
5031 * Disable BT
5032 */
5033 rtl8xxxu_write32(priv, REG_BT_CONTROL_8723BU, 0x00000800);
5034
5035 /* One shot, path A LOK & IQK */
5036 rtl8xxxu_write32(priv, REG_IQK_AGC_PTS, 0xf9000000);
5037 rtl8xxxu_write32(priv, REG_IQK_AGC_PTS, 0xf8000000);
5038
5039 mdelay(1);
5040
5041 /* Restore Ant Path */
5042 rtl8xxxu_write32(priv, REG_S0S1_PATH_SWITCH, path_sel);
5043#ifdef RTL8723BU_BT
5044 /* GNT_BT = 1 */
5045 rtl8xxxu_write32(priv, REG_BT_CONTROL_8723BU, 0x00001800);
5046#endif
5047
5048 /*
5049 * Leave IQK mode
5050 */
5051 val32 = rtl8xxxu_read32(priv, REG_FPGA0_IQK);
5052 val32 &= 0x000000ff;
5053 rtl8xxxu_write32(priv, REG_FPGA0_IQK, val32);
5054
5055 /* Check failed */
5056 reg_eac = rtl8xxxu_read32(priv, REG_RX_POWER_AFTER_IQK_A_2);
5057 reg_ea4 = rtl8xxxu_read32(priv, REG_RX_POWER_BEFORE_IQK_A_2);
5058
5059 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_UNKNOWN_DF, 0x780);
5060
5061 val32 = (reg_eac >> 16) & 0x3ff;
5062 if (val32 & 0x200)
5063 val32 = 0x400 - val32;
5064
5065 if (!(reg_eac & BIT(27)) &&
5066 ((reg_ea4 & 0x03ff0000) != 0x01320000) &&
5067 ((reg_eac & 0x03ff0000) != 0x00360000) &&
5068 ((reg_ea4 & 0x03ff0000) < 0x01100000) &&
5069 ((reg_ea4 & 0x03ff0000) > 0x00f00000) &&
5070 val32 < 0xf)
5071 result |= 0x02;
5072 else /* If TX not OK, ignore RX */
5073 goto out;
5074out:
5075 return result;
5076}
5077
Jes Sorensenf991f4e2016-04-07 14:19:32 -04005078static int rtl8192eu_iqk_path_a(struct rtl8xxxu_priv *priv)
5079{
5080 u32 reg_eac, reg_e94, reg_e9c;
5081 int result = 0;
5082
5083 /*
5084 * TX IQK
5085 * PA/PAD controlled by 0x0
5086 */
5087 rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0x00000000);
5088 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_UNKNOWN_DF, 0x00180);
5089 rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0x80800000);
5090
5091 /* Path A IQK setting */
5092 rtl8xxxu_write32(priv, REG_TX_IQK_TONE_A, 0x18008c1c);
5093 rtl8xxxu_write32(priv, REG_RX_IQK_TONE_A, 0x38008c1c);
5094 rtl8xxxu_write32(priv, REG_TX_IQK_TONE_B, 0x38008c1c);
5095 rtl8xxxu_write32(priv, REG_RX_IQK_TONE_B, 0x38008c1c);
5096
5097 rtl8xxxu_write32(priv, REG_TX_IQK_PI_A, 0x82140303);
5098 rtl8xxxu_write32(priv, REG_RX_IQK_PI_A, 0x68160000);
5099
5100 /* LO calibration setting */
5101 rtl8xxxu_write32(priv, REG_IQK_AGC_RSP, 0x00462911);
5102
5103 /* One shot, path A LOK & IQK */
5104 rtl8xxxu_write32(priv, REG_IQK_AGC_PTS, 0xf9000000);
5105 rtl8xxxu_write32(priv, REG_IQK_AGC_PTS, 0xf8000000);
5106
5107 mdelay(10);
5108
5109 /* Check failed */
5110 reg_eac = rtl8xxxu_read32(priv, REG_RX_POWER_AFTER_IQK_A_2);
5111 reg_e94 = rtl8xxxu_read32(priv, REG_TX_POWER_BEFORE_IQK_A);
5112 reg_e9c = rtl8xxxu_read32(priv, REG_TX_POWER_AFTER_IQK_A);
5113
5114 if (!(reg_eac & BIT(28)) &&
5115 ((reg_e94 & 0x03ff0000) != 0x01420000) &&
5116 ((reg_e9c & 0x03ff0000) != 0x00420000))
5117 result |= 0x01;
5118
5119 return result;
5120}
5121
5122static int rtl8192eu_rx_iqk_path_a(struct rtl8xxxu_priv *priv)
5123{
5124 u32 reg_ea4, reg_eac, reg_e94, reg_e9c, val32;
5125 int result = 0;
5126
5127 /* Leave IQK mode */
5128 rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0x00);
5129
5130 /* Enable path A PA in TX IQK mode */
5131 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_WE_LUT, 0x800a0);
5132 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_RCK_OS, 0x30000);
5133 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_TXPA_G1, 0x0000f);
5134 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_TXPA_G2, 0xf117b);
5135
5136 /* PA/PAD control by 0x56, and set = 0x0 */
5137 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_UNKNOWN_DF, 0x00980);
5138 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_UNKNOWN_56, 0x51000);
5139
5140 /* Enter IQK mode */
5141 rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0x80800000);
5142
5143 /* TX IQK setting */
5144 rtl8xxxu_write32(priv, REG_TX_IQK, 0x01007c00);
5145 rtl8xxxu_write32(priv, REG_RX_IQK, 0x01004800);
5146
5147 /* path-A IQK setting */
5148 rtl8xxxu_write32(priv, REG_TX_IQK_TONE_A, 0x18008c1c);
5149 rtl8xxxu_write32(priv, REG_RX_IQK_TONE_A, 0x38008c1c);
5150 rtl8xxxu_write32(priv, REG_TX_IQK_TONE_B, 0x38008c1c);
5151 rtl8xxxu_write32(priv, REG_RX_IQK_TONE_B, 0x38008c1c);
5152
5153 rtl8xxxu_write32(priv, REG_TX_IQK_PI_A, 0x82160c1f);
5154 rtl8xxxu_write32(priv, REG_RX_IQK_PI_A, 0x68160c1f);
5155
5156 /* LO calibration setting */
5157 rtl8xxxu_write32(priv, REG_IQK_AGC_RSP, 0x0046a911);
5158
5159 /* One shot, path A LOK & IQK */
5160 rtl8xxxu_write32(priv, REG_IQK_AGC_PTS, 0xfa000000);
5161 rtl8xxxu_write32(priv, REG_IQK_AGC_PTS, 0xf8000000);
5162
5163 mdelay(10);
5164
5165 /* Check failed */
5166 reg_eac = rtl8xxxu_read32(priv, REG_RX_POWER_AFTER_IQK_A_2);
5167 reg_e94 = rtl8xxxu_read32(priv, REG_TX_POWER_BEFORE_IQK_A);
5168 reg_e9c = rtl8xxxu_read32(priv, REG_TX_POWER_AFTER_IQK_A);
5169
5170 if (!(reg_eac & BIT(28)) &&
5171 ((reg_e94 & 0x03ff0000) != 0x01420000) &&
5172 ((reg_e9c & 0x03ff0000) != 0x00420000)) {
5173 result |= 0x01;
5174 } else {
5175 /* PA/PAD controlled by 0x0 */
5176 rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0x00000000);
5177 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_UNKNOWN_DF, 0x180);
5178 goto out;
5179 }
5180
5181 val32 = 0x80007c00 |
5182 (reg_e94 & 0x03ff0000) | ((reg_e9c >> 16) & 0x03ff);
5183 rtl8xxxu_write32(priv, REG_TX_IQK, val32);
5184
5185 /* Modify RX IQK mode table */
5186 rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0x00000000);
5187
5188 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_WE_LUT, 0x800a0);
5189 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_RCK_OS, 0x30000);
5190 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_TXPA_G1, 0x0000f);
5191 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_TXPA_G2, 0xf7ffa);
5192
5193 /* PA/PAD control by 0x56, and set = 0x0 */
5194 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_UNKNOWN_DF, 0x00980);
5195 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_UNKNOWN_56, 0x51000);
5196
5197 /* Enter IQK mode */
5198 rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0x80800000);
5199
5200 /* IQK setting */
5201 rtl8xxxu_write32(priv, REG_RX_IQK, 0x01004800);
5202
5203 /* Path A IQK setting */
5204 rtl8xxxu_write32(priv, REG_TX_IQK_TONE_A, 0x38008c1c);
5205 rtl8xxxu_write32(priv, REG_RX_IQK_TONE_A, 0x18008c1c);
5206 rtl8xxxu_write32(priv, REG_TX_IQK_TONE_B, 0x38008c1c);
5207 rtl8xxxu_write32(priv, REG_RX_IQK_TONE_B, 0x38008c1c);
5208
5209 rtl8xxxu_write32(priv, REG_TX_IQK_PI_A, 0x82160c1f);
5210 rtl8xxxu_write32(priv, REG_RX_IQK_PI_A, 0x28160c1f);
5211
5212 /* LO calibration setting */
5213 rtl8xxxu_write32(priv, REG_IQK_AGC_RSP, 0x0046a891);
5214
5215 /* One shot, path A LOK & IQK */
5216 rtl8xxxu_write32(priv, REG_IQK_AGC_PTS, 0xfa000000);
5217 rtl8xxxu_write32(priv, REG_IQK_AGC_PTS, 0xf8000000);
5218
5219 mdelay(10);
5220
5221 reg_eac = rtl8xxxu_read32(priv, REG_RX_POWER_AFTER_IQK_A_2);
5222 reg_ea4 = rtl8xxxu_read32(priv, REG_RX_POWER_BEFORE_IQK_A_2);
5223
5224 rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0x00000000);
5225 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_UNKNOWN_DF, 0x180);
5226
5227 if (!(reg_eac & BIT(27)) &&
5228 ((reg_ea4 & 0x03ff0000) != 0x01320000) &&
5229 ((reg_eac & 0x03ff0000) != 0x00360000))
5230 result |= 0x02;
5231 else
5232 dev_warn(&priv->udev->dev, "%s: Path A RX IQK failed!\n",
5233 __func__);
5234
5235out:
5236 return result;
5237}
5238
5239static int rtl8192eu_iqk_path_b(struct rtl8xxxu_priv *priv)
5240{
5241 u32 reg_eac, reg_eb4, reg_ebc;
5242 int result = 0;
5243
5244 rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0x00000000);
5245 rtl8xxxu_write_rfreg(priv, RF_B, RF6052_REG_UNKNOWN_DF, 0x00180);
5246 rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0x80800000);
5247
5248 rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0x00000000);
5249 rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0x80800000);
5250
5251 /* Path B IQK setting */
5252 rtl8xxxu_write32(priv, REG_TX_IQK_TONE_A, 0x38008c1c);
5253 rtl8xxxu_write32(priv, REG_RX_IQK_TONE_A, 0x38008c1c);
5254 rtl8xxxu_write32(priv, REG_TX_IQK_TONE_B, 0x18008c1c);
5255 rtl8xxxu_write32(priv, REG_RX_IQK_TONE_B, 0x38008c1c);
5256
5257 rtl8xxxu_write32(priv, REG_TX_IQK_PI_B, 0x821403e2);
5258 rtl8xxxu_write32(priv, REG_RX_IQK_PI_B, 0x68160000);
5259
5260 /* LO calibration setting */
5261 rtl8xxxu_write32(priv, REG_IQK_AGC_RSP, 0x00492911);
5262
5263 /* One shot, path A LOK & IQK */
5264 rtl8xxxu_write32(priv, REG_IQK_AGC_PTS, 0xfa000000);
5265 rtl8xxxu_write32(priv, REG_IQK_AGC_PTS, 0xf8000000);
5266
5267 mdelay(1);
5268
5269 /* Check failed */
5270 reg_eac = rtl8xxxu_read32(priv, REG_RX_POWER_AFTER_IQK_A_2);
5271 reg_eb4 = rtl8xxxu_read32(priv, REG_TX_POWER_BEFORE_IQK_B);
5272 reg_ebc = rtl8xxxu_read32(priv, REG_TX_POWER_AFTER_IQK_B);
5273
5274 if (!(reg_eac & BIT(31)) &&
5275 ((reg_eb4 & 0x03ff0000) != 0x01420000) &&
5276 ((reg_ebc & 0x03ff0000) != 0x00420000))
5277 result |= 0x01;
5278 else
5279 dev_warn(&priv->udev->dev, "%s: Path B IQK failed!\n",
5280 __func__);
5281
5282 return result;
5283}
5284
5285static int rtl8192eu_rx_iqk_path_b(struct rtl8xxxu_priv *priv)
5286{
5287 u32 reg_eac, reg_eb4, reg_ebc, reg_ec4, reg_ecc, val32;
5288 int result = 0;
5289
5290 /* Leave IQK mode */
5291 rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0x00000000);
5292
5293 /* Enable path A PA in TX IQK mode */
5294 rtl8xxxu_write_rfreg(priv, RF_B, RF6052_REG_WE_LUT, 0x800a0);
5295 rtl8xxxu_write_rfreg(priv, RF_B, RF6052_REG_RCK_OS, 0x30000);
5296 rtl8xxxu_write_rfreg(priv, RF_B, RF6052_REG_TXPA_G1, 0x0000f);
5297 rtl8xxxu_write_rfreg(priv, RF_B, RF6052_REG_TXPA_G2, 0xf117b);
5298
5299 /* PA/PAD control by 0x56, and set = 0x0 */
5300 rtl8xxxu_write_rfreg(priv, RF_B, RF6052_REG_UNKNOWN_DF, 0x00980);
5301 rtl8xxxu_write_rfreg(priv, RF_B, RF6052_REG_UNKNOWN_56, 0x51000);
5302
5303 /* Enter IQK mode */
5304 rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0x80800000);
5305
5306 /* TX IQK setting */
5307 rtl8xxxu_write32(priv, REG_TX_IQK, 0x01007c00);
5308 rtl8xxxu_write32(priv, REG_RX_IQK, 0x01004800);
5309
5310 /* path-A IQK setting */
5311 rtl8xxxu_write32(priv, REG_TX_IQK_TONE_A, 0x38008c1c);
5312 rtl8xxxu_write32(priv, REG_RX_IQK_TONE_A, 0x38008c1c);
5313 rtl8xxxu_write32(priv, REG_TX_IQK_TONE_B, 0x18008c1c);
5314 rtl8xxxu_write32(priv, REG_RX_IQK_TONE_B, 0x38008c1c);
5315
5316 rtl8xxxu_write32(priv, REG_TX_IQK_PI_B, 0x82160c1f);
5317 rtl8xxxu_write32(priv, REG_RX_IQK_PI_B, 0x68160c1f);
5318
5319 /* LO calibration setting */
5320 rtl8xxxu_write32(priv, REG_IQK_AGC_RSP, 0x0046a911);
5321
5322 /* One shot, path A LOK & IQK */
5323 rtl8xxxu_write32(priv, REG_IQK_AGC_PTS, 0xfa000000);
5324 rtl8xxxu_write32(priv, REG_IQK_AGC_PTS, 0xf8000000);
5325
5326 mdelay(10);
5327
5328 /* Check failed */
5329 reg_eac = rtl8xxxu_read32(priv, REG_RX_POWER_AFTER_IQK_A_2);
5330 reg_eb4 = rtl8xxxu_read32(priv, REG_TX_POWER_BEFORE_IQK_B);
5331 reg_ebc = rtl8xxxu_read32(priv, REG_TX_POWER_AFTER_IQK_B);
5332
5333 if (!(reg_eac & BIT(31)) &&
5334 ((reg_eb4 & 0x03ff0000) != 0x01420000) &&
5335 ((reg_ebc & 0x03ff0000) != 0x00420000)) {
5336 result |= 0x01;
5337 } else {
5338 /*
5339 * PA/PAD controlled by 0x0
5340 * Vendor driver restores RF_A here which I believe is a bug
5341 */
5342 rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0x00000000);
5343 rtl8xxxu_write_rfreg(priv, RF_B, RF6052_REG_UNKNOWN_DF, 0x180);
5344 goto out;
5345 }
5346
5347 val32 = 0x80007c00 |
5348 (reg_eb4 & 0x03ff0000) | ((reg_ebc >> 16) & 0x03ff);
5349 rtl8xxxu_write32(priv, REG_TX_IQK, val32);
5350
5351 /* Modify RX IQK mode table */
5352 rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0x00000000);
5353
5354 rtl8xxxu_write_rfreg(priv, RF_B, RF6052_REG_WE_LUT, 0x800a0);
5355 rtl8xxxu_write_rfreg(priv, RF_B, RF6052_REG_RCK_OS, 0x30000);
5356 rtl8xxxu_write_rfreg(priv, RF_B, RF6052_REG_TXPA_G1, 0x0000f);
5357 rtl8xxxu_write_rfreg(priv, RF_B, RF6052_REG_TXPA_G2, 0xf7ffa);
5358
5359 /* PA/PAD control by 0x56, and set = 0x0 */
5360 rtl8xxxu_write_rfreg(priv, RF_B, RF6052_REG_UNKNOWN_DF, 0x00980);
5361 rtl8xxxu_write_rfreg(priv, RF_B, RF6052_REG_UNKNOWN_56, 0x51000);
5362
5363 /* Enter IQK mode */
5364 rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0x80800000);
5365
5366 /* IQK setting */
5367 rtl8xxxu_write32(priv, REG_RX_IQK, 0x01004800);
5368
5369 /* Path A IQK setting */
5370 rtl8xxxu_write32(priv, REG_TX_IQK_TONE_A, 0x38008c1c);
5371 rtl8xxxu_write32(priv, REG_RX_IQK_TONE_A, 0x38008c1c);
5372 rtl8xxxu_write32(priv, REG_TX_IQK_TONE_B, 0x38008c1c);
5373 rtl8xxxu_write32(priv, REG_RX_IQK_TONE_B, 0x18008c1c);
5374
5375 rtl8xxxu_write32(priv, REG_TX_IQK_PI_A, 0x82160c1f);
5376 rtl8xxxu_write32(priv, REG_RX_IQK_PI_A, 0x28160c1f);
5377
5378 /* LO calibration setting */
5379 rtl8xxxu_write32(priv, REG_IQK_AGC_RSP, 0x0046a891);
5380
5381 /* One shot, path A LOK & IQK */
5382 rtl8xxxu_write32(priv, REG_IQK_AGC_PTS, 0xfa000000);
5383 rtl8xxxu_write32(priv, REG_IQK_AGC_PTS, 0xf8000000);
5384
5385 mdelay(10);
5386
5387 reg_eac = rtl8xxxu_read32(priv, REG_RX_POWER_AFTER_IQK_A_2);
5388 reg_ec4 = rtl8xxxu_read32(priv, REG_RX_POWER_BEFORE_IQK_B_2);
5389 reg_ecc = rtl8xxxu_read32(priv, REG_RX_POWER_AFTER_IQK_B_2);
5390
5391 rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0x00000000);
5392 rtl8xxxu_write_rfreg(priv, RF_B, RF6052_REG_UNKNOWN_DF, 0x180);
5393
5394 if (!(reg_eac & BIT(30)) &&
5395 ((reg_ec4 & 0x03ff0000) != 0x01320000) &&
5396 ((reg_ecc & 0x03ff0000) != 0x00360000))
5397 result |= 0x02;
5398 else
5399 dev_warn(&priv->udev->dev, "%s: Path B RX IQK failed!\n",
5400 __func__);
5401
5402out:
5403 return result;
5404}
5405
Jes Sorensen26f1fad2015-10-14 20:44:51 -04005406static void rtl8xxxu_phy_iqcalibrate(struct rtl8xxxu_priv *priv,
5407 int result[][8], int t)
5408{
5409 struct device *dev = &priv->udev->dev;
5410 u32 i, val32;
5411 int path_a_ok, path_b_ok;
5412 int retry = 2;
5413 const u32 adda_regs[RTL8XXXU_ADDA_REGS] = {
5414 REG_FPGA0_XCD_SWITCH_CTRL, REG_BLUETOOTH,
5415 REG_RX_WAIT_CCA, REG_TX_CCK_RFON,
5416 REG_TX_CCK_BBON, REG_TX_OFDM_RFON,
5417 REG_TX_OFDM_BBON, REG_TX_TO_RX,
5418 REG_TX_TO_TX, REG_RX_CCK,
5419 REG_RX_OFDM, REG_RX_WAIT_RIFS,
5420 REG_RX_TO_RX, REG_STANDBY,
5421 REG_SLEEP, REG_PMPD_ANAEN
5422 };
5423 const u32 iqk_mac_regs[RTL8XXXU_MAC_REGS] = {
5424 REG_TXPAUSE, REG_BEACON_CTRL,
5425 REG_BEACON_CTRL_1, REG_GPIO_MUXCFG
5426 };
5427 const u32 iqk_bb_regs[RTL8XXXU_BB_REGS] = {
5428 REG_OFDM0_TRX_PATH_ENABLE, REG_OFDM0_TR_MUX_PAR,
5429 REG_FPGA0_XCD_RF_SW_CTRL, REG_CONFIG_ANT_A, REG_CONFIG_ANT_B,
5430 REG_FPGA0_XAB_RF_SW_CTRL, REG_FPGA0_XA_RF_INT_OE,
5431 REG_FPGA0_XB_RF_INT_OE, REG_FPGA0_RF_MODE
5432 };
5433
5434 /*
5435 * Note: IQ calibration must be performed after loading
5436 * PHY_REG.txt , and radio_a, radio_b.txt
5437 */
5438
5439 if (t == 0) {
5440 /* Save ADDA parameters, turn Path A ADDA on */
5441 rtl8xxxu_save_regs(priv, adda_regs, priv->adda_backup,
5442 RTL8XXXU_ADDA_REGS);
5443 rtl8xxxu_save_mac_regs(priv, iqk_mac_regs, priv->mac_backup);
5444 rtl8xxxu_save_regs(priv, iqk_bb_regs,
5445 priv->bb_backup, RTL8XXXU_BB_REGS);
5446 }
5447
5448 rtl8xxxu_path_adda_on(priv, adda_regs, true);
5449
5450 if (t == 0) {
5451 val32 = rtl8xxxu_read32(priv, REG_FPGA0_XA_HSSI_PARM1);
5452 if (val32 & FPGA0_HSSI_PARM1_PI)
5453 priv->pi_enabled = 1;
5454 }
5455
5456 if (!priv->pi_enabled) {
5457 /* Switch BB to PI mode to do IQ Calibration. */
5458 rtl8xxxu_write32(priv, REG_FPGA0_XA_HSSI_PARM1, 0x01000100);
5459 rtl8xxxu_write32(priv, REG_FPGA0_XB_HSSI_PARM1, 0x01000100);
5460 }
5461
5462 val32 = rtl8xxxu_read32(priv, REG_FPGA0_RF_MODE);
5463 val32 &= ~FPGA_RF_MODE_CCK;
5464 rtl8xxxu_write32(priv, REG_FPGA0_RF_MODE, val32);
5465
5466 rtl8xxxu_write32(priv, REG_OFDM0_TRX_PATH_ENABLE, 0x03a05600);
5467 rtl8xxxu_write32(priv, REG_OFDM0_TR_MUX_PAR, 0x000800e4);
5468 rtl8xxxu_write32(priv, REG_FPGA0_XCD_RF_SW_CTRL, 0x22204000);
5469
5470 val32 = rtl8xxxu_read32(priv, REG_FPGA0_XAB_RF_SW_CTRL);
5471 val32 |= (FPGA0_RF_PAPE | (FPGA0_RF_PAPE << FPGA0_RF_BD_CTRL_SHIFT));
5472 rtl8xxxu_write32(priv, REG_FPGA0_XAB_RF_SW_CTRL, val32);
5473
5474 val32 = rtl8xxxu_read32(priv, REG_FPGA0_XA_RF_INT_OE);
5475 val32 &= ~BIT(10);
5476 rtl8xxxu_write32(priv, REG_FPGA0_XA_RF_INT_OE, val32);
5477 val32 = rtl8xxxu_read32(priv, REG_FPGA0_XB_RF_INT_OE);
5478 val32 &= ~BIT(10);
5479 rtl8xxxu_write32(priv, REG_FPGA0_XB_RF_INT_OE, val32);
5480
5481 if (priv->tx_paths > 1) {
5482 rtl8xxxu_write32(priv, REG_FPGA0_XA_LSSI_PARM, 0x00010000);
5483 rtl8xxxu_write32(priv, REG_FPGA0_XB_LSSI_PARM, 0x00010000);
5484 }
5485
5486 /* MAC settings */
5487 rtl8xxxu_mac_calibration(priv, iqk_mac_regs, priv->mac_backup);
5488
5489 /* Page B init */
5490 rtl8xxxu_write32(priv, REG_CONFIG_ANT_A, 0x00080000);
5491
5492 if (priv->tx_paths > 1)
5493 rtl8xxxu_write32(priv, REG_CONFIG_ANT_B, 0x00080000);
5494
5495 /* IQ calibration setting */
5496 rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0x80800000);
5497 rtl8xxxu_write32(priv, REG_TX_IQK, 0x01007c00);
5498 rtl8xxxu_write32(priv, REG_RX_IQK, 0x01004800);
5499
5500 for (i = 0; i < retry; i++) {
5501 path_a_ok = rtl8xxxu_iqk_path_a(priv);
5502 if (path_a_ok == 0x03) {
5503 val32 = rtl8xxxu_read32(priv,
5504 REG_TX_POWER_BEFORE_IQK_A);
5505 result[t][0] = (val32 >> 16) & 0x3ff;
5506 val32 = rtl8xxxu_read32(priv,
5507 REG_TX_POWER_AFTER_IQK_A);
5508 result[t][1] = (val32 >> 16) & 0x3ff;
5509 val32 = rtl8xxxu_read32(priv,
5510 REG_RX_POWER_BEFORE_IQK_A_2);
5511 result[t][2] = (val32 >> 16) & 0x3ff;
5512 val32 = rtl8xxxu_read32(priv,
5513 REG_RX_POWER_AFTER_IQK_A_2);
5514 result[t][3] = (val32 >> 16) & 0x3ff;
5515 break;
5516 } else if (i == (retry - 1) && path_a_ok == 0x01) {
5517 /* TX IQK OK */
5518 dev_dbg(dev, "%s: Path A IQK Only Tx Success!!\n",
5519 __func__);
5520
5521 val32 = rtl8xxxu_read32(priv,
5522 REG_TX_POWER_BEFORE_IQK_A);
5523 result[t][0] = (val32 >> 16) & 0x3ff;
5524 val32 = rtl8xxxu_read32(priv,
5525 REG_TX_POWER_AFTER_IQK_A);
5526 result[t][1] = (val32 >> 16) & 0x3ff;
5527 }
5528 }
5529
5530 if (!path_a_ok)
5531 dev_dbg(dev, "%s: Path A IQK failed!\n", __func__);
5532
5533 if (priv->tx_paths > 1) {
5534 /*
5535 * Path A into standby
5536 */
5537 rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0x0);
5538 rtl8xxxu_write32(priv, REG_FPGA0_XA_LSSI_PARM, 0x00010000);
5539 rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0x80800000);
5540
5541 /* Turn Path B ADDA on */
5542 rtl8xxxu_path_adda_on(priv, adda_regs, false);
5543
5544 for (i = 0; i < retry; i++) {
5545 path_b_ok = rtl8xxxu_iqk_path_b(priv);
5546 if (path_b_ok == 0x03) {
5547 val32 = rtl8xxxu_read32(priv, REG_TX_POWER_BEFORE_IQK_B);
5548 result[t][4] = (val32 >> 16) & 0x3ff;
5549 val32 = rtl8xxxu_read32(priv, REG_TX_POWER_AFTER_IQK_B);
5550 result[t][5] = (val32 >> 16) & 0x3ff;
5551 val32 = rtl8xxxu_read32(priv, REG_RX_POWER_BEFORE_IQK_B_2);
5552 result[t][6] = (val32 >> 16) & 0x3ff;
5553 val32 = rtl8xxxu_read32(priv, REG_RX_POWER_AFTER_IQK_B_2);
5554 result[t][7] = (val32 >> 16) & 0x3ff;
5555 break;
5556 } else if (i == (retry - 1) && path_b_ok == 0x01) {
5557 /* TX IQK OK */
5558 val32 = rtl8xxxu_read32(priv, REG_TX_POWER_BEFORE_IQK_B);
5559 result[t][4] = (val32 >> 16) & 0x3ff;
5560 val32 = rtl8xxxu_read32(priv, REG_TX_POWER_AFTER_IQK_B);
5561 result[t][5] = (val32 >> 16) & 0x3ff;
5562 }
5563 }
5564
5565 if (!path_b_ok)
5566 dev_dbg(dev, "%s: Path B IQK failed!\n", __func__);
5567 }
5568
5569 /* Back to BB mode, load original value */
5570 rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0);
5571
5572 if (t) {
5573 if (!priv->pi_enabled) {
5574 /*
5575 * Switch back BB to SI mode after finishing
5576 * IQ Calibration
5577 */
5578 val32 = 0x01000000;
5579 rtl8xxxu_write32(priv, REG_FPGA0_XA_HSSI_PARM1, val32);
5580 rtl8xxxu_write32(priv, REG_FPGA0_XB_HSSI_PARM1, val32);
5581 }
5582
5583 /* Reload ADDA power saving parameters */
5584 rtl8xxxu_restore_regs(priv, adda_regs, priv->adda_backup,
5585 RTL8XXXU_ADDA_REGS);
5586
5587 /* Reload MAC parameters */
5588 rtl8xxxu_restore_mac_regs(priv, iqk_mac_regs, priv->mac_backup);
5589
5590 /* Reload BB parameters */
5591 rtl8xxxu_restore_regs(priv, iqk_bb_regs,
5592 priv->bb_backup, RTL8XXXU_BB_REGS);
5593
5594 /* Restore RX initial gain */
5595 rtl8xxxu_write32(priv, REG_FPGA0_XA_LSSI_PARM, 0x00032ed3);
5596
5597 if (priv->tx_paths > 1) {
5598 rtl8xxxu_write32(priv, REG_FPGA0_XB_LSSI_PARM,
5599 0x00032ed3);
5600 }
5601
5602 /* Load 0xe30 IQC default value */
5603 rtl8xxxu_write32(priv, REG_TX_IQK_TONE_A, 0x01008c00);
5604 rtl8xxxu_write32(priv, REG_RX_IQK_TONE_A, 0x01008c00);
5605 }
5606}
5607
Jes Sorensene1547c52016-02-29 17:04:35 -05005608static void rtl8723bu_phy_iqcalibrate(struct rtl8xxxu_priv *priv,
5609 int result[][8], int t)
5610{
5611 struct device *dev = &priv->udev->dev;
5612 u32 i, val32;
5613 int path_a_ok /*, path_b_ok */;
5614 int retry = 2;
5615 const u32 adda_regs[RTL8XXXU_ADDA_REGS] = {
5616 REG_FPGA0_XCD_SWITCH_CTRL, REG_BLUETOOTH,
5617 REG_RX_WAIT_CCA, REG_TX_CCK_RFON,
5618 REG_TX_CCK_BBON, REG_TX_OFDM_RFON,
5619 REG_TX_OFDM_BBON, REG_TX_TO_RX,
5620 REG_TX_TO_TX, REG_RX_CCK,
5621 REG_RX_OFDM, REG_RX_WAIT_RIFS,
5622 REG_RX_TO_RX, REG_STANDBY,
5623 REG_SLEEP, REG_PMPD_ANAEN
5624 };
5625 const u32 iqk_mac_regs[RTL8XXXU_MAC_REGS] = {
5626 REG_TXPAUSE, REG_BEACON_CTRL,
5627 REG_BEACON_CTRL_1, REG_GPIO_MUXCFG
5628 };
5629 const u32 iqk_bb_regs[RTL8XXXU_BB_REGS] = {
5630 REG_OFDM0_TRX_PATH_ENABLE, REG_OFDM0_TR_MUX_PAR,
5631 REG_FPGA0_XCD_RF_SW_CTRL, REG_CONFIG_ANT_A, REG_CONFIG_ANT_B,
5632 REG_FPGA0_XAB_RF_SW_CTRL, REG_FPGA0_XA_RF_INT_OE,
5633 REG_FPGA0_XB_RF_INT_OE, REG_FPGA0_RF_MODE
5634 };
5635 u8 xa_agc = rtl8xxxu_read32(priv, REG_OFDM0_XA_AGC_CORE1) & 0xff;
5636 u8 xb_agc = rtl8xxxu_read32(priv, REG_OFDM0_XB_AGC_CORE1) & 0xff;
5637
5638 /*
5639 * Note: IQ calibration must be performed after loading
5640 * PHY_REG.txt , and radio_a, radio_b.txt
5641 */
5642
5643 if (t == 0) {
5644 /* Save ADDA parameters, turn Path A ADDA on */
5645 rtl8xxxu_save_regs(priv, adda_regs, priv->adda_backup,
5646 RTL8XXXU_ADDA_REGS);
5647 rtl8xxxu_save_mac_regs(priv, iqk_mac_regs, priv->mac_backup);
5648 rtl8xxxu_save_regs(priv, iqk_bb_regs,
5649 priv->bb_backup, RTL8XXXU_BB_REGS);
5650 }
5651
5652 rtl8xxxu_path_adda_on(priv, adda_regs, true);
5653
5654 /* MAC settings */
5655 rtl8xxxu_mac_calibration(priv, iqk_mac_regs, priv->mac_backup);
5656
5657 val32 = rtl8xxxu_read32(priv, REG_CCK0_AFE_SETTING);
5658 val32 |= 0x0f000000;
5659 rtl8xxxu_write32(priv, REG_CCK0_AFE_SETTING, val32);
5660
5661 rtl8xxxu_write32(priv, REG_OFDM0_TRX_PATH_ENABLE, 0x03a05600);
5662 rtl8xxxu_write32(priv, REG_OFDM0_TR_MUX_PAR, 0x000800e4);
5663 rtl8xxxu_write32(priv, REG_FPGA0_XCD_RF_SW_CTRL, 0x22204000);
5664
Jes Sorensene1547c52016-02-29 17:04:35 -05005665 /*
5666 * RX IQ calibration setting for 8723B D cut large current issue
5667 * when leaving IPS
5668 */
5669 val32 = rtl8xxxu_read32(priv, REG_FPGA0_IQK);
5670 val32 &= 0x000000ff;
5671 rtl8xxxu_write32(priv, REG_FPGA0_IQK, val32);
5672
5673 val32 = rtl8xxxu_read_rfreg(priv, RF_A, RF6052_REG_WE_LUT);
5674 val32 |= 0x80000;
5675 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_WE_LUT, val32);
5676
5677 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_RCK_OS, 0x30000);
5678 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_TXPA_G1, 0x0001f);
5679 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_TXPA_G2, 0xf7fb7);
5680
5681 val32 = rtl8xxxu_read_rfreg(priv, RF_A, RF6052_REG_UNKNOWN_ED);
5682 val32 |= 0x20;
5683 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_UNKNOWN_ED, val32);
5684
5685 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_UNKNOWN_43, 0x60fbd);
5686
5687 for (i = 0; i < retry; i++) {
5688 path_a_ok = rtl8723bu_iqk_path_a(priv);
5689 if (path_a_ok == 0x01) {
5690 val32 = rtl8xxxu_read32(priv, REG_FPGA0_IQK);
5691 val32 &= 0x000000ff;
5692 rtl8xxxu_write32(priv, REG_FPGA0_IQK, val32);
5693
Jes Sorensene1547c52016-02-29 17:04:35 -05005694 val32 = rtl8xxxu_read32(priv,
5695 REG_TX_POWER_BEFORE_IQK_A);
5696 result[t][0] = (val32 >> 16) & 0x3ff;
5697 val32 = rtl8xxxu_read32(priv,
5698 REG_TX_POWER_AFTER_IQK_A);
5699 result[t][1] = (val32 >> 16) & 0x3ff;
5700
5701 break;
5702 }
5703 }
5704
5705 if (!path_a_ok)
5706 dev_dbg(dev, "%s: Path A TX IQK failed!\n", __func__);
5707
5708 for (i = 0; i < retry; i++) {
5709 path_a_ok = rtl8723bu_rx_iqk_path_a(priv);
5710 if (path_a_ok == 0x03) {
5711 val32 = rtl8xxxu_read32(priv,
5712 REG_RX_POWER_BEFORE_IQK_A_2);
5713 result[t][2] = (val32 >> 16) & 0x3ff;
5714 val32 = rtl8xxxu_read32(priv,
5715 REG_RX_POWER_AFTER_IQK_A_2);
5716 result[t][3] = (val32 >> 16) & 0x3ff;
5717
5718 break;
5719 }
5720 }
5721
5722 if (!path_a_ok)
5723 dev_dbg(dev, "%s: Path A RX IQK failed!\n", __func__);
5724
5725 if (priv->tx_paths > 1) {
5726#if 1
5727 dev_warn(dev, "%s: Path B not supported\n", __func__);
5728#else
5729
5730 /*
5731 * Path A into standby
5732 */
5733 val32 = rtl8xxxu_read32(priv, REG_FPGA0_IQK);
5734 val32 &= 0x000000ff;
5735 rtl8xxxu_write32(priv, REG_FPGA0_IQK, val32);
5736 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_AC, 0x10000);
5737
5738 val32 = rtl8xxxu_read32(priv, REG_FPGA0_IQK);
5739 val32 &= 0x000000ff;
5740 val32 |= 0x80800000;
5741 rtl8xxxu_write32(priv, REG_FPGA0_IQK, val32);
5742
5743 /* Turn Path B ADDA on */
5744 rtl8xxxu_path_adda_on(priv, adda_regs, false);
5745
5746 for (i = 0; i < retry; i++) {
5747 path_b_ok = rtl8xxxu_iqk_path_b(priv);
5748 if (path_b_ok == 0x03) {
5749 val32 = rtl8xxxu_read32(priv, REG_TX_POWER_BEFORE_IQK_B);
5750 result[t][4] = (val32 >> 16) & 0x3ff;
5751 val32 = rtl8xxxu_read32(priv, REG_TX_POWER_AFTER_IQK_B);
5752 result[t][5] = (val32 >> 16) & 0x3ff;
5753 break;
5754 }
5755 }
5756
5757 if (!path_b_ok)
5758 dev_dbg(dev, "%s: Path B IQK failed!\n", __func__);
5759
5760 for (i = 0; i < retry; i++) {
5761 path_b_ok = rtl8723bu_rx_iqk_path_b(priv);
5762 if (path_a_ok == 0x03) {
5763 val32 = rtl8xxxu_read32(priv,
5764 REG_RX_POWER_BEFORE_IQK_B_2);
5765 result[t][6] = (val32 >> 16) & 0x3ff;
5766 val32 = rtl8xxxu_read32(priv,
5767 REG_RX_POWER_AFTER_IQK_B_2);
5768 result[t][7] = (val32 >> 16) & 0x3ff;
5769 break;
5770 }
5771 }
5772
5773 if (!path_b_ok)
5774 dev_dbg(dev, "%s: Path B RX IQK failed!\n", __func__);
5775#endif
5776 }
5777
5778 /* Back to BB mode, load original value */
5779 val32 = rtl8xxxu_read32(priv, REG_FPGA0_IQK);
5780 val32 &= 0x000000ff;
5781 rtl8xxxu_write32(priv, REG_FPGA0_IQK, val32);
5782
5783 if (t) {
5784 /* Reload ADDA power saving parameters */
5785 rtl8xxxu_restore_regs(priv, adda_regs, priv->adda_backup,
5786 RTL8XXXU_ADDA_REGS);
5787
5788 /* Reload MAC parameters */
5789 rtl8xxxu_restore_mac_regs(priv, iqk_mac_regs, priv->mac_backup);
5790
5791 /* Reload BB parameters */
5792 rtl8xxxu_restore_regs(priv, iqk_bb_regs,
5793 priv->bb_backup, RTL8XXXU_BB_REGS);
5794
5795 /* Restore RX initial gain */
5796 val32 = rtl8xxxu_read32(priv, REG_OFDM0_XA_AGC_CORE1);
5797 val32 &= 0xffffff00;
5798 rtl8xxxu_write32(priv, REG_OFDM0_XA_AGC_CORE1, val32 | 0x50);
5799 rtl8xxxu_write32(priv, REG_OFDM0_XA_AGC_CORE1, val32 | xa_agc);
5800
5801 if (priv->tx_paths > 1) {
5802 val32 = rtl8xxxu_read32(priv, REG_OFDM0_XB_AGC_CORE1);
5803 val32 &= 0xffffff00;
5804 rtl8xxxu_write32(priv, REG_OFDM0_XB_AGC_CORE1,
5805 val32 | 0x50);
5806 rtl8xxxu_write32(priv, REG_OFDM0_XB_AGC_CORE1,
5807 val32 | xb_agc);
5808 }
5809
5810 /* Load 0xe30 IQC default value */
5811 rtl8xxxu_write32(priv, REG_TX_IQK_TONE_A, 0x01008c00);
5812 rtl8xxxu_write32(priv, REG_RX_IQK_TONE_A, 0x01008c00);
5813 }
5814}
5815
Jes Sorensenf991f4e2016-04-07 14:19:32 -04005816static void rtl8192eu_phy_iqcalibrate(struct rtl8xxxu_priv *priv,
5817 int result[][8], int t)
5818{
5819 struct device *dev = &priv->udev->dev;
5820 u32 i, val32;
5821 int path_a_ok, path_b_ok;
5822 int retry = 2;
5823 const u32 adda_regs[RTL8XXXU_ADDA_REGS] = {
5824 REG_FPGA0_XCD_SWITCH_CTRL, REG_BLUETOOTH,
5825 REG_RX_WAIT_CCA, REG_TX_CCK_RFON,
5826 REG_TX_CCK_BBON, REG_TX_OFDM_RFON,
5827 REG_TX_OFDM_BBON, REG_TX_TO_RX,
5828 REG_TX_TO_TX, REG_RX_CCK,
5829 REG_RX_OFDM, REG_RX_WAIT_RIFS,
5830 REG_RX_TO_RX, REG_STANDBY,
5831 REG_SLEEP, REG_PMPD_ANAEN
5832 };
5833 const u32 iqk_mac_regs[RTL8XXXU_MAC_REGS] = {
5834 REG_TXPAUSE, REG_BEACON_CTRL,
5835 REG_BEACON_CTRL_1, REG_GPIO_MUXCFG
5836 };
5837 const u32 iqk_bb_regs[RTL8XXXU_BB_REGS] = {
5838 REG_OFDM0_TRX_PATH_ENABLE, REG_OFDM0_TR_MUX_PAR,
5839 REG_FPGA0_XCD_RF_SW_CTRL, REG_CONFIG_ANT_A, REG_CONFIG_ANT_B,
5840 REG_FPGA0_XAB_RF_SW_CTRL, REG_FPGA0_XA_RF_INT_OE,
5841 REG_FPGA0_XB_RF_INT_OE, REG_CCK0_AFE_SETTING
5842 };
5843 u8 xa_agc = rtl8xxxu_read32(priv, REG_OFDM0_XA_AGC_CORE1) & 0xff;
5844 u8 xb_agc = rtl8xxxu_read32(priv, REG_OFDM0_XB_AGC_CORE1) & 0xff;
5845
5846 /*
5847 * Note: IQ calibration must be performed after loading
5848 * PHY_REG.txt , and radio_a, radio_b.txt
5849 */
5850
5851 if (t == 0) {
5852 /* Save ADDA parameters, turn Path A ADDA on */
5853 rtl8xxxu_save_regs(priv, adda_regs, priv->adda_backup,
5854 RTL8XXXU_ADDA_REGS);
5855 rtl8xxxu_save_mac_regs(priv, iqk_mac_regs, priv->mac_backup);
5856 rtl8xxxu_save_regs(priv, iqk_bb_regs,
5857 priv->bb_backup, RTL8XXXU_BB_REGS);
5858 }
5859
5860 rtl8xxxu_path_adda_on(priv, adda_regs, true);
5861
5862 /* MAC settings */
5863 rtl8xxxu_mac_calibration(priv, iqk_mac_regs, priv->mac_backup);
5864
5865 val32 = rtl8xxxu_read32(priv, REG_CCK0_AFE_SETTING);
5866 val32 |= 0x0f000000;
5867 rtl8xxxu_write32(priv, REG_CCK0_AFE_SETTING, val32);
5868
5869 rtl8xxxu_write32(priv, REG_OFDM0_TRX_PATH_ENABLE, 0x03a05600);
5870 rtl8xxxu_write32(priv, REG_OFDM0_TR_MUX_PAR, 0x000800e4);
5871 rtl8xxxu_write32(priv, REG_FPGA0_XCD_RF_SW_CTRL, 0x22208200);
5872
5873 val32 = rtl8xxxu_read32(priv, REG_FPGA0_XAB_RF_SW_CTRL);
5874 val32 |= (FPGA0_RF_PAPE | (FPGA0_RF_PAPE << FPGA0_RF_BD_CTRL_SHIFT));
5875 rtl8xxxu_write32(priv, REG_FPGA0_XAB_RF_SW_CTRL, val32);
5876
5877 val32 = rtl8xxxu_read32(priv, REG_FPGA0_XA_RF_INT_OE);
5878 val32 |= BIT(10);
5879 rtl8xxxu_write32(priv, REG_FPGA0_XA_RF_INT_OE, val32);
5880 val32 = rtl8xxxu_read32(priv, REG_FPGA0_XB_RF_INT_OE);
5881 val32 |= BIT(10);
5882 rtl8xxxu_write32(priv, REG_FPGA0_XB_RF_INT_OE, val32);
5883
5884 rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0x80800000);
5885 rtl8xxxu_write32(priv, REG_TX_IQK, 0x01007c00);
5886 rtl8xxxu_write32(priv, REG_RX_IQK, 0x01004800);
5887
5888 for (i = 0; i < retry; i++) {
5889 path_a_ok = rtl8192eu_iqk_path_a(priv);
5890 if (path_a_ok == 0x01) {
5891 val32 = rtl8xxxu_read32(priv,
5892 REG_TX_POWER_BEFORE_IQK_A);
5893 result[t][0] = (val32 >> 16) & 0x3ff;
5894 val32 = rtl8xxxu_read32(priv,
5895 REG_TX_POWER_AFTER_IQK_A);
5896 result[t][1] = (val32 >> 16) & 0x3ff;
5897
5898 break;
5899 }
5900 }
5901
5902 if (!path_a_ok)
5903 dev_dbg(dev, "%s: Path A TX IQK failed!\n", __func__);
5904
5905 for (i = 0; i < retry; i++) {
5906 path_a_ok = rtl8192eu_rx_iqk_path_a(priv);
5907 if (path_a_ok == 0x03) {
5908 val32 = rtl8xxxu_read32(priv,
5909 REG_RX_POWER_BEFORE_IQK_A_2);
5910 result[t][2] = (val32 >> 16) & 0x3ff;
5911 val32 = rtl8xxxu_read32(priv,
5912 REG_RX_POWER_AFTER_IQK_A_2);
5913 result[t][3] = (val32 >> 16) & 0x3ff;
5914
5915 break;
5916 }
5917 }
5918
5919 if (!path_a_ok)
5920 dev_dbg(dev, "%s: Path A RX IQK failed!\n", __func__);
5921
5922 if (priv->rf_paths > 1) {
Jes Sorensenf991f4e2016-04-07 14:19:32 -04005923 /* Path A into standby */
5924 rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0x00000000);
5925 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_AC, 0x10000);
5926 rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0x80800000);
5927
5928 /* Turn Path B ADDA on */
5929 rtl8xxxu_path_adda_on(priv, adda_regs, false);
5930
5931 rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0x80800000);
5932 rtl8xxxu_write32(priv, REG_TX_IQK, 0x01007c00);
5933 rtl8xxxu_write32(priv, REG_RX_IQK, 0x01004800);
5934
5935 for (i = 0; i < retry; i++) {
5936 path_b_ok = rtl8192eu_iqk_path_b(priv);
5937 if (path_b_ok == 0x01) {
5938 val32 = rtl8xxxu_read32(priv, REG_TX_POWER_BEFORE_IQK_B);
5939 result[t][4] = (val32 >> 16) & 0x3ff;
5940 val32 = rtl8xxxu_read32(priv, REG_TX_POWER_AFTER_IQK_B);
5941 result[t][5] = (val32 >> 16) & 0x3ff;
5942 break;
5943 }
5944 }
5945
5946 if (!path_b_ok)
5947 dev_dbg(dev, "%s: Path B IQK failed!\n", __func__);
5948
5949 for (i = 0; i < retry; i++) {
5950 path_b_ok = rtl8192eu_rx_iqk_path_b(priv);
5951 if (path_a_ok == 0x03) {
5952 val32 = rtl8xxxu_read32(priv,
5953 REG_RX_POWER_BEFORE_IQK_B_2);
5954 result[t][6] = (val32 >> 16) & 0x3ff;
5955 val32 = rtl8xxxu_read32(priv,
5956 REG_RX_POWER_AFTER_IQK_B_2);
5957 result[t][7] = (val32 >> 16) & 0x3ff;
5958 break;
5959 }
5960 }
5961
5962 if (!path_b_ok)
5963 dev_dbg(dev, "%s: Path B RX IQK failed!\n", __func__);
5964 }
5965
5966 /* Back to BB mode, load original value */
5967 rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0x00000000);
5968
5969 if (t) {
5970 /* Reload ADDA power saving parameters */
5971 rtl8xxxu_restore_regs(priv, adda_regs, priv->adda_backup,
5972 RTL8XXXU_ADDA_REGS);
5973
5974 /* Reload MAC parameters */
5975 rtl8xxxu_restore_mac_regs(priv, iqk_mac_regs, priv->mac_backup);
5976
5977 /* Reload BB parameters */
5978 rtl8xxxu_restore_regs(priv, iqk_bb_regs,
5979 priv->bb_backup, RTL8XXXU_BB_REGS);
5980
5981 /* Restore RX initial gain */
5982 val32 = rtl8xxxu_read32(priv, REG_OFDM0_XA_AGC_CORE1);
5983 val32 &= 0xffffff00;
5984 rtl8xxxu_write32(priv, REG_OFDM0_XA_AGC_CORE1, val32 | 0x50);
5985 rtl8xxxu_write32(priv, REG_OFDM0_XA_AGC_CORE1, val32 | xa_agc);
5986
5987 if (priv->rf_paths > 1) {
5988 val32 = rtl8xxxu_read32(priv, REG_OFDM0_XB_AGC_CORE1);
5989 val32 &= 0xffffff00;
5990 rtl8xxxu_write32(priv, REG_OFDM0_XB_AGC_CORE1,
5991 val32 | 0x50);
5992 rtl8xxxu_write32(priv, REG_OFDM0_XB_AGC_CORE1,
5993 val32 | xb_agc);
5994 }
5995
5996 /* Load 0xe30 IQC default value */
5997 rtl8xxxu_write32(priv, REG_TX_IQK_TONE_A, 0x01008c00);
5998 rtl8xxxu_write32(priv, REG_RX_IQK_TONE_A, 0x01008c00);
5999 }
6000}
6001
Jes Sorensenc7a5a192016-02-29 17:04:30 -05006002static void rtl8xxxu_prepare_calibrate(struct rtl8xxxu_priv *priv, u8 start)
6003{
6004 struct h2c_cmd h2c;
6005
6006 if (priv->fops->mbox_ext_width < 4)
6007 return;
6008
6009 memset(&h2c, 0, sizeof(struct h2c_cmd));
6010 h2c.bt_wlan_calibration.cmd = H2C_8723B_BT_WLAN_CALIBRATION;
6011 h2c.bt_wlan_calibration.data = start;
6012
6013 rtl8723a_h2c_cmd(priv, &h2c, sizeof(h2c.bt_wlan_calibration));
6014}
6015
Jes Sorensene1547c52016-02-29 17:04:35 -05006016static void rtl8723au_phy_iq_calibrate(struct rtl8xxxu_priv *priv)
Jes Sorensen26f1fad2015-10-14 20:44:51 -04006017{
6018 struct device *dev = &priv->udev->dev;
6019 int result[4][8]; /* last is final result */
6020 int i, candidate;
6021 bool path_a_ok, path_b_ok;
6022 u32 reg_e94, reg_e9c, reg_ea4, reg_eac;
6023 u32 reg_eb4, reg_ebc, reg_ec4, reg_ecc;
6024 s32 reg_tmp = 0;
6025 bool simu;
6026
Jes Sorensenc7a5a192016-02-29 17:04:30 -05006027 rtl8xxxu_prepare_calibrate(priv, 1);
6028
Jes Sorensen26f1fad2015-10-14 20:44:51 -04006029 memset(result, 0, sizeof(result));
6030 candidate = -1;
6031
6032 path_a_ok = false;
6033 path_b_ok = false;
6034
6035 rtl8xxxu_read32(priv, REG_FPGA0_RF_MODE);
6036
6037 for (i = 0; i < 3; i++) {
6038 rtl8xxxu_phy_iqcalibrate(priv, result, i);
6039
6040 if (i == 1) {
6041 simu = rtl8xxxu_simularity_compare(priv, result, 0, 1);
6042 if (simu) {
6043 candidate = 0;
6044 break;
6045 }
6046 }
6047
6048 if (i == 2) {
6049 simu = rtl8xxxu_simularity_compare(priv, result, 0, 2);
6050 if (simu) {
6051 candidate = 0;
6052 break;
6053 }
6054
6055 simu = rtl8xxxu_simularity_compare(priv, result, 1, 2);
6056 if (simu) {
6057 candidate = 1;
6058 } else {
6059 for (i = 0; i < 8; i++)
6060 reg_tmp += result[3][i];
6061
6062 if (reg_tmp)
6063 candidate = 3;
6064 else
6065 candidate = -1;
6066 }
6067 }
6068 }
6069
6070 for (i = 0; i < 4; i++) {
6071 reg_e94 = result[i][0];
6072 reg_e9c = result[i][1];
6073 reg_ea4 = result[i][2];
6074 reg_eac = result[i][3];
6075 reg_eb4 = result[i][4];
6076 reg_ebc = result[i][5];
6077 reg_ec4 = result[i][6];
6078 reg_ecc = result[i][7];
6079 }
6080
6081 if (candidate >= 0) {
6082 reg_e94 = result[candidate][0];
6083 priv->rege94 = reg_e94;
6084 reg_e9c = result[candidate][1];
6085 priv->rege9c = reg_e9c;
6086 reg_ea4 = result[candidate][2];
6087 reg_eac = result[candidate][3];
6088 reg_eb4 = result[candidate][4];
6089 priv->regeb4 = reg_eb4;
6090 reg_ebc = result[candidate][5];
6091 priv->regebc = reg_ebc;
6092 reg_ec4 = result[candidate][6];
6093 reg_ecc = result[candidate][7];
6094 dev_dbg(dev, "%s: candidate is %x\n", __func__, candidate);
6095 dev_dbg(dev,
6096 "%s: e94 =%x e9c=%x ea4=%x eac=%x eb4=%x ebc=%x ec4=%x "
6097 "ecc=%x\n ", __func__, reg_e94, reg_e9c,
6098 reg_ea4, reg_eac, reg_eb4, reg_ebc, reg_ec4, reg_ecc);
6099 path_a_ok = true;
6100 path_b_ok = true;
6101 } else {
6102 reg_e94 = reg_eb4 = priv->rege94 = priv->regeb4 = 0x100;
6103 reg_e9c = reg_ebc = priv->rege9c = priv->regebc = 0x0;
6104 }
6105
6106 if (reg_e94 && candidate >= 0)
6107 rtl8xxxu_fill_iqk_matrix_a(priv, path_a_ok, result,
6108 candidate, (reg_ea4 == 0));
6109
6110 if (priv->tx_paths > 1 && reg_eb4)
6111 rtl8xxxu_fill_iqk_matrix_b(priv, path_b_ok, result,
6112 candidate, (reg_ec4 == 0));
6113
6114 rtl8xxxu_save_regs(priv, rtl8723au_iqk_phy_iq_bb_reg,
6115 priv->bb_recovery_backup, RTL8XXXU_BB_REGS);
Jes Sorensenc7a5a192016-02-29 17:04:30 -05006116
6117 rtl8xxxu_prepare_calibrate(priv, 0);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04006118}
6119
Jes Sorensene1547c52016-02-29 17:04:35 -05006120static void rtl8723bu_phy_iq_calibrate(struct rtl8xxxu_priv *priv)
6121{
6122 struct device *dev = &priv->udev->dev;
6123 int result[4][8]; /* last is final result */
6124 int i, candidate;
6125 bool path_a_ok, path_b_ok;
6126 u32 reg_e94, reg_e9c, reg_ea4, reg_eac;
6127 u32 reg_eb4, reg_ebc, reg_ec4, reg_ecc;
6128 u32 val32, bt_control;
6129 s32 reg_tmp = 0;
6130 bool simu;
6131
6132 rtl8xxxu_prepare_calibrate(priv, 1);
6133
6134 memset(result, 0, sizeof(result));
6135 candidate = -1;
6136
6137 path_a_ok = false;
6138 path_b_ok = false;
6139
6140 bt_control = rtl8xxxu_read32(priv, REG_BT_CONTROL_8723BU);
6141
6142 for (i = 0; i < 3; i++) {
6143 rtl8723bu_phy_iqcalibrate(priv, result, i);
6144
6145 if (i == 1) {
6146 simu = rtl8723bu_simularity_compare(priv, result, 0, 1);
6147 if (simu) {
6148 candidate = 0;
6149 break;
6150 }
6151 }
6152
6153 if (i == 2) {
6154 simu = rtl8723bu_simularity_compare(priv, result, 0, 2);
6155 if (simu) {
6156 candidate = 0;
6157 break;
6158 }
6159
6160 simu = rtl8723bu_simularity_compare(priv, result, 1, 2);
6161 if (simu) {
6162 candidate = 1;
6163 } else {
6164 for (i = 0; i < 8; i++)
6165 reg_tmp += result[3][i];
6166
6167 if (reg_tmp)
6168 candidate = 3;
6169 else
6170 candidate = -1;
6171 }
6172 }
6173 }
6174
6175 for (i = 0; i < 4; i++) {
6176 reg_e94 = result[i][0];
6177 reg_e9c = result[i][1];
6178 reg_ea4 = result[i][2];
6179 reg_eac = result[i][3];
6180 reg_eb4 = result[i][4];
6181 reg_ebc = result[i][5];
6182 reg_ec4 = result[i][6];
6183 reg_ecc = result[i][7];
6184 }
6185
6186 if (candidate >= 0) {
6187 reg_e94 = result[candidate][0];
6188 priv->rege94 = reg_e94;
6189 reg_e9c = result[candidate][1];
6190 priv->rege9c = reg_e9c;
6191 reg_ea4 = result[candidate][2];
6192 reg_eac = result[candidate][3];
6193 reg_eb4 = result[candidate][4];
6194 priv->regeb4 = reg_eb4;
6195 reg_ebc = result[candidate][5];
6196 priv->regebc = reg_ebc;
6197 reg_ec4 = result[candidate][6];
6198 reg_ecc = result[candidate][7];
6199 dev_dbg(dev, "%s: candidate is %x\n", __func__, candidate);
6200 dev_dbg(dev,
6201 "%s: e94 =%x e9c=%x ea4=%x eac=%x eb4=%x ebc=%x ec4=%x "
6202 "ecc=%x\n ", __func__, reg_e94, reg_e9c,
6203 reg_ea4, reg_eac, reg_eb4, reg_ebc, reg_ec4, reg_ecc);
6204 path_a_ok = true;
6205 path_b_ok = true;
6206 } else {
6207 reg_e94 = reg_eb4 = priv->rege94 = priv->regeb4 = 0x100;
6208 reg_e9c = reg_ebc = priv->rege9c = priv->regebc = 0x0;
6209 }
6210
6211 if (reg_e94 && candidate >= 0)
6212 rtl8xxxu_fill_iqk_matrix_a(priv, path_a_ok, result,
6213 candidate, (reg_ea4 == 0));
6214
6215 if (priv->tx_paths > 1 && reg_eb4)
6216 rtl8xxxu_fill_iqk_matrix_b(priv, path_b_ok, result,
6217 candidate, (reg_ec4 == 0));
6218
6219 rtl8xxxu_save_regs(priv, rtl8723au_iqk_phy_iq_bb_reg,
6220 priv->bb_recovery_backup, RTL8XXXU_BB_REGS);
6221
6222 rtl8xxxu_write32(priv, REG_BT_CONTROL_8723BU, bt_control);
6223
6224 val32 = rtl8xxxu_read_rfreg(priv, RF_A, RF6052_REG_WE_LUT);
6225 val32 |= 0x80000;
6226 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_WE_LUT, val32);
6227 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_RCK_OS, 0x18000);
6228 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_TXPA_G1, 0x0001f);
6229 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_TXPA_G2, 0xe6177);
6230 val32 = rtl8xxxu_read_rfreg(priv, RF_A, RF6052_REG_UNKNOWN_ED);
6231 val32 |= 0x20;
6232 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_UNKNOWN_ED, val32);
6233 rtl8xxxu_write_rfreg(priv, RF_A, 0x43, 0x300bd);
6234
Jes Sorensen15f9dc92016-04-14 14:58:54 -04006235 if (priv->rf_paths > 1)
6236 dev_dbg(dev, "%s: 8723BU 2T not supported\n", __func__);
6237
Jes Sorensene1547c52016-02-29 17:04:35 -05006238 rtl8xxxu_prepare_calibrate(priv, 0);
6239}
6240
Jes Sorensenf991f4e2016-04-07 14:19:32 -04006241static void rtl8192eu_phy_iq_calibrate(struct rtl8xxxu_priv *priv)
6242{
6243 struct device *dev = &priv->udev->dev;
6244 int result[4][8]; /* last is final result */
6245 int i, candidate;
6246 bool path_a_ok, path_b_ok;
6247 u32 reg_e94, reg_e9c, reg_ea4, reg_eac;
6248 u32 reg_eb4, reg_ebc, reg_ec4, reg_ecc;
6249 bool simu;
6250
6251 memset(result, 0, sizeof(result));
6252 candidate = -1;
6253
6254 path_a_ok = false;
6255 path_b_ok = false;
6256
6257 for (i = 0; i < 3; i++) {
6258 rtl8192eu_phy_iqcalibrate(priv, result, i);
6259
6260 if (i == 1) {
6261 simu = rtl8723bu_simularity_compare(priv, result, 0, 1);
6262 if (simu) {
6263 candidate = 0;
6264 break;
6265 }
6266 }
6267
6268 if (i == 2) {
6269 simu = rtl8723bu_simularity_compare(priv, result, 0, 2);
6270 if (simu) {
6271 candidate = 0;
6272 break;
6273 }
6274
6275 simu = rtl8723bu_simularity_compare(priv, result, 1, 2);
6276 if (simu)
6277 candidate = 1;
6278 else
6279 candidate = 3;
6280 }
6281 }
6282
6283 for (i = 0; i < 4; i++) {
6284 reg_e94 = result[i][0];
6285 reg_e9c = result[i][1];
6286 reg_ea4 = result[i][2];
6287 reg_eac = result[i][3];
6288 reg_eb4 = result[i][4];
6289 reg_ebc = result[i][5];
6290 reg_ec4 = result[i][6];
6291 reg_ecc = result[i][7];
6292 }
6293
6294 if (candidate >= 0) {
6295 reg_e94 = result[candidate][0];
6296 priv->rege94 = reg_e94;
6297 reg_e9c = result[candidate][1];
6298 priv->rege9c = reg_e9c;
6299 reg_ea4 = result[candidate][2];
6300 reg_eac = result[candidate][3];
6301 reg_eb4 = result[candidate][4];
6302 priv->regeb4 = reg_eb4;
6303 reg_ebc = result[candidate][5];
6304 priv->regebc = reg_ebc;
6305 reg_ec4 = result[candidate][6];
6306 reg_ecc = result[candidate][7];
6307 dev_dbg(dev, "%s: candidate is %x\n", __func__, candidate);
6308 dev_dbg(dev,
6309 "%s: e94 =%x e9c=%x ea4=%x eac=%x eb4=%x ebc=%x ec4=%x "
6310 "ecc=%x\n ", __func__, reg_e94, reg_e9c,
6311 reg_ea4, reg_eac, reg_eb4, reg_ebc, reg_ec4, reg_ecc);
6312 path_a_ok = true;
6313 path_b_ok = true;
6314 } else {
6315 reg_e94 = reg_eb4 = priv->rege94 = priv->regeb4 = 0x100;
6316 reg_e9c = reg_ebc = priv->rege9c = priv->regebc = 0x0;
6317 }
6318
6319 if (reg_e94 && candidate >= 0)
6320 rtl8xxxu_fill_iqk_matrix_a(priv, path_a_ok, result,
6321 candidate, (reg_ea4 == 0));
6322
6323 if (priv->rf_paths > 1)
6324 rtl8xxxu_fill_iqk_matrix_b(priv, path_b_ok, result,
6325 candidate, (reg_ec4 == 0));
6326
6327 rtl8xxxu_save_regs(priv, rtl8723au_iqk_phy_iq_bb_reg,
6328 priv->bb_recovery_backup, RTL8XXXU_BB_REGS);
6329}
6330
Jes Sorensen26f1fad2015-10-14 20:44:51 -04006331static void rtl8723a_phy_lc_calibrate(struct rtl8xxxu_priv *priv)
6332{
6333 u32 val32;
6334 u32 rf_amode, rf_bmode = 0, lstf;
6335
6336 /* Check continuous TX and Packet TX */
6337 lstf = rtl8xxxu_read32(priv, REG_OFDM1_LSTF);
6338
6339 if (lstf & OFDM_LSTF_MASK) {
6340 /* Disable all continuous TX */
6341 val32 = lstf & ~OFDM_LSTF_MASK;
6342 rtl8xxxu_write32(priv, REG_OFDM1_LSTF, val32);
6343
6344 /* Read original RF mode Path A */
6345 rf_amode = rtl8xxxu_read_rfreg(priv, RF_A, RF6052_REG_AC);
6346
6347 /* Set RF mode to standby Path A */
6348 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_AC,
6349 (rf_amode & 0x8ffff) | 0x10000);
6350
6351 /* Path-B */
6352 if (priv->tx_paths > 1) {
6353 rf_bmode = rtl8xxxu_read_rfreg(priv, RF_B,
6354 RF6052_REG_AC);
6355
6356 rtl8xxxu_write_rfreg(priv, RF_B, RF6052_REG_AC,
6357 (rf_bmode & 0x8ffff) | 0x10000);
6358 }
6359 } else {
6360 /* Deal with Packet TX case */
6361 /* block all queues */
6362 rtl8xxxu_write8(priv, REG_TXPAUSE, 0xff);
6363 }
6364
6365 /* Start LC calibration */
Jes Sorensen0d698de2016-02-29 17:04:36 -05006366 if (priv->fops->has_s0s1)
6367 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_S0S1, 0xdfbe0);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04006368 val32 = rtl8xxxu_read_rfreg(priv, RF_A, RF6052_REG_MODE_AG);
6369 val32 |= 0x08000;
6370 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_MODE_AG, val32);
6371
6372 msleep(100);
6373
Jes Sorensen0d698de2016-02-29 17:04:36 -05006374 if (priv->fops->has_s0s1)
6375 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_S0S1, 0xdffe0);
6376
Jes Sorensen26f1fad2015-10-14 20:44:51 -04006377 /* Restore original parameters */
6378 if (lstf & OFDM_LSTF_MASK) {
6379 /* Path-A */
6380 rtl8xxxu_write32(priv, REG_OFDM1_LSTF, lstf);
6381 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_AC, rf_amode);
6382
6383 /* Path-B */
6384 if (priv->tx_paths > 1)
6385 rtl8xxxu_write_rfreg(priv, RF_B, RF6052_REG_AC,
6386 rf_bmode);
6387 } else /* Deal with Packet TX case */
6388 rtl8xxxu_write8(priv, REG_TXPAUSE, 0x00);
6389}
6390
6391static int rtl8xxxu_set_mac(struct rtl8xxxu_priv *priv)
6392{
6393 int i;
6394 u16 reg;
6395
6396 reg = REG_MACID;
6397
6398 for (i = 0; i < ETH_ALEN; i++)
6399 rtl8xxxu_write8(priv, reg + i, priv->mac_addr[i]);
6400
6401 return 0;
6402}
6403
6404static int rtl8xxxu_set_bssid(struct rtl8xxxu_priv *priv, const u8 *bssid)
6405{
6406 int i;
6407 u16 reg;
6408
6409 dev_dbg(&priv->udev->dev, "%s: (%pM)\n", __func__, bssid);
6410
6411 reg = REG_BSSID;
6412
6413 for (i = 0; i < ETH_ALEN; i++)
6414 rtl8xxxu_write8(priv, reg + i, bssid[i]);
6415
6416 return 0;
6417}
6418
6419static void
6420rtl8xxxu_set_ampdu_factor(struct rtl8xxxu_priv *priv, u8 ampdu_factor)
6421{
6422 u8 vals[4] = { 0x41, 0xa8, 0x72, 0xb9 };
6423 u8 max_agg = 0xf;
6424 int i;
6425
6426 ampdu_factor = 1 << (ampdu_factor + 2);
6427 if (ampdu_factor > max_agg)
6428 ampdu_factor = max_agg;
6429
6430 for (i = 0; i < 4; i++) {
6431 if ((vals[i] & 0xf0) > (ampdu_factor << 4))
6432 vals[i] = (vals[i] & 0x0f) | (ampdu_factor << 4);
6433
6434 if ((vals[i] & 0x0f) > ampdu_factor)
6435 vals[i] = (vals[i] & 0xf0) | ampdu_factor;
6436
6437 rtl8xxxu_write8(priv, REG_AGGLEN_LMT + i, vals[i]);
6438 }
6439}
6440
6441static void rtl8xxxu_set_ampdu_min_space(struct rtl8xxxu_priv *priv, u8 density)
6442{
6443 u8 val8;
6444
6445 val8 = rtl8xxxu_read8(priv, REG_AMPDU_MIN_SPACE);
6446 val8 &= 0xf8;
6447 val8 |= density;
6448 rtl8xxxu_write8(priv, REG_AMPDU_MIN_SPACE, val8);
6449}
6450
6451static int rtl8xxxu_active_to_emu(struct rtl8xxxu_priv *priv)
6452{
6453 u8 val8;
Colin Ian King37ba4b62016-04-14 16:37:07 -04006454 int count, ret = 0;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04006455
6456 /* Start of rtl8723AU_card_enable_flow */
6457 /* Act to Cardemu sequence*/
6458 /* Turn off RF */
6459 rtl8xxxu_write8(priv, REG_RF_CTRL, 0);
6460
6461 /* 0x004E[7] = 0, switch DPDT_SEL_P output from register 0x0065[2] */
6462 val8 = rtl8xxxu_read8(priv, REG_LEDCFG2);
6463 val8 &= ~LEDCFG2_DPDT_SELECT;
6464 rtl8xxxu_write8(priv, REG_LEDCFG2, val8);
6465
6466 /* 0x0005[1] = 1 turn off MAC by HW state machine*/
6467 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 1);
6468 val8 |= BIT(1);
6469 rtl8xxxu_write8(priv, REG_APS_FSMCO + 1, val8);
6470
6471 for (count = RTL8XXXU_MAX_REG_POLL; count; count--) {
6472 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 1);
6473 if ((val8 & BIT(1)) == 0)
6474 break;
6475 udelay(10);
6476 }
6477
6478 if (!count) {
6479 dev_warn(&priv->udev->dev, "%s: Disabling MAC timed out\n",
6480 __func__);
6481 ret = -EBUSY;
6482 goto exit;
6483 }
6484
6485 /* 0x0000[5] = 1 analog Ips to digital, 1:isolation */
6486 val8 = rtl8xxxu_read8(priv, REG_SYS_ISO_CTRL);
6487 val8 |= SYS_ISO_ANALOG_IPS;
6488 rtl8xxxu_write8(priv, REG_SYS_ISO_CTRL, val8);
6489
6490 /* 0x0020[0] = 0 disable LDOA12 MACRO block*/
6491 val8 = rtl8xxxu_read8(priv, REG_LDOA15_CTRL);
6492 val8 &= ~LDOA15_ENABLE;
6493 rtl8xxxu_write8(priv, REG_LDOA15_CTRL, val8);
6494
6495exit:
6496 return ret;
6497}
6498
Jes Sorensenfe37d5f2016-02-29 17:05:47 -05006499static int rtl8723bu_active_to_emu(struct rtl8xxxu_priv *priv)
6500{
6501 u8 val8;
6502 u16 val16;
6503 u32 val32;
Colin Ian King37ba4b62016-04-14 16:37:07 -04006504 int count, ret = 0;
Jes Sorensenfe37d5f2016-02-29 17:05:47 -05006505
6506 /* Turn off RF */
6507 rtl8xxxu_write8(priv, REG_RF_CTRL, 0);
6508
6509 /* Enable rising edge triggering interrupt */
6510 val16 = rtl8xxxu_read16(priv, REG_GPIO_INTM);
6511 val16 &= ~GPIO_INTM_EDGE_TRIG_IRQ;
6512 rtl8xxxu_write16(priv, REG_GPIO_INTM, val16);
6513
6514 /* Release WLON reset 0x04[16]= 1*/
6515 val32 = rtl8xxxu_read32(priv, REG_GPIO_INTM);
6516 val32 |= APS_FSMCO_WLON_RESET;
6517 rtl8xxxu_write32(priv, REG_GPIO_INTM, val32);
6518
6519 /* 0x0005[1] = 1 turn off MAC by HW state machine*/
6520 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 1);
6521 val8 |= BIT(1);
6522 rtl8xxxu_write8(priv, REG_APS_FSMCO + 1, val8);
6523
6524 for (count = RTL8XXXU_MAX_REG_POLL; count; count--) {
6525 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 1);
6526 if ((val8 & BIT(1)) == 0)
6527 break;
6528 udelay(10);
6529 }
6530
6531 if (!count) {
6532 dev_warn(&priv->udev->dev, "%s: Disabling MAC timed out\n",
6533 __func__);
6534 ret = -EBUSY;
6535 goto exit;
6536 }
6537
6538 /* Enable BT control XTAL setting */
6539 val8 = rtl8xxxu_read8(priv, REG_AFE_MISC);
6540 val8 &= ~AFE_MISC_WL_XTAL_CTRL;
6541 rtl8xxxu_write8(priv, REG_AFE_MISC, val8);
6542
6543 /* 0x0000[5] = 1 analog Ips to digital, 1:isolation */
6544 val8 = rtl8xxxu_read8(priv, REG_SYS_ISO_CTRL);
6545 val8 |= SYS_ISO_ANALOG_IPS;
6546 rtl8xxxu_write8(priv, REG_SYS_ISO_CTRL, val8);
6547
6548 /* 0x0020[0] = 0 disable LDOA12 MACRO block*/
6549 val8 = rtl8xxxu_read8(priv, REG_LDOA15_CTRL);
6550 val8 &= ~LDOA15_ENABLE;
6551 rtl8xxxu_write8(priv, REG_LDOA15_CTRL, val8);
6552
6553exit:
6554 return ret;
6555}
6556
Jes Sorensen26f1fad2015-10-14 20:44:51 -04006557static int rtl8xxxu_active_to_lps(struct rtl8xxxu_priv *priv)
6558{
6559 u8 val8;
6560 u8 val32;
Colin Ian King37ba4b62016-04-14 16:37:07 -04006561 int count, ret = 0;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04006562
6563 rtl8xxxu_write8(priv, REG_TXPAUSE, 0xff);
6564
6565 /*
6566 * Poll - wait for RX packet to complete
6567 */
6568 for (count = RTL8XXXU_MAX_REG_POLL; count; count--) {
6569 val32 = rtl8xxxu_read32(priv, 0x5f8);
6570 if (!val32)
6571 break;
6572 udelay(10);
6573 }
6574
6575 if (!count) {
6576 dev_warn(&priv->udev->dev,
6577 "%s: RX poll timed out (0x05f8)\n", __func__);
6578 ret = -EBUSY;
6579 goto exit;
6580 }
6581
6582 /* Disable CCK and OFDM, clock gated */
6583 val8 = rtl8xxxu_read8(priv, REG_SYS_FUNC);
6584 val8 &= ~SYS_FUNC_BBRSTB;
6585 rtl8xxxu_write8(priv, REG_SYS_FUNC, val8);
6586
6587 udelay(2);
6588
6589 /* Reset baseband */
6590 val8 = rtl8xxxu_read8(priv, REG_SYS_FUNC);
6591 val8 &= ~SYS_FUNC_BB_GLB_RSTN;
6592 rtl8xxxu_write8(priv, REG_SYS_FUNC, val8);
6593
6594 /* Reset MAC TRX */
6595 val8 = rtl8xxxu_read8(priv, REG_CR);
6596 val8 = CR_HCI_TXDMA_ENABLE | CR_HCI_RXDMA_ENABLE;
6597 rtl8xxxu_write8(priv, REG_CR, val8);
6598
6599 /* Reset MAC TRX */
6600 val8 = rtl8xxxu_read8(priv, REG_CR + 1);
6601 val8 &= ~BIT(1); /* CR_SECURITY_ENABLE */
6602 rtl8xxxu_write8(priv, REG_CR + 1, val8);
6603
6604 /* Respond TX OK to scheduler */
6605 val8 = rtl8xxxu_read8(priv, REG_DUAL_TSF_RST);
6606 val8 |= DUAL_TSF_TX_OK;
6607 rtl8xxxu_write8(priv, REG_DUAL_TSF_RST, val8);
6608
6609exit:
6610 return ret;
6611}
6612
Jes Sorensenc05a9db2016-02-29 17:04:03 -05006613static void rtl8723a_disabled_to_emu(struct rtl8xxxu_priv *priv)
Jes Sorensen26f1fad2015-10-14 20:44:51 -04006614{
6615 u8 val8;
6616
6617 /* Clear suspend enable and power down enable*/
6618 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 1);
6619 val8 &= ~(BIT(3) | BIT(7));
6620 rtl8xxxu_write8(priv, REG_APS_FSMCO + 1, val8);
6621
6622 /* 0x48[16] = 0 to disable GPIO9 as EXT WAKEUP*/
6623 val8 = rtl8xxxu_read8(priv, REG_GPIO_INTM + 2);
6624 val8 &= ~BIT(0);
6625 rtl8xxxu_write8(priv, REG_GPIO_INTM + 2, val8);
6626
6627 /* 0x04[12:11] = 11 enable WL suspend*/
6628 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 1);
6629 val8 &= ~(BIT(3) | BIT(4));
6630 rtl8xxxu_write8(priv, REG_APS_FSMCO + 1, val8);
6631}
6632
Jes Sorensenc05a9db2016-02-29 17:04:03 -05006633static void rtl8192e_disabled_to_emu(struct rtl8xxxu_priv *priv)
6634{
6635 u8 val8;
6636
6637 /* Clear suspend enable and power down enable*/
6638 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 1);
6639 val8 &= ~(BIT(3) | BIT(4));
6640 rtl8xxxu_write8(priv, REG_APS_FSMCO + 1, val8);
6641}
6642
6643static int rtl8192e_emu_to_active(struct rtl8xxxu_priv *priv)
6644{
6645 u8 val8;
6646 u32 val32;
6647 int count, ret = 0;
6648
6649 /* disable HWPDN 0x04[15]=0*/
6650 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 1);
6651 val8 &= ~BIT(7);
6652 rtl8xxxu_write8(priv, REG_APS_FSMCO + 1, val8);
6653
6654 /* disable SW LPS 0x04[10]= 0 */
6655 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 1);
6656 val8 &= ~BIT(2);
6657 rtl8xxxu_write8(priv, REG_APS_FSMCO + 1, val8);
6658
6659 /* disable WL suspend*/
6660 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 1);
6661 val8 &= ~(BIT(3) | BIT(4));
6662 rtl8xxxu_write8(priv, REG_APS_FSMCO + 1, val8);
6663
6664 /* wait till 0x04[17] = 1 power ready*/
6665 for (count = RTL8XXXU_MAX_REG_POLL; count; count--) {
6666 val32 = rtl8xxxu_read32(priv, REG_APS_FSMCO);
6667 if (val32 & BIT(17))
6668 break;
6669
6670 udelay(10);
6671 }
6672
6673 if (!count) {
6674 ret = -EBUSY;
6675 goto exit;
6676 }
6677
6678 /* We should be able to optimize the following three entries into one */
6679
6680 /* release WLON reset 0x04[16]= 1*/
6681 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 2);
6682 val8 |= BIT(0);
6683 rtl8xxxu_write8(priv, REG_APS_FSMCO + 2, val8);
6684
6685 /* set, then poll until 0 */
6686 val32 = rtl8xxxu_read32(priv, REG_APS_FSMCO);
6687 val32 |= APS_FSMCO_MAC_ENABLE;
6688 rtl8xxxu_write32(priv, REG_APS_FSMCO, val32);
6689
6690 for (count = RTL8XXXU_MAX_REG_POLL; count; count--) {
6691 val32 = rtl8xxxu_read32(priv, REG_APS_FSMCO);
6692 if ((val32 & APS_FSMCO_MAC_ENABLE) == 0) {
6693 ret = 0;
6694 break;
6695 }
6696 udelay(10);
6697 }
6698
6699 if (!count) {
6700 ret = -EBUSY;
6701 goto exit;
6702 }
6703
6704exit:
6705 return ret;
6706}
6707
6708static int rtl8723a_emu_to_active(struct rtl8xxxu_priv *priv)
Jes Sorensen26f1fad2015-10-14 20:44:51 -04006709{
6710 u8 val8;
6711 u32 val32;
6712 int count, ret = 0;
6713
6714 /* 0x20[0] = 1 enable LDOA12 MACRO block for all interface*/
6715 val8 = rtl8xxxu_read8(priv, REG_LDOA15_CTRL);
6716 val8 |= LDOA15_ENABLE;
6717 rtl8xxxu_write8(priv, REG_LDOA15_CTRL, val8);
6718
6719 /* 0x67[0] = 0 to disable BT_GPS_SEL pins*/
6720 val8 = rtl8xxxu_read8(priv, 0x0067);
6721 val8 &= ~BIT(4);
6722 rtl8xxxu_write8(priv, 0x0067, val8);
6723
6724 mdelay(1);
6725
6726 /* 0x00[5] = 0 release analog Ips to digital, 1:isolation */
6727 val8 = rtl8xxxu_read8(priv, REG_SYS_ISO_CTRL);
6728 val8 &= ~SYS_ISO_ANALOG_IPS;
6729 rtl8xxxu_write8(priv, REG_SYS_ISO_CTRL, val8);
6730
6731 /* disable SW LPS 0x04[10]= 0 */
6732 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 1);
6733 val8 &= ~BIT(2);
6734 rtl8xxxu_write8(priv, REG_APS_FSMCO + 1, val8);
6735
6736 /* wait till 0x04[17] = 1 power ready*/
6737 for (count = RTL8XXXU_MAX_REG_POLL; count; count--) {
6738 val32 = rtl8xxxu_read32(priv, REG_APS_FSMCO);
6739 if (val32 & BIT(17))
6740 break;
6741
6742 udelay(10);
6743 }
6744
6745 if (!count) {
6746 ret = -EBUSY;
6747 goto exit;
6748 }
6749
6750 /* We should be able to optimize the following three entries into one */
6751
6752 /* release WLON reset 0x04[16]= 1*/
6753 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 2);
6754 val8 |= BIT(0);
6755 rtl8xxxu_write8(priv, REG_APS_FSMCO + 2, val8);
6756
6757 /* disable HWPDN 0x04[15]= 0*/
6758 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 1);
6759 val8 &= ~BIT(7);
6760 rtl8xxxu_write8(priv, REG_APS_FSMCO + 1, val8);
6761
6762 /* disable WL suspend*/
6763 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 1);
6764 val8 &= ~(BIT(3) | BIT(4));
6765 rtl8xxxu_write8(priv, REG_APS_FSMCO + 1, val8);
6766
6767 /* set, then poll until 0 */
6768 val32 = rtl8xxxu_read32(priv, REG_APS_FSMCO);
6769 val32 |= APS_FSMCO_MAC_ENABLE;
6770 rtl8xxxu_write32(priv, REG_APS_FSMCO, val32);
6771
6772 for (count = RTL8XXXU_MAX_REG_POLL; count; count--) {
6773 val32 = rtl8xxxu_read32(priv, REG_APS_FSMCO);
6774 if ((val32 & APS_FSMCO_MAC_ENABLE) == 0) {
6775 ret = 0;
6776 break;
6777 }
6778 udelay(10);
6779 }
6780
6781 if (!count) {
6782 ret = -EBUSY;
6783 goto exit;
6784 }
6785
6786 /* 0x4C[23] = 0x4E[7] = 1, switch DPDT_SEL_P output from WL BB */
6787 /*
6788 * Note: Vendor driver actually clears this bit, despite the
6789 * documentation claims it's being set!
6790 */
6791 val8 = rtl8xxxu_read8(priv, REG_LEDCFG2);
6792 val8 |= LEDCFG2_DPDT_SELECT;
6793 val8 &= ~LEDCFG2_DPDT_SELECT;
6794 rtl8xxxu_write8(priv, REG_LEDCFG2, val8);
6795
6796exit:
6797 return ret;
6798}
6799
Jes Sorensen42836db2016-02-29 17:04:52 -05006800static int rtl8723b_emu_to_active(struct rtl8xxxu_priv *priv)
6801{
6802 u8 val8;
6803 u32 val32;
6804 int count, ret = 0;
6805
6806 /* 0x20[0] = 1 enable LDOA12 MACRO block for all interface */
6807 val8 = rtl8xxxu_read8(priv, REG_LDOA15_CTRL);
6808 val8 |= LDOA15_ENABLE;
6809 rtl8xxxu_write8(priv, REG_LDOA15_CTRL, val8);
6810
6811 /* 0x67[0] = 0 to disable BT_GPS_SEL pins*/
6812 val8 = rtl8xxxu_read8(priv, 0x0067);
6813 val8 &= ~BIT(4);
6814 rtl8xxxu_write8(priv, 0x0067, val8);
6815
6816 mdelay(1);
6817
6818 /* 0x00[5] = 0 release analog Ips to digital, 1:isolation */
6819 val8 = rtl8xxxu_read8(priv, REG_SYS_ISO_CTRL);
6820 val8 &= ~SYS_ISO_ANALOG_IPS;
6821 rtl8xxxu_write8(priv, REG_SYS_ISO_CTRL, val8);
6822
6823 /* Disable SW LPS 0x04[10]= 0 */
6824 val32 = rtl8xxxu_read8(priv, REG_APS_FSMCO);
6825 val32 &= ~APS_FSMCO_SW_LPS;
6826 rtl8xxxu_write32(priv, REG_APS_FSMCO, val32);
6827
6828 /* Wait until 0x04[17] = 1 power ready */
6829 for (count = RTL8XXXU_MAX_REG_POLL; count; count--) {
6830 val32 = rtl8xxxu_read32(priv, REG_APS_FSMCO);
6831 if (val32 & BIT(17))
6832 break;
6833
6834 udelay(10);
6835 }
6836
6837 if (!count) {
6838 ret = -EBUSY;
6839 goto exit;
6840 }
6841
6842 /* We should be able to optimize the following three entries into one */
6843
6844 /* Release WLON reset 0x04[16]= 1*/
6845 val32 = rtl8xxxu_read32(priv, REG_APS_FSMCO);
6846 val32 |= APS_FSMCO_WLON_RESET;
6847 rtl8xxxu_write32(priv, REG_APS_FSMCO, val32);
6848
6849 /* Disable HWPDN 0x04[15]= 0*/
6850 val32 = rtl8xxxu_read32(priv, REG_APS_FSMCO);
6851 val32 &= ~APS_FSMCO_HW_POWERDOWN;
6852 rtl8xxxu_write32(priv, REG_APS_FSMCO, val32);
6853
6854 /* Disable WL suspend*/
6855 val32 = rtl8xxxu_read32(priv, REG_APS_FSMCO);
6856 val32 &= ~(APS_FSMCO_HW_SUSPEND | APS_FSMCO_PCIE);
6857 rtl8xxxu_write32(priv, REG_APS_FSMCO, val32);
6858
6859 /* Set, then poll until 0 */
6860 val32 = rtl8xxxu_read32(priv, REG_APS_FSMCO);
6861 val32 |= APS_FSMCO_MAC_ENABLE;
6862 rtl8xxxu_write32(priv, REG_APS_FSMCO, val32);
6863
6864 for (count = RTL8XXXU_MAX_REG_POLL; count; count--) {
6865 val32 = rtl8xxxu_read32(priv, REG_APS_FSMCO);
6866 if ((val32 & APS_FSMCO_MAC_ENABLE) == 0) {
6867 ret = 0;
6868 break;
6869 }
6870 udelay(10);
6871 }
6872
6873 if (!count) {
6874 ret = -EBUSY;
6875 goto exit;
6876 }
6877
6878 /* Enable WL control XTAL setting */
6879 val8 = rtl8xxxu_read8(priv, REG_AFE_MISC);
6880 val8 |= AFE_MISC_WL_XTAL_CTRL;
6881 rtl8xxxu_write8(priv, REG_AFE_MISC, val8);
6882
6883 /* Enable falling edge triggering interrupt */
6884 val8 = rtl8xxxu_read8(priv, REG_GPIO_INTM + 1);
6885 val8 |= BIT(1);
6886 rtl8xxxu_write8(priv, REG_GPIO_INTM + 1, val8);
6887
6888 /* Enable GPIO9 interrupt mode */
6889 val8 = rtl8xxxu_read8(priv, REG_GPIO_IO_SEL_2 + 1);
6890 val8 |= BIT(1);
6891 rtl8xxxu_write8(priv, REG_GPIO_IO_SEL_2 + 1, val8);
6892
6893 /* Enable GPIO9 input mode */
6894 val8 = rtl8xxxu_read8(priv, REG_GPIO_IO_SEL_2);
6895 val8 &= ~BIT(1);
6896 rtl8xxxu_write8(priv, REG_GPIO_IO_SEL_2, val8);
6897
6898 /* Enable HSISR GPIO[C:0] interrupt */
6899 val8 = rtl8xxxu_read8(priv, REG_HSIMR);
6900 val8 |= BIT(0);
6901 rtl8xxxu_write8(priv, REG_HSIMR, val8);
6902
6903 /* Enable HSISR GPIO9 interrupt */
6904 val8 = rtl8xxxu_read8(priv, REG_HSIMR + 2);
6905 val8 |= BIT(1);
6906 rtl8xxxu_write8(priv, REG_HSIMR + 2, val8);
6907
6908 val8 = rtl8xxxu_read8(priv, REG_MULTI_FUNC_CTRL);
6909 val8 |= MULTI_WIFI_HW_ROF_EN;
6910 rtl8xxxu_write8(priv, REG_MULTI_FUNC_CTRL, val8);
6911
6912 /* For GPIO9 internal pull high setting BIT(14) */
6913 val8 = rtl8xxxu_read8(priv, REG_MULTI_FUNC_CTRL + 1);
6914 val8 |= BIT(6);
6915 rtl8xxxu_write8(priv, REG_MULTI_FUNC_CTRL + 1, val8);
6916
6917exit:
6918 return ret;
6919}
6920
Jes Sorensen26f1fad2015-10-14 20:44:51 -04006921static int rtl8xxxu_emu_to_disabled(struct rtl8xxxu_priv *priv)
6922{
6923 u8 val8;
6924
6925 /* 0x0007[7:0] = 0x20 SOP option to disable BG/MB */
6926 rtl8xxxu_write8(priv, REG_APS_FSMCO + 3, 0x20);
6927
6928 /* 0x04[12:11] = 01 enable WL suspend */
6929 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 1);
6930 val8 &= ~BIT(4);
6931 val8 |= BIT(3);
6932 rtl8xxxu_write8(priv, REG_APS_FSMCO + 1, val8);
6933
6934 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 1);
6935 val8 |= BIT(7);
6936 rtl8xxxu_write8(priv, REG_APS_FSMCO + 1, val8);
6937
6938 /* 0x48[16] = 1 to enable GPIO9 as EXT wakeup */
6939 val8 = rtl8xxxu_read8(priv, REG_GPIO_INTM + 2);
6940 val8 |= BIT(0);
6941 rtl8xxxu_write8(priv, REG_GPIO_INTM + 2, val8);
6942
6943 return 0;
6944}
6945
Jes Sorensen430b4542016-02-29 17:05:48 -05006946static int rtl8xxxu_flush_fifo(struct rtl8xxxu_priv *priv)
6947{
Jes Sorensen145428e2016-02-29 17:05:49 -05006948 struct device *dev = &priv->udev->dev;
Jes Sorensen430b4542016-02-29 17:05:48 -05006949 u32 val32;
6950 int retry, retval;
6951
6952 rtl8xxxu_write8(priv, REG_TXPAUSE, 0xff);
6953
6954 val32 = rtl8xxxu_read32(priv, REG_RXPKT_NUM);
6955 val32 |= RXPKT_NUM_RW_RELEASE_EN;
6956 rtl8xxxu_write32(priv, REG_RXPKT_NUM, val32);
6957
6958 retry = 100;
6959 retval = -EBUSY;
6960
6961 do {
6962 val32 = rtl8xxxu_read32(priv, REG_RXPKT_NUM);
6963 if (val32 & RXPKT_NUM_RXDMA_IDLE) {
6964 retval = 0;
6965 break;
6966 }
6967 } while (retry--);
6968
6969 rtl8xxxu_write16(priv, REG_RQPN_NPQ, 0);
6970 rtl8xxxu_write32(priv, REG_RQPN, 0x80000000);
6971 mdelay(2);
Jes Sorensen145428e2016-02-29 17:05:49 -05006972
6973 if (!retry)
6974 dev_warn(dev, "Failed to flush FIFO\n");
Jes Sorensen430b4542016-02-29 17:05:48 -05006975
6976 return retval;
6977}
6978
Jes Sorensen747bf232016-04-14 14:59:04 -04006979static void rtl8xxxu_gen1_usb_quirks(struct rtl8xxxu_priv *priv)
6980{
6981 /* Fix USB interface interference issue */
6982 rtl8xxxu_write8(priv, 0xfe40, 0xe0);
6983 rtl8xxxu_write8(priv, 0xfe41, 0x8d);
6984 rtl8xxxu_write8(priv, 0xfe42, 0x80);
6985 /*
6986 * This sets TXDMA_OFFSET_DROP_DATA_EN (bit 9) as well as bits
6987 * 8 and 5, for which I have found no documentation.
6988 */
6989 rtl8xxxu_write32(priv, REG_TXDMA_OFFSET_CHK, 0xfd0320);
6990
6991 /*
6992 * Solve too many protocol error on USB bus.
6993 * Can't do this for 8188/8192 UMC A cut parts
6994 */
6995 if (!(!priv->chip_cut && priv->vendor_umc)) {
6996 rtl8xxxu_write8(priv, 0xfe40, 0xe6);
6997 rtl8xxxu_write8(priv, 0xfe41, 0x94);
6998 rtl8xxxu_write8(priv, 0xfe42, 0x80);
6999
7000 rtl8xxxu_write8(priv, 0xfe40, 0xe0);
7001 rtl8xxxu_write8(priv, 0xfe41, 0x19);
7002 rtl8xxxu_write8(priv, 0xfe42, 0x80);
7003
7004 rtl8xxxu_write8(priv, 0xfe40, 0xe5);
7005 rtl8xxxu_write8(priv, 0xfe41, 0x91);
7006 rtl8xxxu_write8(priv, 0xfe42, 0x80);
7007
7008 rtl8xxxu_write8(priv, 0xfe40, 0xe2);
7009 rtl8xxxu_write8(priv, 0xfe41, 0x81);
7010 rtl8xxxu_write8(priv, 0xfe42, 0x80);
7011 }
7012}
7013
7014static void rtl8xxxu_gen2_usb_quirks(struct rtl8xxxu_priv *priv)
7015{
7016 u32 val32;
7017
7018 val32 = rtl8xxxu_read32(priv, REG_TXDMA_OFFSET_CHK);
7019 val32 |= TXDMA_OFFSET_DROP_DATA_EN;
7020 rtl8xxxu_write32(priv, REG_TXDMA_OFFSET_CHK, val32);
7021}
7022
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007023static int rtl8723au_power_on(struct rtl8xxxu_priv *priv)
7024{
7025 u8 val8;
7026 u16 val16;
7027 u32 val32;
7028 int ret;
7029
7030 /*
7031 * RSV_CTRL 0x001C[7:0] = 0x00, unlock ISO/CLK/Power control register
7032 */
7033 rtl8xxxu_write8(priv, REG_RSV_CTRL, 0x0);
7034
Jes Sorensenc05a9db2016-02-29 17:04:03 -05007035 rtl8723a_disabled_to_emu(priv);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007036
Jes Sorensenc05a9db2016-02-29 17:04:03 -05007037 ret = rtl8723a_emu_to_active(priv);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007038 if (ret)
7039 goto exit;
7040
7041 /*
7042 * 0x0004[19] = 1, reset 8051
7043 */
7044 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 2);
7045 val8 |= BIT(3);
7046 rtl8xxxu_write8(priv, REG_APS_FSMCO + 2, val8);
7047
7048 /*
7049 * Enable MAC DMA/WMAC/SCHEDULE/SEC block
7050 * Set CR bit10 to enable 32k calibration.
7051 */
7052 val16 = rtl8xxxu_read16(priv, REG_CR);
7053 val16 |= (CR_HCI_TXDMA_ENABLE | CR_HCI_RXDMA_ENABLE |
7054 CR_TXDMA_ENABLE | CR_RXDMA_ENABLE |
7055 CR_PROTOCOL_ENABLE | CR_SCHEDULE_ENABLE |
7056 CR_MAC_TX_ENABLE | CR_MAC_RX_ENABLE |
7057 CR_SECURITY_ENABLE | CR_CALTIMER_ENABLE);
7058 rtl8xxxu_write16(priv, REG_CR, val16);
7059
7060 /* For EFuse PG */
7061 val32 = rtl8xxxu_read32(priv, REG_EFUSE_CTRL);
7062 val32 &= ~(BIT(28) | BIT(29) | BIT(30));
7063 val32 |= (0x06 << 28);
7064 rtl8xxxu_write32(priv, REG_EFUSE_CTRL, val32);
7065exit:
7066 return ret;
7067}
7068
Jes Sorensen42836db2016-02-29 17:04:52 -05007069static int rtl8723bu_power_on(struct rtl8xxxu_priv *priv)
7070{
7071 u8 val8;
7072 u16 val16;
7073 u32 val32;
7074 int ret;
7075
7076 rtl8723a_disabled_to_emu(priv);
7077
7078 ret = rtl8723b_emu_to_active(priv);
7079 if (ret)
7080 goto exit;
7081
7082 /*
7083 * Enable MAC DMA/WMAC/SCHEDULE/SEC block
7084 * Set CR bit10 to enable 32k calibration.
7085 */
7086 val16 = rtl8xxxu_read16(priv, REG_CR);
7087 val16 |= (CR_HCI_TXDMA_ENABLE | CR_HCI_RXDMA_ENABLE |
7088 CR_TXDMA_ENABLE | CR_RXDMA_ENABLE |
7089 CR_PROTOCOL_ENABLE | CR_SCHEDULE_ENABLE |
7090 CR_MAC_TX_ENABLE | CR_MAC_RX_ENABLE |
7091 CR_SECURITY_ENABLE | CR_CALTIMER_ENABLE);
7092 rtl8xxxu_write16(priv, REG_CR, val16);
7093
7094 /*
7095 * BT coexist power on settings. This is identical for 1 and 2
7096 * antenna parts.
7097 */
7098 rtl8xxxu_write8(priv, REG_PAD_CTRL1 + 3, 0x20);
7099
7100 val16 = rtl8xxxu_read16(priv, REG_SYS_FUNC);
7101 val16 |= SYS_FUNC_BBRSTB | SYS_FUNC_BB_GLB_RSTN;
7102 rtl8xxxu_write16(priv, REG_SYS_FUNC, val16);
7103
7104 rtl8xxxu_write8(priv, REG_BT_CONTROL_8723BU + 1, 0x18);
7105 rtl8xxxu_write8(priv, REG_WLAN_ACT_CONTROL_8723B, 0x04);
7106 rtl8xxxu_write32(priv, REG_S0S1_PATH_SWITCH, 0x00);
7107 /* Antenna inverse */
7108 rtl8xxxu_write8(priv, 0xfe08, 0x01);
7109
7110 val16 = rtl8xxxu_read16(priv, REG_PWR_DATA);
7111 val16 |= PWR_DATA_EEPRPAD_RFE_CTRL_EN;
7112 rtl8xxxu_write16(priv, REG_PWR_DATA, val16);
7113
7114 val32 = rtl8xxxu_read32(priv, REG_LEDCFG0);
7115 val32 |= LEDCFG0_DPDT_SELECT;
7116 rtl8xxxu_write32(priv, REG_LEDCFG0, val32);
7117
7118 val8 = rtl8xxxu_read8(priv, REG_PAD_CTRL1);
7119 val8 &= ~PAD_CTRL1_SW_DPDT_SEL_DATA;
7120 rtl8xxxu_write8(priv, REG_PAD_CTRL1, val8);
7121exit:
7122 return ret;
7123}
7124
Kalle Valoc0963772015-10-25 18:24:38 +02007125#ifdef CONFIG_RTL8XXXU_UNTESTED
7126
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007127static int rtl8192cu_power_on(struct rtl8xxxu_priv *priv)
7128{
7129 u8 val8;
7130 u16 val16;
7131 u32 val32;
7132 int i;
7133
7134 for (i = 100; i; i--) {
7135 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO);
7136 if (val8 & APS_FSMCO_PFM_ALDN)
7137 break;
7138 }
7139
7140 if (!i) {
7141 pr_info("%s: Poll failed\n", __func__);
7142 return -ENODEV;
7143 }
7144
7145 /*
7146 * RSV_CTRL 0x001C[7:0] = 0x00, unlock ISO/CLK/Power control register
7147 */
7148 rtl8xxxu_write8(priv, REG_RSV_CTRL, 0x0);
7149 rtl8xxxu_write8(priv, REG_SPS0_CTRL, 0x2b);
7150 udelay(100);
7151
7152 val8 = rtl8xxxu_read8(priv, REG_LDOV12D_CTRL);
7153 if (!(val8 & LDOV12D_ENABLE)) {
7154 pr_info("%s: Enabling LDOV12D (%02x)\n", __func__, val8);
7155 val8 |= LDOV12D_ENABLE;
7156 rtl8xxxu_write8(priv, REG_LDOV12D_CTRL, val8);
7157
7158 udelay(100);
7159
7160 val8 = rtl8xxxu_read8(priv, REG_SYS_ISO_CTRL);
7161 val8 &= ~SYS_ISO_MD2PP;
7162 rtl8xxxu_write8(priv, REG_SYS_ISO_CTRL, val8);
7163 }
7164
7165 /*
7166 * Auto enable WLAN
7167 */
7168 val16 = rtl8xxxu_read16(priv, REG_APS_FSMCO);
7169 val16 |= APS_FSMCO_MAC_ENABLE;
7170 rtl8xxxu_write16(priv, REG_APS_FSMCO, val16);
7171
7172 for (i = 1000; i; i--) {
7173 val16 = rtl8xxxu_read16(priv, REG_APS_FSMCO);
7174 if (!(val16 & APS_FSMCO_MAC_ENABLE))
7175 break;
7176 }
7177 if (!i) {
7178 pr_info("%s: FSMCO_MAC_ENABLE poll failed\n", __func__);
7179 return -EBUSY;
7180 }
7181
7182 /*
7183 * Enable radio, GPIO, LED
7184 */
7185 val16 = APS_FSMCO_HW_SUSPEND | APS_FSMCO_ENABLE_POWERDOWN |
7186 APS_FSMCO_PFM_ALDN;
7187 rtl8xxxu_write16(priv, REG_APS_FSMCO, val16);
7188
7189 /*
7190 * Release RF digital isolation
7191 */
7192 val16 = rtl8xxxu_read16(priv, REG_SYS_ISO_CTRL);
7193 val16 &= ~SYS_ISO_DIOR;
7194 rtl8xxxu_write16(priv, REG_SYS_ISO_CTRL, val16);
7195
7196 val8 = rtl8xxxu_read8(priv, REG_APSD_CTRL);
7197 val8 &= ~APSD_CTRL_OFF;
7198 rtl8xxxu_write8(priv, REG_APSD_CTRL, val8);
7199 for (i = 200; i; i--) {
7200 val8 = rtl8xxxu_read8(priv, REG_APSD_CTRL);
7201 if (!(val8 & APSD_CTRL_OFF_STATUS))
7202 break;
7203 }
7204
7205 if (!i) {
7206 pr_info("%s: APSD_CTRL poll failed\n", __func__);
7207 return -EBUSY;
7208 }
7209
7210 /*
7211 * Enable MAC DMA/WMAC/SCHEDULE/SEC block
7212 */
7213 val16 = rtl8xxxu_read16(priv, REG_CR);
7214 val16 |= CR_HCI_TXDMA_ENABLE | CR_HCI_RXDMA_ENABLE |
7215 CR_TXDMA_ENABLE | CR_RXDMA_ENABLE | CR_PROTOCOL_ENABLE |
7216 CR_SCHEDULE_ENABLE | CR_MAC_TX_ENABLE | CR_MAC_RX_ENABLE;
7217 rtl8xxxu_write16(priv, REG_CR, val16);
7218
7219 /*
7220 * Workaround for 8188RU LNA power leakage problem.
7221 */
Jes Sorensenba17d822016-03-31 17:08:39 -04007222 if (priv->rtl_chip == RTL8188C && priv->hi_pa) {
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007223 val32 = rtl8xxxu_read32(priv, REG_FPGA0_XCD_RF_PARM);
7224 val32 &= ~BIT(1);
7225 rtl8xxxu_write32(priv, REG_FPGA0_XCD_RF_PARM, val32);
7226 }
7227 return 0;
7228}
7229
Kalle Valoc0963772015-10-25 18:24:38 +02007230#endif
7231
Jes Sorensen28e460b02016-04-07 14:19:33 -04007232/*
7233 * This is needed for 8723bu as well, presumable
7234 */
7235static void rtl8192e_crystal_afe_adjust(struct rtl8xxxu_priv *priv)
7236{
7237 u8 val8;
7238 u32 val32;
7239
7240 /*
7241 * 40Mhz crystal source, MAC 0x28[2]=0
7242 */
7243 val8 = rtl8xxxu_read8(priv, REG_AFE_PLL_CTRL);
7244 val8 &= 0xfb;
7245 rtl8xxxu_write8(priv, REG_AFE_PLL_CTRL, val8);
7246
7247 val32 = rtl8xxxu_read32(priv, REG_AFE_CTRL4);
7248 val32 &= 0xfffffc7f;
7249 rtl8xxxu_write32(priv, REG_AFE_CTRL4, val32);
7250
7251 /*
7252 * 92e AFE parameter
7253 * AFE PLL KVCO selection, MAC 0x28[6]=1
7254 */
7255 val8 = rtl8xxxu_read8(priv, REG_AFE_PLL_CTRL);
7256 val8 &= 0xbf;
7257 rtl8xxxu_write8(priv, REG_AFE_PLL_CTRL, val8);
7258
7259 /*
7260 * AFE PLL KVCO selection, MAC 0x78[21]=0
7261 */
7262 val32 = rtl8xxxu_read32(priv, REG_AFE_CTRL4);
7263 val32 &= 0xffdfffff;
7264 rtl8xxxu_write32(priv, REG_AFE_CTRL4, val32);
7265}
7266
Jes Sorensenc05a9db2016-02-29 17:04:03 -05007267static int rtl8192eu_power_on(struct rtl8xxxu_priv *priv)
7268{
7269 u16 val16;
7270 u32 val32;
7271 int ret;
7272
7273 ret = 0;
7274
7275 val32 = rtl8xxxu_read32(priv, REG_SYS_CFG);
7276 if (val32 & SYS_CFG_SPS_LDO_SEL) {
7277 rtl8xxxu_write8(priv, REG_LDO_SW_CTRL, 0xc3);
7278 } else {
7279 /*
7280 * Raise 1.2V voltage
7281 */
7282 val32 = rtl8xxxu_read32(priv, REG_8192E_LDOV12_CTRL);
7283 val32 &= 0xff0fffff;
7284 val32 |= 0x00500000;
7285 rtl8xxxu_write32(priv, REG_8192E_LDOV12_CTRL, val32);
7286 rtl8xxxu_write8(priv, REG_LDO_SW_CTRL, 0x83);
7287 }
7288
Jes Sorensen28e460b02016-04-07 14:19:33 -04007289 /*
7290 * Adjust AFE before enabling PLL
7291 */
7292 rtl8192e_crystal_afe_adjust(priv);
Jes Sorensenc05a9db2016-02-29 17:04:03 -05007293 rtl8192e_disabled_to_emu(priv);
7294
7295 ret = rtl8192e_emu_to_active(priv);
7296 if (ret)
7297 goto exit;
7298
7299 rtl8xxxu_write16(priv, REG_CR, 0x0000);
7300
7301 /*
7302 * Enable MAC DMA/WMAC/SCHEDULE/SEC block
7303 * Set CR bit10 to enable 32k calibration.
7304 */
7305 val16 = rtl8xxxu_read16(priv, REG_CR);
7306 val16 |= (CR_HCI_TXDMA_ENABLE | CR_HCI_RXDMA_ENABLE |
7307 CR_TXDMA_ENABLE | CR_RXDMA_ENABLE |
7308 CR_PROTOCOL_ENABLE | CR_SCHEDULE_ENABLE |
7309 CR_MAC_TX_ENABLE | CR_MAC_RX_ENABLE |
7310 CR_SECURITY_ENABLE | CR_CALTIMER_ENABLE);
7311 rtl8xxxu_write16(priv, REG_CR, val16);
7312
7313exit:
7314 return ret;
7315}
7316
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007317static void rtl8xxxu_power_off(struct rtl8xxxu_priv *priv)
7318{
7319 u8 val8;
7320 u16 val16;
7321 u32 val32;
7322
7323 /*
7324 * Workaround for 8188RU LNA power leakage problem.
7325 */
Jes Sorensenba17d822016-03-31 17:08:39 -04007326 if (priv->rtl_chip == RTL8188C && priv->hi_pa) {
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007327 val32 = rtl8xxxu_read32(priv, REG_FPGA0_XCD_RF_PARM);
7328 val32 |= BIT(1);
7329 rtl8xxxu_write32(priv, REG_FPGA0_XCD_RF_PARM, val32);
7330 }
7331
Jes Sorensen430b4542016-02-29 17:05:48 -05007332 rtl8xxxu_flush_fifo(priv);
7333
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007334 rtl8xxxu_active_to_lps(priv);
7335
7336 /* Turn off RF */
7337 rtl8xxxu_write8(priv, REG_RF_CTRL, 0x00);
7338
7339 /* Reset Firmware if running in RAM */
7340 if (rtl8xxxu_read8(priv, REG_MCU_FW_DL) & MCU_FW_RAM_SEL)
7341 rtl8xxxu_firmware_self_reset(priv);
7342
7343 /* Reset MCU */
7344 val16 = rtl8xxxu_read16(priv, REG_SYS_FUNC);
7345 val16 &= ~SYS_FUNC_CPU_ENABLE;
7346 rtl8xxxu_write16(priv, REG_SYS_FUNC, val16);
7347
7348 /* Reset MCU ready status */
7349 rtl8xxxu_write8(priv, REG_MCU_FW_DL, 0x00);
7350
7351 rtl8xxxu_active_to_emu(priv);
7352 rtl8xxxu_emu_to_disabled(priv);
7353
7354 /* Reset MCU IO Wrapper */
7355 val8 = rtl8xxxu_read8(priv, REG_RSV_CTRL + 1);
7356 val8 &= ~BIT(0);
7357 rtl8xxxu_write8(priv, REG_RSV_CTRL + 1, val8);
7358
7359 val8 = rtl8xxxu_read8(priv, REG_RSV_CTRL + 1);
7360 val8 |= BIT(0);
7361 rtl8xxxu_write8(priv, REG_RSV_CTRL + 1, val8);
7362
7363 /* RSV_CTRL 0x1C[7:0] = 0x0e lock ISO/CLK/Power control register */
7364 rtl8xxxu_write8(priv, REG_RSV_CTRL, 0x0e);
7365}
7366
Jes Sorensenfe37d5f2016-02-29 17:05:47 -05007367static void rtl8723bu_power_off(struct rtl8xxxu_priv *priv)
7368{
7369 u8 val8;
7370 u16 val16;
7371
Jes Sorensen430b4542016-02-29 17:05:48 -05007372 rtl8xxxu_flush_fifo(priv);
7373
Jes Sorensenfe37d5f2016-02-29 17:05:47 -05007374 /*
7375 * Disable TX report timer
7376 */
7377 val8 = rtl8xxxu_read8(priv, REG_TX_REPORT_CTRL);
7378 val8 &= ~TX_REPORT_CTRL_TIMER_ENABLE;
7379 rtl8xxxu_write8(priv, REG_TX_REPORT_CTRL, val8);
7380
7381 rtl8xxxu_write16(priv, REG_CR, 0x0000);
7382
7383 rtl8xxxu_active_to_lps(priv);
7384
7385 /* Reset Firmware if running in RAM */
7386 if (rtl8xxxu_read8(priv, REG_MCU_FW_DL) & MCU_FW_RAM_SEL)
7387 rtl8xxxu_firmware_self_reset(priv);
7388
7389 /* Reset MCU */
7390 val16 = rtl8xxxu_read16(priv, REG_SYS_FUNC);
7391 val16 &= ~SYS_FUNC_CPU_ENABLE;
7392 rtl8xxxu_write16(priv, REG_SYS_FUNC, val16);
7393
7394 /* Reset MCU ready status */
7395 rtl8xxxu_write8(priv, REG_MCU_FW_DL, 0x00);
7396
7397 rtl8723bu_active_to_emu(priv);
7398 rtl8xxxu_emu_to_disabled(priv);
7399}
7400
Jes Sorensena3a5dac2016-02-29 17:05:16 -05007401#ifdef NEED_PS_TDMA
Jes Sorensen3ca7b322016-02-29 17:04:43 -05007402static void rtl8723bu_set_ps_tdma(struct rtl8xxxu_priv *priv,
7403 u8 arg1, u8 arg2, u8 arg3, u8 arg4, u8 arg5)
7404{
7405 struct h2c_cmd h2c;
7406
7407 memset(&h2c, 0, sizeof(struct h2c_cmd));
7408 h2c.b_type_dma.cmd = H2C_8723B_B_TYPE_TDMA;
7409 h2c.b_type_dma.data1 = arg1;
7410 h2c.b_type_dma.data2 = arg2;
7411 h2c.b_type_dma.data3 = arg3;
7412 h2c.b_type_dma.data4 = arg4;
7413 h2c.b_type_dma.data5 = arg5;
7414 rtl8723a_h2c_cmd(priv, &h2c, sizeof(h2c.b_type_dma));
7415}
Jes Sorensena3a5dac2016-02-29 17:05:16 -05007416#endif
Jes Sorensen3ca7b322016-02-29 17:04:43 -05007417
Jes Sorensen0290e7d2016-02-29 17:05:44 -05007418static void rtl8723b_enable_rf(struct rtl8xxxu_priv *priv)
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007419{
Jes Sorensenf37e9222016-02-29 17:04:41 -05007420 struct h2c_cmd h2c;
7421 u32 val32;
7422 u8 val8;
7423
7424 /*
7425 * No indication anywhere as to what 0x0790 does. The 2 antenna
7426 * vendor code preserves bits 6-7 here.
7427 */
7428 rtl8xxxu_write8(priv, 0x0790, 0x05);
7429 /*
7430 * 0x0778 seems to be related to enabling the number of antennas
7431 * In the vendor driver halbtc8723b2ant_InitHwConfig() sets it
7432 * to 0x03, while halbtc8723b1ant_InitHwConfig() sets it to 0x01
7433 */
7434 rtl8xxxu_write8(priv, 0x0778, 0x01);
7435
7436 val8 = rtl8xxxu_read8(priv, REG_GPIO_MUXCFG);
7437 val8 |= BIT(5);
7438 rtl8xxxu_write8(priv, REG_GPIO_MUXCFG, val8);
7439
7440 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_IQADJ_G1, 0x780);
7441
Jes Sorensen394f1bd2016-02-29 17:04:49 -05007442 rtl8723bu_write_btreg(priv, 0x3c, 0x15); /* BT TRx Mask on */
7443
Jes Sorensenf37e9222016-02-29 17:04:41 -05007444 /*
7445 * Set BT grant to low
7446 */
7447 memset(&h2c, 0, sizeof(struct h2c_cmd));
7448 h2c.bt_grant.cmd = H2C_8723B_BT_GRANT;
7449 h2c.bt_grant.data = 0;
7450 rtl8723a_h2c_cmd(priv, &h2c, sizeof(h2c.bt_grant));
7451
7452 /*
7453 * WLAN action by PTA
7454 */
Jes Sorensenfc1c89b2016-02-29 17:05:12 -05007455 rtl8xxxu_write8(priv, REG_WLAN_ACT_CONTROL_8723B, 0x04);
Jes Sorensenf37e9222016-02-29 17:04:41 -05007456
7457 /*
7458 * BT select S0/S1 controlled by WiFi
7459 */
7460 val8 = rtl8xxxu_read8(priv, 0x0067);
7461 val8 |= BIT(5);
7462 rtl8xxxu_write8(priv, 0x0067, val8);
7463
7464 val32 = rtl8xxxu_read32(priv, REG_PWR_DATA);
Jes Sorensen37f44dc2016-02-29 17:05:45 -05007465 val32 |= PWR_DATA_EEPRPAD_RFE_CTRL_EN;
Jes Sorensenf37e9222016-02-29 17:04:41 -05007466 rtl8xxxu_write32(priv, REG_PWR_DATA, val32);
7467
7468 /*
7469 * Bits 6/7 are marked in/out ... but for what?
7470 */
7471 rtl8xxxu_write8(priv, 0x0974, 0xff);
7472
Jes Sorensen120e6272016-02-29 17:05:14 -05007473 val32 = rtl8xxxu_read32(priv, REG_RFE_BUFFER);
Jes Sorensenf37e9222016-02-29 17:04:41 -05007474 val32 |= (BIT(0) | BIT(1));
Jes Sorensen120e6272016-02-29 17:05:14 -05007475 rtl8xxxu_write32(priv, REG_RFE_BUFFER, val32);
Jes Sorensenf37e9222016-02-29 17:04:41 -05007476
7477 rtl8xxxu_write8(priv, REG_RFE_CTRL_ANTA_SRC, 0x77);
7478
7479 val32 = rtl8xxxu_read32(priv, REG_LEDCFG0);
7480 val32 &= ~BIT(24);
7481 val32 |= BIT(23);
7482 rtl8xxxu_write32(priv, REG_LEDCFG0, val32);
7483
7484 /*
7485 * Fix external switch Main->S1, Aux->S0
7486 */
7487 val8 = rtl8xxxu_read8(priv, REG_PAD_CTRL1);
7488 val8 &= ~BIT(0);
7489 rtl8xxxu_write8(priv, REG_PAD_CTRL1, val8);
7490
7491 memset(&h2c, 0, sizeof(struct h2c_cmd));
7492 h2c.ant_sel_rsv.cmd = H2C_8723B_ANT_SEL_RSV;
7493 h2c.ant_sel_rsv.ant_inverse = 1;
7494 h2c.ant_sel_rsv.int_switch_type = 0;
7495 rtl8723a_h2c_cmd(priv, &h2c, sizeof(h2c.ant_sel_rsv));
7496
7497 /*
7498 * 0x280, 0x00, 0x200, 0x80 - not clear
7499 */
Jes Sorensen3ca7b322016-02-29 17:04:43 -05007500 rtl8xxxu_write32(priv, REG_S0S1_PATH_SWITCH, 0x00);
7501
7502 /*
7503 * Software control, antenna at WiFi side
7504 */
Jes Sorensena3a5dac2016-02-29 17:05:16 -05007505#ifdef NEED_PS_TDMA
Jes Sorensena228a5d2016-02-29 17:04:45 -05007506 rtl8723bu_set_ps_tdma(priv, 0x08, 0x00, 0x00, 0x00, 0x00);
Jes Sorensena3a5dac2016-02-29 17:05:16 -05007507#endif
7508
7509 rtl8xxxu_write32(priv, REG_BT_COEX_TABLE1, 0x55555555);
7510 rtl8xxxu_write32(priv, REG_BT_COEX_TABLE2, 0x55555555);
7511 rtl8xxxu_write32(priv, REG_BT_COEX_TABLE3, 0x00ffffff);
7512 rtl8xxxu_write8(priv, REG_BT_COEX_TABLE4, 0x03);
Jes Sorensen3ca7b322016-02-29 17:04:43 -05007513
Jes Sorensen6b9eae02016-02-29 17:04:50 -05007514 memset(&h2c, 0, sizeof(struct h2c_cmd));
7515 h2c.bt_info.cmd = H2C_8723B_BT_INFO;
7516 h2c.bt_info.data = BIT(0);
7517 rtl8723a_h2c_cmd(priv, &h2c, sizeof(h2c.bt_info));
7518
Jes Sorensen6b9eae02016-02-29 17:04:50 -05007519 memset(&h2c, 0, sizeof(struct h2c_cmd));
7520 h2c.ignore_wlan.cmd = H2C_8723B_BT_IGNORE_WLANACT;
7521 h2c.ignore_wlan.data = 0;
7522 rtl8723a_h2c_cmd(priv, &h2c, sizeof(h2c.ignore_wlan));
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007523}
7524
Jes Sorensenfc89a412016-02-29 17:05:46 -05007525static void rtl8723b_disable_rf(struct rtl8xxxu_priv *priv)
7526{
7527 u32 val32;
7528
7529 rtl8xxxu_write8(priv, REG_TXPAUSE, 0xff);
7530
7531 val32 = rtl8xxxu_read32(priv, REG_RX_WAIT_CCA);
7532 val32 &= ~(BIT(22) | BIT(23));
7533 rtl8xxxu_write32(priv, REG_RX_WAIT_CCA, val32);
7534}
7535
Jes Sorensen3e88ca42016-02-29 17:05:08 -05007536static void rtl8723bu_init_aggregation(struct rtl8xxxu_priv *priv)
7537{
7538 u32 agg_rx;
7539 u8 agg_ctrl;
7540
7541 /*
7542 * For now simply disable RX aggregation
7543 */
7544 agg_ctrl = rtl8xxxu_read8(priv, REG_TRXDMA_CTRL);
7545 agg_ctrl &= ~TRXDMA_CTRL_RXDMA_AGG_EN;
7546
7547 agg_rx = rtl8xxxu_read32(priv, REG_RXDMA_AGG_PG_TH);
7548 agg_rx &= ~RXDMA_USB_AGG_ENABLE;
7549 agg_rx &= ~0xff0f;
7550
7551 rtl8xxxu_write8(priv, REG_TRXDMA_CTRL, agg_ctrl);
7552 rtl8xxxu_write32(priv, REG_RXDMA_AGG_PG_TH, agg_rx);
7553}
7554
Jes Sorensen9c79bf92016-02-29 17:05:10 -05007555static void rtl8723bu_init_statistics(struct rtl8xxxu_priv *priv)
7556{
7557 u32 val32;
7558
7559 /* Time duration for NHM unit: 4us, 0x2710=40ms */
7560 rtl8xxxu_write16(priv, REG_NHM_TIMER_8723B + 2, 0x2710);
7561 rtl8xxxu_write16(priv, REG_NHM_TH9_TH10_8723B + 2, 0xffff);
7562 rtl8xxxu_write32(priv, REG_NHM_TH3_TO_TH0_8723B, 0xffffff52);
7563 rtl8xxxu_write32(priv, REG_NHM_TH7_TO_TH4_8723B, 0xffffffff);
7564 /* TH8 */
7565 val32 = rtl8xxxu_read32(priv, REG_FPGA0_IQK);
7566 val32 |= 0xff;
7567 rtl8xxxu_write32(priv, REG_FPGA0_IQK, val32);
7568 /* Enable CCK */
7569 val32 = rtl8xxxu_read32(priv, REG_NHM_TH9_TH10_8723B);
7570 val32 |= BIT(8) | BIT(9) | BIT(10);
7571 rtl8xxxu_write32(priv, REG_NHM_TH9_TH10_8723B, val32);
7572 /* Max power amongst all RX antennas */
7573 val32 = rtl8xxxu_read32(priv, REG_OFDM0_FA_RSTC);
7574 val32 |= BIT(7);
7575 rtl8xxxu_write32(priv, REG_OFDM0_FA_RSTC, val32);
7576}
7577
Jes Sorensen89c2a092016-04-14 14:58:44 -04007578static void rtl8xxxu_old_init_queue_reserved_page(struct rtl8xxxu_priv *priv)
7579{
7580 u8 val8;
7581 u32 val32;
7582
7583 if (priv->ep_tx_normal_queue)
7584 val8 = TX_PAGE_NUM_NORM_PQ;
7585 else
7586 val8 = 0;
7587
7588 rtl8xxxu_write8(priv, REG_RQPN_NPQ, val8);
7589
7590 val32 = (TX_PAGE_NUM_PUBQ << RQPN_PUB_PQ_SHIFT) | RQPN_LOAD;
7591
7592 if (priv->ep_tx_high_queue)
7593 val32 |= (TX_PAGE_NUM_HI_PQ << RQPN_HI_PQ_SHIFT);
7594 if (priv->ep_tx_low_queue)
7595 val32 |= (TX_PAGE_NUM_LO_PQ << RQPN_LO_PQ_SHIFT);
7596
7597 rtl8xxxu_write32(priv, REG_RQPN, val32);
7598}
7599
7600static void rtl8xxxu_init_queue_reserved_page(struct rtl8xxxu_priv *priv)
7601{
7602 struct rtl8xxxu_fileops *fops = priv->fops;
7603 u32 hq, lq, nq, eq, pubq;
7604 u32 val32;
7605
7606 hq = 0;
7607 lq = 0;
7608 nq = 0;
7609 eq = 0;
7610 pubq = 0;
7611
7612 if (priv->ep_tx_high_queue)
7613 hq = fops->page_num_hi;
7614 if (priv->ep_tx_low_queue)
7615 lq = fops->page_num_lo;
7616 if (priv->ep_tx_normal_queue)
7617 nq = fops->page_num_norm;
7618
7619 val32 = (nq << RQPN_NPQ_SHIFT) | (eq << RQPN_EPQ_SHIFT);
7620 rtl8xxxu_write32(priv, REG_RQPN_NPQ, val32);
7621
7622 pubq = fops->total_page_num - hq - lq - nq;
7623
7624 val32 = RQPN_LOAD;
7625 val32 |= (hq << RQPN_HI_PQ_SHIFT);
7626 val32 |= (lq << RQPN_LO_PQ_SHIFT);
7627 val32 |= (pubq << RQPN_PUB_PQ_SHIFT);
7628
7629 rtl8xxxu_write32(priv, REG_RQPN, val32);
7630}
7631
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007632static int rtl8xxxu_init_device(struct ieee80211_hw *hw)
7633{
7634 struct rtl8xxxu_priv *priv = hw->priv;
7635 struct device *dev = &priv->udev->dev;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007636 bool macpower;
7637 int ret;
7638 u8 val8;
7639 u16 val16;
7640 u32 val32;
7641
7642 /* Check if MAC is already powered on */
7643 val8 = rtl8xxxu_read8(priv, REG_CR);
7644
7645 /*
7646 * Fix 92DU-VC S3 hang with the reason is that secondary mac is not
7647 * initialized. First MAC returns 0xea, second MAC returns 0x00
7648 */
7649 if (val8 == 0xea)
7650 macpower = false;
7651 else
7652 macpower = true;
7653
7654 ret = priv->fops->power_on(priv);
7655 if (ret < 0) {
7656 dev_warn(dev, "%s: Failed power on\n", __func__);
7657 goto exit;
7658 }
7659
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007660 if (!macpower) {
Jes Sorensen89c2a092016-04-14 14:58:44 -04007661 if (priv->fops->total_page_num)
7662 rtl8xxxu_init_queue_reserved_page(priv);
Jes Sorensen59b24da2016-04-14 14:58:43 -04007663 else
Jes Sorensen89c2a092016-04-14 14:58:44 -04007664 rtl8xxxu_old_init_queue_reserved_page(priv);
Jes Sorensen07bb46b2016-02-29 17:04:05 -05007665 }
7666
Jes Sorensen59b24da2016-04-14 14:58:43 -04007667 ret = rtl8xxxu_init_queue_priority(priv);
7668 dev_dbg(dev, "%s: init_queue_priority %i\n", __func__, ret);
7669 if (ret)
7670 goto exit;
7671
7672 /*
7673 * Set RX page boundary
7674 */
Jes Sorensen24e8e7e2016-04-14 14:59:01 -04007675 rtl8xxxu_write16(priv, REG_TRXFF_BNDY + 2, priv->fops->trxff_boundary);
Jes Sorensen59b24da2016-04-14 14:58:43 -04007676
Jes Sorensena47b9d42016-02-29 17:04:06 -05007677 ret = rtl8xxxu_download_firmware(priv);
7678 dev_dbg(dev, "%s: download_fiwmare %i\n", __func__, ret);
7679 if (ret)
7680 goto exit;
7681 ret = rtl8xxxu_start_firmware(priv);
7682 dev_dbg(dev, "%s: start_fiwmare %i\n", __func__, ret);
7683 if (ret)
7684 goto exit;
7685
Jes Sorensenf0d9f5e2016-02-29 17:04:16 -05007686 if (priv->fops->phy_init_antenna_selection)
7687 priv->fops->phy_init_antenna_selection(priv);
7688
Jes Sorensenc606e662016-04-07 14:19:16 -04007689 ret = rtl8xxxu_init_mac(priv);
Jes Sorensenb7dd8ff2016-02-29 17:04:17 -05007690
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007691 dev_dbg(dev, "%s: init_mac %i\n", __func__, ret);
7692 if (ret)
7693 goto exit;
7694
7695 ret = rtl8xxxu_init_phy_bb(priv);
7696 dev_dbg(dev, "%s: init_phy_bb %i\n", __func__, ret);
7697 if (ret)
7698 goto exit;
7699
Jes Sorensen4062b8f2016-04-14 16:37:08 -04007700 ret = priv->fops->init_phy_rf(priv);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007701 if (ret)
7702 goto exit;
7703
Jes Sorensenc1578632016-04-14 14:58:42 -04007704 /* RFSW Control - clear bit 14 ?? */
Jes Sorensenb8169012016-04-14 14:58:47 -04007705 if (priv->rtl_chip != RTL8723B && priv->rtl_chip != RTL8192E)
Jes Sorensenc1578632016-04-14 14:58:42 -04007706 rtl8xxxu_write32(priv, REG_FPGA0_TX_INFO, 0x00000003);
Jes Sorensen31133da2016-04-14 14:59:05 -04007707
7708 val32 = FPGA0_RF_TRSW | FPGA0_RF_TRSWB | FPGA0_RF_ANTSW |
7709 FPGA0_RF_ANTSWB | FPGA0_RF_PAPE |
7710 ((FPGA0_RF_ANTSW | FPGA0_RF_ANTSWB | FPGA0_RF_PAPE) <<
7711 FPGA0_RF_BD_CTRL_SHIFT);
7712
Jes Sorensenc1578632016-04-14 14:58:42 -04007713 rtl8xxxu_write32(priv, REG_FPGA0_XAB_RF_SW_CTRL, val32);
7714 /* 0x860[6:5]= 00 - why? - this sets antenna B */
7715 if (priv->rtl_chip != RTL8192E)
7716 rtl8xxxu_write32(priv, REG_FPGA0_XA_RF_INT_OE, 0x66f60210);
7717
Jes Sorensenf2a41632016-02-29 17:05:09 -05007718 if (!macpower) {
Jes Sorensen1f1b20f2016-02-29 17:05:00 -05007719 /*
7720 * Set TX buffer boundary
7721 */
Jes Sorensen80805aa2016-04-07 14:19:18 -04007722 if (priv->rtl_chip == RTL8192E)
7723 val8 = TX_TOTAL_PAGE_NUM_8192E + 1;
7724 else
7725 val8 = TX_TOTAL_PAGE_NUM + 1;
Jes Sorensen1f1b20f2016-02-29 17:05:00 -05007726
Jes Sorensenba17d822016-03-31 17:08:39 -04007727 if (priv->rtl_chip == RTL8723B)
Jes Sorensen1f1b20f2016-02-29 17:05:00 -05007728 val8 -= 1;
7729
7730 rtl8xxxu_write8(priv, REG_TXPKTBUF_BCNQ_BDNY, val8);
7731 rtl8xxxu_write8(priv, REG_TXPKTBUF_MGQ_BDNY, val8);
7732 rtl8xxxu_write8(priv, REG_TXPKTBUF_WMAC_LBK_BF_HD, val8);
7733 rtl8xxxu_write8(priv, REG_TRXFF_BNDY, val8);
7734 rtl8xxxu_write8(priv, REG_TDECTRL + 1, val8);
7735 }
7736
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007737 /*
Jes Sorensen9b323ee2016-04-14 14:59:03 -04007738 * The vendor drivers set PBP for all devices, except 8192e.
7739 * There is no explanation for this in any of the sources.
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007740 */
Jes Sorensen9b323ee2016-04-14 14:59:03 -04007741 val8 = (priv->fops->pbp_rx << PBP_PAGE_SIZE_RX_SHIFT) |
7742 (priv->fops->pbp_tx << PBP_PAGE_SIZE_TX_SHIFT);
Jes Sorensen2e7c7b32016-04-14 14:58:46 -04007743 if (priv->rtl_chip != RTL8192E)
7744 rtl8xxxu_write8(priv, REG_PBP, val8);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007745
Jes Sorensen59b24da2016-04-14 14:58:43 -04007746 dev_dbg(dev, "%s: macpower %i\n", __func__, macpower);
7747 if (!macpower) {
7748 ret = priv->fops->llt_init(priv, TX_TOTAL_PAGE_NUM);
7749 if (ret) {
7750 dev_warn(dev, "%s: LLT table init failed\n", __func__);
7751 goto exit;
7752 }
7753
7754 /*
Jes Sorensen0486e802016-04-14 14:58:45 -04007755 * Chip specific quirks
7756 */
Jes Sorensen747bf232016-04-14 14:59:04 -04007757 priv->fops->usb_quirks(priv);
Jes Sorensen0486e802016-04-14 14:58:45 -04007758
7759 /*
Jes Sorensen59b24da2016-04-14 14:58:43 -04007760 * Presumably this is for 8188EU as well
7761 * Enable TX report and TX report timer
7762 */
7763 if (priv->rtl_chip == RTL8723B) {
7764 val8 = rtl8xxxu_read8(priv, REG_TX_REPORT_CTRL);
7765 val8 |= TX_REPORT_CTRL_TIMER_ENABLE;
7766 rtl8xxxu_write8(priv, REG_TX_REPORT_CTRL, val8);
7767 /* Set MAX RPT MACID */
7768 rtl8xxxu_write8(priv, REG_TX_REPORT_CTRL + 1, 0x02);
7769 /* TX report Timer. Unit: 32us */
7770 rtl8xxxu_write16(priv, REG_TX_REPORT_TIME, 0xcdf0);
7771
7772 /* tmp ps ? */
7773 val8 = rtl8xxxu_read8(priv, 0xa3);
7774 val8 &= 0xf8;
7775 rtl8xxxu_write8(priv, 0xa3, val8);
7776 }
7777 }
7778
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007779 /*
7780 * Unit in 8 bytes, not obvious what it is used for
7781 */
7782 rtl8xxxu_write8(priv, REG_RX_DRVINFO_SZ, 4);
7783
Jes Sorensen57e5e2e2016-04-07 14:19:27 -04007784 if (priv->rtl_chip == RTL8192E) {
7785 rtl8xxxu_write32(priv, REG_HIMR0, 0x00);
7786 rtl8xxxu_write32(priv, REG_HIMR1, 0x00);
7787 } else {
7788 /*
7789 * Enable all interrupts - not obvious USB needs to do this
7790 */
7791 rtl8xxxu_write32(priv, REG_HISR, 0xffffffff);
7792 rtl8xxxu_write32(priv, REG_HIMR, 0xffffffff);
7793 }
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007794
7795 rtl8xxxu_set_mac(priv);
7796 rtl8xxxu_set_linktype(priv, NL80211_IFTYPE_STATION);
7797
7798 /*
7799 * Configure initial WMAC settings
7800 */
7801 val32 = RCR_ACCEPT_PHYS_MATCH | RCR_ACCEPT_MCAST | RCR_ACCEPT_BCAST |
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007802 RCR_ACCEPT_MGMT_FRAME | RCR_HTC_LOC_CTRL |
7803 RCR_APPEND_PHYSTAT | RCR_APPEND_ICV | RCR_APPEND_MIC;
7804 rtl8xxxu_write32(priv, REG_RCR, val32);
7805
7806 /*
7807 * Accept all multicast
7808 */
7809 rtl8xxxu_write32(priv, REG_MAR, 0xffffffff);
7810 rtl8xxxu_write32(priv, REG_MAR + 4, 0xffffffff);
7811
7812 /*
7813 * Init adaptive controls
7814 */
7815 val32 = rtl8xxxu_read32(priv, REG_RESPONSE_RATE_SET);
7816 val32 &= ~RESPONSE_RATE_BITMAP_ALL;
7817 val32 |= RESPONSE_RATE_RRSR_CCK_ONLY_1M;
7818 rtl8xxxu_write32(priv, REG_RESPONSE_RATE_SET, val32);
7819
7820 /* CCK = 0x0a, OFDM = 0x10 */
7821 rtl8xxxu_set_spec_sifs(priv, 0x10, 0x10);
7822 rtl8xxxu_set_retry(priv, 0x30, 0x30);
7823 rtl8xxxu_set_spec_sifs(priv, 0x0a, 0x10);
7824
7825 /*
7826 * Init EDCA
7827 */
7828 rtl8xxxu_write16(priv, REG_MAC_SPEC_SIFS, 0x100a);
7829
7830 /* Set CCK SIFS */
7831 rtl8xxxu_write16(priv, REG_SIFS_CCK, 0x100a);
7832
7833 /* Set OFDM SIFS */
7834 rtl8xxxu_write16(priv, REG_SIFS_OFDM, 0x100a);
7835
7836 /* TXOP */
7837 rtl8xxxu_write32(priv, REG_EDCA_BE_PARAM, 0x005ea42b);
7838 rtl8xxxu_write32(priv, REG_EDCA_BK_PARAM, 0x0000a44f);
7839 rtl8xxxu_write32(priv, REG_EDCA_VI_PARAM, 0x005ea324);
7840 rtl8xxxu_write32(priv, REG_EDCA_VO_PARAM, 0x002fa226);
7841
7842 /* Set data auto rate fallback retry count */
7843 rtl8xxxu_write32(priv, REG_DARFRC, 0x00000000);
7844 rtl8xxxu_write32(priv, REG_DARFRC + 4, 0x10080404);
7845 rtl8xxxu_write32(priv, REG_RARFRC, 0x04030201);
7846 rtl8xxxu_write32(priv, REG_RARFRC + 4, 0x08070605);
7847
7848 val8 = rtl8xxxu_read8(priv, REG_FWHW_TXQ_CTRL);
7849 val8 |= FWHW_TXQ_CTRL_AMPDU_RETRY;
7850 rtl8xxxu_write8(priv, REG_FWHW_TXQ_CTRL, val8);
7851
7852 /* Set ACK timeout */
7853 rtl8xxxu_write8(priv, REG_ACKTO, 0x40);
7854
7855 /*
7856 * Initialize beacon parameters
7857 */
7858 val16 = BEACON_DISABLE_TSF_UPDATE | (BEACON_DISABLE_TSF_UPDATE << 8);
7859 rtl8xxxu_write16(priv, REG_BEACON_CTRL, val16);
7860 rtl8xxxu_write16(priv, REG_TBTT_PROHIBIT, 0x6404);
7861 rtl8xxxu_write8(priv, REG_DRIVER_EARLY_INT, DRIVER_EARLY_INT_TIME);
7862 rtl8xxxu_write8(priv, REG_BEACON_DMA_TIME, BEACON_DMA_ATIME_INT_TIME);
7863 rtl8xxxu_write16(priv, REG_BEACON_TCFG, 0x660F);
7864
7865 /*
Jes Sorensenc3690602016-02-29 17:05:03 -05007866 * Initialize burst parameters
7867 */
Jes Sorensenba17d822016-03-31 17:08:39 -04007868 if (priv->rtl_chip == RTL8723B) {
Jes Sorensenc3690602016-02-29 17:05:03 -05007869 /*
7870 * For USB high speed set 512B packets
7871 */
7872 val8 = rtl8xxxu_read8(priv, REG_RXDMA_PRO_8723B);
7873 val8 &= ~(BIT(4) | BIT(5));
7874 val8 |= BIT(4);
7875 val8 |= BIT(1) | BIT(2) | BIT(3);
7876 rtl8xxxu_write8(priv, REG_RXDMA_PRO_8723B, val8);
7877
7878 /*
7879 * For USB high speed set 512B packets
7880 */
7881 val8 = rtl8xxxu_read8(priv, REG_HT_SINGLE_AMPDU_8723B);
7882 val8 |= BIT(7);
7883 rtl8xxxu_write8(priv, REG_HT_SINGLE_AMPDU_8723B, val8);
7884
7885 rtl8xxxu_write16(priv, REG_MAX_AGGR_NUM, 0x0c14);
7886 rtl8xxxu_write8(priv, REG_AMPDU_MAX_TIME_8723B, 0x5e);
7887 rtl8xxxu_write32(priv, REG_AGGLEN_LMT, 0xffffffff);
7888 rtl8xxxu_write8(priv, REG_RX_PKT_LIMIT, 0x18);
7889 rtl8xxxu_write8(priv, REG_PIFS, 0x00);
7890 rtl8xxxu_write8(priv, REG_USTIME_TSF_8723B, 0x50);
7891 rtl8xxxu_write8(priv, REG_USTIME_EDCA, 0x50);
7892
7893 val8 = rtl8xxxu_read8(priv, REG_RSV_CTRL);
7894 val8 |= BIT(5) | BIT(6);
7895 rtl8xxxu_write8(priv, REG_RSV_CTRL, val8);
7896 }
7897
Jes Sorensen3e88ca42016-02-29 17:05:08 -05007898 if (priv->fops->init_aggregation)
7899 priv->fops->init_aggregation(priv);
7900
Jes Sorensenc3690602016-02-29 17:05:03 -05007901 /*
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007902 * Enable CCK and OFDM block
7903 */
7904 val32 = rtl8xxxu_read32(priv, REG_FPGA0_RF_MODE);
7905 val32 |= (FPGA_RF_MODE_CCK | FPGA_RF_MODE_OFDM);
7906 rtl8xxxu_write32(priv, REG_FPGA0_RF_MODE, val32);
7907
7908 /*
7909 * Invalidate all CAM entries - bit 30 is undocumented
7910 */
7911 rtl8xxxu_write32(priv, REG_CAM_CMD, CAM_CMD_POLLING | BIT(30));
7912
7913 /*
7914 * Start out with default power levels for channel 6, 20MHz
7915 */
Jes Sorensene796dab2016-02-29 17:05:19 -05007916 priv->fops->set_tx_power(priv, 1, false);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007917
7918 /* Let the 8051 take control of antenna setting */
Jes Sorensen5bdb6b02016-04-14 14:58:48 -04007919 if (priv->rtl_chip != RTL8192E) {
7920 val8 = rtl8xxxu_read8(priv, REG_LEDCFG2);
7921 val8 |= LEDCFG2_DPDT_SELECT;
7922 rtl8xxxu_write8(priv, REG_LEDCFG2, val8);
7923 }
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007924
7925 rtl8xxxu_write8(priv, REG_HWSEQ_CTRL, 0xff);
7926
7927 /* Disable BAR - not sure if this has any effect on USB */
7928 rtl8xxxu_write32(priv, REG_BAR_MODE_CTRL, 0x0201ffff);
7929
7930 rtl8xxxu_write16(priv, REG_FAST_EDCA_CTRL, 0);
7931
Jes Sorensen9c79bf92016-02-29 17:05:10 -05007932 if (priv->fops->init_statistics)
7933 priv->fops->init_statistics(priv);
7934
Jes Sorensenb052b7f2016-04-07 14:19:30 -04007935 if (priv->rtl_chip == RTL8192E) {
7936 /*
7937 * 0x4c6[3] 1: RTS BW = Data BW
7938 * 0: RTS BW depends on CCA / secondary CCA result.
7939 */
7940 val8 = rtl8xxxu_read8(priv, REG_QUEUE_CTRL);
7941 val8 &= ~BIT(3);
7942 rtl8xxxu_write8(priv, REG_QUEUE_CTRL, val8);
7943 /*
7944 * Reset USB mode switch setting
7945 */
7946 rtl8xxxu_write8(priv, REG_ACLK_MON, 0x00);
7947 }
7948
Jes Sorensenfa0f2d42016-02-29 17:04:37 -05007949 rtl8723a_phy_lc_calibrate(priv);
7950
Jes Sorensene1547c52016-02-29 17:04:35 -05007951 priv->fops->phy_iq_calibrate(priv);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007952
7953 /*
7954 * This should enable thermal meter
7955 */
Jes Sorensen55c0b6a2016-04-14 14:58:50 -04007956 if (priv->fops->tx_desc_size == sizeof(struct rtl8xxxu_txdesc40))
Jes Sorensen72143b92016-02-29 17:05:25 -05007957 rtl8xxxu_write_rfreg(priv,
7958 RF_A, RF6052_REG_T_METER_8723B, 0x37cf8);
7959 else
7960 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_T_METER, 0x60);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007961
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007962 /* Set NAV_UPPER to 30000us */
7963 val8 = ((30000 + NAV_UPPER_UNIT - 1) / NAV_UPPER_UNIT);
7964 rtl8xxxu_write8(priv, REG_NAV_UPPER, val8);
7965
Jes Sorensenba17d822016-03-31 17:08:39 -04007966 if (priv->rtl_chip == RTL8723A) {
Jes Sorensen4042e612016-02-03 13:40:01 -05007967 /*
7968 * 2011/03/09 MH debug only, UMC-B cut pass 2500 S5 test,
7969 * but we need to find root cause.
7970 * This is 8723au only.
7971 */
7972 val32 = rtl8xxxu_read32(priv, REG_FPGA0_RF_MODE);
7973 if ((val32 & 0xff000000) != 0x83000000) {
7974 val32 |= FPGA_RF_MODE_CCK;
7975 rtl8xxxu_write32(priv, REG_FPGA0_RF_MODE, val32);
7976 }
Jes Sorensen3021e512016-04-07 14:19:28 -04007977 } else if (priv->rtl_chip == RTL8192E) {
7978 rtl8xxxu_write8(priv, REG_USB_HRPWM, 0x00);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007979 }
7980
7981 val32 = rtl8xxxu_read32(priv, REG_FWHW_TXQ_CTRL);
7982 val32 |= FWHW_TXQ_CTRL_XMIT_MGMT_ACK;
7983 /* ack for xmit mgmt frames. */
7984 rtl8xxxu_write32(priv, REG_FWHW_TXQ_CTRL, val32);
7985
Jes Sorensene1394fe2016-04-07 14:19:29 -04007986 if (priv->rtl_chip == RTL8192E) {
7987 /*
7988 * Fix LDPC rx hang issue.
7989 */
7990 val32 = rtl8xxxu_read32(priv, REG_AFE_MISC);
7991 rtl8xxxu_write8(priv, REG_8192E_LDOV12_CTRL, 0x75);
7992 val32 &= 0xfff00fff;
7993 val32 |= 0x0007e000;
Jes Sorensen46b37832016-04-14 14:59:06 -04007994 rtl8xxxu_write32(priv, REG_AFE_MISC, val32);
Jes Sorensene1394fe2016-04-07 14:19:29 -04007995 }
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007996exit:
7997 return ret;
7998}
7999
8000static void rtl8xxxu_disable_device(struct ieee80211_hw *hw)
8001{
8002 struct rtl8xxxu_priv *priv = hw->priv;
8003
Jes Sorensenfe37d5f2016-02-29 17:05:47 -05008004 priv->fops->power_off(priv);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008005}
8006
8007static void rtl8xxxu_cam_write(struct rtl8xxxu_priv *priv,
8008 struct ieee80211_key_conf *key, const u8 *mac)
8009{
8010 u32 cmd, val32, addr, ctrl;
8011 int j, i, tmp_debug;
8012
8013 tmp_debug = rtl8xxxu_debug;
8014 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_KEY)
8015 rtl8xxxu_debug |= RTL8XXXU_DEBUG_REG_WRITE;
8016
8017 /*
8018 * This is a bit of a hack - the lower bits of the cipher
8019 * suite selector happens to match the cipher index in the CAM
8020 */
8021 addr = key->keyidx << CAM_CMD_KEY_SHIFT;
8022 ctrl = (key->cipher & 0x0f) << 2 | key->keyidx | CAM_WRITE_VALID;
8023
8024 for (j = 5; j >= 0; j--) {
8025 switch (j) {
8026 case 0:
8027 val32 = ctrl | (mac[0] << 16) | (mac[1] << 24);
8028 break;
8029 case 1:
8030 val32 = mac[2] | (mac[3] << 8) |
8031 (mac[4] << 16) | (mac[5] << 24);
8032 break;
8033 default:
8034 i = (j - 2) << 2;
8035 val32 = key->key[i] | (key->key[i + 1] << 8) |
8036 key->key[i + 2] << 16 | key->key[i + 3] << 24;
8037 break;
8038 }
8039
8040 rtl8xxxu_write32(priv, REG_CAM_WRITE, val32);
8041 cmd = CAM_CMD_POLLING | CAM_CMD_WRITE | (addr + j);
8042 rtl8xxxu_write32(priv, REG_CAM_CMD, cmd);
8043 udelay(100);
8044 }
8045
8046 rtl8xxxu_debug = tmp_debug;
8047}
8048
8049static void rtl8xxxu_sw_scan_start(struct ieee80211_hw *hw,
Jes Sorensen56e43742016-02-03 13:39:50 -05008050 struct ieee80211_vif *vif, const u8 *mac)
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008051{
8052 struct rtl8xxxu_priv *priv = hw->priv;
8053 u8 val8;
8054
8055 val8 = rtl8xxxu_read8(priv, REG_BEACON_CTRL);
8056 val8 |= BEACON_DISABLE_TSF_UPDATE;
8057 rtl8xxxu_write8(priv, REG_BEACON_CTRL, val8);
8058}
8059
8060static void rtl8xxxu_sw_scan_complete(struct ieee80211_hw *hw,
8061 struct ieee80211_vif *vif)
8062{
8063 struct rtl8xxxu_priv *priv = hw->priv;
8064 u8 val8;
8065
8066 val8 = rtl8xxxu_read8(priv, REG_BEACON_CTRL);
8067 val8 &= ~BEACON_DISABLE_TSF_UPDATE;
8068 rtl8xxxu_write8(priv, REG_BEACON_CTRL, val8);
8069}
8070
Jes Sorensenf653e692016-02-29 17:05:38 -05008071static void rtl8723au_update_rate_mask(struct rtl8xxxu_priv *priv,
8072 u32 ramask, int sgi)
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008073{
8074 struct h2c_cmd h2c;
8075
Jes Sorensenf653e692016-02-29 17:05:38 -05008076 memset(&h2c, 0, sizeof(struct h2c_cmd));
8077
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008078 h2c.ramask.cmd = H2C_SET_RATE_MASK;
8079 h2c.ramask.mask_lo = cpu_to_le16(ramask & 0xffff);
8080 h2c.ramask.mask_hi = cpu_to_le16(ramask >> 16);
8081
8082 h2c.ramask.arg = 0x80;
8083 if (sgi)
8084 h2c.ramask.arg |= 0x20;
8085
Jes Sorensen7ff8c1a2016-02-29 17:04:32 -05008086 dev_dbg(&priv->udev->dev, "%s: rate mask %08x, arg %02x, size %zi\n",
Jes Sorensen8da91572016-02-29 17:04:29 -05008087 __func__, ramask, h2c.ramask.arg, sizeof(h2c.ramask));
8088 rtl8723a_h2c_cmd(priv, &h2c, sizeof(h2c.ramask));
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008089}
8090
Jes Sorensenf653e692016-02-29 17:05:38 -05008091static void rtl8723bu_update_rate_mask(struct rtl8xxxu_priv *priv,
8092 u32 ramask, int sgi)
8093{
8094 struct h2c_cmd h2c;
8095 u8 bw = 0;
8096
8097 memset(&h2c, 0, sizeof(struct h2c_cmd));
8098
8099 h2c.b_macid_cfg.cmd = H2C_8723B_MACID_CFG_RAID;
8100 h2c.b_macid_cfg.ramask0 = ramask & 0xff;
8101 h2c.b_macid_cfg.ramask1 = (ramask >> 8) & 0xff;
8102 h2c.b_macid_cfg.ramask2 = (ramask >> 16) & 0xff;
8103 h2c.b_macid_cfg.ramask3 = (ramask >> 24) & 0xff;
8104
8105 h2c.ramask.arg = 0x80;
8106 h2c.b_macid_cfg.data1 = 0;
8107 if (sgi)
8108 h2c.b_macid_cfg.data1 |= BIT(7);
8109
8110 h2c.b_macid_cfg.data2 = bw;
8111
8112 dev_dbg(&priv->udev->dev, "%s: rate mask %08x, arg %02x, size %zi\n",
8113 __func__, ramask, h2c.ramask.arg, sizeof(h2c.b_macid_cfg));
8114 rtl8723a_h2c_cmd(priv, &h2c, sizeof(h2c.b_macid_cfg));
8115}
8116
Jes Sorensen7d794ea2016-02-29 17:05:39 -05008117static void rtl8723au_report_connect(struct rtl8xxxu_priv *priv,
8118 u8 macid, bool connect)
8119{
8120 struct h2c_cmd h2c;
8121
8122 memset(&h2c, 0, sizeof(struct h2c_cmd));
8123
8124 h2c.joinbss.cmd = H2C_JOIN_BSS_REPORT;
8125
8126 if (connect)
8127 h2c.joinbss.data = H2C_JOIN_BSS_CONNECT;
8128 else
8129 h2c.joinbss.data = H2C_JOIN_BSS_DISCONNECT;
8130
8131 rtl8723a_h2c_cmd(priv, &h2c, sizeof(h2c.joinbss));
8132}
8133
8134static void rtl8723bu_report_connect(struct rtl8xxxu_priv *priv,
8135 u8 macid, bool connect)
8136{
8137 struct h2c_cmd h2c;
8138
8139 memset(&h2c, 0, sizeof(struct h2c_cmd));
8140
8141 h2c.media_status_rpt.cmd = H2C_8723B_MEDIA_STATUS_RPT;
8142 if (connect)
8143 h2c.media_status_rpt.parm |= BIT(0);
8144 else
8145 h2c.media_status_rpt.parm &= ~BIT(0);
8146
8147 rtl8723a_h2c_cmd(priv, &h2c, sizeof(h2c.media_status_rpt));
8148}
8149
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008150static void rtl8xxxu_set_basic_rates(struct rtl8xxxu_priv *priv, u32 rate_cfg)
8151{
8152 u32 val32;
8153 u8 rate_idx = 0;
8154
8155 rate_cfg &= RESPONSE_RATE_BITMAP_ALL;
8156
8157 val32 = rtl8xxxu_read32(priv, REG_RESPONSE_RATE_SET);
8158 val32 &= ~RESPONSE_RATE_BITMAP_ALL;
8159 val32 |= rate_cfg;
8160 rtl8xxxu_write32(priv, REG_RESPONSE_RATE_SET, val32);
8161
8162 dev_dbg(&priv->udev->dev, "%s: rates %08x\n", __func__, rate_cfg);
8163
8164 while (rate_cfg) {
8165 rate_cfg = (rate_cfg >> 1);
8166 rate_idx++;
8167 }
8168 rtl8xxxu_write8(priv, REG_INIRTS_RATE_SEL, rate_idx);
8169}
8170
8171static void
8172rtl8xxxu_bss_info_changed(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
8173 struct ieee80211_bss_conf *bss_conf, u32 changed)
8174{
8175 struct rtl8xxxu_priv *priv = hw->priv;
8176 struct device *dev = &priv->udev->dev;
8177 struct ieee80211_sta *sta;
8178 u32 val32;
8179 u8 val8;
8180
8181 if (changed & BSS_CHANGED_ASSOC) {
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008182 dev_dbg(dev, "Changed ASSOC: %i!\n", bss_conf->assoc);
8183
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008184 rtl8xxxu_set_linktype(priv, vif->type);
8185
8186 if (bss_conf->assoc) {
8187 u32 ramask;
8188 int sgi = 0;
8189
8190 rcu_read_lock();
8191 sta = ieee80211_find_sta(vif, bss_conf->bssid);
8192 if (!sta) {
8193 dev_info(dev, "%s: ASSOC no sta found\n",
8194 __func__);
8195 rcu_read_unlock();
8196 goto error;
8197 }
8198
8199 if (sta->ht_cap.ht_supported)
8200 dev_info(dev, "%s: HT supported\n", __func__);
8201 if (sta->vht_cap.vht_supported)
8202 dev_info(dev, "%s: VHT supported\n", __func__);
8203
8204 /* TODO: Set bits 28-31 for rate adaptive id */
8205 ramask = (sta->supp_rates[0] & 0xfff) |
8206 sta->ht_cap.mcs.rx_mask[0] << 12 |
8207 sta->ht_cap.mcs.rx_mask[1] << 20;
8208 if (sta->ht_cap.cap &
8209 (IEEE80211_HT_CAP_SGI_40 | IEEE80211_HT_CAP_SGI_20))
8210 sgi = 1;
8211 rcu_read_unlock();
8212
Jes Sorensenf653e692016-02-29 17:05:38 -05008213 priv->fops->update_rate_mask(priv, ramask, sgi);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008214
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008215 rtl8xxxu_write8(priv, REG_BCN_MAX_ERR, 0xff);
8216
8217 rtl8723a_stop_tx_beacon(priv);
8218
8219 /* joinbss sequence */
8220 rtl8xxxu_write16(priv, REG_BCN_PSR_RPT,
8221 0xc000 | bss_conf->aid);
8222
Jes Sorensen7d794ea2016-02-29 17:05:39 -05008223 priv->fops->report_connect(priv, 0, true);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008224 } else {
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008225 val8 = rtl8xxxu_read8(priv, REG_BEACON_CTRL);
8226 val8 |= BEACON_DISABLE_TSF_UPDATE;
8227 rtl8xxxu_write8(priv, REG_BEACON_CTRL, val8);
8228
Jes Sorensen7d794ea2016-02-29 17:05:39 -05008229 priv->fops->report_connect(priv, 0, false);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008230 }
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008231 }
8232
8233 if (changed & BSS_CHANGED_ERP_PREAMBLE) {
8234 dev_dbg(dev, "Changed ERP_PREAMBLE: Use short preamble %i\n",
8235 bss_conf->use_short_preamble);
8236 val32 = rtl8xxxu_read32(priv, REG_RESPONSE_RATE_SET);
8237 if (bss_conf->use_short_preamble)
8238 val32 |= RSR_ACK_SHORT_PREAMBLE;
8239 else
8240 val32 &= ~RSR_ACK_SHORT_PREAMBLE;
8241 rtl8xxxu_write32(priv, REG_RESPONSE_RATE_SET, val32);
8242 }
8243
8244 if (changed & BSS_CHANGED_ERP_SLOT) {
8245 dev_dbg(dev, "Changed ERP_SLOT: short_slot_time %i\n",
8246 bss_conf->use_short_slot);
8247
8248 if (bss_conf->use_short_slot)
8249 val8 = 9;
8250 else
8251 val8 = 20;
8252 rtl8xxxu_write8(priv, REG_SLOT, val8);
8253 }
8254
8255 if (changed & BSS_CHANGED_BSSID) {
8256 dev_dbg(dev, "Changed BSSID!\n");
8257 rtl8xxxu_set_bssid(priv, bss_conf->bssid);
8258 }
8259
8260 if (changed & BSS_CHANGED_BASIC_RATES) {
8261 dev_dbg(dev, "Changed BASIC_RATES!\n");
8262 rtl8xxxu_set_basic_rates(priv, bss_conf->basic_rates);
8263 }
8264error:
8265 return;
8266}
8267
8268static u32 rtl8xxxu_80211_to_rtl_queue(u32 queue)
8269{
8270 u32 rtlqueue;
8271
8272 switch (queue) {
8273 case IEEE80211_AC_VO:
8274 rtlqueue = TXDESC_QUEUE_VO;
8275 break;
8276 case IEEE80211_AC_VI:
8277 rtlqueue = TXDESC_QUEUE_VI;
8278 break;
8279 case IEEE80211_AC_BE:
8280 rtlqueue = TXDESC_QUEUE_BE;
8281 break;
8282 case IEEE80211_AC_BK:
8283 rtlqueue = TXDESC_QUEUE_BK;
8284 break;
8285 default:
8286 rtlqueue = TXDESC_QUEUE_BE;
8287 }
8288
8289 return rtlqueue;
8290}
8291
8292static u32 rtl8xxxu_queue_select(struct ieee80211_hw *hw, struct sk_buff *skb)
8293{
8294 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
8295 u32 queue;
8296
8297 if (ieee80211_is_mgmt(hdr->frame_control))
8298 queue = TXDESC_QUEUE_MGNT;
8299 else
8300 queue = rtl8xxxu_80211_to_rtl_queue(skb_get_queue_mapping(skb));
8301
8302 return queue;
8303}
8304
Jes Sorensen179e1742016-02-29 17:05:27 -05008305/*
8306 * Despite newer chips 8723b/8812/8821 having a larger TX descriptor
8307 * format. The descriptor checksum is still only calculated over the
8308 * initial 32 bytes of the descriptor!
8309 */
Jes Sorensendbb28962016-03-31 17:08:33 -04008310static void rtl8xxxu_calc_tx_desc_csum(struct rtl8xxxu_txdesc32 *tx_desc)
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008311{
8312 __le16 *ptr = (__le16 *)tx_desc;
8313 u16 csum = 0;
8314 int i;
8315
8316 /*
8317 * Clear csum field before calculation, as the csum field is
8318 * in the middle of the struct.
8319 */
8320 tx_desc->csum = cpu_to_le16(0);
8321
Jes Sorensendbb28962016-03-31 17:08:33 -04008322 for (i = 0; i < (sizeof(struct rtl8xxxu_txdesc32) / sizeof(u16)); i++)
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008323 csum = csum ^ le16_to_cpu(ptr[i]);
8324
8325 tx_desc->csum |= cpu_to_le16(csum);
8326}
8327
8328static void rtl8xxxu_free_tx_resources(struct rtl8xxxu_priv *priv)
8329{
8330 struct rtl8xxxu_tx_urb *tx_urb, *tmp;
8331 unsigned long flags;
8332
8333 spin_lock_irqsave(&priv->tx_urb_lock, flags);
8334 list_for_each_entry_safe(tx_urb, tmp, &priv->tx_urb_free_list, list) {
8335 list_del(&tx_urb->list);
8336 priv->tx_urb_free_count--;
8337 usb_free_urb(&tx_urb->urb);
8338 }
8339 spin_unlock_irqrestore(&priv->tx_urb_lock, flags);
8340}
8341
8342static struct rtl8xxxu_tx_urb *
8343rtl8xxxu_alloc_tx_urb(struct rtl8xxxu_priv *priv)
8344{
8345 struct rtl8xxxu_tx_urb *tx_urb;
8346 unsigned long flags;
8347
8348 spin_lock_irqsave(&priv->tx_urb_lock, flags);
8349 tx_urb = list_first_entry_or_null(&priv->tx_urb_free_list,
8350 struct rtl8xxxu_tx_urb, list);
8351 if (tx_urb) {
8352 list_del(&tx_urb->list);
8353 priv->tx_urb_free_count--;
8354 if (priv->tx_urb_free_count < RTL8XXXU_TX_URB_LOW_WATER &&
8355 !priv->tx_stopped) {
8356 priv->tx_stopped = true;
8357 ieee80211_stop_queues(priv->hw);
8358 }
8359 }
8360
8361 spin_unlock_irqrestore(&priv->tx_urb_lock, flags);
8362
8363 return tx_urb;
8364}
8365
8366static void rtl8xxxu_free_tx_urb(struct rtl8xxxu_priv *priv,
8367 struct rtl8xxxu_tx_urb *tx_urb)
8368{
8369 unsigned long flags;
8370
8371 INIT_LIST_HEAD(&tx_urb->list);
8372
8373 spin_lock_irqsave(&priv->tx_urb_lock, flags);
8374
8375 list_add(&tx_urb->list, &priv->tx_urb_free_list);
8376 priv->tx_urb_free_count++;
8377 if (priv->tx_urb_free_count > RTL8XXXU_TX_URB_HIGH_WATER &&
8378 priv->tx_stopped) {
8379 priv->tx_stopped = false;
8380 ieee80211_wake_queues(priv->hw);
8381 }
8382
8383 spin_unlock_irqrestore(&priv->tx_urb_lock, flags);
8384}
8385
8386static void rtl8xxxu_tx_complete(struct urb *urb)
8387{
8388 struct sk_buff *skb = (struct sk_buff *)urb->context;
8389 struct ieee80211_tx_info *tx_info;
8390 struct ieee80211_hw *hw;
Jes Sorensen179e1742016-02-29 17:05:27 -05008391 struct rtl8xxxu_priv *priv;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008392 struct rtl8xxxu_tx_urb *tx_urb =
8393 container_of(urb, struct rtl8xxxu_tx_urb, urb);
8394
8395 tx_info = IEEE80211_SKB_CB(skb);
8396 hw = tx_info->rate_driver_data[0];
Jes Sorensen179e1742016-02-29 17:05:27 -05008397 priv = hw->priv;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008398
Jes Sorensen179e1742016-02-29 17:05:27 -05008399 skb_pull(skb, priv->fops->tx_desc_size);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008400
8401 ieee80211_tx_info_clear_status(tx_info);
8402 tx_info->status.rates[0].idx = -1;
8403 tx_info->status.rates[0].count = 0;
8404
8405 if (!urb->status)
8406 tx_info->flags |= IEEE80211_TX_STAT_ACK;
8407
8408 ieee80211_tx_status_irqsafe(hw, skb);
8409
Jes Sorensen179e1742016-02-29 17:05:27 -05008410 rtl8xxxu_free_tx_urb(priv, tx_urb);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008411}
8412
8413static void rtl8xxxu_dump_action(struct device *dev,
8414 struct ieee80211_hdr *hdr)
8415{
8416 struct ieee80211_mgmt *mgmt = (struct ieee80211_mgmt *)hdr;
8417 u16 cap, timeout;
8418
8419 if (!(rtl8xxxu_debug & RTL8XXXU_DEBUG_ACTION))
8420 return;
8421
8422 switch (mgmt->u.action.u.addba_resp.action_code) {
8423 case WLAN_ACTION_ADDBA_RESP:
8424 cap = le16_to_cpu(mgmt->u.action.u.addba_resp.capab);
8425 timeout = le16_to_cpu(mgmt->u.action.u.addba_resp.timeout);
8426 dev_info(dev, "WLAN_ACTION_ADDBA_RESP: "
8427 "timeout %i, tid %02x, buf_size %02x, policy %02x, "
8428 "status %02x\n",
8429 timeout,
8430 (cap & IEEE80211_ADDBA_PARAM_TID_MASK) >> 2,
8431 (cap & IEEE80211_ADDBA_PARAM_BUF_SIZE_MASK) >> 6,
8432 (cap >> 1) & 0x1,
8433 le16_to_cpu(mgmt->u.action.u.addba_resp.status));
8434 break;
8435 case WLAN_ACTION_ADDBA_REQ:
8436 cap = le16_to_cpu(mgmt->u.action.u.addba_req.capab);
8437 timeout = le16_to_cpu(mgmt->u.action.u.addba_req.timeout);
8438 dev_info(dev, "WLAN_ACTION_ADDBA_REQ: "
8439 "timeout %i, tid %02x, buf_size %02x, policy %02x\n",
8440 timeout,
8441 (cap & IEEE80211_ADDBA_PARAM_TID_MASK) >> 2,
8442 (cap & IEEE80211_ADDBA_PARAM_BUF_SIZE_MASK) >> 6,
8443 (cap >> 1) & 0x1);
8444 break;
8445 default:
8446 dev_info(dev, "action frame %02x\n",
8447 mgmt->u.action.u.addba_resp.action_code);
8448 break;
8449 }
8450}
8451
8452static void rtl8xxxu_tx(struct ieee80211_hw *hw,
8453 struct ieee80211_tx_control *control,
8454 struct sk_buff *skb)
8455{
8456 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
8457 struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
8458 struct ieee80211_rate *tx_rate = ieee80211_get_tx_rate(hw, tx_info);
8459 struct rtl8xxxu_priv *priv = hw->priv;
Jes Sorensendbb28962016-03-31 17:08:33 -04008460 struct rtl8xxxu_txdesc32 *tx_desc;
8461 struct rtl8xxxu_txdesc40 *tx_desc40;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008462 struct rtl8xxxu_tx_urb *tx_urb;
8463 struct ieee80211_sta *sta = NULL;
8464 struct ieee80211_vif *vif = tx_info->control.vif;
8465 struct device *dev = &priv->udev->dev;
8466 u32 queue, rate;
8467 u16 pktlen = skb->len;
8468 u16 seq_number;
8469 u16 rate_flag = tx_info->control.rates[0].flags;
Jes Sorensen179e1742016-02-29 17:05:27 -05008470 int tx_desc_size = priv->fops->tx_desc_size;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008471 int ret;
Jes Sorensencc2646d2016-02-29 17:05:32 -05008472 bool usedesc40, ampdu_enable;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008473
Jes Sorensen179e1742016-02-29 17:05:27 -05008474 if (skb_headroom(skb) < tx_desc_size) {
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008475 dev_warn(dev,
8476 "%s: Not enough headroom (%i) for tx descriptor\n",
8477 __func__, skb_headroom(skb));
8478 goto error;
8479 }
8480
Jes Sorensen179e1742016-02-29 17:05:27 -05008481 if (unlikely(skb->len > (65535 - tx_desc_size))) {
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008482 dev_warn(dev, "%s: Trying to send over-sized skb (%i)\n",
8483 __func__, skb->len);
8484 goto error;
8485 }
8486
8487 tx_urb = rtl8xxxu_alloc_tx_urb(priv);
8488 if (!tx_urb) {
8489 dev_warn(dev, "%s: Unable to allocate tx urb\n", __func__);
8490 goto error;
8491 }
8492
8493 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_TX)
8494 dev_info(dev, "%s: TX rate: %d (%d), pkt size %d\n",
8495 __func__, tx_rate->bitrate, tx_rate->hw_value, pktlen);
8496
8497 if (ieee80211_is_action(hdr->frame_control))
8498 rtl8xxxu_dump_action(dev, hdr);
8499
Jes Sorensencc2646d2016-02-29 17:05:32 -05008500 usedesc40 = (tx_desc_size == 40);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008501 tx_info->rate_driver_data[0] = hw;
8502
8503 if (control && control->sta)
8504 sta = control->sta;
8505
Jes Sorensendbb28962016-03-31 17:08:33 -04008506 tx_desc = (struct rtl8xxxu_txdesc32 *)skb_push(skb, tx_desc_size);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008507
Jes Sorensen179e1742016-02-29 17:05:27 -05008508 memset(tx_desc, 0, tx_desc_size);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008509 tx_desc->pkt_size = cpu_to_le16(pktlen);
Jes Sorensen179e1742016-02-29 17:05:27 -05008510 tx_desc->pkt_offset = tx_desc_size;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008511
8512 tx_desc->txdw0 =
8513 TXDESC_OWN | TXDESC_FIRST_SEGMENT | TXDESC_LAST_SEGMENT;
8514 if (is_multicast_ether_addr(ieee80211_get_DA(hdr)) ||
8515 is_broadcast_ether_addr(ieee80211_get_DA(hdr)))
8516 tx_desc->txdw0 |= TXDESC_BROADMULTICAST;
8517
8518 queue = rtl8xxxu_queue_select(hw, skb);
8519 tx_desc->txdw1 = cpu_to_le32(queue << TXDESC_QUEUE_SHIFT);
8520
8521 if (tx_info->control.hw_key) {
8522 switch (tx_info->control.hw_key->cipher) {
8523 case WLAN_CIPHER_SUITE_WEP40:
8524 case WLAN_CIPHER_SUITE_WEP104:
8525 case WLAN_CIPHER_SUITE_TKIP:
8526 tx_desc->txdw1 |= cpu_to_le32(TXDESC_SEC_RC4);
8527 break;
8528 case WLAN_CIPHER_SUITE_CCMP:
8529 tx_desc->txdw1 |= cpu_to_le32(TXDESC_SEC_AES);
8530 break;
8531 default:
8532 break;
8533 }
8534 }
8535
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008536 /* (tx_info->flags & IEEE80211_TX_CTL_AMPDU) && */
Jes Sorensena40ace42016-02-29 17:05:31 -05008537 ampdu_enable = false;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008538 if (ieee80211_is_data_qos(hdr->frame_control) && sta) {
8539 if (sta->ht_cap.ht_supported) {
8540 u32 ampdu, val32;
8541
8542 ampdu = (u32)sta->ht_cap.ampdu_density;
8543 val32 = ampdu << TXDESC_AMPDU_DENSITY_SHIFT;
8544 tx_desc->txdw2 |= cpu_to_le32(val32);
Jes Sorensence2d1db2016-02-29 17:05:30 -05008545
Jes Sorensena40ace42016-02-29 17:05:31 -05008546 ampdu_enable = true;
8547 }
8548 }
8549
Jes Sorensen4c683602016-02-29 17:05:35 -05008550 if (rate_flag & IEEE80211_TX_RC_MCS)
8551 rate = tx_info->control.rates[0].idx + DESC_RATE_MCS0;
8552 else
8553 rate = tx_rate->hw_value;
8554
Jes Sorensencc2646d2016-02-29 17:05:32 -05008555 seq_number = IEEE80211_SEQ_TO_SN(le16_to_cpu(hdr->seq_ctrl));
8556 if (!usedesc40) {
Jes Sorensen4c683602016-02-29 17:05:35 -05008557 tx_desc->txdw5 = cpu_to_le32(rate);
8558
8559 if (ieee80211_is_data(hdr->frame_control))
8560 tx_desc->txdw5 |= cpu_to_le32(0x0001ff00);
8561
Jes Sorensencc2646d2016-02-29 17:05:32 -05008562 tx_desc->txdw3 =
Jes Sorensen33f37242016-03-31 17:08:34 -04008563 cpu_to_le32((u32)seq_number << TXDESC32_SEQ_SHIFT);
Jes Sorensencc2646d2016-02-29 17:05:32 -05008564
Jes Sorensena40ace42016-02-29 17:05:31 -05008565 if (ampdu_enable)
Jes Sorensen33f37242016-03-31 17:08:34 -04008566 tx_desc->txdw1 |= cpu_to_le32(TXDESC32_AGG_ENABLE);
Jes Sorensena40ace42016-02-29 17:05:31 -05008567 else
Jes Sorensen33f37242016-03-31 17:08:34 -04008568 tx_desc->txdw1 |= cpu_to_le32(TXDESC32_AGG_BREAK);
Jes Sorensen4c683602016-02-29 17:05:35 -05008569
8570 if (ieee80211_is_mgmt(hdr->frame_control)) {
8571 tx_desc->txdw5 = cpu_to_le32(tx_rate->hw_value);
8572 tx_desc->txdw4 |=
Jes Sorensen33f37242016-03-31 17:08:34 -04008573 cpu_to_le32(TXDESC32_USE_DRIVER_RATE);
Jes Sorensen4c683602016-02-29 17:05:35 -05008574 tx_desc->txdw5 |=
Jes Sorensen33f37242016-03-31 17:08:34 -04008575 cpu_to_le32(6 << TXDESC32_RETRY_LIMIT_SHIFT);
Jes Sorensen4c683602016-02-29 17:05:35 -05008576 tx_desc->txdw5 |=
Jes Sorensen33f37242016-03-31 17:08:34 -04008577 cpu_to_le32(TXDESC32_RETRY_LIMIT_ENABLE);
Jes Sorensen4c683602016-02-29 17:05:35 -05008578 }
8579
8580 if (ieee80211_is_data_qos(hdr->frame_control))
Jes Sorensen33f37242016-03-31 17:08:34 -04008581 tx_desc->txdw4 |= cpu_to_le32(TXDESC32_QOS);
Jes Sorensen4c683602016-02-29 17:05:35 -05008582
8583 if (rate_flag & IEEE80211_TX_RC_USE_SHORT_PREAMBLE ||
8584 (sta && vif && vif->bss_conf.use_short_preamble))
Jes Sorensen33f37242016-03-31 17:08:34 -04008585 tx_desc->txdw4 |= cpu_to_le32(TXDESC32_SHORT_PREAMBLE);
Jes Sorensen4c683602016-02-29 17:05:35 -05008586
8587 if (rate_flag & IEEE80211_TX_RC_SHORT_GI ||
8588 (ieee80211_is_data_qos(hdr->frame_control) &&
8589 sta && sta->ht_cap.cap &
8590 (IEEE80211_HT_CAP_SGI_40 | IEEE80211_HT_CAP_SGI_20))) {
Jes Sorensen1df1de32016-03-31 17:08:36 -04008591 tx_desc->txdw5 |= cpu_to_le32(TXDESC32_SHORT_GI);
Jes Sorensen4c683602016-02-29 17:05:35 -05008592 }
8593
8594 if (rate_flag & IEEE80211_TX_RC_USE_RTS_CTS) {
8595 /*
8596 * Use RTS rate 24M - does the mac80211 tell
8597 * us which to use?
8598 */
8599 tx_desc->txdw4 |=
8600 cpu_to_le32(DESC_RATE_24M <<
Jes Sorensen33f37242016-03-31 17:08:34 -04008601 TXDESC32_RTS_RATE_SHIFT);
Jes Sorensen4c683602016-02-29 17:05:35 -05008602 tx_desc->txdw4 |=
Jes Sorensen33f37242016-03-31 17:08:34 -04008603 cpu_to_le32(TXDESC32_RTS_CTS_ENABLE);
8604 tx_desc->txdw4 |= cpu_to_le32(TXDESC32_HW_RTS_ENABLE);
Jes Sorensen4c683602016-02-29 17:05:35 -05008605 }
Jes Sorensena40ace42016-02-29 17:05:31 -05008606 } else {
Jes Sorensendbb28962016-03-31 17:08:33 -04008607 tx_desc40 = (struct rtl8xxxu_txdesc40 *)tx_desc;
Jes Sorensencc2646d2016-02-29 17:05:32 -05008608
Jes Sorensen4c683602016-02-29 17:05:35 -05008609 tx_desc40->txdw4 = cpu_to_le32(rate);
8610 if (ieee80211_is_data(hdr->frame_control)) {
8611 tx_desc->txdw4 |=
8612 cpu_to_le32(0x1f <<
Jes Sorensen33f37242016-03-31 17:08:34 -04008613 TXDESC40_DATA_RATE_FB_SHIFT);
Jes Sorensen4c683602016-02-29 17:05:35 -05008614 }
8615
Jes Sorensencc2646d2016-02-29 17:05:32 -05008616 tx_desc40->txdw9 =
Jes Sorensen33f37242016-03-31 17:08:34 -04008617 cpu_to_le32((u32)seq_number << TXDESC40_SEQ_SHIFT);
Jes Sorensencc2646d2016-02-29 17:05:32 -05008618
Jes Sorensena40ace42016-02-29 17:05:31 -05008619 if (ampdu_enable)
Jes Sorensen33f37242016-03-31 17:08:34 -04008620 tx_desc40->txdw2 |= cpu_to_le32(TXDESC40_AGG_ENABLE);
Jes Sorensena40ace42016-02-29 17:05:31 -05008621 else
Jes Sorensen33f37242016-03-31 17:08:34 -04008622 tx_desc40->txdw2 |= cpu_to_le32(TXDESC40_AGG_BREAK);
Jes Sorensen4c683602016-02-29 17:05:35 -05008623
8624 if (ieee80211_is_mgmt(hdr->frame_control)) {
8625 tx_desc40->txdw4 = cpu_to_le32(tx_rate->hw_value);
8626 tx_desc40->txdw3 |=
Jes Sorensen33f37242016-03-31 17:08:34 -04008627 cpu_to_le32(TXDESC40_USE_DRIVER_RATE);
Jes Sorensen4c683602016-02-29 17:05:35 -05008628 tx_desc40->txdw4 |=
Jes Sorensen33f37242016-03-31 17:08:34 -04008629 cpu_to_le32(6 << TXDESC40_RETRY_LIMIT_SHIFT);
Jes Sorensen4c683602016-02-29 17:05:35 -05008630 tx_desc40->txdw4 |=
Jes Sorensen33f37242016-03-31 17:08:34 -04008631 cpu_to_le32(TXDESC40_RETRY_LIMIT_ENABLE);
Jes Sorensen4c683602016-02-29 17:05:35 -05008632 }
8633
8634 if (rate_flag & IEEE80211_TX_RC_USE_SHORT_PREAMBLE ||
8635 (sta && vif && vif->bss_conf.use_short_preamble))
8636 tx_desc40->txdw5 |=
Jes Sorensen33f37242016-03-31 17:08:34 -04008637 cpu_to_le32(TXDESC40_SHORT_PREAMBLE);
Jes Sorensen4c683602016-02-29 17:05:35 -05008638
8639 if (rate_flag & IEEE80211_TX_RC_USE_RTS_CTS) {
8640 /*
8641 * Use RTS rate 24M - does the mac80211 tell
8642 * us which to use?
8643 */
8644 tx_desc->txdw4 |=
8645 cpu_to_le32(DESC_RATE_24M <<
Jes Sorensen33f37242016-03-31 17:08:34 -04008646 TXDESC40_RTS_RATE_SHIFT);
8647 tx_desc->txdw3 |= cpu_to_le32(TXDESC40_RTS_CTS_ENABLE);
8648 tx_desc->txdw3 |= cpu_to_le32(TXDESC40_HW_RTS_ENABLE);
Jes Sorensen4c683602016-02-29 17:05:35 -05008649 }
Jes Sorensen69794942016-02-29 17:05:43 -05008650 }
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008651
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008652 rtl8xxxu_calc_tx_desc_csum(tx_desc);
8653
8654 usb_fill_bulk_urb(&tx_urb->urb, priv->udev, priv->pipe_out[queue],
8655 skb->data, skb->len, rtl8xxxu_tx_complete, skb);
8656
8657 usb_anchor_urb(&tx_urb->urb, &priv->tx_anchor);
8658 ret = usb_submit_urb(&tx_urb->urb, GFP_ATOMIC);
8659 if (ret) {
8660 usb_unanchor_urb(&tx_urb->urb);
8661 rtl8xxxu_free_tx_urb(priv, tx_urb);
8662 goto error;
8663 }
8664 return;
8665error:
8666 dev_kfree_skb(skb);
8667}
8668
8669static void rtl8xxxu_rx_parse_phystats(struct rtl8xxxu_priv *priv,
8670 struct ieee80211_rx_status *rx_status,
Jes Sorensen87957082016-02-29 17:05:42 -05008671 struct rtl8723au_phy_stats *phy_stats,
8672 u32 rxmcs)
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008673{
8674 if (phy_stats->sgi_en)
8675 rx_status->flag |= RX_FLAG_SHORT_GI;
8676
Jes Sorensen87957082016-02-29 17:05:42 -05008677 if (rxmcs < DESC_RATE_6M) {
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008678 /*
8679 * Handle PHY stats for CCK rates
8680 */
8681 u8 cck_agc_rpt = phy_stats->cck_agc_rpt_ofdm_cfosho_a;
8682
8683 switch (cck_agc_rpt & 0xc0) {
8684 case 0xc0:
8685 rx_status->signal = -46 - (cck_agc_rpt & 0x3e);
8686 break;
8687 case 0x80:
8688 rx_status->signal = -26 - (cck_agc_rpt & 0x3e);
8689 break;
8690 case 0x40:
8691 rx_status->signal = -12 - (cck_agc_rpt & 0x3e);
8692 break;
8693 case 0x00:
8694 rx_status->signal = 16 - (cck_agc_rpt & 0x3e);
8695 break;
8696 }
8697 } else {
8698 rx_status->signal =
8699 (phy_stats->cck_sig_qual_ofdm_pwdb_all >> 1) - 110;
8700 }
8701}
8702
8703static void rtl8xxxu_free_rx_resources(struct rtl8xxxu_priv *priv)
8704{
8705 struct rtl8xxxu_rx_urb *rx_urb, *tmp;
8706 unsigned long flags;
8707
8708 spin_lock_irqsave(&priv->rx_urb_lock, flags);
8709
8710 list_for_each_entry_safe(rx_urb, tmp,
8711 &priv->rx_urb_pending_list, list) {
8712 list_del(&rx_urb->list);
8713 priv->rx_urb_pending_count--;
8714 usb_free_urb(&rx_urb->urb);
8715 }
8716
8717 spin_unlock_irqrestore(&priv->rx_urb_lock, flags);
8718}
8719
8720static void rtl8xxxu_queue_rx_urb(struct rtl8xxxu_priv *priv,
8721 struct rtl8xxxu_rx_urb *rx_urb)
8722{
8723 struct sk_buff *skb;
8724 unsigned long flags;
8725 int pending = 0;
8726
8727 spin_lock_irqsave(&priv->rx_urb_lock, flags);
8728
8729 if (!priv->shutdown) {
8730 list_add_tail(&rx_urb->list, &priv->rx_urb_pending_list);
8731 priv->rx_urb_pending_count++;
8732 pending = priv->rx_urb_pending_count;
8733 } else {
8734 skb = (struct sk_buff *)rx_urb->urb.context;
8735 dev_kfree_skb(skb);
8736 usb_free_urb(&rx_urb->urb);
8737 }
8738
8739 spin_unlock_irqrestore(&priv->rx_urb_lock, flags);
8740
8741 if (pending > RTL8XXXU_RX_URB_PENDING_WATER)
8742 schedule_work(&priv->rx_urb_wq);
8743}
8744
8745static void rtl8xxxu_rx_urb_work(struct work_struct *work)
8746{
8747 struct rtl8xxxu_priv *priv;
8748 struct rtl8xxxu_rx_urb *rx_urb, *tmp;
8749 struct list_head local;
8750 struct sk_buff *skb;
8751 unsigned long flags;
8752 int ret;
8753
8754 priv = container_of(work, struct rtl8xxxu_priv, rx_urb_wq);
8755 INIT_LIST_HEAD(&local);
8756
8757 spin_lock_irqsave(&priv->rx_urb_lock, flags);
8758
8759 list_splice_init(&priv->rx_urb_pending_list, &local);
8760 priv->rx_urb_pending_count = 0;
8761
8762 spin_unlock_irqrestore(&priv->rx_urb_lock, flags);
8763
8764 list_for_each_entry_safe(rx_urb, tmp, &local, list) {
8765 list_del_init(&rx_urb->list);
8766 ret = rtl8xxxu_submit_rx_urb(priv, rx_urb);
8767 /*
8768 * If out of memory or temporary error, put it back on the
8769 * queue and try again. Otherwise the device is dead/gone
8770 * and we should drop it.
8771 */
8772 switch (ret) {
8773 case 0:
8774 break;
8775 case -ENOMEM:
8776 case -EAGAIN:
8777 rtl8xxxu_queue_rx_urb(priv, rx_urb);
8778 break;
8779 default:
8780 pr_info("failed to requeue urb %i\n", ret);
8781 skb = (struct sk_buff *)rx_urb->urb.context;
8782 dev_kfree_skb(skb);
8783 usb_free_urb(&rx_urb->urb);
8784 }
8785 }
8786}
8787
Jes Sorensena49c7ce2016-04-14 14:58:52 -04008788static int rtl8xxxu_parse_rxdesc16(struct rtl8xxxu_priv *priv,
Jes Sorensenb18cdfd2016-02-29 17:04:47 -05008789 struct sk_buff *skb,
8790 struct ieee80211_rx_status *rx_status)
8791{
Jes Sorensena49c7ce2016-04-14 14:58:52 -04008792 struct rtl8xxxu_rxdesc16 *rx_desc =
8793 (struct rtl8xxxu_rxdesc16 *)skb->data;
Jes Sorensenb18cdfd2016-02-29 17:04:47 -05008794 struct rtl8723au_phy_stats *phy_stats;
Jes Sorensen2cb79eb2016-04-14 14:58:51 -04008795 __le32 *_rx_desc_le = (__le32 *)skb->data;
8796 u32 *_rx_desc = (u32 *)skb->data;
Jes Sorensenb18cdfd2016-02-29 17:04:47 -05008797 int drvinfo_sz, desc_shift;
Jes Sorensen2cb79eb2016-04-14 14:58:51 -04008798 int i;
8799
Jes Sorensena49c7ce2016-04-14 14:58:52 -04008800 for (i = 0; i < (sizeof(struct rtl8xxxu_rxdesc16) / sizeof(u32)); i++)
Jes Sorensen2cb79eb2016-04-14 14:58:51 -04008801 _rx_desc[i] = le32_to_cpu(_rx_desc_le[i]);
Jes Sorensenb18cdfd2016-02-29 17:04:47 -05008802
Jes Sorensena49c7ce2016-04-14 14:58:52 -04008803 skb_pull(skb, sizeof(struct rtl8xxxu_rxdesc16));
Jes Sorensenb18cdfd2016-02-29 17:04:47 -05008804
8805 phy_stats = (struct rtl8723au_phy_stats *)skb->data;
8806
8807 drvinfo_sz = rx_desc->drvinfo_sz * 8;
8808 desc_shift = rx_desc->shift;
8809 skb_pull(skb, drvinfo_sz + desc_shift);
8810
8811 if (rx_desc->phy_stats)
Jes Sorensen87957082016-02-29 17:05:42 -05008812 rtl8xxxu_rx_parse_phystats(priv, rx_status, phy_stats,
8813 rx_desc->rxmcs);
Jes Sorensenb18cdfd2016-02-29 17:04:47 -05008814
8815 rx_status->mactime = le32_to_cpu(rx_desc->tsfl);
8816 rx_status->flag |= RX_FLAG_MACTIME_START;
8817
8818 if (!rx_desc->swdec)
8819 rx_status->flag |= RX_FLAG_DECRYPTED;
8820 if (rx_desc->crc32)
8821 rx_status->flag |= RX_FLAG_FAILED_FCS_CRC;
8822 if (rx_desc->bw)
8823 rx_status->flag |= RX_FLAG_40MHZ;
8824
8825 if (rx_desc->rxht) {
8826 rx_status->flag |= RX_FLAG_HT;
8827 rx_status->rate_idx = rx_desc->rxmcs - DESC_RATE_MCS0;
8828 } else {
8829 rx_status->rate_idx = rx_desc->rxmcs;
8830 }
8831
8832 return RX_TYPE_DATA_PKT;
8833}
8834
Jes Sorensena49c7ce2016-04-14 14:58:52 -04008835static int rtl8xxxu_parse_rxdesc24(struct rtl8xxxu_priv *priv,
Jes Sorensenb18cdfd2016-02-29 17:04:47 -05008836 struct sk_buff *skb,
8837 struct ieee80211_rx_status *rx_status)
8838{
Jes Sorensena49c7ce2016-04-14 14:58:52 -04008839 struct rtl8xxxu_rxdesc24 *rx_desc =
8840 (struct rtl8xxxu_rxdesc24 *)skb->data;
Jes Sorensenb18cdfd2016-02-29 17:04:47 -05008841 struct rtl8723au_phy_stats *phy_stats;
Jes Sorensen2cb79eb2016-04-14 14:58:51 -04008842 __le32 *_rx_desc_le = (__le32 *)skb->data;
8843 u32 *_rx_desc = (u32 *)skb->data;
Jes Sorensenb18cdfd2016-02-29 17:04:47 -05008844 int drvinfo_sz, desc_shift;
Jes Sorensen2cb79eb2016-04-14 14:58:51 -04008845 int i;
8846
Jes Sorensena49c7ce2016-04-14 14:58:52 -04008847 for (i = 0; i < (sizeof(struct rtl8xxxu_rxdesc24) / sizeof(u32)); i++)
Jes Sorensen2cb79eb2016-04-14 14:58:51 -04008848 _rx_desc[i] = le32_to_cpu(_rx_desc_le[i]);
Jes Sorensenb18cdfd2016-02-29 17:04:47 -05008849
Jes Sorensena49c7ce2016-04-14 14:58:52 -04008850 skb_pull(skb, sizeof(struct rtl8xxxu_rxdesc24));
Jes Sorensenb18cdfd2016-02-29 17:04:47 -05008851
8852 phy_stats = (struct rtl8723au_phy_stats *)skb->data;
8853
8854 drvinfo_sz = rx_desc->drvinfo_sz * 8;
8855 desc_shift = rx_desc->shift;
8856 skb_pull(skb, drvinfo_sz + desc_shift);
8857
Jes Sorensene975b872016-02-29 17:05:36 -05008858 if (rx_desc->rpt_sel) {
8859 struct device *dev = &priv->udev->dev;
8860 dev_dbg(dev, "%s: C2H packet\n", __func__);
8861 return RX_TYPE_C2H;
8862 }
8863
Jes Sorensen87957082016-02-29 17:05:42 -05008864 if (rx_desc->phy_stats)
8865 rtl8xxxu_rx_parse_phystats(priv, rx_status, phy_stats,
8866 rx_desc->rxmcs);
8867
Jes Sorensenb18cdfd2016-02-29 17:04:47 -05008868 rx_status->mactime = le32_to_cpu(rx_desc->tsfl);
8869 rx_status->flag |= RX_FLAG_MACTIME_START;
8870
8871 if (!rx_desc->swdec)
8872 rx_status->flag |= RX_FLAG_DECRYPTED;
8873 if (rx_desc->crc32)
8874 rx_status->flag |= RX_FLAG_FAILED_FCS_CRC;
8875 if (rx_desc->bw)
8876 rx_status->flag |= RX_FLAG_40MHZ;
8877
8878 if (rx_desc->rxmcs >= DESC_RATE_MCS0) {
8879 rx_status->flag |= RX_FLAG_HT;
8880 rx_status->rate_idx = rx_desc->rxmcs - DESC_RATE_MCS0;
8881 } else {
8882 rx_status->rate_idx = rx_desc->rxmcs;
8883 }
8884
Jes Sorensene975b872016-02-29 17:05:36 -05008885 return RX_TYPE_DATA_PKT;
Jes Sorensenb18cdfd2016-02-29 17:04:47 -05008886}
8887
Jes Sorensenb2b43b72016-02-29 17:04:48 -05008888static void rtl8723bu_handle_c2h(struct rtl8xxxu_priv *priv,
8889 struct sk_buff *skb)
8890{
8891 struct rtl8723bu_c2h *c2h = (struct rtl8723bu_c2h *)skb->data;
8892 struct device *dev = &priv->udev->dev;
8893 int len;
8894
8895 len = skb->len - 2;
8896
Jes Sorensen5e00d502016-02-29 17:05:28 -05008897 dev_dbg(dev, "C2H ID %02x seq %02x, len %02x source %02x\n",
8898 c2h->id, c2h->seq, len, c2h->bt_info.response_source);
Jes Sorensenb2b43b72016-02-29 17:04:48 -05008899
8900 switch(c2h->id) {
8901 case C2H_8723B_BT_INFO:
8902 if (c2h->bt_info.response_source >
8903 BT_INFO_SRC_8723B_BT_ACTIVE_SEND)
Jes Sorensen5e00d502016-02-29 17:05:28 -05008904 dev_dbg(dev, "C2H_BT_INFO WiFi only firmware\n");
Jes Sorensenb2b43b72016-02-29 17:04:48 -05008905 else
Jes Sorensen5e00d502016-02-29 17:05:28 -05008906 dev_dbg(dev, "C2H_BT_INFO BT/WiFi coexist firmware\n");
Jes Sorensenb2b43b72016-02-29 17:04:48 -05008907
8908 if (c2h->bt_info.bt_has_reset)
Jes Sorensen5e00d502016-02-29 17:05:28 -05008909 dev_dbg(dev, "BT has been reset\n");
Jes Sorensen394f1bd2016-02-29 17:04:49 -05008910 if (c2h->bt_info.tx_rx_mask)
Jes Sorensen5e00d502016-02-29 17:05:28 -05008911 dev_dbg(dev, "BT TRx mask\n");
Jes Sorensenb2b43b72016-02-29 17:04:48 -05008912
8913 break;
Jes Sorensen394f1bd2016-02-29 17:04:49 -05008914 case C2H_8723B_BT_MP_INFO:
Jes Sorensen5e00d502016-02-29 17:05:28 -05008915 dev_dbg(dev, "C2H_MP_INFO ext ID %02x, status %02x\n",
8916 c2h->bt_mp_info.ext_id, c2h->bt_mp_info.status);
Jes Sorensen394f1bd2016-02-29 17:04:49 -05008917 break;
Jes Sorensen55a18dd2016-02-29 17:05:41 -05008918 case C2H_8723B_RA_REPORT:
8919 dev_dbg(dev,
8920 "C2H RA RPT: rate %02x, unk %i, macid %02x, noise %i\n",
8921 c2h->ra_report.rate, c2h->ra_report.dummy0_0,
8922 c2h->ra_report.macid, c2h->ra_report.noisy_state);
8923 break;
Jes Sorensenb2b43b72016-02-29 17:04:48 -05008924 default:
Jes Sorensen739dc9f2016-02-29 17:05:40 -05008925 dev_info(dev, "Unhandled C2H event %02x seq %02x\n",
8926 c2h->id, c2h->seq);
8927 print_hex_dump(KERN_INFO, "C2H content: ", DUMP_PREFIX_NONE,
8928 16, 1, c2h->raw.payload, len, false);
Jes Sorensenb2b43b72016-02-29 17:04:48 -05008929 break;
8930 }
8931}
8932
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008933static void rtl8xxxu_rx_complete(struct urb *urb)
8934{
8935 struct rtl8xxxu_rx_urb *rx_urb =
8936 container_of(urb, struct rtl8xxxu_rx_urb, urb);
8937 struct ieee80211_hw *hw = rx_urb->hw;
8938 struct rtl8xxxu_priv *priv = hw->priv;
8939 struct sk_buff *skb = (struct sk_buff *)urb->context;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008940 struct ieee80211_rx_status *rx_status = IEEE80211_SKB_RXCB(skb);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008941 struct device *dev = &priv->udev->dev;
Jes Sorensen2cb79eb2016-04-14 14:58:51 -04008942 int rx_type;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008943
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008944 skb_put(skb, urb->actual_length);
8945
8946 if (urb->status == 0) {
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008947 memset(rx_status, 0, sizeof(struct ieee80211_rx_status));
8948
Jes Sorensenb18cdfd2016-02-29 17:04:47 -05008949 rx_type = priv->fops->parse_rx_desc(priv, skb, rx_status);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008950
8951 rx_status->freq = hw->conf.chandef.chan->center_freq;
8952 rx_status->band = hw->conf.chandef.chan->band;
8953
Jes Sorensenb18cdfd2016-02-29 17:04:47 -05008954 if (rx_type == RX_TYPE_DATA_PKT)
8955 ieee80211_rx_irqsafe(hw, skb);
Jes Sorensenb2b43b72016-02-29 17:04:48 -05008956 else {
8957 rtl8723bu_handle_c2h(priv, skb);
Jes Sorensenb18cdfd2016-02-29 17:04:47 -05008958 dev_kfree_skb(skb);
Jes Sorensenb2b43b72016-02-29 17:04:48 -05008959 }
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008960
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008961 skb = NULL;
8962 rx_urb->urb.context = NULL;
8963 rtl8xxxu_queue_rx_urb(priv, rx_urb);
8964 } else {
8965 dev_dbg(dev, "%s: status %i\n", __func__, urb->status);
8966 goto cleanup;
8967 }
8968 return;
8969
8970cleanup:
8971 usb_free_urb(urb);
8972 dev_kfree_skb(skb);
8973 return;
8974}
8975
8976static int rtl8xxxu_submit_rx_urb(struct rtl8xxxu_priv *priv,
8977 struct rtl8xxxu_rx_urb *rx_urb)
8978{
8979 struct sk_buff *skb;
8980 int skb_size;
Jes Sorensena49c7ce2016-04-14 14:58:52 -04008981 int ret, rx_desc_sz;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008982
Jes Sorensena49c7ce2016-04-14 14:58:52 -04008983 rx_desc_sz = priv->fops->rx_desc_size;
8984 skb_size = rx_desc_sz + RTL_RX_BUFFER_SIZE;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008985 skb = __netdev_alloc_skb(NULL, skb_size, GFP_KERNEL);
8986 if (!skb)
8987 return -ENOMEM;
8988
Jes Sorensena49c7ce2016-04-14 14:58:52 -04008989 memset(skb->data, 0, rx_desc_sz);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008990 usb_fill_bulk_urb(&rx_urb->urb, priv->udev, priv->pipe_in, skb->data,
8991 skb_size, rtl8xxxu_rx_complete, skb);
8992 usb_anchor_urb(&rx_urb->urb, &priv->rx_anchor);
8993 ret = usb_submit_urb(&rx_urb->urb, GFP_ATOMIC);
8994 if (ret)
8995 usb_unanchor_urb(&rx_urb->urb);
8996 return ret;
8997}
8998
8999static void rtl8xxxu_int_complete(struct urb *urb)
9000{
9001 struct rtl8xxxu_priv *priv = (struct rtl8xxxu_priv *)urb->context;
9002 struct device *dev = &priv->udev->dev;
9003 int ret;
9004
9005 dev_dbg(dev, "%s: status %i\n", __func__, urb->status);
9006 if (urb->status == 0) {
9007 usb_anchor_urb(urb, &priv->int_anchor);
9008 ret = usb_submit_urb(urb, GFP_ATOMIC);
9009 if (ret)
9010 usb_unanchor_urb(urb);
9011 } else {
9012 dev_info(dev, "%s: Error %i\n", __func__, urb->status);
9013 }
9014}
9015
9016
9017static int rtl8xxxu_submit_int_urb(struct ieee80211_hw *hw)
9018{
9019 struct rtl8xxxu_priv *priv = hw->priv;
9020 struct urb *urb;
9021 u32 val32;
9022 int ret;
9023
9024 urb = usb_alloc_urb(0, GFP_KERNEL);
9025 if (!urb)
9026 return -ENOMEM;
9027
9028 usb_fill_int_urb(urb, priv->udev, priv->pipe_interrupt,
9029 priv->int_buf, USB_INTR_CONTENT_LENGTH,
9030 rtl8xxxu_int_complete, priv, 1);
9031 usb_anchor_urb(urb, &priv->int_anchor);
9032 ret = usb_submit_urb(urb, GFP_KERNEL);
9033 if (ret) {
9034 usb_unanchor_urb(urb);
9035 goto error;
9036 }
9037
9038 val32 = rtl8xxxu_read32(priv, REG_USB_HIMR);
9039 val32 |= USB_HIMR_CPWM;
9040 rtl8xxxu_write32(priv, REG_USB_HIMR, val32);
9041
9042error:
9043 return ret;
9044}
9045
9046static int rtl8xxxu_add_interface(struct ieee80211_hw *hw,
9047 struct ieee80211_vif *vif)
9048{
9049 struct rtl8xxxu_priv *priv = hw->priv;
9050 int ret;
9051 u8 val8;
9052
9053 switch (vif->type) {
9054 case NL80211_IFTYPE_STATION:
9055 rtl8723a_stop_tx_beacon(priv);
9056
9057 val8 = rtl8xxxu_read8(priv, REG_BEACON_CTRL);
9058 val8 |= BEACON_ATIM | BEACON_FUNCTION_ENABLE |
9059 BEACON_DISABLE_TSF_UPDATE;
9060 rtl8xxxu_write8(priv, REG_BEACON_CTRL, val8);
9061 ret = 0;
9062 break;
9063 default:
9064 ret = -EOPNOTSUPP;
9065 }
9066
9067 rtl8xxxu_set_linktype(priv, vif->type);
9068
9069 return ret;
9070}
9071
9072static void rtl8xxxu_remove_interface(struct ieee80211_hw *hw,
9073 struct ieee80211_vif *vif)
9074{
9075 struct rtl8xxxu_priv *priv = hw->priv;
9076
9077 dev_dbg(&priv->udev->dev, "%s\n", __func__);
9078}
9079
9080static int rtl8xxxu_config(struct ieee80211_hw *hw, u32 changed)
9081{
9082 struct rtl8xxxu_priv *priv = hw->priv;
9083 struct device *dev = &priv->udev->dev;
9084 u16 val16;
9085 int ret = 0, channel;
9086 bool ht40;
9087
9088 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_CHANNEL)
9089 dev_info(dev,
9090 "%s: channel: %i (changed %08x chandef.width %02x)\n",
9091 __func__, hw->conf.chandef.chan->hw_value,
9092 changed, hw->conf.chandef.width);
9093
9094 if (changed & IEEE80211_CONF_CHANGE_RETRY_LIMITS) {
9095 val16 = ((hw->conf.long_frame_max_tx_count <<
9096 RETRY_LIMIT_LONG_SHIFT) & RETRY_LIMIT_LONG_MASK) |
9097 ((hw->conf.short_frame_max_tx_count <<
9098 RETRY_LIMIT_SHORT_SHIFT) & RETRY_LIMIT_SHORT_MASK);
9099 rtl8xxxu_write16(priv, REG_RETRY_LIMIT, val16);
9100 }
9101
9102 if (changed & IEEE80211_CONF_CHANGE_CHANNEL) {
9103 switch (hw->conf.chandef.width) {
9104 case NL80211_CHAN_WIDTH_20_NOHT:
9105 case NL80211_CHAN_WIDTH_20:
9106 ht40 = false;
9107 break;
9108 case NL80211_CHAN_WIDTH_40:
9109 ht40 = true;
9110 break;
9111 default:
9112 ret = -ENOTSUPP;
9113 goto exit;
9114 }
9115
9116 channel = hw->conf.chandef.chan->hw_value;
9117
Jes Sorensene796dab2016-02-29 17:05:19 -05009118 priv->fops->set_tx_power(priv, channel, ht40);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04009119
Jes Sorensen1ea8e842016-02-29 17:05:04 -05009120 priv->fops->config_channel(hw);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04009121 }
9122
9123exit:
9124 return ret;
9125}
9126
9127static int rtl8xxxu_conf_tx(struct ieee80211_hw *hw,
9128 struct ieee80211_vif *vif, u16 queue,
9129 const struct ieee80211_tx_queue_params *param)
9130{
9131 struct rtl8xxxu_priv *priv = hw->priv;
9132 struct device *dev = &priv->udev->dev;
9133 u32 val32;
9134 u8 aifs, acm_ctrl, acm_bit;
9135
9136 aifs = param->aifs;
9137
9138 val32 = aifs |
9139 fls(param->cw_min) << EDCA_PARAM_ECW_MIN_SHIFT |
9140 fls(param->cw_max) << EDCA_PARAM_ECW_MAX_SHIFT |
9141 (u32)param->txop << EDCA_PARAM_TXOP_SHIFT;
9142
9143 acm_ctrl = rtl8xxxu_read8(priv, REG_ACM_HW_CTRL);
9144 dev_dbg(dev,
9145 "%s: IEEE80211 queue %02x val %08x, acm %i, acm_ctrl %02x\n",
9146 __func__, queue, val32, param->acm, acm_ctrl);
9147
9148 switch (queue) {
9149 case IEEE80211_AC_VO:
9150 acm_bit = ACM_HW_CTRL_VO;
9151 rtl8xxxu_write32(priv, REG_EDCA_VO_PARAM, val32);
9152 break;
9153 case IEEE80211_AC_VI:
9154 acm_bit = ACM_HW_CTRL_VI;
9155 rtl8xxxu_write32(priv, REG_EDCA_VI_PARAM, val32);
9156 break;
9157 case IEEE80211_AC_BE:
9158 acm_bit = ACM_HW_CTRL_BE;
9159 rtl8xxxu_write32(priv, REG_EDCA_BE_PARAM, val32);
9160 break;
9161 case IEEE80211_AC_BK:
9162 acm_bit = ACM_HW_CTRL_BK;
9163 rtl8xxxu_write32(priv, REG_EDCA_BK_PARAM, val32);
9164 break;
9165 default:
9166 acm_bit = 0;
9167 break;
9168 }
9169
9170 if (param->acm)
9171 acm_ctrl |= acm_bit;
9172 else
9173 acm_ctrl &= ~acm_bit;
9174 rtl8xxxu_write8(priv, REG_ACM_HW_CTRL, acm_ctrl);
9175
9176 return 0;
9177}
9178
9179static void rtl8xxxu_configure_filter(struct ieee80211_hw *hw,
9180 unsigned int changed_flags,
9181 unsigned int *total_flags, u64 multicast)
9182{
9183 struct rtl8xxxu_priv *priv = hw->priv;
Bruno Randolf3bed4bf2016-02-03 13:39:51 -05009184 u32 rcr = rtl8xxxu_read32(priv, REG_RCR);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04009185
9186 dev_dbg(&priv->udev->dev, "%s: changed_flags %08x, total_flags %08x\n",
9187 __func__, changed_flags, *total_flags);
9188
Bruno Randolf3bed4bf2016-02-03 13:39:51 -05009189 /*
9190 * FIF_ALLMULTI ignored as all multicast frames are accepted (REG_MAR)
9191 */
9192
9193 if (*total_flags & FIF_FCSFAIL)
9194 rcr |= RCR_ACCEPT_CRC32;
9195 else
9196 rcr &= ~RCR_ACCEPT_CRC32;
9197
9198 /*
9199 * FIF_PLCPFAIL not supported?
9200 */
9201
9202 if (*total_flags & FIF_BCN_PRBRESP_PROMISC)
9203 rcr &= ~RCR_CHECK_BSSID_BEACON;
9204 else
9205 rcr |= RCR_CHECK_BSSID_BEACON;
9206
9207 if (*total_flags & FIF_CONTROL)
9208 rcr |= RCR_ACCEPT_CTRL_FRAME;
9209 else
9210 rcr &= ~RCR_ACCEPT_CTRL_FRAME;
9211
9212 if (*total_flags & FIF_OTHER_BSS) {
9213 rcr |= RCR_ACCEPT_AP;
9214 rcr &= ~RCR_CHECK_BSSID_MATCH;
9215 } else {
9216 rcr &= ~RCR_ACCEPT_AP;
9217 rcr |= RCR_CHECK_BSSID_MATCH;
9218 }
9219
9220 if (*total_flags & FIF_PSPOLL)
9221 rcr |= RCR_ACCEPT_PM;
9222 else
9223 rcr &= ~RCR_ACCEPT_PM;
9224
9225 /*
9226 * FIF_PROBE_REQ ignored as probe requests always seem to be accepted
9227 */
9228
9229 rtl8xxxu_write32(priv, REG_RCR, rcr);
9230
Jes Sorensen755bda12016-02-03 13:39:54 -05009231 *total_flags &= (FIF_ALLMULTI | FIF_FCSFAIL | FIF_BCN_PRBRESP_PROMISC |
9232 FIF_CONTROL | FIF_OTHER_BSS | FIF_PSPOLL |
9233 FIF_PROBE_REQ);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04009234}
9235
9236static int rtl8xxxu_set_rts_threshold(struct ieee80211_hw *hw, u32 rts)
9237{
9238 if (rts > 2347)
9239 return -EINVAL;
9240
9241 return 0;
9242}
9243
9244static int rtl8xxxu_set_key(struct ieee80211_hw *hw, enum set_key_cmd cmd,
9245 struct ieee80211_vif *vif,
9246 struct ieee80211_sta *sta,
9247 struct ieee80211_key_conf *key)
9248{
9249 struct rtl8xxxu_priv *priv = hw->priv;
9250 struct device *dev = &priv->udev->dev;
9251 u8 mac_addr[ETH_ALEN];
9252 u8 val8;
9253 u16 val16;
9254 u32 val32;
9255 int retval = -EOPNOTSUPP;
9256
9257 dev_dbg(dev, "%s: cmd %02x, cipher %08x, index %i\n",
9258 __func__, cmd, key->cipher, key->keyidx);
9259
9260 if (vif->type != NL80211_IFTYPE_STATION)
9261 return -EOPNOTSUPP;
9262
9263 if (key->keyidx > 3)
9264 return -EOPNOTSUPP;
9265
9266 switch (key->cipher) {
9267 case WLAN_CIPHER_SUITE_WEP40:
9268 case WLAN_CIPHER_SUITE_WEP104:
9269
9270 break;
9271 case WLAN_CIPHER_SUITE_CCMP:
9272 key->flags |= IEEE80211_KEY_FLAG_SW_MGMT_TX;
9273 break;
9274 case WLAN_CIPHER_SUITE_TKIP:
9275 key->flags |= IEEE80211_KEY_FLAG_GENERATE_MMIC;
9276 default:
9277 return -EOPNOTSUPP;
9278 }
9279
9280 if (key->flags & IEEE80211_KEY_FLAG_PAIRWISE) {
9281 dev_dbg(dev, "%s: pairwise key\n", __func__);
9282 ether_addr_copy(mac_addr, sta->addr);
9283 } else {
9284 dev_dbg(dev, "%s: group key\n", __func__);
9285 eth_broadcast_addr(mac_addr);
9286 }
9287
9288 val16 = rtl8xxxu_read16(priv, REG_CR);
9289 val16 |= CR_SECURITY_ENABLE;
9290 rtl8xxxu_write16(priv, REG_CR, val16);
9291
9292 val8 = SEC_CFG_TX_SEC_ENABLE | SEC_CFG_TXBC_USE_DEFKEY |
9293 SEC_CFG_RX_SEC_ENABLE | SEC_CFG_RXBC_USE_DEFKEY;
9294 val8 |= SEC_CFG_TX_USE_DEFKEY | SEC_CFG_RX_USE_DEFKEY;
9295 rtl8xxxu_write8(priv, REG_SECURITY_CFG, val8);
9296
9297 switch (cmd) {
9298 case SET_KEY:
9299 key->hw_key_idx = key->keyidx;
9300 key->flags |= IEEE80211_KEY_FLAG_GENERATE_IV;
9301 rtl8xxxu_cam_write(priv, key, mac_addr);
9302 retval = 0;
9303 break;
9304 case DISABLE_KEY:
9305 rtl8xxxu_write32(priv, REG_CAM_WRITE, 0x00000000);
9306 val32 = CAM_CMD_POLLING | CAM_CMD_WRITE |
9307 key->keyidx << CAM_CMD_KEY_SHIFT;
9308 rtl8xxxu_write32(priv, REG_CAM_CMD, val32);
9309 retval = 0;
9310 break;
9311 default:
9312 dev_warn(dev, "%s: Unsupported command %02x\n", __func__, cmd);
9313 }
9314
9315 return retval;
9316}
9317
9318static int
9319rtl8xxxu_ampdu_action(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
Sara Sharon50ea05e2015-12-30 16:06:04 +02009320 struct ieee80211_ampdu_params *params)
Jes Sorensen26f1fad2015-10-14 20:44:51 -04009321{
9322 struct rtl8xxxu_priv *priv = hw->priv;
9323 struct device *dev = &priv->udev->dev;
9324 u8 ampdu_factor, ampdu_density;
Sara Sharon50ea05e2015-12-30 16:06:04 +02009325 struct ieee80211_sta *sta = params->sta;
9326 enum ieee80211_ampdu_mlme_action action = params->action;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04009327
9328 switch (action) {
9329 case IEEE80211_AMPDU_TX_START:
9330 dev_info(dev, "%s: IEEE80211_AMPDU_TX_START\n", __func__);
9331 ampdu_factor = sta->ht_cap.ampdu_factor;
9332 ampdu_density = sta->ht_cap.ampdu_density;
9333 rtl8xxxu_set_ampdu_factor(priv, ampdu_factor);
9334 rtl8xxxu_set_ampdu_min_space(priv, ampdu_density);
9335 dev_dbg(dev,
9336 "Changed HT: ampdu_factor %02x, ampdu_density %02x\n",
9337 ampdu_factor, ampdu_density);
9338 break;
9339 case IEEE80211_AMPDU_TX_STOP_FLUSH:
9340 dev_info(dev, "%s: IEEE80211_AMPDU_TX_STOP_FLUSH\n", __func__);
9341 rtl8xxxu_set_ampdu_factor(priv, 0);
9342 rtl8xxxu_set_ampdu_min_space(priv, 0);
9343 break;
9344 case IEEE80211_AMPDU_TX_STOP_FLUSH_CONT:
9345 dev_info(dev, "%s: IEEE80211_AMPDU_TX_STOP_FLUSH_CONT\n",
9346 __func__);
9347 rtl8xxxu_set_ampdu_factor(priv, 0);
9348 rtl8xxxu_set_ampdu_min_space(priv, 0);
9349 break;
9350 case IEEE80211_AMPDU_RX_START:
9351 dev_info(dev, "%s: IEEE80211_AMPDU_RX_START\n", __func__);
9352 break;
9353 case IEEE80211_AMPDU_RX_STOP:
9354 dev_info(dev, "%s: IEEE80211_AMPDU_RX_STOP\n", __func__);
9355 break;
9356 default:
9357 break;
9358 }
9359 return 0;
9360}
9361
9362static int rtl8xxxu_start(struct ieee80211_hw *hw)
9363{
9364 struct rtl8xxxu_priv *priv = hw->priv;
9365 struct rtl8xxxu_rx_urb *rx_urb;
9366 struct rtl8xxxu_tx_urb *tx_urb;
9367 unsigned long flags;
9368 int ret, i;
9369
9370 ret = 0;
9371
9372 init_usb_anchor(&priv->rx_anchor);
9373 init_usb_anchor(&priv->tx_anchor);
9374 init_usb_anchor(&priv->int_anchor);
9375
Jes Sorensendb08de92016-02-29 17:05:17 -05009376 priv->fops->enable_rf(priv);
Jes Sorensen0e28b972016-02-29 17:04:13 -05009377 if (priv->usb_interrupts) {
9378 ret = rtl8xxxu_submit_int_urb(hw);
9379 if (ret)
9380 goto exit;
9381 }
Jes Sorensen26f1fad2015-10-14 20:44:51 -04009382
9383 for (i = 0; i < RTL8XXXU_TX_URBS; i++) {
9384 tx_urb = kmalloc(sizeof(struct rtl8xxxu_tx_urb), GFP_KERNEL);
9385 if (!tx_urb) {
9386 if (!i)
9387 ret = -ENOMEM;
9388
9389 goto error_out;
9390 }
9391 usb_init_urb(&tx_urb->urb);
9392 INIT_LIST_HEAD(&tx_urb->list);
9393 tx_urb->hw = hw;
9394 list_add(&tx_urb->list, &priv->tx_urb_free_list);
9395 priv->tx_urb_free_count++;
9396 }
9397
9398 priv->tx_stopped = false;
9399
9400 spin_lock_irqsave(&priv->rx_urb_lock, flags);
9401 priv->shutdown = false;
9402 spin_unlock_irqrestore(&priv->rx_urb_lock, flags);
9403
9404 for (i = 0; i < RTL8XXXU_RX_URBS; i++) {
9405 rx_urb = kmalloc(sizeof(struct rtl8xxxu_rx_urb), GFP_KERNEL);
9406 if (!rx_urb) {
9407 if (!i)
9408 ret = -ENOMEM;
9409
9410 goto error_out;
9411 }
9412 usb_init_urb(&rx_urb->urb);
9413 INIT_LIST_HEAD(&rx_urb->list);
9414 rx_urb->hw = hw;
9415
9416 ret = rtl8xxxu_submit_rx_urb(priv, rx_urb);
9417 }
9418exit:
9419 /*
Bruno Randolfc85ea112016-02-03 13:39:55 -05009420 * Accept all data and mgmt frames
Jes Sorensen26f1fad2015-10-14 20:44:51 -04009421 */
Bruno Randolfc85ea112016-02-03 13:39:55 -05009422 rtl8xxxu_write16(priv, REG_RXFLTMAP2, 0xffff);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04009423 rtl8xxxu_write16(priv, REG_RXFLTMAP0, 0xffff);
9424
9425 rtl8xxxu_write32(priv, REG_OFDM0_XA_AGC_CORE1, 0x6954341e);
9426
9427 return ret;
9428
9429error_out:
9430 rtl8xxxu_free_tx_resources(priv);
9431 /*
9432 * Disable all data and mgmt frames
9433 */
9434 rtl8xxxu_write16(priv, REG_RXFLTMAP2, 0x0000);
9435 rtl8xxxu_write16(priv, REG_RXFLTMAP0, 0x0000);
9436
9437 return ret;
9438}
9439
9440static void rtl8xxxu_stop(struct ieee80211_hw *hw)
9441{
9442 struct rtl8xxxu_priv *priv = hw->priv;
9443 unsigned long flags;
9444
9445 rtl8xxxu_write8(priv, REG_TXPAUSE, 0xff);
9446
9447 rtl8xxxu_write16(priv, REG_RXFLTMAP0, 0x0000);
9448 rtl8xxxu_write16(priv, REG_RXFLTMAP2, 0x0000);
9449
9450 spin_lock_irqsave(&priv->rx_urb_lock, flags);
9451 priv->shutdown = true;
9452 spin_unlock_irqrestore(&priv->rx_urb_lock, flags);
9453
9454 usb_kill_anchored_urbs(&priv->rx_anchor);
9455 usb_kill_anchored_urbs(&priv->tx_anchor);
Jes Sorensen0e28b972016-02-29 17:04:13 -05009456 if (priv->usb_interrupts)
9457 usb_kill_anchored_urbs(&priv->int_anchor);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04009458
Jes Sorensenfc89a412016-02-29 17:05:46 -05009459 priv->fops->disable_rf(priv);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04009460
9461 /*
9462 * Disable interrupts
9463 */
Jes Sorensen0e28b972016-02-29 17:04:13 -05009464 if (priv->usb_interrupts)
9465 rtl8xxxu_write32(priv, REG_USB_HIMR, 0);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04009466
9467 rtl8xxxu_free_rx_resources(priv);
9468 rtl8xxxu_free_tx_resources(priv);
9469}
9470
9471static const struct ieee80211_ops rtl8xxxu_ops = {
9472 .tx = rtl8xxxu_tx,
9473 .add_interface = rtl8xxxu_add_interface,
9474 .remove_interface = rtl8xxxu_remove_interface,
9475 .config = rtl8xxxu_config,
9476 .conf_tx = rtl8xxxu_conf_tx,
9477 .bss_info_changed = rtl8xxxu_bss_info_changed,
9478 .configure_filter = rtl8xxxu_configure_filter,
9479 .set_rts_threshold = rtl8xxxu_set_rts_threshold,
9480 .start = rtl8xxxu_start,
9481 .stop = rtl8xxxu_stop,
9482 .sw_scan_start = rtl8xxxu_sw_scan_start,
9483 .sw_scan_complete = rtl8xxxu_sw_scan_complete,
9484 .set_key = rtl8xxxu_set_key,
9485 .ampdu_action = rtl8xxxu_ampdu_action,
9486};
9487
9488static int rtl8xxxu_parse_usb(struct rtl8xxxu_priv *priv,
9489 struct usb_interface *interface)
9490{
9491 struct usb_interface_descriptor *interface_desc;
9492 struct usb_host_interface *host_interface;
9493 struct usb_endpoint_descriptor *endpoint;
9494 struct device *dev = &priv->udev->dev;
9495 int i, j = 0, endpoints;
9496 u8 dir, xtype, num;
9497 int ret = 0;
9498
9499 host_interface = &interface->altsetting[0];
9500 interface_desc = &host_interface->desc;
9501 endpoints = interface_desc->bNumEndpoints;
9502
9503 for (i = 0; i < endpoints; i++) {
9504 endpoint = &host_interface->endpoint[i].desc;
9505
9506 dir = endpoint->bEndpointAddress & USB_ENDPOINT_DIR_MASK;
9507 num = usb_endpoint_num(endpoint);
9508 xtype = usb_endpoint_type(endpoint);
9509 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_USB)
9510 dev_dbg(dev,
9511 "%s: endpoint: dir %02x, # %02x, type %02x\n",
9512 __func__, dir, num, xtype);
9513 if (usb_endpoint_dir_in(endpoint) &&
9514 usb_endpoint_xfer_bulk(endpoint)) {
9515 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_USB)
9516 dev_dbg(dev, "%s: in endpoint num %i\n",
9517 __func__, num);
9518
9519 if (priv->pipe_in) {
9520 dev_warn(dev,
9521 "%s: Too many IN pipes\n", __func__);
9522 ret = -EINVAL;
9523 goto exit;
9524 }
9525
9526 priv->pipe_in = usb_rcvbulkpipe(priv->udev, num);
9527 }
9528
9529 if (usb_endpoint_dir_in(endpoint) &&
9530 usb_endpoint_xfer_int(endpoint)) {
9531 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_USB)
9532 dev_dbg(dev, "%s: interrupt endpoint num %i\n",
9533 __func__, num);
9534
9535 if (priv->pipe_interrupt) {
9536 dev_warn(dev, "%s: Too many INTERRUPT pipes\n",
9537 __func__);
9538 ret = -EINVAL;
9539 goto exit;
9540 }
9541
9542 priv->pipe_interrupt = usb_rcvintpipe(priv->udev, num);
9543 }
9544
9545 if (usb_endpoint_dir_out(endpoint) &&
9546 usb_endpoint_xfer_bulk(endpoint)) {
9547 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_USB)
9548 dev_dbg(dev, "%s: out endpoint num %i\n",
9549 __func__, num);
9550 if (j >= RTL8XXXU_OUT_ENDPOINTS) {
9551 dev_warn(dev,
9552 "%s: Too many OUT pipes\n", __func__);
9553 ret = -EINVAL;
9554 goto exit;
9555 }
9556 priv->out_ep[j++] = num;
9557 }
9558 }
9559exit:
9560 priv->nr_out_eps = j;
9561 return ret;
9562}
9563
9564static int rtl8xxxu_probe(struct usb_interface *interface,
9565 const struct usb_device_id *id)
9566{
9567 struct rtl8xxxu_priv *priv;
9568 struct ieee80211_hw *hw;
9569 struct usb_device *udev;
9570 struct ieee80211_supported_band *sband;
9571 int ret = 0;
9572 int untested = 1;
9573
9574 udev = usb_get_dev(interface_to_usbdev(interface));
9575
9576 switch (id->idVendor) {
9577 case USB_VENDOR_ID_REALTEK:
9578 switch(id->idProduct) {
9579 case 0x1724:
9580 case 0x8176:
9581 case 0x8178:
9582 case 0x817f:
9583 untested = 0;
9584 break;
9585 }
9586 break;
9587 case 0x7392:
9588 if (id->idProduct == 0x7811)
9589 untested = 0;
9590 break;
Jes Sorensene1d70c92016-04-14 16:37:06 -04009591 case 0x050d:
9592 if (id->idProduct == 0x1004)
9593 untested = 0;
9594 break;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04009595 default:
9596 break;
9597 }
9598
9599 if (untested) {
Jes Sorenseneaa4d142016-02-29 17:04:31 -05009600 rtl8xxxu_debug |= RTL8XXXU_DEBUG_EFUSE;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04009601 dev_info(&udev->dev,
9602 "This Realtek USB WiFi dongle (0x%04x:0x%04x) is untested!\n",
9603 id->idVendor, id->idProduct);
9604 dev_info(&udev->dev,
9605 "Please report results to Jes.Sorensen@gmail.com\n");
9606 }
9607
9608 hw = ieee80211_alloc_hw(sizeof(struct rtl8xxxu_priv), &rtl8xxxu_ops);
9609 if (!hw) {
9610 ret = -ENOMEM;
9611 goto exit;
9612 }
9613
9614 priv = hw->priv;
9615 priv->hw = hw;
9616 priv->udev = udev;
9617 priv->fops = (struct rtl8xxxu_fileops *)id->driver_info;
9618 mutex_init(&priv->usb_buf_mutex);
9619 mutex_init(&priv->h2c_mutex);
9620 INIT_LIST_HEAD(&priv->tx_urb_free_list);
9621 spin_lock_init(&priv->tx_urb_lock);
9622 INIT_LIST_HEAD(&priv->rx_urb_pending_list);
9623 spin_lock_init(&priv->rx_urb_lock);
9624 INIT_WORK(&priv->rx_urb_wq, rtl8xxxu_rx_urb_work);
9625
9626 usb_set_intfdata(interface, hw);
9627
9628 ret = rtl8xxxu_parse_usb(priv, interface);
9629 if (ret)
9630 goto exit;
9631
9632 ret = rtl8xxxu_identify_chip(priv);
9633 if (ret) {
9634 dev_err(&udev->dev, "Fatal - failed to identify chip\n");
9635 goto exit;
9636 }
9637
9638 ret = rtl8xxxu_read_efuse(priv);
9639 if (ret) {
9640 dev_err(&udev->dev, "Fatal - failed to read EFuse\n");
9641 goto exit;
9642 }
9643
9644 ret = priv->fops->parse_efuse(priv);
9645 if (ret) {
9646 dev_err(&udev->dev, "Fatal - failed to parse EFuse\n");
9647 goto exit;
9648 }
9649
9650 rtl8xxxu_print_chipinfo(priv);
9651
9652 ret = priv->fops->load_firmware(priv);
9653 if (ret) {
9654 dev_err(&udev->dev, "Fatal - failed to load firmware\n");
9655 goto exit;
9656 }
9657
9658 ret = rtl8xxxu_init_device(hw);
9659
9660 hw->wiphy->max_scan_ssids = 1;
9661 hw->wiphy->max_scan_ie_len = IEEE80211_MAX_DATA_LEN;
9662 hw->wiphy->interface_modes = BIT(NL80211_IFTYPE_STATION);
9663 hw->queues = 4;
9664
9665 sband = &rtl8xxxu_supported_band;
9666 sband->ht_cap.ht_supported = true;
9667 sband->ht_cap.ampdu_factor = IEEE80211_HT_MAX_AMPDU_64K;
9668 sband->ht_cap.ampdu_density = IEEE80211_HT_MPDU_DENSITY_16;
9669 sband->ht_cap.cap = IEEE80211_HT_CAP_SGI_20 | IEEE80211_HT_CAP_SGI_40;
9670 memset(&sband->ht_cap.mcs, 0, sizeof(sband->ht_cap.mcs));
9671 sband->ht_cap.mcs.rx_mask[0] = 0xff;
9672 sband->ht_cap.mcs.rx_mask[4] = 0x01;
9673 if (priv->rf_paths > 1) {
9674 sband->ht_cap.mcs.rx_mask[1] = 0xff;
9675 sband->ht_cap.cap |= IEEE80211_HT_CAP_SGI_40;
9676 }
9677 sband->ht_cap.mcs.tx_params = IEEE80211_HT_MCS_TX_DEFINED;
9678 /*
9679 * Some APs will negotiate HT20_40 in a noisy environment leading
9680 * to miserable performance. Rather than defaulting to this, only
9681 * enable it if explicitly requested at module load time.
9682 */
9683 if (rtl8xxxu_ht40_2g) {
9684 dev_info(&udev->dev, "Enabling HT_20_40 on the 2.4GHz band\n");
9685 sband->ht_cap.cap |= IEEE80211_HT_CAP_SUP_WIDTH_20_40;
9686 }
Johannes Berg57fbcce2016-04-12 15:56:15 +02009687 hw->wiphy->bands[NL80211_BAND_2GHZ] = sband;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04009688
9689 hw->wiphy->rts_threshold = 2347;
9690
9691 SET_IEEE80211_DEV(priv->hw, &interface->dev);
9692 SET_IEEE80211_PERM_ADDR(hw, priv->mac_addr);
9693
Jes Sorensen179e1742016-02-29 17:05:27 -05009694 hw->extra_tx_headroom = priv->fops->tx_desc_size;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04009695 ieee80211_hw_set(hw, SIGNAL_DBM);
9696 /*
9697 * The firmware handles rate control
9698 */
9699 ieee80211_hw_set(hw, HAS_RATE_CONTROL);
9700 ieee80211_hw_set(hw, AMPDU_AGGREGATION);
9701
9702 ret = ieee80211_register_hw(priv->hw);
9703 if (ret) {
9704 dev_err(&udev->dev, "%s: Failed to register: %i\n",
9705 __func__, ret);
9706 goto exit;
9707 }
9708
9709exit:
9710 if (ret < 0)
9711 usb_put_dev(udev);
9712 return ret;
9713}
9714
9715static void rtl8xxxu_disconnect(struct usb_interface *interface)
9716{
9717 struct rtl8xxxu_priv *priv;
9718 struct ieee80211_hw *hw;
9719
9720 hw = usb_get_intfdata(interface);
9721 priv = hw->priv;
9722
9723 rtl8xxxu_disable_device(hw);
9724 usb_set_intfdata(interface, NULL);
9725
9726 dev_info(&priv->udev->dev, "disconnecting\n");
9727
9728 ieee80211_unregister_hw(hw);
9729
9730 kfree(priv->fw_data);
9731 mutex_destroy(&priv->usb_buf_mutex);
9732 mutex_destroy(&priv->h2c_mutex);
9733
9734 usb_put_dev(priv->udev);
9735 ieee80211_free_hw(hw);
9736}
9737
9738static struct rtl8xxxu_fileops rtl8723au_fops = {
9739 .parse_efuse = rtl8723au_parse_efuse,
9740 .load_firmware = rtl8723au_load_firmware,
9741 .power_on = rtl8723au_power_on,
Jes Sorensenfe37d5f2016-02-29 17:05:47 -05009742 .power_off = rtl8xxxu_power_off,
Jes Sorensen7d4ccb82016-02-29 17:05:50 -05009743 .reset_8051 = rtl8xxxu_reset_8051,
Jes Sorensen74b99be2016-02-29 17:04:04 -05009744 .llt_init = rtl8xxxu_init_llt_table,
Jes Sorensencb877252016-04-14 14:58:57 -04009745 .init_phy_bb = rtl8723au_init_phy_bb,
Jes Sorensen4062b8f2016-04-14 16:37:08 -04009746 .init_phy_rf = rtl8723au_init_phy_rf,
Jes Sorensene1547c52016-02-29 17:04:35 -05009747 .phy_iq_calibrate = rtl8723au_phy_iq_calibrate,
Jes Sorensenc3f95062016-02-29 17:04:40 -05009748 .config_channel = rtl8723au_config_channel,
Jes Sorensena49c7ce2016-04-14 14:58:52 -04009749 .parse_rx_desc = rtl8xxxu_parse_rxdesc16,
Jes Sorensendb08de92016-02-29 17:05:17 -05009750 .enable_rf = rtl8723a_enable_rf,
Jes Sorensenfc89a412016-02-29 17:05:46 -05009751 .disable_rf = rtl8723a_disable_rf,
Jes Sorensen747bf232016-04-14 14:59:04 -04009752 .usb_quirks = rtl8xxxu_gen1_usb_quirks,
Jes Sorensene796dab2016-02-29 17:05:19 -05009753 .set_tx_power = rtl8723a_set_tx_power,
Jes Sorensenf653e692016-02-29 17:05:38 -05009754 .update_rate_mask = rtl8723au_update_rate_mask,
Jes Sorensen7d794ea2016-02-29 17:05:39 -05009755 .report_connect = rtl8723au_report_connect,
Jes Sorensen26f1fad2015-10-14 20:44:51 -04009756 .writeN_block_size = 1024,
Jes Sorensened35d092016-02-29 17:04:19 -05009757 .mbox_ext_reg = REG_HMBOX_EXT_0,
9758 .mbox_ext_width = 2,
Jes Sorensendbb28962016-03-31 17:08:33 -04009759 .tx_desc_size = sizeof(struct rtl8xxxu_txdesc32),
Jes Sorensena49c7ce2016-04-14 14:58:52 -04009760 .rx_desc_size = sizeof(struct rtl8xxxu_rxdesc16),
Jes Sorensen8634af52016-02-29 17:04:33 -05009761 .adda_1t_init = 0x0b1b25a0,
9762 .adda_1t_path_on = 0x0bdb25a0,
9763 .adda_2t_path_on_a = 0x04db25a4,
9764 .adda_2t_path_on_b = 0x0b1b25a4,
Jes Sorensen24e8e7e2016-04-14 14:59:01 -04009765 .trxff_boundary = 0x27ff,
Jes Sorensen9b323ee2016-04-14 14:59:03 -04009766 .pbp_rx = PBP_PAGE_SIZE_128,
9767 .pbp_tx = PBP_PAGE_SIZE_128,
Jes Sorensenc606e662016-04-07 14:19:16 -04009768 .mactable = rtl8723a_mac_init_table,
Jes Sorensen26f1fad2015-10-14 20:44:51 -04009769};
9770
Jes Sorensen35a741f2016-02-29 17:04:10 -05009771static struct rtl8xxxu_fileops rtl8723bu_fops = {
Jes Sorensen3c836d62016-02-29 17:04:11 -05009772 .parse_efuse = rtl8723bu_parse_efuse,
Jes Sorensen35a741f2016-02-29 17:04:10 -05009773 .load_firmware = rtl8723bu_load_firmware,
Jes Sorensen42836db2016-02-29 17:04:52 -05009774 .power_on = rtl8723bu_power_on,
Jes Sorensenfe37d5f2016-02-29 17:05:47 -05009775 .power_off = rtl8723bu_power_off,
Jes Sorensen7d4ccb82016-02-29 17:05:50 -05009776 .reset_8051 = rtl8723bu_reset_8051,
Jes Sorensen35a741f2016-02-29 17:04:10 -05009777 .llt_init = rtl8xxxu_auto_llt_table,
Jes Sorensencb877252016-04-14 14:58:57 -04009778 .init_phy_bb = rtl8723bu_init_phy_bb,
Jes Sorensen4062b8f2016-04-14 16:37:08 -04009779 .init_phy_rf = rtl8723bu_init_phy_rf,
Jes Sorensenf0d9f5e2016-02-29 17:04:16 -05009780 .phy_init_antenna_selection = rtl8723bu_phy_init_antenna_selection,
Jes Sorensene1547c52016-02-29 17:04:35 -05009781 .phy_iq_calibrate = rtl8723bu_phy_iq_calibrate,
Jes Sorensenc3f95062016-02-29 17:04:40 -05009782 .config_channel = rtl8723bu_config_channel,
Jes Sorensena49c7ce2016-04-14 14:58:52 -04009783 .parse_rx_desc = rtl8xxxu_parse_rxdesc24,
Jes Sorensen3e88ca42016-02-29 17:05:08 -05009784 .init_aggregation = rtl8723bu_init_aggregation,
Jes Sorensen9c79bf92016-02-29 17:05:10 -05009785 .init_statistics = rtl8723bu_init_statistics,
Jes Sorensendb08de92016-02-29 17:05:17 -05009786 .enable_rf = rtl8723b_enable_rf,
Jes Sorensenfc89a412016-02-29 17:05:46 -05009787 .disable_rf = rtl8723b_disable_rf,
Jes Sorensen747bf232016-04-14 14:59:04 -04009788 .usb_quirks = rtl8xxxu_gen2_usb_quirks,
Jes Sorensene796dab2016-02-29 17:05:19 -05009789 .set_tx_power = rtl8723b_set_tx_power,
Jes Sorensenf653e692016-02-29 17:05:38 -05009790 .update_rate_mask = rtl8723bu_update_rate_mask,
Jes Sorensen7d794ea2016-02-29 17:05:39 -05009791 .report_connect = rtl8723bu_report_connect,
Jes Sorensenadfc0122016-02-29 17:04:12 -05009792 .writeN_block_size = 1024,
Jes Sorensened35d092016-02-29 17:04:19 -05009793 .mbox_ext_reg = REG_HMBOX_EXT0_8723B,
9794 .mbox_ext_width = 4,
Jes Sorensendbb28962016-03-31 17:08:33 -04009795 .tx_desc_size = sizeof(struct rtl8xxxu_txdesc40),
Jes Sorensena49c7ce2016-04-14 14:58:52 -04009796 .rx_desc_size = sizeof(struct rtl8xxxu_rxdesc24),
Jes Sorensen0d698de2016-02-29 17:04:36 -05009797 .has_s0s1 = 1,
Jes Sorensen8634af52016-02-29 17:04:33 -05009798 .adda_1t_init = 0x01c00014,
9799 .adda_1t_path_on = 0x01c00014,
9800 .adda_2t_path_on_a = 0x01c00014,
9801 .adda_2t_path_on_b = 0x01c00014,
Jes Sorensen24e8e7e2016-04-14 14:59:01 -04009802 .trxff_boundary = 0x3f7f,
Jes Sorensen9b323ee2016-04-14 14:59:03 -04009803 .pbp_rx = PBP_PAGE_SIZE_256,
9804 .pbp_tx = PBP_PAGE_SIZE_256,
Jes Sorensenc606e662016-04-07 14:19:16 -04009805 .mactable = rtl8723b_mac_init_table,
Jes Sorensen35a741f2016-02-29 17:04:10 -05009806};
9807
Kalle Valoc0963772015-10-25 18:24:38 +02009808#ifdef CONFIG_RTL8XXXU_UNTESTED
9809
Jes Sorensen26f1fad2015-10-14 20:44:51 -04009810static struct rtl8xxxu_fileops rtl8192cu_fops = {
9811 .parse_efuse = rtl8192cu_parse_efuse,
9812 .load_firmware = rtl8192cu_load_firmware,
9813 .power_on = rtl8192cu_power_on,
Jes Sorensenfe37d5f2016-02-29 17:05:47 -05009814 .power_off = rtl8xxxu_power_off,
Jes Sorensen7d4ccb82016-02-29 17:05:50 -05009815 .reset_8051 = rtl8xxxu_reset_8051,
Jes Sorensen74b99be2016-02-29 17:04:04 -05009816 .llt_init = rtl8xxxu_init_llt_table,
Jes Sorensencb877252016-04-14 14:58:57 -04009817 .init_phy_bb = rtl8723au_init_phy_bb,
Jes Sorensen4062b8f2016-04-14 16:37:08 -04009818 .init_phy_rf = rtl8192cu_init_phy_rf,
Jes Sorensene1547c52016-02-29 17:04:35 -05009819 .phy_iq_calibrate = rtl8723au_phy_iq_calibrate,
Jes Sorensenc3f95062016-02-29 17:04:40 -05009820 .config_channel = rtl8723au_config_channel,
Jes Sorensena49c7ce2016-04-14 14:58:52 -04009821 .parse_rx_desc = rtl8xxxu_parse_rxdesc16,
Jes Sorensendb08de92016-02-29 17:05:17 -05009822 .enable_rf = rtl8723a_enable_rf,
Jes Sorensenfc89a412016-02-29 17:05:46 -05009823 .disable_rf = rtl8723a_disable_rf,
Jes Sorensen747bf232016-04-14 14:59:04 -04009824 .usb_quirks = rtl8xxxu_gen1_usb_quirks,
Jes Sorensene796dab2016-02-29 17:05:19 -05009825 .set_tx_power = rtl8723a_set_tx_power,
Jes Sorensenf653e692016-02-29 17:05:38 -05009826 .update_rate_mask = rtl8723au_update_rate_mask,
Jes Sorensen7d794ea2016-02-29 17:05:39 -05009827 .report_connect = rtl8723au_report_connect,
Jes Sorensen26f1fad2015-10-14 20:44:51 -04009828 .writeN_block_size = 128,
Jes Sorensened35d092016-02-29 17:04:19 -05009829 .mbox_ext_reg = REG_HMBOX_EXT_0,
9830 .mbox_ext_width = 2,
Jes Sorensendbb28962016-03-31 17:08:33 -04009831 .tx_desc_size = sizeof(struct rtl8xxxu_txdesc32),
Jes Sorensena49c7ce2016-04-14 14:58:52 -04009832 .rx_desc_size = sizeof(struct rtl8xxxu_rxdesc16),
Jes Sorensen8634af52016-02-29 17:04:33 -05009833 .adda_1t_init = 0x0b1b25a0,
9834 .adda_1t_path_on = 0x0bdb25a0,
9835 .adda_2t_path_on_a = 0x04db25a4,
9836 .adda_2t_path_on_b = 0x0b1b25a4,
Jes Sorensen24e8e7e2016-04-14 14:59:01 -04009837 .trxff_boundary = 0x27ff,
Jes Sorensen9b323ee2016-04-14 14:59:03 -04009838 .pbp_rx = PBP_PAGE_SIZE_128,
9839 .pbp_tx = PBP_PAGE_SIZE_128,
Jes Sorensenc606e662016-04-07 14:19:16 -04009840 .mactable = rtl8723a_mac_init_table,
Jes Sorensen26f1fad2015-10-14 20:44:51 -04009841};
9842
Kalle Valoc0963772015-10-25 18:24:38 +02009843#endif
9844
Jes Sorensen3307d842016-02-29 17:03:59 -05009845static struct rtl8xxxu_fileops rtl8192eu_fops = {
9846 .parse_efuse = rtl8192eu_parse_efuse,
9847 .load_firmware = rtl8192eu_load_firmware,
Jes Sorensenc05a9db2016-02-29 17:04:03 -05009848 .power_on = rtl8192eu_power_on,
Jes Sorensenfe37d5f2016-02-29 17:05:47 -05009849 .power_off = rtl8xxxu_power_off,
Jes Sorensen7d4ccb82016-02-29 17:05:50 -05009850 .reset_8051 = rtl8xxxu_reset_8051,
Jes Sorensen74b99be2016-02-29 17:04:04 -05009851 .llt_init = rtl8xxxu_auto_llt_table,
Jes Sorensencb877252016-04-14 14:58:57 -04009852 .init_phy_bb = rtl8192eu_init_phy_bb,
Jes Sorensen4062b8f2016-04-14 16:37:08 -04009853 .init_phy_rf = rtl8192eu_init_phy_rf,
Jes Sorensenf991f4e2016-04-07 14:19:32 -04009854 .phy_iq_calibrate = rtl8192eu_phy_iq_calibrate,
Jes Sorensenc3f95062016-02-29 17:04:40 -05009855 .config_channel = rtl8723bu_config_channel,
Jes Sorensena49c7ce2016-04-14 14:58:52 -04009856 .parse_rx_desc = rtl8xxxu_parse_rxdesc24,
Jes Sorensendb08de92016-02-29 17:05:17 -05009857 .enable_rf = rtl8723b_enable_rf,
Jes Sorensenfc89a412016-02-29 17:05:46 -05009858 .disable_rf = rtl8723b_disable_rf,
Jes Sorensen747bf232016-04-14 14:59:04 -04009859 .usb_quirks = rtl8xxxu_gen2_usb_quirks,
Jes Sorensen57e42a22016-04-14 14:58:49 -04009860 .set_tx_power = rtl8192e_set_tx_power,
Jes Sorensen91cbe4e2016-03-31 17:08:41 -04009861 .update_rate_mask = rtl8723bu_update_rate_mask,
9862 .report_connect = rtl8723bu_report_connect,
Jes Sorensenc05a9db2016-02-29 17:04:03 -05009863 .writeN_block_size = 128,
Jes Sorensened35d092016-02-29 17:04:19 -05009864 .mbox_ext_reg = REG_HMBOX_EXT0_8723B,
9865 .mbox_ext_width = 4,
Jes Sorensenf3fc2512016-03-31 17:08:37 -04009866 .tx_desc_size = sizeof(struct rtl8xxxu_txdesc40),
Jes Sorensena49c7ce2016-04-14 14:58:52 -04009867 .rx_desc_size = sizeof(struct rtl8xxxu_rxdesc24),
Jes Sorensen55c0b6a2016-04-14 14:58:50 -04009868 .has_s0s1 = 0,
Jes Sorensen8634af52016-02-29 17:04:33 -05009869 .adda_1t_init = 0x0fc01616,
9870 .adda_1t_path_on = 0x0fc01616,
9871 .adda_2t_path_on_a = 0x0fc01616,
9872 .adda_2t_path_on_b = 0x0fc01616,
Jes Sorensen24e8e7e2016-04-14 14:59:01 -04009873 .trxff_boundary = 0x3cff,
Jes Sorensenc606e662016-04-07 14:19:16 -04009874 .mactable = rtl8192e_mac_init_table,
Jes Sorensen89c2a092016-04-14 14:58:44 -04009875 .total_page_num = TX_TOTAL_PAGE_NUM_8192E,
9876 .page_num_hi = TX_PAGE_NUM_HI_PQ_8192E,
9877 .page_num_lo = TX_PAGE_NUM_LO_PQ_8192E,
9878 .page_num_norm = TX_PAGE_NUM_NORM_PQ_8192E,
Jes Sorensen3307d842016-02-29 17:03:59 -05009879};
9880
Jes Sorensen26f1fad2015-10-14 20:44:51 -04009881static struct usb_device_id dev_table[] = {
9882{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x8724, 0xff, 0xff, 0xff),
9883 .driver_info = (unsigned long)&rtl8723au_fops},
9884{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x1724, 0xff, 0xff, 0xff),
9885 .driver_info = (unsigned long)&rtl8723au_fops},
9886{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x0724, 0xff, 0xff, 0xff),
9887 .driver_info = (unsigned long)&rtl8723au_fops},
Jes Sorensen3307d842016-02-29 17:03:59 -05009888{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x818b, 0xff, 0xff, 0xff),
9889 .driver_info = (unsigned long)&rtl8192eu_fops},
Jes Sorensen35a741f2016-02-29 17:04:10 -05009890{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0xb720, 0xff, 0xff, 0xff),
9891 .driver_info = (unsigned long)&rtl8723bu_fops},
Kalle Valo033695b2015-10-23 20:27:58 +03009892#ifdef CONFIG_RTL8XXXU_UNTESTED
9893/* Still supported by rtlwifi */
Jes Sorensen26f1fad2015-10-14 20:44:51 -04009894{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x8176, 0xff, 0xff, 0xff),
9895 .driver_info = (unsigned long)&rtl8192cu_fops},
9896{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x8178, 0xff, 0xff, 0xff),
9897 .driver_info = (unsigned long)&rtl8192cu_fops},
9898{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x817f, 0xff, 0xff, 0xff),
9899 .driver_info = (unsigned long)&rtl8192cu_fops},
9900/* Tested by Larry Finger */
9901{USB_DEVICE_AND_INTERFACE_INFO(0x7392, 0x7811, 0xff, 0xff, 0xff),
9902 .driver_info = (unsigned long)&rtl8192cu_fops},
Jes Sorensene1d70c92016-04-14 16:37:06 -04009903/* Tested by Andrea Merello */
9904{USB_DEVICE_AND_INTERFACE_INFO(0x050d, 0x1004, 0xff, 0xff, 0xff),
9905 .driver_info = (unsigned long)&rtl8192cu_fops},
Jes Sorensen26f1fad2015-10-14 20:44:51 -04009906/* Currently untested 8188 series devices */
9907{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x8191, 0xff, 0xff, 0xff),
9908 .driver_info = (unsigned long)&rtl8192cu_fops},
9909{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x8170, 0xff, 0xff, 0xff),
9910 .driver_info = (unsigned long)&rtl8192cu_fops},
9911{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x8177, 0xff, 0xff, 0xff),
9912 .driver_info = (unsigned long)&rtl8192cu_fops},
9913{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x817a, 0xff, 0xff, 0xff),
9914 .driver_info = (unsigned long)&rtl8192cu_fops},
9915{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x817b, 0xff, 0xff, 0xff),
9916 .driver_info = (unsigned long)&rtl8192cu_fops},
9917{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x817d, 0xff, 0xff, 0xff),
9918 .driver_info = (unsigned long)&rtl8192cu_fops},
9919{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x817e, 0xff, 0xff, 0xff),
9920 .driver_info = (unsigned long)&rtl8192cu_fops},
9921{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x818a, 0xff, 0xff, 0xff),
9922 .driver_info = (unsigned long)&rtl8192cu_fops},
9923{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x317f, 0xff, 0xff, 0xff),
9924 .driver_info = (unsigned long)&rtl8192cu_fops},
9925{USB_DEVICE_AND_INTERFACE_INFO(0x1058, 0x0631, 0xff, 0xff, 0xff),
9926 .driver_info = (unsigned long)&rtl8192cu_fops},
9927{USB_DEVICE_AND_INTERFACE_INFO(0x04bb, 0x094c, 0xff, 0xff, 0xff),
9928 .driver_info = (unsigned long)&rtl8192cu_fops},
9929{USB_DEVICE_AND_INTERFACE_INFO(0x050d, 0x1102, 0xff, 0xff, 0xff),
9930 .driver_info = (unsigned long)&rtl8192cu_fops},
9931{USB_DEVICE_AND_INTERFACE_INFO(0x06f8, 0xe033, 0xff, 0xff, 0xff),
9932 .driver_info = (unsigned long)&rtl8192cu_fops},
9933{USB_DEVICE_AND_INTERFACE_INFO(0x07b8, 0x8189, 0xff, 0xff, 0xff),
9934 .driver_info = (unsigned long)&rtl8192cu_fops},
9935{USB_DEVICE_AND_INTERFACE_INFO(0x0846, 0x9041, 0xff, 0xff, 0xff),
9936 .driver_info = (unsigned long)&rtl8192cu_fops},
9937{USB_DEVICE_AND_INTERFACE_INFO(0x0b05, 0x17ba, 0xff, 0xff, 0xff),
9938 .driver_info = (unsigned long)&rtl8192cu_fops},
9939{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x1e1e, 0xff, 0xff, 0xff),
9940 .driver_info = (unsigned long)&rtl8192cu_fops},
9941{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x5088, 0xff, 0xff, 0xff),
9942 .driver_info = (unsigned long)&rtl8192cu_fops},
9943{USB_DEVICE_AND_INTERFACE_INFO(0x0df6, 0x0052, 0xff, 0xff, 0xff),
9944 .driver_info = (unsigned long)&rtl8192cu_fops},
9945{USB_DEVICE_AND_INTERFACE_INFO(0x0df6, 0x005c, 0xff, 0xff, 0xff),
9946 .driver_info = (unsigned long)&rtl8192cu_fops},
9947{USB_DEVICE_AND_INTERFACE_INFO(0x0eb0, 0x9071, 0xff, 0xff, 0xff),
9948 .driver_info = (unsigned long)&rtl8192cu_fops},
9949{USB_DEVICE_AND_INTERFACE_INFO(0x103c, 0x1629, 0xff, 0xff, 0xff),
9950 .driver_info = (unsigned long)&rtl8192cu_fops},
9951{USB_DEVICE_AND_INTERFACE_INFO(0x13d3, 0x3357, 0xff, 0xff, 0xff),
9952 .driver_info = (unsigned long)&rtl8192cu_fops},
9953{USB_DEVICE_AND_INTERFACE_INFO(0x2001, 0x3308, 0xff, 0xff, 0xff),
9954 .driver_info = (unsigned long)&rtl8192cu_fops},
9955{USB_DEVICE_AND_INTERFACE_INFO(0x2001, 0x330b, 0xff, 0xff, 0xff),
9956 .driver_info = (unsigned long)&rtl8192cu_fops},
9957{USB_DEVICE_AND_INTERFACE_INFO(0x2019, 0x4902, 0xff, 0xff, 0xff),
9958 .driver_info = (unsigned long)&rtl8192cu_fops},
9959{USB_DEVICE_AND_INTERFACE_INFO(0x2019, 0xab2a, 0xff, 0xff, 0xff),
9960 .driver_info = (unsigned long)&rtl8192cu_fops},
9961{USB_DEVICE_AND_INTERFACE_INFO(0x2019, 0xab2e, 0xff, 0xff, 0xff),
9962 .driver_info = (unsigned long)&rtl8192cu_fops},
9963{USB_DEVICE_AND_INTERFACE_INFO(0x2019, 0xed17, 0xff, 0xff, 0xff),
9964 .driver_info = (unsigned long)&rtl8192cu_fops},
9965{USB_DEVICE_AND_INTERFACE_INFO(0x20f4, 0x648b, 0xff, 0xff, 0xff),
9966 .driver_info = (unsigned long)&rtl8192cu_fops},
9967{USB_DEVICE_AND_INTERFACE_INFO(0x4855, 0x0090, 0xff, 0xff, 0xff),
9968 .driver_info = (unsigned long)&rtl8192cu_fops},
9969{USB_DEVICE_AND_INTERFACE_INFO(0x4856, 0x0091, 0xff, 0xff, 0xff),
9970 .driver_info = (unsigned long)&rtl8192cu_fops},
9971{USB_DEVICE_AND_INTERFACE_INFO(0xcdab, 0x8010, 0xff, 0xff, 0xff),
9972 .driver_info = (unsigned long)&rtl8192cu_fops},
Jes Sorensen26f1fad2015-10-14 20:44:51 -04009973{USB_DEVICE_AND_INTERFACE_INFO(0x04f2, 0xaff7, 0xff, 0xff, 0xff),
9974 .driver_info = (unsigned long)&rtl8192cu_fops},
9975{USB_DEVICE_AND_INTERFACE_INFO(0x04f2, 0xaff9, 0xff, 0xff, 0xff),
9976 .driver_info = (unsigned long)&rtl8192cu_fops},
9977{USB_DEVICE_AND_INTERFACE_INFO(0x04f2, 0xaffa, 0xff, 0xff, 0xff),
9978 .driver_info = (unsigned long)&rtl8192cu_fops},
9979{USB_DEVICE_AND_INTERFACE_INFO(0x04f2, 0xaff8, 0xff, 0xff, 0xff),
9980 .driver_info = (unsigned long)&rtl8192cu_fops},
9981{USB_DEVICE_AND_INTERFACE_INFO(0x04f2, 0xaffb, 0xff, 0xff, 0xff),
9982 .driver_info = (unsigned long)&rtl8192cu_fops},
9983{USB_DEVICE_AND_INTERFACE_INFO(0x04f2, 0xaffc, 0xff, 0xff, 0xff),
9984 .driver_info = (unsigned long)&rtl8192cu_fops},
9985{USB_DEVICE_AND_INTERFACE_INFO(0x2019, 0x1201, 0xff, 0xff, 0xff),
9986 .driver_info = (unsigned long)&rtl8192cu_fops},
9987/* Currently untested 8192 series devices */
9988{USB_DEVICE_AND_INTERFACE_INFO(0x04bb, 0x0950, 0xff, 0xff, 0xff),
9989 .driver_info = (unsigned long)&rtl8192cu_fops},
Jes Sorensen26f1fad2015-10-14 20:44:51 -04009990{USB_DEVICE_AND_INTERFACE_INFO(0x050d, 0x2102, 0xff, 0xff, 0xff),
9991 .driver_info = (unsigned long)&rtl8192cu_fops},
9992{USB_DEVICE_AND_INTERFACE_INFO(0x050d, 0x2103, 0xff, 0xff, 0xff),
9993 .driver_info = (unsigned long)&rtl8192cu_fops},
9994{USB_DEVICE_AND_INTERFACE_INFO(0x0586, 0x341f, 0xff, 0xff, 0xff),
9995 .driver_info = (unsigned long)&rtl8192cu_fops},
9996{USB_DEVICE_AND_INTERFACE_INFO(0x06f8, 0xe035, 0xff, 0xff, 0xff),
9997 .driver_info = (unsigned long)&rtl8192cu_fops},
9998{USB_DEVICE_AND_INTERFACE_INFO(0x0b05, 0x17ab, 0xff, 0xff, 0xff),
9999 .driver_info = (unsigned long)&rtl8192cu_fops},
10000{USB_DEVICE_AND_INTERFACE_INFO(0x0df6, 0x0061, 0xff, 0xff, 0xff),
10001 .driver_info = (unsigned long)&rtl8192cu_fops},
10002{USB_DEVICE_AND_INTERFACE_INFO(0x0df6, 0x0070, 0xff, 0xff, 0xff),
10003 .driver_info = (unsigned long)&rtl8192cu_fops},
10004{USB_DEVICE_AND_INTERFACE_INFO(0x0789, 0x016d, 0xff, 0xff, 0xff),
10005 .driver_info = (unsigned long)&rtl8192cu_fops},
10006{USB_DEVICE_AND_INTERFACE_INFO(0x07aa, 0x0056, 0xff, 0xff, 0xff),
10007 .driver_info = (unsigned long)&rtl8192cu_fops},
10008{USB_DEVICE_AND_INTERFACE_INFO(0x07b8, 0x8178, 0xff, 0xff, 0xff),
10009 .driver_info = (unsigned long)&rtl8192cu_fops},
10010{USB_DEVICE_AND_INTERFACE_INFO(0x0846, 0x9021, 0xff, 0xff, 0xff),
10011 .driver_info = (unsigned long)&rtl8192cu_fops},
10012{USB_DEVICE_AND_INTERFACE_INFO(0x0846, 0xf001, 0xff, 0xff, 0xff),
10013 .driver_info = (unsigned long)&rtl8192cu_fops},
10014{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x2e2e, 0xff, 0xff, 0xff),
10015 .driver_info = (unsigned long)&rtl8192cu_fops},
10016{USB_DEVICE_AND_INTERFACE_INFO(0x0e66, 0x0019, 0xff, 0xff, 0xff),
10017 .driver_info = (unsigned long)&rtl8192cu_fops},
10018{USB_DEVICE_AND_INTERFACE_INFO(0x0e66, 0x0020, 0xff, 0xff, 0xff),
10019 .driver_info = (unsigned long)&rtl8192cu_fops},
10020{USB_DEVICE_AND_INTERFACE_INFO(0x2001, 0x3307, 0xff, 0xff, 0xff),
10021 .driver_info = (unsigned long)&rtl8192cu_fops},
10022{USB_DEVICE_AND_INTERFACE_INFO(0x2001, 0x3309, 0xff, 0xff, 0xff),
10023 .driver_info = (unsigned long)&rtl8192cu_fops},
10024{USB_DEVICE_AND_INTERFACE_INFO(0x2001, 0x330a, 0xff, 0xff, 0xff),
10025 .driver_info = (unsigned long)&rtl8192cu_fops},
10026{USB_DEVICE_AND_INTERFACE_INFO(0x2019, 0xab2b, 0xff, 0xff, 0xff),
10027 .driver_info = (unsigned long)&rtl8192cu_fops},
10028{USB_DEVICE_AND_INTERFACE_INFO(0x20f4, 0x624d, 0xff, 0xff, 0xff),
10029 .driver_info = (unsigned long)&rtl8192cu_fops},
10030{USB_DEVICE_AND_INTERFACE_INFO(0x2357, 0x0100, 0xff, 0xff, 0xff),
10031 .driver_info = (unsigned long)&rtl8192cu_fops},
10032{USB_DEVICE_AND_INTERFACE_INFO(0x4855, 0x0091, 0xff, 0xff, 0xff),
10033 .driver_info = (unsigned long)&rtl8192cu_fops},
10034{USB_DEVICE_AND_INTERFACE_INFO(0x7392, 0x7822, 0xff, 0xff, 0xff),
10035 .driver_info = (unsigned long)&rtl8192cu_fops},
10036#endif
10037{ }
10038};
10039
10040static struct usb_driver rtl8xxxu_driver = {
10041 .name = DRIVER_NAME,
10042 .probe = rtl8xxxu_probe,
10043 .disconnect = rtl8xxxu_disconnect,
10044 .id_table = dev_table,
10045 .disable_hub_initiated_lpm = 1,
10046};
10047
10048static int __init rtl8xxxu_module_init(void)
10049{
10050 int res;
10051
10052 res = usb_register(&rtl8xxxu_driver);
10053 if (res < 0)
10054 pr_err(DRIVER_NAME ": usb_register() failed (%i)\n", res);
10055
10056 return res;
10057}
10058
10059static void __exit rtl8xxxu_module_exit(void)
10060{
10061 usb_deregister(&rtl8xxxu_driver);
10062}
10063
10064
10065MODULE_DEVICE_TABLE(usb, dev_table);
10066
10067module_init(rtl8xxxu_module_init);
10068module_exit(rtl8xxxu_module_exit);