blob: 3bfe721ba766894b4f434e9456d0b4d19b9ef2df [file] [log] [blame]
Brett Russ20f733e2005-09-01 18:26:17 -04001/*
2 * sata_mv.c - Marvell SATA support
3 *
Mark Lorde12bef52008-03-31 19:33:56 -04004 * Copyright 2008: Marvell Corporation, all rights reserved.
Jeff Garzik8b260242005-11-12 12:32:50 -05005 * Copyright 2005: EMC Corporation, all rights reserved.
Jeff Garzike2b1be52005-11-18 14:04:23 -05006 * Copyright 2005 Red Hat, Inc. All rights reserved.
Brett Russ20f733e2005-09-01 18:26:17 -04007 *
8 * Please ALWAYS copy linux-ide@vger.kernel.org on emails.
9 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License as published by
12 * the Free Software Foundation; version 2 of the License.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
22 *
23 */
24
Jeff Garzik4a05e202007-05-24 23:40:15 -040025/*
Mark Lord85afb932008-04-19 14:54:41 -040026 * sata_mv TODO list:
27 *
28 * --> Errata workaround for NCQ device errors.
29 *
30 * --> More errata workarounds for PCI-X.
31 *
32 * --> Complete a full errata audit for all chipsets to identify others.
33 *
Mark Lord85afb932008-04-19 14:54:41 -040034 * --> Develop a low-power-consumption strategy, and implement it.
35 *
36 * --> [Experiment, low priority] Investigate interrupt coalescing.
37 * Quite often, especially with PCI Message Signalled Interrupts (MSI),
38 * the overhead reduced by interrupt mitigation is quite often not
39 * worth the latency cost.
40 *
41 * --> [Experiment, Marvell value added] Is it possible to use target
42 * mode to cross-connect two Linux boxes with Marvell cards? If so,
43 * creating LibATA target mode support would be very interesting.
44 *
45 * Target mode, for those without docs, is the ability to directly
46 * connect two SATA ports.
47 */
Jeff Garzik4a05e202007-05-24 23:40:15 -040048
Brett Russ20f733e2005-09-01 18:26:17 -040049#include <linux/kernel.h>
50#include <linux/module.h>
51#include <linux/pci.h>
52#include <linux/init.h>
53#include <linux/blkdev.h>
54#include <linux/delay.h>
55#include <linux/interrupt.h>
Andrew Morton8d8b6002008-02-04 23:43:44 -080056#include <linux/dmapool.h>
Brett Russ20f733e2005-09-01 18:26:17 -040057#include <linux/dma-mapping.h>
Jeff Garzika9524a72005-10-30 14:39:11 -050058#include <linux/device.h>
Saeed Bisharaf351b2d2008-02-01 18:08:03 -050059#include <linux/platform_device.h>
60#include <linux/ata_platform.h>
Lennert Buytenhek15a32632008-03-27 14:51:39 -040061#include <linux/mbus.h>
Mark Lordc46938c2008-05-02 14:02:28 -040062#include <linux/bitops.h>
Brett Russ20f733e2005-09-01 18:26:17 -040063#include <scsi/scsi_host.h>
Jeff Garzik193515d2005-11-07 00:59:37 -050064#include <scsi/scsi_cmnd.h>
Jeff Garzik6c087722007-10-12 00:16:23 -040065#include <scsi/scsi_device.h>
Brett Russ20f733e2005-09-01 18:26:17 -040066#include <linux/libata.h>
Brett Russ20f733e2005-09-01 18:26:17 -040067
68#define DRV_NAME "sata_mv"
Mark Lordda142652009-01-30 18:51:54 -050069#define DRV_VERSION "1.26"
Brett Russ20f733e2005-09-01 18:26:17 -040070
71enum {
72 /* BAR's are enumerated in terms of pci_resource_start() terms */
73 MV_PRIMARY_BAR = 0, /* offset 0x10: memory space */
74 MV_IO_BAR = 2, /* offset 0x18: IO space */
75 MV_MISC_BAR = 3, /* offset 0x1c: FLASH, NVRAM, SRAM */
76
77 MV_MAJOR_REG_AREA_SZ = 0x10000, /* 64KB */
78 MV_MINOR_REG_AREA_SZ = 0x2000, /* 8KB */
79
80 MV_PCI_REG_BASE = 0,
81 MV_IRQ_COAL_REG_BASE = 0x18000, /* 6xxx part only */
Mark Lord615ab952006-05-19 16:24:56 -040082 MV_IRQ_COAL_CAUSE = (MV_IRQ_COAL_REG_BASE + 0x08),
83 MV_IRQ_COAL_CAUSE_LO = (MV_IRQ_COAL_REG_BASE + 0x88),
84 MV_IRQ_COAL_CAUSE_HI = (MV_IRQ_COAL_REG_BASE + 0x8c),
85 MV_IRQ_COAL_THRESHOLD = (MV_IRQ_COAL_REG_BASE + 0xcc),
86 MV_IRQ_COAL_TIME_THRESHOLD = (MV_IRQ_COAL_REG_BASE + 0xd0),
87
Brett Russ20f733e2005-09-01 18:26:17 -040088 MV_SATAHC0_REG_BASE = 0x20000,
Mark Lord8e7decd2008-05-02 02:07:51 -040089 MV_FLASH_CTL_OFS = 0x1046c,
90 MV_GPIO_PORT_CTL_OFS = 0x104f0,
91 MV_RESET_CFG_OFS = 0x180d8,
Brett Russ20f733e2005-09-01 18:26:17 -040092
93 MV_PCI_REG_SZ = MV_MAJOR_REG_AREA_SZ,
94 MV_SATAHC_REG_SZ = MV_MAJOR_REG_AREA_SZ,
95 MV_SATAHC_ARBTR_REG_SZ = MV_MINOR_REG_AREA_SZ, /* arbiter */
96 MV_PORT_REG_SZ = MV_MINOR_REG_AREA_SZ,
97
Brett Russ31961942005-09-30 01:36:00 -040098 MV_MAX_Q_DEPTH = 32,
99 MV_MAX_Q_DEPTH_MASK = MV_MAX_Q_DEPTH - 1,
100
101 /* CRQB needs alignment on a 1KB boundary. Size == 1KB
102 * CRPB needs alignment on a 256B boundary. Size == 256B
Brett Russ31961942005-09-30 01:36:00 -0400103 * ePRD (SG) entries need alignment on a 16B boundary. Size == 16B
104 */
105 MV_CRQB_Q_SZ = (32 * MV_MAX_Q_DEPTH),
106 MV_CRPB_Q_SZ = (8 * MV_MAX_Q_DEPTH),
Mark Lordda2fa9b2008-01-26 18:32:45 -0500107 MV_MAX_SG_CT = 256,
Brett Russ31961942005-09-30 01:36:00 -0400108 MV_SG_TBL_SZ = (16 * MV_MAX_SG_CT),
Brett Russ31961942005-09-30 01:36:00 -0400109
Mark Lord352fab72008-04-19 14:43:42 -0400110 /* Determine hc from 0-7 port: hc = port >> MV_PORT_HC_SHIFT */
Brett Russ20f733e2005-09-01 18:26:17 -0400111 MV_PORT_HC_SHIFT = 2,
Mark Lord352fab72008-04-19 14:43:42 -0400112 MV_PORTS_PER_HC = (1 << MV_PORT_HC_SHIFT), /* 4 */
113 /* Determine hc port from 0-7 port: hardport = port & MV_PORT_MASK */
114 MV_PORT_MASK = (MV_PORTS_PER_HC - 1), /* 3 */
Brett Russ20f733e2005-09-01 18:26:17 -0400115
116 /* Host Flags */
117 MV_FLAG_DUAL_HC = (1 << 30), /* two SATA Host Controllers */
118 MV_FLAG_IRQ_COALESCE = (1 << 29), /* IRQ coalescing capability */
Saeed Bishara7bb3c522008-01-30 11:50:45 -1100119
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400120 MV_COMMON_FLAGS = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
Mark Lord91b1a842009-01-30 18:46:39 -0500121 ATA_FLAG_MMIO | ATA_FLAG_PIO_POLLING,
Mark Lordad3aef52008-05-14 09:21:43 -0400122
Mark Lord91b1a842009-01-30 18:46:39 -0500123 MV_GEN_I_FLAGS = MV_COMMON_FLAGS | ATA_FLAG_NO_ATAPI,
Brett Russ20f733e2005-09-01 18:26:17 -0400124
Mark Lord91b1a842009-01-30 18:46:39 -0500125 MV_GEN_II_FLAGS = MV_COMMON_FLAGS | MV_FLAG_IRQ_COALESCE |
Mark Lordad3aef52008-05-14 09:21:43 -0400126 ATA_FLAG_PMP | ATA_FLAG_ACPI_SATA |
Mark Lordda142652009-01-30 18:51:54 -0500127 ATA_FLAG_NCQ,
Mark Lord91b1a842009-01-30 18:46:39 -0500128
129 MV_GEN_IIE_FLAGS = MV_GEN_II_FLAGS | ATA_FLAG_AN,
Mark Lordad3aef52008-05-14 09:21:43 -0400130
Brett Russ31961942005-09-30 01:36:00 -0400131 CRQB_FLAG_READ = (1 << 0),
132 CRQB_TAG_SHIFT = 1,
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400133 CRQB_IOID_SHIFT = 6, /* CRQB Gen-II/IIE IO Id shift */
Mark Lorde12bef52008-03-31 19:33:56 -0400134 CRQB_PMP_SHIFT = 12, /* CRQB Gen-II/IIE PMP shift */
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400135 CRQB_HOSTQ_SHIFT = 17, /* CRQB Gen-II/IIE HostQueTag shift */
Brett Russ31961942005-09-30 01:36:00 -0400136 CRQB_CMD_ADDR_SHIFT = 8,
137 CRQB_CMD_CS = (0x2 << 11),
138 CRQB_CMD_LAST = (1 << 15),
139
140 CRPB_FLAG_STATUS_SHIFT = 8,
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400141 CRPB_IOID_SHIFT_6 = 5, /* CRPB Gen-II IO Id shift */
142 CRPB_IOID_SHIFT_7 = 7, /* CRPB Gen-IIE IO Id shift */
Brett Russ31961942005-09-30 01:36:00 -0400143
144 EPRD_FLAG_END_OF_TBL = (1 << 31),
145
Brett Russ20f733e2005-09-01 18:26:17 -0400146 /* PCI interface registers */
147
Brett Russ31961942005-09-30 01:36:00 -0400148 PCI_COMMAND_OFS = 0xc00,
Mark Lord8e7decd2008-05-02 02:07:51 -0400149 PCI_COMMAND_MRDTRIG = (1 << 7), /* PCI Master Read Trigger */
Brett Russ31961942005-09-30 01:36:00 -0400150
Brett Russ20f733e2005-09-01 18:26:17 -0400151 PCI_MAIN_CMD_STS_OFS = 0xd30,
152 STOP_PCI_MASTER = (1 << 2),
153 PCI_MASTER_EMPTY = (1 << 3),
154 GLOB_SFT_RST = (1 << 4),
155
Mark Lord8e7decd2008-05-02 02:07:51 -0400156 MV_PCI_MODE_OFS = 0xd00,
157 MV_PCI_MODE_MASK = 0x30,
158
Jeff Garzik522479f2005-11-12 22:14:02 -0500159 MV_PCI_EXP_ROM_BAR_CTL = 0xd2c,
160 MV_PCI_DISC_TIMER = 0xd04,
161 MV_PCI_MSI_TRIGGER = 0xc38,
162 MV_PCI_SERR_MASK = 0xc28,
Mark Lord8e7decd2008-05-02 02:07:51 -0400163 MV_PCI_XBAR_TMOUT_OFS = 0x1d04,
Jeff Garzik522479f2005-11-12 22:14:02 -0500164 MV_PCI_ERR_LOW_ADDRESS = 0x1d40,
165 MV_PCI_ERR_HIGH_ADDRESS = 0x1d44,
166 MV_PCI_ERR_ATTRIBUTE = 0x1d48,
167 MV_PCI_ERR_COMMAND = 0x1d50,
168
Mark Lord02a121d2007-12-01 13:07:22 -0500169 PCI_IRQ_CAUSE_OFS = 0x1d58,
170 PCI_IRQ_MASK_OFS = 0x1d5c,
Brett Russ20f733e2005-09-01 18:26:17 -0400171 PCI_UNMASK_ALL_IRQS = 0x7fffff, /* bits 22-0 */
172
Mark Lord02a121d2007-12-01 13:07:22 -0500173 PCIE_IRQ_CAUSE_OFS = 0x1900,
174 PCIE_IRQ_MASK_OFS = 0x1910,
Mark Lord646a4da2008-01-26 18:30:37 -0500175 PCIE_UNMASK_ALL_IRQS = 0x40a, /* assorted bits */
Mark Lord02a121d2007-12-01 13:07:22 -0500176
Mark Lord7368f912008-04-25 11:24:24 -0400177 /* Host Controller Main Interrupt Cause/Mask registers (1 per-chip) */
178 PCI_HC_MAIN_IRQ_CAUSE_OFS = 0x1d60,
179 PCI_HC_MAIN_IRQ_MASK_OFS = 0x1d64,
180 SOC_HC_MAIN_IRQ_CAUSE_OFS = 0x20020,
181 SOC_HC_MAIN_IRQ_MASK_OFS = 0x20024,
Mark Lord352fab72008-04-19 14:43:42 -0400182 ERR_IRQ = (1 << 0), /* shift by port # */
183 DONE_IRQ = (1 << 1), /* shift by port # */
Brett Russ20f733e2005-09-01 18:26:17 -0400184 HC0_IRQ_PEND = 0x1ff, /* bits 0-8 = HC0's ports */
185 HC_SHIFT = 9, /* bits 9-17 = HC1's ports */
186 PCI_ERR = (1 << 18),
187 TRAN_LO_DONE = (1 << 19), /* 6xxx: IRQ coalescing */
188 TRAN_HI_DONE = (1 << 20), /* 6xxx: IRQ coalescing */
Jeff Garzikfb621e22007-02-25 04:19:45 -0500189 PORTS_0_3_COAL_DONE = (1 << 8),
190 PORTS_4_7_COAL_DONE = (1 << 17),
Brett Russ20f733e2005-09-01 18:26:17 -0400191 PORTS_0_7_COAL_DONE = (1 << 21), /* 6xxx: IRQ coalescing */
192 GPIO_INT = (1 << 22),
193 SELF_INT = (1 << 23),
194 TWSI_INT = (1 << 24),
195 HC_MAIN_RSVD = (0x7f << 25), /* bits 31-25 */
Jeff Garzikfb621e22007-02-25 04:19:45 -0500196 HC_MAIN_RSVD_5 = (0x1fff << 19), /* bits 31-19 */
Mark Lorde12bef52008-03-31 19:33:56 -0400197 HC_MAIN_RSVD_SOC = (0x3fffffb << 6), /* bits 31-9, 7-6 */
Brett Russ20f733e2005-09-01 18:26:17 -0400198
199 /* SATAHC registers */
200 HC_CFG_OFS = 0,
201
202 HC_IRQ_CAUSE_OFS = 0x14,
Mark Lord352fab72008-04-19 14:43:42 -0400203 DMA_IRQ = (1 << 0), /* shift by port # */
204 HC_COAL_IRQ = (1 << 4), /* IRQ coalescing */
Brett Russ20f733e2005-09-01 18:26:17 -0400205 DEV_IRQ = (1 << 8), /* shift by port # */
206
207 /* Shadow block registers */
Brett Russ31961942005-09-30 01:36:00 -0400208 SHD_BLK_OFS = 0x100,
209 SHD_CTL_AST_OFS = 0x20, /* ofs from SHD_BLK_OFS */
Brett Russ20f733e2005-09-01 18:26:17 -0400210
211 /* SATA registers */
212 SATA_STATUS_OFS = 0x300, /* ctrl, err regs follow status */
213 SATA_ACTIVE_OFS = 0x350,
Mark Lord0c589122008-01-26 18:31:16 -0500214 SATA_FIS_IRQ_CAUSE_OFS = 0x364,
Mark Lordc443c502008-05-14 09:24:39 -0400215 SATA_FIS_IRQ_AN = (1 << 9), /* async notification */
Mark Lord17c5aab2008-04-16 14:56:51 -0400216
Mark Lorde12bef52008-03-31 19:33:56 -0400217 LTMODE_OFS = 0x30c,
Mark Lord17c5aab2008-04-16 14:56:51 -0400218 LTMODE_BIT8 = (1 << 8), /* unknown, but necessary */
219
Jeff Garzik47c2b672005-11-12 21:13:17 -0500220 PHY_MODE3 = 0x310,
Jeff Garzikbca1c4e2005-11-12 12:48:15 -0500221 PHY_MODE4 = 0x314,
Mark Lordba069e32008-05-31 16:46:34 -0400222 PHY_MODE4_CFG_MASK = 0x00000003, /* phy internal config field */
223 PHY_MODE4_CFG_VALUE = 0x00000001, /* phy internal config field */
224 PHY_MODE4_RSVD_ZEROS = 0x5de3fffa, /* Gen2e always write zeros */
225 PHY_MODE4_RSVD_ONES = 0x00000005, /* Gen2e always write ones */
226
Jeff Garzikbca1c4e2005-11-12 12:48:15 -0500227 PHY_MODE2 = 0x330,
Mark Lorde12bef52008-03-31 19:33:56 -0400228 SATA_IFCTL_OFS = 0x344,
Mark Lord8e7decd2008-05-02 02:07:51 -0400229 SATA_TESTCTL_OFS = 0x348,
Mark Lorde12bef52008-03-31 19:33:56 -0400230 SATA_IFSTAT_OFS = 0x34c,
231 VENDOR_UNIQUE_FIS_OFS = 0x35c,
Mark Lord17c5aab2008-04-16 14:56:51 -0400232
Mark Lord8e7decd2008-05-02 02:07:51 -0400233 FISCFG_OFS = 0x360,
234 FISCFG_WAIT_DEV_ERR = (1 << 8), /* wait for host on DevErr */
235 FISCFG_SINGLE_SYNC = (1 << 16), /* SYNC on DMA activation */
Mark Lord17c5aab2008-04-16 14:56:51 -0400236
Jeff Garzikc9d39132005-11-13 17:47:51 -0500237 MV5_PHY_MODE = 0x74,
Mark Lord8e7decd2008-05-02 02:07:51 -0400238 MV5_LTMODE_OFS = 0x30,
239 MV5_PHY_CTL_OFS = 0x0C,
240 SATA_INTERFACE_CFG_OFS = 0x050,
Jeff Garzikbca1c4e2005-11-12 12:48:15 -0500241
242 MV_M2_PREAMP_MASK = 0x7e0,
Brett Russ20f733e2005-09-01 18:26:17 -0400243
244 /* Port registers */
245 EDMA_CFG_OFS = 0,
Mark Lord0c589122008-01-26 18:31:16 -0500246 EDMA_CFG_Q_DEPTH = 0x1f, /* max device queue depth */
247 EDMA_CFG_NCQ = (1 << 5), /* for R/W FPDMA queued */
248 EDMA_CFG_NCQ_GO_ON_ERR = (1 << 14), /* continue on error */
249 EDMA_CFG_RD_BRST_EXT = (1 << 11), /* read burst 512B */
250 EDMA_CFG_WR_BUFF_LEN = (1 << 13), /* write buffer 512B */
Mark Lorde12bef52008-03-31 19:33:56 -0400251 EDMA_CFG_EDMA_FBS = (1 << 16), /* EDMA FIS-Based Switching */
252 EDMA_CFG_FBS = (1 << 26), /* FIS-Based Switching */
Brett Russ20f733e2005-09-01 18:26:17 -0400253
254 EDMA_ERR_IRQ_CAUSE_OFS = 0x8,
255 EDMA_ERR_IRQ_MASK_OFS = 0xc,
Jeff Garzik6c1153e2007-07-13 15:20:15 -0400256 EDMA_ERR_D_PAR = (1 << 0), /* UDMA data parity err */
257 EDMA_ERR_PRD_PAR = (1 << 1), /* UDMA PRD parity err */
258 EDMA_ERR_DEV = (1 << 2), /* device error */
259 EDMA_ERR_DEV_DCON = (1 << 3), /* device disconnect */
260 EDMA_ERR_DEV_CON = (1 << 4), /* device connected */
261 EDMA_ERR_SERR = (1 << 5), /* SError bits [WBDST] raised */
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400262 EDMA_ERR_SELF_DIS = (1 << 7), /* Gen II/IIE self-disable */
263 EDMA_ERR_SELF_DIS_5 = (1 << 8), /* Gen I self-disable */
Jeff Garzik6c1153e2007-07-13 15:20:15 -0400264 EDMA_ERR_BIST_ASYNC = (1 << 8), /* BIST FIS or Async Notify */
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400265 EDMA_ERR_TRANS_IRQ_7 = (1 << 8), /* Gen IIE transprt layer irq */
Jeff Garzik6c1153e2007-07-13 15:20:15 -0400266 EDMA_ERR_CRQB_PAR = (1 << 9), /* CRQB parity error */
267 EDMA_ERR_CRPB_PAR = (1 << 10), /* CRPB parity error */
268 EDMA_ERR_INTRL_PAR = (1 << 11), /* internal parity error */
269 EDMA_ERR_IORDY = (1 << 12), /* IORdy timeout */
Mark Lord646a4da2008-01-26 18:30:37 -0500270
Jeff Garzik6c1153e2007-07-13 15:20:15 -0400271 EDMA_ERR_LNK_CTRL_RX = (0xf << 13), /* link ctrl rx error */
Mark Lord646a4da2008-01-26 18:30:37 -0500272 EDMA_ERR_LNK_CTRL_RX_0 = (1 << 13), /* transient: CRC err */
273 EDMA_ERR_LNK_CTRL_RX_1 = (1 << 14), /* transient: FIFO err */
274 EDMA_ERR_LNK_CTRL_RX_2 = (1 << 15), /* fatal: caught SYNC */
275 EDMA_ERR_LNK_CTRL_RX_3 = (1 << 16), /* transient: FIS rx err */
276
Jeff Garzik6c1153e2007-07-13 15:20:15 -0400277 EDMA_ERR_LNK_DATA_RX = (0xf << 17), /* link data rx error */
Mark Lord646a4da2008-01-26 18:30:37 -0500278
Jeff Garzik6c1153e2007-07-13 15:20:15 -0400279 EDMA_ERR_LNK_CTRL_TX = (0x1f << 21), /* link ctrl tx error */
Mark Lord646a4da2008-01-26 18:30:37 -0500280 EDMA_ERR_LNK_CTRL_TX_0 = (1 << 21), /* transient: CRC err */
281 EDMA_ERR_LNK_CTRL_TX_1 = (1 << 22), /* transient: FIFO err */
282 EDMA_ERR_LNK_CTRL_TX_2 = (1 << 23), /* transient: caught SYNC */
283 EDMA_ERR_LNK_CTRL_TX_3 = (1 << 24), /* transient: caught DMAT */
284 EDMA_ERR_LNK_CTRL_TX_4 = (1 << 25), /* transient: FIS collision */
285
Jeff Garzik6c1153e2007-07-13 15:20:15 -0400286 EDMA_ERR_LNK_DATA_TX = (0x1f << 26), /* link data tx error */
Mark Lord646a4da2008-01-26 18:30:37 -0500287
Jeff Garzik6c1153e2007-07-13 15:20:15 -0400288 EDMA_ERR_TRANS_PROTO = (1 << 31), /* transport protocol error */
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400289 EDMA_ERR_OVERRUN_5 = (1 << 5),
290 EDMA_ERR_UNDERRUN_5 = (1 << 6),
Mark Lord646a4da2008-01-26 18:30:37 -0500291
292 EDMA_ERR_IRQ_TRANSIENT = EDMA_ERR_LNK_CTRL_RX_0 |
293 EDMA_ERR_LNK_CTRL_RX_1 |
294 EDMA_ERR_LNK_CTRL_RX_3 |
Mark Lord85afb932008-04-19 14:54:41 -0400295 EDMA_ERR_LNK_CTRL_TX,
Mark Lord646a4da2008-01-26 18:30:37 -0500296
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400297 EDMA_EH_FREEZE = EDMA_ERR_D_PAR |
298 EDMA_ERR_PRD_PAR |
299 EDMA_ERR_DEV_DCON |
300 EDMA_ERR_DEV_CON |
301 EDMA_ERR_SERR |
302 EDMA_ERR_SELF_DIS |
Jeff Garzik6c1153e2007-07-13 15:20:15 -0400303 EDMA_ERR_CRQB_PAR |
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400304 EDMA_ERR_CRPB_PAR |
305 EDMA_ERR_INTRL_PAR |
306 EDMA_ERR_IORDY |
307 EDMA_ERR_LNK_CTRL_RX_2 |
308 EDMA_ERR_LNK_DATA_RX |
309 EDMA_ERR_LNK_DATA_TX |
310 EDMA_ERR_TRANS_PROTO,
Mark Lorde12bef52008-03-31 19:33:56 -0400311
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400312 EDMA_EH_FREEZE_5 = EDMA_ERR_D_PAR |
313 EDMA_ERR_PRD_PAR |
314 EDMA_ERR_DEV_DCON |
315 EDMA_ERR_DEV_CON |
316 EDMA_ERR_OVERRUN_5 |
317 EDMA_ERR_UNDERRUN_5 |
318 EDMA_ERR_SELF_DIS_5 |
Jeff Garzik6c1153e2007-07-13 15:20:15 -0400319 EDMA_ERR_CRQB_PAR |
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400320 EDMA_ERR_CRPB_PAR |
321 EDMA_ERR_INTRL_PAR |
322 EDMA_ERR_IORDY,
Brett Russ20f733e2005-09-01 18:26:17 -0400323
Brett Russ31961942005-09-30 01:36:00 -0400324 EDMA_REQ_Q_BASE_HI_OFS = 0x10,
325 EDMA_REQ_Q_IN_PTR_OFS = 0x14, /* also contains BASE_LO */
Brett Russ31961942005-09-30 01:36:00 -0400326
327 EDMA_REQ_Q_OUT_PTR_OFS = 0x18,
328 EDMA_REQ_Q_PTR_SHIFT = 5,
329
330 EDMA_RSP_Q_BASE_HI_OFS = 0x1c,
331 EDMA_RSP_Q_IN_PTR_OFS = 0x20,
332 EDMA_RSP_Q_OUT_PTR_OFS = 0x24, /* also contains BASE_LO */
Brett Russ31961942005-09-30 01:36:00 -0400333 EDMA_RSP_Q_PTR_SHIFT = 3,
334
Jeff Garzik0ea9e172007-07-13 17:06:45 -0400335 EDMA_CMD_OFS = 0x28, /* EDMA command register */
336 EDMA_EN = (1 << 0), /* enable EDMA */
337 EDMA_DS = (1 << 1), /* disable EDMA; self-negated */
Mark Lord8e7decd2008-05-02 02:07:51 -0400338 EDMA_RESET = (1 << 2), /* reset eng/trans/link/phy */
Brett Russ20f733e2005-09-01 18:26:17 -0400339
Mark Lord8e7decd2008-05-02 02:07:51 -0400340 EDMA_STATUS_OFS = 0x30, /* EDMA engine status */
341 EDMA_STATUS_CACHE_EMPTY = (1 << 6), /* GenIIe command cache empty */
342 EDMA_STATUS_IDLE = (1 << 7), /* GenIIe EDMA enabled/idle */
343
344 EDMA_IORDY_TMOUT_OFS = 0x34,
345 EDMA_ARB_CFG_OFS = 0x38,
346
347 EDMA_HALTCOND_OFS = 0x60, /* GenIIe halt conditions */
Mark Lordc01e8a22009-02-25 15:14:48 -0500348 EDMA_UNKNOWN_RSVD_OFS = 0x6C, /* GenIIe unknown/reserved */
Mark Lordda142652009-01-30 18:51:54 -0500349
350 BMDMA_CMD_OFS = 0x224, /* bmdma command register */
351 BMDMA_STATUS_OFS = 0x228, /* bmdma status register */
352 BMDMA_PRD_LOW_OFS = 0x22c, /* bmdma PRD addr 31:0 */
353 BMDMA_PRD_HIGH_OFS = 0x230, /* bmdma PRD addr 63:32 */
354
Brett Russ31961942005-09-30 01:36:00 -0400355 /* Host private flags (hp_flags) */
356 MV_HP_FLAG_MSI = (1 << 0),
Jeff Garzik47c2b672005-11-12 21:13:17 -0500357 MV_HP_ERRATA_50XXB0 = (1 << 1),
358 MV_HP_ERRATA_50XXB2 = (1 << 2),
359 MV_HP_ERRATA_60X1B2 = (1 << 3),
360 MV_HP_ERRATA_60X1C0 = (1 << 4),
Jeff Garzik0ea9e172007-07-13 17:06:45 -0400361 MV_HP_GEN_I = (1 << 6), /* Generation I: 50xx */
362 MV_HP_GEN_II = (1 << 7), /* Generation II: 60xx */
363 MV_HP_GEN_IIE = (1 << 8), /* Generation IIE: 6042/7042 */
Mark Lord02a121d2007-12-01 13:07:22 -0500364 MV_HP_PCIE = (1 << 9), /* PCIe bus/regs: 7042 */
Mark Lord616d4a92008-05-02 02:08:32 -0400365 MV_HP_CUT_THROUGH = (1 << 10), /* can use EDMA cut-through */
Mark Lord1f398472008-05-27 17:54:48 -0400366 MV_HP_FLAG_SOC = (1 << 11), /* SystemOnChip, no PCI */
Brett Russ20f733e2005-09-01 18:26:17 -0400367
Brett Russ31961942005-09-30 01:36:00 -0400368 /* Port private flags (pp_flags) */
Jeff Garzik0ea9e172007-07-13 17:06:45 -0400369 MV_PP_FLAG_EDMA_EN = (1 << 0), /* is EDMA engine enabled? */
Mark Lord72109162008-01-26 18:31:33 -0500370 MV_PP_FLAG_NCQ_EN = (1 << 1), /* is EDMA set up for NCQ? */
Mark Lord00f42ea2008-05-02 02:11:45 -0400371 MV_PP_FLAG_FBS_EN = (1 << 2), /* is EDMA set up for FBS? */
Mark Lord29d187b2008-05-02 02:15:37 -0400372 MV_PP_FLAG_DELAYED_EH = (1 << 3), /* delayed dev err handling */
Brett Russ31961942005-09-30 01:36:00 -0400373};
374
Jeff Garzikee9ccdf2007-07-12 15:51:22 -0400375#define IS_GEN_I(hpriv) ((hpriv)->hp_flags & MV_HP_GEN_I)
376#define IS_GEN_II(hpriv) ((hpriv)->hp_flags & MV_HP_GEN_II)
Jeff Garzike4e7b892006-01-31 12:18:41 -0500377#define IS_GEN_IIE(hpriv) ((hpriv)->hp_flags & MV_HP_GEN_IIE)
Mark Lord8e7decd2008-05-02 02:07:51 -0400378#define IS_PCIE(hpriv) ((hpriv)->hp_flags & MV_HP_PCIE)
Mark Lord1f398472008-05-27 17:54:48 -0400379#define IS_SOC(hpriv) ((hpriv)->hp_flags & MV_HP_FLAG_SOC)
Jeff Garzikbca1c4e2005-11-12 12:48:15 -0500380
Lennert Buytenhek15a32632008-03-27 14:51:39 -0400381#define WINDOW_CTRL(i) (0x20030 + ((i) << 4))
382#define WINDOW_BASE(i) (0x20034 + ((i) << 4))
383
Jeff Garzik095fec82005-11-12 09:50:49 -0500384enum {
Jeff Garzikbaf14aa2007-10-09 13:51:57 -0400385 /* DMA boundary 0xffff is required by the s/g splitting
386 * we need on /length/ in mv_fill-sg().
387 */
388 MV_DMA_BOUNDARY = 0xffffU,
Jeff Garzik095fec82005-11-12 09:50:49 -0500389
Jeff Garzik0ea9e172007-07-13 17:06:45 -0400390 /* mask of register bits containing lower 32 bits
391 * of EDMA request queue DMA address
392 */
Jeff Garzik095fec82005-11-12 09:50:49 -0500393 EDMA_REQ_Q_BASE_LO_MASK = 0xfffffc00U,
394
Jeff Garzik0ea9e172007-07-13 17:06:45 -0400395 /* ditto, for response queue */
Jeff Garzik095fec82005-11-12 09:50:49 -0500396 EDMA_RSP_Q_BASE_LO_MASK = 0xffffff00U,
397};
398
Jeff Garzik522479f2005-11-12 22:14:02 -0500399enum chip_type {
400 chip_504x,
401 chip_508x,
402 chip_5080,
403 chip_604x,
404 chip_608x,
Jeff Garzike4e7b892006-01-31 12:18:41 -0500405 chip_6042,
406 chip_7042,
Saeed Bisharaf351b2d2008-02-01 18:08:03 -0500407 chip_soc,
Jeff Garzik522479f2005-11-12 22:14:02 -0500408};
409
Brett Russ31961942005-09-30 01:36:00 -0400410/* Command ReQuest Block: 32B */
411struct mv_crqb {
Mark Lorde1469872006-05-22 19:02:03 -0400412 __le32 sg_addr;
413 __le32 sg_addr_hi;
414 __le16 ctrl_flags;
415 __le16 ata_cmd[11];
Brett Russ31961942005-09-30 01:36:00 -0400416};
417
Jeff Garzike4e7b892006-01-31 12:18:41 -0500418struct mv_crqb_iie {
Mark Lorde1469872006-05-22 19:02:03 -0400419 __le32 addr;
420 __le32 addr_hi;
421 __le32 flags;
422 __le32 len;
423 __le32 ata_cmd[4];
Jeff Garzike4e7b892006-01-31 12:18:41 -0500424};
425
Brett Russ31961942005-09-30 01:36:00 -0400426/* Command ResPonse Block: 8B */
427struct mv_crpb {
Mark Lorde1469872006-05-22 19:02:03 -0400428 __le16 id;
429 __le16 flags;
430 __le32 tmstmp;
Brett Russ31961942005-09-30 01:36:00 -0400431};
432
433/* EDMA Physical Region Descriptor (ePRD); A.K.A. SG */
434struct mv_sg {
Mark Lorde1469872006-05-22 19:02:03 -0400435 __le32 addr;
436 __le32 flags_size;
437 __le32 addr_hi;
438 __le32 reserved;
Brett Russ20f733e2005-09-01 18:26:17 -0400439};
440
Mark Lord08da1752009-02-25 15:13:03 -0500441/*
442 * We keep a local cache of a few frequently accessed port
443 * registers here, to avoid having to read them (very slow)
444 * when switching between EDMA and non-EDMA modes.
445 */
446struct mv_cached_regs {
447 u32 fiscfg;
448 u32 ltmode;
449 u32 haltcond;
Mark Lordc01e8a22009-02-25 15:14:48 -0500450 u32 unknown_rsvd;
Mark Lord08da1752009-02-25 15:13:03 -0500451};
452
Brett Russ20f733e2005-09-01 18:26:17 -0400453struct mv_port_priv {
Brett Russ31961942005-09-30 01:36:00 -0400454 struct mv_crqb *crqb;
455 dma_addr_t crqb_dma;
456 struct mv_crpb *crpb;
457 dma_addr_t crpb_dma;
Mark Lordeb73d552008-01-29 13:24:00 -0500458 struct mv_sg *sg_tbl[MV_MAX_Q_DEPTH];
459 dma_addr_t sg_tbl_dma[MV_MAX_Q_DEPTH];
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400460
461 unsigned int req_idx;
462 unsigned int resp_idx;
463
Brett Russ31961942005-09-30 01:36:00 -0400464 u32 pp_flags;
Mark Lord08da1752009-02-25 15:13:03 -0500465 struct mv_cached_regs cached;
Mark Lord29d187b2008-05-02 02:15:37 -0400466 unsigned int delayed_eh_pmp_map;
Brett Russ20f733e2005-09-01 18:26:17 -0400467};
468
Jeff Garzikbca1c4e2005-11-12 12:48:15 -0500469struct mv_port_signal {
470 u32 amps;
471 u32 pre;
472};
473
Mark Lord02a121d2007-12-01 13:07:22 -0500474struct mv_host_priv {
475 u32 hp_flags;
Mark Lord96e2c4872008-05-17 13:38:00 -0400476 u32 main_irq_mask;
Mark Lord02a121d2007-12-01 13:07:22 -0500477 struct mv_port_signal signal[8];
478 const struct mv_hw_ops *ops;
Saeed Bisharaf351b2d2008-02-01 18:08:03 -0500479 int n_ports;
480 void __iomem *base;
Mark Lord7368f912008-04-25 11:24:24 -0400481 void __iomem *main_irq_cause_addr;
482 void __iomem *main_irq_mask_addr;
Mark Lord02a121d2007-12-01 13:07:22 -0500483 u32 irq_cause_ofs;
484 u32 irq_mask_ofs;
485 u32 unmask_all_irqs;
Mark Lordda2fa9b2008-01-26 18:32:45 -0500486 /*
487 * These consistent DMA memory pools give us guaranteed
488 * alignment for hardware-accessed data structures,
489 * and less memory waste in accomplishing the alignment.
490 */
491 struct dma_pool *crqb_pool;
492 struct dma_pool *crpb_pool;
493 struct dma_pool *sg_tbl_pool;
Mark Lord02a121d2007-12-01 13:07:22 -0500494};
495
Jeff Garzik47c2b672005-11-12 21:13:17 -0500496struct mv_hw_ops {
Jeff Garzik2a47ce02005-11-12 23:05:14 -0500497 void (*phy_errata)(struct mv_host_priv *hpriv, void __iomem *mmio,
498 unsigned int port);
Jeff Garzik47c2b672005-11-12 21:13:17 -0500499 void (*enable_leds)(struct mv_host_priv *hpriv, void __iomem *mmio);
500 void (*read_preamp)(struct mv_host_priv *hpriv, int idx,
501 void __iomem *mmio);
Jeff Garzikc9d39132005-11-13 17:47:51 -0500502 int (*reset_hc)(struct mv_host_priv *hpriv, void __iomem *mmio,
503 unsigned int n_hc);
Jeff Garzik522479f2005-11-12 22:14:02 -0500504 void (*reset_flash)(struct mv_host_priv *hpriv, void __iomem *mmio);
Saeed Bishara7bb3c522008-01-30 11:50:45 -1100505 void (*reset_bus)(struct ata_host *host, void __iomem *mmio);
Jeff Garzik47c2b672005-11-12 21:13:17 -0500506};
507
Tejun Heo82ef04f2008-07-31 17:02:40 +0900508static int mv_scr_read(struct ata_link *link, unsigned int sc_reg_in, u32 *val);
509static int mv_scr_write(struct ata_link *link, unsigned int sc_reg_in, u32 val);
510static int mv5_scr_read(struct ata_link *link, unsigned int sc_reg_in, u32 *val);
511static int mv5_scr_write(struct ata_link *link, unsigned int sc_reg_in, u32 val);
Brett Russ31961942005-09-30 01:36:00 -0400512static int mv_port_start(struct ata_port *ap);
513static void mv_port_stop(struct ata_port *ap);
Mark Lord3e4a1392008-05-02 02:10:02 -0400514static int mv_qc_defer(struct ata_queued_cmd *qc);
Brett Russ31961942005-09-30 01:36:00 -0400515static void mv_qc_prep(struct ata_queued_cmd *qc);
Jeff Garzike4e7b892006-01-31 12:18:41 -0500516static void mv_qc_prep_iie(struct ata_queued_cmd *qc);
Tejun Heo9a3d9eb2006-01-23 13:09:36 +0900517static unsigned int mv_qc_issue(struct ata_queued_cmd *qc);
Tejun Heoa1efdab2008-03-25 12:22:50 +0900518static int mv_hardreset(struct ata_link *link, unsigned int *class,
519 unsigned long deadline);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400520static void mv_eh_freeze(struct ata_port *ap);
521static void mv_eh_thaw(struct ata_port *ap);
Mark Lordf2738272008-01-26 18:32:29 -0500522static void mv6_dev_config(struct ata_device *dev);
Brett Russ20f733e2005-09-01 18:26:17 -0400523
Jeff Garzik2a47ce02005-11-12 23:05:14 -0500524static void mv5_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
525 unsigned int port);
Jeff Garzik47c2b672005-11-12 21:13:17 -0500526static void mv5_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio);
527static void mv5_read_preamp(struct mv_host_priv *hpriv, int idx,
528 void __iomem *mmio);
Jeff Garzikc9d39132005-11-13 17:47:51 -0500529static int mv5_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
530 unsigned int n_hc);
Jeff Garzik522479f2005-11-12 22:14:02 -0500531static void mv5_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio);
Saeed Bishara7bb3c522008-01-30 11:50:45 -1100532static void mv5_reset_bus(struct ata_host *host, void __iomem *mmio);
Jeff Garzik47c2b672005-11-12 21:13:17 -0500533
Jeff Garzik2a47ce02005-11-12 23:05:14 -0500534static void mv6_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
535 unsigned int port);
Jeff Garzik47c2b672005-11-12 21:13:17 -0500536static void mv6_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio);
537static void mv6_read_preamp(struct mv_host_priv *hpriv, int idx,
538 void __iomem *mmio);
Jeff Garzikc9d39132005-11-13 17:47:51 -0500539static int mv6_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
540 unsigned int n_hc);
Jeff Garzik522479f2005-11-12 22:14:02 -0500541static void mv6_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio);
Saeed Bisharaf351b2d2008-02-01 18:08:03 -0500542static void mv_soc_enable_leds(struct mv_host_priv *hpriv,
543 void __iomem *mmio);
544static void mv_soc_read_preamp(struct mv_host_priv *hpriv, int idx,
545 void __iomem *mmio);
546static int mv_soc_reset_hc(struct mv_host_priv *hpriv,
547 void __iomem *mmio, unsigned int n_hc);
548static void mv_soc_reset_flash(struct mv_host_priv *hpriv,
549 void __iomem *mmio);
550static void mv_soc_reset_bus(struct ata_host *host, void __iomem *mmio);
Saeed Bishara7bb3c522008-01-30 11:50:45 -1100551static void mv_reset_pci_bus(struct ata_host *host, void __iomem *mmio);
Mark Lorde12bef52008-03-31 19:33:56 -0400552static void mv_reset_channel(struct mv_host_priv *hpriv, void __iomem *mmio,
Jeff Garzikc9d39132005-11-13 17:47:51 -0500553 unsigned int port_no);
Mark Lorde12bef52008-03-31 19:33:56 -0400554static int mv_stop_edma(struct ata_port *ap);
Mark Lordb5624682008-03-31 19:34:40 -0400555static int mv_stop_edma_engine(void __iomem *port_mmio);
Mark Lord00b81232009-01-30 18:47:51 -0500556static void mv_edma_cfg(struct ata_port *ap, int want_ncq, int want_edma);
Jeff Garzik47c2b672005-11-12 21:13:17 -0500557
Mark Lorde49856d2008-04-16 14:59:07 -0400558static void mv_pmp_select(struct ata_port *ap, int pmp);
559static int mv_pmp_hardreset(struct ata_link *link, unsigned int *class,
560 unsigned long deadline);
561static int mv_softreset(struct ata_link *link, unsigned int *class,
562 unsigned long deadline);
Mark Lord29d187b2008-05-02 02:15:37 -0400563static void mv_pmp_error_handler(struct ata_port *ap);
Mark Lord4c299ca2008-05-02 02:16:20 -0400564static void mv_process_crpb_entries(struct ata_port *ap,
565 struct mv_port_priv *pp);
Brett Russ20f733e2005-09-01 18:26:17 -0400566
Mark Lordda142652009-01-30 18:51:54 -0500567static void mv_sff_irq_clear(struct ata_port *ap);
568static int mv_check_atapi_dma(struct ata_queued_cmd *qc);
569static void mv_bmdma_setup(struct ata_queued_cmd *qc);
570static void mv_bmdma_start(struct ata_queued_cmd *qc);
571static void mv_bmdma_stop(struct ata_queued_cmd *qc);
572static u8 mv_bmdma_status(struct ata_port *ap);
573
Mark Lordeb73d552008-01-29 13:24:00 -0500574/* .sg_tablesize is (MV_MAX_SG_CT / 2) in the structures below
575 * because we have to allow room for worst case splitting of
576 * PRDs for 64K boundaries in mv_fill_sg().
577 */
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400578static struct scsi_host_template mv5_sht = {
Tejun Heo68d1d072008-03-25 12:22:49 +0900579 ATA_BASE_SHT(DRV_NAME),
Jeff Garzikbaf14aa2007-10-09 13:51:57 -0400580 .sg_tablesize = MV_MAX_SG_CT / 2,
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400581 .dma_boundary = MV_DMA_BOUNDARY,
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400582};
583
584static struct scsi_host_template mv6_sht = {
Tejun Heo68d1d072008-03-25 12:22:49 +0900585 ATA_NCQ_SHT(DRV_NAME),
Mark Lord138bfdd2008-01-26 18:33:18 -0500586 .can_queue = MV_MAX_Q_DEPTH - 1,
Jeff Garzikbaf14aa2007-10-09 13:51:57 -0400587 .sg_tablesize = MV_MAX_SG_CT / 2,
Brett Russ20f733e2005-09-01 18:26:17 -0400588 .dma_boundary = MV_DMA_BOUNDARY,
Brett Russ20f733e2005-09-01 18:26:17 -0400589};
590
Tejun Heo029cfd62008-03-25 12:22:49 +0900591static struct ata_port_operations mv5_ops = {
592 .inherits = &ata_sff_port_ops,
Jeff Garzikc9d39132005-11-13 17:47:51 -0500593
Mark Lord3e4a1392008-05-02 02:10:02 -0400594 .qc_defer = mv_qc_defer,
Jeff Garzikc9d39132005-11-13 17:47:51 -0500595 .qc_prep = mv_qc_prep,
596 .qc_issue = mv_qc_issue,
597
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400598 .freeze = mv_eh_freeze,
599 .thaw = mv_eh_thaw,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900600 .hardreset = mv_hardreset,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900601 .error_handler = ata_std_error_handler, /* avoid SFF EH */
Tejun Heo029cfd62008-03-25 12:22:49 +0900602 .post_internal_cmd = ATA_OP_NULL,
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400603
Jeff Garzikc9d39132005-11-13 17:47:51 -0500604 .scr_read = mv5_scr_read,
605 .scr_write = mv5_scr_write,
606
607 .port_start = mv_port_start,
608 .port_stop = mv_port_stop,
Jeff Garzikc9d39132005-11-13 17:47:51 -0500609};
610
Tejun Heo029cfd62008-03-25 12:22:49 +0900611static struct ata_port_operations mv6_ops = {
612 .inherits = &mv5_ops,
Mark Lordf2738272008-01-26 18:32:29 -0500613 .dev_config = mv6_dev_config,
Brett Russ20f733e2005-09-01 18:26:17 -0400614 .scr_read = mv_scr_read,
615 .scr_write = mv_scr_write,
616
Mark Lorde49856d2008-04-16 14:59:07 -0400617 .pmp_hardreset = mv_pmp_hardreset,
618 .pmp_softreset = mv_softreset,
619 .softreset = mv_softreset,
Mark Lord29d187b2008-05-02 02:15:37 -0400620 .error_handler = mv_pmp_error_handler,
Mark Lordda142652009-01-30 18:51:54 -0500621
622 .sff_irq_clear = mv_sff_irq_clear,
623 .check_atapi_dma = mv_check_atapi_dma,
624 .bmdma_setup = mv_bmdma_setup,
625 .bmdma_start = mv_bmdma_start,
626 .bmdma_stop = mv_bmdma_stop,
627 .bmdma_status = mv_bmdma_status,
Brett Russ20f733e2005-09-01 18:26:17 -0400628};
629
Tejun Heo029cfd62008-03-25 12:22:49 +0900630static struct ata_port_operations mv_iie_ops = {
631 .inherits = &mv6_ops,
632 .dev_config = ATA_OP_NULL,
Jeff Garzike4e7b892006-01-31 12:18:41 -0500633 .qc_prep = mv_qc_prep_iie,
Jeff Garzike4e7b892006-01-31 12:18:41 -0500634};
635
Arjan van de Ven98ac62d2005-11-28 10:06:23 +0100636static const struct ata_port_info mv_port_info[] = {
Brett Russ20f733e2005-09-01 18:26:17 -0400637 { /* chip_504x */
Mark Lord91b1a842009-01-30 18:46:39 -0500638 .flags = MV_GEN_I_FLAGS,
Brett Russ31961942005-09-30 01:36:00 -0400639 .pio_mask = 0x1f, /* pio0-4 */
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400640 .udma_mask = ATA_UDMA6,
Jeff Garzikc9d39132005-11-13 17:47:51 -0500641 .port_ops = &mv5_ops,
Brett Russ20f733e2005-09-01 18:26:17 -0400642 },
643 { /* chip_508x */
Mark Lord91b1a842009-01-30 18:46:39 -0500644 .flags = MV_GEN_I_FLAGS | MV_FLAG_DUAL_HC,
Brett Russ31961942005-09-30 01:36:00 -0400645 .pio_mask = 0x1f, /* pio0-4 */
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400646 .udma_mask = ATA_UDMA6,
Jeff Garzikc9d39132005-11-13 17:47:51 -0500647 .port_ops = &mv5_ops,
Brett Russ20f733e2005-09-01 18:26:17 -0400648 },
Jeff Garzik47c2b672005-11-12 21:13:17 -0500649 { /* chip_5080 */
Mark Lord91b1a842009-01-30 18:46:39 -0500650 .flags = MV_GEN_I_FLAGS | MV_FLAG_DUAL_HC,
Jeff Garzik47c2b672005-11-12 21:13:17 -0500651 .pio_mask = 0x1f, /* pio0-4 */
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400652 .udma_mask = ATA_UDMA6,
Jeff Garzikc9d39132005-11-13 17:47:51 -0500653 .port_ops = &mv5_ops,
Jeff Garzik47c2b672005-11-12 21:13:17 -0500654 },
Brett Russ20f733e2005-09-01 18:26:17 -0400655 { /* chip_604x */
Mark Lord91b1a842009-01-30 18:46:39 -0500656 .flags = MV_GEN_II_FLAGS,
Brett Russ31961942005-09-30 01:36:00 -0400657 .pio_mask = 0x1f, /* pio0-4 */
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400658 .udma_mask = ATA_UDMA6,
Jeff Garzikc9d39132005-11-13 17:47:51 -0500659 .port_ops = &mv6_ops,
Brett Russ20f733e2005-09-01 18:26:17 -0400660 },
661 { /* chip_608x */
Mark Lord91b1a842009-01-30 18:46:39 -0500662 .flags = MV_GEN_II_FLAGS | MV_FLAG_DUAL_HC,
Brett Russ31961942005-09-30 01:36:00 -0400663 .pio_mask = 0x1f, /* pio0-4 */
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400664 .udma_mask = ATA_UDMA6,
Jeff Garzikc9d39132005-11-13 17:47:51 -0500665 .port_ops = &mv6_ops,
Brett Russ20f733e2005-09-01 18:26:17 -0400666 },
Jeff Garzike4e7b892006-01-31 12:18:41 -0500667 { /* chip_6042 */
Mark Lord91b1a842009-01-30 18:46:39 -0500668 .flags = MV_GEN_IIE_FLAGS,
Jeff Garzike4e7b892006-01-31 12:18:41 -0500669 .pio_mask = 0x1f, /* pio0-4 */
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400670 .udma_mask = ATA_UDMA6,
Jeff Garzike4e7b892006-01-31 12:18:41 -0500671 .port_ops = &mv_iie_ops,
672 },
673 { /* chip_7042 */
Mark Lord91b1a842009-01-30 18:46:39 -0500674 .flags = MV_GEN_IIE_FLAGS,
Jeff Garzike4e7b892006-01-31 12:18:41 -0500675 .pio_mask = 0x1f, /* pio0-4 */
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400676 .udma_mask = ATA_UDMA6,
Jeff Garzike4e7b892006-01-31 12:18:41 -0500677 .port_ops = &mv_iie_ops,
678 },
Saeed Bisharaf351b2d2008-02-01 18:08:03 -0500679 { /* chip_soc */
Mark Lord91b1a842009-01-30 18:46:39 -0500680 .flags = MV_GEN_IIE_FLAGS,
Mark Lord17c5aab2008-04-16 14:56:51 -0400681 .pio_mask = 0x1f, /* pio0-4 */
682 .udma_mask = ATA_UDMA6,
683 .port_ops = &mv_iie_ops,
Saeed Bisharaf351b2d2008-02-01 18:08:03 -0500684 },
Brett Russ20f733e2005-09-01 18:26:17 -0400685};
686
Jeff Garzik3b7d6972005-11-10 11:04:11 -0500687static const struct pci_device_id mv_pci_tbl[] = {
Jeff Garzik2d2744f2006-09-28 20:21:59 -0400688 { PCI_VDEVICE(MARVELL, 0x5040), chip_504x },
689 { PCI_VDEVICE(MARVELL, 0x5041), chip_504x },
690 { PCI_VDEVICE(MARVELL, 0x5080), chip_5080 },
691 { PCI_VDEVICE(MARVELL, 0x5081), chip_508x },
Mark Lord46c57842008-09-04 18:21:07 -0400692 /* RocketRAID 1720/174x have different identifiers */
693 { PCI_VDEVICE(TTI, 0x1720), chip_6042 },
Mark Lord44622542009-01-27 16:33:13 -0500694 { PCI_VDEVICE(TTI, 0x1740), chip_6042 },
695 { PCI_VDEVICE(TTI, 0x1742), chip_6042 },
Brett Russ20f733e2005-09-01 18:26:17 -0400696
Jeff Garzik2d2744f2006-09-28 20:21:59 -0400697 { PCI_VDEVICE(MARVELL, 0x6040), chip_604x },
698 { PCI_VDEVICE(MARVELL, 0x6041), chip_604x },
699 { PCI_VDEVICE(MARVELL, 0x6042), chip_6042 },
700 { PCI_VDEVICE(MARVELL, 0x6080), chip_608x },
701 { PCI_VDEVICE(MARVELL, 0x6081), chip_608x },
Jeff Garzik29179532005-11-11 08:08:03 -0500702
Jeff Garzik2d2744f2006-09-28 20:21:59 -0400703 { PCI_VDEVICE(ADAPTEC2, 0x0241), chip_604x },
704
Florian Attenbergerd9f9c6b2007-07-02 17:09:29 +0200705 /* Adaptec 1430SA */
706 { PCI_VDEVICE(ADAPTEC2, 0x0243), chip_7042 },
707
Mark Lord02a121d2007-12-01 13:07:22 -0500708 /* Marvell 7042 support */
Morrison, Tom6a3d5862007-03-06 02:38:10 -0800709 { PCI_VDEVICE(MARVELL, 0x7042), chip_7042 },
710
Mark Lord02a121d2007-12-01 13:07:22 -0500711 /* Highpoint RocketRAID PCIe series */
712 { PCI_VDEVICE(TTI, 0x2300), chip_7042 },
713 { PCI_VDEVICE(TTI, 0x2310), chip_7042 },
714
Jeff Garzik2d2744f2006-09-28 20:21:59 -0400715 { } /* terminate list */
Brett Russ20f733e2005-09-01 18:26:17 -0400716};
717
Jeff Garzik47c2b672005-11-12 21:13:17 -0500718static const struct mv_hw_ops mv5xxx_ops = {
719 .phy_errata = mv5_phy_errata,
720 .enable_leds = mv5_enable_leds,
721 .read_preamp = mv5_read_preamp,
722 .reset_hc = mv5_reset_hc,
Jeff Garzik522479f2005-11-12 22:14:02 -0500723 .reset_flash = mv5_reset_flash,
724 .reset_bus = mv5_reset_bus,
Jeff Garzik47c2b672005-11-12 21:13:17 -0500725};
726
727static const struct mv_hw_ops mv6xxx_ops = {
728 .phy_errata = mv6_phy_errata,
729 .enable_leds = mv6_enable_leds,
730 .read_preamp = mv6_read_preamp,
731 .reset_hc = mv6_reset_hc,
Jeff Garzik522479f2005-11-12 22:14:02 -0500732 .reset_flash = mv6_reset_flash,
733 .reset_bus = mv_reset_pci_bus,
Jeff Garzik47c2b672005-11-12 21:13:17 -0500734};
735
Saeed Bisharaf351b2d2008-02-01 18:08:03 -0500736static const struct mv_hw_ops mv_soc_ops = {
737 .phy_errata = mv6_phy_errata,
738 .enable_leds = mv_soc_enable_leds,
739 .read_preamp = mv_soc_read_preamp,
740 .reset_hc = mv_soc_reset_hc,
741 .reset_flash = mv_soc_reset_flash,
742 .reset_bus = mv_soc_reset_bus,
743};
744
Brett Russ20f733e2005-09-01 18:26:17 -0400745/*
746 * Functions
747 */
748
749static inline void writelfl(unsigned long data, void __iomem *addr)
750{
751 writel(data, addr);
752 (void) readl(addr); /* flush to avoid PCI posted write */
753}
754
Jeff Garzikc9d39132005-11-13 17:47:51 -0500755static inline unsigned int mv_hc_from_port(unsigned int port)
756{
757 return port >> MV_PORT_HC_SHIFT;
758}
759
760static inline unsigned int mv_hardport_from_port(unsigned int port)
761{
762 return port & MV_PORT_MASK;
763}
764
Mark Lord1cfd19a2008-04-19 15:05:50 -0400765/*
766 * Consolidate some rather tricky bit shift calculations.
767 * This is hot-path stuff, so not a function.
768 * Simple code, with two return values, so macro rather than inline.
769 *
770 * port is the sole input, in range 0..7.
Mark Lord7368f912008-04-25 11:24:24 -0400771 * shift is one output, for use with main_irq_cause / main_irq_mask registers.
772 * hardport is the other output, in range 0..3.
Mark Lord1cfd19a2008-04-19 15:05:50 -0400773 *
774 * Note that port and hardport may be the same variable in some cases.
775 */
776#define MV_PORT_TO_SHIFT_AND_HARDPORT(port, shift, hardport) \
777{ \
778 shift = mv_hc_from_port(port) * HC_SHIFT; \
779 hardport = mv_hardport_from_port(port); \
780 shift += hardport * 2; \
781}
782
Mark Lord352fab72008-04-19 14:43:42 -0400783static inline void __iomem *mv_hc_base(void __iomem *base, unsigned int hc)
784{
785 return (base + MV_SATAHC0_REG_BASE + (hc * MV_SATAHC_REG_SZ));
786}
787
Jeff Garzikc9d39132005-11-13 17:47:51 -0500788static inline void __iomem *mv_hc_base_from_port(void __iomem *base,
789 unsigned int port)
790{
791 return mv_hc_base(base, mv_hc_from_port(port));
792}
793
Brett Russ20f733e2005-09-01 18:26:17 -0400794static inline void __iomem *mv_port_base(void __iomem *base, unsigned int port)
795{
Jeff Garzikc9d39132005-11-13 17:47:51 -0500796 return mv_hc_base_from_port(base, port) +
Jeff Garzik8b260242005-11-12 12:32:50 -0500797 MV_SATAHC_ARBTR_REG_SZ +
Jeff Garzikc9d39132005-11-13 17:47:51 -0500798 (mv_hardport_from_port(port) * MV_PORT_REG_SZ);
Brett Russ20f733e2005-09-01 18:26:17 -0400799}
800
Mark Lorde12bef52008-03-31 19:33:56 -0400801static void __iomem *mv5_phy_base(void __iomem *mmio, unsigned int port)
802{
803 void __iomem *hc_mmio = mv_hc_base_from_port(mmio, port);
804 unsigned long ofs = (mv_hardport_from_port(port) + 1) * 0x100UL;
805
806 return hc_mmio + ofs;
807}
808
Saeed Bisharaf351b2d2008-02-01 18:08:03 -0500809static inline void __iomem *mv_host_base(struct ata_host *host)
810{
811 struct mv_host_priv *hpriv = host->private_data;
812 return hpriv->base;
813}
814
Brett Russ20f733e2005-09-01 18:26:17 -0400815static inline void __iomem *mv_ap_base(struct ata_port *ap)
816{
Saeed Bisharaf351b2d2008-02-01 18:08:03 -0500817 return mv_port_base(mv_host_base(ap->host), ap->port_no);
Brett Russ20f733e2005-09-01 18:26:17 -0400818}
819
Jeff Garzikcca39742006-08-24 03:19:22 -0400820static inline int mv_get_hc_count(unsigned long port_flags)
Brett Russ20f733e2005-09-01 18:26:17 -0400821{
Jeff Garzikcca39742006-08-24 03:19:22 -0400822 return ((port_flags & MV_FLAG_DUAL_HC) ? 2 : 1);
Brett Russ20f733e2005-09-01 18:26:17 -0400823}
824
Mark Lord08da1752009-02-25 15:13:03 -0500825/**
826 * mv_save_cached_regs - (re-)initialize cached port registers
827 * @ap: the port whose registers we are caching
828 *
829 * Initialize the local cache of port registers,
830 * so that reading them over and over again can
831 * be avoided on the hotter paths of this driver.
832 * This saves a few microseconds each time we switch
833 * to/from EDMA mode to perform (eg.) a drive cache flush.
834 */
835static void mv_save_cached_regs(struct ata_port *ap)
836{
837 void __iomem *port_mmio = mv_ap_base(ap);
838 struct mv_port_priv *pp = ap->private_data;
839
840 pp->cached.fiscfg = readl(port_mmio + FISCFG_OFS);
841 pp->cached.ltmode = readl(port_mmio + LTMODE_OFS);
842 pp->cached.haltcond = readl(port_mmio + EDMA_HALTCOND_OFS);
Mark Lordc01e8a22009-02-25 15:14:48 -0500843 pp->cached.unknown_rsvd = readl(port_mmio + EDMA_UNKNOWN_RSVD_OFS);
Mark Lord08da1752009-02-25 15:13:03 -0500844}
845
846/**
847 * mv_write_cached_reg - write to a cached port register
848 * @addr: hardware address of the register
849 * @old: pointer to cached value of the register
850 * @new: new value for the register
851 *
852 * Write a new value to a cached register,
853 * but only if the value is different from before.
854 */
855static inline void mv_write_cached_reg(void __iomem *addr, u32 *old, u32 new)
856{
857 if (new != *old) {
858 *old = new;
859 writel(new, addr);
860 }
861}
862
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400863static void mv_set_edma_ptrs(void __iomem *port_mmio,
864 struct mv_host_priv *hpriv,
865 struct mv_port_priv *pp)
866{
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400867 u32 index;
868
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400869 /*
870 * initialize request queue
871 */
Mark Lordfcfb1f72008-04-19 15:06:40 -0400872 pp->req_idx &= MV_MAX_Q_DEPTH_MASK; /* paranoia */
873 index = pp->req_idx << EDMA_REQ_Q_PTR_SHIFT;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400874
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400875 WARN_ON(pp->crqb_dma & 0x3ff);
876 writel((pp->crqb_dma >> 16) >> 16, port_mmio + EDMA_REQ_Q_BASE_HI_OFS);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400877 writelfl((pp->crqb_dma & EDMA_REQ_Q_BASE_LO_MASK) | index,
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400878 port_mmio + EDMA_REQ_Q_IN_PTR_OFS);
Mark Lord5cf73bf2008-05-27 17:58:56 -0400879 writelfl(index, port_mmio + EDMA_REQ_Q_OUT_PTR_OFS);
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400880
881 /*
882 * initialize response queue
883 */
Mark Lordfcfb1f72008-04-19 15:06:40 -0400884 pp->resp_idx &= MV_MAX_Q_DEPTH_MASK; /* paranoia */
885 index = pp->resp_idx << EDMA_RSP_Q_PTR_SHIFT;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400886
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400887 WARN_ON(pp->crpb_dma & 0xff);
888 writel((pp->crpb_dma >> 16) >> 16, port_mmio + EDMA_RSP_Q_BASE_HI_OFS);
Mark Lord5cf73bf2008-05-27 17:58:56 -0400889 writelfl(index, port_mmio + EDMA_RSP_Q_IN_PTR_OFS);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400890 writelfl((pp->crpb_dma & EDMA_RSP_Q_BASE_LO_MASK) | index,
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400891 port_mmio + EDMA_RSP_Q_OUT_PTR_OFS);
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400892}
893
Mark Lordc4de5732008-05-17 13:35:21 -0400894static void mv_set_main_irq_mask(struct ata_host *host,
895 u32 disable_bits, u32 enable_bits)
896{
897 struct mv_host_priv *hpriv = host->private_data;
898 u32 old_mask, new_mask;
899
Mark Lord96e2c4872008-05-17 13:38:00 -0400900 old_mask = hpriv->main_irq_mask;
Mark Lordc4de5732008-05-17 13:35:21 -0400901 new_mask = (old_mask & ~disable_bits) | enable_bits;
Mark Lord96e2c4872008-05-17 13:38:00 -0400902 if (new_mask != old_mask) {
903 hpriv->main_irq_mask = new_mask;
Mark Lordc4de5732008-05-17 13:35:21 -0400904 writelfl(new_mask, hpriv->main_irq_mask_addr);
Mark Lord96e2c4872008-05-17 13:38:00 -0400905 }
Mark Lordc4de5732008-05-17 13:35:21 -0400906}
907
908static void mv_enable_port_irqs(struct ata_port *ap,
909 unsigned int port_bits)
910{
911 unsigned int shift, hardport, port = ap->port_no;
912 u32 disable_bits, enable_bits;
913
914 MV_PORT_TO_SHIFT_AND_HARDPORT(port, shift, hardport);
915
916 disable_bits = (DONE_IRQ | ERR_IRQ) << shift;
917 enable_bits = port_bits << shift;
918 mv_set_main_irq_mask(ap->host, disable_bits, enable_bits);
919}
920
Mark Lord00b81232009-01-30 18:47:51 -0500921static void mv_clear_and_enable_port_irqs(struct ata_port *ap,
922 void __iomem *port_mmio,
923 unsigned int port_irqs)
924{
925 struct mv_host_priv *hpriv = ap->host->private_data;
926 int hardport = mv_hardport_from_port(ap->port_no);
927 void __iomem *hc_mmio = mv_hc_base_from_port(
928 mv_host_base(ap->host), ap->port_no);
929 u32 hc_irq_cause;
930
931 /* clear EDMA event indicators, if any */
932 writelfl(0, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);
933
934 /* clear pending irq events */
935 hc_irq_cause = ~((DEV_IRQ | DMA_IRQ) << hardport);
936 writelfl(hc_irq_cause, hc_mmio + HC_IRQ_CAUSE_OFS);
937
938 /* clear FIS IRQ Cause */
939 if (IS_GEN_IIE(hpriv))
940 writelfl(0, port_mmio + SATA_FIS_IRQ_CAUSE_OFS);
941
942 mv_enable_port_irqs(ap, port_irqs);
943}
944
Brett Russ05b308e2005-10-05 17:08:53 -0400945/**
Mark Lord00b81232009-01-30 18:47:51 -0500946 * mv_start_edma - Enable eDMA engine
Brett Russ05b308e2005-10-05 17:08:53 -0400947 * @base: port base address
948 * @pp: port private data
949 *
Tejun Heobeec7db2006-02-11 19:11:13 +0900950 * Verify the local cache of the eDMA state is accurate with a
951 * WARN_ON.
Brett Russ05b308e2005-10-05 17:08:53 -0400952 *
953 * LOCKING:
954 * Inherited from caller.
955 */
Mark Lord00b81232009-01-30 18:47:51 -0500956static void mv_start_edma(struct ata_port *ap, void __iomem *port_mmio,
Mark Lord72109162008-01-26 18:31:33 -0500957 struct mv_port_priv *pp, u8 protocol)
Brett Russ31961942005-09-30 01:36:00 -0400958{
Mark Lord72109162008-01-26 18:31:33 -0500959 int want_ncq = (protocol == ATA_PROT_NCQ);
960
961 if (pp->pp_flags & MV_PP_FLAG_EDMA_EN) {
962 int using_ncq = ((pp->pp_flags & MV_PP_FLAG_NCQ_EN) != 0);
963 if (want_ncq != using_ncq)
Mark Lordb5624682008-03-31 19:34:40 -0400964 mv_stop_edma(ap);
Mark Lord72109162008-01-26 18:31:33 -0500965 }
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400966 if (!(pp->pp_flags & MV_PP_FLAG_EDMA_EN)) {
Mark Lord0c589122008-01-26 18:31:16 -0500967 struct mv_host_priv *hpriv = ap->host->private_data;
Mark Lord0c589122008-01-26 18:31:16 -0500968
Mark Lord00b81232009-01-30 18:47:51 -0500969 mv_edma_cfg(ap, want_ncq, 1);
Mark Lord0c589122008-01-26 18:31:16 -0500970
Mark Lordf630d562008-01-26 18:31:00 -0500971 mv_set_edma_ptrs(port_mmio, hpriv, pp);
Mark Lord00b81232009-01-30 18:47:51 -0500972 mv_clear_and_enable_port_irqs(ap, port_mmio, DONE_IRQ|ERR_IRQ);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400973
Mark Lordf630d562008-01-26 18:31:00 -0500974 writelfl(EDMA_EN, port_mmio + EDMA_CMD_OFS);
Brett Russafb0edd2005-10-05 17:08:42 -0400975 pp->pp_flags |= MV_PP_FLAG_EDMA_EN;
976 }
Brett Russ31961942005-09-30 01:36:00 -0400977}
978
Mark Lord9b2c4e02008-05-02 02:09:14 -0400979static void mv_wait_for_edma_empty_idle(struct ata_port *ap)
980{
981 void __iomem *port_mmio = mv_ap_base(ap);
982 const u32 empty_idle = (EDMA_STATUS_CACHE_EMPTY | EDMA_STATUS_IDLE);
983 const int per_loop = 5, timeout = (15 * 1000 / per_loop);
984 int i;
985
986 /*
987 * Wait for the EDMA engine to finish transactions in progress.
Mark Lordc46938c2008-05-02 14:02:28 -0400988 * No idea what a good "timeout" value might be, but measurements
989 * indicate that it often requires hundreds of microseconds
990 * with two drives in-use. So we use the 15msec value above
991 * as a rough guess at what even more drives might require.
Mark Lord9b2c4e02008-05-02 02:09:14 -0400992 */
993 for (i = 0; i < timeout; ++i) {
994 u32 edma_stat = readl(port_mmio + EDMA_STATUS_OFS);
995 if ((edma_stat & empty_idle) == empty_idle)
996 break;
997 udelay(per_loop);
998 }
999 /* ata_port_printk(ap, KERN_INFO, "%s: %u+ usecs\n", __func__, i); */
1000}
1001
Brett Russ05b308e2005-10-05 17:08:53 -04001002/**
Mark Lorde12bef52008-03-31 19:33:56 -04001003 * mv_stop_edma_engine - Disable eDMA engine
Mark Lordb5624682008-03-31 19:34:40 -04001004 * @port_mmio: io base address
Brett Russ05b308e2005-10-05 17:08:53 -04001005 *
1006 * LOCKING:
1007 * Inherited from caller.
1008 */
Mark Lordb5624682008-03-31 19:34:40 -04001009static int mv_stop_edma_engine(void __iomem *port_mmio)
Brett Russ31961942005-09-30 01:36:00 -04001010{
Mark Lordb5624682008-03-31 19:34:40 -04001011 int i;
Brett Russ31961942005-09-30 01:36:00 -04001012
Mark Lordb5624682008-03-31 19:34:40 -04001013 /* Disable eDMA. The disable bit auto clears. */
1014 writelfl(EDMA_DS, port_mmio + EDMA_CMD_OFS);
Jeff Garzik8b260242005-11-12 12:32:50 -05001015
Mark Lordb5624682008-03-31 19:34:40 -04001016 /* Wait for the chip to confirm eDMA is off. */
1017 for (i = 10000; i > 0; i--) {
1018 u32 reg = readl(port_mmio + EDMA_CMD_OFS);
Jeff Garzik4537deb2007-07-12 14:30:19 -04001019 if (!(reg & EDMA_EN))
Mark Lordb5624682008-03-31 19:34:40 -04001020 return 0;
1021 udelay(10);
Brett Russ31961942005-09-30 01:36:00 -04001022 }
Mark Lordb5624682008-03-31 19:34:40 -04001023 return -EIO;
Brett Russ31961942005-09-30 01:36:00 -04001024}
1025
Mark Lorde12bef52008-03-31 19:33:56 -04001026static int mv_stop_edma(struct ata_port *ap)
Jeff Garzik0ea9e172007-07-13 17:06:45 -04001027{
Mark Lordb5624682008-03-31 19:34:40 -04001028 void __iomem *port_mmio = mv_ap_base(ap);
1029 struct mv_port_priv *pp = ap->private_data;
Mark Lord66e57a22009-01-30 18:52:58 -05001030 int err = 0;
Jeff Garzik0ea9e172007-07-13 17:06:45 -04001031
Mark Lordb5624682008-03-31 19:34:40 -04001032 if (!(pp->pp_flags & MV_PP_FLAG_EDMA_EN))
1033 return 0;
1034 pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN;
Mark Lord9b2c4e02008-05-02 02:09:14 -04001035 mv_wait_for_edma_empty_idle(ap);
Mark Lordb5624682008-03-31 19:34:40 -04001036 if (mv_stop_edma_engine(port_mmio)) {
1037 ata_port_printk(ap, KERN_ERR, "Unable to stop eDMA\n");
Mark Lord66e57a22009-01-30 18:52:58 -05001038 err = -EIO;
Mark Lordb5624682008-03-31 19:34:40 -04001039 }
Mark Lord66e57a22009-01-30 18:52:58 -05001040 mv_edma_cfg(ap, 0, 0);
1041 return err;
Jeff Garzik0ea9e172007-07-13 17:06:45 -04001042}
1043
Jeff Garzik8a70f8d2005-10-05 17:19:47 -04001044#ifdef ATA_DEBUG
Brett Russ31961942005-09-30 01:36:00 -04001045static void mv_dump_mem(void __iomem *start, unsigned bytes)
1046{
Brett Russ31961942005-09-30 01:36:00 -04001047 int b, w;
1048 for (b = 0; b < bytes; ) {
1049 DPRINTK("%p: ", start + b);
1050 for (w = 0; b < bytes && w < 4; w++) {
Jeff Garzik2dcb4072007-10-19 06:42:56 -04001051 printk("%08x ", readl(start + b));
Brett Russ31961942005-09-30 01:36:00 -04001052 b += sizeof(u32);
1053 }
1054 printk("\n");
1055 }
Brett Russ31961942005-09-30 01:36:00 -04001056}
Jeff Garzik8a70f8d2005-10-05 17:19:47 -04001057#endif
1058
Brett Russ31961942005-09-30 01:36:00 -04001059static void mv_dump_pci_cfg(struct pci_dev *pdev, unsigned bytes)
1060{
1061#ifdef ATA_DEBUG
1062 int b, w;
1063 u32 dw;
1064 for (b = 0; b < bytes; ) {
1065 DPRINTK("%02x: ", b);
1066 for (w = 0; b < bytes && w < 4; w++) {
Jeff Garzik2dcb4072007-10-19 06:42:56 -04001067 (void) pci_read_config_dword(pdev, b, &dw);
1068 printk("%08x ", dw);
Brett Russ31961942005-09-30 01:36:00 -04001069 b += sizeof(u32);
1070 }
1071 printk("\n");
1072 }
1073#endif
1074}
1075static void mv_dump_all_regs(void __iomem *mmio_base, int port,
1076 struct pci_dev *pdev)
1077{
1078#ifdef ATA_DEBUG
Jeff Garzik8b260242005-11-12 12:32:50 -05001079 void __iomem *hc_base = mv_hc_base(mmio_base,
Brett Russ31961942005-09-30 01:36:00 -04001080 port >> MV_PORT_HC_SHIFT);
1081 void __iomem *port_base;
1082 int start_port, num_ports, p, start_hc, num_hcs, hc;
1083
1084 if (0 > port) {
1085 start_hc = start_port = 0;
1086 num_ports = 8; /* shld be benign for 4 port devs */
1087 num_hcs = 2;
1088 } else {
1089 start_hc = port >> MV_PORT_HC_SHIFT;
1090 start_port = port;
1091 num_ports = num_hcs = 1;
1092 }
Jeff Garzik8b260242005-11-12 12:32:50 -05001093 DPRINTK("All registers for port(s) %u-%u:\n", start_port,
Brett Russ31961942005-09-30 01:36:00 -04001094 num_ports > 1 ? num_ports - 1 : start_port);
1095
1096 if (NULL != pdev) {
1097 DPRINTK("PCI config space regs:\n");
1098 mv_dump_pci_cfg(pdev, 0x68);
1099 }
1100 DPRINTK("PCI regs:\n");
1101 mv_dump_mem(mmio_base+0xc00, 0x3c);
1102 mv_dump_mem(mmio_base+0xd00, 0x34);
1103 mv_dump_mem(mmio_base+0xf00, 0x4);
1104 mv_dump_mem(mmio_base+0x1d00, 0x6c);
1105 for (hc = start_hc; hc < start_hc + num_hcs; hc++) {
Dan Alonid220c372006-04-10 23:20:22 -07001106 hc_base = mv_hc_base(mmio_base, hc);
Brett Russ31961942005-09-30 01:36:00 -04001107 DPRINTK("HC regs (HC %i):\n", hc);
1108 mv_dump_mem(hc_base, 0x1c);
1109 }
1110 for (p = start_port; p < start_port + num_ports; p++) {
1111 port_base = mv_port_base(mmio_base, p);
Jeff Garzik2dcb4072007-10-19 06:42:56 -04001112 DPRINTK("EDMA regs (port %i):\n", p);
Brett Russ31961942005-09-30 01:36:00 -04001113 mv_dump_mem(port_base, 0x54);
Jeff Garzik2dcb4072007-10-19 06:42:56 -04001114 DPRINTK("SATA regs (port %i):\n", p);
Brett Russ31961942005-09-30 01:36:00 -04001115 mv_dump_mem(port_base+0x300, 0x60);
1116 }
1117#endif
1118}
1119
Brett Russ20f733e2005-09-01 18:26:17 -04001120static unsigned int mv_scr_offset(unsigned int sc_reg_in)
1121{
1122 unsigned int ofs;
1123
1124 switch (sc_reg_in) {
1125 case SCR_STATUS:
1126 case SCR_CONTROL:
1127 case SCR_ERROR:
1128 ofs = SATA_STATUS_OFS + (sc_reg_in * sizeof(u32));
1129 break;
1130 case SCR_ACTIVE:
1131 ofs = SATA_ACTIVE_OFS; /* active is not with the others */
1132 break;
1133 default:
1134 ofs = 0xffffffffU;
1135 break;
1136 }
1137 return ofs;
1138}
1139
Tejun Heo82ef04f2008-07-31 17:02:40 +09001140static int mv_scr_read(struct ata_link *link, unsigned int sc_reg_in, u32 *val)
Brett Russ20f733e2005-09-01 18:26:17 -04001141{
1142 unsigned int ofs = mv_scr_offset(sc_reg_in);
1143
Tejun Heoda3dbb12007-07-16 14:29:40 +09001144 if (ofs != 0xffffffffU) {
Tejun Heo82ef04f2008-07-31 17:02:40 +09001145 *val = readl(mv_ap_base(link->ap) + ofs);
Tejun Heoda3dbb12007-07-16 14:29:40 +09001146 return 0;
1147 } else
1148 return -EINVAL;
Brett Russ20f733e2005-09-01 18:26:17 -04001149}
1150
Tejun Heo82ef04f2008-07-31 17:02:40 +09001151static int mv_scr_write(struct ata_link *link, unsigned int sc_reg_in, u32 val)
Brett Russ20f733e2005-09-01 18:26:17 -04001152{
1153 unsigned int ofs = mv_scr_offset(sc_reg_in);
1154
Tejun Heoda3dbb12007-07-16 14:29:40 +09001155 if (ofs != 0xffffffffU) {
Tejun Heo82ef04f2008-07-31 17:02:40 +09001156 writelfl(val, mv_ap_base(link->ap) + ofs);
Tejun Heoda3dbb12007-07-16 14:29:40 +09001157 return 0;
1158 } else
1159 return -EINVAL;
Brett Russ20f733e2005-09-01 18:26:17 -04001160}
1161
Mark Lordf2738272008-01-26 18:32:29 -05001162static void mv6_dev_config(struct ata_device *adev)
1163{
1164 /*
Mark Lorde49856d2008-04-16 14:59:07 -04001165 * Deal with Gen-II ("mv6") hardware quirks/restrictions:
1166 *
1167 * Gen-II does not support NCQ over a port multiplier
1168 * (no FIS-based switching).
Mark Lordf2738272008-01-26 18:32:29 -05001169 */
Mark Lorde49856d2008-04-16 14:59:07 -04001170 if (adev->flags & ATA_DFLAG_NCQ) {
Mark Lord352fab72008-04-19 14:43:42 -04001171 if (sata_pmp_attached(adev->link->ap)) {
Mark Lorde49856d2008-04-16 14:59:07 -04001172 adev->flags &= ~ATA_DFLAG_NCQ;
Mark Lord352fab72008-04-19 14:43:42 -04001173 ata_dev_printk(adev, KERN_INFO,
1174 "NCQ disabled for command-based switching\n");
Mark Lord352fab72008-04-19 14:43:42 -04001175 }
Mark Lorde49856d2008-04-16 14:59:07 -04001176 }
Mark Lordf2738272008-01-26 18:32:29 -05001177}
1178
Mark Lord3e4a1392008-05-02 02:10:02 -04001179static int mv_qc_defer(struct ata_queued_cmd *qc)
1180{
1181 struct ata_link *link = qc->dev->link;
1182 struct ata_port *ap = link->ap;
1183 struct mv_port_priv *pp = ap->private_data;
1184
1185 /*
Mark Lord29d187b2008-05-02 02:15:37 -04001186 * Don't allow new commands if we're in a delayed EH state
1187 * for NCQ and/or FIS-based switching.
1188 */
1189 if (pp->pp_flags & MV_PP_FLAG_DELAYED_EH)
1190 return ATA_DEFER_PORT;
1191 /*
Mark Lord3e4a1392008-05-02 02:10:02 -04001192 * If the port is completely idle, then allow the new qc.
1193 */
1194 if (ap->nr_active_links == 0)
1195 return 0;
1196
Tejun Heo4bdee6c2008-08-13 20:24:16 +09001197 /*
1198 * The port is operating in host queuing mode (EDMA) with NCQ
1199 * enabled, allow multiple NCQ commands. EDMA also allows
1200 * queueing multiple DMA commands but libata core currently
1201 * doesn't allow it.
1202 */
1203 if ((pp->pp_flags & MV_PP_FLAG_EDMA_EN) &&
1204 (pp->pp_flags & MV_PP_FLAG_NCQ_EN) && ata_is_ncq(qc->tf.protocol))
1205 return 0;
1206
Mark Lord3e4a1392008-05-02 02:10:02 -04001207 return ATA_DEFER_PORT;
1208}
1209
Mark Lord08da1752009-02-25 15:13:03 -05001210static void mv_config_fbs(struct ata_port *ap, int want_ncq, int want_fbs)
Mark Lorde49856d2008-04-16 14:59:07 -04001211{
Mark Lord08da1752009-02-25 15:13:03 -05001212 struct mv_port_priv *pp = ap->private_data;
1213 void __iomem *port_mmio;
Mark Lord00f42ea2008-05-02 02:11:45 -04001214
Mark Lord08da1752009-02-25 15:13:03 -05001215 u32 fiscfg, *old_fiscfg = &pp->cached.fiscfg;
1216 u32 ltmode, *old_ltmode = &pp->cached.ltmode;
1217 u32 haltcond, *old_haltcond = &pp->cached.haltcond;
Mark Lord00f42ea2008-05-02 02:11:45 -04001218
Mark Lord08da1752009-02-25 15:13:03 -05001219 ltmode = *old_ltmode & ~LTMODE_BIT8;
1220 haltcond = *old_haltcond | EDMA_ERR_DEV;
Mark Lord00f42ea2008-05-02 02:11:45 -04001221
1222 if (want_fbs) {
Mark Lord08da1752009-02-25 15:13:03 -05001223 fiscfg = *old_fiscfg | FISCFG_SINGLE_SYNC;
1224 ltmode = *old_ltmode | LTMODE_BIT8;
Mark Lord4c299ca2008-05-02 02:16:20 -04001225 if (want_ncq)
Mark Lord08da1752009-02-25 15:13:03 -05001226 haltcond &= ~EDMA_ERR_DEV;
Mark Lord4c299ca2008-05-02 02:16:20 -04001227 else
Mark Lord08da1752009-02-25 15:13:03 -05001228 fiscfg |= FISCFG_WAIT_DEV_ERR;
1229 } else {
1230 fiscfg = *old_fiscfg & ~(FISCFG_SINGLE_SYNC | FISCFG_WAIT_DEV_ERR);
Mark Lorde49856d2008-04-16 14:59:07 -04001231 }
Mark Lord00f42ea2008-05-02 02:11:45 -04001232
Mark Lord08da1752009-02-25 15:13:03 -05001233 port_mmio = mv_ap_base(ap);
1234 mv_write_cached_reg(port_mmio + FISCFG_OFS, old_fiscfg, fiscfg);
1235 mv_write_cached_reg(port_mmio + LTMODE_OFS, old_ltmode, ltmode);
1236 mv_write_cached_reg(port_mmio + EDMA_HALTCOND_OFS, old_haltcond, haltcond);
Mark Lord0c589122008-01-26 18:31:16 -05001237}
Jeff Garzike4e7b892006-01-31 12:18:41 -05001238
Mark Lorddd2890f2008-05-02 02:10:56 -04001239static void mv_60x1_errata_sata25(struct ata_port *ap, int want_ncq)
1240{
1241 struct mv_host_priv *hpriv = ap->host->private_data;
1242 u32 old, new;
1243
1244 /* workaround for 88SX60x1 FEr SATA#25 (part 1) */
1245 old = readl(hpriv->base + MV_GPIO_PORT_CTL_OFS);
1246 if (want_ncq)
1247 new = old | (1 << 22);
1248 else
1249 new = old & ~(1 << 22);
1250 if (new != old)
1251 writel(new, hpriv->base + MV_GPIO_PORT_CTL_OFS);
1252}
1253
Mark Lordc01e8a22009-02-25 15:14:48 -05001254/**
1255 * mv_bmdma_enable - set a magic bit on GEN_IIE to allow bmdma
1256 * @ap: Port being initialized
1257 *
1258 * There are two DMA modes on these chips: basic DMA, and EDMA.
1259 *
1260 * Bit-0 of the "EDMA RESERVED" register enables/disables use
1261 * of basic DMA on the GEN_IIE versions of the chips.
1262 *
1263 * This bit survives EDMA resets, and must be set for basic DMA
1264 * to function, and should be cleared when EDMA is active.
1265 */
1266static void mv_bmdma_enable_iie(struct ata_port *ap, int enable_bmdma)
1267{
1268 struct mv_port_priv *pp = ap->private_data;
1269 u32 new, *old = &pp->cached.unknown_rsvd;
1270
1271 if (enable_bmdma)
1272 new = *old | 1;
1273 else
1274 new = *old & ~1;
1275 mv_write_cached_reg(mv_ap_base(ap) + EDMA_UNKNOWN_RSVD_OFS, old, new);
1276}
1277
Mark Lord00b81232009-01-30 18:47:51 -05001278static void mv_edma_cfg(struct ata_port *ap, int want_ncq, int want_edma)
Jeff Garzike4e7b892006-01-31 12:18:41 -05001279{
1280 u32 cfg;
Mark Lorde12bef52008-03-31 19:33:56 -04001281 struct mv_port_priv *pp = ap->private_data;
1282 struct mv_host_priv *hpriv = ap->host->private_data;
1283 void __iomem *port_mmio = mv_ap_base(ap);
Jeff Garzike4e7b892006-01-31 12:18:41 -05001284
1285 /* set up non-NCQ EDMA configuration */
1286 cfg = EDMA_CFG_Q_DEPTH; /* always 0x1f for *all* chips */
Mark Lord00b81232009-01-30 18:47:51 -05001287 pp->pp_flags &= ~(MV_PP_FLAG_FBS_EN | MV_PP_FLAG_NCQ_EN);
Jeff Garzike4e7b892006-01-31 12:18:41 -05001288
1289 if (IS_GEN_I(hpriv))
1290 cfg |= (1 << 8); /* enab config burst size mask */
1291
Mark Lorddd2890f2008-05-02 02:10:56 -04001292 else if (IS_GEN_II(hpriv)) {
Jeff Garzike4e7b892006-01-31 12:18:41 -05001293 cfg |= EDMA_CFG_RD_BRST_EXT | EDMA_CFG_WR_BUFF_LEN;
Mark Lorddd2890f2008-05-02 02:10:56 -04001294 mv_60x1_errata_sata25(ap, want_ncq);
Jeff Garzike4e7b892006-01-31 12:18:41 -05001295
Mark Lorddd2890f2008-05-02 02:10:56 -04001296 } else if (IS_GEN_IIE(hpriv)) {
Mark Lord00f42ea2008-05-02 02:11:45 -04001297 int want_fbs = sata_pmp_attached(ap);
1298 /*
1299 * Possible future enhancement:
1300 *
1301 * The chip can use FBS with non-NCQ, if we allow it,
1302 * But first we need to have the error handling in place
1303 * for this mode (datasheet section 7.3.15.4.2.3).
1304 * So disallow non-NCQ FBS for now.
1305 */
1306 want_fbs &= want_ncq;
1307
Mark Lord08da1752009-02-25 15:13:03 -05001308 mv_config_fbs(ap, want_ncq, want_fbs);
Mark Lord00f42ea2008-05-02 02:11:45 -04001309
1310 if (want_fbs) {
1311 pp->pp_flags |= MV_PP_FLAG_FBS_EN;
1312 cfg |= EDMA_CFG_EDMA_FBS; /* FIS-based switching */
1313 }
1314
Jeff Garzike728eab2007-02-25 02:53:41 -05001315 cfg |= (1 << 23); /* do not mask PM field in rx'd FIS */
Mark Lord00b81232009-01-30 18:47:51 -05001316 if (want_edma) {
1317 cfg |= (1 << 22); /* enab 4-entry host queue cache */
1318 if (!IS_SOC(hpriv))
1319 cfg |= (1 << 18); /* enab early completion */
1320 }
Mark Lord616d4a92008-05-02 02:08:32 -04001321 if (hpriv->hp_flags & MV_HP_CUT_THROUGH)
1322 cfg |= (1 << 17); /* enab cut-thru (dis stor&forwrd) */
Mark Lordc01e8a22009-02-25 15:14:48 -05001323 mv_bmdma_enable_iie(ap, !want_edma);
Jeff Garzike4e7b892006-01-31 12:18:41 -05001324 }
1325
Mark Lord72109162008-01-26 18:31:33 -05001326 if (want_ncq) {
1327 cfg |= EDMA_CFG_NCQ;
1328 pp->pp_flags |= MV_PP_FLAG_NCQ_EN;
Mark Lord00b81232009-01-30 18:47:51 -05001329 }
Mark Lord72109162008-01-26 18:31:33 -05001330
Jeff Garzike4e7b892006-01-31 12:18:41 -05001331 writelfl(cfg, port_mmio + EDMA_CFG_OFS);
1332}
1333
Mark Lordda2fa9b2008-01-26 18:32:45 -05001334static void mv_port_free_dma_mem(struct ata_port *ap)
1335{
1336 struct mv_host_priv *hpriv = ap->host->private_data;
1337 struct mv_port_priv *pp = ap->private_data;
Mark Lordeb73d552008-01-29 13:24:00 -05001338 int tag;
Mark Lordda2fa9b2008-01-26 18:32:45 -05001339
1340 if (pp->crqb) {
1341 dma_pool_free(hpriv->crqb_pool, pp->crqb, pp->crqb_dma);
1342 pp->crqb = NULL;
1343 }
1344 if (pp->crpb) {
1345 dma_pool_free(hpriv->crpb_pool, pp->crpb, pp->crpb_dma);
1346 pp->crpb = NULL;
1347 }
Mark Lordeb73d552008-01-29 13:24:00 -05001348 /*
1349 * For GEN_I, there's no NCQ, so we have only a single sg_tbl.
1350 * For later hardware, we have one unique sg_tbl per NCQ tag.
1351 */
1352 for (tag = 0; tag < MV_MAX_Q_DEPTH; ++tag) {
1353 if (pp->sg_tbl[tag]) {
1354 if (tag == 0 || !IS_GEN_I(hpriv))
1355 dma_pool_free(hpriv->sg_tbl_pool,
1356 pp->sg_tbl[tag],
1357 pp->sg_tbl_dma[tag]);
1358 pp->sg_tbl[tag] = NULL;
1359 }
Mark Lordda2fa9b2008-01-26 18:32:45 -05001360 }
1361}
1362
Brett Russ05b308e2005-10-05 17:08:53 -04001363/**
1364 * mv_port_start - Port specific init/start routine.
1365 * @ap: ATA channel to manipulate
1366 *
1367 * Allocate and point to DMA memory, init port private memory,
1368 * zero indices.
1369 *
1370 * LOCKING:
1371 * Inherited from caller.
1372 */
Brett Russ31961942005-09-30 01:36:00 -04001373static int mv_port_start(struct ata_port *ap)
1374{
Jeff Garzikcca39742006-08-24 03:19:22 -04001375 struct device *dev = ap->host->dev;
1376 struct mv_host_priv *hpriv = ap->host->private_data;
Brett Russ31961942005-09-30 01:36:00 -04001377 struct mv_port_priv *pp;
James Bottomleydde20202008-02-19 11:36:56 +01001378 int tag;
Brett Russ31961942005-09-30 01:36:00 -04001379
Tejun Heo24dc5f32007-01-20 16:00:28 +09001380 pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
Jeff Garzik6037d6b2005-11-04 22:08:00 -05001381 if (!pp)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001382 return -ENOMEM;
Mark Lordda2fa9b2008-01-26 18:32:45 -05001383 ap->private_data = pp;
Brett Russ31961942005-09-30 01:36:00 -04001384
Mark Lordda2fa9b2008-01-26 18:32:45 -05001385 pp->crqb = dma_pool_alloc(hpriv->crqb_pool, GFP_KERNEL, &pp->crqb_dma);
1386 if (!pp->crqb)
1387 return -ENOMEM;
1388 memset(pp->crqb, 0, MV_CRQB_Q_SZ);
Brett Russ31961942005-09-30 01:36:00 -04001389
Mark Lordda2fa9b2008-01-26 18:32:45 -05001390 pp->crpb = dma_pool_alloc(hpriv->crpb_pool, GFP_KERNEL, &pp->crpb_dma);
1391 if (!pp->crpb)
1392 goto out_port_free_dma_mem;
1393 memset(pp->crpb, 0, MV_CRPB_Q_SZ);
Brett Russ31961942005-09-30 01:36:00 -04001394
Mark Lord3bd0a702008-06-18 12:11:16 -04001395 /* 6041/6081 Rev. "C0" (and newer) are okay with async notify */
1396 if (hpriv->hp_flags & MV_HP_ERRATA_60X1C0)
1397 ap->flags |= ATA_FLAG_AN;
Mark Lordeb73d552008-01-29 13:24:00 -05001398 /*
1399 * For GEN_I, there's no NCQ, so we only allocate a single sg_tbl.
1400 * For later hardware, we need one unique sg_tbl per NCQ tag.
1401 */
1402 for (tag = 0; tag < MV_MAX_Q_DEPTH; ++tag) {
1403 if (tag == 0 || !IS_GEN_I(hpriv)) {
1404 pp->sg_tbl[tag] = dma_pool_alloc(hpriv->sg_tbl_pool,
1405 GFP_KERNEL, &pp->sg_tbl_dma[tag]);
1406 if (!pp->sg_tbl[tag])
1407 goto out_port_free_dma_mem;
1408 } else {
1409 pp->sg_tbl[tag] = pp->sg_tbl[0];
1410 pp->sg_tbl_dma[tag] = pp->sg_tbl_dma[0];
1411 }
1412 }
Mark Lord08da1752009-02-25 15:13:03 -05001413 mv_save_cached_regs(ap);
Mark Lord66e57a22009-01-30 18:52:58 -05001414 mv_edma_cfg(ap, 0, 0);
Brett Russ31961942005-09-30 01:36:00 -04001415 return 0;
Mark Lordda2fa9b2008-01-26 18:32:45 -05001416
1417out_port_free_dma_mem:
1418 mv_port_free_dma_mem(ap);
1419 return -ENOMEM;
Brett Russ31961942005-09-30 01:36:00 -04001420}
1421
Brett Russ05b308e2005-10-05 17:08:53 -04001422/**
1423 * mv_port_stop - Port specific cleanup/stop routine.
1424 * @ap: ATA channel to manipulate
1425 *
1426 * Stop DMA, cleanup port memory.
1427 *
1428 * LOCKING:
Jeff Garzikcca39742006-08-24 03:19:22 -04001429 * This routine uses the host lock to protect the DMA stop.
Brett Russ05b308e2005-10-05 17:08:53 -04001430 */
Brett Russ31961942005-09-30 01:36:00 -04001431static void mv_port_stop(struct ata_port *ap)
1432{
Mark Lorde12bef52008-03-31 19:33:56 -04001433 mv_stop_edma(ap);
Mark Lord88e675e2008-05-17 13:36:30 -04001434 mv_enable_port_irqs(ap, 0);
Mark Lordda2fa9b2008-01-26 18:32:45 -05001435 mv_port_free_dma_mem(ap);
Brett Russ31961942005-09-30 01:36:00 -04001436}
1437
Brett Russ05b308e2005-10-05 17:08:53 -04001438/**
1439 * mv_fill_sg - Fill out the Marvell ePRD (scatter gather) entries
1440 * @qc: queued command whose SG list to source from
1441 *
1442 * Populate the SG list and mark the last entry.
1443 *
1444 * LOCKING:
1445 * Inherited from caller.
1446 */
Jeff Garzik6c087722007-10-12 00:16:23 -04001447static void mv_fill_sg(struct ata_queued_cmd *qc)
Brett Russ31961942005-09-30 01:36:00 -04001448{
1449 struct mv_port_priv *pp = qc->ap->private_data;
Jeff Garzik972c26b2005-10-18 22:14:54 -04001450 struct scatterlist *sg;
Jeff Garzik3be6cbd2007-10-18 16:21:18 -04001451 struct mv_sg *mv_sg, *last_sg = NULL;
Tejun Heoff2aeb12007-12-05 16:43:11 +09001452 unsigned int si;
Brett Russ31961942005-09-30 01:36:00 -04001453
Mark Lordeb73d552008-01-29 13:24:00 -05001454 mv_sg = pp->sg_tbl[qc->tag];
Tejun Heoff2aeb12007-12-05 16:43:11 +09001455 for_each_sg(qc->sg, sg, qc->n_elem, si) {
Jeff Garzikd88184f2007-02-26 01:26:06 -05001456 dma_addr_t addr = sg_dma_address(sg);
1457 u32 sg_len = sg_dma_len(sg);
Brett Russ31961942005-09-30 01:36:00 -04001458
Olof Johansson4007b492007-10-02 20:45:27 -05001459 while (sg_len) {
1460 u32 offset = addr & 0xffff;
1461 u32 len = sg_len;
Brett Russ31961942005-09-30 01:36:00 -04001462
Mark Lord32cd11a2009-02-01 16:50:32 -05001463 if (offset + len > 0x10000)
Olof Johansson4007b492007-10-02 20:45:27 -05001464 len = 0x10000 - offset;
Jeff Garzik972c26b2005-10-18 22:14:54 -04001465
Olof Johansson4007b492007-10-02 20:45:27 -05001466 mv_sg->addr = cpu_to_le32(addr & 0xffffffff);
1467 mv_sg->addr_hi = cpu_to_le32((addr >> 16) >> 16);
Jeff Garzik6c087722007-10-12 00:16:23 -04001468 mv_sg->flags_size = cpu_to_le32(len & 0xffff);
Mark Lord32cd11a2009-02-01 16:50:32 -05001469 mv_sg->reserved = 0;
Olof Johansson4007b492007-10-02 20:45:27 -05001470
1471 sg_len -= len;
1472 addr += len;
1473
Jeff Garzik3be6cbd2007-10-18 16:21:18 -04001474 last_sg = mv_sg;
Olof Johansson4007b492007-10-02 20:45:27 -05001475 mv_sg++;
Olof Johansson4007b492007-10-02 20:45:27 -05001476 }
Brett Russ31961942005-09-30 01:36:00 -04001477 }
Jeff Garzik3be6cbd2007-10-18 16:21:18 -04001478
1479 if (likely(last_sg))
1480 last_sg->flags_size |= cpu_to_le32(EPRD_FLAG_END_OF_TBL);
Mark Lord32cd11a2009-02-01 16:50:32 -05001481 mb(); /* ensure data structure is visible to the chipset */
Brett Russ31961942005-09-30 01:36:00 -04001482}
1483
Jeff Garzik5796d1c2007-10-26 00:03:37 -04001484static void mv_crqb_pack_cmd(__le16 *cmdw, u8 data, u8 addr, unsigned last)
Brett Russ31961942005-09-30 01:36:00 -04001485{
Mark Lord559eeda2006-05-19 16:40:15 -04001486 u16 tmp = data | (addr << CRQB_CMD_ADDR_SHIFT) | CRQB_CMD_CS |
Brett Russ31961942005-09-30 01:36:00 -04001487 (last ? CRQB_CMD_LAST : 0);
Mark Lord559eeda2006-05-19 16:40:15 -04001488 *cmdw = cpu_to_le16(tmp);
Brett Russ31961942005-09-30 01:36:00 -04001489}
1490
Brett Russ05b308e2005-10-05 17:08:53 -04001491/**
Mark Lordda142652009-01-30 18:51:54 -05001492 * mv_sff_irq_clear - Clear hardware interrupt after DMA.
1493 * @ap: Port associated with this ATA transaction.
1494 *
1495 * We need this only for ATAPI bmdma transactions,
1496 * as otherwise we experience spurious interrupts
1497 * after libata-sff handles the bmdma interrupts.
1498 */
1499static void mv_sff_irq_clear(struct ata_port *ap)
1500{
1501 mv_clear_and_enable_port_irqs(ap, mv_ap_base(ap), ERR_IRQ);
1502}
1503
1504/**
1505 * mv_check_atapi_dma - Filter ATAPI cmds which are unsuitable for DMA.
1506 * @qc: queued command to check for chipset/DMA compatibility.
1507 *
1508 * The bmdma engines cannot handle speculative data sizes
1509 * (bytecount under/over flow). So only allow DMA for
1510 * data transfer commands with known data sizes.
1511 *
1512 * LOCKING:
1513 * Inherited from caller.
1514 */
1515static int mv_check_atapi_dma(struct ata_queued_cmd *qc)
1516{
1517 struct scsi_cmnd *scmd = qc->scsicmd;
1518
1519 if (scmd) {
1520 switch (scmd->cmnd[0]) {
1521 case READ_6:
1522 case READ_10:
1523 case READ_12:
1524 case WRITE_6:
1525 case WRITE_10:
1526 case WRITE_12:
1527 case GPCMD_READ_CD:
1528 case GPCMD_SEND_DVD_STRUCTURE:
1529 case GPCMD_SEND_CUE_SHEET:
1530 return 0; /* DMA is safe */
1531 }
1532 }
1533 return -EOPNOTSUPP; /* use PIO instead */
1534}
1535
1536/**
1537 * mv_bmdma_setup - Set up BMDMA transaction
1538 * @qc: queued command to prepare DMA for.
1539 *
1540 * LOCKING:
1541 * Inherited from caller.
1542 */
1543static void mv_bmdma_setup(struct ata_queued_cmd *qc)
1544{
1545 struct ata_port *ap = qc->ap;
1546 void __iomem *port_mmio = mv_ap_base(ap);
1547 struct mv_port_priv *pp = ap->private_data;
1548
1549 mv_fill_sg(qc);
1550
1551 /* clear all DMA cmd bits */
1552 writel(0, port_mmio + BMDMA_CMD_OFS);
1553
1554 /* load PRD table addr. */
1555 writel((pp->sg_tbl_dma[qc->tag] >> 16) >> 16,
1556 port_mmio + BMDMA_PRD_HIGH_OFS);
1557 writelfl(pp->sg_tbl_dma[qc->tag],
1558 port_mmio + BMDMA_PRD_LOW_OFS);
1559
1560 /* issue r/w command */
1561 ap->ops->sff_exec_command(ap, &qc->tf);
1562}
1563
1564/**
1565 * mv_bmdma_start - Start a BMDMA transaction
1566 * @qc: queued command to start DMA on.
1567 *
1568 * LOCKING:
1569 * Inherited from caller.
1570 */
1571static void mv_bmdma_start(struct ata_queued_cmd *qc)
1572{
1573 struct ata_port *ap = qc->ap;
1574 void __iomem *port_mmio = mv_ap_base(ap);
1575 unsigned int rw = (qc->tf.flags & ATA_TFLAG_WRITE);
1576 u32 cmd = (rw ? 0 : ATA_DMA_WR) | ATA_DMA_START;
1577
1578 /* start host DMA transaction */
1579 writelfl(cmd, port_mmio + BMDMA_CMD_OFS);
1580}
1581
1582/**
1583 * mv_bmdma_stop - Stop BMDMA transfer
1584 * @qc: queued command to stop DMA on.
1585 *
1586 * Clears the ATA_DMA_START flag in the bmdma control register
1587 *
1588 * LOCKING:
1589 * Inherited from caller.
1590 */
1591static void mv_bmdma_stop(struct ata_queued_cmd *qc)
1592{
1593 struct ata_port *ap = qc->ap;
1594 void __iomem *port_mmio = mv_ap_base(ap);
1595 u32 cmd;
1596
1597 /* clear start/stop bit */
1598 cmd = readl(port_mmio + BMDMA_CMD_OFS);
1599 cmd &= ~ATA_DMA_START;
1600 writelfl(cmd, port_mmio + BMDMA_CMD_OFS);
1601
1602 /* one-PIO-cycle guaranteed wait, per spec, for HDMA1:0 transition */
1603 ata_sff_dma_pause(ap);
1604}
1605
1606/**
1607 * mv_bmdma_status - Read BMDMA status
1608 * @ap: port for which to retrieve DMA status.
1609 *
1610 * Read and return equivalent of the sff BMDMA status register.
1611 *
1612 * LOCKING:
1613 * Inherited from caller.
1614 */
1615static u8 mv_bmdma_status(struct ata_port *ap)
1616{
1617 void __iomem *port_mmio = mv_ap_base(ap);
1618 u32 reg, status;
1619
1620 /*
1621 * Other bits are valid only if ATA_DMA_ACTIVE==0,
1622 * and the ATA_DMA_INTR bit doesn't exist.
1623 */
1624 reg = readl(port_mmio + BMDMA_STATUS_OFS);
1625 if (reg & ATA_DMA_ACTIVE)
1626 status = ATA_DMA_ACTIVE;
1627 else
1628 status = (reg & ATA_DMA_ERR) | ATA_DMA_INTR;
1629 return status;
1630}
1631
1632/**
Brett Russ05b308e2005-10-05 17:08:53 -04001633 * mv_qc_prep - Host specific command preparation.
1634 * @qc: queued command to prepare
1635 *
1636 * This routine simply redirects to the general purpose routine
1637 * if command is not DMA. Else, it handles prep of the CRQB
1638 * (command request block), does some sanity checking, and calls
1639 * the SG load routine.
1640 *
1641 * LOCKING:
1642 * Inherited from caller.
1643 */
Brett Russ31961942005-09-30 01:36:00 -04001644static void mv_qc_prep(struct ata_queued_cmd *qc)
1645{
1646 struct ata_port *ap = qc->ap;
1647 struct mv_port_priv *pp = ap->private_data;
Mark Lorde1469872006-05-22 19:02:03 -04001648 __le16 *cw;
Brett Russ31961942005-09-30 01:36:00 -04001649 struct ata_taskfile *tf;
1650 u16 flags = 0;
Mark Lorda6432432006-05-19 16:36:36 -04001651 unsigned in_index;
Brett Russ31961942005-09-30 01:36:00 -04001652
Mark Lord138bfdd2008-01-26 18:33:18 -05001653 if ((qc->tf.protocol != ATA_PROT_DMA) &&
1654 (qc->tf.protocol != ATA_PROT_NCQ))
Brett Russ31961942005-09-30 01:36:00 -04001655 return;
Brett Russ20f733e2005-09-01 18:26:17 -04001656
Brett Russ31961942005-09-30 01:36:00 -04001657 /* Fill in command request block
1658 */
Jeff Garzike4e7b892006-01-31 12:18:41 -05001659 if (!(qc->tf.flags & ATA_TFLAG_WRITE))
Brett Russ31961942005-09-30 01:36:00 -04001660 flags |= CRQB_FLAG_READ;
Tejun Heobeec7db2006-02-11 19:11:13 +09001661 WARN_ON(MV_MAX_Q_DEPTH <= qc->tag);
Brett Russ31961942005-09-30 01:36:00 -04001662 flags |= qc->tag << CRQB_TAG_SHIFT;
Mark Lorde49856d2008-04-16 14:59:07 -04001663 flags |= (qc->dev->link->pmp & 0xf) << CRQB_PMP_SHIFT;
Brett Russ31961942005-09-30 01:36:00 -04001664
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001665 /* get current queue index from software */
Mark Lordfcfb1f72008-04-19 15:06:40 -04001666 in_index = pp->req_idx;
Brett Russ31961942005-09-30 01:36:00 -04001667
Mark Lorda6432432006-05-19 16:36:36 -04001668 pp->crqb[in_index].sg_addr =
Mark Lordeb73d552008-01-29 13:24:00 -05001669 cpu_to_le32(pp->sg_tbl_dma[qc->tag] & 0xffffffff);
Mark Lorda6432432006-05-19 16:36:36 -04001670 pp->crqb[in_index].sg_addr_hi =
Mark Lordeb73d552008-01-29 13:24:00 -05001671 cpu_to_le32((pp->sg_tbl_dma[qc->tag] >> 16) >> 16);
Mark Lorda6432432006-05-19 16:36:36 -04001672 pp->crqb[in_index].ctrl_flags = cpu_to_le16(flags);
1673
1674 cw = &pp->crqb[in_index].ata_cmd[0];
Brett Russ31961942005-09-30 01:36:00 -04001675 tf = &qc->tf;
1676
1677 /* Sadly, the CRQB cannot accomodate all registers--there are
1678 * only 11 bytes...so we must pick and choose required
1679 * registers based on the command. So, we drop feature and
1680 * hob_feature for [RW] DMA commands, but they are needed for
Mark Lordcd12e1f2009-01-19 18:06:28 -05001681 * NCQ. NCQ will drop hob_nsect, which is not needed there
1682 * (nsect is used only for the tag; feat/hob_feat hold true nsect).
Brett Russ31961942005-09-30 01:36:00 -04001683 */
1684 switch (tf->command) {
1685 case ATA_CMD_READ:
1686 case ATA_CMD_READ_EXT:
1687 case ATA_CMD_WRITE:
1688 case ATA_CMD_WRITE_EXT:
Jens Axboec15d85c2006-02-15 15:59:25 +01001689 case ATA_CMD_WRITE_FUA_EXT:
Brett Russ31961942005-09-30 01:36:00 -04001690 mv_crqb_pack_cmd(cw++, tf->hob_nsect, ATA_REG_NSECT, 0);
1691 break;
Brett Russ31961942005-09-30 01:36:00 -04001692 case ATA_CMD_FPDMA_READ:
1693 case ATA_CMD_FPDMA_WRITE:
Jeff Garzik8b260242005-11-12 12:32:50 -05001694 mv_crqb_pack_cmd(cw++, tf->hob_feature, ATA_REG_FEATURE, 0);
Brett Russ31961942005-09-30 01:36:00 -04001695 mv_crqb_pack_cmd(cw++, tf->feature, ATA_REG_FEATURE, 0);
1696 break;
Brett Russ31961942005-09-30 01:36:00 -04001697 default:
1698 /* The only other commands EDMA supports in non-queued and
1699 * non-NCQ mode are: [RW] STREAM DMA and W DMA FUA EXT, none
1700 * of which are defined/used by Linux. If we get here, this
1701 * driver needs work.
1702 *
1703 * FIXME: modify libata to give qc_prep a return value and
1704 * return error here.
1705 */
1706 BUG_ON(tf->command);
1707 break;
1708 }
1709 mv_crqb_pack_cmd(cw++, tf->nsect, ATA_REG_NSECT, 0);
1710 mv_crqb_pack_cmd(cw++, tf->hob_lbal, ATA_REG_LBAL, 0);
1711 mv_crqb_pack_cmd(cw++, tf->lbal, ATA_REG_LBAL, 0);
1712 mv_crqb_pack_cmd(cw++, tf->hob_lbam, ATA_REG_LBAM, 0);
1713 mv_crqb_pack_cmd(cw++, tf->lbam, ATA_REG_LBAM, 0);
1714 mv_crqb_pack_cmd(cw++, tf->hob_lbah, ATA_REG_LBAH, 0);
1715 mv_crqb_pack_cmd(cw++, tf->lbah, ATA_REG_LBAH, 0);
1716 mv_crqb_pack_cmd(cw++, tf->device, ATA_REG_DEVICE, 0);
1717 mv_crqb_pack_cmd(cw++, tf->command, ATA_REG_CMD, 1); /* last */
1718
Jeff Garzike4e7b892006-01-31 12:18:41 -05001719 if (!(qc->flags & ATA_QCFLAG_DMAMAP))
Brett Russ31961942005-09-30 01:36:00 -04001720 return;
Jeff Garzike4e7b892006-01-31 12:18:41 -05001721 mv_fill_sg(qc);
1722}
1723
1724/**
1725 * mv_qc_prep_iie - Host specific command preparation.
1726 * @qc: queued command to prepare
1727 *
1728 * This routine simply redirects to the general purpose routine
1729 * if command is not DMA. Else, it handles prep of the CRQB
1730 * (command request block), does some sanity checking, and calls
1731 * the SG load routine.
1732 *
1733 * LOCKING:
1734 * Inherited from caller.
1735 */
1736static void mv_qc_prep_iie(struct ata_queued_cmd *qc)
1737{
1738 struct ata_port *ap = qc->ap;
1739 struct mv_port_priv *pp = ap->private_data;
1740 struct mv_crqb_iie *crqb;
1741 struct ata_taskfile *tf;
Mark Lorda6432432006-05-19 16:36:36 -04001742 unsigned in_index;
Jeff Garzike4e7b892006-01-31 12:18:41 -05001743 u32 flags = 0;
1744
Mark Lord138bfdd2008-01-26 18:33:18 -05001745 if ((qc->tf.protocol != ATA_PROT_DMA) &&
1746 (qc->tf.protocol != ATA_PROT_NCQ))
Jeff Garzike4e7b892006-01-31 12:18:41 -05001747 return;
1748
Mark Lorde12bef52008-03-31 19:33:56 -04001749 /* Fill in Gen IIE command request block */
Jeff Garzike4e7b892006-01-31 12:18:41 -05001750 if (!(qc->tf.flags & ATA_TFLAG_WRITE))
1751 flags |= CRQB_FLAG_READ;
1752
Tejun Heobeec7db2006-02-11 19:11:13 +09001753 WARN_ON(MV_MAX_Q_DEPTH <= qc->tag);
Jeff Garzike4e7b892006-01-31 12:18:41 -05001754 flags |= qc->tag << CRQB_TAG_SHIFT;
Mark Lord8c0aeb42008-01-26 18:31:48 -05001755 flags |= qc->tag << CRQB_HOSTQ_SHIFT;
Mark Lorde49856d2008-04-16 14:59:07 -04001756 flags |= (qc->dev->link->pmp & 0xf) << CRQB_PMP_SHIFT;
Jeff Garzike4e7b892006-01-31 12:18:41 -05001757
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001758 /* get current queue index from software */
Mark Lordfcfb1f72008-04-19 15:06:40 -04001759 in_index = pp->req_idx;
Mark Lorda6432432006-05-19 16:36:36 -04001760
1761 crqb = (struct mv_crqb_iie *) &pp->crqb[in_index];
Mark Lordeb73d552008-01-29 13:24:00 -05001762 crqb->addr = cpu_to_le32(pp->sg_tbl_dma[qc->tag] & 0xffffffff);
1763 crqb->addr_hi = cpu_to_le32((pp->sg_tbl_dma[qc->tag] >> 16) >> 16);
Jeff Garzike4e7b892006-01-31 12:18:41 -05001764 crqb->flags = cpu_to_le32(flags);
1765
1766 tf = &qc->tf;
1767 crqb->ata_cmd[0] = cpu_to_le32(
1768 (tf->command << 16) |
1769 (tf->feature << 24)
1770 );
1771 crqb->ata_cmd[1] = cpu_to_le32(
1772 (tf->lbal << 0) |
1773 (tf->lbam << 8) |
1774 (tf->lbah << 16) |
1775 (tf->device << 24)
1776 );
1777 crqb->ata_cmd[2] = cpu_to_le32(
1778 (tf->hob_lbal << 0) |
1779 (tf->hob_lbam << 8) |
1780 (tf->hob_lbah << 16) |
1781 (tf->hob_feature << 24)
1782 );
1783 crqb->ata_cmd[3] = cpu_to_le32(
1784 (tf->nsect << 0) |
1785 (tf->hob_nsect << 8)
1786 );
1787
1788 if (!(qc->flags & ATA_QCFLAG_DMAMAP))
1789 return;
Brett Russ31961942005-09-30 01:36:00 -04001790 mv_fill_sg(qc);
1791}
1792
Brett Russ05b308e2005-10-05 17:08:53 -04001793/**
1794 * mv_qc_issue - Initiate a command to the host
1795 * @qc: queued command to start
1796 *
1797 * This routine simply redirects to the general purpose routine
1798 * if command is not DMA. Else, it sanity checks our local
1799 * caches of the request producer/consumer indices then enables
1800 * DMA and bumps the request producer index.
1801 *
1802 * LOCKING:
1803 * Inherited from caller.
1804 */
Tejun Heo9a3d9eb2006-01-23 13:09:36 +09001805static unsigned int mv_qc_issue(struct ata_queued_cmd *qc)
Brett Russ31961942005-09-30 01:36:00 -04001806{
Mark Lordf48765c2009-01-30 18:48:41 -05001807 static int limit_warnings = 10;
Jeff Garzikc5d3e452007-07-11 18:30:50 -04001808 struct ata_port *ap = qc->ap;
1809 void __iomem *port_mmio = mv_ap_base(ap);
1810 struct mv_port_priv *pp = ap->private_data;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001811 u32 in_index;
Mark Lordf48765c2009-01-30 18:48:41 -05001812 unsigned int port_irqs = DONE_IRQ | ERR_IRQ;
Brett Russ31961942005-09-30 01:36:00 -04001813
Mark Lordf48765c2009-01-30 18:48:41 -05001814 switch (qc->tf.protocol) {
1815 case ATA_PROT_DMA:
1816 case ATA_PROT_NCQ:
1817 mv_start_edma(ap, port_mmio, pp, qc->tf.protocol);
1818 pp->req_idx = (pp->req_idx + 1) & MV_MAX_Q_DEPTH_MASK;
1819 in_index = pp->req_idx << EDMA_REQ_Q_PTR_SHIFT;
1820
1821 /* Write the request in pointer to kick the EDMA to life */
1822 writelfl((pp->crqb_dma & EDMA_REQ_Q_BASE_LO_MASK) | in_index,
1823 port_mmio + EDMA_REQ_Q_IN_PTR_OFS);
1824 return 0;
1825
1826 case ATA_PROT_PIO:
Mark Lordc6112bd2008-06-18 12:13:02 -04001827 /*
1828 * Errata SATA#16, SATA#24: warn if multiple DRQs expected.
1829 *
1830 * Someday, we might implement special polling workarounds
1831 * for these, but it all seems rather unnecessary since we
1832 * normally use only DMA for commands which transfer more
1833 * than a single block of data.
1834 *
1835 * Much of the time, this could just work regardless.
1836 * So for now, just log the incident, and allow the attempt.
1837 */
Mark Lordc7843e82008-06-18 21:57:42 -04001838 if (limit_warnings > 0 && (qc->nbytes / qc->sect_size) > 1) {
Mark Lordc6112bd2008-06-18 12:13:02 -04001839 --limit_warnings;
1840 ata_link_printk(qc->dev->link, KERN_WARNING, DRV_NAME
1841 ": attempting PIO w/multiple DRQ: "
1842 "this may fail due to h/w errata\n");
1843 }
Mark Lordf48765c2009-01-30 18:48:41 -05001844 /* drop through */
1845 case ATAPI_PROT_PIO:
1846 port_irqs = ERR_IRQ; /* leave DONE_IRQ masked for PIO */
1847 /* drop through */
1848 default:
Mark Lord17c5aab2008-04-16 14:56:51 -04001849 /*
1850 * We're about to send a non-EDMA capable command to the
Brett Russ31961942005-09-30 01:36:00 -04001851 * port. Turn off EDMA so there won't be problems accessing
1852 * shadow block, etc registers.
1853 */
Mark Lordb5624682008-03-31 19:34:40 -04001854 mv_stop_edma(ap);
Mark Lordf48765c2009-01-30 18:48:41 -05001855 mv_clear_and_enable_port_irqs(ap, mv_ap_base(ap), port_irqs);
Mark Lorde49856d2008-04-16 14:59:07 -04001856 mv_pmp_select(ap, qc->dev->link->pmp);
Tejun Heo9363c382008-04-07 22:47:16 +09001857 return ata_sff_qc_issue(qc);
Brett Russ31961942005-09-30 01:36:00 -04001858 }
Brett Russ31961942005-09-30 01:36:00 -04001859}
1860
Mark Lord8f767f82008-04-19 14:53:07 -04001861static struct ata_queued_cmd *mv_get_active_qc(struct ata_port *ap)
1862{
1863 struct mv_port_priv *pp = ap->private_data;
1864 struct ata_queued_cmd *qc;
1865
1866 if (pp->pp_flags & MV_PP_FLAG_NCQ_EN)
1867 return NULL;
1868 qc = ata_qc_from_tag(ap, ap->link.active_tag);
Mark Lord95db5052009-01-30 18:49:29 -05001869 if (qc) {
1870 if (qc->tf.flags & ATA_TFLAG_POLLING)
1871 qc = NULL;
1872 else if (!(qc->flags & ATA_QCFLAG_ACTIVE))
1873 qc = NULL;
1874 }
Mark Lord8f767f82008-04-19 14:53:07 -04001875 return qc;
1876}
1877
Mark Lord29d187b2008-05-02 02:15:37 -04001878static void mv_pmp_error_handler(struct ata_port *ap)
1879{
1880 unsigned int pmp, pmp_map;
1881 struct mv_port_priv *pp = ap->private_data;
1882
1883 if (pp->pp_flags & MV_PP_FLAG_DELAYED_EH) {
1884 /*
1885 * Perform NCQ error analysis on failed PMPs
1886 * before we freeze the port entirely.
1887 *
1888 * The failed PMPs are marked earlier by mv_pmp_eh_prep().
1889 */
1890 pmp_map = pp->delayed_eh_pmp_map;
1891 pp->pp_flags &= ~MV_PP_FLAG_DELAYED_EH;
1892 for (pmp = 0; pmp_map != 0; pmp++) {
1893 unsigned int this_pmp = (1 << pmp);
1894 if (pmp_map & this_pmp) {
1895 struct ata_link *link = &ap->pmp_link[pmp];
1896 pmp_map &= ~this_pmp;
1897 ata_eh_analyze_ncq_error(link);
1898 }
1899 }
1900 ata_port_freeze(ap);
1901 }
1902 sata_pmp_error_handler(ap);
1903}
1904
Mark Lord4c299ca2008-05-02 02:16:20 -04001905static unsigned int mv_get_err_pmp_map(struct ata_port *ap)
1906{
1907 void __iomem *port_mmio = mv_ap_base(ap);
1908
1909 return readl(port_mmio + SATA_TESTCTL_OFS) >> 16;
1910}
1911
Mark Lord4c299ca2008-05-02 02:16:20 -04001912static void mv_pmp_eh_prep(struct ata_port *ap, unsigned int pmp_map)
1913{
1914 struct ata_eh_info *ehi;
1915 unsigned int pmp;
1916
1917 /*
1918 * Initialize EH info for PMPs which saw device errors
1919 */
1920 ehi = &ap->link.eh_info;
1921 for (pmp = 0; pmp_map != 0; pmp++) {
1922 unsigned int this_pmp = (1 << pmp);
1923 if (pmp_map & this_pmp) {
1924 struct ata_link *link = &ap->pmp_link[pmp];
1925
1926 pmp_map &= ~this_pmp;
1927 ehi = &link->eh_info;
1928 ata_ehi_clear_desc(ehi);
1929 ata_ehi_push_desc(ehi, "dev err");
1930 ehi->err_mask |= AC_ERR_DEV;
1931 ehi->action |= ATA_EH_RESET;
1932 ata_link_abort(link);
1933 }
1934 }
1935}
1936
Mark Lord06aaca32008-05-19 09:01:24 -04001937static int mv_req_q_empty(struct ata_port *ap)
1938{
1939 void __iomem *port_mmio = mv_ap_base(ap);
1940 u32 in_ptr, out_ptr;
1941
1942 in_ptr = (readl(port_mmio + EDMA_REQ_Q_IN_PTR_OFS)
1943 >> EDMA_REQ_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK;
1944 out_ptr = (readl(port_mmio + EDMA_REQ_Q_OUT_PTR_OFS)
1945 >> EDMA_REQ_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK;
1946 return (in_ptr == out_ptr); /* 1 == queue_is_empty */
1947}
1948
Mark Lord4c299ca2008-05-02 02:16:20 -04001949static int mv_handle_fbs_ncq_dev_err(struct ata_port *ap)
1950{
1951 struct mv_port_priv *pp = ap->private_data;
1952 int failed_links;
1953 unsigned int old_map, new_map;
1954
1955 /*
1956 * Device error during FBS+NCQ operation:
1957 *
1958 * Set a port flag to prevent further I/O being enqueued.
1959 * Leave the EDMA running to drain outstanding commands from this port.
1960 * Perform the post-mortem/EH only when all responses are complete.
1961 * Follow recovery sequence from 6042/7042 datasheet (7.3.15.4.2.2).
1962 */
1963 if (!(pp->pp_flags & MV_PP_FLAG_DELAYED_EH)) {
1964 pp->pp_flags |= MV_PP_FLAG_DELAYED_EH;
1965 pp->delayed_eh_pmp_map = 0;
1966 }
1967 old_map = pp->delayed_eh_pmp_map;
1968 new_map = old_map | mv_get_err_pmp_map(ap);
1969
1970 if (old_map != new_map) {
1971 pp->delayed_eh_pmp_map = new_map;
1972 mv_pmp_eh_prep(ap, new_map & ~old_map);
1973 }
Mark Lordc46938c2008-05-02 14:02:28 -04001974 failed_links = hweight16(new_map);
Mark Lord4c299ca2008-05-02 02:16:20 -04001975
1976 ata_port_printk(ap, KERN_INFO, "%s: pmp_map=%04x qc_map=%04x "
1977 "failed_links=%d nr_active_links=%d\n",
1978 __func__, pp->delayed_eh_pmp_map,
1979 ap->qc_active, failed_links,
1980 ap->nr_active_links);
1981
Mark Lord06aaca32008-05-19 09:01:24 -04001982 if (ap->nr_active_links <= failed_links && mv_req_q_empty(ap)) {
Mark Lord4c299ca2008-05-02 02:16:20 -04001983 mv_process_crpb_entries(ap, pp);
1984 mv_stop_edma(ap);
1985 mv_eh_freeze(ap);
1986 ata_port_printk(ap, KERN_INFO, "%s: done\n", __func__);
1987 return 1; /* handled */
1988 }
1989 ata_port_printk(ap, KERN_INFO, "%s: waiting\n", __func__);
1990 return 1; /* handled */
1991}
1992
1993static int mv_handle_fbs_non_ncq_dev_err(struct ata_port *ap)
1994{
1995 /*
1996 * Possible future enhancement:
1997 *
1998 * FBS+non-NCQ operation is not yet implemented.
1999 * See related notes in mv_edma_cfg().
2000 *
2001 * Device error during FBS+non-NCQ operation:
2002 *
2003 * We need to snapshot the shadow registers for each failed command.
2004 * Follow recovery sequence from 6042/7042 datasheet (7.3.15.4.2.3).
2005 */
2006 return 0; /* not handled */
2007}
2008
2009static int mv_handle_dev_err(struct ata_port *ap, u32 edma_err_cause)
2010{
2011 struct mv_port_priv *pp = ap->private_data;
2012
2013 if (!(pp->pp_flags & MV_PP_FLAG_EDMA_EN))
2014 return 0; /* EDMA was not active: not handled */
2015 if (!(pp->pp_flags & MV_PP_FLAG_FBS_EN))
2016 return 0; /* FBS was not active: not handled */
2017
2018 if (!(edma_err_cause & EDMA_ERR_DEV))
2019 return 0; /* non DEV error: not handled */
2020 edma_err_cause &= ~EDMA_ERR_IRQ_TRANSIENT;
2021 if (edma_err_cause & ~(EDMA_ERR_DEV | EDMA_ERR_SELF_DIS))
2022 return 0; /* other problems: not handled */
2023
2024 if (pp->pp_flags & MV_PP_FLAG_NCQ_EN) {
2025 /*
2026 * EDMA should NOT have self-disabled for this case.
2027 * If it did, then something is wrong elsewhere,
2028 * and we cannot handle it here.
2029 */
2030 if (edma_err_cause & EDMA_ERR_SELF_DIS) {
2031 ata_port_printk(ap, KERN_WARNING,
2032 "%s: err_cause=0x%x pp_flags=0x%x\n",
2033 __func__, edma_err_cause, pp->pp_flags);
2034 return 0; /* not handled */
2035 }
2036 return mv_handle_fbs_ncq_dev_err(ap);
2037 } else {
2038 /*
2039 * EDMA should have self-disabled for this case.
2040 * If it did not, then something is wrong elsewhere,
2041 * and we cannot handle it here.
2042 */
2043 if (!(edma_err_cause & EDMA_ERR_SELF_DIS)) {
2044 ata_port_printk(ap, KERN_WARNING,
2045 "%s: err_cause=0x%x pp_flags=0x%x\n",
2046 __func__, edma_err_cause, pp->pp_flags);
2047 return 0; /* not handled */
2048 }
2049 return mv_handle_fbs_non_ncq_dev_err(ap);
2050 }
2051 return 0; /* not handled */
2052}
2053
Mark Lorda9010322008-05-02 02:14:02 -04002054static void mv_unexpected_intr(struct ata_port *ap, int edma_was_enabled)
Mark Lord8f767f82008-04-19 14:53:07 -04002055{
Mark Lord8f767f82008-04-19 14:53:07 -04002056 struct ata_eh_info *ehi = &ap->link.eh_info;
Mark Lorda9010322008-05-02 02:14:02 -04002057 char *when = "idle";
Mark Lord8f767f82008-04-19 14:53:07 -04002058
Mark Lord8f767f82008-04-19 14:53:07 -04002059 ata_ehi_clear_desc(ehi);
Mark Lorda9010322008-05-02 02:14:02 -04002060 if (!ap || (ap->flags & ATA_FLAG_DISABLED)) {
2061 when = "disabled";
2062 } else if (edma_was_enabled) {
2063 when = "EDMA enabled";
Mark Lord8f767f82008-04-19 14:53:07 -04002064 } else {
2065 struct ata_queued_cmd *qc = ata_qc_from_tag(ap, ap->link.active_tag);
2066 if (qc && (qc->tf.flags & ATA_TFLAG_POLLING))
Mark Lorda9010322008-05-02 02:14:02 -04002067 when = "polling";
Mark Lord8f767f82008-04-19 14:53:07 -04002068 }
Mark Lorda9010322008-05-02 02:14:02 -04002069 ata_ehi_push_desc(ehi, "unexpected device interrupt while %s", when);
Mark Lord8f767f82008-04-19 14:53:07 -04002070 ehi->err_mask |= AC_ERR_OTHER;
2071 ehi->action |= ATA_EH_RESET;
2072 ata_port_freeze(ap);
2073}
2074
Brett Russ05b308e2005-10-05 17:08:53 -04002075/**
Brett Russ05b308e2005-10-05 17:08:53 -04002076 * mv_err_intr - Handle error interrupts on the port
2077 * @ap: ATA channel to manipulate
2078 *
Mark Lord8d073792008-04-19 15:07:49 -04002079 * Most cases require a full reset of the chip's state machine,
2080 * which also performs a COMRESET.
2081 * Also, if the port disabled DMA, update our cached copy to match.
Brett Russ05b308e2005-10-05 17:08:53 -04002082 *
2083 * LOCKING:
2084 * Inherited from caller.
2085 */
Mark Lord37b90462008-05-02 02:12:34 -04002086static void mv_err_intr(struct ata_port *ap)
Brett Russ20f733e2005-09-01 18:26:17 -04002087{
Brett Russ31961942005-09-30 01:36:00 -04002088 void __iomem *port_mmio = mv_ap_base(ap);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002089 u32 edma_err_cause, eh_freeze_mask, serr = 0;
Mark Lorde4006072008-05-14 09:19:30 -04002090 u32 fis_cause = 0;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002091 struct mv_port_priv *pp = ap->private_data;
2092 struct mv_host_priv *hpriv = ap->host->private_data;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002093 unsigned int action = 0, err_mask = 0;
Tejun Heo9af5c9c2007-08-06 18:36:22 +09002094 struct ata_eh_info *ehi = &ap->link.eh_info;
Mark Lord37b90462008-05-02 02:12:34 -04002095 struct ata_queued_cmd *qc;
2096 int abort = 0;
Brett Russ20f733e2005-09-01 18:26:17 -04002097
Mark Lord8d073792008-04-19 15:07:49 -04002098 /*
Mark Lord37b90462008-05-02 02:12:34 -04002099 * Read and clear the SError and err_cause bits.
Mark Lorde4006072008-05-14 09:19:30 -04002100 * For GenIIe, if EDMA_ERR_TRANS_IRQ_7 is set, we also must read/clear
2101 * the FIS_IRQ_CAUSE register before clearing edma_err_cause.
Mark Lord8d073792008-04-19 15:07:49 -04002102 */
Mark Lord37b90462008-05-02 02:12:34 -04002103 sata_scr_read(&ap->link, SCR_ERROR, &serr);
2104 sata_scr_write_flush(&ap->link, SCR_ERROR, serr);
2105
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002106 edma_err_cause = readl(port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);
Mark Lorde4006072008-05-14 09:19:30 -04002107 if (IS_GEN_IIE(hpriv) && (edma_err_cause & EDMA_ERR_TRANS_IRQ_7)) {
2108 fis_cause = readl(port_mmio + SATA_FIS_IRQ_CAUSE_OFS);
2109 writelfl(~fis_cause, port_mmio + SATA_FIS_IRQ_CAUSE_OFS);
2110 }
Mark Lord8d073792008-04-19 15:07:49 -04002111 writelfl(~edma_err_cause, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002112
Mark Lord4c299ca2008-05-02 02:16:20 -04002113 if (edma_err_cause & EDMA_ERR_DEV) {
2114 /*
2115 * Device errors during FIS-based switching operation
2116 * require special handling.
2117 */
2118 if (mv_handle_dev_err(ap, edma_err_cause))
2119 return;
2120 }
2121
Mark Lord37b90462008-05-02 02:12:34 -04002122 qc = mv_get_active_qc(ap);
2123 ata_ehi_clear_desc(ehi);
2124 ata_ehi_push_desc(ehi, "edma_err_cause=%08x pp_flags=%08x",
2125 edma_err_cause, pp->pp_flags);
Mark Lorde4006072008-05-14 09:19:30 -04002126
Mark Lordc443c502008-05-14 09:24:39 -04002127 if (IS_GEN_IIE(hpriv) && (edma_err_cause & EDMA_ERR_TRANS_IRQ_7)) {
Mark Lorde4006072008-05-14 09:19:30 -04002128 ata_ehi_push_desc(ehi, "fis_cause=%08x", fis_cause);
Mark Lordc443c502008-05-14 09:24:39 -04002129 if (fis_cause & SATA_FIS_IRQ_AN) {
2130 u32 ec = edma_err_cause &
2131 ~(EDMA_ERR_TRANS_IRQ_7 | EDMA_ERR_IRQ_TRANSIENT);
2132 sata_async_notification(ap);
2133 if (!ec)
2134 return; /* Just an AN; no need for the nukes */
2135 ata_ehi_push_desc(ehi, "SDB notify");
2136 }
2137 }
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002138 /*
Mark Lord352fab72008-04-19 14:43:42 -04002139 * All generations share these EDMA error cause bits:
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002140 */
Mark Lord37b90462008-05-02 02:12:34 -04002141 if (edma_err_cause & EDMA_ERR_DEV) {
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002142 err_mask |= AC_ERR_DEV;
Mark Lord37b90462008-05-02 02:12:34 -04002143 action |= ATA_EH_RESET;
2144 ata_ehi_push_desc(ehi, "dev error");
2145 }
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002146 if (edma_err_cause & (EDMA_ERR_D_PAR | EDMA_ERR_PRD_PAR |
Jeff Garzik6c1153e2007-07-13 15:20:15 -04002147 EDMA_ERR_CRQB_PAR | EDMA_ERR_CRPB_PAR |
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002148 EDMA_ERR_INTRL_PAR)) {
2149 err_mask |= AC_ERR_ATA_BUS;
Tejun Heocf480622008-01-24 00:05:14 +09002150 action |= ATA_EH_RESET;
Tejun Heob64bbc32007-07-16 14:29:39 +09002151 ata_ehi_push_desc(ehi, "parity error");
Brett Russafb0edd2005-10-05 17:08:42 -04002152 }
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002153 if (edma_err_cause & (EDMA_ERR_DEV_DCON | EDMA_ERR_DEV_CON)) {
2154 ata_ehi_hotplugged(ehi);
2155 ata_ehi_push_desc(ehi, edma_err_cause & EDMA_ERR_DEV_DCON ?
Tejun Heob64bbc32007-07-16 14:29:39 +09002156 "dev disconnect" : "dev connect");
Tejun Heocf480622008-01-24 00:05:14 +09002157 action |= ATA_EH_RESET;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002158 }
2159
Mark Lord352fab72008-04-19 14:43:42 -04002160 /*
2161 * Gen-I has a different SELF_DIS bit,
2162 * different FREEZE bits, and no SERR bit:
2163 */
Jeff Garzikee9ccdf2007-07-12 15:51:22 -04002164 if (IS_GEN_I(hpriv)) {
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002165 eh_freeze_mask = EDMA_EH_FREEZE_5;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002166 if (edma_err_cause & EDMA_ERR_SELF_DIS_5) {
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002167 pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN;
Tejun Heob64bbc32007-07-16 14:29:39 +09002168 ata_ehi_push_desc(ehi, "EDMA self-disable");
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002169 }
2170 } else {
2171 eh_freeze_mask = EDMA_EH_FREEZE;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002172 if (edma_err_cause & EDMA_ERR_SELF_DIS) {
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002173 pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN;
Tejun Heob64bbc32007-07-16 14:29:39 +09002174 ata_ehi_push_desc(ehi, "EDMA self-disable");
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002175 }
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002176 if (edma_err_cause & EDMA_ERR_SERR) {
Mark Lord8d073792008-04-19 15:07:49 -04002177 ata_ehi_push_desc(ehi, "SError=%08x", serr);
2178 err_mask |= AC_ERR_ATA_BUS;
Tejun Heocf480622008-01-24 00:05:14 +09002179 action |= ATA_EH_RESET;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002180 }
2181 }
Brett Russ20f733e2005-09-01 18:26:17 -04002182
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002183 if (!err_mask) {
2184 err_mask = AC_ERR_OTHER;
Tejun Heocf480622008-01-24 00:05:14 +09002185 action |= ATA_EH_RESET;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002186 }
2187
2188 ehi->serror |= serr;
2189 ehi->action |= action;
2190
2191 if (qc)
2192 qc->err_mask |= err_mask;
2193 else
2194 ehi->err_mask |= err_mask;
2195
Mark Lord37b90462008-05-02 02:12:34 -04002196 if (err_mask == AC_ERR_DEV) {
2197 /*
2198 * Cannot do ata_port_freeze() here,
2199 * because it would kill PIO access,
2200 * which is needed for further diagnosis.
2201 */
2202 mv_eh_freeze(ap);
2203 abort = 1;
2204 } else if (edma_err_cause & eh_freeze_mask) {
2205 /*
2206 * Note to self: ata_port_freeze() calls ata_port_abort()
2207 */
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002208 ata_port_freeze(ap);
Mark Lord37b90462008-05-02 02:12:34 -04002209 } else {
2210 abort = 1;
2211 }
2212
2213 if (abort) {
2214 if (qc)
2215 ata_link_abort(qc->dev->link);
2216 else
2217 ata_port_abort(ap);
2218 }
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002219}
2220
Mark Lordfcfb1f72008-04-19 15:06:40 -04002221static void mv_process_crpb_response(struct ata_port *ap,
2222 struct mv_crpb *response, unsigned int tag, int ncq_enabled)
2223{
2224 struct ata_queued_cmd *qc = ata_qc_from_tag(ap, tag);
2225
2226 if (qc) {
2227 u8 ata_status;
2228 u16 edma_status = le16_to_cpu(response->flags);
2229 /*
2230 * edma_status from a response queue entry:
2231 * LSB is from EDMA_ERR_IRQ_CAUSE_OFS (non-NCQ only).
2232 * MSB is saved ATA status from command completion.
2233 */
2234 if (!ncq_enabled) {
2235 u8 err_cause = edma_status & 0xff & ~EDMA_ERR_DEV;
2236 if (err_cause) {
2237 /*
2238 * Error will be seen/handled by mv_err_intr().
2239 * So do nothing at all here.
2240 */
2241 return;
2242 }
2243 }
2244 ata_status = edma_status >> CRPB_FLAG_STATUS_SHIFT;
Mark Lord37b90462008-05-02 02:12:34 -04002245 if (!ac_err_mask(ata_status))
2246 ata_qc_complete(qc);
2247 /* else: leave it for mv_err_intr() */
Mark Lordfcfb1f72008-04-19 15:06:40 -04002248 } else {
2249 ata_port_printk(ap, KERN_ERR, "%s: no qc for tag=%d\n",
2250 __func__, tag);
2251 }
2252}
2253
2254static void mv_process_crpb_entries(struct ata_port *ap, struct mv_port_priv *pp)
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002255{
2256 void __iomem *port_mmio = mv_ap_base(ap);
2257 struct mv_host_priv *hpriv = ap->host->private_data;
Mark Lordfcfb1f72008-04-19 15:06:40 -04002258 u32 in_index;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002259 bool work_done = false;
Mark Lordfcfb1f72008-04-19 15:06:40 -04002260 int ncq_enabled = (pp->pp_flags & MV_PP_FLAG_NCQ_EN);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002261
Mark Lordfcfb1f72008-04-19 15:06:40 -04002262 /* Get the hardware queue position index */
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002263 in_index = (readl(port_mmio + EDMA_RSP_Q_IN_PTR_OFS)
2264 >> EDMA_RSP_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK;
2265
Mark Lordfcfb1f72008-04-19 15:06:40 -04002266 /* Process new responses from since the last time we looked */
2267 while (in_index != pp->resp_idx) {
Jeff Garzik6c1153e2007-07-13 15:20:15 -04002268 unsigned int tag;
Mark Lordfcfb1f72008-04-19 15:06:40 -04002269 struct mv_crpb *response = &pp->crpb[pp->resp_idx];
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002270
Mark Lordfcfb1f72008-04-19 15:06:40 -04002271 pp->resp_idx = (pp->resp_idx + 1) & MV_MAX_Q_DEPTH_MASK;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002272
Mark Lordfcfb1f72008-04-19 15:06:40 -04002273 if (IS_GEN_I(hpriv)) {
2274 /* 50xx: no NCQ, only one command active at a time */
Tejun Heo9af5c9c2007-08-06 18:36:22 +09002275 tag = ap->link.active_tag;
Mark Lordfcfb1f72008-04-19 15:06:40 -04002276 } else {
2277 /* Gen II/IIE: get command tag from CRPB entry */
2278 tag = le16_to_cpu(response->id) & 0x1f;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002279 }
Mark Lordfcfb1f72008-04-19 15:06:40 -04002280 mv_process_crpb_response(ap, response, tag, ncq_enabled);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002281 work_done = true;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002282 }
2283
Mark Lord352fab72008-04-19 14:43:42 -04002284 /* Update the software queue position index in hardware */
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002285 if (work_done)
2286 writelfl((pp->crpb_dma & EDMA_RSP_Q_BASE_LO_MASK) |
Mark Lordfcfb1f72008-04-19 15:06:40 -04002287 (pp->resp_idx << EDMA_RSP_Q_PTR_SHIFT),
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002288 port_mmio + EDMA_RSP_Q_OUT_PTR_OFS);
Brett Russ20f733e2005-09-01 18:26:17 -04002289}
2290
Mark Lorda9010322008-05-02 02:14:02 -04002291static void mv_port_intr(struct ata_port *ap, u32 port_cause)
2292{
2293 struct mv_port_priv *pp;
2294 int edma_was_enabled;
2295
2296 if (!ap || (ap->flags & ATA_FLAG_DISABLED)) {
2297 mv_unexpected_intr(ap, 0);
2298 return;
2299 }
2300 /*
2301 * Grab a snapshot of the EDMA_EN flag setting,
2302 * so that we have a consistent view for this port,
2303 * even if something we call of our routines changes it.
2304 */
2305 pp = ap->private_data;
2306 edma_was_enabled = (pp->pp_flags & MV_PP_FLAG_EDMA_EN);
2307 /*
2308 * Process completed CRPB response(s) before other events.
2309 */
2310 if (edma_was_enabled && (port_cause & DONE_IRQ)) {
2311 mv_process_crpb_entries(ap, pp);
Mark Lord4c299ca2008-05-02 02:16:20 -04002312 if (pp->pp_flags & MV_PP_FLAG_DELAYED_EH)
2313 mv_handle_fbs_ncq_dev_err(ap);
Mark Lorda9010322008-05-02 02:14:02 -04002314 }
2315 /*
2316 * Handle chip-reported errors, or continue on to handle PIO.
2317 */
2318 if (unlikely(port_cause & ERR_IRQ)) {
2319 mv_err_intr(ap);
2320 } else if (!edma_was_enabled) {
2321 struct ata_queued_cmd *qc = mv_get_active_qc(ap);
2322 if (qc)
2323 ata_sff_host_intr(ap, qc);
2324 else
2325 mv_unexpected_intr(ap, edma_was_enabled);
2326 }
2327}
2328
Brett Russ05b308e2005-10-05 17:08:53 -04002329/**
2330 * mv_host_intr - Handle all interrupts on the given host controller
Jeff Garzikcca39742006-08-24 03:19:22 -04002331 * @host: host specific structure
Mark Lord7368f912008-04-25 11:24:24 -04002332 * @main_irq_cause: Main interrupt cause register for the chip.
Brett Russ05b308e2005-10-05 17:08:53 -04002333 *
2334 * LOCKING:
2335 * Inherited from caller.
2336 */
Mark Lord7368f912008-04-25 11:24:24 -04002337static int mv_host_intr(struct ata_host *host, u32 main_irq_cause)
Brett Russ20f733e2005-09-01 18:26:17 -04002338{
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002339 struct mv_host_priv *hpriv = host->private_data;
Mark Lordeabd5eb2008-05-02 02:13:27 -04002340 void __iomem *mmio = hpriv->base, *hc_mmio;
Mark Lorda3718c12008-04-19 15:07:18 -04002341 unsigned int handled = 0, port;
Brett Russ20f733e2005-09-01 18:26:17 -04002342
Mark Lorda3718c12008-04-19 15:07:18 -04002343 for (port = 0; port < hpriv->n_ports; port++) {
Jeff Garzikcca39742006-08-24 03:19:22 -04002344 struct ata_port *ap = host->ports[port];
Mark Lordeabd5eb2008-05-02 02:13:27 -04002345 unsigned int p, shift, hardport, port_cause;
2346
Mark Lorda3718c12008-04-19 15:07:18 -04002347 MV_PORT_TO_SHIFT_AND_HARDPORT(port, shift, hardport);
Mark Lorda3718c12008-04-19 15:07:18 -04002348 /*
Mark Lordeabd5eb2008-05-02 02:13:27 -04002349 * Each hc within the host has its own hc_irq_cause register,
2350 * where the interrupting ports bits get ack'd.
Mark Lorda3718c12008-04-19 15:07:18 -04002351 */
Mark Lordeabd5eb2008-05-02 02:13:27 -04002352 if (hardport == 0) { /* first port on this hc ? */
2353 u32 hc_cause = (main_irq_cause >> shift) & HC0_IRQ_PEND;
2354 u32 port_mask, ack_irqs;
2355 /*
2356 * Skip this entire hc if nothing pending for any ports
2357 */
2358 if (!hc_cause) {
2359 port += MV_PORTS_PER_HC - 1;
2360 continue;
2361 }
2362 /*
2363 * We don't need/want to read the hc_irq_cause register,
2364 * because doing so hurts performance, and
2365 * main_irq_cause already gives us everything we need.
2366 *
2367 * But we do have to *write* to the hc_irq_cause to ack
2368 * the ports that we are handling this time through.
2369 *
2370 * This requires that we create a bitmap for those
2371 * ports which interrupted us, and use that bitmap
2372 * to ack (only) those ports via hc_irq_cause.
2373 */
2374 ack_irqs = 0;
2375 for (p = 0; p < MV_PORTS_PER_HC; ++p) {
2376 if ((port + p) >= hpriv->n_ports)
2377 break;
2378 port_mask = (DONE_IRQ | ERR_IRQ) << (p * 2);
2379 if (hc_cause & port_mask)
2380 ack_irqs |= (DMA_IRQ | DEV_IRQ) << p;
2381 }
Mark Lorda3718c12008-04-19 15:07:18 -04002382 hc_mmio = mv_hc_base_from_port(mmio, port);
Mark Lordeabd5eb2008-05-02 02:13:27 -04002383 writelfl(~ack_irqs, hc_mmio + HC_IRQ_CAUSE_OFS);
Mark Lorda3718c12008-04-19 15:07:18 -04002384 handled = 1;
2385 }
Mark Lorda9010322008-05-02 02:14:02 -04002386 /*
2387 * Handle interrupts signalled for this port:
2388 */
Mark Lordeabd5eb2008-05-02 02:13:27 -04002389 port_cause = (main_irq_cause >> shift) & (DONE_IRQ | ERR_IRQ);
Mark Lorda9010322008-05-02 02:14:02 -04002390 if (port_cause)
2391 mv_port_intr(ap, port_cause);
Brett Russ20f733e2005-09-01 18:26:17 -04002392 }
Mark Lorda3718c12008-04-19 15:07:18 -04002393 return handled;
Brett Russ20f733e2005-09-01 18:26:17 -04002394}
2395
Mark Lorda3718c12008-04-19 15:07:18 -04002396static int mv_pci_error(struct ata_host *host, void __iomem *mmio)
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002397{
Mark Lord02a121d2007-12-01 13:07:22 -05002398 struct mv_host_priv *hpriv = host->private_data;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002399 struct ata_port *ap;
2400 struct ata_queued_cmd *qc;
2401 struct ata_eh_info *ehi;
2402 unsigned int i, err_mask, printed = 0;
2403 u32 err_cause;
2404
Mark Lord02a121d2007-12-01 13:07:22 -05002405 err_cause = readl(mmio + hpriv->irq_cause_ofs);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002406
2407 dev_printk(KERN_ERR, host->dev, "PCI ERROR; PCI IRQ cause=0x%08x\n",
2408 err_cause);
2409
2410 DPRINTK("All regs @ PCI error\n");
2411 mv_dump_all_regs(mmio, -1, to_pci_dev(host->dev));
2412
Mark Lord02a121d2007-12-01 13:07:22 -05002413 writelfl(0, mmio + hpriv->irq_cause_ofs);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002414
2415 for (i = 0; i < host->n_ports; i++) {
2416 ap = host->ports[i];
Tejun Heo936fd732007-08-06 18:36:23 +09002417 if (!ata_link_offline(&ap->link)) {
Tejun Heo9af5c9c2007-08-06 18:36:22 +09002418 ehi = &ap->link.eh_info;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002419 ata_ehi_clear_desc(ehi);
2420 if (!printed++)
2421 ata_ehi_push_desc(ehi,
2422 "PCI err cause 0x%08x", err_cause);
2423 err_mask = AC_ERR_HOST_BUS;
Tejun Heocf480622008-01-24 00:05:14 +09002424 ehi->action = ATA_EH_RESET;
Tejun Heo9af5c9c2007-08-06 18:36:22 +09002425 qc = ata_qc_from_tag(ap, ap->link.active_tag);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002426 if (qc)
2427 qc->err_mask |= err_mask;
2428 else
2429 ehi->err_mask |= err_mask;
2430
2431 ata_port_freeze(ap);
2432 }
2433 }
Mark Lorda3718c12008-04-19 15:07:18 -04002434 return 1; /* handled */
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002435}
2436
Brett Russ05b308e2005-10-05 17:08:53 -04002437/**
Jeff Garzikc5d3e452007-07-11 18:30:50 -04002438 * mv_interrupt - Main interrupt event handler
Brett Russ05b308e2005-10-05 17:08:53 -04002439 * @irq: unused
2440 * @dev_instance: private data; in this case the host structure
Brett Russ05b308e2005-10-05 17:08:53 -04002441 *
2442 * Read the read only register to determine if any host
2443 * controllers have pending interrupts. If so, call lower level
2444 * routine to handle. Also check for PCI errors which are only
2445 * reported here.
2446 *
Jeff Garzik8b260242005-11-12 12:32:50 -05002447 * LOCKING:
Jeff Garzikcca39742006-08-24 03:19:22 -04002448 * This routine holds the host lock while processing pending
Brett Russ05b308e2005-10-05 17:08:53 -04002449 * interrupts.
2450 */
David Howells7d12e782006-10-05 14:55:46 +01002451static irqreturn_t mv_interrupt(int irq, void *dev_instance)
Brett Russ20f733e2005-09-01 18:26:17 -04002452{
Jeff Garzikcca39742006-08-24 03:19:22 -04002453 struct ata_host *host = dev_instance;
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002454 struct mv_host_priv *hpriv = host->private_data;
Mark Lorda3718c12008-04-19 15:07:18 -04002455 unsigned int handled = 0;
Mark Lord6d3c30e2009-01-21 10:31:29 -05002456 int using_msi = hpriv->hp_flags & MV_HP_FLAG_MSI;
Mark Lord96e2c4872008-05-17 13:38:00 -04002457 u32 main_irq_cause, pending_irqs;
Brett Russ20f733e2005-09-01 18:26:17 -04002458
Mark Lord646a4da2008-01-26 18:30:37 -05002459 spin_lock(&host->lock);
Mark Lord6d3c30e2009-01-21 10:31:29 -05002460
2461 /* for MSI: block new interrupts while in here */
2462 if (using_msi)
2463 writel(0, hpriv->main_irq_mask_addr);
2464
Mark Lord7368f912008-04-25 11:24:24 -04002465 main_irq_cause = readl(hpriv->main_irq_cause_addr);
Mark Lord96e2c4872008-05-17 13:38:00 -04002466 pending_irqs = main_irq_cause & hpriv->main_irq_mask;
Mark Lord352fab72008-04-19 14:43:42 -04002467 /*
2468 * Deal with cases where we either have nothing pending, or have read
2469 * a bogus register value which can indicate HW removal or PCI fault.
Brett Russ20f733e2005-09-01 18:26:17 -04002470 */
Mark Lorda44253d2008-05-17 13:37:07 -04002471 if (pending_irqs && main_irq_cause != 0xffffffffU) {
Mark Lord1f398472008-05-27 17:54:48 -04002472 if (unlikely((pending_irqs & PCI_ERR) && !IS_SOC(hpriv)))
Mark Lorda3718c12008-04-19 15:07:18 -04002473 handled = mv_pci_error(host, hpriv->base);
2474 else
Mark Lorda44253d2008-05-17 13:37:07 -04002475 handled = mv_host_intr(host, pending_irqs);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002476 }
Mark Lord6d3c30e2009-01-21 10:31:29 -05002477
2478 /* for MSI: unmask; interrupt cause bits will retrigger now */
2479 if (using_msi)
2480 writel(hpriv->main_irq_mask, hpriv->main_irq_mask_addr);
2481
Mark Lord9d51af72009-03-10 16:28:51 -04002482 spin_unlock(&host->lock);
2483
Brett Russ20f733e2005-09-01 18:26:17 -04002484 return IRQ_RETVAL(handled);
2485}
2486
Jeff Garzikc9d39132005-11-13 17:47:51 -05002487static unsigned int mv5_scr_offset(unsigned int sc_reg_in)
2488{
2489 unsigned int ofs;
2490
2491 switch (sc_reg_in) {
2492 case SCR_STATUS:
2493 case SCR_ERROR:
2494 case SCR_CONTROL:
2495 ofs = sc_reg_in * sizeof(u32);
2496 break;
2497 default:
2498 ofs = 0xffffffffU;
2499 break;
2500 }
2501 return ofs;
2502}
2503
Tejun Heo82ef04f2008-07-31 17:02:40 +09002504static int mv5_scr_read(struct ata_link *link, unsigned int sc_reg_in, u32 *val)
Jeff Garzikc9d39132005-11-13 17:47:51 -05002505{
Tejun Heo82ef04f2008-07-31 17:02:40 +09002506 struct mv_host_priv *hpriv = link->ap->host->private_data;
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002507 void __iomem *mmio = hpriv->base;
Tejun Heo82ef04f2008-07-31 17:02:40 +09002508 void __iomem *addr = mv5_phy_base(mmio, link->ap->port_no);
Jeff Garzikc9d39132005-11-13 17:47:51 -05002509 unsigned int ofs = mv5_scr_offset(sc_reg_in);
2510
Tejun Heoda3dbb12007-07-16 14:29:40 +09002511 if (ofs != 0xffffffffU) {
2512 *val = readl(addr + ofs);
2513 return 0;
2514 } else
2515 return -EINVAL;
Jeff Garzikc9d39132005-11-13 17:47:51 -05002516}
2517
Tejun Heo82ef04f2008-07-31 17:02:40 +09002518static int mv5_scr_write(struct ata_link *link, unsigned int sc_reg_in, u32 val)
Jeff Garzikc9d39132005-11-13 17:47:51 -05002519{
Tejun Heo82ef04f2008-07-31 17:02:40 +09002520 struct mv_host_priv *hpriv = link->ap->host->private_data;
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002521 void __iomem *mmio = hpriv->base;
Tejun Heo82ef04f2008-07-31 17:02:40 +09002522 void __iomem *addr = mv5_phy_base(mmio, link->ap->port_no);
Jeff Garzikc9d39132005-11-13 17:47:51 -05002523 unsigned int ofs = mv5_scr_offset(sc_reg_in);
2524
Tejun Heoda3dbb12007-07-16 14:29:40 +09002525 if (ofs != 0xffffffffU) {
Tejun Heo0d5ff562007-02-01 15:06:36 +09002526 writelfl(val, addr + ofs);
Tejun Heoda3dbb12007-07-16 14:29:40 +09002527 return 0;
2528 } else
2529 return -EINVAL;
Jeff Garzikc9d39132005-11-13 17:47:51 -05002530}
2531
Saeed Bishara7bb3c522008-01-30 11:50:45 -11002532static void mv5_reset_bus(struct ata_host *host, void __iomem *mmio)
Jeff Garzik522479f2005-11-12 22:14:02 -05002533{
Saeed Bishara7bb3c522008-01-30 11:50:45 -11002534 struct pci_dev *pdev = to_pci_dev(host->dev);
Jeff Garzik522479f2005-11-12 22:14:02 -05002535 int early_5080;
2536
Auke Kok44c10132007-06-08 15:46:36 -07002537 early_5080 = (pdev->device == 0x5080) && (pdev->revision == 0);
Jeff Garzik522479f2005-11-12 22:14:02 -05002538
2539 if (!early_5080) {
2540 u32 tmp = readl(mmio + MV_PCI_EXP_ROM_BAR_CTL);
2541 tmp |= (1 << 0);
2542 writel(tmp, mmio + MV_PCI_EXP_ROM_BAR_CTL);
2543 }
2544
Saeed Bishara7bb3c522008-01-30 11:50:45 -11002545 mv_reset_pci_bus(host, mmio);
Jeff Garzik522479f2005-11-12 22:14:02 -05002546}
2547
2548static void mv5_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio)
2549{
Mark Lord8e7decd2008-05-02 02:07:51 -04002550 writel(0x0fcfffff, mmio + MV_FLASH_CTL_OFS);
Jeff Garzik522479f2005-11-12 22:14:02 -05002551}
2552
Jeff Garzik47c2b672005-11-12 21:13:17 -05002553static void mv5_read_preamp(struct mv_host_priv *hpriv, int idx,
Jeff Garzikba3fe8f2005-11-12 19:08:48 -05002554 void __iomem *mmio)
2555{
Jeff Garzikc9d39132005-11-13 17:47:51 -05002556 void __iomem *phy_mmio = mv5_phy_base(mmio, idx);
2557 u32 tmp;
2558
2559 tmp = readl(phy_mmio + MV5_PHY_MODE);
2560
2561 hpriv->signal[idx].pre = tmp & 0x1800; /* bits 12:11 */
2562 hpriv->signal[idx].amps = tmp & 0xe0; /* bits 7:5 */
Jeff Garzikba3fe8f2005-11-12 19:08:48 -05002563}
2564
Jeff Garzik47c2b672005-11-12 21:13:17 -05002565static void mv5_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio)
Jeff Garzikba3fe8f2005-11-12 19:08:48 -05002566{
Jeff Garzik522479f2005-11-12 22:14:02 -05002567 u32 tmp;
2568
Mark Lord8e7decd2008-05-02 02:07:51 -04002569 writel(0, mmio + MV_GPIO_PORT_CTL_OFS);
Jeff Garzik522479f2005-11-12 22:14:02 -05002570
2571 /* FIXME: handle MV_HP_ERRATA_50XXB2 errata */
2572
2573 tmp = readl(mmio + MV_PCI_EXP_ROM_BAR_CTL);
2574 tmp |= ~(1 << 0);
2575 writel(tmp, mmio + MV_PCI_EXP_ROM_BAR_CTL);
Jeff Garzikba3fe8f2005-11-12 19:08:48 -05002576}
2577
Jeff Garzik2a47ce02005-11-12 23:05:14 -05002578static void mv5_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
2579 unsigned int port)
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002580{
Jeff Garzikc9d39132005-11-13 17:47:51 -05002581 void __iomem *phy_mmio = mv5_phy_base(mmio, port);
2582 const u32 mask = (1<<12) | (1<<11) | (1<<7) | (1<<6) | (1<<5);
2583 u32 tmp;
2584 int fix_apm_sq = (hpriv->hp_flags & MV_HP_ERRATA_50XXB0);
2585
2586 if (fix_apm_sq) {
Mark Lord8e7decd2008-05-02 02:07:51 -04002587 tmp = readl(phy_mmio + MV5_LTMODE_OFS);
Jeff Garzikc9d39132005-11-13 17:47:51 -05002588 tmp |= (1 << 19);
Mark Lord8e7decd2008-05-02 02:07:51 -04002589 writel(tmp, phy_mmio + MV5_LTMODE_OFS);
Jeff Garzikc9d39132005-11-13 17:47:51 -05002590
Mark Lord8e7decd2008-05-02 02:07:51 -04002591 tmp = readl(phy_mmio + MV5_PHY_CTL_OFS);
Jeff Garzikc9d39132005-11-13 17:47:51 -05002592 tmp &= ~0x3;
2593 tmp |= 0x1;
Mark Lord8e7decd2008-05-02 02:07:51 -04002594 writel(tmp, phy_mmio + MV5_PHY_CTL_OFS);
Jeff Garzikc9d39132005-11-13 17:47:51 -05002595 }
2596
2597 tmp = readl(phy_mmio + MV5_PHY_MODE);
2598 tmp &= ~mask;
2599 tmp |= hpriv->signal[port].pre;
2600 tmp |= hpriv->signal[port].amps;
2601 writel(tmp, phy_mmio + MV5_PHY_MODE);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002602}
2603
Jeff Garzikc9d39132005-11-13 17:47:51 -05002604
2605#undef ZERO
2606#define ZERO(reg) writel(0, port_mmio + (reg))
2607static void mv5_reset_hc_port(struct mv_host_priv *hpriv, void __iomem *mmio,
2608 unsigned int port)
Jeff Garzik47c2b672005-11-12 21:13:17 -05002609{
Jeff Garzikc9d39132005-11-13 17:47:51 -05002610 void __iomem *port_mmio = mv_port_base(mmio, port);
2611
Mark Lorde12bef52008-03-31 19:33:56 -04002612 mv_reset_channel(hpriv, mmio, port);
Jeff Garzikc9d39132005-11-13 17:47:51 -05002613
2614 ZERO(0x028); /* command */
2615 writel(0x11f, port_mmio + EDMA_CFG_OFS);
2616 ZERO(0x004); /* timer */
2617 ZERO(0x008); /* irq err cause */
2618 ZERO(0x00c); /* irq err mask */
2619 ZERO(0x010); /* rq bah */
2620 ZERO(0x014); /* rq inp */
2621 ZERO(0x018); /* rq outp */
2622 ZERO(0x01c); /* respq bah */
2623 ZERO(0x024); /* respq outp */
2624 ZERO(0x020); /* respq inp */
2625 ZERO(0x02c); /* test control */
Mark Lord8e7decd2008-05-02 02:07:51 -04002626 writel(0xbc, port_mmio + EDMA_IORDY_TMOUT_OFS);
Jeff Garzikc9d39132005-11-13 17:47:51 -05002627}
2628#undef ZERO
2629
2630#define ZERO(reg) writel(0, hc_mmio + (reg))
2631static void mv5_reset_one_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
2632 unsigned int hc)
2633{
2634 void __iomem *hc_mmio = mv_hc_base(mmio, hc);
2635 u32 tmp;
2636
2637 ZERO(0x00c);
2638 ZERO(0x010);
2639 ZERO(0x014);
2640 ZERO(0x018);
2641
2642 tmp = readl(hc_mmio + 0x20);
2643 tmp &= 0x1c1c1c1c;
2644 tmp |= 0x03030303;
2645 writel(tmp, hc_mmio + 0x20);
2646}
2647#undef ZERO
2648
2649static int mv5_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
2650 unsigned int n_hc)
2651{
2652 unsigned int hc, port;
2653
2654 for (hc = 0; hc < n_hc; hc++) {
2655 for (port = 0; port < MV_PORTS_PER_HC; port++)
2656 mv5_reset_hc_port(hpriv, mmio,
2657 (hc * MV_PORTS_PER_HC) + port);
2658
2659 mv5_reset_one_hc(hpriv, mmio, hc);
2660 }
2661
2662 return 0;
Jeff Garzik47c2b672005-11-12 21:13:17 -05002663}
2664
Jeff Garzik101ffae2005-11-12 22:17:49 -05002665#undef ZERO
2666#define ZERO(reg) writel(0, mmio + (reg))
Saeed Bishara7bb3c522008-01-30 11:50:45 -11002667static void mv_reset_pci_bus(struct ata_host *host, void __iomem *mmio)
Jeff Garzik101ffae2005-11-12 22:17:49 -05002668{
Mark Lord02a121d2007-12-01 13:07:22 -05002669 struct mv_host_priv *hpriv = host->private_data;
Jeff Garzik101ffae2005-11-12 22:17:49 -05002670 u32 tmp;
2671
Mark Lord8e7decd2008-05-02 02:07:51 -04002672 tmp = readl(mmio + MV_PCI_MODE_OFS);
Jeff Garzik101ffae2005-11-12 22:17:49 -05002673 tmp &= 0xff00ffff;
Mark Lord8e7decd2008-05-02 02:07:51 -04002674 writel(tmp, mmio + MV_PCI_MODE_OFS);
Jeff Garzik101ffae2005-11-12 22:17:49 -05002675
2676 ZERO(MV_PCI_DISC_TIMER);
2677 ZERO(MV_PCI_MSI_TRIGGER);
Mark Lord8e7decd2008-05-02 02:07:51 -04002678 writel(0x000100ff, mmio + MV_PCI_XBAR_TMOUT_OFS);
Jeff Garzik101ffae2005-11-12 22:17:49 -05002679 ZERO(MV_PCI_SERR_MASK);
Mark Lord02a121d2007-12-01 13:07:22 -05002680 ZERO(hpriv->irq_cause_ofs);
2681 ZERO(hpriv->irq_mask_ofs);
Jeff Garzik101ffae2005-11-12 22:17:49 -05002682 ZERO(MV_PCI_ERR_LOW_ADDRESS);
2683 ZERO(MV_PCI_ERR_HIGH_ADDRESS);
2684 ZERO(MV_PCI_ERR_ATTRIBUTE);
2685 ZERO(MV_PCI_ERR_COMMAND);
2686}
2687#undef ZERO
2688
2689static void mv6_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio)
2690{
2691 u32 tmp;
2692
2693 mv5_reset_flash(hpriv, mmio);
2694
Mark Lord8e7decd2008-05-02 02:07:51 -04002695 tmp = readl(mmio + MV_GPIO_PORT_CTL_OFS);
Jeff Garzik101ffae2005-11-12 22:17:49 -05002696 tmp &= 0x3;
2697 tmp |= (1 << 5) | (1 << 6);
Mark Lord8e7decd2008-05-02 02:07:51 -04002698 writel(tmp, mmio + MV_GPIO_PORT_CTL_OFS);
Jeff Garzik101ffae2005-11-12 22:17:49 -05002699}
2700
2701/**
2702 * mv6_reset_hc - Perform the 6xxx global soft reset
2703 * @mmio: base address of the HBA
2704 *
2705 * This routine only applies to 6xxx parts.
2706 *
2707 * LOCKING:
2708 * Inherited from caller.
2709 */
Jeff Garzikc9d39132005-11-13 17:47:51 -05002710static int mv6_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
2711 unsigned int n_hc)
Jeff Garzik101ffae2005-11-12 22:17:49 -05002712{
2713 void __iomem *reg = mmio + PCI_MAIN_CMD_STS_OFS;
2714 int i, rc = 0;
2715 u32 t;
2716
2717 /* Following procedure defined in PCI "main command and status
2718 * register" table.
2719 */
2720 t = readl(reg);
2721 writel(t | STOP_PCI_MASTER, reg);
2722
2723 for (i = 0; i < 1000; i++) {
2724 udelay(1);
2725 t = readl(reg);
Jeff Garzik2dcb4072007-10-19 06:42:56 -04002726 if (PCI_MASTER_EMPTY & t)
Jeff Garzik101ffae2005-11-12 22:17:49 -05002727 break;
Jeff Garzik101ffae2005-11-12 22:17:49 -05002728 }
2729 if (!(PCI_MASTER_EMPTY & t)) {
2730 printk(KERN_ERR DRV_NAME ": PCI master won't flush\n");
2731 rc = 1;
2732 goto done;
2733 }
2734
2735 /* set reset */
2736 i = 5;
2737 do {
2738 writel(t | GLOB_SFT_RST, reg);
2739 t = readl(reg);
2740 udelay(1);
2741 } while (!(GLOB_SFT_RST & t) && (i-- > 0));
2742
2743 if (!(GLOB_SFT_RST & t)) {
2744 printk(KERN_ERR DRV_NAME ": can't set global reset\n");
2745 rc = 1;
2746 goto done;
2747 }
2748
2749 /* clear reset and *reenable the PCI master* (not mentioned in spec) */
2750 i = 5;
2751 do {
2752 writel(t & ~(GLOB_SFT_RST | STOP_PCI_MASTER), reg);
2753 t = readl(reg);
2754 udelay(1);
2755 } while ((GLOB_SFT_RST & t) && (i-- > 0));
2756
2757 if (GLOB_SFT_RST & t) {
2758 printk(KERN_ERR DRV_NAME ": can't clear global reset\n");
2759 rc = 1;
2760 }
2761done:
2762 return rc;
2763}
2764
Jeff Garzik47c2b672005-11-12 21:13:17 -05002765static void mv6_read_preamp(struct mv_host_priv *hpriv, int idx,
Jeff Garzikba3fe8f2005-11-12 19:08:48 -05002766 void __iomem *mmio)
2767{
2768 void __iomem *port_mmio;
2769 u32 tmp;
2770
Mark Lord8e7decd2008-05-02 02:07:51 -04002771 tmp = readl(mmio + MV_RESET_CFG_OFS);
Jeff Garzikba3fe8f2005-11-12 19:08:48 -05002772 if ((tmp & (1 << 0)) == 0) {
Jeff Garzik47c2b672005-11-12 21:13:17 -05002773 hpriv->signal[idx].amps = 0x7 << 8;
Jeff Garzikba3fe8f2005-11-12 19:08:48 -05002774 hpriv->signal[idx].pre = 0x1 << 5;
2775 return;
2776 }
2777
2778 port_mmio = mv_port_base(mmio, idx);
2779 tmp = readl(port_mmio + PHY_MODE2);
2780
2781 hpriv->signal[idx].amps = tmp & 0x700; /* bits 10:8 */
2782 hpriv->signal[idx].pre = tmp & 0xe0; /* bits 7:5 */
2783}
2784
Jeff Garzik47c2b672005-11-12 21:13:17 -05002785static void mv6_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio)
Jeff Garzikba3fe8f2005-11-12 19:08:48 -05002786{
Mark Lord8e7decd2008-05-02 02:07:51 -04002787 writel(0x00000060, mmio + MV_GPIO_PORT_CTL_OFS);
Jeff Garzikba3fe8f2005-11-12 19:08:48 -05002788}
2789
Jeff Garzikc9d39132005-11-13 17:47:51 -05002790static void mv6_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
Jeff Garzik2a47ce02005-11-12 23:05:14 -05002791 unsigned int port)
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002792{
Jeff Garzikc9d39132005-11-13 17:47:51 -05002793 void __iomem *port_mmio = mv_port_base(mmio, port);
2794
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002795 u32 hp_flags = hpriv->hp_flags;
Jeff Garzik47c2b672005-11-12 21:13:17 -05002796 int fix_phy_mode2 =
2797 hp_flags & (MV_HP_ERRATA_60X1B2 | MV_HP_ERRATA_60X1C0);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002798 int fix_phy_mode4 =
Jeff Garzik47c2b672005-11-12 21:13:17 -05002799 hp_flags & (MV_HP_ERRATA_60X1B2 | MV_HP_ERRATA_60X1C0);
Mark Lord8c30a8b2008-05-27 17:56:31 -04002800 u32 m2, m3;
Jeff Garzik47c2b672005-11-12 21:13:17 -05002801
2802 if (fix_phy_mode2) {
2803 m2 = readl(port_mmio + PHY_MODE2);
2804 m2 &= ~(1 << 16);
2805 m2 |= (1 << 31);
2806 writel(m2, port_mmio + PHY_MODE2);
2807
2808 udelay(200);
2809
2810 m2 = readl(port_mmio + PHY_MODE2);
2811 m2 &= ~((1 << 16) | (1 << 31));
2812 writel(m2, port_mmio + PHY_MODE2);
2813
2814 udelay(200);
2815 }
2816
Mark Lord8c30a8b2008-05-27 17:56:31 -04002817 /*
2818 * Gen-II/IIe PHY_MODE3 errata RM#2:
2819 * Achieves better receiver noise performance than the h/w default:
2820 */
2821 m3 = readl(port_mmio + PHY_MODE3);
2822 m3 = (m3 & 0x1f) | (0x5555601 << 5);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002823
Mark Lord0388a8c2008-05-28 13:41:52 -04002824 /* Guideline 88F5182 (GL# SATA-S11) */
2825 if (IS_SOC(hpriv))
2826 m3 &= ~0x1c;
2827
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002828 if (fix_phy_mode4) {
Mark Lordba069e32008-05-31 16:46:34 -04002829 u32 m4 = readl(port_mmio + PHY_MODE4);
2830 /*
2831 * Enforce reserved-bit restrictions on GenIIe devices only.
2832 * For earlier chipsets, force only the internal config field
2833 * (workaround for errata FEr SATA#10 part 1).
2834 */
Mark Lord8c30a8b2008-05-27 17:56:31 -04002835 if (IS_GEN_IIE(hpriv))
Mark Lordba069e32008-05-31 16:46:34 -04002836 m4 = (m4 & ~PHY_MODE4_RSVD_ZEROS) | PHY_MODE4_RSVD_ONES;
2837 else
2838 m4 = (m4 & ~PHY_MODE4_CFG_MASK) | PHY_MODE4_CFG_VALUE;
Mark Lord8c30a8b2008-05-27 17:56:31 -04002839 writel(m4, port_mmio + PHY_MODE4);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002840 }
Mark Lordb406c7a2008-05-28 12:01:12 -04002841 /*
2842 * Workaround for 60x1-B2 errata SATA#13:
2843 * Any write to PHY_MODE4 (above) may corrupt PHY_MODE3,
2844 * so we must always rewrite PHY_MODE3 after PHY_MODE4.
2845 */
2846 writel(m3, port_mmio + PHY_MODE3);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002847
2848 /* Revert values of pre-emphasis and signal amps to the saved ones */
2849 m2 = readl(port_mmio + PHY_MODE2);
2850
2851 m2 &= ~MV_M2_PREAMP_MASK;
Jeff Garzik2a47ce02005-11-12 23:05:14 -05002852 m2 |= hpriv->signal[port].amps;
2853 m2 |= hpriv->signal[port].pre;
Jeff Garzik47c2b672005-11-12 21:13:17 -05002854 m2 &= ~(1 << 16);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002855
Jeff Garzike4e7b892006-01-31 12:18:41 -05002856 /* according to mvSata 3.6.1, some IIE values are fixed */
2857 if (IS_GEN_IIE(hpriv)) {
2858 m2 &= ~0xC30FF01F;
2859 m2 |= 0x0000900F;
2860 }
2861
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002862 writel(m2, port_mmio + PHY_MODE2);
2863}
2864
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002865/* TODO: use the generic LED interface to configure the SATA Presence */
2866/* & Acitivy LEDs on the board */
2867static void mv_soc_enable_leds(struct mv_host_priv *hpriv,
2868 void __iomem *mmio)
2869{
2870 return;
2871}
2872
2873static void mv_soc_read_preamp(struct mv_host_priv *hpriv, int idx,
2874 void __iomem *mmio)
2875{
2876 void __iomem *port_mmio;
2877 u32 tmp;
2878
2879 port_mmio = mv_port_base(mmio, idx);
2880 tmp = readl(port_mmio + PHY_MODE2);
2881
2882 hpriv->signal[idx].amps = tmp & 0x700; /* bits 10:8 */
2883 hpriv->signal[idx].pre = tmp & 0xe0; /* bits 7:5 */
2884}
2885
2886#undef ZERO
2887#define ZERO(reg) writel(0, port_mmio + (reg))
2888static void mv_soc_reset_hc_port(struct mv_host_priv *hpriv,
2889 void __iomem *mmio, unsigned int port)
2890{
2891 void __iomem *port_mmio = mv_port_base(mmio, port);
2892
Mark Lorde12bef52008-03-31 19:33:56 -04002893 mv_reset_channel(hpriv, mmio, port);
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002894
2895 ZERO(0x028); /* command */
2896 writel(0x101f, port_mmio + EDMA_CFG_OFS);
2897 ZERO(0x004); /* timer */
2898 ZERO(0x008); /* irq err cause */
2899 ZERO(0x00c); /* irq err mask */
2900 ZERO(0x010); /* rq bah */
2901 ZERO(0x014); /* rq inp */
2902 ZERO(0x018); /* rq outp */
2903 ZERO(0x01c); /* respq bah */
2904 ZERO(0x024); /* respq outp */
2905 ZERO(0x020); /* respq inp */
2906 ZERO(0x02c); /* test control */
Mark Lord8e7decd2008-05-02 02:07:51 -04002907 writel(0xbc, port_mmio + EDMA_IORDY_TMOUT_OFS);
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002908}
2909
2910#undef ZERO
2911
2912#define ZERO(reg) writel(0, hc_mmio + (reg))
2913static void mv_soc_reset_one_hc(struct mv_host_priv *hpriv,
2914 void __iomem *mmio)
2915{
2916 void __iomem *hc_mmio = mv_hc_base(mmio, 0);
2917
2918 ZERO(0x00c);
2919 ZERO(0x010);
2920 ZERO(0x014);
2921
2922}
2923
2924#undef ZERO
2925
2926static int mv_soc_reset_hc(struct mv_host_priv *hpriv,
2927 void __iomem *mmio, unsigned int n_hc)
2928{
2929 unsigned int port;
2930
2931 for (port = 0; port < hpriv->n_ports; port++)
2932 mv_soc_reset_hc_port(hpriv, mmio, port);
2933
2934 mv_soc_reset_one_hc(hpriv, mmio);
2935
2936 return 0;
2937}
2938
2939static void mv_soc_reset_flash(struct mv_host_priv *hpriv,
2940 void __iomem *mmio)
2941{
2942 return;
2943}
2944
2945static void mv_soc_reset_bus(struct ata_host *host, void __iomem *mmio)
2946{
2947 return;
2948}
2949
Mark Lord8e7decd2008-05-02 02:07:51 -04002950static void mv_setup_ifcfg(void __iomem *port_mmio, int want_gen2i)
Mark Lordb67a1062008-03-31 19:35:13 -04002951{
Mark Lord8e7decd2008-05-02 02:07:51 -04002952 u32 ifcfg = readl(port_mmio + SATA_INTERFACE_CFG_OFS);
Mark Lordb67a1062008-03-31 19:35:13 -04002953
Mark Lord8e7decd2008-05-02 02:07:51 -04002954 ifcfg = (ifcfg & 0xf7f) | 0x9b1000; /* from chip spec */
Mark Lordb67a1062008-03-31 19:35:13 -04002955 if (want_gen2i)
Mark Lord8e7decd2008-05-02 02:07:51 -04002956 ifcfg |= (1 << 7); /* enable gen2i speed */
2957 writelfl(ifcfg, port_mmio + SATA_INTERFACE_CFG_OFS);
Mark Lordb67a1062008-03-31 19:35:13 -04002958}
2959
Mark Lorde12bef52008-03-31 19:33:56 -04002960static void mv_reset_channel(struct mv_host_priv *hpriv, void __iomem *mmio,
Jeff Garzikc9d39132005-11-13 17:47:51 -05002961 unsigned int port_no)
Brett Russ20f733e2005-09-01 18:26:17 -04002962{
Jeff Garzikc9d39132005-11-13 17:47:51 -05002963 void __iomem *port_mmio = mv_port_base(mmio, port_no);
Brett Russ20f733e2005-09-01 18:26:17 -04002964
Mark Lord8e7decd2008-05-02 02:07:51 -04002965 /*
2966 * The datasheet warns against setting EDMA_RESET when EDMA is active
2967 * (but doesn't say what the problem might be). So we first try
2968 * to disable the EDMA engine before doing the EDMA_RESET operation.
2969 */
Mark Lord0d8be5c2008-04-16 14:56:12 -04002970 mv_stop_edma_engine(port_mmio);
Mark Lord8e7decd2008-05-02 02:07:51 -04002971 writelfl(EDMA_RESET, port_mmio + EDMA_CMD_OFS);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002972
Mark Lordb67a1062008-03-31 19:35:13 -04002973 if (!IS_GEN_I(hpriv)) {
Mark Lord8e7decd2008-05-02 02:07:51 -04002974 /* Enable 3.0gb/s link speed: this survives EDMA_RESET */
2975 mv_setup_ifcfg(port_mmio, 1);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002976 }
Mark Lordb67a1062008-03-31 19:35:13 -04002977 /*
Mark Lord8e7decd2008-05-02 02:07:51 -04002978 * Strobing EDMA_RESET here causes a hard reset of the SATA transport,
Mark Lordb67a1062008-03-31 19:35:13 -04002979 * link, and physical layers. It resets all SATA interface registers
2980 * (except for SATA_INTERFACE_CFG), and issues a COMRESET to the dev.
Brett Russ20f733e2005-09-01 18:26:17 -04002981 */
Mark Lord8e7decd2008-05-02 02:07:51 -04002982 writelfl(EDMA_RESET, port_mmio + EDMA_CMD_OFS);
Mark Lordb67a1062008-03-31 19:35:13 -04002983 udelay(25); /* allow reset propagation */
Brett Russ31961942005-09-30 01:36:00 -04002984 writelfl(0, port_mmio + EDMA_CMD_OFS);
Brett Russ20f733e2005-09-01 18:26:17 -04002985
Jeff Garzikc9d39132005-11-13 17:47:51 -05002986 hpriv->ops->phy_errata(hpriv, mmio, port_no);
2987
Jeff Garzikee9ccdf2007-07-12 15:51:22 -04002988 if (IS_GEN_I(hpriv))
Jeff Garzikc9d39132005-11-13 17:47:51 -05002989 mdelay(1);
2990}
2991
Mark Lorde49856d2008-04-16 14:59:07 -04002992static void mv_pmp_select(struct ata_port *ap, int pmp)
Jeff Garzikc9d39132005-11-13 17:47:51 -05002993{
Mark Lorde49856d2008-04-16 14:59:07 -04002994 if (sata_pmp_supported(ap)) {
2995 void __iomem *port_mmio = mv_ap_base(ap);
2996 u32 reg = readl(port_mmio + SATA_IFCTL_OFS);
2997 int old = reg & 0xf;
Jeff Garzikc9d39132005-11-13 17:47:51 -05002998
Mark Lorde49856d2008-04-16 14:59:07 -04002999 if (old != pmp) {
3000 reg = (reg & ~0xf) | pmp;
3001 writelfl(reg, port_mmio + SATA_IFCTL_OFS);
3002 }
Tejun Heoda3dbb12007-07-16 14:29:40 +09003003 }
Brett Russ20f733e2005-09-01 18:26:17 -04003004}
3005
Mark Lorde49856d2008-04-16 14:59:07 -04003006static int mv_pmp_hardreset(struct ata_link *link, unsigned int *class,
3007 unsigned long deadline)
Jeff Garzik22374672005-11-17 10:59:48 -05003008{
Mark Lorde49856d2008-04-16 14:59:07 -04003009 mv_pmp_select(link->ap, sata_srst_pmp(link));
3010 return sata_std_hardreset(link, class, deadline);
3011}
Jeff Garzik0ea9e172007-07-13 17:06:45 -04003012
Mark Lorde49856d2008-04-16 14:59:07 -04003013static int mv_softreset(struct ata_link *link, unsigned int *class,
3014 unsigned long deadline)
3015{
3016 mv_pmp_select(link->ap, sata_srst_pmp(link));
3017 return ata_sff_softreset(link, class, deadline);
Jeff Garzik22374672005-11-17 10:59:48 -05003018}
3019
Tejun Heocc0680a2007-08-06 18:36:23 +09003020static int mv_hardreset(struct ata_link *link, unsigned int *class,
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04003021 unsigned long deadline)
3022{
Tejun Heocc0680a2007-08-06 18:36:23 +09003023 struct ata_port *ap = link->ap;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04003024 struct mv_host_priv *hpriv = ap->host->private_data;
Mark Lordb5624682008-03-31 19:34:40 -04003025 struct mv_port_priv *pp = ap->private_data;
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003026 void __iomem *mmio = hpriv->base;
Mark Lord0d8be5c2008-04-16 14:56:12 -04003027 int rc, attempts = 0, extra = 0;
3028 u32 sstatus;
3029 bool online;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04003030
Mark Lorde12bef52008-03-31 19:33:56 -04003031 mv_reset_channel(hpriv, mmio, ap->port_no);
Mark Lordb5624682008-03-31 19:34:40 -04003032 pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04003033
Mark Lord0d8be5c2008-04-16 14:56:12 -04003034 /* Workaround for errata FEr SATA#10 (part 2) */
3035 do {
Mark Lord17c5aab2008-04-16 14:56:51 -04003036 const unsigned long *timing =
3037 sata_ehc_deb_timing(&link->eh_context);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04003038
Mark Lord17c5aab2008-04-16 14:56:51 -04003039 rc = sata_link_hardreset(link, timing, deadline + extra,
3040 &online, NULL);
Mark Lord9dcffd92008-05-14 09:18:12 -04003041 rc = online ? -EAGAIN : rc;
Mark Lord17c5aab2008-04-16 14:56:51 -04003042 if (rc)
Mark Lord0d8be5c2008-04-16 14:56:12 -04003043 return rc;
Mark Lord0d8be5c2008-04-16 14:56:12 -04003044 sata_scr_read(link, SCR_STATUS, &sstatus);
3045 if (!IS_GEN_I(hpriv) && ++attempts >= 5 && sstatus == 0x121) {
3046 /* Force 1.5gb/s link speed and try again */
Mark Lord8e7decd2008-05-02 02:07:51 -04003047 mv_setup_ifcfg(mv_ap_base(ap), 0);
Mark Lord0d8be5c2008-04-16 14:56:12 -04003048 if (time_after(jiffies + HZ, deadline))
3049 extra = HZ; /* only extend it once, max */
3050 }
3051 } while (sstatus != 0x0 && sstatus != 0x113 && sstatus != 0x123);
Mark Lord08da1752009-02-25 15:13:03 -05003052 mv_save_cached_regs(ap);
Mark Lord66e57a22009-01-30 18:52:58 -05003053 mv_edma_cfg(ap, 0, 0);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04003054
Mark Lord17c5aab2008-04-16 14:56:51 -04003055 return rc;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04003056}
3057
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04003058static void mv_eh_freeze(struct ata_port *ap)
Brett Russ20f733e2005-09-01 18:26:17 -04003059{
Mark Lord1cfd19a2008-04-19 15:05:50 -04003060 mv_stop_edma(ap);
Mark Lordc4de5732008-05-17 13:35:21 -04003061 mv_enable_port_irqs(ap, 0);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04003062}
3063
3064static void mv_eh_thaw(struct ata_port *ap)
3065{
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003066 struct mv_host_priv *hpriv = ap->host->private_data;
Mark Lordc4de5732008-05-17 13:35:21 -04003067 unsigned int port = ap->port_no;
3068 unsigned int hardport = mv_hardport_from_port(port);
Mark Lord1cfd19a2008-04-19 15:05:50 -04003069 void __iomem *hc_mmio = mv_hc_base_from_port(hpriv->base, port);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04003070 void __iomem *port_mmio = mv_ap_base(ap);
Mark Lordc4de5732008-05-17 13:35:21 -04003071 u32 hc_irq_cause;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04003072
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04003073 /* clear EDMA errors on this port */
3074 writel(0, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);
3075
3076 /* clear pending irq events */
Mark Lordcae6edc2009-01-19 18:05:42 -05003077 hc_irq_cause = ~((DEV_IRQ | DMA_IRQ) << hardport);
Mark Lord1cfd19a2008-04-19 15:05:50 -04003078 writelfl(hc_irq_cause, hc_mmio + HC_IRQ_CAUSE_OFS);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04003079
Mark Lord88e675e2008-05-17 13:36:30 -04003080 mv_enable_port_irqs(ap, ERR_IRQ);
Brett Russ31961942005-09-30 01:36:00 -04003081}
3082
Brett Russ05b308e2005-10-05 17:08:53 -04003083/**
3084 * mv_port_init - Perform some early initialization on a single port.
3085 * @port: libata data structure storing shadow register addresses
3086 * @port_mmio: base address of the port
3087 *
3088 * Initialize shadow register mmio addresses, clear outstanding
3089 * interrupts on the port, and unmask interrupts for the future
3090 * start of the port.
3091 *
3092 * LOCKING:
3093 * Inherited from caller.
3094 */
Brett Russ31961942005-09-30 01:36:00 -04003095static void mv_port_init(struct ata_ioports *port, void __iomem *port_mmio)
3096{
Tejun Heo0d5ff562007-02-01 15:06:36 +09003097 void __iomem *shd_base = port_mmio + SHD_BLK_OFS;
Brett Russ31961942005-09-30 01:36:00 -04003098 unsigned serr_ofs;
3099
Jeff Garzik8b260242005-11-12 12:32:50 -05003100 /* PIO related setup
Brett Russ31961942005-09-30 01:36:00 -04003101 */
3102 port->data_addr = shd_base + (sizeof(u32) * ATA_REG_DATA);
Jeff Garzik8b260242005-11-12 12:32:50 -05003103 port->error_addr =
Brett Russ31961942005-09-30 01:36:00 -04003104 port->feature_addr = shd_base + (sizeof(u32) * ATA_REG_ERR);
3105 port->nsect_addr = shd_base + (sizeof(u32) * ATA_REG_NSECT);
3106 port->lbal_addr = shd_base + (sizeof(u32) * ATA_REG_LBAL);
3107 port->lbam_addr = shd_base + (sizeof(u32) * ATA_REG_LBAM);
3108 port->lbah_addr = shd_base + (sizeof(u32) * ATA_REG_LBAH);
3109 port->device_addr = shd_base + (sizeof(u32) * ATA_REG_DEVICE);
Jeff Garzik8b260242005-11-12 12:32:50 -05003110 port->status_addr =
Brett Russ31961942005-09-30 01:36:00 -04003111 port->command_addr = shd_base + (sizeof(u32) * ATA_REG_STATUS);
3112 /* special case: control/altstatus doesn't have ATA_REG_ address */
3113 port->altstatus_addr = port->ctl_addr = shd_base + SHD_CTL_AST_OFS;
3114
3115 /* unused: */
Randy Dunlap8d9db2d2007-02-16 01:40:06 -08003116 port->cmd_addr = port->bmdma_addr = port->scr_addr = NULL;
Brett Russ20f733e2005-09-01 18:26:17 -04003117
Brett Russ31961942005-09-30 01:36:00 -04003118 /* Clear any currently outstanding port interrupt conditions */
3119 serr_ofs = mv_scr_offset(SCR_ERROR);
3120 writelfl(readl(port_mmio + serr_ofs), port_mmio + serr_ofs);
3121 writelfl(0, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);
3122
Mark Lord646a4da2008-01-26 18:30:37 -05003123 /* unmask all non-transient EDMA error interrupts */
3124 writelfl(~EDMA_ERR_IRQ_TRANSIENT, port_mmio + EDMA_ERR_IRQ_MASK_OFS);
Brett Russ20f733e2005-09-01 18:26:17 -04003125
Jeff Garzik8b260242005-11-12 12:32:50 -05003126 VPRINTK("EDMA cfg=0x%08x EDMA IRQ err cause/mask=0x%08x/0x%08x\n",
Brett Russ31961942005-09-30 01:36:00 -04003127 readl(port_mmio + EDMA_CFG_OFS),
3128 readl(port_mmio + EDMA_ERR_IRQ_CAUSE_OFS),
3129 readl(port_mmio + EDMA_ERR_IRQ_MASK_OFS));
Brett Russ20f733e2005-09-01 18:26:17 -04003130}
3131
Mark Lord616d4a92008-05-02 02:08:32 -04003132static unsigned int mv_in_pcix_mode(struct ata_host *host)
3133{
3134 struct mv_host_priv *hpriv = host->private_data;
3135 void __iomem *mmio = hpriv->base;
3136 u32 reg;
3137
Mark Lord1f398472008-05-27 17:54:48 -04003138 if (IS_SOC(hpriv) || !IS_PCIE(hpriv))
Mark Lord616d4a92008-05-02 02:08:32 -04003139 return 0; /* not PCI-X capable */
3140 reg = readl(mmio + MV_PCI_MODE_OFS);
3141 if ((reg & MV_PCI_MODE_MASK) == 0)
3142 return 0; /* conventional PCI mode */
3143 return 1; /* chip is in PCI-X mode */
3144}
3145
3146static int mv_pci_cut_through_okay(struct ata_host *host)
3147{
3148 struct mv_host_priv *hpriv = host->private_data;
3149 void __iomem *mmio = hpriv->base;
3150 u32 reg;
3151
3152 if (!mv_in_pcix_mode(host)) {
3153 reg = readl(mmio + PCI_COMMAND_OFS);
3154 if (reg & PCI_COMMAND_MRDTRIG)
3155 return 0; /* not okay */
3156 }
3157 return 1; /* okay */
3158}
3159
Tejun Heo4447d352007-04-17 23:44:08 +09003160static int mv_chip_id(struct ata_host *host, unsigned int board_idx)
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05003161{
Tejun Heo4447d352007-04-17 23:44:08 +09003162 struct pci_dev *pdev = to_pci_dev(host->dev);
3163 struct mv_host_priv *hpriv = host->private_data;
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05003164 u32 hp_flags = hpriv->hp_flags;
3165
Jeff Garzik5796d1c2007-10-26 00:03:37 -04003166 switch (board_idx) {
Jeff Garzik47c2b672005-11-12 21:13:17 -05003167 case chip_5080:
3168 hpriv->ops = &mv5xxx_ops;
Jeff Garzikee9ccdf2007-07-12 15:51:22 -04003169 hp_flags |= MV_HP_GEN_I;
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05003170
Auke Kok44c10132007-06-08 15:46:36 -07003171 switch (pdev->revision) {
Jeff Garzik47c2b672005-11-12 21:13:17 -05003172 case 0x1:
3173 hp_flags |= MV_HP_ERRATA_50XXB0;
3174 break;
3175 case 0x3:
3176 hp_flags |= MV_HP_ERRATA_50XXB2;
3177 break;
3178 default:
3179 dev_printk(KERN_WARNING, &pdev->dev,
3180 "Applying 50XXB2 workarounds to unknown rev\n");
3181 hp_flags |= MV_HP_ERRATA_50XXB2;
3182 break;
3183 }
3184 break;
3185
3186 case chip_504x:
3187 case chip_508x:
3188 hpriv->ops = &mv5xxx_ops;
Jeff Garzikee9ccdf2007-07-12 15:51:22 -04003189 hp_flags |= MV_HP_GEN_I;
Jeff Garzik47c2b672005-11-12 21:13:17 -05003190
Auke Kok44c10132007-06-08 15:46:36 -07003191 switch (pdev->revision) {
Jeff Garzik47c2b672005-11-12 21:13:17 -05003192 case 0x0:
3193 hp_flags |= MV_HP_ERRATA_50XXB0;
3194 break;
3195 case 0x3:
3196 hp_flags |= MV_HP_ERRATA_50XXB2;
3197 break;
3198 default:
3199 dev_printk(KERN_WARNING, &pdev->dev,
3200 "Applying B2 workarounds to unknown rev\n");
3201 hp_flags |= MV_HP_ERRATA_50XXB2;
3202 break;
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05003203 }
3204 break;
3205
3206 case chip_604x:
3207 case chip_608x:
Jeff Garzik47c2b672005-11-12 21:13:17 -05003208 hpriv->ops = &mv6xxx_ops;
Jeff Garzikee9ccdf2007-07-12 15:51:22 -04003209 hp_flags |= MV_HP_GEN_II;
Jeff Garzik47c2b672005-11-12 21:13:17 -05003210
Auke Kok44c10132007-06-08 15:46:36 -07003211 switch (pdev->revision) {
Jeff Garzik47c2b672005-11-12 21:13:17 -05003212 case 0x7:
3213 hp_flags |= MV_HP_ERRATA_60X1B2;
3214 break;
3215 case 0x9:
3216 hp_flags |= MV_HP_ERRATA_60X1C0;
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05003217 break;
3218 default:
3219 dev_printk(KERN_WARNING, &pdev->dev,
Jeff Garzik47c2b672005-11-12 21:13:17 -05003220 "Applying B2 workarounds to unknown rev\n");
3221 hp_flags |= MV_HP_ERRATA_60X1B2;
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05003222 break;
3223 }
3224 break;
3225
Jeff Garzike4e7b892006-01-31 12:18:41 -05003226 case chip_7042:
Mark Lord616d4a92008-05-02 02:08:32 -04003227 hp_flags |= MV_HP_PCIE | MV_HP_CUT_THROUGH;
Mark Lord306b30f2007-12-04 14:07:52 -05003228 if (pdev->vendor == PCI_VENDOR_ID_TTI &&
3229 (pdev->device == 0x2300 || pdev->device == 0x2310))
3230 {
Mark Lord4e520032007-12-11 12:58:05 -05003231 /*
3232 * Highpoint RocketRAID PCIe 23xx series cards:
3233 *
3234 * Unconfigured drives are treated as "Legacy"
3235 * by the BIOS, and it overwrites sector 8 with
3236 * a "Lgcy" metadata block prior to Linux boot.
3237 *
3238 * Configured drives (RAID or JBOD) leave sector 8
3239 * alone, but instead overwrite a high numbered
3240 * sector for the RAID metadata. This sector can
3241 * be determined exactly, by truncating the physical
3242 * drive capacity to a nice even GB value.
3243 *
3244 * RAID metadata is at: (dev->n_sectors & ~0xfffff)
3245 *
3246 * Warn the user, lest they think we're just buggy.
3247 */
3248 printk(KERN_WARNING DRV_NAME ": Highpoint RocketRAID"
3249 " BIOS CORRUPTS DATA on all attached drives,"
3250 " regardless of if/how they are configured."
3251 " BEWARE!\n");
3252 printk(KERN_WARNING DRV_NAME ": For data safety, do not"
3253 " use sectors 8-9 on \"Legacy\" drives,"
3254 " and avoid the final two gigabytes on"
3255 " all RocketRAID BIOS initialized drives.\n");
Mark Lord306b30f2007-12-04 14:07:52 -05003256 }
Mark Lord8e7decd2008-05-02 02:07:51 -04003257 /* drop through */
Jeff Garzike4e7b892006-01-31 12:18:41 -05003258 case chip_6042:
3259 hpriv->ops = &mv6xxx_ops;
Jeff Garzike4e7b892006-01-31 12:18:41 -05003260 hp_flags |= MV_HP_GEN_IIE;
Mark Lord616d4a92008-05-02 02:08:32 -04003261 if (board_idx == chip_6042 && mv_pci_cut_through_okay(host))
3262 hp_flags |= MV_HP_CUT_THROUGH;
Jeff Garzike4e7b892006-01-31 12:18:41 -05003263
Auke Kok44c10132007-06-08 15:46:36 -07003264 switch (pdev->revision) {
Mark Lord5cf73bf2008-05-27 17:58:56 -04003265 case 0x2: /* Rev.B0: the first/only public release */
Jeff Garzike4e7b892006-01-31 12:18:41 -05003266 hp_flags |= MV_HP_ERRATA_60X1C0;
3267 break;
3268 default:
3269 dev_printk(KERN_WARNING, &pdev->dev,
3270 "Applying 60X1C0 workarounds to unknown rev\n");
3271 hp_flags |= MV_HP_ERRATA_60X1C0;
3272 break;
3273 }
3274 break;
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003275 case chip_soc:
3276 hpriv->ops = &mv_soc_ops;
Saeed Bisharaeb3a55a2008-08-04 00:52:55 -11003277 hp_flags |= MV_HP_FLAG_SOC | MV_HP_GEN_IIE |
3278 MV_HP_ERRATA_60X1C0;
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003279 break;
Jeff Garzike4e7b892006-01-31 12:18:41 -05003280
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05003281 default:
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003282 dev_printk(KERN_ERR, host->dev,
Jeff Garzik5796d1c2007-10-26 00:03:37 -04003283 "BUG: invalid board index %u\n", board_idx);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05003284 return 1;
3285 }
3286
3287 hpriv->hp_flags = hp_flags;
Mark Lord02a121d2007-12-01 13:07:22 -05003288 if (hp_flags & MV_HP_PCIE) {
3289 hpriv->irq_cause_ofs = PCIE_IRQ_CAUSE_OFS;
3290 hpriv->irq_mask_ofs = PCIE_IRQ_MASK_OFS;
3291 hpriv->unmask_all_irqs = PCIE_UNMASK_ALL_IRQS;
3292 } else {
3293 hpriv->irq_cause_ofs = PCI_IRQ_CAUSE_OFS;
3294 hpriv->irq_mask_ofs = PCI_IRQ_MASK_OFS;
3295 hpriv->unmask_all_irqs = PCI_UNMASK_ALL_IRQS;
3296 }
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05003297
3298 return 0;
3299}
3300
Brett Russ05b308e2005-10-05 17:08:53 -04003301/**
Jeff Garzik47c2b672005-11-12 21:13:17 -05003302 * mv_init_host - Perform some early initialization of the host.
Tejun Heo4447d352007-04-17 23:44:08 +09003303 * @host: ATA host to initialize
3304 * @board_idx: controller index
Brett Russ05b308e2005-10-05 17:08:53 -04003305 *
3306 * If possible, do an early global reset of the host. Then do
3307 * our port init and clear/unmask all/relevant host interrupts.
3308 *
3309 * LOCKING:
3310 * Inherited from caller.
3311 */
Tejun Heo4447d352007-04-17 23:44:08 +09003312static int mv_init_host(struct ata_host *host, unsigned int board_idx)
Brett Russ20f733e2005-09-01 18:26:17 -04003313{
3314 int rc = 0, n_hc, port, hc;
Tejun Heo4447d352007-04-17 23:44:08 +09003315 struct mv_host_priv *hpriv = host->private_data;
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003316 void __iomem *mmio = hpriv->base;
Jeff Garzik47c2b672005-11-12 21:13:17 -05003317
Tejun Heo4447d352007-04-17 23:44:08 +09003318 rc = mv_chip_id(host, board_idx);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05003319 if (rc)
Mark Lord352fab72008-04-19 14:43:42 -04003320 goto done;
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003321
Mark Lord1f398472008-05-27 17:54:48 -04003322 if (IS_SOC(hpriv)) {
Mark Lord7368f912008-04-25 11:24:24 -04003323 hpriv->main_irq_cause_addr = mmio + SOC_HC_MAIN_IRQ_CAUSE_OFS;
3324 hpriv->main_irq_mask_addr = mmio + SOC_HC_MAIN_IRQ_MASK_OFS;
Mark Lord1f398472008-05-27 17:54:48 -04003325 } else {
3326 hpriv->main_irq_cause_addr = mmio + PCI_HC_MAIN_IRQ_CAUSE_OFS;
3327 hpriv->main_irq_mask_addr = mmio + PCI_HC_MAIN_IRQ_MASK_OFS;
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003328 }
Mark Lord352fab72008-04-19 14:43:42 -04003329
Thomas Reitmayr5d0fb2e2009-01-24 20:24:58 +01003330 /* initialize shadow irq mask with register's value */
3331 hpriv->main_irq_mask = readl(hpriv->main_irq_mask_addr);
3332
Mark Lord352fab72008-04-19 14:43:42 -04003333 /* global interrupt mask: 0 == mask everything */
Mark Lordc4de5732008-05-17 13:35:21 -04003334 mv_set_main_irq_mask(host, ~0, 0);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05003335
Tejun Heo4447d352007-04-17 23:44:08 +09003336 n_hc = mv_get_hc_count(host->ports[0]->flags);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05003337
Tejun Heo4447d352007-04-17 23:44:08 +09003338 for (port = 0; port < host->n_ports; port++)
Jeff Garzik47c2b672005-11-12 21:13:17 -05003339 hpriv->ops->read_preamp(hpriv, port, mmio);
Brett Russ20f733e2005-09-01 18:26:17 -04003340
Jeff Garzikc9d39132005-11-13 17:47:51 -05003341 rc = hpriv->ops->reset_hc(hpriv, mmio, n_hc);
Jeff Garzik47c2b672005-11-12 21:13:17 -05003342 if (rc)
Brett Russ20f733e2005-09-01 18:26:17 -04003343 goto done;
Brett Russ20f733e2005-09-01 18:26:17 -04003344
Jeff Garzik522479f2005-11-12 22:14:02 -05003345 hpriv->ops->reset_flash(hpriv, mmio);
Saeed Bishara7bb3c522008-01-30 11:50:45 -11003346 hpriv->ops->reset_bus(host, mmio);
Jeff Garzik47c2b672005-11-12 21:13:17 -05003347 hpriv->ops->enable_leds(hpriv, mmio);
Brett Russ20f733e2005-09-01 18:26:17 -04003348
Tejun Heo4447d352007-04-17 23:44:08 +09003349 for (port = 0; port < host->n_ports; port++) {
Tejun Heocbcdd872007-08-18 13:14:55 +09003350 struct ata_port *ap = host->ports[port];
Jeff Garzik2a47ce02005-11-12 23:05:14 -05003351 void __iomem *port_mmio = mv_port_base(mmio, port);
Tejun Heocbcdd872007-08-18 13:14:55 +09003352
3353 mv_port_init(&ap->ioaddr, port_mmio);
3354
Saeed Bishara7bb3c522008-01-30 11:50:45 -11003355#ifdef CONFIG_PCI
Mark Lord1f398472008-05-27 17:54:48 -04003356 if (!IS_SOC(hpriv)) {
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003357 unsigned int offset = port_mmio - mmio;
3358 ata_port_pbar_desc(ap, MV_PRIMARY_BAR, -1, "mmio");
3359 ata_port_pbar_desc(ap, MV_PRIMARY_BAR, offset, "port");
3360 }
Saeed Bishara7bb3c522008-01-30 11:50:45 -11003361#endif
Brett Russ20f733e2005-09-01 18:26:17 -04003362 }
3363
3364 for (hc = 0; hc < n_hc; hc++) {
Brett Russ31961942005-09-30 01:36:00 -04003365 void __iomem *hc_mmio = mv_hc_base(mmio, hc);
3366
3367 VPRINTK("HC%i: HC config=0x%08x HC IRQ cause "
3368 "(before clear)=0x%08x\n", hc,
3369 readl(hc_mmio + HC_CFG_OFS),
3370 readl(hc_mmio + HC_IRQ_CAUSE_OFS));
3371
3372 /* Clear any currently outstanding hc interrupt conditions */
3373 writelfl(0, hc_mmio + HC_IRQ_CAUSE_OFS);
Brett Russ20f733e2005-09-01 18:26:17 -04003374 }
3375
Mark Lord6be96ac2009-02-19 10:38:04 -05003376 /* Clear any currently outstanding host interrupt conditions */
3377 writelfl(0, mmio + hpriv->irq_cause_ofs);
Brett Russ31961942005-09-30 01:36:00 -04003378
Mark Lord6be96ac2009-02-19 10:38:04 -05003379 /* and unmask interrupt generation for host regs */
3380 writelfl(hpriv->unmask_all_irqs, mmio + hpriv->irq_mask_ofs);
Jeff Garzikfb621e22007-02-25 04:19:45 -05003381
Mark Lord6be96ac2009-02-19 10:38:04 -05003382 /*
3383 * enable only global host interrupts for now.
3384 * The per-port interrupts get done later as ports are set up.
3385 */
3386 mv_set_main_irq_mask(host, 0, PCI_ERR);
Brett Russ31961942005-09-30 01:36:00 -04003387done:
Brett Russ20f733e2005-09-01 18:26:17 -04003388 return rc;
3389}
3390
Byron Bradleyfbf14e22008-02-10 21:17:30 +00003391static int mv_create_dma_pools(struct mv_host_priv *hpriv, struct device *dev)
3392{
3393 hpriv->crqb_pool = dmam_pool_create("crqb_q", dev, MV_CRQB_Q_SZ,
3394 MV_CRQB_Q_SZ, 0);
3395 if (!hpriv->crqb_pool)
3396 return -ENOMEM;
3397
3398 hpriv->crpb_pool = dmam_pool_create("crpb_q", dev, MV_CRPB_Q_SZ,
3399 MV_CRPB_Q_SZ, 0);
3400 if (!hpriv->crpb_pool)
3401 return -ENOMEM;
3402
3403 hpriv->sg_tbl_pool = dmam_pool_create("sg_tbl", dev, MV_SG_TBL_SZ,
3404 MV_SG_TBL_SZ, 0);
3405 if (!hpriv->sg_tbl_pool)
3406 return -ENOMEM;
3407
3408 return 0;
3409}
3410
Lennert Buytenhek15a32632008-03-27 14:51:39 -04003411static void mv_conf_mbus_windows(struct mv_host_priv *hpriv,
3412 struct mbus_dram_target_info *dram)
3413{
3414 int i;
3415
3416 for (i = 0; i < 4; i++) {
3417 writel(0, hpriv->base + WINDOW_CTRL(i));
3418 writel(0, hpriv->base + WINDOW_BASE(i));
3419 }
3420
3421 for (i = 0; i < dram->num_cs; i++) {
3422 struct mbus_dram_window *cs = dram->cs + i;
3423
3424 writel(((cs->size - 1) & 0xffff0000) |
3425 (cs->mbus_attr << 8) |
3426 (dram->mbus_dram_target_id << 4) | 1,
3427 hpriv->base + WINDOW_CTRL(i));
3428 writel(cs->base, hpriv->base + WINDOW_BASE(i));
3429 }
3430}
3431
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003432/**
3433 * mv_platform_probe - handle a positive probe of an soc Marvell
3434 * host
3435 * @pdev: platform device found
3436 *
3437 * LOCKING:
3438 * Inherited from caller.
3439 */
3440static int mv_platform_probe(struct platform_device *pdev)
3441{
3442 static int printed_version;
3443 const struct mv_sata_platform_data *mv_platform_data;
3444 const struct ata_port_info *ppi[] =
3445 { &mv_port_info[chip_soc], NULL };
3446 struct ata_host *host;
3447 struct mv_host_priv *hpriv;
3448 struct resource *res;
3449 int n_ports, rc;
3450
3451 if (!printed_version++)
3452 dev_printk(KERN_INFO, &pdev->dev, "version " DRV_VERSION "\n");
3453
3454 /*
3455 * Simple resource validation ..
3456 */
3457 if (unlikely(pdev->num_resources != 2)) {
3458 dev_err(&pdev->dev, "invalid number of resources\n");
3459 return -EINVAL;
3460 }
3461
3462 /*
3463 * Get the register base first
3464 */
3465 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
3466 if (res == NULL)
3467 return -EINVAL;
3468
3469 /* allocate host */
3470 mv_platform_data = pdev->dev.platform_data;
3471 n_ports = mv_platform_data->n_ports;
3472
3473 host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports);
3474 hpriv = devm_kzalloc(&pdev->dev, sizeof(*hpriv), GFP_KERNEL);
3475
3476 if (!host || !hpriv)
3477 return -ENOMEM;
3478 host->private_data = hpriv;
3479 hpriv->n_ports = n_ports;
3480
3481 host->iomap = NULL;
Saeed Bisharaf1cb0ea2008-02-18 07:42:28 -11003482 hpriv->base = devm_ioremap(&pdev->dev, res->start,
3483 res->end - res->start + 1);
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003484 hpriv->base -= MV_SATAHC0_REG_BASE;
3485
Lennert Buytenhek15a32632008-03-27 14:51:39 -04003486 /*
3487 * (Re-)program MBUS remapping windows if we are asked to.
3488 */
3489 if (mv_platform_data->dram != NULL)
3490 mv_conf_mbus_windows(hpriv, mv_platform_data->dram);
3491
Byron Bradleyfbf14e22008-02-10 21:17:30 +00003492 rc = mv_create_dma_pools(hpriv, &pdev->dev);
3493 if (rc)
3494 return rc;
3495
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003496 /* initialize adapter */
3497 rc = mv_init_host(host, chip_soc);
3498 if (rc)
3499 return rc;
3500
3501 dev_printk(KERN_INFO, &pdev->dev,
3502 "slots %u ports %d\n", (unsigned)MV_MAX_Q_DEPTH,
3503 host->n_ports);
3504
3505 return ata_host_activate(host, platform_get_irq(pdev, 0), mv_interrupt,
3506 IRQF_SHARED, &mv6_sht);
3507}
3508
3509/*
3510 *
3511 * mv_platform_remove - unplug a platform interface
3512 * @pdev: platform device
3513 *
3514 * A platform bus SATA device has been unplugged. Perform the needed
3515 * cleanup. Also called on module unload for any active devices.
3516 */
3517static int __devexit mv_platform_remove(struct platform_device *pdev)
3518{
3519 struct device *dev = &pdev->dev;
3520 struct ata_host *host = dev_get_drvdata(dev);
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003521
3522 ata_host_detach(host);
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003523 return 0;
3524}
3525
3526static struct platform_driver mv_platform_driver = {
3527 .probe = mv_platform_probe,
3528 .remove = __devexit_p(mv_platform_remove),
3529 .driver = {
3530 .name = DRV_NAME,
3531 .owner = THIS_MODULE,
3532 },
3533};
3534
3535
Saeed Bishara7bb3c522008-01-30 11:50:45 -11003536#ifdef CONFIG_PCI
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003537static int mv_pci_init_one(struct pci_dev *pdev,
3538 const struct pci_device_id *ent);
3539
Saeed Bishara7bb3c522008-01-30 11:50:45 -11003540
3541static struct pci_driver mv_pci_driver = {
3542 .name = DRV_NAME,
3543 .id_table = mv_pci_tbl,
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003544 .probe = mv_pci_init_one,
Saeed Bishara7bb3c522008-01-30 11:50:45 -11003545 .remove = ata_pci_remove_one,
3546};
3547
3548/*
3549 * module options
3550 */
3551static int msi; /* Use PCI msi; either zero (off, default) or non-zero */
3552
3553
3554/* move to PCI layer or libata core? */
3555static int pci_go_64(struct pci_dev *pdev)
3556{
3557 int rc;
3558
3559 if (!pci_set_dma_mask(pdev, DMA_64BIT_MASK)) {
3560 rc = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
3561 if (rc) {
3562 rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
3563 if (rc) {
3564 dev_printk(KERN_ERR, &pdev->dev,
3565 "64-bit DMA enable failed\n");
3566 return rc;
3567 }
3568 }
3569 } else {
3570 rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
3571 if (rc) {
3572 dev_printk(KERN_ERR, &pdev->dev,
3573 "32-bit DMA enable failed\n");
3574 return rc;
3575 }
3576 rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
3577 if (rc) {
3578 dev_printk(KERN_ERR, &pdev->dev,
3579 "32-bit consistent DMA enable failed\n");
3580 return rc;
3581 }
3582 }
3583
3584 return rc;
3585}
3586
Brett Russ05b308e2005-10-05 17:08:53 -04003587/**
3588 * mv_print_info - Dump key info to kernel log for perusal.
Tejun Heo4447d352007-04-17 23:44:08 +09003589 * @host: ATA host to print info about
Brett Russ05b308e2005-10-05 17:08:53 -04003590 *
3591 * FIXME: complete this.
3592 *
3593 * LOCKING:
3594 * Inherited from caller.
3595 */
Tejun Heo4447d352007-04-17 23:44:08 +09003596static void mv_print_info(struct ata_host *host)
Brett Russ31961942005-09-30 01:36:00 -04003597{
Tejun Heo4447d352007-04-17 23:44:08 +09003598 struct pci_dev *pdev = to_pci_dev(host->dev);
3599 struct mv_host_priv *hpriv = host->private_data;
Auke Kok44c10132007-06-08 15:46:36 -07003600 u8 scc;
Jeff Garzikc1e4fe72007-07-09 12:29:31 -04003601 const char *scc_s, *gen;
Brett Russ31961942005-09-30 01:36:00 -04003602
3603 /* Use this to determine the HW stepping of the chip so we know
3604 * what errata to workaround
3605 */
Brett Russ31961942005-09-30 01:36:00 -04003606 pci_read_config_byte(pdev, PCI_CLASS_DEVICE, &scc);
3607 if (scc == 0)
3608 scc_s = "SCSI";
3609 else if (scc == 0x01)
3610 scc_s = "RAID";
3611 else
Jeff Garzikc1e4fe72007-07-09 12:29:31 -04003612 scc_s = "?";
3613
3614 if (IS_GEN_I(hpriv))
3615 gen = "I";
3616 else if (IS_GEN_II(hpriv))
3617 gen = "II";
3618 else if (IS_GEN_IIE(hpriv))
3619 gen = "IIE";
3620 else
3621 gen = "?";
Brett Russ31961942005-09-30 01:36:00 -04003622
Jeff Garzika9524a72005-10-30 14:39:11 -05003623 dev_printk(KERN_INFO, &pdev->dev,
Jeff Garzikc1e4fe72007-07-09 12:29:31 -04003624 "Gen-%s %u slots %u ports %s mode IRQ via %s\n",
3625 gen, (unsigned)MV_MAX_Q_DEPTH, host->n_ports,
Brett Russ31961942005-09-30 01:36:00 -04003626 scc_s, (MV_HP_FLAG_MSI & hpriv->hp_flags) ? "MSI" : "INTx");
3627}
3628
Brett Russ05b308e2005-10-05 17:08:53 -04003629/**
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003630 * mv_pci_init_one - handle a positive probe of a PCI Marvell host
Brett Russ05b308e2005-10-05 17:08:53 -04003631 * @pdev: PCI device found
3632 * @ent: PCI device ID entry for the matched host
3633 *
3634 * LOCKING:
3635 * Inherited from caller.
3636 */
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003637static int mv_pci_init_one(struct pci_dev *pdev,
3638 const struct pci_device_id *ent)
Brett Russ20f733e2005-09-01 18:26:17 -04003639{
Jeff Garzik2dcb4072007-10-19 06:42:56 -04003640 static int printed_version;
Brett Russ20f733e2005-09-01 18:26:17 -04003641 unsigned int board_idx = (unsigned int)ent->driver_data;
Tejun Heo4447d352007-04-17 23:44:08 +09003642 const struct ata_port_info *ppi[] = { &mv_port_info[board_idx], NULL };
3643 struct ata_host *host;
3644 struct mv_host_priv *hpriv;
3645 int n_ports, rc;
Brett Russ20f733e2005-09-01 18:26:17 -04003646
Jeff Garzika9524a72005-10-30 14:39:11 -05003647 if (!printed_version++)
3648 dev_printk(KERN_INFO, &pdev->dev, "version " DRV_VERSION "\n");
Brett Russ20f733e2005-09-01 18:26:17 -04003649
Tejun Heo4447d352007-04-17 23:44:08 +09003650 /* allocate host */
3651 n_ports = mv_get_hc_count(ppi[0]->flags) * MV_PORTS_PER_HC;
3652
3653 host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports);
3654 hpriv = devm_kzalloc(&pdev->dev, sizeof(*hpriv), GFP_KERNEL);
3655 if (!host || !hpriv)
3656 return -ENOMEM;
3657 host->private_data = hpriv;
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003658 hpriv->n_ports = n_ports;
Tejun Heo4447d352007-04-17 23:44:08 +09003659
3660 /* acquire resources */
Tejun Heo24dc5f32007-01-20 16:00:28 +09003661 rc = pcim_enable_device(pdev);
3662 if (rc)
Brett Russ20f733e2005-09-01 18:26:17 -04003663 return rc;
Brett Russ20f733e2005-09-01 18:26:17 -04003664
Tejun Heo0d5ff562007-02-01 15:06:36 +09003665 rc = pcim_iomap_regions(pdev, 1 << MV_PRIMARY_BAR, DRV_NAME);
3666 if (rc == -EBUSY)
Tejun Heo24dc5f32007-01-20 16:00:28 +09003667 pcim_pin_device(pdev);
Tejun Heo0d5ff562007-02-01 15:06:36 +09003668 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09003669 return rc;
Tejun Heo4447d352007-04-17 23:44:08 +09003670 host->iomap = pcim_iomap_table(pdev);
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003671 hpriv->base = host->iomap[MV_PRIMARY_BAR];
Brett Russ20f733e2005-09-01 18:26:17 -04003672
Jeff Garzikd88184f2007-02-26 01:26:06 -05003673 rc = pci_go_64(pdev);
3674 if (rc)
3675 return rc;
3676
Mark Lordda2fa9b2008-01-26 18:32:45 -05003677 rc = mv_create_dma_pools(hpriv, &pdev->dev);
3678 if (rc)
3679 return rc;
3680
Brett Russ20f733e2005-09-01 18:26:17 -04003681 /* initialize adapter */
Tejun Heo4447d352007-04-17 23:44:08 +09003682 rc = mv_init_host(host, board_idx);
Tejun Heo24dc5f32007-01-20 16:00:28 +09003683 if (rc)
3684 return rc;
Brett Russ20f733e2005-09-01 18:26:17 -04003685
Mark Lord6d3c30e2009-01-21 10:31:29 -05003686 /* Enable message-switched interrupts, if requested */
3687 if (msi && pci_enable_msi(pdev) == 0)
3688 hpriv->hp_flags |= MV_HP_FLAG_MSI;
Brett Russ20f733e2005-09-01 18:26:17 -04003689
Brett Russ31961942005-09-30 01:36:00 -04003690 mv_dump_pci_cfg(pdev, 0x68);
Tejun Heo4447d352007-04-17 23:44:08 +09003691 mv_print_info(host);
Brett Russ20f733e2005-09-01 18:26:17 -04003692
Tejun Heo4447d352007-04-17 23:44:08 +09003693 pci_set_master(pdev);
Jeff Garzikea8b4db2007-07-17 02:21:50 -04003694 pci_try_set_mwi(pdev);
Tejun Heo4447d352007-04-17 23:44:08 +09003695 return ata_host_activate(host, pdev->irq, mv_interrupt, IRQF_SHARED,
Jeff Garzikc5d3e452007-07-11 18:30:50 -04003696 IS_GEN_I(hpriv) ? &mv5_sht : &mv6_sht);
Brett Russ20f733e2005-09-01 18:26:17 -04003697}
Saeed Bishara7bb3c522008-01-30 11:50:45 -11003698#endif
Brett Russ20f733e2005-09-01 18:26:17 -04003699
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003700static int mv_platform_probe(struct platform_device *pdev);
3701static int __devexit mv_platform_remove(struct platform_device *pdev);
3702
Brett Russ20f733e2005-09-01 18:26:17 -04003703static int __init mv_init(void)
3704{
Saeed Bishara7bb3c522008-01-30 11:50:45 -11003705 int rc = -ENODEV;
3706#ifdef CONFIG_PCI
3707 rc = pci_register_driver(&mv_pci_driver);
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003708 if (rc < 0)
3709 return rc;
3710#endif
3711 rc = platform_driver_register(&mv_platform_driver);
3712
3713#ifdef CONFIG_PCI
3714 if (rc < 0)
3715 pci_unregister_driver(&mv_pci_driver);
Saeed Bishara7bb3c522008-01-30 11:50:45 -11003716#endif
3717 return rc;
Brett Russ20f733e2005-09-01 18:26:17 -04003718}
3719
3720static void __exit mv_exit(void)
3721{
Saeed Bishara7bb3c522008-01-30 11:50:45 -11003722#ifdef CONFIG_PCI
Brett Russ20f733e2005-09-01 18:26:17 -04003723 pci_unregister_driver(&mv_pci_driver);
Saeed Bishara7bb3c522008-01-30 11:50:45 -11003724#endif
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003725 platform_driver_unregister(&mv_platform_driver);
Brett Russ20f733e2005-09-01 18:26:17 -04003726}
3727
3728MODULE_AUTHOR("Brett Russ");
3729MODULE_DESCRIPTION("SCSI low-level driver for Marvell SATA controllers");
3730MODULE_LICENSE("GPL");
3731MODULE_DEVICE_TABLE(pci, mv_pci_tbl);
3732MODULE_VERSION(DRV_VERSION);
Mark Lord17c5aab2008-04-16 14:56:51 -04003733MODULE_ALIAS("platform:" DRV_NAME);
Brett Russ20f733e2005-09-01 18:26:17 -04003734
Saeed Bishara7bb3c522008-01-30 11:50:45 -11003735#ifdef CONFIG_PCI
Jeff Garzikddef9bb2006-02-02 16:17:06 -05003736module_param(msi, int, 0444);
3737MODULE_PARM_DESC(msi, "Enable use of PCI MSI (0=off, 1=on)");
Saeed Bishara7bb3c522008-01-30 11:50:45 -11003738#endif
Jeff Garzikddef9bb2006-02-02 16:17:06 -05003739
Brett Russ20f733e2005-09-01 18:26:17 -04003740module_init(mv_init);
3741module_exit(mv_exit);