blob: 492812db537be9f78acc7c02ef8b71019acdd272 [file] [log] [blame]
Eric Anholt62fdfea2010-05-21 13:26:39 -07001/*
2 * Copyright © 2008-2010 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Zou Nan hai <nanhai.zou@intel.com>
26 * Xiang Hai hao<haihao.xiang@intel.com>
27 *
28 */
29
30#include "drmP.h"
31#include "drm.h"
Eric Anholt62fdfea2010-05-21 13:26:39 -070032#include "i915_drv.h"
Zou Nan hai8187a2b2010-05-21 09:08:55 +080033#include "i915_drm.h"
Eric Anholt62fdfea2010-05-21 13:26:39 -070034#include "i915_trace.h"
Xiang, Haihao881f47b2010-09-19 14:40:43 +010035#include "intel_drv.h"
Eric Anholt62fdfea2010-05-21 13:26:39 -070036
Jesse Barnes8d315282011-10-16 10:23:31 +020037/*
38 * 965+ support PIPE_CONTROL commands, which provide finer grained control
39 * over cache flushing.
40 */
41struct pipe_control {
42 struct drm_i915_gem_object *obj;
43 volatile u32 *cpu_page;
44 u32 gtt_offset;
45};
46
Chris Wilsonc7dca472011-01-20 17:00:10 +000047static inline int ring_space(struct intel_ring_buffer *ring)
48{
49 int space = (ring->head & HEAD_ADDR) - (ring->tail + 8);
50 if (space < 0)
51 space += ring->size;
52 return space;
53}
54
Chris Wilsonb72f3ac2011-01-04 17:34:02 +000055static int
Chris Wilson78501ea2010-10-27 12:18:21 +010056render_ring_flush(struct intel_ring_buffer *ring,
Chris Wilsonab6f8e32010-09-19 17:53:44 +010057 u32 invalidate_domains,
58 u32 flush_domains)
Eric Anholt62fdfea2010-05-21 13:26:39 -070059{
Chris Wilson78501ea2010-10-27 12:18:21 +010060 struct drm_device *dev = ring->dev;
Chris Wilson6f392d5482010-08-07 11:01:22 +010061 u32 cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +000062 int ret;
Chris Wilson6f392d5482010-08-07 11:01:22 +010063
Chris Wilson36d527d2011-03-19 22:26:49 +000064 /*
65 * read/write caches:
66 *
67 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
68 * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
69 * also flushed at 2d versus 3d pipeline switches.
70 *
71 * read-only caches:
72 *
73 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
74 * MI_READ_FLUSH is set, and is always flushed on 965.
75 *
76 * I915_GEM_DOMAIN_COMMAND may not exist?
77 *
78 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
79 * invalidated when MI_EXE_FLUSH is set.
80 *
81 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
82 * invalidated with every MI_FLUSH.
83 *
84 * TLBs:
85 *
86 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
87 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
88 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
89 * are flushed at any MI_FLUSH.
90 */
91
92 cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
93 if ((invalidate_domains|flush_domains) &
94 I915_GEM_DOMAIN_RENDER)
95 cmd &= ~MI_NO_WRITE_FLUSH;
96 if (INTEL_INFO(dev)->gen < 4) {
Eric Anholt62fdfea2010-05-21 13:26:39 -070097 /*
Chris Wilson36d527d2011-03-19 22:26:49 +000098 * On the 965, the sampler cache always gets flushed
99 * and this bit is reserved.
Eric Anholt62fdfea2010-05-21 13:26:39 -0700100 */
Chris Wilson36d527d2011-03-19 22:26:49 +0000101 if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
102 cmd |= MI_READ_FLUSH;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800103 }
Chris Wilson36d527d2011-03-19 22:26:49 +0000104 if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
105 cmd |= MI_EXE_FLUSH;
106
107 if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
108 (IS_G4X(dev) || IS_GEN5(dev)))
109 cmd |= MI_INVALIDATE_ISP;
110
111 ret = intel_ring_begin(ring, 2);
112 if (ret)
113 return ret;
114
115 intel_ring_emit(ring, cmd);
116 intel_ring_emit(ring, MI_NOOP);
117 intel_ring_advance(ring);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000118
119 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800120}
121
Jesse Barnes8d315282011-10-16 10:23:31 +0200122/**
123 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
124 * implementing two workarounds on gen6. From section 1.4.7.1
125 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
126 *
127 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
128 * produced by non-pipelined state commands), software needs to first
129 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
130 * 0.
131 *
132 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
133 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
134 *
135 * And the workaround for these two requires this workaround first:
136 *
137 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
138 * BEFORE the pipe-control with a post-sync op and no write-cache
139 * flushes.
140 *
141 * And this last workaround is tricky because of the requirements on
142 * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
143 * volume 2 part 1:
144 *
145 * "1 of the following must also be set:
146 * - Render Target Cache Flush Enable ([12] of DW1)
147 * - Depth Cache Flush Enable ([0] of DW1)
148 * - Stall at Pixel Scoreboard ([1] of DW1)
149 * - Depth Stall ([13] of DW1)
150 * - Post-Sync Operation ([13] of DW1)
151 * - Notify Enable ([8] of DW1)"
152 *
153 * The cache flushes require the workaround flush that triggered this
154 * one, so we can't use it. Depth stall would trigger the same.
155 * Post-sync nonzero is what triggered this second workaround, so we
156 * can't use that one either. Notify enable is IRQs, which aren't
157 * really our business. That leaves only stall at scoreboard.
158 */
159static int
160intel_emit_post_sync_nonzero_flush(struct intel_ring_buffer *ring)
161{
162 struct pipe_control *pc = ring->private;
163 u32 scratch_addr = pc->gtt_offset + 128;
164 int ret;
165
166
167 ret = intel_ring_begin(ring, 6);
168 if (ret)
169 return ret;
170
171 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
172 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
173 PIPE_CONTROL_STALL_AT_SCOREBOARD);
174 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
175 intel_ring_emit(ring, 0); /* low dword */
176 intel_ring_emit(ring, 0); /* high dword */
177 intel_ring_emit(ring, MI_NOOP);
178 intel_ring_advance(ring);
179
180 ret = intel_ring_begin(ring, 6);
181 if (ret)
182 return ret;
183
184 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
185 intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
186 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
187 intel_ring_emit(ring, 0);
188 intel_ring_emit(ring, 0);
189 intel_ring_emit(ring, MI_NOOP);
190 intel_ring_advance(ring);
191
192 return 0;
193}
194
195static int
196gen6_render_ring_flush(struct intel_ring_buffer *ring,
197 u32 invalidate_domains, u32 flush_domains)
198{
199 u32 flags = 0;
200 struct pipe_control *pc = ring->private;
201 u32 scratch_addr = pc->gtt_offset + 128;
202 int ret;
203
204 /* Force SNB workarounds for PIPE_CONTROL flushes */
205 intel_emit_post_sync_nonzero_flush(ring);
206
207 /* Just flush everything. Experiments have shown that reducing the
208 * number of bits based on the write domains has little performance
209 * impact.
210 */
211 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
212 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
213 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
214 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
215 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
216 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
217 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
218
219 ret = intel_ring_begin(ring, 6);
220 if (ret)
221 return ret;
222
223 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
224 intel_ring_emit(ring, flags);
225 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
226 intel_ring_emit(ring, 0); /* lower dword */
227 intel_ring_emit(ring, 0); /* uppwer dword */
228 intel_ring_emit(ring, MI_NOOP);
229 intel_ring_advance(ring);
230
231 return 0;
232}
233
Chris Wilson78501ea2010-10-27 12:18:21 +0100234static void ring_write_tail(struct intel_ring_buffer *ring,
Chris Wilson297b0c52010-10-22 17:02:41 +0100235 u32 value)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800236{
Chris Wilson78501ea2010-10-27 12:18:21 +0100237 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Chris Wilson297b0c52010-10-22 17:02:41 +0100238 I915_WRITE_TAIL(ring, value);
Xiang, Haihaod46eefa2010-09-16 10:43:12 +0800239}
240
Chris Wilson78501ea2010-10-27 12:18:21 +0100241u32 intel_ring_get_active_head(struct intel_ring_buffer *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800242{
Chris Wilson78501ea2010-10-27 12:18:21 +0100243 drm_i915_private_t *dev_priv = ring->dev->dev_private;
244 u32 acthd_reg = INTEL_INFO(ring->dev)->gen >= 4 ?
Daniel Vetter3d281d82010-09-24 21:14:22 +0200245 RING_ACTHD(ring->mmio_base) : ACTHD;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800246
247 return I915_READ(acthd_reg);
248}
249
Chris Wilson78501ea2010-10-27 12:18:21 +0100250static int init_ring_common(struct intel_ring_buffer *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800251{
Chris Wilson78501ea2010-10-27 12:18:21 +0100252 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +0000253 struct drm_i915_gem_object *obj = ring->obj;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800254 u32 head;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800255
256 /* Stop the ring if it's running. */
Daniel Vetter7f2ab692010-08-02 17:06:59 +0200257 I915_WRITE_CTL(ring, 0);
Daniel Vetter570ef602010-08-02 17:06:23 +0200258 I915_WRITE_HEAD(ring, 0);
Chris Wilson78501ea2010-10-27 12:18:21 +0100259 ring->write_tail(ring, 0);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800260
261 /* Initialize the ring. */
Chris Wilson05394f32010-11-08 19:18:58 +0000262 I915_WRITE_START(ring, obj->gtt_offset);
Daniel Vetter570ef602010-08-02 17:06:23 +0200263 head = I915_READ_HEAD(ring) & HEAD_ADDR;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800264
265 /* G45 ring initialization fails to reset head to zero */
266 if (head != 0) {
Chris Wilson6fd0d562010-12-05 20:42:33 +0000267 DRM_DEBUG_KMS("%s head not reset to zero "
268 "ctl %08x head %08x tail %08x start %08x\n",
269 ring->name,
270 I915_READ_CTL(ring),
271 I915_READ_HEAD(ring),
272 I915_READ_TAIL(ring),
273 I915_READ_START(ring));
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800274
Daniel Vetter570ef602010-08-02 17:06:23 +0200275 I915_WRITE_HEAD(ring, 0);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800276
Chris Wilson6fd0d562010-12-05 20:42:33 +0000277 if (I915_READ_HEAD(ring) & HEAD_ADDR) {
278 DRM_ERROR("failed to set %s head to zero "
279 "ctl %08x head %08x tail %08x start %08x\n",
280 ring->name,
281 I915_READ_CTL(ring),
282 I915_READ_HEAD(ring),
283 I915_READ_TAIL(ring),
284 I915_READ_START(ring));
285 }
Eric Anholt62fdfea2010-05-21 13:26:39 -0700286 }
287
Daniel Vetter7f2ab692010-08-02 17:06:59 +0200288 I915_WRITE_CTL(ring,
Chris Wilsonae69b422010-11-07 11:45:52 +0000289 ((ring->size - PAGE_SIZE) & RING_NR_PAGES)
Chris Wilson5d031e52012-02-08 13:34:13 +0000290 | RING_VALID);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800291
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800292 /* If the head is still not zero, the ring is dead */
Sean Paulf01db982012-03-16 12:43:22 -0400293 if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
294 I915_READ_START(ring) == obj->gtt_offset &&
295 (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
Chris Wilsone74cfed2010-11-09 10:16:56 +0000296 DRM_ERROR("%s initialization failed "
297 "ctl %08x head %08x tail %08x start %08x\n",
298 ring->name,
299 I915_READ_CTL(ring),
300 I915_READ_HEAD(ring),
301 I915_READ_TAIL(ring),
302 I915_READ_START(ring));
303 return -EIO;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800304 }
305
Chris Wilson78501ea2010-10-27 12:18:21 +0100306 if (!drm_core_check_feature(ring->dev, DRIVER_MODESET))
307 i915_kernel_lost_context(ring->dev);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800308 else {
Chris Wilsonc7dca472011-01-20 17:00:10 +0000309 ring->head = I915_READ_HEAD(ring);
Daniel Vetter870e86d2010-08-02 16:29:44 +0200310 ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
Chris Wilsonc7dca472011-01-20 17:00:10 +0000311 ring->space = ring_space(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800312 }
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000313
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800314 return 0;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700315}
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800316
Chris Wilsonc6df5412010-12-15 09:56:50 +0000317static int
318init_pipe_control(struct intel_ring_buffer *ring)
319{
320 struct pipe_control *pc;
321 struct drm_i915_gem_object *obj;
322 int ret;
323
324 if (ring->private)
325 return 0;
326
327 pc = kmalloc(sizeof(*pc), GFP_KERNEL);
328 if (!pc)
329 return -ENOMEM;
330
331 obj = i915_gem_alloc_object(ring->dev, 4096);
332 if (obj == NULL) {
333 DRM_ERROR("Failed to allocate seqno page\n");
334 ret = -ENOMEM;
335 goto err;
336 }
Chris Wilsone4ffd172011-04-04 09:44:39 +0100337
338 i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000339
340 ret = i915_gem_object_pin(obj, 4096, true);
341 if (ret)
342 goto err_unref;
343
344 pc->gtt_offset = obj->gtt_offset;
345 pc->cpu_page = kmap(obj->pages[0]);
346 if (pc->cpu_page == NULL)
347 goto err_unpin;
348
349 pc->obj = obj;
350 ring->private = pc;
351 return 0;
352
353err_unpin:
354 i915_gem_object_unpin(obj);
355err_unref:
356 drm_gem_object_unreference(&obj->base);
357err:
358 kfree(pc);
359 return ret;
360}
361
362static void
363cleanup_pipe_control(struct intel_ring_buffer *ring)
364{
365 struct pipe_control *pc = ring->private;
366 struct drm_i915_gem_object *obj;
367
368 if (!ring->private)
369 return;
370
371 obj = pc->obj;
372 kunmap(obj->pages[0]);
373 i915_gem_object_unpin(obj);
374 drm_gem_object_unreference(&obj->base);
375
376 kfree(pc);
377 ring->private = NULL;
378}
379
Chris Wilson78501ea2010-10-27 12:18:21 +0100380static int init_render_ring(struct intel_ring_buffer *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800381{
Chris Wilson78501ea2010-10-27 12:18:21 +0100382 struct drm_device *dev = ring->dev;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000383 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson78501ea2010-10-27 12:18:21 +0100384 int ret = init_ring_common(ring);
Zhenyu Wanga69ffdb2010-08-30 16:12:42 +0800385
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100386 if (INTEL_INFO(dev)->gen > 3) {
Chris Wilson78501ea2010-10-27 12:18:21 +0100387 int mode = VS_TIMER_DISPATCH << 16 | VS_TIMER_DISPATCH;
Zhenyu Wanga69ffdb2010-08-30 16:12:42 +0800388 I915_WRITE(MI_MODE, mode);
Jesse Barnesb095cd02011-08-12 15:28:32 -0700389 if (IS_GEN7(dev))
390 I915_WRITE(GFX_MODE_GEN7,
391 GFX_MODE_DISABLE(GFX_TLB_INVALIDATE_ALWAYS) |
392 GFX_MODE_ENABLE(GFX_REPLAY_MODE));
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800393 }
Chris Wilson78501ea2010-10-27 12:18:21 +0100394
Jesse Barnes8d315282011-10-16 10:23:31 +0200395 if (INTEL_INFO(dev)->gen >= 5) {
Chris Wilsonc6df5412010-12-15 09:56:50 +0000396 ret = init_pipe_control(ring);
397 if (ret)
398 return ret;
399 }
400
Ben Widawsky84f9f932011-12-12 19:21:58 -0800401 if (INTEL_INFO(dev)->gen >= 6) {
402 I915_WRITE(INSTPM,
403 INSTPM_FORCE_ORDERING << 16 | INSTPM_FORCE_ORDERING);
404 }
405
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800406 return ret;
407}
408
Chris Wilsonc6df5412010-12-15 09:56:50 +0000409static void render_ring_cleanup(struct intel_ring_buffer *ring)
410{
411 if (!ring->private)
412 return;
413
414 cleanup_pipe_control(ring);
415}
416
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000417static void
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700418update_mboxes(struct intel_ring_buffer *ring,
419 u32 seqno,
420 u32 mmio_offset)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000421{
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700422 intel_ring_emit(ring, MI_SEMAPHORE_MBOX |
423 MI_SEMAPHORE_GLOBAL_GTT |
424 MI_SEMAPHORE_REGISTER |
425 MI_SEMAPHORE_UPDATE);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000426 intel_ring_emit(ring, seqno);
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700427 intel_ring_emit(ring, mmio_offset);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000428}
429
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700430/**
431 * gen6_add_request - Update the semaphore mailbox registers
432 *
433 * @ring - ring that is adding a request
434 * @seqno - return seqno stuck into the ring
435 *
436 * Update the mailbox registers in the *other* rings with the current seqno.
437 * This acts like a signal in the canonical semaphore.
438 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000439static int
440gen6_add_request(struct intel_ring_buffer *ring,
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700441 u32 *seqno)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000442{
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700443 u32 mbox1_reg;
444 u32 mbox2_reg;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000445 int ret;
446
447 ret = intel_ring_begin(ring, 10);
448 if (ret)
449 return ret;
450
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700451 mbox1_reg = ring->signal_mbox[0];
452 mbox2_reg = ring->signal_mbox[1];
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000453
Daniel Vetter53d227f2012-01-25 16:32:49 +0100454 *seqno = i915_gem_next_request_seqno(ring);
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700455
456 update_mboxes(ring, *seqno, mbox1_reg);
457 update_mboxes(ring, *seqno, mbox2_reg);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000458 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
459 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700460 intel_ring_emit(ring, *seqno);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000461 intel_ring_emit(ring, MI_USER_INTERRUPT);
462 intel_ring_advance(ring);
463
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000464 return 0;
465}
466
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700467/**
468 * intel_ring_sync - sync the waiter to the signaller on seqno
469 *
470 * @waiter - ring that is waiting
471 * @signaller - ring which has, or will signal
472 * @seqno - seqno which the waiter will block on
473 */
474static int
Daniel Vetter686cb5f2012-04-11 22:12:52 +0200475gen6_ring_sync(struct intel_ring_buffer *waiter,
476 struct intel_ring_buffer *signaller,
477 u32 seqno)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000478{
479 int ret;
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700480 u32 dw1 = MI_SEMAPHORE_MBOX |
481 MI_SEMAPHORE_COMPARE |
482 MI_SEMAPHORE_REGISTER;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000483
Ben Widawsky1500f7e2012-04-11 11:18:21 -0700484 /* Throughout all of the GEM code, seqno passed implies our current
485 * seqno is >= the last seqno executed. However for hardware the
486 * comparison is strictly greater than.
487 */
488 seqno -= 1;
489
Daniel Vetter686cb5f2012-04-11 22:12:52 +0200490 WARN_ON(signaller->semaphore_register[waiter->id] ==
491 MI_SEMAPHORE_SYNC_INVALID);
492
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700493 ret = intel_ring_begin(waiter, 4);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000494 if (ret)
495 return ret;
496
Daniel Vetter686cb5f2012-04-11 22:12:52 +0200497 intel_ring_emit(waiter,
498 dw1 | signaller->semaphore_register[waiter->id]);
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700499 intel_ring_emit(waiter, seqno);
500 intel_ring_emit(waiter, 0);
501 intel_ring_emit(waiter, MI_NOOP);
502 intel_ring_advance(waiter);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000503
504 return 0;
505}
506
Chris Wilsonc6df5412010-12-15 09:56:50 +0000507#define PIPE_CONTROL_FLUSH(ring__, addr__) \
508do { \
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +0200509 intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | \
510 PIPE_CONTROL_DEPTH_STALL); \
Chris Wilsonc6df5412010-12-15 09:56:50 +0000511 intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
512 intel_ring_emit(ring__, 0); \
513 intel_ring_emit(ring__, 0); \
514} while (0)
515
516static int
517pc_render_add_request(struct intel_ring_buffer *ring,
518 u32 *result)
519{
Daniel Vetter53d227f2012-01-25 16:32:49 +0100520 u32 seqno = i915_gem_next_request_seqno(ring);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000521 struct pipe_control *pc = ring->private;
522 u32 scratch_addr = pc->gtt_offset + 128;
523 int ret;
524
525 /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
526 * incoherent with writes to memory, i.e. completely fubar,
527 * so we need to use PIPE_NOTIFY instead.
528 *
529 * However, we also need to workaround the qword write
530 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
531 * memory before requesting an interrupt.
532 */
533 ret = intel_ring_begin(ring, 32);
534 if (ret)
535 return ret;
536
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +0200537 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200538 PIPE_CONTROL_WRITE_FLUSH |
539 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000540 intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
541 intel_ring_emit(ring, seqno);
542 intel_ring_emit(ring, 0);
543 PIPE_CONTROL_FLUSH(ring, scratch_addr);
544 scratch_addr += 128; /* write to separate cachelines */
545 PIPE_CONTROL_FLUSH(ring, scratch_addr);
546 scratch_addr += 128;
547 PIPE_CONTROL_FLUSH(ring, scratch_addr);
548 scratch_addr += 128;
549 PIPE_CONTROL_FLUSH(ring, scratch_addr);
550 scratch_addr += 128;
551 PIPE_CONTROL_FLUSH(ring, scratch_addr);
552 scratch_addr += 128;
553 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilsona71d8d92012-02-15 11:25:36 +0000554
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +0200555 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200556 PIPE_CONTROL_WRITE_FLUSH |
557 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
Chris Wilsonc6df5412010-12-15 09:56:50 +0000558 PIPE_CONTROL_NOTIFY);
559 intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
560 intel_ring_emit(ring, seqno);
561 intel_ring_emit(ring, 0);
562 intel_ring_advance(ring);
563
564 *result = seqno;
565 return 0;
566}
567
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800568static u32
Daniel Vetter4cd53c02012-12-14 16:01:25 +0100569gen6_ring_get_seqno(struct intel_ring_buffer *ring)
570{
571 struct drm_device *dev = ring->dev;
572
573 /* Workaround to force correct ordering between irq and seqno writes on
574 * ivb (and maybe also on snb) by reading from a CS register (like
575 * ACTHD) before reading the status page. */
Daniel Vetter1c7eaac2012-03-27 09:31:24 +0200576 if (IS_GEN6(dev) || IS_GEN7(dev))
Daniel Vetter4cd53c02012-12-14 16:01:25 +0100577 intel_ring_get_active_head(ring);
578 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
579}
580
581static u32
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000582ring_get_seqno(struct intel_ring_buffer *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800583{
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000584 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
585}
586
Chris Wilsonc6df5412010-12-15 09:56:50 +0000587static u32
588pc_render_get_seqno(struct intel_ring_buffer *ring)
589{
590 struct pipe_control *pc = ring->private;
591 return pc->cpu_page[0];
592}
593
Chris Wilsonb13c2b92010-12-13 16:54:50 +0000594static bool
Daniel Vettere48d8632012-04-11 22:12:54 +0200595gen5_ring_get_irq(struct intel_ring_buffer *ring)
596{
597 struct drm_device *dev = ring->dev;
598 drm_i915_private_t *dev_priv = dev->dev_private;
599
600 if (!dev->irq_enabled)
601 return false;
602
603 spin_lock(&ring->irq_lock);
Daniel Vetterf637fde2012-04-11 22:12:59 +0200604 if (ring->irq_refcount++ == 0) {
605 dev_priv->gt_irq_mask &= ~ring->irq_enable_mask;
606 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
607 POSTING_READ(GTIMR);
608 }
Daniel Vettere48d8632012-04-11 22:12:54 +0200609 spin_unlock(&ring->irq_lock);
610
611 return true;
612}
613
614static void
615gen5_ring_put_irq(struct intel_ring_buffer *ring)
616{
617 struct drm_device *dev = ring->dev;
618 drm_i915_private_t *dev_priv = dev->dev_private;
619
620 spin_lock(&ring->irq_lock);
Daniel Vetterf637fde2012-04-11 22:12:59 +0200621 if (--ring->irq_refcount == 0) {
622 dev_priv->gt_irq_mask |= ring->irq_enable_mask;
623 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
624 POSTING_READ(GTIMR);
625 }
Daniel Vettere48d8632012-04-11 22:12:54 +0200626 spin_unlock(&ring->irq_lock);
627}
628
629static bool
Daniel Vettere3670312012-04-11 22:12:53 +0200630i9xx_ring_get_irq(struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700631{
Chris Wilson78501ea2010-10-27 12:18:21 +0100632 struct drm_device *dev = ring->dev;
Chris Wilson01a03332011-01-04 22:22:56 +0000633 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700634
Chris Wilsonb13c2b92010-12-13 16:54:50 +0000635 if (!dev->irq_enabled)
636 return false;
637
Chris Wilson0dc79fb2011-01-05 10:32:24 +0000638 spin_lock(&ring->irq_lock);
Daniel Vetterf637fde2012-04-11 22:12:59 +0200639 if (ring->irq_refcount++ == 0) {
640 dev_priv->irq_mask &= ~ring->irq_enable_mask;
641 I915_WRITE(IMR, dev_priv->irq_mask);
642 POSTING_READ(IMR);
643 }
Chris Wilson0dc79fb2011-01-05 10:32:24 +0000644 spin_unlock(&ring->irq_lock);
Chris Wilsonb13c2b92010-12-13 16:54:50 +0000645
646 return true;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700647}
648
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800649static void
Daniel Vettere3670312012-04-11 22:12:53 +0200650i9xx_ring_put_irq(struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700651{
Chris Wilson78501ea2010-10-27 12:18:21 +0100652 struct drm_device *dev = ring->dev;
Chris Wilson01a03332011-01-04 22:22:56 +0000653 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700654
Chris Wilson0dc79fb2011-01-05 10:32:24 +0000655 spin_lock(&ring->irq_lock);
Daniel Vetterf637fde2012-04-11 22:12:59 +0200656 if (--ring->irq_refcount == 0) {
657 dev_priv->irq_mask |= ring->irq_enable_mask;
658 I915_WRITE(IMR, dev_priv->irq_mask);
659 POSTING_READ(IMR);
660 }
Chris Wilson0dc79fb2011-01-05 10:32:24 +0000661 spin_unlock(&ring->irq_lock);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700662}
663
Chris Wilson78501ea2010-10-27 12:18:21 +0100664void intel_ring_setup_status_page(struct intel_ring_buffer *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800665{
Eric Anholt45930102011-05-06 17:12:35 -0700666 struct drm_device *dev = ring->dev;
Chris Wilson78501ea2010-10-27 12:18:21 +0100667 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Eric Anholt45930102011-05-06 17:12:35 -0700668 u32 mmio = 0;
669
670 /* The ring status page addresses are no longer next to the rest of
671 * the ring registers as of gen7.
672 */
673 if (IS_GEN7(dev)) {
674 switch (ring->id) {
Daniel Vetter96154f22011-12-14 13:57:00 +0100675 case RCS:
Eric Anholt45930102011-05-06 17:12:35 -0700676 mmio = RENDER_HWS_PGA_GEN7;
677 break;
Daniel Vetter96154f22011-12-14 13:57:00 +0100678 case BCS:
Eric Anholt45930102011-05-06 17:12:35 -0700679 mmio = BLT_HWS_PGA_GEN7;
680 break;
Daniel Vetter96154f22011-12-14 13:57:00 +0100681 case VCS:
Eric Anholt45930102011-05-06 17:12:35 -0700682 mmio = BSD_HWS_PGA_GEN7;
683 break;
684 }
685 } else if (IS_GEN6(ring->dev)) {
686 mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
687 } else {
688 mmio = RING_HWS_PGA(ring->mmio_base);
689 }
690
Chris Wilson78501ea2010-10-27 12:18:21 +0100691 I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
692 POSTING_READ(mmio);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800693}
694
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000695static int
Chris Wilson78501ea2010-10-27 12:18:21 +0100696bsd_ring_flush(struct intel_ring_buffer *ring,
697 u32 invalidate_domains,
698 u32 flush_domains)
Zou Nan haid1b851f2010-05-21 09:08:57 +0800699{
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000700 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000701
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000702 ret = intel_ring_begin(ring, 2);
703 if (ret)
704 return ret;
705
706 intel_ring_emit(ring, MI_FLUSH);
707 intel_ring_emit(ring, MI_NOOP);
708 intel_ring_advance(ring);
709 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +0800710}
711
Chris Wilson3cce4692010-10-27 16:11:02 +0100712static int
Daniel Vetter8620a3a2012-04-11 22:12:57 +0200713i9xx_add_request(struct intel_ring_buffer *ring,
Chris Wilson3cce4692010-10-27 16:11:02 +0100714 u32 *result)
Zou Nan haid1b851f2010-05-21 09:08:57 +0800715{
716 u32 seqno;
Chris Wilson3cce4692010-10-27 16:11:02 +0100717 int ret;
718
719 ret = intel_ring_begin(ring, 4);
720 if (ret)
721 return ret;
Chris Wilson6f392d5482010-08-07 11:01:22 +0100722
Daniel Vetter53d227f2012-01-25 16:32:49 +0100723 seqno = i915_gem_next_request_seqno(ring);
Chris Wilson6f392d5482010-08-07 11:01:22 +0100724
Chris Wilson3cce4692010-10-27 16:11:02 +0100725 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
726 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
727 intel_ring_emit(ring, seqno);
728 intel_ring_emit(ring, MI_USER_INTERRUPT);
729 intel_ring_advance(ring);
Zou Nan haid1b851f2010-05-21 09:08:57 +0800730
Chris Wilson3cce4692010-10-27 16:11:02 +0100731 *result = seqno;
732 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +0800733}
734
Chris Wilsonb13c2b92010-12-13 16:54:50 +0000735static bool
Ben Widawsky25c06302012-03-29 19:11:27 -0700736gen6_ring_get_irq(struct intel_ring_buffer *ring)
Chris Wilson0f468322011-01-04 17:35:21 +0000737{
738 struct drm_device *dev = ring->dev;
Chris Wilson01a03332011-01-04 22:22:56 +0000739 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson0f468322011-01-04 17:35:21 +0000740
741 if (!dev->irq_enabled)
742 return false;
743
Daniel Vetter4cd53c02012-12-14 16:01:25 +0100744 /* It looks like we need to prevent the gt from suspending while waiting
745 * for an notifiy irq, otherwise irqs seem to get lost on at least the
746 * blt/bsd rings on ivb. */
Daniel Vetter99ffa162012-01-25 14:04:00 +0100747 gen6_gt_force_wake_get(dev_priv);
Daniel Vetter4cd53c02012-12-14 16:01:25 +0100748
Chris Wilson0dc79fb2011-01-05 10:32:24 +0000749 spin_lock(&ring->irq_lock);
Chris Wilson01a03332011-01-04 22:22:56 +0000750 if (ring->irq_refcount++ == 0) {
Daniel Vetter6a848cc2012-04-11 22:12:46 +0200751 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
Daniel Vetterf637fde2012-04-11 22:12:59 +0200752 dev_priv->gt_irq_mask &= ~ring->irq_enable_mask;
753 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
754 POSTING_READ(GTIMR);
Chris Wilson0f468322011-01-04 17:35:21 +0000755 }
Chris Wilson0dc79fb2011-01-05 10:32:24 +0000756 spin_unlock(&ring->irq_lock);
Chris Wilson0f468322011-01-04 17:35:21 +0000757
758 return true;
759}
760
761static void
Ben Widawsky25c06302012-03-29 19:11:27 -0700762gen6_ring_put_irq(struct intel_ring_buffer *ring)
Chris Wilson0f468322011-01-04 17:35:21 +0000763{
764 struct drm_device *dev = ring->dev;
Chris Wilson01a03332011-01-04 22:22:56 +0000765 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson0f468322011-01-04 17:35:21 +0000766
Chris Wilson0dc79fb2011-01-05 10:32:24 +0000767 spin_lock(&ring->irq_lock);
Chris Wilson01a03332011-01-04 22:22:56 +0000768 if (--ring->irq_refcount == 0) {
Daniel Vetter6a848cc2012-04-11 22:12:46 +0200769 I915_WRITE_IMR(ring, ~0);
Daniel Vetterf637fde2012-04-11 22:12:59 +0200770 dev_priv->gt_irq_mask |= ring->irq_enable_mask;
771 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
772 POSTING_READ(GTIMR);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000773 }
Chris Wilson0dc79fb2011-01-05 10:32:24 +0000774 spin_unlock(&ring->irq_lock);
Daniel Vetter4cd53c02012-12-14 16:01:25 +0100775
Daniel Vetter99ffa162012-01-25 14:04:00 +0100776 gen6_gt_force_wake_put(dev_priv);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000777}
778
Zou Nan haid1b851f2010-05-21 09:08:57 +0800779static int
Daniel Vetterfb3256d2012-04-11 22:12:56 +0200780i965_dispatch_execbuffer(struct intel_ring_buffer *ring, u32 offset, u32 length)
Zou Nan haid1b851f2010-05-21 09:08:57 +0800781{
Chris Wilsone1f99ce2010-10-27 12:45:26 +0100782 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +0100783
Chris Wilsone1f99ce2010-10-27 12:45:26 +0100784 ret = intel_ring_begin(ring, 2);
785 if (ret)
786 return ret;
787
Chris Wilson78501ea2010-10-27 12:18:21 +0100788 intel_ring_emit(ring,
Chris Wilsonc4e7a412010-11-30 14:10:25 +0000789 MI_BATCH_BUFFER_START | (2 << 6) |
Chris Wilson78501ea2010-10-27 12:18:21 +0100790 MI_BATCH_NON_SECURE_I965);
Chris Wilsonc4e7a412010-11-30 14:10:25 +0000791 intel_ring_emit(ring, offset);
Chris Wilson78501ea2010-10-27 12:18:21 +0100792 intel_ring_advance(ring);
793
Zou Nan haid1b851f2010-05-21 09:08:57 +0800794 return 0;
795}
796
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800797static int
Daniel Vetterfb3256d2012-04-11 22:12:56 +0200798i830_dispatch_execbuffer(struct intel_ring_buffer *ring,
Chris Wilsonc4e7a412010-11-30 14:10:25 +0000799 u32 offset, u32 len)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700800{
Chris Wilsonc4e7a412010-11-30 14:10:25 +0000801 int ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700802
Daniel Vetterfb3256d2012-04-11 22:12:56 +0200803 ret = intel_ring_begin(ring, 4);
804 if (ret)
805 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700806
Daniel Vetterfb3256d2012-04-11 22:12:56 +0200807 intel_ring_emit(ring, MI_BATCH_BUFFER);
808 intel_ring_emit(ring, offset | MI_BATCH_NON_SECURE);
809 intel_ring_emit(ring, offset + len - 8);
810 intel_ring_emit(ring, 0);
811 intel_ring_advance(ring);
Chris Wilsone1f99ce2010-10-27 12:45:26 +0100812
Daniel Vetterfb3256d2012-04-11 22:12:56 +0200813 return 0;
814}
815
816static int
817i915_dispatch_execbuffer(struct intel_ring_buffer *ring,
818 u32 offset, u32 len)
819{
820 int ret;
821
822 ret = intel_ring_begin(ring, 2);
823 if (ret)
824 return ret;
825
826 intel_ring_emit(ring, MI_BATCH_BUFFER_START | (2 << 6));
827 intel_ring_emit(ring, offset | MI_BATCH_NON_SECURE);
Chris Wilsonc4e7a412010-11-30 14:10:25 +0000828 intel_ring_advance(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700829
Eric Anholt62fdfea2010-05-21 13:26:39 -0700830 return 0;
831}
832
Chris Wilson78501ea2010-10-27 12:18:21 +0100833static void cleanup_status_page(struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700834{
Chris Wilson78501ea2010-10-27 12:18:21 +0100835 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +0000836 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700837
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800838 obj = ring->status_page.obj;
839 if (obj == NULL)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700840 return;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700841
Chris Wilson05394f32010-11-08 19:18:58 +0000842 kunmap(obj->pages[0]);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700843 i915_gem_object_unpin(obj);
Chris Wilson05394f32010-11-08 19:18:58 +0000844 drm_gem_object_unreference(&obj->base);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800845 ring->status_page.obj = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700846
847 memset(&dev_priv->hws_map, 0, sizeof(dev_priv->hws_map));
Eric Anholt62fdfea2010-05-21 13:26:39 -0700848}
849
Chris Wilson78501ea2010-10-27 12:18:21 +0100850static int init_status_page(struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700851{
Chris Wilson78501ea2010-10-27 12:18:21 +0100852 struct drm_device *dev = ring->dev;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700853 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +0000854 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700855 int ret;
856
Eric Anholt62fdfea2010-05-21 13:26:39 -0700857 obj = i915_gem_alloc_object(dev, 4096);
858 if (obj == NULL) {
859 DRM_ERROR("Failed to allocate status page\n");
860 ret = -ENOMEM;
861 goto err;
862 }
Chris Wilsone4ffd172011-04-04 09:44:39 +0100863
864 i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700865
Daniel Vetter75e9e912010-11-04 17:11:09 +0100866 ret = i915_gem_object_pin(obj, 4096, true);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700867 if (ret != 0) {
Eric Anholt62fdfea2010-05-21 13:26:39 -0700868 goto err_unref;
869 }
870
Chris Wilson05394f32010-11-08 19:18:58 +0000871 ring->status_page.gfx_addr = obj->gtt_offset;
872 ring->status_page.page_addr = kmap(obj->pages[0]);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800873 if (ring->status_page.page_addr == NULL) {
Eric Anholt62fdfea2010-05-21 13:26:39 -0700874 memset(&dev_priv->hws_map, 0, sizeof(dev_priv->hws_map));
Eric Anholt62fdfea2010-05-21 13:26:39 -0700875 goto err_unpin;
876 }
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800877 ring->status_page.obj = obj;
878 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700879
Chris Wilson78501ea2010-10-27 12:18:21 +0100880 intel_ring_setup_status_page(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800881 DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
882 ring->name, ring->status_page.gfx_addr);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700883
884 return 0;
885
886err_unpin:
887 i915_gem_object_unpin(obj);
888err_unref:
Chris Wilson05394f32010-11-08 19:18:58 +0000889 drm_gem_object_unreference(&obj->base);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700890err:
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800891 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700892}
893
Ben Widawskyc43b5632012-04-16 14:07:40 -0700894static int intel_init_ring_buffer(struct drm_device *dev,
895 struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700896{
Chris Wilson05394f32010-11-08 19:18:58 +0000897 struct drm_i915_gem_object *obj;
Chris Wilsondd785e32010-08-07 11:01:34 +0100898 int ret;
899
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800900 ring->dev = dev;
Chris Wilson23bc5982010-09-29 16:10:57 +0100901 INIT_LIST_HEAD(&ring->active_list);
902 INIT_LIST_HEAD(&ring->request_list);
Chris Wilson64193402010-10-24 12:38:05 +0100903 INIT_LIST_HEAD(&ring->gpu_write_list);
Daniel Vetterdfc9ef22012-04-11 22:12:47 +0200904 ring->size = 32 * PAGE_SIZE;
Chris Wilson0dc79fb2011-01-05 10:32:24 +0000905
Chris Wilsonb259f672011-03-29 13:19:09 +0100906 init_waitqueue_head(&ring->irq_queue);
Chris Wilson0dc79fb2011-01-05 10:32:24 +0000907 spin_lock_init(&ring->irq_lock);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700908
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800909 if (I915_NEED_GFX_HWS(dev)) {
Chris Wilson78501ea2010-10-27 12:18:21 +0100910 ret = init_status_page(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800911 if (ret)
912 return ret;
913 }
Eric Anholt62fdfea2010-05-21 13:26:39 -0700914
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800915 obj = i915_gem_alloc_object(dev, ring->size);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700916 if (obj == NULL) {
917 DRM_ERROR("Failed to allocate ringbuffer\n");
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800918 ret = -ENOMEM;
Chris Wilsondd785e32010-08-07 11:01:34 +0100919 goto err_hws;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700920 }
Eric Anholt62fdfea2010-05-21 13:26:39 -0700921
Chris Wilson05394f32010-11-08 19:18:58 +0000922 ring->obj = obj;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800923
Daniel Vetter75e9e912010-11-04 17:11:09 +0100924 ret = i915_gem_object_pin(obj, PAGE_SIZE, true);
Chris Wilsondd785e32010-08-07 11:01:34 +0100925 if (ret)
926 goto err_unref;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700927
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800928 ring->map.size = ring->size;
Chris Wilson05394f32010-11-08 19:18:58 +0000929 ring->map.offset = dev->agp->base + obj->gtt_offset;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700930 ring->map.type = 0;
931 ring->map.flags = 0;
932 ring->map.mtrr = 0;
933
934 drm_core_ioremap_wc(&ring->map, dev);
935 if (ring->map.handle == NULL) {
936 DRM_ERROR("Failed to map ringbuffer.\n");
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800937 ret = -EINVAL;
Chris Wilsondd785e32010-08-07 11:01:34 +0100938 goto err_unpin;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700939 }
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800940
Eric Anholt62fdfea2010-05-21 13:26:39 -0700941 ring->virtual_start = ring->map.handle;
Chris Wilson78501ea2010-10-27 12:18:21 +0100942 ret = ring->init(ring);
Chris Wilsondd785e32010-08-07 11:01:34 +0100943 if (ret)
944 goto err_unmap;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700945
Chris Wilson55249ba2010-12-22 14:04:47 +0000946 /* Workaround an erratum on the i830 which causes a hang if
947 * the TAIL pointer points to within the last 2 cachelines
948 * of the buffer.
949 */
950 ring->effective_size = ring->size;
Chris Wilson27c1cbd2012-04-09 13:59:46 +0100951 if (IS_I830(ring->dev) || IS_845G(ring->dev))
Chris Wilson55249ba2010-12-22 14:04:47 +0000952 ring->effective_size -= 128;
953
Chris Wilsonc584fe42010-10-29 18:15:52 +0100954 return 0;
Chris Wilsondd785e32010-08-07 11:01:34 +0100955
956err_unmap:
957 drm_core_ioremapfree(&ring->map, dev);
958err_unpin:
959 i915_gem_object_unpin(obj);
960err_unref:
Chris Wilson05394f32010-11-08 19:18:58 +0000961 drm_gem_object_unreference(&obj->base);
962 ring->obj = NULL;
Chris Wilsondd785e32010-08-07 11:01:34 +0100963err_hws:
Chris Wilson78501ea2010-10-27 12:18:21 +0100964 cleanup_status_page(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800965 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700966}
967
Chris Wilson78501ea2010-10-27 12:18:21 +0100968void intel_cleanup_ring_buffer(struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700969{
Chris Wilson33626e62010-10-29 16:18:36 +0100970 struct drm_i915_private *dev_priv;
971 int ret;
972
Chris Wilson05394f32010-11-08 19:18:58 +0000973 if (ring->obj == NULL)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700974 return;
975
Chris Wilson33626e62010-10-29 16:18:36 +0100976 /* Disable the ring buffer. The ring must be idle at this point */
977 dev_priv = ring->dev->dev_private;
Ben Widawsky96f298a2011-03-19 18:14:27 -0700978 ret = intel_wait_ring_idle(ring);
Chris Wilson29ee3992011-01-24 16:35:42 +0000979 if (ret)
980 DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
981 ring->name, ret);
982
Chris Wilson33626e62010-10-29 16:18:36 +0100983 I915_WRITE_CTL(ring, 0);
984
Chris Wilson78501ea2010-10-27 12:18:21 +0100985 drm_core_ioremapfree(&ring->map, ring->dev);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700986
Chris Wilson05394f32010-11-08 19:18:58 +0000987 i915_gem_object_unpin(ring->obj);
988 drm_gem_object_unreference(&ring->obj->base);
989 ring->obj = NULL;
Chris Wilson78501ea2010-10-27 12:18:21 +0100990
Zou Nan hai8d192152010-11-02 16:31:01 +0800991 if (ring->cleanup)
992 ring->cleanup(ring);
993
Chris Wilson78501ea2010-10-27 12:18:21 +0100994 cleanup_status_page(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700995}
996
Chris Wilson78501ea2010-10-27 12:18:21 +0100997static int intel_wrap_ring_buffer(struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700998{
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800999 unsigned int *virt;
Chris Wilson55249ba2010-12-22 14:04:47 +00001000 int rem = ring->size - ring->tail;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001001
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001002 if (ring->space < rem) {
Chris Wilson78501ea2010-10-27 12:18:21 +01001003 int ret = intel_wait_ring_buffer(ring, rem);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001004 if (ret)
1005 return ret;
1006 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07001007
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001008 virt = (unsigned int *)(ring->virtual_start + ring->tail);
Chris Wilson1741dd42010-08-04 15:18:12 +01001009 rem /= 8;
1010 while (rem--) {
Eric Anholt62fdfea2010-05-21 13:26:39 -07001011 *virt++ = MI_NOOP;
Chris Wilson1741dd42010-08-04 15:18:12 +01001012 *virt++ = MI_NOOP;
1013 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07001014
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001015 ring->tail = 0;
Chris Wilsonc7dca472011-01-20 17:00:10 +00001016 ring->space = ring_space(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001017
1018 return 0;
1019}
1020
Chris Wilsona71d8d92012-02-15 11:25:36 +00001021static int intel_ring_wait_seqno(struct intel_ring_buffer *ring, u32 seqno)
1022{
1023 struct drm_i915_private *dev_priv = ring->dev->dev_private;
1024 bool was_interruptible;
1025 int ret;
1026
1027 /* XXX As we have not yet audited all the paths to check that
1028 * they are ready for ERESTARTSYS from intel_ring_begin, do not
1029 * allow us to be interruptible by a signal.
1030 */
1031 was_interruptible = dev_priv->mm.interruptible;
1032 dev_priv->mm.interruptible = false;
1033
1034 ret = i915_wait_request(ring, seqno, true);
1035
1036 dev_priv->mm.interruptible = was_interruptible;
1037
1038 return ret;
1039}
1040
1041static int intel_ring_wait_request(struct intel_ring_buffer *ring, int n)
1042{
1043 struct drm_i915_gem_request *request;
1044 u32 seqno = 0;
1045 int ret;
1046
1047 i915_gem_retire_requests_ring(ring);
1048
1049 if (ring->last_retired_head != -1) {
1050 ring->head = ring->last_retired_head;
1051 ring->last_retired_head = -1;
1052 ring->space = ring_space(ring);
1053 if (ring->space >= n)
1054 return 0;
1055 }
1056
1057 list_for_each_entry(request, &ring->request_list, list) {
1058 int space;
1059
1060 if (request->tail == -1)
1061 continue;
1062
1063 space = request->tail - (ring->tail + 8);
1064 if (space < 0)
1065 space += ring->size;
1066 if (space >= n) {
1067 seqno = request->seqno;
1068 break;
1069 }
1070
1071 /* Consume this request in case we need more space than
1072 * is available and so need to prevent a race between
1073 * updating last_retired_head and direct reads of
1074 * I915_RING_HEAD. It also provides a nice sanity check.
1075 */
1076 request->tail = -1;
1077 }
1078
1079 if (seqno == 0)
1080 return -ENOSPC;
1081
1082 ret = intel_ring_wait_seqno(ring, seqno);
1083 if (ret)
1084 return ret;
1085
1086 if (WARN_ON(ring->last_retired_head == -1))
1087 return -ENOSPC;
1088
1089 ring->head = ring->last_retired_head;
1090 ring->last_retired_head = -1;
1091 ring->space = ring_space(ring);
1092 if (WARN_ON(ring->space < n))
1093 return -ENOSPC;
1094
1095 return 0;
1096}
1097
Chris Wilson78501ea2010-10-27 12:18:21 +01001098int intel_wait_ring_buffer(struct intel_ring_buffer *ring, int n)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001099{
Chris Wilson78501ea2010-10-27 12:18:21 +01001100 struct drm_device *dev = ring->dev;
Zou Nan haicae58522010-11-09 17:17:32 +08001101 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson78501ea2010-10-27 12:18:21 +01001102 unsigned long end;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001103 int ret;
Chris Wilsonc7dca472011-01-20 17:00:10 +00001104
Chris Wilsona71d8d92012-02-15 11:25:36 +00001105 ret = intel_ring_wait_request(ring, n);
1106 if (ret != -ENOSPC)
1107 return ret;
1108
Chris Wilsondb53a302011-02-03 11:57:46 +00001109 trace_i915_ring_wait_begin(ring);
Daniel Vettere6bfaf82011-12-14 13:56:59 +01001110 if (drm_core_check_feature(dev, DRIVER_GEM))
1111 /* With GEM the hangcheck timer should kick us out of the loop,
1112 * leaving it early runs the risk of corrupting GEM state (due
1113 * to running on almost untested codepaths). But on resume
1114 * timers don't work yet, so prevent a complete hang in that
1115 * case by choosing an insanely large timeout. */
1116 end = jiffies + 60 * HZ;
1117 else
1118 end = jiffies + 3 * HZ;
1119
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001120 do {
Chris Wilsonc7dca472011-01-20 17:00:10 +00001121 ring->head = I915_READ_HEAD(ring);
1122 ring->space = ring_space(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001123 if (ring->space >= n) {
Chris Wilsondb53a302011-02-03 11:57:46 +00001124 trace_i915_ring_wait_end(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001125 return 0;
1126 }
1127
1128 if (dev->primary->master) {
1129 struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
1130 if (master_priv->sarea_priv)
1131 master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
1132 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08001133
Chris Wilsone60a0b12010-10-13 10:09:14 +01001134 msleep(1);
Chris Wilsonf4e0b292010-10-29 21:06:16 +01001135 if (atomic_read(&dev_priv->mm.wedged))
1136 return -EAGAIN;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001137 } while (!time_after(jiffies, end));
Chris Wilsondb53a302011-02-03 11:57:46 +00001138 trace_i915_ring_wait_end(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001139 return -EBUSY;
1140}
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001141
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001142int intel_ring_begin(struct intel_ring_buffer *ring,
1143 int num_dwords)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001144{
Chris Wilson21dd3732011-01-26 15:55:56 +00001145 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Zou Nan haibe26a102010-06-12 17:40:24 +08001146 int n = 4*num_dwords;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001147 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01001148
Chris Wilson21dd3732011-01-26 15:55:56 +00001149 if (unlikely(atomic_read(&dev_priv->mm.wedged)))
1150 return -EIO;
1151
Chris Wilson55249ba2010-12-22 14:04:47 +00001152 if (unlikely(ring->tail + n > ring->effective_size)) {
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001153 ret = intel_wrap_ring_buffer(ring);
1154 if (unlikely(ret))
1155 return ret;
1156 }
Chris Wilson78501ea2010-10-27 12:18:21 +01001157
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001158 if (unlikely(ring->space < n)) {
1159 ret = intel_wait_ring_buffer(ring, n);
1160 if (unlikely(ret))
1161 return ret;
1162 }
Chris Wilsond97ed332010-08-04 15:18:13 +01001163
1164 ring->space -= n;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001165 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001166}
1167
Chris Wilson78501ea2010-10-27 12:18:21 +01001168void intel_ring_advance(struct intel_ring_buffer *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001169{
Chris Wilsond97ed332010-08-04 15:18:13 +01001170 ring->tail &= ring->size - 1;
Chris Wilson78501ea2010-10-27 12:18:21 +01001171 ring->write_tail(ring, ring->tail);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001172}
1173
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001174
Chris Wilson78501ea2010-10-27 12:18:21 +01001175static void gen6_bsd_ring_write_tail(struct intel_ring_buffer *ring,
Chris Wilson297b0c52010-10-22 17:02:41 +01001176 u32 value)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001177{
Akshay Joshi0206e352011-08-16 15:34:10 -04001178 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001179
1180 /* Every tail move must follow the sequence below */
Akshay Joshi0206e352011-08-16 15:34:10 -04001181 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
1182 GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_MODIFY_MASK |
1183 GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_DISABLE);
1184 I915_WRITE(GEN6_BSD_RNCID, 0x0);
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001185
Akshay Joshi0206e352011-08-16 15:34:10 -04001186 if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
1187 GEN6_BSD_SLEEP_PSMI_CONTROL_IDLE_INDICATOR) == 0,
1188 50))
1189 DRM_ERROR("timed out waiting for IDLE Indicator\n");
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001190
Akshay Joshi0206e352011-08-16 15:34:10 -04001191 I915_WRITE_TAIL(ring, value);
1192 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
1193 GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_MODIFY_MASK |
1194 GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_ENABLE);
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001195}
1196
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001197static int gen6_ring_flush(struct intel_ring_buffer *ring,
Chris Wilson71a77e02011-02-02 12:13:49 +00001198 u32 invalidate, u32 flush)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001199{
Chris Wilson71a77e02011-02-02 12:13:49 +00001200 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001201 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001202
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001203 ret = intel_ring_begin(ring, 4);
1204 if (ret)
1205 return ret;
1206
Chris Wilson71a77e02011-02-02 12:13:49 +00001207 cmd = MI_FLUSH_DW;
1208 if (invalidate & I915_GEM_GPU_DOMAINS)
1209 cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD;
1210 intel_ring_emit(ring, cmd);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001211 intel_ring_emit(ring, 0);
1212 intel_ring_emit(ring, 0);
Chris Wilson71a77e02011-02-02 12:13:49 +00001213 intel_ring_emit(ring, MI_NOOP);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001214 intel_ring_advance(ring);
1215 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001216}
1217
1218static int
Chris Wilson78501ea2010-10-27 12:18:21 +01001219gen6_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001220 u32 offset, u32 len)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001221{
Akshay Joshi0206e352011-08-16 15:34:10 -04001222 int ret;
Chris Wilsonab6f8e32010-09-19 17:53:44 +01001223
Akshay Joshi0206e352011-08-16 15:34:10 -04001224 ret = intel_ring_begin(ring, 2);
1225 if (ret)
1226 return ret;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001227
Akshay Joshi0206e352011-08-16 15:34:10 -04001228 intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_NON_SECURE_I965);
1229 /* bit0-7 is the length on GEN6+ */
1230 intel_ring_emit(ring, offset);
1231 intel_ring_advance(ring);
Chris Wilsonab6f8e32010-09-19 17:53:44 +01001232
Akshay Joshi0206e352011-08-16 15:34:10 -04001233 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001234}
1235
Chris Wilson549f7362010-10-19 11:19:32 +01001236/* Blitter support (SandyBridge+) */
1237
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001238static int blt_ring_flush(struct intel_ring_buffer *ring,
Chris Wilson71a77e02011-02-02 12:13:49 +00001239 u32 invalidate, u32 flush)
Zou Nan hai8d192152010-11-02 16:31:01 +08001240{
Chris Wilson71a77e02011-02-02 12:13:49 +00001241 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001242 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001243
Daniel Vetter6a233c72011-12-14 13:57:07 +01001244 ret = intel_ring_begin(ring, 4);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001245 if (ret)
1246 return ret;
1247
Chris Wilson71a77e02011-02-02 12:13:49 +00001248 cmd = MI_FLUSH_DW;
1249 if (invalidate & I915_GEM_DOMAIN_RENDER)
1250 cmd |= MI_INVALIDATE_TLB;
1251 intel_ring_emit(ring, cmd);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001252 intel_ring_emit(ring, 0);
1253 intel_ring_emit(ring, 0);
Chris Wilson71a77e02011-02-02 12:13:49 +00001254 intel_ring_emit(ring, MI_NOOP);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001255 intel_ring_advance(ring);
1256 return 0;
Zou Nan hai8d192152010-11-02 16:31:01 +08001257}
1258
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001259int intel_init_render_ring_buffer(struct drm_device *dev)
1260{
1261 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001262 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001263
Daniel Vetter59465b52012-04-11 22:12:48 +02001264 ring->name = "render ring";
1265 ring->id = RCS;
1266 ring->mmio_base = RENDER_RING_BASE;
1267
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001268 if (INTEL_INFO(dev)->gen >= 6) {
1269 ring->add_request = gen6_add_request;
Jesse Barnes8d315282011-10-16 10:23:31 +02001270 ring->flush = gen6_render_ring_flush;
Ben Widawsky25c06302012-03-29 19:11:27 -07001271 ring->irq_get = gen6_ring_get_irq;
1272 ring->irq_put = gen6_ring_put_irq;
Daniel Vetter6a848cc2012-04-11 22:12:46 +02001273 ring->irq_enable_mask = GT_USER_INTERRUPT;
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001274 ring->get_seqno = gen6_ring_get_seqno;
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001275 ring->sync_to = gen6_ring_sync;
Daniel Vetter59465b52012-04-11 22:12:48 +02001276 ring->semaphore_register[0] = MI_SEMAPHORE_SYNC_INVALID;
1277 ring->semaphore_register[1] = MI_SEMAPHORE_SYNC_RV;
1278 ring->semaphore_register[2] = MI_SEMAPHORE_SYNC_RB;
1279 ring->signal_mbox[0] = GEN6_VRSYNC;
1280 ring->signal_mbox[1] = GEN6_BRSYNC;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001281 } else if (IS_GEN5(dev)) {
1282 ring->add_request = pc_render_add_request;
Daniel Vetter59465b52012-04-11 22:12:48 +02001283 ring->flush = render_ring_flush;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001284 ring->get_seqno = pc_render_get_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02001285 ring->irq_get = gen5_ring_get_irq;
1286 ring->irq_put = gen5_ring_put_irq;
Daniel Vettere3670312012-04-11 22:12:53 +02001287 ring->irq_enable_mask = GT_USER_INTERRUPT | GT_PIPE_NOTIFY;
Daniel Vetter59465b52012-04-11 22:12:48 +02001288 } else {
Daniel Vetter8620a3a2012-04-11 22:12:57 +02001289 ring->add_request = i9xx_add_request;
Daniel Vetter59465b52012-04-11 22:12:48 +02001290 ring->flush = render_ring_flush;
1291 ring->get_seqno = ring_get_seqno;
Daniel Vettere3670312012-04-11 22:12:53 +02001292 ring->irq_get = i9xx_ring_get_irq;
1293 ring->irq_put = i9xx_ring_put_irq;
1294 ring->irq_enable_mask = I915_USER_INTERRUPT;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001295 }
Daniel Vetter59465b52012-04-11 22:12:48 +02001296 ring->write_tail = ring_write_tail;
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001297 if (INTEL_INFO(dev)->gen >= 6)
1298 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
1299 else if (INTEL_INFO(dev)->gen >= 4)
1300 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
1301 else if (IS_I830(dev) || IS_845G(dev))
1302 ring->dispatch_execbuffer = i830_dispatch_execbuffer;
1303 else
1304 ring->dispatch_execbuffer = i915_dispatch_execbuffer;
Daniel Vetter59465b52012-04-11 22:12:48 +02001305 ring->init = init_render_ring;
1306 ring->cleanup = render_ring_cleanup;
1307
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001308
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001309 if (!I915_NEED_GFX_HWS(dev)) {
1310 ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
1311 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
1312 }
1313
1314 return intel_init_ring_buffer(dev, ring);
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001315}
1316
Chris Wilsone8616b62011-01-20 09:57:11 +00001317int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size)
1318{
1319 drm_i915_private_t *dev_priv = dev->dev_private;
1320 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
1321
Daniel Vetter59465b52012-04-11 22:12:48 +02001322 ring->name = "render ring";
1323 ring->id = RCS;
1324 ring->mmio_base = RENDER_RING_BASE;
1325
Chris Wilsone8616b62011-01-20 09:57:11 +00001326 if (INTEL_INFO(dev)->gen >= 6) {
Daniel Vetterb4178f82012-04-11 22:12:51 +02001327 /* non-kms not supported on gen6+ */
1328 return -ENODEV;
Chris Wilsone8616b62011-01-20 09:57:11 +00001329 }
Daniel Vetter28f0cbf2012-04-11 22:12:58 +02001330
1331 /* Note: gem is not supported on gen5/ilk without kms (the corresponding
1332 * gem_init ioctl returns with -ENODEV). Hence we do not need to set up
1333 * the special gen5 functions. */
1334 ring->add_request = i9xx_add_request;
1335 ring->flush = render_ring_flush;
1336 ring->get_seqno = ring_get_seqno;
1337 ring->irq_get = i9xx_ring_get_irq;
1338 ring->irq_put = i9xx_ring_put_irq;
1339 ring->irq_enable_mask = I915_USER_INTERRUPT;
Daniel Vetter59465b52012-04-11 22:12:48 +02001340 ring->write_tail = ring_write_tail;
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001341 if (INTEL_INFO(dev)->gen >= 4)
1342 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
1343 else if (IS_I830(dev) || IS_845G(dev))
1344 ring->dispatch_execbuffer = i830_dispatch_execbuffer;
1345 else
1346 ring->dispatch_execbuffer = i915_dispatch_execbuffer;
Daniel Vetter59465b52012-04-11 22:12:48 +02001347 ring->init = init_render_ring;
1348 ring->cleanup = render_ring_cleanup;
Chris Wilsone8616b62011-01-20 09:57:11 +00001349
Keith Packardf3234702011-07-22 10:44:39 -07001350 if (!I915_NEED_GFX_HWS(dev))
1351 ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
1352
Chris Wilsone8616b62011-01-20 09:57:11 +00001353 ring->dev = dev;
1354 INIT_LIST_HEAD(&ring->active_list);
1355 INIT_LIST_HEAD(&ring->request_list);
1356 INIT_LIST_HEAD(&ring->gpu_write_list);
1357
1358 ring->size = size;
1359 ring->effective_size = ring->size;
1360 if (IS_I830(ring->dev))
1361 ring->effective_size -= 128;
1362
1363 ring->map.offset = start;
1364 ring->map.size = size;
1365 ring->map.type = 0;
1366 ring->map.flags = 0;
1367 ring->map.mtrr = 0;
1368
1369 drm_core_ioremap_wc(&ring->map, dev);
1370 if (ring->map.handle == NULL) {
1371 DRM_ERROR("can not ioremap virtual address for"
1372 " ring buffer\n");
1373 return -ENOMEM;
1374 }
1375
1376 ring->virtual_start = (void __force __iomem *)ring->map.handle;
1377 return 0;
1378}
1379
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001380int intel_init_bsd_ring_buffer(struct drm_device *dev)
1381{
1382 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001383 struct intel_ring_buffer *ring = &dev_priv->ring[VCS];
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001384
Daniel Vetter58fa3832012-04-11 22:12:49 +02001385 ring->name = "bsd ring";
1386 ring->id = VCS;
1387
Daniel Vetter0fd2c202012-04-11 22:12:55 +02001388 ring->write_tail = ring_write_tail;
Daniel Vetter58fa3832012-04-11 22:12:49 +02001389 if (IS_GEN6(dev) || IS_GEN7(dev)) {
1390 ring->mmio_base = GEN6_BSD_RING_BASE;
Daniel Vetter0fd2c202012-04-11 22:12:55 +02001391 /* gen6 bsd needs a special wa for tail updates */
1392 if (IS_GEN6(dev))
1393 ring->write_tail = gen6_bsd_ring_write_tail;
Daniel Vetter58fa3832012-04-11 22:12:49 +02001394 ring->flush = gen6_ring_flush;
1395 ring->add_request = gen6_add_request;
1396 ring->get_seqno = gen6_ring_get_seqno;
1397 ring->irq_enable_mask = GEN6_BSD_USER_INTERRUPT;
1398 ring->irq_get = gen6_ring_get_irq;
1399 ring->irq_put = gen6_ring_put_irq;
1400 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001401 ring->sync_to = gen6_ring_sync;
Daniel Vetter58fa3832012-04-11 22:12:49 +02001402 ring->semaphore_register[0] = MI_SEMAPHORE_SYNC_VR;
1403 ring->semaphore_register[1] = MI_SEMAPHORE_SYNC_INVALID;
1404 ring->semaphore_register[2] = MI_SEMAPHORE_SYNC_VB;
1405 ring->signal_mbox[0] = GEN6_RVSYNC;
1406 ring->signal_mbox[1] = GEN6_BVSYNC;
1407 } else {
1408 ring->mmio_base = BSD_RING_BASE;
Daniel Vetter58fa3832012-04-11 22:12:49 +02001409 ring->flush = bsd_ring_flush;
Daniel Vetter8620a3a2012-04-11 22:12:57 +02001410 ring->add_request = i9xx_add_request;
Daniel Vetter58fa3832012-04-11 22:12:49 +02001411 ring->get_seqno = ring_get_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02001412 if (IS_GEN5(dev)) {
Daniel Vettere3670312012-04-11 22:12:53 +02001413 ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02001414 ring->irq_get = gen5_ring_get_irq;
1415 ring->irq_put = gen5_ring_put_irq;
1416 } else {
Daniel Vettere3670312012-04-11 22:12:53 +02001417 ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02001418 ring->irq_get = i9xx_ring_get_irq;
1419 ring->irq_put = i9xx_ring_put_irq;
1420 }
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001421 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
Daniel Vetter58fa3832012-04-11 22:12:49 +02001422 }
1423 ring->init = init_ring_common;
1424
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001425
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001426 return intel_init_ring_buffer(dev, ring);
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001427}
Chris Wilson549f7362010-10-19 11:19:32 +01001428
1429int intel_init_blt_ring_buffer(struct drm_device *dev)
1430{
1431 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001432 struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
Chris Wilson549f7362010-10-19 11:19:32 +01001433
Daniel Vetter3535d9d2012-04-11 22:12:50 +02001434 ring->name = "blitter ring";
1435 ring->id = BCS;
1436
1437 ring->mmio_base = BLT_RING_BASE;
1438 ring->write_tail = ring_write_tail;
1439 ring->flush = blt_ring_flush;
1440 ring->add_request = gen6_add_request;
1441 ring->get_seqno = gen6_ring_get_seqno;
1442 ring->irq_enable_mask = GEN6_BLITTER_USER_INTERRUPT;
1443 ring->irq_get = gen6_ring_get_irq;
1444 ring->irq_put = gen6_ring_put_irq;
1445 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001446 ring->sync_to = gen6_ring_sync;
Daniel Vetter3535d9d2012-04-11 22:12:50 +02001447 ring->semaphore_register[0] = MI_SEMAPHORE_SYNC_BR;
1448 ring->semaphore_register[1] = MI_SEMAPHORE_SYNC_BV;
1449 ring->semaphore_register[2] = MI_SEMAPHORE_SYNC_INVALID;
1450 ring->signal_mbox[0] = GEN6_RBSYNC;
1451 ring->signal_mbox[1] = GEN6_VBSYNC;
1452 ring->init = init_ring_common;
Chris Wilson549f7362010-10-19 11:19:32 +01001453
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001454 return intel_init_ring_buffer(dev, ring);
Chris Wilson549f7362010-10-19 11:19:32 +01001455}