blob: 5814f67ae86df1378385752cf159e96cd1c83940 [file] [log] [blame]
Jesse Barnes585fb112008-07-29 11:54:06 -07001/* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef _I915_REG_H_
26#define _I915_REG_H_
27
Chris Wilson5eddb702010-09-11 13:48:45 +010028#define _PIPE(pipe, a, b) ((a) + (pipe)*((b)-(a)))
Damien Lespiau70d21f02013-07-03 21:06:04 +010029#define _PLANE(plane, a, b) _PIPE(plane, a, b)
Paulo Zanonia5c961d2012-10-24 15:59:34 -020030#define _TRANSCODER(tran, a, b) ((a) + (tran)*((b)-(a)))
Eugeni Dodonov2b139522012-03-29 12:32:22 -030031#define _PORT(port, a, b) ((a) + (port)*((b)-(a)))
Ville Syrjälä2d401b12014-04-09 13:29:08 +030032#define _PIPE3(pipe, a, b, c) ((pipe) == PIPE_A ? (a) : \
33 (pipe) == PIPE_B ? (b) : (c))
Jani Nikulae7d7cad2014-11-14 16:54:21 +020034#define _PORT3(port, a, b, c) ((port) == PORT_A ? (a) : \
35 (port) == PORT_B ? (b) : (c))
Eugeni Dodonov2b139522012-03-29 12:32:22 -030036
Damien Lespiau98533252014-12-08 17:33:51 +000037#define _MASKED_FIELD(mask, value) ({ \
38 if (__builtin_constant_p(mask)) \
39 BUILD_BUG_ON_MSG(((mask) & 0xffff0000), "Incorrect mask"); \
40 if (__builtin_constant_p(value)) \
41 BUILD_BUG_ON_MSG((value) & 0xffff0000, "Incorrect value"); \
42 if (__builtin_constant_p(mask) && __builtin_constant_p(value)) \
43 BUILD_BUG_ON_MSG((value) & ~(mask), \
44 "Incorrect value for mask"); \
45 (mask) << 16 | (value); })
46#define _MASKED_BIT_ENABLE(a) ({ typeof(a) _a = (a); _MASKED_FIELD(_a, _a); })
47#define _MASKED_BIT_DISABLE(a) (_MASKED_FIELD((a), 0))
48
49
Daniel Vetter6b26c862012-04-24 14:04:12 +020050
Jesse Barnes585fb112008-07-29 11:54:06 -070051/* PCI config space */
52
53#define HPLLCC 0xc0 /* 855 only */
Jesse Barnes652c3932009-08-17 13:31:43 -070054#define GC_CLOCK_CONTROL_MASK (0xf << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -070055#define GC_CLOCK_133_200 (0 << 0)
56#define GC_CLOCK_100_200 (1 << 0)
57#define GC_CLOCK_100_133 (2 << 0)
58#define GC_CLOCK_166_250 (3 << 0)
Jesse Barnesf97108d2010-01-29 11:27:07 -080059#define GCFGC2 0xda
Jesse Barnes585fb112008-07-29 11:54:06 -070060#define GCFGC 0xf0 /* 915+ only */
61#define GC_LOW_FREQUENCY_ENABLE (1 << 7)
62#define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
63#define GC_DISPLAY_CLOCK_333_MHZ (4 << 4)
Daniel Vetter257a7ff2013-07-26 08:35:42 +020064#define GC_DISPLAY_CLOCK_267_MHZ_PNV (0 << 4)
65#define GC_DISPLAY_CLOCK_333_MHZ_PNV (1 << 4)
66#define GC_DISPLAY_CLOCK_444_MHZ_PNV (2 << 4)
67#define GC_DISPLAY_CLOCK_200_MHZ_PNV (5 << 4)
68#define GC_DISPLAY_CLOCK_133_MHZ_PNV (6 << 4)
69#define GC_DISPLAY_CLOCK_167_MHZ_PNV (7 << 4)
Jesse Barnes585fb112008-07-29 11:54:06 -070070#define GC_DISPLAY_CLOCK_MASK (7 << 4)
Jesse Barnes652c3932009-08-17 13:31:43 -070071#define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
72#define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
73#define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
74#define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
75#define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
76#define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
77#define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
78#define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
79#define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
80#define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
81#define I945_GC_RENDER_CLOCK_MASK (7 << 0)
82#define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
83#define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
84#define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
85#define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
86#define I915_GC_RENDER_CLOCK_MASK (7 << 0)
87#define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
88#define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
89#define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
Jesse Barnes9f49c372014-12-10 12:16:05 -080090#define GCDGMBUS 0xcc
Daniel Vetter7f1bdbc2014-01-16 16:42:54 +010091#define PCI_LBPC 0xf4 /* legacy/combination backlight modes, also called LBB */
92
Kenneth Graunkeeeccdca2010-09-11 01:24:50 -070093
94/* Graphics reset regs */
Ville Syrjälä59ea9052014-11-21 21:54:27 +020095#define I915_GDRST 0xc0 /* PCI config register */
Kenneth Graunkeeeccdca2010-09-11 01:24:50 -070096#define GRDOM_FULL (0<<2)
97#define GRDOM_RENDER (1<<2)
98#define GRDOM_MEDIA (3<<2)
Jesse Barnes8a5c2ae2013-03-28 13:57:19 -070099#define GRDOM_MASK (3<<2)
Ville Syrjälä73bbf6b2014-11-21 21:54:25 +0200100#define GRDOM_RESET_STATUS (1<<1)
Daniel Vetter5ccce182012-04-27 15:17:45 +0200101#define GRDOM_RESET_ENABLE (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700102
Ville Syrjäläb3a3f032014-05-19 19:23:24 +0300103#define ILK_GDSR 0x2ca4 /* MCHBAR offset */
104#define ILK_GRDOM_FULL (0<<1)
105#define ILK_GRDOM_RENDER (1<<1)
106#define ILK_GRDOM_MEDIA (3<<1)
107#define ILK_GRDOM_MASK (3<<1)
108#define ILK_GRDOM_RESET_ENABLE (1<<0)
109
Jesse Barnes07b7ddd2011-08-03 11:28:44 -0700110#define GEN6_MBCUNIT_SNPCR 0x900c /* for LLC config */
111#define GEN6_MBC_SNPCR_SHIFT 21
112#define GEN6_MBC_SNPCR_MASK (3<<21)
113#define GEN6_MBC_SNPCR_MAX (0<<21)
114#define GEN6_MBC_SNPCR_MED (1<<21)
115#define GEN6_MBC_SNPCR_LOW (2<<21)
116#define GEN6_MBC_SNPCR_MIN (3<<21) /* only 1/16th of the cache is shared */
117
Imre Deak9e72b462014-05-05 15:13:55 +0300118#define VLV_G3DCTL 0x9024
119#define VLV_GSCKGCTL 0x9028
120
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100121#define GEN6_MBCTL 0x0907c
122#define GEN6_MBCTL_ENABLE_BOOT_FETCH (1 << 4)
123#define GEN6_MBCTL_CTX_FETCH_NEEDED (1 << 3)
124#define GEN6_MBCTL_BME_UPDATE_ENABLE (1 << 2)
125#define GEN6_MBCTL_MAE_UPDATE_ENABLE (1 << 1)
126#define GEN6_MBCTL_BOOT_FETCH_MECH (1 << 0)
127
Eric Anholtcff458c2010-11-18 09:31:14 +0800128#define GEN6_GDRST 0x941c
129#define GEN6_GRDOM_FULL (1 << 0)
130#define GEN6_GRDOM_RENDER (1 << 1)
131#define GEN6_GRDOM_MEDIA (1 << 2)
132#define GEN6_GRDOM_BLT (1 << 3)
133
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100134#define RING_PP_DIR_BASE(ring) ((ring)->mmio_base+0x228)
135#define RING_PP_DIR_BASE_READ(ring) ((ring)->mmio_base+0x518)
136#define RING_PP_DIR_DCLV(ring) ((ring)->mmio_base+0x220)
137#define PP_DIR_DCLV_2G 0xffffffff
138
Ben Widawsky94e409c2013-11-04 22:29:36 -0800139#define GEN8_RING_PDP_UDW(ring, n) ((ring)->mmio_base+0x270 + ((n) * 8 + 4))
140#define GEN8_RING_PDP_LDW(ring, n) ((ring)->mmio_base+0x270 + (n) * 8)
141
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100142#define GAM_ECOCHK 0x4090
Damien Lespiau81e231a2015-02-09 19:33:19 +0000143#define BDW_DISABLE_HDC_INVALIDATION (1<<25)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100144#define ECOCHK_SNB_BIT (1<<10)
Ben Widawskye3dff582013-03-20 14:49:14 -0700145#define HSW_ECOCHK_ARB_PRIO_SOL (1<<6)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100146#define ECOCHK_PPGTT_CACHE64B (0x3<<3)
147#define ECOCHK_PPGTT_CACHE4B (0x0<<3)
Ville Syrjäläa6f429a2013-04-04 15:13:42 +0300148#define ECOCHK_PPGTT_GFDT_IVB (0x1<<4)
149#define ECOCHK_PPGTT_LLC_IVB (0x1<<3)
150#define ECOCHK_PPGTT_UC_HSW (0x1<<3)
151#define ECOCHK_PPGTT_WT_HSW (0x2<<3)
152#define ECOCHK_PPGTT_WB_HSW (0x3<<3)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100153
Daniel Vetter48ecfa12012-04-11 20:42:40 +0200154#define GAC_ECO_BITS 0x14090
Ville Syrjälä3b9d7882013-04-04 15:13:40 +0300155#define ECOBITS_SNB_BIT (1<<13)
Daniel Vetter48ecfa12012-04-11 20:42:40 +0200156#define ECOBITS_PPGTT_CACHE64B (3<<8)
157#define ECOBITS_PPGTT_CACHE4B (0<<8)
158
Daniel Vetterbe901a52012-04-11 20:42:39 +0200159#define GAB_CTL 0x24000
160#define GAB_CTL_CONT_AFTER_PAGEFAULT (1<<8)
161
Daniel Vetter40bae732014-09-11 13:28:08 +0200162#define GEN7_BIOS_RESERVED 0x1082C0
163#define GEN7_BIOS_RESERVED_1M (0 << 5)
164#define GEN7_BIOS_RESERVED_256K (1 << 5)
165#define GEN8_BIOS_RESERVED_SHIFT 7
166#define GEN7_BIOS_RESERVED_MASK 0x1
167#define GEN8_BIOS_RESERVED_MASK 0x3
168
169
Jesse Barnes585fb112008-07-29 11:54:06 -0700170/* VGA stuff */
171
172#define VGA_ST01_MDA 0x3ba
173#define VGA_ST01_CGA 0x3da
174
175#define VGA_MSR_WRITE 0x3c2
176#define VGA_MSR_READ 0x3cc
177#define VGA_MSR_MEM_EN (1<<1)
178#define VGA_MSR_CGA_MODE (1<<0)
179
Ville Syrjälä5434fd92013-06-06 13:09:32 +0300180#define VGA_SR_INDEX 0x3c4
Daniel Vetterf930ddd2012-11-21 15:55:21 +0100181#define SR01 1
Ville Syrjälä5434fd92013-06-06 13:09:32 +0300182#define VGA_SR_DATA 0x3c5
Jesse Barnes585fb112008-07-29 11:54:06 -0700183
184#define VGA_AR_INDEX 0x3c0
185#define VGA_AR_VID_EN (1<<5)
186#define VGA_AR_DATA_WRITE 0x3c0
187#define VGA_AR_DATA_READ 0x3c1
188
189#define VGA_GR_INDEX 0x3ce
190#define VGA_GR_DATA 0x3cf
191/* GR05 */
192#define VGA_GR_MEM_READ_MODE_SHIFT 3
193#define VGA_GR_MEM_READ_MODE_PLANE 1
194/* GR06 */
195#define VGA_GR_MEM_MODE_MASK 0xc
196#define VGA_GR_MEM_MODE_SHIFT 2
197#define VGA_GR_MEM_A0000_AFFFF 0
198#define VGA_GR_MEM_A0000_BFFFF 1
199#define VGA_GR_MEM_B0000_B7FFF 2
200#define VGA_GR_MEM_B0000_BFFFF 3
201
202#define VGA_DACMASK 0x3c6
203#define VGA_DACRX 0x3c7
204#define VGA_DACWX 0x3c8
205#define VGA_DACDATA 0x3c9
206
207#define VGA_CR_INDEX_MDA 0x3b4
208#define VGA_CR_DATA_MDA 0x3b5
209#define VGA_CR_INDEX_CGA 0x3d4
210#define VGA_CR_DATA_CGA 0x3d5
211
212/*
Brad Volkin351e3db2014-02-18 10:15:46 -0800213 * Instruction field definitions used by the command parser
214 */
215#define INSTR_CLIENT_SHIFT 29
216#define INSTR_CLIENT_MASK 0xE0000000
217#define INSTR_MI_CLIENT 0x0
218#define INSTR_BC_CLIENT 0x2
219#define INSTR_RC_CLIENT 0x3
220#define INSTR_SUBCLIENT_SHIFT 27
221#define INSTR_SUBCLIENT_MASK 0x18000000
222#define INSTR_MEDIA_SUBCLIENT 0x2
Michael H. Nguyen86ef6302014-11-21 09:35:36 -0800223#define INSTR_26_TO_24_MASK 0x7000000
224#define INSTR_26_TO_24_SHIFT 24
Brad Volkin351e3db2014-02-18 10:15:46 -0800225
226/*
Jesse Barnes585fb112008-07-29 11:54:06 -0700227 * Memory interface instructions used by the kernel
228 */
229#define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags))
Brad Volkind4d48032014-02-18 10:15:54 -0800230/* Many MI commands use bit 22 of the header dword for GGTT vs PPGTT */
231#define MI_GLOBAL_GTT (1<<22)
Jesse Barnes585fb112008-07-29 11:54:06 -0700232
233#define MI_NOOP MI_INSTR(0, 0)
234#define MI_USER_INTERRUPT MI_INSTR(0x02, 0)
235#define MI_WAIT_FOR_EVENT MI_INSTR(0x03, 0)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200236#define MI_WAIT_FOR_OVERLAY_FLIP (1<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -0700237#define MI_WAIT_FOR_PLANE_B_FLIP (1<<6)
238#define MI_WAIT_FOR_PLANE_A_FLIP (1<<2)
239#define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1)
240#define MI_FLUSH MI_INSTR(0x04, 0)
241#define MI_READ_FLUSH (1 << 0)
242#define MI_EXE_FLUSH (1 << 1)
243#define MI_NO_WRITE_FLUSH (1 << 2)
244#define MI_SCENE_COUNT (1 << 3) /* just increment scene count */
245#define MI_END_SCENE (1 << 4) /* flush binner and incr scene count */
Zou Nan hai1cafd342010-06-25 13:40:24 +0800246#define MI_INVALIDATE_ISP (1 << 5) /* invalidate indirect state pointers */
Ben Widawsky0e792842013-12-16 20:50:37 -0800247#define MI_REPORT_HEAD MI_INSTR(0x07, 0)
248#define MI_ARB_ON_OFF MI_INSTR(0x08, 0)
249#define MI_ARB_ENABLE (1<<0)
250#define MI_ARB_DISABLE (0<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700251#define MI_BATCH_BUFFER_END MI_INSTR(0x0a, 0)
Jesse Barnes88271da2011-01-05 12:01:24 -0800252#define MI_SUSPEND_FLUSH MI_INSTR(0x0b, 0)
253#define MI_SUSPEND_FLUSH_EN (1<<0)
Michael H. Nguyen86ef6302014-11-21 09:35:36 -0800254#define MI_SET_APPID MI_INSTR(0x0e, 0)
Akshay Joshi0206e352011-08-16 15:34:10 -0400255#define MI_OVERLAY_FLIP MI_INSTR(0x11, 0)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200256#define MI_OVERLAY_CONTINUE (0x0<<21)
257#define MI_OVERLAY_ON (0x1<<21)
258#define MI_OVERLAY_OFF (0x2<<21)
Jesse Barnes585fb112008-07-29 11:54:06 -0700259#define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500260#define MI_DISPLAY_FLIP MI_INSTR(0x14, 2)
Jesse Barnes1afe3e92010-03-26 10:35:20 -0700261#define MI_DISPLAY_FLIP_I915 MI_INSTR(0x14, 1)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500262#define MI_DISPLAY_FLIP_PLANE(n) ((n) << 20)
Daniel Vettercb05d8d2012-05-23 14:02:00 +0200263/* IVB has funny definitions for which plane to flip. */
264#define MI_DISPLAY_FLIP_IVB_PLANE_A (0 << 19)
265#define MI_DISPLAY_FLIP_IVB_PLANE_B (1 << 19)
266#define MI_DISPLAY_FLIP_IVB_SPRITE_A (2 << 19)
267#define MI_DISPLAY_FLIP_IVB_SPRITE_B (3 << 19)
268#define MI_DISPLAY_FLIP_IVB_PLANE_C (4 << 19)
269#define MI_DISPLAY_FLIP_IVB_SPRITE_C (5 << 19)
Damien Lespiau830c81d2014-11-13 17:51:46 +0000270/* SKL ones */
271#define MI_DISPLAY_FLIP_SKL_PLANE_1_A (0 << 8)
272#define MI_DISPLAY_FLIP_SKL_PLANE_1_B (1 << 8)
273#define MI_DISPLAY_FLIP_SKL_PLANE_1_C (2 << 8)
274#define MI_DISPLAY_FLIP_SKL_PLANE_2_A (4 << 8)
275#define MI_DISPLAY_FLIP_SKL_PLANE_2_B (5 << 8)
276#define MI_DISPLAY_FLIP_SKL_PLANE_2_C (6 << 8)
277#define MI_DISPLAY_FLIP_SKL_PLANE_3_A (7 << 8)
278#define MI_DISPLAY_FLIP_SKL_PLANE_3_B (8 << 8)
279#define MI_DISPLAY_FLIP_SKL_PLANE_3_C (9 << 8)
Ben Widawsky3e789982014-06-30 09:53:37 -0700280#define MI_SEMAPHORE_MBOX MI_INSTR(0x16, 1) /* gen6, gen7 */
Ben Widawsky0e792842013-12-16 20:50:37 -0800281#define MI_SEMAPHORE_GLOBAL_GTT (1<<22)
282#define MI_SEMAPHORE_UPDATE (1<<21)
283#define MI_SEMAPHORE_COMPARE (1<<20)
284#define MI_SEMAPHORE_REGISTER (1<<18)
285#define MI_SEMAPHORE_SYNC_VR (0<<16) /* RCS wait for VCS (RVSYNC) */
286#define MI_SEMAPHORE_SYNC_VER (1<<16) /* RCS wait for VECS (RVESYNC) */
287#define MI_SEMAPHORE_SYNC_BR (2<<16) /* RCS wait for BCS (RBSYNC) */
288#define MI_SEMAPHORE_SYNC_BV (0<<16) /* VCS wait for BCS (VBSYNC) */
289#define MI_SEMAPHORE_SYNC_VEV (1<<16) /* VCS wait for VECS (VVESYNC) */
290#define MI_SEMAPHORE_SYNC_RV (2<<16) /* VCS wait for RCS (VRSYNC) */
291#define MI_SEMAPHORE_SYNC_RB (0<<16) /* BCS wait for RCS (BRSYNC) */
292#define MI_SEMAPHORE_SYNC_VEB (1<<16) /* BCS wait for VECS (BVESYNC) */
293#define MI_SEMAPHORE_SYNC_VB (2<<16) /* BCS wait for VCS (BVSYNC) */
294#define MI_SEMAPHORE_SYNC_BVE (0<<16) /* VECS wait for BCS (VEBSYNC) */
295#define MI_SEMAPHORE_SYNC_VVE (1<<16) /* VECS wait for VCS (VEVSYNC) */
296#define MI_SEMAPHORE_SYNC_RVE (2<<16) /* VECS wait for RCS (VERSYNC) */
Daniel Vettera028c4b2014-03-15 00:08:56 +0100297#define MI_SEMAPHORE_SYNC_INVALID (3<<16)
298#define MI_SEMAPHORE_SYNC_MASK (3<<16)
Zou Nan haiaa40d6b2010-06-25 13:40:23 +0800299#define MI_SET_CONTEXT MI_INSTR(0x18, 0)
300#define MI_MM_SPACE_GTT (1<<8)
301#define MI_MM_SPACE_PHYSICAL (0<<8)
302#define MI_SAVE_EXT_STATE_EN (1<<3)
303#define MI_RESTORE_EXT_STATE_EN (1<<2)
Jesse Barnes88271da2011-01-05 12:01:24 -0800304#define MI_FORCE_RESTORE (1<<1)
Zou Nan haiaa40d6b2010-06-25 13:40:23 +0800305#define MI_RESTORE_INHIBIT (1<<0)
Ben Widawsky3e789982014-06-30 09:53:37 -0700306#define MI_SEMAPHORE_SIGNAL MI_INSTR(0x1b, 0) /* GEN8+ */
307#define MI_SEMAPHORE_TARGET(engine) ((engine)<<15)
Ben Widawsky5ee426c2014-06-30 09:53:38 -0700308#define MI_SEMAPHORE_WAIT MI_INSTR(0x1c, 2) /* GEN8+ */
309#define MI_SEMAPHORE_POLL (1<<15)
310#define MI_SEMAPHORE_SAD_GTE_SDD (1<<12)
Jesse Barnes585fb112008-07-29 11:54:06 -0700311#define MI_STORE_DWORD_IMM MI_INSTR(0x20, 1)
Ville Syrjälä8edfbb82014-11-14 18:16:56 +0200312#define MI_STORE_DWORD_IMM_GEN4 MI_INSTR(0x20, 2)
313#define MI_MEM_VIRTUAL (1 << 22) /* 945,g33,965 */
314#define MI_USE_GGTT (1 << 22) /* g4x+ */
Jesse Barnes585fb112008-07-29 11:54:06 -0700315#define MI_STORE_DWORD_INDEX MI_INSTR(0x21, 1)
316#define MI_STORE_DWORD_INDEX_SHIFT 2
Daniel Vetterc6642782010-11-12 13:46:18 +0000317/* Official intel docs are somewhat sloppy concerning MI_LOAD_REGISTER_IMM:
318 * - Always issue a MI_NOOP _before_ the MI_LOAD_REGISTER_IMM - otherwise hw
319 * simply ignores the register load under certain conditions.
320 * - One can actually load arbitrary many arbitrary registers: Simply issue x
321 * address/value pairs. Don't overdue it, though, x <= 2^4 must hold!
322 */
Damien Lespiau7ec55f42014-04-07 20:24:32 +0100323#define MI_LOAD_REGISTER_IMM(x) MI_INSTR(0x22, 2*(x)-1)
Oscar Mateo8670d6f2014-07-24 17:04:17 +0100324#define MI_LRI_FORCE_POSTED (1<<12)
Damien Lespiau7ec55f42014-04-07 20:24:32 +0100325#define MI_STORE_REGISTER_MEM(x) MI_INSTR(0x24, 2*(x)-1)
Damien Lespiaub76bfeb2014-04-07 20:24:33 +0100326#define MI_STORE_REGISTER_MEM_GEN8(x) MI_INSTR(0x24, 3*(x)-1)
Ben Widawsky0e792842013-12-16 20:50:37 -0800327#define MI_SRM_LRM_GLOBAL_GTT (1<<22)
Chris Wilson71a77e02011-02-02 12:13:49 +0000328#define MI_FLUSH_DW MI_INSTR(0x26, 1) /* for GEN6 */
Jesse Barnes9a289772012-10-26 09:42:42 -0700329#define MI_FLUSH_DW_STORE_INDEX (1<<21)
330#define MI_INVALIDATE_TLB (1<<18)
331#define MI_FLUSH_DW_OP_STOREDW (1<<14)
Brad Volkind4d48032014-02-18 10:15:54 -0800332#define MI_FLUSH_DW_OP_MASK (3<<14)
Brad Volkinb18b3962014-02-18 10:15:53 -0800333#define MI_FLUSH_DW_NOTIFY (1<<8)
Jesse Barnes9a289772012-10-26 09:42:42 -0700334#define MI_INVALIDATE_BSD (1<<7)
335#define MI_FLUSH_DW_USE_GTT (1<<2)
336#define MI_FLUSH_DW_USE_PPGTT (0<<2)
Jesse Barnes585fb112008-07-29 11:54:06 -0700337#define MI_BATCH_BUFFER MI_INSTR(0x30, 1)
Chris Wilsond7d4eed2012-10-17 12:09:54 +0100338#define MI_BATCH_NON_SECURE (1)
339/* for snb/ivb/vlv this also means "batch in ppgtt" when ppgtt is enabled. */
Ben Widawsky0e792842013-12-16 20:50:37 -0800340#define MI_BATCH_NON_SECURE_I965 (1<<8)
Chris Wilsond7d4eed2012-10-17 12:09:54 +0100341#define MI_BATCH_PPGTT_HSW (1<<8)
Ben Widawsky0e792842013-12-16 20:50:37 -0800342#define MI_BATCH_NON_SECURE_HSW (1<<13)
Jesse Barnes585fb112008-07-29 11:54:06 -0700343#define MI_BATCH_BUFFER_START MI_INSTR(0x31, 0)
Chris Wilson65f56872012-04-17 16:38:12 +0100344#define MI_BATCH_GTT (2<<6) /* aliased with (1<<7) on gen4 */
Ben Widawsky1c7a0622013-11-02 21:07:12 -0700345#define MI_BATCH_BUFFER_START_GEN8 MI_INSTR(0x31, 1)
Ben Widawsky0e792842013-12-16 20:50:37 -0800346
Neil Robertsf1f55cc2014-11-07 19:00:26 +0000347#define MI_PREDICATE_SRC0 (0x2400)
348#define MI_PREDICATE_SRC1 (0x2408)
Rodrigo Vivi94353732013-08-28 16:45:46 -0300349
350#define MI_PREDICATE_RESULT_2 (0x2214)
351#define LOWER_SLICE_ENABLED (1<<0)
352#define LOWER_SLICE_DISABLED (0<<0)
353
Jesse Barnes585fb112008-07-29 11:54:06 -0700354/*
355 * 3D instructions used by the kernel
356 */
357#define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags))
358
359#define GFX_OP_RASTER_RULES ((0x3<<29)|(0x7<<24))
360#define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19))
361#define SC_UPDATE_SCISSOR (0x1<<1)
362#define SC_ENABLE_MASK (0x1<<0)
363#define SC_ENABLE (0x1<<0)
364#define GFX_OP_LOAD_INDIRECT ((0x3<<29)|(0x1d<<24)|(0x7<<16))
365#define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
366#define SCI_YMIN_MASK (0xffff<<16)
367#define SCI_XMIN_MASK (0xffff<<0)
368#define SCI_YMAX_MASK (0xffff<<16)
369#define SCI_XMAX_MASK (0xffff<<0)
370#define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19))
371#define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1)
372#define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
373#define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16))
374#define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4)
375#define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
376#define GFX_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1)
377#define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
378#define GFX_OP_DRAWRECT_INFO_I965 ((0x7900<<16)|0x2)
Chris Wilsonc4d69da2014-09-08 14:25:41 +0100379
380#define COLOR_BLT_CMD (2<<29 | 0x40<<22 | (5-2))
381#define SRC_COPY_BLT_CMD ((2<<29)|(0x43<<22)|4)
Jesse Barnes585fb112008-07-29 11:54:06 -0700382#define XY_SRC_COPY_BLT_CMD ((2<<29)|(0x53<<22)|6)
383#define XY_MONO_SRC_COPY_IMM_BLT ((2<<29)|(0x71<<22)|5)
Chris Wilsonc4d69da2014-09-08 14:25:41 +0100384#define BLT_WRITE_A (2<<20)
385#define BLT_WRITE_RGB (1<<20)
386#define BLT_WRITE_RGBA (BLT_WRITE_RGB | BLT_WRITE_A)
Jesse Barnes585fb112008-07-29 11:54:06 -0700387#define BLT_DEPTH_8 (0<<24)
388#define BLT_DEPTH_16_565 (1<<24)
389#define BLT_DEPTH_16_1555 (2<<24)
390#define BLT_DEPTH_32 (3<<24)
Chris Wilsonc4d69da2014-09-08 14:25:41 +0100391#define BLT_ROP_SRC_COPY (0xcc<<16)
392#define BLT_ROP_COLOR_COPY (0xf0<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -0700393#define XY_SRC_COPY_BLT_SRC_TILED (1<<15) /* 965+ only */
394#define XY_SRC_COPY_BLT_DST_TILED (1<<11) /* 965+ only */
395#define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2)
396#define ASYNC_FLIP (1<<22)
397#define DISPLAY_PLANE_A (0<<20)
398#define DISPLAY_PLANE_B (1<<20)
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +0200399#define GFX_OP_PIPE_CONTROL(len) ((0x3<<29)|(0x3<<27)|(0x2<<24)|(len-2))
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200400#define PIPE_CONTROL_GLOBAL_GTT_IVB (1<<24) /* gen7+ */
Brad Volkinf0a346b2014-02-18 10:15:52 -0800401#define PIPE_CONTROL_MMIO_WRITE (1<<23)
Brad Volkin114d4f72014-02-18 10:15:55 -0800402#define PIPE_CONTROL_STORE_DATA_INDEX (1<<21)
Jesse Barnes8d315282011-10-16 10:23:31 +0200403#define PIPE_CONTROL_CS_STALL (1<<20)
Ben Widawskycc0f6392012-06-04 14:42:49 -0700404#define PIPE_CONTROL_TLB_INVALIDATE (1<<18)
Chris Wilson148b83d2014-12-16 08:44:31 +0000405#define PIPE_CONTROL_MEDIA_STATE_CLEAR (1<<16)
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200406#define PIPE_CONTROL_QW_WRITE (1<<14)
Brad Volkind4d48032014-02-18 10:15:54 -0800407#define PIPE_CONTROL_POST_SYNC_OP_MASK (3<<14)
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200408#define PIPE_CONTROL_DEPTH_STALL (1<<13)
409#define PIPE_CONTROL_WRITE_FLUSH (1<<12)
Jesse Barnes8d315282011-10-16 10:23:31 +0200410#define PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH (1<<12) /* gen6+ */
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200411#define PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE (1<<11) /* MBZ on Ironlake */
412#define PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE (1<<10) /* GM45+ only */
413#define PIPE_CONTROL_INDIRECT_STATE_DISABLE (1<<9)
414#define PIPE_CONTROL_NOTIFY (1<<8)
Ben Widawsky3e789982014-06-30 09:53:37 -0700415#define PIPE_CONTROL_FLUSH_ENABLE (1<<7) /* gen7+ */
Jesse Barnes8d315282011-10-16 10:23:31 +0200416#define PIPE_CONTROL_VF_CACHE_INVALIDATE (1<<4)
417#define PIPE_CONTROL_CONST_CACHE_INVALIDATE (1<<3)
418#define PIPE_CONTROL_STATE_CACHE_INVALIDATE (1<<2)
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200419#define PIPE_CONTROL_STALL_AT_SCOREBOARD (1<<1)
Jesse Barnes8d315282011-10-16 10:23:31 +0200420#define PIPE_CONTROL_DEPTH_CACHE_FLUSH (1<<0)
Jesse Barnese552eb72010-04-21 11:39:23 -0700421#define PIPE_CONTROL_GLOBAL_GTT (1<<2) /* in addr dword */
Jesse Barnes585fb112008-07-29 11:54:06 -0700422
Brad Volkin3a6fa982014-02-18 10:15:47 -0800423/*
424 * Commands used only by the command parser
425 */
426#define MI_SET_PREDICATE MI_INSTR(0x01, 0)
427#define MI_ARB_CHECK MI_INSTR(0x05, 0)
428#define MI_RS_CONTROL MI_INSTR(0x06, 0)
429#define MI_URB_ATOMIC_ALLOC MI_INSTR(0x09, 0)
430#define MI_PREDICATE MI_INSTR(0x0C, 0)
431#define MI_RS_CONTEXT MI_INSTR(0x0F, 0)
432#define MI_TOPOLOGY_FILTER MI_INSTR(0x0D, 0)
Brad Volkin9c640d12014-02-18 10:15:48 -0800433#define MI_LOAD_SCAN_LINES_EXCL MI_INSTR(0x13, 0)
Brad Volkin3a6fa982014-02-18 10:15:47 -0800434#define MI_URB_CLEAR MI_INSTR(0x19, 0)
435#define MI_UPDATE_GTT MI_INSTR(0x23, 0)
436#define MI_CLFLUSH MI_INSTR(0x27, 0)
Brad Volkind4d48032014-02-18 10:15:54 -0800437#define MI_REPORT_PERF_COUNT MI_INSTR(0x28, 0)
438#define MI_REPORT_PERF_COUNT_GGTT (1<<0)
Brad Volkin3a6fa982014-02-18 10:15:47 -0800439#define MI_LOAD_REGISTER_MEM MI_INSTR(0x29, 0)
440#define MI_LOAD_REGISTER_REG MI_INSTR(0x2A, 0)
441#define MI_RS_STORE_DATA_IMM MI_INSTR(0x2B, 0)
442#define MI_LOAD_URB_MEM MI_INSTR(0x2C, 0)
443#define MI_STORE_URB_MEM MI_INSTR(0x2D, 0)
444#define MI_CONDITIONAL_BATCH_BUFFER_END MI_INSTR(0x36, 0)
445
446#define PIPELINE_SELECT ((0x3<<29)|(0x1<<27)|(0x1<<24)|(0x4<<16))
447#define GFX_OP_3DSTATE_VF_STATISTICS ((0x3<<29)|(0x1<<27)|(0x0<<24)|(0xB<<16))
Brad Volkinf0a346b2014-02-18 10:15:52 -0800448#define MEDIA_VFE_STATE ((0x3<<29)|(0x2<<27)|(0x0<<24)|(0x0<<16))
449#define MEDIA_VFE_STATE_MMIO_ACCESS_MASK (0x18)
Brad Volkin3a6fa982014-02-18 10:15:47 -0800450#define GPGPU_OBJECT ((0x3<<29)|(0x2<<27)|(0x1<<24)|(0x4<<16))
451#define GPGPU_WALKER ((0x3<<29)|(0x2<<27)|(0x1<<24)|(0x5<<16))
452#define GFX_OP_3DSTATE_DX9_CONSTANTF_VS \
453 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x39<<16))
454#define GFX_OP_3DSTATE_DX9_CONSTANTF_PS \
455 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x3A<<16))
456#define GFX_OP_3DSTATE_SO_DECL_LIST \
457 ((0x3<<29)|(0x3<<27)|(0x1<<24)|(0x17<<16))
458
459#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_VS \
460 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x43<<16))
461#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_GS \
462 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x44<<16))
463#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_HS \
464 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x45<<16))
465#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_DS \
466 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x46<<16))
467#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_PS \
468 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x47<<16))
469
470#define MFX_WAIT ((0x3<<29)|(0x1<<27)|(0x0<<16))
471
472#define COLOR_BLT ((0x2<<29)|(0x40<<22))
473#define SRC_COPY_BLT ((0x2<<29)|(0x43<<22))
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100474
475/*
Brad Volkin5947de92014-02-18 10:15:50 -0800476 * Registers used only by the command parser
477 */
478#define BCS_SWCTRL 0x22200
479
Jordan Justenc61200c2014-12-11 13:28:09 -0800480#define GPGPU_THREADS_DISPATCHED 0x2290
481#define HS_INVOCATION_COUNT 0x2300
482#define DS_INVOCATION_COUNT 0x2308
483#define IA_VERTICES_COUNT 0x2310
484#define IA_PRIMITIVES_COUNT 0x2318
485#define VS_INVOCATION_COUNT 0x2320
486#define GS_INVOCATION_COUNT 0x2328
487#define GS_PRIMITIVES_COUNT 0x2330
488#define CL_INVOCATION_COUNT 0x2338
489#define CL_PRIMITIVES_COUNT 0x2340
490#define PS_INVOCATION_COUNT 0x2348
491#define PS_DEPTH_COUNT 0x2350
Brad Volkin5947de92014-02-18 10:15:50 -0800492
493/* There are the 4 64-bit counter registers, one for each stream output */
494#define GEN7_SO_NUM_PRIMS_WRITTEN(n) (0x5200 + (n) * 8)
495
Brad Volkin113a0472014-04-08 14:18:58 -0700496#define GEN7_SO_PRIM_STORAGE_NEEDED(n) (0x5240 + (n) * 8)
497
498#define GEN7_3DPRIM_END_OFFSET 0x2420
499#define GEN7_3DPRIM_START_VERTEX 0x2430
500#define GEN7_3DPRIM_VERTEX_COUNT 0x2434
501#define GEN7_3DPRIM_INSTANCE_COUNT 0x2438
502#define GEN7_3DPRIM_START_INSTANCE 0x243C
503#define GEN7_3DPRIM_BASE_VERTEX 0x2440
504
Kenneth Graunke180b8132014-03-25 22:52:03 -0700505#define OACONTROL 0x2360
506
Brad Volkin220375a2014-02-18 10:15:51 -0800507#define _GEN7_PIPEA_DE_LOAD_SL 0x70068
508#define _GEN7_PIPEB_DE_LOAD_SL 0x71068
509#define GEN7_PIPE_DE_LOAD_SL(pipe) _PIPE(pipe, \
510 _GEN7_PIPEA_DE_LOAD_SL, \
511 _GEN7_PIPEB_DE_LOAD_SL)
512
Brad Volkin5947de92014-02-18 10:15:50 -0800513/*
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100514 * Reset registers
515 */
516#define DEBUG_RESET_I830 0x6070
517#define DEBUG_RESET_FULL (1<<7)
518#define DEBUG_RESET_RENDER (1<<8)
519#define DEBUG_RESET_DISPLAY (1<<9)
520
Jesse Barnes57f350b2012-03-28 13:39:25 -0700521/*
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300522 * IOSF sideband
523 */
524#define VLV_IOSF_DOORBELL_REQ (VLV_DISPLAY_BASE + 0x2100)
525#define IOSF_DEVFN_SHIFT 24
526#define IOSF_OPCODE_SHIFT 16
527#define IOSF_PORT_SHIFT 8
528#define IOSF_BYTE_ENABLES_SHIFT 4
529#define IOSF_BAR_SHIFT 1
530#define IOSF_SB_BUSY (1<<0)
Jesse Barnesf3419152013-11-04 11:52:44 -0800531#define IOSF_PORT_BUNIT 0x3
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300532#define IOSF_PORT_PUNIT 0x4
533#define IOSF_PORT_NC 0x11
534#define IOSF_PORT_DPIO 0x12
Chon Ming Leea09cadd2014-04-09 13:28:14 +0300535#define IOSF_PORT_DPIO_2 0x1a
Jani Nikulae9f882a2013-08-27 15:12:14 +0300536#define IOSF_PORT_GPIO_NC 0x13
537#define IOSF_PORT_CCK 0x14
538#define IOSF_PORT_CCU 0xA9
539#define IOSF_PORT_GPS_CORE 0x48
Shobhit Kumare9fe51c2013-12-10 12:14:55 +0530540#define IOSF_PORT_FLISDSI 0x1B
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300541#define VLV_IOSF_DATA (VLV_DISPLAY_BASE + 0x2104)
542#define VLV_IOSF_ADDR (VLV_DISPLAY_BASE + 0x2108)
543
Jesse Barnes30a970c2013-11-04 13:48:12 -0800544/* See configdb bunit SB addr map */
545#define BUNIT_REG_BISOC 0x11
546
Jesse Barnes30a970c2013-11-04 13:48:12 -0800547#define PUNIT_REG_DSPFREQ 0x36
Ville Syrjälä383c5a62014-06-28 02:03:57 +0300548#define DSPFREQSTAT_SHIFT_CHV 24
549#define DSPFREQSTAT_MASK_CHV (0x1f << DSPFREQSTAT_SHIFT_CHV)
550#define DSPFREQGUAR_SHIFT_CHV 8
551#define DSPFREQGUAR_MASK_CHV (0x1f << DSPFREQGUAR_SHIFT_CHV)
Jesse Barnes30a970c2013-11-04 13:48:12 -0800552#define DSPFREQSTAT_SHIFT 30
553#define DSPFREQSTAT_MASK (0x3 << DSPFREQSTAT_SHIFT)
554#define DSPFREQGUAR_SHIFT 14
555#define DSPFREQGUAR_MASK (0x3 << DSPFREQGUAR_SHIFT)
Ville Syrjälä26972b02014-06-28 02:04:11 +0300556#define _DP_SSC(val, pipe) ((val) << (2 * (pipe)))
557#define DP_SSC_MASK(pipe) _DP_SSC(0x3, (pipe))
558#define DP_SSC_PWR_ON(pipe) _DP_SSC(0x0, (pipe))
559#define DP_SSC_CLK_GATE(pipe) _DP_SSC(0x1, (pipe))
560#define DP_SSC_RESET(pipe) _DP_SSC(0x2, (pipe))
561#define DP_SSC_PWR_GATE(pipe) _DP_SSC(0x3, (pipe))
562#define _DP_SSS(val, pipe) ((val) << (2 * (pipe) + 16))
563#define DP_SSS_MASK(pipe) _DP_SSS(0x3, (pipe))
564#define DP_SSS_PWR_ON(pipe) _DP_SSS(0x0, (pipe))
565#define DP_SSS_CLK_GATE(pipe) _DP_SSS(0x1, (pipe))
566#define DP_SSS_RESET(pipe) _DP_SSS(0x2, (pipe))
567#define DP_SSS_PWR_GATE(pipe) _DP_SSS(0x3, (pipe))
Imre Deaka30180a2014-03-04 19:23:02 +0200568
569/* See the PUNIT HAS v0.8 for the below bits */
570enum punit_power_well {
571 PUNIT_POWER_WELL_RENDER = 0,
572 PUNIT_POWER_WELL_MEDIA = 1,
573 PUNIT_POWER_WELL_DISP2D = 3,
574 PUNIT_POWER_WELL_DPIO_CMN_BC = 5,
575 PUNIT_POWER_WELL_DPIO_TX_B_LANES_01 = 6,
576 PUNIT_POWER_WELL_DPIO_TX_B_LANES_23 = 7,
577 PUNIT_POWER_WELL_DPIO_TX_C_LANES_01 = 8,
578 PUNIT_POWER_WELL_DPIO_TX_C_LANES_23 = 9,
579 PUNIT_POWER_WELL_DPIO_RX0 = 10,
580 PUNIT_POWER_WELL_DPIO_RX1 = 11,
Ville Syrjälä5d6f7ea2014-06-28 02:04:08 +0300581 PUNIT_POWER_WELL_DPIO_CMN_D = 12,
Ville Syrjälä2ce147f2014-06-28 02:04:13 +0300582 /* FIXME: guesswork below */
583 PUNIT_POWER_WELL_DPIO_TX_D_LANES_01 = 13,
584 PUNIT_POWER_WELL_DPIO_TX_D_LANES_23 = 14,
585 PUNIT_POWER_WELL_DPIO_RX2 = 15,
Imre Deaka30180a2014-03-04 19:23:02 +0200586
587 PUNIT_POWER_WELL_NUM,
588};
589
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000590enum skl_disp_power_wells {
591 SKL_DISP_PW_MISC_IO,
592 SKL_DISP_PW_DDI_A_E,
593 SKL_DISP_PW_DDI_B,
594 SKL_DISP_PW_DDI_C,
595 SKL_DISP_PW_DDI_D,
596 SKL_DISP_PW_1 = 14,
597 SKL_DISP_PW_2,
598};
599
600#define SKL_POWER_WELL_STATE(pw) (1 << ((pw) * 2))
601#define SKL_POWER_WELL_REQ(pw) (1 << (((pw) * 2) + 1))
602
Chon Ming Lee02f4c9e2013-10-03 23:16:17 +0800603#define PUNIT_REG_PWRGT_CTRL 0x60
604#define PUNIT_REG_PWRGT_STATUS 0x61
Imre Deaka30180a2014-03-04 19:23:02 +0200605#define PUNIT_PWRGT_MASK(power_well) (3 << ((power_well) * 2))
606#define PUNIT_PWRGT_PWR_ON(power_well) (0 << ((power_well) * 2))
607#define PUNIT_PWRGT_CLK_GATE(power_well) (1 << ((power_well) * 2))
608#define PUNIT_PWRGT_RESET(power_well) (2 << ((power_well) * 2))
609#define PUNIT_PWRGT_PWR_GATE(power_well) (3 << ((power_well) * 2))
Chon Ming Lee02f4c9e2013-10-03 23:16:17 +0800610
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300611#define PUNIT_REG_GPU_LFM 0xd3
612#define PUNIT_REG_GPU_FREQ_REQ 0xd4
613#define PUNIT_REG_GPU_FREQ_STS 0xd8
Ville Syrjäläc8e96272014-11-07 21:33:44 +0200614#define GPLLENABLE (1<<4)
Ville Syrjäläe8474402013-06-26 17:43:24 +0300615#define GENFREQSTATUS (1<<0)
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300616#define PUNIT_REG_MEDIA_TURBO_FREQ_REQ 0xdc
Deepak S31685c22014-07-03 17:33:01 -0400617#define PUNIT_REG_CZ_TIMESTAMP 0xce
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300618
619#define PUNIT_FUSE_BUS2 0xf6 /* bits 47:40 */
620#define PUNIT_FUSE_BUS1 0xf5 /* bits 55:48 */
621
Deepak S095acd52015-01-17 11:05:59 +0530622#define FB_GFX_FMAX_AT_VMAX_FUSE 0x136
623#define FB_GFX_FREQ_FUSE_MASK 0xff
624#define FB_GFX_FMAX_AT_VMAX_2SS4EU_FUSE_SHIFT 24
625#define FB_GFX_FMAX_AT_VMAX_2SS6EU_FUSE_SHIFT 16
626#define FB_GFX_FMAX_AT_VMAX_2SS8EU_FUSE_SHIFT 8
627
628#define FB_GFX_FMIN_AT_VMIN_FUSE 0x137
629#define FB_GFX_FMIN_AT_VMIN_FUSE_SHIFT 8
630
Deepak S2b6b3a02014-05-27 15:59:30 +0530631#define PUNIT_GPU_STATUS_REG 0xdb
632#define PUNIT_GPU_STATUS_MAX_FREQ_SHIFT 16
633#define PUNIT_GPU_STATUS_MAX_FREQ_MASK 0xff
634#define PUNIT_GPU_STATIS_GFX_MIN_FREQ_SHIFT 8
635#define PUNIT_GPU_STATUS_GFX_MIN_FREQ_MASK 0xff
636
637#define PUNIT_GPU_DUTYCYCLE_REG 0xdf
638#define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT 8
639#define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK 0xff
640
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300641#define IOSF_NC_FB_GFX_FREQ_FUSE 0x1c
642#define FB_GFX_MAX_FREQ_FUSE_SHIFT 3
643#define FB_GFX_MAX_FREQ_FUSE_MASK 0x000007f8
644#define FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT 11
645#define FB_GFX_FGUARANTEED_FREQ_FUSE_MASK 0x0007f800
646#define IOSF_NC_FB_GFX_FMAX_FUSE_HI 0x34
647#define FB_FMAX_VMIN_FREQ_HI_MASK 0x00000007
648#define IOSF_NC_FB_GFX_FMAX_FUSE_LO 0x30
649#define FB_FMAX_VMIN_FREQ_LO_SHIFT 27
650#define FB_FMAX_VMIN_FREQ_LO_MASK 0xf8000000
651
Deepak S31685c22014-07-03 17:33:01 -0400652#define VLV_CZ_CLOCK_TO_MILLI_SEC 100000
653#define VLV_RP_UP_EI_THRESHOLD 90
654#define VLV_RP_DOWN_EI_THRESHOLD 70
655#define VLV_INT_COUNT_FOR_DOWN_EI 5
656
ymohanmabe4fc042013-08-27 23:40:56 +0300657/* vlv2 north clock has */
Chon Ming Lee24eb2d52013-09-27 15:31:00 +0800658#define CCK_FUSE_REG 0x8
659#define CCK_FUSE_HPLL_FREQ_MASK 0x3
ymohanmabe4fc042013-08-27 23:40:56 +0300660#define CCK_REG_DSI_PLL_FUSE 0x44
661#define CCK_REG_DSI_PLL_CONTROL 0x48
662#define DSI_PLL_VCO_EN (1 << 31)
663#define DSI_PLL_LDO_GATE (1 << 30)
664#define DSI_PLL_P1_POST_DIV_SHIFT 17
665#define DSI_PLL_P1_POST_DIV_MASK (0x1ff << 17)
666#define DSI_PLL_P2_MUX_DSI0_DIV2 (1 << 13)
667#define DSI_PLL_P3_MUX_DSI1_DIV2 (1 << 12)
668#define DSI_PLL_MUX_MASK (3 << 9)
669#define DSI_PLL_MUX_DSI0_DSIPLL (0 << 10)
670#define DSI_PLL_MUX_DSI0_CCK (1 << 10)
671#define DSI_PLL_MUX_DSI1_DSIPLL (0 << 9)
672#define DSI_PLL_MUX_DSI1_CCK (1 << 9)
673#define DSI_PLL_CLK_GATE_MASK (0xf << 5)
674#define DSI_PLL_CLK_GATE_DSI0_DSIPLL (1 << 8)
675#define DSI_PLL_CLK_GATE_DSI1_DSIPLL (1 << 7)
676#define DSI_PLL_CLK_GATE_DSI0_CCK (1 << 6)
677#define DSI_PLL_CLK_GATE_DSI1_CCK (1 << 5)
678#define DSI_PLL_LOCK (1 << 0)
679#define CCK_REG_DSI_PLL_DIVIDER 0x4c
680#define DSI_PLL_LFSR (1 << 31)
681#define DSI_PLL_FRACTION_EN (1 << 30)
682#define DSI_PLL_FRAC_COUNTER_SHIFT 27
683#define DSI_PLL_FRAC_COUNTER_MASK (7 << 27)
684#define DSI_PLL_USYNC_CNT_SHIFT 18
685#define DSI_PLL_USYNC_CNT_MASK (0x1ff << 18)
686#define DSI_PLL_N1_DIV_SHIFT 16
687#define DSI_PLL_N1_DIV_MASK (3 << 16)
688#define DSI_PLL_M1_DIV_SHIFT 0
689#define DSI_PLL_M1_DIV_MASK (0x1ff << 0)
Jesse Barnes30a970c2013-11-04 13:48:12 -0800690#define CCK_DISPLAY_CLOCK_CONTROL 0x6b
Ville Syrjälä9cf33db2014-06-13 13:37:48 +0300691#define DISPLAY_TRUNK_FORCE_ON (1 << 17)
692#define DISPLAY_TRUNK_FORCE_OFF (1 << 16)
693#define DISPLAY_FREQUENCY_STATUS (0x1f << 8)
694#define DISPLAY_FREQUENCY_STATUS_SHIFT 8
695#define DISPLAY_FREQUENCY_VALUES (0x1f << 0)
ymohanmabe4fc042013-08-27 23:40:56 +0300696
Ville Syrjälä0e767182014-04-25 20:14:31 +0300697/**
698 * DOC: DPIO
699 *
700 * VLV and CHV have slightly peculiar display PHYs for driving DP/HDMI
701 * ports. DPIO is the name given to such a display PHY. These PHYs
702 * don't follow the standard programming model using direct MMIO
703 * registers, and instead their registers must be accessed trough IOSF
704 * sideband. VLV has one such PHY for driving ports B and C, and CHV
705 * adds another PHY for driving port D. Each PHY responds to specific
706 * IOSF-SB port.
707 *
708 * Each display PHY is made up of one or two channels. Each channel
709 * houses a common lane part which contains the PLL and other common
710 * logic. CH0 common lane also contains the IOSF-SB logic for the
711 * Common Register Interface (CRI) ie. the DPIO registers. CRI clock
712 * must be running when any DPIO registers are accessed.
713 *
714 * In addition to having their own registers, the PHYs are also
715 * controlled through some dedicated signals from the display
716 * controller. These include PLL reference clock enable, PLL enable,
717 * and CRI clock selection, for example.
718 *
719 * Eeach channel also has two splines (also called data lanes), and
720 * each spline is made up of one Physical Access Coding Sub-Layer
721 * (PCS) block and two TX lanes. So each channel has two PCS blocks
722 * and four TX lanes. The TX lanes are used as DP lanes or TMDS
723 * data/clock pairs depending on the output type.
724 *
725 * Additionally the PHY also contains an AUX lane with AUX blocks
726 * for each channel. This is used for DP AUX communication, but
727 * this fact isn't really relevant for the driver since AUX is
728 * controlled from the display controller side. No DPIO registers
729 * need to be accessed during AUX communication,
730 *
731 * Generally the common lane corresponds to the pipe and
Masanari Iida32197aa2014-10-20 23:53:13 +0900732 * the spline (PCS/TX) corresponds to the port.
Ville Syrjälä0e767182014-04-25 20:14:31 +0300733 *
734 * For dual channel PHY (VLV/CHV):
735 *
736 * pipe A == CMN/PLL/REF CH0
737 *
738 * pipe B == CMN/PLL/REF CH1
739 *
740 * port B == PCS/TX CH0
741 *
742 * port C == PCS/TX CH1
743 *
744 * This is especially important when we cross the streams
745 * ie. drive port B with pipe B, or port C with pipe A.
746 *
747 * For single channel PHY (CHV):
748 *
749 * pipe C == CMN/PLL/REF CH0
750 *
751 * port D == PCS/TX CH0
752 *
753 * Note: digital port B is DDI0, digital port C is DDI1,
754 * digital port D is DDI2
755 */
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300756/*
Ville Syrjälä0e767182014-04-25 20:14:31 +0300757 * Dual channel PHY (VLV/CHV)
758 * ---------------------------------
759 * | CH0 | CH1 |
760 * | CMN/PLL/REF | CMN/PLL/REF |
761 * |---------------|---------------| Display PHY
762 * | PCS01 | PCS23 | PCS01 | PCS23 |
763 * |-------|-------|-------|-------|
764 * |TX0|TX1|TX2|TX3|TX0|TX1|TX2|TX3|
765 * ---------------------------------
766 * | DDI0 | DDI1 | DP/HDMI ports
767 * ---------------------------------
Ville Syrjälä54d9d492013-01-24 15:29:53 +0200768 *
Ville Syrjälä0e767182014-04-25 20:14:31 +0300769 * Single channel PHY (CHV)
770 * -----------------
771 * | CH0 |
772 * | CMN/PLL/REF |
773 * |---------------| Display PHY
774 * | PCS01 | PCS23 |
775 * |-------|-------|
776 * |TX0|TX1|TX2|TX3|
777 * -----------------
778 * | DDI2 | DP/HDMI port
779 * -----------------
Jesse Barnes57f350b2012-03-28 13:39:25 -0700780 */
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300781#define DPIO_DEVFN 0
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300782
Ville Syrjälä54d9d492013-01-24 15:29:53 +0200783#define DPIO_CTL (VLV_DISPLAY_BASE + 0x2110)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700784#define DPIO_MODSEL1 (1<<3) /* if ref clk b == 27 */
785#define DPIO_MODSEL0 (1<<2) /* if ref clk a == 27 */
786#define DPIO_SFR_BYPASS (1<<1)
Jesse Barnes40e9cf62013-10-03 11:35:46 -0700787#define DPIO_CMNRST (1<<0)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700788
Chon Ming Leee4607fc2013-11-06 14:36:35 +0800789#define DPIO_PHY(pipe) ((pipe) >> 1)
790#define DPIO_PHY_IOSF_PORT(phy) (dev_priv->dpio_phy_iosf_port[phy])
791
Daniel Vetter598fac62013-04-18 22:01:46 +0200792/*
793 * Per pipe/PLL DPIO regs
794 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800795#define _VLV_PLL_DW3_CH0 0x800c
Jesse Barnes57f350b2012-03-28 13:39:25 -0700796#define DPIO_POST_DIV_SHIFT (28) /* 3 bits */
Daniel Vetter598fac62013-04-18 22:01:46 +0200797#define DPIO_POST_DIV_DAC 0
798#define DPIO_POST_DIV_HDMIDP 1 /* DAC 225-400M rate */
799#define DPIO_POST_DIV_LVDS1 2
800#define DPIO_POST_DIV_LVDS2 3
Jesse Barnes57f350b2012-03-28 13:39:25 -0700801#define DPIO_K_SHIFT (24) /* 4 bits */
802#define DPIO_P1_SHIFT (21) /* 3 bits */
803#define DPIO_P2_SHIFT (16) /* 5 bits */
804#define DPIO_N_SHIFT (12) /* 4 bits */
805#define DPIO_ENABLE_CALIBRATION (1<<11)
806#define DPIO_M1DIV_SHIFT (8) /* 3 bits */
807#define DPIO_M2DIV_MASK 0xff
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800808#define _VLV_PLL_DW3_CH1 0x802c
809#define VLV_PLL_DW3(ch) _PIPE(ch, _VLV_PLL_DW3_CH0, _VLV_PLL_DW3_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700810
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800811#define _VLV_PLL_DW5_CH0 0x8014
Jesse Barnes57f350b2012-03-28 13:39:25 -0700812#define DPIO_REFSEL_OVERRIDE 27
813#define DPIO_PLL_MODESEL_SHIFT 24 /* 3 bits */
814#define DPIO_BIAS_CURRENT_CTL_SHIFT 21 /* 3 bits, always 0x7 */
815#define DPIO_PLL_REFCLK_SEL_SHIFT 16 /* 2 bits */
Vijay Purushothamanb56747a2012-09-27 19:13:03 +0530816#define DPIO_PLL_REFCLK_SEL_MASK 3
Jesse Barnes57f350b2012-03-28 13:39:25 -0700817#define DPIO_DRIVER_CTL_SHIFT 12 /* always set to 0x8 */
818#define DPIO_CLK_BIAS_CTL_SHIFT 8 /* always set to 0x5 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800819#define _VLV_PLL_DW5_CH1 0x8034
820#define VLV_PLL_DW5(ch) _PIPE(ch, _VLV_PLL_DW5_CH0, _VLV_PLL_DW5_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700821
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800822#define _VLV_PLL_DW7_CH0 0x801c
823#define _VLV_PLL_DW7_CH1 0x803c
824#define VLV_PLL_DW7(ch) _PIPE(ch, _VLV_PLL_DW7_CH0, _VLV_PLL_DW7_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700825
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800826#define _VLV_PLL_DW8_CH0 0x8040
827#define _VLV_PLL_DW8_CH1 0x8060
828#define VLV_PLL_DW8(ch) _PIPE(ch, _VLV_PLL_DW8_CH0, _VLV_PLL_DW8_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200829
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800830#define VLV_PLL_DW9_BCAST 0xc044
831#define _VLV_PLL_DW9_CH0 0x8044
832#define _VLV_PLL_DW9_CH1 0x8064
833#define VLV_PLL_DW9(ch) _PIPE(ch, _VLV_PLL_DW9_CH0, _VLV_PLL_DW9_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200834
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800835#define _VLV_PLL_DW10_CH0 0x8048
836#define _VLV_PLL_DW10_CH1 0x8068
837#define VLV_PLL_DW10(ch) _PIPE(ch, _VLV_PLL_DW10_CH0, _VLV_PLL_DW10_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200838
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800839#define _VLV_PLL_DW11_CH0 0x804c
840#define _VLV_PLL_DW11_CH1 0x806c
841#define VLV_PLL_DW11(ch) _PIPE(ch, _VLV_PLL_DW11_CH0, _VLV_PLL_DW11_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700842
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800843/* Spec for ref block start counts at DW10 */
844#define VLV_REF_DW13 0x80ac
Daniel Vetter598fac62013-04-18 22:01:46 +0200845
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800846#define VLV_CMN_DW0 0x8100
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100847
Daniel Vetter598fac62013-04-18 22:01:46 +0200848/*
849 * Per DDI channel DPIO regs
850 */
851
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800852#define _VLV_PCS_DW0_CH0 0x8200
853#define _VLV_PCS_DW0_CH1 0x8400
Daniel Vetter598fac62013-04-18 22:01:46 +0200854#define DPIO_PCS_TX_LANE2_RESET (1<<16)
855#define DPIO_PCS_TX_LANE1_RESET (1<<7)
Ville Syrjälä570e2a72014-08-18 14:42:46 +0300856#define DPIO_LEFT_TXFIFO_RST_MASTER2 (1<<4)
857#define DPIO_RIGHT_TXFIFO_RST_MASTER2 (1<<3)
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800858#define VLV_PCS_DW0(ch) _PORT(ch, _VLV_PCS_DW0_CH0, _VLV_PCS_DW0_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200859
Ville Syrjälä97fd4d52014-04-09 13:29:02 +0300860#define _VLV_PCS01_DW0_CH0 0x200
861#define _VLV_PCS23_DW0_CH0 0x400
862#define _VLV_PCS01_DW0_CH1 0x2600
863#define _VLV_PCS23_DW0_CH1 0x2800
864#define VLV_PCS01_DW0(ch) _PORT(ch, _VLV_PCS01_DW0_CH0, _VLV_PCS01_DW0_CH1)
865#define VLV_PCS23_DW0(ch) _PORT(ch, _VLV_PCS23_DW0_CH0, _VLV_PCS23_DW0_CH1)
866
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800867#define _VLV_PCS_DW1_CH0 0x8204
868#define _VLV_PCS_DW1_CH1 0x8404
Ville Syrjäläd2152b22014-04-28 14:15:24 +0300869#define CHV_PCS_REQ_SOFTRESET_EN (1<<23)
Daniel Vetter598fac62013-04-18 22:01:46 +0200870#define DPIO_PCS_CLK_CRI_RXEB_EIOS_EN (1<<22)
871#define DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN (1<<21)
872#define DPIO_PCS_CLK_DATAWIDTH_SHIFT (6)
873#define DPIO_PCS_CLK_SOFT_RESET (1<<5)
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800874#define VLV_PCS_DW1(ch) _PORT(ch, _VLV_PCS_DW1_CH0, _VLV_PCS_DW1_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200875
Ville Syrjälä97fd4d52014-04-09 13:29:02 +0300876#define _VLV_PCS01_DW1_CH0 0x204
877#define _VLV_PCS23_DW1_CH0 0x404
878#define _VLV_PCS01_DW1_CH1 0x2604
879#define _VLV_PCS23_DW1_CH1 0x2804
880#define VLV_PCS01_DW1(ch) _PORT(ch, _VLV_PCS01_DW1_CH0, _VLV_PCS01_DW1_CH1)
881#define VLV_PCS23_DW1(ch) _PORT(ch, _VLV_PCS23_DW1_CH0, _VLV_PCS23_DW1_CH1)
882
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800883#define _VLV_PCS_DW8_CH0 0x8220
884#define _VLV_PCS_DW8_CH1 0x8420
Ville Syrjälä9197c882014-04-09 13:29:05 +0300885#define CHV_PCS_USEDCLKCHANNEL_OVRRIDE (1 << 20)
886#define CHV_PCS_USEDCLKCHANNEL (1 << 21)
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800887#define VLV_PCS_DW8(ch) _PORT(ch, _VLV_PCS_DW8_CH0, _VLV_PCS_DW8_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200888
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800889#define _VLV_PCS01_DW8_CH0 0x0220
890#define _VLV_PCS23_DW8_CH0 0x0420
891#define _VLV_PCS01_DW8_CH1 0x2620
892#define _VLV_PCS23_DW8_CH1 0x2820
893#define VLV_PCS01_DW8(port) _PORT(port, _VLV_PCS01_DW8_CH0, _VLV_PCS01_DW8_CH1)
894#define VLV_PCS23_DW8(port) _PORT(port, _VLV_PCS23_DW8_CH0, _VLV_PCS23_DW8_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200895
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800896#define _VLV_PCS_DW9_CH0 0x8224
897#define _VLV_PCS_DW9_CH1 0x8424
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +0300898#define DPIO_PCS_TX2MARGIN_MASK (0x7<<13)
899#define DPIO_PCS_TX2MARGIN_000 (0<<13)
900#define DPIO_PCS_TX2MARGIN_101 (1<<13)
901#define DPIO_PCS_TX1MARGIN_MASK (0x7<<10)
902#define DPIO_PCS_TX1MARGIN_000 (0<<10)
903#define DPIO_PCS_TX1MARGIN_101 (1<<10)
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800904#define VLV_PCS_DW9(ch) _PORT(ch, _VLV_PCS_DW9_CH0, _VLV_PCS_DW9_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200905
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +0300906#define _VLV_PCS01_DW9_CH0 0x224
907#define _VLV_PCS23_DW9_CH0 0x424
908#define _VLV_PCS01_DW9_CH1 0x2624
909#define _VLV_PCS23_DW9_CH1 0x2824
910#define VLV_PCS01_DW9(ch) _PORT(ch, _VLV_PCS01_DW9_CH0, _VLV_PCS01_DW9_CH1)
911#define VLV_PCS23_DW9(ch) _PORT(ch, _VLV_PCS23_DW9_CH0, _VLV_PCS23_DW9_CH1)
912
Chon Ming Lee9d556c92014-05-02 14:27:47 +0300913#define _CHV_PCS_DW10_CH0 0x8228
914#define _CHV_PCS_DW10_CH1 0x8428
915#define DPIO_PCS_SWING_CALC_TX0_TX2 (1<<30)
916#define DPIO_PCS_SWING_CALC_TX1_TX3 (1<<31)
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +0300917#define DPIO_PCS_TX2DEEMP_MASK (0xf<<24)
918#define DPIO_PCS_TX2DEEMP_9P5 (0<<24)
919#define DPIO_PCS_TX2DEEMP_6P0 (2<<24)
920#define DPIO_PCS_TX1DEEMP_MASK (0xf<<16)
921#define DPIO_PCS_TX1DEEMP_9P5 (0<<16)
922#define DPIO_PCS_TX1DEEMP_6P0 (2<<16)
Chon Ming Lee9d556c92014-05-02 14:27:47 +0300923#define CHV_PCS_DW10(ch) _PORT(ch, _CHV_PCS_DW10_CH0, _CHV_PCS_DW10_CH1)
924
Ville Syrjälä1966e592014-04-09 13:29:04 +0300925#define _VLV_PCS01_DW10_CH0 0x0228
926#define _VLV_PCS23_DW10_CH0 0x0428
927#define _VLV_PCS01_DW10_CH1 0x2628
928#define _VLV_PCS23_DW10_CH1 0x2828
929#define VLV_PCS01_DW10(port) _PORT(port, _VLV_PCS01_DW10_CH0, _VLV_PCS01_DW10_CH1)
930#define VLV_PCS23_DW10(port) _PORT(port, _VLV_PCS23_DW10_CH0, _VLV_PCS23_DW10_CH1)
931
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800932#define _VLV_PCS_DW11_CH0 0x822c
933#define _VLV_PCS_DW11_CH1 0x842c
Ville Syrjälä570e2a72014-08-18 14:42:46 +0300934#define DPIO_LANEDESKEW_STRAP_OVRD (1<<3)
935#define DPIO_LEFT_TXFIFO_RST_MASTER (1<<1)
936#define DPIO_RIGHT_TXFIFO_RST_MASTER (1<<0)
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800937#define VLV_PCS_DW11(ch) _PORT(ch, _VLV_PCS_DW11_CH0, _VLV_PCS_DW11_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200938
Ville Syrjälä570e2a72014-08-18 14:42:46 +0300939#define _VLV_PCS01_DW11_CH0 0x022c
940#define _VLV_PCS23_DW11_CH0 0x042c
941#define _VLV_PCS01_DW11_CH1 0x262c
942#define _VLV_PCS23_DW11_CH1 0x282c
Ville Syrjälä142d2ec2014-10-16 20:52:32 +0300943#define VLV_PCS01_DW11(ch) _PORT(ch, _VLV_PCS01_DW11_CH0, _VLV_PCS01_DW11_CH1)
944#define VLV_PCS23_DW11(ch) _PORT(ch, _VLV_PCS23_DW11_CH0, _VLV_PCS23_DW11_CH1)
Ville Syrjälä570e2a72014-08-18 14:42:46 +0300945
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800946#define _VLV_PCS_DW12_CH0 0x8230
947#define _VLV_PCS_DW12_CH1 0x8430
948#define VLV_PCS_DW12(ch) _PORT(ch, _VLV_PCS_DW12_CH0, _VLV_PCS_DW12_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200949
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800950#define _VLV_PCS_DW14_CH0 0x8238
951#define _VLV_PCS_DW14_CH1 0x8438
952#define VLV_PCS_DW14(ch) _PORT(ch, _VLV_PCS_DW14_CH0, _VLV_PCS_DW14_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200953
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800954#define _VLV_PCS_DW23_CH0 0x825c
955#define _VLV_PCS_DW23_CH1 0x845c
956#define VLV_PCS_DW23(ch) _PORT(ch, _VLV_PCS_DW23_CH0, _VLV_PCS_DW23_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200957
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800958#define _VLV_TX_DW2_CH0 0x8288
959#define _VLV_TX_DW2_CH1 0x8488
Ville Syrjälä1fb44502014-06-28 02:04:03 +0300960#define DPIO_SWING_MARGIN000_SHIFT 16
961#define DPIO_SWING_MARGIN000_MASK (0xff << DPIO_SWING_MARGIN000_SHIFT)
Chon Ming Lee9d556c92014-05-02 14:27:47 +0300962#define DPIO_UNIQ_TRANS_SCALE_SHIFT 8
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800963#define VLV_TX_DW2(ch) _PORT(ch, _VLV_TX_DW2_CH0, _VLV_TX_DW2_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200964
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800965#define _VLV_TX_DW3_CH0 0x828c
966#define _VLV_TX_DW3_CH1 0x848c
Chon Ming Lee9d556c92014-05-02 14:27:47 +0300967/* The following bit for CHV phy */
968#define DPIO_TX_UNIQ_TRANS_SCALE_EN (1<<27)
Ville Syrjälä1fb44502014-06-28 02:04:03 +0300969#define DPIO_SWING_MARGIN101_SHIFT 16
970#define DPIO_SWING_MARGIN101_MASK (0xff << DPIO_SWING_MARGIN101_SHIFT)
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800971#define VLV_TX_DW3(ch) _PORT(ch, _VLV_TX_DW3_CH0, _VLV_TX_DW3_CH1)
972
973#define _VLV_TX_DW4_CH0 0x8290
974#define _VLV_TX_DW4_CH1 0x8490
Chon Ming Lee9d556c92014-05-02 14:27:47 +0300975#define DPIO_SWING_DEEMPH9P5_SHIFT 24
976#define DPIO_SWING_DEEMPH9P5_MASK (0xff << DPIO_SWING_DEEMPH9P5_SHIFT)
Ville Syrjälä1fb44502014-06-28 02:04:03 +0300977#define DPIO_SWING_DEEMPH6P0_SHIFT 16
978#define DPIO_SWING_DEEMPH6P0_MASK (0xff << DPIO_SWING_DEEMPH6P0_SHIFT)
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800979#define VLV_TX_DW4(ch) _PORT(ch, _VLV_TX_DW4_CH0, _VLV_TX_DW4_CH1)
980
981#define _VLV_TX3_DW4_CH0 0x690
982#define _VLV_TX3_DW4_CH1 0x2a90
983#define VLV_TX3_DW4(ch) _PORT(ch, _VLV_TX3_DW4_CH0, _VLV_TX3_DW4_CH1)
984
985#define _VLV_TX_DW5_CH0 0x8294
986#define _VLV_TX_DW5_CH1 0x8494
Daniel Vetter598fac62013-04-18 22:01:46 +0200987#define DPIO_TX_OCALINIT_EN (1<<31)
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800988#define VLV_TX_DW5(ch) _PORT(ch, _VLV_TX_DW5_CH0, _VLV_TX_DW5_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200989
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800990#define _VLV_TX_DW11_CH0 0x82ac
991#define _VLV_TX_DW11_CH1 0x84ac
992#define VLV_TX_DW11(ch) _PORT(ch, _VLV_TX_DW11_CH0, _VLV_TX_DW11_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200993
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800994#define _VLV_TX_DW14_CH0 0x82b8
995#define _VLV_TX_DW14_CH1 0x84b8
996#define VLV_TX_DW14(ch) _PORT(ch, _VLV_TX_DW14_CH0, _VLV_TX_DW14_CH1)
Vijay Purushothamanb56747a2012-09-27 19:13:03 +0530997
Chon Ming Lee9d556c92014-05-02 14:27:47 +0300998/* CHV dpPhy registers */
999#define _CHV_PLL_DW0_CH0 0x8000
1000#define _CHV_PLL_DW0_CH1 0x8180
1001#define CHV_PLL_DW0(ch) _PIPE(ch, _CHV_PLL_DW0_CH0, _CHV_PLL_DW0_CH1)
1002
1003#define _CHV_PLL_DW1_CH0 0x8004
1004#define _CHV_PLL_DW1_CH1 0x8184
1005#define DPIO_CHV_N_DIV_SHIFT 8
1006#define DPIO_CHV_M1_DIV_BY_2 (0 << 0)
1007#define CHV_PLL_DW1(ch) _PIPE(ch, _CHV_PLL_DW1_CH0, _CHV_PLL_DW1_CH1)
1008
1009#define _CHV_PLL_DW2_CH0 0x8008
1010#define _CHV_PLL_DW2_CH1 0x8188
1011#define CHV_PLL_DW2(ch) _PIPE(ch, _CHV_PLL_DW2_CH0, _CHV_PLL_DW2_CH1)
1012
1013#define _CHV_PLL_DW3_CH0 0x800c
1014#define _CHV_PLL_DW3_CH1 0x818c
1015#define DPIO_CHV_FRAC_DIV_EN (1 << 16)
1016#define DPIO_CHV_FIRST_MOD (0 << 8)
1017#define DPIO_CHV_SECOND_MOD (1 << 8)
1018#define DPIO_CHV_FEEDFWD_GAIN_SHIFT 0
1019#define CHV_PLL_DW3(ch) _PIPE(ch, _CHV_PLL_DW3_CH0, _CHV_PLL_DW3_CH1)
1020
1021#define _CHV_PLL_DW6_CH0 0x8018
1022#define _CHV_PLL_DW6_CH1 0x8198
1023#define DPIO_CHV_GAIN_CTRL_SHIFT 16
1024#define DPIO_CHV_INT_COEFF_SHIFT 8
1025#define DPIO_CHV_PROP_COEFF_SHIFT 0
1026#define CHV_PLL_DW6(ch) _PIPE(ch, _CHV_PLL_DW6_CH0, _CHV_PLL_DW6_CH1)
1027
Vijay Purushothamand3eee4b2015-02-16 15:07:58 +05301028#define _CHV_PLL_DW8_CH0 0x8020
1029#define _CHV_PLL_DW8_CH1 0x81A0
1030#define CHV_PLL_DW8(ch) _PIPE(ch, _CHV_PLL_DW8_CH0, _CHV_PLL_DW8_CH1)
1031
1032#define _CHV_PLL_DW9_CH0 0x8024
1033#define _CHV_PLL_DW9_CH1 0x81A4
1034#define DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT 1 /* 3 bits */
1035#define DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE 1 /* 1: coarse & 0 : fine */
1036#define CHV_PLL_DW9(ch) _PIPE(ch, _CHV_PLL_DW9_CH0, _CHV_PLL_DW9_CH1)
1037
Ville Syrjäläb9e5ac32014-05-27 16:30:18 +03001038#define _CHV_CMN_DW5_CH0 0x8114
1039#define CHV_BUFRIGHTENA1_DISABLE (0 << 20)
1040#define CHV_BUFRIGHTENA1_NORMAL (1 << 20)
1041#define CHV_BUFRIGHTENA1_FORCE (3 << 20)
1042#define CHV_BUFRIGHTENA1_MASK (3 << 20)
1043#define CHV_BUFLEFTENA1_DISABLE (0 << 22)
1044#define CHV_BUFLEFTENA1_NORMAL (1 << 22)
1045#define CHV_BUFLEFTENA1_FORCE (3 << 22)
1046#define CHV_BUFLEFTENA1_MASK (3 << 22)
1047
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001048#define _CHV_CMN_DW13_CH0 0x8134
1049#define _CHV_CMN_DW0_CH1 0x8080
1050#define DPIO_CHV_S1_DIV_SHIFT 21
1051#define DPIO_CHV_P1_DIV_SHIFT 13 /* 3 bits */
1052#define DPIO_CHV_P2_DIV_SHIFT 8 /* 5 bits */
1053#define DPIO_CHV_K_DIV_SHIFT 4
1054#define DPIO_PLL_FREQLOCK (1 << 1)
1055#define DPIO_PLL_LOCK (1 << 0)
1056#define CHV_CMN_DW13(ch) _PIPE(ch, _CHV_CMN_DW13_CH0, _CHV_CMN_DW0_CH1)
1057
1058#define _CHV_CMN_DW14_CH0 0x8138
1059#define _CHV_CMN_DW1_CH1 0x8084
1060#define DPIO_AFC_RECAL (1 << 14)
1061#define DPIO_DCLKP_EN (1 << 13)
Ville Syrjäläb9e5ac32014-05-27 16:30:18 +03001062#define CHV_BUFLEFTENA2_DISABLE (0 << 17) /* CL2 DW1 only */
1063#define CHV_BUFLEFTENA2_NORMAL (1 << 17) /* CL2 DW1 only */
1064#define CHV_BUFLEFTENA2_FORCE (3 << 17) /* CL2 DW1 only */
1065#define CHV_BUFLEFTENA2_MASK (3 << 17) /* CL2 DW1 only */
1066#define CHV_BUFRIGHTENA2_DISABLE (0 << 19) /* CL2 DW1 only */
1067#define CHV_BUFRIGHTENA2_NORMAL (1 << 19) /* CL2 DW1 only */
1068#define CHV_BUFRIGHTENA2_FORCE (3 << 19) /* CL2 DW1 only */
1069#define CHV_BUFRIGHTENA2_MASK (3 << 19) /* CL2 DW1 only */
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001070#define CHV_CMN_DW14(ch) _PIPE(ch, _CHV_CMN_DW14_CH0, _CHV_CMN_DW1_CH1)
1071
Ville Syrjälä9197c882014-04-09 13:29:05 +03001072#define _CHV_CMN_DW19_CH0 0x814c
1073#define _CHV_CMN_DW6_CH1 0x8098
1074#define CHV_CMN_USEDCLKCHANNEL (1 << 13)
1075#define CHV_CMN_DW19(ch) _PIPE(ch, _CHV_CMN_DW19_CH0, _CHV_CMN_DW6_CH1)
1076
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001077#define CHV_CMN_DW30 0x8178
1078#define DPIO_LRC_BYPASS (1 << 3)
1079
1080#define _TXLANE(ch, lane, offset) ((ch ? 0x2400 : 0) + \
1081 (lane) * 0x200 + (offset))
1082
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03001083#define CHV_TX_DW0(ch, lane) _TXLANE(ch, lane, 0x80)
1084#define CHV_TX_DW1(ch, lane) _TXLANE(ch, lane, 0x84)
1085#define CHV_TX_DW2(ch, lane) _TXLANE(ch, lane, 0x88)
1086#define CHV_TX_DW3(ch, lane) _TXLANE(ch, lane, 0x8c)
1087#define CHV_TX_DW4(ch, lane) _TXLANE(ch, lane, 0x90)
1088#define CHV_TX_DW5(ch, lane) _TXLANE(ch, lane, 0x94)
1089#define CHV_TX_DW6(ch, lane) _TXLANE(ch, lane, 0x98)
1090#define CHV_TX_DW7(ch, lane) _TXLANE(ch, lane, 0x9c)
1091#define CHV_TX_DW8(ch, lane) _TXLANE(ch, lane, 0xa0)
1092#define CHV_TX_DW9(ch, lane) _TXLANE(ch, lane, 0xa4)
1093#define CHV_TX_DW10(ch, lane) _TXLANE(ch, lane, 0xa8)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001094#define CHV_TX_DW11(ch, lane) _TXLANE(ch, lane, 0xac)
1095#define DPIO_FRC_LATENCY_SHFIT 8
1096#define CHV_TX_DW14(ch, lane) _TXLANE(ch, lane, 0xb8)
1097#define DPIO_UPAR_SHIFT 30
Jesse Barnes585fb112008-07-29 11:54:06 -07001098/*
Jesse Barnesde151cf2008-11-12 10:03:55 -08001099 * Fence registers
1100 */
1101#define FENCE_REG_830_0 0x2000
Eric Anholtdc529a42009-03-10 22:34:49 -07001102#define FENCE_REG_945_8 0x3000
Jesse Barnesde151cf2008-11-12 10:03:55 -08001103#define I830_FENCE_START_MASK 0x07f80000
1104#define I830_FENCE_TILING_Y_SHIFT 12
Jesse Barnes0f973f22009-01-26 17:10:45 -08001105#define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001106#define I830_FENCE_PITCH_SHIFT 4
1107#define I830_FENCE_REG_VALID (1<<0)
Daniel Vetterc36a2a62010-04-17 15:12:03 +02001108#define I915_FENCE_MAX_PITCH_VAL 4
Eric Anholte76a16d2009-05-26 17:44:56 -07001109#define I830_FENCE_MAX_PITCH_VAL 6
Daniel Vetter8d7773a2009-03-29 14:09:41 +02001110#define I830_FENCE_MAX_SIZE_VAL (1<<8)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001111
1112#define I915_FENCE_START_MASK 0x0ff00000
Jesse Barnes0f973f22009-01-26 17:10:45 -08001113#define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001114
1115#define FENCE_REG_965_0 0x03000
1116#define I965_FENCE_PITCH_SHIFT 2
1117#define I965_FENCE_TILING_Y_SHIFT 1
1118#define I965_FENCE_REG_VALID (1<<0)
Daniel Vetter8d7773a2009-03-29 14:09:41 +02001119#define I965_FENCE_MAX_PITCH_VAL 0x0400
Jesse Barnesde151cf2008-11-12 10:03:55 -08001120
Eric Anholt4e901fd2009-10-26 16:44:17 -07001121#define FENCE_REG_SANDYBRIDGE_0 0x100000
1122#define SANDYBRIDGE_FENCE_PITCH_SHIFT 32
Ville Syrjälä3a062472013-04-09 11:45:05 +03001123#define GEN7_FENCE_MAX_PITCH_VAL 0x0800
Eric Anholt4e901fd2009-10-26 16:44:17 -07001124
Deepak S2b6b3a02014-05-27 15:59:30 +05301125
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001126/* control register for cpu gtt access */
1127#define TILECTL 0x101000
1128#define TILECTL_SWZCTL (1 << 0)
1129#define TILECTL_TLB_PREFETCH_DIS (1 << 2)
1130#define TILECTL_BACKSNOOP_DIS (1 << 3)
1131
Jesse Barnesde151cf2008-11-12 10:03:55 -08001132/*
Jesse Barnes585fb112008-07-29 11:54:06 -07001133 * Instruction and interrupt control regs
1134 */
Ville Syrjäläf1e1c212014-06-05 20:02:59 +03001135#define PGTBL_CTL 0x02020
1136#define PGTBL_ADDRESS_LO_MASK 0xfffff000 /* bits [31:12] */
1137#define PGTBL_ADDRESS_HI_MASK 0x000000f0 /* bits [35:32] (gen4) */
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001138#define PGTBL_ER 0x02024
Ville Syrjälä81e7f202014-08-15 01:21:55 +03001139#define PRB0_BASE (0x2030-0x30)
1140#define PRB1_BASE (0x2040-0x30) /* 830,gen3 */
1141#define PRB2_BASE (0x2050-0x30) /* gen3 */
1142#define SRB0_BASE (0x2100-0x30) /* gen2 */
1143#define SRB1_BASE (0x2110-0x30) /* gen2 */
1144#define SRB2_BASE (0x2120-0x30) /* 830 */
1145#define SRB3_BASE (0x2130-0x30) /* 830 */
Daniel Vetter333e9fe2010-08-02 16:24:01 +02001146#define RENDER_RING_BASE 0x02000
1147#define BSD_RING_BASE 0x04000
1148#define GEN6_BSD_RING_BASE 0x12000
Zhao Yakui845f74a2014-04-17 10:37:37 +08001149#define GEN8_BSD2_RING_BASE 0x1c000
Ben Widawsky1950de12013-05-28 19:22:20 -07001150#define VEBOX_RING_BASE 0x1a000
Chris Wilson549f7362010-10-19 11:19:32 +01001151#define BLT_RING_BASE 0x22000
Daniel Vetter3d281d82010-09-24 21:14:22 +02001152#define RING_TAIL(base) ((base)+0x30)
1153#define RING_HEAD(base) ((base)+0x34)
1154#define RING_START(base) ((base)+0x38)
1155#define RING_CTL(base) ((base)+0x3c)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001156#define RING_SYNC_0(base) ((base)+0x40)
1157#define RING_SYNC_1(base) ((base)+0x44)
Ben Widawsky1950de12013-05-28 19:22:20 -07001158#define RING_SYNC_2(base) ((base)+0x48)
1159#define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE))
1160#define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE))
1161#define GEN6_RVESYNC (RING_SYNC_2(RENDER_RING_BASE))
1162#define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE))
1163#define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE))
1164#define GEN6_VVESYNC (RING_SYNC_2(GEN6_BSD_RING_BASE))
1165#define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE))
1166#define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE))
1167#define GEN6_BVESYNC (RING_SYNC_2(BLT_RING_BASE))
1168#define GEN6_VEBSYNC (RING_SYNC_0(VEBOX_RING_BASE))
1169#define GEN6_VERSYNC (RING_SYNC_1(VEBOX_RING_BASE))
1170#define GEN6_VEVSYNC (RING_SYNC_2(VEBOX_RING_BASE))
Ben Widawskyad776f82013-05-28 19:22:18 -07001171#define GEN6_NOSYNC 0
Chris Wilson2c550182014-12-16 10:02:27 +00001172#define RING_PSMI_CTL(base) ((base)+0x50)
Chris Wilson8fd26852010-12-08 18:40:43 +00001173#define RING_MAX_IDLE(base) ((base)+0x54)
Daniel Vetter3d281d82010-09-24 21:14:22 +02001174#define RING_HWS_PGA(base) ((base)+0x80)
1175#define RING_HWS_PGA_GEN6(base) ((base)+0x2080)
Imre Deak9e72b462014-05-05 15:13:55 +03001176
1177#define GEN7_WR_WATERMARK 0x4028
1178#define GEN7_GFX_PRIO_CTRL 0x402C
1179#define ARB_MODE 0x4030
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001180#define ARB_MODE_SWIZZLE_SNB (1<<4)
1181#define ARB_MODE_SWIZZLE_IVB (1<<5)
Imre Deak9e72b462014-05-05 15:13:55 +03001182#define GEN7_GFX_PEND_TLB0 0x4034
1183#define GEN7_GFX_PEND_TLB1 0x4038
1184/* L3, CVS, ZTLB, RCC, CASC LRA min, max values */
1185#define GEN7_LRA_LIMITS_BASE 0x403C
1186#define GEN7_LRA_LIMITS_REG_NUM 13
1187#define GEN7_MEDIA_MAX_REQ_COUNT 0x4070
1188#define GEN7_GFX_MAX_REQ_COUNT 0x4074
1189
Ben Widawsky31a53362013-11-02 21:07:04 -07001190#define GAMTARBMODE 0x04a08
Ben Widawsky4afe8d32013-11-02 21:07:55 -07001191#define ARB_MODE_BWGTLB_DISABLE (1<<9)
Ben Widawsky31a53362013-11-02 21:07:04 -07001192#define ARB_MODE_SWIZZLE_BDW (1<<1)
Eric Anholt45930102011-05-06 17:12:35 -07001193#define RENDER_HWS_PGA_GEN7 (0x04080)
Daniel Vetter33f3f512011-12-14 13:57:39 +01001194#define RING_FAULT_REG(ring) (0x4094 + 0x100*(ring)->id)
Ben Widawsky828c7902013-10-16 09:21:30 -07001195#define RING_FAULT_GTTSEL_MASK (1<<11)
1196#define RING_FAULT_SRCID(x) ((x >> 3) & 0xff)
1197#define RING_FAULT_FAULT_TYPE(x) ((x >> 1) & 0x3)
1198#define RING_FAULT_VALID (1<<0)
Daniel Vetter33f3f512011-12-14 13:57:39 +01001199#define DONE_REG 0x40b0
Ben Widawskyfbe5d362013-11-04 19:56:49 -08001200#define GEN8_PRIVATE_PAT 0x40e0
Eric Anholt45930102011-05-06 17:12:35 -07001201#define BSD_HWS_PGA_GEN7 (0x04180)
1202#define BLT_HWS_PGA_GEN7 (0x04280)
Ben Widawsky9a8a2212013-05-28 19:22:23 -07001203#define VEBOX_HWS_PGA_GEN7 (0x04380)
Daniel Vetter3d281d82010-09-24 21:14:22 +02001204#define RING_ACTHD(base) ((base)+0x74)
Chris Wilson50877442014-03-21 12:41:53 +00001205#define RING_ACTHD_UDW(base) ((base)+0x5c)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001206#define RING_NOPID(base) ((base)+0x94)
Chris Wilson0f468322011-01-04 17:35:21 +00001207#define RING_IMR(base) ((base)+0xa8)
Oscar Mateo73d477f2014-07-24 17:04:31 +01001208#define RING_HWSTAM(base) ((base)+0x98)
Ben Widawskyc0c7bab2012-07-12 11:01:05 -07001209#define RING_TIMESTAMP(base) ((base)+0x358)
Jesse Barnes585fb112008-07-29 11:54:06 -07001210#define TAIL_ADDR 0x001FFFF8
1211#define HEAD_WRAP_COUNT 0xFFE00000
1212#define HEAD_WRAP_ONE 0x00200000
1213#define HEAD_ADDR 0x001FFFFC
1214#define RING_NR_PAGES 0x001FF000
1215#define RING_REPORT_MASK 0x00000006
1216#define RING_REPORT_64K 0x00000002
1217#define RING_REPORT_128K 0x00000004
1218#define RING_NO_REPORT 0x00000000
1219#define RING_VALID_MASK 0x00000001
1220#define RING_VALID 0x00000001
1221#define RING_INVALID 0x00000000
Chris Wilson4b60e5c2010-08-08 11:53:53 +01001222#define RING_WAIT_I8XX (1<<0) /* gen2, PRBx_HEAD */
1223#define RING_WAIT (1<<11) /* gen3+, PRBx_CTL */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001224#define RING_WAIT_SEMAPHORE (1<<10) /* gen6+ */
Imre Deak9e72b462014-05-05 15:13:55 +03001225
1226#define GEN7_TLB_RD_ADDR 0x4700
1227
Chris Wilson8168bd42010-11-11 17:54:52 +00001228#if 0
1229#define PRB0_TAIL 0x02030
1230#define PRB0_HEAD 0x02034
1231#define PRB0_START 0x02038
1232#define PRB0_CTL 0x0203c
Jesse Barnes585fb112008-07-29 11:54:06 -07001233#define PRB1_TAIL 0x02040 /* 915+ only */
1234#define PRB1_HEAD 0x02044 /* 915+ only */
1235#define PRB1_START 0x02048 /* 915+ only */
1236#define PRB1_CTL 0x0204c /* 915+ only */
Chris Wilson8168bd42010-11-11 17:54:52 +00001237#endif
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001238#define IPEIR_I965 0x02064
1239#define IPEHR_I965 0x02068
1240#define INSTDONE_I965 0x0206c
Ben Widawskyd53bd482012-08-22 11:32:14 -07001241#define GEN7_INSTDONE_1 0x0206c
1242#define GEN7_SC_INSTDONE 0x07100
1243#define GEN7_SAMPLER_INSTDONE 0x0e160
1244#define GEN7_ROW_INSTDONE 0x0e164
1245#define I915_NUM_INSTDONE_REG 4
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001246#define RING_IPEIR(base) ((base)+0x64)
1247#define RING_IPEHR(base) ((base)+0x68)
1248#define RING_INSTDONE(base) ((base)+0x6c)
Daniel Vetterc1cd90e2011-12-14 13:57:02 +01001249#define RING_INSTPS(base) ((base)+0x70)
1250#define RING_DMA_FADD(base) ((base)+0x78)
Ben Widawsky13ffadd2014-04-01 16:31:07 -07001251#define RING_DMA_FADD_UDW(base) ((base)+0x60) /* gen8+ */
Daniel Vetterc1cd90e2011-12-14 13:57:02 +01001252#define RING_INSTPM(base) ((base)+0xc0)
Naresh Kumar Kachhie9fea572014-03-12 16:39:41 +05301253#define RING_MI_MODE(base) ((base)+0x9c)
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001254#define INSTPS 0x02070 /* 965+ only */
1255#define INSTDONE1 0x0207c /* 965+ only */
Jesse Barnes585fb112008-07-29 11:54:06 -07001256#define ACTHD_I965 0x02074
1257#define HWS_PGA 0x02080
1258#define HWS_ADDRESS_MASK 0xfffff000
1259#define HWS_START_ADDRESS_SHIFT 4
Jesse Barnes97f5ab62009-10-08 10:16:48 -07001260#define PWRCTXA 0x2088 /* 965GM+ only */
1261#define PWRCTX_EN (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -07001262#define IPEIR 0x02088
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001263#define IPEHR 0x0208c
1264#define INSTDONE 0x02090
Jesse Barnes585fb112008-07-29 11:54:06 -07001265#define NOPID 0x02094
1266#define HWSTAM 0x02098
Daniel Vetter9d2f41f2012-04-02 21:41:45 +02001267#define DMA_FADD_I8XX 0x020d0
Chris Wilson94e39e22013-10-30 09:28:22 +00001268#define RING_BBSTATE(base) ((base)+0x110)
Ville Syrjälä3dda20a2013-12-10 21:44:43 +02001269#define RING_BBADDR(base) ((base)+0x140)
1270#define RING_BBADDR_UDW(base) ((base)+0x168) /* gen8+ */
Eric Anholt71cf39b2010-03-08 23:41:55 -08001271
Chris Wilsonf4068392010-10-27 20:36:41 +01001272#define ERROR_GEN6 0x040a0
Ben Widawsky71e172e2012-08-20 16:15:13 -07001273#define GEN7_ERR_INT 0x44040
Paulo Zanonide032bf2013-04-12 17:57:58 -03001274#define ERR_INT_POISON (1<<31)
Paulo Zanoni86642812013-04-12 17:57:57 -03001275#define ERR_INT_MMIO_UNCLAIMED (1<<13)
Shuang He8bf1e9f2013-10-15 18:55:27 +01001276#define ERR_INT_PIPE_CRC_DONE_C (1<<8)
Paulo Zanoni86642812013-04-12 17:57:57 -03001277#define ERR_INT_FIFO_UNDERRUN_C (1<<6)
Shuang He8bf1e9f2013-10-15 18:55:27 +01001278#define ERR_INT_PIPE_CRC_DONE_B (1<<5)
Paulo Zanoni86642812013-04-12 17:57:57 -03001279#define ERR_INT_FIFO_UNDERRUN_B (1<<3)
Shuang He8bf1e9f2013-10-15 18:55:27 +01001280#define ERR_INT_PIPE_CRC_DONE_A (1<<2)
Daniel Vetter5a69b892013-10-16 22:55:52 +02001281#define ERR_INT_PIPE_CRC_DONE(pipe) (1<<(2 + pipe*3))
Paulo Zanoni86642812013-04-12 17:57:57 -03001282#define ERR_INT_FIFO_UNDERRUN_A (1<<0)
Daniel Vetter7336df62013-07-09 22:59:16 +02001283#define ERR_INT_FIFO_UNDERRUN(pipe) (1<<(pipe*3))
Chris Wilsonf4068392010-10-27 20:36:41 +01001284
Paulo Zanoni3f1e1092013-02-18 19:00:21 -03001285#define FPGA_DBG 0x42300
1286#define FPGA_DBG_RM_NOCLAIM (1<<31)
1287
Chris Wilson0f3b6842013-01-15 12:05:55 +00001288#define DERRMR 0x44050
Ben Widawsky4e0bbc32013-11-02 21:07:07 -07001289/* Note that HBLANK events are reserved on bdw+ */
Chris Wilsonffe74d72013-08-26 20:58:12 +01001290#define DERRMR_PIPEA_SCANLINE (1<<0)
1291#define DERRMR_PIPEA_PRI_FLIP_DONE (1<<1)
1292#define DERRMR_PIPEA_SPR_FLIP_DONE (1<<2)
1293#define DERRMR_PIPEA_VBLANK (1<<3)
1294#define DERRMR_PIPEA_HBLANK (1<<5)
1295#define DERRMR_PIPEB_SCANLINE (1<<8)
1296#define DERRMR_PIPEB_PRI_FLIP_DONE (1<<9)
1297#define DERRMR_PIPEB_SPR_FLIP_DONE (1<<10)
1298#define DERRMR_PIPEB_VBLANK (1<<11)
1299#define DERRMR_PIPEB_HBLANK (1<<13)
1300/* Note that PIPEC is not a simple translation of PIPEA/PIPEB */
1301#define DERRMR_PIPEC_SCANLINE (1<<14)
1302#define DERRMR_PIPEC_PRI_FLIP_DONE (1<<15)
1303#define DERRMR_PIPEC_SPR_FLIP_DONE (1<<20)
1304#define DERRMR_PIPEC_VBLANK (1<<21)
1305#define DERRMR_PIPEC_HBLANK (1<<22)
1306
Chris Wilson0f3b6842013-01-15 12:05:55 +00001307
Eric Anholtde6e2ea2010-11-06 14:53:32 -07001308/* GM45+ chicken bits -- debug workaround bits that may be required
1309 * for various sorts of correct behavior. The top 16 bits of each are
1310 * the enables for writing to the corresponding low bit.
1311 */
1312#define _3D_CHICKEN 0x02084
Daniel Vetter42839082012-12-14 23:38:28 +01001313#define _3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB (1 << 10)
Eric Anholtde6e2ea2010-11-06 14:53:32 -07001314#define _3D_CHICKEN2 0x0208c
1315/* Disables pipelining of read flushes past the SF-WIZ interface.
1316 * Required on all Ironlake steppings according to the B-Spec, but the
1317 * particular danger of not doing so is not specified.
1318 */
1319# define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14)
1320#define _3D_CHICKEN3 0x02090
Jesse Barnes87f80202012-10-02 17:43:41 -05001321#define _3D_CHICKEN_SF_DISABLE_OBJEND_CULL (1 << 10)
Kenneth Graunke26b6e442012-10-07 08:51:07 -07001322#define _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL (1 << 5)
Ville Syrjäläe927ecd2014-02-04 21:59:18 +02001323#define _3D_CHICKEN_SDE_LIMIT_FIFO_POLY_DEPTH(x) ((x)<<1) /* gen8+ */
1324#define _3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH (1 << 1) /* gen6 */
Eric Anholtde6e2ea2010-11-06 14:53:32 -07001325
Eric Anholt71cf39b2010-03-08 23:41:55 -08001326#define MI_MODE 0x0209c
1327# define VS_TIMER_DISPATCH (1 << 6)
Eric Anholtfc74d8e2012-01-19 10:50:06 -08001328# define MI_FLUSH_ENABLE (1 << 12)
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001329# define ASYNC_FLIP_PERF_DISABLE (1 << 14)
Naresh Kumar Kachhie9fea572014-03-12 16:39:41 +05301330# define MODE_IDLE (1 << 9)
Chris Wilson9991ae72014-04-02 16:36:07 +01001331# define STOP_RING (1 << 8)
Eric Anholt71cf39b2010-03-08 23:41:55 -08001332
Ben Widawskyf8f2ac92012-10-03 19:34:24 -07001333#define GEN6_GT_MODE 0x20d0
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02001334#define GEN7_GT_MODE 0x7008
Ville Syrjälä8d85d272014-02-04 21:59:15 +02001335#define GEN6_WIZ_HASHING(hi, lo) (((hi) << 9) | ((lo) << 7))
1336#define GEN6_WIZ_HASHING_8x8 GEN6_WIZ_HASHING(0, 0)
1337#define GEN6_WIZ_HASHING_8x4 GEN6_WIZ_HASHING(0, 1)
1338#define GEN6_WIZ_HASHING_16x4 GEN6_WIZ_HASHING(1, 0)
Damien Lespiau98533252014-12-08 17:33:51 +00001339#define GEN6_WIZ_HASHING_MASK GEN6_WIZ_HASHING(1, 1)
Daniel Vetter6547fbd2012-12-14 23:38:29 +01001340#define GEN6_TD_FOUR_ROW_DISPATCH_DISABLE (1 << 5)
Ben Widawskyf8f2ac92012-10-03 19:34:24 -07001341
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001342#define GFX_MODE 0x02520
Jesse Barnesb095cd02011-08-12 15:28:32 -07001343#define GFX_MODE_GEN7 0x0229c
Daniel Vetter5eb719c2012-02-09 17:15:48 +01001344#define RING_MODE_GEN7(ring) ((ring)->mmio_base+0x29c)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001345#define GFX_RUN_LIST_ENABLE (1<<15)
Chris Wilsonaa83e302014-03-21 17:18:54 +00001346#define GFX_TLB_INVALIDATE_EXPLICIT (1<<13)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001347#define GFX_SURFACE_FAULT_ENABLE (1<<12)
1348#define GFX_REPLAY_MODE (1<<11)
1349#define GFX_PSMI_GRANULARITY (1<<10)
1350#define GFX_PPGTT_ENABLE (1<<9)
1351
Daniel Vettera7e806d2012-07-11 16:27:55 +02001352#define VLV_DISPLAY_BASE 0x180000
Shashank Sharmab6fdd0f2014-05-19 20:54:03 +05301353#define VLV_MIPI_BASE VLV_DISPLAY_BASE
Daniel Vettera7e806d2012-07-11 16:27:55 +02001354
Imre Deak9e72b462014-05-05 15:13:55 +03001355#define VLV_GU_CTL0 (VLV_DISPLAY_BASE + 0x2030)
1356#define VLV_GU_CTL1 (VLV_DISPLAY_BASE + 0x2034)
Jesse Barnes585fb112008-07-29 11:54:06 -07001357#define SCPD0 0x0209c /* 915+ only */
1358#define IER 0x020a0
1359#define IIR 0x020a4
1360#define IMR 0x020a8
1361#define ISR 0x020ac
Ville Syrjälä07ec7ec2013-01-24 15:29:51 +02001362#define VLV_GUNIT_CLOCK_GATE (VLV_DISPLAY_BASE + 0x2060)
Ville Syrjäläe4443e42014-04-09 13:28:41 +03001363#define GINT_DIS (1<<22)
Jesse Barnes2d809572012-10-25 12:15:44 -07001364#define GCFG_DIS (1<<8)
Imre Deak9e72b462014-05-05 15:13:55 +03001365#define VLV_GUNIT_CLOCK_GATE2 (VLV_DISPLAY_BASE + 0x2064)
Ville Syrjäläff763012013-01-24 15:29:52 +02001366#define VLV_IIR_RW (VLV_DISPLAY_BASE + 0x2084)
1367#define VLV_IER (VLV_DISPLAY_BASE + 0x20a0)
1368#define VLV_IIR (VLV_DISPLAY_BASE + 0x20a4)
1369#define VLV_IMR (VLV_DISPLAY_BASE + 0x20a8)
1370#define VLV_ISR (VLV_DISPLAY_BASE + 0x20ac)
Jesse Barnesc9cddff2013-05-08 10:45:13 -07001371#define VLV_PCBR (VLV_DISPLAY_BASE + 0x2120)
Deepak S38807742014-05-23 21:00:15 +05301372#define VLV_PCBR_ADDR_SHIFT 12
1373
Ville Syrjälä90a72f82013-02-19 23:16:44 +02001374#define DISPLAY_PLANE_FLIP_PENDING(plane) (1<<(11-(plane))) /* A and B only */
Jesse Barnes585fb112008-07-29 11:54:06 -07001375#define EIR 0x020b0
1376#define EMR 0x020b4
1377#define ESR 0x020b8
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001378#define GM45_ERROR_PAGE_TABLE (1<<5)
1379#define GM45_ERROR_MEM_PRIV (1<<4)
1380#define I915_ERROR_PAGE_TABLE (1<<4)
1381#define GM45_ERROR_CP_PRIV (1<<3)
1382#define I915_ERROR_MEMORY_REFRESH (1<<1)
1383#define I915_ERROR_INSTRUCTION (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -07001384#define INSTPM 0x020c0
Li Pengee980b82010-01-27 19:01:11 +08001385#define INSTPM_SELF_EN (1<<12) /* 915GM only */
Ville Syrjälä32992542014-02-25 15:13:39 +02001386#define INSTPM_AGPBUSY_INT_EN (1<<11) /* gen3: when disabled, pending interrupts
Chris Wilson8692d00e2011-02-05 10:08:21 +00001387 will not assert AGPBUSY# and will only
1388 be delivered when out of C3. */
Ben Widawsky84f9f932011-12-12 19:21:58 -08001389#define INSTPM_FORCE_ORDERING (1<<7) /* GEN6+ */
Chris Wilson884020b2013-08-06 19:01:14 +01001390#define INSTPM_TLB_INVALIDATE (1<<9)
1391#define INSTPM_SYNC_FLUSH (1<<5)
Jesse Barnes585fb112008-07-29 11:54:06 -07001392#define ACTHD 0x020c8
Ville Syrjälä10383922014-08-15 01:21:54 +03001393#define MEM_MODE 0x020cc
1394#define MEM_DISPLAY_B_TRICKLE_FEED_DISABLE (1<<3) /* 830 only */
1395#define MEM_DISPLAY_A_TRICKLE_FEED_DISABLE (1<<2) /* 830/845 only */
1396#define MEM_DISPLAY_TRICKLE_FEED_DISABLE (1<<2) /* 85x only */
Jesse Barnes585fb112008-07-29 11:54:06 -07001397#define FW_BLC 0x020d8
Chris Wilson8692d00e2011-02-05 10:08:21 +00001398#define FW_BLC2 0x020dc
Jesse Barnes585fb112008-07-29 11:54:06 -07001399#define FW_BLC_SELF 0x020e0 /* 915+ only */
Li Pengee980b82010-01-27 19:01:11 +08001400#define FW_BLC_SELF_EN_MASK (1<<31)
1401#define FW_BLC_SELF_FIFO_MASK (1<<16) /* 945 only */
1402#define FW_BLC_SELF_EN (1<<15) /* 945 only */
Shaohua Li7662c8b2009-06-26 11:23:55 +08001403#define MM_BURST_LENGTH 0x00700000
1404#define MM_FIFO_WATERMARK 0x0001F000
1405#define LM_BURST_LENGTH 0x00000700
1406#define LM_FIFO_WATERMARK 0x0000001F
Jesse Barnes585fb112008-07-29 11:54:06 -07001407#define MI_ARB_STATE 0x020e4 /* 915+ only */
Keith Packard45503de2010-07-19 21:12:35 -07001408
1409/* Make render/texture TLB fetches lower priorty than associated data
1410 * fetches. This is not turned on by default
1411 */
1412#define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
1413
1414/* Isoch request wait on GTT enable (Display A/B/C streams).
1415 * Make isoch requests stall on the TLB update. May cause
1416 * display underruns (test mode only)
1417 */
1418#define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
1419
1420/* Block grant count for isoch requests when block count is
1421 * set to a finite value.
1422 */
1423#define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
1424#define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
1425#define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
1426#define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
1427#define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
1428
1429/* Enable render writes to complete in C2/C3/C4 power states.
1430 * If this isn't enabled, render writes are prevented in low
1431 * power states. That seems bad to me.
1432 */
1433#define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
1434
1435/* This acknowledges an async flip immediately instead
1436 * of waiting for 2TLB fetches.
1437 */
1438#define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
1439
1440/* Enables non-sequential data reads through arbiter
1441 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001442#define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
Keith Packard45503de2010-07-19 21:12:35 -07001443
1444/* Disable FSB snooping of cacheable write cycles from binner/render
1445 * command stream
1446 */
1447#define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
1448
1449/* Arbiter time slice for non-isoch streams */
1450#define MI_ARB_TIME_SLICE_MASK (7 << 5)
1451#define MI_ARB_TIME_SLICE_1 (0 << 5)
1452#define MI_ARB_TIME_SLICE_2 (1 << 5)
1453#define MI_ARB_TIME_SLICE_4 (2 << 5)
1454#define MI_ARB_TIME_SLICE_6 (3 << 5)
1455#define MI_ARB_TIME_SLICE_8 (4 << 5)
1456#define MI_ARB_TIME_SLICE_10 (5 << 5)
1457#define MI_ARB_TIME_SLICE_14 (6 << 5)
1458#define MI_ARB_TIME_SLICE_16 (7 << 5)
1459
1460/* Low priority grace period page size */
1461#define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
1462#define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
1463
1464/* Disable display A/B trickle feed */
1465#define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
1466
1467/* Set display plane priority */
1468#define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
1469#define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
1470
Ville Syrjälä54e472a2014-02-25 15:13:40 +02001471#define MI_STATE 0x020e4 /* gen2 only */
1472#define MI_AGPBUSY_INT_EN (1 << 1) /* 85x only */
1473#define MI_AGPBUSY_830_MODE (1 << 0) /* 85x only */
1474
Jesse Barnes585fb112008-07-29 11:54:06 -07001475#define CACHE_MODE_0 0x02120 /* 915+ only */
Daniel Vetter4358a372012-10-18 11:49:51 +02001476#define CM0_PIPELINED_RENDER_FLUSH_DISABLE (1<<8)
Jesse Barnes585fb112008-07-29 11:54:06 -07001477#define CM0_IZ_OPT_DISABLE (1<<6)
1478#define CM0_ZR_OPT_DISABLE (1<<5)
Daniel Vetter009be662012-04-11 20:42:42 +02001479#define CM0_STC_EVICT_DISABLE_LRA_SNB (1<<5)
Jesse Barnes585fb112008-07-29 11:54:06 -07001480#define CM0_DEPTH_EVICT_DISABLE (1<<4)
1481#define CM0_COLOR_EVICT_DISABLE (1<<3)
1482#define CM0_DEPTH_WRITE_DISABLE (1<<1)
1483#define CM0_RC_OP_FLUSH_DISABLE (1<<0)
1484#define GFX_FLSH_CNTL 0x02170 /* 915+ only */
Ben Widawsky0f9b91c2012-11-04 09:21:30 -08001485#define GFX_FLSH_CNTL_GEN6 0x101008
1486#define GFX_FLSH_CNTL_EN (1<<0)
Jesse Barnes1afe3e92010-03-26 10:35:20 -07001487#define ECOSKPD 0x021d0
1488#define ECO_GATING_CX_ONLY (1<<3)
1489#define ECO_FLIP_DONE (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -07001490
Chia-I Wufe27c602014-01-28 13:29:33 +08001491#define CACHE_MODE_0_GEN7 0x7000 /* IVB+ */
Akash Goel4e046322014-04-04 17:14:38 +05301492#define RC_OP_FLUSH_ENABLE (1<<0)
Chia-I Wufe27c602014-01-28 13:29:33 +08001493#define HIZ_RAW_STALL_OPT_DISABLE (1<<2)
Jesse Barnesfb046852012-03-28 13:39:26 -07001494#define CACHE_MODE_1 0x7004 /* IVB+ */
Damien Lespiau5d708682014-03-26 18:41:51 +00001495#define PIXEL_SUBSPAN_COLLECT_OPT_DISABLE (1<<6)
1496#define GEN8_4x4_STC_OPTIMIZATION_DISABLE (1<<6)
Damien Lespiau9370cd92015-02-09 19:33:17 +00001497#define GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE (1<<1)
Jesse Barnesfb046852012-03-28 13:39:26 -07001498
Jesse Barnes4efe0702011-01-18 11:25:41 -08001499#define GEN6_BLITTER_ECOSKPD 0x221d0
1500#define GEN6_BLITTER_LOCK_SHIFT 16
1501#define GEN6_BLITTER_FBC_NOTIFY (1<<3)
1502
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02001503#define GEN6_RC_SLEEP_PSMI_CONTROL 0x2050
Chris Wilson2c550182014-12-16 10:02:27 +00001504#define GEN6_PSMI_SLEEP_MSG_DISABLE (1 << 0)
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02001505#define GEN8_RC_SEMA_IDLE_MSG_DISABLE (1 << 12)
Ville Syrjäläe4443e42014-04-09 13:28:41 +03001506#define GEN8_FF_DOP_CLOCK_GATE_DISABLE (1<<10)
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02001507
Deepak S693d11c2015-01-16 20:42:16 +05301508/* Fuse readout registers for GT */
1509#define CHV_FUSE_GT (VLV_DISPLAY_BASE + 0x2168)
1510#define CHV_FGT_EU_DIS_SS0_R0_SHIFT 16
1511#define CHV_FGT_EU_DIS_SS0_R0_MASK (0xf << CHV_FGT_EU_DIS_SS0_R0_SHIFT)
1512#define CHV_FGT_EU_DIS_SS0_R1_SHIFT 20
1513#define CHV_FGT_EU_DIS_SS0_R1_MASK (0xf << CHV_FGT_EU_DIS_SS0_R1_SHIFT)
1514#define CHV_FGT_EU_DIS_SS1_R0_SHIFT 24
1515#define CHV_FGT_EU_DIS_SS1_R0_MASK (0xf << CHV_FGT_EU_DIS_SS1_R0_SHIFT)
1516#define CHV_FGT_EU_DIS_SS1_R1_SHIFT 28
1517#define CHV_FGT_EU_DIS_SS1_R1_MASK (0xf << CHV_FGT_EU_DIS_SS1_R1_SHIFT)
1518
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001519#define GEN6_BSD_SLEEP_PSMI_CONTROL 0x12050
Chris Wilson12f55812012-07-05 17:14:01 +01001520#define GEN6_BSD_SLEEP_MSG_DISABLE (1 << 0)
1521#define GEN6_BSD_SLEEP_FLUSH_DISABLE (1 << 2)
1522#define GEN6_BSD_SLEEP_INDICATOR (1 << 3)
1523#define GEN6_BSD_GO_INDICATOR (1 << 4)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001524
Ben Widawskycc609d52013-05-28 19:22:29 -07001525/* On modern GEN architectures interrupt control consists of two sets
1526 * of registers. The first set pertains to the ring generating the
1527 * interrupt. The second control is for the functional block generating the
1528 * interrupt. These are PM, GT, DE, etc.
1529 *
1530 * Luckily *knocks on wood* all the ring interrupt bits match up with the
1531 * GT interrupt bits, so we don't need to duplicate the defines.
1532 *
1533 * These defines should cover us well from SNB->HSW with minor exceptions
1534 * it can also work on ILK.
1535 */
1536#define GT_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26)
1537#define GT_BLT_CS_ERROR_INTERRUPT (1 << 25)
1538#define GT_BLT_USER_INTERRUPT (1 << 22)
1539#define GT_BSD_CS_ERROR_INTERRUPT (1 << 15)
1540#define GT_BSD_USER_INTERRUPT (1 << 12)
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001541#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 (1 << 11) /* hsw+; rsvd on snb, ivb, vlv */
Oscar Mateo73d477f2014-07-24 17:04:31 +01001542#define GT_CONTEXT_SWITCH_INTERRUPT (1 << 8)
Ben Widawskycc609d52013-05-28 19:22:29 -07001543#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT (1 << 5) /* !snb */
1544#define GT_RENDER_PIPECTL_NOTIFY_INTERRUPT (1 << 4)
1545#define GT_RENDER_CS_MASTER_ERROR_INTERRUPT (1 << 3)
1546#define GT_RENDER_SYNC_STATUS_INTERRUPT (1 << 2)
1547#define GT_RENDER_DEBUG_INTERRUPT (1 << 1)
1548#define GT_RENDER_USER_INTERRUPT (1 << 0)
1549
Ben Widawsky12638c52013-05-28 19:22:31 -07001550#define PM_VEBOX_CS_ERROR_INTERRUPT (1 << 12) /* hsw+ */
1551#define PM_VEBOX_USER_INTERRUPT (1 << 10) /* hsw+ */
1552
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001553#define GT_PARITY_ERROR(dev) \
1554 (GT_RENDER_L3_PARITY_ERROR_INTERRUPT | \
Dan Carpenter45f80d52013-09-24 10:57:35 +03001555 (IS_HASWELL(dev) ? GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 : 0))
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001556
Ben Widawskycc609d52013-05-28 19:22:29 -07001557/* These are all the "old" interrupts */
1558#define ILK_BSD_USER_INTERRUPT (1<<5)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001559
1560#define I915_PM_INTERRUPT (1<<31)
1561#define I915_ISP_INTERRUPT (1<<22)
1562#define I915_LPE_PIPE_B_INTERRUPT (1<<21)
1563#define I915_LPE_PIPE_A_INTERRUPT (1<<20)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02001564#define I915_MIPIC_INTERRUPT (1<<19)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001565#define I915_MIPIA_INTERRUPT (1<<18)
Ben Widawskycc609d52013-05-28 19:22:29 -07001566#define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18)
1567#define I915_DISPLAY_PORT_INTERRUPT (1<<17)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001568#define I915_DISPLAY_PIPE_C_HBLANK_INTERRUPT (1<<16)
1569#define I915_MASTER_ERROR_INTERRUPT (1<<15)
Ben Widawskycc609d52013-05-28 19:22:29 -07001570#define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001571#define I915_DISPLAY_PIPE_B_HBLANK_INTERRUPT (1<<14)
Ben Widawskycc609d52013-05-28 19:22:29 -07001572#define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14) /* p-state */
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001573#define I915_DISPLAY_PIPE_A_HBLANK_INTERRUPT (1<<13)
Ben Widawskycc609d52013-05-28 19:22:29 -07001574#define I915_HWB_OOM_INTERRUPT (1<<13)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001575#define I915_LPE_PIPE_C_INTERRUPT (1<<12)
Ben Widawskycc609d52013-05-28 19:22:29 -07001576#define I915_SYNC_STATUS_INTERRUPT (1<<12)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001577#define I915_MISC_INTERRUPT (1<<11)
Ben Widawskycc609d52013-05-28 19:22:29 -07001578#define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001579#define I915_DISPLAY_PIPE_C_VBLANK_INTERRUPT (1<<10)
Ben Widawskycc609d52013-05-28 19:22:29 -07001580#define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001581#define I915_DISPLAY_PIPE_C_EVENT_INTERRUPT (1<<9)
Ben Widawskycc609d52013-05-28 19:22:29 -07001582#define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001583#define I915_DISPLAY_PIPE_C_DPBM_INTERRUPT (1<<8)
Ben Widawskycc609d52013-05-28 19:22:29 -07001584#define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8)
1585#define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7)
1586#define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6)
1587#define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5)
1588#define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001589#define I915_DISPLAY_PIPE_A_DPBM_INTERRUPT (1<<3)
1590#define I915_DISPLAY_PIPE_B_DPBM_INTERRUPT (1<<2)
Ben Widawskycc609d52013-05-28 19:22:29 -07001591#define I915_DEBUG_INTERRUPT (1<<2)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001592#define I915_WINVALID_INTERRUPT (1<<1)
Ben Widawskycc609d52013-05-28 19:22:29 -07001593#define I915_USER_INTERRUPT (1<<1)
1594#define I915_ASLE_INTERRUPT (1<<0)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001595#define I915_BSD_USER_INTERRUPT (1<<25)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001596
1597#define GEN6_BSD_RNCID 0x12198
1598
Ben Widawskya1e969e2012-04-14 18:41:32 -07001599#define GEN7_FF_THREAD_MODE 0x20a0
1600#define GEN7_FF_SCHED_MASK 0x0077070
Ben Widawskyab57fff2013-12-12 15:28:04 -08001601#define GEN8_FF_DS_REF_CNT_FFME (1 << 19)
Ben Widawskya1e969e2012-04-14 18:41:32 -07001602#define GEN7_FF_TS_SCHED_HS1 (0x5<<16)
1603#define GEN7_FF_TS_SCHED_HS0 (0x3<<16)
1604#define GEN7_FF_TS_SCHED_LOAD_BALANCE (0x1<<16)
1605#define GEN7_FF_TS_SCHED_HW (0x0<<16) /* Default */
Ben Widawsky41c0b3a2013-01-26 11:52:00 -08001606#define GEN7_FF_VS_REF_CNT_FFME (1 << 15)
Ben Widawskya1e969e2012-04-14 18:41:32 -07001607#define GEN7_FF_VS_SCHED_HS1 (0x5<<12)
1608#define GEN7_FF_VS_SCHED_HS0 (0x3<<12)
1609#define GEN7_FF_VS_SCHED_LOAD_BALANCE (0x1<<12) /* Default */
1610#define GEN7_FF_VS_SCHED_HW (0x0<<12)
1611#define GEN7_FF_DS_SCHED_HS1 (0x5<<4)
1612#define GEN7_FF_DS_SCHED_HS0 (0x3<<4)
1613#define GEN7_FF_DS_SCHED_LOAD_BALANCE (0x1<<4) /* Default */
1614#define GEN7_FF_DS_SCHED_HW (0x0<<4)
1615
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001616/*
Jesse Barnes585fb112008-07-29 11:54:06 -07001617 * Framebuffer compression (915+ only)
1618 */
1619
1620#define FBC_CFB_BASE 0x03200 /* 4k page aligned */
1621#define FBC_LL_BASE 0x03204 /* 4k page aligned */
1622#define FBC_CONTROL 0x03208
1623#define FBC_CTL_EN (1<<31)
1624#define FBC_CTL_PERIODIC (1<<30)
1625#define FBC_CTL_INTERVAL_SHIFT (16)
1626#define FBC_CTL_UNCOMPRESSIBLE (1<<14)
Priit Laes49677902010-03-02 11:37:00 +02001627#define FBC_CTL_C3_IDLE (1<<13)
Jesse Barnes585fb112008-07-29 11:54:06 -07001628#define FBC_CTL_STRIDE_SHIFT (5)
Ville Syrjälä82f34492013-11-28 17:29:55 +02001629#define FBC_CTL_FENCENO_SHIFT (0)
Jesse Barnes585fb112008-07-29 11:54:06 -07001630#define FBC_COMMAND 0x0320c
1631#define FBC_CMD_COMPRESS (1<<0)
1632#define FBC_STATUS 0x03210
1633#define FBC_STAT_COMPRESSING (1<<31)
1634#define FBC_STAT_COMPRESSED (1<<30)
1635#define FBC_STAT_MODIFIED (1<<29)
Ville Syrjälä82f34492013-11-28 17:29:55 +02001636#define FBC_STAT_CURRENT_LINE_SHIFT (0)
Jesse Barnes585fb112008-07-29 11:54:06 -07001637#define FBC_CONTROL2 0x03214
1638#define FBC_CTL_FENCE_DBL (0<<4)
1639#define FBC_CTL_IDLE_IMM (0<<2)
1640#define FBC_CTL_IDLE_FULL (1<<2)
1641#define FBC_CTL_IDLE_LINE (2<<2)
1642#define FBC_CTL_IDLE_DEBUG (3<<2)
1643#define FBC_CTL_CPU_FENCE (1<<1)
Ville Syrjälä7f2cf222014-01-23 16:49:11 +02001644#define FBC_CTL_PLANE(plane) ((plane)<<0)
Ville Syrjäläf64f1722014-01-23 16:49:17 +02001645#define FBC_FENCE_OFF 0x03218 /* BSpec typo has 321Bh */
Jesse Barnes80824002009-09-10 15:28:06 -07001646#define FBC_TAG 0x03300
Jesse Barnes585fb112008-07-29 11:54:06 -07001647
1648#define FBC_LL_SIZE (1536)
1649
Jesse Barnes74dff282009-09-14 15:39:40 -07001650/* Framebuffer compression for GM45+ */
1651#define DPFC_CB_BASE 0x3200
1652#define DPFC_CONTROL 0x3208
1653#define DPFC_CTL_EN (1<<31)
Ville Syrjälä7f2cf222014-01-23 16:49:11 +02001654#define DPFC_CTL_PLANE(plane) ((plane)<<30)
1655#define IVB_DPFC_CTL_PLANE(plane) ((plane)<<29)
Jesse Barnes74dff282009-09-14 15:39:40 -07001656#define DPFC_CTL_FENCE_EN (1<<29)
Rodrigo Viviabe959c2013-05-06 19:37:33 -03001657#define IVB_DPFC_CTL_FENCE_EN (1<<28)
Chris Wilson9ce9d062011-07-08 12:22:40 +01001658#define DPFC_CTL_PERSISTENT_MODE (1<<25)
Jesse Barnes74dff282009-09-14 15:39:40 -07001659#define DPFC_SR_EN (1<<10)
1660#define DPFC_CTL_LIMIT_1X (0<<6)
1661#define DPFC_CTL_LIMIT_2X (1<<6)
1662#define DPFC_CTL_LIMIT_4X (2<<6)
1663#define DPFC_RECOMP_CTL 0x320c
1664#define DPFC_RECOMP_STALL_EN (1<<27)
1665#define DPFC_RECOMP_STALL_WM_SHIFT (16)
1666#define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
1667#define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
1668#define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
1669#define DPFC_STATUS 0x3210
1670#define DPFC_INVAL_SEG_SHIFT (16)
1671#define DPFC_INVAL_SEG_MASK (0x07ff0000)
1672#define DPFC_COMP_SEG_SHIFT (0)
1673#define DPFC_COMP_SEG_MASK (0x000003ff)
1674#define DPFC_STATUS2 0x3214
1675#define DPFC_FENCE_YOFF 0x3218
1676#define DPFC_CHICKEN 0x3224
1677#define DPFC_HT_MODIFY (1<<31)
1678
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001679/* Framebuffer compression for Ironlake */
1680#define ILK_DPFC_CB_BASE 0x43200
1681#define ILK_DPFC_CONTROL 0x43208
Rodrigo Vivida46f932014-08-01 02:04:45 -07001682#define FBC_CTL_FALSE_COLOR (1<<10)
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001683/* The bit 28-8 is reserved */
1684#define DPFC_RESERVED (0x1FFFFF00)
1685#define ILK_DPFC_RECOMP_CTL 0x4320c
1686#define ILK_DPFC_STATUS 0x43210
1687#define ILK_DPFC_FENCE_YOFF 0x43218
1688#define ILK_DPFC_CHICKEN 0x43224
1689#define ILK_FBC_RT_BASE 0x2128
1690#define ILK_FBC_RT_VALID (1<<0)
Rodrigo Viviabe959c2013-05-06 19:37:33 -03001691#define SNB_FBC_FRONT_BUFFER (1<<1)
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001692
1693#define ILK_DISPLAY_CHICKEN1 0x42000
1694#define ILK_FBCQ_DIS (1<<22)
Akshay Joshi0206e352011-08-16 15:34:10 -04001695#define ILK_PABSTRETCH_DIS (1<<21)
Yuanhan Liu13982612010-12-15 15:42:31 +08001696
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001697
Jesse Barnes585fb112008-07-29 11:54:06 -07001698/*
Yuanhan Liu9c04f012010-12-15 15:42:32 +08001699 * Framebuffer compression for Sandybridge
1700 *
1701 * The following two registers are of type GTTMMADR
1702 */
1703#define SNB_DPFC_CTL_SA 0x100100
1704#define SNB_CPU_FENCE_ENABLE (1<<29)
1705#define DPFC_CPU_FENCE_OFFSET 0x100104
1706
Rodrigo Viviabe959c2013-05-06 19:37:33 -03001707/* Framebuffer compression for Ivybridge */
1708#define IVB_FBC_RT_BASE 0x7020
1709
Paulo Zanoni42db64e2013-05-31 16:33:22 -03001710#define IPS_CTL 0x43408
1711#define IPS_ENABLE (1 << 31)
Yuanhan Liu9c04f012010-12-15 15:42:32 +08001712
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03001713#define MSG_FBC_REND_STATE 0x50380
1714#define FBC_REND_NUKE (1<<2)
1715#define FBC_REND_CACHE_CLEAN (1<<1)
1716
Yuanhan Liu9c04f012010-12-15 15:42:32 +08001717/*
Jesse Barnes585fb112008-07-29 11:54:06 -07001718 * GPIO regs
1719 */
1720#define GPIOA 0x5010
1721#define GPIOB 0x5014
1722#define GPIOC 0x5018
1723#define GPIOD 0x501c
1724#define GPIOE 0x5020
1725#define GPIOF 0x5024
1726#define GPIOG 0x5028
1727#define GPIOH 0x502c
1728# define GPIO_CLOCK_DIR_MASK (1 << 0)
1729# define GPIO_CLOCK_DIR_IN (0 << 1)
1730# define GPIO_CLOCK_DIR_OUT (1 << 1)
1731# define GPIO_CLOCK_VAL_MASK (1 << 2)
1732# define GPIO_CLOCK_VAL_OUT (1 << 3)
1733# define GPIO_CLOCK_VAL_IN (1 << 4)
1734# define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
1735# define GPIO_DATA_DIR_MASK (1 << 8)
1736# define GPIO_DATA_DIR_IN (0 << 9)
1737# define GPIO_DATA_DIR_OUT (1 << 9)
1738# define GPIO_DATA_VAL_MASK (1 << 10)
1739# define GPIO_DATA_VAL_OUT (1 << 11)
1740# define GPIO_DATA_VAL_IN (1 << 12)
1741# define GPIO_DATA_PULLUP_DISABLE (1 << 13)
1742
Chris Wilsonf899fc62010-07-20 15:44:45 -07001743#define GMBUS0 0x5100 /* clock/port select */
1744#define GMBUS_RATE_100KHZ (0<<8)
1745#define GMBUS_RATE_50KHZ (1<<8)
1746#define GMBUS_RATE_400KHZ (2<<8) /* reserved on Pineview */
1747#define GMBUS_RATE_1MHZ (3<<8) /* reserved on Pineview */
1748#define GMBUS_HOLD_EXT (1<<7) /* 300ns hold time, rsvd on Pineview */
1749#define GMBUS_PORT_DISABLED 0
1750#define GMBUS_PORT_SSC 1
1751#define GMBUS_PORT_VGADDC 2
1752#define GMBUS_PORT_PANEL 3
Ville Syrjäläc0c35322014-04-09 13:28:52 +03001753#define GMBUS_PORT_DPD_CHV 3 /* HDMID_CHV */
Chris Wilsonf899fc62010-07-20 15:44:45 -07001754#define GMBUS_PORT_DPC 4 /* HDMIC */
1755#define GMBUS_PORT_DPB 5 /* SDVO, HDMIB */
Daniel Kurtze4fd17a2012-03-28 02:36:12 +08001756#define GMBUS_PORT_DPD 6 /* HDMID */
1757#define GMBUS_PORT_RESERVED 7 /* 7 reserved */
Daniel Kurtz2ed06c92012-03-28 02:36:15 +08001758#define GMBUS_NUM_PORTS (GMBUS_PORT_DPD - GMBUS_PORT_SSC + 1)
Chris Wilsonf899fc62010-07-20 15:44:45 -07001759#define GMBUS1 0x5104 /* command/status */
1760#define GMBUS_SW_CLR_INT (1<<31)
1761#define GMBUS_SW_RDY (1<<30)
1762#define GMBUS_ENT (1<<29) /* enable timeout */
1763#define GMBUS_CYCLE_NONE (0<<25)
1764#define GMBUS_CYCLE_WAIT (1<<25)
1765#define GMBUS_CYCLE_INDEX (2<<25)
1766#define GMBUS_CYCLE_STOP (4<<25)
1767#define GMBUS_BYTE_COUNT_SHIFT 16
1768#define GMBUS_SLAVE_INDEX_SHIFT 8
1769#define GMBUS_SLAVE_ADDR_SHIFT 1
1770#define GMBUS_SLAVE_READ (1<<0)
1771#define GMBUS_SLAVE_WRITE (0<<0)
1772#define GMBUS2 0x5108 /* status */
1773#define GMBUS_INUSE (1<<15)
1774#define GMBUS_HW_WAIT_PHASE (1<<14)
1775#define GMBUS_STALL_TIMEOUT (1<<13)
1776#define GMBUS_INT (1<<12)
1777#define GMBUS_HW_RDY (1<<11)
1778#define GMBUS_SATOER (1<<10)
1779#define GMBUS_ACTIVE (1<<9)
1780#define GMBUS3 0x510c /* data buffer bytes 3-0 */
1781#define GMBUS4 0x5110 /* interrupt mask (Pineview+) */
1782#define GMBUS_SLAVE_TIMEOUT_EN (1<<4)
1783#define GMBUS_NAK_EN (1<<3)
1784#define GMBUS_IDLE_EN (1<<2)
1785#define GMBUS_HW_WAIT_EN (1<<1)
1786#define GMBUS_HW_RDY_EN (1<<0)
1787#define GMBUS5 0x5120 /* byte index */
1788#define GMBUS_2BYTE_INDEX_EN (1<<31)
Eric Anholtf0217c42009-12-01 11:56:30 -08001789
Jesse Barnes585fb112008-07-29 11:54:06 -07001790/*
1791 * Clock control & power management
1792 */
Ville Syrjälä2d401b12014-04-09 13:29:08 +03001793#define _DPLL_A (dev_priv->info.display_mmio_offset + 0x6014)
1794#define _DPLL_B (dev_priv->info.display_mmio_offset + 0x6018)
1795#define _CHV_DPLL_C (dev_priv->info.display_mmio_offset + 0x6030)
1796#define DPLL(pipe) _PIPE3((pipe), _DPLL_A, _DPLL_B, _CHV_DPLL_C)
Jesse Barnes585fb112008-07-29 11:54:06 -07001797
1798#define VGA0 0x6000
1799#define VGA1 0x6004
1800#define VGA_PD 0x6010
1801#define VGA0_PD_P2_DIV_4 (1 << 7)
1802#define VGA0_PD_P1_DIV_2 (1 << 5)
1803#define VGA0_PD_P1_SHIFT 0
1804#define VGA0_PD_P1_MASK (0x1f << 0)
1805#define VGA1_PD_P2_DIV_4 (1 << 15)
1806#define VGA1_PD_P1_DIV_2 (1 << 13)
1807#define VGA1_PD_P1_SHIFT 8
1808#define VGA1_PD_P1_MASK (0x1f << 8)
Jesse Barnes585fb112008-07-29 11:54:06 -07001809#define DPLL_VCO_ENABLE (1 << 31)
Daniel Vetter4a33e482013-07-06 12:52:05 +02001810#define DPLL_SDVO_HIGH_SPEED (1 << 30)
1811#define DPLL_DVO_2X_MODE (1 << 30)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07001812#define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30)
Jesse Barnes585fb112008-07-29 11:54:06 -07001813#define DPLL_SYNCLOCK_ENABLE (1 << 29)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07001814#define DPLL_REFA_CLK_ENABLE_VLV (1 << 29)
Jesse Barnes585fb112008-07-29 11:54:06 -07001815#define DPLL_VGA_MODE_DIS (1 << 28)
1816#define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
1817#define DPLLB_MODE_LVDS (2 << 26) /* i915 */
1818#define DPLL_MODE_MASK (3 << 26)
1819#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
1820#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
1821#define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
1822#define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
1823#define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
1824#define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001825#define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
Jesse Barnesa0c4da22012-06-15 11:55:13 -07001826#define DPLL_LOCK_VLV (1<<15)
Daniel Vetter598fac62013-04-18 22:01:46 +02001827#define DPLL_INTEGRATED_CRI_CLK_VLV (1<<14)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07001828#define DPLL_INTEGRATED_CLOCK_VLV (1<<13)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001829#define DPLL_SSC_REF_CLOCK_CHV (1<<13)
Daniel Vetter598fac62013-04-18 22:01:46 +02001830#define DPLL_PORTC_READY_MASK (0xf << 4)
1831#define DPLL_PORTB_READY_MASK (0xf)
Jesse Barnes585fb112008-07-29 11:54:06 -07001832
Jesse Barnes585fb112008-07-29 11:54:06 -07001833#define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001834
1835/* Additional CHV pll/phy registers */
1836#define DPIO_PHY_STATUS (VLV_DISPLAY_BASE + 0x6240)
1837#define DPLL_PORTD_READY_MASK (0xf)
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001838#define DISPLAY_PHY_CONTROL (VLV_DISPLAY_BASE + 0x60100)
Ville Syrjäläefd814b2014-06-27 19:52:13 +03001839#define PHY_COM_LANE_RESET_DEASSERT(phy) (1 << (phy))
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001840#define DISPLAY_PHY_STATUS (VLV_DISPLAY_BASE + 0x60104)
Ville Syrjäläefd814b2014-06-27 19:52:13 +03001841#define PHY_POWERGOOD(phy) (((phy) == DPIO_PHY0) ? (1<<31) : (1<<30))
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001842
Jesse Barnes585fb112008-07-29 11:54:06 -07001843/*
1844 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
1845 * this field (only one bit may be set).
1846 */
1847#define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
1848#define DPLL_FPA01_P1_POST_DIV_SHIFT 16
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001849#define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
Jesse Barnes585fb112008-07-29 11:54:06 -07001850/* i830, required in DVO non-gang */
1851#define PLL_P2_DIVIDE_BY_4 (1 << 23)
1852#define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
1853#define PLL_REF_INPUT_DREFCLK (0 << 13)
1854#define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
1855#define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
1856#define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
1857#define PLL_REF_INPUT_MASK (3 << 13)
1858#define PLL_LOAD_PULSE_PHASE_SHIFT 9
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001859/* Ironlake */
Zhenyu Wangb9055052009-06-05 15:38:38 +08001860# define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
1861# define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
1862# define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x)-1) << 9)
1863# define DPLL_FPA1_P1_POST_DIV_SHIFT 0
1864# define DPLL_FPA1_P1_POST_DIV_MASK 0xff
1865
Jesse Barnes585fb112008-07-29 11:54:06 -07001866/*
1867 * Parallel to Serial Load Pulse phase selection.
1868 * Selects the phase for the 10X DPLL clock for the PCIe
1869 * digital display port. The range is 4 to 13; 10 or more
1870 * is just a flip delay. The default is 6
1871 */
1872#define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
1873#define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
1874/*
1875 * SDVO multiplier for 945G/GM. Not used on 965.
1876 */
1877#define SDVO_MULTIPLIER_MASK 0x000000ff
1878#define SDVO_MULTIPLIER_SHIFT_HIRES 4
1879#define SDVO_MULTIPLIER_SHIFT_VGA 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02001880
Ville Syrjälä2d401b12014-04-09 13:29:08 +03001881#define _DPLL_A_MD (dev_priv->info.display_mmio_offset + 0x601c)
1882#define _DPLL_B_MD (dev_priv->info.display_mmio_offset + 0x6020)
1883#define _CHV_DPLL_C_MD (dev_priv->info.display_mmio_offset + 0x603c)
1884#define DPLL_MD(pipe) _PIPE3((pipe), _DPLL_A_MD, _DPLL_B_MD, _CHV_DPLL_C_MD)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02001885
Jesse Barnes585fb112008-07-29 11:54:06 -07001886/*
1887 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
1888 *
1889 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
1890 */
1891#define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
1892#define DPLL_MD_UDI_DIVIDER_SHIFT 24
1893/* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
1894#define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
1895#define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
1896/*
1897 * SDVO/UDI pixel multiplier.
1898 *
1899 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
1900 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
1901 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
1902 * dummy bytes in the datastream at an increased clock rate, with both sides of
1903 * the link knowing how many bytes are fill.
1904 *
1905 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
1906 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
1907 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
1908 * through an SDVO command.
1909 *
1910 * This register field has values of multiplication factor minus 1, with
1911 * a maximum multiplier of 5 for SDVO.
1912 */
1913#define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
1914#define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
1915/*
1916 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
1917 * This best be set to the default value (3) or the CRT won't work. No,
1918 * I don't entirely understand what this does...
1919 */
1920#define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
1921#define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07001922
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001923#define _FPA0 0x06040
1924#define _FPA1 0x06044
1925#define _FPB0 0x06048
1926#define _FPB1 0x0604c
1927#define FP0(pipe) _PIPE(pipe, _FPA0, _FPB0)
1928#define FP1(pipe) _PIPE(pipe, _FPA1, _FPB1)
Jesse Barnes585fb112008-07-29 11:54:06 -07001929#define FP_N_DIV_MASK 0x003f0000
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001930#define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
Jesse Barnes585fb112008-07-29 11:54:06 -07001931#define FP_N_DIV_SHIFT 16
1932#define FP_M1_DIV_MASK 0x00003f00
1933#define FP_M1_DIV_SHIFT 8
1934#define FP_M2_DIV_MASK 0x0000003f
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001935#define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
Jesse Barnes585fb112008-07-29 11:54:06 -07001936#define FP_M2_DIV_SHIFT 0
1937#define DPLL_TEST 0x606c
1938#define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
1939#define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
1940#define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
1941#define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
1942#define DPLLB_TEST_N_BYPASS (1 << 19)
1943#define DPLLB_TEST_M_BYPASS (1 << 18)
1944#define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
1945#define DPLLA_TEST_N_BYPASS (1 << 3)
1946#define DPLLA_TEST_M_BYPASS (1 << 2)
1947#define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
1948#define D_STATE 0x6104
Chris Wilsondc96e9b2010-10-01 12:05:06 +01001949#define DSTATE_GFX_RESET_I830 (1<<6)
Jesse Barnes652c3932009-08-17 13:31:43 -07001950#define DSTATE_PLL_D3_OFF (1<<3)
1951#define DSTATE_GFX_CLOCK_GATING (1<<1)
1952#define DSTATE_DOT_CLOCK_GATING (1<<0)
Damien Lespiau5c969aa2014-02-07 19:12:48 +00001953#define DSPCLK_GATE_D (dev_priv->info.display_mmio_offset + 0x6200)
Jesse Barnes652c3932009-08-17 13:31:43 -07001954# define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
1955# define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
1956# define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
1957# define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
1958# define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
1959# define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
1960# define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
1961# define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
1962# define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
1963# define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
1964# define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
1965# define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
1966# define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
1967# define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
1968# define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
1969# define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
1970# define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
1971# define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
1972# define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
1973# define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
1974# define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
1975# define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
1976# define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
1977# define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
1978# define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
1979# define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
1980# define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
1981# define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03001982/*
Jesse Barnes652c3932009-08-17 13:31:43 -07001983 * This bit must be set on the 830 to prevent hangs when turning off the
1984 * overlay scaler.
1985 */
1986# define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
1987# define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
1988# define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
1989# define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
1990# define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
1991
1992#define RENCLK_GATE_D1 0x6204
1993# define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
1994# define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
1995# define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
1996# define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
1997# define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
1998# define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
1999# define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
2000# define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
2001# define MAG_CLOCK_GATE_DISABLE (1 << 5)
Ville Syrjälä646b4262014-04-25 20:14:30 +03002002/* This bit must be unset on 855,865 */
Jesse Barnes652c3932009-08-17 13:31:43 -07002003# define MECI_CLOCK_GATE_DISABLE (1 << 4)
2004# define DCMP_CLOCK_GATE_DISABLE (1 << 3)
2005# define MEC_CLOCK_GATE_DISABLE (1 << 2)
2006# define MECO_CLOCK_GATE_DISABLE (1 << 1)
Ville Syrjälä646b4262014-04-25 20:14:30 +03002007/* This bit must be set on 855,865. */
Jesse Barnes652c3932009-08-17 13:31:43 -07002008# define SV_CLOCK_GATE_DISABLE (1 << 0)
2009# define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
2010# define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
2011# define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
2012# define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
2013# define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
2014# define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
2015# define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
2016# define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
2017# define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
2018# define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
2019# define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
2020# define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
2021# define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
2022# define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
2023# define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
2024# define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
2025# define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
2026
2027# define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03002028/* This bit must always be set on 965G/965GM */
Jesse Barnes652c3932009-08-17 13:31:43 -07002029# define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
2030# define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
2031# define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
2032# define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
2033# define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
2034# define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03002035/* This bit must always be set on 965G */
Jesse Barnes652c3932009-08-17 13:31:43 -07002036# define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
2037# define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
2038# define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
2039# define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
2040# define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
2041# define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
2042# define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
2043# define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
2044# define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
2045# define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
2046# define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
2047# define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
2048# define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
2049# define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
2050# define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
2051# define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
2052# define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
2053# define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
2054# define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
2055
2056#define RENCLK_GATE_D2 0x6208
2057#define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
2058#define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
2059#define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
Ville Syrjäläfa4f53c2014-05-19 19:23:27 +03002060
2061#define VDECCLK_GATE_D 0x620C /* g4x only */
2062#define VCP_UNIT_CLOCK_GATE_DISABLE (1 << 4)
2063
Jesse Barnes652c3932009-08-17 13:31:43 -07002064#define RAMCLK_GATE_D 0x6210 /* CRL only */
2065#define DEUC 0x6214 /* CRL only */
Jesse Barnes585fb112008-07-29 11:54:06 -07002066
Ville Syrjäläd88b2272013-01-24 15:29:48 +02002067#define FW_BLC_SELF_VLV (VLV_DISPLAY_BASE + 0x6500)
Jesse Barnesceb04242012-03-28 13:39:22 -07002068#define FW_CSPWRDWNEN (1<<15)
2069
Ville Syrjäläe0d8d592013-06-12 22:11:18 +03002070#define MI_ARB_VLV (VLV_DISPLAY_BASE + 0x6504)
2071
Chon Ming Lee24eb2d52013-09-27 15:31:00 +08002072#define CZCLK_CDCLK_FREQ_RATIO (VLV_DISPLAY_BASE + 0x6508)
2073#define CDCLK_FREQ_SHIFT 4
2074#define CDCLK_FREQ_MASK (0x1f << CDCLK_FREQ_SHIFT)
2075#define CZCLK_FREQ_MASK 0xf
2076#define GMBUSFREQ_VLV (VLV_DISPLAY_BASE + 0x6510)
2077
Jesse Barnes585fb112008-07-29 11:54:06 -07002078/*
2079 * Palette regs
2080 */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002081#define PALETTE_A_OFFSET 0xa000
2082#define PALETTE_B_OFFSET 0xa800
Rafael Barbalho84fd4f42014-04-28 14:00:42 +03002083#define CHV_PALETTE_C_OFFSET 0xc000
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002084#define PALETTE(pipe) (dev_priv->info.palette_offsets[pipe] + \
2085 dev_priv->info.display_mmio_offset)
Jesse Barnes585fb112008-07-29 11:54:06 -07002086
Eric Anholt673a3942008-07-30 12:06:12 -07002087/* MCH MMIO space */
2088
2089/*
2090 * MCHBAR mirror.
2091 *
2092 * This mirrors the MCHBAR MMIO space whose location is determined by
2093 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
2094 * every way. It is not accessible from the CP register read instructions.
2095 *
Paulo Zanoni515b2392013-09-10 19:36:37 -03002096 * Starting from Haswell, you can't write registers using the MCHBAR mirror,
2097 * just read.
Eric Anholt673a3942008-07-30 12:06:12 -07002098 */
2099#define MCHBAR_MIRROR_BASE 0x10000
2100
Yuanhan Liu13982612010-12-15 15:42:31 +08002101#define MCHBAR_MIRROR_BASE_SNB 0x140000
2102
Chris Wilson3ebecd02013-04-12 19:10:13 +01002103/* Memory controller frequency in MCHBAR for Haswell (possible SNB+) */
Ben Widawsky153b4b952013-10-22 22:05:09 -07002104#define DCLK (MCHBAR_MIRROR_BASE_SNB + 0x5e04)
Chris Wilson3ebecd02013-04-12 19:10:13 +01002105
Ville Syrjälä646b4262014-04-25 20:14:30 +03002106/* 915-945 and GM965 MCH register controlling DRAM channel access */
Eric Anholt673a3942008-07-30 12:06:12 -07002107#define DCC 0x10200
2108#define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
2109#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
2110#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
2111#define DCC_ADDRESSING_MODE_MASK (3 << 0)
2112#define DCC_CHANNEL_XOR_DISABLE (1 << 10)
Eric Anholta7f014f2008-11-25 14:02:05 -08002113#define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
Daniel Vetter656bfa32014-11-20 09:26:30 +01002114#define DCC2 0x10204
2115#define DCC2_MODIFIED_ENHANCED_DISABLE (1 << 20)
Eric Anholt673a3942008-07-30 12:06:12 -07002116
Ville Syrjälä646b4262014-04-25 20:14:30 +03002117/* Pineview MCH register contains DDR3 setting */
Li Peng95534262010-05-18 18:58:44 +08002118#define CSHRDDR3CTL 0x101a8
2119#define CSHRDDR3CTL_DDR3 (1 << 2)
2120
Ville Syrjälä646b4262014-04-25 20:14:30 +03002121/* 965 MCH register controlling DRAM channel configuration */
Eric Anholt673a3942008-07-30 12:06:12 -07002122#define C0DRB3 0x10206
2123#define C1DRB3 0x10606
2124
Ville Syrjälä646b4262014-04-25 20:14:30 +03002125/* snb MCH registers for reading the DRAM channel configuration */
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002126#define MAD_DIMM_C0 (MCHBAR_MIRROR_BASE_SNB + 0x5004)
2127#define MAD_DIMM_C1 (MCHBAR_MIRROR_BASE_SNB + 0x5008)
2128#define MAD_DIMM_C2 (MCHBAR_MIRROR_BASE_SNB + 0x500C)
2129#define MAD_DIMM_ECC_MASK (0x3 << 24)
2130#define MAD_DIMM_ECC_OFF (0x0 << 24)
2131#define MAD_DIMM_ECC_IO_ON_LOGIC_OFF (0x1 << 24)
2132#define MAD_DIMM_ECC_IO_OFF_LOGIC_ON (0x2 << 24)
2133#define MAD_DIMM_ECC_ON (0x3 << 24)
2134#define MAD_DIMM_ENH_INTERLEAVE (0x1 << 22)
2135#define MAD_DIMM_RANK_INTERLEAVE (0x1 << 21)
2136#define MAD_DIMM_B_WIDTH_X16 (0x1 << 20) /* X8 chips if unset */
2137#define MAD_DIMM_A_WIDTH_X16 (0x1 << 19) /* X8 chips if unset */
2138#define MAD_DIMM_B_DUAL_RANK (0x1 << 18)
2139#define MAD_DIMM_A_DUAL_RANK (0x1 << 17)
2140#define MAD_DIMM_A_SELECT (0x1 << 16)
2141/* DIMM sizes are in multiples of 256mb. */
2142#define MAD_DIMM_B_SIZE_SHIFT 8
2143#define MAD_DIMM_B_SIZE_MASK (0xff << MAD_DIMM_B_SIZE_SHIFT)
2144#define MAD_DIMM_A_SIZE_SHIFT 0
2145#define MAD_DIMM_A_SIZE_MASK (0xff << MAD_DIMM_A_SIZE_SHIFT)
2146
Ville Syrjälä646b4262014-04-25 20:14:30 +03002147/* snb MCH registers for priority tuning */
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01002148#define MCH_SSKPD (MCHBAR_MIRROR_BASE_SNB + 0x5d10)
2149#define MCH_SSKPD_WM0_MASK 0x3f
2150#define MCH_SSKPD_WM0_VAL 0xc
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002151
Jesse Barnesec013e72013-08-20 10:29:23 +01002152#define MCH_SECP_NRG_STTS (MCHBAR_MIRROR_BASE_SNB + 0x592c)
2153
Keith Packardb11248d2009-06-11 22:28:56 -07002154/* Clocking configuration register */
2155#define CLKCFG 0x10c00
Shaohua Li7662c8b2009-06-26 11:23:55 +08002156#define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
Keith Packardb11248d2009-06-11 22:28:56 -07002157#define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
2158#define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
2159#define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
2160#define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
2161#define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002162/* Note, below two are guess */
Keith Packardb11248d2009-06-11 22:28:56 -07002163#define CLKCFG_FSB_1600 (4 << 0) /* hrawclk 400 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002164#define CLKCFG_FSB_1600_ALT (0 << 0) /* hrawclk 400 */
Keith Packardb11248d2009-06-11 22:28:56 -07002165#define CLKCFG_FSB_MASK (7 << 0)
Shaohua Li7662c8b2009-06-26 11:23:55 +08002166#define CLKCFG_MEM_533 (1 << 4)
2167#define CLKCFG_MEM_667 (2 << 4)
2168#define CLKCFG_MEM_800 (3 << 4)
2169#define CLKCFG_MEM_MASK (7 << 4)
2170
Jesse Barnesea056c12010-09-10 10:02:13 -07002171#define TSC1 0x11001
2172#define TSE (1<<0)
Jesse Barnes7648fa92010-05-20 14:28:11 -07002173#define TR1 0x11006
2174#define TSFS 0x11020
2175#define TSFS_SLOPE_MASK 0x0000ff00
2176#define TSFS_SLOPE_SHIFT 8
2177#define TSFS_INTR_MASK 0x000000ff
2178
Jesse Barnesf97108d2010-01-29 11:27:07 -08002179#define CRSTANDVID 0x11100
2180#define PXVFREQ_BASE 0x11110 /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
2181#define PXVFREQ_PX_MASK 0x7f000000
2182#define PXVFREQ_PX_SHIFT 24
2183#define VIDFREQ_BASE 0x11110
2184#define VIDFREQ1 0x11110 /* VIDFREQ1-4 (0x1111c) (Cantiga) */
2185#define VIDFREQ2 0x11114
2186#define VIDFREQ3 0x11118
2187#define VIDFREQ4 0x1111c
2188#define VIDFREQ_P0_MASK 0x1f000000
2189#define VIDFREQ_P0_SHIFT 24
2190#define VIDFREQ_P0_CSCLK_MASK 0x00f00000
2191#define VIDFREQ_P0_CSCLK_SHIFT 20
2192#define VIDFREQ_P0_CRCLK_MASK 0x000f0000
2193#define VIDFREQ_P0_CRCLK_SHIFT 16
2194#define VIDFREQ_P1_MASK 0x00001f00
2195#define VIDFREQ_P1_SHIFT 8
2196#define VIDFREQ_P1_CSCLK_MASK 0x000000f0
2197#define VIDFREQ_P1_CSCLK_SHIFT 4
2198#define VIDFREQ_P1_CRCLK_MASK 0x0000000f
2199#define INTTOEXT_BASE_ILK 0x11300
2200#define INTTOEXT_BASE 0x11120 /* INTTOEXT1-8 (0x1113c) */
2201#define INTTOEXT_MAP3_SHIFT 24
2202#define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
2203#define INTTOEXT_MAP2_SHIFT 16
2204#define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
2205#define INTTOEXT_MAP1_SHIFT 8
2206#define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
2207#define INTTOEXT_MAP0_SHIFT 0
2208#define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
2209#define MEMSWCTL 0x11170 /* Ironlake only */
2210#define MEMCTL_CMD_MASK 0xe000
2211#define MEMCTL_CMD_SHIFT 13
2212#define MEMCTL_CMD_RCLK_OFF 0
2213#define MEMCTL_CMD_RCLK_ON 1
2214#define MEMCTL_CMD_CHFREQ 2
2215#define MEMCTL_CMD_CHVID 3
2216#define MEMCTL_CMD_VMMOFF 4
2217#define MEMCTL_CMD_VMMON 5
2218#define MEMCTL_CMD_STS (1<<12) /* write 1 triggers command, clears
2219 when command complete */
2220#define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
2221#define MEMCTL_FREQ_SHIFT 8
2222#define MEMCTL_SFCAVM (1<<7)
2223#define MEMCTL_TGT_VID_MASK 0x007f
2224#define MEMIHYST 0x1117c
2225#define MEMINTREN 0x11180 /* 16 bits */
2226#define MEMINT_RSEXIT_EN (1<<8)
2227#define MEMINT_CX_SUPR_EN (1<<7)
2228#define MEMINT_CONT_BUSY_EN (1<<6)
2229#define MEMINT_AVG_BUSY_EN (1<<5)
2230#define MEMINT_EVAL_CHG_EN (1<<4)
2231#define MEMINT_MON_IDLE_EN (1<<3)
2232#define MEMINT_UP_EVAL_EN (1<<2)
2233#define MEMINT_DOWN_EVAL_EN (1<<1)
2234#define MEMINT_SW_CMD_EN (1<<0)
2235#define MEMINTRSTR 0x11182 /* 16 bits */
2236#define MEM_RSEXIT_MASK 0xc000
2237#define MEM_RSEXIT_SHIFT 14
2238#define MEM_CONT_BUSY_MASK 0x3000
2239#define MEM_CONT_BUSY_SHIFT 12
2240#define MEM_AVG_BUSY_MASK 0x0c00
2241#define MEM_AVG_BUSY_SHIFT 10
2242#define MEM_EVAL_CHG_MASK 0x0300
2243#define MEM_EVAL_BUSY_SHIFT 8
2244#define MEM_MON_IDLE_MASK 0x00c0
2245#define MEM_MON_IDLE_SHIFT 6
2246#define MEM_UP_EVAL_MASK 0x0030
2247#define MEM_UP_EVAL_SHIFT 4
2248#define MEM_DOWN_EVAL_MASK 0x000c
2249#define MEM_DOWN_EVAL_SHIFT 2
2250#define MEM_SW_CMD_MASK 0x0003
2251#define MEM_INT_STEER_GFX 0
2252#define MEM_INT_STEER_CMR 1
2253#define MEM_INT_STEER_SMI 2
2254#define MEM_INT_STEER_SCI 3
2255#define MEMINTRSTS 0x11184
2256#define MEMINT_RSEXIT (1<<7)
2257#define MEMINT_CONT_BUSY (1<<6)
2258#define MEMINT_AVG_BUSY (1<<5)
2259#define MEMINT_EVAL_CHG (1<<4)
2260#define MEMINT_MON_IDLE (1<<3)
2261#define MEMINT_UP_EVAL (1<<2)
2262#define MEMINT_DOWN_EVAL (1<<1)
2263#define MEMINT_SW_CMD (1<<0)
2264#define MEMMODECTL 0x11190
2265#define MEMMODE_BOOST_EN (1<<31)
2266#define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
2267#define MEMMODE_BOOST_FREQ_SHIFT 24
2268#define MEMMODE_IDLE_MODE_MASK 0x00030000
2269#define MEMMODE_IDLE_MODE_SHIFT 16
2270#define MEMMODE_IDLE_MODE_EVAL 0
2271#define MEMMODE_IDLE_MODE_CONT 1
2272#define MEMMODE_HWIDLE_EN (1<<15)
2273#define MEMMODE_SWMODE_EN (1<<14)
2274#define MEMMODE_RCLK_GATE (1<<13)
2275#define MEMMODE_HW_UPDATE (1<<12)
2276#define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
2277#define MEMMODE_FSTART_SHIFT 8
2278#define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
2279#define MEMMODE_FMAX_SHIFT 4
2280#define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
2281#define RCBMAXAVG 0x1119c
2282#define MEMSWCTL2 0x1119e /* Cantiga only */
2283#define SWMEMCMD_RENDER_OFF (0 << 13)
2284#define SWMEMCMD_RENDER_ON (1 << 13)
2285#define SWMEMCMD_SWFREQ (2 << 13)
2286#define SWMEMCMD_TARVID (3 << 13)
2287#define SWMEMCMD_VRM_OFF (4 << 13)
2288#define SWMEMCMD_VRM_ON (5 << 13)
2289#define CMDSTS (1<<12)
2290#define SFCAVM (1<<11)
2291#define SWFREQ_MASK 0x0380 /* P0-7 */
2292#define SWFREQ_SHIFT 7
2293#define TARVID_MASK 0x001f
2294#define MEMSTAT_CTG 0x111a0
2295#define RCBMINAVG 0x111a0
2296#define RCUPEI 0x111b0
2297#define RCDNEI 0x111b4
Jesse Barnes88271da2011-01-05 12:01:24 -08002298#define RSTDBYCTL 0x111b8
2299#define RS1EN (1<<31)
2300#define RS2EN (1<<30)
2301#define RS3EN (1<<29)
2302#define D3RS3EN (1<<28) /* Display D3 imlies RS3 */
2303#define SWPROMORSX (1<<27) /* RSx promotion timers ignored */
2304#define RCWAKERW (1<<26) /* Resetwarn from PCH causes wakeup */
2305#define DPRSLPVREN (1<<25) /* Fast voltage ramp enable */
2306#define GFXTGHYST (1<<24) /* Hysteresis to allow trunk gating */
2307#define RCX_SW_EXIT (1<<23) /* Leave RSx and prevent re-entry */
2308#define RSX_STATUS_MASK (7<<20)
2309#define RSX_STATUS_ON (0<<20)
2310#define RSX_STATUS_RC1 (1<<20)
2311#define RSX_STATUS_RC1E (2<<20)
2312#define RSX_STATUS_RS1 (3<<20)
2313#define RSX_STATUS_RS2 (4<<20) /* aka rc6 */
2314#define RSX_STATUS_RSVD (5<<20) /* deep rc6 unsupported on ilk */
2315#define RSX_STATUS_RS3 (6<<20) /* rs3 unsupported on ilk */
2316#define RSX_STATUS_RSVD2 (7<<20)
2317#define UWRCRSXE (1<<19) /* wake counter limit prevents rsx */
2318#define RSCRP (1<<18) /* rs requests control on rs1/2 reqs */
2319#define JRSC (1<<17) /* rsx coupled to cpu c-state */
2320#define RS2INC0 (1<<16) /* allow rs2 in cpu c0 */
2321#define RS1CONTSAV_MASK (3<<14)
2322#define RS1CONTSAV_NO_RS1 (0<<14) /* rs1 doesn't save/restore context */
2323#define RS1CONTSAV_RSVD (1<<14)
2324#define RS1CONTSAV_SAVE_RS1 (2<<14) /* rs1 saves context */
2325#define RS1CONTSAV_FULL_RS1 (3<<14) /* rs1 saves and restores context */
2326#define NORMSLEXLAT_MASK (3<<12)
2327#define SLOW_RS123 (0<<12)
2328#define SLOW_RS23 (1<<12)
2329#define SLOW_RS3 (2<<12)
2330#define NORMAL_RS123 (3<<12)
2331#define RCMODE_TIMEOUT (1<<11) /* 0 is eval interval method */
2332#define IMPROMOEN (1<<10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
2333#define RCENTSYNC (1<<9) /* rs coupled to cpu c-state (3/6/7) */
2334#define STATELOCK (1<<7) /* locked to rs_cstate if 0 */
2335#define RS_CSTATE_MASK (3<<4)
2336#define RS_CSTATE_C367_RS1 (0<<4)
2337#define RS_CSTATE_C36_RS1_C7_RS2 (1<<4)
2338#define RS_CSTATE_RSVD (2<<4)
2339#define RS_CSTATE_C367_RS2 (3<<4)
2340#define REDSAVES (1<<3) /* no context save if was idle during rs0 */
2341#define REDRESTORES (1<<2) /* no restore if was idle during rs0 */
Jesse Barnesf97108d2010-01-29 11:27:07 -08002342#define VIDCTL 0x111c0
2343#define VIDSTS 0x111c8
2344#define VIDSTART 0x111cc /* 8 bits */
2345#define MEMSTAT_ILK 0x111f8
2346#define MEMSTAT_VID_MASK 0x7f00
2347#define MEMSTAT_VID_SHIFT 8
2348#define MEMSTAT_PSTATE_MASK 0x00f8
2349#define MEMSTAT_PSTATE_SHIFT 3
2350#define MEMSTAT_MON_ACTV (1<<2)
2351#define MEMSTAT_SRC_CTL_MASK 0x0003
2352#define MEMSTAT_SRC_CTL_CORE 0
2353#define MEMSTAT_SRC_CTL_TRB 1
2354#define MEMSTAT_SRC_CTL_THM 2
2355#define MEMSTAT_SRC_CTL_STDBY 3
2356#define RCPREVBSYTUPAVG 0x113b8
2357#define RCPREVBSYTDNAVG 0x113bc
Jesse Barnesea056c12010-09-10 10:02:13 -07002358#define PMMISC 0x11214
2359#define MCPPCE_EN (1<<0) /* enable PM_MSG from PCH->MPC */
Jesse Barnes7648fa92010-05-20 14:28:11 -07002360#define SDEW 0x1124c
2361#define CSIEW0 0x11250
2362#define CSIEW1 0x11254
2363#define CSIEW2 0x11258
2364#define PEW 0x1125c
2365#define DEW 0x11270
2366#define MCHAFE 0x112c0
2367#define CSIEC 0x112e0
2368#define DMIEC 0x112e4
2369#define DDREC 0x112e8
2370#define PEG0EC 0x112ec
2371#define PEG1EC 0x112f0
2372#define GFXEC 0x112f4
2373#define RPPREVBSYTUPAVG 0x113b8
2374#define RPPREVBSYTDNAVG 0x113bc
2375#define ECR 0x11600
2376#define ECR_GPFE (1<<31)
2377#define ECR_IMONE (1<<30)
2378#define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
2379#define OGW0 0x11608
2380#define OGW1 0x1160c
2381#define EG0 0x11610
2382#define EG1 0x11614
2383#define EG2 0x11618
2384#define EG3 0x1161c
2385#define EG4 0x11620
2386#define EG5 0x11624
2387#define EG6 0x11628
2388#define EG7 0x1162c
2389#define PXW 0x11664
2390#define PXWL 0x11680
2391#define LCFUSE02 0x116c0
2392#define LCFUSE_HIV_MASK 0x000000ff
2393#define CSIPLL0 0x12c10
2394#define DDRMPLL1 0X12c20
Eric Anholt7d573822009-01-02 13:33:00 -08002395#define PEG_BAND_GAP_DATA 0x14d68
2396
Chris Wilsonc4de7b02012-07-02 11:51:03 -03002397#define GEN6_GT_THREAD_STATUS_REG 0x13805c
2398#define GEN6_GT_THREAD_STATUS_CORE_MASK 0x7
Chris Wilsonc4de7b02012-07-02 11:51:03 -03002399
Ben Widawsky153b4b952013-10-22 22:05:09 -07002400#define GEN6_GT_PERF_STATUS (MCHBAR_MIRROR_BASE_SNB + 0x5948)
2401#define GEN6_RP_STATE_LIMITS (MCHBAR_MIRROR_BASE_SNB + 0x5994)
2402#define GEN6_RP_STATE_CAP (MCHBAR_MIRROR_BASE_SNB + 0x5998)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08002403
Jesse Barnes585fb112008-07-29 11:54:06 -07002404/*
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08002405 * Logical Context regs
2406 */
2407#define CCID 0x2180
2408#define CCID_EN (1<<0)
Ville Syrjäläe8016052013-08-22 19:23:13 +03002409/*
2410 * Notes on SNB/IVB/VLV context size:
2411 * - Power context is saved elsewhere (LLC or stolen)
2412 * - Ring/execlist context is saved on SNB, not on IVB
2413 * - Extended context size already includes render context size
2414 * - We always need to follow the extended context size.
2415 * SNB BSpec has comments indicating that we should use the
2416 * render context size instead if execlists are disabled, but
2417 * based on empirical testing that's just nonsense.
2418 * - Pipelined/VF state is saved on SNB/IVB respectively
2419 * - GT1 size just indicates how much of render context
2420 * doesn't need saving on GT1
2421 */
Ben Widawskyfe1cc682012-06-04 14:42:41 -07002422#define CXT_SIZE 0x21a0
2423#define GEN6_CXT_POWER_SIZE(cxt_reg) ((cxt_reg >> 24) & 0x3f)
2424#define GEN6_CXT_RING_SIZE(cxt_reg) ((cxt_reg >> 18) & 0x3f)
2425#define GEN6_CXT_RENDER_SIZE(cxt_reg) ((cxt_reg >> 12) & 0x3f)
2426#define GEN6_CXT_EXTENDED_SIZE(cxt_reg) ((cxt_reg >> 6) & 0x3f)
2427#define GEN6_CXT_PIPELINE_SIZE(cxt_reg) ((cxt_reg >> 0) & 0x3f)
Ville Syrjäläe8016052013-08-22 19:23:13 +03002428#define GEN6_CXT_TOTAL_SIZE(cxt_reg) (GEN6_CXT_RING_SIZE(cxt_reg) + \
Ben Widawskyfe1cc682012-06-04 14:42:41 -07002429 GEN6_CXT_EXTENDED_SIZE(cxt_reg) + \
2430 GEN6_CXT_PIPELINE_SIZE(cxt_reg))
Ben Widawsky4f91dd62012-07-18 10:10:09 -07002431#define GEN7_CXT_SIZE 0x21a8
Ben Widawsky6a4ea122012-07-18 10:10:10 -07002432#define GEN7_CXT_POWER_SIZE(ctx_reg) ((ctx_reg >> 25) & 0x7f)
2433#define GEN7_CXT_RING_SIZE(ctx_reg) ((ctx_reg >> 22) & 0x7)
Ben Widawsky4f91dd62012-07-18 10:10:09 -07002434#define GEN7_CXT_RENDER_SIZE(ctx_reg) ((ctx_reg >> 16) & 0x3f)
2435#define GEN7_CXT_EXTENDED_SIZE(ctx_reg) ((ctx_reg >> 9) & 0x7f)
2436#define GEN7_CXT_GT1_SIZE(ctx_reg) ((ctx_reg >> 6) & 0x7)
2437#define GEN7_CXT_VFSTATE_SIZE(ctx_reg) ((ctx_reg >> 0) & 0x3f)
Ville Syrjäläe8016052013-08-22 19:23:13 +03002438#define GEN7_CXT_TOTAL_SIZE(ctx_reg) (GEN7_CXT_EXTENDED_SIZE(ctx_reg) + \
Ben Widawsky4f91dd62012-07-18 10:10:09 -07002439 GEN7_CXT_VFSTATE_SIZE(ctx_reg))
Ben Widawskya0de80a2013-06-25 21:53:40 -07002440/* Haswell does have the CXT_SIZE register however it does not appear to be
2441 * valid. Now, docs explain in dwords what is in the context object. The full
2442 * size is 70720 bytes, however, the power context and execlist context will
2443 * never be saved (power context is stored elsewhere, and execlists don't work
2444 * on HSW) - so the final size is 66944 bytes, which rounds to 17 pages.
2445 */
2446#define HSW_CXT_TOTAL_SIZE (17 * PAGE_SIZE)
Ben Widawsky88976442013-11-02 21:07:05 -07002447/* Same as Haswell, but 72064 bytes now. */
2448#define GEN8_CXT_TOTAL_SIZE (18 * PAGE_SIZE)
2449
Mika Kuoppala542a6b22014-07-09 14:55:56 +03002450#define CHV_CLK_CTL1 0x101100
Jesse Barnese454a052013-09-26 17:55:58 -07002451#define VLV_CLK_CTL2 0x101104
2452#define CLK_CTL2_CZCOUNT_30NS_SHIFT 28
2453
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08002454/*
Jesse Barnes585fb112008-07-29 11:54:06 -07002455 * Overlay regs
2456 */
2457
2458#define OVADD 0x30000
2459#define DOVSTA 0x30008
2460#define OC_BUF (0x3<<20)
2461#define OGAMC5 0x30010
2462#define OGAMC4 0x30014
2463#define OGAMC3 0x30018
2464#define OGAMC2 0x3001c
2465#define OGAMC1 0x30020
2466#define OGAMC0 0x30024
2467
2468/*
2469 * Display engine regs
2470 */
2471
Shuang He8bf1e9f2013-10-15 18:55:27 +01002472/* Pipe A CRC regs */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002473#define _PIPE_CRC_CTL_A 0x60050
Shuang He8bf1e9f2013-10-15 18:55:27 +01002474#define PIPE_CRC_ENABLE (1 << 31)
Daniel Vetterb4437a42013-10-16 22:55:54 +02002475/* ivb+ source selection */
Shuang He8bf1e9f2013-10-15 18:55:27 +01002476#define PIPE_CRC_SOURCE_PRIMARY_IVB (0 << 29)
2477#define PIPE_CRC_SOURCE_SPRITE_IVB (1 << 29)
2478#define PIPE_CRC_SOURCE_PF_IVB (2 << 29)
Daniel Vetterb4437a42013-10-16 22:55:54 +02002479/* ilk+ source selection */
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02002480#define PIPE_CRC_SOURCE_PRIMARY_ILK (0 << 28)
2481#define PIPE_CRC_SOURCE_SPRITE_ILK (1 << 28)
2482#define PIPE_CRC_SOURCE_PIPE_ILK (2 << 28)
2483/* embedded DP port on the north display block, reserved on ivb */
2484#define PIPE_CRC_SOURCE_PORT_A_ILK (4 << 28)
2485#define PIPE_CRC_SOURCE_FDI_ILK (5 << 28) /* reserved on ivb */
Daniel Vetterb4437a42013-10-16 22:55:54 +02002486/* vlv source selection */
2487#define PIPE_CRC_SOURCE_PIPE_VLV (0 << 27)
2488#define PIPE_CRC_SOURCE_HDMIB_VLV (1 << 27)
2489#define PIPE_CRC_SOURCE_HDMIC_VLV (2 << 27)
2490/* with DP port the pipe source is invalid */
2491#define PIPE_CRC_SOURCE_DP_D_VLV (3 << 27)
2492#define PIPE_CRC_SOURCE_DP_B_VLV (6 << 27)
2493#define PIPE_CRC_SOURCE_DP_C_VLV (7 << 27)
2494/* gen3+ source selection */
2495#define PIPE_CRC_SOURCE_PIPE_I9XX (0 << 28)
2496#define PIPE_CRC_SOURCE_SDVOB_I9XX (1 << 28)
2497#define PIPE_CRC_SOURCE_SDVOC_I9XX (2 << 28)
2498/* with DP/TV port the pipe source is invalid */
2499#define PIPE_CRC_SOURCE_DP_D_G4X (3 << 28)
2500#define PIPE_CRC_SOURCE_TV_PRE (4 << 28)
2501#define PIPE_CRC_SOURCE_TV_POST (5 << 28)
2502#define PIPE_CRC_SOURCE_DP_B_G4X (6 << 28)
2503#define PIPE_CRC_SOURCE_DP_C_G4X (7 << 28)
2504/* gen2 doesn't have source selection bits */
Daniel Vetter52f843f2013-10-21 17:26:38 +02002505#define PIPE_CRC_INCLUDE_BORDER_I8XX (1 << 30)
Daniel Vetterb4437a42013-10-16 22:55:54 +02002506
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02002507#define _PIPE_CRC_RES_1_A_IVB 0x60064
2508#define _PIPE_CRC_RES_2_A_IVB 0x60068
2509#define _PIPE_CRC_RES_3_A_IVB 0x6006c
2510#define _PIPE_CRC_RES_4_A_IVB 0x60070
2511#define _PIPE_CRC_RES_5_A_IVB 0x60074
2512
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002513#define _PIPE_CRC_RES_RED_A 0x60060
2514#define _PIPE_CRC_RES_GREEN_A 0x60064
2515#define _PIPE_CRC_RES_BLUE_A 0x60068
2516#define _PIPE_CRC_RES_RES1_A_I915 0x6006c
2517#define _PIPE_CRC_RES_RES2_A_G4X 0x60080
Shuang He8bf1e9f2013-10-15 18:55:27 +01002518
2519/* Pipe B CRC regs */
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02002520#define _PIPE_CRC_RES_1_B_IVB 0x61064
2521#define _PIPE_CRC_RES_2_B_IVB 0x61068
2522#define _PIPE_CRC_RES_3_B_IVB 0x6106c
2523#define _PIPE_CRC_RES_4_B_IVB 0x61070
2524#define _PIPE_CRC_RES_5_B_IVB 0x61074
Shuang He8bf1e9f2013-10-15 18:55:27 +01002525
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002526#define PIPE_CRC_CTL(pipe) _TRANSCODER2(pipe, _PIPE_CRC_CTL_A)
Shuang He8bf1e9f2013-10-15 18:55:27 +01002527#define PIPE_CRC_RES_1_IVB(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002528 _TRANSCODER2(pipe, _PIPE_CRC_RES_1_A_IVB)
Shuang He8bf1e9f2013-10-15 18:55:27 +01002529#define PIPE_CRC_RES_2_IVB(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002530 _TRANSCODER2(pipe, _PIPE_CRC_RES_2_A_IVB)
Shuang He8bf1e9f2013-10-15 18:55:27 +01002531#define PIPE_CRC_RES_3_IVB(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002532 _TRANSCODER2(pipe, _PIPE_CRC_RES_3_A_IVB)
Shuang He8bf1e9f2013-10-15 18:55:27 +01002533#define PIPE_CRC_RES_4_IVB(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002534 _TRANSCODER2(pipe, _PIPE_CRC_RES_4_A_IVB)
Shuang He8bf1e9f2013-10-15 18:55:27 +01002535#define PIPE_CRC_RES_5_IVB(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002536 _TRANSCODER2(pipe, _PIPE_CRC_RES_5_A_IVB)
Shuang He8bf1e9f2013-10-15 18:55:27 +01002537
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02002538#define PIPE_CRC_RES_RED(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002539 _TRANSCODER2(pipe, _PIPE_CRC_RES_RED_A)
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02002540#define PIPE_CRC_RES_GREEN(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002541 _TRANSCODER2(pipe, _PIPE_CRC_RES_GREEN_A)
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02002542#define PIPE_CRC_RES_BLUE(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002543 _TRANSCODER2(pipe, _PIPE_CRC_RES_BLUE_A)
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02002544#define PIPE_CRC_RES_RES1_I915(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002545 _TRANSCODER2(pipe, _PIPE_CRC_RES_RES1_A_I915)
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02002546#define PIPE_CRC_RES_RES2_G4X(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002547 _TRANSCODER2(pipe, _PIPE_CRC_RES_RES2_A_G4X)
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02002548
Jesse Barnes585fb112008-07-29 11:54:06 -07002549/* Pipe A timing regs */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002550#define _HTOTAL_A 0x60000
2551#define _HBLANK_A 0x60004
2552#define _HSYNC_A 0x60008
2553#define _VTOTAL_A 0x6000c
2554#define _VBLANK_A 0x60010
2555#define _VSYNC_A 0x60014
2556#define _PIPEASRC 0x6001c
2557#define _BCLRPAT_A 0x60020
2558#define _VSYNCSHIFT_A 0x60028
Clint Taylorebb69c92014-09-30 10:30:22 -07002559#define _PIPE_MULT_A 0x6002c
Jesse Barnes585fb112008-07-29 11:54:06 -07002560
2561/* Pipe B timing regs */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002562#define _HTOTAL_B 0x61000
2563#define _HBLANK_B 0x61004
2564#define _HSYNC_B 0x61008
2565#define _VTOTAL_B 0x6100c
2566#define _VBLANK_B 0x61010
2567#define _VSYNC_B 0x61014
2568#define _PIPEBSRC 0x6101c
2569#define _BCLRPAT_B 0x61020
2570#define _VSYNCSHIFT_B 0x61028
Clint Taylorebb69c92014-09-30 10:30:22 -07002571#define _PIPE_MULT_B 0x6102c
Daniel Vetter0529a0d2012-01-28 14:49:24 +01002572
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002573#define TRANSCODER_A_OFFSET 0x60000
2574#define TRANSCODER_B_OFFSET 0x61000
2575#define TRANSCODER_C_OFFSET 0x62000
Rafael Barbalho84fd4f42014-04-28 14:00:42 +03002576#define CHV_TRANSCODER_C_OFFSET 0x63000
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002577#define TRANSCODER_EDP_OFFSET 0x6f000
2578
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002579#define _TRANSCODER2(pipe, reg) (dev_priv->info.trans_offsets[(pipe)] - \
2580 dev_priv->info.trans_offsets[TRANSCODER_A] + (reg) + \
2581 dev_priv->info.display_mmio_offset)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002582
2583#define HTOTAL(trans) _TRANSCODER2(trans, _HTOTAL_A)
2584#define HBLANK(trans) _TRANSCODER2(trans, _HBLANK_A)
2585#define HSYNC(trans) _TRANSCODER2(trans, _HSYNC_A)
2586#define VTOTAL(trans) _TRANSCODER2(trans, _VTOTAL_A)
2587#define VBLANK(trans) _TRANSCODER2(trans, _VBLANK_A)
2588#define VSYNC(trans) _TRANSCODER2(trans, _VSYNC_A)
2589#define BCLRPAT(trans) _TRANSCODER2(trans, _BCLRPAT_A)
2590#define VSYNCSHIFT(trans) _TRANSCODER2(trans, _VSYNCSHIFT_A)
2591#define PIPESRC(trans) _TRANSCODER2(trans, _PIPEASRC)
Clint Taylorebb69c92014-09-30 10:30:22 -07002592#define PIPE_MULT(trans) _TRANSCODER2(trans, _PIPE_MULT_A)
Chris Wilson5eddb702010-09-11 13:48:45 +01002593
Rodrigo Vivic8f7df52014-11-14 08:52:36 -08002594/* VLV eDP PSR registers */
2595#define _PSRCTLA (VLV_DISPLAY_BASE + 0x60090)
2596#define _PSRCTLB (VLV_DISPLAY_BASE + 0x61090)
2597#define VLV_EDP_PSR_ENABLE (1<<0)
2598#define VLV_EDP_PSR_RESET (1<<1)
2599#define VLV_EDP_PSR_MODE_MASK (7<<2)
2600#define VLV_EDP_PSR_MODE_HW_TIMER (1<<3)
2601#define VLV_EDP_PSR_MODE_SW_TIMER (1<<2)
2602#define VLV_EDP_PSR_SINGLE_FRAME_UPDATE (1<<7)
2603#define VLV_EDP_PSR_ACTIVE_ENTRY (1<<8)
2604#define VLV_EDP_PSR_SRC_TRANSMITTER_STATE (1<<9)
2605#define VLV_EDP_PSR_DBL_FRAME (1<<10)
2606#define VLV_EDP_PSR_FRAME_COUNT_MASK (0xff<<16)
2607#define VLV_EDP_PSR_IDLE_FRAME_SHIFT 16
2608#define VLV_PSRCTL(pipe) _PIPE(pipe, _PSRCTLA, _PSRCTLB)
2609
2610#define _VSCSDPA (VLV_DISPLAY_BASE + 0x600a0)
2611#define _VSCSDPB (VLV_DISPLAY_BASE + 0x610a0)
2612#define VLV_EDP_PSR_SDP_FREQ_MASK (3<<30)
2613#define VLV_EDP_PSR_SDP_FREQ_ONCE (1<<31)
2614#define VLV_EDP_PSR_SDP_FREQ_EVFRAME (1<<30)
2615#define VLV_VSCSDP(pipe) _PIPE(pipe, _VSCSDPA, _VSCSDPB)
2616
2617#define _PSRSTATA (VLV_DISPLAY_BASE + 0x60094)
2618#define _PSRSTATB (VLV_DISPLAY_BASE + 0x61094)
2619#define VLV_EDP_PSR_LAST_STATE_MASK (7<<3)
2620#define VLV_EDP_PSR_CURR_STATE_MASK 7
2621#define VLV_EDP_PSR_DISABLED (0<<0)
2622#define VLV_EDP_PSR_INACTIVE (1<<0)
2623#define VLV_EDP_PSR_IN_TRANS_TO_ACTIVE (2<<0)
2624#define VLV_EDP_PSR_ACTIVE_NORFB_UP (3<<0)
2625#define VLV_EDP_PSR_ACTIVE_SF_UPDATE (4<<0)
2626#define VLV_EDP_PSR_EXIT (5<<0)
2627#define VLV_EDP_PSR_IN_TRANS (1<<7)
2628#define VLV_PSRSTAT(pipe) _PIPE(pipe, _PSRSTATA, _PSRSTATB)
2629
Ben Widawskyed8546a2013-11-04 22:45:05 -08002630/* HSW+ eDP PSR registers */
2631#define EDP_PSR_BASE(dev) (IS_HASWELL(dev) ? 0x64800 : 0x6f800)
Ben Widawsky18b59922013-09-20 09:35:30 -07002632#define EDP_PSR_CTL(dev) (EDP_PSR_BASE(dev) + 0)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002633#define EDP_PSR_ENABLE (1<<31)
Rodrigo Vivi82c56252014-06-12 10:16:42 -07002634#define BDW_PSR_SINGLE_FRAME (1<<30)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002635#define EDP_PSR_LINK_DISABLE (0<<27)
2636#define EDP_PSR_LINK_STANDBY (1<<27)
2637#define EDP_PSR_MIN_LINK_ENTRY_TIME_MASK (3<<25)
2638#define EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES (0<<25)
2639#define EDP_PSR_MIN_LINK_ENTRY_TIME_4_LINES (1<<25)
2640#define EDP_PSR_MIN_LINK_ENTRY_TIME_2_LINES (2<<25)
2641#define EDP_PSR_MIN_LINK_ENTRY_TIME_0_LINES (3<<25)
2642#define EDP_PSR_MAX_SLEEP_TIME_SHIFT 20
2643#define EDP_PSR_SKIP_AUX_EXIT (1<<12)
2644#define EDP_PSR_TP1_TP2_SEL (0<<11)
2645#define EDP_PSR_TP1_TP3_SEL (1<<11)
2646#define EDP_PSR_TP2_TP3_TIME_500us (0<<8)
2647#define EDP_PSR_TP2_TP3_TIME_100us (1<<8)
2648#define EDP_PSR_TP2_TP3_TIME_2500us (2<<8)
2649#define EDP_PSR_TP2_TP3_TIME_0us (3<<8)
2650#define EDP_PSR_TP1_TIME_500us (0<<4)
2651#define EDP_PSR_TP1_TIME_100us (1<<4)
2652#define EDP_PSR_TP1_TIME_2500us (2<<4)
2653#define EDP_PSR_TP1_TIME_0us (3<<4)
2654#define EDP_PSR_IDLE_FRAME_SHIFT 0
2655
Ben Widawsky18b59922013-09-20 09:35:30 -07002656#define EDP_PSR_AUX_CTL(dev) (EDP_PSR_BASE(dev) + 0x10)
2657#define EDP_PSR_AUX_DATA1(dev) (EDP_PSR_BASE(dev) + 0x14)
Ben Widawsky18b59922013-09-20 09:35:30 -07002658#define EDP_PSR_AUX_DATA2(dev) (EDP_PSR_BASE(dev) + 0x18)
Ben Widawsky18b59922013-09-20 09:35:30 -07002659#define EDP_PSR_AUX_DATA3(dev) (EDP_PSR_BASE(dev) + 0x1c)
2660#define EDP_PSR_AUX_DATA4(dev) (EDP_PSR_BASE(dev) + 0x20)
2661#define EDP_PSR_AUX_DATA5(dev) (EDP_PSR_BASE(dev) + 0x24)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002662
Ben Widawsky18b59922013-09-20 09:35:30 -07002663#define EDP_PSR_STATUS_CTL(dev) (EDP_PSR_BASE(dev) + 0x40)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002664#define EDP_PSR_STATUS_STATE_MASK (7<<29)
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002665#define EDP_PSR_STATUS_STATE_IDLE (0<<29)
2666#define EDP_PSR_STATUS_STATE_SRDONACK (1<<29)
2667#define EDP_PSR_STATUS_STATE_SRDENT (2<<29)
2668#define EDP_PSR_STATUS_STATE_BUFOFF (3<<29)
2669#define EDP_PSR_STATUS_STATE_BUFON (4<<29)
2670#define EDP_PSR_STATUS_STATE_AUXACK (5<<29)
2671#define EDP_PSR_STATUS_STATE_SRDOFFACK (6<<29)
2672#define EDP_PSR_STATUS_LINK_MASK (3<<26)
2673#define EDP_PSR_STATUS_LINK_FULL_OFF (0<<26)
2674#define EDP_PSR_STATUS_LINK_FULL_ON (1<<26)
2675#define EDP_PSR_STATUS_LINK_STANDBY (2<<26)
2676#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_SHIFT 20
2677#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_MASK 0x1f
2678#define EDP_PSR_STATUS_COUNT_SHIFT 16
2679#define EDP_PSR_STATUS_COUNT_MASK 0xf
2680#define EDP_PSR_STATUS_AUX_ERROR (1<<15)
2681#define EDP_PSR_STATUS_AUX_SENDING (1<<12)
2682#define EDP_PSR_STATUS_SENDING_IDLE (1<<9)
2683#define EDP_PSR_STATUS_SENDING_TP2_TP3 (1<<8)
2684#define EDP_PSR_STATUS_SENDING_TP1 (1<<4)
2685#define EDP_PSR_STATUS_IDLE_MASK 0xf
2686
Ben Widawsky18b59922013-09-20 09:35:30 -07002687#define EDP_PSR_PERF_CNT(dev) (EDP_PSR_BASE(dev) + 0x44)
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002688#define EDP_PSR_PERF_CNT_MASK 0xffffff
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002689
Ben Widawsky18b59922013-09-20 09:35:30 -07002690#define EDP_PSR_DEBUG_CTL(dev) (EDP_PSR_BASE(dev) + 0x60)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002691#define EDP_PSR_DEBUG_MASK_LPSP (1<<27)
2692#define EDP_PSR_DEBUG_MASK_MEMUP (1<<26)
2693#define EDP_PSR_DEBUG_MASK_HPD (1<<25)
2694
Jesse Barnes585fb112008-07-29 11:54:06 -07002695/* VGA port control */
2696#define ADPA 0x61100
Daniel Vetterebc0fd82012-07-11 16:27:56 +02002697#define PCH_ADPA 0xe1100
Daniel Vetter540a8952012-07-11 16:27:57 +02002698#define VLV_ADPA (VLV_DISPLAY_BASE + ADPA)
Daniel Vetterebc0fd82012-07-11 16:27:56 +02002699
Jesse Barnes585fb112008-07-29 11:54:06 -07002700#define ADPA_DAC_ENABLE (1<<31)
2701#define ADPA_DAC_DISABLE 0
2702#define ADPA_PIPE_SELECT_MASK (1<<30)
2703#define ADPA_PIPE_A_SELECT 0
2704#define ADPA_PIPE_B_SELECT (1<<30)
Keith Packard1519b992011-08-06 10:35:34 -07002705#define ADPA_PIPE_SELECT(pipe) ((pipe) << 30)
Daniel Vetterebc0fd82012-07-11 16:27:56 +02002706/* CPT uses bits 29:30 for pch transcoder select */
2707#define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
2708#define ADPA_CRT_HOTPLUG_MONITOR_NONE (0<<24)
2709#define ADPA_CRT_HOTPLUG_MONITOR_MASK (3<<24)
2710#define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24)
2711#define ADPA_CRT_HOTPLUG_MONITOR_MONO (2<<24)
2712#define ADPA_CRT_HOTPLUG_ENABLE (1<<23)
2713#define ADPA_CRT_HOTPLUG_PERIOD_64 (0<<22)
2714#define ADPA_CRT_HOTPLUG_PERIOD_128 (1<<22)
2715#define ADPA_CRT_HOTPLUG_WARMUP_5MS (0<<21)
2716#define ADPA_CRT_HOTPLUG_WARMUP_10MS (1<<21)
2717#define ADPA_CRT_HOTPLUG_SAMPLE_2S (0<<20)
2718#define ADPA_CRT_HOTPLUG_SAMPLE_4S (1<<20)
2719#define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0<<18)
2720#define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1<<18)
2721#define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2<<18)
2722#define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3<<18)
2723#define ADPA_CRT_HOTPLUG_VOLREF_325MV (0<<17)
2724#define ADPA_CRT_HOTPLUG_VOLREF_475MV (1<<17)
2725#define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -07002726#define ADPA_USE_VGA_HVPOLARITY (1<<15)
2727#define ADPA_SETS_HVPOLARITY 0
Patrik Jakobsson60222c02013-03-05 19:09:37 +01002728#define ADPA_VSYNC_CNTL_DISABLE (1<<10)
Jesse Barnes585fb112008-07-29 11:54:06 -07002729#define ADPA_VSYNC_CNTL_ENABLE 0
Patrik Jakobsson60222c02013-03-05 19:09:37 +01002730#define ADPA_HSYNC_CNTL_DISABLE (1<<11)
Jesse Barnes585fb112008-07-29 11:54:06 -07002731#define ADPA_HSYNC_CNTL_ENABLE 0
2732#define ADPA_VSYNC_ACTIVE_HIGH (1<<4)
2733#define ADPA_VSYNC_ACTIVE_LOW 0
2734#define ADPA_HSYNC_ACTIVE_HIGH (1<<3)
2735#define ADPA_HSYNC_ACTIVE_LOW 0
2736#define ADPA_DPMS_MASK (~(3<<10))
2737#define ADPA_DPMS_ON (0<<10)
2738#define ADPA_DPMS_SUSPEND (1<<10)
2739#define ADPA_DPMS_STANDBY (2<<10)
2740#define ADPA_DPMS_OFF (3<<10)
2741
Chris Wilson939fe4d2010-10-09 10:33:26 +01002742
Jesse Barnes585fb112008-07-29 11:54:06 -07002743/* Hotplug control (945+ only) */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002744#define PORT_HOTPLUG_EN (dev_priv->info.display_mmio_offset + 0x61110)
Daniel Vetter26739f12013-02-07 12:42:32 +01002745#define PORTB_HOTPLUG_INT_EN (1 << 29)
2746#define PORTC_HOTPLUG_INT_EN (1 << 28)
2747#define PORTD_HOTPLUG_INT_EN (1 << 27)
Jesse Barnes585fb112008-07-29 11:54:06 -07002748#define SDVOB_HOTPLUG_INT_EN (1 << 26)
2749#define SDVOC_HOTPLUG_INT_EN (1 << 25)
2750#define TV_HOTPLUG_INT_EN (1 << 18)
2751#define CRT_HOTPLUG_INT_EN (1 << 9)
Egbert Eiche5868a32013-02-28 04:17:12 -05002752#define HOTPLUG_INT_EN_MASK (PORTB_HOTPLUG_INT_EN | \
2753 PORTC_HOTPLUG_INT_EN | \
2754 PORTD_HOTPLUG_INT_EN | \
2755 SDVOC_HOTPLUG_INT_EN | \
2756 SDVOB_HOTPLUG_INT_EN | \
2757 CRT_HOTPLUG_INT_EN)
Jesse Barnes585fb112008-07-29 11:54:06 -07002758#define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
Zhao Yakui771cb082009-03-03 18:07:52 +08002759#define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
2760/* must use period 64 on GM45 according to docs */
2761#define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
2762#define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
2763#define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
2764#define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
2765#define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
2766#define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
2767#define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
2768#define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
2769#define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
2770#define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
2771#define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
2772#define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07002773
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002774#define PORT_HOTPLUG_STAT (dev_priv->info.display_mmio_offset + 0x61114)
Daniel Vetter0ce99f72013-07-26 11:27:49 +02002775/*
2776 * HDMI/DP bits are gen4+
2777 *
2778 * WARNING: Bspec for hpd status bits on gen4 seems to be completely confused.
2779 * Please check the detailed lore in the commit message for for experimental
2780 * evidence.
2781 */
Todd Previte232a6ee2014-01-23 00:13:41 -07002782#define PORTD_HOTPLUG_LIVE_STATUS_G4X (1 << 29)
2783#define PORTC_HOTPLUG_LIVE_STATUS_G4X (1 << 28)
2784#define PORTB_HOTPLUG_LIVE_STATUS_G4X (1 << 27)
2785/* VLV DP/HDMI bits again match Bspec */
2786#define PORTD_HOTPLUG_LIVE_STATUS_VLV (1 << 27)
2787#define PORTC_HOTPLUG_LIVE_STATUS_VLV (1 << 28)
2788#define PORTB_HOTPLUG_LIVE_STATUS_VLV (1 << 29)
Daniel Vetter26739f12013-02-07 12:42:32 +01002789#define PORTD_HOTPLUG_INT_STATUS (3 << 21)
Daniel Vettera211b492014-06-05 09:36:23 +02002790#define PORTD_HOTPLUG_INT_LONG_PULSE (2 << 21)
2791#define PORTD_HOTPLUG_INT_SHORT_PULSE (1 << 21)
Daniel Vetter26739f12013-02-07 12:42:32 +01002792#define PORTC_HOTPLUG_INT_STATUS (3 << 19)
Daniel Vettera211b492014-06-05 09:36:23 +02002793#define PORTC_HOTPLUG_INT_LONG_PULSE (2 << 19)
2794#define PORTC_HOTPLUG_INT_SHORT_PULSE (1 << 19)
Daniel Vetter26739f12013-02-07 12:42:32 +01002795#define PORTB_HOTPLUG_INT_STATUS (3 << 17)
Daniel Vettera211b492014-06-05 09:36:23 +02002796#define PORTB_HOTPLUG_INT_LONG_PULSE (2 << 17)
2797#define PORTB_HOTPLUG_INT_SHORT_PLUSE (1 << 17)
Chris Wilson084b6122012-05-11 18:01:33 +01002798/* CRT/TV common between gen3+ */
Jesse Barnes585fb112008-07-29 11:54:06 -07002799#define CRT_HOTPLUG_INT_STATUS (1 << 11)
2800#define TV_HOTPLUG_INT_STATUS (1 << 10)
2801#define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
2802#define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
2803#define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
2804#define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
Daniel Vetter4aeebd72013-10-31 09:53:36 +01002805#define DP_AUX_CHANNEL_D_INT_STATUS_G4X (1 << 6)
2806#define DP_AUX_CHANNEL_C_INT_STATUS_G4X (1 << 5)
2807#define DP_AUX_CHANNEL_B_INT_STATUS_G4X (1 << 4)
Imre Deakbfbdb422014-01-16 19:56:53 +02002808#define DP_AUX_CHANNEL_MASK_INT_STATUS_G4X (7 << 4)
2809
Chris Wilson084b6122012-05-11 18:01:33 +01002810/* SDVO is different across gen3/4 */
2811#define SDVOC_HOTPLUG_INT_STATUS_G4X (1 << 3)
2812#define SDVOB_HOTPLUG_INT_STATUS_G4X (1 << 2)
Daniel Vetter4f7fd702013-06-24 21:33:28 +02002813/*
2814 * Bspec seems to be seriously misleaded about the SDVO hpd bits on i965g/gm,
2815 * since reality corrobates that they're the same as on gen3. But keep these
2816 * bits here (and the comment!) to help any other lost wanderers back onto the
2817 * right tracks.
2818 */
Chris Wilson084b6122012-05-11 18:01:33 +01002819#define SDVOC_HOTPLUG_INT_STATUS_I965 (3 << 4)
2820#define SDVOB_HOTPLUG_INT_STATUS_I965 (3 << 2)
2821#define SDVOC_HOTPLUG_INT_STATUS_I915 (1 << 7)
2822#define SDVOB_HOTPLUG_INT_STATUS_I915 (1 << 6)
Egbert Eiche5868a32013-02-28 04:17:12 -05002823#define HOTPLUG_INT_STATUS_G4X (CRT_HOTPLUG_INT_STATUS | \
2824 SDVOB_HOTPLUG_INT_STATUS_G4X | \
2825 SDVOC_HOTPLUG_INT_STATUS_G4X | \
2826 PORTB_HOTPLUG_INT_STATUS | \
2827 PORTC_HOTPLUG_INT_STATUS | \
2828 PORTD_HOTPLUG_INT_STATUS)
2829
Egbert Eiche5868a32013-02-28 04:17:12 -05002830#define HOTPLUG_INT_STATUS_I915 (CRT_HOTPLUG_INT_STATUS | \
2831 SDVOB_HOTPLUG_INT_STATUS_I915 | \
2832 SDVOC_HOTPLUG_INT_STATUS_I915 | \
2833 PORTB_HOTPLUG_INT_STATUS | \
2834 PORTC_HOTPLUG_INT_STATUS | \
2835 PORTD_HOTPLUG_INT_STATUS)
Jesse Barnes585fb112008-07-29 11:54:06 -07002836
Paulo Zanonic20cd312013-02-19 16:21:45 -03002837/* SDVO and HDMI port control.
2838 * The same register may be used for SDVO or HDMI */
2839#define GEN3_SDVOB 0x61140
2840#define GEN3_SDVOC 0x61160
2841#define GEN4_HDMIB GEN3_SDVOB
2842#define GEN4_HDMIC GEN3_SDVOC
Ville Syrjälä9418c1f2014-04-09 13:28:56 +03002843#define CHV_HDMID 0x6116C
Paulo Zanonic20cd312013-02-19 16:21:45 -03002844#define PCH_SDVOB 0xe1140
2845#define PCH_HDMIB PCH_SDVOB
2846#define PCH_HDMIC 0xe1150
2847#define PCH_HDMID 0xe1160
2848
Daniel Vetter84093602013-11-01 10:50:21 +01002849#define PORT_DFT_I9XX 0x61150
2850#define DC_BALANCE_RESET (1 << 25)
Rodrigo Vivia8aab8b2014-06-05 14:28:17 -07002851#define PORT_DFT2_G4X (dev_priv->info.display_mmio_offset + 0x61154)
Daniel Vetter84093602013-11-01 10:50:21 +01002852#define DC_BALANCE_RESET_VLV (1 << 31)
Ville Syrjäläeb736672014-12-09 21:28:28 +02002853#define PIPE_SCRAMBLE_RESET_MASK ((1 << 14) | (0x3 << 0))
2854#define PIPE_C_SCRAMBLE_RESET (1 << 14) /* chv */
Daniel Vetter84093602013-11-01 10:50:21 +01002855#define PIPE_B_SCRAMBLE_RESET (1 << 1)
2856#define PIPE_A_SCRAMBLE_RESET (1 << 0)
2857
Paulo Zanonic20cd312013-02-19 16:21:45 -03002858/* Gen 3 SDVO bits: */
2859#define SDVO_ENABLE (1 << 31)
Paulo Zanonidc0fa712013-02-19 16:21:46 -03002860#define SDVO_PIPE_SEL(pipe) ((pipe) << 30)
2861#define SDVO_PIPE_SEL_MASK (1 << 30)
Paulo Zanonic20cd312013-02-19 16:21:45 -03002862#define SDVO_PIPE_B_SELECT (1 << 30)
2863#define SDVO_STALL_SELECT (1 << 29)
2864#define SDVO_INTERRUPT_ENABLE (1 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03002865/*
Jesse Barnes585fb112008-07-29 11:54:06 -07002866 * 915G/GM SDVO pixel multiplier.
Jesse Barnes585fb112008-07-29 11:54:06 -07002867 * Programmed value is multiplier - 1, up to 5x.
Jesse Barnes585fb112008-07-29 11:54:06 -07002868 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
2869 */
Paulo Zanonic20cd312013-02-19 16:21:45 -03002870#define SDVO_PORT_MULTIPLY_MASK (7 << 23)
Jesse Barnes585fb112008-07-29 11:54:06 -07002871#define SDVO_PORT_MULTIPLY_SHIFT 23
Paulo Zanonic20cd312013-02-19 16:21:45 -03002872#define SDVO_PHASE_SELECT_MASK (15 << 19)
2873#define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
2874#define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
2875#define SDVOC_GANG_MODE (1 << 16) /* Port C only */
2876#define SDVO_BORDER_ENABLE (1 << 7) /* SDVO only */
2877#define SDVOB_PCIE_CONCURRENCY (1 << 3) /* Port B only */
2878#define SDVO_DETECTED (1 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07002879/* Bits to be preserved when writing */
Paulo Zanonic20cd312013-02-19 16:21:45 -03002880#define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | \
2881 SDVO_INTERRUPT_ENABLE)
2882#define SDVOC_PRESERVE_MASK ((1 << 17) | SDVO_INTERRUPT_ENABLE)
2883
2884/* Gen 4 SDVO/HDMI bits: */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03002885#define SDVO_COLOR_FORMAT_8bpc (0 << 26)
Ville Syrjälä18442d02013-09-13 16:00:08 +03002886#define SDVO_COLOR_FORMAT_MASK (7 << 26)
Paulo Zanonic20cd312013-02-19 16:21:45 -03002887#define SDVO_ENCODING_SDVO (0 << 10)
2888#define SDVO_ENCODING_HDMI (2 << 10)
Paulo Zanonidc0fa712013-02-19 16:21:46 -03002889#define HDMI_MODE_SELECT_HDMI (1 << 9) /* HDMI only */
2890#define HDMI_MODE_SELECT_DVI (0 << 9) /* HDMI only */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03002891#define HDMI_COLOR_RANGE_16_235 (1 << 8) /* HDMI only */
Paulo Zanonic20cd312013-02-19 16:21:45 -03002892#define SDVO_AUDIO_ENABLE (1 << 6)
2893/* VSYNC/HSYNC bits new with 965, default is to be set */
2894#define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
2895#define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
2896
2897/* Gen 5 (IBX) SDVO/HDMI bits: */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03002898#define HDMI_COLOR_FORMAT_12bpc (3 << 26) /* HDMI only */
Paulo Zanonic20cd312013-02-19 16:21:45 -03002899#define SDVOB_HOTPLUG_ENABLE (1 << 23) /* SDVO only */
2900
2901/* Gen 6 (CPT) SDVO/HDMI bits: */
Paulo Zanonidc0fa712013-02-19 16:21:46 -03002902#define SDVO_PIPE_SEL_CPT(pipe) ((pipe) << 29)
2903#define SDVO_PIPE_SEL_MASK_CPT (3 << 29)
Paulo Zanonic20cd312013-02-19 16:21:45 -03002904
Chon Ming Lee44f37d12014-04-09 13:28:21 +03002905/* CHV SDVO/HDMI bits: */
2906#define SDVO_PIPE_SEL_CHV(pipe) ((pipe) << 24)
2907#define SDVO_PIPE_SEL_MASK_CHV (3 << 24)
2908
Jesse Barnes585fb112008-07-29 11:54:06 -07002909
2910/* DVO port control */
2911#define DVOA 0x61120
2912#define DVOB 0x61140
2913#define DVOC 0x61160
2914#define DVO_ENABLE (1 << 31)
2915#define DVO_PIPE_B_SELECT (1 << 30)
2916#define DVO_PIPE_STALL_UNUSED (0 << 28)
2917#define DVO_PIPE_STALL (1 << 28)
2918#define DVO_PIPE_STALL_TV (2 << 28)
2919#define DVO_PIPE_STALL_MASK (3 << 28)
2920#define DVO_USE_VGA_SYNC (1 << 15)
2921#define DVO_DATA_ORDER_I740 (0 << 14)
2922#define DVO_DATA_ORDER_FP (1 << 14)
2923#define DVO_VSYNC_DISABLE (1 << 11)
2924#define DVO_HSYNC_DISABLE (1 << 10)
2925#define DVO_VSYNC_TRISTATE (1 << 9)
2926#define DVO_HSYNC_TRISTATE (1 << 8)
2927#define DVO_BORDER_ENABLE (1 << 7)
2928#define DVO_DATA_ORDER_GBRG (1 << 6)
2929#define DVO_DATA_ORDER_RGGB (0 << 6)
2930#define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
2931#define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
2932#define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
2933#define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
2934#define DVO_BLANK_ACTIVE_HIGH (1 << 2)
2935#define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
2936#define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
2937#define DVO_PRESERVE_MASK (0x7<<24)
2938#define DVOA_SRCDIM 0x61124
2939#define DVOB_SRCDIM 0x61144
2940#define DVOC_SRCDIM 0x61164
2941#define DVO_SRCDIM_HORIZONTAL_SHIFT 12
2942#define DVO_SRCDIM_VERTICAL_SHIFT 0
2943
2944/* LVDS port control */
2945#define LVDS 0x61180
2946/*
2947 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
2948 * the DPLL semantics change when the LVDS is assigned to that pipe.
2949 */
2950#define LVDS_PORT_EN (1 << 31)
2951/* Selects pipe B for LVDS data. Must be set on pre-965. */
2952#define LVDS_PIPEB_SELECT (1 << 30)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08002953#define LVDS_PIPE_MASK (1 << 30)
Keith Packard1519b992011-08-06 10:35:34 -07002954#define LVDS_PIPE(pipe) ((pipe) << 30)
Zhao Yakui898822c2010-01-04 16:29:30 +08002955/* LVDS dithering flag on 965/g4x platform */
2956#define LVDS_ENABLE_DITHER (1 << 25)
Bryan Freedaa9b5002011-01-12 13:43:19 -08002957/* LVDS sync polarity flags. Set to invert (i.e. negative) */
2958#define LVDS_VSYNC_POLARITY (1 << 21)
2959#define LVDS_HSYNC_POLARITY (1 << 20)
2960
Zhao Yakuia3e17eb2009-10-10 10:42:37 +08002961/* Enable border for unscaled (or aspect-scaled) display */
2962#define LVDS_BORDER_ENABLE (1 << 15)
Jesse Barnes585fb112008-07-29 11:54:06 -07002963/*
2964 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
2965 * pixel.
2966 */
2967#define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
2968#define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
2969#define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
2970/*
2971 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
2972 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
2973 * on.
2974 */
2975#define LVDS_A3_POWER_MASK (3 << 6)
2976#define LVDS_A3_POWER_DOWN (0 << 6)
2977#define LVDS_A3_POWER_UP (3 << 6)
2978/*
2979 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
2980 * is set.
2981 */
2982#define LVDS_CLKB_POWER_MASK (3 << 4)
2983#define LVDS_CLKB_POWER_DOWN (0 << 4)
2984#define LVDS_CLKB_POWER_UP (3 << 4)
2985/*
2986 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
2987 * setting for whether we are in dual-channel mode. The B3 pair will
2988 * additionally only be powered up when LVDS_A3_POWER_UP is set.
2989 */
2990#define LVDS_B0B3_POWER_MASK (3 << 2)
2991#define LVDS_B0B3_POWER_DOWN (0 << 2)
2992#define LVDS_B0B3_POWER_UP (3 << 2)
2993
David Härdeman3c17fe42010-09-24 21:44:32 +02002994/* Video Data Island Packet control */
2995#define VIDEO_DIP_DATA 0x61178
Paulo Zanoniadf00b22012-09-25 13:23:34 -03002996/* Read the description of VIDEO_DIP_DATA (before Haswel) or VIDEO_DIP_ECC
2997 * (Haswell and newer) to see which VIDEO_DIP_DATA byte corresponds to each byte
2998 * of the infoframe structure specified by CEA-861. */
2999#define VIDEO_DIP_DATA_SIZE 32
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03003000#define VIDEO_DIP_VSC_DATA_SIZE 36
David Härdeman3c17fe42010-09-24 21:44:32 +02003001#define VIDEO_DIP_CTL 0x61170
Paulo Zanoni2da8af52012-05-14 17:12:51 -03003002/* Pre HSW: */
David Härdeman3c17fe42010-09-24 21:44:32 +02003003#define VIDEO_DIP_ENABLE (1 << 31)
Ville Syrjälä822cdc52014-01-23 23:15:34 +02003004#define VIDEO_DIP_PORT(port) ((port) << 29)
Paulo Zanoni3e6e6392012-05-04 17:18:19 -03003005#define VIDEO_DIP_PORT_MASK (3 << 29)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03003006#define VIDEO_DIP_ENABLE_GCP (1 << 25)
David Härdeman3c17fe42010-09-24 21:44:32 +02003007#define VIDEO_DIP_ENABLE_AVI (1 << 21)
3008#define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03003009#define VIDEO_DIP_ENABLE_GAMUT (4 << 21)
David Härdeman3c17fe42010-09-24 21:44:32 +02003010#define VIDEO_DIP_ENABLE_SPD (8 << 21)
3011#define VIDEO_DIP_SELECT_AVI (0 << 19)
3012#define VIDEO_DIP_SELECT_VENDOR (1 << 19)
3013#define VIDEO_DIP_SELECT_SPD (3 << 19)
Jesse Barnes45187ac2011-08-03 09:22:55 -07003014#define VIDEO_DIP_SELECT_MASK (3 << 19)
David Härdeman3c17fe42010-09-24 21:44:32 +02003015#define VIDEO_DIP_FREQ_ONCE (0 << 16)
3016#define VIDEO_DIP_FREQ_VSYNC (1 << 16)
3017#define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
Paulo Zanoni60c5ea22012-05-04 17:18:22 -03003018#define VIDEO_DIP_FREQ_MASK (3 << 16)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03003019/* HSW and later: */
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03003020#define VIDEO_DIP_ENABLE_VSC_HSW (1 << 20)
3021#define VIDEO_DIP_ENABLE_GCP_HSW (1 << 16)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03003022#define VIDEO_DIP_ENABLE_AVI_HSW (1 << 12)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03003023#define VIDEO_DIP_ENABLE_VS_HSW (1 << 8)
3024#define VIDEO_DIP_ENABLE_GMP_HSW (1 << 4)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03003025#define VIDEO_DIP_ENABLE_SPD_HSW (1 << 0)
David Härdeman3c17fe42010-09-24 21:44:32 +02003026
Jesse Barnes585fb112008-07-29 11:54:06 -07003027/* Panel power sequencing */
3028#define PP_STATUS 0x61200
3029#define PP_ON (1 << 31)
3030/*
3031 * Indicates that all dependencies of the panel are on:
3032 *
3033 * - PLL enabled
3034 * - pipe enabled
3035 * - LVDS/DVOB/DVOC on
3036 */
3037#define PP_READY (1 << 30)
3038#define PP_SEQUENCE_NONE (0 << 28)
Keith Packard99ea7122011-11-01 19:57:50 -07003039#define PP_SEQUENCE_POWER_UP (1 << 28)
3040#define PP_SEQUENCE_POWER_DOWN (2 << 28)
3041#define PP_SEQUENCE_MASK (3 << 28)
3042#define PP_SEQUENCE_SHIFT 28
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07003043#define PP_CYCLE_DELAY_ACTIVE (1 << 27)
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07003044#define PP_SEQUENCE_STATE_MASK 0x0000000f
Keith Packard99ea7122011-11-01 19:57:50 -07003045#define PP_SEQUENCE_STATE_OFF_IDLE (0x0 << 0)
3046#define PP_SEQUENCE_STATE_OFF_S0_1 (0x1 << 0)
3047#define PP_SEQUENCE_STATE_OFF_S0_2 (0x2 << 0)
3048#define PP_SEQUENCE_STATE_OFF_S0_3 (0x3 << 0)
3049#define PP_SEQUENCE_STATE_ON_IDLE (0x8 << 0)
3050#define PP_SEQUENCE_STATE_ON_S1_0 (0x9 << 0)
3051#define PP_SEQUENCE_STATE_ON_S1_2 (0xa << 0)
3052#define PP_SEQUENCE_STATE_ON_S1_3 (0xb << 0)
3053#define PP_SEQUENCE_STATE_RESET (0xf << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -07003054#define PP_CONTROL 0x61204
3055#define POWER_TARGET_ON (1 << 0)
3056#define PP_ON_DELAYS 0x61208
3057#define PP_OFF_DELAYS 0x6120c
3058#define PP_DIVISOR 0x61210
3059
3060/* Panel fitting */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003061#define PFIT_CONTROL (dev_priv->info.display_mmio_offset + 0x61230)
Jesse Barnes585fb112008-07-29 11:54:06 -07003062#define PFIT_ENABLE (1 << 31)
3063#define PFIT_PIPE_MASK (3 << 29)
3064#define PFIT_PIPE_SHIFT 29
3065#define VERT_INTERP_DISABLE (0 << 10)
3066#define VERT_INTERP_BILINEAR (1 << 10)
3067#define VERT_INTERP_MASK (3 << 10)
3068#define VERT_AUTO_SCALE (1 << 9)
3069#define HORIZ_INTERP_DISABLE (0 << 6)
3070#define HORIZ_INTERP_BILINEAR (1 << 6)
3071#define HORIZ_INTERP_MASK (3 << 6)
3072#define HORIZ_AUTO_SCALE (1 << 5)
3073#define PANEL_8TO6_DITHER_ENABLE (1 << 3)
Zhao Yakui3fbe18d2009-06-22 15:31:25 +08003074#define PFIT_FILTER_FUZZY (0 << 24)
3075#define PFIT_SCALING_AUTO (0 << 26)
3076#define PFIT_SCALING_PROGRAMMED (1 << 26)
3077#define PFIT_SCALING_PILLAR (2 << 26)
3078#define PFIT_SCALING_LETTER (3 << 26)
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003079#define PFIT_PGM_RATIOS (dev_priv->info.display_mmio_offset + 0x61234)
Zhao Yakui3fbe18d2009-06-22 15:31:25 +08003080/* Pre-965 */
3081#define PFIT_VERT_SCALE_SHIFT 20
3082#define PFIT_VERT_SCALE_MASK 0xfff00000
3083#define PFIT_HORIZ_SCALE_SHIFT 4
3084#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
3085/* 965+ */
3086#define PFIT_VERT_SCALE_SHIFT_965 16
3087#define PFIT_VERT_SCALE_MASK_965 0x1fff0000
3088#define PFIT_HORIZ_SCALE_SHIFT_965 0
3089#define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
3090
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003091#define PFIT_AUTO_RATIOS (dev_priv->info.display_mmio_offset + 0x61238)
Jesse Barnes585fb112008-07-29 11:54:06 -07003092
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003093#define _VLV_BLC_PWM_CTL2_A (dev_priv->info.display_mmio_offset + 0x61250)
3094#define _VLV_BLC_PWM_CTL2_B (dev_priv->info.display_mmio_offset + 0x61350)
Jesse Barnes07bf1392013-10-31 18:55:50 +02003095#define VLV_BLC_PWM_CTL2(pipe) _PIPE(pipe, _VLV_BLC_PWM_CTL2_A, \
3096 _VLV_BLC_PWM_CTL2_B)
3097
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003098#define _VLV_BLC_PWM_CTL_A (dev_priv->info.display_mmio_offset + 0x61254)
3099#define _VLV_BLC_PWM_CTL_B (dev_priv->info.display_mmio_offset + 0x61354)
Jesse Barnes07bf1392013-10-31 18:55:50 +02003100#define VLV_BLC_PWM_CTL(pipe) _PIPE(pipe, _VLV_BLC_PWM_CTL_A, \
3101 _VLV_BLC_PWM_CTL_B)
3102
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003103#define _VLV_BLC_HIST_CTL_A (dev_priv->info.display_mmio_offset + 0x61260)
3104#define _VLV_BLC_HIST_CTL_B (dev_priv->info.display_mmio_offset + 0x61360)
Jesse Barnes07bf1392013-10-31 18:55:50 +02003105#define VLV_BLC_HIST_CTL(pipe) _PIPE(pipe, _VLV_BLC_HIST_CTL_A, \
3106 _VLV_BLC_HIST_CTL_B)
3107
Jesse Barnes585fb112008-07-29 11:54:06 -07003108/* Backlight control */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003109#define BLC_PWM_CTL2 (dev_priv->info.display_mmio_offset + 0x61250) /* 965+ only */
Daniel Vetter7cf41602012-06-05 10:07:09 +02003110#define BLM_PWM_ENABLE (1 << 31)
3111#define BLM_COMBINATION_MODE (1 << 30) /* gen4 only */
3112#define BLM_PIPE_SELECT (1 << 29)
3113#define BLM_PIPE_SELECT_IVB (3 << 29)
3114#define BLM_PIPE_A (0 << 29)
3115#define BLM_PIPE_B (1 << 29)
3116#define BLM_PIPE_C (2 << 29) /* ivb + */
Jani Nikula35ffda42013-04-25 16:49:25 +03003117#define BLM_TRANSCODER_A BLM_PIPE_A /* hsw */
3118#define BLM_TRANSCODER_B BLM_PIPE_B
3119#define BLM_TRANSCODER_C BLM_PIPE_C
3120#define BLM_TRANSCODER_EDP (3 << 29)
Daniel Vetter7cf41602012-06-05 10:07:09 +02003121#define BLM_PIPE(pipe) ((pipe) << 29)
3122#define BLM_POLARITY_I965 (1 << 28) /* gen4 only */
3123#define BLM_PHASE_IN_INTERUPT_STATUS (1 << 26)
3124#define BLM_PHASE_IN_ENABLE (1 << 25)
3125#define BLM_PHASE_IN_INTERUPT_ENABL (1 << 24)
3126#define BLM_PHASE_IN_TIME_BASE_SHIFT (16)
3127#define BLM_PHASE_IN_TIME_BASE_MASK (0xff << 16)
3128#define BLM_PHASE_IN_COUNT_SHIFT (8)
3129#define BLM_PHASE_IN_COUNT_MASK (0xff << 8)
3130#define BLM_PHASE_IN_INCR_SHIFT (0)
3131#define BLM_PHASE_IN_INCR_MASK (0xff << 0)
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003132#define BLC_PWM_CTL (dev_priv->info.display_mmio_offset + 0x61254)
Takashi Iwaiba3820a2011-03-10 14:02:12 +01003133/*
3134 * This is the most significant 15 bits of the number of backlight cycles in a
3135 * complete cycle of the modulated backlight control.
3136 *
3137 * The actual value is this field multiplied by two.
3138 */
Daniel Vetter7cf41602012-06-05 10:07:09 +02003139#define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
3140#define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
3141#define BLM_LEGACY_MODE (1 << 16) /* gen2 only */
Jesse Barnes585fb112008-07-29 11:54:06 -07003142/*
3143 * This is the number of cycles out of the backlight modulation cycle for which
3144 * the backlight is on.
3145 *
3146 * This field must be no greater than the number of cycles in the complete
3147 * backlight modulation cycle.
3148 */
3149#define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
3150#define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
Daniel Vetter534b5a52012-06-05 10:07:08 +02003151#define BACKLIGHT_DUTY_CYCLE_MASK_PNV (0xfffe)
3152#define BLM_POLARITY_PNV (1 << 0) /* pnv only */
Jesse Barnes585fb112008-07-29 11:54:06 -07003153
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003154#define BLC_HIST_CTL (dev_priv->info.display_mmio_offset + 0x61260)
Jesse Barnes0eb96d62009-10-14 12:33:41 -07003155
Daniel Vetter7cf41602012-06-05 10:07:09 +02003156/* New registers for PCH-split platforms. Safe where new bits show up, the
3157 * register layout machtes with gen4 BLC_PWM_CTL[12]. */
3158#define BLC_PWM_CPU_CTL2 0x48250
3159#define BLC_PWM_CPU_CTL 0x48254
3160
Paulo Zanonibe256dc2013-07-23 11:19:26 -03003161#define HSW_BLC_PWM2_CTL 0x48350
3162
Daniel Vetter7cf41602012-06-05 10:07:09 +02003163/* PCH CTL1 is totally different, all but the below bits are reserved. CTL2 is
3164 * like the normal CTL from gen4 and earlier. Hooray for confusing naming. */
3165#define BLC_PWM_PCH_CTL1 0xc8250
Daniel Vetter4b4147c2012-07-11 00:31:06 +02003166#define BLM_PCH_PWM_ENABLE (1 << 31)
Daniel Vetter7cf41602012-06-05 10:07:09 +02003167#define BLM_PCH_OVERRIDE_ENABLE (1 << 30)
3168#define BLM_PCH_POLARITY (1 << 29)
3169#define BLC_PWM_PCH_CTL2 0xc8254
3170
Paulo Zanonibe256dc2013-07-23 11:19:26 -03003171#define UTIL_PIN_CTL 0x48400
3172#define UTIL_PIN_ENABLE (1 << 31)
3173
3174#define PCH_GTC_CTL 0xe7000
3175#define PCH_GTC_ENABLE (1 << 31)
3176
Jesse Barnes585fb112008-07-29 11:54:06 -07003177/* TV port control */
3178#define TV_CTL 0x68000
Ville Syrjälä646b4262014-04-25 20:14:30 +03003179/* Enables the TV encoder */
Jesse Barnes585fb112008-07-29 11:54:06 -07003180# define TV_ENC_ENABLE (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003181/* Sources the TV encoder input from pipe B instead of A. */
Jesse Barnes585fb112008-07-29 11:54:06 -07003182# define TV_ENC_PIPEB_SELECT (1 << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003183/* Outputs composite video (DAC A only) */
Jesse Barnes585fb112008-07-29 11:54:06 -07003184# define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003185/* Outputs SVideo video (DAC B/C) */
Jesse Barnes585fb112008-07-29 11:54:06 -07003186# define TV_ENC_OUTPUT_SVIDEO (1 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003187/* Outputs Component video (DAC A/B/C) */
Jesse Barnes585fb112008-07-29 11:54:06 -07003188# define TV_ENC_OUTPUT_COMPONENT (2 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003189/* Outputs Composite and SVideo (DAC A/B/C) */
Jesse Barnes585fb112008-07-29 11:54:06 -07003190# define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
3191# define TV_TRILEVEL_SYNC (1 << 21)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003192/* Enables slow sync generation (945GM only) */
Jesse Barnes585fb112008-07-29 11:54:06 -07003193# define TV_SLOW_SYNC (1 << 20)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003194/* Selects 4x oversampling for 480i and 576p */
Jesse Barnes585fb112008-07-29 11:54:06 -07003195# define TV_OVERSAMPLE_4X (0 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003196/* Selects 2x oversampling for 720p and 1080i */
Jesse Barnes585fb112008-07-29 11:54:06 -07003197# define TV_OVERSAMPLE_2X (1 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003198/* Selects no oversampling for 1080p */
Jesse Barnes585fb112008-07-29 11:54:06 -07003199# define TV_OVERSAMPLE_NONE (2 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003200/* Selects 8x oversampling */
Jesse Barnes585fb112008-07-29 11:54:06 -07003201# define TV_OVERSAMPLE_8X (3 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003202/* Selects progressive mode rather than interlaced */
Jesse Barnes585fb112008-07-29 11:54:06 -07003203# define TV_PROGRESSIVE (1 << 17)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003204/* Sets the colorburst to PAL mode. Required for non-M PAL modes. */
Jesse Barnes585fb112008-07-29 11:54:06 -07003205# define TV_PAL_BURST (1 << 16)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003206/* Field for setting delay of Y compared to C */
Jesse Barnes585fb112008-07-29 11:54:06 -07003207# define TV_YC_SKEW_MASK (7 << 12)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003208/* Enables a fix for 480p/576p standard definition modes on the 915GM only */
Jesse Barnes585fb112008-07-29 11:54:06 -07003209# define TV_ENC_SDP_FIX (1 << 11)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003210/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003211 * Enables a fix for the 915GM only.
3212 *
3213 * Not sure what it does.
3214 */
3215# define TV_ENC_C0_FIX (1 << 10)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003216/* Bits that must be preserved by software */
Zhenyu Wangd2d9f232009-03-04 19:36:02 +08003217# define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
Jesse Barnes585fb112008-07-29 11:54:06 -07003218# define TV_FUSE_STATE_MASK (3 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003219/* Read-only state that reports all features enabled */
Jesse Barnes585fb112008-07-29 11:54:06 -07003220# define TV_FUSE_STATE_ENABLED (0 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003221/* Read-only state that reports that Macrovision is disabled in hardware*/
Jesse Barnes585fb112008-07-29 11:54:06 -07003222# define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003223/* Read-only state that reports that TV-out is disabled in hardware. */
Jesse Barnes585fb112008-07-29 11:54:06 -07003224# define TV_FUSE_STATE_DISABLED (2 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003225/* Normal operation */
Jesse Barnes585fb112008-07-29 11:54:06 -07003226# define TV_TEST_MODE_NORMAL (0 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003227/* Encoder test pattern 1 - combo pattern */
Jesse Barnes585fb112008-07-29 11:54:06 -07003228# define TV_TEST_MODE_PATTERN_1 (1 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003229/* Encoder test pattern 2 - full screen vertical 75% color bars */
Jesse Barnes585fb112008-07-29 11:54:06 -07003230# define TV_TEST_MODE_PATTERN_2 (2 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003231/* Encoder test pattern 3 - full screen horizontal 75% color bars */
Jesse Barnes585fb112008-07-29 11:54:06 -07003232# define TV_TEST_MODE_PATTERN_3 (3 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003233/* Encoder test pattern 4 - random noise */
Jesse Barnes585fb112008-07-29 11:54:06 -07003234# define TV_TEST_MODE_PATTERN_4 (4 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003235/* Encoder test pattern 5 - linear color ramps */
Jesse Barnes585fb112008-07-29 11:54:06 -07003236# define TV_TEST_MODE_PATTERN_5 (5 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003237/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003238 * This test mode forces the DACs to 50% of full output.
3239 *
3240 * This is used for load detection in combination with TVDAC_SENSE_MASK
3241 */
3242# define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
3243# define TV_TEST_MODE_MASK (7 << 0)
3244
3245#define TV_DAC 0x68004
Chris Wilsonb8ed2a42010-09-05 00:43:42 +01003246# define TV_DAC_SAVE 0x00ffff00
Ville Syrjälä646b4262014-04-25 20:14:30 +03003247/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003248 * Reports that DAC state change logic has reported change (RO).
3249 *
3250 * This gets cleared when TV_DAC_STATE_EN is cleared
3251*/
3252# define TVDAC_STATE_CHG (1 << 31)
3253# define TVDAC_SENSE_MASK (7 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003254/* Reports that DAC A voltage is above the detect threshold */
Jesse Barnes585fb112008-07-29 11:54:06 -07003255# define TVDAC_A_SENSE (1 << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003256/* Reports that DAC B voltage is above the detect threshold */
Jesse Barnes585fb112008-07-29 11:54:06 -07003257# define TVDAC_B_SENSE (1 << 29)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003258/* Reports that DAC C voltage is above the detect threshold */
Jesse Barnes585fb112008-07-29 11:54:06 -07003259# define TVDAC_C_SENSE (1 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003260/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003261 * Enables DAC state detection logic, for load-based TV detection.
3262 *
3263 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
3264 * to off, for load detection to work.
3265 */
3266# define TVDAC_STATE_CHG_EN (1 << 27)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003267/* Sets the DAC A sense value to high */
Jesse Barnes585fb112008-07-29 11:54:06 -07003268# define TVDAC_A_SENSE_CTL (1 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003269/* Sets the DAC B sense value to high */
Jesse Barnes585fb112008-07-29 11:54:06 -07003270# define TVDAC_B_SENSE_CTL (1 << 25)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003271/* Sets the DAC C sense value to high */
Jesse Barnes585fb112008-07-29 11:54:06 -07003272# define TVDAC_C_SENSE_CTL (1 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003273/* Overrides the ENC_ENABLE and DAC voltage levels */
Jesse Barnes585fb112008-07-29 11:54:06 -07003274# define DAC_CTL_OVERRIDE (1 << 7)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003275/* Sets the slew rate. Must be preserved in software */
Jesse Barnes585fb112008-07-29 11:54:06 -07003276# define ENC_TVDAC_SLEW_FAST (1 << 6)
3277# define DAC_A_1_3_V (0 << 4)
3278# define DAC_A_1_1_V (1 << 4)
3279# define DAC_A_0_7_V (2 << 4)
Ma Lingcb66c692009-05-31 16:58:32 +08003280# define DAC_A_MASK (3 << 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07003281# define DAC_B_1_3_V (0 << 2)
3282# define DAC_B_1_1_V (1 << 2)
3283# define DAC_B_0_7_V (2 << 2)
Ma Lingcb66c692009-05-31 16:58:32 +08003284# define DAC_B_MASK (3 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07003285# define DAC_C_1_3_V (0 << 0)
3286# define DAC_C_1_1_V (1 << 0)
3287# define DAC_C_0_7_V (2 << 0)
Ma Lingcb66c692009-05-31 16:58:32 +08003288# define DAC_C_MASK (3 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -07003289
Ville Syrjälä646b4262014-04-25 20:14:30 +03003290/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003291 * CSC coefficients are stored in a floating point format with 9 bits of
3292 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
3293 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
3294 * -1 (0x3) being the only legal negative value.
3295 */
3296#define TV_CSC_Y 0x68010
3297# define TV_RY_MASK 0x07ff0000
3298# define TV_RY_SHIFT 16
3299# define TV_GY_MASK 0x00000fff
3300# define TV_GY_SHIFT 0
3301
3302#define TV_CSC_Y2 0x68014
3303# define TV_BY_MASK 0x07ff0000
3304# define TV_BY_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003305/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003306 * Y attenuation for component video.
3307 *
3308 * Stored in 1.9 fixed point.
3309 */
3310# define TV_AY_MASK 0x000003ff
3311# define TV_AY_SHIFT 0
3312
3313#define TV_CSC_U 0x68018
3314# define TV_RU_MASK 0x07ff0000
3315# define TV_RU_SHIFT 16
3316# define TV_GU_MASK 0x000007ff
3317# define TV_GU_SHIFT 0
3318
3319#define TV_CSC_U2 0x6801c
3320# define TV_BU_MASK 0x07ff0000
3321# define TV_BU_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003322/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003323 * U attenuation for component video.
3324 *
3325 * Stored in 1.9 fixed point.
3326 */
3327# define TV_AU_MASK 0x000003ff
3328# define TV_AU_SHIFT 0
3329
3330#define TV_CSC_V 0x68020
3331# define TV_RV_MASK 0x0fff0000
3332# define TV_RV_SHIFT 16
3333# define TV_GV_MASK 0x000007ff
3334# define TV_GV_SHIFT 0
3335
3336#define TV_CSC_V2 0x68024
3337# define TV_BV_MASK 0x07ff0000
3338# define TV_BV_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003339/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003340 * V attenuation for component video.
3341 *
3342 * Stored in 1.9 fixed point.
3343 */
3344# define TV_AV_MASK 0x000007ff
3345# define TV_AV_SHIFT 0
3346
3347#define TV_CLR_KNOBS 0x68028
Ville Syrjälä646b4262014-04-25 20:14:30 +03003348/* 2s-complement brightness adjustment */
Jesse Barnes585fb112008-07-29 11:54:06 -07003349# define TV_BRIGHTNESS_MASK 0xff000000
3350# define TV_BRIGHTNESS_SHIFT 24
Ville Syrjälä646b4262014-04-25 20:14:30 +03003351/* Contrast adjustment, as a 2.6 unsigned floating point number */
Jesse Barnes585fb112008-07-29 11:54:06 -07003352# define TV_CONTRAST_MASK 0x00ff0000
3353# define TV_CONTRAST_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003354/* Saturation adjustment, as a 2.6 unsigned floating point number */
Jesse Barnes585fb112008-07-29 11:54:06 -07003355# define TV_SATURATION_MASK 0x0000ff00
3356# define TV_SATURATION_SHIFT 8
Ville Syrjälä646b4262014-04-25 20:14:30 +03003357/* Hue adjustment, as an integer phase angle in degrees */
Jesse Barnes585fb112008-07-29 11:54:06 -07003358# define TV_HUE_MASK 0x000000ff
3359# define TV_HUE_SHIFT 0
3360
3361#define TV_CLR_LEVEL 0x6802c
Ville Syrjälä646b4262014-04-25 20:14:30 +03003362/* Controls the DAC level for black */
Jesse Barnes585fb112008-07-29 11:54:06 -07003363# define TV_BLACK_LEVEL_MASK 0x01ff0000
3364# define TV_BLACK_LEVEL_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003365/* Controls the DAC level for blanking */
Jesse Barnes585fb112008-07-29 11:54:06 -07003366# define TV_BLANK_LEVEL_MASK 0x000001ff
3367# define TV_BLANK_LEVEL_SHIFT 0
3368
3369#define TV_H_CTL_1 0x68030
Ville Syrjälä646b4262014-04-25 20:14:30 +03003370/* Number of pixels in the hsync. */
Jesse Barnes585fb112008-07-29 11:54:06 -07003371# define TV_HSYNC_END_MASK 0x1fff0000
3372# define TV_HSYNC_END_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003373/* Total number of pixels minus one in the line (display and blanking). */
Jesse Barnes585fb112008-07-29 11:54:06 -07003374# define TV_HTOTAL_MASK 0x00001fff
3375# define TV_HTOTAL_SHIFT 0
3376
3377#define TV_H_CTL_2 0x68034
Ville Syrjälä646b4262014-04-25 20:14:30 +03003378/* Enables the colorburst (needed for non-component color) */
Jesse Barnes585fb112008-07-29 11:54:06 -07003379# define TV_BURST_ENA (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003380/* Offset of the colorburst from the start of hsync, in pixels minus one. */
Jesse Barnes585fb112008-07-29 11:54:06 -07003381# define TV_HBURST_START_SHIFT 16
3382# define TV_HBURST_START_MASK 0x1fff0000
Ville Syrjälä646b4262014-04-25 20:14:30 +03003383/* Length of the colorburst */
Jesse Barnes585fb112008-07-29 11:54:06 -07003384# define TV_HBURST_LEN_SHIFT 0
3385# define TV_HBURST_LEN_MASK 0x0001fff
3386
3387#define TV_H_CTL_3 0x68038
Ville Syrjälä646b4262014-04-25 20:14:30 +03003388/* End of hblank, measured in pixels minus one from start of hsync */
Jesse Barnes585fb112008-07-29 11:54:06 -07003389# define TV_HBLANK_END_SHIFT 16
3390# define TV_HBLANK_END_MASK 0x1fff0000
Ville Syrjälä646b4262014-04-25 20:14:30 +03003391/* Start of hblank, measured in pixels minus one from start of hsync */
Jesse Barnes585fb112008-07-29 11:54:06 -07003392# define TV_HBLANK_START_SHIFT 0
3393# define TV_HBLANK_START_MASK 0x0001fff
3394
3395#define TV_V_CTL_1 0x6803c
Ville Syrjälä646b4262014-04-25 20:14:30 +03003396/* XXX */
Jesse Barnes585fb112008-07-29 11:54:06 -07003397# define TV_NBR_END_SHIFT 16
3398# define TV_NBR_END_MASK 0x07ff0000
Ville Syrjälä646b4262014-04-25 20:14:30 +03003399/* XXX */
Jesse Barnes585fb112008-07-29 11:54:06 -07003400# define TV_VI_END_F1_SHIFT 8
3401# define TV_VI_END_F1_MASK 0x00003f00
Ville Syrjälä646b4262014-04-25 20:14:30 +03003402/* XXX */
Jesse Barnes585fb112008-07-29 11:54:06 -07003403# define TV_VI_END_F2_SHIFT 0
3404# define TV_VI_END_F2_MASK 0x0000003f
3405
3406#define TV_V_CTL_2 0x68040
Ville Syrjälä646b4262014-04-25 20:14:30 +03003407/* Length of vsync, in half lines */
Jesse Barnes585fb112008-07-29 11:54:06 -07003408# define TV_VSYNC_LEN_MASK 0x07ff0000
3409# define TV_VSYNC_LEN_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003410/* Offset of the start of vsync in field 1, measured in one less than the
Jesse Barnes585fb112008-07-29 11:54:06 -07003411 * number of half lines.
3412 */
3413# define TV_VSYNC_START_F1_MASK 0x00007f00
3414# define TV_VSYNC_START_F1_SHIFT 8
Ville Syrjälä646b4262014-04-25 20:14:30 +03003415/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003416 * Offset of the start of vsync in field 2, measured in one less than the
3417 * number of half lines.
3418 */
3419# define TV_VSYNC_START_F2_MASK 0x0000007f
3420# define TV_VSYNC_START_F2_SHIFT 0
3421
3422#define TV_V_CTL_3 0x68044
Ville Syrjälä646b4262014-04-25 20:14:30 +03003423/* Enables generation of the equalization signal */
Jesse Barnes585fb112008-07-29 11:54:06 -07003424# define TV_EQUAL_ENA (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003425/* Length of vsync, in half lines */
Jesse Barnes585fb112008-07-29 11:54:06 -07003426# define TV_VEQ_LEN_MASK 0x007f0000
3427# define TV_VEQ_LEN_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003428/* Offset of the start of equalization in field 1, measured in one less than
Jesse Barnes585fb112008-07-29 11:54:06 -07003429 * the number of half lines.
3430 */
3431# define TV_VEQ_START_F1_MASK 0x0007f00
3432# define TV_VEQ_START_F1_SHIFT 8
Ville Syrjälä646b4262014-04-25 20:14:30 +03003433/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003434 * Offset of the start of equalization in field 2, measured in one less than
3435 * the number of half lines.
3436 */
3437# define TV_VEQ_START_F2_MASK 0x000007f
3438# define TV_VEQ_START_F2_SHIFT 0
3439
3440#define TV_V_CTL_4 0x68048
Ville Syrjälä646b4262014-04-25 20:14:30 +03003441/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003442 * Offset to start of vertical colorburst, measured in one less than the
3443 * number of lines from vertical start.
3444 */
3445# define TV_VBURST_START_F1_MASK 0x003f0000
3446# define TV_VBURST_START_F1_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003447/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003448 * Offset to the end of vertical colorburst, measured in one less than the
3449 * number of lines from the start of NBR.
3450 */
3451# define TV_VBURST_END_F1_MASK 0x000000ff
3452# define TV_VBURST_END_F1_SHIFT 0
3453
3454#define TV_V_CTL_5 0x6804c
Ville Syrjälä646b4262014-04-25 20:14:30 +03003455/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003456 * Offset to start of vertical colorburst, measured in one less than the
3457 * number of lines from vertical start.
3458 */
3459# define TV_VBURST_START_F2_MASK 0x003f0000
3460# define TV_VBURST_START_F2_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003461/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003462 * Offset to the end of vertical colorburst, measured in one less than the
3463 * number of lines from the start of NBR.
3464 */
3465# define TV_VBURST_END_F2_MASK 0x000000ff
3466# define TV_VBURST_END_F2_SHIFT 0
3467
3468#define TV_V_CTL_6 0x68050
Ville Syrjälä646b4262014-04-25 20:14:30 +03003469/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003470 * Offset to start of vertical colorburst, measured in one less than the
3471 * number of lines from vertical start.
3472 */
3473# define TV_VBURST_START_F3_MASK 0x003f0000
3474# define TV_VBURST_START_F3_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003475/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003476 * Offset to the end of vertical colorburst, measured in one less than the
3477 * number of lines from the start of NBR.
3478 */
3479# define TV_VBURST_END_F3_MASK 0x000000ff
3480# define TV_VBURST_END_F3_SHIFT 0
3481
3482#define TV_V_CTL_7 0x68054
Ville Syrjälä646b4262014-04-25 20:14:30 +03003483/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003484 * Offset to start of vertical colorburst, measured in one less than the
3485 * number of lines from vertical start.
3486 */
3487# define TV_VBURST_START_F4_MASK 0x003f0000
3488# define TV_VBURST_START_F4_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003489/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003490 * Offset to the end of vertical colorburst, measured in one less than the
3491 * number of lines from the start of NBR.
3492 */
3493# define TV_VBURST_END_F4_MASK 0x000000ff
3494# define TV_VBURST_END_F4_SHIFT 0
3495
3496#define TV_SC_CTL_1 0x68060
Ville Syrjälä646b4262014-04-25 20:14:30 +03003497/* Turns on the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07003498# define TV_SC_DDA1_EN (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003499/* Turns on the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07003500# define TV_SC_DDA2_EN (1 << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003501/* Turns on the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07003502# define TV_SC_DDA3_EN (1 << 29)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003503/* Sets the subcarrier DDA to reset frequency every other field */
Jesse Barnes585fb112008-07-29 11:54:06 -07003504# define TV_SC_RESET_EVERY_2 (0 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003505/* Sets the subcarrier DDA to reset frequency every fourth field */
Jesse Barnes585fb112008-07-29 11:54:06 -07003506# define TV_SC_RESET_EVERY_4 (1 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003507/* Sets the subcarrier DDA to reset frequency every eighth field */
Jesse Barnes585fb112008-07-29 11:54:06 -07003508# define TV_SC_RESET_EVERY_8 (2 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003509/* Sets the subcarrier DDA to never reset the frequency */
Jesse Barnes585fb112008-07-29 11:54:06 -07003510# define TV_SC_RESET_NEVER (3 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003511/* Sets the peak amplitude of the colorburst.*/
Jesse Barnes585fb112008-07-29 11:54:06 -07003512# define TV_BURST_LEVEL_MASK 0x00ff0000
3513# define TV_BURST_LEVEL_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003514/* Sets the increment of the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07003515# define TV_SCDDA1_INC_MASK 0x00000fff
3516# define TV_SCDDA1_INC_SHIFT 0
3517
3518#define TV_SC_CTL_2 0x68064
Ville Syrjälä646b4262014-04-25 20:14:30 +03003519/* Sets the rollover for the second subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07003520# define TV_SCDDA2_SIZE_MASK 0x7fff0000
3521# define TV_SCDDA2_SIZE_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003522/* Sets the increent of the second subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07003523# define TV_SCDDA2_INC_MASK 0x00007fff
3524# define TV_SCDDA2_INC_SHIFT 0
3525
3526#define TV_SC_CTL_3 0x68068
Ville Syrjälä646b4262014-04-25 20:14:30 +03003527/* Sets the rollover for the third subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07003528# define TV_SCDDA3_SIZE_MASK 0x7fff0000
3529# define TV_SCDDA3_SIZE_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003530/* Sets the increent of the third subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07003531# define TV_SCDDA3_INC_MASK 0x00007fff
3532# define TV_SCDDA3_INC_SHIFT 0
3533
3534#define TV_WIN_POS 0x68070
Ville Syrjälä646b4262014-04-25 20:14:30 +03003535/* X coordinate of the display from the start of horizontal active */
Jesse Barnes585fb112008-07-29 11:54:06 -07003536# define TV_XPOS_MASK 0x1fff0000
3537# define TV_XPOS_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003538/* Y coordinate of the display from the start of vertical active (NBR) */
Jesse Barnes585fb112008-07-29 11:54:06 -07003539# define TV_YPOS_MASK 0x00000fff
3540# define TV_YPOS_SHIFT 0
3541
3542#define TV_WIN_SIZE 0x68074
Ville Syrjälä646b4262014-04-25 20:14:30 +03003543/* Horizontal size of the display window, measured in pixels*/
Jesse Barnes585fb112008-07-29 11:54:06 -07003544# define TV_XSIZE_MASK 0x1fff0000
3545# define TV_XSIZE_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003546/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003547 * Vertical size of the display window, measured in pixels.
3548 *
3549 * Must be even for interlaced modes.
3550 */
3551# define TV_YSIZE_MASK 0x00000fff
3552# define TV_YSIZE_SHIFT 0
3553
3554#define TV_FILTER_CTL_1 0x68080
Ville Syrjälä646b4262014-04-25 20:14:30 +03003555/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003556 * Enables automatic scaling calculation.
3557 *
3558 * If set, the rest of the registers are ignored, and the calculated values can
3559 * be read back from the register.
3560 */
3561# define TV_AUTO_SCALE (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003562/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003563 * Disables the vertical filter.
3564 *
3565 * This is required on modes more than 1024 pixels wide */
3566# define TV_V_FILTER_BYPASS (1 << 29)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003567/* Enables adaptive vertical filtering */
Jesse Barnes585fb112008-07-29 11:54:06 -07003568# define TV_VADAPT (1 << 28)
3569# define TV_VADAPT_MODE_MASK (3 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003570/* Selects the least adaptive vertical filtering mode */
Jesse Barnes585fb112008-07-29 11:54:06 -07003571# define TV_VADAPT_MODE_LEAST (0 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003572/* Selects the moderately adaptive vertical filtering mode */
Jesse Barnes585fb112008-07-29 11:54:06 -07003573# define TV_VADAPT_MODE_MODERATE (1 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003574/* Selects the most adaptive vertical filtering mode */
Jesse Barnes585fb112008-07-29 11:54:06 -07003575# define TV_VADAPT_MODE_MOST (3 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003576/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003577 * Sets the horizontal scaling factor.
3578 *
3579 * This should be the fractional part of the horizontal scaling factor divided
3580 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
3581 *
3582 * (src width - 1) / ((oversample * dest width) - 1)
3583 */
3584# define TV_HSCALE_FRAC_MASK 0x00003fff
3585# define TV_HSCALE_FRAC_SHIFT 0
3586
3587#define TV_FILTER_CTL_2 0x68084
Ville Syrjälä646b4262014-04-25 20:14:30 +03003588/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003589 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
3590 *
3591 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
3592 */
3593# define TV_VSCALE_INT_MASK 0x00038000
3594# define TV_VSCALE_INT_SHIFT 15
Ville Syrjälä646b4262014-04-25 20:14:30 +03003595/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003596 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
3597 *
3598 * \sa TV_VSCALE_INT_MASK
3599 */
3600# define TV_VSCALE_FRAC_MASK 0x00007fff
3601# define TV_VSCALE_FRAC_SHIFT 0
3602
3603#define TV_FILTER_CTL_3 0x68088
Ville Syrjälä646b4262014-04-25 20:14:30 +03003604/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003605 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
3606 *
3607 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
3608 *
3609 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
3610 */
3611# define TV_VSCALE_IP_INT_MASK 0x00038000
3612# define TV_VSCALE_IP_INT_SHIFT 15
Ville Syrjälä646b4262014-04-25 20:14:30 +03003613/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003614 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
3615 *
3616 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
3617 *
3618 * \sa TV_VSCALE_IP_INT_MASK
3619 */
3620# define TV_VSCALE_IP_FRAC_MASK 0x00007fff
3621# define TV_VSCALE_IP_FRAC_SHIFT 0
3622
3623#define TV_CC_CONTROL 0x68090
3624# define TV_CC_ENABLE (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003625/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003626 * Specifies which field to send the CC data in.
3627 *
3628 * CC data is usually sent in field 0.
3629 */
3630# define TV_CC_FID_MASK (1 << 27)
3631# define TV_CC_FID_SHIFT 27
Ville Syrjälä646b4262014-04-25 20:14:30 +03003632/* Sets the horizontal position of the CC data. Usually 135. */
Jesse Barnes585fb112008-07-29 11:54:06 -07003633# define TV_CC_HOFF_MASK 0x03ff0000
3634# define TV_CC_HOFF_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003635/* Sets the vertical position of the CC data. Usually 21 */
Jesse Barnes585fb112008-07-29 11:54:06 -07003636# define TV_CC_LINE_MASK 0x0000003f
3637# define TV_CC_LINE_SHIFT 0
3638
3639#define TV_CC_DATA 0x68094
3640# define TV_CC_RDY (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003641/* Second word of CC data to be transmitted. */
Jesse Barnes585fb112008-07-29 11:54:06 -07003642# define TV_CC_DATA_2_MASK 0x007f0000
3643# define TV_CC_DATA_2_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003644/* First word of CC data to be transmitted. */
Jesse Barnes585fb112008-07-29 11:54:06 -07003645# define TV_CC_DATA_1_MASK 0x0000007f
3646# define TV_CC_DATA_1_SHIFT 0
3647
3648#define TV_H_LUMA_0 0x68100
3649#define TV_H_LUMA_59 0x681ec
3650#define TV_H_CHROMA_0 0x68200
3651#define TV_H_CHROMA_59 0x682ec
3652#define TV_V_LUMA_0 0x68300
3653#define TV_V_LUMA_42 0x683a8
3654#define TV_V_CHROMA_0 0x68400
3655#define TV_V_CHROMA_42 0x684a8
3656
Keith Packard040d87f2009-05-30 20:42:33 -07003657/* Display Port */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003658#define DP_A 0x64000 /* eDP */
Keith Packard040d87f2009-05-30 20:42:33 -07003659#define DP_B 0x64100
3660#define DP_C 0x64200
3661#define DP_D 0x64300
3662
3663#define DP_PORT_EN (1 << 31)
3664#define DP_PIPEB_SELECT (1 << 30)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08003665#define DP_PIPE_MASK (1 << 30)
Chon Ming Lee44f37d12014-04-09 13:28:21 +03003666#define DP_PIPE_SELECT_CHV(pipe) ((pipe) << 16)
3667#define DP_PIPE_MASK_CHV (3 << 16)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08003668
Keith Packard040d87f2009-05-30 20:42:33 -07003669/* Link training mode - select a suitable mode for each stage */
3670#define DP_LINK_TRAIN_PAT_1 (0 << 28)
3671#define DP_LINK_TRAIN_PAT_2 (1 << 28)
3672#define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
3673#define DP_LINK_TRAIN_OFF (3 << 28)
3674#define DP_LINK_TRAIN_MASK (3 << 28)
3675#define DP_LINK_TRAIN_SHIFT 28
Ville Syrjäläaad3d142014-06-28 02:04:25 +03003676#define DP_LINK_TRAIN_PAT_3_CHV (1 << 14)
3677#define DP_LINK_TRAIN_MASK_CHV ((3 << 28)|(1<<14))
Keith Packard040d87f2009-05-30 20:42:33 -07003678
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003679/* CPT Link training mode */
3680#define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
3681#define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
3682#define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
3683#define DP_LINK_TRAIN_OFF_CPT (3 << 8)
3684#define DP_LINK_TRAIN_MASK_CPT (7 << 8)
3685#define DP_LINK_TRAIN_SHIFT_CPT 8
3686
Keith Packard040d87f2009-05-30 20:42:33 -07003687/* Signal voltages. These are mostly controlled by the other end */
3688#define DP_VOLTAGE_0_4 (0 << 25)
3689#define DP_VOLTAGE_0_6 (1 << 25)
3690#define DP_VOLTAGE_0_8 (2 << 25)
3691#define DP_VOLTAGE_1_2 (3 << 25)
3692#define DP_VOLTAGE_MASK (7 << 25)
3693#define DP_VOLTAGE_SHIFT 25
3694
3695/* Signal pre-emphasis levels, like voltages, the other end tells us what
3696 * they want
3697 */
3698#define DP_PRE_EMPHASIS_0 (0 << 22)
3699#define DP_PRE_EMPHASIS_3_5 (1 << 22)
3700#define DP_PRE_EMPHASIS_6 (2 << 22)
3701#define DP_PRE_EMPHASIS_9_5 (3 << 22)
3702#define DP_PRE_EMPHASIS_MASK (7 << 22)
3703#define DP_PRE_EMPHASIS_SHIFT 22
3704
3705/* How many wires to use. I guess 3 was too hard */
Daniel Vetter17aa6be2013-04-30 14:01:40 +02003706#define DP_PORT_WIDTH(width) (((width) - 1) << 19)
Keith Packard040d87f2009-05-30 20:42:33 -07003707#define DP_PORT_WIDTH_MASK (7 << 19)
3708
3709/* Mystic DPCD version 1.1 special mode */
3710#define DP_ENHANCED_FRAMING (1 << 18)
3711
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003712/* eDP */
3713#define DP_PLL_FREQ_270MHZ (0 << 16)
3714#define DP_PLL_FREQ_160MHZ (1 << 16)
3715#define DP_PLL_FREQ_MASK (3 << 16)
3716
Ville Syrjälä646b4262014-04-25 20:14:30 +03003717/* locked once port is enabled */
Keith Packard040d87f2009-05-30 20:42:33 -07003718#define DP_PORT_REVERSAL (1 << 15)
3719
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003720/* eDP */
3721#define DP_PLL_ENABLE (1 << 14)
3722
Ville Syrjälä646b4262014-04-25 20:14:30 +03003723/* sends the clock on lane 15 of the PEG for debug */
Keith Packard040d87f2009-05-30 20:42:33 -07003724#define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
3725
3726#define DP_SCRAMBLING_DISABLE (1 << 12)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003727#define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
Keith Packard040d87f2009-05-30 20:42:33 -07003728
Ville Syrjälä646b4262014-04-25 20:14:30 +03003729/* limit RGB values to avoid confusing TVs */
Keith Packard040d87f2009-05-30 20:42:33 -07003730#define DP_COLOR_RANGE_16_235 (1 << 8)
3731
Ville Syrjälä646b4262014-04-25 20:14:30 +03003732/* Turn on the audio link */
Keith Packard040d87f2009-05-30 20:42:33 -07003733#define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
3734
Ville Syrjälä646b4262014-04-25 20:14:30 +03003735/* vs and hs sync polarity */
Keith Packard040d87f2009-05-30 20:42:33 -07003736#define DP_SYNC_VS_HIGH (1 << 4)
3737#define DP_SYNC_HS_HIGH (1 << 3)
3738
Ville Syrjälä646b4262014-04-25 20:14:30 +03003739/* A fantasy */
Keith Packard040d87f2009-05-30 20:42:33 -07003740#define DP_DETECTED (1 << 2)
3741
Ville Syrjälä646b4262014-04-25 20:14:30 +03003742/* The aux channel provides a way to talk to the
Keith Packard040d87f2009-05-30 20:42:33 -07003743 * signal sink for DDC etc. Max packet size supported
3744 * is 20 bytes in each direction, hence the 5 fixed
3745 * data registers
3746 */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003747#define DPA_AUX_CH_CTL 0x64010
3748#define DPA_AUX_CH_DATA1 0x64014
3749#define DPA_AUX_CH_DATA2 0x64018
3750#define DPA_AUX_CH_DATA3 0x6401c
3751#define DPA_AUX_CH_DATA4 0x64020
3752#define DPA_AUX_CH_DATA5 0x64024
3753
Keith Packard040d87f2009-05-30 20:42:33 -07003754#define DPB_AUX_CH_CTL 0x64110
3755#define DPB_AUX_CH_DATA1 0x64114
3756#define DPB_AUX_CH_DATA2 0x64118
3757#define DPB_AUX_CH_DATA3 0x6411c
3758#define DPB_AUX_CH_DATA4 0x64120
3759#define DPB_AUX_CH_DATA5 0x64124
3760
3761#define DPC_AUX_CH_CTL 0x64210
3762#define DPC_AUX_CH_DATA1 0x64214
3763#define DPC_AUX_CH_DATA2 0x64218
3764#define DPC_AUX_CH_DATA3 0x6421c
3765#define DPC_AUX_CH_DATA4 0x64220
3766#define DPC_AUX_CH_DATA5 0x64224
3767
3768#define DPD_AUX_CH_CTL 0x64310
3769#define DPD_AUX_CH_DATA1 0x64314
3770#define DPD_AUX_CH_DATA2 0x64318
3771#define DPD_AUX_CH_DATA3 0x6431c
3772#define DPD_AUX_CH_DATA4 0x64320
3773#define DPD_AUX_CH_DATA5 0x64324
3774
3775#define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
3776#define DP_AUX_CH_CTL_DONE (1 << 30)
3777#define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
3778#define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
3779#define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
3780#define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
3781#define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
3782#define DP_AUX_CH_CTL_TIME_OUT_1600us (3 << 26)
3783#define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
3784#define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
3785#define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
3786#define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
3787#define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
3788#define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
3789#define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
3790#define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
3791#define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
3792#define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
3793#define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
3794#define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
3795#define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
Sonika Jindale3d99842015-01-22 14:30:54 +05303796#define DP_AUX_CH_CTL_PSR_DATA_AUX_REG_SKL (1 << 14)
3797#define DP_AUX_CH_CTL_FS_DATA_AUX_REG_SKL (1 << 13)
3798#define DP_AUX_CH_CTL_GTC_DATA_AUX_REG_SKL (1 << 12)
3799#define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL_MASK (1f << 5)
3800#define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL(c) (((c) - 1) << 5)
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +00003801#define DP_AUX_CH_CTL_SYNC_PULSE_SKL(c) ((c) - 1)
Keith Packard040d87f2009-05-30 20:42:33 -07003802
3803/*
3804 * Computing GMCH M and N values for the Display Port link
3805 *
3806 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
3807 *
3808 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
3809 *
3810 * The GMCH value is used internally
3811 *
3812 * bytes_per_pixel is the number of bytes coming out of the plane,
3813 * which is after the LUTs, so we want the bytes for our color format.
3814 * For our current usage, this is always 3, one byte for R, G and B.
3815 */
Daniel Vettere3b95f12013-05-03 11:49:49 +02003816#define _PIPEA_DATA_M_G4X 0x70050
3817#define _PIPEB_DATA_M_G4X 0x71050
Keith Packard040d87f2009-05-30 20:42:33 -07003818
3819/* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
Ville Syrjäläa65851a2013-04-23 15:03:34 +03003820#define TU_SIZE(x) (((x)-1) << 25) /* default size 64 */
Daniel Vetter72419202013-04-04 13:28:53 +02003821#define TU_SIZE_SHIFT 25
Ville Syrjäläa65851a2013-04-23 15:03:34 +03003822#define TU_SIZE_MASK (0x3f << 25)
Keith Packard040d87f2009-05-30 20:42:33 -07003823
Ville Syrjäläa65851a2013-04-23 15:03:34 +03003824#define DATA_LINK_M_N_MASK (0xffffff)
3825#define DATA_LINK_N_MAX (0x800000)
Keith Packard040d87f2009-05-30 20:42:33 -07003826
Daniel Vettere3b95f12013-05-03 11:49:49 +02003827#define _PIPEA_DATA_N_G4X 0x70054
3828#define _PIPEB_DATA_N_G4X 0x71054
Keith Packard040d87f2009-05-30 20:42:33 -07003829#define PIPE_GMCH_DATA_N_MASK (0xffffff)
3830
3831/*
3832 * Computing Link M and N values for the Display Port link
3833 *
3834 * Link M / N = pixel_clock / ls_clk
3835 *
3836 * (the DP spec calls pixel_clock the 'strm_clk')
3837 *
3838 * The Link value is transmitted in the Main Stream
3839 * Attributes and VB-ID.
3840 */
3841
Daniel Vettere3b95f12013-05-03 11:49:49 +02003842#define _PIPEA_LINK_M_G4X 0x70060
3843#define _PIPEB_LINK_M_G4X 0x71060
Keith Packard040d87f2009-05-30 20:42:33 -07003844#define PIPEA_DP_LINK_M_MASK (0xffffff)
3845
Daniel Vettere3b95f12013-05-03 11:49:49 +02003846#define _PIPEA_LINK_N_G4X 0x70064
3847#define _PIPEB_LINK_N_G4X 0x71064
Keith Packard040d87f2009-05-30 20:42:33 -07003848#define PIPEA_DP_LINK_N_MASK (0xffffff)
3849
Daniel Vettere3b95f12013-05-03 11:49:49 +02003850#define PIPE_DATA_M_G4X(pipe) _PIPE(pipe, _PIPEA_DATA_M_G4X, _PIPEB_DATA_M_G4X)
3851#define PIPE_DATA_N_G4X(pipe) _PIPE(pipe, _PIPEA_DATA_N_G4X, _PIPEB_DATA_N_G4X)
3852#define PIPE_LINK_M_G4X(pipe) _PIPE(pipe, _PIPEA_LINK_M_G4X, _PIPEB_LINK_M_G4X)
3853#define PIPE_LINK_N_G4X(pipe) _PIPE(pipe, _PIPEA_LINK_N_G4X, _PIPEB_LINK_N_G4X)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003854
Jesse Barnes585fb112008-07-29 11:54:06 -07003855/* Display & cursor control */
3856
3857/* Pipe A */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003858#define _PIPEADSL 0x70000
Paulo Zanoni837ba002012-05-04 17:18:14 -03003859#define DSL_LINEMASK_GEN2 0x00000fff
3860#define DSL_LINEMASK_GEN3 0x00001fff
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003861#define _PIPEACONF 0x70008
Chris Wilson5eddb702010-09-11 13:48:45 +01003862#define PIPECONF_ENABLE (1<<31)
3863#define PIPECONF_DISABLE 0
3864#define PIPECONF_DOUBLE_WIDE (1<<30)
Jesse Barnes585fb112008-07-29 11:54:06 -07003865#define I965_PIPECONF_ACTIVE (1<<30)
Jani Nikulab6ec10b2013-08-27 15:12:15 +03003866#define PIPECONF_DSI_PLL_LOCKED (1<<29) /* vlv & pipe A only */
Chris Wilsonf47166d2012-03-22 15:00:50 +00003867#define PIPECONF_FRAME_START_DELAY_MASK (3<<27)
Chris Wilson5eddb702010-09-11 13:48:45 +01003868#define PIPECONF_SINGLE_WIDE 0
3869#define PIPECONF_PIPE_UNLOCKED 0
3870#define PIPECONF_PIPE_LOCKED (1<<25)
3871#define PIPECONF_PALETTE 0
3872#define PIPECONF_GAMMA (1<<24)
Jesse Barnes585fb112008-07-29 11:54:06 -07003873#define PIPECONF_FORCE_BORDER (1<<25)
Christian Schmidt59df7b12011-12-19 20:03:33 +01003874#define PIPECONF_INTERLACE_MASK (7 << 21)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03003875#define PIPECONF_INTERLACE_MASK_HSW (3 << 21)
Daniel Vetterd442ae12012-01-28 14:49:19 +01003876/* Note that pre-gen3 does not support interlaced display directly. Panel
3877 * fitting must be disabled on pre-ilk for interlaced. */
3878#define PIPECONF_PROGRESSIVE (0 << 21)
3879#define PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL (4 << 21) /* gen4 only */
3880#define PIPECONF_INTERLACE_W_SYNC_SHIFT (5 << 21) /* gen4 only */
3881#define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
3882#define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21) /* gen3 only */
3883/* Ironlake and later have a complete new set of values for interlaced. PFIT
3884 * means panel fitter required, PF means progressive fetch, DBL means power
3885 * saving pixel doubling. */
3886#define PIPECONF_PFIT_PF_INTERLACED_ILK (1 << 21)
3887#define PIPECONF_INTERLACED_ILK (3 << 21)
3888#define PIPECONF_INTERLACED_DBL_ILK (4 << 21) /* ilk/snb only */
3889#define PIPECONF_PFIT_PF_INTERLACED_DBL_ILK (5 << 21) /* ilk/snb only */
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02003890#define PIPECONF_INTERLACE_MODE_MASK (7 << 21)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05303891#define PIPECONF_EDP_RR_MODE_SWITCH (1 << 20)
Jesse Barnes652c3932009-08-17 13:31:43 -07003892#define PIPECONF_CXSR_DOWNCLOCK (1<<16)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02003893#define PIPECONF_COLOR_RANGE_SELECT (1 << 13)
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003894#define PIPECONF_BPC_MASK (0x7 << 5)
3895#define PIPECONF_8BPC (0<<5)
3896#define PIPECONF_10BPC (1<<5)
3897#define PIPECONF_6BPC (2<<5)
3898#define PIPECONF_12BPC (3<<5)
Jesse Barnes4f0d1af2010-09-07 14:48:05 -07003899#define PIPECONF_DITHER_EN (1<<4)
3900#define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
3901#define PIPECONF_DITHER_TYPE_SP (0<<2)
3902#define PIPECONF_DITHER_TYPE_ST1 (1<<2)
3903#define PIPECONF_DITHER_TYPE_ST2 (2<<2)
3904#define PIPECONF_DITHER_TYPE_TEMP (3<<2)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003905#define _PIPEASTAT 0x70024
Jesse Barnes585fb112008-07-29 11:54:06 -07003906#define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31)
Imre Deak579a9b02014-02-04 21:35:48 +02003907#define SPRITE1_FLIP_DONE_INT_EN_VLV (1UL<<30)
Jesse Barnes585fb112008-07-29 11:54:06 -07003908#define PIPE_CRC_ERROR_ENABLE (1UL<<29)
3909#define PIPE_CRC_DONE_ENABLE (1UL<<28)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03003910#define PERF_COUNTER2_INTERRUPT_EN (1UL<<27)
Jesse Barnes585fb112008-07-29 11:54:06 -07003911#define PIPE_GMBUS_EVENT_ENABLE (1UL<<27)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07003912#define PLANE_FLIP_DONE_INT_EN_VLV (1UL<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07003913#define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26)
3914#define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25)
3915#define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
3916#define PIPE_DPST_EVENT_ENABLE (1UL<<23)
Ville Syrjäläc70af1e2013-01-16 19:59:03 +02003917#define SPRITE0_FLIP_DONE_INT_EN_VLV (1UL<<22)
Jesse Barnes585fb112008-07-29 11:54:06 -07003918#define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
3919#define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
3920#define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
Imre Deak10c59c52014-02-10 18:42:48 +02003921#define PIPE_B_PSR_INTERRUPT_ENABLE_VLV (1UL<<19)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03003922#define PERF_COUNTER_INTERRUPT_EN (1UL<<19)
Jesse Barnes585fb112008-07-29 11:54:06 -07003923#define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */
3924#define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03003925#define PIPE_FRAMESTART_INTERRUPT_ENABLE (1UL<<17)
Jesse Barnes585fb112008-07-29 11:54:06 -07003926#define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07003927#define PIPEA_HBLANK_INT_EN_VLV (1UL<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -07003928#define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16)
Imre Deak579a9b02014-02-04 21:35:48 +02003929#define SPRITE1_FLIP_DONE_INT_STATUS_VLV (1UL<<15)
3930#define SPRITE0_FLIP_DONE_INT_STATUS_VLV (1UL<<14)
Jesse Barnes585fb112008-07-29 11:54:06 -07003931#define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
3932#define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03003933#define PERF_COUNTER2_INTERRUPT_STATUS (1UL<<11)
Jesse Barnes585fb112008-07-29 11:54:06 -07003934#define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11)
Imre Deak579a9b02014-02-04 21:35:48 +02003935#define PLANE_FLIP_DONE_INT_STATUS_VLV (1UL<<10)
Jesse Barnes585fb112008-07-29 11:54:06 -07003936#define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10)
3937#define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9)
3938#define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
3939#define PIPE_DPST_EVENT_STATUS (1UL<<7)
Imre Deak10c59c52014-02-10 18:42:48 +02003940#define PIPE_A_PSR_STATUS_VLV (1UL<<6)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03003941#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
Jesse Barnes585fb112008-07-29 11:54:06 -07003942#define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
3943#define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
Imre Deak10c59c52014-02-10 18:42:48 +02003944#define PIPE_B_PSR_STATUS_VLV (1UL<<3)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03003945#define PERF_COUNTER_INTERRUPT_STATUS (1UL<<3)
Jesse Barnes585fb112008-07-29 11:54:06 -07003946#define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */
3947#define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03003948#define PIPE_FRAMESTART_INTERRUPT_STATUS (1UL<<1)
Jesse Barnes585fb112008-07-29 11:54:06 -07003949#define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03003950#define PIPE_HBLANK_INT_STATUS (1UL<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -07003951#define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0)
3952
Imre Deak755e9012014-02-10 18:42:47 +02003953#define PIPESTAT_INT_ENABLE_MASK 0x7fff0000
3954#define PIPESTAT_INT_STATUS_MASK 0x0000ffff
3955
Rafael Barbalho84fd4f42014-04-28 14:00:42 +03003956#define PIPE_A_OFFSET 0x70000
3957#define PIPE_B_OFFSET 0x71000
3958#define PIPE_C_OFFSET 0x72000
3959#define CHV_PIPE_C_OFFSET 0x74000
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003960/*
3961 * There's actually no pipe EDP. Some pipe registers have
3962 * simply shifted from the pipe to the transcoder, while
3963 * keeping their original offset. Thus we need PIPE_EDP_OFFSET
3964 * to access such registers in transcoder EDP.
3965 */
3966#define PIPE_EDP_OFFSET 0x7f000
3967
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003968#define _PIPE2(pipe, reg) (dev_priv->info.pipe_offsets[pipe] - \
3969 dev_priv->info.pipe_offsets[PIPE_A] + (reg) + \
3970 dev_priv->info.display_mmio_offset)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003971
3972#define PIPECONF(pipe) _PIPE2(pipe, _PIPEACONF)
3973#define PIPEDSL(pipe) _PIPE2(pipe, _PIPEADSL)
3974#define PIPEFRAME(pipe) _PIPE2(pipe, _PIPEAFRAMEHIGH)
3975#define PIPEFRAMEPIXEL(pipe) _PIPE2(pipe, _PIPEAFRAMEPIXEL)
3976#define PIPESTAT(pipe) _PIPE2(pipe, _PIPEASTAT)
Chris Wilson5eddb702010-09-11 13:48:45 +01003977
Paulo Zanoni756f85c2013-11-02 21:07:38 -07003978#define _PIPE_MISC_A 0x70030
3979#define _PIPE_MISC_B 0x71030
3980#define PIPEMISC_DITHER_BPC_MASK (7<<5)
3981#define PIPEMISC_DITHER_8_BPC (0<<5)
3982#define PIPEMISC_DITHER_10_BPC (1<<5)
3983#define PIPEMISC_DITHER_6_BPC (2<<5)
3984#define PIPEMISC_DITHER_12_BPC (3<<5)
3985#define PIPEMISC_DITHER_ENABLE (1<<4)
3986#define PIPEMISC_DITHER_TYPE_MASK (3<<2)
3987#define PIPEMISC_DITHER_TYPE_SP (0<<2)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003988#define PIPEMISC(pipe) _PIPE2(pipe, _PIPE_MISC_A)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07003989
Ville Syrjäläb41fbda2013-01-24 15:29:41 +02003990#define VLV_DPFLIPSTAT (VLV_DISPLAY_BASE + 0x70028)
Jesse Barnes79831172012-06-20 10:53:12 -07003991#define PIPEB_LINE_COMPARE_INT_EN (1<<29)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07003992#define PIPEB_HLINE_INT_EN (1<<28)
3993#define PIPEB_VBLANK_INT_EN (1<<27)
Imre Deak579a9b02014-02-04 21:35:48 +02003994#define SPRITED_FLIP_DONE_INT_EN (1<<26)
3995#define SPRITEC_FLIP_DONE_INT_EN (1<<25)
3996#define PLANEB_FLIP_DONE_INT_EN (1<<24)
Ville Syrjäläf3c67fd2014-04-09 13:28:05 +03003997#define PIPE_PSR_INT_EN (1<<22)
Jesse Barnes79831172012-06-20 10:53:12 -07003998#define PIPEA_LINE_COMPARE_INT_EN (1<<21)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07003999#define PIPEA_HLINE_INT_EN (1<<20)
4000#define PIPEA_VBLANK_INT_EN (1<<19)
Imre Deak579a9b02014-02-04 21:35:48 +02004001#define SPRITEB_FLIP_DONE_INT_EN (1<<18)
4002#define SPRITEA_FLIP_DONE_INT_EN (1<<17)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07004003#define PLANEA_FLIPDONE_INT_EN (1<<16)
Ville Syrjäläf3c67fd2014-04-09 13:28:05 +03004004#define PIPEC_LINE_COMPARE_INT_EN (1<<13)
4005#define PIPEC_HLINE_INT_EN (1<<12)
4006#define PIPEC_VBLANK_INT_EN (1<<11)
4007#define SPRITEF_FLIPDONE_INT_EN (1<<10)
4008#define SPRITEE_FLIPDONE_INT_EN (1<<9)
4009#define PLANEC_FLIPDONE_INT_EN (1<<8)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07004010
Ville Syrjäläbf67a6f2014-05-02 11:35:51 +03004011#define DPINVGTT (VLV_DISPLAY_BASE + 0x7002c) /* VLV/CHV only */
4012#define SPRITEF_INVALID_GTT_INT_EN (1<<27)
4013#define SPRITEE_INVALID_GTT_INT_EN (1<<26)
4014#define PLANEC_INVALID_GTT_INT_EN (1<<25)
4015#define CURSORC_INVALID_GTT_INT_EN (1<<24)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07004016#define CURSORB_INVALID_GTT_INT_EN (1<<23)
4017#define CURSORA_INVALID_GTT_INT_EN (1<<22)
4018#define SPRITED_INVALID_GTT_INT_EN (1<<21)
4019#define SPRITEC_INVALID_GTT_INT_EN (1<<20)
4020#define PLANEB_INVALID_GTT_INT_EN (1<<19)
4021#define SPRITEB_INVALID_GTT_INT_EN (1<<18)
4022#define SPRITEA_INVALID_GTT_INT_EN (1<<17)
4023#define PLANEA_INVALID_GTT_INT_EN (1<<16)
4024#define DPINVGTT_EN_MASK 0xff0000
Ville Syrjäläbf67a6f2014-05-02 11:35:51 +03004025#define DPINVGTT_EN_MASK_CHV 0xfff0000
4026#define SPRITEF_INVALID_GTT_STATUS (1<<11)
4027#define SPRITEE_INVALID_GTT_STATUS (1<<10)
4028#define PLANEC_INVALID_GTT_STATUS (1<<9)
4029#define CURSORC_INVALID_GTT_STATUS (1<<8)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07004030#define CURSORB_INVALID_GTT_STATUS (1<<7)
4031#define CURSORA_INVALID_GTT_STATUS (1<<6)
4032#define SPRITED_INVALID_GTT_STATUS (1<<5)
4033#define SPRITEC_INVALID_GTT_STATUS (1<<4)
4034#define PLANEB_INVALID_GTT_STATUS (1<<3)
4035#define SPRITEB_INVALID_GTT_STATUS (1<<2)
4036#define SPRITEA_INVALID_GTT_STATUS (1<<1)
4037#define PLANEA_INVALID_GTT_STATUS (1<<0)
4038#define DPINVGTT_STATUS_MASK 0xff
Ville Syrjäläbf67a6f2014-05-02 11:35:51 +03004039#define DPINVGTT_STATUS_MASK_CHV 0xfff
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07004040
Jesse Barnes585fb112008-07-29 11:54:06 -07004041#define DSPARB 0x70030
4042#define DSPARB_CSTART_MASK (0x7f << 7)
4043#define DSPARB_CSTART_SHIFT 7
4044#define DSPARB_BSTART_MASK (0x7f)
4045#define DSPARB_BSTART_SHIFT 0
Shaohua Li7662c8b2009-06-26 11:23:55 +08004046#define DSPARB_BEND_SHIFT 9 /* on 855 */
4047#define DSPARB_AEND_SHIFT 0
4048
Ville Syrjälä0a560672014-06-11 16:51:18 +03004049/* pnv/gen4/g4x/vlv/chv */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00004050#define DSPFW1 (dev_priv->info.display_mmio_offset + 0x70034)
Ville Syrjälä0a560672014-06-11 16:51:18 +03004051#define DSPFW_SR_SHIFT 23
4052#define DSPFW_SR_MASK (0x1ff<<23)
4053#define DSPFW_CURSORB_SHIFT 16
4054#define DSPFW_CURSORB_MASK (0x3f<<16)
4055#define DSPFW_PLANEB_SHIFT 8
4056#define DSPFW_PLANEB_MASK (0x7f<<8)
4057#define DSPFW_PLANEB_MASK_VLV (0xff<<8) /* vlv/chv */
4058#define DSPFW_PLANEA_SHIFT 0
4059#define DSPFW_PLANEA_MASK (0x7f<<0)
4060#define DSPFW_PLANEA_MASK_VLV (0xff<<0) /* vlv/chv */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00004061#define DSPFW2 (dev_priv->info.display_mmio_offset + 0x70038)
Ville Syrjälä0a560672014-06-11 16:51:18 +03004062#define DSPFW_FBC_SR_EN (1<<31) /* g4x */
4063#define DSPFW_FBC_SR_SHIFT 28
4064#define DSPFW_FBC_SR_MASK (0x7<<28) /* g4x */
4065#define DSPFW_FBC_HPLL_SR_SHIFT 24
4066#define DSPFW_FBC_HPLL_SR_MASK (0xf<<24) /* g4x */
4067#define DSPFW_SPRITEB_SHIFT (16)
4068#define DSPFW_SPRITEB_MASK (0x7f<<16) /* g4x */
4069#define DSPFW_SPRITEB_MASK_VLV (0xff<<16) /* vlv/chv */
4070#define DSPFW_CURSORA_SHIFT 8
4071#define DSPFW_CURSORA_MASK (0x3f<<8)
4072#define DSPFW_PLANEC_SHIFT_OLD 0
4073#define DSPFW_PLANEC_MASK_OLD (0x7f<<0) /* pre-gen4 sprite C */
4074#define DSPFW_SPRITEA_SHIFT 0
4075#define DSPFW_SPRITEA_MASK (0x7f<<0) /* g4x */
4076#define DSPFW_SPRITEA_MASK_VLV (0xff<<0) /* vlv/chv */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00004077#define DSPFW3 (dev_priv->info.display_mmio_offset + 0x7003c)
Ville Syrjälä0a560672014-06-11 16:51:18 +03004078#define DSPFW_HPLL_SR_EN (1<<31)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004079#define PINEVIEW_SELF_REFRESH_EN (1<<30)
Ville Syrjälä0a560672014-06-11 16:51:18 +03004080#define DSPFW_CURSOR_SR_SHIFT 24
Zhao Yakuid4294342010-03-22 22:45:36 +08004081#define DSPFW_CURSOR_SR_MASK (0x3f<<24)
4082#define DSPFW_HPLL_CURSOR_SHIFT 16
4083#define DSPFW_HPLL_CURSOR_MASK (0x3f<<16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03004084#define DSPFW_HPLL_SR_SHIFT 0
4085#define DSPFW_HPLL_SR_MASK (0x1ff<<0)
4086
4087/* vlv/chv */
4088#define DSPFW4 (VLV_DISPLAY_BASE + 0x70070)
4089#define DSPFW_SPRITEB_WM1_SHIFT 16
4090#define DSPFW_SPRITEB_WM1_MASK (0xff<<16)
4091#define DSPFW_CURSORA_WM1_SHIFT 8
4092#define DSPFW_CURSORA_WM1_MASK (0x3f<<8)
4093#define DSPFW_SPRITEA_WM1_SHIFT 0
4094#define DSPFW_SPRITEA_WM1_MASK (0xff<<0)
4095#define DSPFW5 (VLV_DISPLAY_BASE + 0x70074)
4096#define DSPFW_PLANEB_WM1_SHIFT 24
4097#define DSPFW_PLANEB_WM1_MASK (0xff<<24)
4098#define DSPFW_PLANEA_WM1_SHIFT 16
4099#define DSPFW_PLANEA_WM1_MASK (0xff<<16)
4100#define DSPFW_CURSORB_WM1_SHIFT 8
4101#define DSPFW_CURSORB_WM1_MASK (0x3f<<8)
4102#define DSPFW_CURSOR_SR_WM1_SHIFT 0
4103#define DSPFW_CURSOR_SR_WM1_MASK (0x3f<<0)
4104#define DSPFW6 (VLV_DISPLAY_BASE + 0x70078)
4105#define DSPFW_SR_WM1_SHIFT 0
4106#define DSPFW_SR_WM1_MASK (0x1ff<<0)
4107#define DSPFW7 (VLV_DISPLAY_BASE + 0x7007c)
4108#define DSPFW7_CHV (VLV_DISPLAY_BASE + 0x700b4) /* wtf #1? */
4109#define DSPFW_SPRITED_WM1_SHIFT 24
4110#define DSPFW_SPRITED_WM1_MASK (0xff<<24)
4111#define DSPFW_SPRITED_SHIFT 16
4112#define DSPFW_SPRITED_MASK (0xff<<16)
4113#define DSPFW_SPRITEC_WM1_SHIFT 8
4114#define DSPFW_SPRITEC_WM1_MASK (0xff<<8)
4115#define DSPFW_SPRITEC_SHIFT 0
4116#define DSPFW_SPRITEC_MASK (0xff<<0)
4117#define DSPFW8_CHV (VLV_DISPLAY_BASE + 0x700b8)
4118#define DSPFW_SPRITEF_WM1_SHIFT 24
4119#define DSPFW_SPRITEF_WM1_MASK (0xff<<24)
4120#define DSPFW_SPRITEF_SHIFT 16
4121#define DSPFW_SPRITEF_MASK (0xff<<16)
4122#define DSPFW_SPRITEE_WM1_SHIFT 8
4123#define DSPFW_SPRITEE_WM1_MASK (0xff<<8)
4124#define DSPFW_SPRITEE_SHIFT 0
4125#define DSPFW_SPRITEE_MASK (0xff<<0)
4126#define DSPFW9_CHV (VLV_DISPLAY_BASE + 0x7007c) /* wtf #2? */
4127#define DSPFW_PLANEC_WM1_SHIFT 24
4128#define DSPFW_PLANEC_WM1_MASK (0xff<<24)
4129#define DSPFW_PLANEC_SHIFT 16
4130#define DSPFW_PLANEC_MASK (0xff<<16)
4131#define DSPFW_CURSORC_WM1_SHIFT 8
4132#define DSPFW_CURSORC_WM1_MASK (0x3f<<16)
4133#define DSPFW_CURSORC_SHIFT 0
4134#define DSPFW_CURSORC_MASK (0x3f<<0)
4135
4136/* vlv/chv high order bits */
4137#define DSPHOWM (VLV_DISPLAY_BASE + 0x70064)
4138#define DSPFW_SR_HI_SHIFT 24
4139#define DSPFW_SR_HI_MASK (1<<24)
4140#define DSPFW_SPRITEF_HI_SHIFT 23
4141#define DSPFW_SPRITEF_HI_MASK (1<<23)
4142#define DSPFW_SPRITEE_HI_SHIFT 22
4143#define DSPFW_SPRITEE_HI_MASK (1<<22)
4144#define DSPFW_PLANEC_HI_SHIFT 21
4145#define DSPFW_PLANEC_HI_MASK (1<<21)
4146#define DSPFW_SPRITED_HI_SHIFT 20
4147#define DSPFW_SPRITED_HI_MASK (1<<20)
4148#define DSPFW_SPRITEC_HI_SHIFT 16
4149#define DSPFW_SPRITEC_HI_MASK (1<<16)
4150#define DSPFW_PLANEB_HI_SHIFT 12
4151#define DSPFW_PLANEB_HI_MASK (1<<12)
4152#define DSPFW_SPRITEB_HI_SHIFT 8
4153#define DSPFW_SPRITEB_HI_MASK (1<<8)
4154#define DSPFW_SPRITEA_HI_SHIFT 4
4155#define DSPFW_SPRITEA_HI_MASK (1<<4)
4156#define DSPFW_PLANEA_HI_SHIFT 0
4157#define DSPFW_PLANEA_HI_MASK (1<<0)
4158#define DSPHOWM1 (VLV_DISPLAY_BASE + 0x70068)
4159#define DSPFW_SR_WM1_HI_SHIFT 24
4160#define DSPFW_SR_WM1_HI_MASK (1<<24)
4161#define DSPFW_SPRITEF_WM1_HI_SHIFT 23
4162#define DSPFW_SPRITEF_WM1_HI_MASK (1<<23)
4163#define DSPFW_SPRITEE_WM1_HI_SHIFT 22
4164#define DSPFW_SPRITEE_WM1_HI_MASK (1<<22)
4165#define DSPFW_PLANEC_WM1_HI_SHIFT 21
4166#define DSPFW_PLANEC_WM1_HI_MASK (1<<21)
4167#define DSPFW_SPRITED_WM1_HI_SHIFT 20
4168#define DSPFW_SPRITED_WM1_HI_MASK (1<<20)
4169#define DSPFW_SPRITEC_WM1_HI_SHIFT 16
4170#define DSPFW_SPRITEC_WM1_HI_MASK (1<<16)
4171#define DSPFW_PLANEB_WM1_HI_SHIFT 12
4172#define DSPFW_PLANEB_WM1_HI_MASK (1<<12)
4173#define DSPFW_SPRITEB_WM1_HI_SHIFT 8
4174#define DSPFW_SPRITEB_WM1_HI_MASK (1<<8)
4175#define DSPFW_SPRITEA_WM1_HI_SHIFT 4
4176#define DSPFW_SPRITEA_WM1_HI_MASK (1<<4)
4177#define DSPFW_PLANEA_WM1_HI_SHIFT 0
4178#define DSPFW_PLANEA_WM1_HI_MASK (1<<0)
Shaohua Li7662c8b2009-06-26 11:23:55 +08004179
Gajanan Bhat12a3c052012-03-28 13:39:30 -07004180/* drain latency register values*/
Rodrigo Vivi5e56ba42014-10-17 08:05:08 -07004181#define DRAIN_LATENCY_PRECISION_16 16
Gajanan Bhat12a3c052012-03-28 13:39:30 -07004182#define DRAIN_LATENCY_PRECISION_32 32
Zhenyu Wang22c5aee2014-02-28 06:50:06 +08004183#define DRAIN_LATENCY_PRECISION_64 64
Ville Syrjälä1abc4dc2014-06-26 17:02:37 +03004184#define VLV_DDL(pipe) (VLV_DISPLAY_BASE + 0x70050 + 4 * (pipe))
Rodrigo Vivi5e56ba42014-10-17 08:05:08 -07004185#define DDL_CURSOR_PRECISION_HIGH (1<<31)
4186#define DDL_CURSOR_PRECISION_LOW (0<<31)
Ville Syrjälä1abc4dc2014-06-26 17:02:37 +03004187#define DDL_CURSOR_SHIFT 24
Rodrigo Vivi5e56ba42014-10-17 08:05:08 -07004188#define DDL_SPRITE_PRECISION_HIGH(sprite) (1<<(15+8*(sprite)))
4189#define DDL_SPRITE_PRECISION_LOW(sprite) (0<<(15+8*(sprite)))
Gajanan Bhat01e184c2014-08-07 17:03:30 +05304190#define DDL_SPRITE_SHIFT(sprite) (8+8*(sprite))
Rodrigo Vivi5e56ba42014-10-17 08:05:08 -07004191#define DDL_PLANE_PRECISION_HIGH (1<<7)
4192#define DDL_PLANE_PRECISION_LOW (0<<7)
Ville Syrjälä1abc4dc2014-06-26 17:02:37 +03004193#define DDL_PLANE_SHIFT 0
Gajanan Bhat0948c262014-08-07 01:58:24 +05304194#define DRAIN_LATENCY_MASK 0x7f
Gajanan Bhat12a3c052012-03-28 13:39:30 -07004195
Shaohua Li7662c8b2009-06-26 11:23:55 +08004196/* FIFO watermark sizes etc */
Jesse Barnes0e442c62009-10-19 10:09:33 +09004197#define G4X_FIFO_LINE_SIZE 64
Shaohua Li7662c8b2009-06-26 11:23:55 +08004198#define I915_FIFO_LINE_SIZE 64
4199#define I830_FIFO_LINE_SIZE 32
Jesse Barnes0e442c62009-10-19 10:09:33 +09004200
Jesse Barnesceb04242012-03-28 13:39:22 -07004201#define VALLEYVIEW_FIFO_SIZE 255
Jesse Barnes0e442c62009-10-19 10:09:33 +09004202#define G4X_FIFO_SIZE 127
Zhao Yakui1b07e042010-06-12 14:32:24 +08004203#define I965_FIFO_SIZE 512
4204#define I945_FIFO_SIZE 127
Shaohua Li7662c8b2009-06-26 11:23:55 +08004205#define I915_FIFO_SIZE 95
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004206#define I855GM_FIFO_SIZE 127 /* In cachelines */
Shaohua Li7662c8b2009-06-26 11:23:55 +08004207#define I830_FIFO_SIZE 95
Jesse Barnes0e442c62009-10-19 10:09:33 +09004208
Jesse Barnesceb04242012-03-28 13:39:22 -07004209#define VALLEYVIEW_MAX_WM 0xff
Jesse Barnes0e442c62009-10-19 10:09:33 +09004210#define G4X_MAX_WM 0x3f
Shaohua Li7662c8b2009-06-26 11:23:55 +08004211#define I915_MAX_WM 0x3f
4212
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004213#define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
4214#define PINEVIEW_FIFO_LINE_SIZE 64
4215#define PINEVIEW_MAX_WM 0x1ff
4216#define PINEVIEW_DFT_WM 0x3f
4217#define PINEVIEW_DFT_HPLLOFF_WM 0
4218#define PINEVIEW_GUARD_WM 10
4219#define PINEVIEW_CURSOR_FIFO 64
4220#define PINEVIEW_CURSOR_MAX_WM 0x3f
4221#define PINEVIEW_CURSOR_DFT_WM 0
4222#define PINEVIEW_CURSOR_GUARD_WM 5
Shaohua Li7662c8b2009-06-26 11:23:55 +08004223
Jesse Barnesceb04242012-03-28 13:39:22 -07004224#define VALLEYVIEW_CURSOR_MAX_WM 64
Zhao Yakui4fe5e612010-06-12 14:32:25 +08004225#define I965_CURSOR_FIFO 64
4226#define I965_CURSOR_MAX_WM 32
4227#define I965_CURSOR_DFT_WM 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004228
Pradeep Bhatfae12672014-11-04 17:06:39 +00004229/* Watermark register definitions for SKL */
4230#define CUR_WM_A_0 0x70140
4231#define CUR_WM_B_0 0x71140
4232#define PLANE_WM_1_A_0 0x70240
4233#define PLANE_WM_1_B_0 0x71240
4234#define PLANE_WM_2_A_0 0x70340
4235#define PLANE_WM_2_B_0 0x71340
4236#define PLANE_WM_TRANS_1_A_0 0x70268
4237#define PLANE_WM_TRANS_1_B_0 0x71268
4238#define PLANE_WM_TRANS_2_A_0 0x70368
4239#define PLANE_WM_TRANS_2_B_0 0x71368
4240#define CUR_WM_TRANS_A_0 0x70168
4241#define CUR_WM_TRANS_B_0 0x71168
4242#define PLANE_WM_EN (1 << 31)
4243#define PLANE_WM_LINES_SHIFT 14
4244#define PLANE_WM_LINES_MASK 0x1f
4245#define PLANE_WM_BLOCKS_MASK 0x3ff
4246
4247#define CUR_WM_0(pipe) _PIPE(pipe, CUR_WM_A_0, CUR_WM_B_0)
4248#define CUR_WM(pipe, level) (CUR_WM_0(pipe) + ((4) * (level)))
4249#define CUR_WM_TRANS(pipe) _PIPE(pipe, CUR_WM_TRANS_A_0, CUR_WM_TRANS_B_0)
4250
4251#define _PLANE_WM_1(pipe) _PIPE(pipe, PLANE_WM_1_A_0, PLANE_WM_1_B_0)
4252#define _PLANE_WM_2(pipe) _PIPE(pipe, PLANE_WM_2_A_0, PLANE_WM_2_B_0)
4253#define _PLANE_WM_BASE(pipe, plane) \
4254 _PLANE(plane, _PLANE_WM_1(pipe), _PLANE_WM_2(pipe))
4255#define PLANE_WM(pipe, plane, level) \
4256 (_PLANE_WM_BASE(pipe, plane) + ((4) * (level)))
4257#define _PLANE_WM_TRANS_1(pipe) \
4258 _PIPE(pipe, PLANE_WM_TRANS_1_A_0, PLANE_WM_TRANS_1_B_0)
4259#define _PLANE_WM_TRANS_2(pipe) \
4260 _PIPE(pipe, PLANE_WM_TRANS_2_A_0, PLANE_WM_TRANS_2_B_0)
4261#define PLANE_WM_TRANS(pipe, plane) \
4262 _PLANE(plane, _PLANE_WM_TRANS_1(pipe), _PLANE_WM_TRANS_2(pipe))
4263
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004264/* define the Watermark register on Ironlake */
4265#define WM0_PIPEA_ILK 0x45100
Ville Syrjälä1996d622013-10-09 19:18:07 +03004266#define WM0_PIPE_PLANE_MASK (0xffff<<16)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004267#define WM0_PIPE_PLANE_SHIFT 16
Ville Syrjälä1996d622013-10-09 19:18:07 +03004268#define WM0_PIPE_SPRITE_MASK (0xff<<8)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004269#define WM0_PIPE_SPRITE_SHIFT 8
Ville Syrjälä1996d622013-10-09 19:18:07 +03004270#define WM0_PIPE_CURSOR_MASK (0xff)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004271
4272#define WM0_PIPEB_ILK 0x45104
Jesse Barnesd6c892d2011-10-12 15:36:42 -07004273#define WM0_PIPEC_IVB 0x45200
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004274#define WM1_LP_ILK 0x45108
4275#define WM1_LP_SR_EN (1<<31)
4276#define WM1_LP_LATENCY_SHIFT 24
4277#define WM1_LP_LATENCY_MASK (0x7f<<24)
Chris Wilson4ed765f2010-09-11 10:46:47 +01004278#define WM1_LP_FBC_MASK (0xf<<20)
4279#define WM1_LP_FBC_SHIFT 20
Ville Syrjälä416f4722013-11-02 21:07:46 -07004280#define WM1_LP_FBC_SHIFT_BDW 19
Ville Syrjälä1996d622013-10-09 19:18:07 +03004281#define WM1_LP_SR_MASK (0x7ff<<8)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004282#define WM1_LP_SR_SHIFT 8
Ville Syrjälä1996d622013-10-09 19:18:07 +03004283#define WM1_LP_CURSOR_MASK (0xff)
Jesse Barnesdd8849c2010-09-09 11:58:02 -07004284#define WM2_LP_ILK 0x4510c
4285#define WM2_LP_EN (1<<31)
4286#define WM3_LP_ILK 0x45110
4287#define WM3_LP_EN (1<<31)
4288#define WM1S_LP_ILK 0x45120
Jesse Barnesb840d907f2011-12-13 13:19:38 -08004289#define WM2S_LP_IVB 0x45124
4290#define WM3S_LP_IVB 0x45128
Jesse Barnesdd8849c2010-09-09 11:58:02 -07004291#define WM1S_LP_EN (1<<31)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004292
Paulo Zanonicca32e92013-05-31 11:45:06 -03004293#define HSW_WM_LP_VAL(lat, fbc, pri, cur) \
4294 (WM3_LP_EN | ((lat) << WM1_LP_LATENCY_SHIFT) | \
4295 ((fbc) << WM1_LP_FBC_SHIFT) | ((pri) << WM1_LP_SR_SHIFT) | (cur))
4296
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004297/* Memory latency timer register */
4298#define MLTR_ILK 0x11222
Jesse Barnesb79d4992010-12-21 13:10:23 -08004299#define MLTR_WM1_SHIFT 0
4300#define MLTR_WM2_SHIFT 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004301/* the unit of memory self-refresh latency time is 0.5us */
4302#define ILK_SRLT_MASK 0x3f
4303
Yuanhan Liu13982612010-12-15 15:42:31 +08004304
4305/* the address where we get all kinds of latency value */
4306#define SSKPD 0x5d10
4307#define SSKPD_WM_MASK 0x3f
4308#define SSKPD_WM0_SHIFT 0
4309#define SSKPD_WM1_SHIFT 8
4310#define SSKPD_WM2_SHIFT 16
4311#define SSKPD_WM3_SHIFT 24
4312
Jesse Barnes585fb112008-07-29 11:54:06 -07004313/*
4314 * The two pipe frame counter registers are not synchronized, so
4315 * reading a stable value is somewhat tricky. The following code
4316 * should work:
4317 *
4318 * do {
4319 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
4320 * PIPE_FRAME_HIGH_SHIFT;
4321 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
4322 * PIPE_FRAME_LOW_SHIFT);
4323 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
4324 * PIPE_FRAME_HIGH_SHIFT);
4325 * } while (high1 != high2);
4326 * frame = (high1 << 8) | low1;
4327 */
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03004328#define _PIPEAFRAMEHIGH 0x70040
Jesse Barnes585fb112008-07-29 11:54:06 -07004329#define PIPE_FRAME_HIGH_MASK 0x0000ffff
4330#define PIPE_FRAME_HIGH_SHIFT 0
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03004331#define _PIPEAFRAMEPIXEL 0x70044
Jesse Barnes585fb112008-07-29 11:54:06 -07004332#define PIPE_FRAME_LOW_MASK 0xff000000
4333#define PIPE_FRAME_LOW_SHIFT 24
4334#define PIPE_PIXEL_MASK 0x00ffffff
4335#define PIPE_PIXEL_SHIFT 0
Jesse Barnes9880b7a2009-02-06 10:22:41 -08004336/* GM45+ just has to be different */
Rafael Barbalhoeb6008a2014-03-31 18:21:29 +03004337#define _PIPEA_FRMCOUNT_GM45 0x70040
4338#define _PIPEA_FLIPCOUNT_GM45 0x70044
4339#define PIPE_FRMCOUNT_GM45(pipe) _PIPE2(pipe, _PIPEA_FRMCOUNT_GM45)
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03004340#define PIPE_FLIPCOUNT_GM45(pipe) _PIPE2(pipe, _PIPEA_FLIPCOUNT_GM45)
Jesse Barnes585fb112008-07-29 11:54:06 -07004341
4342/* Cursor A & B regs */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03004343#define _CURACNTR 0x70080
Jesse Barnes14b60392009-05-20 16:47:08 -04004344/* Old style CUR*CNTR flags (desktop 8xx) */
4345#define CURSOR_ENABLE 0x80000000
4346#define CURSOR_GAMMA_ENABLE 0x40000000
Ville Syrjälädc41c152014-08-13 11:57:05 +03004347#define CURSOR_STRIDE_SHIFT 28
4348#define CURSOR_STRIDE(x) ((ffs(x)-9) << CURSOR_STRIDE_SHIFT) /* 256,512,1k,2k */
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02004349#define CURSOR_PIPE_CSC_ENABLE (1<<24)
Jesse Barnes14b60392009-05-20 16:47:08 -04004350#define CURSOR_FORMAT_SHIFT 24
4351#define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
4352#define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
4353#define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
4354#define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
4355#define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
4356#define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
4357/* New style CUR*CNTR flags */
4358#define CURSOR_MODE 0x27
Jesse Barnes585fb112008-07-29 11:54:06 -07004359#define CURSOR_MODE_DISABLE 0x00
Sagar Kamble4726e0b2014-03-10 17:06:23 +05304360#define CURSOR_MODE_128_32B_AX 0x02
4361#define CURSOR_MODE_256_32B_AX 0x03
Jesse Barnes585fb112008-07-29 11:54:06 -07004362#define CURSOR_MODE_64_32B_AX 0x07
Sagar Kamble4726e0b2014-03-10 17:06:23 +05304363#define CURSOR_MODE_128_ARGB_AX ((1 << 5) | CURSOR_MODE_128_32B_AX)
4364#define CURSOR_MODE_256_ARGB_AX ((1 << 5) | CURSOR_MODE_256_32B_AX)
Jesse Barnes585fb112008-07-29 11:54:06 -07004365#define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX)
Jesse Barnes14b60392009-05-20 16:47:08 -04004366#define MCURSOR_PIPE_SELECT (1 << 28)
4367#define MCURSOR_PIPE_A 0x00
4368#define MCURSOR_PIPE_B (1 << 28)
Jesse Barnes585fb112008-07-29 11:54:06 -07004369#define MCURSOR_GAMMA_ENABLE (1 << 26)
Ville Syrjälä4398ad42014-10-23 07:41:34 -07004370#define CURSOR_ROTATE_180 (1<<15)
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03004371#define CURSOR_TRICKLE_FEED_DISABLE (1 << 14)
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03004372#define _CURABASE 0x70084
4373#define _CURAPOS 0x70088
Jesse Barnes585fb112008-07-29 11:54:06 -07004374#define CURSOR_POS_MASK 0x007FF
4375#define CURSOR_POS_SIGN 0x8000
4376#define CURSOR_X_SHIFT 0
4377#define CURSOR_Y_SHIFT 16
Jesse Barnes14b60392009-05-20 16:47:08 -04004378#define CURSIZE 0x700a0
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03004379#define _CURBCNTR 0x700c0
4380#define _CURBBASE 0x700c4
4381#define _CURBPOS 0x700c8
Jesse Barnes585fb112008-07-29 11:54:06 -07004382
Jesse Barnes65a21cd2011-10-12 11:10:21 -07004383#define _CURBCNTR_IVB 0x71080
4384#define _CURBBASE_IVB 0x71084
4385#define _CURBPOS_IVB 0x71088
4386
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03004387#define _CURSOR2(pipe, reg) (dev_priv->info.cursor_offsets[(pipe)] - \
4388 dev_priv->info.cursor_offsets[PIPE_A] + (reg) + \
4389 dev_priv->info.display_mmio_offset)
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00004390
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03004391#define CURCNTR(pipe) _CURSOR2(pipe, _CURACNTR)
4392#define CURBASE(pipe) _CURSOR2(pipe, _CURABASE)
4393#define CURPOS(pipe) _CURSOR2(pipe, _CURAPOS)
4394
4395#define CURSOR_A_OFFSET 0x70080
4396#define CURSOR_B_OFFSET 0x700c0
4397#define CHV_CURSOR_C_OFFSET 0x700e0
4398#define IVB_CURSOR_B_OFFSET 0x71080
4399#define IVB_CURSOR_C_OFFSET 0x72080
Jesse Barnes65a21cd2011-10-12 11:10:21 -07004400
Jesse Barnes585fb112008-07-29 11:54:06 -07004401/* Display A control */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004402#define _DSPACNTR 0x70180
Jesse Barnes585fb112008-07-29 11:54:06 -07004403#define DISPLAY_PLANE_ENABLE (1<<31)
4404#define DISPLAY_PLANE_DISABLE 0
4405#define DISPPLANE_GAMMA_ENABLE (1<<30)
4406#define DISPPLANE_GAMMA_DISABLE 0
4407#define DISPPLANE_PIXFORMAT_MASK (0xf<<26)
Ville Syrjälä57779d02012-10-31 17:50:14 +02004408#define DISPPLANE_YUV422 (0x0<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07004409#define DISPPLANE_8BPP (0x2<<26)
Ville Syrjälä57779d02012-10-31 17:50:14 +02004410#define DISPPLANE_BGRA555 (0x3<<26)
4411#define DISPPLANE_BGRX555 (0x4<<26)
4412#define DISPPLANE_BGRX565 (0x5<<26)
4413#define DISPPLANE_BGRX888 (0x6<<26)
4414#define DISPPLANE_BGRA888 (0x7<<26)
4415#define DISPPLANE_RGBX101010 (0x8<<26)
4416#define DISPPLANE_RGBA101010 (0x9<<26)
4417#define DISPPLANE_BGRX101010 (0xa<<26)
4418#define DISPPLANE_RGBX161616 (0xc<<26)
4419#define DISPPLANE_RGBX888 (0xe<<26)
4420#define DISPPLANE_RGBA888 (0xf<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07004421#define DISPPLANE_STEREO_ENABLE (1<<25)
4422#define DISPPLANE_STEREO_DISABLE 0
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02004423#define DISPPLANE_PIPE_CSC_ENABLE (1<<24)
Jesse Barnesb24e7172011-01-04 15:09:30 -08004424#define DISPPLANE_SEL_PIPE_SHIFT 24
4425#define DISPPLANE_SEL_PIPE_MASK (3<<DISPPLANE_SEL_PIPE_SHIFT)
Jesse Barnes585fb112008-07-29 11:54:06 -07004426#define DISPPLANE_SEL_PIPE_A 0
Jesse Barnesb24e7172011-01-04 15:09:30 -08004427#define DISPPLANE_SEL_PIPE_B (1<<DISPPLANE_SEL_PIPE_SHIFT)
Jesse Barnes585fb112008-07-29 11:54:06 -07004428#define DISPPLANE_SRC_KEY_ENABLE (1<<22)
4429#define DISPPLANE_SRC_KEY_DISABLE 0
4430#define DISPPLANE_LINE_DOUBLE (1<<20)
4431#define DISPPLANE_NO_LINE_DOUBLE 0
4432#define DISPPLANE_STEREO_POLARITY_FIRST 0
4433#define DISPPLANE_STEREO_POLARITY_SECOND (1<<18)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03004434#define DISPPLANE_ALPHA_PREMULTIPLY (1<<16) /* CHV pipe B */
4435#define DISPPLANE_ROTATE_180 (1<<15)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004436#define DISPPLANE_TRICKLE_FEED_DISABLE (1<<14) /* Ironlake */
Jesse Barnesf5448472009-04-14 14:17:47 -07004437#define DISPPLANE_TILED (1<<10)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03004438#define DISPPLANE_MIRROR (1<<8) /* CHV pipe B */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004439#define _DSPAADDR 0x70184
4440#define _DSPASTRIDE 0x70188
4441#define _DSPAPOS 0x7018C /* reserved */
4442#define _DSPASIZE 0x70190
4443#define _DSPASURF 0x7019C /* 965+ only */
4444#define _DSPATILEOFF 0x701A4 /* 965+ only */
4445#define _DSPAOFFSET 0x701A4 /* HSW */
4446#define _DSPASURFLIVE 0x701AC
Jesse Barnes585fb112008-07-29 11:54:06 -07004447
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004448#define DSPCNTR(plane) _PIPE2(plane, _DSPACNTR)
4449#define DSPADDR(plane) _PIPE2(plane, _DSPAADDR)
4450#define DSPSTRIDE(plane) _PIPE2(plane, _DSPASTRIDE)
4451#define DSPPOS(plane) _PIPE2(plane, _DSPAPOS)
4452#define DSPSIZE(plane) _PIPE2(plane, _DSPASIZE)
4453#define DSPSURF(plane) _PIPE2(plane, _DSPASURF)
4454#define DSPTILEOFF(plane) _PIPE2(plane, _DSPATILEOFF)
Daniel Vettere506a0c2012-07-05 12:17:29 +02004455#define DSPLINOFF(plane) DSPADDR(plane)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004456#define DSPOFFSET(plane) _PIPE2(plane, _DSPAOFFSET)
4457#define DSPSURFLIVE(plane) _PIPE2(plane, _DSPASURFLIVE)
Chris Wilson5eddb702010-09-11 13:48:45 +01004458
Ville Syrjäläc14b0482014-10-16 20:52:34 +03004459/* CHV pipe B blender and primary plane */
4460#define _CHV_BLEND_A 0x60a00
4461#define CHV_BLEND_LEGACY (0<<30)
4462#define CHV_BLEND_ANDROID (1<<30)
4463#define CHV_BLEND_MPO (2<<30)
4464#define CHV_BLEND_MASK (3<<30)
4465#define _CHV_CANVAS_A 0x60a04
4466#define _PRIMPOS_A 0x60a08
4467#define _PRIMSIZE_A 0x60a0c
4468#define _PRIMCNSTALPHA_A 0x60a10
4469#define PRIM_CONST_ALPHA_ENABLE (1<<31)
4470
4471#define CHV_BLEND(pipe) _TRANSCODER2(pipe, _CHV_BLEND_A)
4472#define CHV_CANVAS(pipe) _TRANSCODER2(pipe, _CHV_CANVAS_A)
4473#define PRIMPOS(plane) _TRANSCODER2(plane, _PRIMPOS_A)
4474#define PRIMSIZE(plane) _TRANSCODER2(plane, _PRIMSIZE_A)
4475#define PRIMCNSTALPHA(plane) _TRANSCODER2(plane, _PRIMCNSTALPHA_A)
4476
Armin Reese446f2542012-03-30 16:20:16 -07004477/* Display/Sprite base address macros */
4478#define DISP_BASEADDR_MASK (0xfffff000)
4479#define I915_LO_DISPBASE(val) (val & ~DISP_BASEADDR_MASK)
4480#define I915_HI_DISPBASE(val) (val & DISP_BASEADDR_MASK)
Armin Reese446f2542012-03-30 16:20:16 -07004481
Jesse Barnes585fb112008-07-29 11:54:06 -07004482/* VBIOS flags */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00004483#define SWF00 (dev_priv->info.display_mmio_offset + 0x71410)
4484#define SWF01 (dev_priv->info.display_mmio_offset + 0x71414)
4485#define SWF02 (dev_priv->info.display_mmio_offset + 0x71418)
4486#define SWF03 (dev_priv->info.display_mmio_offset + 0x7141c)
4487#define SWF04 (dev_priv->info.display_mmio_offset + 0x71420)
4488#define SWF05 (dev_priv->info.display_mmio_offset + 0x71424)
4489#define SWF06 (dev_priv->info.display_mmio_offset + 0x71428)
4490#define SWF10 (dev_priv->info.display_mmio_offset + 0x70410)
4491#define SWF11 (dev_priv->info.display_mmio_offset + 0x70414)
4492#define SWF14 (dev_priv->info.display_mmio_offset + 0x71420)
4493#define SWF30 (dev_priv->info.display_mmio_offset + 0x72414)
4494#define SWF31 (dev_priv->info.display_mmio_offset + 0x72418)
4495#define SWF32 (dev_priv->info.display_mmio_offset + 0x7241c)
Jesse Barnes585fb112008-07-29 11:54:06 -07004496
4497/* Pipe B */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00004498#define _PIPEBDSL (dev_priv->info.display_mmio_offset + 0x71000)
4499#define _PIPEBCONF (dev_priv->info.display_mmio_offset + 0x71008)
4500#define _PIPEBSTAT (dev_priv->info.display_mmio_offset + 0x71024)
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03004501#define _PIPEBFRAMEHIGH 0x71040
4502#define _PIPEBFRAMEPIXEL 0x71044
Damien Lespiau5c969aa2014-02-07 19:12:48 +00004503#define _PIPEB_FRMCOUNT_GM45 (dev_priv->info.display_mmio_offset + 0x71040)
4504#define _PIPEB_FLIPCOUNT_GM45 (dev_priv->info.display_mmio_offset + 0x71044)
Jesse Barnes9880b7a2009-02-06 10:22:41 -08004505
Jesse Barnes585fb112008-07-29 11:54:06 -07004506
4507/* Display B control */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00004508#define _DSPBCNTR (dev_priv->info.display_mmio_offset + 0x71180)
Jesse Barnes585fb112008-07-29 11:54:06 -07004509#define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15)
4510#define DISPPLANE_ALPHA_TRANS_DISABLE 0
4511#define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
4512#define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
Damien Lespiau5c969aa2014-02-07 19:12:48 +00004513#define _DSPBADDR (dev_priv->info.display_mmio_offset + 0x71184)
4514#define _DSPBSTRIDE (dev_priv->info.display_mmio_offset + 0x71188)
4515#define _DSPBPOS (dev_priv->info.display_mmio_offset + 0x7118C)
4516#define _DSPBSIZE (dev_priv->info.display_mmio_offset + 0x71190)
4517#define _DSPBSURF (dev_priv->info.display_mmio_offset + 0x7119C)
4518#define _DSPBTILEOFF (dev_priv->info.display_mmio_offset + 0x711A4)
4519#define _DSPBOFFSET (dev_priv->info.display_mmio_offset + 0x711A4)
4520#define _DSPBSURFLIVE (dev_priv->info.display_mmio_offset + 0x711AC)
Jesse Barnes585fb112008-07-29 11:54:06 -07004521
Jesse Barnesb840d907f2011-12-13 13:19:38 -08004522/* Sprite A control */
4523#define _DVSACNTR 0x72180
4524#define DVS_ENABLE (1<<31)
4525#define DVS_GAMMA_ENABLE (1<<30)
4526#define DVS_PIXFORMAT_MASK (3<<25)
4527#define DVS_FORMAT_YUV422 (0<<25)
4528#define DVS_FORMAT_RGBX101010 (1<<25)
4529#define DVS_FORMAT_RGBX888 (2<<25)
4530#define DVS_FORMAT_RGBX161616 (3<<25)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02004531#define DVS_PIPE_CSC_ENABLE (1<<24)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08004532#define DVS_SOURCE_KEY (1<<22)
Jesse Barnesab2f9df2012-02-27 12:40:10 -08004533#define DVS_RGB_ORDER_XBGR (1<<20)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08004534#define DVS_YUV_BYTE_ORDER_MASK (3<<16)
4535#define DVS_YUV_ORDER_YUYV (0<<16)
4536#define DVS_YUV_ORDER_UYVY (1<<16)
4537#define DVS_YUV_ORDER_YVYU (2<<16)
4538#define DVS_YUV_ORDER_VYUY (3<<16)
Ville Syrjälä76eebda2014-08-05 11:26:52 +05304539#define DVS_ROTATE_180 (1<<15)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08004540#define DVS_DEST_KEY (1<<2)
4541#define DVS_TRICKLE_FEED_DISABLE (1<<14)
4542#define DVS_TILED (1<<10)
4543#define _DVSALINOFF 0x72184
4544#define _DVSASTRIDE 0x72188
4545#define _DVSAPOS 0x7218c
4546#define _DVSASIZE 0x72190
4547#define _DVSAKEYVAL 0x72194
4548#define _DVSAKEYMSK 0x72198
4549#define _DVSASURF 0x7219c
4550#define _DVSAKEYMAXVAL 0x721a0
4551#define _DVSATILEOFF 0x721a4
4552#define _DVSASURFLIVE 0x721ac
4553#define _DVSASCALE 0x72204
4554#define DVS_SCALE_ENABLE (1<<31)
4555#define DVS_FILTER_MASK (3<<29)
4556#define DVS_FILTER_MEDIUM (0<<29)
4557#define DVS_FILTER_ENHANCING (1<<29)
4558#define DVS_FILTER_SOFTENING (2<<29)
4559#define DVS_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
4560#define DVS_VERTICAL_OFFSET_ENABLE (1<<27)
4561#define _DVSAGAMC 0x72300
4562
4563#define _DVSBCNTR 0x73180
4564#define _DVSBLINOFF 0x73184
4565#define _DVSBSTRIDE 0x73188
4566#define _DVSBPOS 0x7318c
4567#define _DVSBSIZE 0x73190
4568#define _DVSBKEYVAL 0x73194
4569#define _DVSBKEYMSK 0x73198
4570#define _DVSBSURF 0x7319c
4571#define _DVSBKEYMAXVAL 0x731a0
4572#define _DVSBTILEOFF 0x731a4
4573#define _DVSBSURFLIVE 0x731ac
4574#define _DVSBSCALE 0x73204
4575#define _DVSBGAMC 0x73300
4576
4577#define DVSCNTR(pipe) _PIPE(pipe, _DVSACNTR, _DVSBCNTR)
4578#define DVSLINOFF(pipe) _PIPE(pipe, _DVSALINOFF, _DVSBLINOFF)
4579#define DVSSTRIDE(pipe) _PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE)
4580#define DVSPOS(pipe) _PIPE(pipe, _DVSAPOS, _DVSBPOS)
4581#define DVSSURF(pipe) _PIPE(pipe, _DVSASURF, _DVSBSURF)
Jesse Barnes8ea30862012-01-03 08:05:39 -08004582#define DVSKEYMAX(pipe) _PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08004583#define DVSSIZE(pipe) _PIPE(pipe, _DVSASIZE, _DVSBSIZE)
4584#define DVSSCALE(pipe) _PIPE(pipe, _DVSASCALE, _DVSBSCALE)
4585#define DVSTILEOFF(pipe) _PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF)
Jesse Barnes8ea30862012-01-03 08:05:39 -08004586#define DVSKEYVAL(pipe) _PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL)
4587#define DVSKEYMSK(pipe) _PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK)
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02004588#define DVSSURFLIVE(pipe) _PIPE(pipe, _DVSASURFLIVE, _DVSBSURFLIVE)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08004589
4590#define _SPRA_CTL 0x70280
4591#define SPRITE_ENABLE (1<<31)
4592#define SPRITE_GAMMA_ENABLE (1<<30)
4593#define SPRITE_PIXFORMAT_MASK (7<<25)
4594#define SPRITE_FORMAT_YUV422 (0<<25)
4595#define SPRITE_FORMAT_RGBX101010 (1<<25)
4596#define SPRITE_FORMAT_RGBX888 (2<<25)
4597#define SPRITE_FORMAT_RGBX161616 (3<<25)
4598#define SPRITE_FORMAT_YUV444 (4<<25)
4599#define SPRITE_FORMAT_XR_BGR101010 (5<<25) /* Extended range */
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02004600#define SPRITE_PIPE_CSC_ENABLE (1<<24)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08004601#define SPRITE_SOURCE_KEY (1<<22)
4602#define SPRITE_RGB_ORDER_RGBX (1<<20) /* only for 888 and 161616 */
4603#define SPRITE_YUV_TO_RGB_CSC_DISABLE (1<<19)
4604#define SPRITE_YUV_CSC_FORMAT_BT709 (1<<18) /* 0 is BT601 */
4605#define SPRITE_YUV_BYTE_ORDER_MASK (3<<16)
4606#define SPRITE_YUV_ORDER_YUYV (0<<16)
4607#define SPRITE_YUV_ORDER_UYVY (1<<16)
4608#define SPRITE_YUV_ORDER_YVYU (2<<16)
4609#define SPRITE_YUV_ORDER_VYUY (3<<16)
Ville Syrjälä76eebda2014-08-05 11:26:52 +05304610#define SPRITE_ROTATE_180 (1<<15)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08004611#define SPRITE_TRICKLE_FEED_DISABLE (1<<14)
4612#define SPRITE_INT_GAMMA_ENABLE (1<<13)
4613#define SPRITE_TILED (1<<10)
4614#define SPRITE_DEST_KEY (1<<2)
4615#define _SPRA_LINOFF 0x70284
4616#define _SPRA_STRIDE 0x70288
4617#define _SPRA_POS 0x7028c
4618#define _SPRA_SIZE 0x70290
4619#define _SPRA_KEYVAL 0x70294
4620#define _SPRA_KEYMSK 0x70298
4621#define _SPRA_SURF 0x7029c
4622#define _SPRA_KEYMAX 0x702a0
4623#define _SPRA_TILEOFF 0x702a4
Damien Lespiauc54173a2012-10-26 18:20:11 +01004624#define _SPRA_OFFSET 0x702a4
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02004625#define _SPRA_SURFLIVE 0x702ac
Jesse Barnesb840d907f2011-12-13 13:19:38 -08004626#define _SPRA_SCALE 0x70304
4627#define SPRITE_SCALE_ENABLE (1<<31)
4628#define SPRITE_FILTER_MASK (3<<29)
4629#define SPRITE_FILTER_MEDIUM (0<<29)
4630#define SPRITE_FILTER_ENHANCING (1<<29)
4631#define SPRITE_FILTER_SOFTENING (2<<29)
4632#define SPRITE_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
4633#define SPRITE_VERTICAL_OFFSET_ENABLE (1<<27)
4634#define _SPRA_GAMC 0x70400
4635
4636#define _SPRB_CTL 0x71280
4637#define _SPRB_LINOFF 0x71284
4638#define _SPRB_STRIDE 0x71288
4639#define _SPRB_POS 0x7128c
4640#define _SPRB_SIZE 0x71290
4641#define _SPRB_KEYVAL 0x71294
4642#define _SPRB_KEYMSK 0x71298
4643#define _SPRB_SURF 0x7129c
4644#define _SPRB_KEYMAX 0x712a0
4645#define _SPRB_TILEOFF 0x712a4
Damien Lespiauc54173a2012-10-26 18:20:11 +01004646#define _SPRB_OFFSET 0x712a4
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02004647#define _SPRB_SURFLIVE 0x712ac
Jesse Barnesb840d907f2011-12-13 13:19:38 -08004648#define _SPRB_SCALE 0x71304
4649#define _SPRB_GAMC 0x71400
4650
4651#define SPRCTL(pipe) _PIPE(pipe, _SPRA_CTL, _SPRB_CTL)
4652#define SPRLINOFF(pipe) _PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF)
4653#define SPRSTRIDE(pipe) _PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE)
4654#define SPRPOS(pipe) _PIPE(pipe, _SPRA_POS, _SPRB_POS)
4655#define SPRSIZE(pipe) _PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE)
4656#define SPRKEYVAL(pipe) _PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL)
4657#define SPRKEYMSK(pipe) _PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK)
4658#define SPRSURF(pipe) _PIPE(pipe, _SPRA_SURF, _SPRB_SURF)
4659#define SPRKEYMAX(pipe) _PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX)
4660#define SPRTILEOFF(pipe) _PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF)
Damien Lespiauc54173a2012-10-26 18:20:11 +01004661#define SPROFFSET(pipe) _PIPE(pipe, _SPRA_OFFSET, _SPRB_OFFSET)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08004662#define SPRSCALE(pipe) _PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE)
4663#define SPRGAMC(pipe) _PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC)
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02004664#define SPRSURFLIVE(pipe) _PIPE(pipe, _SPRA_SURFLIVE, _SPRB_SURFLIVE)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08004665
Ville Syrjälä921c3b62013-06-25 14:16:35 +03004666#define _SPACNTR (VLV_DISPLAY_BASE + 0x72180)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07004667#define SP_ENABLE (1<<31)
Ville Syrjälä4ea67bc2013-11-18 18:32:38 -08004668#define SP_GAMMA_ENABLE (1<<30)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07004669#define SP_PIXFORMAT_MASK (0xf<<26)
4670#define SP_FORMAT_YUV422 (0<<26)
4671#define SP_FORMAT_BGR565 (5<<26)
4672#define SP_FORMAT_BGRX8888 (6<<26)
4673#define SP_FORMAT_BGRA8888 (7<<26)
4674#define SP_FORMAT_RGBX1010102 (8<<26)
4675#define SP_FORMAT_RGBA1010102 (9<<26)
4676#define SP_FORMAT_RGBX8888 (0xe<<26)
4677#define SP_FORMAT_RGBA8888 (0xf<<26)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03004678#define SP_ALPHA_PREMULTIPLY (1<<23) /* CHV pipe B */
Jesse Barnes7f1f3852013-04-02 11:22:20 -07004679#define SP_SOURCE_KEY (1<<22)
4680#define SP_YUV_BYTE_ORDER_MASK (3<<16)
4681#define SP_YUV_ORDER_YUYV (0<<16)
4682#define SP_YUV_ORDER_UYVY (1<<16)
4683#define SP_YUV_ORDER_YVYU (2<<16)
4684#define SP_YUV_ORDER_VYUY (3<<16)
Ville Syrjälä76eebda2014-08-05 11:26:52 +05304685#define SP_ROTATE_180 (1<<15)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07004686#define SP_TILED (1<<10)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03004687#define SP_MIRROR (1<<8) /* CHV pipe B */
Ville Syrjälä921c3b62013-06-25 14:16:35 +03004688#define _SPALINOFF (VLV_DISPLAY_BASE + 0x72184)
4689#define _SPASTRIDE (VLV_DISPLAY_BASE + 0x72188)
4690#define _SPAPOS (VLV_DISPLAY_BASE + 0x7218c)
4691#define _SPASIZE (VLV_DISPLAY_BASE + 0x72190)
4692#define _SPAKEYMINVAL (VLV_DISPLAY_BASE + 0x72194)
4693#define _SPAKEYMSK (VLV_DISPLAY_BASE + 0x72198)
4694#define _SPASURF (VLV_DISPLAY_BASE + 0x7219c)
4695#define _SPAKEYMAXVAL (VLV_DISPLAY_BASE + 0x721a0)
4696#define _SPATILEOFF (VLV_DISPLAY_BASE + 0x721a4)
4697#define _SPACONSTALPHA (VLV_DISPLAY_BASE + 0x721a8)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03004698#define SP_CONST_ALPHA_ENABLE (1<<31)
Ville Syrjälä921c3b62013-06-25 14:16:35 +03004699#define _SPAGAMC (VLV_DISPLAY_BASE + 0x721f4)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07004700
Ville Syrjälä921c3b62013-06-25 14:16:35 +03004701#define _SPBCNTR (VLV_DISPLAY_BASE + 0x72280)
4702#define _SPBLINOFF (VLV_DISPLAY_BASE + 0x72284)
4703#define _SPBSTRIDE (VLV_DISPLAY_BASE + 0x72288)
4704#define _SPBPOS (VLV_DISPLAY_BASE + 0x7228c)
4705#define _SPBSIZE (VLV_DISPLAY_BASE + 0x72290)
4706#define _SPBKEYMINVAL (VLV_DISPLAY_BASE + 0x72294)
4707#define _SPBKEYMSK (VLV_DISPLAY_BASE + 0x72298)
4708#define _SPBSURF (VLV_DISPLAY_BASE + 0x7229c)
4709#define _SPBKEYMAXVAL (VLV_DISPLAY_BASE + 0x722a0)
4710#define _SPBTILEOFF (VLV_DISPLAY_BASE + 0x722a4)
4711#define _SPBCONSTALPHA (VLV_DISPLAY_BASE + 0x722a8)
4712#define _SPBGAMC (VLV_DISPLAY_BASE + 0x722f4)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07004713
4714#define SPCNTR(pipe, plane) _PIPE(pipe * 2 + plane, _SPACNTR, _SPBCNTR)
4715#define SPLINOFF(pipe, plane) _PIPE(pipe * 2 + plane, _SPALINOFF, _SPBLINOFF)
4716#define SPSTRIDE(pipe, plane) _PIPE(pipe * 2 + plane, _SPASTRIDE, _SPBSTRIDE)
4717#define SPPOS(pipe, plane) _PIPE(pipe * 2 + plane, _SPAPOS, _SPBPOS)
4718#define SPSIZE(pipe, plane) _PIPE(pipe * 2 + plane, _SPASIZE, _SPBSIZE)
4719#define SPKEYMINVAL(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMINVAL, _SPBKEYMINVAL)
4720#define SPKEYMSK(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMSK, _SPBKEYMSK)
4721#define SPSURF(pipe, plane) _PIPE(pipe * 2 + plane, _SPASURF, _SPBSURF)
4722#define SPKEYMAXVAL(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMAXVAL, _SPBKEYMAXVAL)
4723#define SPTILEOFF(pipe, plane) _PIPE(pipe * 2 + plane, _SPATILEOFF, _SPBTILEOFF)
4724#define SPCONSTALPHA(pipe, plane) _PIPE(pipe * 2 + plane, _SPACONSTALPHA, _SPBCONSTALPHA)
4725#define SPGAMC(pipe, plane) _PIPE(pipe * 2 + plane, _SPAGAMC, _SPBGAMC)
4726
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +03004727/*
4728 * CHV pipe B sprite CSC
4729 *
4730 * |cr| |c0 c1 c2| |cr + cr_ioff| |cr_ooff|
4731 * |yg| = |c3 c4 c5| x |yg + yg_ioff| + |yg_ooff|
4732 * |cb| |c6 c7 c8| |cb + cr_ioff| |cb_ooff|
4733 */
4734#define SPCSCYGOFF(sprite) (VLV_DISPLAY_BASE + 0x6d900 + (sprite) * 0x1000)
4735#define SPCSCCBOFF(sprite) (VLV_DISPLAY_BASE + 0x6d904 + (sprite) * 0x1000)
4736#define SPCSCCROFF(sprite) (VLV_DISPLAY_BASE + 0x6d908 + (sprite) * 0x1000)
4737#define SPCSC_OOFF(x) (((x) & 0x7ff) << 16) /* s11 */
4738#define SPCSC_IOFF(x) (((x) & 0x7ff) << 0) /* s11 */
4739
4740#define SPCSCC01(sprite) (VLV_DISPLAY_BASE + 0x6d90c + (sprite) * 0x1000)
4741#define SPCSCC23(sprite) (VLV_DISPLAY_BASE + 0x6d910 + (sprite) * 0x1000)
4742#define SPCSCC45(sprite) (VLV_DISPLAY_BASE + 0x6d914 + (sprite) * 0x1000)
4743#define SPCSCC67(sprite) (VLV_DISPLAY_BASE + 0x6d918 + (sprite) * 0x1000)
4744#define SPCSCC8(sprite) (VLV_DISPLAY_BASE + 0x6d91c + (sprite) * 0x1000)
4745#define SPCSC_C1(x) (((x) & 0x7fff) << 16) /* s3.12 */
4746#define SPCSC_C0(x) (((x) & 0x7fff) << 0) /* s3.12 */
4747
4748#define SPCSCYGICLAMP(sprite) (VLV_DISPLAY_BASE + 0x6d920 + (sprite) * 0x1000)
4749#define SPCSCCBICLAMP(sprite) (VLV_DISPLAY_BASE + 0x6d924 + (sprite) * 0x1000)
4750#define SPCSCCRICLAMP(sprite) (VLV_DISPLAY_BASE + 0x6d928 + (sprite) * 0x1000)
4751#define SPCSC_IMAX(x) (((x) & 0x7ff) << 16) /* s11 */
4752#define SPCSC_IMIN(x) (((x) & 0x7ff) << 0) /* s11 */
4753
4754#define SPCSCYGOCLAMP(sprite) (VLV_DISPLAY_BASE + 0x6d92c + (sprite) * 0x1000)
4755#define SPCSCCBOCLAMP(sprite) (VLV_DISPLAY_BASE + 0x6d930 + (sprite) * 0x1000)
4756#define SPCSCCROCLAMP(sprite) (VLV_DISPLAY_BASE + 0x6d934 + (sprite) * 0x1000)
4757#define SPCSC_OMAX(x) ((x) << 16) /* u10 */
4758#define SPCSC_OMIN(x) ((x) << 0) /* u10 */
4759
Damien Lespiau70d21f02013-07-03 21:06:04 +01004760/* Skylake plane registers */
4761
4762#define _PLANE_CTL_1_A 0x70180
4763#define _PLANE_CTL_2_A 0x70280
4764#define _PLANE_CTL_3_A 0x70380
4765#define PLANE_CTL_ENABLE (1 << 31)
4766#define PLANE_CTL_PIPE_GAMMA_ENABLE (1 << 30)
4767#define PLANE_CTL_FORMAT_MASK (0xf << 24)
4768#define PLANE_CTL_FORMAT_YUV422 ( 0 << 24)
4769#define PLANE_CTL_FORMAT_NV12 ( 1 << 24)
4770#define PLANE_CTL_FORMAT_XRGB_2101010 ( 2 << 24)
4771#define PLANE_CTL_FORMAT_XRGB_8888 ( 4 << 24)
4772#define PLANE_CTL_FORMAT_XRGB_16161616F ( 6 << 24)
4773#define PLANE_CTL_FORMAT_AYUV ( 8 << 24)
4774#define PLANE_CTL_FORMAT_INDEXED ( 12 << 24)
4775#define PLANE_CTL_FORMAT_RGB_565 ( 14 << 24)
4776#define PLANE_CTL_PIPE_CSC_ENABLE (1 << 23)
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00004777#define PLANE_CTL_KEY_ENABLE_MASK (0x3 << 21)
4778#define PLANE_CTL_KEY_ENABLE_SOURCE ( 1 << 21)
4779#define PLANE_CTL_KEY_ENABLE_DESTINATION ( 2 << 21)
Damien Lespiau70d21f02013-07-03 21:06:04 +01004780#define PLANE_CTL_ORDER_BGRX (0 << 20)
4781#define PLANE_CTL_ORDER_RGBX (1 << 20)
4782#define PLANE_CTL_YUV422_ORDER_MASK (0x3 << 16)
4783#define PLANE_CTL_YUV422_YUYV ( 0 << 16)
4784#define PLANE_CTL_YUV422_UYVY ( 1 << 16)
4785#define PLANE_CTL_YUV422_YVYU ( 2 << 16)
4786#define PLANE_CTL_YUV422_VYUY ( 3 << 16)
4787#define PLANE_CTL_DECOMPRESSION_ENABLE (1 << 15)
4788#define PLANE_CTL_TRICKLE_FEED_DISABLE (1 << 14)
4789#define PLANE_CTL_PLANE_GAMMA_DISABLE (1 << 13)
4790#define PLANE_CTL_TILED_MASK (0x7 << 10)
4791#define PLANE_CTL_TILED_LINEAR ( 0 << 10)
4792#define PLANE_CTL_TILED_X ( 1 << 10)
4793#define PLANE_CTL_TILED_Y ( 4 << 10)
4794#define PLANE_CTL_TILED_YF ( 5 << 10)
4795#define PLANE_CTL_ALPHA_MASK (0x3 << 4)
4796#define PLANE_CTL_ALPHA_DISABLE ( 0 << 4)
4797#define PLANE_CTL_ALPHA_SW_PREMULTIPLY ( 2 << 4)
4798#define PLANE_CTL_ALPHA_HW_PREMULTIPLY ( 3 << 4)
Sonika Jindal1447dde2014-10-04 10:53:31 +01004799#define PLANE_CTL_ROTATE_MASK 0x3
4800#define PLANE_CTL_ROTATE_0 0x0
4801#define PLANE_CTL_ROTATE_180 0x2
Damien Lespiau70d21f02013-07-03 21:06:04 +01004802#define _PLANE_STRIDE_1_A 0x70188
4803#define _PLANE_STRIDE_2_A 0x70288
4804#define _PLANE_STRIDE_3_A 0x70388
4805#define _PLANE_POS_1_A 0x7018c
4806#define _PLANE_POS_2_A 0x7028c
4807#define _PLANE_POS_3_A 0x7038c
4808#define _PLANE_SIZE_1_A 0x70190
4809#define _PLANE_SIZE_2_A 0x70290
4810#define _PLANE_SIZE_3_A 0x70390
4811#define _PLANE_SURF_1_A 0x7019c
4812#define _PLANE_SURF_2_A 0x7029c
4813#define _PLANE_SURF_3_A 0x7039c
4814#define _PLANE_OFFSET_1_A 0x701a4
4815#define _PLANE_OFFSET_2_A 0x702a4
4816#define _PLANE_OFFSET_3_A 0x703a4
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00004817#define _PLANE_KEYVAL_1_A 0x70194
4818#define _PLANE_KEYVAL_2_A 0x70294
4819#define _PLANE_KEYMSK_1_A 0x70198
4820#define _PLANE_KEYMSK_2_A 0x70298
4821#define _PLANE_KEYMAX_1_A 0x701a0
4822#define _PLANE_KEYMAX_2_A 0x702a0
Damien Lespiau8211bd52014-11-04 17:06:44 +00004823#define _PLANE_BUF_CFG_1_A 0x7027c
4824#define _PLANE_BUF_CFG_2_A 0x7037c
Damien Lespiau70d21f02013-07-03 21:06:04 +01004825
4826#define _PLANE_CTL_1_B 0x71180
4827#define _PLANE_CTL_2_B 0x71280
4828#define _PLANE_CTL_3_B 0x71380
4829#define _PLANE_CTL_1(pipe) _PIPE(pipe, _PLANE_CTL_1_A, _PLANE_CTL_1_B)
4830#define _PLANE_CTL_2(pipe) _PIPE(pipe, _PLANE_CTL_2_A, _PLANE_CTL_2_B)
4831#define _PLANE_CTL_3(pipe) _PIPE(pipe, _PLANE_CTL_3_A, _PLANE_CTL_3_B)
4832#define PLANE_CTL(pipe, plane) \
4833 _PLANE(plane, _PLANE_CTL_1(pipe), _PLANE_CTL_2(pipe))
4834
4835#define _PLANE_STRIDE_1_B 0x71188
4836#define _PLANE_STRIDE_2_B 0x71288
4837#define _PLANE_STRIDE_3_B 0x71388
4838#define _PLANE_STRIDE_1(pipe) \
4839 _PIPE(pipe, _PLANE_STRIDE_1_A, _PLANE_STRIDE_1_B)
4840#define _PLANE_STRIDE_2(pipe) \
4841 _PIPE(pipe, _PLANE_STRIDE_2_A, _PLANE_STRIDE_2_B)
4842#define _PLANE_STRIDE_3(pipe) \
4843 _PIPE(pipe, _PLANE_STRIDE_3_A, _PLANE_STRIDE_3_B)
4844#define PLANE_STRIDE(pipe, plane) \
4845 _PLANE(plane, _PLANE_STRIDE_1(pipe), _PLANE_STRIDE_2(pipe))
4846
4847#define _PLANE_POS_1_B 0x7118c
4848#define _PLANE_POS_2_B 0x7128c
4849#define _PLANE_POS_3_B 0x7138c
4850#define _PLANE_POS_1(pipe) _PIPE(pipe, _PLANE_POS_1_A, _PLANE_POS_1_B)
4851#define _PLANE_POS_2(pipe) _PIPE(pipe, _PLANE_POS_2_A, _PLANE_POS_2_B)
4852#define _PLANE_POS_3(pipe) _PIPE(pipe, _PLANE_POS_3_A, _PLANE_POS_3_B)
4853#define PLANE_POS(pipe, plane) \
4854 _PLANE(plane, _PLANE_POS_1(pipe), _PLANE_POS_2(pipe))
4855
4856#define _PLANE_SIZE_1_B 0x71190
4857#define _PLANE_SIZE_2_B 0x71290
4858#define _PLANE_SIZE_3_B 0x71390
4859#define _PLANE_SIZE_1(pipe) _PIPE(pipe, _PLANE_SIZE_1_A, _PLANE_SIZE_1_B)
4860#define _PLANE_SIZE_2(pipe) _PIPE(pipe, _PLANE_SIZE_2_A, _PLANE_SIZE_2_B)
4861#define _PLANE_SIZE_3(pipe) _PIPE(pipe, _PLANE_SIZE_3_A, _PLANE_SIZE_3_B)
4862#define PLANE_SIZE(pipe, plane) \
4863 _PLANE(plane, _PLANE_SIZE_1(pipe), _PLANE_SIZE_2(pipe))
4864
4865#define _PLANE_SURF_1_B 0x7119c
4866#define _PLANE_SURF_2_B 0x7129c
4867#define _PLANE_SURF_3_B 0x7139c
4868#define _PLANE_SURF_1(pipe) _PIPE(pipe, _PLANE_SURF_1_A, _PLANE_SURF_1_B)
4869#define _PLANE_SURF_2(pipe) _PIPE(pipe, _PLANE_SURF_2_A, _PLANE_SURF_2_B)
4870#define _PLANE_SURF_3(pipe) _PIPE(pipe, _PLANE_SURF_3_A, _PLANE_SURF_3_B)
4871#define PLANE_SURF(pipe, plane) \
4872 _PLANE(plane, _PLANE_SURF_1(pipe), _PLANE_SURF_2(pipe))
4873
4874#define _PLANE_OFFSET_1_B 0x711a4
4875#define _PLANE_OFFSET_2_B 0x712a4
4876#define _PLANE_OFFSET_1(pipe) _PIPE(pipe, _PLANE_OFFSET_1_A, _PLANE_OFFSET_1_B)
4877#define _PLANE_OFFSET_2(pipe) _PIPE(pipe, _PLANE_OFFSET_2_A, _PLANE_OFFSET_2_B)
4878#define PLANE_OFFSET(pipe, plane) \
4879 _PLANE(plane, _PLANE_OFFSET_1(pipe), _PLANE_OFFSET_2(pipe))
4880
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00004881#define _PLANE_KEYVAL_1_B 0x71194
4882#define _PLANE_KEYVAL_2_B 0x71294
4883#define _PLANE_KEYVAL_1(pipe) _PIPE(pipe, _PLANE_KEYVAL_1_A, _PLANE_KEYVAL_1_B)
4884#define _PLANE_KEYVAL_2(pipe) _PIPE(pipe, _PLANE_KEYVAL_2_A, _PLANE_KEYVAL_2_B)
4885#define PLANE_KEYVAL(pipe, plane) \
4886 _PLANE(plane, _PLANE_KEYVAL_1(pipe), _PLANE_KEYVAL_2(pipe))
4887
4888#define _PLANE_KEYMSK_1_B 0x71198
4889#define _PLANE_KEYMSK_2_B 0x71298
4890#define _PLANE_KEYMSK_1(pipe) _PIPE(pipe, _PLANE_KEYMSK_1_A, _PLANE_KEYMSK_1_B)
4891#define _PLANE_KEYMSK_2(pipe) _PIPE(pipe, _PLANE_KEYMSK_2_A, _PLANE_KEYMSK_2_B)
4892#define PLANE_KEYMSK(pipe, plane) \
4893 _PLANE(plane, _PLANE_KEYMSK_1(pipe), _PLANE_KEYMSK_2(pipe))
4894
4895#define _PLANE_KEYMAX_1_B 0x711a0
4896#define _PLANE_KEYMAX_2_B 0x712a0
4897#define _PLANE_KEYMAX_1(pipe) _PIPE(pipe, _PLANE_KEYMAX_1_A, _PLANE_KEYMAX_1_B)
4898#define _PLANE_KEYMAX_2(pipe) _PIPE(pipe, _PLANE_KEYMAX_2_A, _PLANE_KEYMAX_2_B)
4899#define PLANE_KEYMAX(pipe, plane) \
4900 _PLANE(plane, _PLANE_KEYMAX_1(pipe), _PLANE_KEYMAX_2(pipe))
4901
Damien Lespiau8211bd52014-11-04 17:06:44 +00004902#define _PLANE_BUF_CFG_1_B 0x7127c
4903#define _PLANE_BUF_CFG_2_B 0x7137c
4904#define _PLANE_BUF_CFG_1(pipe) \
4905 _PIPE(pipe, _PLANE_BUF_CFG_1_A, _PLANE_BUF_CFG_1_B)
4906#define _PLANE_BUF_CFG_2(pipe) \
4907 _PIPE(pipe, _PLANE_BUF_CFG_2_A, _PLANE_BUF_CFG_2_B)
4908#define PLANE_BUF_CFG(pipe, plane) \
4909 _PLANE(plane, _PLANE_BUF_CFG_1(pipe), _PLANE_BUF_CFG_2(pipe))
4910
4911/* SKL new cursor registers */
4912#define _CUR_BUF_CFG_A 0x7017c
4913#define _CUR_BUF_CFG_B 0x7117c
4914#define CUR_BUF_CFG(pipe) _PIPE(pipe, _CUR_BUF_CFG_A, _CUR_BUF_CFG_B)
4915
Jesse Barnes585fb112008-07-29 11:54:06 -07004916/* VBIOS regs */
4917#define VGACNTRL 0x71400
4918# define VGA_DISP_DISABLE (1 << 31)
4919# define VGA_2X_MODE (1 << 30)
4920# define VGA_PIPE_B_SELECT (1 << 29)
4921
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02004922#define VLV_VGACNTRL (VLV_DISPLAY_BASE + 0x71400)
4923
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004924/* Ironlake */
Zhenyu Wangb9055052009-06-05 15:38:38 +08004925
4926#define CPU_VGACNTRL 0x41000
4927
4928#define DIGITAL_PORT_HOTPLUG_CNTRL 0x44030
4929#define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
4930#define DIGITAL_PORTA_SHORT_PULSE_2MS (0 << 2)
4931#define DIGITAL_PORTA_SHORT_PULSE_4_5MS (1 << 2)
4932#define DIGITAL_PORTA_SHORT_PULSE_6MS (2 << 2)
4933#define DIGITAL_PORTA_SHORT_PULSE_100MS (3 << 2)
4934#define DIGITAL_PORTA_NO_DETECT (0 << 0)
4935#define DIGITAL_PORTA_LONG_PULSE_DETECT_MASK (1 << 1)
4936#define DIGITAL_PORTA_SHORT_PULSE_DETECT_MASK (1 << 0)
4937
4938/* refresh rate hardware control */
4939#define RR_HW_CTL 0x45300
4940#define RR_HW_LOW_POWER_FRAMES_MASK 0xff
4941#define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
4942
4943#define FDI_PLL_BIOS_0 0x46000
Chris Wilson021357a2010-09-07 20:54:59 +01004944#define FDI_PLL_FB_CLOCK_MASK 0xff
Zhenyu Wangb9055052009-06-05 15:38:38 +08004945#define FDI_PLL_BIOS_1 0x46004
4946#define FDI_PLL_BIOS_2 0x46008
4947#define DISPLAY_PORT_PLL_BIOS_0 0x4600c
4948#define DISPLAY_PORT_PLL_BIOS_1 0x46010
4949#define DISPLAY_PORT_PLL_BIOS_2 0x46014
4950
Eric Anholt8956c8b2010-03-18 13:21:14 -07004951#define PCH_3DCGDIS0 0x46020
4952# define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
4953# define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
4954
Eric Anholt06f37752010-12-14 10:06:46 -08004955#define PCH_3DCGDIS1 0x46024
4956# define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11)
4957
Zhenyu Wangb9055052009-06-05 15:38:38 +08004958#define FDI_PLL_FREQ_CTL 0x46030
4959#define FDI_PLL_FREQ_CHANGE_REQUEST (1<<24)
4960#define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
4961#define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
4962
4963
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004964#define _PIPEA_DATA_M1 0x60030
Chris Wilson5eddb702010-09-11 13:48:45 +01004965#define PIPE_DATA_M1_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004966#define _PIPEA_DATA_N1 0x60034
Chris Wilson5eddb702010-09-11 13:48:45 +01004967#define PIPE_DATA_N1_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08004968
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004969#define _PIPEA_DATA_M2 0x60038
Chris Wilson5eddb702010-09-11 13:48:45 +01004970#define PIPE_DATA_M2_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004971#define _PIPEA_DATA_N2 0x6003c
Chris Wilson5eddb702010-09-11 13:48:45 +01004972#define PIPE_DATA_N2_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08004973
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004974#define _PIPEA_LINK_M1 0x60040
Chris Wilson5eddb702010-09-11 13:48:45 +01004975#define PIPE_LINK_M1_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004976#define _PIPEA_LINK_N1 0x60044
Chris Wilson5eddb702010-09-11 13:48:45 +01004977#define PIPE_LINK_N1_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08004978
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004979#define _PIPEA_LINK_M2 0x60048
Chris Wilson5eddb702010-09-11 13:48:45 +01004980#define PIPE_LINK_M2_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004981#define _PIPEA_LINK_N2 0x6004c
Chris Wilson5eddb702010-09-11 13:48:45 +01004982#define PIPE_LINK_N2_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08004983
4984/* PIPEB timing regs are same start from 0x61000 */
4985
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004986#define _PIPEB_DATA_M1 0x61030
4987#define _PIPEB_DATA_N1 0x61034
4988#define _PIPEB_DATA_M2 0x61038
4989#define _PIPEB_DATA_N2 0x6103c
4990#define _PIPEB_LINK_M1 0x61040
4991#define _PIPEB_LINK_N1 0x61044
4992#define _PIPEB_LINK_M2 0x61048
4993#define _PIPEB_LINK_N2 0x6104c
Zhenyu Wangb9055052009-06-05 15:38:38 +08004994
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004995#define PIPE_DATA_M1(tran) _TRANSCODER2(tran, _PIPEA_DATA_M1)
4996#define PIPE_DATA_N1(tran) _TRANSCODER2(tran, _PIPEA_DATA_N1)
4997#define PIPE_DATA_M2(tran) _TRANSCODER2(tran, _PIPEA_DATA_M2)
4998#define PIPE_DATA_N2(tran) _TRANSCODER2(tran, _PIPEA_DATA_N2)
4999#define PIPE_LINK_M1(tran) _TRANSCODER2(tran, _PIPEA_LINK_M1)
5000#define PIPE_LINK_N1(tran) _TRANSCODER2(tran, _PIPEA_LINK_N1)
5001#define PIPE_LINK_M2(tran) _TRANSCODER2(tran, _PIPEA_LINK_M2)
5002#define PIPE_LINK_N2(tran) _TRANSCODER2(tran, _PIPEA_LINK_N2)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005003
5004/* CPU panel fitter */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005005/* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
5006#define _PFA_CTL_1 0x68080
5007#define _PFB_CTL_1 0x68880
Zhenyu Wangb9055052009-06-05 15:38:38 +08005008#define PF_ENABLE (1<<31)
Paulo Zanoni13888d72012-11-20 13:27:41 -02005009#define PF_PIPE_SEL_MASK_IVB (3<<29)
5010#define PF_PIPE_SEL_IVB(pipe) ((pipe)<<29)
Zhenyu Wangb1f60b72009-10-19 15:43:49 +08005011#define PF_FILTER_MASK (3<<23)
5012#define PF_FILTER_PROGRAMMED (0<<23)
5013#define PF_FILTER_MED_3x3 (1<<23)
5014#define PF_FILTER_EDGE_ENHANCE (2<<23)
5015#define PF_FILTER_EDGE_SOFTEN (3<<23)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005016#define _PFA_WIN_SZ 0x68074
5017#define _PFB_WIN_SZ 0x68874
5018#define _PFA_WIN_POS 0x68070
5019#define _PFB_WIN_POS 0x68870
5020#define _PFA_VSCALE 0x68084
5021#define _PFB_VSCALE 0x68884
5022#define _PFA_HSCALE 0x68090
5023#define _PFB_HSCALE 0x68890
5024
5025#define PF_CTL(pipe) _PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
5026#define PF_WIN_SZ(pipe) _PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
5027#define PF_WIN_POS(pipe) _PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
5028#define PF_VSCALE(pipe) _PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
5029#define PF_HSCALE(pipe) _PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005030
Jesse Barnesbd2e2442014-11-13 17:51:47 +00005031#define _PSA_CTL 0x68180
5032#define _PSB_CTL 0x68980
5033#define PS_ENABLE (1<<31)
5034#define _PSA_WIN_SZ 0x68174
5035#define _PSB_WIN_SZ 0x68974
5036#define _PSA_WIN_POS 0x68170
5037#define _PSB_WIN_POS 0x68970
5038
5039#define PS_CTL(pipe) _PIPE(pipe, _PSA_CTL, _PSB_CTL)
5040#define PS_WIN_SZ(pipe) _PIPE(pipe, _PSA_WIN_SZ, _PSB_WIN_SZ)
5041#define PS_WIN_POS(pipe) _PIPE(pipe, _PSA_WIN_POS, _PSB_WIN_POS)
5042
Zhenyu Wangb9055052009-06-05 15:38:38 +08005043/* legacy palette */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005044#define _LGC_PALETTE_A 0x4a000
5045#define _LGC_PALETTE_B 0x4a800
5046#define LGC_PALETTE(pipe) _PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005047
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005048#define _GAMMA_MODE_A 0x4a480
5049#define _GAMMA_MODE_B 0x4ac80
5050#define GAMMA_MODE(pipe) _PIPE(pipe, _GAMMA_MODE_A, _GAMMA_MODE_B)
5051#define GAMMA_MODE_MODE_MASK (3 << 0)
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02005052#define GAMMA_MODE_MODE_8BIT (0 << 0)
5053#define GAMMA_MODE_MODE_10BIT (1 << 0)
5054#define GAMMA_MODE_MODE_12BIT (2 << 0)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005055#define GAMMA_MODE_MODE_SPLIT (3 << 0)
5056
Zhenyu Wangb9055052009-06-05 15:38:38 +08005057/* interrupts */
5058#define DE_MASTER_IRQ_CONTROL (1 << 31)
5059#define DE_SPRITEB_FLIP_DONE (1 << 29)
5060#define DE_SPRITEA_FLIP_DONE (1 << 28)
5061#define DE_PLANEB_FLIP_DONE (1 << 27)
5062#define DE_PLANEA_FLIP_DONE (1 << 26)
Daniel Vetter40da17c2013-10-21 18:04:36 +02005063#define DE_PLANE_FLIP_DONE(plane) (1 << (26 + (plane)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08005064#define DE_PCU_EVENT (1 << 25)
5065#define DE_GTT_FAULT (1 << 24)
5066#define DE_POISON (1 << 23)
5067#define DE_PERFORM_COUNTER (1 << 22)
5068#define DE_PCH_EVENT (1 << 21)
5069#define DE_AUX_CHANNEL_A (1 << 20)
5070#define DE_DP_A_HOTPLUG (1 << 19)
5071#define DE_GSE (1 << 18)
5072#define DE_PIPEB_VBLANK (1 << 15)
5073#define DE_PIPEB_EVEN_FIELD (1 << 14)
5074#define DE_PIPEB_ODD_FIELD (1 << 13)
5075#define DE_PIPEB_LINE_COMPARE (1 << 12)
5076#define DE_PIPEB_VSYNC (1 << 11)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02005077#define DE_PIPEB_CRC_DONE (1 << 10)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005078#define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
5079#define DE_PIPEA_VBLANK (1 << 7)
Daniel Vetter40da17c2013-10-21 18:04:36 +02005080#define DE_PIPE_VBLANK(pipe) (1 << (7 + 8*(pipe)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08005081#define DE_PIPEA_EVEN_FIELD (1 << 6)
5082#define DE_PIPEA_ODD_FIELD (1 << 5)
5083#define DE_PIPEA_LINE_COMPARE (1 << 4)
5084#define DE_PIPEA_VSYNC (1 << 3)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02005085#define DE_PIPEA_CRC_DONE (1 << 2)
Daniel Vetter40da17c2013-10-21 18:04:36 +02005086#define DE_PIPE_CRC_DONE(pipe) (1 << (2 + 8*(pipe)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08005087#define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
Daniel Vetter40da17c2013-10-21 18:04:36 +02005088#define DE_PIPE_FIFO_UNDERRUN(pipe) (1 << (8*(pipe)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08005089
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07005090/* More Ivybridge lolz */
Paulo Zanoni86642812013-04-12 17:57:57 -03005091#define DE_ERR_INT_IVB (1<<30)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07005092#define DE_GSE_IVB (1<<29)
5093#define DE_PCH_EVENT_IVB (1<<28)
5094#define DE_DP_A_HOTPLUG_IVB (1<<27)
5095#define DE_AUX_CHANNEL_A_IVB (1<<26)
Chris Wilsonb615b572012-05-02 09:52:12 +01005096#define DE_SPRITEC_FLIP_DONE_IVB (1<<14)
5097#define DE_PLANEC_FLIP_DONE_IVB (1<<13)
5098#define DE_PIPEC_VBLANK_IVB (1<<10)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07005099#define DE_SPRITEB_FLIP_DONE_IVB (1<<9)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07005100#define DE_PLANEB_FLIP_DONE_IVB (1<<8)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07005101#define DE_PIPEB_VBLANK_IVB (1<<5)
Chris Wilsonb615b572012-05-02 09:52:12 +01005102#define DE_SPRITEA_FLIP_DONE_IVB (1<<4)
5103#define DE_PLANEA_FLIP_DONE_IVB (1<<3)
Daniel Vetter40da17c2013-10-21 18:04:36 +02005104#define DE_PLANE_FLIP_DONE_IVB(plane) (1<< (3 + 5*(plane)))
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07005105#define DE_PIPEA_VBLANK_IVB (1<<0)
Paulo Zanonib5184212013-07-12 20:00:08 -03005106#define DE_PIPE_VBLANK_IVB(pipe) (1 << (pipe * 5))
5107
Jesse Barnes7eea1dd2012-03-22 14:38:44 -07005108#define VLV_MASTER_IER 0x4400c /* Gunit master IER */
5109#define MASTER_INTERRUPT_ENABLE (1<<31)
5110
Zhenyu Wangb9055052009-06-05 15:38:38 +08005111#define DEISR 0x44000
5112#define DEIMR 0x44004
5113#define DEIIR 0x44008
5114#define DEIER 0x4400c
5115
Zhenyu Wangb9055052009-06-05 15:38:38 +08005116#define GTISR 0x44010
5117#define GTIMR 0x44014
5118#define GTIIR 0x44018
5119#define GTIER 0x4401c
5120
Ben Widawskyabd58f02013-11-02 21:07:09 -07005121#define GEN8_MASTER_IRQ 0x44200
5122#define GEN8_MASTER_IRQ_CONTROL (1<<31)
5123#define GEN8_PCU_IRQ (1<<30)
5124#define GEN8_DE_PCH_IRQ (1<<23)
5125#define GEN8_DE_MISC_IRQ (1<<22)
5126#define GEN8_DE_PORT_IRQ (1<<20)
5127#define GEN8_DE_PIPE_C_IRQ (1<<18)
5128#define GEN8_DE_PIPE_B_IRQ (1<<17)
5129#define GEN8_DE_PIPE_A_IRQ (1<<16)
Daniel Vetterc42664c2013-11-07 11:05:40 +01005130#define GEN8_DE_PIPE_IRQ(pipe) (1<<(16+pipe))
Ben Widawskyabd58f02013-11-02 21:07:09 -07005131#define GEN8_GT_VECS_IRQ (1<<6)
Ben Widawsky09610212014-05-15 20:58:08 +03005132#define GEN8_GT_PM_IRQ (1<<4)
Ben Widawskyabd58f02013-11-02 21:07:09 -07005133#define GEN8_GT_VCS2_IRQ (1<<3)
5134#define GEN8_GT_VCS1_IRQ (1<<2)
5135#define GEN8_GT_BCS_IRQ (1<<1)
5136#define GEN8_GT_RCS_IRQ (1<<0)
Ben Widawskyabd58f02013-11-02 21:07:09 -07005137
5138#define GEN8_GT_ISR(which) (0x44300 + (0x10 * (which)))
5139#define GEN8_GT_IMR(which) (0x44304 + (0x10 * (which)))
5140#define GEN8_GT_IIR(which) (0x44308 + (0x10 * (which)))
5141#define GEN8_GT_IER(which) (0x4430c + (0x10 * (which)))
5142
5143#define GEN8_BCS_IRQ_SHIFT 16
5144#define GEN8_RCS_IRQ_SHIFT 0
5145#define GEN8_VCS2_IRQ_SHIFT 16
5146#define GEN8_VCS1_IRQ_SHIFT 0
5147#define GEN8_VECS_IRQ_SHIFT 0
5148
5149#define GEN8_DE_PIPE_ISR(pipe) (0x44400 + (0x10 * (pipe)))
5150#define GEN8_DE_PIPE_IMR(pipe) (0x44404 + (0x10 * (pipe)))
5151#define GEN8_DE_PIPE_IIR(pipe) (0x44408 + (0x10 * (pipe)))
5152#define GEN8_DE_PIPE_IER(pipe) (0x4440c + (0x10 * (pipe)))
Daniel Vetter38d83c962013-11-07 11:05:46 +01005153#define GEN8_PIPE_FIFO_UNDERRUN (1 << 31)
Ben Widawskyabd58f02013-11-02 21:07:09 -07005154#define GEN8_PIPE_CDCLK_CRC_ERROR (1 << 29)
5155#define GEN8_PIPE_CDCLK_CRC_DONE (1 << 28)
5156#define GEN8_PIPE_CURSOR_FAULT (1 << 10)
5157#define GEN8_PIPE_SPRITE_FAULT (1 << 9)
5158#define GEN8_PIPE_PRIMARY_FAULT (1 << 8)
5159#define GEN8_PIPE_SPRITE_FLIP_DONE (1 << 5)
Damien Lespiaud0e1f1c2014-04-08 01:22:44 +01005160#define GEN8_PIPE_PRIMARY_FLIP_DONE (1 << 4)
Ben Widawskyabd58f02013-11-02 21:07:09 -07005161#define GEN8_PIPE_SCAN_LINE_EVENT (1 << 2)
5162#define GEN8_PIPE_VSYNC (1 << 1)
5163#define GEN8_PIPE_VBLANK (1 << 0)
Damien Lespiau770de832014-03-20 20:45:01 +00005164#define GEN9_PIPE_CURSOR_FAULT (1 << 11)
5165#define GEN9_PIPE_PLANE3_FAULT (1 << 9)
5166#define GEN9_PIPE_PLANE2_FAULT (1 << 8)
5167#define GEN9_PIPE_PLANE1_FAULT (1 << 7)
5168#define GEN9_PIPE_PLANE3_FLIP_DONE (1 << 5)
5169#define GEN9_PIPE_PLANE2_FLIP_DONE (1 << 4)
5170#define GEN9_PIPE_PLANE1_FLIP_DONE (1 << 3)
5171#define GEN9_PIPE_PLANE_FLIP_DONE(p) (1 << (3 + p))
Daniel Vetter30100f22013-11-07 14:49:24 +01005172#define GEN8_DE_PIPE_IRQ_FAULT_ERRORS \
5173 (GEN8_PIPE_CURSOR_FAULT | \
5174 GEN8_PIPE_SPRITE_FAULT | \
5175 GEN8_PIPE_PRIMARY_FAULT)
Damien Lespiau770de832014-03-20 20:45:01 +00005176#define GEN9_DE_PIPE_IRQ_FAULT_ERRORS \
5177 (GEN9_PIPE_CURSOR_FAULT | \
5178 GEN9_PIPE_PLANE3_FAULT | \
5179 GEN9_PIPE_PLANE2_FAULT | \
5180 GEN9_PIPE_PLANE1_FAULT)
Ben Widawskyabd58f02013-11-02 21:07:09 -07005181
5182#define GEN8_DE_PORT_ISR 0x44440
5183#define GEN8_DE_PORT_IMR 0x44444
5184#define GEN8_DE_PORT_IIR 0x44448
5185#define GEN8_DE_PORT_IER 0x4444c
Daniel Vetter6d766f02013-11-07 14:49:55 +01005186#define GEN8_PORT_DP_A_HOTPLUG (1 << 3)
Jesse Barnes88e04702014-11-13 17:51:48 +00005187#define GEN9_AUX_CHANNEL_D (1 << 27)
5188#define GEN9_AUX_CHANNEL_C (1 << 26)
5189#define GEN9_AUX_CHANNEL_B (1 << 25)
Daniel Vetter6d766f02013-11-07 14:49:55 +01005190#define GEN8_AUX_CHANNEL_A (1 << 0)
Ben Widawskyabd58f02013-11-02 21:07:09 -07005191
5192#define GEN8_DE_MISC_ISR 0x44460
5193#define GEN8_DE_MISC_IMR 0x44464
5194#define GEN8_DE_MISC_IIR 0x44468
5195#define GEN8_DE_MISC_IER 0x4446c
5196#define GEN8_DE_MISC_GSE (1 << 27)
5197
5198#define GEN8_PCU_ISR 0x444e0
5199#define GEN8_PCU_IMR 0x444e4
5200#define GEN8_PCU_IIR 0x444e8
5201#define GEN8_PCU_IER 0x444ec
5202
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005203#define ILK_DISPLAY_CHICKEN2 0x42004
Eric Anholt67e92af2010-11-06 14:53:33 -07005204/* Required on all Ironlake and Sandybridge according to the B-Spec. */
5205#define ILK_ELPIN_409_SELECT (1 << 25)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005206#define ILK_DPARB_GATE (1<<22)
5207#define ILK_VSDPFD_FULL (1<<21)
Damien Lespiaue3589902014-02-07 19:12:50 +00005208#define FUSE_STRAP 0x42014
5209#define ILK_INTERNAL_GRAPHICS_DISABLE (1 << 31)
5210#define ILK_INTERNAL_DISPLAY_DISABLE (1 << 30)
5211#define ILK_DISPLAY_DEBUG_DISABLE (1 << 29)
5212#define ILK_HDCP_DISABLE (1 << 25)
5213#define ILK_eDP_A_DISABLE (1 << 24)
5214#define HSW_CDCLK_LIMIT (1 << 24)
5215#define ILK_DESKTOP (1 << 23)
Yuanhan Liu13982612010-12-15 15:42:31 +08005216
Damien Lespiau231e54f2012-10-19 17:55:41 +01005217#define ILK_DSPCLK_GATE_D 0x42020
5218#define ILK_VRHUNIT_CLOCK_GATE_DISABLE (1 << 28)
5219#define ILK_DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9)
5220#define ILK_DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8)
5221#define ILK_DPFDUNIT_CLOCK_GATE_ENABLE (1 << 7)
5222#define ILK_DPARBUNIT_CLOCK_GATE_ENABLE (1 << 5)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005223
Eric Anholt116ac8d2011-12-21 10:31:09 -08005224#define IVB_CHICKEN3 0x4200c
5225# define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5)
5226# define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2)
5227
Paulo Zanoni90a88642013-05-03 17:23:45 -03005228#define CHICKEN_PAR1_1 0x42080
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07005229#define DPA_MASK_VBLANK_SRD (1 << 15)
Paulo Zanoni90a88642013-05-03 17:23:45 -03005230#define FORCE_ARB_IDLE_PLANES (1 << 14)
5231
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07005232#define _CHICKEN_PIPESL_1_A 0x420b0
5233#define _CHICKEN_PIPESL_1_B 0x420b4
Ville Syrjälä8f670bb2014-03-05 13:05:47 +02005234#define HSW_FBCQ_DIS (1 << 22)
5235#define BDW_DPRS_MASK_VBLANK_SRD (1 << 0)
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07005236#define CHICKEN_PIPESL_1(pipe) _PIPE(pipe, _CHICKEN_PIPESL_1_A, _CHICKEN_PIPESL_1_B)
5237
Zhenyu Wang553bd142009-09-02 10:57:52 +08005238#define DISP_ARB_CTL 0x45000
5239#define DISP_TILE_SURFACE_SWIZZLING (1<<13)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005240#define DISP_FBC_WM_DIS (1<<15)
Ville Syrjäläac9545f2013-12-05 15:51:28 +02005241#define DISP_ARB_CTL2 0x45004
5242#define DISP_DATA_PARTITION_5_6 (1<<6)
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07005243#define GEN7_MSG_CTL 0x45010
5244#define WAIT_FOR_PCH_RESET_ACK (1<<1)
5245#define WAIT_FOR_PCH_FLR_ACK (1<<0)
Daniel Vetter6ba844b2014-01-22 23:39:30 +01005246#define HSW_NDE_RSTWRN_OPT 0x46408
5247#define RESET_PCH_HANDSHAKE_ENABLE (1<<4)
Zhenyu Wang553bd142009-09-02 10:57:52 +08005248
Damien Lespiau2caa3b22015-02-09 19:33:20 +00005249#define FF_SLICE_CS_CHICKEN2 0x02e4
5250#define GEN9_TSG_BARRIER_ACK_DISABLE (1<<8)
5251
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08005252/* GEN7 chicken */
Kenneth Graunked71de142012-02-08 12:53:52 -08005253#define GEN7_COMMON_SLICE_CHICKEN1 0x7010
5254# define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC ((1<<10) | (1<<26))
Damien Lespiau183c6da2015-02-09 19:33:11 +00005255# define GEN9_RHWO_OPTIMIZATION_DISABLE (1<<14)
Ben Widawskya75f3622013-11-02 21:07:59 -07005256#define COMMON_SLICE_CHICKEN2 0x7014
5257# define GEN8_CSC2_SBE_VUE_CACHE_CONSERVATIVE (1<<0)
Kenneth Graunked71de142012-02-08 12:53:52 -08005258
Kenneth Graunked60de812015-01-10 18:02:22 -08005259#define HIZ_CHICKEN 0x7018
5260# define CHV_HZ_8X8_MODE_IN_1X (1<<15)
5261
Damien Lespiau183c6da2015-02-09 19:33:11 +00005262#define GEN9_SLICE_COMMON_ECO_CHICKEN0 0x7308
5263#define DISABLE_PIXEL_MASK_CAMMING (1<<14)
5264
Ville Syrjälä031994e2014-01-22 21:32:46 +02005265#define GEN7_L3SQCREG1 0xB010
5266#define VLV_B0_WA_L3SQCREG1_VALUE 0x00D30000
5267
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08005268#define GEN7_L3CNTLREG1 0xB01C
Chris Wilson1af84522014-02-14 22:34:43 +00005269#define GEN7_WA_FOR_GEN7_L3_CONTROL 0x3C47FF8C
Jesse Barnesd0cf5ea2012-10-25 12:15:41 -07005270#define GEN7_L3AGDIS (1<<19)
Brad Volkinc9224fa2014-06-17 14:10:34 -07005271#define GEN7_L3CNTLREG2 0xB020
5272#define GEN7_L3CNTLREG3 0xB024
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08005273
5274#define GEN7_L3_CHICKEN_MODE_REGISTER 0xB030
5275#define GEN7_WA_L3_CHICKEN_MODE 0x20000000
5276
Jesse Barnes61939d92012-10-02 17:43:38 -05005277#define GEN7_L3SQCREG4 0xb034
5278#define L3SQ_URB_READ_CAM_MATCH_DISABLE (1<<27)
5279
Damien Lespiau8bc0ccf2015-02-09 19:33:18 +00005280#define GEN8_L3SQCREG4 0xb118
5281#define GEN8_LQSC_RO_PERF_DIS (1<<27)
5282
Ben Widawsky63801f22013-12-12 17:26:03 -08005283/* GEN8 chicken */
5284#define HDC_CHICKEN0 0x7300
Rodrigo Vivida096542014-09-19 20:16:27 -04005285#define HDC_FENCE_DEST_SLM_DISABLE (1<<14)
Damien Lespiau35cb6f32015-02-10 10:31:00 +00005286#define HDC_DONOT_FETCH_MEM_WHEN_MASKED (1<<11)
5287#define HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT (1<<5)
5288#define HDC_FORCE_NON_COHERENT (1<<4)
Damien Lespiau65ca7512015-02-09 19:33:22 +00005289#define HDC_BARRIER_PERFORMANCE_DISABLE (1<<10)
Ben Widawsky63801f22013-12-12 17:26:03 -08005290
Eugeni Dodonovdb099c82012-02-08 12:53:51 -08005291/* WaCatErrorRejectionIssue */
5292#define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG 0x9030
5293#define GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB (1<<11)
5294
Francisco Jerezf3fc4882013-10-02 15:53:16 -07005295#define HSW_SCRATCH1 0xb038
5296#define HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE (1<<27)
5297
Damien Lespiau77719d22015-02-09 19:33:13 +00005298#define BDW_SCRATCH1 0xb11c
5299#define GEN9_LBS_SLA_RETRY_TIMER_DECREMENT_ENABLE (1<<2)
5300
Zhenyu Wangb9055052009-06-05 15:38:38 +08005301/* PCH */
5302
Adam Jackson23e81d62012-06-06 15:45:44 -04005303/* south display engine interrupt: IBX */
Jesse Barnes776ad802011-01-04 15:09:39 -08005304#define SDE_AUDIO_POWER_D (1 << 27)
5305#define SDE_AUDIO_POWER_C (1 << 26)
5306#define SDE_AUDIO_POWER_B (1 << 25)
5307#define SDE_AUDIO_POWER_SHIFT (25)
5308#define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT)
5309#define SDE_GMBUS (1 << 24)
5310#define SDE_AUDIO_HDCP_TRANSB (1 << 23)
5311#define SDE_AUDIO_HDCP_TRANSA (1 << 22)
5312#define SDE_AUDIO_HDCP_MASK (3 << 22)
5313#define SDE_AUDIO_TRANSB (1 << 21)
5314#define SDE_AUDIO_TRANSA (1 << 20)
5315#define SDE_AUDIO_TRANS_MASK (3 << 20)
5316#define SDE_POISON (1 << 19)
5317/* 18 reserved */
5318#define SDE_FDI_RXB (1 << 17)
5319#define SDE_FDI_RXA (1 << 16)
5320#define SDE_FDI_MASK (3 << 16)
5321#define SDE_AUXD (1 << 15)
5322#define SDE_AUXC (1 << 14)
5323#define SDE_AUXB (1 << 13)
5324#define SDE_AUX_MASK (7 << 13)
5325/* 12 reserved */
Zhenyu Wangb9055052009-06-05 15:38:38 +08005326#define SDE_CRT_HOTPLUG (1 << 11)
5327#define SDE_PORTD_HOTPLUG (1 << 10)
5328#define SDE_PORTC_HOTPLUG (1 << 9)
5329#define SDE_PORTB_HOTPLUG (1 << 8)
5330#define SDE_SDVOB_HOTPLUG (1 << 6)
Egbert Eiche5868a32013-02-28 04:17:12 -05005331#define SDE_HOTPLUG_MASK (SDE_CRT_HOTPLUG | \
5332 SDE_SDVOB_HOTPLUG | \
5333 SDE_PORTB_HOTPLUG | \
5334 SDE_PORTC_HOTPLUG | \
5335 SDE_PORTD_HOTPLUG)
Jesse Barnes776ad802011-01-04 15:09:39 -08005336#define SDE_TRANSB_CRC_DONE (1 << 5)
5337#define SDE_TRANSB_CRC_ERR (1 << 4)
5338#define SDE_TRANSB_FIFO_UNDER (1 << 3)
5339#define SDE_TRANSA_CRC_DONE (1 << 2)
5340#define SDE_TRANSA_CRC_ERR (1 << 1)
5341#define SDE_TRANSA_FIFO_UNDER (1 << 0)
5342#define SDE_TRANS_MASK (0x3f)
Adam Jackson23e81d62012-06-06 15:45:44 -04005343
5344/* south display engine interrupt: CPT/PPT */
5345#define SDE_AUDIO_POWER_D_CPT (1 << 31)
5346#define SDE_AUDIO_POWER_C_CPT (1 << 30)
5347#define SDE_AUDIO_POWER_B_CPT (1 << 29)
5348#define SDE_AUDIO_POWER_SHIFT_CPT 29
5349#define SDE_AUDIO_POWER_MASK_CPT (7 << 29)
5350#define SDE_AUXD_CPT (1 << 27)
5351#define SDE_AUXC_CPT (1 << 26)
5352#define SDE_AUXB_CPT (1 << 25)
5353#define SDE_AUX_MASK_CPT (7 << 25)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005354#define SDE_PORTD_HOTPLUG_CPT (1 << 23)
5355#define SDE_PORTC_HOTPLUG_CPT (1 << 22)
5356#define SDE_PORTB_HOTPLUG_CPT (1 << 21)
Adam Jackson23e81d62012-06-06 15:45:44 -04005357#define SDE_CRT_HOTPLUG_CPT (1 << 19)
Daniel Vetter73c352a2013-03-26 22:38:43 +01005358#define SDE_SDVOB_HOTPLUG_CPT (1 << 18)
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01005359#define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
Daniel Vetter73c352a2013-03-26 22:38:43 +01005360 SDE_SDVOB_HOTPLUG_CPT | \
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01005361 SDE_PORTD_HOTPLUG_CPT | \
5362 SDE_PORTC_HOTPLUG_CPT | \
5363 SDE_PORTB_HOTPLUG_CPT)
Adam Jackson23e81d62012-06-06 15:45:44 -04005364#define SDE_GMBUS_CPT (1 << 17)
Paulo Zanoni86642812013-04-12 17:57:57 -03005365#define SDE_ERROR_CPT (1 << 16)
Adam Jackson23e81d62012-06-06 15:45:44 -04005366#define SDE_AUDIO_CP_REQ_C_CPT (1 << 10)
5367#define SDE_AUDIO_CP_CHG_C_CPT (1 << 9)
5368#define SDE_FDI_RXC_CPT (1 << 8)
5369#define SDE_AUDIO_CP_REQ_B_CPT (1 << 6)
5370#define SDE_AUDIO_CP_CHG_B_CPT (1 << 5)
5371#define SDE_FDI_RXB_CPT (1 << 4)
5372#define SDE_AUDIO_CP_REQ_A_CPT (1 << 2)
5373#define SDE_AUDIO_CP_CHG_A_CPT (1 << 1)
5374#define SDE_FDI_RXA_CPT (1 << 0)
5375#define SDE_AUDIO_CP_REQ_CPT (SDE_AUDIO_CP_REQ_C_CPT | \
5376 SDE_AUDIO_CP_REQ_B_CPT | \
5377 SDE_AUDIO_CP_REQ_A_CPT)
5378#define SDE_AUDIO_CP_CHG_CPT (SDE_AUDIO_CP_CHG_C_CPT | \
5379 SDE_AUDIO_CP_CHG_B_CPT | \
5380 SDE_AUDIO_CP_CHG_A_CPT)
5381#define SDE_FDI_MASK_CPT (SDE_FDI_RXC_CPT | \
5382 SDE_FDI_RXB_CPT | \
5383 SDE_FDI_RXA_CPT)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005384
5385#define SDEISR 0xc4000
5386#define SDEIMR 0xc4004
5387#define SDEIIR 0xc4008
5388#define SDEIER 0xc400c
5389
Paulo Zanoni86642812013-04-12 17:57:57 -03005390#define SERR_INT 0xc4040
Paulo Zanonide032bf2013-04-12 17:57:58 -03005391#define SERR_INT_POISON (1<<31)
Paulo Zanoni86642812013-04-12 17:57:57 -03005392#define SERR_INT_TRANS_C_FIFO_UNDERRUN (1<<6)
5393#define SERR_INT_TRANS_B_FIFO_UNDERRUN (1<<3)
5394#define SERR_INT_TRANS_A_FIFO_UNDERRUN (1<<0)
Daniel Vetter1dd246f2013-07-10 08:30:23 +02005395#define SERR_INT_TRANS_FIFO_UNDERRUN(pipe) (1<<(pipe*3))
Paulo Zanoni86642812013-04-12 17:57:57 -03005396
Zhenyu Wangb9055052009-06-05 15:38:38 +08005397/* digital port hotplug */
Keith Packard7fe0b972011-09-19 13:31:02 -07005398#define PCH_PORT_HOTPLUG 0xc4030 /* SHOTPLUG_CTL */
Zhenyu Wangb9055052009-06-05 15:38:38 +08005399#define PORTD_HOTPLUG_ENABLE (1 << 20)
5400#define PORTD_PULSE_DURATION_2ms (0)
5401#define PORTD_PULSE_DURATION_4_5ms (1 << 18)
5402#define PORTD_PULSE_DURATION_6ms (2 << 18)
5403#define PORTD_PULSE_DURATION_100ms (3 << 18)
Keith Packard7fe0b972011-09-19 13:31:02 -07005404#define PORTD_PULSE_DURATION_MASK (3 << 18)
Damien Lespiaub6965192012-12-13 16:08:59 +00005405#define PORTD_HOTPLUG_STATUS_MASK (0x3 << 16)
5406#define PORTD_HOTPLUG_NO_DETECT (0 << 16)
5407#define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
5408#define PORTD_HOTPLUG_LONG_DETECT (2 << 16)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005409#define PORTC_HOTPLUG_ENABLE (1 << 12)
5410#define PORTC_PULSE_DURATION_2ms (0)
5411#define PORTC_PULSE_DURATION_4_5ms (1 << 10)
5412#define PORTC_PULSE_DURATION_6ms (2 << 10)
5413#define PORTC_PULSE_DURATION_100ms (3 << 10)
Keith Packard7fe0b972011-09-19 13:31:02 -07005414#define PORTC_PULSE_DURATION_MASK (3 << 10)
Damien Lespiaub6965192012-12-13 16:08:59 +00005415#define PORTC_HOTPLUG_STATUS_MASK (0x3 << 8)
5416#define PORTC_HOTPLUG_NO_DETECT (0 << 8)
5417#define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
5418#define PORTC_HOTPLUG_LONG_DETECT (2 << 8)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005419#define PORTB_HOTPLUG_ENABLE (1 << 4)
5420#define PORTB_PULSE_DURATION_2ms (0)
5421#define PORTB_PULSE_DURATION_4_5ms (1 << 2)
5422#define PORTB_PULSE_DURATION_6ms (2 << 2)
5423#define PORTB_PULSE_DURATION_100ms (3 << 2)
Keith Packard7fe0b972011-09-19 13:31:02 -07005424#define PORTB_PULSE_DURATION_MASK (3 << 2)
Damien Lespiaub6965192012-12-13 16:08:59 +00005425#define PORTB_HOTPLUG_STATUS_MASK (0x3 << 0)
5426#define PORTB_HOTPLUG_NO_DETECT (0 << 0)
5427#define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
5428#define PORTB_HOTPLUG_LONG_DETECT (2 << 0)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005429
5430#define PCH_GPIOA 0xc5010
5431#define PCH_GPIOB 0xc5014
5432#define PCH_GPIOC 0xc5018
5433#define PCH_GPIOD 0xc501c
5434#define PCH_GPIOE 0xc5020
5435#define PCH_GPIOF 0xc5024
5436
Eric Anholtf0217c42009-12-01 11:56:30 -08005437#define PCH_GMBUS0 0xc5100
5438#define PCH_GMBUS1 0xc5104
5439#define PCH_GMBUS2 0xc5108
5440#define PCH_GMBUS3 0xc510c
5441#define PCH_GMBUS4 0xc5110
5442#define PCH_GMBUS5 0xc5120
5443
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005444#define _PCH_DPLL_A 0xc6014
5445#define _PCH_DPLL_B 0xc6018
Daniel Vettere9a632a2013-06-05 13:34:13 +02005446#define PCH_DPLL(pll) (pll == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005447
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005448#define _PCH_FPA0 0xc6040
Chris Wilsonc1858122010-12-03 21:35:48 +00005449#define FP_CB_TUNE (0x3<<22)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005450#define _PCH_FPA1 0xc6044
5451#define _PCH_FPB0 0xc6048
5452#define _PCH_FPB1 0xc604c
Daniel Vettere9a632a2013-06-05 13:34:13 +02005453#define PCH_FP0(pll) (pll == 0 ? _PCH_FPA0 : _PCH_FPB0)
5454#define PCH_FP1(pll) (pll == 0 ? _PCH_FPA1 : _PCH_FPB1)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005455
5456#define PCH_DPLL_TEST 0xc606c
5457
5458#define PCH_DREF_CONTROL 0xC6200
5459#define DREF_CONTROL_MASK 0x7fc3
5460#define DREF_CPU_SOURCE_OUTPUT_DISABLE (0<<13)
5461#define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2<<13)
5462#define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3<<13)
5463#define DREF_CPU_SOURCE_OUTPUT_MASK (3<<13)
5464#define DREF_SSC_SOURCE_DISABLE (0<<11)
5465#define DREF_SSC_SOURCE_ENABLE (2<<11)
Zhenyu Wangc038e512009-10-19 15:43:48 +08005466#define DREF_SSC_SOURCE_MASK (3<<11)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005467#define DREF_NONSPREAD_SOURCE_DISABLE (0<<9)
5468#define DREF_NONSPREAD_CK505_ENABLE (1<<9)
5469#define DREF_NONSPREAD_SOURCE_ENABLE (2<<9)
Zhenyu Wangc038e512009-10-19 15:43:48 +08005470#define DREF_NONSPREAD_SOURCE_MASK (3<<9)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005471#define DREF_SUPERSPREAD_SOURCE_DISABLE (0<<7)
5472#define DREF_SUPERSPREAD_SOURCE_ENABLE (2<<7)
Jesse Barnes92f25842011-01-04 15:09:34 -08005473#define DREF_SUPERSPREAD_SOURCE_MASK (3<<7)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005474#define DREF_SSC4_DOWNSPREAD (0<<6)
5475#define DREF_SSC4_CENTERSPREAD (1<<6)
5476#define DREF_SSC1_DISABLE (0<<1)
5477#define DREF_SSC1_ENABLE (1<<1)
5478#define DREF_SSC4_DISABLE (0)
5479#define DREF_SSC4_ENABLE (1)
5480
5481#define PCH_RAWCLK_FREQ 0xc6204
5482#define FDL_TP1_TIMER_SHIFT 12
5483#define FDL_TP1_TIMER_MASK (3<<12)
5484#define FDL_TP2_TIMER_SHIFT 10
5485#define FDL_TP2_TIMER_MASK (3<<10)
5486#define RAWCLK_FREQ_MASK 0x3ff
5487
5488#define PCH_DPLL_TMR_CFG 0xc6208
5489
5490#define PCH_SSC4_PARMS 0xc6210
5491#define PCH_SSC4_AUX_PARMS 0xc6214
5492
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005493#define PCH_DPLL_SEL 0xc7000
Daniel Vetter11887392013-06-05 13:34:09 +02005494#define TRANS_DPLLB_SEL(pipe) (1 << (pipe * 4))
5495#define TRANS_DPLLA_SEL(pipe) 0
5496#define TRANS_DPLL_ENABLE(pipe) (1 << (pipe * 4 + 3))
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005497
Zhenyu Wangb9055052009-06-05 15:38:38 +08005498/* transcoder */
5499
Daniel Vetter275f01b22013-05-03 11:49:47 +02005500#define _PCH_TRANS_HTOTAL_A 0xe0000
5501#define TRANS_HTOTAL_SHIFT 16
5502#define TRANS_HACTIVE_SHIFT 0
5503#define _PCH_TRANS_HBLANK_A 0xe0004
5504#define TRANS_HBLANK_END_SHIFT 16
5505#define TRANS_HBLANK_START_SHIFT 0
5506#define _PCH_TRANS_HSYNC_A 0xe0008
5507#define TRANS_HSYNC_END_SHIFT 16
5508#define TRANS_HSYNC_START_SHIFT 0
5509#define _PCH_TRANS_VTOTAL_A 0xe000c
5510#define TRANS_VTOTAL_SHIFT 16
5511#define TRANS_VACTIVE_SHIFT 0
5512#define _PCH_TRANS_VBLANK_A 0xe0010
5513#define TRANS_VBLANK_END_SHIFT 16
5514#define TRANS_VBLANK_START_SHIFT 0
5515#define _PCH_TRANS_VSYNC_A 0xe0014
5516#define TRANS_VSYNC_END_SHIFT 16
5517#define TRANS_VSYNC_START_SHIFT 0
5518#define _PCH_TRANS_VSYNCSHIFT_A 0xe0028
Zhenyu Wangb9055052009-06-05 15:38:38 +08005519
Daniel Vettere3b95f12013-05-03 11:49:49 +02005520#define _PCH_TRANSA_DATA_M1 0xe0030
5521#define _PCH_TRANSA_DATA_N1 0xe0034
5522#define _PCH_TRANSA_DATA_M2 0xe0038
5523#define _PCH_TRANSA_DATA_N2 0xe003c
5524#define _PCH_TRANSA_LINK_M1 0xe0040
5525#define _PCH_TRANSA_LINK_N1 0xe0044
5526#define _PCH_TRANSA_LINK_M2 0xe0048
5527#define _PCH_TRANSA_LINK_N2 0xe004c
Zhenyu Wangb9055052009-06-05 15:38:38 +08005528
Ville Syrjälä2dcbc342014-04-09 13:29:09 +03005529/* Per-transcoder DIP controls (PCH) */
Jesse Barnesb055c8f2011-07-08 11:31:57 -07005530#define _VIDEO_DIP_CTL_A 0xe0200
5531#define _VIDEO_DIP_DATA_A 0xe0208
5532#define _VIDEO_DIP_GCP_A 0xe0210
5533
5534#define _VIDEO_DIP_CTL_B 0xe1200
5535#define _VIDEO_DIP_DATA_B 0xe1208
5536#define _VIDEO_DIP_GCP_B 0xe1210
5537
5538#define TVIDEO_DIP_CTL(pipe) _PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
5539#define TVIDEO_DIP_DATA(pipe) _PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
5540#define TVIDEO_DIP_GCP(pipe) _PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
5541
Ville Syrjälä2dcbc342014-04-09 13:29:09 +03005542/* Per-transcoder DIP controls (VLV) */
Ville Syrjäläb9064872013-01-24 15:29:31 +02005543#define VLV_VIDEO_DIP_CTL_A (VLV_DISPLAY_BASE + 0x60200)
5544#define VLV_VIDEO_DIP_DATA_A (VLV_DISPLAY_BASE + 0x60208)
5545#define VLV_VIDEO_DIP_GDCP_PAYLOAD_A (VLV_DISPLAY_BASE + 0x60210)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07005546
Ville Syrjäläb9064872013-01-24 15:29:31 +02005547#define VLV_VIDEO_DIP_CTL_B (VLV_DISPLAY_BASE + 0x61170)
5548#define VLV_VIDEO_DIP_DATA_B (VLV_DISPLAY_BASE + 0x61174)
5549#define VLV_VIDEO_DIP_GDCP_PAYLOAD_B (VLV_DISPLAY_BASE + 0x61178)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07005550
Ville Syrjälä2dcbc342014-04-09 13:29:09 +03005551#define CHV_VIDEO_DIP_CTL_C (VLV_DISPLAY_BASE + 0x611f0)
5552#define CHV_VIDEO_DIP_DATA_C (VLV_DISPLAY_BASE + 0x611f4)
5553#define CHV_VIDEO_DIP_GDCP_PAYLOAD_C (VLV_DISPLAY_BASE + 0x611f8)
5554
Shobhit Kumar90b107c2012-03-28 13:39:32 -07005555#define VLV_TVIDEO_DIP_CTL(pipe) \
Ville Syrjälä2dcbc342014-04-09 13:29:09 +03005556 _PIPE3((pipe), VLV_VIDEO_DIP_CTL_A, \
5557 VLV_VIDEO_DIP_CTL_B, CHV_VIDEO_DIP_CTL_C)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07005558#define VLV_TVIDEO_DIP_DATA(pipe) \
Ville Syrjälä2dcbc342014-04-09 13:29:09 +03005559 _PIPE3((pipe), VLV_VIDEO_DIP_DATA_A, \
5560 VLV_VIDEO_DIP_DATA_B, CHV_VIDEO_DIP_DATA_C)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07005561#define VLV_TVIDEO_DIP_GCP(pipe) \
Ville Syrjälä2dcbc342014-04-09 13:29:09 +03005562 _PIPE3((pipe), VLV_VIDEO_DIP_GDCP_PAYLOAD_A, \
5563 VLV_VIDEO_DIP_GDCP_PAYLOAD_B, CHV_VIDEO_DIP_GDCP_PAYLOAD_C)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07005564
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03005565/* Haswell DIP controls */
5566#define HSW_VIDEO_DIP_CTL_A 0x60200
5567#define HSW_VIDEO_DIP_AVI_DATA_A 0x60220
5568#define HSW_VIDEO_DIP_VS_DATA_A 0x60260
5569#define HSW_VIDEO_DIP_SPD_DATA_A 0x602A0
5570#define HSW_VIDEO_DIP_GMP_DATA_A 0x602E0
5571#define HSW_VIDEO_DIP_VSC_DATA_A 0x60320
5572#define HSW_VIDEO_DIP_AVI_ECC_A 0x60240
5573#define HSW_VIDEO_DIP_VS_ECC_A 0x60280
5574#define HSW_VIDEO_DIP_SPD_ECC_A 0x602C0
5575#define HSW_VIDEO_DIP_GMP_ECC_A 0x60300
5576#define HSW_VIDEO_DIP_VSC_ECC_A 0x60344
5577#define HSW_VIDEO_DIP_GCP_A 0x60210
5578
5579#define HSW_VIDEO_DIP_CTL_B 0x61200
5580#define HSW_VIDEO_DIP_AVI_DATA_B 0x61220
5581#define HSW_VIDEO_DIP_VS_DATA_B 0x61260
5582#define HSW_VIDEO_DIP_SPD_DATA_B 0x612A0
5583#define HSW_VIDEO_DIP_GMP_DATA_B 0x612E0
5584#define HSW_VIDEO_DIP_VSC_DATA_B 0x61320
5585#define HSW_VIDEO_DIP_BVI_ECC_B 0x61240
5586#define HSW_VIDEO_DIP_VS_ECC_B 0x61280
5587#define HSW_VIDEO_DIP_SPD_ECC_B 0x612C0
5588#define HSW_VIDEO_DIP_GMP_ECC_B 0x61300
5589#define HSW_VIDEO_DIP_VSC_ECC_B 0x61344
5590#define HSW_VIDEO_DIP_GCP_B 0x61210
5591
Rodrigo Vivi7d9bceb2013-02-25 19:55:16 -03005592#define HSW_TVIDEO_DIP_CTL(trans) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005593 _TRANSCODER2(trans, HSW_VIDEO_DIP_CTL_A)
Rodrigo Vivi7d9bceb2013-02-25 19:55:16 -03005594#define HSW_TVIDEO_DIP_AVI_DATA(trans) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005595 _TRANSCODER2(trans, HSW_VIDEO_DIP_AVI_DATA_A)
Lespiau, Damienc8bb75a2013-08-19 16:59:04 +01005596#define HSW_TVIDEO_DIP_VS_DATA(trans) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005597 _TRANSCODER2(trans, HSW_VIDEO_DIP_VS_DATA_A)
Rodrigo Vivi7d9bceb2013-02-25 19:55:16 -03005598#define HSW_TVIDEO_DIP_SPD_DATA(trans) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005599 _TRANSCODER2(trans, HSW_VIDEO_DIP_SPD_DATA_A)
Rodrigo Vivi7d9bceb2013-02-25 19:55:16 -03005600#define HSW_TVIDEO_DIP_GCP(trans) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005601 _TRANSCODER2(trans, HSW_VIDEO_DIP_GCP_A)
Rodrigo Vivi7d9bceb2013-02-25 19:55:16 -03005602#define HSW_TVIDEO_DIP_VSC_DATA(trans) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005603 _TRANSCODER2(trans, HSW_VIDEO_DIP_VSC_DATA_A)
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03005604
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03005605#define HSW_STEREO_3D_CTL_A 0x70020
5606#define S3D_ENABLE (1<<31)
5607#define HSW_STEREO_3D_CTL_B 0x71020
5608
5609#define HSW_STEREO_3D_CTL(trans) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005610 _PIPE2(trans, HSW_STEREO_3D_CTL_A)
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03005611
Daniel Vetter275f01b22013-05-03 11:49:47 +02005612#define _PCH_TRANS_HTOTAL_B 0xe1000
5613#define _PCH_TRANS_HBLANK_B 0xe1004
5614#define _PCH_TRANS_HSYNC_B 0xe1008
5615#define _PCH_TRANS_VTOTAL_B 0xe100c
5616#define _PCH_TRANS_VBLANK_B 0xe1010
5617#define _PCH_TRANS_VSYNC_B 0xe1014
5618#define _PCH_TRANS_VSYNCSHIFT_B 0xe1028
Zhenyu Wangb9055052009-06-05 15:38:38 +08005619
Daniel Vetter275f01b22013-05-03 11:49:47 +02005620#define PCH_TRANS_HTOTAL(pipe) _PIPE(pipe, _PCH_TRANS_HTOTAL_A, _PCH_TRANS_HTOTAL_B)
5621#define PCH_TRANS_HBLANK(pipe) _PIPE(pipe, _PCH_TRANS_HBLANK_A, _PCH_TRANS_HBLANK_B)
5622#define PCH_TRANS_HSYNC(pipe) _PIPE(pipe, _PCH_TRANS_HSYNC_A, _PCH_TRANS_HSYNC_B)
5623#define PCH_TRANS_VTOTAL(pipe) _PIPE(pipe, _PCH_TRANS_VTOTAL_A, _PCH_TRANS_VTOTAL_B)
5624#define PCH_TRANS_VBLANK(pipe) _PIPE(pipe, _PCH_TRANS_VBLANK_A, _PCH_TRANS_VBLANK_B)
5625#define PCH_TRANS_VSYNC(pipe) _PIPE(pipe, _PCH_TRANS_VSYNC_A, _PCH_TRANS_VSYNC_B)
5626#define PCH_TRANS_VSYNCSHIFT(pipe) _PIPE(pipe, _PCH_TRANS_VSYNCSHIFT_A, \
5627 _PCH_TRANS_VSYNCSHIFT_B)
Chris Wilson5eddb702010-09-11 13:48:45 +01005628
Daniel Vettere3b95f12013-05-03 11:49:49 +02005629#define _PCH_TRANSB_DATA_M1 0xe1030
5630#define _PCH_TRANSB_DATA_N1 0xe1034
5631#define _PCH_TRANSB_DATA_M2 0xe1038
5632#define _PCH_TRANSB_DATA_N2 0xe103c
5633#define _PCH_TRANSB_LINK_M1 0xe1040
5634#define _PCH_TRANSB_LINK_N1 0xe1044
5635#define _PCH_TRANSB_LINK_M2 0xe1048
5636#define _PCH_TRANSB_LINK_N2 0xe104c
Zhenyu Wangb9055052009-06-05 15:38:38 +08005637
Daniel Vettere3b95f12013-05-03 11:49:49 +02005638#define PCH_TRANS_DATA_M1(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_M1, _PCH_TRANSB_DATA_M1)
5639#define PCH_TRANS_DATA_N1(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_N1, _PCH_TRANSB_DATA_N1)
5640#define PCH_TRANS_DATA_M2(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_M2, _PCH_TRANSB_DATA_M2)
5641#define PCH_TRANS_DATA_N2(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_N2, _PCH_TRANSB_DATA_N2)
5642#define PCH_TRANS_LINK_M1(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_M1, _PCH_TRANSB_LINK_M1)
5643#define PCH_TRANS_LINK_N1(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_N1, _PCH_TRANSB_LINK_N1)
5644#define PCH_TRANS_LINK_M2(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_M2, _PCH_TRANSB_LINK_M2)
5645#define PCH_TRANS_LINK_N2(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_N2, _PCH_TRANSB_LINK_N2)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005646
Daniel Vetterab9412b2013-05-03 11:49:46 +02005647#define _PCH_TRANSACONF 0xf0008
5648#define _PCH_TRANSBCONF 0xf1008
5649#define PCH_TRANSCONF(pipe) _PIPE(pipe, _PCH_TRANSACONF, _PCH_TRANSBCONF)
5650#define LPT_TRANSCONF _PCH_TRANSACONF /* lpt has only one transcoder */
Zhenyu Wangb9055052009-06-05 15:38:38 +08005651#define TRANS_DISABLE (0<<31)
5652#define TRANS_ENABLE (1<<31)
5653#define TRANS_STATE_MASK (1<<30)
5654#define TRANS_STATE_DISABLE (0<<30)
5655#define TRANS_STATE_ENABLE (1<<30)
5656#define TRANS_FSYNC_DELAY_HB1 (0<<27)
5657#define TRANS_FSYNC_DELAY_HB2 (1<<27)
5658#define TRANS_FSYNC_DELAY_HB3 (2<<27)
5659#define TRANS_FSYNC_DELAY_HB4 (3<<27)
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02005660#define TRANS_INTERLACE_MASK (7<<21)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005661#define TRANS_PROGRESSIVE (0<<21)
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02005662#define TRANS_INTERLACED (3<<21)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02005663#define TRANS_LEGACY_INTERLACED_ILK (2<<21)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005664#define TRANS_8BPC (0<<5)
5665#define TRANS_10BPC (1<<5)
5666#define TRANS_6BPC (2<<5)
5667#define TRANS_12BPC (3<<5)
5668
Daniel Vetterce401412012-10-31 22:52:30 +01005669#define _TRANSA_CHICKEN1 0xf0060
5670#define _TRANSB_CHICKEN1 0xf1060
5671#define TRANS_CHICKEN1(pipe) _PIPE(pipe, _TRANSA_CHICKEN1, _TRANSB_CHICKEN1)
5672#define TRANS_CHICKEN1_DP0UNIT_GC_DISABLE (1<<4)
Jesse Barnes3bcf6032011-07-27 11:51:40 -07005673#define _TRANSA_CHICKEN2 0xf0064
5674#define _TRANSB_CHICKEN2 0xf1064
5675#define TRANS_CHICKEN2(pipe) _PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03005676#define TRANS_CHICKEN2_TIMING_OVERRIDE (1<<31)
5677#define TRANS_CHICKEN2_FDI_POLARITY_REVERSED (1<<29)
5678#define TRANS_CHICKEN2_FRAME_START_DELAY_MASK (3<<27)
5679#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER (1<<26)
5680#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH (1<<25)
Jesse Barnes3bcf6032011-07-27 11:51:40 -07005681
Jesse Barnes291427f2011-07-29 12:42:37 -07005682#define SOUTH_CHICKEN1 0xc2000
5683#define FDIA_PHASE_SYNC_SHIFT_OVR 19
5684#define FDIA_PHASE_SYNC_SHIFT_EN 18
Daniel Vetter01a415f2012-10-27 15:58:40 +02005685#define FDI_PHASE_SYNC_OVR(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
5686#define FDI_PHASE_SYNC_EN(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
5687#define FDI_BC_BIFURCATION_SELECT (1 << 12)
Jesse Barnes645c62a2011-05-11 09:49:31 -07005688#define SOUTH_CHICKEN2 0xc2004
Paulo Zanonidde86e22012-12-01 12:04:25 -02005689#define FDI_MPHY_IOSFSB_RESET_STATUS (1<<13)
5690#define FDI_MPHY_IOSFSB_RESET_CTL (1<<12)
5691#define DPLS_EDP_PPS_FIX_DIS (1<<0)
Jesse Barnes645c62a2011-05-11 09:49:31 -07005692
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005693#define _FDI_RXA_CHICKEN 0xc200c
5694#define _FDI_RXB_CHICKEN 0xc2010
Jesse Barnes6f06ce12011-01-04 15:09:38 -08005695#define FDI_RX_PHASE_SYNC_POINTER_OVR (1<<1)
5696#define FDI_RX_PHASE_SYNC_POINTER_EN (1<<0)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005697#define FDI_RX_CHICKEN(pipe) _PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005698
Jesse Barnes382b0932010-10-07 16:01:25 -07005699#define SOUTH_DSPCLK_GATE_D 0xc2020
Jesse Barnescd664072013-10-02 10:34:19 -07005700#define PCH_DPLUNIT_CLOCK_GATE_DISABLE (1<<30)
Jesse Barnes382b0932010-10-07 16:01:25 -07005701#define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1<<29)
Jesse Barnescd664072013-10-02 10:34:19 -07005702#define PCH_CPUNIT_CLOCK_GATE_DISABLE (1<<14)
Paulo Zanoni17a303e2012-11-20 15:12:07 -02005703#define PCH_LP_PARTITION_LEVEL_DISABLE (1<<12)
Jesse Barnes382b0932010-10-07 16:01:25 -07005704
Zhenyu Wangb9055052009-06-05 15:38:38 +08005705/* CPU: FDI_TX */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005706#define _FDI_TXA_CTL 0x60100
5707#define _FDI_TXB_CTL 0x61100
5708#define FDI_TX_CTL(pipe) _PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005709#define FDI_TX_DISABLE (0<<31)
5710#define FDI_TX_ENABLE (1<<31)
5711#define FDI_LINK_TRAIN_PATTERN_1 (0<<28)
5712#define FDI_LINK_TRAIN_PATTERN_2 (1<<28)
5713#define FDI_LINK_TRAIN_PATTERN_IDLE (2<<28)
5714#define FDI_LINK_TRAIN_NONE (3<<28)
5715#define FDI_LINK_TRAIN_VOLTAGE_0_4V (0<<25)
5716#define FDI_LINK_TRAIN_VOLTAGE_0_6V (1<<25)
5717#define FDI_LINK_TRAIN_VOLTAGE_0_8V (2<<25)
5718#define FDI_LINK_TRAIN_VOLTAGE_1_2V (3<<25)
5719#define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22)
5720#define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22)
5721#define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2<<22)
5722#define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3<<22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005723/* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
5724 SNB has different settings. */
5725/* SNB A-stepping */
5726#define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
5727#define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
5728#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
5729#define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
5730/* SNB B-stepping */
5731#define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22)
5732#define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22)
5733#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22)
5734#define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22)
5735#define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f<<22)
Daniel Vetter627eb5a2013-04-29 19:33:42 +02005736#define FDI_DP_PORT_WIDTH_SHIFT 19
5737#define FDI_DP_PORT_WIDTH_MASK (7 << FDI_DP_PORT_WIDTH_SHIFT)
5738#define FDI_DP_PORT_WIDTH(width) (((width) - 1) << FDI_DP_PORT_WIDTH_SHIFT)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005739#define FDI_TX_ENHANCE_FRAME_ENABLE (1<<18)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005740/* Ironlake: hardwired to 1 */
Zhenyu Wangb9055052009-06-05 15:38:38 +08005741#define FDI_TX_PLL_ENABLE (1<<14)
Jesse Barnes357555c2011-04-28 15:09:55 -07005742
5743/* Ivybridge has different bits for lolz */
5744#define FDI_LINK_TRAIN_PATTERN_1_IVB (0<<8)
5745#define FDI_LINK_TRAIN_PATTERN_2_IVB (1<<8)
5746#define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2<<8)
5747#define FDI_LINK_TRAIN_NONE_IVB (3<<8)
5748
Zhenyu Wangb9055052009-06-05 15:38:38 +08005749/* both Tx and Rx */
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07005750#define FDI_COMPOSITE_SYNC (1<<11)
Jesse Barnes357555c2011-04-28 15:09:55 -07005751#define FDI_LINK_TRAIN_AUTO (1<<10)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005752#define FDI_SCRAMBLING_ENABLE (0<<7)
5753#define FDI_SCRAMBLING_DISABLE (1<<7)
5754
5755/* FDI_RX, FDI_X is hard-wired to Transcoder_X */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005756#define _FDI_RXA_CTL 0xf000c
5757#define _FDI_RXB_CTL 0xf100c
5758#define FDI_RX_CTL(pipe) _PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005759#define FDI_RX_ENABLE (1<<31)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005760/* train, dp width same as FDI_TX */
Jesse Barnes357555c2011-04-28 15:09:55 -07005761#define FDI_FS_ERRC_ENABLE (1<<27)
5762#define FDI_FE_ERRC_ENABLE (1<<26)
Paulo Zanoni68d18ad2012-12-01 12:04:26 -02005763#define FDI_RX_POLARITY_REVERSED_LPT (1<<16)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005764#define FDI_8BPC (0<<16)
5765#define FDI_10BPC (1<<16)
5766#define FDI_6BPC (2<<16)
5767#define FDI_12BPC (3<<16)
Damien Lespiau3e683202012-12-11 18:48:29 +00005768#define FDI_RX_LINK_REVERSAL_OVERRIDE (1<<15)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005769#define FDI_DMI_LINK_REVERSE_MASK (1<<14)
5770#define FDI_RX_PLL_ENABLE (1<<13)
5771#define FDI_FS_ERR_CORRECT_ENABLE (1<<11)
5772#define FDI_FE_ERR_CORRECT_ENABLE (1<<10)
5773#define FDI_FS_ERR_REPORT_ENABLE (1<<9)
5774#define FDI_FE_ERR_REPORT_ENABLE (1<<8)
5775#define FDI_RX_ENHANCE_FRAME_ENABLE (1<<6)
Chris Wilson5eddb702010-09-11 13:48:45 +01005776#define FDI_PCDCLK (1<<4)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005777/* CPT */
5778#define FDI_AUTO_TRAINING (1<<10)
5779#define FDI_LINK_TRAIN_PATTERN_1_CPT (0<<8)
5780#define FDI_LINK_TRAIN_PATTERN_2_CPT (1<<8)
5781#define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2<<8)
5782#define FDI_LINK_TRAIN_NORMAL_CPT (3<<8)
5783#define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3<<8)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005784
Paulo Zanoni04945642012-11-01 21:00:59 -02005785#define _FDI_RXA_MISC 0xf0010
5786#define _FDI_RXB_MISC 0xf1010
5787#define FDI_RX_PWRDN_LANE1_MASK (3<<26)
5788#define FDI_RX_PWRDN_LANE1_VAL(x) ((x)<<26)
5789#define FDI_RX_PWRDN_LANE0_MASK (3<<24)
5790#define FDI_RX_PWRDN_LANE0_VAL(x) ((x)<<24)
5791#define FDI_RX_TP1_TO_TP2_48 (2<<20)
5792#define FDI_RX_TP1_TO_TP2_64 (3<<20)
5793#define FDI_RX_FDI_DELAY_90 (0x90<<0)
5794#define FDI_RX_MISC(pipe) _PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
5795
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005796#define _FDI_RXA_TUSIZE1 0xf0030
5797#define _FDI_RXA_TUSIZE2 0xf0038
5798#define _FDI_RXB_TUSIZE1 0xf1030
5799#define _FDI_RXB_TUSIZE2 0xf1038
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005800#define FDI_RX_TUSIZE1(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
5801#define FDI_RX_TUSIZE2(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005802
5803/* FDI_RX interrupt register format */
5804#define FDI_RX_INTER_LANE_ALIGN (1<<10)
5805#define FDI_RX_SYMBOL_LOCK (1<<9) /* train 2 */
5806#define FDI_RX_BIT_LOCK (1<<8) /* train 1 */
5807#define FDI_RX_TRAIN_PATTERN_2_FAIL (1<<7)
5808#define FDI_RX_FS_CODE_ERR (1<<6)
5809#define FDI_RX_FE_CODE_ERR (1<<5)
5810#define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1<<4)
5811#define FDI_RX_HDCP_LINK_FAIL (1<<3)
5812#define FDI_RX_PIXEL_FIFO_OVERFLOW (1<<2)
5813#define FDI_RX_CROSS_CLOCK_OVERFLOW (1<<1)
5814#define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1<<0)
5815
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005816#define _FDI_RXA_IIR 0xf0014
5817#define _FDI_RXA_IMR 0xf0018
5818#define _FDI_RXB_IIR 0xf1014
5819#define _FDI_RXB_IMR 0xf1018
5820#define FDI_RX_IIR(pipe) _PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
5821#define FDI_RX_IMR(pipe) _PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005822
5823#define FDI_PLL_CTL_1 0xfe000
5824#define FDI_PLL_CTL_2 0xfe004
5825
Zhenyu Wangb9055052009-06-05 15:38:38 +08005826#define PCH_LVDS 0xe1180
5827#define LVDS_DETECTED (1 << 1)
5828
Shobhit Kumar98364372012-06-15 11:55:14 -07005829/* vlv has 2 sets of panel control regs. */
Ville Syrjäläf12c47b2013-01-24 15:29:30 +02005830#define PIPEA_PP_STATUS (VLV_DISPLAY_BASE + 0x61200)
5831#define PIPEA_PP_CONTROL (VLV_DISPLAY_BASE + 0x61204)
5832#define PIPEA_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61208)
Ville Syrjäläad933b52014-08-18 22:15:56 +03005833#define PANEL_PORT_SELECT_VLV(port) ((port) << 30)
Ville Syrjäläf12c47b2013-01-24 15:29:30 +02005834#define PIPEA_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6120c)
5835#define PIPEA_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61210)
Shobhit Kumar98364372012-06-15 11:55:14 -07005836
Ville Syrjäläf12c47b2013-01-24 15:29:30 +02005837#define PIPEB_PP_STATUS (VLV_DISPLAY_BASE + 0x61300)
5838#define PIPEB_PP_CONTROL (VLV_DISPLAY_BASE + 0x61304)
5839#define PIPEB_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61308)
5840#define PIPEB_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6130c)
5841#define PIPEB_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61310)
Shobhit Kumar98364372012-06-15 11:55:14 -07005842
Jesse Barnes453c5422013-03-28 09:55:41 -07005843#define VLV_PIPE_PP_STATUS(pipe) _PIPE(pipe, PIPEA_PP_STATUS, PIPEB_PP_STATUS)
5844#define VLV_PIPE_PP_CONTROL(pipe) _PIPE(pipe, PIPEA_PP_CONTROL, PIPEB_PP_CONTROL)
5845#define VLV_PIPE_PP_ON_DELAYS(pipe) \
5846 _PIPE(pipe, PIPEA_PP_ON_DELAYS, PIPEB_PP_ON_DELAYS)
5847#define VLV_PIPE_PP_OFF_DELAYS(pipe) \
5848 _PIPE(pipe, PIPEA_PP_OFF_DELAYS, PIPEB_PP_OFF_DELAYS)
5849#define VLV_PIPE_PP_DIVISOR(pipe) \
5850 _PIPE(pipe, PIPEA_PP_DIVISOR, PIPEB_PP_DIVISOR)
5851
Zhenyu Wangb9055052009-06-05 15:38:38 +08005852#define PCH_PP_STATUS 0xc7200
5853#define PCH_PP_CONTROL 0xc7204
Jesse Barnes4a655f02010-07-22 13:18:18 -07005854#define PANEL_UNLOCK_REGS (0xabcd << 16)
Keith Packard1c0ae802011-09-19 13:59:29 -07005855#define PANEL_UNLOCK_MASK (0xffff << 16)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005856#define EDP_FORCE_VDD (1 << 3)
5857#define EDP_BLC_ENABLE (1 << 2)
5858#define PANEL_POWER_RESET (1 << 1)
5859#define PANEL_POWER_OFF (0 << 0)
5860#define PANEL_POWER_ON (1 << 0)
5861#define PCH_PP_ON_DELAYS 0xc7208
Keith Packardf01eca22011-09-28 16:48:10 -07005862#define PANEL_PORT_SELECT_MASK (3 << 30)
5863#define PANEL_PORT_SELECT_LVDS (0 << 30)
5864#define PANEL_PORT_SELECT_DPA (1 << 30)
Keith Packardf01eca22011-09-28 16:48:10 -07005865#define PANEL_PORT_SELECT_DPC (2 << 30)
5866#define PANEL_PORT_SELECT_DPD (3 << 30)
5867#define PANEL_POWER_UP_DELAY_MASK (0x1fff0000)
5868#define PANEL_POWER_UP_DELAY_SHIFT 16
5869#define PANEL_LIGHT_ON_DELAY_MASK (0x1fff)
5870#define PANEL_LIGHT_ON_DELAY_SHIFT 0
5871
Zhenyu Wangb9055052009-06-05 15:38:38 +08005872#define PCH_PP_OFF_DELAYS 0xc720c
Keith Packardf01eca22011-09-28 16:48:10 -07005873#define PANEL_POWER_DOWN_DELAY_MASK (0x1fff0000)
5874#define PANEL_POWER_DOWN_DELAY_SHIFT 16
5875#define PANEL_LIGHT_OFF_DELAY_MASK (0x1fff)
5876#define PANEL_LIGHT_OFF_DELAY_SHIFT 0
5877
Zhenyu Wangb9055052009-06-05 15:38:38 +08005878#define PCH_PP_DIVISOR 0xc7210
Keith Packardf01eca22011-09-28 16:48:10 -07005879#define PP_REFERENCE_DIVIDER_MASK (0xffffff00)
5880#define PP_REFERENCE_DIVIDER_SHIFT 8
5881#define PANEL_POWER_CYCLE_DELAY_MASK (0x1f)
5882#define PANEL_POWER_CYCLE_DELAY_SHIFT 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08005883
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08005884#define PCH_DP_B 0xe4100
5885#define PCH_DPB_AUX_CH_CTL 0xe4110
5886#define PCH_DPB_AUX_CH_DATA1 0xe4114
5887#define PCH_DPB_AUX_CH_DATA2 0xe4118
5888#define PCH_DPB_AUX_CH_DATA3 0xe411c
5889#define PCH_DPB_AUX_CH_DATA4 0xe4120
5890#define PCH_DPB_AUX_CH_DATA5 0xe4124
5891
5892#define PCH_DP_C 0xe4200
5893#define PCH_DPC_AUX_CH_CTL 0xe4210
5894#define PCH_DPC_AUX_CH_DATA1 0xe4214
5895#define PCH_DPC_AUX_CH_DATA2 0xe4218
5896#define PCH_DPC_AUX_CH_DATA3 0xe421c
5897#define PCH_DPC_AUX_CH_DATA4 0xe4220
5898#define PCH_DPC_AUX_CH_DATA5 0xe4224
5899
5900#define PCH_DP_D 0xe4300
5901#define PCH_DPD_AUX_CH_CTL 0xe4310
5902#define PCH_DPD_AUX_CH_DATA1 0xe4314
5903#define PCH_DPD_AUX_CH_DATA2 0xe4318
5904#define PCH_DPD_AUX_CH_DATA3 0xe431c
5905#define PCH_DPD_AUX_CH_DATA4 0xe4320
5906#define PCH_DPD_AUX_CH_DATA5 0xe4324
5907
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005908/* CPT */
5909#define PORT_TRANS_A_SEL_CPT 0
5910#define PORT_TRANS_B_SEL_CPT (1<<29)
5911#define PORT_TRANS_C_SEL_CPT (2<<29)
5912#define PORT_TRANS_SEL_MASK (3<<29)
Keith Packard1519b992011-08-06 10:35:34 -07005913#define PORT_TRANS_SEL_CPT(pipe) ((pipe) << 29)
Daniel Vetter19d8fe12012-07-02 13:26:27 +02005914#define PORT_TO_PIPE(val) (((val) & (1<<30)) >> 30)
5915#define PORT_TO_PIPE_CPT(val) (((val) & PORT_TRANS_SEL_MASK) >> 29)
Ville Syrjälä71485e02014-04-09 13:28:55 +03005916#define SDVO_PORT_TO_PIPE_CHV(val) (((val) & (3<<24)) >> 24)
5917#define DP_PORT_TO_PIPE_CHV(val) (((val) & (3<<16)) >> 16)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005918
5919#define TRANS_DP_CTL_A 0xe0300
5920#define TRANS_DP_CTL_B 0xe1300
5921#define TRANS_DP_CTL_C 0xe2300
Daniel Vetter23670b322012-11-01 09:15:30 +01005922#define TRANS_DP_CTL(pipe) _PIPE(pipe, TRANS_DP_CTL_A, TRANS_DP_CTL_B)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005923#define TRANS_DP_OUTPUT_ENABLE (1<<31)
5924#define TRANS_DP_PORT_SEL_B (0<<29)
5925#define TRANS_DP_PORT_SEL_C (1<<29)
5926#define TRANS_DP_PORT_SEL_D (2<<29)
Eric Anholtcb3543c2011-02-02 12:08:07 -08005927#define TRANS_DP_PORT_SEL_NONE (3<<29)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005928#define TRANS_DP_PORT_SEL_MASK (3<<29)
5929#define TRANS_DP_AUDIO_ONLY (1<<26)
5930#define TRANS_DP_ENH_FRAMING (1<<18)
5931#define TRANS_DP_8BPC (0<<9)
5932#define TRANS_DP_10BPC (1<<9)
5933#define TRANS_DP_6BPC (2<<9)
5934#define TRANS_DP_12BPC (3<<9)
Eric Anholt220cad32010-11-18 09:32:58 +08005935#define TRANS_DP_BPC_MASK (3<<9)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005936#define TRANS_DP_VSYNC_ACTIVE_HIGH (1<<4)
5937#define TRANS_DP_VSYNC_ACTIVE_LOW 0
5938#define TRANS_DP_HSYNC_ACTIVE_HIGH (1<<3)
5939#define TRANS_DP_HSYNC_ACTIVE_LOW 0
Chris Wilson94113ce2010-08-04 11:25:21 +01005940#define TRANS_DP_SYNC_MASK (3<<3)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005941
5942/* SNB eDP training params */
5943/* SNB A-stepping */
5944#define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
5945#define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
5946#define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
5947#define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
5948/* SNB B-stepping */
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08005949#define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0<<22)
5950#define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1<<22)
5951#define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a<<22)
5952#define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39<<22)
5953#define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38<<22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005954#define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f<<22)
5955
Keith Packard1a2eb462011-11-16 16:26:07 -08005956/* IVB */
5957#define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 <<22)
5958#define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a <<22)
5959#define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f <<22)
5960#define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 <<22)
5961#define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 <<22)
5962#define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 <<22)
Imre Deak77fa4cb2013-08-23 23:50:23 +03005963#define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x3e <<22)
Keith Packard1a2eb462011-11-16 16:26:07 -08005964
5965/* legacy values */
5966#define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 <<22)
5967#define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 <<22)
5968#define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 <<22)
5969#define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 <<22)
5970#define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 <<22)
5971
5972#define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f<<22)
5973
Imre Deak9e72b462014-05-05 15:13:55 +03005974#define VLV_PMWGICZ 0x1300a4
5975
Zou Nan haicae58522010-11-09 17:17:32 +08005976#define FORCEWAKE 0xA18C
Jesse Barnes575155a2012-03-28 13:39:37 -07005977#define FORCEWAKE_VLV 0x1300b0
5978#define FORCEWAKE_ACK_VLV 0x1300b4
Jesse Barnesed5de392013-03-08 10:45:57 -08005979#define FORCEWAKE_MEDIA_VLV 0x1300b8
5980#define FORCEWAKE_ACK_MEDIA_VLV 0x1300bc
Eugeni Dodonove7911c42012-07-02 11:51:04 -03005981#define FORCEWAKE_ACK_HSW 0x130044
Chris Wilsoneb43f4a2010-12-08 17:32:24 +00005982#define FORCEWAKE_ACK 0x130090
Jesse Barnesd62b4892013-03-08 10:45:53 -08005983#define VLV_GTLC_WAKE_CTRL 0x130090
Imre Deak981a5ae2014-04-14 20:24:22 +03005984#define VLV_GTLC_RENDER_CTX_EXISTS (1 << 25)
5985#define VLV_GTLC_MEDIA_CTX_EXISTS (1 << 24)
5986#define VLV_GTLC_ALLOWWAKEREQ (1 << 0)
5987
Jesse Barnesd62b4892013-03-08 10:45:53 -08005988#define VLV_GTLC_PW_STATUS 0x130094
Imre Deak981a5ae2014-04-14 20:24:22 +03005989#define VLV_GTLC_ALLOWWAKEACK (1 << 0)
5990#define VLV_GTLC_ALLOWWAKEERR (1 << 1)
5991#define VLV_GTLC_PW_MEDIA_STATUS_MASK (1 << 5)
5992#define VLV_GTLC_PW_RENDER_STATUS_MASK (1 << 7)
Keith Packard8d715f02011-11-18 20:39:01 -08005993#define FORCEWAKE_MT 0xa188 /* multi-threaded */
Zhe Wang38cff0b2014-11-04 17:07:04 +00005994#define FORCEWAKE_MEDIA_GEN9 0xa270
5995#define FORCEWAKE_RENDER_GEN9 0xa278
5996#define FORCEWAKE_BLITTER_GEN9 0xa188
5997#define FORCEWAKE_ACK_MEDIA_GEN9 0x0D88
5998#define FORCEWAKE_ACK_RENDER_GEN9 0x0D84
5999#define FORCEWAKE_ACK_BLITTER_GEN9 0x130044
Chris Wilsonc5836c22012-10-17 12:09:55 +01006000#define FORCEWAKE_KERNEL 0x1
6001#define FORCEWAKE_USER 0x2
Keith Packard8d715f02011-11-18 20:39:01 -08006002#define FORCEWAKE_MT_ACK 0x130040
6003#define ECOBUS 0xa180
6004#define FORCEWAKE_MT_ENABLE (1<<5)
Imre Deak9e72b462014-05-05 15:13:55 +03006005#define VLV_SPAREG2H 0xA194
Chris Wilson8fd26852010-12-08 18:40:43 +00006006
Ben Widawskydd202c62012-02-09 10:15:18 +01006007#define GTFIFODBG 0x120000
Ville Syrjälä90f256b2013-11-14 01:59:59 +02006008#define GT_FIFO_SBDROPERR (1<<6)
6009#define GT_FIFO_BLOBDROPERR (1<<5)
6010#define GT_FIFO_SB_READ_ABORTERR (1<<4)
6011#define GT_FIFO_DROPERR (1<<3)
Ben Widawskydd202c62012-02-09 10:15:18 +01006012#define GT_FIFO_OVFERR (1<<2)
6013#define GT_FIFO_IAWRERR (1<<1)
6014#define GT_FIFO_IARDERR (1<<0)
6015
Ville Syrjälä46520e22013-11-14 02:00:00 +02006016#define GTFIFOCTL 0x120008
6017#define GT_FIFO_FREE_ENTRIES_MASK 0x7f
Chris Wilson957367202011-05-12 22:17:09 +01006018#define GT_FIFO_NUM_RESERVED_ENTRIES 20
Chris Wilson91355832011-03-04 19:22:40 +00006019
Ben Widawsky05e21cc2013-07-04 11:02:04 -07006020#define HSW_IDICR 0x9008
6021#define IDIHASHMSK(x) (((x) & 0x3f) << 16)
6022#define HSW_EDRAM_PRESENT 0x120010
Damien Lespiau2db59d52015-02-03 14:25:14 +00006023#define EDRAM_ENABLED 0x1
Ben Widawsky05e21cc2013-07-04 11:02:04 -07006024
Daniel Vetter80e829f2012-03-31 11:21:57 +02006025#define GEN6_UCGCTL1 0x9400
Ville Syrjäläe4443e42014-04-09 13:28:41 +03006026# define GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE (1 << 16)
Daniel Vetter80e829f2012-03-31 11:21:57 +02006027# define GEN6_BLBUNIT_CLOCK_GATE_DISABLE (1 << 5)
Daniel Vetterde4a8bd2012-04-11 20:42:38 +02006028# define GEN6_CSUNIT_CLOCK_GATE_DISABLE (1 << 7)
Daniel Vetter80e829f2012-03-31 11:21:57 +02006029
Eric Anholt406478d2011-11-07 16:07:04 -08006030#define GEN6_UCGCTL2 0x9404
Jesse Barnes0f846f82012-06-14 11:04:47 -07006031# define GEN7_VDSUNIT_CLOCK_GATE_DISABLE (1 << 30)
Jesse Barnes6edaa7f2012-06-14 11:04:49 -07006032# define GEN7_TDLUNIT_CLOCK_GATE_DISABLE (1 << 22)
Eugeni Dodonoveae66b52012-02-08 12:53:49 -08006033# define GEN6_RCZUNIT_CLOCK_GATE_DISABLE (1 << 13)
Eric Anholt406478d2011-11-07 16:07:04 -08006034# define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12)
Eric Anholt9ca1d102011-11-07 16:07:05 -08006035# define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11)
Eric Anholt406478d2011-11-07 16:07:04 -08006036
Imre Deak9e72b462014-05-05 15:13:55 +03006037#define GEN6_UCGCTL3 0x9408
6038
Jesse Barnese3f33d42012-06-14 11:04:50 -07006039#define GEN7_UCGCTL4 0x940c
6040#define GEN7_L3BANK2X_CLOCK_GATE_DISABLE (1<<25)
6041
Imre Deak9e72b462014-05-05 15:13:55 +03006042#define GEN6_RCGCTL1 0x9410
6043#define GEN6_RCGCTL2 0x9414
6044#define GEN6_RSTCTL 0x9420
6045
Ville Syrjälä4f1ca9e2014-02-27 21:59:02 +02006046#define GEN8_UCGCTL6 0x9430
Damien Lespiau9253c2e2015-02-09 19:33:10 +00006047#define GEN8_GAPSUNIT_CLOCK_GATE_DISABLE (1<<24)
Ville Syrjälä4f1ca9e2014-02-27 21:59:02 +02006048#define GEN8_SDEUNIT_CLOCK_GATE_DISABLE (1<<14)
6049
Imre Deak9e72b462014-05-05 15:13:55 +03006050#define GEN6_GFXPAUSE 0xA000
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08006051#define GEN6_RPNSWREQ 0xA008
Chris Wilson8fd26852010-12-08 18:40:43 +00006052#define GEN6_TURBO_DISABLE (1<<31)
6053#define GEN6_FREQUENCY(x) ((x)<<25)
Rodrigo Vivi92bd1bf2013-03-25 17:55:49 -03006054#define HSW_FREQUENCY(x) ((x)<<24)
Chris Wilson8fd26852010-12-08 18:40:43 +00006055#define GEN6_OFFSET(x) ((x)<<19)
6056#define GEN6_AGGRESSIVE_TURBO (0<<15)
6057#define GEN6_RC_VIDEO_FREQ 0xA00C
6058#define GEN6_RC_CONTROL 0xA090
6059#define GEN6_RC_CTL_RC6pp_ENABLE (1<<16)
6060#define GEN6_RC_CTL_RC6p_ENABLE (1<<17)
6061#define GEN6_RC_CTL_RC6_ENABLE (1<<18)
6062#define GEN6_RC_CTL_RC1e_ENABLE (1<<20)
6063#define GEN6_RC_CTL_RC7_ENABLE (1<<22)
Jesse Barnes6b88f292013-11-15 09:32:12 -08006064#define VLV_RC_CTL_CTX_RST_PARALLEL (1<<24)
Jesse Barnes0a073b82013-04-17 15:54:58 -07006065#define GEN7_RC_CTL_TO_MODE (1<<28)
Chris Wilson8fd26852010-12-08 18:40:43 +00006066#define GEN6_RC_CTL_EI_MODE(x) ((x)<<27)
6067#define GEN6_RC_CTL_HW_ENABLE (1<<31)
6068#define GEN6_RP_DOWN_TIMEOUT 0xA010
6069#define GEN6_RP_INTERRUPT_LIMITS 0xA014
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08006070#define GEN6_RPSTAT1 0xA01C
Jesse Barnesccab5c82011-01-18 15:49:25 -08006071#define GEN6_CAGF_SHIFT 8
Ben Widawskyf82855d2013-01-29 12:00:15 -08006072#define HSW_CAGF_SHIFT 7
Jesse Barnesccab5c82011-01-18 15:49:25 -08006073#define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT)
Ben Widawskyf82855d2013-01-29 12:00:15 -08006074#define HSW_CAGF_MASK (0x7f << HSW_CAGF_SHIFT)
Chris Wilson8fd26852010-12-08 18:40:43 +00006075#define GEN6_RP_CONTROL 0xA024
6076#define GEN6_RP_MEDIA_TURBO (1<<11)
Ben Widawsky6ed55ee2011-12-12 19:21:59 -08006077#define GEN6_RP_MEDIA_MODE_MASK (3<<9)
6078#define GEN6_RP_MEDIA_HW_TURBO_MODE (3<<9)
6079#define GEN6_RP_MEDIA_HW_NORMAL_MODE (2<<9)
6080#define GEN6_RP_MEDIA_HW_MODE (1<<9)
6081#define GEN6_RP_MEDIA_SW_MODE (0<<9)
Chris Wilson8fd26852010-12-08 18:40:43 +00006082#define GEN6_RP_MEDIA_IS_GFX (1<<8)
6083#define GEN6_RP_ENABLE (1<<7)
Jesse Barnesccab5c82011-01-18 15:49:25 -08006084#define GEN6_RP_UP_IDLE_MIN (0x1<<3)
6085#define GEN6_RP_UP_BUSY_AVG (0x2<<3)
6086#define GEN6_RP_UP_BUSY_CONT (0x4<<3)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006087#define GEN6_RP_DOWN_IDLE_AVG (0x2<<0)
Jesse Barnesccab5c82011-01-18 15:49:25 -08006088#define GEN6_RP_DOWN_IDLE_CONT (0x1<<0)
Chris Wilson8fd26852010-12-08 18:40:43 +00006089#define GEN6_RP_UP_THRESHOLD 0xA02C
6090#define GEN6_RP_DOWN_THRESHOLD 0xA030
Jesse Barnesccab5c82011-01-18 15:49:25 -08006091#define GEN6_RP_CUR_UP_EI 0xA050
6092#define GEN6_CURICONT_MASK 0xffffff
6093#define GEN6_RP_CUR_UP 0xA054
6094#define GEN6_CURBSYTAVG_MASK 0xffffff
6095#define GEN6_RP_PREV_UP 0xA058
6096#define GEN6_RP_CUR_DOWN_EI 0xA05C
6097#define GEN6_CURIAVG_MASK 0xffffff
6098#define GEN6_RP_CUR_DOWN 0xA060
6099#define GEN6_RP_PREV_DOWN 0xA064
Chris Wilson8fd26852010-12-08 18:40:43 +00006100#define GEN6_RP_UP_EI 0xA068
6101#define GEN6_RP_DOWN_EI 0xA06C
6102#define GEN6_RP_IDLE_HYSTERSIS 0xA070
Imre Deak9e72b462014-05-05 15:13:55 +03006103#define GEN6_RPDEUHWTC 0xA080
6104#define GEN6_RPDEUC 0xA084
6105#define GEN6_RPDEUCSW 0xA088
Chris Wilson8fd26852010-12-08 18:40:43 +00006106#define GEN6_RC_STATE 0xA094
6107#define GEN6_RC1_WAKE_RATE_LIMIT 0xA098
6108#define GEN6_RC6_WAKE_RATE_LIMIT 0xA09C
6109#define GEN6_RC6pp_WAKE_RATE_LIMIT 0xA0A0
6110#define GEN6_RC_EVALUATION_INTERVAL 0xA0A8
6111#define GEN6_RC_IDLE_HYSTERSIS 0xA0AC
6112#define GEN6_RC_SLEEP 0xA0B0
Imre Deak9e72b462014-05-05 15:13:55 +03006113#define GEN6_RCUBMABDTMR 0xA0B0
Chris Wilson8fd26852010-12-08 18:40:43 +00006114#define GEN6_RC1e_THRESHOLD 0xA0B4
6115#define GEN6_RC6_THRESHOLD 0xA0B8
6116#define GEN6_RC6p_THRESHOLD 0xA0BC
Imre Deak9e72b462014-05-05 15:13:55 +03006117#define VLV_RCEDATA 0xA0BC
Chris Wilson8fd26852010-12-08 18:40:43 +00006118#define GEN6_RC6pp_THRESHOLD 0xA0C0
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08006119#define GEN6_PMINTRMSK 0xA168
Deepak Sbaccd452014-05-15 20:58:09 +03006120#define GEN8_PMINTR_REDIRECT_TO_NON_DISP (1<<31)
Imre Deak9e72b462014-05-05 15:13:55 +03006121#define VLV_PWRDWNUPCTL 0xA294
Zhe Wang38c23522015-01-20 12:23:04 +00006122#define GEN9_MEDIA_PG_IDLE_HYSTERESIS 0xA0C4
6123#define GEN9_RENDER_PG_IDLE_HYSTERESIS 0xA0C8
6124#define GEN9_PG_ENABLE 0xA210
Chris Wilson8fd26852010-12-08 18:40:43 +00006125
Gaurav K Singha9da9bc2014-12-05 14:13:41 +05306126#define VLV_CHICKEN_3 (VLV_DISPLAY_BASE + 0x7040C)
6127#define PIXEL_OVERLAP_CNT_MASK (3 << 30)
6128#define PIXEL_OVERLAP_CNT_SHIFT 30
6129
Chris Wilson8fd26852010-12-08 18:40:43 +00006130#define GEN6_PMISR 0x44020
Ben Widawsky4912d042011-04-25 11:25:20 -07006131#define GEN6_PMIMR 0x44024 /* rps_lock */
Chris Wilson8fd26852010-12-08 18:40:43 +00006132#define GEN6_PMIIR 0x44028
6133#define GEN6_PMIER 0x4402C
6134#define GEN6_PM_MBOX_EVENT (1<<25)
6135#define GEN6_PM_THERMAL_EVENT (1<<24)
6136#define GEN6_PM_RP_DOWN_TIMEOUT (1<<6)
6137#define GEN6_PM_RP_UP_THRESHOLD (1<<5)
6138#define GEN6_PM_RP_DOWN_THRESHOLD (1<<4)
6139#define GEN6_PM_RP_UP_EI_EXPIRED (1<<2)
6140#define GEN6_PM_RP_DOWN_EI_EXPIRED (1<<1)
Ben Widawsky48484052013-05-28 19:22:27 -07006141#define GEN6_PM_RPS_EVENTS (GEN6_PM_RP_UP_THRESHOLD | \
Ben Widawsky4912d042011-04-25 11:25:20 -07006142 GEN6_PM_RP_DOWN_THRESHOLD | \
6143 GEN6_PM_RP_DOWN_TIMEOUT)
Chris Wilson8fd26852010-12-08 18:40:43 +00006144
Imre Deak9e72b462014-05-05 15:13:55 +03006145#define GEN7_GT_SCRATCH_BASE 0x4F100
6146#define GEN7_GT_SCRATCH_REG_NUM 8
6147
Deepak S76c3552f2014-01-30 23:08:16 +05306148#define VLV_GTLC_SURVIVABILITY_REG 0x130098
6149#define VLV_GFX_CLK_STATUS_BIT (1<<3)
6150#define VLV_GFX_CLK_FORCE_ON_BIT (1<<2)
6151
Ben Widawskycce66a22012-03-27 18:59:38 -07006152#define GEN6_GT_GFX_RC6_LOCKED 0x138104
Jesse Barnes49798eb2013-09-26 17:55:57 -07006153#define VLV_COUNTER_CONTROL 0x138104
6154#define VLV_COUNT_RANGE_HIGH (1<<15)
Deepak S31685c22014-07-03 17:33:01 -04006155#define VLV_MEDIA_RC0_COUNT_EN (1<<5)
6156#define VLV_RENDER_RC0_COUNT_EN (1<<4)
Jesse Barnes49798eb2013-09-26 17:55:57 -07006157#define VLV_MEDIA_RC6_COUNT_EN (1<<1)
6158#define VLV_RENDER_RC6_COUNT_EN (1<<0)
Ben Widawskycce66a22012-03-27 18:59:38 -07006159#define GEN6_GT_GFX_RC6 0x138108
Imre Deak9cc19be2014-04-14 20:24:24 +03006160#define VLV_GT_RENDER_RC6 0x138108
6161#define VLV_GT_MEDIA_RC6 0x13810C
6162
Ben Widawskycce66a22012-03-27 18:59:38 -07006163#define GEN6_GT_GFX_RC6p 0x13810C
6164#define GEN6_GT_GFX_RC6pp 0x138110
Deepak S31685c22014-07-03 17:33:01 -04006165#define VLV_RENDER_C0_COUNT_REG 0x138118
6166#define VLV_MEDIA_C0_COUNT_REG 0x13811C
Ben Widawskycce66a22012-03-27 18:59:38 -07006167
Chris Wilson8fd26852010-12-08 18:40:43 +00006168#define GEN6_PCODE_MAILBOX 0x138124
6169#define GEN6_PCODE_READY (1<<31)
Jesse Barnesa6044e22010-12-20 11:34:20 -08006170#define GEN6_READ_OC_PARAMS 0xc
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07006171#define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8
6172#define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9
Ben Widawsky31643d52012-09-26 10:34:01 -07006173#define GEN6_PCODE_WRITE_RC6VIDS 0x4
6174#define GEN6_PCODE_READ_RC6VIDS 0x5
Paulo Zanoni515b2392013-09-10 19:36:37 -03006175#define GEN6_PCODE_READ_D_COMP 0x10
6176#define GEN6_PCODE_WRITE_D_COMP 0x11
Ben Widawsky7083e052013-02-01 16:41:14 -08006177#define GEN6_ENCODE_RC6_VID(mv) (((mv) - 245) / 5)
6178#define GEN6_DECODE_RC6_VID(vids) (((vids) * 5) + 245)
Ben Widawsky2a114cc2013-11-02 21:07:47 -07006179#define DISPLAY_IPS_CONTROL 0x19
Tom O'Rourke93ee2922014-11-19 14:21:52 -08006180#define HSW_PCODE_DYNAMIC_DUTY_CYCLE_CONTROL 0x1A
Chris Wilson8fd26852010-12-08 18:40:43 +00006181#define GEN6_PCODE_DATA 0x138128
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07006182#define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8
Chris Wilson3ebecd02013-04-12 19:10:13 +01006183#define GEN6_PCODE_FREQ_RING_RATIO_SHIFT 16
Damien Lespiaudddab342014-11-13 17:51:50 +00006184#define GEN6_PCODE_DATA1 0x13812C
Chris Wilson8fd26852010-12-08 18:40:43 +00006185
Pradeep Bhat2af30a52014-11-04 17:06:38 +00006186#define GEN9_PCODE_READ_MEM_LATENCY 0x6
6187#define GEN9_MEM_LATENCY_LEVEL_MASK 0xFF
6188#define GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT 8
6189#define GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT 16
6190#define GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT 24
6191
Ben Widawsky4d855292011-12-12 19:34:16 -08006192#define GEN6_GT_CORE_STATUS 0x138060
6193#define GEN6_CORE_CPD_STATE_MASK (7<<4)
6194#define GEN6_RCn_MASK 7
6195#define GEN6_RC0 0
6196#define GEN6_RC3 2
6197#define GEN6_RC6 3
6198#define GEN6_RC7 4
6199
Ben Widawskye3689192012-05-25 16:56:22 -07006200#define GEN7_MISCCPCTL (0x9424)
6201#define GEN7_DOP_CLOCK_GATE_ENABLE (1<<0)
6202
6203/* IVYBRIDGE DPF */
6204#define GEN7_L3CDERRST1 0xB008 /* L3CD Error Status 1 */
Ben Widawsky35a85ac2013-09-19 11:13:41 -07006205#define HSW_L3CDERRST11 0xB208 /* L3CD Error Status register 1 slice 1 */
Ben Widawskye3689192012-05-25 16:56:22 -07006206#define GEN7_L3CDERRST1_ROW_MASK (0x7ff<<14)
6207#define GEN7_PARITY_ERROR_VALID (1<<13)
6208#define GEN7_L3CDERRST1_BANK_MASK (3<<11)
6209#define GEN7_L3CDERRST1_SUBBANK_MASK (7<<8)
6210#define GEN7_PARITY_ERROR_ROW(reg) \
6211 ((reg & GEN7_L3CDERRST1_ROW_MASK) >> 14)
6212#define GEN7_PARITY_ERROR_BANK(reg) \
6213 ((reg & GEN7_L3CDERRST1_BANK_MASK) >> 11)
6214#define GEN7_PARITY_ERROR_SUBBANK(reg) \
6215 ((reg & GEN7_L3CDERRST1_SUBBANK_MASK) >> 8)
6216#define GEN7_L3CDERRST1_ENABLE (1<<7)
6217
Ben Widawskyb9524a12012-05-25 16:56:24 -07006218#define GEN7_L3LOG_BASE 0xB070
Ben Widawsky35a85ac2013-09-19 11:13:41 -07006219#define HSW_L3LOG_BASE_SLICE1 0xB270
Ben Widawskyb9524a12012-05-25 16:56:24 -07006220#define GEN7_L3LOG_SIZE 0x80
6221
Jesse Barnes12f33822012-10-25 12:15:45 -07006222#define GEN7_HALF_SLICE_CHICKEN1 0xe100 /* IVB GT1 + VLV */
6223#define GEN7_HALF_SLICE_CHICKEN1_GT2 0xf100
6224#define GEN7_MAX_PS_THREAD_DEP (8<<12)
Ben Widawsky4c2e7a52013-11-02 21:08:00 -07006225#define GEN7_SINGLE_SUBSCAN_DISPATCH_ENABLE (1<<10)
Jesse Barnes12f33822012-10-25 12:15:45 -07006226#define GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE (1<<3)
6227
Damien Lespiau3ca5da42014-03-26 18:18:01 +00006228#define GEN9_HALF_SLICE_CHICKEN5 0xe188
6229#define GEN9_DG_MIRROR_FIX_ENABLE (1<<5)
Damien Lespiaue2db7072015-02-09 19:33:21 +00006230#define GEN9_CCS_TLB_PREFETCH_ENABLE (1<<3)
Damien Lespiau3ca5da42014-03-26 18:18:01 +00006231
Kenneth Graunkec8966e12014-02-26 23:59:30 -08006232#define GEN8_ROW_CHICKEN 0xe4f0
6233#define PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE (1<<8)
Kenneth Graunke1411e6a2014-02-26 23:59:31 -08006234#define STALL_DOP_GATING_DISABLE (1<<5)
Kenneth Graunkec8966e12014-02-26 23:59:30 -08006235
Jesse Barnes8ab43972012-10-25 12:15:42 -07006236#define GEN7_ROW_CHICKEN2 0xe4f4
6237#define GEN7_ROW_CHICKEN2_GT2 0xf4f4
6238#define DOP_CLOCK_GATING_DISABLE (1<<0)
6239
Francisco Jerezf3fc4882013-10-02 15:53:16 -07006240#define HSW_ROW_CHICKEN3 0xe49c
6241#define HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE (1 << 6)
6242
Ben Widawskyfd392b62013-11-04 22:52:39 -08006243#define HALF_SLICE_CHICKEN3 0xe184
Kenneth Graunke94411592014-12-31 16:23:00 -08006244#define HSW_SAMPLE_C_PERFORMANCE (1<<9)
Ben Widawskyfd392b62013-11-04 22:52:39 -08006245#define GEN8_CENTROID_PIXEL_OPT_DIS (1<<8)
Nick Hoath84241712015-02-05 10:47:20 +00006246#define GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC (1<<5)
Ben Widawskybf663472013-11-02 21:07:57 -07006247#define GEN8_SAMPLER_POWER_BYPASS_DIS (1<<1)
Ben Widawskyfd392b62013-11-04 22:52:39 -08006248
Nick Hoathcac23df2015-02-05 10:47:22 +00006249#define GEN9_HALF_SLICE_CHICKEN7 0xe194
6250#define GEN9_ENABLE_YV12_BUGFIX (1<<4)
6251
Jani Nikulac46f1112014-10-27 16:26:52 +02006252/* Audio */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00006253#define G4X_AUD_VID_DID (dev_priv->info.display_mmio_offset + 0x62020)
Jani Nikulac46f1112014-10-27 16:26:52 +02006254#define INTEL_AUDIO_DEVCL 0x808629FB
6255#define INTEL_AUDIO_DEVBLC 0x80862801
6256#define INTEL_AUDIO_DEVCTG 0x80862802
Wu Fengguange0dac652011-09-05 14:25:34 +08006257
6258#define G4X_AUD_CNTL_ST 0x620B4
Jani Nikulac46f1112014-10-27 16:26:52 +02006259#define G4X_ELDV_DEVCL_DEVBLC (1 << 13)
6260#define G4X_ELDV_DEVCTG (1 << 14)
6261#define G4X_ELD_ADDR_MASK (0xf << 5)
6262#define G4X_ELD_ACK (1 << 4)
Wu Fengguange0dac652011-09-05 14:25:34 +08006263#define G4X_HDMIW_HDMIEDID 0x6210C
6264
Jani Nikulac46f1112014-10-27 16:26:52 +02006265#define _IBX_HDMIW_HDMIEDID_A 0xE2050
6266#define _IBX_HDMIW_HDMIEDID_B 0xE2150
Wang Xingchao9b138a82012-08-09 16:52:18 +08006267#define IBX_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
Jani Nikulac46f1112014-10-27 16:26:52 +02006268 _IBX_HDMIW_HDMIEDID_A, \
6269 _IBX_HDMIW_HDMIEDID_B)
6270#define _IBX_AUD_CNTL_ST_A 0xE20B4
6271#define _IBX_AUD_CNTL_ST_B 0xE21B4
Wang Xingchao9b138a82012-08-09 16:52:18 +08006272#define IBX_AUD_CNTL_ST(pipe) _PIPE(pipe, \
Jani Nikulac46f1112014-10-27 16:26:52 +02006273 _IBX_AUD_CNTL_ST_A, \
6274 _IBX_AUD_CNTL_ST_B)
6275#define IBX_ELD_BUFFER_SIZE_MASK (0x1f << 10)
6276#define IBX_ELD_ADDRESS_MASK (0x1f << 5)
6277#define IBX_ELD_ACK (1 << 4)
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006278#define IBX_AUD_CNTL_ST2 0xE20C0
Jani Nikula82910ac2014-10-27 16:26:59 +02006279#define IBX_CP_READY(port) ((1 << 1) << (((port) - 1) * 4))
6280#define IBX_ELD_VALID(port) ((1 << 0) << (((port) - 1) * 4))
Wu Fengguange0dac652011-09-05 14:25:34 +08006281
Jani Nikulac46f1112014-10-27 16:26:52 +02006282#define _CPT_HDMIW_HDMIEDID_A 0xE5050
6283#define _CPT_HDMIW_HDMIEDID_B 0xE5150
Wang Xingchao9b138a82012-08-09 16:52:18 +08006284#define CPT_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
Jani Nikulac46f1112014-10-27 16:26:52 +02006285 _CPT_HDMIW_HDMIEDID_A, \
6286 _CPT_HDMIW_HDMIEDID_B)
6287#define _CPT_AUD_CNTL_ST_A 0xE50B4
6288#define _CPT_AUD_CNTL_ST_B 0xE51B4
Wang Xingchao9b138a82012-08-09 16:52:18 +08006289#define CPT_AUD_CNTL_ST(pipe) _PIPE(pipe, \
Jani Nikulac46f1112014-10-27 16:26:52 +02006290 _CPT_AUD_CNTL_ST_A, \
6291 _CPT_AUD_CNTL_ST_B)
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006292#define CPT_AUD_CNTRL_ST2 0xE50C0
Wu Fengguange0dac652011-09-05 14:25:34 +08006293
Jani Nikulac46f1112014-10-27 16:26:52 +02006294#define _VLV_HDMIW_HDMIEDID_A (VLV_DISPLAY_BASE + 0x62050)
6295#define _VLV_HDMIW_HDMIEDID_B (VLV_DISPLAY_BASE + 0x62150)
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04006296#define VLV_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
Jani Nikulac46f1112014-10-27 16:26:52 +02006297 _VLV_HDMIW_HDMIEDID_A, \
6298 _VLV_HDMIW_HDMIEDID_B)
6299#define _VLV_AUD_CNTL_ST_A (VLV_DISPLAY_BASE + 0x620B4)
6300#define _VLV_AUD_CNTL_ST_B (VLV_DISPLAY_BASE + 0x621B4)
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04006301#define VLV_AUD_CNTL_ST(pipe) _PIPE(pipe, \
Jani Nikulac46f1112014-10-27 16:26:52 +02006302 _VLV_AUD_CNTL_ST_A, \
6303 _VLV_AUD_CNTL_ST_B)
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04006304#define VLV_AUD_CNTL_ST2 (VLV_DISPLAY_BASE + 0x620C0)
6305
Eric Anholtae662d32012-01-03 09:23:29 -08006306/* These are the 4 32-bit write offset registers for each stream
6307 * output buffer. It determines the offset from the
6308 * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to.
6309 */
6310#define GEN7_SO_WRITE_OFFSET(n) (0x5280 + (n) * 4)
6311
Jani Nikulac46f1112014-10-27 16:26:52 +02006312#define _IBX_AUD_CONFIG_A 0xe2000
6313#define _IBX_AUD_CONFIG_B 0xe2100
Wang Xingchao9b138a82012-08-09 16:52:18 +08006314#define IBX_AUD_CFG(pipe) _PIPE(pipe, \
Jani Nikulac46f1112014-10-27 16:26:52 +02006315 _IBX_AUD_CONFIG_A, \
6316 _IBX_AUD_CONFIG_B)
6317#define _CPT_AUD_CONFIG_A 0xe5000
6318#define _CPT_AUD_CONFIG_B 0xe5100
Wang Xingchao9b138a82012-08-09 16:52:18 +08006319#define CPT_AUD_CFG(pipe) _PIPE(pipe, \
Jani Nikulac46f1112014-10-27 16:26:52 +02006320 _CPT_AUD_CONFIG_A, \
6321 _CPT_AUD_CONFIG_B)
6322#define _VLV_AUD_CONFIG_A (VLV_DISPLAY_BASE + 0x62000)
6323#define _VLV_AUD_CONFIG_B (VLV_DISPLAY_BASE + 0x62100)
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04006324#define VLV_AUD_CFG(pipe) _PIPE(pipe, \
Jani Nikulac46f1112014-10-27 16:26:52 +02006325 _VLV_AUD_CONFIG_A, \
6326 _VLV_AUD_CONFIG_B)
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04006327
Wu Fengguangb6daa022012-01-06 14:41:31 -06006328#define AUD_CONFIG_N_VALUE_INDEX (1 << 29)
6329#define AUD_CONFIG_N_PROG_ENABLE (1 << 28)
6330#define AUD_CONFIG_UPPER_N_SHIFT 20
Jani Nikulac46f1112014-10-27 16:26:52 +02006331#define AUD_CONFIG_UPPER_N_MASK (0xff << 20)
Wu Fengguangb6daa022012-01-06 14:41:31 -06006332#define AUD_CONFIG_LOWER_N_SHIFT 4
Jani Nikulac46f1112014-10-27 16:26:52 +02006333#define AUD_CONFIG_LOWER_N_MASK (0xfff << 4)
Wu Fengguangb6daa022012-01-06 14:41:31 -06006334#define AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT 16
Jani Nikula1a915102013-10-16 12:34:48 +03006335#define AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK (0xf << 16)
6336#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 (0 << 16)
6337#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 (1 << 16)
6338#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 (2 << 16)
6339#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 (3 << 16)
6340#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 (4 << 16)
6341#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 (5 << 16)
6342#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 (6 << 16)
6343#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 (7 << 16)
6344#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 (8 << 16)
6345#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 (9 << 16)
Wu Fengguangb6daa022012-01-06 14:41:31 -06006346#define AUD_CONFIG_DISABLE_NCTS (1 << 3)
6347
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08006348/* HSW Audio */
Jani Nikulac46f1112014-10-27 16:26:52 +02006349#define _HSW_AUD_CONFIG_A 0x65000
6350#define _HSW_AUD_CONFIG_B 0x65100
6351#define HSW_AUD_CFG(pipe) _PIPE(pipe, \
6352 _HSW_AUD_CONFIG_A, \
6353 _HSW_AUD_CONFIG_B)
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08006354
Jani Nikulac46f1112014-10-27 16:26:52 +02006355#define _HSW_AUD_MISC_CTRL_A 0x65010
6356#define _HSW_AUD_MISC_CTRL_B 0x65110
6357#define HSW_AUD_MISC_CTRL(pipe) _PIPE(pipe, \
6358 _HSW_AUD_MISC_CTRL_A, \
6359 _HSW_AUD_MISC_CTRL_B)
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08006360
Jani Nikulac46f1112014-10-27 16:26:52 +02006361#define _HSW_AUD_DIP_ELD_CTRL_ST_A 0x650b4
6362#define _HSW_AUD_DIP_ELD_CTRL_ST_B 0x651b4
6363#define HSW_AUD_DIP_ELD_CTRL(pipe) _PIPE(pipe, \
6364 _HSW_AUD_DIP_ELD_CTRL_ST_A, \
6365 _HSW_AUD_DIP_ELD_CTRL_ST_B)
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08006366
6367/* Audio Digital Converter */
Jani Nikulac46f1112014-10-27 16:26:52 +02006368#define _HSW_AUD_DIG_CNVT_1 0x65080
6369#define _HSW_AUD_DIG_CNVT_2 0x65180
6370#define AUD_DIG_CNVT(pipe) _PIPE(pipe, \
6371 _HSW_AUD_DIG_CNVT_1, \
6372 _HSW_AUD_DIG_CNVT_2)
6373#define DIP_PORT_SEL_MASK 0x3
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08006374
Jani Nikulac46f1112014-10-27 16:26:52 +02006375#define _HSW_AUD_EDID_DATA_A 0x65050
6376#define _HSW_AUD_EDID_DATA_B 0x65150
6377#define HSW_AUD_EDID_DATA(pipe) _PIPE(pipe, \
6378 _HSW_AUD_EDID_DATA_A, \
6379 _HSW_AUD_EDID_DATA_B)
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08006380
Jani Nikulac46f1112014-10-27 16:26:52 +02006381#define HSW_AUD_PIPE_CONV_CFG 0x6507c
6382#define HSW_AUD_PIN_ELD_CP_VLD 0x650c0
Jani Nikula82910ac2014-10-27 16:26:59 +02006383#define AUDIO_INACTIVE(trans) ((1 << 3) << ((trans) * 4))
6384#define AUDIO_OUTPUT_ENABLE(trans) ((1 << 2) << ((trans) * 4))
6385#define AUDIO_CP_READY(trans) ((1 << 1) << ((trans) * 4))
6386#define AUDIO_ELD_VALID(trans) ((1 << 0) << ((trans) * 4))
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08006387
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03006388/* HSW Power Wells */
Paulo Zanonifa42e232013-01-25 16:59:11 -02006389#define HSW_PWR_WELL_BIOS 0x45400 /* CTL1 */
6390#define HSW_PWR_WELL_DRIVER 0x45404 /* CTL2 */
6391#define HSW_PWR_WELL_KVMR 0x45408 /* CTL3 */
6392#define HSW_PWR_WELL_DEBUG 0x4540C /* CTL4 */
Paulo Zanoni6aedd1f2013-08-02 16:22:25 -03006393#define HSW_PWR_WELL_ENABLE_REQUEST (1<<31)
6394#define HSW_PWR_WELL_STATE_ENABLED (1<<30)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006395#define HSW_PWR_WELL_CTL5 0x45410
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03006396#define HSW_PWR_WELL_ENABLE_SINGLE_STEP (1<<31)
6397#define HSW_PWR_WELL_PWR_GATE_OVERRIDE (1<<20)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006398#define HSW_PWR_WELL_FORCE_ON (1<<19)
6399#define HSW_PWR_WELL_CTL6 0x45414
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03006400
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00006401/* SKL Fuse Status */
6402#define SKL_FUSE_STATUS 0x42000
6403#define SKL_FUSE_DOWNLOAD_STATUS (1<<31)
6404#define SKL_FUSE_PG0_DIST_STATUS (1<<27)
6405#define SKL_FUSE_PG1_DIST_STATUS (1<<26)
6406#define SKL_FUSE_PG2_DIST_STATUS (1<<25)
6407
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03006408/* Per-pipe DDI Function Control */
Paulo Zanoniad80a812012-10-24 16:06:19 -02006409#define TRANS_DDI_FUNC_CTL_A 0x60400
6410#define TRANS_DDI_FUNC_CTL_B 0x61400
6411#define TRANS_DDI_FUNC_CTL_C 0x62400
6412#define TRANS_DDI_FUNC_CTL_EDP 0x6F400
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006413#define TRANS_DDI_FUNC_CTL(tran) _TRANSCODER2(tran, TRANS_DDI_FUNC_CTL_A)
6414
Paulo Zanoniad80a812012-10-24 16:06:19 -02006415#define TRANS_DDI_FUNC_ENABLE (1<<31)
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03006416/* Those bits are ignored by pipe EDP since it can only connect to DDI A */
Paulo Zanoniad80a812012-10-24 16:06:19 -02006417#define TRANS_DDI_PORT_MASK (7<<28)
Daniel Vetter26804af2014-06-25 22:01:55 +03006418#define TRANS_DDI_PORT_SHIFT 28
Paulo Zanoniad80a812012-10-24 16:06:19 -02006419#define TRANS_DDI_SELECT_PORT(x) ((x)<<28)
6420#define TRANS_DDI_PORT_NONE (0<<28)
6421#define TRANS_DDI_MODE_SELECT_MASK (7<<24)
6422#define TRANS_DDI_MODE_SELECT_HDMI (0<<24)
6423#define TRANS_DDI_MODE_SELECT_DVI (1<<24)
6424#define TRANS_DDI_MODE_SELECT_DP_SST (2<<24)
6425#define TRANS_DDI_MODE_SELECT_DP_MST (3<<24)
6426#define TRANS_DDI_MODE_SELECT_FDI (4<<24)
6427#define TRANS_DDI_BPC_MASK (7<<20)
6428#define TRANS_DDI_BPC_8 (0<<20)
6429#define TRANS_DDI_BPC_10 (1<<20)
6430#define TRANS_DDI_BPC_6 (2<<20)
6431#define TRANS_DDI_BPC_12 (3<<20)
6432#define TRANS_DDI_PVSYNC (1<<17)
6433#define TRANS_DDI_PHSYNC (1<<16)
6434#define TRANS_DDI_EDP_INPUT_MASK (7<<12)
6435#define TRANS_DDI_EDP_INPUT_A_ON (0<<12)
6436#define TRANS_DDI_EDP_INPUT_A_ONOFF (4<<12)
6437#define TRANS_DDI_EDP_INPUT_B_ONOFF (5<<12)
6438#define TRANS_DDI_EDP_INPUT_C_ONOFF (6<<12)
Dave Airlie01b887c2014-05-02 11:17:41 +10006439#define TRANS_DDI_DP_VC_PAYLOAD_ALLOC (1<<8)
Paulo Zanoniad80a812012-10-24 16:06:19 -02006440#define TRANS_DDI_BFI_ENABLE (1<<4)
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03006441
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03006442/* DisplayPort Transport Control */
6443#define DP_TP_CTL_A 0x64040
6444#define DP_TP_CTL_B 0x64140
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006445#define DP_TP_CTL(port) _PORT(port, DP_TP_CTL_A, DP_TP_CTL_B)
6446#define DP_TP_CTL_ENABLE (1<<31)
6447#define DP_TP_CTL_MODE_SST (0<<27)
6448#define DP_TP_CTL_MODE_MST (1<<27)
Dave Airlie01b887c2014-05-02 11:17:41 +10006449#define DP_TP_CTL_FORCE_ACT (1<<25)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03006450#define DP_TP_CTL_ENHANCED_FRAME_ENABLE (1<<18)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006451#define DP_TP_CTL_FDI_AUTOTRAIN (1<<15)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03006452#define DP_TP_CTL_LINK_TRAIN_MASK (7<<8)
6453#define DP_TP_CTL_LINK_TRAIN_PAT1 (0<<8)
6454#define DP_TP_CTL_LINK_TRAIN_PAT2 (1<<8)
Paulo Zanonid6c0d722012-10-15 15:51:34 -03006455#define DP_TP_CTL_LINK_TRAIN_PAT3 (4<<8)
6456#define DP_TP_CTL_LINK_TRAIN_IDLE (2<<8)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006457#define DP_TP_CTL_LINK_TRAIN_NORMAL (3<<8)
Paulo Zanonid6c0d722012-10-15 15:51:34 -03006458#define DP_TP_CTL_SCRAMBLE_DISABLE (1<<7)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03006459
Eugeni Dodonove411b2c2012-03-29 12:32:25 -03006460/* DisplayPort Transport Status */
6461#define DP_TP_STATUS_A 0x64044
6462#define DP_TP_STATUS_B 0x64144
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006463#define DP_TP_STATUS(port) _PORT(port, DP_TP_STATUS_A, DP_TP_STATUS_B)
Dave Airlie01b887c2014-05-02 11:17:41 +10006464#define DP_TP_STATUS_IDLE_DONE (1<<25)
6465#define DP_TP_STATUS_ACT_SENT (1<<24)
6466#define DP_TP_STATUS_MODE_STATUS_MST (1<<23)
6467#define DP_TP_STATUS_AUTOTRAIN_DONE (1<<12)
6468#define DP_TP_STATUS_PAYLOAD_MAPPING_VC2 (3 << 8)
6469#define DP_TP_STATUS_PAYLOAD_MAPPING_VC1 (3 << 4)
6470#define DP_TP_STATUS_PAYLOAD_MAPPING_VC0 (3 << 0)
Eugeni Dodonove411b2c2012-03-29 12:32:25 -03006471
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03006472/* DDI Buffer Control */
6473#define DDI_BUF_CTL_A 0x64000
6474#define DDI_BUF_CTL_B 0x64100
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006475#define DDI_BUF_CTL(port) _PORT(port, DDI_BUF_CTL_A, DDI_BUF_CTL_B)
6476#define DDI_BUF_CTL_ENABLE (1<<31)
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05306477#define DDI_BUF_TRANS_SELECT(n) ((n) << 24)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006478#define DDI_BUF_EMP_MASK (0xf<<24)
Damien Lespiau876a8cd2012-12-11 18:48:30 +00006479#define DDI_BUF_PORT_REVERSAL (1<<16)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006480#define DDI_BUF_IS_IDLE (1<<7)
Paulo Zanoni79935fc2012-11-20 13:27:40 -02006481#define DDI_A_4_LANES (1<<4)
Daniel Vetter17aa6be2013-04-30 14:01:40 +02006482#define DDI_PORT_WIDTH(width) (((width) - 1) << 1)
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03006483#define DDI_INIT_DISPLAY_DETECTED (1<<0)
6484
Eugeni Dodonovbb879a42012-03-29 12:32:27 -03006485/* DDI Buffer Translations */
6486#define DDI_BUF_TRANS_A 0x64E00
6487#define DDI_BUF_TRANS_B 0x64E60
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006488#define DDI_BUF_TRANS(port) _PORT(port, DDI_BUF_TRANS_A, DDI_BUF_TRANS_B)
Eugeni Dodonovbb879a42012-03-29 12:32:27 -03006489
Eugeni Dodonov7501a4d2012-03-29 12:32:29 -03006490/* Sideband Interface (SBI) is programmed indirectly, via
6491 * SBI_ADDR, which contains the register offset; and SBI_DATA,
6492 * which contains the payload */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006493#define SBI_ADDR 0xC6000
6494#define SBI_DATA 0xC6004
Eugeni Dodonov7501a4d2012-03-29 12:32:29 -03006495#define SBI_CTL_STAT 0xC6008
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02006496#define SBI_CTL_DEST_ICLK (0x0<<16)
6497#define SBI_CTL_DEST_MPHY (0x1<<16)
6498#define SBI_CTL_OP_IORD (0x2<<8)
6499#define SBI_CTL_OP_IOWR (0x3<<8)
Eugeni Dodonov7501a4d2012-03-29 12:32:29 -03006500#define SBI_CTL_OP_CRRD (0x6<<8)
6501#define SBI_CTL_OP_CRWR (0x7<<8)
6502#define SBI_RESPONSE_FAIL (0x1<<1)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006503#define SBI_RESPONSE_SUCCESS (0x0<<1)
6504#define SBI_BUSY (0x1<<0)
6505#define SBI_READY (0x0<<0)
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03006506
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03006507/* SBI offsets */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006508#define SBI_SSCDIVINTPHASE6 0x0600
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03006509#define SBI_SSCDIVINTPHASE_DIVSEL_MASK ((0x7f)<<1)
6510#define SBI_SSCDIVINTPHASE_DIVSEL(x) ((x)<<1)
6511#define SBI_SSCDIVINTPHASE_INCVAL_MASK ((0x7f)<<8)
6512#define SBI_SSCDIVINTPHASE_INCVAL(x) ((x)<<8)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006513#define SBI_SSCDIVINTPHASE_DIR(x) ((x)<<15)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03006514#define SBI_SSCDIVINTPHASE_PROPAGATE (1<<0)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006515#define SBI_SSCCTL 0x020c
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03006516#define SBI_SSCCTL6 0x060C
Paulo Zanonidde86e22012-12-01 12:04:25 -02006517#define SBI_SSCCTL_PATHALT (1<<3)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006518#define SBI_SSCCTL_DISABLE (1<<0)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03006519#define SBI_SSCAUXDIV6 0x0610
6520#define SBI_SSCAUXDIV_FINALDIV2SEL(x) ((x)<<4)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006521#define SBI_DBUFF0 0x2a00
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006522#define SBI_GEN0 0x1f00
6523#define SBI_GEN0_CFG_BUFFENABLE_DISABLE (1<<0)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03006524
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03006525/* LPT PIXCLK_GATE */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006526#define PIXCLK_GATE 0xC6020
Paulo Zanoni745ca3b2012-08-08 14:15:32 -03006527#define PIXCLK_GATE_UNGATE (1<<0)
6528#define PIXCLK_GATE_GATE (0<<0)
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03006529
Eugeni Dodonove93ea062012-03-29 12:32:32 -03006530/* SPLL */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006531#define SPLL_CTL 0x46020
Eugeni Dodonove93ea062012-03-29 12:32:32 -03006532#define SPLL_PLL_ENABLE (1<<31)
Damien Lespiau39bc66c2012-10-11 15:24:04 +01006533#define SPLL_PLL_SSC (1<<28)
6534#define SPLL_PLL_NON_SSC (2<<28)
Jesse Barnes11578552014-01-21 12:42:10 -08006535#define SPLL_PLL_LCPLL (3<<28)
6536#define SPLL_PLL_REF_MASK (3<<28)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006537#define SPLL_PLL_FREQ_810MHz (0<<26)
6538#define SPLL_PLL_FREQ_1350MHz (1<<26)
Jesse Barnes11578552014-01-21 12:42:10 -08006539#define SPLL_PLL_FREQ_2700MHz (2<<26)
6540#define SPLL_PLL_FREQ_MASK (3<<26)
Eugeni Dodonove93ea062012-03-29 12:32:32 -03006541
Eugeni Dodonov4dffc402012-03-29 12:32:36 -03006542/* WRPLL */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006543#define WRPLL_CTL1 0x46040
6544#define WRPLL_CTL2 0x46060
Daniel Vetterd452c5b2014-07-04 11:27:39 -03006545#define WRPLL_CTL(pll) (pll == 0 ? WRPLL_CTL1 : WRPLL_CTL2)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006546#define WRPLL_PLL_ENABLE (1<<31)
Daniel Vetter114fe482014-06-25 22:01:48 +03006547#define WRPLL_PLL_SSC (1<<28)
6548#define WRPLL_PLL_NON_SSC (2<<28)
6549#define WRPLL_PLL_LCPLL (3<<28)
6550#define WRPLL_PLL_REF_MASK (3<<28)
Eugeni Dodonovef4d0842012-04-13 17:08:38 -03006551/* WRPLL divider programming */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006552#define WRPLL_DIVIDER_REFERENCE(x) ((x)<<0)
Jesse Barnes11578552014-01-21 12:42:10 -08006553#define WRPLL_DIVIDER_REF_MASK (0xff)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006554#define WRPLL_DIVIDER_POST(x) ((x)<<8)
Jesse Barnes11578552014-01-21 12:42:10 -08006555#define WRPLL_DIVIDER_POST_MASK (0x3f<<8)
6556#define WRPLL_DIVIDER_POST_SHIFT 8
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006557#define WRPLL_DIVIDER_FEEDBACK(x) ((x)<<16)
Jesse Barnes11578552014-01-21 12:42:10 -08006558#define WRPLL_DIVIDER_FB_SHIFT 16
6559#define WRPLL_DIVIDER_FB_MASK (0xff<<16)
Eugeni Dodonov4dffc402012-03-29 12:32:36 -03006560
Eugeni Dodonovfec91812012-03-29 12:32:33 -03006561/* Port clock selection */
6562#define PORT_CLK_SEL_A 0x46100
6563#define PORT_CLK_SEL_B 0x46104
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006564#define PORT_CLK_SEL(port) _PORT(port, PORT_CLK_SEL_A, PORT_CLK_SEL_B)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03006565#define PORT_CLK_SEL_LCPLL_2700 (0<<29)
6566#define PORT_CLK_SEL_LCPLL_1350 (1<<29)
6567#define PORT_CLK_SEL_LCPLL_810 (2<<29)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006568#define PORT_CLK_SEL_SPLL (3<<29)
Daniel Vetter716c2e52014-06-25 22:02:02 +03006569#define PORT_CLK_SEL_WRPLL(pll) (((pll)+4)<<29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03006570#define PORT_CLK_SEL_WRPLL1 (4<<29)
6571#define PORT_CLK_SEL_WRPLL2 (5<<29)
Paulo Zanoni6441ab52012-10-05 12:05:58 -03006572#define PORT_CLK_SEL_NONE (7<<29)
Jesse Barnes11578552014-01-21 12:42:10 -08006573#define PORT_CLK_SEL_MASK (7<<29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03006574
Paulo Zanonibb523fc2012-10-23 18:29:56 -02006575/* Transcoder clock selection */
6576#define TRANS_CLK_SEL_A 0x46140
6577#define TRANS_CLK_SEL_B 0x46144
6578#define TRANS_CLK_SEL(tran) _TRANSCODER(tran, TRANS_CLK_SEL_A, TRANS_CLK_SEL_B)
6579/* For each transcoder, we need to select the corresponding port clock */
6580#define TRANS_CLK_SEL_DISABLED (0x0<<29)
6581#define TRANS_CLK_SEL_PORT(x) ((x+1)<<29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03006582
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006583#define TRANSA_MSA_MISC 0x60410
6584#define TRANSB_MSA_MISC 0x61410
6585#define TRANSC_MSA_MISC 0x62410
6586#define TRANS_EDP_MSA_MISC 0x6f410
6587#define TRANS_MSA_MISC(tran) _TRANSCODER2(tran, TRANSA_MSA_MISC)
6588
Paulo Zanonic9809792012-10-23 18:30:00 -02006589#define TRANS_MSA_SYNC_CLK (1<<0)
6590#define TRANS_MSA_6_BPC (0<<5)
6591#define TRANS_MSA_8_BPC (1<<5)
6592#define TRANS_MSA_10_BPC (2<<5)
6593#define TRANS_MSA_12_BPC (3<<5)
6594#define TRANS_MSA_16_BPC (4<<5)
Paulo Zanonidae84792012-10-15 15:51:30 -03006595
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03006596/* LCPLL Control */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006597#define LCPLL_CTL 0x130040
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03006598#define LCPLL_PLL_DISABLE (1<<31)
6599#define LCPLL_PLL_LOCK (1<<30)
Paulo Zanoni79f689a2012-10-05 12:05:52 -03006600#define LCPLL_CLK_FREQ_MASK (3<<26)
6601#define LCPLL_CLK_FREQ_450 (0<<26)
Paulo Zanonie39bf982013-11-02 21:07:36 -07006602#define LCPLL_CLK_FREQ_54O_BDW (1<<26)
6603#define LCPLL_CLK_FREQ_337_5_BDW (2<<26)
6604#define LCPLL_CLK_FREQ_675_BDW (3<<26)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006605#define LCPLL_CD_CLOCK_DISABLE (1<<25)
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03006606#define LCPLL_CD2X_CLOCK_DISABLE (1<<23)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006607#define LCPLL_POWER_DOWN_ALLOW (1<<22)
Paulo Zanoni79f689a2012-10-05 12:05:52 -03006608#define LCPLL_CD_SOURCE_FCLK (1<<21)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006609#define LCPLL_CD_SOURCE_FCLK_DONE (1<<19)
6610
Satheeshakrishna M326ac392014-11-13 14:55:13 +00006611/*
6612 * SKL Clocks
6613 */
6614
6615/* CDCLK_CTL */
6616#define CDCLK_CTL 0x46000
6617#define CDCLK_FREQ_SEL_MASK (3<<26)
6618#define CDCLK_FREQ_450_432 (0<<26)
6619#define CDCLK_FREQ_540 (1<<26)
6620#define CDCLK_FREQ_337_308 (2<<26)
6621#define CDCLK_FREQ_675_617 (3<<26)
6622#define CDCLK_FREQ_DECIMAL_MASK (0x7ff)
6623
6624/* LCPLL_CTL */
6625#define LCPLL1_CTL 0x46010
6626#define LCPLL2_CTL 0x46014
6627#define LCPLL_PLL_ENABLE (1<<31)
6628
6629/* DPLL control1 */
6630#define DPLL_CTRL1 0x6C058
6631#define DPLL_CTRL1_HDMI_MODE(id) (1<<((id)*6+5))
6632#define DPLL_CTRL1_SSC(id) (1<<((id)*6+4))
6633#define DPLL_CRTL1_LINK_RATE_MASK(id) (7<<((id)*6+1))
Satheeshakrishna M540e7322014-11-13 14:55:16 +00006634#define DPLL_CRTL1_LINK_RATE_SHIFT(id) ((id)*6+1)
Satheeshakrishna M326ac392014-11-13 14:55:13 +00006635#define DPLL_CRTL1_LINK_RATE(linkrate, id) ((linkrate)<<((id)*6+1))
6636#define DPLL_CTRL1_OVERRIDE(id) (1<<((id)*6))
6637#define DPLL_CRTL1_LINK_RATE_2700 0
6638#define DPLL_CRTL1_LINK_RATE_1350 1
6639#define DPLL_CRTL1_LINK_RATE_810 2
6640#define DPLL_CRTL1_LINK_RATE_1620 3
6641#define DPLL_CRTL1_LINK_RATE_1080 4
6642#define DPLL_CRTL1_LINK_RATE_2160 5
6643
6644/* DPLL control2 */
6645#define DPLL_CTRL2 0x6C05C
6646#define DPLL_CTRL2_DDI_CLK_OFF(port) (1<<(port+15))
6647#define DPLL_CTRL2_DDI_CLK_SEL_MASK(port) (3<<((port)*3+1))
Satheeshakrishna M540e7322014-11-13 14:55:16 +00006648#define DPLL_CTRL2_DDI_CLK_SEL_SHIFT(port) ((port)*3+1)
Satheeshakrishna M326ac392014-11-13 14:55:13 +00006649#define DPLL_CTRL2_DDI_CLK_SEL(clk, port) (clk<<((port)*3+1))
6650#define DPLL_CTRL2_DDI_SEL_OVERRIDE(port) (1<<((port)*3))
6651
6652/* DPLL Status */
6653#define DPLL_STATUS 0x6C060
6654#define DPLL_LOCK(id) (1<<((id)*8))
6655
6656/* DPLL cfg */
6657#define DPLL1_CFGCR1 0x6C040
6658#define DPLL2_CFGCR1 0x6C048
6659#define DPLL3_CFGCR1 0x6C050
6660#define DPLL_CFGCR1_FREQ_ENABLE (1<<31)
6661#define DPLL_CFGCR1_DCO_FRACTION_MASK (0x7fff<<9)
6662#define DPLL_CFGCR1_DCO_FRACTION(x) (x<<9)
6663#define DPLL_CFGCR1_DCO_INTEGER_MASK (0x1ff)
6664
6665#define DPLL1_CFGCR2 0x6C044
6666#define DPLL2_CFGCR2 0x6C04C
6667#define DPLL3_CFGCR2 0x6C054
6668#define DPLL_CFGCR2_QDIV_RATIO_MASK (0xff<<8)
6669#define DPLL_CFGCR2_QDIV_RATIO(x) (x<<8)
6670#define DPLL_CFGCR2_QDIV_MODE(x) (x<<7)
6671#define DPLL_CFGCR2_KDIV_MASK (3<<5)
6672#define DPLL_CFGCR2_KDIV(x) (x<<5)
6673#define DPLL_CFGCR2_KDIV_5 (0<<5)
6674#define DPLL_CFGCR2_KDIV_2 (1<<5)
6675#define DPLL_CFGCR2_KDIV_3 (2<<5)
6676#define DPLL_CFGCR2_KDIV_1 (3<<5)
6677#define DPLL_CFGCR2_PDIV_MASK (7<<2)
6678#define DPLL_CFGCR2_PDIV(x) (x<<2)
6679#define DPLL_CFGCR2_PDIV_1 (0<<2)
6680#define DPLL_CFGCR2_PDIV_2 (1<<2)
6681#define DPLL_CFGCR2_PDIV_3 (2<<2)
6682#define DPLL_CFGCR2_PDIV_7 (4<<2)
6683#define DPLL_CFGCR2_CENTRAL_FREQ_MASK (3)
6684
Satheeshakrishna M540e7322014-11-13 14:55:16 +00006685#define GET_CFG_CR1_REG(id) (DPLL1_CFGCR1 + (id - SKL_DPLL1) * 8)
6686#define GET_CFG_CR2_REG(id) (DPLL1_CFGCR2 + (id - SKL_DPLL1) * 8)
6687
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03006688/* Please see hsw_read_dcomp() and hsw_write_dcomp() before using this register,
6689 * since on HSW we can't write to it using I915_WRITE. */
6690#define D_COMP_HSW (MCHBAR_MIRROR_BASE_SNB + 0x5F0C)
6691#define D_COMP_BDW 0x138144
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006692#define D_COMP_RCOMP_IN_PROGRESS (1<<9)
6693#define D_COMP_COMP_FORCE (1<<8)
6694#define D_COMP_COMP_DISABLE (1<<0)
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03006695
Eugeni Dodonov69e94b72012-03-29 12:32:37 -03006696/* Pipe WM_LINETIME - watermark line time */
6697#define PIPE_WM_LINETIME_A 0x45270
6698#define PIPE_WM_LINETIME_B 0x45274
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006699#define PIPE_WM_LINETIME(pipe) _PIPE(pipe, PIPE_WM_LINETIME_A, \
6700 PIPE_WM_LINETIME_B)
6701#define PIPE_WM_LINETIME_MASK (0x1ff)
6702#define PIPE_WM_LINETIME_TIME(x) ((x))
Eugeni Dodonov69e94b72012-03-29 12:32:37 -03006703#define PIPE_WM_LINETIME_IPS_LINETIME_MASK (0x1ff<<16)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006704#define PIPE_WM_LINETIME_IPS_LINETIME(x) ((x)<<16)
Eugeni Dodonov96d6e352012-03-29 12:32:38 -03006705
6706/* SFUSE_STRAP */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006707#define SFUSE_STRAP 0xc2014
Damien Lespiau658ac4c2014-02-10 17:19:45 +00006708#define SFUSE_STRAP_FUSE_LOCK (1<<13)
6709#define SFUSE_STRAP_DISPLAY_DISABLED (1<<7)
Eugeni Dodonov96d6e352012-03-29 12:32:38 -03006710#define SFUSE_STRAP_DDIB_DETECTED (1<<2)
6711#define SFUSE_STRAP_DDIC_DETECTED (1<<1)
6712#define SFUSE_STRAP_DDID_DETECTED (1<<0)
6713
Paulo Zanoni801bcff2013-05-31 10:08:35 -03006714#define WM_MISC 0x45260
6715#define WM_MISC_DATA_PARTITION_5_6 (1 << 0)
6716
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03006717#define WM_DBG 0x45280
6718#define WM_DBG_DISALLOW_MULTIPLE_LP (1<<0)
6719#define WM_DBG_DISALLOW_MAXFIFO (1<<1)
6720#define WM_DBG_DISALLOW_SPRITE (1<<2)
6721
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006722/* pipe CSC */
6723#define _PIPE_A_CSC_COEFF_RY_GY 0x49010
6724#define _PIPE_A_CSC_COEFF_BY 0x49014
6725#define _PIPE_A_CSC_COEFF_RU_GU 0x49018
6726#define _PIPE_A_CSC_COEFF_BU 0x4901c
6727#define _PIPE_A_CSC_COEFF_RV_GV 0x49020
6728#define _PIPE_A_CSC_COEFF_BV 0x49024
6729#define _PIPE_A_CSC_MODE 0x49028
Ville Syrjälä29a397b2013-04-19 12:23:02 +03006730#define CSC_BLACK_SCREEN_OFFSET (1 << 2)
6731#define CSC_POSITION_BEFORE_GAMMA (1 << 1)
6732#define CSC_MODE_YUV_TO_RGB (1 << 0)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006733#define _PIPE_A_CSC_PREOFF_HI 0x49030
6734#define _PIPE_A_CSC_PREOFF_ME 0x49034
6735#define _PIPE_A_CSC_PREOFF_LO 0x49038
6736#define _PIPE_A_CSC_POSTOFF_HI 0x49040
6737#define _PIPE_A_CSC_POSTOFF_ME 0x49044
6738#define _PIPE_A_CSC_POSTOFF_LO 0x49048
6739
6740#define _PIPE_B_CSC_COEFF_RY_GY 0x49110
6741#define _PIPE_B_CSC_COEFF_BY 0x49114
6742#define _PIPE_B_CSC_COEFF_RU_GU 0x49118
6743#define _PIPE_B_CSC_COEFF_BU 0x4911c
6744#define _PIPE_B_CSC_COEFF_RV_GV 0x49120
6745#define _PIPE_B_CSC_COEFF_BV 0x49124
6746#define _PIPE_B_CSC_MODE 0x49128
6747#define _PIPE_B_CSC_PREOFF_HI 0x49130
6748#define _PIPE_B_CSC_PREOFF_ME 0x49134
6749#define _PIPE_B_CSC_PREOFF_LO 0x49138
6750#define _PIPE_B_CSC_POSTOFF_HI 0x49140
6751#define _PIPE_B_CSC_POSTOFF_ME 0x49144
6752#define _PIPE_B_CSC_POSTOFF_LO 0x49148
6753
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006754#define PIPE_CSC_COEFF_RY_GY(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RY_GY, _PIPE_B_CSC_COEFF_RY_GY)
6755#define PIPE_CSC_COEFF_BY(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BY, _PIPE_B_CSC_COEFF_BY)
6756#define PIPE_CSC_COEFF_RU_GU(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RU_GU, _PIPE_B_CSC_COEFF_RU_GU)
6757#define PIPE_CSC_COEFF_BU(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BU, _PIPE_B_CSC_COEFF_BU)
6758#define PIPE_CSC_COEFF_RV_GV(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RV_GV, _PIPE_B_CSC_COEFF_RV_GV)
6759#define PIPE_CSC_COEFF_BV(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BV, _PIPE_B_CSC_COEFF_BV)
6760#define PIPE_CSC_MODE(pipe) _PIPE(pipe, _PIPE_A_CSC_MODE, _PIPE_B_CSC_MODE)
6761#define PIPE_CSC_PREOFF_HI(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_HI, _PIPE_B_CSC_PREOFF_HI)
6762#define PIPE_CSC_PREOFF_ME(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_ME, _PIPE_B_CSC_PREOFF_ME)
6763#define PIPE_CSC_PREOFF_LO(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_LO, _PIPE_B_CSC_PREOFF_LO)
6764#define PIPE_CSC_POSTOFF_HI(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_HI, _PIPE_B_CSC_POSTOFF_HI)
6765#define PIPE_CSC_POSTOFF_ME(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_ME, _PIPE_B_CSC_POSTOFF_ME)
6766#define PIPE_CSC_POSTOFF_LO(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_LO, _PIPE_B_CSC_POSTOFF_LO)
6767
Jani Nikulae7d7cad2014-11-14 16:54:21 +02006768/* MIPI DSI registers */
6769
6770#define _MIPI_PORT(port, a, c) _PORT3(port, a, 0, c) /* ports A and C only */
Jani Nikula3230bf12013-08-27 15:12:16 +03006771
6772#define _MIPIA_PORT_CTRL (VLV_DISPLAY_BASE + 0x61190)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02006773#define _MIPIC_PORT_CTRL (VLV_DISPLAY_BASE + 0x61700)
6774#define MIPI_PORT_CTRL(port) _MIPI_PORT(port, _MIPIA_PORT_CTRL, _MIPIC_PORT_CTRL)
6775#define DPI_ENABLE (1 << 31) /* A + C */
Jani Nikula3230bf12013-08-27 15:12:16 +03006776#define MIPIA_MIPI4DPHY_DELAY_COUNT_SHIFT 27
6777#define MIPIA_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 27)
Gaurav K Singh369602d2014-12-05 14:09:28 +05306778#define DUAL_LINK_MODE_SHIFT 26
Jani Nikula3230bf12013-08-27 15:12:16 +03006779#define DUAL_LINK_MODE_MASK (1 << 26)
6780#define DUAL_LINK_MODE_FRONT_BACK (0 << 26)
6781#define DUAL_LINK_MODE_PIXEL_ALTERNATIVE (1 << 26)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02006782#define DITHERING_ENABLE (1 << 25) /* A + C */
Jani Nikula3230bf12013-08-27 15:12:16 +03006783#define FLOPPED_HSTX (1 << 23)
6784#define DE_INVERT (1 << 19) /* XXX */
6785#define MIPIA_FLISDSI_DELAY_COUNT_SHIFT 18
6786#define MIPIA_FLISDSI_DELAY_COUNT_MASK (0xf << 18)
6787#define AFE_LATCHOUT (1 << 17)
6788#define LP_OUTPUT_HOLD (1 << 16)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02006789#define MIPIC_FLISDSI_DELAY_COUNT_HIGH_SHIFT 15
6790#define MIPIC_FLISDSI_DELAY_COUNT_HIGH_MASK (1 << 15)
6791#define MIPIC_MIPI4DPHY_DELAY_COUNT_SHIFT 11
6792#define MIPIC_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 11)
Jani Nikula3230bf12013-08-27 15:12:16 +03006793#define CSB_SHIFT 9
6794#define CSB_MASK (3 << 9)
6795#define CSB_20MHZ (0 << 9)
6796#define CSB_10MHZ (1 << 9)
6797#define CSB_40MHZ (2 << 9)
6798#define BANDGAP_MASK (1 << 8)
6799#define BANDGAP_PNW_CIRCUIT (0 << 8)
6800#define BANDGAP_LNC_CIRCUIT (1 << 8)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02006801#define MIPIC_FLISDSI_DELAY_COUNT_LOW_SHIFT 5
6802#define MIPIC_FLISDSI_DELAY_COUNT_LOW_MASK (7 << 5)
6803#define TEARING_EFFECT_DELAY (1 << 4) /* A + C */
6804#define TEARING_EFFECT_SHIFT 2 /* A + C */
Jani Nikula3230bf12013-08-27 15:12:16 +03006805#define TEARING_EFFECT_MASK (3 << 2)
6806#define TEARING_EFFECT_OFF (0 << 2)
6807#define TEARING_EFFECT_DSI (1 << 2)
6808#define TEARING_EFFECT_GPIO (2 << 2)
6809#define LANE_CONFIGURATION_SHIFT 0
6810#define LANE_CONFIGURATION_MASK (3 << 0)
6811#define LANE_CONFIGURATION_4LANE (0 << 0)
6812#define LANE_CONFIGURATION_DUAL_LINK_A (1 << 0)
6813#define LANE_CONFIGURATION_DUAL_LINK_B (2 << 0)
6814
6815#define _MIPIA_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61194)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02006816#define _MIPIC_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61704)
6817#define MIPI_TEARING_CTRL(port) _MIPI_PORT(port, \
6818 _MIPIA_TEARING_CTRL, _MIPIC_TEARING_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +03006819#define TEARING_EFFECT_DELAY_SHIFT 0
6820#define TEARING_EFFECT_DELAY_MASK (0xffff << 0)
6821
6822/* XXX: all bits reserved */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306823#define _MIPIA_AUTOPWG (VLV_DISPLAY_BASE + 0x611a0)
Jani Nikula3230bf12013-08-27 15:12:16 +03006824
6825/* MIPI DSI Controller and D-PHY registers */
6826
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306827#define _MIPIA_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb000)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02006828#define _MIPIC_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb800)
6829#define MIPI_DEVICE_READY(port) _MIPI_PORT(port, _MIPIA_DEVICE_READY, \
6830 _MIPIC_DEVICE_READY)
Jani Nikula3230bf12013-08-27 15:12:16 +03006831#define BUS_POSSESSION (1 << 3) /* set to give bus to receiver */
6832#define ULPS_STATE_MASK (3 << 1)
6833#define ULPS_STATE_ENTER (2 << 1)
6834#define ULPS_STATE_EXIT (1 << 1)
6835#define ULPS_STATE_NORMAL_OPERATION (0 << 1)
6836#define DEVICE_READY (1 << 0)
6837
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306838#define _MIPIA_INTR_STAT (dev_priv->mipi_mmio_base + 0xb004)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02006839#define _MIPIC_INTR_STAT (dev_priv->mipi_mmio_base + 0xb804)
6840#define MIPI_INTR_STAT(port) _MIPI_PORT(port, _MIPIA_INTR_STAT, \
6841 _MIPIC_INTR_STAT)
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306842#define _MIPIA_INTR_EN (dev_priv->mipi_mmio_base + 0xb008)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02006843#define _MIPIC_INTR_EN (dev_priv->mipi_mmio_base + 0xb808)
6844#define MIPI_INTR_EN(port) _MIPI_PORT(port, _MIPIA_INTR_EN, \
6845 _MIPIC_INTR_EN)
Jani Nikula3230bf12013-08-27 15:12:16 +03006846#define TEARING_EFFECT (1 << 31)
6847#define SPL_PKT_SENT_INTERRUPT (1 << 30)
6848#define GEN_READ_DATA_AVAIL (1 << 29)
6849#define LP_GENERIC_WR_FIFO_FULL (1 << 28)
6850#define HS_GENERIC_WR_FIFO_FULL (1 << 27)
6851#define RX_PROT_VIOLATION (1 << 26)
6852#define RX_INVALID_TX_LENGTH (1 << 25)
6853#define ACK_WITH_NO_ERROR (1 << 24)
6854#define TURN_AROUND_ACK_TIMEOUT (1 << 23)
6855#define LP_RX_TIMEOUT (1 << 22)
6856#define HS_TX_TIMEOUT (1 << 21)
6857#define DPI_FIFO_UNDERRUN (1 << 20)
6858#define LOW_CONTENTION (1 << 19)
6859#define HIGH_CONTENTION (1 << 18)
6860#define TXDSI_VC_ID_INVALID (1 << 17)
6861#define TXDSI_DATA_TYPE_NOT_RECOGNISED (1 << 16)
6862#define TXCHECKSUM_ERROR (1 << 15)
6863#define TXECC_MULTIBIT_ERROR (1 << 14)
6864#define TXECC_SINGLE_BIT_ERROR (1 << 13)
6865#define TXFALSE_CONTROL_ERROR (1 << 12)
6866#define RXDSI_VC_ID_INVALID (1 << 11)
6867#define RXDSI_DATA_TYPE_NOT_REGOGNISED (1 << 10)
6868#define RXCHECKSUM_ERROR (1 << 9)
6869#define RXECC_MULTIBIT_ERROR (1 << 8)
6870#define RXECC_SINGLE_BIT_ERROR (1 << 7)
6871#define RXFALSE_CONTROL_ERROR (1 << 6)
6872#define RXHS_RECEIVE_TIMEOUT_ERROR (1 << 5)
6873#define RX_LP_TX_SYNC_ERROR (1 << 4)
6874#define RXEXCAPE_MODE_ENTRY_ERROR (1 << 3)
6875#define RXEOT_SYNC_ERROR (1 << 2)
6876#define RXSOT_SYNC_ERROR (1 << 1)
6877#define RXSOT_ERROR (1 << 0)
6878
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306879#define _MIPIA_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb00c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02006880#define _MIPIC_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb80c)
6881#define MIPI_DSI_FUNC_PRG(port) _MIPI_PORT(port, _MIPIA_DSI_FUNC_PRG, \
6882 _MIPIC_DSI_FUNC_PRG)
Jani Nikula3230bf12013-08-27 15:12:16 +03006883#define CMD_MODE_DATA_WIDTH_MASK (7 << 13)
6884#define CMD_MODE_NOT_SUPPORTED (0 << 13)
6885#define CMD_MODE_DATA_WIDTH_16_BIT (1 << 13)
6886#define CMD_MODE_DATA_WIDTH_9_BIT (2 << 13)
6887#define CMD_MODE_DATA_WIDTH_8_BIT (3 << 13)
6888#define CMD_MODE_DATA_WIDTH_OPTION1 (4 << 13)
6889#define CMD_MODE_DATA_WIDTH_OPTION2 (5 << 13)
6890#define VID_MODE_FORMAT_MASK (0xf << 7)
6891#define VID_MODE_NOT_SUPPORTED (0 << 7)
6892#define VID_MODE_FORMAT_RGB565 (1 << 7)
6893#define VID_MODE_FORMAT_RGB666 (2 << 7)
6894#define VID_MODE_FORMAT_RGB666_LOOSE (3 << 7)
6895#define VID_MODE_FORMAT_RGB888 (4 << 7)
6896#define CMD_MODE_CHANNEL_NUMBER_SHIFT 5
6897#define CMD_MODE_CHANNEL_NUMBER_MASK (3 << 5)
6898#define VID_MODE_CHANNEL_NUMBER_SHIFT 3
6899#define VID_MODE_CHANNEL_NUMBER_MASK (3 << 3)
6900#define DATA_LANES_PRG_REG_SHIFT 0
6901#define DATA_LANES_PRG_REG_MASK (7 << 0)
6902
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306903#define _MIPIA_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb010)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02006904#define _MIPIC_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb810)
6905#define MIPI_HS_TX_TIMEOUT(port) _MIPI_PORT(port, _MIPIA_HS_TX_TIMEOUT, \
6906 _MIPIC_HS_TX_TIMEOUT)
Jani Nikula3230bf12013-08-27 15:12:16 +03006907#define HIGH_SPEED_TX_TIMEOUT_COUNTER_MASK 0xffffff
6908
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306909#define _MIPIA_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb014)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02006910#define _MIPIC_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb814)
6911#define MIPI_LP_RX_TIMEOUT(port) _MIPI_PORT(port, _MIPIA_LP_RX_TIMEOUT, \
6912 _MIPIC_LP_RX_TIMEOUT)
Jani Nikula3230bf12013-08-27 15:12:16 +03006913#define LOW_POWER_RX_TIMEOUT_COUNTER_MASK 0xffffff
6914
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306915#define _MIPIA_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb018)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02006916#define _MIPIC_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb818)
6917#define MIPI_TURN_AROUND_TIMEOUT(port) _MIPI_PORT(port, \
6918 _MIPIA_TURN_AROUND_TIMEOUT, _MIPIC_TURN_AROUND_TIMEOUT)
Jani Nikula3230bf12013-08-27 15:12:16 +03006919#define TURN_AROUND_TIMEOUT_MASK 0x3f
6920
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306921#define _MIPIA_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb01c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02006922#define _MIPIC_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb81c)
6923#define MIPI_DEVICE_RESET_TIMER(port) _MIPI_PORT(port, \
6924 _MIPIA_DEVICE_RESET_TIMER, _MIPIC_DEVICE_RESET_TIMER)
Jani Nikula3230bf12013-08-27 15:12:16 +03006925#define DEVICE_RESET_TIMER_MASK 0xffff
6926
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306927#define _MIPIA_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb020)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02006928#define _MIPIC_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb820)
6929#define MIPI_DPI_RESOLUTION(port) _MIPI_PORT(port, _MIPIA_DPI_RESOLUTION, \
6930 _MIPIC_DPI_RESOLUTION)
Jani Nikula3230bf12013-08-27 15:12:16 +03006931#define VERTICAL_ADDRESS_SHIFT 16
6932#define VERTICAL_ADDRESS_MASK (0xffff << 16)
6933#define HORIZONTAL_ADDRESS_SHIFT 0
6934#define HORIZONTAL_ADDRESS_MASK 0xffff
6935
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306936#define _MIPIA_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb024)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02006937#define _MIPIC_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb824)
6938#define MIPI_DBI_FIFO_THROTTLE(port) _MIPI_PORT(port, \
6939 _MIPIA_DBI_FIFO_THROTTLE, _MIPIC_DBI_FIFO_THROTTLE)
Jani Nikula3230bf12013-08-27 15:12:16 +03006940#define DBI_FIFO_EMPTY_HALF (0 << 0)
6941#define DBI_FIFO_EMPTY_QUARTER (1 << 0)
6942#define DBI_FIFO_EMPTY_7_LOCATIONS (2 << 0)
6943
6944/* regs below are bits 15:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306945#define _MIPIA_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb028)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02006946#define _MIPIC_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb828)
6947#define MIPI_HSYNC_PADDING_COUNT(port) _MIPI_PORT(port, \
6948 _MIPIA_HSYNC_PADDING_COUNT, _MIPIC_HSYNC_PADDING_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03006949
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306950#define _MIPIA_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb02c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02006951#define _MIPIC_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb82c)
6952#define MIPI_HBP_COUNT(port) _MIPI_PORT(port, _MIPIA_HBP_COUNT, \
6953 _MIPIC_HBP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03006954
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306955#define _MIPIA_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb030)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02006956#define _MIPIC_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb830)
6957#define MIPI_HFP_COUNT(port) _MIPI_PORT(port, _MIPIA_HFP_COUNT, \
6958 _MIPIC_HFP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03006959
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306960#define _MIPIA_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb034)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02006961#define _MIPIC_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb834)
6962#define MIPI_HACTIVE_AREA_COUNT(port) _MIPI_PORT(port, \
6963 _MIPIA_HACTIVE_AREA_COUNT, _MIPIC_HACTIVE_AREA_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03006964
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306965#define _MIPIA_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb038)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02006966#define _MIPIC_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb838)
6967#define MIPI_VSYNC_PADDING_COUNT(port) _MIPI_PORT(port, \
6968 _MIPIA_VSYNC_PADDING_COUNT, _MIPIC_VSYNC_PADDING_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03006969
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306970#define _MIPIA_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb03c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02006971#define _MIPIC_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb83c)
6972#define MIPI_VBP_COUNT(port) _MIPI_PORT(port, _MIPIA_VBP_COUNT, \
6973 _MIPIC_VBP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03006974
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306975#define _MIPIA_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb040)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02006976#define _MIPIC_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb840)
6977#define MIPI_VFP_COUNT(port) _MIPI_PORT(port, _MIPIA_VFP_COUNT, \
6978 _MIPIC_VFP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03006979
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306980#define _MIPIA_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb044)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02006981#define _MIPIC_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb844)
6982#define MIPI_HIGH_LOW_SWITCH_COUNT(port) _MIPI_PORT(port, \
6983 _MIPIA_HIGH_LOW_SWITCH_COUNT, _MIPIC_HIGH_LOW_SWITCH_COUNT)
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306984
Jani Nikula3230bf12013-08-27 15:12:16 +03006985/* regs above are bits 15:0 */
6986
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306987#define _MIPIA_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb048)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02006988#define _MIPIC_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb848)
6989#define MIPI_DPI_CONTROL(port) _MIPI_PORT(port, _MIPIA_DPI_CONTROL, \
6990 _MIPIC_DPI_CONTROL)
Jani Nikula3230bf12013-08-27 15:12:16 +03006991#define DPI_LP_MODE (1 << 6)
6992#define BACKLIGHT_OFF (1 << 5)
6993#define BACKLIGHT_ON (1 << 4)
6994#define COLOR_MODE_OFF (1 << 3)
6995#define COLOR_MODE_ON (1 << 2)
6996#define TURN_ON (1 << 1)
6997#define SHUTDOWN (1 << 0)
6998
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306999#define _MIPIA_DPI_DATA (dev_priv->mipi_mmio_base + 0xb04c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007000#define _MIPIC_DPI_DATA (dev_priv->mipi_mmio_base + 0xb84c)
7001#define MIPI_DPI_DATA(port) _MIPI_PORT(port, _MIPIA_DPI_DATA, \
7002 _MIPIC_DPI_DATA)
Jani Nikula3230bf12013-08-27 15:12:16 +03007003#define COMMAND_BYTE_SHIFT 0
7004#define COMMAND_BYTE_MASK (0x3f << 0)
7005
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307006#define _MIPIA_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb050)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007007#define _MIPIC_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb850)
7008#define MIPI_INIT_COUNT(port) _MIPI_PORT(port, _MIPIA_INIT_COUNT, \
7009 _MIPIC_INIT_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03007010#define MASTER_INIT_TIMER_SHIFT 0
7011#define MASTER_INIT_TIMER_MASK (0xffff << 0)
7012
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307013#define _MIPIA_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb054)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007014#define _MIPIC_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb854)
7015#define MIPI_MAX_RETURN_PKT_SIZE(port) _MIPI_PORT(port, \
7016 _MIPIA_MAX_RETURN_PKT_SIZE, _MIPIC_MAX_RETURN_PKT_SIZE)
Jani Nikula3230bf12013-08-27 15:12:16 +03007017#define MAX_RETURN_PKT_SIZE_SHIFT 0
7018#define MAX_RETURN_PKT_SIZE_MASK (0x3ff << 0)
7019
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307020#define _MIPIA_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb058)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007021#define _MIPIC_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb858)
7022#define MIPI_VIDEO_MODE_FORMAT(port) _MIPI_PORT(port, \
7023 _MIPIA_VIDEO_MODE_FORMAT, _MIPIC_VIDEO_MODE_FORMAT)
Jani Nikula3230bf12013-08-27 15:12:16 +03007024#define RANDOM_DPI_DISPLAY_RESOLUTION (1 << 4)
7025#define DISABLE_VIDEO_BTA (1 << 3)
7026#define IP_TG_CONFIG (1 << 2)
7027#define VIDEO_MODE_NON_BURST_WITH_SYNC_PULSE (1 << 0)
7028#define VIDEO_MODE_NON_BURST_WITH_SYNC_EVENTS (2 << 0)
7029#define VIDEO_MODE_BURST (3 << 0)
7030
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307031#define _MIPIA_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb05c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007032#define _MIPIC_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb85c)
7033#define MIPI_EOT_DISABLE(port) _MIPI_PORT(port, _MIPIA_EOT_DISABLE, \
7034 _MIPIC_EOT_DISABLE)
Jani Nikula3230bf12013-08-27 15:12:16 +03007035#define LP_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 7)
7036#define HS_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 6)
7037#define LOW_CONTENTION_RECOVERY_DISABLE (1 << 5)
7038#define HIGH_CONTENTION_RECOVERY_DISABLE (1 << 4)
7039#define TXDSI_TYPE_NOT_RECOGNISED_ERROR_RECOVERY_DISABLE (1 << 3)
7040#define TXECC_MULTIBIT_ERROR_RECOVERY_DISABLE (1 << 2)
7041#define CLOCKSTOP (1 << 1)
7042#define EOT_DISABLE (1 << 0)
7043
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307044#define _MIPIA_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb060)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007045#define _MIPIC_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb860)
7046#define MIPI_LP_BYTECLK(port) _MIPI_PORT(port, _MIPIA_LP_BYTECLK, \
7047 _MIPIC_LP_BYTECLK)
Jani Nikula3230bf12013-08-27 15:12:16 +03007048#define LP_BYTECLK_SHIFT 0
7049#define LP_BYTECLK_MASK (0xffff << 0)
7050
7051/* bits 31:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307052#define _MIPIA_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb064)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007053#define _MIPIC_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb864)
7054#define MIPI_LP_GEN_DATA(port) _MIPI_PORT(port, _MIPIA_LP_GEN_DATA, \
7055 _MIPIC_LP_GEN_DATA)
Jani Nikula3230bf12013-08-27 15:12:16 +03007056
7057/* bits 31:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307058#define _MIPIA_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb068)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007059#define _MIPIC_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb868)
7060#define MIPI_HS_GEN_DATA(port) _MIPI_PORT(port, _MIPIA_HS_GEN_DATA, \
7061 _MIPIC_HS_GEN_DATA)
Jani Nikula3230bf12013-08-27 15:12:16 +03007062
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307063#define _MIPIA_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb06c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007064#define _MIPIC_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb86c)
7065#define MIPI_LP_GEN_CTRL(port) _MIPI_PORT(port, _MIPIA_LP_GEN_CTRL, \
7066 _MIPIC_LP_GEN_CTRL)
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307067#define _MIPIA_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb070)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007068#define _MIPIC_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb870)
7069#define MIPI_HS_GEN_CTRL(port) _MIPI_PORT(port, _MIPIA_HS_GEN_CTRL, \
7070 _MIPIC_HS_GEN_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +03007071#define LONG_PACKET_WORD_COUNT_SHIFT 8
7072#define LONG_PACKET_WORD_COUNT_MASK (0xffff << 8)
7073#define SHORT_PACKET_PARAM_SHIFT 8
7074#define SHORT_PACKET_PARAM_MASK (0xffff << 8)
7075#define VIRTUAL_CHANNEL_SHIFT 6
7076#define VIRTUAL_CHANNEL_MASK (3 << 6)
7077#define DATA_TYPE_SHIFT 0
7078#define DATA_TYPE_MASK (3f << 0)
7079/* data type values, see include/video/mipi_display.h */
7080
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307081#define _MIPIA_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb074)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007082#define _MIPIC_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb874)
7083#define MIPI_GEN_FIFO_STAT(port) _MIPI_PORT(port, _MIPIA_GEN_FIFO_STAT, \
7084 _MIPIC_GEN_FIFO_STAT)
Jani Nikula3230bf12013-08-27 15:12:16 +03007085#define DPI_FIFO_EMPTY (1 << 28)
7086#define DBI_FIFO_EMPTY (1 << 27)
7087#define LP_CTRL_FIFO_EMPTY (1 << 26)
7088#define LP_CTRL_FIFO_HALF_EMPTY (1 << 25)
7089#define LP_CTRL_FIFO_FULL (1 << 24)
7090#define HS_CTRL_FIFO_EMPTY (1 << 18)
7091#define HS_CTRL_FIFO_HALF_EMPTY (1 << 17)
7092#define HS_CTRL_FIFO_FULL (1 << 16)
7093#define LP_DATA_FIFO_EMPTY (1 << 10)
7094#define LP_DATA_FIFO_HALF_EMPTY (1 << 9)
7095#define LP_DATA_FIFO_FULL (1 << 8)
7096#define HS_DATA_FIFO_EMPTY (1 << 2)
7097#define HS_DATA_FIFO_HALF_EMPTY (1 << 1)
7098#define HS_DATA_FIFO_FULL (1 << 0)
7099
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307100#define _MIPIA_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb078)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007101#define _MIPIC_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb878)
7102#define MIPI_HS_LP_DBI_ENABLE(port) _MIPI_PORT(port, \
7103 _MIPIA_HS_LS_DBI_ENABLE, _MIPIC_HS_LS_DBI_ENABLE)
Jani Nikula3230bf12013-08-27 15:12:16 +03007104#define DBI_HS_LP_MODE_MASK (1 << 0)
7105#define DBI_LP_MODE (1 << 0)
7106#define DBI_HS_MODE (0 << 0)
7107
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307108#define _MIPIA_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb080)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007109#define _MIPIC_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb880)
7110#define MIPI_DPHY_PARAM(port) _MIPI_PORT(port, _MIPIA_DPHY_PARAM, \
7111 _MIPIC_DPHY_PARAM)
Jani Nikula3230bf12013-08-27 15:12:16 +03007112#define EXIT_ZERO_COUNT_SHIFT 24
7113#define EXIT_ZERO_COUNT_MASK (0x3f << 24)
7114#define TRAIL_COUNT_SHIFT 16
7115#define TRAIL_COUNT_MASK (0x1f << 16)
7116#define CLK_ZERO_COUNT_SHIFT 8
7117#define CLK_ZERO_COUNT_MASK (0xff << 8)
7118#define PREPARE_COUNT_SHIFT 0
7119#define PREPARE_COUNT_MASK (0x3f << 0)
7120
7121/* bits 31:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307122#define _MIPIA_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb084)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007123#define _MIPIC_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb884)
7124#define MIPI_DBI_BW_CTRL(port) _MIPI_PORT(port, _MIPIA_DBI_BW_CTRL, \
7125 _MIPIC_DBI_BW_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +03007126
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307127#define _MIPIA_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base \
7128 + 0xb088)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007129#define _MIPIC_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base \
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307130 + 0xb888)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007131#define MIPI_CLK_LANE_SWITCH_TIME_CNT(port) _MIPI_PORT(port, \
7132 _MIPIA_CLK_LANE_SWITCH_TIME_CNT, _MIPIC_CLK_LANE_SWITCH_TIME_CNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03007133#define LP_HS_SSW_CNT_SHIFT 16
7134#define LP_HS_SSW_CNT_MASK (0xffff << 16)
7135#define HS_LP_PWR_SW_CNT_SHIFT 0
7136#define HS_LP_PWR_SW_CNT_MASK (0xffff << 0)
7137
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307138#define _MIPIA_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb08c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007139#define _MIPIC_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb88c)
7140#define MIPI_STOP_STATE_STALL(port) _MIPI_PORT(port, \
7141 _MIPIA_STOP_STATE_STALL, _MIPIC_STOP_STATE_STALL)
Jani Nikula3230bf12013-08-27 15:12:16 +03007142#define STOP_STATE_STALL_COUNTER_SHIFT 0
7143#define STOP_STATE_STALL_COUNTER_MASK (0xff << 0)
7144
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307145#define _MIPIA_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb090)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007146#define _MIPIC_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb890)
7147#define MIPI_INTR_STAT_REG_1(port) _MIPI_PORT(port, \
7148 _MIPIA_INTR_STAT_REG_1, _MIPIC_INTR_STAT_REG_1)
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307149#define _MIPIA_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb094)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007150#define _MIPIC_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb894)
7151#define MIPI_INTR_EN_REG_1(port) _MIPI_PORT(port, _MIPIA_INTR_EN_REG_1, \
7152 _MIPIC_INTR_EN_REG_1)
Jani Nikula3230bf12013-08-27 15:12:16 +03007153#define RX_CONTENTION_DETECTED (1 << 0)
7154
7155/* XXX: only pipe A ?!? */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307156#define MIPIA_DBI_TYPEC_CTRL (dev_priv->mipi_mmio_base + 0xb100)
Jani Nikula3230bf12013-08-27 15:12:16 +03007157#define DBI_TYPEC_ENABLE (1 << 31)
7158#define DBI_TYPEC_WIP (1 << 30)
7159#define DBI_TYPEC_OPTION_SHIFT 28
7160#define DBI_TYPEC_OPTION_MASK (3 << 28)
7161#define DBI_TYPEC_FREQ_SHIFT 24
7162#define DBI_TYPEC_FREQ_MASK (0xf << 24)
7163#define DBI_TYPEC_OVERRIDE (1 << 8)
7164#define DBI_TYPEC_OVERRIDE_COUNTER_SHIFT 0
7165#define DBI_TYPEC_OVERRIDE_COUNTER_MASK (0xff << 0)
7166
7167
7168/* MIPI adapter registers */
7169
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307170#define _MIPIA_CTRL (dev_priv->mipi_mmio_base + 0xb104)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007171#define _MIPIC_CTRL (dev_priv->mipi_mmio_base + 0xb904)
7172#define MIPI_CTRL(port) _MIPI_PORT(port, _MIPIA_CTRL, \
7173 _MIPIC_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +03007174#define ESCAPE_CLOCK_DIVIDER_SHIFT 5 /* A only */
7175#define ESCAPE_CLOCK_DIVIDER_MASK (3 << 5)
7176#define ESCAPE_CLOCK_DIVIDER_1 (0 << 5)
7177#define ESCAPE_CLOCK_DIVIDER_2 (1 << 5)
7178#define ESCAPE_CLOCK_DIVIDER_4 (2 << 5)
7179#define READ_REQUEST_PRIORITY_SHIFT 3
7180#define READ_REQUEST_PRIORITY_MASK (3 << 3)
7181#define READ_REQUEST_PRIORITY_LOW (0 << 3)
7182#define READ_REQUEST_PRIORITY_HIGH (3 << 3)
7183#define RGB_FLIP_TO_BGR (1 << 2)
7184
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307185#define _MIPIA_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb108)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007186#define _MIPIC_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb908)
7187#define MIPI_DATA_ADDRESS(port) _MIPI_PORT(port, _MIPIA_DATA_ADDRESS, \
7188 _MIPIC_DATA_ADDRESS)
Jani Nikula3230bf12013-08-27 15:12:16 +03007189#define DATA_MEM_ADDRESS_SHIFT 5
7190#define DATA_MEM_ADDRESS_MASK (0x7ffffff << 5)
7191#define DATA_VALID (1 << 0)
7192
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307193#define _MIPIA_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb10c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007194#define _MIPIC_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb90c)
7195#define MIPI_DATA_LENGTH(port) _MIPI_PORT(port, _MIPIA_DATA_LENGTH, \
7196 _MIPIC_DATA_LENGTH)
Jani Nikula3230bf12013-08-27 15:12:16 +03007197#define DATA_LENGTH_SHIFT 0
7198#define DATA_LENGTH_MASK (0xfffff << 0)
7199
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307200#define _MIPIA_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb110)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007201#define _MIPIC_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb910)
7202#define MIPI_COMMAND_ADDRESS(port) _MIPI_PORT(port, \
7203 _MIPIA_COMMAND_ADDRESS, _MIPIC_COMMAND_ADDRESS)
Jani Nikula3230bf12013-08-27 15:12:16 +03007204#define COMMAND_MEM_ADDRESS_SHIFT 5
7205#define COMMAND_MEM_ADDRESS_MASK (0x7ffffff << 5)
7206#define AUTO_PWG_ENABLE (1 << 2)
7207#define MEMORY_WRITE_DATA_FROM_PIPE_RENDERING (1 << 1)
7208#define COMMAND_VALID (1 << 0)
7209
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307210#define _MIPIA_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb114)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007211#define _MIPIC_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb914)
7212#define MIPI_COMMAND_LENGTH(port) _MIPI_PORT(port, _MIPIA_COMMAND_LENGTH, \
7213 _MIPIC_COMMAND_LENGTH)
Jani Nikula3230bf12013-08-27 15:12:16 +03007214#define COMMAND_LENGTH_SHIFT(n) (8 * (n)) /* n: 0...3 */
7215#define COMMAND_LENGTH_MASK(n) (0xff << (8 * (n)))
7216
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307217#define _MIPIA_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb118)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007218#define _MIPIC_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb918)
7219#define MIPI_READ_DATA_RETURN(port, n) \
7220 (_MIPI_PORT(port, _MIPIA_READ_DATA_RETURN0, _MIPIC_READ_DATA_RETURN0) \
Shashank Sharmaa2560a62014-06-02 18:07:48 +05307221 + 4 * (n)) /* n: 0...7 */
Jani Nikula3230bf12013-08-27 15:12:16 +03007222
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307223#define _MIPIA_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb138)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007224#define _MIPIC_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb938)
7225#define MIPI_READ_DATA_VALID(port) _MIPI_PORT(port, \
7226 _MIPIA_READ_DATA_VALID, _MIPIC_READ_DATA_VALID)
Jani Nikula3230bf12013-08-27 15:12:16 +03007227#define READ_DATA_VALID(n) (1 << (n))
7228
Antti Koskipaaa57c7742014-02-04 14:22:24 +02007229/* For UMS only (deprecated): */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00007230#define _PALETTE_A (dev_priv->info.display_mmio_offset + 0xa000)
7231#define _PALETTE_B (dev_priv->info.display_mmio_offset + 0xa800)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02007232
Jesse Barnes585fb112008-07-29 11:54:06 -07007233#endif /* _I915_REG_H_ */